diff options
Diffstat (limited to 'arch/mips/mips-boards/malta')
-rw-r--r-- | arch/mips/mips-boards/malta/Makefile | 2 | ||||
-rw-r--r-- | arch/mips/mips-boards/malta/malta-irq.S | 122 | ||||
-rw-r--r-- | arch/mips/mips-boards/malta/malta_int.c | 91 |
3 files changed, 88 insertions, 127 deletions
diff --git a/arch/mips/mips-boards/malta/Makefile b/arch/mips/mips-boards/malta/Makefile index 3ae8fe6c0070..fd4c143c0e2f 100644 --- a/arch/mips/mips-boards/malta/Makefile +++ b/arch/mips/mips-boards/malta/Makefile | |||
@@ -19,4 +19,4 @@ | |||
19 | # under Linux. | 19 | # under Linux. |
20 | # | 20 | # |
21 | 21 | ||
22 | obj-y := malta_int.o malta-irq.o malta_setup.o | 22 | obj-y := malta_int.o malta_setup.o |
diff --git a/arch/mips/mips-boards/malta/malta-irq.S b/arch/mips/mips-boards/malta/malta-irq.S deleted file mode 100644 index 6217aff3be03..000000000000 --- a/arch/mips/mips-boards/malta/malta-irq.S +++ /dev/null | |||
@@ -1,122 +0,0 @@ | |||
1 | /* | ||
2 | * Carsten Langgaard, carstenl@mips.com | ||
3 | * Copyright (C) 1999, 2000 MIPS Technologies, Inc. All rights reserved. | ||
4 | * | ||
5 | * ######################################################################## | ||
6 | * | ||
7 | * This program is free software; you can distribute it and/or modify it | ||
8 | * under the terms of the GNU General Public License (Version 2) as | ||
9 | * published by the Free Software Foundation. | ||
10 | * | ||
11 | * This program is distributed in the hope it will be useful, but WITHOUT | ||
12 | * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or | ||
13 | * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License | ||
14 | * for more details. | ||
15 | * | ||
16 | * You should have received a copy of the GNU General Public License along | ||
17 | * with this program; if not, write to the Free Software Foundation, Inc., | ||
18 | * 59 Temple Place - Suite 330, Boston MA 02111-1307, USA. | ||
19 | * | ||
20 | * ######################################################################## | ||
21 | * | ||
22 | * Interrupt exception dispatch code. | ||
23 | * | ||
24 | */ | ||
25 | #include <linux/config.h> | ||
26 | |||
27 | #include <asm/asm.h> | ||
28 | #include <asm/mipsregs.h> | ||
29 | #include <asm/regdef.h> | ||
30 | #include <asm/stackframe.h> | ||
31 | #include <asm/mips-boards/maltaint.h> | ||
32 | |||
33 | /* | ||
34 | * IRQs on the Malta board look basically (barring software IRQs which we | ||
35 | * don't use at all and all external interrupt sources are combined together | ||
36 | * on hardware interrupt 0 (MIPS IRQ 2)) like: | ||
37 | * | ||
38 | * MIPS IRQ Source | ||
39 | * -------- ------ | ||
40 | * 0 Software (ignored) | ||
41 | * 1 Software (ignored) | ||
42 | * 2 Combined hardware interrupt (hw0) | ||
43 | * 3 Hardware (ignored) | ||
44 | * 4 Hardware (ignored) | ||
45 | * 5 Hardware (ignored) | ||
46 | * 6 Hardware (ignored) | ||
47 | * 7 R4k timer (what we use) | ||
48 | * | ||
49 | * We handle the IRQ according to _our_ priority which is: | ||
50 | * | ||
51 | * Highest ---- R4k Timer | ||
52 | * Lowest ---- Combined hardware interrupt | ||
53 | * | ||
54 | * then we just return, if multiple IRQs are pending then we will just take | ||
55 | * another exception, big deal. | ||
56 | */ | ||
57 | |||
58 | .text | ||
59 | .set noreorder | ||
60 | .set noat | ||
61 | .align 5 | ||
62 | NESTED(mipsIRQ, PT_SIZE, sp) | ||
63 | SAVE_ALL | ||
64 | CLI | ||
65 | .set at | ||
66 | |||
67 | mfc0 s0, CP0_CAUSE # get irq bits | ||
68 | mfc0 s1, CP0_STATUS # get irq mask | ||
69 | andi s0, ST0_IM # CAUSE.CE may be non-zero! | ||
70 | and s0, s1 | ||
71 | |||
72 | #if defined(CONFIG_CPU_MIPS32) || defined(CONFIG_CPU_MIPS64) | ||
73 | .set mips32 | ||
74 | clz a0, s0 | ||
75 | .set mips0 | ||
76 | negu a0 | ||
77 | addu a0, 31-CAUSEB_IP | ||
78 | bltz a0, spurious | ||
79 | #else | ||
80 | beqz s0, spurious | ||
81 | li a0, 7 | ||
82 | |||
83 | and t0, s0, 0xf000 | ||
84 | sltiu t0, t0, 1 | ||
85 | sll t0, 2 | ||
86 | subu a0, t0 | ||
87 | sll s0, t0 | ||
88 | |||
89 | and t0, s0, 0xc000 | ||
90 | sltiu t0, t0, 1 | ||
91 | sll t0, 1 | ||
92 | subu a0, t0 | ||
93 | sll s0, t0 | ||
94 | |||
95 | and t0, s0, 0x8000 | ||
96 | sltiu t0, t0, 1 | ||
97 | # sll t0, 0 | ||
98 | subu a0, t0 | ||
99 | # sll s0, t0 | ||
100 | #endif | ||
101 | |||
102 | li a1, MIPSCPU_INT_I8259A | ||
103 | bne a0, a1, 1f | ||
104 | addu a0, MIPSCPU_INT_BASE | ||
105 | |||
106 | jal malta_hw0_irqdispatch | ||
107 | move a0, sp | ||
108 | |||
109 | j ret_from_irq | ||
110 | nop | ||
111 | 1: | ||
112 | |||
113 | jal do_IRQ | ||
114 | move a1, sp | ||
115 | |||
116 | j ret_from_irq | ||
117 | nop | ||
118 | |||
119 | spurious: | ||
120 | j spurious_interrupt | ||
121 | nop | ||
122 | END(mipsIRQ) | ||
diff --git a/arch/mips/mips-boards/malta/malta_int.c b/arch/mips/mips-boards/malta/malta_int.c index d06dc5ad6c9e..1da8c18b9c8e 100644 --- a/arch/mips/mips-boards/malta/malta_int.c +++ b/arch/mips/mips-boards/malta/malta_int.c | |||
@@ -40,7 +40,6 @@ | |||
40 | #include <asm/mips-boards/msc01_pci.h> | 40 | #include <asm/mips-boards/msc01_pci.h> |
41 | #include <asm/msc01_ic.h> | 41 | #include <asm/msc01_ic.h> |
42 | 42 | ||
43 | extern asmlinkage void mipsIRQ(void); | ||
44 | extern void mips_timer_interrupt(void); | 43 | extern void mips_timer_interrupt(void); |
45 | 44 | ||
46 | static DEFINE_SPINLOCK(mips_irq_lock); | 45 | static DEFINE_SPINLOCK(mips_irq_lock); |
@@ -114,7 +113,7 @@ static inline int get_int(void) | |||
114 | return irq; | 113 | return irq; |
115 | } | 114 | } |
116 | 115 | ||
117 | void malta_hw0_irqdispatch(struct pt_regs *regs) | 116 | static void malta_hw0_irqdispatch(struct pt_regs *regs) |
118 | { | 117 | { |
119 | int irq; | 118 | int irq; |
120 | 119 | ||
@@ -182,6 +181,92 @@ void corehi_irqdispatch(struct pt_regs *regs) | |||
182 | die("CoreHi interrupt", regs); | 181 | die("CoreHi interrupt", regs); |
183 | } | 182 | } |
184 | 183 | ||
184 | static inline int clz(unsigned long x) | ||
185 | { | ||
186 | __asm__ ( | ||
187 | " .set push \n" | ||
188 | " .set mips32 \n" | ||
189 | " clz %0, %1 \n" | ||
190 | " .set pop \n" | ||
191 | : "=r" (x) | ||
192 | : "r" (x)); | ||
193 | |||
194 | return x; | ||
195 | } | ||
196 | |||
197 | /* | ||
198 | * Version of ffs that only looks at bits 12..15. | ||
199 | */ | ||
200 | static inline unsigned int irq_ffs(unsigned int pending) | ||
201 | { | ||
202 | #if defined(CONFIG_CPU_MIPS32) || defined(CONFIG_CPU_MIPS64) | ||
203 | return -clz(pending) + 31 - CAUSEB_IP; | ||
204 | #else | ||
205 | unsigned int a0 = 7; | ||
206 | unsigned int t0; | ||
207 | |||
208 | t0 = s0 & 0xf000; | ||
209 | t0 = t0 < 1; | ||
210 | t0 = t0 << 2; | ||
211 | a0 = a0 - t0; | ||
212 | s0 = s0 << t0; | ||
213 | |||
214 | t0 = s0 & 0xc000; | ||
215 | t0 = t0 < 1; | ||
216 | t0 = t0 << 1; | ||
217 | a0 = a0 - t0; | ||
218 | s0 = s0 << t0; | ||
219 | |||
220 | t0 = s0 & 0x8000; | ||
221 | t0 = t0 < 1; | ||
222 | //t0 = t0 << 2; | ||
223 | a0 = a0 - t0; | ||
224 | //s0 = s0 << t0; | ||
225 | |||
226 | return a0; | ||
227 | #endif | ||
228 | } | ||
229 | |||
230 | /* | ||
231 | * IRQs on the Malta board look basically (barring software IRQs which we | ||
232 | * don't use at all and all external interrupt sources are combined together | ||
233 | * on hardware interrupt 0 (MIPS IRQ 2)) like: | ||
234 | * | ||
235 | * MIPS IRQ Source | ||
236 | * -------- ------ | ||
237 | * 0 Software (ignored) | ||
238 | * 1 Software (ignored) | ||
239 | * 2 Combined hardware interrupt (hw0) | ||
240 | * 3 Hardware (ignored) | ||
241 | * 4 Hardware (ignored) | ||
242 | * 5 Hardware (ignored) | ||
243 | * 6 Hardware (ignored) | ||
244 | * 7 R4k timer (what we use) | ||
245 | * | ||
246 | * We handle the IRQ according to _our_ priority which is: | ||
247 | * | ||
248 | * Highest ---- R4k Timer | ||
249 | * Lowest ---- Combined hardware interrupt | ||
250 | * | ||
251 | * then we just return, if multiple IRQs are pending then we will just take | ||
252 | * another exception, big deal. | ||
253 | */ | ||
254 | |||
255 | asmlinkage void plat_irq_dispatch(struct pt_regs *regs) | ||
256 | { | ||
257 | unsigned int pending = read_c0_cause() & read_c0_status() & ST0_IM; | ||
258 | int irq; | ||
259 | |||
260 | irq = irq_ffs(pending); | ||
261 | |||
262 | if (irq == MIPSCPU_INT_I8259A) | ||
263 | malta_hw0_irqdispatch(regs); | ||
264 | else if (irq > 0) | ||
265 | do_IRQ(MIPSCPU_INT_BASE + irq, regs); | ||
266 | else | ||
267 | spurious_interrupt(regs); | ||
268 | } | ||
269 | |||
185 | static struct irqaction i8259irq = { | 270 | static struct irqaction i8259irq = { |
186 | .handler = no_action, | 271 | .handler = no_action, |
187 | .name = "XT-PIC cascade" | 272 | .name = "XT-PIC cascade" |
@@ -214,7 +299,6 @@ int __initdata msc_nr_eicirqs = sizeof(msc_eicirqmap)/sizeof(msc_irqmap_t); | |||
214 | 299 | ||
215 | void __init arch_init_irq(void) | 300 | void __init arch_init_irq(void) |
216 | { | 301 | { |
217 | set_except_vector(0, mipsIRQ); | ||
218 | init_i8259_irqs(); | 302 | init_i8259_irqs(); |
219 | 303 | ||
220 | if (!cpu_has_veic) | 304 | if (!cpu_has_veic) |
@@ -245,7 +329,6 @@ void __init arch_init_irq(void) | |||
245 | setup_irq (MIPSCPU_INT_BASE+MIPSCPU_INT_COREHI, &corehi_irqaction); | 329 | setup_irq (MIPSCPU_INT_BASE+MIPSCPU_INT_COREHI, &corehi_irqaction); |
246 | } | 330 | } |
247 | else { | 331 | else { |
248 | set_except_vector(0, mipsIRQ); | ||
249 | setup_irq (MIPSCPU_INT_BASE+MIPSCPU_INT_I8259A, &i8259irq); | 332 | setup_irq (MIPSCPU_INT_BASE+MIPSCPU_INT_I8259A, &i8259irq); |
250 | setup_irq (MIPSCPU_INT_BASE+MIPSCPU_INT_COREHI, &corehi_irqaction); | 333 | setup_irq (MIPSCPU_INT_BASE+MIPSCPU_INT_COREHI, &corehi_irqaction); |
251 | } | 334 | } |