aboutsummaryrefslogtreecommitdiffstats
path: root/drivers/clk/st
diff options
context:
space:
mode:
authorGabriel FERNANDEZ <gabriel.fernandez@st.com>2014-07-15 11:20:24 -0400
committerMike Turquette <mturquette@linaro.org>2014-07-29 01:36:34 -0400
commiteee8f783277ae1c174350e6048b1352a997421e5 (patch)
tree585559a94e18638483d681d58272e02b497e3abf /drivers/clk/st
parent13e6f2da1ddf61582eb1f54f7d8e3ba9f16f12a9 (diff)
clk: st: STiH407: Support for clockgenA0
The patch added support for DT registration of ClockGenA0 It includes c32 type PLL. Signed-off-by: Gabriel Fernandez <gabriel.fernandez@linaro.org> Signed-off-by: Olivier Bideau <olivier.bideau@st.com> Signed-off-by: Mike Turquette <mturquette@linaro.org>
Diffstat (limited to 'drivers/clk/st')
-rw-r--r--drivers/clk/st/clkgen-pll.c16
1 files changed, 16 insertions, 0 deletions
diff --git a/drivers/clk/st/clkgen-pll.c b/drivers/clk/st/clkgen-pll.c
index cdf23dbd4ad4..d4ef4f479776 100644
--- a/drivers/clk/st/clkgen-pll.c
+++ b/drivers/clk/st/clkgen-pll.c
@@ -180,6 +180,18 @@ static const struct clkgen_pll_data st_pll1200c32_gpu_416 = {
180 .ops = &st_pll1200c32_ops, 180 .ops = &st_pll1200c32_ops,
181}; 181};
182 182
183static const struct clkgen_pll_data st_pll3200c32_407_a0 = {
184 /* 407 A0 */
185 .pdn_status = CLKGEN_FIELD(0x2a0, 0x1, 8),
186 .locked_status = CLKGEN_FIELD(0x2a0, 0x1, 24),
187 .ndiv = CLKGEN_FIELD(0x2a4, C32_NDIV_MASK, 16),
188 .idf = CLKGEN_FIELD(0x2a4, C32_IDF_MASK, 0x0),
189 .num_odfs = 1,
190 .odf = { CLKGEN_FIELD(0x2b4, C32_ODF_MASK, 0) },
191 .odf_gate = { CLKGEN_FIELD(0x2b4, 0x1, 6) },
192 .ops = &stm_pll3200c32_ops,
193};
194
183/** 195/**
184 * DOC: Clock Generated by PLL, rate set and enabled by bootloader 196 * DOC: Clock Generated by PLL, rate set and enabled by bootloader
185 * 197 *
@@ -570,6 +582,10 @@ static struct of_device_id c32_pll_of_match[] = {
570 .compatible = "st,stih416-plls-c32-ddr", 582 .compatible = "st,stih416-plls-c32-ddr",
571 .data = &st_pll3200c32_ddr_416, 583 .data = &st_pll3200c32_ddr_416,
572 }, 584 },
585 {
586 .compatible = "st,stih407-plls-c32-a0",
587 .data = &st_pll3200c32_407_a0,
588 },
573 {} 589 {}
574}; 590};
575 591