diff options
author | Linus Torvalds <torvalds@linux-foundation.org> | 2012-10-07 08:06:10 -0400 |
---|---|---|
committer | Linus Torvalds <torvalds@linux-foundation.org> | 2012-10-07 08:06:10 -0400 |
commit | 7cb9cf0224efd6d41b2bdd9bfb412b42aa4281f8 (patch) | |
tree | d4be181ecdf4e5eba7bc3b83e08b34678d9dbe84 /arch/m68k/include | |
parent | dc92b1f9ab1e1665dbbc56911782358e7f9a49f9 (diff) | |
parent | a255172895b35d7c9271a44b25700a7b3f1558b1 (diff) |
Merge branch 'for-next' of git://git.kernel.org/pub/scm/linux/kernel/git/gerg/m68knommu
Pull m68knommu arch updates from Greg Ungerer:
"Most of it is a cleanup of the ColdFire hardware header files. We
have had a few occurrances of bugs caused by inconsistent definitions
of peripheral addresses. These patches make them all consistent, and
also clean out a bunch of old crap. Overall we remove about 1000
lines."
* 'for-next' of git://git.kernel.org/pub/scm/linux/kernel/git/gerg/m68knommu: (27 commits)
m68knommu: fix inconsistent formating in ColdFire 5407 definitions
m68knommu: fix inconsistent formating in ColdFire 5307 definitions
m68knommu: fix inconsistent formating in ColdFire 527x definitions
m68knommu: fix inconsistent formating in ColdFire 5272 definitions
m68knommu: fix inconsistent formating in ColdFire 523x definitions
m68knommu: clean up ColdFire 54xx General Timer definitions
m68knommu: clean up Pin Assignment definitions for the 54xx ColdFire CPU
m68knommu: fix multi-function pin setup for FEC module on ColdFire 523x
m68knommu: move ColdFire slice timer address defiens to 54xx header
m68knommu: use read/write IO access functions in ColdFire m532x setup code
m68knommu: modify ColdFire 532x GPIO register definitions to be consistent
m68knommu: remove a lot of unsed definitions for 532x ColdFire
m68knommu: use definitions for the ColdFire 528x FEC multi-function pins
m68knommu: remove address offsets relative to IPSBAR for ColdFire 527x
m68knommu: remove unused ColdFire 5282 register definitions
m68knommu: fix wrong register offsets used for ColdFire 5272 multi-function pins
m68knommu: make ColdFire 5249 MBAR2 register definitions absolute addresses
m68knommu: make remaining ColdFire 5272 register definitions absolute addresses
m68knommu: make ColdFire Park and Assignment register definitions absolute addresses
m68knommu: make ColdFire Chip Select register definitions absolute addresses
...
Diffstat (limited to 'arch/m68k/include')
-rw-r--r-- | arch/m68k/include/asm/cacheflush_no.h | 19 | ||||
-rw-r--r-- | arch/m68k/include/asm/m5206sim.h | 98 | ||||
-rw-r--r-- | arch/m68k/include/asm/m523xsim.h | 24 | ||||
-rw-r--r-- | arch/m68k/include/asm/m5249sim.h | 98 | ||||
-rw-r--r-- | arch/m68k/include/asm/m525xsim.h | 70 | ||||
-rw-r--r-- | arch/m68k/include/asm/m5272sim.h | 99 | ||||
-rw-r--r-- | arch/m68k/include/asm/m527xsim.h | 84 | ||||
-rw-r--r-- | arch/m68k/include/asm/m528xsim.h | 51 | ||||
-rw-r--r-- | arch/m68k/include/asm/m5307sim.h | 136 | ||||
-rw-r--r-- | arch/m68k/include/asm/m532xsim.h | 1189 | ||||
-rw-r--r-- | arch/m68k/include/asm/m5407sim.h | 110 | ||||
-rw-r--r-- | arch/m68k/include/asm/m54xxgpt.h | 40 | ||||
-rw-r--r-- | arch/m68k/include/asm/m54xxsim.h | 27 | ||||
-rw-r--r-- | arch/m68k/include/asm/mcfslt.h | 7 | ||||
-rw-r--r-- | arch/m68k/include/asm/nettel.h | 9 |
15 files changed, 499 insertions, 1562 deletions
diff --git a/arch/m68k/include/asm/cacheflush_no.h b/arch/m68k/include/asm/cacheflush_no.h index 7cafb537d03c..d2b3935ae147 100644 --- a/arch/m68k/include/asm/cacheflush_no.h +++ b/arch/m68k/include/asm/cacheflush_no.h | |||
@@ -34,10 +34,9 @@ static inline void __clear_cache_all(void) | |||
34 | { | 34 | { |
35 | #ifdef CACHE_INVALIDATE | 35 | #ifdef CACHE_INVALIDATE |
36 | __asm__ __volatile__ ( | 36 | __asm__ __volatile__ ( |
37 | "movel %0, %%d0\n\t" | 37 | "movec %0, %%CACR\n\t" |
38 | "movec %%d0, %%CACR\n\t" | ||
39 | "nop\n\t" | 38 | "nop\n\t" |
40 | : : "i" (CACHE_INVALIDATE) : "d0" ); | 39 | : : "r" (CACHE_INVALIDATE) ); |
41 | #endif | 40 | #endif |
42 | } | 41 | } |
43 | 42 | ||
@@ -58,10 +57,9 @@ static inline void __flush_icache_all(void) | |||
58 | { | 57 | { |
59 | #ifdef CACHE_INVALIDATEI | 58 | #ifdef CACHE_INVALIDATEI |
60 | __asm__ __volatile__ ( | 59 | __asm__ __volatile__ ( |
61 | "movel %0, %%d0\n\t" | 60 | "movec %0, %%CACR\n\t" |
62 | "movec %%d0, %%CACR\n\t" | ||
63 | "nop\n\t" | 61 | "nop\n\t" |
64 | : : "i" (CACHE_INVALIDATEI) : "d0" ); | 62 | : : "r" (CACHE_INVALIDATEI) ); |
65 | #endif | 63 | #endif |
66 | } | 64 | } |
67 | 65 | ||
@@ -72,19 +70,18 @@ static inline void __flush_dcache_all(void) | |||
72 | #endif | 70 | #endif |
73 | #ifdef CACHE_INVALIDATED | 71 | #ifdef CACHE_INVALIDATED |
74 | __asm__ __volatile__ ( | 72 | __asm__ __volatile__ ( |
75 | "movel %0, %%d0\n\t" | 73 | "movec %0, %%CACR\n\t" |
76 | "movec %%d0, %%CACR\n\t" | ||
77 | "nop\n\t" | 74 | "nop\n\t" |
78 | : : "i" (CACHE_INVALIDATED) : "d0" ); | 75 | : : "r" (CACHE_INVALIDATED) ); |
79 | #else | 76 | #else |
80 | /* Flush the wrtite buffer */ | 77 | /* Flush the write buffer */ |
81 | __asm__ __volatile__ ( "nop" ); | 78 | __asm__ __volatile__ ( "nop" ); |
82 | #endif | 79 | #endif |
83 | } | 80 | } |
84 | 81 | ||
85 | /* | 82 | /* |
86 | * Push cache entries at supplied address. We want to write back any dirty | 83 | * Push cache entries at supplied address. We want to write back any dirty |
87 | * data and the invalidate the cache lines associated with this address. | 84 | * data and then invalidate the cache lines associated with this address. |
88 | */ | 85 | */ |
89 | static inline void cache_push(unsigned long paddr, int len) | 86 | static inline void cache_push(unsigned long paddr, int len) |
90 | { | 87 | { |
diff --git a/arch/m68k/include/asm/m5206sim.h b/arch/m68k/include/asm/m5206sim.h index 69722366b084..4cf864f5ea7a 100644 --- a/arch/m68k/include/asm/m5206sim.h +++ b/arch/m68k/include/asm/m5206sim.h | |||
@@ -21,33 +21,33 @@ | |||
21 | /* | 21 | /* |
22 | * Define the 5206 SIM register set addresses. | 22 | * Define the 5206 SIM register set addresses. |
23 | */ | 23 | */ |
24 | #define MCFSIM_SIMR 0x03 /* SIM Config reg (r/w) */ | 24 | #define MCFSIM_SIMR (MCF_MBAR + 0x03) /* SIM Config reg */ |
25 | #define MCFSIM_ICR1 0x14 /* Intr Ctrl reg 1 (r/w) */ | 25 | #define MCFSIM_ICR1 (MCF_MBAR + 0x14) /* Intr Ctrl reg 1 */ |
26 | #define MCFSIM_ICR2 0x15 /* Intr Ctrl reg 2 (r/w) */ | 26 | #define MCFSIM_ICR2 (MCF_MBAR + 0x15) /* Intr Ctrl reg 2 */ |
27 | #define MCFSIM_ICR3 0x16 /* Intr Ctrl reg 3 (r/w) */ | 27 | #define MCFSIM_ICR3 (MCF_MBAR + 0x16) /* Intr Ctrl reg 3 */ |
28 | #define MCFSIM_ICR4 0x17 /* Intr Ctrl reg 4 (r/w) */ | 28 | #define MCFSIM_ICR4 (MCF_MBAR + 0x17) /* Intr Ctrl reg 4 */ |
29 | #define MCFSIM_ICR5 0x18 /* Intr Ctrl reg 5 (r/w) */ | 29 | #define MCFSIM_ICR5 (MCF_MBAR + 0x18) /* Intr Ctrl reg 5 */ |
30 | #define MCFSIM_ICR6 0x19 /* Intr Ctrl reg 6 (r/w) */ | 30 | #define MCFSIM_ICR6 (MCF_MBAR + 0x19) /* Intr Ctrl reg 6 */ |
31 | #define MCFSIM_ICR7 0x1a /* Intr Ctrl reg 7 (r/w) */ | 31 | #define MCFSIM_ICR7 (MCF_MBAR + 0x1a) /* Intr Ctrl reg 7 */ |
32 | #define MCFSIM_ICR8 0x1b /* Intr Ctrl reg 8 (r/w) */ | 32 | #define MCFSIM_ICR8 (MCF_MBAR + 0x1b) /* Intr Ctrl reg 8 */ |
33 | #define MCFSIM_ICR9 0x1c /* Intr Ctrl reg 9 (r/w) */ | 33 | #define MCFSIM_ICR9 (MCF_MBAR + 0x1c) /* Intr Ctrl reg 9 */ |
34 | #define MCFSIM_ICR10 0x1d /* Intr Ctrl reg 10 (r/w) */ | 34 | #define MCFSIM_ICR10 (MCF_MBAR + 0x1d) /* Intr Ctrl reg 10 */ |
35 | #define MCFSIM_ICR11 0x1e /* Intr Ctrl reg 11 (r/w) */ | 35 | #define MCFSIM_ICR11 (MCF_MBAR + 0x1e) /* Intr Ctrl reg 11 */ |
36 | #define MCFSIM_ICR12 0x1f /* Intr Ctrl reg 12 (r/w) */ | 36 | #define MCFSIM_ICR12 (MCF_MBAR + 0x1f) /* Intr Ctrl reg 12 */ |
37 | #define MCFSIM_ICR13 0x20 /* Intr Ctrl reg 13 (r/w) */ | 37 | #define MCFSIM_ICR13 (MCF_MBAR + 0x20) /* Intr Ctrl reg 13 */ |
38 | #ifdef CONFIG_M5206e | 38 | #ifdef CONFIG_M5206e |
39 | #define MCFSIM_ICR14 0x21 /* Intr Ctrl reg 14 (r/w) */ | 39 | #define MCFSIM_ICR14 (MCF_MBAR + 0x21) /* Intr Ctrl reg 14 */ |
40 | #define MCFSIM_ICR15 0x22 /* Intr Ctrl reg 15 (r/w) */ | 40 | #define MCFSIM_ICR15 (MCF_MBAR + 0x22) /* Intr Ctrl reg 15 */ |
41 | #endif | 41 | #endif |
42 | 42 | ||
43 | #define MCFSIM_IMR 0x36 /* Interrupt Mask reg (r/w) */ | 43 | #define MCFSIM_IMR (MCF_MBAR + 0x36) /* Interrupt Mask */ |
44 | #define MCFSIM_IPR 0x3a /* Interrupt Pend reg (r/w) */ | 44 | #define MCFSIM_IPR (MCF_MBAR + 0x3a) /* Interrupt Pending */ |
45 | 45 | ||
46 | #define MCFSIM_RSR 0x40 /* Reset Status reg (r/w) */ | 46 | #define MCFSIM_RSR (MCF_MBAR + 0x40) /* Reset Status */ |
47 | #define MCFSIM_SYPCR 0x41 /* System Protection reg (r/w)*/ | 47 | #define MCFSIM_SYPCR (MCF_MBAR + 0x41) /* System Protection */ |
48 | 48 | ||
49 | #define MCFSIM_SWIVR 0x42 /* SW Watchdog intr reg (r/w) */ | 49 | #define MCFSIM_SWIVR (MCF_MBAR + 0x42) /* SW Watchdog intr */ |
50 | #define MCFSIM_SWSR 0x43 /* SW Watchdog service (r/w) */ | 50 | #define MCFSIM_SWSR (MCF_MBAR + 0x43) /* SW Watchdog srv */ |
51 | 51 | ||
52 | #define MCFSIM_DCRR (MCF_MBAR + 0x46) /* DRAM Refresh reg (r/w) */ | 52 | #define MCFSIM_DCRR (MCF_MBAR + 0x46) /* DRAM Refresh reg (r/w) */ |
53 | #define MCFSIM_DCTR (MCF_MBAR + 0x4a) /* DRAM Timing reg (r/w) */ | 53 | #define MCFSIM_DCTR (MCF_MBAR + 0x4a) /* DRAM Timing reg (r/w) */ |
@@ -58,36 +58,36 @@ | |||
58 | #define MCFSIM_DMR1 (MCF_MBAR + 0x5c) /* DRAM 1 Mask reg (r/w) */ | 58 | #define MCFSIM_DMR1 (MCF_MBAR + 0x5c) /* DRAM 1 Mask reg (r/w) */ |
59 | #define MCFSIM_DCR1 (MCF_MBAR + 0x63) /* DRAM 1 Control reg (r/w) */ | 59 | #define MCFSIM_DCR1 (MCF_MBAR + 0x63) /* DRAM 1 Control reg (r/w) */ |
60 | 60 | ||
61 | #define MCFSIM_CSAR0 0x64 /* CS 0 Address 0 reg (r/w) */ | 61 | #define MCFSIM_CSAR0 (MCF_MBAR + 0x64) /* CS 0 Address reg */ |
62 | #define MCFSIM_CSMR0 0x68 /* CS 0 Mask 0 reg (r/w) */ | 62 | #define MCFSIM_CSMR0 (MCF_MBAR + 0x68) /* CS 0 Mask reg */ |
63 | #define MCFSIM_CSCR0 0x6e /* CS 0 Control reg (r/w) */ | 63 | #define MCFSIM_CSCR0 (MCF_MBAR + 0x6e) /* CS 0 Control reg */ |
64 | #define MCFSIM_CSAR1 0x70 /* CS 1 Address reg (r/w) */ | 64 | #define MCFSIM_CSAR1 (MCF_MBAR + 0x70) /* CS 1 Address reg */ |
65 | #define MCFSIM_CSMR1 0x74 /* CS 1 Mask reg (r/w) */ | 65 | #define MCFSIM_CSMR1 (MCF_MBAR + 0x74) /* CS 1 Mask reg */ |
66 | #define MCFSIM_CSCR1 0x7a /* CS 1 Control reg (r/w) */ | 66 | #define MCFSIM_CSCR1 (MCF_MBAR + 0x7a) /* CS 1 Control reg */ |
67 | #define MCFSIM_CSAR2 0x7c /* CS 2 Address reg (r/w) */ | 67 | #define MCFSIM_CSAR2 (MCF_MBAR + 0x7c) /* CS 2 Address reg */ |
68 | #define MCFSIM_CSMR2 0x80 /* CS 2 Mask reg (r/w) */ | 68 | #define MCFSIM_CSMR2 (MCF_MBAR + 0x80) /* CS 2 Mask reg */ |
69 | #define MCFSIM_CSCR2 0x86 /* CS 2 Control reg (r/w) */ | 69 | #define MCFSIM_CSCR2 (MCF_MBAR + 0x86) /* CS 2 Control reg */ |
70 | #define MCFSIM_CSAR3 0x88 /* CS 3 Address reg (r/w) */ | 70 | #define MCFSIM_CSAR3 (MCF_MBAR + 0x88) /* CS 3 Address reg */ |
71 | #define MCFSIM_CSMR3 0x8c /* CS 3 Mask reg (r/w) */ | 71 | #define MCFSIM_CSMR3 (MCF_MBAR + 0x8c) /* CS 3 Mask reg */ |
72 | #define MCFSIM_CSCR3 0x92 /* CS 3 Control reg (r/w) */ | 72 | #define MCFSIM_CSCR3 (MCF_MBAR + 0x92) /* CS 3 Control reg */ |
73 | #define MCFSIM_CSAR4 0x94 /* CS 4 Address reg (r/w) */ | 73 | #define MCFSIM_CSAR4 (MCF_MBAR + 0x94) /* CS 4 Address reg */ |
74 | #define MCFSIM_CSMR4 0x98 /* CS 4 Mask reg (r/w) */ | 74 | #define MCFSIM_CSMR4 (MCF_MBAR + 0x98) /* CS 4 Mask reg */ |
75 | #define MCFSIM_CSCR4 0x9e /* CS 4 Control reg (r/w) */ | 75 | #define MCFSIM_CSCR4 (MCF_MBAR + 0x9e) /* CS 4 Control reg */ |
76 | #define MCFSIM_CSAR5 0xa0 /* CS 5 Address reg (r/w) */ | 76 | #define MCFSIM_CSAR5 (MCF_MBAR + 0xa0) /* CS 5 Address reg */ |
77 | #define MCFSIM_CSMR5 0xa4 /* CS 5 Mask reg (r/w) */ | 77 | #define MCFSIM_CSMR5 (MCF_MBAR + 0xa4) /* CS 5 Mask reg */ |
78 | #define MCFSIM_CSCR5 0xaa /* CS 5 Control reg (r/w) */ | 78 | #define MCFSIM_CSCR5 (MCF_MBAR + 0xaa) /* CS 5 Control reg */ |
79 | #define MCFSIM_CSAR6 0xac /* CS 6 Address reg (r/w) */ | 79 | #define MCFSIM_CSAR6 (MCF_MBAR + 0xac) /* CS 6 Address reg */ |
80 | #define MCFSIM_CSMR6 0xb0 /* CS 6 Mask reg (r/w) */ | 80 | #define MCFSIM_CSMR6 (MCF_MBAR + 0xb0) /* CS 6 Mask reg */ |
81 | #define MCFSIM_CSCR6 0xb6 /* CS 6 Control reg (r/w) */ | 81 | #define MCFSIM_CSCR6 (MCF_MBAR + 0xb6) /* CS 6 Control reg */ |
82 | #define MCFSIM_CSAR7 0xb8 /* CS 7 Address reg (r/w) */ | 82 | #define MCFSIM_CSAR7 (MCF_MBAR + 0xb8) /* CS 7 Address reg */ |
83 | #define MCFSIM_CSMR7 0xbc /* CS 7 Mask reg (r/w) */ | 83 | #define MCFSIM_CSMR7 (MCF_MBAR + 0xbc) /* CS 7 Mask reg */ |
84 | #define MCFSIM_CSCR7 0xc2 /* CS 7 Control reg (r/w) */ | 84 | #define MCFSIM_CSCR7 (MCF_MBAR + 0xc2) /* CS 7 Control reg */ |
85 | #define MCFSIM_DMCR 0xc6 /* Default control */ | 85 | #define MCFSIM_DMCR (MCF_MBAR + 0xc6) /* Default control */ |
86 | 86 | ||
87 | #ifdef CONFIG_M5206e | 87 | #ifdef CONFIG_M5206e |
88 | #define MCFSIM_PAR 0xca /* Pin Assignment reg (r/w) */ | 88 | #define MCFSIM_PAR (MCF_MBAR + 0xca) /* Pin Assignment */ |
89 | #else | 89 | #else |
90 | #define MCFSIM_PAR 0xcb /* Pin Assignment reg (r/w) */ | 90 | #define MCFSIM_PAR (MCF_MBAR + 0xcb) /* Pin Assignment */ |
91 | #endif | 91 | #endif |
92 | 92 | ||
93 | #define MCFTIMER_BASE1 (MCF_MBAR + 0x100) /* Base of TIMER1 */ | 93 | #define MCFTIMER_BASE1 (MCF_MBAR + 0x100) /* Base of TIMER1 */ |
diff --git a/arch/m68k/include/asm/m523xsim.h b/arch/m68k/include/asm/m523xsim.h index 91d3abc3f2a5..5e06b4eb57f3 100644 --- a/arch/m68k/include/asm/m523xsim.h +++ b/arch/m68k/include/asm/m523xsim.h | |||
@@ -176,21 +176,29 @@ | |||
176 | /* | 176 | /* |
177 | * Generic GPIO support | 177 | * Generic GPIO support |
178 | */ | 178 | */ |
179 | #define MCFGPIO_PODR MCFGPIO_PODR_ADDR | 179 | #define MCFGPIO_PODR MCFGPIO_PODR_ADDR |
180 | #define MCFGPIO_PDDR MCFGPIO_PDDR_ADDR | 180 | #define MCFGPIO_PDDR MCFGPIO_PDDR_ADDR |
181 | #define MCFGPIO_PPDR MCFGPIO_PPDSDR_ADDR | 181 | #define MCFGPIO_PPDR MCFGPIO_PPDSDR_ADDR |
182 | #define MCFGPIO_SETR MCFGPIO_PPDSDR_ADDR | 182 | #define MCFGPIO_SETR MCFGPIO_PPDSDR_ADDR |
183 | #define MCFGPIO_CLRR MCFGPIO_PCLRR_ADDR | 183 | #define MCFGPIO_CLRR MCFGPIO_PCLRR_ADDR |
184 | 184 | ||
185 | #define MCFGPIO_PIN_MAX 107 | 185 | #define MCFGPIO_PIN_MAX 107 |
186 | #define MCFGPIO_IRQ_MAX 8 | 186 | #define MCFGPIO_IRQ_MAX 8 |
187 | #define MCFGPIO_IRQ_VECBASE MCFINT_VECBASE | 187 | #define MCFGPIO_IRQ_VECBASE MCFINT_VECBASE |
188 | 188 | ||
189 | /* | 189 | /* |
190 | * Pin Assignment | 190 | * Pin Assignment |
191 | */ | 191 | */ |
192 | #define MCFGPIO_PAR_AD (MCF_IPSBAR + 0x100040) | ||
193 | #define MCFGPIO_PAR_BUSCTL (MCF_IPSBAR + 0x100042) | ||
194 | #define MCFGPIO_PAR_BS (MCF_IPSBAR + 0x100044) | ||
195 | #define MCFGPIO_PAR_CS (MCF_IPSBAR + 0x100045) | ||
196 | #define MCFGPIO_PAR_SDRAM (MCF_IPSBAR + 0x100046) | ||
197 | #define MCFGPIO_PAR_FECI2C (MCF_IPSBAR + 0x100047) | ||
198 | #define MCFGPIO_PAR_UART (MCF_IPSBAR + 0x100048) | ||
192 | #define MCFGPIO_PAR_QSPI (MCF_IPSBAR + 0x10004A) | 199 | #define MCFGPIO_PAR_QSPI (MCF_IPSBAR + 0x10004A) |
193 | #define MCFGPIO_PAR_TIMER (MCF_IPSBAR + 0x10004C) | 200 | #define MCFGPIO_PAR_TIMER (MCF_IPSBAR + 0x10004C) |
201 | #define MCFGPIO_PAR_ETPU (MCF_IPSBAR + 0x10004E) | ||
194 | 202 | ||
195 | /* | 203 | /* |
196 | * DMA unit base addresses. | 204 | * DMA unit base addresses. |
diff --git a/arch/m68k/include/asm/m5249sim.h b/arch/m68k/include/asm/m5249sim.h index 7f0c2c3660fd..fdf45e6807c9 100644 --- a/arch/m68k/include/asm/m5249sim.h +++ b/arch/m68k/include/asm/m5249sim.h | |||
@@ -25,41 +25,41 @@ | |||
25 | /* | 25 | /* |
26 | * Define the 5249 SIM register set addresses. | 26 | * Define the 5249 SIM register set addresses. |
27 | */ | 27 | */ |
28 | #define MCFSIM_RSR 0x00 /* Reset Status reg (r/w) */ | 28 | #define MCFSIM_RSR (MCF_MBAR + 0x00) /* Reset Status */ |
29 | #define MCFSIM_SYPCR 0x01 /* System Protection reg (r/w)*/ | 29 | #define MCFSIM_SYPCR (MCF_MBAR + 0x01) /* System Protection */ |
30 | #define MCFSIM_SWIVR 0x02 /* SW Watchdog intr reg (r/w) */ | 30 | #define MCFSIM_SWIVR (MCF_MBAR + 0x02) /* SW Watchdog intr */ |
31 | #define MCFSIM_SWSR 0x03 /* SW Watchdog service (r/w) */ | 31 | #define MCFSIM_SWSR (MCF_MBAR + 0x03) /* SW Watchdog srv */ |
32 | #define MCFSIM_PAR 0x04 /* Pin Assignment reg (r/w) */ | 32 | #define MCFSIM_PAR (MCF_MBAR + 0x04) /* Pin Assignment */ |
33 | #define MCFSIM_IRQPAR 0x06 /* Interrupt Assignment reg (r/w) */ | 33 | #define MCFSIM_IRQPAR (MCF_MBAR + 0x06) /* Intr Assignment */ |
34 | #define MCFSIM_MPARK 0x0C /* BUS Master Control Reg*/ | 34 | #define MCFSIM_MPARK (MCF_MBAR + 0x0C) /* BUS Master Ctrl */ |
35 | #define MCFSIM_IPR 0x40 /* Interrupt Pend reg (r/w) */ | 35 | #define MCFSIM_IPR (MCF_MBAR + 0x40) /* Interrupt Pending */ |
36 | #define MCFSIM_IMR 0x44 /* Interrupt Mask reg (r/w) */ | 36 | #define MCFSIM_IMR (MCF_MBAR + 0x44) /* Interrupt Mask */ |
37 | #define MCFSIM_AVR 0x4b /* Autovector Ctrl reg (r/w) */ | 37 | #define MCFSIM_AVR (MCF_MBAR + 0x4b) /* Autovector Ctrl */ |
38 | #define MCFSIM_ICR0 0x4c /* Intr Ctrl reg 0 (r/w) */ | 38 | #define MCFSIM_ICR0 (MCF_MBAR + 0x4c) /* Intr Ctrl reg 0 */ |
39 | #define MCFSIM_ICR1 0x4d /* Intr Ctrl reg 1 (r/w) */ | 39 | #define MCFSIM_ICR1 (MCF_MBAR + 0x4d) /* Intr Ctrl reg 1 */ |
40 | #define MCFSIM_ICR2 0x4e /* Intr Ctrl reg 2 (r/w) */ | 40 | #define MCFSIM_ICR2 (MCF_MBAR + 0x4e) /* Intr Ctrl reg 2 */ |
41 | #define MCFSIM_ICR3 0x4f /* Intr Ctrl reg 3 (r/w) */ | 41 | #define MCFSIM_ICR3 (MCF_MBAR + 0x4f) /* Intr Ctrl reg 3 */ |
42 | #define MCFSIM_ICR4 0x50 /* Intr Ctrl reg 4 (r/w) */ | 42 | #define MCFSIM_ICR4 (MCF_MBAR + 0x50) /* Intr Ctrl reg 4 */ |
43 | #define MCFSIM_ICR5 0x51 /* Intr Ctrl reg 5 (r/w) */ | 43 | #define MCFSIM_ICR5 (MCF_MBAR + 0x51) /* Intr Ctrl reg 5 */ |
44 | #define MCFSIM_ICR6 0x52 /* Intr Ctrl reg 6 (r/w) */ | 44 | #define MCFSIM_ICR6 (MCF_MBAR + 0x52) /* Intr Ctrl reg 6 */ |
45 | #define MCFSIM_ICR7 0x53 /* Intr Ctrl reg 7 (r/w) */ | 45 | #define MCFSIM_ICR7 (MCF_MBAR + 0x53) /* Intr Ctrl reg 7 */ |
46 | #define MCFSIM_ICR8 0x54 /* Intr Ctrl reg 8 (r/w) */ | 46 | #define MCFSIM_ICR8 (MCF_MBAR + 0x54) /* Intr Ctrl reg 8 */ |
47 | #define MCFSIM_ICR9 0x55 /* Intr Ctrl reg 9 (r/w) */ | 47 | #define MCFSIM_ICR9 (MCF_MBAR + 0x55) /* Intr Ctrl reg 9 */ |
48 | #define MCFSIM_ICR10 0x56 /* Intr Ctrl reg 10 (r/w) */ | 48 | #define MCFSIM_ICR10 (MCF_MBAR + 0x56) /* Intr Ctrl reg 10 */ |
49 | #define MCFSIM_ICR11 0x57 /* Intr Ctrl reg 11 (r/w) */ | 49 | #define MCFSIM_ICR11 (MCF_MBAR + 0x57) /* Intr Ctrl reg 11 */ |
50 | 50 | ||
51 | #define MCFSIM_CSAR0 0x80 /* CS 0 Address 0 reg (r/w) */ | 51 | #define MCFSIM_CSAR0 (MCF_MBAR + 0x80) /* CS 0 Address reg */ |
52 | #define MCFSIM_CSMR0 0x84 /* CS 0 Mask 0 reg (r/w) */ | 52 | #define MCFSIM_CSMR0 (MCF_MBAR + 0x84) /* CS 0 Mask reg */ |
53 | #define MCFSIM_CSCR0 0x8a /* CS 0 Control reg (r/w) */ | 53 | #define MCFSIM_CSCR0 (MCF_MBAR + 0x8a) /* CS 0 Control reg */ |
54 | #define MCFSIM_CSAR1 0x8c /* CS 1 Address reg (r/w) */ | 54 | #define MCFSIM_CSAR1 (MCF_MBAR + 0x8c) /* CS 1 Address reg */ |
55 | #define MCFSIM_CSMR1 0x90 /* CS 1 Mask reg (r/w) */ | 55 | #define MCFSIM_CSMR1 (MCF_MBAR + 0x90) /* CS 1 Mask reg */ |
56 | #define MCFSIM_CSCR1 0x96 /* CS 1 Control reg (r/w) */ | 56 | #define MCFSIM_CSCR1 (MCF_MBAR + 0x96) /* CS 1 Control reg */ |
57 | #define MCFSIM_CSAR2 0x98 /* CS 2 Address reg (r/w) */ | 57 | #define MCFSIM_CSAR2 (MCF_MBAR + 0x98) /* CS 2 Address reg */ |
58 | #define MCFSIM_CSMR2 0x9c /* CS 2 Mask reg (r/w) */ | 58 | #define MCFSIM_CSMR2 (MCF_MBAR + 0x9c) /* CS 2 Mask reg */ |
59 | #define MCFSIM_CSCR2 0xa2 /* CS 2 Control reg (r/w) */ | 59 | #define MCFSIM_CSCR2 (MCF_MBAR + 0xa2) /* CS 2 Control reg */ |
60 | #define MCFSIM_CSAR3 0xa4 /* CS 3 Address reg (r/w) */ | 60 | #define MCFSIM_CSAR3 (MCF_MBAR + 0xa4) /* CS 3 Address reg */ |
61 | #define MCFSIM_CSMR3 0xa8 /* CS 3 Mask reg (r/w) */ | 61 | #define MCFSIM_CSMR3 (MCF_MBAR + 0xa8) /* CS 3 Mask reg */ |
62 | #define MCFSIM_CSCR3 0xae /* CS 3 Control reg (r/w) */ | 62 | #define MCFSIM_CSCR3 (MCF_MBAR + 0xae) /* CS 3 Control reg */ |
63 | 63 | ||
64 | #define MCFSIM_DCR (MCF_MBAR + 0x100) /* DRAM Control */ | 64 | #define MCFSIM_DCR (MCF_MBAR + 0x100) /* DRAM Control */ |
65 | #define MCFSIM_DACR0 (MCF_MBAR + 0x108) /* DRAM 0 Addr/Ctrl */ | 65 | #define MCFSIM_DACR0 (MCF_MBAR + 0x108) /* DRAM 0 Addr/Ctrl */ |
@@ -134,23 +134,23 @@ | |||
134 | #define MCFSIM2_GPIO1ENABLE (MCF_MBAR2 + 0x0B8) /* GPIO1 enabled */ | 134 | #define MCFSIM2_GPIO1ENABLE (MCF_MBAR2 + 0x0B8) /* GPIO1 enabled */ |
135 | #define MCFSIM2_GPIO1FUNC (MCF_MBAR2 + 0x0BC) /* GPIO1 function */ | 135 | #define MCFSIM2_GPIO1FUNC (MCF_MBAR2 + 0x0BC) /* GPIO1 function */ |
136 | 136 | ||
137 | #define MCFSIM2_GPIOINTSTAT 0xc0 /* GPIO interrupt status */ | 137 | #define MCFSIM2_GPIOINTSTAT (MCF_MBAR2 + 0xc0) /* GPIO intr status */ |
138 | #define MCFSIM2_GPIOINTCLEAR 0xc0 /* GPIO interrupt clear */ | 138 | #define MCFSIM2_GPIOINTCLEAR (MCF_MBAR2 + 0xc0) /* GPIO intr clear */ |
139 | #define MCFSIM2_GPIOINTENABLE 0xc4 /* GPIO interrupt enable */ | 139 | #define MCFSIM2_GPIOINTENABLE (MCF_MBAR2 + 0xc4) /* GPIO intr enable */ |
140 | 140 | ||
141 | #define MCFSIM2_INTLEVEL1 0x140 /* Interrupt level reg 1 */ | 141 | #define MCFSIM2_INTLEVEL1 (MCF_MBAR2 + 0x140) /* Intr level reg 1 */ |
142 | #define MCFSIM2_INTLEVEL2 0x144 /* Interrupt level reg 2 */ | 142 | #define MCFSIM2_INTLEVEL2 (MCF_MBAR2 + 0x144) /* Intr level reg 2 */ |
143 | #define MCFSIM2_INTLEVEL3 0x148 /* Interrupt level reg 3 */ | 143 | #define MCFSIM2_INTLEVEL3 (MCF_MBAR2 + 0x148) /* Intr level reg 3 */ |
144 | #define MCFSIM2_INTLEVEL4 0x14c /* Interrupt level reg 4 */ | 144 | #define MCFSIM2_INTLEVEL4 (MCF_MBAR2 + 0x14c) /* Intr level reg 4 */ |
145 | #define MCFSIM2_INTLEVEL5 0x150 /* Interrupt level reg 5 */ | 145 | #define MCFSIM2_INTLEVEL5 (MCF_MBAR2 + 0x150) /* Intr level reg 5 */ |
146 | #define MCFSIM2_INTLEVEL6 0x154 /* Interrupt level reg 6 */ | 146 | #define MCFSIM2_INTLEVEL6 (MCF_MBAR2 + 0x154) /* Intr level reg 6 */ |
147 | #define MCFSIM2_INTLEVEL7 0x158 /* Interrupt level reg 7 */ | 147 | #define MCFSIM2_INTLEVEL7 (MCF_MBAR2 + 0x158) /* Intr level reg 7 */ |
148 | #define MCFSIM2_INTLEVEL8 0x15c /* Interrupt level reg 8 */ | 148 | #define MCFSIM2_INTLEVEL8 (MCF_MBAR2 + 0x15c) /* Intr level reg 8 */ |
149 | 149 | ||
150 | #define MCFSIM2_DMAROUTE 0x188 /* DMA routing */ | 150 | #define MCFSIM2_DMAROUTE (MCF_MBAR2 + 0x188) /* DMA routing */ |
151 | 151 | ||
152 | #define MCFSIM2_IDECONFIG1 0x18c /* IDEconfig1 */ | 152 | #define MCFSIM2_IDECONFIG1 (MCF_MBAR2 + 0x18c) /* IDEconfig1 */ |
153 | #define MCFSIM2_IDECONFIG2 0x190 /* IDEconfig2 */ | 153 | #define MCFSIM2_IDECONFIG2 (MCF_MBAR2 + 0x190) /* IDEconfig2 */ |
154 | 154 | ||
155 | /* | 155 | /* |
156 | * Define the base interrupt for the second interrupt controller. | 156 | * Define the base interrupt for the second interrupt controller. |
diff --git a/arch/m68k/include/asm/m525xsim.h b/arch/m68k/include/asm/m525xsim.h index 6da24f653902..acab61cb91ed 100644 --- a/arch/m68k/include/asm/m525xsim.h +++ b/arch/m68k/include/asm/m525xsim.h | |||
@@ -26,41 +26,41 @@ | |||
26 | /* | 26 | /* |
27 | * Define the 525x SIM register set addresses. | 27 | * Define the 525x SIM register set addresses. |
28 | */ | 28 | */ |
29 | #define MCFSIM_RSR 0x00 /* Reset Status reg (r/w) */ | 29 | #define MCFSIM_RSR (MCF_MBAR + 0x00) /* Reset Status */ |
30 | #define MCFSIM_SYPCR 0x01 /* System Protection reg (r/w)*/ | 30 | #define MCFSIM_SYPCR (MCF_MBAR + 0x01) /* System Protection */ |
31 | #define MCFSIM_SWIVR 0x02 /* SW Watchdog intr reg (r/w) */ | 31 | #define MCFSIM_SWIVR (MCF_MBAR + 0x02) /* SW Watchdog intr */ |
32 | #define MCFSIM_SWSR 0x03 /* SW Watchdog service (r/w) */ | 32 | #define MCFSIM_SWSR (MCF_MBAR + 0x03) /* SW Watchdog srv */ |
33 | #define MCFSIM_MPARK 0x0C /* BUS Master Control Reg*/ | 33 | #define MCFSIM_MPARK (MCF_MBAR + 0x0C) /* BUS Master Ctrl */ |
34 | #define MCFSIM_IPR 0x40 /* Interrupt Pend reg (r/w) */ | 34 | #define MCFSIM_IPR (MCF_MBAR + 0x40) /* Interrupt Pending */ |
35 | #define MCFSIM_IMR 0x44 /* Interrupt Mask reg (r/w) */ | 35 | #define MCFSIM_IMR (MCF_MBAR + 0x44) /* Interrupt Mask */ |
36 | #define MCFSIM_ICR0 0x4c /* Intr Ctrl reg 0 (r/w) */ | 36 | #define MCFSIM_ICR0 (MCF_MBAR + 0x4c) /* Intr Ctrl reg 0 */ |
37 | #define MCFSIM_ICR1 0x4d /* Intr Ctrl reg 1 (r/w) */ | 37 | #define MCFSIM_ICR1 (MCF_MBAR + 0x4d) /* Intr Ctrl reg 1 */ |
38 | #define MCFSIM_ICR2 0x4e /* Intr Ctrl reg 2 (r/w) */ | 38 | #define MCFSIM_ICR2 (MCF_MBAR + 0x4e) /* Intr Ctrl reg 2 */ |
39 | #define MCFSIM_ICR3 0x4f /* Intr Ctrl reg 3 (r/w) */ | 39 | #define MCFSIM_ICR3 (MCF_MBAR + 0x4f) /* Intr Ctrl reg 3 */ |
40 | #define MCFSIM_ICR4 0x50 /* Intr Ctrl reg 4 (r/w) */ | 40 | #define MCFSIM_ICR4 (MCF_MBAR + 0x50) /* Intr Ctrl reg 4 */ |
41 | #define MCFSIM_ICR5 0x51 /* Intr Ctrl reg 5 (r/w) */ | 41 | #define MCFSIM_ICR5 (MCF_MBAR + 0x51) /* Intr Ctrl reg 5 */ |
42 | #define MCFSIM_ICR6 0x52 /* Intr Ctrl reg 6 (r/w) */ | 42 | #define MCFSIM_ICR6 (MCF_MBAR + 0x52) /* Intr Ctrl reg 6 */ |
43 | #define MCFSIM_ICR7 0x53 /* Intr Ctrl reg 7 (r/w) */ | 43 | #define MCFSIM_ICR7 (MCF_MBAR + 0x53) /* Intr Ctrl reg 7 */ |
44 | #define MCFSIM_ICR8 0x54 /* Intr Ctrl reg 8 (r/w) */ | 44 | #define MCFSIM_ICR8 (MCF_MBAR + 0x54) /* Intr Ctrl reg 8 */ |
45 | #define MCFSIM_ICR9 0x55 /* Intr Ctrl reg 9 (r/w) */ | 45 | #define MCFSIM_ICR9 (MCF_MBAR + 0x55) /* Intr Ctrl reg 9 */ |
46 | #define MCFSIM_ICR10 0x56 /* Intr Ctrl reg 10 (r/w) */ | 46 | #define MCFSIM_ICR10 (MCF_MBAR + 0x56) /* Intr Ctrl reg 10 */ |
47 | #define MCFSIM_ICR11 0x57 /* Intr Ctrl reg 11 (r/w) */ | 47 | #define MCFSIM_ICR11 (MCF_MBAR + 0x57) /* Intr Ctrl reg 11 */ |
48 | 48 | ||
49 | #define MCFSIM_CSAR0 0x80 /* CS 0 Address 0 reg (r/w) */ | 49 | #define MCFSIM_CSAR0 (MCF_MBAR + 0x80) /* CS 0 Address reg */ |
50 | #define MCFSIM_CSMR0 0x84 /* CS 0 Mask 0 reg (r/w) */ | 50 | #define MCFSIM_CSMR0 (MCF_MBAR + 0x84) /* CS 0 Mask reg */ |
51 | #define MCFSIM_CSCR0 0x8a /* CS 0 Control reg (r/w) */ | 51 | #define MCFSIM_CSCR0 (MCF_MBAR + 0x8a) /* CS 0 Control reg */ |
52 | #define MCFSIM_CSAR1 0x8c /* CS 1 Address reg (r/w) */ | 52 | #define MCFSIM_CSAR1 (MCF_MBAR + 0x8c) /* CS 1 Address reg */ |
53 | #define MCFSIM_CSMR1 0x90 /* CS 1 Mask reg (r/w) */ | 53 | #define MCFSIM_CSMR1 (MCF_MBAR + 0x90) /* CS 1 Mask reg */ |
54 | #define MCFSIM_CSCR1 0x96 /* CS 1 Control reg (r/w) */ | 54 | #define MCFSIM_CSCR1 (MCF_MBAR + 0x96) /* CS 1 Control reg */ |
55 | #define MCFSIM_CSAR2 0x98 /* CS 2 Address reg (r/w) */ | 55 | #define MCFSIM_CSAR2 (MCF_MBAR + 0x98) /* CS 2 Address reg */ |
56 | #define MCFSIM_CSMR2 0x9c /* CS 2 Mask reg (r/w) */ | 56 | #define MCFSIM_CSMR2 (MCF_MBAR + 0x9c) /* CS 2 Mask reg */ |
57 | #define MCFSIM_CSCR2 0xa2 /* CS 2 Control reg (r/w) */ | 57 | #define MCFSIM_CSCR2 (MCF_MBAR + 0xa2) /* CS 2 Control reg */ |
58 | #define MCFSIM_CSAR3 0xa4 /* CS 3 Address reg (r/w) */ | 58 | #define MCFSIM_CSAR3 (MCF_MBAR + 0xa4) /* CS 3 Address reg */ |
59 | #define MCFSIM_CSMR3 0xa8 /* CS 3 Mask reg (r/w) */ | 59 | #define MCFSIM_CSMR3 (MCF_MBAR + 0xa8) /* CS 3 Mask reg */ |
60 | #define MCFSIM_CSCR3 0xae /* CS 3 Control reg (r/w) */ | 60 | #define MCFSIM_CSCR3 (MCF_MBAR + 0xae) /* CS 3 Control reg */ |
61 | #define MCFSIM_CSAR4 0xb0 /* CS 4 Address reg (r/w) */ | 61 | #define MCFSIM_CSAR4 (MCF_MBAR + 0xb0) /* CS 4 Address reg */ |
62 | #define MCFSIM_CSMR4 0xb4 /* CS 4 Mask reg (r/w) */ | 62 | #define MCFSIM_CSMR4 (MCF_MBAR + 0xb4) /* CS 4 Mask reg */ |
63 | #define MCFSIM_CSCR4 0xba /* CS 4 Control reg (r/w) */ | 63 | #define MCFSIM_CSCR4 (MCF_MBAR + 0xba) /* CS 4 Control reg */ |
64 | 64 | ||
65 | #define MCFSIM_DCR (MCF_MBAR + 0x100) /* DRAM Control */ | 65 | #define MCFSIM_DCR (MCF_MBAR + 0x100) /* DRAM Control */ |
66 | #define MCFSIM_DACR0 (MCF_MBAR + 0x108) /* DRAM 0 Addr/Ctrl */ | 66 | #define MCFSIM_DACR0 (MCF_MBAR + 0x108) /* DRAM 0 Addr/Ctrl */ |
diff --git a/arch/m68k/include/asm/m5272sim.h b/arch/m68k/include/asm/m5272sim.h index a58f1760d858..1fb01bb05d6c 100644 --- a/arch/m68k/include/asm/m5272sim.h +++ b/arch/m68k/include/asm/m5272sim.h | |||
@@ -21,52 +21,52 @@ | |||
21 | /* | 21 | /* |
22 | * Define the 5272 SIM register set addresses. | 22 | * Define the 5272 SIM register set addresses. |
23 | */ | 23 | */ |
24 | #define MCFSIM_SCR 0x04 /* SIM Config reg (r/w) */ | 24 | #define MCFSIM_SCR (MCF_MBAR + 0x04) /* SIM Config reg */ |
25 | #define MCFSIM_SPR 0x06 /* System Protection reg (r/w)*/ | 25 | #define MCFSIM_SPR (MCF_MBAR + 0x06) /* System Protection */ |
26 | #define MCFSIM_PMR 0x08 /* Power Management reg (r/w) */ | 26 | #define MCFSIM_PMR (MCF_MBAR + 0x08) /* Power Management */ |
27 | #define MCFSIM_APMR 0x0e /* Active Low Power reg (r/w) */ | 27 | #define MCFSIM_APMR (MCF_MBAR + 0x0e) /* Active Low Power */ |
28 | #define MCFSIM_DIR 0x10 /* Device Identity reg (r/w) */ | 28 | #define MCFSIM_DIR (MCF_MBAR + 0x10) /* Device Identity */ |
29 | 29 | ||
30 | #define MCFSIM_ICR1 0x20 /* Intr Ctrl reg 1 (r/w) */ | 30 | #define MCFSIM_ICR1 (MCF_MBAR + 0x20) /* Intr Ctrl reg 1 */ |
31 | #define MCFSIM_ICR2 0x24 /* Intr Ctrl reg 2 (r/w) */ | 31 | #define MCFSIM_ICR2 (MCF_MBAR + 0x24) /* Intr Ctrl reg 2 */ |
32 | #define MCFSIM_ICR3 0x28 /* Intr Ctrl reg 3 (r/w) */ | 32 | #define MCFSIM_ICR3 (MCF_MBAR + 0x28) /* Intr Ctrl reg 3 */ |
33 | #define MCFSIM_ICR4 0x2c /* Intr Ctrl reg 4 (r/w) */ | 33 | #define MCFSIM_ICR4 (MCF_MBAR + 0x2c) /* Intr Ctrl reg 4 */ |
34 | 34 | ||
35 | #define MCFSIM_ISR 0x30 /* Interrupt Source reg (r/w) */ | 35 | #define MCFSIM_ISR (MCF_MBAR + 0x30) /* Intr Source */ |
36 | #define MCFSIM_PITR 0x34 /* Interrupt Transition (r/w) */ | 36 | #define MCFSIM_PITR (MCF_MBAR + 0x34) /* Intr Transition */ |
37 | #define MCFSIM_PIWR 0x38 /* Interrupt Wakeup reg (r/w) */ | 37 | #define MCFSIM_PIWR (MCF_MBAR + 0x38) /* Intr Wakeup */ |
38 | #define MCFSIM_PIVR 0x3f /* Interrupt Vector reg (r/w( */ | 38 | #define MCFSIM_PIVR (MCF_MBAR + 0x3f) /* Intr Vector */ |
39 | 39 | ||
40 | #define MCFSIM_WRRR 0x280 /* Watchdog reference (r/w) */ | 40 | #define MCFSIM_WRRR (MCF_MBAR + 0x280) /* Watchdog reference */ |
41 | #define MCFSIM_WIRR 0x284 /* Watchdog interrupt (r/w) */ | 41 | #define MCFSIM_WIRR (MCF_MBAR + 0x284) /* Watchdog interrupt */ |
42 | #define MCFSIM_WCR 0x288 /* Watchdog counter (r/w) */ | 42 | #define MCFSIM_WCR (MCF_MBAR + 0x288) /* Watchdog counter */ |
43 | #define MCFSIM_WER 0x28c /* Watchdog event (r/w) */ | 43 | #define MCFSIM_WER (MCF_MBAR + 0x28c) /* Watchdog event */ |
44 | 44 | ||
45 | #define MCFSIM_CSBR0 0x40 /* CS0 Base Address (r/w) */ | 45 | #define MCFSIM_CSBR0 (MCF_MBAR + 0x40) /* CS0 Base Address */ |
46 | #define MCFSIM_CSOR0 0x44 /* CS0 Option (r/w) */ | 46 | #define MCFSIM_CSOR0 (MCF_MBAR + 0x44) /* CS0 Option */ |
47 | #define MCFSIM_CSBR1 0x48 /* CS1 Base Address (r/w) */ | 47 | #define MCFSIM_CSBR1 (MCF_MBAR + 0x48) /* CS1 Base Address */ |
48 | #define MCFSIM_CSOR1 0x4c /* CS1 Option (r/w) */ | 48 | #define MCFSIM_CSOR1 (MCF_MBAR + 0x4c) /* CS1 Option */ |
49 | #define MCFSIM_CSBR2 0x50 /* CS2 Base Address (r/w) */ | 49 | #define MCFSIM_CSBR2 (MCF_MBAR + 0x50) /* CS2 Base Address */ |
50 | #define MCFSIM_CSOR2 0x54 /* CS2 Option (r/w) */ | 50 | #define MCFSIM_CSOR2 (MCF_MBAR + 0x54) /* CS2 Option */ |
51 | #define MCFSIM_CSBR3 0x58 /* CS3 Base Address (r/w) */ | 51 | #define MCFSIM_CSBR3 (MCF_MBAR + 0x58) /* CS3 Base Address */ |
52 | #define MCFSIM_CSOR3 0x5c /* CS3 Option (r/w) */ | 52 | #define MCFSIM_CSOR3 (MCF_MBAR + 0x5c) /* CS3 Option */ |
53 | #define MCFSIM_CSBR4 0x60 /* CS4 Base Address (r/w) */ | 53 | #define MCFSIM_CSBR4 (MCF_MBAR + 0x60) /* CS4 Base Address */ |
54 | #define MCFSIM_CSOR4 0x64 /* CS4 Option (r/w) */ | 54 | #define MCFSIM_CSOR4 (MCF_MBAR + 0x64) /* CS4 Option */ |
55 | #define MCFSIM_CSBR5 0x68 /* CS5 Base Address (r/w) */ | 55 | #define MCFSIM_CSBR5 (MCF_MBAR + 0x68) /* CS5 Base Address */ |
56 | #define MCFSIM_CSOR5 0x6c /* CS5 Option (r/w) */ | 56 | #define MCFSIM_CSOR5 (MCF_MBAR + 0x6c) /* CS5 Option */ |
57 | #define MCFSIM_CSBR6 0x70 /* CS6 Base Address (r/w) */ | 57 | #define MCFSIM_CSBR6 (MCF_MBAR + 0x70) /* CS6 Base Address */ |
58 | #define MCFSIM_CSOR6 0x74 /* CS6 Option (r/w) */ | 58 | #define MCFSIM_CSOR6 (MCF_MBAR + 0x74) /* CS6 Option */ |
59 | #define MCFSIM_CSBR7 0x78 /* CS7 Base Address (r/w) */ | 59 | #define MCFSIM_CSBR7 (MCF_MBAR + 0x78) /* CS7 Base Address */ |
60 | #define MCFSIM_CSOR7 0x7c /* CS7 Option (r/w) */ | 60 | #define MCFSIM_CSOR7 (MCF_MBAR + 0x7c) /* CS7 Option */ |
61 | 61 | ||
62 | #define MCFSIM_SDCR 0x180 /* SDRAM Configuration (r/w) */ | 62 | #define MCFSIM_SDCR (MCF_MBAR + 0x180) /* SDRAM Config */ |
63 | #define MCFSIM_SDTR 0x184 /* SDRAM Timing (r/w) */ | 63 | #define MCFSIM_SDTR (MCF_MBAR + 0x184) /* SDRAM Timing */ |
64 | #define MCFSIM_DCAR0 0x4c /* DRAM 0 Address reg(r/w) */ | 64 | #define MCFSIM_DCAR0 (MCF_MBAR + 0x4c) /* DRAM 0 Address */ |
65 | #define MCFSIM_DCMR0 0x50 /* DRAM 0 Mask reg (r/w) */ | 65 | #define MCFSIM_DCMR0 (MCF_MBAR + 0x50) /* DRAM 0 Mask */ |
66 | #define MCFSIM_DCCR0 0x57 /* DRAM 0 Control reg (r/w) */ | 66 | #define MCFSIM_DCCR0 (MCF_MBAR + 0x57) /* DRAM 0 Control */ |
67 | #define MCFSIM_DCAR1 0x58 /* DRAM 1 Address reg (r/w) */ | 67 | #define MCFSIM_DCAR1 (MCF_MBAR + 0x58) /* DRAM 1 Address */ |
68 | #define MCFSIM_DCMR1 0x5c /* DRAM 1 Mask reg (r/w) */ | 68 | #define MCFSIM_DCMR1 (MCF_MBAR + 0x5c) /* DRAM 1 Mask reg */ |
69 | #define MCFSIM_DCCR1 0x63 /* DRAM 1 Control reg (r/w) */ | 69 | #define MCFSIM_DCCR1 (MCF_MBAR + 0x63) /* DRAM 1 Control */ |
70 | 70 | ||
71 | #define MCFUART_BASE0 (MCF_MBAR + 0x100) /* Base address UART0 */ | 71 | #define MCFUART_BASE0 (MCF_MBAR + 0x100) /* Base address UART0 */ |
72 | #define MCFUART_BASE1 (MCF_MBAR + 0x140) /* Base address UART1 */ | 72 | #define MCFUART_BASE1 (MCF_MBAR + 0x140) /* Base address UART1 */ |
@@ -132,8 +132,9 @@ | |||
132 | /* | 132 | /* |
133 | * Generic GPIO support | 133 | * Generic GPIO support |
134 | */ | 134 | */ |
135 | #define MCFGPIO_PIN_MAX 48 | 135 | #define MCFGPIO_PIN_MAX 48 |
136 | #define MCFGPIO_IRQ_MAX -1 | 136 | #define MCFGPIO_IRQ_MAX -1 |
137 | #define MCFGPIO_IRQ_VECBASE -1 | 137 | #define MCFGPIO_IRQ_VECBASE -1 |
138 | |||
138 | /****************************************************************************/ | 139 | /****************************************************************************/ |
139 | #endif /* m5272sim_h */ | 140 | #endif /* m5272sim_h */ |
diff --git a/arch/m68k/include/asm/m527xsim.h b/arch/m68k/include/asm/m527xsim.h index 71aa5104d3d6..1bebbe78055a 100644 --- a/arch/m68k/include/asm/m527xsim.h +++ b/arch/m68k/include/asm/m527xsim.h | |||
@@ -184,19 +184,33 @@ | |||
184 | /* | 184 | /* |
185 | * Generic GPIO support | 185 | * Generic GPIO support |
186 | */ | 186 | */ |
187 | #define MCFGPIO_PODR MCFGPIO_PODR_ADDR | 187 | #define MCFGPIO_PODR MCFGPIO_PODR_ADDR |
188 | #define MCFGPIO_PDDR MCFGPIO_PDDR_ADDR | 188 | #define MCFGPIO_PDDR MCFGPIO_PDDR_ADDR |
189 | #define MCFGPIO_PPDR MCFGPIO_PPDSDR_ADDR | 189 | #define MCFGPIO_PPDR MCFGPIO_PPDSDR_ADDR |
190 | #define MCFGPIO_SETR MCFGPIO_PPDSDR_ADDR | 190 | #define MCFGPIO_SETR MCFGPIO_PPDSDR_ADDR |
191 | #define MCFGPIO_CLRR MCFGPIO_PCLRR_ADDR | 191 | #define MCFGPIO_CLRR MCFGPIO_PCLRR_ADDR |
192 | 192 | ||
193 | #define MCFGPIO_PIN_MAX 100 | 193 | #define MCFGPIO_PIN_MAX 100 |
194 | #define MCFGPIO_IRQ_MAX 8 | 194 | #define MCFGPIO_IRQ_MAX 8 |
195 | #define MCFGPIO_IRQ_VECBASE MCFINT_VECBASE | 195 | #define MCFGPIO_IRQ_VECBASE MCFINT_VECBASE |
196 | 196 | ||
197 | /* | ||
198 | * Port Pin Assignment registers. | ||
199 | */ | ||
200 | #define MCFGPIO_PAR_AD (MCF_IPSBAR + 0x100040) | ||
201 | #define MCFGPIO_PAR_BUSCTL (MCF_IPSBAR + 0x100042) | ||
202 | #define MCFGPIO_PAR_BS (MCF_IPSBAR + 0x100044) | ||
203 | #define MCFGPIO_PAR_CS (MCF_IPSBAR + 0x100045) | ||
204 | #define MCFGPIO_PAR_SDRAM (MCF_IPSBAR + 0x100046) | ||
205 | #define MCFGPIO_PAR_FECI2C (MCF_IPSBAR + 0x100047) | ||
206 | #define MCFGPIO_PAR_UART (MCF_IPSBAR + 0x100048) | ||
197 | #define MCFGPIO_PAR_QSPI (MCF_IPSBAR + 0x10004A) | 207 | #define MCFGPIO_PAR_QSPI (MCF_IPSBAR + 0x10004A) |
198 | #define MCFGPIO_PAR_TIMER (MCF_IPSBAR + 0x10004C) | 208 | #define MCFGPIO_PAR_TIMER (MCF_IPSBAR + 0x10004C) |
199 | #endif | 209 | |
210 | #define UART0_ENABLE_MASK 0x000f | ||
211 | #define UART1_ENABLE_MASK 0x0ff0 | ||
212 | #define UART2_ENABLE_MASK 0x3000 | ||
213 | #endif /* CONFIG_M5271 */ | ||
200 | 214 | ||
201 | #ifdef CONFIG_M5275 | 215 | #ifdef CONFIG_M5275 |
202 | #define MCFGPIO_PODR_BUSCTL (MCF_IPSBAR + 0x100004) | 216 | #define MCFGPIO_PODR_BUSCTL (MCF_IPSBAR + 0x100004) |
@@ -279,18 +293,36 @@ | |||
279 | /* | 293 | /* |
280 | * Generic GPIO support | 294 | * Generic GPIO support |
281 | */ | 295 | */ |
282 | #define MCFGPIO_PODR MCFGPIO_PODR_BUSCTL | 296 | #define MCFGPIO_PODR MCFGPIO_PODR_BUSCTL |
283 | #define MCFGPIO_PDDR MCFGPIO_PDDR_BUSCTL | 297 | #define MCFGPIO_PDDR MCFGPIO_PDDR_BUSCTL |
284 | #define MCFGPIO_PPDR MCFGPIO_PPDSDR_BUSCTL | 298 | #define MCFGPIO_PPDR MCFGPIO_PPDSDR_BUSCTL |
285 | #define MCFGPIO_SETR MCFGPIO_PPDSDR_BUSCTL | 299 | #define MCFGPIO_SETR MCFGPIO_PPDSDR_BUSCTL |
286 | #define MCFGPIO_CLRR MCFGPIO_PCLRR_BUSCTL | 300 | #define MCFGPIO_CLRR MCFGPIO_PCLRR_BUSCTL |
287 | 301 | ||
288 | #define MCFGPIO_PIN_MAX 148 | 302 | #define MCFGPIO_PIN_MAX 148 |
289 | #define MCFGPIO_IRQ_MAX 8 | 303 | #define MCFGPIO_IRQ_MAX 8 |
290 | #define MCFGPIO_IRQ_VECBASE MCFINT_VECBASE | 304 | #define MCFGPIO_IRQ_VECBASE MCFINT_VECBASE |
291 | 305 | ||
306 | /* | ||
307 | * Port Pin Assignment registers. | ||
308 | */ | ||
309 | #define MCFGPIO_PAR_AD (MCF_IPSBAR + 0x100070) | ||
310 | #define MCFGPIO_PAR_CS (MCF_IPSBAR + 0x100071) | ||
311 | #define MCFGPIO_PAR_BUSCTL (MCF_IPSBAR + 0x100072) | ||
312 | #define MCFGPIO_PAR_USB (MCF_IPSBAR + 0x100076) | ||
313 | #define MCFGPIO_PAR_FEC0HL (MCF_IPSBAR + 0x100078) | ||
314 | #define MCFGPIO_PAR_FEC1HL (MCF_IPSBAR + 0x100079) | ||
315 | #define MCFGPIO_PAR_TIMER (MCF_IPSBAR + 0x10007A) | ||
316 | #define MCFGPIO_PAR_UART (MCF_IPSBAR + 0x10007C) | ||
292 | #define MCFGPIO_PAR_QSPI (MCF_IPSBAR + 0x10007E) | 317 | #define MCFGPIO_PAR_QSPI (MCF_IPSBAR + 0x10007E) |
293 | #endif | 318 | #define MCFGPIO_PAR_SDRAM (MCF_IPSBAR + 0x100080) |
319 | #define MCFGPIO_PAR_FECI2C (MCF_IPSBAR + 0x100082) | ||
320 | #define MCFGPIO_PAR_BS (MCF_IPSBAR + 0x100084) | ||
321 | |||
322 | #define UART0_ENABLE_MASK 0x000f | ||
323 | #define UART1_ENABLE_MASK 0x00f0 | ||
324 | #define UART2_ENABLE_MASK 0x3f00 | ||
325 | #endif /* CONFIG_M5275 */ | ||
294 | 326 | ||
295 | /* | 327 | /* |
296 | * PIT timer base addresses. | 328 | * PIT timer base addresses. |
@@ -311,22 +343,6 @@ | |||
311 | #define MCFEPORT_EPFR (MCF_IPSBAR + 0x130006) | 343 | #define MCFEPORT_EPFR (MCF_IPSBAR + 0x130006) |
312 | 344 | ||
313 | /* | 345 | /* |
314 | * GPIO pins setups to enable the UARTs. | ||
315 | */ | ||
316 | #ifdef CONFIG_M5271 | ||
317 | #define MCF_GPIO_PAR_UART 0x100048 /* PAR UART address */ | ||
318 | #define UART0_ENABLE_MASK 0x000f | ||
319 | #define UART1_ENABLE_MASK 0x0ff0 | ||
320 | #define UART2_ENABLE_MASK 0x3000 | ||
321 | #endif | ||
322 | #ifdef CONFIG_M5275 | ||
323 | #define MCF_GPIO_PAR_UART 0x10007c /* PAR UART address */ | ||
324 | #define UART0_ENABLE_MASK 0x000f | ||
325 | #define UART1_ENABLE_MASK 0x00f0 | ||
326 | #define UART2_ENABLE_MASK 0x3f00 | ||
327 | #endif | ||
328 | |||
329 | /* | ||
330 | * Reset Control Unit (relative to IPSBAR). | 346 | * Reset Control Unit (relative to IPSBAR). |
331 | */ | 347 | */ |
332 | #define MCF_RCR (MCF_IPSBAR + 0x110000) | 348 | #define MCF_RCR (MCF_IPSBAR + 0x110000) |
diff --git a/arch/m68k/include/asm/m528xsim.h b/arch/m68k/include/asm/m528xsim.h index 4acb3c0a642e..cf68ca0ac3a5 100644 --- a/arch/m68k/include/asm/m528xsim.h +++ b/arch/m68k/include/asm/m528xsim.h | |||
@@ -233,23 +233,6 @@ | |||
233 | #define MCFGPIO_IRQ_VECBASE MCFINT_VECBASE | 233 | #define MCFGPIO_IRQ_VECBASE MCFINT_VECBASE |
234 | #define MCFGPIO_PIN_MAX 180 | 234 | #define MCFGPIO_PIN_MAX 180 |
235 | 235 | ||
236 | |||
237 | /* | ||
238 | * Derek Cheung - 6 Feb 2005 | ||
239 | * add I2C and QSPI register definition using Freescale's MCF5282 | ||
240 | */ | ||
241 | /* set Port AS pin for I2C or UART */ | ||
242 | #define MCF5282_GPIO_PASPAR (volatile u16 *) (MCF_IPSBAR + 0x00100056) | ||
243 | |||
244 | /* Port UA Pin Assignment Register (8 Bit) */ | ||
245 | #define MCF5282_GPIO_PUAPAR 0x10005C | ||
246 | |||
247 | /* Interrupt Mask Register Register Low */ | ||
248 | #define MCF5282_INTC0_IMRL (volatile u32 *) (MCF_IPSBAR + 0x0C0C) | ||
249 | /* Interrupt Control Register 7 */ | ||
250 | #define MCF5282_INTC0_ICR17 (volatile u8 *) (MCF_IPSBAR + 0x0C51) | ||
251 | |||
252 | |||
253 | /* | 236 | /* |
254 | * Reset Control Unit (relative to IPSBAR). | 237 | * Reset Control Unit (relative to IPSBAR). |
255 | */ | 238 | */ |
@@ -259,37 +242,5 @@ | |||
259 | #define MCF_RCR_SWRESET 0x80 /* Software reset bit */ | 242 | #define MCF_RCR_SWRESET 0x80 /* Software reset bit */ |
260 | #define MCF_RCR_FRCSTOUT 0x40 /* Force external reset */ | 243 | #define MCF_RCR_FRCSTOUT 0x40 /* Force external reset */ |
261 | 244 | ||
262 | /********************************************************************* | 245 | /****************************************************************************/ |
263 | * | ||
264 | * Inter-IC (I2C) Module | ||
265 | * | ||
266 | *********************************************************************/ | ||
267 | /* Read/Write access macros for general use */ | ||
268 | #define MCF5282_I2C_I2ADR (volatile u8 *) (MCF_IPSBAR + 0x0300) // Address | ||
269 | #define MCF5282_I2C_I2FDR (volatile u8 *) (MCF_IPSBAR + 0x0304) // Freq Divider | ||
270 | #define MCF5282_I2C_I2CR (volatile u8 *) (MCF_IPSBAR + 0x0308) // Control | ||
271 | #define MCF5282_I2C_I2SR (volatile u8 *) (MCF_IPSBAR + 0x030C) // Status | ||
272 | #define MCF5282_I2C_I2DR (volatile u8 *) (MCF_IPSBAR + 0x0310) // Data I/O | ||
273 | |||
274 | /* Bit level definitions and macros */ | ||
275 | #define MCF5282_I2C_I2ADR_ADDR(x) (((x)&0x7F)<<0x01) | ||
276 | |||
277 | #define MCF5282_I2C_I2FDR_IC(x) (((x)&0x3F)) | ||
278 | |||
279 | #define MCF5282_I2C_I2CR_IEN (0x80) // I2C enable | ||
280 | #define MCF5282_I2C_I2CR_IIEN (0x40) // interrupt enable | ||
281 | #define MCF5282_I2C_I2CR_MSTA (0x20) // master/slave mode | ||
282 | #define MCF5282_I2C_I2CR_MTX (0x10) // transmit/receive mode | ||
283 | #define MCF5282_I2C_I2CR_TXAK (0x08) // transmit acknowledge enable | ||
284 | #define MCF5282_I2C_I2CR_RSTA (0x04) // repeat start | ||
285 | |||
286 | #define MCF5282_I2C_I2SR_ICF (0x80) // data transfer bit | ||
287 | #define MCF5282_I2C_I2SR_IAAS (0x40) // I2C addressed as a slave | ||
288 | #define MCF5282_I2C_I2SR_IBB (0x20) // I2C bus busy | ||
289 | #define MCF5282_I2C_I2SR_IAL (0x10) // aribitration lost | ||
290 | #define MCF5282_I2C_I2SR_SRW (0x04) // slave read/write | ||
291 | #define MCF5282_I2C_I2SR_IIF (0x02) // I2C interrupt | ||
292 | #define MCF5282_I2C_I2SR_RXAK (0x01) // received acknowledge | ||
293 | |||
294 | |||
295 | #endif /* m528xsim_h */ | 246 | #endif /* m528xsim_h */ |
diff --git a/arch/m68k/include/asm/m5307sim.h b/arch/m68k/include/asm/m5307sim.h index 3bc3adaa7ee0..5d0bb7ec31f8 100644 --- a/arch/m68k/include/asm/m5307sim.h +++ b/arch/m68k/include/asm/m5307sim.h | |||
@@ -23,71 +23,71 @@ | |||
23 | /* | 23 | /* |
24 | * Define the 5307 SIM register set addresses. | 24 | * Define the 5307 SIM register set addresses. |
25 | */ | 25 | */ |
26 | #define MCFSIM_RSR 0x00 /* Reset Status reg (r/w) */ | 26 | #define MCFSIM_RSR (MCF_MBAR + 0x00) /* Reset Status reg */ |
27 | #define MCFSIM_SYPCR 0x01 /* System Protection reg (r/w)*/ | 27 | #define MCFSIM_SYPCR (MCF_MBAR + 0x01) /* System Protection */ |
28 | #define MCFSIM_SWIVR 0x02 /* SW Watchdog intr reg (r/w) */ | 28 | #define MCFSIM_SWIVR (MCF_MBAR + 0x02) /* SW Watchdog intr */ |
29 | #define MCFSIM_SWSR 0x03 /* SW Watchdog service (r/w) */ | 29 | #define MCFSIM_SWSR (MCF_MBAR + 0x03) /* SW Watchdog service*/ |
30 | #define MCFSIM_PAR 0x04 /* Pin Assignment reg (r/w) */ | 30 | #define MCFSIM_PAR (MCF_MBAR + 0x04) /* Pin Assignment */ |
31 | #define MCFSIM_IRQPAR 0x06 /* Interrupt Assignment reg (r/w) */ | 31 | #define MCFSIM_IRQPAR (MCF_MBAR + 0x06) /* Itr Assignment */ |
32 | #define MCFSIM_PLLCR 0x08 /* PLL Control Reg*/ | 32 | #define MCFSIM_PLLCR (MCF_MBAR + 0x08) /* PLL Ctrl Reg */ |
33 | #define MCFSIM_MPARK 0x0C /* BUS Master Control Reg*/ | 33 | #define MCFSIM_MPARK (MCF_MBAR + 0x0C) /* BUS Master Ctrl */ |
34 | #define MCFSIM_IPR 0x40 /* Interrupt Pend reg (r/w) */ | 34 | #define MCFSIM_IPR (MCF_MBAR + 0x40) /* Interrupt Pend */ |
35 | #define MCFSIM_IMR 0x44 /* Interrupt Mask reg (r/w) */ | 35 | #define MCFSIM_IMR (MCF_MBAR + 0x44) /* Interrupt Mask */ |
36 | #define MCFSIM_AVR 0x4b /* Autovector Ctrl reg (r/w) */ | 36 | #define MCFSIM_AVR (MCF_MBAR + 0x4b) /* Autovector Ctrl */ |
37 | #define MCFSIM_ICR0 0x4c /* Intr Ctrl reg 0 (r/w) */ | 37 | #define MCFSIM_ICR0 (MCF_MBAR + 0x4c) /* Intr Ctrl reg 0 */ |
38 | #define MCFSIM_ICR1 0x4d /* Intr Ctrl reg 1 (r/w) */ | 38 | #define MCFSIM_ICR1 (MCF_MBAR + 0x4d) /* Intr Ctrl reg 1 */ |
39 | #define MCFSIM_ICR2 0x4e /* Intr Ctrl reg 2 (r/w) */ | 39 | #define MCFSIM_ICR2 (MCF_MBAR + 0x4e) /* Intr Ctrl reg 2 */ |
40 | #define MCFSIM_ICR3 0x4f /* Intr Ctrl reg 3 (r/w) */ | 40 | #define MCFSIM_ICR3 (MCF_MBAR + 0x4f) /* Intr Ctrl reg 3 */ |
41 | #define MCFSIM_ICR4 0x50 /* Intr Ctrl reg 4 (r/w) */ | 41 | #define MCFSIM_ICR4 (MCF_MBAR + 0x50) /* Intr Ctrl reg 4 */ |
42 | #define MCFSIM_ICR5 0x51 /* Intr Ctrl reg 5 (r/w) */ | 42 | #define MCFSIM_ICR5 (MCF_MBAR + 0x51) /* Intr Ctrl reg 5 */ |
43 | #define MCFSIM_ICR6 0x52 /* Intr Ctrl reg 6 (r/w) */ | 43 | #define MCFSIM_ICR6 (MCF_MBAR + 0x52) /* Intr Ctrl reg 6 */ |
44 | #define MCFSIM_ICR7 0x53 /* Intr Ctrl reg 7 (r/w) */ | 44 | #define MCFSIM_ICR7 (MCF_MBAR + 0x53) /* Intr Ctrl reg 7 */ |
45 | #define MCFSIM_ICR8 0x54 /* Intr Ctrl reg 8 (r/w) */ | 45 | #define MCFSIM_ICR8 (MCF_MBAR + 0x54) /* Intr Ctrl reg 8 */ |
46 | #define MCFSIM_ICR9 0x55 /* Intr Ctrl reg 9 (r/w) */ | 46 | #define MCFSIM_ICR9 (MCF_MBAR + 0x55) /* Intr Ctrl reg 9 */ |
47 | #define MCFSIM_ICR10 0x56 /* Intr Ctrl reg 10 (r/w) */ | 47 | #define MCFSIM_ICR10 (MCF_MBAR + 0x56) /* Intr Ctrl reg 10 */ |
48 | #define MCFSIM_ICR11 0x57 /* Intr Ctrl reg 11 (r/w) */ | 48 | #define MCFSIM_ICR11 (MCF_MBAR + 0x57) /* Intr Ctrl reg 11 */ |
49 | 49 | ||
50 | #define MCFSIM_CSAR0 0x80 /* CS 0 Address 0 reg (r/w) */ | 50 | #define MCFSIM_CSAR0 (MCF_MBAR + 0x80) /* CS 0 Address reg */ |
51 | #define MCFSIM_CSMR0 0x84 /* CS 0 Mask 0 reg (r/w) */ | 51 | #define MCFSIM_CSMR0 (MCF_MBAR + 0x84) /* CS 0 Mask reg */ |
52 | #define MCFSIM_CSCR0 0x8a /* CS 0 Control reg (r/w) */ | 52 | #define MCFSIM_CSCR0 (MCF_MBAR + 0x8a) /* CS 0 Control reg */ |
53 | #define MCFSIM_CSAR1 0x8c /* CS 1 Address reg (r/w) */ | 53 | #define MCFSIM_CSAR1 (MCF_MBAR + 0x8c) /* CS 1 Address reg */ |
54 | #define MCFSIM_CSMR1 0x90 /* CS 1 Mask reg (r/w) */ | 54 | #define MCFSIM_CSMR1 (MCF_MBAR + 0x90) /* CS 1 Mask reg */ |
55 | #define MCFSIM_CSCR1 0x96 /* CS 1 Control reg (r/w) */ | 55 | #define MCFSIM_CSCR1 (MCF_MBAR + 0x96) /* CS 1 Control reg */ |
56 | 56 | ||
57 | #ifdef CONFIG_OLDMASK | 57 | #ifdef CONFIG_OLDMASK |
58 | #define MCFSIM_CSBAR 0x98 /* CS Base Address reg (r/w) */ | 58 | #define MCFSIM_CSBAR (MCF_MBAR + 0x98) /* CS Base Address */ |
59 | #define MCFSIM_CSBAMR 0x9c /* CS Base Mask reg (r/w) */ | 59 | #define MCFSIM_CSBAMR (MCF_MBAR + 0x9c) /* CS Base Mask */ |
60 | #define MCFSIM_CSMR2 0x9e /* CS 2 Mask reg (r/w) */ | 60 | #define MCFSIM_CSMR2 (MCF_MBAR + 0x9e) /* CS 2 Mask reg */ |
61 | #define MCFSIM_CSCR2 0xa2 /* CS 2 Control reg (r/w) */ | 61 | #define MCFSIM_CSCR2 (MCF_MBAR + 0xa2) /* CS 2 Control reg */ |
62 | #define MCFSIM_CSMR3 0xaa /* CS 3 Mask reg (r/w) */ | 62 | #define MCFSIM_CSMR3 (MCF_MBAR + 0xaa) /* CS 3 Mask reg */ |
63 | #define MCFSIM_CSCR3 0xae /* CS 3 Control reg (r/w) */ | 63 | #define MCFSIM_CSCR3 (MCF_MBAR + 0xae) /* CS 3 Control reg */ |
64 | #define MCFSIM_CSMR4 0xb6 /* CS 4 Mask reg (r/w) */ | 64 | #define MCFSIM_CSMR4 (MCF_MBAR + 0xb6) /* CS 4 Mask reg */ |
65 | #define MCFSIM_CSCR4 0xba /* CS 4 Control reg (r/w) */ | 65 | #define MCFSIM_CSCR4 (MCF_MBAR + 0xba) /* CS 4 Control reg */ |
66 | #define MCFSIM_CSMR5 0xc2 /* CS 5 Mask reg (r/w) */ | 66 | #define MCFSIM_CSMR5 (MCF_MBAR + 0xc2) /* CS 5 Mask reg */ |
67 | #define MCFSIM_CSCR5 0xc6 /* CS 5 Control reg (r/w) */ | 67 | #define MCFSIM_CSCR5 (MCF_MBAR + 0xc6) /* CS 5 Control reg */ |
68 | #define MCFSIM_CSMR6 0xce /* CS 6 Mask reg (r/w) */ | 68 | #define MCFSIM_CSMR6 (MCF_MBAR + 0xce) /* CS 6 Mask reg */ |
69 | #define MCFSIM_CSCR6 0xd2 /* CS 6 Control reg (r/w) */ | 69 | #define MCFSIM_CSCR6 (MCF_MBAR + 0xd2) /* CS 6 Control reg */ |
70 | #define MCFSIM_CSMR7 0xda /* CS 7 Mask reg (r/w) */ | 70 | #define MCFSIM_CSMR7 (MCF_MBAR + 0xda) /* CS 7 Mask reg */ |
71 | #define MCFSIM_CSCR7 0xde /* CS 7 Control reg (r/w) */ | 71 | #define MCFSIM_CSCR7 (MCF_MBAR + 0xde) /* CS 7 Control reg */ |
72 | #else | 72 | #else |
73 | #define MCFSIM_CSAR2 0x98 /* CS 2 Address reg (r/w) */ | 73 | #define MCFSIM_CSAR2 (MCF_MBAR + 0x98) /* CS 2 Address reg */ |
74 | #define MCFSIM_CSMR2 0x9c /* CS 2 Mask reg (r/w) */ | 74 | #define MCFSIM_CSMR2 (MCF_MBAR + 0x9c) /* CS 2 Mask reg */ |
75 | #define MCFSIM_CSCR2 0xa2 /* CS 2 Control reg (r/w) */ | 75 | #define MCFSIM_CSCR2 (MCF_MBAR + 0xa2) /* CS 2 Control reg */ |
76 | #define MCFSIM_CSAR3 0xa4 /* CS 3 Address reg (r/w) */ | 76 | #define MCFSIM_CSAR3 (MCF_MBAR + 0xa4) /* CS 3 Address reg */ |
77 | #define MCFSIM_CSMR3 0xa8 /* CS 3 Mask reg (r/w) */ | 77 | #define MCFSIM_CSMR3 (MCF_MBAR + 0xa8) /* CS 3 Mask reg */ |
78 | #define MCFSIM_CSCR3 0xae /* CS 3 Control reg (r/w) */ | 78 | #define MCFSIM_CSCR3 (MCF_MBAR + 0xae) /* CS 3 Control reg */ |
79 | #define MCFSIM_CSAR4 0xb0 /* CS 4 Address reg (r/w) */ | 79 | #define MCFSIM_CSAR4 (MCF_MBAR + 0xb0) /* CS 4 Address reg */ |
80 | #define MCFSIM_CSMR4 0xb4 /* CS 4 Mask reg (r/w) */ | 80 | #define MCFSIM_CSMR4 (MCF_MBAR + 0xb4) /* CS 4 Mask reg */ |
81 | #define MCFSIM_CSCR4 0xba /* CS 4 Control reg (r/w) */ | 81 | #define MCFSIM_CSCR4 (MCF_MBAR + 0xba) /* CS 4 Control reg */ |
82 | #define MCFSIM_CSAR5 0xbc /* CS 5 Address reg (r/w) */ | 82 | #define MCFSIM_CSAR5 (MCF_MBAR + 0xbc) /* CS 5 Address reg */ |
83 | #define MCFSIM_CSMR5 0xc0 /* CS 5 Mask reg (r/w) */ | 83 | #define MCFSIM_CSMR5 (MCF_MBAR + 0xc0) /* CS 5 Mask reg */ |
84 | #define MCFSIM_CSCR5 0xc6 /* CS 5 Control reg (r/w) */ | 84 | #define MCFSIM_CSCR5 (MCF_MBAR + 0xc6) /* CS 5 Control reg */ |
85 | #define MCFSIM_CSAR6 0xc8 /* CS 6 Address reg (r/w) */ | 85 | #define MCFSIM_CSAR6 (MCF_MBAR + 0xc8) /* CS 6 Address reg */ |
86 | #define MCFSIM_CSMR6 0xcc /* CS 6 Mask reg (r/w) */ | 86 | #define MCFSIM_CSMR6 (MCF_MBAR + 0xcc) /* CS 6 Mask reg */ |
87 | #define MCFSIM_CSCR6 0xd2 /* CS 6 Control reg (r/w) */ | 87 | #define MCFSIM_CSCR6 (MCF_MBAR + 0xd2) /* CS 6 Control reg */ |
88 | #define MCFSIM_CSAR7 0xd4 /* CS 7 Address reg (r/w) */ | 88 | #define MCFSIM_CSAR7 (MCF_MBAR + 0xd4) /* CS 7 Address reg */ |
89 | #define MCFSIM_CSMR7 0xd8 /* CS 7 Mask reg (r/w) */ | 89 | #define MCFSIM_CSMR7 (MCF_MBAR + 0xd8) /* CS 7 Mask reg */ |
90 | #define MCFSIM_CSCR7 0xde /* CS 7 Control reg (r/w) */ | 90 | #define MCFSIM_CSCR7 (MCF_MBAR + 0xde) /* CS 7 Control reg */ |
91 | #endif /* CONFIG_OLDMASK */ | 91 | #endif /* CONFIG_OLDMASK */ |
92 | 92 | ||
93 | #define MCFSIM_DCR (MCF_MBAR + 0x100) /* DRAM Control */ | 93 | #define MCFSIM_DCR (MCF_MBAR + 0x100) /* DRAM Control */ |
@@ -127,9 +127,9 @@ | |||
127 | /* | 127 | /* |
128 | * Generic GPIO support | 128 | * Generic GPIO support |
129 | */ | 129 | */ |
130 | #define MCFGPIO_PIN_MAX 16 | 130 | #define MCFGPIO_PIN_MAX 16 |
131 | #define MCFGPIO_IRQ_MAX -1 | 131 | #define MCFGPIO_IRQ_MAX -1 |
132 | #define MCFGPIO_IRQ_VECBASE -1 | 132 | #define MCFGPIO_IRQ_VECBASE -1 |
133 | 133 | ||
134 | 134 | ||
135 | /* Definition offset address for CS2-7 -- old mask 5307 */ | 135 | /* Definition offset address for CS2-7 -- old mask 5307 */ |
@@ -167,9 +167,9 @@ | |||
167 | /* | 167 | /* |
168 | * Defines for the IRQPAR Register | 168 | * Defines for the IRQPAR Register |
169 | */ | 169 | */ |
170 | #define IRQ5_LEVEL4 0x80 | 170 | #define IRQ5_LEVEL4 0x80 |
171 | #define IRQ3_LEVEL6 0x40 | 171 | #define IRQ3_LEVEL6 0x40 |
172 | #define IRQ1_LEVEL2 0x20 | 172 | #define IRQ1_LEVEL2 0x20 |
173 | 173 | ||
174 | /* | 174 | /* |
175 | * Define system peripheral IRQ usage. | 175 | * Define system peripheral IRQ usage. |
diff --git a/arch/m68k/include/asm/m532xsim.h b/arch/m68k/include/asm/m532xsim.h index 5ca7b298c6eb..8668e47ced0e 100644 --- a/arch/m68k/include/asm/m532xsim.h +++ b/arch/m68k/include/asm/m532xsim.h | |||
@@ -15,10 +15,6 @@ | |||
15 | 15 | ||
16 | #include <asm/m53xxacr.h> | 16 | #include <asm/m53xxacr.h> |
17 | 17 | ||
18 | #define MCF_REG32(x) (*(volatile unsigned long *)(x)) | ||
19 | #define MCF_REG16(x) (*(volatile unsigned short *)(x)) | ||
20 | #define MCF_REG08(x) (*(volatile unsigned char *)(x)) | ||
21 | |||
22 | #define MCFINT_VECBASE 64 | 18 | #define MCFINT_VECBASE 64 |
23 | #define MCFINT_UART0 26 /* Interrupt number for UART0 */ | 19 | #define MCFINT_UART0 26 /* Interrupt number for UART0 */ |
24 | #define MCFINT_UART1 27 /* Interrupt number for UART1 */ | 20 | #define MCFINT_UART1 27 /* Interrupt number for UART1 */ |
@@ -38,7 +34,7 @@ | |||
38 | 34 | ||
39 | #define MCF_IRQ_QSPI (MCFINT_VECBASE + MCFINT_QSPI) | 35 | #define MCF_IRQ_QSPI (MCFINT_VECBASE + MCFINT_QSPI) |
40 | 36 | ||
41 | #define MCF_WTM_WCR MCF_REG16(0xFC098000) | 37 | #define MCF_WTM_WCR 0xFC098000 |
42 | 38 | ||
43 | /* | 39 | /* |
44 | * Define the 532x SIM register set addresses. | 40 | * Define the 532x SIM register set addresses. |
@@ -152,42 +148,6 @@ | |||
152 | #define MCFPM_PPMHR1 0xfc040038 | 148 | #define MCFPM_PPMHR1 0xfc040038 |
153 | #define MCFPM_LPCR 0xec090007 | 149 | #define MCFPM_LPCR 0xec090007 |
154 | 150 | ||
155 | /********************************************************************* | ||
156 | * | ||
157 | * Inter-IC (I2C) Module | ||
158 | * | ||
159 | *********************************************************************/ | ||
160 | |||
161 | /* Read/Write access macros for general use */ | ||
162 | #define MCF532x_I2C_I2ADR (volatile u8 *) (0xFC058000) // Address | ||
163 | #define MCF532x_I2C_I2FDR (volatile u8 *) (0xFC058004) // Freq Divider | ||
164 | #define MCF532x_I2C_I2CR (volatile u8 *) (0xFC058008) // Control | ||
165 | #define MCF532x_I2C_I2SR (volatile u8 *) (0xFC05800C) // Status | ||
166 | #define MCF532x_I2C_I2DR (volatile u8 *) (0xFC058010) // Data I/O | ||
167 | |||
168 | /* Bit level definitions and macros */ | ||
169 | #define MCF532x_I2C_I2ADR_ADDR(x) (((x)&0x7F)<<0x01) | ||
170 | |||
171 | #define MCF532x_I2C_I2FDR_IC(x) (((x)&0x3F)) | ||
172 | |||
173 | #define MCF532x_I2C_I2CR_IEN (0x80) // I2C enable | ||
174 | #define MCF532x_I2C_I2CR_IIEN (0x40) // interrupt enable | ||
175 | #define MCF532x_I2C_I2CR_MSTA (0x20) // master/slave mode | ||
176 | #define MCF532x_I2C_I2CR_MTX (0x10) // transmit/receive mode | ||
177 | #define MCF532x_I2C_I2CR_TXAK (0x08) // transmit acknowledge enable | ||
178 | #define MCF532x_I2C_I2CR_RSTA (0x04) // repeat start | ||
179 | |||
180 | #define MCF532x_I2C_I2SR_ICF (0x80) // data transfer bit | ||
181 | #define MCF532x_I2C_I2SR_IAAS (0x40) // I2C addressed as a slave | ||
182 | #define MCF532x_I2C_I2SR_IBB (0x20) // I2C bus busy | ||
183 | #define MCF532x_I2C_I2SR_IAL (0x10) // aribitration lost | ||
184 | #define MCF532x_I2C_I2SR_SRW (0x04) // slave read/write | ||
185 | #define MCF532x_I2C_I2SR_IIF (0x02) // I2C interrupt | ||
186 | #define MCF532x_I2C_I2SR_RXAK (0x01) // received acknowledge | ||
187 | |||
188 | #define MCF532x_PAR_FECI2C (volatile u8 *) (0xFC0A4053) | ||
189 | |||
190 | |||
191 | /* | 151 | /* |
192 | * The M5329EVB board needs a help getting its devices initialized | 152 | * The M5329EVB board needs a help getting its devices initialized |
193 | * at kernel start time if dBUG doesn't set it up (for example | 153 | * at kernel start time if dBUG doesn't set it up (for example |
@@ -217,13 +177,13 @@ | |||
217 | *********************************************************************/ | 177 | *********************************************************************/ |
218 | 178 | ||
219 | /* Register read/write macros */ | 179 | /* Register read/write macros */ |
220 | #define MCF_CCM_CCR MCF_REG16(0xFC0A0004) | 180 | #define MCF_CCM_CCR 0xFC0A0004 |
221 | #define MCF_CCM_RCON MCF_REG16(0xFC0A0008) | 181 | #define MCF_CCM_RCON 0xFC0A0008 |
222 | #define MCF_CCM_CIR MCF_REG16(0xFC0A000A) | 182 | #define MCF_CCM_CIR 0xFC0A000A |
223 | #define MCF_CCM_MISCCR MCF_REG16(0xFC0A0010) | 183 | #define MCF_CCM_MISCCR 0xFC0A0010 |
224 | #define MCF_CCM_CDR MCF_REG16(0xFC0A0012) | 184 | #define MCF_CCM_CDR 0xFC0A0012 |
225 | #define MCF_CCM_UHCSR MCF_REG16(0xFC0A0014) | 185 | #define MCF_CCM_UHCSR 0xFC0A0014 |
226 | #define MCF_CCM_UOCSR MCF_REG16(0xFC0A0016) | 186 | #define MCF_CCM_UOCSR 0xFC0A0016 |
227 | 187 | ||
228 | /* Bit definitions and macros for MCF_CCM_CCR */ | 188 | /* Bit definitions and macros for MCF_CCM_CCR */ |
229 | #define MCF_CCM_CCR_RESERVED (0x0001) | 189 | #define MCF_CCM_CCR_RESERVED (0x0001) |
@@ -287,104 +247,29 @@ | |||
287 | 247 | ||
288 | /********************************************************************* | 248 | /********************************************************************* |
289 | * | 249 | * |
290 | * DMA Timers (DTIM) | ||
291 | * | ||
292 | *********************************************************************/ | ||
293 | |||
294 | /* Register read/write macros */ | ||
295 | #define MCF_DTIM0_DTMR MCF_REG16(0xFC070000) | ||
296 | #define MCF_DTIM0_DTXMR MCF_REG08(0xFC070002) | ||
297 | #define MCF_DTIM0_DTER MCF_REG08(0xFC070003) | ||
298 | #define MCF_DTIM0_DTRR MCF_REG32(0xFC070004) | ||
299 | #define MCF_DTIM0_DTCR MCF_REG32(0xFC070008) | ||
300 | #define MCF_DTIM0_DTCN MCF_REG32(0xFC07000C) | ||
301 | #define MCF_DTIM1_DTMR MCF_REG16(0xFC074000) | ||
302 | #define MCF_DTIM1_DTXMR MCF_REG08(0xFC074002) | ||
303 | #define MCF_DTIM1_DTER MCF_REG08(0xFC074003) | ||
304 | #define MCF_DTIM1_DTRR MCF_REG32(0xFC074004) | ||
305 | #define MCF_DTIM1_DTCR MCF_REG32(0xFC074008) | ||
306 | #define MCF_DTIM1_DTCN MCF_REG32(0xFC07400C) | ||
307 | #define MCF_DTIM2_DTMR MCF_REG16(0xFC078000) | ||
308 | #define MCF_DTIM2_DTXMR MCF_REG08(0xFC078002) | ||
309 | #define MCF_DTIM2_DTER MCF_REG08(0xFC078003) | ||
310 | #define MCF_DTIM2_DTRR MCF_REG32(0xFC078004) | ||
311 | #define MCF_DTIM2_DTCR MCF_REG32(0xFC078008) | ||
312 | #define MCF_DTIM2_DTCN MCF_REG32(0xFC07800C) | ||
313 | #define MCF_DTIM3_DTMR MCF_REG16(0xFC07C000) | ||
314 | #define MCF_DTIM3_DTXMR MCF_REG08(0xFC07C002) | ||
315 | #define MCF_DTIM3_DTER MCF_REG08(0xFC07C003) | ||
316 | #define MCF_DTIM3_DTRR MCF_REG32(0xFC07C004) | ||
317 | #define MCF_DTIM3_DTCR MCF_REG32(0xFC07C008) | ||
318 | #define MCF_DTIM3_DTCN MCF_REG32(0xFC07C00C) | ||
319 | #define MCF_DTIM_DTMR(x) MCF_REG16(0xFC070000+((x)*0x4000)) | ||
320 | #define MCF_DTIM_DTXMR(x) MCF_REG08(0xFC070002+((x)*0x4000)) | ||
321 | #define MCF_DTIM_DTER(x) MCF_REG08(0xFC070003+((x)*0x4000)) | ||
322 | #define MCF_DTIM_DTRR(x) MCF_REG32(0xFC070004+((x)*0x4000)) | ||
323 | #define MCF_DTIM_DTCR(x) MCF_REG32(0xFC070008+((x)*0x4000)) | ||
324 | #define MCF_DTIM_DTCN(x) MCF_REG32(0xFC07000C+((x)*0x4000)) | ||
325 | |||
326 | /* Bit definitions and macros for MCF_DTIM_DTMR */ | ||
327 | #define MCF_DTIM_DTMR_RST (0x0001) | ||
328 | #define MCF_DTIM_DTMR_CLK(x) (((x)&0x0003)<<1) | ||
329 | #define MCF_DTIM_DTMR_FRR (0x0008) | ||
330 | #define MCF_DTIM_DTMR_ORRI (0x0010) | ||
331 | #define MCF_DTIM_DTMR_OM (0x0020) | ||
332 | #define MCF_DTIM_DTMR_CE(x) (((x)&0x0003)<<6) | ||
333 | #define MCF_DTIM_DTMR_PS(x) (((x)&0x00FF)<<8) | ||
334 | #define MCF_DTIM_DTMR_CE_ANY (0x00C0) | ||
335 | #define MCF_DTIM_DTMR_CE_FALL (0x0080) | ||
336 | #define MCF_DTIM_DTMR_CE_RISE (0x0040) | ||
337 | #define MCF_DTIM_DTMR_CE_NONE (0x0000) | ||
338 | #define MCF_DTIM_DTMR_CLK_DTIN (0x0006) | ||
339 | #define MCF_DTIM_DTMR_CLK_DIV16 (0x0004) | ||
340 | #define MCF_DTIM_DTMR_CLK_DIV1 (0x0002) | ||
341 | #define MCF_DTIM_DTMR_CLK_STOP (0x0000) | ||
342 | |||
343 | /* Bit definitions and macros for MCF_DTIM_DTXMR */ | ||
344 | #define MCF_DTIM_DTXMR_MODE16 (0x01) | ||
345 | #define MCF_DTIM_DTXMR_DMAEN (0x80) | ||
346 | |||
347 | /* Bit definitions and macros for MCF_DTIM_DTER */ | ||
348 | #define MCF_DTIM_DTER_CAP (0x01) | ||
349 | #define MCF_DTIM_DTER_REF (0x02) | ||
350 | |||
351 | /* Bit definitions and macros for MCF_DTIM_DTRR */ | ||
352 | #define MCF_DTIM_DTRR_REF(x) (((x)&0xFFFFFFFF)<<0) | ||
353 | |||
354 | /* Bit definitions and macros for MCF_DTIM_DTCR */ | ||
355 | #define MCF_DTIM_DTCR_CAP(x) (((x)&0xFFFFFFFF)<<0) | ||
356 | |||
357 | /* Bit definitions and macros for MCF_DTIM_DTCN */ | ||
358 | #define MCF_DTIM_DTCN_CNT(x) (((x)&0xFFFFFFFF)<<0) | ||
359 | |||
360 | /********************************************************************* | ||
361 | * | ||
362 | * FlexBus Chip Selects (FBCS) | 250 | * FlexBus Chip Selects (FBCS) |
363 | * | 251 | * |
364 | *********************************************************************/ | 252 | *********************************************************************/ |
365 | 253 | ||
366 | /* Register read/write macros */ | 254 | /* Register read/write macros */ |
367 | #define MCF_FBCS0_CSAR MCF_REG32(0xFC008000) | 255 | #define MCF_FBCS0_CSAR 0xFC008000 |
368 | #define MCF_FBCS0_CSMR MCF_REG32(0xFC008004) | 256 | #define MCF_FBCS0_CSMR 0xFC008004 |
369 | #define MCF_FBCS0_CSCR MCF_REG32(0xFC008008) | 257 | #define MCF_FBCS0_CSCR 0xFC008008 |
370 | #define MCF_FBCS1_CSAR MCF_REG32(0xFC00800C) | 258 | #define MCF_FBCS1_CSAR 0xFC00800C |
371 | #define MCF_FBCS1_CSMR MCF_REG32(0xFC008010) | 259 | #define MCF_FBCS1_CSMR 0xFC008010 |
372 | #define MCF_FBCS1_CSCR MCF_REG32(0xFC008014) | 260 | #define MCF_FBCS1_CSCR 0xFC008014 |
373 | #define MCF_FBCS2_CSAR MCF_REG32(0xFC008018) | 261 | #define MCF_FBCS2_CSAR 0xFC008018 |
374 | #define MCF_FBCS2_CSMR MCF_REG32(0xFC00801C) | 262 | #define MCF_FBCS2_CSMR 0xFC00801C |
375 | #define MCF_FBCS2_CSCR MCF_REG32(0xFC008020) | 263 | #define MCF_FBCS2_CSCR 0xFC008020 |
376 | #define MCF_FBCS3_CSAR MCF_REG32(0xFC008024) | 264 | #define MCF_FBCS3_CSAR 0xFC008024 |
377 | #define MCF_FBCS3_CSMR MCF_REG32(0xFC008028) | 265 | #define MCF_FBCS3_CSMR 0xFC008028 |
378 | #define MCF_FBCS3_CSCR MCF_REG32(0xFC00802C) | 266 | #define MCF_FBCS3_CSCR 0xFC00802C |
379 | #define MCF_FBCS4_CSAR MCF_REG32(0xFC008030) | 267 | #define MCF_FBCS4_CSAR 0xFC008030 |
380 | #define MCF_FBCS4_CSMR MCF_REG32(0xFC008034) | 268 | #define MCF_FBCS4_CSMR 0xFC008034 |
381 | #define MCF_FBCS4_CSCR MCF_REG32(0xFC008038) | 269 | #define MCF_FBCS4_CSCR 0xFC008038 |
382 | #define MCF_FBCS5_CSAR MCF_REG32(0xFC00803C) | 270 | #define MCF_FBCS5_CSAR 0xFC00803C |
383 | #define MCF_FBCS5_CSMR MCF_REG32(0xFC008040) | 271 | #define MCF_FBCS5_CSMR 0xFC008040 |
384 | #define MCF_FBCS5_CSCR MCF_REG32(0xFC008044) | 272 | #define MCF_FBCS5_CSCR 0xFC008044 |
385 | #define MCF_FBCS_CSAR(x) MCF_REG32(0xFC008000+((x)*0x00C)) | ||
386 | #define MCF_FBCS_CSMR(x) MCF_REG32(0xFC008004+((x)*0x00C)) | ||
387 | #define MCF_FBCS_CSCR(x) MCF_REG32(0xFC008008+((x)*0x00C)) | ||
388 | 273 | ||
389 | /* Bit definitions and macros for MCF_FBCS_CSAR */ | 274 | /* Bit definitions and macros for MCF_FBCS_CSAR */ |
390 | #define MCF_FBCS_CSAR_BA(x) ((x)&0xFFFF0000) | 275 | #define MCF_FBCS_CSAR_BA(x) ((x)&0xFFFF0000) |
@@ -501,32 +386,32 @@ | |||
501 | #define MCFGPIO_PCLRR_LCDDATAL (0xFC0A404B) | 386 | #define MCFGPIO_PCLRR_LCDDATAL (0xFC0A404B) |
502 | #define MCFGPIO_PCLRR_LCDCTLH (0xFC0A404C) | 387 | #define MCFGPIO_PCLRR_LCDCTLH (0xFC0A404C) |
503 | #define MCFGPIO_PCLRR_LCDCTLL (0xFC0A404D) | 388 | #define MCFGPIO_PCLRR_LCDCTLL (0xFC0A404D) |
504 | #define MCF_GPIO_PAR_FEC MCF_REG08(0xFC0A4050) | 389 | #define MCFGPIO_PAR_FEC (0xFC0A4050) |
505 | #define MCF_GPIO_PAR_PWM MCF_REG08(0xFC0A4051) | 390 | #define MCFGPIO_PAR_PWM (0xFC0A4051) |
506 | #define MCF_GPIO_PAR_BUSCTL MCF_REG08(0xFC0A4052) | 391 | #define MCFGPIO_PAR_BUSCTL (0xFC0A4052) |
507 | #define MCF_GPIO_PAR_FECI2C MCF_REG08(0xFC0A4053) | 392 | #define MCFGPIO_PAR_FECI2C (0xFC0A4053) |
508 | #define MCF_GPIO_PAR_BE MCF_REG08(0xFC0A4054) | 393 | #define MCFGPIO_PAR_BE (0xFC0A4054) |
509 | #define MCF_GPIO_PAR_CS MCF_REG08(0xFC0A4055) | 394 | #define MCFGPIO_PAR_CS (0xFC0A4055) |
510 | #define MCF_GPIO_PAR_SSI MCF_REG16(0xFC0A4056) | 395 | #define MCFGPIO_PAR_SSI (0xFC0A4056) |
511 | #define MCF_GPIO_PAR_UART MCF_REG16(0xFC0A4058) | 396 | #define MCFGPIO_PAR_UART (0xFC0A4058) |
512 | #define MCF_GPIO_PAR_QSPI MCF_REG16(0xFC0A405A) | 397 | #define MCFGPIO_PAR_QSPI (0xFC0A405A) |
513 | #define MCF_GPIO_PAR_TIMER MCF_REG08(0xFC0A405C) | 398 | #define MCFGPIO_PAR_TIMER (0xFC0A405C) |
514 | #define MCF_GPIO_PAR_LCDDATA MCF_REG08(0xFC0A405D) | 399 | #define MCFGPIO_PAR_LCDDATA (0xFC0A405D) |
515 | #define MCF_GPIO_PAR_LCDCTL MCF_REG16(0xFC0A405E) | 400 | #define MCFGPIO_PAR_LCDCTL (0xFC0A405E) |
516 | #define MCF_GPIO_PAR_IRQ MCF_REG16(0xFC0A4060) | 401 | #define MCFGPIO_PAR_IRQ (0xFC0A4060) |
517 | #define MCF_GPIO_MSCR_FLEXBUS MCF_REG08(0xFC0A4064) | 402 | #define MCFGPIO_MSCR_FLEXBUS (0xFC0A4064) |
518 | #define MCF_GPIO_MSCR_SDRAM MCF_REG08(0xFC0A4065) | 403 | #define MCFGPIO_MSCR_SDRAM (0xFC0A4065) |
519 | #define MCF_GPIO_DSCR_I2C MCF_REG08(0xFC0A4068) | 404 | #define MCFGPIO_DSCR_I2C (0xFC0A4068) |
520 | #define MCF_GPIO_DSCR_PWM MCF_REG08(0xFC0A4069) | 405 | #define MCFGPIO_DSCR_PWM (0xFC0A4069) |
521 | #define MCF_GPIO_DSCR_FEC MCF_REG08(0xFC0A406A) | 406 | #define MCFGPIO_DSCR_FEC (0xFC0A406A) |
522 | #define MCF_GPIO_DSCR_UART MCF_REG08(0xFC0A406B) | 407 | #define MCFGPIO_DSCR_UART (0xFC0A406B) |
523 | #define MCF_GPIO_DSCR_QSPI MCF_REG08(0xFC0A406C) | 408 | #define MCFGPIO_DSCR_QSPI (0xFC0A406C) |
524 | #define MCF_GPIO_DSCR_TIMER MCF_REG08(0xFC0A406D) | 409 | #define MCFGPIO_DSCR_TIMER (0xFC0A406D) |
525 | #define MCF_GPIO_DSCR_SSI MCF_REG08(0xFC0A406E) | 410 | #define MCFGPIO_DSCR_SSI (0xFC0A406E) |
526 | #define MCF_GPIO_DSCR_LCD MCF_REG08(0xFC0A406F) | 411 | #define MCFGPIO_DSCR_LCD (0xFC0A406F) |
527 | #define MCF_GPIO_DSCR_DEBUG MCF_REG08(0xFC0A4070) | 412 | #define MCFGPIO_DSCR_DEBUG (0xFC0A4070) |
528 | #define MCF_GPIO_DSCR_CLKRST MCF_REG08(0xFC0A4071) | 413 | #define MCFGPIO_DSCR_CLKRST (0xFC0A4071) |
529 | #define MCF_GPIO_DSCR_IRQ MCF_REG08(0xFC0A4072) | 414 | #define MCFGPIO_DSCR_IRQ (0xFC0A4072) |
530 | 415 | ||
531 | /* Bit definitions and macros for MCF_GPIO_PODR_FECH */ | 416 | /* Bit definitions and macros for MCF_GPIO_PODR_FECH */ |
532 | #define MCF_GPIO_PODR_FECH_PODR_FECH0 (0x01) | 417 | #define MCF_GPIO_PODR_FECH_PODR_FECH0 (0x01) |
@@ -1215,709 +1100,6 @@ | |||
1215 | #define MCFGPIO_IRQ_MAX 8 | 1100 | #define MCFGPIO_IRQ_MAX 8 |
1216 | #define MCFGPIO_IRQ_VECBASE MCFINT_VECBASE | 1101 | #define MCFGPIO_IRQ_VECBASE MCFINT_VECBASE |
1217 | 1102 | ||
1218 | |||
1219 | /********************************************************************* | ||
1220 | * | ||
1221 | * Interrupt Controller (INTC) | ||
1222 | * | ||
1223 | *********************************************************************/ | ||
1224 | |||
1225 | /* Register read/write macros */ | ||
1226 | #define MCF_INTC0_IPRH MCF_REG32(0xFC048000) | ||
1227 | #define MCF_INTC0_IPRL MCF_REG32(0xFC048004) | ||
1228 | #define MCF_INTC0_IMRH MCF_REG32(0xFC048008) | ||
1229 | #define MCF_INTC0_IMRL MCF_REG32(0xFC04800C) | ||
1230 | #define MCF_INTC0_INTFRCH MCF_REG32(0xFC048010) | ||
1231 | #define MCF_INTC0_INTFRCL MCF_REG32(0xFC048014) | ||
1232 | #define MCF_INTC0_ICONFIG MCF_REG16(0xFC04801A) | ||
1233 | #define MCF_INTC0_SIMR MCF_REG08(0xFC04801C) | ||
1234 | #define MCF_INTC0_CIMR MCF_REG08(0xFC04801D) | ||
1235 | #define MCF_INTC0_CLMASK MCF_REG08(0xFC04801E) | ||
1236 | #define MCF_INTC0_SLMASK MCF_REG08(0xFC04801F) | ||
1237 | #define MCF_INTC0_ICR0 MCF_REG08(0xFC048040) | ||
1238 | #define MCF_INTC0_ICR1 MCF_REG08(0xFC048041) | ||
1239 | #define MCF_INTC0_ICR2 MCF_REG08(0xFC048042) | ||
1240 | #define MCF_INTC0_ICR3 MCF_REG08(0xFC048043) | ||
1241 | #define MCF_INTC0_ICR4 MCF_REG08(0xFC048044) | ||
1242 | #define MCF_INTC0_ICR5 MCF_REG08(0xFC048045) | ||
1243 | #define MCF_INTC0_ICR6 MCF_REG08(0xFC048046) | ||
1244 | #define MCF_INTC0_ICR7 MCF_REG08(0xFC048047) | ||
1245 | #define MCF_INTC0_ICR8 MCF_REG08(0xFC048048) | ||
1246 | #define MCF_INTC0_ICR9 MCF_REG08(0xFC048049) | ||
1247 | #define MCF_INTC0_ICR10 MCF_REG08(0xFC04804A) | ||
1248 | #define MCF_INTC0_ICR11 MCF_REG08(0xFC04804B) | ||
1249 | #define MCF_INTC0_ICR12 MCF_REG08(0xFC04804C) | ||
1250 | #define MCF_INTC0_ICR13 MCF_REG08(0xFC04804D) | ||
1251 | #define MCF_INTC0_ICR14 MCF_REG08(0xFC04804E) | ||
1252 | #define MCF_INTC0_ICR15 MCF_REG08(0xFC04804F) | ||
1253 | #define MCF_INTC0_ICR16 MCF_REG08(0xFC048050) | ||
1254 | #define MCF_INTC0_ICR17 MCF_REG08(0xFC048051) | ||
1255 | #define MCF_INTC0_ICR18 MCF_REG08(0xFC048052) | ||
1256 | #define MCF_INTC0_ICR19 MCF_REG08(0xFC048053) | ||
1257 | #define MCF_INTC0_ICR20 MCF_REG08(0xFC048054) | ||
1258 | #define MCF_INTC0_ICR21 MCF_REG08(0xFC048055) | ||
1259 | #define MCF_INTC0_ICR22 MCF_REG08(0xFC048056) | ||
1260 | #define MCF_INTC0_ICR23 MCF_REG08(0xFC048057) | ||
1261 | #define MCF_INTC0_ICR24 MCF_REG08(0xFC048058) | ||
1262 | #define MCF_INTC0_ICR25 MCF_REG08(0xFC048059) | ||
1263 | #define MCF_INTC0_ICR26 MCF_REG08(0xFC04805A) | ||
1264 | #define MCF_INTC0_ICR27 MCF_REG08(0xFC04805B) | ||
1265 | #define MCF_INTC0_ICR28 MCF_REG08(0xFC04805C) | ||
1266 | #define MCF_INTC0_ICR29 MCF_REG08(0xFC04805D) | ||
1267 | #define MCF_INTC0_ICR30 MCF_REG08(0xFC04805E) | ||
1268 | #define MCF_INTC0_ICR31 MCF_REG08(0xFC04805F) | ||
1269 | #define MCF_INTC0_ICR32 MCF_REG08(0xFC048060) | ||
1270 | #define MCF_INTC0_ICR33 MCF_REG08(0xFC048061) | ||
1271 | #define MCF_INTC0_ICR34 MCF_REG08(0xFC048062) | ||
1272 | #define MCF_INTC0_ICR35 MCF_REG08(0xFC048063) | ||
1273 | #define MCF_INTC0_ICR36 MCF_REG08(0xFC048064) | ||
1274 | #define MCF_INTC0_ICR37 MCF_REG08(0xFC048065) | ||
1275 | #define MCF_INTC0_ICR38 MCF_REG08(0xFC048066) | ||
1276 | #define MCF_INTC0_ICR39 MCF_REG08(0xFC048067) | ||
1277 | #define MCF_INTC0_ICR40 MCF_REG08(0xFC048068) | ||
1278 | #define MCF_INTC0_ICR41 MCF_REG08(0xFC048069) | ||
1279 | #define MCF_INTC0_ICR42 MCF_REG08(0xFC04806A) | ||
1280 | #define MCF_INTC0_ICR43 MCF_REG08(0xFC04806B) | ||
1281 | #define MCF_INTC0_ICR44 MCF_REG08(0xFC04806C) | ||
1282 | #define MCF_INTC0_ICR45 MCF_REG08(0xFC04806D) | ||
1283 | #define MCF_INTC0_ICR46 MCF_REG08(0xFC04806E) | ||
1284 | #define MCF_INTC0_ICR47 MCF_REG08(0xFC04806F) | ||
1285 | #define MCF_INTC0_ICR48 MCF_REG08(0xFC048070) | ||
1286 | #define MCF_INTC0_ICR49 MCF_REG08(0xFC048071) | ||
1287 | #define MCF_INTC0_ICR50 MCF_REG08(0xFC048072) | ||
1288 | #define MCF_INTC0_ICR51 MCF_REG08(0xFC048073) | ||
1289 | #define MCF_INTC0_ICR52 MCF_REG08(0xFC048074) | ||
1290 | #define MCF_INTC0_ICR53 MCF_REG08(0xFC048075) | ||
1291 | #define MCF_INTC0_ICR54 MCF_REG08(0xFC048076) | ||
1292 | #define MCF_INTC0_ICR55 MCF_REG08(0xFC048077) | ||
1293 | #define MCF_INTC0_ICR56 MCF_REG08(0xFC048078) | ||
1294 | #define MCF_INTC0_ICR57 MCF_REG08(0xFC048079) | ||
1295 | #define MCF_INTC0_ICR58 MCF_REG08(0xFC04807A) | ||
1296 | #define MCF_INTC0_ICR59 MCF_REG08(0xFC04807B) | ||
1297 | #define MCF_INTC0_ICR60 MCF_REG08(0xFC04807C) | ||
1298 | #define MCF_INTC0_ICR61 MCF_REG08(0xFC04807D) | ||
1299 | #define MCF_INTC0_ICR62 MCF_REG08(0xFC04807E) | ||
1300 | #define MCF_INTC0_ICR63 MCF_REG08(0xFC04807F) | ||
1301 | #define MCF_INTC0_ICR(x) MCF_REG08(0xFC048040+((x)*0x001)) | ||
1302 | #define MCF_INTC0_SWIACK MCF_REG08(0xFC0480E0) | ||
1303 | #define MCF_INTC0_L1IACK MCF_REG08(0xFC0480E4) | ||
1304 | #define MCF_INTC0_L2IACK MCF_REG08(0xFC0480E8) | ||
1305 | #define MCF_INTC0_L3IACK MCF_REG08(0xFC0480EC) | ||
1306 | #define MCF_INTC0_L4IACK MCF_REG08(0xFC0480F0) | ||
1307 | #define MCF_INTC0_L5IACK MCF_REG08(0xFC0480F4) | ||
1308 | #define MCF_INTC0_L6IACK MCF_REG08(0xFC0480F8) | ||
1309 | #define MCF_INTC0_L7IACK MCF_REG08(0xFC0480FC) | ||
1310 | #define MCF_INTC0_LIACK(x) MCF_REG08(0xFC0480E4+((x)*0x004)) | ||
1311 | #define MCF_INTC1_IPRH MCF_REG32(0xFC04C000) | ||
1312 | #define MCF_INTC1_IPRL MCF_REG32(0xFC04C004) | ||
1313 | #define MCF_INTC1_IMRH MCF_REG32(0xFC04C008) | ||
1314 | #define MCF_INTC1_IMRL MCF_REG32(0xFC04C00C) | ||
1315 | #define MCF_INTC1_INTFRCH MCF_REG32(0xFC04C010) | ||
1316 | #define MCF_INTC1_INTFRCL MCF_REG32(0xFC04C014) | ||
1317 | #define MCF_INTC1_ICONFIG MCF_REG16(0xFC04C01A) | ||
1318 | #define MCF_INTC1_SIMR MCF_REG08(0xFC04C01C) | ||
1319 | #define MCF_INTC1_CIMR MCF_REG08(0xFC04C01D) | ||
1320 | #define MCF_INTC1_CLMASK MCF_REG08(0xFC04C01E) | ||
1321 | #define MCF_INTC1_SLMASK MCF_REG08(0xFC04C01F) | ||
1322 | #define MCF_INTC1_ICR0 MCF_REG08(0xFC04C040) | ||
1323 | #define MCF_INTC1_ICR1 MCF_REG08(0xFC04C041) | ||
1324 | #define MCF_INTC1_ICR2 MCF_REG08(0xFC04C042) | ||
1325 | #define MCF_INTC1_ICR3 MCF_REG08(0xFC04C043) | ||
1326 | #define MCF_INTC1_ICR4 MCF_REG08(0xFC04C044) | ||
1327 | #define MCF_INTC1_ICR5 MCF_REG08(0xFC04C045) | ||
1328 | #define MCF_INTC1_ICR6 MCF_REG08(0xFC04C046) | ||
1329 | #define MCF_INTC1_ICR7 MCF_REG08(0xFC04C047) | ||
1330 | #define MCF_INTC1_ICR8 MCF_REG08(0xFC04C048) | ||
1331 | #define MCF_INTC1_ICR9 MCF_REG08(0xFC04C049) | ||
1332 | #define MCF_INTC1_ICR10 MCF_REG08(0xFC04C04A) | ||
1333 | #define MCF_INTC1_ICR11 MCF_REG08(0xFC04C04B) | ||
1334 | #define MCF_INTC1_ICR12 MCF_REG08(0xFC04C04C) | ||
1335 | #define MCF_INTC1_ICR13 MCF_REG08(0xFC04C04D) | ||
1336 | #define MCF_INTC1_ICR14 MCF_REG08(0xFC04C04E) | ||
1337 | #define MCF_INTC1_ICR15 MCF_REG08(0xFC04C04F) | ||
1338 | #define MCF_INTC1_ICR16 MCF_REG08(0xFC04C050) | ||
1339 | #define MCF_INTC1_ICR17 MCF_REG08(0xFC04C051) | ||
1340 | #define MCF_INTC1_ICR18 MCF_REG08(0xFC04C052) | ||
1341 | #define MCF_INTC1_ICR19 MCF_REG08(0xFC04C053) | ||
1342 | #define MCF_INTC1_ICR20 MCF_REG08(0xFC04C054) | ||
1343 | #define MCF_INTC1_ICR21 MCF_REG08(0xFC04C055) | ||
1344 | #define MCF_INTC1_ICR22 MCF_REG08(0xFC04C056) | ||
1345 | #define MCF_INTC1_ICR23 MCF_REG08(0xFC04C057) | ||
1346 | #define MCF_INTC1_ICR24 MCF_REG08(0xFC04C058) | ||
1347 | #define MCF_INTC1_ICR25 MCF_REG08(0xFC04C059) | ||
1348 | #define MCF_INTC1_ICR26 MCF_REG08(0xFC04C05A) | ||
1349 | #define MCF_INTC1_ICR27 MCF_REG08(0xFC04C05B) | ||
1350 | #define MCF_INTC1_ICR28 MCF_REG08(0xFC04C05C) | ||
1351 | #define MCF_INTC1_ICR29 MCF_REG08(0xFC04C05D) | ||
1352 | #define MCF_INTC1_ICR30 MCF_REG08(0xFC04C05E) | ||
1353 | #define MCF_INTC1_ICR31 MCF_REG08(0xFC04C05F) | ||
1354 | #define MCF_INTC1_ICR32 MCF_REG08(0xFC04C060) | ||
1355 | #define MCF_INTC1_ICR33 MCF_REG08(0xFC04C061) | ||
1356 | #define MCF_INTC1_ICR34 MCF_REG08(0xFC04C062) | ||
1357 | #define MCF_INTC1_ICR35 MCF_REG08(0xFC04C063) | ||
1358 | #define MCF_INTC1_ICR36 MCF_REG08(0xFC04C064) | ||
1359 | #define MCF_INTC1_ICR37 MCF_REG08(0xFC04C065) | ||
1360 | #define MCF_INTC1_ICR38 MCF_REG08(0xFC04C066) | ||
1361 | #define MCF_INTC1_ICR39 MCF_REG08(0xFC04C067) | ||
1362 | #define MCF_INTC1_ICR40 MCF_REG08(0xFC04C068) | ||
1363 | #define MCF_INTC1_ICR41 MCF_REG08(0xFC04C069) | ||
1364 | #define MCF_INTC1_ICR42 MCF_REG08(0xFC04C06A) | ||
1365 | #define MCF_INTC1_ICR43 MCF_REG08(0xFC04C06B) | ||
1366 | #define MCF_INTC1_ICR44 MCF_REG08(0xFC04C06C) | ||
1367 | #define MCF_INTC1_ICR45 MCF_REG08(0xFC04C06D) | ||
1368 | #define MCF_INTC1_ICR46 MCF_REG08(0xFC04C06E) | ||
1369 | #define MCF_INTC1_ICR47 MCF_REG08(0xFC04C06F) | ||
1370 | #define MCF_INTC1_ICR48 MCF_REG08(0xFC04C070) | ||
1371 | #define MCF_INTC1_ICR49 MCF_REG08(0xFC04C071) | ||
1372 | #define MCF_INTC1_ICR50 MCF_REG08(0xFC04C072) | ||
1373 | #define MCF_INTC1_ICR51 MCF_REG08(0xFC04C073) | ||
1374 | #define MCF_INTC1_ICR52 MCF_REG08(0xFC04C074) | ||
1375 | #define MCF_INTC1_ICR53 MCF_REG08(0xFC04C075) | ||
1376 | #define MCF_INTC1_ICR54 MCF_REG08(0xFC04C076) | ||
1377 | #define MCF_INTC1_ICR55 MCF_REG08(0xFC04C077) | ||
1378 | #define MCF_INTC1_ICR56 MCF_REG08(0xFC04C078) | ||
1379 | #define MCF_INTC1_ICR57 MCF_REG08(0xFC04C079) | ||
1380 | #define MCF_INTC1_ICR58 MCF_REG08(0xFC04C07A) | ||
1381 | #define MCF_INTC1_ICR59 MCF_REG08(0xFC04C07B) | ||
1382 | #define MCF_INTC1_ICR60 MCF_REG08(0xFC04C07C) | ||
1383 | #define MCF_INTC1_ICR61 MCF_REG08(0xFC04C07D) | ||
1384 | #define MCF_INTC1_ICR62 MCF_REG08(0xFC04C07E) | ||
1385 | #define MCF_INTC1_ICR63 MCF_REG08(0xFC04C07F) | ||
1386 | #define MCF_INTC1_ICR(x) MCF_REG08(0xFC04C040+((x)*0x001)) | ||
1387 | #define MCF_INTC1_SWIACK MCF_REG08(0xFC04C0E0) | ||
1388 | #define MCF_INTC1_L1IACK MCF_REG08(0xFC04C0E4) | ||
1389 | #define MCF_INTC1_L2IACK MCF_REG08(0xFC04C0E8) | ||
1390 | #define MCF_INTC1_L3IACK MCF_REG08(0xFC04C0EC) | ||
1391 | #define MCF_INTC1_L4IACK MCF_REG08(0xFC04C0F0) | ||
1392 | #define MCF_INTC1_L5IACK MCF_REG08(0xFC04C0F4) | ||
1393 | #define MCF_INTC1_L6IACK MCF_REG08(0xFC04C0F8) | ||
1394 | #define MCF_INTC1_L7IACK MCF_REG08(0xFC04C0FC) | ||
1395 | #define MCF_INTC1_LIACK(x) MCF_REG08(0xFC04C0E4+((x)*0x004)) | ||
1396 | #define MCF_INTC_IPRH(x) MCF_REG32(0xFC048000+((x)*0x4000)) | ||
1397 | #define MCF_INTC_IPRL(x) MCF_REG32(0xFC048004+((x)*0x4000)) | ||
1398 | #define MCF_INTC_IMRH(x) MCF_REG32(0xFC048008+((x)*0x4000)) | ||
1399 | #define MCF_INTC_IMRL(x) MCF_REG32(0xFC04800C+((x)*0x4000)) | ||
1400 | #define MCF_INTC_INTFRCH(x) MCF_REG32(0xFC048010+((x)*0x4000)) | ||
1401 | #define MCF_INTC_INTFRCL(x) MCF_REG32(0xFC048014+((x)*0x4000)) | ||
1402 | #define MCF_INTC_ICONFIG(x) MCF_REG16(0xFC04801A+((x)*0x4000)) | ||
1403 | #define MCF_INTC_SIMR(x) MCF_REG08(0xFC04801C+((x)*0x4000)) | ||
1404 | #define MCF_INTC_CIMR(x) MCF_REG08(0xFC04801D+((x)*0x4000)) | ||
1405 | #define MCF_INTC_CLMASK(x) MCF_REG08(0xFC04801E+((x)*0x4000)) | ||
1406 | #define MCF_INTC_SLMASK(x) MCF_REG08(0xFC04801F+((x)*0x4000)) | ||
1407 | #define MCF_INTC_ICR0(x) MCF_REG08(0xFC048040+((x)*0x4000)) | ||
1408 | #define MCF_INTC_ICR1(x) MCF_REG08(0xFC048041+((x)*0x4000)) | ||
1409 | #define MCF_INTC_ICR2(x) MCF_REG08(0xFC048042+((x)*0x4000)) | ||
1410 | #define MCF_INTC_ICR3(x) MCF_REG08(0xFC048043+((x)*0x4000)) | ||
1411 | #define MCF_INTC_ICR4(x) MCF_REG08(0xFC048044+((x)*0x4000)) | ||
1412 | #define MCF_INTC_ICR5(x) MCF_REG08(0xFC048045+((x)*0x4000)) | ||
1413 | #define MCF_INTC_ICR6(x) MCF_REG08(0xFC048046+((x)*0x4000)) | ||
1414 | #define MCF_INTC_ICR7(x) MCF_REG08(0xFC048047+((x)*0x4000)) | ||
1415 | #define MCF_INTC_ICR8(x) MCF_REG08(0xFC048048+((x)*0x4000)) | ||
1416 | #define MCF_INTC_ICR9(x) MCF_REG08(0xFC048049+((x)*0x4000)) | ||
1417 | #define MCF_INTC_ICR10(x) MCF_REG08(0xFC04804A+((x)*0x4000)) | ||
1418 | #define MCF_INTC_ICR11(x) MCF_REG08(0xFC04804B+((x)*0x4000)) | ||
1419 | #define MCF_INTC_ICR12(x) MCF_REG08(0xFC04804C+((x)*0x4000)) | ||
1420 | #define MCF_INTC_ICR13(x) MCF_REG08(0xFC04804D+((x)*0x4000)) | ||
1421 | #define MCF_INTC_ICR14(x) MCF_REG08(0xFC04804E+((x)*0x4000)) | ||
1422 | #define MCF_INTC_ICR15(x) MCF_REG08(0xFC04804F+((x)*0x4000)) | ||
1423 | #define MCF_INTC_ICR16(x) MCF_REG08(0xFC048050+((x)*0x4000)) | ||
1424 | #define MCF_INTC_ICR17(x) MCF_REG08(0xFC048051+((x)*0x4000)) | ||
1425 | #define MCF_INTC_ICR18(x) MCF_REG08(0xFC048052+((x)*0x4000)) | ||
1426 | #define MCF_INTC_ICR19(x) MCF_REG08(0xFC048053+((x)*0x4000)) | ||
1427 | #define MCF_INTC_ICR20(x) MCF_REG08(0xFC048054+((x)*0x4000)) | ||
1428 | #define MCF_INTC_ICR21(x) MCF_REG08(0xFC048055+((x)*0x4000)) | ||
1429 | #define MCF_INTC_ICR22(x) MCF_REG08(0xFC048056+((x)*0x4000)) | ||
1430 | #define MCF_INTC_ICR23(x) MCF_REG08(0xFC048057+((x)*0x4000)) | ||
1431 | #define MCF_INTC_ICR24(x) MCF_REG08(0xFC048058+((x)*0x4000)) | ||
1432 | #define MCF_INTC_ICR25(x) MCF_REG08(0xFC048059+((x)*0x4000)) | ||
1433 | #define MCF_INTC_ICR26(x) MCF_REG08(0xFC04805A+((x)*0x4000)) | ||
1434 | #define MCF_INTC_ICR27(x) MCF_REG08(0xFC04805B+((x)*0x4000)) | ||
1435 | #define MCF_INTC_ICR28(x) MCF_REG08(0xFC04805C+((x)*0x4000)) | ||
1436 | #define MCF_INTC_ICR29(x) MCF_REG08(0xFC04805D+((x)*0x4000)) | ||
1437 | #define MCF_INTC_ICR30(x) MCF_REG08(0xFC04805E+((x)*0x4000)) | ||
1438 | #define MCF_INTC_ICR31(x) MCF_REG08(0xFC04805F+((x)*0x4000)) | ||
1439 | #define MCF_INTC_ICR32(x) MCF_REG08(0xFC048060+((x)*0x4000)) | ||
1440 | #define MCF_INTC_ICR33(x) MCF_REG08(0xFC048061+((x)*0x4000)) | ||
1441 | #define MCF_INTC_ICR34(x) MCF_REG08(0xFC048062+((x)*0x4000)) | ||
1442 | #define MCF_INTC_ICR35(x) MCF_REG08(0xFC048063+((x)*0x4000)) | ||
1443 | #define MCF_INTC_ICR36(x) MCF_REG08(0xFC048064+((x)*0x4000)) | ||
1444 | #define MCF_INTC_ICR37(x) MCF_REG08(0xFC048065+((x)*0x4000)) | ||
1445 | #define MCF_INTC_ICR38(x) MCF_REG08(0xFC048066+((x)*0x4000)) | ||
1446 | #define MCF_INTC_ICR39(x) MCF_REG08(0xFC048067+((x)*0x4000)) | ||
1447 | #define MCF_INTC_ICR40(x) MCF_REG08(0xFC048068+((x)*0x4000)) | ||
1448 | #define MCF_INTC_ICR41(x) MCF_REG08(0xFC048069+((x)*0x4000)) | ||
1449 | #define MCF_INTC_ICR42(x) MCF_REG08(0xFC04806A+((x)*0x4000)) | ||
1450 | #define MCF_INTC_ICR43(x) MCF_REG08(0xFC04806B+((x)*0x4000)) | ||
1451 | #define MCF_INTC_ICR44(x) MCF_REG08(0xFC04806C+((x)*0x4000)) | ||
1452 | #define MCF_INTC_ICR45(x) MCF_REG08(0xFC04806D+((x)*0x4000)) | ||
1453 | #define MCF_INTC_ICR46(x) MCF_REG08(0xFC04806E+((x)*0x4000)) | ||
1454 | #define MCF_INTC_ICR47(x) MCF_REG08(0xFC04806F+((x)*0x4000)) | ||
1455 | #define MCF_INTC_ICR48(x) MCF_REG08(0xFC048070+((x)*0x4000)) | ||
1456 | #define MCF_INTC_ICR49(x) MCF_REG08(0xFC048071+((x)*0x4000)) | ||
1457 | #define MCF_INTC_ICR50(x) MCF_REG08(0xFC048072+((x)*0x4000)) | ||
1458 | #define MCF_INTC_ICR51(x) MCF_REG08(0xFC048073+((x)*0x4000)) | ||
1459 | #define MCF_INTC_ICR52(x) MCF_REG08(0xFC048074+((x)*0x4000)) | ||
1460 | #define MCF_INTC_ICR53(x) MCF_REG08(0xFC048075+((x)*0x4000)) | ||
1461 | #define MCF_INTC_ICR54(x) MCF_REG08(0xFC048076+((x)*0x4000)) | ||
1462 | #define MCF_INTC_ICR55(x) MCF_REG08(0xFC048077+((x)*0x4000)) | ||
1463 | #define MCF_INTC_ICR56(x) MCF_REG08(0xFC048078+((x)*0x4000)) | ||
1464 | #define MCF_INTC_ICR57(x) MCF_REG08(0xFC048079+((x)*0x4000)) | ||
1465 | #define MCF_INTC_ICR58(x) MCF_REG08(0xFC04807A+((x)*0x4000)) | ||
1466 | #define MCF_INTC_ICR59(x) MCF_REG08(0xFC04807B+((x)*0x4000)) | ||
1467 | #define MCF_INTC_ICR60(x) MCF_REG08(0xFC04807C+((x)*0x4000)) | ||
1468 | #define MCF_INTC_ICR61(x) MCF_REG08(0xFC04807D+((x)*0x4000)) | ||
1469 | #define MCF_INTC_ICR62(x) MCF_REG08(0xFC04807E+((x)*0x4000)) | ||
1470 | #define MCF_INTC_ICR63(x) MCF_REG08(0xFC04807F+((x)*0x4000)) | ||
1471 | #define MCF_INTC_SWIACK(x) MCF_REG08(0xFC0480E0+((x)*0x4000)) | ||
1472 | #define MCF_INTC_L1IACK(x) MCF_REG08(0xFC0480E4+((x)*0x4000)) | ||
1473 | #define MCF_INTC_L2IACK(x) MCF_REG08(0xFC0480E8+((x)*0x4000)) | ||
1474 | #define MCF_INTC_L3IACK(x) MCF_REG08(0xFC0480EC+((x)*0x4000)) | ||
1475 | #define MCF_INTC_L4IACK(x) MCF_REG08(0xFC0480F0+((x)*0x4000)) | ||
1476 | #define MCF_INTC_L5IACK(x) MCF_REG08(0xFC0480F4+((x)*0x4000)) | ||
1477 | #define MCF_INTC_L6IACK(x) MCF_REG08(0xFC0480F8+((x)*0x4000)) | ||
1478 | #define MCF_INTC_L7IACK(x) MCF_REG08(0xFC0480FC+((x)*0x4000)) | ||
1479 | |||
1480 | /* Bit definitions and macros for MCF_INTC_IPRH */ | ||
1481 | #define MCF_INTC_IPRH_INT32 (0x00000001) | ||
1482 | #define MCF_INTC_IPRH_INT33 (0x00000002) | ||
1483 | #define MCF_INTC_IPRH_INT34 (0x00000004) | ||
1484 | #define MCF_INTC_IPRH_INT35 (0x00000008) | ||
1485 | #define MCF_INTC_IPRH_INT36 (0x00000010) | ||
1486 | #define MCF_INTC_IPRH_INT37 (0x00000020) | ||
1487 | #define MCF_INTC_IPRH_INT38 (0x00000040) | ||
1488 | #define MCF_INTC_IPRH_INT39 (0x00000080) | ||
1489 | #define MCF_INTC_IPRH_INT40 (0x00000100) | ||
1490 | #define MCF_INTC_IPRH_INT41 (0x00000200) | ||
1491 | #define MCF_INTC_IPRH_INT42 (0x00000400) | ||
1492 | #define MCF_INTC_IPRH_INT43 (0x00000800) | ||
1493 | #define MCF_INTC_IPRH_INT44 (0x00001000) | ||
1494 | #define MCF_INTC_IPRH_INT45 (0x00002000) | ||
1495 | #define MCF_INTC_IPRH_INT46 (0x00004000) | ||
1496 | #define MCF_INTC_IPRH_INT47 (0x00008000) | ||
1497 | #define MCF_INTC_IPRH_INT48 (0x00010000) | ||
1498 | #define MCF_INTC_IPRH_INT49 (0x00020000) | ||
1499 | #define MCF_INTC_IPRH_INT50 (0x00040000) | ||
1500 | #define MCF_INTC_IPRH_INT51 (0x00080000) | ||
1501 | #define MCF_INTC_IPRH_INT52 (0x00100000) | ||
1502 | #define MCF_INTC_IPRH_INT53 (0x00200000) | ||
1503 | #define MCF_INTC_IPRH_INT54 (0x00400000) | ||
1504 | #define MCF_INTC_IPRH_INT55 (0x00800000) | ||
1505 | #define MCF_INTC_IPRH_INT56 (0x01000000) | ||
1506 | #define MCF_INTC_IPRH_INT57 (0x02000000) | ||
1507 | #define MCF_INTC_IPRH_INT58 (0x04000000) | ||
1508 | #define MCF_INTC_IPRH_INT59 (0x08000000) | ||
1509 | #define MCF_INTC_IPRH_INT60 (0x10000000) | ||
1510 | #define MCF_INTC_IPRH_INT61 (0x20000000) | ||
1511 | #define MCF_INTC_IPRH_INT62 (0x40000000) | ||
1512 | #define MCF_INTC_IPRH_INT63 (0x80000000) | ||
1513 | |||
1514 | /* Bit definitions and macros for MCF_INTC_IPRL */ | ||
1515 | #define MCF_INTC_IPRL_INT0 (0x00000001) | ||
1516 | #define MCF_INTC_IPRL_INT1 (0x00000002) | ||
1517 | #define MCF_INTC_IPRL_INT2 (0x00000004) | ||
1518 | #define MCF_INTC_IPRL_INT3 (0x00000008) | ||
1519 | #define MCF_INTC_IPRL_INT4 (0x00000010) | ||
1520 | #define MCF_INTC_IPRL_INT5 (0x00000020) | ||
1521 | #define MCF_INTC_IPRL_INT6 (0x00000040) | ||
1522 | #define MCF_INTC_IPRL_INT7 (0x00000080) | ||
1523 | #define MCF_INTC_IPRL_INT8 (0x00000100) | ||
1524 | #define MCF_INTC_IPRL_INT9 (0x00000200) | ||
1525 | #define MCF_INTC_IPRL_INT10 (0x00000400) | ||
1526 | #define MCF_INTC_IPRL_INT11 (0x00000800) | ||
1527 | #define MCF_INTC_IPRL_INT12 (0x00001000) | ||
1528 | #define MCF_INTC_IPRL_INT13 (0x00002000) | ||
1529 | #define MCF_INTC_IPRL_INT14 (0x00004000) | ||
1530 | #define MCF_INTC_IPRL_INT15 (0x00008000) | ||
1531 | #define MCF_INTC_IPRL_INT16 (0x00010000) | ||
1532 | #define MCF_INTC_IPRL_INT17 (0x00020000) | ||
1533 | #define MCF_INTC_IPRL_INT18 (0x00040000) | ||
1534 | #define MCF_INTC_IPRL_INT19 (0x00080000) | ||
1535 | #define MCF_INTC_IPRL_INT20 (0x00100000) | ||
1536 | #define MCF_INTC_IPRL_INT21 (0x00200000) | ||
1537 | #define MCF_INTC_IPRL_INT22 (0x00400000) | ||
1538 | #define MCF_INTC_IPRL_INT23 (0x00800000) | ||
1539 | #define MCF_INTC_IPRL_INT24 (0x01000000) | ||
1540 | #define MCF_INTC_IPRL_INT25 (0x02000000) | ||
1541 | #define MCF_INTC_IPRL_INT26 (0x04000000) | ||
1542 | #define MCF_INTC_IPRL_INT27 (0x08000000) | ||
1543 | #define MCF_INTC_IPRL_INT28 (0x10000000) | ||
1544 | #define MCF_INTC_IPRL_INT29 (0x20000000) | ||
1545 | #define MCF_INTC_IPRL_INT30 (0x40000000) | ||
1546 | #define MCF_INTC_IPRL_INT31 (0x80000000) | ||
1547 | |||
1548 | /* Bit definitions and macros for MCF_INTC_IMRH */ | ||
1549 | #define MCF_INTC_IMRH_INT_MASK32 (0x00000001) | ||
1550 | #define MCF_INTC_IMRH_INT_MASK33 (0x00000002) | ||
1551 | #define MCF_INTC_IMRH_INT_MASK34 (0x00000004) | ||
1552 | #define MCF_INTC_IMRH_INT_MASK35 (0x00000008) | ||
1553 | #define MCF_INTC_IMRH_INT_MASK36 (0x00000010) | ||
1554 | #define MCF_INTC_IMRH_INT_MASK37 (0x00000020) | ||
1555 | #define MCF_INTC_IMRH_INT_MASK38 (0x00000040) | ||
1556 | #define MCF_INTC_IMRH_INT_MASK39 (0x00000080) | ||
1557 | #define MCF_INTC_IMRH_INT_MASK40 (0x00000100) | ||
1558 | #define MCF_INTC_IMRH_INT_MASK41 (0x00000200) | ||
1559 | #define MCF_INTC_IMRH_INT_MASK42 (0x00000400) | ||
1560 | #define MCF_INTC_IMRH_INT_MASK43 (0x00000800) | ||
1561 | #define MCF_INTC_IMRH_INT_MASK44 (0x00001000) | ||
1562 | #define MCF_INTC_IMRH_INT_MASK45 (0x00002000) | ||
1563 | #define MCF_INTC_IMRH_INT_MASK46 (0x00004000) | ||
1564 | #define MCF_INTC_IMRH_INT_MASK47 (0x00008000) | ||
1565 | #define MCF_INTC_IMRH_INT_MASK48 (0x00010000) | ||
1566 | #define MCF_INTC_IMRH_INT_MASK49 (0x00020000) | ||
1567 | #define MCF_INTC_IMRH_INT_MASK50 (0x00040000) | ||
1568 | #define MCF_INTC_IMRH_INT_MASK51 (0x00080000) | ||
1569 | #define MCF_INTC_IMRH_INT_MASK52 (0x00100000) | ||
1570 | #define MCF_INTC_IMRH_INT_MASK53 (0x00200000) | ||
1571 | #define MCF_INTC_IMRH_INT_MASK54 (0x00400000) | ||
1572 | #define MCF_INTC_IMRH_INT_MASK55 (0x00800000) | ||
1573 | #define MCF_INTC_IMRH_INT_MASK56 (0x01000000) | ||
1574 | #define MCF_INTC_IMRH_INT_MASK57 (0x02000000) | ||
1575 | #define MCF_INTC_IMRH_INT_MASK58 (0x04000000) | ||
1576 | #define MCF_INTC_IMRH_INT_MASK59 (0x08000000) | ||
1577 | #define MCF_INTC_IMRH_INT_MASK60 (0x10000000) | ||
1578 | #define MCF_INTC_IMRH_INT_MASK61 (0x20000000) | ||
1579 | #define MCF_INTC_IMRH_INT_MASK62 (0x40000000) | ||
1580 | #define MCF_INTC_IMRH_INT_MASK63 (0x80000000) | ||
1581 | |||
1582 | /* Bit definitions and macros for MCF_INTC_IMRL */ | ||
1583 | #define MCF_INTC_IMRL_INT_MASK0 (0x00000001) | ||
1584 | #define MCF_INTC_IMRL_INT_MASK1 (0x00000002) | ||
1585 | #define MCF_INTC_IMRL_INT_MASK2 (0x00000004) | ||
1586 | #define MCF_INTC_IMRL_INT_MASK3 (0x00000008) | ||
1587 | #define MCF_INTC_IMRL_INT_MASK4 (0x00000010) | ||
1588 | #define MCF_INTC_IMRL_INT_MASK5 (0x00000020) | ||
1589 | #define MCF_INTC_IMRL_INT_MASK6 (0x00000040) | ||
1590 | #define MCF_INTC_IMRL_INT_MASK7 (0x00000080) | ||
1591 | #define MCF_INTC_IMRL_INT_MASK8 (0x00000100) | ||
1592 | #define MCF_INTC_IMRL_INT_MASK9 (0x00000200) | ||
1593 | #define MCF_INTC_IMRL_INT_MASK10 (0x00000400) | ||
1594 | #define MCF_INTC_IMRL_INT_MASK11 (0x00000800) | ||
1595 | #define MCF_INTC_IMRL_INT_MASK12 (0x00001000) | ||
1596 | #define MCF_INTC_IMRL_INT_MASK13 (0x00002000) | ||
1597 | #define MCF_INTC_IMRL_INT_MASK14 (0x00004000) | ||
1598 | #define MCF_INTC_IMRL_INT_MASK15 (0x00008000) | ||
1599 | #define MCF_INTC_IMRL_INT_MASK16 (0x00010000) | ||
1600 | #define MCF_INTC_IMRL_INT_MASK17 (0x00020000) | ||
1601 | #define MCF_INTC_IMRL_INT_MASK18 (0x00040000) | ||
1602 | #define MCF_INTC_IMRL_INT_MASK19 (0x00080000) | ||
1603 | #define MCF_INTC_IMRL_INT_MASK20 (0x00100000) | ||
1604 | #define MCF_INTC_IMRL_INT_MASK21 (0x00200000) | ||
1605 | #define MCF_INTC_IMRL_INT_MASK22 (0x00400000) | ||
1606 | #define MCF_INTC_IMRL_INT_MASK23 (0x00800000) | ||
1607 | #define MCF_INTC_IMRL_INT_MASK24 (0x01000000) | ||
1608 | #define MCF_INTC_IMRL_INT_MASK25 (0x02000000) | ||
1609 | #define MCF_INTC_IMRL_INT_MASK26 (0x04000000) | ||
1610 | #define MCF_INTC_IMRL_INT_MASK27 (0x08000000) | ||
1611 | #define MCF_INTC_IMRL_INT_MASK28 (0x10000000) | ||
1612 | #define MCF_INTC_IMRL_INT_MASK29 (0x20000000) | ||
1613 | #define MCF_INTC_IMRL_INT_MASK30 (0x40000000) | ||
1614 | #define MCF_INTC_IMRL_INT_MASK31 (0x80000000) | ||
1615 | |||
1616 | /* Bit definitions and macros for MCF_INTC_INTFRCH */ | ||
1617 | #define MCF_INTC_INTFRCH_INTFRC32 (0x00000001) | ||
1618 | #define MCF_INTC_INTFRCH_INTFRC33 (0x00000002) | ||
1619 | #define MCF_INTC_INTFRCH_INTFRC34 (0x00000004) | ||
1620 | #define MCF_INTC_INTFRCH_INTFRC35 (0x00000008) | ||
1621 | #define MCF_INTC_INTFRCH_INTFRC36 (0x00000010) | ||
1622 | #define MCF_INTC_INTFRCH_INTFRC37 (0x00000020) | ||
1623 | #define MCF_INTC_INTFRCH_INTFRC38 (0x00000040) | ||
1624 | #define MCF_INTC_INTFRCH_INTFRC39 (0x00000080) | ||
1625 | #define MCF_INTC_INTFRCH_INTFRC40 (0x00000100) | ||
1626 | #define MCF_INTC_INTFRCH_INTFRC41 (0x00000200) | ||
1627 | #define MCF_INTC_INTFRCH_INTFRC42 (0x00000400) | ||
1628 | #define MCF_INTC_INTFRCH_INTFRC43 (0x00000800) | ||
1629 | #define MCF_INTC_INTFRCH_INTFRC44 (0x00001000) | ||
1630 | #define MCF_INTC_INTFRCH_INTFRC45 (0x00002000) | ||
1631 | #define MCF_INTC_INTFRCH_INTFRC46 (0x00004000) | ||
1632 | #define MCF_INTC_INTFRCH_INTFRC47 (0x00008000) | ||
1633 | #define MCF_INTC_INTFRCH_INTFRC48 (0x00010000) | ||
1634 | #define MCF_INTC_INTFRCH_INTFRC49 (0x00020000) | ||
1635 | #define MCF_INTC_INTFRCH_INTFRC50 (0x00040000) | ||
1636 | #define MCF_INTC_INTFRCH_INTFRC51 (0x00080000) | ||
1637 | #define MCF_INTC_INTFRCH_INTFRC52 (0x00100000) | ||
1638 | #define MCF_INTC_INTFRCH_INTFRC53 (0x00200000) | ||
1639 | #define MCF_INTC_INTFRCH_INTFRC54 (0x00400000) | ||
1640 | #define MCF_INTC_INTFRCH_INTFRC55 (0x00800000) | ||
1641 | #define MCF_INTC_INTFRCH_INTFRC56 (0x01000000) | ||
1642 | #define MCF_INTC_INTFRCH_INTFRC57 (0x02000000) | ||
1643 | #define MCF_INTC_INTFRCH_INTFRC58 (0x04000000) | ||
1644 | #define MCF_INTC_INTFRCH_INTFRC59 (0x08000000) | ||
1645 | #define MCF_INTC_INTFRCH_INTFRC60 (0x10000000) | ||
1646 | #define MCF_INTC_INTFRCH_INTFRC61 (0x20000000) | ||
1647 | #define MCF_INTC_INTFRCH_INTFRC62 (0x40000000) | ||
1648 | #define MCF_INTC_INTFRCH_INTFRC63 (0x80000000) | ||
1649 | |||
1650 | /* Bit definitions and macros for MCF_INTC_INTFRCL */ | ||
1651 | #define MCF_INTC_INTFRCL_INTFRC0 (0x00000001) | ||
1652 | #define MCF_INTC_INTFRCL_INTFRC1 (0x00000002) | ||
1653 | #define MCF_INTC_INTFRCL_INTFRC2 (0x00000004) | ||
1654 | #define MCF_INTC_INTFRCL_INTFRC3 (0x00000008) | ||
1655 | #define MCF_INTC_INTFRCL_INTFRC4 (0x00000010) | ||
1656 | #define MCF_INTC_INTFRCL_INTFRC5 (0x00000020) | ||
1657 | #define MCF_INTC_INTFRCL_INTFRC6 (0x00000040) | ||
1658 | #define MCF_INTC_INTFRCL_INTFRC7 (0x00000080) | ||
1659 | #define MCF_INTC_INTFRCL_INTFRC8 (0x00000100) | ||
1660 | #define MCF_INTC_INTFRCL_INTFRC9 (0x00000200) | ||
1661 | #define MCF_INTC_INTFRCL_INTFRC10 (0x00000400) | ||
1662 | #define MCF_INTC_INTFRCL_INTFRC11 (0x00000800) | ||
1663 | #define MCF_INTC_INTFRCL_INTFRC12 (0x00001000) | ||
1664 | #define MCF_INTC_INTFRCL_INTFRC13 (0x00002000) | ||
1665 | #define MCF_INTC_INTFRCL_INTFRC14 (0x00004000) | ||
1666 | #define MCF_INTC_INTFRCL_INTFRC15 (0x00008000) | ||
1667 | #define MCF_INTC_INTFRCL_INTFRC16 (0x00010000) | ||
1668 | #define MCF_INTC_INTFRCL_INTFRC17 (0x00020000) | ||
1669 | #define MCF_INTC_INTFRCL_INTFRC18 (0x00040000) | ||
1670 | #define MCF_INTC_INTFRCL_INTFRC19 (0x00080000) | ||
1671 | #define MCF_INTC_INTFRCL_INTFRC20 (0x00100000) | ||
1672 | #define MCF_INTC_INTFRCL_INTFRC21 (0x00200000) | ||
1673 | #define MCF_INTC_INTFRCL_INTFRC22 (0x00400000) | ||
1674 | #define MCF_INTC_INTFRCL_INTFRC23 (0x00800000) | ||
1675 | #define MCF_INTC_INTFRCL_INTFRC24 (0x01000000) | ||
1676 | #define MCF_INTC_INTFRCL_INTFRC25 (0x02000000) | ||
1677 | #define MCF_INTC_INTFRCL_INTFRC26 (0x04000000) | ||
1678 | #define MCF_INTC_INTFRCL_INTFRC27 (0x08000000) | ||
1679 | #define MCF_INTC_INTFRCL_INTFRC28 (0x10000000) | ||
1680 | #define MCF_INTC_INTFRCL_INTFRC29 (0x20000000) | ||
1681 | #define MCF_INTC_INTFRCL_INTFRC30 (0x40000000) | ||
1682 | #define MCF_INTC_INTFRCL_INTFRC31 (0x80000000) | ||
1683 | |||
1684 | /* Bit definitions and macros for MCF_INTC_ICONFIG */ | ||
1685 | #define MCF_INTC_ICONFIG_EMASK (0x0020) | ||
1686 | #define MCF_INTC_ICONFIG_ELVLPRI1 (0x0200) | ||
1687 | #define MCF_INTC_ICONFIG_ELVLPRI2 (0x0400) | ||
1688 | #define MCF_INTC_ICONFIG_ELVLPRI3 (0x0800) | ||
1689 | #define MCF_INTC_ICONFIG_ELVLPRI4 (0x1000) | ||
1690 | #define MCF_INTC_ICONFIG_ELVLPRI5 (0x2000) | ||
1691 | #define MCF_INTC_ICONFIG_ELVLPRI6 (0x4000) | ||
1692 | #define MCF_INTC_ICONFIG_ELVLPRI7 (0x8000) | ||
1693 | |||
1694 | /* Bit definitions and macros for MCF_INTC_SIMR */ | ||
1695 | #define MCF_INTC_SIMR_SIMR(x) (((x)&0x7F)<<0) | ||
1696 | |||
1697 | /* Bit definitions and macros for MCF_INTC_CIMR */ | ||
1698 | #define MCF_INTC_CIMR_CIMR(x) (((x)&0x7F)<<0) | ||
1699 | |||
1700 | /* Bit definitions and macros for MCF_INTC_CLMASK */ | ||
1701 | #define MCF_INTC_CLMASK_CLMASK(x) (((x)&0x0F)<<0) | ||
1702 | |||
1703 | /* Bit definitions and macros for MCF_INTC_SLMASK */ | ||
1704 | #define MCF_INTC_SLMASK_SLMASK(x) (((x)&0x0F)<<0) | ||
1705 | |||
1706 | /* Bit definitions and macros for MCF_INTC_ICR */ | ||
1707 | #define MCF_INTC_ICR_IL(x) (((x)&0x07)<<0) | ||
1708 | |||
1709 | /* Bit definitions and macros for MCF_INTC_SWIACK */ | ||
1710 | #define MCF_INTC_SWIACK_VECTOR(x) (((x)&0xFF)<<0) | ||
1711 | |||
1712 | /* Bit definitions and macros for MCF_INTC_LIACK */ | ||
1713 | #define MCF_INTC_LIACK_VECTOR(x) (((x)&0xFF)<<0) | ||
1714 | |||
1715 | /********************************************************************/ | ||
1716 | /********************************************************************* | ||
1717 | * | ||
1718 | * LCD Controller (LCDC) | ||
1719 | * | ||
1720 | *********************************************************************/ | ||
1721 | |||
1722 | /* Register read/write macros */ | ||
1723 | #define MCF_LCDC_LSSAR MCF_REG32(0xFC0AC000) | ||
1724 | #define MCF_LCDC_LSR MCF_REG32(0xFC0AC004) | ||
1725 | #define MCF_LCDC_LVPWR MCF_REG32(0xFC0AC008) | ||
1726 | #define MCF_LCDC_LCPR MCF_REG32(0xFC0AC00C) | ||
1727 | #define MCF_LCDC_LCWHBR MCF_REG32(0xFC0AC010) | ||
1728 | #define MCF_LCDC_LCCMR MCF_REG32(0xFC0AC014) | ||
1729 | #define MCF_LCDC_LPCR MCF_REG32(0xFC0AC018) | ||
1730 | #define MCF_LCDC_LHCR MCF_REG32(0xFC0AC01C) | ||
1731 | #define MCF_LCDC_LVCR MCF_REG32(0xFC0AC020) | ||
1732 | #define MCF_LCDC_LPOR MCF_REG32(0xFC0AC024) | ||
1733 | #define MCF_LCDC_LSCR MCF_REG32(0xFC0AC028) | ||
1734 | #define MCF_LCDC_LPCCR MCF_REG32(0xFC0AC02C) | ||
1735 | #define MCF_LCDC_LDCR MCF_REG32(0xFC0AC030) | ||
1736 | #define MCF_LCDC_LRMCR MCF_REG32(0xFC0AC034) | ||
1737 | #define MCF_LCDC_LICR MCF_REG32(0xFC0AC038) | ||
1738 | #define MCF_LCDC_LIER MCF_REG32(0xFC0AC03C) | ||
1739 | #define MCF_LCDC_LISR MCF_REG32(0xFC0AC040) | ||
1740 | #define MCF_LCDC_LGWSAR MCF_REG32(0xFC0AC050) | ||
1741 | #define MCF_LCDC_LGWSR MCF_REG32(0xFC0AC054) | ||
1742 | #define MCF_LCDC_LGWVPWR MCF_REG32(0xFC0AC058) | ||
1743 | #define MCF_LCDC_LGWPOR MCF_REG32(0xFC0AC05C) | ||
1744 | #define MCF_LCDC_LGWPR MCF_REG32(0xFC0AC060) | ||
1745 | #define MCF_LCDC_LGWCR MCF_REG32(0xFC0AC064) | ||
1746 | #define MCF_LCDC_LGWDCR MCF_REG32(0xFC0AC068) | ||
1747 | #define MCF_LCDC_BPLUT_BASE MCF_REG32(0xFC0AC800) | ||
1748 | #define MCF_LCDC_GWLUT_BASE MCF_REG32(0xFC0ACC00) | ||
1749 | |||
1750 | /* Bit definitions and macros for MCF_LCDC_LSSAR */ | ||
1751 | #define MCF_LCDC_LSSAR_SSA(x) (((x)&0x3FFFFFFF)<<2) | ||
1752 | |||
1753 | /* Bit definitions and macros for MCF_LCDC_LSR */ | ||
1754 | #define MCF_LCDC_LSR_YMAX(x) (((x)&0x000003FF)<<0) | ||
1755 | #define MCF_LCDC_LSR_XMAX(x) (((x)&0x0000003F)<<20) | ||
1756 | |||
1757 | /* Bit definitions and macros for MCF_LCDC_LVPWR */ | ||
1758 | #define MCF_LCDC_LVPWR_VPW(x) (((x)&0x000003FF)<<0) | ||
1759 | |||
1760 | /* Bit definitions and macros for MCF_LCDC_LCPR */ | ||
1761 | #define MCF_LCDC_LCPR_CYP(x) (((x)&0x000003FF)<<0) | ||
1762 | #define MCF_LCDC_LCPR_CXP(x) (((x)&0x000003FF)<<16) | ||
1763 | #define MCF_LCDC_LCPR_OP (0x10000000) | ||
1764 | #define MCF_LCDC_LCPR_CC(x) (((x)&0x00000003)<<30) | ||
1765 | #define MCF_LCDC_LCPR_CC_TRANSPARENT (0x00000000) | ||
1766 | #define MCF_LCDC_LCPR_CC_OR (0x40000000) | ||
1767 | #define MCF_LCDC_LCPR_CC_XOR (0x80000000) | ||
1768 | #define MCF_LCDC_LCPR_CC_AND (0xC0000000) | ||
1769 | #define MCF_LCDC_LCPR_OP_ON (0x10000000) | ||
1770 | #define MCF_LCDC_LCPR_OP_OFF (0x00000000) | ||
1771 | |||
1772 | /* Bit definitions and macros for MCF_LCDC_LCWHBR */ | ||
1773 | #define MCF_LCDC_LCWHBR_BD(x) (((x)&0x000000FF)<<0) | ||
1774 | #define MCF_LCDC_LCWHBR_CH(x) (((x)&0x0000001F)<<16) | ||
1775 | #define MCF_LCDC_LCWHBR_CW(x) (((x)&0x0000001F)<<24) | ||
1776 | #define MCF_LCDC_LCWHBR_BK_EN (0x80000000) | ||
1777 | #define MCF_LCDC_LCWHBR_BK_EN_ON (0x80000000) | ||
1778 | #define MCF_LCDC_LCWHBR_BK_EN_OFF (0x00000000) | ||
1779 | |||
1780 | /* Bit definitions and macros for MCF_LCDC_LCCMR */ | ||
1781 | #define MCF_LCDC_LCCMR_CUR_COL_B(x) (((x)&0x0000003F)<<0) | ||
1782 | #define MCF_LCDC_LCCMR_CUR_COL_G(x) (((x)&0x0000003F)<<6) | ||
1783 | #define MCF_LCDC_LCCMR_CUR_COL_R(x) (((x)&0x0000003F)<<12) | ||
1784 | |||
1785 | /* Bit definitions and macros for MCF_LCDC_LPCR */ | ||
1786 | #define MCF_LCDC_LPCR_PCD(x) (((x)&0x0000003F)<<0) | ||
1787 | #define MCF_LCDC_LPCR_SHARP (0x00000040) | ||
1788 | #define MCF_LCDC_LPCR_SCLKSEL (0x00000080) | ||
1789 | #define MCF_LCDC_LPCR_ACD(x) (((x)&0x0000007F)<<8) | ||
1790 | #define MCF_LCDC_LPCR_ACDSEL (0x00008000) | ||
1791 | #define MCF_LCDC_LPCR_REV_VS (0x00010000) | ||
1792 | #define MCF_LCDC_LPCR_SWAP_SEL (0x00020000) | ||
1793 | #define MCF_LCDC_LPCR_ENDSEL (0x00040000) | ||
1794 | #define MCF_LCDC_LPCR_SCLKIDLE (0x00080000) | ||
1795 | #define MCF_LCDC_LPCR_OEPOL (0x00100000) | ||
1796 | #define MCF_LCDC_LPCR_CLKPOL (0x00200000) | ||
1797 | #define MCF_LCDC_LPCR_LPPOL (0x00400000) | ||
1798 | #define MCF_LCDC_LPCR_FLM (0x00800000) | ||
1799 | #define MCF_LCDC_LPCR_PIXPOL (0x01000000) | ||
1800 | #define MCF_LCDC_LPCR_BPIX(x) (((x)&0x00000007)<<25) | ||
1801 | #define MCF_LCDC_LPCR_PBSIZ(x) (((x)&0x00000003)<<28) | ||
1802 | #define MCF_LCDC_LPCR_COLOR (0x40000000) | ||
1803 | #define MCF_LCDC_LPCR_TFT (0x80000000) | ||
1804 | #define MCF_LCDC_LPCR_MODE_MONOCGROME (0x00000000) | ||
1805 | #define MCF_LCDC_LPCR_MODE_CSTN (0x40000000) | ||
1806 | #define MCF_LCDC_LPCR_MODE_TFT (0xC0000000) | ||
1807 | #define MCF_LCDC_LPCR_PBSIZ_1 (0x00000000) | ||
1808 | #define MCF_LCDC_LPCR_PBSIZ_2 (0x10000000) | ||
1809 | #define MCF_LCDC_LPCR_PBSIZ_4 (0x20000000) | ||
1810 | #define MCF_LCDC_LPCR_PBSIZ_8 (0x30000000) | ||
1811 | #define MCF_LCDC_LPCR_BPIX_1bpp (0x00000000) | ||
1812 | #define MCF_LCDC_LPCR_BPIX_2bpp (0x02000000) | ||
1813 | #define MCF_LCDC_LPCR_BPIX_4bpp (0x04000000) | ||
1814 | #define MCF_LCDC_LPCR_BPIX_8bpp (0x06000000) | ||
1815 | #define MCF_LCDC_LPCR_BPIX_12bpp (0x08000000) | ||
1816 | #define MCF_LCDC_LPCR_BPIX_16bpp (0x0A000000) | ||
1817 | #define MCF_LCDC_LPCR_BPIX_18bpp (0x0C000000) | ||
1818 | |||
1819 | #define MCF_LCDC_LPCR_PANEL_TYPE(x) (((x)&0x00000003)<<30) | ||
1820 | |||
1821 | /* Bit definitions and macros for MCF_LCDC_LHCR */ | ||
1822 | #define MCF_LCDC_LHCR_H_WAIT_2(x) (((x)&0x000000FF)<<0) | ||
1823 | #define MCF_LCDC_LHCR_H_WAIT_1(x) (((x)&0x000000FF)<<8) | ||
1824 | #define MCF_LCDC_LHCR_H_WIDTH(x) (((x)&0x0000003F)<<26) | ||
1825 | |||
1826 | /* Bit definitions and macros for MCF_LCDC_LVCR */ | ||
1827 | #define MCF_LCDC_LVCR_V_WAIT_2(x) (((x)&0x000000FF)<<0) | ||
1828 | #define MCF_LCDC_LVCR_V_WAIT_1(x) (((x)&0x000000FF)<<8) | ||
1829 | #define MCF_LCDC_LVCR_V_WIDTH(x) (((x)&0x0000003F)<<26) | ||
1830 | |||
1831 | /* Bit definitions and macros for MCF_LCDC_LPOR */ | ||
1832 | #define MCF_LCDC_LPOR_POS(x) (((x)&0x0000001F)<<0) | ||
1833 | |||
1834 | /* Bit definitions and macros for MCF_LCDC_LPCCR */ | ||
1835 | #define MCF_LCDC_LPCCR_PW(x) (((x)&0x000000FF)<<0) | ||
1836 | #define MCF_LCDC_LPCCR_CC_EN (0x00000100) | ||
1837 | #define MCF_LCDC_LPCCR_SCR(x) (((x)&0x00000003)<<9) | ||
1838 | #define MCF_LCDC_LPCCR_LDMSK (0x00008000) | ||
1839 | #define MCF_LCDC_LPCCR_CLS_HI_WIDTH(x) (((x)&0x000001FF)<<16) | ||
1840 | #define MCF_LCDC_LPCCR_SCR_LINEPULSE (0x00000000) | ||
1841 | #define MCF_LCDC_LPCCR_SCR_PIXELCLK (0x00002000) | ||
1842 | #define MCF_LCDC_LPCCR_SCR_LCDCLOCK (0x00004000) | ||
1843 | |||
1844 | /* Bit definitions and macros for MCF_LCDC_LDCR */ | ||
1845 | #define MCF_LCDC_LDCR_TM(x) (((x)&0x0000001F)<<0) | ||
1846 | #define MCF_LCDC_LDCR_HM(x) (((x)&0x0000001F)<<16) | ||
1847 | #define MCF_LCDC_LDCR_BURST (0x80000000) | ||
1848 | |||
1849 | /* Bit definitions and macros for MCF_LCDC_LRMCR */ | ||
1850 | #define MCF_LCDC_LRMCR_SEL_REF (0x00000001) | ||
1851 | |||
1852 | /* Bit definitions and macros for MCF_LCDC_LICR */ | ||
1853 | #define MCF_LCDC_LICR_INTCON (0x00000001) | ||
1854 | #define MCF_LCDC_LICR_INTSYN (0x00000004) | ||
1855 | #define MCF_LCDC_LICR_GW_INT_CON (0x00000010) | ||
1856 | |||
1857 | /* Bit definitions and macros for MCF_LCDC_LIER */ | ||
1858 | #define MCF_LCDC_LIER_BOF_EN (0x00000001) | ||
1859 | #define MCF_LCDC_LIER_EOF_EN (0x00000002) | ||
1860 | #define MCF_LCDC_LIER_ERR_RES_EN (0x00000004) | ||
1861 | #define MCF_LCDC_LIER_UDR_ERR_EN (0x00000008) | ||
1862 | #define MCF_LCDC_LIER_GW_BOF_EN (0x00000010) | ||
1863 | #define MCF_LCDC_LIER_GW_EOF_EN (0x00000020) | ||
1864 | #define MCF_LCDC_LIER_GW_ERR_RES_EN (0x00000040) | ||
1865 | #define MCF_LCDC_LIER_GW_UDR_ERR_EN (0x00000080) | ||
1866 | |||
1867 | /* Bit definitions and macros for MCF_LCDC_LISR */ | ||
1868 | #define MCF_LCDC_LISR_BOF (0x00000001) | ||
1869 | #define MCF_LCDC_LISR_EOF (0x00000002) | ||
1870 | #define MCF_LCDC_LISR_ERR_RES (0x00000004) | ||
1871 | #define MCF_LCDC_LISR_UDR_ERR (0x00000008) | ||
1872 | #define MCF_LCDC_LISR_GW_BOF (0x00000010) | ||
1873 | #define MCF_LCDC_LISR_GW_EOF (0x00000020) | ||
1874 | #define MCF_LCDC_LISR_GW_ERR_RES (0x00000040) | ||
1875 | #define MCF_LCDC_LISR_GW_UDR_ERR (0x00000080) | ||
1876 | |||
1877 | /* Bit definitions and macros for MCF_LCDC_LGWSAR */ | ||
1878 | #define MCF_LCDC_LGWSAR_GWSA(x) (((x)&0x3FFFFFFF)<<2) | ||
1879 | |||
1880 | /* Bit definitions and macros for MCF_LCDC_LGWSR */ | ||
1881 | #define MCF_LCDC_LGWSR_GWH(x) (((x)&0x000003FF)<<0) | ||
1882 | #define MCF_LCDC_LGWSR_GWW(x) (((x)&0x0000003F)<<20) | ||
1883 | |||
1884 | /* Bit definitions and macros for MCF_LCDC_LGWVPWR */ | ||
1885 | #define MCF_LCDC_LGWVPWR_GWVPW(x) (((x)&0x000003FF)<<0) | ||
1886 | |||
1887 | /* Bit definitions and macros for MCF_LCDC_LGWPOR */ | ||
1888 | #define MCF_LCDC_LGWPOR_GWPO(x) (((x)&0x0000001F)<<0) | ||
1889 | |||
1890 | /* Bit definitions and macros for MCF_LCDC_LGWPR */ | ||
1891 | #define MCF_LCDC_LGWPR_GWYP(x) (((x)&0x000003FF)<<0) | ||
1892 | #define MCF_LCDC_LGWPR_GWXP(x) (((x)&0x000003FF)<<16) | ||
1893 | |||
1894 | /* Bit definitions and macros for MCF_LCDC_LGWCR */ | ||
1895 | #define MCF_LCDC_LGWCR_GWCKB(x) (((x)&0x0000003F)<<0) | ||
1896 | #define MCF_LCDC_LGWCR_GWCKG(x) (((x)&0x0000003F)<<6) | ||
1897 | #define MCF_LCDC_LGWCR_GWCKR(x) (((x)&0x0000003F)<<12) | ||
1898 | #define MCF_LCDC_LGWCR_GW_RVS (0x00200000) | ||
1899 | #define MCF_LCDC_LGWCR_GWE (0x00400000) | ||
1900 | #define MCF_LCDC_LGWCR_GWCKE (0x00800000) | ||
1901 | #define MCF_LCDC_LGWCR_GWAV(x) (((x)&0x000000FF)<<24) | ||
1902 | |||
1903 | /* Bit definitions and macros for MCF_LCDC_LGWDCR */ | ||
1904 | #define MCF_LCDC_LGWDCR_GWTM(x) (((x)&0x0000001F)<<0) | ||
1905 | #define MCF_LCDC_LGWDCR_GWHM(x) (((x)&0x0000001F)<<16) | ||
1906 | #define MCF_LCDC_LGWDCR_GWBT (0x80000000) | ||
1907 | |||
1908 | /* Bit definitions and macros for MCF_LCDC_LSCR */ | ||
1909 | #define MCF_LCDC_LSCR_PS_RISE_DELAY(x) (((x)&0x0000003F)<<26) | ||
1910 | #define MCF_LCDC_LSCR_CLS_RISE_DELAY(x) (((x)&0x000000FF)<<16) | ||
1911 | #define MCF_LCDC_LSCR_REV_TOGGLE_DELAY(x) (((x)&0x0000000F)<<8) | ||
1912 | #define MCF_LCDC_LSCR_GRAY_2(x) (((x)&0x0000000F)<<4) | ||
1913 | #define MCF_LCDC_LSCR_GRAY_1(x) (((x)&0x0000000F)<<0) | ||
1914 | |||
1915 | /* Bit definitions and macros for MCF_LCDC_BPLUT_BASE */ | ||
1916 | #define MCF_LCDC_BPLUT_BASE_BASE(x) (((x)&0xFFFFFFFF)<<0) | ||
1917 | |||
1918 | /* Bit definitions and macros for MCF_LCDC_GWLUT_BASE */ | ||
1919 | #define MCF_LCDC_GWLUT_BASE_BASE(x) (((x)&0xFFFFFFFF)<<0) | ||
1920 | |||
1921 | /********************************************************************* | 1103 | /********************************************************************* |
1922 | * | 1104 | * |
1923 | * Phase Locked Loop (PLL) | 1105 | * Phase Locked Loop (PLL) |
@@ -1925,10 +1107,10 @@ | |||
1925 | *********************************************************************/ | 1107 | *********************************************************************/ |
1926 | 1108 | ||
1927 | /* Register read/write macros */ | 1109 | /* Register read/write macros */ |
1928 | #define MCF_PLL_PODR MCF_REG08(0xFC0C0000) | 1110 | #define MCF_PLL_PODR 0xFC0C0000 |
1929 | #define MCF_PLL_PLLCR MCF_REG08(0xFC0C0004) | 1111 | #define MCF_PLL_PLLCR 0xFC0C0004 |
1930 | #define MCF_PLL_PMDR MCF_REG08(0xFC0C0008) | 1112 | #define MCF_PLL_PMDR 0xFC0C0008 |
1931 | #define MCF_PLL_PFDR MCF_REG08(0xFC0C000C) | 1113 | #define MCF_PLL_PFDR 0xFC0C000C |
1932 | 1114 | ||
1933 | /* Bit definitions and macros for MCF_PLL_PODR */ | 1115 | /* Bit definitions and macros for MCF_PLL_PODR */ |
1934 | #define MCF_PLL_PODR_BUSDIV(x) (((x)&0x0F)<<0) | 1116 | #define MCF_PLL_PODR_BUSDIV(x) (((x)&0x0F)<<0) |
@@ -1951,15 +1133,15 @@ | |||
1951 | *********************************************************************/ | 1133 | *********************************************************************/ |
1952 | 1134 | ||
1953 | /* Register read/write macros */ | 1135 | /* Register read/write macros */ |
1954 | #define MCF_SCM_MPR MCF_REG32(0xFC000000) | 1136 | #define MCF_SCM_MPR 0xFC000000 |
1955 | #define MCF_SCM_PACRA MCF_REG32(0xFC000020) | 1137 | #define MCF_SCM_PACRA 0xFC000020 |
1956 | #define MCF_SCM_PACRB MCF_REG32(0xFC000024) | 1138 | #define MCF_SCM_PACRB 0xFC000024 |
1957 | #define MCF_SCM_PACRC MCF_REG32(0xFC000028) | 1139 | #define MCF_SCM_PACRC 0xFC000028 |
1958 | #define MCF_SCM_PACRD MCF_REG32(0xFC00002C) | 1140 | #define MCF_SCM_PACRD 0xFC00002C |
1959 | #define MCF_SCM_PACRE MCF_REG32(0xFC000040) | 1141 | #define MCF_SCM_PACRE 0xFC000040 |
1960 | #define MCF_SCM_PACRF MCF_REG32(0xFC000044) | 1142 | #define MCF_SCM_PACRF 0xFC000044 |
1961 | 1143 | ||
1962 | #define MCF_SCM_BCR MCF_REG32(0xFC040024) | 1144 | #define MCF_SCM_BCR 0xFC040024 |
1963 | 1145 | ||
1964 | /********************************************************************* | 1146 | /********************************************************************* |
1965 | * | 1147 | * |
@@ -1968,17 +1150,16 @@ | |||
1968 | *********************************************************************/ | 1150 | *********************************************************************/ |
1969 | 1151 | ||
1970 | /* Register read/write macros */ | 1152 | /* Register read/write macros */ |
1971 | #define MCF_SDRAMC_SDMR MCF_REG32(0xFC0B8000) | 1153 | #define MCF_SDRAMC_SDMR 0xFC0B8000 |
1972 | #define MCF_SDRAMC_SDCR MCF_REG32(0xFC0B8004) | 1154 | #define MCF_SDRAMC_SDCR 0xFC0B8004 |
1973 | #define MCF_SDRAMC_SDCFG1 MCF_REG32(0xFC0B8008) | 1155 | #define MCF_SDRAMC_SDCFG1 0xFC0B8008 |
1974 | #define MCF_SDRAMC_SDCFG2 MCF_REG32(0xFC0B800C) | 1156 | #define MCF_SDRAMC_SDCFG2 0xFC0B800C |
1975 | #define MCF_SDRAMC_LIMP_FIX MCF_REG32(0xFC0B8080) | 1157 | #define MCF_SDRAMC_LIMP_FIX 0xFC0B8080 |
1976 | #define MCF_SDRAMC_SDDS MCF_REG32(0xFC0B8100) | 1158 | #define MCF_SDRAMC_SDDS 0xFC0B8100 |
1977 | #define MCF_SDRAMC_SDCS0 MCF_REG32(0xFC0B8110) | 1159 | #define MCF_SDRAMC_SDCS0 0xFC0B8110 |
1978 | #define MCF_SDRAMC_SDCS1 MCF_REG32(0xFC0B8114) | 1160 | #define MCF_SDRAMC_SDCS1 0xFC0B8114 |
1979 | #define MCF_SDRAMC_SDCS2 MCF_REG32(0xFC0B8118) | 1161 | #define MCF_SDRAMC_SDCS2 0xFC0B8118 |
1980 | #define MCF_SDRAMC_SDCS3 MCF_REG32(0xFC0B811C) | 1162 | #define MCF_SDRAMC_SDCS3 0xFC0B811C |
1981 | #define MCF_SDRAMC_SDCS(x) MCF_REG32(0xFC0B8110+((x)*0x004)) | ||
1982 | 1163 | ||
1983 | /* Bit definitions and macros for MCF_SDRAMC_SDMR */ | 1164 | /* Bit definitions and macros for MCF_SDRAMC_SDMR */ |
1984 | #define MCF_SDRAMC_SDMR_CMD (0x00010000) | 1165 | #define MCF_SDRAMC_SDMR_CMD (0x00010000) |
@@ -2046,143 +1227,9 @@ | |||
2046 | #define MCF_SDRAMC_SDCS_CSSZ_2GBYTE (0x0000001E) | 1227 | #define MCF_SDRAMC_SDCS_CSSZ_2GBYTE (0x0000001E) |
2047 | #define MCF_SDRAMC_SDCS_CSSZ_4GBYTE (0x0000001F) | 1228 | #define MCF_SDRAMC_SDCS_CSSZ_4GBYTE (0x0000001F) |
2048 | 1229 | ||
2049 | /********************************************************************* | ||
2050 | * | ||
2051 | * FlexCAN module registers | ||
2052 | * | ||
2053 | *********************************************************************/ | ||
2054 | #define MCF_FLEXCAN_BASEADDR(x) (0xFC020000+(x)*0x0800) | ||
2055 | #define MCF_FLEXCAN_CANMCR(x) MCF_REG32(0xFC020000+(x)*0x0800+0x00) | ||
2056 | #define MCF_FLEXCAN_CANCTRL(x) MCF_REG32(0xFC020000+(x)*0x0800+0x04) | ||
2057 | #define MCF_FLEXCAN_TIMER(x) MCF_REG32(0xFC020000+(x)*0x0800+0x08) | ||
2058 | #define MCF_FLEXCAN_RXGMASK(x) MCF_REG32(0xFC020000+(x)*0x0800+0x10) | ||
2059 | #define MCF_FLEXCAN_RX14MASK(x) MCF_REG32(0xFC020000+(x)*0x0800+0x14) | ||
2060 | #define MCF_FLEXCAN_RX15MASK(x) MCF_REG32(0xFC020000+(x)*0x0800+0x18) | ||
2061 | #define MCF_FLEXCAN_ERRCNT(x) MCF_REG32(0xFC020000+(x)*0x0800+0x1C) | ||
2062 | #define MCF_FLEXCAN_ERRSTAT(x) MCF_REG32(0xFC020000+(x)*0x0800+0x20) | ||
2063 | #define MCF_FLEXCAN_IMASK(x) MCF_REG32(0xFC020000+(x)*0x0800+0x28) | ||
2064 | #define MCF_FLEXCAN_IFLAG(x) MCF_REG32(0xFC020000+(x)*0x0800+0x30) | ||
2065 | |||
2066 | #define MCF_FLEXCAN_MB_CNT(x,y) MCF_REG32(0xFC020080+(x)*0x0800+(y)*0x10+0x0) | ||
2067 | #define MCF_FLEXCAN_MB_ID(x,y) MCF_REG32(0xFC020080+(x)*0x0800+(y)*0x10+0x4) | ||
2068 | #define MCF_FLEXCAN_MB_DB(x,y,z) MCF_REG08(0xFC020080+(x)*0x0800+(y)*0x10+0x8+(z)*0x1) | ||
2069 | |||
2070 | /* | ||
2071 | * FlexCAN Module Configuration Register | ||
2072 | */ | ||
2073 | #define CANMCR_MDIS (0x80000000) | ||
2074 | #define CANMCR_FRZ (0x40000000) | ||
2075 | #define CANMCR_HALT (0x10000000) | ||
2076 | #define CANMCR_SOFTRST (0x02000000) | ||
2077 | #define CANMCR_FRZACK (0x01000000) | ||
2078 | #define CANMCR_SUPV (0x00800000) | ||
2079 | #define CANMCR_MAXMB(x) ((x)&0x0F) | ||
2080 | |||
2081 | /* | ||
2082 | * FlexCAN Control Register | ||
2083 | */ | ||
2084 | #define CANCTRL_PRESDIV(x) (((x)&0xFF)<<24) | ||
2085 | #define CANCTRL_RJW(x) (((x)&0x03)<<22) | ||
2086 | #define CANCTRL_PSEG1(x) (((x)&0x07)<<19) | ||
2087 | #define CANCTRL_PSEG2(x) (((x)&0x07)<<16) | ||
2088 | #define CANCTRL_BOFFMSK (0x00008000) | ||
2089 | #define CANCTRL_ERRMSK (0x00004000) | ||
2090 | #define CANCTRL_CLKSRC (0x00002000) | ||
2091 | #define CANCTRL_LPB (0x00001000) | ||
2092 | #define CANCTRL_SAMP (0x00000080) | ||
2093 | #define CANCTRL_BOFFREC (0x00000040) | ||
2094 | #define CANCTRL_TSYNC (0x00000020) | ||
2095 | #define CANCTRL_LBUF (0x00000010) | ||
2096 | #define CANCTRL_LOM (0x00000008) | ||
2097 | #define CANCTRL_PROPSEG(x) ((x)&0x07) | ||
2098 | |||
2099 | /* | ||
2100 | * FlexCAN Error Counter Register | ||
2101 | */ | ||
2102 | #define ERRCNT_RXECTR(x) (((x)&0xFF)<<8) | ||
2103 | #define ERRCNT_TXECTR(x) ((x)&0xFF) | ||
2104 | |||
2105 | /* | ||
2106 | * FlexCAN Error and Status Register | ||
2107 | */ | ||
2108 | #define ERRSTAT_BITERR(x) (((x)&0x03)<<14) | ||
2109 | #define ERRSTAT_ACKERR (0x00002000) | ||
2110 | #define ERRSTAT_CRCERR (0x00001000) | ||
2111 | #define ERRSTAT_FRMERR (0x00000800) | ||
2112 | #define ERRSTAT_STFERR (0x00000400) | ||
2113 | #define ERRSTAT_TXWRN (0x00000200) | ||
2114 | #define ERRSTAT_RXWRN (0x00000100) | ||
2115 | #define ERRSTAT_IDLE (0x00000080) | ||
2116 | #define ERRSTAT_TXRX (0x00000040) | ||
2117 | #define ERRSTAT_FLTCONF(x) (((x)&0x03)<<4) | ||
2118 | #define ERRSTAT_BOFFINT (0x00000004) | ||
2119 | #define ERRSTAT_ERRINT (0x00000002) | ||
2120 | |||
2121 | /* | 1230 | /* |
2122 | * Interrupt Mask Register | ||
2123 | */ | ||
2124 | #define IMASK_BUF15M (0x8000) | ||
2125 | #define IMASK_BUF14M (0x4000) | ||
2126 | #define IMASK_BUF13M (0x2000) | ||
2127 | #define IMASK_BUF12M (0x1000) | ||
2128 | #define IMASK_BUF11M (0x0800) | ||
2129 | #define IMASK_BUF10M (0x0400) | ||
2130 | #define IMASK_BUF9M (0x0200) | ||
2131 | #define IMASK_BUF8M (0x0100) | ||
2132 | #define IMASK_BUF7M (0x0080) | ||
2133 | #define IMASK_BUF6M (0x0040) | ||
2134 | #define IMASK_BUF5M (0x0020) | ||
2135 | #define IMASK_BUF4M (0x0010) | ||
2136 | #define IMASK_BUF3M (0x0008) | ||
2137 | #define IMASK_BUF2M (0x0004) | ||
2138 | #define IMASK_BUF1M (0x0002) | ||
2139 | #define IMASK_BUF0M (0x0001) | ||
2140 | #define IMASK_BUFnM(x) (0x1<<(x)) | ||
2141 | #define IMASK_BUFF_ENABLE_ALL (0x1111) | ||
2142 | #define IMASK_BUFF_DISABLE_ALL (0x0000) | ||
2143 | |||
2144 | /* | ||
2145 | * Interrupt Flag Register | ||
2146 | */ | ||
2147 | #define IFLAG_BUF15M (0x8000) | ||
2148 | #define IFLAG_BUF14M (0x4000) | ||
2149 | #define IFLAG_BUF13M (0x2000) | ||
2150 | #define IFLAG_BUF12M (0x1000) | ||
2151 | #define IFLAG_BUF11M (0x0800) | ||
2152 | #define IFLAG_BUF10M (0x0400) | ||
2153 | #define IFLAG_BUF9M (0x0200) | ||
2154 | #define IFLAG_BUF8M (0x0100) | ||
2155 | #define IFLAG_BUF7M (0x0080) | ||
2156 | #define IFLAG_BUF6M (0x0040) | ||
2157 | #define IFLAG_BUF5M (0x0020) | ||
2158 | #define IFLAG_BUF4M (0x0010) | ||
2159 | #define IFLAG_BUF3M (0x0008) | ||
2160 | #define IFLAG_BUF2M (0x0004) | ||
2161 | #define IFLAG_BUF1M (0x0002) | ||
2162 | #define IFLAG_BUF0M (0x0001) | ||
2163 | #define IFLAG_BUFF_SET_ALL (0xFFFF) | ||
2164 | #define IFLAG_BUFF_CLEAR_ALL (0x0000) | ||
2165 | #define IFLAG_BUFnM(x) (0x1<<(x)) | ||
2166 | |||
2167 | /* | ||
2168 | * Message Buffers | ||
2169 | */ | ||
2170 | #define MB_CNT_CODE(x) (((x)&0x0F)<<24) | ||
2171 | #define MB_CNT_SRR (0x00400000) | ||
2172 | #define MB_CNT_IDE (0x00200000) | ||
2173 | #define MB_CNT_RTR (0x00100000) | ||
2174 | #define MB_CNT_LENGTH(x) (((x)&0x0F)<<16) | ||
2175 | #define MB_CNT_TIMESTAMP(x) ((x)&0xFFFF) | ||
2176 | #define MB_ID_STD(x) (((x)&0x07FF)<<18) | ||
2177 | #define MB_ID_EXT(x) ((x)&0x3FFFF) | ||
2178 | |||
2179 | /********************************************************************* | ||
2180 | * | ||
2181 | * Edge Port Module (EPORT) | 1231 | * Edge Port Module (EPORT) |
2182 | * | 1232 | */ |
2183 | *********************************************************************/ | ||
2184 | |||
2185 | /* Register read/write macros */ | ||
2186 | #define MCFEPORT_EPPAR (0xFC094000) | 1233 | #define MCFEPORT_EPPAR (0xFC094000) |
2187 | #define MCFEPORT_EPDDR (0xFC094002) | 1234 | #define MCFEPORT_EPDDR (0xFC094002) |
2188 | #define MCFEPORT_EPIER (0xFC094003) | 1235 | #define MCFEPORT_EPIER (0xFC094003) |
@@ -2190,91 +1237,5 @@ | |||
2190 | #define MCFEPORT_EPPDR (0xFC094005) | 1237 | #define MCFEPORT_EPPDR (0xFC094005) |
2191 | #define MCFEPORT_EPFR (0xFC094006) | 1238 | #define MCFEPORT_EPFR (0xFC094006) |
2192 | 1239 | ||
2193 | /* Bit definitions and macros for MCF_EPORT_EPPAR */ | ||
2194 | #define MCF_EPORT_EPPAR_EPPA1(x) (((x)&0x0003)<<2) | ||
2195 | #define MCF_EPORT_EPPAR_EPPA2(x) (((x)&0x0003)<<4) | ||
2196 | #define MCF_EPORT_EPPAR_EPPA3(x) (((x)&0x0003)<<6) | ||
2197 | #define MCF_EPORT_EPPAR_EPPA4(x) (((x)&0x0003)<<8) | ||
2198 | #define MCF_EPORT_EPPAR_EPPA5(x) (((x)&0x0003)<<10) | ||
2199 | #define MCF_EPORT_EPPAR_EPPA6(x) (((x)&0x0003)<<12) | ||
2200 | #define MCF_EPORT_EPPAR_EPPA7(x) (((x)&0x0003)<<14) | ||
2201 | #define MCF_EPORT_EPPAR_LEVEL (0) | ||
2202 | #define MCF_EPORT_EPPAR_RISING (1) | ||
2203 | #define MCF_EPORT_EPPAR_FALLING (2) | ||
2204 | #define MCF_EPORT_EPPAR_BOTH (3) | ||
2205 | #define MCF_EPORT_EPPAR_EPPA7_LEVEL (0x0000) | ||
2206 | #define MCF_EPORT_EPPAR_EPPA7_RISING (0x4000) | ||
2207 | #define MCF_EPORT_EPPAR_EPPA7_FALLING (0x8000) | ||
2208 | #define MCF_EPORT_EPPAR_EPPA7_BOTH (0xC000) | ||
2209 | #define MCF_EPORT_EPPAR_EPPA6_LEVEL (0x0000) | ||
2210 | #define MCF_EPORT_EPPAR_EPPA6_RISING (0x1000) | ||
2211 | #define MCF_EPORT_EPPAR_EPPA6_FALLING (0x2000) | ||
2212 | #define MCF_EPORT_EPPAR_EPPA6_BOTH (0x3000) | ||
2213 | #define MCF_EPORT_EPPAR_EPPA5_LEVEL (0x0000) | ||
2214 | #define MCF_EPORT_EPPAR_EPPA5_RISING (0x0400) | ||
2215 | #define MCF_EPORT_EPPAR_EPPA5_FALLING (0x0800) | ||
2216 | #define MCF_EPORT_EPPAR_EPPA5_BOTH (0x0C00) | ||
2217 | #define MCF_EPORT_EPPAR_EPPA4_LEVEL (0x0000) | ||
2218 | #define MCF_EPORT_EPPAR_EPPA4_RISING (0x0100) | ||
2219 | #define MCF_EPORT_EPPAR_EPPA4_FALLING (0x0200) | ||
2220 | #define MCF_EPORT_EPPAR_EPPA4_BOTH (0x0300) | ||
2221 | #define MCF_EPORT_EPPAR_EPPA3_LEVEL (0x0000) | ||
2222 | #define MCF_EPORT_EPPAR_EPPA3_RISING (0x0040) | ||
2223 | #define MCF_EPORT_EPPAR_EPPA3_FALLING (0x0080) | ||
2224 | #define MCF_EPORT_EPPAR_EPPA3_BOTH (0x00C0) | ||
2225 | #define MCF_EPORT_EPPAR_EPPA2_LEVEL (0x0000) | ||
2226 | #define MCF_EPORT_EPPAR_EPPA2_RISING (0x0010) | ||
2227 | #define MCF_EPORT_EPPAR_EPPA2_FALLING (0x0020) | ||
2228 | #define MCF_EPORT_EPPAR_EPPA2_BOTH (0x0030) | ||
2229 | #define MCF_EPORT_EPPAR_EPPA1_LEVEL (0x0000) | ||
2230 | #define MCF_EPORT_EPPAR_EPPA1_RISING (0x0004) | ||
2231 | #define MCF_EPORT_EPPAR_EPPA1_FALLING (0x0008) | ||
2232 | #define MCF_EPORT_EPPAR_EPPA1_BOTH (0x000C) | ||
2233 | |||
2234 | /* Bit definitions and macros for MCF_EPORT_EPDDR */ | ||
2235 | #define MCF_EPORT_EPDDR_EPDD1 (0x02) | ||
2236 | #define MCF_EPORT_EPDDR_EPDD2 (0x04) | ||
2237 | #define MCF_EPORT_EPDDR_EPDD3 (0x08) | ||
2238 | #define MCF_EPORT_EPDDR_EPDD4 (0x10) | ||
2239 | #define MCF_EPORT_EPDDR_EPDD5 (0x20) | ||
2240 | #define MCF_EPORT_EPDDR_EPDD6 (0x40) | ||
2241 | #define MCF_EPORT_EPDDR_EPDD7 (0x80) | ||
2242 | |||
2243 | /* Bit definitions and macros for MCF_EPORT_EPIER */ | ||
2244 | #define MCF_EPORT_EPIER_EPIE1 (0x02) | ||
2245 | #define MCF_EPORT_EPIER_EPIE2 (0x04) | ||
2246 | #define MCF_EPORT_EPIER_EPIE3 (0x08) | ||
2247 | #define MCF_EPORT_EPIER_EPIE4 (0x10) | ||
2248 | #define MCF_EPORT_EPIER_EPIE5 (0x20) | ||
2249 | #define MCF_EPORT_EPIER_EPIE6 (0x40) | ||
2250 | #define MCF_EPORT_EPIER_EPIE7 (0x80) | ||
2251 | |||
2252 | /* Bit definitions and macros for MCF_EPORT_EPDR */ | ||
2253 | #define MCF_EPORT_EPDR_EPD1 (0x02) | ||
2254 | #define MCF_EPORT_EPDR_EPD2 (0x04) | ||
2255 | #define MCF_EPORT_EPDR_EPD3 (0x08) | ||
2256 | #define MCF_EPORT_EPDR_EPD4 (0x10) | ||
2257 | #define MCF_EPORT_EPDR_EPD5 (0x20) | ||
2258 | #define MCF_EPORT_EPDR_EPD6 (0x40) | ||
2259 | #define MCF_EPORT_EPDR_EPD7 (0x80) | ||
2260 | |||
2261 | /* Bit definitions and macros for MCF_EPORT_EPPDR */ | ||
2262 | #define MCF_EPORT_EPPDR_EPPD1 (0x02) | ||
2263 | #define MCF_EPORT_EPPDR_EPPD2 (0x04) | ||
2264 | #define MCF_EPORT_EPPDR_EPPD3 (0x08) | ||
2265 | #define MCF_EPORT_EPPDR_EPPD4 (0x10) | ||
2266 | #define MCF_EPORT_EPPDR_EPPD5 (0x20) | ||
2267 | #define MCF_EPORT_EPPDR_EPPD6 (0x40) | ||
2268 | #define MCF_EPORT_EPPDR_EPPD7 (0x80) | ||
2269 | |||
2270 | /* Bit definitions and macros for MCF_EPORT_EPFR */ | ||
2271 | #define MCF_EPORT_EPFR_EPF1 (0x02) | ||
2272 | #define MCF_EPORT_EPFR_EPF2 (0x04) | ||
2273 | #define MCF_EPORT_EPFR_EPF3 (0x08) | ||
2274 | #define MCF_EPORT_EPFR_EPF4 (0x10) | ||
2275 | #define MCF_EPORT_EPFR_EPF5 (0x20) | ||
2276 | #define MCF_EPORT_EPFR_EPF6 (0x40) | ||
2277 | #define MCF_EPORT_EPFR_EPF7 (0x80) | ||
2278 | |||
2279 | /********************************************************************/ | 1240 | /********************************************************************/ |
2280 | #endif /* m532xsim_h */ | 1241 | #endif /* m532xsim_h */ |
diff --git a/arch/m68k/include/asm/m5407sim.h b/arch/m68k/include/asm/m5407sim.h index 79f58dd6a83d..a7550bc5cd1e 100644 --- a/arch/m68k/include/asm/m5407sim.h +++ b/arch/m68k/include/asm/m5407sim.h | |||
@@ -23,55 +23,55 @@ | |||
23 | /* | 23 | /* |
24 | * Define the 5407 SIM register set addresses. | 24 | * Define the 5407 SIM register set addresses. |
25 | */ | 25 | */ |
26 | #define MCFSIM_RSR 0x00 /* Reset Status reg (r/w) */ | 26 | #define MCFSIM_RSR (MCF_MBAR + 0x00) /* Reset Status */ |
27 | #define MCFSIM_SYPCR 0x01 /* System Protection reg (r/w)*/ | 27 | #define MCFSIM_SYPCR (MCF_MBAR + 0x01) /* System Protection */ |
28 | #define MCFSIM_SWIVR 0x02 /* SW Watchdog intr reg (r/w) */ | 28 | #define MCFSIM_SWIVR (MCF_MBAR + 0x02) /* SW Watchdog intr */ |
29 | #define MCFSIM_SWSR 0x03 /* SW Watchdog service (r/w) */ | 29 | #define MCFSIM_SWSR (MCF_MBAR + 0x03) /* SW Watchdog service*/ |
30 | #define MCFSIM_PAR 0x04 /* Pin Assignment reg (r/w) */ | 30 | #define MCFSIM_PAR (MCF_MBAR + 0x04) /* Pin Assignment */ |
31 | #define MCFSIM_IRQPAR 0x06 /* Interrupt Assignment reg (r/w) */ | 31 | #define MCFSIM_IRQPAR (MCF_MBAR + 0x06) /* Intr Assignment */ |
32 | #define MCFSIM_PLLCR 0x08 /* PLL Control Reg*/ | 32 | #define MCFSIM_PLLCR (MCF_MBAR + 0x08) /* PLL Ctrl */ |
33 | #define MCFSIM_MPARK 0x0C /* BUS Master Control Reg*/ | 33 | #define MCFSIM_MPARK (MCF_MBAR + 0x0C) /* BUS Master Ctrl */ |
34 | #define MCFSIM_IPR 0x40 /* Interrupt Pend reg (r/w) */ | 34 | #define MCFSIM_IPR (MCF_MBAR + 0x40) /* Interrupt Pending */ |
35 | #define MCFSIM_IMR 0x44 /* Interrupt Mask reg (r/w) */ | 35 | #define MCFSIM_IMR (MCF_MBAR + 0x44) /* Interrupt Mask */ |
36 | #define MCFSIM_AVR 0x4b /* Autovector Ctrl reg (r/w) */ | 36 | #define MCFSIM_AVR (MCF_MBAR + 0x4b) /* Autovector Ctrl */ |
37 | #define MCFSIM_ICR0 0x4c /* Intr Ctrl reg 0 (r/w) */ | 37 | #define MCFSIM_ICR0 (MCF_MBAR + 0x4c) /* Intr Ctrl reg 0 */ |
38 | #define MCFSIM_ICR1 0x4d /* Intr Ctrl reg 1 (r/w) */ | 38 | #define MCFSIM_ICR1 (MCF_MBAR + 0x4d) /* Intr Ctrl reg 1 */ |
39 | #define MCFSIM_ICR2 0x4e /* Intr Ctrl reg 2 (r/w) */ | 39 | #define MCFSIM_ICR2 (MCF_MBAR + 0x4e) /* Intr Ctrl reg 2 */ |
40 | #define MCFSIM_ICR3 0x4f /* Intr Ctrl reg 3 (r/w) */ | 40 | #define MCFSIM_ICR3 (MCF_MBAR + 0x4f) /* Intr Ctrl reg 3 */ |
41 | #define MCFSIM_ICR4 0x50 /* Intr Ctrl reg 4 (r/w) */ | 41 | #define MCFSIM_ICR4 (MCF_MBAR + 0x50) /* Intr Ctrl reg 4 */ |
42 | #define MCFSIM_ICR5 0x51 /* Intr Ctrl reg 5 (r/w) */ | 42 | #define MCFSIM_ICR5 (MCF_MBAR + 0x51) /* Intr Ctrl reg 5 */ |
43 | #define MCFSIM_ICR6 0x52 /* Intr Ctrl reg 6 (r/w) */ | 43 | #define MCFSIM_ICR6 (MCF_MBAR + 0x52) /* Intr Ctrl reg 6 */ |
44 | #define MCFSIM_ICR7 0x53 /* Intr Ctrl reg 7 (r/w) */ | 44 | #define MCFSIM_ICR7 (MCF_MBAR + 0x53) /* Intr Ctrl reg 7 */ |
45 | #define MCFSIM_ICR8 0x54 /* Intr Ctrl reg 8 (r/w) */ | 45 | #define MCFSIM_ICR8 (MCF_MBAR + 0x54) /* Intr Ctrl reg 8 */ |
46 | #define MCFSIM_ICR9 0x55 /* Intr Ctrl reg 9 (r/w) */ | 46 | #define MCFSIM_ICR9 (MCF_MBAR + 0x55) /* Intr Ctrl reg 9 */ |
47 | #define MCFSIM_ICR10 0x56 /* Intr Ctrl reg 10 (r/w) */ | 47 | #define MCFSIM_ICR10 (MCF_MBAR + 0x56) /* Intr Ctrl reg 10 */ |
48 | #define MCFSIM_ICR11 0x57 /* Intr Ctrl reg 11 (r/w) */ | 48 | #define MCFSIM_ICR11 (MCF_MBAR + 0x57) /* Intr Ctrl reg 11 */ |
49 | 49 | ||
50 | #define MCFSIM_CSAR0 0x80 /* CS 0 Address 0 reg (r/w) */ | 50 | #define MCFSIM_CSAR0 (MCF_MBAR + 0x80) /* CS 0 Address reg */ |
51 | #define MCFSIM_CSMR0 0x84 /* CS 0 Mask 0 reg (r/w) */ | 51 | #define MCFSIM_CSMR0 (MCF_MBAR + 0x84) /* CS 0 Mask reg */ |
52 | #define MCFSIM_CSCR0 0x8a /* CS 0 Control reg (r/w) */ | 52 | #define MCFSIM_CSCR0 (MCF_MBAR + 0x8a) /* CS 0 Control reg */ |
53 | #define MCFSIM_CSAR1 0x8c /* CS 1 Address reg (r/w) */ | 53 | #define MCFSIM_CSAR1 (MCF_MBAR + 0x8c) /* CS 1 Address reg */ |
54 | #define MCFSIM_CSMR1 0x90 /* CS 1 Mask reg (r/w) */ | 54 | #define MCFSIM_CSMR1 (MCF_MBAR + 0x90) /* CS 1 Mask reg */ |
55 | #define MCFSIM_CSCR1 0x96 /* CS 1 Control reg (r/w) */ | 55 | #define MCFSIM_CSCR1 (MCF_MBAR + 0x96) /* CS 1 Control reg */ |
56 | 56 | ||
57 | #define MCFSIM_CSAR2 0x98 /* CS 2 Address reg (r/w) */ | 57 | #define MCFSIM_CSAR2 (MCF_MBAR + 0x98) /* CS 2 Address reg */ |
58 | #define MCFSIM_CSMR2 0x9c /* CS 2 Mask reg (r/w) */ | 58 | #define MCFSIM_CSMR2 (MCF_MBAR + 0x9c) /* CS 2 Mask reg */ |
59 | #define MCFSIM_CSCR2 0xa2 /* CS 2 Control reg (r/w) */ | 59 | #define MCFSIM_CSCR2 (MCF_MBAR + 0xa2) /* CS 2 Control reg */ |
60 | #define MCFSIM_CSAR3 0xa4 /* CS 3 Address reg (r/w) */ | 60 | #define MCFSIM_CSAR3 (MCF_MBAR + 0xa4) /* CS 3 Address reg */ |
61 | #define MCFSIM_CSMR3 0xa8 /* CS 3 Mask reg (r/w) */ | 61 | #define MCFSIM_CSMR3 (MCF_MBAR + 0xa8) /* CS 3 Mask reg */ |
62 | #define MCFSIM_CSCR3 0xae /* CS 3 Control reg (r/w) */ | 62 | #define MCFSIM_CSCR3 (MCF_MBAR + 0xae) /* CS 3 Control reg */ |
63 | #define MCFSIM_CSAR4 0xb0 /* CS 4 Address reg (r/w) */ | 63 | #define MCFSIM_CSAR4 (MCF_MBAR + 0xb0) /* CS 4 Address reg */ |
64 | #define MCFSIM_CSMR4 0xb4 /* CS 4 Mask reg (r/w) */ | 64 | #define MCFSIM_CSMR4 (MCF_MBAR + 0xb4) /* CS 4 Mask reg */ |
65 | #define MCFSIM_CSCR4 0xba /* CS 4 Control reg (r/w) */ | 65 | #define MCFSIM_CSCR4 (MCF_MBAR + 0xba) /* CS 4 Control reg */ |
66 | #define MCFSIM_CSAR5 0xbc /* CS 5 Address reg (r/w) */ | 66 | #define MCFSIM_CSAR5 (MCF_MBAR + 0xbc) /* CS 5 Address reg */ |
67 | #define MCFSIM_CSMR5 0xc0 /* CS 5 Mask reg (r/w) */ | 67 | #define MCFSIM_CSMR5 (MCF_MBAR + 0xc0) /* CS 5 Mask reg */ |
68 | #define MCFSIM_CSCR5 0xc6 /* CS 5 Control reg (r/w) */ | 68 | #define MCFSIM_CSCR5 (MCF_MBAR + 0xc6) /* CS 5 Control reg */ |
69 | #define MCFSIM_CSAR6 0xc8 /* CS 6 Address reg (r/w) */ | 69 | #define MCFSIM_CSAR6 (MCF_MBAR + 0xc8) /* CS 6 Address reg */ |
70 | #define MCFSIM_CSMR6 0xcc /* CS 6 Mask reg (r/w) */ | 70 | #define MCFSIM_CSMR6 (MCF_MBAR + 0xcc) /* CS 6 Mask reg */ |
71 | #define MCFSIM_CSCR6 0xd2 /* CS 6 Control reg (r/w) */ | 71 | #define MCFSIM_CSCR6 (MCF_MBAR + 0xd2) /* CS 6 Control reg */ |
72 | #define MCFSIM_CSAR7 0xd4 /* CS 7 Address reg (r/w) */ | 72 | #define MCFSIM_CSAR7 (MCF_MBAR + 0xd4) /* CS 7 Address reg */ |
73 | #define MCFSIM_CSMR7 0xd8 /* CS 7 Mask reg (r/w) */ | 73 | #define MCFSIM_CSMR7 (MCF_MBAR + 0xd8) /* CS 7 Mask reg */ |
74 | #define MCFSIM_CSCR7 0xde /* CS 7 Control reg (r/w) */ | 74 | #define MCFSIM_CSCR7 (MCF_MBAR + 0xde) /* CS 7 Control reg */ |
75 | 75 | ||
76 | #define MCFSIM_DCR (MCF_MBAR + 0x100) /* DRAM Control */ | 76 | #define MCFSIM_DCR (MCF_MBAR + 0x100) /* DRAM Control */ |
77 | #define MCFSIM_DACR0 (MCF_MBAR + 0x108) /* DRAM 0 Addr/Ctrl */ | 77 | #define MCFSIM_DACR0 (MCF_MBAR + 0x108) /* DRAM 0 Addr/Ctrl */ |
@@ -102,9 +102,9 @@ | |||
102 | /* | 102 | /* |
103 | * Generic GPIO support | 103 | * Generic GPIO support |
104 | */ | 104 | */ |
105 | #define MCFGPIO_PIN_MAX 16 | 105 | #define MCFGPIO_PIN_MAX 16 |
106 | #define MCFGPIO_IRQ_MAX -1 | 106 | #define MCFGPIO_IRQ_MAX -1 |
107 | #define MCFGPIO_IRQ_VECBASE -1 | 107 | #define MCFGPIO_IRQ_VECBASE -1 |
108 | 108 | ||
109 | /* | 109 | /* |
110 | * Some symbol defines for the above... | 110 | * Some symbol defines for the above... |
@@ -130,9 +130,9 @@ | |||
130 | /* | 130 | /* |
131 | * Defines for the IRQPAR Register | 131 | * Defines for the IRQPAR Register |
132 | */ | 132 | */ |
133 | #define IRQ5_LEVEL4 0x80 | 133 | #define IRQ5_LEVEL4 0x80 |
134 | #define IRQ3_LEVEL6 0x40 | 134 | #define IRQ3_LEVEL6 0x40 |
135 | #define IRQ1_LEVEL2 0x20 | 135 | #define IRQ1_LEVEL2 0x20 |
136 | 136 | ||
137 | /* | 137 | /* |
138 | * Define system peripheral IRQ usage. | 138 | * Define system peripheral IRQ usage. |
diff --git a/arch/m68k/include/asm/m54xxgpt.h b/arch/m68k/include/asm/m54xxgpt.h index df75dd87ae7a..0b69cd1ed0ed 100644 --- a/arch/m68k/include/asm/m54xxgpt.h +++ b/arch/m68k/include/asm/m54xxgpt.h | |||
@@ -16,26 +16,26 @@ | |||
16 | *********************************************************************/ | 16 | *********************************************************************/ |
17 | 17 | ||
18 | /* Register read/write macros */ | 18 | /* Register read/write macros */ |
19 | #define MCF_GPT_GMS0 0x000800 | 19 | #define MCF_GPT_GMS0 (MCF_MBAR + 0x000800) |
20 | #define MCF_GPT_GCIR0 0x000804 | 20 | #define MCF_GPT_GCIR0 (MCF_MBAR + 0x000804) |
21 | #define MCF_GPT_GPWM0 0x000808 | 21 | #define MCF_GPT_GPWM0 (MCF_MBAR + 0x000808) |
22 | #define MCF_GPT_GSR0 0x00080C | 22 | #define MCF_GPT_GSR0 (MCF_MBAR + 0x00080C) |
23 | #define MCF_GPT_GMS1 0x000810 | 23 | #define MCF_GPT_GMS1 (MCF_MBAR + 0x000810) |
24 | #define MCF_GPT_GCIR1 0x000814 | 24 | #define MCF_GPT_GCIR1 (MCF_MBAR + 0x000814) |
25 | #define MCF_GPT_GPWM1 0x000818 | 25 | #define MCF_GPT_GPWM1 (MCF_MBAR + 0x000818) |
26 | #define MCF_GPT_GSR1 0x00081C | 26 | #define MCF_GPT_GSR1 (MCF_MBAR + 0x00081C) |
27 | #define MCF_GPT_GMS2 0x000820 | 27 | #define MCF_GPT_GMS2 (MCF_MBAR + 0x000820) |
28 | #define MCF_GPT_GCIR2 0x000824 | 28 | #define MCF_GPT_GCIR2 (MCF_MBAR + 0x000824) |
29 | #define MCF_GPT_GPWM2 0x000828 | 29 | #define MCF_GPT_GPWM2 (MCF_MBAR + 0x000828) |
30 | #define MCF_GPT_GSR2 0x00082C | 30 | #define MCF_GPT_GSR2 (MCF_MBAR + 0x00082C) |
31 | #define MCF_GPT_GMS3 0x000830 | 31 | #define MCF_GPT_GMS3 (MCF_MBAR + 0x000830) |
32 | #define MCF_GPT_GCIR3 0x000834 | 32 | #define MCF_GPT_GCIR3 (MCF_MBAR + 0x000834) |
33 | #define MCF_GPT_GPWM3 0x000838 | 33 | #define MCF_GPT_GPWM3 (MCF_MBAR + 0x000838) |
34 | #define MCF_GPT_GSR3 0x00083C | 34 | #define MCF_GPT_GSR3 (MCF_MBAR + 0x00083C) |
35 | #define MCF_GPT_GMS(x) (0x000800+((x)*0x010)) | 35 | #define MCF_GPT_GMS(x) (MCF_MBAR + 0x000800 + ((x) * 0x010)) |
36 | #define MCF_GPT_GCIR(x) (0x000804+((x)*0x010)) | 36 | #define MCF_GPT_GCIR(x) (MCF_MBAR + 0x000804 + ((x) * 0x010)) |
37 | #define MCF_GPT_GPWM(x) (0x000808+((x)*0x010)) | 37 | #define MCF_GPT_GPWM(x) (MCF_MBAR + 0x000808 + ((x) * 0x010)) |
38 | #define MCF_GPT_GSR(x) (0x00080C+((x)*0x010)) | 38 | #define MCF_GPT_GSR(x) (MCF_MBAR + 0x00080C + ((x) * 0x010)) |
39 | 39 | ||
40 | /* Bit definitions and macros for MCF_GPT_GMS */ | 40 | /* Bit definitions and macros for MCF_GPT_GMS */ |
41 | #define MCF_GPT_GMS_TMS(x) (((x)&0x00000007)<<0) | 41 | #define MCF_GPT_GMS_TMS(x) (((x)&0x00000007)<<0) |
diff --git a/arch/m68k/include/asm/m54xxsim.h b/arch/m68k/include/asm/m54xxsim.h index d3c5e0dbdadf..d3bd83887429 100644 --- a/arch/m68k/include/asm/m54xxsim.h +++ b/arch/m68k/include/asm/m54xxsim.h | |||
@@ -47,6 +47,12 @@ | |||
47 | #define MCF_IRQ_UART3 (MCFINT_VECBASE + 32) | 47 | #define MCF_IRQ_UART3 (MCFINT_VECBASE + 32) |
48 | 48 | ||
49 | /* | 49 | /* |
50 | * Slice Timer support. | ||
51 | */ | ||
52 | #define MCFSLT_TIMER0 (MCF_MBAR + 0x900) /* Base addr TIMER0 */ | ||
53 | #define MCFSLT_TIMER1 (MCF_MBAR + 0x910) /* Base addr TIMER1 */ | ||
54 | |||
55 | /* | ||
50 | * Generic GPIO support | 56 | * Generic GPIO support |
51 | */ | 57 | */ |
52 | #define MCFGPIO_PIN_MAX 0 /* I am too lazy to count */ | 58 | #define MCFGPIO_PIN_MAX 0 /* I am too lazy to count */ |
@@ -64,15 +70,25 @@ | |||
64 | #define MCFEPORT_EPFR (MCF_MBAR + 0xf0c) /* Flags */ | 70 | #define MCFEPORT_EPFR (MCF_MBAR + 0xf0c) /* Flags */ |
65 | 71 | ||
66 | /* | 72 | /* |
67 | * Some PSC related definitions | 73 | * Pin Assignment register definitions |
68 | */ | 74 | */ |
69 | #define MCF_PAR_PSC(x) (0x000A4F-((x)&0x3)) | 75 | #define MCFGPIO_PAR_FBCTL (MCF_MBAR + 0xA40) |
76 | #define MCFGPIO_PAR_FBCS (MCF_MBAR + 0xA42) | ||
77 | #define MCFGPIO_PAR_DMA (MCF_MBAR + 0xA43) | ||
78 | #define MCFGPIO_PAR_FECI2CIRQ (MCF_MBAR + 0xA44) | ||
79 | #define MCFGPIO_PAR_PCIBG (MCF_MBAR + 0xA48) /* PCI bus grant */ | ||
80 | #define MCFGPIO_PAR_PCIBR (MCF_MBAR + 0xA4A) /* PCI */ | ||
81 | #define MCFGPIO_PAR_PSC0 (MCF_MBAR + 0xA4F) | ||
82 | #define MCFGPIO_PAR_PSC1 (MCF_MBAR + 0xA4E) | ||
83 | #define MCFGPIO_PAR_PSC2 (MCF_MBAR + 0xA4D) | ||
84 | #define MCFGPIO_PAR_PSC3 (MCF_MBAR + 0xA4C) | ||
85 | #define MCFGPIO_PAR_DSPI (MCF_MBAR + 0xA50) | ||
86 | #define MCFGPIO_PAR_TIMER (MCF_MBAR + 0xA52) | ||
87 | |||
70 | #define MCF_PAR_SDA (0x0008) | 88 | #define MCF_PAR_SDA (0x0008) |
71 | #define MCF_PAR_SCL (0x0004) | 89 | #define MCF_PAR_SCL (0x0004) |
72 | #define MCF_PAR_PSC_TXD (0x04) | 90 | #define MCF_PAR_PSC_TXD (0x04) |
73 | #define MCF_PAR_PSC_RXD (0x08) | 91 | #define MCF_PAR_PSC_RXD (0x08) |
74 | #define MCF_PAR_PSC_RTS(x) (((x)&0x03)<<4) | ||
75 | #define MCF_PAR_PSC_CTS(x) (((x)&0x03)<<6) | ||
76 | #define MCF_PAR_PSC_CTS_GPIO (0x00) | 92 | #define MCF_PAR_PSC_CTS_GPIO (0x00) |
77 | #define MCF_PAR_PSC_CTS_BCLK (0x80) | 93 | #define MCF_PAR_PSC_CTS_BCLK (0x80) |
78 | #define MCF_PAR_PSC_CTS_CTS (0xC0) | 94 | #define MCF_PAR_PSC_CTS_CTS (0xC0) |
@@ -81,7 +97,4 @@ | |||
81 | #define MCF_PAR_PSC_RTS_RTS (0x30) | 97 | #define MCF_PAR_PSC_RTS_RTS (0x30) |
82 | #define MCF_PAR_PSC_CANRX (0x40) | 98 | #define MCF_PAR_PSC_CANRX (0x40) |
83 | 99 | ||
84 | #define MCF_PAR_PCIBG (CONFIG_MBAR + 0xa48) /* PCI bus grant */ | ||
85 | #define MCF_PAR_PCIBR (CONFIG_MBAR + 0xa4a) /* PCI */ | ||
86 | |||
87 | #endif /* m54xxsim_h */ | 100 | #endif /* m54xxsim_h */ |
diff --git a/arch/m68k/include/asm/mcfslt.h b/arch/m68k/include/asm/mcfslt.h index d0d0ecba5333..c2314b6f8caa 100644 --- a/arch/m68k/include/asm/mcfslt.h +++ b/arch/m68k/include/asm/mcfslt.h | |||
@@ -13,13 +13,6 @@ | |||
13 | /****************************************************************************/ | 13 | /****************************************************************************/ |
14 | 14 | ||
15 | /* | 15 | /* |
16 | * Get address specific defines for the 547x. | ||
17 | */ | ||
18 | #define MCFSLT_TIMER0 0x900 /* Base address of TIMER0 */ | ||
19 | #define MCFSLT_TIMER1 0x910 /* Base address of TIMER1 */ | ||
20 | |||
21 | |||
22 | /* | ||
23 | * Define the SLT timer register set addresses. | 16 | * Define the SLT timer register set addresses. |
24 | */ | 17 | */ |
25 | #define MCFSLT_STCNT 0x00 /* Terminal count */ | 18 | #define MCFSLT_STCNT 0x00 /* Terminal count */ |
diff --git a/arch/m68k/include/asm/nettel.h b/arch/m68k/include/asm/nettel.h index 4dec2d9fb994..2a7a7667d807 100644 --- a/arch/m68k/include/asm/nettel.h +++ b/arch/m68k/include/asm/nettel.h | |||
@@ -21,6 +21,7 @@ | |||
21 | #ifdef CONFIG_COLDFIRE | 21 | #ifdef CONFIG_COLDFIRE |
22 | #include <asm/coldfire.h> | 22 | #include <asm/coldfire.h> |
23 | #include <asm/mcfsim.h> | 23 | #include <asm/mcfsim.h> |
24 | #include <asm/io.h> | ||
24 | #endif | 25 | #endif |
25 | 26 | ||
26 | /*---------------------------------------------------------------------------*/ | 27 | /*---------------------------------------------------------------------------*/ |
@@ -86,16 +87,12 @@ static __inline__ void mcf_setppdata(unsigned int mask, unsigned int bits) | |||
86 | */ | 87 | */ |
87 | static __inline__ unsigned int mcf_getppdata(void) | 88 | static __inline__ unsigned int mcf_getppdata(void) |
88 | { | 89 | { |
89 | volatile unsigned short *pp; | 90 | return readw(MCFSIM_PBDAT); |
90 | pp = (volatile unsigned short *) (MCF_MBAR + MCFSIM_PBDAT); | ||
91 | return((unsigned int) *pp); | ||
92 | } | 91 | } |
93 | 92 | ||
94 | static __inline__ void mcf_setppdata(unsigned int mask, unsigned int bits) | 93 | static __inline__ void mcf_setppdata(unsigned int mask, unsigned int bits) |
95 | { | 94 | { |
96 | volatile unsigned short *pp; | 95 | write((readw(MCFSIM_PBDAT) & ~mask) | bits, MCFSIM_PBDAT); |
97 | pp = (volatile unsigned short *) (MCF_MBAR + MCFSIM_PBDAT); | ||
98 | *pp = (*pp & ~mask) | bits; | ||
99 | } | 96 | } |
100 | #endif | 97 | #endif |
101 | 98 | ||