diff options
author | Kishon Vijay Abraham I <kishon@ti.com> | 2014-07-14 06:42:20 -0400 |
---|---|---|
committer | Tony Lindgren <tony@atomide.com> | 2014-07-15 03:16:12 -0400 |
commit | 00b0af5b68fc8bde724f7d491099179253bc4da8 (patch) | |
tree | 3aee1757bcc197cd3e83c7a5dfb28a2892165039 | |
parent | b700f42c863e17569ca4d864e369210d9ff00b8a (diff) |
ARM: dts: dra7xx-clocks: Add missing clocks for second PCIe PHY instance
Added missing clocks used by second instance of PCIe PHY.
The documention for this nodes can be found @ ../bindings/clock/ti/gate.txt.
Cc: Rajendra Nayak <rnayak@ti.com>
Cc: Tero Kristo <t-kristo@ti.com>
Cc: Paul Walmsley <paul@pwsan.com>
Cc: Tony Lindgren <tony@atomide.com>
Cc: Rob Herring <robh+dt@kernel.org>
Cc: Pawel Moll <pawel.moll@arm.com>
Cc: Mark Rutland <mark.rutland@arm.com>
Cc: Kumar Gala <galak@codeaurora.org>
Signed-off-by: Kishon Vijay Abraham I <kishon@ti.com>
Signed-off-by: Tony Lindgren <tony@atomide.com>
-rw-r--r-- | arch/arm/boot/dts/dra7xx-clocks.dtsi | 24 |
1 files changed, 24 insertions, 0 deletions
diff --git a/arch/arm/boot/dts/dra7xx-clocks.dtsi b/arch/arm/boot/dts/dra7xx-clocks.dtsi index fe5db55aeede..b48f18b234b3 100644 --- a/arch/arm/boot/dts/dra7xx-clocks.dtsi +++ b/arch/arm/boot/dts/dra7xx-clocks.dtsi | |||
@@ -1173,6 +1173,14 @@ | |||
1173 | ti,bit-shift = <8>; | 1173 | ti,bit-shift = <8>; |
1174 | }; | 1174 | }; |
1175 | 1175 | ||
1176 | optfclk_pciephy2_32khz: optfclk_pciephy2_32khz@4a0093b8 { | ||
1177 | compatible = "ti,gate-clock"; | ||
1178 | clocks = <&sys_32k_ck>; | ||
1179 | #clock-cells = <0>; | ||
1180 | reg = <0x13b8>; | ||
1181 | ti,bit-shift = <8>; | ||
1182 | }; | ||
1183 | |||
1176 | optfclk_pciephy_div: optfclk_pciephy_div@4a00821c { | 1184 | optfclk_pciephy_div: optfclk_pciephy_div@4a00821c { |
1177 | compatible = "ti,divider-clock"; | 1185 | compatible = "ti,divider-clock"; |
1178 | clocks = <&apll_pcie_ck>; | 1186 | clocks = <&apll_pcie_ck>; |
@@ -1191,6 +1199,14 @@ | |||
1191 | ti,bit-shift = <9>; | 1199 | ti,bit-shift = <9>; |
1192 | }; | 1200 | }; |
1193 | 1201 | ||
1202 | optfclk_pciephy2_clk: optfclk_pciephy2_clk@4a0093b8 { | ||
1203 | compatible = "ti,gate-clock"; | ||
1204 | clocks = <&apll_pcie_ck>; | ||
1205 | #clock-cells = <0>; | ||
1206 | reg = <0x13b8>; | ||
1207 | ti,bit-shift = <9>; | ||
1208 | }; | ||
1209 | |||
1194 | optfclk_pciephy1_div_clk: optfclk_pciephy1_div_clk@4a0093b0 { | 1210 | optfclk_pciephy1_div_clk: optfclk_pciephy1_div_clk@4a0093b0 { |
1195 | compatible = "ti,gate-clock"; | 1211 | compatible = "ti,gate-clock"; |
1196 | clocks = <&optfclk_pciephy_div>; | 1212 | clocks = <&optfclk_pciephy_div>; |
@@ -1199,6 +1215,14 @@ | |||
1199 | ti,bit-shift = <10>; | 1215 | ti,bit-shift = <10>; |
1200 | }; | 1216 | }; |
1201 | 1217 | ||
1218 | optfclk_pciephy2_div_clk: optfclk_pciephy2_div_clk@4a0093b8 { | ||
1219 | compatible = "ti,gate-clock"; | ||
1220 | clocks = <&optfclk_pciephy_div>; | ||
1221 | #clock-cells = <0>; | ||
1222 | reg = <0x13b8>; | ||
1223 | ti,bit-shift = <10>; | ||
1224 | }; | ||
1225 | |||
1202 | apll_pcie_clkvcoldo: apll_pcie_clkvcoldo { | 1226 | apll_pcie_clkvcoldo: apll_pcie_clkvcoldo { |
1203 | #clock-cells = <0>; | 1227 | #clock-cells = <0>; |
1204 | compatible = "fixed-factor-clock"; | 1228 | compatible = "fixed-factor-clock"; |