summaryrefslogtreecommitdiffstats
path: root/drivers/gpu/nvgpu/gp10b
diff options
context:
space:
mode:
authorSrirangan <smadhavan@nvidia.com>2018-08-02 05:47:55 -0400
committermobile promotions <svcmobile_promotions@nvidia.com>2018-08-10 01:28:15 -0400
commit6b26d233499f9d447f06e8e72c72ed6728762e37 (patch)
treed983b078e372165b44e51d119e9b4b61ac9bbc1c /drivers/gpu/nvgpu/gp10b
parent9c13b30a465ed94f1e3547dc439462c3ea496eb8 (diff)
gpu: nvgpu: Fix MISRA 15.6 violations
MISRA Rule-15.6 requires that all loop bodies must be enclosed in braces including single statement loop bodies. This patch fix the MISRA violations due to single statement loop bodies without braces by adding them. JIRA NVGPU-989 Change-Id: If79f56f92b94d0114477b66a6f654ac16ee8ea27 Signed-off-by: Srirangan <smadhavan@nvidia.com> Reviewed-on: https://git-master.nvidia.com/r/1791194 Reviewed-by: Adeel Raza <araza@nvidia.com> GVS: Gerrit_Virtual_Submit Reviewed-by: Alex Waterman <alexw@nvidia.com> Reviewed-by: mobile promotions <svcmobile_promotions@nvidia.com> Tested-by: mobile promotions <svcmobile_promotions@nvidia.com>
Diffstat (limited to 'drivers/gpu/nvgpu/gp10b')
-rw-r--r--drivers/gpu/nvgpu/gp10b/gr_gp10b.c3
-rw-r--r--drivers/gpu/nvgpu/gp10b/mm_gp10b.c3
2 files changed, 4 insertions, 2 deletions
diff --git a/drivers/gpu/nvgpu/gp10b/gr_gp10b.c b/drivers/gpu/nvgpu/gp10b/gr_gp10b.c
index 7792728c..5a22af80 100644
--- a/drivers/gpu/nvgpu/gp10b/gr_gp10b.c
+++ b/drivers/gpu/nvgpu/gp10b/gr_gp10b.c
@@ -1572,8 +1572,9 @@ int gr_gp10b_load_smid_config(struct gk20a *g)
1572 gk20a_writel(g, gr_cwd_gpc_tpc_id_r(i), reg); 1572 gk20a_writel(g, gr_cwd_gpc_tpc_id_r(i), reg);
1573 } 1573 }
1574 1574
1575 for (i = 0; i < gr_cwd_sm_id__size_1_v(); i++) 1575 for (i = 0; i < gr_cwd_sm_id__size_1_v(); i++) {
1576 gk20a_writel(g, gr_cwd_sm_id_r(i), tpc_sm_id[i]); 1576 gk20a_writel(g, gr_cwd_sm_id_r(i), tpc_sm_id[i]);
1577 }
1577 1578
1578 nvgpu_kfree(g, tpc_sm_id); 1579 nvgpu_kfree(g, tpc_sm_id);
1579 1580
diff --git a/drivers/gpu/nvgpu/gp10b/mm_gp10b.c b/drivers/gpu/nvgpu/gp10b/mm_gp10b.c
index a0e08437..7036ca15 100644
--- a/drivers/gpu/nvgpu/gp10b/mm_gp10b.c
+++ b/drivers/gpu/nvgpu/gp10b/mm_gp10b.c
@@ -286,8 +286,9 @@ static enum gmmu_pgsz_gk20a gp10b_get_pde0_pgsz(struct gk20a *g,
286 if (!pd->mem) 286 if (!pd->mem)
287 return pgsz; 287 return pgsz;
288 288
289 for (i = 0; i < GP10B_PDE0_ENTRY_SIZE >> 2; i++) 289 for (i = 0; i < GP10B_PDE0_ENTRY_SIZE >> 2; i++) {
290 pde_v[i] = nvgpu_mem_rd32(g, pd->mem, pde_offset + i); 290 pde_v[i] = nvgpu_mem_rd32(g, pd->mem, pde_offset + i);
291 }
291 292
292 /* 293 /*
293 * Check if the aperture AND address are set 294 * Check if the aperture AND address are set