aboutsummaryrefslogtreecommitdiffstats
path: root/drivers/clk/clk-vt8500.c
Commit message (Expand)AuthorAge
* Merge tag 'clk-for-linus-3.11' of git://git.linaro.org/people/mturquette/linuxLinus Torvalds2013-07-03
|\
| * clk: vt8500: Remove unnecessary divisor adjustment in vtwm_dclk_set_rate()Tony Prisk2013-05-29
| * clk: vt8500: Add support for clocks on the WM8850 SoCsTony Prisk2013-05-29
* | clk: vt8500: Fix unbalanced spinlock in vt8500_dclk_set_rate()Tony Prisk2013-05-29
|/
* Merge tag 'clk-for-linus-3.10' of git://git.linaro.org/people/mturquette/linuxLinus Torvalds2013-04-29
|\
| * clk: vt8500: Missing breaks in vtwm_pll_round_rate/_set_rate.Tony Prisk2013-04-14
* | clk: vt8500: Fix "fix device clock divisor calculations"Arnd Bergmann2013-03-14
|/
* clk: vt8500: Use common of_clk_init() functionPrashant Gaikwad2013-01-24
* clk: vt8500: Add support for WM8750/WM8850 PLL clocksTony Prisk2013-01-15
* clk: vt8500: Fix division-by-0 when requested rate=0Tony Prisk2013-01-15
* clk: vt8500: Fix device clock divisor calculationsTony Prisk2013-01-15
* clk: vt8500: Fix error in PLL calculations on non-exact match.Tony Prisk2013-01-15
* CLK: vt8500: Fix SDMMC clk special casesTony Prisk2012-11-09
* arm: vt8500: clk: Add Common Clock Framework supportTony Prisk2012-09-21