diff options
Diffstat (limited to 'include')
| -rw-r--r-- | include/dt-bindings/clock/qcom,gcc-msm8660.h | 276 | ||||
| -rw-r--r-- | include/dt-bindings/reset/qcom,gcc-msm8660.h | 134 |
2 files changed, 410 insertions, 0 deletions
diff --git a/include/dt-bindings/clock/qcom,gcc-msm8660.h b/include/dt-bindings/clock/qcom,gcc-msm8660.h new file mode 100644 index 000000000000..67665f6813dd --- /dev/null +++ b/include/dt-bindings/clock/qcom,gcc-msm8660.h | |||
| @@ -0,0 +1,276 @@ | |||
| 1 | /* | ||
| 2 | * Copyright (c) 2013, The Linux Foundation. All rights reserved. | ||
| 3 | * | ||
| 4 | * This software is licensed under the terms of the GNU General Public | ||
| 5 | * License version 2, as published by the Free Software Foundation, and | ||
| 6 | * may be copied, distributed, and modified under those terms. | ||
| 7 | * | ||
| 8 | * This program is distributed in the hope that it will be useful, | ||
| 9 | * but WITHOUT ANY WARRANTY; without even the implied warranty of | ||
| 10 | * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the | ||
| 11 | * GNU General Public License for more details. | ||
| 12 | */ | ||
| 13 | |||
| 14 | #ifndef _DT_BINDINGS_CLK_MSM_GCC_8660_H | ||
| 15 | #define _DT_BINDINGS_CLK_MSM_GCC_8660_H | ||
| 16 | |||
| 17 | #define AFAB_CLK_SRC 0 | ||
| 18 | #define AFAB_CORE_CLK 1 | ||
| 19 | #define SCSS_A_CLK 2 | ||
| 20 | #define SCSS_H_CLK 3 | ||
| 21 | #define SCSS_XO_SRC_CLK 4 | ||
| 22 | #define AFAB_EBI1_CH0_A_CLK 5 | ||
| 23 | #define AFAB_EBI1_CH1_A_CLK 6 | ||
| 24 | #define AFAB_AXI_S0_FCLK 7 | ||
| 25 | #define AFAB_AXI_S1_FCLK 8 | ||
| 26 | #define AFAB_AXI_S2_FCLK 9 | ||
| 27 | #define AFAB_AXI_S3_FCLK 10 | ||
| 28 | #define AFAB_AXI_S4_FCLK 11 | ||
| 29 | #define SFAB_CORE_CLK 12 | ||
| 30 | #define SFAB_AXI_S0_FCLK 13 | ||
| 31 | #define SFAB_AXI_S1_FCLK 14 | ||
| 32 | #define SFAB_AXI_S2_FCLK 15 | ||
| 33 | #define SFAB_AXI_S3_FCLK 16 | ||
| 34 | #define SFAB_AXI_S4_FCLK 17 | ||
| 35 | #define SFAB_AHB_S0_FCLK 18 | ||
| 36 | #define SFAB_AHB_S1_FCLK 19 | ||
| 37 | #define SFAB_AHB_S2_FCLK 20 | ||
| 38 | #define SFAB_AHB_S3_FCLK 21 | ||
| 39 | #define SFAB_AHB_S4_FCLK 22 | ||
| 40 | #define SFAB_AHB_S5_FCLK 23 | ||
| 41 | #define SFAB_AHB_S6_FCLK 24 | ||
| 42 | #define SFAB_ADM0_M0_A_CLK 25 | ||
| 43 | #define SFAB_ADM0_M1_A_CLK 26 | ||
| 44 | #define SFAB_ADM0_M2_A_CLK 27 | ||
| 45 | #define ADM0_CLK 28 | ||
| 46 | #define ADM0_PBUS_CLK 29 | ||
| 47 | #define SFAB_ADM1_M0_A_CLK 30 | ||
| 48 | #define SFAB_ADM1_M1_A_CLK 31 | ||
| 49 | #define SFAB_ADM1_M2_A_CLK 32 | ||
| 50 | #define MMFAB_ADM1_M3_A_CLK 33 | ||
| 51 | #define ADM1_CLK 34 | ||
| 52 | #define ADM1_PBUS_CLK 35 | ||
| 53 | #define IMEM0_A_CLK 36 | ||
| 54 | #define MAHB0_CLK 37 | ||
| 55 | #define SFAB_LPASS_Q6_A_CLK 38 | ||
| 56 | #define SFAB_AFAB_M_A_CLK 39 | ||
| 57 | #define AFAB_SFAB_M0_A_CLK 40 | ||
| 58 | #define AFAB_SFAB_M1_A_CLK 41 | ||
| 59 | #define DFAB_CLK_SRC 42 | ||
| 60 | #define DFAB_CLK 43 | ||
| 61 | #define DFAB_CORE_CLK 44 | ||
| 62 | #define SFAB_DFAB_M_A_CLK 45 | ||
| 63 | #define DFAB_SFAB_M_A_CLK 46 | ||
| 64 | #define DFAB_SWAY0_H_CLK 47 | ||
| 65 | #define DFAB_SWAY1_H_CLK 48 | ||
| 66 | #define DFAB_ARB0_H_CLK 49 | ||
| 67 | #define DFAB_ARB1_H_CLK 50 | ||
| 68 | #define PPSS_H_CLK 51 | ||
| 69 | #define PPSS_PROC_CLK 52 | ||
| 70 | #define PPSS_TIMER0_CLK 53 | ||
| 71 | #define PPSS_TIMER1_CLK 54 | ||
| 72 | #define PMEM_A_CLK 55 | ||
| 73 | #define DMA_BAM_H_CLK 56 | ||
| 74 | #define SIC_H_CLK 57 | ||
| 75 | #define SPS_TIC_H_CLK 58 | ||
| 76 | #define SLIMBUS_H_CLK 59 | ||
| 77 | #define SLIMBUS_XO_SRC_CLK 60 | ||
| 78 | #define CFPB_2X_CLK_SRC 61 | ||
| 79 | #define CFPB_CLK 62 | ||
| 80 | #define CFPB0_H_CLK 63 | ||
| 81 | #define CFPB1_H_CLK 64 | ||
| 82 | #define CFPB2_H_CLK 65 | ||
| 83 | #define EBI2_2X_CLK 66 | ||
| 84 | #define EBI2_CLK 67 | ||
| 85 | #define SFAB_CFPB_M_H_CLK 68 | ||
| 86 | #define CFPB_MASTER_H_CLK 69 | ||
| 87 | #define SFAB_CFPB_S_HCLK 70 | ||
| 88 | #define CFPB_SPLITTER_H_CLK 71 | ||
| 89 | #define TSIF_H_CLK 72 | ||
| 90 | #define TSIF_INACTIVITY_TIMERS_CLK 73 | ||
| 91 | #define TSIF_REF_SRC 74 | ||
| 92 | #define TSIF_REF_CLK 75 | ||
| 93 | #define CE1_H_CLK 76 | ||
| 94 | #define CE2_H_CLK 77 | ||
| 95 | #define SFPB_H_CLK_SRC 78 | ||
| 96 | #define SFPB_H_CLK 79 | ||
| 97 | #define SFAB_SFPB_M_H_CLK 80 | ||
| 98 | #define SFAB_SFPB_S_H_CLK 81 | ||
| 99 | #define RPM_PROC_CLK 82 | ||
| 100 | #define RPM_BUS_H_CLK 83 | ||
| 101 | #define RPM_SLEEP_CLK 84 | ||
| 102 | #define RPM_TIMER_CLK 85 | ||
| 103 | #define MODEM_AHB1_H_CLK 86 | ||
| 104 | #define MODEM_AHB2_H_CLK 87 | ||
| 105 | #define RPM_MSG_RAM_H_CLK 88 | ||
| 106 | #define SC_H_CLK 89 | ||
| 107 | #define SC_A_CLK 90 | ||
| 108 | #define PMIC_ARB0_H_CLK 91 | ||
| 109 | #define PMIC_ARB1_H_CLK 92 | ||
| 110 | #define PMIC_SSBI2_SRC 93 | ||
| 111 | #define PMIC_SSBI2_CLK 94 | ||
| 112 | #define SDC1_H_CLK 95 | ||
| 113 | #define SDC2_H_CLK 96 | ||
| 114 | #define SDC3_H_CLK 97 | ||
| 115 | #define SDC4_H_CLK 98 | ||
| 116 | #define SDC5_H_CLK 99 | ||
| 117 | #define SDC1_SRC 100 | ||
| 118 | #define SDC2_SRC 101 | ||
| 119 | #define SDC3_SRC 102 | ||
| 120 | #define SDC4_SRC 103 | ||
| 121 | #define SDC5_SRC 104 | ||
| 122 | #define SDC1_CLK 105 | ||
| 123 | #define SDC2_CLK 106 | ||
| 124 | #define SDC3_CLK 107 | ||
| 125 | #define SDC4_CLK 108 | ||
| 126 | #define SDC5_CLK 109 | ||
| 127 | #define USB_HS1_H_CLK 110 | ||
| 128 | #define USB_HS1_XCVR_SRC 111 | ||
| 129 | #define USB_HS1_XCVR_CLK 112 | ||
| 130 | #define USB_HS2_H_CLK 113 | ||
| 131 | #define USB_HS2_XCVR_SRC 114 | ||
| 132 | #define USB_HS2_XCVR_CLK 115 | ||
| 133 | #define USB_FS1_H_CLK 116 | ||
| 134 | #define USB_FS1_XCVR_FS_SRC 117 | ||
| 135 | #define USB_FS1_XCVR_FS_CLK 118 | ||
| 136 | #define USB_FS1_SYSTEM_CLK 119 | ||
| 137 | #define USB_FS2_H_CLK 120 | ||
| 138 | #define USB_FS2_XCVR_FS_SRC 121 | ||
| 139 | #define USB_FS2_XCVR_FS_CLK 122 | ||
| 140 | #define USB_FS2_SYSTEM_CLK 123 | ||
| 141 | #define GSBI_COMMON_SIM_SRC 124 | ||
| 142 | #define GSBI1_H_CLK 125 | ||
| 143 | #define GSBI2_H_CLK 126 | ||
| 144 | #define GSBI3_H_CLK 127 | ||
| 145 | #define GSBI4_H_CLK 128 | ||
| 146 | #define GSBI5_H_CLK 129 | ||
| 147 | #define GSBI6_H_CLK 130 | ||
| 148 | #define GSBI7_H_CLK 131 | ||
| 149 | #define GSBI8_H_CLK 132 | ||
| 150 | #define GSBI9_H_CLK 133 | ||
| 151 | #define GSBI10_H_CLK 134 | ||
| 152 | #define GSBI11_H_CLK 135 | ||
| 153 | #define GSBI12_H_CLK 136 | ||
| 154 | #define GSBI1_UART_SRC 137 | ||
| 155 | #define GSBI1_UART_CLK 138 | ||
| 156 | #define GSBI2_UART_SRC 139 | ||
| 157 | #define GSBI2_UART_CLK 140 | ||
| 158 | #define GSBI3_UART_SRC 141 | ||
| 159 | #define GSBI3_UART_CLK 142 | ||
| 160 | #define GSBI4_UART_SRC 143 | ||
| 161 | #define GSBI4_UART_CLK 144 | ||
| 162 | #define GSBI5_UART_SRC 145 | ||
| 163 | #define GSBI5_UART_CLK 146 | ||
| 164 | #define GSBI6_UART_SRC 147 | ||
| 165 | #define GSBI6_UART_CLK 148 | ||
| 166 | #define GSBI7_UART_SRC 149 | ||
| 167 | #define GSBI7_UART_CLK 150 | ||
| 168 | #define GSBI8_UART_SRC 151 | ||
| 169 | #define GSBI8_UART_CLK 152 | ||
| 170 | #define GSBI9_UART_SRC 153 | ||
| 171 | #define GSBI9_UART_CLK 154 | ||
| 172 | #define GSBI10_UART_SRC 155 | ||
| 173 | #define GSBI10_UART_CLK 156 | ||
| 174 | #define GSBI11_UART_SRC 157 | ||
| 175 | #define GSBI11_UART_CLK 158 | ||
| 176 | #define GSBI12_UART_SRC 159 | ||
| 177 | #define GSBI12_UART_CLK 160 | ||
| 178 | #define GSBI1_QUP_SRC 161 | ||
| 179 | #define GSBI1_QUP_CLK 162 | ||
| 180 | #define GSBI2_QUP_SRC 163 | ||
| 181 | #define GSBI2_QUP_CLK 164 | ||
| 182 | #define GSBI3_QUP_SRC 165 | ||
| 183 | #define GSBI3_QUP_CLK 166 | ||
| 184 | #define GSBI4_QUP_SRC 167 | ||
| 185 | #define GSBI4_QUP_CLK 168 | ||
| 186 | #define GSBI5_QUP_SRC 169 | ||
| 187 | #define GSBI5_QUP_CLK 170 | ||
| 188 | #define GSBI6_QUP_SRC 171 | ||
| 189 | #define GSBI6_QUP_CLK 172 | ||
| 190 | #define GSBI7_QUP_SRC 173 | ||
| 191 | #define GSBI7_QUP_CLK 174 | ||
| 192 | #define GSBI8_QUP_SRC 175 | ||
| 193 | #define GSBI8_QUP_CLK 176 | ||
| 194 | #define GSBI9_QUP_SRC 177 | ||
| 195 | #define GSBI9_QUP_CLK 178 | ||
| 196 | #define GSBI10_QUP_SRC 179 | ||
| 197 | #define GSBI10_QUP_CLK 180 | ||
| 198 | #define GSBI11_QUP_SRC 181 | ||
| 199 | #define GSBI11_QUP_CLK 182 | ||
| 200 | #define GSBI12_QUP_SRC 183 | ||
| 201 | #define GSBI12_QUP_CLK 184 | ||
| 202 | #define GSBI1_SIM_CLK 185 | ||
| 203 | #define GSBI2_SIM_CLK 186 | ||
| 204 | #define GSBI3_SIM_CLK 187 | ||
| 205 | #define GSBI4_SIM_CLK 188 | ||
| 206 | #define GSBI5_SIM_CLK 189 | ||
| 207 | #define GSBI6_SIM_CLK 190 | ||
| 208 | #define GSBI7_SIM_CLK 191 | ||
| 209 | #define GSBI8_SIM_CLK 192 | ||
| 210 | #define GSBI9_SIM_CLK 193 | ||
| 211 | #define GSBI10_SIM_CLK 194 | ||
| 212 | #define GSBI11_SIM_CLK 195 | ||
| 213 | #define GSBI12_SIM_CLK 196 | ||
| 214 | #define SPDM_CFG_H_CLK 197 | ||
| 215 | #define SPDM_MSTR_H_CLK 198 | ||
| 216 | #define SPDM_FF_CLK_SRC 199 | ||
| 217 | #define SPDM_FF_CLK 200 | ||
| 218 | #define SEC_CTRL_CLK 201 | ||
| 219 | #define SEC_CTRL_ACC_CLK_SRC 202 | ||
| 220 | #define SEC_CTRL_ACC_CLK 203 | ||
| 221 | #define TLMM_H_CLK 204 | ||
| 222 | #define TLMM_CLK 205 | ||
| 223 | #define MARM_CLK_SRC 206 | ||
| 224 | #define MARM_CLK 207 | ||
| 225 | #define MAHB1_SRC 208 | ||
| 226 | #define MAHB1_CLK 209 | ||
| 227 | #define SFAB_MSS_S_H_CLK 210 | ||
| 228 | #define MAHB2_SRC 211 | ||
| 229 | #define MAHB2_CLK 212 | ||
| 230 | #define MSS_MODEM_CLK_SRC 213 | ||
| 231 | #define MSS_MODEM_CXO_CLK 214 | ||
| 232 | #define MSS_SLP_CLK 215 | ||
| 233 | #define MSS_SYS_REF_CLK 216 | ||
| 234 | #define TSSC_CLK_SRC 217 | ||
| 235 | #define TSSC_CLK 218 | ||
| 236 | #define PDM_SRC 219 | ||
| 237 | #define PDM_CLK 220 | ||
| 238 | #define GP0_SRC 221 | ||
| 239 | #define GP0_CLK 222 | ||
| 240 | #define GP1_SRC 223 | ||
| 241 | #define GP1_CLK 224 | ||
| 242 | #define GP2_SRC 225 | ||
| 243 | #define GP2_CLK 226 | ||
| 244 | #define PMEM_CLK 227 | ||
| 245 | #define MPM_CLK 228 | ||
| 246 | #define EBI1_ASFAB_SRC 229 | ||
| 247 | #define EBI1_CLK_SRC 230 | ||
| 248 | #define EBI1_CH0_CLK 231 | ||
| 249 | #define EBI1_CH1_CLK 232 | ||
| 250 | #define SFAB_SMPSS_S_H_CLK 233 | ||
| 251 | #define PRNG_SRC 234 | ||
| 252 | #define PRNG_CLK 235 | ||
| 253 | #define PXO_SRC 236 | ||
| 254 | #define LPASS_CXO_CLK 237 | ||
| 255 | #define LPASS_PXO_CLK 238 | ||
| 256 | #define SPDM_CY_PORT0_CLK 239 | ||
| 257 | #define SPDM_CY_PORT1_CLK 240 | ||
| 258 | #define SPDM_CY_PORT2_CLK 241 | ||
| 259 | #define SPDM_CY_PORT3_CLK 242 | ||
| 260 | #define SPDM_CY_PORT4_CLK 243 | ||
| 261 | #define SPDM_CY_PORT5_CLK 244 | ||
| 262 | #define SPDM_CY_PORT6_CLK 245 | ||
| 263 | #define SPDM_CY_PORT7_CLK 246 | ||
| 264 | #define PLL0 247 | ||
| 265 | #define PLL0_VOTE 248 | ||
| 266 | #define PLL5 249 | ||
| 267 | #define PLL6 250 | ||
| 268 | #define PLL6_VOTE 251 | ||
| 269 | #define PLL8 252 | ||
| 270 | #define PLL8_VOTE 253 | ||
| 271 | #define PLL9 254 | ||
| 272 | #define PLL10 255 | ||
| 273 | #define PLL11 256 | ||
| 274 | #define PLL12 257 | ||
| 275 | |||
| 276 | #endif | ||
diff --git a/include/dt-bindings/reset/qcom,gcc-msm8660.h b/include/dt-bindings/reset/qcom,gcc-msm8660.h new file mode 100644 index 000000000000..a83282fe5465 --- /dev/null +++ b/include/dt-bindings/reset/qcom,gcc-msm8660.h | |||
| @@ -0,0 +1,134 @@ | |||
| 1 | /* | ||
| 2 | * Copyright (c) 2013, The Linux Foundation. All rights reserved. | ||
| 3 | * | ||
| 4 | * This software is licensed under the terms of the GNU General Public | ||
| 5 | * License version 2, as published by the Free Software Foundation, and | ||
| 6 | * may be copied, distributed, and modified under those terms. | ||
| 7 | * | ||
| 8 | * This program is distributed in the hope that it will be useful, | ||
| 9 | * but WITHOUT ANY WARRANTY; without even the implied warranty of | ||
| 10 | * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the | ||
| 11 | * GNU General Public License for more details. | ||
| 12 | */ | ||
| 13 | |||
| 14 | #ifndef _DT_BINDINGS_RESET_MSM_GCC_8660_H | ||
| 15 | #define _DT_BINDINGS_RESET_MSM_GCC_8660_H | ||
| 16 | |||
| 17 | #define AFAB_CORE_RESET 0 | ||
| 18 | #define SCSS_SYS_RESET 1 | ||
| 19 | #define SCSS_SYS_POR_RESET 2 | ||
| 20 | #define AFAB_SMPSS_S_RESET 3 | ||
| 21 | #define AFAB_SMPSS_M1_RESET 4 | ||
| 22 | #define AFAB_SMPSS_M0_RESET 5 | ||
| 23 | #define AFAB_EBI1_S_RESET 6 | ||
| 24 | #define SFAB_CORE_RESET 7 | ||
| 25 | #define SFAB_ADM0_M0_RESET 8 | ||
| 26 | #define SFAB_ADM0_M1_RESET 9 | ||
| 27 | #define SFAB_ADM0_M2_RESET 10 | ||
| 28 | #define ADM0_C2_RESET 11 | ||
| 29 | #define ADM0_C1_RESET 12 | ||
| 30 | #define ADM0_C0_RESET 13 | ||
| 31 | #define ADM0_PBUS_RESET 14 | ||
| 32 | #define ADM0_RESET 15 | ||
| 33 | #define SFAB_ADM1_M0_RESET 16 | ||
| 34 | #define SFAB_ADM1_M1_RESET 17 | ||
| 35 | #define SFAB_ADM1_M2_RESET 18 | ||
| 36 | #define MMFAB_ADM1_M3_RESET 19 | ||
| 37 | #define ADM1_C3_RESET 20 | ||
| 38 | #define ADM1_C2_RESET 21 | ||
| 39 | #define ADM1_C1_RESET 22 | ||
| 40 | #define ADM1_C0_RESET 23 | ||
| 41 | #define ADM1_PBUS_RESET 24 | ||
| 42 | #define ADM1_RESET 25 | ||
| 43 | #define IMEM0_RESET 26 | ||
| 44 | #define SFAB_LPASS_Q6_RESET 27 | ||
| 45 | #define SFAB_AFAB_M_RESET 28 | ||
| 46 | #define AFAB_SFAB_M0_RESET 29 | ||
| 47 | #define AFAB_SFAB_M1_RESET 30 | ||
| 48 | #define DFAB_CORE_RESET 31 | ||
| 49 | #define SFAB_DFAB_M_RESET 32 | ||
| 50 | #define DFAB_SFAB_M_RESET 33 | ||
| 51 | #define DFAB_SWAY0_RESET 34 | ||
| 52 | #define DFAB_SWAY1_RESET 35 | ||
| 53 | #define DFAB_ARB0_RESET 36 | ||
| 54 | #define DFAB_ARB1_RESET 37 | ||
| 55 | #define PPSS_PROC_RESET 38 | ||
| 56 | #define PPSS_RESET 39 | ||
| 57 | #define PMEM_RESET 40 | ||
| 58 | #define DMA_BAM_RESET 41 | ||
| 59 | #define SIC_RESET 42 | ||
| 60 | #define SPS_TIC_RESET 43 | ||
| 61 | #define CFBP0_RESET 44 | ||
| 62 | #define CFBP1_RESET 45 | ||
| 63 | #define CFBP2_RESET 46 | ||
| 64 | #define EBI2_RESET 47 | ||
| 65 | #define SFAB_CFPB_M_RESET 48 | ||
| 66 | #define CFPB_MASTER_RESET 49 | ||
| 67 | #define SFAB_CFPB_S_RESET 50 | ||
| 68 | #define CFPB_SPLITTER_RESET 51 | ||
| 69 | #define TSIF_RESET 52 | ||
| 70 | #define CE1_RESET 53 | ||
| 71 | #define CE2_RESET 54 | ||
| 72 | #define SFAB_SFPB_M_RESET 55 | ||
| 73 | #define SFAB_SFPB_S_RESET 56 | ||
| 74 | #define RPM_PROC_RESET 57 | ||
| 75 | #define RPM_BUS_RESET 58 | ||
| 76 | #define RPM_MSG_RAM_RESET 59 | ||
| 77 | #define PMIC_ARB0_RESET 60 | ||
| 78 | #define PMIC_ARB1_RESET 61 | ||
| 79 | #define PMIC_SSBI2_RESET 62 | ||
| 80 | #define SDC1_RESET 63 | ||
| 81 | #define SDC2_RESET 64 | ||
| 82 | #define SDC3_RESET 65 | ||
| 83 | #define SDC4_RESET 66 | ||
| 84 | #define SDC5_RESET 67 | ||
| 85 | #define USB_HS1_RESET 68 | ||
| 86 | #define USB_HS2_XCVR_RESET 69 | ||
| 87 | #define USB_HS2_RESET 70 | ||
| 88 | #define USB_FS1_XCVR_RESET 71 | ||
| 89 | #define USB_FS1_RESET 72 | ||
| 90 | #define USB_FS2_XCVR_RESET 73 | ||
| 91 | #define USB_FS2_RESET 74 | ||
| 92 | #define GSBI1_RESET 75 | ||
| 93 | #define GSBI2_RESET 76 | ||
| 94 | #define GSBI3_RESET 77 | ||
| 95 | #define GSBI4_RESET 78 | ||
| 96 | #define GSBI5_RESET 79 | ||
| 97 | #define GSBI6_RESET 80 | ||
| 98 | #define GSBI7_RESET 81 | ||
| 99 | #define GSBI8_RESET 82 | ||
| 100 | #define GSBI9_RESET 83 | ||
| 101 | #define GSBI10_RESET 84 | ||
| 102 | #define GSBI11_RESET 85 | ||
| 103 | #define GSBI12_RESET 86 | ||
| 104 | #define SPDM_RESET 87 | ||
| 105 | #define SEC_CTRL_RESET 88 | ||
| 106 | #define TLMM_H_RESET 89 | ||
| 107 | #define TLMM_RESET 90 | ||
| 108 | #define MARRM_PWRON_RESET 91 | ||
| 109 | #define MARM_RESET 92 | ||
| 110 | #define MAHB1_RESET 93 | ||
| 111 | #define SFAB_MSS_S_RESET 94 | ||
| 112 | #define MAHB2_RESET 95 | ||
| 113 | #define MODEM_SW_AHB_RESET 96 | ||
| 114 | #define MODEM_RESET 97 | ||
| 115 | #define SFAB_MSS_MDM1_RESET 98 | ||
| 116 | #define SFAB_MSS_MDM0_RESET 99 | ||
| 117 | #define MSS_SLP_RESET 100 | ||
| 118 | #define MSS_MARM_SAW_RESET 101 | ||
| 119 | #define MSS_WDOG_RESET 102 | ||
| 120 | #define TSSC_RESET 103 | ||
| 121 | #define PDM_RESET 104 | ||
| 122 | #define SCSS_CORE0_RESET 105 | ||
| 123 | #define SCSS_CORE0_POR_RESET 106 | ||
| 124 | #define SCSS_CORE1_RESET 107 | ||
| 125 | #define SCSS_CORE1_POR_RESET 108 | ||
| 126 | #define MPM_RESET 109 | ||
| 127 | #define EBI1_1X_DIV_RESET 110 | ||
| 128 | #define EBI1_RESET 111 | ||
| 129 | #define SFAB_SMPSS_S_RESET 112 | ||
| 130 | #define USB_PHY0_RESET 113 | ||
| 131 | #define USB_PHY1_RESET 114 | ||
| 132 | #define PRNG_RESET 115 | ||
| 133 | |||
| 134 | #endif | ||
