diff options
Diffstat (limited to 'include/linux')
| -rw-r--r-- | include/linux/amba/pl022.h | 2 | ||||
| -rw-r--r-- | include/linux/platform_data/sc18is602.h | 19 | ||||
| -rw-r--r-- | include/linux/spi/mxs-spi.h | 150 |
3 files changed, 171 insertions, 0 deletions
diff --git a/include/linux/amba/pl022.h b/include/linux/amba/pl022.h index fe1d7b283cb6..854b7294f6c6 100644 --- a/include/linux/amba/pl022.h +++ b/include/linux/amba/pl022.h | |||
| @@ -244,6 +244,7 @@ struct dma_chan; | |||
| 244 | * indicates no delay and the device will be suspended immediately. | 244 | * indicates no delay and the device will be suspended immediately. |
| 245 | * @rt: indicates the controller should run the message pump with realtime | 245 | * @rt: indicates the controller should run the message pump with realtime |
| 246 | * priority to minimise the transfer latency on the bus. | 246 | * priority to minimise the transfer latency on the bus. |
| 247 | * @chipselects: list of <num_chipselects> chip select gpios | ||
| 247 | */ | 248 | */ |
| 248 | struct pl022_ssp_controller { | 249 | struct pl022_ssp_controller { |
| 249 | u16 bus_id; | 250 | u16 bus_id; |
| @@ -254,6 +255,7 @@ struct pl022_ssp_controller { | |||
| 254 | void *dma_tx_param; | 255 | void *dma_tx_param; |
| 255 | int autosuspend_delay; | 256 | int autosuspend_delay; |
| 256 | bool rt; | 257 | bool rt; |
| 258 | int *chipselects; | ||
| 257 | }; | 259 | }; |
| 258 | 260 | ||
| 259 | /** | 261 | /** |
diff --git a/include/linux/platform_data/sc18is602.h b/include/linux/platform_data/sc18is602.h new file mode 100644 index 000000000000..997b06634152 --- /dev/null +++ b/include/linux/platform_data/sc18is602.h | |||
| @@ -0,0 +1,19 @@ | |||
| 1 | /* | ||
| 2 | * Platform data for NXP SC18IS602/603 | ||
| 3 | * | ||
| 4 | * Copyright (C) 2012 Guenter Roeck <linux@roeck-us.net> | ||
| 5 | * | ||
| 6 | * This program is free software; you can redistribute it and/or modify | ||
| 7 | * it under the terms of the GNU General Public License version 2 as | ||
| 8 | * published by the Free Software Foundation. | ||
| 9 | * | ||
| 10 | * For further information, see the Documentation/spi/sc18is602 file. | ||
| 11 | */ | ||
| 12 | |||
| 13 | /** | ||
| 14 | * struct sc18is602_platform_data - sc18is602 info | ||
| 15 | * @clock_frequency SC18IS603 oscillator frequency | ||
| 16 | */ | ||
| 17 | struct sc18is602_platform_data { | ||
| 18 | u32 clock_frequency; | ||
| 19 | }; | ||
diff --git a/include/linux/spi/mxs-spi.h b/include/linux/spi/mxs-spi.h new file mode 100644 index 000000000000..61ae1306db23 --- /dev/null +++ b/include/linux/spi/mxs-spi.h | |||
| @@ -0,0 +1,150 @@ | |||
| 1 | /* | ||
| 2 | * include/linux/spi/mxs-spi.h | ||
| 3 | * | ||
| 4 | * Freescale i.MX233/i.MX28 SPI controller register definition | ||
| 5 | * | ||
| 6 | * Copyright 2008 Embedded Alley Solutions, Inc. | ||
| 7 | * Copyright 2009-2011 Freescale Semiconductor, Inc. | ||
| 8 | * | ||
| 9 | * This program is free software; you can redistribute it and/or modify | ||
| 10 | * it under the terms of the GNU General Public License as published by | ||
| 11 | * the Free Software Foundation; either version 2 of the License, or | ||
| 12 | * (at your option) any later version. | ||
| 13 | * | ||
| 14 | * This program is distributed in the hope that it will be useful, | ||
| 15 | * but WITHOUT ANY WARRANTY; without even the implied warranty of | ||
| 16 | * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the | ||
| 17 | * GNU General Public License for more details. | ||
| 18 | * | ||
| 19 | * You should have received a copy of the GNU General Public License along | ||
| 20 | * with this program; if not, write to the Free Software Foundation, Inc., | ||
| 21 | * 51 Franklin Street, Fifth Floor, Boston, MA 02110-1301 USA. | ||
| 22 | */ | ||
| 23 | |||
| 24 | #ifndef __LINUX_SPI_MXS_SPI_H__ | ||
| 25 | #define __LINUX_SPI_MXS_SPI_H__ | ||
| 26 | |||
| 27 | #include <linux/fsl/mxs-dma.h> | ||
| 28 | |||
| 29 | #define ssp_is_old(host) ((host)->devid == IMX23_SSP) | ||
| 30 | |||
| 31 | /* SSP registers */ | ||
| 32 | #define HW_SSP_CTRL0 0x000 | ||
| 33 | #define BM_SSP_CTRL0_RUN (1 << 29) | ||
| 34 | #define BM_SSP_CTRL0_SDIO_IRQ_CHECK (1 << 28) | ||
| 35 | #define BM_SSP_CTRL0_LOCK_CS (1 << 27) | ||
| 36 | #define BM_SSP_CTRL0_IGNORE_CRC (1 << 26) | ||
| 37 | #define BM_SSP_CTRL0_READ (1 << 25) | ||
| 38 | #define BM_SSP_CTRL0_DATA_XFER (1 << 24) | ||
| 39 | #define BP_SSP_CTRL0_BUS_WIDTH 22 | ||
| 40 | #define BM_SSP_CTRL0_BUS_WIDTH (0x3 << 22) | ||
| 41 | #define BM_SSP_CTRL0_WAIT_FOR_IRQ (1 << 21) | ||
| 42 | #define BM_SSP_CTRL0_WAIT_FOR_CMD (1 << 20) | ||
| 43 | #define BM_SSP_CTRL0_LONG_RESP (1 << 19) | ||
| 44 | #define BM_SSP_CTRL0_GET_RESP (1 << 17) | ||
| 45 | #define BM_SSP_CTRL0_ENABLE (1 << 16) | ||
| 46 | #define BP_SSP_CTRL0_XFER_COUNT 0 | ||
| 47 | #define BM_SSP_CTRL0_XFER_COUNT 0xffff | ||
| 48 | #define HW_SSP_CMD0 0x010 | ||
| 49 | #define BM_SSP_CMD0_DBL_DATA_RATE_EN (1 << 25) | ||
| 50 | #define BM_SSP_CMD0_SLOW_CLKING_EN (1 << 22) | ||
| 51 | #define BM_SSP_CMD0_CONT_CLKING_EN (1 << 21) | ||
| 52 | #define BM_SSP_CMD0_APPEND_8CYC (1 << 20) | ||
| 53 | #define BP_SSP_CMD0_BLOCK_SIZE 16 | ||
| 54 | #define BM_SSP_CMD0_BLOCK_SIZE (0xf << 16) | ||
| 55 | #define BP_SSP_CMD0_BLOCK_COUNT 8 | ||
| 56 | #define BM_SSP_CMD0_BLOCK_COUNT (0xff << 8) | ||
| 57 | #define BP_SSP_CMD0_CMD 0 | ||
| 58 | #define BM_SSP_CMD0_CMD 0xff | ||
| 59 | #define HW_SSP_CMD1 0x020 | ||
| 60 | #define HW_SSP_XFER_SIZE 0x030 | ||
| 61 | #define HW_SSP_BLOCK_SIZE 0x040 | ||
| 62 | #define BP_SSP_BLOCK_SIZE_BLOCK_COUNT 4 | ||
| 63 | #define BM_SSP_BLOCK_SIZE_BLOCK_COUNT (0xffffff << 4) | ||
| 64 | #define BP_SSP_BLOCK_SIZE_BLOCK_SIZE 0 | ||
| 65 | #define BM_SSP_BLOCK_SIZE_BLOCK_SIZE 0xf | ||
| 66 | #define HW_SSP_TIMING(h) (ssp_is_old(h) ? 0x050 : 0x070) | ||
| 67 | #define BP_SSP_TIMING_TIMEOUT 16 | ||
| 68 | #define BM_SSP_TIMING_TIMEOUT (0xffff << 16) | ||
| 69 | #define BP_SSP_TIMING_CLOCK_DIVIDE 8 | ||
| 70 | #define BM_SSP_TIMING_CLOCK_DIVIDE (0xff << 8) | ||
| 71 | #define BF_SSP_TIMING_CLOCK_DIVIDE(v) \ | ||
| 72 | (((v) << 8) & BM_SSP_TIMING_CLOCK_DIVIDE) | ||
| 73 | #define BP_SSP_TIMING_CLOCK_RATE 0 | ||
| 74 | #define BM_SSP_TIMING_CLOCK_RATE 0xff | ||
| 75 | #define BF_SSP_TIMING_CLOCK_RATE(v) \ | ||
| 76 | (((v) << 0) & BM_SSP_TIMING_CLOCK_RATE) | ||
| 77 | #define HW_SSP_CTRL1(h) (ssp_is_old(h) ? 0x060 : 0x080) | ||
| 78 | #define BM_SSP_CTRL1_SDIO_IRQ (1 << 31) | ||
| 79 | #define BM_SSP_CTRL1_SDIO_IRQ_EN (1 << 30) | ||
| 80 | #define BM_SSP_CTRL1_RESP_ERR_IRQ (1 << 29) | ||
| 81 | #define BM_SSP_CTRL1_RESP_ERR_IRQ_EN (1 << 28) | ||
| 82 | #define BM_SSP_CTRL1_RESP_TIMEOUT_IRQ (1 << 27) | ||
| 83 | #define BM_SSP_CTRL1_RESP_TIMEOUT_IRQ_EN (1 << 26) | ||
| 84 | #define BM_SSP_CTRL1_DATA_TIMEOUT_IRQ (1 << 25) | ||
| 85 | #define BM_SSP_CTRL1_DATA_TIMEOUT_IRQ_EN (1 << 24) | ||
| 86 | #define BM_SSP_CTRL1_DATA_CRC_IRQ (1 << 23) | ||
| 87 | #define BM_SSP_CTRL1_DATA_CRC_IRQ_EN (1 << 22) | ||
| 88 | #define BM_SSP_CTRL1_FIFO_UNDERRUN_IRQ (1 << 21) | ||
| 89 | #define BM_SSP_CTRL1_FIFO_UNDERRUN_IRQ_EN (1 << 20) | ||
| 90 | #define BM_SSP_CTRL1_RECV_TIMEOUT_IRQ (1 << 17) | ||
| 91 | #define BM_SSP_CTRL1_RECV_TIMEOUT_IRQ_EN (1 << 16) | ||
| 92 | #define BM_SSP_CTRL1_FIFO_OVERRUN_IRQ (1 << 15) | ||
| 93 | #define BM_SSP_CTRL1_FIFO_OVERRUN_IRQ_EN (1 << 14) | ||
| 94 | #define BM_SSP_CTRL1_DMA_ENABLE (1 << 13) | ||
| 95 | #define BM_SSP_CTRL1_PHASE (1 << 10) | ||
| 96 | #define BM_SSP_CTRL1_POLARITY (1 << 9) | ||
| 97 | #define BP_SSP_CTRL1_WORD_LENGTH 4 | ||
| 98 | #define BM_SSP_CTRL1_WORD_LENGTH (0xf << 4) | ||
| 99 | #define BF_SSP_CTRL1_WORD_LENGTH(v) \ | ||
| 100 | (((v) << 4) & BM_SSP_CTRL1_WORD_LENGTH) | ||
| 101 | #define BV_SSP_CTRL1_WORD_LENGTH__FOUR_BITS 0x3 | ||
| 102 | #define BV_SSP_CTRL1_WORD_LENGTH__EIGHT_BITS 0x7 | ||
| 103 | #define BV_SSP_CTRL1_WORD_LENGTH__SIXTEEN_BITS 0xF | ||
| 104 | #define BP_SSP_CTRL1_SSP_MODE 0 | ||
| 105 | #define BM_SSP_CTRL1_SSP_MODE 0xf | ||
| 106 | #define BF_SSP_CTRL1_SSP_MODE(v) \ | ||
| 107 | (((v) << 0) & BM_SSP_CTRL1_SSP_MODE) | ||
| 108 | #define BV_SSP_CTRL1_SSP_MODE__SPI 0x0 | ||
| 109 | #define BV_SSP_CTRL1_SSP_MODE__SSI 0x1 | ||
| 110 | #define BV_SSP_CTRL1_SSP_MODE__SD_MMC 0x3 | ||
| 111 | #define BV_SSP_CTRL1_SSP_MODE__MS 0x4 | ||
| 112 | |||
| 113 | #define HW_SSP_DATA(h) (ssp_is_old(h) ? 0x070 : 0x090) | ||
| 114 | |||
| 115 | #define HW_SSP_SDRESP0(h) (ssp_is_old(h) ? 0x080 : 0x0a0) | ||
| 116 | #define HW_SSP_SDRESP1(h) (ssp_is_old(h) ? 0x090 : 0x0b0) | ||
| 117 | #define HW_SSP_SDRESP2(h) (ssp_is_old(h) ? 0x0a0 : 0x0c0) | ||
| 118 | #define HW_SSP_SDRESP3(h) (ssp_is_old(h) ? 0x0b0 : 0x0d0) | ||
| 119 | #define HW_SSP_STATUS(h) (ssp_is_old(h) ? 0x0c0 : 0x100) | ||
| 120 | #define BM_SSP_STATUS_CARD_DETECT (1 << 28) | ||
| 121 | #define BM_SSP_STATUS_SDIO_IRQ (1 << 17) | ||
| 122 | #define BM_SSP_STATUS_FIFO_EMPTY (1 << 5) | ||
| 123 | |||
| 124 | #define BF_SSP(value, field) (((value) << BP_SSP_##field) & BM_SSP_##field) | ||
| 125 | |||
| 126 | #define SSP_PIO_NUM 3 | ||
| 127 | |||
| 128 | enum mxs_ssp_id { | ||
| 129 | IMX23_SSP, | ||
| 130 | IMX28_SSP, | ||
| 131 | }; | ||
| 132 | |||
| 133 | struct mxs_ssp { | ||
| 134 | struct device *dev; | ||
| 135 | void __iomem *base; | ||
| 136 | struct clk *clk; | ||
| 137 | unsigned int clk_rate; | ||
| 138 | enum mxs_ssp_id devid; | ||
| 139 | |||
| 140 | int dma_channel; | ||
| 141 | struct dma_chan *dmach; | ||
| 142 | struct mxs_dma_data dma_data; | ||
| 143 | unsigned int dma_dir; | ||
| 144 | enum dma_transfer_direction slave_dirn; | ||
| 145 | u32 ssp_pio_words[SSP_PIO_NUM]; | ||
| 146 | }; | ||
| 147 | |||
| 148 | void mxs_ssp_set_clk_rate(struct mxs_ssp *ssp, unsigned int rate); | ||
| 149 | |||
| 150 | #endif /* __LINUX_SPI_MXS_SPI_H__ */ | ||
