diff options
Diffstat (limited to 'include/linux')
| -rw-r--r-- | include/linux/pxa2xx_ssp.h | 209 | ||||
| -rw-r--r-- | include/linux/spi/dw_spi.h | 24 | ||||
| -rw-r--r-- | include/linux/spi/pxa2xx_spi.h | 152 |
3 files changed, 380 insertions, 5 deletions
diff --git a/include/linux/pxa2xx_ssp.h b/include/linux/pxa2xx_ssp.h new file mode 100644 index 000000000000..2f691e4e6222 --- /dev/null +++ b/include/linux/pxa2xx_ssp.h | |||
| @@ -0,0 +1,209 @@ | |||
| 1 | /* | ||
| 2 | * pxa2xx_ssp.h | ||
| 3 | * | ||
| 4 | * Copyright (C) 2003 Russell King, All Rights Reserved. | ||
| 5 | * | ||
| 6 | * This program is free software; you can redistribute it and/or modify | ||
| 7 | * it under the terms of the GNU General Public License version 2 as | ||
| 8 | * published by the Free Software Foundation. | ||
| 9 | * | ||
| 10 | * This driver supports the following PXA CPU/SSP ports:- | ||
| 11 | * | ||
| 12 | * PXA250 SSP | ||
| 13 | * PXA255 SSP, NSSP | ||
| 14 | * PXA26x SSP, NSSP, ASSP | ||
| 15 | * PXA27x SSP1, SSP2, SSP3 | ||
| 16 | * PXA3xx SSP1, SSP2, SSP3, SSP4 | ||
| 17 | */ | ||
| 18 | |||
| 19 | #ifndef __LINUX_SSP_H | ||
| 20 | #define __LINUX_SSP_H | ||
| 21 | |||
| 22 | #include <linux/list.h> | ||
| 23 | #include <linux/io.h> | ||
| 24 | |||
| 25 | /* | ||
| 26 | * SSP Serial Port Registers | ||
| 27 | * PXA250, PXA255, PXA26x and PXA27x SSP controllers are all slightly different. | ||
| 28 | * PXA255, PXA26x and PXA27x have extra ports, registers and bits. | ||
| 29 | */ | ||
| 30 | |||
| 31 | #define SSCR0 (0x00) /* SSP Control Register 0 */ | ||
| 32 | #define SSCR1 (0x04) /* SSP Control Register 1 */ | ||
| 33 | #define SSSR (0x08) /* SSP Status Register */ | ||
| 34 | #define SSITR (0x0C) /* SSP Interrupt Test Register */ | ||
| 35 | #define SSDR (0x10) /* SSP Data Write/Data Read Register */ | ||
| 36 | |||
| 37 | #define SSTO (0x28) /* SSP Time Out Register */ | ||
| 38 | #define SSPSP (0x2C) /* SSP Programmable Serial Protocol */ | ||
| 39 | #define SSTSA (0x30) /* SSP Tx Timeslot Active */ | ||
| 40 | #define SSRSA (0x34) /* SSP Rx Timeslot Active */ | ||
| 41 | #define SSTSS (0x38) /* SSP Timeslot Status */ | ||
| 42 | #define SSACD (0x3C) /* SSP Audio Clock Divider */ | ||
| 43 | #define SSACDD (0x40) /* SSP Audio Clock Dither Divider */ | ||
| 44 | |||
| 45 | /* Common PXA2xx bits first */ | ||
| 46 | #define SSCR0_DSS (0x0000000f) /* Data Size Select (mask) */ | ||
| 47 | #define SSCR0_DataSize(x) ((x) - 1) /* Data Size Select [4..16] */ | ||
| 48 | #define SSCR0_FRF (0x00000030) /* FRame Format (mask) */ | ||
| 49 | #define SSCR0_Motorola (0x0 << 4) /* Motorola's Serial Peripheral Interface (SPI) */ | ||
| 50 | #define SSCR0_TI (0x1 << 4) /* Texas Instruments' Synchronous Serial Protocol (SSP) */ | ||
| 51 | #define SSCR0_National (0x2 << 4) /* National Microwire */ | ||
| 52 | #define SSCR0_ECS (1 << 6) /* External clock select */ | ||
| 53 | #define SSCR0_SSE (1 << 7) /* Synchronous Serial Port Enable */ | ||
| 54 | #define SSCR0_SCR(x) ((x) << 8) /* Serial Clock Rate (mask) */ | ||
| 55 | |||
| 56 | /* PXA27x, PXA3xx */ | ||
| 57 | #define SSCR0_EDSS (1 << 20) /* Extended data size select */ | ||
| 58 | #define SSCR0_NCS (1 << 21) /* Network clock select */ | ||
| 59 | #define SSCR0_RIM (1 << 22) /* Receive FIFO overrrun interrupt mask */ | ||
| 60 | #define SSCR0_TUM (1 << 23) /* Transmit FIFO underrun interrupt mask */ | ||
| 61 | #define SSCR0_FRDC (0x07000000) /* Frame rate divider control (mask) */ | ||
| 62 | #define SSCR0_SlotsPerFrm(x) (((x) - 1) << 24) /* Time slots per frame [1..8] */ | ||
| 63 | #define SSCR0_FPCKE (1 << 29) /* FIFO packing enable */ | ||
| 64 | #define SSCR0_ACS (1 << 30) /* Audio clock select */ | ||
| 65 | #define SSCR0_MOD (1 << 31) /* Mode (normal or network) */ | ||
| 66 | |||
| 67 | |||
| 68 | #define SSCR1_RIE (1 << 0) /* Receive FIFO Interrupt Enable */ | ||
| 69 | #define SSCR1_TIE (1 << 1) /* Transmit FIFO Interrupt Enable */ | ||
| 70 | #define SSCR1_LBM (1 << 2) /* Loop-Back Mode */ | ||
| 71 | #define SSCR1_SPO (1 << 3) /* Motorola SPI SSPSCLK polarity setting */ | ||
| 72 | #define SSCR1_SPH (1 << 4) /* Motorola SPI SSPSCLK phase setting */ | ||
| 73 | #define SSCR1_MWDS (1 << 5) /* Microwire Transmit Data Size */ | ||
| 74 | |||
| 75 | #define SSSR_ALT_FRM_MASK 3 /* Masks the SFRM signal number */ | ||
| 76 | #define SSSR_TNF (1 << 2) /* Transmit FIFO Not Full */ | ||
| 77 | #define SSSR_RNE (1 << 3) /* Receive FIFO Not Empty */ | ||
| 78 | #define SSSR_BSY (1 << 4) /* SSP Busy */ | ||
| 79 | #define SSSR_TFS (1 << 5) /* Transmit FIFO Service Request */ | ||
| 80 | #define SSSR_RFS (1 << 6) /* Receive FIFO Service Request */ | ||
| 81 | #define SSSR_ROR (1 << 7) /* Receive FIFO Overrun */ | ||
| 82 | |||
| 83 | #ifdef CONFIG_ARCH_PXA | ||
| 84 | #define RX_THRESH_DFLT 8 | ||
| 85 | #define TX_THRESH_DFLT 8 | ||
| 86 | |||
| 87 | #define SSSR_TFL_MASK (0xf << 8) /* Transmit FIFO Level mask */ | ||
| 88 | #define SSSR_RFL_MASK (0xf << 12) /* Receive FIFO Level mask */ | ||
| 89 | |||
| 90 | #define SSCR1_TFT (0x000003c0) /* Transmit FIFO Threshold (mask) */ | ||
| 91 | #define SSCR1_TxTresh(x) (((x) - 1) << 6) /* level [1..16] */ | ||
| 92 | #define SSCR1_RFT (0x00003c00) /* Receive FIFO Threshold (mask) */ | ||
| 93 | #define SSCR1_RxTresh(x) (((x) - 1) << 10) /* level [1..16] */ | ||
| 94 | |||
| 95 | #else | ||
| 96 | |||
| 97 | #define RX_THRESH_DFLT 2 | ||
| 98 | #define TX_THRESH_DFLT 2 | ||
| 99 | |||
| 100 | #define SSSR_TFL_MASK (0x3 << 8) /* Transmit FIFO Level mask */ | ||
| 101 | #define SSSR_RFL_MASK (0x3 << 12) /* Receive FIFO Level mask */ | ||
| 102 | |||
| 103 | #define SSCR1_TFT (0x000000c0) /* Transmit FIFO Threshold (mask) */ | ||
| 104 | #define SSCR1_TxTresh(x) (((x) - 1) << 6) /* level [1..4] */ | ||
| 105 | #define SSCR1_RFT (0x00000c00) /* Receive FIFO Threshold (mask) */ | ||
| 106 | #define SSCR1_RxTresh(x) (((x) - 1) << 10) /* level [1..4] */ | ||
| 107 | #endif | ||
| 108 | |||
| 109 | /* extra bits in PXA255, PXA26x and PXA27x SSP ports */ | ||
| 110 | #define SSCR0_TISSP (1 << 4) /* TI Sync Serial Protocol */ | ||
| 111 | #define SSCR0_PSP (3 << 4) /* PSP - Programmable Serial Protocol */ | ||
| 112 | #define SSCR1_TTELP (1 << 31) /* TXD Tristate Enable Last Phase */ | ||
| 113 | #define SSCR1_TTE (1 << 30) /* TXD Tristate Enable */ | ||
| 114 | #define SSCR1_EBCEI (1 << 29) /* Enable Bit Count Error interrupt */ | ||
| 115 | #define SSCR1_SCFR (1 << 28) /* Slave Clock free Running */ | ||
| 116 | #define SSCR1_ECRA (1 << 27) /* Enable Clock Request A */ | ||
| 117 | #define SSCR1_ECRB (1 << 26) /* Enable Clock request B */ | ||
| 118 | #define SSCR1_SCLKDIR (1 << 25) /* Serial Bit Rate Clock Direction */ | ||
| 119 | #define SSCR1_SFRMDIR (1 << 24) /* Frame Direction */ | ||
| 120 | #define SSCR1_RWOT (1 << 23) /* Receive Without Transmit */ | ||
| 121 | #define SSCR1_TRAIL (1 << 22) /* Trailing Byte */ | ||
| 122 | #define SSCR1_TSRE (1 << 21) /* Transmit Service Request Enable */ | ||
| 123 | #define SSCR1_RSRE (1 << 20) /* Receive Service Request Enable */ | ||
| 124 | #define SSCR1_TINTE (1 << 19) /* Receiver Time-out Interrupt enable */ | ||
| 125 | #define SSCR1_PINTE (1 << 18) /* Peripheral Trailing Byte Interupt Enable */ | ||
| 126 | #define SSCR1_IFS (1 << 16) /* Invert Frame Signal */ | ||
| 127 | #define SSCR1_STRF (1 << 15) /* Select FIFO or EFWR */ | ||
| 128 | #define SSCR1_EFWR (1 << 14) /* Enable FIFO Write/Read */ | ||
| 129 | |||
| 130 | #define SSSR_BCE (1 << 23) /* Bit Count Error */ | ||
| 131 | #define SSSR_CSS (1 << 22) /* Clock Synchronisation Status */ | ||
| 132 | #define SSSR_TUR (1 << 21) /* Transmit FIFO Under Run */ | ||
| 133 | #define SSSR_EOC (1 << 20) /* End Of Chain */ | ||
| 134 | #define SSSR_TINT (1 << 19) /* Receiver Time-out Interrupt */ | ||
| 135 | #define SSSR_PINT (1 << 18) /* Peripheral Trailing Byte Interrupt */ | ||
| 136 | |||
| 137 | |||
| 138 | #define SSPSP_SCMODE(x) ((x) << 0) /* Serial Bit Rate Clock Mode */ | ||
| 139 | #define SSPSP_SFRMP (1 << 2) /* Serial Frame Polarity */ | ||
| 140 | #define SSPSP_ETDS (1 << 3) /* End of Transfer data State */ | ||
| 141 | #define SSPSP_STRTDLY(x) ((x) << 4) /* Start Delay */ | ||
| 142 | #define SSPSP_DMYSTRT(x) ((x) << 7) /* Dummy Start */ | ||
| 143 | #define SSPSP_SFRMDLY(x) ((x) << 9) /* Serial Frame Delay */ | ||
| 144 | #define SSPSP_SFRMWDTH(x) ((x) << 16) /* Serial Frame Width */ | ||
| 145 | #define SSPSP_DMYSTOP(x) ((x) << 23) /* Dummy Stop */ | ||
| 146 | #define SSPSP_FSRT (1 << 25) /* Frame Sync Relative Timing */ | ||
| 147 | |||
| 148 | /* PXA3xx */ | ||
| 149 | #define SSPSP_EDMYSTRT(x) ((x) << 26) /* Extended Dummy Start */ | ||
| 150 | #define SSPSP_EDMYSTOP(x) ((x) << 28) /* Extended Dummy Stop */ | ||
| 151 | #define SSPSP_TIMING_MASK (0x7f8001f0) | ||
| 152 | |||
| 153 | #define SSACD_SCDB (1 << 3) /* SSPSYSCLK Divider Bypass */ | ||
| 154 | #define SSACD_ACPS(x) ((x) << 4) /* Audio clock PLL select */ | ||
| 155 | #define SSACD_ACDS(x) ((x) << 0) /* Audio clock divider select */ | ||
| 156 | #define SSACD_SCDX8 (1 << 7) /* SYSCLK division ratio select */ | ||
| 157 | |||
| 158 | enum pxa_ssp_type { | ||
| 159 | SSP_UNDEFINED = 0, | ||
| 160 | PXA25x_SSP, /* pxa 210, 250, 255, 26x */ | ||
| 161 | PXA25x_NSSP, /* pxa 255, 26x (including ASSP) */ | ||
| 162 | PXA27x_SSP, | ||
| 163 | PXA168_SSP, | ||
| 164 | CE4100_SSP, | ||
| 165 | }; | ||
| 166 | |||
| 167 | struct ssp_device { | ||
| 168 | struct platform_device *pdev; | ||
| 169 | struct list_head node; | ||
| 170 | |||
| 171 | struct clk *clk; | ||
| 172 | void __iomem *mmio_base; | ||
| 173 | unsigned long phys_base; | ||
| 174 | |||
| 175 | const char *label; | ||
| 176 | int port_id; | ||
| 177 | int type; | ||
| 178 | int use_count; | ||
| 179 | int irq; | ||
| 180 | int drcmr_rx; | ||
| 181 | int drcmr_tx; | ||
| 182 | }; | ||
| 183 | |||
| 184 | /** | ||
| 185 | * pxa_ssp_write_reg - Write to a SSP register | ||
| 186 | * | ||
| 187 | * @dev: SSP device to access | ||
| 188 | * @reg: Register to write to | ||
| 189 | * @val: Value to be written. | ||
| 190 | */ | ||
| 191 | static inline void pxa_ssp_write_reg(struct ssp_device *dev, u32 reg, u32 val) | ||
| 192 | { | ||
| 193 | __raw_writel(val, dev->mmio_base + reg); | ||
| 194 | } | ||
| 195 | |||
| 196 | /** | ||
| 197 | * pxa_ssp_read_reg - Read from a SSP register | ||
| 198 | * | ||
| 199 | * @dev: SSP device to access | ||
| 200 | * @reg: Register to read from | ||
| 201 | */ | ||
| 202 | static inline u32 pxa_ssp_read_reg(struct ssp_device *dev, u32 reg) | ||
| 203 | { | ||
| 204 | return __raw_readl(dev->mmio_base + reg); | ||
| 205 | } | ||
| 206 | |||
| 207 | struct ssp_device *pxa_ssp_request(int port, const char *label); | ||
| 208 | void pxa_ssp_free(struct ssp_device *); | ||
| 209 | #endif | ||
diff --git a/include/linux/spi/dw_spi.h b/include/linux/spi/dw_spi.h index c91302f3a257..6cd10f6ad472 100644 --- a/include/linux/spi/dw_spi.h +++ b/include/linux/spi/dw_spi.h | |||
| @@ -1,5 +1,6 @@ | |||
| 1 | #ifndef DW_SPI_HEADER_H | 1 | #ifndef DW_SPI_HEADER_H |
| 2 | #define DW_SPI_HEADER_H | 2 | #define DW_SPI_HEADER_H |
| 3 | |||
| 3 | #include <linux/io.h> | 4 | #include <linux/io.h> |
| 4 | 5 | ||
| 5 | /* Bit fields in CTRLR0 */ | 6 | /* Bit fields in CTRLR0 */ |
| @@ -82,6 +83,13 @@ struct dw_spi_reg { | |||
| 82 | though only low 16 bits matters */ | 83 | though only low 16 bits matters */ |
| 83 | } __packed; | 84 | } __packed; |
| 84 | 85 | ||
| 86 | struct dw_spi; | ||
| 87 | struct dw_spi_dma_ops { | ||
| 88 | int (*dma_init)(struct dw_spi *dws); | ||
| 89 | void (*dma_exit)(struct dw_spi *dws); | ||
| 90 | int (*dma_transfer)(struct dw_spi *dws, int cs_change); | ||
| 91 | }; | ||
| 92 | |||
| 85 | struct dw_spi { | 93 | struct dw_spi { |
| 86 | struct spi_master *master; | 94 | struct spi_master *master; |
| 87 | struct spi_device *cur_dev; | 95 | struct spi_device *cur_dev; |
| @@ -136,13 +144,15 @@ struct dw_spi { | |||
| 136 | /* Dma info */ | 144 | /* Dma info */ |
| 137 | int dma_inited; | 145 | int dma_inited; |
| 138 | struct dma_chan *txchan; | 146 | struct dma_chan *txchan; |
| 147 | struct scatterlist tx_sgl; | ||
| 139 | struct dma_chan *rxchan; | 148 | struct dma_chan *rxchan; |
| 140 | int txdma_done; | 149 | struct scatterlist rx_sgl; |
| 141 | int rxdma_done; | 150 | int dma_chan_done; |
| 142 | u64 tx_param; | ||
| 143 | u64 rx_param; | ||
| 144 | struct device *dma_dev; | 151 | struct device *dma_dev; |
| 145 | dma_addr_t dma_addr; | 152 | dma_addr_t dma_addr; /* phy address of the Data register */ |
| 153 | struct dw_spi_dma_ops *dma_ops; | ||
| 154 | void *dma_priv; /* platform relate info */ | ||
| 155 | struct pci_dev *dmac; | ||
| 146 | 156 | ||
| 147 | /* Bus interface info */ | 157 | /* Bus interface info */ |
| 148 | void *priv; | 158 | void *priv; |
| @@ -216,4 +226,8 @@ extern int dw_spi_add_host(struct dw_spi *dws); | |||
| 216 | extern void dw_spi_remove_host(struct dw_spi *dws); | 226 | extern void dw_spi_remove_host(struct dw_spi *dws); |
| 217 | extern int dw_spi_suspend_host(struct dw_spi *dws); | 227 | extern int dw_spi_suspend_host(struct dw_spi *dws); |
| 218 | extern int dw_spi_resume_host(struct dw_spi *dws); | 228 | extern int dw_spi_resume_host(struct dw_spi *dws); |
| 229 | extern void dw_spi_xfer_done(struct dw_spi *dws); | ||
| 230 | |||
| 231 | /* platform related setup */ | ||
| 232 | extern int dw_spi_mid_init(struct dw_spi *dws); /* Intel MID platforms */ | ||
| 219 | #endif /* DW_SPI_HEADER_H */ | 233 | #endif /* DW_SPI_HEADER_H */ |
diff --git a/include/linux/spi/pxa2xx_spi.h b/include/linux/spi/pxa2xx_spi.h new file mode 100644 index 000000000000..d3e1075f7b60 --- /dev/null +++ b/include/linux/spi/pxa2xx_spi.h | |||
| @@ -0,0 +1,152 @@ | |||
| 1 | /* | ||
| 2 | * Copyright (C) 2005 Stephen Street / StreetFire Sound Labs | ||
| 3 | * | ||
| 4 | * This program is free software; you can redistribute it and/or modify | ||
| 5 | * it under the terms of the GNU General Public License as published by | ||
| 6 | * the Free Software Foundation; either version 2 of the License, or | ||
| 7 | * (at your option) any later version. | ||
| 8 | * | ||
| 9 | * This program is distributed in the hope that it will be useful, | ||
| 10 | * but WITHOUT ANY WARRANTY; without even the implied warranty of | ||
| 11 | * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the | ||
| 12 | * GNU General Public License for more details. | ||
| 13 | * | ||
| 14 | * You should have received a copy of the GNU General Public License | ||
| 15 | * along with this program; if not, write to the Free Software | ||
| 16 | * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA. | ||
| 17 | */ | ||
| 18 | #ifndef __linux_pxa2xx_spi_h | ||
| 19 | #define __linux_pxa2xx_spi_h | ||
| 20 | |||
| 21 | #include <linux/pxa2xx_ssp.h> | ||
| 22 | |||
| 23 | #define PXA2XX_CS_ASSERT (0x01) | ||
| 24 | #define PXA2XX_CS_DEASSERT (0x02) | ||
| 25 | |||
| 26 | /* device.platform_data for SSP controller devices */ | ||
| 27 | struct pxa2xx_spi_master { | ||
| 28 | u32 clock_enable; | ||
| 29 | u16 num_chipselect; | ||
| 30 | u8 enable_dma; | ||
| 31 | }; | ||
| 32 | |||
| 33 | /* spi_board_info.controller_data for SPI slave devices, | ||
| 34 | * copied to spi_device.platform_data ... mostly for dma tuning | ||
| 35 | */ | ||
| 36 | struct pxa2xx_spi_chip { | ||
| 37 | u8 tx_threshold; | ||
| 38 | u8 rx_threshold; | ||
| 39 | u8 dma_burst_size; | ||
| 40 | u32 timeout; | ||
| 41 | u8 enable_loopback; | ||
| 42 | int gpio_cs; | ||
| 43 | void (*cs_control)(u32 command); | ||
| 44 | }; | ||
| 45 | |||
| 46 | #ifdef CONFIG_ARCH_PXA | ||
| 47 | |||
| 48 | #include <linux/clk.h> | ||
| 49 | #include <mach/dma.h> | ||
| 50 | |||
| 51 | extern void pxa2xx_set_spi_info(unsigned id, struct pxa2xx_spi_master *info); | ||
| 52 | |||
| 53 | #else | ||
| 54 | /* | ||
| 55 | * This is the implemtation for CE4100 on x86. ARM defines them in mach/ or | ||
| 56 | * plat/ include path. | ||
| 57 | * The CE4100 does not provide DMA support. This bits are here to let the driver | ||
| 58 | * compile and will never be used. Maybe we get DMA support at a later point in | ||
| 59 | * time. | ||
| 60 | */ | ||
| 61 | |||
| 62 | #define DCSR(n) (n) | ||
| 63 | #define DSADR(n) (n) | ||
| 64 | #define DTADR(n) (n) | ||
| 65 | #define DCMD(n) (n) | ||
| 66 | #define DRCMR(n) (n) | ||
| 67 | |||
| 68 | #define DCSR_RUN (1 << 31) /* Run Bit */ | ||
| 69 | #define DCSR_NODESC (1 << 30) /* No-Descriptor Fetch */ | ||
| 70 | #define DCSR_STOPIRQEN (1 << 29) /* Stop Interrupt Enable */ | ||
| 71 | #define DCSR_REQPEND (1 << 8) /* Request Pending (read-only) */ | ||
| 72 | #define DCSR_STOPSTATE (1 << 3) /* Stop State (read-only) */ | ||
| 73 | #define DCSR_ENDINTR (1 << 2) /* End Interrupt */ | ||
| 74 | #define DCSR_STARTINTR (1 << 1) /* Start Interrupt */ | ||
| 75 | #define DCSR_BUSERR (1 << 0) /* Bus Error Interrupt */ | ||
| 76 | |||
| 77 | #define DCSR_EORIRQEN (1 << 28) /* End of Receive Interrupt Enable */ | ||
| 78 | #define DCSR_EORJMPEN (1 << 27) /* Jump to next descriptor on EOR */ | ||
| 79 | #define DCSR_EORSTOPEN (1 << 26) /* STOP on an EOR */ | ||
| 80 | #define DCSR_SETCMPST (1 << 25) /* Set Descriptor Compare Status */ | ||
| 81 | #define DCSR_CLRCMPST (1 << 24) /* Clear Descriptor Compare Status */ | ||
| 82 | #define DCSR_CMPST (1 << 10) /* The Descriptor Compare Status */ | ||
| 83 | #define DCSR_EORINTR (1 << 9) /* The end of Receive */ | ||
| 84 | |||
| 85 | #define DRCMR_MAPVLD (1 << 7) /* Map Valid */ | ||
| 86 | #define DRCMR_CHLNUM 0x1f /* mask for Channel Number */ | ||
| 87 | |||
| 88 | #define DDADR_DESCADDR 0xfffffff0 /* Address of next descriptor */ | ||
| 89 | #define DDADR_STOP (1 << 0) /* Stop */ | ||
| 90 | |||
| 91 | #define DCMD_INCSRCADDR (1 << 31) /* Source Address Increment Setting. */ | ||
| 92 | #define DCMD_INCTRGADDR (1 << 30) /* Target Address Increment Setting. */ | ||
| 93 | #define DCMD_FLOWSRC (1 << 29) /* Flow Control by the source. */ | ||
| 94 | #define DCMD_FLOWTRG (1 << 28) /* Flow Control by the target. */ | ||
| 95 | #define DCMD_STARTIRQEN (1 << 22) /* Start Interrupt Enable */ | ||
| 96 | #define DCMD_ENDIRQEN (1 << 21) /* End Interrupt Enable */ | ||
| 97 | #define DCMD_ENDIAN (1 << 18) /* Device Endian-ness. */ | ||
| 98 | #define DCMD_BURST8 (1 << 16) /* 8 byte burst */ | ||
| 99 | #define DCMD_BURST16 (2 << 16) /* 16 byte burst */ | ||
| 100 | #define DCMD_BURST32 (3 << 16) /* 32 byte burst */ | ||
| 101 | #define DCMD_WIDTH1 (1 << 14) /* 1 byte width */ | ||
| 102 | #define DCMD_WIDTH2 (2 << 14) /* 2 byte width (HalfWord) */ | ||
| 103 | #define DCMD_WIDTH4 (3 << 14) /* 4 byte width (Word) */ | ||
| 104 | #define DCMD_LENGTH 0x01fff /* length mask (max = 8K - 1) */ | ||
| 105 | |||
| 106 | /* | ||
| 107 | * Descriptor structure for PXA's DMA engine | ||
| 108 | * Note: this structure must always be aligned to a 16-byte boundary. | ||
| 109 | */ | ||
| 110 | |||
| 111 | typedef enum { | ||
| 112 | DMA_PRIO_HIGH = 0, | ||
| 113 | DMA_PRIO_MEDIUM = 1, | ||
| 114 | DMA_PRIO_LOW = 2 | ||
| 115 | } pxa_dma_prio; | ||
| 116 | |||
| 117 | /* | ||
| 118 | * DMA registration | ||
| 119 | */ | ||
| 120 | |||
| 121 | static inline int pxa_request_dma(char *name, | ||
| 122 | pxa_dma_prio prio, | ||
| 123 | void (*irq_handler)(int, void *), | ||
| 124 | void *data) | ||
| 125 | { | ||
| 126 | return -ENODEV; | ||
| 127 | } | ||
| 128 | |||
| 129 | static inline void pxa_free_dma(int dma_ch) | ||
| 130 | { | ||
| 131 | } | ||
| 132 | |||
| 133 | /* | ||
| 134 | * The CE4100 does not have the clk framework implemented and SPI clock can | ||
| 135 | * not be switched on/off or the divider changed. | ||
| 136 | */ | ||
| 137 | static inline void clk_disable(struct clk *clk) | ||
| 138 | { | ||
| 139 | } | ||
| 140 | |||
| 141 | static inline int clk_enable(struct clk *clk) | ||
| 142 | { | ||
| 143 | return 0; | ||
| 144 | } | ||
| 145 | |||
| 146 | static inline unsigned long clk_get_rate(struct clk *clk) | ||
| 147 | { | ||
| 148 | return 3686400; | ||
| 149 | } | ||
| 150 | |||
| 151 | #endif | ||
| 152 | #endif | ||
