diff options
Diffstat (limited to 'arch/powerpc/boot/dts/mpc8572ds.dts')
-rw-r--r-- | arch/powerpc/boot/dts/mpc8572ds.dts | 116 |
1 files changed, 113 insertions, 3 deletions
diff --git a/arch/powerpc/boot/dts/mpc8572ds.dts b/arch/powerpc/boot/dts/mpc8572ds.dts index 66f27ab613a2..08c61e3daecc 100644 --- a/arch/powerpc/boot/dts/mpc8572ds.dts +++ b/arch/powerpc/boot/dts/mpc8572ds.dts | |||
@@ -42,6 +42,7 @@ | |||
42 | timebase-frequency = <0>; | 42 | timebase-frequency = <0>; |
43 | bus-frequency = <0>; | 43 | bus-frequency = <0>; |
44 | clock-frequency = <0>; | 44 | clock-frequency = <0>; |
45 | next-level-cache = <&L2>; | ||
45 | }; | 46 | }; |
46 | 47 | ||
47 | PowerPC,8572@1 { | 48 | PowerPC,8572@1 { |
@@ -54,6 +55,7 @@ | |||
54 | timebase-frequency = <0>; | 55 | timebase-frequency = <0>; |
55 | bus-frequency = <0>; | 56 | bus-frequency = <0>; |
56 | clock-frequency = <0>; | 57 | clock-frequency = <0>; |
58 | next-level-cache = <&L2>; | ||
57 | }; | 59 | }; |
58 | }; | 60 | }; |
59 | 61 | ||
@@ -84,7 +86,7 @@ | |||
84 | interrupts = <18 2>; | 86 | interrupts = <18 2>; |
85 | }; | 87 | }; |
86 | 88 | ||
87 | l2-cache-controller@20000 { | 89 | L2: l2-cache-controller@20000 { |
88 | compatible = "fsl,mpc8572-l2-cache-controller"; | 90 | compatible = "fsl,mpc8572-l2-cache-controller"; |
89 | reg = <0x20000 0x1000>; | 91 | reg = <0x20000 0x1000>; |
90 | cache-line-size = <32>; // 32 bytes | 92 | cache-line-size = <32>; // 32 bytes |
@@ -115,6 +117,88 @@ | |||
115 | dfsrr; | 117 | dfsrr; |
116 | }; | 118 | }; |
117 | 119 | ||
120 | dma@c300 { | ||
121 | #address-cells = <1>; | ||
122 | #size-cells = <1>; | ||
123 | compatible = "fsl,mpc8572-dma", "fsl,eloplus-dma"; | ||
124 | reg = <0xc300 0x4>; | ||
125 | ranges = <0x0 0xc100 0x200>; | ||
126 | cell-index = <1>; | ||
127 | dma-channel@0 { | ||
128 | compatible = "fsl,mpc8572-dma-channel", | ||
129 | "fsl,eloplus-dma-channel"; | ||
130 | reg = <0x0 0x80>; | ||
131 | cell-index = <0>; | ||
132 | interrupt-parent = <&mpic>; | ||
133 | interrupts = <76 2>; | ||
134 | }; | ||
135 | dma-channel@80 { | ||
136 | compatible = "fsl,mpc8572-dma-channel", | ||
137 | "fsl,eloplus-dma-channel"; | ||
138 | reg = <0x80 0x80>; | ||
139 | cell-index = <1>; | ||
140 | interrupt-parent = <&mpic>; | ||
141 | interrupts = <77 2>; | ||
142 | }; | ||
143 | dma-channel@100 { | ||
144 | compatible = "fsl,mpc8572-dma-channel", | ||
145 | "fsl,eloplus-dma-channel"; | ||
146 | reg = <0x100 0x80>; | ||
147 | cell-index = <2>; | ||
148 | interrupt-parent = <&mpic>; | ||
149 | interrupts = <78 2>; | ||
150 | }; | ||
151 | dma-channel@180 { | ||
152 | compatible = "fsl,mpc8572-dma-channel", | ||
153 | "fsl,eloplus-dma-channel"; | ||
154 | reg = <0x180 0x80>; | ||
155 | cell-index = <3>; | ||
156 | interrupt-parent = <&mpic>; | ||
157 | interrupts = <79 2>; | ||
158 | }; | ||
159 | }; | ||
160 | |||
161 | dma@21300 { | ||
162 | #address-cells = <1>; | ||
163 | #size-cells = <1>; | ||
164 | compatible = "fsl,mpc8572-dma", "fsl,eloplus-dma"; | ||
165 | reg = <0x21300 0x4>; | ||
166 | ranges = <0x0 0x21100 0x200>; | ||
167 | cell-index = <0>; | ||
168 | dma-channel@0 { | ||
169 | compatible = "fsl,mpc8572-dma-channel", | ||
170 | "fsl,eloplus-dma-channel"; | ||
171 | reg = <0x0 0x80>; | ||
172 | cell-index = <0>; | ||
173 | interrupt-parent = <&mpic>; | ||
174 | interrupts = <20 2>; | ||
175 | }; | ||
176 | dma-channel@80 { | ||
177 | compatible = "fsl,mpc8572-dma-channel", | ||
178 | "fsl,eloplus-dma-channel"; | ||
179 | reg = <0x80 0x80>; | ||
180 | cell-index = <1>; | ||
181 | interrupt-parent = <&mpic>; | ||
182 | interrupts = <21 2>; | ||
183 | }; | ||
184 | dma-channel@100 { | ||
185 | compatible = "fsl,mpc8572-dma-channel", | ||
186 | "fsl,eloplus-dma-channel"; | ||
187 | reg = <0x100 0x80>; | ||
188 | cell-index = <2>; | ||
189 | interrupt-parent = <&mpic>; | ||
190 | interrupts = <22 2>; | ||
191 | }; | ||
192 | dma-channel@180 { | ||
193 | compatible = "fsl,mpc8572-dma-channel", | ||
194 | "fsl,eloplus-dma-channel"; | ||
195 | reg = <0x180 0x80>; | ||
196 | cell-index = <3>; | ||
197 | interrupt-parent = <&mpic>; | ||
198 | interrupts = <23 2>; | ||
199 | }; | ||
200 | }; | ||
201 | |||
118 | mdio@24520 { | 202 | mdio@24520 { |
119 | #address-cells = <1>; | 203 | #address-cells = <1>; |
120 | #size-cells = <0>; | 204 | #size-cells = <0>; |
@@ -221,15 +305,41 @@ | |||
221 | fsl,has-rstcr; | 305 | fsl,has-rstcr; |
222 | }; | 306 | }; |
223 | 307 | ||
308 | msi@41600 { | ||
309 | compatible = "fsl,mpc8572-msi", "fsl,mpic-msi"; | ||
310 | reg = <0x41600 0x80>; | ||
311 | msi-available-ranges = <0 0x100>; | ||
312 | interrupts = < | ||
313 | 0xe0 0 | ||
314 | 0xe1 0 | ||
315 | 0xe2 0 | ||
316 | 0xe3 0 | ||
317 | 0xe4 0 | ||
318 | 0xe5 0 | ||
319 | 0xe6 0 | ||
320 | 0xe7 0>; | ||
321 | interrupt-parent = <&mpic>; | ||
322 | }; | ||
323 | |||
324 | crypto@30000 { | ||
325 | compatible = "fsl,sec3.0", "fsl,sec2.4", "fsl,sec2.2", | ||
326 | "fsl,sec2.1", "fsl,sec2.0"; | ||
327 | reg = <0x30000 0x10000>; | ||
328 | interrupts = <45 2 58 2>; | ||
329 | interrupt-parent = <&mpic>; | ||
330 | fsl,num-channels = <4>; | ||
331 | fsl,channel-fifo-len = <24>; | ||
332 | fsl,exec-units-mask = <0x9fe>; | ||
333 | fsl,descriptor-types-mask = <0x3ab0ebf>; | ||
334 | }; | ||
335 | |||
224 | mpic: pic@40000 { | 336 | mpic: pic@40000 { |
225 | clock-frequency = <0>; | ||
226 | interrupt-controller; | 337 | interrupt-controller; |
227 | #address-cells = <0>; | 338 | #address-cells = <0>; |
228 | #interrupt-cells = <2>; | 339 | #interrupt-cells = <2>; |
229 | reg = <0x40000 0x40000>; | 340 | reg = <0x40000 0x40000>; |
230 | compatible = "chrp,open-pic"; | 341 | compatible = "chrp,open-pic"; |
231 | device_type = "open-pic"; | 342 | device_type = "open-pic"; |
232 | big-endian; | ||
233 | }; | 343 | }; |
234 | }; | 344 | }; |
235 | 345 | ||