diff options
Diffstat (limited to 'arch/mips/au1000/common')
| -rw-r--r-- | arch/mips/au1000/common/Makefile | 2 | ||||
| -rw-r--r-- | arch/mips/au1000/common/int-handler.S | 68 | ||||
| -rw-r--r-- | arch/mips/au1000/common/irq.c | 20 |
3 files changed, 19 insertions, 71 deletions
diff --git a/arch/mips/au1000/common/Makefile b/arch/mips/au1000/common/Makefile index a1edfd1f643c..bf682f50b859 100644 --- a/arch/mips/au1000/common/Makefile +++ b/arch/mips/au1000/common/Makefile | |||
| @@ -6,7 +6,7 @@ | |||
| 6 | # Makefile for the Alchemy Au1000 CPU, generic files. | 6 | # Makefile for the Alchemy Au1000 CPU, generic files. |
| 7 | # | 7 | # |
| 8 | 8 | ||
| 9 | obj-y += prom.o int-handler.o irq.o puts.o time.o reset.o \ | 9 | obj-y += prom.o irq.o puts.o time.o reset.o \ |
| 10 | au1xxx_irqmap.o clocks.o platform.o power.o setup.o \ | 10 | au1xxx_irqmap.o clocks.o platform.o power.o setup.o \ |
| 11 | sleeper.o cputable.o dma.o dbdma.o gpio.o | 11 | sleeper.o cputable.o dma.o dbdma.o gpio.o |
| 12 | 12 | ||
diff --git a/arch/mips/au1000/common/int-handler.S b/arch/mips/au1000/common/int-handler.S deleted file mode 100644 index 1c4ca883321e..000000000000 --- a/arch/mips/au1000/common/int-handler.S +++ /dev/null | |||
| @@ -1,68 +0,0 @@ | |||
| 1 | /* | ||
| 2 | * Copyright 2001 MontaVista Software Inc. | ||
| 3 | * Author: ppopov@mvista.com | ||
| 4 | * | ||
| 5 | * Interrupt dispatcher for Au1000 boards. | ||
| 6 | * | ||
| 7 | * This program is free software; you can redistribute it and/or modify it | ||
| 8 | * under the terms of the GNU General Public License as published by the | ||
| 9 | * Free Software Foundation; either version 2 of the License, or (at your | ||
| 10 | * option) any later version. | ||
| 11 | */ | ||
| 12 | #include <asm/asm.h> | ||
| 13 | #include <asm/mipsregs.h> | ||
| 14 | #include <asm/addrspace.h> | ||
| 15 | #include <asm/regdef.h> | ||
| 16 | #include <asm/stackframe.h> | ||
| 17 | |||
| 18 | .text | ||
| 19 | .set macro | ||
| 20 | .set noat | ||
| 21 | .align 5 | ||
| 22 | |||
| 23 | NESTED(au1000_IRQ, PT_SIZE, sp) | ||
| 24 | SAVE_ALL | ||
| 25 | CLI # Important: mark KERNEL mode ! | ||
| 26 | |||
| 27 | mfc0 t0,CP0_CAUSE # get pending interrupts | ||
| 28 | mfc0 t1,CP0_STATUS # get enabled interrupts | ||
| 29 | and t0,t1 # isolate allowed ones | ||
| 30 | |||
| 31 | andi t0,0xff00 # isolate pending bits | ||
| 32 | beqz t0, 3f # spurious interrupt | ||
| 33 | |||
| 34 | andi a0, t0, CAUSEF_IP7 | ||
| 35 | beq a0, zero, 1f | ||
| 36 | move a0, sp | ||
| 37 | jal mips_timer_interrupt | ||
| 38 | j ret_from_irq | ||
| 39 | |||
| 40 | 1: | ||
| 41 | andi a0, t0, CAUSEF_IP2 # Interrupt Controller 0, Request 0 | ||
| 42 | beq a0, zero, 2f | ||
| 43 | move a0,sp | ||
| 44 | jal intc0_req0_irqdispatch | ||
| 45 | j ret_from_irq | ||
| 46 | 2: | ||
| 47 | andi a0, t0, CAUSEF_IP3 # Interrupt Controller 0, Request 1 | ||
| 48 | beq a0, zero, 3f | ||
| 49 | move a0,sp | ||
| 50 | jal intc0_req1_irqdispatch | ||
| 51 | j ret_from_irq | ||
| 52 | 3: | ||
| 53 | andi a0, t0, CAUSEF_IP4 # Interrupt Controller 1, Request 0 | ||
| 54 | beq a0, zero, 4f | ||
| 55 | move a0,sp | ||
| 56 | jal intc1_req0_irqdispatch | ||
| 57 | j ret_from_irq | ||
| 58 | 4: | ||
| 59 | andi a0, t0, CAUSEF_IP5 # Interrupt Controller 1, Request 1 | ||
| 60 | beq a0, zero, 5f | ||
| 61 | move a0, sp | ||
| 62 | jal intc1_req1_irqdispatch | ||
| 63 | j ret_from_irq | ||
| 64 | |||
| 65 | 5: | ||
| 66 | move a0, sp | ||
| 67 | j spurious_interrupt | ||
| 68 | END(au1000_IRQ) | ||
diff --git a/arch/mips/au1000/common/irq.c b/arch/mips/au1000/common/irq.c index 1339a0979f66..da61de776154 100644 --- a/arch/mips/au1000/common/irq.c +++ b/arch/mips/au1000/common/irq.c | |||
| @@ -66,7 +66,6 @@ | |||
| 66 | #define EXT_INTC1_REQ1 5 /* IP 5 */ | 66 | #define EXT_INTC1_REQ1 5 /* IP 5 */ |
| 67 | #define MIPS_TIMER_IP 7 /* IP 7 */ | 67 | #define MIPS_TIMER_IP 7 /* IP 7 */ |
| 68 | 68 | ||
| 69 | extern asmlinkage void au1000_IRQ(void); | ||
| 70 | extern void set_debug_traps(void); | 69 | extern void set_debug_traps(void); |
| 71 | extern irq_cpustat_t irq_stat [NR_CPUS]; | 70 | extern irq_cpustat_t irq_stat [NR_CPUS]; |
| 72 | 71 | ||
| @@ -446,7 +445,6 @@ void __init arch_init_irq(void) | |||
| 446 | extern int au1xxx_ic0_nr_irqs; | 445 | extern int au1xxx_ic0_nr_irqs; |
| 447 | 446 | ||
| 448 | cp0_status = read_c0_status(); | 447 | cp0_status = read_c0_status(); |
| 449 | set_except_vector(0, au1000_IRQ); | ||
| 450 | 448 | ||
| 451 | /* Initialize interrupt controllers to a safe state. | 449 | /* Initialize interrupt controllers to a safe state. |
| 452 | */ | 450 | */ |
| @@ -661,3 +659,21 @@ restore_au1xxx_intctl(void) | |||
| 661 | au_writel(sleep_intctl_mask[0], IC0_MASKSET); au_sync(); | 659 | au_writel(sleep_intctl_mask[0], IC0_MASKSET); au_sync(); |
| 662 | } | 660 | } |
| 663 | #endif /* CONFIG_PM */ | 661 | #endif /* CONFIG_PM */ |
| 662 | |||
| 663 | asmlinkage void plat_irq_dispatch(struct pt_regs *regs) | ||
| 664 | { | ||
| 665 | unsigned int pending = read_c0_status() & read_c0_cause() & ST0_IM; | ||
| 666 | |||
| 667 | if (pending & CAUSEF_IP7) | ||
| 668 | mips_timer_interrupt(regs); | ||
| 669 | else if (pending & CAUSEF_IP2) | ||
| 670 | intc0_req0_irqdispatch(regs); | ||
| 671 | else if (pending & CAUSEF_IP3) | ||
| 672 | intc0_req1_irqdispatch(regs); | ||
| 673 | else if (pending & CAUSEF_IP4) | ||
| 674 | intc1_req0_irqdispatch(regs); | ||
| 675 | else if (pending & CAUSEF_IP5) | ||
| 676 | intc1_req1_irqdispatch(regs); | ||
| 677 | else | ||
| 678 | spurious_interrupt(regs); | ||
| 679 | } | ||
