diff options
Diffstat (limited to 'arch/arm/mach-davinci/irq.c')
-rw-r--r-- | arch/arm/mach-davinci/irq.c | 91 |
1 files changed, 22 insertions, 69 deletions
diff --git a/arch/arm/mach-davinci/irq.c b/arch/arm/mach-davinci/irq.c index 784ddf3c5ad4..952dc126c390 100644 --- a/arch/arm/mach-davinci/irq.c +++ b/arch/arm/mach-davinci/irq.c | |||
@@ -29,8 +29,6 @@ | |||
29 | #include <mach/common.h> | 29 | #include <mach/common.h> |
30 | #include <asm/mach/irq.h> | 30 | #include <asm/mach/irq.h> |
31 | 31 | ||
32 | #define IRQ_BIT(irq) ((irq) & 0x1f) | ||
33 | |||
34 | #define FIQ_REG0_OFFSET 0x0000 | 32 | #define FIQ_REG0_OFFSET 0x0000 |
35 | #define FIQ_REG1_OFFSET 0x0004 | 33 | #define FIQ_REG1_OFFSET 0x0004 |
36 | #define IRQ_REG0_OFFSET 0x0008 | 34 | #define IRQ_REG0_OFFSET 0x0008 |
@@ -42,78 +40,39 @@ | |||
42 | #define IRQ_INTPRI0_REG_OFFSET 0x0030 | 40 | #define IRQ_INTPRI0_REG_OFFSET 0x0030 |
43 | #define IRQ_INTPRI7_REG_OFFSET 0x004C | 41 | #define IRQ_INTPRI7_REG_OFFSET 0x004C |
44 | 42 | ||
45 | static inline unsigned int davinci_irq_readl(int offset) | ||
46 | { | ||
47 | return __raw_readl(davinci_intc_base + offset); | ||
48 | } | ||
49 | |||
50 | static inline void davinci_irq_writel(unsigned long value, int offset) | 43 | static inline void davinci_irq_writel(unsigned long value, int offset) |
51 | { | 44 | { |
52 | __raw_writel(value, davinci_intc_base + offset); | 45 | __raw_writel(value, davinci_intc_base + offset); |
53 | } | 46 | } |
54 | 47 | ||
55 | /* Disable interrupt */ | 48 | static __init void |
56 | static void davinci_mask_irq(unsigned int irq) | 49 | davinci_alloc_gc(void __iomem *base, unsigned int irq_start, unsigned int num) |
57 | { | 50 | { |
58 | unsigned int mask; | 51 | struct irq_chip_generic *gc; |
59 | u32 l; | 52 | struct irq_chip_type *ct; |
60 | |||
61 | mask = 1 << IRQ_BIT(irq); | ||
62 | |||
63 | if (irq > 31) { | ||
64 | l = davinci_irq_readl(IRQ_ENT_REG1_OFFSET); | ||
65 | l &= ~mask; | ||
66 | davinci_irq_writel(l, IRQ_ENT_REG1_OFFSET); | ||
67 | } else { | ||
68 | l = davinci_irq_readl(IRQ_ENT_REG0_OFFSET); | ||
69 | l &= ~mask; | ||
70 | davinci_irq_writel(l, IRQ_ENT_REG0_OFFSET); | ||
71 | } | ||
72 | } | ||
73 | 53 | ||
74 | /* Enable interrupt */ | 54 | gc = irq_alloc_generic_chip("AINTC", 1, irq_start, base, handle_edge_irq); |
75 | static void davinci_unmask_irq(unsigned int irq) | 55 | if (!gc) { |
76 | { | 56 | pr_err("%s: irq_alloc_generic_chip for IRQ %u failed\n", |
77 | unsigned int mask; | 57 | __func__, irq_start); |
78 | u32 l; | 58 | return; |
79 | |||
80 | mask = 1 << IRQ_BIT(irq); | ||
81 | |||
82 | if (irq > 31) { | ||
83 | l = davinci_irq_readl(IRQ_ENT_REG1_OFFSET); | ||
84 | l |= mask; | ||
85 | davinci_irq_writel(l, IRQ_ENT_REG1_OFFSET); | ||
86 | } else { | ||
87 | l = davinci_irq_readl(IRQ_ENT_REG0_OFFSET); | ||
88 | l |= mask; | ||
89 | davinci_irq_writel(l, IRQ_ENT_REG0_OFFSET); | ||
90 | } | 59 | } |
91 | } | ||
92 | |||
93 | /* EOI interrupt */ | ||
94 | static void davinci_ack_irq(unsigned int irq) | ||
95 | { | ||
96 | unsigned int mask; | ||
97 | 60 | ||
98 | mask = 1 << IRQ_BIT(irq); | 61 | ct = gc->chip_types; |
62 | ct->chip.irq_ack = irq_gc_ack_set_bit; | ||
63 | ct->chip.irq_mask = irq_gc_mask_clr_bit; | ||
64 | ct->chip.irq_unmask = irq_gc_mask_set_bit; | ||
99 | 65 | ||
100 | if (irq > 31) | 66 | ct->regs.ack = IRQ_REG0_OFFSET; |
101 | davinci_irq_writel(mask, IRQ_REG1_OFFSET); | 67 | ct->regs.mask = IRQ_ENT_REG0_OFFSET; |
102 | else | 68 | irq_setup_generic_chip(gc, IRQ_MSK(num), IRQ_GC_INIT_MASK_CACHE, |
103 | davinci_irq_writel(mask, IRQ_REG0_OFFSET); | 69 | IRQ_NOREQUEST | IRQ_NOPROBE, 0); |
104 | } | 70 | } |
105 | 71 | ||
106 | static struct irq_chip davinci_irq_chip_0 = { | ||
107 | .name = "AINTC", | ||
108 | .ack = davinci_ack_irq, | ||
109 | .mask = davinci_mask_irq, | ||
110 | .unmask = davinci_unmask_irq, | ||
111 | }; | ||
112 | |||
113 | /* ARM Interrupt Controller Initialization */ | 72 | /* ARM Interrupt Controller Initialization */ |
114 | void __init davinci_irq_init(void) | 73 | void __init davinci_irq_init(void) |
115 | { | 74 | { |
116 | unsigned i; | 75 | unsigned i, j; |
117 | const u8 *davinci_def_priorities = davinci_soc_info.intc_irq_prios; | 76 | const u8 *davinci_def_priorities = davinci_soc_info.intc_irq_prios; |
118 | 77 | ||
119 | davinci_intc_type = DAVINCI_INTC_TYPE_AINTC; | 78 | davinci_intc_type = DAVINCI_INTC_TYPE_AINTC; |
@@ -144,7 +103,6 @@ void __init davinci_irq_init(void) | |||
144 | davinci_irq_writel(~0x0, IRQ_REG1_OFFSET); | 103 | davinci_irq_writel(~0x0, IRQ_REG1_OFFSET); |
145 | 104 | ||
146 | for (i = IRQ_INTPRI0_REG_OFFSET; i <= IRQ_INTPRI7_REG_OFFSET; i += 4) { | 105 | for (i = IRQ_INTPRI0_REG_OFFSET; i <= IRQ_INTPRI7_REG_OFFSET; i += 4) { |
147 | unsigned j; | ||
148 | u32 pri; | 106 | u32 pri; |
149 | 107 | ||
150 | for (j = 0, pri = 0; j < 32; j += 4, davinci_def_priorities++) | 108 | for (j = 0, pri = 0; j < 32; j += 4, davinci_def_priorities++) |
@@ -152,13 +110,8 @@ void __init davinci_irq_init(void) | |||
152 | davinci_irq_writel(pri, i); | 110 | davinci_irq_writel(pri, i); |
153 | } | 111 | } |
154 | 112 | ||
155 | /* set up genirq dispatch for ARM INTC */ | 113 | for (i = 0, j = 0; i < davinci_soc_info.intc_irq_num; i += 32, j += 0x04) |
156 | for (i = 0; i < davinci_soc_info.intc_irq_num; i++) { | 114 | davinci_alloc_gc(davinci_intc_base + j, i, 32); |
157 | set_irq_chip(i, &davinci_irq_chip_0); | 115 | |
158 | set_irq_flags(i, IRQF_VALID | IRQF_PROBE); | 116 | irq_set_handler(IRQ_TINT1_TINT34, handle_level_irq); |
159 | if (i != IRQ_TINT1_TINT34) | ||
160 | set_irq_handler(i, handle_edge_irq); | ||
161 | else | ||
162 | set_irq_handler(i, handle_level_irq); | ||
163 | } | ||
164 | } | 117 | } |