diff options
Diffstat (limited to 'Documentation/devicetree/bindings/arm/tegra/nvidia,tegra20-pmc.txt')
| -rw-r--r-- | Documentation/devicetree/bindings/arm/tegra/nvidia,tegra20-pmc.txt | 38 |
1 files changed, 38 insertions, 0 deletions
diff --git a/Documentation/devicetree/bindings/arm/tegra/nvidia,tegra20-pmc.txt b/Documentation/devicetree/bindings/arm/tegra/nvidia,tegra20-pmc.txt index ee529b17cb9f..1608a54e90e1 100644 --- a/Documentation/devicetree/bindings/arm/tegra/nvidia,tegra20-pmc.txt +++ b/Documentation/devicetree/bindings/arm/tegra/nvidia,tegra20-pmc.txt | |||
| @@ -1,5 +1,9 @@ | |||
| 1 | NVIDIA Tegra Power Management Controller (PMC) | 1 | NVIDIA Tegra Power Management Controller (PMC) |
| 2 | 2 | ||
| 3 | The PMC block interacts with an external Power Management Unit. The PMC | ||
| 4 | mostly controls the entry and exit of the system from different sleep | ||
| 5 | modes. It provides power-gating controllers for SoC and CPU power-islands. | ||
| 6 | |||
| 3 | Required properties: | 7 | Required properties: |
| 4 | - name : Should be pmc | 8 | - name : Should be pmc |
| 5 | - compatible : Should contain "nvidia,tegra<chip>-pmc". | 9 | - compatible : Should contain "nvidia,tegra<chip>-pmc". |
| @@ -15,6 +19,32 @@ Optional properties: | |||
| 15 | signal is fed into the PMC. This signal is optionally inverted, and then | 19 | signal is fed into the PMC. This signal is optionally inverted, and then |
| 16 | fed into the ARM GIC. The PMC is not involved in the detection or | 20 | fed into the ARM GIC. The PMC is not involved in the detection or |
| 17 | handling of this interrupt signal, merely its inversion. | 21 | handling of this interrupt signal, merely its inversion. |
| 22 | - nvidia,suspend-mode : The suspend mode that the platform should use. | ||
| 23 | Valid values are 0, 1 and 2: | ||
| 24 | 0 (LP0): CPU + Core voltage off and DRAM in self-refresh | ||
| 25 | 1 (LP1): CPU voltage off and DRAM in self-refresh | ||
| 26 | 2 (LP2): CPU voltage off | ||
| 27 | - nvidia,core-power-req-active-high : Boolean, core power request active-high | ||
| 28 | - nvidia,sys-clock-req-active-high : Boolean, system clock request active-high | ||
| 29 | - nvidia,combined-power-req : Boolean, combined power request for CPU & Core | ||
| 30 | - nvidia,cpu-pwr-good-en : Boolean, CPU power good signal (from PMIC to PMC) | ||
| 31 | is enabled. | ||
| 32 | |||
| 33 | Required properties when nvidia,suspend-mode is specified: | ||
| 34 | - nvidia,cpu-pwr-good-time : CPU power good time in uS. | ||
| 35 | - nvidia,cpu-pwr-off-time : CPU power off time in uS. | ||
| 36 | - nvidia,core-pwr-good-time : <Oscillator-stable-time Power-stable-time> | ||
| 37 | Core power good time in uS. | ||
| 38 | - nvidia,core-pwr-off-time : Core power off time in uS. | ||
| 39 | |||
| 40 | Required properties when nvidia,suspend-mode=<0>: | ||
| 41 | - nvidia,lp0-vec : <start length> Starting address and length of LP0 vector | ||
| 42 | The LP0 vector contains the warm boot code that is executed by AVP when | ||
| 43 | resuming from the LP0 state. The AVP (Audio-Video Processor) is an ARM7 | ||
| 44 | processor and always being the first boot processor when chip is power on | ||
| 45 | or resume from deep sleep mode. When the system is resumed from the deep | ||
| 46 | sleep mode, the warm boot code will restore some PLLs, clocks and then | ||
| 47 | bring up CPU0 for resuming the system. | ||
| 18 | 48 | ||
| 19 | Example: | 49 | Example: |
| 20 | 50 | ||
| @@ -25,6 +55,14 @@ pmc@7000f400 { | |||
| 25 | clocks = <&tegra_car 110>, <&clk32k_in>; | 55 | clocks = <&tegra_car 110>, <&clk32k_in>; |
| 26 | clock-names = "pclk", "clk32k_in"; | 56 | clock-names = "pclk", "clk32k_in"; |
| 27 | nvidia,invert-interrupt; | 57 | nvidia,invert-interrupt; |
| 58 | nvidia,suspend-mode = <1>; | ||
| 59 | nvidia,cpu-pwr-good-time = <2000>; | ||
| 60 | nvidia,cpu-pwr-off-time = <100>; | ||
| 61 | nvidia,core-pwr-good-time = <3845 3845>; | ||
| 62 | nvidia,core-pwr-off-time = <458>; | ||
| 63 | nvidia,core-power-req-active-high; | ||
| 64 | nvidia,sys-clock-req-active-high; | ||
| 65 | nvidia,lp0-vec = <0xbdffd000 0x2000>; | ||
| 28 | }; | 66 | }; |
| 29 | 67 | ||
| 30 | / Tegra board dts file | 68 | / Tegra board dts file |
