diff options
| -rw-r--r-- | Documentation/devicetree/bindings/interrupt-controller/opencores,or1k-pic.txt | 23 | ||||
| -rw-r--r-- | arch/openrisc/Kconfig | 1 | ||||
| -rw-r--r-- | arch/openrisc/include/asm/irq.h | 3 | ||||
| -rw-r--r-- | arch/openrisc/kernel/irq.c | 146 | ||||
| -rw-r--r-- | drivers/irqchip/Kconfig | 4 | ||||
| -rw-r--r-- | drivers/irqchip/Makefile | 1 | ||||
| -rw-r--r-- | drivers/irqchip/irq-or1k-pic.c | 182 |
7 files changed, 227 insertions, 133 deletions
diff --git a/Documentation/devicetree/bindings/interrupt-controller/opencores,or1k-pic.txt b/Documentation/devicetree/bindings/interrupt-controller/opencores,or1k-pic.txt new file mode 100644 index 000000000000..55c04faa3f3f --- /dev/null +++ b/Documentation/devicetree/bindings/interrupt-controller/opencores,or1k-pic.txt | |||
| @@ -0,0 +1,23 @@ | |||
| 1 | OpenRISC 1000 Programmable Interrupt Controller | ||
| 2 | |||
| 3 | Required properties: | ||
| 4 | |||
| 5 | - compatible : should be "opencores,or1k-pic-level" for variants with | ||
| 6 | level triggered interrupt lines, "opencores,or1k-pic-edge" for variants with | ||
| 7 | edge triggered interrupt lines or "opencores,or1200-pic" for machines | ||
| 8 | with the non-spec compliant or1200 type implementation. | ||
| 9 | |||
| 10 | "opencores,or1k-pic" is also provided as an alias to "opencores,or1200-pic", | ||
| 11 | but this is only for backwards compatibility. | ||
| 12 | |||
| 13 | - interrupt-controller : Identifies the node as an interrupt controller | ||
| 14 | - #interrupt-cells : Specifies the number of cells needed to encode an | ||
| 15 | interrupt source. The value shall be 1. | ||
| 16 | |||
| 17 | Example: | ||
| 18 | |||
| 19 | intc: interrupt-controller { | ||
| 20 | compatible = "opencores,or1k-pic-level"; | ||
| 21 | interrupt-controller; | ||
| 22 | #interrupt-cells = <1>; | ||
| 23 | }; | ||
diff --git a/arch/openrisc/Kconfig b/arch/openrisc/Kconfig index e71d712afb79..88e83368bbf5 100644 --- a/arch/openrisc/Kconfig +++ b/arch/openrisc/Kconfig | |||
| @@ -22,6 +22,7 @@ config OPENRISC | |||
| 22 | select GENERIC_STRNLEN_USER | 22 | select GENERIC_STRNLEN_USER |
| 23 | select MODULES_USE_ELF_RELA | 23 | select MODULES_USE_ELF_RELA |
| 24 | select HAVE_DEBUG_STACKOVERFLOW | 24 | select HAVE_DEBUG_STACKOVERFLOW |
| 25 | select OR1K_PIC | ||
| 25 | 26 | ||
| 26 | config MMU | 27 | config MMU |
| 27 | def_bool y | 28 | def_bool y |
diff --git a/arch/openrisc/include/asm/irq.h b/arch/openrisc/include/asm/irq.h index eb612b1865d2..b84634cc95eb 100644 --- a/arch/openrisc/include/asm/irq.h +++ b/arch/openrisc/include/asm/irq.h | |||
| @@ -24,4 +24,7 @@ | |||
| 24 | 24 | ||
| 25 | #define NO_IRQ (-1) | 25 | #define NO_IRQ (-1) |
| 26 | 26 | ||
| 27 | void handle_IRQ(unsigned int, struct pt_regs *); | ||
| 28 | extern void set_handle_irq(void (*handle_irq)(struct pt_regs *)); | ||
| 29 | |||
| 27 | #endif /* __ASM_OPENRISC_IRQ_H__ */ | 30 | #endif /* __ASM_OPENRISC_IRQ_H__ */ |
diff --git a/arch/openrisc/kernel/irq.c b/arch/openrisc/kernel/irq.c index 8ec77bc9f1e7..967eb1430203 100644 --- a/arch/openrisc/kernel/irq.c +++ b/arch/openrisc/kernel/irq.c | |||
| @@ -16,11 +16,10 @@ | |||
| 16 | 16 | ||
| 17 | #include <linux/interrupt.h> | 17 | #include <linux/interrupt.h> |
| 18 | #include <linux/init.h> | 18 | #include <linux/init.h> |
| 19 | #include <linux/of.h> | ||
| 20 | #include <linux/ftrace.h> | 19 | #include <linux/ftrace.h> |
| 21 | #include <linux/irq.h> | 20 | #include <linux/irq.h> |
| 21 | #include <linux/irqchip.h> | ||
| 22 | #include <linux/export.h> | 22 | #include <linux/export.h> |
| 23 | #include <linux/irqdomain.h> | ||
| 24 | #include <linux/irqflags.h> | 23 | #include <linux/irqflags.h> |
| 25 | 24 | ||
| 26 | /* read interrupt enabled status */ | 25 | /* read interrupt enabled status */ |
| @@ -37,150 +36,31 @@ void arch_local_irq_restore(unsigned long flags) | |||
| 37 | } | 36 | } |
| 38 | EXPORT_SYMBOL(arch_local_irq_restore); | 37 | EXPORT_SYMBOL(arch_local_irq_restore); |
| 39 | 38 | ||
| 40 | 39 | void __init init_IRQ(void) | |
| 41 | /* OR1K PIC implementation */ | ||
| 42 | |||
| 43 | /* We're a couple of cycles faster than the generic implementations with | ||
| 44 | * these 'fast' versions. | ||
| 45 | */ | ||
| 46 | |||
| 47 | static void or1k_pic_mask(struct irq_data *data) | ||
| 48 | { | ||
| 49 | mtspr(SPR_PICMR, mfspr(SPR_PICMR) & ~(1UL << data->hwirq)); | ||
| 50 | } | ||
| 51 | |||
| 52 | static void or1k_pic_unmask(struct irq_data *data) | ||
| 53 | { | ||
| 54 | mtspr(SPR_PICMR, mfspr(SPR_PICMR) | (1UL << data->hwirq)); | ||
| 55 | } | ||
| 56 | |||
| 57 | static void or1k_pic_ack(struct irq_data *data) | ||
| 58 | { | ||
| 59 | /* EDGE-triggered interrupts need to be ack'ed in order to clear | ||
| 60 | * the latch. | ||
| 61 | * LEVEL-triggered interrupts do not need to be ack'ed; however, | ||
| 62 | * ack'ing the interrupt has no ill-effect and is quicker than | ||
| 63 | * trying to figure out what type it is... | ||
| 64 | */ | ||
| 65 | |||
| 66 | /* The OpenRISC 1000 spec says to write a 1 to the bit to ack the | ||
| 67 | * interrupt, but the OR1200 does this backwards and requires a 0 | ||
| 68 | * to be written... | ||
| 69 | */ | ||
| 70 | |||
| 71 | #ifdef CONFIG_OR1K_1200 | ||
| 72 | /* There are two oddities with the OR1200 PIC implementation: | ||
| 73 | * i) LEVEL-triggered interrupts are latched and need to be cleared | ||
| 74 | * ii) the interrupt latch is cleared by writing a 0 to the bit, | ||
| 75 | * as opposed to a 1 as mandated by the spec | ||
| 76 | */ | ||
| 77 | |||
| 78 | mtspr(SPR_PICSR, mfspr(SPR_PICSR) & ~(1UL << data->hwirq)); | ||
| 79 | #else | ||
| 80 | WARN(1, "Interrupt handling possibly broken\n"); | ||
| 81 | mtspr(SPR_PICSR, (1UL << data->hwirq)); | ||
| 82 | #endif | ||
| 83 | } | ||
| 84 | |||
| 85 | static void or1k_pic_mask_ack(struct irq_data *data) | ||
| 86 | { | ||
| 87 | /* Comments for pic_ack apply here, too */ | ||
| 88 | |||
| 89 | #ifdef CONFIG_OR1K_1200 | ||
| 90 | mtspr(SPR_PICMR, mfspr(SPR_PICMR) & ~(1UL << data->hwirq)); | ||
| 91 | mtspr(SPR_PICSR, mfspr(SPR_PICSR) & ~(1UL << data->hwirq)); | ||
| 92 | #else | ||
| 93 | WARN(1, "Interrupt handling possibly broken\n"); | ||
| 94 | mtspr(SPR_PICMR, (1UL << data->hwirq)); | ||
| 95 | mtspr(SPR_PICSR, (1UL << data->hwirq)); | ||
| 96 | #endif | ||
| 97 | } | ||
| 98 | |||
| 99 | #if 0 | ||
| 100 | static int or1k_pic_set_type(struct irq_data *data, unsigned int flow_type) | ||
| 101 | { | ||
| 102 | /* There's nothing to do in the PIC configuration when changing | ||
| 103 | * flow type. Level and edge-triggered interrupts are both | ||
| 104 | * supported, but it's PIC-implementation specific which type | ||
| 105 | * is handled. */ | ||
| 106 | |||
| 107 | return irq_setup_alt_chip(data, flow_type); | ||
| 108 | } | ||
| 109 | #endif | ||
| 110 | |||
| 111 | static struct irq_chip or1k_dev = { | ||
| 112 | .name = "or1k-PIC", | ||
| 113 | .irq_unmask = or1k_pic_unmask, | ||
| 114 | .irq_mask = or1k_pic_mask, | ||
| 115 | .irq_ack = or1k_pic_ack, | ||
| 116 | .irq_mask_ack = or1k_pic_mask_ack, | ||
| 117 | }; | ||
| 118 | |||
| 119 | static struct irq_domain *root_domain; | ||
| 120 | |||
| 121 | static inline int pic_get_irq(int first) | ||
| 122 | { | ||
| 123 | int hwirq; | ||
| 124 | |||
| 125 | hwirq = ffs(mfspr(SPR_PICSR) >> first); | ||
| 126 | if (!hwirq) | ||
| 127 | return NO_IRQ; | ||
| 128 | else | ||
| 129 | hwirq = hwirq + first -1; | ||
| 130 | |||
| 131 | return irq_find_mapping(root_domain, hwirq); | ||
| 132 | } | ||
| 133 | |||
| 134 | |||
| 135 | static int or1k_map(struct irq_domain *d, unsigned int irq, irq_hw_number_t hw) | ||
| 136 | { | 40 | { |
| 137 | irq_set_chip_and_handler_name(irq, &or1k_dev, | 41 | irqchip_init(); |
| 138 | handle_level_irq, "level"); | ||
| 139 | irq_set_status_flags(irq, IRQ_LEVEL | IRQ_NOPROBE); | ||
| 140 | |||
| 141 | return 0; | ||
| 142 | } | 42 | } |
| 143 | 43 | ||
| 144 | static const struct irq_domain_ops or1k_irq_domain_ops = { | 44 | static void (*handle_arch_irq)(struct pt_regs *); |
| 145 | .xlate = irq_domain_xlate_onecell, | ||
| 146 | .map = or1k_map, | ||
| 147 | }; | ||
| 148 | |||
| 149 | /* | ||
| 150 | * This sets up the IRQ domain for the PIC built in to the OpenRISC | ||
| 151 | * 1000 CPU. This is the "root" domain as these are the interrupts | ||
| 152 | * that directly trigger an exception in the CPU. | ||
| 153 | */ | ||
| 154 | static void __init or1k_irq_init(void) | ||
| 155 | { | ||
| 156 | struct device_node *intc = NULL; | ||
| 157 | |||
| 158 | /* The interrupt controller device node is mandatory */ | ||
| 159 | intc = of_find_compatible_node(NULL, NULL, "opencores,or1k-pic"); | ||
| 160 | BUG_ON(!intc); | ||
| 161 | |||
| 162 | /* Disable all interrupts until explicitly requested */ | ||
| 163 | mtspr(SPR_PICMR, (0UL)); | ||
| 164 | |||
| 165 | root_domain = irq_domain_add_linear(intc, 32, | ||
| 166 | &or1k_irq_domain_ops, NULL); | ||
| 167 | } | ||
| 168 | 45 | ||
| 169 | void __init init_IRQ(void) | 46 | void __init set_handle_irq(void (*handle_irq)(struct pt_regs *)) |
| 170 | { | 47 | { |
| 171 | or1k_irq_init(); | 48 | handle_arch_irq = handle_irq; |
| 172 | } | 49 | } |
| 173 | 50 | ||
| 174 | void __irq_entry do_IRQ(struct pt_regs *regs) | 51 | void handle_IRQ(unsigned int irq, struct pt_regs *regs) |
| 175 | { | 52 | { |
| 176 | int irq = -1; | ||
| 177 | struct pt_regs *old_regs = set_irq_regs(regs); | 53 | struct pt_regs *old_regs = set_irq_regs(regs); |
| 178 | 54 | ||
| 179 | irq_enter(); | 55 | irq_enter(); |
| 180 | 56 | ||
| 181 | while ((irq = pic_get_irq(irq + 1)) != NO_IRQ) | 57 | generic_handle_irq(irq); |
| 182 | generic_handle_irq(irq); | ||
| 183 | 58 | ||
| 184 | irq_exit(); | 59 | irq_exit(); |
| 185 | set_irq_regs(old_regs); | 60 | set_irq_regs(old_regs); |
| 186 | } | 61 | } |
| 62 | |||
| 63 | void __irq_entry do_IRQ(struct pt_regs *regs) | ||
| 64 | { | ||
| 65 | handle_arch_irq(regs); | ||
| 66 | } | ||
diff --git a/drivers/irqchip/Kconfig b/drivers/irqchip/Kconfig index bbb746e35500..131f18562d7d 100644 --- a/drivers/irqchip/Kconfig +++ b/drivers/irqchip/Kconfig | |||
| @@ -53,6 +53,10 @@ config CLPS711X_IRQCHIP | |||
| 53 | select SPARSE_IRQ | 53 | select SPARSE_IRQ |
| 54 | default y | 54 | default y |
| 55 | 55 | ||
| 56 | config OR1K_PIC | ||
| 57 | bool | ||
| 58 | select IRQ_DOMAIN | ||
| 59 | |||
| 56 | config ORION_IRQCHIP | 60 | config ORION_IRQCHIP |
| 57 | bool | 61 | bool |
| 58 | select IRQ_DOMAIN | 62 | select IRQ_DOMAIN |
diff --git a/drivers/irqchip/Makefile b/drivers/irqchip/Makefile index 62a13e5ef98f..7fba336c4daf 100644 --- a/drivers/irqchip/Makefile +++ b/drivers/irqchip/Makefile | |||
| @@ -11,6 +11,7 @@ obj-$(CONFIG_METAG) += irq-metag-ext.o | |||
| 11 | obj-$(CONFIG_METAG_PERFCOUNTER_IRQS) += irq-metag.o | 11 | obj-$(CONFIG_METAG_PERFCOUNTER_IRQS) += irq-metag.o |
| 12 | obj-$(CONFIG_ARCH_MOXART) += irq-moxart.o | 12 | obj-$(CONFIG_ARCH_MOXART) += irq-moxart.o |
| 13 | obj-$(CONFIG_CLPS711X_IRQCHIP) += irq-clps711x.o | 13 | obj-$(CONFIG_CLPS711X_IRQCHIP) += irq-clps711x.o |
| 14 | obj-$(CONFIG_OR1K_PIC) += irq-or1k-pic.o | ||
| 14 | obj-$(CONFIG_ORION_IRQCHIP) += irq-orion.o | 15 | obj-$(CONFIG_ORION_IRQCHIP) += irq-orion.o |
| 15 | obj-$(CONFIG_ARCH_SUNXI) += irq-sun4i.o | 16 | obj-$(CONFIG_ARCH_SUNXI) += irq-sun4i.o |
| 16 | obj-$(CONFIG_ARCH_SUNXI) += irq-sunxi-nmi.o | 17 | obj-$(CONFIG_ARCH_SUNXI) += irq-sunxi-nmi.o |
diff --git a/drivers/irqchip/irq-or1k-pic.c b/drivers/irqchip/irq-or1k-pic.c new file mode 100644 index 000000000000..17ff033d9925 --- /dev/null +++ b/drivers/irqchip/irq-or1k-pic.c | |||
| @@ -0,0 +1,182 @@ | |||
| 1 | /* | ||
| 2 | * Copyright (C) 2010-2011 Jonas Bonn <jonas@southpole.se> | ||
| 3 | * Copyright (C) 2014 Stefan Kristansson <stefan.kristiansson@saunalahti.fi> | ||
| 4 | * | ||
| 5 | * This program is free software; you can redistribute it and/or | ||
| 6 | * modify it under the terms of the GNU General Public License | ||
| 7 | * as published by the Free Software Foundation; either version | ||
| 8 | * 2 of the License, or (at your option) any later version. | ||
| 9 | */ | ||
| 10 | |||
| 11 | #include <linux/irq.h> | ||
| 12 | #include <linux/of.h> | ||
| 13 | #include <linux/of_irq.h> | ||
| 14 | #include <linux/of_address.h> | ||
| 15 | |||
| 16 | #include "irqchip.h" | ||
| 17 | |||
| 18 | /* OR1K PIC implementation */ | ||
| 19 | |||
| 20 | struct or1k_pic_dev { | ||
| 21 | struct irq_chip chip; | ||
| 22 | irq_flow_handler_t handle; | ||
| 23 | unsigned long flags; | ||
| 24 | }; | ||
| 25 | |||
| 26 | /* | ||
| 27 | * We're a couple of cycles faster than the generic implementations with | ||
| 28 | * these 'fast' versions. | ||
| 29 | */ | ||
| 30 | |||
| 31 | static void or1k_pic_mask(struct irq_data *data) | ||
| 32 | { | ||
| 33 | mtspr(SPR_PICMR, mfspr(SPR_PICMR) & ~(1UL << data->hwirq)); | ||
| 34 | } | ||
| 35 | |||
| 36 | static void or1k_pic_unmask(struct irq_data *data) | ||
| 37 | { | ||
| 38 | mtspr(SPR_PICMR, mfspr(SPR_PICMR) | (1UL << data->hwirq)); | ||
| 39 | } | ||
| 40 | |||
| 41 | static void or1k_pic_ack(struct irq_data *data) | ||
| 42 | { | ||
| 43 | mtspr(SPR_PICSR, (1UL << data->hwirq)); | ||
| 44 | } | ||
| 45 | |||
| 46 | static void or1k_pic_mask_ack(struct irq_data *data) | ||
| 47 | { | ||
| 48 | mtspr(SPR_PICMR, mfspr(SPR_PICMR) & ~(1UL << data->hwirq)); | ||
| 49 | mtspr(SPR_PICSR, (1UL << data->hwirq)); | ||
| 50 | } | ||
| 51 | |||
| 52 | /* | ||
| 53 | * There are two oddities with the OR1200 PIC implementation: | ||
| 54 | * i) LEVEL-triggered interrupts are latched and need to be cleared | ||
| 55 | * ii) the interrupt latch is cleared by writing a 0 to the bit, | ||
| 56 | * as opposed to a 1 as mandated by the spec | ||
| 57 | */ | ||
| 58 | static void or1k_pic_or1200_ack(struct irq_data *data) | ||
| 59 | { | ||
| 60 | mtspr(SPR_PICSR, mfspr(SPR_PICSR) & ~(1UL << data->hwirq)); | ||
| 61 | } | ||
| 62 | |||
| 63 | static void or1k_pic_or1200_mask_ack(struct irq_data *data) | ||
| 64 | { | ||
| 65 | mtspr(SPR_PICMR, mfspr(SPR_PICMR) & ~(1UL << data->hwirq)); | ||
| 66 | mtspr(SPR_PICSR, mfspr(SPR_PICSR) & ~(1UL << data->hwirq)); | ||
| 67 | } | ||
| 68 | |||
| 69 | static struct or1k_pic_dev or1k_pic_level = { | ||
| 70 | .chip = { | ||
| 71 | .name = "or1k-PIC-level", | ||
| 72 | .irq_unmask = or1k_pic_unmask, | ||
| 73 | .irq_mask = or1k_pic_mask, | ||
| 74 | .irq_mask_ack = or1k_pic_mask, | ||
| 75 | }, | ||
| 76 | .handle = handle_level_irq, | ||
| 77 | .flags = IRQ_LEVEL | IRQ_NOPROBE, | ||
| 78 | }; | ||
| 79 | |||
| 80 | static struct or1k_pic_dev or1k_pic_edge = { | ||
| 81 | .chip = { | ||
| 82 | .name = "or1k-PIC-edge", | ||
| 83 | .irq_unmask = or1k_pic_unmask, | ||
| 84 | .irq_mask = or1k_pic_mask, | ||
| 85 | .irq_ack = or1k_pic_ack, | ||
| 86 | .irq_mask_ack = or1k_pic_mask_ack, | ||
| 87 | }, | ||
| 88 | .handle = handle_edge_irq, | ||
| 89 | .flags = IRQ_LEVEL | IRQ_NOPROBE, | ||
| 90 | }; | ||
| 91 | |||
| 92 | static struct or1k_pic_dev or1k_pic_or1200 = { | ||
| 93 | .chip = { | ||
| 94 | .name = "or1200-PIC", | ||
| 95 | .irq_unmask = or1k_pic_unmask, | ||
| 96 | .irq_mask = or1k_pic_mask, | ||
| 97 | .irq_ack = or1k_pic_or1200_ack, | ||
| 98 | .irq_mask_ack = or1k_pic_or1200_mask_ack, | ||
| 99 | }, | ||
| 100 | .handle = handle_level_irq, | ||
| 101 | .flags = IRQ_LEVEL | IRQ_NOPROBE, | ||
| 102 | }; | ||
| 103 | |||
| 104 | static struct irq_domain *root_domain; | ||
| 105 | |||
| 106 | static inline int pic_get_irq(int first) | ||
| 107 | { | ||
| 108 | int hwirq; | ||
| 109 | |||
| 110 | hwirq = ffs(mfspr(SPR_PICSR) >> first); | ||
| 111 | if (!hwirq) | ||
| 112 | return NO_IRQ; | ||
| 113 | else | ||
| 114 | hwirq = hwirq + first - 1; | ||
| 115 | |||
| 116 | return irq_find_mapping(root_domain, hwirq); | ||
| 117 | } | ||
| 118 | |||
| 119 | static void or1k_pic_handle_irq(struct pt_regs *regs) | ||
| 120 | { | ||
| 121 | int irq = -1; | ||
| 122 | |||
| 123 | while ((irq = pic_get_irq(irq + 1)) != NO_IRQ) | ||
| 124 | handle_IRQ(irq, regs); | ||
| 125 | } | ||
| 126 | |||
| 127 | static int or1k_map(struct irq_domain *d, unsigned int irq, irq_hw_number_t hw) | ||
| 128 | { | ||
| 129 | struct or1k_pic_dev *pic = d->host_data; | ||
| 130 | |||
| 131 | irq_set_chip_and_handler(irq, &pic->chip, pic->handle); | ||
| 132 | irq_set_status_flags(irq, pic->flags); | ||
| 133 | |||
| 134 | return 0; | ||
| 135 | } | ||
| 136 | |||
| 137 | static const struct irq_domain_ops or1k_irq_domain_ops = { | ||
| 138 | .xlate = irq_domain_xlate_onecell, | ||
| 139 | .map = or1k_map, | ||
| 140 | }; | ||
| 141 | |||
| 142 | /* | ||
| 143 | * This sets up the IRQ domain for the PIC built in to the OpenRISC | ||
| 144 | * 1000 CPU. This is the "root" domain as these are the interrupts | ||
| 145 | * that directly trigger an exception in the CPU. | ||
| 146 | */ | ||
| 147 | static int __init or1k_pic_init(struct device_node *node, | ||
| 148 | struct or1k_pic_dev *pic) | ||
| 149 | { | ||
| 150 | /* Disable all interrupts until explicitly requested */ | ||
| 151 | mtspr(SPR_PICMR, (0UL)); | ||
| 152 | |||
| 153 | root_domain = irq_domain_add_linear(node, 32, &or1k_irq_domain_ops, | ||
| 154 | pic); | ||
| 155 | |||
| 156 | set_handle_irq(or1k_pic_handle_irq); | ||
| 157 | |||
| 158 | return 0; | ||
| 159 | } | ||
| 160 | |||
| 161 | static int __init or1k_pic_or1200_init(struct device_node *node, | ||
| 162 | struct device_node *parent) | ||
| 163 | { | ||
| 164 | return or1k_pic_init(node, &or1k_pic_or1200); | ||
| 165 | } | ||
| 166 | IRQCHIP_DECLARE(or1k_pic_or1200, "opencores,or1200-pic", or1k_pic_or1200_init); | ||
| 167 | IRQCHIP_DECLARE(or1k_pic, "opencores,or1k-pic", or1k_pic_or1200_init); | ||
| 168 | |||
| 169 | static int __init or1k_pic_level_init(struct device_node *node, | ||
| 170 | struct device_node *parent) | ||
| 171 | { | ||
| 172 | return or1k_pic_init(node, &or1k_pic_level); | ||
| 173 | } | ||
| 174 | IRQCHIP_DECLARE(or1k_pic_level, "opencores,or1k-pic-level", | ||
| 175 | or1k_pic_level_init); | ||
| 176 | |||
| 177 | static int __init or1k_pic_edge_init(struct device_node *node, | ||
| 178 | struct device_node *parent) | ||
| 179 | { | ||
| 180 | return or1k_pic_init(node, &or1k_pic_edge); | ||
| 181 | } | ||
| 182 | IRQCHIP_DECLARE(or1k_pic_edge, "opencores,or1k-pic-edge", or1k_pic_edge_init); | ||
