diff options
| author | Rafał Miłecki <zajec5@gmail.com> | 2010-11-28 04:39:35 -0500 |
|---|---|---|
| committer | John W. Linville <linville@tuxdriver.com> | 2010-12-02 14:37:00 -0500 |
| commit | 172c69a47675dc1ca9c7243c031d8d77701bccc0 (patch) | |
| tree | 1f898bd1df40748483faab6284d50d343cdb8be5 /include/linux/ssb | |
| parent | 61790c5f3c5f158821821a00797d94504531839f (diff) | |
ssb: extract indexes for power tables
Signed-off-by: Rafał Miłecki <zajec5@gmail.com>
Acked-by: Michael Buesch <mb@bu3sch.de>
Signed-off-by: John W. Linville <linville@tuxdriver.com>
Diffstat (limited to 'include/linux/ssb')
| -rw-r--r-- | include/linux/ssb/ssb.h | 4 | ||||
| -rw-r--r-- | include/linux/ssb/ssb_regs.h | 40 |
2 files changed, 44 insertions, 0 deletions
diff --git a/include/linux/ssb/ssb.h b/include/linux/ssb/ssb.h index 623b704fdc42..9659eff52ca2 100644 --- a/include/linux/ssb/ssb.h +++ b/include/linux/ssb/ssb.h | |||
| @@ -55,6 +55,10 @@ struct ssb_sprom { | |||
| 55 | u8 tri5gl; /* 5.2GHz TX isolation */ | 55 | u8 tri5gl; /* 5.2GHz TX isolation */ |
| 56 | u8 tri5g; /* 5.3GHz TX isolation */ | 56 | u8 tri5g; /* 5.3GHz TX isolation */ |
| 57 | u8 tri5gh; /* 5.8GHz TX isolation */ | 57 | u8 tri5gh; /* 5.8GHz TX isolation */ |
| 58 | u8 txpid2g[4]; /* 2GHz TX power index */ | ||
| 59 | u8 txpid5gl[4]; /* 4.9 - 5.1GHz TX power index */ | ||
| 60 | u8 txpid5g[4]; /* 5.1 - 5.5GHz TX power index */ | ||
| 61 | u8 txpid5gh[4]; /* 5.5 - ...GHz TX power index */ | ||
| 58 | u8 rxpo2g; /* 2GHz RX power offset */ | 62 | u8 rxpo2g; /* 2GHz RX power offset */ |
| 59 | u8 rxpo5g; /* 5GHz RX power offset */ | 63 | u8 rxpo5g; /* 5GHz RX power offset */ |
| 60 | u8 rssisav2g; /* 2GHz RSSI params */ | 64 | u8 rssisav2g; /* 2GHz RSSI params */ |
diff --git a/include/linux/ssb/ssb_regs.h b/include/linux/ssb/ssb_regs.h index 11daf9c140e7..489f7b6d61c5 100644 --- a/include/linux/ssb/ssb_regs.h +++ b/include/linux/ssb/ssb_regs.h | |||
| @@ -299,6 +299,46 @@ | |||
| 299 | #define SSB_SPROM4_AGAIN2_SHIFT 0 | 299 | #define SSB_SPROM4_AGAIN2_SHIFT 0 |
| 300 | #define SSB_SPROM4_AGAIN3 0xFF00 /* Antenna 3 */ | 300 | #define SSB_SPROM4_AGAIN3 0xFF00 /* Antenna 3 */ |
| 301 | #define SSB_SPROM4_AGAIN3_SHIFT 8 | 301 | #define SSB_SPROM4_AGAIN3_SHIFT 8 |
| 302 | #define SSB_SPROM4_TXPID2G01 0x0062 /* TX Power Index 2GHz */ | ||
| 303 | #define SSB_SPROM4_TXPID2G0 0x00FF | ||
| 304 | #define SSB_SPROM4_TXPID2G0_SHIFT 0 | ||
| 305 | #define SSB_SPROM4_TXPID2G1 0xFF00 | ||
| 306 | #define SSB_SPROM4_TXPID2G1_SHIFT 8 | ||
| 307 | #define SSB_SPROM4_TXPID2G23 0x0064 /* TX Power Index 2GHz */ | ||
| 308 | #define SSB_SPROM4_TXPID2G2 0x00FF | ||
| 309 | #define SSB_SPROM4_TXPID2G2_SHIFT 0 | ||
| 310 | #define SSB_SPROM4_TXPID2G3 0xFF00 | ||
| 311 | #define SSB_SPROM4_TXPID2G3_SHIFT 8 | ||
| 312 | #define SSB_SPROM4_TXPID5G01 0x0066 /* TX Power Index 5GHz middle subband */ | ||
| 313 | #define SSB_SPROM4_TXPID5G0 0x00FF | ||
| 314 | #define SSB_SPROM4_TXPID5G0_SHIFT 0 | ||
| 315 | #define SSB_SPROM4_TXPID5G1 0xFF00 | ||
| 316 | #define SSB_SPROM4_TXPID5G1_SHIFT 8 | ||
| 317 | #define SSB_SPROM4_TXPID5G23 0x0068 /* TX Power Index 5GHz middle subband */ | ||
| 318 | #define SSB_SPROM4_TXPID5G2 0x00FF | ||
| 319 | #define SSB_SPROM4_TXPID5G2_SHIFT 0 | ||
| 320 | #define SSB_SPROM4_TXPID5G3 0xFF00 | ||
| 321 | #define SSB_SPROM4_TXPID5G3_SHIFT 8 | ||
| 322 | #define SSB_SPROM4_TXPID5GL01 0x006A /* TX Power Index 5GHz low subband */ | ||
| 323 | #define SSB_SPROM4_TXPID5GL0 0x00FF | ||
| 324 | #define SSB_SPROM4_TXPID5GL0_SHIFT 0 | ||
| 325 | #define SSB_SPROM4_TXPID5GL1 0xFF00 | ||
| 326 | #define SSB_SPROM4_TXPID5GL1_SHIFT 8 | ||
| 327 | #define SSB_SPROM4_TXPID5GL23 0x006C /* TX Power Index 5GHz low subband */ | ||
| 328 | #define SSB_SPROM4_TXPID5GL2 0x00FF | ||
| 329 | #define SSB_SPROM4_TXPID5GL2_SHIFT 0 | ||
| 330 | #define SSB_SPROM4_TXPID5GL3 0xFF00 | ||
| 331 | #define SSB_SPROM4_TXPID5GL3_SHIFT 8 | ||
| 332 | #define SSB_SPROM4_TXPID5GH01 0x006E /* TX Power Index 5GHz high subband */ | ||
| 333 | #define SSB_SPROM4_TXPID5GH0 0x00FF | ||
| 334 | #define SSB_SPROM4_TXPID5GH0_SHIFT 0 | ||
| 335 | #define SSB_SPROM4_TXPID5GH1 0xFF00 | ||
| 336 | #define SSB_SPROM4_TXPID5GH1_SHIFT 8 | ||
| 337 | #define SSB_SPROM4_TXPID5GH23 0x0070 /* TX Power Index 5GHz high subband */ | ||
| 338 | #define SSB_SPROM4_TXPID5GH2 0x00FF | ||
| 339 | #define SSB_SPROM4_TXPID5GH2_SHIFT 0 | ||
| 340 | #define SSB_SPROM4_TXPID5GH3 0xFF00 | ||
| 341 | #define SSB_SPROM4_TXPID5GH3_SHIFT 8 | ||
| 302 | #define SSB_SPROM4_MAXP_BG 0x0080 /* Max Power BG in path 1 */ | 342 | #define SSB_SPROM4_MAXP_BG 0x0080 /* Max Power BG in path 1 */ |
| 303 | #define SSB_SPROM4_MAXP_BG_MASK 0x00FF /* Mask for Max Power BG */ | 343 | #define SSB_SPROM4_MAXP_BG_MASK 0x00FF /* Mask for Max Power BG */ |
| 304 | #define SSB_SPROM4_ITSSI_BG 0xFF00 /* Mask for path 1 itssi_bg */ | 344 | #define SSB_SPROM4_ITSSI_BG 0xFF00 /* Mask for path 1 itssi_bg */ |
