aboutsummaryrefslogtreecommitdiffstats
path: root/include/asm-arm/arch-s3c2410
diff options
context:
space:
mode:
authorBen Dooks <ben-linux@fluff.org>2007-02-15 06:50:03 -0500
committerRussell King <rmk+kernel@arm.linux.org.uk>2007-02-15 10:32:52 -0500
commite9390ef845a5fdb0506d6d37b1461c48394c47b3 (patch)
treeadb939ff6ff4d75a65b03190c066c5c01ed9502c /include/asm-arm/arch-s3c2410
parent5ac602b2eac4ee58e2497f44c39a5dd8385d2c87 (diff)
[ARM] 4193/1: S3C2443: clock register definitions
Clock register definitions for the S3C2443 Signed-off-by: Ben Dooks <ben-linux@fluff.org> Signed-off-by: Russell King <rmk+kernel@arm.linux.org.uk>
Diffstat (limited to 'include/asm-arm/arch-s3c2410')
-rw-r--r--include/asm-arm/arch-s3c2410/regs-s3c2443-clock.h192
1 files changed, 192 insertions, 0 deletions
diff --git a/include/asm-arm/arch-s3c2410/regs-s3c2443-clock.h b/include/asm-arm/arch-s3c2410/regs-s3c2443-clock.h
new file mode 100644
index 000000000000..e696554f9c21
--- /dev/null
+++ b/include/asm-arm/arch-s3c2410/regs-s3c2443-clock.h
@@ -0,0 +1,192 @@
1/* linux/include/asm-arm/arch-s3c2410/regs-clock.h
2 *
3 * Copyright (c) 2007 Simtec Electronics
4 * Ben Dooks <ben@simtec.co.uk>
5 * http://armlinux.simtec.co.uk/
6 *
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License version 2 as
9 * published by the Free Software Foundation.
10 *
11 * S3C2443 clock register definitions
12*/
13
14#ifndef __ASM_ARM_REGS_S3C2443_CLOCK
15#define __ASM_ARM_REGS_S3C2443_CLOCK
16
17#define S3C2443_CLKREG(x) ((x) + S3C24XX_VA_CLKPWR)
18
19#define S3C2443_PLLCON_MDIVSHIFT 16
20#define S3C2443_PLLCON_PDIVSHIFT 8
21#define S3C2443_PLLCON_SDIVSHIFT 0
22#define S3C2443_PLLCON_MDIVMASK ((1<<(1+(23-16)))-1)
23#define S3C2443_PLLCON_PDIVMASK ((1<<(1+(9-8)))-1)
24#define S3C2443_PLLCON_SDIVMASK (3)
25
26#define S3C2443_MPLLCON S3C2443_CLKREG(0x10)
27#define S3C2443_EPLLCON S3C2443_CLKREG(0x18)
28#define S3C2443_CLKSRC S3C2443_CLKREG(0x20)
29#define S3C2443_CLKDIV0 S3C2443_CLKREG(0x24)
30#define S3C2443_CLKDIV1 S3C2443_CLKREG(0x28)
31#define S3C2443_HCLKCON S3C2443_CLKREG(0x30)
32#define S3C2443_PCLKCON S3C2443_CLKREG(0x34)
33#define S3C2443_SCLKCON S3C2443_CLKREG(0x38)
34#define S3C2443_PWRMODE S3C2443_CLKREG(0x40)
35#define S3C2443_SWRST S3C2443_CLKREG(0x44)
36#define S3C2443_BUSPRI0 S3C2443_CLKREG(0x50)
37#define S3C2443_SYSID S3C2443_CLKREG(0x5C)
38#define S3C2443_PWRCFG S3C2443_CLKREG(0x60)
39#define S3C2443_RSTCON S3C2443_CLKREG(0x64)
40
41#define S3C2443_PLLCON_OFF (1<<24)
42
43#define S3C2443_CLKSRC_I2S_EXT (1<<14)
44#define S3C2443_CLKSRC_I2S_EPLLDIV (0<<14)
45#define S3C2443_CLKSRC_I2S_EPLLREF (2<<14)
46#define S3C2443_CLKSRC_I2S_EPLLREF3 (3<<14)
47#define S3C2443_CLKSRC_I2S_MASK (3<<14)
48
49#define S3C2443_CLKSRC_EPLLREF_XTAL (2<<8)
50#define S3C2443_CLKSRC_EPLLREF_EXTCLK (3<<8)
51#define S3C2443_CLKSRC_EPLLREF_MPLLREF (0<<8)
52#define S3C2443_CLKSRC_EPLLREF_MPLLREF2 (1<<8)
53#define S3C2443_CLKSRC_EPLLREF_MASK (3<<8)
54
55#define S3C2443_CLKSRC_ESYSCLK_EPLL (1<<6)
56#define S3C2443_CLKSRC_MSYSCLK_MPLL (1<<4)
57#define S3C2443_CLKSRC_EXTCLK_DIV (1<<3)
58
59#define S3C2443_CLKDIV0_DVS (1<<13)
60#define S3C2443_CLKDIV0_HALF_HCLK (1<<3)
61#define S3C2443_CLKDIV0_HALF_PCLK (1<<2)
62
63#define S3C2443_CLKDIV0_HCLKDIV_MASK (3<<0)
64
65#define S3C2443_CLKDIV0_EXTDIV_MASK (3<<6)
66#define S3C2443_CLKDIV0_EXTDIV_SHIFT (6)
67
68#define S3C2443_CLKDIV0_PREDIV_MASK (3<<4)
69#define S3C2443_CLKDIV0_PREDIV_SHIFT (4)
70
71#define S3C2443_CLKDIV0_ARMDIV_MASK (15<<9)
72#define S3C2443_CLKDIV0_ARMDIV_SHIFT (9)
73#define S3C2443_CLKDIV0_ARMDIV_1 (0<<9)
74#define S3C2443_CLKDIV0_ARMDIV_2 (8<<9)
75#define S3C2443_CLKDIV0_ARMDIV_3 (2<<9)
76#define S3C2443_CLKDIV0_ARMDIV_4 (9<<9)
77#define S3C2443_CLKDIV0_ARMDIV_6 (10<<9)
78#define S3C2443_CLKDIV0_ARMDIV_8 (11<<9)
79#define S3C2443_CLKDIV0_ARMDIV_12 (13<<9)
80#define S3C2443_CLKDIV0_ARMDIV_16 (15<<9)
81
82/* S3C2443_CLKDIV1 */
83
84#define S3C2443_CLKDIV1_CAMDIV_MASK (15<<26)
85#define S3C2443_CLKDIV1_CAMDIV_SHIFT (26)
86
87#define S3C2443_CLKDIV1_HSSPIDIV_MASK (3<<24)
88#define S3C2443_CLKDIV1_HSSPIDIV_SHIFT (24)
89
90#define S3C2443_CLKDIV1_DISPDIV_MASK (0xff<<16)
91#define S3C2443_CLKDIV1_DISPDIV_SHIFT (16)
92
93#define S3C2443_CLKDIV1_I2SDIV_MASK (15<<12)
94#define S3C2443_CLKDIV1_I2SDIV_SHIFT (12)
95
96#define S3C2443_CLKDIV1_UARTDIV_MASK (15<<8)
97#define S3C2443_CLKDIV1_UARTDIV_SHIFT (8)
98
99#define S3C2443_CLKDIV1_HSMMCDIV_MASK (3<<6)
100#define S3C2443_CLKDIV1_HSMMCDIV_SHIFT (6)
101
102#define S3C2443_CLKDIV1_USBHOSTDIV_MASK (3<<4)
103#define S3C2443_CLKDIV1_USBHOSTDIV_SHIFT (4)
104
105#define S3C2443_CLKCON_NAND
106
107#define S3C2443_HCLKCON_DMA0 (1<<0)
108#define S3C2443_HCLKCON_DMA1 (1<<1)
109#define S3C2443_HCLKCON_DMA2 (1<<2)
110#define S3C2443_HCLKCON_DMA3 (1<<3)
111#define S3C2443_HCLKCON_DMA4 (1<<4)
112#define S3C2443_HCLKCON_DMA5 (1<<5)
113#define S3C2443_HCLKCON_CAMIF (1<<8)
114#define S3C2443_HCLKCON_DISP (1<<9)
115#define S3C2443_HCLKCON_LCDC (1<<10)
116#define S3C2443_HCLKCON_USBH (1<<11)
117#define S3C2443_HCLKCON_USBD (1<<12)
118#define S3C2443_HCLKCON_HSMMC (1<<16)
119#define S3C2443_HCLKCON_CFC (1<<17)
120#define S3C2443_HCLKCON_SSMC (1<<18)
121#define S3C2443_HCLKCON_DRAMC (1<<19)
122
123#define S3C2443_PCLKCON_UART0 (1<<0)
124#define S3C2443_PCLKCON_UART1 (1<<1)
125#define S3C2443_PCLKCON_UART2 (1<<2)
126#define S3C2443_PCLKCON_UART3 (1<<3)
127#define S3C2443_PCLKCON_IIC (1<<4)
128#define S3C2443_PCLKCON_SDI (1<<5)
129#define S3C2443_PCLKCON_ADC (1<<7)
130#define S3C2443_PCLKCON_IIS (1<<9)
131#define S3C2443_PCLKCON_PWMT (1<<10)
132#define S3C2443_PCLKCON_WDT (1<<11)
133#define S3C2443_PCLKCON_RTC (1<<12)
134#define S3C2443_PCLKCON_GPIO (1<<13)
135#define S3C2443_PCLKCON_SPI0 (1<<14)
136#define S3C2443_PCLKCON_SPI1 (1<<15)
137
138#define S3C2443_SCLKCON_DDRCLK (1<<16)
139#define S3C2443_SCLKCON_SSMCCLK (1<<15)
140#define S3C2443_SCLKCON_HSSPICLK (1<<14)
141#define S3C2443_SCLKCON_HSMMCCLK_EXT (1<<13)
142#define S3C2443_SCLKCON_HSMMCCLK_EPLL (1<<12)
143#define S3C2443_SCLKCON_CAMCLK (1<<11)
144#define S3C2443_SCLKCON_DISPCLK (1<<10)
145#define S3C2443_SCLKCON_I2SCLK (1<<9)
146#define S3C2443_SCLKCON_UARTCLK (1<<8)
147#define S3C2443_SCLKCON_USBHOST (1<<1)
148
149#include <asm/div64.h>
150
151static inline unsigned int
152s3c2443_get_mpll(unsigned int pllval, unsigned int baseclk)
153{
154 unsigned int mdiv, pdiv, sdiv;
155 uint64_t fvco;
156
157 mdiv = pllval >> S3C2443_PLLCON_MDIVSHIFT;
158 pdiv = pllval >> S3C2443_PLLCON_PDIVSHIFT;
159 sdiv = pllval >> S3C2443_PLLCON_SDIVSHIFT;
160
161 mdiv &= S3C2443_PLLCON_MDIVMASK;
162 pdiv &= S3C2443_PLLCON_PDIVMASK;
163 sdiv &= S3C2443_PLLCON_SDIVMASK;
164
165 fvco = (uint64_t)baseclk * (2 * (mdiv + 8));
166 do_div(fvco, pdiv << sdiv);
167
168 return (unsigned int)fvco;
169}
170
171static inline unsigned int
172s3c2443_get_epll(unsigned int pllval, unsigned int baseclk)
173{
174 unsigned int mdiv, pdiv, sdiv;
175 uint64_t fvco;
176
177 mdiv = pllval >> S3C2443_PLLCON_MDIVSHIFT;
178 pdiv = pllval >> S3C2443_PLLCON_PDIVSHIFT;
179 sdiv = pllval >> S3C2443_PLLCON_SDIVSHIFT;
180
181 mdiv &= S3C2443_PLLCON_MDIVMASK;
182 pdiv &= S3C2443_PLLCON_PDIVMASK;
183 sdiv &= S3C2443_PLLCON_SDIVMASK;
184
185 fvco = (uint64_t)baseclk * (mdiv + 8);
186 do_div(fvco, (pdiv + 2) << sdiv);
187
188 return (unsigned int)fvco;
189}
190
191#endif /* __ASM_ARM_REGS_S3C2443_CLOCK */
192