aboutsummaryrefslogtreecommitdiffstats
path: root/include/asm-arm/arch-pxa/pxa27x-udc.h
diff options
context:
space:
mode:
authorRussell King <rmk@dyn-67.arm.linux.org.uk>2008-04-20 12:32:16 -0400
committerRussell King <rmk+kernel@arm.linux.org.uk>2008-05-19 11:25:58 -0400
commit284d115ec9b70d7c38752d10ad393a198db07a4b (patch)
treef694494fdbe31bb6df3ff815075a277c5bd6dfc5 /include/asm-arm/arch-pxa/pxa27x-udc.h
parent02a8e76979f9b439642e67955edb865c112926f6 (diff)
[ARM] pxa: separate PXA25x and PXA27x UDC register definitions
The PXA25x and PXA27x USB device controller register definitions are different. Currently, they live side by side in pxa-regs.h, but only one set is available depending on the setting of PXA25x or PXA27x. This means that if we build to support both PXA25x and PXA27x, the PXA27x definitions are unavailable, even to PXA27x specific code. Remove these definitions from pxa-regs.h, and place them in separate files. Include these files where appropriate. Note: according to the dependencies in drivers/usb/gadget/Kconfig, we do not support the UDC on PXA27x nor PXA3xx CPUs, so remove the platform devices from pxa27x.c and pxa3xx.c. Signed-off-by: Russell King <rmk+kernel@arm.linux.org.uk>
Diffstat (limited to 'include/asm-arm/arch-pxa/pxa27x-udc.h')
-rw-r--r--include/asm-arm/arch-pxa/pxa27x-udc.h256
1 files changed, 256 insertions, 0 deletions
diff --git a/include/asm-arm/arch-pxa/pxa27x-udc.h b/include/asm-arm/arch-pxa/pxa27x-udc.h
new file mode 100644
index 000000000000..9cf0b1f88112
--- /dev/null
+++ b/include/asm-arm/arch-pxa/pxa27x-udc.h
@@ -0,0 +1,256 @@
1#ifndef _ASM_ARCH_PXA27X_UDC_H
2#define _ASM_ARCH_PXA27X_UDC_H
3
4#ifdef _ASM_ARCH_PXA25X_UDC_H
5#error You can't include both PXA25x and PXA27x UDC support
6#endif
7
8#define UDCCR __REG(0x40600000) /* UDC Control Register */
9#define UDCCR_OEN (1 << 31) /* On-the-Go Enable */
10#define UDCCR_AALTHNP (1 << 30) /* A-device Alternate Host Negotiation
11 Protocol Port Support */
12#define UDCCR_AHNP (1 << 29) /* A-device Host Negotiation Protocol
13 Support */
14#define UDCCR_BHNP (1 << 28) /* B-device Host Negotiation Protocol
15 Enable */
16#define UDCCR_DWRE (1 << 16) /* Device Remote Wake-up Enable */
17#define UDCCR_ACN (0x03 << 11) /* Active UDC configuration Number */
18#define UDCCR_ACN_S 11
19#define UDCCR_AIN (0x07 << 8) /* Active UDC interface Number */
20#define UDCCR_AIN_S 8
21#define UDCCR_AAISN (0x07 << 5) /* Active UDC Alternate Interface
22 Setting Number */
23#define UDCCR_AAISN_S 5
24#define UDCCR_SMAC (1 << 4) /* Switch Endpoint Memory to Active
25 Configuration */
26#define UDCCR_EMCE (1 << 3) /* Endpoint Memory Configuration
27 Error */
28#define UDCCR_UDR (1 << 2) /* UDC Resume */
29#define UDCCR_UDA (1 << 1) /* UDC Active */
30#define UDCCR_UDE (1 << 0) /* UDC Enable */
31
32#define UDCICR0 __REG(0x40600004) /* UDC Interrupt Control Register0 */
33#define UDCICR1 __REG(0x40600008) /* UDC Interrupt Control Register1 */
34#define UDCICR_FIFOERR (1 << 1) /* FIFO Error interrupt for EP */
35#define UDCICR_PKTCOMPL (1 << 0) /* Packet Complete interrupt for EP */
36
37#define UDC_INT_FIFOERROR (0x2)
38#define UDC_INT_PACKETCMP (0x1)
39
40#define UDCICR_INT(n,intr) (((intr) & 0x03) << (((n) & 0x0F) * 2))
41#define UDCICR1_IECC (1 << 31) /* IntEn - Configuration Change */
42#define UDCICR1_IESOF (1 << 30) /* IntEn - Start of Frame */
43#define UDCICR1_IERU (1 << 29) /* IntEn - Resume */
44#define UDCICR1_IESU (1 << 28) /* IntEn - Suspend */
45#define UDCICR1_IERS (1 << 27) /* IntEn - Reset */
46
47#define UDCISR0 __REG(0x4060000C) /* UDC Interrupt Status Register 0 */
48#define UDCISR1 __REG(0x40600010) /* UDC Interrupt Status Register 1 */
49#define UDCISR_INT(n,intr) (((intr) & 0x03) << (((n) & 0x0F) * 2))
50#define UDCISR1_IRCC (1 << 31) /* IntReq - Configuration Change */
51#define UDCISR1_IRSOF (1 << 30) /* IntReq - Start of Frame */
52#define UDCISR1_IRRU (1 << 29) /* IntReq - Resume */
53#define UDCISR1_IRSU (1 << 28) /* IntReq - Suspend */
54#define UDCISR1_IRRS (1 << 27) /* IntReq - Reset */
55
56#define UDCFNR __REG(0x40600014) /* UDC Frame Number Register */
57#define UDCOTGICR __REG(0x40600018) /* UDC On-The-Go interrupt control */
58#define UDCOTGICR_IESF (1 << 24) /* OTG SET_FEATURE command recvd */
59#define UDCOTGICR_IEXR (1 << 17) /* Extra Transciever Interrupt
60 Rising Edge Interrupt Enable */
61#define UDCOTGICR_IEXF (1 << 16) /* Extra Transciever Interrupt
62 Falling Edge Interrupt Enable */
63#define UDCOTGICR_IEVV40R (1 << 9) /* OTG Vbus Valid 4.0V Rising Edge
64 Interrupt Enable */
65#define UDCOTGICR_IEVV40F (1 << 8) /* OTG Vbus Valid 4.0V Falling Edge
66 Interrupt Enable */
67#define UDCOTGICR_IEVV44R (1 << 7) /* OTG Vbus Valid 4.4V Rising Edge
68 Interrupt Enable */
69#define UDCOTGICR_IEVV44F (1 << 6) /* OTG Vbus Valid 4.4V Falling Edge
70 Interrupt Enable */
71#define UDCOTGICR_IESVR (1 << 5) /* OTG Session Valid Rising Edge
72 Interrupt Enable */
73#define UDCOTGICR_IESVF (1 << 4) /* OTG Session Valid Falling Edge
74 Interrupt Enable */
75#define UDCOTGICR_IESDR (1 << 3) /* OTG A-Device SRP Detect Rising
76 Edge Interrupt Enable */
77#define UDCOTGICR_IESDF (1 << 2) /* OTG A-Device SRP Detect Falling
78 Edge Interrupt Enable */
79#define UDCOTGICR_IEIDR (1 << 1) /* OTG ID Change Rising Edge
80 Interrupt Enable */
81#define UDCOTGICR_IEIDF (1 << 0) /* OTG ID Change Falling Edge
82 Interrupt Enable */
83
84#define UP2OCR __REG(0x40600020) /* USB Port 2 Output Control register */
85
86#define UP2OCR_CPVEN (1 << 0) /* Charge Pump Vbus Enable */
87#define UP2OCR_CPVPE (1 << 1) /* Charge Pump Vbus Pulse Enable */
88#define UP2OCR_DPPDE (1 << 2) /* Host Port 2 Transceiver D+ Pull Down Enable */
89#define UP2OCR_DMPDE (1 << 3) /* Host Port 2 Transceiver D- Pull Down Enable */
90#define UP2OCR_DPPUE (1 << 4) /* Host Port 2 Transceiver D+ Pull Up Enable */
91#define UP2OCR_DMPUE (1 << 5) /* Host Port 2 Transceiver D- Pull Up Enable */
92#define UP2OCR_DPPUBE (1 << 6) /* Host Port 2 Transceiver D+ Pull Up Bypass Enable */
93#define UP2OCR_DMPUBE (1 << 7) /* Host Port 2 Transceiver D- Pull Up Bypass Enable */
94#define UP2OCR_EXSP (1 << 8) /* External Transceiver Speed Control */
95#define UP2OCR_EXSUS (1 << 9) /* External Transceiver Speed Enable */
96#define UP2OCR_IDON (1 << 10) /* OTG ID Read Enable */
97#define UP2OCR_HXS (1 << 16) /* Host Port 2 Transceiver Output Select */
98#define UP2OCR_HXOE (1 << 17) /* Host Port 2 Transceiver Output Enable */
99#define UP2OCR_SEOS (1 << 24) /* Single-Ended Output Select */
100
101#define UDCCSN(x) __REG2(0x40600100, (x) << 2)
102#define UDCCSR0 __REG(0x40600100) /* UDC Control/Status register - Endpoint 0 */
103#define UDCCSR0_SA (1 << 7) /* Setup Active */
104#define UDCCSR0_RNE (1 << 6) /* Receive FIFO Not Empty */
105#define UDCCSR0_FST (1 << 5) /* Force Stall */
106#define UDCCSR0_SST (1 << 4) /* Sent Stall */
107#define UDCCSR0_DME (1 << 3) /* DMA Enable */
108#define UDCCSR0_FTF (1 << 2) /* Flush Transmit FIFO */
109#define UDCCSR0_IPR (1 << 1) /* IN Packet Ready */
110#define UDCCSR0_OPC (1 << 0) /* OUT Packet Complete */
111
112#define UDCCSRA __REG(0x40600104) /* UDC Control/Status register - Endpoint A */
113#define UDCCSRB __REG(0x40600108) /* UDC Control/Status register - Endpoint B */
114#define UDCCSRC __REG(0x4060010C) /* UDC Control/Status register - Endpoint C */
115#define UDCCSRD __REG(0x40600110) /* UDC Control/Status register - Endpoint D */
116#define UDCCSRE __REG(0x40600114) /* UDC Control/Status register - Endpoint E */
117#define UDCCSRF __REG(0x40600118) /* UDC Control/Status register - Endpoint F */
118#define UDCCSRG __REG(0x4060011C) /* UDC Control/Status register - Endpoint G */
119#define UDCCSRH __REG(0x40600120) /* UDC Control/Status register - Endpoint H */
120#define UDCCSRI __REG(0x40600124) /* UDC Control/Status register - Endpoint I */
121#define UDCCSRJ __REG(0x40600128) /* UDC Control/Status register - Endpoint J */
122#define UDCCSRK __REG(0x4060012C) /* UDC Control/Status register - Endpoint K */
123#define UDCCSRL __REG(0x40600130) /* UDC Control/Status register - Endpoint L */
124#define UDCCSRM __REG(0x40600134) /* UDC Control/Status register - Endpoint M */
125#define UDCCSRN __REG(0x40600138) /* UDC Control/Status register - Endpoint N */
126#define UDCCSRP __REG(0x4060013C) /* UDC Control/Status register - Endpoint P */
127#define UDCCSRQ __REG(0x40600140) /* UDC Control/Status register - Endpoint Q */
128#define UDCCSRR __REG(0x40600144) /* UDC Control/Status register - Endpoint R */
129#define UDCCSRS __REG(0x40600148) /* UDC Control/Status register - Endpoint S */
130#define UDCCSRT __REG(0x4060014C) /* UDC Control/Status register - Endpoint T */
131#define UDCCSRU __REG(0x40600150) /* UDC Control/Status register - Endpoint U */
132#define UDCCSRV __REG(0x40600154) /* UDC Control/Status register - Endpoint V */
133#define UDCCSRW __REG(0x40600158) /* UDC Control/Status register - Endpoint W */
134#define UDCCSRX __REG(0x4060015C) /* UDC Control/Status register - Endpoint X */
135
136#define UDCCSR_DPE (1 << 9) /* Data Packet Error */
137#define UDCCSR_FEF (1 << 8) /* Flush Endpoint FIFO */
138#define UDCCSR_SP (1 << 7) /* Short Packet Control/Status */
139#define UDCCSR_BNE (1 << 6) /* Buffer Not Empty (IN endpoints) */
140#define UDCCSR_BNF (1 << 6) /* Buffer Not Full (OUT endpoints) */
141#define UDCCSR_FST (1 << 5) /* Force STALL */
142#define UDCCSR_SST (1 << 4) /* Sent STALL */
143#define UDCCSR_DME (1 << 3) /* DMA Enable */
144#define UDCCSR_TRN (1 << 2) /* Tx/Rx NAK */
145#define UDCCSR_PC (1 << 1) /* Packet Complete */
146#define UDCCSR_FS (1 << 0) /* FIFO needs service */
147
148#define UDCBCN(x) __REG2(0x40600200, (x)<<2)
149#define UDCBCR0 __REG(0x40600200) /* Byte Count Register - EP0 */
150#define UDCBCRA __REG(0x40600204) /* Byte Count Register - EPA */
151#define UDCBCRB __REG(0x40600208) /* Byte Count Register - EPB */
152#define UDCBCRC __REG(0x4060020C) /* Byte Count Register - EPC */
153#define UDCBCRD __REG(0x40600210) /* Byte Count Register - EPD */
154#define UDCBCRE __REG(0x40600214) /* Byte Count Register - EPE */
155#define UDCBCRF __REG(0x40600218) /* Byte Count Register - EPF */
156#define UDCBCRG __REG(0x4060021C) /* Byte Count Register - EPG */
157#define UDCBCRH __REG(0x40600220) /* Byte Count Register - EPH */
158#define UDCBCRI __REG(0x40600224) /* Byte Count Register - EPI */
159#define UDCBCRJ __REG(0x40600228) /* Byte Count Register - EPJ */
160#define UDCBCRK __REG(0x4060022C) /* Byte Count Register - EPK */
161#define UDCBCRL __REG(0x40600230) /* Byte Count Register - EPL */
162#define UDCBCRM __REG(0x40600234) /* Byte Count Register - EPM */
163#define UDCBCRN __REG(0x40600238) /* Byte Count Register - EPN */
164#define UDCBCRP __REG(0x4060023C) /* Byte Count Register - EPP */
165#define UDCBCRQ __REG(0x40600240) /* Byte Count Register - EPQ */
166#define UDCBCRR __REG(0x40600244) /* Byte Count Register - EPR */
167#define UDCBCRS __REG(0x40600248) /* Byte Count Register - EPS */
168#define UDCBCRT __REG(0x4060024C) /* Byte Count Register - EPT */
169#define UDCBCRU __REG(0x40600250) /* Byte Count Register - EPU */
170#define UDCBCRV __REG(0x40600254) /* Byte Count Register - EPV */
171#define UDCBCRW __REG(0x40600258) /* Byte Count Register - EPW */
172#define UDCBCRX __REG(0x4060025C) /* Byte Count Register - EPX */
173
174#define UDCDN(x) __REG2(0x40600300, (x)<<2)
175#define PHYS_UDCDN(x) (0x40600300 + ((x)<<2))
176#define PUDCDN(x) (volatile u32 *)(io_p2v(PHYS_UDCDN((x))))
177#define UDCDR0 __REG(0x40600300) /* Data Register - EP0 */
178#define UDCDRA __REG(0x40600304) /* Data Register - EPA */
179#define UDCDRB __REG(0x40600308) /* Data Register - EPB */
180#define UDCDRC __REG(0x4060030C) /* Data Register - EPC */
181#define UDCDRD __REG(0x40600310) /* Data Register - EPD */
182#define UDCDRE __REG(0x40600314) /* Data Register - EPE */
183#define UDCDRF __REG(0x40600318) /* Data Register - EPF */
184#define UDCDRG __REG(0x4060031C) /* Data Register - EPG */
185#define UDCDRH __REG(0x40600320) /* Data Register - EPH */
186#define UDCDRI __REG(0x40600324) /* Data Register - EPI */
187#define UDCDRJ __REG(0x40600328) /* Data Register - EPJ */
188#define UDCDRK __REG(0x4060032C) /* Data Register - EPK */
189#define UDCDRL __REG(0x40600330) /* Data Register - EPL */
190#define UDCDRM __REG(0x40600334) /* Data Register - EPM */
191#define UDCDRN __REG(0x40600338) /* Data Register - EPN */
192#define UDCDRP __REG(0x4060033C) /* Data Register - EPP */
193#define UDCDRQ __REG(0x40600340) /* Data Register - EPQ */
194#define UDCDRR __REG(0x40600344) /* Data Register - EPR */
195#define UDCDRS __REG(0x40600348) /* Data Register - EPS */
196#define UDCDRT __REG(0x4060034C) /* Data Register - EPT */
197#define UDCDRU __REG(0x40600350) /* Data Register - EPU */
198#define UDCDRV __REG(0x40600354) /* Data Register - EPV */
199#define UDCDRW __REG(0x40600358) /* Data Register - EPW */
200#define UDCDRX __REG(0x4060035C) /* Data Register - EPX */
201
202#define UDCCN(x) __REG2(0x40600400, (x)<<2)
203#define UDCCRA __REG(0x40600404) /* Configuration register EPA */
204#define UDCCRB __REG(0x40600408) /* Configuration register EPB */
205#define UDCCRC __REG(0x4060040C) /* Configuration register EPC */
206#define UDCCRD __REG(0x40600410) /* Configuration register EPD */
207#define UDCCRE __REG(0x40600414) /* Configuration register EPE */
208#define UDCCRF __REG(0x40600418) /* Configuration register EPF */
209#define UDCCRG __REG(0x4060041C) /* Configuration register EPG */
210#define UDCCRH __REG(0x40600420) /* Configuration register EPH */
211#define UDCCRI __REG(0x40600424) /* Configuration register EPI */
212#define UDCCRJ __REG(0x40600428) /* Configuration register EPJ */
213#define UDCCRK __REG(0x4060042C) /* Configuration register EPK */
214#define UDCCRL __REG(0x40600430) /* Configuration register EPL */
215#define UDCCRM __REG(0x40600434) /* Configuration register EPM */
216#define UDCCRN __REG(0x40600438) /* Configuration register EPN */
217#define UDCCRP __REG(0x4060043C) /* Configuration register EPP */
218#define UDCCRQ __REG(0x40600440) /* Configuration register EPQ */
219#define UDCCRR __REG(0x40600444) /* Configuration register EPR */
220#define UDCCRS __REG(0x40600448) /* Configuration register EPS */
221#define UDCCRT __REG(0x4060044C) /* Configuration register EPT */
222#define UDCCRU __REG(0x40600450) /* Configuration register EPU */
223#define UDCCRV __REG(0x40600454) /* Configuration register EPV */
224#define UDCCRW __REG(0x40600458) /* Configuration register EPW */
225#define UDCCRX __REG(0x4060045C) /* Configuration register EPX */
226
227#define UDCCONR_CN (0x03 << 25) /* Configuration Number */
228#define UDCCONR_CN_S (25)
229#define UDCCONR_IN (0x07 << 22) /* Interface Number */
230#define UDCCONR_IN_S (22)
231#define UDCCONR_AISN (0x07 << 19) /* Alternate Interface Number */
232#define UDCCONR_AISN_S (19)
233#define UDCCONR_EN (0x0f << 15) /* Endpoint Number */
234#define UDCCONR_EN_S (15)
235#define UDCCONR_ET (0x03 << 13) /* Endpoint Type: */
236#define UDCCONR_ET_S (13)
237#define UDCCONR_ET_INT (0x03 << 13) /* Interrupt */
238#define UDCCONR_ET_BULK (0x02 << 13) /* Bulk */
239#define UDCCONR_ET_ISO (0x01 << 13) /* Isochronous */
240#define UDCCONR_ET_NU (0x00 << 13) /* Not used */
241#define UDCCONR_ED (1 << 12) /* Endpoint Direction */
242#define UDCCONR_MPS (0x3ff << 2) /* Maximum Packet Size */
243#define UDCCONR_MPS_S (2)
244#define UDCCONR_DE (1 << 1) /* Double Buffering Enable */
245#define UDCCONR_EE (1 << 0) /* Endpoint Enable */
246
247
248#define UDC_INT_FIFOERROR (0x2)
249#define UDC_INT_PACKETCMP (0x1)
250
251#define UDC_FNR_MASK (0x7ff)
252
253#define UDCCSR_WR_MASK (UDCCSR_DME|UDCCSR_FST)
254#define UDC_BCR_MASK (0x3ff)
255
256#endif