aboutsummaryrefslogtreecommitdiffstats
path: root/drivers/usb/phy/phy-samsung-usb.h
diff options
context:
space:
mode:
authorVivek Gautam <gautam.vivek@samsung.com>2013-03-14 06:29:10 -0400
committerFelipe Balbi <balbi@ti.com>2013-03-18 05:18:15 -0400
commitdc2377d0b0a298ec9d7d232c0d757f462dedcca2 (patch)
treea919ac2faefe701787edf7e459edd8fe17289fc6 /drivers/usb/phy/phy-samsung-usb.h
parent2ba7943af0f0cca5a069cd3aff807815bc76fff1 (diff)
usb: phy: samsung: Common out the generic stuff
Moving register and structure definitions to header file, and keeping the generic functions to be used across multiple PHYs in common phy helper driver under SAMSUNG_USBPHY, and moving USB 2.0 PHY driver under SAMSUNG_USB2PHY. Also allowing samsung PHY drivers be built as modules. Signed-off-by: Vivek Gautam <gautam.vivek@samsung.com> Acked-by: Kukjin Kim <kgene.kim@samsung.com> Signed-off-by: Felipe Balbi <balbi@ti.com>
Diffstat (limited to 'drivers/usb/phy/phy-samsung-usb.h')
-rw-r--r--drivers/usb/phy/phy-samsung-usb.h247
1 files changed, 247 insertions, 0 deletions
diff --git a/drivers/usb/phy/phy-samsung-usb.h b/drivers/usb/phy/phy-samsung-usb.h
new file mode 100644
index 000000000000..481737d743d5
--- /dev/null
+++ b/drivers/usb/phy/phy-samsung-usb.h
@@ -0,0 +1,247 @@
1/* linux/drivers/usb/phy/phy-samsung-usb.h
2 *
3 * Copyright (c) 2012 Samsung Electronics Co., Ltd.
4 * http://www.samsung.com
5 *
6 * Samsung USB-PHY transceiver; talks to S3C HS OTG controller, EHCI-S5P and
7 * OHCI-EXYNOS controllers.
8 *
9 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License version 2 as
11 * published by the Free Software Foundation.
12 *
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
17 */
18
19#include <linux/usb/phy.h>
20
21/* Register definitions */
22
23#define SAMSUNG_PHYPWR (0x00)
24
25#define PHYPWR_NORMAL_MASK (0x19 << 0)
26#define PHYPWR_OTG_DISABLE (0x1 << 4)
27#define PHYPWR_ANALOG_POWERDOWN (0x1 << 3)
28#define PHYPWR_FORCE_SUSPEND (0x1 << 1)
29/* For Exynos4 */
30#define PHYPWR_NORMAL_MASK_PHY0 (0x39 << 0)
31#define PHYPWR_SLEEP_PHY0 (0x1 << 5)
32
33#define SAMSUNG_PHYCLK (0x04)
34
35#define PHYCLK_MODE_USB11 (0x1 << 6)
36#define PHYCLK_EXT_OSC (0x1 << 5)
37#define PHYCLK_COMMON_ON_N (0x1 << 4)
38#define PHYCLK_ID_PULL (0x1 << 2)
39#define PHYCLK_CLKSEL_MASK (0x3 << 0)
40#define PHYCLK_CLKSEL_48M (0x0 << 0)
41#define PHYCLK_CLKSEL_12M (0x2 << 0)
42#define PHYCLK_CLKSEL_24M (0x3 << 0)
43
44#define SAMSUNG_RSTCON (0x08)
45
46#define RSTCON_PHYLINK_SWRST (0x1 << 2)
47#define RSTCON_HLINK_SWRST (0x1 << 1)
48#define RSTCON_SWRST (0x1 << 0)
49
50/* EXYNOS5 */
51#define EXYNOS5_PHY_HOST_CTRL0 (0x00)
52
53#define HOST_CTRL0_PHYSWRSTALL (0x1 << 31)
54
55#define HOST_CTRL0_REFCLKSEL_MASK (0x3 << 19)
56#define HOST_CTRL0_REFCLKSEL_XTAL (0x0 << 19)
57#define HOST_CTRL0_REFCLKSEL_EXTL (0x1 << 19)
58#define HOST_CTRL0_REFCLKSEL_CLKCORE (0x2 << 19)
59
60#define HOST_CTRL0_FSEL_MASK (0x7 << 16)
61#define HOST_CTRL0_FSEL(_x) ((_x) << 16)
62
63#define FSEL_CLKSEL_50M (0x7)
64#define FSEL_CLKSEL_24M (0x5)
65#define FSEL_CLKSEL_20M (0x4)
66#define FSEL_CLKSEL_19200K (0x3)
67#define FSEL_CLKSEL_12M (0x2)
68#define FSEL_CLKSEL_10M (0x1)
69#define FSEL_CLKSEL_9600K (0x0)
70
71#define HOST_CTRL0_TESTBURNIN (0x1 << 11)
72#define HOST_CTRL0_RETENABLE (0x1 << 10)
73#define HOST_CTRL0_COMMONON_N (0x1 << 9)
74#define HOST_CTRL0_SIDDQ (0x1 << 6)
75#define HOST_CTRL0_FORCESLEEP (0x1 << 5)
76#define HOST_CTRL0_FORCESUSPEND (0x1 << 4)
77#define HOST_CTRL0_WORDINTERFACE (0x1 << 3)
78#define HOST_CTRL0_UTMISWRST (0x1 << 2)
79#define HOST_CTRL0_LINKSWRST (0x1 << 1)
80#define HOST_CTRL0_PHYSWRST (0x1 << 0)
81
82#define EXYNOS5_PHY_HOST_TUNE0 (0x04)
83
84#define EXYNOS5_PHY_HSIC_CTRL1 (0x10)
85
86#define EXYNOS5_PHY_HSIC_TUNE1 (0x14)
87
88#define EXYNOS5_PHY_HSIC_CTRL2 (0x20)
89
90#define EXYNOS5_PHY_HSIC_TUNE2 (0x24)
91
92#define HSIC_CTRL_REFCLKSEL_MASK (0x3 << 23)
93#define HSIC_CTRL_REFCLKSEL (0x2 << 23)
94
95#define HSIC_CTRL_REFCLKDIV_MASK (0x7f << 16)
96#define HSIC_CTRL_REFCLKDIV(_x) ((_x) << 16)
97#define HSIC_CTRL_REFCLKDIV_12 (0x24 << 16)
98#define HSIC_CTRL_REFCLKDIV_15 (0x1c << 16)
99#define HSIC_CTRL_REFCLKDIV_16 (0x1a << 16)
100#define HSIC_CTRL_REFCLKDIV_19_2 (0x15 << 16)
101#define HSIC_CTRL_REFCLKDIV_20 (0x14 << 16)
102
103#define HSIC_CTRL_SIDDQ (0x1 << 6)
104#define HSIC_CTRL_FORCESLEEP (0x1 << 5)
105#define HSIC_CTRL_FORCESUSPEND (0x1 << 4)
106#define HSIC_CTRL_WORDINTERFACE (0x1 << 3)
107#define HSIC_CTRL_UTMISWRST (0x1 << 2)
108#define HSIC_CTRL_PHYSWRST (0x1 << 0)
109
110#define EXYNOS5_PHY_HOST_EHCICTRL (0x30)
111
112#define HOST_EHCICTRL_ENAINCRXALIGN (0x1 << 29)
113#define HOST_EHCICTRL_ENAINCR4 (0x1 << 28)
114#define HOST_EHCICTRL_ENAINCR8 (0x1 << 27)
115#define HOST_EHCICTRL_ENAINCR16 (0x1 << 26)
116
117#define EXYNOS5_PHY_HOST_OHCICTRL (0x34)
118
119#define HOST_OHCICTRL_SUSPLGCY (0x1 << 3)
120#define HOST_OHCICTRL_APPSTARTCLK (0x1 << 2)
121#define HOST_OHCICTRL_CNTSEL (0x1 << 1)
122#define HOST_OHCICTRL_CLKCKTRST (0x1 << 0)
123
124#define EXYNOS5_PHY_OTG_SYS (0x38)
125
126#define OTG_SYS_PHYLINK_SWRESET (0x1 << 14)
127#define OTG_SYS_LINKSWRST_UOTG (0x1 << 13)
128#define OTG_SYS_PHY0_SWRST (0x1 << 12)
129
130#define OTG_SYS_REFCLKSEL_MASK (0x3 << 9)
131#define OTG_SYS_REFCLKSEL_XTAL (0x0 << 9)
132#define OTG_SYS_REFCLKSEL_EXTL (0x1 << 9)
133#define OTG_SYS_REFCLKSEL_CLKCORE (0x2 << 9)
134
135#define OTG_SYS_IDPULLUP_UOTG (0x1 << 8)
136#define OTG_SYS_COMMON_ON (0x1 << 7)
137
138#define OTG_SYS_FSEL_MASK (0x7 << 4)
139#define OTG_SYS_FSEL(_x) ((_x) << 4)
140
141#define OTG_SYS_FORCESLEEP (0x1 << 3)
142#define OTG_SYS_OTGDISABLE (0x1 << 2)
143#define OTG_SYS_SIDDQ_UOTG (0x1 << 1)
144#define OTG_SYS_FORCESUSPEND (0x1 << 0)
145
146#define EXYNOS5_PHY_OTG_TUNE (0x40)
147
148#ifndef MHZ
149#define MHZ (1000*1000)
150#endif
151
152#ifndef KHZ
153#define KHZ (1000)
154#endif
155
156#define EXYNOS_USBHOST_PHY_CTRL_OFFSET (0x4)
157#define S3C64XX_USBPHY_ENABLE (0x1 << 16)
158#define EXYNOS_USBPHY_ENABLE (0x1 << 0)
159#define EXYNOS_USB20PHY_CFG_HOST_LINK (0x1 << 0)
160
161enum samsung_cpu_type {
162 TYPE_S3C64XX,
163 TYPE_EXYNOS4210,
164 TYPE_EXYNOS5250,
165};
166
167/*
168 * struct samsung_usbphy_drvdata - driver data for various SoC variants
169 * @cpu_type: machine identifier
170 * @devphy_en_mask: device phy enable mask for PHY CONTROL register
171 * @hostphy_en_mask: host phy enable mask for PHY CONTROL register
172 * @devphy_reg_offset: offset to DEVICE PHY CONTROL register from
173 * mapped address of system controller.
174 * @hostphy_reg_offset: offset to HOST PHY CONTROL register from
175 * mapped address of system controller.
176 *
177 * Here we have a separate mask for device type phy.
178 * Having different masks for host and device type phy helps
179 * in setting independent masks in case of SoCs like S5PV210,
180 * in which PHY0 and PHY1 enable bits belong to same register
181 * placed at position 0 and 1 respectively.
182 * Although for newer SoCs like exynos these bits belong to
183 * different registers altogether placed at position 0.
184 */
185struct samsung_usbphy_drvdata {
186 int cpu_type;
187 int devphy_en_mask;
188 int hostphy_en_mask;
189 u32 devphy_reg_offset;
190 u32 hostphy_reg_offset;
191};
192
193/*
194 * struct samsung_usbphy - transceiver driver state
195 * @phy: transceiver structure
196 * @plat: platform data
197 * @dev: The parent device supplied to the probe function
198 * @clk: usb phy clock
199 * @regs: usb phy controller registers memory base
200 * @pmuregs: USB device PHY_CONTROL register memory base
201 * @sysreg: USB2.0 PHY_CFG register memory base
202 * @ref_clk_freq: reference clock frequency selection
203 * @drv_data: driver data available for different SoCs
204 * @phy_type: Samsung SoCs specific phy types: #HOST
205 * #DEVICE
206 * @phy_usage: usage count for phy
207 * @lock: lock for phy operations
208 */
209struct samsung_usbphy {
210 struct usb_phy phy;
211 struct samsung_usbphy_data *plat;
212 struct device *dev;
213 struct clk *clk;
214 void __iomem *regs;
215 void __iomem *pmuregs;
216 void __iomem *sysreg;
217 int ref_clk_freq;
218 const struct samsung_usbphy_drvdata *drv_data;
219 enum samsung_usb_phy_type phy_type;
220 atomic_t phy_usage;
221 spinlock_t lock;
222};
223
224#define phy_to_sphy(x) container_of((x), struct samsung_usbphy, phy)
225
226static const struct of_device_id samsung_usbphy_dt_match[];
227
228static inline const struct samsung_usbphy_drvdata
229*samsung_usbphy_get_driver_data(struct platform_device *pdev)
230{
231 if (pdev->dev.of_node) {
232 const struct of_device_id *match;
233 match = of_match_node(samsung_usbphy_dt_match,
234 pdev->dev.of_node);
235 return match->data;
236 }
237
238 return (struct samsung_usbphy_drvdata *)
239 platform_get_device_id(pdev)->driver_data;
240}
241
242extern int samsung_usbphy_parse_dt(struct samsung_usbphy *sphy);
243extern void samsung_usbphy_set_isolation(struct samsung_usbphy *sphy, bool on);
244extern void samsung_usbphy_cfg_sel(struct samsung_usbphy *sphy);
245extern int samsung_usbphy_set_type(struct usb_phy *phy,
246 enum samsung_usb_phy_type phy_type);
247extern int samsung_usbphy_get_refclk_freq(struct samsung_usbphy *sphy);