aboutsummaryrefslogtreecommitdiffstats
path: root/drivers/spi
diff options
context:
space:
mode:
authorTrent Piepho <tpiepho@gmail.com>2013-10-01 16:15:47 -0400
committerMark Brown <broonie@linaro.org>2013-10-17 20:00:32 -0400
commita560943ead2cbded93c30c9b04886f3c743d7f00 (patch)
tree5b585266e5d3660eb93b5fe2f6c4a80da3061a44 /drivers/spi
parentaa9e0c6feb3e06463b45b0d9734a2cdbf95c4431 (diff)
spi: spi-mxs: Don't set clock for each xfer
mxs_spi_setup_transfer() would set the SSP SCK rate every time it was called, which is before every transfer. It is uncommon for the SCK rate to change between transfers (or at all of that matter) and this causes many unnecessary reprogrammings of the clock registers. Code changed to only set the rate when it changes. This significantly speeds up short SPI messages, especially messages made up of many transfers, as the calculation of the clock divisors is rather costly. On an iMX287, using spidev with messages that consist of 511 transfers of 4 bytes each at an SCK of 48 MHz, the effective transfer rate more than doubles from about 290 KB/sec to 600 KB/sec! Signed-off-by: Trent Piepho <tpiepho@gmail.com> Cc: Marek Vasut <marex@denx.de> Cc: Fabio Estevam <fabio.estevam@freescale.com> Cc: Shawn Guo <shawn.guo@linaro.org> Signed-off-by: Mark Brown <broonie@linaro.org>
Diffstat (limited to 'drivers/spi')
-rw-r--r--drivers/spi/spi-mxs.c15
1 files changed, 14 insertions, 1 deletions
diff --git a/drivers/spi/spi-mxs.c b/drivers/spi/spi-mxs.c
index 9e6101a38e85..759de701f050 100644
--- a/drivers/spi/spi-mxs.c
+++ b/drivers/spi/spi-mxs.c
@@ -67,6 +67,7 @@
67struct mxs_spi { 67struct mxs_spi {
68 struct mxs_ssp ssp; 68 struct mxs_ssp ssp;
69 struct completion c; 69 struct completion c;
70 unsigned int sck; /* Rate requested (vs actual) */
70}; 71};
71 72
72static int mxs_spi_setup_transfer(struct spi_device *dev, 73static int mxs_spi_setup_transfer(struct spi_device *dev,
@@ -81,7 +82,19 @@ static int mxs_spi_setup_transfer(struct spi_device *dev,
81 return -EINVAL; 82 return -EINVAL;
82 } 83 }
83 84
84 mxs_ssp_set_clk_rate(ssp, hz); 85 if (hz != spi->sck) {
86 mxs_ssp_set_clk_rate(ssp, hz);
87 /*
88 * Save requested rate, hz, rather than the actual rate,
89 * ssp->clk_rate. Otherwise we would set the rate every trasfer
90 * when the actual rate is not quite the same as requested rate.
91 */
92 spi->sck = hz;
93 /*
94 * Perhaps we should return an error if the actual clock is
95 * nowhere close to what was requested?
96 */
97 }
85 98
86 writel(BM_SSP_CTRL0_LOCK_CS, 99 writel(BM_SSP_CTRL0_LOCK_CS,
87 ssp->base + HW_SSP_CTRL0 + STMP_OFFSET_REG_SET); 100 ssp->base + HW_SSP_CTRL0 + STMP_OFFSET_REG_SET);