diff options
author | Christian König <christian.koenig@amd.com> | 2014-06-03 14:51:46 -0400 |
---|---|---|
committer | Alex Deucher <alexander.deucher@amd.com> | 2014-06-09 22:06:48 -0400 |
commit | 5e167cdbf6ab51c7cc7c3c2efdc54ec1080834d3 (patch) | |
tree | 9905fda9cd5c888147cedcb7ca3bb5ab40065097 /drivers/gpu/drm | |
parent | 4c0dae57873edb1560b738c6519361c5ecd443ae (diff) |
drm/radeon: use lower_32_bits where appropriate
Replace occurrences of "v & 0xffffffff" with lower_32_bits(v)
when it's next to an upper_32_bits(v). Also remove unnecessary
"upper_32_bits(v) & 0xffffffff" code snippets.
Signed-off-by: Christian König <christian.koenig@amd.com>
Signed-off-by: Alex Deucher <alexander.deucher@amd.com>
Diffstat (limited to 'drivers/gpu/drm')
-rw-r--r-- | drivers/gpu/drm/radeon/cik.c | 4 | ||||
-rw-r--r-- | drivers/gpu/drm/radeon/cik_sdma.c | 26 | ||||
-rw-r--r-- | drivers/gpu/drm/radeon/ni.c | 2 | ||||
-rw-r--r-- | drivers/gpu/drm/radeon/r600.c | 8 | ||||
-rw-r--r-- | drivers/gpu/drm/radeon/si.c | 4 | ||||
-rw-r--r-- | drivers/gpu/drm/radeon/si_dma.c | 8 | ||||
-rw-r--r-- | drivers/gpu/drm/radeon/uvd_v2_2.c | 2 |
7 files changed, 27 insertions, 27 deletions
diff --git a/drivers/gpu/drm/radeon/cik.c b/drivers/gpu/drm/radeon/cik.c index 69a00d64716e..5e0a41a8e793 100644 --- a/drivers/gpu/drm/radeon/cik.c +++ b/drivers/gpu/drm/radeon/cik.c | |||
@@ -3698,7 +3698,7 @@ bool cik_semaphore_ring_emit(struct radeon_device *rdev, | |||
3698 | unsigned sel = emit_wait ? PACKET3_SEM_SEL_WAIT : PACKET3_SEM_SEL_SIGNAL; | 3698 | unsigned sel = emit_wait ? PACKET3_SEM_SEL_WAIT : PACKET3_SEM_SEL_SIGNAL; |
3699 | 3699 | ||
3700 | radeon_ring_write(ring, PACKET3(PACKET3_MEM_SEMAPHORE, 1)); | 3700 | radeon_ring_write(ring, PACKET3(PACKET3_MEM_SEMAPHORE, 1)); |
3701 | radeon_ring_write(ring, addr & 0xffffffff); | 3701 | radeon_ring_write(ring, lower_32_bits(addr)); |
3702 | radeon_ring_write(ring, (upper_32_bits(addr) & 0xffff) | sel); | 3702 | radeon_ring_write(ring, (upper_32_bits(addr) & 0xffff) | sel); |
3703 | 3703 | ||
3704 | return true; | 3704 | return true; |
@@ -3818,7 +3818,7 @@ void cik_ring_ib_execute(struct radeon_device *rdev, struct radeon_ib *ib) | |||
3818 | radeon_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3)); | 3818 | radeon_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3)); |
3819 | radeon_ring_write(ring, WRITE_DATA_DST_SEL(1)); | 3819 | radeon_ring_write(ring, WRITE_DATA_DST_SEL(1)); |
3820 | radeon_ring_write(ring, ring->next_rptr_gpu_addr & 0xfffffffc); | 3820 | radeon_ring_write(ring, ring->next_rptr_gpu_addr & 0xfffffffc); |
3821 | radeon_ring_write(ring, upper_32_bits(ring->next_rptr_gpu_addr) & 0xffffffff); | 3821 | radeon_ring_write(ring, upper_32_bits(ring->next_rptr_gpu_addr)); |
3822 | radeon_ring_write(ring, next_rptr); | 3822 | radeon_ring_write(ring, next_rptr); |
3823 | } | 3823 | } |
3824 | 3824 | ||
diff --git a/drivers/gpu/drm/radeon/cik_sdma.c b/drivers/gpu/drm/radeon/cik_sdma.c index 1347162ca1a4..8e9d0f1d858e 100644 --- a/drivers/gpu/drm/radeon/cik_sdma.c +++ b/drivers/gpu/drm/radeon/cik_sdma.c | |||
@@ -141,7 +141,7 @@ void cik_sdma_ring_ib_execute(struct radeon_device *rdev, | |||
141 | next_rptr += 4; | 141 | next_rptr += 4; |
142 | radeon_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_WRITE, SDMA_WRITE_SUB_OPCODE_LINEAR, 0)); | 142 | radeon_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_WRITE, SDMA_WRITE_SUB_OPCODE_LINEAR, 0)); |
143 | radeon_ring_write(ring, ring->next_rptr_gpu_addr & 0xfffffffc); | 143 | radeon_ring_write(ring, ring->next_rptr_gpu_addr & 0xfffffffc); |
144 | radeon_ring_write(ring, upper_32_bits(ring->next_rptr_gpu_addr) & 0xffffffff); | 144 | radeon_ring_write(ring, upper_32_bits(ring->next_rptr_gpu_addr)); |
145 | radeon_ring_write(ring, 1); /* number of DWs to follow */ | 145 | radeon_ring_write(ring, 1); /* number of DWs to follow */ |
146 | radeon_ring_write(ring, next_rptr); | 146 | radeon_ring_write(ring, next_rptr); |
147 | } | 147 | } |
@@ -151,7 +151,7 @@ void cik_sdma_ring_ib_execute(struct radeon_device *rdev, | |||
151 | radeon_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_NOP, 0, 0)); | 151 | radeon_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_NOP, 0, 0)); |
152 | radeon_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_INDIRECT_BUFFER, 0, extra_bits)); | 152 | radeon_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_INDIRECT_BUFFER, 0, extra_bits)); |
153 | radeon_ring_write(ring, ib->gpu_addr & 0xffffffe0); /* base must be 32 byte aligned */ | 153 | radeon_ring_write(ring, ib->gpu_addr & 0xffffffe0); /* base must be 32 byte aligned */ |
154 | radeon_ring_write(ring, upper_32_bits(ib->gpu_addr) & 0xffffffff); | 154 | radeon_ring_write(ring, upper_32_bits(ib->gpu_addr)); |
155 | radeon_ring_write(ring, ib->length_dw); | 155 | radeon_ring_write(ring, ib->length_dw); |
156 | 156 | ||
157 | } | 157 | } |
@@ -203,8 +203,8 @@ void cik_sdma_fence_ring_emit(struct radeon_device *rdev, | |||
203 | 203 | ||
204 | /* write the fence */ | 204 | /* write the fence */ |
205 | radeon_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_FENCE, 0, 0)); | 205 | radeon_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_FENCE, 0, 0)); |
206 | radeon_ring_write(ring, addr & 0xffffffff); | 206 | radeon_ring_write(ring, lower_32_bits(addr)); |
207 | radeon_ring_write(ring, upper_32_bits(addr) & 0xffffffff); | 207 | radeon_ring_write(ring, upper_32_bits(addr)); |
208 | radeon_ring_write(ring, fence->seq); | 208 | radeon_ring_write(ring, fence->seq); |
209 | /* generate an interrupt */ | 209 | /* generate an interrupt */ |
210 | radeon_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_TRAP, 0, 0)); | 210 | radeon_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_TRAP, 0, 0)); |
@@ -233,7 +233,7 @@ bool cik_sdma_semaphore_ring_emit(struct radeon_device *rdev, | |||
233 | 233 | ||
234 | radeon_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_SEMAPHORE, 0, extra_bits)); | 234 | radeon_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_SEMAPHORE, 0, extra_bits)); |
235 | radeon_ring_write(ring, addr & 0xfffffff8); | 235 | radeon_ring_write(ring, addr & 0xfffffff8); |
236 | radeon_ring_write(ring, upper_32_bits(addr) & 0xffffffff); | 236 | radeon_ring_write(ring, upper_32_bits(addr)); |
237 | 237 | ||
238 | return true; | 238 | return true; |
239 | } | 239 | } |
@@ -551,10 +551,10 @@ int cik_copy_dma(struct radeon_device *rdev, | |||
551 | radeon_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_COPY, SDMA_COPY_SUB_OPCODE_LINEAR, 0)); | 551 | radeon_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_COPY, SDMA_COPY_SUB_OPCODE_LINEAR, 0)); |
552 | radeon_ring_write(ring, cur_size_in_bytes); | 552 | radeon_ring_write(ring, cur_size_in_bytes); |
553 | radeon_ring_write(ring, 0); /* src/dst endian swap */ | 553 | radeon_ring_write(ring, 0); /* src/dst endian swap */ |
554 | radeon_ring_write(ring, src_offset & 0xffffffff); | 554 | radeon_ring_write(ring, lower_32_bits(src_offset)); |
555 | radeon_ring_write(ring, upper_32_bits(src_offset) & 0xffffffff); | 555 | radeon_ring_write(ring, upper_32_bits(src_offset)); |
556 | radeon_ring_write(ring, dst_offset & 0xffffffff); | 556 | radeon_ring_write(ring, lower_32_bits(dst_offset)); |
557 | radeon_ring_write(ring, upper_32_bits(dst_offset) & 0xffffffff); | 557 | radeon_ring_write(ring, upper_32_bits(dst_offset)); |
558 | src_offset += cur_size_in_bytes; | 558 | src_offset += cur_size_in_bytes; |
559 | dst_offset += cur_size_in_bytes; | 559 | dst_offset += cur_size_in_bytes; |
560 | } | 560 | } |
@@ -605,7 +605,7 @@ int cik_sdma_ring_test(struct radeon_device *rdev, | |||
605 | } | 605 | } |
606 | radeon_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_WRITE, SDMA_WRITE_SUB_OPCODE_LINEAR, 0)); | 606 | radeon_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_WRITE, SDMA_WRITE_SUB_OPCODE_LINEAR, 0)); |
607 | radeon_ring_write(ring, rdev->vram_scratch.gpu_addr & 0xfffffffc); | 607 | radeon_ring_write(ring, rdev->vram_scratch.gpu_addr & 0xfffffffc); |
608 | radeon_ring_write(ring, upper_32_bits(rdev->vram_scratch.gpu_addr) & 0xffffffff); | 608 | radeon_ring_write(ring, upper_32_bits(rdev->vram_scratch.gpu_addr)); |
609 | radeon_ring_write(ring, 1); /* number of DWs to follow */ | 609 | radeon_ring_write(ring, 1); /* number of DWs to follow */ |
610 | radeon_ring_write(ring, 0xDEADBEEF); | 610 | radeon_ring_write(ring, 0xDEADBEEF); |
611 | radeon_ring_unlock_commit(rdev, ring); | 611 | radeon_ring_unlock_commit(rdev, ring); |
@@ -660,7 +660,7 @@ int cik_sdma_ib_test(struct radeon_device *rdev, struct radeon_ring *ring) | |||
660 | 660 | ||
661 | ib.ptr[0] = SDMA_PACKET(SDMA_OPCODE_WRITE, SDMA_WRITE_SUB_OPCODE_LINEAR, 0); | 661 | ib.ptr[0] = SDMA_PACKET(SDMA_OPCODE_WRITE, SDMA_WRITE_SUB_OPCODE_LINEAR, 0); |
662 | ib.ptr[1] = rdev->vram_scratch.gpu_addr & 0xfffffffc; | 662 | ib.ptr[1] = rdev->vram_scratch.gpu_addr & 0xfffffffc; |
663 | ib.ptr[2] = upper_32_bits(rdev->vram_scratch.gpu_addr) & 0xffffffff; | 663 | ib.ptr[2] = upper_32_bits(rdev->vram_scratch.gpu_addr); |
664 | ib.ptr[3] = 1; | 664 | ib.ptr[3] = 1; |
665 | ib.ptr[4] = 0xDEADBEEF; | 665 | ib.ptr[4] = 0xDEADBEEF; |
666 | ib.length_dw = 5; | 666 | ib.length_dw = 5; |
@@ -752,9 +752,9 @@ void cik_sdma_vm_set_page(struct radeon_device *rdev, | |||
752 | ib->ptr[ib->length_dw++] = SDMA_PACKET(SDMA_OPCODE_COPY, SDMA_WRITE_SUB_OPCODE_LINEAR, 0); | 752 | ib->ptr[ib->length_dw++] = SDMA_PACKET(SDMA_OPCODE_COPY, SDMA_WRITE_SUB_OPCODE_LINEAR, 0); |
753 | ib->ptr[ib->length_dw++] = bytes; | 753 | ib->ptr[ib->length_dw++] = bytes; |
754 | ib->ptr[ib->length_dw++] = 0; /* src/dst endian swap */ | 754 | ib->ptr[ib->length_dw++] = 0; /* src/dst endian swap */ |
755 | ib->ptr[ib->length_dw++] = src & 0xffffffff; | 755 | ib->ptr[ib->length_dw++] = lower_32_bits(src); |
756 | ib->ptr[ib->length_dw++] = upper_32_bits(src); | 756 | ib->ptr[ib->length_dw++] = upper_32_bits(src); |
757 | ib->ptr[ib->length_dw++] = pe & 0xffffffff; | 757 | ib->ptr[ib->length_dw++] = lower_32_bits(pe); |
758 | ib->ptr[ib->length_dw++] = upper_32_bits(pe); | 758 | ib->ptr[ib->length_dw++] = upper_32_bits(pe); |
759 | 759 | ||
760 | pe += bytes; | 760 | pe += bytes; |
diff --git a/drivers/gpu/drm/radeon/ni.c b/drivers/gpu/drm/radeon/ni.c index 1d3209ffbbdc..8c3fbb1d412b 100644 --- a/drivers/gpu/drm/radeon/ni.c +++ b/drivers/gpu/drm/radeon/ni.c | |||
@@ -1346,7 +1346,7 @@ void cayman_fence_ring_emit(struct radeon_device *rdev, | |||
1346 | /* EVENT_WRITE_EOP - flush caches, send int */ | 1346 | /* EVENT_WRITE_EOP - flush caches, send int */ |
1347 | radeon_ring_write(ring, PACKET3(PACKET3_EVENT_WRITE_EOP, 4)); | 1347 | radeon_ring_write(ring, PACKET3(PACKET3_EVENT_WRITE_EOP, 4)); |
1348 | radeon_ring_write(ring, EVENT_TYPE(CACHE_FLUSH_AND_INV_EVENT_TS) | EVENT_INDEX(5)); | 1348 | radeon_ring_write(ring, EVENT_TYPE(CACHE_FLUSH_AND_INV_EVENT_TS) | EVENT_INDEX(5)); |
1349 | radeon_ring_write(ring, addr & 0xffffffff); | 1349 | radeon_ring_write(ring, lower_32_bits(addr)); |
1350 | radeon_ring_write(ring, (upper_32_bits(addr) & 0xff) | DATA_SEL(1) | INT_SEL(2)); | 1350 | radeon_ring_write(ring, (upper_32_bits(addr) & 0xff) | DATA_SEL(1) | INT_SEL(2)); |
1351 | radeon_ring_write(ring, fence->seq); | 1351 | radeon_ring_write(ring, fence->seq); |
1352 | radeon_ring_write(ring, 0); | 1352 | radeon_ring_write(ring, 0); |
diff --git a/drivers/gpu/drm/radeon/r600.c b/drivers/gpu/drm/radeon/r600.c index c75881223d18..c2ff17cebd91 100644 --- a/drivers/gpu/drm/radeon/r600.c +++ b/drivers/gpu/drm/radeon/r600.c | |||
@@ -2724,7 +2724,7 @@ void r600_fence_ring_emit(struct radeon_device *rdev, | |||
2724 | /* EVENT_WRITE_EOP - flush caches, send int */ | 2724 | /* EVENT_WRITE_EOP - flush caches, send int */ |
2725 | radeon_ring_write(ring, PACKET3(PACKET3_EVENT_WRITE_EOP, 4)); | 2725 | radeon_ring_write(ring, PACKET3(PACKET3_EVENT_WRITE_EOP, 4)); |
2726 | radeon_ring_write(ring, EVENT_TYPE(CACHE_FLUSH_AND_INV_EVENT_TS) | EVENT_INDEX(5)); | 2726 | radeon_ring_write(ring, EVENT_TYPE(CACHE_FLUSH_AND_INV_EVENT_TS) | EVENT_INDEX(5)); |
2727 | radeon_ring_write(ring, addr & 0xffffffff); | 2727 | radeon_ring_write(ring, lower_32_bits(addr)); |
2728 | radeon_ring_write(ring, (upper_32_bits(addr) & 0xff) | DATA_SEL(1) | INT_SEL(2)); | 2728 | radeon_ring_write(ring, (upper_32_bits(addr) & 0xff) | DATA_SEL(1) | INT_SEL(2)); |
2729 | radeon_ring_write(ring, fence->seq); | 2729 | radeon_ring_write(ring, fence->seq); |
2730 | radeon_ring_write(ring, 0); | 2730 | radeon_ring_write(ring, 0); |
@@ -2763,7 +2763,7 @@ bool r600_semaphore_ring_emit(struct radeon_device *rdev, | |||
2763 | sel |= PACKET3_SEM_WAIT_ON_SIGNAL; | 2763 | sel |= PACKET3_SEM_WAIT_ON_SIGNAL; |
2764 | 2764 | ||
2765 | radeon_ring_write(ring, PACKET3(PACKET3_MEM_SEMAPHORE, 1)); | 2765 | radeon_ring_write(ring, PACKET3(PACKET3_MEM_SEMAPHORE, 1)); |
2766 | radeon_ring_write(ring, addr & 0xffffffff); | 2766 | radeon_ring_write(ring, lower_32_bits(addr)); |
2767 | radeon_ring_write(ring, (upper_32_bits(addr) & 0xff) | sel); | 2767 | radeon_ring_write(ring, (upper_32_bits(addr) & 0xff) | sel); |
2768 | 2768 | ||
2769 | return true; | 2769 | return true; |
@@ -2824,9 +2824,9 @@ int r600_copy_cpdma(struct radeon_device *rdev, | |||
2824 | if (size_in_bytes == 0) | 2824 | if (size_in_bytes == 0) |
2825 | tmp |= PACKET3_CP_DMA_CP_SYNC; | 2825 | tmp |= PACKET3_CP_DMA_CP_SYNC; |
2826 | radeon_ring_write(ring, PACKET3(PACKET3_CP_DMA, 4)); | 2826 | radeon_ring_write(ring, PACKET3(PACKET3_CP_DMA, 4)); |
2827 | radeon_ring_write(ring, src_offset & 0xffffffff); | 2827 | radeon_ring_write(ring, lower_32_bits(src_offset)); |
2828 | radeon_ring_write(ring, tmp); | 2828 | radeon_ring_write(ring, tmp); |
2829 | radeon_ring_write(ring, dst_offset & 0xffffffff); | 2829 | radeon_ring_write(ring, lower_32_bits(dst_offset)); |
2830 | radeon_ring_write(ring, upper_32_bits(dst_offset) & 0xff); | 2830 | radeon_ring_write(ring, upper_32_bits(dst_offset) & 0xff); |
2831 | radeon_ring_write(ring, cur_size_in_bytes); | 2831 | radeon_ring_write(ring, cur_size_in_bytes); |
2832 | src_offset += cur_size_in_bytes; | 2832 | src_offset += cur_size_in_bytes; |
diff --git a/drivers/gpu/drm/radeon/si.c b/drivers/gpu/drm/radeon/si.c index d64ef9115b69..85d030ecebae 100644 --- a/drivers/gpu/drm/radeon/si.c +++ b/drivers/gpu/drm/radeon/si.c | |||
@@ -3186,7 +3186,7 @@ void si_fence_ring_emit(struct radeon_device *rdev, | |||
3186 | /* EVENT_WRITE_EOP - flush caches, send int */ | 3186 | /* EVENT_WRITE_EOP - flush caches, send int */ |
3187 | radeon_ring_write(ring, PACKET3(PACKET3_EVENT_WRITE_EOP, 4)); | 3187 | radeon_ring_write(ring, PACKET3(PACKET3_EVENT_WRITE_EOP, 4)); |
3188 | radeon_ring_write(ring, EVENT_TYPE(CACHE_FLUSH_AND_INV_TS_EVENT) | EVENT_INDEX(5)); | 3188 | radeon_ring_write(ring, EVENT_TYPE(CACHE_FLUSH_AND_INV_TS_EVENT) | EVENT_INDEX(5)); |
3189 | radeon_ring_write(ring, addr & 0xffffffff); | 3189 | radeon_ring_write(ring, lower_32_bits(addr)); |
3190 | radeon_ring_write(ring, (upper_32_bits(addr) & 0xff) | DATA_SEL(1) | INT_SEL(2)); | 3190 | radeon_ring_write(ring, (upper_32_bits(addr) & 0xff) | DATA_SEL(1) | INT_SEL(2)); |
3191 | radeon_ring_write(ring, fence->seq); | 3191 | radeon_ring_write(ring, fence->seq); |
3192 | radeon_ring_write(ring, 0); | 3192 | radeon_ring_write(ring, 0); |
@@ -3219,7 +3219,7 @@ void si_ring_ib_execute(struct radeon_device *rdev, struct radeon_ib *ib) | |||
3219 | radeon_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3)); | 3219 | radeon_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3)); |
3220 | radeon_ring_write(ring, (1 << 8)); | 3220 | radeon_ring_write(ring, (1 << 8)); |
3221 | radeon_ring_write(ring, ring->next_rptr_gpu_addr & 0xfffffffc); | 3221 | radeon_ring_write(ring, ring->next_rptr_gpu_addr & 0xfffffffc); |
3222 | radeon_ring_write(ring, upper_32_bits(ring->next_rptr_gpu_addr) & 0xffffffff); | 3222 | radeon_ring_write(ring, upper_32_bits(ring->next_rptr_gpu_addr)); |
3223 | radeon_ring_write(ring, next_rptr); | 3223 | radeon_ring_write(ring, next_rptr); |
3224 | } | 3224 | } |
3225 | 3225 | ||
diff --git a/drivers/gpu/drm/radeon/si_dma.c b/drivers/gpu/drm/radeon/si_dma.c index 9a660f861d2c..e24c94b6d14d 100644 --- a/drivers/gpu/drm/radeon/si_dma.c +++ b/drivers/gpu/drm/radeon/si_dma.c | |||
@@ -88,8 +88,8 @@ void si_dma_vm_set_page(struct radeon_device *rdev, | |||
88 | 88 | ||
89 | ib->ptr[ib->length_dw++] = DMA_PACKET(DMA_PACKET_COPY, | 89 | ib->ptr[ib->length_dw++] = DMA_PACKET(DMA_PACKET_COPY, |
90 | 1, 0, 0, bytes); | 90 | 1, 0, 0, bytes); |
91 | ib->ptr[ib->length_dw++] = pe & 0xffffffff; | 91 | ib->ptr[ib->length_dw++] = lower_32_bits(pe); |
92 | ib->ptr[ib->length_dw++] = src & 0xffffffff; | 92 | ib->ptr[ib->length_dw++] = lower_32_bits(src); |
93 | ib->ptr[ib->length_dw++] = upper_32_bits(pe) & 0xff; | 93 | ib->ptr[ib->length_dw++] = upper_32_bits(pe) & 0xff; |
94 | ib->ptr[ib->length_dw++] = upper_32_bits(src) & 0xff; | 94 | ib->ptr[ib->length_dw++] = upper_32_bits(src) & 0xff; |
95 | 95 | ||
@@ -220,8 +220,8 @@ int si_copy_dma(struct radeon_device *rdev, | |||
220 | cur_size_in_bytes = 0xFFFFF; | 220 | cur_size_in_bytes = 0xFFFFF; |
221 | size_in_bytes -= cur_size_in_bytes; | 221 | size_in_bytes -= cur_size_in_bytes; |
222 | radeon_ring_write(ring, DMA_PACKET(DMA_PACKET_COPY, 1, 0, 0, cur_size_in_bytes)); | 222 | radeon_ring_write(ring, DMA_PACKET(DMA_PACKET_COPY, 1, 0, 0, cur_size_in_bytes)); |
223 | radeon_ring_write(ring, dst_offset & 0xffffffff); | 223 | radeon_ring_write(ring, lower_32_bits(dst_offset)); |
224 | radeon_ring_write(ring, src_offset & 0xffffffff); | 224 | radeon_ring_write(ring, lower_32_bits(src_offset)); |
225 | radeon_ring_write(ring, upper_32_bits(dst_offset) & 0xff); | 225 | radeon_ring_write(ring, upper_32_bits(dst_offset) & 0xff); |
226 | radeon_ring_write(ring, upper_32_bits(src_offset) & 0xff); | 226 | radeon_ring_write(ring, upper_32_bits(src_offset) & 0xff); |
227 | src_offset += cur_size_in_bytes; | 227 | src_offset += cur_size_in_bytes; |
diff --git a/drivers/gpu/drm/radeon/uvd_v2_2.c b/drivers/gpu/drm/radeon/uvd_v2_2.c index d1771004cb52..8bfdadd56598 100644 --- a/drivers/gpu/drm/radeon/uvd_v2_2.c +++ b/drivers/gpu/drm/radeon/uvd_v2_2.c | |||
@@ -45,7 +45,7 @@ void uvd_v2_2_fence_emit(struct radeon_device *rdev, | |||
45 | radeon_ring_write(ring, PACKET0(UVD_CONTEXT_ID, 0)); | 45 | radeon_ring_write(ring, PACKET0(UVD_CONTEXT_ID, 0)); |
46 | radeon_ring_write(ring, fence->seq); | 46 | radeon_ring_write(ring, fence->seq); |
47 | radeon_ring_write(ring, PACKET0(UVD_GPCOM_VCPU_DATA0, 0)); | 47 | radeon_ring_write(ring, PACKET0(UVD_GPCOM_VCPU_DATA0, 0)); |
48 | radeon_ring_write(ring, addr & 0xffffffff); | 48 | radeon_ring_write(ring, lower_32_bits(addr)); |
49 | radeon_ring_write(ring, PACKET0(UVD_GPCOM_VCPU_DATA1, 0)); | 49 | radeon_ring_write(ring, PACKET0(UVD_GPCOM_VCPU_DATA1, 0)); |
50 | radeon_ring_write(ring, upper_32_bits(addr) & 0xff); | 50 | radeon_ring_write(ring, upper_32_bits(addr) & 0xff); |
51 | radeon_ring_write(ring, PACKET0(UVD_GPCOM_VCPU_CMD, 0)); | 51 | radeon_ring_write(ring, PACKET0(UVD_GPCOM_VCPU_CMD, 0)); |