aboutsummaryrefslogtreecommitdiffstats
path: root/arch
diff options
context:
space:
mode:
authordmitry pervushin <dpervushin@embeddedalley.com>2009-04-22 18:54:42 -0400
committerRussell King <rmk+kernel@arm.linux.org.uk>2009-04-27 05:28:06 -0400
commit07d9714365bcab286389d679f73512e35796847c (patch)
treee0c48658514582e0586c2f11318d3d1090b24e4d /arch
parent34acb09025a132943555d0f0ffca6cb05c698cd4 (diff)
[ARM] 5467/1: Freescale STMP platform support [4/10]
Minimal definition of register set for 378x boards Signed-off-by: dmitry pervushin <dpervushin@embeddedalley.com> Signed-off-by: Russell King <rmk+kernel@arm.linux.org.uk>
Diffstat (limited to 'arch')
-rw-r--r--arch/arm/mach-stmp378x/include/mach/regs-apbh.h88
-rw-r--r--arch/arm/mach-stmp378x/include/mach/regs-apbx.h79
-rw-r--r--arch/arm/mach-stmp378x/include/mach/regs-clkctrl.h276
-rw-r--r--arch/arm/mach-stmp378x/include/mach/regs-icoll.h213
-rw-r--r--arch/arm/mach-stmp378x/include/mach/regs-pinctrl.h143
-rw-r--r--arch/arm/mach-stmp378x/include/mach/regs-power.h32
-rw-r--r--arch/arm/mach-stmp378x/include/mach/regs-timrot.h216
7 files changed, 1047 insertions, 0 deletions
diff --git a/arch/arm/mach-stmp378x/include/mach/regs-apbh.h b/arch/arm/mach-stmp378x/include/mach/regs-apbh.h
new file mode 100644
index 000000000000..db63b041e4f0
--- /dev/null
+++ b/arch/arm/mach-stmp378x/include/mach/regs-apbh.h
@@ -0,0 +1,88 @@
1/*
2 * STMP APBH Register Definitions
3 *
4 * Copyright (c) 2008 Freescale Semiconductor
5 * Copyright 2008 Embedded Alley Solutions, Inc All Rights Reserved.
6 *
7 *
8 *
9 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License as published by
11 * the Free Software Foundation; either version 2 of the License, or
12 * (at your option) any later version.
13 *
14 * This program is distributed in the hope that it will be useful,
15 * but WITHOUT ANY WARRANTY; without even the implied warranty of
16 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
17 * GNU General Public License for more details.
18 *
19 * You should have received a copy of the GNU General Public License
20 * along with this program; if not, write to the Free Software
21 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
22 */
23
24#ifndef __ARCH_ARM___APBH_H
25#define __ARCH_ARM___APBH_H 1
26
27#include <mach/stmp3xxx_regs.h>
28
29#define REGS_APBH_BASE (REGS_BASE + 0x4000)
30#define REGS_APBH_BASE_PHYS (0x80004000)
31#define REGS_APBH_SIZE 0x00002000
32HW_REGISTER(HW_APBH_CTRL0, REGS_APBH_BASE, 0x00000000)
33#define HW_APBH_CTRL0_ADDR (REGS_APBH_BASE + 0x00000000)
34#define BM_APBH_CTRL0_SFTRST 0x80000000
35#define BM_APBH_CTRL0_CLKGATE 0x40000000
36#define BM_APBH_CTRL0_AHB_BURST8_EN 0x20000000
37#define BM_APBH_CTRL0_APB_BURST4_EN 0x10000000
38#define BP_APBH_CTRL0_RESET_CHANNEL 16
39#define BM_APBH_CTRL0_RESET_CHANNEL 0x00FF0000
40#define BF_APBH_CTRL0_RESET_CHANNEL(v) \
41 (((v) << 16) & BM_APBH_CTRL0_RESET_CHANNEL)
42HW_REGISTER(HW_APBH_CTRL1, REGS_APBH_BASE, 0x00000010)
43#define HW_APBH_CTRL1_ADDR (REGS_APBH_BASE + 0x00000010)
44HW_REGISTER(HW_APBH_CTRL2, REGS_APBH_BASE, 0x00000020)
45HW_REGISTER_0(HW_APBH_DEVSEL, REGS_APBH_BASE, 0x00000030)
46HW_REGISTER_0_INDEXED(HW_APBH_CHn_CURCMDAR, REGS_APBH_BASE, 0x00000040, 0x70)
47#define BP_APBH_CHn_CURCMDAR_CMD_ADDR 0
48#define BM_APBH_CHn_CURCMDAR_CMD_ADDR 0xFFFFFFFF
49#define BF_APBH_CHn_CURCMDAR_CMD_ADDR(v) (v)
50HW_REGISTER_0_INDEXED(HW_APBH_CHn_NXTCMDAR, REGS_APBH_BASE, 0x00000050, 0x70)
51HW_REGISTER_0_INDEXED(HW_APBH_CHn_CMD, REGS_APBH_BASE, 0x00000060, 0x70)
52#define BP_APBH_CHn_CMD_XFER_COUNT 16
53#define BM_APBH_CHn_CMD_XFER_COUNT 0xFFFF0000
54#define BF_APBH_CHn_CMD_XFER_COUNT(v) \
55 (((v) << 16) & BM_APBH_CHn_CMD_XFER_COUNT)
56#define BP_APBH_CHn_CMD_CMDWORDS 12
57#define BM_APBH_CHn_CMD_CMDWORDS 0x0000F000
58#define BF_APBH_CHn_CMD_CMDWORDS(v) \
59 (((v) << 12) & BM_APBH_CHn_CMD_CMDWORDS)
60#define BM_APBH_CHn_CMD_HALTONTERMINATE 0x00000100
61#define BM_APBH_CHn_CMD_WAIT4ENDCMD 0x00000080
62#define BM_APBH_CHn_CMD_SEMAPHORE 0x00000040
63#define BM_APBH_CHn_CMD_NANDWAIT4READY 0x00000020
64#define BM_APBH_CHn_CMD_NANDLOCK 0x00000010
65#define BM_APBH_CHn_CMD_IRQONCMPLT 0x00000008
66#define BM_APBH_CHn_CMD_CHAIN 0x00000004
67#define BP_APBH_CHn_CMD_COMMAND 0
68#define BM_APBH_CHn_CMD_COMMAND 0x00000003
69#define BF_APBH_CHn_CMD_COMMAND(v) \
70 (((v) << 0) & BM_APBH_CHn_CMD_COMMAND)
71#define BV_APBH_CHn_CMD_COMMAND__NO_DMA_XFER 0x0
72#define BV_APBH_CHn_CMD_COMMAND__DMA_WRITE 0x1
73#define BV_APBH_CHn_CMD_COMMAND__DMA_READ 0x2
74#define BV_APBH_CHn_CMD_COMMAND__DMA_SENSE 0x3
75HW_REGISTER_0_INDEXED(HW_APBH_CHn_BAR, REGS_APBH_BASE, 0x00000070, 0x70)
76HW_REGISTER_0_INDEXED(HW_APBH_CHn_SEMA, REGS_APBH_BASE, 0x00000080, 0x70)
77#define BP_APBH_CHn_SEMA_PHORE 16
78#define BM_APBH_CHn_SEMA_PHORE 0x00FF0000
79#define BF_APBH_CHn_SEMA_PHORE(v) \
80 (((v) << 16) & BM_APBH_CHn_SEMA_PHORE)
81#define BP_APBH_CHn_SEMA_INCREMENT_SEMA 0
82#define BM_APBH_CHn_SEMA_INCREMENT_SEMA 0x000000FF
83#define BF_APBH_CHn_SEMA_INCREMENT_SEMA(v) \
84 (((v) << 0) & BM_APBH_CHn_SEMA_INCREMENT_SEMA)
85HW_REGISTER_0_INDEXED(HW_APBH_CHn_DEBUG1, REGS_APBH_BASE, 0x00000090, 0x70)
86HW_REGISTER_0_INDEXED(HW_APBH_CHn_DEBUG2, REGS_APBH_BASE, 0x000000a0, 0x70)
87HW_REGISTER_0(HW_APBH_VERSION, REGS_APBH_BASE, 0x000003f0)
88#endif /* __ARCH_ARM___APBH_H */
diff --git a/arch/arm/mach-stmp378x/include/mach/regs-apbx.h b/arch/arm/mach-stmp378x/include/mach/regs-apbx.h
new file mode 100644
index 000000000000..d0e8e9fe1cce
--- /dev/null
+++ b/arch/arm/mach-stmp378x/include/mach/regs-apbx.h
@@ -0,0 +1,79 @@
1/*
2 * STMP APBX Register Definitions
3 *
4 * Copyright (c) 2008 Freescale Semiconductor
5 * Copyright 2008 Embedded Alley Solutions, Inc All Rights Reserved.
6 *
7 *
8 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License as published by
10 * the Free Software Foundation; either version 2 of the License, or
11 * (at your option) any later version.
12 *
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software
20 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
21 */
22#ifndef __ARCH_ARM___APBX_H
23#define __ARCH_ARM___APBX_H 1
24
25#include <mach/stmp3xxx_regs.h>
26
27#define REGS_APBX_BASE (REGS_BASE + 0x24000)
28#define REGS_APBX_BASE_PHYS (0x80024000)
29#define REGS_APBX_SIZE 0x00002000
30HW_REGISTER(HW_APBX_CTRL0, REGS_APBX_BASE, 0x00000000)
31#define HW_APBX_CTRL0_ADDR (REGS_APBX_BASE + 0x00000000)
32#define BM_APBX_CTRL0_SFTRST 0x80000000
33#define BM_APBX_CTRL0_CLKGATE 0x40000000
34HW_REGISTER(HW_APBX_CTRL1, REGS_APBX_BASE, 0x00000010)
35HW_REGISTER(HW_APBX_CTRL2, REGS_APBX_BASE, 0x00000020)
36HW_REGISTER(HW_APBX_CHANNEL_CTRL, REGS_APBX_BASE, 0x00000030)
37#define BP_APBX_CHANNEL_CTRL_RESET_CHANNEL 16
38#define BM_APBX_CHANNEL_CTRL_RESET_CHANNEL 0xFFFF0000
39#define BF_APBX_CHANNEL_CTRL_RESET_CHANNEL(v) \
40 (((v) << BP_APBX_CHANNEL_CTRL_RESET_CHANNEL) & \
41 BM_APBX_CHANNEL_CTRL_RESET_CHANNEL)
42HW_REGISTER_0(HW_APBX_DEVSEL, REGS_APBX_BASE, 0x00000040)
43HW_REGISTER_0_INDEXED(HW_APBX_CHn_CURCMDAR, REGS_APBX_BASE, 0x00000100, 0x70)
44HW_REGISTER_0_INDEXED(HW_APBX_CHn_NXTCMDAR, REGS_APBX_BASE, 0x00000110, 0x70)
45HW_REGISTER_0_INDEXED(HW_APBX_CHn_CMD, REGS_APBX_BASE, 0x00000120, 0x70)
46#define BP_APBX_CHn_CMD_XFER_COUNT 16
47#define BM_APBX_CHn_CMD_XFER_COUNT 0xFFFF0000
48#define BF_APBX_CHn_CMD_XFER_COUNT(v) \
49 (((v) << 16) & BM_APBX_CHn_CMD_XFER_COUNT)
50#define BP_APBX_CHn_CMD_CMDWORDS 12
51#define BM_APBX_CHn_CMD_CMDWORDS 0x0000F000
52#define BF_APBX_CHn_CMD_CMDWORDS(v) \
53 (((v) << 12) & BM_APBX_CHn_CMD_CMDWORDS)
54#define BM_APBX_CHn_CMD_HALTONTERMINATE 0x00000100
55#define BM_APBX_CHn_CMD_WAIT4ENDCMD 0x00000080
56#define BM_APBX_CHn_CMD_SEMAPHORE 0x00000040
57#define BM_APBX_CHn_CMD_IRQONCMPLT 0x00000008
58#define BM_APBX_CHn_CMD_CHAIN 0x00000004
59#define BP_APBX_CHn_CMD_COMMAND 0
60#define BM_APBX_CHn_CMD_COMMAND 0x00000003
61#define BF_APBX_CHn_CMD_COMMAND(v) \
62 (((v) << 0) & BM_APBX_CHn_CMD_COMMAND)
63#define BV_APBX_CHn_CMD_COMMAND__NO_DMA_XFER 0x0
64#define BV_APBX_CHn_CMD_COMMAND__DMA_WRITE 0x1
65#define BV_APBX_CHn_CMD_COMMAND__DMA_READ 0x2
66HW_REGISTER_0_INDEXED(HW_APBX_CHn_BAR, REGS_APBX_BASE, 0x00000130, 0x70)
67HW_REGISTER_0_INDEXED(HW_APBX_CHn_SEMA, REGS_APBX_BASE, 0x00000140, 0x70)
68#define BP_APBX_CHn_SEMA_PHORE 16
69#define BM_APBX_CHn_SEMA_PHORE 0x00FF0000
70#define BF_APBX_CHn_SEMA_PHORE(v) \
71 (((v) << 16) & BM_APBX_CHn_SEMA_PHORE)
72#define BP_APBX_CHn_SEMA_INCREMENT_SEMA 0
73#define BM_APBX_CHn_SEMA_INCREMENT_SEMA 0x000000FF
74#define BF_APBX_CHn_SEMA_INCREMENT_SEMA(v) \
75 (((v) << 0) & BM_APBX_CHn_SEMA_INCREMENT_SEMA)
76HW_REGISTER_0_INDEXED(HW_APBX_CHn_DEBUG1, REGS_APBX_BASE, 0x00000150, 0x70)
77HW_REGISTER_0_INDEXED(HW_APBX_CHn_DEBUG2, REGS_APBX_BASE, 0x00000160, 0x70)
78HW_REGISTER_0(HW_APBX_VERSION, REGS_APBX_BASE, 0x00000800)
79#endif /* __ARCH_ARM___APBX_H */
diff --git a/arch/arm/mach-stmp378x/include/mach/regs-clkctrl.h b/arch/arm/mach-stmp378x/include/mach/regs-clkctrl.h
new file mode 100644
index 000000000000..a421d9e0cbff
--- /dev/null
+++ b/arch/arm/mach-stmp378x/include/mach/regs-clkctrl.h
@@ -0,0 +1,276 @@
1/*
2 * STMP CLKCTRL Register Definitions
3 *
4 * Copyright (c) 2008 Freescale Semiconductor
5 * Copyright 2008 Embedded Alley Solutions, Inc All Rights Reserved.
6 *
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License as published by
9 * the Free Software Foundation; either version 2 of the License, or
10 * (at your option) any later version.
11 *
12 * This program is distributed in the hope that it will be useful,
13 * but WITHOUT ANY WARRANTY; without even the implied warranty of
14 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
15 * GNU General Public License for more details.
16 *
17 * You should have received a copy of the GNU General Public License
18 * along with this program; if not, write to the Free Software
19 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
20 */
21
22#ifndef __ARCH_ARM___CLKCTRL_H
23#define __ARCH_ARM___CLKCTRL_H 1
24
25#include <mach/stmp3xxx_regs.h>
26
27#define REGS_CLKCTRL_BASE (REGS_BASE + 0x40000)
28#define REGS_CLKCTRL_BASE_PHYS (0x80040000)
29#define REGS_CLKCTRL_SIZE 0x00002000
30HW_REGISTER(HW_CLKCTRL_PLLCTRL0, REGS_CLKCTRL_BASE, 0x00000000)
31#define HW_CLKCTRL_PLLCTRL0_ADDR (REGS_CLKCTRL_BASE + 0x00000000)
32#define BP_CLKCTRL_PLLCTRL0_LFR_SEL 28
33#define BM_CLKCTRL_PLLCTRL0_LFR_SEL 0x30000000
34#define BF_CLKCTRL_PLLCTRL0_LFR_SEL(v) \
35 (((v) << 28) & BM_CLKCTRL_PLLCTRL0_LFR_SEL)
36#define BV_CLKCTRL_PLLCTRL0_LFR_SEL__DEFAULT 0x0
37#define BV_CLKCTRL_PLLCTRL0_LFR_SEL__TIMES_2 0x1
38#define BV_CLKCTRL_PLLCTRL0_LFR_SEL__TIMES_05 0x2
39#define BV_CLKCTRL_PLLCTRL0_LFR_SEL__UNDEFINED 0x3
40#define BP_CLKCTRL_PLLCTRL0_CP_SEL 24
41#define BM_CLKCTRL_PLLCTRL0_CP_SEL 0x03000000
42#define BF_CLKCTRL_PLLCTRL0_CP_SEL(v) \
43 (((v) << 24) & BM_CLKCTRL_PLLCTRL0_CP_SEL)
44#define BV_CLKCTRL_PLLCTRL0_CP_SEL__DEFAULT 0x0
45#define BV_CLKCTRL_PLLCTRL0_CP_SEL__TIMES_2 0x1
46#define BV_CLKCTRL_PLLCTRL0_CP_SEL__TIMES_05 0x2
47#define BV_CLKCTRL_PLLCTRL0_CP_SEL__UNDEFINED 0x3
48#define BP_CLKCTRL_PLLCTRL0_DIV_SEL 20
49#define BM_CLKCTRL_PLLCTRL0_DIV_SEL 0x00300000
50#define BF_CLKCTRL_PLLCTRL0_DIV_SEL(v) \
51 (((v) << 20) & BM_CLKCTRL_PLLCTRL0_DIV_SEL)
52#define BV_CLKCTRL_PLLCTRL0_DIV_SEL__DEFAULT 0x0
53#define BV_CLKCTRL_PLLCTRL0_DIV_SEL__LOWER 0x1
54#define BV_CLKCTRL_PLLCTRL0_DIV_SEL__LOWEST 0x2
55#define BV_CLKCTRL_PLLCTRL0_DIV_SEL__UNDEFINED 0x3
56#define BM_CLKCTRL_PLLCTRL0_EN_USB_CLKS 0x00040000
57#define BM_CLKCTRL_PLLCTRL0_POWER 0x00010000
58HW_REGISTER_0(HW_CLKCTRL_PLLCTRL1, REGS_CLKCTRL_BASE, 0x00000010)
59#define HW_CLKCTRL_PLLCTRL1_ADDR (REGS_CLKCTRL_BASE + 0x00000010)
60#define BM_CLKCTRL_PLLCTRL1_LOCK 0x80000000
61#define BM_CLKCTRL_PLLCTRL1_FORCE_LOCK 0x40000000
62#define BP_CLKCTRL_PLLCTRL1_LOCK_COUNT 0
63#define BM_CLKCTRL_PLLCTRL1_LOCK_COUNT 0x0000FFFF
64#define BF_CLKCTRL_PLLCTRL1_LOCK_COUNT(v) \
65 (((v) << 0) & BM_CLKCTRL_PLLCTRL1_LOCK_COUNT)
66HW_REGISTER(HW_CLKCTRL_CPU, REGS_CLKCTRL_BASE, 0x00000020)
67#define HW_CLKCTRL_CPU_ADDR (REGS_CLKCTRL_BASE + 0x00000020)
68#define BM_CLKCTRL_CPU_BUSY_REF_XTAL 0x20000000
69#define BM_CLKCTRL_CPU_BUSY_REF_CPU 0x10000000
70#define BM_CLKCTRL_CPU_DIV_XTAL_FRAC_EN 0x04000000
71#define BP_CLKCTRL_CPU_DIV_XTAL 16
72#define BM_CLKCTRL_CPU_DIV_XTAL 0x03FF0000
73#define BF_CLKCTRL_CPU_DIV_XTAL(v) \
74 (((v) << 16) & BM_CLKCTRL_CPU_DIV_XTAL)
75#define BM_CLKCTRL_CPU_INTERRUPT_WAIT 0x00001000
76#define BM_CLKCTRL_CPU_DIV_CPU_FRAC_EN 0x00000400
77#define BP_CLKCTRL_CPU_DIV_CPU 0
78#define BM_CLKCTRL_CPU_DIV_CPU 0x0000003F
79#define BF_CLKCTRL_CPU_DIV_CPU(v) \
80 (((v) << 0) & BM_CLKCTRL_CPU_DIV_CPU)
81HW_REGISTER(HW_CLKCTRL_HBUS, REGS_CLKCTRL_BASE, 0x00000030)
82#define HW_CLKCTRL_HBUS_ADDR (REGS_CLKCTRL_BASE + 0x00000030)
83#define BM_CLKCTRL_HBUS_BUSY 0x20000000
84#define BM_CLKCTRL_HBUS_DCP_AS_ENABLE 0x10000000
85#define BM_CLKCTRL_HBUS_PXP_AS_ENABLE 0x08000000
86#define BM_CLKCTRL_HBUS_APBHDMA_AS_ENABLE 0x04000000
87#define BM_CLKCTRL_HBUS_APBXDMA_AS_ENABLE 0x02000000
88#define BM_CLKCTRL_HBUS_TRAFFIC_JAM_AS_ENABLE 0x01000000
89#define BM_CLKCTRL_HBUS_TRAFFIC_AS_ENABLE 0x00800000
90#define BM_CLKCTRL_HBUS_CPU_DATA_AS_ENABLE 0x00400000
91#define BM_CLKCTRL_HBUS_CPU_INSTR_AS_ENABLE 0x00200000
92#define BM_CLKCTRL_HBUS_AUTO_SLOW_MODE 0x00100000
93#define BP_CLKCTRL_HBUS_SLOW_DIV 16
94#define BM_CLKCTRL_HBUS_SLOW_DIV 0x00070000
95#define BF_CLKCTRL_HBUS_SLOW_DIV(v) \
96 (((v) << 16) & BM_CLKCTRL_HBUS_SLOW_DIV)
97#define BV_CLKCTRL_HBUS_SLOW_DIV__BY1 0x0
98#define BV_CLKCTRL_HBUS_SLOW_DIV__BY2 0x1
99#define BV_CLKCTRL_HBUS_SLOW_DIV__BY4 0x2
100#define BV_CLKCTRL_HBUS_SLOW_DIV__BY8 0x3
101#define BV_CLKCTRL_HBUS_SLOW_DIV__BY16 0x4
102#define BV_CLKCTRL_HBUS_SLOW_DIV__BY32 0x5
103#define BM_CLKCTRL_HBUS_DIV_FRAC_EN 0x00000020
104#define BP_CLKCTRL_HBUS_DIV 0
105#define BM_CLKCTRL_HBUS_DIV 0x0000001F
106#define BF_CLKCTRL_HBUS_DIV(v) \
107 (((v) << 0) & BM_CLKCTRL_HBUS_DIV)
108HW_REGISTER_0(HW_CLKCTRL_XBUS, REGS_CLKCTRL_BASE, 0x00000040)
109#define HW_CLKCTRL_XBUS_ADDR (REGS_CLKCTRL_BASE + 0x00000040)
110#define BM_CLKCTRL_XBUS_BUSY 0x80000000
111#define BM_CLKCTRL_XBUS_DIV_FRAC_EN 0x00000400
112#define BP_CLKCTRL_XBUS_DIV 0
113#define BM_CLKCTRL_XBUS_DIV 0x000003FF
114#define BF_CLKCTRL_XBUS_DIV(v) \
115 (((v) << 0) & BM_CLKCTRL_XBUS_DIV)
116HW_REGISTER(HW_CLKCTRL_XTAL, REGS_CLKCTRL_BASE, 0x00000050)
117#define HW_CLKCTRL_XTAL_ADDR (REGS_CLKCTRL_BASE + 0x00000050)
118#define BM_CLKCTRL_XTAL_UART_CLK_GATE 0x80000000
119#define BM_CLKCTRL_XTAL_FILT_CLK24M_GATE 0x40000000
120#define BM_CLKCTRL_XTAL_PWM_CLK24M_GATE 0x20000000
121#define BM_CLKCTRL_XTAL_DRI_CLK24M_GATE 0x10000000
122#define BM_CLKCTRL_XTAL_DIGCTRL_CLK1M_GATE 0x08000000
123#define BM_CLKCTRL_XTAL_TIMROT_CLK32K_GATE 0x04000000
124#define BP_CLKCTRL_XTAL_DIV_UART 0
125#define BM_CLKCTRL_XTAL_DIV_UART 0x00000003
126#define BF_CLKCTRL_XTAL_DIV_UART(v) \
127 (((v) << 0) & BM_CLKCTRL_XTAL_DIV_UART)
128HW_REGISTER_0(HW_CLKCTRL_PIX, REGS_CLKCTRL_BASE, 0x00000060)
129#define HW_CLKCTRL_PIX_ADDR (REGS_CLKCTRL_BASE + 0x00000060)
130#define BM_CLKCTRL_PIX_CLKGATE 0x80000000
131#define BM_CLKCTRL_PIX_BUSY 0x20000000
132#define BM_CLKCTRL_PIX_DIV_FRAC_EN 0x00001000
133#define BP_CLKCTRL_PIX_DIV 0
134#define BM_CLKCTRL_PIX_DIV 0x00000FFF
135#define BF_CLKCTRL_PIX_DIV(v) \
136 (((v) << 0) & BM_CLKCTRL_PIX_DIV)
137HW_REGISTER_0(HW_CLKCTRL_SSP, REGS_CLKCTRL_BASE, 0x00000070)
138#define HW_CLKCTRL_SSP_ADDR (REGS_CLKCTRL_BASE + 0x00000070)
139#define BM_CLKCTRL_SSP_CLKGATE 0x80000000
140#define BM_CLKCTRL_SSP_BUSY 0x20000000
141#define BM_CLKCTRL_SSP_DIV_FRAC_EN 0x00000200
142#define BP_CLKCTRL_SSP_DIV 0
143#define BM_CLKCTRL_SSP_DIV 0x000001FF
144#define BF_CLKCTRL_SSP_DIV(v) \
145 (((v) << 0) & BM_CLKCTRL_SSP_DIV)
146HW_REGISTER_0(HW_CLKCTRL_GPMI, REGS_CLKCTRL_BASE, 0x00000080)
147#define HW_CLKCTRL_GPMI_ADDR (REGS_CLKCTRL_BASE + 0x00000080)
148#define BM_CLKCTRL_GPMI_CLKGATE 0x80000000
149#define BM_CLKCTRL_GPMI_BUSY 0x20000000
150#define BM_CLKCTRL_GPMI_DIV_FRAC_EN 0x00000400
151#define BP_CLKCTRL_GPMI_DIV 0
152#define BM_CLKCTRL_GPMI_DIV 0x000003FF
153#define BF_CLKCTRL_GPMI_DIV(v) \
154 (((v) << 0) & BM_CLKCTRL_GPMI_DIV)
155HW_REGISTER_0(HW_CLKCTRL_SPDIF, REGS_CLKCTRL_BASE, 0x00000090)
156#define HW_CLKCTRL_SPDIF_ADDR (REGS_CLKCTRL_BASE + 0x00000090)
157#define BM_CLKCTRL_SPDIF_CLKGATE 0x80000000
158HW_REGISTER_0(HW_CLKCTRL_EMI, REGS_CLKCTRL_BASE, 0x000000a0)
159#define HW_CLKCTRL_EMI_ADDR (REGS_CLKCTRL_BASE + 0x000000a0)
160#define BM_CLKCTRL_EMI_CLKGATE 0x80000000
161#define BM_CLKCTRL_EMI_SYNC_MODE_EN 0x40000000
162#define BM_CLKCTRL_EMI_BUSY_REF_XTAL 0x20000000
163#define BM_CLKCTRL_EMI_BUSY_REF_EMI 0x10000000
164#define BM_CLKCTRL_EMI_BUSY_REF_CPU 0x08000000
165#define BM_CLKCTRL_EMI_BUSY_SYNC_MODE 0x04000000
166#define BM_CLKCTRL_EMI_BUSY_DCC_RESYNC 0x00020000
167#define BM_CLKCTRL_EMI_DCC_RESYNC_ENABLE 0x00010000
168#define BP_CLKCTRL_EMI_DIV_XTAL 8
169#define BM_CLKCTRL_EMI_DIV_XTAL 0x00000F00
170#define BF_CLKCTRL_EMI_DIV_XTAL(v) \
171 (((v) << 8) & BM_CLKCTRL_EMI_DIV_XTAL)
172#define BP_CLKCTRL_EMI_DIV_EMI 0
173#define BM_CLKCTRL_EMI_DIV_EMI 0x0000003F
174#define BF_CLKCTRL_EMI_DIV_EMI(v) \
175 (((v) << 0) & BM_CLKCTRL_EMI_DIV_EMI)
176HW_REGISTER_0(HW_CLKCTRL_IR, REGS_CLKCTRL_BASE, 0x000000b0)
177#define HW_CLKCTRL_IR_ADDR (REGS_CLKCTRL_BASE + 0x000000b0)
178#define BM_CLKCTRL_IR_CLKGATE 0x80000000
179#define BM_CLKCTRL_IR_AUTO_DIV 0x20000000
180#define BM_CLKCTRL_IR_IR_BUSY 0x10000000
181#define BM_CLKCTRL_IR_IROV_BUSY 0x08000000
182#define BP_CLKCTRL_IR_IROV_DIV 16
183#define BM_CLKCTRL_IR_IROV_DIV 0x01FF0000
184#define BF_CLKCTRL_IR_IROV_DIV(v) \
185 (((v) << 16) & BM_CLKCTRL_IR_IROV_DIV)
186#define BP_CLKCTRL_IR_IR_DIV 0
187#define BM_CLKCTRL_IR_IR_DIV 0x000003FF
188#define BF_CLKCTRL_IR_IR_DIV(v) \
189 (((v) << 0) & BM_CLKCTRL_IR_IR_DIV)
190HW_REGISTER_0(HW_CLKCTRL_SAIF, REGS_CLKCTRL_BASE, 0x000000c0)
191#define HW_CLKCTRL_SAIF_ADDR (REGS_CLKCTRL_BASE + 0x000000c0)
192#define BM_CLKCTRL_SAIF_CLKGATE 0x80000000
193#define BM_CLKCTRL_SAIF_BUSY 0x20000000
194#define BM_CLKCTRL_SAIF_DIV_FRAC_EN 0x00010000
195#define BP_CLKCTRL_SAIF_DIV 0
196#define BM_CLKCTRL_SAIF_DIV 0x0000FFFF
197#define BF_CLKCTRL_SAIF_DIV(v) \
198 (((v) << 0) & BM_CLKCTRL_SAIF_DIV)
199HW_REGISTER_0(HW_CLKCTRL_TV, REGS_CLKCTRL_BASE, 0x000000d0)
200#define HW_CLKCTRL_TV_ADDR (REGS_CLKCTRL_BASE + 0x000000d0)
201#define BM_CLKCTRL_TV_CLK_TV108M_GATE 0x80000000
202#define BM_CLKCTRL_TV_CLK_TV_GATE 0x40000000
203HW_REGISTER_0(HW_CLKCTRL_ETM, REGS_CLKCTRL_BASE, 0x000000e0)
204#define HW_CLKCTRL_ETM_ADDR (REGS_CLKCTRL_BASE + 0x000000e0)
205#define BM_CLKCTRL_ETM_CLKGATE 0x80000000
206#define BM_CLKCTRL_ETM_BUSY 0x20000000
207#define BM_CLKCTRL_ETM_DIV_FRAC_EN 0x00000040
208#define BP_CLKCTRL_ETM_DIV 0
209#define BM_CLKCTRL_ETM_DIV 0x0000003F
210#define BF_CLKCTRL_ETM_DIV(v) \
211 (((v) << 0) & BM_CLKCTRL_ETM_DIV)
212HW_REGISTER(HW_CLKCTRL_FRAC, REGS_CLKCTRL_BASE, 0x000000f0)
213#define HW_CLKCTRL_FRAC_ADDR (REGS_CLKCTRL_BASE + 0x000000f0)
214#define BM_CLKCTRL_FRAC_CLKGATEIO 0x80000000
215#define BM_CLKCTRL_FRAC_IO_STABLE 0x40000000
216#define BP_CLKCTRL_FRAC_IOFRAC 24
217#define BM_CLKCTRL_FRAC_IOFRAC 0x3F000000
218#define BF_CLKCTRL_FRAC_IOFRAC(v) \
219 (((v) << 24) & BM_CLKCTRL_FRAC_IOFRAC)
220#define BM_CLKCTRL_FRAC_CLKGATEPIX 0x00800000
221#define BM_CLKCTRL_FRAC_PIX_STABLE 0x00400000
222#define BP_CLKCTRL_FRAC_PIXFRAC 16
223#define BM_CLKCTRL_FRAC_PIXFRAC 0x003F0000
224#define BF_CLKCTRL_FRAC_PIXFRAC(v) \
225 (((v) << 16) & BM_CLKCTRL_FRAC_PIXFRAC)
226#define BM_CLKCTRL_FRAC_CLKGATEEMI 0x00008000
227#define BM_CLKCTRL_FRAC_EMI_STABLE 0x00004000
228#define BP_CLKCTRL_FRAC_EMIFRAC 8
229#define BM_CLKCTRL_FRAC_EMIFRAC 0x00003F00
230#define BF_CLKCTRL_FRAC_EMIFRAC(v) \
231 (((v) << 8) & BM_CLKCTRL_FRAC_EMIFRAC)
232#define BM_CLKCTRL_FRAC_CLKGATECPU 0x00000080
233#define BM_CLKCTRL_FRAC_CPU_STABLE 0x00000040
234#define BP_CLKCTRL_FRAC_CPUFRAC 0
235#define BM_CLKCTRL_FRAC_CPUFRAC 0x0000003F
236#define BF_CLKCTRL_FRAC_CPUFRAC(v) \
237 (((v) << 0) & BM_CLKCTRL_FRAC_CPUFRAC)
238HW_REGISTER(HW_CLKCTRL_FRAC1, REGS_CLKCTRL_BASE, 0x00000100)
239#define HW_CLKCTRL_FRAC1_ADDR (REGS_CLKCTRL_BASE + 0x00000100)
240#define BM_CLKCTRL_FRAC1_CLKGATEVID 0x80000000
241#define BM_CLKCTRL_FRAC1_VID_STABLE 0x40000000
242HW_REGISTER(HW_CLKCTRL_CLKSEQ, REGS_CLKCTRL_BASE, 0x00000110)
243#define HW_CLKCTRL_CLKSEQ_ADDR (REGS_CLKCTRL_BASE + 0x00000110)
244#define BM_CLKCTRL_CLKSEQ_BYPASS_ETM 0x00000100
245#define BM_CLKCTRL_CLKSEQ_BYPASS_CPU 0x00000080
246#define BM_CLKCTRL_CLKSEQ_BYPASS_EMI 0x00000040
247#define BM_CLKCTRL_CLKSEQ_BYPASS_SSP 0x00000020
248#define BM_CLKCTRL_CLKSEQ_BYPASS_GPMI 0x00000010
249#define BM_CLKCTRL_CLKSEQ_BYPASS_IR 0x00000008
250#define BM_CLKCTRL_CLKSEQ_BYPASS_PIX 0x00000002
251#define BM_CLKCTRL_CLKSEQ_BYPASS_SAIF 0x00000001
252HW_REGISTER_0(HW_CLKCTRL_RESET, REGS_CLKCTRL_BASE, 0x00000120)
253#define HW_CLKCTRL_RESET_ADDR (REGS_CLKCTRL_BASE + 0x00000120)
254#define BM_CLKCTRL_RESET_CHIP 0x00000002
255#define BM_CLKCTRL_RESET_DIG 0x00000001
256HW_REGISTER_0(HW_CLKCTRL_STATUS, REGS_CLKCTRL_BASE, 0x00000130)
257#define HW_CLKCTRL_STATUS_ADDR (REGS_CLKCTRL_BASE + 0x00000130)
258#define BP_CLKCTRL_STATUS_CPU_LIMIT 30
259#define BM_CLKCTRL_STATUS_CPU_LIMIT 0xC0000000
260#define BF_CLKCTRL_STATUS_CPU_LIMIT(v) \
261 (((v) << 30) & BM_CLKCTRL_STATUS_CPU_LIMIT)
262HW_REGISTER_0(HW_CLKCTRL_VERSION, REGS_CLKCTRL_BASE, 0x00000140)
263#define HW_CLKCTRL_VERSION_ADDR (REGS_CLKCTRL_BASE + 0x00000140)
264#define BP_CLKCTRL_VERSION_MAJOR 24
265#define BM_CLKCTRL_VERSION_MAJOR 0xFF000000
266#define BF_CLKCTRL_VERSION_MAJOR(v) \
267 (((v) << 24) & BM_CLKCTRL_VERSION_MAJOR)
268#define BP_CLKCTRL_VERSION_MINOR 16
269#define BM_CLKCTRL_VERSION_MINOR 0x00FF0000
270#define BF_CLKCTRL_VERSION_MINOR(v) \
271 (((v) << 16) & BM_CLKCTRL_VERSION_MINOR)
272#define BP_CLKCTRL_VERSION_STEP 0
273#define BM_CLKCTRL_VERSION_STEP 0x0000FFFF
274#define BF_CLKCTRL_VERSION_STEP(v) \
275 (((v) << 0) & BM_CLKCTRL_VERSION_STEP)
276#endif /* __ARCH_ARM___CLKCTRL_H */
diff --git a/arch/arm/mach-stmp378x/include/mach/regs-icoll.h b/arch/arm/mach-stmp378x/include/mach/regs-icoll.h
new file mode 100644
index 000000000000..a5a530c6440d
--- /dev/null
+++ b/arch/arm/mach-stmp378x/include/mach/regs-icoll.h
@@ -0,0 +1,213 @@
1/*
2 * STMP ICOLL Register Definitions
3 *
4 * Copyright (c) 2008 Freescale Semiconductor
5 * Copyright 2008 Embedded Alley Solutions, Inc All Rights Reserved.
6 *
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License as published by
9 * the Free Software Foundation; either version 2 of the License, or
10 * (at your option) any later version.
11 *
12 * This program is distributed in the hope that it will be useful,
13 * but WITHOUT ANY WARRANTY; without even the implied warranty of
14 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
15 * GNU General Public License for more details.
16 *
17 * You should have received a copy of the GNU General Public License
18 * along with this program; if not, write to the Free Software
19 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
20 */
21
22#ifndef __ARCH_ARM___ICOLL_H
23#define __ARCH_ARM___ICOLL_H 1
24
25#include <mach/stmp3xxx_regs.h>
26
27#define REGS_ICOLL_BASE (REGS_BASE + 0x0)
28#define REGS_ICOLL_BASE_PHYS (0x80000000)
29#define REGS_ICOLL_SIZE 0x00002000
30HW_REGISTER(HW_ICOLL_VECTOR, REGS_ICOLL_BASE, 0x00000000)
31#define HW_ICOLL_VECTOR_ADDR (REGS_ICOLL_BASE + 0x00000000)
32#define BP_ICOLL_VECTOR_IRQVECTOR 2
33#define BM_ICOLL_VECTOR_IRQVECTOR 0xFFFFFFFC
34#define BF_ICOLL_VECTOR_IRQVECTOR(v) \
35 (((v) << 2) & BM_ICOLL_VECTOR_IRQVECTOR)
36HW_REGISTER_0(HW_ICOLL_LEVELACK, REGS_ICOLL_BASE, 0x00000010)
37#define HW_ICOLL_LEVELACK_ADDR (REGS_ICOLL_BASE + 0x00000010)
38#define BP_ICOLL_LEVELACK_IRQLEVELACK 0
39#define BM_ICOLL_LEVELACK_IRQLEVELACK 0x0000000F
40#define BF_ICOLL_LEVELACK_IRQLEVELACK(v) \
41 (((v) << 0) & BM_ICOLL_LEVELACK_IRQLEVELACK)
42#define BV_ICOLL_LEVELACK_IRQLEVELACK__LEVEL0 0x1
43#define BV_ICOLL_LEVELACK_IRQLEVELACK__LEVEL1 0x2
44#define BV_ICOLL_LEVELACK_IRQLEVELACK__LEVEL2 0x4
45#define BV_ICOLL_LEVELACK_IRQLEVELACK__LEVEL3 0x8
46HW_REGISTER(HW_ICOLL_CTRL, REGS_ICOLL_BASE, 0x00000020)
47#define HW_ICOLL_CTRL_ADDR (REGS_ICOLL_BASE + 0x00000020)
48#define BM_ICOLL_CTRL_SFTRST 0x80000000
49#define BV_ICOLL_CTRL_SFTRST__RUN 0x0
50#define BV_ICOLL_CTRL_SFTRST__IN_RESET 0x1
51#define BM_ICOLL_CTRL_CLKGATE 0x40000000
52#define BV_ICOLL_CTRL_CLKGATE__RUN 0x0
53#define BV_ICOLL_CTRL_CLKGATE__NO_CLOCKS 0x1
54#define BP_ICOLL_CTRL_VECTOR_PITCH 21
55#define BM_ICOLL_CTRL_VECTOR_PITCH 0x00E00000
56#define BF_ICOLL_CTRL_VECTOR_PITCH(v) \
57 (((v) << 21) & BM_ICOLL_CTRL_VECTOR_PITCH)
58#define BV_ICOLL_CTRL_VECTOR_PITCH__DEFAULT_BY4 0x0
59#define BV_ICOLL_CTRL_VECTOR_PITCH__BY4 0x1
60#define BV_ICOLL_CTRL_VECTOR_PITCH__BY8 0x2
61#define BV_ICOLL_CTRL_VECTOR_PITCH__BY12 0x3
62#define BV_ICOLL_CTRL_VECTOR_PITCH__BY16 0x4
63#define BV_ICOLL_CTRL_VECTOR_PITCH__BY20 0x5
64#define BV_ICOLL_CTRL_VECTOR_PITCH__BY24 0x6
65#define BV_ICOLL_CTRL_VECTOR_PITCH__BY28 0x7
66#define BM_ICOLL_CTRL_BYPASS_FSM 0x00100000
67#define BV_ICOLL_CTRL_BYPASS_FSM__NORMAL 0x0
68#define BV_ICOLL_CTRL_BYPASS_FSM__BYPASS 0x1
69#define BM_ICOLL_CTRL_NO_NESTING 0x00080000
70#define BV_ICOLL_CTRL_NO_NESTING__NORMAL 0x0
71#define BV_ICOLL_CTRL_NO_NESTING__NO_NEST 0x1
72#define BM_ICOLL_CTRL_ARM_RSE_MODE 0x00040000
73#define BM_ICOLL_CTRL_FIQ_FINAL_ENABLE 0x00020000
74#define BV_ICOLL_CTRL_FIQ_FINAL_ENABLE__DISABLE 0x0
75#define BV_ICOLL_CTRL_FIQ_FINAL_ENABLE__ENABLE 0x1
76#define BM_ICOLL_CTRL_IRQ_FINAL_ENABLE 0x00010000
77#define BV_ICOLL_CTRL_IRQ_FINAL_ENABLE__DISABLE 0x0
78#define BV_ICOLL_CTRL_IRQ_FINAL_ENABLE__ENABLE 0x1
79HW_REGISTER(HW_ICOLL_VBASE, REGS_ICOLL_BASE, 0x00000040)
80#define HW_ICOLL_VBASE_ADDR (REGS_ICOLL_BASE + 0x00000040)
81#define BP_ICOLL_VBASE_TABLE_ADDRESS 2
82#define BM_ICOLL_VBASE_TABLE_ADDRESS 0xFFFFFFFC
83#define BF_ICOLL_VBASE_TABLE_ADDRESS(v) \
84 (((v) << 2) & BM_ICOLL_VBASE_TABLE_ADDRESS)
85HW_REGISTER_0(HW_ICOLL_STAT, REGS_ICOLL_BASE, 0x00000070)
86#define HW_ICOLL_STAT_ADDR (REGS_ICOLL_BASE + 0x00000070)
87#define BP_ICOLL_STAT_VECTOR_NUMBER 0
88#define BM_ICOLL_STAT_VECTOR_NUMBER 0x0000007F
89#define BF_ICOLL_STAT_VECTOR_NUMBER(v) \
90 (((v) << 0) & BM_ICOLL_STAT_VECTOR_NUMBER)
91/*
92 * multi-register-define name HW_ICOLL_RAWn
93 * base 0x000000A0
94 * count 4
95 * offset 0x10
96 */
97HW_REGISTER_0_INDEXED(HW_ICOLL_RAWn, REGS_ICOLL_BASE, 0x000000a0, 0x10)
98#define BP_ICOLL_RAWn_RAW_IRQS 0
99#define BM_ICOLL_RAWn_RAW_IRQS 0xFFFFFFFF
100#define BF_ICOLL_RAWn_RAW_IRQS(v) (v)
101/*
102 * multi-register-define name HW_ICOLL_INTERRUPTn
103 * base 0x00000120
104 * count 128
105 * offset 0x10
106 */
107HW_REGISTER_INDEXED(HW_ICOLL_INTERRUPTn, REGS_ICOLL_BASE, 0x00000120, 0x10)
108#define BM_ICOLL_INTERRUPTn_ENFIQ 0x00000010
109#define BV_ICOLL_INTERRUPTn_ENFIQ__DISABLE 0x0
110#define BV_ICOLL_INTERRUPTn_ENFIQ__ENABLE 0x1
111#define BM_ICOLL_INTERRUPTn_SOFTIRQ 0x00000008
112#define BV_ICOLL_INTERRUPTn_SOFTIRQ__NO_INTERRUPT 0x0
113#define BV_ICOLL_INTERRUPTn_SOFTIRQ__FORCE_INTERRUPT 0x1
114#define BM_ICOLL_INTERRUPTn_ENABLE 0x00000004
115#define BV_ICOLL_INTERRUPTn_ENABLE__DISABLE 0x0
116#define BV_ICOLL_INTERRUPTn_ENABLE__ENABLE 0x1
117#define BP_ICOLL_INTERRUPTn_PRIORITY 0
118#define BM_ICOLL_INTERRUPTn_PRIORITY 0x00000003
119#define BF_ICOLL_INTERRUPTn_PRIORITY(v) \
120 (((v) << 0) & BM_ICOLL_INTERRUPTn_PRIORITY)
121#define BV_ICOLL_INTERRUPTn_PRIORITY__LEVEL0 0x0
122#define BV_ICOLL_INTERRUPTn_PRIORITY__LEVEL1 0x1
123#define BV_ICOLL_INTERRUPTn_PRIORITY__LEVEL2 0x2
124#define BV_ICOLL_INTERRUPTn_PRIORITY__LEVEL3 0x3
125HW_REGISTER(HW_ICOLL_DEBUG, REGS_ICOLL_BASE, 0x00001120)
126#define HW_ICOLL_DEBUG_ADDR (REGS_ICOLL_BASE + 0x00001120)
127#define BP_ICOLL_DEBUG_INSERVICE 28
128#define BM_ICOLL_DEBUG_INSERVICE 0xF0000000
129#define BF_ICOLL_DEBUG_INSERVICE(v) \
130 (((v) << 28) & BM_ICOLL_DEBUG_INSERVICE)
131#define BV_ICOLL_DEBUG_INSERVICE__LEVEL0 0x1
132#define BV_ICOLL_DEBUG_INSERVICE__LEVEL1 0x2
133#define BV_ICOLL_DEBUG_INSERVICE__LEVEL2 0x4
134#define BV_ICOLL_DEBUG_INSERVICE__LEVEL3 0x8
135#define BP_ICOLL_DEBUG_LEVEL_REQUESTS 24
136#define BM_ICOLL_DEBUG_LEVEL_REQUESTS 0x0F000000
137#define BF_ICOLL_DEBUG_LEVEL_REQUESTS(v) \
138 (((v) << 24) & BM_ICOLL_DEBUG_LEVEL_REQUESTS)
139#define BV_ICOLL_DEBUG_LEVEL_REQUESTS__LEVEL0 0x1
140#define BV_ICOLL_DEBUG_LEVEL_REQUESTS__LEVEL1 0x2
141#define BV_ICOLL_DEBUG_LEVEL_REQUESTS__LEVEL2 0x4
142#define BV_ICOLL_DEBUG_LEVEL_REQUESTS__LEVEL3 0x8
143#define BP_ICOLL_DEBUG_REQUESTS_BY_LEVEL 20
144#define BM_ICOLL_DEBUG_REQUESTS_BY_LEVEL 0x00F00000
145#define BF_ICOLL_DEBUG_REQUESTS_BY_LEVEL(v) \
146 (((v) << 20) & BM_ICOLL_DEBUG_REQUESTS_BY_LEVEL)
147#define BV_ICOLL_DEBUG_REQUESTS_BY_LEVEL__LEVEL0 0x1
148#define BV_ICOLL_DEBUG_REQUESTS_BY_LEVEL__LEVEL1 0x2
149#define BV_ICOLL_DEBUG_REQUESTS_BY_LEVEL__LEVEL2 0x4
150#define BV_ICOLL_DEBUG_REQUESTS_BY_LEVEL__LEVEL3 0x8
151#define BM_ICOLL_DEBUG_FIQ 0x00020000
152#define BV_ICOLL_DEBUG_FIQ__NO_FIQ_REQUESTED 0x0
153#define BV_ICOLL_DEBUG_FIQ__FIQ_REQUESTED 0x1
154#define BM_ICOLL_DEBUG_IRQ 0x00010000
155#define BV_ICOLL_DEBUG_IRQ__NO_IRQ_REQUESTED 0x0
156#define BV_ICOLL_DEBUG_IRQ__IRQ_REQUESTED 0x1
157#define BP_ICOLL_DEBUG_VECTOR_FSM 0
158#define BM_ICOLL_DEBUG_VECTOR_FSM 0x000003FF
159#define BF_ICOLL_DEBUG_VECTOR_FSM(v) \
160 (((v) << 0) & BM_ICOLL_DEBUG_VECTOR_FSM)
161#define BV_ICOLL_DEBUG_VECTOR_FSM__FSM_IDLE 0x000
162#define BV_ICOLL_DEBUG_VECTOR_FSM__FSM_MULTICYCLE1 0x001
163#define BV_ICOLL_DEBUG_VECTOR_FSM__FSM_MULTICYCLE2 0x002
164#define BV_ICOLL_DEBUG_VECTOR_FSM__FSM_PENDING 0x004
165#define BV_ICOLL_DEBUG_VECTOR_FSM__FSM_MULTICYCLE3 0x008
166#define BV_ICOLL_DEBUG_VECTOR_FSM__FSM_MULTICYCLE4 0x010
167#define BV_ICOLL_DEBUG_VECTOR_FSM__FSM_ISR_RUNNING1 0x020
168#define BV_ICOLL_DEBUG_VECTOR_FSM__FSM_ISR_RUNNING2 0x040
169#define BV_ICOLL_DEBUG_VECTOR_FSM__FSM_ISR_RUNNING3 0x080
170#define BV_ICOLL_DEBUG_VECTOR_FSM__FSM_MULTICYCLE5 0x100
171#define BV_ICOLL_DEBUG_VECTOR_FSM__FSM_MULTICYCLE6 0x200
172HW_REGISTER(HW_ICOLL_DBGREAD0, REGS_ICOLL_BASE, 0x00001130)
173#define HW_ICOLL_DBGREAD0_ADDR (REGS_ICOLL_BASE + 0x00001130)
174#define BP_ICOLL_DBGREAD0_VALUE 0
175#define BM_ICOLL_DBGREAD0_VALUE 0xFFFFFFFF
176#define BF_ICOLL_DBGREAD0_VALUE(v) (v)
177HW_REGISTER(HW_ICOLL_DBGREAD1, REGS_ICOLL_BASE, 0x00001140)
178#define HW_ICOLL_DBGREAD1_ADDR (REGS_ICOLL_BASE + 0x00001140)
179#define BP_ICOLL_DBGREAD1_VALUE 0
180#define BM_ICOLL_DBGREAD1_VALUE 0xFFFFFFFF
181#define BF_ICOLL_DBGREAD1_VALUE(v) (v)
182HW_REGISTER(HW_ICOLL_DBGFLAG, REGS_ICOLL_BASE, 0x00001150)
183#define HW_ICOLL_DBGFLAG_ADDR (REGS_ICOLL_BASE + 0x00001150)
184#define BP_ICOLL_DBGFLAG_FLAG 0
185#define BM_ICOLL_DBGFLAG_FLAG 0x0000FFFF
186#define BF_ICOLL_DBGFLAG_FLAG(v) \
187 (((v) << 0) & BM_ICOLL_DBGFLAG_FLAG)
188/*
189 * multi-register-define name HW_ICOLL_DBGREQUESTn
190 * base 0x00001160
191 * count 4
192 * offset 0x10
193 */
194HW_REGISTER_0_INDEXED(HW_ICOLL_DBGREQUESTn, REGS_ICOLL_BASE, 0x00001160,
195 0x10)
196#define BP_ICOLL_DBGREQUESTn_BITS 0
197#define BM_ICOLL_DBGREQUESTn_BITS 0xFFFFFFFF
198#define BF_ICOLL_DBGREQUESTn_BITS(v) (v)
199HW_REGISTER_0(HW_ICOLL_VERSION, REGS_ICOLL_BASE, 0x000011e0)
200#define HW_ICOLL_VERSION_ADDR (REGS_ICOLL_BASE + 0x000011e0)
201#define BP_ICOLL_VERSION_MAJOR 24
202#define BM_ICOLL_VERSION_MAJOR 0xFF000000
203#define BF_ICOLL_VERSION_MAJOR(v) \
204 (((v) << 24) & BM_ICOLL_VERSION_MAJOR)
205#define BP_ICOLL_VERSION_MINOR 16
206#define BM_ICOLL_VERSION_MINOR 0x00FF0000
207#define BF_ICOLL_VERSION_MINOR(v) \
208 (((v) << 16) & BM_ICOLL_VERSION_MINOR)
209#define BP_ICOLL_VERSION_STEP 0
210#define BM_ICOLL_VERSION_STEP 0x0000FFFF
211#define BF_ICOLL_VERSION_STEP(v) \
212 (((v) << 0) & BM_ICOLL_VERSION_STEP)
213#endif /* __ARCH_ARM___ICOLL_H */
diff --git a/arch/arm/mach-stmp378x/include/mach/regs-pinctrl.h b/arch/arm/mach-stmp378x/include/mach/regs-pinctrl.h
new file mode 100644
index 000000000000..6c42d2a47c19
--- /dev/null
+++ b/arch/arm/mach-stmp378x/include/mach/regs-pinctrl.h
@@ -0,0 +1,143 @@
1/*
2 * STMP PINCTRL Register Definitions
3 *
4 * Copyright (c) 2008 Freescale Semiconductor
5 * Copyright 2008 Embedded Alley Solutions, Inc All Rights Reserved.
6 *
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License as published by
9 * the Free Software Foundation; either version 2 of the License, or
10 * (at your option) any later version.
11 *
12 * This program is distributed in the hope that it will be useful,
13 * but WITHOUT ANY WARRANTY; without even the implied warranty of
14 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
15 * GNU General Public License for more details.
16 *
17 * You should have received a copy of the GNU General Public License
18 * along with this program; if not, write to the Free Software
19 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
20 */
21
22#ifndef __ARCH_ARM___PINCTRL_H
23#define __ARCH_ARM___PINCTRL_H 1
24
25#include <mach/stmp3xxx_regs.h>
26
27#define REGS_PINCTRL_BASE (REGS_BASE + 0x18000)
28#define REGS_PINCTRL_BASE_PHYS (0x80018000)
29#define REGS_PINCTRL_SIZE 0x00002000
30HW_REGISTER(HW_PINCTRL_CTRL, REGS_PINCTRL_BASE, 0x00000000)
31#define HW_PINCTRL_CTRL_ADDR (REGS_PINCTRL_BASE + 0x00000000)
32#define BM_PINCTRL_CTRL_SFTRST 0x80000000
33#define BM_PINCTRL_CTRL_CLKGATE 0x40000000
34#define BM_PINCTRL_CTRL_PRESENT3 0x08000000
35#define BM_PINCTRL_CTRL_PRESENT2 0x04000000
36#define BM_PINCTRL_CTRL_PRESENT1 0x02000000
37#define BM_PINCTRL_CTRL_PRESENT0 0x01000000
38#define BM_PINCTRL_CTRL_IRQOUT2 0x00000004
39#define BM_PINCTRL_CTRL_IRQOUT1 0x00000002
40#define BM_PINCTRL_CTRL_IRQOUT0 0x00000001
41HW_REGISTER(HW_PINCTRL_MUXSEL0, REGS_PINCTRL_BASE, 0x00000100)
42#define HW_PINCTRL_MUXSEL0_ADDR (REGS_PINCTRL_BASE + 0x00000100)
43HW_REGISTER(HW_PINCTRL_MUXSEL1, REGS_PINCTRL_BASE, 0x00000110)
44#define HW_PINCTRL_MUXSEL1_ADDR (REGS_PINCTRL_BASE + 0x00000110)
45HW_REGISTER(HW_PINCTRL_MUXSEL2, REGS_PINCTRL_BASE, 0x00000120)
46#define HW_PINCTRL_MUXSEL2_ADDR (REGS_PINCTRL_BASE + 0x00000120)
47HW_REGISTER(HW_PINCTRL_MUXSEL3, REGS_PINCTRL_BASE, 0x00000130)
48#define HW_PINCTRL_MUXSEL3_ADDR (REGS_PINCTRL_BASE + 0x00000130)
49HW_REGISTER(HW_PINCTRL_MUXSEL4, REGS_PINCTRL_BASE, 0x00000140)
50#define HW_PINCTRL_MUXSEL4_ADDR (REGS_PINCTRL_BASE + 0x00000140)
51HW_REGISTER(HW_PINCTRL_MUXSEL5, REGS_PINCTRL_BASE, 0x00000150)
52#define HW_PINCTRL_MUXSEL5_ADDR (REGS_PINCTRL_BASE + 0x00000150)
53HW_REGISTER(HW_PINCTRL_MUXSEL6, REGS_PINCTRL_BASE, 0x00000160)
54#define HW_PINCTRL_MUXSEL6_ADDR (REGS_PINCTRL_BASE + 0x00000160)
55HW_REGISTER(HW_PINCTRL_MUXSEL7, REGS_PINCTRL_BASE, 0x00000170)
56#define HW_PINCTRL_MUXSEL7_ADDR (REGS_PINCTRL_BASE + 0x00000170)
57HW_REGISTER(HW_PINCTRL_DRIVE0, REGS_PINCTRL_BASE, 0x00000200)
58#define HW_PINCTRL_DRIVE0_ADDR (REGS_PINCTRL_BASE + 0x00000200)
59HW_REGISTER(HW_PINCTRL_DRIVE1, REGS_PINCTRL_BASE, 0x00000210)
60#define HW_PINCTRL_DRIVE1_ADDR (REGS_PINCTRL_BASE + 0x00000210)
61HW_REGISTER(HW_PINCTRL_DRIVE2, REGS_PINCTRL_BASE, 0x00000220)
62#define HW_PINCTRL_DRIVE2_ADDR (REGS_PINCTRL_BASE + 0x00000220)
63HW_REGISTER(HW_PINCTRL_DRIVE3, REGS_PINCTRL_BASE, 0x00000230)
64#define HW_PINCTRL_DRIVE3_ADDR (REGS_PINCTRL_BASE + 0x00000230)
65HW_REGISTER(HW_PINCTRL_DRIVE4, REGS_PINCTRL_BASE, 0x00000240)
66#define HW_PINCTRL_DRIVE4_ADDR (REGS_PINCTRL_BASE + 0x00000240)
67HW_REGISTER(HW_PINCTRL_DRIVE5, REGS_PINCTRL_BASE, 0x00000250)
68#define HW_PINCTRL_DRIVE5_ADDR (REGS_PINCTRL_BASE + 0x00000250)
69HW_REGISTER(HW_PINCTRL_DRIVE6, REGS_PINCTRL_BASE, 0x00000260)
70#define HW_PINCTRL_DRIVE6_ADDR (REGS_PINCTRL_BASE + 0x00000260)
71HW_REGISTER(HW_PINCTRL_DRIVE7, REGS_PINCTRL_BASE, 0x00000270)
72#define HW_PINCTRL_DRIVE7_ADDR (REGS_PINCTRL_BASE + 0x00000270)
73HW_REGISTER(HW_PINCTRL_DRIVE8, REGS_PINCTRL_BASE, 0x00000280)
74#define HW_PINCTRL_DRIVE8_ADDR (REGS_PINCTRL_BASE + 0x00000280)
75HW_REGISTER(HW_PINCTRL_DRIVE9, REGS_PINCTRL_BASE, 0x00000290)
76#define HW_PINCTRL_DRIVE9_ADDR (REGS_PINCTRL_BASE + 0x00000290)
77HW_REGISTER(HW_PINCTRL_DRIVE10, REGS_PINCTRL_BASE, 0x000002a0)
78#define HW_PINCTRL_DRIVE10_ADDR (REGS_PINCTRL_BASE + 0x000002a0)
79HW_REGISTER(HW_PINCTRL_DRIVE11, REGS_PINCTRL_BASE, 0x000002b0)
80#define HW_PINCTRL_DRIVE11_ADDR (REGS_PINCTRL_BASE + 0x000002b0)
81HW_REGISTER(HW_PINCTRL_DRIVE12, REGS_PINCTRL_BASE, 0x000002c0)
82#define HW_PINCTRL_DRIVE12_ADDR (REGS_PINCTRL_BASE + 0x000002c0)
83HW_REGISTER(HW_PINCTRL_DRIVE13, REGS_PINCTRL_BASE, 0x000002d0)
84#define HW_PINCTRL_DRIVE13_ADDR (REGS_PINCTRL_BASE + 0x000002d0)
85HW_REGISTER(HW_PINCTRL_DRIVE14, REGS_PINCTRL_BASE, 0x000002e0)
86#define HW_PINCTRL_DRIVE14_ADDR (REGS_PINCTRL_BASE + 0x000002e0)
87HW_REGISTER(HW_PINCTRL_PULL0, REGS_PINCTRL_BASE, 0x00000400)
88#define HW_PINCTRL_PULL0_ADDR (REGS_PINCTRL_BASE + 0x00000400)
89HW_REGISTER(HW_PINCTRL_PULL1, REGS_PINCTRL_BASE, 0x00000410)
90#define HW_PINCTRL_PULL1_ADDR (REGS_PINCTRL_BASE + 0x00000410)
91HW_REGISTER(HW_PINCTRL_PULL2, REGS_PINCTRL_BASE, 0x00000420)
92#define HW_PINCTRL_PULL2_ADDR (REGS_PINCTRL_BASE + 0x00000420)
93HW_REGISTER(HW_PINCTRL_PULL3, REGS_PINCTRL_BASE, 0x00000430)
94#define HW_PINCTRL_PULL3_ADDR (REGS_PINCTRL_BASE + 0x00000430)
95HW_REGISTER(HW_PINCTRL_DOUT0, REGS_PINCTRL_BASE, 0x00000500)
96#define HW_PINCTRL_DOUT0_ADDR (REGS_PINCTRL_BASE + 0x00000500)
97HW_REGISTER(HW_PINCTRL_DOUT1, REGS_PINCTRL_BASE, 0x00000510)
98#define HW_PINCTRL_DOUT1_ADDR (REGS_PINCTRL_BASE + 0x00000510)
99HW_REGISTER(HW_PINCTRL_DOUT2, REGS_PINCTRL_BASE, 0x00000520)
100#define HW_PINCTRL_DOUT2_ADDR (REGS_PINCTRL_BASE + 0x00000520)
101HW_REGISTER(HW_PINCTRL_DIN0, REGS_PINCTRL_BASE, 0x00000600)
102#define HW_PINCTRL_DIN0_ADDR (REGS_PINCTRL_BASE + 0x00000600)
103HW_REGISTER(HW_PINCTRL_DIN1, REGS_PINCTRL_BASE, 0x00000610)
104#define HW_PINCTRL_DIN1_ADDR (REGS_PINCTRL_BASE + 0x00000610)
105HW_REGISTER(HW_PINCTRL_DIN2, REGS_PINCTRL_BASE, 0x00000620)
106#define HW_PINCTRL_DIN2_ADDR (REGS_PINCTRL_BASE + 0x00000620)
107HW_REGISTER(HW_PINCTRL_DOE0, REGS_PINCTRL_BASE, 0x00000700)
108#define HW_PINCTRL_DOE0_ADDR (REGS_PINCTRL_BASE + 0x00000700)
109HW_REGISTER(HW_PINCTRL_DOE1, REGS_PINCTRL_BASE, 0x00000710)
110#define HW_PINCTRL_DOE1_ADDR (REGS_PINCTRL_BASE + 0x00000710)
111HW_REGISTER(HW_PINCTRL_DOE2, REGS_PINCTRL_BASE, 0x00000720)
112#define HW_PINCTRL_DOE2_ADDR (REGS_PINCTRL_BASE + 0x00000720)
113HW_REGISTER(HW_PINCTRL_PIN2IRQ0, REGS_PINCTRL_BASE, 0x00000800)
114#define HW_PINCTRL_PIN2IRQ0_ADDR (REGS_PINCTRL_BASE + 0x00000800)
115HW_REGISTER(HW_PINCTRL_PIN2IRQ1, REGS_PINCTRL_BASE, 0x00000810)
116#define HW_PINCTRL_PIN2IRQ1_ADDR (REGS_PINCTRL_BASE + 0x00000810)
117HW_REGISTER(HW_PINCTRL_PIN2IRQ2, REGS_PINCTRL_BASE, 0x00000820)
118#define HW_PINCTRL_PIN2IRQ2_ADDR (REGS_PINCTRL_BASE + 0x00000820)
119HW_REGISTER(HW_PINCTRL_IRQEN0, REGS_PINCTRL_BASE, 0x00000900)
120#define HW_PINCTRL_IRQEN0_ADDR (REGS_PINCTRL_BASE + 0x00000900)
121HW_REGISTER(HW_PINCTRL_IRQEN1, REGS_PINCTRL_BASE, 0x00000910)
122#define HW_PINCTRL_IRQEN1_ADDR (REGS_PINCTRL_BASE + 0x00000910)
123HW_REGISTER(HW_PINCTRL_IRQEN2, REGS_PINCTRL_BASE, 0x00000920)
124#define HW_PINCTRL_IRQEN2_ADDR (REGS_PINCTRL_BASE + 0x00000920)
125HW_REGISTER(HW_PINCTRL_IRQLEVEL0, REGS_PINCTRL_BASE, 0x00000a00)
126#define HW_PINCTRL_IRQLEVEL0_ADDR (REGS_PINCTRL_BASE + 0x00000a00)
127HW_REGISTER(HW_PINCTRL_IRQLEVEL1, REGS_PINCTRL_BASE, 0x00000a10)
128#define HW_PINCTRL_IRQLEVEL1_ADDR (REGS_PINCTRL_BASE + 0x00000a10)
129HW_REGISTER(HW_PINCTRL_IRQLEVEL2, REGS_PINCTRL_BASE, 0x00000a20)
130#define HW_PINCTRL_IRQLEVEL2_ADDR (REGS_PINCTRL_BASE + 0x00000a20)
131HW_REGISTER(HW_PINCTRL_IRQPOL0, REGS_PINCTRL_BASE, 0x00000b00)
132#define HW_PINCTRL_IRQPOL0_ADDR (REGS_PINCTRL_BASE + 0x00000b00)
133HW_REGISTER(HW_PINCTRL_IRQPOL1, REGS_PINCTRL_BASE, 0x00000b10)
134#define HW_PINCTRL_IRQPOL1_ADDR (REGS_PINCTRL_BASE + 0x00000b10)
135HW_REGISTER(HW_PINCTRL_IRQPOL2, REGS_PINCTRL_BASE, 0x00000b20)
136#define HW_PINCTRL_IRQPOL2_ADDR (REGS_PINCTRL_BASE + 0x00000b20)
137HW_REGISTER(HW_PINCTRL_IRQSTAT0, REGS_PINCTRL_BASE, 0x00000c00)
138#define HW_PINCTRL_IRQSTAT0_ADDR (REGS_PINCTRL_BASE + 0x00000c00)
139HW_REGISTER(HW_PINCTRL_IRQSTAT1, REGS_PINCTRL_BASE, 0x00000c10)
140#define HW_PINCTRL_IRQSTAT1_ADDR (REGS_PINCTRL_BASE + 0x00000c10)
141HW_REGISTER(HW_PINCTRL_IRQSTAT2, REGS_PINCTRL_BASE, 0x00000c20)
142#define HW_PINCTRL_IRQSTAT2_ADDR (REGS_PINCTRL_BASE + 0x00000c20)
143#endif /* __ARCH_ARM___PINCTRL_H */
diff --git a/arch/arm/mach-stmp378x/include/mach/regs-power.h b/arch/arm/mach-stmp378x/include/mach/regs-power.h
new file mode 100644
index 000000000000..1c81afeed531
--- /dev/null
+++ b/arch/arm/mach-stmp378x/include/mach/regs-power.h
@@ -0,0 +1,32 @@
1/*
2 * STMP POWER Register Definitions
3 *
4 * Copyright (c) 2008 Freescale Semiconductor
5 * Copyright 2008 Embedded Alley Solutions, Inc All Rights Reserved.
6 *
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License as published by
9 * the Free Software Foundation; either version 2 of the License, or
10 * (at your option) any later version.
11 *
12 * This program is distributed in the hope that it will be useful,
13 * but WITHOUT ANY WARRANTY; without even the implied warranty of
14 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
15 * GNU General Public License for more details.
16 *
17 * You should have received a copy of the GNU General Public License
18 * along with this program; if not, write to the Free Software
19 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
20 */
21
22#ifndef __ARCH_ARM___POWER_H
23#define __ARCH_ARM___POWER_H 1
24
25#include <mach/stmp3xxx_regs.h>
26
27#define REGS_POWER_BASE (void __iomem *)(REGS_BASE + 0x44000)
28#define REGS_POWER_BASE_PHYS (0x80044000)
29#define REGS_POWER_SIZE 0x00002000
30HW_REGISTER(HW_POWER_MINPWR, REGS_POWER_BASE, 0x00000020)
31HW_REGISTER(HW_POWER_CHARGE, REGS_POWER_BASE, 0x00000030)
32#endif /* __ARCH_ARM___POWER_H */
diff --git a/arch/arm/mach-stmp378x/include/mach/regs-timrot.h b/arch/arm/mach-stmp378x/include/mach/regs-timrot.h
new file mode 100644
index 000000000000..bb6355acdfd1
--- /dev/null
+++ b/arch/arm/mach-stmp378x/include/mach/regs-timrot.h
@@ -0,0 +1,216 @@
1/*
2 * STMP TIMROT Register Definitions
3 *
4 * Copyright (c) 2008 Freescale Semiconductor
5 * Copyright 2008 Embedded Alley Solutions, Inc All Rights Reserved.
6 *
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License as published by
9 * the Free Software Foundation; either version 2 of the License, or
10 * (at your option) any later version.
11 *
12 * This program is distributed in the hope that it will be useful,
13 * but WITHOUT ANY WARRANTY; without even the implied warranty of
14 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
15 * GNU General Public License for more details.
16 *
17 * You should have received a copy of the GNU General Public License
18 * along with this program; if not, write to the Free Software
19 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
20 */
21
22#ifndef __ARCH_ARM___TIMROT_H
23#define __ARCH_ARM___TIMROT_H 1
24
25#include <mach/stmp3xxx_regs.h>
26
27#define REGS_TIMROT_BASE (REGS_BASE + 0x68000)
28#define REGS_TIMROT_BASE_PHYS (0x80068000)
29#define REGS_TIMROT_SIZE 0x00002000
30HW_REGISTER(HW_TIMROT_ROTCTRL, REGS_TIMROT_BASE, 0x00000000)
31#define HW_TIMROT_ROTCTRL_ADDR (REGS_TIMROT_BASE + 0x00000000)
32#define BM_TIMROT_ROTCTRL_SFTRST 0x80000000
33#define BM_TIMROT_ROTCTRL_CLKGATE 0x40000000
34#define BM_TIMROT_ROTCTRL_ROTARY_PRESENT 0x20000000
35#define BM_TIMROT_ROTCTRL_TIM3_PRESENT 0x10000000
36#define BM_TIMROT_ROTCTRL_TIM2_PRESENT 0x08000000
37#define BM_TIMROT_ROTCTRL_TIM1_PRESENT 0x04000000
38#define BM_TIMROT_ROTCTRL_TIM0_PRESENT 0x02000000
39#define BP_TIMROT_ROTCTRL_STATE 22
40#define BM_TIMROT_ROTCTRL_STATE 0x01C00000
41#define BF_TIMROT_ROTCTRL_STATE(v) \
42 (((v) << 22) & BM_TIMROT_ROTCTRL_STATE)
43#define BP_TIMROT_ROTCTRL_DIVIDER 16
44#define BM_TIMROT_ROTCTRL_DIVIDER 0x003F0000
45#define BF_TIMROT_ROTCTRL_DIVIDER(v) \
46 (((v) << 16) & BM_TIMROT_ROTCTRL_DIVIDER)
47#define BM_TIMROT_ROTCTRL_RELATIVE 0x00001000
48#define BP_TIMROT_ROTCTRL_OVERSAMPLE 10
49#define BM_TIMROT_ROTCTRL_OVERSAMPLE 0x00000C00
50#define BF_TIMROT_ROTCTRL_OVERSAMPLE(v) \
51 (((v) << 10) & BM_TIMROT_ROTCTRL_OVERSAMPLE)
52#define BV_TIMROT_ROTCTRL_OVERSAMPLE__8X 0x0
53#define BV_TIMROT_ROTCTRL_OVERSAMPLE__4X 0x1
54#define BV_TIMROT_ROTCTRL_OVERSAMPLE__2X 0x2
55#define BV_TIMROT_ROTCTRL_OVERSAMPLE__1X 0x3
56#define BM_TIMROT_ROTCTRL_POLARITY_B 0x00000200
57#define BM_TIMROT_ROTCTRL_POLARITY_A 0x00000100
58#define BP_TIMROT_ROTCTRL_SELECT_B 4
59#define BM_TIMROT_ROTCTRL_SELECT_B 0x00000070
60#define BF_TIMROT_ROTCTRL_SELECT_B(v) \
61 (((v) << 4) & BM_TIMROT_ROTCTRL_SELECT_B)
62#define BV_TIMROT_ROTCTRL_SELECT_B__NEVER_TICK 0x0
63#define BV_TIMROT_ROTCTRL_SELECT_B__PWM0 0x1
64#define BV_TIMROT_ROTCTRL_SELECT_B__PWM1 0x2
65#define BV_TIMROT_ROTCTRL_SELECT_B__PWM2 0x3
66#define BV_TIMROT_ROTCTRL_SELECT_B__PWM3 0x4
67#define BV_TIMROT_ROTCTRL_SELECT_B__PWM4 0x5
68#define BV_TIMROT_ROTCTRL_SELECT_B__ROTARYA 0x6
69#define BV_TIMROT_ROTCTRL_SELECT_B__ROTARYB 0x7
70#define BP_TIMROT_ROTCTRL_SELECT_A 0
71#define BM_TIMROT_ROTCTRL_SELECT_A 0x00000007
72#define BF_TIMROT_ROTCTRL_SELECT_A(v) \
73 (((v) << 0) & BM_TIMROT_ROTCTRL_SELECT_A)
74#define BV_TIMROT_ROTCTRL_SELECT_A__NEVER_TICK 0x0
75#define BV_TIMROT_ROTCTRL_SELECT_A__PWM0 0x1
76#define BV_TIMROT_ROTCTRL_SELECT_A__PWM1 0x2
77#define BV_TIMROT_ROTCTRL_SELECT_A__PWM2 0x3
78#define BV_TIMROT_ROTCTRL_SELECT_A__PWM3 0x4
79#define BV_TIMROT_ROTCTRL_SELECT_A__PWM4 0x5
80#define BV_TIMROT_ROTCTRL_SELECT_A__ROTARYA 0x6
81#define BV_TIMROT_ROTCTRL_SELECT_A__ROTARYB 0x7
82HW_REGISTER_0(HW_TIMROT_ROTCOUNT, REGS_TIMROT_BASE, 0x00000010)
83#define HW_TIMROT_ROTCOUNT_ADDR (REGS_TIMROT_BASE + 0x00000010)
84#define BP_TIMROT_ROTCOUNT_UPDOWN 0
85#define BM_TIMROT_ROTCOUNT_UPDOWN 0x0000FFFF
86#define BF_TIMROT_ROTCOUNT_UPDOWN(v) \
87 (((v) << 0) & BM_TIMROT_ROTCOUNT_UPDOWN)
88/*
89 * multi-register-define name HW_TIMROT_TIMCTRLn
90 * base 0x00000020
91 * count 3
92 * offset 0x20
93 */
94HW_REGISTER_INDEXED(HW_TIMROT_TIMCTRLn, REGS_TIMROT_BASE, 0x00000020, 0x20)
95#define BM_TIMROT_TIMCTRLn_IRQ 0x00008000
96#define BM_TIMROT_TIMCTRLn_IRQ_EN 0x00004000
97#define BM_TIMROT_TIMCTRLn_POLARITY 0x00000100
98#define BM_TIMROT_TIMCTRLn_UPDATE 0x00000080
99#define BM_TIMROT_TIMCTRLn_RELOAD 0x00000040
100#define BP_TIMROT_TIMCTRLn_PRESCALE 4
101#define BM_TIMROT_TIMCTRLn_PRESCALE 0x00000030
102#define BF_TIMROT_TIMCTRLn_PRESCALE(v) \
103 (((v) << 4) & BM_TIMROT_TIMCTRLn_PRESCALE)
104#define BV_TIMROT_TIMCTRLn_PRESCALE__DIV_BY_1 0x0
105#define BV_TIMROT_TIMCTRLn_PRESCALE__DIV_BY_2 0x1
106#define BV_TIMROT_TIMCTRLn_PRESCALE__DIV_BY_4 0x2
107#define BV_TIMROT_TIMCTRLn_PRESCALE__DIV_BY_8 0x3
108#define BP_TIMROT_TIMCTRLn_SELECT 0
109#define BM_TIMROT_TIMCTRLn_SELECT 0x0000000F
110#define BF_TIMROT_TIMCTRLn_SELECT(v) \
111 (((v) << 0) & BM_TIMROT_TIMCTRLn_SELECT)
112#define BV_TIMROT_TIMCTRLn_SELECT__NEVER_TICK 0x0
113#define BV_TIMROT_TIMCTRLn_SELECT__PWM0 0x1
114#define BV_TIMROT_TIMCTRLn_SELECT__PWM1 0x2
115#define BV_TIMROT_TIMCTRLn_SELECT__PWM2 0x3
116#define BV_TIMROT_TIMCTRLn_SELECT__PWM3 0x4
117#define BV_TIMROT_TIMCTRLn_SELECT__PWM4 0x5
118#define BV_TIMROT_TIMCTRLn_SELECT__ROTARYA 0x6
119#define BV_TIMROT_TIMCTRLn_SELECT__ROTARYB 0x7
120#define BV_TIMROT_TIMCTRLn_SELECT__32KHZ_XTAL 0x8
121#define BV_TIMROT_TIMCTRLn_SELECT__8KHZ_XTAL 0x9
122#define BV_TIMROT_TIMCTRLn_SELECT__4KHZ_XTAL 0xA
123#define BV_TIMROT_TIMCTRLn_SELECT__1KHZ_XTAL 0xB
124#define BV_TIMROT_TIMCTRLn_SELECT__TICK_ALWAYS 0xC
125/*
126 * multi-register-define name HW_TIMROT_TIMCOUNTn
127 * base 0x00000030
128 * count 3
129 * offset 0x20
130 */
131HW_REGISTER_0_INDEXED(HW_TIMROT_TIMCOUNTn, REGS_TIMROT_BASE, 0x00000030,
132 0x20)
133#define BP_TIMROT_TIMCOUNTn_RUNNING_COUNT 16
134#define BM_TIMROT_TIMCOUNTn_RUNNING_COUNT 0xFFFF0000
135#define BF_TIMROT_TIMCOUNTn_RUNNING_COUNT(v) \
136 (((v) << 16) & BM_TIMROT_TIMCOUNTn_RUNNING_COUNT)
137#define BP_TIMROT_TIMCOUNTn_FIXED_COUNT 0
138#define BM_TIMROT_TIMCOUNTn_FIXED_COUNT 0x0000FFFF
139#define BF_TIMROT_TIMCOUNTn_FIXED_COUNT(v) \
140 (((v) << 0) & BM_TIMROT_TIMCOUNTn_FIXED_COUNT)
141HW_REGISTER(HW_TIMROT_TIMCTRL3, REGS_TIMROT_BASE, 0x00000080)
142#define HW_TIMROT_TIMCTRL3_ADDR (REGS_TIMROT_BASE + 0x00000080)
143#define BP_TIMROT_TIMCTRL3_TEST_SIGNAL 16
144#define BM_TIMROT_TIMCTRL3_TEST_SIGNAL 0x000F0000
145#define BF_TIMROT_TIMCTRL3_TEST_SIGNAL(v) \
146 (((v) << 16) & BM_TIMROT_TIMCTRL3_TEST_SIGNAL)
147#define BV_TIMROT_TIMCTRL3_TEST_SIGNAL__NEVER_TICK 0x0
148#define BV_TIMROT_TIMCTRL3_TEST_SIGNAL__PWM0 0x1
149#define BV_TIMROT_TIMCTRL3_TEST_SIGNAL__PWM1 0x2
150#define BV_TIMROT_TIMCTRL3_TEST_SIGNAL__PWM2 0x3
151#define BV_TIMROT_TIMCTRL3_TEST_SIGNAL__PWM3 0x4
152#define BV_TIMROT_TIMCTRL3_TEST_SIGNAL__PWM4 0x5
153#define BV_TIMROT_TIMCTRL3_TEST_SIGNAL__ROTARYA 0x6
154#define BV_TIMROT_TIMCTRL3_TEST_SIGNAL__ROTARYB 0x7
155#define BV_TIMROT_TIMCTRL3_TEST_SIGNAL__32KHZ_XTAL 0x8
156#define BV_TIMROT_TIMCTRL3_TEST_SIGNAL__8KHZ_XTAL 0x9
157#define BV_TIMROT_TIMCTRL3_TEST_SIGNAL__4KHZ_XTAL 0xA
158#define BV_TIMROT_TIMCTRL3_TEST_SIGNAL__1KHZ_XTAL 0xB
159#define BV_TIMROT_TIMCTRL3_TEST_SIGNAL__TICK_ALWAYS 0xC
160#define BM_TIMROT_TIMCTRL3_IRQ 0x00008000
161#define BM_TIMROT_TIMCTRL3_IRQ_EN 0x00004000
162#define BM_TIMROT_TIMCTRL3_DUTY_VALID 0x00000400
163#define BM_TIMROT_TIMCTRL3_DUTY_CYCLE 0x00000200
164#define BM_TIMROT_TIMCTRL3_POLARITY 0x00000100
165#define BM_TIMROT_TIMCTRL3_UPDATE 0x00000080
166#define BM_TIMROT_TIMCTRL3_RELOAD 0x00000040
167#define BP_TIMROT_TIMCTRL3_PRESCALE 4
168#define BM_TIMROT_TIMCTRL3_PRESCALE 0x00000030
169#define BF_TIMROT_TIMCTRL3_PRESCALE(v) \
170 (((v) << 4) & BM_TIMROT_TIMCTRL3_PRESCALE)
171#define BV_TIMROT_TIMCTRL3_PRESCALE__DIV_BY_1 0x0
172#define BV_TIMROT_TIMCTRL3_PRESCALE__DIV_BY_2 0x1
173#define BV_TIMROT_TIMCTRL3_PRESCALE__DIV_BY_4 0x2
174#define BV_TIMROT_TIMCTRL3_PRESCALE__DIV_BY_8 0x3
175#define BP_TIMROT_TIMCTRL3_SELECT 0
176#define BM_TIMROT_TIMCTRL3_SELECT 0x0000000F
177#define BF_TIMROT_TIMCTRL3_SELECT(v) \
178 (((v) << 0) & BM_TIMROT_TIMCTRL3_SELECT)
179#define BV_TIMROT_TIMCTRL3_SELECT__NEVER_TICK 0x0
180#define BV_TIMROT_TIMCTRL3_SELECT__PWM0 0x1
181#define BV_TIMROT_TIMCTRL3_SELECT__PWM1 0x2
182#define BV_TIMROT_TIMCTRL3_SELECT__PWM2 0x3
183#define BV_TIMROT_TIMCTRL3_SELECT__PWM3 0x4
184#define BV_TIMROT_TIMCTRL3_SELECT__PWM4 0x5
185#define BV_TIMROT_TIMCTRL3_SELECT__ROTARYA 0x6
186#define BV_TIMROT_TIMCTRL3_SELECT__ROTARYB 0x7
187#define BV_TIMROT_TIMCTRL3_SELECT__32KHZ_XTAL 0x8
188#define BV_TIMROT_TIMCTRL3_SELECT__8KHZ_XTAL 0x9
189#define BV_TIMROT_TIMCTRL3_SELECT__4KHZ_XTAL 0xA
190#define BV_TIMROT_TIMCTRL3_SELECT__1KHZ_XTAL 0xB
191#define BV_TIMROT_TIMCTRL3_SELECT__TICK_ALWAYS 0xC
192HW_REGISTER_0(HW_TIMROT_TIMCOUNT3, REGS_TIMROT_BASE, 0x00000090)
193#define HW_TIMROT_TIMCOUNT3_ADDR (REGS_TIMROT_BASE + 0x00000090)
194#define BP_TIMROT_TIMCOUNT3_LOW_RUNNING_COUNT 16
195#define BM_TIMROT_TIMCOUNT3_LOW_RUNNING_COUNT 0xFFFF0000
196#define BF_TIMROT_TIMCOUNT3_LOW_RUNNING_COUNT(v) \
197 (((v) << 16) & BM_TIMROT_TIMCOUNT3_LOW_RUNNING_COUNT)
198#define BP_TIMROT_TIMCOUNT3_HIGH_FIXED_COUNT 0
199#define BM_TIMROT_TIMCOUNT3_HIGH_FIXED_COUNT 0x0000FFFF
200#define BF_TIMROT_TIMCOUNT3_HIGH_FIXED_COUNT(v) \
201 (((v) << 0) & BM_TIMROT_TIMCOUNT3_HIGH_FIXED_COUNT)
202HW_REGISTER_0(HW_TIMROT_VERSION, REGS_TIMROT_BASE, 0x000000a0)
203#define HW_TIMROT_VERSION_ADDR (REGS_TIMROT_BASE + 0x000000a0)
204#define BP_TIMROT_VERSION_MAJOR 24
205#define BM_TIMROT_VERSION_MAJOR 0xFF000000
206#define BF_TIMROT_VERSION_MAJOR(v) \
207 (((v) << 24) & BM_TIMROT_VERSION_MAJOR)
208#define BP_TIMROT_VERSION_MINOR 16
209#define BM_TIMROT_VERSION_MINOR 0x00FF0000
210#define BF_TIMROT_VERSION_MINOR(v) \
211 (((v) << 16) & BM_TIMROT_VERSION_MINOR)
212#define BP_TIMROT_VERSION_STEP 0
213#define BM_TIMROT_VERSION_STEP 0x0000FFFF
214#define BF_TIMROT_VERSION_STEP(v) \
215 (((v) << 0) & BM_TIMROT_VERSION_STEP)
216#endif /* __ARCH_ARM___TIMROT_H */