diff options
| author | Paul Mundt <lethal@linux-sh.org> | 2010-10-02 06:20:51 -0400 |
|---|---|---|
| committer | Paul Mundt <lethal@linux-sh.org> | 2010-10-02 06:20:51 -0400 |
| commit | 720a6bd785f92782921a1d0f00f15d60997f4037 (patch) | |
| tree | f68c7170d305eab34ae3782295897d1bb9e7545a /arch/sh/include/cpu-sh4 | |
| parent | f9d885c3e59e50863565bddd2672656b57b15035 (diff) | |
sh: pinmux support for SH-X3 proto CPUs.
This adds in support for GPIO/pinmux on the SH-X3 proto CPUs. This will
subsequently be used by the x3proto board.
Signed-off-by: Paul Mundt <lethal@linux-sh.org>
Diffstat (limited to 'arch/sh/include/cpu-sh4')
| -rw-r--r-- | arch/sh/include/cpu-sh4/cpu/shx3.h | 64 |
1 files changed, 64 insertions, 0 deletions
diff --git a/arch/sh/include/cpu-sh4/cpu/shx3.h b/arch/sh/include/cpu-sh4/cpu/shx3.h new file mode 100644 index 000000000000..68d9080a8da9 --- /dev/null +++ b/arch/sh/include/cpu-sh4/cpu/shx3.h | |||
| @@ -0,0 +1,64 @@ | |||
| 1 | #ifndef __CPU_SHX3_H | ||
| 2 | #define __CPU_SHX3_H | ||
| 3 | |||
| 4 | enum { | ||
| 5 | /* PA */ | ||
| 6 | GPIO_PA7, GPIO_PA6, GPIO_PA5, GPIO_PA4, | ||
| 7 | GPIO_PA3, GPIO_PA2, GPIO_PA1, GPIO_PA0, | ||
| 8 | |||
| 9 | /* PB */ | ||
| 10 | GPIO_PB7, GPIO_PB6, GPIO_PB5, GPIO_PB4, | ||
| 11 | GPIO_PB3, GPIO_PB2, GPIO_PB1, GPIO_PB0, | ||
| 12 | |||
| 13 | /* PC */ | ||
| 14 | GPIO_PC7, GPIO_PC6, GPIO_PC5, GPIO_PC4, | ||
| 15 | GPIO_PC3, GPIO_PC2, GPIO_PC1, GPIO_PC0, | ||
| 16 | |||
| 17 | /* PD */ | ||
| 18 | GPIO_PD7, GPIO_PD6, GPIO_PD5, GPIO_PD4, | ||
| 19 | GPIO_PD3, GPIO_PD2, GPIO_PD1, GPIO_PD0, | ||
| 20 | |||
| 21 | /* PE */ | ||
| 22 | GPIO_PE7, GPIO_PE6, GPIO_PE5, GPIO_PE4, | ||
| 23 | GPIO_PE3, GPIO_PE2, GPIO_PE1, GPIO_PE0, | ||
| 24 | |||
| 25 | /* PF */ | ||
| 26 | GPIO_PF7, GPIO_PF6, GPIO_PF5, GPIO_PF4, | ||
| 27 | GPIO_PF3, GPIO_PF2, GPIO_PF1, GPIO_PF0, | ||
| 28 | |||
| 29 | /* PG */ | ||
| 30 | GPIO_PG7, GPIO_PG6, GPIO_PG5, GPIO_PG4, | ||
| 31 | GPIO_PG3, GPIO_PG2, GPIO_PG1, GPIO_PG0, | ||
| 32 | |||
| 33 | /* PH */ | ||
| 34 | GPIO_PH5, GPIO_PH4, | ||
| 35 | GPIO_PH3, GPIO_PH2, GPIO_PH1, GPIO_PH0, | ||
| 36 | |||
| 37 | /* SCIF */ | ||
| 38 | GPIO_FN_SCK3, GPIO_FN_TXD3, GPIO_FN_RXD3, | ||
| 39 | GPIO_FN_SCK2, GPIO_FN_TXD2, GPIO_FN_RXD2, | ||
| 40 | GPIO_FN_SCK1, GPIO_FN_TXD1, GPIO_FN_RXD1, | ||
| 41 | GPIO_FN_SCK0, GPIO_FN_TXD0, GPIO_FN_RXD0, | ||
| 42 | |||
| 43 | /* LBSC */ | ||
| 44 | GPIO_FN_D31, GPIO_FN_D30, GPIO_FN_D29, GPIO_FN_D28, | ||
| 45 | GPIO_FN_D27, GPIO_FN_D26, GPIO_FN_D25, GPIO_FN_D24, | ||
| 46 | GPIO_FN_D23, GPIO_FN_D22, GPIO_FN_D21, GPIO_FN_D20, | ||
| 47 | GPIO_FN_D19, GPIO_FN_D18, GPIO_FN_D17, GPIO_FN_D16, | ||
| 48 | GPIO_FN_WE3, GPIO_FN_WE2, GPIO_FN_CS6, GPIO_FN_CS5, | ||
| 49 | GPIO_FN_CS4, GPIO_FN_CLKOUTENB, GPIO_FN_BREQ, | ||
| 50 | GPIO_FN_IOIS16, GPIO_FN_CE2B, GPIO_FN_CE2A, GPIO_FN_BACK, | ||
| 51 | |||
| 52 | /* DMAC */ | ||
| 53 | GPIO_FN_DACK0, GPIO_FN_DREQ0, GPIO_FN_DRAK0, | ||
| 54 | GPIO_FN_DACK1, GPIO_FN_DREQ1, GPIO_FN_DRAK1, | ||
| 55 | GPIO_FN_DACK2, GPIO_FN_DREQ2, GPIO_FN_DRAK2, | ||
| 56 | GPIO_FN_DACK3, GPIO_FN_DREQ3, GPIO_FN_DRAK3, | ||
| 57 | |||
| 58 | /* INTC */ | ||
| 59 | GPIO_FN_IRQ3, GPIO_FN_IRQ2, GPIO_FN_IRQ1, GPIO_FN_IRQ0, | ||
| 60 | GPIO_FN_IRL3, GPIO_FN_IRL2, GPIO_FN_IRL1, GPIO_FN_IRL0, | ||
| 61 | GPIO_FN_IRQOUT, GPIO_FN_STATUS1, GPIO_FN_STATUS0, | ||
| 62 | }; | ||
| 63 | |||
| 64 | #endif /* __CPU_SHX3_H */ | ||
