diff options
author | Ingo Molnar <mingo@elte.hu> | 2009-09-19 05:27:32 -0400 |
---|---|---|
committer | Ingo Molnar <mingo@elte.hu> | 2009-09-19 05:28:41 -0400 |
commit | 929bf0d0156562ce631728b6fa53d68004d456d2 (patch) | |
tree | 739063990a8077b29ef97e69d73bce94573daae4 /arch/m68k/include/asm/m520xsim.h | |
parent | def0a9b2573e00ab0b486cb5382625203ab4c4a6 (diff) | |
parent | 202c4675c55ddf6b443c7e057d2dff6b42ef71aa (diff) |
Merge branch 'linus' into perfcounters/core
Merge reason: Bring in tracing changes we depend on.
Signed-off-by: Ingo Molnar <mingo@elte.hu>
Diffstat (limited to 'arch/m68k/include/asm/m520xsim.h')
-rw-r--r-- | arch/m68k/include/asm/m520xsim.h | 77 |
1 files changed, 71 insertions, 6 deletions
diff --git a/arch/m68k/include/asm/m520xsim.h b/arch/m68k/include/asm/m520xsim.h index 83bbcfd6e8f2..ed2b69b96805 100644 --- a/arch/m68k/include/asm/m520xsim.h +++ b/arch/m68k/include/asm/m520xsim.h | |||
@@ -11,9 +11,8 @@ | |||
11 | #define m520xsim_h | 11 | #define m520xsim_h |
12 | /****************************************************************************/ | 12 | /****************************************************************************/ |
13 | 13 | ||
14 | |||
15 | /* | 14 | /* |
16 | * Define the 5282 SIM register set addresses. | 15 | * Define the 520x SIM register set addresses. |
17 | */ | 16 | */ |
18 | #define MCFICM_INTC0 0x48000 /* Base for Interrupt Ctrl 0 */ | 17 | #define MCFICM_INTC0 0x48000 /* Base for Interrupt Ctrl 0 */ |
19 | #define MCFINTC_IPRH 0x00 /* Interrupt pending 32-63 */ | 18 | #define MCFINTC_IPRH 0x00 /* Interrupt pending 32-63 */ |
@@ -22,8 +21,22 @@ | |||
22 | #define MCFINTC_IMRL 0x0c /* Interrupt mask 1-31 */ | 21 | #define MCFINTC_IMRL 0x0c /* Interrupt mask 1-31 */ |
23 | #define MCFINTC_INTFRCH 0x10 /* Interrupt force 32-63 */ | 22 | #define MCFINTC_INTFRCH 0x10 /* Interrupt force 32-63 */ |
24 | #define MCFINTC_INTFRCL 0x14 /* Interrupt force 1-31 */ | 23 | #define MCFINTC_INTFRCL 0x14 /* Interrupt force 1-31 */ |
24 | #define MCFINTC_SIMR 0x1c /* Set interrupt mask 0-63 */ | ||
25 | #define MCFINTC_CIMR 0x1d /* Clear interrupt mask 0-63 */ | ||
25 | #define MCFINTC_ICR0 0x40 /* Base ICR register */ | 26 | #define MCFINTC_ICR0 0x40 /* Base ICR register */ |
26 | 27 | ||
28 | /* | ||
29 | * The common interrupt controller code just wants to know the absolute | ||
30 | * address to the SIMR and CIMR registers (not offsets into IPSBAR). | ||
31 | * The 520x family only has a single INTC unit. | ||
32 | */ | ||
33 | #define MCFINTC0_SIMR (MCF_IPSBAR + MCFICM_INTC0 + MCFINTC_SIMR) | ||
34 | #define MCFINTC0_CIMR (MCF_IPSBAR + MCFICM_INTC0 + MCFINTC_CIMR) | ||
35 | #define MCFINTC0_ICR0 (MCF_IPSBAR + MCFICM_INTC0 + MCFINTC_ICR0) | ||
36 | #define MCFINTC1_SIMR (0) | ||
37 | #define MCFINTC1_CIMR (0) | ||
38 | #define MCFINTC1_ICR0 (0) | ||
39 | |||
27 | #define MCFINT_VECBASE 64 | 40 | #define MCFINT_VECBASE 64 |
28 | #define MCFINT_UART0 26 /* Interrupt number for UART0 */ | 41 | #define MCFINT_UART0 26 /* Interrupt number for UART0 */ |
29 | #define MCFINT_UART1 27 /* Interrupt number for UART1 */ | 42 | #define MCFINT_UART1 27 /* Interrupt number for UART1 */ |
@@ -41,6 +54,62 @@ | |||
41 | #define MCFSIM_SDCS0 0x000a8110 /* SDRAM Chip Select 0 Configuration */ | 54 | #define MCFSIM_SDCS0 0x000a8110 /* SDRAM Chip Select 0 Configuration */ |
42 | #define MCFSIM_SDCS1 0x000a8114 /* SDRAM Chip Select 1 Configuration */ | 55 | #define MCFSIM_SDCS1 0x000a8114 /* SDRAM Chip Select 1 Configuration */ |
43 | 56 | ||
57 | #define MCFEPORT_EPDDR 0xFC088002 | ||
58 | #define MCFEPORT_EPDR 0xFC088004 | ||
59 | #define MCFEPORT_EPPDR 0xFC088005 | ||
60 | |||
61 | #define MCFGPIO_PODR_BUSCTL 0xFC0A4000 | ||
62 | #define MCFGPIO_PODR_BE 0xFC0A4001 | ||
63 | #define MCFGPIO_PODR_CS 0xFC0A4002 | ||
64 | #define MCFGPIO_PODR_FECI2C 0xFC0A4003 | ||
65 | #define MCFGPIO_PODR_QSPI 0xFC0A4004 | ||
66 | #define MCFGPIO_PODR_TIMER 0xFC0A4005 | ||
67 | #define MCFGPIO_PODR_UART 0xFC0A4006 | ||
68 | #define MCFGPIO_PODR_FECH 0xFC0A4007 | ||
69 | #define MCFGPIO_PODR_FECL 0xFC0A4008 | ||
70 | |||
71 | #define MCFGPIO_PDDR_BUSCTL 0xFC0A400C | ||
72 | #define MCFGPIO_PDDR_BE 0xFC0A400D | ||
73 | #define MCFGPIO_PDDR_CS 0xFC0A400E | ||
74 | #define MCFGPIO_PDDR_FECI2C 0xFC0A400F | ||
75 | #define MCFGPIO_PDDR_QSPI 0xFC0A4010 | ||
76 | #define MCFGPIO_PDDR_TIMER 0xFC0A4011 | ||
77 | #define MCFGPIO_PDDR_UART 0xFC0A4012 | ||
78 | #define MCFGPIO_PDDR_FECH 0xFC0A4013 | ||
79 | #define MCFGPIO_PDDR_FECL 0xFC0A4014 | ||
80 | |||
81 | #define MCFGPIO_PPDSDR_BUSCTL 0xFC0A401A | ||
82 | #define MCFGPIO_PPDSDR_BE 0xFC0A401B | ||
83 | #define MCFGPIO_PPDSDR_CS 0xFC0A401C | ||
84 | #define MCFGPIO_PPDSDR_FECI2C 0xFC0A401D | ||
85 | #define MCFGPIO_PPDSDR_QSPI 0xFC0A401E | ||
86 | #define MCFGPIO_PPDSDR_TIMER 0xFC0A401F | ||
87 | #define MCFGPIO_PPDSDR_UART 0xFC0A4021 | ||
88 | #define MCFGPIO_PPDSDR_FECH 0xFC0A4021 | ||
89 | #define MCFGPIO_PPDSDR_FECL 0xFC0A4022 | ||
90 | |||
91 | #define MCFGPIO_PCLRR_BUSCTL 0xFC0A4024 | ||
92 | #define MCFGPIO_PCLRR_BE 0xFC0A4025 | ||
93 | #define MCFGPIO_PCLRR_CS 0xFC0A4026 | ||
94 | #define MCFGPIO_PCLRR_FECI2C 0xFC0A4027 | ||
95 | #define MCFGPIO_PCLRR_QSPI 0xFC0A4028 | ||
96 | #define MCFGPIO_PCLRR_TIMER 0xFC0A4029 | ||
97 | #define MCFGPIO_PCLRR_UART 0xFC0A402A | ||
98 | #define MCFGPIO_PCLRR_FECH 0xFC0A402B | ||
99 | #define MCFGPIO_PCLRR_FECL 0xFC0A402C | ||
100 | /* | ||
101 | * Generic GPIO support | ||
102 | */ | ||
103 | #define MCFGPIO_PODR MCFGPIO_PODR_BUSCTL | ||
104 | #define MCFGPIO_PDDR MCFGPIO_PDDR_BUSCTL | ||
105 | #define MCFGPIO_PPDR MCFGPIO_PPDSDR_BUSCTL | ||
106 | #define MCFGPIO_SETR MCFGPIO_PPDSDR_BUSCTL | ||
107 | #define MCFGPIO_CLRR MCFGPIO_PCLRR_BUSCTL | ||
108 | |||
109 | #define MCFGPIO_PIN_MAX 80 | ||
110 | #define MCFGPIO_IRQ_MAX 8 | ||
111 | #define MCFGPIO_IRQ_VECBASE MCFINT_VECBASE | ||
112 | /****************************************************************************/ | ||
44 | 113 | ||
45 | #define MCF_GPIO_PAR_UART (0xA4036) | 114 | #define MCF_GPIO_PAR_UART (0xA4036) |
46 | #define MCF_GPIO_PAR_FECI2C (0xA4033) | 115 | #define MCF_GPIO_PAR_FECI2C (0xA4033) |
@@ -55,10 +124,6 @@ | |||
55 | #define MCF_GPIO_PAR_FECI2C_PAR_SDA_URXD2 (0x02) | 124 | #define MCF_GPIO_PAR_FECI2C_PAR_SDA_URXD2 (0x02) |
56 | #define MCF_GPIO_PAR_FECI2C_PAR_SCL_UTXD2 (0x04) | 125 | #define MCF_GPIO_PAR_FECI2C_PAR_SCL_UTXD2 (0x04) |
57 | 126 | ||
58 | #define ICR_INTRCONF 0x05 | ||
59 | #define MCFPIT_IMR MCFINTC_IMRL | ||
60 | #define MCFPIT_IMR_IBIT (1 << MCFINT_PIT1) | ||
61 | |||
62 | /* | 127 | /* |
63 | * Reset Controll Unit. | 128 | * Reset Controll Unit. |
64 | */ | 129 | */ |