aboutsummaryrefslogtreecommitdiffstats
path: root/arch/arm/plat-omap
diff options
context:
space:
mode:
authorJon Hunter <jon-hunter@ti.com>2012-09-27 13:47:43 -0400
committerJon Hunter <jon-hunter@ti.com>2012-11-12 17:23:49 -0500
commitbfd6d021120d5994c4cc94d87ec03642be1540e7 (patch)
treeffe140b3452edbe151bd90cdf4a296d476b78cbf /arch/arm/plat-omap
parent971d0254480572bc6dc5574c28ef8fe014660a31 (diff)
ARM: OMAP3+: Implement timer workaround for errata i103 and i767
Errata Titles: i103: Delay needed to read some GP timer, WD timer and sync timer registers after wakeup (OMAP3/4) i767: Delay needed to read some GP timer registers after wakeup (OMAP5) Description (i103/i767): If a General Purpose Timer (GPTimer) is in posted mode (TSICR [2].POSTED=1), due to internal resynchronizations, values read in TCRR, TCAR1 and TCAR2 registers right after the timer interface clock (L4) goes from stopped to active may not return the expected values. The most common event leading to this situation occurs upon wake up from idle. GPTimer non-posted synchronization mode is not impacted by this limitation. Workarounds: 1). Disable posted mode 2). Use static dependency between timer clock domain and MPUSS clock domain 3). Use no-idle mode when the timer is active Workarounds #2 and #3 are not pratical from a power standpoint and so workaround #1 has been implemented. Disabling posted mode adds some CPU overhead for configuring and reading the timers as the CPU has to wait for accesses to be re-synchronised within the timer. However, disabling posted mode guarantees correct operation. Please note that it is safe to use posted mode for timers if the counter (TCRR) and capture (TCARx) registers will never be read. An example of this is the clock-event system timer. This is used by the kernel to schedule events however, the timers counter is never read and capture registers are not used. Given that the kernel configures this timer often yet never reads the counter register it is safe to enable posted mode in this case. Hence, for the timer used for kernel clock-events, posted mode is enabled by overriding the errata for devices that are impacted by this defect. For drivers using the timers that do not read the counter or capture registers and wish to use posted mode, can override the errata and enable posted mode by making the following function calls. __omap_dm_timer_override_errata(timer, OMAP_TIMER_ERRATA_I103_I767); __omap_dm_timer_enable_posted(timer); Both dmtimers and watchdogs are impacted by this defect this patch only implements the workaround for the dmtimer. Currently the watchdog driver does not read the counter register and so no workaround is necessary. Posted mode will be disabled for all OMAP2+ devices (including AM33xx) using a GP timer as a clock-source timer to guarantee correct operation. This is not necessary for OMAP24xx devices but the default clock-source timer for OMAP24xx devices is the 32k-sync timer and not the GP timer and so should not have any impact. This should be re-visited for future devices if this errata is fixed. Confirmed with Vaibhav Hiremath that this bug also impacts AM33xx devices. Signed-off-by: Jon Hunter <jon-hunter@ti.com> Acked-by: Santosh Shilimkar <santosh.shilimkar@ti.com>
Diffstat (limited to 'arch/arm/plat-omap')
-rw-r--r--arch/arm/plat-omap/dmtimer.c3
-rw-r--r--arch/arm/plat-omap/include/plat/dmtimer.h52
2 files changed, 52 insertions, 3 deletions
diff --git a/arch/arm/plat-omap/dmtimer.c b/arch/arm/plat-omap/dmtimer.c
index 9dca23e4d6b0..381a612e6a1d 100644
--- a/arch/arm/plat-omap/dmtimer.c
+++ b/arch/arm/plat-omap/dmtimer.c
@@ -128,8 +128,8 @@ static void omap_dm_timer_reset(struct omap_dm_timer *timer)
128 } 128 }
129 129
130 __omap_dm_timer_reset(timer, 0, 0); 130 __omap_dm_timer_reset(timer, 0, 0);
131 __omap_dm_timer_enable_posted(timer);
131 omap_dm_timer_disable(timer); 132 omap_dm_timer_disable(timer);
132 timer->posted = 1;
133} 133}
134 134
135int omap_dm_timer_prepare(struct omap_dm_timer *timer) 135int omap_dm_timer_prepare(struct omap_dm_timer *timer)
@@ -797,6 +797,7 @@ static int __devinit omap_dm_timer_probe(struct platform_device *pdev)
797 timer->capability |= OMAP_TIMER_SECURE; 797 timer->capability |= OMAP_TIMER_SECURE;
798 } else { 798 } else {
799 timer->id = pdev->id; 799 timer->id = pdev->id;
800 timer->errata = pdata->timer_errata;
800 timer->capability = pdata->timer_capability; 801 timer->capability = pdata->timer_capability;
801 timer->reserved = omap_dm_timer_reserved_systimer(timer->id); 802 timer->reserved = omap_dm_timer_reserved_systimer(timer->id);
802 timer->get_context_loss_count = pdata->get_context_loss_count; 803 timer->get_context_loss_count = pdata->get_context_loss_count;
diff --git a/arch/arm/plat-omap/include/plat/dmtimer.h b/arch/arm/plat-omap/include/plat/dmtimer.h
index 1bee0ac88760..ac16f1e9d0e0 100644
--- a/arch/arm/plat-omap/include/plat/dmtimer.h
+++ b/arch/arm/plat-omap/include/plat/dmtimer.h
@@ -66,6 +66,16 @@
66#define OMAP_TIMER_NEEDS_RESET 0x10000000 66#define OMAP_TIMER_NEEDS_RESET 0x10000000
67#define OMAP_TIMER_HAS_DSP_IRQ 0x08000000 67#define OMAP_TIMER_HAS_DSP_IRQ 0x08000000
68 68
69/*
70 * timer errata flags
71 *
72 * Errata i103/i767 impacts all OMAP3/4/5 devices including AM33xx. This
73 * errata prevents us from using posted mode on these devices, unless the
74 * timer counter register is never read. For more details please refer to
75 * the OMAP3/4/5 errata documents.
76 */
77#define OMAP_TIMER_ERRATA_I103_I767 0x80000000
78
69struct omap_timer_capability_dev_attr { 79struct omap_timer_capability_dev_attr {
70 u32 timer_capability; 80 u32 timer_capability;
71}; 81};
@@ -97,6 +107,7 @@ struct timer_regs {
97struct dmtimer_platform_data { 107struct dmtimer_platform_data {
98 /* set_timer_src - Only used for OMAP1 devices */ 108 /* set_timer_src - Only used for OMAP1 devices */
99 int (*set_timer_src)(struct platform_device *pdev, int source); 109 int (*set_timer_src)(struct platform_device *pdev, int source);
110 u32 timer_errata;
100 u32 timer_capability; 111 u32 timer_capability;
101 int (*get_context_loss_count)(struct device *); 112 int (*get_context_loss_count)(struct device *);
102}; 113};
@@ -273,6 +284,7 @@ struct omap_dm_timer {
273 int ctx_loss_count; 284 int ctx_loss_count;
274 int revision; 285 int revision;
275 u32 capability; 286 u32 capability;
287 u32 errata;
276 struct platform_device *pdev; 288 struct platform_device *pdev;
277 struct list_head node; 289 struct list_head node;
278}; 290};
@@ -344,10 +356,46 @@ static inline void __omap_dm_timer_reset(struct omap_dm_timer *timer,
344 l |= 1 << 2; 356 l |= 1 << 2;
345 357
346 __raw_writel(l, timer->io_base + OMAP_TIMER_OCP_CFG_OFFSET); 358 __raw_writel(l, timer->io_base + OMAP_TIMER_OCP_CFG_OFFSET);
359}
360
361/*
362 * __omap_dm_timer_enable_posted - enables write posted mode
363 * @timer: pointer to timer instance handle
364 *
365 * Enables the write posted mode for the timer. When posted mode is enabled
366 * writes to certain timer registers are immediately acknowledged by the
367 * internal bus and hence prevents stalling the CPU waiting for the write to
368 * complete. Enabling this feature can improve performance for writing to the
369 * timer registers.
370 */
371static inline void __omap_dm_timer_enable_posted(struct omap_dm_timer *timer)
372{
373 if (timer->posted)
374 return;
375
376 if (timer->errata & OMAP_TIMER_ERRATA_I103_I767)
377 return;
347 378
348 /* Match hardware reset default of posted mode */
349 __omap_dm_timer_write(timer, OMAP_TIMER_IF_CTRL_REG, 379 __omap_dm_timer_write(timer, OMAP_TIMER_IF_CTRL_REG,
350 OMAP_TIMER_CTRL_POSTED, 0); 380 OMAP_TIMER_CTRL_POSTED, 0);
381 timer->context.tsicr = OMAP_TIMER_CTRL_POSTED;
382 timer->posted = OMAP_TIMER_POSTED;
383}
384
385/**
386 * __omap_dm_timer_override_errata - override errata flags for a timer
387 * @timer: pointer to timer handle
388 * @errata: errata flags to be ignored
389 *
390 * For a given timer, override a timer errata by clearing the flags
391 * specified by the errata argument. A specific erratum should only be
392 * overridden for a timer if the timer is used in such a way the erratum
393 * has no impact.
394 */
395static inline void __omap_dm_timer_override_errata(struct omap_dm_timer *timer,
396 u32 errata)
397{
398 timer->errata &= ~errata;
351} 399}
352 400
353static inline int __omap_dm_timer_set_source(struct clk *timer_fck, 401static inline int __omap_dm_timer_set_source(struct clk *timer_fck,