diff options
author | Lennert Buytenhek <buytenh@marvell.com> | 2008-06-22 16:45:02 -0400 |
---|---|---|
committer | Lennert Buytenhek <buytenh@marvell.com> | 2008-06-22 16:45:02 -0400 |
commit | 777f9bebad3476b7dbf5cd8abbd3414139ca0e48 (patch) | |
tree | f58bb3a02ae8f30463d33a131d17707cf3308843 /arch/arm/mach-loki | |
parent | 1219715de70956557b9dedf3ee021a73d4f4ec52 (diff) |
[ARM] add Marvell Loki (88RC8480) SoC support
The Marvell Loki (88RC8480) is an ARM SoC based on a Feroceon CPU
core running at between 400 MHz and 1.0 GHz, and features a 64 bit
DDR controller, 512K of internal SRAM, two x4 PCI-Express ports,
two Gigabit Ethernet ports, two 4x SAS/SATA controllers, two UARTs,
two TWSI controllers, and IDMA/XOR engines.
This patch adds support for the Marvell LB88RC8480 Development
Board, enabling the use of the PCIe interfaces, the ethernet
interfaces, the TWSI interfaces and the UARTs.
Signed-off-by: Lennert Buytenhek <buytenh@marvell.com>
Diffstat (limited to 'arch/arm/mach-loki')
-rw-r--r-- | arch/arm/mach-loki/Kconfig | 13 | ||||
-rw-r--r-- | arch/arm/mach-loki/Makefile | 3 | ||||
-rw-r--r-- | arch/arm/mach-loki/Makefile.boot | 3 | ||||
-rw-r--r-- | arch/arm/mach-loki/addr-map.c | 121 | ||||
-rw-r--r-- | arch/arm/mach-loki/common.c | 305 | ||||
-rw-r--r-- | arch/arm/mach-loki/common.h | 36 | ||||
-rw-r--r-- | arch/arm/mach-loki/irq.c | 21 | ||||
-rw-r--r-- | arch/arm/mach-loki/lb88rc8480-setup.c | 100 |
8 files changed, 602 insertions, 0 deletions
diff --git a/arch/arm/mach-loki/Kconfig b/arch/arm/mach-loki/Kconfig new file mode 100644 index 000000000000..0045bdd761ca --- /dev/null +++ b/arch/arm/mach-loki/Kconfig | |||
@@ -0,0 +1,13 @@ | |||
1 | if ARCH_LOKI | ||
2 | |||
3 | menu "Marvell Loki (88RC8480) Implementations" | ||
4 | |||
5 | config MACH_LB88RC8480 | ||
6 | bool "Marvell LB88RC8480 Development Board" | ||
7 | help | ||
8 | Say 'Y' here if you want your kernel to support the | ||
9 | Marvell LB88RC8480 Development Board. | ||
10 | |||
11 | endmenu | ||
12 | |||
13 | endif | ||
diff --git a/arch/arm/mach-loki/Makefile b/arch/arm/mach-loki/Makefile new file mode 100644 index 000000000000..d43233ee590f --- /dev/null +++ b/arch/arm/mach-loki/Makefile | |||
@@ -0,0 +1,3 @@ | |||
1 | obj-y += common.o addr-map.o irq.o | ||
2 | |||
3 | obj-$(CONFIG_MACH_LB88RC8480) += lb88rc8480-setup.o | ||
diff --git a/arch/arm/mach-loki/Makefile.boot b/arch/arm/mach-loki/Makefile.boot new file mode 100644 index 000000000000..67039c3e0c48 --- /dev/null +++ b/arch/arm/mach-loki/Makefile.boot | |||
@@ -0,0 +1,3 @@ | |||
1 | zreladdr-y := 0x00008000 | ||
2 | params_phys-y := 0x00000100 | ||
3 | initrd_phys-y := 0x00800000 | ||
diff --git a/arch/arm/mach-loki/addr-map.c b/arch/arm/mach-loki/addr-map.c new file mode 100644 index 000000000000..ba25e56ade58 --- /dev/null +++ b/arch/arm/mach-loki/addr-map.c | |||
@@ -0,0 +1,121 @@ | |||
1 | /* | ||
2 | * arch/arm/mach-loki/addr-map.c | ||
3 | * | ||
4 | * Address map functions for Marvell Loki (88RC8480) SoCs | ||
5 | * | ||
6 | * This file is licensed under the terms of the GNU General Public | ||
7 | * License version 2. This program is licensed "as is" without any | ||
8 | * warranty of any kind, whether express or implied. | ||
9 | */ | ||
10 | |||
11 | #include <linux/kernel.h> | ||
12 | #include <linux/init.h> | ||
13 | #include <linux/mbus.h> | ||
14 | #include <asm/hardware.h> | ||
15 | #include <asm/io.h> | ||
16 | #include "common.h" | ||
17 | |||
18 | /* | ||
19 | * Generic Address Decode Windows bit settings | ||
20 | */ | ||
21 | #define TARGET_DDR 0 | ||
22 | #define TARGET_DEV_BUS 1 | ||
23 | #define TARGET_PCIE0 3 | ||
24 | #define TARGET_PCIE1 4 | ||
25 | #define ATTR_DEV_BOOT 0x0f | ||
26 | #define ATTR_DEV_CS2 0x1b | ||
27 | #define ATTR_DEV_CS1 0x1d | ||
28 | #define ATTR_DEV_CS0 0x1e | ||
29 | #define ATTR_PCIE_IO 0x51 | ||
30 | #define ATTR_PCIE_MEM 0x59 | ||
31 | |||
32 | /* | ||
33 | * Helpers to get DDR bank info | ||
34 | */ | ||
35 | #define DDR_SIZE_CS(n) DDR_REG(0x1500 + ((n) << 3)) | ||
36 | #define DDR_BASE_CS(n) DDR_REG(0x1504 + ((n) << 3)) | ||
37 | |||
38 | /* | ||
39 | * CPU Address Decode Windows registers | ||
40 | */ | ||
41 | #define CPU_WIN_CTRL(n) BRIDGE_REG(0x000 | ((n) << 4)) | ||
42 | #define CPU_WIN_BASE(n) BRIDGE_REG(0x004 | ((n) << 4)) | ||
43 | #define CPU_WIN_REMAP_LO(n) BRIDGE_REG(0x008 | ((n) << 4)) | ||
44 | #define CPU_WIN_REMAP_HI(n) BRIDGE_REG(0x00c | ((n) << 4)) | ||
45 | |||
46 | |||
47 | struct mbus_dram_target_info loki_mbus_dram_info; | ||
48 | |||
49 | static void __init setup_cpu_win(int win, u32 base, u32 size, | ||
50 | u8 target, u8 attr, int remap) | ||
51 | { | ||
52 | u32 ctrl; | ||
53 | |||
54 | base &= 0xffff0000; | ||
55 | ctrl = ((size - 1) & 0xffff0000) | (attr << 8) | (1 << 5) | target; | ||
56 | |||
57 | writel(base, CPU_WIN_BASE(win)); | ||
58 | writel(ctrl, CPU_WIN_CTRL(win)); | ||
59 | if (win < 2) { | ||
60 | if (remap < 0) | ||
61 | remap = base; | ||
62 | |||
63 | writel(remap & 0xffff0000, CPU_WIN_REMAP_LO(win)); | ||
64 | writel(0, CPU_WIN_REMAP_HI(win)); | ||
65 | } | ||
66 | } | ||
67 | |||
68 | void __init loki_setup_cpu_mbus(void) | ||
69 | { | ||
70 | int i; | ||
71 | int cs; | ||
72 | |||
73 | /* | ||
74 | * First, disable and clear windows. | ||
75 | */ | ||
76 | for (i = 0; i < 8; i++) { | ||
77 | writel(0, CPU_WIN_BASE(i)); | ||
78 | writel(0, CPU_WIN_CTRL(i)); | ||
79 | if (i < 2) { | ||
80 | writel(0, CPU_WIN_REMAP_LO(i)); | ||
81 | writel(0, CPU_WIN_REMAP_HI(i)); | ||
82 | } | ||
83 | } | ||
84 | |||
85 | /* | ||
86 | * Setup windows for PCIe IO+MEM space. | ||
87 | */ | ||
88 | setup_cpu_win(2, LOKI_PCIE0_MEM_PHYS_BASE, LOKI_PCIE0_MEM_SIZE, | ||
89 | TARGET_PCIE0, ATTR_PCIE_MEM, -1); | ||
90 | setup_cpu_win(3, LOKI_PCIE1_MEM_PHYS_BASE, LOKI_PCIE1_MEM_SIZE, | ||
91 | TARGET_PCIE1, ATTR_PCIE_MEM, -1); | ||
92 | |||
93 | /* | ||
94 | * Setup MBUS dram target info. | ||
95 | */ | ||
96 | loki_mbus_dram_info.mbus_dram_target_id = TARGET_DDR; | ||
97 | |||
98 | for (i = 0, cs = 0; i < 4; i++) { | ||
99 | u32 base = readl(DDR_BASE_CS(i)); | ||
100 | u32 size = readl(DDR_SIZE_CS(i)); | ||
101 | |||
102 | /* | ||
103 | * Chip select enabled? | ||
104 | */ | ||
105 | if (size & 1) { | ||
106 | struct mbus_dram_window *w; | ||
107 | |||
108 | w = &loki_mbus_dram_info.cs[cs++]; | ||
109 | w->cs_index = i; | ||
110 | w->mbus_attr = 0xf & ~(1 << i); | ||
111 | w->base = base & 0xffff0000; | ||
112 | w->size = (size | 0x0000ffff) + 1; | ||
113 | } | ||
114 | } | ||
115 | loki_mbus_dram_info.num_cs = cs; | ||
116 | } | ||
117 | |||
118 | void __init loki_setup_dev_boot_win(u32 base, u32 size) | ||
119 | { | ||
120 | setup_cpu_win(4, base, size, TARGET_DEV_BUS, ATTR_DEV_BOOT, -1); | ||
121 | } | ||
diff --git a/arch/arm/mach-loki/common.c b/arch/arm/mach-loki/common.c new file mode 100644 index 000000000000..410f50399dd3 --- /dev/null +++ b/arch/arm/mach-loki/common.c | |||
@@ -0,0 +1,305 @@ | |||
1 | /* | ||
2 | * arch/arm/mach-loki/common.c | ||
3 | * | ||
4 | * Core functions for Marvell Loki (88RC8480) SoCs | ||
5 | * | ||
6 | * This file is licensed under the terms of the GNU General Public | ||
7 | * License version 2. This program is licensed "as is" without any | ||
8 | * warranty of any kind, whether express or implied. | ||
9 | */ | ||
10 | |||
11 | #include <linux/kernel.h> | ||
12 | #include <linux/init.h> | ||
13 | #include <linux/platform_device.h> | ||
14 | #include <linux/serial_8250.h> | ||
15 | #include <linux/mbus.h> | ||
16 | #include <linux/mv643xx_eth.h> | ||
17 | #include <asm/page.h> | ||
18 | #include <asm/timex.h> | ||
19 | #include <asm/mach/map.h> | ||
20 | #include <asm/mach/time.h> | ||
21 | #include <asm/arch/loki.h> | ||
22 | #include <asm/plat-orion/orion_nand.h> | ||
23 | #include <asm/plat-orion/time.h> | ||
24 | #include "common.h" | ||
25 | |||
26 | /***************************************************************************** | ||
27 | * I/O Address Mapping | ||
28 | ****************************************************************************/ | ||
29 | static struct map_desc loki_io_desc[] __initdata = { | ||
30 | { | ||
31 | .virtual = LOKI_REGS_VIRT_BASE, | ||
32 | .pfn = __phys_to_pfn(LOKI_REGS_PHYS_BASE), | ||
33 | .length = LOKI_REGS_SIZE, | ||
34 | .type = MT_DEVICE, | ||
35 | }, | ||
36 | }; | ||
37 | |||
38 | void __init loki_map_io(void) | ||
39 | { | ||
40 | iotable_init(loki_io_desc, ARRAY_SIZE(loki_io_desc)); | ||
41 | } | ||
42 | |||
43 | |||
44 | /***************************************************************************** | ||
45 | * GE0 | ||
46 | ****************************************************************************/ | ||
47 | struct mv643xx_eth_shared_platform_data loki_ge0_shared_data = { | ||
48 | .t_clk = LOKI_TCLK, | ||
49 | .dram = &loki_mbus_dram_info, | ||
50 | }; | ||
51 | |||
52 | static struct resource loki_ge0_shared_resources[] = { | ||
53 | { | ||
54 | .name = "ge0 base", | ||
55 | .start = GE0_PHYS_BASE + 0x2000, | ||
56 | .end = GE0_PHYS_BASE + 0x3fff, | ||
57 | .flags = IORESOURCE_MEM, | ||
58 | }, | ||
59 | }; | ||
60 | |||
61 | static struct platform_device loki_ge0_shared = { | ||
62 | .name = MV643XX_ETH_SHARED_NAME, | ||
63 | .id = 0, | ||
64 | .dev = { | ||
65 | .platform_data = &loki_ge0_shared_data, | ||
66 | }, | ||
67 | .num_resources = 1, | ||
68 | .resource = loki_ge0_shared_resources, | ||
69 | }; | ||
70 | |||
71 | static struct resource loki_ge0_resources[] = { | ||
72 | { | ||
73 | .name = "ge0 irq", | ||
74 | .start = IRQ_LOKI_GBE_A_INT, | ||
75 | .end = IRQ_LOKI_GBE_A_INT, | ||
76 | .flags = IORESOURCE_IRQ, | ||
77 | }, | ||
78 | }; | ||
79 | |||
80 | static struct platform_device loki_ge0 = { | ||
81 | .name = MV643XX_ETH_NAME, | ||
82 | .id = 0, | ||
83 | .num_resources = 1, | ||
84 | .resource = loki_ge0_resources, | ||
85 | }; | ||
86 | |||
87 | void __init loki_ge0_init(struct mv643xx_eth_platform_data *eth_data) | ||
88 | { | ||
89 | eth_data->shared = &loki_ge0_shared; | ||
90 | loki_ge0.dev.platform_data = eth_data; | ||
91 | |||
92 | writel(0x00079220, GE0_VIRT_BASE + 0x20b0); | ||
93 | platform_device_register(&loki_ge0_shared); | ||
94 | platform_device_register(&loki_ge0); | ||
95 | } | ||
96 | |||
97 | |||
98 | /***************************************************************************** | ||
99 | * GE1 | ||
100 | ****************************************************************************/ | ||
101 | struct mv643xx_eth_shared_platform_data loki_ge1_shared_data = { | ||
102 | .t_clk = LOKI_TCLK, | ||
103 | .dram = &loki_mbus_dram_info, | ||
104 | }; | ||
105 | |||
106 | static struct resource loki_ge1_shared_resources[] = { | ||
107 | { | ||
108 | .name = "ge1 base", | ||
109 | .start = GE1_PHYS_BASE + 0x2000, | ||
110 | .end = GE1_PHYS_BASE + 0x3fff, | ||
111 | .flags = IORESOURCE_MEM, | ||
112 | }, | ||
113 | }; | ||
114 | |||
115 | static struct platform_device loki_ge1_shared = { | ||
116 | .name = MV643XX_ETH_SHARED_NAME, | ||
117 | .id = 1, | ||
118 | .dev = { | ||
119 | .platform_data = &loki_ge1_shared_data, | ||
120 | }, | ||
121 | .num_resources = 1, | ||
122 | .resource = loki_ge1_shared_resources, | ||
123 | }; | ||
124 | |||
125 | static struct resource loki_ge1_resources[] = { | ||
126 | { | ||
127 | .name = "ge1 irq", | ||
128 | .start = IRQ_LOKI_GBE_B_INT, | ||
129 | .end = IRQ_LOKI_GBE_B_INT, | ||
130 | .flags = IORESOURCE_IRQ, | ||
131 | }, | ||
132 | }; | ||
133 | |||
134 | static struct platform_device loki_ge1 = { | ||
135 | .name = MV643XX_ETH_NAME, | ||
136 | .id = 1, | ||
137 | .num_resources = 1, | ||
138 | .resource = loki_ge1_resources, | ||
139 | }; | ||
140 | |||
141 | void __init loki_ge1_init(struct mv643xx_eth_platform_data *eth_data) | ||
142 | { | ||
143 | eth_data->shared = &loki_ge1_shared; | ||
144 | loki_ge1.dev.platform_data = eth_data; | ||
145 | |||
146 | writel(0x00079220, GE1_VIRT_BASE + 0x20b0); | ||
147 | platform_device_register(&loki_ge1_shared); | ||
148 | platform_device_register(&loki_ge1); | ||
149 | } | ||
150 | |||
151 | |||
152 | /***************************************************************************** | ||
153 | * SAS/SATA | ||
154 | ****************************************************************************/ | ||
155 | static struct resource loki_sas_resources[] = { | ||
156 | { | ||
157 | .name = "mvsas0 mem", | ||
158 | .start = SAS0_PHYS_BASE, | ||
159 | .end = SAS0_PHYS_BASE + 0x01ff, | ||
160 | .flags = IORESOURCE_MEM, | ||
161 | }, { | ||
162 | .name = "mvsas0 irq", | ||
163 | .start = IRQ_LOKI_SAS_A, | ||
164 | .end = IRQ_LOKI_SAS_A, | ||
165 | .flags = IORESOURCE_IRQ, | ||
166 | }, { | ||
167 | .name = "mvsas1 mem", | ||
168 | .start = SAS1_PHYS_BASE, | ||
169 | .end = SAS1_PHYS_BASE + 0x01ff, | ||
170 | .flags = IORESOURCE_MEM, | ||
171 | }, { | ||
172 | .name = "mvsas1 irq", | ||
173 | .start = IRQ_LOKI_SAS_B, | ||
174 | .end = IRQ_LOKI_SAS_B, | ||
175 | .flags = IORESOURCE_IRQ, | ||
176 | }, | ||
177 | }; | ||
178 | |||
179 | static struct platform_device loki_sas = { | ||
180 | .name = "mvsas", | ||
181 | .id = 0, | ||
182 | .dev = { | ||
183 | .coherent_dma_mask = 0xffffffff, | ||
184 | }, | ||
185 | .num_resources = ARRAY_SIZE(loki_sas_resources), | ||
186 | .resource = loki_sas_resources, | ||
187 | }; | ||
188 | |||
189 | void __init loki_sas_init(void) | ||
190 | { | ||
191 | writel(0x8300f707, DDR_REG(0x1424)); | ||
192 | platform_device_register(&loki_sas); | ||
193 | } | ||
194 | |||
195 | |||
196 | /***************************************************************************** | ||
197 | * UART0 | ||
198 | ****************************************************************************/ | ||
199 | static struct plat_serial8250_port loki_uart0_data[] = { | ||
200 | { | ||
201 | .mapbase = UART0_PHYS_BASE, | ||
202 | .membase = (char *)UART0_VIRT_BASE, | ||
203 | .irq = IRQ_LOKI_UART0, | ||
204 | .flags = UPF_SKIP_TEST | UPF_BOOT_AUTOCONF, | ||
205 | .iotype = UPIO_MEM, | ||
206 | .regshift = 2, | ||
207 | .uartclk = LOKI_TCLK, | ||
208 | }, { | ||
209 | }, | ||
210 | }; | ||
211 | |||
212 | static struct resource loki_uart0_resources[] = { | ||
213 | { | ||
214 | .start = UART0_PHYS_BASE, | ||
215 | .end = UART0_PHYS_BASE + 0xff, | ||
216 | .flags = IORESOURCE_MEM, | ||
217 | }, { | ||
218 | .start = IRQ_LOKI_UART0, | ||
219 | .end = IRQ_LOKI_UART0, | ||
220 | .flags = IORESOURCE_IRQ, | ||
221 | }, | ||
222 | }; | ||
223 | |||
224 | static struct platform_device loki_uart0 = { | ||
225 | .name = "serial8250", | ||
226 | .id = 0, | ||
227 | .dev = { | ||
228 | .platform_data = loki_uart0_data, | ||
229 | }, | ||
230 | .resource = loki_uart0_resources, | ||
231 | .num_resources = ARRAY_SIZE(loki_uart0_resources), | ||
232 | }; | ||
233 | |||
234 | void __init loki_uart0_init(void) | ||
235 | { | ||
236 | platform_device_register(&loki_uart0); | ||
237 | } | ||
238 | |||
239 | |||
240 | /***************************************************************************** | ||
241 | * UART1 | ||
242 | ****************************************************************************/ | ||
243 | static struct plat_serial8250_port loki_uart1_data[] = { | ||
244 | { | ||
245 | .mapbase = UART1_PHYS_BASE, | ||
246 | .membase = (char *)UART1_VIRT_BASE, | ||
247 | .irq = IRQ_LOKI_UART1, | ||
248 | .flags = UPF_SKIP_TEST | UPF_BOOT_AUTOCONF, | ||
249 | .iotype = UPIO_MEM, | ||
250 | .regshift = 2, | ||
251 | .uartclk = LOKI_TCLK, | ||
252 | }, { | ||
253 | }, | ||
254 | }; | ||
255 | |||
256 | static struct resource loki_uart1_resources[] = { | ||
257 | { | ||
258 | .start = UART1_PHYS_BASE, | ||
259 | .end = UART1_PHYS_BASE + 0xff, | ||
260 | .flags = IORESOURCE_MEM, | ||
261 | }, { | ||
262 | .start = IRQ_LOKI_UART1, | ||
263 | .end = IRQ_LOKI_UART1, | ||
264 | .flags = IORESOURCE_IRQ, | ||
265 | }, | ||
266 | }; | ||
267 | |||
268 | static struct platform_device loki_uart1 = { | ||
269 | .name = "serial8250", | ||
270 | .id = 1, | ||
271 | .dev = { | ||
272 | .platform_data = loki_uart1_data, | ||
273 | }, | ||
274 | .resource = loki_uart1_resources, | ||
275 | .num_resources = ARRAY_SIZE(loki_uart1_resources), | ||
276 | }; | ||
277 | |||
278 | void __init loki_uart1_init(void) | ||
279 | { | ||
280 | platform_device_register(&loki_uart1); | ||
281 | } | ||
282 | |||
283 | |||
284 | /***************************************************************************** | ||
285 | * Time handling | ||
286 | ****************************************************************************/ | ||
287 | static void loki_timer_init(void) | ||
288 | { | ||
289 | orion_time_init(IRQ_LOKI_BRIDGE, LOKI_TCLK); | ||
290 | } | ||
291 | |||
292 | struct sys_timer loki_timer = { | ||
293 | .init = loki_timer_init, | ||
294 | }; | ||
295 | |||
296 | |||
297 | /***************************************************************************** | ||
298 | * General | ||
299 | ****************************************************************************/ | ||
300 | void __init loki_init(void) | ||
301 | { | ||
302 | printk(KERN_INFO "Loki ID: 88RC8480. TCLK=%d.\n", LOKI_TCLK); | ||
303 | |||
304 | loki_setup_cpu_mbus(); | ||
305 | } | ||
diff --git a/arch/arm/mach-loki/common.h b/arch/arm/mach-loki/common.h new file mode 100644 index 000000000000..26054fd0f05e --- /dev/null +++ b/arch/arm/mach-loki/common.h | |||
@@ -0,0 +1,36 @@ | |||
1 | /* | ||
2 | * arch/arm/mach-loki/common.h | ||
3 | * | ||
4 | * Core functions for Marvell Loki (88RC8480) SoCs | ||
5 | * | ||
6 | * This file is licensed under the terms of the GNU General Public | ||
7 | * License version 2. This program is licensed "as is" without any | ||
8 | * warranty of any kind, whether express or implied. | ||
9 | */ | ||
10 | |||
11 | #ifndef __ARCH_LOKI_COMMON_H | ||
12 | #define __ARCH_LOKI_COMMON_H | ||
13 | |||
14 | struct mv643xx_eth_platform_data; | ||
15 | |||
16 | /* | ||
17 | * Basic Loki init functions used early by machine-setup. | ||
18 | */ | ||
19 | void loki_map_io(void); | ||
20 | void loki_init(void); | ||
21 | void loki_init_irq(void); | ||
22 | |||
23 | extern struct mbus_dram_target_info loki_mbus_dram_info; | ||
24 | void loki_setup_cpu_mbus(void); | ||
25 | void loki_setup_dev_boot_win(u32 base, u32 size); | ||
26 | |||
27 | void loki_ge0_init(struct mv643xx_eth_platform_data *eth_data); | ||
28 | void loki_ge1_init(struct mv643xx_eth_platform_data *eth_data); | ||
29 | void loki_sas_init(void); | ||
30 | void loki_uart0_init(void); | ||
31 | void loki_uart1_init(void); | ||
32 | |||
33 | extern struct sys_timer loki_timer; | ||
34 | |||
35 | |||
36 | #endif | ||
diff --git a/arch/arm/mach-loki/irq.c b/arch/arm/mach-loki/irq.c new file mode 100644 index 000000000000..d839af91fe03 --- /dev/null +++ b/arch/arm/mach-loki/irq.c | |||
@@ -0,0 +1,21 @@ | |||
1 | /* | ||
2 | * arch/arm/mach-loki/irq.c | ||
3 | * | ||
4 | * Marvell Loki (88RC8480) IRQ handling. | ||
5 | * | ||
6 | * This file is licensed under the terms of the GNU General Public | ||
7 | * License version 2. This program is licensed "as is" without any | ||
8 | * warranty of any kind, whether express or implied. | ||
9 | */ | ||
10 | |||
11 | #include <linux/kernel.h> | ||
12 | #include <linux/init.h> | ||
13 | #include <linux/irq.h> | ||
14 | #include <asm/io.h> | ||
15 | #include <asm/plat-orion/irq.h> | ||
16 | #include "common.h" | ||
17 | |||
18 | void __init loki_init_irq(void) | ||
19 | { | ||
20 | orion_irq_init(0, (void __iomem *)(IRQ_VIRT_BASE + IRQ_MASK_OFF)); | ||
21 | } | ||
diff --git a/arch/arm/mach-loki/lb88rc8480-setup.c b/arch/arm/mach-loki/lb88rc8480-setup.c new file mode 100644 index 000000000000..d1b9e6e6253a --- /dev/null +++ b/arch/arm/mach-loki/lb88rc8480-setup.c | |||
@@ -0,0 +1,100 @@ | |||
1 | /* | ||
2 | * arch/arm/mach-loki/lb88rc8480-setup.c | ||
3 | * | ||
4 | * Marvell LB88RC8480 Development Board Setup | ||
5 | * | ||
6 | * This file is licensed under the terms of the GNU General Public | ||
7 | * License version 2. This program is licensed "as is" without any | ||
8 | * warranty of any kind, whether express or implied. | ||
9 | */ | ||
10 | |||
11 | #include <linux/kernel.h> | ||
12 | #include <linux/init.h> | ||
13 | #include <linux/platform_device.h> | ||
14 | #include <linux/irq.h> | ||
15 | #include <linux/mtd/physmap.h> | ||
16 | #include <linux/mtd/nand.h> | ||
17 | #include <linux/timer.h> | ||
18 | #include <linux/ata_platform.h> | ||
19 | #include <linux/mv643xx_eth.h> | ||
20 | #include <asm/mach-types.h> | ||
21 | #include <asm/mach/arch.h> | ||
22 | #include <asm/arch/loki.h> | ||
23 | #include "common.h" | ||
24 | |||
25 | #define LB88RC8480_FLASH_BOOT_CS_BASE 0xf8000000 | ||
26 | #define LB88RC8480_FLASH_BOOT_CS_SIZE SZ_128M | ||
27 | |||
28 | #define LB88RC8480_NOR_BOOT_BASE 0xff000000 | ||
29 | #define LB88RC8480_NOR_BOOT_SIZE SZ_16M | ||
30 | |||
31 | static struct mtd_partition lb88rc8480_boot_flash_parts[] = { | ||
32 | { | ||
33 | .name = "kernel", | ||
34 | .offset = 0, | ||
35 | .size = SZ_2M, | ||
36 | }, { | ||
37 | .name = "root-fs", | ||
38 | .offset = SZ_2M, | ||
39 | .size = (SZ_8M + SZ_4M + SZ_1M), | ||
40 | }, { | ||
41 | .name = "u-boot", | ||
42 | .offset = (SZ_8M + SZ_4M + SZ_2M + SZ_1M), | ||
43 | .size = SZ_1M, | ||
44 | }, | ||
45 | }; | ||
46 | |||
47 | static struct physmap_flash_data lb88rc8480_boot_flash_data = { | ||
48 | .parts = lb88rc8480_boot_flash_parts, | ||
49 | .nr_parts = ARRAY_SIZE(lb88rc8480_boot_flash_parts), | ||
50 | .width = 1, /* 8 bit bus width */ | ||
51 | }; | ||
52 | |||
53 | static struct resource lb88rc8480_boot_flash_resource = { | ||
54 | .flags = IORESOURCE_MEM, | ||
55 | .start = LB88RC8480_NOR_BOOT_BASE, | ||
56 | .end = LB88RC8480_NOR_BOOT_BASE + LB88RC8480_NOR_BOOT_SIZE - 1, | ||
57 | }; | ||
58 | |||
59 | static struct platform_device lb88rc8480_boot_flash = { | ||
60 | .name = "physmap-flash", | ||
61 | .id = 0, | ||
62 | .dev = { | ||
63 | .platform_data = &lb88rc8480_boot_flash_data, | ||
64 | }, | ||
65 | .num_resources = 1, | ||
66 | .resource = &lb88rc8480_boot_flash_resource, | ||
67 | }; | ||
68 | |||
69 | static struct mv643xx_eth_platform_data lb88rc8480_ge0_data = { | ||
70 | .phy_addr = 1, | ||
71 | .mac_addr = { 0x00, 0x50, 0x43, 0x11, 0x22, 0x33 }, | ||
72 | }; | ||
73 | |||
74 | static void __init lb88rc8480_init(void) | ||
75 | { | ||
76 | /* | ||
77 | * Basic setup. Needs to be called early. | ||
78 | */ | ||
79 | loki_init(); | ||
80 | |||
81 | loki_ge0_init(&lb88rc8480_ge0_data); | ||
82 | loki_sas_init(); | ||
83 | loki_uart0_init(); | ||
84 | loki_uart1_init(); | ||
85 | |||
86 | loki_setup_dev_boot_win(LB88RC8480_FLASH_BOOT_CS_BASE, | ||
87 | LB88RC8480_FLASH_BOOT_CS_SIZE); | ||
88 | platform_device_register(&lb88rc8480_boot_flash); | ||
89 | } | ||
90 | |||
91 | MACHINE_START(LB88RC8480, "Marvell LB88RC8480 Development Board") | ||
92 | /* Maintainer: Ke Wei <kewei@marvell.com> */ | ||
93 | .phys_io = LOKI_REGS_PHYS_BASE, | ||
94 | .io_pg_offst = ((LOKI_REGS_VIRT_BASE) >> 18) & 0xfffc, | ||
95 | .boot_params = 0x00000100, | ||
96 | .init_machine = lb88rc8480_init, | ||
97 | .map_io = loki_map_io, | ||
98 | .init_irq = loki_init_irq, | ||
99 | .timer = &loki_timer, | ||
100 | MACHINE_END | ||