diff options
author | Philipp Zabel <p.zabel@pengutronix.de> | 2013-06-04 05:12:29 -0400 |
---|---|---|
committer | Shawn Guo <shawn.guo@linaro.org> | 2013-06-17 04:04:25 -0400 |
commit | ce2c243c9d8de6e541c99108202a7a585abf7849 (patch) | |
tree | b18f56424e47c0ac44feecae37ef6e16e971674b | |
parent | 87bcb12b9ac655267970afaf06c97df9dbdd4c6e (diff) |
ARM i.MX53: tqma53: rev 300 specific pin configuration
I2S_MCLK is moved from pad GPIO19 to GPIO0, which can be muxed to the
ssi_ext1 clock signal. #SYSTEM_DOWN is moved from pad GPIO0 to GPIO19.
Add #PHY_RESET and LCD_CONTRAST.
Signed-off-by: Philipp Zabel <p.zabel@pengutronix.de>
Signed-off-by: Steffen Trumtrar <s.trumtrar@pengutronix.de>
Signed-off-by: Shawn Guo <shawn.guo@linaro.org>
-rw-r--r-- | arch/arm/boot/dts/imx53-tqma53.dtsi | 8 |
1 files changed, 4 insertions, 4 deletions
diff --git a/arch/arm/boot/dts/imx53-tqma53.dtsi b/arch/arm/boot/dts/imx53-tqma53.dtsi index 45a273b365c7..450e4de9a38c 100644 --- a/arch/arm/boot/dts/imx53-tqma53.dtsi +++ b/arch/arm/boot/dts/imx53-tqma53.dtsi | |||
@@ -72,7 +72,6 @@ | |||
72 | i2s { | 72 | i2s { |
73 | pinctrl_i2s_1: i2s-grp1 { | 73 | pinctrl_i2s_1: i2s-grp1 { |
74 | fsl,pins = < | 74 | fsl,pins = < |
75 | MX53_PAD_GPIO_19__GPIO4_5 0x80000000 /* I2S_MCLK */ | ||
76 | MX53_PAD_KEY_COL0__AUDMUX_AUD5_TXC 0x80000000 /* I2S_SCLK */ | 75 | MX53_PAD_KEY_COL0__AUDMUX_AUD5_TXC 0x80000000 /* I2S_SCLK */ |
77 | MX53_PAD_KEY_ROW0__AUDMUX_AUD5_TXD 0x80000000 /* I2S_DOUT */ | 76 | MX53_PAD_KEY_ROW0__AUDMUX_AUD5_TXD 0x80000000 /* I2S_DOUT */ |
78 | MX53_PAD_KEY_COL1__AUDMUX_AUD5_TXFS 0x80000000 /* I2S_LRCLK */ | 77 | MX53_PAD_KEY_COL1__AUDMUX_AUD5_TXFS 0x80000000 /* I2S_LRCLK */ |
@@ -84,16 +83,17 @@ | |||
84 | hog { | 83 | hog { |
85 | pinctrl_hog: hoggrp { | 84 | pinctrl_hog: hoggrp { |
86 | fsl,pins = < | 85 | fsl,pins = < |
87 | MX53_PAD_EIM_CS1__IPU_DI1_PIN6 0x80000000 /* VSYNC */ | 86 | MX53_PAD_GPIO_0__CCM_SSI_EXT1_CLK 0x80000000 /* SSI_MCLK */ |
88 | MX53_PAD_EIM_DA15__IPU_DI1_PIN4 0x80000000 /* HSYNC */ | ||
89 | MX53_PAD_PATA_DA_1__GPIO7_7 0x80000000 /* LCD_BLT_EN */ | 87 | MX53_PAD_PATA_DA_1__GPIO7_7 0x80000000 /* LCD_BLT_EN */ |
90 | MX53_PAD_PATA_DA_2__GPIO7_8 0x80000000 /* LCD_RESET */ | 88 | MX53_PAD_PATA_DA_2__GPIO7_8 0x80000000 /* LCD_RESET */ |
91 | MX53_PAD_PATA_DATA5__GPIO2_5 0x80000000 /* LCD_POWER */ | 89 | MX53_PAD_PATA_DATA5__GPIO2_5 0x80000000 /* LCD_POWER */ |
92 | MX53_PAD_PATA_DATA6__GPIO2_6 0x80000000 /* PMIC_INT */ | 90 | MX53_PAD_PATA_DATA6__GPIO2_6 0x80000000 /* PMIC_INT */ |
93 | MX53_PAD_PATA_DATA14__GPIO2_14 0x80000000 /* CSI_RST */ | 91 | MX53_PAD_PATA_DATA14__GPIO2_14 0x80000000 /* CSI_RST */ |
94 | MX53_PAD_PATA_DATA15__GPIO2_15 0x80000000 /* CSI_PWDN */ | 92 | MX53_PAD_PATA_DATA15__GPIO2_15 0x80000000 /* CSI_PWDN */ |
95 | MX53_PAD_GPIO_0__GPIO1_0 0x80000000 /* SYSTEM_DOWN */ | 93 | MX53_PAD_GPIO_19__GPIO4_5 0x80000000 /* #SYSTEM_DOWN */ |
96 | MX53_PAD_GPIO_3__GPIO1_3 0x80000000 | 94 | MX53_PAD_GPIO_3__GPIO1_3 0x80000000 |
95 | MX53_PAD_PATA_DA_0__GPIO7_6 0x80000000 /* #PHY_RESET */ | ||
96 | MX53_PAD_GPIO_1__PWM2_PWMO 0x80000000 /* LCD_CONTRAST */ | ||
97 | >; | 97 | >; |
98 | }; | 98 | }; |
99 | }; | 99 | }; |