diff options
author | Rob Clark <robdclark@gmail.com> | 2013-07-19 12:52:29 -0400 |
---|---|---|
committer | Rob Clark <robdclark@gmail.com> | 2013-08-24 14:57:18 -0400 |
commit | 902e6eb851a78ad9e3db006c1e1df71841f633e2 (patch) | |
tree | 1afcd888237fec6436357b3264f706c8dc771a14 | |
parent | c8afe684c95cd17cf4f273d81af369a0fdfa5a74 (diff) |
drm/msm: add register definitions for gpu
Generated from rnndb files in:
https://github.com/freedreno/envytools
Keep this split out as a separate commit to make it easier to review the
actual driver.
Signed-off-by: Rob Clark <robdclark@gmail.com>
-rw-r--r-- | drivers/gpu/drm/msm/adreno/a2xx.xml.h | 1438 | ||||
-rw-r--r-- | drivers/gpu/drm/msm/adreno/a3xx.xml.h | 2193 | ||||
-rw-r--r-- | drivers/gpu/drm/msm/adreno/adreno_common.xml.h | 432 | ||||
-rw-r--r-- | drivers/gpu/drm/msm/adreno/adreno_pm4.xml.h | 254 |
4 files changed, 4317 insertions, 0 deletions
diff --git a/drivers/gpu/drm/msm/adreno/a2xx.xml.h b/drivers/gpu/drm/msm/adreno/a2xx.xml.h new file mode 100644 index 000000000000..35463864b959 --- /dev/null +++ b/drivers/gpu/drm/msm/adreno/a2xx.xml.h | |||
@@ -0,0 +1,1438 @@ | |||
1 | #ifndef A2XX_XML | ||
2 | #define A2XX_XML | ||
3 | |||
4 | /* Autogenerated file, DO NOT EDIT manually! | ||
5 | |||
6 | This file was generated by the rules-ng-ng headergen tool in this git repository: | ||
7 | http://0x04.net/cgit/index.cgi/rules-ng-ng | ||
8 | git clone git://0x04.net/rules-ng-ng | ||
9 | |||
10 | The rules-ng-ng source files this header was generated from are: | ||
11 | - /home/robclark/src/freedreno/envytools/rnndb/adreno.xml ( 327 bytes, from 2013-07-05 19:21:12) | ||
12 | - /home/robclark/src/freedreno/envytools/rnndb/freedreno_copyright.xml ( 1453 bytes, from 2013-03-31 16:51:27) | ||
13 | - /home/robclark/src/freedreno/envytools/rnndb/a2xx/a2xx.xml ( 30005 bytes, from 2013-07-19 21:30:48) | ||
14 | - /home/robclark/src/freedreno/envytools/rnndb/adreno_common.xml ( 8983 bytes, from 2013-07-24 01:38:36) | ||
15 | - /home/robclark/src/freedreno/envytools/rnndb/adreno_pm4.xml ( 9712 bytes, from 2013-05-26 15:22:37) | ||
16 | - /home/robclark/src/freedreno/envytools/rnndb/a3xx/a3xx.xml ( 51415 bytes, from 2013-08-03 14:26:05) | ||
17 | |||
18 | Copyright (C) 2013 by the following authors: | ||
19 | - Rob Clark <robdclark@gmail.com> (robclark) | ||
20 | |||
21 | Permission is hereby granted, free of charge, to any person obtaining | ||
22 | a copy of this software and associated documentation files (the | ||
23 | "Software"), to deal in the Software without restriction, including | ||
24 | without limitation the rights to use, copy, modify, merge, publish, | ||
25 | distribute, sublicense, and/or sell copies of the Software, and to | ||
26 | permit persons to whom the Software is furnished to do so, subject to | ||
27 | the following conditions: | ||
28 | |||
29 | The above copyright notice and this permission notice (including the | ||
30 | next paragraph) shall be included in all copies or substantial | ||
31 | portions of the Software. | ||
32 | |||
33 | THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, | ||
34 | EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF | ||
35 | MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. | ||
36 | IN NO EVENT SHALL THE COPYRIGHT OWNER(S) AND/OR ITS SUPPLIERS BE | ||
37 | LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION | ||
38 | OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION | ||
39 | WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE. | ||
40 | */ | ||
41 | |||
42 | |||
43 | enum a2xx_rb_dither_type { | ||
44 | DITHER_PIXEL = 0, | ||
45 | DITHER_SUBPIXEL = 1, | ||
46 | }; | ||
47 | |||
48 | enum a2xx_colorformatx { | ||
49 | COLORX_4_4_4_4 = 0, | ||
50 | COLORX_1_5_5_5 = 1, | ||
51 | COLORX_5_6_5 = 2, | ||
52 | COLORX_8 = 3, | ||
53 | COLORX_8_8 = 4, | ||
54 | COLORX_8_8_8_8 = 5, | ||
55 | COLORX_S8_8_8_8 = 6, | ||
56 | COLORX_16_FLOAT = 7, | ||
57 | COLORX_16_16_FLOAT = 8, | ||
58 | COLORX_16_16_16_16_FLOAT = 9, | ||
59 | COLORX_32_FLOAT = 10, | ||
60 | COLORX_32_32_FLOAT = 11, | ||
61 | COLORX_32_32_32_32_FLOAT = 12, | ||
62 | COLORX_2_3_3 = 13, | ||
63 | COLORX_8_8_8 = 14, | ||
64 | }; | ||
65 | |||
66 | enum a2xx_sq_surfaceformat { | ||
67 | FMT_1_REVERSE = 0, | ||
68 | FMT_1 = 1, | ||
69 | FMT_8 = 2, | ||
70 | FMT_1_5_5_5 = 3, | ||
71 | FMT_5_6_5 = 4, | ||
72 | FMT_6_5_5 = 5, | ||
73 | FMT_8_8_8_8 = 6, | ||
74 | FMT_2_10_10_10 = 7, | ||
75 | FMT_8_A = 8, | ||
76 | FMT_8_B = 9, | ||
77 | FMT_8_8 = 10, | ||
78 | FMT_Cr_Y1_Cb_Y0 = 11, | ||
79 | FMT_Y1_Cr_Y0_Cb = 12, | ||
80 | FMT_5_5_5_1 = 13, | ||
81 | FMT_8_8_8_8_A = 14, | ||
82 | FMT_4_4_4_4 = 15, | ||
83 | FMT_10_11_11 = 16, | ||
84 | FMT_11_11_10 = 17, | ||
85 | FMT_DXT1 = 18, | ||
86 | FMT_DXT2_3 = 19, | ||
87 | FMT_DXT4_5 = 20, | ||
88 | FMT_24_8 = 22, | ||
89 | FMT_24_8_FLOAT = 23, | ||
90 | FMT_16 = 24, | ||
91 | FMT_16_16 = 25, | ||
92 | FMT_16_16_16_16 = 26, | ||
93 | FMT_16_EXPAND = 27, | ||
94 | FMT_16_16_EXPAND = 28, | ||
95 | FMT_16_16_16_16_EXPAND = 29, | ||
96 | FMT_16_FLOAT = 30, | ||
97 | FMT_16_16_FLOAT = 31, | ||
98 | FMT_16_16_16_16_FLOAT = 32, | ||
99 | FMT_32 = 33, | ||
100 | FMT_32_32 = 34, | ||
101 | FMT_32_32_32_32 = 35, | ||
102 | FMT_32_FLOAT = 36, | ||
103 | FMT_32_32_FLOAT = 37, | ||
104 | FMT_32_32_32_32_FLOAT = 38, | ||
105 | FMT_32_AS_8 = 39, | ||
106 | FMT_32_AS_8_8 = 40, | ||
107 | FMT_16_MPEG = 41, | ||
108 | FMT_16_16_MPEG = 42, | ||
109 | FMT_8_INTERLACED = 43, | ||
110 | FMT_32_AS_8_INTERLACED = 44, | ||
111 | FMT_32_AS_8_8_INTERLACED = 45, | ||
112 | FMT_16_INTERLACED = 46, | ||
113 | FMT_16_MPEG_INTERLACED = 47, | ||
114 | FMT_16_16_MPEG_INTERLACED = 48, | ||
115 | FMT_DXN = 49, | ||
116 | FMT_8_8_8_8_AS_16_16_16_16 = 50, | ||
117 | FMT_DXT1_AS_16_16_16_16 = 51, | ||
118 | FMT_DXT2_3_AS_16_16_16_16 = 52, | ||
119 | FMT_DXT4_5_AS_16_16_16_16 = 53, | ||
120 | FMT_2_10_10_10_AS_16_16_16_16 = 54, | ||
121 | FMT_10_11_11_AS_16_16_16_16 = 55, | ||
122 | FMT_11_11_10_AS_16_16_16_16 = 56, | ||
123 | FMT_32_32_32_FLOAT = 57, | ||
124 | FMT_DXT3A = 58, | ||
125 | FMT_DXT5A = 59, | ||
126 | FMT_CTX1 = 60, | ||
127 | FMT_DXT3A_AS_1_1_1_1 = 61, | ||
128 | }; | ||
129 | |||
130 | enum a2xx_sq_ps_vtx_mode { | ||
131 | POSITION_1_VECTOR = 0, | ||
132 | POSITION_2_VECTORS_UNUSED = 1, | ||
133 | POSITION_2_VECTORS_SPRITE = 2, | ||
134 | POSITION_2_VECTORS_EDGE = 3, | ||
135 | POSITION_2_VECTORS_KILL = 4, | ||
136 | POSITION_2_VECTORS_SPRITE_KILL = 5, | ||
137 | POSITION_2_VECTORS_EDGE_KILL = 6, | ||
138 | MULTIPASS = 7, | ||
139 | }; | ||
140 | |||
141 | enum a2xx_sq_sample_cntl { | ||
142 | CENTROIDS_ONLY = 0, | ||
143 | CENTERS_ONLY = 1, | ||
144 | CENTROIDS_AND_CENTERS = 2, | ||
145 | }; | ||
146 | |||
147 | enum a2xx_dx_clip_space { | ||
148 | DXCLIP_OPENGL = 0, | ||
149 | DXCLIP_DIRECTX = 1, | ||
150 | }; | ||
151 | |||
152 | enum a2xx_pa_su_sc_polymode { | ||
153 | POLY_DISABLED = 0, | ||
154 | POLY_DUALMODE = 1, | ||
155 | }; | ||
156 | |||
157 | enum a2xx_rb_edram_mode { | ||
158 | EDRAM_NOP = 0, | ||
159 | COLOR_DEPTH = 4, | ||
160 | DEPTH_ONLY = 5, | ||
161 | EDRAM_COPY = 6, | ||
162 | }; | ||
163 | |||
164 | enum a2xx_pa_sc_pattern_bit_order { | ||
165 | LITTLE = 0, | ||
166 | BIG = 1, | ||
167 | }; | ||
168 | |||
169 | enum a2xx_pa_sc_auto_reset_cntl { | ||
170 | NEVER = 0, | ||
171 | EACH_PRIMITIVE = 1, | ||
172 | EACH_PACKET = 2, | ||
173 | }; | ||
174 | |||
175 | enum a2xx_pa_pixcenter { | ||
176 | PIXCENTER_D3D = 0, | ||
177 | PIXCENTER_OGL = 1, | ||
178 | }; | ||
179 | |||
180 | enum a2xx_pa_roundmode { | ||
181 | TRUNCATE = 0, | ||
182 | ROUND = 1, | ||
183 | ROUNDTOEVEN = 2, | ||
184 | ROUNDTOODD = 3, | ||
185 | }; | ||
186 | |||
187 | enum a2xx_pa_quantmode { | ||
188 | ONE_SIXTEENTH = 0, | ||
189 | ONE_EIGTH = 1, | ||
190 | ONE_QUARTER = 2, | ||
191 | ONE_HALF = 3, | ||
192 | ONE = 4, | ||
193 | }; | ||
194 | |||
195 | enum a2xx_rb_copy_sample_select { | ||
196 | SAMPLE_0 = 0, | ||
197 | SAMPLE_1 = 1, | ||
198 | SAMPLE_2 = 2, | ||
199 | SAMPLE_3 = 3, | ||
200 | SAMPLE_01 = 4, | ||
201 | SAMPLE_23 = 5, | ||
202 | SAMPLE_0123 = 6, | ||
203 | }; | ||
204 | |||
205 | enum sq_tex_clamp { | ||
206 | SQ_TEX_WRAP = 0, | ||
207 | SQ_TEX_MIRROR = 1, | ||
208 | SQ_TEX_CLAMP_LAST_TEXEL = 2, | ||
209 | SQ_TEX_MIRROR_ONCE_LAST_TEXEL = 3, | ||
210 | SQ_TEX_CLAMP_HALF_BORDER = 4, | ||
211 | SQ_TEX_MIRROR_ONCE_HALF_BORDER = 5, | ||
212 | SQ_TEX_CLAMP_BORDER = 6, | ||
213 | SQ_TEX_MIRROR_ONCE_BORDER = 7, | ||
214 | }; | ||
215 | |||
216 | enum sq_tex_swiz { | ||
217 | SQ_TEX_X = 0, | ||
218 | SQ_TEX_Y = 1, | ||
219 | SQ_TEX_Z = 2, | ||
220 | SQ_TEX_W = 3, | ||
221 | SQ_TEX_ZERO = 4, | ||
222 | SQ_TEX_ONE = 5, | ||
223 | }; | ||
224 | |||
225 | enum sq_tex_filter { | ||
226 | SQ_TEX_FILTER_POINT = 0, | ||
227 | SQ_TEX_FILTER_BILINEAR = 1, | ||
228 | SQ_TEX_FILTER_BICUBIC = 2, | ||
229 | }; | ||
230 | |||
231 | #define REG_A2XX_RBBM_PATCH_RELEASE 0x00000001 | ||
232 | |||
233 | #define REG_A2XX_RBBM_CNTL 0x0000003b | ||
234 | |||
235 | #define REG_A2XX_RBBM_SOFT_RESET 0x0000003c | ||
236 | |||
237 | #define REG_A2XX_CP_PFP_UCODE_ADDR 0x000000c0 | ||
238 | |||
239 | #define REG_A2XX_CP_PFP_UCODE_DATA 0x000000c1 | ||
240 | |||
241 | #define REG_A2XX_RBBM_PERFCOUNTER1_SELECT 0x00000395 | ||
242 | |||
243 | #define REG_A2XX_RBBM_PERFCOUNTER1_LO 0x00000397 | ||
244 | |||
245 | #define REG_A2XX_RBBM_PERFCOUNTER1_HI 0x00000398 | ||
246 | |||
247 | #define REG_A2XX_RBBM_DEBUG 0x0000039b | ||
248 | |||
249 | #define REG_A2XX_RBBM_PM_OVERRIDE1 0x0000039c | ||
250 | |||
251 | #define REG_A2XX_RBBM_PM_OVERRIDE2 0x0000039d | ||
252 | |||
253 | #define REG_A2XX_RBBM_DEBUG_OUT 0x000003a0 | ||
254 | |||
255 | #define REG_A2XX_RBBM_DEBUG_CNTL 0x000003a1 | ||
256 | |||
257 | #define REG_A2XX_RBBM_READ_ERROR 0x000003b3 | ||
258 | |||
259 | #define REG_A2XX_RBBM_INT_CNTL 0x000003b4 | ||
260 | |||
261 | #define REG_A2XX_RBBM_INT_STATUS 0x000003b5 | ||
262 | |||
263 | #define REG_A2XX_RBBM_INT_ACK 0x000003b6 | ||
264 | |||
265 | #define REG_A2XX_MASTER_INT_SIGNAL 0x000003b7 | ||
266 | |||
267 | #define REG_A2XX_RBBM_PERIPHID1 0x000003f9 | ||
268 | |||
269 | #define REG_A2XX_RBBM_PERIPHID2 0x000003fa | ||
270 | |||
271 | #define REG_A2XX_CP_PERFMON_CNTL 0x00000444 | ||
272 | |||
273 | #define REG_A2XX_CP_PERFCOUNTER_SELECT 0x00000445 | ||
274 | |||
275 | #define REG_A2XX_CP_PERFCOUNTER_LO 0x00000446 | ||
276 | |||
277 | #define REG_A2XX_CP_PERFCOUNTER_HI 0x00000447 | ||
278 | |||
279 | #define REG_A2XX_CP_ST_BASE 0x0000044d | ||
280 | |||
281 | #define REG_A2XX_CP_ST_BUFSZ 0x0000044e | ||
282 | |||
283 | #define REG_A2XX_CP_IB1_BASE 0x00000458 | ||
284 | |||
285 | #define REG_A2XX_CP_IB1_BUFSZ 0x00000459 | ||
286 | |||
287 | #define REG_A2XX_CP_IB2_BASE 0x0000045a | ||
288 | |||
289 | #define REG_A2XX_CP_IB2_BUFSZ 0x0000045b | ||
290 | |||
291 | #define REG_A2XX_CP_STAT 0x0000047f | ||
292 | |||
293 | #define REG_A2XX_RBBM_STATUS 0x000005d0 | ||
294 | #define A2XX_RBBM_STATUS_CMDFIFO_AVAIL__MASK 0x0000001f | ||
295 | #define A2XX_RBBM_STATUS_CMDFIFO_AVAIL__SHIFT 0 | ||
296 | static inline uint32_t A2XX_RBBM_STATUS_CMDFIFO_AVAIL(uint32_t val) | ||
297 | { | ||
298 | return ((val) << A2XX_RBBM_STATUS_CMDFIFO_AVAIL__SHIFT) & A2XX_RBBM_STATUS_CMDFIFO_AVAIL__MASK; | ||
299 | } | ||
300 | #define A2XX_RBBM_STATUS_TC_BUSY 0x00000020 | ||
301 | #define A2XX_RBBM_STATUS_HIRQ_PENDING 0x00000100 | ||
302 | #define A2XX_RBBM_STATUS_CPRQ_PENDING 0x00000200 | ||
303 | #define A2XX_RBBM_STATUS_CFRQ_PENDING 0x00000400 | ||
304 | #define A2XX_RBBM_STATUS_PFRQ_PENDING 0x00000800 | ||
305 | #define A2XX_RBBM_STATUS_VGT_BUSY_NO_DMA 0x00001000 | ||
306 | #define A2XX_RBBM_STATUS_RBBM_WU_BUSY 0x00004000 | ||
307 | #define A2XX_RBBM_STATUS_CP_NRT_BUSY 0x00010000 | ||
308 | #define A2XX_RBBM_STATUS_MH_BUSY 0x00040000 | ||
309 | #define A2XX_RBBM_STATUS_MH_COHERENCY_BUSY 0x00080000 | ||
310 | #define A2XX_RBBM_STATUS_SX_BUSY 0x00200000 | ||
311 | #define A2XX_RBBM_STATUS_TPC_BUSY 0x00400000 | ||
312 | #define A2XX_RBBM_STATUS_SC_CNTX_BUSY 0x01000000 | ||
313 | #define A2XX_RBBM_STATUS_PA_BUSY 0x02000000 | ||
314 | #define A2XX_RBBM_STATUS_VGT_BUSY 0x04000000 | ||
315 | #define A2XX_RBBM_STATUS_SQ_CNTX17_BUSY 0x08000000 | ||
316 | #define A2XX_RBBM_STATUS_SQ_CNTX0_BUSY 0x10000000 | ||
317 | #define A2XX_RBBM_STATUS_RB_CNTX_BUSY 0x40000000 | ||
318 | #define A2XX_RBBM_STATUS_GUI_ACTIVE 0x80000000 | ||
319 | |||
320 | #define REG_A2XX_A220_VSC_BIN_SIZE 0x00000c01 | ||
321 | #define A2XX_A220_VSC_BIN_SIZE_WIDTH__MASK 0x0000001f | ||
322 | #define A2XX_A220_VSC_BIN_SIZE_WIDTH__SHIFT 0 | ||
323 | static inline uint32_t A2XX_A220_VSC_BIN_SIZE_WIDTH(uint32_t val) | ||
324 | { | ||
325 | return ((val >> 5) << A2XX_A220_VSC_BIN_SIZE_WIDTH__SHIFT) & A2XX_A220_VSC_BIN_SIZE_WIDTH__MASK; | ||
326 | } | ||
327 | #define A2XX_A220_VSC_BIN_SIZE_HEIGHT__MASK 0x000003e0 | ||
328 | #define A2XX_A220_VSC_BIN_SIZE_HEIGHT__SHIFT 5 | ||
329 | static inline uint32_t A2XX_A220_VSC_BIN_SIZE_HEIGHT(uint32_t val) | ||
330 | { | ||
331 | return ((val >> 5) << A2XX_A220_VSC_BIN_SIZE_HEIGHT__SHIFT) & A2XX_A220_VSC_BIN_SIZE_HEIGHT__MASK; | ||
332 | } | ||
333 | |||
334 | static inline uint32_t REG_A2XX_VSC_PIPE(uint32_t i0) { return 0x00000c06 + 0x3*i0; } | ||
335 | |||
336 | static inline uint32_t REG_A2XX_VSC_PIPE_CONFIG(uint32_t i0) { return 0x00000c06 + 0x3*i0; } | ||
337 | |||
338 | static inline uint32_t REG_A2XX_VSC_PIPE_DATA_ADDRESS(uint32_t i0) { return 0x00000c07 + 0x3*i0; } | ||
339 | |||
340 | static inline uint32_t REG_A2XX_VSC_PIPE_DATA_LENGTH(uint32_t i0) { return 0x00000c08 + 0x3*i0; } | ||
341 | |||
342 | #define REG_A2XX_PC_DEBUG_CNTL 0x00000c38 | ||
343 | |||
344 | #define REG_A2XX_PC_DEBUG_DATA 0x00000c39 | ||
345 | |||
346 | #define REG_A2XX_PA_SC_VIZ_QUERY_STATUS 0x00000c44 | ||
347 | |||
348 | #define REG_A2XX_GRAS_DEBUG_CNTL 0x00000c80 | ||
349 | |||
350 | #define REG_A2XX_PA_SU_DEBUG_CNTL 0x00000c80 | ||
351 | |||
352 | #define REG_A2XX_GRAS_DEBUG_DATA 0x00000c81 | ||
353 | |||
354 | #define REG_A2XX_PA_SU_DEBUG_DATA 0x00000c81 | ||
355 | |||
356 | #define REG_A2XX_PA_SU_FACE_DATA 0x00000c86 | ||
357 | |||
358 | #define REG_A2XX_SQ_GPR_MANAGEMENT 0x00000d00 | ||
359 | |||
360 | #define REG_A2XX_SQ_FLOW_CONTROL 0x00000d01 | ||
361 | |||
362 | #define REG_A2XX_SQ_INST_STORE_MANAGMENT 0x00000d02 | ||
363 | |||
364 | #define REG_A2XX_SQ_DEBUG_MISC 0x00000d05 | ||
365 | |||
366 | #define REG_A2XX_SQ_INT_CNTL 0x00000d34 | ||
367 | |||
368 | #define REG_A2XX_SQ_INT_STATUS 0x00000d35 | ||
369 | |||
370 | #define REG_A2XX_SQ_INT_ACK 0x00000d36 | ||
371 | |||
372 | #define REG_A2XX_SQ_DEBUG_INPUT_FSM 0x00000dae | ||
373 | |||
374 | #define REG_A2XX_SQ_DEBUG_CONST_MGR_FSM 0x00000daf | ||
375 | |||
376 | #define REG_A2XX_SQ_DEBUG_TP_FSM 0x00000db0 | ||
377 | |||
378 | #define REG_A2XX_SQ_DEBUG_FSM_ALU_0 0x00000db1 | ||
379 | |||
380 | #define REG_A2XX_SQ_DEBUG_FSM_ALU_1 0x00000db2 | ||
381 | |||
382 | #define REG_A2XX_SQ_DEBUG_EXP_ALLOC 0x00000db3 | ||
383 | |||
384 | #define REG_A2XX_SQ_DEBUG_PTR_BUFF 0x00000db4 | ||
385 | |||
386 | #define REG_A2XX_SQ_DEBUG_GPR_VTX 0x00000db5 | ||
387 | |||
388 | #define REG_A2XX_SQ_DEBUG_GPR_PIX 0x00000db6 | ||
389 | |||
390 | #define REG_A2XX_SQ_DEBUG_TB_STATUS_SEL 0x00000db7 | ||
391 | |||
392 | #define REG_A2XX_SQ_DEBUG_VTX_TB_0 0x00000db8 | ||
393 | |||
394 | #define REG_A2XX_SQ_DEBUG_VTX_TB_1 0x00000db9 | ||
395 | |||
396 | #define REG_A2XX_SQ_DEBUG_VTX_TB_STATUS_REG 0x00000dba | ||
397 | |||
398 | #define REG_A2XX_SQ_DEBUG_VTX_TB_STATE_MEM 0x00000dbb | ||
399 | |||
400 | #define REG_A2XX_SQ_DEBUG_PIX_TB_0 0x00000dbc | ||
401 | |||
402 | #define REG_A2XX_SQ_DEBUG_PIX_TB_STATUS_REG_0 0x00000dbd | ||
403 | |||
404 | #define REG_A2XX_SQ_DEBUG_PIX_TB_STATUS_REG_1 0x00000dbe | ||
405 | |||
406 | #define REG_A2XX_SQ_DEBUG_PIX_TB_STATUS_REG_2 0x00000dbf | ||
407 | |||
408 | #define REG_A2XX_SQ_DEBUG_PIX_TB_STATUS_REG_3 0x00000dc0 | ||
409 | |||
410 | #define REG_A2XX_SQ_DEBUG_PIX_TB_STATE_MEM 0x00000dc1 | ||
411 | |||
412 | #define REG_A2XX_TC_CNTL_STATUS 0x00000e00 | ||
413 | #define A2XX_TC_CNTL_STATUS_L2_INVALIDATE 0x00000001 | ||
414 | |||
415 | #define REG_A2XX_TP0_CHICKEN 0x00000e1e | ||
416 | |||
417 | #define REG_A2XX_RB_BC_CONTROL 0x00000f01 | ||
418 | #define A2XX_RB_BC_CONTROL_ACCUM_LINEAR_MODE_ENABLE 0x00000001 | ||
419 | #define A2XX_RB_BC_CONTROL_ACCUM_TIMEOUT_SELECT__MASK 0x00000006 | ||
420 | #define A2XX_RB_BC_CONTROL_ACCUM_TIMEOUT_SELECT__SHIFT 1 | ||
421 | static inline uint32_t A2XX_RB_BC_CONTROL_ACCUM_TIMEOUT_SELECT(uint32_t val) | ||
422 | { | ||
423 | return ((val) << A2XX_RB_BC_CONTROL_ACCUM_TIMEOUT_SELECT__SHIFT) & A2XX_RB_BC_CONTROL_ACCUM_TIMEOUT_SELECT__MASK; | ||
424 | } | ||
425 | #define A2XX_RB_BC_CONTROL_DISABLE_EDRAM_CAM 0x00000008 | ||
426 | #define A2XX_RB_BC_CONTROL_DISABLE_EZ_FAST_CONTEXT_SWITCH 0x00000010 | ||
427 | #define A2XX_RB_BC_CONTROL_DISABLE_EZ_NULL_ZCMD_DROP 0x00000020 | ||
428 | #define A2XX_RB_BC_CONTROL_DISABLE_LZ_NULL_ZCMD_DROP 0x00000040 | ||
429 | #define A2XX_RB_BC_CONTROL_ENABLE_AZ_THROTTLE 0x00000080 | ||
430 | #define A2XX_RB_BC_CONTROL_AZ_THROTTLE_COUNT__MASK 0x00001f00 | ||
431 | #define A2XX_RB_BC_CONTROL_AZ_THROTTLE_COUNT__SHIFT 8 | ||
432 | static inline uint32_t A2XX_RB_BC_CONTROL_AZ_THROTTLE_COUNT(uint32_t val) | ||
433 | { | ||
434 | return ((val) << A2XX_RB_BC_CONTROL_AZ_THROTTLE_COUNT__SHIFT) & A2XX_RB_BC_CONTROL_AZ_THROTTLE_COUNT__MASK; | ||
435 | } | ||
436 | #define A2XX_RB_BC_CONTROL_ENABLE_CRC_UPDATE 0x00004000 | ||
437 | #define A2XX_RB_BC_CONTROL_CRC_MODE 0x00008000 | ||
438 | #define A2XX_RB_BC_CONTROL_DISABLE_SAMPLE_COUNTERS 0x00010000 | ||
439 | #define A2XX_RB_BC_CONTROL_DISABLE_ACCUM 0x00020000 | ||
440 | #define A2XX_RB_BC_CONTROL_ACCUM_ALLOC_MASK__MASK 0x003c0000 | ||
441 | #define A2XX_RB_BC_CONTROL_ACCUM_ALLOC_MASK__SHIFT 18 | ||
442 | static inline uint32_t A2XX_RB_BC_CONTROL_ACCUM_ALLOC_MASK(uint32_t val) | ||
443 | { | ||
444 | return ((val) << A2XX_RB_BC_CONTROL_ACCUM_ALLOC_MASK__SHIFT) & A2XX_RB_BC_CONTROL_ACCUM_ALLOC_MASK__MASK; | ||
445 | } | ||
446 | #define A2XX_RB_BC_CONTROL_LINEAR_PERFORMANCE_ENABLE 0x00400000 | ||
447 | #define A2XX_RB_BC_CONTROL_ACCUM_DATA_FIFO_LIMIT__MASK 0x07800000 | ||
448 | #define A2XX_RB_BC_CONTROL_ACCUM_DATA_FIFO_LIMIT__SHIFT 23 | ||
449 | static inline uint32_t A2XX_RB_BC_CONTROL_ACCUM_DATA_FIFO_LIMIT(uint32_t val) | ||
450 | { | ||
451 | return ((val) << A2XX_RB_BC_CONTROL_ACCUM_DATA_FIFO_LIMIT__SHIFT) & A2XX_RB_BC_CONTROL_ACCUM_DATA_FIFO_LIMIT__MASK; | ||
452 | } | ||
453 | #define A2XX_RB_BC_CONTROL_MEM_EXPORT_TIMEOUT_SELECT__MASK 0x18000000 | ||
454 | #define A2XX_RB_BC_CONTROL_MEM_EXPORT_TIMEOUT_SELECT__SHIFT 27 | ||
455 | static inline uint32_t A2XX_RB_BC_CONTROL_MEM_EXPORT_TIMEOUT_SELECT(uint32_t val) | ||
456 | { | ||
457 | return ((val) << A2XX_RB_BC_CONTROL_MEM_EXPORT_TIMEOUT_SELECT__SHIFT) & A2XX_RB_BC_CONTROL_MEM_EXPORT_TIMEOUT_SELECT__MASK; | ||
458 | } | ||
459 | #define A2XX_RB_BC_CONTROL_MEM_EXPORT_LINEAR_MODE_ENABLE 0x20000000 | ||
460 | #define A2XX_RB_BC_CONTROL_CRC_SYSTEM 0x40000000 | ||
461 | #define A2XX_RB_BC_CONTROL_RESERVED6 0x80000000 | ||
462 | |||
463 | #define REG_A2XX_RB_EDRAM_INFO 0x00000f02 | ||
464 | |||
465 | #define REG_A2XX_RB_DEBUG_CNTL 0x00000f26 | ||
466 | |||
467 | #define REG_A2XX_RB_DEBUG_DATA 0x00000f27 | ||
468 | |||
469 | #define REG_A2XX_RB_SURFACE_INFO 0x00002000 | ||
470 | |||
471 | #define REG_A2XX_RB_COLOR_INFO 0x00002001 | ||
472 | #define A2XX_RB_COLOR_INFO_FORMAT__MASK 0x0000000f | ||
473 | #define A2XX_RB_COLOR_INFO_FORMAT__SHIFT 0 | ||
474 | static inline uint32_t A2XX_RB_COLOR_INFO_FORMAT(enum a2xx_colorformatx val) | ||
475 | { | ||
476 | return ((val) << A2XX_RB_COLOR_INFO_FORMAT__SHIFT) & A2XX_RB_COLOR_INFO_FORMAT__MASK; | ||
477 | } | ||
478 | #define A2XX_RB_COLOR_INFO_ROUND_MODE__MASK 0x00000030 | ||
479 | #define A2XX_RB_COLOR_INFO_ROUND_MODE__SHIFT 4 | ||
480 | static inline uint32_t A2XX_RB_COLOR_INFO_ROUND_MODE(uint32_t val) | ||
481 | { | ||
482 | return ((val) << A2XX_RB_COLOR_INFO_ROUND_MODE__SHIFT) & A2XX_RB_COLOR_INFO_ROUND_MODE__MASK; | ||
483 | } | ||
484 | #define A2XX_RB_COLOR_INFO_LINEAR 0x00000040 | ||
485 | #define A2XX_RB_COLOR_INFO_ENDIAN__MASK 0x00000180 | ||
486 | #define A2XX_RB_COLOR_INFO_ENDIAN__SHIFT 7 | ||
487 | static inline uint32_t A2XX_RB_COLOR_INFO_ENDIAN(uint32_t val) | ||
488 | { | ||
489 | return ((val) << A2XX_RB_COLOR_INFO_ENDIAN__SHIFT) & A2XX_RB_COLOR_INFO_ENDIAN__MASK; | ||
490 | } | ||
491 | #define A2XX_RB_COLOR_INFO_SWAP__MASK 0x00000600 | ||
492 | #define A2XX_RB_COLOR_INFO_SWAP__SHIFT 9 | ||
493 | static inline uint32_t A2XX_RB_COLOR_INFO_SWAP(uint32_t val) | ||
494 | { | ||
495 | return ((val) << A2XX_RB_COLOR_INFO_SWAP__SHIFT) & A2XX_RB_COLOR_INFO_SWAP__MASK; | ||
496 | } | ||
497 | #define A2XX_RB_COLOR_INFO_BASE__MASK 0xfffff000 | ||
498 | #define A2XX_RB_COLOR_INFO_BASE__SHIFT 12 | ||
499 | static inline uint32_t A2XX_RB_COLOR_INFO_BASE(uint32_t val) | ||
500 | { | ||
501 | return ((val >> 10) << A2XX_RB_COLOR_INFO_BASE__SHIFT) & A2XX_RB_COLOR_INFO_BASE__MASK; | ||
502 | } | ||
503 | |||
504 | #define REG_A2XX_RB_DEPTH_INFO 0x00002002 | ||
505 | #define A2XX_RB_DEPTH_INFO_DEPTH_FORMAT__MASK 0x00000001 | ||
506 | #define A2XX_RB_DEPTH_INFO_DEPTH_FORMAT__SHIFT 0 | ||
507 | static inline uint32_t A2XX_RB_DEPTH_INFO_DEPTH_FORMAT(enum adreno_rb_depth_format val) | ||
508 | { | ||
509 | return ((val) << A2XX_RB_DEPTH_INFO_DEPTH_FORMAT__SHIFT) & A2XX_RB_DEPTH_INFO_DEPTH_FORMAT__MASK; | ||
510 | } | ||
511 | #define A2XX_RB_DEPTH_INFO_DEPTH_BASE__MASK 0xfffff000 | ||
512 | #define A2XX_RB_DEPTH_INFO_DEPTH_BASE__SHIFT 12 | ||
513 | static inline uint32_t A2XX_RB_DEPTH_INFO_DEPTH_BASE(uint32_t val) | ||
514 | { | ||
515 | return ((val >> 10) << A2XX_RB_DEPTH_INFO_DEPTH_BASE__SHIFT) & A2XX_RB_DEPTH_INFO_DEPTH_BASE__MASK; | ||
516 | } | ||
517 | |||
518 | #define REG_A2XX_A225_RB_COLOR_INFO3 0x00002005 | ||
519 | |||
520 | #define REG_A2XX_COHER_DEST_BASE_0 0x00002006 | ||
521 | |||
522 | #define REG_A2XX_PA_SC_SCREEN_SCISSOR_TL 0x0000200e | ||
523 | #define A2XX_PA_SC_SCREEN_SCISSOR_TL_WINDOW_OFFSET_DISABLE 0x80000000 | ||
524 | #define A2XX_PA_SC_SCREEN_SCISSOR_TL_X__MASK 0x00007fff | ||
525 | #define A2XX_PA_SC_SCREEN_SCISSOR_TL_X__SHIFT 0 | ||
526 | static inline uint32_t A2XX_PA_SC_SCREEN_SCISSOR_TL_X(uint32_t val) | ||
527 | { | ||
528 | return ((val) << A2XX_PA_SC_SCREEN_SCISSOR_TL_X__SHIFT) & A2XX_PA_SC_SCREEN_SCISSOR_TL_X__MASK; | ||
529 | } | ||
530 | #define A2XX_PA_SC_SCREEN_SCISSOR_TL_Y__MASK 0x7fff0000 | ||
531 | #define A2XX_PA_SC_SCREEN_SCISSOR_TL_Y__SHIFT 16 | ||
532 | static inline uint32_t A2XX_PA_SC_SCREEN_SCISSOR_TL_Y(uint32_t val) | ||
533 | { | ||
534 | return ((val) << A2XX_PA_SC_SCREEN_SCISSOR_TL_Y__SHIFT) & A2XX_PA_SC_SCREEN_SCISSOR_TL_Y__MASK; | ||
535 | } | ||
536 | |||
537 | #define REG_A2XX_PA_SC_SCREEN_SCISSOR_BR 0x0000200f | ||
538 | #define A2XX_PA_SC_SCREEN_SCISSOR_BR_WINDOW_OFFSET_DISABLE 0x80000000 | ||
539 | #define A2XX_PA_SC_SCREEN_SCISSOR_BR_X__MASK 0x00007fff | ||
540 | #define A2XX_PA_SC_SCREEN_SCISSOR_BR_X__SHIFT 0 | ||
541 | static inline uint32_t A2XX_PA_SC_SCREEN_SCISSOR_BR_X(uint32_t val) | ||
542 | { | ||
543 | return ((val) << A2XX_PA_SC_SCREEN_SCISSOR_BR_X__SHIFT) & A2XX_PA_SC_SCREEN_SCISSOR_BR_X__MASK; | ||
544 | } | ||
545 | #define A2XX_PA_SC_SCREEN_SCISSOR_BR_Y__MASK 0x7fff0000 | ||
546 | #define A2XX_PA_SC_SCREEN_SCISSOR_BR_Y__SHIFT 16 | ||
547 | static inline uint32_t A2XX_PA_SC_SCREEN_SCISSOR_BR_Y(uint32_t val) | ||
548 | { | ||
549 | return ((val) << A2XX_PA_SC_SCREEN_SCISSOR_BR_Y__SHIFT) & A2XX_PA_SC_SCREEN_SCISSOR_BR_Y__MASK; | ||
550 | } | ||
551 | |||
552 | #define REG_A2XX_PA_SC_WINDOW_OFFSET 0x00002080 | ||
553 | #define A2XX_PA_SC_WINDOW_OFFSET_X__MASK 0x00007fff | ||
554 | #define A2XX_PA_SC_WINDOW_OFFSET_X__SHIFT 0 | ||
555 | static inline uint32_t A2XX_PA_SC_WINDOW_OFFSET_X(int32_t val) | ||
556 | { | ||
557 | return ((val) << A2XX_PA_SC_WINDOW_OFFSET_X__SHIFT) & A2XX_PA_SC_WINDOW_OFFSET_X__MASK; | ||
558 | } | ||
559 | #define A2XX_PA_SC_WINDOW_OFFSET_Y__MASK 0x7fff0000 | ||
560 | #define A2XX_PA_SC_WINDOW_OFFSET_Y__SHIFT 16 | ||
561 | static inline uint32_t A2XX_PA_SC_WINDOW_OFFSET_Y(int32_t val) | ||
562 | { | ||
563 | return ((val) << A2XX_PA_SC_WINDOW_OFFSET_Y__SHIFT) & A2XX_PA_SC_WINDOW_OFFSET_Y__MASK; | ||
564 | } | ||
565 | #define A2XX_PA_SC_WINDOW_OFFSET_DISABLE 0x80000000 | ||
566 | |||
567 | #define REG_A2XX_PA_SC_WINDOW_SCISSOR_TL 0x00002081 | ||
568 | #define A2XX_PA_SC_WINDOW_SCISSOR_TL_WINDOW_OFFSET_DISABLE 0x80000000 | ||
569 | #define A2XX_PA_SC_WINDOW_SCISSOR_TL_X__MASK 0x00007fff | ||
570 | #define A2XX_PA_SC_WINDOW_SCISSOR_TL_X__SHIFT 0 | ||
571 | static inline uint32_t A2XX_PA_SC_WINDOW_SCISSOR_TL_X(uint32_t val) | ||
572 | { | ||
573 | return ((val) << A2XX_PA_SC_WINDOW_SCISSOR_TL_X__SHIFT) & A2XX_PA_SC_WINDOW_SCISSOR_TL_X__MASK; | ||
574 | } | ||
575 | #define A2XX_PA_SC_WINDOW_SCISSOR_TL_Y__MASK 0x7fff0000 | ||
576 | #define A2XX_PA_SC_WINDOW_SCISSOR_TL_Y__SHIFT 16 | ||
577 | static inline uint32_t A2XX_PA_SC_WINDOW_SCISSOR_TL_Y(uint32_t val) | ||
578 | { | ||
579 | return ((val) << A2XX_PA_SC_WINDOW_SCISSOR_TL_Y__SHIFT) & A2XX_PA_SC_WINDOW_SCISSOR_TL_Y__MASK; | ||
580 | } | ||
581 | |||
582 | #define REG_A2XX_PA_SC_WINDOW_SCISSOR_BR 0x00002082 | ||
583 | #define A2XX_PA_SC_WINDOW_SCISSOR_BR_WINDOW_OFFSET_DISABLE 0x80000000 | ||
584 | #define A2XX_PA_SC_WINDOW_SCISSOR_BR_X__MASK 0x00007fff | ||
585 | #define A2XX_PA_SC_WINDOW_SCISSOR_BR_X__SHIFT 0 | ||
586 | static inline uint32_t A2XX_PA_SC_WINDOW_SCISSOR_BR_X(uint32_t val) | ||
587 | { | ||
588 | return ((val) << A2XX_PA_SC_WINDOW_SCISSOR_BR_X__SHIFT) & A2XX_PA_SC_WINDOW_SCISSOR_BR_X__MASK; | ||
589 | } | ||
590 | #define A2XX_PA_SC_WINDOW_SCISSOR_BR_Y__MASK 0x7fff0000 | ||
591 | #define A2XX_PA_SC_WINDOW_SCISSOR_BR_Y__SHIFT 16 | ||
592 | static inline uint32_t A2XX_PA_SC_WINDOW_SCISSOR_BR_Y(uint32_t val) | ||
593 | { | ||
594 | return ((val) << A2XX_PA_SC_WINDOW_SCISSOR_BR_Y__SHIFT) & A2XX_PA_SC_WINDOW_SCISSOR_BR_Y__MASK; | ||
595 | } | ||
596 | |||
597 | #define REG_A2XX_UNKNOWN_2010 0x00002010 | ||
598 | |||
599 | #define REG_A2XX_VGT_MAX_VTX_INDX 0x00002100 | ||
600 | |||
601 | #define REG_A2XX_VGT_MIN_VTX_INDX 0x00002101 | ||
602 | |||
603 | #define REG_A2XX_VGT_INDX_OFFSET 0x00002102 | ||
604 | |||
605 | #define REG_A2XX_A225_PC_MULTI_PRIM_IB_RESET_INDX 0x00002103 | ||
606 | |||
607 | #define REG_A2XX_RB_COLOR_MASK 0x00002104 | ||
608 | #define A2XX_RB_COLOR_MASK_WRITE_RED 0x00000001 | ||
609 | #define A2XX_RB_COLOR_MASK_WRITE_GREEN 0x00000002 | ||
610 | #define A2XX_RB_COLOR_MASK_WRITE_BLUE 0x00000004 | ||
611 | #define A2XX_RB_COLOR_MASK_WRITE_ALPHA 0x00000008 | ||
612 | |||
613 | #define REG_A2XX_RB_BLEND_RED 0x00002105 | ||
614 | |||
615 | #define REG_A2XX_RB_BLEND_GREEN 0x00002106 | ||
616 | |||
617 | #define REG_A2XX_RB_BLEND_BLUE 0x00002107 | ||
618 | |||
619 | #define REG_A2XX_RB_BLEND_ALPHA 0x00002108 | ||
620 | |||
621 | #define REG_A2XX_RB_FOG_COLOR 0x00002109 | ||
622 | |||
623 | #define REG_A2XX_RB_STENCILREFMASK_BF 0x0000210c | ||
624 | #define A2XX_RB_STENCILREFMASK_BF_STENCILREF__MASK 0x000000ff | ||
625 | #define A2XX_RB_STENCILREFMASK_BF_STENCILREF__SHIFT 0 | ||
626 | static inline uint32_t A2XX_RB_STENCILREFMASK_BF_STENCILREF(uint32_t val) | ||
627 | { | ||
628 | return ((val) << A2XX_RB_STENCILREFMASK_BF_STENCILREF__SHIFT) & A2XX_RB_STENCILREFMASK_BF_STENCILREF__MASK; | ||
629 | } | ||
630 | #define A2XX_RB_STENCILREFMASK_BF_STENCILMASK__MASK 0x0000ff00 | ||
631 | #define A2XX_RB_STENCILREFMASK_BF_STENCILMASK__SHIFT 8 | ||
632 | static inline uint32_t A2XX_RB_STENCILREFMASK_BF_STENCILMASK(uint32_t val) | ||
633 | { | ||
634 | return ((val) << A2XX_RB_STENCILREFMASK_BF_STENCILMASK__SHIFT) & A2XX_RB_STENCILREFMASK_BF_STENCILMASK__MASK; | ||
635 | } | ||
636 | #define A2XX_RB_STENCILREFMASK_BF_STENCILWRITEMASK__MASK 0x00ff0000 | ||
637 | #define A2XX_RB_STENCILREFMASK_BF_STENCILWRITEMASK__SHIFT 16 | ||
638 | static inline uint32_t A2XX_RB_STENCILREFMASK_BF_STENCILWRITEMASK(uint32_t val) | ||
639 | { | ||
640 | return ((val) << A2XX_RB_STENCILREFMASK_BF_STENCILWRITEMASK__SHIFT) & A2XX_RB_STENCILREFMASK_BF_STENCILWRITEMASK__MASK; | ||
641 | } | ||
642 | |||
643 | #define REG_A2XX_RB_STENCILREFMASK 0x0000210d | ||
644 | #define A2XX_RB_STENCILREFMASK_STENCILREF__MASK 0x000000ff | ||
645 | #define A2XX_RB_STENCILREFMASK_STENCILREF__SHIFT 0 | ||
646 | static inline uint32_t A2XX_RB_STENCILREFMASK_STENCILREF(uint32_t val) | ||
647 | { | ||
648 | return ((val) << A2XX_RB_STENCILREFMASK_STENCILREF__SHIFT) & A2XX_RB_STENCILREFMASK_STENCILREF__MASK; | ||
649 | } | ||
650 | #define A2XX_RB_STENCILREFMASK_STENCILMASK__MASK 0x0000ff00 | ||
651 | #define A2XX_RB_STENCILREFMASK_STENCILMASK__SHIFT 8 | ||
652 | static inline uint32_t A2XX_RB_STENCILREFMASK_STENCILMASK(uint32_t val) | ||
653 | { | ||
654 | return ((val) << A2XX_RB_STENCILREFMASK_STENCILMASK__SHIFT) & A2XX_RB_STENCILREFMASK_STENCILMASK__MASK; | ||
655 | } | ||
656 | #define A2XX_RB_STENCILREFMASK_STENCILWRITEMASK__MASK 0x00ff0000 | ||
657 | #define A2XX_RB_STENCILREFMASK_STENCILWRITEMASK__SHIFT 16 | ||
658 | static inline uint32_t A2XX_RB_STENCILREFMASK_STENCILWRITEMASK(uint32_t val) | ||
659 | { | ||
660 | return ((val) << A2XX_RB_STENCILREFMASK_STENCILWRITEMASK__SHIFT) & A2XX_RB_STENCILREFMASK_STENCILWRITEMASK__MASK; | ||
661 | } | ||
662 | |||
663 | #define REG_A2XX_RB_ALPHA_REF 0x0000210e | ||
664 | |||
665 | #define REG_A2XX_PA_CL_VPORT_XSCALE 0x0000210f | ||
666 | #define A2XX_PA_CL_VPORT_XSCALE__MASK 0xffffffff | ||
667 | #define A2XX_PA_CL_VPORT_XSCALE__SHIFT 0 | ||
668 | static inline uint32_t A2XX_PA_CL_VPORT_XSCALE(float val) | ||
669 | { | ||
670 | return ((fui(val)) << A2XX_PA_CL_VPORT_XSCALE__SHIFT) & A2XX_PA_CL_VPORT_XSCALE__MASK; | ||
671 | } | ||
672 | |||
673 | #define REG_A2XX_PA_CL_VPORT_XOFFSET 0x00002110 | ||
674 | #define A2XX_PA_CL_VPORT_XOFFSET__MASK 0xffffffff | ||
675 | #define A2XX_PA_CL_VPORT_XOFFSET__SHIFT 0 | ||
676 | static inline uint32_t A2XX_PA_CL_VPORT_XOFFSET(float val) | ||
677 | { | ||
678 | return ((fui(val)) << A2XX_PA_CL_VPORT_XOFFSET__SHIFT) & A2XX_PA_CL_VPORT_XOFFSET__MASK; | ||
679 | } | ||
680 | |||
681 | #define REG_A2XX_PA_CL_VPORT_YSCALE 0x00002111 | ||
682 | #define A2XX_PA_CL_VPORT_YSCALE__MASK 0xffffffff | ||
683 | #define A2XX_PA_CL_VPORT_YSCALE__SHIFT 0 | ||
684 | static inline uint32_t A2XX_PA_CL_VPORT_YSCALE(float val) | ||
685 | { | ||
686 | return ((fui(val)) << A2XX_PA_CL_VPORT_YSCALE__SHIFT) & A2XX_PA_CL_VPORT_YSCALE__MASK; | ||
687 | } | ||
688 | |||
689 | #define REG_A2XX_PA_CL_VPORT_YOFFSET 0x00002112 | ||
690 | #define A2XX_PA_CL_VPORT_YOFFSET__MASK 0xffffffff | ||
691 | #define A2XX_PA_CL_VPORT_YOFFSET__SHIFT 0 | ||
692 | static inline uint32_t A2XX_PA_CL_VPORT_YOFFSET(float val) | ||
693 | { | ||
694 | return ((fui(val)) << A2XX_PA_CL_VPORT_YOFFSET__SHIFT) & A2XX_PA_CL_VPORT_YOFFSET__MASK; | ||
695 | } | ||
696 | |||
697 | #define REG_A2XX_PA_CL_VPORT_ZSCALE 0x00002113 | ||
698 | #define A2XX_PA_CL_VPORT_ZSCALE__MASK 0xffffffff | ||
699 | #define A2XX_PA_CL_VPORT_ZSCALE__SHIFT 0 | ||
700 | static inline uint32_t A2XX_PA_CL_VPORT_ZSCALE(float val) | ||
701 | { | ||
702 | return ((fui(val)) << A2XX_PA_CL_VPORT_ZSCALE__SHIFT) & A2XX_PA_CL_VPORT_ZSCALE__MASK; | ||
703 | } | ||
704 | |||
705 | #define REG_A2XX_PA_CL_VPORT_ZOFFSET 0x00002114 | ||
706 | #define A2XX_PA_CL_VPORT_ZOFFSET__MASK 0xffffffff | ||
707 | #define A2XX_PA_CL_VPORT_ZOFFSET__SHIFT 0 | ||
708 | static inline uint32_t A2XX_PA_CL_VPORT_ZOFFSET(float val) | ||
709 | { | ||
710 | return ((fui(val)) << A2XX_PA_CL_VPORT_ZOFFSET__SHIFT) & A2XX_PA_CL_VPORT_ZOFFSET__MASK; | ||
711 | } | ||
712 | |||
713 | #define REG_A2XX_SQ_PROGRAM_CNTL 0x00002180 | ||
714 | #define A2XX_SQ_PROGRAM_CNTL_VS_REGS__MASK 0x000000ff | ||
715 | #define A2XX_SQ_PROGRAM_CNTL_VS_REGS__SHIFT 0 | ||
716 | static inline uint32_t A2XX_SQ_PROGRAM_CNTL_VS_REGS(uint32_t val) | ||
717 | { | ||
718 | return ((val) << A2XX_SQ_PROGRAM_CNTL_VS_REGS__SHIFT) & A2XX_SQ_PROGRAM_CNTL_VS_REGS__MASK; | ||
719 | } | ||
720 | #define A2XX_SQ_PROGRAM_CNTL_PS_REGS__MASK 0x0000ff00 | ||
721 | #define A2XX_SQ_PROGRAM_CNTL_PS_REGS__SHIFT 8 | ||
722 | static inline uint32_t A2XX_SQ_PROGRAM_CNTL_PS_REGS(uint32_t val) | ||
723 | { | ||
724 | return ((val) << A2XX_SQ_PROGRAM_CNTL_PS_REGS__SHIFT) & A2XX_SQ_PROGRAM_CNTL_PS_REGS__MASK; | ||
725 | } | ||
726 | #define A2XX_SQ_PROGRAM_CNTL_VS_RESOURCE 0x00010000 | ||
727 | #define A2XX_SQ_PROGRAM_CNTL_PS_RESOURCE 0x00020000 | ||
728 | #define A2XX_SQ_PROGRAM_CNTL_PARAM_GEN 0x00040000 | ||
729 | #define A2XX_SQ_PROGRAM_CNTL_GEN_INDEX_PIX 0x00080000 | ||
730 | #define A2XX_SQ_PROGRAM_CNTL_VS_EXPORT_COUNT__MASK 0x00f00000 | ||
731 | #define A2XX_SQ_PROGRAM_CNTL_VS_EXPORT_COUNT__SHIFT 20 | ||
732 | static inline uint32_t A2XX_SQ_PROGRAM_CNTL_VS_EXPORT_COUNT(uint32_t val) | ||
733 | { | ||
734 | return ((val) << A2XX_SQ_PROGRAM_CNTL_VS_EXPORT_COUNT__SHIFT) & A2XX_SQ_PROGRAM_CNTL_VS_EXPORT_COUNT__MASK; | ||
735 | } | ||
736 | #define A2XX_SQ_PROGRAM_CNTL_VS_EXPORT_MODE__MASK 0x07000000 | ||
737 | #define A2XX_SQ_PROGRAM_CNTL_VS_EXPORT_MODE__SHIFT 24 | ||
738 | static inline uint32_t A2XX_SQ_PROGRAM_CNTL_VS_EXPORT_MODE(enum a2xx_sq_ps_vtx_mode val) | ||
739 | { | ||
740 | return ((val) << A2XX_SQ_PROGRAM_CNTL_VS_EXPORT_MODE__SHIFT) & A2XX_SQ_PROGRAM_CNTL_VS_EXPORT_MODE__MASK; | ||
741 | } | ||
742 | #define A2XX_SQ_PROGRAM_CNTL_PS_EXPORT_MODE__MASK 0x78000000 | ||
743 | #define A2XX_SQ_PROGRAM_CNTL_PS_EXPORT_MODE__SHIFT 27 | ||
744 | static inline uint32_t A2XX_SQ_PROGRAM_CNTL_PS_EXPORT_MODE(uint32_t val) | ||
745 | { | ||
746 | return ((val) << A2XX_SQ_PROGRAM_CNTL_PS_EXPORT_MODE__SHIFT) & A2XX_SQ_PROGRAM_CNTL_PS_EXPORT_MODE__MASK; | ||
747 | } | ||
748 | #define A2XX_SQ_PROGRAM_CNTL_GEN_INDEX_VTX 0x80000000 | ||
749 | |||
750 | #define REG_A2XX_SQ_CONTEXT_MISC 0x00002181 | ||
751 | #define A2XX_SQ_CONTEXT_MISC_INST_PRED_OPTIMIZE 0x00000001 | ||
752 | #define A2XX_SQ_CONTEXT_MISC_SC_OUTPUT_SCREEN_XY 0x00000002 | ||
753 | #define A2XX_SQ_CONTEXT_MISC_SC_SAMPLE_CNTL__MASK 0x0000000c | ||
754 | #define A2XX_SQ_CONTEXT_MISC_SC_SAMPLE_CNTL__SHIFT 2 | ||
755 | static inline uint32_t A2XX_SQ_CONTEXT_MISC_SC_SAMPLE_CNTL(enum a2xx_sq_sample_cntl val) | ||
756 | { | ||
757 | return ((val) << A2XX_SQ_CONTEXT_MISC_SC_SAMPLE_CNTL__SHIFT) & A2XX_SQ_CONTEXT_MISC_SC_SAMPLE_CNTL__MASK; | ||
758 | } | ||
759 | #define A2XX_SQ_CONTEXT_MISC_PARAM_GEN_POS__MASK 0x0000ff00 | ||
760 | #define A2XX_SQ_CONTEXT_MISC_PARAM_GEN_POS__SHIFT 8 | ||
761 | static inline uint32_t A2XX_SQ_CONTEXT_MISC_PARAM_GEN_POS(uint32_t val) | ||
762 | { | ||
763 | return ((val) << A2XX_SQ_CONTEXT_MISC_PARAM_GEN_POS__SHIFT) & A2XX_SQ_CONTEXT_MISC_PARAM_GEN_POS__MASK; | ||
764 | } | ||
765 | #define A2XX_SQ_CONTEXT_MISC_PERFCOUNTER_REF 0x00010000 | ||
766 | #define A2XX_SQ_CONTEXT_MISC_YEILD_OPTIMIZE 0x00020000 | ||
767 | #define A2XX_SQ_CONTEXT_MISC_TX_CACHE_SEL 0x00040000 | ||
768 | |||
769 | #define REG_A2XX_SQ_INTERPOLATOR_CNTL 0x00002182 | ||
770 | |||
771 | #define REG_A2XX_SQ_WRAPPING_0 0x00002183 | ||
772 | |||
773 | #define REG_A2XX_SQ_WRAPPING_1 0x00002184 | ||
774 | |||
775 | #define REG_A2XX_SQ_PS_PROGRAM 0x000021f6 | ||
776 | |||
777 | #define REG_A2XX_SQ_VS_PROGRAM 0x000021f7 | ||
778 | |||
779 | #define REG_A2XX_RB_DEPTHCONTROL 0x00002200 | ||
780 | #define A2XX_RB_DEPTHCONTROL_STENCIL_ENABLE 0x00000001 | ||
781 | #define A2XX_RB_DEPTHCONTROL_Z_ENABLE 0x00000002 | ||
782 | #define A2XX_RB_DEPTHCONTROL_Z_WRITE_ENABLE 0x00000004 | ||
783 | #define A2XX_RB_DEPTHCONTROL_EARLY_Z_ENABLE 0x00000008 | ||
784 | #define A2XX_RB_DEPTHCONTROL_ZFUNC__MASK 0x00000070 | ||
785 | #define A2XX_RB_DEPTHCONTROL_ZFUNC__SHIFT 4 | ||
786 | static inline uint32_t A2XX_RB_DEPTHCONTROL_ZFUNC(enum adreno_compare_func val) | ||
787 | { | ||
788 | return ((val) << A2XX_RB_DEPTHCONTROL_ZFUNC__SHIFT) & A2XX_RB_DEPTHCONTROL_ZFUNC__MASK; | ||
789 | } | ||
790 | #define A2XX_RB_DEPTHCONTROL_BACKFACE_ENABLE 0x00000080 | ||
791 | #define A2XX_RB_DEPTHCONTROL_STENCILFUNC__MASK 0x00000700 | ||
792 | #define A2XX_RB_DEPTHCONTROL_STENCILFUNC__SHIFT 8 | ||
793 | static inline uint32_t A2XX_RB_DEPTHCONTROL_STENCILFUNC(enum adreno_compare_func val) | ||
794 | { | ||
795 | return ((val) << A2XX_RB_DEPTHCONTROL_STENCILFUNC__SHIFT) & A2XX_RB_DEPTHCONTROL_STENCILFUNC__MASK; | ||
796 | } | ||
797 | #define A2XX_RB_DEPTHCONTROL_STENCILFAIL__MASK 0x00003800 | ||
798 | #define A2XX_RB_DEPTHCONTROL_STENCILFAIL__SHIFT 11 | ||
799 | static inline uint32_t A2XX_RB_DEPTHCONTROL_STENCILFAIL(enum adreno_stencil_op val) | ||
800 | { | ||
801 | return ((val) << A2XX_RB_DEPTHCONTROL_STENCILFAIL__SHIFT) & A2XX_RB_DEPTHCONTROL_STENCILFAIL__MASK; | ||
802 | } | ||
803 | #define A2XX_RB_DEPTHCONTROL_STENCILZPASS__MASK 0x0001c000 | ||
804 | #define A2XX_RB_DEPTHCONTROL_STENCILZPASS__SHIFT 14 | ||
805 | static inline uint32_t A2XX_RB_DEPTHCONTROL_STENCILZPASS(enum adreno_stencil_op val) | ||
806 | { | ||
807 | return ((val) << A2XX_RB_DEPTHCONTROL_STENCILZPASS__SHIFT) & A2XX_RB_DEPTHCONTROL_STENCILZPASS__MASK; | ||
808 | } | ||
809 | #define A2XX_RB_DEPTHCONTROL_STENCILZFAIL__MASK 0x000e0000 | ||
810 | #define A2XX_RB_DEPTHCONTROL_STENCILZFAIL__SHIFT 17 | ||
811 | static inline uint32_t A2XX_RB_DEPTHCONTROL_STENCILZFAIL(enum adreno_stencil_op val) | ||
812 | { | ||
813 | return ((val) << A2XX_RB_DEPTHCONTROL_STENCILZFAIL__SHIFT) & A2XX_RB_DEPTHCONTROL_STENCILZFAIL__MASK; | ||
814 | } | ||
815 | #define A2XX_RB_DEPTHCONTROL_STENCILFUNC_BF__MASK 0x00700000 | ||
816 | #define A2XX_RB_DEPTHCONTROL_STENCILFUNC_BF__SHIFT 20 | ||
817 | static inline uint32_t A2XX_RB_DEPTHCONTROL_STENCILFUNC_BF(enum adreno_compare_func val) | ||
818 | { | ||
819 | return ((val) << A2XX_RB_DEPTHCONTROL_STENCILFUNC_BF__SHIFT) & A2XX_RB_DEPTHCONTROL_STENCILFUNC_BF__MASK; | ||
820 | } | ||
821 | #define A2XX_RB_DEPTHCONTROL_STENCILFAIL_BF__MASK 0x03800000 | ||
822 | #define A2XX_RB_DEPTHCONTROL_STENCILFAIL_BF__SHIFT 23 | ||
823 | static inline uint32_t A2XX_RB_DEPTHCONTROL_STENCILFAIL_BF(enum adreno_stencil_op val) | ||
824 | { | ||
825 | return ((val) << A2XX_RB_DEPTHCONTROL_STENCILFAIL_BF__SHIFT) & A2XX_RB_DEPTHCONTROL_STENCILFAIL_BF__MASK; | ||
826 | } | ||
827 | #define A2XX_RB_DEPTHCONTROL_STENCILZPASS_BF__MASK 0x1c000000 | ||
828 | #define A2XX_RB_DEPTHCONTROL_STENCILZPASS_BF__SHIFT 26 | ||
829 | static inline uint32_t A2XX_RB_DEPTHCONTROL_STENCILZPASS_BF(enum adreno_stencil_op val) | ||
830 | { | ||
831 | return ((val) << A2XX_RB_DEPTHCONTROL_STENCILZPASS_BF__SHIFT) & A2XX_RB_DEPTHCONTROL_STENCILZPASS_BF__MASK; | ||
832 | } | ||
833 | #define A2XX_RB_DEPTHCONTROL_STENCILZFAIL_BF__MASK 0xe0000000 | ||
834 | #define A2XX_RB_DEPTHCONTROL_STENCILZFAIL_BF__SHIFT 29 | ||
835 | static inline uint32_t A2XX_RB_DEPTHCONTROL_STENCILZFAIL_BF(enum adreno_stencil_op val) | ||
836 | { | ||
837 | return ((val) << A2XX_RB_DEPTHCONTROL_STENCILZFAIL_BF__SHIFT) & A2XX_RB_DEPTHCONTROL_STENCILZFAIL_BF__MASK; | ||
838 | } | ||
839 | |||
840 | #define REG_A2XX_RB_BLEND_CONTROL 0x00002201 | ||
841 | #define A2XX_RB_BLEND_CONTROL_COLOR_SRCBLEND__MASK 0x0000001f | ||
842 | #define A2XX_RB_BLEND_CONTROL_COLOR_SRCBLEND__SHIFT 0 | ||
843 | static inline uint32_t A2XX_RB_BLEND_CONTROL_COLOR_SRCBLEND(enum adreno_rb_blend_factor val) | ||
844 | { | ||
845 | return ((val) << A2XX_RB_BLEND_CONTROL_COLOR_SRCBLEND__SHIFT) & A2XX_RB_BLEND_CONTROL_COLOR_SRCBLEND__MASK; | ||
846 | } | ||
847 | #define A2XX_RB_BLEND_CONTROL_COLOR_COMB_FCN__MASK 0x000000e0 | ||
848 | #define A2XX_RB_BLEND_CONTROL_COLOR_COMB_FCN__SHIFT 5 | ||
849 | static inline uint32_t A2XX_RB_BLEND_CONTROL_COLOR_COMB_FCN(enum adreno_rb_blend_opcode val) | ||
850 | { | ||
851 | return ((val) << A2XX_RB_BLEND_CONTROL_COLOR_COMB_FCN__SHIFT) & A2XX_RB_BLEND_CONTROL_COLOR_COMB_FCN__MASK; | ||
852 | } | ||
853 | #define A2XX_RB_BLEND_CONTROL_COLOR_DESTBLEND__MASK 0x00001f00 | ||
854 | #define A2XX_RB_BLEND_CONTROL_COLOR_DESTBLEND__SHIFT 8 | ||
855 | static inline uint32_t A2XX_RB_BLEND_CONTROL_COLOR_DESTBLEND(enum adreno_rb_blend_factor val) | ||
856 | { | ||
857 | return ((val) << A2XX_RB_BLEND_CONTROL_COLOR_DESTBLEND__SHIFT) & A2XX_RB_BLEND_CONTROL_COLOR_DESTBLEND__MASK; | ||
858 | } | ||
859 | #define A2XX_RB_BLEND_CONTROL_ALPHA_SRCBLEND__MASK 0x001f0000 | ||
860 | #define A2XX_RB_BLEND_CONTROL_ALPHA_SRCBLEND__SHIFT 16 | ||
861 | static inline uint32_t A2XX_RB_BLEND_CONTROL_ALPHA_SRCBLEND(enum adreno_rb_blend_factor val) | ||
862 | { | ||
863 | return ((val) << A2XX_RB_BLEND_CONTROL_ALPHA_SRCBLEND__SHIFT) & A2XX_RB_BLEND_CONTROL_ALPHA_SRCBLEND__MASK; | ||
864 | } | ||
865 | #define A2XX_RB_BLEND_CONTROL_ALPHA_COMB_FCN__MASK 0x00e00000 | ||
866 | #define A2XX_RB_BLEND_CONTROL_ALPHA_COMB_FCN__SHIFT 21 | ||
867 | static inline uint32_t A2XX_RB_BLEND_CONTROL_ALPHA_COMB_FCN(enum adreno_rb_blend_opcode val) | ||
868 | { | ||
869 | return ((val) << A2XX_RB_BLEND_CONTROL_ALPHA_COMB_FCN__SHIFT) & A2XX_RB_BLEND_CONTROL_ALPHA_COMB_FCN__MASK; | ||
870 | } | ||
871 | #define A2XX_RB_BLEND_CONTROL_ALPHA_DESTBLEND__MASK 0x1f000000 | ||
872 | #define A2XX_RB_BLEND_CONTROL_ALPHA_DESTBLEND__SHIFT 24 | ||
873 | static inline uint32_t A2XX_RB_BLEND_CONTROL_ALPHA_DESTBLEND(enum adreno_rb_blend_factor val) | ||
874 | { | ||
875 | return ((val) << A2XX_RB_BLEND_CONTROL_ALPHA_DESTBLEND__SHIFT) & A2XX_RB_BLEND_CONTROL_ALPHA_DESTBLEND__MASK; | ||
876 | } | ||
877 | #define A2XX_RB_BLEND_CONTROL_BLEND_FORCE_ENABLE 0x20000000 | ||
878 | #define A2XX_RB_BLEND_CONTROL_BLEND_FORCE 0x40000000 | ||
879 | |||
880 | #define REG_A2XX_RB_COLORCONTROL 0x00002202 | ||
881 | #define A2XX_RB_COLORCONTROL_ALPHA_FUNC__MASK 0x00000007 | ||
882 | #define A2XX_RB_COLORCONTROL_ALPHA_FUNC__SHIFT 0 | ||
883 | static inline uint32_t A2XX_RB_COLORCONTROL_ALPHA_FUNC(enum adreno_compare_func val) | ||
884 | { | ||
885 | return ((val) << A2XX_RB_COLORCONTROL_ALPHA_FUNC__SHIFT) & A2XX_RB_COLORCONTROL_ALPHA_FUNC__MASK; | ||
886 | } | ||
887 | #define A2XX_RB_COLORCONTROL_ALPHA_TEST_ENABLE 0x00000008 | ||
888 | #define A2XX_RB_COLORCONTROL_ALPHA_TO_MASK_ENABLE 0x00000010 | ||
889 | #define A2XX_RB_COLORCONTROL_BLEND_DISABLE 0x00000020 | ||
890 | #define A2XX_RB_COLORCONTROL_VOB_ENABLE 0x00000040 | ||
891 | #define A2XX_RB_COLORCONTROL_VS_EXPORTS_FOG 0x00000080 | ||
892 | #define A2XX_RB_COLORCONTROL_ROP_CODE__MASK 0x00000f00 | ||
893 | #define A2XX_RB_COLORCONTROL_ROP_CODE__SHIFT 8 | ||
894 | static inline uint32_t A2XX_RB_COLORCONTROL_ROP_CODE(uint32_t val) | ||
895 | { | ||
896 | return ((val) << A2XX_RB_COLORCONTROL_ROP_CODE__SHIFT) & A2XX_RB_COLORCONTROL_ROP_CODE__MASK; | ||
897 | } | ||
898 | #define A2XX_RB_COLORCONTROL_DITHER_MODE__MASK 0x00003000 | ||
899 | #define A2XX_RB_COLORCONTROL_DITHER_MODE__SHIFT 12 | ||
900 | static inline uint32_t A2XX_RB_COLORCONTROL_DITHER_MODE(enum adreno_rb_dither_mode val) | ||
901 | { | ||
902 | return ((val) << A2XX_RB_COLORCONTROL_DITHER_MODE__SHIFT) & A2XX_RB_COLORCONTROL_DITHER_MODE__MASK; | ||
903 | } | ||
904 | #define A2XX_RB_COLORCONTROL_DITHER_TYPE__MASK 0x0000c000 | ||
905 | #define A2XX_RB_COLORCONTROL_DITHER_TYPE__SHIFT 14 | ||
906 | static inline uint32_t A2XX_RB_COLORCONTROL_DITHER_TYPE(enum a2xx_rb_dither_type val) | ||
907 | { | ||
908 | return ((val) << A2XX_RB_COLORCONTROL_DITHER_TYPE__SHIFT) & A2XX_RB_COLORCONTROL_DITHER_TYPE__MASK; | ||
909 | } | ||
910 | #define A2XX_RB_COLORCONTROL_PIXEL_FOG 0x00010000 | ||
911 | #define A2XX_RB_COLORCONTROL_ALPHA_TO_MASK_OFFSET0__MASK 0x03000000 | ||
912 | #define A2XX_RB_COLORCONTROL_ALPHA_TO_MASK_OFFSET0__SHIFT 24 | ||
913 | static inline uint32_t A2XX_RB_COLORCONTROL_ALPHA_TO_MASK_OFFSET0(uint32_t val) | ||
914 | { | ||
915 | return ((val) << A2XX_RB_COLORCONTROL_ALPHA_TO_MASK_OFFSET0__SHIFT) & A2XX_RB_COLORCONTROL_ALPHA_TO_MASK_OFFSET0__MASK; | ||
916 | } | ||
917 | #define A2XX_RB_COLORCONTROL_ALPHA_TO_MASK_OFFSET1__MASK 0x0c000000 | ||
918 | #define A2XX_RB_COLORCONTROL_ALPHA_TO_MASK_OFFSET1__SHIFT 26 | ||
919 | static inline uint32_t A2XX_RB_COLORCONTROL_ALPHA_TO_MASK_OFFSET1(uint32_t val) | ||
920 | { | ||
921 | return ((val) << A2XX_RB_COLORCONTROL_ALPHA_TO_MASK_OFFSET1__SHIFT) & A2XX_RB_COLORCONTROL_ALPHA_TO_MASK_OFFSET1__MASK; | ||
922 | } | ||
923 | #define A2XX_RB_COLORCONTROL_ALPHA_TO_MASK_OFFSET2__MASK 0x30000000 | ||
924 | #define A2XX_RB_COLORCONTROL_ALPHA_TO_MASK_OFFSET2__SHIFT 28 | ||
925 | static inline uint32_t A2XX_RB_COLORCONTROL_ALPHA_TO_MASK_OFFSET2(uint32_t val) | ||
926 | { | ||
927 | return ((val) << A2XX_RB_COLORCONTROL_ALPHA_TO_MASK_OFFSET2__SHIFT) & A2XX_RB_COLORCONTROL_ALPHA_TO_MASK_OFFSET2__MASK; | ||
928 | } | ||
929 | #define A2XX_RB_COLORCONTROL_ALPHA_TO_MASK_OFFSET3__MASK 0xc0000000 | ||
930 | #define A2XX_RB_COLORCONTROL_ALPHA_TO_MASK_OFFSET3__SHIFT 30 | ||
931 | static inline uint32_t A2XX_RB_COLORCONTROL_ALPHA_TO_MASK_OFFSET3(uint32_t val) | ||
932 | { | ||
933 | return ((val) << A2XX_RB_COLORCONTROL_ALPHA_TO_MASK_OFFSET3__SHIFT) & A2XX_RB_COLORCONTROL_ALPHA_TO_MASK_OFFSET3__MASK; | ||
934 | } | ||
935 | |||
936 | #define REG_A2XX_VGT_CURRENT_BIN_ID_MAX 0x00002203 | ||
937 | #define A2XX_VGT_CURRENT_BIN_ID_MAX_COLUMN__MASK 0x00000007 | ||
938 | #define A2XX_VGT_CURRENT_BIN_ID_MAX_COLUMN__SHIFT 0 | ||
939 | static inline uint32_t A2XX_VGT_CURRENT_BIN_ID_MAX_COLUMN(uint32_t val) | ||
940 | { | ||
941 | return ((val) << A2XX_VGT_CURRENT_BIN_ID_MAX_COLUMN__SHIFT) & A2XX_VGT_CURRENT_BIN_ID_MAX_COLUMN__MASK; | ||
942 | } | ||
943 | #define A2XX_VGT_CURRENT_BIN_ID_MAX_ROW__MASK 0x00000038 | ||
944 | #define A2XX_VGT_CURRENT_BIN_ID_MAX_ROW__SHIFT 3 | ||
945 | static inline uint32_t A2XX_VGT_CURRENT_BIN_ID_MAX_ROW(uint32_t val) | ||
946 | { | ||
947 | return ((val) << A2XX_VGT_CURRENT_BIN_ID_MAX_ROW__SHIFT) & A2XX_VGT_CURRENT_BIN_ID_MAX_ROW__MASK; | ||
948 | } | ||
949 | #define A2XX_VGT_CURRENT_BIN_ID_MAX_GUARD_BAND_MASK__MASK 0x000001c0 | ||
950 | #define A2XX_VGT_CURRENT_BIN_ID_MAX_GUARD_BAND_MASK__SHIFT 6 | ||
951 | static inline uint32_t A2XX_VGT_CURRENT_BIN_ID_MAX_GUARD_BAND_MASK(uint32_t val) | ||
952 | { | ||
953 | return ((val) << A2XX_VGT_CURRENT_BIN_ID_MAX_GUARD_BAND_MASK__SHIFT) & A2XX_VGT_CURRENT_BIN_ID_MAX_GUARD_BAND_MASK__MASK; | ||
954 | } | ||
955 | |||
956 | #define REG_A2XX_PA_CL_CLIP_CNTL 0x00002204 | ||
957 | #define A2XX_PA_CL_CLIP_CNTL_CLIP_DISABLE 0x00010000 | ||
958 | #define A2XX_PA_CL_CLIP_CNTL_BOUNDARY_EDGE_FLAG_ENA 0x00040000 | ||
959 | #define A2XX_PA_CL_CLIP_CNTL_DX_CLIP_SPACE_DEF__MASK 0x00080000 | ||
960 | #define A2XX_PA_CL_CLIP_CNTL_DX_CLIP_SPACE_DEF__SHIFT 19 | ||
961 | static inline uint32_t A2XX_PA_CL_CLIP_CNTL_DX_CLIP_SPACE_DEF(enum a2xx_dx_clip_space val) | ||
962 | { | ||
963 | return ((val) << A2XX_PA_CL_CLIP_CNTL_DX_CLIP_SPACE_DEF__SHIFT) & A2XX_PA_CL_CLIP_CNTL_DX_CLIP_SPACE_DEF__MASK; | ||
964 | } | ||
965 | #define A2XX_PA_CL_CLIP_CNTL_DIS_CLIP_ERR_DETECT 0x00100000 | ||
966 | #define A2XX_PA_CL_CLIP_CNTL_VTX_KILL_OR 0x00200000 | ||
967 | #define A2XX_PA_CL_CLIP_CNTL_XY_NAN_RETAIN 0x00400000 | ||
968 | #define A2XX_PA_CL_CLIP_CNTL_Z_NAN_RETAIN 0x00800000 | ||
969 | #define A2XX_PA_CL_CLIP_CNTL_W_NAN_RETAIN 0x01000000 | ||
970 | |||
971 | #define REG_A2XX_PA_SU_SC_MODE_CNTL 0x00002205 | ||
972 | #define A2XX_PA_SU_SC_MODE_CNTL_CULL_FRONT 0x00000001 | ||
973 | #define A2XX_PA_SU_SC_MODE_CNTL_CULL_BACK 0x00000002 | ||
974 | #define A2XX_PA_SU_SC_MODE_CNTL_FACE 0x00000004 | ||
975 | #define A2XX_PA_SU_SC_MODE_CNTL_POLYMODE__MASK 0x00000018 | ||
976 | #define A2XX_PA_SU_SC_MODE_CNTL_POLYMODE__SHIFT 3 | ||
977 | static inline uint32_t A2XX_PA_SU_SC_MODE_CNTL_POLYMODE(enum a2xx_pa_su_sc_polymode val) | ||
978 | { | ||
979 | return ((val) << A2XX_PA_SU_SC_MODE_CNTL_POLYMODE__SHIFT) & A2XX_PA_SU_SC_MODE_CNTL_POLYMODE__MASK; | ||
980 | } | ||
981 | #define A2XX_PA_SU_SC_MODE_CNTL_FRONT_PTYPE__MASK 0x000000e0 | ||
982 | #define A2XX_PA_SU_SC_MODE_CNTL_FRONT_PTYPE__SHIFT 5 | ||
983 | static inline uint32_t A2XX_PA_SU_SC_MODE_CNTL_FRONT_PTYPE(enum adreno_pa_su_sc_draw val) | ||
984 | { | ||
985 | return ((val) << A2XX_PA_SU_SC_MODE_CNTL_FRONT_PTYPE__SHIFT) & A2XX_PA_SU_SC_MODE_CNTL_FRONT_PTYPE__MASK; | ||
986 | } | ||
987 | #define A2XX_PA_SU_SC_MODE_CNTL_BACK_PTYPE__MASK 0x00000700 | ||
988 | #define A2XX_PA_SU_SC_MODE_CNTL_BACK_PTYPE__SHIFT 8 | ||
989 | static inline uint32_t A2XX_PA_SU_SC_MODE_CNTL_BACK_PTYPE(enum adreno_pa_su_sc_draw val) | ||
990 | { | ||
991 | return ((val) << A2XX_PA_SU_SC_MODE_CNTL_BACK_PTYPE__SHIFT) & A2XX_PA_SU_SC_MODE_CNTL_BACK_PTYPE__MASK; | ||
992 | } | ||
993 | #define A2XX_PA_SU_SC_MODE_CNTL_POLY_OFFSET_FRONT_ENABLE 0x00000800 | ||
994 | #define A2XX_PA_SU_SC_MODE_CNTL_POLY_OFFSET_BACK_ENABLE 0x00001000 | ||
995 | #define A2XX_PA_SU_SC_MODE_CNTL_POLY_OFFSET_PARA_ENABLE 0x00002000 | ||
996 | #define A2XX_PA_SU_SC_MODE_CNTL_MSAA_ENABLE 0x00008000 | ||
997 | #define A2XX_PA_SU_SC_MODE_CNTL_VTX_WINDOW_OFFSET_ENABLE 0x00010000 | ||
998 | #define A2XX_PA_SU_SC_MODE_CNTL_LINE_STIPPLE_ENABLE 0x00040000 | ||
999 | #define A2XX_PA_SU_SC_MODE_CNTL_PROVOKING_VTX_LAST 0x00080000 | ||
1000 | #define A2XX_PA_SU_SC_MODE_CNTL_PERSP_CORR_DIS 0x00100000 | ||
1001 | #define A2XX_PA_SU_SC_MODE_CNTL_MULTI_PRIM_IB_ENA 0x00200000 | ||
1002 | #define A2XX_PA_SU_SC_MODE_CNTL_QUAD_ORDER_ENABLE 0x00800000 | ||
1003 | #define A2XX_PA_SU_SC_MODE_CNTL_WAIT_RB_IDLE_ALL_TRI 0x02000000 | ||
1004 | #define A2XX_PA_SU_SC_MODE_CNTL_WAIT_RB_IDLE_FIRST_TRI_NEW_STATE 0x04000000 | ||
1005 | #define A2XX_PA_SU_SC_MODE_CNTL_CLAMPED_FACENESS 0x10000000 | ||
1006 | #define A2XX_PA_SU_SC_MODE_CNTL_ZERO_AREA_FACENESS 0x20000000 | ||
1007 | #define A2XX_PA_SU_SC_MODE_CNTL_FACE_KILL_ENABLE 0x40000000 | ||
1008 | #define A2XX_PA_SU_SC_MODE_CNTL_FACE_WRITE_ENABLE 0x80000000 | ||
1009 | |||
1010 | #define REG_A2XX_PA_CL_VTE_CNTL 0x00002206 | ||
1011 | #define A2XX_PA_CL_VTE_CNTL_VPORT_X_SCALE_ENA 0x00000001 | ||
1012 | #define A2XX_PA_CL_VTE_CNTL_VPORT_X_OFFSET_ENA 0x00000002 | ||
1013 | #define A2XX_PA_CL_VTE_CNTL_VPORT_Y_SCALE_ENA 0x00000004 | ||
1014 | #define A2XX_PA_CL_VTE_CNTL_VPORT_Y_OFFSET_ENA 0x00000008 | ||
1015 | #define A2XX_PA_CL_VTE_CNTL_VPORT_Z_SCALE_ENA 0x00000010 | ||
1016 | #define A2XX_PA_CL_VTE_CNTL_VPORT_Z_OFFSET_ENA 0x00000020 | ||
1017 | #define A2XX_PA_CL_VTE_CNTL_VTX_XY_FMT 0x00000100 | ||
1018 | #define A2XX_PA_CL_VTE_CNTL_VTX_Z_FMT 0x00000200 | ||
1019 | #define A2XX_PA_CL_VTE_CNTL_VTX_W0_FMT 0x00000400 | ||
1020 | #define A2XX_PA_CL_VTE_CNTL_PERFCOUNTER_REF 0x00000800 | ||
1021 | |||
1022 | #define REG_A2XX_VGT_CURRENT_BIN_ID_MIN 0x00002207 | ||
1023 | #define A2XX_VGT_CURRENT_BIN_ID_MIN_COLUMN__MASK 0x00000007 | ||
1024 | #define A2XX_VGT_CURRENT_BIN_ID_MIN_COLUMN__SHIFT 0 | ||
1025 | static inline uint32_t A2XX_VGT_CURRENT_BIN_ID_MIN_COLUMN(uint32_t val) | ||
1026 | { | ||
1027 | return ((val) << A2XX_VGT_CURRENT_BIN_ID_MIN_COLUMN__SHIFT) & A2XX_VGT_CURRENT_BIN_ID_MIN_COLUMN__MASK; | ||
1028 | } | ||
1029 | #define A2XX_VGT_CURRENT_BIN_ID_MIN_ROW__MASK 0x00000038 | ||
1030 | #define A2XX_VGT_CURRENT_BIN_ID_MIN_ROW__SHIFT 3 | ||
1031 | static inline uint32_t A2XX_VGT_CURRENT_BIN_ID_MIN_ROW(uint32_t val) | ||
1032 | { | ||
1033 | return ((val) << A2XX_VGT_CURRENT_BIN_ID_MIN_ROW__SHIFT) & A2XX_VGT_CURRENT_BIN_ID_MIN_ROW__MASK; | ||
1034 | } | ||
1035 | #define A2XX_VGT_CURRENT_BIN_ID_MIN_GUARD_BAND_MASK__MASK 0x000001c0 | ||
1036 | #define A2XX_VGT_CURRENT_BIN_ID_MIN_GUARD_BAND_MASK__SHIFT 6 | ||
1037 | static inline uint32_t A2XX_VGT_CURRENT_BIN_ID_MIN_GUARD_BAND_MASK(uint32_t val) | ||
1038 | { | ||
1039 | return ((val) << A2XX_VGT_CURRENT_BIN_ID_MIN_GUARD_BAND_MASK__SHIFT) & A2XX_VGT_CURRENT_BIN_ID_MIN_GUARD_BAND_MASK__MASK; | ||
1040 | } | ||
1041 | |||
1042 | #define REG_A2XX_RB_MODECONTROL 0x00002208 | ||
1043 | #define A2XX_RB_MODECONTROL_EDRAM_MODE__MASK 0x00000007 | ||
1044 | #define A2XX_RB_MODECONTROL_EDRAM_MODE__SHIFT 0 | ||
1045 | static inline uint32_t A2XX_RB_MODECONTROL_EDRAM_MODE(enum a2xx_rb_edram_mode val) | ||
1046 | { | ||
1047 | return ((val) << A2XX_RB_MODECONTROL_EDRAM_MODE__SHIFT) & A2XX_RB_MODECONTROL_EDRAM_MODE__MASK; | ||
1048 | } | ||
1049 | |||
1050 | #define REG_A2XX_A220_RB_LRZ_VSC_CONTROL 0x00002209 | ||
1051 | |||
1052 | #define REG_A2XX_RB_SAMPLE_POS 0x0000220a | ||
1053 | |||
1054 | #define REG_A2XX_CLEAR_COLOR 0x0000220b | ||
1055 | #define A2XX_CLEAR_COLOR_RED__MASK 0x000000ff | ||
1056 | #define A2XX_CLEAR_COLOR_RED__SHIFT 0 | ||
1057 | static inline uint32_t A2XX_CLEAR_COLOR_RED(uint32_t val) | ||
1058 | { | ||
1059 | return ((val) << A2XX_CLEAR_COLOR_RED__SHIFT) & A2XX_CLEAR_COLOR_RED__MASK; | ||
1060 | } | ||
1061 | #define A2XX_CLEAR_COLOR_GREEN__MASK 0x0000ff00 | ||
1062 | #define A2XX_CLEAR_COLOR_GREEN__SHIFT 8 | ||
1063 | static inline uint32_t A2XX_CLEAR_COLOR_GREEN(uint32_t val) | ||
1064 | { | ||
1065 | return ((val) << A2XX_CLEAR_COLOR_GREEN__SHIFT) & A2XX_CLEAR_COLOR_GREEN__MASK; | ||
1066 | } | ||
1067 | #define A2XX_CLEAR_COLOR_BLUE__MASK 0x00ff0000 | ||
1068 | #define A2XX_CLEAR_COLOR_BLUE__SHIFT 16 | ||
1069 | static inline uint32_t A2XX_CLEAR_COLOR_BLUE(uint32_t val) | ||
1070 | { | ||
1071 | return ((val) << A2XX_CLEAR_COLOR_BLUE__SHIFT) & A2XX_CLEAR_COLOR_BLUE__MASK; | ||
1072 | } | ||
1073 | #define A2XX_CLEAR_COLOR_ALPHA__MASK 0xff000000 | ||
1074 | #define A2XX_CLEAR_COLOR_ALPHA__SHIFT 24 | ||
1075 | static inline uint32_t A2XX_CLEAR_COLOR_ALPHA(uint32_t val) | ||
1076 | { | ||
1077 | return ((val) << A2XX_CLEAR_COLOR_ALPHA__SHIFT) & A2XX_CLEAR_COLOR_ALPHA__MASK; | ||
1078 | } | ||
1079 | |||
1080 | #define REG_A2XX_A220_GRAS_CONTROL 0x00002210 | ||
1081 | |||
1082 | #define REG_A2XX_PA_SU_POINT_SIZE 0x00002280 | ||
1083 | #define A2XX_PA_SU_POINT_SIZE_HEIGHT__MASK 0x0000ffff | ||
1084 | #define A2XX_PA_SU_POINT_SIZE_HEIGHT__SHIFT 0 | ||
1085 | static inline uint32_t A2XX_PA_SU_POINT_SIZE_HEIGHT(float val) | ||
1086 | { | ||
1087 | return ((((uint32_t)(val * 8.0))) << A2XX_PA_SU_POINT_SIZE_HEIGHT__SHIFT) & A2XX_PA_SU_POINT_SIZE_HEIGHT__MASK; | ||
1088 | } | ||
1089 | #define A2XX_PA_SU_POINT_SIZE_WIDTH__MASK 0xffff0000 | ||
1090 | #define A2XX_PA_SU_POINT_SIZE_WIDTH__SHIFT 16 | ||
1091 | static inline uint32_t A2XX_PA_SU_POINT_SIZE_WIDTH(float val) | ||
1092 | { | ||
1093 | return ((((uint32_t)(val * 8.0))) << A2XX_PA_SU_POINT_SIZE_WIDTH__SHIFT) & A2XX_PA_SU_POINT_SIZE_WIDTH__MASK; | ||
1094 | } | ||
1095 | |||
1096 | #define REG_A2XX_PA_SU_POINT_MINMAX 0x00002281 | ||
1097 | #define A2XX_PA_SU_POINT_MINMAX_MIN__MASK 0x0000ffff | ||
1098 | #define A2XX_PA_SU_POINT_MINMAX_MIN__SHIFT 0 | ||
1099 | static inline uint32_t A2XX_PA_SU_POINT_MINMAX_MIN(float val) | ||
1100 | { | ||
1101 | return ((((uint32_t)(val * 8.0))) << A2XX_PA_SU_POINT_MINMAX_MIN__SHIFT) & A2XX_PA_SU_POINT_MINMAX_MIN__MASK; | ||
1102 | } | ||
1103 | #define A2XX_PA_SU_POINT_MINMAX_MAX__MASK 0xffff0000 | ||
1104 | #define A2XX_PA_SU_POINT_MINMAX_MAX__SHIFT 16 | ||
1105 | static inline uint32_t A2XX_PA_SU_POINT_MINMAX_MAX(float val) | ||
1106 | { | ||
1107 | return ((((uint32_t)(val * 8.0))) << A2XX_PA_SU_POINT_MINMAX_MAX__SHIFT) & A2XX_PA_SU_POINT_MINMAX_MAX__MASK; | ||
1108 | } | ||
1109 | |||
1110 | #define REG_A2XX_PA_SU_LINE_CNTL 0x00002282 | ||
1111 | #define A2XX_PA_SU_LINE_CNTL_WIDTH__MASK 0x0000ffff | ||
1112 | #define A2XX_PA_SU_LINE_CNTL_WIDTH__SHIFT 0 | ||
1113 | static inline uint32_t A2XX_PA_SU_LINE_CNTL_WIDTH(float val) | ||
1114 | { | ||
1115 | return ((((uint32_t)(val * 8.0))) << A2XX_PA_SU_LINE_CNTL_WIDTH__SHIFT) & A2XX_PA_SU_LINE_CNTL_WIDTH__MASK; | ||
1116 | } | ||
1117 | |||
1118 | #define REG_A2XX_PA_SC_LINE_STIPPLE 0x00002283 | ||
1119 | #define A2XX_PA_SC_LINE_STIPPLE_LINE_PATTERN__MASK 0x0000ffff | ||
1120 | #define A2XX_PA_SC_LINE_STIPPLE_LINE_PATTERN__SHIFT 0 | ||
1121 | static inline uint32_t A2XX_PA_SC_LINE_STIPPLE_LINE_PATTERN(uint32_t val) | ||
1122 | { | ||
1123 | return ((val) << A2XX_PA_SC_LINE_STIPPLE_LINE_PATTERN__SHIFT) & A2XX_PA_SC_LINE_STIPPLE_LINE_PATTERN__MASK; | ||
1124 | } | ||
1125 | #define A2XX_PA_SC_LINE_STIPPLE_REPEAT_COUNT__MASK 0x00ff0000 | ||
1126 | #define A2XX_PA_SC_LINE_STIPPLE_REPEAT_COUNT__SHIFT 16 | ||
1127 | static inline uint32_t A2XX_PA_SC_LINE_STIPPLE_REPEAT_COUNT(uint32_t val) | ||
1128 | { | ||
1129 | return ((val) << A2XX_PA_SC_LINE_STIPPLE_REPEAT_COUNT__SHIFT) & A2XX_PA_SC_LINE_STIPPLE_REPEAT_COUNT__MASK; | ||
1130 | } | ||
1131 | #define A2XX_PA_SC_LINE_STIPPLE_PATTERN_BIT_ORDER__MASK 0x10000000 | ||
1132 | #define A2XX_PA_SC_LINE_STIPPLE_PATTERN_BIT_ORDER__SHIFT 28 | ||
1133 | static inline uint32_t A2XX_PA_SC_LINE_STIPPLE_PATTERN_BIT_ORDER(enum a2xx_pa_sc_pattern_bit_order val) | ||
1134 | { | ||
1135 | return ((val) << A2XX_PA_SC_LINE_STIPPLE_PATTERN_BIT_ORDER__SHIFT) & A2XX_PA_SC_LINE_STIPPLE_PATTERN_BIT_ORDER__MASK; | ||
1136 | } | ||
1137 | #define A2XX_PA_SC_LINE_STIPPLE_AUTO_RESET_CNTL__MASK 0x60000000 | ||
1138 | #define A2XX_PA_SC_LINE_STIPPLE_AUTO_RESET_CNTL__SHIFT 29 | ||
1139 | static inline uint32_t A2XX_PA_SC_LINE_STIPPLE_AUTO_RESET_CNTL(enum a2xx_pa_sc_auto_reset_cntl val) | ||
1140 | { | ||
1141 | return ((val) << A2XX_PA_SC_LINE_STIPPLE_AUTO_RESET_CNTL__SHIFT) & A2XX_PA_SC_LINE_STIPPLE_AUTO_RESET_CNTL__MASK; | ||
1142 | } | ||
1143 | |||
1144 | #define REG_A2XX_PA_SC_VIZ_QUERY 0x00002293 | ||
1145 | |||
1146 | #define REG_A2XX_VGT_ENHANCE 0x00002294 | ||
1147 | |||
1148 | #define REG_A2XX_PA_SC_LINE_CNTL 0x00002300 | ||
1149 | #define A2XX_PA_SC_LINE_CNTL_BRES_CNTL__MASK 0x0000ffff | ||
1150 | #define A2XX_PA_SC_LINE_CNTL_BRES_CNTL__SHIFT 0 | ||
1151 | static inline uint32_t A2XX_PA_SC_LINE_CNTL_BRES_CNTL(uint32_t val) | ||
1152 | { | ||
1153 | return ((val) << A2XX_PA_SC_LINE_CNTL_BRES_CNTL__SHIFT) & A2XX_PA_SC_LINE_CNTL_BRES_CNTL__MASK; | ||
1154 | } | ||
1155 | #define A2XX_PA_SC_LINE_CNTL_USE_BRES_CNTL 0x00000100 | ||
1156 | #define A2XX_PA_SC_LINE_CNTL_EXPAND_LINE_WIDTH 0x00000200 | ||
1157 | #define A2XX_PA_SC_LINE_CNTL_LAST_PIXEL 0x00000400 | ||
1158 | |||
1159 | #define REG_A2XX_PA_SC_AA_CONFIG 0x00002301 | ||
1160 | |||
1161 | #define REG_A2XX_PA_SU_VTX_CNTL 0x00002302 | ||
1162 | #define A2XX_PA_SU_VTX_CNTL_PIX_CENTER__MASK 0x00000001 | ||
1163 | #define A2XX_PA_SU_VTX_CNTL_PIX_CENTER__SHIFT 0 | ||
1164 | static inline uint32_t A2XX_PA_SU_VTX_CNTL_PIX_CENTER(enum a2xx_pa_pixcenter val) | ||
1165 | { | ||
1166 | return ((val) << A2XX_PA_SU_VTX_CNTL_PIX_CENTER__SHIFT) & A2XX_PA_SU_VTX_CNTL_PIX_CENTER__MASK; | ||
1167 | } | ||
1168 | #define A2XX_PA_SU_VTX_CNTL_ROUND_MODE__MASK 0x00000006 | ||
1169 | #define A2XX_PA_SU_VTX_CNTL_ROUND_MODE__SHIFT 1 | ||
1170 | static inline uint32_t A2XX_PA_SU_VTX_CNTL_ROUND_MODE(enum a2xx_pa_roundmode val) | ||
1171 | { | ||
1172 | return ((val) << A2XX_PA_SU_VTX_CNTL_ROUND_MODE__SHIFT) & A2XX_PA_SU_VTX_CNTL_ROUND_MODE__MASK; | ||
1173 | } | ||
1174 | #define A2XX_PA_SU_VTX_CNTL_QUANT_MODE__MASK 0x00000380 | ||
1175 | #define A2XX_PA_SU_VTX_CNTL_QUANT_MODE__SHIFT 7 | ||
1176 | static inline uint32_t A2XX_PA_SU_VTX_CNTL_QUANT_MODE(enum a2xx_pa_quantmode val) | ||
1177 | { | ||
1178 | return ((val) << A2XX_PA_SU_VTX_CNTL_QUANT_MODE__SHIFT) & A2XX_PA_SU_VTX_CNTL_QUANT_MODE__MASK; | ||
1179 | } | ||
1180 | |||
1181 | #define REG_A2XX_PA_CL_GB_VERT_CLIP_ADJ 0x00002303 | ||
1182 | #define A2XX_PA_CL_GB_VERT_CLIP_ADJ__MASK 0xffffffff | ||
1183 | #define A2XX_PA_CL_GB_VERT_CLIP_ADJ__SHIFT 0 | ||
1184 | static inline uint32_t A2XX_PA_CL_GB_VERT_CLIP_ADJ(float val) | ||
1185 | { | ||
1186 | return ((fui(val)) << A2XX_PA_CL_GB_VERT_CLIP_ADJ__SHIFT) & A2XX_PA_CL_GB_VERT_CLIP_ADJ__MASK; | ||
1187 | } | ||
1188 | |||
1189 | #define REG_A2XX_PA_CL_GB_VERT_DISC_ADJ 0x00002304 | ||
1190 | #define A2XX_PA_CL_GB_VERT_DISC_ADJ__MASK 0xffffffff | ||
1191 | #define A2XX_PA_CL_GB_VERT_DISC_ADJ__SHIFT 0 | ||
1192 | static inline uint32_t A2XX_PA_CL_GB_VERT_DISC_ADJ(float val) | ||
1193 | { | ||
1194 | return ((fui(val)) << A2XX_PA_CL_GB_VERT_DISC_ADJ__SHIFT) & A2XX_PA_CL_GB_VERT_DISC_ADJ__MASK; | ||
1195 | } | ||
1196 | |||
1197 | #define REG_A2XX_PA_CL_GB_HORZ_CLIP_ADJ 0x00002305 | ||
1198 | #define A2XX_PA_CL_GB_HORZ_CLIP_ADJ__MASK 0xffffffff | ||
1199 | #define A2XX_PA_CL_GB_HORZ_CLIP_ADJ__SHIFT 0 | ||
1200 | static inline uint32_t A2XX_PA_CL_GB_HORZ_CLIP_ADJ(float val) | ||
1201 | { | ||
1202 | return ((fui(val)) << A2XX_PA_CL_GB_HORZ_CLIP_ADJ__SHIFT) & A2XX_PA_CL_GB_HORZ_CLIP_ADJ__MASK; | ||
1203 | } | ||
1204 | |||
1205 | #define REG_A2XX_PA_CL_GB_HORZ_DISC_ADJ 0x00002306 | ||
1206 | #define A2XX_PA_CL_GB_HORZ_DISC_ADJ__MASK 0xffffffff | ||
1207 | #define A2XX_PA_CL_GB_HORZ_DISC_ADJ__SHIFT 0 | ||
1208 | static inline uint32_t A2XX_PA_CL_GB_HORZ_DISC_ADJ(float val) | ||
1209 | { | ||
1210 | return ((fui(val)) << A2XX_PA_CL_GB_HORZ_DISC_ADJ__SHIFT) & A2XX_PA_CL_GB_HORZ_DISC_ADJ__MASK; | ||
1211 | } | ||
1212 | |||
1213 | #define REG_A2XX_SQ_VS_CONST 0x00002307 | ||
1214 | #define A2XX_SQ_VS_CONST_BASE__MASK 0x000001ff | ||
1215 | #define A2XX_SQ_VS_CONST_BASE__SHIFT 0 | ||
1216 | static inline uint32_t A2XX_SQ_VS_CONST_BASE(uint32_t val) | ||
1217 | { | ||
1218 | return ((val) << A2XX_SQ_VS_CONST_BASE__SHIFT) & A2XX_SQ_VS_CONST_BASE__MASK; | ||
1219 | } | ||
1220 | #define A2XX_SQ_VS_CONST_SIZE__MASK 0x001ff000 | ||
1221 | #define A2XX_SQ_VS_CONST_SIZE__SHIFT 12 | ||
1222 | static inline uint32_t A2XX_SQ_VS_CONST_SIZE(uint32_t val) | ||
1223 | { | ||
1224 | return ((val) << A2XX_SQ_VS_CONST_SIZE__SHIFT) & A2XX_SQ_VS_CONST_SIZE__MASK; | ||
1225 | } | ||
1226 | |||
1227 | #define REG_A2XX_SQ_PS_CONST 0x00002308 | ||
1228 | #define A2XX_SQ_PS_CONST_BASE__MASK 0x000001ff | ||
1229 | #define A2XX_SQ_PS_CONST_BASE__SHIFT 0 | ||
1230 | static inline uint32_t A2XX_SQ_PS_CONST_BASE(uint32_t val) | ||
1231 | { | ||
1232 | return ((val) << A2XX_SQ_PS_CONST_BASE__SHIFT) & A2XX_SQ_PS_CONST_BASE__MASK; | ||
1233 | } | ||
1234 | #define A2XX_SQ_PS_CONST_SIZE__MASK 0x001ff000 | ||
1235 | #define A2XX_SQ_PS_CONST_SIZE__SHIFT 12 | ||
1236 | static inline uint32_t A2XX_SQ_PS_CONST_SIZE(uint32_t val) | ||
1237 | { | ||
1238 | return ((val) << A2XX_SQ_PS_CONST_SIZE__SHIFT) & A2XX_SQ_PS_CONST_SIZE__MASK; | ||
1239 | } | ||
1240 | |||
1241 | #define REG_A2XX_SQ_DEBUG_MISC_0 0x00002309 | ||
1242 | |||
1243 | #define REG_A2XX_SQ_DEBUG_MISC_1 0x0000230a | ||
1244 | |||
1245 | #define REG_A2XX_PA_SC_AA_MASK 0x00002312 | ||
1246 | |||
1247 | #define REG_A2XX_VGT_VERTEX_REUSE_BLOCK_CNTL 0x00002316 | ||
1248 | |||
1249 | #define REG_A2XX_VGT_OUT_DEALLOC_CNTL 0x00002317 | ||
1250 | |||
1251 | #define REG_A2XX_RB_COPY_CONTROL 0x00002318 | ||
1252 | #define A2XX_RB_COPY_CONTROL_COPY_SAMPLE_SELECT__MASK 0x00000007 | ||
1253 | #define A2XX_RB_COPY_CONTROL_COPY_SAMPLE_SELECT__SHIFT 0 | ||
1254 | static inline uint32_t A2XX_RB_COPY_CONTROL_COPY_SAMPLE_SELECT(enum a2xx_rb_copy_sample_select val) | ||
1255 | { | ||
1256 | return ((val) << A2XX_RB_COPY_CONTROL_COPY_SAMPLE_SELECT__SHIFT) & A2XX_RB_COPY_CONTROL_COPY_SAMPLE_SELECT__MASK; | ||
1257 | } | ||
1258 | #define A2XX_RB_COPY_CONTROL_DEPTH_CLEAR_ENABLE 0x00000008 | ||
1259 | #define A2XX_RB_COPY_CONTROL_CLEAR_MASK__MASK 0x000000f0 | ||
1260 | #define A2XX_RB_COPY_CONTROL_CLEAR_MASK__SHIFT 4 | ||
1261 | static inline uint32_t A2XX_RB_COPY_CONTROL_CLEAR_MASK(uint32_t val) | ||
1262 | { | ||
1263 | return ((val) << A2XX_RB_COPY_CONTROL_CLEAR_MASK__SHIFT) & A2XX_RB_COPY_CONTROL_CLEAR_MASK__MASK; | ||
1264 | } | ||
1265 | |||
1266 | #define REG_A2XX_RB_COPY_DEST_BASE 0x00002319 | ||
1267 | |||
1268 | #define REG_A2XX_RB_COPY_DEST_PITCH 0x0000231a | ||
1269 | #define A2XX_RB_COPY_DEST_PITCH__MASK 0xffffffff | ||
1270 | #define A2XX_RB_COPY_DEST_PITCH__SHIFT 0 | ||
1271 | static inline uint32_t A2XX_RB_COPY_DEST_PITCH(uint32_t val) | ||
1272 | { | ||
1273 | return ((val >> 5) << A2XX_RB_COPY_DEST_PITCH__SHIFT) & A2XX_RB_COPY_DEST_PITCH__MASK; | ||
1274 | } | ||
1275 | |||
1276 | #define REG_A2XX_RB_COPY_DEST_INFO 0x0000231b | ||
1277 | #define A2XX_RB_COPY_DEST_INFO_DEST_ENDIAN__MASK 0x00000007 | ||
1278 | #define A2XX_RB_COPY_DEST_INFO_DEST_ENDIAN__SHIFT 0 | ||
1279 | static inline uint32_t A2XX_RB_COPY_DEST_INFO_DEST_ENDIAN(enum adreno_rb_surface_endian val) | ||
1280 | { | ||
1281 | return ((val) << A2XX_RB_COPY_DEST_INFO_DEST_ENDIAN__SHIFT) & A2XX_RB_COPY_DEST_INFO_DEST_ENDIAN__MASK; | ||
1282 | } | ||
1283 | #define A2XX_RB_COPY_DEST_INFO_LINEAR 0x00000008 | ||
1284 | #define A2XX_RB_COPY_DEST_INFO_FORMAT__MASK 0x000000f0 | ||
1285 | #define A2XX_RB_COPY_DEST_INFO_FORMAT__SHIFT 4 | ||
1286 | static inline uint32_t A2XX_RB_COPY_DEST_INFO_FORMAT(enum a2xx_colorformatx val) | ||
1287 | { | ||
1288 | return ((val) << A2XX_RB_COPY_DEST_INFO_FORMAT__SHIFT) & A2XX_RB_COPY_DEST_INFO_FORMAT__MASK; | ||
1289 | } | ||
1290 | #define A2XX_RB_COPY_DEST_INFO_SWAP__MASK 0x00000300 | ||
1291 | #define A2XX_RB_COPY_DEST_INFO_SWAP__SHIFT 8 | ||
1292 | static inline uint32_t A2XX_RB_COPY_DEST_INFO_SWAP(uint32_t val) | ||
1293 | { | ||
1294 | return ((val) << A2XX_RB_COPY_DEST_INFO_SWAP__SHIFT) & A2XX_RB_COPY_DEST_INFO_SWAP__MASK; | ||
1295 | } | ||
1296 | #define A2XX_RB_COPY_DEST_INFO_DITHER_MODE__MASK 0x00000c00 | ||
1297 | #define A2XX_RB_COPY_DEST_INFO_DITHER_MODE__SHIFT 10 | ||
1298 | static inline uint32_t A2XX_RB_COPY_DEST_INFO_DITHER_MODE(enum adreno_rb_dither_mode val) | ||
1299 | { | ||
1300 | return ((val) << A2XX_RB_COPY_DEST_INFO_DITHER_MODE__SHIFT) & A2XX_RB_COPY_DEST_INFO_DITHER_MODE__MASK; | ||
1301 | } | ||
1302 | #define A2XX_RB_COPY_DEST_INFO_DITHER_TYPE__MASK 0x00003000 | ||
1303 | #define A2XX_RB_COPY_DEST_INFO_DITHER_TYPE__SHIFT 12 | ||
1304 | static inline uint32_t A2XX_RB_COPY_DEST_INFO_DITHER_TYPE(enum a2xx_rb_dither_type val) | ||
1305 | { | ||
1306 | return ((val) << A2XX_RB_COPY_DEST_INFO_DITHER_TYPE__SHIFT) & A2XX_RB_COPY_DEST_INFO_DITHER_TYPE__MASK; | ||
1307 | } | ||
1308 | #define A2XX_RB_COPY_DEST_INFO_WRITE_RED 0x00004000 | ||
1309 | #define A2XX_RB_COPY_DEST_INFO_WRITE_GREEN 0x00008000 | ||
1310 | #define A2XX_RB_COPY_DEST_INFO_WRITE_BLUE 0x00010000 | ||
1311 | #define A2XX_RB_COPY_DEST_INFO_WRITE_ALPHA 0x00020000 | ||
1312 | |||
1313 | #define REG_A2XX_RB_COPY_DEST_OFFSET 0x0000231c | ||
1314 | #define A2XX_RB_COPY_DEST_OFFSET_X__MASK 0x00001fff | ||
1315 | #define A2XX_RB_COPY_DEST_OFFSET_X__SHIFT 0 | ||
1316 | static inline uint32_t A2XX_RB_COPY_DEST_OFFSET_X(uint32_t val) | ||
1317 | { | ||
1318 | return ((val) << A2XX_RB_COPY_DEST_OFFSET_X__SHIFT) & A2XX_RB_COPY_DEST_OFFSET_X__MASK; | ||
1319 | } | ||
1320 | #define A2XX_RB_COPY_DEST_OFFSET_Y__MASK 0x03ffe000 | ||
1321 | #define A2XX_RB_COPY_DEST_OFFSET_Y__SHIFT 13 | ||
1322 | static inline uint32_t A2XX_RB_COPY_DEST_OFFSET_Y(uint32_t val) | ||
1323 | { | ||
1324 | return ((val) << A2XX_RB_COPY_DEST_OFFSET_Y__SHIFT) & A2XX_RB_COPY_DEST_OFFSET_Y__MASK; | ||
1325 | } | ||
1326 | |||
1327 | #define REG_A2XX_RB_DEPTH_CLEAR 0x0000231d | ||
1328 | |||
1329 | #define REG_A2XX_RB_SAMPLE_COUNT_CTL 0x00002324 | ||
1330 | |||
1331 | #define REG_A2XX_RB_COLOR_DEST_MASK 0x00002326 | ||
1332 | |||
1333 | #define REG_A2XX_A225_GRAS_UCP0X 0x00002340 | ||
1334 | |||
1335 | #define REG_A2XX_A225_GRAS_UCP5W 0x00002357 | ||
1336 | |||
1337 | #define REG_A2XX_A225_GRAS_UCP_ENABLED 0x00002360 | ||
1338 | |||
1339 | #define REG_A2XX_PA_SU_POLY_OFFSET_FRONT_SCALE 0x00002380 | ||
1340 | |||
1341 | #define REG_A2XX_PA_SU_POLY_OFFSET_BACK_OFFSET 0x00002383 | ||
1342 | |||
1343 | #define REG_A2XX_SQ_CONSTANT_0 0x00004000 | ||
1344 | |||
1345 | #define REG_A2XX_SQ_FETCH_0 0x00004800 | ||
1346 | |||
1347 | #define REG_A2XX_SQ_CF_BOOLEANS 0x00004900 | ||
1348 | |||
1349 | #define REG_A2XX_SQ_CF_LOOP 0x00004908 | ||
1350 | |||
1351 | #define REG_A2XX_COHER_SIZE_PM4 0x00000a29 | ||
1352 | |||
1353 | #define REG_A2XX_COHER_BASE_PM4 0x00000a2a | ||
1354 | |||
1355 | #define REG_A2XX_COHER_STATUS_PM4 0x00000a2b | ||
1356 | |||
1357 | #define REG_A2XX_SQ_TEX_0 0x00000000 | ||
1358 | #define A2XX_SQ_TEX_0_CLAMP_X__MASK 0x00001c00 | ||
1359 | #define A2XX_SQ_TEX_0_CLAMP_X__SHIFT 10 | ||
1360 | static inline uint32_t A2XX_SQ_TEX_0_CLAMP_X(enum sq_tex_clamp val) | ||
1361 | { | ||
1362 | return ((val) << A2XX_SQ_TEX_0_CLAMP_X__SHIFT) & A2XX_SQ_TEX_0_CLAMP_X__MASK; | ||
1363 | } | ||
1364 | #define A2XX_SQ_TEX_0_CLAMP_Y__MASK 0x0000e000 | ||
1365 | #define A2XX_SQ_TEX_0_CLAMP_Y__SHIFT 13 | ||
1366 | static inline uint32_t A2XX_SQ_TEX_0_CLAMP_Y(enum sq_tex_clamp val) | ||
1367 | { | ||
1368 | return ((val) << A2XX_SQ_TEX_0_CLAMP_Y__SHIFT) & A2XX_SQ_TEX_0_CLAMP_Y__MASK; | ||
1369 | } | ||
1370 | #define A2XX_SQ_TEX_0_CLAMP_Z__MASK 0x00070000 | ||
1371 | #define A2XX_SQ_TEX_0_CLAMP_Z__SHIFT 16 | ||
1372 | static inline uint32_t A2XX_SQ_TEX_0_CLAMP_Z(enum sq_tex_clamp val) | ||
1373 | { | ||
1374 | return ((val) << A2XX_SQ_TEX_0_CLAMP_Z__SHIFT) & A2XX_SQ_TEX_0_CLAMP_Z__MASK; | ||
1375 | } | ||
1376 | #define A2XX_SQ_TEX_0_PITCH__MASK 0xffc00000 | ||
1377 | #define A2XX_SQ_TEX_0_PITCH__SHIFT 22 | ||
1378 | static inline uint32_t A2XX_SQ_TEX_0_PITCH(uint32_t val) | ||
1379 | { | ||
1380 | return ((val >> 5) << A2XX_SQ_TEX_0_PITCH__SHIFT) & A2XX_SQ_TEX_0_PITCH__MASK; | ||
1381 | } | ||
1382 | |||
1383 | #define REG_A2XX_SQ_TEX_1 0x00000001 | ||
1384 | |||
1385 | #define REG_A2XX_SQ_TEX_2 0x00000002 | ||
1386 | #define A2XX_SQ_TEX_2_WIDTH__MASK 0x00001fff | ||
1387 | #define A2XX_SQ_TEX_2_WIDTH__SHIFT 0 | ||
1388 | static inline uint32_t A2XX_SQ_TEX_2_WIDTH(uint32_t val) | ||
1389 | { | ||
1390 | return ((val) << A2XX_SQ_TEX_2_WIDTH__SHIFT) & A2XX_SQ_TEX_2_WIDTH__MASK; | ||
1391 | } | ||
1392 | #define A2XX_SQ_TEX_2_HEIGHT__MASK 0x03ffe000 | ||
1393 | #define A2XX_SQ_TEX_2_HEIGHT__SHIFT 13 | ||
1394 | static inline uint32_t A2XX_SQ_TEX_2_HEIGHT(uint32_t val) | ||
1395 | { | ||
1396 | return ((val) << A2XX_SQ_TEX_2_HEIGHT__SHIFT) & A2XX_SQ_TEX_2_HEIGHT__MASK; | ||
1397 | } | ||
1398 | |||
1399 | #define REG_A2XX_SQ_TEX_3 0x00000003 | ||
1400 | #define A2XX_SQ_TEX_3_SWIZ_X__MASK 0x0000000e | ||
1401 | #define A2XX_SQ_TEX_3_SWIZ_X__SHIFT 1 | ||
1402 | static inline uint32_t A2XX_SQ_TEX_3_SWIZ_X(enum sq_tex_swiz val) | ||
1403 | { | ||
1404 | return ((val) << A2XX_SQ_TEX_3_SWIZ_X__SHIFT) & A2XX_SQ_TEX_3_SWIZ_X__MASK; | ||
1405 | } | ||
1406 | #define A2XX_SQ_TEX_3_SWIZ_Y__MASK 0x00000070 | ||
1407 | #define A2XX_SQ_TEX_3_SWIZ_Y__SHIFT 4 | ||
1408 | static inline uint32_t A2XX_SQ_TEX_3_SWIZ_Y(enum sq_tex_swiz val) | ||
1409 | { | ||
1410 | return ((val) << A2XX_SQ_TEX_3_SWIZ_Y__SHIFT) & A2XX_SQ_TEX_3_SWIZ_Y__MASK; | ||
1411 | } | ||
1412 | #define A2XX_SQ_TEX_3_SWIZ_Z__MASK 0x00000380 | ||
1413 | #define A2XX_SQ_TEX_3_SWIZ_Z__SHIFT 7 | ||
1414 | static inline uint32_t A2XX_SQ_TEX_3_SWIZ_Z(enum sq_tex_swiz val) | ||
1415 | { | ||
1416 | return ((val) << A2XX_SQ_TEX_3_SWIZ_Z__SHIFT) & A2XX_SQ_TEX_3_SWIZ_Z__MASK; | ||
1417 | } | ||
1418 | #define A2XX_SQ_TEX_3_SWIZ_W__MASK 0x00001c00 | ||
1419 | #define A2XX_SQ_TEX_3_SWIZ_W__SHIFT 10 | ||
1420 | static inline uint32_t A2XX_SQ_TEX_3_SWIZ_W(enum sq_tex_swiz val) | ||
1421 | { | ||
1422 | return ((val) << A2XX_SQ_TEX_3_SWIZ_W__SHIFT) & A2XX_SQ_TEX_3_SWIZ_W__MASK; | ||
1423 | } | ||
1424 | #define A2XX_SQ_TEX_3_XY_MAG_FILTER__MASK 0x00180000 | ||
1425 | #define A2XX_SQ_TEX_3_XY_MAG_FILTER__SHIFT 19 | ||
1426 | static inline uint32_t A2XX_SQ_TEX_3_XY_MAG_FILTER(enum sq_tex_filter val) | ||
1427 | { | ||
1428 | return ((val) << A2XX_SQ_TEX_3_XY_MAG_FILTER__SHIFT) & A2XX_SQ_TEX_3_XY_MAG_FILTER__MASK; | ||
1429 | } | ||
1430 | #define A2XX_SQ_TEX_3_XY_MIN_FILTER__MASK 0x00600000 | ||
1431 | #define A2XX_SQ_TEX_3_XY_MIN_FILTER__SHIFT 21 | ||
1432 | static inline uint32_t A2XX_SQ_TEX_3_XY_MIN_FILTER(enum sq_tex_filter val) | ||
1433 | { | ||
1434 | return ((val) << A2XX_SQ_TEX_3_XY_MIN_FILTER__SHIFT) & A2XX_SQ_TEX_3_XY_MIN_FILTER__MASK; | ||
1435 | } | ||
1436 | |||
1437 | |||
1438 | #endif /* A2XX_XML */ | ||
diff --git a/drivers/gpu/drm/msm/adreno/a3xx.xml.h b/drivers/gpu/drm/msm/adreno/a3xx.xml.h new file mode 100644 index 000000000000..d183516067b4 --- /dev/null +++ b/drivers/gpu/drm/msm/adreno/a3xx.xml.h | |||
@@ -0,0 +1,2193 @@ | |||
1 | #ifndef A3XX_XML | ||
2 | #define A3XX_XML | ||
3 | |||
4 | /* Autogenerated file, DO NOT EDIT manually! | ||
5 | |||
6 | This file was generated by the rules-ng-ng headergen tool in this git repository: | ||
7 | http://0x04.net/cgit/index.cgi/rules-ng-ng | ||
8 | git clone git://0x04.net/rules-ng-ng | ||
9 | |||
10 | The rules-ng-ng source files this header was generated from are: | ||
11 | - /home/robclark/src/freedreno/envytools/rnndb/adreno.xml ( 327 bytes, from 2013-07-05 19:21:12) | ||
12 | - /home/robclark/src/freedreno/envytools/rnndb/freedreno_copyright.xml ( 1453 bytes, from 2013-03-31 16:51:27) | ||
13 | - /home/robclark/src/freedreno/envytools/rnndb/a2xx/a2xx.xml ( 30005 bytes, from 2013-07-19 21:30:48) | ||
14 | - /home/robclark/src/freedreno/envytools/rnndb/adreno_common.xml ( 8983 bytes, from 2013-07-24 01:38:36) | ||
15 | - /home/robclark/src/freedreno/envytools/rnndb/adreno_pm4.xml ( 9712 bytes, from 2013-05-26 15:22:37) | ||
16 | - /home/robclark/src/freedreno/envytools/rnndb/a3xx/a3xx.xml ( 51415 bytes, from 2013-08-03 14:26:05) | ||
17 | |||
18 | Copyright (C) 2013 by the following authors: | ||
19 | - Rob Clark <robdclark@gmail.com> (robclark) | ||
20 | |||
21 | Permission is hereby granted, free of charge, to any person obtaining | ||
22 | a copy of this software and associated documentation files (the | ||
23 | "Software"), to deal in the Software without restriction, including | ||
24 | without limitation the rights to use, copy, modify, merge, publish, | ||
25 | distribute, sublicense, and/or sell copies of the Software, and to | ||
26 | permit persons to whom the Software is furnished to do so, subject to | ||
27 | the following conditions: | ||
28 | |||
29 | The above copyright notice and this permission notice (including the | ||
30 | next paragraph) shall be included in all copies or substantial | ||
31 | portions of the Software. | ||
32 | |||
33 | THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, | ||
34 | EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF | ||
35 | MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. | ||
36 | IN NO EVENT SHALL THE COPYRIGHT OWNER(S) AND/OR ITS SUPPLIERS BE | ||
37 | LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION | ||
38 | OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION | ||
39 | WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE. | ||
40 | */ | ||
41 | |||
42 | |||
43 | enum a3xx_render_mode { | ||
44 | RB_RENDERING_PASS = 0, | ||
45 | RB_TILING_PASS = 1, | ||
46 | RB_RESOLVE_PASS = 2, | ||
47 | }; | ||
48 | |||
49 | enum a3xx_tile_mode { | ||
50 | LINEAR = 0, | ||
51 | TILE_32X32 = 2, | ||
52 | }; | ||
53 | |||
54 | enum a3xx_threadmode { | ||
55 | MULTI = 0, | ||
56 | SINGLE = 1, | ||
57 | }; | ||
58 | |||
59 | enum a3xx_instrbuffermode { | ||
60 | BUFFER = 1, | ||
61 | }; | ||
62 | |||
63 | enum a3xx_threadsize { | ||
64 | TWO_QUADS = 0, | ||
65 | FOUR_QUADS = 1, | ||
66 | }; | ||
67 | |||
68 | enum a3xx_state_block_id { | ||
69 | HLSQ_BLOCK_ID_TP_TEX = 2, | ||
70 | HLSQ_BLOCK_ID_TP_MIPMAP = 3, | ||
71 | HLSQ_BLOCK_ID_SP_VS = 4, | ||
72 | HLSQ_BLOCK_ID_SP_FS = 6, | ||
73 | }; | ||
74 | |||
75 | enum a3xx_cache_opcode { | ||
76 | INVALIDATE = 1, | ||
77 | }; | ||
78 | |||
79 | enum a3xx_vtx_fmt { | ||
80 | VFMT_FLOAT_32 = 0, | ||
81 | VFMT_FLOAT_32_32 = 1, | ||
82 | VFMT_FLOAT_32_32_32 = 2, | ||
83 | VFMT_FLOAT_32_32_32_32 = 3, | ||
84 | VFMT_FLOAT_16 = 4, | ||
85 | VFMT_FLOAT_16_16 = 5, | ||
86 | VFMT_FLOAT_16_16_16 = 6, | ||
87 | VFMT_FLOAT_16_16_16_16 = 7, | ||
88 | VFMT_FIXED_32 = 8, | ||
89 | VFMT_FIXED_32_32 = 9, | ||
90 | VFMT_FIXED_32_32_32 = 10, | ||
91 | VFMT_FIXED_32_32_32_32 = 11, | ||
92 | VFMT_SHORT_16 = 16, | ||
93 | VFMT_SHORT_16_16 = 17, | ||
94 | VFMT_SHORT_16_16_16 = 18, | ||
95 | VFMT_SHORT_16_16_16_16 = 19, | ||
96 | VFMT_USHORT_16 = 20, | ||
97 | VFMT_USHORT_16_16 = 21, | ||
98 | VFMT_USHORT_16_16_16 = 22, | ||
99 | VFMT_USHORT_16_16_16_16 = 23, | ||
100 | VFMT_NORM_SHORT_16 = 24, | ||
101 | VFMT_NORM_SHORT_16_16 = 25, | ||
102 | VFMT_NORM_SHORT_16_16_16 = 26, | ||
103 | VFMT_NORM_SHORT_16_16_16_16 = 27, | ||
104 | VFMT_NORM_USHORT_16 = 28, | ||
105 | VFMT_NORM_USHORT_16_16 = 29, | ||
106 | VFMT_NORM_USHORT_16_16_16 = 30, | ||
107 | VFMT_NORM_USHORT_16_16_16_16 = 31, | ||
108 | VFMT_UBYTE_8 = 40, | ||
109 | VFMT_UBYTE_8_8 = 41, | ||
110 | VFMT_UBYTE_8_8_8 = 42, | ||
111 | VFMT_UBYTE_8_8_8_8 = 43, | ||
112 | VFMT_NORM_UBYTE_8 = 44, | ||
113 | VFMT_NORM_UBYTE_8_8 = 45, | ||
114 | VFMT_NORM_UBYTE_8_8_8 = 46, | ||
115 | VFMT_NORM_UBYTE_8_8_8_8 = 47, | ||
116 | VFMT_BYTE_8 = 48, | ||
117 | VFMT_BYTE_8_8 = 49, | ||
118 | VFMT_BYTE_8_8_8 = 50, | ||
119 | VFMT_BYTE_8_8_8_8 = 51, | ||
120 | VFMT_NORM_BYTE_8 = 52, | ||
121 | VFMT_NORM_BYTE_8_8 = 53, | ||
122 | VFMT_NORM_BYTE_8_8_8 = 54, | ||
123 | VFMT_NORM_BYTE_8_8_8_8 = 55, | ||
124 | VFMT_UINT_10_10_10_2 = 60, | ||
125 | VFMT_NORM_UINT_10_10_10_2 = 61, | ||
126 | VFMT_INT_10_10_10_2 = 62, | ||
127 | VFMT_NORM_INT_10_10_10_2 = 63, | ||
128 | }; | ||
129 | |||
130 | enum a3xx_tex_fmt { | ||
131 | TFMT_NORM_USHORT_565 = 4, | ||
132 | TFMT_NORM_USHORT_5551 = 6, | ||
133 | TFMT_NORM_USHORT_4444 = 7, | ||
134 | TFMT_NORM_UINT_X8Z24 = 10, | ||
135 | TFMT_NORM_UINT_NV12_UV_TILED = 17, | ||
136 | TFMT_NORM_UINT_NV12_Y_TILED = 19, | ||
137 | TFMT_NORM_UINT_NV12_UV = 21, | ||
138 | TFMT_NORM_UINT_NV12_Y = 23, | ||
139 | TFMT_NORM_UINT_I420_Y = 24, | ||
140 | TFMT_NORM_UINT_I420_U = 26, | ||
141 | TFMT_NORM_UINT_I420_V = 27, | ||
142 | TFMT_NORM_UINT_2_10_10_10 = 41, | ||
143 | TFMT_NORM_UINT_A8 = 44, | ||
144 | TFMT_NORM_UINT_L8_A8 = 47, | ||
145 | TFMT_NORM_UINT_8 = 48, | ||
146 | TFMT_NORM_UINT_8_8 = 49, | ||
147 | TFMT_NORM_UINT_8_8_8 = 50, | ||
148 | TFMT_NORM_UINT_8_8_8_8 = 51, | ||
149 | TFMT_FLOAT_16 = 64, | ||
150 | TFMT_FLOAT_16_16 = 65, | ||
151 | TFMT_FLOAT_16_16_16_16 = 67, | ||
152 | TFMT_FLOAT_32 = 84, | ||
153 | TFMT_FLOAT_32_32 = 85, | ||
154 | TFMT_FLOAT_32_32_32_32 = 87, | ||
155 | }; | ||
156 | |||
157 | enum a3xx_tex_fetchsize { | ||
158 | TFETCH_DISABLE = 0, | ||
159 | TFETCH_1_BYTE = 1, | ||
160 | TFETCH_2_BYTE = 2, | ||
161 | TFETCH_4_BYTE = 3, | ||
162 | TFETCH_8_BYTE = 4, | ||
163 | TFETCH_16_BYTE = 5, | ||
164 | }; | ||
165 | |||
166 | enum a3xx_color_fmt { | ||
167 | RB_R8G8B8_UNORM = 4, | ||
168 | RB_R8G8B8A8_UNORM = 8, | ||
169 | RB_Z16_UNORM = 12, | ||
170 | RB_A8_UNORM = 20, | ||
171 | }; | ||
172 | |||
173 | enum a3xx_color_swap { | ||
174 | WZYX = 0, | ||
175 | WXYZ = 1, | ||
176 | ZYXW = 2, | ||
177 | XYZW = 3, | ||
178 | }; | ||
179 | |||
180 | enum a3xx_msaa_samples { | ||
181 | MSAA_ONE = 0, | ||
182 | MSAA_TWO = 1, | ||
183 | MSAA_FOUR = 2, | ||
184 | }; | ||
185 | |||
186 | enum a3xx_sp_perfcounter_select { | ||
187 | SP_FS_CFLOW_INSTRUCTIONS = 12, | ||
188 | SP_FS_FULL_ALU_INSTRUCTIONS = 14, | ||
189 | SP0_ICL1_MISSES = 26, | ||
190 | SP_ALU_ACTIVE_CYCLES = 29, | ||
191 | }; | ||
192 | |||
193 | enum adreno_rb_copy_control_mode { | ||
194 | RB_COPY_RESOLVE = 1, | ||
195 | RB_COPY_DEPTH_STENCIL = 5, | ||
196 | }; | ||
197 | |||
198 | enum a3xx_tex_filter { | ||
199 | A3XX_TEX_NEAREST = 0, | ||
200 | A3XX_TEX_LINEAR = 1, | ||
201 | }; | ||
202 | |||
203 | enum a3xx_tex_clamp { | ||
204 | A3XX_TEX_REPEAT = 0, | ||
205 | A3XX_TEX_CLAMP_TO_EDGE = 1, | ||
206 | A3XX_TEX_MIRROR_REPEAT = 2, | ||
207 | A3XX_TEX_CLAMP_NONE = 3, | ||
208 | }; | ||
209 | |||
210 | enum a3xx_tex_swiz { | ||
211 | A3XX_TEX_X = 0, | ||
212 | A3XX_TEX_Y = 1, | ||
213 | A3XX_TEX_Z = 2, | ||
214 | A3XX_TEX_W = 3, | ||
215 | A3XX_TEX_ZERO = 4, | ||
216 | A3XX_TEX_ONE = 5, | ||
217 | }; | ||
218 | |||
219 | enum a3xx_tex_type { | ||
220 | A3XX_TEX_1D = 0, | ||
221 | A3XX_TEX_2D = 1, | ||
222 | A3XX_TEX_CUBE = 2, | ||
223 | A3XX_TEX_3D = 3, | ||
224 | }; | ||
225 | |||
226 | #define A3XX_INT0_RBBM_GPU_IDLE 0x00000001 | ||
227 | #define A3XX_INT0_RBBM_AHB_ERROR 0x00000002 | ||
228 | #define A3XX_INT0_RBBM_REG_TIMEOUT 0x00000004 | ||
229 | #define A3XX_INT0_RBBM_ME_MS_TIMEOUT 0x00000008 | ||
230 | #define A3XX_INT0_RBBM_PFP_MS_TIMEOUT 0x00000010 | ||
231 | #define A3XX_INT0_RBBM_ATB_BUS_OVERFLOW 0x00000020 | ||
232 | #define A3XX_INT0_VFD_ERROR 0x00000040 | ||
233 | #define A3XX_INT0_CP_SW_INT 0x00000080 | ||
234 | #define A3XX_INT0_CP_T0_PACKET_IN_IB 0x00000100 | ||
235 | #define A3XX_INT0_CP_OPCODE_ERROR 0x00000200 | ||
236 | #define A3XX_INT0_CP_RESERVED_BIT_ERROR 0x00000400 | ||
237 | #define A3XX_INT0_CP_HW_FAULT 0x00000800 | ||
238 | #define A3XX_INT0_CP_DMA 0x00001000 | ||
239 | #define A3XX_INT0_CP_IB2_INT 0x00002000 | ||
240 | #define A3XX_INT0_CP_IB1_INT 0x00004000 | ||
241 | #define A3XX_INT0_CP_RB_INT 0x00008000 | ||
242 | #define A3XX_INT0_CP_REG_PROTECT_FAULT 0x00010000 | ||
243 | #define A3XX_INT0_CP_RB_DONE_TS 0x00020000 | ||
244 | #define A3XX_INT0_CP_VS_DONE_TS 0x00040000 | ||
245 | #define A3XX_INT0_CP_PS_DONE_TS 0x00080000 | ||
246 | #define A3XX_INT0_CACHE_FLUSH_TS 0x00100000 | ||
247 | #define A3XX_INT0_CP_AHB_ERROR_HALT 0x00200000 | ||
248 | #define A3XX_INT0_MISC_HANG_DETECT 0x01000000 | ||
249 | #define A3XX_INT0_UCHE_OOB_ACCESS 0x02000000 | ||
250 | #define REG_A3XX_RBBM_HW_VERSION 0x00000000 | ||
251 | |||
252 | #define REG_A3XX_RBBM_HW_RELEASE 0x00000001 | ||
253 | |||
254 | #define REG_A3XX_RBBM_HW_CONFIGURATION 0x00000002 | ||
255 | |||
256 | #define REG_A3XX_RBBM_CLOCK_CTL 0x00000010 | ||
257 | |||
258 | #define REG_A3XX_RBBM_SP_HYST_CNT 0x00000012 | ||
259 | |||
260 | #define REG_A3XX_RBBM_SW_RESET_CMD 0x00000018 | ||
261 | |||
262 | #define REG_A3XX_RBBM_AHB_CTL0 0x00000020 | ||
263 | |||
264 | #define REG_A3XX_RBBM_AHB_CTL1 0x00000021 | ||
265 | |||
266 | #define REG_A3XX_RBBM_AHB_CMD 0x00000022 | ||
267 | |||
268 | #define REG_A3XX_RBBM_AHB_ERROR_STATUS 0x00000027 | ||
269 | |||
270 | #define REG_A3XX_RBBM_GPR0_CTL 0x0000002e | ||
271 | |||
272 | #define REG_A3XX_RBBM_STATUS 0x00000030 | ||
273 | #define A3XX_RBBM_STATUS_HI_BUSY 0x00000001 | ||
274 | #define A3XX_RBBM_STATUS_CP_ME_BUSY 0x00000002 | ||
275 | #define A3XX_RBBM_STATUS_CP_PFP_BUSY 0x00000004 | ||
276 | #define A3XX_RBBM_STATUS_CP_NRT_BUSY 0x00004000 | ||
277 | #define A3XX_RBBM_STATUS_VBIF_BUSY 0x00008000 | ||
278 | #define A3XX_RBBM_STATUS_TSE_BUSY 0x00010000 | ||
279 | #define A3XX_RBBM_STATUS_RAS_BUSY 0x00020000 | ||
280 | #define A3XX_RBBM_STATUS_RB_BUSY 0x00040000 | ||
281 | #define A3XX_RBBM_STATUS_PC_DCALL_BUSY 0x00080000 | ||
282 | #define A3XX_RBBM_STATUS_PC_VSD_BUSY 0x00100000 | ||
283 | #define A3XX_RBBM_STATUS_VFD_BUSY 0x00200000 | ||
284 | #define A3XX_RBBM_STATUS_VPC_BUSY 0x00400000 | ||
285 | #define A3XX_RBBM_STATUS_UCHE_BUSY 0x00800000 | ||
286 | #define A3XX_RBBM_STATUS_SP_BUSY 0x01000000 | ||
287 | #define A3XX_RBBM_STATUS_TPL1_BUSY 0x02000000 | ||
288 | #define A3XX_RBBM_STATUS_MARB_BUSY 0x04000000 | ||
289 | #define A3XX_RBBM_STATUS_VSC_BUSY 0x08000000 | ||
290 | #define A3XX_RBBM_STATUS_ARB_BUSY 0x10000000 | ||
291 | #define A3XX_RBBM_STATUS_HLSQ_BUSY 0x20000000 | ||
292 | #define A3XX_RBBM_STATUS_GPU_BUSY_NOHC 0x40000000 | ||
293 | #define A3XX_RBBM_STATUS_GPU_BUSY 0x80000000 | ||
294 | |||
295 | #define REG_A3XX_RBBM_WAIT_IDLE_CLOCKS_CTL 0x00000033 | ||
296 | |||
297 | #define REG_A3XX_RBBM_INTERFACE_HANG_INT_CTL 0x00000050 | ||
298 | |||
299 | #define REG_A3XX_RBBM_INTERFACE_HANG_MASK_CTL0 0x00000051 | ||
300 | |||
301 | #define REG_A3XX_RBBM_INTERFACE_HANG_MASK_CTL1 0x00000054 | ||
302 | |||
303 | #define REG_A3XX_RBBM_INTERFACE_HANG_MASK_CTL2 0x00000057 | ||
304 | |||
305 | #define REG_A3XX_RBBM_INTERFACE_HANG_MASK_CTL3 0x0000005a | ||
306 | |||
307 | #define REG_A3XX_RBBM_INT_CLEAR_CMD 0x00000061 | ||
308 | |||
309 | #define REG_A3XX_RBBM_INT_0_MASK 0x00000063 | ||
310 | |||
311 | #define REG_A3XX_RBBM_INT_0_STATUS 0x00000064 | ||
312 | |||
313 | #define REG_A3XX_RBBM_PERFCTR_CTL 0x00000080 | ||
314 | |||
315 | #define REG_A3XX_RBBM_PERFCTR_LOAD_CMD0 0x00000081 | ||
316 | |||
317 | #define REG_A3XX_RBBM_PERFCTR_LOAD_CMD1 0x00000082 | ||
318 | |||
319 | #define REG_A3XX_RBBM_PERFCTR_LOAD_VALUE_LO 0x00000084 | ||
320 | |||
321 | #define REG_A3XX_RBBM_PERFCTR_LOAD_VALUE_HI 0x00000085 | ||
322 | |||
323 | #define REG_A3XX_RBBM_PERFCOUNTER0_SELECT 0x00000086 | ||
324 | |||
325 | #define REG_A3XX_RBBM_PERFCOUNTER1_SELECT 0x00000087 | ||
326 | |||
327 | #define REG_A3XX_RBBM_GPU_BUSY_MASKED 0x00000088 | ||
328 | |||
329 | #define REG_A3XX_RBBM_PERFCTR_CP_0_LO 0x00000090 | ||
330 | |||
331 | #define REG_A3XX_RBBM_PERFCTR_CP_0_HI 0x00000091 | ||
332 | |||
333 | #define REG_A3XX_RBBM_PERFCTR_RBBM_0_LO 0x00000092 | ||
334 | |||
335 | #define REG_A3XX_RBBM_PERFCTR_RBBM_0_HI 0x00000093 | ||
336 | |||
337 | #define REG_A3XX_RBBM_PERFCTR_RBBM_1_LO 0x00000094 | ||
338 | |||
339 | #define REG_A3XX_RBBM_PERFCTR_RBBM_1_HI 0x00000095 | ||
340 | |||
341 | #define REG_A3XX_RBBM_PERFCTR_PC_0_LO 0x00000096 | ||
342 | |||
343 | #define REG_A3XX_RBBM_PERFCTR_PC_0_HI 0x00000097 | ||
344 | |||
345 | #define REG_A3XX_RBBM_PERFCTR_PC_1_LO 0x00000098 | ||
346 | |||
347 | #define REG_A3XX_RBBM_PERFCTR_PC_1_HI 0x00000099 | ||
348 | |||
349 | #define REG_A3XX_RBBM_PERFCTR_PC_2_LO 0x0000009a | ||
350 | |||
351 | #define REG_A3XX_RBBM_PERFCTR_PC_2_HI 0x0000009b | ||
352 | |||
353 | #define REG_A3XX_RBBM_PERFCTR_PC_3_LO 0x0000009c | ||
354 | |||
355 | #define REG_A3XX_RBBM_PERFCTR_PC_3_HI 0x0000009d | ||
356 | |||
357 | #define REG_A3XX_RBBM_PERFCTR_VFD_0_LO 0x0000009e | ||
358 | |||
359 | #define REG_A3XX_RBBM_PERFCTR_VFD_0_HI 0x0000009f | ||
360 | |||
361 | #define REG_A3XX_RBBM_PERFCTR_VFD_1_LO 0x000000a0 | ||
362 | |||
363 | #define REG_A3XX_RBBM_PERFCTR_VFD_1_HI 0x000000a1 | ||
364 | |||
365 | #define REG_A3XX_RBBM_PERFCTR_HLSQ_0_LO 0x000000a2 | ||
366 | |||
367 | #define REG_A3XX_RBBM_PERFCTR_HLSQ_0_HI 0x000000a3 | ||
368 | |||
369 | #define REG_A3XX_RBBM_PERFCTR_HLSQ_1_LO 0x000000a4 | ||
370 | |||
371 | #define REG_A3XX_RBBM_PERFCTR_HLSQ_1_HI 0x000000a5 | ||
372 | |||
373 | #define REG_A3XX_RBBM_PERFCTR_HLSQ_2_LO 0x000000a6 | ||
374 | |||
375 | #define REG_A3XX_RBBM_PERFCTR_HLSQ_2_HI 0x000000a7 | ||
376 | |||
377 | #define REG_A3XX_RBBM_PERFCTR_HLSQ_3_LO 0x000000a8 | ||
378 | |||
379 | #define REG_A3XX_RBBM_PERFCTR_HLSQ_3_HI 0x000000a9 | ||
380 | |||
381 | #define REG_A3XX_RBBM_PERFCTR_HLSQ_4_LO 0x000000aa | ||
382 | |||
383 | #define REG_A3XX_RBBM_PERFCTR_HLSQ_4_HI 0x000000ab | ||
384 | |||
385 | #define REG_A3XX_RBBM_PERFCTR_HLSQ_5_LO 0x000000ac | ||
386 | |||
387 | #define REG_A3XX_RBBM_PERFCTR_HLSQ_5_HI 0x000000ad | ||
388 | |||
389 | #define REG_A3XX_RBBM_PERFCTR_VPC_0_LO 0x000000ae | ||
390 | |||
391 | #define REG_A3XX_RBBM_PERFCTR_VPC_0_HI 0x000000af | ||
392 | |||
393 | #define REG_A3XX_RBBM_PERFCTR_VPC_1_LO 0x000000b0 | ||
394 | |||
395 | #define REG_A3XX_RBBM_PERFCTR_VPC_1_HI 0x000000b1 | ||
396 | |||
397 | #define REG_A3XX_RBBM_PERFCTR_TSE_0_LO 0x000000b2 | ||
398 | |||
399 | #define REG_A3XX_RBBM_PERFCTR_TSE_0_HI 0x000000b3 | ||
400 | |||
401 | #define REG_A3XX_RBBM_PERFCTR_TSE_1_LO 0x000000b4 | ||
402 | |||
403 | #define REG_A3XX_RBBM_PERFCTR_TSE_1_HI 0x000000b5 | ||
404 | |||
405 | #define REG_A3XX_RBBM_PERFCTR_RAS_0_LO 0x000000b6 | ||
406 | |||
407 | #define REG_A3XX_RBBM_PERFCTR_RAS_0_HI 0x000000b7 | ||
408 | |||
409 | #define REG_A3XX_RBBM_PERFCTR_RAS_1_LO 0x000000b8 | ||
410 | |||
411 | #define REG_A3XX_RBBM_PERFCTR_RAS_1_HI 0x000000b9 | ||
412 | |||
413 | #define REG_A3XX_RBBM_PERFCTR_UCHE_0_LO 0x000000ba | ||
414 | |||
415 | #define REG_A3XX_RBBM_PERFCTR_UCHE_0_HI 0x000000bb | ||
416 | |||
417 | #define REG_A3XX_RBBM_PERFCTR_UCHE_1_LO 0x000000bc | ||
418 | |||
419 | #define REG_A3XX_RBBM_PERFCTR_UCHE_1_HI 0x000000bd | ||
420 | |||
421 | #define REG_A3XX_RBBM_PERFCTR_UCHE_2_LO 0x000000be | ||
422 | |||
423 | #define REG_A3XX_RBBM_PERFCTR_UCHE_2_HI 0x000000bf | ||
424 | |||
425 | #define REG_A3XX_RBBM_PERFCTR_UCHE_3_LO 0x000000c0 | ||
426 | |||
427 | #define REG_A3XX_RBBM_PERFCTR_UCHE_3_HI 0x000000c1 | ||
428 | |||
429 | #define REG_A3XX_RBBM_PERFCTR_UCHE_4_LO 0x000000c2 | ||
430 | |||
431 | #define REG_A3XX_RBBM_PERFCTR_UCHE_4_HI 0x000000c3 | ||
432 | |||
433 | #define REG_A3XX_RBBM_PERFCTR_UCHE_5_LO 0x000000c4 | ||
434 | |||
435 | #define REG_A3XX_RBBM_PERFCTR_UCHE_5_HI 0x000000c5 | ||
436 | |||
437 | #define REG_A3XX_RBBM_PERFCTR_TP_0_LO 0x000000c6 | ||
438 | |||
439 | #define REG_A3XX_RBBM_PERFCTR_TP_0_HI 0x000000c7 | ||
440 | |||
441 | #define REG_A3XX_RBBM_PERFCTR_TP_1_LO 0x000000c8 | ||
442 | |||
443 | #define REG_A3XX_RBBM_PERFCTR_TP_1_HI 0x000000c9 | ||
444 | |||
445 | #define REG_A3XX_RBBM_PERFCTR_TP_2_LO 0x000000ca | ||
446 | |||
447 | #define REG_A3XX_RBBM_PERFCTR_TP_2_HI 0x000000cb | ||
448 | |||
449 | #define REG_A3XX_RBBM_PERFCTR_TP_3_LO 0x000000cc | ||
450 | |||
451 | #define REG_A3XX_RBBM_PERFCTR_TP_3_HI 0x000000cd | ||
452 | |||
453 | #define REG_A3XX_RBBM_PERFCTR_TP_4_LO 0x000000ce | ||
454 | |||
455 | #define REG_A3XX_RBBM_PERFCTR_TP_4_HI 0x000000cf | ||
456 | |||
457 | #define REG_A3XX_RBBM_PERFCTR_TP_5_LO 0x000000d0 | ||
458 | |||
459 | #define REG_A3XX_RBBM_PERFCTR_TP_5_HI 0x000000d1 | ||
460 | |||
461 | #define REG_A3XX_RBBM_PERFCTR_SP_0_LO 0x000000d2 | ||
462 | |||
463 | #define REG_A3XX_RBBM_PERFCTR_SP_0_HI 0x000000d3 | ||
464 | |||
465 | #define REG_A3XX_RBBM_PERFCTR_SP_1_LO 0x000000d4 | ||
466 | |||
467 | #define REG_A3XX_RBBM_PERFCTR_SP_1_HI 0x000000d5 | ||
468 | |||
469 | #define REG_A3XX_RBBM_PERFCTR_SP_2_LO 0x000000d6 | ||
470 | |||
471 | #define REG_A3XX_RBBM_PERFCTR_SP_2_HI 0x000000d7 | ||
472 | |||
473 | #define REG_A3XX_RBBM_PERFCTR_SP_3_LO 0x000000d8 | ||
474 | |||
475 | #define REG_A3XX_RBBM_PERFCTR_SP_3_HI 0x000000d9 | ||
476 | |||
477 | #define REG_A3XX_RBBM_PERFCTR_SP_4_LO 0x000000da | ||
478 | |||
479 | #define REG_A3XX_RBBM_PERFCTR_SP_4_HI 0x000000db | ||
480 | |||
481 | #define REG_A3XX_RBBM_PERFCTR_SP_5_LO 0x000000dc | ||
482 | |||
483 | #define REG_A3XX_RBBM_PERFCTR_SP_5_HI 0x000000dd | ||
484 | |||
485 | #define REG_A3XX_RBBM_PERFCTR_SP_6_LO 0x000000de | ||
486 | |||
487 | #define REG_A3XX_RBBM_PERFCTR_SP_6_HI 0x000000df | ||
488 | |||
489 | #define REG_A3XX_RBBM_PERFCTR_SP_7_LO 0x000000e0 | ||
490 | |||
491 | #define REG_A3XX_RBBM_PERFCTR_SP_7_HI 0x000000e1 | ||
492 | |||
493 | #define REG_A3XX_RBBM_PERFCTR_RB_0_LO 0x000000e2 | ||
494 | |||
495 | #define REG_A3XX_RBBM_PERFCTR_RB_0_HI 0x000000e3 | ||
496 | |||
497 | #define REG_A3XX_RBBM_PERFCTR_RB_1_LO 0x000000e4 | ||
498 | |||
499 | #define REG_A3XX_RBBM_PERFCTR_RB_1_HI 0x000000e5 | ||
500 | |||
501 | #define REG_A3XX_RBBM_PERFCTR_PWR_0_LO 0x000000ea | ||
502 | |||
503 | #define REG_A3XX_RBBM_PERFCTR_PWR_0_HI 0x000000eb | ||
504 | |||
505 | #define REG_A3XX_RBBM_PERFCTR_PWR_1_LO 0x000000ec | ||
506 | |||
507 | #define REG_A3XX_RBBM_PERFCTR_PWR_1_HI 0x000000ed | ||
508 | |||
509 | #define REG_A3XX_RBBM_RBBM_CTL 0x00000100 | ||
510 | |||
511 | #define REG_A3XX_RBBM_DEBUG_BUS_CTL 0x00000111 | ||
512 | |||
513 | #define REG_A3XX_RBBM_DEBUG_BUS_DATA_STATUS 0x00000112 | ||
514 | |||
515 | #define REG_A3XX_CP_PFP_UCODE_ADDR 0x000001c9 | ||
516 | |||
517 | #define REG_A3XX_CP_PFP_UCODE_DATA 0x000001ca | ||
518 | |||
519 | #define REG_A3XX_CP_ROQ_ADDR 0x000001cc | ||
520 | |||
521 | #define REG_A3XX_CP_ROQ_DATA 0x000001cd | ||
522 | |||
523 | #define REG_A3XX_CP_MERCIU_ADDR 0x000001d1 | ||
524 | |||
525 | #define REG_A3XX_CP_MERCIU_DATA 0x000001d2 | ||
526 | |||
527 | #define REG_A3XX_CP_MERCIU_DATA2 0x000001d3 | ||
528 | |||
529 | #define REG_A3XX_CP_MEQ_ADDR 0x000001da | ||
530 | |||
531 | #define REG_A3XX_CP_MEQ_DATA 0x000001db | ||
532 | |||
533 | #define REG_A3XX_CP_PERFCOUNTER_SELECT 0x00000445 | ||
534 | |||
535 | #define REG_A3XX_CP_HW_FAULT 0x0000045c | ||
536 | |||
537 | #define REG_A3XX_CP_PROTECT_CTRL 0x0000045e | ||
538 | |||
539 | #define REG_A3XX_CP_PROTECT_STATUS 0x0000045f | ||
540 | |||
541 | static inline uint32_t REG_A3XX_CP_PROTECT(uint32_t i0) { return 0x00000460 + 0x1*i0; } | ||
542 | |||
543 | static inline uint32_t REG_A3XX_CP_PROTECT_REG(uint32_t i0) { return 0x00000460 + 0x1*i0; } | ||
544 | |||
545 | #define REG_A3XX_CP_AHB_FAULT 0x0000054d | ||
546 | |||
547 | #define REG_A3XX_GRAS_CL_CLIP_CNTL 0x00002040 | ||
548 | #define A3XX_GRAS_CL_CLIP_CNTL_IJ_PERSP_CENTER 0x00001000 | ||
549 | #define A3XX_GRAS_CL_CLIP_CNTL_CLIP_DISABLE 0x00010000 | ||
550 | #define A3XX_GRAS_CL_CLIP_CNTL_ZFAR_CLIP_DISABLE 0x00020000 | ||
551 | #define A3XX_GRAS_CL_CLIP_CNTL_VP_CLIP_CODE_IGNORE 0x00080000 | ||
552 | #define A3XX_GRAS_CL_CLIP_CNTL_VP_XFORM_DISABLE 0x00100000 | ||
553 | #define A3XX_GRAS_CL_CLIP_CNTL_PERSP_DIVISION_DISABLE 0x00200000 | ||
554 | |||
555 | #define REG_A3XX_GRAS_CL_GB_CLIP_ADJ 0x00002044 | ||
556 | #define A3XX_GRAS_CL_GB_CLIP_ADJ_HORZ__MASK 0x000003ff | ||
557 | #define A3XX_GRAS_CL_GB_CLIP_ADJ_HORZ__SHIFT 0 | ||
558 | static inline uint32_t A3XX_GRAS_CL_GB_CLIP_ADJ_HORZ(uint32_t val) | ||
559 | { | ||
560 | return ((val) << A3XX_GRAS_CL_GB_CLIP_ADJ_HORZ__SHIFT) & A3XX_GRAS_CL_GB_CLIP_ADJ_HORZ__MASK; | ||
561 | } | ||
562 | #define A3XX_GRAS_CL_GB_CLIP_ADJ_VERT__MASK 0x000ffc00 | ||
563 | #define A3XX_GRAS_CL_GB_CLIP_ADJ_VERT__SHIFT 10 | ||
564 | static inline uint32_t A3XX_GRAS_CL_GB_CLIP_ADJ_VERT(uint32_t val) | ||
565 | { | ||
566 | return ((val) << A3XX_GRAS_CL_GB_CLIP_ADJ_VERT__SHIFT) & A3XX_GRAS_CL_GB_CLIP_ADJ_VERT__MASK; | ||
567 | } | ||
568 | |||
569 | #define REG_A3XX_GRAS_CL_VPORT_XOFFSET 0x00002048 | ||
570 | #define A3XX_GRAS_CL_VPORT_XOFFSET__MASK 0xffffffff | ||
571 | #define A3XX_GRAS_CL_VPORT_XOFFSET__SHIFT 0 | ||
572 | static inline uint32_t A3XX_GRAS_CL_VPORT_XOFFSET(float val) | ||
573 | { | ||
574 | return ((fui(val)) << A3XX_GRAS_CL_VPORT_XOFFSET__SHIFT) & A3XX_GRAS_CL_VPORT_XOFFSET__MASK; | ||
575 | } | ||
576 | |||
577 | #define REG_A3XX_GRAS_CL_VPORT_XSCALE 0x00002049 | ||
578 | #define A3XX_GRAS_CL_VPORT_XSCALE__MASK 0xffffffff | ||
579 | #define A3XX_GRAS_CL_VPORT_XSCALE__SHIFT 0 | ||
580 | static inline uint32_t A3XX_GRAS_CL_VPORT_XSCALE(float val) | ||
581 | { | ||
582 | return ((fui(val)) << A3XX_GRAS_CL_VPORT_XSCALE__SHIFT) & A3XX_GRAS_CL_VPORT_XSCALE__MASK; | ||
583 | } | ||
584 | |||
585 | #define REG_A3XX_GRAS_CL_VPORT_YOFFSET 0x0000204a | ||
586 | #define A3XX_GRAS_CL_VPORT_YOFFSET__MASK 0xffffffff | ||
587 | #define A3XX_GRAS_CL_VPORT_YOFFSET__SHIFT 0 | ||
588 | static inline uint32_t A3XX_GRAS_CL_VPORT_YOFFSET(float val) | ||
589 | { | ||
590 | return ((fui(val)) << A3XX_GRAS_CL_VPORT_YOFFSET__SHIFT) & A3XX_GRAS_CL_VPORT_YOFFSET__MASK; | ||
591 | } | ||
592 | |||
593 | #define REG_A3XX_GRAS_CL_VPORT_YSCALE 0x0000204b | ||
594 | #define A3XX_GRAS_CL_VPORT_YSCALE__MASK 0xffffffff | ||
595 | #define A3XX_GRAS_CL_VPORT_YSCALE__SHIFT 0 | ||
596 | static inline uint32_t A3XX_GRAS_CL_VPORT_YSCALE(float val) | ||
597 | { | ||
598 | return ((fui(val)) << A3XX_GRAS_CL_VPORT_YSCALE__SHIFT) & A3XX_GRAS_CL_VPORT_YSCALE__MASK; | ||
599 | } | ||
600 | |||
601 | #define REG_A3XX_GRAS_CL_VPORT_ZOFFSET 0x0000204c | ||
602 | #define A3XX_GRAS_CL_VPORT_ZOFFSET__MASK 0xffffffff | ||
603 | #define A3XX_GRAS_CL_VPORT_ZOFFSET__SHIFT 0 | ||
604 | static inline uint32_t A3XX_GRAS_CL_VPORT_ZOFFSET(float val) | ||
605 | { | ||
606 | return ((fui(val)) << A3XX_GRAS_CL_VPORT_ZOFFSET__SHIFT) & A3XX_GRAS_CL_VPORT_ZOFFSET__MASK; | ||
607 | } | ||
608 | |||
609 | #define REG_A3XX_GRAS_CL_VPORT_ZSCALE 0x0000204d | ||
610 | #define A3XX_GRAS_CL_VPORT_ZSCALE__MASK 0xffffffff | ||
611 | #define A3XX_GRAS_CL_VPORT_ZSCALE__SHIFT 0 | ||
612 | static inline uint32_t A3XX_GRAS_CL_VPORT_ZSCALE(float val) | ||
613 | { | ||
614 | return ((fui(val)) << A3XX_GRAS_CL_VPORT_ZSCALE__SHIFT) & A3XX_GRAS_CL_VPORT_ZSCALE__MASK; | ||
615 | } | ||
616 | |||
617 | #define REG_A3XX_GRAS_SU_POINT_MINMAX 0x00002068 | ||
618 | |||
619 | #define REG_A3XX_GRAS_SU_POINT_SIZE 0x00002069 | ||
620 | |||
621 | #define REG_A3XX_GRAS_SU_POLY_OFFSET_SCALE 0x0000206c | ||
622 | #define A3XX_GRAS_SU_POLY_OFFSET_SCALE_VAL__MASK 0x00ffffff | ||
623 | #define A3XX_GRAS_SU_POLY_OFFSET_SCALE_VAL__SHIFT 0 | ||
624 | static inline uint32_t A3XX_GRAS_SU_POLY_OFFSET_SCALE_VAL(float val) | ||
625 | { | ||
626 | return ((((uint32_t)(val * 40.0))) << A3XX_GRAS_SU_POLY_OFFSET_SCALE_VAL__SHIFT) & A3XX_GRAS_SU_POLY_OFFSET_SCALE_VAL__MASK; | ||
627 | } | ||
628 | |||
629 | #define REG_A3XX_GRAS_SU_POLY_OFFSET_OFFSET 0x0000206d | ||
630 | #define A3XX_GRAS_SU_POLY_OFFSET_OFFSET__MASK 0xffffffff | ||
631 | #define A3XX_GRAS_SU_POLY_OFFSET_OFFSET__SHIFT 0 | ||
632 | static inline uint32_t A3XX_GRAS_SU_POLY_OFFSET_OFFSET(float val) | ||
633 | { | ||
634 | return ((((uint32_t)(val * 44.0))) << A3XX_GRAS_SU_POLY_OFFSET_OFFSET__SHIFT) & A3XX_GRAS_SU_POLY_OFFSET_OFFSET__MASK; | ||
635 | } | ||
636 | |||
637 | #define REG_A3XX_GRAS_SU_MODE_CONTROL 0x00002070 | ||
638 | #define A3XX_GRAS_SU_MODE_CONTROL_CULL_FRONT 0x00000001 | ||
639 | #define A3XX_GRAS_SU_MODE_CONTROL_CULL_BACK 0x00000002 | ||
640 | #define A3XX_GRAS_SU_MODE_CONTROL_LINEHALFWIDTH__MASK 0x000007fc | ||
641 | #define A3XX_GRAS_SU_MODE_CONTROL_LINEHALFWIDTH__SHIFT 2 | ||
642 | static inline uint32_t A3XX_GRAS_SU_MODE_CONTROL_LINEHALFWIDTH(uint32_t val) | ||
643 | { | ||
644 | return ((val) << A3XX_GRAS_SU_MODE_CONTROL_LINEHALFWIDTH__SHIFT) & A3XX_GRAS_SU_MODE_CONTROL_LINEHALFWIDTH__MASK; | ||
645 | } | ||
646 | #define A3XX_GRAS_SU_MODE_CONTROL_POLY_OFFSET 0x00000800 | ||
647 | |||
648 | #define REG_A3XX_GRAS_SC_CONTROL 0x00002072 | ||
649 | #define A3XX_GRAS_SC_CONTROL_RENDER_MODE__MASK 0x000000f0 | ||
650 | #define A3XX_GRAS_SC_CONTROL_RENDER_MODE__SHIFT 4 | ||
651 | static inline uint32_t A3XX_GRAS_SC_CONTROL_RENDER_MODE(enum a3xx_render_mode val) | ||
652 | { | ||
653 | return ((val) << A3XX_GRAS_SC_CONTROL_RENDER_MODE__SHIFT) & A3XX_GRAS_SC_CONTROL_RENDER_MODE__MASK; | ||
654 | } | ||
655 | #define A3XX_GRAS_SC_CONTROL_MSAA_SAMPLES__MASK 0x00000f00 | ||
656 | #define A3XX_GRAS_SC_CONTROL_MSAA_SAMPLES__SHIFT 8 | ||
657 | static inline uint32_t A3XX_GRAS_SC_CONTROL_MSAA_SAMPLES(enum a3xx_msaa_samples val) | ||
658 | { | ||
659 | return ((val) << A3XX_GRAS_SC_CONTROL_MSAA_SAMPLES__SHIFT) & A3XX_GRAS_SC_CONTROL_MSAA_SAMPLES__MASK; | ||
660 | } | ||
661 | #define A3XX_GRAS_SC_CONTROL_RASTER_MODE__MASK 0x0000f000 | ||
662 | #define A3XX_GRAS_SC_CONTROL_RASTER_MODE__SHIFT 12 | ||
663 | static inline uint32_t A3XX_GRAS_SC_CONTROL_RASTER_MODE(uint32_t val) | ||
664 | { | ||
665 | return ((val) << A3XX_GRAS_SC_CONTROL_RASTER_MODE__SHIFT) & A3XX_GRAS_SC_CONTROL_RASTER_MODE__MASK; | ||
666 | } | ||
667 | |||
668 | #define REG_A3XX_GRAS_SC_SCREEN_SCISSOR_TL 0x00002074 | ||
669 | #define A3XX_GRAS_SC_SCREEN_SCISSOR_TL_WINDOW_OFFSET_DISABLE 0x80000000 | ||
670 | #define A3XX_GRAS_SC_SCREEN_SCISSOR_TL_X__MASK 0x00007fff | ||
671 | #define A3XX_GRAS_SC_SCREEN_SCISSOR_TL_X__SHIFT 0 | ||
672 | static inline uint32_t A3XX_GRAS_SC_SCREEN_SCISSOR_TL_X(uint32_t val) | ||
673 | { | ||
674 | return ((val) << A3XX_GRAS_SC_SCREEN_SCISSOR_TL_X__SHIFT) & A3XX_GRAS_SC_SCREEN_SCISSOR_TL_X__MASK; | ||
675 | } | ||
676 | #define A3XX_GRAS_SC_SCREEN_SCISSOR_TL_Y__MASK 0x7fff0000 | ||
677 | #define A3XX_GRAS_SC_SCREEN_SCISSOR_TL_Y__SHIFT 16 | ||
678 | static inline uint32_t A3XX_GRAS_SC_SCREEN_SCISSOR_TL_Y(uint32_t val) | ||
679 | { | ||
680 | return ((val) << A3XX_GRAS_SC_SCREEN_SCISSOR_TL_Y__SHIFT) & A3XX_GRAS_SC_SCREEN_SCISSOR_TL_Y__MASK; | ||
681 | } | ||
682 | |||
683 | #define REG_A3XX_GRAS_SC_SCREEN_SCISSOR_BR 0x00002075 | ||
684 | #define A3XX_GRAS_SC_SCREEN_SCISSOR_BR_WINDOW_OFFSET_DISABLE 0x80000000 | ||
685 | #define A3XX_GRAS_SC_SCREEN_SCISSOR_BR_X__MASK 0x00007fff | ||
686 | #define A3XX_GRAS_SC_SCREEN_SCISSOR_BR_X__SHIFT 0 | ||
687 | static inline uint32_t A3XX_GRAS_SC_SCREEN_SCISSOR_BR_X(uint32_t val) | ||
688 | { | ||
689 | return ((val) << A3XX_GRAS_SC_SCREEN_SCISSOR_BR_X__SHIFT) & A3XX_GRAS_SC_SCREEN_SCISSOR_BR_X__MASK; | ||
690 | } | ||
691 | #define A3XX_GRAS_SC_SCREEN_SCISSOR_BR_Y__MASK 0x7fff0000 | ||
692 | #define A3XX_GRAS_SC_SCREEN_SCISSOR_BR_Y__SHIFT 16 | ||
693 | static inline uint32_t A3XX_GRAS_SC_SCREEN_SCISSOR_BR_Y(uint32_t val) | ||
694 | { | ||
695 | return ((val) << A3XX_GRAS_SC_SCREEN_SCISSOR_BR_Y__SHIFT) & A3XX_GRAS_SC_SCREEN_SCISSOR_BR_Y__MASK; | ||
696 | } | ||
697 | |||
698 | #define REG_A3XX_GRAS_SC_WINDOW_SCISSOR_TL 0x00002079 | ||
699 | #define A3XX_GRAS_SC_WINDOW_SCISSOR_TL_WINDOW_OFFSET_DISABLE 0x80000000 | ||
700 | #define A3XX_GRAS_SC_WINDOW_SCISSOR_TL_X__MASK 0x00007fff | ||
701 | #define A3XX_GRAS_SC_WINDOW_SCISSOR_TL_X__SHIFT 0 | ||
702 | static inline uint32_t A3XX_GRAS_SC_WINDOW_SCISSOR_TL_X(uint32_t val) | ||
703 | { | ||
704 | return ((val) << A3XX_GRAS_SC_WINDOW_SCISSOR_TL_X__SHIFT) & A3XX_GRAS_SC_WINDOW_SCISSOR_TL_X__MASK; | ||
705 | } | ||
706 | #define A3XX_GRAS_SC_WINDOW_SCISSOR_TL_Y__MASK 0x7fff0000 | ||
707 | #define A3XX_GRAS_SC_WINDOW_SCISSOR_TL_Y__SHIFT 16 | ||
708 | static inline uint32_t A3XX_GRAS_SC_WINDOW_SCISSOR_TL_Y(uint32_t val) | ||
709 | { | ||
710 | return ((val) << A3XX_GRAS_SC_WINDOW_SCISSOR_TL_Y__SHIFT) & A3XX_GRAS_SC_WINDOW_SCISSOR_TL_Y__MASK; | ||
711 | } | ||
712 | |||
713 | #define REG_A3XX_GRAS_SC_WINDOW_SCISSOR_BR 0x0000207a | ||
714 | #define A3XX_GRAS_SC_WINDOW_SCISSOR_BR_WINDOW_OFFSET_DISABLE 0x80000000 | ||
715 | #define A3XX_GRAS_SC_WINDOW_SCISSOR_BR_X__MASK 0x00007fff | ||
716 | #define A3XX_GRAS_SC_WINDOW_SCISSOR_BR_X__SHIFT 0 | ||
717 | static inline uint32_t A3XX_GRAS_SC_WINDOW_SCISSOR_BR_X(uint32_t val) | ||
718 | { | ||
719 | return ((val) << A3XX_GRAS_SC_WINDOW_SCISSOR_BR_X__SHIFT) & A3XX_GRAS_SC_WINDOW_SCISSOR_BR_X__MASK; | ||
720 | } | ||
721 | #define A3XX_GRAS_SC_WINDOW_SCISSOR_BR_Y__MASK 0x7fff0000 | ||
722 | #define A3XX_GRAS_SC_WINDOW_SCISSOR_BR_Y__SHIFT 16 | ||
723 | static inline uint32_t A3XX_GRAS_SC_WINDOW_SCISSOR_BR_Y(uint32_t val) | ||
724 | { | ||
725 | return ((val) << A3XX_GRAS_SC_WINDOW_SCISSOR_BR_Y__SHIFT) & A3XX_GRAS_SC_WINDOW_SCISSOR_BR_Y__MASK; | ||
726 | } | ||
727 | |||
728 | #define REG_A3XX_RB_MODE_CONTROL 0x000020c0 | ||
729 | #define A3XX_RB_MODE_CONTROL_GMEM_BYPASS 0x00000080 | ||
730 | #define A3XX_RB_MODE_CONTROL_RENDER_MODE__MASK 0x00000700 | ||
731 | #define A3XX_RB_MODE_CONTROL_RENDER_MODE__SHIFT 8 | ||
732 | static inline uint32_t A3XX_RB_MODE_CONTROL_RENDER_MODE(enum a3xx_render_mode val) | ||
733 | { | ||
734 | return ((val) << A3XX_RB_MODE_CONTROL_RENDER_MODE__SHIFT) & A3XX_RB_MODE_CONTROL_RENDER_MODE__MASK; | ||
735 | } | ||
736 | #define A3XX_RB_MODE_CONTROL_MARB_CACHE_SPLIT_MODE 0x00008000 | ||
737 | #define A3XX_RB_MODE_CONTROL_PACKER_TIMER_ENABLE 0x00010000 | ||
738 | |||
739 | #define REG_A3XX_RB_RENDER_CONTROL 0x000020c1 | ||
740 | #define A3XX_RB_RENDER_CONTROL_BIN_WIDTH__MASK 0x00000ff0 | ||
741 | #define A3XX_RB_RENDER_CONTROL_BIN_WIDTH__SHIFT 4 | ||
742 | static inline uint32_t A3XX_RB_RENDER_CONTROL_BIN_WIDTH(uint32_t val) | ||
743 | { | ||
744 | return ((val >> 5) << A3XX_RB_RENDER_CONTROL_BIN_WIDTH__SHIFT) & A3XX_RB_RENDER_CONTROL_BIN_WIDTH__MASK; | ||
745 | } | ||
746 | #define A3XX_RB_RENDER_CONTROL_DISABLE_COLOR_PIPE 0x00001000 | ||
747 | #define A3XX_RB_RENDER_CONTROL_ENABLE_GMEM 0x00002000 | ||
748 | #define A3XX_RB_RENDER_CONTROL_ALPHA_TEST_FUNC__MASK 0x07000000 | ||
749 | #define A3XX_RB_RENDER_CONTROL_ALPHA_TEST_FUNC__SHIFT 24 | ||
750 | static inline uint32_t A3XX_RB_RENDER_CONTROL_ALPHA_TEST_FUNC(enum adreno_compare_func val) | ||
751 | { | ||
752 | return ((val) << A3XX_RB_RENDER_CONTROL_ALPHA_TEST_FUNC__SHIFT) & A3XX_RB_RENDER_CONTROL_ALPHA_TEST_FUNC__MASK; | ||
753 | } | ||
754 | |||
755 | #define REG_A3XX_RB_MSAA_CONTROL 0x000020c2 | ||
756 | #define A3XX_RB_MSAA_CONTROL_DISABLE 0x00000400 | ||
757 | #define A3XX_RB_MSAA_CONTROL_SAMPLES__MASK 0x0000f000 | ||
758 | #define A3XX_RB_MSAA_CONTROL_SAMPLES__SHIFT 12 | ||
759 | static inline uint32_t A3XX_RB_MSAA_CONTROL_SAMPLES(enum a3xx_msaa_samples val) | ||
760 | { | ||
761 | return ((val) << A3XX_RB_MSAA_CONTROL_SAMPLES__SHIFT) & A3XX_RB_MSAA_CONTROL_SAMPLES__MASK; | ||
762 | } | ||
763 | #define A3XX_RB_MSAA_CONTROL_SAMPLE_MASK__MASK 0xffff0000 | ||
764 | #define A3XX_RB_MSAA_CONTROL_SAMPLE_MASK__SHIFT 16 | ||
765 | static inline uint32_t A3XX_RB_MSAA_CONTROL_SAMPLE_MASK(uint32_t val) | ||
766 | { | ||
767 | return ((val) << A3XX_RB_MSAA_CONTROL_SAMPLE_MASK__SHIFT) & A3XX_RB_MSAA_CONTROL_SAMPLE_MASK__MASK; | ||
768 | } | ||
769 | |||
770 | #define REG_A3XX_UNKNOWN_20C3 0x000020c3 | ||
771 | |||
772 | static inline uint32_t REG_A3XX_RB_MRT(uint32_t i0) { return 0x000020c4 + 0x4*i0; } | ||
773 | |||
774 | static inline uint32_t REG_A3XX_RB_MRT_CONTROL(uint32_t i0) { return 0x000020c4 + 0x4*i0; } | ||
775 | #define A3XX_RB_MRT_CONTROL_READ_DEST_ENABLE 0x00000008 | ||
776 | #define A3XX_RB_MRT_CONTROL_BLEND 0x00000010 | ||
777 | #define A3XX_RB_MRT_CONTROL_BLEND2 0x00000020 | ||
778 | #define A3XX_RB_MRT_CONTROL_ROP_CODE__MASK 0x00000f00 | ||
779 | #define A3XX_RB_MRT_CONTROL_ROP_CODE__SHIFT 8 | ||
780 | static inline uint32_t A3XX_RB_MRT_CONTROL_ROP_CODE(uint32_t val) | ||
781 | { | ||
782 | return ((val) << A3XX_RB_MRT_CONTROL_ROP_CODE__SHIFT) & A3XX_RB_MRT_CONTROL_ROP_CODE__MASK; | ||
783 | } | ||
784 | #define A3XX_RB_MRT_CONTROL_DITHER_MODE__MASK 0x00003000 | ||
785 | #define A3XX_RB_MRT_CONTROL_DITHER_MODE__SHIFT 12 | ||
786 | static inline uint32_t A3XX_RB_MRT_CONTROL_DITHER_MODE(enum adreno_rb_dither_mode val) | ||
787 | { | ||
788 | return ((val) << A3XX_RB_MRT_CONTROL_DITHER_MODE__SHIFT) & A3XX_RB_MRT_CONTROL_DITHER_MODE__MASK; | ||
789 | } | ||
790 | #define A3XX_RB_MRT_CONTROL_COMPONENT_ENABLE__MASK 0x0f000000 | ||
791 | #define A3XX_RB_MRT_CONTROL_COMPONENT_ENABLE__SHIFT 24 | ||
792 | static inline uint32_t A3XX_RB_MRT_CONTROL_COMPONENT_ENABLE(uint32_t val) | ||
793 | { | ||
794 | return ((val) << A3XX_RB_MRT_CONTROL_COMPONENT_ENABLE__SHIFT) & A3XX_RB_MRT_CONTROL_COMPONENT_ENABLE__MASK; | ||
795 | } | ||
796 | |||
797 | static inline uint32_t REG_A3XX_RB_MRT_BUF_INFO(uint32_t i0) { return 0x000020c5 + 0x4*i0; } | ||
798 | #define A3XX_RB_MRT_BUF_INFO_COLOR_FORMAT__MASK 0x0000003f | ||
799 | #define A3XX_RB_MRT_BUF_INFO_COLOR_FORMAT__SHIFT 0 | ||
800 | static inline uint32_t A3XX_RB_MRT_BUF_INFO_COLOR_FORMAT(enum a3xx_color_fmt val) | ||
801 | { | ||
802 | return ((val) << A3XX_RB_MRT_BUF_INFO_COLOR_FORMAT__SHIFT) & A3XX_RB_MRT_BUF_INFO_COLOR_FORMAT__MASK; | ||
803 | } | ||
804 | #define A3XX_RB_MRT_BUF_INFO_COLOR_TILE_MODE__MASK 0x000000c0 | ||
805 | #define A3XX_RB_MRT_BUF_INFO_COLOR_TILE_MODE__SHIFT 6 | ||
806 | static inline uint32_t A3XX_RB_MRT_BUF_INFO_COLOR_TILE_MODE(enum a3xx_tile_mode val) | ||
807 | { | ||
808 | return ((val) << A3XX_RB_MRT_BUF_INFO_COLOR_TILE_MODE__SHIFT) & A3XX_RB_MRT_BUF_INFO_COLOR_TILE_MODE__MASK; | ||
809 | } | ||
810 | #define A3XX_RB_MRT_BUF_INFO_COLOR_SWAP__MASK 0x00000c00 | ||
811 | #define A3XX_RB_MRT_BUF_INFO_COLOR_SWAP__SHIFT 10 | ||
812 | static inline uint32_t A3XX_RB_MRT_BUF_INFO_COLOR_SWAP(enum a3xx_color_swap val) | ||
813 | { | ||
814 | return ((val) << A3XX_RB_MRT_BUF_INFO_COLOR_SWAP__SHIFT) & A3XX_RB_MRT_BUF_INFO_COLOR_SWAP__MASK; | ||
815 | } | ||
816 | #define A3XX_RB_MRT_BUF_INFO_COLOR_BUF_PITCH__MASK 0xfffe0000 | ||
817 | #define A3XX_RB_MRT_BUF_INFO_COLOR_BUF_PITCH__SHIFT 17 | ||
818 | static inline uint32_t A3XX_RB_MRT_BUF_INFO_COLOR_BUF_PITCH(uint32_t val) | ||
819 | { | ||
820 | return ((val >> 5) << A3XX_RB_MRT_BUF_INFO_COLOR_BUF_PITCH__SHIFT) & A3XX_RB_MRT_BUF_INFO_COLOR_BUF_PITCH__MASK; | ||
821 | } | ||
822 | |||
823 | static inline uint32_t REG_A3XX_RB_MRT_BUF_BASE(uint32_t i0) { return 0x000020c6 + 0x4*i0; } | ||
824 | #define A3XX_RB_MRT_BUF_BASE_COLOR_BUF_BASE__MASK 0xfffffff0 | ||
825 | #define A3XX_RB_MRT_BUF_BASE_COLOR_BUF_BASE__SHIFT 4 | ||
826 | static inline uint32_t A3XX_RB_MRT_BUF_BASE_COLOR_BUF_BASE(uint32_t val) | ||
827 | { | ||
828 | return ((val >> 5) << A3XX_RB_MRT_BUF_BASE_COLOR_BUF_BASE__SHIFT) & A3XX_RB_MRT_BUF_BASE_COLOR_BUF_BASE__MASK; | ||
829 | } | ||
830 | |||
831 | static inline uint32_t REG_A3XX_RB_MRT_BLEND_CONTROL(uint32_t i0) { return 0x000020c7 + 0x4*i0; } | ||
832 | #define A3XX_RB_MRT_BLEND_CONTROL_RGB_SRC_FACTOR__MASK 0x0000001f | ||
833 | #define A3XX_RB_MRT_BLEND_CONTROL_RGB_SRC_FACTOR__SHIFT 0 | ||
834 | static inline uint32_t A3XX_RB_MRT_BLEND_CONTROL_RGB_SRC_FACTOR(enum adreno_rb_blend_factor val) | ||
835 | { | ||
836 | return ((val) << A3XX_RB_MRT_BLEND_CONTROL_RGB_SRC_FACTOR__SHIFT) & A3XX_RB_MRT_BLEND_CONTROL_RGB_SRC_FACTOR__MASK; | ||
837 | } | ||
838 | #define A3XX_RB_MRT_BLEND_CONTROL_RGB_BLEND_OPCODE__MASK 0x000000e0 | ||
839 | #define A3XX_RB_MRT_BLEND_CONTROL_RGB_BLEND_OPCODE__SHIFT 5 | ||
840 | static inline uint32_t A3XX_RB_MRT_BLEND_CONTROL_RGB_BLEND_OPCODE(enum adreno_rb_blend_opcode val) | ||
841 | { | ||
842 | return ((val) << A3XX_RB_MRT_BLEND_CONTROL_RGB_BLEND_OPCODE__SHIFT) & A3XX_RB_MRT_BLEND_CONTROL_RGB_BLEND_OPCODE__MASK; | ||
843 | } | ||
844 | #define A3XX_RB_MRT_BLEND_CONTROL_RGB_DEST_FACTOR__MASK 0x00001f00 | ||
845 | #define A3XX_RB_MRT_BLEND_CONTROL_RGB_DEST_FACTOR__SHIFT 8 | ||
846 | static inline uint32_t A3XX_RB_MRT_BLEND_CONTROL_RGB_DEST_FACTOR(enum adreno_rb_blend_factor val) | ||
847 | { | ||
848 | return ((val) << A3XX_RB_MRT_BLEND_CONTROL_RGB_DEST_FACTOR__SHIFT) & A3XX_RB_MRT_BLEND_CONTROL_RGB_DEST_FACTOR__MASK; | ||
849 | } | ||
850 | #define A3XX_RB_MRT_BLEND_CONTROL_ALPHA_SRC_FACTOR__MASK 0x001f0000 | ||
851 | #define A3XX_RB_MRT_BLEND_CONTROL_ALPHA_SRC_FACTOR__SHIFT 16 | ||
852 | static inline uint32_t A3XX_RB_MRT_BLEND_CONTROL_ALPHA_SRC_FACTOR(enum adreno_rb_blend_factor val) | ||
853 | { | ||
854 | return ((val) << A3XX_RB_MRT_BLEND_CONTROL_ALPHA_SRC_FACTOR__SHIFT) & A3XX_RB_MRT_BLEND_CONTROL_ALPHA_SRC_FACTOR__MASK; | ||
855 | } | ||
856 | #define A3XX_RB_MRT_BLEND_CONTROL_ALPHA_BLEND_OPCODE__MASK 0x00e00000 | ||
857 | #define A3XX_RB_MRT_BLEND_CONTROL_ALPHA_BLEND_OPCODE__SHIFT 21 | ||
858 | static inline uint32_t A3XX_RB_MRT_BLEND_CONTROL_ALPHA_BLEND_OPCODE(enum adreno_rb_blend_opcode val) | ||
859 | { | ||
860 | return ((val) << A3XX_RB_MRT_BLEND_CONTROL_ALPHA_BLEND_OPCODE__SHIFT) & A3XX_RB_MRT_BLEND_CONTROL_ALPHA_BLEND_OPCODE__MASK; | ||
861 | } | ||
862 | #define A3XX_RB_MRT_BLEND_CONTROL_ALPHA_DEST_FACTOR__MASK 0x1f000000 | ||
863 | #define A3XX_RB_MRT_BLEND_CONTROL_ALPHA_DEST_FACTOR__SHIFT 24 | ||
864 | static inline uint32_t A3XX_RB_MRT_BLEND_CONTROL_ALPHA_DEST_FACTOR(enum adreno_rb_blend_factor val) | ||
865 | { | ||
866 | return ((val) << A3XX_RB_MRT_BLEND_CONTROL_ALPHA_DEST_FACTOR__SHIFT) & A3XX_RB_MRT_BLEND_CONTROL_ALPHA_DEST_FACTOR__MASK; | ||
867 | } | ||
868 | #define A3XX_RB_MRT_BLEND_CONTROL_CLAMP_ENABLE 0x20000000 | ||
869 | |||
870 | #define REG_A3XX_RB_BLEND_RED 0x000020e4 | ||
871 | #define A3XX_RB_BLEND_RED_UINT__MASK 0x000000ff | ||
872 | #define A3XX_RB_BLEND_RED_UINT__SHIFT 0 | ||
873 | static inline uint32_t A3XX_RB_BLEND_RED_UINT(uint32_t val) | ||
874 | { | ||
875 | return ((val) << A3XX_RB_BLEND_RED_UINT__SHIFT) & A3XX_RB_BLEND_RED_UINT__MASK; | ||
876 | } | ||
877 | #define A3XX_RB_BLEND_RED_FLOAT__MASK 0xffff0000 | ||
878 | #define A3XX_RB_BLEND_RED_FLOAT__SHIFT 16 | ||
879 | static inline uint32_t A3XX_RB_BLEND_RED_FLOAT(float val) | ||
880 | { | ||
881 | return ((util_float_to_half(val)) << A3XX_RB_BLEND_RED_FLOAT__SHIFT) & A3XX_RB_BLEND_RED_FLOAT__MASK; | ||
882 | } | ||
883 | |||
884 | #define REG_A3XX_RB_BLEND_GREEN 0x000020e5 | ||
885 | #define A3XX_RB_BLEND_GREEN_UINT__MASK 0x000000ff | ||
886 | #define A3XX_RB_BLEND_GREEN_UINT__SHIFT 0 | ||
887 | static inline uint32_t A3XX_RB_BLEND_GREEN_UINT(uint32_t val) | ||
888 | { | ||
889 | return ((val) << A3XX_RB_BLEND_GREEN_UINT__SHIFT) & A3XX_RB_BLEND_GREEN_UINT__MASK; | ||
890 | } | ||
891 | #define A3XX_RB_BLEND_GREEN_FLOAT__MASK 0xffff0000 | ||
892 | #define A3XX_RB_BLEND_GREEN_FLOAT__SHIFT 16 | ||
893 | static inline uint32_t A3XX_RB_BLEND_GREEN_FLOAT(float val) | ||
894 | { | ||
895 | return ((util_float_to_half(val)) << A3XX_RB_BLEND_GREEN_FLOAT__SHIFT) & A3XX_RB_BLEND_GREEN_FLOAT__MASK; | ||
896 | } | ||
897 | |||
898 | #define REG_A3XX_RB_BLEND_BLUE 0x000020e6 | ||
899 | #define A3XX_RB_BLEND_BLUE_UINT__MASK 0x000000ff | ||
900 | #define A3XX_RB_BLEND_BLUE_UINT__SHIFT 0 | ||
901 | static inline uint32_t A3XX_RB_BLEND_BLUE_UINT(uint32_t val) | ||
902 | { | ||
903 | return ((val) << A3XX_RB_BLEND_BLUE_UINT__SHIFT) & A3XX_RB_BLEND_BLUE_UINT__MASK; | ||
904 | } | ||
905 | #define A3XX_RB_BLEND_BLUE_FLOAT__MASK 0xffff0000 | ||
906 | #define A3XX_RB_BLEND_BLUE_FLOAT__SHIFT 16 | ||
907 | static inline uint32_t A3XX_RB_BLEND_BLUE_FLOAT(float val) | ||
908 | { | ||
909 | return ((util_float_to_half(val)) << A3XX_RB_BLEND_BLUE_FLOAT__SHIFT) & A3XX_RB_BLEND_BLUE_FLOAT__MASK; | ||
910 | } | ||
911 | |||
912 | #define REG_A3XX_RB_BLEND_ALPHA 0x000020e7 | ||
913 | #define A3XX_RB_BLEND_ALPHA_UINT__MASK 0x000000ff | ||
914 | #define A3XX_RB_BLEND_ALPHA_UINT__SHIFT 0 | ||
915 | static inline uint32_t A3XX_RB_BLEND_ALPHA_UINT(uint32_t val) | ||
916 | { | ||
917 | return ((val) << A3XX_RB_BLEND_ALPHA_UINT__SHIFT) & A3XX_RB_BLEND_ALPHA_UINT__MASK; | ||
918 | } | ||
919 | #define A3XX_RB_BLEND_ALPHA_FLOAT__MASK 0xffff0000 | ||
920 | #define A3XX_RB_BLEND_ALPHA_FLOAT__SHIFT 16 | ||
921 | static inline uint32_t A3XX_RB_BLEND_ALPHA_FLOAT(float val) | ||
922 | { | ||
923 | return ((util_float_to_half(val)) << A3XX_RB_BLEND_ALPHA_FLOAT__SHIFT) & A3XX_RB_BLEND_ALPHA_FLOAT__MASK; | ||
924 | } | ||
925 | |||
926 | #define REG_A3XX_UNKNOWN_20E8 0x000020e8 | ||
927 | |||
928 | #define REG_A3XX_UNKNOWN_20E9 0x000020e9 | ||
929 | |||
930 | #define REG_A3XX_UNKNOWN_20EA 0x000020ea | ||
931 | |||
932 | #define REG_A3XX_UNKNOWN_20EB 0x000020eb | ||
933 | |||
934 | #define REG_A3XX_RB_COPY_CONTROL 0x000020ec | ||
935 | #define A3XX_RB_COPY_CONTROL_MSAA_RESOLVE__MASK 0x00000003 | ||
936 | #define A3XX_RB_COPY_CONTROL_MSAA_RESOLVE__SHIFT 0 | ||
937 | static inline uint32_t A3XX_RB_COPY_CONTROL_MSAA_RESOLVE(enum a3xx_msaa_samples val) | ||
938 | { | ||
939 | return ((val) << A3XX_RB_COPY_CONTROL_MSAA_RESOLVE__SHIFT) & A3XX_RB_COPY_CONTROL_MSAA_RESOLVE__MASK; | ||
940 | } | ||
941 | #define A3XX_RB_COPY_CONTROL_MODE__MASK 0x00000070 | ||
942 | #define A3XX_RB_COPY_CONTROL_MODE__SHIFT 4 | ||
943 | static inline uint32_t A3XX_RB_COPY_CONTROL_MODE(enum adreno_rb_copy_control_mode val) | ||
944 | { | ||
945 | return ((val) << A3XX_RB_COPY_CONTROL_MODE__SHIFT) & A3XX_RB_COPY_CONTROL_MODE__MASK; | ||
946 | } | ||
947 | #define A3XX_RB_COPY_CONTROL_GMEM_BASE__MASK 0xfffffc00 | ||
948 | #define A3XX_RB_COPY_CONTROL_GMEM_BASE__SHIFT 10 | ||
949 | static inline uint32_t A3XX_RB_COPY_CONTROL_GMEM_BASE(uint32_t val) | ||
950 | { | ||
951 | return ((val >> 10) << A3XX_RB_COPY_CONTROL_GMEM_BASE__SHIFT) & A3XX_RB_COPY_CONTROL_GMEM_BASE__MASK; | ||
952 | } | ||
953 | |||
954 | #define REG_A3XX_RB_COPY_DEST_BASE 0x000020ed | ||
955 | #define A3XX_RB_COPY_DEST_BASE_BASE__MASK 0xfffffff0 | ||
956 | #define A3XX_RB_COPY_DEST_BASE_BASE__SHIFT 4 | ||
957 | static inline uint32_t A3XX_RB_COPY_DEST_BASE_BASE(uint32_t val) | ||
958 | { | ||
959 | return ((val >> 5) << A3XX_RB_COPY_DEST_BASE_BASE__SHIFT) & A3XX_RB_COPY_DEST_BASE_BASE__MASK; | ||
960 | } | ||
961 | |||
962 | #define REG_A3XX_RB_COPY_DEST_PITCH 0x000020ee | ||
963 | #define A3XX_RB_COPY_DEST_PITCH_PITCH__MASK 0xffffffff | ||
964 | #define A3XX_RB_COPY_DEST_PITCH_PITCH__SHIFT 0 | ||
965 | static inline uint32_t A3XX_RB_COPY_DEST_PITCH_PITCH(uint32_t val) | ||
966 | { | ||
967 | return ((val >> 5) << A3XX_RB_COPY_DEST_PITCH_PITCH__SHIFT) & A3XX_RB_COPY_DEST_PITCH_PITCH__MASK; | ||
968 | } | ||
969 | |||
970 | #define REG_A3XX_RB_COPY_DEST_INFO 0x000020ef | ||
971 | #define A3XX_RB_COPY_DEST_INFO_TILE__MASK 0x00000003 | ||
972 | #define A3XX_RB_COPY_DEST_INFO_TILE__SHIFT 0 | ||
973 | static inline uint32_t A3XX_RB_COPY_DEST_INFO_TILE(enum a3xx_tile_mode val) | ||
974 | { | ||
975 | return ((val) << A3XX_RB_COPY_DEST_INFO_TILE__SHIFT) & A3XX_RB_COPY_DEST_INFO_TILE__MASK; | ||
976 | } | ||
977 | #define A3XX_RB_COPY_DEST_INFO_FORMAT__MASK 0x000000fc | ||
978 | #define A3XX_RB_COPY_DEST_INFO_FORMAT__SHIFT 2 | ||
979 | static inline uint32_t A3XX_RB_COPY_DEST_INFO_FORMAT(enum a3xx_color_fmt val) | ||
980 | { | ||
981 | return ((val) << A3XX_RB_COPY_DEST_INFO_FORMAT__SHIFT) & A3XX_RB_COPY_DEST_INFO_FORMAT__MASK; | ||
982 | } | ||
983 | #define A3XX_RB_COPY_DEST_INFO_SWAP__MASK 0x00000300 | ||
984 | #define A3XX_RB_COPY_DEST_INFO_SWAP__SHIFT 8 | ||
985 | static inline uint32_t A3XX_RB_COPY_DEST_INFO_SWAP(enum a3xx_color_swap val) | ||
986 | { | ||
987 | return ((val) << A3XX_RB_COPY_DEST_INFO_SWAP__SHIFT) & A3XX_RB_COPY_DEST_INFO_SWAP__MASK; | ||
988 | } | ||
989 | #define A3XX_RB_COPY_DEST_INFO_COMPONENT_ENABLE__MASK 0x0003c000 | ||
990 | #define A3XX_RB_COPY_DEST_INFO_COMPONENT_ENABLE__SHIFT 14 | ||
991 | static inline uint32_t A3XX_RB_COPY_DEST_INFO_COMPONENT_ENABLE(uint32_t val) | ||
992 | { | ||
993 | return ((val) << A3XX_RB_COPY_DEST_INFO_COMPONENT_ENABLE__SHIFT) & A3XX_RB_COPY_DEST_INFO_COMPONENT_ENABLE__MASK; | ||
994 | } | ||
995 | #define A3XX_RB_COPY_DEST_INFO_ENDIAN__MASK 0x001c0000 | ||
996 | #define A3XX_RB_COPY_DEST_INFO_ENDIAN__SHIFT 18 | ||
997 | static inline uint32_t A3XX_RB_COPY_DEST_INFO_ENDIAN(enum adreno_rb_surface_endian val) | ||
998 | { | ||
999 | return ((val) << A3XX_RB_COPY_DEST_INFO_ENDIAN__SHIFT) & A3XX_RB_COPY_DEST_INFO_ENDIAN__MASK; | ||
1000 | } | ||
1001 | |||
1002 | #define REG_A3XX_RB_DEPTH_CONTROL 0x00002100 | ||
1003 | #define A3XX_RB_DEPTH_CONTROL_Z_ENABLE 0x00000002 | ||
1004 | #define A3XX_RB_DEPTH_CONTROL_Z_WRITE_ENABLE 0x00000004 | ||
1005 | #define A3XX_RB_DEPTH_CONTROL_EARLY_Z_ENABLE 0x00000008 | ||
1006 | #define A3XX_RB_DEPTH_CONTROL_ZFUNC__MASK 0x00000070 | ||
1007 | #define A3XX_RB_DEPTH_CONTROL_ZFUNC__SHIFT 4 | ||
1008 | static inline uint32_t A3XX_RB_DEPTH_CONTROL_ZFUNC(enum adreno_compare_func val) | ||
1009 | { | ||
1010 | return ((val) << A3XX_RB_DEPTH_CONTROL_ZFUNC__SHIFT) & A3XX_RB_DEPTH_CONTROL_ZFUNC__MASK; | ||
1011 | } | ||
1012 | #define A3XX_RB_DEPTH_CONTROL_BF_ENABLE 0x00000080 | ||
1013 | #define A3XX_RB_DEPTH_CONTROL_Z_TEST_ENABLE 0x80000000 | ||
1014 | |||
1015 | #define REG_A3XX_UNKNOWN_2101 0x00002101 | ||
1016 | |||
1017 | #define REG_A3XX_RB_DEPTH_INFO 0x00002102 | ||
1018 | #define A3XX_RB_DEPTH_INFO_DEPTH_FORMAT__MASK 0x00000001 | ||
1019 | #define A3XX_RB_DEPTH_INFO_DEPTH_FORMAT__SHIFT 0 | ||
1020 | static inline uint32_t A3XX_RB_DEPTH_INFO_DEPTH_FORMAT(enum adreno_rb_depth_format val) | ||
1021 | { | ||
1022 | return ((val) << A3XX_RB_DEPTH_INFO_DEPTH_FORMAT__SHIFT) & A3XX_RB_DEPTH_INFO_DEPTH_FORMAT__MASK; | ||
1023 | } | ||
1024 | #define A3XX_RB_DEPTH_INFO_DEPTH_BASE__MASK 0xfffff800 | ||
1025 | #define A3XX_RB_DEPTH_INFO_DEPTH_BASE__SHIFT 11 | ||
1026 | static inline uint32_t A3XX_RB_DEPTH_INFO_DEPTH_BASE(uint32_t val) | ||
1027 | { | ||
1028 | return ((val >> 10) << A3XX_RB_DEPTH_INFO_DEPTH_BASE__SHIFT) & A3XX_RB_DEPTH_INFO_DEPTH_BASE__MASK; | ||
1029 | } | ||
1030 | |||
1031 | #define REG_A3XX_RB_DEPTH_PITCH 0x00002103 | ||
1032 | #define A3XX_RB_DEPTH_PITCH__MASK 0xffffffff | ||
1033 | #define A3XX_RB_DEPTH_PITCH__SHIFT 0 | ||
1034 | static inline uint32_t A3XX_RB_DEPTH_PITCH(uint32_t val) | ||
1035 | { | ||
1036 | return ((val >> 3) << A3XX_RB_DEPTH_PITCH__SHIFT) & A3XX_RB_DEPTH_PITCH__MASK; | ||
1037 | } | ||
1038 | |||
1039 | #define REG_A3XX_RB_STENCIL_CONTROL 0x00002104 | ||
1040 | #define A3XX_RB_STENCIL_CONTROL_STENCIL_ENABLE 0x00000001 | ||
1041 | #define A3XX_RB_STENCIL_CONTROL_STENCIL_ENABLE_BF 0x00000004 | ||
1042 | #define A3XX_RB_STENCIL_CONTROL_FUNC__MASK 0x00000700 | ||
1043 | #define A3XX_RB_STENCIL_CONTROL_FUNC__SHIFT 8 | ||
1044 | static inline uint32_t A3XX_RB_STENCIL_CONTROL_FUNC(enum adreno_compare_func val) | ||
1045 | { | ||
1046 | return ((val) << A3XX_RB_STENCIL_CONTROL_FUNC__SHIFT) & A3XX_RB_STENCIL_CONTROL_FUNC__MASK; | ||
1047 | } | ||
1048 | #define A3XX_RB_STENCIL_CONTROL_FAIL__MASK 0x00003800 | ||
1049 | #define A3XX_RB_STENCIL_CONTROL_FAIL__SHIFT 11 | ||
1050 | static inline uint32_t A3XX_RB_STENCIL_CONTROL_FAIL(enum adreno_stencil_op val) | ||
1051 | { | ||
1052 | return ((val) << A3XX_RB_STENCIL_CONTROL_FAIL__SHIFT) & A3XX_RB_STENCIL_CONTROL_FAIL__MASK; | ||
1053 | } | ||
1054 | #define A3XX_RB_STENCIL_CONTROL_ZPASS__MASK 0x0001c000 | ||
1055 | #define A3XX_RB_STENCIL_CONTROL_ZPASS__SHIFT 14 | ||
1056 | static inline uint32_t A3XX_RB_STENCIL_CONTROL_ZPASS(enum adreno_stencil_op val) | ||
1057 | { | ||
1058 | return ((val) << A3XX_RB_STENCIL_CONTROL_ZPASS__SHIFT) & A3XX_RB_STENCIL_CONTROL_ZPASS__MASK; | ||
1059 | } | ||
1060 | #define A3XX_RB_STENCIL_CONTROL_ZFAIL__MASK 0x000e0000 | ||
1061 | #define A3XX_RB_STENCIL_CONTROL_ZFAIL__SHIFT 17 | ||
1062 | static inline uint32_t A3XX_RB_STENCIL_CONTROL_ZFAIL(enum adreno_stencil_op val) | ||
1063 | { | ||
1064 | return ((val) << A3XX_RB_STENCIL_CONTROL_ZFAIL__SHIFT) & A3XX_RB_STENCIL_CONTROL_ZFAIL__MASK; | ||
1065 | } | ||
1066 | #define A3XX_RB_STENCIL_CONTROL_FUNC_BF__MASK 0x00700000 | ||
1067 | #define A3XX_RB_STENCIL_CONTROL_FUNC_BF__SHIFT 20 | ||
1068 | static inline uint32_t A3XX_RB_STENCIL_CONTROL_FUNC_BF(enum adreno_compare_func val) | ||
1069 | { | ||
1070 | return ((val) << A3XX_RB_STENCIL_CONTROL_FUNC_BF__SHIFT) & A3XX_RB_STENCIL_CONTROL_FUNC_BF__MASK; | ||
1071 | } | ||
1072 | #define A3XX_RB_STENCIL_CONTROL_FAIL_BF__MASK 0x03800000 | ||
1073 | #define A3XX_RB_STENCIL_CONTROL_FAIL_BF__SHIFT 23 | ||
1074 | static inline uint32_t A3XX_RB_STENCIL_CONTROL_FAIL_BF(enum adreno_stencil_op val) | ||
1075 | { | ||
1076 | return ((val) << A3XX_RB_STENCIL_CONTROL_FAIL_BF__SHIFT) & A3XX_RB_STENCIL_CONTROL_FAIL_BF__MASK; | ||
1077 | } | ||
1078 | #define A3XX_RB_STENCIL_CONTROL_ZPASS_BF__MASK 0x1c000000 | ||
1079 | #define A3XX_RB_STENCIL_CONTROL_ZPASS_BF__SHIFT 26 | ||
1080 | static inline uint32_t A3XX_RB_STENCIL_CONTROL_ZPASS_BF(enum adreno_stencil_op val) | ||
1081 | { | ||
1082 | return ((val) << A3XX_RB_STENCIL_CONTROL_ZPASS_BF__SHIFT) & A3XX_RB_STENCIL_CONTROL_ZPASS_BF__MASK; | ||
1083 | } | ||
1084 | #define A3XX_RB_STENCIL_CONTROL_ZFAIL_BF__MASK 0xe0000000 | ||
1085 | #define A3XX_RB_STENCIL_CONTROL_ZFAIL_BF__SHIFT 29 | ||
1086 | static inline uint32_t A3XX_RB_STENCIL_CONTROL_ZFAIL_BF(enum adreno_stencil_op val) | ||
1087 | { | ||
1088 | return ((val) << A3XX_RB_STENCIL_CONTROL_ZFAIL_BF__SHIFT) & A3XX_RB_STENCIL_CONTROL_ZFAIL_BF__MASK; | ||
1089 | } | ||
1090 | |||
1091 | #define REG_A3XX_UNKNOWN_2105 0x00002105 | ||
1092 | |||
1093 | #define REG_A3XX_UNKNOWN_2106 0x00002106 | ||
1094 | |||
1095 | #define REG_A3XX_UNKNOWN_2107 0x00002107 | ||
1096 | |||
1097 | #define REG_A3XX_RB_STENCILREFMASK 0x00002108 | ||
1098 | #define A3XX_RB_STENCILREFMASK_STENCILREF__MASK 0x000000ff | ||
1099 | #define A3XX_RB_STENCILREFMASK_STENCILREF__SHIFT 0 | ||
1100 | static inline uint32_t A3XX_RB_STENCILREFMASK_STENCILREF(uint32_t val) | ||
1101 | { | ||
1102 | return ((val) << A3XX_RB_STENCILREFMASK_STENCILREF__SHIFT) & A3XX_RB_STENCILREFMASK_STENCILREF__MASK; | ||
1103 | } | ||
1104 | #define A3XX_RB_STENCILREFMASK_STENCILMASK__MASK 0x0000ff00 | ||
1105 | #define A3XX_RB_STENCILREFMASK_STENCILMASK__SHIFT 8 | ||
1106 | static inline uint32_t A3XX_RB_STENCILREFMASK_STENCILMASK(uint32_t val) | ||
1107 | { | ||
1108 | return ((val) << A3XX_RB_STENCILREFMASK_STENCILMASK__SHIFT) & A3XX_RB_STENCILREFMASK_STENCILMASK__MASK; | ||
1109 | } | ||
1110 | #define A3XX_RB_STENCILREFMASK_STENCILWRITEMASK__MASK 0x00ff0000 | ||
1111 | #define A3XX_RB_STENCILREFMASK_STENCILWRITEMASK__SHIFT 16 | ||
1112 | static inline uint32_t A3XX_RB_STENCILREFMASK_STENCILWRITEMASK(uint32_t val) | ||
1113 | { | ||
1114 | return ((val) << A3XX_RB_STENCILREFMASK_STENCILWRITEMASK__SHIFT) & A3XX_RB_STENCILREFMASK_STENCILWRITEMASK__MASK; | ||
1115 | } | ||
1116 | |||
1117 | #define REG_A3XX_RB_STENCILREFMASK_BF 0x00002109 | ||
1118 | #define A3XX_RB_STENCILREFMASK_BF_STENCILREF__MASK 0x000000ff | ||
1119 | #define A3XX_RB_STENCILREFMASK_BF_STENCILREF__SHIFT 0 | ||
1120 | static inline uint32_t A3XX_RB_STENCILREFMASK_BF_STENCILREF(uint32_t val) | ||
1121 | { | ||
1122 | return ((val) << A3XX_RB_STENCILREFMASK_BF_STENCILREF__SHIFT) & A3XX_RB_STENCILREFMASK_BF_STENCILREF__MASK; | ||
1123 | } | ||
1124 | #define A3XX_RB_STENCILREFMASK_BF_STENCILMASK__MASK 0x0000ff00 | ||
1125 | #define A3XX_RB_STENCILREFMASK_BF_STENCILMASK__SHIFT 8 | ||
1126 | static inline uint32_t A3XX_RB_STENCILREFMASK_BF_STENCILMASK(uint32_t val) | ||
1127 | { | ||
1128 | return ((val) << A3XX_RB_STENCILREFMASK_BF_STENCILMASK__SHIFT) & A3XX_RB_STENCILREFMASK_BF_STENCILMASK__MASK; | ||
1129 | } | ||
1130 | #define A3XX_RB_STENCILREFMASK_BF_STENCILWRITEMASK__MASK 0x00ff0000 | ||
1131 | #define A3XX_RB_STENCILREFMASK_BF_STENCILWRITEMASK__SHIFT 16 | ||
1132 | static inline uint32_t A3XX_RB_STENCILREFMASK_BF_STENCILWRITEMASK(uint32_t val) | ||
1133 | { | ||
1134 | return ((val) << A3XX_RB_STENCILREFMASK_BF_STENCILWRITEMASK__SHIFT) & A3XX_RB_STENCILREFMASK_BF_STENCILWRITEMASK__MASK; | ||
1135 | } | ||
1136 | |||
1137 | #define REG_A3XX_PA_SC_WINDOW_OFFSET 0x0000210e | ||
1138 | #define A3XX_PA_SC_WINDOW_OFFSET_X__MASK 0x0000ffff | ||
1139 | #define A3XX_PA_SC_WINDOW_OFFSET_X__SHIFT 0 | ||
1140 | static inline uint32_t A3XX_PA_SC_WINDOW_OFFSET_X(uint32_t val) | ||
1141 | { | ||
1142 | return ((val) << A3XX_PA_SC_WINDOW_OFFSET_X__SHIFT) & A3XX_PA_SC_WINDOW_OFFSET_X__MASK; | ||
1143 | } | ||
1144 | #define A3XX_PA_SC_WINDOW_OFFSET_Y__MASK 0xffff0000 | ||
1145 | #define A3XX_PA_SC_WINDOW_OFFSET_Y__SHIFT 16 | ||
1146 | static inline uint32_t A3XX_PA_SC_WINDOW_OFFSET_Y(uint32_t val) | ||
1147 | { | ||
1148 | return ((val) << A3XX_PA_SC_WINDOW_OFFSET_Y__SHIFT) & A3XX_PA_SC_WINDOW_OFFSET_Y__MASK; | ||
1149 | } | ||
1150 | |||
1151 | #define REG_A3XX_PC_VSTREAM_CONTROL 0x000021e4 | ||
1152 | |||
1153 | #define REG_A3XX_PC_VERTEX_REUSE_BLOCK_CNTL 0x000021ea | ||
1154 | |||
1155 | #define REG_A3XX_PC_PRIM_VTX_CNTL 0x000021ec | ||
1156 | #define A3XX_PC_PRIM_VTX_CNTL_STRIDE_IN_VPC__MASK 0x0000001f | ||
1157 | #define A3XX_PC_PRIM_VTX_CNTL_STRIDE_IN_VPC__SHIFT 0 | ||
1158 | static inline uint32_t A3XX_PC_PRIM_VTX_CNTL_STRIDE_IN_VPC(uint32_t val) | ||
1159 | { | ||
1160 | return ((val) << A3XX_PC_PRIM_VTX_CNTL_STRIDE_IN_VPC__SHIFT) & A3XX_PC_PRIM_VTX_CNTL_STRIDE_IN_VPC__MASK; | ||
1161 | } | ||
1162 | #define A3XX_PC_PRIM_VTX_CNTL_POLYMODE_FRONT_PTYPE__MASK 0x000000e0 | ||
1163 | #define A3XX_PC_PRIM_VTX_CNTL_POLYMODE_FRONT_PTYPE__SHIFT 5 | ||
1164 | static inline uint32_t A3XX_PC_PRIM_VTX_CNTL_POLYMODE_FRONT_PTYPE(enum adreno_pa_su_sc_draw val) | ||
1165 | { | ||
1166 | return ((val) << A3XX_PC_PRIM_VTX_CNTL_POLYMODE_FRONT_PTYPE__SHIFT) & A3XX_PC_PRIM_VTX_CNTL_POLYMODE_FRONT_PTYPE__MASK; | ||
1167 | } | ||
1168 | #define A3XX_PC_PRIM_VTX_CNTL_POLYMODE_BACK_PTYPE__MASK 0x00000700 | ||
1169 | #define A3XX_PC_PRIM_VTX_CNTL_POLYMODE_BACK_PTYPE__SHIFT 8 | ||
1170 | static inline uint32_t A3XX_PC_PRIM_VTX_CNTL_POLYMODE_BACK_PTYPE(enum adreno_pa_su_sc_draw val) | ||
1171 | { | ||
1172 | return ((val) << A3XX_PC_PRIM_VTX_CNTL_POLYMODE_BACK_PTYPE__SHIFT) & A3XX_PC_PRIM_VTX_CNTL_POLYMODE_BACK_PTYPE__MASK; | ||
1173 | } | ||
1174 | #define A3XX_PC_PRIM_VTX_CNTL_PROVOKING_VTX_LAST 0x02000000 | ||
1175 | |||
1176 | #define REG_A3XX_PC_RESTART_INDEX 0x000021ed | ||
1177 | |||
1178 | #define REG_A3XX_HLSQ_CONTROL_0_REG 0x00002200 | ||
1179 | #define A3XX_HLSQ_CONTROL_0_REG_FSTHREADSIZE__MASK 0x00000010 | ||
1180 | #define A3XX_HLSQ_CONTROL_0_REG_FSTHREADSIZE__SHIFT 4 | ||
1181 | static inline uint32_t A3XX_HLSQ_CONTROL_0_REG_FSTHREADSIZE(enum a3xx_threadsize val) | ||
1182 | { | ||
1183 | return ((val) << A3XX_HLSQ_CONTROL_0_REG_FSTHREADSIZE__SHIFT) & A3XX_HLSQ_CONTROL_0_REG_FSTHREADSIZE__MASK; | ||
1184 | } | ||
1185 | #define A3XX_HLSQ_CONTROL_0_REG_FSSUPERTHREADENABLE 0x00000040 | ||
1186 | #define A3XX_HLSQ_CONTROL_0_REG_SPSHADERRESTART 0x00000200 | ||
1187 | #define A3XX_HLSQ_CONTROL_0_REG_RESERVED2 0x00000400 | ||
1188 | #define A3XX_HLSQ_CONTROL_0_REG_CHUNKDISABLE 0x04000000 | ||
1189 | #define A3XX_HLSQ_CONTROL_0_REG_CONSTSWITCHMODE 0x08000000 | ||
1190 | #define A3XX_HLSQ_CONTROL_0_REG_LAZYUPDATEDISABLE 0x10000000 | ||
1191 | #define A3XX_HLSQ_CONTROL_0_REG_SPCONSTFULLUPDATE 0x20000000 | ||
1192 | #define A3XX_HLSQ_CONTROL_0_REG_TPFULLUPDATE 0x40000000 | ||
1193 | #define A3XX_HLSQ_CONTROL_0_REG_SINGLECONTEXT 0x80000000 | ||
1194 | |||
1195 | #define REG_A3XX_HLSQ_CONTROL_1_REG 0x00002201 | ||
1196 | #define A3XX_HLSQ_CONTROL_1_REG_VSTHREADSIZE__MASK 0x00000040 | ||
1197 | #define A3XX_HLSQ_CONTROL_1_REG_VSTHREADSIZE__SHIFT 6 | ||
1198 | static inline uint32_t A3XX_HLSQ_CONTROL_1_REG_VSTHREADSIZE(enum a3xx_threadsize val) | ||
1199 | { | ||
1200 | return ((val) << A3XX_HLSQ_CONTROL_1_REG_VSTHREADSIZE__SHIFT) & A3XX_HLSQ_CONTROL_1_REG_VSTHREADSIZE__MASK; | ||
1201 | } | ||
1202 | #define A3XX_HLSQ_CONTROL_1_REG_VSSUPERTHREADENABLE 0x00000100 | ||
1203 | #define A3XX_HLSQ_CONTROL_1_REG_RESERVED1 0x00000200 | ||
1204 | |||
1205 | #define REG_A3XX_HLSQ_CONTROL_2_REG 0x00002202 | ||
1206 | #define A3XX_HLSQ_CONTROL_2_REG_PRIMALLOCTHRESHOLD__MASK 0xfc000000 | ||
1207 | #define A3XX_HLSQ_CONTROL_2_REG_PRIMALLOCTHRESHOLD__SHIFT 26 | ||
1208 | static inline uint32_t A3XX_HLSQ_CONTROL_2_REG_PRIMALLOCTHRESHOLD(uint32_t val) | ||
1209 | { | ||
1210 | return ((val) << A3XX_HLSQ_CONTROL_2_REG_PRIMALLOCTHRESHOLD__SHIFT) & A3XX_HLSQ_CONTROL_2_REG_PRIMALLOCTHRESHOLD__MASK; | ||
1211 | } | ||
1212 | |||
1213 | #define REG_A3XX_HLSQ_CONTROL_3_REG 0x00002203 | ||
1214 | |||
1215 | #define REG_A3XX_HLSQ_VS_CONTROL_REG 0x00002204 | ||
1216 | #define A3XX_HLSQ_VS_CONTROL_REG_CONSTLENGTH__MASK 0x00000fff | ||
1217 | #define A3XX_HLSQ_VS_CONTROL_REG_CONSTLENGTH__SHIFT 0 | ||
1218 | static inline uint32_t A3XX_HLSQ_VS_CONTROL_REG_CONSTLENGTH(uint32_t val) | ||
1219 | { | ||
1220 | return ((val) << A3XX_HLSQ_VS_CONTROL_REG_CONSTLENGTH__SHIFT) & A3XX_HLSQ_VS_CONTROL_REG_CONSTLENGTH__MASK; | ||
1221 | } | ||
1222 | #define A3XX_HLSQ_VS_CONTROL_REG_CONSTSTARTOFFSET__MASK 0x00fff000 | ||
1223 | #define A3XX_HLSQ_VS_CONTROL_REG_CONSTSTARTOFFSET__SHIFT 12 | ||
1224 | static inline uint32_t A3XX_HLSQ_VS_CONTROL_REG_CONSTSTARTOFFSET(uint32_t val) | ||
1225 | { | ||
1226 | return ((val) << A3XX_HLSQ_VS_CONTROL_REG_CONSTSTARTOFFSET__SHIFT) & A3XX_HLSQ_VS_CONTROL_REG_CONSTSTARTOFFSET__MASK; | ||
1227 | } | ||
1228 | #define A3XX_HLSQ_VS_CONTROL_REG_INSTRLENGTH__MASK 0xff000000 | ||
1229 | #define A3XX_HLSQ_VS_CONTROL_REG_INSTRLENGTH__SHIFT 24 | ||
1230 | static inline uint32_t A3XX_HLSQ_VS_CONTROL_REG_INSTRLENGTH(uint32_t val) | ||
1231 | { | ||
1232 | return ((val) << A3XX_HLSQ_VS_CONTROL_REG_INSTRLENGTH__SHIFT) & A3XX_HLSQ_VS_CONTROL_REG_INSTRLENGTH__MASK; | ||
1233 | } | ||
1234 | |||
1235 | #define REG_A3XX_HLSQ_FS_CONTROL_REG 0x00002205 | ||
1236 | #define A3XX_HLSQ_FS_CONTROL_REG_CONSTLENGTH__MASK 0x00000fff | ||
1237 | #define A3XX_HLSQ_FS_CONTROL_REG_CONSTLENGTH__SHIFT 0 | ||
1238 | static inline uint32_t A3XX_HLSQ_FS_CONTROL_REG_CONSTLENGTH(uint32_t val) | ||
1239 | { | ||
1240 | return ((val) << A3XX_HLSQ_FS_CONTROL_REG_CONSTLENGTH__SHIFT) & A3XX_HLSQ_FS_CONTROL_REG_CONSTLENGTH__MASK; | ||
1241 | } | ||
1242 | #define A3XX_HLSQ_FS_CONTROL_REG_CONSTSTARTOFFSET__MASK 0x00fff000 | ||
1243 | #define A3XX_HLSQ_FS_CONTROL_REG_CONSTSTARTOFFSET__SHIFT 12 | ||
1244 | static inline uint32_t A3XX_HLSQ_FS_CONTROL_REG_CONSTSTARTOFFSET(uint32_t val) | ||
1245 | { | ||
1246 | return ((val) << A3XX_HLSQ_FS_CONTROL_REG_CONSTSTARTOFFSET__SHIFT) & A3XX_HLSQ_FS_CONTROL_REG_CONSTSTARTOFFSET__MASK; | ||
1247 | } | ||
1248 | #define A3XX_HLSQ_FS_CONTROL_REG_INSTRLENGTH__MASK 0xff000000 | ||
1249 | #define A3XX_HLSQ_FS_CONTROL_REG_INSTRLENGTH__SHIFT 24 | ||
1250 | static inline uint32_t A3XX_HLSQ_FS_CONTROL_REG_INSTRLENGTH(uint32_t val) | ||
1251 | { | ||
1252 | return ((val) << A3XX_HLSQ_FS_CONTROL_REG_INSTRLENGTH__SHIFT) & A3XX_HLSQ_FS_CONTROL_REG_INSTRLENGTH__MASK; | ||
1253 | } | ||
1254 | |||
1255 | #define REG_A3XX_HLSQ_CONST_VSPRESV_RANGE_REG 0x00002206 | ||
1256 | #define A3XX_HLSQ_CONST_VSPRESV_RANGE_REG_STARTENTRY__MASK 0x0000ffff | ||
1257 | #define A3XX_HLSQ_CONST_VSPRESV_RANGE_REG_STARTENTRY__SHIFT 0 | ||
1258 | static inline uint32_t A3XX_HLSQ_CONST_VSPRESV_RANGE_REG_STARTENTRY(uint32_t val) | ||
1259 | { | ||
1260 | return ((val) << A3XX_HLSQ_CONST_VSPRESV_RANGE_REG_STARTENTRY__SHIFT) & A3XX_HLSQ_CONST_VSPRESV_RANGE_REG_STARTENTRY__MASK; | ||
1261 | } | ||
1262 | #define A3XX_HLSQ_CONST_VSPRESV_RANGE_REG_ENDENTRY__MASK 0xffff0000 | ||
1263 | #define A3XX_HLSQ_CONST_VSPRESV_RANGE_REG_ENDENTRY__SHIFT 16 | ||
1264 | static inline uint32_t A3XX_HLSQ_CONST_VSPRESV_RANGE_REG_ENDENTRY(uint32_t val) | ||
1265 | { | ||
1266 | return ((val) << A3XX_HLSQ_CONST_VSPRESV_RANGE_REG_ENDENTRY__SHIFT) & A3XX_HLSQ_CONST_VSPRESV_RANGE_REG_ENDENTRY__MASK; | ||
1267 | } | ||
1268 | |||
1269 | #define REG_A3XX_HLSQ_CONST_FSPRESV_RANGE_REG 0x00002207 | ||
1270 | #define A3XX_HLSQ_CONST_FSPRESV_RANGE_REG_STARTENTRY__MASK 0x0000ffff | ||
1271 | #define A3XX_HLSQ_CONST_FSPRESV_RANGE_REG_STARTENTRY__SHIFT 0 | ||
1272 | static inline uint32_t A3XX_HLSQ_CONST_FSPRESV_RANGE_REG_STARTENTRY(uint32_t val) | ||
1273 | { | ||
1274 | return ((val) << A3XX_HLSQ_CONST_FSPRESV_RANGE_REG_STARTENTRY__SHIFT) & A3XX_HLSQ_CONST_FSPRESV_RANGE_REG_STARTENTRY__MASK; | ||
1275 | } | ||
1276 | #define A3XX_HLSQ_CONST_FSPRESV_RANGE_REG_ENDENTRY__MASK 0xffff0000 | ||
1277 | #define A3XX_HLSQ_CONST_FSPRESV_RANGE_REG_ENDENTRY__SHIFT 16 | ||
1278 | static inline uint32_t A3XX_HLSQ_CONST_FSPRESV_RANGE_REG_ENDENTRY(uint32_t val) | ||
1279 | { | ||
1280 | return ((val) << A3XX_HLSQ_CONST_FSPRESV_RANGE_REG_ENDENTRY__SHIFT) & A3XX_HLSQ_CONST_FSPRESV_RANGE_REG_ENDENTRY__MASK; | ||
1281 | } | ||
1282 | |||
1283 | #define REG_A3XX_HLSQ_CL_NDRANGE_0_REG 0x0000220a | ||
1284 | |||
1285 | #define REG_A3XX_HLSQ_CL_NDRANGE_1_REG 0x0000220b | ||
1286 | |||
1287 | #define REG_A3XX_HLSQ_CL_NDRANGE_2_REG 0x0000220c | ||
1288 | |||
1289 | #define REG_A3XX_HLSQ_CL_CONTROL_0_REG 0x00002211 | ||
1290 | |||
1291 | #define REG_A3XX_HLSQ_CL_CONTROL_1_REG 0x00002212 | ||
1292 | |||
1293 | #define REG_A3XX_HLSQ_CL_KERNEL_CONST_REG 0x00002214 | ||
1294 | |||
1295 | #define REG_A3XX_HLSQ_CL_KERNEL_GROUP_X_REG 0x00002215 | ||
1296 | |||
1297 | #define REG_A3XX_HLSQ_CL_KERNEL_GROUP_Z_REG 0x00002217 | ||
1298 | |||
1299 | #define REG_A3XX_HLSQ_CL_WG_OFFSET_REG 0x0000221a | ||
1300 | |||
1301 | #define REG_A3XX_VFD_CONTROL_0 0x00002240 | ||
1302 | #define A3XX_VFD_CONTROL_0_TOTALATTRTOVS__MASK 0x0003ffff | ||
1303 | #define A3XX_VFD_CONTROL_0_TOTALATTRTOVS__SHIFT 0 | ||
1304 | static inline uint32_t A3XX_VFD_CONTROL_0_TOTALATTRTOVS(uint32_t val) | ||
1305 | { | ||
1306 | return ((val) << A3XX_VFD_CONTROL_0_TOTALATTRTOVS__SHIFT) & A3XX_VFD_CONTROL_0_TOTALATTRTOVS__MASK; | ||
1307 | } | ||
1308 | #define A3XX_VFD_CONTROL_0_PACKETSIZE__MASK 0x003c0000 | ||
1309 | #define A3XX_VFD_CONTROL_0_PACKETSIZE__SHIFT 18 | ||
1310 | static inline uint32_t A3XX_VFD_CONTROL_0_PACKETSIZE(uint32_t val) | ||
1311 | { | ||
1312 | return ((val) << A3XX_VFD_CONTROL_0_PACKETSIZE__SHIFT) & A3XX_VFD_CONTROL_0_PACKETSIZE__MASK; | ||
1313 | } | ||
1314 | #define A3XX_VFD_CONTROL_0_STRMDECINSTRCNT__MASK 0x07c00000 | ||
1315 | #define A3XX_VFD_CONTROL_0_STRMDECINSTRCNT__SHIFT 22 | ||
1316 | static inline uint32_t A3XX_VFD_CONTROL_0_STRMDECINSTRCNT(uint32_t val) | ||
1317 | { | ||
1318 | return ((val) << A3XX_VFD_CONTROL_0_STRMDECINSTRCNT__SHIFT) & A3XX_VFD_CONTROL_0_STRMDECINSTRCNT__MASK; | ||
1319 | } | ||
1320 | #define A3XX_VFD_CONTROL_0_STRMFETCHINSTRCNT__MASK 0xf8000000 | ||
1321 | #define A3XX_VFD_CONTROL_0_STRMFETCHINSTRCNT__SHIFT 27 | ||
1322 | static inline uint32_t A3XX_VFD_CONTROL_0_STRMFETCHINSTRCNT(uint32_t val) | ||
1323 | { | ||
1324 | return ((val) << A3XX_VFD_CONTROL_0_STRMFETCHINSTRCNT__SHIFT) & A3XX_VFD_CONTROL_0_STRMFETCHINSTRCNT__MASK; | ||
1325 | } | ||
1326 | |||
1327 | #define REG_A3XX_VFD_CONTROL_1 0x00002241 | ||
1328 | #define A3XX_VFD_CONTROL_1_MAXSTORAGE__MASK 0x0000ffff | ||
1329 | #define A3XX_VFD_CONTROL_1_MAXSTORAGE__SHIFT 0 | ||
1330 | static inline uint32_t A3XX_VFD_CONTROL_1_MAXSTORAGE(uint32_t val) | ||
1331 | { | ||
1332 | return ((val) << A3XX_VFD_CONTROL_1_MAXSTORAGE__SHIFT) & A3XX_VFD_CONTROL_1_MAXSTORAGE__MASK; | ||
1333 | } | ||
1334 | #define A3XX_VFD_CONTROL_1_REGID4VTX__MASK 0x00ff0000 | ||
1335 | #define A3XX_VFD_CONTROL_1_REGID4VTX__SHIFT 16 | ||
1336 | static inline uint32_t A3XX_VFD_CONTROL_1_REGID4VTX(uint32_t val) | ||
1337 | { | ||
1338 | return ((val) << A3XX_VFD_CONTROL_1_REGID4VTX__SHIFT) & A3XX_VFD_CONTROL_1_REGID4VTX__MASK; | ||
1339 | } | ||
1340 | #define A3XX_VFD_CONTROL_1_REGID4INST__MASK 0xff000000 | ||
1341 | #define A3XX_VFD_CONTROL_1_REGID4INST__SHIFT 24 | ||
1342 | static inline uint32_t A3XX_VFD_CONTROL_1_REGID4INST(uint32_t val) | ||
1343 | { | ||
1344 | return ((val) << A3XX_VFD_CONTROL_1_REGID4INST__SHIFT) & A3XX_VFD_CONTROL_1_REGID4INST__MASK; | ||
1345 | } | ||
1346 | |||
1347 | #define REG_A3XX_VFD_INDEX_MIN 0x00002242 | ||
1348 | |||
1349 | #define REG_A3XX_VFD_INDEX_MAX 0x00002243 | ||
1350 | |||
1351 | #define REG_A3XX_VFD_INSTANCEID_OFFSET 0x00002244 | ||
1352 | |||
1353 | #define REG_A3XX_VFD_INDEX_OFFSET 0x00002245 | ||
1354 | |||
1355 | static inline uint32_t REG_A3XX_VFD_FETCH(uint32_t i0) { return 0x00002246 + 0x2*i0; } | ||
1356 | |||
1357 | static inline uint32_t REG_A3XX_VFD_FETCH_INSTR_0(uint32_t i0) { return 0x00002246 + 0x2*i0; } | ||
1358 | #define A3XX_VFD_FETCH_INSTR_0_FETCHSIZE__MASK 0x0000007f | ||
1359 | #define A3XX_VFD_FETCH_INSTR_0_FETCHSIZE__SHIFT 0 | ||
1360 | static inline uint32_t A3XX_VFD_FETCH_INSTR_0_FETCHSIZE(uint32_t val) | ||
1361 | { | ||
1362 | return ((val) << A3XX_VFD_FETCH_INSTR_0_FETCHSIZE__SHIFT) & A3XX_VFD_FETCH_INSTR_0_FETCHSIZE__MASK; | ||
1363 | } | ||
1364 | #define A3XX_VFD_FETCH_INSTR_0_BUFSTRIDE__MASK 0x0001ff80 | ||
1365 | #define A3XX_VFD_FETCH_INSTR_0_BUFSTRIDE__SHIFT 7 | ||
1366 | static inline uint32_t A3XX_VFD_FETCH_INSTR_0_BUFSTRIDE(uint32_t val) | ||
1367 | { | ||
1368 | return ((val) << A3XX_VFD_FETCH_INSTR_0_BUFSTRIDE__SHIFT) & A3XX_VFD_FETCH_INSTR_0_BUFSTRIDE__MASK; | ||
1369 | } | ||
1370 | #define A3XX_VFD_FETCH_INSTR_0_SWITCHNEXT 0x00020000 | ||
1371 | #define A3XX_VFD_FETCH_INSTR_0_INDEXCODE__MASK 0x00fc0000 | ||
1372 | #define A3XX_VFD_FETCH_INSTR_0_INDEXCODE__SHIFT 18 | ||
1373 | static inline uint32_t A3XX_VFD_FETCH_INSTR_0_INDEXCODE(uint32_t val) | ||
1374 | { | ||
1375 | return ((val) << A3XX_VFD_FETCH_INSTR_0_INDEXCODE__SHIFT) & A3XX_VFD_FETCH_INSTR_0_INDEXCODE__MASK; | ||
1376 | } | ||
1377 | #define A3XX_VFD_FETCH_INSTR_0_STEPRATE__MASK 0xff000000 | ||
1378 | #define A3XX_VFD_FETCH_INSTR_0_STEPRATE__SHIFT 24 | ||
1379 | static inline uint32_t A3XX_VFD_FETCH_INSTR_0_STEPRATE(uint32_t val) | ||
1380 | { | ||
1381 | return ((val) << A3XX_VFD_FETCH_INSTR_0_STEPRATE__SHIFT) & A3XX_VFD_FETCH_INSTR_0_STEPRATE__MASK; | ||
1382 | } | ||
1383 | |||
1384 | static inline uint32_t REG_A3XX_VFD_FETCH_INSTR_1(uint32_t i0) { return 0x00002247 + 0x2*i0; } | ||
1385 | |||
1386 | static inline uint32_t REG_A3XX_VFD_DECODE(uint32_t i0) { return 0x00002266 + 0x1*i0; } | ||
1387 | |||
1388 | static inline uint32_t REG_A3XX_VFD_DECODE_INSTR(uint32_t i0) { return 0x00002266 + 0x1*i0; } | ||
1389 | #define A3XX_VFD_DECODE_INSTR_WRITEMASK__MASK 0x0000000f | ||
1390 | #define A3XX_VFD_DECODE_INSTR_WRITEMASK__SHIFT 0 | ||
1391 | static inline uint32_t A3XX_VFD_DECODE_INSTR_WRITEMASK(uint32_t val) | ||
1392 | { | ||
1393 | return ((val) << A3XX_VFD_DECODE_INSTR_WRITEMASK__SHIFT) & A3XX_VFD_DECODE_INSTR_WRITEMASK__MASK; | ||
1394 | } | ||
1395 | #define A3XX_VFD_DECODE_INSTR_CONSTFILL 0x00000010 | ||
1396 | #define A3XX_VFD_DECODE_INSTR_FORMAT__MASK 0x00000fc0 | ||
1397 | #define A3XX_VFD_DECODE_INSTR_FORMAT__SHIFT 6 | ||
1398 | static inline uint32_t A3XX_VFD_DECODE_INSTR_FORMAT(enum a3xx_vtx_fmt val) | ||
1399 | { | ||
1400 | return ((val) << A3XX_VFD_DECODE_INSTR_FORMAT__SHIFT) & A3XX_VFD_DECODE_INSTR_FORMAT__MASK; | ||
1401 | } | ||
1402 | #define A3XX_VFD_DECODE_INSTR_REGID__MASK 0x000ff000 | ||
1403 | #define A3XX_VFD_DECODE_INSTR_REGID__SHIFT 12 | ||
1404 | static inline uint32_t A3XX_VFD_DECODE_INSTR_REGID(uint32_t val) | ||
1405 | { | ||
1406 | return ((val) << A3XX_VFD_DECODE_INSTR_REGID__SHIFT) & A3XX_VFD_DECODE_INSTR_REGID__MASK; | ||
1407 | } | ||
1408 | #define A3XX_VFD_DECODE_INSTR_SHIFTCNT__MASK 0x1f000000 | ||
1409 | #define A3XX_VFD_DECODE_INSTR_SHIFTCNT__SHIFT 24 | ||
1410 | static inline uint32_t A3XX_VFD_DECODE_INSTR_SHIFTCNT(uint32_t val) | ||
1411 | { | ||
1412 | return ((val) << A3XX_VFD_DECODE_INSTR_SHIFTCNT__SHIFT) & A3XX_VFD_DECODE_INSTR_SHIFTCNT__MASK; | ||
1413 | } | ||
1414 | #define A3XX_VFD_DECODE_INSTR_LASTCOMPVALID 0x20000000 | ||
1415 | #define A3XX_VFD_DECODE_INSTR_SWITCHNEXT 0x40000000 | ||
1416 | |||
1417 | #define REG_A3XX_VFD_VS_THREADING_THRESHOLD 0x0000227e | ||
1418 | #define A3XX_VFD_VS_THREADING_THRESHOLD_REGID_THRESHOLD__MASK 0x0000000f | ||
1419 | #define A3XX_VFD_VS_THREADING_THRESHOLD_REGID_THRESHOLD__SHIFT 0 | ||
1420 | static inline uint32_t A3XX_VFD_VS_THREADING_THRESHOLD_REGID_THRESHOLD(uint32_t val) | ||
1421 | { | ||
1422 | return ((val) << A3XX_VFD_VS_THREADING_THRESHOLD_REGID_THRESHOLD__SHIFT) & A3XX_VFD_VS_THREADING_THRESHOLD_REGID_THRESHOLD__MASK; | ||
1423 | } | ||
1424 | #define A3XX_VFD_VS_THREADING_THRESHOLD_REGID_VTXCNT__MASK 0x0000ff00 | ||
1425 | #define A3XX_VFD_VS_THREADING_THRESHOLD_REGID_VTXCNT__SHIFT 8 | ||
1426 | static inline uint32_t A3XX_VFD_VS_THREADING_THRESHOLD_REGID_VTXCNT(uint32_t val) | ||
1427 | { | ||
1428 | return ((val) << A3XX_VFD_VS_THREADING_THRESHOLD_REGID_VTXCNT__SHIFT) & A3XX_VFD_VS_THREADING_THRESHOLD_REGID_VTXCNT__MASK; | ||
1429 | } | ||
1430 | |||
1431 | #define REG_A3XX_VPC_ATTR 0x00002280 | ||
1432 | #define A3XX_VPC_ATTR_TOTALATTR__MASK 0x00000fff | ||
1433 | #define A3XX_VPC_ATTR_TOTALATTR__SHIFT 0 | ||
1434 | static inline uint32_t A3XX_VPC_ATTR_TOTALATTR(uint32_t val) | ||
1435 | { | ||
1436 | return ((val) << A3XX_VPC_ATTR_TOTALATTR__SHIFT) & A3XX_VPC_ATTR_TOTALATTR__MASK; | ||
1437 | } | ||
1438 | #define A3XX_VPC_ATTR_THRDASSIGN__MASK 0x0ffff000 | ||
1439 | #define A3XX_VPC_ATTR_THRDASSIGN__SHIFT 12 | ||
1440 | static inline uint32_t A3XX_VPC_ATTR_THRDASSIGN(uint32_t val) | ||
1441 | { | ||
1442 | return ((val) << A3XX_VPC_ATTR_THRDASSIGN__SHIFT) & A3XX_VPC_ATTR_THRDASSIGN__MASK; | ||
1443 | } | ||
1444 | #define A3XX_VPC_ATTR_LMSIZE__MASK 0xf0000000 | ||
1445 | #define A3XX_VPC_ATTR_LMSIZE__SHIFT 28 | ||
1446 | static inline uint32_t A3XX_VPC_ATTR_LMSIZE(uint32_t val) | ||
1447 | { | ||
1448 | return ((val) << A3XX_VPC_ATTR_LMSIZE__SHIFT) & A3XX_VPC_ATTR_LMSIZE__MASK; | ||
1449 | } | ||
1450 | |||
1451 | #define REG_A3XX_VPC_PACK 0x00002281 | ||
1452 | #define A3XX_VPC_PACK_NUMFPNONPOSVAR__MASK 0x0000ff00 | ||
1453 | #define A3XX_VPC_PACK_NUMFPNONPOSVAR__SHIFT 8 | ||
1454 | static inline uint32_t A3XX_VPC_PACK_NUMFPNONPOSVAR(uint32_t val) | ||
1455 | { | ||
1456 | return ((val) << A3XX_VPC_PACK_NUMFPNONPOSVAR__SHIFT) & A3XX_VPC_PACK_NUMFPNONPOSVAR__MASK; | ||
1457 | } | ||
1458 | #define A3XX_VPC_PACK_NUMNONPOSVSVAR__MASK 0x00ff0000 | ||
1459 | #define A3XX_VPC_PACK_NUMNONPOSVSVAR__SHIFT 16 | ||
1460 | static inline uint32_t A3XX_VPC_PACK_NUMNONPOSVSVAR(uint32_t val) | ||
1461 | { | ||
1462 | return ((val) << A3XX_VPC_PACK_NUMNONPOSVSVAR__SHIFT) & A3XX_VPC_PACK_NUMNONPOSVSVAR__MASK; | ||
1463 | } | ||
1464 | |||
1465 | static inline uint32_t REG_A3XX_VPC_VARYING_INTERP(uint32_t i0) { return 0x00002282 + 0x1*i0; } | ||
1466 | |||
1467 | static inline uint32_t REG_A3XX_VPC_VARYING_INTERP_MODE(uint32_t i0) { return 0x00002282 + 0x1*i0; } | ||
1468 | |||
1469 | static inline uint32_t REG_A3XX_VPC_VARYING_PS_REPL(uint32_t i0) { return 0x00002286 + 0x1*i0; } | ||
1470 | |||
1471 | static inline uint32_t REG_A3XX_VPC_VARYING_PS_REPL_MODE(uint32_t i0) { return 0x00002286 + 0x1*i0; } | ||
1472 | |||
1473 | #define REG_A3XX_VPC_VARY_CYLWRAP_ENABLE_0 0x0000228a | ||
1474 | |||
1475 | #define REG_A3XX_VPC_VARY_CYLWRAP_ENABLE_1 0x0000228b | ||
1476 | |||
1477 | #define REG_A3XX_SP_SP_CTRL_REG 0x000022c0 | ||
1478 | #define A3XX_SP_SP_CTRL_REG_RESOLVE 0x00010000 | ||
1479 | #define A3XX_SP_SP_CTRL_REG_CONSTMODE__MASK 0x000c0000 | ||
1480 | #define A3XX_SP_SP_CTRL_REG_CONSTMODE__SHIFT 18 | ||
1481 | static inline uint32_t A3XX_SP_SP_CTRL_REG_CONSTMODE(uint32_t val) | ||
1482 | { | ||
1483 | return ((val) << A3XX_SP_SP_CTRL_REG_CONSTMODE__SHIFT) & A3XX_SP_SP_CTRL_REG_CONSTMODE__MASK; | ||
1484 | } | ||
1485 | #define A3XX_SP_SP_CTRL_REG_SLEEPMODE__MASK 0x00300000 | ||
1486 | #define A3XX_SP_SP_CTRL_REG_SLEEPMODE__SHIFT 20 | ||
1487 | static inline uint32_t A3XX_SP_SP_CTRL_REG_SLEEPMODE(uint32_t val) | ||
1488 | { | ||
1489 | return ((val) << A3XX_SP_SP_CTRL_REG_SLEEPMODE__SHIFT) & A3XX_SP_SP_CTRL_REG_SLEEPMODE__MASK; | ||
1490 | } | ||
1491 | #define A3XX_SP_SP_CTRL_REG_LOMODE__MASK 0x00c00000 | ||
1492 | #define A3XX_SP_SP_CTRL_REG_LOMODE__SHIFT 22 | ||
1493 | static inline uint32_t A3XX_SP_SP_CTRL_REG_LOMODE(uint32_t val) | ||
1494 | { | ||
1495 | return ((val) << A3XX_SP_SP_CTRL_REG_LOMODE__SHIFT) & A3XX_SP_SP_CTRL_REG_LOMODE__MASK; | ||
1496 | } | ||
1497 | |||
1498 | #define REG_A3XX_SP_VS_CTRL_REG0 0x000022c4 | ||
1499 | #define A3XX_SP_VS_CTRL_REG0_THREADMODE__MASK 0x00000001 | ||
1500 | #define A3XX_SP_VS_CTRL_REG0_THREADMODE__SHIFT 0 | ||
1501 | static inline uint32_t A3XX_SP_VS_CTRL_REG0_THREADMODE(enum a3xx_threadmode val) | ||
1502 | { | ||
1503 | return ((val) << A3XX_SP_VS_CTRL_REG0_THREADMODE__SHIFT) & A3XX_SP_VS_CTRL_REG0_THREADMODE__MASK; | ||
1504 | } | ||
1505 | #define A3XX_SP_VS_CTRL_REG0_INSTRBUFFERMODE__MASK 0x00000002 | ||
1506 | #define A3XX_SP_VS_CTRL_REG0_INSTRBUFFERMODE__SHIFT 1 | ||
1507 | static inline uint32_t A3XX_SP_VS_CTRL_REG0_INSTRBUFFERMODE(enum a3xx_instrbuffermode val) | ||
1508 | { | ||
1509 | return ((val) << A3XX_SP_VS_CTRL_REG0_INSTRBUFFERMODE__SHIFT) & A3XX_SP_VS_CTRL_REG0_INSTRBUFFERMODE__MASK; | ||
1510 | } | ||
1511 | #define A3XX_SP_VS_CTRL_REG0_CACHEINVALID 0x00000004 | ||
1512 | #define A3XX_SP_VS_CTRL_REG0_HALFREGFOOTPRINT__MASK 0x000003f0 | ||
1513 | #define A3XX_SP_VS_CTRL_REG0_HALFREGFOOTPRINT__SHIFT 4 | ||
1514 | static inline uint32_t A3XX_SP_VS_CTRL_REG0_HALFREGFOOTPRINT(uint32_t val) | ||
1515 | { | ||
1516 | return ((val) << A3XX_SP_VS_CTRL_REG0_HALFREGFOOTPRINT__SHIFT) & A3XX_SP_VS_CTRL_REG0_HALFREGFOOTPRINT__MASK; | ||
1517 | } | ||
1518 | #define A3XX_SP_VS_CTRL_REG0_FULLREGFOOTPRINT__MASK 0x0003fc00 | ||
1519 | #define A3XX_SP_VS_CTRL_REG0_FULLREGFOOTPRINT__SHIFT 10 | ||
1520 | static inline uint32_t A3XX_SP_VS_CTRL_REG0_FULLREGFOOTPRINT(uint32_t val) | ||
1521 | { | ||
1522 | return ((val) << A3XX_SP_VS_CTRL_REG0_FULLREGFOOTPRINT__SHIFT) & A3XX_SP_VS_CTRL_REG0_FULLREGFOOTPRINT__MASK; | ||
1523 | } | ||
1524 | #define A3XX_SP_VS_CTRL_REG0_INOUTREGOVERLAP__MASK 0x000c0000 | ||
1525 | #define A3XX_SP_VS_CTRL_REG0_INOUTREGOVERLAP__SHIFT 18 | ||
1526 | static inline uint32_t A3XX_SP_VS_CTRL_REG0_INOUTREGOVERLAP(uint32_t val) | ||
1527 | { | ||
1528 | return ((val) << A3XX_SP_VS_CTRL_REG0_INOUTREGOVERLAP__SHIFT) & A3XX_SP_VS_CTRL_REG0_INOUTREGOVERLAP__MASK; | ||
1529 | } | ||
1530 | #define A3XX_SP_VS_CTRL_REG0_THREADSIZE__MASK 0x00100000 | ||
1531 | #define A3XX_SP_VS_CTRL_REG0_THREADSIZE__SHIFT 20 | ||
1532 | static inline uint32_t A3XX_SP_VS_CTRL_REG0_THREADSIZE(enum a3xx_threadsize val) | ||
1533 | { | ||
1534 | return ((val) << A3XX_SP_VS_CTRL_REG0_THREADSIZE__SHIFT) & A3XX_SP_VS_CTRL_REG0_THREADSIZE__MASK; | ||
1535 | } | ||
1536 | #define A3XX_SP_VS_CTRL_REG0_SUPERTHREADMODE 0x00200000 | ||
1537 | #define A3XX_SP_VS_CTRL_REG0_PIXLODENABLE 0x00400000 | ||
1538 | #define A3XX_SP_VS_CTRL_REG0_LENGTH__MASK 0xff000000 | ||
1539 | #define A3XX_SP_VS_CTRL_REG0_LENGTH__SHIFT 24 | ||
1540 | static inline uint32_t A3XX_SP_VS_CTRL_REG0_LENGTH(uint32_t val) | ||
1541 | { | ||
1542 | return ((val) << A3XX_SP_VS_CTRL_REG0_LENGTH__SHIFT) & A3XX_SP_VS_CTRL_REG0_LENGTH__MASK; | ||
1543 | } | ||
1544 | |||
1545 | #define REG_A3XX_SP_VS_CTRL_REG1 0x000022c5 | ||
1546 | #define A3XX_SP_VS_CTRL_REG1_CONSTLENGTH__MASK 0x000003ff | ||
1547 | #define A3XX_SP_VS_CTRL_REG1_CONSTLENGTH__SHIFT 0 | ||
1548 | static inline uint32_t A3XX_SP_VS_CTRL_REG1_CONSTLENGTH(uint32_t val) | ||
1549 | { | ||
1550 | return ((val) << A3XX_SP_VS_CTRL_REG1_CONSTLENGTH__SHIFT) & A3XX_SP_VS_CTRL_REG1_CONSTLENGTH__MASK; | ||
1551 | } | ||
1552 | #define A3XX_SP_VS_CTRL_REG1_CONSTFOOTPRINT__MASK 0x000ffc00 | ||
1553 | #define A3XX_SP_VS_CTRL_REG1_CONSTFOOTPRINT__SHIFT 10 | ||
1554 | static inline uint32_t A3XX_SP_VS_CTRL_REG1_CONSTFOOTPRINT(uint32_t val) | ||
1555 | { | ||
1556 | return ((val) << A3XX_SP_VS_CTRL_REG1_CONSTFOOTPRINT__SHIFT) & A3XX_SP_VS_CTRL_REG1_CONSTFOOTPRINT__MASK; | ||
1557 | } | ||
1558 | #define A3XX_SP_VS_CTRL_REG1_INITIALOUTSTANDING__MASK 0x3f000000 | ||
1559 | #define A3XX_SP_VS_CTRL_REG1_INITIALOUTSTANDING__SHIFT 24 | ||
1560 | static inline uint32_t A3XX_SP_VS_CTRL_REG1_INITIALOUTSTANDING(uint32_t val) | ||
1561 | { | ||
1562 | return ((val) << A3XX_SP_VS_CTRL_REG1_INITIALOUTSTANDING__SHIFT) & A3XX_SP_VS_CTRL_REG1_INITIALOUTSTANDING__MASK; | ||
1563 | } | ||
1564 | |||
1565 | #define REG_A3XX_SP_VS_PARAM_REG 0x000022c6 | ||
1566 | #define A3XX_SP_VS_PARAM_REG_POSREGID__MASK 0x000000ff | ||
1567 | #define A3XX_SP_VS_PARAM_REG_POSREGID__SHIFT 0 | ||
1568 | static inline uint32_t A3XX_SP_VS_PARAM_REG_POSREGID(uint32_t val) | ||
1569 | { | ||
1570 | return ((val) << A3XX_SP_VS_PARAM_REG_POSREGID__SHIFT) & A3XX_SP_VS_PARAM_REG_POSREGID__MASK; | ||
1571 | } | ||
1572 | #define A3XX_SP_VS_PARAM_REG_PSIZEREGID__MASK 0x0000ff00 | ||
1573 | #define A3XX_SP_VS_PARAM_REG_PSIZEREGID__SHIFT 8 | ||
1574 | static inline uint32_t A3XX_SP_VS_PARAM_REG_PSIZEREGID(uint32_t val) | ||
1575 | { | ||
1576 | return ((val) << A3XX_SP_VS_PARAM_REG_PSIZEREGID__SHIFT) & A3XX_SP_VS_PARAM_REG_PSIZEREGID__MASK; | ||
1577 | } | ||
1578 | #define A3XX_SP_VS_PARAM_REG_TOTALVSOUTVAR__MASK 0xfff00000 | ||
1579 | #define A3XX_SP_VS_PARAM_REG_TOTALVSOUTVAR__SHIFT 20 | ||
1580 | static inline uint32_t A3XX_SP_VS_PARAM_REG_TOTALVSOUTVAR(uint32_t val) | ||
1581 | { | ||
1582 | return ((val) << A3XX_SP_VS_PARAM_REG_TOTALVSOUTVAR__SHIFT) & A3XX_SP_VS_PARAM_REG_TOTALVSOUTVAR__MASK; | ||
1583 | } | ||
1584 | |||
1585 | static inline uint32_t REG_A3XX_SP_VS_OUT(uint32_t i0) { return 0x000022c7 + 0x1*i0; } | ||
1586 | |||
1587 | static inline uint32_t REG_A3XX_SP_VS_OUT_REG(uint32_t i0) { return 0x000022c7 + 0x1*i0; } | ||
1588 | #define A3XX_SP_VS_OUT_REG_A_REGID__MASK 0x000001ff | ||
1589 | #define A3XX_SP_VS_OUT_REG_A_REGID__SHIFT 0 | ||
1590 | static inline uint32_t A3XX_SP_VS_OUT_REG_A_REGID(uint32_t val) | ||
1591 | { | ||
1592 | return ((val) << A3XX_SP_VS_OUT_REG_A_REGID__SHIFT) & A3XX_SP_VS_OUT_REG_A_REGID__MASK; | ||
1593 | } | ||
1594 | #define A3XX_SP_VS_OUT_REG_A_COMPMASK__MASK 0x00001e00 | ||
1595 | #define A3XX_SP_VS_OUT_REG_A_COMPMASK__SHIFT 9 | ||
1596 | static inline uint32_t A3XX_SP_VS_OUT_REG_A_COMPMASK(uint32_t val) | ||
1597 | { | ||
1598 | return ((val) << A3XX_SP_VS_OUT_REG_A_COMPMASK__SHIFT) & A3XX_SP_VS_OUT_REG_A_COMPMASK__MASK; | ||
1599 | } | ||
1600 | #define A3XX_SP_VS_OUT_REG_B_REGID__MASK 0x01ff0000 | ||
1601 | #define A3XX_SP_VS_OUT_REG_B_REGID__SHIFT 16 | ||
1602 | static inline uint32_t A3XX_SP_VS_OUT_REG_B_REGID(uint32_t val) | ||
1603 | { | ||
1604 | return ((val) << A3XX_SP_VS_OUT_REG_B_REGID__SHIFT) & A3XX_SP_VS_OUT_REG_B_REGID__MASK; | ||
1605 | } | ||
1606 | #define A3XX_SP_VS_OUT_REG_B_COMPMASK__MASK 0x1e000000 | ||
1607 | #define A3XX_SP_VS_OUT_REG_B_COMPMASK__SHIFT 25 | ||
1608 | static inline uint32_t A3XX_SP_VS_OUT_REG_B_COMPMASK(uint32_t val) | ||
1609 | { | ||
1610 | return ((val) << A3XX_SP_VS_OUT_REG_B_COMPMASK__SHIFT) & A3XX_SP_VS_OUT_REG_B_COMPMASK__MASK; | ||
1611 | } | ||
1612 | |||
1613 | static inline uint32_t REG_A3XX_SP_VS_VPC_DST(uint32_t i0) { return 0x000022d0 + 0x1*i0; } | ||
1614 | |||
1615 | static inline uint32_t REG_A3XX_SP_VS_VPC_DST_REG(uint32_t i0) { return 0x000022d0 + 0x1*i0; } | ||
1616 | #define A3XX_SP_VS_VPC_DST_REG_OUTLOC0__MASK 0x000000ff | ||
1617 | #define A3XX_SP_VS_VPC_DST_REG_OUTLOC0__SHIFT 0 | ||
1618 | static inline uint32_t A3XX_SP_VS_VPC_DST_REG_OUTLOC0(uint32_t val) | ||
1619 | { | ||
1620 | return ((val) << A3XX_SP_VS_VPC_DST_REG_OUTLOC0__SHIFT) & A3XX_SP_VS_VPC_DST_REG_OUTLOC0__MASK; | ||
1621 | } | ||
1622 | #define A3XX_SP_VS_VPC_DST_REG_OUTLOC1__MASK 0x0000ff00 | ||
1623 | #define A3XX_SP_VS_VPC_DST_REG_OUTLOC1__SHIFT 8 | ||
1624 | static inline uint32_t A3XX_SP_VS_VPC_DST_REG_OUTLOC1(uint32_t val) | ||
1625 | { | ||
1626 | return ((val) << A3XX_SP_VS_VPC_DST_REG_OUTLOC1__SHIFT) & A3XX_SP_VS_VPC_DST_REG_OUTLOC1__MASK; | ||
1627 | } | ||
1628 | #define A3XX_SP_VS_VPC_DST_REG_OUTLOC2__MASK 0x00ff0000 | ||
1629 | #define A3XX_SP_VS_VPC_DST_REG_OUTLOC2__SHIFT 16 | ||
1630 | static inline uint32_t A3XX_SP_VS_VPC_DST_REG_OUTLOC2(uint32_t val) | ||
1631 | { | ||
1632 | return ((val) << A3XX_SP_VS_VPC_DST_REG_OUTLOC2__SHIFT) & A3XX_SP_VS_VPC_DST_REG_OUTLOC2__MASK; | ||
1633 | } | ||
1634 | #define A3XX_SP_VS_VPC_DST_REG_OUTLOC3__MASK 0xff000000 | ||
1635 | #define A3XX_SP_VS_VPC_DST_REG_OUTLOC3__SHIFT 24 | ||
1636 | static inline uint32_t A3XX_SP_VS_VPC_DST_REG_OUTLOC3(uint32_t val) | ||
1637 | { | ||
1638 | return ((val) << A3XX_SP_VS_VPC_DST_REG_OUTLOC3__SHIFT) & A3XX_SP_VS_VPC_DST_REG_OUTLOC3__MASK; | ||
1639 | } | ||
1640 | |||
1641 | #define REG_A3XX_SP_VS_OBJ_OFFSET_REG 0x000022d4 | ||
1642 | #define A3XX_SP_VS_OBJ_OFFSET_REG_CONSTOBJECTOFFSET__MASK 0x01ff0000 | ||
1643 | #define A3XX_SP_VS_OBJ_OFFSET_REG_CONSTOBJECTOFFSET__SHIFT 16 | ||
1644 | static inline uint32_t A3XX_SP_VS_OBJ_OFFSET_REG_CONSTOBJECTOFFSET(uint32_t val) | ||
1645 | { | ||
1646 | return ((val) << A3XX_SP_VS_OBJ_OFFSET_REG_CONSTOBJECTOFFSET__SHIFT) & A3XX_SP_VS_OBJ_OFFSET_REG_CONSTOBJECTOFFSET__MASK; | ||
1647 | } | ||
1648 | #define A3XX_SP_VS_OBJ_OFFSET_REG_SHADEROBJOFFSET__MASK 0xfe000000 | ||
1649 | #define A3XX_SP_VS_OBJ_OFFSET_REG_SHADEROBJOFFSET__SHIFT 25 | ||
1650 | static inline uint32_t A3XX_SP_VS_OBJ_OFFSET_REG_SHADEROBJOFFSET(uint32_t val) | ||
1651 | { | ||
1652 | return ((val) << A3XX_SP_VS_OBJ_OFFSET_REG_SHADEROBJOFFSET__SHIFT) & A3XX_SP_VS_OBJ_OFFSET_REG_SHADEROBJOFFSET__MASK; | ||
1653 | } | ||
1654 | |||
1655 | #define REG_A3XX_SP_VS_OBJ_START_REG 0x000022d5 | ||
1656 | |||
1657 | #define REG_A3XX_SP_VS_PVT_MEM_CTRL_REG 0x000022d6 | ||
1658 | |||
1659 | #define REG_A3XX_SP_VS_PVT_MEM_ADDR_REG 0x000022d7 | ||
1660 | |||
1661 | #define REG_A3XX_SP_VS_PVT_MEM_SIZE_REG 0x000022d8 | ||
1662 | |||
1663 | #define REG_A3XX_SP_VS_LENGTH_REG 0x000022df | ||
1664 | #define A3XX_SP_VS_LENGTH_REG_SHADERLENGTH__MASK 0xffffffff | ||
1665 | #define A3XX_SP_VS_LENGTH_REG_SHADERLENGTH__SHIFT 0 | ||
1666 | static inline uint32_t A3XX_SP_VS_LENGTH_REG_SHADERLENGTH(uint32_t val) | ||
1667 | { | ||
1668 | return ((val) << A3XX_SP_VS_LENGTH_REG_SHADERLENGTH__SHIFT) & A3XX_SP_VS_LENGTH_REG_SHADERLENGTH__MASK; | ||
1669 | } | ||
1670 | |||
1671 | #define REG_A3XX_SP_FS_CTRL_REG0 0x000022e0 | ||
1672 | #define A3XX_SP_FS_CTRL_REG0_THREADMODE__MASK 0x00000001 | ||
1673 | #define A3XX_SP_FS_CTRL_REG0_THREADMODE__SHIFT 0 | ||
1674 | static inline uint32_t A3XX_SP_FS_CTRL_REG0_THREADMODE(enum a3xx_threadmode val) | ||
1675 | { | ||
1676 | return ((val) << A3XX_SP_FS_CTRL_REG0_THREADMODE__SHIFT) & A3XX_SP_FS_CTRL_REG0_THREADMODE__MASK; | ||
1677 | } | ||
1678 | #define A3XX_SP_FS_CTRL_REG0_INSTRBUFFERMODE__MASK 0x00000002 | ||
1679 | #define A3XX_SP_FS_CTRL_REG0_INSTRBUFFERMODE__SHIFT 1 | ||
1680 | static inline uint32_t A3XX_SP_FS_CTRL_REG0_INSTRBUFFERMODE(enum a3xx_instrbuffermode val) | ||
1681 | { | ||
1682 | return ((val) << A3XX_SP_FS_CTRL_REG0_INSTRBUFFERMODE__SHIFT) & A3XX_SP_FS_CTRL_REG0_INSTRBUFFERMODE__MASK; | ||
1683 | } | ||
1684 | #define A3XX_SP_FS_CTRL_REG0_CACHEINVALID 0x00000004 | ||
1685 | #define A3XX_SP_FS_CTRL_REG0_HALFREGFOOTPRINT__MASK 0x000003f0 | ||
1686 | #define A3XX_SP_FS_CTRL_REG0_HALFREGFOOTPRINT__SHIFT 4 | ||
1687 | static inline uint32_t A3XX_SP_FS_CTRL_REG0_HALFREGFOOTPRINT(uint32_t val) | ||
1688 | { | ||
1689 | return ((val) << A3XX_SP_FS_CTRL_REG0_HALFREGFOOTPRINT__SHIFT) & A3XX_SP_FS_CTRL_REG0_HALFREGFOOTPRINT__MASK; | ||
1690 | } | ||
1691 | #define A3XX_SP_FS_CTRL_REG0_FULLREGFOOTPRINT__MASK 0x0003fc00 | ||
1692 | #define A3XX_SP_FS_CTRL_REG0_FULLREGFOOTPRINT__SHIFT 10 | ||
1693 | static inline uint32_t A3XX_SP_FS_CTRL_REG0_FULLREGFOOTPRINT(uint32_t val) | ||
1694 | { | ||
1695 | return ((val) << A3XX_SP_FS_CTRL_REG0_FULLREGFOOTPRINT__SHIFT) & A3XX_SP_FS_CTRL_REG0_FULLREGFOOTPRINT__MASK; | ||
1696 | } | ||
1697 | #define A3XX_SP_FS_CTRL_REG0_INOUTREGOVERLAP__MASK 0x000c0000 | ||
1698 | #define A3XX_SP_FS_CTRL_REG0_INOUTREGOVERLAP__SHIFT 18 | ||
1699 | static inline uint32_t A3XX_SP_FS_CTRL_REG0_INOUTREGOVERLAP(uint32_t val) | ||
1700 | { | ||
1701 | return ((val) << A3XX_SP_FS_CTRL_REG0_INOUTREGOVERLAP__SHIFT) & A3XX_SP_FS_CTRL_REG0_INOUTREGOVERLAP__MASK; | ||
1702 | } | ||
1703 | #define A3XX_SP_FS_CTRL_REG0_THREADSIZE__MASK 0x00100000 | ||
1704 | #define A3XX_SP_FS_CTRL_REG0_THREADSIZE__SHIFT 20 | ||
1705 | static inline uint32_t A3XX_SP_FS_CTRL_REG0_THREADSIZE(enum a3xx_threadsize val) | ||
1706 | { | ||
1707 | return ((val) << A3XX_SP_FS_CTRL_REG0_THREADSIZE__SHIFT) & A3XX_SP_FS_CTRL_REG0_THREADSIZE__MASK; | ||
1708 | } | ||
1709 | #define A3XX_SP_FS_CTRL_REG0_SUPERTHREADMODE 0x00200000 | ||
1710 | #define A3XX_SP_FS_CTRL_REG0_PIXLODENABLE 0x00400000 | ||
1711 | #define A3XX_SP_FS_CTRL_REG0_LENGTH__MASK 0xff000000 | ||
1712 | #define A3XX_SP_FS_CTRL_REG0_LENGTH__SHIFT 24 | ||
1713 | static inline uint32_t A3XX_SP_FS_CTRL_REG0_LENGTH(uint32_t val) | ||
1714 | { | ||
1715 | return ((val) << A3XX_SP_FS_CTRL_REG0_LENGTH__SHIFT) & A3XX_SP_FS_CTRL_REG0_LENGTH__MASK; | ||
1716 | } | ||
1717 | |||
1718 | #define REG_A3XX_SP_FS_CTRL_REG1 0x000022e1 | ||
1719 | #define A3XX_SP_FS_CTRL_REG1_CONSTLENGTH__MASK 0x000003ff | ||
1720 | #define A3XX_SP_FS_CTRL_REG1_CONSTLENGTH__SHIFT 0 | ||
1721 | static inline uint32_t A3XX_SP_FS_CTRL_REG1_CONSTLENGTH(uint32_t val) | ||
1722 | { | ||
1723 | return ((val) << A3XX_SP_FS_CTRL_REG1_CONSTLENGTH__SHIFT) & A3XX_SP_FS_CTRL_REG1_CONSTLENGTH__MASK; | ||
1724 | } | ||
1725 | #define A3XX_SP_FS_CTRL_REG1_CONSTFOOTPRINT__MASK 0x000ffc00 | ||
1726 | #define A3XX_SP_FS_CTRL_REG1_CONSTFOOTPRINT__SHIFT 10 | ||
1727 | static inline uint32_t A3XX_SP_FS_CTRL_REG1_CONSTFOOTPRINT(uint32_t val) | ||
1728 | { | ||
1729 | return ((val) << A3XX_SP_FS_CTRL_REG1_CONSTFOOTPRINT__SHIFT) & A3XX_SP_FS_CTRL_REG1_CONSTFOOTPRINT__MASK; | ||
1730 | } | ||
1731 | #define A3XX_SP_FS_CTRL_REG1_INITIALOUTSTANDING__MASK 0x00f00000 | ||
1732 | #define A3XX_SP_FS_CTRL_REG1_INITIALOUTSTANDING__SHIFT 20 | ||
1733 | static inline uint32_t A3XX_SP_FS_CTRL_REG1_INITIALOUTSTANDING(uint32_t val) | ||
1734 | { | ||
1735 | return ((val) << A3XX_SP_FS_CTRL_REG1_INITIALOUTSTANDING__SHIFT) & A3XX_SP_FS_CTRL_REG1_INITIALOUTSTANDING__MASK; | ||
1736 | } | ||
1737 | #define A3XX_SP_FS_CTRL_REG1_HALFPRECVAROFFSET__MASK 0x3f000000 | ||
1738 | #define A3XX_SP_FS_CTRL_REG1_HALFPRECVAROFFSET__SHIFT 24 | ||
1739 | static inline uint32_t A3XX_SP_FS_CTRL_REG1_HALFPRECVAROFFSET(uint32_t val) | ||
1740 | { | ||
1741 | return ((val) << A3XX_SP_FS_CTRL_REG1_HALFPRECVAROFFSET__SHIFT) & A3XX_SP_FS_CTRL_REG1_HALFPRECVAROFFSET__MASK; | ||
1742 | } | ||
1743 | |||
1744 | #define REG_A3XX_SP_FS_OBJ_OFFSET_REG 0x000022e2 | ||
1745 | #define A3XX_SP_FS_OBJ_OFFSET_REG_CONSTOBJECTOFFSET__MASK 0x01ff0000 | ||
1746 | #define A3XX_SP_FS_OBJ_OFFSET_REG_CONSTOBJECTOFFSET__SHIFT 16 | ||
1747 | static inline uint32_t A3XX_SP_FS_OBJ_OFFSET_REG_CONSTOBJECTOFFSET(uint32_t val) | ||
1748 | { | ||
1749 | return ((val) << A3XX_SP_FS_OBJ_OFFSET_REG_CONSTOBJECTOFFSET__SHIFT) & A3XX_SP_FS_OBJ_OFFSET_REG_CONSTOBJECTOFFSET__MASK; | ||
1750 | } | ||
1751 | #define A3XX_SP_FS_OBJ_OFFSET_REG_SHADEROBJOFFSET__MASK 0xfe000000 | ||
1752 | #define A3XX_SP_FS_OBJ_OFFSET_REG_SHADEROBJOFFSET__SHIFT 25 | ||
1753 | static inline uint32_t A3XX_SP_FS_OBJ_OFFSET_REG_SHADEROBJOFFSET(uint32_t val) | ||
1754 | { | ||
1755 | return ((val) << A3XX_SP_FS_OBJ_OFFSET_REG_SHADEROBJOFFSET__SHIFT) & A3XX_SP_FS_OBJ_OFFSET_REG_SHADEROBJOFFSET__MASK; | ||
1756 | } | ||
1757 | |||
1758 | #define REG_A3XX_SP_FS_OBJ_START_REG 0x000022e3 | ||
1759 | |||
1760 | #define REG_A3XX_SP_FS_PVT_MEM_CTRL_REG 0x000022e4 | ||
1761 | |||
1762 | #define REG_A3XX_SP_FS_PVT_MEM_ADDR_REG 0x000022e5 | ||
1763 | |||
1764 | #define REG_A3XX_SP_FS_PVT_MEM_SIZE_REG 0x000022e6 | ||
1765 | |||
1766 | #define REG_A3XX_SP_FS_FLAT_SHAD_MODE_REG_0 0x000022e8 | ||
1767 | |||
1768 | #define REG_A3XX_SP_FS_FLAT_SHAD_MODE_REG_1 0x000022e9 | ||
1769 | |||
1770 | #define REG_A3XX_SP_FS_OUTPUT_REG 0x000022ec | ||
1771 | |||
1772 | static inline uint32_t REG_A3XX_SP_FS_MRT(uint32_t i0) { return 0x000022f0 + 0x1*i0; } | ||
1773 | |||
1774 | static inline uint32_t REG_A3XX_SP_FS_MRT_REG(uint32_t i0) { return 0x000022f0 + 0x1*i0; } | ||
1775 | #define A3XX_SP_FS_MRT_REG_REGID__MASK 0x000000ff | ||
1776 | #define A3XX_SP_FS_MRT_REG_REGID__SHIFT 0 | ||
1777 | static inline uint32_t A3XX_SP_FS_MRT_REG_REGID(uint32_t val) | ||
1778 | { | ||
1779 | return ((val) << A3XX_SP_FS_MRT_REG_REGID__SHIFT) & A3XX_SP_FS_MRT_REG_REGID__MASK; | ||
1780 | } | ||
1781 | #define A3XX_SP_FS_MRT_REG_HALF_PRECISION 0x00000100 | ||
1782 | |||
1783 | static inline uint32_t REG_A3XX_SP_FS_IMAGE_OUTPUT(uint32_t i0) { return 0x000022f4 + 0x1*i0; } | ||
1784 | |||
1785 | static inline uint32_t REG_A3XX_SP_FS_IMAGE_OUTPUT_REG(uint32_t i0) { return 0x000022f4 + 0x1*i0; } | ||
1786 | #define A3XX_SP_FS_IMAGE_OUTPUT_REG_MRTFORMAT__MASK 0x0000003f | ||
1787 | #define A3XX_SP_FS_IMAGE_OUTPUT_REG_MRTFORMAT__SHIFT 0 | ||
1788 | static inline uint32_t A3XX_SP_FS_IMAGE_OUTPUT_REG_MRTFORMAT(enum a3xx_color_fmt val) | ||
1789 | { | ||
1790 | return ((val) << A3XX_SP_FS_IMAGE_OUTPUT_REG_MRTFORMAT__SHIFT) & A3XX_SP_FS_IMAGE_OUTPUT_REG_MRTFORMAT__MASK; | ||
1791 | } | ||
1792 | |||
1793 | #define REG_A3XX_SP_FS_LENGTH_REG 0x000022ff | ||
1794 | #define A3XX_SP_FS_LENGTH_REG_SHADERLENGTH__MASK 0xffffffff | ||
1795 | #define A3XX_SP_FS_LENGTH_REG_SHADERLENGTH__SHIFT 0 | ||
1796 | static inline uint32_t A3XX_SP_FS_LENGTH_REG_SHADERLENGTH(uint32_t val) | ||
1797 | { | ||
1798 | return ((val) << A3XX_SP_FS_LENGTH_REG_SHADERLENGTH__SHIFT) & A3XX_SP_FS_LENGTH_REG_SHADERLENGTH__MASK; | ||
1799 | } | ||
1800 | |||
1801 | #define REG_A3XX_TPL1_TP_VS_TEX_OFFSET 0x00002340 | ||
1802 | #define A3XX_TPL1_TP_VS_TEX_OFFSET_SAMPLEROFFSET__MASK 0x000000ff | ||
1803 | #define A3XX_TPL1_TP_VS_TEX_OFFSET_SAMPLEROFFSET__SHIFT 0 | ||
1804 | static inline uint32_t A3XX_TPL1_TP_VS_TEX_OFFSET_SAMPLEROFFSET(uint32_t val) | ||
1805 | { | ||
1806 | return ((val) << A3XX_TPL1_TP_VS_TEX_OFFSET_SAMPLEROFFSET__SHIFT) & A3XX_TPL1_TP_VS_TEX_OFFSET_SAMPLEROFFSET__MASK; | ||
1807 | } | ||
1808 | #define A3XX_TPL1_TP_VS_TEX_OFFSET_MEMOBJOFFSET__MASK 0x0000ff00 | ||
1809 | #define A3XX_TPL1_TP_VS_TEX_OFFSET_MEMOBJOFFSET__SHIFT 8 | ||
1810 | static inline uint32_t A3XX_TPL1_TP_VS_TEX_OFFSET_MEMOBJOFFSET(uint32_t val) | ||
1811 | { | ||
1812 | return ((val) << A3XX_TPL1_TP_VS_TEX_OFFSET_MEMOBJOFFSET__SHIFT) & A3XX_TPL1_TP_VS_TEX_OFFSET_MEMOBJOFFSET__MASK; | ||
1813 | } | ||
1814 | #define A3XX_TPL1_TP_VS_TEX_OFFSET_BASETABLEPTR__MASK 0xffff0000 | ||
1815 | #define A3XX_TPL1_TP_VS_TEX_OFFSET_BASETABLEPTR__SHIFT 16 | ||
1816 | static inline uint32_t A3XX_TPL1_TP_VS_TEX_OFFSET_BASETABLEPTR(uint32_t val) | ||
1817 | { | ||
1818 | return ((val) << A3XX_TPL1_TP_VS_TEX_OFFSET_BASETABLEPTR__SHIFT) & A3XX_TPL1_TP_VS_TEX_OFFSET_BASETABLEPTR__MASK; | ||
1819 | } | ||
1820 | |||
1821 | #define REG_A3XX_TPL1_TP_VS_BORDER_COLOR_BASE_ADDR 0x00002341 | ||
1822 | |||
1823 | #define REG_A3XX_TPL1_TP_FS_TEX_OFFSET 0x00002342 | ||
1824 | #define A3XX_TPL1_TP_FS_TEX_OFFSET_SAMPLEROFFSET__MASK 0x000000ff | ||
1825 | #define A3XX_TPL1_TP_FS_TEX_OFFSET_SAMPLEROFFSET__SHIFT 0 | ||
1826 | static inline uint32_t A3XX_TPL1_TP_FS_TEX_OFFSET_SAMPLEROFFSET(uint32_t val) | ||
1827 | { | ||
1828 | return ((val) << A3XX_TPL1_TP_FS_TEX_OFFSET_SAMPLEROFFSET__SHIFT) & A3XX_TPL1_TP_FS_TEX_OFFSET_SAMPLEROFFSET__MASK; | ||
1829 | } | ||
1830 | #define A3XX_TPL1_TP_FS_TEX_OFFSET_MEMOBJOFFSET__MASK 0x0000ff00 | ||
1831 | #define A3XX_TPL1_TP_FS_TEX_OFFSET_MEMOBJOFFSET__SHIFT 8 | ||
1832 | static inline uint32_t A3XX_TPL1_TP_FS_TEX_OFFSET_MEMOBJOFFSET(uint32_t val) | ||
1833 | { | ||
1834 | return ((val) << A3XX_TPL1_TP_FS_TEX_OFFSET_MEMOBJOFFSET__SHIFT) & A3XX_TPL1_TP_FS_TEX_OFFSET_MEMOBJOFFSET__MASK; | ||
1835 | } | ||
1836 | #define A3XX_TPL1_TP_FS_TEX_OFFSET_BASETABLEPTR__MASK 0xffff0000 | ||
1837 | #define A3XX_TPL1_TP_FS_TEX_OFFSET_BASETABLEPTR__SHIFT 16 | ||
1838 | static inline uint32_t A3XX_TPL1_TP_FS_TEX_OFFSET_BASETABLEPTR(uint32_t val) | ||
1839 | { | ||
1840 | return ((val) << A3XX_TPL1_TP_FS_TEX_OFFSET_BASETABLEPTR__SHIFT) & A3XX_TPL1_TP_FS_TEX_OFFSET_BASETABLEPTR__MASK; | ||
1841 | } | ||
1842 | |||
1843 | #define REG_A3XX_TPL1_TP_FS_BORDER_COLOR_BASE_ADDR 0x00002343 | ||
1844 | |||
1845 | #define REG_A3XX_VBIF_CLKON 0x00003001 | ||
1846 | |||
1847 | #define REG_A3XX_VBIF_FIXED_SORT_EN 0x0000300c | ||
1848 | |||
1849 | #define REG_A3XX_VBIF_FIXED_SORT_SEL0 0x0000300d | ||
1850 | |||
1851 | #define REG_A3XX_VBIF_FIXED_SORT_SEL1 0x0000300e | ||
1852 | |||
1853 | #define REG_A3XX_VBIF_ABIT_SORT 0x0000301c | ||
1854 | |||
1855 | #define REG_A3XX_VBIF_ABIT_SORT_CONF 0x0000301d | ||
1856 | |||
1857 | #define REG_A3XX_VBIF_GATE_OFF_WRREQ_EN 0x0000302a | ||
1858 | |||
1859 | #define REG_A3XX_VBIF_IN_RD_LIM_CONF0 0x0000302c | ||
1860 | |||
1861 | #define REG_A3XX_VBIF_IN_RD_LIM_CONF1 0x0000302d | ||
1862 | |||
1863 | #define REG_A3XX_VBIF_IN_WR_LIM_CONF0 0x00003030 | ||
1864 | |||
1865 | #define REG_A3XX_VBIF_IN_WR_LIM_CONF1 0x00003031 | ||
1866 | |||
1867 | #define REG_A3XX_VBIF_OUT_RD_LIM_CONF0 0x00003034 | ||
1868 | |||
1869 | #define REG_A3XX_VBIF_OUT_WR_LIM_CONF0 0x00003035 | ||
1870 | |||
1871 | #define REG_A3XX_VBIF_DDR_OUT_MAX_BURST 0x00003036 | ||
1872 | |||
1873 | #define REG_A3XX_VBIF_ARB_CTL 0x0000303c | ||
1874 | |||
1875 | #define REG_A3XX_VBIF_ROUND_ROBIN_QOS_ARB 0x00003049 | ||
1876 | |||
1877 | #define REG_A3XX_VBIF_OUT_AXI_AMEMTYPE_CONF0 0x00003058 | ||
1878 | |||
1879 | #define REG_A3XX_VBIF_OUT_AXI_AOOO_EN 0x0000305e | ||
1880 | |||
1881 | #define REG_A3XX_VBIF_OUT_AXI_AOOO 0x0000305f | ||
1882 | |||
1883 | #define REG_A3XX_VSC_BIN_SIZE 0x00000c01 | ||
1884 | #define A3XX_VSC_BIN_SIZE_WIDTH__MASK 0x0000001f | ||
1885 | #define A3XX_VSC_BIN_SIZE_WIDTH__SHIFT 0 | ||
1886 | static inline uint32_t A3XX_VSC_BIN_SIZE_WIDTH(uint32_t val) | ||
1887 | { | ||
1888 | return ((val >> 5) << A3XX_VSC_BIN_SIZE_WIDTH__SHIFT) & A3XX_VSC_BIN_SIZE_WIDTH__MASK; | ||
1889 | } | ||
1890 | #define A3XX_VSC_BIN_SIZE_HEIGHT__MASK 0x000003e0 | ||
1891 | #define A3XX_VSC_BIN_SIZE_HEIGHT__SHIFT 5 | ||
1892 | static inline uint32_t A3XX_VSC_BIN_SIZE_HEIGHT(uint32_t val) | ||
1893 | { | ||
1894 | return ((val >> 5) << A3XX_VSC_BIN_SIZE_HEIGHT__SHIFT) & A3XX_VSC_BIN_SIZE_HEIGHT__MASK; | ||
1895 | } | ||
1896 | |||
1897 | #define REG_A3XX_VSC_SIZE_ADDRESS 0x00000c02 | ||
1898 | |||
1899 | static inline uint32_t REG_A3XX_VSC_PIPE(uint32_t i0) { return 0x00000c06 + 0x3*i0; } | ||
1900 | |||
1901 | static inline uint32_t REG_A3XX_VSC_PIPE_CONFIG(uint32_t i0) { return 0x00000c06 + 0x3*i0; } | ||
1902 | #define A3XX_VSC_PIPE_CONFIG_X__MASK 0x000003ff | ||
1903 | #define A3XX_VSC_PIPE_CONFIG_X__SHIFT 0 | ||
1904 | static inline uint32_t A3XX_VSC_PIPE_CONFIG_X(uint32_t val) | ||
1905 | { | ||
1906 | return ((val) << A3XX_VSC_PIPE_CONFIG_X__SHIFT) & A3XX_VSC_PIPE_CONFIG_X__MASK; | ||
1907 | } | ||
1908 | #define A3XX_VSC_PIPE_CONFIG_Y__MASK 0x000ffc00 | ||
1909 | #define A3XX_VSC_PIPE_CONFIG_Y__SHIFT 10 | ||
1910 | static inline uint32_t A3XX_VSC_PIPE_CONFIG_Y(uint32_t val) | ||
1911 | { | ||
1912 | return ((val) << A3XX_VSC_PIPE_CONFIG_Y__SHIFT) & A3XX_VSC_PIPE_CONFIG_Y__MASK; | ||
1913 | } | ||
1914 | #define A3XX_VSC_PIPE_CONFIG_W__MASK 0x00f00000 | ||
1915 | #define A3XX_VSC_PIPE_CONFIG_W__SHIFT 20 | ||
1916 | static inline uint32_t A3XX_VSC_PIPE_CONFIG_W(uint32_t val) | ||
1917 | { | ||
1918 | return ((val) << A3XX_VSC_PIPE_CONFIG_W__SHIFT) & A3XX_VSC_PIPE_CONFIG_W__MASK; | ||
1919 | } | ||
1920 | #define A3XX_VSC_PIPE_CONFIG_H__MASK 0x0f000000 | ||
1921 | #define A3XX_VSC_PIPE_CONFIG_H__SHIFT 24 | ||
1922 | static inline uint32_t A3XX_VSC_PIPE_CONFIG_H(uint32_t val) | ||
1923 | { | ||
1924 | return ((val) << A3XX_VSC_PIPE_CONFIG_H__SHIFT) & A3XX_VSC_PIPE_CONFIG_H__MASK; | ||
1925 | } | ||
1926 | |||
1927 | static inline uint32_t REG_A3XX_VSC_PIPE_DATA_ADDRESS(uint32_t i0) { return 0x00000c07 + 0x3*i0; } | ||
1928 | |||
1929 | static inline uint32_t REG_A3XX_VSC_PIPE_DATA_LENGTH(uint32_t i0) { return 0x00000c08 + 0x3*i0; } | ||
1930 | |||
1931 | #define REG_A3XX_UNKNOWN_0C3D 0x00000c3d | ||
1932 | |||
1933 | #define REG_A3XX_PC_PERFCOUNTER0_SELECT 0x00000c48 | ||
1934 | |||
1935 | #define REG_A3XX_PC_PERFCOUNTER1_SELECT 0x00000c49 | ||
1936 | |||
1937 | #define REG_A3XX_PC_PERFCOUNTER2_SELECT 0x00000c4a | ||
1938 | |||
1939 | #define REG_A3XX_PC_PERFCOUNTER3_SELECT 0x00000c4b | ||
1940 | |||
1941 | #define REG_A3XX_UNKNOWN_0C81 0x00000c81 | ||
1942 | |||
1943 | #define REG_A3XX_GRAS_PERFCOUNTER0_SELECT 0x00000c88 | ||
1944 | |||
1945 | #define REG_A3XX_GRAS_PERFCOUNTER1_SELECT 0x00000c89 | ||
1946 | |||
1947 | #define REG_A3XX_GRAS_PERFCOUNTER2_SELECT 0x00000c8a | ||
1948 | |||
1949 | #define REG_A3XX_GRAS_PERFCOUNTER3_SELECT 0x00000c8b | ||
1950 | |||
1951 | static inline uint32_t REG_A3XX_GRAS_CL_USER_PLANE(uint32_t i0) { return 0x00000ca0 + 0x4*i0; } | ||
1952 | |||
1953 | static inline uint32_t REG_A3XX_GRAS_CL_USER_PLANE_X(uint32_t i0) { return 0x00000ca0 + 0x4*i0; } | ||
1954 | |||
1955 | static inline uint32_t REG_A3XX_GRAS_CL_USER_PLANE_Y(uint32_t i0) { return 0x00000ca1 + 0x4*i0; } | ||
1956 | |||
1957 | static inline uint32_t REG_A3XX_GRAS_CL_USER_PLANE_Z(uint32_t i0) { return 0x00000ca2 + 0x4*i0; } | ||
1958 | |||
1959 | static inline uint32_t REG_A3XX_GRAS_CL_USER_PLANE_W(uint32_t i0) { return 0x00000ca3 + 0x4*i0; } | ||
1960 | |||
1961 | #define REG_A3XX_RB_GMEM_BASE_ADDR 0x00000cc0 | ||
1962 | |||
1963 | #define REG_A3XX_RB_PERFCOUNTER0_SELECT 0x00000cc6 | ||
1964 | |||
1965 | #define REG_A3XX_RB_PERFCOUNTER1_SELECT 0x00000cc7 | ||
1966 | |||
1967 | #define REG_A3XX_RB_WINDOW_SIZE 0x00000ce0 | ||
1968 | #define A3XX_RB_WINDOW_SIZE_WIDTH__MASK 0x00003fff | ||
1969 | #define A3XX_RB_WINDOW_SIZE_WIDTH__SHIFT 0 | ||
1970 | static inline uint32_t A3XX_RB_WINDOW_SIZE_WIDTH(uint32_t val) | ||
1971 | { | ||
1972 | return ((val) << A3XX_RB_WINDOW_SIZE_WIDTH__SHIFT) & A3XX_RB_WINDOW_SIZE_WIDTH__MASK; | ||
1973 | } | ||
1974 | #define A3XX_RB_WINDOW_SIZE_HEIGHT__MASK 0x0fffc000 | ||
1975 | #define A3XX_RB_WINDOW_SIZE_HEIGHT__SHIFT 14 | ||
1976 | static inline uint32_t A3XX_RB_WINDOW_SIZE_HEIGHT(uint32_t val) | ||
1977 | { | ||
1978 | return ((val) << A3XX_RB_WINDOW_SIZE_HEIGHT__SHIFT) & A3XX_RB_WINDOW_SIZE_HEIGHT__MASK; | ||
1979 | } | ||
1980 | |||
1981 | #define REG_A3XX_HLSQ_PERFCOUNTER0_SELECT 0x00000e00 | ||
1982 | |||
1983 | #define REG_A3XX_HLSQ_PERFCOUNTER1_SELECT 0x00000e01 | ||
1984 | |||
1985 | #define REG_A3XX_HLSQ_PERFCOUNTER2_SELECT 0x00000e02 | ||
1986 | |||
1987 | #define REG_A3XX_HLSQ_PERFCOUNTER3_SELECT 0x00000e03 | ||
1988 | |||
1989 | #define REG_A3XX_HLSQ_PERFCOUNTER4_SELECT 0x00000e04 | ||
1990 | |||
1991 | #define REG_A3XX_HLSQ_PERFCOUNTER5_SELECT 0x00000e05 | ||
1992 | |||
1993 | #define REG_A3XX_UNKNOWN_0E43 0x00000e43 | ||
1994 | |||
1995 | #define REG_A3XX_VFD_PERFCOUNTER0_SELECT 0x00000e44 | ||
1996 | |||
1997 | #define REG_A3XX_VFD_PERFCOUNTER1_SELECT 0x00000e45 | ||
1998 | |||
1999 | #define REG_A3XX_VPC_VPC_DEBUG_RAM_SEL 0x00000e61 | ||
2000 | |||
2001 | #define REG_A3XX_VPC_VPC_DEBUG_RAM_READ 0x00000e62 | ||
2002 | |||
2003 | #define REG_A3XX_VPC_PERFCOUNTER0_SELECT 0x00000e64 | ||
2004 | |||
2005 | #define REG_A3XX_VPC_PERFCOUNTER1_SELECT 0x00000e65 | ||
2006 | |||
2007 | #define REG_A3XX_UCHE_CACHE_MODE_CONTROL_REG 0x00000e82 | ||
2008 | |||
2009 | #define REG_A3XX_UCHE_PERFCOUNTER0_SELECT 0x00000e84 | ||
2010 | |||
2011 | #define REG_A3XX_UCHE_PERFCOUNTER1_SELECT 0x00000e85 | ||
2012 | |||
2013 | #define REG_A3XX_UCHE_PERFCOUNTER2_SELECT 0x00000e86 | ||
2014 | |||
2015 | #define REG_A3XX_UCHE_PERFCOUNTER3_SELECT 0x00000e87 | ||
2016 | |||
2017 | #define REG_A3XX_UCHE_PERFCOUNTER4_SELECT 0x00000e88 | ||
2018 | |||
2019 | #define REG_A3XX_UCHE_PERFCOUNTER5_SELECT 0x00000e89 | ||
2020 | |||
2021 | #define REG_A3XX_UCHE_CACHE_INVALIDATE0_REG 0x00000ea0 | ||
2022 | #define A3XX_UCHE_CACHE_INVALIDATE0_REG_ADDR__MASK 0x0fffffff | ||
2023 | #define A3XX_UCHE_CACHE_INVALIDATE0_REG_ADDR__SHIFT 0 | ||
2024 | static inline uint32_t A3XX_UCHE_CACHE_INVALIDATE0_REG_ADDR(uint32_t val) | ||
2025 | { | ||
2026 | return ((val) << A3XX_UCHE_CACHE_INVALIDATE0_REG_ADDR__SHIFT) & A3XX_UCHE_CACHE_INVALIDATE0_REG_ADDR__MASK; | ||
2027 | } | ||
2028 | |||
2029 | #define REG_A3XX_UCHE_CACHE_INVALIDATE1_REG 0x00000ea1 | ||
2030 | #define A3XX_UCHE_CACHE_INVALIDATE1_REG_ADDR__MASK 0x0fffffff | ||
2031 | #define A3XX_UCHE_CACHE_INVALIDATE1_REG_ADDR__SHIFT 0 | ||
2032 | static inline uint32_t A3XX_UCHE_CACHE_INVALIDATE1_REG_ADDR(uint32_t val) | ||
2033 | { | ||
2034 | return ((val) << A3XX_UCHE_CACHE_INVALIDATE1_REG_ADDR__SHIFT) & A3XX_UCHE_CACHE_INVALIDATE1_REG_ADDR__MASK; | ||
2035 | } | ||
2036 | #define A3XX_UCHE_CACHE_INVALIDATE1_REG_OPCODE__MASK 0x30000000 | ||
2037 | #define A3XX_UCHE_CACHE_INVALIDATE1_REG_OPCODE__SHIFT 28 | ||
2038 | static inline uint32_t A3XX_UCHE_CACHE_INVALIDATE1_REG_OPCODE(enum a3xx_cache_opcode val) | ||
2039 | { | ||
2040 | return ((val) << A3XX_UCHE_CACHE_INVALIDATE1_REG_OPCODE__SHIFT) & A3XX_UCHE_CACHE_INVALIDATE1_REG_OPCODE__MASK; | ||
2041 | } | ||
2042 | #define A3XX_UCHE_CACHE_INVALIDATE1_REG_ENTIRE_CACHE 0x80000000 | ||
2043 | |||
2044 | #define REG_A3XX_SP_PERFCOUNTER0_SELECT 0x00000ec4 | ||
2045 | |||
2046 | #define REG_A3XX_SP_PERFCOUNTER1_SELECT 0x00000ec5 | ||
2047 | |||
2048 | #define REG_A3XX_SP_PERFCOUNTER2_SELECT 0x00000ec6 | ||
2049 | |||
2050 | #define REG_A3XX_SP_PERFCOUNTER3_SELECT 0x00000ec7 | ||
2051 | |||
2052 | #define REG_A3XX_SP_PERFCOUNTER4_SELECT 0x00000ec8 | ||
2053 | |||
2054 | #define REG_A3XX_SP_PERFCOUNTER5_SELECT 0x00000ec9 | ||
2055 | |||
2056 | #define REG_A3XX_SP_PERFCOUNTER6_SELECT 0x00000eca | ||
2057 | |||
2058 | #define REG_A3XX_SP_PERFCOUNTER7_SELECT 0x00000ecb | ||
2059 | |||
2060 | #define REG_A3XX_UNKNOWN_0EE0 0x00000ee0 | ||
2061 | |||
2062 | #define REG_A3XX_UNKNOWN_0F03 0x00000f03 | ||
2063 | |||
2064 | #define REG_A3XX_TP_PERFCOUNTER0_SELECT 0x00000f04 | ||
2065 | |||
2066 | #define REG_A3XX_TP_PERFCOUNTER1_SELECT 0x00000f05 | ||
2067 | |||
2068 | #define REG_A3XX_TP_PERFCOUNTER2_SELECT 0x00000f06 | ||
2069 | |||
2070 | #define REG_A3XX_TP_PERFCOUNTER3_SELECT 0x00000f07 | ||
2071 | |||
2072 | #define REG_A3XX_TP_PERFCOUNTER4_SELECT 0x00000f08 | ||
2073 | |||
2074 | #define REG_A3XX_TP_PERFCOUNTER5_SELECT 0x00000f09 | ||
2075 | |||
2076 | #define REG_A3XX_TEX_SAMP_0 0x00000000 | ||
2077 | #define A3XX_TEX_SAMP_0_XY_MAG__MASK 0x0000000c | ||
2078 | #define A3XX_TEX_SAMP_0_XY_MAG__SHIFT 2 | ||
2079 | static inline uint32_t A3XX_TEX_SAMP_0_XY_MAG(enum a3xx_tex_filter val) | ||
2080 | { | ||
2081 | return ((val) << A3XX_TEX_SAMP_0_XY_MAG__SHIFT) & A3XX_TEX_SAMP_0_XY_MAG__MASK; | ||
2082 | } | ||
2083 | #define A3XX_TEX_SAMP_0_XY_MIN__MASK 0x00000030 | ||
2084 | #define A3XX_TEX_SAMP_0_XY_MIN__SHIFT 4 | ||
2085 | static inline uint32_t A3XX_TEX_SAMP_0_XY_MIN(enum a3xx_tex_filter val) | ||
2086 | { | ||
2087 | return ((val) << A3XX_TEX_SAMP_0_XY_MIN__SHIFT) & A3XX_TEX_SAMP_0_XY_MIN__MASK; | ||
2088 | } | ||
2089 | #define A3XX_TEX_SAMP_0_WRAP_S__MASK 0x000001c0 | ||
2090 | #define A3XX_TEX_SAMP_0_WRAP_S__SHIFT 6 | ||
2091 | static inline uint32_t A3XX_TEX_SAMP_0_WRAP_S(enum a3xx_tex_clamp val) | ||
2092 | { | ||
2093 | return ((val) << A3XX_TEX_SAMP_0_WRAP_S__SHIFT) & A3XX_TEX_SAMP_0_WRAP_S__MASK; | ||
2094 | } | ||
2095 | #define A3XX_TEX_SAMP_0_WRAP_T__MASK 0x00000e00 | ||
2096 | #define A3XX_TEX_SAMP_0_WRAP_T__SHIFT 9 | ||
2097 | static inline uint32_t A3XX_TEX_SAMP_0_WRAP_T(enum a3xx_tex_clamp val) | ||
2098 | { | ||
2099 | return ((val) << A3XX_TEX_SAMP_0_WRAP_T__SHIFT) & A3XX_TEX_SAMP_0_WRAP_T__MASK; | ||
2100 | } | ||
2101 | #define A3XX_TEX_SAMP_0_WRAP_R__MASK 0x00007000 | ||
2102 | #define A3XX_TEX_SAMP_0_WRAP_R__SHIFT 12 | ||
2103 | static inline uint32_t A3XX_TEX_SAMP_0_WRAP_R(enum a3xx_tex_clamp val) | ||
2104 | { | ||
2105 | return ((val) << A3XX_TEX_SAMP_0_WRAP_R__SHIFT) & A3XX_TEX_SAMP_0_WRAP_R__MASK; | ||
2106 | } | ||
2107 | #define A3XX_TEX_SAMP_0_UNNORM_COORDS 0x80000000 | ||
2108 | |||
2109 | #define REG_A3XX_TEX_SAMP_1 0x00000001 | ||
2110 | |||
2111 | #define REG_A3XX_TEX_CONST_0 0x00000000 | ||
2112 | #define A3XX_TEX_CONST_0_TILED 0x00000001 | ||
2113 | #define A3XX_TEX_CONST_0_SWIZ_X__MASK 0x00000070 | ||
2114 | #define A3XX_TEX_CONST_0_SWIZ_X__SHIFT 4 | ||
2115 | static inline uint32_t A3XX_TEX_CONST_0_SWIZ_X(enum a3xx_tex_swiz val) | ||
2116 | { | ||
2117 | return ((val) << A3XX_TEX_CONST_0_SWIZ_X__SHIFT) & A3XX_TEX_CONST_0_SWIZ_X__MASK; | ||
2118 | } | ||
2119 | #define A3XX_TEX_CONST_0_SWIZ_Y__MASK 0x00000380 | ||
2120 | #define A3XX_TEX_CONST_0_SWIZ_Y__SHIFT 7 | ||
2121 | static inline uint32_t A3XX_TEX_CONST_0_SWIZ_Y(enum a3xx_tex_swiz val) | ||
2122 | { | ||
2123 | return ((val) << A3XX_TEX_CONST_0_SWIZ_Y__SHIFT) & A3XX_TEX_CONST_0_SWIZ_Y__MASK; | ||
2124 | } | ||
2125 | #define A3XX_TEX_CONST_0_SWIZ_Z__MASK 0x00001c00 | ||
2126 | #define A3XX_TEX_CONST_0_SWIZ_Z__SHIFT 10 | ||
2127 | static inline uint32_t A3XX_TEX_CONST_0_SWIZ_Z(enum a3xx_tex_swiz val) | ||
2128 | { | ||
2129 | return ((val) << A3XX_TEX_CONST_0_SWIZ_Z__SHIFT) & A3XX_TEX_CONST_0_SWIZ_Z__MASK; | ||
2130 | } | ||
2131 | #define A3XX_TEX_CONST_0_SWIZ_W__MASK 0x0000e000 | ||
2132 | #define A3XX_TEX_CONST_0_SWIZ_W__SHIFT 13 | ||
2133 | static inline uint32_t A3XX_TEX_CONST_0_SWIZ_W(enum a3xx_tex_swiz val) | ||
2134 | { | ||
2135 | return ((val) << A3XX_TEX_CONST_0_SWIZ_W__SHIFT) & A3XX_TEX_CONST_0_SWIZ_W__MASK; | ||
2136 | } | ||
2137 | #define A3XX_TEX_CONST_0_FMT__MASK 0x1fc00000 | ||
2138 | #define A3XX_TEX_CONST_0_FMT__SHIFT 22 | ||
2139 | static inline uint32_t A3XX_TEX_CONST_0_FMT(enum a3xx_tex_fmt val) | ||
2140 | { | ||
2141 | return ((val) << A3XX_TEX_CONST_0_FMT__SHIFT) & A3XX_TEX_CONST_0_FMT__MASK; | ||
2142 | } | ||
2143 | #define A3XX_TEX_CONST_0_TYPE__MASK 0xc0000000 | ||
2144 | #define A3XX_TEX_CONST_0_TYPE__SHIFT 30 | ||
2145 | static inline uint32_t A3XX_TEX_CONST_0_TYPE(enum a3xx_tex_type val) | ||
2146 | { | ||
2147 | return ((val) << A3XX_TEX_CONST_0_TYPE__SHIFT) & A3XX_TEX_CONST_0_TYPE__MASK; | ||
2148 | } | ||
2149 | |||
2150 | #define REG_A3XX_TEX_CONST_1 0x00000001 | ||
2151 | #define A3XX_TEX_CONST_1_HEIGHT__MASK 0x00003fff | ||
2152 | #define A3XX_TEX_CONST_1_HEIGHT__SHIFT 0 | ||
2153 | static inline uint32_t A3XX_TEX_CONST_1_HEIGHT(uint32_t val) | ||
2154 | { | ||
2155 | return ((val) << A3XX_TEX_CONST_1_HEIGHT__SHIFT) & A3XX_TEX_CONST_1_HEIGHT__MASK; | ||
2156 | } | ||
2157 | #define A3XX_TEX_CONST_1_WIDTH__MASK 0x0fffc000 | ||
2158 | #define A3XX_TEX_CONST_1_WIDTH__SHIFT 14 | ||
2159 | static inline uint32_t A3XX_TEX_CONST_1_WIDTH(uint32_t val) | ||
2160 | { | ||
2161 | return ((val) << A3XX_TEX_CONST_1_WIDTH__SHIFT) & A3XX_TEX_CONST_1_WIDTH__MASK; | ||
2162 | } | ||
2163 | #define A3XX_TEX_CONST_1_FETCHSIZE__MASK 0xf0000000 | ||
2164 | #define A3XX_TEX_CONST_1_FETCHSIZE__SHIFT 28 | ||
2165 | static inline uint32_t A3XX_TEX_CONST_1_FETCHSIZE(enum a3xx_tex_fetchsize val) | ||
2166 | { | ||
2167 | return ((val) << A3XX_TEX_CONST_1_FETCHSIZE__SHIFT) & A3XX_TEX_CONST_1_FETCHSIZE__MASK; | ||
2168 | } | ||
2169 | |||
2170 | #define REG_A3XX_TEX_CONST_2 0x00000002 | ||
2171 | #define A3XX_TEX_CONST_2_INDX__MASK 0x000000ff | ||
2172 | #define A3XX_TEX_CONST_2_INDX__SHIFT 0 | ||
2173 | static inline uint32_t A3XX_TEX_CONST_2_INDX(uint32_t val) | ||
2174 | { | ||
2175 | return ((val) << A3XX_TEX_CONST_2_INDX__SHIFT) & A3XX_TEX_CONST_2_INDX__MASK; | ||
2176 | } | ||
2177 | #define A3XX_TEX_CONST_2_PITCH__MASK 0x3ffff000 | ||
2178 | #define A3XX_TEX_CONST_2_PITCH__SHIFT 12 | ||
2179 | static inline uint32_t A3XX_TEX_CONST_2_PITCH(uint32_t val) | ||
2180 | { | ||
2181 | return ((val) << A3XX_TEX_CONST_2_PITCH__SHIFT) & A3XX_TEX_CONST_2_PITCH__MASK; | ||
2182 | } | ||
2183 | #define A3XX_TEX_CONST_2_SWAP__MASK 0xc0000000 | ||
2184 | #define A3XX_TEX_CONST_2_SWAP__SHIFT 30 | ||
2185 | static inline uint32_t A3XX_TEX_CONST_2_SWAP(enum a3xx_color_swap val) | ||
2186 | { | ||
2187 | return ((val) << A3XX_TEX_CONST_2_SWAP__SHIFT) & A3XX_TEX_CONST_2_SWAP__MASK; | ||
2188 | } | ||
2189 | |||
2190 | #define REG_A3XX_TEX_CONST_3 0x00000003 | ||
2191 | |||
2192 | |||
2193 | #endif /* A3XX_XML */ | ||
diff --git a/drivers/gpu/drm/msm/adreno/adreno_common.xml.h b/drivers/gpu/drm/msm/adreno/adreno_common.xml.h new file mode 100644 index 000000000000..61979d458ac0 --- /dev/null +++ b/drivers/gpu/drm/msm/adreno/adreno_common.xml.h | |||
@@ -0,0 +1,432 @@ | |||
1 | #ifndef ADRENO_COMMON_XML | ||
2 | #define ADRENO_COMMON_XML | ||
3 | |||
4 | /* Autogenerated file, DO NOT EDIT manually! | ||
5 | |||
6 | This file was generated by the rules-ng-ng headergen tool in this git repository: | ||
7 | http://0x04.net/cgit/index.cgi/rules-ng-ng | ||
8 | git clone git://0x04.net/rules-ng-ng | ||
9 | |||
10 | The rules-ng-ng source files this header was generated from are: | ||
11 | - /home/robclark/src/freedreno/envytools/rnndb/adreno.xml ( 327 bytes, from 2013-07-05 19:21:12) | ||
12 | - /home/robclark/src/freedreno/envytools/rnndb/freedreno_copyright.xml ( 1453 bytes, from 2013-03-31 16:51:27) | ||
13 | - /home/robclark/src/freedreno/envytools/rnndb/a2xx/a2xx.xml ( 30005 bytes, from 2013-07-19 21:30:48) | ||
14 | - /home/robclark/src/freedreno/envytools/rnndb/adreno_common.xml ( 8983 bytes, from 2013-07-24 01:38:36) | ||
15 | - /home/robclark/src/freedreno/envytools/rnndb/adreno_pm4.xml ( 9712 bytes, from 2013-05-26 15:22:37) | ||
16 | - /home/robclark/src/freedreno/envytools/rnndb/a3xx/a3xx.xml ( 51415 bytes, from 2013-08-03 14:26:05) | ||
17 | |||
18 | Copyright (C) 2013 by the following authors: | ||
19 | - Rob Clark <robdclark@gmail.com> (robclark) | ||
20 | |||
21 | Permission is hereby granted, free of charge, to any person obtaining | ||
22 | a copy of this software and associated documentation files (the | ||
23 | "Software"), to deal in the Software without restriction, including | ||
24 | without limitation the rights to use, copy, modify, merge, publish, | ||
25 | distribute, sublicense, and/or sell copies of the Software, and to | ||
26 | permit persons to whom the Software is furnished to do so, subject to | ||
27 | the following conditions: | ||
28 | |||
29 | The above copyright notice and this permission notice (including the | ||
30 | next paragraph) shall be included in all copies or substantial | ||
31 | portions of the Software. | ||
32 | |||
33 | THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, | ||
34 | EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF | ||
35 | MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. | ||
36 | IN NO EVENT SHALL THE COPYRIGHT OWNER(S) AND/OR ITS SUPPLIERS BE | ||
37 | LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION | ||
38 | OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION | ||
39 | WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE. | ||
40 | */ | ||
41 | |||
42 | |||
43 | enum adreno_pa_su_sc_draw { | ||
44 | PC_DRAW_POINTS = 0, | ||
45 | PC_DRAW_LINES = 1, | ||
46 | PC_DRAW_TRIANGLES = 2, | ||
47 | }; | ||
48 | |||
49 | enum adreno_compare_func { | ||
50 | FUNC_NEVER = 0, | ||
51 | FUNC_LESS = 1, | ||
52 | FUNC_EQUAL = 2, | ||
53 | FUNC_LEQUAL = 3, | ||
54 | FUNC_GREATER = 4, | ||
55 | FUNC_NOTEQUAL = 5, | ||
56 | FUNC_GEQUAL = 6, | ||
57 | FUNC_ALWAYS = 7, | ||
58 | }; | ||
59 | |||
60 | enum adreno_stencil_op { | ||
61 | STENCIL_KEEP = 0, | ||
62 | STENCIL_ZERO = 1, | ||
63 | STENCIL_REPLACE = 2, | ||
64 | STENCIL_INCR_CLAMP = 3, | ||
65 | STENCIL_DECR_CLAMP = 4, | ||
66 | STENCIL_INVERT = 5, | ||
67 | STENCIL_INCR_WRAP = 6, | ||
68 | STENCIL_DECR_WRAP = 7, | ||
69 | }; | ||
70 | |||
71 | enum adreno_rb_blend_factor { | ||
72 | FACTOR_ZERO = 0, | ||
73 | FACTOR_ONE = 1, | ||
74 | FACTOR_SRC_COLOR = 4, | ||
75 | FACTOR_ONE_MINUS_SRC_COLOR = 5, | ||
76 | FACTOR_SRC_ALPHA = 6, | ||
77 | FACTOR_ONE_MINUS_SRC_ALPHA = 7, | ||
78 | FACTOR_DST_COLOR = 8, | ||
79 | FACTOR_ONE_MINUS_DST_COLOR = 9, | ||
80 | FACTOR_DST_ALPHA = 10, | ||
81 | FACTOR_ONE_MINUS_DST_ALPHA = 11, | ||
82 | FACTOR_CONSTANT_COLOR = 12, | ||
83 | FACTOR_ONE_MINUS_CONSTANT_COLOR = 13, | ||
84 | FACTOR_CONSTANT_ALPHA = 14, | ||
85 | FACTOR_ONE_MINUS_CONSTANT_ALPHA = 15, | ||
86 | FACTOR_SRC_ALPHA_SATURATE = 16, | ||
87 | }; | ||
88 | |||
89 | enum adreno_rb_blend_opcode { | ||
90 | BLEND_DST_PLUS_SRC = 0, | ||
91 | BLEND_SRC_MINUS_DST = 1, | ||
92 | BLEND_MIN_DST_SRC = 2, | ||
93 | BLEND_MAX_DST_SRC = 3, | ||
94 | BLEND_DST_MINUS_SRC = 4, | ||
95 | BLEND_DST_PLUS_SRC_BIAS = 5, | ||
96 | }; | ||
97 | |||
98 | enum adreno_rb_surface_endian { | ||
99 | ENDIAN_NONE = 0, | ||
100 | ENDIAN_8IN16 = 1, | ||
101 | ENDIAN_8IN32 = 2, | ||
102 | ENDIAN_16IN32 = 3, | ||
103 | ENDIAN_8IN64 = 4, | ||
104 | ENDIAN_8IN128 = 5, | ||
105 | }; | ||
106 | |||
107 | enum adreno_rb_dither_mode { | ||
108 | DITHER_DISABLE = 0, | ||
109 | DITHER_ALWAYS = 1, | ||
110 | DITHER_IF_ALPHA_OFF = 2, | ||
111 | }; | ||
112 | |||
113 | enum adreno_rb_depth_format { | ||
114 | DEPTHX_16 = 0, | ||
115 | DEPTHX_24_8 = 1, | ||
116 | }; | ||
117 | |||
118 | enum adreno_mmu_clnt_beh { | ||
119 | BEH_NEVR = 0, | ||
120 | BEH_TRAN_RNG = 1, | ||
121 | BEH_TRAN_FLT = 2, | ||
122 | }; | ||
123 | |||
124 | #define REG_AXXX_MH_MMU_CONFIG 0x00000040 | ||
125 | #define AXXX_MH_MMU_CONFIG_MMU_ENABLE 0x00000001 | ||
126 | #define AXXX_MH_MMU_CONFIG_SPLIT_MODE_ENABLE 0x00000002 | ||
127 | #define AXXX_MH_MMU_CONFIG_RB_W_CLNT_BEHAVIOR__MASK 0x00000030 | ||
128 | #define AXXX_MH_MMU_CONFIG_RB_W_CLNT_BEHAVIOR__SHIFT 4 | ||
129 | static inline uint32_t AXXX_MH_MMU_CONFIG_RB_W_CLNT_BEHAVIOR(enum adreno_mmu_clnt_beh val) | ||
130 | { | ||
131 | return ((val) << AXXX_MH_MMU_CONFIG_RB_W_CLNT_BEHAVIOR__SHIFT) & AXXX_MH_MMU_CONFIG_RB_W_CLNT_BEHAVIOR__MASK; | ||
132 | } | ||
133 | #define AXXX_MH_MMU_CONFIG_CP_W_CLNT_BEHAVIOR__MASK 0x000000c0 | ||
134 | #define AXXX_MH_MMU_CONFIG_CP_W_CLNT_BEHAVIOR__SHIFT 6 | ||
135 | static inline uint32_t AXXX_MH_MMU_CONFIG_CP_W_CLNT_BEHAVIOR(enum adreno_mmu_clnt_beh val) | ||
136 | { | ||
137 | return ((val) << AXXX_MH_MMU_CONFIG_CP_W_CLNT_BEHAVIOR__SHIFT) & AXXX_MH_MMU_CONFIG_CP_W_CLNT_BEHAVIOR__MASK; | ||
138 | } | ||
139 | #define AXXX_MH_MMU_CONFIG_CP_R0_CLNT_BEHAVIOR__MASK 0x00000300 | ||
140 | #define AXXX_MH_MMU_CONFIG_CP_R0_CLNT_BEHAVIOR__SHIFT 8 | ||
141 | static inline uint32_t AXXX_MH_MMU_CONFIG_CP_R0_CLNT_BEHAVIOR(enum adreno_mmu_clnt_beh val) | ||
142 | { | ||
143 | return ((val) << AXXX_MH_MMU_CONFIG_CP_R0_CLNT_BEHAVIOR__SHIFT) & AXXX_MH_MMU_CONFIG_CP_R0_CLNT_BEHAVIOR__MASK; | ||
144 | } | ||
145 | #define AXXX_MH_MMU_CONFIG_CP_R1_CLNT_BEHAVIOR__MASK 0x00000c00 | ||
146 | #define AXXX_MH_MMU_CONFIG_CP_R1_CLNT_BEHAVIOR__SHIFT 10 | ||
147 | static inline uint32_t AXXX_MH_MMU_CONFIG_CP_R1_CLNT_BEHAVIOR(enum adreno_mmu_clnt_beh val) | ||
148 | { | ||
149 | return ((val) << AXXX_MH_MMU_CONFIG_CP_R1_CLNT_BEHAVIOR__SHIFT) & AXXX_MH_MMU_CONFIG_CP_R1_CLNT_BEHAVIOR__MASK; | ||
150 | } | ||
151 | #define AXXX_MH_MMU_CONFIG_CP_R2_CLNT_BEHAVIOR__MASK 0x00003000 | ||
152 | #define AXXX_MH_MMU_CONFIG_CP_R2_CLNT_BEHAVIOR__SHIFT 12 | ||
153 | static inline uint32_t AXXX_MH_MMU_CONFIG_CP_R2_CLNT_BEHAVIOR(enum adreno_mmu_clnt_beh val) | ||
154 | { | ||
155 | return ((val) << AXXX_MH_MMU_CONFIG_CP_R2_CLNT_BEHAVIOR__SHIFT) & AXXX_MH_MMU_CONFIG_CP_R2_CLNT_BEHAVIOR__MASK; | ||
156 | } | ||
157 | #define AXXX_MH_MMU_CONFIG_CP_R3_CLNT_BEHAVIOR__MASK 0x0000c000 | ||
158 | #define AXXX_MH_MMU_CONFIG_CP_R3_CLNT_BEHAVIOR__SHIFT 14 | ||
159 | static inline uint32_t AXXX_MH_MMU_CONFIG_CP_R3_CLNT_BEHAVIOR(enum adreno_mmu_clnt_beh val) | ||
160 | { | ||
161 | return ((val) << AXXX_MH_MMU_CONFIG_CP_R3_CLNT_BEHAVIOR__SHIFT) & AXXX_MH_MMU_CONFIG_CP_R3_CLNT_BEHAVIOR__MASK; | ||
162 | } | ||
163 | #define AXXX_MH_MMU_CONFIG_CP_R4_CLNT_BEHAVIOR__MASK 0x00030000 | ||
164 | #define AXXX_MH_MMU_CONFIG_CP_R4_CLNT_BEHAVIOR__SHIFT 16 | ||
165 | static inline uint32_t AXXX_MH_MMU_CONFIG_CP_R4_CLNT_BEHAVIOR(enum adreno_mmu_clnt_beh val) | ||
166 | { | ||
167 | return ((val) << AXXX_MH_MMU_CONFIG_CP_R4_CLNT_BEHAVIOR__SHIFT) & AXXX_MH_MMU_CONFIG_CP_R4_CLNT_BEHAVIOR__MASK; | ||
168 | } | ||
169 | #define AXXX_MH_MMU_CONFIG_VGT_R0_CLNT_BEHAVIOR__MASK 0x000c0000 | ||
170 | #define AXXX_MH_MMU_CONFIG_VGT_R0_CLNT_BEHAVIOR__SHIFT 18 | ||
171 | static inline uint32_t AXXX_MH_MMU_CONFIG_VGT_R0_CLNT_BEHAVIOR(enum adreno_mmu_clnt_beh val) | ||
172 | { | ||
173 | return ((val) << AXXX_MH_MMU_CONFIG_VGT_R0_CLNT_BEHAVIOR__SHIFT) & AXXX_MH_MMU_CONFIG_VGT_R0_CLNT_BEHAVIOR__MASK; | ||
174 | } | ||
175 | #define AXXX_MH_MMU_CONFIG_VGT_R1_CLNT_BEHAVIOR__MASK 0x00300000 | ||
176 | #define AXXX_MH_MMU_CONFIG_VGT_R1_CLNT_BEHAVIOR__SHIFT 20 | ||
177 | static inline uint32_t AXXX_MH_MMU_CONFIG_VGT_R1_CLNT_BEHAVIOR(enum adreno_mmu_clnt_beh val) | ||
178 | { | ||
179 | return ((val) << AXXX_MH_MMU_CONFIG_VGT_R1_CLNT_BEHAVIOR__SHIFT) & AXXX_MH_MMU_CONFIG_VGT_R1_CLNT_BEHAVIOR__MASK; | ||
180 | } | ||
181 | #define AXXX_MH_MMU_CONFIG_TC_R_CLNT_BEHAVIOR__MASK 0x00c00000 | ||
182 | #define AXXX_MH_MMU_CONFIG_TC_R_CLNT_BEHAVIOR__SHIFT 22 | ||
183 | static inline uint32_t AXXX_MH_MMU_CONFIG_TC_R_CLNT_BEHAVIOR(enum adreno_mmu_clnt_beh val) | ||
184 | { | ||
185 | return ((val) << AXXX_MH_MMU_CONFIG_TC_R_CLNT_BEHAVIOR__SHIFT) & AXXX_MH_MMU_CONFIG_TC_R_CLNT_BEHAVIOR__MASK; | ||
186 | } | ||
187 | #define AXXX_MH_MMU_CONFIG_PA_W_CLNT_BEHAVIOR__MASK 0x03000000 | ||
188 | #define AXXX_MH_MMU_CONFIG_PA_W_CLNT_BEHAVIOR__SHIFT 24 | ||
189 | static inline uint32_t AXXX_MH_MMU_CONFIG_PA_W_CLNT_BEHAVIOR(enum adreno_mmu_clnt_beh val) | ||
190 | { | ||
191 | return ((val) << AXXX_MH_MMU_CONFIG_PA_W_CLNT_BEHAVIOR__SHIFT) & AXXX_MH_MMU_CONFIG_PA_W_CLNT_BEHAVIOR__MASK; | ||
192 | } | ||
193 | |||
194 | #define REG_AXXX_MH_MMU_VA_RANGE 0x00000041 | ||
195 | |||
196 | #define REG_AXXX_MH_MMU_PT_BASE 0x00000042 | ||
197 | |||
198 | #define REG_AXXX_MH_MMU_PAGE_FAULT 0x00000043 | ||
199 | |||
200 | #define REG_AXXX_MH_MMU_TRAN_ERROR 0x00000044 | ||
201 | |||
202 | #define REG_AXXX_MH_MMU_INVALIDATE 0x00000045 | ||
203 | |||
204 | #define REG_AXXX_MH_MMU_MPU_BASE 0x00000046 | ||
205 | |||
206 | #define REG_AXXX_MH_MMU_MPU_END 0x00000047 | ||
207 | |||
208 | #define REG_AXXX_CP_RB_BASE 0x000001c0 | ||
209 | |||
210 | #define REG_AXXX_CP_RB_CNTL 0x000001c1 | ||
211 | #define AXXX_CP_RB_CNTL_BUFSZ__MASK 0x0000003f | ||
212 | #define AXXX_CP_RB_CNTL_BUFSZ__SHIFT 0 | ||
213 | static inline uint32_t AXXX_CP_RB_CNTL_BUFSZ(uint32_t val) | ||
214 | { | ||
215 | return ((val) << AXXX_CP_RB_CNTL_BUFSZ__SHIFT) & AXXX_CP_RB_CNTL_BUFSZ__MASK; | ||
216 | } | ||
217 | #define AXXX_CP_RB_CNTL_BLKSZ__MASK 0x00003f00 | ||
218 | #define AXXX_CP_RB_CNTL_BLKSZ__SHIFT 8 | ||
219 | static inline uint32_t AXXX_CP_RB_CNTL_BLKSZ(uint32_t val) | ||
220 | { | ||
221 | return ((val) << AXXX_CP_RB_CNTL_BLKSZ__SHIFT) & AXXX_CP_RB_CNTL_BLKSZ__MASK; | ||
222 | } | ||
223 | #define AXXX_CP_RB_CNTL_BUF_SWAP__MASK 0x00030000 | ||
224 | #define AXXX_CP_RB_CNTL_BUF_SWAP__SHIFT 16 | ||
225 | static inline uint32_t AXXX_CP_RB_CNTL_BUF_SWAP(uint32_t val) | ||
226 | { | ||
227 | return ((val) << AXXX_CP_RB_CNTL_BUF_SWAP__SHIFT) & AXXX_CP_RB_CNTL_BUF_SWAP__MASK; | ||
228 | } | ||
229 | #define AXXX_CP_RB_CNTL_POLL_EN 0x00100000 | ||
230 | #define AXXX_CP_RB_CNTL_NO_UPDATE 0x08000000 | ||
231 | #define AXXX_CP_RB_CNTL_RPTR_WR_EN 0x80000000 | ||
232 | |||
233 | #define REG_AXXX_CP_RB_RPTR_ADDR 0x000001c3 | ||
234 | #define AXXX_CP_RB_RPTR_ADDR_SWAP__MASK 0x00000003 | ||
235 | #define AXXX_CP_RB_RPTR_ADDR_SWAP__SHIFT 0 | ||
236 | static inline uint32_t AXXX_CP_RB_RPTR_ADDR_SWAP(uint32_t val) | ||
237 | { | ||
238 | return ((val) << AXXX_CP_RB_RPTR_ADDR_SWAP__SHIFT) & AXXX_CP_RB_RPTR_ADDR_SWAP__MASK; | ||
239 | } | ||
240 | #define AXXX_CP_RB_RPTR_ADDR_ADDR__MASK 0xfffffffc | ||
241 | #define AXXX_CP_RB_RPTR_ADDR_ADDR__SHIFT 2 | ||
242 | static inline uint32_t AXXX_CP_RB_RPTR_ADDR_ADDR(uint32_t val) | ||
243 | { | ||
244 | return ((val >> 2) << AXXX_CP_RB_RPTR_ADDR_ADDR__SHIFT) & AXXX_CP_RB_RPTR_ADDR_ADDR__MASK; | ||
245 | } | ||
246 | |||
247 | #define REG_AXXX_CP_RB_RPTR 0x000001c4 | ||
248 | |||
249 | #define REG_AXXX_CP_RB_WPTR 0x000001c5 | ||
250 | |||
251 | #define REG_AXXX_CP_RB_WPTR_DELAY 0x000001c6 | ||
252 | |||
253 | #define REG_AXXX_CP_RB_RPTR_WR 0x000001c7 | ||
254 | |||
255 | #define REG_AXXX_CP_RB_WPTR_BASE 0x000001c8 | ||
256 | |||
257 | #define REG_AXXX_CP_QUEUE_THRESHOLDS 0x000001d5 | ||
258 | #define AXXX_CP_QUEUE_THRESHOLDS_CSQ_IB1_START__MASK 0x0000000f | ||
259 | #define AXXX_CP_QUEUE_THRESHOLDS_CSQ_IB1_START__SHIFT 0 | ||
260 | static inline uint32_t AXXX_CP_QUEUE_THRESHOLDS_CSQ_IB1_START(uint32_t val) | ||
261 | { | ||
262 | return ((val) << AXXX_CP_QUEUE_THRESHOLDS_CSQ_IB1_START__SHIFT) & AXXX_CP_QUEUE_THRESHOLDS_CSQ_IB1_START__MASK; | ||
263 | } | ||
264 | #define AXXX_CP_QUEUE_THRESHOLDS_CSQ_IB2_START__MASK 0x00000f00 | ||
265 | #define AXXX_CP_QUEUE_THRESHOLDS_CSQ_IB2_START__SHIFT 8 | ||
266 | static inline uint32_t AXXX_CP_QUEUE_THRESHOLDS_CSQ_IB2_START(uint32_t val) | ||
267 | { | ||
268 | return ((val) << AXXX_CP_QUEUE_THRESHOLDS_CSQ_IB2_START__SHIFT) & AXXX_CP_QUEUE_THRESHOLDS_CSQ_IB2_START__MASK; | ||
269 | } | ||
270 | #define AXXX_CP_QUEUE_THRESHOLDS_CSQ_ST_START__MASK 0x000f0000 | ||
271 | #define AXXX_CP_QUEUE_THRESHOLDS_CSQ_ST_START__SHIFT 16 | ||
272 | static inline uint32_t AXXX_CP_QUEUE_THRESHOLDS_CSQ_ST_START(uint32_t val) | ||
273 | { | ||
274 | return ((val) << AXXX_CP_QUEUE_THRESHOLDS_CSQ_ST_START__SHIFT) & AXXX_CP_QUEUE_THRESHOLDS_CSQ_ST_START__MASK; | ||
275 | } | ||
276 | |||
277 | #define REG_AXXX_CP_MEQ_THRESHOLDS 0x000001d6 | ||
278 | |||
279 | #define REG_AXXX_CP_CSQ_AVAIL 0x000001d7 | ||
280 | #define AXXX_CP_CSQ_AVAIL_RING__MASK 0x0000007f | ||
281 | #define AXXX_CP_CSQ_AVAIL_RING__SHIFT 0 | ||
282 | static inline uint32_t AXXX_CP_CSQ_AVAIL_RING(uint32_t val) | ||
283 | { | ||
284 | return ((val) << AXXX_CP_CSQ_AVAIL_RING__SHIFT) & AXXX_CP_CSQ_AVAIL_RING__MASK; | ||
285 | } | ||
286 | #define AXXX_CP_CSQ_AVAIL_IB1__MASK 0x00007f00 | ||
287 | #define AXXX_CP_CSQ_AVAIL_IB1__SHIFT 8 | ||
288 | static inline uint32_t AXXX_CP_CSQ_AVAIL_IB1(uint32_t val) | ||
289 | { | ||
290 | return ((val) << AXXX_CP_CSQ_AVAIL_IB1__SHIFT) & AXXX_CP_CSQ_AVAIL_IB1__MASK; | ||
291 | } | ||
292 | #define AXXX_CP_CSQ_AVAIL_IB2__MASK 0x007f0000 | ||
293 | #define AXXX_CP_CSQ_AVAIL_IB2__SHIFT 16 | ||
294 | static inline uint32_t AXXX_CP_CSQ_AVAIL_IB2(uint32_t val) | ||
295 | { | ||
296 | return ((val) << AXXX_CP_CSQ_AVAIL_IB2__SHIFT) & AXXX_CP_CSQ_AVAIL_IB2__MASK; | ||
297 | } | ||
298 | |||
299 | #define REG_AXXX_CP_STQ_AVAIL 0x000001d8 | ||
300 | #define AXXX_CP_STQ_AVAIL_ST__MASK 0x0000007f | ||
301 | #define AXXX_CP_STQ_AVAIL_ST__SHIFT 0 | ||
302 | static inline uint32_t AXXX_CP_STQ_AVAIL_ST(uint32_t val) | ||
303 | { | ||
304 | return ((val) << AXXX_CP_STQ_AVAIL_ST__SHIFT) & AXXX_CP_STQ_AVAIL_ST__MASK; | ||
305 | } | ||
306 | |||
307 | #define REG_AXXX_CP_MEQ_AVAIL 0x000001d9 | ||
308 | #define AXXX_CP_MEQ_AVAIL_MEQ__MASK 0x0000001f | ||
309 | #define AXXX_CP_MEQ_AVAIL_MEQ__SHIFT 0 | ||
310 | static inline uint32_t AXXX_CP_MEQ_AVAIL_MEQ(uint32_t val) | ||
311 | { | ||
312 | return ((val) << AXXX_CP_MEQ_AVAIL_MEQ__SHIFT) & AXXX_CP_MEQ_AVAIL_MEQ__MASK; | ||
313 | } | ||
314 | |||
315 | #define REG_AXXX_SCRATCH_UMSK 0x000001dc | ||
316 | #define AXXX_SCRATCH_UMSK_UMSK__MASK 0x000000ff | ||
317 | #define AXXX_SCRATCH_UMSK_UMSK__SHIFT 0 | ||
318 | static inline uint32_t AXXX_SCRATCH_UMSK_UMSK(uint32_t val) | ||
319 | { | ||
320 | return ((val) << AXXX_SCRATCH_UMSK_UMSK__SHIFT) & AXXX_SCRATCH_UMSK_UMSK__MASK; | ||
321 | } | ||
322 | #define AXXX_SCRATCH_UMSK_SWAP__MASK 0x00030000 | ||
323 | #define AXXX_SCRATCH_UMSK_SWAP__SHIFT 16 | ||
324 | static inline uint32_t AXXX_SCRATCH_UMSK_SWAP(uint32_t val) | ||
325 | { | ||
326 | return ((val) << AXXX_SCRATCH_UMSK_SWAP__SHIFT) & AXXX_SCRATCH_UMSK_SWAP__MASK; | ||
327 | } | ||
328 | |||
329 | #define REG_AXXX_SCRATCH_ADDR 0x000001dd | ||
330 | |||
331 | #define REG_AXXX_CP_ME_RDADDR 0x000001ea | ||
332 | |||
333 | #define REG_AXXX_CP_STATE_DEBUG_INDEX 0x000001ec | ||
334 | |||
335 | #define REG_AXXX_CP_STATE_DEBUG_DATA 0x000001ed | ||
336 | |||
337 | #define REG_AXXX_CP_INT_CNTL 0x000001f2 | ||
338 | |||
339 | #define REG_AXXX_CP_INT_STATUS 0x000001f3 | ||
340 | |||
341 | #define REG_AXXX_CP_INT_ACK 0x000001f4 | ||
342 | |||
343 | #define REG_AXXX_CP_ME_CNTL 0x000001f6 | ||
344 | |||
345 | #define REG_AXXX_CP_ME_STATUS 0x000001f7 | ||
346 | |||
347 | #define REG_AXXX_CP_ME_RAM_WADDR 0x000001f8 | ||
348 | |||
349 | #define REG_AXXX_CP_ME_RAM_RADDR 0x000001f9 | ||
350 | |||
351 | #define REG_AXXX_CP_ME_RAM_DATA 0x000001fa | ||
352 | |||
353 | #define REG_AXXX_CP_DEBUG 0x000001fc | ||
354 | #define AXXX_CP_DEBUG_PREDICATE_DISABLE 0x00800000 | ||
355 | #define AXXX_CP_DEBUG_PROG_END_PTR_ENABLE 0x01000000 | ||
356 | #define AXXX_CP_DEBUG_MIU_128BIT_WRITE_ENABLE 0x02000000 | ||
357 | #define AXXX_CP_DEBUG_PREFETCH_PASS_NOPS 0x04000000 | ||
358 | #define AXXX_CP_DEBUG_DYNAMIC_CLK_DISABLE 0x08000000 | ||
359 | #define AXXX_CP_DEBUG_PREFETCH_MATCH_DISABLE 0x10000000 | ||
360 | #define AXXX_CP_DEBUG_SIMPLE_ME_FLOW_CONTROL 0x40000000 | ||
361 | #define AXXX_CP_DEBUG_MIU_WRITE_PACK_DISABLE 0x80000000 | ||
362 | |||
363 | #define REG_AXXX_CP_CSQ_RB_STAT 0x000001fd | ||
364 | #define AXXX_CP_CSQ_RB_STAT_RPTR__MASK 0x0000007f | ||
365 | #define AXXX_CP_CSQ_RB_STAT_RPTR__SHIFT 0 | ||
366 | static inline uint32_t AXXX_CP_CSQ_RB_STAT_RPTR(uint32_t val) | ||
367 | { | ||
368 | return ((val) << AXXX_CP_CSQ_RB_STAT_RPTR__SHIFT) & AXXX_CP_CSQ_RB_STAT_RPTR__MASK; | ||
369 | } | ||
370 | #define AXXX_CP_CSQ_RB_STAT_WPTR__MASK 0x007f0000 | ||
371 | #define AXXX_CP_CSQ_RB_STAT_WPTR__SHIFT 16 | ||
372 | static inline uint32_t AXXX_CP_CSQ_RB_STAT_WPTR(uint32_t val) | ||
373 | { | ||
374 | return ((val) << AXXX_CP_CSQ_RB_STAT_WPTR__SHIFT) & AXXX_CP_CSQ_RB_STAT_WPTR__MASK; | ||
375 | } | ||
376 | |||
377 | #define REG_AXXX_CP_CSQ_IB1_STAT 0x000001fe | ||
378 | #define AXXX_CP_CSQ_IB1_STAT_RPTR__MASK 0x0000007f | ||
379 | #define AXXX_CP_CSQ_IB1_STAT_RPTR__SHIFT 0 | ||
380 | static inline uint32_t AXXX_CP_CSQ_IB1_STAT_RPTR(uint32_t val) | ||
381 | { | ||
382 | return ((val) << AXXX_CP_CSQ_IB1_STAT_RPTR__SHIFT) & AXXX_CP_CSQ_IB1_STAT_RPTR__MASK; | ||
383 | } | ||
384 | #define AXXX_CP_CSQ_IB1_STAT_WPTR__MASK 0x007f0000 | ||
385 | #define AXXX_CP_CSQ_IB1_STAT_WPTR__SHIFT 16 | ||
386 | static inline uint32_t AXXX_CP_CSQ_IB1_STAT_WPTR(uint32_t val) | ||
387 | { | ||
388 | return ((val) << AXXX_CP_CSQ_IB1_STAT_WPTR__SHIFT) & AXXX_CP_CSQ_IB1_STAT_WPTR__MASK; | ||
389 | } | ||
390 | |||
391 | #define REG_AXXX_CP_CSQ_IB2_STAT 0x000001ff | ||
392 | #define AXXX_CP_CSQ_IB2_STAT_RPTR__MASK 0x0000007f | ||
393 | #define AXXX_CP_CSQ_IB2_STAT_RPTR__SHIFT 0 | ||
394 | static inline uint32_t AXXX_CP_CSQ_IB2_STAT_RPTR(uint32_t val) | ||
395 | { | ||
396 | return ((val) << AXXX_CP_CSQ_IB2_STAT_RPTR__SHIFT) & AXXX_CP_CSQ_IB2_STAT_RPTR__MASK; | ||
397 | } | ||
398 | #define AXXX_CP_CSQ_IB2_STAT_WPTR__MASK 0x007f0000 | ||
399 | #define AXXX_CP_CSQ_IB2_STAT_WPTR__SHIFT 16 | ||
400 | static inline uint32_t AXXX_CP_CSQ_IB2_STAT_WPTR(uint32_t val) | ||
401 | { | ||
402 | return ((val) << AXXX_CP_CSQ_IB2_STAT_WPTR__SHIFT) & AXXX_CP_CSQ_IB2_STAT_WPTR__MASK; | ||
403 | } | ||
404 | |||
405 | #define REG_AXXX_CP_SCRATCH_REG0 0x00000578 | ||
406 | |||
407 | #define REG_AXXX_CP_SCRATCH_REG1 0x00000579 | ||
408 | |||
409 | #define REG_AXXX_CP_SCRATCH_REG2 0x0000057a | ||
410 | |||
411 | #define REG_AXXX_CP_SCRATCH_REG3 0x0000057b | ||
412 | |||
413 | #define REG_AXXX_CP_SCRATCH_REG4 0x0000057c | ||
414 | |||
415 | #define REG_AXXX_CP_SCRATCH_REG5 0x0000057d | ||
416 | |||
417 | #define REG_AXXX_CP_SCRATCH_REG6 0x0000057e | ||
418 | |||
419 | #define REG_AXXX_CP_SCRATCH_REG7 0x0000057f | ||
420 | |||
421 | #define REG_AXXX_CP_ME_CF_EVENT_SRC 0x0000060a | ||
422 | |||
423 | #define REG_AXXX_CP_ME_CF_EVENT_ADDR 0x0000060b | ||
424 | |||
425 | #define REG_AXXX_CP_ME_CF_EVENT_DATA 0x0000060c | ||
426 | |||
427 | #define REG_AXXX_CP_ME_NRT_ADDR 0x0000060d | ||
428 | |||
429 | #define REG_AXXX_CP_ME_NRT_DATA 0x0000060e | ||
430 | |||
431 | |||
432 | #endif /* ADRENO_COMMON_XML */ | ||
diff --git a/drivers/gpu/drm/msm/adreno/adreno_pm4.xml.h b/drivers/gpu/drm/msm/adreno/adreno_pm4.xml.h new file mode 100644 index 000000000000..94c13f418e75 --- /dev/null +++ b/drivers/gpu/drm/msm/adreno/adreno_pm4.xml.h | |||
@@ -0,0 +1,254 @@ | |||
1 | #ifndef ADRENO_PM4_XML | ||
2 | #define ADRENO_PM4_XML | ||
3 | |||
4 | /* Autogenerated file, DO NOT EDIT manually! | ||
5 | |||
6 | This file was generated by the rules-ng-ng headergen tool in this git repository: | ||
7 | http://0x04.net/cgit/index.cgi/rules-ng-ng | ||
8 | git clone git://0x04.net/rules-ng-ng | ||
9 | |||
10 | The rules-ng-ng source files this header was generated from are: | ||
11 | - /home/robclark/src/freedreno/envytools/rnndb/adreno.xml ( 327 bytes, from 2013-07-05 19:21:12) | ||
12 | - /home/robclark/src/freedreno/envytools/rnndb/freedreno_copyright.xml ( 1453 bytes, from 2013-03-31 16:51:27) | ||
13 | - /home/robclark/src/freedreno/envytools/rnndb/a2xx/a2xx.xml ( 30005 bytes, from 2013-07-19 21:30:48) | ||
14 | - /home/robclark/src/freedreno/envytools/rnndb/adreno_common.xml ( 8983 bytes, from 2013-07-24 01:38:36) | ||
15 | - /home/robclark/src/freedreno/envytools/rnndb/adreno_pm4.xml ( 9712 bytes, from 2013-05-26 15:22:37) | ||
16 | - /home/robclark/src/freedreno/envytools/rnndb/a3xx/a3xx.xml ( 51415 bytes, from 2013-08-03 14:26:05) | ||
17 | |||
18 | Copyright (C) 2013 by the following authors: | ||
19 | - Rob Clark <robdclark@gmail.com> (robclark) | ||
20 | |||
21 | Permission is hereby granted, free of charge, to any person obtaining | ||
22 | a copy of this software and associated documentation files (the | ||
23 | "Software"), to deal in the Software without restriction, including | ||
24 | without limitation the rights to use, copy, modify, merge, publish, | ||
25 | distribute, sublicense, and/or sell copies of the Software, and to | ||
26 | permit persons to whom the Software is furnished to do so, subject to | ||
27 | the following conditions: | ||
28 | |||
29 | The above copyright notice and this permission notice (including the | ||
30 | next paragraph) shall be included in all copies or substantial | ||
31 | portions of the Software. | ||
32 | |||
33 | THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, | ||
34 | EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF | ||
35 | MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. | ||
36 | IN NO EVENT SHALL THE COPYRIGHT OWNER(S) AND/OR ITS SUPPLIERS BE | ||
37 | LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION | ||
38 | OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION | ||
39 | WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE. | ||
40 | */ | ||
41 | |||
42 | |||
43 | enum vgt_event_type { | ||
44 | VS_DEALLOC = 0, | ||
45 | PS_DEALLOC = 1, | ||
46 | VS_DONE_TS = 2, | ||
47 | PS_DONE_TS = 3, | ||
48 | CACHE_FLUSH_TS = 4, | ||
49 | CONTEXT_DONE = 5, | ||
50 | CACHE_FLUSH = 6, | ||
51 | HLSQ_FLUSH = 7, | ||
52 | VIZQUERY_START = 7, | ||
53 | VIZQUERY_END = 8, | ||
54 | SC_WAIT_WC = 9, | ||
55 | RST_PIX_CNT = 13, | ||
56 | RST_VTX_CNT = 14, | ||
57 | TILE_FLUSH = 15, | ||
58 | CACHE_FLUSH_AND_INV_TS_EVENT = 20, | ||
59 | ZPASS_DONE = 21, | ||
60 | CACHE_FLUSH_AND_INV_EVENT = 22, | ||
61 | PERFCOUNTER_START = 23, | ||
62 | PERFCOUNTER_STOP = 24, | ||
63 | VS_FETCH_DONE = 27, | ||
64 | FACENESS_FLUSH = 28, | ||
65 | }; | ||
66 | |||
67 | enum pc_di_primtype { | ||
68 | DI_PT_NONE = 0, | ||
69 | DI_PT_POINTLIST = 1, | ||
70 | DI_PT_LINELIST = 2, | ||
71 | DI_PT_LINESTRIP = 3, | ||
72 | DI_PT_TRILIST = 4, | ||
73 | DI_PT_TRIFAN = 5, | ||
74 | DI_PT_TRISTRIP = 6, | ||
75 | DI_PT_RECTLIST = 8, | ||
76 | DI_PT_QUADLIST = 13, | ||
77 | DI_PT_QUADSTRIP = 14, | ||
78 | DI_PT_POLYGON = 15, | ||
79 | DI_PT_2D_COPY_RECT_LIST_V0 = 16, | ||
80 | DI_PT_2D_COPY_RECT_LIST_V1 = 17, | ||
81 | DI_PT_2D_COPY_RECT_LIST_V2 = 18, | ||
82 | DI_PT_2D_COPY_RECT_LIST_V3 = 19, | ||
83 | DI_PT_2D_FILL_RECT_LIST = 20, | ||
84 | DI_PT_2D_LINE_STRIP = 21, | ||
85 | DI_PT_2D_TRI_STRIP = 22, | ||
86 | }; | ||
87 | |||
88 | enum pc_di_src_sel { | ||
89 | DI_SRC_SEL_DMA = 0, | ||
90 | DI_SRC_SEL_IMMEDIATE = 1, | ||
91 | DI_SRC_SEL_AUTO_INDEX = 2, | ||
92 | DI_SRC_SEL_RESERVED = 3, | ||
93 | }; | ||
94 | |||
95 | enum pc_di_index_size { | ||
96 | INDEX_SIZE_IGN = 0, | ||
97 | INDEX_SIZE_16_BIT = 0, | ||
98 | INDEX_SIZE_32_BIT = 1, | ||
99 | INDEX_SIZE_8_BIT = 2, | ||
100 | INDEX_SIZE_INVALID = 0, | ||
101 | }; | ||
102 | |||
103 | enum pc_di_vis_cull_mode { | ||
104 | IGNORE_VISIBILITY = 0, | ||
105 | }; | ||
106 | |||
107 | enum adreno_pm4_packet_type { | ||
108 | CP_TYPE0_PKT = 0, | ||
109 | CP_TYPE1_PKT = 0x40000000, | ||
110 | CP_TYPE2_PKT = 0x80000000, | ||
111 | CP_TYPE3_PKT = 0xc0000000, | ||
112 | }; | ||
113 | |||
114 | enum adreno_pm4_type3_packets { | ||
115 | CP_ME_INIT = 72, | ||
116 | CP_NOP = 16, | ||
117 | CP_INDIRECT_BUFFER = 63, | ||
118 | CP_INDIRECT_BUFFER_PFD = 55, | ||
119 | CP_WAIT_FOR_IDLE = 38, | ||
120 | CP_WAIT_REG_MEM = 60, | ||
121 | CP_WAIT_REG_EQ = 82, | ||
122 | CP_WAT_REG_GTE = 83, | ||
123 | CP_WAIT_UNTIL_READ = 92, | ||
124 | CP_WAIT_IB_PFD_COMPLETE = 93, | ||
125 | CP_REG_RMW = 33, | ||
126 | CP_SET_BIN_DATA = 47, | ||
127 | CP_REG_TO_MEM = 62, | ||
128 | CP_MEM_WRITE = 61, | ||
129 | CP_MEM_WRITE_CNTR = 79, | ||
130 | CP_COND_EXEC = 68, | ||
131 | CP_COND_WRITE = 69, | ||
132 | CP_EVENT_WRITE = 70, | ||
133 | CP_EVENT_WRITE_SHD = 88, | ||
134 | CP_EVENT_WRITE_CFL = 89, | ||
135 | CP_EVENT_WRITE_ZPD = 91, | ||
136 | CP_RUN_OPENCL = 49, | ||
137 | CP_DRAW_INDX = 34, | ||
138 | CP_DRAW_INDX_2 = 54, | ||
139 | CP_DRAW_INDX_BIN = 52, | ||
140 | CP_DRAW_INDX_2_BIN = 53, | ||
141 | CP_VIZ_QUERY = 35, | ||
142 | CP_SET_STATE = 37, | ||
143 | CP_SET_CONSTANT = 45, | ||
144 | CP_IM_LOAD = 39, | ||
145 | CP_IM_LOAD_IMMEDIATE = 43, | ||
146 | CP_LOAD_CONSTANT_CONTEXT = 46, | ||
147 | CP_INVALIDATE_STATE = 59, | ||
148 | CP_SET_SHADER_BASES = 74, | ||
149 | CP_SET_BIN_MASK = 80, | ||
150 | CP_SET_BIN_SELECT = 81, | ||
151 | CP_CONTEXT_UPDATE = 94, | ||
152 | CP_INTERRUPT = 64, | ||
153 | CP_IM_STORE = 44, | ||
154 | CP_SET_BIN_BASE_OFFSET = 75, | ||
155 | CP_SET_DRAW_INIT_FLAGS = 75, | ||
156 | CP_SET_PROTECTED_MODE = 95, | ||
157 | CP_LOAD_STATE = 48, | ||
158 | CP_COND_INDIRECT_BUFFER_PFE = 58, | ||
159 | CP_COND_INDIRECT_BUFFER_PFD = 50, | ||
160 | CP_INDIRECT_BUFFER_PFE = 63, | ||
161 | CP_SET_BIN = 76, | ||
162 | }; | ||
163 | |||
164 | enum adreno_state_block { | ||
165 | SB_VERT_TEX = 0, | ||
166 | SB_VERT_MIPADDR = 1, | ||
167 | SB_FRAG_TEX = 2, | ||
168 | SB_FRAG_MIPADDR = 3, | ||
169 | SB_VERT_SHADER = 4, | ||
170 | SB_FRAG_SHADER = 6, | ||
171 | }; | ||
172 | |||
173 | enum adreno_state_type { | ||
174 | ST_SHADER = 0, | ||
175 | ST_CONSTANTS = 1, | ||
176 | }; | ||
177 | |||
178 | enum adreno_state_src { | ||
179 | SS_DIRECT = 0, | ||
180 | SS_INDIRECT = 4, | ||
181 | }; | ||
182 | |||
183 | #define REG_CP_LOAD_STATE_0 0x00000000 | ||
184 | #define CP_LOAD_STATE_0_DST_OFF__MASK 0x0000ffff | ||
185 | #define CP_LOAD_STATE_0_DST_OFF__SHIFT 0 | ||
186 | static inline uint32_t CP_LOAD_STATE_0_DST_OFF(uint32_t val) | ||
187 | { | ||
188 | return ((val) << CP_LOAD_STATE_0_DST_OFF__SHIFT) & CP_LOAD_STATE_0_DST_OFF__MASK; | ||
189 | } | ||
190 | #define CP_LOAD_STATE_0_STATE_SRC__MASK 0x00070000 | ||
191 | #define CP_LOAD_STATE_0_STATE_SRC__SHIFT 16 | ||
192 | static inline uint32_t CP_LOAD_STATE_0_STATE_SRC(enum adreno_state_src val) | ||
193 | { | ||
194 | return ((val) << CP_LOAD_STATE_0_STATE_SRC__SHIFT) & CP_LOAD_STATE_0_STATE_SRC__MASK; | ||
195 | } | ||
196 | #define CP_LOAD_STATE_0_STATE_BLOCK__MASK 0x00380000 | ||
197 | #define CP_LOAD_STATE_0_STATE_BLOCK__SHIFT 19 | ||
198 | static inline uint32_t CP_LOAD_STATE_0_STATE_BLOCK(enum adreno_state_block val) | ||
199 | { | ||
200 | return ((val) << CP_LOAD_STATE_0_STATE_BLOCK__SHIFT) & CP_LOAD_STATE_0_STATE_BLOCK__MASK; | ||
201 | } | ||
202 | #define CP_LOAD_STATE_0_NUM_UNIT__MASK 0x7fc00000 | ||
203 | #define CP_LOAD_STATE_0_NUM_UNIT__SHIFT 22 | ||
204 | static inline uint32_t CP_LOAD_STATE_0_NUM_UNIT(uint32_t val) | ||
205 | { | ||
206 | return ((val) << CP_LOAD_STATE_0_NUM_UNIT__SHIFT) & CP_LOAD_STATE_0_NUM_UNIT__MASK; | ||
207 | } | ||
208 | |||
209 | #define REG_CP_LOAD_STATE_1 0x00000001 | ||
210 | #define CP_LOAD_STATE_1_STATE_TYPE__MASK 0x00000003 | ||
211 | #define CP_LOAD_STATE_1_STATE_TYPE__SHIFT 0 | ||
212 | static inline uint32_t CP_LOAD_STATE_1_STATE_TYPE(enum adreno_state_type val) | ||
213 | { | ||
214 | return ((val) << CP_LOAD_STATE_1_STATE_TYPE__SHIFT) & CP_LOAD_STATE_1_STATE_TYPE__MASK; | ||
215 | } | ||
216 | #define CP_LOAD_STATE_1_EXT_SRC_ADDR__MASK 0xfffffffc | ||
217 | #define CP_LOAD_STATE_1_EXT_SRC_ADDR__SHIFT 2 | ||
218 | static inline uint32_t CP_LOAD_STATE_1_EXT_SRC_ADDR(uint32_t val) | ||
219 | { | ||
220 | return ((val >> 2) << CP_LOAD_STATE_1_EXT_SRC_ADDR__SHIFT) & CP_LOAD_STATE_1_EXT_SRC_ADDR__MASK; | ||
221 | } | ||
222 | |||
223 | #define REG_CP_SET_BIN_0 0x00000000 | ||
224 | |||
225 | #define REG_CP_SET_BIN_1 0x00000001 | ||
226 | #define CP_SET_BIN_1_X1__MASK 0x0000ffff | ||
227 | #define CP_SET_BIN_1_X1__SHIFT 0 | ||
228 | static inline uint32_t CP_SET_BIN_1_X1(uint32_t val) | ||
229 | { | ||
230 | return ((val) << CP_SET_BIN_1_X1__SHIFT) & CP_SET_BIN_1_X1__MASK; | ||
231 | } | ||
232 | #define CP_SET_BIN_1_Y1__MASK 0xffff0000 | ||
233 | #define CP_SET_BIN_1_Y1__SHIFT 16 | ||
234 | static inline uint32_t CP_SET_BIN_1_Y1(uint32_t val) | ||
235 | { | ||
236 | return ((val) << CP_SET_BIN_1_Y1__SHIFT) & CP_SET_BIN_1_Y1__MASK; | ||
237 | } | ||
238 | |||
239 | #define REG_CP_SET_BIN_2 0x00000002 | ||
240 | #define CP_SET_BIN_2_X2__MASK 0x0000ffff | ||
241 | #define CP_SET_BIN_2_X2__SHIFT 0 | ||
242 | static inline uint32_t CP_SET_BIN_2_X2(uint32_t val) | ||
243 | { | ||
244 | return ((val) << CP_SET_BIN_2_X2__SHIFT) & CP_SET_BIN_2_X2__MASK; | ||
245 | } | ||
246 | #define CP_SET_BIN_2_Y2__MASK 0xffff0000 | ||
247 | #define CP_SET_BIN_2_Y2__SHIFT 16 | ||
248 | static inline uint32_t CP_SET_BIN_2_Y2(uint32_t val) | ||
249 | { | ||
250 | return ((val) << CP_SET_BIN_2_Y2__SHIFT) & CP_SET_BIN_2_Y2__MASK; | ||
251 | } | ||
252 | |||
253 | |||
254 | #endif /* ADRENO_PM4_XML */ | ||