aboutsummaryrefslogtreecommitdiffstats
diff options
context:
space:
mode:
authorFabio Estevam <fabio.estevam@freescale.com>2014-09-18 19:23:48 -0400
committerShawn Guo <shawn.guo@linaro.org>2014-11-23 02:08:04 -0500
commit685570aba0078e5d7805a8458e45a3e16c0d8384 (patch)
tree4c94b7828c192dc8b7aba8b4c24bdf31c180ef1b
parent2ce34b105c79ee0404b3a8f68c9ab2ce197dd06f (diff)
ARM: dts: imx53: Improve SSI clocks description
SSI block has 'ipg' clock for internal peripheral access and also 'baud' clock for generating bit clock when SSI operates in master mode. Add the extra 'baud' clock so that we can have SSI functional in master mode. Signed-off-by: Fabio Estevam <fabio.estevam@freescale.com> Signed-off-by: Shawn Guo <shawn.guo@freescale.com>
-rw-r--r--arch/arm/boot/dts/imx53.dtsi12
1 files changed, 9 insertions, 3 deletions
diff --git a/arch/arm/boot/dts/imx53.dtsi b/arch/arm/boot/dts/imx53.dtsi
index f91725b2e8ab..2a5012a5202e 100644
--- a/arch/arm/boot/dts/imx53.dtsi
+++ b/arch/arm/boot/dts/imx53.dtsi
@@ -227,7 +227,9 @@
227 "fsl,imx21-ssi"; 227 "fsl,imx21-ssi";
228 reg = <0x50014000 0x4000>; 228 reg = <0x50014000 0x4000>;
229 interrupts = <30>; 229 interrupts = <30>;
230 clocks = <&clks IMX5_CLK_SSI2_IPG_GATE>; 230 clocks = <&clks IMX5_CLK_SSI2_IPG_GATE>,
231 <&clks IMX5_CLK_SSI2_ROOT_GATE>;
232 clock-names = "ipg", "baud";
231 dmas = <&sdma 24 1 0>, 233 dmas = <&sdma 24 1 0>,
232 <&sdma 25 1 0>; 234 <&sdma 25 1 0>;
233 dma-names = "rx", "tx"; 235 dma-names = "rx", "tx";
@@ -675,7 +677,9 @@
675 "fsl,imx21-ssi"; 677 "fsl,imx21-ssi";
676 reg = <0x63fcc000 0x4000>; 678 reg = <0x63fcc000 0x4000>;
677 interrupts = <29>; 679 interrupts = <29>;
678 clocks = <&clks IMX5_CLK_SSI1_IPG_GATE>; 680 clocks = <&clks IMX5_CLK_SSI1_IPG_GATE>,
681 <&clks IMX5_CLK_SSI1_ROOT_GATE>;
682 clock-names = "ipg", "baud";
679 dmas = <&sdma 28 0 0>, 683 dmas = <&sdma 28 0 0>,
680 <&sdma 29 0 0>; 684 <&sdma 29 0 0>;
681 dma-names = "rx", "tx"; 685 dma-names = "rx", "tx";
@@ -703,7 +707,9 @@
703 "fsl,imx21-ssi"; 707 "fsl,imx21-ssi";
704 reg = <0x63fe8000 0x4000>; 708 reg = <0x63fe8000 0x4000>;
705 interrupts = <96>; 709 interrupts = <96>;
706 clocks = <&clks IMX5_CLK_SSI3_IPG_GATE>; 710 clocks = <&clks IMX5_CLK_SSI3_IPG_GATE>,
711 <&clks IMX5_CLK_SSI3_ROOT_GATE>;
712 clock-names = "ipg", "baud";
707 dmas = <&sdma 46 0 0>, 713 dmas = <&sdma 46 0 0>,
708 <&sdma 47 0 0>; 714 <&sdma 47 0 0>;
709 dma-names = "rx", "tx"; 715 dma-names = "rx", "tx";