diff options
author | Geert Uytterhoeven <geert+renesas@glider.be> | 2014-05-23 03:46:19 -0400 |
---|---|---|
committer | Simon Horman <horms+renesas@verge.net.au> | 2014-06-17 06:56:34 -0400 |
commit | 5cc8afcbc47c5f33732fb1a4b37a35841e7494e8 (patch) | |
tree | 5ac70e26f2fdcba35d9fa6dc585f0eb2ce18b1ae | |
parent | 2909b8746d6f5534aa7714d2df110b3633a59556 (diff) |
ARM: shmobile: r8a7779 dtsi: Correct #address-cells/#size-cells for clocks
Warning (ranges_format): /clocks has empty "ranges" property but its #address-cells (2) differs from / (1)
Warning (ranges_format): /clocks has empty "ranges" property but its #size-cells (2) differs from / (1)
As r8a7779 doesn't support LPAE, change #address-cells and #size-cells from
"<2>" to "<1>", and update the affected "reg" properties to fix this.
Signed-off-by: Geert Uytterhoeven <geert+renesas@glider.be>
Acked-by: Laurent Pinchart <laurent.pinchart@ideasonboard.com>
Signed-off-by: Simon Horman <horms+renesas@verge.net.au>
-rw-r--r-- | arch/arm/boot/dts/r8a7779.dtsi | 12 |
1 files changed, 6 insertions, 6 deletions
diff --git a/arch/arm/boot/dts/r8a7779.dtsi b/arch/arm/boot/dts/r8a7779.dtsi index 27bf2274ff08..61d08f42456c 100644 --- a/arch/arm/boot/dts/r8a7779.dtsi +++ b/arch/arm/boot/dts/r8a7779.dtsi | |||
@@ -284,8 +284,8 @@ | |||
284 | }; | 284 | }; |
285 | 285 | ||
286 | clocks { | 286 | clocks { |
287 | #address-cells = <2>; | 287 | #address-cells = <1>; |
288 | #size-cells = <2>; | 288 | #size-cells = <1>; |
289 | ranges; | 289 | ranges; |
290 | 290 | ||
291 | /* External root clock */ | 291 | /* External root clock */ |
@@ -300,7 +300,7 @@ | |||
300 | /* Special CPG clocks */ | 300 | /* Special CPG clocks */ |
301 | cpg_clocks: clocks@ffc80000 { | 301 | cpg_clocks: clocks@ffc80000 { |
302 | compatible = "renesas,r8a7779-cpg-clocks"; | 302 | compatible = "renesas,r8a7779-cpg-clocks"; |
303 | reg = <0 0xffc80000 0 0x30>; | 303 | reg = <0xffc80000 0x30>; |
304 | clocks = <&extal_clk>; | 304 | clocks = <&extal_clk>; |
305 | #clock-cells = <1>; | 305 | #clock-cells = <1>; |
306 | clock-output-names = "plla", "z", "zs", "s", | 306 | clock-output-names = "plla", "z", "zs", "s", |
@@ -345,7 +345,7 @@ | |||
345 | mstp0_clks: clocks@ffc80030 { | 345 | mstp0_clks: clocks@ffc80030 { |
346 | compatible = "renesas,r8a7779-mstp-clocks", | 346 | compatible = "renesas,r8a7779-mstp-clocks", |
347 | "renesas,cpg-mstp-clocks"; | 347 | "renesas,cpg-mstp-clocks"; |
348 | reg = <0 0xffc80030 0 4>; | 348 | reg = <0xffc80030 4>; |
349 | clocks = <&cpg_clocks R8A7779_CLK_S>, | 349 | clocks = <&cpg_clocks R8A7779_CLK_S>, |
350 | <&cpg_clocks R8A7779_CLK_P>, | 350 | <&cpg_clocks R8A7779_CLK_P>, |
351 | <&cpg_clocks R8A7779_CLK_P>, | 351 | <&cpg_clocks R8A7779_CLK_P>, |
@@ -382,7 +382,7 @@ | |||
382 | mstp1_clks: clocks@ffc80034 { | 382 | mstp1_clks: clocks@ffc80034 { |
383 | compatible = "renesas,r8a7779-mstp-clocks", | 383 | compatible = "renesas,r8a7779-mstp-clocks", |
384 | "renesas,cpg-mstp-clocks"; | 384 | "renesas,cpg-mstp-clocks"; |
385 | reg = <0 0xffc80034 0 4>, <0 0xffc80044 0 4>; | 385 | reg = <0xffc80034 4>, <0xffc80044 4>; |
386 | clocks = <&cpg_clocks R8A7779_CLK_P>, | 386 | clocks = <&cpg_clocks R8A7779_CLK_P>, |
387 | <&cpg_clocks R8A7779_CLK_P>, | 387 | <&cpg_clocks R8A7779_CLK_P>, |
388 | <&cpg_clocks R8A7779_CLK_S>, | 388 | <&cpg_clocks R8A7779_CLK_S>, |
@@ -411,7 +411,7 @@ | |||
411 | mstp3_clks: clocks@ffc8003c { | 411 | mstp3_clks: clocks@ffc8003c { |
412 | compatible = "renesas,r8a7779-mstp-clocks", | 412 | compatible = "renesas,r8a7779-mstp-clocks", |
413 | "renesas,cpg-mstp-clocks"; | 413 | "renesas,cpg-mstp-clocks"; |
414 | reg = <0 0xffc8003c 0 4>; | 414 | reg = <0xffc8003c 4>; |
415 | clocks = <&s4_clk>, <&s4_clk>, <&s4_clk>, <&s4_clk>, | 415 | clocks = <&s4_clk>, <&s4_clk>, <&s4_clk>, <&s4_clk>, |
416 | <&s4_clk>, <&s4_clk>; | 416 | <&s4_clk>, <&s4_clk>; |
417 | #clock-cells = <1>; | 417 | #clock-cells = <1>; |