aboutsummaryrefslogtreecommitdiffstats
diff options
context:
space:
mode:
authorShaik Ameer Basha <shaik.ameer@samsung.com>2014-05-08 07:28:01 -0400
committerTomasz Figa <t.figa@samsung.com>2014-05-14 13:40:22 -0400
commit58ff8d038338bc0371da704f76faaa5769db68c3 (patch)
treea3365d2e0121c4336051384e2f516e484aece558
parent1d87db4d4e05f6f0c5343cfcafc4234fe59e3cd1 (diff)
clk: samsung: exynos5420: fix register offset for sclk_bpll
This patch fixes the wrong register offset for sclk_bpll clock. Signed-off-by: Rahul Sharma <rahul.sharma@samsung.com> Signed-off-by: Shaik Ameer Basha <shaik.ameer@samsung.com> Reviewed-by: Alim Akhtar <alim.akhtar@samsung.com> Signed-off-by: Tomasz Figa <t.figa@samsung.com>
-rw-r--r--drivers/clk/samsung/clk-exynos5420.c4
1 files changed, 1 insertions, 3 deletions
diff --git a/drivers/clk/samsung/clk-exynos5420.c b/drivers/clk/samsung/clk-exynos5420.c
index e48f6f8e796f..2171366237af 100644
--- a/drivers/clk/samsung/clk-exynos5420.c
+++ b/drivers/clk/samsung/clk-exynos5420.c
@@ -111,7 +111,6 @@
111#define TOP_SPARE2 0x10b08 111#define TOP_SPARE2 0x10b08
112#define BPLL_LOCK 0x20010 112#define BPLL_LOCK 0x20010
113#define BPLL_CON0 0x20110 113#define BPLL_CON0 0x20110
114#define SRC_CDREX 0x20200
115#define KPLL_LOCK 0x28000 114#define KPLL_LOCK 0x28000
116#define KPLL_CON0 0x28100 115#define KPLL_CON0 0x28100
117#define SRC_KFC 0x28200 116#define SRC_KFC 0x28200
@@ -204,7 +203,6 @@ static unsigned long exynos5420_clk_regs[] __initdata = {
204 GATE_TOP_SCLK_FSYS, 203 GATE_TOP_SCLK_FSYS,
205 GATE_TOP_SCLK_PERIC, 204 GATE_TOP_SCLK_PERIC,
206 TOP_SPARE2, 205 TOP_SPARE2,
207 SRC_CDREX,
208 SRC_KFC, 206 SRC_KFC,
209 DIV_KFC0, 207 DIV_KFC0,
210}; 208};
@@ -380,7 +378,7 @@ static struct samsung_mux_clock exynos5420_mux_clks[] __initdata = {
380 MUX(0, "mout_kpll", mout_kpll_p, SRC_KFC, 0, 1), 378 MUX(0, "mout_kpll", mout_kpll_p, SRC_KFC, 0, 1),
381 MUX(0, "mout_kfc", mout_kfc_p, SRC_KFC, 16, 1), 379 MUX(0, "mout_kfc", mout_kfc_p, SRC_KFC, 16, 1),
382 380
383 MUX(0, "sclk_bpll", mout_bpll_p, SRC_CDREX, 0, 1), 381 MUX(0, "sclk_bpll", mout_bpll_p, TOP_SPARE2, 0, 1),
384 382
385 MUX(0, "mout_aclk400_isp", mout_group1_p, SRC_TOP0, 0, 2), 383 MUX(0, "mout_aclk400_isp", mout_group1_p, SRC_TOP0, 0, 2),
386 MUX_A(0, "mout_aclk400_mscl", mout_group1_p, 384 MUX_A(0, "mout_aclk400_mscl", mout_group1_p,