aboutsummaryrefslogtreecommitdiffstats
diff options
context:
space:
mode:
authorShobhit Kumar <shobhit.kumar@intel.com>2015-02-05 06:38:45 -0500
committerJani Nikula <jani.nikula@intel.com>2015-02-09 13:21:08 -0500
commit4ba7d93afee0a2ddef7598f460927d39f33fe98b (patch)
tree06063a0ddbbf58551f5fe18c7b68332ba68ee1e5
parentf0a1fb10e5f79f5aaf8d7e94b9fa6bf2fa9aeebf (diff)
drm/i915: Correct the base value while updating LP_OUTPUT_HOLD in MIPI_PORT_CTRL
LP_OUTPUT_HOLD is only in MIPI_PORT_CTRL(PORT_A) even for PORT_C in case of dual link. In the dual link implementation, the bit is correctly set or unset for hardcoded PORT_A, but for bit update the register base value is read by using MIPI_PORT_CTRL(port) in a loop. The second iteration will read base value from PORT_C and program for PORT_A. Mostly in case of dual link all other bit values should be same, but logically we should read from PORT_A. So hardcode to read initial value from PORT_A as well. Signed-off-by: Shobhit Kumar <shobhit.kumar@intel.com> Signed-off-by: Jani Nikula <jani.nikula@intel.com>
-rw-r--r--drivers/gpu/drm/i915/intel_dsi.c5
1 files changed, 2 insertions, 3 deletions
diff --git a/drivers/gpu/drm/i915/intel_dsi.c b/drivers/gpu/drm/i915/intel_dsi.c
index ef3df5e3d819..10ab68457ca8 100644
--- a/drivers/gpu/drm/i915/intel_dsi.c
+++ b/drivers/gpu/drm/i915/intel_dsi.c
@@ -360,12 +360,11 @@ static void intel_dsi_device_ready(struct intel_encoder *encoder)
360 I915_WRITE(MIPI_DEVICE_READY(port), ULPS_STATE_ENTER); 360 I915_WRITE(MIPI_DEVICE_READY(port), ULPS_STATE_ENTER);
361 usleep_range(2500, 3000); 361 usleep_range(2500, 3000);
362 362
363 val = I915_READ(MIPI_PORT_CTRL(port));
364
365 /* Enable MIPI PHY transparent latch 363 /* Enable MIPI PHY transparent latch
366 * Common bit for both MIPI Port A & MIPI Port C 364 * Common bit for both MIPI Port A & MIPI Port C
367 * No similar bit in MIPI Port C reg 365 * No similar bit in MIPI Port C reg
368 */ 366 */
367 val = I915_READ(MIPI_PORT_CTRL(PORT_A));
369 I915_WRITE(MIPI_PORT_CTRL(PORT_A), val | LP_OUTPUT_HOLD); 368 I915_WRITE(MIPI_PORT_CTRL(PORT_A), val | LP_OUTPUT_HOLD);
370 usleep_range(1000, 1500); 369 usleep_range(1000, 1500);
371 370
@@ -543,10 +542,10 @@ static void intel_dsi_clear_device_ready(struct intel_encoder *encoder)
543 == 0x00000), 30)) 542 == 0x00000), 30))
544 DRM_ERROR("DSI LP not going Low\n"); 543 DRM_ERROR("DSI LP not going Low\n");
545 544
546 val = I915_READ(MIPI_PORT_CTRL(port));
547 /* Disable MIPI PHY transparent latch 545 /* Disable MIPI PHY transparent latch
548 * Common bit for both MIPI Port A & MIPI Port C 546 * Common bit for both MIPI Port A & MIPI Port C
549 */ 547 */
548 val = I915_READ(MIPI_PORT_CTRL(PORT_A));
550 I915_WRITE(MIPI_PORT_CTRL(PORT_A), val & ~LP_OUTPUT_HOLD); 549 I915_WRITE(MIPI_PORT_CTRL(PORT_A), val & ~LP_OUTPUT_HOLD);
551 usleep_range(1000, 1500); 550 usleep_range(1000, 1500);
552 551