aboutsummaryrefslogtreecommitdiffstats
diff options
context:
space:
mode:
authorGuoxiong Yan <yanguoxiong@huawei.com>2014-06-17 05:04:17 -0400
committerWei Xu <xuwei5@hisilicon.com>2014-09-27 22:27:04 -0400
commit1463fba39c2e95803147e1d6e159ea402d965e6f (patch)
treee840afc00db1d1c6ddcd5a0a6c64c144ac449481
parentcc855dd9994cfd179891cf5b966ebc8051d95a9f (diff)
clk: hix5hd2: add watchdog0 clocks
hix5hd2 add watchdog0 clocks Signed-off-by: Guoxiong Yan <yanguoxiong@huawei.com> Signed-off-by: Zhangfei Gao <zhangfei.gao@linaro.org> Signed-off-by: Wei Xu <xuwei5@hisilicon.com>
-rw-r--r--drivers/clk/hisilicon/clk-hix5hd2.c5
-rw-r--r--include/dt-bindings/clock/hix5hd2-clock.h2
2 files changed, 7 insertions, 0 deletions
diff --git a/drivers/clk/hisilicon/clk-hix5hd2.c b/drivers/clk/hisilicon/clk-hix5hd2.c
index 13d6ec24af12..6e97e54b869c 100644
--- a/drivers/clk/hisilicon/clk-hix5hd2.c
+++ b/drivers/clk/hisilicon/clk-hix5hd2.c
@@ -95,6 +95,11 @@ static struct hisi_gate_clock hix5hd2_gate_clks[] __initdata = {
95 { HIX5HD2_FWD_SYS_CLK, "clk_fwd_sys", "clk_fwd_bus", 0, 0xcc, 5, 0, }, 95 { HIX5HD2_FWD_SYS_CLK, "clk_fwd_sys", "clk_fwd_bus", 0, 0xcc, 5, 0, },
96 { HIX5HD2_MAC0_PHY_CLK, "clk_fephy", "clk_fwd_sys", 96 { HIX5HD2_MAC0_PHY_CLK, "clk_fephy", "clk_fwd_sys",
97 CLK_SET_RATE_PARENT, 0x120, 0, 0, }, 97 CLK_SET_RATE_PARENT, 0x120, 0, 0, },
98 /* wdg0 */
99 { HIX5HD2_WDG0_CLK, "clk_wdg0", "24m",
100 CLK_SET_RATE_PARENT, 0x178, 0, 0, },
101 { HIX5HD2_WDG0_RST, "rst_wdg0", "clk_wdg0",
102 CLK_SET_RATE_PARENT, 0x178, 4, CLK_GATE_SET_TO_DISABLE, },
98}; 103};
99 104
100enum hix5hd2_clk_type { 105enum hix5hd2_clk_type {
diff --git a/include/dt-bindings/clock/hix5hd2-clock.h b/include/dt-bindings/clock/hix5hd2-clock.h
index 5bd4135c9544..b8e3c9deda20 100644
--- a/include/dt-bindings/clock/hix5hd2-clock.h
+++ b/include/dt-bindings/clock/hix5hd2-clock.h
@@ -60,6 +60,8 @@
60#define HIX5HD2_SD_CIU_CLK 136 60#define HIX5HD2_SD_CIU_CLK 136
61#define HIX5HD2_SD_BIU_CLK 137 61#define HIX5HD2_SD_BIU_CLK 137
62#define HIX5HD2_SD_CIU_RST 138 62#define HIX5HD2_SD_CIU_RST 138
63#define HIX5HD2_WDG0_CLK 139
64#define HIX5HD2_WDG0_RST 140
63 65
64/* complex */ 66/* complex */
65#define HIX5HD2_MAC0_CLK 192 67#define HIX5HD2_MAC0_CLK 192