diff options
| author | Imre Deak <imre.deak@intel.com> | 2014-04-03 13:02:42 -0400 |
|---|---|---|
| committer | Daniel Vetter <daniel.vetter@ffwll.ch> | 2014-04-04 03:30:52 -0400 |
| commit | 09c87db8b499da5fc5e474a665559a26aecd7c7f (patch) | |
| tree | b21311272a80b32147f7802afb3c1bd711b06369 | |
| parent | f6d519481b662d9fc52836e6e6107520f03e0122 (diff) | |
drm/i915: vlv: fix RPS interrupt mask setting
This typo may lead to missed RPS interrupts and as a result a too
low or too high frequency for the current workload. The interrupt mask
will be set properly at a subsequent GPU idle event, but can get
corrupted again at the next RPS up/down event.
Signed-off-by: Imre Deak <imre.deak@intel.com>
Reviewed-by: Chris Wilson <chris@chris-wilson.co.uk>
Signed-off-by: Daniel Vetter <daniel.vetter@ffwll.ch>
| -rw-r--r-- | drivers/gpu/drm/i915/intel_pm.c | 2 |
1 files changed, 1 insertions, 1 deletions
diff --git a/drivers/gpu/drm/i915/intel_pm.c b/drivers/gpu/drm/i915/intel_pm.c index b20a26584e06..f18dec071df7 100644 --- a/drivers/gpu/drm/i915/intel_pm.c +++ b/drivers/gpu/drm/i915/intel_pm.c | |||
| @@ -3159,7 +3159,7 @@ void valleyview_set_rps(struct drm_device *dev, u8 val) | |||
| 3159 | if (val != dev_priv->rps.cur_freq) | 3159 | if (val != dev_priv->rps.cur_freq) |
| 3160 | vlv_punit_write(dev_priv, PUNIT_REG_GPU_FREQ_REQ, val); | 3160 | vlv_punit_write(dev_priv, PUNIT_REG_GPU_FREQ_REQ, val); |
| 3161 | 3161 | ||
| 3162 | I915_WRITE(GEN6_PMINTRMSK, val); | 3162 | I915_WRITE(GEN6_PMINTRMSK, gen6_rps_pm_mask(dev_priv, val)); |
| 3163 | 3163 | ||
| 3164 | dev_priv->rps.cur_freq = val; | 3164 | dev_priv->rps.cur_freq = val; |
| 3165 | trace_intel_gpu_freq_change(vlv_gpu_freq(dev_priv, val)); | 3165 | trace_intel_gpu_freq_change(vlv_gpu_freq(dev_priv, val)); |
