aboutsummaryrefslogtreecommitdiffstats
path: root/drivers/media/dvb/frontends
diff options
context:
space:
mode:
authorMauro Carvalho Chehab <mchehab@redhat.com>2011-03-25 09:46:32 -0400
committerMauro Carvalho Chehab <mchehab@redhat.com>2011-05-20 06:26:25 -0400
commitbccd2d8a39a65b008e5af96404139c2260a42fc7 (patch)
treea7da84218286418d56b3e94116a5cc6ddeb7cbf7 /drivers/media/dvb/frontends
parent935c630c2cf402419342d66acd04804da8c0704a (diff)
[media] drxd: don't re-define u8/u16/u32 types
Signed-off-by: Mauro Carvalho Chehab <mchehab@redhat.com>
Diffstat (limited to 'drivers/media/dvb/frontends')
-rw-r--r--drivers/media/dvb/frontends/drxd_firm.c70
-rw-r--r--drivers/media/dvb/frontends/drxd_firm.h79
2 files changed, 73 insertions, 76 deletions
diff --git a/drivers/media/dvb/frontends/drxd_firm.c b/drivers/media/dvb/frontends/drxd_firm.c
index 9453929d0d1..2949bde426b 100644
--- a/drivers/media/dvb/frontends/drxd_firm.c
+++ b/drivers/media/dvb/frontends/drxd_firm.c
@@ -46,7 +46,7 @@
46#define HI_TR_FUNC_ADDR HI_IF_RAM_USR_BEGIN__A 46#define HI_TR_FUNC_ADDR HI_IF_RAM_USR_BEGIN__A
47#define HI_TR_FUNC_SIZE 9 /* size of this function in instruction words */ 47#define HI_TR_FUNC_SIZE 9 /* size of this function in instruction words */
48 48
49u8_t DRXD_InitAtomicRead[] = { 49u8 DRXD_InitAtomicRead[] = {
50 WRBLOCK(HI_TR_FUNC_ADDR, HI_TR_FUNC_SIZE), 50 WRBLOCK(HI_TR_FUNC_ADDR, HI_TR_FUNC_SIZE),
51 0x26, 0x00, /* 0 -> ring.rdy; */ 51 0x26, 0x00, /* 0 -> ring.rdy; */
52 0x60, 0x04, /* r0rami.dt -> ring.xba; */ 52 0x60, 0x04, /* r0rami.dt -> ring.xba; */
@@ -67,7 +67,7 @@ u8_t DRXD_InitAtomicRead[] = {
67#define HI_RST_FUNC_SIZE 54 /* size of this function in instruction words */ 67#define HI_RST_FUNC_SIZE 54 /* size of this function in instruction words */
68 68
69/* D0 Version */ 69/* D0 Version */
70u8_t DRXD_HiI2cPatch_1[] = { 70u8 DRXD_HiI2cPatch_1[] = {
71 WRBLOCK(HI_RST_FUNC_ADDR, HI_RST_FUNC_SIZE), 71 WRBLOCK(HI_RST_FUNC_ADDR, HI_RST_FUNC_SIZE),
72 0xC8, 0x07, 0x01, 0x00, /* MASK -> reg0.dt; */ 72 0xC8, 0x07, 0x01, 0x00, /* MASK -> reg0.dt; */
73 0xE0, 0x07, 0x15, 0x02, /* (EC__BLK << 6) + EC_OC_REG__BNK -> ring.xba; */ 73 0xE0, 0x07, 0x15, 0x02, /* (EC__BLK << 6) + EC_OC_REG__BNK -> ring.xba; */
@@ -114,13 +114,13 @@ u8_t DRXD_HiI2cPatch_1[] = {
114 0xF8, 0x07, 0x2F, 0x00, /* 0x2F -> jumps.ad; */ 114 0xF8, 0x07, 0x2F, 0x00, /* 0x2F -> jumps.ad; */
115 115
116 WR16((B_HI_IF_RAM_TRP_BPT0__AX + ((2 * 0) + 1)), 116 WR16((B_HI_IF_RAM_TRP_BPT0__AX + ((2 * 0) + 1)),
117 (u16_t) (HI_RST_FUNC_ADDR & 0x3FF)), 117 (u16) (HI_RST_FUNC_ADDR & 0x3FF)),
118 WR16((B_HI_IF_RAM_TRP_BPT0__AX + ((2 * 1) + 1)), 118 WR16((B_HI_IF_RAM_TRP_BPT0__AX + ((2 * 1) + 1)),
119 (u16_t) (HI_RST_FUNC_ADDR & 0x3FF)), 119 (u16) (HI_RST_FUNC_ADDR & 0x3FF)),
120 WR16((B_HI_IF_RAM_TRP_BPT0__AX + ((2 * 2) + 1)), 120 WR16((B_HI_IF_RAM_TRP_BPT0__AX + ((2 * 2) + 1)),
121 (u16_t) (HI_RST_FUNC_ADDR & 0x3FF)), 121 (u16) (HI_RST_FUNC_ADDR & 0x3FF)),
122 WR16((B_HI_IF_RAM_TRP_BPT0__AX + ((2 * 3) + 1)), 122 WR16((B_HI_IF_RAM_TRP_BPT0__AX + ((2 * 3) + 1)),
123 (u16_t) (HI_RST_FUNC_ADDR & 0x3FF)), 123 (u16) (HI_RST_FUNC_ADDR & 0x3FF)),
124 124
125 /* Force quick and dirty reset */ 125 /* Force quick and dirty reset */
126 WR16(B_HI_CT_REG_COMM_STATE__A, 0), 126 WR16(B_HI_CT_REG_COMM_STATE__A, 0),
@@ -128,7 +128,7 @@ u8_t DRXD_HiI2cPatch_1[] = {
128}; 128};
129 129
130/* D0,D1 Version */ 130/* D0,D1 Version */
131u8_t DRXD_HiI2cPatch_3[] = { 131u8 DRXD_HiI2cPatch_3[] = {
132 WRBLOCK(HI_RST_FUNC_ADDR, HI_RST_FUNC_SIZE), 132 WRBLOCK(HI_RST_FUNC_ADDR, HI_RST_FUNC_SIZE),
133 0xC8, 0x07, 0x03, 0x00, /* MASK -> reg0.dt; */ 133 0xC8, 0x07, 0x03, 0x00, /* MASK -> reg0.dt; */
134 0xE0, 0x07, 0x15, 0x02, /* (EC__BLK << 6) + EC_OC_REG__BNK -> ring.xba; */ 134 0xE0, 0x07, 0x15, 0x02, /* (EC__BLK << 6) + EC_OC_REG__BNK -> ring.xba; */
@@ -175,20 +175,20 @@ u8_t DRXD_HiI2cPatch_3[] = {
175 0xF8, 0x07, 0x2F, 0x00, /* 0x2F -> jumps.ad; */ 175 0xF8, 0x07, 0x2F, 0x00, /* 0x2F -> jumps.ad; */
176 176
177 WR16((B_HI_IF_RAM_TRP_BPT0__AX + ((2 * 0) + 1)), 177 WR16((B_HI_IF_RAM_TRP_BPT0__AX + ((2 * 0) + 1)),
178 (u16_t) (HI_RST_FUNC_ADDR & 0x3FF)), 178 (u16) (HI_RST_FUNC_ADDR & 0x3FF)),
179 WR16((B_HI_IF_RAM_TRP_BPT0__AX + ((2 * 1) + 1)), 179 WR16((B_HI_IF_RAM_TRP_BPT0__AX + ((2 * 1) + 1)),
180 (u16_t) (HI_RST_FUNC_ADDR & 0x3FF)), 180 (u16) (HI_RST_FUNC_ADDR & 0x3FF)),
181 WR16((B_HI_IF_RAM_TRP_BPT0__AX + ((2 * 2) + 1)), 181 WR16((B_HI_IF_RAM_TRP_BPT0__AX + ((2 * 2) + 1)),
182 (u16_t) (HI_RST_FUNC_ADDR & 0x3FF)), 182 (u16) (HI_RST_FUNC_ADDR & 0x3FF)),
183 WR16((B_HI_IF_RAM_TRP_BPT0__AX + ((2 * 3) + 1)), 183 WR16((B_HI_IF_RAM_TRP_BPT0__AX + ((2 * 3) + 1)),
184 (u16_t) (HI_RST_FUNC_ADDR & 0x3FF)), 184 (u16) (HI_RST_FUNC_ADDR & 0x3FF)),
185 185
186 /* Force quick and dirty reset */ 186 /* Force quick and dirty reset */
187 WR16(B_HI_CT_REG_COMM_STATE__A, 0), 187 WR16(B_HI_CT_REG_COMM_STATE__A, 0),
188 END_OF_TABLE 188 END_OF_TABLE
189}; 189};
190 190
191u8_t DRXD_ResetCEFR[] = { 191u8 DRXD_ResetCEFR[] = {
192 WRBLOCK(CE_REG_FR_TREAL00__A, 57), 192 WRBLOCK(CE_REG_FR_TREAL00__A, 57),
193 0x52, 0x00, /* CE_REG_FR_TREAL00__A */ 193 0x52, 0x00, /* CE_REG_FR_TREAL00__A */
194 0x00, 0x00, /* CE_REG_FR_TIMAG00__A */ 194 0x00, 0x00, /* CE_REG_FR_TIMAG00__A */
@@ -255,7 +255,7 @@ u8_t DRXD_ResetCEFR[] = {
255 END_OF_TABLE 255 END_OF_TABLE
256}; 256};
257 257
258u8_t DRXD_InitFEA2_1[] = { 258u8 DRXD_InitFEA2_1[] = {
259 WRBLOCK(FE_AD_REG_PD__A, 3), 259 WRBLOCK(FE_AD_REG_PD__A, 3),
260 0x00, 0x00, /* FE_AD_REG_PD__A */ 260 0x00, 0x00, /* FE_AD_REG_PD__A */
261 0x01, 0x00, /* FE_AD_REG_INVEXT__A */ 261 0x01, 0x00, /* FE_AD_REG_INVEXT__A */
@@ -341,7 +341,7 @@ u8_t DRXD_InitFEA2_1[] = {
341/* WR16(FE_AG_REG_AG_AGC_SIO__A, (extAttr -> FeAgRegAgAgcSio), 0x0000 );*/ 341/* WR16(FE_AG_REG_AG_AGC_SIO__A, (extAttr -> FeAgRegAgAgcSio), 0x0000 );*/
342/* WR16(FE_AG_REG_AG_PWD__A ,(extAttr -> FeAgRegAgPwd), 0x0000 );*/ 342/* WR16(FE_AG_REG_AG_PWD__A ,(extAttr -> FeAgRegAgPwd), 0x0000 );*/
343 343
344u8_t DRXD_InitFEA2_2[] = { 344u8 DRXD_InitFEA2_2[] = {
345 WR16(FE_AG_REG_CDR_RUR_CNT__A, 0x0010), 345 WR16(FE_AG_REG_CDR_RUR_CNT__A, 0x0010),
346 WR16(FE_AG_REG_FGM_WRI__A, 48), 346 WR16(FE_AG_REG_FGM_WRI__A, 48),
347 /* Activate measurement, activate scale */ 347 /* Activate measurement, activate scale */
@@ -359,7 +359,7 @@ u8_t DRXD_InitFEA2_2[] = {
359 END_OF_TABLE 359 END_OF_TABLE
360}; 360};
361 361
362u8_t DRXD_InitFEB1_1[] = { 362u8 DRXD_InitFEB1_1[] = {
363 WR16(B_FE_AD_REG_PD__A, 0x0000), 363 WR16(B_FE_AD_REG_PD__A, 0x0000),
364 WR16(B_FE_AD_REG_CLKNEG__A, 0x0000), 364 WR16(B_FE_AD_REG_CLKNEG__A, 0x0000),
365 WR16(B_FE_AG_REG_BGC_FGC_WRI__A, 0x0000), 365 WR16(B_FE_AG_REG_BGC_FGC_WRI__A, 0x0000),
@@ -382,7 +382,7 @@ u8_t DRXD_InitFEB1_1[] = {
382 /* WR16(B_FE_AG_REG_AG_AGC_SIO__A,(extAttr -> FeAgRegAgAgcSio), 0x0000 );*//*added HS 23-05-2005 */ 382 /* WR16(B_FE_AG_REG_AG_AGC_SIO__A,(extAttr -> FeAgRegAgAgcSio), 0x0000 );*//*added HS 23-05-2005 */
383/* WR16(B_FE_AG_REG_AG_PWD__A ,(extAttr -> FeAgRegAgPwd), 0x0000 );*/ 383/* WR16(B_FE_AG_REG_AG_PWD__A ,(extAttr -> FeAgRegAgPwd), 0x0000 );*/
384 384
385u8_t DRXD_InitFEB1_2[] = { 385u8 DRXD_InitFEB1_2[] = {
386 WR16(B_FE_COMM_EXEC__A, 0x0001), 386 WR16(B_FE_COMM_EXEC__A, 0x0001),
387 387
388 /* RF-AGC setup */ 388 /* RF-AGC setup */
@@ -404,7 +404,7 @@ u8_t DRXD_InitFEB1_2[] = {
404 END_OF_TABLE 404 END_OF_TABLE
405}; 405};
406 406
407u8_t DRXD_InitCPA2[] = { 407u8 DRXD_InitCPA2[] = {
408 WRBLOCK(CP_REG_BR_SPL_OFFSET__A, 2), 408 WRBLOCK(CP_REG_BR_SPL_OFFSET__A, 2),
409 0x07, 0x00, /* CP_REG_BR_SPL_OFFSET__A */ 409 0x07, 0x00, /* CP_REG_BR_SPL_OFFSET__A */
410 0x0A, 0x00, /* CP_REG_BR_STR_DEL__A */ 410 0x0A, 0x00, /* CP_REG_BR_STR_DEL__A */
@@ -434,13 +434,13 @@ u8_t DRXD_InitCPA2[] = {
434 END_OF_TABLE 434 END_OF_TABLE
435}; 435};
436 436
437u8_t DRXD_InitCPB1[] = { 437u8 DRXD_InitCPB1[] = {
438 WR16(B_CP_REG_BR_SPL_OFFSET__A, 0x0008), 438 WR16(B_CP_REG_BR_SPL_OFFSET__A, 0x0008),
439 WR16(B_CP_COMM_EXEC__A, 0x0001), 439 WR16(B_CP_COMM_EXEC__A, 0x0001),
440 END_OF_TABLE 440 END_OF_TABLE
441}; 441};
442 442
443u8_t DRXD_InitCEA2[] = { 443u8 DRXD_InitCEA2[] = {
444 WRBLOCK(CE_REG_AVG_POW__A, 4), 444 WRBLOCK(CE_REG_AVG_POW__A, 4),
445 0x62, 0x00, /* CE_REG_AVG_POW__A */ 445 0x62, 0x00, /* CE_REG_AVG_POW__A */
446 0x78, 0x00, /* CE_REG_MAX_POW__A */ 446 0x78, 0x00, /* CE_REG_MAX_POW__A */
@@ -483,14 +483,14 @@ u8_t DRXD_InitCEA2[] = {
483 END_OF_TABLE 483 END_OF_TABLE
484}; 484};
485 485
486u8_t DRXD_InitCEB1[] = { 486u8 DRXD_InitCEB1[] = {
487 WR16(B_CE_REG_TI_PHN_ENABLE__A, 0x0001), 487 WR16(B_CE_REG_TI_PHN_ENABLE__A, 0x0001),
488 WR16(B_CE_REG_FR_PM_SET__A, 0x000D), 488 WR16(B_CE_REG_FR_PM_SET__A, 0x000D),
489 489
490 END_OF_TABLE 490 END_OF_TABLE
491}; 491};
492 492
493u8_t DRXD_InitEQA2[] = { 493u8 DRXD_InitEQA2[] = {
494 WRBLOCK(EQ_REG_OT_QNT_THRES0__A, 4), 494 WRBLOCK(EQ_REG_OT_QNT_THRES0__A, 4),
495 0x1E, 0x00, /* EQ_REG_OT_QNT_THRES0__A */ 495 0x1E, 0x00, /* EQ_REG_OT_QNT_THRES0__A */
496 0x1F, 0x00, /* EQ_REG_OT_QNT_THRES1__A */ 496 0x1F, 0x00, /* EQ_REG_OT_QNT_THRES1__A */
@@ -499,18 +499,18 @@ u8_t DRXD_InitEQA2[] = {
499 499
500 WR16(EQ_REG_TD_REQ_SMB_CNT__A, 0x0200), 500 WR16(EQ_REG_TD_REQ_SMB_CNT__A, 0x0200),
501 WR16(EQ_REG_IS_CLIP_EXP__A, 0x001F), 501 WR16(EQ_REG_IS_CLIP_EXP__A, 0x001F),
502 WR16(EQ_REG_SN_OFFSET__A, (u16_t) (-7)), 502 WR16(EQ_REG_SN_OFFSET__A, (u16) (-7)),
503 WR16(EQ_REG_RC_SEL_CAR__A, 0x0002), 503 WR16(EQ_REG_RC_SEL_CAR__A, 0x0002),
504 WR16(EQ_REG_COMM_EXEC__A, 0x0001), 504 WR16(EQ_REG_COMM_EXEC__A, 0x0001),
505 END_OF_TABLE 505 END_OF_TABLE
506}; 506};
507 507
508u8_t DRXD_InitEQB1[] = { 508u8 DRXD_InitEQB1[] = {
509 WR16(B_EQ_REG_COMM_EXEC__A, 0x0001), 509 WR16(B_EQ_REG_COMM_EXEC__A, 0x0001),
510 END_OF_TABLE 510 END_OF_TABLE
511}; 511};
512 512
513u8_t DRXD_ResetECRAM[] = { 513u8 DRXD_ResetECRAM[] = {
514 /* Reset packet sync bytes in EC_VD ram */ 514 /* Reset packet sync bytes in EC_VD ram */
515 WR16(EC_OD_DEINT_RAM__A + 0x3b7 + (0 * 17), 0x0000), 515 WR16(EC_OD_DEINT_RAM__A + 0x3b7 + (0 * 17), 0x0000),
516 WR16(EC_OD_DEINT_RAM__A + 0x3b7 + (1 * 17), 0x0000), 516 WR16(EC_OD_DEINT_RAM__A + 0x3b7 + (1 * 17), 0x0000),
@@ -530,7 +530,7 @@ u8_t DRXD_ResetECRAM[] = {
530 END_OF_TABLE 530 END_OF_TABLE
531}; 531};
532 532
533u8_t DRXD_InitECA2[] = { 533u8 DRXD_InitECA2[] = {
534 WRBLOCK(EC_SB_REG_CSI_HI__A, 6), 534 WRBLOCK(EC_SB_REG_CSI_HI__A, 6),
535 0x1F, 0x00, /* EC_SB_REG_CSI_HI__A */ 535 0x1F, 0x00, /* EC_SB_REG_CSI_HI__A */
536 0x1E, 0x00, /* EC_SB_REG_CSI_LO__A */ 536 0x1E, 0x00, /* EC_SB_REG_CSI_LO__A */
@@ -616,7 +616,7 @@ u8_t DRXD_InitECA2[] = {
616 END_OF_TABLE 616 END_OF_TABLE
617}; 617};
618 618
619u8_t DRXD_InitECB1[] = { 619u8 DRXD_InitECB1[] = {
620 WR16(B_EC_SB_REG_CSI_OFS0__A, 0x0001), 620 WR16(B_EC_SB_REG_CSI_OFS0__A, 0x0001),
621 WR16(B_EC_SB_REG_CSI_OFS1__A, 0x0001), 621 WR16(B_EC_SB_REG_CSI_OFS1__A, 0x0001),
622 WR16(B_EC_SB_REG_CSI_OFS2__A, 0x0001), 622 WR16(B_EC_SB_REG_CSI_OFS2__A, 0x0001),
@@ -671,7 +671,7 @@ u8_t DRXD_InitECB1[] = {
671 END_OF_TABLE 671 END_OF_TABLE
672}; 672};
673 673
674u8_t DRXD_ResetECA2[] = { 674u8 DRXD_ResetECA2[] = {
675 675
676 WR16(EC_OC_REG_COMM_EXEC__A, 0x0000), 676 WR16(EC_OC_REG_COMM_EXEC__A, 0x0000),
677 WR16(EC_OD_REG_COMM_EXEC__A, 0x0000), 677 WR16(EC_OD_REG_COMM_EXEC__A, 0x0000),
@@ -742,7 +742,7 @@ u8_t DRXD_ResetECA2[] = {
742 END_OF_TABLE 742 END_OF_TABLE
743}; 743};
744 744
745u8_t DRXD_InitSC[] = { 745u8 DRXD_InitSC[] = {
746 WR16(SC_COMM_EXEC__A, 0), 746 WR16(SC_COMM_EXEC__A, 0),
747 WR16(SC_COMM_STATE__A, 0), 747 WR16(SC_COMM_STATE__A, 0),
748 748
@@ -756,7 +756,7 @@ u8_t DRXD_InitSC[] = {
756 756
757/* Diversity settings */ 757/* Diversity settings */
758 758
759u8_t DRXD_InitDiversityFront[] = { 759u8 DRXD_InitDiversityFront[] = {
760 /* Start demod ********* RF in , diversity out **************************** */ 760 /* Start demod ********* RF in , diversity out **************************** */
761 WR16(B_SC_RA_RAM_CONFIG__A, B_SC_RA_RAM_CONFIG_FR_ENABLE__M | 761 WR16(B_SC_RA_RAM_CONFIG__A, B_SC_RA_RAM_CONFIG_FR_ENABLE__M |
762 B_SC_RA_RAM_CONFIG_FREQSCAN__M), 762 B_SC_RA_RAM_CONFIG_FREQSCAN__M),
@@ -793,7 +793,7 @@ u8_t DRXD_InitDiversityFront[] = {
793 END_OF_TABLE 793 END_OF_TABLE
794}; 794};
795 795
796u8_t DRXD_InitDiversityEnd[] = { 796u8 DRXD_InitDiversityEnd[] = {
797 /* End demod *********** combining RF in and diversity in, MPEG TS out **** */ 797 /* End demod *********** combining RF in and diversity in, MPEG TS out **** */
798 /* disable near/far; switch on timing slave mode */ 798 /* disable near/far; switch on timing slave mode */
799 WR16(B_SC_RA_RAM_CONFIG__A, B_SC_RA_RAM_CONFIG_FR_ENABLE__M | 799 WR16(B_SC_RA_RAM_CONFIG__A, B_SC_RA_RAM_CONFIG_FR_ENABLE__M |
@@ -835,7 +835,7 @@ u8_t DRXD_InitDiversityEnd[] = {
835 END_OF_TABLE 835 END_OF_TABLE
836}; 836};
837 837
838u8_t DRXD_DisableDiversity[] = { 838u8 DRXD_DisableDiversity[] = {
839 WR16(B_SC_RA_RAM_LC_ABS_2K__A, B_SC_RA_RAM_LC_ABS_2K__PRE), 839 WR16(B_SC_RA_RAM_LC_ABS_2K__A, B_SC_RA_RAM_LC_ABS_2K__PRE),
840 WR16(B_SC_RA_RAM_LC_ABS_8K__A, B_SC_RA_RAM_LC_ABS_8K__PRE), 840 WR16(B_SC_RA_RAM_LC_ABS_8K__A, B_SC_RA_RAM_LC_ABS_8K__PRE),
841 WR16(B_SC_RA_RAM_IR_COARSE_8K_LENGTH__A, 841 WR16(B_SC_RA_RAM_IR_COARSE_8K_LENGTH__A,
@@ -876,7 +876,7 @@ u8_t DRXD_DisableDiversity[] = {
876 END_OF_TABLE 876 END_OF_TABLE
877}; 877};
878 878
879u8_t DRXD_StartDiversityFront[] = { 879u8 DRXD_StartDiversityFront[] = {
880 /* Start demod, RF in and diversity out, no combining */ 880 /* Start demod, RF in and diversity out, no combining */
881 WR16(B_FE_CF_REG_IMP_VAL__A, 0x0), 881 WR16(B_FE_CF_REG_IMP_VAL__A, 0x0),
882 WR16(B_FE_AD_REG_FDB_IN__A, 0x0), 882 WR16(B_FE_AD_REG_FDB_IN__A, 0x0),
@@ -890,7 +890,7 @@ u8_t DRXD_StartDiversityFront[] = {
890 END_OF_TABLE 890 END_OF_TABLE
891}; 891};
892 892
893u8_t DRXD_StartDiversityEnd[] = { 893u8 DRXD_StartDiversityEnd[] = {
894 /* End demod, combining RF in and diversity in, MPEG TS out */ 894 /* End demod, combining RF in and diversity in, MPEG TS out */
895 WR16(B_FE_CF_REG_IMP_VAL__A, 0x0), /* disable impulse noise cruncher */ 895 WR16(B_FE_CF_REG_IMP_VAL__A, 0x0), /* disable impulse noise cruncher */
896 WR16(B_FE_AD_REG_INVEXT__A, 0x0), /* clock inversion (for sohard board) */ 896 WR16(B_FE_AD_REG_INVEXT__A, 0x0), /* clock inversion (for sohard board) */
@@ -903,7 +903,7 @@ u8_t DRXD_StartDiversityEnd[] = {
903 END_OF_TABLE 903 END_OF_TABLE
904}; 904};
905 905
906u8_t DRXD_DiversityDelay8MHZ[] = { 906u8 DRXD_DiversityDelay8MHZ[] = {
907 WR16(B_SC_RA_RAM_DIVERSITY_DELAY_2K_32__A, 1150 - 50), 907 WR16(B_SC_RA_RAM_DIVERSITY_DELAY_2K_32__A, 1150 - 50),
908 WR16(B_SC_RA_RAM_DIVERSITY_DELAY_2K_16__A, 1100 - 50), 908 WR16(B_SC_RA_RAM_DIVERSITY_DELAY_2K_16__A, 1100 - 50),
909 WR16(B_SC_RA_RAM_DIVERSITY_DELAY_2K_8__A, 1000 - 50), 909 WR16(B_SC_RA_RAM_DIVERSITY_DELAY_2K_8__A, 1000 - 50),
@@ -915,7 +915,7 @@ u8_t DRXD_DiversityDelay8MHZ[] = {
915 END_OF_TABLE 915 END_OF_TABLE
916}; 916};
917 917
918u8_t DRXD_DiversityDelay6MHZ[] = /* also used ok for 7 MHz */ 918u8 DRXD_DiversityDelay6MHZ[] = /* also used ok for 7 MHz */
919{ 919{
920 WR16(B_SC_RA_RAM_DIVERSITY_DELAY_2K_32__A, 1100 - 50), 920 WR16(B_SC_RA_RAM_DIVERSITY_DELAY_2K_32__A, 1100 - 50),
921 WR16(B_SC_RA_RAM_DIVERSITY_DELAY_2K_16__A, 1000 - 50), 921 WR16(B_SC_RA_RAM_DIVERSITY_DELAY_2K_16__A, 1000 - 50),
diff --git a/drivers/media/dvb/frontends/drxd_firm.h b/drivers/media/dvb/frontends/drxd_firm.h
index 367930a1142..41597e89941 100644
--- a/drivers/media/dvb/frontends/drxd_firm.h
+++ b/drivers/media/dvb/frontends/drxd_firm.h
@@ -24,12 +24,9 @@
24#ifndef _DRXD_FIRM_H_ 24#ifndef _DRXD_FIRM_H_
25#define _DRXD_FIRM_H_ 25#define _DRXD_FIRM_H_
26 26
27#include <linux/types.h>
27#include "drxd_map_firm.h" 28#include "drxd_map_firm.h"
28 29
29typedef unsigned char u8_t;
30typedef unsigned short u16_t;
31typedef unsigned long u32_t;
32
33#define VERSION_MAJOR 1 30#define VERSION_MAJOR 1
34#define VERSION_MINOR 4 31#define VERSION_MINOR 4
35#define VERSION_PATCH 23 32#define VERSION_PATCH 23
@@ -77,42 +74,42 @@ typedef unsigned long u32_t;
77#define DIFF_TARGET (4) 74#define DIFF_TARGET (4)
78#define DIFF_MARGIN (1) 75#define DIFF_MARGIN (1)
79 76
80extern u8_t DRXD_InitAtomicRead[]; 77extern u8 DRXD_InitAtomicRead[];
81extern u8_t DRXD_HiI2cPatch_1[]; 78extern u8 DRXD_HiI2cPatch_1[];
82extern u8_t DRXD_HiI2cPatch_3[]; 79extern u8 DRXD_HiI2cPatch_3[];
83 80
84extern u8_t DRXD_InitSC[]; 81extern u8 DRXD_InitSC[];
85 82
86extern u8_t DRXD_ResetCEFR[]; 83extern u8 DRXD_ResetCEFR[];
87extern u8_t DRXD_InitFEA2_1[]; 84extern u8 DRXD_InitFEA2_1[];
88extern u8_t DRXD_InitFEA2_2[]; 85extern u8 DRXD_InitFEA2_2[];
89extern u8_t DRXD_InitCPA2[]; 86extern u8 DRXD_InitCPA2[];
90extern u8_t DRXD_InitCEA2[]; 87extern u8 DRXD_InitCEA2[];
91extern u8_t DRXD_InitEQA2[]; 88extern u8 DRXD_InitEQA2[];
92extern u8_t DRXD_InitECA2[]; 89extern u8 DRXD_InitECA2[];
93extern u8_t DRXD_ResetECA2[]; 90extern u8 DRXD_ResetECA2[];
94extern u8_t DRXD_ResetECRAM[]; 91extern u8 DRXD_ResetECRAM[];
95 92
96extern u8_t DRXD_A2_microcode[]; 93extern u8 DRXD_A2_microcode[];
97extern u32_t DRXD_A2_microcode_length; 94extern u32 DRXD_A2_microcode_length;
98 95
99extern u8_t DRXD_InitFEB1_1[]; 96extern u8 DRXD_InitFEB1_1[];
100extern u8_t DRXD_InitFEB1_2[]; 97extern u8 DRXD_InitFEB1_2[];
101extern u8_t DRXD_InitCPB1[]; 98extern u8 DRXD_InitCPB1[];
102extern u8_t DRXD_InitCEB1[]; 99extern u8 DRXD_InitCEB1[];
103extern u8_t DRXD_InitEQB1[]; 100extern u8 DRXD_InitEQB1[];
104extern u8_t DRXD_InitECB1[]; 101extern u8 DRXD_InitECB1[];
105 102
106extern u8_t DRXD_InitDiversityFront[]; 103extern u8 DRXD_InitDiversityFront[];
107extern u8_t DRXD_InitDiversityEnd[]; 104extern u8 DRXD_InitDiversityEnd[];
108extern u8_t DRXD_DisableDiversity[]; 105extern u8 DRXD_DisableDiversity[];
109extern u8_t DRXD_StartDiversityFront[]; 106extern u8 DRXD_StartDiversityFront[];
110extern u8_t DRXD_StartDiversityEnd[]; 107extern u8 DRXD_StartDiversityEnd[];
111 108
112extern u8_t DRXD_DiversityDelay8MHZ[]; 109extern u8 DRXD_DiversityDelay8MHZ[];
113extern u8_t DRXD_DiversityDelay6MHZ[]; 110extern u8 DRXD_DiversityDelay6MHZ[];
114 111
115extern u8_t DRXD_B1_microcode[]; 112extern u8 DRXD_B1_microcode[];
116extern u32_t DRXD_B1_microcode_length; 113extern u32 DRXD_B1_microcode_length;
117 114
118#endif 115#endif