diff options
author | Ganesan Ramalingam <ganesanr@netlogicmicro.com> | 2012-07-24 11:28:54 -0400 |
---|---|---|
committer | Ralf Baechle <ralf@linux-mips.org> | 2012-07-24 11:28:54 -0400 |
commit | 1004165f346ac17ea8615bac26398d70c9d6689b (patch) | |
tree | aa9976ec8228ab14bfa25c0a16e3ab4c415bf02b | |
parent | 9bac624b0fe0e51a7d5d2519634ed06ceeceb775 (diff) |
MIPS: Netlogic: USB support for XLP
The XLP USB controller appears as a device on the internal SoC PCIe
bus, the block has 2 EHCI blocks and 4 OHCI blocks. Change are to:
* Add files netlogic/xlp/usb-init.c and asm/netlogic/xlp-hal/usb.h
to initialize the USB controller and define PCI fixups. The PCI
fixups are to setup interrupts and DMA mask.
* Update include/asm/xlp-hal/{iomap.h,pic.h,xlp.h} to add interrupt
mapping for EHCI/OHCI interrupts.
Signed-off-by: Ganesan Ramalingam <ganesanr@netlogicmicro.com>
Signed-off-by: Jayachandran C <jayachandranc@netlogicmicro.com>
Cc: linux-mips@linux-mips.org
Patchwork: https://patchwork.linux-mips.org/patch/3756/
Signed-off-by: Ralf Baechle <ralf@linux-mips.org>
-rw-r--r-- | arch/mips/include/asm/netlogic/xlp-hal/iomap.h | 2 | ||||
-rw-r--r-- | arch/mips/include/asm/netlogic/xlp-hal/pic.h | 4 | ||||
-rw-r--r-- | arch/mips/include/asm/netlogic/xlp-hal/usb.h | 64 | ||||
-rw-r--r-- | arch/mips/include/asm/netlogic/xlp-hal/xlp.h | 6 | ||||
-rw-r--r-- | arch/mips/netlogic/xlp/Makefile | 1 | ||||
-rw-r--r-- | arch/mips/netlogic/xlp/nlm_hal.c | 24 | ||||
-rw-r--r-- | arch/mips/netlogic/xlp/platform.c | 2 | ||||
-rw-r--r-- | arch/mips/netlogic/xlp/usb-init.c | 124 |
8 files changed, 225 insertions, 2 deletions
diff --git a/arch/mips/include/asm/netlogic/xlp-hal/iomap.h b/arch/mips/include/asm/netlogic/xlp-hal/iomap.h index ece86f1fceb..2c63f975464 100644 --- a/arch/mips/include/asm/netlogic/xlp-hal/iomap.h +++ b/arch/mips/include/asm/netlogic/xlp-hal/iomap.h | |||
@@ -132,7 +132,7 @@ | |||
132 | #define PCI_DEVICE_ID_NLM_PIC 0x1003 | 132 | #define PCI_DEVICE_ID_NLM_PIC 0x1003 |
133 | #define PCI_DEVICE_ID_NLM_PCIE 0x1004 | 133 | #define PCI_DEVICE_ID_NLM_PCIE 0x1004 |
134 | #define PCI_DEVICE_ID_NLM_EHCI 0x1007 | 134 | #define PCI_DEVICE_ID_NLM_EHCI 0x1007 |
135 | #define PCI_DEVICE_ID_NLM_ILK 0x1008 | 135 | #define PCI_DEVICE_ID_NLM_OHCI 0x1008 |
136 | #define PCI_DEVICE_ID_NLM_NAE 0x1009 | 136 | #define PCI_DEVICE_ID_NLM_NAE 0x1009 |
137 | #define PCI_DEVICE_ID_NLM_POE 0x100A | 137 | #define PCI_DEVICE_ID_NLM_POE 0x100A |
138 | #define PCI_DEVICE_ID_NLM_FMN 0x100B | 138 | #define PCI_DEVICE_ID_NLM_FMN 0x100B |
diff --git a/arch/mips/include/asm/netlogic/xlp-hal/pic.h b/arch/mips/include/asm/netlogic/xlp-hal/pic.h index b6628f7ccf7..ad8b80233a6 100644 --- a/arch/mips/include/asm/netlogic/xlp-hal/pic.h +++ b/arch/mips/include/asm/netlogic/xlp-hal/pic.h | |||
@@ -201,7 +201,11 @@ | |||
201 | #define PIC_NUM_USB_IRTS 6 | 201 | #define PIC_NUM_USB_IRTS 6 |
202 | #define PIC_IRT_USB_0_INDEX 115 | 202 | #define PIC_IRT_USB_0_INDEX 115 |
203 | #define PIC_IRT_EHCI_0_INDEX 115 | 203 | #define PIC_IRT_EHCI_0_INDEX 115 |
204 | #define PIC_IRT_OHCI_0_INDEX 116 | ||
205 | #define PIC_IRT_OHCI_1_INDEX 117 | ||
204 | #define PIC_IRT_EHCI_1_INDEX 118 | 206 | #define PIC_IRT_EHCI_1_INDEX 118 |
207 | #define PIC_IRT_OHCI_2_INDEX 119 | ||
208 | #define PIC_IRT_OHCI_3_INDEX 120 | ||
205 | #define PIC_IRT_USB_INDEX(num) ((num) + PIC_IRT_USB_0_INDEX) | 209 | #define PIC_IRT_USB_INDEX(num) ((num) + PIC_IRT_USB_0_INDEX) |
206 | /* 115 to 120 */ | 210 | /* 115 to 120 */ |
207 | #define PIC_IRT_GDX_INDEX 121 | 211 | #define PIC_IRT_GDX_INDEX 121 |
diff --git a/arch/mips/include/asm/netlogic/xlp-hal/usb.h b/arch/mips/include/asm/netlogic/xlp-hal/usb.h new file mode 100644 index 00000000000..a9cd350dfb6 --- /dev/null +++ b/arch/mips/include/asm/netlogic/xlp-hal/usb.h | |||
@@ -0,0 +1,64 @@ | |||
1 | /* | ||
2 | * Copyright (c) 2003-2012 Broadcom Corporation | ||
3 | * All Rights Reserved | ||
4 | * | ||
5 | * This software is available to you under a choice of one of two | ||
6 | * licenses. You may choose to be licensed under the terms of the GNU | ||
7 | * General Public License (GPL) Version 2, available from the file | ||
8 | * COPYING in the main directory of this source tree, or the Broadcom | ||
9 | * license below: | ||
10 | * | ||
11 | * Redistribution and use in source and binary forms, with or without | ||
12 | * modification, are permitted provided that the following conditions | ||
13 | * are met: | ||
14 | * | ||
15 | * 1. Redistributions of source code must retain the above copyright | ||
16 | * notice, this list of conditions and the following disclaimer. | ||
17 | * 2. Redistributions in binary form must reproduce the above copyright | ||
18 | * notice, this list of conditions and the following disclaimer in | ||
19 | * the documentation and/or other materials provided with the | ||
20 | * distribution. | ||
21 | * | ||
22 | * THIS SOFTWARE IS PROVIDED BY BROADCOM ``AS IS'' AND ANY EXPRESS OR | ||
23 | * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED | ||
24 | * WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE | ||
25 | * ARE DISCLAIMED. IN NO EVENT SHALL BROADCOM OR CONTRIBUTORS BE LIABLE | ||
26 | * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR | ||
27 | * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF | ||
28 | * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR | ||
29 | * BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, | ||
30 | * WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE | ||
31 | * OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN | ||
32 | * IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE. | ||
33 | */ | ||
34 | |||
35 | #ifndef __NLM_HAL_USB_H__ | ||
36 | #define __NLM_HAL_USB_H__ | ||
37 | |||
38 | #define USB_CTL_0 0x01 | ||
39 | #define USB_PHY_0 0x0A | ||
40 | #define USB_PHY_RESET 0x01 | ||
41 | #define USB_PHY_PORT_RESET_0 0x10 | ||
42 | #define USB_PHY_PORT_RESET_1 0x20 | ||
43 | #define USB_CONTROLLER_RESET 0x01 | ||
44 | #define USB_INT_STATUS 0x0E | ||
45 | #define USB_INT_EN 0x0F | ||
46 | #define USB_PHY_INTERRUPT_EN 0x01 | ||
47 | #define USB_OHCI_INTERRUPT_EN 0x02 | ||
48 | #define USB_OHCI_INTERRUPT1_EN 0x04 | ||
49 | #define USB_OHCI_INTERRUPT2_EN 0x08 | ||
50 | #define USB_CTRL_INTERRUPT_EN 0x10 | ||
51 | |||
52 | #ifndef __ASSEMBLY__ | ||
53 | |||
54 | #define nlm_read_usb_reg(b, r) nlm_read_reg(b, r) | ||
55 | #define nlm_write_usb_reg(b, r, v) nlm_write_reg(b, r, v) | ||
56 | #define nlm_get_usb_pcibase(node, inst) \ | ||
57 | nlm_pcicfg_base(XLP_IO_USB_OFFSET(node, inst)) | ||
58 | #define nlm_get_usb_hcd_base(node, inst) \ | ||
59 | nlm_xkphys_map_pcibar0(nlm_get_usb_pcibase(node, inst)) | ||
60 | #define nlm_get_usb_regbase(node, inst) \ | ||
61 | (nlm_get_usb_pcibase(node, inst) + XLP_IO_PCI_HDRSZ) | ||
62 | |||
63 | #endif | ||
64 | #endif /* __NLM_HAL_USB_H__ */ | ||
diff --git a/arch/mips/include/asm/netlogic/xlp-hal/xlp.h b/arch/mips/include/asm/netlogic/xlp-hal/xlp.h index dc6e98eb441..3921a313ec4 100644 --- a/arch/mips/include/asm/netlogic/xlp-hal/xlp.h +++ b/arch/mips/include/asm/netlogic/xlp-hal/xlp.h | |||
@@ -41,6 +41,12 @@ | |||
41 | #define PIC_PCIE_LINK_1_IRQ 20 | 41 | #define PIC_PCIE_LINK_1_IRQ 20 |
42 | #define PIC_PCIE_LINK_2_IRQ 21 | 42 | #define PIC_PCIE_LINK_2_IRQ 21 |
43 | #define PIC_PCIE_LINK_3_IRQ 22 | 43 | #define PIC_PCIE_LINK_3_IRQ 22 |
44 | #define PIC_EHCI_0_IRQ 23 | ||
45 | #define PIC_EHCI_1_IRQ 24 | ||
46 | #define PIC_OHCI_0_IRQ 25 | ||
47 | #define PIC_OHCI_1_IRQ 26 | ||
48 | #define PIC_OHCI_2_IRQ 27 | ||
49 | #define PIC_OHCI_3_IRQ 28 | ||
44 | 50 | ||
45 | #ifndef __ASSEMBLY__ | 51 | #ifndef __ASSEMBLY__ |
46 | 52 | ||
diff --git a/arch/mips/netlogic/xlp/Makefile b/arch/mips/netlogic/xlp/Makefile index b93ed83474e..5bd24b6a8f0 100644 --- a/arch/mips/netlogic/xlp/Makefile +++ b/arch/mips/netlogic/xlp/Makefile | |||
@@ -1,2 +1,3 @@ | |||
1 | obj-y += setup.o platform.o nlm_hal.o | 1 | obj-y += setup.o platform.o nlm_hal.o |
2 | obj-$(CONFIG_SMP) += wakeup.o | 2 | obj-$(CONFIG_SMP) += wakeup.o |
3 | obj-$(CONFIG_USB) += usb-init.o | ||
diff --git a/arch/mips/netlogic/xlp/nlm_hal.c b/arch/mips/netlogic/xlp/nlm_hal.c index 3a4a1721972..fad2cae293c 100644 --- a/arch/mips/netlogic/xlp/nlm_hal.c +++ b/arch/mips/netlogic/xlp/nlm_hal.c | |||
@@ -77,6 +77,18 @@ int nlm_irq_to_irt(int irq) | |||
77 | return PIC_IRT_PCIE_LINK_2_INDEX; | 77 | return PIC_IRT_PCIE_LINK_2_INDEX; |
78 | case PIC_PCIE_LINK_3_IRQ: | 78 | case PIC_PCIE_LINK_3_IRQ: |
79 | return PIC_IRT_PCIE_LINK_3_INDEX; | 79 | return PIC_IRT_PCIE_LINK_3_INDEX; |
80 | case PIC_EHCI_0_IRQ: | ||
81 | return PIC_IRT_EHCI_0_INDEX; | ||
82 | case PIC_EHCI_1_IRQ: | ||
83 | return PIC_IRT_EHCI_1_INDEX; | ||
84 | case PIC_OHCI_0_IRQ: | ||
85 | return PIC_IRT_OHCI_0_INDEX; | ||
86 | case PIC_OHCI_1_IRQ: | ||
87 | return PIC_IRT_OHCI_1_INDEX; | ||
88 | case PIC_OHCI_2_IRQ: | ||
89 | return PIC_IRT_OHCI_2_INDEX; | ||
90 | case PIC_OHCI_3_IRQ: | ||
91 | return PIC_IRT_OHCI_3_INDEX; | ||
80 | default: | 92 | default: |
81 | return -1; | 93 | return -1; |
82 | } | 94 | } |
@@ -97,6 +109,18 @@ int nlm_irt_to_irq(int irt) | |||
97 | return PIC_PCIE_LINK_2_IRQ; | 109 | return PIC_PCIE_LINK_2_IRQ; |
98 | case PIC_IRT_PCIE_LINK_3_INDEX: | 110 | case PIC_IRT_PCIE_LINK_3_INDEX: |
99 | return PIC_PCIE_LINK_3_IRQ; | 111 | return PIC_PCIE_LINK_3_IRQ; |
112 | case PIC_IRT_EHCI_0_INDEX: | ||
113 | return PIC_EHCI_0_IRQ; | ||
114 | case PIC_IRT_EHCI_1_INDEX: | ||
115 | return PIC_EHCI_1_IRQ; | ||
116 | case PIC_IRT_OHCI_0_INDEX: | ||
117 | return PIC_OHCI_0_IRQ; | ||
118 | case PIC_IRT_OHCI_1_INDEX: | ||
119 | return PIC_OHCI_1_IRQ; | ||
120 | case PIC_IRT_OHCI_2_INDEX: | ||
121 | return PIC_OHCI_2_IRQ; | ||
122 | case PIC_IRT_OHCI_3_INDEX: | ||
123 | return PIC_OHCI_3_IRQ; | ||
100 | default: | 124 | default: |
101 | return -1; | 125 | return -1; |
102 | } | 126 | } |
diff --git a/arch/mips/netlogic/xlp/platform.c b/arch/mips/netlogic/xlp/platform.c index 1f5e4cba891..2c510d58544 100644 --- a/arch/mips/netlogic/xlp/platform.c +++ b/arch/mips/netlogic/xlp/platform.c | |||
@@ -53,7 +53,7 @@ | |||
53 | 53 | ||
54 | static unsigned int nlm_xlp_uart_in(struct uart_port *p, int offset) | 54 | static unsigned int nlm_xlp_uart_in(struct uart_port *p, int offset) |
55 | { | 55 | { |
56 | return nlm_read_reg(p->iobase, offset); | 56 | return nlm_read_reg(p->iobase, offset); |
57 | } | 57 | } |
58 | 58 | ||
59 | static void nlm_xlp_uart_out(struct uart_port *p, int offset, int value) | 59 | static void nlm_xlp_uart_out(struct uart_port *p, int offset, int value) |
diff --git a/arch/mips/netlogic/xlp/usb-init.c b/arch/mips/netlogic/xlp/usb-init.c new file mode 100644 index 00000000000..dbe083a9353 --- /dev/null +++ b/arch/mips/netlogic/xlp/usb-init.c | |||
@@ -0,0 +1,124 @@ | |||
1 | /* | ||
2 | * Copyright (c) 2003-2012 Broadcom Corporation | ||
3 | * All Rights Reserved | ||
4 | * | ||
5 | * This software is available to you under a choice of one of two | ||
6 | * licenses. You may choose to be licensed under the terms of the GNU | ||
7 | * General Public License (GPL) Version 2, available from the file | ||
8 | * COPYING in the main directory of this source tree, or the Broadcom | ||
9 | * license below: | ||
10 | * | ||
11 | * Redistribution and use in source and binary forms, with or without | ||
12 | * modification, are permitted provided that the following conditions | ||
13 | * are met: | ||
14 | * | ||
15 | * 1. Redistributions of source code must retain the above copyright | ||
16 | * notice, this list of conditions and the following disclaimer. | ||
17 | * 2. Redistributions in binary form must reproduce the above copyright | ||
18 | * notice, this list of conditions and the following disclaimer in | ||
19 | * the documentation and/or other materials provided with the | ||
20 | * distribution. | ||
21 | * | ||
22 | * THIS SOFTWARE IS PROVIDED BY BROADCOM ``AS IS'' AND ANY EXPRESS OR | ||
23 | * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED | ||
24 | * WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE | ||
25 | * ARE DISCLAIMED. IN NO EVENT SHALL BROADCOM OR CONTRIBUTORS BE LIABLE | ||
26 | * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR | ||
27 | * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF | ||
28 | * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR | ||
29 | * BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, | ||
30 | * WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE | ||
31 | * OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN | ||
32 | * IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE. | ||
33 | */ | ||
34 | |||
35 | #include <linux/dma-mapping.h> | ||
36 | #include <linux/kernel.h> | ||
37 | #include <linux/delay.h> | ||
38 | #include <linux/init.h> | ||
39 | #include <linux/pci.h> | ||
40 | #include <linux/platform_device.h> | ||
41 | |||
42 | #include <asm/netlogic/haldefs.h> | ||
43 | #include <asm/netlogic/xlp-hal/iomap.h> | ||
44 | #include <asm/netlogic/xlp-hal/xlp.h> | ||
45 | #include <asm/netlogic/xlp-hal/usb.h> | ||
46 | |||
47 | static void nlm_usb_intr_en(int node, int port) | ||
48 | { | ||
49 | uint32_t val; | ||
50 | uint64_t port_addr; | ||
51 | |||
52 | port_addr = nlm_get_usb_regbase(node, port); | ||
53 | val = nlm_read_usb_reg(port_addr, USB_INT_EN); | ||
54 | val = USB_CTRL_INTERRUPT_EN | USB_OHCI_INTERRUPT_EN | | ||
55 | USB_OHCI_INTERRUPT1_EN | USB_CTRL_INTERRUPT_EN | | ||
56 | USB_OHCI_INTERRUPT_EN | USB_OHCI_INTERRUPT2_EN; | ||
57 | nlm_write_usb_reg(port_addr, USB_INT_EN, val); | ||
58 | } | ||
59 | |||
60 | static void nlm_usb_hw_reset(int node, int port) | ||
61 | { | ||
62 | uint64_t port_addr; | ||
63 | uint32_t val; | ||
64 | |||
65 | /* reset USB phy */ | ||
66 | port_addr = nlm_get_usb_regbase(node, port); | ||
67 | val = nlm_read_usb_reg(port_addr, USB_PHY_0); | ||
68 | val &= ~(USB_PHY_RESET | USB_PHY_PORT_RESET_0 | USB_PHY_PORT_RESET_1); | ||
69 | nlm_write_usb_reg(port_addr, USB_PHY_0, val); | ||
70 | |||
71 | mdelay(100); | ||
72 | val = nlm_read_usb_reg(port_addr, USB_CTL_0); | ||
73 | val &= ~(USB_CONTROLLER_RESET); | ||
74 | val |= 0x4; | ||
75 | nlm_write_usb_reg(port_addr, USB_CTL_0, val); | ||
76 | } | ||
77 | |||
78 | static int __init nlm_platform_usb_init(void) | ||
79 | { | ||
80 | pr_info("Initializing USB Interface\n"); | ||
81 | nlm_usb_hw_reset(0, 0); | ||
82 | nlm_usb_hw_reset(0, 3); | ||
83 | |||
84 | /* Enable PHY interrupts */ | ||
85 | nlm_usb_intr_en(0, 0); | ||
86 | nlm_usb_intr_en(0, 3); | ||
87 | |||
88 | return 0; | ||
89 | } | ||
90 | |||
91 | arch_initcall(nlm_platform_usb_init); | ||
92 | |||
93 | static u64 xlp_usb_dmamask = ~(u32)0; | ||
94 | |||
95 | /* Fixup the IRQ for USB devices which is exist on XLP SOC PCIE bus */ | ||
96 | static void nlm_usb_fixup_final(struct pci_dev *dev) | ||
97 | { | ||
98 | dev->dev.dma_mask = &xlp_usb_dmamask; | ||
99 | dev->dev.coherent_dma_mask = DMA_BIT_MASK(64); | ||
100 | switch (dev->devfn) { | ||
101 | case 0x10: | ||
102 | dev->irq = PIC_EHCI_0_IRQ; | ||
103 | break; | ||
104 | case 0x11: | ||
105 | dev->irq = PIC_OHCI_0_IRQ; | ||
106 | break; | ||
107 | case 0x12: | ||
108 | dev->irq = PIC_OHCI_1_IRQ; | ||
109 | break; | ||
110 | case 0x13: | ||
111 | dev->irq = PIC_EHCI_1_IRQ; | ||
112 | break; | ||
113 | case 0x14: | ||
114 | dev->irq = PIC_OHCI_2_IRQ; | ||
115 | break; | ||
116 | case 0x15: | ||
117 | dev->irq = PIC_OHCI_3_IRQ; | ||
118 | break; | ||
119 | } | ||
120 | } | ||
121 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_NETLOGIC, PCI_DEVICE_ID_NLM_EHCI, | ||
122 | nlm_usb_fixup_final); | ||
123 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_NETLOGIC, PCI_DEVICE_ID_NLM_OHCI, | ||
124 | nlm_usb_fixup_final); | ||