1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
78
79
80
81
82
83
84
85
86
87
88
89
90
91
92
93
94
95
96
97
98
99
100
101
102
103
104
105
106
107
108
109
110
111
112
113
114
115
116
117
118
119
120
121
122
123
124
125
126
127
128
129
130
131
132
133
134
135
136
137
138
139
140
141
142
143
144
145
146
147
148
149
150
151
152
153
154
155
156
157
158
159
160
161
162
163
164
165
166
167
168
169
170
171
172
173
174
175
176
177
178
179
180
181
182
183
184
185
186
187
188
189
190
191
192
193
194
195
196
197
198
199
200
201
202
203
204
205
206
207
208
209
210
211
212
213
214
215
216
217
218
219
220
221
222
223
224
225
226
227
228
229
230
231
232
233
234
235
236
237
238
239
240
241
242
243
244
245
246
247
248
249
250
251
252
253
254
255
256
257
258
259
260
261
262
263
264
265
266
267
268
269
270
271
272
273
274
275
276
277
278
279
280
281
282
283
284
285
286
287
288
289
290
291
292
293
294
295
296
297
298
299
300
301
302
303
304
305
306
307
308
309
310
311
312
313
314
315
316
317
318
319
320
321
322
323
324
325
326
327
328
329
330
331
332
333
334
335
336
337
338
339
340
341
342
343
344
345
346
347
348
349
350
351
352
353
354
355
356
357
358
359
360
361
362
363
364
365
366
367
368
369
370
371
372
373
374
375
376
377
378
379
380
381
382
383
384
385
386
387
388
389
390
391
392
393
394
395
396
397
398
399
400
401
402
403
404
405
406
407
408
409
410
411
412
413
414
415
416
417
418
419
420
421
422
423
424
425
426
427
428
429
430
431
432
433
434
435
436
437
438
439
440
441
442
443
444
445
446
447
448
449
450
451
452
453
454
455
456
457
458
459
460
461
462
463
464
465
466
467
468
469
470
471
472
473
474
475
476
477
478
479
480
481
482
483
484
485
486
487
488
489
490
491
492
493
494
495
496
497
498
499
500
501
502
503
504
505
506
507
508
509
510
511
512
513
514
515
516
517
518
519
520
521
522
523
524
525
526
527
528
529
530
531
532
533
534
535
536
537
538
539
540
541
542
543
544
545
546
547
548
549
550
551
552
553
554
555
556
557
558
559
560
561
562
563
564
565
566
567
568
569
570
571
572
573
574
575
576
577
578
579
580
581
582
583
584
585
586
587
588
589
590
591
592
593
594
595
596
597
598
599
600
601
602
603
604
605
606
607
608
609
610
611
612
613
614
615
616
617
618
619
620
621
622
623
624
625
626
627
628
629
630
631
632
633
634
635
636
637
638
639
640
641
642
643
644
645
646
647
648
649
650
651
652
653
654
655
656
657
658
659
660
661
662
663
664
665
666
667
668
669
670
671
672
673
674
675
676
677
678
679
680
681
682
683
684
685
686
687
688
689
690
691
692
693
694
695
696
697
698
699
700
701
702
703
704
705
706
707
708
709
710
711
712
713
714
715
716
717
718
719
720
721
722
723
724
725
726
727
728
729
730
731
732
733
734
735
736
737
738
739
740
741
742
743
744
745
746
747
748
749
750
751
752
753
754
755
756
757
758
759
760
761
762
763
764
765
766
767
768
769
770
771
772
773
774
775
776
777
778
779
780
781
782
783
784
785
786
787
788
789
790
791
792
793
794
795
796
797
798
799
800
801
802
803
804
805
806
807
808
809
810
811
812
813
814
815
816
817
818
819
820
821
822
823
824
825
826
827
828
829
830
831
832
833
834
835
836
837
838
839
840
841
842
843
844
845
846
847
848
849
850
851
852
853
854
855
856
857
858
859
860
861
862
863
864
865
866
867
868
869
870
871
872
873
874
875
876
877
878
879
880
881
882
883
884
885
886
887
888
889
890
891
892
893
894
895
896
897
898
899
900
901
902
903
904
905
906
907
908
909
910
911
912
913
914
915
916
917
918
919
920
921
922
923
924
925
926
927
928
929
930
931
932
933
934
935
936
937
938
939
940
941
942
943
944
945
946
947
948
949
950
951
952
953
954
955
956
957
958
959
960
961
962
963
964
965
966
967
968
|
/*
* Copyright (C) 2011-2014 Freescale Semiconductor, Inc. All Rights Reserved.
*
* This program is free software; you can redistribute it and/or modify
* it under the terms of the GNU General Public License as published by
* the Free Software Foundation; either version 2 of the License, or
* (at your option) any later version.
* This program is distributed in the hope that it will be useful,
* but WITHOUT ANY WARRANTY; without even the implied warranty of
* MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
* GNU General Public License for more details.
* You should have received a copy of the GNU General Public License along
* with this program; if not, write to the Free Software Foundation, Inc.,
* 51 Franklin Street, Fifth Floor, Boston, MA 02110-1301 USA.
*/
#include <linux/linkage.h>
#include "hardware.h"
#define MMDC0_MDPDC 0x4
#define MMDC0_MDCF0 0x0c
#define MMDC0_MDCF1 0x10
#define MMDC0_MDMISC 0x18
#define MMDC0_MDSCR 0x1c
#define MMDC0_MAPSR 0x404
#define MMDC0_MADPCR0 0x410
#define MMDC0_MPZQHWCTRL 0x800
#define MMDC1_MPZQHWCTRL 0x4800
#define MMDC0_MPODTCTRL 0x818
#define MMDC1_MPODTCTRL 0x4818
#define MMDC0_MPDGCTRL0 0x83c
#define MMDC1_MPDGCTRL0 0x483c
#define MMDC0_MPMUR0 0x8b8
#define MMDC1_MPMUR0 0x48b8
#define CCM_CBCDR 0x14
#define CCM_CBCMR 0x18
#define CCM_CSCMR1 0x1c
#define CCM_CDHIPR 0x48
#define L2_CACHE_SYNC 0x730
.extern iram_tlb_phys_addr
.globl mx6_ddr3_freq_change_start
.globl mx6_ddr3_freq_change_end
.align 3
.macro switch_to_528MHz
/* check if periph_clk_sel is already set */
ldr r0, [r6, #CCM_CBCDR]
and r0, r0, #(1 << 25)
cmp r0, #(1 << 25)
beq set_ahb_podf_before_switch
/* change periph_clk to be sourced from pll3_clk. */
ldr r0, [r6, #CCM_CBCMR]
bic r0, r0, #(3 << 12)
str r0, [r6, #CCM_CBCMR]
ldr r0, [r6, #CCM_CBCDR]
bic r0, r0, #(0x38 << 20)
str r0, [r6, #CCM_CBCDR]
/*
* set the AHB dividers before the switch,
* don't change AXI clock divider,
* set the MMDC_DIV=1, AXI_DIV = 2, AHB_DIV=4,
*/
ldr r0, [r6, #CCM_CBCDR]
ldr r2, =0x3f1f00
bic r0, r0, r2
orr r0, r0, #0xd00
orr r0, r0, #(1 << 16)
str r0, [r6, #CCM_CBCDR]
wait_div_update528:
ldr r0, [r6, #CCM_CDHIPR]
cmp r0, #0
bne wait_div_update528
/* now switch periph_clk to pll3_main_clk. */
ldr r0, [r6, #CCM_CBCDR]
orr r0, r0, #(1 << 25)
str r0, [r6, #CCM_CBCDR]
periph_clk_switch3:
ldr r0, [r6, #CCM_CDHIPR]
cmp r0, #0
bne periph_clk_switch3
b switch_pre_periph_clk_528
set_ahb_podf_before_switch:
/*
* set the MMDC_DIV=1, AXI_DIV = 2, AHB_DIV=4,
*/
ldr r0, [r6, #CCM_CBCDR]
ldr r2, =0x3f1f00
bic r0, r0, r2
orr r0, r0, #0xd00
orr r0, r0, #(1 << 16)
str r0, [r6, #CCM_CBCDR]
wait_div_update528_1:
ldr r0, [r6, #CCM_CDHIPR]
cmp r0, #0
bne wait_div_update528_1
switch_pre_periph_clk_528:
/* now switch pre_periph_clk to PLL2_528MHz. */
ldr r0, [r6, #CCM_CBCMR]
bic r0, r0, #(0xc << 16)
str r0, [r6, #CCM_CBCMR]
/* now switch periph_clk back. */
ldr r0, [r6, #CCM_CBCDR]
bic r0, r0, #(1 << 25)
str r0, [r6, #CCM_CBCDR]
periph_clk_switch4:
ldr r0, [r6, #CCM_CDHIPR]
cmp r0, #0
bne periph_clk_switch4
.endm
.macro switch_to_400MHz
/* check if periph_clk_sel is already set. */
ldr r0, [r6, #CCM_CBCDR]
and r0, r0, #(1 << 25)
cmp r0, #(1 << 25)
beq set_ahb_podf_before_switch1
/* change periph_clk to be sourced from pll3_clk. */
ldr r0, [r6, #CCM_CBCMR]
bic r0, r0, #(3 << 12)
str r0, [r6, #CCM_CBCMR]
ldr r0, [r6, #CCM_CBCDR]
bic r0, r0, #(0x38 << 24)
str r0, [r6, #CCM_CBCDR]
/* now switch periph_clk to pll3_main_clk. */
ldr r0, [r6, #CCM_CBCDR]
orr r0, r0, #(1 << 25)
str r0, [r6, #CCM_CBCDR]
periph_clk_switch5:
ldr r0, [r6, #CCM_CDHIPR]
cmp r0, #0
bne periph_clk_switch5
b switch_pre_periph_clk_400
set_ahb_podf_before_switch1:
/*
* set the MMDC_DIV=1, AXI_DIV = 2, AHB_DIV=4,
*/
ldr r0, [r6, #CCM_CBCDR]
ldr r2, =0x3f1f00
bic r0, r0, r2
orr r0, r0, #(0x9 << 8)
orr r0, r0, #(1 << 16)
str r0, [r6, #CCM_CBCDR]
wait_div_update400_1:
ldr r0, [r6, #CCM_CDHIPR]
cmp r0, #0
bne wait_div_update400_1
switch_pre_periph_clk_400:
/* now switch pre_periph_clk to PFD_400MHz. */
ldr r0, [r6, #CCM_CBCMR]
bic r0, r0, #(0xc << 16)
orr r0, r0, #(0x4 << 16)
str r0, [r6, #CCM_CBCMR]
/* now switch periph_clk back. */
ldr r0, [r6, #CCM_CBCDR]
bic r0, r0, #(1 << 25)
str r0, [r6, #CCM_CBCDR]
periph_clk_switch6:
ldr r0, [r6, #CCM_CDHIPR]
cmp r0, #0
bne periph_clk_switch6
/*
* change AHB divider so that we are at 400/3=133MHz.
* don't change AXI clock divider.
* set the MMDC_DIV=1, AXI_DIV=2, AHB_DIV=3,
*/
ldr r0, [r6, #CCM_CBCDR]
ldr r2, =0x3f1f00
bic r0, r0, r2
orr r0, r0, #(0x9 << 8)
orr r0, r0, #(1 << 16)
str r0, [r6, #CCM_CBCDR]
wait_div_update400_2:
ldr r0, [r6, #CCM_CDHIPR]
cmp r0, #0
bne wait_div_update400_2
.endm
.macro switch_to_50MHz
/* check if periph_clk_sel is already set. */
ldr r0, [r6, #CCM_CBCDR]
and r0, r0, #(1 << 25)
cmp r0, #(1 << 25)
beq switch_pre_periph_clk_50
/*
* set the periph_clk to be sourced from PLL2_PFD_200M
* change periph_clk to be sourced from pll3_clk.
* ensure PLL3 is the source and set the divider to 1.
*/
ldr r0, [r6, #CCM_CBCMR]
bic r0, r0, #(0x3 << 12)
str r0, [r6, #CCM_CBCMR]
ldr r0, [r6, #CCM_CBCDR]
bic r0, r0, #(0x38 << 24)
str r0, [r6, #CCM_CBCDR]
/* now switch periph_clk to pll3_main_clk. */
ldr r0, [r6, #CCM_CBCDR]
orr r0, r0, #(1 << 25)
str r0, [r6, #CCM_CBCDR]
periph_clk_switch_50:
ldr r0, [r6, #CCM_CDHIPR]
cmp r0, #0
bne periph_clk_switch_50
switch_pre_periph_clk_50:
/* now switch pre_periph_clk to PFD_200MHz. */
ldr r0, [r6, #CCM_CBCMR]
orr r0, r0, #(0xc << 16)
str r0, [r6, #CCM_CBCMR]
/*
* set the MMDC_DIV=4, AXI_DIV = 4, AHB_DIV=8,
*/
ldr r0, [r6, #CCM_CBCDR]
ldr r2, =0x3f1f00
bic r0, r0, r2
orr r0, r0, #(0x18 << 16)
orr r0, r0, #(0x3 << 16)
/*
* if changing AHB divider remember to change
* the IPGPER divider too below.
*/
orr r0, r0, #0x1d00
str r0, [r6, #CCM_CBCDR]
wait_div_update_50:
ldr r0, [r6, #CCM_CDHIPR]
cmp r0, #0
bne wait_div_update_50
/* now switch periph_clk back. */
ldr r0, [r6, #CCM_CBCDR]
bic r0, r0, #(1 << 25)
str r0, [r6, #CCM_CBCDR]
periph_clk_switch2:
ldr r0, [r6, #CCM_CDHIPR]
cmp r0, #0
bne periph_clk_switch2
.endm
.macro switch_to_24MHz
/*
* change the freq now try setting DDR to 24MHz.
* source it from the periph_clk2 ensure the
* periph_clk2 is sourced from 24MHz and the
* divider is 1.
*/
ldr r0, [r6, #CCM_CBCMR]
bic r0, r0, #(0x3 << 12)
orr r0, r0, #(1 << 12)
str r0, [r6, #CCM_CBCMR]
ldr r0, [r6, #CCM_CBCDR]
bic r0, r0, #(0x38 << 24)
str r0, [r6, #CCM_CBCDR]
/* now switch periph_clk to 24MHz. */
ldr r0, [r6, #CCM_CBCDR]
orr r0, r0, #(1 << 25)
str r0, [r6, #CCM_CBCDR]
periph_clk_switch1:
ldr r0, [r6, #CCM_CDHIPR]
cmp r0, #0
bne periph_clk_switch1
/* change all the dividers to 1. */
ldr r0, [r6, #CCM_CBCDR]
ldr r2, =0x3f1f00
bic r0, r0, r2
orr r0, r0, #(1 << 8)
str r0, [r6, #CCM_CBCDR]
/* Wait for the divider to change. */
wait_div_update:
ldr r0, [r6, #CCM_CDHIPR]
cmp r0, #0
bne wait_div_update
.endm
/*
* mx6_ddr3_freq_change
*
* idle the processor (eg, wait for interrupt).
* make sure DDR is in self-refresh.
* IRQs are already disabled.
*/
ENTRY(mx6_ddr3_freq_change)
mx6_ddr3_freq_change_start:
stmfd sp!, {r4-r12}
/*
* r5 -> mmdc_base
* r6 -> ccm_base
* r7 -> iomux_base
* r12 -> l2_base
*/
mov r4, r0
mov r8, r1
mov r9, r2
mov r11, r3
/*
* To ensure no page table walks occur in DDR, we
* have a another page table stored in IRAM that only
* contains entries pointing to IRAM, AIPS1 and AIPS2.
* We need to set the TTBR1 to the new IRAM TLB.
* Do the following steps:
* 1. Flush the Branch Target Address Cache (BTAC)
* 2. Set TTBR1 to point to IRAM page table.
* 3. Disable page table walks in TTBR0 (PD0 = 1)
* 4. Set TTBR0.N=1, implying 0-2G is translated by TTBR0
* and 2-4G is translated by TTBR1.
*/
ldr r6, =iram_tlb_phys_addr
ldr r7, [r6]
/* Disable Branch Prediction, Z bit in SCTLR. */
mrc p15, 0, r6, c1, c0, 0
bic r6, r6, #0x800
mcr p15, 0, r6, c1, c0, 0
/* Flush the Branch Target Address Cache (BTAC) */
ldr r6, =0x0
mcr p15, 0, r6, c7, c1, 6
dsb
isb
/* Store the IRAM table in TTBR1 */
mcr p15, 0, r7, c2, c0, 1
/* Read TTBCR and set PD0=1, N = 1 */
mrc p15, 0, r6, c2, c0, 2
orr r6, r6, #0x11
mcr p15, 0, r6, c2, c0, 2
dsb
isb
/* flush the TLB */
ldr r6, =0x0
mcr p15, 0, r6, c8, c3, 0
dsb
isb
/* Disable L1 data cache. */
mrc p15, 0, r6, c1, c0, 0
bic r6, r6, #0x4
mcr p15, 0, r6, c1, c0, 0
#ifdef CONFIG_CACHE_L2X0
/*
* Make sure the L2 buffers are drained.
* Sync operation on L2 drains the buffers.
*/
ldr r12, =IMX_IO_P2V(MX6Q_L2_BASE_ADDR)
/* Wait for background operations to complete. */
wait_for_l2_to_idle:
ldr r1, [r12, #L2_CACHE_SYNC]
cmp r1, #0x0
bne wait_for_l2_to_idle
mov r1, #0x0
str r1, [r12, #L2_CACHE_SYNC]
/* Disable L2. */
str r1, [r12, #0x100]
/*
* The second dsb might be needed to keep cache sync (device write)
* ordering with the memory accesses before it.
*/
dsb
isb
#endif
ldr r5, =IMX_IO_P2V(MX6Q_MMDC_P0_BASE_ADDR)
ldr r6, =IMX_IO_P2V(MX6Q_CCM_BASE_ADDR)
ldr r7, =IMX_IO_P2V(MX6Q_IOMUXC_BASE_ADDR)
/* disable automatic power saving. */
ldr r0, [r5, #MMDC0_MAPSR]
orr r0, r0, #0x01
str r0, [r5, #MMDC0_MAPSR]
/* disable MMDC power down timer. */
ldr r0, [r5, #MMDC0_MDPDC]
bic r0, r0, #(0xff << 8)
str r0, [r5, #MMDC0_MDPDC]
/* delay for a while */
ldr r1, =4
delay1:
ldr r2, =0
cont1:
ldr r0, [r5, r2]
add r2, r2, #4
cmp r2, #16
bne cont1
sub r1, r1, #1
cmp r1, #0
bgt delay1
/* set CON_REG */
ldr r0, =0x8000
str r0, [r5, #MMDC0_MDSCR]
poll_conreq_set_1:
ldr r0, [r5, #MMDC0_MDSCR]
and r0, r0, #(0x4 << 12)
cmp r0, #(0x4 << 12)
bne poll_conreq_set_1
ldr r0, =0x00008010
str r0, [r5, #MMDC0_MDSCR]
ldr r0, =0x00008018
str r0, [r5, #MMDC0_MDSCR]
/*
* if requested frequency is greater than
* 300MHz go to DLL on mode.
*/
ldr r1, =300000000
cmp r4, r1
bge dll_on_mode
dll_off_mode:
/* if DLL is currently on, turn it off. */
cmp r9, #1
beq continue_dll_off_1
ldr r0, =0x00018031
str r0, [r5, #MMDC0_MDSCR]
ldr r0, =0x00018039
str r0, [r5, #MMDC0_MDSCR]
ldr r1, =10
delay1a:
ldr r2, =0
cont1a:
ldr r0, [r5, r2]
add r2, r2, #4
cmp r2, #16
bne cont1a
sub r1, r1, #1
cmp r1, #0
bgt delay1a
continue_dll_off_1:
/* set DVFS - enter self refresh mode */
ldr r0, [r5, #MMDC0_MAPSR]
orr r0, r0, #(1 << 21)
str r0, [r5, #MMDC0_MAPSR]
/* de-assert con_req */
mov r0, #0x0
str r0, [r5, #MMDC0_MDSCR]
poll_dvfs_set_1:
ldr r0, [r5, #MMDC0_MAPSR]
and r0, r0, #(1 << 25)
cmp r0, #(1 << 25)
bne poll_dvfs_set_1
ldr r1, =24000000
cmp r4, r1
beq switch_freq_24
switch_to_50MHz
b continue_dll_off_2
switch_freq_24:
switch_to_24MHz
continue_dll_off_2:
/* set SBS - block ddr accesses */
ldr r0, [r5, #MMDC0_MADPCR0]
orr r0, r0, #(1 << 8)
str r0, [r5, #MMDC0_MADPCR0]
/* clear DVFS - exit from self refresh mode */
ldr r0, [r5, #MMDC0_MAPSR]
bic r0, r0, #(1 << 21)
str r0, [r5, #MMDC0_MAPSR]
poll_dvfs_clear_1:
ldr r0, [r5, #MMDC0_MAPSR]
and r0, r0, #(1 << 25)
cmp r0, #(1 << 25)
beq poll_dvfs_clear_1
/* if DLL was previously on, continue DLL off routine. */
cmp r9, #1
beq continue_dll_off_3
ldr r0, =0x00018031
str r0, [r5, #MMDC0_MDSCR]
ldr r0, =0x00018039
str r0, [r5, #MMDC0_MDSCR]
ldr r0, =0x08208030
str r0, [r5, #MMDC0_MDSCR]
ldr r0, =0x08208038
str r0, [r5, #MMDC0_MDSCR]
ldr r0, =0x00088032
str r0, [r5, #MMDC0_MDSCR]
ldr r0, =0x0008803A
str r0, [r5, #MMDC0_MDSCR]
/* delay for a while. */
ldr r1, =4
delay_1:
ldr r2, =0
cont_1:
ldr r0, [r5, r2]
add r2, r2, #4
cmp r2, #16
bne cont_1
sub r1, r1, #1
cmp r1, #0
bgt delay_1
ldr r0, [r5, #MMDC0_MDCF0]
bic r0, r0, #0xf
orr r0, r0, #0x3
str r0, [r5, #MMDC0_MDCF0]
ldr r0, [r5, #MMDC0_MDCF1]
bic r0, r0, #0x7
orr r0, r0, #0x4
str r0, [r5, #MMDC0_MDCF1]
ldr r0, =0x00091680
str r0, [r5, #MMDC0_MDMISC]
/* enable dqs pull down in the IOMUX. */
ldr r1, [r11]
add r11, r11, #8
ldr r2, =0x3028
update_iomux:
ldr r0, [r11, #0x0]
ldr r3, [r7, r0]
bic r3, r3, r2
orr r3, r3, #(0x3 << 12)
orr r3, r3, #0x28
str r3, [r7, r0]
add r11, r11, #8
sub r1, r1, #1
cmp r1, #0
bgt update_iomux
/* ODT disabled. */
ldr r0, =0x0
ldr r2, =MMDC0_MPODTCTRL
str r0, [r5, r2]
ldr r2, =MMDC1_MPODTCTRL
str r0, [r5, r2]
/* DQS gating disabled. */
ldr r2, =MMDC0_MPDGCTRL0
ldr r0, [r5, r2]
orr r0, r0, #(1 << 29)
str r0, [r5, r2]
ldr r2, =MMDC1_MPDGCTRL0
ldr r0, [r5, r2]
orr r0, r0, #(0x1 << 29)
str r0, [r5, r2]
/* frc_msr + mu bypass */
ldr r0, =0x00000060
str r0, [r5, #MMDC0_MPMUR0]
ldr r2, =MMDC1_MPMUR0
str r0, [r5, r2]
ldr r0, =0x00000460
str r0, [r5, #MMDC0_MPMUR0]
ldr r2, =MMDC1_MPMUR0
str r0, [r5, r2]
ldr r0, =0x00000c60
str r0, [r5, #MMDC0_MPMUR0]
ldr r2, =MMDC1_MPMUR0
str r0, [r5, r2]
continue_dll_off_3:
/* clear SBS - unblock accesses to DDR. */
ldr r0, [r5, #MMDC0_MADPCR0]
bic r0, r0, #(0x1 << 8)
str r0, [r5, #MMDC0_MADPCR0]
mov r0, #0x0
str r0, [r5, #MMDC0_MDSCR]
poll_conreq_clear_1:
ldr r0, [r5, #MMDC0_MDSCR]
and r0, r0, #(0x4 << 12)
cmp r0, #(0x4 << 12)
beq poll_conreq_clear_1
b done
dll_on_mode:
/* assert DVFS - enter self refresh mode. */
ldr r0, [r5, #MMDC0_MAPSR]
orr r0, r0, #(1 << 21)
str r0, [r5, #MMDC0_MAPSR]
/* de-assert CON_REQ. */
mov r0, #0x0
str r0, [r5, #MMDC0_MDSCR]
/* poll DVFS ack. */
poll_dvfs_set_2:
ldr r0, [r5, #MMDC0_MAPSR]
and r0, r0, #(1 << 25)
cmp r0, #(1 << 25)
bne poll_dvfs_set_2
ldr r1, =528000000
cmp r4, r1
beq switch_freq_528
switch_to_400MHz
b continue_dll_on
switch_freq_528:
switch_to_528MHz
continue_dll_on:
/* set SBS step-by-step mode. */
ldr r0, [r5, #MMDC0_MADPCR0]
orr r0, r0, #( 1 << 8)
str r0, [r5, #MMDC0_MADPCR0]
/* clear DVFS - exit self refresh mode. */
ldr r0, [r5, #MMDC0_MAPSR]
bic r0, r0, #(1 << 21)
str r0, [r5, #MMDC0_MAPSR]
poll_dvfs_clear_2:
ldr r0, [r5, #MMDC0_MAPSR]
and r0, r0, #(1 << 25)
cmp r0, #(1 << 25)
beq poll_dvfs_clear_2
/* if DLL is currently off, turn it back on. */
cmp r9, #0
beq update_calibration_only
ldr r0, =0xa5390003
str r0, [r5, #MMDC0_MPZQHWCTRL]
ldr r2, =MMDC1_MPZQHWCTRL
str r0, [r5, r2]
/* enable DQS gating. */
ldr r2, =MMDC0_MPDGCTRL0
ldr r0, [r5, r2]
bic r0, r0, #(1 << 29)
str r0, [r5, r2]
ldr r2, =MMDC1_MPDGCTRL0
ldr r0, [r5, r2]
bic r0, r0, #(1 << 29)
str r0, [r5, r2]
/* force measure. */
ldr r0, =0x00000800
str r0, [r5, #MMDC0_MPMUR0]
ldr r2, =MMDC1_MPMUR0
str r0, [r5, r2]
/* delay for while. */
ldr r1, =4
delay5:
ldr r2, =0
cont5:
ldr r0, [r5, r2]
add r2, r2, #4
cmp r2, #16
bne cont5
sub r1, r1, #1
cmp r1, #0
bgt delay5
/* disable dqs pull down in the IOMUX. */
ldr r1, [r11]
add r11, r11, #8
update_iomux1:
ldr r0, [r11, #0x0]
ldr r3, [r11, #0x4]
str r3, [r7, r0]
add r11, r11, #8
sub r1, r1, #1
cmp r1, #0
bgt update_iomux1
/* config MMDC timings to 528MHz. */
ldr r9, [r8]
add r8, r8, #8
ldr r0, [r8, #0x0]
ldr r3, [r8, #0x4]
str r3, [r5, r0]
add r8, r8, #8
ldr r0, [r8, #0x0]
ldr r3, [r8, #0x4]
str r3, [r5, r0]
add r8, r8, #8
/* update MISC register: WALAT, RALAT */
ldr r0, =0x00081740
str r0, [r5, #MMDC0_MDMISC]
/* configure ddr devices to dll on, odt. */
ldr r0, =0x00028031
str r0, [r5, #MMDC0_MDSCR]
ldr r0, =0x00028039
str r0, [r5, #MMDC0_MDSCR]
/* delay for while. */
ldr r1, =4
delay7:
ldr r2, =0
cont7:
ldr r0, [r5, r2]
add r2, r2, #4
cmp r2, #16
bne cont7
sub r1, r1, #1
cmp r1, #0
bgt delay7
/* reset dll. */
ldr r0, =0x09208030
str r0, [r5, #MMDC0_MDSCR]
ldr r0, =0x09208038
str r0, [r5, #MMDC0_MDSCR]
/* delay for while. */
ldr r1, =100
delay8:
ldr r2, =0
cont8:
ldr r0, [r5, r2]
add r2, r2, #4
cmp r2, #16
bne cont8
sub r1, r1, #1
cmp r1, #0
bgt delay8
ldr r0, [r8, #0x0]
ldr r3, [r8, #0x4]
str r3, [r5, r0]
add r8, r8, #8
ldr r0, [r8, #0x0]
ldr r3, [r8, #0x4]
str r3, [r5, r0]
add r8, r8, #8
ldr r0, =0x00428031
str r0, [r5, #MMDC0_MDSCR]
ldr r0, =0x00428039
str r0, [r5, #MMDC0_MDSCR]
ldr r0, [r8, #0x0]
ldr r3, [r8, #0x4]
str r3, [r5, r0]
add r8, r8, #8
ldr r0, [r8, #0x0]
ldr r3, [r8, #0x4]
str r3, [r5, r0]
add r8, r8, #8
/* issue a zq command. */
ldr r0, =0x04008040
str r0, [r5, #MMDC0_MDSCR]
ldr r0, =0x04008048
str r0, [r5, #MMDC0_MDSCR]
/* MMDC ODT enable. */
ldr r0, [r8, #0x0]
ldr r3, [r8, #0x4]
str r3, [r5, r0]
add r8, r8, #8
ldr r2, =0x4818
str r0, [r5, r2]
/* delay for while. */
ldr r1, =40
delay15:
ldr r2, =0
cont15:
ldr r0, [r5, r2]
add r2, r2, #4
cmp r2, #16
bne cont15
sub r1, r1, #1
cmp r1, #0
bgt delay15
/* enable MMDC power down timer. */
ldr r0, [r5, #MMDC0_MDPDC]
orr r0, r0, #(0x55 << 8)
str r0, [r5, #MMDC0_MDPDC]
b update_calibration
update_calibration_only:
ldr r1, [r8]
sub r1, r1, #7
add r8, r8, #64
b update_calib
update_calibration:
/* write the new calibration values. */
mov r1, r9
sub r1, r1, #7
update_calib:
ldr r0, [r8, #0x0]
ldr r3, [r8, #0x4]
str r3, [r5, r0]
add r8, r8, #8
sub r1, r1, #1
cmp r1, #0
bgt update_calib
/* perform a force measurement. */
ldr r0, =0x800
str r0, [r5, #MMDC0_MPMUR0]
ldr r2, =MMDC1_MPMUR0
str r0, [r5, r2]
/* clear SBS - unblock DDR accesses. */
ldr r0, [r5, #MMDC0_MADPCR0]
bic r0, r0, #(1 << 8)
str r0, [r5, #MMDC0_MADPCR0]
mov r0, #0x0
str r0, [r5, #MMDC0_MDSCR]
poll_conreq_clear_2:
ldr r0, [r5, #MMDC0_MDSCR]
and r0, r0, #(0x4 << 12)
cmp r0, #(0x4 << 12)
beq poll_conreq_clear_2
done:
/* MMDC0_MAPSR adopt power down enable. */
ldr r0, [r5, #MMDC0_MAPSR]
bic r0, r0, #0x01
str r0, [r5, #MMDC0_MAPSR]
#ifdef CONFIG_CACHE_L2X0
/* Enable L2. */
ldr r7, =IMX_IO_P2V(MX6Q_L2_BASE_ADDR)
ldr r6, =0x1
str r6, [r7, #0x100]
#endif
/* Enable L1 data cache. */
mrc p15, 0, r6, c1, c0, 0
orr r6, r6, #0x4
mcr p15, 0, r6, c1, c0, 0
/* Restore the TTBCR */
dsb
isb
/* Read TTBCR and set PD0=0, N = 0 */
mrc p15, 0, r6, c2, c0, 2
bic r6, r6, #0x11
mcr p15, 0, r6, c2, c0, 2
dsb
isb
/* flush the TLB */
ldr r6, =0x0
mcr p15, 0, r6, c8, c3, 0
dsb
isb
/* Enable Branch Prediction, Z bit in SCTLR. */
mrc p15, 0, r6, c1, c0, 0
orr r6, r6, #0x800
mcr p15, 0, r6, c1, c0, 0
/* Flush the Branch Target Address Cache (BTAC) */
ldr r6, =0x0
mcr p15, 0, r6, c7, c1, 6
/* restore registers */
ldmfd sp!, {r4-r12}
mov pc, lr
/*
* Add ltorg here to ensure that all
* literals are stored here and are
* within the text space.
*/
.ltorg
mx6_ddr3_freq_change_end:
|