diff options
-rw-r--r-- | arch/arm/mach-omap2/board-4430sdp.c | 46 |
1 files changed, 0 insertions, 46 deletions
diff --git a/arch/arm/mach-omap2/board-4430sdp.c b/arch/arm/mach-omap2/board-4430sdp.c index 2c151c28cca1..c165e20506c9 100644 --- a/arch/arm/mach-omap2/board-4430sdp.c +++ b/arch/arm/mach-omap2/board-4430sdp.c | |||
@@ -621,29 +621,6 @@ static struct omap_dss_device sdp4430_lcd_device = { | |||
621 | .phy.dsi = { | 621 | .phy.dsi = { |
622 | .module = 0, | 622 | .module = 0, |
623 | }, | 623 | }, |
624 | |||
625 | .clocks = { | ||
626 | .dispc = { | ||
627 | .channel = { | ||
628 | /* Logic Clock = 172.8 MHz */ | ||
629 | .lck_div = 1, | ||
630 | /* Pixel Clock = 34.56 MHz */ | ||
631 | .pck_div = 5, | ||
632 | .lcd_clk_src = OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC, | ||
633 | }, | ||
634 | .dispc_fclk_src = OMAP_DSS_CLK_SRC_FCK, | ||
635 | }, | ||
636 | |||
637 | .dsi = { | ||
638 | .regn = 16, /* Fint = 2.4 MHz */ | ||
639 | .regm = 180, /* DDR Clock = 216 MHz */ | ||
640 | .regm_dispc = 5, /* PLL1_CLK1 = 172.8 MHz */ | ||
641 | .regm_dsi = 5, /* PLL1_CLK2 = 172.8 MHz */ | ||
642 | |||
643 | .lp_clk_div = 10, /* LP Clock = 8.64 MHz */ | ||
644 | .dsi_fclk_src = OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DSI, | ||
645 | }, | ||
646 | }, | ||
647 | .channel = OMAP_DSS_CHANNEL_LCD, | 624 | .channel = OMAP_DSS_CHANNEL_LCD, |
648 | }; | 625 | }; |
649 | 626 | ||
@@ -668,29 +645,6 @@ static struct omap_dss_device sdp4430_lcd2_device = { | |||
668 | 645 | ||
669 | .module = 1, | 646 | .module = 1, |
670 | }, | 647 | }, |
671 | |||
672 | .clocks = { | ||
673 | .dispc = { | ||
674 | .channel = { | ||
675 | /* Logic Clock = 172.8 MHz */ | ||
676 | .lck_div = 1, | ||
677 | /* Pixel Clock = 34.56 MHz */ | ||
678 | .pck_div = 5, | ||
679 | .lcd_clk_src = OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DISPC, | ||
680 | }, | ||
681 | .dispc_fclk_src = OMAP_DSS_CLK_SRC_FCK, | ||
682 | }, | ||
683 | |||
684 | .dsi = { | ||
685 | .regn = 16, /* Fint = 2.4 MHz */ | ||
686 | .regm = 180, /* DDR Clock = 216 MHz */ | ||
687 | .regm_dispc = 5, /* PLL1_CLK1 = 172.8 MHz */ | ||
688 | .regm_dsi = 5, /* PLL1_CLK2 = 172.8 MHz */ | ||
689 | |||
690 | .lp_clk_div = 10, /* LP Clock = 8.64 MHz */ | ||
691 | .dsi_fclk_src = OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DSI, | ||
692 | }, | ||
693 | }, | ||
694 | .channel = OMAP_DSS_CHANNEL_LCD2, | 648 | .channel = OMAP_DSS_CHANNEL_LCD2, |
695 | }; | 649 | }; |
696 | 650 | ||