aboutsummaryrefslogtreecommitdiffstats
path: root/arch/arm
diff options
context:
space:
mode:
authorPaul Walmsley <paul@pwsan.com>2009-06-19 21:08:24 -0400
committerpaul <paul@twilight.(none)>2009-06-19 21:09:30 -0400
commit6adb8f388ef2f23d4a81e1e42d15f22d62749a06 (patch)
tree217206b7b4751b6644e3cbe91cfff8e4df861e48 /arch/arm
parentcd07ecc828486e5887113c7dc4d9f9022145811b (diff)
OMAP3 clock: remove wait for DPLL3 M2 clock to stabilize
The original CDP kernel that this code comes from waited for 0x800 loops after switching the CORE DPLL M2 divider. This does not appear to be necessary. Signed-off-by: Paul Walmsley <paul@pwsan.com>
Diffstat (limited to 'arch/arm')
-rw-r--r--arch/arm/mach-omap2/sram34xx.S3
1 files changed, 0 insertions, 3 deletions
diff --git a/arch/arm/mach-omap2/sram34xx.S b/arch/arm/mach-omap2/sram34xx.S
index c080c82521e1..84781a6cd263 100644
--- a/arch/arm/mach-omap2/sram34xx.S
+++ b/arch/arm/mach-omap2/sram34xx.S
@@ -102,9 +102,6 @@ configure_core_dpll:
102 orr r12, r12, r3, lsl #0x1B @ r3 contains the M2 val 102 orr r12, r12, r3, lsl #0x1B @ r3 contains the M2 val
103 str r12, [r11] 103 str r12, [r11]
104 ldr r12, [r11] @ posted-write barrier for CM 104 ldr r12, [r11] @ posted-write barrier for CM
105 mov r12, #0x800 @ wait for the clock to stabilise
106 cmp r3, #2
107 bne wait_clk_stable
108 bx lr 105 bx lr
109wait_clk_stable: 106wait_clk_stable:
110 subs r12, r12, #1 107 subs r12, r12, #1