aboutsummaryrefslogtreecommitdiffstats
path: root/arch/arm/mach-omap2/clock44xx_data.c
diff options
context:
space:
mode:
authorPaul Walmsley <paul@pwsan.com>2010-02-23 00:09:20 -0500
committerPaul Walmsley <paul@pwsan.com>2010-02-24 14:16:15 -0500
commit657ebfadc19c5a14f709dee1645082828330d5d4 (patch)
tree26d615ae6e76437e0852b8d7fc060a070786f369 /arch/arm/mach-omap2/clock44xx_data.c
parentb92c170d019db7554db95380d2e1dfb3a368e350 (diff)
OMAP3/4 clock: split into per-chip family files
clock34xx_data.c now contains data for the OMAP34xx family, the OMAP36xx family, and the OMAP3517 family, so rename it to clock3xxx_data.c. Rename clock34xx.c to clock3xxx.c, and move the chip family-specific clock functions to clock34xx.c, clock36xx.c, or clock3517.c, as appropriate. So now "clock3xxx.*" refers to the OMAP3 superset. The main goal here is to prepare to compile chip family-specific clock functions only for kernel builds that target that chip family. To get to that point, we also need to add CONFIG_SOC_* options for those other chip families; that will be done in future patches, planned for 2.6.35. OMAP4 is also affected by this. It duplicated the OMAP3 non-CORE DPLL clkops structure. The OMAP4 variant of this clkops structure has been removed, and since there was nothing else currently in clock44xx.c, it too has been removed -- it can always be added back later when there is some content for it. (The OMAP4 clock autogeneration scripts have been updated accordingly.) Signed-off-by: Paul Walmsley <paul@pwsan.com> Cc: BenoƮt Cousson <b-cousson@ti.com> Cc: Rajendra Nayak <rnayak@ti.com> Cc: Ranjith Lohithakshan <ranjithl@ti.com> Cc: Tony Lindgren <tony@atomide.com>
Diffstat (limited to 'arch/arm/mach-omap2/clock44xx_data.c')
-rw-r--r--arch/arm/mach-omap2/clock44xx_data.c12
1 files changed, 6 insertions, 6 deletions
diff --git a/arch/arm/mach-omap2/clock44xx_data.c b/arch/arm/mach-omap2/clock44xx_data.c
index 8c7ab76bc70c..022f1a75286a 100644
--- a/arch/arm/mach-omap2/clock44xx_data.c
+++ b/arch/arm/mach-omap2/clock44xx_data.c
@@ -277,7 +277,7 @@ static struct clk dpll_abe_ck = {
277 .parent = &abe_dpll_refclk_mux_ck, 277 .parent = &abe_dpll_refclk_mux_ck,
278 .dpll_data = &dpll_abe_dd, 278 .dpll_data = &dpll_abe_dd,
279 .init = &omap2_init_dpll_parent, 279 .init = &omap2_init_dpll_parent,
280 .ops = &omap4_clkops_noncore_dpll_ops, 280 .ops = &clkops_omap3_noncore_dpll_ops,
281 .recalc = &omap3_dpll_recalc, 281 .recalc = &omap3_dpll_recalc,
282 .round_rate = &omap2_dpll_round_rate, 282 .round_rate = &omap2_dpll_round_rate,
283 .set_rate = &omap3_noncore_dpll_set_rate, 283 .set_rate = &omap3_noncore_dpll_set_rate,
@@ -644,7 +644,7 @@ static struct clk dpll_iva_ck = {
644 .parent = &dpll_sys_ref_clk, 644 .parent = &dpll_sys_ref_clk,
645 .dpll_data = &dpll_iva_dd, 645 .dpll_data = &dpll_iva_dd,
646 .init = &omap2_init_dpll_parent, 646 .init = &omap2_init_dpll_parent,
647 .ops = &omap4_clkops_noncore_dpll_ops, 647 .ops = &clkops_omap3_noncore_dpll_ops,
648 .recalc = &omap3_dpll_recalc, 648 .recalc = &omap3_dpll_recalc,
649 .round_rate = &omap2_dpll_round_rate, 649 .round_rate = &omap2_dpll_round_rate,
650 .set_rate = &omap3_noncore_dpll_set_rate, 650 .set_rate = &omap3_noncore_dpll_set_rate,
@@ -704,7 +704,7 @@ static struct clk dpll_mpu_ck = {
704 .parent = &dpll_sys_ref_clk, 704 .parent = &dpll_sys_ref_clk,
705 .dpll_data = &dpll_mpu_dd, 705 .dpll_data = &dpll_mpu_dd,
706 .init = &omap2_init_dpll_parent, 706 .init = &omap2_init_dpll_parent,
707 .ops = &omap4_clkops_noncore_dpll_ops, 707 .ops = &clkops_omap3_noncore_dpll_ops,
708 .recalc = &omap3_dpll_recalc, 708 .recalc = &omap3_dpll_recalc,
709 .round_rate = &omap2_dpll_round_rate, 709 .round_rate = &omap2_dpll_round_rate,
710 .set_rate = &omap3_noncore_dpll_set_rate, 710 .set_rate = &omap3_noncore_dpll_set_rate,
@@ -776,7 +776,7 @@ static struct clk dpll_per_ck = {
776 .parent = &dpll_sys_ref_clk, 776 .parent = &dpll_sys_ref_clk,
777 .dpll_data = &dpll_per_dd, 777 .dpll_data = &dpll_per_dd,
778 .init = &omap2_init_dpll_parent, 778 .init = &omap2_init_dpll_parent,
779 .ops = &omap4_clkops_noncore_dpll_ops, 779 .ops = &clkops_omap3_noncore_dpll_ops,
780 .recalc = &omap3_dpll_recalc, 780 .recalc = &omap3_dpll_recalc,
781 .round_rate = &omap2_dpll_round_rate, 781 .round_rate = &omap2_dpll_round_rate,
782 .set_rate = &omap3_noncore_dpll_set_rate, 782 .set_rate = &omap3_noncore_dpll_set_rate,
@@ -891,7 +891,7 @@ static struct clk dpll_unipro_ck = {
891 .parent = &dpll_sys_ref_clk, 891 .parent = &dpll_sys_ref_clk,
892 .dpll_data = &dpll_unipro_dd, 892 .dpll_data = &dpll_unipro_dd,
893 .init = &omap2_init_dpll_parent, 893 .init = &omap2_init_dpll_parent,
894 .ops = &omap4_clkops_noncore_dpll_ops, 894 .ops = &clkops_omap3_noncore_dpll_ops,
895 .recalc = &omap3_dpll_recalc, 895 .recalc = &omap3_dpll_recalc,
896 .round_rate = &omap2_dpll_round_rate, 896 .round_rate = &omap2_dpll_round_rate,
897 .set_rate = &omap3_noncore_dpll_set_rate, 897 .set_rate = &omap3_noncore_dpll_set_rate,
@@ -947,7 +947,7 @@ static struct clk dpll_usb_ck = {
947 .parent = &dpll_sys_ref_clk, 947 .parent = &dpll_sys_ref_clk,
948 .dpll_data = &dpll_usb_dd, 948 .dpll_data = &dpll_usb_dd,
949 .init = &omap2_init_dpll_parent, 949 .init = &omap2_init_dpll_parent,
950 .ops = &omap4_clkops_noncore_dpll_ops, 950 .ops = &clkops_omap3_noncore_dpll_ops,
951 .recalc = &omap3_dpll_recalc, 951 .recalc = &omap3_dpll_recalc,
952 .round_rate = &omap2_dpll_round_rate, 952 .round_rate = &omap2_dpll_round_rate,
953 .set_rate = &omap3_noncore_dpll_set_rate, 953 .set_rate = &omap3_noncore_dpll_set_rate,