diff options
Diffstat (limited to 'drivers/pinctrl/pinctrl-exynos.c')
| -rw-r--r-- | drivers/pinctrl/pinctrl-exynos.c | 139 |
1 files changed, 136 insertions, 3 deletions
diff --git a/drivers/pinctrl/pinctrl-exynos.c b/drivers/pinctrl/pinctrl-exynos.c index ac742817ebce..2d76f66a2e0b 100644 --- a/drivers/pinctrl/pinctrl-exynos.c +++ b/drivers/pinctrl/pinctrl-exynos.c | |||
| @@ -196,6 +196,12 @@ static irqreturn_t exynos_eint_gpio_irq(int irq, void *data) | |||
| 196 | return IRQ_HANDLED; | 196 | return IRQ_HANDLED; |
| 197 | } | 197 | } |
| 198 | 198 | ||
| 199 | struct exynos_eint_gpio_save { | ||
| 200 | u32 eint_con; | ||
| 201 | u32 eint_fltcon0; | ||
| 202 | u32 eint_fltcon1; | ||
| 203 | }; | ||
| 204 | |||
| 199 | /* | 205 | /* |
| 200 | * exynos_eint_gpio_init() - setup handling of external gpio interrupts. | 206 | * exynos_eint_gpio_init() - setup handling of external gpio interrupts. |
| 201 | * @d: driver data of samsung pinctrl driver. | 207 | * @d: driver data of samsung pinctrl driver. |
| @@ -204,8 +210,8 @@ static int exynos_eint_gpio_init(struct samsung_pinctrl_drv_data *d) | |||
| 204 | { | 210 | { |
| 205 | struct samsung_pin_bank *bank; | 211 | struct samsung_pin_bank *bank; |
| 206 | struct device *dev = d->dev; | 212 | struct device *dev = d->dev; |
| 207 | unsigned int ret; | 213 | int ret; |
| 208 | unsigned int i; | 214 | int i; |
| 209 | 215 | ||
| 210 | if (!d->irq) { | 216 | if (!d->irq) { |
| 211 | dev_err(dev, "irq number not available\n"); | 217 | dev_err(dev, "irq number not available\n"); |
| @@ -227,11 +233,29 @@ static int exynos_eint_gpio_init(struct samsung_pinctrl_drv_data *d) | |||
| 227 | bank->nr_pins, &exynos_gpio_irqd_ops, bank); | 233 | bank->nr_pins, &exynos_gpio_irqd_ops, bank); |
| 228 | if (!bank->irq_domain) { | 234 | if (!bank->irq_domain) { |
| 229 | dev_err(dev, "gpio irq domain add failed\n"); | 235 | dev_err(dev, "gpio irq domain add failed\n"); |
| 230 | return -ENXIO; | 236 | ret = -ENXIO; |
| 237 | goto err_domains; | ||
| 238 | } | ||
| 239 | |||
| 240 | bank->soc_priv = devm_kzalloc(d->dev, | ||
| 241 | sizeof(struct exynos_eint_gpio_save), GFP_KERNEL); | ||
| 242 | if (!bank->soc_priv) { | ||
| 243 | irq_domain_remove(bank->irq_domain); | ||
| 244 | ret = -ENOMEM; | ||
| 245 | goto err_domains; | ||
| 231 | } | 246 | } |
| 232 | } | 247 | } |
| 233 | 248 | ||
| 234 | return 0; | 249 | return 0; |
| 250 | |||
| 251 | err_domains: | ||
| 252 | for (--i, --bank; i >= 0; --i, --bank) { | ||
| 253 | if (bank->eint_type != EINT_TYPE_GPIO) | ||
| 254 | continue; | ||
| 255 | irq_domain_remove(bank->irq_domain); | ||
| 256 | } | ||
| 257 | |||
| 258 | return ret; | ||
| 235 | } | 259 | } |
| 236 | 260 | ||
| 237 | static void exynos_wkup_irq_unmask(struct irq_data *irqd) | 261 | static void exynos_wkup_irq_unmask(struct irq_data *irqd) |
| @@ -326,6 +350,28 @@ static int exynos_wkup_irq_set_type(struct irq_data *irqd, unsigned int type) | |||
| 326 | return 0; | 350 | return 0; |
| 327 | } | 351 | } |
| 328 | 352 | ||
| 353 | static u32 exynos_eint_wake_mask = 0xffffffff; | ||
| 354 | |||
| 355 | u32 exynos_get_eint_wake_mask(void) | ||
| 356 | { | ||
| 357 | return exynos_eint_wake_mask; | ||
| 358 | } | ||
| 359 | |||
| 360 | static int exynos_wkup_irq_set_wake(struct irq_data *irqd, unsigned int on) | ||
| 361 | { | ||
| 362 | struct samsung_pin_bank *bank = irq_data_get_irq_chip_data(irqd); | ||
| 363 | unsigned long bit = 1UL << (2 * bank->eint_offset + irqd->hwirq); | ||
| 364 | |||
| 365 | pr_info("wake %s for irq %d\n", on ? "enabled" : "disabled", irqd->irq); | ||
| 366 | |||
| 367 | if (!on) | ||
| 368 | exynos_eint_wake_mask |= bit; | ||
| 369 | else | ||
| 370 | exynos_eint_wake_mask &= ~bit; | ||
| 371 | |||
| 372 | return 0; | ||
| 373 | } | ||
| 374 | |||
| 329 | /* | 375 | /* |
| 330 | * irq_chip for wakeup interrupts | 376 | * irq_chip for wakeup interrupts |
| 331 | */ | 377 | */ |
| @@ -335,6 +381,7 @@ static struct irq_chip exynos_wkup_irq_chip = { | |||
| 335 | .irq_mask = exynos_wkup_irq_mask, | 381 | .irq_mask = exynos_wkup_irq_mask, |
| 336 | .irq_ack = exynos_wkup_irq_ack, | 382 | .irq_ack = exynos_wkup_irq_ack, |
| 337 | .irq_set_type = exynos_wkup_irq_set_type, | 383 | .irq_set_type = exynos_wkup_irq_set_type, |
| 384 | .irq_set_wake = exynos_wkup_irq_set_wake, | ||
| 338 | }; | 385 | }; |
| 339 | 386 | ||
| 340 | /* interrupt handler for wakeup interrupts 0..15 */ | 387 | /* interrupt handler for wakeup interrupts 0..15 */ |
| @@ -505,6 +552,72 @@ static int exynos_eint_wkup_init(struct samsung_pinctrl_drv_data *d) | |||
| 505 | return 0; | 552 | return 0; |
| 506 | } | 553 | } |
| 507 | 554 | ||
| 555 | static void exynos_pinctrl_suspend_bank( | ||
| 556 | struct samsung_pinctrl_drv_data *drvdata, | ||
| 557 | struct samsung_pin_bank *bank) | ||
| 558 | { | ||
| 559 | struct exynos_eint_gpio_save *save = bank->soc_priv; | ||
| 560 | void __iomem *regs = drvdata->virt_base; | ||
| 561 | |||
| 562 | save->eint_con = readl(regs + EXYNOS_GPIO_ECON_OFFSET | ||
| 563 | + bank->eint_offset); | ||
| 564 | save->eint_fltcon0 = readl(regs + EXYNOS_GPIO_EFLTCON_OFFSET | ||
| 565 | + 2 * bank->eint_offset); | ||
| 566 | save->eint_fltcon1 = readl(regs + EXYNOS_GPIO_EFLTCON_OFFSET | ||
| 567 | + 2 * bank->eint_offset + 4); | ||
| 568 | |||
| 569 | pr_debug("%s: save con %#010x\n", bank->name, save->eint_con); | ||
| 570 | pr_debug("%s: save fltcon0 %#010x\n", bank->name, save->eint_fltcon0); | ||
| 571 | pr_debug("%s: save fltcon1 %#010x\n", bank->name, save->eint_fltcon1); | ||
| 572 | } | ||
| 573 | |||
| 574 | static void exynos_pinctrl_suspend(struct samsung_pinctrl_drv_data *drvdata) | ||
| 575 | { | ||
| 576 | struct samsung_pin_ctrl *ctrl = drvdata->ctrl; | ||
| 577 | struct samsung_pin_bank *bank = ctrl->pin_banks; | ||
| 578 | int i; | ||
| 579 | |||
| 580 | for (i = 0; i < ctrl->nr_banks; ++i, ++bank) | ||
| 581 | if (bank->eint_type == EINT_TYPE_GPIO) | ||
| 582 | exynos_pinctrl_suspend_bank(drvdata, bank); | ||
| 583 | } | ||
| 584 | |||
| 585 | static void exynos_pinctrl_resume_bank( | ||
| 586 | struct samsung_pinctrl_drv_data *drvdata, | ||
| 587 | struct samsung_pin_bank *bank) | ||
| 588 | { | ||
| 589 | struct exynos_eint_gpio_save *save = bank->soc_priv; | ||
| 590 | void __iomem *regs = drvdata->virt_base; | ||
| 591 | |||
| 592 | pr_debug("%s: con %#010x => %#010x\n", bank->name, | ||
| 593 | readl(regs + EXYNOS_GPIO_ECON_OFFSET | ||
| 594 | + bank->eint_offset), save->eint_con); | ||
| 595 | pr_debug("%s: fltcon0 %#010x => %#010x\n", bank->name, | ||
| 596 | readl(regs + EXYNOS_GPIO_EFLTCON_OFFSET | ||
| 597 | + 2 * bank->eint_offset), save->eint_fltcon0); | ||
| 598 | pr_debug("%s: fltcon1 %#010x => %#010x\n", bank->name, | ||
| 599 | readl(regs + EXYNOS_GPIO_EFLTCON_OFFSET | ||
| 600 | + 2 * bank->eint_offset + 4), save->eint_fltcon1); | ||
| 601 | |||
| 602 | writel(save->eint_con, regs + EXYNOS_GPIO_ECON_OFFSET | ||
| 603 | + bank->eint_offset); | ||
| 604 | writel(save->eint_fltcon0, regs + EXYNOS_GPIO_EFLTCON_OFFSET | ||
| 605 | + 2 * bank->eint_offset); | ||
| 606 | writel(save->eint_fltcon1, regs + EXYNOS_GPIO_EFLTCON_OFFSET | ||
| 607 | + 2 * bank->eint_offset + 4); | ||
| 608 | } | ||
| 609 | |||
| 610 | static void exynos_pinctrl_resume(struct samsung_pinctrl_drv_data *drvdata) | ||
| 611 | { | ||
| 612 | struct samsung_pin_ctrl *ctrl = drvdata->ctrl; | ||
| 613 | struct samsung_pin_bank *bank = ctrl->pin_banks; | ||
| 614 | int i; | ||
| 615 | |||
| 616 | for (i = 0; i < ctrl->nr_banks; ++i, ++bank) | ||
| 617 | if (bank->eint_type == EINT_TYPE_GPIO) | ||
| 618 | exynos_pinctrl_resume_bank(drvdata, bank); | ||
| 619 | } | ||
| 620 | |||
| 508 | /* pin banks of exynos4210 pin-controller 0 */ | 621 | /* pin banks of exynos4210 pin-controller 0 */ |
| 509 | static struct samsung_pin_bank exynos4210_pin_banks0[] = { | 622 | static struct samsung_pin_bank exynos4210_pin_banks0[] = { |
| 510 | EXYNOS_PIN_BANK_EINTG(8, 0x000, "gpa0", 0x00), | 623 | EXYNOS_PIN_BANK_EINTG(8, 0x000, "gpa0", 0x00), |
| @@ -568,6 +681,8 @@ struct samsung_pin_ctrl exynos4210_pin_ctrl[] = { | |||
| 568 | .geint_pend = EXYNOS_GPIO_EPEND_OFFSET, | 681 | .geint_pend = EXYNOS_GPIO_EPEND_OFFSET, |
| 569 | .svc = EXYNOS_SVC_OFFSET, | 682 | .svc = EXYNOS_SVC_OFFSET, |
| 570 | .eint_gpio_init = exynos_eint_gpio_init, | 683 | .eint_gpio_init = exynos_eint_gpio_init, |
| 684 | .suspend = exynos_pinctrl_suspend, | ||
| 685 | .resume = exynos_pinctrl_resume, | ||
| 571 | .label = "exynos4210-gpio-ctrl0", | 686 | .label = "exynos4210-gpio-ctrl0", |
| 572 | }, { | 687 | }, { |
| 573 | /* pin-controller instance 1 data */ | 688 | /* pin-controller instance 1 data */ |
| @@ -582,6 +697,8 @@ struct samsung_pin_ctrl exynos4210_pin_ctrl[] = { | |||
| 582 | .svc = EXYNOS_SVC_OFFSET, | 697 | .svc = EXYNOS_SVC_OFFSET, |
| 583 | .eint_gpio_init = exynos_eint_gpio_init, | 698 | .eint_gpio_init = exynos_eint_gpio_init, |
| 584 | .eint_wkup_init = exynos_eint_wkup_init, | 699 | .eint_wkup_init = exynos_eint_wkup_init, |
| 700 | .suspend = exynos_pinctrl_suspend, | ||
| 701 | .resume = exynos_pinctrl_resume, | ||
| 585 | .label = "exynos4210-gpio-ctrl1", | 702 | .label = "exynos4210-gpio-ctrl1", |
| 586 | }, { | 703 | }, { |
| 587 | /* pin-controller instance 2 data */ | 704 | /* pin-controller instance 2 data */ |
| @@ -663,6 +780,8 @@ struct samsung_pin_ctrl exynos4x12_pin_ctrl[] = { | |||
| 663 | .geint_pend = EXYNOS_GPIO_EPEND_OFFSET, | 780 | .geint_pend = EXYNOS_GPIO_EPEND_OFFSET, |
| 664 | .svc = EXYNOS_SVC_OFFSET, | 781 | .svc = EXYNOS_SVC_OFFSET, |
| 665 | .eint_gpio_init = exynos_eint_gpio_init, | 782 | .eint_gpio_init = exynos_eint_gpio_init, |
| 783 | .suspend = exynos_pinctrl_suspend, | ||
| 784 | .resume = exynos_pinctrl_resume, | ||
| 666 | .label = "exynos4x12-gpio-ctrl0", | 785 | .label = "exynos4x12-gpio-ctrl0", |
| 667 | }, { | 786 | }, { |
| 668 | /* pin-controller instance 1 data */ | 787 | /* pin-controller instance 1 data */ |
| @@ -677,6 +796,8 @@ struct samsung_pin_ctrl exynos4x12_pin_ctrl[] = { | |||
| 677 | .svc = EXYNOS_SVC_OFFSET, | 796 | .svc = EXYNOS_SVC_OFFSET, |
| 678 | .eint_gpio_init = exynos_eint_gpio_init, | 797 | .eint_gpio_init = exynos_eint_gpio_init, |
| 679 | .eint_wkup_init = exynos_eint_wkup_init, | 798 | .eint_wkup_init = exynos_eint_wkup_init, |
| 799 | .suspend = exynos_pinctrl_suspend, | ||
| 800 | .resume = exynos_pinctrl_resume, | ||
| 680 | .label = "exynos4x12-gpio-ctrl1", | 801 | .label = "exynos4x12-gpio-ctrl1", |
| 681 | }, { | 802 | }, { |
| 682 | /* pin-controller instance 2 data */ | 803 | /* pin-controller instance 2 data */ |
| @@ -687,6 +808,8 @@ struct samsung_pin_ctrl exynos4x12_pin_ctrl[] = { | |||
| 687 | .geint_pend = EXYNOS_GPIO_EPEND_OFFSET, | 808 | .geint_pend = EXYNOS_GPIO_EPEND_OFFSET, |
| 688 | .svc = EXYNOS_SVC_OFFSET, | 809 | .svc = EXYNOS_SVC_OFFSET, |
| 689 | .eint_gpio_init = exynos_eint_gpio_init, | 810 | .eint_gpio_init = exynos_eint_gpio_init, |
| 811 | .suspend = exynos_pinctrl_suspend, | ||
| 812 | .resume = exynos_pinctrl_resume, | ||
| 690 | .label = "exynos4x12-gpio-ctrl2", | 813 | .label = "exynos4x12-gpio-ctrl2", |
| 691 | }, { | 814 | }, { |
| 692 | /* pin-controller instance 3 data */ | 815 | /* pin-controller instance 3 data */ |
| @@ -697,6 +820,8 @@ struct samsung_pin_ctrl exynos4x12_pin_ctrl[] = { | |||
| 697 | .geint_pend = EXYNOS_GPIO_EPEND_OFFSET, | 820 | .geint_pend = EXYNOS_GPIO_EPEND_OFFSET, |
| 698 | .svc = EXYNOS_SVC_OFFSET, | 821 | .svc = EXYNOS_SVC_OFFSET, |
| 699 | .eint_gpio_init = exynos_eint_gpio_init, | 822 | .eint_gpio_init = exynos_eint_gpio_init, |
| 823 | .suspend = exynos_pinctrl_suspend, | ||
| 824 | .resume = exynos_pinctrl_resume, | ||
| 700 | .label = "exynos4x12-gpio-ctrl3", | 825 | .label = "exynos4x12-gpio-ctrl3", |
| 701 | }, | 826 | }, |
| 702 | }; | 827 | }; |
| @@ -775,6 +900,8 @@ struct samsung_pin_ctrl exynos5250_pin_ctrl[] = { | |||
| 775 | .svc = EXYNOS_SVC_OFFSET, | 900 | .svc = EXYNOS_SVC_OFFSET, |
| 776 | .eint_gpio_init = exynos_eint_gpio_init, | 901 | .eint_gpio_init = exynos_eint_gpio_init, |
| 777 | .eint_wkup_init = exynos_eint_wkup_init, | 902 | .eint_wkup_init = exynos_eint_wkup_init, |
| 903 | .suspend = exynos_pinctrl_suspend, | ||
| 904 | .resume = exynos_pinctrl_resume, | ||
| 778 | .label = "exynos5250-gpio-ctrl0", | 905 | .label = "exynos5250-gpio-ctrl0", |
| 779 | }, { | 906 | }, { |
| 780 | /* pin-controller instance 1 data */ | 907 | /* pin-controller instance 1 data */ |
| @@ -785,6 +912,8 @@ struct samsung_pin_ctrl exynos5250_pin_ctrl[] = { | |||
| 785 | .geint_pend = EXYNOS_GPIO_EPEND_OFFSET, | 912 | .geint_pend = EXYNOS_GPIO_EPEND_OFFSET, |
| 786 | .svc = EXYNOS_SVC_OFFSET, | 913 | .svc = EXYNOS_SVC_OFFSET, |
| 787 | .eint_gpio_init = exynos_eint_gpio_init, | 914 | .eint_gpio_init = exynos_eint_gpio_init, |
| 915 | .suspend = exynos_pinctrl_suspend, | ||
| 916 | .resume = exynos_pinctrl_resume, | ||
| 788 | .label = "exynos5250-gpio-ctrl1", | 917 | .label = "exynos5250-gpio-ctrl1", |
| 789 | }, { | 918 | }, { |
| 790 | /* pin-controller instance 2 data */ | 919 | /* pin-controller instance 2 data */ |
| @@ -795,6 +924,8 @@ struct samsung_pin_ctrl exynos5250_pin_ctrl[] = { | |||
| 795 | .geint_pend = EXYNOS_GPIO_EPEND_OFFSET, | 924 | .geint_pend = EXYNOS_GPIO_EPEND_OFFSET, |
| 796 | .svc = EXYNOS_SVC_OFFSET, | 925 | .svc = EXYNOS_SVC_OFFSET, |
| 797 | .eint_gpio_init = exynos_eint_gpio_init, | 926 | .eint_gpio_init = exynos_eint_gpio_init, |
| 927 | .suspend = exynos_pinctrl_suspend, | ||
| 928 | .resume = exynos_pinctrl_resume, | ||
| 798 | .label = "exynos5250-gpio-ctrl2", | 929 | .label = "exynos5250-gpio-ctrl2", |
| 799 | }, { | 930 | }, { |
| 800 | /* pin-controller instance 3 data */ | 931 | /* pin-controller instance 3 data */ |
| @@ -805,6 +936,8 @@ struct samsung_pin_ctrl exynos5250_pin_ctrl[] = { | |||
| 805 | .geint_pend = EXYNOS_GPIO_EPEND_OFFSET, | 936 | .geint_pend = EXYNOS_GPIO_EPEND_OFFSET, |
| 806 | .svc = EXYNOS_SVC_OFFSET, | 937 | .svc = EXYNOS_SVC_OFFSET, |
| 807 | .eint_gpio_init = exynos_eint_gpio_init, | 938 | .eint_gpio_init = exynos_eint_gpio_init, |
| 939 | .suspend = exynos_pinctrl_suspend, | ||
| 940 | .resume = exynos_pinctrl_resume, | ||
| 808 | .label = "exynos5250-gpio-ctrl3", | 941 | .label = "exynos5250-gpio-ctrl3", |
| 809 | }, | 942 | }, |
| 810 | }; | 943 | }; |
