diff options
| -rw-r--r-- | arch/arm64/boot/dts/renesas/r8a774c0.dtsi | 7 |
1 files changed, 3 insertions, 4 deletions
diff --git a/arch/arm64/boot/dts/renesas/r8a774c0.dtsi b/arch/arm64/boot/dts/renesas/r8a774c0.dtsi index f2e390f7f1d5..6590b63268b0 100644 --- a/arch/arm64/boot/dts/renesas/r8a774c0.dtsi +++ b/arch/arm64/boot/dts/renesas/r8a774c0.dtsi | |||
| @@ -2,7 +2,7 @@ | |||
| 2 | /* | 2 | /* |
| 3 | * Device Tree Source for the RZ/G2E (R8A774C0) SoC | 3 | * Device Tree Source for the RZ/G2E (R8A774C0) SoC |
| 4 | * | 4 | * |
| 5 | * Copyright (C) 2018 Renesas Electronics Corp. | 5 | * Copyright (C) 2018-2019 Renesas Electronics Corp. |
| 6 | */ | 6 | */ |
| 7 | 7 | ||
| 8 | #include <dt-bindings/clock/r8a774c0-cpg-mssr.h> | 8 | #include <dt-bindings/clock/r8a774c0-cpg-mssr.h> |
| @@ -990,9 +990,8 @@ | |||
| 990 | <&cpg CPG_CORE R8A774C0_CLK_S3D1C>, | 990 | <&cpg CPG_CORE R8A774C0_CLK_S3D1C>, |
| 991 | <&scif_clk>; | 991 | <&scif_clk>; |
| 992 | clock-names = "fck", "brg_int", "scif_clk"; | 992 | clock-names = "fck", "brg_int", "scif_clk"; |
| 993 | dmas = <&dmac1 0x5b>, <&dmac1 0x5a>, | 993 | dmas = <&dmac0 0x5b>, <&dmac0 0x5a>; |
| 994 | <&dmac2 0x5b>, <&dmac2 0x5a>; | 994 | dma-names = "tx", "rx"; |
| 995 | dma-names = "tx", "rx", "tx", "rx"; | ||
| 996 | power-domains = <&sysc R8A774C0_PD_ALWAYS_ON>; | 995 | power-domains = <&sysc R8A774C0_PD_ALWAYS_ON>; |
| 997 | resets = <&cpg 202>; | 996 | resets = <&cpg 202>; |
| 998 | status = "disabled"; | 997 | status = "disabled"; |
