aboutsummaryrefslogtreecommitdiffstats
diff options
context:
space:
mode:
-rw-r--r--drivers/clk/samsung/clk-exynos7.c24
-rw-r--r--include/dt-bindings/clock/exynos7-clk.h16
2 files changed, 38 insertions, 2 deletions
diff --git a/drivers/clk/samsung/clk-exynos7.c b/drivers/clk/samsung/clk-exynos7.c
index 54206d4d408a..c700f654289e 100644
--- a/drivers/clk/samsung/clk-exynos7.c
+++ b/drivers/clk/samsung/clk-exynos7.c
@@ -290,6 +290,20 @@ static struct samsung_mux_clock peric0_mux_clks[] __initdata = {
290}; 290};
291 291
292static struct samsung_gate_clock peric0_gate_clks[] __initdata = { 292static struct samsung_gate_clock peric0_gate_clks[] __initdata = {
293 GATE(PCLK_HSI2C0, "pclk_hsi2c0", "mout_aclk_peric0_66_user",
294 ENABLE_PCLK_PERIC0, 8, 0, 0),
295 GATE(PCLK_HSI2C1, "pclk_hsi2c1", "mout_aclk_peric0_66_user",
296 ENABLE_PCLK_PERIC0, 9, 0, 0),
297 GATE(PCLK_HSI2C4, "pclk_hsi2c4", "mout_aclk_peric0_66_user",
298 ENABLE_PCLK_PERIC0, 10, 0, 0),
299 GATE(PCLK_HSI2C5, "pclk_hsi2c5", "mout_aclk_peric0_66_user",
300 ENABLE_PCLK_PERIC0, 11, 0, 0),
301 GATE(PCLK_HSI2C9, "pclk_hsi2c9", "mout_aclk_peric0_66_user",
302 ENABLE_PCLK_PERIC0, 12, 0, 0),
303 GATE(PCLK_HSI2C10, "pclk_hsi2c10", "mout_aclk_peric0_66_user",
304 ENABLE_PCLK_PERIC0, 13, 0, 0),
305 GATE(PCLK_HSI2C11, "pclk_hsi2c11", "mout_aclk_peric0_66_user",
306 ENABLE_PCLK_PERIC0, 14, 0, 0),
293 GATE(PCLK_UART0, "pclk_uart0", "mout_aclk_peric0_66_user", 307 GATE(PCLK_UART0, "pclk_uart0", "mout_aclk_peric0_66_user",
294 ENABLE_PCLK_PERIC0, 16, 0, 0), 308 ENABLE_PCLK_PERIC0, 16, 0, 0),
295 309
@@ -347,6 +361,16 @@ static struct samsung_mux_clock peric1_mux_clks[] __initdata = {
347}; 361};
348 362
349static struct samsung_gate_clock peric1_gate_clks[] __initdata = { 363static struct samsung_gate_clock peric1_gate_clks[] __initdata = {
364 GATE(PCLK_HSI2C2, "pclk_hsi2c2", "mout_aclk_peric1_66_user",
365 ENABLE_PCLK_PERIC1, 4, 0, 0),
366 GATE(PCLK_HSI2C3, "pclk_hsi2c3", "mout_aclk_peric1_66_user",
367 ENABLE_PCLK_PERIC1, 5, 0, 0),
368 GATE(PCLK_HSI2C6, "pclk_hsi2c6", "mout_aclk_peric1_66_user",
369 ENABLE_PCLK_PERIC1, 6, 0, 0),
370 GATE(PCLK_HSI2C7, "pclk_hsi2c7", "mout_aclk_peric1_66_user",
371 ENABLE_PCLK_PERIC1, 7, 0, 0),
372 GATE(PCLK_HSI2C8, "pclk_hsi2c8", "mout_aclk_peric1_66_user",
373 ENABLE_PCLK_PERIC1, 8, 0, 0),
350 GATE(PCLK_UART1, "pclk_uart1", "mout_aclk_peric1_66_user", 374 GATE(PCLK_UART1, "pclk_uart1", "mout_aclk_peric1_66_user",
351 ENABLE_PCLK_PERIC1, 9, 0, 0), 375 ENABLE_PCLK_PERIC1, 9, 0, 0),
352 GATE(PCLK_UART2, "pclk_uart2", "mout_aclk_peric1_66_user", 376 GATE(PCLK_UART2, "pclk_uart2", "mout_aclk_peric1_66_user",
diff --git a/include/dt-bindings/clock/exynos7-clk.h b/include/dt-bindings/clock/exynos7-clk.h
index 00fd6de1cb25..6d07b6f1d615 100644
--- a/include/dt-bindings/clock/exynos7-clk.h
+++ b/include/dt-bindings/clock/exynos7-clk.h
@@ -30,7 +30,14 @@
30/* PERIC0 */ 30/* PERIC0 */
31#define PCLK_UART0 1 31#define PCLK_UART0 1
32#define SCLK_UART0 2 32#define SCLK_UART0 2
33#define PERIC0_NR_CLK 3 33#define PCLK_HSI2C0 3
34#define PCLK_HSI2C1 4
35#define PCLK_HSI2C4 5
36#define PCLK_HSI2C5 6
37#define PCLK_HSI2C9 7
38#define PCLK_HSI2C10 8
39#define PCLK_HSI2C11 9
40#define PERIC0_NR_CLK 10
34 41
35/* PERIC1 */ 42/* PERIC1 */
36#define PCLK_UART1 1 43#define PCLK_UART1 1
@@ -39,7 +46,12 @@
39#define SCLK_UART1 4 46#define SCLK_UART1 4
40#define SCLK_UART2 5 47#define SCLK_UART2 5
41#define SCLK_UART3 6 48#define SCLK_UART3 6
42#define PERIC1_NR_CLK 7 49#define PCLK_HSI2C2 7
50#define PCLK_HSI2C3 8
51#define PCLK_HSI2C6 9
52#define PCLK_HSI2C7 10
53#define PCLK_HSI2C8 11
54#define PERIC1_NR_CLK 12
43 55
44/* PERIS */ 56/* PERIS */
45#define PCLK_CHIPID 1 57#define PCLK_CHIPID 1