diff options
author | Ben Skeggs <bskeggs@redhat.com> | 2017-12-12 01:08:05 -0500 |
---|---|---|
committer | Ben Skeggs <bskeggs@redhat.com> | 2018-02-02 00:24:04 -0500 |
commit | dcc80c89477891e173d999fa8a13edf10d37b639 (patch) | |
tree | dc4b7683195a0098ae43a4e720e72aa0d2403e68 /drivers | |
parent | b7997a35f936e92de0f69231c3ba6aa7cc6c20f1 (diff) |
drm/nouveau/secboot/r370: implement support for booting LS SEC2 ucode
Signed-off-by: Ben Skeggs <bskeggs@redhat.com>
Reviewed-by: Gourav Samaiya <gsamaiya@nvidia.com>
Diffstat (limited to 'drivers')
-rw-r--r-- | drivers/gpu/drm/nouveau/nvkm/subdev/secboot/acr_r370.c | 39 |
1 files changed, 39 insertions, 0 deletions
diff --git a/drivers/gpu/drm/nouveau/nvkm/subdev/secboot/acr_r370.c b/drivers/gpu/drm/nouveau/nvkm/subdev/secboot/acr_r370.c index 1b451de31d25..2f890dfae7fc 100644 --- a/drivers/gpu/drm/nouveau/nvkm/subdev/secboot/acr_r370.c +++ b/drivers/gpu/drm/nouveau/nvkm/subdev/secboot/acr_r370.c | |||
@@ -65,6 +65,44 @@ acr_r370_ls_gpccs_func = { | |||
65 | .lhdr_flags = LSF_FLAG_FORCE_PRIV_LOAD, | 65 | .lhdr_flags = LSF_FLAG_FORCE_PRIV_LOAD, |
66 | }; | 66 | }; |
67 | 67 | ||
68 | static void | ||
69 | acr_r370_generate_sec2_bl_desc(const struct nvkm_acr *acr, | ||
70 | const struct ls_ucode_img *img, u64 wpr_addr, | ||
71 | void *_desc) | ||
72 | { | ||
73 | const struct ls_ucode_img_desc *pdesc = &img->ucode_desc; | ||
74 | const struct nvkm_sec2 *sec = acr->subdev->device->sec2; | ||
75 | struct acr_r370_flcn_bl_desc *desc = _desc; | ||
76 | u64 base, addr_code, addr_data; | ||
77 | u32 addr_args; | ||
78 | |||
79 | base = wpr_addr + img->ucode_off + pdesc->app_start_offset; | ||
80 | /* For some reason we should not add app_resident_code_offset here */ | ||
81 | addr_code = base; | ||
82 | addr_data = base + pdesc->app_resident_data_offset; | ||
83 | addr_args = sec->falcon->data.limit; | ||
84 | addr_args -= NVKM_MSGQUEUE_CMDLINE_SIZE; | ||
85 | |||
86 | desc->ctx_dma = FALCON_SEC2_DMAIDX_UCODE; | ||
87 | desc->code_dma_base = u64_to_flcn64(addr_code); | ||
88 | desc->non_sec_code_off = pdesc->app_resident_code_offset; | ||
89 | desc->non_sec_code_size = pdesc->app_resident_code_size; | ||
90 | desc->code_entry_point = pdesc->app_imem_entry; | ||
91 | desc->data_dma_base = u64_to_flcn64(addr_data); | ||
92 | desc->data_size = pdesc->app_resident_data_size; | ||
93 | desc->argc = 1; | ||
94 | /* args are stored at the beginning of EMEM */ | ||
95 | desc->argv = 0x01000000; | ||
96 | } | ||
97 | |||
98 | const struct acr_r352_ls_func | ||
99 | acr_r370_ls_sec2_func = { | ||
100 | .load = acr_ls_ucode_load_sec2, | ||
101 | .generate_bl_desc = acr_r370_generate_sec2_bl_desc, | ||
102 | .bl_desc_size = sizeof(struct acr_r370_flcn_bl_desc), | ||
103 | .post_run = acr_ls_sec2_post_run, | ||
104 | }; | ||
105 | |||
68 | void | 106 | void |
69 | acr_r370_generate_hs_bl_desc(const struct hsf_load_header *hdr, void *_bl_desc, | 107 | acr_r370_generate_hs_bl_desc(const struct hsf_load_header *hdr, void *_bl_desc, |
70 | u64 offset) | 108 | u64 offset) |
@@ -92,6 +130,7 @@ acr_r370_func = { | |||
92 | .ls_fill_headers = acr_r367_ls_fill_headers, | 130 | .ls_fill_headers = acr_r367_ls_fill_headers, |
93 | .ls_write_wpr = acr_r367_ls_write_wpr, | 131 | .ls_write_wpr = acr_r367_ls_write_wpr, |
94 | .ls_func = { | 132 | .ls_func = { |
133 | [NVKM_SECBOOT_FALCON_SEC2] = &acr_r370_ls_sec2_func, | ||
95 | [NVKM_SECBOOT_FALCON_FECS] = &acr_r370_ls_fecs_func, | 134 | [NVKM_SECBOOT_FALCON_FECS] = &acr_r370_ls_fecs_func, |
96 | [NVKM_SECBOOT_FALCON_GPCCS] = &acr_r370_ls_gpccs_func, | 135 | [NVKM_SECBOOT_FALCON_GPCCS] = &acr_r370_ls_gpccs_func, |
97 | }, | 136 | }, |