aboutsummaryrefslogtreecommitdiffstats
path: root/drivers
diff options
context:
space:
mode:
authorKunihiko Hayashi <hayashi.kunihiko@socionext.com>2018-03-30 05:44:14 -0400
committerStephen Boyd <sboyd@kernel.org>2018-04-05 18:03:51 -0400
commit6f1aa4ef3f78cc0b42aa1b4c61e356523d88e680 (patch)
tree1eb7304e5d72c615cda2d3f61a73d2e062e72544 /drivers
parent54e1f7ee1f5e8ec8b56e89fc431b3d07f84e9cbd (diff)
clk: uniphier: add additional ethernet clock lines for Pro4
Pro4 SoC has clock lines for Giga-bit feature and ethernet phy, and these are mandatory to activate the ethernet controller. This adds support for the clock lines. Signed-off-by: Kunihiko Hayashi <hayashi.kunihiko@socionext.com> Acked-by: Masahiro Yamada <yamada.masahiro@socionext.com> Signed-off-by: Stephen Boyd <sboyd@kernel.org>
Diffstat (limited to 'drivers')
-rw-r--r--drivers/clk/uniphier/clk-uniphier-sys.c3
1 files changed, 3 insertions, 0 deletions
diff --git a/drivers/clk/uniphier/clk-uniphier-sys.c b/drivers/clk/uniphier/clk-uniphier-sys.c
index 7d66dfb34af7..ebc78ab2df05 100644
--- a/drivers/clk/uniphier/clk-uniphier-sys.c
+++ b/drivers/clk/uniphier/clk-uniphier-sys.c
@@ -102,13 +102,16 @@ const struct uniphier_clk_data uniphier_pro4_sys_clk_data[] = {
102 UNIPHIER_CLK_FACTOR("upll", -1, "ref", 288, 25), /* 288 MHz */ 102 UNIPHIER_CLK_FACTOR("upll", -1, "ref", 288, 25), /* 288 MHz */
103 UNIPHIER_CLK_FACTOR("a2pll", -1, "upll", 256, 125), /* 589.824 MHz */ 103 UNIPHIER_CLK_FACTOR("a2pll", -1, "upll", 256, 125), /* 589.824 MHz */
104 UNIPHIER_CLK_FACTOR("vpll27a", -1, "ref", 270, 25), /* 270 MHz */ 104 UNIPHIER_CLK_FACTOR("vpll27a", -1, "ref", 270, 25), /* 270 MHz */
105 UNIPHIER_CLK_FACTOR("gpll", -1, "ref", 10, 1), /* 250 MHz */
105 UNIPHIER_CLK_FACTOR("uart", 0, "a2pll", 1, 8), 106 UNIPHIER_CLK_FACTOR("uart", 0, "a2pll", 1, 8),
106 UNIPHIER_CLK_FACTOR("i2c", 1, "spll", 1, 32), 107 UNIPHIER_CLK_FACTOR("i2c", 1, "spll", 1, 32),
107 UNIPHIER_LD4_SYS_CLK_NAND(2), 108 UNIPHIER_LD4_SYS_CLK_NAND(2),
108 UNIPHIER_LD4_SYS_CLK_SD, 109 UNIPHIER_LD4_SYS_CLK_SD,
109 UNIPHIER_CLK_FACTOR("usb2", -1, "upll", 1, 12), 110 UNIPHIER_CLK_FACTOR("usb2", -1, "upll", 1, 12),
110 UNIPHIER_PRO4_SYS_CLK_ETHER(6), 111 UNIPHIER_PRO4_SYS_CLK_ETHER(6),
112 UNIPHIER_CLK_GATE("ether-gb", 7, "gpll", 0x2104, 5),
111 UNIPHIER_LD4_SYS_CLK_STDMAC(8), /* HSC, MIO, RLE */ 113 UNIPHIER_LD4_SYS_CLK_STDMAC(8), /* HSC, MIO, RLE */
114 UNIPHIER_CLK_GATE("ether-phy", 10, "ref", 0x2260, 0),
112 UNIPHIER_PRO4_SYS_CLK_GIO(12), /* Ether, SATA, USB3 */ 115 UNIPHIER_PRO4_SYS_CLK_GIO(12), /* Ether, SATA, USB3 */
113 UNIPHIER_PRO4_SYS_CLK_USB3(14, 0), 116 UNIPHIER_PRO4_SYS_CLK_USB3(14, 0),
114 UNIPHIER_PRO4_SYS_CLK_USB3(15, 1), 117 UNIPHIER_PRO4_SYS_CLK_USB3(15, 1),