aboutsummaryrefslogtreecommitdiffstats
path: root/drivers/media/video/tvp7002.c
diff options
context:
space:
mode:
authorMats Randgaard <mats.randgaard@tandberg.com>2010-08-03 03:18:04 -0400
committerMauro Carvalho Chehab <mchehab@redhat.com>2011-09-22 09:25:38 -0400
commit425b91c94a8287a9e1463f2ba23170584077ebe6 (patch)
tree32f3bea650d317d319a115b97302ec2de92dbfae /drivers/media/video/tvp7002.c
parentab0ab19032d16ad63e81f2fe98ae35d76296d8d9 (diff)
[media] TVP7002: Changed register values
Register values changed according to the data sheet and Texas Instruments DaVinci_PSP_03_02_00_37. - TVP7002_RGB_COARSE_CLAMP_CTL changed to the default value in data sheet. - TVP7002_HPLL_PHASE_SEL deleted because the registers write to reserved bits. The default value works fine. Signed-off-by: Mats Randgaard <mats.randgaard@tandberg.com> Acked-by: Hans Verkuil <hans.verkuil@cisco.com> Signed-off-by: Mauro Carvalho Chehab <mchehab@redhat.com>
Diffstat (limited to 'drivers/media/video/tvp7002.c')
-rw-r--r--drivers/media/video/tvp7002.c9
1 files changed, 1 insertions, 8 deletions
diff --git a/drivers/media/video/tvp7002.c b/drivers/media/video/tvp7002.c
index d78be2f710e5..2e6059a52e9f 100644
--- a/drivers/media/video/tvp7002.c
+++ b/drivers/media/video/tvp7002.c
@@ -128,7 +128,7 @@ static const struct i2c_reg_value tvp7002_init_default[] = {
128 { TVP7002_ADC_SETUP, 0x50, TVP7002_WRITE }, 128 { TVP7002_ADC_SETUP, 0x50, TVP7002_WRITE },
129 { TVP7002_COARSE_CLAMP_CTL, 0x00, TVP7002_WRITE }, 129 { TVP7002_COARSE_CLAMP_CTL, 0x00, TVP7002_WRITE },
130 { TVP7002_SOG_CLAMP, 0x80, TVP7002_WRITE }, 130 { TVP7002_SOG_CLAMP, 0x80, TVP7002_WRITE },
131 { TVP7002_RGB_COARSE_CLAMP_CTL, 0x00, TVP7002_WRITE }, 131 { TVP7002_RGB_COARSE_CLAMP_CTL, 0x8c, TVP7002_WRITE },
132 { TVP7002_SOG_COARSE_CLAMP_CTL, 0x04, TVP7002_WRITE }, 132 { TVP7002_SOG_COARSE_CLAMP_CTL, 0x04, TVP7002_WRITE },
133 { TVP7002_ALC_PLACEMENT, 0x5a, TVP7002_WRITE }, 133 { TVP7002_ALC_PLACEMENT, 0x5a, TVP7002_WRITE },
134 { 0x32, 0x18, TVP7002_RESERVED }, 134 { 0x32, 0x18, TVP7002_RESERVED },
@@ -182,7 +182,6 @@ static const struct i2c_reg_value tvp7002_parms_480P[] = {
182 { TVP7002_HPLL_FDBK_DIV_MSBS, 0x35, TVP7002_WRITE }, 182 { TVP7002_HPLL_FDBK_DIV_MSBS, 0x35, TVP7002_WRITE },
183 { TVP7002_HPLL_FDBK_DIV_LSBS, 0xa0, TVP7002_WRITE }, 183 { TVP7002_HPLL_FDBK_DIV_LSBS, 0xa0, TVP7002_WRITE },
184 { TVP7002_HPLL_CRTL, 0x02, TVP7002_WRITE }, 184 { TVP7002_HPLL_CRTL, 0x02, TVP7002_WRITE },
185 { TVP7002_HPLL_PHASE_SEL, 0x14, TVP7002_WRITE },
186 { TVP7002_AVID_START_PIXEL_LSBS, 0x91, TVP7002_WRITE }, 185 { TVP7002_AVID_START_PIXEL_LSBS, 0x91, TVP7002_WRITE },
187 { TVP7002_AVID_START_PIXEL_MSBS, 0x00, TVP7002_WRITE }, 186 { TVP7002_AVID_START_PIXEL_MSBS, 0x00, TVP7002_WRITE },
188 { TVP7002_AVID_STOP_PIXEL_LSBS, 0x0B, TVP7002_WRITE }, 187 { TVP7002_AVID_STOP_PIXEL_LSBS, 0x0B, TVP7002_WRITE },
@@ -204,7 +203,6 @@ static const struct i2c_reg_value tvp7002_parms_576P[] = {
204 { TVP7002_HPLL_FDBK_DIV_MSBS, 0x36, TVP7002_WRITE }, 203 { TVP7002_HPLL_FDBK_DIV_MSBS, 0x36, TVP7002_WRITE },
205 { TVP7002_HPLL_FDBK_DIV_LSBS, 0x00, TVP7002_WRITE }, 204 { TVP7002_HPLL_FDBK_DIV_LSBS, 0x00, TVP7002_WRITE },
206 { TVP7002_HPLL_CRTL, 0x18, TVP7002_WRITE }, 205 { TVP7002_HPLL_CRTL, 0x18, TVP7002_WRITE },
207 { TVP7002_HPLL_PHASE_SEL, 0x14, TVP7002_WRITE },
208 { TVP7002_AVID_START_PIXEL_LSBS, 0x9B, TVP7002_WRITE }, 206 { TVP7002_AVID_START_PIXEL_LSBS, 0x9B, TVP7002_WRITE },
209 { TVP7002_AVID_START_PIXEL_MSBS, 0x00, TVP7002_WRITE }, 207 { TVP7002_AVID_START_PIXEL_MSBS, 0x00, TVP7002_WRITE },
210 { TVP7002_AVID_STOP_PIXEL_LSBS, 0x0F, TVP7002_WRITE }, 208 { TVP7002_AVID_STOP_PIXEL_LSBS, 0x0F, TVP7002_WRITE },
@@ -226,7 +224,6 @@ static const struct i2c_reg_value tvp7002_parms_1080I60[] = {
226 { TVP7002_HPLL_FDBK_DIV_MSBS, 0x89, TVP7002_WRITE }, 224 { TVP7002_HPLL_FDBK_DIV_MSBS, 0x89, TVP7002_WRITE },
227 { TVP7002_HPLL_FDBK_DIV_LSBS, 0x80, TVP7002_WRITE }, 225 { TVP7002_HPLL_FDBK_DIV_LSBS, 0x80, TVP7002_WRITE },
228 { TVP7002_HPLL_CRTL, 0x98, TVP7002_WRITE }, 226 { TVP7002_HPLL_CRTL, 0x98, TVP7002_WRITE },
229 { TVP7002_HPLL_PHASE_SEL, 0x14, TVP7002_WRITE },
230 { TVP7002_AVID_START_PIXEL_LSBS, 0x06, TVP7002_WRITE }, 227 { TVP7002_AVID_START_PIXEL_LSBS, 0x06, TVP7002_WRITE },
231 { TVP7002_AVID_START_PIXEL_MSBS, 0x01, TVP7002_WRITE }, 228 { TVP7002_AVID_START_PIXEL_MSBS, 0x01, TVP7002_WRITE },
232 { TVP7002_AVID_STOP_PIXEL_LSBS, 0x8a, TVP7002_WRITE }, 229 { TVP7002_AVID_STOP_PIXEL_LSBS, 0x8a, TVP7002_WRITE },
@@ -248,7 +245,6 @@ static const struct i2c_reg_value tvp7002_parms_1080P60[] = {
248 { TVP7002_HPLL_FDBK_DIV_MSBS, 0x89, TVP7002_WRITE }, 245 { TVP7002_HPLL_FDBK_DIV_MSBS, 0x89, TVP7002_WRITE },
249 { TVP7002_HPLL_FDBK_DIV_LSBS, 0x80, TVP7002_WRITE }, 246 { TVP7002_HPLL_FDBK_DIV_LSBS, 0x80, TVP7002_WRITE },
250 { TVP7002_HPLL_CRTL, 0xE0, TVP7002_WRITE }, 247 { TVP7002_HPLL_CRTL, 0xE0, TVP7002_WRITE },
251 { TVP7002_HPLL_PHASE_SEL, 0x14, TVP7002_WRITE },
252 { TVP7002_AVID_START_PIXEL_LSBS, 0x06, TVP7002_WRITE }, 248 { TVP7002_AVID_START_PIXEL_LSBS, 0x06, TVP7002_WRITE },
253 { TVP7002_AVID_START_PIXEL_MSBS, 0x01, TVP7002_WRITE }, 249 { TVP7002_AVID_START_PIXEL_MSBS, 0x01, TVP7002_WRITE },
254 { TVP7002_AVID_STOP_PIXEL_LSBS, 0x8a, TVP7002_WRITE }, 250 { TVP7002_AVID_STOP_PIXEL_LSBS, 0x8a, TVP7002_WRITE },
@@ -270,7 +266,6 @@ static const struct i2c_reg_value tvp7002_parms_1080I50[] = {
270 { TVP7002_HPLL_FDBK_DIV_MSBS, 0xa5, TVP7002_WRITE }, 266 { TVP7002_HPLL_FDBK_DIV_MSBS, 0xa5, TVP7002_WRITE },
271 { TVP7002_HPLL_FDBK_DIV_LSBS, 0x00, TVP7002_WRITE }, 267 { TVP7002_HPLL_FDBK_DIV_LSBS, 0x00, TVP7002_WRITE },
272 { TVP7002_HPLL_CRTL, 0x98, TVP7002_WRITE }, 268 { TVP7002_HPLL_CRTL, 0x98, TVP7002_WRITE },
273 { TVP7002_HPLL_PHASE_SEL, 0x14, TVP7002_WRITE },
274 { TVP7002_AVID_START_PIXEL_LSBS, 0x06, TVP7002_WRITE }, 269 { TVP7002_AVID_START_PIXEL_LSBS, 0x06, TVP7002_WRITE },
275 { TVP7002_AVID_START_PIXEL_MSBS, 0x01, TVP7002_WRITE }, 270 { TVP7002_AVID_START_PIXEL_MSBS, 0x01, TVP7002_WRITE },
276 { TVP7002_AVID_STOP_PIXEL_LSBS, 0x8a, TVP7002_WRITE }, 271 { TVP7002_AVID_STOP_PIXEL_LSBS, 0x8a, TVP7002_WRITE },
@@ -292,7 +287,6 @@ static const struct i2c_reg_value tvp7002_parms_720P60[] = {
292 { TVP7002_HPLL_FDBK_DIV_MSBS, 0x67, TVP7002_WRITE }, 287 { TVP7002_HPLL_FDBK_DIV_MSBS, 0x67, TVP7002_WRITE },
293 { TVP7002_HPLL_FDBK_DIV_LSBS, 0x20, TVP7002_WRITE }, 288 { TVP7002_HPLL_FDBK_DIV_LSBS, 0x20, TVP7002_WRITE },
294 { TVP7002_HPLL_CRTL, 0xa0, TVP7002_WRITE }, 289 { TVP7002_HPLL_CRTL, 0xa0, TVP7002_WRITE },
295 { TVP7002_HPLL_PHASE_SEL, 0x16, TVP7002_WRITE },
296 { TVP7002_AVID_START_PIXEL_LSBS, 0x47, TVP7002_WRITE }, 290 { TVP7002_AVID_START_PIXEL_LSBS, 0x47, TVP7002_WRITE },
297 { TVP7002_AVID_START_PIXEL_MSBS, 0x01, TVP7002_WRITE }, 291 { TVP7002_AVID_START_PIXEL_MSBS, 0x01, TVP7002_WRITE },
298 { TVP7002_AVID_STOP_PIXEL_LSBS, 0x4B, TVP7002_WRITE }, 292 { TVP7002_AVID_STOP_PIXEL_LSBS, 0x4B, TVP7002_WRITE },
@@ -314,7 +308,6 @@ static const struct i2c_reg_value tvp7002_parms_720P50[] = {
314 { TVP7002_HPLL_FDBK_DIV_MSBS, 0x7b, TVP7002_WRITE }, 308 { TVP7002_HPLL_FDBK_DIV_MSBS, 0x7b, TVP7002_WRITE },
315 { TVP7002_HPLL_FDBK_DIV_LSBS, 0xc0, TVP7002_WRITE }, 309 { TVP7002_HPLL_FDBK_DIV_LSBS, 0xc0, TVP7002_WRITE },
316 { TVP7002_HPLL_CRTL, 0x98, TVP7002_WRITE }, 310 { TVP7002_HPLL_CRTL, 0x98, TVP7002_WRITE },
317 { TVP7002_HPLL_PHASE_SEL, 0x16, TVP7002_WRITE },
318 { TVP7002_AVID_START_PIXEL_LSBS, 0x47, TVP7002_WRITE }, 311 { TVP7002_AVID_START_PIXEL_LSBS, 0x47, TVP7002_WRITE },
319 { TVP7002_AVID_START_PIXEL_MSBS, 0x01, TVP7002_WRITE }, 312 { TVP7002_AVID_START_PIXEL_MSBS, 0x01, TVP7002_WRITE },
320 { TVP7002_AVID_STOP_PIXEL_LSBS, 0x4B, TVP7002_WRITE }, 313 { TVP7002_AVID_STOP_PIXEL_LSBS, 0x4B, TVP7002_WRITE },