aboutsummaryrefslogtreecommitdiffstats
path: root/drivers/media/dvb-frontends/drx39xyj/drxj_map.h
diff options
context:
space:
mode:
authorDevin Heitmueller <dheitmueller@kernellabs.com>2012-08-13 20:18:02 -0400
committerMauro Carvalho Chehab <m.chehab@samsung.com>2014-03-04 12:20:23 -0500
commit38b2df95c53be4bd5421d933ca0dabbcb82741d0 (patch)
tree06f53c59c0b28b3c0adb147d22c1fe4297509e4f /drivers/media/dvb-frontends/drx39xyj/drxj_map.h
parent4872b46b73618190bc3debcbc552460ddb4aad11 (diff)
[media] drx-j: add a driver for Trident drx-j frontend
Add support for the Trident DRX-J driver, including a card profile for the PCTV 80e which uses the chip. Thanks to Trident for allowing the release of this code under a BSD license, and of course Hauppauge/PCTV for pushing for its release to the community. [pdickeybeta@gmail.com: modified to fix compilation errors and also to move the driver files from the drx39xy subdirectory to the frontends directory] [m.chehab@samsung.com: fix merge conflicts, commented drx-j compilation and added EM28XX_R06_I2C_CLK setup also to the board setup] Signed-off-by: Devin Heitmueller <dheitmueller@kernellabs.com> Signed-off-by: Mauro Carvalho Chehab <m.chehab@samsung.com>
Diffstat (limited to 'drivers/media/dvb-frontends/drx39xyj/drxj_map.h')
-rw-r--r--drivers/media/dvb-frontends/drx39xyj/drxj_map.h15350
1 files changed, 15350 insertions, 0 deletions
diff --git a/drivers/media/dvb-frontends/drx39xyj/drxj_map.h b/drivers/media/dvb-frontends/drx39xyj/drxj_map.h
new file mode 100644
index 000000000000..941aa14ca06e
--- /dev/null
+++ b/drivers/media/dvb-frontends/drx39xyj/drxj_map.h
@@ -0,0 +1,15350 @@
1/*
2 ***********************************************************************************************************************
3 * WARNING - THIS FILE HAS BEEN GENERATED - DO NOT CHANGE
4 *
5 * Filename: drxj_map.h
6 * Generated on: Mon Jan 18 12:09:24 2010
7 * Generated by: IDF:x 1.3.0
8 * Generated from: reg_map
9 * Output start: [entry point]
10 *
11 * filename last modified re-use
12 * -----------------------------------------------------
13 * reg_map.1.tmp Mon Jan 18 12:09:24 2010 -
14 *
15 * $(c) 2010 Trident Microsystems, Inc. - All rights reserved.
16 *
17 * This software and related documentation (the 'Software') are intellectual property owned by Trident and are
18 * copyright of Trident, unless specifically noted otherwise.
19 *
20 * Any use of the Software is permitted only pursuant to the terms of the license agreement, if any, which accompanies,
21 * is included with or applicable to the Software ('License Agreement') or upon express written consent of Trident. Any
22 * copying, reproduction or redistribution of the Software in whole or in part by any means not in accordance with the
23 * License Agreement or as agreed in writing by Trident is expressly prohibited.
24 *
25 * THE SOFTWARE IS WARRANTED, IF AT ALL, ONLY ACCORDING TO THE TERMS OF THE LICENSE AGREEMENT. EXCEPT AS WARRANTED IN
26 * THE LICENSE AGREEMENT THE SOFTWARE IS DELIVERED 'AS IS' AND TRIDENT HEREBY DISCLAIMS ALL WARRANTIES AND CONDITIONS
27 * WITH REGARD TO THE SOFTWARE, INCLUDING ALL IMPLIED WARRANTIES AND CONDITIONS OF MERCHANTABILITY, FITNESS FOR A
28 * PARTICULAR PURPOSE, QUIT ENJOYMENT, TITLE AND NON-INFRINGEMENT OF ANY THIRD PARTY INTELLECTUAL PROPERTY OR OTHER
29 * RIGHTS WHICH MAY RESULT FROM THE USE OR THE INABILITY TO USE THE SOFTWARE.
30 *
31 * IN NO EVENT SHALL TRIDENT BE LIABLE FOR INDIRECT, INCIDENTAL, CONSEQUENTIAL, PUNITIVE, SPECIAL OR OTHER DAMAGES
32 * WHATSOEVER INCLUDING WITHOUT LIMITATION, DAMAGES FOR LOSS OF BUSINESS PROFITS, BUSINESS INTERRUPTION, LOSS OF
33 * BUSINESS INFORMATION, AND THE LIKE, ARISING OUT OF OR RELATING TO THE USE OF OR THE INABILITY TO USE THE SOFTWARE,
34 * EVEN IF TRIDENT HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES, EXCEPT PERSONAL INJURY OR DEATH RESULTING FROM
35 * TRIDENT'S NEGLIGENCE. $
36 *
37 ***********************************************************************************************************************
38 */
39
40#ifndef __DRXJ_MAP__H__
41#define __DRXJ_MAP__H__ INCLUDED
42
43#ifdef __cplusplus
44extern "C" {
45#endif
46
47#ifdef _REGISTERTABLE_
48#include <registertable.h>
49extern RegisterTable_t drxj_map[];
50extern RegisterTableInfo_t drxj_map_info[];
51#endif
52
53
54
55
56
57
58#define ATV_COMM_EXEC__A 0xC00000
59#define ATV_COMM_EXEC__W 2
60#define ATV_COMM_EXEC__M 0x3
61#define ATV_COMM_EXEC__PRE 0x0
62#define ATV_COMM_EXEC_STOP 0x0
63#define ATV_COMM_EXEC_ACTIVE 0x1
64#define ATV_COMM_EXEC_HOLD 0x2
65
66#define ATV_COMM_STATE__A 0xC00001
67#define ATV_COMM_STATE__W 16
68#define ATV_COMM_STATE__M 0xFFFF
69#define ATV_COMM_STATE__PRE 0x0
70#define ATV_COMM_MB__A 0xC00002
71#define ATV_COMM_MB__W 16
72#define ATV_COMM_MB__M 0xFFFF
73#define ATV_COMM_MB__PRE 0x0
74#define ATV_COMM_INT_REQ__A 0xC00003
75#define ATV_COMM_INT_REQ__W 16
76#define ATV_COMM_INT_REQ__M 0xFFFF
77#define ATV_COMM_INT_REQ__PRE 0x0
78#define ATV_COMM_INT_REQ_COMM_INT_REQ__B 0
79#define ATV_COMM_INT_REQ_COMM_INT_REQ__W 1
80#define ATV_COMM_INT_REQ_COMM_INT_REQ__M 0x1
81#define ATV_COMM_INT_REQ_COMM_INT_REQ__PRE 0x0
82
83#define ATV_COMM_INT_STA__A 0xC00005
84#define ATV_COMM_INT_STA__W 16
85#define ATV_COMM_INT_STA__M 0xFFFF
86#define ATV_COMM_INT_STA__PRE 0x0
87#define ATV_COMM_INT_MSK__A 0xC00006
88#define ATV_COMM_INT_MSK__W 16
89#define ATV_COMM_INT_MSK__M 0xFFFF
90#define ATV_COMM_INT_MSK__PRE 0x0
91#define ATV_COMM_INT_STM__A 0xC00007
92#define ATV_COMM_INT_STM__W 16
93#define ATV_COMM_INT_STM__M 0xFFFF
94#define ATV_COMM_INT_STM__PRE 0x0
95
96#define ATV_COMM_KEY__A 0xC0000F
97#define ATV_COMM_KEY__W 16
98#define ATV_COMM_KEY__M 0xFFFF
99#define ATV_COMM_KEY__PRE 0x0
100#define ATV_COMM_KEY_KEY 0xFABA
101#define ATV_COMM_KEY_MIN 0x0
102#define ATV_COMM_KEY_MAX 0xFFFF
103
104
105
106#define ATV_TOP_COMM_EXEC__A 0xC10000
107#define ATV_TOP_COMM_EXEC__W 2
108#define ATV_TOP_COMM_EXEC__M 0x3
109#define ATV_TOP_COMM_EXEC__PRE 0x0
110#define ATV_TOP_COMM_EXEC_STOP 0x0
111#define ATV_TOP_COMM_EXEC_ACTIVE 0x1
112#define ATV_TOP_COMM_EXEC_HOLD 0x2
113
114#define ATV_TOP_COMM_STATE__A 0xC10001
115#define ATV_TOP_COMM_STATE__W 16
116#define ATV_TOP_COMM_STATE__M 0xFFFF
117#define ATV_TOP_COMM_STATE__PRE 0x0
118#define ATV_TOP_COMM_STATE_STATE__B 0
119#define ATV_TOP_COMM_STATE_STATE__W 16
120#define ATV_TOP_COMM_STATE_STATE__M 0xFFFF
121#define ATV_TOP_COMM_STATE_STATE__PRE 0x0
122
123#define ATV_TOP_COMM_MB__A 0xC10002
124#define ATV_TOP_COMM_MB__W 16
125#define ATV_TOP_COMM_MB__M 0xFFFF
126#define ATV_TOP_COMM_MB__PRE 0x0
127#define ATV_TOP_COMM_MB_CTL__B 0
128#define ATV_TOP_COMM_MB_CTL__W 1
129#define ATV_TOP_COMM_MB_CTL__M 0x1
130#define ATV_TOP_COMM_MB_CTL__PRE 0x0
131#define ATV_TOP_COMM_MB_OBS__B 1
132#define ATV_TOP_COMM_MB_OBS__W 1
133#define ATV_TOP_COMM_MB_OBS__M 0x2
134#define ATV_TOP_COMM_MB_OBS__PRE 0x0
135
136#define ATV_TOP_COMM_MB_MUX_CTRL__B 2
137#define ATV_TOP_COMM_MB_MUX_CTRL__W 4
138#define ATV_TOP_COMM_MB_MUX_CTRL__M 0x3C
139#define ATV_TOP_COMM_MB_MUX_CTRL__PRE 0x0
140#define ATV_TOP_COMM_MB_MUX_CTRL_PEAK_S 0x0
141#define ATV_TOP_COMM_MB_MUX_CTRL_VID_GAIN 0x4
142#define ATV_TOP_COMM_MB_MUX_CTRL_CORR_O 0x8
143#define ATV_TOP_COMM_MB_MUX_CTRL_CR_ROT_O 0xC
144#define ATV_TOP_COMM_MB_MUX_CTRL_CR_IIR_IQ 0x10
145#define ATV_TOP_COMM_MB_MUX_CTRL_VIDEO_O 0x14
146#define ATV_TOP_COMM_MB_MUX_CTRL_SIF_O 0x18
147#define ATV_TOP_COMM_MB_MUX_CTRL_SIF2025_O 0x1C
148#define ATV_TOP_COMM_MB_MUX_CTRL_POST_S 0x20
149
150#define ATV_TOP_COMM_MB_MUX_OBS__B 6
151#define ATV_TOP_COMM_MB_MUX_OBS__W 4
152#define ATV_TOP_COMM_MB_MUX_OBS__M 0x3C0
153#define ATV_TOP_COMM_MB_MUX_OBS__PRE 0x0
154#define ATV_TOP_COMM_MB_MUX_OBS_PEAK_S 0x0
155#define ATV_TOP_COMM_MB_MUX_OBS_VID_GAIN 0x40
156#define ATV_TOP_COMM_MB_MUX_OBS_CORR_O 0x80
157#define ATV_TOP_COMM_MB_MUX_OBS_CR_ROT_O 0xC0
158#define ATV_TOP_COMM_MB_MUX_OBS_CR_IIR_IQ 0x100
159#define ATV_TOP_COMM_MB_MUX_OBS_VIDEO_O 0x140
160#define ATV_TOP_COMM_MB_MUX_OBS_SIF_O 0x180
161#define ATV_TOP_COMM_MB_MUX_OBS_SIF2025_O 0x1C0
162#define ATV_TOP_COMM_MB_MUX_OBS_POST_S 0x200
163
164
165#define ATV_TOP_COMM_INT_REQ__A 0xC10003
166#define ATV_TOP_COMM_INT_REQ__W 16
167#define ATV_TOP_COMM_INT_REQ__M 0xFFFF
168#define ATV_TOP_COMM_INT_REQ__PRE 0x0
169#define ATV_TOP_COMM_INT_STA__A 0xC10005
170#define ATV_TOP_COMM_INT_STA__W 16
171#define ATV_TOP_COMM_INT_STA__M 0xFFFF
172#define ATV_TOP_COMM_INT_STA__PRE 0x0
173
174#define ATV_TOP_COMM_INT_STA_FAGC_STA__B 0
175#define ATV_TOP_COMM_INT_STA_FAGC_STA__W 1
176#define ATV_TOP_COMM_INT_STA_FAGC_STA__M 0x1
177#define ATV_TOP_COMM_INT_STA_FAGC_STA__PRE 0x0
178
179#define ATV_TOP_COMM_INT_STA_OVM_STA__B 1
180#define ATV_TOP_COMM_INT_STA_OVM_STA__W 1
181#define ATV_TOP_COMM_INT_STA_OVM_STA__M 0x2
182#define ATV_TOP_COMM_INT_STA_OVM_STA__PRE 0x0
183
184#define ATV_TOP_COMM_INT_STA_AMPTH_STA__B 2
185#define ATV_TOP_COMM_INT_STA_AMPTH_STA__W 1
186#define ATV_TOP_COMM_INT_STA_AMPTH_STA__M 0x4
187#define ATV_TOP_COMM_INT_STA_AMPTH_STA__PRE 0x0
188
189#define ATV_TOP_COMM_INT_MSK__A 0xC10006
190#define ATV_TOP_COMM_INT_MSK__W 16
191#define ATV_TOP_COMM_INT_MSK__M 0xFFFF
192#define ATV_TOP_COMM_INT_MSK__PRE 0x0
193
194#define ATV_TOP_COMM_INT_MSK_FAGC_MSK__B 0
195#define ATV_TOP_COMM_INT_MSK_FAGC_MSK__W 1
196#define ATV_TOP_COMM_INT_MSK_FAGC_MSK__M 0x1
197#define ATV_TOP_COMM_INT_MSK_FAGC_MSK__PRE 0x0
198
199#define ATV_TOP_COMM_INT_MSK_OVM_MSK__B 1
200#define ATV_TOP_COMM_INT_MSK_OVM_MSK__W 1
201#define ATV_TOP_COMM_INT_MSK_OVM_MSK__M 0x2
202#define ATV_TOP_COMM_INT_MSK_OVM_MSK__PRE 0x0
203
204#define ATV_TOP_COMM_INT_MSK_AMPTH_MSK__B 2
205#define ATV_TOP_COMM_INT_MSK_AMPTH_MSK__W 1
206#define ATV_TOP_COMM_INT_MSK_AMPTH_MSK__M 0x4
207#define ATV_TOP_COMM_INT_MSK_AMPTH_MSK__PRE 0x0
208
209#define ATV_TOP_COMM_INT_STM__A 0xC10007
210#define ATV_TOP_COMM_INT_STM__W 16
211#define ATV_TOP_COMM_INT_STM__M 0xFFFF
212#define ATV_TOP_COMM_INT_STM__PRE 0x0
213
214#define ATV_TOP_COMM_INT_STM_FAGC_STM__B 0
215#define ATV_TOP_COMM_INT_STM_FAGC_STM__W 1
216#define ATV_TOP_COMM_INT_STM_FAGC_STM__M 0x1
217#define ATV_TOP_COMM_INT_STM_FAGC_STM__PRE 0x0
218
219#define ATV_TOP_COMM_INT_STM_OVM_STM__B 1
220#define ATV_TOP_COMM_INT_STM_OVM_STM__W 1
221#define ATV_TOP_COMM_INT_STM_OVM_STM__M 0x2
222#define ATV_TOP_COMM_INT_STM_OVM_STM__PRE 0x0
223
224#define ATV_TOP_COMM_INT_STM_AMPTH_STM__B 2
225#define ATV_TOP_COMM_INT_STM_AMPTH_STM__W 1
226#define ATV_TOP_COMM_INT_STM_AMPTH_STM__M 0x4
227#define ATV_TOP_COMM_INT_STM_AMPTH_STM__PRE 0x0
228
229#define ATV_TOP_COMM_KEY__A 0xC1000F
230#define ATV_TOP_COMM_KEY__W 16
231#define ATV_TOP_COMM_KEY__M 0xFFFF
232#define ATV_TOP_COMM_KEY__PRE 0x0
233
234#define ATV_TOP_COMM_KEY_KEY__B 0
235#define ATV_TOP_COMM_KEY_KEY__W 16
236#define ATV_TOP_COMM_KEY_KEY__M 0xFFFF
237#define ATV_TOP_COMM_KEY_KEY__PRE 0x0
238#define ATV_TOP_COMM_KEY_KEY_KEY 0xFABA
239#define ATV_TOP_COMM_KEY_KEY_MIN 0x0
240#define ATV_TOP_COMM_KEY_KEY_MAX 0xFFFF
241
242
243#define ATV_TOP_CR_AMP_TH__A 0xC10010
244#define ATV_TOP_CR_AMP_TH__W 8
245#define ATV_TOP_CR_AMP_TH__M 0xFF
246#define ATV_TOP_CR_AMP_TH__PRE 0x8
247#define ATV_TOP_CR_AMP_TH_MN 0x8
248
249#define ATV_TOP_CR_CONT__A 0xC10011
250#define ATV_TOP_CR_CONT__W 9
251#define ATV_TOP_CR_CONT__M 0x1FF
252#define ATV_TOP_CR_CONT__PRE 0x9C
253
254#define ATV_TOP_CR_CONT_CR_P__B 0
255#define ATV_TOP_CR_CONT_CR_P__W 3
256#define ATV_TOP_CR_CONT_CR_P__M 0x7
257#define ATV_TOP_CR_CONT_CR_P__PRE 0x4
258#define ATV_TOP_CR_CONT_CR_P_MN 0x4
259#define ATV_TOP_CR_CONT_CR_P_FM 0x0
260
261#define ATV_TOP_CR_CONT_CR_D__B 3
262#define ATV_TOP_CR_CONT_CR_D__W 3
263#define ATV_TOP_CR_CONT_CR_D__M 0x38
264#define ATV_TOP_CR_CONT_CR_D__PRE 0x18
265#define ATV_TOP_CR_CONT_CR_D_MN 0x18
266#define ATV_TOP_CR_CONT_CR_D_FM 0x0
267
268#define ATV_TOP_CR_CONT_CR_I__B 6
269#define ATV_TOP_CR_CONT_CR_I__W 3
270#define ATV_TOP_CR_CONT_CR_I__M 0x1C0
271#define ATV_TOP_CR_CONT_CR_I__PRE 0x80
272#define ATV_TOP_CR_CONT_CR_I_MN 0x80
273#define ATV_TOP_CR_CONT_CR_I_FM 0x0
274
275
276#define ATV_TOP_CR_OVM_TH__A 0xC10012
277#define ATV_TOP_CR_OVM_TH__W 8
278#define ATV_TOP_CR_OVM_TH__M 0xFF
279#define ATV_TOP_CR_OVM_TH__PRE 0xA0
280#define ATV_TOP_CR_OVM_TH_MN 0xA0
281#define ATV_TOP_CR_OVM_TH_FM 0x0
282
283
284#define ATV_TOP_NOISE_TH__A 0xC10013
285#define ATV_TOP_NOISE_TH__W 4
286#define ATV_TOP_NOISE_TH__M 0xF
287#define ATV_TOP_NOISE_TH__PRE 0x8
288#define ATV_TOP_NOISE_TH_MN 0x8
289
290#define ATV_TOP_EQU0__A 0xC10014
291#define ATV_TOP_EQU0__W 9
292#define ATV_TOP_EQU0__M 0x1FF
293#define ATV_TOP_EQU0__PRE 0x1FB
294
295#define ATV_TOP_EQU0_EQU_C0__B 0
296#define ATV_TOP_EQU0_EQU_C0__W 9
297#define ATV_TOP_EQU0_EQU_C0__M 0x1FF
298#define ATV_TOP_EQU0_EQU_C0__PRE 0x1FB
299#define ATV_TOP_EQU0_EQU_C0_MN 0xFB
300
301#define ATV_TOP_EQU1__A 0xC10015
302#define ATV_TOP_EQU1__W 9
303#define ATV_TOP_EQU1__M 0x1FF
304#define ATV_TOP_EQU1__PRE 0x1CE
305
306#define ATV_TOP_EQU1_EQU_C1__B 0
307#define ATV_TOP_EQU1_EQU_C1__W 9
308#define ATV_TOP_EQU1_EQU_C1__M 0x1FF
309#define ATV_TOP_EQU1_EQU_C1__PRE 0x1CE
310#define ATV_TOP_EQU1_EQU_C1_MN 0xCE
311
312#define ATV_TOP_EQU2__A 0xC10016
313#define ATV_TOP_EQU2__W 9
314#define ATV_TOP_EQU2__M 0x1FF
315#define ATV_TOP_EQU2__PRE 0xD2
316
317#define ATV_TOP_EQU2_EQU_C2__B 0
318#define ATV_TOP_EQU2_EQU_C2__W 9
319#define ATV_TOP_EQU2_EQU_C2__M 0x1FF
320#define ATV_TOP_EQU2_EQU_C2__PRE 0xD2
321#define ATV_TOP_EQU2_EQU_C2_MN 0xD2
322
323#define ATV_TOP_EQU3__A 0xC10017
324#define ATV_TOP_EQU3__W 9
325#define ATV_TOP_EQU3__M 0x1FF
326#define ATV_TOP_EQU3__PRE 0x160
327
328#define ATV_TOP_EQU3_EQU_C3__B 0
329#define ATV_TOP_EQU3_EQU_C3__W 9
330#define ATV_TOP_EQU3_EQU_C3__M 0x1FF
331#define ATV_TOP_EQU3_EQU_C3__PRE 0x160
332#define ATV_TOP_EQU3_EQU_C3_MN 0x60
333
334
335#define ATV_TOP_ROT_MODE__A 0xC10018
336#define ATV_TOP_ROT_MODE__W 1
337#define ATV_TOP_ROT_MODE__M 0x1
338#define ATV_TOP_ROT_MODE__PRE 0x0
339#define ATV_TOP_ROT_MODE_AMPTH_DEPEND 0x0
340#define ATV_TOP_ROT_MODE_ALWAYS 0x1
341
342#define ATV_TOP_MOD_CONTROL__A 0xC10019
343#define ATV_TOP_MOD_CONTROL__W 12
344#define ATV_TOP_MOD_CONTROL__M 0xFFF
345#define ATV_TOP_MOD_CONTROL__PRE 0x5B1
346
347#define ATV_TOP_MOD_CONTROL_MOD_IR__B 0
348#define ATV_TOP_MOD_CONTROL_MOD_IR__W 3
349#define ATV_TOP_MOD_CONTROL_MOD_IR__M 0x7
350#define ATV_TOP_MOD_CONTROL_MOD_IR__PRE 0x1
351#define ATV_TOP_MOD_CONTROL_MOD_IR_MN 0x1
352#define ATV_TOP_MOD_CONTROL_MOD_IR_FM 0x0
353
354#define ATV_TOP_MOD_CONTROL_MOD_IF__B 3
355#define ATV_TOP_MOD_CONTROL_MOD_IF__W 4
356#define ATV_TOP_MOD_CONTROL_MOD_IF__M 0x78
357#define ATV_TOP_MOD_CONTROL_MOD_IF__PRE 0x30
358#define ATV_TOP_MOD_CONTROL_MOD_IF_MN 0x30
359#define ATV_TOP_MOD_CONTROL_MOD_IF_FM 0x0
360
361#define ATV_TOP_MOD_CONTROL_MOD_MODE__B 7
362#define ATV_TOP_MOD_CONTROL_MOD_MODE__W 1
363#define ATV_TOP_MOD_CONTROL_MOD_MODE__M 0x80
364#define ATV_TOP_MOD_CONTROL_MOD_MODE__PRE 0x80
365#define ATV_TOP_MOD_CONTROL_MOD_MODE_RISE 0x0
366#define ATV_TOP_MOD_CONTROL_MOD_MODE_RISE_FALL 0x80
367
368#define ATV_TOP_MOD_CONTROL_MOD_TH__B 8
369#define ATV_TOP_MOD_CONTROL_MOD_TH__W 4
370#define ATV_TOP_MOD_CONTROL_MOD_TH__M 0xF00
371#define ATV_TOP_MOD_CONTROL_MOD_TH__PRE 0x500
372#define ATV_TOP_MOD_CONTROL_MOD_TH_MN 0x500
373#define ATV_TOP_MOD_CONTROL_MOD_TH_FM 0x0
374
375#define ATV_TOP_STD__A 0xC1001A
376#define ATV_TOP_STD__W 2
377#define ATV_TOP_STD__M 0x3
378#define ATV_TOP_STD__PRE 0x0
379
380#define ATV_TOP_STD_MODE__B 0
381#define ATV_TOP_STD_MODE__W 1
382#define ATV_TOP_STD_MODE__M 0x1
383#define ATV_TOP_STD_MODE__PRE 0x0
384#define ATV_TOP_STD_MODE_MN 0x0
385#define ATV_TOP_STD_MODE_FM 0x1
386
387#define ATV_TOP_STD_VID_POL__B 1
388#define ATV_TOP_STD_VID_POL__W 1
389#define ATV_TOP_STD_VID_POL__M 0x2
390#define ATV_TOP_STD_VID_POL__PRE 0x0
391#define ATV_TOP_STD_VID_POL_NEG 0x0
392#define ATV_TOP_STD_VID_POL_POS 0x2
393
394
395#define ATV_TOP_VID_AMP__A 0xC1001B
396#define ATV_TOP_VID_AMP__W 12
397#define ATV_TOP_VID_AMP__M 0xFFF
398#define ATV_TOP_VID_AMP__PRE 0x380
399#define ATV_TOP_VID_AMP_MN 0x380
400#define ATV_TOP_VID_AMP_FM 0x0
401
402
403#define ATV_TOP_VID_PEAK__A 0xC1001C
404#define ATV_TOP_VID_PEAK__W 5
405#define ATV_TOP_VID_PEAK__M 0x1F
406#define ATV_TOP_VID_PEAK__PRE 0x1
407
408#define ATV_TOP_FAGC_TH__A 0xC1001D
409#define ATV_TOP_FAGC_TH__W 11
410#define ATV_TOP_FAGC_TH__M 0x7FF
411#define ATV_TOP_FAGC_TH__PRE 0x2B2
412#define ATV_TOP_FAGC_TH_MN 0x2B2
413
414
415#define ATV_TOP_SYNC_SLICE__A 0xC1001E
416#define ATV_TOP_SYNC_SLICE__W 11
417#define ATV_TOP_SYNC_SLICE__M 0x7FF
418#define ATV_TOP_SYNC_SLICE__PRE 0x243
419#define ATV_TOP_SYNC_SLICE_MN 0x243
420
421
422#define ATV_TOP_SIF_GAIN__A 0xC1001F
423#define ATV_TOP_SIF_GAIN__W 11
424#define ATV_TOP_SIF_GAIN__M 0x7FF
425#define ATV_TOP_SIF_GAIN__PRE 0x0
426
427#define ATV_TOP_SIF_TP__A 0xC10020
428#define ATV_TOP_SIF_TP__W 6
429#define ATV_TOP_SIF_TP__M 0x3F
430#define ATV_TOP_SIF_TP__PRE 0x0
431
432#define ATV_TOP_MOD_ACCU__A 0xC10021
433#define ATV_TOP_MOD_ACCU__W 10
434#define ATV_TOP_MOD_ACCU__M 0x3FF
435#define ATV_TOP_MOD_ACCU__PRE 0x0
436
437#define ATV_TOP_CR_FREQ__A 0xC10022
438#define ATV_TOP_CR_FREQ__W 8
439#define ATV_TOP_CR_FREQ__M 0xFF
440#define ATV_TOP_CR_FREQ__PRE 0x0
441
442#define ATV_TOP_CR_PHAD__A 0xC10023
443#define ATV_TOP_CR_PHAD__W 12
444#define ATV_TOP_CR_PHAD__M 0xFFF
445#define ATV_TOP_CR_PHAD__PRE 0x0
446
447#define ATV_TOP_AF_SIF_ATT__A 0xC10024
448#define ATV_TOP_AF_SIF_ATT__W 2
449#define ATV_TOP_AF_SIF_ATT__M 0x3
450#define ATV_TOP_AF_SIF_ATT__PRE 0x0
451#define ATV_TOP_AF_SIF_ATT_0DB 0x0
452#define ATV_TOP_AF_SIF_ATT_M3DB 0x1
453#define ATV_TOP_AF_SIF_ATT_M6DB 0x2
454#define ATV_TOP_AF_SIF_ATT_M9DB 0x3
455
456#define ATV_TOP_STDBY__A 0xC10025
457#define ATV_TOP_STDBY__W 2
458#define ATV_TOP_STDBY__M 0x3
459#define ATV_TOP_STDBY__PRE 0x1
460
461#define ATV_TOP_STDBY_SIF_STDBY__B 0
462#define ATV_TOP_STDBY_SIF_STDBY__W 1
463#define ATV_TOP_STDBY_SIF_STDBY__M 0x1
464#define ATV_TOP_STDBY_SIF_STDBY__PRE 0x1
465#define ATV_TOP_STDBY_SIF_STDBY_ACTIVE 0x0
466#define ATV_TOP_STDBY_SIF_STDBY_STANDBY 0x1
467
468#define ATV_TOP_STDBY_CVBS_STDBY__B 1
469#define ATV_TOP_STDBY_CVBS_STDBY__W 1
470#define ATV_TOP_STDBY_CVBS_STDBY__M 0x2
471#define ATV_TOP_STDBY_CVBS_STDBY__PRE 0x0
472#define ATV_TOP_STDBY_CVBS_STDBY_A1_ACTIVE 0x0
473#define ATV_TOP_STDBY_CVBS_STDBY_A1_STANDBY 0x2
474#define ATV_TOP_STDBY_CVBS_STDBY_A2_ACTIVE 0x2
475#define ATV_TOP_STDBY_CVBS_STDBY_A2_STANDBY 0x0
476
477
478#define ATV_TOP_OVERRIDE_SFR__A 0xC10026
479#define ATV_TOP_OVERRIDE_SFR__W 1
480#define ATV_TOP_OVERRIDE_SFR__M 0x1
481#define ATV_TOP_OVERRIDE_SFR__PRE 0x0
482#define ATV_TOP_OVERRIDE_SFR_ACTIVE 0x0
483#define ATV_TOP_OVERRIDE_SFR_OVERRIDE 0x1
484
485
486#define ATV_TOP_SFR_VID_GAIN__A 0xC10027
487#define ATV_TOP_SFR_VID_GAIN__W 16
488#define ATV_TOP_SFR_VID_GAIN__M 0xFFFF
489#define ATV_TOP_SFR_VID_GAIN__PRE 0x0
490
491#define ATV_TOP_SFR_AGC_RES__A 0xC10028
492#define ATV_TOP_SFR_AGC_RES__W 5
493#define ATV_TOP_SFR_AGC_RES__M 0x1F
494#define ATV_TOP_SFR_AGC_RES__PRE 0x0
495
496#define ATV_TOP_OVM_COMP__A 0xC10029
497#define ATV_TOP_OVM_COMP__W 12
498#define ATV_TOP_OVM_COMP__M 0xFFF
499#define ATV_TOP_OVM_COMP__PRE 0x0
500#define ATV_TOP_OUT_CONF__A 0xC1002A
501#define ATV_TOP_OUT_CONF__W 5
502#define ATV_TOP_OUT_CONF__M 0x1F
503#define ATV_TOP_OUT_CONF__PRE 0x0
504
505#define ATV_TOP_OUT_CONF_CVBS_DAC_SIGN__B 0
506#define ATV_TOP_OUT_CONF_CVBS_DAC_SIGN__W 1
507#define ATV_TOP_OUT_CONF_CVBS_DAC_SIGN__M 0x1
508#define ATV_TOP_OUT_CONF_CVBS_DAC_SIGN__PRE 0x0
509#define ATV_TOP_OUT_CONF_CVBS_DAC_SIGN_UNSIGNED 0x0
510#define ATV_TOP_OUT_CONF_CVBS_DAC_SIGN_SIGNED 0x1
511
512#define ATV_TOP_OUT_CONF_SIF_DAC_SIGN__B 1
513#define ATV_TOP_OUT_CONF_SIF_DAC_SIGN__W 1
514#define ATV_TOP_OUT_CONF_SIF_DAC_SIGN__M 0x2
515#define ATV_TOP_OUT_CONF_SIF_DAC_SIGN__PRE 0x0
516#define ATV_TOP_OUT_CONF_SIF_DAC_SIGN_UNSIGNED 0x0
517#define ATV_TOP_OUT_CONF_SIF_DAC_SIGN_SIGNED 0x2
518
519#define ATV_TOP_OUT_CONF_SIF20_SIGN__B 2
520#define ATV_TOP_OUT_CONF_SIF20_SIGN__W 1
521#define ATV_TOP_OUT_CONF_SIF20_SIGN__M 0x4
522#define ATV_TOP_OUT_CONF_SIF20_SIGN__PRE 0x0
523#define ATV_TOP_OUT_CONF_SIF20_SIGN_UNSIGNED 0x0
524#define ATV_TOP_OUT_CONF_SIF20_SIGN_SIGNED 0x4
525
526#define ATV_TOP_OUT_CONF_CVBS_DAC_BR__B 3
527#define ATV_TOP_OUT_CONF_CVBS_DAC_BR__W 1
528#define ATV_TOP_OUT_CONF_CVBS_DAC_BR__M 0x8
529#define ATV_TOP_OUT_CONF_CVBS_DAC_BR__PRE 0x0
530#define ATV_TOP_OUT_CONF_CVBS_DAC_BR_NORMAL 0x0
531#define ATV_TOP_OUT_CONF_CVBS_DAC_BR_BITREVERSED 0x8
532
533#define ATV_TOP_OUT_CONF_SIF_DAC_BR__B 4
534#define ATV_TOP_OUT_CONF_SIF_DAC_BR__W 1
535#define ATV_TOP_OUT_CONF_SIF_DAC_BR__M 0x10
536#define ATV_TOP_OUT_CONF_SIF_DAC_BR__PRE 0x0
537#define ATV_TOP_OUT_CONF_SIF_DAC_BR_NORMAL 0x0
538#define ATV_TOP_OUT_CONF_SIF_DAC_BR_BITREVERSED 0x10
539
540
541
542#define ATV_AFT_COMM_EXEC__A 0xFF0000
543#define ATV_AFT_COMM_EXEC__W 2
544#define ATV_AFT_COMM_EXEC__M 0x3
545#define ATV_AFT_COMM_EXEC__PRE 0x0
546#define ATV_AFT_COMM_EXEC_STOP 0x0
547#define ATV_AFT_COMM_EXEC_ACTIVE 0x1
548#define ATV_AFT_COMM_EXEC_HOLD 0x2
549
550
551#define ATV_AFT_TST__A 0xFF0010
552#define ATV_AFT_TST__W 4
553#define ATV_AFT_TST__M 0xF
554#define ATV_AFT_TST__PRE 0x0
555
556
557
558
559
560#define AUD_COMM_EXEC__A 0x1000000
561#define AUD_COMM_EXEC__W 2
562#define AUD_COMM_EXEC__M 0x3
563#define AUD_COMM_EXEC__PRE 0x0
564#define AUD_COMM_EXEC_STOP 0x0
565#define AUD_COMM_EXEC_ACTIVE 0x1
566
567#define AUD_COMM_MB__A 0x1000002
568#define AUD_COMM_MB__W 16
569#define AUD_COMM_MB__M 0xFFFF
570#define AUD_COMM_MB__PRE 0x0
571
572
573
574#define AUD_TOP_COMM_EXEC__A 0x1010000
575#define AUD_TOP_COMM_EXEC__W 2
576#define AUD_TOP_COMM_EXEC__M 0x3
577#define AUD_TOP_COMM_EXEC__PRE 0x0
578#define AUD_TOP_COMM_EXEC_STOP 0x0
579#define AUD_TOP_COMM_EXEC_ACTIVE 0x1
580
581#define AUD_TOP_COMM_MB__A 0x1010002
582#define AUD_TOP_COMM_MB__W 16
583#define AUD_TOP_COMM_MB__M 0xFFFF
584#define AUD_TOP_COMM_MB__PRE 0x0
585
586#define AUD_TOP_COMM_MB_CTL__B 0
587#define AUD_TOP_COMM_MB_CTL__W 1
588#define AUD_TOP_COMM_MB_CTL__M 0x1
589#define AUD_TOP_COMM_MB_CTL__PRE 0x0
590#define AUD_TOP_COMM_MB_CTL_CTR_OFF 0x0
591#define AUD_TOP_COMM_MB_CTL_CTR_ON 0x1
592
593#define AUD_TOP_COMM_MB_OBS__B 1
594#define AUD_TOP_COMM_MB_OBS__W 1
595#define AUD_TOP_COMM_MB_OBS__M 0x2
596#define AUD_TOP_COMM_MB_OBS__PRE 0x0
597#define AUD_TOP_COMM_MB_OBS_OBS_OFF 0x0
598#define AUD_TOP_COMM_MB_OBS_OBS_ON 0x2
599
600#define AUD_TOP_COMM_MB_MUX_CTRL__B 2
601#define AUD_TOP_COMM_MB_MUX_CTRL__W 4
602#define AUD_TOP_COMM_MB_MUX_CTRL__M 0x3C
603#define AUD_TOP_COMM_MB_MUX_CTRL__PRE 0x0
604#define AUD_TOP_COMM_MB_MUX_CTRL_DEMOD_TBO 0x0
605#define AUD_TOP_COMM_MB_MUX_CTRL_XDFP_IRQS 0x4
606#define AUD_TOP_COMM_MB_MUX_CTRL_OBSERVEPC 0x8
607#define AUD_TOP_COMM_MB_MUX_CTRL_SAOUT 0xC
608#define AUD_TOP_COMM_MB_MUX_CTRL_XDFP_SCHEQ 0x10
609
610#define AUD_TOP_COMM_MB_MUX_OBS__B 6
611#define AUD_TOP_COMM_MB_MUX_OBS__W 4
612#define AUD_TOP_COMM_MB_MUX_OBS__M 0x3C0
613#define AUD_TOP_COMM_MB_MUX_OBS__PRE 0x0
614#define AUD_TOP_COMM_MB_MUX_OBS_DEMOD_TBO 0x0
615#define AUD_TOP_COMM_MB_MUX_OBS_XDFP_IRQS 0x40
616#define AUD_TOP_COMM_MB_MUX_OBS_OBSERVEPC 0x80
617#define AUD_TOP_COMM_MB_MUX_OBS_SAOUT 0xC0
618#define AUD_TOP_COMM_MB_MUX_OBS_XDFP_SCHEQ 0x100
619
620#define AUD_TOP_TR_MDE__A 0x1010010
621#define AUD_TOP_TR_MDE__W 5
622#define AUD_TOP_TR_MDE__M 0x1F
623#define AUD_TOP_TR_MDE__PRE 0x18
624
625#define AUD_TOP_TR_MDE_FIFO_SIZE__B 0
626#define AUD_TOP_TR_MDE_FIFO_SIZE__W 4
627#define AUD_TOP_TR_MDE_FIFO_SIZE__M 0xF
628#define AUD_TOP_TR_MDE_FIFO_SIZE__PRE 0x8
629
630#define AUD_TOP_TR_MDE_RD_LOCK__B 4
631#define AUD_TOP_TR_MDE_RD_LOCK__W 1
632#define AUD_TOP_TR_MDE_RD_LOCK__M 0x10
633#define AUD_TOP_TR_MDE_RD_LOCK__PRE 0x10
634#define AUD_TOP_TR_MDE_RD_LOCK_NORMAL 0x0
635#define AUD_TOP_TR_MDE_RD_LOCK_LOCK 0x10
636
637#define AUD_TOP_TR_CTR__A 0x1010011
638#define AUD_TOP_TR_CTR__W 4
639#define AUD_TOP_TR_CTR__M 0xF
640#define AUD_TOP_TR_CTR__PRE 0x0
641
642#define AUD_TOP_TR_CTR_FIFO_RD_RDY__B 0
643#define AUD_TOP_TR_CTR_FIFO_RD_RDY__W 1
644#define AUD_TOP_TR_CTR_FIFO_RD_RDY__M 0x1
645#define AUD_TOP_TR_CTR_FIFO_RD_RDY__PRE 0x0
646#define AUD_TOP_TR_CTR_FIFO_RD_RDY_NOT_READY 0x0
647#define AUD_TOP_TR_CTR_FIFO_RD_RDY_READY 0x1
648
649#define AUD_TOP_TR_CTR_FIFO_EMPTY__B 1
650#define AUD_TOP_TR_CTR_FIFO_EMPTY__W 1
651#define AUD_TOP_TR_CTR_FIFO_EMPTY__M 0x2
652#define AUD_TOP_TR_CTR_FIFO_EMPTY__PRE 0x0
653#define AUD_TOP_TR_CTR_FIFO_EMPTY_NOT_EMPTY 0x0
654#define AUD_TOP_TR_CTR_FIFO_EMPTY_EMPTY 0x2
655
656#define AUD_TOP_TR_CTR_FIFO_LOCK__B 2
657#define AUD_TOP_TR_CTR_FIFO_LOCK__W 1
658#define AUD_TOP_TR_CTR_FIFO_LOCK__M 0x4
659#define AUD_TOP_TR_CTR_FIFO_LOCK__PRE 0x0
660#define AUD_TOP_TR_CTR_FIFO_LOCK_UNLOCKED 0x0
661#define AUD_TOP_TR_CTR_FIFO_LOCK_LOCKED 0x4
662
663#define AUD_TOP_TR_CTR_FIFO_FULL__B 3
664#define AUD_TOP_TR_CTR_FIFO_FULL__W 1
665#define AUD_TOP_TR_CTR_FIFO_FULL__M 0x8
666#define AUD_TOP_TR_CTR_FIFO_FULL__PRE 0x0
667#define AUD_TOP_TR_CTR_FIFO_FULL_EMPTY 0x0
668#define AUD_TOP_TR_CTR_FIFO_FULL_FULL 0x8
669
670#define AUD_TOP_TR_RD_REG__A 0x1010012
671#define AUD_TOP_TR_RD_REG__W 16
672#define AUD_TOP_TR_RD_REG__M 0xFFFF
673#define AUD_TOP_TR_RD_REG__PRE 0x0
674
675#define AUD_TOP_TR_RD_REG_RESULT__B 0
676#define AUD_TOP_TR_RD_REG_RESULT__W 16
677#define AUD_TOP_TR_RD_REG_RESULT__M 0xFFFF
678#define AUD_TOP_TR_RD_REG_RESULT__PRE 0x0
679
680#define AUD_TOP_TR_TIMER__A 0x1010013
681#define AUD_TOP_TR_TIMER__W 16
682#define AUD_TOP_TR_TIMER__M 0xFFFF
683#define AUD_TOP_TR_TIMER__PRE 0x0
684
685#define AUD_TOP_TR_TIMER_CYCLES__B 0
686#define AUD_TOP_TR_TIMER_CYCLES__W 16
687#define AUD_TOP_TR_TIMER_CYCLES__M 0xFFFF
688#define AUD_TOP_TR_TIMER_CYCLES__PRE 0x0
689
690
691#define AUD_TOP_DEMOD_TBO_SEL__A 0x1010014
692#define AUD_TOP_DEMOD_TBO_SEL__W 5
693#define AUD_TOP_DEMOD_TBO_SEL__M 0x1F
694#define AUD_TOP_DEMOD_TBO_SEL__PRE 0x0
695
696
697
698#define AUD_DEM_WR_MODUS__A 0x1030030
699#define AUD_DEM_WR_MODUS__W 16
700#define AUD_DEM_WR_MODUS__M 0xFFFF
701#define AUD_DEM_WR_MODUS__PRE 0x0
702
703#define AUD_DEM_WR_MODUS_MOD_ASS__B 0
704#define AUD_DEM_WR_MODUS_MOD_ASS__W 1
705#define AUD_DEM_WR_MODUS_MOD_ASS__M 0x1
706#define AUD_DEM_WR_MODUS_MOD_ASS__PRE 0x0
707#define AUD_DEM_WR_MODUS_MOD_ASS_OFF 0x0
708#define AUD_DEM_WR_MODUS_MOD_ASS_ON 0x1
709
710#define AUD_DEM_WR_MODUS_MOD_STATINTERR__B 1
711#define AUD_DEM_WR_MODUS_MOD_STATINTERR__W 1
712#define AUD_DEM_WR_MODUS_MOD_STATINTERR__M 0x2
713#define AUD_DEM_WR_MODUS_MOD_STATINTERR__PRE 0x0
714#define AUD_DEM_WR_MODUS_MOD_STATINTERR_DISABLE 0x0
715#define AUD_DEM_WR_MODUS_MOD_STATINTERR_ENABLE 0x2
716
717#define AUD_DEM_WR_MODUS_MOD_DIS_STD_CHG__B 2
718#define AUD_DEM_WR_MODUS_MOD_DIS_STD_CHG__W 1
719#define AUD_DEM_WR_MODUS_MOD_DIS_STD_CHG__M 0x4
720#define AUD_DEM_WR_MODUS_MOD_DIS_STD_CHG__PRE 0x0
721#define AUD_DEM_WR_MODUS_MOD_DIS_STD_CHG_ENABLED 0x0
722#define AUD_DEM_WR_MODUS_MOD_DIS_STD_CHG_DISABLED 0x4
723
724#define AUD_DEM_WR_MODUS_MOD_HDEV_A__B 8
725#define AUD_DEM_WR_MODUS_MOD_HDEV_A__W 1
726#define AUD_DEM_WR_MODUS_MOD_HDEV_A__M 0x100
727#define AUD_DEM_WR_MODUS_MOD_HDEV_A__PRE 0x0
728#define AUD_DEM_WR_MODUS_MOD_HDEV_A_NORMAL 0x0
729#define AUD_DEM_WR_MODUS_MOD_HDEV_A_HIGH_DEVIATION 0x100
730
731#define AUD_DEM_WR_MODUS_MOD_CM_A__B 9
732#define AUD_DEM_WR_MODUS_MOD_CM_A__W 1
733#define AUD_DEM_WR_MODUS_MOD_CM_A__M 0x200
734#define AUD_DEM_WR_MODUS_MOD_CM_A__PRE 0x0
735#define AUD_DEM_WR_MODUS_MOD_CM_A_MUTE 0x0
736#define AUD_DEM_WR_MODUS_MOD_CM_A_NOISE 0x200
737
738#define AUD_DEM_WR_MODUS_MOD_CM_B__B 10
739#define AUD_DEM_WR_MODUS_MOD_CM_B__W 1
740#define AUD_DEM_WR_MODUS_MOD_CM_B__M 0x400
741#define AUD_DEM_WR_MODUS_MOD_CM_B__PRE 0x0
742#define AUD_DEM_WR_MODUS_MOD_CM_B_MUTE 0x0
743#define AUD_DEM_WR_MODUS_MOD_CM_B_NOISE 0x400
744
745#define AUD_DEM_WR_MODUS_MOD_FMRADIO__B 11
746#define AUD_DEM_WR_MODUS_MOD_FMRADIO__W 1
747#define AUD_DEM_WR_MODUS_MOD_FMRADIO__M 0x800
748#define AUD_DEM_WR_MODUS_MOD_FMRADIO__PRE 0x0
749#define AUD_DEM_WR_MODUS_MOD_FMRADIO_US_75U 0x0
750#define AUD_DEM_WR_MODUS_MOD_FMRADIO_EU_50U 0x800
751
752#define AUD_DEM_WR_MODUS_MOD_6_5MHZ__B 12
753#define AUD_DEM_WR_MODUS_MOD_6_5MHZ__W 1
754#define AUD_DEM_WR_MODUS_MOD_6_5MHZ__M 0x1000
755#define AUD_DEM_WR_MODUS_MOD_6_5MHZ__PRE 0x0
756#define AUD_DEM_WR_MODUS_MOD_6_5MHZ_SECAM 0x0
757#define AUD_DEM_WR_MODUS_MOD_6_5MHZ_D_K 0x1000
758
759#define AUD_DEM_WR_MODUS_MOD_4_5MHZ__B 13
760#define AUD_DEM_WR_MODUS_MOD_4_5MHZ__W 2
761#define AUD_DEM_WR_MODUS_MOD_4_5MHZ__M 0x6000
762#define AUD_DEM_WR_MODUS_MOD_4_5MHZ__PRE 0x0
763#define AUD_DEM_WR_MODUS_MOD_4_5MHZ_M_KOREA 0x0
764#define AUD_DEM_WR_MODUS_MOD_4_5MHZ_M_BTSC 0x2000
765#define AUD_DEM_WR_MODUS_MOD_4_5MHZ_M_EIAJ 0x4000
766#define AUD_DEM_WR_MODUS_MOD_4_5MHZ_CHROMA 0x6000
767
768#define AUD_DEM_WR_MODUS_MOD_BTSC__B 15
769#define AUD_DEM_WR_MODUS_MOD_BTSC__W 1
770#define AUD_DEM_WR_MODUS_MOD_BTSC__M 0x8000
771#define AUD_DEM_WR_MODUS_MOD_BTSC__PRE 0x0
772#define AUD_DEM_WR_MODUS_MOD_BTSC_BTSC_STEREO 0x0
773#define AUD_DEM_WR_MODUS_MOD_BTSC_BTSC_SAP 0x8000
774
775#define AUD_DEM_WR_STANDARD_SEL__A 0x1030020
776#define AUD_DEM_WR_STANDARD_SEL__W 16
777#define AUD_DEM_WR_STANDARD_SEL__M 0xFFFF
778#define AUD_DEM_WR_STANDARD_SEL__PRE 0x0
779
780#define AUD_DEM_WR_STANDARD_SEL_STD_SEL__B 0
781#define AUD_DEM_WR_STANDARD_SEL_STD_SEL__W 12
782#define AUD_DEM_WR_STANDARD_SEL_STD_SEL__M 0xFFF
783#define AUD_DEM_WR_STANDARD_SEL_STD_SEL__PRE 0x0
784#define AUD_DEM_WR_STANDARD_SEL_STD_SEL_AUTO 0x1
785#define AUD_DEM_WR_STANDARD_SEL_STD_SEL_M_KOREA 0x2
786#define AUD_DEM_WR_STANDARD_SEL_STD_SEL_BG_FM 0x3
787#define AUD_DEM_WR_STANDARD_SEL_STD_SEL_D_K1 0x4
788#define AUD_DEM_WR_STANDARD_SEL_STD_SEL_D_K2 0x5
789#define AUD_DEM_WR_STANDARD_SEL_STD_SEL_D_K3 0x7
790#define AUD_DEM_WR_STANDARD_SEL_STD_SEL_BG_NICAM_FM 0x8
791#define AUD_DEM_WR_STANDARD_SEL_STD_SEL_L_NICAM_AM 0x9
792#define AUD_DEM_WR_STANDARD_SEL_STD_SEL_I_NICAM_FM 0xA
793#define AUD_DEM_WR_STANDARD_SEL_STD_SEL_D_K_NICAM_FM 0xB
794#define AUD_DEM_WR_STANDARD_SEL_STD_SEL_BTSC_STEREO 0x20
795#define AUD_DEM_WR_STANDARD_SEL_STD_SEL_BTSC_SAP 0x21
796#define AUD_DEM_WR_STANDARD_SEL_STD_SEL_EIA_J 0x30
797#define AUD_DEM_WR_STANDARD_SEL_STD_SEL_FM_RADIO 0x40
798
799
800
801#define AUD_DEM_RD_STANDARD_RES__A 0x102007E
802#define AUD_DEM_RD_STANDARD_RES__W 16
803#define AUD_DEM_RD_STANDARD_RES__M 0xFFFF
804#define AUD_DEM_RD_STANDARD_RES__PRE 0x0
805
806#define AUD_DEM_RD_STANDARD_RES_STD_RESULT__B 0
807#define AUD_DEM_RD_STANDARD_RES_STD_RESULT__W 16
808#define AUD_DEM_RD_STANDARD_RES_STD_RESULT__M 0xFFFF
809#define AUD_DEM_RD_STANDARD_RES_STD_RESULT__PRE 0x0
810#define AUD_DEM_RD_STANDARD_RES_STD_RESULT_NO_SOUND_STANDARD 0x0
811#define AUD_DEM_RD_STANDARD_RES_STD_RESULT_NTSC_M_DUAL_CARRIER_FM 0x2
812#define AUD_DEM_RD_STANDARD_RES_STD_RESULT_B_G_DUAL_CARRIER_FM 0x3
813#define AUD_DEM_RD_STANDARD_RES_STD_RESULT_D_K1_DUAL_CARRIER_FM 0x4
814#define AUD_DEM_RD_STANDARD_RES_STD_RESULT_D_K2_DUAL_CARRIER_FM 0x5
815#define AUD_DEM_RD_STANDARD_RES_STD_RESULT_D_K3_DUAL_CARRIER_FM 0x7
816#define AUD_DEM_RD_STANDARD_RES_STD_RESULT_B_G_NICAM_FM 0x8
817#define AUD_DEM_RD_STANDARD_RES_STD_RESULT_L_NICAM_AM 0x9
818#define AUD_DEM_RD_STANDARD_RES_STD_RESULT_I_NICAM_FM 0xA
819#define AUD_DEM_RD_STANDARD_RES_STD_RESULT_D_K_NICAM_FM 0xB
820#define AUD_DEM_RD_STANDARD_RES_STD_RESULT_BTSC_STEREO 0x20
821#define AUD_DEM_RD_STANDARD_RES_STD_RESULT_BTSC_MONO_SAP 0x21
822#define AUD_DEM_RD_STANDARD_RES_STD_RESULT_NTSC_EIA_J 0x30
823#define AUD_DEM_RD_STANDARD_RES_STD_RESULT_FM_RADIO 0x40
824#define AUD_DEM_RD_STANDARD_RES_STD_RESULT_DETECTION_STILL_ACTIVE 0x7FF
825
826#define AUD_DEM_RD_STATUS__A 0x1020200
827#define AUD_DEM_RD_STATUS__W 16
828#define AUD_DEM_RD_STATUS__M 0xFFFF
829#define AUD_DEM_RD_STATUS__PRE 0x0
830
831#define AUD_DEM_RD_STATUS_STAT_NEW_RDS__B 0
832#define AUD_DEM_RD_STATUS_STAT_NEW_RDS__W 1
833#define AUD_DEM_RD_STATUS_STAT_NEW_RDS__M 0x1
834#define AUD_DEM_RD_STATUS_STAT_NEW_RDS__PRE 0x0
835#define AUD_DEM_RD_STATUS_STAT_NEW_RDS_NO_RDS_DATA 0x0
836#define AUD_DEM_RD_STATUS_STAT_NEW_RDS_NEW_RDS_DATA 0x1
837
838#define AUD_DEM_RD_STATUS_STAT_CARR_A__B 1
839#define AUD_DEM_RD_STATUS_STAT_CARR_A__W 1
840#define AUD_DEM_RD_STATUS_STAT_CARR_A__M 0x2
841#define AUD_DEM_RD_STATUS_STAT_CARR_A__PRE 0x0
842#define AUD_DEM_RD_STATUS_STAT_CARR_A_DETECTED 0x0
843#define AUD_DEM_RD_STATUS_STAT_CARR_A_NOT_DETECTED 0x2
844
845#define AUD_DEM_RD_STATUS_STAT_CARR_B__B 2
846#define AUD_DEM_RD_STATUS_STAT_CARR_B__W 1
847#define AUD_DEM_RD_STATUS_STAT_CARR_B__M 0x4
848#define AUD_DEM_RD_STATUS_STAT_CARR_B__PRE 0x0
849#define AUD_DEM_RD_STATUS_STAT_CARR_B_DETECTED 0x0
850#define AUD_DEM_RD_STATUS_STAT_CARR_B_NOT_DETECTED 0x4
851
852#define AUD_DEM_RD_STATUS_STAT_NICAM__B 5
853#define AUD_DEM_RD_STATUS_STAT_NICAM__W 1
854#define AUD_DEM_RD_STATUS_STAT_NICAM__M 0x20
855#define AUD_DEM_RD_STATUS_STAT_NICAM__PRE 0x0
856#define AUD_DEM_RD_STATUS_STAT_NICAM_NO_NICAM 0x0
857#define AUD_DEM_RD_STATUS_STAT_NICAM_NICAM_DETECTED 0x20
858
859#define AUD_DEM_RD_STATUS_STAT_STEREO__B 6
860#define AUD_DEM_RD_STATUS_STAT_STEREO__W 1
861#define AUD_DEM_RD_STATUS_STAT_STEREO__M 0x40
862#define AUD_DEM_RD_STATUS_STAT_STEREO__PRE 0x0
863#define AUD_DEM_RD_STATUS_STAT_STEREO_NO_STEREO 0x0
864#define AUD_DEM_RD_STATUS_STAT_STEREO_STEREO 0x40
865
866#define AUD_DEM_RD_STATUS_STAT_INDEP_MONO__B 7
867#define AUD_DEM_RD_STATUS_STAT_INDEP_MONO__W 1
868#define AUD_DEM_RD_STATUS_STAT_INDEP_MONO__M 0x80
869#define AUD_DEM_RD_STATUS_STAT_INDEP_MONO__PRE 0x0
870#define AUD_DEM_RD_STATUS_STAT_INDEP_MONO_DEPENDENT_FM_MONO_PROGRAM 0x0
871#define AUD_DEM_RD_STATUS_STAT_INDEP_MONO_INDEPENDENT_FM_MONO_PROGRAM 0x80
872
873#define AUD_DEM_RD_STATUS_STAT_BIL_OR_SAP__B 8
874#define AUD_DEM_RD_STATUS_STAT_BIL_OR_SAP__W 1
875#define AUD_DEM_RD_STATUS_STAT_BIL_OR_SAP__M 0x100
876#define AUD_DEM_RD_STATUS_STAT_BIL_OR_SAP__PRE 0x0
877#define AUD_DEM_RD_STATUS_STAT_BIL_OR_SAP_NO_SAP 0x0
878#define AUD_DEM_RD_STATUS_STAT_BIL_OR_SAP_SAP 0x100
879
880#define AUD_DEM_RD_STATUS_BAD_NICAM__B 9
881#define AUD_DEM_RD_STATUS_BAD_NICAM__W 1
882#define AUD_DEM_RD_STATUS_BAD_NICAM__M 0x200
883#define AUD_DEM_RD_STATUS_BAD_NICAM__PRE 0x0
884#define AUD_DEM_RD_STATUS_BAD_NICAM_OK 0x0
885#define AUD_DEM_RD_STATUS_BAD_NICAM_BAD 0x200
886
887#define AUD_DEM_RD_RDS_ARRAY_CNT__A 0x102020F
888#define AUD_DEM_RD_RDS_ARRAY_CNT__W 12
889#define AUD_DEM_RD_RDS_ARRAY_CNT__M 0xFFF
890#define AUD_DEM_RD_RDS_ARRAY_CNT__PRE 0x0
891
892#define AUD_DEM_RD_RDS_ARRAY_CNT_RDS_ARRAY_CT__B 0
893#define AUD_DEM_RD_RDS_ARRAY_CNT_RDS_ARRAY_CT__W 12
894#define AUD_DEM_RD_RDS_ARRAY_CNT_RDS_ARRAY_CT__M 0xFFF
895#define AUD_DEM_RD_RDS_ARRAY_CNT_RDS_ARRAY_CT__PRE 0x0
896#define AUD_DEM_RD_RDS_ARRAY_CNT_RDS_ARRAY_CT_RDS_DATA_NOT_VALID 0xFFF
897
898
899#define AUD_DEM_RD_RDS_DATA__A 0x1020210
900#define AUD_DEM_RD_RDS_DATA__W 12
901#define AUD_DEM_RD_RDS_DATA__M 0xFFF
902#define AUD_DEM_RD_RDS_DATA__PRE 0x0
903
904
905
906#define AUD_DSP_WR_FM_PRESC__A 0x105000E
907#define AUD_DSP_WR_FM_PRESC__W 16
908#define AUD_DSP_WR_FM_PRESC__M 0xFFFF
909#define AUD_DSP_WR_FM_PRESC__PRE 0x0
910
911#define AUD_DSP_WR_FM_PRESC_FM_AM_PRESC__B 8
912#define AUD_DSP_WR_FM_PRESC_FM_AM_PRESC__W 8
913#define AUD_DSP_WR_FM_PRESC_FM_AM_PRESC__M 0xFF00
914#define AUD_DSP_WR_FM_PRESC_FM_AM_PRESC__PRE 0x0
915#define AUD_DSP_WR_FM_PRESC_FM_AM_PRESC_28_KHZ_FM_DEVIATION 0x7F00
916#define AUD_DSP_WR_FM_PRESC_FM_AM_PRESC_50_KHZ_FM_DEVIATION 0x4800
917#define AUD_DSP_WR_FM_PRESC_FM_AM_PRESC_75_KHZ_FM_DEVIATION 0x3000
918#define AUD_DSP_WR_FM_PRESC_FM_AM_PRESC_100_KHZ_FM_DEVIATION 0x2400
919#define AUD_DSP_WR_FM_PRESC_FM_AM_PRESC_150_KHZ_FM_DEVIATION 0x1800
920#define AUD_DSP_WR_FM_PRESC_FM_AM_PRESC_180_KHZ_FM_DEVIATION 0x1300
921#define AUD_DSP_WR_FM_PRESC_FM_AM_PRESC_380_KHZ_FM_DEVIATION 0x900
922
923
924#define AUD_DSP_WR_NICAM_PRESC__A 0x1050010
925#define AUD_DSP_WR_NICAM_PRESC__W 16
926#define AUD_DSP_WR_NICAM_PRESC__M 0xFFFF
927#define AUD_DSP_WR_NICAM_PRESC__PRE 0x0
928#define AUD_DSP_WR_VOLUME__A 0x1050000
929#define AUD_DSP_WR_VOLUME__W 16
930#define AUD_DSP_WR_VOLUME__M 0xFFFF
931#define AUD_DSP_WR_VOLUME__PRE 0x0
932
933#define AUD_DSP_WR_VOLUME_VOL_MAIN__B 8
934#define AUD_DSP_WR_VOLUME_VOL_MAIN__W 8
935#define AUD_DSP_WR_VOLUME_VOL_MAIN__M 0xFF00
936#define AUD_DSP_WR_VOLUME_VOL_MAIN__PRE 0x0
937
938#define AUD_DSP_WR_SRC_I2S_MATR__A 0x1050038
939#define AUD_DSP_WR_SRC_I2S_MATR__W 16
940#define AUD_DSP_WR_SRC_I2S_MATR__M 0xFFFF
941#define AUD_DSP_WR_SRC_I2S_MATR__PRE 0x0
942
943#define AUD_DSP_WR_SRC_I2S_MATR_SRC_I2S__B 8
944#define AUD_DSP_WR_SRC_I2S_MATR_SRC_I2S__W 8
945#define AUD_DSP_WR_SRC_I2S_MATR_SRC_I2S__M 0xFF00
946#define AUD_DSP_WR_SRC_I2S_MATR_SRC_I2S__PRE 0x0
947#define AUD_DSP_WR_SRC_I2S_MATR_SRC_I2S_MONO 0x0
948#define AUD_DSP_WR_SRC_I2S_MATR_SRC_I2S_STEREO_AB 0x100
949#define AUD_DSP_WR_SRC_I2S_MATR_SRC_I2S_STEREO_A 0x300
950#define AUD_DSP_WR_SRC_I2S_MATR_SRC_I2S_STEREO_B 0x400
951
952#define AUD_DSP_WR_SRC_I2S_MATR_MAT_I2S__B 0
953#define AUD_DSP_WR_SRC_I2S_MATR_MAT_I2S__W 8
954#define AUD_DSP_WR_SRC_I2S_MATR_MAT_I2S__M 0xFF
955#define AUD_DSP_WR_SRC_I2S_MATR_MAT_I2S__PRE 0x0
956#define AUD_DSP_WR_SRC_I2S_MATR_MAT_I2S_SOUND_A 0x0
957#define AUD_DSP_WR_SRC_I2S_MATR_MAT_I2S_SOUND_B 0x10
958#define AUD_DSP_WR_SRC_I2S_MATR_MAT_I2S_STEREO 0x20
959#define AUD_DSP_WR_SRC_I2S_MATR_MAT_I2S_MONO 0x30
960
961#define AUD_DSP_WR_AVC__A 0x1050029
962#define AUD_DSP_WR_AVC__W 16
963#define AUD_DSP_WR_AVC__M 0xFFFF
964#define AUD_DSP_WR_AVC__PRE 0x0
965
966#define AUD_DSP_WR_AVC_AVC_ON__B 14
967#define AUD_DSP_WR_AVC_AVC_ON__W 2
968#define AUD_DSP_WR_AVC_AVC_ON__M 0xC000
969#define AUD_DSP_WR_AVC_AVC_ON__PRE 0x0
970#define AUD_DSP_WR_AVC_AVC_ON_OFF 0x0
971#define AUD_DSP_WR_AVC_AVC_ON_ON 0xC000
972
973#define AUD_DSP_WR_AVC_AVC_DECAY__B 8
974#define AUD_DSP_WR_AVC_AVC_DECAY__W 4
975#define AUD_DSP_WR_AVC_AVC_DECAY__M 0xF00
976#define AUD_DSP_WR_AVC_AVC_DECAY__PRE 0x0
977#define AUD_DSP_WR_AVC_AVC_DECAY_8_SEC 0x800
978#define AUD_DSP_WR_AVC_AVC_DECAY_4_SEC 0x400
979#define AUD_DSP_WR_AVC_AVC_DECAY_2_SEC 0x200
980#define AUD_DSP_WR_AVC_AVC_DECAY_20_MSEC 0x100
981
982#define AUD_DSP_WR_AVC_AVC_REF_LEV__B 4
983#define AUD_DSP_WR_AVC_AVC_REF_LEV__W 4
984#define AUD_DSP_WR_AVC_AVC_REF_LEV__M 0xF0
985#define AUD_DSP_WR_AVC_AVC_REF_LEV__PRE 0x0
986
987#define AUD_DSP_WR_AVC_AVC_MAX_ATT__B 2
988#define AUD_DSP_WR_AVC_AVC_MAX_ATT__W 2
989#define AUD_DSP_WR_AVC_AVC_MAX_ATT__M 0xC
990#define AUD_DSP_WR_AVC_AVC_MAX_ATT__PRE 0x0
991#define AUD_DSP_WR_AVC_AVC_MAX_ATT_24DB 0x0
992#define AUD_DSP_WR_AVC_AVC_MAX_ATT_18DB 0x4
993#define AUD_DSP_WR_AVC_AVC_MAX_ATT_12DB 0x8
994
995#define AUD_DSP_WR_AVC_AVC_MAX_GAIN__B 0
996#define AUD_DSP_WR_AVC_AVC_MAX_GAIN__W 2
997#define AUD_DSP_WR_AVC_AVC_MAX_GAIN__M 0x3
998#define AUD_DSP_WR_AVC_AVC_MAX_GAIN__PRE 0x0
999#define AUD_DSP_WR_AVC_AVC_MAX_GAIN_6DB 0x0
1000#define AUD_DSP_WR_AVC_AVC_MAX_GAIN_12DB 0x1
1001#define AUD_DSP_WR_AVC_AVC_MAX_GAIN_0DB 0x3
1002
1003#define AUD_DSP_WR_QPEAK__A 0x105000C
1004#define AUD_DSP_WR_QPEAK__W 16
1005#define AUD_DSP_WR_QPEAK__M 0xFFFF
1006#define AUD_DSP_WR_QPEAK__PRE 0x0
1007
1008#define AUD_DSP_WR_QPEAK_SRC_QP__B 8
1009#define AUD_DSP_WR_QPEAK_SRC_QP__W 8
1010#define AUD_DSP_WR_QPEAK_SRC_QP__M 0xFF00
1011#define AUD_DSP_WR_QPEAK_SRC_QP__PRE 0x0
1012#define AUD_DSP_WR_QPEAK_SRC_QP_MONO 0x0
1013#define AUD_DSP_WR_QPEAK_SRC_QP_STEREO_AB 0x100
1014#define AUD_DSP_WR_QPEAK_SRC_QP_STEREO_A 0x300
1015#define AUD_DSP_WR_QPEAK_SRC_QP_STEREO_B 0x400
1016
1017#define AUD_DSP_WR_QPEAK_MAT_QP__B 0
1018#define AUD_DSP_WR_QPEAK_MAT_QP__W 8
1019#define AUD_DSP_WR_QPEAK_MAT_QP__M 0xFF
1020#define AUD_DSP_WR_QPEAK_MAT_QP__PRE 0x0
1021#define AUD_DSP_WR_QPEAK_MAT_QP_SOUND_A 0x0
1022#define AUD_DSP_WR_QPEAK_MAT_QP_SOUND_B 0x10
1023#define AUD_DSP_WR_QPEAK_MAT_QP_STEREO 0x20
1024#define AUD_DSP_WR_QPEAK_MAT_QP_MONO 0x30
1025
1026
1027
1028
1029#define AUD_DSP_RD_QPEAK_L__A 0x1040019
1030#define AUD_DSP_RD_QPEAK_L__W 16
1031#define AUD_DSP_RD_QPEAK_L__M 0xFFFF
1032#define AUD_DSP_RD_QPEAK_L__PRE 0x0
1033
1034#define AUD_DSP_RD_QPEAK_R__A 0x104001A
1035#define AUD_DSP_RD_QPEAK_R__W 16
1036#define AUD_DSP_RD_QPEAK_R__M 0xFFFF
1037#define AUD_DSP_RD_QPEAK_R__PRE 0x0
1038
1039
1040
1041#define AUD_DSP_WR_BEEPER__A 0x1050014
1042#define AUD_DSP_WR_BEEPER__W 16
1043#define AUD_DSP_WR_BEEPER__M 0xFFFF
1044#define AUD_DSP_WR_BEEPER__PRE 0x0
1045
1046#define AUD_DSP_WR_BEEPER_BEEP_VOLUME__B 8
1047#define AUD_DSP_WR_BEEPER_BEEP_VOLUME__W 7
1048#define AUD_DSP_WR_BEEPER_BEEP_VOLUME__M 0x7F00
1049#define AUD_DSP_WR_BEEPER_BEEP_VOLUME__PRE 0x0
1050
1051#define AUD_DSP_WR_BEEPER_BEEP_FREQUENCY__B 0
1052#define AUD_DSP_WR_BEEPER_BEEP_FREQUENCY__W 7
1053#define AUD_DSP_WR_BEEPER_BEEP_FREQUENCY__M 0x7F
1054#define AUD_DSP_WR_BEEPER_BEEP_FREQUENCY__PRE 0x0
1055
1056
1057
1058#define AUD_DEM_WR_I2S_CONFIG2__A 0x1030050
1059#define AUD_DEM_WR_I2S_CONFIG2__W 16
1060#define AUD_DEM_WR_I2S_CONFIG2__M 0xFFFF
1061#define AUD_DEM_WR_I2S_CONFIG2__PRE 0x0
1062
1063#define AUD_DEM_WR_I2S_CONFIG2_I2S_CL_POL__B 6
1064#define AUD_DEM_WR_I2S_CONFIG2_I2S_CL_POL__W 1
1065#define AUD_DEM_WR_I2S_CONFIG2_I2S_CL_POL__M 0x40
1066#define AUD_DEM_WR_I2S_CONFIG2_I2S_CL_POL__PRE 0x0
1067#define AUD_DEM_WR_I2S_CONFIG2_I2S_CL_POL_NORMAL 0x0
1068#define AUD_DEM_WR_I2S_CONFIG2_I2S_CL_POL_INVERTED 0x40
1069
1070#define AUD_DEM_WR_I2S_CONFIG2_I2S_ENABLE__B 4
1071#define AUD_DEM_WR_I2S_CONFIG2_I2S_ENABLE__W 1
1072#define AUD_DEM_WR_I2S_CONFIG2_I2S_ENABLE__M 0x10
1073#define AUD_DEM_WR_I2S_CONFIG2_I2S_ENABLE__PRE 0x0
1074#define AUD_DEM_WR_I2S_CONFIG2_I2S_ENABLE_DISABLE 0x0
1075#define AUD_DEM_WR_I2S_CONFIG2_I2S_ENABLE_ENABLE 0x10
1076
1077#define AUD_DEM_WR_I2S_CONFIG2_I2S_SLV_MST__B 3
1078#define AUD_DEM_WR_I2S_CONFIG2_I2S_SLV_MST__W 1
1079#define AUD_DEM_WR_I2S_CONFIG2_I2S_SLV_MST__M 0x8
1080#define AUD_DEM_WR_I2S_CONFIG2_I2S_SLV_MST__PRE 0x0
1081#define AUD_DEM_WR_I2S_CONFIG2_I2S_SLV_MST_MASTER 0x0
1082#define AUD_DEM_WR_I2S_CONFIG2_I2S_SLV_MST_SLAVE 0x8
1083
1084#define AUD_DEM_WR_I2S_CONFIG2_I2S_WS_POL__B 2
1085#define AUD_DEM_WR_I2S_CONFIG2_I2S_WS_POL__W 1
1086#define AUD_DEM_WR_I2S_CONFIG2_I2S_WS_POL__M 0x4
1087#define AUD_DEM_WR_I2S_CONFIG2_I2S_WS_POL__PRE 0x0
1088#define AUD_DEM_WR_I2S_CONFIG2_I2S_WS_POL_LEFT_LOW 0x0
1089#define AUD_DEM_WR_I2S_CONFIG2_I2S_WS_POL_LEFT_HIGH 0x4
1090
1091#define AUD_DEM_WR_I2S_CONFIG2_I2S_WS_MODE__B 1
1092#define AUD_DEM_WR_I2S_CONFIG2_I2S_WS_MODE__W 1
1093#define AUD_DEM_WR_I2S_CONFIG2_I2S_WS_MODE__M 0x2
1094#define AUD_DEM_WR_I2S_CONFIG2_I2S_WS_MODE__PRE 0x0
1095#define AUD_DEM_WR_I2S_CONFIG2_I2S_WS_MODE_NO_DELAY 0x0
1096#define AUD_DEM_WR_I2S_CONFIG2_I2S_WS_MODE_DELAY 0x2
1097
1098#define AUD_DEM_WR_I2S_CONFIG2_I2S_WORD_LEN__B 0
1099#define AUD_DEM_WR_I2S_CONFIG2_I2S_WORD_LEN__W 1
1100#define AUD_DEM_WR_I2S_CONFIG2_I2S_WORD_LEN__M 0x1
1101#define AUD_DEM_WR_I2S_CONFIG2_I2S_WORD_LEN__PRE 0x0
1102#define AUD_DEM_WR_I2S_CONFIG2_I2S_WORD_LEN_BIT_32 0x0
1103#define AUD_DEM_WR_I2S_CONFIG2_I2S_WORD_LEN_BIT_16 0x1
1104
1105
1106
1107#define AUD_DSP_WR_I2S_OUT_FS__A 0x105002A
1108#define AUD_DSP_WR_I2S_OUT_FS__W 16
1109#define AUD_DSP_WR_I2S_OUT_FS__M 0xFFFF
1110#define AUD_DSP_WR_I2S_OUT_FS__PRE 0x0
1111
1112#define AUD_DSP_WR_I2S_OUT_FS_FS_OUT__B 0
1113#define AUD_DSP_WR_I2S_OUT_FS_FS_OUT__W 16
1114#define AUD_DSP_WR_I2S_OUT_FS_FS_OUT__M 0xFFFF
1115#define AUD_DSP_WR_I2S_OUT_FS_FS_OUT__PRE 0x0
1116
1117#define AUD_DSP_WR_AV_SYNC__A 0x105002B
1118#define AUD_DSP_WR_AV_SYNC__W 16
1119#define AUD_DSP_WR_AV_SYNC__M 0xFFFF
1120#define AUD_DSP_WR_AV_SYNC__PRE 0x0
1121
1122#define AUD_DSP_WR_AV_SYNC_AV_ON__B 15
1123#define AUD_DSP_WR_AV_SYNC_AV_ON__W 1
1124#define AUD_DSP_WR_AV_SYNC_AV_ON__M 0x8000
1125#define AUD_DSP_WR_AV_SYNC_AV_ON__PRE 0x0
1126#define AUD_DSP_WR_AV_SYNC_AV_ON_DISABLE 0x0
1127#define AUD_DSP_WR_AV_SYNC_AV_ON_ENABLE 0x8000
1128
1129#define AUD_DSP_WR_AV_SYNC_AV_AUTO_FREQ__B 14
1130#define AUD_DSP_WR_AV_SYNC_AV_AUTO_FREQ__W 1
1131#define AUD_DSP_WR_AV_SYNC_AV_AUTO_FREQ__M 0x4000
1132#define AUD_DSP_WR_AV_SYNC_AV_AUTO_FREQ__PRE 0x0
1133#define AUD_DSP_WR_AV_SYNC_AV_AUTO_FREQ_MONOCHROME 0x0
1134#define AUD_DSP_WR_AV_SYNC_AV_AUTO_FREQ_NTSC 0x4000
1135
1136#define AUD_DSP_WR_AV_SYNC_AV_STD_SEL__B 0
1137#define AUD_DSP_WR_AV_SYNC_AV_STD_SEL__W 2
1138#define AUD_DSP_WR_AV_SYNC_AV_STD_SEL__M 0x3
1139#define AUD_DSP_WR_AV_SYNC_AV_STD_SEL__PRE 0x0
1140#define AUD_DSP_WR_AV_SYNC_AV_STD_SEL_AUTO 0x0
1141#define AUD_DSP_WR_AV_SYNC_AV_STD_SEL_PAL_SECAM 0x1
1142#define AUD_DSP_WR_AV_SYNC_AV_STD_SEL_NTSC 0x2
1143#define AUD_DSP_WR_AV_SYNC_AV_STD_SEL_MONOCHROME 0x3
1144
1145
1146
1147#define AUD_DSP_RD_STATUS2__A 0x104007B
1148#define AUD_DSP_RD_STATUS2__W 16
1149#define AUD_DSP_RD_STATUS2__M 0xFFFF
1150#define AUD_DSP_RD_STATUS2__PRE 0x0
1151
1152#define AUD_DSP_RD_STATUS2_AV_ACTIVE__B 15
1153#define AUD_DSP_RD_STATUS2_AV_ACTIVE__W 1
1154#define AUD_DSP_RD_STATUS2_AV_ACTIVE__M 0x8000
1155#define AUD_DSP_RD_STATUS2_AV_ACTIVE__PRE 0x0
1156#define AUD_DSP_RD_STATUS2_AV_ACTIVE_NO_SYNC 0x0
1157#define AUD_DSP_RD_STATUS2_AV_ACTIVE_SYNC_ACTIVE 0x8000
1158
1159#define AUD_DSP_RD_XDFP_FW__A 0x104001D
1160#define AUD_DSP_RD_XDFP_FW__W 16
1161#define AUD_DSP_RD_XDFP_FW__M 0xFFFF
1162#define AUD_DSP_RD_XDFP_FW__PRE 0x344
1163
1164#define AUD_DSP_RD_XDFP_FW_DSP_FW_REV__B 0
1165#define AUD_DSP_RD_XDFP_FW_DSP_FW_REV__W 16
1166#define AUD_DSP_RD_XDFP_FW_DSP_FW_REV__M 0xFFFF
1167#define AUD_DSP_RD_XDFP_FW_DSP_FW_REV__PRE 0x344
1168
1169#define AUD_DSP_RD_XFP_FW__A 0x10404B8
1170#define AUD_DSP_RD_XFP_FW__W 16
1171#define AUD_DSP_RD_XFP_FW__M 0xFFFF
1172#define AUD_DSP_RD_XFP_FW__PRE 0x42
1173
1174#define AUD_DSP_RD_XFP_FW_FP_FW_REV__B 0
1175#define AUD_DSP_RD_XFP_FW_FP_FW_REV__W 16
1176#define AUD_DSP_RD_XFP_FW_FP_FW_REV__M 0xFFFF
1177#define AUD_DSP_RD_XFP_FW_FP_FW_REV__PRE 0x42
1178
1179
1180
1181
1182#define AUD_DEM_WR_DCO_B_HI__A 0x103009B
1183#define AUD_DEM_WR_DCO_B_HI__W 16
1184#define AUD_DEM_WR_DCO_B_HI__M 0xFFFF
1185#define AUD_DEM_WR_DCO_B_HI__PRE 0x0
1186
1187#define AUD_DEM_WR_DCO_B_LO__A 0x1030093
1188#define AUD_DEM_WR_DCO_B_LO__W 16
1189#define AUD_DEM_WR_DCO_B_LO__M 0xFFFF
1190#define AUD_DEM_WR_DCO_B_LO__PRE 0x0
1191
1192#define AUD_DEM_WR_DCO_A_HI__A 0x10300AB
1193#define AUD_DEM_WR_DCO_A_HI__W 16
1194#define AUD_DEM_WR_DCO_A_HI__M 0xFFFF
1195#define AUD_DEM_WR_DCO_A_HI__PRE 0x0
1196
1197#define AUD_DEM_WR_DCO_A_LO__A 0x10300A3
1198#define AUD_DEM_WR_DCO_A_LO__W 16
1199#define AUD_DEM_WR_DCO_A_LO__M 0xFFFF
1200#define AUD_DEM_WR_DCO_A_LO__PRE 0x0
1201#define AUD_DEM_WR_NICAM_THRSHLD__A 0x1030021
1202#define AUD_DEM_WR_NICAM_THRSHLD__W 16
1203#define AUD_DEM_WR_NICAM_THRSHLD__M 0xFFFF
1204#define AUD_DEM_WR_NICAM_THRSHLD__PRE 0x2BC
1205
1206#define AUD_DEM_WR_NICAM_THRSHLD_NICAM_THLD__B 0
1207#define AUD_DEM_WR_NICAM_THRSHLD_NICAM_THLD__W 12
1208#define AUD_DEM_WR_NICAM_THRSHLD_NICAM_THLD__M 0xFFF
1209#define AUD_DEM_WR_NICAM_THRSHLD_NICAM_THLD__PRE 0x2BC
1210
1211#define AUD_DEM_WR_A2_THRSHLD__A 0x1030022
1212#define AUD_DEM_WR_A2_THRSHLD__W 16
1213#define AUD_DEM_WR_A2_THRSHLD__M 0xFFFF
1214#define AUD_DEM_WR_A2_THRSHLD__PRE 0x190
1215
1216#define AUD_DEM_WR_A2_THRSHLD_A2_THLD__B 0
1217#define AUD_DEM_WR_A2_THRSHLD_A2_THLD__W 12
1218#define AUD_DEM_WR_A2_THRSHLD_A2_THLD__M 0xFFF
1219#define AUD_DEM_WR_A2_THRSHLD_A2_THLD__PRE 0x190
1220
1221#define AUD_DEM_WR_BTSC_THRSHLD__A 0x1030023
1222#define AUD_DEM_WR_BTSC_THRSHLD__W 16
1223#define AUD_DEM_WR_BTSC_THRSHLD__M 0xFFFF
1224#define AUD_DEM_WR_BTSC_THRSHLD__PRE 0xC
1225
1226#define AUD_DEM_WR_BTSC_THRSHLD_BTSC_THLD__B 0
1227#define AUD_DEM_WR_BTSC_THRSHLD_BTSC_THLD__W 12
1228#define AUD_DEM_WR_BTSC_THRSHLD_BTSC_THLD__M 0xFFF
1229#define AUD_DEM_WR_BTSC_THRSHLD_BTSC_THLD__PRE 0xC
1230
1231#define AUD_DEM_WR_CM_A_THRSHLD__A 0x1030024
1232#define AUD_DEM_WR_CM_A_THRSHLD__W 16
1233#define AUD_DEM_WR_CM_A_THRSHLD__M 0xFFFF
1234#define AUD_DEM_WR_CM_A_THRSHLD__PRE 0x2A
1235
1236#define AUD_DEM_WR_CM_A_THRSHLD_CM_A_THLD__B 0
1237#define AUD_DEM_WR_CM_A_THRSHLD_CM_A_THLD__W 12
1238#define AUD_DEM_WR_CM_A_THRSHLD_CM_A_THLD__M 0xFFF
1239#define AUD_DEM_WR_CM_A_THRSHLD_CM_A_THLD__PRE 0x2A
1240
1241#define AUD_DEM_WR_CM_B_THRSHLD__A 0x1030025
1242#define AUD_DEM_WR_CM_B_THRSHLD__W 16
1243#define AUD_DEM_WR_CM_B_THRSHLD__M 0xFFFF
1244#define AUD_DEM_WR_CM_B_THRSHLD__PRE 0x2A
1245
1246#define AUD_DEM_WR_CM_B_THRSHLD_CM_B_THLD__B 0
1247#define AUD_DEM_WR_CM_B_THRSHLD_CM_B_THLD__W 12
1248#define AUD_DEM_WR_CM_B_THRSHLD_CM_B_THLD__M 0xFFF
1249#define AUD_DEM_WR_CM_B_THRSHLD_CM_B_THLD__PRE 0x2A
1250
1251
1252
1253#define AUD_DEM_RD_NIC_C_AD_BITS__A 0x1020023
1254#define AUD_DEM_RD_NIC_C_AD_BITS__W 16
1255#define AUD_DEM_RD_NIC_C_AD_BITS__M 0xFFFF
1256#define AUD_DEM_RD_NIC_C_AD_BITS__PRE 0x0
1257
1258#define AUD_DEM_RD_NIC_C_AD_BITS_NICAM_SYNC__B 0
1259#define AUD_DEM_RD_NIC_C_AD_BITS_NICAM_SYNC__W 1
1260#define AUD_DEM_RD_NIC_C_AD_BITS_NICAM_SYNC__M 0x1
1261#define AUD_DEM_RD_NIC_C_AD_BITS_NICAM_SYNC__PRE 0x0
1262#define AUD_DEM_RD_NIC_C_AD_BITS_NICAM_SYNC_NOT_SYNCED 0x0
1263#define AUD_DEM_RD_NIC_C_AD_BITS_NICAM_SYNC_SYNCED 0x1
1264
1265#define AUD_DEM_RD_NIC_C_AD_BITS_C__B 1
1266#define AUD_DEM_RD_NIC_C_AD_BITS_C__W 4
1267#define AUD_DEM_RD_NIC_C_AD_BITS_C__M 0x1E
1268#define AUD_DEM_RD_NIC_C_AD_BITS_C__PRE 0x0
1269
1270#define AUD_DEM_RD_NIC_C_AD_BITS_ADD_BIT_LO__B 5
1271#define AUD_DEM_RD_NIC_C_AD_BITS_ADD_BIT_LO__W 3
1272#define AUD_DEM_RD_NIC_C_AD_BITS_ADD_BIT_LO__M 0xE0
1273#define AUD_DEM_RD_NIC_C_AD_BITS_ADD_BIT_LO__PRE 0x0
1274
1275#define AUD_DEM_RD_NIC_ADD_BITS_HI__A 0x1020038
1276#define AUD_DEM_RD_NIC_ADD_BITS_HI__W 16
1277#define AUD_DEM_RD_NIC_ADD_BITS_HI__M 0xFFFF
1278#define AUD_DEM_RD_NIC_ADD_BITS_HI__PRE 0x0
1279
1280#define AUD_DEM_RD_NIC_ADD_BITS_HI_ADD_BIT_HI__B 0
1281#define AUD_DEM_RD_NIC_ADD_BITS_HI_ADD_BIT_HI__W 8
1282#define AUD_DEM_RD_NIC_ADD_BITS_HI_ADD_BIT_HI__M 0xFF
1283#define AUD_DEM_RD_NIC_ADD_BITS_HI_ADD_BIT_HI__PRE 0x0
1284
1285#define AUD_DEM_RD_NIC_CIB__A 0x1020038
1286#define AUD_DEM_RD_NIC_CIB__W 16
1287#define AUD_DEM_RD_NIC_CIB__M 0xFFFF
1288#define AUD_DEM_RD_NIC_CIB__PRE 0x0
1289
1290#define AUD_DEM_RD_NIC_CIB_CIB2__B 0
1291#define AUD_DEM_RD_NIC_CIB_CIB2__W 1
1292#define AUD_DEM_RD_NIC_CIB_CIB2__M 0x1
1293#define AUD_DEM_RD_NIC_CIB_CIB2__PRE 0x0
1294
1295#define AUD_DEM_RD_NIC_CIB_CIB1__B 1
1296#define AUD_DEM_RD_NIC_CIB_CIB1__W 1
1297#define AUD_DEM_RD_NIC_CIB_CIB1__M 0x2
1298#define AUD_DEM_RD_NIC_CIB_CIB1__PRE 0x0
1299
1300#define AUD_DEM_RD_NIC_ERROR_RATE__A 0x1020057
1301#define AUD_DEM_RD_NIC_ERROR_RATE__W 16
1302#define AUD_DEM_RD_NIC_ERROR_RATE__M 0xFFFF
1303#define AUD_DEM_RD_NIC_ERROR_RATE__PRE 0x0
1304
1305#define AUD_DEM_RD_NIC_ERROR_RATE_ERROR_RATE__B 0
1306#define AUD_DEM_RD_NIC_ERROR_RATE_ERROR_RATE__W 12
1307#define AUD_DEM_RD_NIC_ERROR_RATE_ERROR_RATE__M 0xFFF
1308#define AUD_DEM_RD_NIC_ERROR_RATE_ERROR_RATE__PRE 0x0
1309
1310
1311
1312
1313#define AUD_DEM_WR_FM_DEEMPH__A 0x103000F
1314#define AUD_DEM_WR_FM_DEEMPH__W 16
1315#define AUD_DEM_WR_FM_DEEMPH__M 0xFFFF
1316#define AUD_DEM_WR_FM_DEEMPH__PRE 0x0
1317#define AUD_DEM_WR_FM_DEEMPH_50US 0x0
1318#define AUD_DEM_WR_FM_DEEMPH_75US 0x1
1319#define AUD_DEM_WR_FM_DEEMPH_OFF 0x3F
1320
1321
1322#define AUD_DEM_WR_FM_MATRIX__A 0x103006F
1323#define AUD_DEM_WR_FM_MATRIX__W 16
1324#define AUD_DEM_WR_FM_MATRIX__M 0xFFFF
1325#define AUD_DEM_WR_FM_MATRIX__PRE 0x0
1326#define AUD_DEM_WR_FM_MATRIX_NO_MATRIX 0x0
1327#define AUD_DEM_WR_FM_MATRIX_GERMAN_MATRIX 0x1
1328#define AUD_DEM_WR_FM_MATRIX_KOREAN_MATRIX 0x2
1329#define AUD_DEM_WR_FM_MATRIX_SOUND_A 0x3
1330#define AUD_DEM_WR_FM_MATRIX_SOUND_B 0x4
1331
1332
1333
1334#define AUD_DSP_RD_FM_IDENT_VALUE__A 0x1040018
1335#define AUD_DSP_RD_FM_IDENT_VALUE__W 16
1336#define AUD_DSP_RD_FM_IDENT_VALUE__M 0xFFFF
1337#define AUD_DSP_RD_FM_IDENT_VALUE__PRE 0x0
1338
1339#define AUD_DSP_RD_FM_IDENT_VALUE_FM_IDENT__B 8
1340#define AUD_DSP_RD_FM_IDENT_VALUE_FM_IDENT__W 8
1341#define AUD_DSP_RD_FM_IDENT_VALUE_FM_IDENT__M 0xFF00
1342#define AUD_DSP_RD_FM_IDENT_VALUE_FM_IDENT__PRE 0x0
1343
1344#define AUD_DSP_RD_FM_DC_LEVEL_A__A 0x104001B
1345#define AUD_DSP_RD_FM_DC_LEVEL_A__W 16
1346#define AUD_DSP_RD_FM_DC_LEVEL_A__M 0xFFFF
1347#define AUD_DSP_RD_FM_DC_LEVEL_A__PRE 0x0
1348
1349#define AUD_DSP_RD_FM_DC_LEVEL_A_FM_DC_LEV_A__B 0
1350#define AUD_DSP_RD_FM_DC_LEVEL_A_FM_DC_LEV_A__W 16
1351#define AUD_DSP_RD_FM_DC_LEVEL_A_FM_DC_LEV_A__M 0xFFFF
1352#define AUD_DSP_RD_FM_DC_LEVEL_A_FM_DC_LEV_A__PRE 0x0
1353
1354#define AUD_DSP_RD_FM_DC_LEVEL_B__A 0x104001C
1355#define AUD_DSP_RD_FM_DC_LEVEL_B__W 16
1356#define AUD_DSP_RD_FM_DC_LEVEL_B__M 0xFFFF
1357#define AUD_DSP_RD_FM_DC_LEVEL_B__PRE 0x0
1358
1359#define AUD_DSP_RD_FM_DC_LEVEL_B_FM_DC_LEV_B__B 0
1360#define AUD_DSP_RD_FM_DC_LEVEL_B_FM_DC_LEV_B__W 16
1361#define AUD_DSP_RD_FM_DC_LEVEL_B_FM_DC_LEV_B__M 0xFFFF
1362#define AUD_DSP_RD_FM_DC_LEVEL_B_FM_DC_LEV_B__PRE 0x0
1363
1364
1365
1366#define AUD_DEM_WR_FM_DC_NOTCH_SW__A 0x1030017
1367#define AUD_DEM_WR_FM_DC_NOTCH_SW__W 16
1368#define AUD_DEM_WR_FM_DC_NOTCH_SW__M 0xFFFF
1369#define AUD_DEM_WR_FM_DC_NOTCH_SW__PRE 0x0
1370
1371#define AUD_DEM_WR_FM_DC_NOTCH_SW_FM_DC_NO_SW__B 0
1372#define AUD_DEM_WR_FM_DC_NOTCH_SW_FM_DC_NO_SW__W 16
1373#define AUD_DEM_WR_FM_DC_NOTCH_SW_FM_DC_NO_SW__M 0xFFFF
1374#define AUD_DEM_WR_FM_DC_NOTCH_SW_FM_DC_NO_SW__PRE 0x0
1375#define AUD_DEM_WR_FM_DC_NOTCH_SW_FM_DC_NO_SW_ON 0x0
1376#define AUD_DEM_WR_FM_DC_NOTCH_SW_FM_DC_NO_SW_OFF 0x3F
1377
1378
1379
1380
1381#define AUD_DSP_WR_SYNC_OUT__A 0x1050026
1382#define AUD_DSP_WR_SYNC_OUT__W 16
1383#define AUD_DSP_WR_SYNC_OUT__M 0xFFFF
1384#define AUD_DSP_WR_SYNC_OUT__PRE 0x0
1385#define AUD_DSP_WR_SYNC_OUT_OFF 0x0
1386#define AUD_DSP_WR_SYNC_OUT_SYNCHRONOUS 0x1
1387
1388
1389
1390#define AUD_XFP_DRAM_1K__A 0x1060000
1391#define AUD_XFP_DRAM_1K__W 16
1392#define AUD_XFP_DRAM_1K__M 0xFFFF
1393#define AUD_XFP_DRAM_1K__PRE 0x0
1394#define AUD_XFP_DRAM_1K_D__B 0
1395#define AUD_XFP_DRAM_1K_D__W 16
1396#define AUD_XFP_DRAM_1K_D__M 0xFFFF
1397#define AUD_XFP_DRAM_1K_D__PRE 0x0
1398
1399
1400
1401#define AUD_XFP_PRAM_4K__A 0x1070000
1402#define AUD_XFP_PRAM_4K__W 16
1403#define AUD_XFP_PRAM_4K__M 0xFFFF
1404#define AUD_XFP_PRAM_4K__PRE 0x0
1405#define AUD_XFP_PRAM_4K_D__B 0
1406#define AUD_XFP_PRAM_4K_D__W 16
1407#define AUD_XFP_PRAM_4K_D__M 0xFFFF
1408#define AUD_XFP_PRAM_4K_D__PRE 0x0
1409
1410
1411
1412#define AUD_XDFP_DRAM_1K__A 0x1080000
1413#define AUD_XDFP_DRAM_1K__W 16
1414#define AUD_XDFP_DRAM_1K__M 0xFFFF
1415#define AUD_XDFP_DRAM_1K__PRE 0x0
1416#define AUD_XDFP_DRAM_1K_D__B 0
1417#define AUD_XDFP_DRAM_1K_D__W 16
1418#define AUD_XDFP_DRAM_1K_D__M 0xFFFF
1419#define AUD_XDFP_DRAM_1K_D__PRE 0x0
1420
1421
1422
1423#define AUD_XDFP_PRAM_4K__A 0x1090000
1424#define AUD_XDFP_PRAM_4K__W 16
1425#define AUD_XDFP_PRAM_4K__M 0xFFFF
1426#define AUD_XDFP_PRAM_4K__PRE 0x0
1427#define AUD_XDFP_PRAM_4K_D__B 0
1428#define AUD_XDFP_PRAM_4K_D__W 16
1429#define AUD_XDFP_PRAM_4K_D__M 0xFFFF
1430#define AUD_XDFP_PRAM_4K_D__PRE 0x0
1431
1432
1433
1434
1435
1436#define FEC_COMM_EXEC__A 0x2400000
1437#define FEC_COMM_EXEC__W 2
1438#define FEC_COMM_EXEC__M 0x3
1439#define FEC_COMM_EXEC__PRE 0x0
1440#define FEC_COMM_EXEC_STOP 0x0
1441#define FEC_COMM_EXEC_ACTIVE 0x1
1442#define FEC_COMM_EXEC_HOLD 0x2
1443
1444#define FEC_COMM_MB__A 0x2400002
1445#define FEC_COMM_MB__W 16
1446#define FEC_COMM_MB__M 0xFFFF
1447#define FEC_COMM_MB__PRE 0x0
1448#define FEC_COMM_INT_REQ__A 0x2400003
1449#define FEC_COMM_INT_REQ__W 16
1450#define FEC_COMM_INT_REQ__M 0xFFFF
1451#define FEC_COMM_INT_REQ__PRE 0x0
1452#define FEC_COMM_INT_REQ_OC_REQ__B 0
1453#define FEC_COMM_INT_REQ_OC_REQ__W 1
1454#define FEC_COMM_INT_REQ_OC_REQ__M 0x1
1455#define FEC_COMM_INT_REQ_OC_REQ__PRE 0x0
1456#define FEC_COMM_INT_REQ_RS_REQ__B 1
1457#define FEC_COMM_INT_REQ_RS_REQ__W 1
1458#define FEC_COMM_INT_REQ_RS_REQ__M 0x2
1459#define FEC_COMM_INT_REQ_RS_REQ__PRE 0x0
1460#define FEC_COMM_INT_REQ_DI_REQ__B 2
1461#define FEC_COMM_INT_REQ_DI_REQ__W 1
1462#define FEC_COMM_INT_REQ_DI_REQ__M 0x4
1463#define FEC_COMM_INT_REQ_DI_REQ__PRE 0x0
1464
1465#define FEC_COMM_INT_STA__A 0x2400005
1466#define FEC_COMM_INT_STA__W 16
1467#define FEC_COMM_INT_STA__M 0xFFFF
1468#define FEC_COMM_INT_STA__PRE 0x0
1469#define FEC_COMM_INT_MSK__A 0x2400006
1470#define FEC_COMM_INT_MSK__W 16
1471#define FEC_COMM_INT_MSK__M 0xFFFF
1472#define FEC_COMM_INT_MSK__PRE 0x0
1473#define FEC_COMM_INT_STM__A 0x2400007
1474#define FEC_COMM_INT_STM__W 16
1475#define FEC_COMM_INT_STM__M 0xFFFF
1476#define FEC_COMM_INT_STM__PRE 0x0
1477
1478
1479
1480#define FEC_TOP_COMM_EXEC__A 0x2410000
1481#define FEC_TOP_COMM_EXEC__W 2
1482#define FEC_TOP_COMM_EXEC__M 0x3
1483#define FEC_TOP_COMM_EXEC__PRE 0x0
1484#define FEC_TOP_COMM_EXEC_STOP 0x0
1485#define FEC_TOP_COMM_EXEC_ACTIVE 0x1
1486#define FEC_TOP_COMM_EXEC_HOLD 0x2
1487
1488
1489#define FEC_TOP_ANNEX__A 0x2410010
1490#define FEC_TOP_ANNEX__W 2
1491#define FEC_TOP_ANNEX__M 0x3
1492#define FEC_TOP_ANNEX__PRE 0x0
1493#define FEC_TOP_ANNEX_A 0x0
1494#define FEC_TOP_ANNEX_B 0x1
1495#define FEC_TOP_ANNEX_C 0x2
1496#define FEC_TOP_ANNEX_D 0x3
1497
1498
1499
1500#define FEC_DI_COMM_EXEC__A 0x2420000
1501#define FEC_DI_COMM_EXEC__W 2
1502#define FEC_DI_COMM_EXEC__M 0x3
1503#define FEC_DI_COMM_EXEC__PRE 0x0
1504#define FEC_DI_COMM_EXEC_STOP 0x0
1505#define FEC_DI_COMM_EXEC_ACTIVE 0x1
1506#define FEC_DI_COMM_EXEC_HOLD 0x2
1507
1508#define FEC_DI_COMM_MB__A 0x2420002
1509#define FEC_DI_COMM_MB__W 2
1510#define FEC_DI_COMM_MB__M 0x3
1511#define FEC_DI_COMM_MB__PRE 0x0
1512#define FEC_DI_COMM_MB_CTL__B 0
1513#define FEC_DI_COMM_MB_CTL__W 1
1514#define FEC_DI_COMM_MB_CTL__M 0x1
1515#define FEC_DI_COMM_MB_CTL__PRE 0x0
1516#define FEC_DI_COMM_MB_CTL_OFF 0x0
1517#define FEC_DI_COMM_MB_CTL_ON 0x1
1518#define FEC_DI_COMM_MB_OBS__B 1
1519#define FEC_DI_COMM_MB_OBS__W 1
1520#define FEC_DI_COMM_MB_OBS__M 0x2
1521#define FEC_DI_COMM_MB_OBS__PRE 0x0
1522#define FEC_DI_COMM_MB_OBS_OFF 0x0
1523#define FEC_DI_COMM_MB_OBS_ON 0x2
1524
1525#define FEC_DI_COMM_INT_REQ__A 0x2420003
1526#define FEC_DI_COMM_INT_REQ__W 1
1527#define FEC_DI_COMM_INT_REQ__M 0x1
1528#define FEC_DI_COMM_INT_REQ__PRE 0x0
1529#define FEC_DI_COMM_INT_STA__A 0x2420005
1530#define FEC_DI_COMM_INT_STA__W 2
1531#define FEC_DI_COMM_INT_STA__M 0x3
1532#define FEC_DI_COMM_INT_STA__PRE 0x0
1533
1534#define FEC_DI_COMM_INT_STA_STAT_INT__B 0
1535#define FEC_DI_COMM_INT_STA_STAT_INT__W 1
1536#define FEC_DI_COMM_INT_STA_STAT_INT__M 0x1
1537#define FEC_DI_COMM_INT_STA_STAT_INT__PRE 0x0
1538
1539#define FEC_DI_COMM_INT_STA_TIMEOUT_INT__B 1
1540#define FEC_DI_COMM_INT_STA_TIMEOUT_INT__W 1
1541#define FEC_DI_COMM_INT_STA_TIMEOUT_INT__M 0x2
1542#define FEC_DI_COMM_INT_STA_TIMEOUT_INT__PRE 0x0
1543
1544#define FEC_DI_COMM_INT_MSK__A 0x2420006
1545#define FEC_DI_COMM_INT_MSK__W 2
1546#define FEC_DI_COMM_INT_MSK__M 0x3
1547#define FEC_DI_COMM_INT_MSK__PRE 0x0
1548#define FEC_DI_COMM_INT_MSK_STAT_INT__B 0
1549#define FEC_DI_COMM_INT_MSK_STAT_INT__W 1
1550#define FEC_DI_COMM_INT_MSK_STAT_INT__M 0x1
1551#define FEC_DI_COMM_INT_MSK_STAT_INT__PRE 0x0
1552#define FEC_DI_COMM_INT_MSK_TIMEOUT_INT__B 1
1553#define FEC_DI_COMM_INT_MSK_TIMEOUT_INT__W 1
1554#define FEC_DI_COMM_INT_MSK_TIMEOUT_INT__M 0x2
1555#define FEC_DI_COMM_INT_MSK_TIMEOUT_INT__PRE 0x0
1556
1557#define FEC_DI_COMM_INT_STM__A 0x2420007
1558#define FEC_DI_COMM_INT_STM__W 2
1559#define FEC_DI_COMM_INT_STM__M 0x3
1560#define FEC_DI_COMM_INT_STM__PRE 0x0
1561#define FEC_DI_COMM_INT_STM_STAT_INT__B 0
1562#define FEC_DI_COMM_INT_STM_STAT_INT__W 1
1563#define FEC_DI_COMM_INT_STM_STAT_INT__M 0x1
1564#define FEC_DI_COMM_INT_STM_STAT_INT__PRE 0x0
1565#define FEC_DI_COMM_INT_STM_TIMEOUT_INT__B 1
1566#define FEC_DI_COMM_INT_STM_TIMEOUT_INT__W 1
1567#define FEC_DI_COMM_INT_STM_TIMEOUT_INT__M 0x2
1568#define FEC_DI_COMM_INT_STM_TIMEOUT_INT__PRE 0x0
1569
1570
1571#define FEC_DI_STATUS__A 0x2420010
1572#define FEC_DI_STATUS__W 1
1573#define FEC_DI_STATUS__M 0x1
1574#define FEC_DI_STATUS__PRE 0x0
1575#define FEC_DI_MODE__A 0x2420011
1576#define FEC_DI_MODE__W 3
1577#define FEC_DI_MODE__M 0x7
1578#define FEC_DI_MODE__PRE 0x0
1579
1580#define FEC_DI_MODE_NO_SYNC__B 0
1581#define FEC_DI_MODE_NO_SYNC__W 1
1582#define FEC_DI_MODE_NO_SYNC__M 0x1
1583#define FEC_DI_MODE_NO_SYNC__PRE 0x0
1584
1585#define FEC_DI_MODE_IGNORE_LOST_SYNC__B 1
1586#define FEC_DI_MODE_IGNORE_LOST_SYNC__W 1
1587#define FEC_DI_MODE_IGNORE_LOST_SYNC__M 0x2
1588#define FEC_DI_MODE_IGNORE_LOST_SYNC__PRE 0x0
1589
1590#define FEC_DI_MODE_IGNORE_TIMEOUT__B 2
1591#define FEC_DI_MODE_IGNORE_TIMEOUT__W 1
1592#define FEC_DI_MODE_IGNORE_TIMEOUT__M 0x4
1593#define FEC_DI_MODE_IGNORE_TIMEOUT__PRE 0x0
1594
1595
1596#define FEC_DI_CONTROL_WORD__A 0x2420012
1597#define FEC_DI_CONTROL_WORD__W 4
1598#define FEC_DI_CONTROL_WORD__M 0xF
1599#define FEC_DI_CONTROL_WORD__PRE 0x0
1600
1601#define FEC_DI_RESTART__A 0x2420013
1602#define FEC_DI_RESTART__W 1
1603#define FEC_DI_RESTART__M 0x1
1604#define FEC_DI_RESTART__PRE 0x0
1605
1606#define FEC_DI_TIMEOUT_LO__A 0x2420014
1607#define FEC_DI_TIMEOUT_LO__W 16
1608#define FEC_DI_TIMEOUT_LO__M 0xFFFF
1609#define FEC_DI_TIMEOUT_LO__PRE 0x0
1610
1611#define FEC_DI_TIMEOUT_HI__A 0x2420015
1612#define FEC_DI_TIMEOUT_HI__W 8
1613#define FEC_DI_TIMEOUT_HI__M 0xFF
1614#define FEC_DI_TIMEOUT_HI__PRE 0xA
1615
1616
1617
1618#define FEC_RS_COMM_EXEC__A 0x2430000
1619#define FEC_RS_COMM_EXEC__W 2
1620#define FEC_RS_COMM_EXEC__M 0x3
1621#define FEC_RS_COMM_EXEC__PRE 0x0
1622#define FEC_RS_COMM_EXEC_STOP 0x0
1623#define FEC_RS_COMM_EXEC_ACTIVE 0x1
1624#define FEC_RS_COMM_EXEC_HOLD 0x2
1625
1626#define FEC_RS_COMM_MB__A 0x2430002
1627#define FEC_RS_COMM_MB__W 2
1628#define FEC_RS_COMM_MB__M 0x3
1629#define FEC_RS_COMM_MB__PRE 0x0
1630#define FEC_RS_COMM_MB_CTL__B 0
1631#define FEC_RS_COMM_MB_CTL__W 1
1632#define FEC_RS_COMM_MB_CTL__M 0x1
1633#define FEC_RS_COMM_MB_CTL__PRE 0x0
1634#define FEC_RS_COMM_MB_CTL_OFF 0x0
1635#define FEC_RS_COMM_MB_CTL_ON 0x1
1636#define FEC_RS_COMM_MB_OBS__B 1
1637#define FEC_RS_COMM_MB_OBS__W 1
1638#define FEC_RS_COMM_MB_OBS__M 0x2
1639#define FEC_RS_COMM_MB_OBS__PRE 0x0
1640#define FEC_RS_COMM_MB_OBS_OFF 0x0
1641#define FEC_RS_COMM_MB_OBS_ON 0x2
1642
1643#define FEC_RS_COMM_INT_REQ__A 0x2430003
1644#define FEC_RS_COMM_INT_REQ__W 1
1645#define FEC_RS_COMM_INT_REQ__M 0x1
1646#define FEC_RS_COMM_INT_REQ__PRE 0x0
1647#define FEC_RS_COMM_INT_STA__A 0x2430005
1648#define FEC_RS_COMM_INT_STA__W 2
1649#define FEC_RS_COMM_INT_STA__M 0x3
1650#define FEC_RS_COMM_INT_STA__PRE 0x0
1651
1652#define FEC_RS_COMM_INT_STA_FAILURE_INT__B 0
1653#define FEC_RS_COMM_INT_STA_FAILURE_INT__W 1
1654#define FEC_RS_COMM_INT_STA_FAILURE_INT__M 0x1
1655#define FEC_RS_COMM_INT_STA_FAILURE_INT__PRE 0x0
1656
1657#define FEC_RS_COMM_INT_STA_MEASUREMENT_INT__B 1
1658#define FEC_RS_COMM_INT_STA_MEASUREMENT_INT__W 1
1659#define FEC_RS_COMM_INT_STA_MEASUREMENT_INT__M 0x2
1660#define FEC_RS_COMM_INT_STA_MEASUREMENT_INT__PRE 0x0
1661
1662#define FEC_RS_COMM_INT_MSK__A 0x2430006
1663#define FEC_RS_COMM_INT_MSK__W 2
1664#define FEC_RS_COMM_INT_MSK__M 0x3
1665#define FEC_RS_COMM_INT_MSK__PRE 0x0
1666#define FEC_RS_COMM_INT_MSK_FAILURE_MSK__B 0
1667#define FEC_RS_COMM_INT_MSK_FAILURE_MSK__W 1
1668#define FEC_RS_COMM_INT_MSK_FAILURE_MSK__M 0x1
1669#define FEC_RS_COMM_INT_MSK_FAILURE_MSK__PRE 0x0
1670#define FEC_RS_COMM_INT_MSK_MEASUREMENT_MSK__B 1
1671#define FEC_RS_COMM_INT_MSK_MEASUREMENT_MSK__W 1
1672#define FEC_RS_COMM_INT_MSK_MEASUREMENT_MSK__M 0x2
1673#define FEC_RS_COMM_INT_MSK_MEASUREMENT_MSK__PRE 0x0
1674
1675#define FEC_RS_COMM_INT_STM__A 0x2430007
1676#define FEC_RS_COMM_INT_STM__W 2
1677#define FEC_RS_COMM_INT_STM__M 0x3
1678#define FEC_RS_COMM_INT_STM__PRE 0x0
1679#define FEC_RS_COMM_INT_STM_FAILURE_MSK__B 0
1680#define FEC_RS_COMM_INT_STM_FAILURE_MSK__W 1
1681#define FEC_RS_COMM_INT_STM_FAILURE_MSK__M 0x1
1682#define FEC_RS_COMM_INT_STM_FAILURE_MSK__PRE 0x0
1683#define FEC_RS_COMM_INT_STM_MEASUREMENT_MSK__B 1
1684#define FEC_RS_COMM_INT_STM_MEASUREMENT_MSK__W 1
1685#define FEC_RS_COMM_INT_STM_MEASUREMENT_MSK__M 0x2
1686#define FEC_RS_COMM_INT_STM_MEASUREMENT_MSK__PRE 0x0
1687
1688#define FEC_RS_STATUS__A 0x2430010
1689#define FEC_RS_STATUS__W 1
1690#define FEC_RS_STATUS__M 0x1
1691#define FEC_RS_STATUS__PRE 0x0
1692#define FEC_RS_MODE__A 0x2430011
1693#define FEC_RS_MODE__W 1
1694#define FEC_RS_MODE__M 0x1
1695#define FEC_RS_MODE__PRE 0x0
1696
1697#define FEC_RS_MODE_BYPASS__B 0
1698#define FEC_RS_MODE_BYPASS__W 1
1699#define FEC_RS_MODE_BYPASS__M 0x1
1700#define FEC_RS_MODE_BYPASS__PRE 0x0
1701
1702#define FEC_RS_MEASUREMENT_PERIOD__A 0x2430012
1703#define FEC_RS_MEASUREMENT_PERIOD__W 16
1704#define FEC_RS_MEASUREMENT_PERIOD__M 0xFFFF
1705#define FEC_RS_MEASUREMENT_PERIOD__PRE 0x1171
1706
1707#define FEC_RS_MEASUREMENT_PERIOD_PERIOD__B 0
1708#define FEC_RS_MEASUREMENT_PERIOD_PERIOD__W 16
1709#define FEC_RS_MEASUREMENT_PERIOD_PERIOD__M 0xFFFF
1710#define FEC_RS_MEASUREMENT_PERIOD_PERIOD__PRE 0x1171
1711
1712#define FEC_RS_MEASUREMENT_PRESCALE__A 0x2430013
1713#define FEC_RS_MEASUREMENT_PRESCALE__W 16
1714#define FEC_RS_MEASUREMENT_PRESCALE__M 0xFFFF
1715#define FEC_RS_MEASUREMENT_PRESCALE__PRE 0x1
1716
1717#define FEC_RS_MEASUREMENT_PRESCALE_PRESCALE__B 0
1718#define FEC_RS_MEASUREMENT_PRESCALE_PRESCALE__W 16
1719#define FEC_RS_MEASUREMENT_PRESCALE_PRESCALE__M 0xFFFF
1720#define FEC_RS_MEASUREMENT_PRESCALE_PRESCALE__PRE 0x1
1721
1722#define FEC_RS_NR_BIT_ERRORS__A 0x2430014
1723#define FEC_RS_NR_BIT_ERRORS__W 16
1724#define FEC_RS_NR_BIT_ERRORS__M 0xFFFF
1725#define FEC_RS_NR_BIT_ERRORS__PRE 0xFFFF
1726
1727#define FEC_RS_NR_BIT_ERRORS_FIXED_MANT__B 0
1728#define FEC_RS_NR_BIT_ERRORS_FIXED_MANT__W 12
1729#define FEC_RS_NR_BIT_ERRORS_FIXED_MANT__M 0xFFF
1730#define FEC_RS_NR_BIT_ERRORS_FIXED_MANT__PRE 0xFFF
1731
1732#define FEC_RS_NR_BIT_ERRORS_EXP__B 12
1733#define FEC_RS_NR_BIT_ERRORS_EXP__W 4
1734#define FEC_RS_NR_BIT_ERRORS_EXP__M 0xF000
1735#define FEC_RS_NR_BIT_ERRORS_EXP__PRE 0xF000
1736
1737#define FEC_RS_NR_SYMBOL_ERRORS__A 0x2430015
1738#define FEC_RS_NR_SYMBOL_ERRORS__W 16
1739#define FEC_RS_NR_SYMBOL_ERRORS__M 0xFFFF
1740#define FEC_RS_NR_SYMBOL_ERRORS__PRE 0xFFFF
1741
1742#define FEC_RS_NR_SYMBOL_ERRORS_FIXED_MANT__B 0
1743#define FEC_RS_NR_SYMBOL_ERRORS_FIXED_MANT__W 12
1744#define FEC_RS_NR_SYMBOL_ERRORS_FIXED_MANT__M 0xFFF
1745#define FEC_RS_NR_SYMBOL_ERRORS_FIXED_MANT__PRE 0xFFF
1746
1747#define FEC_RS_NR_SYMBOL_ERRORS_EXP__B 12
1748#define FEC_RS_NR_SYMBOL_ERRORS_EXP__W 4
1749#define FEC_RS_NR_SYMBOL_ERRORS_EXP__M 0xF000
1750#define FEC_RS_NR_SYMBOL_ERRORS_EXP__PRE 0xF000
1751
1752#define FEC_RS_NR_PACKET_ERRORS__A 0x2430016
1753#define FEC_RS_NR_PACKET_ERRORS__W 16
1754#define FEC_RS_NR_PACKET_ERRORS__M 0xFFFF
1755#define FEC_RS_NR_PACKET_ERRORS__PRE 0xFFFF
1756
1757#define FEC_RS_NR_PACKET_ERRORS_FIXED_MANT__B 0
1758#define FEC_RS_NR_PACKET_ERRORS_FIXED_MANT__W 12
1759#define FEC_RS_NR_PACKET_ERRORS_FIXED_MANT__M 0xFFF
1760#define FEC_RS_NR_PACKET_ERRORS_FIXED_MANT__PRE 0xFFF
1761
1762#define FEC_RS_NR_PACKET_ERRORS_EXP__B 12
1763#define FEC_RS_NR_PACKET_ERRORS_EXP__W 4
1764#define FEC_RS_NR_PACKET_ERRORS_EXP__M 0xF000
1765#define FEC_RS_NR_PACKET_ERRORS_EXP__PRE 0xF000
1766
1767#define FEC_RS_NR_FAILURES__A 0x2430017
1768#define FEC_RS_NR_FAILURES__W 16
1769#define FEC_RS_NR_FAILURES__M 0xFFFF
1770#define FEC_RS_NR_FAILURES__PRE 0x0
1771
1772#define FEC_RS_NR_FAILURES_FIXED_MANT__B 0
1773#define FEC_RS_NR_FAILURES_FIXED_MANT__W 12
1774#define FEC_RS_NR_FAILURES_FIXED_MANT__M 0xFFF
1775#define FEC_RS_NR_FAILURES_FIXED_MANT__PRE 0x0
1776
1777#define FEC_RS_NR_FAILURES_EXP__B 12
1778#define FEC_RS_NR_FAILURES_EXP__W 4
1779#define FEC_RS_NR_FAILURES_EXP__M 0xF000
1780#define FEC_RS_NR_FAILURES_EXP__PRE 0x0
1781
1782
1783
1784#define FEC_OC_COMM_EXEC__A 0x2440000
1785#define FEC_OC_COMM_EXEC__W 2
1786#define FEC_OC_COMM_EXEC__M 0x3
1787#define FEC_OC_COMM_EXEC__PRE 0x0
1788#define FEC_OC_COMM_EXEC_STOP 0x0
1789#define FEC_OC_COMM_EXEC_ACTIVE 0x1
1790#define FEC_OC_COMM_EXEC_HOLD 0x2
1791
1792#define FEC_OC_COMM_MB__A 0x2440002
1793#define FEC_OC_COMM_MB__W 2
1794#define FEC_OC_COMM_MB__M 0x3
1795#define FEC_OC_COMM_MB__PRE 0x0
1796#define FEC_OC_COMM_MB_CTL__B 0
1797#define FEC_OC_COMM_MB_CTL__W 1
1798#define FEC_OC_COMM_MB_CTL__M 0x1
1799#define FEC_OC_COMM_MB_CTL__PRE 0x0
1800#define FEC_OC_COMM_MB_CTL_OFF 0x0
1801#define FEC_OC_COMM_MB_CTL_ON 0x1
1802#define FEC_OC_COMM_MB_OBS__B 1
1803#define FEC_OC_COMM_MB_OBS__W 1
1804#define FEC_OC_COMM_MB_OBS__M 0x2
1805#define FEC_OC_COMM_MB_OBS__PRE 0x0
1806#define FEC_OC_COMM_MB_OBS_OFF 0x0
1807#define FEC_OC_COMM_MB_OBS_ON 0x2
1808
1809#define FEC_OC_COMM_INT_REQ__A 0x2440003
1810#define FEC_OC_COMM_INT_REQ__W 1
1811#define FEC_OC_COMM_INT_REQ__M 0x1
1812#define FEC_OC_COMM_INT_REQ__PRE 0x0
1813#define FEC_OC_COMM_INT_STA__A 0x2440005
1814#define FEC_OC_COMM_INT_STA__W 8
1815#define FEC_OC_COMM_INT_STA__M 0xFF
1816#define FEC_OC_COMM_INT_STA__PRE 0x0
1817
1818#define FEC_OC_COMM_INT_STA_DPR_LOCK_INT__B 0
1819#define FEC_OC_COMM_INT_STA_DPR_LOCK_INT__W 1
1820#define FEC_OC_COMM_INT_STA_DPR_LOCK_INT__M 0x1
1821#define FEC_OC_COMM_INT_STA_DPR_LOCK_INT__PRE 0x0
1822
1823#define FEC_OC_COMM_INT_STA_SNC_LOCK_INT__B 1
1824#define FEC_OC_COMM_INT_STA_SNC_LOCK_INT__W 1
1825#define FEC_OC_COMM_INT_STA_SNC_LOCK_INT__M 0x2
1826#define FEC_OC_COMM_INT_STA_SNC_LOCK_INT__PRE 0x0
1827
1828#define FEC_OC_COMM_INT_STA_SNC_LOST_INT__B 2
1829#define FEC_OC_COMM_INT_STA_SNC_LOST_INT__W 1
1830#define FEC_OC_COMM_INT_STA_SNC_LOST_INT__M 0x4
1831#define FEC_OC_COMM_INT_STA_SNC_LOST_INT__PRE 0x0
1832
1833#define FEC_OC_COMM_INT_STA_SNC_PAR_INT__B 3
1834#define FEC_OC_COMM_INT_STA_SNC_PAR_INT__W 1
1835#define FEC_OC_COMM_INT_STA_SNC_PAR_INT__M 0x8
1836#define FEC_OC_COMM_INT_STA_SNC_PAR_INT__PRE 0x0
1837
1838#define FEC_OC_COMM_INT_STA_FIFO_FULL_INT__B 4
1839#define FEC_OC_COMM_INT_STA_FIFO_FULL_INT__W 1
1840#define FEC_OC_COMM_INT_STA_FIFO_FULL_INT__M 0x10
1841#define FEC_OC_COMM_INT_STA_FIFO_FULL_INT__PRE 0x0
1842
1843#define FEC_OC_COMM_INT_STA_FIFO_EMPTY_INT__B 5
1844#define FEC_OC_COMM_INT_STA_FIFO_EMPTY_INT__W 1
1845#define FEC_OC_COMM_INT_STA_FIFO_EMPTY_INT__M 0x20
1846#define FEC_OC_COMM_INT_STA_FIFO_EMPTY_INT__PRE 0x0
1847
1848#define FEC_OC_COMM_INT_STA_OCR_ACQ_INT__B 6
1849#define FEC_OC_COMM_INT_STA_OCR_ACQ_INT__W 1
1850#define FEC_OC_COMM_INT_STA_OCR_ACQ_INT__M 0x40
1851#define FEC_OC_COMM_INT_STA_OCR_ACQ_INT__PRE 0x0
1852
1853#define FEC_OC_COMM_INT_STA_STAT_CHG_INT__B 7
1854#define FEC_OC_COMM_INT_STA_STAT_CHG_INT__W 1
1855#define FEC_OC_COMM_INT_STA_STAT_CHG_INT__M 0x80
1856#define FEC_OC_COMM_INT_STA_STAT_CHG_INT__PRE 0x0
1857
1858#define FEC_OC_COMM_INT_MSK__A 0x2440006
1859#define FEC_OC_COMM_INT_MSK__W 8
1860#define FEC_OC_COMM_INT_MSK__M 0xFF
1861#define FEC_OC_COMM_INT_MSK__PRE 0x0
1862#define FEC_OC_COMM_INT_MSK_DPR_LOCK_MSK__B 0
1863#define FEC_OC_COMM_INT_MSK_DPR_LOCK_MSK__W 1
1864#define FEC_OC_COMM_INT_MSK_DPR_LOCK_MSK__M 0x1
1865#define FEC_OC_COMM_INT_MSK_DPR_LOCK_MSK__PRE 0x0
1866#define FEC_OC_COMM_INT_MSK_SNC_LOCK_MSK__B 1
1867#define FEC_OC_COMM_INT_MSK_SNC_LOCK_MSK__W 1
1868#define FEC_OC_COMM_INT_MSK_SNC_LOCK_MSK__M 0x2
1869#define FEC_OC_COMM_INT_MSK_SNC_LOCK_MSK__PRE 0x0
1870#define FEC_OC_COMM_INT_MSK_SNC_LOST_MSK__B 2
1871#define FEC_OC_COMM_INT_MSK_SNC_LOST_MSK__W 1
1872#define FEC_OC_COMM_INT_MSK_SNC_LOST_MSK__M 0x4
1873#define FEC_OC_COMM_INT_MSK_SNC_LOST_MSK__PRE 0x0
1874#define FEC_OC_COMM_INT_MSK_SNC_PAR_MSK__B 3
1875#define FEC_OC_COMM_INT_MSK_SNC_PAR_MSK__W 1
1876#define FEC_OC_COMM_INT_MSK_SNC_PAR_MSK__M 0x8
1877#define FEC_OC_COMM_INT_MSK_SNC_PAR_MSK__PRE 0x0
1878#define FEC_OC_COMM_INT_MSK_FIFO_FULL_MSK__B 4
1879#define FEC_OC_COMM_INT_MSK_FIFO_FULL_MSK__W 1
1880#define FEC_OC_COMM_INT_MSK_FIFO_FULL_MSK__M 0x10
1881#define FEC_OC_COMM_INT_MSK_FIFO_FULL_MSK__PRE 0x0
1882#define FEC_OC_COMM_INT_MSK_FIFO_EMPTY_MSK__B 5
1883#define FEC_OC_COMM_INT_MSK_FIFO_EMPTY_MSK__W 1
1884#define FEC_OC_COMM_INT_MSK_FIFO_EMPTY_MSK__M 0x20
1885#define FEC_OC_COMM_INT_MSK_FIFO_EMPTY_MSK__PRE 0x0
1886#define FEC_OC_COMM_INT_MSK_OCR_ACQ_MSK__B 6
1887#define FEC_OC_COMM_INT_MSK_OCR_ACQ_MSK__W 1
1888#define FEC_OC_COMM_INT_MSK_OCR_ACQ_MSK__M 0x40
1889#define FEC_OC_COMM_INT_MSK_OCR_ACQ_MSK__PRE 0x0
1890#define FEC_OC_COMM_INT_MSK_STAT_CHG_MSK__B 7
1891#define FEC_OC_COMM_INT_MSK_STAT_CHG_MSK__W 1
1892#define FEC_OC_COMM_INT_MSK_STAT_CHG_MSK__M 0x80
1893#define FEC_OC_COMM_INT_MSK_STAT_CHG_MSK__PRE 0x0
1894
1895#define FEC_OC_COMM_INT_STM__A 0x2440007
1896#define FEC_OC_COMM_INT_STM__W 8
1897#define FEC_OC_COMM_INT_STM__M 0xFF
1898#define FEC_OC_COMM_INT_STM__PRE 0x0
1899#define FEC_OC_COMM_INT_STM_DPR_LOCK_MSK__B 0
1900#define FEC_OC_COMM_INT_STM_DPR_LOCK_MSK__W 1
1901#define FEC_OC_COMM_INT_STM_DPR_LOCK_MSK__M 0x1
1902#define FEC_OC_COMM_INT_STM_DPR_LOCK_MSK__PRE 0x0
1903#define FEC_OC_COMM_INT_STM_SNC_LOCK_MSK__B 1
1904#define FEC_OC_COMM_INT_STM_SNC_LOCK_MSK__W 1
1905#define FEC_OC_COMM_INT_STM_SNC_LOCK_MSK__M 0x2
1906#define FEC_OC_COMM_INT_STM_SNC_LOCK_MSK__PRE 0x0
1907#define FEC_OC_COMM_INT_STM_SNC_LOST_MSK__B 2
1908#define FEC_OC_COMM_INT_STM_SNC_LOST_MSK__W 1
1909#define FEC_OC_COMM_INT_STM_SNC_LOST_MSK__M 0x4
1910#define FEC_OC_COMM_INT_STM_SNC_LOST_MSK__PRE 0x0
1911#define FEC_OC_COMM_INT_STM_SNC_PAR_MSK__B 3
1912#define FEC_OC_COMM_INT_STM_SNC_PAR_MSK__W 1
1913#define FEC_OC_COMM_INT_STM_SNC_PAR_MSK__M 0x8
1914#define FEC_OC_COMM_INT_STM_SNC_PAR_MSK__PRE 0x0
1915#define FEC_OC_COMM_INT_STM_FIFO_FULL_MSK__B 4
1916#define FEC_OC_COMM_INT_STM_FIFO_FULL_MSK__W 1
1917#define FEC_OC_COMM_INT_STM_FIFO_FULL_MSK__M 0x10
1918#define FEC_OC_COMM_INT_STM_FIFO_FULL_MSK__PRE 0x0
1919#define FEC_OC_COMM_INT_STM_FIFO_EMPTY_MSK__B 5
1920#define FEC_OC_COMM_INT_STM_FIFO_EMPTY_MSK__W 1
1921#define FEC_OC_COMM_INT_STM_FIFO_EMPTY_MSK__M 0x20
1922#define FEC_OC_COMM_INT_STM_FIFO_EMPTY_MSK__PRE 0x0
1923#define FEC_OC_COMM_INT_STM_OCR_ACQ_MSK__B 6
1924#define FEC_OC_COMM_INT_STM_OCR_ACQ_MSK__W 1
1925#define FEC_OC_COMM_INT_STM_OCR_ACQ_MSK__M 0x40
1926#define FEC_OC_COMM_INT_STM_OCR_ACQ_MSK__PRE 0x0
1927#define FEC_OC_COMM_INT_STM_STAT_CHG_MSK__B 7
1928#define FEC_OC_COMM_INT_STM_STAT_CHG_MSK__W 1
1929#define FEC_OC_COMM_INT_STM_STAT_CHG_MSK__M 0x80
1930#define FEC_OC_COMM_INT_STM_STAT_CHG_MSK__PRE 0x0
1931
1932#define FEC_OC_STATUS__A 0x2440010
1933#define FEC_OC_STATUS__W 5
1934#define FEC_OC_STATUS__M 0x1F
1935#define FEC_OC_STATUS__PRE 0x0
1936
1937#define FEC_OC_STATUS_DPR_STATUS__B 0
1938#define FEC_OC_STATUS_DPR_STATUS__W 1
1939#define FEC_OC_STATUS_DPR_STATUS__M 0x1
1940#define FEC_OC_STATUS_DPR_STATUS__PRE 0x0
1941
1942#define FEC_OC_STATUS_SNC_STATUS__B 1
1943#define FEC_OC_STATUS_SNC_STATUS__W 2
1944#define FEC_OC_STATUS_SNC_STATUS__M 0x6
1945#define FEC_OC_STATUS_SNC_STATUS__PRE 0x0
1946
1947#define FEC_OC_STATUS_FIFO_FULL__B 3
1948#define FEC_OC_STATUS_FIFO_FULL__W 1
1949#define FEC_OC_STATUS_FIFO_FULL__M 0x8
1950#define FEC_OC_STATUS_FIFO_FULL__PRE 0x0
1951
1952#define FEC_OC_STATUS_FIFO_EMPTY__B 4
1953#define FEC_OC_STATUS_FIFO_EMPTY__W 1
1954#define FEC_OC_STATUS_FIFO_EMPTY__M 0x10
1955#define FEC_OC_STATUS_FIFO_EMPTY__PRE 0x0
1956
1957#define FEC_OC_MODE__A 0x2440011
1958#define FEC_OC_MODE__W 4
1959#define FEC_OC_MODE__M 0xF
1960#define FEC_OC_MODE__PRE 0x0
1961
1962#define FEC_OC_MODE_PARITY__B 0
1963#define FEC_OC_MODE_PARITY__W 1
1964#define FEC_OC_MODE_PARITY__M 0x1
1965#define FEC_OC_MODE_PARITY__PRE 0x0
1966
1967#define FEC_OC_MODE_TRANSPARENT__B 1
1968#define FEC_OC_MODE_TRANSPARENT__W 1
1969#define FEC_OC_MODE_TRANSPARENT__M 0x2
1970#define FEC_OC_MODE_TRANSPARENT__PRE 0x0
1971
1972#define FEC_OC_MODE_CLEAR__B 2
1973#define FEC_OC_MODE_CLEAR__W 1
1974#define FEC_OC_MODE_CLEAR__M 0x4
1975#define FEC_OC_MODE_CLEAR__PRE 0x0
1976
1977#define FEC_OC_MODE_RETAIN_FRAMING__B 3
1978#define FEC_OC_MODE_RETAIN_FRAMING__W 1
1979#define FEC_OC_MODE_RETAIN_FRAMING__M 0x8
1980#define FEC_OC_MODE_RETAIN_FRAMING__PRE 0x0
1981
1982#define FEC_OC_DPR_MODE__A 0x2440012
1983#define FEC_OC_DPR_MODE__W 2
1984#define FEC_OC_DPR_MODE__M 0x3
1985#define FEC_OC_DPR_MODE__PRE 0x0
1986
1987#define FEC_OC_DPR_MODE_ERR_DISABLE__B 0
1988#define FEC_OC_DPR_MODE_ERR_DISABLE__W 1
1989#define FEC_OC_DPR_MODE_ERR_DISABLE__M 0x1
1990#define FEC_OC_DPR_MODE_ERR_DISABLE__PRE 0x0
1991
1992#define FEC_OC_DPR_MODE_NOSYNC_ENABLE__B 1
1993#define FEC_OC_DPR_MODE_NOSYNC_ENABLE__W 1
1994#define FEC_OC_DPR_MODE_NOSYNC_ENABLE__M 0x2
1995#define FEC_OC_DPR_MODE_NOSYNC_ENABLE__PRE 0x0
1996
1997
1998#define FEC_OC_DPR_UNLOCK__A 0x2440013
1999#define FEC_OC_DPR_UNLOCK__W 1
2000#define FEC_OC_DPR_UNLOCK__M 0x1
2001#define FEC_OC_DPR_UNLOCK__PRE 0x0
2002#define FEC_OC_DTO_MODE__A 0x2440014
2003#define FEC_OC_DTO_MODE__W 3
2004#define FEC_OC_DTO_MODE__M 0x7
2005#define FEC_OC_DTO_MODE__PRE 0x0
2006
2007#define FEC_OC_DTO_MODE_DYNAMIC__B 0
2008#define FEC_OC_DTO_MODE_DYNAMIC__W 1
2009#define FEC_OC_DTO_MODE_DYNAMIC__M 0x1
2010#define FEC_OC_DTO_MODE_DYNAMIC__PRE 0x0
2011
2012#define FEC_OC_DTO_MODE_DUTY_CYCLE__B 1
2013#define FEC_OC_DTO_MODE_DUTY_CYCLE__W 1
2014#define FEC_OC_DTO_MODE_DUTY_CYCLE__M 0x2
2015#define FEC_OC_DTO_MODE_DUTY_CYCLE__PRE 0x0
2016
2017#define FEC_OC_DTO_MODE_OFFSET_ENABLE__B 2
2018#define FEC_OC_DTO_MODE_OFFSET_ENABLE__W 1
2019#define FEC_OC_DTO_MODE_OFFSET_ENABLE__M 0x4
2020#define FEC_OC_DTO_MODE_OFFSET_ENABLE__PRE 0x0
2021
2022
2023#define FEC_OC_DTO_PERIOD__A 0x2440015
2024#define FEC_OC_DTO_PERIOD__W 8
2025#define FEC_OC_DTO_PERIOD__M 0xFF
2026#define FEC_OC_DTO_PERIOD__PRE 0x0
2027#define FEC_OC_DTO_RATE_LO__A 0x2440016
2028#define FEC_OC_DTO_RATE_LO__W 16
2029#define FEC_OC_DTO_RATE_LO__M 0xFFFF
2030#define FEC_OC_DTO_RATE_LO__PRE 0x0
2031
2032#define FEC_OC_DTO_RATE_LO_RATE_LO__B 0
2033#define FEC_OC_DTO_RATE_LO_RATE_LO__W 16
2034#define FEC_OC_DTO_RATE_LO_RATE_LO__M 0xFFFF
2035#define FEC_OC_DTO_RATE_LO_RATE_LO__PRE 0x0
2036
2037#define FEC_OC_DTO_RATE_HI__A 0x2440017
2038#define FEC_OC_DTO_RATE_HI__W 10
2039#define FEC_OC_DTO_RATE_HI__M 0x3FF
2040#define FEC_OC_DTO_RATE_HI__PRE 0xC0
2041
2042#define FEC_OC_DTO_RATE_HI_RATE_HI__B 0
2043#define FEC_OC_DTO_RATE_HI_RATE_HI__W 10
2044#define FEC_OC_DTO_RATE_HI_RATE_HI__M 0x3FF
2045#define FEC_OC_DTO_RATE_HI_RATE_HI__PRE 0xC0
2046
2047#define FEC_OC_DTO_BURST_LEN__A 0x2440018
2048#define FEC_OC_DTO_BURST_LEN__W 8
2049#define FEC_OC_DTO_BURST_LEN__M 0xFF
2050#define FEC_OC_DTO_BURST_LEN__PRE 0xBC
2051
2052#define FEC_OC_DTO_BURST_LEN_BURST_LEN__B 0
2053#define FEC_OC_DTO_BURST_LEN_BURST_LEN__W 8
2054#define FEC_OC_DTO_BURST_LEN_BURST_LEN__M 0xFF
2055#define FEC_OC_DTO_BURST_LEN_BURST_LEN__PRE 0xBC
2056
2057#define FEC_OC_FCT_MODE__A 0x244001A
2058#define FEC_OC_FCT_MODE__W 2
2059#define FEC_OC_FCT_MODE__M 0x3
2060#define FEC_OC_FCT_MODE__PRE 0x0
2061
2062#define FEC_OC_FCT_MODE_RAT_ENA__B 0
2063#define FEC_OC_FCT_MODE_RAT_ENA__W 1
2064#define FEC_OC_FCT_MODE_RAT_ENA__M 0x1
2065#define FEC_OC_FCT_MODE_RAT_ENA__PRE 0x0
2066
2067#define FEC_OC_FCT_MODE_VIRT_ENA__B 1
2068#define FEC_OC_FCT_MODE_VIRT_ENA__W 1
2069#define FEC_OC_FCT_MODE_VIRT_ENA__M 0x2
2070#define FEC_OC_FCT_MODE_VIRT_ENA__PRE 0x0
2071
2072#define FEC_OC_FCT_USAGE__A 0x244001B
2073#define FEC_OC_FCT_USAGE__W 3
2074#define FEC_OC_FCT_USAGE__M 0x7
2075#define FEC_OC_FCT_USAGE__PRE 0x2
2076
2077#define FEC_OC_FCT_USAGE_USAGE__B 0
2078#define FEC_OC_FCT_USAGE_USAGE__W 3
2079#define FEC_OC_FCT_USAGE_USAGE__M 0x7
2080#define FEC_OC_FCT_USAGE_USAGE__PRE 0x2
2081
2082#define FEC_OC_FCT_OCCUPATION__A 0x244001C
2083#define FEC_OC_FCT_OCCUPATION__W 12
2084#define FEC_OC_FCT_OCCUPATION__M 0xFFF
2085#define FEC_OC_FCT_OCCUPATION__PRE 0x0
2086
2087#define FEC_OC_FCT_OCCUPATION_OCCUPATION__B 0
2088#define FEC_OC_FCT_OCCUPATION_OCCUPATION__W 12
2089#define FEC_OC_FCT_OCCUPATION_OCCUPATION__M 0xFFF
2090#define FEC_OC_FCT_OCCUPATION_OCCUPATION__PRE 0x0
2091
2092#define FEC_OC_TMD_MODE__A 0x244001E
2093#define FEC_OC_TMD_MODE__W 3
2094#define FEC_OC_TMD_MODE__M 0x7
2095#define FEC_OC_TMD_MODE__PRE 0x4
2096
2097#define FEC_OC_TMD_MODE_MODE__B 0
2098#define FEC_OC_TMD_MODE_MODE__W 3
2099#define FEC_OC_TMD_MODE_MODE__M 0x7
2100#define FEC_OC_TMD_MODE_MODE__PRE 0x4
2101
2102#define FEC_OC_TMD_COUNT__A 0x244001F
2103#define FEC_OC_TMD_COUNT__W 10
2104#define FEC_OC_TMD_COUNT__M 0x3FF
2105#define FEC_OC_TMD_COUNT__PRE 0x1F4
2106
2107#define FEC_OC_TMD_COUNT_COUNT__B 0
2108#define FEC_OC_TMD_COUNT_COUNT__W 10
2109#define FEC_OC_TMD_COUNT_COUNT__M 0x3FF
2110#define FEC_OC_TMD_COUNT_COUNT__PRE 0x1F4
2111
2112#define FEC_OC_TMD_HI_MARGIN__A 0x2440020
2113#define FEC_OC_TMD_HI_MARGIN__W 11
2114#define FEC_OC_TMD_HI_MARGIN__M 0x7FF
2115#define FEC_OC_TMD_HI_MARGIN__PRE 0x200
2116
2117#define FEC_OC_TMD_HI_MARGIN_HI_MARGIN__B 0
2118#define FEC_OC_TMD_HI_MARGIN_HI_MARGIN__W 11
2119#define FEC_OC_TMD_HI_MARGIN_HI_MARGIN__M 0x7FF
2120#define FEC_OC_TMD_HI_MARGIN_HI_MARGIN__PRE 0x200
2121
2122#define FEC_OC_TMD_LO_MARGIN__A 0x2440021
2123#define FEC_OC_TMD_LO_MARGIN__W 11
2124#define FEC_OC_TMD_LO_MARGIN__M 0x7FF
2125#define FEC_OC_TMD_LO_MARGIN__PRE 0x100
2126
2127#define FEC_OC_TMD_LO_MARGIN_LO_MARGIN__B 0
2128#define FEC_OC_TMD_LO_MARGIN_LO_MARGIN__W 11
2129#define FEC_OC_TMD_LO_MARGIN_LO_MARGIN__M 0x7FF
2130#define FEC_OC_TMD_LO_MARGIN_LO_MARGIN__PRE 0x100
2131
2132#define FEC_OC_TMD_CTL_UPD_RATE__A 0x2440022
2133#define FEC_OC_TMD_CTL_UPD_RATE__W 4
2134#define FEC_OC_TMD_CTL_UPD_RATE__M 0xF
2135#define FEC_OC_TMD_CTL_UPD_RATE__PRE 0x1
2136
2137#define FEC_OC_TMD_CTL_UPD_RATE_RATE__B 0
2138#define FEC_OC_TMD_CTL_UPD_RATE_RATE__W 4
2139#define FEC_OC_TMD_CTL_UPD_RATE_RATE__M 0xF
2140#define FEC_OC_TMD_CTL_UPD_RATE_RATE__PRE 0x1
2141
2142#define FEC_OC_TMD_INT_UPD_RATE__A 0x2440023
2143#define FEC_OC_TMD_INT_UPD_RATE__W 4
2144#define FEC_OC_TMD_INT_UPD_RATE__M 0xF
2145#define FEC_OC_TMD_INT_UPD_RATE__PRE 0x4
2146
2147#define FEC_OC_TMD_INT_UPD_RATE_RATE__B 0
2148#define FEC_OC_TMD_INT_UPD_RATE_RATE__W 4
2149#define FEC_OC_TMD_INT_UPD_RATE_RATE__M 0xF
2150#define FEC_OC_TMD_INT_UPD_RATE_RATE__PRE 0x4
2151
2152#define FEC_OC_AVR_PARM_A__A 0x2440026
2153#define FEC_OC_AVR_PARM_A__W 4
2154#define FEC_OC_AVR_PARM_A__M 0xF
2155#define FEC_OC_AVR_PARM_A__PRE 0x6
2156
2157#define FEC_OC_AVR_PARM_A_PARM__B 0
2158#define FEC_OC_AVR_PARM_A_PARM__W 4
2159#define FEC_OC_AVR_PARM_A_PARM__M 0xF
2160#define FEC_OC_AVR_PARM_A_PARM__PRE 0x6
2161
2162#define FEC_OC_AVR_PARM_B__A 0x2440027
2163#define FEC_OC_AVR_PARM_B__W 4
2164#define FEC_OC_AVR_PARM_B__M 0xF
2165#define FEC_OC_AVR_PARM_B__PRE 0x4
2166
2167#define FEC_OC_AVR_PARM_B_PARM__B 0
2168#define FEC_OC_AVR_PARM_B_PARM__W 4
2169#define FEC_OC_AVR_PARM_B_PARM__M 0xF
2170#define FEC_OC_AVR_PARM_B_PARM__PRE 0x4
2171
2172#define FEC_OC_AVR_AVG_LO__A 0x2440028
2173#define FEC_OC_AVR_AVG_LO__W 16
2174#define FEC_OC_AVR_AVG_LO__M 0xFFFF
2175#define FEC_OC_AVR_AVG_LO__PRE 0x0
2176
2177#define FEC_OC_AVR_AVG_LO_AVG_LO__B 0
2178#define FEC_OC_AVR_AVG_LO_AVG_LO__W 16
2179#define FEC_OC_AVR_AVG_LO_AVG_LO__M 0xFFFF
2180#define FEC_OC_AVR_AVG_LO_AVG_LO__PRE 0x0
2181
2182#define FEC_OC_AVR_AVG_HI__A 0x2440029
2183#define FEC_OC_AVR_AVG_HI__W 6
2184#define FEC_OC_AVR_AVG_HI__M 0x3F
2185#define FEC_OC_AVR_AVG_HI__PRE 0x0
2186
2187#define FEC_OC_AVR_AVG_HI_AVG_HI__B 0
2188#define FEC_OC_AVR_AVG_HI_AVG_HI__W 6
2189#define FEC_OC_AVR_AVG_HI_AVG_HI__M 0x3F
2190#define FEC_OC_AVR_AVG_HI_AVG_HI__PRE 0x0
2191
2192#define FEC_OC_RCN_MODE__A 0x244002C
2193#define FEC_OC_RCN_MODE__W 5
2194#define FEC_OC_RCN_MODE__M 0x1F
2195#define FEC_OC_RCN_MODE__PRE 0x1F
2196
2197#define FEC_OC_RCN_MODE_MODE__B 0
2198#define FEC_OC_RCN_MODE_MODE__W 5
2199#define FEC_OC_RCN_MODE_MODE__M 0x1F
2200#define FEC_OC_RCN_MODE_MODE__PRE 0x1F
2201
2202#define FEC_OC_RCN_OCC_SETTLE__A 0x244002D
2203#define FEC_OC_RCN_OCC_SETTLE__W 11
2204#define FEC_OC_RCN_OCC_SETTLE__M 0x7FF
2205#define FEC_OC_RCN_OCC_SETTLE__PRE 0x180
2206
2207#define FEC_OC_RCN_OCC_SETTLE_LEVEL__B 0
2208#define FEC_OC_RCN_OCC_SETTLE_LEVEL__W 11
2209#define FEC_OC_RCN_OCC_SETTLE_LEVEL__M 0x7FF
2210#define FEC_OC_RCN_OCC_SETTLE_LEVEL__PRE 0x180
2211
2212#define FEC_OC_RCN_GAIN__A 0x244002E
2213#define FEC_OC_RCN_GAIN__W 4
2214#define FEC_OC_RCN_GAIN__M 0xF
2215#define FEC_OC_RCN_GAIN__PRE 0xC
2216
2217#define FEC_OC_RCN_GAIN_GAIN__B 0
2218#define FEC_OC_RCN_GAIN_GAIN__W 4
2219#define FEC_OC_RCN_GAIN_GAIN__M 0xF
2220#define FEC_OC_RCN_GAIN_GAIN__PRE 0xC
2221
2222#define FEC_OC_RCN_CTL_RATE_LO__A 0x2440030
2223#define FEC_OC_RCN_CTL_RATE_LO__W 16
2224#define FEC_OC_RCN_CTL_RATE_LO__M 0xFFFF
2225#define FEC_OC_RCN_CTL_RATE_LO__PRE 0x0
2226
2227#define FEC_OC_RCN_CTL_RATE_LO_CTL_LO__B 0
2228#define FEC_OC_RCN_CTL_RATE_LO_CTL_LO__W 16
2229#define FEC_OC_RCN_CTL_RATE_LO_CTL_LO__M 0xFFFF
2230#define FEC_OC_RCN_CTL_RATE_LO_CTL_LO__PRE 0x0
2231
2232#define FEC_OC_RCN_CTL_RATE_HI__A 0x2440031
2233#define FEC_OC_RCN_CTL_RATE_HI__W 8
2234#define FEC_OC_RCN_CTL_RATE_HI__M 0xFF
2235#define FEC_OC_RCN_CTL_RATE_HI__PRE 0xC0
2236
2237#define FEC_OC_RCN_CTL_RATE_HI_CTL_HI__B 0
2238#define FEC_OC_RCN_CTL_RATE_HI_CTL_HI__W 8
2239#define FEC_OC_RCN_CTL_RATE_HI_CTL_HI__M 0xFF
2240#define FEC_OC_RCN_CTL_RATE_HI_CTL_HI__PRE 0xC0
2241
2242#define FEC_OC_RCN_CTL_STEP_LO__A 0x2440032
2243#define FEC_OC_RCN_CTL_STEP_LO__W 16
2244#define FEC_OC_RCN_CTL_STEP_LO__M 0xFFFF
2245#define FEC_OC_RCN_CTL_STEP_LO__PRE 0x0
2246
2247#define FEC_OC_RCN_CTL_STEP_LO_CTL_LO__B 0
2248#define FEC_OC_RCN_CTL_STEP_LO_CTL_LO__W 16
2249#define FEC_OC_RCN_CTL_STEP_LO_CTL_LO__M 0xFFFF
2250#define FEC_OC_RCN_CTL_STEP_LO_CTL_LO__PRE 0x0
2251
2252#define FEC_OC_RCN_CTL_STEP_HI__A 0x2440033
2253#define FEC_OC_RCN_CTL_STEP_HI__W 8
2254#define FEC_OC_RCN_CTL_STEP_HI__M 0xFF
2255#define FEC_OC_RCN_CTL_STEP_HI__PRE 0x8
2256
2257#define FEC_OC_RCN_CTL_STEP_HI_CTL_HI__B 0
2258#define FEC_OC_RCN_CTL_STEP_HI_CTL_HI__W 8
2259#define FEC_OC_RCN_CTL_STEP_HI_CTL_HI__M 0xFF
2260#define FEC_OC_RCN_CTL_STEP_HI_CTL_HI__PRE 0x8
2261
2262#define FEC_OC_RCN_DTO_OFS_LO__A 0x2440034
2263#define FEC_OC_RCN_DTO_OFS_LO__W 16
2264#define FEC_OC_RCN_DTO_OFS_LO__M 0xFFFF
2265#define FEC_OC_RCN_DTO_OFS_LO__PRE 0x0
2266
2267#define FEC_OC_RCN_DTO_OFS_LO_OFS_LO__B 0
2268#define FEC_OC_RCN_DTO_OFS_LO_OFS_LO__W 16
2269#define FEC_OC_RCN_DTO_OFS_LO_OFS_LO__M 0xFFFF
2270#define FEC_OC_RCN_DTO_OFS_LO_OFS_LO__PRE 0x0
2271
2272#define FEC_OC_RCN_DTO_OFS_HI__A 0x2440035
2273#define FEC_OC_RCN_DTO_OFS_HI__W 8
2274#define FEC_OC_RCN_DTO_OFS_HI__M 0xFF
2275#define FEC_OC_RCN_DTO_OFS_HI__PRE 0x0
2276
2277#define FEC_OC_RCN_DTO_OFS_HI_OFS_HI__B 0
2278#define FEC_OC_RCN_DTO_OFS_HI_OFS_HI__W 8
2279#define FEC_OC_RCN_DTO_OFS_HI_OFS_HI__M 0xFF
2280#define FEC_OC_RCN_DTO_OFS_HI_OFS_HI__PRE 0x0
2281
2282#define FEC_OC_RCN_DTO_RATE_LO__A 0x2440036
2283#define FEC_OC_RCN_DTO_RATE_LO__W 16
2284#define FEC_OC_RCN_DTO_RATE_LO__M 0xFFFF
2285#define FEC_OC_RCN_DTO_RATE_LO__PRE 0x0
2286
2287#define FEC_OC_RCN_DTO_RATE_LO_OFS_LO__B 0
2288#define FEC_OC_RCN_DTO_RATE_LO_OFS_LO__W 16
2289#define FEC_OC_RCN_DTO_RATE_LO_OFS_LO__M 0xFFFF
2290#define FEC_OC_RCN_DTO_RATE_LO_OFS_LO__PRE 0x0
2291
2292#define FEC_OC_RCN_DTO_RATE_HI__A 0x2440037
2293#define FEC_OC_RCN_DTO_RATE_HI__W 8
2294#define FEC_OC_RCN_DTO_RATE_HI__M 0xFF
2295#define FEC_OC_RCN_DTO_RATE_HI__PRE 0x0
2296
2297#define FEC_OC_RCN_DTO_RATE_HI_OFS_HI__B 0
2298#define FEC_OC_RCN_DTO_RATE_HI_OFS_HI__W 8
2299#define FEC_OC_RCN_DTO_RATE_HI_OFS_HI__M 0xFF
2300#define FEC_OC_RCN_DTO_RATE_HI_OFS_HI__PRE 0x0
2301
2302#define FEC_OC_RCN_RATE_CLIP_LO__A 0x2440038
2303#define FEC_OC_RCN_RATE_CLIP_LO__W 16
2304#define FEC_OC_RCN_RATE_CLIP_LO__M 0xFFFF
2305#define FEC_OC_RCN_RATE_CLIP_LO__PRE 0x0
2306
2307#define FEC_OC_RCN_RATE_CLIP_LO_CLIP_LO__B 0
2308#define FEC_OC_RCN_RATE_CLIP_LO_CLIP_LO__W 16
2309#define FEC_OC_RCN_RATE_CLIP_LO_CLIP_LO__M 0xFFFF
2310#define FEC_OC_RCN_RATE_CLIP_LO_CLIP_LO__PRE 0x0
2311
2312#define FEC_OC_RCN_RATE_CLIP_HI__A 0x2440039
2313#define FEC_OC_RCN_RATE_CLIP_HI__W 8
2314#define FEC_OC_RCN_RATE_CLIP_HI__M 0xFF
2315#define FEC_OC_RCN_RATE_CLIP_HI__PRE 0xF0
2316
2317#define FEC_OC_RCN_RATE_CLIP_HI_CLIP_HI__B 0
2318#define FEC_OC_RCN_RATE_CLIP_HI_CLIP_HI__W 8
2319#define FEC_OC_RCN_RATE_CLIP_HI_CLIP_HI__M 0xFF
2320#define FEC_OC_RCN_RATE_CLIP_HI_CLIP_HI__PRE 0xF0
2321
2322#define FEC_OC_RCN_DYN_RATE_LO__A 0x244003A
2323#define FEC_OC_RCN_DYN_RATE_LO__W 16
2324#define FEC_OC_RCN_DYN_RATE_LO__M 0xFFFF
2325#define FEC_OC_RCN_DYN_RATE_LO__PRE 0x0
2326
2327#define FEC_OC_RCN_DYN_RATE_LO_RATE_LO__B 0
2328#define FEC_OC_RCN_DYN_RATE_LO_RATE_LO__W 16
2329#define FEC_OC_RCN_DYN_RATE_LO_RATE_LO__M 0xFFFF
2330#define FEC_OC_RCN_DYN_RATE_LO_RATE_LO__PRE 0x0
2331
2332#define FEC_OC_RCN_DYN_RATE_HI__A 0x244003B
2333#define FEC_OC_RCN_DYN_RATE_HI__W 8
2334#define FEC_OC_RCN_DYN_RATE_HI__M 0xFF
2335#define FEC_OC_RCN_DYN_RATE_HI__PRE 0x0
2336
2337#define FEC_OC_RCN_DYN_RATE_HI_RATE_HI__B 0
2338#define FEC_OC_RCN_DYN_RATE_HI_RATE_HI__W 8
2339#define FEC_OC_RCN_DYN_RATE_HI_RATE_HI__M 0xFF
2340#define FEC_OC_RCN_DYN_RATE_HI_RATE_HI__PRE 0x0
2341
2342#define FEC_OC_SNC_MODE__A 0x2440040
2343#define FEC_OC_SNC_MODE__W 4
2344#define FEC_OC_SNC_MODE__M 0xF
2345#define FEC_OC_SNC_MODE__PRE 0x0
2346
2347#define FEC_OC_SNC_MODE_UNLOCK_ENABLE__B 0
2348#define FEC_OC_SNC_MODE_UNLOCK_ENABLE__W 1
2349#define FEC_OC_SNC_MODE_UNLOCK_ENABLE__M 0x1
2350#define FEC_OC_SNC_MODE_UNLOCK_ENABLE__PRE 0x0
2351
2352#define FEC_OC_SNC_MODE_ERROR_CTL__B 1
2353#define FEC_OC_SNC_MODE_ERROR_CTL__W 2
2354#define FEC_OC_SNC_MODE_ERROR_CTL__M 0x6
2355#define FEC_OC_SNC_MODE_ERROR_CTL__PRE 0x0
2356
2357#define FEC_OC_SNC_MODE_CORR_DISABLE__B 3
2358#define FEC_OC_SNC_MODE_CORR_DISABLE__W 1
2359#define FEC_OC_SNC_MODE_CORR_DISABLE__M 0x8
2360#define FEC_OC_SNC_MODE_CORR_DISABLE__PRE 0x0
2361
2362#define FEC_OC_SNC_LWM__A 0x2440041
2363#define FEC_OC_SNC_LWM__W 4
2364#define FEC_OC_SNC_LWM__M 0xF
2365#define FEC_OC_SNC_LWM__PRE 0x3
2366
2367#define FEC_OC_SNC_LWM_MARK__B 0
2368#define FEC_OC_SNC_LWM_MARK__W 4
2369#define FEC_OC_SNC_LWM_MARK__M 0xF
2370#define FEC_OC_SNC_LWM_MARK__PRE 0x3
2371
2372#define FEC_OC_SNC_HWM__A 0x2440042
2373#define FEC_OC_SNC_HWM__W 4
2374#define FEC_OC_SNC_HWM__M 0xF
2375#define FEC_OC_SNC_HWM__PRE 0x5
2376
2377#define FEC_OC_SNC_HWM_MARK__B 0
2378#define FEC_OC_SNC_HWM_MARK__W 4
2379#define FEC_OC_SNC_HWM_MARK__M 0xF
2380#define FEC_OC_SNC_HWM_MARK__PRE 0x5
2381
2382#define FEC_OC_SNC_UNLOCK__A 0x2440043
2383#define FEC_OC_SNC_UNLOCK__W 1
2384#define FEC_OC_SNC_UNLOCK__M 0x1
2385#define FEC_OC_SNC_UNLOCK__PRE 0x0
2386
2387#define FEC_OC_SNC_UNLOCK_RESTART__B 0
2388#define FEC_OC_SNC_UNLOCK_RESTART__W 1
2389#define FEC_OC_SNC_UNLOCK_RESTART__M 0x1
2390#define FEC_OC_SNC_UNLOCK_RESTART__PRE 0x0
2391
2392#define FEC_OC_SNC_LOCK_COUNT__A 0x2440044
2393#define FEC_OC_SNC_LOCK_COUNT__W 12
2394#define FEC_OC_SNC_LOCK_COUNT__M 0xFFF
2395#define FEC_OC_SNC_LOCK_COUNT__PRE 0x0
2396
2397#define FEC_OC_SNC_LOCK_COUNT_COUNT__B 0
2398#define FEC_OC_SNC_LOCK_COUNT_COUNT__W 12
2399#define FEC_OC_SNC_LOCK_COUNT_COUNT__M 0xFFF
2400#define FEC_OC_SNC_LOCK_COUNT_COUNT__PRE 0x0
2401
2402#define FEC_OC_SNC_FAIL_COUNT__A 0x2440045
2403#define FEC_OC_SNC_FAIL_COUNT__W 12
2404#define FEC_OC_SNC_FAIL_COUNT__M 0xFFF
2405#define FEC_OC_SNC_FAIL_COUNT__PRE 0x0
2406
2407#define FEC_OC_SNC_FAIL_COUNT_COUNT__B 0
2408#define FEC_OC_SNC_FAIL_COUNT_COUNT__W 12
2409#define FEC_OC_SNC_FAIL_COUNT_COUNT__M 0xFFF
2410#define FEC_OC_SNC_FAIL_COUNT_COUNT__PRE 0x0
2411
2412#define FEC_OC_SNC_FAIL_PERIOD__A 0x2440046
2413#define FEC_OC_SNC_FAIL_PERIOD__W 16
2414#define FEC_OC_SNC_FAIL_PERIOD__M 0xFFFF
2415#define FEC_OC_SNC_FAIL_PERIOD__PRE 0x1171
2416
2417#define FEC_OC_SNC_FAIL_PERIOD_PERIOD__B 0
2418#define FEC_OC_SNC_FAIL_PERIOD_PERIOD__W 16
2419#define FEC_OC_SNC_FAIL_PERIOD_PERIOD__M 0xFFFF
2420#define FEC_OC_SNC_FAIL_PERIOD_PERIOD__PRE 0x1171
2421
2422#define FEC_OC_EMS_MODE__A 0x2440047
2423#define FEC_OC_EMS_MODE__W 2
2424#define FEC_OC_EMS_MODE__M 0x3
2425#define FEC_OC_EMS_MODE__PRE 0x0
2426
2427#define FEC_OC_EMS_MODE_MODE__B 0
2428#define FEC_OC_EMS_MODE_MODE__W 2
2429#define FEC_OC_EMS_MODE_MODE__M 0x3
2430#define FEC_OC_EMS_MODE_MODE__PRE 0x0
2431
2432#define FEC_OC_IPR_MODE__A 0x2440048
2433#define FEC_OC_IPR_MODE__W 12
2434#define FEC_OC_IPR_MODE__M 0xFFF
2435#define FEC_OC_IPR_MODE__PRE 0x0
2436
2437#define FEC_OC_IPR_MODE_SERIAL__B 0
2438#define FEC_OC_IPR_MODE_SERIAL__W 1
2439#define FEC_OC_IPR_MODE_SERIAL__M 0x1
2440#define FEC_OC_IPR_MODE_SERIAL__PRE 0x0
2441
2442#define FEC_OC_IPR_MODE_REVERSE_ORDER__B 1
2443#define FEC_OC_IPR_MODE_REVERSE_ORDER__W 1
2444#define FEC_OC_IPR_MODE_REVERSE_ORDER__M 0x2
2445#define FEC_OC_IPR_MODE_REVERSE_ORDER__PRE 0x0
2446
2447#define FEC_OC_IPR_MODE_MCLK_DIS_DAT_ABS__B 2
2448#define FEC_OC_IPR_MODE_MCLK_DIS_DAT_ABS__W 1
2449#define FEC_OC_IPR_MODE_MCLK_DIS_DAT_ABS__M 0x4
2450#define FEC_OC_IPR_MODE_MCLK_DIS_DAT_ABS__PRE 0x0
2451
2452#define FEC_OC_IPR_MODE_MCLK_DIS_PAR__B 3
2453#define FEC_OC_IPR_MODE_MCLK_DIS_PAR__W 1
2454#define FEC_OC_IPR_MODE_MCLK_DIS_PAR__M 0x8
2455#define FEC_OC_IPR_MODE_MCLK_DIS_PAR__PRE 0x0
2456
2457#define FEC_OC_IPR_MODE_MVAL_DIS_PAR__B 4
2458#define FEC_OC_IPR_MODE_MVAL_DIS_PAR__W 1
2459#define FEC_OC_IPR_MODE_MVAL_DIS_PAR__M 0x10
2460#define FEC_OC_IPR_MODE_MVAL_DIS_PAR__PRE 0x0
2461
2462#define FEC_OC_IPR_MODE_MERR_DIS_PAR__B 5
2463#define FEC_OC_IPR_MODE_MERR_DIS_PAR__W 1
2464#define FEC_OC_IPR_MODE_MERR_DIS_PAR__M 0x20
2465#define FEC_OC_IPR_MODE_MERR_DIS_PAR__PRE 0x0
2466
2467#define FEC_OC_IPR_MODE_MD_DIS_PAR__B 6
2468#define FEC_OC_IPR_MODE_MD_DIS_PAR__W 1
2469#define FEC_OC_IPR_MODE_MD_DIS_PAR__M 0x40
2470#define FEC_OC_IPR_MODE_MD_DIS_PAR__PRE 0x0
2471
2472#define FEC_OC_IPR_MODE_MCLK_DIS_ERR__B 7
2473#define FEC_OC_IPR_MODE_MCLK_DIS_ERR__W 1
2474#define FEC_OC_IPR_MODE_MCLK_DIS_ERR__M 0x80
2475#define FEC_OC_IPR_MODE_MCLK_DIS_ERR__PRE 0x0
2476
2477#define FEC_OC_IPR_MODE_MVAL_DIS_ERR__B 8
2478#define FEC_OC_IPR_MODE_MVAL_DIS_ERR__W 1
2479#define FEC_OC_IPR_MODE_MVAL_DIS_ERR__M 0x100
2480#define FEC_OC_IPR_MODE_MVAL_DIS_ERR__PRE 0x0
2481
2482#define FEC_OC_IPR_MODE_MERR_DIS_ERR__B 9
2483#define FEC_OC_IPR_MODE_MERR_DIS_ERR__W 1
2484#define FEC_OC_IPR_MODE_MERR_DIS_ERR__M 0x200
2485#define FEC_OC_IPR_MODE_MERR_DIS_ERR__PRE 0x0
2486
2487#define FEC_OC_IPR_MODE_MD_DIS_ERR__B 10
2488#define FEC_OC_IPR_MODE_MD_DIS_ERR__W 1
2489#define FEC_OC_IPR_MODE_MD_DIS_ERR__M 0x400
2490#define FEC_OC_IPR_MODE_MD_DIS_ERR__PRE 0x0
2491
2492#define FEC_OC_IPR_MODE_MSTRT_DIS_ERR__B 11
2493#define FEC_OC_IPR_MODE_MSTRT_DIS_ERR__W 1
2494#define FEC_OC_IPR_MODE_MSTRT_DIS_ERR__M 0x800
2495#define FEC_OC_IPR_MODE_MSTRT_DIS_ERR__PRE 0x0
2496
2497#define FEC_OC_IPR_INVERT__A 0x2440049
2498#define FEC_OC_IPR_INVERT__W 12
2499#define FEC_OC_IPR_INVERT__M 0xFFF
2500#define FEC_OC_IPR_INVERT__PRE 0x0
2501
2502#define FEC_OC_IPR_INVERT_MD0__B 0
2503#define FEC_OC_IPR_INVERT_MD0__W 1
2504#define FEC_OC_IPR_INVERT_MD0__M 0x1
2505#define FEC_OC_IPR_INVERT_MD0__PRE 0x0
2506
2507#define FEC_OC_IPR_INVERT_MD1__B 1
2508#define FEC_OC_IPR_INVERT_MD1__W 1
2509#define FEC_OC_IPR_INVERT_MD1__M 0x2
2510#define FEC_OC_IPR_INVERT_MD1__PRE 0x0
2511
2512#define FEC_OC_IPR_INVERT_MD2__B 2
2513#define FEC_OC_IPR_INVERT_MD2__W 1
2514#define FEC_OC_IPR_INVERT_MD2__M 0x4
2515#define FEC_OC_IPR_INVERT_MD2__PRE 0x0
2516
2517#define FEC_OC_IPR_INVERT_MD3__B 3
2518#define FEC_OC_IPR_INVERT_MD3__W 1
2519#define FEC_OC_IPR_INVERT_MD3__M 0x8
2520#define FEC_OC_IPR_INVERT_MD3__PRE 0x0
2521
2522#define FEC_OC_IPR_INVERT_MD4__B 4
2523#define FEC_OC_IPR_INVERT_MD4__W 1
2524#define FEC_OC_IPR_INVERT_MD4__M 0x10
2525#define FEC_OC_IPR_INVERT_MD4__PRE 0x0
2526
2527#define FEC_OC_IPR_INVERT_MD5__B 5
2528#define FEC_OC_IPR_INVERT_MD5__W 1
2529#define FEC_OC_IPR_INVERT_MD5__M 0x20
2530#define FEC_OC_IPR_INVERT_MD5__PRE 0x0
2531
2532#define FEC_OC_IPR_INVERT_MD6__B 6
2533#define FEC_OC_IPR_INVERT_MD6__W 1
2534#define FEC_OC_IPR_INVERT_MD6__M 0x40
2535#define FEC_OC_IPR_INVERT_MD6__PRE 0x0
2536
2537#define FEC_OC_IPR_INVERT_MD7__B 7
2538#define FEC_OC_IPR_INVERT_MD7__W 1
2539#define FEC_OC_IPR_INVERT_MD7__M 0x80
2540#define FEC_OC_IPR_INVERT_MD7__PRE 0x0
2541
2542#define FEC_OC_IPR_INVERT_MERR__B 8
2543#define FEC_OC_IPR_INVERT_MERR__W 1
2544#define FEC_OC_IPR_INVERT_MERR__M 0x100
2545#define FEC_OC_IPR_INVERT_MERR__PRE 0x0
2546
2547#define FEC_OC_IPR_INVERT_MSTRT__B 9
2548#define FEC_OC_IPR_INVERT_MSTRT__W 1
2549#define FEC_OC_IPR_INVERT_MSTRT__M 0x200
2550#define FEC_OC_IPR_INVERT_MSTRT__PRE 0x0
2551
2552#define FEC_OC_IPR_INVERT_MVAL__B 10
2553#define FEC_OC_IPR_INVERT_MVAL__W 1
2554#define FEC_OC_IPR_INVERT_MVAL__M 0x400
2555#define FEC_OC_IPR_INVERT_MVAL__PRE 0x0
2556
2557#define FEC_OC_IPR_INVERT_MCLK__B 11
2558#define FEC_OC_IPR_INVERT_MCLK__W 1
2559#define FEC_OC_IPR_INVERT_MCLK__M 0x800
2560#define FEC_OC_IPR_INVERT_MCLK__PRE 0x0
2561
2562#define FEC_OC_OCR_MODE__A 0x2440050
2563#define FEC_OC_OCR_MODE__W 4
2564#define FEC_OC_OCR_MODE__M 0xF
2565#define FEC_OC_OCR_MODE__PRE 0x0
2566
2567#define FEC_OC_OCR_MODE_MB_SELECT__B 0
2568#define FEC_OC_OCR_MODE_MB_SELECT__W 1
2569#define FEC_OC_OCR_MODE_MB_SELECT__M 0x1
2570#define FEC_OC_OCR_MODE_MB_SELECT__PRE 0x0
2571
2572#define FEC_OC_OCR_MODE_GRAB_ENABLE__B 1
2573#define FEC_OC_OCR_MODE_GRAB_ENABLE__W 1
2574#define FEC_OC_OCR_MODE_GRAB_ENABLE__M 0x2
2575#define FEC_OC_OCR_MODE_GRAB_ENABLE__PRE 0x0
2576
2577#define FEC_OC_OCR_MODE_GRAB_SELECT__B 2
2578#define FEC_OC_OCR_MODE_GRAB_SELECT__W 1
2579#define FEC_OC_OCR_MODE_GRAB_SELECT__M 0x4
2580#define FEC_OC_OCR_MODE_GRAB_SELECT__PRE 0x0
2581
2582#define FEC_OC_OCR_MODE_GRAB_COUNTED__B 3
2583#define FEC_OC_OCR_MODE_GRAB_COUNTED__W 1
2584#define FEC_OC_OCR_MODE_GRAB_COUNTED__M 0x8
2585#define FEC_OC_OCR_MODE_GRAB_COUNTED__PRE 0x0
2586
2587#define FEC_OC_OCR_RATE__A 0x2440051
2588#define FEC_OC_OCR_RATE__W 4
2589#define FEC_OC_OCR_RATE__M 0xF
2590#define FEC_OC_OCR_RATE__PRE 0x0
2591
2592#define FEC_OC_OCR_RATE_RATE__B 0
2593#define FEC_OC_OCR_RATE_RATE__W 4
2594#define FEC_OC_OCR_RATE_RATE__M 0xF
2595#define FEC_OC_OCR_RATE_RATE__PRE 0x0
2596
2597#define FEC_OC_OCR_INVERT__A 0x2440052
2598#define FEC_OC_OCR_INVERT__W 12
2599#define FEC_OC_OCR_INVERT__M 0xFFF
2600#define FEC_OC_OCR_INVERT__PRE 0x800
2601
2602#define FEC_OC_OCR_INVERT_INVERT__B 0
2603#define FEC_OC_OCR_INVERT_INVERT__W 12
2604#define FEC_OC_OCR_INVERT_INVERT__M 0xFFF
2605#define FEC_OC_OCR_INVERT_INVERT__PRE 0x800
2606
2607#define FEC_OC_OCR_GRAB_COUNT__A 0x2440053
2608#define FEC_OC_OCR_GRAB_COUNT__W 16
2609#define FEC_OC_OCR_GRAB_COUNT__M 0xFFFF
2610#define FEC_OC_OCR_GRAB_COUNT__PRE 0x0
2611
2612#define FEC_OC_OCR_GRAB_COUNT_COUNT__B 0
2613#define FEC_OC_OCR_GRAB_COUNT_COUNT__W 16
2614#define FEC_OC_OCR_GRAB_COUNT_COUNT__M 0xFFFF
2615#define FEC_OC_OCR_GRAB_COUNT_COUNT__PRE 0x0
2616
2617#define FEC_OC_OCR_GRAB_SYNC__A 0x2440054
2618#define FEC_OC_OCR_GRAB_SYNC__W 8
2619#define FEC_OC_OCR_GRAB_SYNC__M 0xFF
2620#define FEC_OC_OCR_GRAB_SYNC__PRE 0x0
2621
2622#define FEC_OC_OCR_GRAB_SYNC_BYTE_SEL__B 0
2623#define FEC_OC_OCR_GRAB_SYNC_BYTE_SEL__W 3
2624#define FEC_OC_OCR_GRAB_SYNC_BYTE_SEL__M 0x7
2625#define FEC_OC_OCR_GRAB_SYNC_BYTE_SEL__PRE 0x0
2626
2627#define FEC_OC_OCR_GRAB_SYNC_BIT_SEL__B 3
2628#define FEC_OC_OCR_GRAB_SYNC_BIT_SEL__W 4
2629#define FEC_OC_OCR_GRAB_SYNC_BIT_SEL__M 0x78
2630#define FEC_OC_OCR_GRAB_SYNC_BIT_SEL__PRE 0x0
2631
2632#define FEC_OC_OCR_GRAB_SYNC_VALUE_SEL__B 7
2633#define FEC_OC_OCR_GRAB_SYNC_VALUE_SEL__W 1
2634#define FEC_OC_OCR_GRAB_SYNC_VALUE_SEL__M 0x80
2635#define FEC_OC_OCR_GRAB_SYNC_VALUE_SEL__PRE 0x0
2636
2637#define FEC_OC_OCR_GRAB_RD0__A 0x2440055
2638#define FEC_OC_OCR_GRAB_RD0__W 10
2639#define FEC_OC_OCR_GRAB_RD0__M 0x3FF
2640#define FEC_OC_OCR_GRAB_RD0__PRE 0x0
2641
2642#define FEC_OC_OCR_GRAB_RD0_DATA__B 0
2643#define FEC_OC_OCR_GRAB_RD0_DATA__W 10
2644#define FEC_OC_OCR_GRAB_RD0_DATA__M 0x3FF
2645#define FEC_OC_OCR_GRAB_RD0_DATA__PRE 0x0
2646
2647#define FEC_OC_OCR_GRAB_RD1__A 0x2440056
2648#define FEC_OC_OCR_GRAB_RD1__W 10
2649#define FEC_OC_OCR_GRAB_RD1__M 0x3FF
2650#define FEC_OC_OCR_GRAB_RD1__PRE 0x0
2651
2652#define FEC_OC_OCR_GRAB_RD1_DATA__B 0
2653#define FEC_OC_OCR_GRAB_RD1_DATA__W 10
2654#define FEC_OC_OCR_GRAB_RD1_DATA__M 0x3FF
2655#define FEC_OC_OCR_GRAB_RD1_DATA__PRE 0x0
2656
2657#define FEC_OC_OCR_GRAB_RD2__A 0x2440057
2658#define FEC_OC_OCR_GRAB_RD2__W 10
2659#define FEC_OC_OCR_GRAB_RD2__M 0x3FF
2660#define FEC_OC_OCR_GRAB_RD2__PRE 0x0
2661
2662#define FEC_OC_OCR_GRAB_RD2_DATA__B 0
2663#define FEC_OC_OCR_GRAB_RD2_DATA__W 10
2664#define FEC_OC_OCR_GRAB_RD2_DATA__M 0x3FF
2665#define FEC_OC_OCR_GRAB_RD2_DATA__PRE 0x0
2666
2667#define FEC_OC_OCR_GRAB_RD3__A 0x2440058
2668#define FEC_OC_OCR_GRAB_RD3__W 10
2669#define FEC_OC_OCR_GRAB_RD3__M 0x3FF
2670#define FEC_OC_OCR_GRAB_RD3__PRE 0x0
2671
2672#define FEC_OC_OCR_GRAB_RD3_DATA__B 0
2673#define FEC_OC_OCR_GRAB_RD3_DATA__W 10
2674#define FEC_OC_OCR_GRAB_RD3_DATA__M 0x3FF
2675#define FEC_OC_OCR_GRAB_RD3_DATA__PRE 0x0
2676
2677#define FEC_OC_OCR_GRAB_RD4__A 0x2440059
2678#define FEC_OC_OCR_GRAB_RD4__W 10
2679#define FEC_OC_OCR_GRAB_RD4__M 0x3FF
2680#define FEC_OC_OCR_GRAB_RD4__PRE 0x0
2681
2682#define FEC_OC_OCR_GRAB_RD4_DATA__B 0
2683#define FEC_OC_OCR_GRAB_RD4_DATA__W 10
2684#define FEC_OC_OCR_GRAB_RD4_DATA__M 0x3FF
2685#define FEC_OC_OCR_GRAB_RD4_DATA__PRE 0x0
2686
2687#define FEC_OC_OCR_GRAB_RD5__A 0x244005A
2688#define FEC_OC_OCR_GRAB_RD5__W 10
2689#define FEC_OC_OCR_GRAB_RD5__M 0x3FF
2690#define FEC_OC_OCR_GRAB_RD5__PRE 0x0
2691
2692#define FEC_OC_OCR_GRAB_RD5_DATA__B 0
2693#define FEC_OC_OCR_GRAB_RD5_DATA__W 10
2694#define FEC_OC_OCR_GRAB_RD5_DATA__M 0x3FF
2695#define FEC_OC_OCR_GRAB_RD5_DATA__PRE 0x0
2696
2697
2698
2699#define FEC_DI_RAM__A 0x2450000
2700
2701
2702
2703#define FEC_RS_RAM__A 0x2460000
2704
2705
2706
2707#define FEC_OC_RAM__A 0x2470000
2708
2709
2710
2711
2712
2713#define IQM_COMM_EXEC__A 0x1800000
2714#define IQM_COMM_EXEC__W 2
2715#define IQM_COMM_EXEC__M 0x3
2716#define IQM_COMM_EXEC__PRE 0x0
2717#define IQM_COMM_EXEC_STOP 0x0
2718#define IQM_COMM_EXEC_ACTIVE 0x1
2719#define IQM_COMM_EXEC_HOLD 0x2
2720
2721#define IQM_COMM_MB__A 0x1800002
2722#define IQM_COMM_MB__W 16
2723#define IQM_COMM_MB__M 0xFFFF
2724#define IQM_COMM_MB__PRE 0x0
2725#define IQM_COMM_INT_REQ__A 0x1800003
2726#define IQM_COMM_INT_REQ__W 2
2727#define IQM_COMM_INT_REQ__M 0x3
2728#define IQM_COMM_INT_REQ__PRE 0x0
2729
2730#define IQM_COMM_INT_REQ_AF_REQ__B 0
2731#define IQM_COMM_INT_REQ_AF_REQ__W 1
2732#define IQM_COMM_INT_REQ_AF_REQ__M 0x1
2733#define IQM_COMM_INT_REQ_AF_REQ__PRE 0x0
2734
2735#define IQM_COMM_INT_REQ_CF_REQ__B 1
2736#define IQM_COMM_INT_REQ_CF_REQ__W 1
2737#define IQM_COMM_INT_REQ_CF_REQ__M 0x2
2738#define IQM_COMM_INT_REQ_CF_REQ__PRE 0x0
2739
2740#define IQM_COMM_INT_STA__A 0x1800005
2741#define IQM_COMM_INT_STA__W 16
2742#define IQM_COMM_INT_STA__M 0xFFFF
2743#define IQM_COMM_INT_STA__PRE 0x0
2744#define IQM_COMM_INT_MSK__A 0x1800006
2745#define IQM_COMM_INT_MSK__W 16
2746#define IQM_COMM_INT_MSK__M 0xFFFF
2747#define IQM_COMM_INT_MSK__PRE 0x0
2748#define IQM_COMM_INT_STM__A 0x1800007
2749#define IQM_COMM_INT_STM__W 16
2750#define IQM_COMM_INT_STM__M 0xFFFF
2751#define IQM_COMM_INT_STM__PRE 0x0
2752
2753
2754
2755#define IQM_FS_COMM_EXEC__A 0x1820000
2756#define IQM_FS_COMM_EXEC__W 2
2757#define IQM_FS_COMM_EXEC__M 0x3
2758#define IQM_FS_COMM_EXEC__PRE 0x0
2759#define IQM_FS_COMM_EXEC_STOP 0x0
2760#define IQM_FS_COMM_EXEC_ACTIVE 0x1
2761#define IQM_FS_COMM_EXEC_HOLD 0x2
2762
2763#define IQM_FS_COMM_MB__A 0x1820002
2764#define IQM_FS_COMM_MB__W 2
2765#define IQM_FS_COMM_MB__M 0x3
2766#define IQM_FS_COMM_MB__PRE 0x0
2767#define IQM_FS_COMM_MB_CTL__B 0
2768#define IQM_FS_COMM_MB_CTL__W 1
2769#define IQM_FS_COMM_MB_CTL__M 0x1
2770#define IQM_FS_COMM_MB_CTL__PRE 0x0
2771#define IQM_FS_COMM_MB_CTL_CTL_OFF 0x0
2772#define IQM_FS_COMM_MB_CTL_CTL_ON 0x1
2773#define IQM_FS_COMM_MB_OBS__B 1
2774#define IQM_FS_COMM_MB_OBS__W 1
2775#define IQM_FS_COMM_MB_OBS__M 0x2
2776#define IQM_FS_COMM_MB_OBS__PRE 0x0
2777#define IQM_FS_COMM_MB_OBS_OBS_OFF 0x0
2778#define IQM_FS_COMM_MB_OBS_OBS_ON 0x2
2779
2780#define IQM_FS_RATE_OFS_LO__A 0x1820010
2781#define IQM_FS_RATE_OFS_LO__W 16
2782#define IQM_FS_RATE_OFS_LO__M 0xFFFF
2783#define IQM_FS_RATE_OFS_LO__PRE 0x0
2784#define IQM_FS_RATE_OFS_HI__A 0x1820011
2785#define IQM_FS_RATE_OFS_HI__W 12
2786#define IQM_FS_RATE_OFS_HI__M 0xFFF
2787#define IQM_FS_RATE_OFS_HI__PRE 0x0
2788#define IQM_FS_RATE_LO__A 0x1820012
2789#define IQM_FS_RATE_LO__W 16
2790#define IQM_FS_RATE_LO__M 0xFFFF
2791#define IQM_FS_RATE_LO__PRE 0x0
2792#define IQM_FS_RATE_HI__A 0x1820013
2793#define IQM_FS_RATE_HI__W 12
2794#define IQM_FS_RATE_HI__M 0xFFF
2795#define IQM_FS_RATE_HI__PRE 0x0
2796
2797#define IQM_FS_ADJ_SEL__A 0x1820014
2798#define IQM_FS_ADJ_SEL__W 2
2799#define IQM_FS_ADJ_SEL__M 0x3
2800#define IQM_FS_ADJ_SEL__PRE 0x0
2801#define IQM_FS_ADJ_SEL_OFF 0x0
2802#define IQM_FS_ADJ_SEL_QAM 0x1
2803#define IQM_FS_ADJ_SEL_VSB 0x2
2804
2805
2806
2807#define IQM_FD_COMM_EXEC__A 0x1830000
2808#define IQM_FD_COMM_EXEC__W 2
2809#define IQM_FD_COMM_EXEC__M 0x3
2810#define IQM_FD_COMM_EXEC__PRE 0x0
2811#define IQM_FD_COMM_EXEC_STOP 0x0
2812#define IQM_FD_COMM_EXEC_ACTIVE 0x1
2813#define IQM_FD_COMM_EXEC_HOLD 0x2
2814
2815#define IQM_FD_COMM_MB__A 0x1830002
2816#define IQM_FD_COMM_MB__W 2
2817#define IQM_FD_COMM_MB__M 0x3
2818#define IQM_FD_COMM_MB__PRE 0x0
2819#define IQM_FD_COMM_MB_CTL__B 0
2820#define IQM_FD_COMM_MB_CTL__W 1
2821#define IQM_FD_COMM_MB_CTL__M 0x1
2822#define IQM_FD_COMM_MB_CTL__PRE 0x0
2823#define IQM_FD_COMM_MB_CTL_CTL_OFF 0x0
2824#define IQM_FD_COMM_MB_CTL_CTL_ON 0x1
2825#define IQM_FD_COMM_MB_OBS__B 1
2826#define IQM_FD_COMM_MB_OBS__W 1
2827#define IQM_FD_COMM_MB_OBS__M 0x2
2828#define IQM_FD_COMM_MB_OBS__PRE 0x0
2829#define IQM_FD_COMM_MB_OBS_OBS_OFF 0x0
2830#define IQM_FD_COMM_MB_OBS_OBS_ON 0x2
2831
2832
2833
2834#define IQM_RC_COMM_EXEC__A 0x1840000
2835#define IQM_RC_COMM_EXEC__W 2
2836#define IQM_RC_COMM_EXEC__M 0x3
2837#define IQM_RC_COMM_EXEC__PRE 0x0
2838#define IQM_RC_COMM_EXEC_STOP 0x0
2839#define IQM_RC_COMM_EXEC_ACTIVE 0x1
2840#define IQM_RC_COMM_EXEC_HOLD 0x2
2841
2842#define IQM_RC_COMM_MB__A 0x1840002
2843#define IQM_RC_COMM_MB__W 2
2844#define IQM_RC_COMM_MB__M 0x3
2845#define IQM_RC_COMM_MB__PRE 0x0
2846#define IQM_RC_COMM_MB_CTL__B 0
2847#define IQM_RC_COMM_MB_CTL__W 1
2848#define IQM_RC_COMM_MB_CTL__M 0x1
2849#define IQM_RC_COMM_MB_CTL__PRE 0x0
2850#define IQM_RC_COMM_MB_CTL_CTL_OFF 0x0
2851#define IQM_RC_COMM_MB_CTL_CTL_ON 0x1
2852#define IQM_RC_COMM_MB_OBS__B 1
2853#define IQM_RC_COMM_MB_OBS__W 1
2854#define IQM_RC_COMM_MB_OBS__M 0x2
2855#define IQM_RC_COMM_MB_OBS__PRE 0x0
2856#define IQM_RC_COMM_MB_OBS_OBS_OFF 0x0
2857#define IQM_RC_COMM_MB_OBS_OBS_ON 0x2
2858
2859#define IQM_RC_RATE_OFS_LO__A 0x1840010
2860#define IQM_RC_RATE_OFS_LO__W 16
2861#define IQM_RC_RATE_OFS_LO__M 0xFFFF
2862#define IQM_RC_RATE_OFS_LO__PRE 0x0
2863#define IQM_RC_RATE_OFS_HI__A 0x1840011
2864#define IQM_RC_RATE_OFS_HI__W 8
2865#define IQM_RC_RATE_OFS_HI__M 0xFF
2866#define IQM_RC_RATE_OFS_HI__PRE 0x0
2867#define IQM_RC_RATE_LO__A 0x1840012
2868#define IQM_RC_RATE_LO__W 16
2869#define IQM_RC_RATE_LO__M 0xFFFF
2870#define IQM_RC_RATE_LO__PRE 0x0
2871#define IQM_RC_RATE_HI__A 0x1840013
2872#define IQM_RC_RATE_HI__W 8
2873#define IQM_RC_RATE_HI__M 0xFF
2874#define IQM_RC_RATE_HI__PRE 0x0
2875
2876#define IQM_RC_ADJ_SEL__A 0x1840014
2877#define IQM_RC_ADJ_SEL__W 2
2878#define IQM_RC_ADJ_SEL__M 0x3
2879#define IQM_RC_ADJ_SEL__PRE 0x0
2880#define IQM_RC_ADJ_SEL_OFF 0x0
2881#define IQM_RC_ADJ_SEL_QAM 0x1
2882#define IQM_RC_ADJ_SEL_VSB 0x2
2883
2884#define IQM_RC_CROUT_ENA__A 0x1840015
2885#define IQM_RC_CROUT_ENA__W 1
2886#define IQM_RC_CROUT_ENA__M 0x1
2887#define IQM_RC_CROUT_ENA__PRE 0x0
2888
2889#define IQM_RC_CROUT_ENA_ENA__B 0
2890#define IQM_RC_CROUT_ENA_ENA__W 1
2891#define IQM_RC_CROUT_ENA_ENA__M 0x1
2892#define IQM_RC_CROUT_ENA_ENA__PRE 0x0
2893
2894
2895#define IQM_RC_STRETCH__A 0x1840016
2896#define IQM_RC_STRETCH__W 5
2897#define IQM_RC_STRETCH__M 0x1F
2898#define IQM_RC_STRETCH__PRE 0x0
2899#define IQM_RC_STRETCH_QAM_B_64 0x1E
2900#define IQM_RC_STRETCH_QAM_B_256 0x1C
2901#define IQM_RC_STRETCH_ATV 0xF
2902
2903
2904
2905#define IQM_RT_COMM_EXEC__A 0x1850000
2906#define IQM_RT_COMM_EXEC__W 2
2907#define IQM_RT_COMM_EXEC__M 0x3
2908#define IQM_RT_COMM_EXEC__PRE 0x0
2909#define IQM_RT_COMM_EXEC_STOP 0x0
2910#define IQM_RT_COMM_EXEC_ACTIVE 0x1
2911#define IQM_RT_COMM_EXEC_HOLD 0x2
2912
2913#define IQM_RT_COMM_MB__A 0x1850002
2914#define IQM_RT_COMM_MB__W 2
2915#define IQM_RT_COMM_MB__M 0x3
2916#define IQM_RT_COMM_MB__PRE 0x0
2917#define IQM_RT_COMM_MB_CTL__B 0
2918#define IQM_RT_COMM_MB_CTL__W 1
2919#define IQM_RT_COMM_MB_CTL__M 0x1
2920#define IQM_RT_COMM_MB_CTL__PRE 0x0
2921#define IQM_RT_COMM_MB_CTL_CTL_OFF 0x0
2922#define IQM_RT_COMM_MB_CTL_CTL_ON 0x1
2923#define IQM_RT_COMM_MB_OBS__B 1
2924#define IQM_RT_COMM_MB_OBS__W 1
2925#define IQM_RT_COMM_MB_OBS__M 0x2
2926#define IQM_RT_COMM_MB_OBS__PRE 0x0
2927#define IQM_RT_COMM_MB_OBS_OBS_OFF 0x0
2928#define IQM_RT_COMM_MB_OBS_OBS_ON 0x2
2929
2930#define IQM_RT_ACTIVE__A 0x1850010
2931#define IQM_RT_ACTIVE__W 2
2932#define IQM_RT_ACTIVE__M 0x3
2933#define IQM_RT_ACTIVE__PRE 0x0
2934
2935#define IQM_RT_ACTIVE_ACTIVE_RT__B 0
2936#define IQM_RT_ACTIVE_ACTIVE_RT__W 1
2937#define IQM_RT_ACTIVE_ACTIVE_RT__M 0x1
2938#define IQM_RT_ACTIVE_ACTIVE_RT__PRE 0x0
2939#define IQM_RT_ACTIVE_ACTIVE_RT_ATV_FCR_OFF 0x0
2940#define IQM_RT_ACTIVE_ACTIVE_RT_ATV_FCR_ON 0x1
2941
2942#define IQM_RT_ACTIVE_ACTIVE_CR__B 1
2943#define IQM_RT_ACTIVE_ACTIVE_CR__W 1
2944#define IQM_RT_ACTIVE_ACTIVE_CR__M 0x2
2945#define IQM_RT_ACTIVE_ACTIVE_CR__PRE 0x0
2946#define IQM_RT_ACTIVE_ACTIVE_CR_ATV_CR_OFF 0x0
2947#define IQM_RT_ACTIVE_ACTIVE_CR_ATV_CR_ON 0x2
2948
2949
2950#define IQM_RT_LO_INCR__A 0x1850011
2951#define IQM_RT_LO_INCR__W 12
2952#define IQM_RT_LO_INCR__M 0xFFF
2953#define IQM_RT_LO_INCR__PRE 0x588
2954#define IQM_RT_LO_INCR_FM 0x0
2955#define IQM_RT_LO_INCR_MN 0x588
2956
2957#define IQM_RT_ROT_BP__A 0x1850012
2958#define IQM_RT_ROT_BP__W 2
2959#define IQM_RT_ROT_BP__M 0x3
2960#define IQM_RT_ROT_BP__PRE 0x0
2961
2962#define IQM_RT_ROT_BP_ROT_OFF__B 0
2963#define IQM_RT_ROT_BP_ROT_OFF__W 1
2964#define IQM_RT_ROT_BP_ROT_OFF__M 0x1
2965#define IQM_RT_ROT_BP_ROT_OFF__PRE 0x0
2966#define IQM_RT_ROT_BP_ROT_OFF_ACTIVE 0x0
2967#define IQM_RT_ROT_BP_ROT_OFF_OFF 0x1
2968
2969#define IQM_RT_ROT_BP_ROT_BPF__B 1
2970#define IQM_RT_ROT_BP_ROT_BPF__W 1
2971#define IQM_RT_ROT_BP_ROT_BPF__M 0x2
2972#define IQM_RT_ROT_BP_ROT_BPF__PRE 0x0
2973
2974
2975#define IQM_RT_LP_BP__A 0x1850013
2976#define IQM_RT_LP_BP__W 1
2977#define IQM_RT_LP_BP__M 0x1
2978#define IQM_RT_LP_BP__PRE 0x0
2979
2980#define IQM_RT_DELAY__A 0x1850014
2981#define IQM_RT_DELAY__W 7
2982#define IQM_RT_DELAY__M 0x7F
2983#define IQM_RT_DELAY__PRE 0x45
2984
2985
2986
2987#define IQM_CF_COMM_EXEC__A 0x1860000
2988#define IQM_CF_COMM_EXEC__W 2
2989#define IQM_CF_COMM_EXEC__M 0x3
2990#define IQM_CF_COMM_EXEC__PRE 0x0
2991#define IQM_CF_COMM_EXEC_STOP 0x0
2992#define IQM_CF_COMM_EXEC_ACTIVE 0x1
2993#define IQM_CF_COMM_EXEC_HOLD 0x2
2994
2995#define IQM_CF_COMM_MB__A 0x1860002
2996#define IQM_CF_COMM_MB__W 2
2997#define IQM_CF_COMM_MB__M 0x3
2998#define IQM_CF_COMM_MB__PRE 0x0
2999#define IQM_CF_COMM_MB_CTL__B 0
3000#define IQM_CF_COMM_MB_CTL__W 1
3001#define IQM_CF_COMM_MB_CTL__M 0x1
3002#define IQM_CF_COMM_MB_CTL__PRE 0x0
3003#define IQM_CF_COMM_MB_CTL_CTL_OFF 0x0
3004#define IQM_CF_COMM_MB_CTL_CTL_ON 0x1
3005#define IQM_CF_COMM_MB_OBS__B 1
3006#define IQM_CF_COMM_MB_OBS__W 1
3007#define IQM_CF_COMM_MB_OBS__M 0x2
3008#define IQM_CF_COMM_MB_OBS__PRE 0x0
3009#define IQM_CF_COMM_MB_OBS_OBS_OFF 0x0
3010#define IQM_CF_COMM_MB_OBS_OBS_ON 0x2
3011
3012#define IQM_CF_COMM_INT_REQ__A 0x1860003
3013#define IQM_CF_COMM_INT_REQ__W 1
3014#define IQM_CF_COMM_INT_REQ__M 0x1
3015#define IQM_CF_COMM_INT_REQ__PRE 0x0
3016#define IQM_CF_COMM_INT_STA__A 0x1860005
3017#define IQM_CF_COMM_INT_STA__W 1
3018#define IQM_CF_COMM_INT_STA__M 0x1
3019#define IQM_CF_COMM_INT_STA__PRE 0x0
3020#define IQM_CF_COMM_INT_STA_PM__B 0
3021#define IQM_CF_COMM_INT_STA_PM__W 1
3022#define IQM_CF_COMM_INT_STA_PM__M 0x1
3023#define IQM_CF_COMM_INT_STA_PM__PRE 0x0
3024
3025#define IQM_CF_COMM_INT_MSK__A 0x1860006
3026#define IQM_CF_COMM_INT_MSK__W 1
3027#define IQM_CF_COMM_INT_MSK__M 0x1
3028#define IQM_CF_COMM_INT_MSK__PRE 0x0
3029#define IQM_CF_COMM_INT_MSK_PM__B 0
3030#define IQM_CF_COMM_INT_MSK_PM__W 1
3031#define IQM_CF_COMM_INT_MSK_PM__M 0x1
3032#define IQM_CF_COMM_INT_MSK_PM__PRE 0x0
3033
3034#define IQM_CF_COMM_INT_STM__A 0x1860007
3035#define IQM_CF_COMM_INT_STM__W 1
3036#define IQM_CF_COMM_INT_STM__M 0x1
3037#define IQM_CF_COMM_INT_STM__PRE 0x0
3038#define IQM_CF_COMM_INT_STM_PM__B 0
3039#define IQM_CF_COMM_INT_STM_PM__W 1
3040#define IQM_CF_COMM_INT_STM_PM__M 0x1
3041#define IQM_CF_COMM_INT_STM_PM__PRE 0x0
3042
3043#define IQM_CF_SYMMETRIC__A 0x1860010
3044#define IQM_CF_SYMMETRIC__W 2
3045#define IQM_CF_SYMMETRIC__M 0x3
3046#define IQM_CF_SYMMETRIC__PRE 0x0
3047
3048#define IQM_CF_SYMMETRIC_RE__B 0
3049#define IQM_CF_SYMMETRIC_RE__W 1
3050#define IQM_CF_SYMMETRIC_RE__M 0x1
3051#define IQM_CF_SYMMETRIC_RE__PRE 0x0
3052
3053#define IQM_CF_SYMMETRIC_IM__B 1
3054#define IQM_CF_SYMMETRIC_IM__W 1
3055#define IQM_CF_SYMMETRIC_IM__M 0x2
3056#define IQM_CF_SYMMETRIC_IM__PRE 0x0
3057
3058#define IQM_CF_MIDTAP__A 0x1860011
3059#define IQM_CF_MIDTAP__W 2
3060#define IQM_CF_MIDTAP__M 0x3
3061#define IQM_CF_MIDTAP__PRE 0x3
3062
3063#define IQM_CF_MIDTAP_RE__B 0
3064#define IQM_CF_MIDTAP_RE__W 1
3065#define IQM_CF_MIDTAP_RE__M 0x1
3066#define IQM_CF_MIDTAP_RE__PRE 0x1
3067
3068#define IQM_CF_MIDTAP_IM__B 1
3069#define IQM_CF_MIDTAP_IM__W 1
3070#define IQM_CF_MIDTAP_IM__M 0x2
3071#define IQM_CF_MIDTAP_IM__PRE 0x2
3072
3073#define IQM_CF_OUT_ENA__A 0x1860012
3074#define IQM_CF_OUT_ENA__W 3
3075#define IQM_CF_OUT_ENA__M 0x7
3076#define IQM_CF_OUT_ENA__PRE 0x0
3077
3078#define IQM_CF_OUT_ENA_ATV__B 0
3079#define IQM_CF_OUT_ENA_ATV__W 1
3080#define IQM_CF_OUT_ENA_ATV__M 0x1
3081#define IQM_CF_OUT_ENA_ATV__PRE 0x0
3082
3083#define IQM_CF_OUT_ENA_QAM__B 1
3084#define IQM_CF_OUT_ENA_QAM__W 1
3085#define IQM_CF_OUT_ENA_QAM__M 0x2
3086#define IQM_CF_OUT_ENA_QAM__PRE 0x0
3087
3088#define IQM_CF_OUT_ENA_VSB__B 2
3089#define IQM_CF_OUT_ENA_VSB__W 1
3090#define IQM_CF_OUT_ENA_VSB__M 0x4
3091#define IQM_CF_OUT_ENA_VSB__PRE 0x0
3092
3093
3094#define IQM_CF_ADJ_SEL__A 0x1860013
3095#define IQM_CF_ADJ_SEL__W 2
3096#define IQM_CF_ADJ_SEL__M 0x3
3097#define IQM_CF_ADJ_SEL__PRE 0x0
3098#define IQM_CF_SCALE__A 0x1860014
3099#define IQM_CF_SCALE__W 14
3100#define IQM_CF_SCALE__M 0x3FFF
3101#define IQM_CF_SCALE__PRE 0x400
3102
3103#define IQM_CF_SCALE_SH__A 0x1860015
3104#define IQM_CF_SCALE_SH__W 2
3105#define IQM_CF_SCALE_SH__M 0x3
3106#define IQM_CF_SCALE_SH__PRE 0x0
3107
3108#define IQM_CF_AMP__A 0x1860016
3109#define IQM_CF_AMP__W 14
3110#define IQM_CF_AMP__M 0x3FFF
3111#define IQM_CF_AMP__PRE 0x0
3112
3113#define IQM_CF_POW_MEAS_LEN__A 0x1860017
3114#define IQM_CF_POW_MEAS_LEN__W 3
3115#define IQM_CF_POW_MEAS_LEN__M 0x7
3116#define IQM_CF_POW_MEAS_LEN__PRE 0x2
3117#define IQM_CF_POW_MEAS_LEN_QAM_B_64 0x1
3118#define IQM_CF_POW_MEAS_LEN_QAM_B_256 0x1
3119
3120#define IQM_CF_POW__A 0x1860018
3121#define IQM_CF_POW__W 16
3122#define IQM_CF_POW__M 0xFFFF
3123#define IQM_CF_POW__PRE 0x2
3124#define IQM_CF_TAP_RE0__A 0x1860020
3125#define IQM_CF_TAP_RE0__W 7
3126#define IQM_CF_TAP_RE0__M 0x7F
3127#define IQM_CF_TAP_RE0__PRE 0x2
3128#define IQM_CF_TAP_RE1__A 0x1860021
3129#define IQM_CF_TAP_RE1__W 7
3130#define IQM_CF_TAP_RE1__M 0x7F
3131#define IQM_CF_TAP_RE1__PRE 0x2
3132#define IQM_CF_TAP_RE2__A 0x1860022
3133#define IQM_CF_TAP_RE2__W 7
3134#define IQM_CF_TAP_RE2__M 0x7F
3135#define IQM_CF_TAP_RE2__PRE 0x2
3136#define IQM_CF_TAP_RE3__A 0x1860023
3137#define IQM_CF_TAP_RE3__W 7
3138#define IQM_CF_TAP_RE3__M 0x7F
3139#define IQM_CF_TAP_RE3__PRE 0x2
3140#define IQM_CF_TAP_RE4__A 0x1860024
3141#define IQM_CF_TAP_RE4__W 7
3142#define IQM_CF_TAP_RE4__M 0x7F
3143#define IQM_CF_TAP_RE4__PRE 0x2
3144#define IQM_CF_TAP_RE5__A 0x1860025
3145#define IQM_CF_TAP_RE5__W 7
3146#define IQM_CF_TAP_RE5__M 0x7F
3147#define IQM_CF_TAP_RE5__PRE 0x2
3148#define IQM_CF_TAP_RE6__A 0x1860026
3149#define IQM_CF_TAP_RE6__W 7
3150#define IQM_CF_TAP_RE6__M 0x7F
3151#define IQM_CF_TAP_RE6__PRE 0x2
3152#define IQM_CF_TAP_RE7__A 0x1860027
3153#define IQM_CF_TAP_RE7__W 9
3154#define IQM_CF_TAP_RE7__M 0x1FF
3155#define IQM_CF_TAP_RE7__PRE 0x2
3156#define IQM_CF_TAP_RE8__A 0x1860028
3157#define IQM_CF_TAP_RE8__W 9
3158#define IQM_CF_TAP_RE8__M 0x1FF
3159#define IQM_CF_TAP_RE8__PRE 0x2
3160#define IQM_CF_TAP_RE9__A 0x1860029
3161#define IQM_CF_TAP_RE9__W 9
3162#define IQM_CF_TAP_RE9__M 0x1FF
3163#define IQM_CF_TAP_RE9__PRE 0x2
3164#define IQM_CF_TAP_RE10__A 0x186002A
3165#define IQM_CF_TAP_RE10__W 9
3166#define IQM_CF_TAP_RE10__M 0x1FF
3167#define IQM_CF_TAP_RE10__PRE 0x2
3168#define IQM_CF_TAP_RE11__A 0x186002B
3169#define IQM_CF_TAP_RE11__W 9
3170#define IQM_CF_TAP_RE11__M 0x1FF
3171#define IQM_CF_TAP_RE11__PRE 0x2
3172#define IQM_CF_TAP_RE12__A 0x186002C
3173#define IQM_CF_TAP_RE12__W 9
3174#define IQM_CF_TAP_RE12__M 0x1FF
3175#define IQM_CF_TAP_RE12__PRE 0x2
3176#define IQM_CF_TAP_RE13__A 0x186002D
3177#define IQM_CF_TAP_RE13__W 9
3178#define IQM_CF_TAP_RE13__M 0x1FF
3179#define IQM_CF_TAP_RE13__PRE 0x2
3180#define IQM_CF_TAP_RE14__A 0x186002E
3181#define IQM_CF_TAP_RE14__W 9
3182#define IQM_CF_TAP_RE14__M 0x1FF
3183#define IQM_CF_TAP_RE14__PRE 0x2
3184#define IQM_CF_TAP_RE15__A 0x186002F
3185#define IQM_CF_TAP_RE15__W 9
3186#define IQM_CF_TAP_RE15__M 0x1FF
3187#define IQM_CF_TAP_RE15__PRE 0x2
3188#define IQM_CF_TAP_RE16__A 0x1860030
3189#define IQM_CF_TAP_RE16__W 9
3190#define IQM_CF_TAP_RE16__M 0x1FF
3191#define IQM_CF_TAP_RE16__PRE 0x2
3192#define IQM_CF_TAP_RE17__A 0x1860031
3193#define IQM_CF_TAP_RE17__W 9
3194#define IQM_CF_TAP_RE17__M 0x1FF
3195#define IQM_CF_TAP_RE17__PRE 0x2
3196#define IQM_CF_TAP_RE18__A 0x1860032
3197#define IQM_CF_TAP_RE18__W 9
3198#define IQM_CF_TAP_RE18__M 0x1FF
3199#define IQM_CF_TAP_RE18__PRE 0x2
3200#define IQM_CF_TAP_RE19__A 0x1860033
3201#define IQM_CF_TAP_RE19__W 9
3202#define IQM_CF_TAP_RE19__M 0x1FF
3203#define IQM_CF_TAP_RE19__PRE 0x2
3204#define IQM_CF_TAP_RE20__A 0x1860034
3205#define IQM_CF_TAP_RE20__W 9
3206#define IQM_CF_TAP_RE20__M 0x1FF
3207#define IQM_CF_TAP_RE20__PRE 0x2
3208#define IQM_CF_TAP_RE21__A 0x1860035
3209#define IQM_CF_TAP_RE21__W 11
3210#define IQM_CF_TAP_RE21__M 0x7FF
3211#define IQM_CF_TAP_RE21__PRE 0x2
3212#define IQM_CF_TAP_RE22__A 0x1860036
3213#define IQM_CF_TAP_RE22__W 11
3214#define IQM_CF_TAP_RE22__M 0x7FF
3215#define IQM_CF_TAP_RE22__PRE 0x2
3216#define IQM_CF_TAP_RE23__A 0x1860037
3217#define IQM_CF_TAP_RE23__W 11
3218#define IQM_CF_TAP_RE23__M 0x7FF
3219#define IQM_CF_TAP_RE23__PRE 0x2
3220#define IQM_CF_TAP_RE24__A 0x1860038
3221#define IQM_CF_TAP_RE24__W 11
3222#define IQM_CF_TAP_RE24__M 0x7FF
3223#define IQM_CF_TAP_RE24__PRE 0x2
3224#define IQM_CF_TAP_RE25__A 0x1860039
3225#define IQM_CF_TAP_RE25__W 11
3226#define IQM_CF_TAP_RE25__M 0x7FF
3227#define IQM_CF_TAP_RE25__PRE 0x2
3228#define IQM_CF_TAP_RE26__A 0x186003A
3229#define IQM_CF_TAP_RE26__W 11
3230#define IQM_CF_TAP_RE26__M 0x7FF
3231#define IQM_CF_TAP_RE26__PRE 0x2
3232#define IQM_CF_TAP_RE27__A 0x186003B
3233#define IQM_CF_TAP_RE27__W 11
3234#define IQM_CF_TAP_RE27__M 0x7FF
3235#define IQM_CF_TAP_RE27__PRE 0x2
3236#define IQM_CF_TAP_IM0__A 0x1860040
3237#define IQM_CF_TAP_IM0__W 7
3238#define IQM_CF_TAP_IM0__M 0x7F
3239#define IQM_CF_TAP_IM0__PRE 0x2
3240#define IQM_CF_TAP_IM1__A 0x1860041
3241#define IQM_CF_TAP_IM1__W 7
3242#define IQM_CF_TAP_IM1__M 0x7F
3243#define IQM_CF_TAP_IM1__PRE 0x2
3244#define IQM_CF_TAP_IM2__A 0x1860042
3245#define IQM_CF_TAP_IM2__W 7
3246#define IQM_CF_TAP_IM2__M 0x7F
3247#define IQM_CF_TAP_IM2__PRE 0x2
3248#define IQM_CF_TAP_IM3__A 0x1860043
3249#define IQM_CF_TAP_IM3__W 7
3250#define IQM_CF_TAP_IM3__M 0x7F
3251#define IQM_CF_TAP_IM3__PRE 0x2
3252#define IQM_CF_TAP_IM4__A 0x1860044
3253#define IQM_CF_TAP_IM4__W 7
3254#define IQM_CF_TAP_IM4__M 0x7F
3255#define IQM_CF_TAP_IM4__PRE 0x2
3256#define IQM_CF_TAP_IM5__A 0x1860045
3257#define IQM_CF_TAP_IM5__W 7
3258#define IQM_CF_TAP_IM5__M 0x7F
3259#define IQM_CF_TAP_IM5__PRE 0x2
3260#define IQM_CF_TAP_IM6__A 0x1860046
3261#define IQM_CF_TAP_IM6__W 7
3262#define IQM_CF_TAP_IM6__M 0x7F
3263#define IQM_CF_TAP_IM6__PRE 0x2
3264#define IQM_CF_TAP_IM7__A 0x1860047
3265#define IQM_CF_TAP_IM7__W 9
3266#define IQM_CF_TAP_IM7__M 0x1FF
3267#define IQM_CF_TAP_IM7__PRE 0x2
3268#define IQM_CF_TAP_IM8__A 0x1860048
3269#define IQM_CF_TAP_IM8__W 9
3270#define IQM_CF_TAP_IM8__M 0x1FF
3271#define IQM_CF_TAP_IM8__PRE 0x2
3272#define IQM_CF_TAP_IM9__A 0x1860049
3273#define IQM_CF_TAP_IM9__W 9
3274#define IQM_CF_TAP_IM9__M 0x1FF
3275#define IQM_CF_TAP_IM9__PRE 0x2
3276#define IQM_CF_TAP_IM10__A 0x186004A
3277#define IQM_CF_TAP_IM10__W 9
3278#define IQM_CF_TAP_IM10__M 0x1FF
3279#define IQM_CF_TAP_IM10__PRE 0x2
3280#define IQM_CF_TAP_IM11__A 0x186004B
3281#define IQM_CF_TAP_IM11__W 9
3282#define IQM_CF_TAP_IM11__M 0x1FF
3283#define IQM_CF_TAP_IM11__PRE 0x2
3284#define IQM_CF_TAP_IM12__A 0x186004C
3285#define IQM_CF_TAP_IM12__W 9
3286#define IQM_CF_TAP_IM12__M 0x1FF
3287#define IQM_CF_TAP_IM12__PRE 0x2
3288#define IQM_CF_TAP_IM13__A 0x186004D
3289#define IQM_CF_TAP_IM13__W 9
3290#define IQM_CF_TAP_IM13__M 0x1FF
3291#define IQM_CF_TAP_IM13__PRE 0x2
3292#define IQM_CF_TAP_IM14__A 0x186004E
3293#define IQM_CF_TAP_IM14__W 9
3294#define IQM_CF_TAP_IM14__M 0x1FF
3295#define IQM_CF_TAP_IM14__PRE 0x2
3296#define IQM_CF_TAP_IM15__A 0x186004F
3297#define IQM_CF_TAP_IM15__W 9
3298#define IQM_CF_TAP_IM15__M 0x1FF
3299#define IQM_CF_TAP_IM15__PRE 0x2
3300#define IQM_CF_TAP_IM16__A 0x1860050
3301#define IQM_CF_TAP_IM16__W 9
3302#define IQM_CF_TAP_IM16__M 0x1FF
3303#define IQM_CF_TAP_IM16__PRE 0x2
3304#define IQM_CF_TAP_IM17__A 0x1860051
3305#define IQM_CF_TAP_IM17__W 9
3306#define IQM_CF_TAP_IM17__M 0x1FF
3307#define IQM_CF_TAP_IM17__PRE 0x2
3308#define IQM_CF_TAP_IM18__A 0x1860052
3309#define IQM_CF_TAP_IM18__W 9
3310#define IQM_CF_TAP_IM18__M 0x1FF
3311#define IQM_CF_TAP_IM18__PRE 0x2
3312#define IQM_CF_TAP_IM19__A 0x1860053
3313#define IQM_CF_TAP_IM19__W 9
3314#define IQM_CF_TAP_IM19__M 0x1FF
3315#define IQM_CF_TAP_IM19__PRE 0x2
3316#define IQM_CF_TAP_IM20__A 0x1860054
3317#define IQM_CF_TAP_IM20__W 9
3318#define IQM_CF_TAP_IM20__M 0x1FF
3319#define IQM_CF_TAP_IM20__PRE 0x2
3320#define IQM_CF_TAP_IM21__A 0x1860055
3321#define IQM_CF_TAP_IM21__W 11
3322#define IQM_CF_TAP_IM21__M 0x7FF
3323#define IQM_CF_TAP_IM21__PRE 0x2
3324#define IQM_CF_TAP_IM22__A 0x1860056
3325#define IQM_CF_TAP_IM22__W 11
3326#define IQM_CF_TAP_IM22__M 0x7FF
3327#define IQM_CF_TAP_IM22__PRE 0x2
3328#define IQM_CF_TAP_IM23__A 0x1860057
3329#define IQM_CF_TAP_IM23__W 11
3330#define IQM_CF_TAP_IM23__M 0x7FF
3331#define IQM_CF_TAP_IM23__PRE 0x2
3332#define IQM_CF_TAP_IM24__A 0x1860058
3333#define IQM_CF_TAP_IM24__W 11
3334#define IQM_CF_TAP_IM24__M 0x7FF
3335#define IQM_CF_TAP_IM24__PRE 0x2
3336#define IQM_CF_TAP_IM25__A 0x1860059
3337#define IQM_CF_TAP_IM25__W 11
3338#define IQM_CF_TAP_IM25__M 0x7FF
3339#define IQM_CF_TAP_IM25__PRE 0x2
3340#define IQM_CF_TAP_IM26__A 0x186005A
3341#define IQM_CF_TAP_IM26__W 11
3342#define IQM_CF_TAP_IM26__M 0x7FF
3343#define IQM_CF_TAP_IM26__PRE 0x2
3344#define IQM_CF_TAP_IM27__A 0x186005B
3345#define IQM_CF_TAP_IM27__W 11
3346#define IQM_CF_TAP_IM27__M 0x7FF
3347#define IQM_CF_TAP_IM27__PRE 0x2
3348
3349
3350
3351#define IQM_AF_COMM_EXEC__A 0x1870000
3352#define IQM_AF_COMM_EXEC__W 2
3353#define IQM_AF_COMM_EXEC__M 0x3
3354#define IQM_AF_COMM_EXEC__PRE 0x0
3355#define IQM_AF_COMM_EXEC_STOP 0x0
3356#define IQM_AF_COMM_EXEC_ACTIVE 0x1
3357#define IQM_AF_COMM_EXEC_HOLD 0x2
3358
3359#define IQM_AF_COMM_MB__A 0x1870002
3360#define IQM_AF_COMM_MB__W 8
3361#define IQM_AF_COMM_MB__M 0xFF
3362#define IQM_AF_COMM_MB__PRE 0x0
3363#define IQM_AF_COMM_MB_CTL__B 0
3364#define IQM_AF_COMM_MB_CTL__W 1
3365#define IQM_AF_COMM_MB_CTL__M 0x1
3366#define IQM_AF_COMM_MB_CTL__PRE 0x0
3367#define IQM_AF_COMM_MB_CTL_CTL_OFF 0x0
3368#define IQM_AF_COMM_MB_CTL_CTL_ON 0x1
3369#define IQM_AF_COMM_MB_OBS__B 1
3370#define IQM_AF_COMM_MB_OBS__W 1
3371#define IQM_AF_COMM_MB_OBS__M 0x2
3372#define IQM_AF_COMM_MB_OBS__PRE 0x0
3373#define IQM_AF_COMM_MB_OBS_OBS_OFF 0x0
3374#define IQM_AF_COMM_MB_OBS_OBS_ON 0x2
3375#define IQM_AF_COMM_MB_MUX_CTRL__B 2
3376#define IQM_AF_COMM_MB_MUX_CTRL__W 3
3377#define IQM_AF_COMM_MB_MUX_CTRL__M 0x1C
3378#define IQM_AF_COMM_MB_MUX_CTRL__PRE 0x0
3379#define IQM_AF_COMM_MB_MUX_CTRL_AF_DATA_INPUT 0x0
3380#define IQM_AF_COMM_MB_MUX_CTRL_SENSE_INPUT 0x4
3381#define IQM_AF_COMM_MB_MUX_CTRL_AF_DATA_OUTPUT 0x8
3382#define IQM_AF_COMM_MB_MUX_CTRL_IF_AGC_OUTPUT 0xC
3383#define IQM_AF_COMM_MB_MUX_CTRL_RF_AGC_OUTPUT 0x10
3384#define IQM_AF_COMM_MB_MUX_OBS__B 5
3385#define IQM_AF_COMM_MB_MUX_OBS__W 3
3386#define IQM_AF_COMM_MB_MUX_OBS__M 0xE0
3387#define IQM_AF_COMM_MB_MUX_OBS__PRE 0x0
3388#define IQM_AF_COMM_MB_MUX_OBS_AF_DATA_INPUT 0x0
3389#define IQM_AF_COMM_MB_MUX_OBS_SENSE_INPUT 0x20
3390#define IQM_AF_COMM_MB_MUX_OBS_AF_DATA_OUTPUT 0x40
3391#define IQM_AF_COMM_MB_MUX_OBS_IF_AGC_OUTPUT 0x60
3392#define IQM_AF_COMM_MB_MUX_OBS_RF_AGC_OUTPUT 0x80
3393
3394#define IQM_AF_COMM_INT_REQ__A 0x1870003
3395#define IQM_AF_COMM_INT_REQ__W 1
3396#define IQM_AF_COMM_INT_REQ__M 0x1
3397#define IQM_AF_COMM_INT_REQ__PRE 0x0
3398#define IQM_AF_COMM_INT_STA__A 0x1870005
3399#define IQM_AF_COMM_INT_STA__W 2
3400#define IQM_AF_COMM_INT_STA__M 0x3
3401#define IQM_AF_COMM_INT_STA__PRE 0x0
3402#define IQM_AF_COMM_INT_STA_CLP_INT_STA__B 0
3403#define IQM_AF_COMM_INT_STA_CLP_INT_STA__W 1
3404#define IQM_AF_COMM_INT_STA_CLP_INT_STA__M 0x1
3405#define IQM_AF_COMM_INT_STA_CLP_INT_STA__PRE 0x0
3406#define IQM_AF_COMM_INT_STA_SNS_INT_STA__B 1
3407#define IQM_AF_COMM_INT_STA_SNS_INT_STA__W 1
3408#define IQM_AF_COMM_INT_STA_SNS_INT_STA__M 0x2
3409#define IQM_AF_COMM_INT_STA_SNS_INT_STA__PRE 0x0
3410
3411#define IQM_AF_COMM_INT_MSK__A 0x1870006
3412#define IQM_AF_COMM_INT_MSK__W 2
3413#define IQM_AF_COMM_INT_MSK__M 0x3
3414#define IQM_AF_COMM_INT_MSK__PRE 0x0
3415#define IQM_AF_COMM_INT_MSK_CLP_INT_MSK__B 0
3416#define IQM_AF_COMM_INT_MSK_CLP_INT_MSK__W 1
3417#define IQM_AF_COMM_INT_MSK_CLP_INT_MSK__M 0x1
3418#define IQM_AF_COMM_INT_MSK_CLP_INT_MSK__PRE 0x0
3419#define IQM_AF_COMM_INT_MSK_SNS_INT_MSK__B 1
3420#define IQM_AF_COMM_INT_MSK_SNS_INT_MSK__W 1
3421#define IQM_AF_COMM_INT_MSK_SNS_INT_MSK__M 0x2
3422#define IQM_AF_COMM_INT_MSK_SNS_INT_MSK__PRE 0x0
3423
3424#define IQM_AF_COMM_INT_STM__A 0x1870007
3425#define IQM_AF_COMM_INT_STM__W 2
3426#define IQM_AF_COMM_INT_STM__M 0x3
3427#define IQM_AF_COMM_INT_STM__PRE 0x0
3428#define IQM_AF_COMM_INT_STM_CLP_INT_STA__B 0
3429#define IQM_AF_COMM_INT_STM_CLP_INT_STA__W 1
3430#define IQM_AF_COMM_INT_STM_CLP_INT_STA__M 0x1
3431#define IQM_AF_COMM_INT_STM_CLP_INT_STA__PRE 0x0
3432#define IQM_AF_COMM_INT_STM_SNS_INT_STA__B 1
3433#define IQM_AF_COMM_INT_STM_SNS_INT_STA__W 1
3434#define IQM_AF_COMM_INT_STM_SNS_INT_STA__M 0x2
3435#define IQM_AF_COMM_INT_STM_SNS_INT_STA__PRE 0x0
3436
3437
3438#define IQM_AF_FDB_SEL__A 0x1870010
3439#define IQM_AF_FDB_SEL__W 1
3440#define IQM_AF_FDB_SEL__M 0x1
3441#define IQM_AF_FDB_SEL__PRE 0x0
3442
3443#define IQM_AF_INVEXT__A 0x1870011
3444#define IQM_AF_INVEXT__W 1
3445#define IQM_AF_INVEXT__M 0x1
3446#define IQM_AF_INVEXT__PRE 0x0
3447#define IQM_AF_CLKNEG__A 0x1870012
3448#define IQM_AF_CLKNEG__W 2
3449#define IQM_AF_CLKNEG__M 0x3
3450#define IQM_AF_CLKNEG__PRE 0x0
3451
3452#define IQM_AF_CLKNEG_CLKNEGPEAK__B 0
3453#define IQM_AF_CLKNEG_CLKNEGPEAK__W 1
3454#define IQM_AF_CLKNEG_CLKNEGPEAK__M 0x1
3455#define IQM_AF_CLKNEG_CLKNEGPEAK__PRE 0x0
3456#define IQM_AF_CLKNEG_CLKNEGPEAK_CLK_ADC_PEAK_POS 0x0
3457#define IQM_AF_CLKNEG_CLKNEGPEAK_CLK_ADC_PEAK_NEG 0x1
3458
3459#define IQM_AF_CLKNEG_CLKNEGDATA__B 1
3460#define IQM_AF_CLKNEG_CLKNEGDATA__W 1
3461#define IQM_AF_CLKNEG_CLKNEGDATA__M 0x2
3462#define IQM_AF_CLKNEG_CLKNEGDATA__PRE 0x0
3463#define IQM_AF_CLKNEG_CLKNEGDATA_CLK_ADC_DATA_POS 0x0
3464#define IQM_AF_CLKNEG_CLKNEGDATA_CLK_ADC_DATA_NEG 0x2
3465
3466
3467#define IQM_AF_MON_IN_MUX__A 0x1870013
3468#define IQM_AF_MON_IN_MUX__W 2
3469#define IQM_AF_MON_IN_MUX__M 0x3
3470#define IQM_AF_MON_IN_MUX__PRE 0x0
3471
3472#define IQM_AF_MON_IN5__A 0x1870014
3473#define IQM_AF_MON_IN5__W 10
3474#define IQM_AF_MON_IN5__M 0x3FF
3475#define IQM_AF_MON_IN5__PRE 0x0
3476
3477#define IQM_AF_MON_IN4__A 0x1870015
3478#define IQM_AF_MON_IN4__W 10
3479#define IQM_AF_MON_IN4__M 0x3FF
3480#define IQM_AF_MON_IN4__PRE 0x0
3481
3482#define IQM_AF_MON_IN3__A 0x1870016
3483#define IQM_AF_MON_IN3__W 10
3484#define IQM_AF_MON_IN3__M 0x3FF
3485#define IQM_AF_MON_IN3__PRE 0x0
3486
3487#define IQM_AF_MON_IN2__A 0x1870017
3488#define IQM_AF_MON_IN2__W 10
3489#define IQM_AF_MON_IN2__M 0x3FF
3490#define IQM_AF_MON_IN2__PRE 0x0
3491
3492#define IQM_AF_MON_IN1__A 0x1870018
3493#define IQM_AF_MON_IN1__W 10
3494#define IQM_AF_MON_IN1__M 0x3FF
3495#define IQM_AF_MON_IN1__PRE 0x0
3496
3497#define IQM_AF_MON_IN0__A 0x1870019
3498#define IQM_AF_MON_IN0__W 10
3499#define IQM_AF_MON_IN0__M 0x3FF
3500#define IQM_AF_MON_IN0__PRE 0x0
3501
3502#define IQM_AF_MON_IN_VAL__A 0x187001A
3503#define IQM_AF_MON_IN_VAL__W 1
3504#define IQM_AF_MON_IN_VAL__M 0x1
3505#define IQM_AF_MON_IN_VAL__PRE 0x0
3506
3507#define IQM_AF_START_LOCK__A 0x187001B
3508#define IQM_AF_START_LOCK__W 1
3509#define IQM_AF_START_LOCK__M 0x1
3510#define IQM_AF_START_LOCK__PRE 0x0
3511
3512#define IQM_AF_PHASE0__A 0x187001C
3513#define IQM_AF_PHASE0__W 7
3514#define IQM_AF_PHASE0__M 0x7F
3515#define IQM_AF_PHASE0__PRE 0x0
3516
3517#define IQM_AF_PHASE1__A 0x187001D
3518#define IQM_AF_PHASE1__W 7
3519#define IQM_AF_PHASE1__M 0x7F
3520#define IQM_AF_PHASE1__PRE 0x0
3521
3522#define IQM_AF_PHASE2__A 0x187001E
3523#define IQM_AF_PHASE2__W 7
3524#define IQM_AF_PHASE2__M 0x7F
3525#define IQM_AF_PHASE2__PRE 0x0
3526
3527#define IQM_AF_SCU_PHASE__A 0x187001F
3528#define IQM_AF_SCU_PHASE__W 2
3529#define IQM_AF_SCU_PHASE__M 0x3
3530#define IQM_AF_SCU_PHASE__PRE 0x0
3531
3532#define IQM_AF_SYNC_SEL__A 0x1870020
3533#define IQM_AF_SYNC_SEL__W 2
3534#define IQM_AF_SYNC_SEL__M 0x3
3535#define IQM_AF_SYNC_SEL__PRE 0x0
3536#define IQM_AF_ADC_CONF__A 0x1870021
3537#define IQM_AF_ADC_CONF__W 4
3538#define IQM_AF_ADC_CONF__M 0xF
3539#define IQM_AF_ADC_CONF__PRE 0x0
3540
3541#define IQM_AF_ADC_CONF_ADC_SIGN__B 0
3542#define IQM_AF_ADC_CONF_ADC_SIGN__W 1
3543#define IQM_AF_ADC_CONF_ADC_SIGN__M 0x1
3544#define IQM_AF_ADC_CONF_ADC_SIGN__PRE 0x0
3545#define IQM_AF_ADC_CONF_ADC_SIGN_ADC_SIGNED 0x0
3546#define IQM_AF_ADC_CONF_ADC_SIGN_ADC_UNSIGNED 0x1
3547
3548#define IQM_AF_ADC_CONF_BITREVERSE_ADC__B 1
3549#define IQM_AF_ADC_CONF_BITREVERSE_ADC__W 1
3550#define IQM_AF_ADC_CONF_BITREVERSE_ADC__M 0x2
3551#define IQM_AF_ADC_CONF_BITREVERSE_ADC__PRE 0x0
3552#define IQM_AF_ADC_CONF_BITREVERSE_ADC_ADC_NORMAL 0x0
3553#define IQM_AF_ADC_CONF_BITREVERSE_ADC_ADC_BITREVERSED 0x2
3554
3555#define IQM_AF_ADC_CONF_BITREVERSE_NSSI__B 2
3556#define IQM_AF_ADC_CONF_BITREVERSE_NSSI__W 1
3557#define IQM_AF_ADC_CONF_BITREVERSE_NSSI__M 0x4
3558#define IQM_AF_ADC_CONF_BITREVERSE_NSSI__PRE 0x0
3559#define IQM_AF_ADC_CONF_BITREVERSE_NSSI_IFAGC_DAC_NORMAL 0x0
3560#define IQM_AF_ADC_CONF_BITREVERSE_NSSI_IFAGC_DAC_BITREVERSED 0x4
3561
3562#define IQM_AF_ADC_CONF_BITREVERSE_NSSR__B 3
3563#define IQM_AF_ADC_CONF_BITREVERSE_NSSR__W 1
3564#define IQM_AF_ADC_CONF_BITREVERSE_NSSR__M 0x8
3565#define IQM_AF_ADC_CONF_BITREVERSE_NSSR__PRE 0x0
3566#define IQM_AF_ADC_CONF_BITREVERSE_NSSR_RFAGC_DAC_NORMAL 0x0
3567#define IQM_AF_ADC_CONF_BITREVERSE_NSSR_RFAGC_DAC_BITREVERSED 0x8
3568
3569
3570#define IQM_AF_CLP_CLIP__A 0x1870022
3571#define IQM_AF_CLP_CLIP__W 16
3572#define IQM_AF_CLP_CLIP__M 0xFFFF
3573#define IQM_AF_CLP_CLIP__PRE 0x0
3574
3575#define IQM_AF_CLP_LEN__A 0x1870023
3576#define IQM_AF_CLP_LEN__W 16
3577#define IQM_AF_CLP_LEN__M 0xFFFF
3578#define IQM_AF_CLP_LEN__PRE 0x0
3579#define IQM_AF_CLP_LEN_QAM_B_64 0x400
3580#define IQM_AF_CLP_LEN_QAM_B_256 0x400
3581#define IQM_AF_CLP_LEN_ATV 0x0
3582
3583
3584#define IQM_AF_CLP_TH__A 0x1870024
3585#define IQM_AF_CLP_TH__W 9
3586#define IQM_AF_CLP_TH__M 0x1FF
3587#define IQM_AF_CLP_TH__PRE 0x0
3588#define IQM_AF_CLP_TH_QAM_B_64 0x80
3589#define IQM_AF_CLP_TH_QAM_B_256 0x80
3590#define IQM_AF_CLP_TH_ATV 0x1C0
3591
3592
3593#define IQM_AF_DCF_BYPASS__A 0x1870025
3594#define IQM_AF_DCF_BYPASS__W 1
3595#define IQM_AF_DCF_BYPASS__M 0x1
3596#define IQM_AF_DCF_BYPASS__PRE 0x0
3597#define IQM_AF_DCF_BYPASS_ACTIVE 0x0
3598#define IQM_AF_DCF_BYPASS_BYPASS 0x1
3599
3600
3601#define IQM_AF_SNS_LEN__A 0x1870026
3602#define IQM_AF_SNS_LEN__W 16
3603#define IQM_AF_SNS_LEN__M 0xFFFF
3604#define IQM_AF_SNS_LEN__PRE 0x0
3605#define IQM_AF_SNS_LEN_QAM_B_64 0x400
3606#define IQM_AF_SNS_LEN_QAM_B_256 0x400
3607#define IQM_AF_SNS_LEN_ATV 0x0
3608
3609
3610#define IQM_AF_SNS_SENSE__A 0x1870027
3611#define IQM_AF_SNS_SENSE__W 16
3612#define IQM_AF_SNS_SENSE__M 0xFFFF
3613#define IQM_AF_SNS_SENSE__PRE 0x0
3614
3615#define IQM_AF_AGC_IF__A 0x1870028
3616#define IQM_AF_AGC_IF__W 15
3617#define IQM_AF_AGC_IF__M 0x7FFF
3618#define IQM_AF_AGC_IF__PRE 0x0
3619
3620#define IQM_AF_AGC_RF__A 0x1870029
3621#define IQM_AF_AGC_RF__W 15
3622#define IQM_AF_AGC_RF__M 0x7FFF
3623#define IQM_AF_AGC_RF__PRE 0x0
3624
3625#define IQM_AF_PGA_GAIN__A 0x187002A
3626#define IQM_AF_PGA_GAIN__W 4
3627#define IQM_AF_PGA_GAIN__M 0xF
3628#define IQM_AF_PGA_GAIN__PRE 0x0
3629
3630#define IQM_AF_PDREF__A 0x187002B
3631#define IQM_AF_PDREF__W 5
3632#define IQM_AF_PDREF__M 0x1F
3633#define IQM_AF_PDREF__PRE 0x0
3634#define IQM_AF_PDREF_QAM_B_64 0xF
3635#define IQM_AF_PDREF_QAM_B_256 0xF
3636#define IQM_AF_PDREF_ATV 0xF
3637
3638#define IQM_AF_STDBY__A 0x187002C
3639#define IQM_AF_STDBY__W 6
3640#define IQM_AF_STDBY__M 0x3F
3641#define IQM_AF_STDBY__PRE 0x0
3642
3643#define IQM_AF_STDBY_STDBY_BIAS__B 0
3644#define IQM_AF_STDBY_STDBY_BIAS__W 1
3645#define IQM_AF_STDBY_STDBY_BIAS__M 0x1
3646#define IQM_AF_STDBY_STDBY_BIAS__PRE 0x0
3647#define IQM_AF_STDBY_STDBY_BIAS_ACTIVE 0x0
3648#define IQM_AF_STDBY_STDBY_BIAS_STANDBY 0x1
3649
3650#define IQM_AF_STDBY_STDBY_ADC__B 1
3651#define IQM_AF_STDBY_STDBY_ADC__W 1
3652#define IQM_AF_STDBY_STDBY_ADC__M 0x2
3653#define IQM_AF_STDBY_STDBY_ADC__PRE 0x0
3654#define IQM_AF_STDBY_STDBY_ADC_A1_ACTIVE 0x0
3655#define IQM_AF_STDBY_STDBY_ADC_A1_STANDBY 0x2
3656#define IQM_AF_STDBY_STDBY_ADC_A2_ACTIVE 0x2
3657#define IQM_AF_STDBY_STDBY_ADC_A2_STANDBY 0x0
3658
3659#define IQM_AF_STDBY_STDBY_AMP__B 2
3660#define IQM_AF_STDBY_STDBY_AMP__W 1
3661#define IQM_AF_STDBY_STDBY_AMP__M 0x4
3662#define IQM_AF_STDBY_STDBY_AMP__PRE 0x0
3663#define IQM_AF_STDBY_STDBY_AMP_A1_ACTIVE 0x0
3664#define IQM_AF_STDBY_STDBY_AMP_A1_STANDBY 0x4
3665#define IQM_AF_STDBY_STDBY_AMP_A2_ACTIVE 0x4
3666#define IQM_AF_STDBY_STDBY_AMP_A2_STANDBY 0x0
3667
3668#define IQM_AF_STDBY_STDBY_PD__B 3
3669#define IQM_AF_STDBY_STDBY_PD__W 1
3670#define IQM_AF_STDBY_STDBY_PD__M 0x8
3671#define IQM_AF_STDBY_STDBY_PD__PRE 0x0
3672#define IQM_AF_STDBY_STDBY_PD_A1_ACTIVE 0x0
3673#define IQM_AF_STDBY_STDBY_PD_A1_STANDBY 0x8
3674#define IQM_AF_STDBY_STDBY_PD_A2_ACTIVE 0x8
3675#define IQM_AF_STDBY_STDBY_PD_A2_STANDBY 0x0
3676
3677#define IQM_AF_STDBY_STDBY_TAGC_IF__B 4
3678#define IQM_AF_STDBY_STDBY_TAGC_IF__W 1
3679#define IQM_AF_STDBY_STDBY_TAGC_IF__M 0x10
3680#define IQM_AF_STDBY_STDBY_TAGC_IF__PRE 0x0
3681#define IQM_AF_STDBY_STDBY_TAGC_IF_A1_ACTIVE 0x0
3682#define IQM_AF_STDBY_STDBY_TAGC_IF_A1_STANDBY 0x10
3683#define IQM_AF_STDBY_STDBY_TAGC_IF_A2_ACTIVE 0x10
3684#define IQM_AF_STDBY_STDBY_TAGC_IF_A2_STANDBY 0x0
3685
3686#define IQM_AF_STDBY_STDBY_TAGC_RF__B 5
3687#define IQM_AF_STDBY_STDBY_TAGC_RF__W 1
3688#define IQM_AF_STDBY_STDBY_TAGC_RF__M 0x20
3689#define IQM_AF_STDBY_STDBY_TAGC_RF__PRE 0x0
3690#define IQM_AF_STDBY_STDBY_TAGC_RF_A1_ACTIVE 0x0
3691#define IQM_AF_STDBY_STDBY_TAGC_RF_A1_STANDBY 0x20
3692#define IQM_AF_STDBY_STDBY_TAGC_RF_A2_ACTIVE 0x20
3693#define IQM_AF_STDBY_STDBY_TAGC_RF_A2_STANDBY 0x0
3694
3695
3696#define IQM_AF_AMUX__A 0x187002D
3697#define IQM_AF_AMUX__W 2
3698#define IQM_AF_AMUX__M 0x3
3699#define IQM_AF_AMUX__PRE 0x0
3700
3701#define IQM_AF_TST_AFEMAIN__A 0x187002E
3702#define IQM_AF_TST_AFEMAIN__W 8
3703#define IQM_AF_TST_AFEMAIN__M 0xFF
3704#define IQM_AF_TST_AFEMAIN__PRE 0x0
3705
3706
3707
3708#define IQM_RT_RAM__A 0x1880000
3709
3710#define IQM_RT_RAM_DLY__B 0
3711#define IQM_RT_RAM_DLY__W 13
3712#define IQM_RT_RAM_DLY__M 0x1FFF
3713#define IQM_RT_RAM_DLY__PRE 0x0
3714
3715
3716
3717
3718
3719#define ORX_COMM_EXEC__A 0x2000000
3720#define ORX_COMM_EXEC__W 2
3721#define ORX_COMM_EXEC__M 0x3
3722#define ORX_COMM_EXEC__PRE 0x0
3723#define ORX_COMM_EXEC_STOP 0x0
3724#define ORX_COMM_EXEC_ACTIVE 0x1
3725#define ORX_COMM_EXEC_HOLD 0x2
3726
3727#define ORX_COMM_STATE__A 0x2000001
3728#define ORX_COMM_STATE__W 16
3729#define ORX_COMM_STATE__M 0xFFFF
3730#define ORX_COMM_STATE__PRE 0x0
3731#define ORX_COMM_MB__A 0x2000002
3732#define ORX_COMM_MB__W 16
3733#define ORX_COMM_MB__M 0xFFFF
3734#define ORX_COMM_MB__PRE 0x0
3735#define ORX_COMM_INT_REQ__A 0x2000003
3736#define ORX_COMM_INT_REQ__W 16
3737#define ORX_COMM_INT_REQ__M 0xFFFF
3738#define ORX_COMM_INT_REQ__PRE 0x0
3739#define ORX_COMM_INT_REQ_EQU_REQ__B 0
3740#define ORX_COMM_INT_REQ_EQU_REQ__W 1
3741#define ORX_COMM_INT_REQ_EQU_REQ__M 0x1
3742#define ORX_COMM_INT_REQ_EQU_REQ__PRE 0x0
3743#define ORX_COMM_INT_REQ_DDC_REQ__B 1
3744#define ORX_COMM_INT_REQ_DDC_REQ__W 1
3745#define ORX_COMM_INT_REQ_DDC_REQ__M 0x2
3746#define ORX_COMM_INT_REQ_DDC_REQ__PRE 0x0
3747#define ORX_COMM_INT_REQ_FWP_REQ__B 2
3748#define ORX_COMM_INT_REQ_FWP_REQ__W 1
3749#define ORX_COMM_INT_REQ_FWP_REQ__M 0x4
3750#define ORX_COMM_INT_REQ_FWP_REQ__PRE 0x0
3751#define ORX_COMM_INT_REQ_CON_REQ__B 3
3752#define ORX_COMM_INT_REQ_CON_REQ__W 1
3753#define ORX_COMM_INT_REQ_CON_REQ__M 0x8
3754#define ORX_COMM_INT_REQ_CON_REQ__PRE 0x0
3755#define ORX_COMM_INT_REQ_NSU_REQ__B 4
3756#define ORX_COMM_INT_REQ_NSU_REQ__W 1
3757#define ORX_COMM_INT_REQ_NSU_REQ__M 0x10
3758#define ORX_COMM_INT_REQ_NSU_REQ__PRE 0x0
3759
3760
3761#define ORX_COMM_INT_STA__A 0x2000005
3762#define ORX_COMM_INT_STA__W 16
3763#define ORX_COMM_INT_STA__M 0xFFFF
3764#define ORX_COMM_INT_STA__PRE 0x0
3765#define ORX_COMM_INT_MSK__A 0x2000006
3766#define ORX_COMM_INT_MSK__W 16
3767#define ORX_COMM_INT_MSK__M 0xFFFF
3768#define ORX_COMM_INT_MSK__PRE 0x0
3769#define ORX_COMM_INT_STM__A 0x2000007
3770#define ORX_COMM_INT_STM__W 16
3771#define ORX_COMM_INT_STM__M 0xFFFF
3772#define ORX_COMM_INT_STM__PRE 0x0
3773
3774
3775
3776#define ORX_TOP_COMM_EXEC__A 0x2010000
3777#define ORX_TOP_COMM_EXEC__W 2
3778#define ORX_TOP_COMM_EXEC__M 0x3
3779#define ORX_TOP_COMM_EXEC__PRE 0x0
3780#define ORX_TOP_COMM_EXEC_STOP 0x0
3781#define ORX_TOP_COMM_EXEC_ACTIVE 0x1
3782#define ORX_TOP_COMM_EXEC_HOLD 0x2
3783
3784
3785#define ORX_TOP_COMM_KEY__A 0x201000F
3786#define ORX_TOP_COMM_KEY__W 16
3787#define ORX_TOP_COMM_KEY__M 0xFFFF
3788#define ORX_TOP_COMM_KEY__PRE 0x0
3789#define ORX_TOP_COMM_KEY_KEY 0xFABA
3790
3791#define ORX_TOP_MDE_W__A 0x2010010
3792#define ORX_TOP_MDE_W__W 2
3793#define ORX_TOP_MDE_W__M 0x3
3794#define ORX_TOP_MDE_W__PRE 0x2
3795#define ORX_TOP_MDE_W_RATE_1544KBPS 0x0
3796#define ORX_TOP_MDE_W_RATE_3088KBPS 0x1
3797#define ORX_TOP_MDE_W_RATE_2048KBPS_SQRT 0x2
3798#define ORX_TOP_MDE_W_RATE_2048KBPS_RO 0x3
3799
3800#define ORX_TOP_AIF_CTRL_W__A 0x2010011
3801#define ORX_TOP_AIF_CTRL_W__W 3
3802#define ORX_TOP_AIF_CTRL_W__M 0x7
3803#define ORX_TOP_AIF_CTRL_W__PRE 0x0
3804#define ORX_TOP_AIF_CTRL_W_NEG_CLK_EDGE__B 0
3805#define ORX_TOP_AIF_CTRL_W_NEG_CLK_EDGE__W 1
3806#define ORX_TOP_AIF_CTRL_W_NEG_CLK_EDGE__M 0x1
3807#define ORX_TOP_AIF_CTRL_W_NEG_CLK_EDGE__PRE 0x0
3808#define ORX_TOP_AIF_CTRL_W_NEG_CLK_EDGE_ADC_SAMPL_ON_POS_CLK_EDGE 0x0
3809#define ORX_TOP_AIF_CTRL_W_NEG_CLK_EDGE_ADC_SAMPL_ON_NEG_CLK_EDGE 0x1
3810#define ORX_TOP_AIF_CTRL_W_BIT_REVERSE__B 1
3811#define ORX_TOP_AIF_CTRL_W_BIT_REVERSE__W 1
3812#define ORX_TOP_AIF_CTRL_W_BIT_REVERSE__M 0x2
3813#define ORX_TOP_AIF_CTRL_W_BIT_REVERSE__PRE 0x0
3814#define ORX_TOP_AIF_CTRL_W_BIT_REVERSE_REGULAR_BIT_ORDER_ADC 0x0
3815#define ORX_TOP_AIF_CTRL_W_BIT_REVERSE_REVERSAL_BIT_ORDER_ADC 0x2
3816#define ORX_TOP_AIF_CTRL_W_INV_MSB__B 2
3817#define ORX_TOP_AIF_CTRL_W_INV_MSB__W 1
3818#define ORX_TOP_AIF_CTRL_W_INV_MSB__M 0x4
3819#define ORX_TOP_AIF_CTRL_W_INV_MSB__PRE 0x0
3820#define ORX_TOP_AIF_CTRL_W_INV_MSB_NO_MSB_INVERSION_ADC 0x0
3821#define ORX_TOP_AIF_CTRL_W_INV_MSB_MSB_INVERSION_ADC 0x4
3822
3823
3824
3825#define ORX_FWP_COMM_EXEC__A 0x2020000
3826#define ORX_FWP_COMM_EXEC__W 2
3827#define ORX_FWP_COMM_EXEC__M 0x3
3828#define ORX_FWP_COMM_EXEC__PRE 0x0
3829#define ORX_FWP_COMM_EXEC_STOP 0x0
3830#define ORX_FWP_COMM_EXEC_ACTIVE 0x1
3831#define ORX_FWP_COMM_EXEC_HOLD 0x2
3832
3833#define ORX_FWP_COMM_MB__A 0x2020002
3834#define ORX_FWP_COMM_MB__W 8
3835#define ORX_FWP_COMM_MB__M 0xFF
3836#define ORX_FWP_COMM_MB__PRE 0x0
3837#define ORX_FWP_COMM_MB_CTL__B 0
3838#define ORX_FWP_COMM_MB_CTL__W 1
3839#define ORX_FWP_COMM_MB_CTL__M 0x1
3840#define ORX_FWP_COMM_MB_CTL__PRE 0x0
3841#define ORX_FWP_COMM_MB_CTL_OFF 0x0
3842#define ORX_FWP_COMM_MB_CTL_ON 0x1
3843#define ORX_FWP_COMM_MB_OBS__B 1
3844#define ORX_FWP_COMM_MB_OBS__W 1
3845#define ORX_FWP_COMM_MB_OBS__M 0x2
3846#define ORX_FWP_COMM_MB_OBS__PRE 0x0
3847#define ORX_FWP_COMM_MB_OBS_OFF 0x0
3848#define ORX_FWP_COMM_MB_OBS_ON 0x2
3849
3850#define ORX_FWP_COMM_MB_CTL_MUX__B 2
3851#define ORX_FWP_COMM_MB_CTL_MUX__W 3
3852#define ORX_FWP_COMM_MB_CTL_MUX__M 0x1C
3853#define ORX_FWP_COMM_MB_CTL_MUX__PRE 0x0
3854
3855#define ORX_FWP_COMM_MB_OBS_MUX__B 5
3856#define ORX_FWP_COMM_MB_OBS_MUX__W 3
3857#define ORX_FWP_COMM_MB_OBS_MUX__M 0xE0
3858#define ORX_FWP_COMM_MB_OBS_MUX__PRE 0x0
3859
3860
3861#define ORX_FWP_AAG_LEN_W__A 0x2020010
3862#define ORX_FWP_AAG_LEN_W__W 16
3863#define ORX_FWP_AAG_LEN_W__M 0xFFFF
3864#define ORX_FWP_AAG_LEN_W__PRE 0x800
3865
3866#define ORX_FWP_AAG_THR_W__A 0x2020011
3867#define ORX_FWP_AAG_THR_W__W 8
3868#define ORX_FWP_AAG_THR_W__M 0xFF
3869#define ORX_FWP_AAG_THR_W__PRE 0x50
3870
3871#define ORX_FWP_AAG_THR_CNT_R__A 0x2020012
3872#define ORX_FWP_AAG_THR_CNT_R__W 16
3873#define ORX_FWP_AAG_THR_CNT_R__M 0xFFFF
3874#define ORX_FWP_AAG_THR_CNT_R__PRE 0x0
3875
3876#define ORX_FWP_AAG_SNS_CNT_R__A 0x2020013
3877#define ORX_FWP_AAG_SNS_CNT_R__W 16
3878#define ORX_FWP_AAG_SNS_CNT_R__M 0xFFFF
3879#define ORX_FWP_AAG_SNS_CNT_R__PRE 0x0
3880
3881#define ORX_FWP_PFI_A_W__A 0x2020014
3882#define ORX_FWP_PFI_A_W__W 8
3883#define ORX_FWP_PFI_A_W__M 0xFF
3884#define ORX_FWP_PFI_A_W__PRE 0xB0
3885#define ORX_FWP_PFI_A_W_RATE_2048KBPS 0xB0
3886#define ORX_FWP_PFI_A_W_RATE_1544KBPS 0xA4
3887#define ORX_FWP_PFI_A_W_RATE_3088KBPS 0xC0
3888
3889
3890#define ORX_FWP_PFI_B_W__A 0x2020015
3891#define ORX_FWP_PFI_B_W__W 8
3892#define ORX_FWP_PFI_B_W__M 0xFF
3893#define ORX_FWP_PFI_B_W__PRE 0x9E
3894#define ORX_FWP_PFI_B_W_RATE_2048KBPS 0x9E
3895#define ORX_FWP_PFI_B_W_RATE_1544KBPS 0x94
3896#define ORX_FWP_PFI_B_W_RATE_3088KBPS 0xB0
3897
3898
3899#define ORX_FWP_PFI_C_W__A 0x2020016
3900#define ORX_FWP_PFI_C_W__W 8
3901#define ORX_FWP_PFI_C_W__M 0xFF
3902#define ORX_FWP_PFI_C_W__PRE 0x5C
3903#define ORX_FWP_PFI_C_W_RATE_2048KBPS 0x5C
3904#define ORX_FWP_PFI_C_W_RATE_1544KBPS 0x64
3905#define ORX_FWP_PFI_C_W_RATE_3088KBPS 0x50
3906
3907
3908#define ORX_FWP_KR1_AMP_R__A 0x2020017
3909#define ORX_FWP_KR1_AMP_R__W 9
3910#define ORX_FWP_KR1_AMP_R__M 0x1FF
3911#define ORX_FWP_KR1_AMP_R__PRE 0x0
3912
3913#define ORX_FWP_KR1_LDT_W__A 0x2020018
3914#define ORX_FWP_KR1_LDT_W__W 3
3915#define ORX_FWP_KR1_LDT_W__M 0x7
3916#define ORX_FWP_KR1_LDT_W__PRE 0x2
3917#define ORX_FWP_SRC_DGN_W__A 0x2020019
3918#define ORX_FWP_SRC_DGN_W__W 16
3919#define ORX_FWP_SRC_DGN_W__M 0xFFFF
3920#define ORX_FWP_SRC_DGN_W__PRE 0x1FF
3921
3922#define ORX_FWP_SRC_DGN_W_MANT__B 0
3923#define ORX_FWP_SRC_DGN_W_MANT__W 9
3924#define ORX_FWP_SRC_DGN_W_MANT__M 0x1FF
3925#define ORX_FWP_SRC_DGN_W_MANT__PRE 0x1FF
3926
3927#define ORX_FWP_SRC_DGN_W_EXP__B 12
3928#define ORX_FWP_SRC_DGN_W_EXP__W 4
3929#define ORX_FWP_SRC_DGN_W_EXP__M 0xF000
3930#define ORX_FWP_SRC_DGN_W_EXP__PRE 0x0
3931
3932
3933#define ORX_FWP_NYQ_ADR_W__A 0x202001A
3934#define ORX_FWP_NYQ_ADR_W__W 5
3935#define ORX_FWP_NYQ_ADR_W__M 0x1F
3936#define ORX_FWP_NYQ_ADR_W__PRE 0x1F
3937
3938#define ORX_FWP_NYQ_COF_RW__A 0x202001B
3939#define ORX_FWP_NYQ_COF_RW__W 10
3940#define ORX_FWP_NYQ_COF_RW__M 0x3FF
3941#define ORX_FWP_NYQ_COF_RW__PRE 0x0
3942
3943#define ORX_FWP_IQM_FRQ_W__A 0x202001C
3944#define ORX_FWP_IQM_FRQ_W__W 16
3945#define ORX_FWP_IQM_FRQ_W__M 0xFFFF
3946#define ORX_FWP_IQM_FRQ_W__PRE 0x4301
3947
3948
3949
3950#define ORX_EQU_COMM_EXEC__A 0x2030000
3951#define ORX_EQU_COMM_EXEC__W 2
3952#define ORX_EQU_COMM_EXEC__M 0x3
3953#define ORX_EQU_COMM_EXEC__PRE 0x0
3954#define ORX_EQU_COMM_EXEC_STOP 0x0
3955#define ORX_EQU_COMM_EXEC_ACTIVE 0x1
3956#define ORX_EQU_COMM_EXEC_HOLD 0x2
3957
3958#define ORX_EQU_COMM_MB__A 0x2030002
3959#define ORX_EQU_COMM_MB__W 8
3960#define ORX_EQU_COMM_MB__M 0xFF
3961#define ORX_EQU_COMM_MB__PRE 0x0
3962#define ORX_EQU_COMM_MB_CTL__B 0
3963#define ORX_EQU_COMM_MB_CTL__W 1
3964#define ORX_EQU_COMM_MB_CTL__M 0x1
3965#define ORX_EQU_COMM_MB_CTL__PRE 0x0
3966#define ORX_EQU_COMM_MB_CTL_OFF 0x0
3967#define ORX_EQU_COMM_MB_CTL_ON 0x1
3968#define ORX_EQU_COMM_MB_OBS__B 1
3969#define ORX_EQU_COMM_MB_OBS__W 1
3970#define ORX_EQU_COMM_MB_OBS__M 0x2
3971#define ORX_EQU_COMM_MB_OBS__PRE 0x0
3972#define ORX_EQU_COMM_MB_OBS_OFF 0x0
3973#define ORX_EQU_COMM_MB_OBS_ON 0x2
3974
3975#define ORX_EQU_COMM_MB_CTL_MUX__B 2
3976#define ORX_EQU_COMM_MB_CTL_MUX__W 3
3977#define ORX_EQU_COMM_MB_CTL_MUX__M 0x1C
3978#define ORX_EQU_COMM_MB_CTL_MUX__PRE 0x0
3979
3980#define ORX_EQU_COMM_MB_OBS_MUX__B 5
3981#define ORX_EQU_COMM_MB_OBS_MUX__W 3
3982#define ORX_EQU_COMM_MB_OBS_MUX__M 0xE0
3983#define ORX_EQU_COMM_MB_OBS_MUX__PRE 0x0
3984
3985#define ORX_EQU_COMM_INT_REQ__A 0x2030003
3986#define ORX_EQU_COMM_INT_REQ__W 1
3987#define ORX_EQU_COMM_INT_REQ__M 0x1
3988#define ORX_EQU_COMM_INT_REQ__PRE 0x0
3989#define ORX_EQU_COMM_INT_STA__A 0x2030005
3990#define ORX_EQU_COMM_INT_STA__W 2
3991#define ORX_EQU_COMM_INT_STA__M 0x3
3992#define ORX_EQU_COMM_INT_STA__PRE 0x0
3993
3994#define ORX_EQU_COMM_INT_STA_FFF_READ__B 0
3995#define ORX_EQU_COMM_INT_STA_FFF_READ__W 1
3996#define ORX_EQU_COMM_INT_STA_FFF_READ__M 0x1
3997#define ORX_EQU_COMM_INT_STA_FFF_READ__PRE 0x0
3998
3999#define ORX_EQU_COMM_INT_STA_FBF_READ__B 1
4000#define ORX_EQU_COMM_INT_STA_FBF_READ__W 1
4001#define ORX_EQU_COMM_INT_STA_FBF_READ__M 0x2
4002#define ORX_EQU_COMM_INT_STA_FBF_READ__PRE 0x0
4003
4004#define ORX_EQU_COMM_INT_MSK__A 0x2030006
4005#define ORX_EQU_COMM_INT_MSK__W 2
4006#define ORX_EQU_COMM_INT_MSK__M 0x3
4007#define ORX_EQU_COMM_INT_MSK__PRE 0x0
4008#define ORX_EQU_COMM_INT_MSK_FFF_READ__B 0
4009#define ORX_EQU_COMM_INT_MSK_FFF_READ__W 1
4010#define ORX_EQU_COMM_INT_MSK_FFF_READ__M 0x1
4011#define ORX_EQU_COMM_INT_MSK_FFF_READ__PRE 0x0
4012#define ORX_EQU_COMM_INT_MSK_FBF_READ__B 1
4013#define ORX_EQU_COMM_INT_MSK_FBF_READ__W 1
4014#define ORX_EQU_COMM_INT_MSK_FBF_READ__M 0x2
4015#define ORX_EQU_COMM_INT_MSK_FBF_READ__PRE 0x0
4016
4017#define ORX_EQU_COMM_INT_STM__A 0x2030007
4018#define ORX_EQU_COMM_INT_STM__W 2
4019#define ORX_EQU_COMM_INT_STM__M 0x3
4020#define ORX_EQU_COMM_INT_STM__PRE 0x0
4021#define ORX_EQU_COMM_INT_STM_FFF_READ__B 0
4022#define ORX_EQU_COMM_INT_STM_FFF_READ__W 1
4023#define ORX_EQU_COMM_INT_STM_FFF_READ__M 0x1
4024#define ORX_EQU_COMM_INT_STM_FFF_READ__PRE 0x0
4025#define ORX_EQU_COMM_INT_STM_FBF_READ__B 1
4026#define ORX_EQU_COMM_INT_STM_FBF_READ__W 1
4027#define ORX_EQU_COMM_INT_STM_FBF_READ__M 0x2
4028#define ORX_EQU_COMM_INT_STM_FBF_READ__PRE 0x0
4029
4030
4031#define ORX_EQU_FFF_SCL_W__A 0x2030010
4032#define ORX_EQU_FFF_SCL_W__W 1
4033#define ORX_EQU_FFF_SCL_W__M 0x1
4034#define ORX_EQU_FFF_SCL_W__PRE 0x0
4035#define ORX_EQU_FFF_SCL_W_SCALE_GAIN_1 0x0
4036#define ORX_EQU_FFF_SCL_W_SCALE_GAIN_2 0x1
4037
4038
4039#define ORX_EQU_FFF_UPD_W__A 0x2030011
4040#define ORX_EQU_FFF_UPD_W__W 1
4041#define ORX_EQU_FFF_UPD_W__M 0x1
4042#define ORX_EQU_FFF_UPD_W__PRE 0x0
4043#define ORX_EQU_FFF_UPD_W_NO_UPDATE 0x0
4044#define ORX_EQU_FFF_UPD_W_LMS_UPDATE 0x1
4045
4046
4047#define ORX_EQU_FFF_STP_W__A 0x2030012
4048#define ORX_EQU_FFF_STP_W__W 3
4049#define ORX_EQU_FFF_STP_W__M 0x7
4050#define ORX_EQU_FFF_STP_W__PRE 0x2
4051
4052#define ORX_EQU_FFF_LEA_W__A 0x2030013
4053#define ORX_EQU_FFF_LEA_W__W 4
4054#define ORX_EQU_FFF_LEA_W__M 0xF
4055#define ORX_EQU_FFF_LEA_W__PRE 0x4
4056
4057#define ORX_EQU_FFF_RWT_W__A 0x2030014
4058#define ORX_EQU_FFF_RWT_W__W 2
4059#define ORX_EQU_FFF_RWT_W__M 0x3
4060#define ORX_EQU_FFF_RWT_W__PRE 0x0
4061
4062#define ORX_EQU_FFF_C0RE_RW__A 0x2030015
4063#define ORX_EQU_FFF_C0RE_RW__W 12
4064#define ORX_EQU_FFF_C0RE_RW__M 0xFFF
4065#define ORX_EQU_FFF_C0RE_RW__PRE 0x0
4066
4067#define ORX_EQU_FFF_C0IM_RW__A 0x2030016
4068#define ORX_EQU_FFF_C0IM_RW__W 12
4069#define ORX_EQU_FFF_C0IM_RW__M 0xFFF
4070#define ORX_EQU_FFF_C0IM_RW__PRE 0x0
4071
4072#define ORX_EQU_FFF_C1RE_RW__A 0x2030017
4073#define ORX_EQU_FFF_C1RE_RW__W 12
4074#define ORX_EQU_FFF_C1RE_RW__M 0xFFF
4075#define ORX_EQU_FFF_C1RE_RW__PRE 0x0
4076
4077#define ORX_EQU_FFF_C1IM_RW__A 0x2030018
4078#define ORX_EQU_FFF_C1IM_RW__W 12
4079#define ORX_EQU_FFF_C1IM_RW__M 0xFFF
4080#define ORX_EQU_FFF_C1IM_RW__PRE 0x0
4081
4082#define ORX_EQU_FFF_C2RE_RW__A 0x2030019
4083#define ORX_EQU_FFF_C2RE_RW__W 12
4084#define ORX_EQU_FFF_C2RE_RW__M 0xFFF
4085#define ORX_EQU_FFF_C2RE_RW__PRE 0x0
4086
4087#define ORX_EQU_FFF_C2IM_RW__A 0x203001A
4088#define ORX_EQU_FFF_C2IM_RW__W 12
4089#define ORX_EQU_FFF_C2IM_RW__M 0xFFF
4090#define ORX_EQU_FFF_C2IM_RW__PRE 0x0
4091
4092#define ORX_EQU_FFF_C3RE_RW__A 0x203001B
4093#define ORX_EQU_FFF_C3RE_RW__W 12
4094#define ORX_EQU_FFF_C3RE_RW__M 0xFFF
4095#define ORX_EQU_FFF_C3RE_RW__PRE 0x0
4096
4097#define ORX_EQU_FFF_C3IM_RW__A 0x203001C
4098#define ORX_EQU_FFF_C3IM_RW__W 12
4099#define ORX_EQU_FFF_C3IM_RW__M 0xFFF
4100#define ORX_EQU_FFF_C3IM_RW__PRE 0x0
4101
4102#define ORX_EQU_FFF_C4RE_RW__A 0x203001D
4103#define ORX_EQU_FFF_C4RE_RW__W 12
4104#define ORX_EQU_FFF_C4RE_RW__M 0xFFF
4105#define ORX_EQU_FFF_C4RE_RW__PRE 0x400
4106
4107#define ORX_EQU_FFF_C4IM_RW__A 0x203001E
4108#define ORX_EQU_FFF_C4IM_RW__W 12
4109#define ORX_EQU_FFF_C4IM_RW__M 0xFFF
4110#define ORX_EQU_FFF_C4IM_RW__PRE 0x0
4111
4112#define ORX_EQU_FFF_C5RE_RW__A 0x203001F
4113#define ORX_EQU_FFF_C5RE_RW__W 12
4114#define ORX_EQU_FFF_C5RE_RW__M 0xFFF
4115#define ORX_EQU_FFF_C5RE_RW__PRE 0x0
4116
4117#define ORX_EQU_FFF_C5IM_RW__A 0x2030020
4118#define ORX_EQU_FFF_C5IM_RW__W 12
4119#define ORX_EQU_FFF_C5IM_RW__M 0xFFF
4120#define ORX_EQU_FFF_C5IM_RW__PRE 0x0
4121
4122#define ORX_EQU_FFF_C6RE_RW__A 0x2030021
4123#define ORX_EQU_FFF_C6RE_RW__W 12
4124#define ORX_EQU_FFF_C6RE_RW__M 0xFFF
4125#define ORX_EQU_FFF_C6RE_RW__PRE 0x0
4126
4127#define ORX_EQU_FFF_C6IM_RW__A 0x2030022
4128#define ORX_EQU_FFF_C6IM_RW__W 12
4129#define ORX_EQU_FFF_C6IM_RW__M 0xFFF
4130#define ORX_EQU_FFF_C6IM_RW__PRE 0x0
4131
4132#define ORX_EQU_FFF_C7RE_RW__A 0x2030023
4133#define ORX_EQU_FFF_C7RE_RW__W 12
4134#define ORX_EQU_FFF_C7RE_RW__M 0xFFF
4135#define ORX_EQU_FFF_C7RE_RW__PRE 0x0
4136
4137#define ORX_EQU_FFF_C7IM_RW__A 0x2030024
4138#define ORX_EQU_FFF_C7IM_RW__W 12
4139#define ORX_EQU_FFF_C7IM_RW__M 0xFFF
4140#define ORX_EQU_FFF_C7IM_RW__PRE 0x0
4141
4142#define ORX_EQU_FFF_C8RE_RW__A 0x2030025
4143#define ORX_EQU_FFF_C8RE_RW__W 12
4144#define ORX_EQU_FFF_C8RE_RW__M 0xFFF
4145#define ORX_EQU_FFF_C8RE_RW__PRE 0x0
4146
4147#define ORX_EQU_FFF_C8IM_RW__A 0x2030026
4148#define ORX_EQU_FFF_C8IM_RW__W 12
4149#define ORX_EQU_FFF_C8IM_RW__M 0xFFF
4150#define ORX_EQU_FFF_C8IM_RW__PRE 0x0
4151
4152#define ORX_EQU_FFF_C9RE_RW__A 0x2030027
4153#define ORX_EQU_FFF_C9RE_RW__W 12
4154#define ORX_EQU_FFF_C9RE_RW__M 0xFFF
4155#define ORX_EQU_FFF_C9RE_RW__PRE 0x0
4156
4157#define ORX_EQU_FFF_C9IM_RW__A 0x2030028
4158#define ORX_EQU_FFF_C9IM_RW__W 12
4159#define ORX_EQU_FFF_C9IM_RW__M 0xFFF
4160#define ORX_EQU_FFF_C9IM_RW__PRE 0x0
4161
4162#define ORX_EQU_FFF_C10RE_RW__A 0x2030029
4163#define ORX_EQU_FFF_C10RE_RW__W 12
4164#define ORX_EQU_FFF_C10RE_RW__M 0xFFF
4165#define ORX_EQU_FFF_C10RE_RW__PRE 0x0
4166
4167#define ORX_EQU_FFF_C10IM_RW__A 0x203002A
4168#define ORX_EQU_FFF_C10IM_RW__W 12
4169#define ORX_EQU_FFF_C10IM_RW__M 0xFFF
4170#define ORX_EQU_FFF_C10IM_RW__PRE 0x0
4171
4172#define ORX_EQU_MXB_SEL_W__A 0x203002B
4173#define ORX_EQU_MXB_SEL_W__W 1
4174#define ORX_EQU_MXB_SEL_W__M 0x1
4175#define ORX_EQU_MXB_SEL_W__PRE 0x0
4176#define ORX_EQU_MXB_SEL_W_UNDECIDED_SYMBOLS 0x0
4177#define ORX_EQU_MXB_SEL_W_DECIDED_SYMBOLS 0x1
4178
4179
4180#define ORX_EQU_FBF_UPD_W__A 0x203002C
4181#define ORX_EQU_FBF_UPD_W__W 1
4182#define ORX_EQU_FBF_UPD_W__M 0x1
4183#define ORX_EQU_FBF_UPD_W__PRE 0x0
4184#define ORX_EQU_FBF_UPD_W_NO_UPDATE 0x0
4185#define ORX_EQU_FBF_UPD_W_LMS_UPDATE 0x1
4186
4187
4188#define ORX_EQU_FBF_STP_W__A 0x203002D
4189#define ORX_EQU_FBF_STP_W__W 3
4190#define ORX_EQU_FBF_STP_W__M 0x7
4191#define ORX_EQU_FBF_STP_W__PRE 0x2
4192
4193#define ORX_EQU_FBF_LEA_W__A 0x203002E
4194#define ORX_EQU_FBF_LEA_W__W 4
4195#define ORX_EQU_FBF_LEA_W__M 0xF
4196#define ORX_EQU_FBF_LEA_W__PRE 0x4
4197
4198#define ORX_EQU_FBF_RWT_W__A 0x203002F
4199#define ORX_EQU_FBF_RWT_W__W 2
4200#define ORX_EQU_FBF_RWT_W__M 0x3
4201#define ORX_EQU_FBF_RWT_W__PRE 0x0
4202
4203#define ORX_EQU_FBF_C0RE_RW__A 0x2030030
4204#define ORX_EQU_FBF_C0RE_RW__W 12
4205#define ORX_EQU_FBF_C0RE_RW__M 0xFFF
4206#define ORX_EQU_FBF_C0RE_RW__PRE 0x0
4207
4208#define ORX_EQU_FBF_C0IM_RW__A 0x2030031
4209#define ORX_EQU_FBF_C0IM_RW__W 12
4210#define ORX_EQU_FBF_C0IM_RW__M 0xFFF
4211#define ORX_EQU_FBF_C0IM_RW__PRE 0x0
4212
4213#define ORX_EQU_FBF_C1RE_RW__A 0x2030032
4214#define ORX_EQU_FBF_C1RE_RW__W 12
4215#define ORX_EQU_FBF_C1RE_RW__M 0xFFF
4216#define ORX_EQU_FBF_C1RE_RW__PRE 0x0
4217
4218#define ORX_EQU_FBF_C1IM_RW__A 0x2030033
4219#define ORX_EQU_FBF_C1IM_RW__W 12
4220#define ORX_EQU_FBF_C1IM_RW__M 0xFFF
4221#define ORX_EQU_FBF_C1IM_RW__PRE 0x0
4222
4223#define ORX_EQU_FBF_C2RE_RW__A 0x2030034
4224#define ORX_EQU_FBF_C2RE_RW__W 12
4225#define ORX_EQU_FBF_C2RE_RW__M 0xFFF
4226#define ORX_EQU_FBF_C2RE_RW__PRE 0x0
4227
4228#define ORX_EQU_FBF_C2IM_RW__A 0x2030035
4229#define ORX_EQU_FBF_C2IM_RW__W 12
4230#define ORX_EQU_FBF_C2IM_RW__M 0xFFF
4231#define ORX_EQU_FBF_C2IM_RW__PRE 0x0
4232
4233#define ORX_EQU_FBF_C3RE_RW__A 0x2030036
4234#define ORX_EQU_FBF_C3RE_RW__W 12
4235#define ORX_EQU_FBF_C3RE_RW__M 0xFFF
4236#define ORX_EQU_FBF_C3RE_RW__PRE 0x0
4237
4238#define ORX_EQU_FBF_C3IM_RW__A 0x2030037
4239#define ORX_EQU_FBF_C3IM_RW__W 12
4240#define ORX_EQU_FBF_C3IM_RW__M 0xFFF
4241#define ORX_EQU_FBF_C3IM_RW__PRE 0x0
4242
4243#define ORX_EQU_FBF_C4RE_RW__A 0x2030038
4244#define ORX_EQU_FBF_C4RE_RW__W 12
4245#define ORX_EQU_FBF_C4RE_RW__M 0xFFF
4246#define ORX_EQU_FBF_C4RE_RW__PRE 0x0
4247
4248#define ORX_EQU_FBF_C4IM_RW__A 0x2030039
4249#define ORX_EQU_FBF_C4IM_RW__W 12
4250#define ORX_EQU_FBF_C4IM_RW__M 0xFFF
4251#define ORX_EQU_FBF_C4IM_RW__PRE 0x0
4252
4253#define ORX_EQU_FBF_C5RE_RW__A 0x203003A
4254#define ORX_EQU_FBF_C5RE_RW__W 12
4255#define ORX_EQU_FBF_C5RE_RW__M 0xFFF
4256#define ORX_EQU_FBF_C5RE_RW__PRE 0x0
4257
4258#define ORX_EQU_FBF_C5IM_RW__A 0x203003B
4259#define ORX_EQU_FBF_C5IM_RW__W 12
4260#define ORX_EQU_FBF_C5IM_RW__M 0xFFF
4261#define ORX_EQU_FBF_C5IM_RW__PRE 0x0
4262
4263#define ORX_EQU_ERR_SEL_W__A 0x203003C
4264#define ORX_EQU_ERR_SEL_W__W 1
4265#define ORX_EQU_ERR_SEL_W__M 0x1
4266#define ORX_EQU_ERR_SEL_W__PRE 0x0
4267#define ORX_EQU_ERR_SEL_W_CMA_ERROR 0x0
4268#define ORX_EQU_ERR_SEL_W_DDA_ERROR 0x1
4269
4270
4271#define ORX_EQU_ERR_TIS_W__A 0x203003D
4272#define ORX_EQU_ERR_TIS_W__W 1
4273#define ORX_EQU_ERR_TIS_W__M 0x1
4274#define ORX_EQU_ERR_TIS_W__PRE 0x0
4275#define ORX_EQU_ERR_TIS_W_CMA_SIGNALS 0x0
4276#define ORX_EQU_ERR_TIS_W_DDA_SIGNALS 0x1
4277
4278
4279#define ORX_EQU_ERR_EDI_R__A 0x203003E
4280#define ORX_EQU_ERR_EDI_R__W 5
4281#define ORX_EQU_ERR_EDI_R__M 0x1F
4282#define ORX_EQU_ERR_EDI_R__PRE 0xF
4283
4284#define ORX_EQU_ERR_EDQ_R__A 0x203003F
4285#define ORX_EQU_ERR_EDQ_R__W 5
4286#define ORX_EQU_ERR_EDQ_R__M 0x1F
4287#define ORX_EQU_ERR_EDQ_R__PRE 0xF
4288
4289#define ORX_EQU_ERR_ECI_R__A 0x2030040
4290#define ORX_EQU_ERR_ECI_R__W 5
4291#define ORX_EQU_ERR_ECI_R__M 0x1F
4292#define ORX_EQU_ERR_ECI_R__PRE 0xF
4293
4294#define ORX_EQU_ERR_ECQ_R__A 0x2030041
4295#define ORX_EQU_ERR_ECQ_R__W 5
4296#define ORX_EQU_ERR_ECQ_R__M 0x1F
4297#define ORX_EQU_ERR_ECQ_R__PRE 0xF
4298
4299#define ORX_EQU_MER_MER_R__A 0x2030042
4300#define ORX_EQU_MER_MER_R__W 6
4301#define ORX_EQU_MER_MER_R__M 0x3F
4302#define ORX_EQU_MER_MER_R__PRE 0x3F
4303
4304#define ORX_EQU_MER_LDT_W__A 0x2030043
4305#define ORX_EQU_MER_LDT_W__W 3
4306#define ORX_EQU_MER_LDT_W__M 0x7
4307#define ORX_EQU_MER_LDT_W__PRE 0x4
4308
4309#define ORX_EQU_SYN_LEN_W__A 0x2030044
4310#define ORX_EQU_SYN_LEN_W__W 16
4311#define ORX_EQU_SYN_LEN_W__M 0xFFFF
4312#define ORX_EQU_SYN_LEN_W__PRE 0x0
4313
4314
4315
4316#define ORX_DDC_COMM_EXEC__A 0x2040000
4317#define ORX_DDC_COMM_EXEC__W 2
4318#define ORX_DDC_COMM_EXEC__M 0x3
4319#define ORX_DDC_COMM_EXEC__PRE 0x0
4320#define ORX_DDC_COMM_EXEC_STOP 0x0
4321#define ORX_DDC_COMM_EXEC_ACTIVE 0x1
4322#define ORX_DDC_COMM_EXEC_HOLD 0x2
4323
4324#define ORX_DDC_COMM_MB__A 0x2040002
4325#define ORX_DDC_COMM_MB__W 6
4326#define ORX_DDC_COMM_MB__M 0x3F
4327#define ORX_DDC_COMM_MB__PRE 0x0
4328#define ORX_DDC_COMM_MB_CTL__B 0
4329#define ORX_DDC_COMM_MB_CTL__W 1
4330#define ORX_DDC_COMM_MB_CTL__M 0x1
4331#define ORX_DDC_COMM_MB_CTL__PRE 0x0
4332#define ORX_DDC_COMM_MB_CTL_OFF 0x0
4333#define ORX_DDC_COMM_MB_CTL_ON 0x1
4334#define ORX_DDC_COMM_MB_OBS__B 1
4335#define ORX_DDC_COMM_MB_OBS__W 1
4336#define ORX_DDC_COMM_MB_OBS__M 0x2
4337#define ORX_DDC_COMM_MB_OBS__PRE 0x0
4338#define ORX_DDC_COMM_MB_OBS_OFF 0x0
4339#define ORX_DDC_COMM_MB_OBS_ON 0x2
4340
4341#define ORX_DDC_COMM_MB_CTL_MUX__B 2
4342#define ORX_DDC_COMM_MB_CTL_MUX__W 2
4343#define ORX_DDC_COMM_MB_CTL_MUX__M 0xC
4344#define ORX_DDC_COMM_MB_CTL_MUX__PRE 0x0
4345
4346#define ORX_DDC_COMM_MB_OBS_MUX__B 4
4347#define ORX_DDC_COMM_MB_OBS_MUX__W 2
4348#define ORX_DDC_COMM_MB_OBS_MUX__M 0x30
4349#define ORX_DDC_COMM_MB_OBS_MUX__PRE 0x0
4350
4351#define ORX_DDC_COMM_INT_REQ__A 0x2040003
4352#define ORX_DDC_COMM_INT_REQ__W 1
4353#define ORX_DDC_COMM_INT_REQ__M 0x1
4354#define ORX_DDC_COMM_INT_REQ__PRE 0x0
4355#define ORX_DDC_COMM_INT_STA__A 0x2040005
4356#define ORX_DDC_COMM_INT_STA__W 1
4357#define ORX_DDC_COMM_INT_STA__M 0x1
4358#define ORX_DDC_COMM_INT_STA__PRE 0x0
4359#define ORX_DDC_COMM_INT_MSK__A 0x2040006
4360#define ORX_DDC_COMM_INT_MSK__W 1
4361#define ORX_DDC_COMM_INT_MSK__M 0x1
4362#define ORX_DDC_COMM_INT_MSK__PRE 0x0
4363#define ORX_DDC_COMM_INT_STM__A 0x2040007
4364#define ORX_DDC_COMM_INT_STM__W 1
4365#define ORX_DDC_COMM_INT_STM__M 0x1
4366#define ORX_DDC_COMM_INT_STM__PRE 0x0
4367#define ORX_DDC_DEC_MAP_W__A 0x2040010
4368#define ORX_DDC_DEC_MAP_W__W 9
4369#define ORX_DDC_DEC_MAP_W__M 0x1FF
4370#define ORX_DDC_DEC_MAP_W__PRE 0x178
4371
4372#define ORX_DDC_DEC_MAP_W_QUADR0__B 0
4373#define ORX_DDC_DEC_MAP_W_QUADR0__W 2
4374#define ORX_DDC_DEC_MAP_W_QUADR0__M 0x3
4375#define ORX_DDC_DEC_MAP_W_QUADR0__PRE 0x0
4376#define ORX_DDC_DEC_MAP_W_QUADR0_ROTATE_DEFAULT 0x0
4377#define ORX_DDC_DEC_MAP_W_QUADR0_ROTATE_ALTERNATE 0x0
4378
4379#define ORX_DDC_DEC_MAP_W_QUADR1__B 2
4380#define ORX_DDC_DEC_MAP_W_QUADR1__W 2
4381#define ORX_DDC_DEC_MAP_W_QUADR1__M 0xC
4382#define ORX_DDC_DEC_MAP_W_QUADR1__PRE 0x8
4383#define ORX_DDC_DEC_MAP_W_QUADR1_ROTATE_DEFAULT 0x8
4384#define ORX_DDC_DEC_MAP_W_QUADR1_ROTATE_ALTERNATE 0x4
4385
4386#define ORX_DDC_DEC_MAP_W_QUADR2__B 4
4387#define ORX_DDC_DEC_MAP_W_QUADR2__W 2
4388#define ORX_DDC_DEC_MAP_W_QUADR2__M 0x30
4389#define ORX_DDC_DEC_MAP_W_QUADR2__PRE 0x30
4390#define ORX_DDC_DEC_MAP_W_QUADR2_ROTATE_DEFAULT 0x30
4391#define ORX_DDC_DEC_MAP_W_QUADR2_ROTATE_ALTERNATE 0x30
4392
4393#define ORX_DDC_DEC_MAP_W_QUADR3__B 6
4394#define ORX_DDC_DEC_MAP_W_QUADR3__W 2
4395#define ORX_DDC_DEC_MAP_W_QUADR3__M 0xC0
4396#define ORX_DDC_DEC_MAP_W_QUADR3__PRE 0x40
4397#define ORX_DDC_DEC_MAP_W_QUADR3_ROTATE_DEFAULT 0x40
4398#define ORX_DDC_DEC_MAP_W_QUADR3_ROTATE_ALTERNATE 0x80
4399#define ORX_DDC_DEC_MAP_W_DIFF_DECOD__B 8
4400#define ORX_DDC_DEC_MAP_W_DIFF_DECOD__W 1
4401#define ORX_DDC_DEC_MAP_W_DIFF_DECOD__M 0x100
4402#define ORX_DDC_DEC_MAP_W_DIFF_DECOD__PRE 0x100
4403#define ORX_DDC_DEC_MAP_W_DIFF_DECOD_COHERENT_DECODING 0x0
4404#define ORX_DDC_DEC_MAP_W_DIFF_DECOD_DIFF_DECODING 0x100
4405
4406#define ORX_DDC_OFO_SET_W__A 0x2040011
4407#define ORX_DDC_OFO_SET_W__W 16
4408#define ORX_DDC_OFO_SET_W__M 0xFFFF
4409#define ORX_DDC_OFO_SET_W__PRE 0x1402
4410
4411#define ORX_DDC_OFO_SET_W_PHASE__B 0
4412#define ORX_DDC_OFO_SET_W_PHASE__W 7
4413#define ORX_DDC_OFO_SET_W_PHASE__M 0x7F
4414#define ORX_DDC_OFO_SET_W_PHASE__PRE 0x2
4415
4416#define ORX_DDC_OFO_SET_W_CRXHITIME__B 7
4417#define ORX_DDC_OFO_SET_W_CRXHITIME__W 7
4418#define ORX_DDC_OFO_SET_W_CRXHITIME__M 0x3F80
4419#define ORX_DDC_OFO_SET_W_CRXHITIME__PRE 0x1400
4420
4421#define ORX_DDC_OFO_SET_W_CRXINV__B 14
4422#define ORX_DDC_OFO_SET_W_CRXINV__W 1
4423#define ORX_DDC_OFO_SET_W_CRXINV__M 0x4000
4424#define ORX_DDC_OFO_SET_W_CRXINV__PRE 0x0
4425
4426#define ORX_DDC_OFO_SET_W_DISABLE__B 15
4427#define ORX_DDC_OFO_SET_W_DISABLE__W 1
4428#define ORX_DDC_OFO_SET_W_DISABLE__M 0x8000
4429#define ORX_DDC_OFO_SET_W_DISABLE__PRE 0x0
4430
4431
4432
4433#define ORX_CON_COMM_EXEC__A 0x2050000
4434#define ORX_CON_COMM_EXEC__W 2
4435#define ORX_CON_COMM_EXEC__M 0x3
4436#define ORX_CON_COMM_EXEC__PRE 0x0
4437#define ORX_CON_COMM_EXEC_STOP 0x0
4438#define ORX_CON_COMM_EXEC_ACTIVE 0x1
4439#define ORX_CON_COMM_EXEC_HOLD 0x2
4440
4441#define ORX_CON_LDT_W__A 0x2050010
4442#define ORX_CON_LDT_W__W 3
4443#define ORX_CON_LDT_W__M 0x7
4444#define ORX_CON_LDT_W__PRE 0x3
4445
4446#define ORX_CON_LDT_W_CON_LDT_W__B 0
4447#define ORX_CON_LDT_W_CON_LDT_W__W 3
4448#define ORX_CON_LDT_W_CON_LDT_W__M 0x7
4449#define ORX_CON_LDT_W_CON_LDT_W__PRE 0x3
4450
4451#define ORX_CON_RST_W__A 0x2050011
4452#define ORX_CON_RST_W__W 4
4453#define ORX_CON_RST_W__M 0xF
4454#define ORX_CON_RST_W__PRE 0x0
4455
4456#define ORX_CON_RST_W_CPH__B 0
4457#define ORX_CON_RST_W_CPH__W 1
4458#define ORX_CON_RST_W_CPH__M 0x1
4459#define ORX_CON_RST_W_CPH__PRE 0x0
4460
4461#define ORX_CON_RST_W_CTI__B 1
4462#define ORX_CON_RST_W_CTI__W 1
4463#define ORX_CON_RST_W_CTI__M 0x2
4464#define ORX_CON_RST_W_CTI__PRE 0x0
4465
4466#define ORX_CON_RST_W_KRN__B 2
4467#define ORX_CON_RST_W_KRN__W 1
4468#define ORX_CON_RST_W_KRN__M 0x4
4469#define ORX_CON_RST_W_KRN__PRE 0x0
4470
4471#define ORX_CON_RST_W_KRP__B 3
4472#define ORX_CON_RST_W_KRP__W 1
4473#define ORX_CON_RST_W_KRP__M 0x8
4474#define ORX_CON_RST_W_KRP__PRE 0x0
4475
4476
4477#define ORX_CON_CPH_PHI_R__A 0x2050012
4478#define ORX_CON_CPH_PHI_R__W 16
4479#define ORX_CON_CPH_PHI_R__M 0xFFFF
4480#define ORX_CON_CPH_PHI_R__PRE 0x0
4481
4482#define ORX_CON_CPH_FRQ_R__A 0x2050013
4483#define ORX_CON_CPH_FRQ_R__W 16
4484#define ORX_CON_CPH_FRQ_R__M 0xFFFF
4485#define ORX_CON_CPH_FRQ_R__PRE 0x0
4486
4487#define ORX_CON_CPH_AMP_R__A 0x2050014
4488#define ORX_CON_CPH_AMP_R__W 16
4489#define ORX_CON_CPH_AMP_R__M 0xFFFF
4490#define ORX_CON_CPH_AMP_R__PRE 0x0
4491
4492#define ORX_CON_CPH_KDF_W__A 0x2050015
4493#define ORX_CON_CPH_KDF_W__W 4
4494#define ORX_CON_CPH_KDF_W__M 0xF
4495#define ORX_CON_CPH_KDF_W__PRE 0x0
4496
4497#define ORX_CON_CPH_KPF_W__A 0x2050016
4498#define ORX_CON_CPH_KPF_W__W 4
4499#define ORX_CON_CPH_KPF_W__M 0xF
4500#define ORX_CON_CPH_KPF_W__PRE 0x0
4501
4502#define ORX_CON_CPH_KIF_W__A 0x2050017
4503#define ORX_CON_CPH_KIF_W__W 4
4504#define ORX_CON_CPH_KIF_W__M 0xF
4505#define ORX_CON_CPH_KIF_W__PRE 0x0
4506#define ORX_CON_CPH_APT_W__A 0x2050018
4507#define ORX_CON_CPH_APT_W__W 16
4508#define ORX_CON_CPH_APT_W__M 0xFFFF
4509#define ORX_CON_CPH_APT_W__PRE 0x804
4510
4511#define ORX_CON_CPH_APT_W_PTH__B 0
4512#define ORX_CON_CPH_APT_W_PTH__W 8
4513#define ORX_CON_CPH_APT_W_PTH__M 0xFF
4514#define ORX_CON_CPH_APT_W_PTH__PRE 0x4
4515
4516#define ORX_CON_CPH_APT_W_ATH__B 8
4517#define ORX_CON_CPH_APT_W_ATH__W 8
4518#define ORX_CON_CPH_APT_W_ATH__M 0xFF00
4519#define ORX_CON_CPH_APT_W_ATH__PRE 0x800
4520
4521#define ORX_CON_CPH_WLC_W__A 0x2050019
4522#define ORX_CON_CPH_WLC_W__W 8
4523#define ORX_CON_CPH_WLC_W__M 0xFF
4524#define ORX_CON_CPH_WLC_W__PRE 0x81
4525
4526#define ORX_CON_CPH_WLC_W_LATC__B 0
4527#define ORX_CON_CPH_WLC_W_LATC__W 4
4528#define ORX_CON_CPH_WLC_W_LATC__M 0xF
4529#define ORX_CON_CPH_WLC_W_LATC__PRE 0x1
4530
4531#define ORX_CON_CPH_WLC_W_WLIM__B 4
4532#define ORX_CON_CPH_WLC_W_WLIM__W 4
4533#define ORX_CON_CPH_WLC_W_WLIM__M 0xF0
4534#define ORX_CON_CPH_WLC_W_WLIM__PRE 0x80
4535
4536
4537#define ORX_CON_CPH_DLY_W__A 0x205001A
4538#define ORX_CON_CPH_DLY_W__W 3
4539#define ORX_CON_CPH_DLY_W__M 0x7
4540#define ORX_CON_CPH_DLY_W__PRE 0x4
4541
4542#define ORX_CON_CPH_TCL_W__A 0x205001B
4543#define ORX_CON_CPH_TCL_W__W 3
4544#define ORX_CON_CPH_TCL_W__M 0x7
4545#define ORX_CON_CPH_TCL_W__PRE 0x3
4546
4547#define ORX_CON_KRP_AMP_R__A 0x205001C
4548#define ORX_CON_KRP_AMP_R__W 9
4549#define ORX_CON_KRP_AMP_R__M 0x1FF
4550#define ORX_CON_KRP_AMP_R__PRE 0x0
4551
4552#define ORX_CON_KRN_AMP_R__A 0x205001D
4553#define ORX_CON_KRN_AMP_R__W 9
4554#define ORX_CON_KRN_AMP_R__M 0x1FF
4555#define ORX_CON_KRN_AMP_R__PRE 0x0
4556
4557#define ORX_CON_CTI_DTI_R__A 0x205001E
4558#define ORX_CON_CTI_DTI_R__W 16
4559#define ORX_CON_CTI_DTI_R__M 0xFFFF
4560#define ORX_CON_CTI_DTI_R__PRE 0x0
4561
4562#define ORX_CON_CTI_KDT_W__A 0x205001F
4563#define ORX_CON_CTI_KDT_W__W 4
4564#define ORX_CON_CTI_KDT_W__M 0xF
4565#define ORX_CON_CTI_KDT_W__PRE 0x4
4566
4567#define ORX_CON_CTI_KPT_W__A 0x2050020
4568#define ORX_CON_CTI_KPT_W__W 4
4569#define ORX_CON_CTI_KPT_W__M 0xF
4570#define ORX_CON_CTI_KPT_W__PRE 0x3
4571
4572#define ORX_CON_CTI_KIT_W__A 0x2050021
4573#define ORX_CON_CTI_KIT_W__W 4
4574#define ORX_CON_CTI_KIT_W__M 0xF
4575#define ORX_CON_CTI_KIT_W__PRE 0xB
4576
4577#define ORX_CON_CTI_TAT_W__A 0x2050022
4578#define ORX_CON_CTI_TAT_W__W 4
4579#define ORX_CON_CTI_TAT_W__M 0xF
4580#define ORX_CON_CTI_TAT_W__PRE 0x3
4581
4582
4583
4584#define ORX_NSU_COMM_EXEC__A 0x2060000
4585#define ORX_NSU_COMM_EXEC__W 2
4586#define ORX_NSU_COMM_EXEC__M 0x3
4587#define ORX_NSU_COMM_EXEC__PRE 0x0
4588#define ORX_NSU_COMM_EXEC_STOP 0x0
4589#define ORX_NSU_COMM_EXEC_ACTIVE 0x1
4590#define ORX_NSU_COMM_EXEC_HOLD 0x2
4591
4592#define ORX_NSU_AOX_STDBY_W__A 0x2060010
4593#define ORX_NSU_AOX_STDBY_W__W 8
4594#define ORX_NSU_AOX_STDBY_W__M 0xFF
4595#define ORX_NSU_AOX_STDBY_W__PRE 0x0
4596
4597#define ORX_NSU_AOX_STDBY_W_STDBYADC__B 0
4598#define ORX_NSU_AOX_STDBY_W_STDBYADC__W 1
4599#define ORX_NSU_AOX_STDBY_W_STDBYADC__M 0x1
4600#define ORX_NSU_AOX_STDBY_W_STDBYADC__PRE 0x0
4601#define ORX_NSU_AOX_STDBY_W_STDBYADC_A1_ON 0x0
4602#define ORX_NSU_AOX_STDBY_W_STDBYADC_A1_OFF 0x1
4603#define ORX_NSU_AOX_STDBY_W_STDBYADC_A2_OFF 0x0
4604#define ORX_NSU_AOX_STDBY_W_STDBYADC_A2_ON 0x1
4605
4606#define ORX_NSU_AOX_STDBY_W_STDBYAMP__B 1
4607#define ORX_NSU_AOX_STDBY_W_STDBYAMP__W 1
4608#define ORX_NSU_AOX_STDBY_W_STDBYAMP__M 0x2
4609#define ORX_NSU_AOX_STDBY_W_STDBYAMP__PRE 0x0
4610#define ORX_NSU_AOX_STDBY_W_STDBYAMP_A1_ON 0x0
4611#define ORX_NSU_AOX_STDBY_W_STDBYAMP_A1_OFF 0x2
4612#define ORX_NSU_AOX_STDBY_W_STDBYAMP_A2_OFF 0x0
4613#define ORX_NSU_AOX_STDBY_W_STDBYAMP_A2_ON 0x2
4614
4615#define ORX_NSU_AOX_STDBY_W_STDBYBIAS__B 2
4616#define ORX_NSU_AOX_STDBY_W_STDBYBIAS__W 1
4617#define ORX_NSU_AOX_STDBY_W_STDBYBIAS__M 0x4
4618#define ORX_NSU_AOX_STDBY_W_STDBYBIAS__PRE 0x0
4619#define ORX_NSU_AOX_STDBY_W_STDBYBIAS_A1_ON 0x0
4620#define ORX_NSU_AOX_STDBY_W_STDBYBIAS_A1_OFF 0x4
4621#define ORX_NSU_AOX_STDBY_W_STDBYBIAS_A2_OFF 0x0
4622#define ORX_NSU_AOX_STDBY_W_STDBYBIAS_A2_ON 0x4
4623
4624#define ORX_NSU_AOX_STDBY_W_STDBYPLL__B 3
4625#define ORX_NSU_AOX_STDBY_W_STDBYPLL__W 1
4626#define ORX_NSU_AOX_STDBY_W_STDBYPLL__M 0x8
4627#define ORX_NSU_AOX_STDBY_W_STDBYPLL__PRE 0x0
4628#define ORX_NSU_AOX_STDBY_W_STDBYPLL_A1_ON 0x0
4629#define ORX_NSU_AOX_STDBY_W_STDBYPLL_A1_OFF 0x8
4630#define ORX_NSU_AOX_STDBY_W_STDBYPLL_A2_OFF 0x0
4631#define ORX_NSU_AOX_STDBY_W_STDBYPLL_A2_ON 0x8
4632
4633#define ORX_NSU_AOX_STDBY_W_STDBYPD__B 4
4634#define ORX_NSU_AOX_STDBY_W_STDBYPD__W 1
4635#define ORX_NSU_AOX_STDBY_W_STDBYPD__M 0x10
4636#define ORX_NSU_AOX_STDBY_W_STDBYPD__PRE 0x0
4637#define ORX_NSU_AOX_STDBY_W_STDBYPD_A1_ON 0x0
4638#define ORX_NSU_AOX_STDBY_W_STDBYPD_A1_OFF 0x10
4639#define ORX_NSU_AOX_STDBY_W_STDBYPD_A2_OFF 0x0
4640#define ORX_NSU_AOX_STDBY_W_STDBYPD_A2_ON 0x10
4641
4642#define ORX_NSU_AOX_STDBY_W_STDBYTAGC_IF__B 5
4643#define ORX_NSU_AOX_STDBY_W_STDBYTAGC_IF__W 1
4644#define ORX_NSU_AOX_STDBY_W_STDBYTAGC_IF__M 0x20
4645#define ORX_NSU_AOX_STDBY_W_STDBYTAGC_IF__PRE 0x0
4646#define ORX_NSU_AOX_STDBY_W_STDBYTAGC_IF_A1_ON 0x0
4647#define ORX_NSU_AOX_STDBY_W_STDBYTAGC_IF_A1_OFF 0x20
4648#define ORX_NSU_AOX_STDBY_W_STDBYTAGC_IF_A2_OFF 0x0
4649#define ORX_NSU_AOX_STDBY_W_STDBYTAGC_IF_A2_ON 0x20
4650
4651#define ORX_NSU_AOX_STDBY_W_STDBYTAGC_RF__B 6
4652#define ORX_NSU_AOX_STDBY_W_STDBYTAGC_RF__W 1
4653#define ORX_NSU_AOX_STDBY_W_STDBYTAGC_RF__M 0x40
4654#define ORX_NSU_AOX_STDBY_W_STDBYTAGC_RF__PRE 0x0
4655#define ORX_NSU_AOX_STDBY_W_STDBYTAGC_RF_A1_ON 0x0
4656#define ORX_NSU_AOX_STDBY_W_STDBYTAGC_RF_A1_OFF 0x40
4657#define ORX_NSU_AOX_STDBY_W_STDBYTAGC_RF_A2_OFF 0x0
4658#define ORX_NSU_AOX_STDBY_W_STDBYTAGC_RF_A2_ON 0x40
4659
4660#define ORX_NSU_AOX_STDBY_W_STDBYFLT__B 7
4661#define ORX_NSU_AOX_STDBY_W_STDBYFLT__W 1
4662#define ORX_NSU_AOX_STDBY_W_STDBYFLT__M 0x80
4663#define ORX_NSU_AOX_STDBY_W_STDBYFLT__PRE 0x0
4664#define ORX_NSU_AOX_STDBY_W_STDBYFLT_A1_ON 0x0
4665#define ORX_NSU_AOX_STDBY_W_STDBYFLT_A1_OFF 0x80
4666#define ORX_NSU_AOX_STDBY_W_STDBYFLT_A2_OFF 0x0
4667#define ORX_NSU_AOX_STDBY_W_STDBYFLT_A2_ON 0x80
4668
4669
4670#define ORX_NSU_AOX_LOFRQ_W__A 0x2060011
4671#define ORX_NSU_AOX_LOFRQ_W__W 16
4672#define ORX_NSU_AOX_LOFRQ_W__M 0xFFFF
4673#define ORX_NSU_AOX_LOFRQ_W__PRE 0x0
4674#define ORX_NSU_AOX_LOMDE_W__A 0x2060012
4675#define ORX_NSU_AOX_LOMDE_W__W 16
4676#define ORX_NSU_AOX_LOMDE_W__M 0xFFFF
4677#define ORX_NSU_AOX_LOMDE_W__PRE 0x0
4678
4679#define ORX_NSU_AOX_LOMDE_W_AOX_LOFRQ_EXT__B 0
4680#define ORX_NSU_AOX_LOMDE_W_AOX_LOFRQ_EXT__W 8
4681#define ORX_NSU_AOX_LOMDE_W_AOX_LOFRQ_EXT__M 0xFF
4682#define ORX_NSU_AOX_LOMDE_W_AOX_LOFRQ_EXT__PRE 0x0
4683
4684#define ORX_NSU_AOX_LOMDE_W_RESET_VCO__B 13
4685#define ORX_NSU_AOX_LOMDE_W_RESET_VCO__W 1
4686#define ORX_NSU_AOX_LOMDE_W_RESET_VCO__M 0x2000
4687#define ORX_NSU_AOX_LOMDE_W_RESET_VCO__PRE 0x0
4688
4689#define ORX_NSU_AOX_LOMDE_W_PLL_DIV__B 14
4690#define ORX_NSU_AOX_LOMDE_W_PLL_DIV__W 2
4691#define ORX_NSU_AOX_LOMDE_W_PLL_DIV__M 0xC000
4692#define ORX_NSU_AOX_LOMDE_W_PLL_DIV__PRE 0x0
4693
4694
4695#define ORX_NSU_AOX_LOPOW_W__A 0x2060013
4696#define ORX_NSU_AOX_LOPOW_W__W 2
4697#define ORX_NSU_AOX_LOPOW_W__M 0x3
4698#define ORX_NSU_AOX_LOPOW_W__PRE 0x0
4699#define ORX_NSU_AOX_LOPOW_W_POWER_MINUS0DB 0x0
4700#define ORX_NSU_AOX_LOPOW_W_POWER_MINUS5DB 0x1
4701#define ORX_NSU_AOX_LOPOW_W_POWER_MINUS10DB 0x2
4702#define ORX_NSU_AOX_LOPOW_W_POWER_MINUS15DB 0x3
4703
4704
4705#define ORX_NSU_AOX_STHR_W__A 0x2060014
4706#define ORX_NSU_AOX_STHR_W__W 5
4707#define ORX_NSU_AOX_STHR_W__M 0x1F
4708#define ORX_NSU_AOX_STHR_W__PRE 0x0
4709
4710#define ORX_NSU_TUN_RFGAIN_W__A 0x2060015
4711#define ORX_NSU_TUN_RFGAIN_W__W 15
4712#define ORX_NSU_TUN_RFGAIN_W__M 0x7FFF
4713#define ORX_NSU_TUN_RFGAIN_W__PRE 0x0
4714
4715#define ORX_NSU_TUN_IFGAIN_W__A 0x2060016
4716#define ORX_NSU_TUN_IFGAIN_W__W 15
4717#define ORX_NSU_TUN_IFGAIN_W__M 0x7FFF
4718#define ORX_NSU_TUN_IFGAIN_W__PRE 0x0
4719
4720#define ORX_NSU_TUN_BPF_W__A 0x2060017
4721#define ORX_NSU_TUN_BPF_W__W 15
4722#define ORX_NSU_TUN_BPF_W__M 0x7FFF
4723#define ORX_NSU_TUN_BPF_W__PRE 0x1F9
4724#define ORX_NSU_NSS_BITSWAP_W__A 0x2060018
4725#define ORX_NSU_NSS_BITSWAP_W__W 3
4726#define ORX_NSU_NSS_BITSWAP_W__M 0x7
4727#define ORX_NSU_NSS_BITSWAP_W__PRE 0x0
4728
4729#define ORX_NSU_NSS_BITSWAP_W_BITSWAP_NS0_RF__B 0
4730#define ORX_NSU_NSS_BITSWAP_W_BITSWAP_NS0_RF__W 1
4731#define ORX_NSU_NSS_BITSWAP_W_BITSWAP_NS0_RF__M 0x1
4732#define ORX_NSU_NSS_BITSWAP_W_BITSWAP_NS0_RF__PRE 0x0
4733
4734#define ORX_NSU_NSS_BITSWAP_W_BITSWAP_NS1_IF__B 1
4735#define ORX_NSU_NSS_BITSWAP_W_BITSWAP_NS1_IF__W 1
4736#define ORX_NSU_NSS_BITSWAP_W_BITSWAP_NS1_IF__M 0x2
4737#define ORX_NSU_NSS_BITSWAP_W_BITSWAP_NS1_IF__PRE 0x0
4738
4739#define ORX_NSU_NSS_BITSWAP_W_BITSWAP_NS2_BP__B 2
4740#define ORX_NSU_NSS_BITSWAP_W_BITSWAP_NS2_BP__W 1
4741#define ORX_NSU_NSS_BITSWAP_W_BITSWAP_NS2_BP__M 0x4
4742#define ORX_NSU_NSS_BITSWAP_W_BITSWAP_NS2_BP__PRE 0x0
4743
4744
4745
4746#define ORX_TST_COMM_EXEC__A 0x23F0000
4747#define ORX_TST_COMM_EXEC__W 2
4748#define ORX_TST_COMM_EXEC__M 0x3
4749#define ORX_TST_COMM_EXEC__PRE 0x0
4750#define ORX_TST_COMM_EXEC_STOP 0x0
4751#define ORX_TST_COMM_EXEC_ACTIVE 0x1
4752#define ORX_TST_COMM_EXEC_HOLD 0x2
4753
4754
4755#define ORX_TST_AOX_TST_W__A 0x23F0010
4756#define ORX_TST_AOX_TST_W__W 8
4757#define ORX_TST_AOX_TST_W__M 0xFF
4758#define ORX_TST_AOX_TST_W__PRE 0x0
4759
4760
4761
4762
4763
4764#define QAM_COMM_EXEC__A 0x1400000
4765#define QAM_COMM_EXEC__W 2
4766#define QAM_COMM_EXEC__M 0x3
4767#define QAM_COMM_EXEC__PRE 0x0
4768#define QAM_COMM_EXEC_STOP 0x0
4769#define QAM_COMM_EXEC_ACTIVE 0x1
4770#define QAM_COMM_EXEC_HOLD 0x2
4771
4772#define QAM_COMM_MB__A 0x1400002
4773#define QAM_COMM_MB__W 16
4774#define QAM_COMM_MB__M 0xFFFF
4775#define QAM_COMM_MB__PRE 0x0
4776#define QAM_COMM_INT_REQ__A 0x1400003
4777#define QAM_COMM_INT_REQ__W 16
4778#define QAM_COMM_INT_REQ__M 0xFFFF
4779#define QAM_COMM_INT_REQ__PRE 0x0
4780
4781#define QAM_COMM_INT_REQ_SL_REQ__B 0
4782#define QAM_COMM_INT_REQ_SL_REQ__W 1
4783#define QAM_COMM_INT_REQ_SL_REQ__M 0x1
4784#define QAM_COMM_INT_REQ_SL_REQ__PRE 0x0
4785
4786#define QAM_COMM_INT_REQ_LC_REQ__B 1
4787#define QAM_COMM_INT_REQ_LC_REQ__W 1
4788#define QAM_COMM_INT_REQ_LC_REQ__M 0x2
4789#define QAM_COMM_INT_REQ_LC_REQ__PRE 0x0
4790
4791#define QAM_COMM_INT_REQ_VD_REQ__B 2
4792#define QAM_COMM_INT_REQ_VD_REQ__W 1
4793#define QAM_COMM_INT_REQ_VD_REQ__M 0x4
4794#define QAM_COMM_INT_REQ_VD_REQ__PRE 0x0
4795
4796#define QAM_COMM_INT_REQ_SY_REQ__B 3
4797#define QAM_COMM_INT_REQ_SY_REQ__W 1
4798#define QAM_COMM_INT_REQ_SY_REQ__M 0x8
4799#define QAM_COMM_INT_REQ_SY_REQ__PRE 0x0
4800
4801#define QAM_COMM_INT_STA__A 0x1400005
4802#define QAM_COMM_INT_STA__W 16
4803#define QAM_COMM_INT_STA__M 0xFFFF
4804#define QAM_COMM_INT_STA__PRE 0x0
4805#define QAM_COMM_INT_MSK__A 0x1400006
4806#define QAM_COMM_INT_MSK__W 16
4807#define QAM_COMM_INT_MSK__M 0xFFFF
4808#define QAM_COMM_INT_MSK__PRE 0x0
4809#define QAM_COMM_INT_STM__A 0x1400007
4810#define QAM_COMM_INT_STM__W 16
4811#define QAM_COMM_INT_STM__M 0xFFFF
4812#define QAM_COMM_INT_STM__PRE 0x0
4813
4814
4815
4816#define QAM_TOP_COMM_EXEC__A 0x1410000
4817#define QAM_TOP_COMM_EXEC__W 2
4818#define QAM_TOP_COMM_EXEC__M 0x3
4819#define QAM_TOP_COMM_EXEC__PRE 0x0
4820#define QAM_TOP_COMM_EXEC_STOP 0x0
4821#define QAM_TOP_COMM_EXEC_ACTIVE 0x1
4822#define QAM_TOP_COMM_EXEC_HOLD 0x2
4823
4824
4825#define QAM_TOP_ANNEX__A 0x1410010
4826#define QAM_TOP_ANNEX__W 2
4827#define QAM_TOP_ANNEX__M 0x3
4828#define QAM_TOP_ANNEX__PRE 0x1
4829#define QAM_TOP_ANNEX_A 0x0
4830#define QAM_TOP_ANNEX_B 0x1
4831#define QAM_TOP_ANNEX_C 0x2
4832#define QAM_TOP_ANNEX_D 0x3
4833
4834
4835#define QAM_TOP_CONSTELLATION__A 0x1410011
4836#define QAM_TOP_CONSTELLATION__W 3
4837#define QAM_TOP_CONSTELLATION__M 0x7
4838#define QAM_TOP_CONSTELLATION__PRE 0x5
4839#define QAM_TOP_CONSTELLATION_NONE 0x0
4840#define QAM_TOP_CONSTELLATION_QPSK 0x1
4841#define QAM_TOP_CONSTELLATION_QAM8 0x2
4842#define QAM_TOP_CONSTELLATION_QAM16 0x3
4843#define QAM_TOP_CONSTELLATION_QAM32 0x4
4844#define QAM_TOP_CONSTELLATION_QAM64 0x5
4845#define QAM_TOP_CONSTELLATION_QAM128 0x6
4846#define QAM_TOP_CONSTELLATION_QAM256 0x7
4847
4848
4849
4850#define QAM_FQ_COMM_EXEC__A 0x1420000
4851#define QAM_FQ_COMM_EXEC__W 2
4852#define QAM_FQ_COMM_EXEC__M 0x3
4853#define QAM_FQ_COMM_EXEC__PRE 0x0
4854#define QAM_FQ_COMM_EXEC_STOP 0x0
4855#define QAM_FQ_COMM_EXEC_ACTIVE 0x1
4856#define QAM_FQ_COMM_EXEC_HOLD 0x2
4857
4858#define QAM_FQ_MODE__A 0x1420010
4859#define QAM_FQ_MODE__W 3
4860#define QAM_FQ_MODE__M 0x7
4861#define QAM_FQ_MODE__PRE 0x0
4862
4863#define QAM_FQ_MODE_TAPRESET__B 0
4864#define QAM_FQ_MODE_TAPRESET__W 1
4865#define QAM_FQ_MODE_TAPRESET__M 0x1
4866#define QAM_FQ_MODE_TAPRESET__PRE 0x0
4867#define QAM_FQ_MODE_TAPRESET_RST 0x1
4868
4869#define QAM_FQ_MODE_TAPLMS__B 1
4870#define QAM_FQ_MODE_TAPLMS__W 1
4871#define QAM_FQ_MODE_TAPLMS__M 0x2
4872#define QAM_FQ_MODE_TAPLMS__PRE 0x0
4873#define QAM_FQ_MODE_TAPLMS_UPD 0x2
4874
4875#define QAM_FQ_MODE_TAPDRAIN__B 2
4876#define QAM_FQ_MODE_TAPDRAIN__W 1
4877#define QAM_FQ_MODE_TAPDRAIN__M 0x4
4878#define QAM_FQ_MODE_TAPDRAIN__PRE 0x0
4879#define QAM_FQ_MODE_TAPDRAIN_DRAIN 0x4
4880
4881
4882#define QAM_FQ_MU_FACTOR__A 0x1420011
4883#define QAM_FQ_MU_FACTOR__W 3
4884#define QAM_FQ_MU_FACTOR__M 0x7
4885#define QAM_FQ_MU_FACTOR__PRE 0x0
4886
4887#define QAM_FQ_LA_FACTOR__A 0x1420012
4888#define QAM_FQ_LA_FACTOR__W 4
4889#define QAM_FQ_LA_FACTOR__M 0xF
4890#define QAM_FQ_LA_FACTOR__PRE 0xC
4891#define QAM_FQ_CENTTAP_IDX__A 0x1420016
4892#define QAM_FQ_CENTTAP_IDX__W 5
4893#define QAM_FQ_CENTTAP_IDX__M 0x1F
4894#define QAM_FQ_CENTTAP_IDX__PRE 0x13
4895
4896#define QAM_FQ_CENTTAP_IDX_IDX__B 0
4897#define QAM_FQ_CENTTAP_IDX_IDX__W 5
4898#define QAM_FQ_CENTTAP_IDX_IDX__M 0x1F
4899#define QAM_FQ_CENTTAP_IDX_IDX__PRE 0x13
4900
4901#define QAM_FQ_CENTTAP_VALUE__A 0x1420017
4902#define QAM_FQ_CENTTAP_VALUE__W 12
4903#define QAM_FQ_CENTTAP_VALUE__M 0xFFF
4904#define QAM_FQ_CENTTAP_VALUE__PRE 0x600
4905
4906#define QAM_FQ_CENTTAP_VALUE_TAP__B 0
4907#define QAM_FQ_CENTTAP_VALUE_TAP__W 12
4908#define QAM_FQ_CENTTAP_VALUE_TAP__M 0xFFF
4909#define QAM_FQ_CENTTAP_VALUE_TAP__PRE 0x600
4910
4911#define QAM_FQ_TAP_RE_EL0__A 0x1420020
4912#define QAM_FQ_TAP_RE_EL0__W 12
4913#define QAM_FQ_TAP_RE_EL0__M 0xFFF
4914#define QAM_FQ_TAP_RE_EL0__PRE 0x2
4915
4916#define QAM_FQ_TAP_RE_EL0_TAP__B 0
4917#define QAM_FQ_TAP_RE_EL0_TAP__W 12
4918#define QAM_FQ_TAP_RE_EL0_TAP__M 0xFFF
4919#define QAM_FQ_TAP_RE_EL0_TAP__PRE 0x2
4920
4921#define QAM_FQ_TAP_IM_EL0__A 0x1420021
4922#define QAM_FQ_TAP_IM_EL0__W 12
4923#define QAM_FQ_TAP_IM_EL0__M 0xFFF
4924#define QAM_FQ_TAP_IM_EL0__PRE 0x2
4925
4926#define QAM_FQ_TAP_IM_EL0_TAP__B 0
4927#define QAM_FQ_TAP_IM_EL0_TAP__W 12
4928#define QAM_FQ_TAP_IM_EL0_TAP__M 0xFFF
4929#define QAM_FQ_TAP_IM_EL0_TAP__PRE 0x2
4930
4931#define QAM_FQ_TAP_RE_EL1__A 0x1420022
4932#define QAM_FQ_TAP_RE_EL1__W 12
4933#define QAM_FQ_TAP_RE_EL1__M 0xFFF
4934#define QAM_FQ_TAP_RE_EL1__PRE 0x2
4935
4936#define QAM_FQ_TAP_RE_EL1_TAP__B 0
4937#define QAM_FQ_TAP_RE_EL1_TAP__W 12
4938#define QAM_FQ_TAP_RE_EL1_TAP__M 0xFFF
4939#define QAM_FQ_TAP_RE_EL1_TAP__PRE 0x2
4940
4941#define QAM_FQ_TAP_IM_EL1__A 0x1420023
4942#define QAM_FQ_TAP_IM_EL1__W 12
4943#define QAM_FQ_TAP_IM_EL1__M 0xFFF
4944#define QAM_FQ_TAP_IM_EL1__PRE 0x2
4945
4946#define QAM_FQ_TAP_IM_EL1_TAP__B 0
4947#define QAM_FQ_TAP_IM_EL1_TAP__W 12
4948#define QAM_FQ_TAP_IM_EL1_TAP__M 0xFFF
4949#define QAM_FQ_TAP_IM_EL1_TAP__PRE 0x2
4950
4951#define QAM_FQ_TAP_RE_EL2__A 0x1420024
4952#define QAM_FQ_TAP_RE_EL2__W 12
4953#define QAM_FQ_TAP_RE_EL2__M 0xFFF
4954#define QAM_FQ_TAP_RE_EL2__PRE 0x2
4955
4956#define QAM_FQ_TAP_RE_EL2_TAP__B 0
4957#define QAM_FQ_TAP_RE_EL2_TAP__W 12
4958#define QAM_FQ_TAP_RE_EL2_TAP__M 0xFFF
4959#define QAM_FQ_TAP_RE_EL2_TAP__PRE 0x2
4960
4961#define QAM_FQ_TAP_IM_EL2__A 0x1420025
4962#define QAM_FQ_TAP_IM_EL2__W 12
4963#define QAM_FQ_TAP_IM_EL2__M 0xFFF
4964#define QAM_FQ_TAP_IM_EL2__PRE 0x2
4965
4966#define QAM_FQ_TAP_IM_EL2_TAP__B 0
4967#define QAM_FQ_TAP_IM_EL2_TAP__W 12
4968#define QAM_FQ_TAP_IM_EL2_TAP__M 0xFFF
4969#define QAM_FQ_TAP_IM_EL2_TAP__PRE 0x2
4970
4971#define QAM_FQ_TAP_RE_EL3__A 0x1420026
4972#define QAM_FQ_TAP_RE_EL3__W 12
4973#define QAM_FQ_TAP_RE_EL3__M 0xFFF
4974#define QAM_FQ_TAP_RE_EL3__PRE 0x2
4975
4976#define QAM_FQ_TAP_RE_EL3_TAP__B 0
4977#define QAM_FQ_TAP_RE_EL3_TAP__W 12
4978#define QAM_FQ_TAP_RE_EL3_TAP__M 0xFFF
4979#define QAM_FQ_TAP_RE_EL3_TAP__PRE 0x2
4980
4981#define QAM_FQ_TAP_IM_EL3__A 0x1420027
4982#define QAM_FQ_TAP_IM_EL3__W 12
4983#define QAM_FQ_TAP_IM_EL3__M 0xFFF
4984#define QAM_FQ_TAP_IM_EL3__PRE 0x2
4985
4986#define QAM_FQ_TAP_IM_EL3_TAP__B 0
4987#define QAM_FQ_TAP_IM_EL3_TAP__W 12
4988#define QAM_FQ_TAP_IM_EL3_TAP__M 0xFFF
4989#define QAM_FQ_TAP_IM_EL3_TAP__PRE 0x2
4990
4991#define QAM_FQ_TAP_RE_EL4__A 0x1420028
4992#define QAM_FQ_TAP_RE_EL4__W 12
4993#define QAM_FQ_TAP_RE_EL4__M 0xFFF
4994#define QAM_FQ_TAP_RE_EL4__PRE 0x2
4995
4996#define QAM_FQ_TAP_RE_EL4_TAP__B 0
4997#define QAM_FQ_TAP_RE_EL4_TAP__W 12
4998#define QAM_FQ_TAP_RE_EL4_TAP__M 0xFFF
4999#define QAM_FQ_TAP_RE_EL4_TAP__PRE 0x2
5000
5001#define QAM_FQ_TAP_IM_EL4__A 0x1420029
5002#define QAM_FQ_TAP_IM_EL4__W 12
5003#define QAM_FQ_TAP_IM_EL4__M 0xFFF
5004#define QAM_FQ_TAP_IM_EL4__PRE 0x2
5005
5006#define QAM_FQ_TAP_IM_EL4_TAP__B 0
5007#define QAM_FQ_TAP_IM_EL4_TAP__W 12
5008#define QAM_FQ_TAP_IM_EL4_TAP__M 0xFFF
5009#define QAM_FQ_TAP_IM_EL4_TAP__PRE 0x2
5010
5011#define QAM_FQ_TAP_RE_EL5__A 0x142002A
5012#define QAM_FQ_TAP_RE_EL5__W 12
5013#define QAM_FQ_TAP_RE_EL5__M 0xFFF
5014#define QAM_FQ_TAP_RE_EL5__PRE 0x2
5015
5016#define QAM_FQ_TAP_RE_EL5_TAP__B 0
5017#define QAM_FQ_TAP_RE_EL5_TAP__W 12
5018#define QAM_FQ_TAP_RE_EL5_TAP__M 0xFFF
5019#define QAM_FQ_TAP_RE_EL5_TAP__PRE 0x2
5020
5021#define QAM_FQ_TAP_IM_EL5__A 0x142002B
5022#define QAM_FQ_TAP_IM_EL5__W 12
5023#define QAM_FQ_TAP_IM_EL5__M 0xFFF
5024#define QAM_FQ_TAP_IM_EL5__PRE 0x2
5025
5026#define QAM_FQ_TAP_IM_EL5_TAP__B 0
5027#define QAM_FQ_TAP_IM_EL5_TAP__W 12
5028#define QAM_FQ_TAP_IM_EL5_TAP__M 0xFFF
5029#define QAM_FQ_TAP_IM_EL5_TAP__PRE 0x2
5030
5031#define QAM_FQ_TAP_RE_EL6__A 0x142002C
5032#define QAM_FQ_TAP_RE_EL6__W 12
5033#define QAM_FQ_TAP_RE_EL6__M 0xFFF
5034#define QAM_FQ_TAP_RE_EL6__PRE 0x2
5035
5036#define QAM_FQ_TAP_RE_EL6_TAP__B 0
5037#define QAM_FQ_TAP_RE_EL6_TAP__W 12
5038#define QAM_FQ_TAP_RE_EL6_TAP__M 0xFFF
5039#define QAM_FQ_TAP_RE_EL6_TAP__PRE 0x2
5040
5041#define QAM_FQ_TAP_IM_EL6__A 0x142002D
5042#define QAM_FQ_TAP_IM_EL6__W 12
5043#define QAM_FQ_TAP_IM_EL6__M 0xFFF
5044#define QAM_FQ_TAP_IM_EL6__PRE 0x2
5045
5046#define QAM_FQ_TAP_IM_EL6_TAP__B 0
5047#define QAM_FQ_TAP_IM_EL6_TAP__W 12
5048#define QAM_FQ_TAP_IM_EL6_TAP__M 0xFFF
5049#define QAM_FQ_TAP_IM_EL6_TAP__PRE 0x2
5050
5051#define QAM_FQ_TAP_RE_EL7__A 0x142002E
5052#define QAM_FQ_TAP_RE_EL7__W 12
5053#define QAM_FQ_TAP_RE_EL7__M 0xFFF
5054#define QAM_FQ_TAP_RE_EL7__PRE 0x2
5055
5056#define QAM_FQ_TAP_RE_EL7_TAP__B 0
5057#define QAM_FQ_TAP_RE_EL7_TAP__W 12
5058#define QAM_FQ_TAP_RE_EL7_TAP__M 0xFFF
5059#define QAM_FQ_TAP_RE_EL7_TAP__PRE 0x2
5060
5061#define QAM_FQ_TAP_IM_EL7__A 0x142002F
5062#define QAM_FQ_TAP_IM_EL7__W 12
5063#define QAM_FQ_TAP_IM_EL7__M 0xFFF
5064#define QAM_FQ_TAP_IM_EL7__PRE 0x2
5065
5066#define QAM_FQ_TAP_IM_EL7_TAP__B 0
5067#define QAM_FQ_TAP_IM_EL7_TAP__W 12
5068#define QAM_FQ_TAP_IM_EL7_TAP__M 0xFFF
5069#define QAM_FQ_TAP_IM_EL7_TAP__PRE 0x2
5070
5071#define QAM_FQ_TAP_RE_EL8__A 0x1420030
5072#define QAM_FQ_TAP_RE_EL8__W 12
5073#define QAM_FQ_TAP_RE_EL8__M 0xFFF
5074#define QAM_FQ_TAP_RE_EL8__PRE 0x2
5075
5076#define QAM_FQ_TAP_RE_EL8_TAP__B 0
5077#define QAM_FQ_TAP_RE_EL8_TAP__W 12
5078#define QAM_FQ_TAP_RE_EL8_TAP__M 0xFFF
5079#define QAM_FQ_TAP_RE_EL8_TAP__PRE 0x2
5080
5081#define QAM_FQ_TAP_IM_EL8__A 0x1420031
5082#define QAM_FQ_TAP_IM_EL8__W 12
5083#define QAM_FQ_TAP_IM_EL8__M 0xFFF
5084#define QAM_FQ_TAP_IM_EL8__PRE 0x2
5085
5086#define QAM_FQ_TAP_IM_EL8_TAP__B 0
5087#define QAM_FQ_TAP_IM_EL8_TAP__W 12
5088#define QAM_FQ_TAP_IM_EL8_TAP__M 0xFFF
5089#define QAM_FQ_TAP_IM_EL8_TAP__PRE 0x2
5090
5091#define QAM_FQ_TAP_RE_EL9__A 0x1420032
5092#define QAM_FQ_TAP_RE_EL9__W 12
5093#define QAM_FQ_TAP_RE_EL9__M 0xFFF
5094#define QAM_FQ_TAP_RE_EL9__PRE 0x2
5095
5096#define QAM_FQ_TAP_RE_EL9_TAP__B 0
5097#define QAM_FQ_TAP_RE_EL9_TAP__W 12
5098#define QAM_FQ_TAP_RE_EL9_TAP__M 0xFFF
5099#define QAM_FQ_TAP_RE_EL9_TAP__PRE 0x2
5100
5101#define QAM_FQ_TAP_IM_EL9__A 0x1420033
5102#define QAM_FQ_TAP_IM_EL9__W 12
5103#define QAM_FQ_TAP_IM_EL9__M 0xFFF
5104#define QAM_FQ_TAP_IM_EL9__PRE 0x2
5105
5106#define QAM_FQ_TAP_IM_EL9_TAP__B 0
5107#define QAM_FQ_TAP_IM_EL9_TAP__W 12
5108#define QAM_FQ_TAP_IM_EL9_TAP__M 0xFFF
5109#define QAM_FQ_TAP_IM_EL9_TAP__PRE 0x2
5110
5111#define QAM_FQ_TAP_RE_EL10__A 0x1420034
5112#define QAM_FQ_TAP_RE_EL10__W 12
5113#define QAM_FQ_TAP_RE_EL10__M 0xFFF
5114#define QAM_FQ_TAP_RE_EL10__PRE 0x2
5115
5116#define QAM_FQ_TAP_RE_EL10_TAP__B 0
5117#define QAM_FQ_TAP_RE_EL10_TAP__W 12
5118#define QAM_FQ_TAP_RE_EL10_TAP__M 0xFFF
5119#define QAM_FQ_TAP_RE_EL10_TAP__PRE 0x2
5120
5121#define QAM_FQ_TAP_IM_EL10__A 0x1420035
5122#define QAM_FQ_TAP_IM_EL10__W 12
5123#define QAM_FQ_TAP_IM_EL10__M 0xFFF
5124#define QAM_FQ_TAP_IM_EL10__PRE 0x2
5125
5126#define QAM_FQ_TAP_IM_EL10_TAP__B 0
5127#define QAM_FQ_TAP_IM_EL10_TAP__W 12
5128#define QAM_FQ_TAP_IM_EL10_TAP__M 0xFFF
5129#define QAM_FQ_TAP_IM_EL10_TAP__PRE 0x2
5130
5131#define QAM_FQ_TAP_RE_EL11__A 0x1420036
5132#define QAM_FQ_TAP_RE_EL11__W 12
5133#define QAM_FQ_TAP_RE_EL11__M 0xFFF
5134#define QAM_FQ_TAP_RE_EL11__PRE 0x2
5135
5136#define QAM_FQ_TAP_RE_EL11_TAP__B 0
5137#define QAM_FQ_TAP_RE_EL11_TAP__W 12
5138#define QAM_FQ_TAP_RE_EL11_TAP__M 0xFFF
5139#define QAM_FQ_TAP_RE_EL11_TAP__PRE 0x2
5140
5141#define QAM_FQ_TAP_IM_EL11__A 0x1420037
5142#define QAM_FQ_TAP_IM_EL11__W 12
5143#define QAM_FQ_TAP_IM_EL11__M 0xFFF
5144#define QAM_FQ_TAP_IM_EL11__PRE 0x2
5145
5146#define QAM_FQ_TAP_IM_EL11_TAP__B 0
5147#define QAM_FQ_TAP_IM_EL11_TAP__W 12
5148#define QAM_FQ_TAP_IM_EL11_TAP__M 0xFFF
5149#define QAM_FQ_TAP_IM_EL11_TAP__PRE 0x2
5150
5151#define QAM_FQ_TAP_RE_EL12__A 0x1420038
5152#define QAM_FQ_TAP_RE_EL12__W 12
5153#define QAM_FQ_TAP_RE_EL12__M 0xFFF
5154#define QAM_FQ_TAP_RE_EL12__PRE 0x2
5155
5156#define QAM_FQ_TAP_RE_EL12_TAP__B 0
5157#define QAM_FQ_TAP_RE_EL12_TAP__W 12
5158#define QAM_FQ_TAP_RE_EL12_TAP__M 0xFFF
5159#define QAM_FQ_TAP_RE_EL12_TAP__PRE 0x2
5160
5161#define QAM_FQ_TAP_IM_EL12__A 0x1420039
5162#define QAM_FQ_TAP_IM_EL12__W 12
5163#define QAM_FQ_TAP_IM_EL12__M 0xFFF
5164#define QAM_FQ_TAP_IM_EL12__PRE 0x2
5165
5166#define QAM_FQ_TAP_IM_EL12_TAP__B 0
5167#define QAM_FQ_TAP_IM_EL12_TAP__W 12
5168#define QAM_FQ_TAP_IM_EL12_TAP__M 0xFFF
5169#define QAM_FQ_TAP_IM_EL12_TAP__PRE 0x2
5170
5171#define QAM_FQ_TAP_RE_EL13__A 0x142003A
5172#define QAM_FQ_TAP_RE_EL13__W 12
5173#define QAM_FQ_TAP_RE_EL13__M 0xFFF
5174#define QAM_FQ_TAP_RE_EL13__PRE 0x2
5175
5176#define QAM_FQ_TAP_RE_EL13_TAP__B 0
5177#define QAM_FQ_TAP_RE_EL13_TAP__W 12
5178#define QAM_FQ_TAP_RE_EL13_TAP__M 0xFFF
5179#define QAM_FQ_TAP_RE_EL13_TAP__PRE 0x2
5180
5181#define QAM_FQ_TAP_IM_EL13__A 0x142003B
5182#define QAM_FQ_TAP_IM_EL13__W 12
5183#define QAM_FQ_TAP_IM_EL13__M 0xFFF
5184#define QAM_FQ_TAP_IM_EL13__PRE 0x2
5185
5186#define QAM_FQ_TAP_IM_EL13_TAP__B 0
5187#define QAM_FQ_TAP_IM_EL13_TAP__W 12
5188#define QAM_FQ_TAP_IM_EL13_TAP__M 0xFFF
5189#define QAM_FQ_TAP_IM_EL13_TAP__PRE 0x2
5190
5191#define QAM_FQ_TAP_RE_EL14__A 0x142003C
5192#define QAM_FQ_TAP_RE_EL14__W 12
5193#define QAM_FQ_TAP_RE_EL14__M 0xFFF
5194#define QAM_FQ_TAP_RE_EL14__PRE 0x2
5195
5196#define QAM_FQ_TAP_RE_EL14_TAP__B 0
5197#define QAM_FQ_TAP_RE_EL14_TAP__W 12
5198#define QAM_FQ_TAP_RE_EL14_TAP__M 0xFFF
5199#define QAM_FQ_TAP_RE_EL14_TAP__PRE 0x2
5200
5201#define QAM_FQ_TAP_IM_EL14__A 0x142003D
5202#define QAM_FQ_TAP_IM_EL14__W 12
5203#define QAM_FQ_TAP_IM_EL14__M 0xFFF
5204#define QAM_FQ_TAP_IM_EL14__PRE 0x2
5205
5206#define QAM_FQ_TAP_IM_EL14_TAP__B 0
5207#define QAM_FQ_TAP_IM_EL14_TAP__W 12
5208#define QAM_FQ_TAP_IM_EL14_TAP__M 0xFFF
5209#define QAM_FQ_TAP_IM_EL14_TAP__PRE 0x2
5210
5211#define QAM_FQ_TAP_RE_EL15__A 0x142003E
5212#define QAM_FQ_TAP_RE_EL15__W 12
5213#define QAM_FQ_TAP_RE_EL15__M 0xFFF
5214#define QAM_FQ_TAP_RE_EL15__PRE 0x2
5215
5216#define QAM_FQ_TAP_RE_EL15_TAP__B 0
5217#define QAM_FQ_TAP_RE_EL15_TAP__W 12
5218#define QAM_FQ_TAP_RE_EL15_TAP__M 0xFFF
5219#define QAM_FQ_TAP_RE_EL15_TAP__PRE 0x2
5220
5221#define QAM_FQ_TAP_IM_EL15__A 0x142003F
5222#define QAM_FQ_TAP_IM_EL15__W 12
5223#define QAM_FQ_TAP_IM_EL15__M 0xFFF
5224#define QAM_FQ_TAP_IM_EL15__PRE 0x2
5225
5226#define QAM_FQ_TAP_IM_EL15_TAP__B 0
5227#define QAM_FQ_TAP_IM_EL15_TAP__W 12
5228#define QAM_FQ_TAP_IM_EL15_TAP__M 0xFFF
5229#define QAM_FQ_TAP_IM_EL15_TAP__PRE 0x2
5230
5231#define QAM_FQ_TAP_RE_EL16__A 0x1420040
5232#define QAM_FQ_TAP_RE_EL16__W 12
5233#define QAM_FQ_TAP_RE_EL16__M 0xFFF
5234#define QAM_FQ_TAP_RE_EL16__PRE 0x2
5235
5236#define QAM_FQ_TAP_RE_EL16_TAP__B 0
5237#define QAM_FQ_TAP_RE_EL16_TAP__W 12
5238#define QAM_FQ_TAP_RE_EL16_TAP__M 0xFFF
5239#define QAM_FQ_TAP_RE_EL16_TAP__PRE 0x2
5240
5241#define QAM_FQ_TAP_IM_EL16__A 0x1420041
5242#define QAM_FQ_TAP_IM_EL16__W 12
5243#define QAM_FQ_TAP_IM_EL16__M 0xFFF
5244#define QAM_FQ_TAP_IM_EL16__PRE 0x2
5245
5246#define QAM_FQ_TAP_IM_EL16_TAP__B 0
5247#define QAM_FQ_TAP_IM_EL16_TAP__W 12
5248#define QAM_FQ_TAP_IM_EL16_TAP__M 0xFFF
5249#define QAM_FQ_TAP_IM_EL16_TAP__PRE 0x2
5250
5251#define QAM_FQ_TAP_RE_EL17__A 0x1420042
5252#define QAM_FQ_TAP_RE_EL17__W 12
5253#define QAM_FQ_TAP_RE_EL17__M 0xFFF
5254#define QAM_FQ_TAP_RE_EL17__PRE 0x2
5255
5256#define QAM_FQ_TAP_RE_EL17_TAP__B 0
5257#define QAM_FQ_TAP_RE_EL17_TAP__W 12
5258#define QAM_FQ_TAP_RE_EL17_TAP__M 0xFFF
5259#define QAM_FQ_TAP_RE_EL17_TAP__PRE 0x2
5260
5261#define QAM_FQ_TAP_IM_EL17__A 0x1420043
5262#define QAM_FQ_TAP_IM_EL17__W 12
5263#define QAM_FQ_TAP_IM_EL17__M 0xFFF
5264#define QAM_FQ_TAP_IM_EL17__PRE 0x2
5265
5266#define QAM_FQ_TAP_IM_EL17_TAP__B 0
5267#define QAM_FQ_TAP_IM_EL17_TAP__W 12
5268#define QAM_FQ_TAP_IM_EL17_TAP__M 0xFFF
5269#define QAM_FQ_TAP_IM_EL17_TAP__PRE 0x2
5270
5271#define QAM_FQ_TAP_RE_EL18__A 0x1420044
5272#define QAM_FQ_TAP_RE_EL18__W 12
5273#define QAM_FQ_TAP_RE_EL18__M 0xFFF
5274#define QAM_FQ_TAP_RE_EL18__PRE 0x2
5275
5276#define QAM_FQ_TAP_RE_EL18_TAP__B 0
5277#define QAM_FQ_TAP_RE_EL18_TAP__W 12
5278#define QAM_FQ_TAP_RE_EL18_TAP__M 0xFFF
5279#define QAM_FQ_TAP_RE_EL18_TAP__PRE 0x2
5280
5281#define QAM_FQ_TAP_IM_EL18__A 0x1420045
5282#define QAM_FQ_TAP_IM_EL18__W 12
5283#define QAM_FQ_TAP_IM_EL18__M 0xFFF
5284#define QAM_FQ_TAP_IM_EL18__PRE 0x2
5285
5286#define QAM_FQ_TAP_IM_EL18_TAP__B 0
5287#define QAM_FQ_TAP_IM_EL18_TAP__W 12
5288#define QAM_FQ_TAP_IM_EL18_TAP__M 0xFFF
5289#define QAM_FQ_TAP_IM_EL18_TAP__PRE 0x2
5290
5291#define QAM_FQ_TAP_RE_EL19__A 0x1420046
5292#define QAM_FQ_TAP_RE_EL19__W 12
5293#define QAM_FQ_TAP_RE_EL19__M 0xFFF
5294#define QAM_FQ_TAP_RE_EL19__PRE 0x600
5295
5296#define QAM_FQ_TAP_RE_EL19_TAP__B 0
5297#define QAM_FQ_TAP_RE_EL19_TAP__W 12
5298#define QAM_FQ_TAP_RE_EL19_TAP__M 0xFFF
5299#define QAM_FQ_TAP_RE_EL19_TAP__PRE 0x600
5300
5301#define QAM_FQ_TAP_IM_EL19__A 0x1420047
5302#define QAM_FQ_TAP_IM_EL19__W 12
5303#define QAM_FQ_TAP_IM_EL19__M 0xFFF
5304#define QAM_FQ_TAP_IM_EL19__PRE 0x2
5305
5306#define QAM_FQ_TAP_IM_EL19_TAP__B 0
5307#define QAM_FQ_TAP_IM_EL19_TAP__W 12
5308#define QAM_FQ_TAP_IM_EL19_TAP__M 0xFFF
5309#define QAM_FQ_TAP_IM_EL19_TAP__PRE 0x2
5310
5311#define QAM_FQ_TAP_RE_EL20__A 0x1420048
5312#define QAM_FQ_TAP_RE_EL20__W 12
5313#define QAM_FQ_TAP_RE_EL20__M 0xFFF
5314#define QAM_FQ_TAP_RE_EL20__PRE 0x2
5315
5316#define QAM_FQ_TAP_RE_EL20_TAP__B 0
5317#define QAM_FQ_TAP_RE_EL20_TAP__W 12
5318#define QAM_FQ_TAP_RE_EL20_TAP__M 0xFFF
5319#define QAM_FQ_TAP_RE_EL20_TAP__PRE 0x2
5320
5321#define QAM_FQ_TAP_IM_EL20__A 0x1420049
5322#define QAM_FQ_TAP_IM_EL20__W 12
5323#define QAM_FQ_TAP_IM_EL20__M 0xFFF
5324#define QAM_FQ_TAP_IM_EL20__PRE 0x2
5325
5326#define QAM_FQ_TAP_IM_EL20_TAP__B 0
5327#define QAM_FQ_TAP_IM_EL20_TAP__W 12
5328#define QAM_FQ_TAP_IM_EL20_TAP__M 0xFFF
5329#define QAM_FQ_TAP_IM_EL20_TAP__PRE 0x2
5330
5331#define QAM_FQ_TAP_RE_EL21__A 0x142004A
5332#define QAM_FQ_TAP_RE_EL21__W 12
5333#define QAM_FQ_TAP_RE_EL21__M 0xFFF
5334#define QAM_FQ_TAP_RE_EL21__PRE 0x2
5335
5336#define QAM_FQ_TAP_RE_EL21_TAP__B 0
5337#define QAM_FQ_TAP_RE_EL21_TAP__W 12
5338#define QAM_FQ_TAP_RE_EL21_TAP__M 0xFFF
5339#define QAM_FQ_TAP_RE_EL21_TAP__PRE 0x2
5340
5341#define QAM_FQ_TAP_IM_EL21__A 0x142004B
5342#define QAM_FQ_TAP_IM_EL21__W 12
5343#define QAM_FQ_TAP_IM_EL21__M 0xFFF
5344#define QAM_FQ_TAP_IM_EL21__PRE 0x2
5345
5346#define QAM_FQ_TAP_IM_EL21_TAP__B 0
5347#define QAM_FQ_TAP_IM_EL21_TAP__W 12
5348#define QAM_FQ_TAP_IM_EL21_TAP__M 0xFFF
5349#define QAM_FQ_TAP_IM_EL21_TAP__PRE 0x2
5350
5351#define QAM_FQ_TAP_RE_EL22__A 0x142004C
5352#define QAM_FQ_TAP_RE_EL22__W 12
5353#define QAM_FQ_TAP_RE_EL22__M 0xFFF
5354#define QAM_FQ_TAP_RE_EL22__PRE 0x2
5355
5356#define QAM_FQ_TAP_RE_EL22_TAP__B 0
5357#define QAM_FQ_TAP_RE_EL22_TAP__W 12
5358#define QAM_FQ_TAP_RE_EL22_TAP__M 0xFFF
5359#define QAM_FQ_TAP_RE_EL22_TAP__PRE 0x2
5360
5361#define QAM_FQ_TAP_IM_EL22__A 0x142004D
5362#define QAM_FQ_TAP_IM_EL22__W 12
5363#define QAM_FQ_TAP_IM_EL22__M 0xFFF
5364#define QAM_FQ_TAP_IM_EL22__PRE 0x2
5365
5366#define QAM_FQ_TAP_IM_EL22_TAP__B 0
5367#define QAM_FQ_TAP_IM_EL22_TAP__W 12
5368#define QAM_FQ_TAP_IM_EL22_TAP__M 0xFFF
5369#define QAM_FQ_TAP_IM_EL22_TAP__PRE 0x2
5370
5371#define QAM_FQ_TAP_RE_EL23__A 0x142004E
5372#define QAM_FQ_TAP_RE_EL23__W 12
5373#define QAM_FQ_TAP_RE_EL23__M 0xFFF
5374#define QAM_FQ_TAP_RE_EL23__PRE 0x2
5375
5376#define QAM_FQ_TAP_RE_EL23_TAP__B 0
5377#define QAM_FQ_TAP_RE_EL23_TAP__W 12
5378#define QAM_FQ_TAP_RE_EL23_TAP__M 0xFFF
5379#define QAM_FQ_TAP_RE_EL23_TAP__PRE 0x2
5380
5381#define QAM_FQ_TAP_IM_EL23__A 0x142004F
5382#define QAM_FQ_TAP_IM_EL23__W 12
5383#define QAM_FQ_TAP_IM_EL23__M 0xFFF
5384#define QAM_FQ_TAP_IM_EL23__PRE 0x2
5385
5386#define QAM_FQ_TAP_IM_EL23_TAP__B 0
5387#define QAM_FQ_TAP_IM_EL23_TAP__W 12
5388#define QAM_FQ_TAP_IM_EL23_TAP__M 0xFFF
5389#define QAM_FQ_TAP_IM_EL23_TAP__PRE 0x2
5390
5391
5392
5393#define QAM_SL_COMM_EXEC__A 0x1430000
5394#define QAM_SL_COMM_EXEC__W 2
5395#define QAM_SL_COMM_EXEC__M 0x3
5396#define QAM_SL_COMM_EXEC__PRE 0x0
5397#define QAM_SL_COMM_EXEC_STOP 0x0
5398#define QAM_SL_COMM_EXEC_ACTIVE 0x1
5399#define QAM_SL_COMM_EXEC_HOLD 0x2
5400
5401#define QAM_SL_COMM_MB__A 0x1430002
5402#define QAM_SL_COMM_MB__W 4
5403#define QAM_SL_COMM_MB__M 0xF
5404#define QAM_SL_COMM_MB__PRE 0x0
5405#define QAM_SL_COMM_MB_CTL__B 0
5406#define QAM_SL_COMM_MB_CTL__W 1
5407#define QAM_SL_COMM_MB_CTL__M 0x1
5408#define QAM_SL_COMM_MB_CTL__PRE 0x0
5409#define QAM_SL_COMM_MB_CTL_OFF 0x0
5410#define QAM_SL_COMM_MB_CTL_ON 0x1
5411#define QAM_SL_COMM_MB_OBS__B 1
5412#define QAM_SL_COMM_MB_OBS__W 1
5413#define QAM_SL_COMM_MB_OBS__M 0x2
5414#define QAM_SL_COMM_MB_OBS__PRE 0x0
5415#define QAM_SL_COMM_MB_OBS_OFF 0x0
5416#define QAM_SL_COMM_MB_OBS_ON 0x2
5417#define QAM_SL_COMM_MB_MUX_OBS__B 2
5418#define QAM_SL_COMM_MB_MUX_OBS__W 2
5419#define QAM_SL_COMM_MB_MUX_OBS__M 0xC
5420#define QAM_SL_COMM_MB_MUX_OBS__PRE 0x0
5421#define QAM_SL_COMM_MB_MUX_OBS_CONST_CORR 0x0
5422#define QAM_SL_COMM_MB_MUX_OBS_CONST2LC_O 0x4
5423#define QAM_SL_COMM_MB_MUX_OBS_CONST2DQ_O 0x8
5424#define QAM_SL_COMM_MB_MUX_OBS_VDEC_O 0xC
5425
5426#define QAM_SL_COMM_INT_REQ__A 0x1430003
5427#define QAM_SL_COMM_INT_REQ__W 1
5428#define QAM_SL_COMM_INT_REQ__M 0x1
5429#define QAM_SL_COMM_INT_REQ__PRE 0x0
5430#define QAM_SL_COMM_INT_STA__A 0x1430005
5431#define QAM_SL_COMM_INT_STA__W 2
5432#define QAM_SL_COMM_INT_STA__M 0x3
5433#define QAM_SL_COMM_INT_STA__PRE 0x0
5434
5435#define QAM_SL_COMM_INT_STA_MED_ERR_INT__B 0
5436#define QAM_SL_COMM_INT_STA_MED_ERR_INT__W 1
5437#define QAM_SL_COMM_INT_STA_MED_ERR_INT__M 0x1
5438#define QAM_SL_COMM_INT_STA_MED_ERR_INT__PRE 0x0
5439
5440#define QAM_SL_COMM_INT_STA_MER_INT__B 1
5441#define QAM_SL_COMM_INT_STA_MER_INT__W 1
5442#define QAM_SL_COMM_INT_STA_MER_INT__M 0x2
5443#define QAM_SL_COMM_INT_STA_MER_INT__PRE 0x0
5444
5445#define QAM_SL_COMM_INT_MSK__A 0x1430006
5446#define QAM_SL_COMM_INT_MSK__W 2
5447#define QAM_SL_COMM_INT_MSK__M 0x3
5448#define QAM_SL_COMM_INT_MSK__PRE 0x0
5449#define QAM_SL_COMM_INT_MSK_MED_ERR_MSK__B 0
5450#define QAM_SL_COMM_INT_MSK_MED_ERR_MSK__W 1
5451#define QAM_SL_COMM_INT_MSK_MED_ERR_MSK__M 0x1
5452#define QAM_SL_COMM_INT_MSK_MED_ERR_MSK__PRE 0x0
5453#define QAM_SL_COMM_INT_MSK_MER_MSK__B 1
5454#define QAM_SL_COMM_INT_MSK_MER_MSK__W 1
5455#define QAM_SL_COMM_INT_MSK_MER_MSK__M 0x2
5456#define QAM_SL_COMM_INT_MSK_MER_MSK__PRE 0x0
5457
5458#define QAM_SL_COMM_INT_STM__A 0x1430007
5459#define QAM_SL_COMM_INT_STM__W 2
5460#define QAM_SL_COMM_INT_STM__M 0x3
5461#define QAM_SL_COMM_INT_STM__PRE 0x0
5462#define QAM_SL_COMM_INT_STM_MED_ERR_STM__B 0
5463#define QAM_SL_COMM_INT_STM_MED_ERR_STM__W 1
5464#define QAM_SL_COMM_INT_STM_MED_ERR_STM__M 0x1
5465#define QAM_SL_COMM_INT_STM_MED_ERR_STM__PRE 0x0
5466#define QAM_SL_COMM_INT_STM_MER_STM__B 1
5467#define QAM_SL_COMM_INT_STM_MER_STM__W 1
5468#define QAM_SL_COMM_INT_STM_MER_STM__M 0x2
5469#define QAM_SL_COMM_INT_STM_MER_STM__PRE 0x0
5470
5471#define QAM_SL_MODE__A 0x1430010
5472#define QAM_SL_MODE__W 11
5473#define QAM_SL_MODE__M 0x7FF
5474#define QAM_SL_MODE__PRE 0x0
5475
5476#define QAM_SL_MODE_SLICER4LC__B 0
5477#define QAM_SL_MODE_SLICER4LC__W 2
5478#define QAM_SL_MODE_SLICER4LC__M 0x3
5479#define QAM_SL_MODE_SLICER4LC__PRE 0x0
5480#define QAM_SL_MODE_SLICER4LC_RECT 0x0
5481#define QAM_SL_MODE_SLICER4LC_ONET 0x1
5482#define QAM_SL_MODE_SLICER4LC_RAD 0x2
5483
5484#define QAM_SL_MODE_SLICER4DQ__B 2
5485#define QAM_SL_MODE_SLICER4DQ__W 2
5486#define QAM_SL_MODE_SLICER4DQ__M 0xC
5487#define QAM_SL_MODE_SLICER4DQ__PRE 0x0
5488#define QAM_SL_MODE_SLICER4DQ_RECT 0x0
5489#define QAM_SL_MODE_SLICER4DQ_ONET 0x4
5490#define QAM_SL_MODE_SLICER4DQ_RAD 0x8
5491
5492#define QAM_SL_MODE_SLICER4VD__B 4
5493#define QAM_SL_MODE_SLICER4VD__W 2
5494#define QAM_SL_MODE_SLICER4VD__M 0x30
5495#define QAM_SL_MODE_SLICER4VD__PRE 0x0
5496#define QAM_SL_MODE_SLICER4VD_RECT 0x0
5497#define QAM_SL_MODE_SLICER4VD_ONET 0x10
5498#define QAM_SL_MODE_SLICER4VD_RAD 0x20
5499
5500#define QAM_SL_MODE_ROT_DIS__B 6
5501#define QAM_SL_MODE_ROT_DIS__W 1
5502#define QAM_SL_MODE_ROT_DIS__M 0x40
5503#define QAM_SL_MODE_ROT_DIS__PRE 0x0
5504
5505#define QAM_SL_MODE_DQROT_DIS__B 7
5506#define QAM_SL_MODE_DQROT_DIS__W 1
5507#define QAM_SL_MODE_DQROT_DIS__M 0x80
5508#define QAM_SL_MODE_DQROT_DIS__PRE 0x0
5509
5510#define QAM_SL_MODE_DFE_DIS__B 8
5511#define QAM_SL_MODE_DFE_DIS__W 1
5512#define QAM_SL_MODE_DFE_DIS__M 0x100
5513#define QAM_SL_MODE_DFE_DIS__PRE 0x0
5514
5515#define QAM_SL_MODE_RADIUS_MIX__B 9
5516#define QAM_SL_MODE_RADIUS_MIX__W 1
5517#define QAM_SL_MODE_RADIUS_MIX__M 0x200
5518#define QAM_SL_MODE_RADIUS_MIX__PRE 0x0
5519
5520#define QAM_SL_MODE_TILT_COMP__B 10
5521#define QAM_SL_MODE_TILT_COMP__W 1
5522#define QAM_SL_MODE_TILT_COMP__M 0x400
5523#define QAM_SL_MODE_TILT_COMP__PRE 0x0
5524
5525
5526#define QAM_SL_K_FACTOR__A 0x1430011
5527#define QAM_SL_K_FACTOR__W 4
5528#define QAM_SL_K_FACTOR__M 0xF
5529#define QAM_SL_K_FACTOR__PRE 0x0
5530#define QAM_SL_MEDIAN__A 0x1430012
5531#define QAM_SL_MEDIAN__W 14
5532#define QAM_SL_MEDIAN__M 0x3FFF
5533#define QAM_SL_MEDIAN__PRE 0x0
5534
5535#define QAM_SL_MEDIAN_LENGTH__B 0
5536#define QAM_SL_MEDIAN_LENGTH__W 2
5537#define QAM_SL_MEDIAN_LENGTH__M 0x3
5538#define QAM_SL_MEDIAN_LENGTH__PRE 0x0
5539
5540#define QAM_SL_MEDIAN_CORRECT__B 2
5541#define QAM_SL_MEDIAN_CORRECT__W 4
5542#define QAM_SL_MEDIAN_CORRECT__M 0x3C
5543#define QAM_SL_MEDIAN_CORRECT__PRE 0x0
5544
5545#define QAM_SL_MEDIAN_TOLERANCE__B 6
5546#define QAM_SL_MEDIAN_TOLERANCE__W 7
5547#define QAM_SL_MEDIAN_TOLERANCE__M 0x1FC0
5548#define QAM_SL_MEDIAN_TOLERANCE__PRE 0x0
5549
5550#define QAM_SL_MEDIAN_FAST__B 13
5551#define QAM_SL_MEDIAN_FAST__W 1
5552#define QAM_SL_MEDIAN_FAST__M 0x2000
5553#define QAM_SL_MEDIAN_FAST__PRE 0x0
5554
5555
5556#define QAM_SL_ALPHA__A 0x1430013
5557#define QAM_SL_ALPHA__W 3
5558#define QAM_SL_ALPHA__M 0x7
5559#define QAM_SL_ALPHA__PRE 0x0
5560
5561#define QAM_SL_PHASELIMIT__A 0x1430014
5562#define QAM_SL_PHASELIMIT__W 9
5563#define QAM_SL_PHASELIMIT__M 0x1FF
5564#define QAM_SL_PHASELIMIT__PRE 0x0
5565#define QAM_SL_MTA_LENGTH__A 0x1430015
5566#define QAM_SL_MTA_LENGTH__W 2
5567#define QAM_SL_MTA_LENGTH__M 0x3
5568#define QAM_SL_MTA_LENGTH__PRE 0x1
5569
5570#define QAM_SL_MTA_LENGTH_LENGTH__B 0
5571#define QAM_SL_MTA_LENGTH_LENGTH__W 2
5572#define QAM_SL_MTA_LENGTH_LENGTH__M 0x3
5573#define QAM_SL_MTA_LENGTH_LENGTH__PRE 0x1
5574
5575#define QAM_SL_MEDIAN_ERROR__A 0x1430016
5576#define QAM_SL_MEDIAN_ERROR__W 10
5577#define QAM_SL_MEDIAN_ERROR__M 0x3FF
5578#define QAM_SL_MEDIAN_ERROR__PRE 0x0
5579
5580#define QAM_SL_MEDIAN_ERROR_MEDIAN_ERR__B 0
5581#define QAM_SL_MEDIAN_ERROR_MEDIAN_ERR__W 10
5582#define QAM_SL_MEDIAN_ERROR_MEDIAN_ERR__M 0x3FF
5583#define QAM_SL_MEDIAN_ERROR_MEDIAN_ERR__PRE 0x0
5584
5585
5586#define QAM_SL_ERR_POWER__A 0x1430017
5587#define QAM_SL_ERR_POWER__W 16
5588#define QAM_SL_ERR_POWER__M 0xFFFF
5589#define QAM_SL_ERR_POWER__PRE 0x0
5590
5591
5592
5593#define QAM_DQ_COMM_EXEC__A 0x1440000
5594#define QAM_DQ_COMM_EXEC__W 2
5595#define QAM_DQ_COMM_EXEC__M 0x3
5596#define QAM_DQ_COMM_EXEC__PRE 0x0
5597#define QAM_DQ_COMM_EXEC_STOP 0x0
5598#define QAM_DQ_COMM_EXEC_ACTIVE 0x1
5599#define QAM_DQ_COMM_EXEC_HOLD 0x2
5600
5601#define QAM_DQ_MODE__A 0x1440010
5602#define QAM_DQ_MODE__W 5
5603#define QAM_DQ_MODE__M 0x1F
5604#define QAM_DQ_MODE__PRE 0x0
5605
5606#define QAM_DQ_MODE_TAPRESET__B 0
5607#define QAM_DQ_MODE_TAPRESET__W 1
5608#define QAM_DQ_MODE_TAPRESET__M 0x1
5609#define QAM_DQ_MODE_TAPRESET__PRE 0x0
5610#define QAM_DQ_MODE_TAPRESET_RST 0x1
5611
5612#define QAM_DQ_MODE_TAPLMS__B 1
5613#define QAM_DQ_MODE_TAPLMS__W 1
5614#define QAM_DQ_MODE_TAPLMS__M 0x2
5615#define QAM_DQ_MODE_TAPLMS__PRE 0x0
5616#define QAM_DQ_MODE_TAPLMS_UPD 0x2
5617
5618#define QAM_DQ_MODE_TAPDRAIN__B 2
5619#define QAM_DQ_MODE_TAPDRAIN__W 1
5620#define QAM_DQ_MODE_TAPDRAIN__M 0x4
5621#define QAM_DQ_MODE_TAPDRAIN__PRE 0x0
5622#define QAM_DQ_MODE_TAPDRAIN_DRAIN 0x4
5623
5624#define QAM_DQ_MODE_FB__B 3
5625#define QAM_DQ_MODE_FB__W 2
5626#define QAM_DQ_MODE_FB__M 0x18
5627#define QAM_DQ_MODE_FB__PRE 0x0
5628#define QAM_DQ_MODE_FB_CMA 0x0
5629#define QAM_DQ_MODE_FB_RADIUS 0x8
5630#define QAM_DQ_MODE_FB_DFB 0x10
5631#define QAM_DQ_MODE_FB_TRELLIS 0x18
5632
5633
5634#define QAM_DQ_MU_FACTOR__A 0x1440011
5635#define QAM_DQ_MU_FACTOR__W 3
5636#define QAM_DQ_MU_FACTOR__M 0x7
5637#define QAM_DQ_MU_FACTOR__PRE 0x0
5638
5639#define QAM_DQ_LA_FACTOR__A 0x1440012
5640#define QAM_DQ_LA_FACTOR__W 4
5641#define QAM_DQ_LA_FACTOR__M 0xF
5642#define QAM_DQ_LA_FACTOR__PRE 0xC
5643
5644#define QAM_DQ_CMA_RATIO__A 0x1440013
5645#define QAM_DQ_CMA_RATIO__W 14
5646#define QAM_DQ_CMA_RATIO__M 0x3FFF
5647#define QAM_DQ_CMA_RATIO__PRE 0x3CF9
5648#define QAM_DQ_CMA_RATIO_QPSK 0x2000
5649#define QAM_DQ_CMA_RATIO_QAM16 0x34CD
5650#define QAM_DQ_CMA_RATIO_QAM64 0x3A00
5651#define QAM_DQ_CMA_RATIO_QAM256 0x3B4D
5652#define QAM_DQ_CMA_RATIO_QAM1024 0x3BA0
5653
5654#define QAM_DQ_QUAL_RADSEL__A 0x1440014
5655#define QAM_DQ_QUAL_RADSEL__W 3
5656#define QAM_DQ_QUAL_RADSEL__M 0x7
5657#define QAM_DQ_QUAL_RADSEL__PRE 0x0
5658
5659#define QAM_DQ_QUAL_RADSEL_BIT__B 0
5660#define QAM_DQ_QUAL_RADSEL_BIT__W 3
5661#define QAM_DQ_QUAL_RADSEL_BIT__M 0x7
5662#define QAM_DQ_QUAL_RADSEL_BIT__PRE 0x0
5663#define QAM_DQ_QUAL_RADSEL_BIT_PURE_RADIUS 0x0
5664#define QAM_DQ_QUAL_RADSEL_BIT_PURE_CMA 0x6
5665
5666#define QAM_DQ_QUAL_ENA__A 0x1440015
5667#define QAM_DQ_QUAL_ENA__W 1
5668#define QAM_DQ_QUAL_ENA__M 0x1
5669#define QAM_DQ_QUAL_ENA__PRE 0x0
5670
5671#define QAM_DQ_QUAL_ENA_ENA__B 0
5672#define QAM_DQ_QUAL_ENA_ENA__W 1
5673#define QAM_DQ_QUAL_ENA_ENA__M 0x1
5674#define QAM_DQ_QUAL_ENA_ENA__PRE 0x0
5675#define QAM_DQ_QUAL_ENA_ENA_QUAL_WEIGHTING 0x1
5676
5677#define QAM_DQ_QUAL_FUN0__A 0x1440018
5678#define QAM_DQ_QUAL_FUN0__W 6
5679#define QAM_DQ_QUAL_FUN0__M 0x3F
5680#define QAM_DQ_QUAL_FUN0__PRE 0x4
5681
5682#define QAM_DQ_QUAL_FUN0_BIT__B 0
5683#define QAM_DQ_QUAL_FUN0_BIT__W 6
5684#define QAM_DQ_QUAL_FUN0_BIT__M 0x3F
5685#define QAM_DQ_QUAL_FUN0_BIT__PRE 0x4
5686
5687#define QAM_DQ_QUAL_FUN1__A 0x1440019
5688#define QAM_DQ_QUAL_FUN1__W 6
5689#define QAM_DQ_QUAL_FUN1__M 0x3F
5690#define QAM_DQ_QUAL_FUN1__PRE 0x4
5691
5692#define QAM_DQ_QUAL_FUN1_BIT__B 0
5693#define QAM_DQ_QUAL_FUN1_BIT__W 6
5694#define QAM_DQ_QUAL_FUN1_BIT__M 0x3F
5695#define QAM_DQ_QUAL_FUN1_BIT__PRE 0x4
5696
5697#define QAM_DQ_QUAL_FUN2__A 0x144001A
5698#define QAM_DQ_QUAL_FUN2__W 6
5699#define QAM_DQ_QUAL_FUN2__M 0x3F
5700#define QAM_DQ_QUAL_FUN2__PRE 0x4
5701
5702#define QAM_DQ_QUAL_FUN2_BIT__B 0
5703#define QAM_DQ_QUAL_FUN2_BIT__W 6
5704#define QAM_DQ_QUAL_FUN2_BIT__M 0x3F
5705#define QAM_DQ_QUAL_FUN2_BIT__PRE 0x4
5706
5707#define QAM_DQ_QUAL_FUN3__A 0x144001B
5708#define QAM_DQ_QUAL_FUN3__W 6
5709#define QAM_DQ_QUAL_FUN3__M 0x3F
5710#define QAM_DQ_QUAL_FUN3__PRE 0x4
5711
5712#define QAM_DQ_QUAL_FUN3_BIT__B 0
5713#define QAM_DQ_QUAL_FUN3_BIT__W 6
5714#define QAM_DQ_QUAL_FUN3_BIT__M 0x3F
5715#define QAM_DQ_QUAL_FUN3_BIT__PRE 0x4
5716
5717#define QAM_DQ_QUAL_FUN4__A 0x144001C
5718#define QAM_DQ_QUAL_FUN4__W 6
5719#define QAM_DQ_QUAL_FUN4__M 0x3F
5720#define QAM_DQ_QUAL_FUN4__PRE 0x6
5721
5722#define QAM_DQ_QUAL_FUN4_BIT__B 0
5723#define QAM_DQ_QUAL_FUN4_BIT__W 6
5724#define QAM_DQ_QUAL_FUN4_BIT__M 0x3F
5725#define QAM_DQ_QUAL_FUN4_BIT__PRE 0x6
5726
5727#define QAM_DQ_QUAL_FUN5__A 0x144001D
5728#define QAM_DQ_QUAL_FUN5__W 6
5729#define QAM_DQ_QUAL_FUN5__M 0x3F
5730#define QAM_DQ_QUAL_FUN5__PRE 0x6
5731
5732#define QAM_DQ_QUAL_FUN5_BIT__B 0
5733#define QAM_DQ_QUAL_FUN5_BIT__W 6
5734#define QAM_DQ_QUAL_FUN5_BIT__M 0x3F
5735#define QAM_DQ_QUAL_FUN5_BIT__PRE 0x6
5736
5737#define QAM_DQ_RAW_LIM__A 0x144001E
5738#define QAM_DQ_RAW_LIM__W 5
5739#define QAM_DQ_RAW_LIM__M 0x1F
5740#define QAM_DQ_RAW_LIM__PRE 0x1F
5741
5742#define QAM_DQ_RAW_LIM_BIT__B 0
5743#define QAM_DQ_RAW_LIM_BIT__W 5
5744#define QAM_DQ_RAW_LIM_BIT__M 0x1F
5745#define QAM_DQ_RAW_LIM_BIT__PRE 0x1F
5746
5747#define QAM_DQ_TAP_RE_EL0__A 0x1440020
5748#define QAM_DQ_TAP_RE_EL0__W 12
5749#define QAM_DQ_TAP_RE_EL0__M 0xFFF
5750#define QAM_DQ_TAP_RE_EL0__PRE 0x2
5751
5752#define QAM_DQ_TAP_RE_EL0_TAP__B 0
5753#define QAM_DQ_TAP_RE_EL0_TAP__W 12
5754#define QAM_DQ_TAP_RE_EL0_TAP__M 0xFFF
5755#define QAM_DQ_TAP_RE_EL0_TAP__PRE 0x2
5756
5757#define QAM_DQ_TAP_IM_EL0__A 0x1440021
5758#define QAM_DQ_TAP_IM_EL0__W 12
5759#define QAM_DQ_TAP_IM_EL0__M 0xFFF
5760#define QAM_DQ_TAP_IM_EL0__PRE 0x2
5761
5762#define QAM_DQ_TAP_IM_EL0_TAP__B 0
5763#define QAM_DQ_TAP_IM_EL0_TAP__W 12
5764#define QAM_DQ_TAP_IM_EL0_TAP__M 0xFFF
5765#define QAM_DQ_TAP_IM_EL0_TAP__PRE 0x2
5766
5767#define QAM_DQ_TAP_RE_EL1__A 0x1440022
5768#define QAM_DQ_TAP_RE_EL1__W 12
5769#define QAM_DQ_TAP_RE_EL1__M 0xFFF
5770#define QAM_DQ_TAP_RE_EL1__PRE 0x2
5771
5772#define QAM_DQ_TAP_RE_EL1_TAP__B 0
5773#define QAM_DQ_TAP_RE_EL1_TAP__W 12
5774#define QAM_DQ_TAP_RE_EL1_TAP__M 0xFFF
5775#define QAM_DQ_TAP_RE_EL1_TAP__PRE 0x2
5776
5777#define QAM_DQ_TAP_IM_EL1__A 0x1440023
5778#define QAM_DQ_TAP_IM_EL1__W 12
5779#define QAM_DQ_TAP_IM_EL1__M 0xFFF
5780#define QAM_DQ_TAP_IM_EL1__PRE 0x2
5781
5782#define QAM_DQ_TAP_IM_EL1_TAP__B 0
5783#define QAM_DQ_TAP_IM_EL1_TAP__W 12
5784#define QAM_DQ_TAP_IM_EL1_TAP__M 0xFFF
5785#define QAM_DQ_TAP_IM_EL1_TAP__PRE 0x2
5786
5787#define QAM_DQ_TAP_RE_EL2__A 0x1440024
5788#define QAM_DQ_TAP_RE_EL2__W 12
5789#define QAM_DQ_TAP_RE_EL2__M 0xFFF
5790#define QAM_DQ_TAP_RE_EL2__PRE 0x2
5791
5792#define QAM_DQ_TAP_RE_EL2_TAP__B 0
5793#define QAM_DQ_TAP_RE_EL2_TAP__W 12
5794#define QAM_DQ_TAP_RE_EL2_TAP__M 0xFFF
5795#define QAM_DQ_TAP_RE_EL2_TAP__PRE 0x2
5796
5797#define QAM_DQ_TAP_IM_EL2__A 0x1440025
5798#define QAM_DQ_TAP_IM_EL2__W 12
5799#define QAM_DQ_TAP_IM_EL2__M 0xFFF
5800#define QAM_DQ_TAP_IM_EL2__PRE 0x2
5801
5802#define QAM_DQ_TAP_IM_EL2_TAP__B 0
5803#define QAM_DQ_TAP_IM_EL2_TAP__W 12
5804#define QAM_DQ_TAP_IM_EL2_TAP__M 0xFFF
5805#define QAM_DQ_TAP_IM_EL2_TAP__PRE 0x2
5806
5807#define QAM_DQ_TAP_RE_EL3__A 0x1440026
5808#define QAM_DQ_TAP_RE_EL3__W 12
5809#define QAM_DQ_TAP_RE_EL3__M 0xFFF
5810#define QAM_DQ_TAP_RE_EL3__PRE 0x2
5811
5812#define QAM_DQ_TAP_RE_EL3_TAP__B 0
5813#define QAM_DQ_TAP_RE_EL3_TAP__W 12
5814#define QAM_DQ_TAP_RE_EL3_TAP__M 0xFFF
5815#define QAM_DQ_TAP_RE_EL3_TAP__PRE 0x2
5816
5817#define QAM_DQ_TAP_IM_EL3__A 0x1440027
5818#define QAM_DQ_TAP_IM_EL3__W 12
5819#define QAM_DQ_TAP_IM_EL3__M 0xFFF
5820#define QAM_DQ_TAP_IM_EL3__PRE 0x2
5821
5822#define QAM_DQ_TAP_IM_EL3_TAP__B 0
5823#define QAM_DQ_TAP_IM_EL3_TAP__W 12
5824#define QAM_DQ_TAP_IM_EL3_TAP__M 0xFFF
5825#define QAM_DQ_TAP_IM_EL3_TAP__PRE 0x2
5826
5827#define QAM_DQ_TAP_RE_EL4__A 0x1440028
5828#define QAM_DQ_TAP_RE_EL4__W 12
5829#define QAM_DQ_TAP_RE_EL4__M 0xFFF
5830#define QAM_DQ_TAP_RE_EL4__PRE 0x2
5831
5832#define QAM_DQ_TAP_RE_EL4_TAP__B 0
5833#define QAM_DQ_TAP_RE_EL4_TAP__W 12
5834#define QAM_DQ_TAP_RE_EL4_TAP__M 0xFFF
5835#define QAM_DQ_TAP_RE_EL4_TAP__PRE 0x2
5836
5837#define QAM_DQ_TAP_IM_EL4__A 0x1440029
5838#define QAM_DQ_TAP_IM_EL4__W 12
5839#define QAM_DQ_TAP_IM_EL4__M 0xFFF
5840#define QAM_DQ_TAP_IM_EL4__PRE 0x2
5841
5842#define QAM_DQ_TAP_IM_EL4_TAP__B 0
5843#define QAM_DQ_TAP_IM_EL4_TAP__W 12
5844#define QAM_DQ_TAP_IM_EL4_TAP__M 0xFFF
5845#define QAM_DQ_TAP_IM_EL4_TAP__PRE 0x2
5846
5847#define QAM_DQ_TAP_RE_EL5__A 0x144002A
5848#define QAM_DQ_TAP_RE_EL5__W 12
5849#define QAM_DQ_TAP_RE_EL5__M 0xFFF
5850#define QAM_DQ_TAP_RE_EL5__PRE 0x2
5851
5852#define QAM_DQ_TAP_RE_EL5_TAP__B 0
5853#define QAM_DQ_TAP_RE_EL5_TAP__W 12
5854#define QAM_DQ_TAP_RE_EL5_TAP__M 0xFFF
5855#define QAM_DQ_TAP_RE_EL5_TAP__PRE 0x2
5856
5857#define QAM_DQ_TAP_IM_EL5__A 0x144002B
5858#define QAM_DQ_TAP_IM_EL5__W 12
5859#define QAM_DQ_TAP_IM_EL5__M 0xFFF
5860#define QAM_DQ_TAP_IM_EL5__PRE 0x2
5861
5862#define QAM_DQ_TAP_IM_EL5_TAP__B 0
5863#define QAM_DQ_TAP_IM_EL5_TAP__W 12
5864#define QAM_DQ_TAP_IM_EL5_TAP__M 0xFFF
5865#define QAM_DQ_TAP_IM_EL5_TAP__PRE 0x2
5866
5867#define QAM_DQ_TAP_RE_EL6__A 0x144002C
5868#define QAM_DQ_TAP_RE_EL6__W 12
5869#define QAM_DQ_TAP_RE_EL6__M 0xFFF
5870#define QAM_DQ_TAP_RE_EL6__PRE 0x2
5871
5872#define QAM_DQ_TAP_RE_EL6_TAP__B 0
5873#define QAM_DQ_TAP_RE_EL6_TAP__W 12
5874#define QAM_DQ_TAP_RE_EL6_TAP__M 0xFFF
5875#define QAM_DQ_TAP_RE_EL6_TAP__PRE 0x2
5876
5877#define QAM_DQ_TAP_IM_EL6__A 0x144002D
5878#define QAM_DQ_TAP_IM_EL6__W 12
5879#define QAM_DQ_TAP_IM_EL6__M 0xFFF
5880#define QAM_DQ_TAP_IM_EL6__PRE 0x2
5881
5882#define QAM_DQ_TAP_IM_EL6_TAP__B 0
5883#define QAM_DQ_TAP_IM_EL6_TAP__W 12
5884#define QAM_DQ_TAP_IM_EL6_TAP__M 0xFFF
5885#define QAM_DQ_TAP_IM_EL6_TAP__PRE 0x2
5886
5887#define QAM_DQ_TAP_RE_EL7__A 0x144002E
5888#define QAM_DQ_TAP_RE_EL7__W 12
5889#define QAM_DQ_TAP_RE_EL7__M 0xFFF
5890#define QAM_DQ_TAP_RE_EL7__PRE 0x2
5891
5892#define QAM_DQ_TAP_RE_EL7_TAP__B 0
5893#define QAM_DQ_TAP_RE_EL7_TAP__W 12
5894#define QAM_DQ_TAP_RE_EL7_TAP__M 0xFFF
5895#define QAM_DQ_TAP_RE_EL7_TAP__PRE 0x2
5896
5897#define QAM_DQ_TAP_IM_EL7__A 0x144002F
5898#define QAM_DQ_TAP_IM_EL7__W 12
5899#define QAM_DQ_TAP_IM_EL7__M 0xFFF
5900#define QAM_DQ_TAP_IM_EL7__PRE 0x2
5901
5902#define QAM_DQ_TAP_IM_EL7_TAP__B 0
5903#define QAM_DQ_TAP_IM_EL7_TAP__W 12
5904#define QAM_DQ_TAP_IM_EL7_TAP__M 0xFFF
5905#define QAM_DQ_TAP_IM_EL7_TAP__PRE 0x2
5906
5907#define QAM_DQ_TAP_RE_EL8__A 0x1440030
5908#define QAM_DQ_TAP_RE_EL8__W 12
5909#define QAM_DQ_TAP_RE_EL8__M 0xFFF
5910#define QAM_DQ_TAP_RE_EL8__PRE 0x2
5911
5912#define QAM_DQ_TAP_RE_EL8_TAP__B 0
5913#define QAM_DQ_TAP_RE_EL8_TAP__W 12
5914#define QAM_DQ_TAP_RE_EL8_TAP__M 0xFFF
5915#define QAM_DQ_TAP_RE_EL8_TAP__PRE 0x2
5916
5917#define QAM_DQ_TAP_IM_EL8__A 0x1440031
5918#define QAM_DQ_TAP_IM_EL8__W 12
5919#define QAM_DQ_TAP_IM_EL8__M 0xFFF
5920#define QAM_DQ_TAP_IM_EL8__PRE 0x2
5921
5922#define QAM_DQ_TAP_IM_EL8_TAP__B 0
5923#define QAM_DQ_TAP_IM_EL8_TAP__W 12
5924#define QAM_DQ_TAP_IM_EL8_TAP__M 0xFFF
5925#define QAM_DQ_TAP_IM_EL8_TAP__PRE 0x2
5926
5927#define QAM_DQ_TAP_RE_EL9__A 0x1440032
5928#define QAM_DQ_TAP_RE_EL9__W 12
5929#define QAM_DQ_TAP_RE_EL9__M 0xFFF
5930#define QAM_DQ_TAP_RE_EL9__PRE 0x2
5931
5932#define QAM_DQ_TAP_RE_EL9_TAP__B 0
5933#define QAM_DQ_TAP_RE_EL9_TAP__W 12
5934#define QAM_DQ_TAP_RE_EL9_TAP__M 0xFFF
5935#define QAM_DQ_TAP_RE_EL9_TAP__PRE 0x2
5936
5937#define QAM_DQ_TAP_IM_EL9__A 0x1440033
5938#define QAM_DQ_TAP_IM_EL9__W 12
5939#define QAM_DQ_TAP_IM_EL9__M 0xFFF
5940#define QAM_DQ_TAP_IM_EL9__PRE 0x2
5941
5942#define QAM_DQ_TAP_IM_EL9_TAP__B 0
5943#define QAM_DQ_TAP_IM_EL9_TAP__W 12
5944#define QAM_DQ_TAP_IM_EL9_TAP__M 0xFFF
5945#define QAM_DQ_TAP_IM_EL9_TAP__PRE 0x2
5946
5947#define QAM_DQ_TAP_RE_EL10__A 0x1440034
5948#define QAM_DQ_TAP_RE_EL10__W 12
5949#define QAM_DQ_TAP_RE_EL10__M 0xFFF
5950#define QAM_DQ_TAP_RE_EL10__PRE 0x2
5951
5952#define QAM_DQ_TAP_RE_EL10_TAP__B 0
5953#define QAM_DQ_TAP_RE_EL10_TAP__W 12
5954#define QAM_DQ_TAP_RE_EL10_TAP__M 0xFFF
5955#define QAM_DQ_TAP_RE_EL10_TAP__PRE 0x2
5956
5957#define QAM_DQ_TAP_IM_EL10__A 0x1440035
5958#define QAM_DQ_TAP_IM_EL10__W 12
5959#define QAM_DQ_TAP_IM_EL10__M 0xFFF
5960#define QAM_DQ_TAP_IM_EL10__PRE 0x2
5961
5962#define QAM_DQ_TAP_IM_EL10_TAP__B 0
5963#define QAM_DQ_TAP_IM_EL10_TAP__W 12
5964#define QAM_DQ_TAP_IM_EL10_TAP__M 0xFFF
5965#define QAM_DQ_TAP_IM_EL10_TAP__PRE 0x2
5966
5967#define QAM_DQ_TAP_RE_EL11__A 0x1440036
5968#define QAM_DQ_TAP_RE_EL11__W 12
5969#define QAM_DQ_TAP_RE_EL11__M 0xFFF
5970#define QAM_DQ_TAP_RE_EL11__PRE 0x2
5971
5972#define QAM_DQ_TAP_RE_EL11_TAP__B 0
5973#define QAM_DQ_TAP_RE_EL11_TAP__W 12
5974#define QAM_DQ_TAP_RE_EL11_TAP__M 0xFFF
5975#define QAM_DQ_TAP_RE_EL11_TAP__PRE 0x2
5976
5977#define QAM_DQ_TAP_IM_EL11__A 0x1440037
5978#define QAM_DQ_TAP_IM_EL11__W 12
5979#define QAM_DQ_TAP_IM_EL11__M 0xFFF
5980#define QAM_DQ_TAP_IM_EL11__PRE 0x2
5981
5982#define QAM_DQ_TAP_IM_EL11_TAP__B 0
5983#define QAM_DQ_TAP_IM_EL11_TAP__W 12
5984#define QAM_DQ_TAP_IM_EL11_TAP__M 0xFFF
5985#define QAM_DQ_TAP_IM_EL11_TAP__PRE 0x2
5986
5987#define QAM_DQ_TAP_RE_EL12__A 0x1440038
5988#define QAM_DQ_TAP_RE_EL12__W 12
5989#define QAM_DQ_TAP_RE_EL12__M 0xFFF
5990#define QAM_DQ_TAP_RE_EL12__PRE 0x2
5991
5992#define QAM_DQ_TAP_RE_EL12_TAP__B 0
5993#define QAM_DQ_TAP_RE_EL12_TAP__W 12
5994#define QAM_DQ_TAP_RE_EL12_TAP__M 0xFFF
5995#define QAM_DQ_TAP_RE_EL12_TAP__PRE 0x2
5996
5997#define QAM_DQ_TAP_IM_EL12__A 0x1440039
5998#define QAM_DQ_TAP_IM_EL12__W 12
5999#define QAM_DQ_TAP_IM_EL12__M 0xFFF
6000#define QAM_DQ_TAP_IM_EL12__PRE 0x2
6001
6002#define QAM_DQ_TAP_IM_EL12_TAP__B 0
6003#define QAM_DQ_TAP_IM_EL12_TAP__W 12
6004#define QAM_DQ_TAP_IM_EL12_TAP__M 0xFFF
6005#define QAM_DQ_TAP_IM_EL12_TAP__PRE 0x2
6006
6007#define QAM_DQ_TAP_RE_EL13__A 0x144003A
6008#define QAM_DQ_TAP_RE_EL13__W 12
6009#define QAM_DQ_TAP_RE_EL13__M 0xFFF
6010#define QAM_DQ_TAP_RE_EL13__PRE 0x2
6011
6012#define QAM_DQ_TAP_RE_EL13_TAP__B 0
6013#define QAM_DQ_TAP_RE_EL13_TAP__W 12
6014#define QAM_DQ_TAP_RE_EL13_TAP__M 0xFFF
6015#define QAM_DQ_TAP_RE_EL13_TAP__PRE 0x2
6016
6017#define QAM_DQ_TAP_IM_EL13__A 0x144003B
6018#define QAM_DQ_TAP_IM_EL13__W 12
6019#define QAM_DQ_TAP_IM_EL13__M 0xFFF
6020#define QAM_DQ_TAP_IM_EL13__PRE 0x2
6021
6022#define QAM_DQ_TAP_IM_EL13_TAP__B 0
6023#define QAM_DQ_TAP_IM_EL13_TAP__W 12
6024#define QAM_DQ_TAP_IM_EL13_TAP__M 0xFFF
6025#define QAM_DQ_TAP_IM_EL13_TAP__PRE 0x2
6026
6027#define QAM_DQ_TAP_RE_EL14__A 0x144003C
6028#define QAM_DQ_TAP_RE_EL14__W 12
6029#define QAM_DQ_TAP_RE_EL14__M 0xFFF
6030#define QAM_DQ_TAP_RE_EL14__PRE 0x2
6031
6032#define QAM_DQ_TAP_RE_EL14_TAP__B 0
6033#define QAM_DQ_TAP_RE_EL14_TAP__W 12
6034#define QAM_DQ_TAP_RE_EL14_TAP__M 0xFFF
6035#define QAM_DQ_TAP_RE_EL14_TAP__PRE 0x2
6036
6037#define QAM_DQ_TAP_IM_EL14__A 0x144003D
6038#define QAM_DQ_TAP_IM_EL14__W 12
6039#define QAM_DQ_TAP_IM_EL14__M 0xFFF
6040#define QAM_DQ_TAP_IM_EL14__PRE 0x2
6041
6042#define QAM_DQ_TAP_IM_EL14_TAP__B 0
6043#define QAM_DQ_TAP_IM_EL14_TAP__W 12
6044#define QAM_DQ_TAP_IM_EL14_TAP__M 0xFFF
6045#define QAM_DQ_TAP_IM_EL14_TAP__PRE 0x2
6046
6047#define QAM_DQ_TAP_RE_EL15__A 0x144003E
6048#define QAM_DQ_TAP_RE_EL15__W 12
6049#define QAM_DQ_TAP_RE_EL15__M 0xFFF
6050#define QAM_DQ_TAP_RE_EL15__PRE 0x2
6051
6052#define QAM_DQ_TAP_RE_EL15_TAP__B 0
6053#define QAM_DQ_TAP_RE_EL15_TAP__W 12
6054#define QAM_DQ_TAP_RE_EL15_TAP__M 0xFFF
6055#define QAM_DQ_TAP_RE_EL15_TAP__PRE 0x2
6056
6057#define QAM_DQ_TAP_IM_EL15__A 0x144003F
6058#define QAM_DQ_TAP_IM_EL15__W 12
6059#define QAM_DQ_TAP_IM_EL15__M 0xFFF
6060#define QAM_DQ_TAP_IM_EL15__PRE 0x2
6061
6062#define QAM_DQ_TAP_IM_EL15_TAP__B 0
6063#define QAM_DQ_TAP_IM_EL15_TAP__W 12
6064#define QAM_DQ_TAP_IM_EL15_TAP__M 0xFFF
6065#define QAM_DQ_TAP_IM_EL15_TAP__PRE 0x2
6066
6067#define QAM_DQ_TAP_RE_EL16__A 0x1440040
6068#define QAM_DQ_TAP_RE_EL16__W 12
6069#define QAM_DQ_TAP_RE_EL16__M 0xFFF
6070#define QAM_DQ_TAP_RE_EL16__PRE 0x2
6071
6072#define QAM_DQ_TAP_RE_EL16_TAP__B 0
6073#define QAM_DQ_TAP_RE_EL16_TAP__W 12
6074#define QAM_DQ_TAP_RE_EL16_TAP__M 0xFFF
6075#define QAM_DQ_TAP_RE_EL16_TAP__PRE 0x2
6076
6077#define QAM_DQ_TAP_IM_EL16__A 0x1440041
6078#define QAM_DQ_TAP_IM_EL16__W 12
6079#define QAM_DQ_TAP_IM_EL16__M 0xFFF
6080#define QAM_DQ_TAP_IM_EL16__PRE 0x2
6081
6082#define QAM_DQ_TAP_IM_EL16_TAP__B 0
6083#define QAM_DQ_TAP_IM_EL16_TAP__W 12
6084#define QAM_DQ_TAP_IM_EL16_TAP__M 0xFFF
6085#define QAM_DQ_TAP_IM_EL16_TAP__PRE 0x2
6086
6087#define QAM_DQ_TAP_RE_EL17__A 0x1440042
6088#define QAM_DQ_TAP_RE_EL17__W 12
6089#define QAM_DQ_TAP_RE_EL17__M 0xFFF
6090#define QAM_DQ_TAP_RE_EL17__PRE 0x2
6091
6092#define QAM_DQ_TAP_RE_EL17_TAP__B 0
6093#define QAM_DQ_TAP_RE_EL17_TAP__W 12
6094#define QAM_DQ_TAP_RE_EL17_TAP__M 0xFFF
6095#define QAM_DQ_TAP_RE_EL17_TAP__PRE 0x2
6096
6097#define QAM_DQ_TAP_IM_EL17__A 0x1440043
6098#define QAM_DQ_TAP_IM_EL17__W 12
6099#define QAM_DQ_TAP_IM_EL17__M 0xFFF
6100#define QAM_DQ_TAP_IM_EL17__PRE 0x2
6101
6102#define QAM_DQ_TAP_IM_EL17_TAP__B 0
6103#define QAM_DQ_TAP_IM_EL17_TAP__W 12
6104#define QAM_DQ_TAP_IM_EL17_TAP__M 0xFFF
6105#define QAM_DQ_TAP_IM_EL17_TAP__PRE 0x2
6106
6107#define QAM_DQ_TAP_RE_EL18__A 0x1440044
6108#define QAM_DQ_TAP_RE_EL18__W 12
6109#define QAM_DQ_TAP_RE_EL18__M 0xFFF
6110#define QAM_DQ_TAP_RE_EL18__PRE 0x2
6111
6112#define QAM_DQ_TAP_RE_EL18_TAP__B 0
6113#define QAM_DQ_TAP_RE_EL18_TAP__W 12
6114#define QAM_DQ_TAP_RE_EL18_TAP__M 0xFFF
6115#define QAM_DQ_TAP_RE_EL18_TAP__PRE 0x2
6116
6117#define QAM_DQ_TAP_IM_EL18__A 0x1440045
6118#define QAM_DQ_TAP_IM_EL18__W 12
6119#define QAM_DQ_TAP_IM_EL18__M 0xFFF
6120#define QAM_DQ_TAP_IM_EL18__PRE 0x2
6121
6122#define QAM_DQ_TAP_IM_EL18_TAP__B 0
6123#define QAM_DQ_TAP_IM_EL18_TAP__W 12
6124#define QAM_DQ_TAP_IM_EL18_TAP__M 0xFFF
6125#define QAM_DQ_TAP_IM_EL18_TAP__PRE 0x2
6126
6127#define QAM_DQ_TAP_RE_EL19__A 0x1440046
6128#define QAM_DQ_TAP_RE_EL19__W 12
6129#define QAM_DQ_TAP_RE_EL19__M 0xFFF
6130#define QAM_DQ_TAP_RE_EL19__PRE 0x2
6131
6132#define QAM_DQ_TAP_RE_EL19_TAP__B 0
6133#define QAM_DQ_TAP_RE_EL19_TAP__W 12
6134#define QAM_DQ_TAP_RE_EL19_TAP__M 0xFFF
6135#define QAM_DQ_TAP_RE_EL19_TAP__PRE 0x2
6136
6137#define QAM_DQ_TAP_IM_EL19__A 0x1440047
6138#define QAM_DQ_TAP_IM_EL19__W 12
6139#define QAM_DQ_TAP_IM_EL19__M 0xFFF
6140#define QAM_DQ_TAP_IM_EL19__PRE 0x2
6141
6142#define QAM_DQ_TAP_IM_EL19_TAP__B 0
6143#define QAM_DQ_TAP_IM_EL19_TAP__W 12
6144#define QAM_DQ_TAP_IM_EL19_TAP__M 0xFFF
6145#define QAM_DQ_TAP_IM_EL19_TAP__PRE 0x2
6146
6147#define QAM_DQ_TAP_RE_EL20__A 0x1440048
6148#define QAM_DQ_TAP_RE_EL20__W 12
6149#define QAM_DQ_TAP_RE_EL20__M 0xFFF
6150#define QAM_DQ_TAP_RE_EL20__PRE 0x2
6151
6152#define QAM_DQ_TAP_RE_EL20_TAP__B 0
6153#define QAM_DQ_TAP_RE_EL20_TAP__W 12
6154#define QAM_DQ_TAP_RE_EL20_TAP__M 0xFFF
6155#define QAM_DQ_TAP_RE_EL20_TAP__PRE 0x2
6156
6157#define QAM_DQ_TAP_IM_EL20__A 0x1440049
6158#define QAM_DQ_TAP_IM_EL20__W 12
6159#define QAM_DQ_TAP_IM_EL20__M 0xFFF
6160#define QAM_DQ_TAP_IM_EL20__PRE 0x2
6161
6162#define QAM_DQ_TAP_IM_EL20_TAP__B 0
6163#define QAM_DQ_TAP_IM_EL20_TAP__W 12
6164#define QAM_DQ_TAP_IM_EL20_TAP__M 0xFFF
6165#define QAM_DQ_TAP_IM_EL20_TAP__PRE 0x2
6166
6167#define QAM_DQ_TAP_RE_EL21__A 0x144004A
6168#define QAM_DQ_TAP_RE_EL21__W 12
6169#define QAM_DQ_TAP_RE_EL21__M 0xFFF
6170#define QAM_DQ_TAP_RE_EL21__PRE 0x2
6171
6172#define QAM_DQ_TAP_RE_EL21_TAP__B 0
6173#define QAM_DQ_TAP_RE_EL21_TAP__W 12
6174#define QAM_DQ_TAP_RE_EL21_TAP__M 0xFFF
6175#define QAM_DQ_TAP_RE_EL21_TAP__PRE 0x2
6176
6177#define QAM_DQ_TAP_IM_EL21__A 0x144004B
6178#define QAM_DQ_TAP_IM_EL21__W 12
6179#define QAM_DQ_TAP_IM_EL21__M 0xFFF
6180#define QAM_DQ_TAP_IM_EL21__PRE 0x2
6181
6182#define QAM_DQ_TAP_IM_EL21_TAP__B 0
6183#define QAM_DQ_TAP_IM_EL21_TAP__W 12
6184#define QAM_DQ_TAP_IM_EL21_TAP__M 0xFFF
6185#define QAM_DQ_TAP_IM_EL21_TAP__PRE 0x2
6186
6187#define QAM_DQ_TAP_RE_EL22__A 0x144004C
6188#define QAM_DQ_TAP_RE_EL22__W 12
6189#define QAM_DQ_TAP_RE_EL22__M 0xFFF
6190#define QAM_DQ_TAP_RE_EL22__PRE 0x2
6191
6192#define QAM_DQ_TAP_RE_EL22_TAP__B 0
6193#define QAM_DQ_TAP_RE_EL22_TAP__W 12
6194#define QAM_DQ_TAP_RE_EL22_TAP__M 0xFFF
6195#define QAM_DQ_TAP_RE_EL22_TAP__PRE 0x2
6196
6197#define QAM_DQ_TAP_IM_EL22__A 0x144004D
6198#define QAM_DQ_TAP_IM_EL22__W 12
6199#define QAM_DQ_TAP_IM_EL22__M 0xFFF
6200#define QAM_DQ_TAP_IM_EL22__PRE 0x2
6201
6202#define QAM_DQ_TAP_IM_EL22_TAP__B 0
6203#define QAM_DQ_TAP_IM_EL22_TAP__W 12
6204#define QAM_DQ_TAP_IM_EL22_TAP__M 0xFFF
6205#define QAM_DQ_TAP_IM_EL22_TAP__PRE 0x2
6206
6207#define QAM_DQ_TAP_RE_EL23__A 0x144004E
6208#define QAM_DQ_TAP_RE_EL23__W 12
6209#define QAM_DQ_TAP_RE_EL23__M 0xFFF
6210#define QAM_DQ_TAP_RE_EL23__PRE 0x2
6211
6212#define QAM_DQ_TAP_RE_EL23_TAP__B 0
6213#define QAM_DQ_TAP_RE_EL23_TAP__W 12
6214#define QAM_DQ_TAP_RE_EL23_TAP__M 0xFFF
6215#define QAM_DQ_TAP_RE_EL23_TAP__PRE 0x2
6216
6217#define QAM_DQ_TAP_IM_EL23__A 0x144004F
6218#define QAM_DQ_TAP_IM_EL23__W 12
6219#define QAM_DQ_TAP_IM_EL23__M 0xFFF
6220#define QAM_DQ_TAP_IM_EL23__PRE 0x2
6221
6222#define QAM_DQ_TAP_IM_EL23_TAP__B 0
6223#define QAM_DQ_TAP_IM_EL23_TAP__W 12
6224#define QAM_DQ_TAP_IM_EL23_TAP__M 0xFFF
6225#define QAM_DQ_TAP_IM_EL23_TAP__PRE 0x2
6226
6227#define QAM_DQ_TAP_RE_EL24__A 0x1440050
6228#define QAM_DQ_TAP_RE_EL24__W 12
6229#define QAM_DQ_TAP_RE_EL24__M 0xFFF
6230#define QAM_DQ_TAP_RE_EL24__PRE 0x2
6231
6232#define QAM_DQ_TAP_RE_EL24_TAP__B 0
6233#define QAM_DQ_TAP_RE_EL24_TAP__W 12
6234#define QAM_DQ_TAP_RE_EL24_TAP__M 0xFFF
6235#define QAM_DQ_TAP_RE_EL24_TAP__PRE 0x2
6236
6237#define QAM_DQ_TAP_IM_EL24__A 0x1440051
6238#define QAM_DQ_TAP_IM_EL24__W 12
6239#define QAM_DQ_TAP_IM_EL24__M 0xFFF
6240#define QAM_DQ_TAP_IM_EL24__PRE 0x2
6241
6242#define QAM_DQ_TAP_IM_EL24_TAP__B 0
6243#define QAM_DQ_TAP_IM_EL24_TAP__W 12
6244#define QAM_DQ_TAP_IM_EL24_TAP__M 0xFFF
6245#define QAM_DQ_TAP_IM_EL24_TAP__PRE 0x2
6246
6247#define QAM_DQ_TAP_RE_EL25__A 0x1440052
6248#define QAM_DQ_TAP_RE_EL25__W 12
6249#define QAM_DQ_TAP_RE_EL25__M 0xFFF
6250#define QAM_DQ_TAP_RE_EL25__PRE 0x2
6251
6252#define QAM_DQ_TAP_RE_EL25_TAP__B 0
6253#define QAM_DQ_TAP_RE_EL25_TAP__W 12
6254#define QAM_DQ_TAP_RE_EL25_TAP__M 0xFFF
6255#define QAM_DQ_TAP_RE_EL25_TAP__PRE 0x2
6256
6257#define QAM_DQ_TAP_IM_EL25__A 0x1440053
6258#define QAM_DQ_TAP_IM_EL25__W 12
6259#define QAM_DQ_TAP_IM_EL25__M 0xFFF
6260#define QAM_DQ_TAP_IM_EL25__PRE 0x2
6261
6262#define QAM_DQ_TAP_IM_EL25_TAP__B 0
6263#define QAM_DQ_TAP_IM_EL25_TAP__W 12
6264#define QAM_DQ_TAP_IM_EL25_TAP__M 0xFFF
6265#define QAM_DQ_TAP_IM_EL25_TAP__PRE 0x2
6266
6267#define QAM_DQ_TAP_RE_EL26__A 0x1440054
6268#define QAM_DQ_TAP_RE_EL26__W 12
6269#define QAM_DQ_TAP_RE_EL26__M 0xFFF
6270#define QAM_DQ_TAP_RE_EL26__PRE 0x2
6271
6272#define QAM_DQ_TAP_RE_EL26_TAP__B 0
6273#define QAM_DQ_TAP_RE_EL26_TAP__W 12
6274#define QAM_DQ_TAP_RE_EL26_TAP__M 0xFFF
6275#define QAM_DQ_TAP_RE_EL26_TAP__PRE 0x2
6276
6277#define QAM_DQ_TAP_IM_EL26__A 0x1440055
6278#define QAM_DQ_TAP_IM_EL26__W 12
6279#define QAM_DQ_TAP_IM_EL26__M 0xFFF
6280#define QAM_DQ_TAP_IM_EL26__PRE 0x2
6281
6282#define QAM_DQ_TAP_IM_EL26_TAP__B 0
6283#define QAM_DQ_TAP_IM_EL26_TAP__W 12
6284#define QAM_DQ_TAP_IM_EL26_TAP__M 0xFFF
6285#define QAM_DQ_TAP_IM_EL26_TAP__PRE 0x2
6286
6287#define QAM_DQ_TAP_RE_EL27__A 0x1440056
6288#define QAM_DQ_TAP_RE_EL27__W 12
6289#define QAM_DQ_TAP_RE_EL27__M 0xFFF
6290#define QAM_DQ_TAP_RE_EL27__PRE 0x2
6291
6292#define QAM_DQ_TAP_RE_EL27_TAP__B 0
6293#define QAM_DQ_TAP_RE_EL27_TAP__W 12
6294#define QAM_DQ_TAP_RE_EL27_TAP__M 0xFFF
6295#define QAM_DQ_TAP_RE_EL27_TAP__PRE 0x2
6296
6297#define QAM_DQ_TAP_IM_EL27__A 0x1440057
6298#define QAM_DQ_TAP_IM_EL27__W 12
6299#define QAM_DQ_TAP_IM_EL27__M 0xFFF
6300#define QAM_DQ_TAP_IM_EL27__PRE 0x2
6301
6302#define QAM_DQ_TAP_IM_EL27_TAP__B 0
6303#define QAM_DQ_TAP_IM_EL27_TAP__W 12
6304#define QAM_DQ_TAP_IM_EL27_TAP__M 0xFFF
6305#define QAM_DQ_TAP_IM_EL27_TAP__PRE 0x2
6306
6307
6308
6309#define QAM_LC_COMM_EXEC__A 0x1450000
6310#define QAM_LC_COMM_EXEC__W 2
6311#define QAM_LC_COMM_EXEC__M 0x3
6312#define QAM_LC_COMM_EXEC__PRE 0x0
6313#define QAM_LC_COMM_EXEC_STOP 0x0
6314#define QAM_LC_COMM_EXEC_ACTIVE 0x1
6315#define QAM_LC_COMM_EXEC_HOLD 0x2
6316
6317#define QAM_LC_COMM_MB__A 0x1450002
6318#define QAM_LC_COMM_MB__W 2
6319#define QAM_LC_COMM_MB__M 0x3
6320#define QAM_LC_COMM_MB__PRE 0x0
6321#define QAM_LC_COMM_MB_CTL__B 0
6322#define QAM_LC_COMM_MB_CTL__W 1
6323#define QAM_LC_COMM_MB_CTL__M 0x1
6324#define QAM_LC_COMM_MB_CTL__PRE 0x0
6325#define QAM_LC_COMM_MB_CTL_OFF 0x0
6326#define QAM_LC_COMM_MB_CTL_ON 0x1
6327#define QAM_LC_COMM_MB_OBS__B 1
6328#define QAM_LC_COMM_MB_OBS__W 1
6329#define QAM_LC_COMM_MB_OBS__M 0x2
6330#define QAM_LC_COMM_MB_OBS__PRE 0x0
6331#define QAM_LC_COMM_MB_OBS_OFF 0x0
6332#define QAM_LC_COMM_MB_OBS_ON 0x2
6333
6334#define QAM_LC_COMM_INT_REQ__A 0x1450003
6335#define QAM_LC_COMM_INT_REQ__W 1
6336#define QAM_LC_COMM_INT_REQ__M 0x1
6337#define QAM_LC_COMM_INT_REQ__PRE 0x0
6338#define QAM_LC_COMM_INT_STA__A 0x1450005
6339#define QAM_LC_COMM_INT_STA__W 3
6340#define QAM_LC_COMM_INT_STA__M 0x7
6341#define QAM_LC_COMM_INT_STA__PRE 0x0
6342
6343#define QAM_LC_COMM_INT_STA_READY__B 0
6344#define QAM_LC_COMM_INT_STA_READY__W 1
6345#define QAM_LC_COMM_INT_STA_READY__M 0x1
6346#define QAM_LC_COMM_INT_STA_READY__PRE 0x0
6347
6348#define QAM_LC_COMM_INT_STA_OVERFLOW__B 1
6349#define QAM_LC_COMM_INT_STA_OVERFLOW__W 1
6350#define QAM_LC_COMM_INT_STA_OVERFLOW__M 0x2
6351#define QAM_LC_COMM_INT_STA_OVERFLOW__PRE 0x0
6352
6353#define QAM_LC_COMM_INT_STA_FREQ_WRAP__B 2
6354#define QAM_LC_COMM_INT_STA_FREQ_WRAP__W 1
6355#define QAM_LC_COMM_INT_STA_FREQ_WRAP__M 0x4
6356#define QAM_LC_COMM_INT_STA_FREQ_WRAP__PRE 0x0
6357
6358#define QAM_LC_COMM_INT_MSK__A 0x1450006
6359#define QAM_LC_COMM_INT_MSK__W 3
6360#define QAM_LC_COMM_INT_MSK__M 0x7
6361#define QAM_LC_COMM_INT_MSK__PRE 0x0
6362#define QAM_LC_COMM_INT_MSK_READY__B 0
6363#define QAM_LC_COMM_INT_MSK_READY__W 1
6364#define QAM_LC_COMM_INT_MSK_READY__M 0x1
6365#define QAM_LC_COMM_INT_MSK_READY__PRE 0x0
6366#define QAM_LC_COMM_INT_MSK_OVERFLOW__B 1
6367#define QAM_LC_COMM_INT_MSK_OVERFLOW__W 1
6368#define QAM_LC_COMM_INT_MSK_OVERFLOW__M 0x2
6369#define QAM_LC_COMM_INT_MSK_OVERFLOW__PRE 0x0
6370#define QAM_LC_COMM_INT_MSK_FREQ_WRAP__B 2
6371#define QAM_LC_COMM_INT_MSK_FREQ_WRAP__W 1
6372#define QAM_LC_COMM_INT_MSK_FREQ_WRAP__M 0x4
6373#define QAM_LC_COMM_INT_MSK_FREQ_WRAP__PRE 0x0
6374
6375#define QAM_LC_COMM_INT_STM__A 0x1450007
6376#define QAM_LC_COMM_INT_STM__W 3
6377#define QAM_LC_COMM_INT_STM__M 0x7
6378#define QAM_LC_COMM_INT_STM__PRE 0x0
6379#define QAM_LC_COMM_INT_STM_READY__B 0
6380#define QAM_LC_COMM_INT_STM_READY__W 1
6381#define QAM_LC_COMM_INT_STM_READY__M 0x1
6382#define QAM_LC_COMM_INT_STM_READY__PRE 0x0
6383#define QAM_LC_COMM_INT_STM_OVERFLOW__B 1
6384#define QAM_LC_COMM_INT_STM_OVERFLOW__W 1
6385#define QAM_LC_COMM_INT_STM_OVERFLOW__M 0x2
6386#define QAM_LC_COMM_INT_STM_OVERFLOW__PRE 0x0
6387#define QAM_LC_COMM_INT_STM_FREQ_WRAP__B 2
6388#define QAM_LC_COMM_INT_STM_FREQ_WRAP__W 1
6389#define QAM_LC_COMM_INT_STM_FREQ_WRAP__M 0x4
6390#define QAM_LC_COMM_INT_STM_FREQ_WRAP__PRE 0x0
6391
6392#define QAM_LC_MODE__A 0x1450010
6393#define QAM_LC_MODE__W 3
6394#define QAM_LC_MODE__M 0x7
6395#define QAM_LC_MODE__PRE 0x7
6396
6397#define QAM_LC_MODE_ENABLE_A__B 0
6398#define QAM_LC_MODE_ENABLE_A__W 1
6399#define QAM_LC_MODE_ENABLE_A__M 0x1
6400#define QAM_LC_MODE_ENABLE_A__PRE 0x1
6401
6402#define QAM_LC_MODE_ENABLE_F__B 1
6403#define QAM_LC_MODE_ENABLE_F__W 1
6404#define QAM_LC_MODE_ENABLE_F__M 0x2
6405#define QAM_LC_MODE_ENABLE_F__PRE 0x2
6406
6407#define QAM_LC_MODE_ENABLE_R__B 2
6408#define QAM_LC_MODE_ENABLE_R__W 1
6409#define QAM_LC_MODE_ENABLE_R__M 0x4
6410#define QAM_LC_MODE_ENABLE_R__PRE 0x4
6411
6412#define QAM_LC_CA__A 0x1450011
6413#define QAM_LC_CA__W 6
6414#define QAM_LC_CA__M 0x3F
6415#define QAM_LC_CA__PRE 0x28
6416
6417#define QAM_LC_CA_COEF__B 0
6418#define QAM_LC_CA_COEF__W 6
6419#define QAM_LC_CA_COEF__M 0x3F
6420#define QAM_LC_CA_COEF__PRE 0x28
6421
6422#define QAM_LC_CF__A 0x1450012
6423#define QAM_LC_CF__W 8
6424#define QAM_LC_CF__M 0xFF
6425#define QAM_LC_CF__PRE 0x8C
6426
6427#define QAM_LC_CF_COEF__B 0
6428#define QAM_LC_CF_COEF__W 8
6429#define QAM_LC_CF_COEF__M 0xFF
6430#define QAM_LC_CF_COEF__PRE 0x8C
6431
6432#define QAM_LC_CF1__A 0x1450013
6433#define QAM_LC_CF1__W 8
6434#define QAM_LC_CF1__M 0xFF
6435#define QAM_LC_CF1__PRE 0x1E
6436
6437#define QAM_LC_CF1_COEF__B 0
6438#define QAM_LC_CF1_COEF__W 8
6439#define QAM_LC_CF1_COEF__M 0xFF
6440#define QAM_LC_CF1_COEF__PRE 0x1E
6441
6442#define QAM_LC_CP__A 0x1450014
6443#define QAM_LC_CP__W 8
6444#define QAM_LC_CP__M 0xFF
6445#define QAM_LC_CP__PRE 0x78
6446
6447#define QAM_LC_CP_COEF__B 0
6448#define QAM_LC_CP_COEF__W 8
6449#define QAM_LC_CP_COEF__M 0xFF
6450#define QAM_LC_CP_COEF__PRE 0x78
6451
6452#define QAM_LC_CI__A 0x1450015
6453#define QAM_LC_CI__W 8
6454#define QAM_LC_CI__M 0xFF
6455#define QAM_LC_CI__PRE 0x46
6456
6457#define QAM_LC_CI_COEF__B 0
6458#define QAM_LC_CI_COEF__W 8
6459#define QAM_LC_CI_COEF__M 0xFF
6460#define QAM_LC_CI_COEF__PRE 0x46
6461
6462#define QAM_LC_EP__A 0x1450016
6463#define QAM_LC_EP__W 6
6464#define QAM_LC_EP__M 0x3F
6465#define QAM_LC_EP__PRE 0x0
6466
6467#define QAM_LC_EP_COEF__B 0
6468#define QAM_LC_EP_COEF__W 6
6469#define QAM_LC_EP_COEF__M 0x3F
6470#define QAM_LC_EP_COEF__PRE 0x0
6471
6472#define QAM_LC_EI__A 0x1450017
6473#define QAM_LC_EI__W 6
6474#define QAM_LC_EI__M 0x3F
6475#define QAM_LC_EI__PRE 0x0
6476
6477#define QAM_LC_EI_COEF__B 0
6478#define QAM_LC_EI_COEF__W 6
6479#define QAM_LC_EI_COEF__M 0x3F
6480#define QAM_LC_EI_COEF__PRE 0x0
6481
6482#define QAM_LC_QUAL_TAB0__A 0x1450018
6483#define QAM_LC_QUAL_TAB0__W 5
6484#define QAM_LC_QUAL_TAB0__M 0x1F
6485#define QAM_LC_QUAL_TAB0__PRE 0x1
6486
6487#define QAM_LC_QUAL_TAB0_VALUE__B 0
6488#define QAM_LC_QUAL_TAB0_VALUE__W 5
6489#define QAM_LC_QUAL_TAB0_VALUE__M 0x1F
6490#define QAM_LC_QUAL_TAB0_VALUE__PRE 0x1
6491
6492#define QAM_LC_QUAL_TAB1__A 0x1450019
6493#define QAM_LC_QUAL_TAB1__W 5
6494#define QAM_LC_QUAL_TAB1__M 0x1F
6495#define QAM_LC_QUAL_TAB1__PRE 0x1
6496
6497#define QAM_LC_QUAL_TAB1_VALUE__B 0
6498#define QAM_LC_QUAL_TAB1_VALUE__W 5
6499#define QAM_LC_QUAL_TAB1_VALUE__M 0x1F
6500#define QAM_LC_QUAL_TAB1_VALUE__PRE 0x1
6501
6502#define QAM_LC_QUAL_TAB2__A 0x145001A
6503#define QAM_LC_QUAL_TAB2__W 5
6504#define QAM_LC_QUAL_TAB2__M 0x1F
6505#define QAM_LC_QUAL_TAB2__PRE 0x1
6506
6507#define QAM_LC_QUAL_TAB2_VALUE__B 0
6508#define QAM_LC_QUAL_TAB2_VALUE__W 5
6509#define QAM_LC_QUAL_TAB2_VALUE__M 0x1F
6510#define QAM_LC_QUAL_TAB2_VALUE__PRE 0x1
6511
6512#define QAM_LC_QUAL_TAB3__A 0x145001B
6513#define QAM_LC_QUAL_TAB3__W 5
6514#define QAM_LC_QUAL_TAB3__M 0x1F
6515#define QAM_LC_QUAL_TAB3__PRE 0x1
6516
6517#define QAM_LC_QUAL_TAB3_VALUE__B 0
6518#define QAM_LC_QUAL_TAB3_VALUE__W 5
6519#define QAM_LC_QUAL_TAB3_VALUE__M 0x1F
6520#define QAM_LC_QUAL_TAB3_VALUE__PRE 0x1
6521
6522#define QAM_LC_QUAL_TAB4__A 0x145001C
6523#define QAM_LC_QUAL_TAB4__W 5
6524#define QAM_LC_QUAL_TAB4__M 0x1F
6525#define QAM_LC_QUAL_TAB4__PRE 0x1
6526
6527#define QAM_LC_QUAL_TAB4_VALUE__B 0
6528#define QAM_LC_QUAL_TAB4_VALUE__W 5
6529#define QAM_LC_QUAL_TAB4_VALUE__M 0x1F
6530#define QAM_LC_QUAL_TAB4_VALUE__PRE 0x1
6531
6532#define QAM_LC_QUAL_TAB5__A 0x145001D
6533#define QAM_LC_QUAL_TAB5__W 5
6534#define QAM_LC_QUAL_TAB5__M 0x1F
6535#define QAM_LC_QUAL_TAB5__PRE 0x1
6536
6537#define QAM_LC_QUAL_TAB5_VALUE__B 0
6538#define QAM_LC_QUAL_TAB5_VALUE__W 5
6539#define QAM_LC_QUAL_TAB5_VALUE__M 0x1F
6540#define QAM_LC_QUAL_TAB5_VALUE__PRE 0x1
6541
6542#define QAM_LC_QUAL_TAB6__A 0x145001E
6543#define QAM_LC_QUAL_TAB6__W 5
6544#define QAM_LC_QUAL_TAB6__M 0x1F
6545#define QAM_LC_QUAL_TAB6__PRE 0x1
6546
6547#define QAM_LC_QUAL_TAB6_VALUE__B 0
6548#define QAM_LC_QUAL_TAB6_VALUE__W 5
6549#define QAM_LC_QUAL_TAB6_VALUE__M 0x1F
6550#define QAM_LC_QUAL_TAB6_VALUE__PRE 0x1
6551
6552#define QAM_LC_QUAL_TAB8__A 0x145001F
6553#define QAM_LC_QUAL_TAB8__W 5
6554#define QAM_LC_QUAL_TAB8__M 0x1F
6555#define QAM_LC_QUAL_TAB8__PRE 0x1
6556
6557#define QAM_LC_QUAL_TAB8_VALUE__B 0
6558#define QAM_LC_QUAL_TAB8_VALUE__W 5
6559#define QAM_LC_QUAL_TAB8_VALUE__M 0x1F
6560#define QAM_LC_QUAL_TAB8_VALUE__PRE 0x1
6561
6562#define QAM_LC_QUAL_TAB9__A 0x1450020
6563#define QAM_LC_QUAL_TAB9__W 5
6564#define QAM_LC_QUAL_TAB9__M 0x1F
6565#define QAM_LC_QUAL_TAB9__PRE 0x1
6566
6567#define QAM_LC_QUAL_TAB9_VALUE__B 0
6568#define QAM_LC_QUAL_TAB9_VALUE__W 5
6569#define QAM_LC_QUAL_TAB9_VALUE__M 0x1F
6570#define QAM_LC_QUAL_TAB9_VALUE__PRE 0x1
6571
6572#define QAM_LC_QUAL_TAB10__A 0x1450021
6573#define QAM_LC_QUAL_TAB10__W 5
6574#define QAM_LC_QUAL_TAB10__M 0x1F
6575#define QAM_LC_QUAL_TAB10__PRE 0x1
6576
6577#define QAM_LC_QUAL_TAB10_VALUE__B 0
6578#define QAM_LC_QUAL_TAB10_VALUE__W 5
6579#define QAM_LC_QUAL_TAB10_VALUE__M 0x1F
6580#define QAM_LC_QUAL_TAB10_VALUE__PRE 0x1
6581
6582#define QAM_LC_QUAL_TAB12__A 0x1450022
6583#define QAM_LC_QUAL_TAB12__W 5
6584#define QAM_LC_QUAL_TAB12__M 0x1F
6585#define QAM_LC_QUAL_TAB12__PRE 0x1
6586
6587#define QAM_LC_QUAL_TAB12_VALUE__B 0
6588#define QAM_LC_QUAL_TAB12_VALUE__W 5
6589#define QAM_LC_QUAL_TAB12_VALUE__M 0x1F
6590#define QAM_LC_QUAL_TAB12_VALUE__PRE 0x1
6591
6592#define QAM_LC_QUAL_TAB15__A 0x1450023
6593#define QAM_LC_QUAL_TAB15__W 5
6594#define QAM_LC_QUAL_TAB15__M 0x1F
6595#define QAM_LC_QUAL_TAB15__PRE 0x1
6596
6597#define QAM_LC_QUAL_TAB15_VALUE__B 0
6598#define QAM_LC_QUAL_TAB15_VALUE__W 5
6599#define QAM_LC_QUAL_TAB15_VALUE__M 0x1F
6600#define QAM_LC_QUAL_TAB15_VALUE__PRE 0x1
6601
6602#define QAM_LC_QUAL_TAB16__A 0x1450024
6603#define QAM_LC_QUAL_TAB16__W 5
6604#define QAM_LC_QUAL_TAB16__M 0x1F
6605#define QAM_LC_QUAL_TAB16__PRE 0x1
6606
6607#define QAM_LC_QUAL_TAB16_VALUE__B 0
6608#define QAM_LC_QUAL_TAB16_VALUE__W 5
6609#define QAM_LC_QUAL_TAB16_VALUE__M 0x1F
6610#define QAM_LC_QUAL_TAB16_VALUE__PRE 0x1
6611
6612#define QAM_LC_QUAL_TAB20__A 0x1450025
6613#define QAM_LC_QUAL_TAB20__W 5
6614#define QAM_LC_QUAL_TAB20__M 0x1F
6615#define QAM_LC_QUAL_TAB20__PRE 0x1
6616
6617#define QAM_LC_QUAL_TAB20_VALUE__B 0
6618#define QAM_LC_QUAL_TAB20_VALUE__W 5
6619#define QAM_LC_QUAL_TAB20_VALUE__M 0x1F
6620#define QAM_LC_QUAL_TAB20_VALUE__PRE 0x1
6621
6622#define QAM_LC_QUAL_TAB25__A 0x1450026
6623#define QAM_LC_QUAL_TAB25__W 5
6624#define QAM_LC_QUAL_TAB25__M 0x1F
6625#define QAM_LC_QUAL_TAB25__PRE 0x1
6626
6627#define QAM_LC_QUAL_TAB25_VALUE__B 0
6628#define QAM_LC_QUAL_TAB25_VALUE__W 5
6629#define QAM_LC_QUAL_TAB25_VALUE__M 0x1F
6630#define QAM_LC_QUAL_TAB25_VALUE__PRE 0x1
6631
6632#define QAM_LC_EQ_TIMING__A 0x1450027
6633#define QAM_LC_EQ_TIMING__W 10
6634#define QAM_LC_EQ_TIMING__M 0x3FF
6635#define QAM_LC_EQ_TIMING__PRE 0x0
6636
6637#define QAM_LC_EQ_TIMING_OFFS__B 0
6638#define QAM_LC_EQ_TIMING_OFFS__W 10
6639#define QAM_LC_EQ_TIMING_OFFS__M 0x3FF
6640#define QAM_LC_EQ_TIMING_OFFS__PRE 0x0
6641
6642#define QAM_LC_LPF_FACTORP__A 0x1450028
6643#define QAM_LC_LPF_FACTORP__W 3
6644#define QAM_LC_LPF_FACTORP__M 0x7
6645#define QAM_LC_LPF_FACTORP__PRE 0x3
6646
6647#define QAM_LC_LPF_FACTORP_FACTOR__B 0
6648#define QAM_LC_LPF_FACTORP_FACTOR__W 3
6649#define QAM_LC_LPF_FACTORP_FACTOR__M 0x7
6650#define QAM_LC_LPF_FACTORP_FACTOR__PRE 0x3
6651
6652#define QAM_LC_LPF_FACTORI__A 0x1450029
6653#define QAM_LC_LPF_FACTORI__W 3
6654#define QAM_LC_LPF_FACTORI__M 0x7
6655#define QAM_LC_LPF_FACTORI__PRE 0x3
6656
6657#define QAM_LC_LPF_FACTORI_FACTOR__B 0
6658#define QAM_LC_LPF_FACTORI_FACTOR__W 3
6659#define QAM_LC_LPF_FACTORI_FACTOR__M 0x7
6660#define QAM_LC_LPF_FACTORI_FACTOR__PRE 0x3
6661
6662#define QAM_LC_RATE_LIMIT__A 0x145002A
6663#define QAM_LC_RATE_LIMIT__W 2
6664#define QAM_LC_RATE_LIMIT__M 0x3
6665#define QAM_LC_RATE_LIMIT__PRE 0x3
6666
6667#define QAM_LC_RATE_LIMIT_LIMIT__B 0
6668#define QAM_LC_RATE_LIMIT_LIMIT__W 2
6669#define QAM_LC_RATE_LIMIT_LIMIT__M 0x3
6670#define QAM_LC_RATE_LIMIT_LIMIT__PRE 0x3
6671
6672#define QAM_LC_SYMBOL_FREQ__A 0x145002B
6673#define QAM_LC_SYMBOL_FREQ__W 10
6674#define QAM_LC_SYMBOL_FREQ__M 0x3FF
6675#define QAM_LC_SYMBOL_FREQ__PRE 0x199
6676
6677#define QAM_LC_SYMBOL_FREQ_FREQ__B 0
6678#define QAM_LC_SYMBOL_FREQ_FREQ__W 10
6679#define QAM_LC_SYMBOL_FREQ_FREQ__M 0x3FF
6680#define QAM_LC_SYMBOL_FREQ_FREQ__PRE 0x199
6681#define QAM_LC_SYMBOL_FREQ_FREQ_QAM_B_64 0x197
6682#define QAM_LC_SYMBOL_FREQ_FREQ_QAM_B_256 0x1B2
6683
6684#define QAM_LC_MTA_LENGTH__A 0x145002C
6685#define QAM_LC_MTA_LENGTH__W 2
6686#define QAM_LC_MTA_LENGTH__M 0x3
6687#define QAM_LC_MTA_LENGTH__PRE 0x2
6688
6689#define QAM_LC_MTA_LENGTH_LENGTH__B 0
6690#define QAM_LC_MTA_LENGTH_LENGTH__W 2
6691#define QAM_LC_MTA_LENGTH_LENGTH__M 0x3
6692#define QAM_LC_MTA_LENGTH_LENGTH__PRE 0x2
6693
6694#define QAM_LC_AMP_ACCU__A 0x145002D
6695#define QAM_LC_AMP_ACCU__W 14
6696#define QAM_LC_AMP_ACCU__M 0x3FFF
6697#define QAM_LC_AMP_ACCU__PRE 0x600
6698
6699#define QAM_LC_AMP_ACCU_ACCU__B 0
6700#define QAM_LC_AMP_ACCU_ACCU__W 14
6701#define QAM_LC_AMP_ACCU_ACCU__M 0x3FFF
6702#define QAM_LC_AMP_ACCU_ACCU__PRE 0x600
6703
6704#define QAM_LC_FREQ_ACCU__A 0x145002E
6705#define QAM_LC_FREQ_ACCU__W 10
6706#define QAM_LC_FREQ_ACCU__M 0x3FF
6707#define QAM_LC_FREQ_ACCU__PRE 0x0
6708
6709#define QAM_LC_FREQ_ACCU_ACCU__B 0
6710#define QAM_LC_FREQ_ACCU_ACCU__W 10
6711#define QAM_LC_FREQ_ACCU_ACCU__M 0x3FF
6712#define QAM_LC_FREQ_ACCU_ACCU__PRE 0x0
6713
6714#define QAM_LC_RATE_ACCU__A 0x145002F
6715#define QAM_LC_RATE_ACCU__W 10
6716#define QAM_LC_RATE_ACCU__M 0x3FF
6717#define QAM_LC_RATE_ACCU__PRE 0x0
6718
6719#define QAM_LC_RATE_ACCU_ACCU__B 0
6720#define QAM_LC_RATE_ACCU_ACCU__W 10
6721#define QAM_LC_RATE_ACCU_ACCU__M 0x3FF
6722#define QAM_LC_RATE_ACCU_ACCU__PRE 0x0
6723
6724#define QAM_LC_AMPLITUDE__A 0x1450030
6725#define QAM_LC_AMPLITUDE__W 10
6726#define QAM_LC_AMPLITUDE__M 0x3FF
6727#define QAM_LC_AMPLITUDE__PRE 0x0
6728
6729#define QAM_LC_AMPLITUDE_SIZE__B 0
6730#define QAM_LC_AMPLITUDE_SIZE__W 10
6731#define QAM_LC_AMPLITUDE_SIZE__M 0x3FF
6732#define QAM_LC_AMPLITUDE_SIZE__PRE 0x0
6733
6734#define QAM_LC_RAD_ERROR__A 0x1450031
6735#define QAM_LC_RAD_ERROR__W 10
6736#define QAM_LC_RAD_ERROR__M 0x3FF
6737#define QAM_LC_RAD_ERROR__PRE 0x0
6738
6739#define QAM_LC_RAD_ERROR_SIZE__B 0
6740#define QAM_LC_RAD_ERROR_SIZE__W 10
6741#define QAM_LC_RAD_ERROR_SIZE__M 0x3FF
6742#define QAM_LC_RAD_ERROR_SIZE__PRE 0x0
6743
6744#define QAM_LC_FREQ_OFFS__A 0x1450032
6745#define QAM_LC_FREQ_OFFS__W 10
6746#define QAM_LC_FREQ_OFFS__M 0x3FF
6747#define QAM_LC_FREQ_OFFS__PRE 0x0
6748
6749#define QAM_LC_FREQ_OFFS_OFFS__B 0
6750#define QAM_LC_FREQ_OFFS_OFFS__W 10
6751#define QAM_LC_FREQ_OFFS_OFFS__M 0x3FF
6752#define QAM_LC_FREQ_OFFS_OFFS__PRE 0x0
6753
6754#define QAM_LC_PHASE_ERROR__A 0x1450033
6755#define QAM_LC_PHASE_ERROR__W 10
6756#define QAM_LC_PHASE_ERROR__M 0x3FF
6757#define QAM_LC_PHASE_ERROR__PRE 0x0
6758
6759#define QAM_LC_PHASE_ERROR_SIZE__B 0
6760#define QAM_LC_PHASE_ERROR_SIZE__W 10
6761#define QAM_LC_PHASE_ERROR_SIZE__M 0x3FF
6762#define QAM_LC_PHASE_ERROR_SIZE__PRE 0x0
6763
6764
6765
6766#define QAM_VD_COMM_EXEC__A 0x1460000
6767#define QAM_VD_COMM_EXEC__W 2
6768#define QAM_VD_COMM_EXEC__M 0x3
6769#define QAM_VD_COMM_EXEC__PRE 0x0
6770#define QAM_VD_COMM_EXEC_STOP 0x0
6771#define QAM_VD_COMM_EXEC_ACTIVE 0x1
6772#define QAM_VD_COMM_EXEC_HOLD 0x2
6773
6774#define QAM_VD_COMM_MB__A 0x1460002
6775#define QAM_VD_COMM_MB__W 2
6776#define QAM_VD_COMM_MB__M 0x3
6777#define QAM_VD_COMM_MB__PRE 0x0
6778#define QAM_VD_COMM_MB_CTL__B 0
6779#define QAM_VD_COMM_MB_CTL__W 1
6780#define QAM_VD_COMM_MB_CTL__M 0x1
6781#define QAM_VD_COMM_MB_CTL__PRE 0x0
6782#define QAM_VD_COMM_MB_CTL_OFF 0x0
6783#define QAM_VD_COMM_MB_CTL_ON 0x1
6784#define QAM_VD_COMM_MB_OBS__B 1
6785#define QAM_VD_COMM_MB_OBS__W 1
6786#define QAM_VD_COMM_MB_OBS__M 0x2
6787#define QAM_VD_COMM_MB_OBS__PRE 0x0
6788#define QAM_VD_COMM_MB_OBS_OFF 0x0
6789#define QAM_VD_COMM_MB_OBS_ON 0x2
6790
6791#define QAM_VD_COMM_INT_REQ__A 0x1460003
6792#define QAM_VD_COMM_INT_REQ__W 1
6793#define QAM_VD_COMM_INT_REQ__M 0x1
6794#define QAM_VD_COMM_INT_REQ__PRE 0x0
6795#define QAM_VD_COMM_INT_STA__A 0x1460005
6796#define QAM_VD_COMM_INT_STA__W 2
6797#define QAM_VD_COMM_INT_STA__M 0x3
6798#define QAM_VD_COMM_INT_STA__PRE 0x0
6799
6800#define QAM_VD_COMM_INT_STA_LOCK_INT__B 0
6801#define QAM_VD_COMM_INT_STA_LOCK_INT__W 1
6802#define QAM_VD_COMM_INT_STA_LOCK_INT__M 0x1
6803#define QAM_VD_COMM_INT_STA_LOCK_INT__PRE 0x0
6804
6805#define QAM_VD_COMM_INT_STA_PERIOD_INT__B 1
6806#define QAM_VD_COMM_INT_STA_PERIOD_INT__W 1
6807#define QAM_VD_COMM_INT_STA_PERIOD_INT__M 0x2
6808#define QAM_VD_COMM_INT_STA_PERIOD_INT__PRE 0x0
6809
6810#define QAM_VD_COMM_INT_MSK__A 0x1460006
6811#define QAM_VD_COMM_INT_MSK__W 2
6812#define QAM_VD_COMM_INT_MSK__M 0x3
6813#define QAM_VD_COMM_INT_MSK__PRE 0x0
6814#define QAM_VD_COMM_INT_MSK_LOCK_INT__B 0
6815#define QAM_VD_COMM_INT_MSK_LOCK_INT__W 1
6816#define QAM_VD_COMM_INT_MSK_LOCK_INT__M 0x1
6817#define QAM_VD_COMM_INT_MSK_LOCK_INT__PRE 0x0
6818#define QAM_VD_COMM_INT_MSK_PERIOD_INT__B 1
6819#define QAM_VD_COMM_INT_MSK_PERIOD_INT__W 1
6820#define QAM_VD_COMM_INT_MSK_PERIOD_INT__M 0x2
6821#define QAM_VD_COMM_INT_MSK_PERIOD_INT__PRE 0x0
6822
6823#define QAM_VD_COMM_INT_STM__A 0x1460007
6824#define QAM_VD_COMM_INT_STM__W 2
6825#define QAM_VD_COMM_INT_STM__M 0x3
6826#define QAM_VD_COMM_INT_STM__PRE 0x0
6827#define QAM_VD_COMM_INT_STM_LOCK_INT__B 0
6828#define QAM_VD_COMM_INT_STM_LOCK_INT__W 1
6829#define QAM_VD_COMM_INT_STM_LOCK_INT__M 0x1
6830#define QAM_VD_COMM_INT_STM_LOCK_INT__PRE 0x0
6831#define QAM_VD_COMM_INT_STM_PERIOD_INT__B 1
6832#define QAM_VD_COMM_INT_STM_PERIOD_INT__W 1
6833#define QAM_VD_COMM_INT_STM_PERIOD_INT__M 0x2
6834#define QAM_VD_COMM_INT_STM_PERIOD_INT__PRE 0x0
6835
6836#define QAM_VD_STATUS__A 0x1460010
6837#define QAM_VD_STATUS__W 1
6838#define QAM_VD_STATUS__M 0x1
6839#define QAM_VD_STATUS__PRE 0x0
6840
6841#define QAM_VD_STATUS_LOCK__B 0
6842#define QAM_VD_STATUS_LOCK__W 1
6843#define QAM_VD_STATUS_LOCK__M 0x1
6844#define QAM_VD_STATUS_LOCK__PRE 0x0
6845
6846#define QAM_VD_UNLOCK_CONTROL__A 0x1460011
6847#define QAM_VD_UNLOCK_CONTROL__W 1
6848#define QAM_VD_UNLOCK_CONTROL__M 0x1
6849#define QAM_VD_UNLOCK_CONTROL__PRE 0x0
6850
6851#define QAM_VD_UNLOCK_CONTROL_UNLOCK_CTRL__B 0
6852#define QAM_VD_UNLOCK_CONTROL_UNLOCK_CTRL__W 1
6853#define QAM_VD_UNLOCK_CONTROL_UNLOCK_CTRL__M 0x1
6854#define QAM_VD_UNLOCK_CONTROL_UNLOCK_CTRL__PRE 0x0
6855
6856#define QAM_VD_MIN_VOTING_ROUNDS__A 0x1460012
6857#define QAM_VD_MIN_VOTING_ROUNDS__W 6
6858#define QAM_VD_MIN_VOTING_ROUNDS__M 0x3F
6859#define QAM_VD_MIN_VOTING_ROUNDS__PRE 0x10
6860
6861#define QAM_VD_MIN_VOTING_ROUNDS_ROUNDS__B 0
6862#define QAM_VD_MIN_VOTING_ROUNDS_ROUNDS__W 6
6863#define QAM_VD_MIN_VOTING_ROUNDS_ROUNDS__M 0x3F
6864#define QAM_VD_MIN_VOTING_ROUNDS_ROUNDS__PRE 0x10
6865
6866#define QAM_VD_MAX_VOTING_ROUNDS__A 0x1460013
6867#define QAM_VD_MAX_VOTING_ROUNDS__W 6
6868#define QAM_VD_MAX_VOTING_ROUNDS__M 0x3F
6869#define QAM_VD_MAX_VOTING_ROUNDS__PRE 0x10
6870
6871#define QAM_VD_MAX_VOTING_ROUNDS_ROUNDS__B 0
6872#define QAM_VD_MAX_VOTING_ROUNDS_ROUNDS__W 6
6873#define QAM_VD_MAX_VOTING_ROUNDS_ROUNDS__M 0x3F
6874#define QAM_VD_MAX_VOTING_ROUNDS_ROUNDS__PRE 0x10
6875
6876#define QAM_VD_TRACEBACK_DEPTH__A 0x1460014
6877#define QAM_VD_TRACEBACK_DEPTH__W 5
6878#define QAM_VD_TRACEBACK_DEPTH__M 0x1F
6879#define QAM_VD_TRACEBACK_DEPTH__PRE 0x10
6880
6881#define QAM_VD_TRACEBACK_DEPTH_LENGTH__B 0
6882#define QAM_VD_TRACEBACK_DEPTH_LENGTH__W 5
6883#define QAM_VD_TRACEBACK_DEPTH_LENGTH__M 0x1F
6884#define QAM_VD_TRACEBACK_DEPTH_LENGTH__PRE 0x10
6885
6886
6887#define QAM_VD_UNLOCK__A 0x1460015
6888#define QAM_VD_UNLOCK__W 1
6889#define QAM_VD_UNLOCK__M 0x1
6890#define QAM_VD_UNLOCK__PRE 0x0
6891#define QAM_VD_MEASUREMENT_PERIOD__A 0x1460016
6892#define QAM_VD_MEASUREMENT_PERIOD__W 16
6893#define QAM_VD_MEASUREMENT_PERIOD__M 0xFFFF
6894#define QAM_VD_MEASUREMENT_PERIOD__PRE 0x8236
6895
6896#define QAM_VD_MEASUREMENT_PERIOD_PERIOD__B 0
6897#define QAM_VD_MEASUREMENT_PERIOD_PERIOD__W 16
6898#define QAM_VD_MEASUREMENT_PERIOD_PERIOD__M 0xFFFF
6899#define QAM_VD_MEASUREMENT_PERIOD_PERIOD__PRE 0x8236
6900
6901#define QAM_VD_MEASUREMENT_PRESCALE__A 0x1460017
6902#define QAM_VD_MEASUREMENT_PRESCALE__W 16
6903#define QAM_VD_MEASUREMENT_PRESCALE__M 0xFFFF
6904#define QAM_VD_MEASUREMENT_PRESCALE__PRE 0x4
6905
6906#define QAM_VD_MEASUREMENT_PRESCALE_PRESCALE__B 0
6907#define QAM_VD_MEASUREMENT_PRESCALE_PRESCALE__W 16
6908#define QAM_VD_MEASUREMENT_PRESCALE_PRESCALE__M 0xFFFF
6909#define QAM_VD_MEASUREMENT_PRESCALE_PRESCALE__PRE 0x4
6910
6911#define QAM_VD_DELTA_PATH_METRIC__A 0x1460018
6912#define QAM_VD_DELTA_PATH_METRIC__W 16
6913#define QAM_VD_DELTA_PATH_METRIC__M 0xFFFF
6914#define QAM_VD_DELTA_PATH_METRIC__PRE 0xFFFF
6915
6916#define QAM_VD_DELTA_PATH_METRIC_FIXED_MANT__B 0
6917#define QAM_VD_DELTA_PATH_METRIC_FIXED_MANT__W 12
6918#define QAM_VD_DELTA_PATH_METRIC_FIXED_MANT__M 0xFFF
6919#define QAM_VD_DELTA_PATH_METRIC_FIXED_MANT__PRE 0xFFF
6920
6921#define QAM_VD_DELTA_PATH_METRIC_EXP__B 12
6922#define QAM_VD_DELTA_PATH_METRIC_EXP__W 4
6923#define QAM_VD_DELTA_PATH_METRIC_EXP__M 0xF000
6924#define QAM_VD_DELTA_PATH_METRIC_EXP__PRE 0xF000
6925
6926#define QAM_VD_NR_QSYM_ERRORS__A 0x1460019
6927#define QAM_VD_NR_QSYM_ERRORS__W 16
6928#define QAM_VD_NR_QSYM_ERRORS__M 0xFFFF
6929#define QAM_VD_NR_QSYM_ERRORS__PRE 0xFFFF
6930
6931#define QAM_VD_NR_QSYM_ERRORS_FIXED_MANT__B 0
6932#define QAM_VD_NR_QSYM_ERRORS_FIXED_MANT__W 12
6933#define QAM_VD_NR_QSYM_ERRORS_FIXED_MANT__M 0xFFF
6934#define QAM_VD_NR_QSYM_ERRORS_FIXED_MANT__PRE 0xFFF
6935
6936#define QAM_VD_NR_QSYM_ERRORS_EXP__B 12
6937#define QAM_VD_NR_QSYM_ERRORS_EXP__W 4
6938#define QAM_VD_NR_QSYM_ERRORS_EXP__M 0xF000
6939#define QAM_VD_NR_QSYM_ERRORS_EXP__PRE 0xF000
6940
6941#define QAM_VD_NR_SYMBOL_ERRORS__A 0x146001A
6942#define QAM_VD_NR_SYMBOL_ERRORS__W 16
6943#define QAM_VD_NR_SYMBOL_ERRORS__M 0xFFFF
6944#define QAM_VD_NR_SYMBOL_ERRORS__PRE 0xFFFF
6945
6946#define QAM_VD_NR_SYMBOL_ERRORS_FIXED_MANT__B 0
6947#define QAM_VD_NR_SYMBOL_ERRORS_FIXED_MANT__W 12
6948#define QAM_VD_NR_SYMBOL_ERRORS_FIXED_MANT__M 0xFFF
6949#define QAM_VD_NR_SYMBOL_ERRORS_FIXED_MANT__PRE 0xFFF
6950
6951#define QAM_VD_NR_SYMBOL_ERRORS_EXP__B 12
6952#define QAM_VD_NR_SYMBOL_ERRORS_EXP__W 4
6953#define QAM_VD_NR_SYMBOL_ERRORS_EXP__M 0xF000
6954#define QAM_VD_NR_SYMBOL_ERRORS_EXP__PRE 0xF000
6955
6956#define QAM_VD_RELOCK_COUNT__A 0x146001B
6957#define QAM_VD_RELOCK_COUNT__W 16
6958#define QAM_VD_RELOCK_COUNT__M 0xFFFF
6959#define QAM_VD_RELOCK_COUNT__PRE 0x0
6960
6961#define QAM_VD_RELOCK_COUNT_COUNT__B 0
6962#define QAM_VD_RELOCK_COUNT_COUNT__W 8
6963#define QAM_VD_RELOCK_COUNT_COUNT__M 0xFF
6964#define QAM_VD_RELOCK_COUNT_COUNT__PRE 0x0
6965
6966
6967
6968#define QAM_SY_COMM_EXEC__A 0x1470000
6969#define QAM_SY_COMM_EXEC__W 2
6970#define QAM_SY_COMM_EXEC__M 0x3
6971#define QAM_SY_COMM_EXEC__PRE 0x0
6972#define QAM_SY_COMM_EXEC_STOP 0x0
6973#define QAM_SY_COMM_EXEC_ACTIVE 0x1
6974#define QAM_SY_COMM_EXEC_HOLD 0x2
6975
6976#define QAM_SY_COMM_MB__A 0x1470002
6977#define QAM_SY_COMM_MB__W 2
6978#define QAM_SY_COMM_MB__M 0x3
6979#define QAM_SY_COMM_MB__PRE 0x0
6980#define QAM_SY_COMM_MB_CTL__B 0
6981#define QAM_SY_COMM_MB_CTL__W 1
6982#define QAM_SY_COMM_MB_CTL__M 0x1
6983#define QAM_SY_COMM_MB_CTL__PRE 0x0
6984#define QAM_SY_COMM_MB_CTL_OFF 0x0
6985#define QAM_SY_COMM_MB_CTL_ON 0x1
6986#define QAM_SY_COMM_MB_OBS__B 1
6987#define QAM_SY_COMM_MB_OBS__W 1
6988#define QAM_SY_COMM_MB_OBS__M 0x2
6989#define QAM_SY_COMM_MB_OBS__PRE 0x0
6990#define QAM_SY_COMM_MB_OBS_OFF 0x0
6991#define QAM_SY_COMM_MB_OBS_ON 0x2
6992
6993#define QAM_SY_COMM_INT_REQ__A 0x1470003
6994#define QAM_SY_COMM_INT_REQ__W 1
6995#define QAM_SY_COMM_INT_REQ__M 0x1
6996#define QAM_SY_COMM_INT_REQ__PRE 0x0
6997#define QAM_SY_COMM_INT_STA__A 0x1470005
6998#define QAM_SY_COMM_INT_STA__W 4
6999#define QAM_SY_COMM_INT_STA__M 0xF
7000#define QAM_SY_COMM_INT_STA__PRE 0x0
7001
7002#define QAM_SY_COMM_INT_STA_LOCK_INT__B 0
7003#define QAM_SY_COMM_INT_STA_LOCK_INT__W 1
7004#define QAM_SY_COMM_INT_STA_LOCK_INT__M 0x1
7005#define QAM_SY_COMM_INT_STA_LOCK_INT__PRE 0x0
7006
7007#define QAM_SY_COMM_INT_STA_UNLOCK_INT__B 1
7008#define QAM_SY_COMM_INT_STA_UNLOCK_INT__W 1
7009#define QAM_SY_COMM_INT_STA_UNLOCK_INT__M 0x2
7010#define QAM_SY_COMM_INT_STA_UNLOCK_INT__PRE 0x0
7011
7012#define QAM_SY_COMM_INT_STA_TIMEOUT_INT__B 2
7013#define QAM_SY_COMM_INT_STA_TIMEOUT_INT__W 1
7014#define QAM_SY_COMM_INT_STA_TIMEOUT_INT__M 0x4
7015#define QAM_SY_COMM_INT_STA_TIMEOUT_INT__PRE 0x0
7016
7017#define QAM_SY_COMM_INT_STA_CTL_WORD_INT__B 3
7018#define QAM_SY_COMM_INT_STA_CTL_WORD_INT__W 1
7019#define QAM_SY_COMM_INT_STA_CTL_WORD_INT__M 0x8
7020#define QAM_SY_COMM_INT_STA_CTL_WORD_INT__PRE 0x0
7021
7022#define QAM_SY_COMM_INT_MSK__A 0x1470006
7023#define QAM_SY_COMM_INT_MSK__W 4
7024#define QAM_SY_COMM_INT_MSK__M 0xF
7025#define QAM_SY_COMM_INT_MSK__PRE 0x0
7026#define QAM_SY_COMM_INT_MSK_LOCK_MSK__B 0
7027#define QAM_SY_COMM_INT_MSK_LOCK_MSK__W 1
7028#define QAM_SY_COMM_INT_MSK_LOCK_MSK__M 0x1
7029#define QAM_SY_COMM_INT_MSK_LOCK_MSK__PRE 0x0
7030#define QAM_SY_COMM_INT_MSK_UNLOCK_MSK__B 1
7031#define QAM_SY_COMM_INT_MSK_UNLOCK_MSK__W 1
7032#define QAM_SY_COMM_INT_MSK_UNLOCK_MSK__M 0x2
7033#define QAM_SY_COMM_INT_MSK_UNLOCK_MSK__PRE 0x0
7034#define QAM_SY_COMM_INT_MSK_TIMEOUT_MSK__B 2
7035#define QAM_SY_COMM_INT_MSK_TIMEOUT_MSK__W 1
7036#define QAM_SY_COMM_INT_MSK_TIMEOUT_MSK__M 0x4
7037#define QAM_SY_COMM_INT_MSK_TIMEOUT_MSK__PRE 0x0
7038#define QAM_SY_COMM_INT_MSK_CTL_WORD_MSK__B 3
7039#define QAM_SY_COMM_INT_MSK_CTL_WORD_MSK__W 1
7040#define QAM_SY_COMM_INT_MSK_CTL_WORD_MSK__M 0x8
7041#define QAM_SY_COMM_INT_MSK_CTL_WORD_MSK__PRE 0x0
7042
7043#define QAM_SY_COMM_INT_STM__A 0x1470007
7044#define QAM_SY_COMM_INT_STM__W 4
7045#define QAM_SY_COMM_INT_STM__M 0xF
7046#define QAM_SY_COMM_INT_STM__PRE 0x0
7047#define QAM_SY_COMM_INT_STM_LOCK_MSK__B 0
7048#define QAM_SY_COMM_INT_STM_LOCK_MSK__W 1
7049#define QAM_SY_COMM_INT_STM_LOCK_MSK__M 0x1
7050#define QAM_SY_COMM_INT_STM_LOCK_MSK__PRE 0x0
7051#define QAM_SY_COMM_INT_STM_UNLOCK_MSK__B 1
7052#define QAM_SY_COMM_INT_STM_UNLOCK_MSK__W 1
7053#define QAM_SY_COMM_INT_STM_UNLOCK_MSK__M 0x2
7054#define QAM_SY_COMM_INT_STM_UNLOCK_MSK__PRE 0x0
7055#define QAM_SY_COMM_INT_STM_TIMEOUT_MSK__B 2
7056#define QAM_SY_COMM_INT_STM_TIMEOUT_MSK__W 1
7057#define QAM_SY_COMM_INT_STM_TIMEOUT_MSK__M 0x4
7058#define QAM_SY_COMM_INT_STM_TIMEOUT_MSK__PRE 0x0
7059#define QAM_SY_COMM_INT_STM_CTL_WORD_MSK__B 3
7060#define QAM_SY_COMM_INT_STM_CTL_WORD_MSK__W 1
7061#define QAM_SY_COMM_INT_STM_CTL_WORD_MSK__M 0x8
7062#define QAM_SY_COMM_INT_STM_CTL_WORD_MSK__PRE 0x0
7063
7064#define QAM_SY_STATUS__A 0x1470010
7065#define QAM_SY_STATUS__W 2
7066#define QAM_SY_STATUS__M 0x3
7067#define QAM_SY_STATUS__PRE 0x0
7068
7069#define QAM_SY_STATUS_SYNC_STATE__B 0
7070#define QAM_SY_STATUS_SYNC_STATE__W 2
7071#define QAM_SY_STATUS_SYNC_STATE__M 0x3
7072#define QAM_SY_STATUS_SYNC_STATE__PRE 0x0
7073
7074
7075#define QAM_SY_TIMEOUT__A 0x1470011
7076#define QAM_SY_TIMEOUT__W 16
7077#define QAM_SY_TIMEOUT__M 0xFFFF
7078#define QAM_SY_TIMEOUT__PRE 0x3A98
7079
7080#define QAM_SY_SYNC_LWM__A 0x1470012
7081#define QAM_SY_SYNC_LWM__W 4
7082#define QAM_SY_SYNC_LWM__M 0xF
7083#define QAM_SY_SYNC_LWM__PRE 0x2
7084
7085#define QAM_SY_SYNC_AWM__A 0x1470013
7086#define QAM_SY_SYNC_AWM__W 4
7087#define QAM_SY_SYNC_AWM__M 0xF
7088#define QAM_SY_SYNC_AWM__PRE 0x3
7089
7090#define QAM_SY_SYNC_HWM__A 0x1470014
7091#define QAM_SY_SYNC_HWM__W 4
7092#define QAM_SY_SYNC_HWM__M 0xF
7093#define QAM_SY_SYNC_HWM__PRE 0x5
7094
7095#define QAM_SY_UNLOCK__A 0x1470015
7096#define QAM_SY_UNLOCK__W 1
7097#define QAM_SY_UNLOCK__M 0x1
7098#define QAM_SY_UNLOCK__PRE 0x0
7099#define QAM_SY_CONTROL_WORD__A 0x1470016
7100#define QAM_SY_CONTROL_WORD__W 4
7101#define QAM_SY_CONTROL_WORD__M 0xF
7102#define QAM_SY_CONTROL_WORD__PRE 0x0
7103
7104#define QAM_SY_CONTROL_WORD_CTRL_WORD__B 0
7105#define QAM_SY_CONTROL_WORD_CTRL_WORD__W 4
7106#define QAM_SY_CONTROL_WORD_CTRL_WORD__M 0xF
7107#define QAM_SY_CONTROL_WORD_CTRL_WORD__PRE 0x0
7108
7109
7110
7111#define QAM_VD_ISS_RAM__A 0x1480000
7112
7113
7114
7115#define QAM_VD_QSS_RAM__A 0x1490000
7116
7117
7118
7119#define QAM_VD_SYM_RAM__A 0x14A0000
7120
7121
7122
7123
7124
7125#define SCU_COMM_EXEC__A 0x800000
7126#define SCU_COMM_EXEC__W 2
7127#define SCU_COMM_EXEC__M 0x3
7128#define SCU_COMM_EXEC__PRE 0x0
7129#define SCU_COMM_EXEC_STOP 0x0
7130#define SCU_COMM_EXEC_ACTIVE 0x1
7131#define SCU_COMM_EXEC_HOLD 0x2
7132
7133#define SCU_COMM_STATE__A 0x800001
7134#define SCU_COMM_STATE__W 16
7135#define SCU_COMM_STATE__M 0xFFFF
7136#define SCU_COMM_STATE__PRE 0x0
7137
7138#define SCU_COMM_STATE_COMM_STATE__B 0
7139#define SCU_COMM_STATE_COMM_STATE__W 16
7140#define SCU_COMM_STATE_COMM_STATE__M 0xFFFF
7141#define SCU_COMM_STATE_COMM_STATE__PRE 0x0
7142
7143
7144
7145#define SCU_TOP_COMM_EXEC__A 0x810000
7146#define SCU_TOP_COMM_EXEC__W 2
7147#define SCU_TOP_COMM_EXEC__M 0x3
7148#define SCU_TOP_COMM_EXEC__PRE 0x0
7149#define SCU_TOP_COMM_EXEC_STOP 0x0
7150#define SCU_TOP_COMM_EXEC_ACTIVE 0x1
7151#define SCU_TOP_COMM_EXEC_HOLD 0x2
7152
7153
7154#define SCU_TOP_COMM_STATE__A 0x810001
7155#define SCU_TOP_COMM_STATE__W 16
7156#define SCU_TOP_COMM_STATE__M 0xFFFF
7157#define SCU_TOP_COMM_STATE__PRE 0x0
7158#define SCU_TOP_MWAIT_CTR__A 0x810010
7159#define SCU_TOP_MWAIT_CTR__W 2
7160#define SCU_TOP_MWAIT_CTR__M 0x3
7161#define SCU_TOP_MWAIT_CTR__PRE 0x0
7162
7163#define SCU_TOP_MWAIT_CTR_MWAIT_SEL__B 0
7164#define SCU_TOP_MWAIT_CTR_MWAIT_SEL__W 1
7165#define SCU_TOP_MWAIT_CTR_MWAIT_SEL__M 0x1
7166#define SCU_TOP_MWAIT_CTR_MWAIT_SEL__PRE 0x0
7167#define SCU_TOP_MWAIT_CTR_MWAIT_SEL_TR_MW_OFF 0x0
7168#define SCU_TOP_MWAIT_CTR_MWAIT_SEL_TR_MW_ON 0x1
7169
7170#define SCU_TOP_MWAIT_CTR_READY_DIS__B 1
7171#define SCU_TOP_MWAIT_CTR_READY_DIS__W 1
7172#define SCU_TOP_MWAIT_CTR_READY_DIS__M 0x2
7173#define SCU_TOP_MWAIT_CTR_READY_DIS__PRE 0x0
7174#define SCU_TOP_MWAIT_CTR_READY_DIS_NMI_ON 0x0
7175#define SCU_TOP_MWAIT_CTR_READY_DIS_NMI_OFF 0x2
7176
7177
7178
7179#define SCU_LOW_RAM__A 0x820000
7180
7181#define SCU_LOW_RAM_LOW__B 0
7182#define SCU_LOW_RAM_LOW__W 16
7183#define SCU_LOW_RAM_LOW__M 0xFFFF
7184#define SCU_LOW_RAM_LOW__PRE 0x0
7185
7186
7187
7188#define SCU_HIGH_RAM__A 0x830000
7189
7190#define SCU_HIGH_RAM_HIGH__B 0
7191#define SCU_HIGH_RAM_HIGH__W 16
7192#define SCU_HIGH_RAM_HIGH__M 0xFFFF
7193#define SCU_HIGH_RAM_HIGH__PRE 0x0
7194
7195
7196
7197
7198
7199
7200#define SCU_RAM_AGC_RF_MAX__A 0x831E96
7201#define SCU_RAM_AGC_RF_MAX__W 15
7202#define SCU_RAM_AGC_RF_MAX__M 0x7FFF
7203#define SCU_RAM_AGC_RF_MAX__PRE 0x0
7204
7205#define SCU_RAM_AGC_FAST_SNS_CTRL_DELAY__A 0x831E97
7206#define SCU_RAM_AGC_FAST_SNS_CTRL_DELAY__W 16
7207#define SCU_RAM_AGC_FAST_SNS_CTRL_DELAY__M 0xFFFF
7208#define SCU_RAM_AGC_FAST_SNS_CTRL_DELAY__PRE 0x0
7209
7210#define SCU_RAM_AGC_KI_CYCCNT__A 0x831E98
7211#define SCU_RAM_AGC_KI_CYCCNT__W 16
7212#define SCU_RAM_AGC_KI_CYCCNT__M 0xFFFF
7213#define SCU_RAM_AGC_KI_CYCCNT__PRE 0x0
7214
7215#define SCU_RAM_AGC_KI_CYCLEN__A 0x831E99
7216#define SCU_RAM_AGC_KI_CYCLEN__W 16
7217#define SCU_RAM_AGC_KI_CYCLEN__M 0xFFFF
7218#define SCU_RAM_AGC_KI_CYCLEN__PRE 0x0
7219
7220#define SCU_RAM_AGC_SNS_CYCLEN__A 0x831E9A
7221#define SCU_RAM_AGC_SNS_CYCLEN__W 16
7222#define SCU_RAM_AGC_SNS_CYCLEN__M 0xFFFF
7223#define SCU_RAM_AGC_SNS_CYCLEN__PRE 0x0
7224
7225#define SCU_RAM_AGC_RF_SNS_DEV_MAX__A 0x831E9B
7226#define SCU_RAM_AGC_RF_SNS_DEV_MAX__W 16
7227#define SCU_RAM_AGC_RF_SNS_DEV_MAX__M 0xFFFF
7228#define SCU_RAM_AGC_RF_SNS_DEV_MAX__PRE 0x0
7229
7230#define SCU_RAM_AGC_RF_SNS_DEV_MIN__A 0x831E9C
7231#define SCU_RAM_AGC_RF_SNS_DEV_MIN__W 16
7232#define SCU_RAM_AGC_RF_SNS_DEV_MIN__M 0xFFFF
7233#define SCU_RAM_AGC_RF_SNS_DEV_MIN__PRE 0x0
7234#define SCU_RAM_AGC_KI__A 0x831E9D
7235#define SCU_RAM_AGC_KI__W 15
7236#define SCU_RAM_AGC_KI__M 0x7FFF
7237#define SCU_RAM_AGC_KI__PRE 0x0
7238
7239#define SCU_RAM_AGC_KI_DGAIN__B 0
7240#define SCU_RAM_AGC_KI_DGAIN__W 4
7241#define SCU_RAM_AGC_KI_DGAIN__M 0xF
7242#define SCU_RAM_AGC_KI_DGAIN__PRE 0x0
7243
7244#define SCU_RAM_AGC_KI_RF__B 4
7245#define SCU_RAM_AGC_KI_RF__W 4
7246#define SCU_RAM_AGC_KI_RF__M 0xF0
7247#define SCU_RAM_AGC_KI_RF__PRE 0x0
7248
7249#define SCU_RAM_AGC_KI_IF__B 8
7250#define SCU_RAM_AGC_KI_IF__W 4
7251#define SCU_RAM_AGC_KI_IF__M 0xF00
7252#define SCU_RAM_AGC_KI_IF__PRE 0x0
7253
7254#define SCU_RAM_AGC_KI_IF_AGC_DISABLE__B 12
7255#define SCU_RAM_AGC_KI_IF_AGC_DISABLE__W 1
7256#define SCU_RAM_AGC_KI_IF_AGC_DISABLE__M 0x1000
7257#define SCU_RAM_AGC_KI_IF_AGC_DISABLE__PRE 0x0
7258
7259#define SCU_RAM_AGC_KI_INV_IF_POL__B 13
7260#define SCU_RAM_AGC_KI_INV_IF_POL__W 1
7261#define SCU_RAM_AGC_KI_INV_IF_POL__M 0x2000
7262#define SCU_RAM_AGC_KI_INV_IF_POL__PRE 0x0
7263
7264#define SCU_RAM_AGC_KI_INV_RF_POL__B 14
7265#define SCU_RAM_AGC_KI_INV_RF_POL__W 1
7266#define SCU_RAM_AGC_KI_INV_RF_POL__M 0x4000
7267#define SCU_RAM_AGC_KI_INV_RF_POL__PRE 0x0
7268
7269#define SCU_RAM_AGC_KI_RED__A 0x831E9E
7270#define SCU_RAM_AGC_KI_RED__W 6
7271#define SCU_RAM_AGC_KI_RED__M 0x3F
7272#define SCU_RAM_AGC_KI_RED__PRE 0x0
7273
7274#define SCU_RAM_AGC_KI_RED_INNER_RED__B 0
7275#define SCU_RAM_AGC_KI_RED_INNER_RED__W 2
7276#define SCU_RAM_AGC_KI_RED_INNER_RED__M 0x3
7277#define SCU_RAM_AGC_KI_RED_INNER_RED__PRE 0x0
7278
7279#define SCU_RAM_AGC_KI_RED_RAGC_RED__B 2
7280#define SCU_RAM_AGC_KI_RED_RAGC_RED__W 2
7281#define SCU_RAM_AGC_KI_RED_RAGC_RED__M 0xC
7282#define SCU_RAM_AGC_KI_RED_RAGC_RED__PRE 0x0
7283
7284#define SCU_RAM_AGC_KI_RED_IAGC_RED__B 4
7285#define SCU_RAM_AGC_KI_RED_IAGC_RED__W 2
7286#define SCU_RAM_AGC_KI_RED_IAGC_RED__M 0x30
7287#define SCU_RAM_AGC_KI_RED_IAGC_RED__PRE 0x0
7288
7289
7290#define SCU_RAM_AGC_KI_INNERGAIN_MIN__A 0x831E9F
7291#define SCU_RAM_AGC_KI_INNERGAIN_MIN__W 16
7292#define SCU_RAM_AGC_KI_INNERGAIN_MIN__M 0xFFFF
7293#define SCU_RAM_AGC_KI_INNERGAIN_MIN__PRE 0x0
7294
7295#define SCU_RAM_AGC_KI_MINGAIN__A 0x831EA0
7296#define SCU_RAM_AGC_KI_MINGAIN__W 16
7297#define SCU_RAM_AGC_KI_MINGAIN__M 0xFFFF
7298#define SCU_RAM_AGC_KI_MINGAIN__PRE 0x0
7299
7300#define SCU_RAM_AGC_KI_MAXGAIN__A 0x831EA1
7301#define SCU_RAM_AGC_KI_MAXGAIN__W 16
7302#define SCU_RAM_AGC_KI_MAXGAIN__M 0xFFFF
7303#define SCU_RAM_AGC_KI_MAXGAIN__PRE 0x0
7304
7305#define SCU_RAM_AGC_KI_MAXMINGAIN_TH__A 0x831EA2
7306#define SCU_RAM_AGC_KI_MAXMINGAIN_TH__W 16
7307#define SCU_RAM_AGC_KI_MAXMINGAIN_TH__M 0xFFFF
7308#define SCU_RAM_AGC_KI_MAXMINGAIN_TH__PRE 0x0
7309#define SCU_RAM_AGC_KI_MIN__A 0x831EA3
7310#define SCU_RAM_AGC_KI_MIN__W 12
7311#define SCU_RAM_AGC_KI_MIN__M 0xFFF
7312#define SCU_RAM_AGC_KI_MIN__PRE 0x0
7313
7314#define SCU_RAM_AGC_KI_MIN_DGAIN__B 0
7315#define SCU_RAM_AGC_KI_MIN_DGAIN__W 4
7316#define SCU_RAM_AGC_KI_MIN_DGAIN__M 0xF
7317#define SCU_RAM_AGC_KI_MIN_DGAIN__PRE 0x0
7318
7319#define SCU_RAM_AGC_KI_MIN_RF__B 4
7320#define SCU_RAM_AGC_KI_MIN_RF__W 4
7321#define SCU_RAM_AGC_KI_MIN_RF__M 0xF0
7322#define SCU_RAM_AGC_KI_MIN_RF__PRE 0x0
7323
7324#define SCU_RAM_AGC_KI_MIN_IF__B 8
7325#define SCU_RAM_AGC_KI_MIN_IF__W 4
7326#define SCU_RAM_AGC_KI_MIN_IF__M 0xF00
7327#define SCU_RAM_AGC_KI_MIN_IF__PRE 0x0
7328
7329#define SCU_RAM_AGC_KI_MAX__A 0x831EA4
7330#define SCU_RAM_AGC_KI_MAX__W 12
7331#define SCU_RAM_AGC_KI_MAX__M 0xFFF
7332#define SCU_RAM_AGC_KI_MAX__PRE 0x0
7333
7334#define SCU_RAM_AGC_KI_MAX_DGAIN__B 0
7335#define SCU_RAM_AGC_KI_MAX_DGAIN__W 4
7336#define SCU_RAM_AGC_KI_MAX_DGAIN__M 0xF
7337#define SCU_RAM_AGC_KI_MAX_DGAIN__PRE 0x0
7338
7339#define SCU_RAM_AGC_KI_MAX_RF__B 4
7340#define SCU_RAM_AGC_KI_MAX_RF__W 4
7341#define SCU_RAM_AGC_KI_MAX_RF__M 0xF0
7342#define SCU_RAM_AGC_KI_MAX_RF__PRE 0x0
7343
7344#define SCU_RAM_AGC_KI_MAX_IF__B 8
7345#define SCU_RAM_AGC_KI_MAX_IF__W 4
7346#define SCU_RAM_AGC_KI_MAX_IF__M 0xF00
7347#define SCU_RAM_AGC_KI_MAX_IF__PRE 0x0
7348
7349
7350#define SCU_RAM_AGC_CLP_SUM__A 0x831EA5
7351#define SCU_RAM_AGC_CLP_SUM__W 16
7352#define SCU_RAM_AGC_CLP_SUM__M 0xFFFF
7353#define SCU_RAM_AGC_CLP_SUM__PRE 0x0
7354
7355#define SCU_RAM_AGC_CLP_SUM_MIN__A 0x831EA6
7356#define SCU_RAM_AGC_CLP_SUM_MIN__W 16
7357#define SCU_RAM_AGC_CLP_SUM_MIN__M 0xFFFF
7358#define SCU_RAM_AGC_CLP_SUM_MIN__PRE 0x0
7359
7360#define SCU_RAM_AGC_CLP_SUM_MAX__A 0x831EA7
7361#define SCU_RAM_AGC_CLP_SUM_MAX__W 16
7362#define SCU_RAM_AGC_CLP_SUM_MAX__M 0xFFFF
7363#define SCU_RAM_AGC_CLP_SUM_MAX__PRE 0x0
7364
7365#define SCU_RAM_AGC_CLP_CYCLEN__A 0x831EA8
7366#define SCU_RAM_AGC_CLP_CYCLEN__W 16
7367#define SCU_RAM_AGC_CLP_CYCLEN__M 0xFFFF
7368#define SCU_RAM_AGC_CLP_CYCLEN__PRE 0x0
7369
7370#define SCU_RAM_AGC_CLP_CYCCNT__A 0x831EA9
7371#define SCU_RAM_AGC_CLP_CYCCNT__W 16
7372#define SCU_RAM_AGC_CLP_CYCCNT__M 0xFFFF
7373#define SCU_RAM_AGC_CLP_CYCCNT__PRE 0x0
7374
7375#define SCU_RAM_AGC_CLP_DIR_TO__A 0x831EAA
7376#define SCU_RAM_AGC_CLP_DIR_TO__W 8
7377#define SCU_RAM_AGC_CLP_DIR_TO__M 0xFF
7378#define SCU_RAM_AGC_CLP_DIR_TO__PRE 0x0
7379
7380#define SCU_RAM_AGC_CLP_DIR_WD__A 0x831EAB
7381#define SCU_RAM_AGC_CLP_DIR_WD__W 8
7382#define SCU_RAM_AGC_CLP_DIR_WD__M 0xFF
7383#define SCU_RAM_AGC_CLP_DIR_WD__PRE 0x0
7384
7385#define SCU_RAM_AGC_CLP_DIR_STP__A 0x831EAC
7386#define SCU_RAM_AGC_CLP_DIR_STP__W 16
7387#define SCU_RAM_AGC_CLP_DIR_STP__M 0xFFFF
7388#define SCU_RAM_AGC_CLP_DIR_STP__PRE 0x0
7389
7390#define SCU_RAM_AGC_SNS_SUM__A 0x831EAD
7391#define SCU_RAM_AGC_SNS_SUM__W 16
7392#define SCU_RAM_AGC_SNS_SUM__M 0xFFFF
7393#define SCU_RAM_AGC_SNS_SUM__PRE 0x0
7394
7395#define SCU_RAM_AGC_SNS_SUM_MIN__A 0x831EAE
7396#define SCU_RAM_AGC_SNS_SUM_MIN__W 16
7397#define SCU_RAM_AGC_SNS_SUM_MIN__M 0xFFFF
7398#define SCU_RAM_AGC_SNS_SUM_MIN__PRE 0x0
7399
7400#define SCU_RAM_AGC_SNS_SUM_MAX__A 0x831EAF
7401#define SCU_RAM_AGC_SNS_SUM_MAX__W 16
7402#define SCU_RAM_AGC_SNS_SUM_MAX__M 0xFFFF
7403#define SCU_RAM_AGC_SNS_SUM_MAX__PRE 0x0
7404
7405#define SCU_RAM_AGC_SNS_CYCCNT__A 0x831EB0
7406#define SCU_RAM_AGC_SNS_CYCCNT__W 16
7407#define SCU_RAM_AGC_SNS_CYCCNT__M 0xFFFF
7408#define SCU_RAM_AGC_SNS_CYCCNT__PRE 0x0
7409
7410#define SCU_RAM_AGC_SNS_DIR_TO__A 0x831EB1
7411#define SCU_RAM_AGC_SNS_DIR_TO__W 8
7412#define SCU_RAM_AGC_SNS_DIR_TO__M 0xFF
7413#define SCU_RAM_AGC_SNS_DIR_TO__PRE 0x0
7414
7415#define SCU_RAM_AGC_SNS_DIR_WD__A 0x831EB2
7416#define SCU_RAM_AGC_SNS_DIR_WD__W 8
7417#define SCU_RAM_AGC_SNS_DIR_WD__M 0xFF
7418#define SCU_RAM_AGC_SNS_DIR_WD__PRE 0x0
7419
7420#define SCU_RAM_AGC_SNS_DIR_STP__A 0x831EB3
7421#define SCU_RAM_AGC_SNS_DIR_STP__W 16
7422#define SCU_RAM_AGC_SNS_DIR_STP__M 0xFFFF
7423#define SCU_RAM_AGC_SNS_DIR_STP__PRE 0x0
7424
7425#define SCU_RAM_AGC_INGAIN__A 0x831EB4
7426#define SCU_RAM_AGC_INGAIN__W 16
7427#define SCU_RAM_AGC_INGAIN__M 0xFFFF
7428#define SCU_RAM_AGC_INGAIN__PRE 0x0
7429
7430#define SCU_RAM_AGC_INGAIN_TGT__A 0x831EB5
7431#define SCU_RAM_AGC_INGAIN_TGT__W 15
7432#define SCU_RAM_AGC_INGAIN_TGT__M 0x7FFF
7433#define SCU_RAM_AGC_INGAIN_TGT__PRE 0x0
7434
7435#define SCU_RAM_AGC_INGAIN_TGT_MIN__A 0x831EB6
7436#define SCU_RAM_AGC_INGAIN_TGT_MIN__W 15
7437#define SCU_RAM_AGC_INGAIN_TGT_MIN__M 0x7FFF
7438#define SCU_RAM_AGC_INGAIN_TGT_MIN__PRE 0x0
7439
7440#define SCU_RAM_AGC_INGAIN_TGT_MAX__A 0x831EB7
7441#define SCU_RAM_AGC_INGAIN_TGT_MAX__W 15
7442#define SCU_RAM_AGC_INGAIN_TGT_MAX__M 0x7FFF
7443#define SCU_RAM_AGC_INGAIN_TGT_MAX__PRE 0x0
7444
7445#define SCU_RAM_AGC_IF_IACCU_HI__A 0x831EB8
7446#define SCU_RAM_AGC_IF_IACCU_HI__W 16
7447#define SCU_RAM_AGC_IF_IACCU_HI__M 0xFFFF
7448#define SCU_RAM_AGC_IF_IACCU_HI__PRE 0x0
7449
7450#define SCU_RAM_AGC_IF_IACCU_LO__A 0x831EB9
7451#define SCU_RAM_AGC_IF_IACCU_LO__W 8
7452#define SCU_RAM_AGC_IF_IACCU_LO__M 0xFF
7453#define SCU_RAM_AGC_IF_IACCU_LO__PRE 0x0
7454
7455#define SCU_RAM_AGC_IF_IACCU_HI_TGT__A 0x831EBA
7456#define SCU_RAM_AGC_IF_IACCU_HI_TGT__W 15
7457#define SCU_RAM_AGC_IF_IACCU_HI_TGT__M 0x7FFF
7458#define SCU_RAM_AGC_IF_IACCU_HI_TGT__PRE 0x0
7459
7460#define SCU_RAM_AGC_IF_IACCU_HI_TGT_MIN__A 0x831EBB
7461#define SCU_RAM_AGC_IF_IACCU_HI_TGT_MIN__W 15
7462#define SCU_RAM_AGC_IF_IACCU_HI_TGT_MIN__M 0x7FFF
7463#define SCU_RAM_AGC_IF_IACCU_HI_TGT_MIN__PRE 0x0
7464
7465#define SCU_RAM_AGC_IF_IACCU_HI_TGT_MAX__A 0x831EBC
7466#define SCU_RAM_AGC_IF_IACCU_HI_TGT_MAX__W 15
7467#define SCU_RAM_AGC_IF_IACCU_HI_TGT_MAX__M 0x7FFF
7468#define SCU_RAM_AGC_IF_IACCU_HI_TGT_MAX__PRE 0x0
7469
7470#define SCU_RAM_AGC_RF_IACCU_HI__A 0x831EBD
7471#define SCU_RAM_AGC_RF_IACCU_HI__W 16
7472#define SCU_RAM_AGC_RF_IACCU_HI__M 0xFFFF
7473#define SCU_RAM_AGC_RF_IACCU_HI__PRE 0x0
7474
7475#define SCU_RAM_AGC_RF_IACCU_LO__A 0x831EBE
7476#define SCU_RAM_AGC_RF_IACCU_LO__W 8
7477#define SCU_RAM_AGC_RF_IACCU_LO__M 0xFF
7478#define SCU_RAM_AGC_RF_IACCU_LO__PRE 0x0
7479
7480#define SCU_RAM_AGC_RF_IACCU_HI_CO__A 0x831EBF
7481#define SCU_RAM_AGC_RF_IACCU_HI_CO__W 16
7482#define SCU_RAM_AGC_RF_IACCU_HI_CO__M 0xFFFF
7483#define SCU_RAM_AGC_RF_IACCU_HI_CO__PRE 0x0
7484
7485#define SCU_RAM_SP__A 0x831EC0
7486#define SCU_RAM_SP__W 16
7487#define SCU_RAM_SP__M 0xFFFF
7488#define SCU_RAM_SP__PRE 0x0
7489
7490#define SCU_RAM_AGC_FAST_CLP_CTRL_DELAY__A 0x831EC1
7491#define SCU_RAM_AGC_FAST_CLP_CTRL_DELAY__W 16
7492#define SCU_RAM_AGC_FAST_CLP_CTRL_DELAY__M 0xFFFF
7493#define SCU_RAM_AGC_FAST_CLP_CTRL_DELAY__PRE 0x0
7494
7495#define SCU_RAM_AGC_KI_MIN_IFGAIN__A 0x831EC2
7496#define SCU_RAM_AGC_KI_MIN_IFGAIN__W 16
7497#define SCU_RAM_AGC_KI_MIN_IFGAIN__M 0xFFFF
7498#define SCU_RAM_AGC_KI_MIN_IFGAIN__PRE 0x0
7499
7500#define SCU_RAM_AGC_KI_MAX_IFGAIN__A 0x831EC3
7501#define SCU_RAM_AGC_KI_MAX_IFGAIN__W 16
7502#define SCU_RAM_AGC_KI_MAX_IFGAIN__M 0xFFFF
7503#define SCU_RAM_AGC_KI_MAX_IFGAIN__PRE 0x0
7504
7505#define SCU_RAM_FEC_MEAS_COUNT__A 0x831EC4
7506#define SCU_RAM_FEC_MEAS_COUNT__W 16
7507#define SCU_RAM_FEC_MEAS_COUNT__M 0xFFFF
7508#define SCU_RAM_FEC_MEAS_COUNT__PRE 0x0
7509
7510#define SCU_RAM_FEC_ACCUM_CW_CORRECTED_LO__A 0x831EC5
7511#define SCU_RAM_FEC_ACCUM_CW_CORRECTED_LO__W 16
7512#define SCU_RAM_FEC_ACCUM_CW_CORRECTED_LO__M 0xFFFF
7513#define SCU_RAM_FEC_ACCUM_CW_CORRECTED_LO__PRE 0x0
7514
7515#define SCU_RAM_FEC_ACCUM_CW_CORRECTED_HI__A 0x831EC6
7516#define SCU_RAM_FEC_ACCUM_CW_CORRECTED_HI__W 16
7517#define SCU_RAM_FEC_ACCUM_CW_CORRECTED_HI__M 0xFFFF
7518#define SCU_RAM_FEC_ACCUM_CW_CORRECTED_HI__PRE 0x0
7519#define SCU_RAM_GPIO__A 0x831EC7
7520#define SCU_RAM_GPIO__W 1
7521#define SCU_RAM_GPIO__M 0x1
7522#define SCU_RAM_GPIO__PRE 0x0
7523
7524#define SCU_RAM_GPIO_HW_LOCK_IND__B 0
7525#define SCU_RAM_GPIO_HW_LOCK_IND__W 1
7526#define SCU_RAM_GPIO_HW_LOCK_IND__M 0x1
7527#define SCU_RAM_GPIO_HW_LOCK_IND__PRE 0x0
7528#define SCU_RAM_GPIO_HW_LOCK_IND_DISABLE 0x0
7529#define SCU_RAM_GPIO_HW_LOCK_IND_ENABLE 0x1
7530
7531#define SCU_RAM_AGC_CLP_CTRL_MODE__A 0x831EC8
7532#define SCU_RAM_AGC_CLP_CTRL_MODE__W 8
7533#define SCU_RAM_AGC_CLP_CTRL_MODE__M 0xFF
7534#define SCU_RAM_AGC_CLP_CTRL_MODE__PRE 0x0
7535
7536#define SCU_RAM_AGC_CLP_CTRL_MODE_NARROW_POW__B 0
7537#define SCU_RAM_AGC_CLP_CTRL_MODE_NARROW_POW__W 1
7538#define SCU_RAM_AGC_CLP_CTRL_MODE_NARROW_POW__M 0x1
7539#define SCU_RAM_AGC_CLP_CTRL_MODE_NARROW_POW__PRE 0x0
7540#define SCU_RAM_AGC_CLP_CTRL_MODE_NARROW_POW_FALSE 0x0
7541#define SCU_RAM_AGC_CLP_CTRL_MODE_NARROW_POW_TRUE 0x1
7542
7543#define SCU_RAM_AGC_CLP_CTRL_MODE_FAST_CLP_BP__B 1
7544#define SCU_RAM_AGC_CLP_CTRL_MODE_FAST_CLP_BP__W 1
7545#define SCU_RAM_AGC_CLP_CTRL_MODE_FAST_CLP_BP__M 0x2
7546#define SCU_RAM_AGC_CLP_CTRL_MODE_FAST_CLP_BP__PRE 0x0
7547#define SCU_RAM_AGC_CLP_CTRL_MODE_FAST_CLP_BP_FCC_ENABLE 0x0
7548#define SCU_RAM_AGC_CLP_CTRL_MODE_FAST_CLP_BP_FCC_DISABLE 0x2
7549
7550#define SCU_RAM_AGC_CLP_CTRL_MODE_FAST_CLP_DEC__B 2
7551#define SCU_RAM_AGC_CLP_CTRL_MODE_FAST_CLP_DEC__W 1
7552#define SCU_RAM_AGC_CLP_CTRL_MODE_FAST_CLP_DEC__M 0x4
7553#define SCU_RAM_AGC_CLP_CTRL_MODE_FAST_CLP_DEC__PRE 0x0
7554#define SCU_RAM_AGC_CLP_CTRL_MODE_FAST_CLP_DEC_DEC_DISABLE 0x0
7555#define SCU_RAM_AGC_CLP_CTRL_MODE_FAST_CLP_DEC_DEC_ENABLE 0x4
7556
7557
7558#define SCU_RAM_AGC_KI_MIN_RFGAIN__A 0x831EC9
7559#define SCU_RAM_AGC_KI_MIN_RFGAIN__W 16
7560#define SCU_RAM_AGC_KI_MIN_RFGAIN__M 0xFFFF
7561#define SCU_RAM_AGC_KI_MIN_RFGAIN__PRE 0x0
7562
7563#define SCU_RAM_AGC_KI_MAX_RFGAIN__A 0x831ECA
7564#define SCU_RAM_AGC_KI_MAX_RFGAIN__W 16
7565#define SCU_RAM_AGC_KI_MAX_RFGAIN__M 0xFFFF
7566#define SCU_RAM_AGC_KI_MAX_RFGAIN__PRE 0x0
7567
7568#define SCU_RAM_FEC_ACCUM_PKT_FAILURES__A 0x831ECB
7569#define SCU_RAM_FEC_ACCUM_PKT_FAILURES__W 16
7570#define SCU_RAM_FEC_ACCUM_PKT_FAILURES__M 0xFFFF
7571#define SCU_RAM_FEC_ACCUM_PKT_FAILURES__PRE 0x0
7572
7573#define SCU_RAM_INHIBIT_1__A 0x831ECC
7574#define SCU_RAM_INHIBIT_1__W 16
7575#define SCU_RAM_INHIBIT_1__M 0xFFFF
7576#define SCU_RAM_INHIBIT_1__PRE 0x0
7577
7578#define SCU_RAM_HTOL_BUF_0__A 0x831ECD
7579#define SCU_RAM_HTOL_BUF_0__W 16
7580#define SCU_RAM_HTOL_BUF_0__M 0xFFFF
7581#define SCU_RAM_HTOL_BUF_0__PRE 0x0
7582
7583#define SCU_RAM_HTOL_BUF_1__A 0x831ECE
7584#define SCU_RAM_HTOL_BUF_1__W 16
7585#define SCU_RAM_HTOL_BUF_1__M 0xFFFF
7586#define SCU_RAM_HTOL_BUF_1__PRE 0x0
7587
7588#define SCU_RAM_INHIBIT_2__A 0x831ECF
7589#define SCU_RAM_INHIBIT_2__W 16
7590#define SCU_RAM_INHIBIT_2__M 0xFFFF
7591#define SCU_RAM_INHIBIT_2__PRE 0x0
7592
7593#define SCU_RAM_TR_SHORT_BUF_0__A 0x831ED0
7594#define SCU_RAM_TR_SHORT_BUF_0__W 16
7595#define SCU_RAM_TR_SHORT_BUF_0__M 0xFFFF
7596#define SCU_RAM_TR_SHORT_BUF_0__PRE 0x0
7597
7598#define SCU_RAM_TR_SHORT_BUF_1__A 0x831ED1
7599#define SCU_RAM_TR_SHORT_BUF_1__W 16
7600#define SCU_RAM_TR_SHORT_BUF_1__M 0xFFFF
7601#define SCU_RAM_TR_SHORT_BUF_1__PRE 0x0
7602
7603#define SCU_RAM_TR_LONG_BUF_0__A 0x831ED2
7604#define SCU_RAM_TR_LONG_BUF_0__W 16
7605#define SCU_RAM_TR_LONG_BUF_0__M 0xFFFF
7606#define SCU_RAM_TR_LONG_BUF_0__PRE 0x0
7607
7608#define SCU_RAM_TR_LONG_BUF_1__A 0x831ED3
7609#define SCU_RAM_TR_LONG_BUF_1__W 16
7610#define SCU_RAM_TR_LONG_BUF_1__M 0xFFFF
7611#define SCU_RAM_TR_LONG_BUF_1__PRE 0x0
7612
7613#define SCU_RAM_TR_LONG_BUF_2__A 0x831ED4
7614#define SCU_RAM_TR_LONG_BUF_2__W 16
7615#define SCU_RAM_TR_LONG_BUF_2__M 0xFFFF
7616#define SCU_RAM_TR_LONG_BUF_2__PRE 0x0
7617
7618#define SCU_RAM_TR_LONG_BUF_3__A 0x831ED5
7619#define SCU_RAM_TR_LONG_BUF_3__W 16
7620#define SCU_RAM_TR_LONG_BUF_3__M 0xFFFF
7621#define SCU_RAM_TR_LONG_BUF_3__PRE 0x0
7622
7623#define SCU_RAM_TR_LONG_BUF_4__A 0x831ED6
7624#define SCU_RAM_TR_LONG_BUF_4__W 16
7625#define SCU_RAM_TR_LONG_BUF_4__M 0xFFFF
7626#define SCU_RAM_TR_LONG_BUF_4__PRE 0x0
7627
7628#define SCU_RAM_TR_LONG_BUF_5__A 0x831ED7
7629#define SCU_RAM_TR_LONG_BUF_5__W 16
7630#define SCU_RAM_TR_LONG_BUF_5__M 0xFFFF
7631#define SCU_RAM_TR_LONG_BUF_5__PRE 0x0
7632
7633#define SCU_RAM_TR_LONG_BUF_6__A 0x831ED8
7634#define SCU_RAM_TR_LONG_BUF_6__W 16
7635#define SCU_RAM_TR_LONG_BUF_6__M 0xFFFF
7636#define SCU_RAM_TR_LONG_BUF_6__PRE 0x0
7637
7638#define SCU_RAM_TR_LONG_BUF_7__A 0x831ED9
7639#define SCU_RAM_TR_LONG_BUF_7__W 16
7640#define SCU_RAM_TR_LONG_BUF_7__M 0xFFFF
7641#define SCU_RAM_TR_LONG_BUF_7__PRE 0x0
7642
7643#define SCU_RAM_TR_LONG_BUF_8__A 0x831EDA
7644#define SCU_RAM_TR_LONG_BUF_8__W 16
7645#define SCU_RAM_TR_LONG_BUF_8__M 0xFFFF
7646#define SCU_RAM_TR_LONG_BUF_8__PRE 0x0
7647
7648#define SCU_RAM_TR_LONG_BUF_9__A 0x831EDB
7649#define SCU_RAM_TR_LONG_BUF_9__W 16
7650#define SCU_RAM_TR_LONG_BUF_9__M 0xFFFF
7651#define SCU_RAM_TR_LONG_BUF_9__PRE 0x0
7652
7653#define SCU_RAM_TR_LONG_BUF_10__A 0x831EDC
7654#define SCU_RAM_TR_LONG_BUF_10__W 16
7655#define SCU_RAM_TR_LONG_BUF_10__M 0xFFFF
7656#define SCU_RAM_TR_LONG_BUF_10__PRE 0x0
7657
7658#define SCU_RAM_TR_LONG_BUF_11__A 0x831EDD
7659#define SCU_RAM_TR_LONG_BUF_11__W 16
7660#define SCU_RAM_TR_LONG_BUF_11__M 0xFFFF
7661#define SCU_RAM_TR_LONG_BUF_11__PRE 0x0
7662
7663#define SCU_RAM_TR_LONG_BUF_12__A 0x831EDE
7664#define SCU_RAM_TR_LONG_BUF_12__W 16
7665#define SCU_RAM_TR_LONG_BUF_12__M 0xFFFF
7666#define SCU_RAM_TR_LONG_BUF_12__PRE 0x0
7667
7668#define SCU_RAM_TR_LONG_BUF_13__A 0x831EDF
7669#define SCU_RAM_TR_LONG_BUF_13__W 16
7670#define SCU_RAM_TR_LONG_BUF_13__M 0xFFFF
7671#define SCU_RAM_TR_LONG_BUF_13__PRE 0x0
7672
7673#define SCU_RAM_TR_LONG_BUF_14__A 0x831EE0
7674#define SCU_RAM_TR_LONG_BUF_14__W 16
7675#define SCU_RAM_TR_LONG_BUF_14__M 0xFFFF
7676#define SCU_RAM_TR_LONG_BUF_14__PRE 0x0
7677
7678#define SCU_RAM_TR_LONG_BUF_15__A 0x831EE1
7679#define SCU_RAM_TR_LONG_BUF_15__W 16
7680#define SCU_RAM_TR_LONG_BUF_15__M 0xFFFF
7681#define SCU_RAM_TR_LONG_BUF_15__PRE 0x0
7682
7683#define SCU_RAM_TR_LONG_BUF_16__A 0x831EE2
7684#define SCU_RAM_TR_LONG_BUF_16__W 16
7685#define SCU_RAM_TR_LONG_BUF_16__M 0xFFFF
7686#define SCU_RAM_TR_LONG_BUF_16__PRE 0x0
7687
7688#define SCU_RAM_TR_LONG_BUF_17__A 0x831EE3
7689#define SCU_RAM_TR_LONG_BUF_17__W 16
7690#define SCU_RAM_TR_LONG_BUF_17__M 0xFFFF
7691#define SCU_RAM_TR_LONG_BUF_17__PRE 0x0
7692
7693#define SCU_RAM_TR_LONG_BUF_18__A 0x831EE4
7694#define SCU_RAM_TR_LONG_BUF_18__W 16
7695#define SCU_RAM_TR_LONG_BUF_18__M 0xFFFF
7696#define SCU_RAM_TR_LONG_BUF_18__PRE 0x0
7697
7698#define SCU_RAM_TR_LONG_BUF_19__A 0x831EE5
7699#define SCU_RAM_TR_LONG_BUF_19__W 16
7700#define SCU_RAM_TR_LONG_BUF_19__M 0xFFFF
7701#define SCU_RAM_TR_LONG_BUF_19__PRE 0x0
7702
7703#define SCU_RAM_TR_LONG_BUF_20__A 0x831EE6
7704#define SCU_RAM_TR_LONG_BUF_20__W 16
7705#define SCU_RAM_TR_LONG_BUF_20__M 0xFFFF
7706#define SCU_RAM_TR_LONG_BUF_20__PRE 0x0
7707
7708#define SCU_RAM_TR_LONG_BUF_21__A 0x831EE7
7709#define SCU_RAM_TR_LONG_BUF_21__W 16
7710#define SCU_RAM_TR_LONG_BUF_21__M 0xFFFF
7711#define SCU_RAM_TR_LONG_BUF_21__PRE 0x0
7712
7713#define SCU_RAM_TR_LONG_BUF_22__A 0x831EE8
7714#define SCU_RAM_TR_LONG_BUF_22__W 16
7715#define SCU_RAM_TR_LONG_BUF_22__M 0xFFFF
7716#define SCU_RAM_TR_LONG_BUF_22__PRE 0x0
7717
7718#define SCU_RAM_TR_LONG_BUF_23__A 0x831EE9
7719#define SCU_RAM_TR_LONG_BUF_23__W 16
7720#define SCU_RAM_TR_LONG_BUF_23__M 0xFFFF
7721#define SCU_RAM_TR_LONG_BUF_23__PRE 0x0
7722
7723#define SCU_RAM_TR_LONG_BUF_24__A 0x831EEA
7724#define SCU_RAM_TR_LONG_BUF_24__W 16
7725#define SCU_RAM_TR_LONG_BUF_24__M 0xFFFF
7726#define SCU_RAM_TR_LONG_BUF_24__PRE 0x0
7727
7728#define SCU_RAM_TR_LONG_BUF_25__A 0x831EEB
7729#define SCU_RAM_TR_LONG_BUF_25__W 16
7730#define SCU_RAM_TR_LONG_BUF_25__M 0xFFFF
7731#define SCU_RAM_TR_LONG_BUF_25__PRE 0x0
7732
7733#define SCU_RAM_TR_LONG_BUF_26__A 0x831EEC
7734#define SCU_RAM_TR_LONG_BUF_26__W 16
7735#define SCU_RAM_TR_LONG_BUF_26__M 0xFFFF
7736#define SCU_RAM_TR_LONG_BUF_26__PRE 0x0
7737
7738#define SCU_RAM_TR_LONG_BUF_27__A 0x831EED
7739#define SCU_RAM_TR_LONG_BUF_27__W 16
7740#define SCU_RAM_TR_LONG_BUF_27__M 0xFFFF
7741#define SCU_RAM_TR_LONG_BUF_27__PRE 0x0
7742
7743#define SCU_RAM_TR_LONG_BUF_28__A 0x831EEE
7744#define SCU_RAM_TR_LONG_BUF_28__W 16
7745#define SCU_RAM_TR_LONG_BUF_28__M 0xFFFF
7746#define SCU_RAM_TR_LONG_BUF_28__PRE 0x0
7747
7748#define SCU_RAM_TR_LONG_BUF_29__A 0x831EEF
7749#define SCU_RAM_TR_LONG_BUF_29__W 16
7750#define SCU_RAM_TR_LONG_BUF_29__M 0xFFFF
7751#define SCU_RAM_TR_LONG_BUF_29__PRE 0x0
7752
7753#define SCU_RAM_TR_LONG_BUF_30__A 0x831EF0
7754#define SCU_RAM_TR_LONG_BUF_30__W 16
7755#define SCU_RAM_TR_LONG_BUF_30__M 0xFFFF
7756#define SCU_RAM_TR_LONG_BUF_30__PRE 0x0
7757
7758#define SCU_RAM_TR_LONG_BUF_31__A 0x831EF1
7759#define SCU_RAM_TR_LONG_BUF_31__W 16
7760#define SCU_RAM_TR_LONG_BUF_31__M 0xFFFF
7761#define SCU_RAM_TR_LONG_BUF_31__PRE 0x0
7762#define SCU_RAM_ATV_AMS_MAX__A 0x831EF2
7763#define SCU_RAM_ATV_AMS_MAX__W 11
7764#define SCU_RAM_ATV_AMS_MAX__M 0x7FF
7765#define SCU_RAM_ATV_AMS_MAX__PRE 0x0
7766
7767#define SCU_RAM_ATV_AMS_MAX_AMS_MAX__B 0
7768#define SCU_RAM_ATV_AMS_MAX_AMS_MAX__W 11
7769#define SCU_RAM_ATV_AMS_MAX_AMS_MAX__M 0x7FF
7770#define SCU_RAM_ATV_AMS_MAX_AMS_MAX__PRE 0x0
7771
7772#define SCU_RAM_ATV_AMS_MIN__A 0x831EF3
7773#define SCU_RAM_ATV_AMS_MIN__W 11
7774#define SCU_RAM_ATV_AMS_MIN__M 0x7FF
7775#define SCU_RAM_ATV_AMS_MIN__PRE 0x0
7776
7777#define SCU_RAM_ATV_AMS_MIN_AMS_MIN__B 0
7778#define SCU_RAM_ATV_AMS_MIN_AMS_MIN__W 11
7779#define SCU_RAM_ATV_AMS_MIN_AMS_MIN__M 0x7FF
7780#define SCU_RAM_ATV_AMS_MIN_AMS_MIN__PRE 0x0
7781
7782#define SCU_RAM_ATV_FIELD_CNT__A 0x831EF4
7783#define SCU_RAM_ATV_FIELD_CNT__W 9
7784#define SCU_RAM_ATV_FIELD_CNT__M 0x1FF
7785#define SCU_RAM_ATV_FIELD_CNT__PRE 0x0
7786
7787#define SCU_RAM_ATV_FIELD_CNT_FIELD_CNT__B 0
7788#define SCU_RAM_ATV_FIELD_CNT_FIELD_CNT__W 9
7789#define SCU_RAM_ATV_FIELD_CNT_FIELD_CNT__M 0x1FF
7790#define SCU_RAM_ATV_FIELD_CNT_FIELD_CNT__PRE 0x0
7791
7792#define SCU_RAM_ATV_AAGC_FAST__A 0x831EF5
7793#define SCU_RAM_ATV_AAGC_FAST__W 1
7794#define SCU_RAM_ATV_AAGC_FAST__M 0x1
7795#define SCU_RAM_ATV_AAGC_FAST__PRE 0x0
7796
7797#define SCU_RAM_ATV_AAGC_FAST_AAGC_FAST__B 0
7798#define SCU_RAM_ATV_AAGC_FAST_AAGC_FAST__W 1
7799#define SCU_RAM_ATV_AAGC_FAST_AAGC_FAST__M 0x1
7800#define SCU_RAM_ATV_AAGC_FAST_AAGC_FAST__PRE 0x0
7801#define SCU_RAM_ATV_AAGC_FAST_AAGC_FAST_OFF 0x0
7802#define SCU_RAM_ATV_AAGC_FAST_AAGC_FAST_ON 0x1
7803
7804#define SCU_RAM_ATV_AAGC_LP2__A 0x831EF6
7805#define SCU_RAM_ATV_AAGC_LP2__W 16
7806#define SCU_RAM_ATV_AAGC_LP2__M 0xFFFF
7807#define SCU_RAM_ATV_AAGC_LP2__PRE 0x0
7808
7809#define SCU_RAM_ATV_AAGC_LP2_AAGC_LP2__B 0
7810#define SCU_RAM_ATV_AAGC_LP2_AAGC_LP2__W 16
7811#define SCU_RAM_ATV_AAGC_LP2_AAGC_LP2__M 0xFFFF
7812#define SCU_RAM_ATV_AAGC_LP2_AAGC_LP2__PRE 0x0
7813
7814#define SCU_RAM_ATV_BP_LVL__A 0x831EF7
7815#define SCU_RAM_ATV_BP_LVL__W 11
7816#define SCU_RAM_ATV_BP_LVL__M 0x7FF
7817#define SCU_RAM_ATV_BP_LVL__PRE 0x0
7818
7819#define SCU_RAM_ATV_BP_LVL_BP_LVL__B 0
7820#define SCU_RAM_ATV_BP_LVL_BP_LVL__W 11
7821#define SCU_RAM_ATV_BP_LVL_BP_LVL__M 0x7FF
7822#define SCU_RAM_ATV_BP_LVL_BP_LVL__PRE 0x0
7823
7824#define SCU_RAM_ATV_BP_RELY__A 0x831EF8
7825#define SCU_RAM_ATV_BP_RELY__W 8
7826#define SCU_RAM_ATV_BP_RELY__M 0xFF
7827#define SCU_RAM_ATV_BP_RELY__PRE 0x0
7828
7829#define SCU_RAM_ATV_BP_RELY_BP_RELY__B 0
7830#define SCU_RAM_ATV_BP_RELY_BP_RELY__W 8
7831#define SCU_RAM_ATV_BP_RELY_BP_RELY__M 0xFF
7832#define SCU_RAM_ATV_BP_RELY_BP_RELY__PRE 0x0
7833
7834#define SCU_RAM_ATV_BP_MTA__A 0x831EF9
7835#define SCU_RAM_ATV_BP_MTA__W 14
7836#define SCU_RAM_ATV_BP_MTA__M 0x3FFF
7837#define SCU_RAM_ATV_BP_MTA__PRE 0x0
7838
7839#define SCU_RAM_ATV_BP_MTA_BP_MTA__B 0
7840#define SCU_RAM_ATV_BP_MTA_BP_MTA__W 14
7841#define SCU_RAM_ATV_BP_MTA_BP_MTA__M 0x3FFF
7842#define SCU_RAM_ATV_BP_MTA_BP_MTA__PRE 0x0
7843
7844#define SCU_RAM_ATV_BP_REF__A 0x831EFA
7845#define SCU_RAM_ATV_BP_REF__W 11
7846#define SCU_RAM_ATV_BP_REF__M 0x7FF
7847#define SCU_RAM_ATV_BP_REF__PRE 0x0
7848
7849#define SCU_RAM_ATV_BP_REF_BP_REF__B 0
7850#define SCU_RAM_ATV_BP_REF_BP_REF__W 11
7851#define SCU_RAM_ATV_BP_REF_BP_REF__M 0x7FF
7852#define SCU_RAM_ATV_BP_REF_BP_REF__PRE 0x0
7853
7854#define SCU_RAM_ATV_BP_REF_MIN__A 0x831EFB
7855#define SCU_RAM_ATV_BP_REF_MIN__W 11
7856#define SCU_RAM_ATV_BP_REF_MIN__M 0x7FF
7857#define SCU_RAM_ATV_BP_REF_MIN__PRE 0x0
7858
7859#define SCU_RAM_ATV_BP_REF_MIN_BP_REF_MIN__B 0
7860#define SCU_RAM_ATV_BP_REF_MIN_BP_REF_MIN__W 11
7861#define SCU_RAM_ATV_BP_REF_MIN_BP_REF_MIN__M 0x7FF
7862#define SCU_RAM_ATV_BP_REF_MIN_BP_REF_MIN__PRE 0x0
7863
7864#define SCU_RAM_ATV_BP_REF_MAX__A 0x831EFC
7865#define SCU_RAM_ATV_BP_REF_MAX__W 11
7866#define SCU_RAM_ATV_BP_REF_MAX__M 0x7FF
7867#define SCU_RAM_ATV_BP_REF_MAX__PRE 0x0
7868
7869#define SCU_RAM_ATV_BP_REF_MAX_BP_REF_MAX__B 0
7870#define SCU_RAM_ATV_BP_REF_MAX_BP_REF_MAX__W 11
7871#define SCU_RAM_ATV_BP_REF_MAX_BP_REF_MAX__M 0x7FF
7872#define SCU_RAM_ATV_BP_REF_MAX_BP_REF_MAX__PRE 0x0
7873
7874#define SCU_RAM_ATV_BP_CNT__A 0x831EFD
7875#define SCU_RAM_ATV_BP_CNT__W 8
7876#define SCU_RAM_ATV_BP_CNT__M 0xFF
7877#define SCU_RAM_ATV_BP_CNT__PRE 0x0
7878
7879#define SCU_RAM_ATV_BP_CNT_BP_CNT__B 0
7880#define SCU_RAM_ATV_BP_CNT_BP_CNT__W 8
7881#define SCU_RAM_ATV_BP_CNT_BP_CNT__M 0xFF
7882#define SCU_RAM_ATV_BP_CNT_BP_CNT__PRE 0x0
7883
7884#define SCU_RAM_ATV_BP_XD_CNT__A 0x831EFE
7885#define SCU_RAM_ATV_BP_XD_CNT__W 12
7886#define SCU_RAM_ATV_BP_XD_CNT__M 0xFFF
7887#define SCU_RAM_ATV_BP_XD_CNT__PRE 0x0
7888
7889#define SCU_RAM_ATV_BP_XD_CNT_BP_XD_CNT__B 0
7890#define SCU_RAM_ATV_BP_XD_CNT_BP_XD_CNT__W 12
7891#define SCU_RAM_ATV_BP_XD_CNT_BP_XD_CNT__M 0xFFF
7892#define SCU_RAM_ATV_BP_XD_CNT_BP_XD_CNT__PRE 0x0
7893
7894#define SCU_RAM_ATV_PAGC_KI_MIN__A 0x831EFF
7895#define SCU_RAM_ATV_PAGC_KI_MIN__W 12
7896#define SCU_RAM_ATV_PAGC_KI_MIN__M 0xFFF
7897#define SCU_RAM_ATV_PAGC_KI_MIN__PRE 0x0
7898
7899#define SCU_RAM_ATV_PAGC_KI_MIN_PAGC_KI_MIN__B 0
7900#define SCU_RAM_ATV_PAGC_KI_MIN_PAGC_KI_MIN__W 12
7901#define SCU_RAM_ATV_PAGC_KI_MIN_PAGC_KI_MIN__M 0xFFF
7902#define SCU_RAM_ATV_PAGC_KI_MIN_PAGC_KI_MIN__PRE 0x0
7903
7904#define SCU_RAM_ATV_BPC_KI_MIN__A 0x831F00
7905#define SCU_RAM_ATV_BPC_KI_MIN__W 12
7906#define SCU_RAM_ATV_BPC_KI_MIN__M 0xFFF
7907#define SCU_RAM_ATV_BPC_KI_MIN__PRE 0x0
7908
7909#define SCU_RAM_ATV_BPC_KI_MIN_BPC_KI_MIN__B 0
7910#define SCU_RAM_ATV_BPC_KI_MIN_BPC_KI_MIN__W 12
7911#define SCU_RAM_ATV_BPC_KI_MIN_BPC_KI_MIN__M 0xFFF
7912#define SCU_RAM_ATV_BPC_KI_MIN_BPC_KI_MIN__PRE 0x0
7913
7914
7915#define SCU_RAM_ORX_RF_RX_FREQUENCY_VALUE__A 0x831F01
7916#define SCU_RAM_ORX_RF_RX_FREQUENCY_VALUE__W 16
7917#define SCU_RAM_ORX_RF_RX_FREQUENCY_VALUE__M 0xFFFF
7918#define SCU_RAM_ORX_RF_RX_FREQUENCY_VALUE__PRE 0x0
7919
7920#define SCU_RAM_ORX_RF_RX_DATA_RATE__A 0x831F02
7921#define SCU_RAM_ORX_RF_RX_DATA_RATE__W 8
7922#define SCU_RAM_ORX_RF_RX_DATA_RATE__M 0xFF
7923#define SCU_RAM_ORX_RF_RX_DATA_RATE__PRE 0x0
7924#define SCU_RAM_ORX_RF_RX_DATA_RATE_2048KBPS_REGSPEC 0x0
7925#define SCU_RAM_ORX_RF_RX_DATA_RATE_2048KBPS_INVSPEC 0x1
7926#define SCU_RAM_ORX_RF_RX_DATA_RATE_2048KBPS_REGSPEC_ALT 0x40
7927#define SCU_RAM_ORX_RF_RX_DATA_RATE_2048KBPS_INVSPEC_ALT 0x41
7928#define SCU_RAM_ORX_RF_RX_DATA_RATE_1544KBPS_REGSPEC 0x80
7929#define SCU_RAM_ORX_RF_RX_DATA_RATE_1544KBPS_INVSPEC 0x81
7930#define SCU_RAM_ORX_RF_RX_DATA_RATE_3088KBPS_REGSPEC 0xC0
7931#define SCU_RAM_ORX_RF_RX_DATA_RATE_3088KBPS_INVSPEC 0xC1
7932
7933
7934#define SCU_RAM_ORX_SCU_STATE__A 0x831F03
7935#define SCU_RAM_ORX_SCU_STATE__W 8
7936#define SCU_RAM_ORX_SCU_STATE__M 0xFF
7937#define SCU_RAM_ORX_SCU_STATE__PRE 0x0
7938#define SCU_RAM_ORX_SCU_STATE_RESET 0x0
7939#define SCU_RAM_ORX_SCU_STATE_AGN_HUNT 0x1
7940#define SCU_RAM_ORX_SCU_STATE_DGN_HUNT 0x2
7941#define SCU_RAM_ORX_SCU_STATE_AGC_HUNT 0x3
7942#define SCU_RAM_ORX_SCU_STATE_FRQ_HUNT 0x4
7943#define SCU_RAM_ORX_SCU_STATE_PHA_HUNT 0x8
7944#define SCU_RAM_ORX_SCU_STATE_TIM_HUNT 0x10
7945#define SCU_RAM_ORX_SCU_STATE_EQU_HUNT 0x20
7946#define SCU_RAM_ORX_SCU_STATE_EQT_HUNT 0x30
7947#define SCU_RAM_ORX_SCU_STATE_SYNC 0x40
7948
7949
7950#define SCU_RAM_ORX_SCU_LOCK__A 0x831F04
7951#define SCU_RAM_ORX_SCU_LOCK__W 16
7952#define SCU_RAM_ORX_SCU_LOCK__M 0xFFFF
7953#define SCU_RAM_ORX_SCU_LOCK__PRE 0x0
7954
7955#define SCU_RAM_ORX_TARGET_MODE__A 0x831F05
7956#define SCU_RAM_ORX_TARGET_MODE__W 2
7957#define SCU_RAM_ORX_TARGET_MODE__M 0x3
7958#define SCU_RAM_ORX_TARGET_MODE__PRE 0x0
7959#define SCU_RAM_ORX_TARGET_MODE_1544KBPS 0x0
7960#define SCU_RAM_ORX_TARGET_MODE_3088KBPS 0x1
7961#define SCU_RAM_ORX_TARGET_MODE_2048KBPS_SQRT 0x2
7962#define SCU_RAM_ORX_TARGET_MODE_2048KBPS_RO 0x3
7963
7964
7965#define SCU_RAM_ORX_MER_MIN_DB__A 0x831F06
7966#define SCU_RAM_ORX_MER_MIN_DB__W 8
7967#define SCU_RAM_ORX_MER_MIN_DB__M 0xFF
7968#define SCU_RAM_ORX_MER_MIN_DB__PRE 0x0
7969
7970#define SCU_RAM_ORX_RF_GAIN__A 0x831F07
7971#define SCU_RAM_ORX_RF_GAIN__W 16
7972#define SCU_RAM_ORX_RF_GAIN__M 0xFFFF
7973#define SCU_RAM_ORX_RF_GAIN__PRE 0x0
7974
7975#define SCU_RAM_ORX_RF_GAIN_MIN__A 0x831F08
7976#define SCU_RAM_ORX_RF_GAIN_MIN__W 16
7977#define SCU_RAM_ORX_RF_GAIN_MIN__M 0xFFFF
7978#define SCU_RAM_ORX_RF_GAIN_MIN__PRE 0x0
7979
7980#define SCU_RAM_ORX_RF_GAIN_MAX__A 0x831F09
7981#define SCU_RAM_ORX_RF_GAIN_MAX__W 16
7982#define SCU_RAM_ORX_RF_GAIN_MAX__M 0xFFFF
7983#define SCU_RAM_ORX_RF_GAIN_MAX__PRE 0x0
7984
7985#define SCU_RAM_ORX_IF_GAIN__A 0x831F0A
7986#define SCU_RAM_ORX_IF_GAIN__W 16
7987#define SCU_RAM_ORX_IF_GAIN__M 0xFFFF
7988#define SCU_RAM_ORX_IF_GAIN__PRE 0x0
7989
7990#define SCU_RAM_ORX_IF_GAIN_MIN__A 0x831F0B
7991#define SCU_RAM_ORX_IF_GAIN_MIN__W 16
7992#define SCU_RAM_ORX_IF_GAIN_MIN__M 0xFFFF
7993#define SCU_RAM_ORX_IF_GAIN_MIN__PRE 0x0
7994
7995#define SCU_RAM_ORX_IF_GAIN_MAX__A 0x831F0C
7996#define SCU_RAM_ORX_IF_GAIN_MAX__W 16
7997#define SCU_RAM_ORX_IF_GAIN_MAX__M 0xFFFF
7998#define SCU_RAM_ORX_IF_GAIN_MAX__PRE 0x0
7999
8000#define SCU_RAM_ORX_AGN_HEADR__A 0x831F0D
8001#define SCU_RAM_ORX_AGN_HEADR__W 16
8002#define SCU_RAM_ORX_AGN_HEADR__M 0xFFFF
8003#define SCU_RAM_ORX_AGN_HEADR__PRE 0x0
8004
8005#define SCU_RAM_ORX_AGN_HEADR_STP__A 0x831F0E
8006#define SCU_RAM_ORX_AGN_HEADR_STP__W 8
8007#define SCU_RAM_ORX_AGN_HEADR_STP__M 0xFF
8008#define SCU_RAM_ORX_AGN_HEADR_STP__PRE 0x0
8009
8010#define SCU_RAM_ORX_AGN_KI__A 0x831F0F
8011#define SCU_RAM_ORX_AGN_KI__W 8
8012#define SCU_RAM_ORX_AGN_KI__M 0xFF
8013#define SCU_RAM_ORX_AGN_KI__PRE 0x0
8014
8015#define SCU_RAM_ORX_AGN_LOCK_TH__A 0x831F10
8016#define SCU_RAM_ORX_AGN_LOCK_TH__W 16
8017#define SCU_RAM_ORX_AGN_LOCK_TH__M 0xFFFF
8018#define SCU_RAM_ORX_AGN_LOCK_TH__PRE 0x0
8019
8020#define SCU_RAM_ORX_AGN_LOCK_WD__A 0x831F11
8021#define SCU_RAM_ORX_AGN_LOCK_WD__W 16
8022#define SCU_RAM_ORX_AGN_LOCK_WD__M 0xFFFF
8023#define SCU_RAM_ORX_AGN_LOCK_WD__PRE 0x0
8024
8025#define SCU_RAM_ORX_AGN_ONLOCK_TTH__A 0x831F12
8026#define SCU_RAM_ORX_AGN_ONLOCK_TTH__W 16
8027#define SCU_RAM_ORX_AGN_ONLOCK_TTH__M 0xFFFF
8028#define SCU_RAM_ORX_AGN_ONLOCK_TTH__PRE 0x0
8029
8030#define SCU_RAM_ORX_AGN_UNLOCK_TTH__A 0x831F13
8031#define SCU_RAM_ORX_AGN_UNLOCK_TTH__W 16
8032#define SCU_RAM_ORX_AGN_UNLOCK_TTH__M 0xFFFF
8033#define SCU_RAM_ORX_AGN_UNLOCK_TTH__PRE 0x0
8034
8035#define SCU_RAM_ORX_AGN_LOCK_TOTH__A 0x831F14
8036#define SCU_RAM_ORX_AGN_LOCK_TOTH__W 16
8037#define SCU_RAM_ORX_AGN_LOCK_TOTH__M 0xFFFF
8038#define SCU_RAM_ORX_AGN_LOCK_TOTH__PRE 0x0
8039
8040#define SCU_RAM_ORX_AGN_LOCK_MASK__A 0x831F15
8041#define SCU_RAM_ORX_AGN_LOCK_MASK__W 8
8042#define SCU_RAM_ORX_AGN_LOCK_MASK__M 0xFF
8043#define SCU_RAM_ORX_AGN_LOCK_MASK__PRE 0x0
8044
8045#define SCU_RAM_ORX_DGN__A 0x831F16
8046#define SCU_RAM_ORX_DGN__W 16
8047#define SCU_RAM_ORX_DGN__M 0xFFFF
8048#define SCU_RAM_ORX_DGN__PRE 0x0
8049
8050#define SCU_RAM_ORX_DGN_MIN__A 0x831F17
8051#define SCU_RAM_ORX_DGN_MIN__W 16
8052#define SCU_RAM_ORX_DGN_MIN__M 0xFFFF
8053#define SCU_RAM_ORX_DGN_MIN__PRE 0x0
8054
8055#define SCU_RAM_ORX_DGN_MAX__A 0x831F18
8056#define SCU_RAM_ORX_DGN_MAX__W 16
8057#define SCU_RAM_ORX_DGN_MAX__M 0xFFFF
8058#define SCU_RAM_ORX_DGN_MAX__PRE 0x0
8059
8060#define SCU_RAM_ORX_DGN_AMP__A 0x831F19
8061#define SCU_RAM_ORX_DGN_AMP__W 16
8062#define SCU_RAM_ORX_DGN_AMP__M 0xFFFF
8063#define SCU_RAM_ORX_DGN_AMP__PRE 0x0
8064
8065#define SCU_RAM_ORX_DGN_AMPTARGET__A 0x831F1A
8066#define SCU_RAM_ORX_DGN_AMPTARGET__W 16
8067#define SCU_RAM_ORX_DGN_AMPTARGET__M 0xFFFF
8068#define SCU_RAM_ORX_DGN_AMPTARGET__PRE 0x0
8069
8070#define SCU_RAM_ORX_DGN_KI__A 0x831F1B
8071#define SCU_RAM_ORX_DGN_KI__W 8
8072#define SCU_RAM_ORX_DGN_KI__M 0xFF
8073#define SCU_RAM_ORX_DGN_KI__PRE 0x0
8074
8075#define SCU_RAM_ORX_DGN_LOCK_TH__A 0x831F1C
8076#define SCU_RAM_ORX_DGN_LOCK_TH__W 16
8077#define SCU_RAM_ORX_DGN_LOCK_TH__M 0xFFFF
8078#define SCU_RAM_ORX_DGN_LOCK_TH__PRE 0x0
8079
8080#define SCU_RAM_ORX_DGN_LOCK_WD__A 0x831F1D
8081#define SCU_RAM_ORX_DGN_LOCK_WD__W 16
8082#define SCU_RAM_ORX_DGN_LOCK_WD__M 0xFFFF
8083#define SCU_RAM_ORX_DGN_LOCK_WD__PRE 0x0
8084
8085#define SCU_RAM_ORX_DGN_ONLOCK_TTH__A 0x831F1E
8086#define SCU_RAM_ORX_DGN_ONLOCK_TTH__W 16
8087#define SCU_RAM_ORX_DGN_ONLOCK_TTH__M 0xFFFF
8088#define SCU_RAM_ORX_DGN_ONLOCK_TTH__PRE 0x0
8089
8090#define SCU_RAM_ORX_DGN_UNLOCK_TTH__A 0x831F1F
8091#define SCU_RAM_ORX_DGN_UNLOCK_TTH__W 16
8092#define SCU_RAM_ORX_DGN_UNLOCK_TTH__M 0xFFFF
8093#define SCU_RAM_ORX_DGN_UNLOCK_TTH__PRE 0x0
8094
8095#define SCU_RAM_ORX_DGN_LOCK_TOTH__A 0x831F20
8096#define SCU_RAM_ORX_DGN_LOCK_TOTH__W 16
8097#define SCU_RAM_ORX_DGN_LOCK_TOTH__M 0xFFFF
8098#define SCU_RAM_ORX_DGN_LOCK_TOTH__PRE 0x0
8099
8100#define SCU_RAM_ORX_DGN_LOCK_MASK__A 0x831F21
8101#define SCU_RAM_ORX_DGN_LOCK_MASK__W 8
8102#define SCU_RAM_ORX_DGN_LOCK_MASK__M 0xFF
8103#define SCU_RAM_ORX_DGN_LOCK_MASK__PRE 0x0
8104
8105#define SCU_RAM_ORX_FREQ_GAIN_CORR__A 0x831F22
8106#define SCU_RAM_ORX_FREQ_GAIN_CORR__W 8
8107#define SCU_RAM_ORX_FREQ_GAIN_CORR__M 0xFF
8108#define SCU_RAM_ORX_FREQ_GAIN_CORR__PRE 0x0
8109#define SCU_RAM_ORX_FREQ_GAIN_CORR_1544KBPS 0x60
8110#define SCU_RAM_ORX_FREQ_GAIN_CORR_2048KBPS 0x80
8111#define SCU_RAM_ORX_FREQ_GAIN_CORR_3088KBPS 0xC0
8112
8113
8114#define SCU_RAM_ORX_FRQ_OFFSET__A 0x831F23
8115#define SCU_RAM_ORX_FRQ_OFFSET__W 16
8116#define SCU_RAM_ORX_FRQ_OFFSET__M 0xFFFF
8117#define SCU_RAM_ORX_FRQ_OFFSET__PRE 0x0
8118
8119#define SCU_RAM_ORX_FRQ_OFFSET_MAX__A 0x831F24
8120#define SCU_RAM_ORX_FRQ_OFFSET_MAX__W 15
8121#define SCU_RAM_ORX_FRQ_OFFSET_MAX__M 0x7FFF
8122#define SCU_RAM_ORX_FRQ_OFFSET_MAX__PRE 0x0
8123
8124#define SCU_RAM_ORX_FRQ_KI__A 0x831F25
8125#define SCU_RAM_ORX_FRQ_KI__W 8
8126#define SCU_RAM_ORX_FRQ_KI__M 0xFF
8127#define SCU_RAM_ORX_FRQ_KI__PRE 0x0
8128
8129#define SCU_RAM_ORX_FRQ_DIFF__A 0x831F26
8130#define SCU_RAM_ORX_FRQ_DIFF__W 16
8131#define SCU_RAM_ORX_FRQ_DIFF__M 0xFFFF
8132#define SCU_RAM_ORX_FRQ_DIFF__PRE 0x0
8133
8134#define SCU_RAM_ORX_FRQ_LOCK_TH__A 0x831F27
8135#define SCU_RAM_ORX_FRQ_LOCK_TH__W 16
8136#define SCU_RAM_ORX_FRQ_LOCK_TH__M 0xFFFF
8137#define SCU_RAM_ORX_FRQ_LOCK_TH__PRE 0x0
8138
8139#define SCU_RAM_ORX_FRQ_LOCK_WD__A 0x831F28
8140#define SCU_RAM_ORX_FRQ_LOCK_WD__W 16
8141#define SCU_RAM_ORX_FRQ_LOCK_WD__M 0xFFFF
8142#define SCU_RAM_ORX_FRQ_LOCK_WD__PRE 0x0
8143
8144#define SCU_RAM_ORX_FRQ_ONLOCK_TTH__A 0x831F29
8145#define SCU_RAM_ORX_FRQ_ONLOCK_TTH__W 16
8146#define SCU_RAM_ORX_FRQ_ONLOCK_TTH__M 0xFFFF
8147#define SCU_RAM_ORX_FRQ_ONLOCK_TTH__PRE 0x0
8148
8149#define SCU_RAM_ORX_FRQ_UNLOCK_TTH__A 0x831F2A
8150#define SCU_RAM_ORX_FRQ_UNLOCK_TTH__W 16
8151#define SCU_RAM_ORX_FRQ_UNLOCK_TTH__M 0xFFFF
8152#define SCU_RAM_ORX_FRQ_UNLOCK_TTH__PRE 0x0
8153
8154#define SCU_RAM_ORX_FRQ_LOCK_TOTH__A 0x831F2B
8155#define SCU_RAM_ORX_FRQ_LOCK_TOTH__W 16
8156#define SCU_RAM_ORX_FRQ_LOCK_TOTH__M 0xFFFF
8157#define SCU_RAM_ORX_FRQ_LOCK_TOTH__PRE 0x0
8158
8159#define SCU_RAM_ORX_FRQ_LOCK_MASK__A 0x831F2C
8160#define SCU_RAM_ORX_FRQ_LOCK_MASK__W 8
8161#define SCU_RAM_ORX_FRQ_LOCK_MASK__M 0xFF
8162#define SCU_RAM_ORX_FRQ_LOCK_MASK__PRE 0x0
8163
8164#define SCU_RAM_ORX_PHA_DIFF__A 0x831F2D
8165#define SCU_RAM_ORX_PHA_DIFF__W 16
8166#define SCU_RAM_ORX_PHA_DIFF__M 0xFFFF
8167#define SCU_RAM_ORX_PHA_DIFF__PRE 0x0
8168
8169#define SCU_RAM_ORX_PHA_LOCK_TH__A 0x831F2E
8170#define SCU_RAM_ORX_PHA_LOCK_TH__W 16
8171#define SCU_RAM_ORX_PHA_LOCK_TH__M 0xFFFF
8172#define SCU_RAM_ORX_PHA_LOCK_TH__PRE 0x0
8173
8174#define SCU_RAM_ORX_PHA_LOCK_WD__A 0x831F2F
8175#define SCU_RAM_ORX_PHA_LOCK_WD__W 16
8176#define SCU_RAM_ORX_PHA_LOCK_WD__M 0xFFFF
8177#define SCU_RAM_ORX_PHA_LOCK_WD__PRE 0x0
8178
8179#define SCU_RAM_ORX_PHA_ONLOCK_TTH__A 0x831F30
8180#define SCU_RAM_ORX_PHA_ONLOCK_TTH__W 16
8181#define SCU_RAM_ORX_PHA_ONLOCK_TTH__M 0xFFFF
8182#define SCU_RAM_ORX_PHA_ONLOCK_TTH__PRE 0x0
8183
8184#define SCU_RAM_ORX_PHA_UNLOCK_TTH__A 0x831F31
8185#define SCU_RAM_ORX_PHA_UNLOCK_TTH__W 16
8186#define SCU_RAM_ORX_PHA_UNLOCK_TTH__M 0xFFFF
8187#define SCU_RAM_ORX_PHA_UNLOCK_TTH__PRE 0x0
8188
8189#define SCU_RAM_ORX_PHA_LOCK_TOTH__A 0x831F32
8190#define SCU_RAM_ORX_PHA_LOCK_TOTH__W 16
8191#define SCU_RAM_ORX_PHA_LOCK_TOTH__M 0xFFFF
8192#define SCU_RAM_ORX_PHA_LOCK_TOTH__PRE 0x0
8193
8194#define SCU_RAM_ORX_PHA_LOCK_MASK__A 0x831F33
8195#define SCU_RAM_ORX_PHA_LOCK_MASK__W 8
8196#define SCU_RAM_ORX_PHA_LOCK_MASK__M 0xFF
8197#define SCU_RAM_ORX_PHA_LOCK_MASK__PRE 0x0
8198
8199#define SCU_RAM_ORX_TIM_OFFSET__A 0x831F34
8200#define SCU_RAM_ORX_TIM_OFFSET__W 16
8201#define SCU_RAM_ORX_TIM_OFFSET__M 0xFFFF
8202#define SCU_RAM_ORX_TIM_OFFSET__PRE 0x0
8203
8204#define SCU_RAM_ORX_TIM_DIFF__A 0x831F35
8205#define SCU_RAM_ORX_TIM_DIFF__W 16
8206#define SCU_RAM_ORX_TIM_DIFF__M 0xFFFF
8207#define SCU_RAM_ORX_TIM_DIFF__PRE 0x0
8208
8209#define SCU_RAM_ORX_TIM_LOCK_TH__A 0x831F36
8210#define SCU_RAM_ORX_TIM_LOCK_TH__W 16
8211#define SCU_RAM_ORX_TIM_LOCK_TH__M 0xFFFF
8212#define SCU_RAM_ORX_TIM_LOCK_TH__PRE 0x0
8213
8214#define SCU_RAM_ORX_TIM_LOCK_WD__A 0x831F37
8215#define SCU_RAM_ORX_TIM_LOCK_WD__W 16
8216#define SCU_RAM_ORX_TIM_LOCK_WD__M 0xFFFF
8217#define SCU_RAM_ORX_TIM_LOCK_WD__PRE 0x0
8218
8219#define SCU_RAM_ORX_TIM_ONLOCK_TTH__A 0x831F38
8220#define SCU_RAM_ORX_TIM_ONLOCK_TTH__W 16
8221#define SCU_RAM_ORX_TIM_ONLOCK_TTH__M 0xFFFF
8222#define SCU_RAM_ORX_TIM_ONLOCK_TTH__PRE 0x0
8223
8224#define SCU_RAM_ORX_TIM_UNLOCK_TTH__A 0x831F39
8225#define SCU_RAM_ORX_TIM_UNLOCK_TTH__W 16
8226#define SCU_RAM_ORX_TIM_UNLOCK_TTH__M 0xFFFF
8227#define SCU_RAM_ORX_TIM_UNLOCK_TTH__PRE 0x0
8228
8229#define SCU_RAM_ORX_TIM_LOCK_TOTH__A 0x831F3A
8230#define SCU_RAM_ORX_TIM_LOCK_TOTH__W 16
8231#define SCU_RAM_ORX_TIM_LOCK_TOTH__M 0xFFFF
8232#define SCU_RAM_ORX_TIM_LOCK_TOTH__PRE 0x0
8233
8234#define SCU_RAM_ORX_TIM_LOCK_MASK__A 0x831F3B
8235#define SCU_RAM_ORX_TIM_LOCK_MASK__W 8
8236#define SCU_RAM_ORX_TIM_LOCK_MASK__M 0xFF
8237#define SCU_RAM_ORX_TIM_LOCK_MASK__PRE 0x0
8238
8239#define SCU_RAM_ORX_EQU_DIFF__A 0x831F3C
8240#define SCU_RAM_ORX_EQU_DIFF__W 16
8241#define SCU_RAM_ORX_EQU_DIFF__M 0xFFFF
8242#define SCU_RAM_ORX_EQU_DIFF__PRE 0x0
8243
8244#define SCU_RAM_ORX_EQU_LOCK_TH__A 0x831F3D
8245#define SCU_RAM_ORX_EQU_LOCK_TH__W 16
8246#define SCU_RAM_ORX_EQU_LOCK_TH__M 0xFFFF
8247#define SCU_RAM_ORX_EQU_LOCK_TH__PRE 0x0
8248
8249#define SCU_RAM_ORX_EQU_LOCK_WD__A 0x831F3E
8250#define SCU_RAM_ORX_EQU_LOCK_WD__W 16
8251#define SCU_RAM_ORX_EQU_LOCK_WD__M 0xFFFF
8252#define SCU_RAM_ORX_EQU_LOCK_WD__PRE 0x0
8253
8254#define SCU_RAM_ORX_EQU_ONLOCK_TTH__A 0x831F3F
8255#define SCU_RAM_ORX_EQU_ONLOCK_TTH__W 16
8256#define SCU_RAM_ORX_EQU_ONLOCK_TTH__M 0xFFFF
8257#define SCU_RAM_ORX_EQU_ONLOCK_TTH__PRE 0x0
8258
8259#define SCU_RAM_ORX_EQU_UNLOCK_TTH__A 0x831F40
8260#define SCU_RAM_ORX_EQU_UNLOCK_TTH__W 16
8261#define SCU_RAM_ORX_EQU_UNLOCK_TTH__M 0xFFFF
8262#define SCU_RAM_ORX_EQU_UNLOCK_TTH__PRE 0x0
8263
8264#define SCU_RAM_ORX_EQU_LOCK_TOTH__A 0x831F41
8265#define SCU_RAM_ORX_EQU_LOCK_TOTH__W 16
8266#define SCU_RAM_ORX_EQU_LOCK_TOTH__M 0xFFFF
8267#define SCU_RAM_ORX_EQU_LOCK_TOTH__PRE 0x0
8268
8269#define SCU_RAM_ORX_EQU_LOCK_MASK__A 0x831F42
8270#define SCU_RAM_ORX_EQU_LOCK_MASK__W 8
8271#define SCU_RAM_ORX_EQU_LOCK_MASK__M 0xFF
8272#define SCU_RAM_ORX_EQU_LOCK_MASK__PRE 0x0
8273
8274#define SCU_RAM_ORX_FLT_FRQ__A 0x831F43
8275#define SCU_RAM_ORX_FLT_FRQ__W 16
8276#define SCU_RAM_ORX_FLT_FRQ__M 0xFFFF
8277#define SCU_RAM_ORX_FLT_FRQ__PRE 0x0
8278#define SCU_RAM_ORX_RST_CPH__A 0x831F44
8279#define SCU_RAM_ORX_RST_CPH__W 4
8280#define SCU_RAM_ORX_RST_CPH__M 0xF
8281#define SCU_RAM_ORX_RST_CPH__PRE 0x0
8282
8283#define SCU_RAM_ORX_RST_CPH_RST_CPH__B 0
8284#define SCU_RAM_ORX_RST_CPH_RST_CPH__W 4
8285#define SCU_RAM_ORX_RST_CPH_RST_CPH__M 0xF
8286#define SCU_RAM_ORX_RST_CPH_RST_CPH__PRE 0x0
8287
8288#define SCU_RAM_ORX_RST_CTI__A 0x831F45
8289#define SCU_RAM_ORX_RST_CTI__W 4
8290#define SCU_RAM_ORX_RST_CTI__M 0xF
8291#define SCU_RAM_ORX_RST_CTI__PRE 0x0
8292
8293#define SCU_RAM_ORX_RST_CTI_RST_CTI__B 0
8294#define SCU_RAM_ORX_RST_CTI_RST_CTI__W 4
8295#define SCU_RAM_ORX_RST_CTI_RST_CTI__M 0xF
8296#define SCU_RAM_ORX_RST_CTI_RST_CTI__PRE 0x0
8297
8298#define SCU_RAM_ORX_RST_KRN__A 0x831F46
8299#define SCU_RAM_ORX_RST_KRN__W 4
8300#define SCU_RAM_ORX_RST_KRN__M 0xF
8301#define SCU_RAM_ORX_RST_KRN__PRE 0x0
8302
8303#define SCU_RAM_ORX_RST_KRN_RST_KRN__B 0
8304#define SCU_RAM_ORX_RST_KRN_RST_KRN__W 4
8305#define SCU_RAM_ORX_RST_KRN_RST_KRN__M 0xF
8306#define SCU_RAM_ORX_RST_KRN_RST_KRN__PRE 0x0
8307
8308#define SCU_RAM_ORX_RST_KRP__A 0x831F47
8309#define SCU_RAM_ORX_RST_KRP__W 4
8310#define SCU_RAM_ORX_RST_KRP__M 0xF
8311#define SCU_RAM_ORX_RST_KRP__PRE 0x0
8312
8313#define SCU_RAM_ORX_RST_KRP_RST_KRP__B 0
8314#define SCU_RAM_ORX_RST_KRP_RST_KRP__W 4
8315#define SCU_RAM_ORX_RST_KRP_RST_KRP__M 0xF
8316#define SCU_RAM_ORX_RST_KRP_RST_KRP__PRE 0x0
8317
8318#define SCU_RAM_ATV_STANDARD__A 0x831F48
8319#define SCU_RAM_ATV_STANDARD__W 12
8320#define SCU_RAM_ATV_STANDARD__M 0xFFF
8321#define SCU_RAM_ATV_STANDARD__PRE 0x0
8322
8323#define SCU_RAM_ATV_STANDARD_STANDARD__B 0
8324#define SCU_RAM_ATV_STANDARD_STANDARD__W 12
8325#define SCU_RAM_ATV_STANDARD_STANDARD__M 0xFFF
8326#define SCU_RAM_ATV_STANDARD_STANDARD__PRE 0x0
8327#define SCU_RAM_ATV_STANDARD_STANDARD_MN 0x2
8328#define SCU_RAM_ATV_STANDARD_STANDARD_B 0x103
8329#define SCU_RAM_ATV_STANDARD_STANDARD_G 0x3
8330#define SCU_RAM_ATV_STANDARD_STANDARD_DK 0x4
8331#define SCU_RAM_ATV_STANDARD_STANDARD_L 0x9
8332#define SCU_RAM_ATV_STANDARD_STANDARD_LP 0x109
8333#define SCU_RAM_ATV_STANDARD_STANDARD_I 0xA
8334#define SCU_RAM_ATV_STANDARD_STANDARD_FM 0x40
8335
8336#define SCU_RAM_ATV_DETECT__A 0x831F49
8337#define SCU_RAM_ATV_DETECT__W 1
8338#define SCU_RAM_ATV_DETECT__M 0x1
8339#define SCU_RAM_ATV_DETECT__PRE 0x0
8340
8341#define SCU_RAM_ATV_DETECT_DETECT__B 0
8342#define SCU_RAM_ATV_DETECT_DETECT__W 1
8343#define SCU_RAM_ATV_DETECT_DETECT__M 0x1
8344#define SCU_RAM_ATV_DETECT_DETECT__PRE 0x0
8345#define SCU_RAM_ATV_DETECT_DETECT_FALSE 0x0
8346#define SCU_RAM_ATV_DETECT_DETECT_TRUE 0x1
8347
8348#define SCU_RAM_ATV_DETECT_TH__A 0x831F4A
8349#define SCU_RAM_ATV_DETECT_TH__W 8
8350#define SCU_RAM_ATV_DETECT_TH__M 0xFF
8351#define SCU_RAM_ATV_DETECT_TH__PRE 0x0
8352
8353#define SCU_RAM_ATV_DETECT_TH_DETECT_TH__B 0
8354#define SCU_RAM_ATV_DETECT_TH_DETECT_TH__W 8
8355#define SCU_RAM_ATV_DETECT_TH_DETECT_TH__M 0xFF
8356#define SCU_RAM_ATV_DETECT_TH_DETECT_TH__PRE 0x0
8357
8358#define SCU_RAM_ATV_LOCK__A 0x831F4B
8359#define SCU_RAM_ATV_LOCK__W 2
8360#define SCU_RAM_ATV_LOCK__M 0x3
8361#define SCU_RAM_ATV_LOCK__PRE 0x0
8362
8363#define SCU_RAM_ATV_LOCK_CR_LOCK_BIT__B 0
8364#define SCU_RAM_ATV_LOCK_CR_LOCK_BIT__W 1
8365#define SCU_RAM_ATV_LOCK_CR_LOCK_BIT__M 0x1
8366#define SCU_RAM_ATV_LOCK_CR_LOCK_BIT__PRE 0x0
8367#define SCU_RAM_ATV_LOCK_CR_LOCK_BIT_NO_LOCK 0x0
8368#define SCU_RAM_ATV_LOCK_CR_LOCK_BIT_LOCK 0x1
8369
8370#define SCU_RAM_ATV_LOCK_SYNC_FLAG__B 1
8371#define SCU_RAM_ATV_LOCK_SYNC_FLAG__W 1
8372#define SCU_RAM_ATV_LOCK_SYNC_FLAG__M 0x2
8373#define SCU_RAM_ATV_LOCK_SYNC_FLAG__PRE 0x0
8374#define SCU_RAM_ATV_LOCK_SYNC_FLAG_NO_SYNC 0x0
8375#define SCU_RAM_ATV_LOCK_SYNC_FLAG_SYNC 0x2
8376
8377#define SCU_RAM_ATV_CR_LOCK__A 0x831F4C
8378#define SCU_RAM_ATV_CR_LOCK__W 11
8379#define SCU_RAM_ATV_CR_LOCK__M 0x7FF
8380#define SCU_RAM_ATV_CR_LOCK__PRE 0x0
8381
8382#define SCU_RAM_ATV_CR_LOCK_CR_LOCK__B 0
8383#define SCU_RAM_ATV_CR_LOCK_CR_LOCK__W 11
8384#define SCU_RAM_ATV_CR_LOCK_CR_LOCK__M 0x7FF
8385#define SCU_RAM_ATV_CR_LOCK_CR_LOCK__PRE 0x0
8386
8387#define SCU_RAM_ATV_AGC_MODE__A 0x831F4D
8388#define SCU_RAM_ATV_AGC_MODE__W 8
8389#define SCU_RAM_ATV_AGC_MODE__M 0xFF
8390#define SCU_RAM_ATV_AGC_MODE__PRE 0x0
8391
8392#define SCU_RAM_ATV_AGC_MODE_VAGC_VEL__B 2
8393#define SCU_RAM_ATV_AGC_MODE_VAGC_VEL__W 1
8394#define SCU_RAM_ATV_AGC_MODE_VAGC_VEL__M 0x4
8395#define SCU_RAM_ATV_AGC_MODE_VAGC_VEL__PRE 0x0
8396#define SCU_RAM_ATV_AGC_MODE_VAGC_VEL_AGC_FAST 0x0
8397#define SCU_RAM_ATV_AGC_MODE_VAGC_VEL_AGC_SLOW 0x4
8398
8399#define SCU_RAM_ATV_AGC_MODE_BP_EN__B 3
8400#define SCU_RAM_ATV_AGC_MODE_BP_EN__W 1
8401#define SCU_RAM_ATV_AGC_MODE_BP_EN__M 0x8
8402#define SCU_RAM_ATV_AGC_MODE_BP_EN__PRE 0x0
8403#define SCU_RAM_ATV_AGC_MODE_BP_EN_BPC_DISABLE 0x0
8404#define SCU_RAM_ATV_AGC_MODE_BP_EN_BPC_ENABLE 0x8
8405
8406#define SCU_RAM_ATV_AGC_MODE_SIF_STD__B 4
8407#define SCU_RAM_ATV_AGC_MODE_SIF_STD__W 2
8408#define SCU_RAM_ATV_AGC_MODE_SIF_STD__M 0x30
8409#define SCU_RAM_ATV_AGC_MODE_SIF_STD__PRE 0x0
8410#define SCU_RAM_ATV_AGC_MODE_SIF_STD_SIF_AGC_OFF 0x0
8411#define SCU_RAM_ATV_AGC_MODE_SIF_STD_SIF_AGC_FM 0x10
8412#define SCU_RAM_ATV_AGC_MODE_SIF_STD_SIF_AGC_AM 0x20
8413
8414#define SCU_RAM_ATV_AGC_MODE_FAST_VAGC_EN__B 6
8415#define SCU_RAM_ATV_AGC_MODE_FAST_VAGC_EN__W 1
8416#define SCU_RAM_ATV_AGC_MODE_FAST_VAGC_EN__M 0x40
8417#define SCU_RAM_ATV_AGC_MODE_FAST_VAGC_EN__PRE 0x0
8418#define SCU_RAM_ATV_AGC_MODE_FAST_VAGC_EN_FAGC_DISABLE 0x0
8419#define SCU_RAM_ATV_AGC_MODE_FAST_VAGC_EN_FAGC_ENABLE 0x40
8420
8421#define SCU_RAM_ATV_AGC_MODE_MOD_WA_BP__B 7
8422#define SCU_RAM_ATV_AGC_MODE_MOD_WA_BP__W 1
8423#define SCU_RAM_ATV_AGC_MODE_MOD_WA_BP__M 0x80
8424#define SCU_RAM_ATV_AGC_MODE_MOD_WA_BP__PRE 0x0
8425#define SCU_RAM_ATV_AGC_MODE_MOD_WA_BP_MWA_ENABLE 0x0
8426#define SCU_RAM_ATV_AGC_MODE_MOD_WA_BP_MWA_DISABLE 0x80
8427
8428
8429#define SCU_RAM_ATV_RSV_01__A 0x831F4E
8430#define SCU_RAM_ATV_RSV_01__W 16
8431#define SCU_RAM_ATV_RSV_01__M 0xFFFF
8432#define SCU_RAM_ATV_RSV_01__PRE 0x0
8433
8434#define SCU_RAM_ATV_RSV_02__A 0x831F4F
8435#define SCU_RAM_ATV_RSV_02__W 16
8436#define SCU_RAM_ATV_RSV_02__M 0xFFFF
8437#define SCU_RAM_ATV_RSV_02__PRE 0x0
8438
8439#define SCU_RAM_ATV_RSV_03__A 0x831F50
8440#define SCU_RAM_ATV_RSV_03__W 16
8441#define SCU_RAM_ATV_RSV_03__M 0xFFFF
8442#define SCU_RAM_ATV_RSV_03__PRE 0x0
8443
8444#define SCU_RAM_ATV_RSV_04__A 0x831F51
8445#define SCU_RAM_ATV_RSV_04__W 16
8446#define SCU_RAM_ATV_RSV_04__M 0xFFFF
8447#define SCU_RAM_ATV_RSV_04__PRE 0x0
8448#define SCU_RAM_ATV_FAGC_TH_RED__A 0x831F52
8449#define SCU_RAM_ATV_FAGC_TH_RED__W 8
8450#define SCU_RAM_ATV_FAGC_TH_RED__M 0xFF
8451#define SCU_RAM_ATV_FAGC_TH_RED__PRE 0x0
8452
8453#define SCU_RAM_ATV_FAGC_TH_RED_FAGC_TH_RED__B 0
8454#define SCU_RAM_ATV_FAGC_TH_RED_FAGC_TH_RED__W 8
8455#define SCU_RAM_ATV_FAGC_TH_RED_FAGC_TH_RED__M 0xFF
8456#define SCU_RAM_ATV_FAGC_TH_RED_FAGC_TH_RED__PRE 0x0
8457
8458#define SCU_RAM_ATV_AMS_MAX_REF__A 0x831F53
8459#define SCU_RAM_ATV_AMS_MAX_REF__W 11
8460#define SCU_RAM_ATV_AMS_MAX_REF__M 0x7FF
8461#define SCU_RAM_ATV_AMS_MAX_REF__PRE 0x0
8462
8463#define SCU_RAM_ATV_AMS_MAX_REF_AMS_MAX_REF__B 0
8464#define SCU_RAM_ATV_AMS_MAX_REF_AMS_MAX_REF__W 11
8465#define SCU_RAM_ATV_AMS_MAX_REF_AMS_MAX_REF__M 0x7FF
8466#define SCU_RAM_ATV_AMS_MAX_REF_AMS_MAX_REF__PRE 0x0
8467#define SCU_RAM_ATV_AMS_MAX_REF_AMS_MAX_REF_BG_MN 0x2BC
8468#define SCU_RAM_ATV_AMS_MAX_REF_AMS_MAX_REF_DK 0x2D0
8469#define SCU_RAM_ATV_AMS_MAX_REF_AMS_MAX_REF_I 0x314
8470#define SCU_RAM_ATV_AMS_MAX_REF_AMS_MAX_REF_LLP 0x28A
8471
8472#define SCU_RAM_ATV_ACT_AMX__A 0x831F54
8473#define SCU_RAM_ATV_ACT_AMX__W 11
8474#define SCU_RAM_ATV_ACT_AMX__M 0x7FF
8475#define SCU_RAM_ATV_ACT_AMX__PRE 0x0
8476
8477#define SCU_RAM_ATV_ACT_AMX_ACT_AMX__B 0
8478#define SCU_RAM_ATV_ACT_AMX_ACT_AMX__W 11
8479#define SCU_RAM_ATV_ACT_AMX_ACT_AMX__M 0x7FF
8480#define SCU_RAM_ATV_ACT_AMX_ACT_AMX__PRE 0x0
8481
8482#define SCU_RAM_ATV_ACT_AMI__A 0x831F55
8483#define SCU_RAM_ATV_ACT_AMI__W 11
8484#define SCU_RAM_ATV_ACT_AMI__M 0x7FF
8485#define SCU_RAM_ATV_ACT_AMI__PRE 0x0
8486
8487#define SCU_RAM_ATV_ACT_AMI_ACT_AMI__B 0
8488#define SCU_RAM_ATV_ACT_AMI_ACT_AMI__W 11
8489#define SCU_RAM_ATV_ACT_AMI_ACT_AMI__M 0x7FF
8490#define SCU_RAM_ATV_ACT_AMI_ACT_AMI__PRE 0x0
8491
8492
8493#define SCU_RAM_ATV_RSV_05__A 0x831F56
8494#define SCU_RAM_ATV_RSV_05__W 16
8495#define SCU_RAM_ATV_RSV_05__M 0xFFFF
8496#define SCU_RAM_ATV_RSV_05__PRE 0x0
8497
8498#define SCU_RAM_ATV_RSV_06__A 0x831F57
8499#define SCU_RAM_ATV_RSV_06__W 16
8500#define SCU_RAM_ATV_RSV_06__M 0xFFFF
8501#define SCU_RAM_ATV_RSV_06__PRE 0x0
8502
8503#define SCU_RAM_ATV_RSV_07__A 0x831F58
8504#define SCU_RAM_ATV_RSV_07__W 16
8505#define SCU_RAM_ATV_RSV_07__M 0xFFFF
8506#define SCU_RAM_ATV_RSV_07__PRE 0x0
8507
8508#define SCU_RAM_ATV_RSV_08__A 0x831F59
8509#define SCU_RAM_ATV_RSV_08__W 16
8510#define SCU_RAM_ATV_RSV_08__M 0xFFFF
8511#define SCU_RAM_ATV_RSV_08__PRE 0x0
8512
8513#define SCU_RAM_ATV_RSV_09__A 0x831F5A
8514#define SCU_RAM_ATV_RSV_09__W 16
8515#define SCU_RAM_ATV_RSV_09__M 0xFFFF
8516#define SCU_RAM_ATV_RSV_09__PRE 0x0
8517
8518#define SCU_RAM_ATV_RSV_10__A 0x831F5B
8519#define SCU_RAM_ATV_RSV_10__W 16
8520#define SCU_RAM_ATV_RSV_10__M 0xFFFF
8521#define SCU_RAM_ATV_RSV_10__PRE 0x0
8522
8523#define SCU_RAM_ATV_RSV_11__A 0x831F5C
8524#define SCU_RAM_ATV_RSV_11__W 16
8525#define SCU_RAM_ATV_RSV_11__M 0xFFFF
8526#define SCU_RAM_ATV_RSV_11__PRE 0x0
8527
8528#define SCU_RAM_ATV_RSV_12__A 0x831F5D
8529#define SCU_RAM_ATV_RSV_12__W 16
8530#define SCU_RAM_ATV_RSV_12__M 0xFFFF
8531#define SCU_RAM_ATV_RSV_12__PRE 0x0
8532#define SCU_RAM_ATV_VID_GAIN_HI__A 0x831F5E
8533#define SCU_RAM_ATV_VID_GAIN_HI__W 16
8534#define SCU_RAM_ATV_VID_GAIN_HI__M 0xFFFF
8535#define SCU_RAM_ATV_VID_GAIN_HI__PRE 0x0
8536
8537#define SCU_RAM_ATV_VID_GAIN_HI_VID_GAIN_HI__B 0
8538#define SCU_RAM_ATV_VID_GAIN_HI_VID_GAIN_HI__W 16
8539#define SCU_RAM_ATV_VID_GAIN_HI_VID_GAIN_HI__M 0xFFFF
8540#define SCU_RAM_ATV_VID_GAIN_HI_VID_GAIN_HI__PRE 0x0
8541
8542#define SCU_RAM_ATV_VID_GAIN_LO__A 0x831F5F
8543#define SCU_RAM_ATV_VID_GAIN_LO__W 8
8544#define SCU_RAM_ATV_VID_GAIN_LO__M 0xFF
8545#define SCU_RAM_ATV_VID_GAIN_LO__PRE 0x0
8546
8547#define SCU_RAM_ATV_VID_GAIN_LO_VID_GAIN_LO__B 0
8548#define SCU_RAM_ATV_VID_GAIN_LO_VID_GAIN_LO__W 8
8549#define SCU_RAM_ATV_VID_GAIN_LO_VID_GAIN_LO__M 0xFF
8550#define SCU_RAM_ATV_VID_GAIN_LO_VID_GAIN_LO__PRE 0x0
8551
8552
8553#define SCU_RAM_ATV_RSV_13__A 0x831F60
8554#define SCU_RAM_ATV_RSV_13__W 16
8555#define SCU_RAM_ATV_RSV_13__M 0xFFFF
8556#define SCU_RAM_ATV_RSV_13__PRE 0x0
8557
8558#define SCU_RAM_ATV_RSV_14__A 0x831F61
8559#define SCU_RAM_ATV_RSV_14__W 16
8560#define SCU_RAM_ATV_RSV_14__M 0xFFFF
8561#define SCU_RAM_ATV_RSV_14__PRE 0x0
8562
8563#define SCU_RAM_ATV_RSV_15__A 0x831F62
8564#define SCU_RAM_ATV_RSV_15__W 16
8565#define SCU_RAM_ATV_RSV_15__M 0xFFFF
8566#define SCU_RAM_ATV_RSV_15__PRE 0x0
8567
8568#define SCU_RAM_ATV_RSV_16__A 0x831F63
8569#define SCU_RAM_ATV_RSV_16__W 16
8570#define SCU_RAM_ATV_RSV_16__M 0xFFFF
8571#define SCU_RAM_ATV_RSV_16__PRE 0x0
8572#define SCU_RAM_ATV_AAGC_CNT__A 0x831F64
8573#define SCU_RAM_ATV_AAGC_CNT__W 8
8574#define SCU_RAM_ATV_AAGC_CNT__M 0xFF
8575#define SCU_RAM_ATV_AAGC_CNT__PRE 0x0
8576
8577#define SCU_RAM_ATV_AAGC_CNT_AAGC_CNT__B 0
8578#define SCU_RAM_ATV_AAGC_CNT_AAGC_CNT__W 8
8579#define SCU_RAM_ATV_AAGC_CNT_AAGC_CNT__M 0xFF
8580#define SCU_RAM_ATV_AAGC_CNT_AAGC_CNT__PRE 0x0
8581
8582#define SCU_RAM_ATV_SIF_GAIN__A 0x831F65
8583#define SCU_RAM_ATV_SIF_GAIN__W 11
8584#define SCU_RAM_ATV_SIF_GAIN__M 0x7FF
8585#define SCU_RAM_ATV_SIF_GAIN__PRE 0x0
8586
8587#define SCU_RAM_ATV_SIF_GAIN_SIF_GAIN__B 0
8588#define SCU_RAM_ATV_SIF_GAIN_SIF_GAIN__W 11
8589#define SCU_RAM_ATV_SIF_GAIN_SIF_GAIN__M 0x7FF
8590#define SCU_RAM_ATV_SIF_GAIN_SIF_GAIN__PRE 0x0
8591
8592
8593#define SCU_RAM_ATV_RSV_17__A 0x831F66
8594#define SCU_RAM_ATV_RSV_17__W 16
8595#define SCU_RAM_ATV_RSV_17__M 0xFFFF
8596#define SCU_RAM_ATV_RSV_17__PRE 0x0
8597
8598#define SCU_RAM_ATV_RSV_18__A 0x831F67
8599#define SCU_RAM_ATV_RSV_18__W 16
8600#define SCU_RAM_ATV_RSV_18__M 0xFFFF
8601#define SCU_RAM_ATV_RSV_18__PRE 0x0
8602
8603#define SCU_RAM_ATV_RATE_OFS__A 0x831F68
8604#define SCU_RAM_ATV_RATE_OFS__W 12
8605#define SCU_RAM_ATV_RATE_OFS__M 0xFFF
8606#define SCU_RAM_ATV_RATE_OFS__PRE 0x0
8607
8608#define SCU_RAM_ATV_LO_INCR__A 0x831F69
8609#define SCU_RAM_ATV_LO_INCR__W 12
8610#define SCU_RAM_ATV_LO_INCR__M 0xFFF
8611#define SCU_RAM_ATV_LO_INCR__PRE 0x0
8612
8613#define SCU_RAM_ATV_IIR_CRIT__A 0x831F6A
8614#define SCU_RAM_ATV_IIR_CRIT__W 12
8615#define SCU_RAM_ATV_IIR_CRIT__M 0xFFF
8616#define SCU_RAM_ATV_IIR_CRIT__PRE 0x0
8617
8618#define SCU_RAM_ATV_DEF_RATE_OFS__A 0x831F6B
8619#define SCU_RAM_ATV_DEF_RATE_OFS__W 12
8620#define SCU_RAM_ATV_DEF_RATE_OFS__M 0xFFF
8621#define SCU_RAM_ATV_DEF_RATE_OFS__PRE 0x0
8622
8623#define SCU_RAM_ATV_DEF_LO_INCR__A 0x831F6C
8624#define SCU_RAM_ATV_DEF_LO_INCR__W 12
8625#define SCU_RAM_ATV_DEF_LO_INCR__M 0xFFF
8626#define SCU_RAM_ATV_DEF_LO_INCR__PRE 0x0
8627
8628#define SCU_RAM_ATV_ENABLE_IIR_WA__A 0x831F6D
8629#define SCU_RAM_ATV_ENABLE_IIR_WA__W 1
8630#define SCU_RAM_ATV_ENABLE_IIR_WA__M 0x1
8631#define SCU_RAM_ATV_ENABLE_IIR_WA__PRE 0x0
8632
8633#define SCU_RAM_ATV_MOD_CONTROL__A 0x831F6E
8634#define SCU_RAM_ATV_MOD_CONTROL__W 12
8635#define SCU_RAM_ATV_MOD_CONTROL__M 0xFFF
8636#define SCU_RAM_ATV_MOD_CONTROL__PRE 0x0
8637
8638#define SCU_RAM_ATV_PAGC_KI_MAX__A 0x831F6F
8639#define SCU_RAM_ATV_PAGC_KI_MAX__W 12
8640#define SCU_RAM_ATV_PAGC_KI_MAX__M 0xFFF
8641#define SCU_RAM_ATV_PAGC_KI_MAX__PRE 0x0
8642
8643#define SCU_RAM_ATV_BPC_KI_MAX__A 0x831F70
8644#define SCU_RAM_ATV_BPC_KI_MAX__W 12
8645#define SCU_RAM_ATV_BPC_KI_MAX__M 0xFFF
8646#define SCU_RAM_ATV_BPC_KI_MAX__PRE 0x0
8647
8648#define SCU_RAM_ATV_NAGC_KI_MAX__A 0x831F71
8649#define SCU_RAM_ATV_NAGC_KI_MAX__W 12
8650#define SCU_RAM_ATV_NAGC_KI_MAX__M 0xFFF
8651#define SCU_RAM_ATV_NAGC_KI_MAX__PRE 0x0
8652#define SCU_RAM_ATV_NAGC_KI_MIN__A 0x831F72
8653#define SCU_RAM_ATV_NAGC_KI_MIN__W 12
8654#define SCU_RAM_ATV_NAGC_KI_MIN__M 0xFFF
8655#define SCU_RAM_ATV_NAGC_KI_MIN__PRE 0x0
8656
8657#define SCU_RAM_ATV_NAGC_KI_MIN_NAGC_KI_MIN__B 0
8658#define SCU_RAM_ATV_NAGC_KI_MIN_NAGC_KI_MIN__W 12
8659#define SCU_RAM_ATV_NAGC_KI_MIN_NAGC_KI_MIN__M 0xFFF
8660#define SCU_RAM_ATV_NAGC_KI_MIN_NAGC_KI_MIN__PRE 0x0
8661
8662#define SCU_RAM_ATV_KI_CHANGE_TH__A 0x831F73
8663#define SCU_RAM_ATV_KI_CHANGE_TH__W 8
8664#define SCU_RAM_ATV_KI_CHANGE_TH__M 0xFF
8665#define SCU_RAM_ATV_KI_CHANGE_TH__PRE 0x0
8666
8667#define SCU_RAM_ATV_KI_CHANGE_TH_KI_CHANGE_TH__B 0
8668#define SCU_RAM_ATV_KI_CHANGE_TH_KI_CHANGE_TH__W 8
8669#define SCU_RAM_ATV_KI_CHANGE_TH_KI_CHANGE_TH__M 0xFF
8670#define SCU_RAM_ATV_KI_CHANGE_TH_KI_CHANGE_TH__PRE 0x0
8671#define SCU_RAM_ATV_KI_CHANGE_TH_KI_CHANGE_TH_NEG_MOD 0x14
8672#define SCU_RAM_ATV_KI_CHANGE_TH_KI_CHANGE_TH_POS_MOD 0x28
8673
8674#define SCU_RAM_QAM_PARAM_ANNEX__A 0x831F74
8675#define SCU_RAM_QAM_PARAM_ANNEX__W 2
8676#define SCU_RAM_QAM_PARAM_ANNEX__M 0x3
8677#define SCU_RAM_QAM_PARAM_ANNEX__PRE 0x0
8678
8679#define SCU_RAM_QAM_PARAM_ANNEX_BIT__B 0
8680#define SCU_RAM_QAM_PARAM_ANNEX_BIT__W 2
8681#define SCU_RAM_QAM_PARAM_ANNEX_BIT__M 0x3
8682#define SCU_RAM_QAM_PARAM_ANNEX_BIT__PRE 0x0
8683#define SCU_RAM_QAM_PARAM_ANNEX_BIT_ANNEX_A 0x0
8684#define SCU_RAM_QAM_PARAM_ANNEX_BIT_ANNEX_B 0x1
8685#define SCU_RAM_QAM_PARAM_ANNEX_BIT_ANNEX_C 0x2
8686#define SCU_RAM_QAM_PARAM_ANNEX_BIT_ANNEX_D 0x3
8687
8688#define SCU_RAM_QAM_PARAM_CONSTELLATION__A 0x831F75
8689#define SCU_RAM_QAM_PARAM_CONSTELLATION__W 3
8690#define SCU_RAM_QAM_PARAM_CONSTELLATION__M 0x7
8691#define SCU_RAM_QAM_PARAM_CONSTELLATION__PRE 0x0
8692
8693#define SCU_RAM_QAM_PARAM_CONSTELLATION_BIT__B 0
8694#define SCU_RAM_QAM_PARAM_CONSTELLATION_BIT__W 3
8695#define SCU_RAM_QAM_PARAM_CONSTELLATION_BIT__M 0x7
8696#define SCU_RAM_QAM_PARAM_CONSTELLATION_BIT__PRE 0x0
8697#define SCU_RAM_QAM_PARAM_CONSTELLATION_BIT_UNKNOWN 0x0
8698#define SCU_RAM_QAM_PARAM_CONSTELLATION_BIT_QAM_16 0x3
8699#define SCU_RAM_QAM_PARAM_CONSTELLATION_BIT_QAM_32 0x4
8700#define SCU_RAM_QAM_PARAM_CONSTELLATION_BIT_QAM_64 0x5
8701#define SCU_RAM_QAM_PARAM_CONSTELLATION_BIT_QAM_128 0x6
8702#define SCU_RAM_QAM_PARAM_CONSTELLATION_BIT_QAM_256 0x7
8703
8704#define SCU_RAM_QAM_PARAM_INTERLEAVE__A 0x831F76
8705#define SCU_RAM_QAM_PARAM_INTERLEAVE__W 8
8706#define SCU_RAM_QAM_PARAM_INTERLEAVE__M 0xFF
8707#define SCU_RAM_QAM_PARAM_INTERLEAVE__PRE 0x0
8708
8709#define SCU_RAM_QAM_PARAM_INTERLEAVE_BIT__B 0
8710#define SCU_RAM_QAM_PARAM_INTERLEAVE_BIT__W 8
8711#define SCU_RAM_QAM_PARAM_INTERLEAVE_BIT__M 0xFF
8712#define SCU_RAM_QAM_PARAM_INTERLEAVE_BIT__PRE 0x0
8713#define SCU_RAM_QAM_PARAM_INTERLEAVE_BIT_I128_J1 0x0
8714#define SCU_RAM_QAM_PARAM_INTERLEAVE_BIT_I128_J1_V2 0x1
8715#define SCU_RAM_QAM_PARAM_INTERLEAVE_BIT_I128_J2 0x2
8716#define SCU_RAM_QAM_PARAM_INTERLEAVE_BIT_I64_J2 0x3
8717#define SCU_RAM_QAM_PARAM_INTERLEAVE_BIT_I128_J3 0x4
8718#define SCU_RAM_QAM_PARAM_INTERLEAVE_BIT_I32_J4 0x5
8719#define SCU_RAM_QAM_PARAM_INTERLEAVE_BIT_I128_J4 0x6
8720#define SCU_RAM_QAM_PARAM_INTERLEAVE_BIT_I16_J8 0x7
8721#define SCU_RAM_QAM_PARAM_INTERLEAVE_BIT_I128_J5 0x8
8722#define SCU_RAM_QAM_PARAM_INTERLEAVE_BIT_I8_J16 0x9
8723#define SCU_RAM_QAM_PARAM_INTERLEAVE_BIT_I128_J6 0xA
8724#define SCU_RAM_QAM_PARAM_INTERLEAVE_BIT_I128_J7 0xC
8725#define SCU_RAM_QAM_PARAM_INTERLEAVE_BIT_I128_J8 0xE
8726#define SCU_RAM_QAM_PARAM_INTERLEAVE_BIT_I12_J17 0x10
8727#define SCU_RAM_QAM_PARAM_INTERLEAVE_BIT_I5_J4 0x11
8728#define SCU_RAM_QAM_PARAM_INTERLEAVE_BIT_UNKNOWN 0xFE
8729#define SCU_RAM_QAM_PARAM_INTERLEAVE_BIT_AUTO 0xFF
8730
8731#define SCU_RAM_QAM_PARAM_SYM_RCRATE_HI__A 0x831F77
8732#define SCU_RAM_QAM_PARAM_SYM_RCRATE_HI__W 16
8733#define SCU_RAM_QAM_PARAM_SYM_RCRATE_HI__M 0xFFFF
8734#define SCU_RAM_QAM_PARAM_SYM_RCRATE_HI__PRE 0x0
8735
8736#define SCU_RAM_QAM_PARAM_SYM_RCRATE_HI_BIT__B 0
8737#define SCU_RAM_QAM_PARAM_SYM_RCRATE_HI_BIT__W 16
8738#define SCU_RAM_QAM_PARAM_SYM_RCRATE_HI_BIT__M 0xFFFF
8739#define SCU_RAM_QAM_PARAM_SYM_RCRATE_HI_BIT__PRE 0x0
8740
8741#define SCU_RAM_QAM_PARAM_SYM_RCRATE_LO__A 0x831F78
8742#define SCU_RAM_QAM_PARAM_SYM_RCRATE_LO__W 16
8743#define SCU_RAM_QAM_PARAM_SYM_RCRATE_LO__M 0xFFFF
8744#define SCU_RAM_QAM_PARAM_SYM_RCRATE_LO__PRE 0x0
8745
8746#define SCU_RAM_QAM_PARAM_SYM_RCRATE_LO_BIT__B 0
8747#define SCU_RAM_QAM_PARAM_SYM_RCRATE_LO_BIT__W 16
8748#define SCU_RAM_QAM_PARAM_SYM_RCRATE_LO_BIT__M 0xFFFF
8749#define SCU_RAM_QAM_PARAM_SYM_RCRATE_LO_BIT__PRE 0x0
8750
8751#define SCU_RAM_QAM_EQ_CENTERTAP__A 0x831F79
8752#define SCU_RAM_QAM_EQ_CENTERTAP__W 16
8753#define SCU_RAM_QAM_EQ_CENTERTAP__M 0xFFFF
8754#define SCU_RAM_QAM_EQ_CENTERTAP__PRE 0x0
8755
8756#define SCU_RAM_QAM_EQ_CENTERTAP_BIT__B 0
8757#define SCU_RAM_QAM_EQ_CENTERTAP_BIT__W 8
8758#define SCU_RAM_QAM_EQ_CENTERTAP_BIT__M 0xFF
8759#define SCU_RAM_QAM_EQ_CENTERTAP_BIT__PRE 0x0
8760
8761#define SCU_RAM_QAM_WR_RSV_0__A 0x831F7A
8762#define SCU_RAM_QAM_WR_RSV_0__W 16
8763#define SCU_RAM_QAM_WR_RSV_0__M 0xFFFF
8764#define SCU_RAM_QAM_WR_RSV_0__PRE 0x0
8765
8766#define SCU_RAM_QAM_WR_RSV_0_BIT__B 0
8767#define SCU_RAM_QAM_WR_RSV_0_BIT__W 16
8768#define SCU_RAM_QAM_WR_RSV_0_BIT__M 0xFFFF
8769#define SCU_RAM_QAM_WR_RSV_0_BIT__PRE 0x0
8770
8771#define SCU_RAM_QAM_PARAM_ALT_RCRATE_HI__A 0x831F7B
8772#define SCU_RAM_QAM_PARAM_ALT_RCRATE_HI__W 16
8773#define SCU_RAM_QAM_PARAM_ALT_RCRATE_HI__M 0xFFFF
8774#define SCU_RAM_QAM_PARAM_ALT_RCRATE_HI__PRE 0x0
8775
8776#define SCU_RAM_QAM_PARAM_ALT_RCRATE_HI_BIT__B 0
8777#define SCU_RAM_QAM_PARAM_ALT_RCRATE_HI_BIT__W 16
8778#define SCU_RAM_QAM_PARAM_ALT_RCRATE_HI_BIT__M 0xFFFF
8779#define SCU_RAM_QAM_PARAM_ALT_RCRATE_HI_BIT__PRE 0x0
8780
8781#define SCU_RAM_QAM_PARAM_ALT_RCRATE_LO__A 0x831F7C
8782#define SCU_RAM_QAM_PARAM_ALT_RCRATE_LO__W 16
8783#define SCU_RAM_QAM_PARAM_ALT_RCRATE_LO__M 0xFFFF
8784#define SCU_RAM_QAM_PARAM_ALT_RCRATE_LO__PRE 0x0
8785
8786#define SCU_RAM_QAM_PARAM_ALT_RCRATE_LO_BIT__B 0
8787#define SCU_RAM_QAM_PARAM_ALT_RCRATE_LO_BIT__W 16
8788#define SCU_RAM_QAM_PARAM_ALT_RCRATE_LO_BIT__M 0xFFFF
8789#define SCU_RAM_QAM_PARAM_ALT_RCRATE_LO_BIT__PRE 0x0
8790
8791#define SCU_RAM_QAM_WR_RSV_5__A 0x831F7D
8792#define SCU_RAM_QAM_WR_RSV_5__W 16
8793#define SCU_RAM_QAM_WR_RSV_5__M 0xFFFF
8794#define SCU_RAM_QAM_WR_RSV_5__PRE 0x0
8795
8796#define SCU_RAM_QAM_WR_RSV_5_BIT__B 0
8797#define SCU_RAM_QAM_WR_RSV_5_BIT__W 16
8798#define SCU_RAM_QAM_WR_RSV_5_BIT__M 0xFFFF
8799#define SCU_RAM_QAM_WR_RSV_5_BIT__PRE 0x0
8800
8801#define SCU_RAM_QAM_WR_RSV_6__A 0x831F7E
8802#define SCU_RAM_QAM_WR_RSV_6__W 16
8803#define SCU_RAM_QAM_WR_RSV_6__M 0xFFFF
8804#define SCU_RAM_QAM_WR_RSV_6__PRE 0x0
8805
8806#define SCU_RAM_QAM_WR_RSV_6_BIT__B 0
8807#define SCU_RAM_QAM_WR_RSV_6_BIT__W 16
8808#define SCU_RAM_QAM_WR_RSV_6_BIT__M 0xFFFF
8809#define SCU_RAM_QAM_WR_RSV_6_BIT__PRE 0x0
8810
8811#define SCU_RAM_QAM_WR_RSV_7__A 0x831F7F
8812#define SCU_RAM_QAM_WR_RSV_7__W 16
8813#define SCU_RAM_QAM_WR_RSV_7__M 0xFFFF
8814#define SCU_RAM_QAM_WR_RSV_7__PRE 0x0
8815
8816#define SCU_RAM_QAM_WR_RSV_7_BIT__B 0
8817#define SCU_RAM_QAM_WR_RSV_7_BIT__W 16
8818#define SCU_RAM_QAM_WR_RSV_7_BIT__M 0xFFFF
8819#define SCU_RAM_QAM_WR_RSV_7_BIT__PRE 0x0
8820
8821#define SCU_RAM_QAM_WR_RSV_8__A 0x831F80
8822#define SCU_RAM_QAM_WR_RSV_8__W 16
8823#define SCU_RAM_QAM_WR_RSV_8__M 0xFFFF
8824#define SCU_RAM_QAM_WR_RSV_8__PRE 0x0
8825
8826#define SCU_RAM_QAM_WR_RSV_8_BIT__B 0
8827#define SCU_RAM_QAM_WR_RSV_8_BIT__W 16
8828#define SCU_RAM_QAM_WR_RSV_8_BIT__M 0xFFFF
8829#define SCU_RAM_QAM_WR_RSV_8_BIT__PRE 0x0
8830
8831#define SCU_RAM_QAM_WR_RSV_9__A 0x831F81
8832#define SCU_RAM_QAM_WR_RSV_9__W 16
8833#define SCU_RAM_QAM_WR_RSV_9__M 0xFFFF
8834#define SCU_RAM_QAM_WR_RSV_9__PRE 0x0
8835
8836#define SCU_RAM_QAM_WR_RSV_9_BIT__B 0
8837#define SCU_RAM_QAM_WR_RSV_9_BIT__W 16
8838#define SCU_RAM_QAM_WR_RSV_9_BIT__M 0xFFFF
8839#define SCU_RAM_QAM_WR_RSV_9_BIT__PRE 0x0
8840
8841#define SCU_RAM_QAM_WR_RSV_10__A 0x831F82
8842#define SCU_RAM_QAM_WR_RSV_10__W 16
8843#define SCU_RAM_QAM_WR_RSV_10__M 0xFFFF
8844#define SCU_RAM_QAM_WR_RSV_10__PRE 0x0
8845
8846#define SCU_RAM_QAM_WR_RSV_10_BIT__B 0
8847#define SCU_RAM_QAM_WR_RSV_10_BIT__W 16
8848#define SCU_RAM_QAM_WR_RSV_10_BIT__M 0xFFFF
8849#define SCU_RAM_QAM_WR_RSV_10_BIT__PRE 0x0
8850
8851#define SCU_RAM_QAM_FSM_FMHUM_TO__A 0x831F83
8852#define SCU_RAM_QAM_FSM_FMHUM_TO__W 16
8853#define SCU_RAM_QAM_FSM_FMHUM_TO__M 0xFFFF
8854#define SCU_RAM_QAM_FSM_FMHUM_TO__PRE 0x0
8855
8856#define SCU_RAM_QAM_FSM_FMHUM_TO_BIT__B 0
8857#define SCU_RAM_QAM_FSM_FMHUM_TO_BIT__W 16
8858#define SCU_RAM_QAM_FSM_FMHUM_TO_BIT__M 0xFFFF
8859#define SCU_RAM_QAM_FSM_FMHUM_TO_BIT__PRE 0x0
8860#define SCU_RAM_QAM_FSM_FMHUM_TO_BIT_NO_FMHUM_TO 0x0
8861
8862#define SCU_RAM_QAM_FSM_MEDIAN_AV_MULT__A 0x831F84
8863#define SCU_RAM_QAM_FSM_MEDIAN_AV_MULT__W 16
8864#define SCU_RAM_QAM_FSM_MEDIAN_AV_MULT__M 0xFFFF
8865#define SCU_RAM_QAM_FSM_MEDIAN_AV_MULT__PRE 0x0
8866
8867#define SCU_RAM_QAM_FSM_MEDIAN_AV_MULT_BIT__B 0
8868#define SCU_RAM_QAM_FSM_MEDIAN_AV_MULT_BIT__W 16
8869#define SCU_RAM_QAM_FSM_MEDIAN_AV_MULT_BIT__M 0xFFFF
8870#define SCU_RAM_QAM_FSM_MEDIAN_AV_MULT_BIT__PRE 0x0
8871
8872#define SCU_RAM_QAM_FSM_RADIUS_AV_LIMIT__A 0x831F85
8873#define SCU_RAM_QAM_FSM_RADIUS_AV_LIMIT__W 16
8874#define SCU_RAM_QAM_FSM_RADIUS_AV_LIMIT__M 0xFFFF
8875#define SCU_RAM_QAM_FSM_RADIUS_AV_LIMIT__PRE 0x0
8876
8877#define SCU_RAM_QAM_FSM_RADIUS_AV_LIMIT_BIT__B 0
8878#define SCU_RAM_QAM_FSM_RADIUS_AV_LIMIT_BIT__W 16
8879#define SCU_RAM_QAM_FSM_RADIUS_AV_LIMIT_BIT__M 0xFFFF
8880#define SCU_RAM_QAM_FSM_RADIUS_AV_LIMIT_BIT__PRE 0x0
8881
8882#define SCU_RAM_QAM_FSM_LCAVG_OFFSET1__A 0x831F86
8883#define SCU_RAM_QAM_FSM_LCAVG_OFFSET1__W 16
8884#define SCU_RAM_QAM_FSM_LCAVG_OFFSET1__M 0xFFFF
8885#define SCU_RAM_QAM_FSM_LCAVG_OFFSET1__PRE 0x0
8886
8887#define SCU_RAM_QAM_FSM_LCAVG_OFFSET1_BIT__B 0
8888#define SCU_RAM_QAM_FSM_LCAVG_OFFSET1_BIT__W 16
8889#define SCU_RAM_QAM_FSM_LCAVG_OFFSET1_BIT__M 0xFFFF
8890#define SCU_RAM_QAM_FSM_LCAVG_OFFSET1_BIT__PRE 0x0
8891
8892#define SCU_RAM_QAM_FSM_LCAVG_OFFSET2__A 0x831F87
8893#define SCU_RAM_QAM_FSM_LCAVG_OFFSET2__W 16
8894#define SCU_RAM_QAM_FSM_LCAVG_OFFSET2__M 0xFFFF
8895#define SCU_RAM_QAM_FSM_LCAVG_OFFSET2__PRE 0x0
8896
8897#define SCU_RAM_QAM_FSM_LCAVG_OFFSET2_BIT__B 0
8898#define SCU_RAM_QAM_FSM_LCAVG_OFFSET2_BIT__W 16
8899#define SCU_RAM_QAM_FSM_LCAVG_OFFSET2_BIT__M 0xFFFF
8900#define SCU_RAM_QAM_FSM_LCAVG_OFFSET2_BIT__PRE 0x0
8901
8902#define SCU_RAM_QAM_FSM_LCAVG_OFFSET3__A 0x831F88
8903#define SCU_RAM_QAM_FSM_LCAVG_OFFSET3__W 16
8904#define SCU_RAM_QAM_FSM_LCAVG_OFFSET3__M 0xFFFF
8905#define SCU_RAM_QAM_FSM_LCAVG_OFFSET3__PRE 0x0
8906
8907#define SCU_RAM_QAM_FSM_LCAVG_OFFSET3_BIT__B 0
8908#define SCU_RAM_QAM_FSM_LCAVG_OFFSET3_BIT__W 16
8909#define SCU_RAM_QAM_FSM_LCAVG_OFFSET3_BIT__M 0xFFFF
8910#define SCU_RAM_QAM_FSM_LCAVG_OFFSET3_BIT__PRE 0x0
8911
8912#define SCU_RAM_QAM_FSM_LCAVG_OFFSET4__A 0x831F89
8913#define SCU_RAM_QAM_FSM_LCAVG_OFFSET4__W 16
8914#define SCU_RAM_QAM_FSM_LCAVG_OFFSET4__M 0xFFFF
8915#define SCU_RAM_QAM_FSM_LCAVG_OFFSET4__PRE 0x0
8916
8917#define SCU_RAM_QAM_FSM_LCAVG_OFFSET4_BIT__B 0
8918#define SCU_RAM_QAM_FSM_LCAVG_OFFSET4_BIT__W 16
8919#define SCU_RAM_QAM_FSM_LCAVG_OFFSET4_BIT__M 0xFFFF
8920#define SCU_RAM_QAM_FSM_LCAVG_OFFSET4_BIT__PRE 0x0
8921
8922#define SCU_RAM_QAM_FSM_LCAVG_OFFSET5__A 0x831F8A
8923#define SCU_RAM_QAM_FSM_LCAVG_OFFSET5__W 16
8924#define SCU_RAM_QAM_FSM_LCAVG_OFFSET5__M 0xFFFF
8925#define SCU_RAM_QAM_FSM_LCAVG_OFFSET5__PRE 0x0
8926
8927#define SCU_RAM_QAM_FSM_LCAVG_OFFSET5_BIT__B 0
8928#define SCU_RAM_QAM_FSM_LCAVG_OFFSET5_BIT__W 16
8929#define SCU_RAM_QAM_FSM_LCAVG_OFFSET5_BIT__M 0xFFFF
8930#define SCU_RAM_QAM_FSM_LCAVG_OFFSET5_BIT__PRE 0x0
8931
8932#define SCU_RAM_QAM_FSM_STATE_TGT__A 0x831F8B
8933#define SCU_RAM_QAM_FSM_STATE_TGT__W 4
8934#define SCU_RAM_QAM_FSM_STATE_TGT__M 0xF
8935#define SCU_RAM_QAM_FSM_STATE_TGT__PRE 0x0
8936
8937#define SCU_RAM_QAM_FSM_STATE_TGT_BIT__B 0
8938#define SCU_RAM_QAM_FSM_STATE_TGT_BIT__W 4
8939#define SCU_RAM_QAM_FSM_STATE_TGT_BIT__M 0xF
8940#define SCU_RAM_QAM_FSM_STATE_TGT_BIT__PRE 0x0
8941#define SCU_RAM_QAM_FSM_STATE_TGT_BIT_HUNTING_AMP 0x0
8942#define SCU_RAM_QAM_FSM_STATE_TGT_BIT_HUNTING_RATE 0x1
8943#define SCU_RAM_QAM_FSM_STATE_TGT_BIT_HUNTING_FREQ 0x2
8944#define SCU_RAM_QAM_FSM_STATE_TGT_BIT_HUNTING_UPRIGHT 0x3
8945#define SCU_RAM_QAM_FSM_STATE_TGT_BIT_HUNTING_PHASE 0x4
8946#define SCU_RAM_QAM_FSM_STATE_TGT_BIT_TRACKING_PHNOISE 0x5
8947#define SCU_RAM_QAM_FSM_STATE_TGT_BIT_TRACKING 0x6
8948#define SCU_RAM_QAM_FSM_STATE_TGT_BIT_TRACKING_BURST 0x7
8949
8950#define SCU_RAM_QAM_FSM_LOCK_OVERRIDE__A 0x831F8C
8951#define SCU_RAM_QAM_FSM_LOCK_OVERRIDE__W 9
8952#define SCU_RAM_QAM_FSM_LOCK_OVERRIDE__M 0x1FF
8953#define SCU_RAM_QAM_FSM_LOCK_OVERRIDE__PRE 0x0
8954
8955#define SCU_RAM_QAM_FSM_LOCK_OVERRIDE_LCK_AMP__B 0
8956#define SCU_RAM_QAM_FSM_LOCK_OVERRIDE_LCK_AMP__W 1
8957#define SCU_RAM_QAM_FSM_LOCK_OVERRIDE_LCK_AMP__M 0x1
8958#define SCU_RAM_QAM_FSM_LOCK_OVERRIDE_LCK_AMP__PRE 0x0
8959
8960#define SCU_RAM_QAM_FSM_ATH__A 0x831F8D
8961#define SCU_RAM_QAM_FSM_ATH__W 16
8962#define SCU_RAM_QAM_FSM_ATH__M 0xFFFF
8963#define SCU_RAM_QAM_FSM_ATH__PRE 0x0
8964
8965#define SCU_RAM_QAM_FSM_ATH_BIT__B 0
8966#define SCU_RAM_QAM_FSM_ATH_BIT__W 16
8967#define SCU_RAM_QAM_FSM_ATH_BIT__M 0xFFFF
8968#define SCU_RAM_QAM_FSM_ATH_BIT__PRE 0x0
8969
8970#define SCU_RAM_QAM_FSM_RTH__A 0x831F8E
8971#define SCU_RAM_QAM_FSM_RTH__W 16
8972#define SCU_RAM_QAM_FSM_RTH__M 0xFFFF
8973#define SCU_RAM_QAM_FSM_RTH__PRE 0x0
8974
8975#define SCU_RAM_QAM_FSM_RTH_BIT__B 0
8976#define SCU_RAM_QAM_FSM_RTH_BIT__W 16
8977#define SCU_RAM_QAM_FSM_RTH_BIT__M 0xFFFF
8978#define SCU_RAM_QAM_FSM_RTH_BIT__PRE 0x0
8979#define SCU_RAM_QAM_FSM_RTH_BIT_QAM_16 0x8C
8980#define SCU_RAM_QAM_FSM_RTH_BIT_QAM_32 0x50
8981#define SCU_RAM_QAM_FSM_RTH_BIT_QAM_64 0x4E
8982#define SCU_RAM_QAM_FSM_RTH_BIT_QAM_128 0x32
8983#define SCU_RAM_QAM_FSM_RTH_BIT_QAM_256 0x2D
8984
8985#define SCU_RAM_QAM_FSM_FTH__A 0x831F8F
8986#define SCU_RAM_QAM_FSM_FTH__W 16
8987#define SCU_RAM_QAM_FSM_FTH__M 0xFFFF
8988#define SCU_RAM_QAM_FSM_FTH__PRE 0x0
8989
8990#define SCU_RAM_QAM_FSM_FTH_BIT__B 0
8991#define SCU_RAM_QAM_FSM_FTH_BIT__W 16
8992#define SCU_RAM_QAM_FSM_FTH_BIT__M 0xFFFF
8993#define SCU_RAM_QAM_FSM_FTH_BIT__PRE 0x0
8994#define SCU_RAM_QAM_FSM_FTH_BIT_QAM_16 0x32
8995#define SCU_RAM_QAM_FSM_FTH_BIT_QAM_32 0x1E
8996#define SCU_RAM_QAM_FSM_FTH_BIT_QAM_64 0x1E
8997#define SCU_RAM_QAM_FSM_FTH_BIT_QAM_128 0x14
8998#define SCU_RAM_QAM_FSM_FTH_BIT_QAM_256 0x14
8999
9000#define SCU_RAM_QAM_FSM_PTH__A 0x831F90
9001#define SCU_RAM_QAM_FSM_PTH__W 16
9002#define SCU_RAM_QAM_FSM_PTH__M 0xFFFF
9003#define SCU_RAM_QAM_FSM_PTH__PRE 0x0
9004
9005#define SCU_RAM_QAM_FSM_PTH_BIT__B 0
9006#define SCU_RAM_QAM_FSM_PTH_BIT__W 16
9007#define SCU_RAM_QAM_FSM_PTH_BIT__M 0xFFFF
9008#define SCU_RAM_QAM_FSM_PTH_BIT__PRE 0x0
9009#define SCU_RAM_QAM_FSM_PTH_BIT_QAM_16 0xC8
9010#define SCU_RAM_QAM_FSM_PTH_BIT_QAM_32 0x96
9011#define SCU_RAM_QAM_FSM_PTH_BIT_QAM_64 0x8C
9012#define SCU_RAM_QAM_FSM_PTH_BIT_QAM_128 0x64
9013#define SCU_RAM_QAM_FSM_PTH_BIT_QAM_256 0x64
9014
9015#define SCU_RAM_QAM_FSM_MTH__A 0x831F91
9016#define SCU_RAM_QAM_FSM_MTH__W 16
9017#define SCU_RAM_QAM_FSM_MTH__M 0xFFFF
9018#define SCU_RAM_QAM_FSM_MTH__PRE 0x0
9019
9020#define SCU_RAM_QAM_FSM_MTH_BIT__B 0
9021#define SCU_RAM_QAM_FSM_MTH_BIT__W 16
9022#define SCU_RAM_QAM_FSM_MTH_BIT__M 0xFFFF
9023#define SCU_RAM_QAM_FSM_MTH_BIT__PRE 0x0
9024#define SCU_RAM_QAM_FSM_MTH_BIT_QAM_16 0x5A
9025#define SCU_RAM_QAM_FSM_MTH_BIT_QAM_32 0x50
9026#define SCU_RAM_QAM_FSM_MTH_BIT_QAM_64 0x46
9027#define SCU_RAM_QAM_FSM_MTH_BIT_QAM_128 0x3C
9028#define SCU_RAM_QAM_FSM_MTH_BIT_QAM_256 0x50
9029
9030#define SCU_RAM_QAM_FSM_CTH__A 0x831F92
9031#define SCU_RAM_QAM_FSM_CTH__W 16
9032#define SCU_RAM_QAM_FSM_CTH__M 0xFFFF
9033#define SCU_RAM_QAM_FSM_CTH__PRE 0x0
9034
9035#define SCU_RAM_QAM_FSM_CTH_BIT__B 0
9036#define SCU_RAM_QAM_FSM_CTH_BIT__W 16
9037#define SCU_RAM_QAM_FSM_CTH_BIT__M 0xFFFF
9038#define SCU_RAM_QAM_FSM_CTH_BIT__PRE 0x0
9039#define SCU_RAM_QAM_FSM_CTH_BIT_QAM_16 0xA0
9040#define SCU_RAM_QAM_FSM_CTH_BIT_QAM_32 0x8C
9041#define SCU_RAM_QAM_FSM_CTH_BIT_QAM_64 0x8C
9042#define SCU_RAM_QAM_FSM_CTH_BIT_QAM_128 0x8C
9043#define SCU_RAM_QAM_FSM_CTH_BIT_QAM_256 0x8C
9044
9045#define SCU_RAM_QAM_FSM_QTH__A 0x831F93
9046#define SCU_RAM_QAM_FSM_QTH__W 16
9047#define SCU_RAM_QAM_FSM_QTH__M 0xFFFF
9048#define SCU_RAM_QAM_FSM_QTH__PRE 0x0
9049
9050#define SCU_RAM_QAM_FSM_QTH_BIT__B 0
9051#define SCU_RAM_QAM_FSM_QTH_BIT__W 16
9052#define SCU_RAM_QAM_FSM_QTH_BIT__M 0xFFFF
9053#define SCU_RAM_QAM_FSM_QTH_BIT__PRE 0x0
9054#define SCU_RAM_QAM_FSM_QTH_BIT_QAM_16 0xE6
9055#define SCU_RAM_QAM_FSM_QTH_BIT_QAM_32 0xAA
9056#define SCU_RAM_QAM_FSM_QTH_BIT_QAM_64 0xC3
9057#define SCU_RAM_QAM_FSM_QTH_BIT_QAM_128 0x8C
9058#define SCU_RAM_QAM_FSM_QTH_BIT_QAM_256 0x96
9059
9060#define SCU_RAM_QAM_FSM_RATE_LIM__A 0x831F94
9061#define SCU_RAM_QAM_FSM_RATE_LIM__W 16
9062#define SCU_RAM_QAM_FSM_RATE_LIM__M 0xFFFF
9063#define SCU_RAM_QAM_FSM_RATE_LIM__PRE 0x0
9064
9065#define SCU_RAM_QAM_FSM_RATE_LIM_BIT__B 0
9066#define SCU_RAM_QAM_FSM_RATE_LIM_BIT__W 16
9067#define SCU_RAM_QAM_FSM_RATE_LIM_BIT__M 0xFFFF
9068#define SCU_RAM_QAM_FSM_RATE_LIM_BIT__PRE 0x0
9069#define SCU_RAM_QAM_FSM_RATE_LIM_BIT_QAM_16 0x46
9070#define SCU_RAM_QAM_FSM_RATE_LIM_BIT_QAM_32 0x46
9071#define SCU_RAM_QAM_FSM_RATE_LIM_BIT_QAM_64 0x46
9072#define SCU_RAM_QAM_FSM_RATE_LIM_BIT_QAM_128 0x46
9073#define SCU_RAM_QAM_FSM_RATE_LIM_BIT_QAM_256 0x46
9074
9075#define SCU_RAM_QAM_FSM_FREQ_LIM__A 0x831F95
9076#define SCU_RAM_QAM_FSM_FREQ_LIM__W 16
9077#define SCU_RAM_QAM_FSM_FREQ_LIM__M 0xFFFF
9078#define SCU_RAM_QAM_FSM_FREQ_LIM__PRE 0x0
9079
9080#define SCU_RAM_QAM_FSM_FREQ_LIM_BIT__B 0
9081#define SCU_RAM_QAM_FSM_FREQ_LIM_BIT__W 16
9082#define SCU_RAM_QAM_FSM_FREQ_LIM_BIT__M 0xFFFF
9083#define SCU_RAM_QAM_FSM_FREQ_LIM_BIT__PRE 0x0
9084#define SCU_RAM_QAM_FSM_FREQ_LIM_BIT_QAM_16 0x1E
9085#define SCU_RAM_QAM_FSM_FREQ_LIM_BIT_QAM_32 0x14
9086#define SCU_RAM_QAM_FSM_FREQ_LIM_BIT_QAM_64 0x28
9087#define SCU_RAM_QAM_FSM_FREQ_LIM_BIT_QAM_128 0x8
9088#define SCU_RAM_QAM_FSM_FREQ_LIM_BIT_QAM_256 0x28
9089
9090#define SCU_RAM_QAM_FSM_COUNT_LIM__A 0x831F96
9091#define SCU_RAM_QAM_FSM_COUNT_LIM__W 16
9092#define SCU_RAM_QAM_FSM_COUNT_LIM__M 0xFFFF
9093#define SCU_RAM_QAM_FSM_COUNT_LIM__PRE 0x0
9094
9095#define SCU_RAM_QAM_FSM_COUNT_LIM_BIT__B 0
9096#define SCU_RAM_QAM_FSM_COUNT_LIM_BIT__W 16
9097#define SCU_RAM_QAM_FSM_COUNT_LIM_BIT__M 0xFFFF
9098#define SCU_RAM_QAM_FSM_COUNT_LIM_BIT__PRE 0x0
9099#define SCU_RAM_QAM_FSM_COUNT_LIM_BIT_QAM_16 0x4
9100#define SCU_RAM_QAM_FSM_COUNT_LIM_BIT_QAM_32 0x6
9101#define SCU_RAM_QAM_FSM_COUNT_LIM_BIT_QAM_64 0x6
9102#define SCU_RAM_QAM_FSM_COUNT_LIM_BIT_QAM_128 0x7
9103#define SCU_RAM_QAM_FSM_COUNT_LIM_BIT_QAM_256 0x6
9104
9105#define SCU_RAM_QAM_LC_CA_COARSE__A 0x831F97
9106#define SCU_RAM_QAM_LC_CA_COARSE__W 16
9107#define SCU_RAM_QAM_LC_CA_COARSE__M 0xFFFF
9108#define SCU_RAM_QAM_LC_CA_COARSE__PRE 0x0
9109
9110#define SCU_RAM_QAM_LC_CA_COARSE_BIT__B 0
9111#define SCU_RAM_QAM_LC_CA_COARSE_BIT__W 8
9112#define SCU_RAM_QAM_LC_CA_COARSE_BIT__M 0xFF
9113#define SCU_RAM_QAM_LC_CA_COARSE_BIT__PRE 0x0
9114
9115#define SCU_RAM_QAM_LC_CA_MEDIUM__A 0x831F98
9116#define SCU_RAM_QAM_LC_CA_MEDIUM__W 16
9117#define SCU_RAM_QAM_LC_CA_MEDIUM__M 0xFFFF
9118#define SCU_RAM_QAM_LC_CA_MEDIUM__PRE 0x0
9119
9120#define SCU_RAM_QAM_LC_CA_MEDIUM_BIT__B 0
9121#define SCU_RAM_QAM_LC_CA_MEDIUM_BIT__W 8
9122#define SCU_RAM_QAM_LC_CA_MEDIUM_BIT__M 0xFF
9123#define SCU_RAM_QAM_LC_CA_MEDIUM_BIT__PRE 0x0
9124
9125#define SCU_RAM_QAM_LC_CA_FINE__A 0x831F99
9126#define SCU_RAM_QAM_LC_CA_FINE__W 16
9127#define SCU_RAM_QAM_LC_CA_FINE__M 0xFFFF
9128#define SCU_RAM_QAM_LC_CA_FINE__PRE 0x0
9129
9130#define SCU_RAM_QAM_LC_CA_FINE_BIT__B 0
9131#define SCU_RAM_QAM_LC_CA_FINE_BIT__W 8
9132#define SCU_RAM_QAM_LC_CA_FINE_BIT__M 0xFF
9133#define SCU_RAM_QAM_LC_CA_FINE_BIT__PRE 0x0
9134
9135#define SCU_RAM_QAM_LC_CP_COARSE__A 0x831F9A
9136#define SCU_RAM_QAM_LC_CP_COARSE__W 16
9137#define SCU_RAM_QAM_LC_CP_COARSE__M 0xFFFF
9138#define SCU_RAM_QAM_LC_CP_COARSE__PRE 0x0
9139
9140#define SCU_RAM_QAM_LC_CP_COARSE_BIT__B 0
9141#define SCU_RAM_QAM_LC_CP_COARSE_BIT__W 8
9142#define SCU_RAM_QAM_LC_CP_COARSE_BIT__M 0xFF
9143#define SCU_RAM_QAM_LC_CP_COARSE_BIT__PRE 0x0
9144
9145#define SCU_RAM_QAM_LC_CP_MEDIUM__A 0x831F9B
9146#define SCU_RAM_QAM_LC_CP_MEDIUM__W 16
9147#define SCU_RAM_QAM_LC_CP_MEDIUM__M 0xFFFF
9148#define SCU_RAM_QAM_LC_CP_MEDIUM__PRE 0x0
9149
9150#define SCU_RAM_QAM_LC_CP_MEDIUM_BIT__B 0
9151#define SCU_RAM_QAM_LC_CP_MEDIUM_BIT__W 8
9152#define SCU_RAM_QAM_LC_CP_MEDIUM_BIT__M 0xFF
9153#define SCU_RAM_QAM_LC_CP_MEDIUM_BIT__PRE 0x0
9154
9155#define SCU_RAM_QAM_LC_CP_FINE__A 0x831F9C
9156#define SCU_RAM_QAM_LC_CP_FINE__W 16
9157#define SCU_RAM_QAM_LC_CP_FINE__M 0xFFFF
9158#define SCU_RAM_QAM_LC_CP_FINE__PRE 0x0
9159
9160#define SCU_RAM_QAM_LC_CP_FINE_BIT__B 0
9161#define SCU_RAM_QAM_LC_CP_FINE_BIT__W 8
9162#define SCU_RAM_QAM_LC_CP_FINE_BIT__M 0xFF
9163#define SCU_RAM_QAM_LC_CP_FINE_BIT__PRE 0x0
9164
9165#define SCU_RAM_QAM_LC_CI_COARSE__A 0x831F9D
9166#define SCU_RAM_QAM_LC_CI_COARSE__W 16
9167#define SCU_RAM_QAM_LC_CI_COARSE__M 0xFFFF
9168#define SCU_RAM_QAM_LC_CI_COARSE__PRE 0x0
9169
9170#define SCU_RAM_QAM_LC_CI_COARSE_BIT__B 0
9171#define SCU_RAM_QAM_LC_CI_COARSE_BIT__W 8
9172#define SCU_RAM_QAM_LC_CI_COARSE_BIT__M 0xFF
9173#define SCU_RAM_QAM_LC_CI_COARSE_BIT__PRE 0x0
9174
9175#define SCU_RAM_QAM_LC_CI_MEDIUM__A 0x831F9E
9176#define SCU_RAM_QAM_LC_CI_MEDIUM__W 16
9177#define SCU_RAM_QAM_LC_CI_MEDIUM__M 0xFFFF
9178#define SCU_RAM_QAM_LC_CI_MEDIUM__PRE 0x0
9179
9180#define SCU_RAM_QAM_LC_CI_MEDIUM_BIT__B 0
9181#define SCU_RAM_QAM_LC_CI_MEDIUM_BIT__W 8
9182#define SCU_RAM_QAM_LC_CI_MEDIUM_BIT__M 0xFF
9183#define SCU_RAM_QAM_LC_CI_MEDIUM_BIT__PRE 0x0
9184
9185#define SCU_RAM_QAM_LC_CI_FINE__A 0x831F9F
9186#define SCU_RAM_QAM_LC_CI_FINE__W 16
9187#define SCU_RAM_QAM_LC_CI_FINE__M 0xFFFF
9188#define SCU_RAM_QAM_LC_CI_FINE__PRE 0x0
9189
9190#define SCU_RAM_QAM_LC_CI_FINE_BIT__B 0
9191#define SCU_RAM_QAM_LC_CI_FINE_BIT__W 8
9192#define SCU_RAM_QAM_LC_CI_FINE_BIT__M 0xFF
9193#define SCU_RAM_QAM_LC_CI_FINE_BIT__PRE 0x0
9194
9195#define SCU_RAM_QAM_LC_EP_COARSE__A 0x831FA0
9196#define SCU_RAM_QAM_LC_EP_COARSE__W 16
9197#define SCU_RAM_QAM_LC_EP_COARSE__M 0xFFFF
9198#define SCU_RAM_QAM_LC_EP_COARSE__PRE 0x0
9199
9200#define SCU_RAM_QAM_LC_EP_COARSE_BIT__B 0
9201#define SCU_RAM_QAM_LC_EP_COARSE_BIT__W 8
9202#define SCU_RAM_QAM_LC_EP_COARSE_BIT__M 0xFF
9203#define SCU_RAM_QAM_LC_EP_COARSE_BIT__PRE 0x0
9204
9205#define SCU_RAM_QAM_LC_EP_MEDIUM__A 0x831FA1
9206#define SCU_RAM_QAM_LC_EP_MEDIUM__W 16
9207#define SCU_RAM_QAM_LC_EP_MEDIUM__M 0xFFFF
9208#define SCU_RAM_QAM_LC_EP_MEDIUM__PRE 0x0
9209
9210#define SCU_RAM_QAM_LC_EP_MEDIUM_BIT__B 0
9211#define SCU_RAM_QAM_LC_EP_MEDIUM_BIT__W 8
9212#define SCU_RAM_QAM_LC_EP_MEDIUM_BIT__M 0xFF
9213#define SCU_RAM_QAM_LC_EP_MEDIUM_BIT__PRE 0x0
9214
9215#define SCU_RAM_QAM_LC_EP_FINE__A 0x831FA2
9216#define SCU_RAM_QAM_LC_EP_FINE__W 16
9217#define SCU_RAM_QAM_LC_EP_FINE__M 0xFFFF
9218#define SCU_RAM_QAM_LC_EP_FINE__PRE 0x0
9219
9220#define SCU_RAM_QAM_LC_EP_FINE_BIT__B 0
9221#define SCU_RAM_QAM_LC_EP_FINE_BIT__W 8
9222#define SCU_RAM_QAM_LC_EP_FINE_BIT__M 0xFF
9223#define SCU_RAM_QAM_LC_EP_FINE_BIT__PRE 0x0
9224
9225#define SCU_RAM_QAM_LC_EI_COARSE__A 0x831FA3
9226#define SCU_RAM_QAM_LC_EI_COARSE__W 16
9227#define SCU_RAM_QAM_LC_EI_COARSE__M 0xFFFF
9228#define SCU_RAM_QAM_LC_EI_COARSE__PRE 0x0
9229
9230#define SCU_RAM_QAM_LC_EI_COARSE_BIT__B 0
9231#define SCU_RAM_QAM_LC_EI_COARSE_BIT__W 8
9232#define SCU_RAM_QAM_LC_EI_COARSE_BIT__M 0xFF
9233#define SCU_RAM_QAM_LC_EI_COARSE_BIT__PRE 0x0
9234
9235#define SCU_RAM_QAM_LC_EI_MEDIUM__A 0x831FA4
9236#define SCU_RAM_QAM_LC_EI_MEDIUM__W 16
9237#define SCU_RAM_QAM_LC_EI_MEDIUM__M 0xFFFF
9238#define SCU_RAM_QAM_LC_EI_MEDIUM__PRE 0x0
9239
9240#define SCU_RAM_QAM_LC_EI_MEDIUM_BIT__B 0
9241#define SCU_RAM_QAM_LC_EI_MEDIUM_BIT__W 8
9242#define SCU_RAM_QAM_LC_EI_MEDIUM_BIT__M 0xFF
9243#define SCU_RAM_QAM_LC_EI_MEDIUM_BIT__PRE 0x0
9244
9245#define SCU_RAM_QAM_LC_EI_FINE__A 0x831FA5
9246#define SCU_RAM_QAM_LC_EI_FINE__W 16
9247#define SCU_RAM_QAM_LC_EI_FINE__M 0xFFFF
9248#define SCU_RAM_QAM_LC_EI_FINE__PRE 0x0
9249
9250#define SCU_RAM_QAM_LC_EI_FINE_BIT__B 0
9251#define SCU_RAM_QAM_LC_EI_FINE_BIT__W 8
9252#define SCU_RAM_QAM_LC_EI_FINE_BIT__M 0xFF
9253#define SCU_RAM_QAM_LC_EI_FINE_BIT__PRE 0x0
9254
9255#define SCU_RAM_QAM_LC_CF_COARSE__A 0x831FA6
9256#define SCU_RAM_QAM_LC_CF_COARSE__W 16
9257#define SCU_RAM_QAM_LC_CF_COARSE__M 0xFFFF
9258#define SCU_RAM_QAM_LC_CF_COARSE__PRE 0x0
9259
9260#define SCU_RAM_QAM_LC_CF_COARSE_BIT__B 0
9261#define SCU_RAM_QAM_LC_CF_COARSE_BIT__W 8
9262#define SCU_RAM_QAM_LC_CF_COARSE_BIT__M 0xFF
9263#define SCU_RAM_QAM_LC_CF_COARSE_BIT__PRE 0x0
9264
9265#define SCU_RAM_QAM_LC_CF_MEDIUM__A 0x831FA7
9266#define SCU_RAM_QAM_LC_CF_MEDIUM__W 16
9267#define SCU_RAM_QAM_LC_CF_MEDIUM__M 0xFFFF
9268#define SCU_RAM_QAM_LC_CF_MEDIUM__PRE 0x0
9269
9270#define SCU_RAM_QAM_LC_CF_MEDIUM_BIT__B 0
9271#define SCU_RAM_QAM_LC_CF_MEDIUM_BIT__W 8
9272#define SCU_RAM_QAM_LC_CF_MEDIUM_BIT__M 0xFF
9273#define SCU_RAM_QAM_LC_CF_MEDIUM_BIT__PRE 0x0
9274
9275#define SCU_RAM_QAM_LC_CF_FINE__A 0x831FA8
9276#define SCU_RAM_QAM_LC_CF_FINE__W 16
9277#define SCU_RAM_QAM_LC_CF_FINE__M 0xFFFF
9278#define SCU_RAM_QAM_LC_CF_FINE__PRE 0x0
9279
9280#define SCU_RAM_QAM_LC_CF_FINE_BIT__B 0
9281#define SCU_RAM_QAM_LC_CF_FINE_BIT__W 8
9282#define SCU_RAM_QAM_LC_CF_FINE_BIT__M 0xFF
9283#define SCU_RAM_QAM_LC_CF_FINE_BIT__PRE 0x0
9284
9285#define SCU_RAM_QAM_LC_CF1_COARSE__A 0x831FA9
9286#define SCU_RAM_QAM_LC_CF1_COARSE__W 16
9287#define SCU_RAM_QAM_LC_CF1_COARSE__M 0xFFFF
9288#define SCU_RAM_QAM_LC_CF1_COARSE__PRE 0x0
9289
9290#define SCU_RAM_QAM_LC_CF1_COARSE_BIT__B 0
9291#define SCU_RAM_QAM_LC_CF1_COARSE_BIT__W 8
9292#define SCU_RAM_QAM_LC_CF1_COARSE_BIT__M 0xFF
9293#define SCU_RAM_QAM_LC_CF1_COARSE_BIT__PRE 0x0
9294
9295#define SCU_RAM_QAM_LC_CF1_MEDIUM__A 0x831FAA
9296#define SCU_RAM_QAM_LC_CF1_MEDIUM__W 16
9297#define SCU_RAM_QAM_LC_CF1_MEDIUM__M 0xFFFF
9298#define SCU_RAM_QAM_LC_CF1_MEDIUM__PRE 0x0
9299
9300#define SCU_RAM_QAM_LC_CF1_MEDIUM_BIT__B 0
9301#define SCU_RAM_QAM_LC_CF1_MEDIUM_BIT__W 8
9302#define SCU_RAM_QAM_LC_CF1_MEDIUM_BIT__M 0xFF
9303#define SCU_RAM_QAM_LC_CF1_MEDIUM_BIT__PRE 0x0
9304
9305#define SCU_RAM_QAM_LC_CF1_FINE__A 0x831FAB
9306#define SCU_RAM_QAM_LC_CF1_FINE__W 16
9307#define SCU_RAM_QAM_LC_CF1_FINE__M 0xFFFF
9308#define SCU_RAM_QAM_LC_CF1_FINE__PRE 0x0
9309
9310#define SCU_RAM_QAM_LC_CF1_FINE_BIT__B 0
9311#define SCU_RAM_QAM_LC_CF1_FINE_BIT__W 8
9312#define SCU_RAM_QAM_LC_CF1_FINE_BIT__M 0xFF
9313#define SCU_RAM_QAM_LC_CF1_FINE_BIT__PRE 0x0
9314
9315#define SCU_RAM_QAM_SL_SIG_POWER__A 0x831FAC
9316#define SCU_RAM_QAM_SL_SIG_POWER__W 16
9317#define SCU_RAM_QAM_SL_SIG_POWER__M 0xFFFF
9318#define SCU_RAM_QAM_SL_SIG_POWER__PRE 0x0
9319
9320#define SCU_RAM_QAM_SL_SIG_POWER_BIT__B 0
9321#define SCU_RAM_QAM_SL_SIG_POWER_BIT__W 16
9322#define SCU_RAM_QAM_SL_SIG_POWER_BIT__M 0xFFFF
9323#define SCU_RAM_QAM_SL_SIG_POWER_BIT__PRE 0x0
9324
9325#define SCU_RAM_QAM_EQ_CMA_RAD0__A 0x831FAD
9326#define SCU_RAM_QAM_EQ_CMA_RAD0__W 14
9327#define SCU_RAM_QAM_EQ_CMA_RAD0__M 0x3FFF
9328#define SCU_RAM_QAM_EQ_CMA_RAD0__PRE 0x0
9329
9330#define SCU_RAM_QAM_EQ_CMA_RAD0_BIT__B 0
9331#define SCU_RAM_QAM_EQ_CMA_RAD0_BIT__W 14
9332#define SCU_RAM_QAM_EQ_CMA_RAD0_BIT__M 0x3FFF
9333#define SCU_RAM_QAM_EQ_CMA_RAD0_BIT__PRE 0x0
9334#define SCU_RAM_QAM_EQ_CMA_RAD0_BIT_QAM_16 0x34CD
9335#define SCU_RAM_QAM_EQ_CMA_RAD0_BIT_QAM_32 0x1A33
9336#define SCU_RAM_QAM_EQ_CMA_RAD0_BIT_QAM_64 0x3418
9337#define SCU_RAM_QAM_EQ_CMA_RAD0_BIT_QAM_128 0x1814
9338#define SCU_RAM_QAM_EQ_CMA_RAD0_BIT_QAM_256 0x2CEE
9339
9340#define SCU_RAM_QAM_EQ_CMA_RAD1__A 0x831FAE
9341#define SCU_RAM_QAM_EQ_CMA_RAD1__W 14
9342#define SCU_RAM_QAM_EQ_CMA_RAD1__M 0x3FFF
9343#define SCU_RAM_QAM_EQ_CMA_RAD1__PRE 0x0
9344
9345#define SCU_RAM_QAM_EQ_CMA_RAD1_BIT__B 0
9346#define SCU_RAM_QAM_EQ_CMA_RAD1_BIT__W 14
9347#define SCU_RAM_QAM_EQ_CMA_RAD1_BIT__M 0x3FFF
9348#define SCU_RAM_QAM_EQ_CMA_RAD1_BIT__PRE 0x0
9349#define SCU_RAM_QAM_EQ_CMA_RAD1_BIT_QAM_16 0x34CD
9350#define SCU_RAM_QAM_EQ_CMA_RAD1_BIT_QAM_32 0x1A33
9351#define SCU_RAM_QAM_EQ_CMA_RAD1_BIT_QAM_64 0x314A
9352#define SCU_RAM_QAM_EQ_CMA_RAD1_BIT_QAM_128 0x19C6
9353#define SCU_RAM_QAM_EQ_CMA_RAD1_BIT_QAM_256 0x2F34
9354
9355#define SCU_RAM_QAM_EQ_CMA_RAD2__A 0x831FAF
9356#define SCU_RAM_QAM_EQ_CMA_RAD2__W 14
9357#define SCU_RAM_QAM_EQ_CMA_RAD2__M 0x3FFF
9358#define SCU_RAM_QAM_EQ_CMA_RAD2__PRE 0x0
9359
9360#define SCU_RAM_QAM_EQ_CMA_RAD2_BIT__B 0
9361#define SCU_RAM_QAM_EQ_CMA_RAD2_BIT__W 14
9362#define SCU_RAM_QAM_EQ_CMA_RAD2_BIT__M 0x3FFF
9363#define SCU_RAM_QAM_EQ_CMA_RAD2_BIT__PRE 0x0
9364#define SCU_RAM_QAM_EQ_CMA_RAD2_BIT_QAM_16 0x34CD
9365#define SCU_RAM_QAM_EQ_CMA_RAD2_BIT_QAM_32 0x1A33
9366#define SCU_RAM_QAM_EQ_CMA_RAD2_BIT_QAM_64 0x2ED4
9367#define SCU_RAM_QAM_EQ_CMA_RAD2_BIT_QAM_128 0x18FA
9368#define SCU_RAM_QAM_EQ_CMA_RAD2_BIT_QAM_256 0x30FF
9369
9370#define SCU_RAM_QAM_EQ_CMA_RAD3__A 0x831FB0
9371#define SCU_RAM_QAM_EQ_CMA_RAD3__W 14
9372#define SCU_RAM_QAM_EQ_CMA_RAD3__M 0x3FFF
9373#define SCU_RAM_QAM_EQ_CMA_RAD3__PRE 0x0
9374
9375#define SCU_RAM_QAM_EQ_CMA_RAD3_BIT__B 0
9376#define SCU_RAM_QAM_EQ_CMA_RAD3_BIT__W 14
9377#define SCU_RAM_QAM_EQ_CMA_RAD3_BIT__M 0x3FFF
9378#define SCU_RAM_QAM_EQ_CMA_RAD3_BIT__PRE 0x0
9379#define SCU_RAM_QAM_EQ_CMA_RAD3_BIT_QAM_16 0x34CD
9380#define SCU_RAM_QAM_EQ_CMA_RAD3_BIT_QAM_32 0x1A33
9381#define SCU_RAM_QAM_EQ_CMA_RAD3_BIT_QAM_64 0x35F1
9382#define SCU_RAM_QAM_EQ_CMA_RAD3_BIT_QAM_128 0x1909
9383#define SCU_RAM_QAM_EQ_CMA_RAD3_BIT_QAM_256 0x3283
9384
9385#define SCU_RAM_QAM_EQ_CMA_RAD4__A 0x831FB1
9386#define SCU_RAM_QAM_EQ_CMA_RAD4__W 14
9387#define SCU_RAM_QAM_EQ_CMA_RAD4__M 0x3FFF
9388#define SCU_RAM_QAM_EQ_CMA_RAD4__PRE 0x0
9389
9390#define SCU_RAM_QAM_EQ_CMA_RAD4_BIT__B 0
9391#define SCU_RAM_QAM_EQ_CMA_RAD4_BIT__W 14
9392#define SCU_RAM_QAM_EQ_CMA_RAD4_BIT__M 0x3FFF
9393#define SCU_RAM_QAM_EQ_CMA_RAD4_BIT__PRE 0x0
9394#define SCU_RAM_QAM_EQ_CMA_RAD4_BIT_QAM_16 0x34CD
9395#define SCU_RAM_QAM_EQ_CMA_RAD4_BIT_QAM_32 0x1A33
9396#define SCU_RAM_QAM_EQ_CMA_RAD4_BIT_QAM_64 0x35F1
9397#define SCU_RAM_QAM_EQ_CMA_RAD4_BIT_QAM_128 0x1A00
9398#define SCU_RAM_QAM_EQ_CMA_RAD4_BIT_QAM_256 0x353D
9399
9400#define SCU_RAM_QAM_EQ_CMA_RAD5__A 0x831FB2
9401#define SCU_RAM_QAM_EQ_CMA_RAD5__W 14
9402#define SCU_RAM_QAM_EQ_CMA_RAD5__M 0x3FFF
9403#define SCU_RAM_QAM_EQ_CMA_RAD5__PRE 0x0
9404
9405#define SCU_RAM_QAM_EQ_CMA_RAD5_BIT__B 0
9406#define SCU_RAM_QAM_EQ_CMA_RAD5_BIT__W 14
9407#define SCU_RAM_QAM_EQ_CMA_RAD5_BIT__M 0x3FFF
9408#define SCU_RAM_QAM_EQ_CMA_RAD5_BIT__PRE 0x0
9409#define SCU_RAM_QAM_EQ_CMA_RAD5_BIT_QAM_16 0x34CD
9410#define SCU_RAM_QAM_EQ_CMA_RAD5_BIT_QAM_32 0x1A33
9411#define SCU_RAM_QAM_EQ_CMA_RAD5_BIT_QAM_64 0x3CF9
9412#define SCU_RAM_QAM_EQ_CMA_RAD5_BIT_QAM_128 0x1C46
9413#define SCU_RAM_QAM_EQ_CMA_RAD5_BIT_QAM_256 0x3C19
9414
9415#define SCU_RAM_QAM_CTL_ENA__A 0x831FB3
9416#define SCU_RAM_QAM_CTL_ENA__W 16
9417#define SCU_RAM_QAM_CTL_ENA__M 0xFFFF
9418#define SCU_RAM_QAM_CTL_ENA__PRE 0x0
9419
9420#define SCU_RAM_QAM_CTL_ENA_AMP__B 0
9421#define SCU_RAM_QAM_CTL_ENA_AMP__W 1
9422#define SCU_RAM_QAM_CTL_ENA_AMP__M 0x1
9423#define SCU_RAM_QAM_CTL_ENA_AMP__PRE 0x0
9424
9425#define SCU_RAM_QAM_CTL_ENA_ACQ__B 1
9426#define SCU_RAM_QAM_CTL_ENA_ACQ__W 1
9427#define SCU_RAM_QAM_CTL_ENA_ACQ__M 0x2
9428#define SCU_RAM_QAM_CTL_ENA_ACQ__PRE 0x0
9429
9430#define SCU_RAM_QAM_CTL_ENA_EQU__B 2
9431#define SCU_RAM_QAM_CTL_ENA_EQU__W 1
9432#define SCU_RAM_QAM_CTL_ENA_EQU__M 0x4
9433#define SCU_RAM_QAM_CTL_ENA_EQU__PRE 0x0
9434
9435#define SCU_RAM_QAM_CTL_ENA_SLC__B 3
9436#define SCU_RAM_QAM_CTL_ENA_SLC__W 1
9437#define SCU_RAM_QAM_CTL_ENA_SLC__M 0x8
9438#define SCU_RAM_QAM_CTL_ENA_SLC__PRE 0x0
9439
9440#define SCU_RAM_QAM_CTL_ENA_LC__B 4
9441#define SCU_RAM_QAM_CTL_ENA_LC__W 1
9442#define SCU_RAM_QAM_CTL_ENA_LC__M 0x10
9443#define SCU_RAM_QAM_CTL_ENA_LC__PRE 0x0
9444
9445#define SCU_RAM_QAM_CTL_ENA_AGC__B 5
9446#define SCU_RAM_QAM_CTL_ENA_AGC__W 1
9447#define SCU_RAM_QAM_CTL_ENA_AGC__M 0x20
9448#define SCU_RAM_QAM_CTL_ENA_AGC__PRE 0x0
9449
9450#define SCU_RAM_QAM_CTL_ENA_FEC__B 6
9451#define SCU_RAM_QAM_CTL_ENA_FEC__W 1
9452#define SCU_RAM_QAM_CTL_ENA_FEC__M 0x40
9453#define SCU_RAM_QAM_CTL_ENA_FEC__PRE 0x0
9454
9455#define SCU_RAM_QAM_CTL_ENA_AXIS__B 7
9456#define SCU_RAM_QAM_CTL_ENA_AXIS__W 1
9457#define SCU_RAM_QAM_CTL_ENA_AXIS__M 0x80
9458#define SCU_RAM_QAM_CTL_ENA_AXIS__PRE 0x0
9459
9460#define SCU_RAM_QAM_CTL_ENA_FMHUM__B 8
9461#define SCU_RAM_QAM_CTL_ENA_FMHUM__W 1
9462#define SCU_RAM_QAM_CTL_ENA_FMHUM__M 0x100
9463#define SCU_RAM_QAM_CTL_ENA_FMHUM__PRE 0x0
9464
9465#define SCU_RAM_QAM_CTL_ENA_EQTIME__B 9
9466#define SCU_RAM_QAM_CTL_ENA_EQTIME__W 1
9467#define SCU_RAM_QAM_CTL_ENA_EQTIME__M 0x200
9468#define SCU_RAM_QAM_CTL_ENA_EQTIME__PRE 0x0
9469
9470#define SCU_RAM_QAM_CTL_ENA_EXTLCK__B 10
9471#define SCU_RAM_QAM_CTL_ENA_EXTLCK__W 1
9472#define SCU_RAM_QAM_CTL_ENA_EXTLCK__M 0x400
9473#define SCU_RAM_QAM_CTL_ENA_EXTLCK__PRE 0x0
9474
9475#define SCU_RAM_QAM_WR_RSV_1__A 0x831FB4
9476#define SCU_RAM_QAM_WR_RSV_1__W 16
9477#define SCU_RAM_QAM_WR_RSV_1__M 0xFFFF
9478#define SCU_RAM_QAM_WR_RSV_1__PRE 0x0
9479
9480#define SCU_RAM_QAM_WR_RSV_1_BIT__B 0
9481#define SCU_RAM_QAM_WR_RSV_1_BIT__W 16
9482#define SCU_RAM_QAM_WR_RSV_1_BIT__M 0xFFFF
9483#define SCU_RAM_QAM_WR_RSV_1_BIT__PRE 0x0
9484
9485#define SCU_RAM_QAM_WR_RSV_2__A 0x831FB5
9486#define SCU_RAM_QAM_WR_RSV_2__W 16
9487#define SCU_RAM_QAM_WR_RSV_2__M 0xFFFF
9488#define SCU_RAM_QAM_WR_RSV_2__PRE 0x0
9489
9490#define SCU_RAM_QAM_WR_RSV_2_BIT__B 0
9491#define SCU_RAM_QAM_WR_RSV_2_BIT__W 16
9492#define SCU_RAM_QAM_WR_RSV_2_BIT__M 0xFFFF
9493#define SCU_RAM_QAM_WR_RSV_2_BIT__PRE 0x0
9494
9495#define SCU_RAM_QAM_WR_RSV_3__A 0x831FB6
9496#define SCU_RAM_QAM_WR_RSV_3__W 16
9497#define SCU_RAM_QAM_WR_RSV_3__M 0xFFFF
9498#define SCU_RAM_QAM_WR_RSV_3__PRE 0x0
9499
9500#define SCU_RAM_QAM_WR_RSV_3_BIT__B 0
9501#define SCU_RAM_QAM_WR_RSV_3_BIT__W 16
9502#define SCU_RAM_QAM_WR_RSV_3_BIT__M 0xFFFF
9503#define SCU_RAM_QAM_WR_RSV_3_BIT__PRE 0x0
9504
9505#define SCU_RAM_QAM_ACTIVE_CONSTELLATION__A 0x831FB7
9506#define SCU_RAM_QAM_ACTIVE_CONSTELLATION__W 3
9507#define SCU_RAM_QAM_ACTIVE_CONSTELLATION__M 0x7
9508#define SCU_RAM_QAM_ACTIVE_CONSTELLATION__PRE 0x0
9509
9510#define SCU_RAM_QAM_ACTIVE_CONSTELLATION_BIT__B 0
9511#define SCU_RAM_QAM_ACTIVE_CONSTELLATION_BIT__W 3
9512#define SCU_RAM_QAM_ACTIVE_CONSTELLATION_BIT__M 0x7
9513#define SCU_RAM_QAM_ACTIVE_CONSTELLATION_BIT__PRE 0x0
9514#define SCU_RAM_QAM_ACTIVE_CONSTELLATION_BIT_UNKNOWN 0x0
9515#define SCU_RAM_QAM_ACTIVE_CONSTELLATION_BIT_QAM_16 0x3
9516#define SCU_RAM_QAM_ACTIVE_CONSTELLATION_BIT_QAM_32 0x4
9517#define SCU_RAM_QAM_ACTIVE_CONSTELLATION_BIT_QAM_64 0x5
9518#define SCU_RAM_QAM_ACTIVE_CONSTELLATION_BIT_QAM_128 0x6
9519#define SCU_RAM_QAM_ACTIVE_CONSTELLATION_BIT_QAM_256 0x7
9520
9521#define SCU_RAM_QAM_ACTIVE_INTERLEAVE__A 0x831FB8
9522#define SCU_RAM_QAM_ACTIVE_INTERLEAVE__W 8
9523#define SCU_RAM_QAM_ACTIVE_INTERLEAVE__M 0xFF
9524#define SCU_RAM_QAM_ACTIVE_INTERLEAVE__PRE 0x0
9525
9526#define SCU_RAM_QAM_ACTIVE_INTERLEAVE_BIT__B 0
9527#define SCU_RAM_QAM_ACTIVE_INTERLEAVE_BIT__W 8
9528#define SCU_RAM_QAM_ACTIVE_INTERLEAVE_BIT__M 0xFF
9529#define SCU_RAM_QAM_ACTIVE_INTERLEAVE_BIT__PRE 0x0
9530#define SCU_RAM_QAM_ACTIVE_INTERLEAVE_BIT_I128_J1 0x0
9531#define SCU_RAM_QAM_ACTIVE_INTERLEAVE_BIT_I128_J1_V2 0x1
9532#define SCU_RAM_QAM_ACTIVE_INTERLEAVE_BIT_I128_J2 0x2
9533#define SCU_RAM_QAM_ACTIVE_INTERLEAVE_BIT_I64_J2 0x3
9534#define SCU_RAM_QAM_ACTIVE_INTERLEAVE_BIT_I128_J3 0x4
9535#define SCU_RAM_QAM_ACTIVE_INTERLEAVE_BIT_I32_J4 0x5
9536#define SCU_RAM_QAM_ACTIVE_INTERLEAVE_BIT_I128_J4 0x6
9537#define SCU_RAM_QAM_ACTIVE_INTERLEAVE_BIT_I16_J8 0x7
9538#define SCU_RAM_QAM_ACTIVE_INTERLEAVE_BIT_I128_J5 0x8
9539#define SCU_RAM_QAM_ACTIVE_INTERLEAVE_BIT_I8_J16 0x9
9540#define SCU_RAM_QAM_ACTIVE_INTERLEAVE_BIT_I128_J6 0xA
9541#define SCU_RAM_QAM_ACTIVE_INTERLEAVE_BIT_I128_J7 0xC
9542#define SCU_RAM_QAM_ACTIVE_INTERLEAVE_BIT_I128_J8 0xE
9543#define SCU_RAM_QAM_ACTIVE_INTERLEAVE_BIT_I12_J17 0x10
9544#define SCU_RAM_QAM_ACTIVE_INTERLEAVE_BIT_I5_J4 0x11
9545#define SCU_RAM_QAM_ACTIVE_INTERLEAVE_BIT_UNKNOWN 0xFE
9546
9547#define SCU_RAM_QAM_RD_RSV_4__A 0x831FB9
9548#define SCU_RAM_QAM_RD_RSV_4__W 16
9549#define SCU_RAM_QAM_RD_RSV_4__M 0xFFFF
9550#define SCU_RAM_QAM_RD_RSV_4__PRE 0x0
9551
9552#define SCU_RAM_QAM_RD_RSV_4_BIT__B 0
9553#define SCU_RAM_QAM_RD_RSV_4_BIT__W 16
9554#define SCU_RAM_QAM_RD_RSV_4_BIT__M 0xFFFF
9555#define SCU_RAM_QAM_RD_RSV_4_BIT__PRE 0x0
9556
9557#define SCU_RAM_QAM_LOCKED__A 0x831FBA
9558#define SCU_RAM_QAM_LOCKED__W 16
9559#define SCU_RAM_QAM_LOCKED__M 0xFFFF
9560#define SCU_RAM_QAM_LOCKED__PRE 0x0
9561
9562#define SCU_RAM_QAM_LOCKED_INTLEVEL__B 0
9563#define SCU_RAM_QAM_LOCKED_INTLEVEL__W 8
9564#define SCU_RAM_QAM_LOCKED_INTLEVEL__M 0xFF
9565#define SCU_RAM_QAM_LOCKED_INTLEVEL__PRE 0x0
9566#define SCU_RAM_QAM_LOCKED_INTLEVEL_NOT_LOCKED 0x0
9567#define SCU_RAM_QAM_LOCKED_INTLEVEL_AMP_OK 0x1
9568#define SCU_RAM_QAM_LOCKED_INTLEVEL_RATE_OK 0x2
9569#define SCU_RAM_QAM_LOCKED_INTLEVEL_FREQ_OK 0x3
9570#define SCU_RAM_QAM_LOCKED_INTLEVEL_UPRIGHT_OK 0x4
9571#define SCU_RAM_QAM_LOCKED_INTLEVEL_PHNOISE_OK 0x5
9572#define SCU_RAM_QAM_LOCKED_INTLEVEL_TRACK_OK 0x6
9573#define SCU_RAM_QAM_LOCKED_INTLEVEL_IMPNOISE_OK 0x7
9574
9575#define SCU_RAM_QAM_LOCKED_LOCKED__B 8
9576#define SCU_RAM_QAM_LOCKED_LOCKED__W 8
9577#define SCU_RAM_QAM_LOCKED_LOCKED__M 0xFF00
9578#define SCU_RAM_QAM_LOCKED_LOCKED__PRE 0x0
9579#define SCU_RAM_QAM_LOCKED_LOCKED_NOT_LOCKED 0x0
9580#define SCU_RAM_QAM_LOCKED_LOCKED_DEMOD_LOCKED 0x4000
9581#define SCU_RAM_QAM_LOCKED_LOCKED_LOCKED 0x8000
9582#define SCU_RAM_QAM_LOCKED_LOCKED_NEVER_LOCK 0xC000
9583
9584#define SCU_RAM_QAM_EVENTS_OCC_HI__A 0x831FBB
9585#define SCU_RAM_QAM_EVENTS_OCC_HI__W 16
9586#define SCU_RAM_QAM_EVENTS_OCC_HI__M 0xFFFF
9587#define SCU_RAM_QAM_EVENTS_OCC_HI__PRE 0x0
9588
9589#define SCU_RAM_QAM_EVENTS_OCC_HI_PREBER__B 0
9590#define SCU_RAM_QAM_EVENTS_OCC_HI_PREBER__W 1
9591#define SCU_RAM_QAM_EVENTS_OCC_HI_PREBER__M 0x1
9592#define SCU_RAM_QAM_EVENTS_OCC_HI_PREBER__PRE 0x0
9593
9594#define SCU_RAM_QAM_EVENTS_OCC_HI_PACKET_FAIL__B 1
9595#define SCU_RAM_QAM_EVENTS_OCC_HI_PACKET_FAIL__W 1
9596#define SCU_RAM_QAM_EVENTS_OCC_HI_PACKET_FAIL__M 0x2
9597#define SCU_RAM_QAM_EVENTS_OCC_HI_PACKET_FAIL__PRE 0x0
9598
9599#define SCU_RAM_QAM_EVENTS_OCC_HI_PRBS__B 2
9600#define SCU_RAM_QAM_EVENTS_OCC_HI_PRBS__W 1
9601#define SCU_RAM_QAM_EVENTS_OCC_HI_PRBS__M 0x4
9602#define SCU_RAM_QAM_EVENTS_OCC_HI_PRBS__PRE 0x0
9603
9604#define SCU_RAM_QAM_EVENTS_OCC_HI_OC_LOCK_IN__B 3
9605#define SCU_RAM_QAM_EVENTS_OCC_HI_OC_LOCK_IN__W 1
9606#define SCU_RAM_QAM_EVENTS_OCC_HI_OC_LOCK_IN__M 0x8
9607#define SCU_RAM_QAM_EVENTS_OCC_HI_OC_LOCK_IN__PRE 0x0
9608
9609#define SCU_RAM_QAM_EVENTS_OCC_HI_OC_LOCK_OUT__B 4
9610#define SCU_RAM_QAM_EVENTS_OCC_HI_OC_LOCK_OUT__W 1
9611#define SCU_RAM_QAM_EVENTS_OCC_HI_OC_LOCK_OUT__M 0x10
9612#define SCU_RAM_QAM_EVENTS_OCC_HI_OC_LOCK_OUT__PRE 0x0
9613
9614#define SCU_RAM_QAM_EVENTS_OCC_HI_POSTBER__B 5
9615#define SCU_RAM_QAM_EVENTS_OCC_HI_POSTBER__W 1
9616#define SCU_RAM_QAM_EVENTS_OCC_HI_POSTBER__M 0x20
9617#define SCU_RAM_QAM_EVENTS_OCC_HI_POSTBER__PRE 0x0
9618
9619#define SCU_RAM_QAM_EVENTS_OCC_HI_FIFO_FULL__B 6
9620#define SCU_RAM_QAM_EVENTS_OCC_HI_FIFO_FULL__W 1
9621#define SCU_RAM_QAM_EVENTS_OCC_HI_FIFO_FULL__M 0x40
9622#define SCU_RAM_QAM_EVENTS_OCC_HI_FIFO_FULL__PRE 0x0
9623
9624#define SCU_RAM_QAM_EVENTS_OCC_HI_FIFO_EMPTY__B 7
9625#define SCU_RAM_QAM_EVENTS_OCC_HI_FIFO_EMPTY__W 1
9626#define SCU_RAM_QAM_EVENTS_OCC_HI_FIFO_EMPTY__M 0x80
9627#define SCU_RAM_QAM_EVENTS_OCC_HI_FIFO_EMPTY__PRE 0x0
9628
9629#define SCU_RAM_QAM_EVENTS_OCC_HI_OC_GRAB__B 8
9630#define SCU_RAM_QAM_EVENTS_OCC_HI_OC_GRAB__W 1
9631#define SCU_RAM_QAM_EVENTS_OCC_HI_OC_GRAB__M 0x100
9632#define SCU_RAM_QAM_EVENTS_OCC_HI_OC_GRAB__PRE 0x0
9633
9634#define SCU_RAM_QAM_EVENTS_OCC_HI_OC_CHANGE__B 9
9635#define SCU_RAM_QAM_EVENTS_OCC_HI_OC_CHANGE__W 1
9636#define SCU_RAM_QAM_EVENTS_OCC_HI_OC_CHANGE__M 0x200
9637#define SCU_RAM_QAM_EVENTS_OCC_HI_OC_CHANGE__PRE 0x0
9638
9639#define SCU_RAM_QAM_EVENTS_OCC_HI_LCK_CHG__B 10
9640#define SCU_RAM_QAM_EVENTS_OCC_HI_LCK_CHG__W 1
9641#define SCU_RAM_QAM_EVENTS_OCC_HI_LCK_CHG__M 0x400
9642#define SCU_RAM_QAM_EVENTS_OCC_HI_LCK_CHG__PRE 0x0
9643
9644#define SCU_RAM_QAM_EVENTS_OCC_HI_FSM_CHG__B 11
9645#define SCU_RAM_QAM_EVENTS_OCC_HI_FSM_CHG__W 1
9646#define SCU_RAM_QAM_EVENTS_OCC_HI_FSM_CHG__M 0x800
9647#define SCU_RAM_QAM_EVENTS_OCC_HI_FSM_CHG__PRE 0x0
9648
9649#define SCU_RAM_QAM_EVENTS_OCC_HI_RSV__B 12
9650#define SCU_RAM_QAM_EVENTS_OCC_HI_RSV__W 4
9651#define SCU_RAM_QAM_EVENTS_OCC_HI_RSV__M 0xF000
9652#define SCU_RAM_QAM_EVENTS_OCC_HI_RSV__PRE 0x0
9653
9654#define SCU_RAM_QAM_EVENTS_OCC_LO__A 0x831FBC
9655#define SCU_RAM_QAM_EVENTS_OCC_LO__W 16
9656#define SCU_RAM_QAM_EVENTS_OCC_LO__M 0xFFFF
9657#define SCU_RAM_QAM_EVENTS_OCC_LO__PRE 0x0
9658
9659#define SCU_RAM_QAM_EVENTS_OCC_LO_TIMER__B 0
9660#define SCU_RAM_QAM_EVENTS_OCC_LO_TIMER__W 1
9661#define SCU_RAM_QAM_EVENTS_OCC_LO_TIMER__M 0x1
9662#define SCU_RAM_QAM_EVENTS_OCC_LO_TIMER__PRE 0x0
9663
9664#define SCU_RAM_QAM_EVENTS_OCC_LO_CLIP__B 1
9665#define SCU_RAM_QAM_EVENTS_OCC_LO_CLIP__W 1
9666#define SCU_RAM_QAM_EVENTS_OCC_LO_CLIP__M 0x2
9667#define SCU_RAM_QAM_EVENTS_OCC_LO_CLIP__PRE 0x0
9668
9669#define SCU_RAM_QAM_EVENTS_OCC_LO_SENSE__B 2
9670#define SCU_RAM_QAM_EVENTS_OCC_LO_SENSE__W 1
9671#define SCU_RAM_QAM_EVENTS_OCC_LO_SENSE__M 0x4
9672#define SCU_RAM_QAM_EVENTS_OCC_LO_SENSE__PRE 0x0
9673
9674#define SCU_RAM_QAM_EVENTS_OCC_LO_POWER__B 3
9675#define SCU_RAM_QAM_EVENTS_OCC_LO_POWER__W 1
9676#define SCU_RAM_QAM_EVENTS_OCC_LO_POWER__M 0x8
9677#define SCU_RAM_QAM_EVENTS_OCC_LO_POWER__PRE 0x0
9678
9679#define SCU_RAM_QAM_EVENTS_OCC_LO_MEDIAN__B 4
9680#define SCU_RAM_QAM_EVENTS_OCC_LO_MEDIAN__W 1
9681#define SCU_RAM_QAM_EVENTS_OCC_LO_MEDIAN__M 0x10
9682#define SCU_RAM_QAM_EVENTS_OCC_LO_MEDIAN__PRE 0x0
9683
9684#define SCU_RAM_QAM_EVENTS_OCC_LO_MER__B 5
9685#define SCU_RAM_QAM_EVENTS_OCC_LO_MER__W 1
9686#define SCU_RAM_QAM_EVENTS_OCC_LO_MER__M 0x20
9687#define SCU_RAM_QAM_EVENTS_OCC_LO_MER__PRE 0x0
9688
9689#define SCU_RAM_QAM_EVENTS_OCC_LO_LOOP__B 6
9690#define SCU_RAM_QAM_EVENTS_OCC_LO_LOOP__W 1
9691#define SCU_RAM_QAM_EVENTS_OCC_LO_LOOP__M 0x40
9692#define SCU_RAM_QAM_EVENTS_OCC_LO_LOOP__PRE 0x0
9693
9694#define SCU_RAM_QAM_EVENTS_OCC_LO_FREQWRAP__B 7
9695#define SCU_RAM_QAM_EVENTS_OCC_LO_FREQWRAP__W 1
9696#define SCU_RAM_QAM_EVENTS_OCC_LO_FREQWRAP__M 0x80
9697#define SCU_RAM_QAM_EVENTS_OCC_LO_FREQWRAP__PRE 0x0
9698
9699#define SCU_RAM_QAM_EVENTS_OCC_LO_SER__B 8
9700#define SCU_RAM_QAM_EVENTS_OCC_LO_SER__W 1
9701#define SCU_RAM_QAM_EVENTS_OCC_LO_SER__M 0x100
9702#define SCU_RAM_QAM_EVENTS_OCC_LO_SER__PRE 0x0
9703
9704#define SCU_RAM_QAM_EVENTS_OCC_LO_VD_LOCK_IN__B 9
9705#define SCU_RAM_QAM_EVENTS_OCC_LO_VD_LOCK_IN__W 1
9706#define SCU_RAM_QAM_EVENTS_OCC_LO_VD_LOCK_IN__M 0x200
9707#define SCU_RAM_QAM_EVENTS_OCC_LO_VD_LOCK_IN__PRE 0x0
9708
9709#define SCU_RAM_QAM_EVENTS_OCC_LO_SY_LOCK_IN__B 10
9710#define SCU_RAM_QAM_EVENTS_OCC_LO_SY_LOCK_IN__W 1
9711#define SCU_RAM_QAM_EVENTS_OCC_LO_SY_LOCK_IN__M 0x400
9712#define SCU_RAM_QAM_EVENTS_OCC_LO_SY_LOCK_IN__PRE 0x0
9713
9714#define SCU_RAM_QAM_EVENTS_OCC_LO_SY_LOCK_OUT__B 11
9715#define SCU_RAM_QAM_EVENTS_OCC_LO_SY_LOCK_OUT__W 1
9716#define SCU_RAM_QAM_EVENTS_OCC_LO_SY_LOCK_OUT__M 0x800
9717#define SCU_RAM_QAM_EVENTS_OCC_LO_SY_LOCK_OUT__PRE 0x0
9718
9719#define SCU_RAM_QAM_EVENTS_OCC_LO_SY_TIME_OUT__B 12
9720#define SCU_RAM_QAM_EVENTS_OCC_LO_SY_TIME_OUT__W 1
9721#define SCU_RAM_QAM_EVENTS_OCC_LO_SY_TIME_OUT__M 0x1000
9722#define SCU_RAM_QAM_EVENTS_OCC_LO_SY_TIME_OUT__PRE 0x0
9723
9724#define SCU_RAM_QAM_EVENTS_OCC_LO_SYNCWORD__B 13
9725#define SCU_RAM_QAM_EVENTS_OCC_LO_SYNCWORD__W 1
9726#define SCU_RAM_QAM_EVENTS_OCC_LO_SYNCWORD__M 0x2000
9727#define SCU_RAM_QAM_EVENTS_OCC_LO_SYNCWORD__PRE 0x0
9728
9729#define SCU_RAM_QAM_EVENTS_OCC_LO_DI_LOCK_IN__B 14
9730#define SCU_RAM_QAM_EVENTS_OCC_LO_DI_LOCK_IN__W 1
9731#define SCU_RAM_QAM_EVENTS_OCC_LO_DI_LOCK_IN__M 0x4000
9732#define SCU_RAM_QAM_EVENTS_OCC_LO_DI_LOCK_IN__PRE 0x0
9733
9734#define SCU_RAM_QAM_EVENTS_OCC_LO_DI_LOCK_OUT__B 15
9735#define SCU_RAM_QAM_EVENTS_OCC_LO_DI_LOCK_OUT__W 1
9736#define SCU_RAM_QAM_EVENTS_OCC_LO_DI_LOCK_OUT__M 0x8000
9737#define SCU_RAM_QAM_EVENTS_OCC_LO_DI_LOCK_OUT__PRE 0x0
9738
9739#define SCU_RAM_QAM_EVENTS_SCHED_HI__A 0x831FBD
9740#define SCU_RAM_QAM_EVENTS_SCHED_HI__W 16
9741#define SCU_RAM_QAM_EVENTS_SCHED_HI__M 0xFFFF
9742#define SCU_RAM_QAM_EVENTS_SCHED_HI__PRE 0x0
9743
9744#define SCU_RAM_QAM_EVENTS_SCHED_HI_BIT__B 0
9745#define SCU_RAM_QAM_EVENTS_SCHED_HI_BIT__W 16
9746#define SCU_RAM_QAM_EVENTS_SCHED_HI_BIT__M 0xFFFF
9747#define SCU_RAM_QAM_EVENTS_SCHED_HI_BIT__PRE 0x0
9748
9749#define SCU_RAM_QAM_EVENTS_SCHED_LO__A 0x831FBE
9750#define SCU_RAM_QAM_EVENTS_SCHED_LO__W 16
9751#define SCU_RAM_QAM_EVENTS_SCHED_LO__M 0xFFFF
9752#define SCU_RAM_QAM_EVENTS_SCHED_LO__PRE 0x0
9753
9754#define SCU_RAM_QAM_EVENTS_SCHED_LO_BIT__B 0
9755#define SCU_RAM_QAM_EVENTS_SCHED_LO_BIT__W 16
9756#define SCU_RAM_QAM_EVENTS_SCHED_LO_BIT__M 0xFFFF
9757#define SCU_RAM_QAM_EVENTS_SCHED_LO_BIT__PRE 0x0
9758
9759#define SCU_RAM_QAM_TASKLETS_SCHED__A 0x831FBF
9760#define SCU_RAM_QAM_TASKLETS_SCHED__W 16
9761#define SCU_RAM_QAM_TASKLETS_SCHED__M 0xFFFF
9762#define SCU_RAM_QAM_TASKLETS_SCHED__PRE 0x0
9763
9764#define SCU_RAM_QAM_TASKLETS_SCHED_BIT__B 0
9765#define SCU_RAM_QAM_TASKLETS_SCHED_BIT__W 16
9766#define SCU_RAM_QAM_TASKLETS_SCHED_BIT__M 0xFFFF
9767#define SCU_RAM_QAM_TASKLETS_SCHED_BIT__PRE 0x0
9768
9769#define SCU_RAM_QAM_TASKLETS_RUN__A 0x831FC0
9770#define SCU_RAM_QAM_TASKLETS_RUN__W 16
9771#define SCU_RAM_QAM_TASKLETS_RUN__M 0xFFFF
9772#define SCU_RAM_QAM_TASKLETS_RUN__PRE 0x0
9773
9774#define SCU_RAM_QAM_TASKLETS_RUN_BIT__B 0
9775#define SCU_RAM_QAM_TASKLETS_RUN_BIT__W 16
9776#define SCU_RAM_QAM_TASKLETS_RUN_BIT__M 0xFFFF
9777#define SCU_RAM_QAM_TASKLETS_RUN_BIT__PRE 0x0
9778
9779#define SCU_RAM_QAM_ACTIVE_SYM_RCRATE_HI__A 0x831FC1
9780#define SCU_RAM_QAM_ACTIVE_SYM_RCRATE_HI__W 16
9781#define SCU_RAM_QAM_ACTIVE_SYM_RCRATE_HI__M 0xFFFF
9782#define SCU_RAM_QAM_ACTIVE_SYM_RCRATE_HI__PRE 0x0
9783
9784#define SCU_RAM_QAM_ACTIVE_SYM_RCRATE_HI_BIT__B 0
9785#define SCU_RAM_QAM_ACTIVE_SYM_RCRATE_HI_BIT__W 16
9786#define SCU_RAM_QAM_ACTIVE_SYM_RCRATE_HI_BIT__M 0xFFFF
9787#define SCU_RAM_QAM_ACTIVE_SYM_RCRATE_HI_BIT__PRE 0x0
9788
9789#define SCU_RAM_QAM_ACTIVE_SYM_RCRATE_LO__A 0x831FC2
9790#define SCU_RAM_QAM_ACTIVE_SYM_RCRATE_LO__W 16
9791#define SCU_RAM_QAM_ACTIVE_SYM_RCRATE_LO__M 0xFFFF
9792#define SCU_RAM_QAM_ACTIVE_SYM_RCRATE_LO__PRE 0x0
9793
9794#define SCU_RAM_QAM_ACTIVE_SYM_RCRATE_LO_BIT__B 0
9795#define SCU_RAM_QAM_ACTIVE_SYM_RCRATE_LO_BIT__W 16
9796#define SCU_RAM_QAM_ACTIVE_SYM_RCRATE_LO_BIT__M 0xFFFF
9797#define SCU_RAM_QAM_ACTIVE_SYM_RCRATE_LO_BIT__PRE 0x0
9798
9799#define SCU_RAM_QAM_RD_RSV_5__A 0x831FC3
9800#define SCU_RAM_QAM_RD_RSV_5__W 16
9801#define SCU_RAM_QAM_RD_RSV_5__M 0xFFFF
9802#define SCU_RAM_QAM_RD_RSV_5__PRE 0x0
9803
9804#define SCU_RAM_QAM_RD_RSV_5_BIT__B 0
9805#define SCU_RAM_QAM_RD_RSV_5_BIT__W 16
9806#define SCU_RAM_QAM_RD_RSV_5_BIT__M 0xFFFF
9807#define SCU_RAM_QAM_RD_RSV_5_BIT__PRE 0x0
9808
9809#define SCU_RAM_QAM_RD_RSV_6__A 0x831FC4
9810#define SCU_RAM_QAM_RD_RSV_6__W 16
9811#define SCU_RAM_QAM_RD_RSV_6__M 0xFFFF
9812#define SCU_RAM_QAM_RD_RSV_6__PRE 0x0
9813
9814#define SCU_RAM_QAM_RD_RSV_6_BIT__B 0
9815#define SCU_RAM_QAM_RD_RSV_6_BIT__W 16
9816#define SCU_RAM_QAM_RD_RSV_6_BIT__M 0xFFFF
9817#define SCU_RAM_QAM_RD_RSV_6_BIT__PRE 0x0
9818
9819#define SCU_RAM_QAM_RD_RSV_7__A 0x831FC5
9820#define SCU_RAM_QAM_RD_RSV_7__W 16
9821#define SCU_RAM_QAM_RD_RSV_7__M 0xFFFF
9822#define SCU_RAM_QAM_RD_RSV_7__PRE 0x0
9823
9824#define SCU_RAM_QAM_RD_RSV_7_BIT__B 0
9825#define SCU_RAM_QAM_RD_RSV_7_BIT__W 16
9826#define SCU_RAM_QAM_RD_RSV_7_BIT__M 0xFFFF
9827#define SCU_RAM_QAM_RD_RSV_7_BIT__PRE 0x0
9828
9829#define SCU_RAM_QAM_RD_RSV_8__A 0x831FC6
9830#define SCU_RAM_QAM_RD_RSV_8__W 16
9831#define SCU_RAM_QAM_RD_RSV_8__M 0xFFFF
9832#define SCU_RAM_QAM_RD_RSV_8__PRE 0x0
9833
9834#define SCU_RAM_QAM_RD_RSV_8_BIT__B 0
9835#define SCU_RAM_QAM_RD_RSV_8_BIT__W 16
9836#define SCU_RAM_QAM_RD_RSV_8_BIT__M 0xFFFF
9837#define SCU_RAM_QAM_RD_RSV_8_BIT__PRE 0x0
9838
9839#define SCU_RAM_QAM_RD_RSV_9__A 0x831FC7
9840#define SCU_RAM_QAM_RD_RSV_9__W 16
9841#define SCU_RAM_QAM_RD_RSV_9__M 0xFFFF
9842#define SCU_RAM_QAM_RD_RSV_9__PRE 0x0
9843
9844#define SCU_RAM_QAM_RD_RSV_9_BIT__B 0
9845#define SCU_RAM_QAM_RD_RSV_9_BIT__W 16
9846#define SCU_RAM_QAM_RD_RSV_9_BIT__M 0xFFFF
9847#define SCU_RAM_QAM_RD_RSV_9_BIT__PRE 0x0
9848
9849#define SCU_RAM_QAM_RD_RSV_10__A 0x831FC8
9850#define SCU_RAM_QAM_RD_RSV_10__W 16
9851#define SCU_RAM_QAM_RD_RSV_10__M 0xFFFF
9852#define SCU_RAM_QAM_RD_RSV_10__PRE 0x0
9853
9854#define SCU_RAM_QAM_RD_RSV_10_BIT__B 0
9855#define SCU_RAM_QAM_RD_RSV_10_BIT__W 16
9856#define SCU_RAM_QAM_RD_RSV_10_BIT__M 0xFFFF
9857#define SCU_RAM_QAM_RD_RSV_10_BIT__PRE 0x0
9858
9859#define SCU_RAM_QAM_AGC_TPOW_OFFS__A 0x831FC9
9860#define SCU_RAM_QAM_AGC_TPOW_OFFS__W 16
9861#define SCU_RAM_QAM_AGC_TPOW_OFFS__M 0xFFFF
9862#define SCU_RAM_QAM_AGC_TPOW_OFFS__PRE 0x0
9863
9864#define SCU_RAM_QAM_AGC_TPOW_OFFS_BIT__B 0
9865#define SCU_RAM_QAM_AGC_TPOW_OFFS_BIT__W 16
9866#define SCU_RAM_QAM_AGC_TPOW_OFFS_BIT__M 0xFFFF
9867#define SCU_RAM_QAM_AGC_TPOW_OFFS_BIT__PRE 0x0
9868
9869#define SCU_RAM_QAM_FSM_STATE__A 0x831FCA
9870#define SCU_RAM_QAM_FSM_STATE__W 4
9871#define SCU_RAM_QAM_FSM_STATE__M 0xF
9872#define SCU_RAM_QAM_FSM_STATE__PRE 0x0
9873
9874#define SCU_RAM_QAM_FSM_STATE_BIT__B 0
9875#define SCU_RAM_QAM_FSM_STATE_BIT__W 4
9876#define SCU_RAM_QAM_FSM_STATE_BIT__M 0xF
9877#define SCU_RAM_QAM_FSM_STATE_BIT__PRE 0x0
9878#define SCU_RAM_QAM_FSM_STATE_BIT_HUNTING_AMP 0x0
9879#define SCU_RAM_QAM_FSM_STATE_BIT_HUNTING_RATE 0x1
9880#define SCU_RAM_QAM_FSM_STATE_BIT_HUNTING_FREQ 0x2
9881#define SCU_RAM_QAM_FSM_STATE_BIT_HUNTING_UPRIGHT 0x3
9882#define SCU_RAM_QAM_FSM_STATE_BIT_HUNTING_PHASE 0x4
9883#define SCU_RAM_QAM_FSM_STATE_BIT_TRACKING_PHNOISE 0x5
9884#define SCU_RAM_QAM_FSM_STATE_BIT_TRACKING 0x6
9885#define SCU_RAM_QAM_FSM_STATE_BIT_TRACKING_BURST 0x7
9886
9887#define SCU_RAM_QAM_FSM_STATE_NEW__A 0x831FCB
9888#define SCU_RAM_QAM_FSM_STATE_NEW__W 4
9889#define SCU_RAM_QAM_FSM_STATE_NEW__M 0xF
9890#define SCU_RAM_QAM_FSM_STATE_NEW__PRE 0x0
9891
9892#define SCU_RAM_QAM_FSM_STATE_NEW_BIT__B 0
9893#define SCU_RAM_QAM_FSM_STATE_NEW_BIT__W 4
9894#define SCU_RAM_QAM_FSM_STATE_NEW_BIT__M 0xF
9895#define SCU_RAM_QAM_FSM_STATE_NEW_BIT__PRE 0x0
9896#define SCU_RAM_QAM_FSM_STATE_NEW_BIT_HUNTING_AMP 0x0
9897#define SCU_RAM_QAM_FSM_STATE_NEW_BIT_HUNTING_RATE 0x1
9898#define SCU_RAM_QAM_FSM_STATE_NEW_BIT_HUNTING_FREQ 0x2
9899#define SCU_RAM_QAM_FSM_STATE_NEW_BIT_HUNTING_UPRIGHT 0x3
9900#define SCU_RAM_QAM_FSM_STATE_NEW_BIT_HUNTING_PHASE 0x4
9901#define SCU_RAM_QAM_FSM_STATE_NEW_BIT_TRACKING_PHNOISE 0x5
9902#define SCU_RAM_QAM_FSM_STATE_NEW_BIT_TRACKING 0x6
9903#define SCU_RAM_QAM_FSM_STATE_NEW_BIT_TRACKING_BURST 0x7
9904
9905#define SCU_RAM_QAM_FSM_LOCK_FLAGS__A 0x831FCC
9906#define SCU_RAM_QAM_FSM_LOCK_FLAGS__W 9
9907#define SCU_RAM_QAM_FSM_LOCK_FLAGS__M 0x1FF
9908#define SCU_RAM_QAM_FSM_LOCK_FLAGS__PRE 0x0
9909
9910#define SCU_RAM_QAM_FSM_LOCK_FLAGS_LCK_AMP__B 0
9911#define SCU_RAM_QAM_FSM_LOCK_FLAGS_LCK_AMP__W 1
9912#define SCU_RAM_QAM_FSM_LOCK_FLAGS_LCK_AMP__M 0x1
9913#define SCU_RAM_QAM_FSM_LOCK_FLAGS_LCK_AMP__PRE 0x0
9914
9915#define SCU_RAM_QAM_FSM_LOCK_FLAGS_LCK_RATEVAR__B 1
9916#define SCU_RAM_QAM_FSM_LOCK_FLAGS_LCK_RATEVAR__W 1
9917#define SCU_RAM_QAM_FSM_LOCK_FLAGS_LCK_RATEVAR__M 0x2
9918#define SCU_RAM_QAM_FSM_LOCK_FLAGS_LCK_RATEVAR__PRE 0x0
9919
9920#define SCU_RAM_QAM_FSM_LOCK_FLAGS_LCK_RADIUS__B 2
9921#define SCU_RAM_QAM_FSM_LOCK_FLAGS_LCK_RADIUS__W 1
9922#define SCU_RAM_QAM_FSM_LOCK_FLAGS_LCK_RADIUS__M 0x4
9923#define SCU_RAM_QAM_FSM_LOCK_FLAGS_LCK_RADIUS__PRE 0x0
9924
9925#define SCU_RAM_QAM_FSM_LOCK_FLAGS_LCK_FREQ__B 3
9926#define SCU_RAM_QAM_FSM_LOCK_FLAGS_LCK_FREQ__W 1
9927#define SCU_RAM_QAM_FSM_LOCK_FLAGS_LCK_FREQ__M 0x8
9928#define SCU_RAM_QAM_FSM_LOCK_FLAGS_LCK_FREQ__PRE 0x0
9929
9930#define SCU_RAM_QAM_FSM_LOCK_FLAGS_LCK_FREQVAR__B 4
9931#define SCU_RAM_QAM_FSM_LOCK_FLAGS_LCK_FREQVAR__W 1
9932#define SCU_RAM_QAM_FSM_LOCK_FLAGS_LCK_FREQVAR__M 0x10
9933#define SCU_RAM_QAM_FSM_LOCK_FLAGS_LCK_FREQVAR__PRE 0x0
9934
9935#define SCU_RAM_QAM_FSM_LOCK_FLAGS_LCK_CPHASE__B 5
9936#define SCU_RAM_QAM_FSM_LOCK_FLAGS_LCK_CPHASE__W 1
9937#define SCU_RAM_QAM_FSM_LOCK_FLAGS_LCK_CPHASE__M 0x20
9938#define SCU_RAM_QAM_FSM_LOCK_FLAGS_LCK_CPHASE__PRE 0x0
9939
9940#define SCU_RAM_QAM_FSM_LOCK_FLAGS_LCK_UPRIGHT__B 6
9941#define SCU_RAM_QAM_FSM_LOCK_FLAGS_LCK_UPRIGHT__W 1
9942#define SCU_RAM_QAM_FSM_LOCK_FLAGS_LCK_UPRIGHT__M 0x40
9943#define SCU_RAM_QAM_FSM_LOCK_FLAGS_LCK_UPRIGHT__PRE 0x0
9944
9945#define SCU_RAM_QAM_FSM_LOCK_FLAGS_LCK_PHASE__B 7
9946#define SCU_RAM_QAM_FSM_LOCK_FLAGS_LCK_PHASE__W 1
9947#define SCU_RAM_QAM_FSM_LOCK_FLAGS_LCK_PHASE__M 0x80
9948#define SCU_RAM_QAM_FSM_LOCK_FLAGS_LCK_PHASE__PRE 0x0
9949
9950#define SCU_RAM_QAM_FSM_LOCK_FLAGS_LCK_MEDIAN__B 8
9951#define SCU_RAM_QAM_FSM_LOCK_FLAGS_LCK_MEDIAN__W 1
9952#define SCU_RAM_QAM_FSM_LOCK_FLAGS_LCK_MEDIAN__M 0x100
9953#define SCU_RAM_QAM_FSM_LOCK_FLAGS_LCK_MEDIAN__PRE 0x0
9954
9955#define SCU_RAM_QAM_FSM_RATE_VARIATION__A 0x831FCD
9956#define SCU_RAM_QAM_FSM_RATE_VARIATION__W 16
9957#define SCU_RAM_QAM_FSM_RATE_VARIATION__M 0xFFFF
9958#define SCU_RAM_QAM_FSM_RATE_VARIATION__PRE 0x0
9959
9960#define SCU_RAM_QAM_FSM_RATE_VARIATION_BIT__B 0
9961#define SCU_RAM_QAM_FSM_RATE_VARIATION_BIT__W 16
9962#define SCU_RAM_QAM_FSM_RATE_VARIATION_BIT__M 0xFFFF
9963#define SCU_RAM_QAM_FSM_RATE_VARIATION_BIT__PRE 0x0
9964
9965#define SCU_RAM_QAM_FSM_FREQ_VARIATION__A 0x831FCE
9966#define SCU_RAM_QAM_FSM_FREQ_VARIATION__W 16
9967#define SCU_RAM_QAM_FSM_FREQ_VARIATION__M 0xFFFF
9968#define SCU_RAM_QAM_FSM_FREQ_VARIATION__PRE 0x0
9969
9970#define SCU_RAM_QAM_FSM_FREQ_VARIATION_BIT__B 0
9971#define SCU_RAM_QAM_FSM_FREQ_VARIATION_BIT__W 16
9972#define SCU_RAM_QAM_FSM_FREQ_VARIATION_BIT__M 0xFFFF
9973#define SCU_RAM_QAM_FSM_FREQ_VARIATION_BIT__PRE 0x0
9974
9975#define SCU_RAM_QAM_ERR_STATE__A 0x831FCF
9976#define SCU_RAM_QAM_ERR_STATE__W 4
9977#define SCU_RAM_QAM_ERR_STATE__M 0xF
9978#define SCU_RAM_QAM_ERR_STATE__PRE 0x0
9979
9980#define SCU_RAM_QAM_ERR_STATE_BIT__B 0
9981#define SCU_RAM_QAM_ERR_STATE_BIT__W 4
9982#define SCU_RAM_QAM_ERR_STATE_BIT__M 0xF
9983#define SCU_RAM_QAM_ERR_STATE_BIT__PRE 0x0
9984#define SCU_RAM_QAM_ERR_STATE_BIT_HUNTING_AMP 0x0
9985#define SCU_RAM_QAM_ERR_STATE_BIT_HUNTING_RATE 0x1
9986#define SCU_RAM_QAM_ERR_STATE_BIT_HUNTING_FREQ 0x2
9987#define SCU_RAM_QAM_ERR_STATE_BIT_HUNTING_UPRIGHT 0x3
9988#define SCU_RAM_QAM_ERR_STATE_BIT_HUNTING_PHASE 0x4
9989#define SCU_RAM_QAM_ERR_STATE_BIT_TRACKING_PHNOISE 0x5
9990#define SCU_RAM_QAM_ERR_STATE_BIT_TRACKING 0x6
9991#define SCU_RAM_QAM_ERR_STATE_BIT_TRACKING_BURST 0x7
9992
9993#define SCU_RAM_QAM_ERR_LOCK_FLAGS__A 0x831FD0
9994#define SCU_RAM_QAM_ERR_LOCK_FLAGS__W 9
9995#define SCU_RAM_QAM_ERR_LOCK_FLAGS__M 0x1FF
9996#define SCU_RAM_QAM_ERR_LOCK_FLAGS__PRE 0x0
9997
9998#define SCU_RAM_QAM_ERR_LOCK_FLAGS_LCK_AMP__B 0
9999#define SCU_RAM_QAM_ERR_LOCK_FLAGS_LCK_AMP__W 1
10000#define SCU_RAM_QAM_ERR_LOCK_FLAGS_LCK_AMP__M 0x1
10001#define SCU_RAM_QAM_ERR_LOCK_FLAGS_LCK_AMP__PRE 0x0
10002
10003#define SCU_RAM_QAM_EQ_LOCK__A 0x831FD1
10004#define SCU_RAM_QAM_EQ_LOCK__W 1
10005#define SCU_RAM_QAM_EQ_LOCK__M 0x1
10006#define SCU_RAM_QAM_EQ_LOCK__PRE 0x0
10007
10008#define SCU_RAM_QAM_EQ_LOCK_BIT__B 0
10009#define SCU_RAM_QAM_EQ_LOCK_BIT__W 1
10010#define SCU_RAM_QAM_EQ_LOCK_BIT__M 0x1
10011#define SCU_RAM_QAM_EQ_LOCK_BIT__PRE 0x0
10012
10013#define SCU_RAM_QAM_EQ_STATE__A 0x831FD2
10014#define SCU_RAM_QAM_EQ_STATE__W 16
10015#define SCU_RAM_QAM_EQ_STATE__M 0xFFFF
10016#define SCU_RAM_QAM_EQ_STATE__PRE 0x0
10017
10018#define SCU_RAM_QAM_EQ_STATE_BIT__B 0
10019#define SCU_RAM_QAM_EQ_STATE_BIT__W 16
10020#define SCU_RAM_QAM_EQ_STATE_BIT__M 0xFFFF
10021#define SCU_RAM_QAM_EQ_STATE_BIT__PRE 0x0
10022
10023#define SCU_RAM_QAM_RD_RSV_0__A 0x831FD3
10024#define SCU_RAM_QAM_RD_RSV_0__W 16
10025#define SCU_RAM_QAM_RD_RSV_0__M 0xFFFF
10026#define SCU_RAM_QAM_RD_RSV_0__PRE 0x0
10027
10028#define SCU_RAM_QAM_RD_RSV_0_BIT__B 0
10029#define SCU_RAM_QAM_RD_RSV_0_BIT__W 16
10030#define SCU_RAM_QAM_RD_RSV_0_BIT__M 0xFFFF
10031#define SCU_RAM_QAM_RD_RSV_0_BIT__PRE 0x0
10032
10033#define SCU_RAM_QAM_RD_RSV_1__A 0x831FD4
10034#define SCU_RAM_QAM_RD_RSV_1__W 16
10035#define SCU_RAM_QAM_RD_RSV_1__M 0xFFFF
10036#define SCU_RAM_QAM_RD_RSV_1__PRE 0x0
10037
10038#define SCU_RAM_QAM_RD_RSV_1_BIT__B 0
10039#define SCU_RAM_QAM_RD_RSV_1_BIT__W 16
10040#define SCU_RAM_QAM_RD_RSV_1_BIT__M 0xFFFF
10041#define SCU_RAM_QAM_RD_RSV_1_BIT__PRE 0x0
10042
10043#define SCU_RAM_QAM_RD_RSV_2__A 0x831FD5
10044#define SCU_RAM_QAM_RD_RSV_2__W 16
10045#define SCU_RAM_QAM_RD_RSV_2__M 0xFFFF
10046#define SCU_RAM_QAM_RD_RSV_2__PRE 0x0
10047
10048#define SCU_RAM_QAM_RD_RSV_2_BIT__B 0
10049#define SCU_RAM_QAM_RD_RSV_2_BIT__W 16
10050#define SCU_RAM_QAM_RD_RSV_2_BIT__M 0xFFFF
10051#define SCU_RAM_QAM_RD_RSV_2_BIT__PRE 0x0
10052
10053#define SCU_RAM_QAM_RD_RSV_3__A 0x831FD6
10054#define SCU_RAM_QAM_RD_RSV_3__W 16
10055#define SCU_RAM_QAM_RD_RSV_3__M 0xFFFF
10056#define SCU_RAM_QAM_RD_RSV_3__PRE 0x0
10057
10058#define SCU_RAM_QAM_RD_RSV_3_BIT__B 0
10059#define SCU_RAM_QAM_RD_RSV_3_BIT__W 16
10060#define SCU_RAM_QAM_RD_RSV_3_BIT__M 0xFFFF
10061#define SCU_RAM_QAM_RD_RSV_3_BIT__PRE 0x0
10062
10063#define SCU_RAM_VSB_CTL_MODE__A 0x831FD7
10064#define SCU_RAM_VSB_CTL_MODE__W 2
10065#define SCU_RAM_VSB_CTL_MODE__M 0x3
10066#define SCU_RAM_VSB_CTL_MODE__PRE 0x0
10067
10068#define SCU_RAM_VSB_CTL_MODE_VSB_CTL_MODE_AGC__B 0
10069#define SCU_RAM_VSB_CTL_MODE_VSB_CTL_MODE_AGC__W 1
10070#define SCU_RAM_VSB_CTL_MODE_VSB_CTL_MODE_AGC__M 0x1
10071#define SCU_RAM_VSB_CTL_MODE_VSB_CTL_MODE_AGC__PRE 0x0
10072#define SCU_RAM_VSB_CTL_MODE_VSB_CTL_MODE_AGC_OFF 0x0
10073#define SCU_RAM_VSB_CTL_MODE_VSB_CTL_MODE_AGC_ON 0x1
10074
10075#define SCU_RAM_VSB_CTL_MODE_VSB_CTL_MODE_MON__B 1
10076#define SCU_RAM_VSB_CTL_MODE_VSB_CTL_MODE_MON__W 1
10077#define SCU_RAM_VSB_CTL_MODE_VSB_CTL_MODE_MON__M 0x2
10078#define SCU_RAM_VSB_CTL_MODE_VSB_CTL_MODE_MON__PRE 0x0
10079#define SCU_RAM_VSB_CTL_MODE_VSB_CTL_MODE_MON_OFF 0x0
10080#define SCU_RAM_VSB_CTL_MODE_VSB_CTL_MODE_MON_ON 0x2
10081
10082
10083#define SCU_RAM_VSB_NOTCH_THRESHOLD__A 0x831FD8
10084#define SCU_RAM_VSB_NOTCH_THRESHOLD__W 16
10085#define SCU_RAM_VSB_NOTCH_THRESHOLD__M 0xFFFF
10086#define SCU_RAM_VSB_NOTCH_THRESHOLD__PRE 0x0
10087
10088#define SCU_RAM_VSB_RSV_0__A 0x831FD9
10089#define SCU_RAM_VSB_RSV_0__W 16
10090#define SCU_RAM_VSB_RSV_0__M 0xFFFF
10091#define SCU_RAM_VSB_RSV_0__PRE 0x0
10092
10093#define SCU_RAM_VSB_RSV_1__A 0x831FDA
10094#define SCU_RAM_VSB_RSV_1__W 16
10095#define SCU_RAM_VSB_RSV_1__M 0xFFFF
10096#define SCU_RAM_VSB_RSV_1__PRE 0x0
10097
10098#define SCU_RAM_VSB_RSV_2__A 0x831FDB
10099#define SCU_RAM_VSB_RSV_2__W 16
10100#define SCU_RAM_VSB_RSV_2__M 0xFFFF
10101#define SCU_RAM_VSB_RSV_2__PRE 0x0
10102
10103#define SCU_RAM_VSB_RSV_3__A 0x831FDC
10104#define SCU_RAM_VSB_RSV_3__W 16
10105#define SCU_RAM_VSB_RSV_3__M 0xFFFF
10106#define SCU_RAM_VSB_RSV_3__PRE 0x0
10107
10108#define SCU_RAM_VSB_RSV_4__A 0x831FDD
10109#define SCU_RAM_VSB_RSV_4__W 16
10110#define SCU_RAM_VSB_RSV_4__M 0xFFFF
10111#define SCU_RAM_VSB_RSV_4__PRE 0x0
10112
10113#define SCU_RAM_VSB_RSV_5__A 0x831FDE
10114#define SCU_RAM_VSB_RSV_5__W 16
10115#define SCU_RAM_VSB_RSV_5__M 0xFFFF
10116#define SCU_RAM_VSB_RSV_5__PRE 0x0
10117
10118#define SCU_RAM_VSB_RSV_6__A 0x831FDF
10119#define SCU_RAM_VSB_RSV_6__W 16
10120#define SCU_RAM_VSB_RSV_6__M 0xFFFF
10121#define SCU_RAM_VSB_RSV_6__PRE 0x0
10122
10123#define SCU_RAM_VSB_RSV_7__A 0x831FE0
10124#define SCU_RAM_VSB_RSV_7__W 16
10125#define SCU_RAM_VSB_RSV_7__M 0xFFFF
10126#define SCU_RAM_VSB_RSV_7__PRE 0x0
10127
10128#define SCU_RAM_VSB_RSV_8__A 0x831FE1
10129#define SCU_RAM_VSB_RSV_8__W 16
10130#define SCU_RAM_VSB_RSV_8__M 0xFFFF
10131#define SCU_RAM_VSB_RSV_8__PRE 0x0
10132
10133#define SCU_RAM_VSB_RSV_9__A 0x831FE2
10134#define SCU_RAM_VSB_RSV_9__W 16
10135#define SCU_RAM_VSB_RSV_9__M 0xFFFF
10136#define SCU_RAM_VSB_RSV_9__PRE 0x0
10137
10138#define SCU_RAM_VSB_RSV_10__A 0x831FE3
10139#define SCU_RAM_VSB_RSV_10__W 16
10140#define SCU_RAM_VSB_RSV_10__M 0xFFFF
10141#define SCU_RAM_VSB_RSV_10__PRE 0x0
10142
10143#define SCU_RAM_VSB_RSV_11__A 0x831FE4
10144#define SCU_RAM_VSB_RSV_11__W 16
10145#define SCU_RAM_VSB_RSV_11__M 0xFFFF
10146#define SCU_RAM_VSB_RSV_11__PRE 0x0
10147
10148#define SCU_RAM_VSB_RSV_12__A 0x831FE5
10149#define SCU_RAM_VSB_RSV_12__W 16
10150#define SCU_RAM_VSB_RSV_12__M 0xFFFF
10151#define SCU_RAM_VSB_RSV_12__PRE 0x0
10152
10153#define SCU_RAM_VSB_RSV_13__A 0x831FE6
10154#define SCU_RAM_VSB_RSV_13__W 16
10155#define SCU_RAM_VSB_RSV_13__M 0xFFFF
10156#define SCU_RAM_VSB_RSV_13__PRE 0x0
10157
10158#define SCU_RAM_VSB_AGC_POW_TGT__A 0x831FE7
10159#define SCU_RAM_VSB_AGC_POW_TGT__W 15
10160#define SCU_RAM_VSB_AGC_POW_TGT__M 0x7FFF
10161#define SCU_RAM_VSB_AGC_POW_TGT__PRE 0x0
10162
10163#define SCU_RAM_VSB_OUTER_LOOP_CYCLE__A 0x831FE8
10164#define SCU_RAM_VSB_OUTER_LOOP_CYCLE__W 8
10165#define SCU_RAM_VSB_OUTER_LOOP_CYCLE__M 0xFF
10166#define SCU_RAM_VSB_OUTER_LOOP_CYCLE__PRE 0x0
10167
10168#define SCU_RAM_VSB_FIELD_NUMBER__A 0x831FE9
10169#define SCU_RAM_VSB_FIELD_NUMBER__W 9
10170#define SCU_RAM_VSB_FIELD_NUMBER__M 0x1FF
10171#define SCU_RAM_VSB_FIELD_NUMBER__PRE 0x0
10172
10173#define SCU_RAM_VSB_SEGMENT_NUMBER__A 0x831FEA
10174#define SCU_RAM_VSB_SEGMENT_NUMBER__W 10
10175#define SCU_RAM_VSB_SEGMENT_NUMBER__M 0x3FF
10176#define SCU_RAM_VSB_SEGMENT_NUMBER__PRE 0x0
10177
10178#define SCU_RAM_DRIVER_VER_HI__A 0x831FEB
10179#define SCU_RAM_DRIVER_VER_HI__W 16
10180#define SCU_RAM_DRIVER_VER_HI__M 0xFFFF
10181#define SCU_RAM_DRIVER_VER_HI__PRE 0x0
10182
10183#define SCU_RAM_DRIVER_VER_LO__A 0x831FEC
10184#define SCU_RAM_DRIVER_VER_LO__W 16
10185#define SCU_RAM_DRIVER_VER_LO__M 0xFFFF
10186#define SCU_RAM_DRIVER_VER_LO__PRE 0x0
10187
10188#define SCU_RAM_PARAM_15__A 0x831FED
10189#define SCU_RAM_PARAM_15__W 16
10190#define SCU_RAM_PARAM_15__M 0xFFFF
10191#define SCU_RAM_PARAM_15__PRE 0x0
10192
10193#define SCU_RAM_PARAM_14__A 0x831FEE
10194#define SCU_RAM_PARAM_14__W 16
10195#define SCU_RAM_PARAM_14__M 0xFFFF
10196#define SCU_RAM_PARAM_14__PRE 0x0
10197
10198#define SCU_RAM_PARAM_13__A 0x831FEF
10199#define SCU_RAM_PARAM_13__W 16
10200#define SCU_RAM_PARAM_13__M 0xFFFF
10201#define SCU_RAM_PARAM_13__PRE 0x0
10202
10203#define SCU_RAM_PARAM_12__A 0x831FF0
10204#define SCU_RAM_PARAM_12__W 16
10205#define SCU_RAM_PARAM_12__M 0xFFFF
10206#define SCU_RAM_PARAM_12__PRE 0x0
10207
10208#define SCU_RAM_PARAM_11__A 0x831FF1
10209#define SCU_RAM_PARAM_11__W 16
10210#define SCU_RAM_PARAM_11__M 0xFFFF
10211#define SCU_RAM_PARAM_11__PRE 0x0
10212
10213#define SCU_RAM_PARAM_10__A 0x831FF2
10214#define SCU_RAM_PARAM_10__W 16
10215#define SCU_RAM_PARAM_10__M 0xFFFF
10216#define SCU_RAM_PARAM_10__PRE 0x0
10217
10218#define SCU_RAM_PARAM_9__A 0x831FF3
10219#define SCU_RAM_PARAM_9__W 16
10220#define SCU_RAM_PARAM_9__M 0xFFFF
10221#define SCU_RAM_PARAM_9__PRE 0x0
10222
10223#define SCU_RAM_PARAM_8__A 0x831FF4
10224#define SCU_RAM_PARAM_8__W 16
10225#define SCU_RAM_PARAM_8__M 0xFFFF
10226#define SCU_RAM_PARAM_8__PRE 0x0
10227
10228#define SCU_RAM_PARAM_7__A 0x831FF5
10229#define SCU_RAM_PARAM_7__W 16
10230#define SCU_RAM_PARAM_7__M 0xFFFF
10231#define SCU_RAM_PARAM_7__PRE 0x0
10232
10233#define SCU_RAM_PARAM_6__A 0x831FF6
10234#define SCU_RAM_PARAM_6__W 16
10235#define SCU_RAM_PARAM_6__M 0xFFFF
10236#define SCU_RAM_PARAM_6__PRE 0x0
10237
10238#define SCU_RAM_PARAM_5__A 0x831FF7
10239#define SCU_RAM_PARAM_5__W 16
10240#define SCU_RAM_PARAM_5__M 0xFFFF
10241#define SCU_RAM_PARAM_5__PRE 0x0
10242
10243#define SCU_RAM_PARAM_4__A 0x831FF8
10244#define SCU_RAM_PARAM_4__W 16
10245#define SCU_RAM_PARAM_4__M 0xFFFF
10246#define SCU_RAM_PARAM_4__PRE 0x0
10247
10248#define SCU_RAM_PARAM_3__A 0x831FF9
10249#define SCU_RAM_PARAM_3__W 16
10250#define SCU_RAM_PARAM_3__M 0xFFFF
10251#define SCU_RAM_PARAM_3__PRE 0x0
10252
10253#define SCU_RAM_PARAM_2__A 0x831FFA
10254#define SCU_RAM_PARAM_2__W 16
10255#define SCU_RAM_PARAM_2__M 0xFFFF
10256#define SCU_RAM_PARAM_2__PRE 0x0
10257
10258#define SCU_RAM_PARAM_1__A 0x831FFB
10259#define SCU_RAM_PARAM_1__W 16
10260#define SCU_RAM_PARAM_1__M 0xFFFF
10261#define SCU_RAM_PARAM_1__PRE 0x0
10262#define SCU_RAM_PARAM_1_RES_DEMOD_GET_LOCK_NOT_LOCKED 0x0
10263#define SCU_RAM_PARAM_1_RES_DEMOD_GET_LOCK_DEMOD_LOCKED 0x4000
10264#define SCU_RAM_PARAM_1_RES_DEMOD_GET_LOCK_LOCKED 0x8000
10265#define SCU_RAM_PARAM_1_RES_DEMOD_GET_LOCK_NEVER_LOCK 0xC000
10266
10267
10268#define SCU_RAM_PARAM_0__A 0x831FFC
10269#define SCU_RAM_PARAM_0__W 16
10270#define SCU_RAM_PARAM_0__M 0xFFFF
10271#define SCU_RAM_PARAM_0__PRE 0x0
10272#define SCU_RAM_PARAM_0_ATV_DEMOD_SETENV_MN_STANDARD 0x2
10273#define SCU_RAM_PARAM_0_ATV_DEMOD_SETENV_B_STANDARD 0x103
10274#define SCU_RAM_PARAM_0_ATV_DEMOD_SETENV_G_STANDARD 0x3
10275#define SCU_RAM_PARAM_0_ATV_DEMOD_SETENV_DK_STANDARD 0x4
10276#define SCU_RAM_PARAM_0_ATV_DEMOD_SETENV_L_STANDARD 0x9
10277#define SCU_RAM_PARAM_0_ATV_DEMOD_SETENV_LP_STANDARD 0x109
10278#define SCU_RAM_PARAM_0_ATV_DEMOD_SETENV_I_STANDARD 0xA
10279#define SCU_RAM_PARAM_0_ATV_DEMOD_SETENV_FM_STANDARD 0x40
10280#define SCU_RAM_PARAM_0_QAM_DEMOD_SETENV_ANNEX_A 0x0
10281#define SCU_RAM_PARAM_0_QAM_DEMOD_SETENV_ANNEX_B 0x1
10282#define SCU_RAM_PARAM_0_QAM_DEMOD_SETENV_ANNEX_C 0x2
10283#define SCU_RAM_PARAM_0_QAM_DEMOD_SETENV_ANNEX_D 0x3
10284#define SCU_RAM_PARAM_0_RESULT_OK 0x0
10285#define SCU_RAM_PARAM_0_RESULT_UNKCMD 0xFFFF
10286#define SCU_RAM_PARAM_0_RESULT_UNKSTD 0xFFFE
10287#define SCU_RAM_PARAM_0_RESULT_INVPAR 0xFFFD
10288#define SCU_RAM_PARAM_0_RESULT_SIZE 0xFFFC
10289
10290
10291#define SCU_RAM_COMMAND__A 0x831FFD
10292#define SCU_RAM_COMMAND__W 16
10293#define SCU_RAM_COMMAND__M 0xFFFF
10294#define SCU_RAM_COMMAND__PRE 0x0
10295#define SCU_RAM_COMMAND_CMD_DEMOD_RESET 0x1
10296#define SCU_RAM_COMMAND_CMD_DEMOD_SET_ENV 0x2
10297#define SCU_RAM_COMMAND_CMD_DEMOD_SET_PARAM 0x3
10298#define SCU_RAM_COMMAND_CMD_DEMOD_START 0x4
10299#define SCU_RAM_COMMAND_CMD_DEMOD_GET_LOCK 0x5
10300#define SCU_RAM_COMMAND_CMD_DEMOD_GET_PARAM 0x6
10301#define SCU_RAM_COMMAND_CMD_DEMOD_HOLD 0x7
10302#define SCU_RAM_COMMAND_CMD_DEMOD_RESUME 0x8
10303#define SCU_RAM_COMMAND_CMD_DEMOD_STOP 0x9
10304#define SCU_RAM_COMMAND_CMD_STD_QAM_IRQ_ACTIVATE 0x80
10305#define SCU_RAM_COMMAND_CMD_STD_QAM_IRQ_INACTIVATE 0x81
10306#define SCU_RAM_COMMAND_CMD_STD_QAM_IRQ_SIGNAL 0x82
10307#define SCU_RAM_COMMAND_CMD_STD_QAM_IRQ_MONITOR 0x83
10308#define SCU_RAM_COMMAND_CMD_STD_QAM_TSK_ENABLE 0x84
10309#define SCU_RAM_COMMAND_CMD_STD_QAM_FSM_SET_STATE 0x85
10310#define SCU_RAM_COMMAND_CMD_DEBUG_GET_IRQ_REGS 0x80
10311#define SCU_RAM_COMMAND_CMD_DEBUG_HTOL 0x81
10312#define SCU_RAM_COMMAND_CMD_DEBUG_GET_STACK_POINTER 0x82
10313#define SCU_RAM_COMMAND_CMD_DEBUG_START_STACK_CHECK 0x83
10314#define SCU_RAM_COMMAND_CMD_DEBUG_STOP_STACK_CHECK 0x84
10315#define SCU_RAM_COMMAND_CMD_ADMIN_NOP 0xFF
10316#define SCU_RAM_COMMAND_CMD_ADMIN_GET_VERSION 0xFE
10317#define SCU_RAM_COMMAND_CMD_ADMIN_GET_JTAG_VERSION 0xFD
10318#define SCU_RAM_COMMAND_CMD_AUX_SCU_ATOMIC_ACCESS 0xC0
10319
10320#define SCU_RAM_COMMAND_STANDARD__B 8
10321#define SCU_RAM_COMMAND_STANDARD__W 8
10322#define SCU_RAM_COMMAND_STANDARD__M 0xFF00
10323#define SCU_RAM_COMMAND_STANDARD__PRE 0x0
10324#define SCU_RAM_COMMAND_STANDARD_ATV 0x100
10325#define SCU_RAM_COMMAND_STANDARD_QAM 0x200
10326#define SCU_RAM_COMMAND_STANDARD_VSB 0x300
10327#define SCU_RAM_COMMAND_STANDARD_OFDM 0x400
10328#define SCU_RAM_COMMAND_STANDARD_OOB 0x8000
10329#define SCU_RAM_COMMAND_STANDARD_TOP 0xFF00
10330
10331#define SCU_RAM_VERSION_HI__A 0x831FFE
10332#define SCU_RAM_VERSION_HI__W 16
10333#define SCU_RAM_VERSION_HI__M 0xFFFF
10334#define SCU_RAM_VERSION_HI__PRE 0x0
10335
10336#define SCU_RAM_VERSION_HI_VER_MAJOR_N3__B 12
10337#define SCU_RAM_VERSION_HI_VER_MAJOR_N3__W 4
10338#define SCU_RAM_VERSION_HI_VER_MAJOR_N3__M 0xF000
10339#define SCU_RAM_VERSION_HI_VER_MAJOR_N3__PRE 0x0
10340
10341#define SCU_RAM_VERSION_HI_VER_MAJOR_N2__B 8
10342#define SCU_RAM_VERSION_HI_VER_MAJOR_N2__W 4
10343#define SCU_RAM_VERSION_HI_VER_MAJOR_N2__M 0xF00
10344#define SCU_RAM_VERSION_HI_VER_MAJOR_N2__PRE 0x0
10345
10346#define SCU_RAM_VERSION_HI_VER_MAJOR_N1__B 4
10347#define SCU_RAM_VERSION_HI_VER_MAJOR_N1__W 4
10348#define SCU_RAM_VERSION_HI_VER_MAJOR_N1__M 0xF0
10349#define SCU_RAM_VERSION_HI_VER_MAJOR_N1__PRE 0x0
10350
10351#define SCU_RAM_VERSION_HI_VER_MINOR_N1__B 0
10352#define SCU_RAM_VERSION_HI_VER_MINOR_N1__W 4
10353#define SCU_RAM_VERSION_HI_VER_MINOR_N1__M 0xF
10354#define SCU_RAM_VERSION_HI_VER_MINOR_N1__PRE 0x0
10355
10356#define SCU_RAM_VERSION_LO__A 0x831FFF
10357#define SCU_RAM_VERSION_LO__W 16
10358#define SCU_RAM_VERSION_LO__M 0xFFFF
10359#define SCU_RAM_VERSION_LO__PRE 0x0
10360
10361#define SCU_RAM_VERSION_LO_VER_PATCH_N4__B 12
10362#define SCU_RAM_VERSION_LO_VER_PATCH_N4__W 4
10363#define SCU_RAM_VERSION_LO_VER_PATCH_N4__M 0xF000
10364#define SCU_RAM_VERSION_LO_VER_PATCH_N4__PRE 0x0
10365
10366#define SCU_RAM_VERSION_LO_VER_PATCH_N3__B 8
10367#define SCU_RAM_VERSION_LO_VER_PATCH_N3__W 4
10368#define SCU_RAM_VERSION_LO_VER_PATCH_N3__M 0xF00
10369#define SCU_RAM_VERSION_LO_VER_PATCH_N3__PRE 0x0
10370
10371#define SCU_RAM_VERSION_LO_VER_PATCH_N2__B 4
10372#define SCU_RAM_VERSION_LO_VER_PATCH_N2__W 4
10373#define SCU_RAM_VERSION_LO_VER_PATCH_N2__M 0xF0
10374#define SCU_RAM_VERSION_LO_VER_PATCH_N2__PRE 0x0
10375
10376#define SCU_RAM_VERSION_LO_VER_PATCH_N1__B 0
10377#define SCU_RAM_VERSION_LO_VER_PATCH_N1__W 4
10378#define SCU_RAM_VERSION_LO_VER_PATCH_N1__M 0xF
10379#define SCU_RAM_VERSION_LO_VER_PATCH_N1__PRE 0x0
10380
10381
10382
10383
10384
10385#define SIO_COMM_EXEC__A 0x400000
10386#define SIO_COMM_EXEC__W 2
10387#define SIO_COMM_EXEC__M 0x3
10388#define SIO_COMM_EXEC__PRE 0x0
10389#define SIO_COMM_EXEC_STOP 0x0
10390#define SIO_COMM_EXEC_ACTIVE 0x1
10391#define SIO_COMM_EXEC_HOLD 0x2
10392
10393#define SIO_COMM_STATE__A 0x400001
10394#define SIO_COMM_STATE__W 16
10395#define SIO_COMM_STATE__M 0xFFFF
10396#define SIO_COMM_STATE__PRE 0x0
10397#define SIO_COMM_MB__A 0x400002
10398#define SIO_COMM_MB__W 16
10399#define SIO_COMM_MB__M 0xFFFF
10400#define SIO_COMM_MB__PRE 0x0
10401#define SIO_COMM_INT_REQ__A 0x400003
10402#define SIO_COMM_INT_REQ__W 16
10403#define SIO_COMM_INT_REQ__M 0xFFFF
10404#define SIO_COMM_INT_REQ__PRE 0x0
10405
10406#define SIO_COMM_INT_REQ_HI_REQ__B 0
10407#define SIO_COMM_INT_REQ_HI_REQ__W 1
10408#define SIO_COMM_INT_REQ_HI_REQ__M 0x1
10409#define SIO_COMM_INT_REQ_HI_REQ__PRE 0x0
10410
10411#define SIO_COMM_INT_REQ_SA_REQ__B 1
10412#define SIO_COMM_INT_REQ_SA_REQ__W 1
10413#define SIO_COMM_INT_REQ_SA_REQ__M 0x2
10414#define SIO_COMM_INT_REQ_SA_REQ__PRE 0x0
10415
10416#define SIO_COMM_INT_STA__A 0x400005
10417#define SIO_COMM_INT_STA__W 16
10418#define SIO_COMM_INT_STA__M 0xFFFF
10419#define SIO_COMM_INT_STA__PRE 0x0
10420#define SIO_COMM_INT_MSK__A 0x400006
10421#define SIO_COMM_INT_MSK__W 16
10422#define SIO_COMM_INT_MSK__M 0xFFFF
10423#define SIO_COMM_INT_MSK__PRE 0x0
10424#define SIO_COMM_INT_STM__A 0x400007
10425#define SIO_COMM_INT_STM__W 16
10426#define SIO_COMM_INT_STM__M 0xFFFF
10427#define SIO_COMM_INT_STM__PRE 0x0
10428
10429
10430
10431#define SIO_TOP_COMM_EXEC__A 0x410000
10432#define SIO_TOP_COMM_EXEC__W 2
10433#define SIO_TOP_COMM_EXEC__M 0x3
10434#define SIO_TOP_COMM_EXEC__PRE 0x0
10435#define SIO_TOP_COMM_EXEC_STOP 0x0
10436#define SIO_TOP_COMM_EXEC_ACTIVE 0x1
10437#define SIO_TOP_COMM_EXEC_HOLD 0x2
10438
10439
10440#define SIO_TOP_COMM_KEY__A 0x41000F
10441#define SIO_TOP_COMM_KEY__W 16
10442#define SIO_TOP_COMM_KEY__M 0xFFFF
10443#define SIO_TOP_COMM_KEY__PRE 0x0
10444#define SIO_TOP_COMM_KEY_KEY 0xFABA
10445
10446
10447#define SIO_TOP_JTAGID_LO__A 0x410012
10448#define SIO_TOP_JTAGID_LO__W 16
10449#define SIO_TOP_JTAGID_LO__M 0xFFFF
10450#define SIO_TOP_JTAGID_LO__PRE 0x0
10451
10452#define SIO_TOP_JTAGID_HI__A 0x410013
10453#define SIO_TOP_JTAGID_HI__W 16
10454#define SIO_TOP_JTAGID_HI__M 0xFFFF
10455#define SIO_TOP_JTAGID_HI__PRE 0x0
10456
10457
10458
10459
10460#define SIO_HI_RA_RAM_S0_FLG_SMM__A 0x420010
10461#define SIO_HI_RA_RAM_S0_FLG_SMM__W 1
10462#define SIO_HI_RA_RAM_S0_FLG_SMM__M 0x1
10463#define SIO_HI_RA_RAM_S0_FLG_SMM__PRE 0x0
10464
10465#define SIO_HI_RA_RAM_S0_DEV_ID__A 0x420011
10466#define SIO_HI_RA_RAM_S0_DEV_ID__W 7
10467#define SIO_HI_RA_RAM_S0_DEV_ID__M 0x7F
10468#define SIO_HI_RA_RAM_S0_DEV_ID__PRE 0x52
10469
10470#define SIO_HI_RA_RAM_S0_FLG_CRC__A 0x420012
10471#define SIO_HI_RA_RAM_S0_FLG_CRC__W 1
10472#define SIO_HI_RA_RAM_S0_FLG_CRC__M 0x1
10473#define SIO_HI_RA_RAM_S0_FLG_CRC__PRE 0x0
10474#define SIO_HI_RA_RAM_S0_FLG_ACC__A 0x420013
10475#define SIO_HI_RA_RAM_S0_FLG_ACC__W 4
10476#define SIO_HI_RA_RAM_S0_FLG_ACC__M 0xF
10477#define SIO_HI_RA_RAM_S0_FLG_ACC__PRE 0x0
10478
10479#define SIO_HI_RA_RAM_S0_FLG_ACC_S0_RWM__B 0
10480#define SIO_HI_RA_RAM_S0_FLG_ACC_S0_RWM__W 2
10481#define SIO_HI_RA_RAM_S0_FLG_ACC_S0_RWM__M 0x3
10482#define SIO_HI_RA_RAM_S0_FLG_ACC_S0_RWM__PRE 0x0
10483
10484#define SIO_HI_RA_RAM_S0_FLG_ACC_S0_SLV_BRC__B 2
10485#define SIO_HI_RA_RAM_S0_FLG_ACC_S0_SLV_BRC__W 1
10486#define SIO_HI_RA_RAM_S0_FLG_ACC_S0_SLV_BRC__M 0x4
10487#define SIO_HI_RA_RAM_S0_FLG_ACC_S0_SLV_BRC__PRE 0x0
10488
10489#define SIO_HI_RA_RAM_S0_FLG_ACC_S0_SLV_SWP__B 3
10490#define SIO_HI_RA_RAM_S0_FLG_ACC_S0_SLV_SWP__W 1
10491#define SIO_HI_RA_RAM_S0_FLG_ACC_S0_SLV_SWP__M 0x8
10492#define SIO_HI_RA_RAM_S0_FLG_ACC_S0_SLV_SWP__PRE 0x0
10493
10494#define SIO_HI_RA_RAM_S0_STATE__A 0x420014
10495#define SIO_HI_RA_RAM_S0_STATE__W 1
10496#define SIO_HI_RA_RAM_S0_STATE__M 0x1
10497#define SIO_HI_RA_RAM_S0_STATE__PRE 0x0
10498
10499#define SIO_HI_RA_RAM_S0_STATE_S0_SLV_STA__B 0
10500#define SIO_HI_RA_RAM_S0_STATE_S0_SLV_STA__W 1
10501#define SIO_HI_RA_RAM_S0_STATE_S0_SLV_STA__M 0x1
10502#define SIO_HI_RA_RAM_S0_STATE_S0_SLV_STA__PRE 0x0
10503
10504#define SIO_HI_RA_RAM_S0_BLK_BNK__A 0x420015
10505#define SIO_HI_RA_RAM_S0_BLK_BNK__W 12
10506#define SIO_HI_RA_RAM_S0_BLK_BNK__M 0xFFF
10507#define SIO_HI_RA_RAM_S0_BLK_BNK__PRE 0x82
10508
10509#define SIO_HI_RA_RAM_S0_BLK_BNK_S0_SLV_BNK__B 0
10510#define SIO_HI_RA_RAM_S0_BLK_BNK_S0_SLV_BNK__W 6
10511#define SIO_HI_RA_RAM_S0_BLK_BNK_S0_SLV_BNK__M 0x3F
10512#define SIO_HI_RA_RAM_S0_BLK_BNK_S0_SLV_BNK__PRE 0x2
10513
10514#define SIO_HI_RA_RAM_S0_BLK_BNK_S0_SLV_BLK__B 6
10515#define SIO_HI_RA_RAM_S0_BLK_BNK_S0_SLV_BLK__W 6
10516#define SIO_HI_RA_RAM_S0_BLK_BNK_S0_SLV_BLK__M 0xFC0
10517#define SIO_HI_RA_RAM_S0_BLK_BNK_S0_SLV_BLK__PRE 0x80
10518
10519#define SIO_HI_RA_RAM_S0_ADDR__A 0x420016
10520#define SIO_HI_RA_RAM_S0_ADDR__W 16
10521#define SIO_HI_RA_RAM_S0_ADDR__M 0xFFFF
10522#define SIO_HI_RA_RAM_S0_ADDR__PRE 0x0
10523
10524#define SIO_HI_RA_RAM_S0_ADDR_S0_SLV_ADDR__B 0
10525#define SIO_HI_RA_RAM_S0_ADDR_S0_SLV_ADDR__W 16
10526#define SIO_HI_RA_RAM_S0_ADDR_S0_SLV_ADDR__M 0xFFFF
10527#define SIO_HI_RA_RAM_S0_ADDR_S0_SLV_ADDR__PRE 0x0
10528
10529
10530#define SIO_HI_RA_RAM_S0_CRC__A 0x420017
10531#define SIO_HI_RA_RAM_S0_CRC__W 16
10532#define SIO_HI_RA_RAM_S0_CRC__M 0xFFFF
10533#define SIO_HI_RA_RAM_S0_CRC__PRE 0x0
10534
10535#define SIO_HI_RA_RAM_S0_BUFFER__A 0x420018
10536#define SIO_HI_RA_RAM_S0_BUFFER__W 16
10537#define SIO_HI_RA_RAM_S0_BUFFER__M 0xFFFF
10538#define SIO_HI_RA_RAM_S0_BUFFER__PRE 0x0
10539
10540#define SIO_HI_RA_RAM_S0_RMWBUF__A 0x420019
10541#define SIO_HI_RA_RAM_S0_RMWBUF__W 16
10542#define SIO_HI_RA_RAM_S0_RMWBUF__M 0xFFFF
10543#define SIO_HI_RA_RAM_S0_RMWBUF__PRE 0x0
10544
10545#define SIO_HI_RA_RAM_S0_FLG_VB__A 0x42001A
10546#define SIO_HI_RA_RAM_S0_FLG_VB__W 1
10547#define SIO_HI_RA_RAM_S0_FLG_VB__M 0x1
10548#define SIO_HI_RA_RAM_S0_FLG_VB__PRE 0x0
10549
10550#define SIO_HI_RA_RAM_S0_TEMP0__A 0x42001B
10551#define SIO_HI_RA_RAM_S0_TEMP0__W 16
10552#define SIO_HI_RA_RAM_S0_TEMP0__M 0xFFFF
10553#define SIO_HI_RA_RAM_S0_TEMP0__PRE 0x0
10554
10555#define SIO_HI_RA_RAM_S0_TEMP1__A 0x42001C
10556#define SIO_HI_RA_RAM_S0_TEMP1__W 16
10557#define SIO_HI_RA_RAM_S0_TEMP1__M 0xFFFF
10558#define SIO_HI_RA_RAM_S0_TEMP1__PRE 0x0
10559
10560#define SIO_HI_RA_RAM_S0_OFFSET__A 0x42001D
10561#define SIO_HI_RA_RAM_S0_OFFSET__W 16
10562#define SIO_HI_RA_RAM_S0_OFFSET__M 0xFFFF
10563#define SIO_HI_RA_RAM_S0_OFFSET__PRE 0x0
10564
10565#define SIO_HI_RA_RAM_S1_FLG_SMM__A 0x420020
10566#define SIO_HI_RA_RAM_S1_FLG_SMM__W 1
10567#define SIO_HI_RA_RAM_S1_FLG_SMM__M 0x1
10568#define SIO_HI_RA_RAM_S1_FLG_SMM__PRE 0x0
10569
10570#define SIO_HI_RA_RAM_S1_DEV_ID__A 0x420021
10571#define SIO_HI_RA_RAM_S1_DEV_ID__W 7
10572#define SIO_HI_RA_RAM_S1_DEV_ID__M 0x7F
10573#define SIO_HI_RA_RAM_S1_DEV_ID__PRE 0x52
10574
10575#define SIO_HI_RA_RAM_S1_FLG_CRC__A 0x420022
10576#define SIO_HI_RA_RAM_S1_FLG_CRC__W 1
10577#define SIO_HI_RA_RAM_S1_FLG_CRC__M 0x1
10578#define SIO_HI_RA_RAM_S1_FLG_CRC__PRE 0x0
10579#define SIO_HI_RA_RAM_S1_FLG_ACC__A 0x420023
10580#define SIO_HI_RA_RAM_S1_FLG_ACC__W 4
10581#define SIO_HI_RA_RAM_S1_FLG_ACC__M 0xF
10582#define SIO_HI_RA_RAM_S1_FLG_ACC__PRE 0x0
10583
10584#define SIO_HI_RA_RAM_S1_FLG_ACC_S1_RWM__B 0
10585#define SIO_HI_RA_RAM_S1_FLG_ACC_S1_RWM__W 2
10586#define SIO_HI_RA_RAM_S1_FLG_ACC_S1_RWM__M 0x3
10587#define SIO_HI_RA_RAM_S1_FLG_ACC_S1_RWM__PRE 0x0
10588
10589#define SIO_HI_RA_RAM_S1_FLG_ACC_S1_SLV_BRC__B 2
10590#define SIO_HI_RA_RAM_S1_FLG_ACC_S1_SLV_BRC__W 1
10591#define SIO_HI_RA_RAM_S1_FLG_ACC_S1_SLV_BRC__M 0x4
10592#define SIO_HI_RA_RAM_S1_FLG_ACC_S1_SLV_BRC__PRE 0x0
10593
10594#define SIO_HI_RA_RAM_S1_FLG_ACC_S1_SLV_SWP__B 3
10595#define SIO_HI_RA_RAM_S1_FLG_ACC_S1_SLV_SWP__W 1
10596#define SIO_HI_RA_RAM_S1_FLG_ACC_S1_SLV_SWP__M 0x8
10597#define SIO_HI_RA_RAM_S1_FLG_ACC_S1_SLV_SWP__PRE 0x0
10598
10599#define SIO_HI_RA_RAM_S1_STATE__A 0x420024
10600#define SIO_HI_RA_RAM_S1_STATE__W 1
10601#define SIO_HI_RA_RAM_S1_STATE__M 0x1
10602#define SIO_HI_RA_RAM_S1_STATE__PRE 0x0
10603
10604#define SIO_HI_RA_RAM_S1_STATE_S1_SLV_STA__B 0
10605#define SIO_HI_RA_RAM_S1_STATE_S1_SLV_STA__W 1
10606#define SIO_HI_RA_RAM_S1_STATE_S1_SLV_STA__M 0x1
10607#define SIO_HI_RA_RAM_S1_STATE_S1_SLV_STA__PRE 0x0
10608
10609#define SIO_HI_RA_RAM_S1_BLK_BNK__A 0x420025
10610#define SIO_HI_RA_RAM_S1_BLK_BNK__W 12
10611#define SIO_HI_RA_RAM_S1_BLK_BNK__M 0xFFF
10612#define SIO_HI_RA_RAM_S1_BLK_BNK__PRE 0x82
10613
10614#define SIO_HI_RA_RAM_S1_BLK_BNK_S1_SLV_BNK__B 0
10615#define SIO_HI_RA_RAM_S1_BLK_BNK_S1_SLV_BNK__W 6
10616#define SIO_HI_RA_RAM_S1_BLK_BNK_S1_SLV_BNK__M 0x3F
10617#define SIO_HI_RA_RAM_S1_BLK_BNK_S1_SLV_BNK__PRE 0x2
10618
10619#define SIO_HI_RA_RAM_S1_BLK_BNK_S1_SLV_BLK__B 6
10620#define SIO_HI_RA_RAM_S1_BLK_BNK_S1_SLV_BLK__W 6
10621#define SIO_HI_RA_RAM_S1_BLK_BNK_S1_SLV_BLK__M 0xFC0
10622#define SIO_HI_RA_RAM_S1_BLK_BNK_S1_SLV_BLK__PRE 0x80
10623
10624#define SIO_HI_RA_RAM_S1_ADDR__A 0x420026
10625#define SIO_HI_RA_RAM_S1_ADDR__W 16
10626#define SIO_HI_RA_RAM_S1_ADDR__M 0xFFFF
10627#define SIO_HI_RA_RAM_S1_ADDR__PRE 0x0
10628
10629#define SIO_HI_RA_RAM_S1_ADDR_S1_SLV_ADDR__B 0
10630#define SIO_HI_RA_RAM_S1_ADDR_S1_SLV_ADDR__W 16
10631#define SIO_HI_RA_RAM_S1_ADDR_S1_SLV_ADDR__M 0xFFFF
10632#define SIO_HI_RA_RAM_S1_ADDR_S1_SLV_ADDR__PRE 0x0
10633
10634
10635#define SIO_HI_RA_RAM_S1_CRC__A 0x420027
10636#define SIO_HI_RA_RAM_S1_CRC__W 16
10637#define SIO_HI_RA_RAM_S1_CRC__M 0xFFFF
10638#define SIO_HI_RA_RAM_S1_CRC__PRE 0x0
10639
10640#define SIO_HI_RA_RAM_S1_BUFFER__A 0x420028
10641#define SIO_HI_RA_RAM_S1_BUFFER__W 16
10642#define SIO_HI_RA_RAM_S1_BUFFER__M 0xFFFF
10643#define SIO_HI_RA_RAM_S1_BUFFER__PRE 0x0
10644
10645#define SIO_HI_RA_RAM_S1_RMWBUF__A 0x420029
10646#define SIO_HI_RA_RAM_S1_RMWBUF__W 16
10647#define SIO_HI_RA_RAM_S1_RMWBUF__M 0xFFFF
10648#define SIO_HI_RA_RAM_S1_RMWBUF__PRE 0x0
10649
10650#define SIO_HI_RA_RAM_S1_FLG_VB__A 0x42002A
10651#define SIO_HI_RA_RAM_S1_FLG_VB__W 1
10652#define SIO_HI_RA_RAM_S1_FLG_VB__M 0x1
10653#define SIO_HI_RA_RAM_S1_FLG_VB__PRE 0x0
10654
10655#define SIO_HI_RA_RAM_S1_TEMP0__A 0x42002B
10656#define SIO_HI_RA_RAM_S1_TEMP0__W 16
10657#define SIO_HI_RA_RAM_S1_TEMP0__M 0xFFFF
10658#define SIO_HI_RA_RAM_S1_TEMP0__PRE 0x0
10659
10660#define SIO_HI_RA_RAM_S1_TEMP1__A 0x42002C
10661#define SIO_HI_RA_RAM_S1_TEMP1__W 16
10662#define SIO_HI_RA_RAM_S1_TEMP1__M 0xFFFF
10663#define SIO_HI_RA_RAM_S1_TEMP1__PRE 0x0
10664
10665#define SIO_HI_RA_RAM_S1_OFFSET__A 0x42002D
10666#define SIO_HI_RA_RAM_S1_OFFSET__W 16
10667#define SIO_HI_RA_RAM_S1_OFFSET__M 0xFFFF
10668#define SIO_HI_RA_RAM_S1_OFFSET__PRE 0x0
10669#define SIO_HI_RA_RAM_SEMA__A 0x420030
10670#define SIO_HI_RA_RAM_SEMA__W 1
10671#define SIO_HI_RA_RAM_SEMA__M 0x1
10672#define SIO_HI_RA_RAM_SEMA__PRE 0x0
10673#define SIO_HI_RA_RAM_SEMA_FREE 0x0
10674#define SIO_HI_RA_RAM_SEMA_BUSY 0x1
10675
10676#define SIO_HI_RA_RAM_RES__A 0x420031
10677#define SIO_HI_RA_RAM_RES__W 3
10678#define SIO_HI_RA_RAM_RES__M 0x7
10679#define SIO_HI_RA_RAM_RES__PRE 0x0
10680#define SIO_HI_RA_RAM_RES_OK 0x0
10681#define SIO_HI_RA_RAM_RES_ERROR 0x1
10682#define SIO_HI_RA_RAM_RES_I2C_START_FOUND 0x1
10683#define SIO_HI_RA_RAM_RES_I2C_STOP_FOUND 0x2
10684#define SIO_HI_RA_RAM_RES_I2C_ARB_LOST 0x3
10685#define SIO_HI_RA_RAM_RES_I2C_ERROR 0x4
10686
10687#define SIO_HI_RA_RAM_CMD__A 0x420032
10688#define SIO_HI_RA_RAM_CMD__W 4
10689#define SIO_HI_RA_RAM_CMD__M 0xF
10690#define SIO_HI_RA_RAM_CMD__PRE 0x0
10691#define SIO_HI_RA_RAM_CMD_NULL 0x0
10692#define SIO_HI_RA_RAM_CMD_UIO 0x1
10693#define SIO_HI_RA_RAM_CMD_RESET 0x2
10694#define SIO_HI_RA_RAM_CMD_CONFIG 0x3
10695#define SIO_HI_RA_RAM_CMD_INTERNAL_TRANSFER 0x4
10696#define SIO_HI_RA_RAM_CMD_I2C_TRANSMIT 0x5
10697#define SIO_HI_RA_RAM_CMD_EXEC 0x6
10698#define SIO_HI_RA_RAM_CMD_BRDCTRL 0x7
10699#define SIO_HI_RA_RAM_CMD_ATOMIC_COPY 0x8
10700
10701#define SIO_HI_RA_RAM_PAR_1__A 0x420033
10702#define SIO_HI_RA_RAM_PAR_1__W 16
10703#define SIO_HI_RA_RAM_PAR_1__M 0xFFFF
10704#define SIO_HI_RA_RAM_PAR_1__PRE 0x0
10705#define SIO_HI_RA_RAM_PAR_1_PAR1__B 0
10706#define SIO_HI_RA_RAM_PAR_1_PAR1__W 16
10707#define SIO_HI_RA_RAM_PAR_1_PAR1__M 0xFFFF
10708#define SIO_HI_RA_RAM_PAR_1_PAR1__PRE 0x0
10709#define SIO_HI_RA_RAM_PAR_1_PAR1_SEC_KEY 0x3945
10710
10711#define SIO_HI_RA_RAM_PAR_1_ITX_SRC_BNK__B 0
10712#define SIO_HI_RA_RAM_PAR_1_ITX_SRC_BNK__W 6
10713#define SIO_HI_RA_RAM_PAR_1_ITX_SRC_BNK__M 0x3F
10714#define SIO_HI_RA_RAM_PAR_1_ITX_SRC_BNK__PRE 0x0
10715
10716#define SIO_HI_RA_RAM_PAR_1_ITX_SRC_BLK__B 6
10717#define SIO_HI_RA_RAM_PAR_1_ITX_SRC_BLK__W 6
10718#define SIO_HI_RA_RAM_PAR_1_ITX_SRC_BLK__M 0xFC0
10719#define SIO_HI_RA_RAM_PAR_1_ITX_SRC_BLK__PRE 0x0
10720
10721#define SIO_HI_RA_RAM_PAR_1_I2CTX_PORT__B 0
10722#define SIO_HI_RA_RAM_PAR_1_I2CTX_PORT__W 1
10723#define SIO_HI_RA_RAM_PAR_1_I2CTX_PORT__M 0x1
10724#define SIO_HI_RA_RAM_PAR_1_I2CTX_PORT__PRE 0x0
10725
10726#define SIO_HI_RA_RAM_PAR_1_I2CTX_TOE__B 1
10727#define SIO_HI_RA_RAM_PAR_1_I2CTX_TOE__W 1
10728#define SIO_HI_RA_RAM_PAR_1_I2CTX_TOE__M 0x2
10729#define SIO_HI_RA_RAM_PAR_1_I2CTX_TOE__PRE 0x0
10730#define SIO_HI_RA_RAM_PAR_1_I2CTX_TOE_DISABLE 0x0
10731#define SIO_HI_RA_RAM_PAR_1_I2CTX_TOE_ENABLE 0x2
10732
10733#define SIO_HI_RA_RAM_PAR_1_EXEC_FUNC__B 0
10734#define SIO_HI_RA_RAM_PAR_1_EXEC_FUNC__W 10
10735#define SIO_HI_RA_RAM_PAR_1_EXEC_FUNC__M 0x3FF
10736#define SIO_HI_RA_RAM_PAR_1_EXEC_FUNC__PRE 0x0
10737
10738#define SIO_HI_RA_RAM_PAR_1_ACP_INT_BNK__B 0
10739#define SIO_HI_RA_RAM_PAR_1_ACP_INT_BNK__W 6
10740#define SIO_HI_RA_RAM_PAR_1_ACP_INT_BNK__M 0x3F
10741#define SIO_HI_RA_RAM_PAR_1_ACP_INT_BNK__PRE 0x0
10742
10743#define SIO_HI_RA_RAM_PAR_1_ACP_INT_BLK__B 6
10744#define SIO_HI_RA_RAM_PAR_1_ACP_INT_BLK__W 6
10745#define SIO_HI_RA_RAM_PAR_1_ACP_INT_BLK__M 0xFC0
10746#define SIO_HI_RA_RAM_PAR_1_ACP_INT_BLK__PRE 0x0
10747
10748#define SIO_HI_RA_RAM_PAR_2__A 0x420034
10749#define SIO_HI_RA_RAM_PAR_2__W 16
10750#define SIO_HI_RA_RAM_PAR_2__M 0xFFFF
10751#define SIO_HI_RA_RAM_PAR_2__PRE 0x0
10752#define SIO_HI_RA_RAM_PAR_2_PAR2__B 0
10753#define SIO_HI_RA_RAM_PAR_2_PAR2__W 16
10754#define SIO_HI_RA_RAM_PAR_2_PAR2__M 0xFFFF
10755#define SIO_HI_RA_RAM_PAR_2_PAR2__PRE 0x0
10756
10757#define SIO_HI_RA_RAM_PAR_2_CFG_DIV__B 0
10758#define SIO_HI_RA_RAM_PAR_2_CFG_DIV__W 7
10759#define SIO_HI_RA_RAM_PAR_2_CFG_DIV__M 0x7F
10760#define SIO_HI_RA_RAM_PAR_2_CFG_DIV__PRE 0x25
10761
10762#define SIO_HI_RA_RAM_PAR_2_ITX_SRC_OFF__B 0
10763#define SIO_HI_RA_RAM_PAR_2_ITX_SRC_OFF__W 16
10764#define SIO_HI_RA_RAM_PAR_2_ITX_SRC_OFF__M 0xFFFF
10765#define SIO_HI_RA_RAM_PAR_2_ITX_SRC_OFF__PRE 0x0
10766
10767#define SIO_HI_RA_RAM_PAR_2_I2CTX_BUF__B 0
10768#define SIO_HI_RA_RAM_PAR_2_I2CTX_BUF__W 16
10769#define SIO_HI_RA_RAM_PAR_2_I2CTX_BUF__M 0xFFFF
10770#define SIO_HI_RA_RAM_PAR_2_I2CTX_BUF__PRE 0x0
10771
10772#define SIO_HI_RA_RAM_PAR_2_BRD_CFG__B 2
10773#define SIO_HI_RA_RAM_PAR_2_BRD_CFG__W 1
10774#define SIO_HI_RA_RAM_PAR_2_BRD_CFG__M 0x4
10775#define SIO_HI_RA_RAM_PAR_2_BRD_CFG__PRE 0x0
10776#define SIO_HI_RA_RAM_PAR_2_BRD_CFG_OPEN 0x0
10777#define SIO_HI_RA_RAM_PAR_2_BRD_CFG_CLOSED 0x4
10778
10779#define SIO_HI_RA_RAM_PAR_2_ACP_INT_OFF__B 0
10780#define SIO_HI_RA_RAM_PAR_2_ACP_INT_OFF__W 16
10781#define SIO_HI_RA_RAM_PAR_2_ACP_INT_OFF__M 0xFFFF
10782#define SIO_HI_RA_RAM_PAR_2_ACP_INT_OFF__PRE 0x0
10783
10784#define SIO_HI_RA_RAM_PAR_3__A 0x420035
10785#define SIO_HI_RA_RAM_PAR_3__W 16
10786#define SIO_HI_RA_RAM_PAR_3__M 0xFFFF
10787#define SIO_HI_RA_RAM_PAR_3__PRE 0x0
10788#define SIO_HI_RA_RAM_PAR_3_PAR3__B 0
10789#define SIO_HI_RA_RAM_PAR_3_PAR3__W 16
10790#define SIO_HI_RA_RAM_PAR_3_PAR3__M 0xFFFF
10791#define SIO_HI_RA_RAM_PAR_3_PAR3__PRE 0x0
10792
10793#define SIO_HI_RA_RAM_PAR_3_CFG_DBL_SDA__B 0
10794#define SIO_HI_RA_RAM_PAR_3_CFG_DBL_SDA__W 7
10795#define SIO_HI_RA_RAM_PAR_3_CFG_DBL_SDA__M 0x7F
10796#define SIO_HI_RA_RAM_PAR_3_CFG_DBL_SDA__PRE 0x3F
10797
10798#define SIO_HI_RA_RAM_PAR_3_CFG_DBL_SCL__B 7
10799#define SIO_HI_RA_RAM_PAR_3_CFG_DBL_SCL__W 7
10800#define SIO_HI_RA_RAM_PAR_3_CFG_DBL_SCL__M 0x3F80
10801#define SIO_HI_RA_RAM_PAR_3_CFG_DBL_SCL__PRE 0x1F80
10802
10803#define SIO_HI_RA_RAM_PAR_3_ITX_LEN__B 0
10804#define SIO_HI_RA_RAM_PAR_3_ITX_LEN__W 16
10805#define SIO_HI_RA_RAM_PAR_3_ITX_LEN__M 0xFFFF
10806#define SIO_HI_RA_RAM_PAR_3_ITX_LEN__PRE 0x0
10807
10808#define SIO_HI_RA_RAM_PAR_3_ACP_LEN__B 0
10809#define SIO_HI_RA_RAM_PAR_3_ACP_LEN__W 3
10810#define SIO_HI_RA_RAM_PAR_3_ACP_LEN__M 0x7
10811#define SIO_HI_RA_RAM_PAR_3_ACP_LEN__PRE 0x0
10812
10813#define SIO_HI_RA_RAM_PAR_3_ACP_RW__B 3
10814#define SIO_HI_RA_RAM_PAR_3_ACP_RW__W 1
10815#define SIO_HI_RA_RAM_PAR_3_ACP_RW__M 0x8
10816#define SIO_HI_RA_RAM_PAR_3_ACP_RW__PRE 0x0
10817#define SIO_HI_RA_RAM_PAR_3_ACP_RW_READ 0x0
10818#define SIO_HI_RA_RAM_PAR_3_ACP_RW_WRITE 0x8
10819
10820#define SIO_HI_RA_RAM_PAR_4__A 0x420036
10821#define SIO_HI_RA_RAM_PAR_4__W 16
10822#define SIO_HI_RA_RAM_PAR_4__M 0xFFFF
10823#define SIO_HI_RA_RAM_PAR_4__PRE 0x0
10824#define SIO_HI_RA_RAM_PAR_4_PAR4__B 0
10825#define SIO_HI_RA_RAM_PAR_4_PAR4__W 16
10826#define SIO_HI_RA_RAM_PAR_4_PAR4__M 0xFFFF
10827#define SIO_HI_RA_RAM_PAR_4_PAR4__PRE 0x0
10828
10829#define SIO_HI_RA_RAM_PAR_4_CFG_WUP__B 0
10830#define SIO_HI_RA_RAM_PAR_4_CFG_WUP__W 8
10831#define SIO_HI_RA_RAM_PAR_4_CFG_WUP__M 0xFF
10832#define SIO_HI_RA_RAM_PAR_4_CFG_WUP__PRE 0xC1
10833
10834#define SIO_HI_RA_RAM_PAR_4_ITX_DST_BNK__B 0
10835#define SIO_HI_RA_RAM_PAR_4_ITX_DST_BNK__W 6
10836#define SIO_HI_RA_RAM_PAR_4_ITX_DST_BNK__M 0x3F
10837#define SIO_HI_RA_RAM_PAR_4_ITX_DST_BNK__PRE 0x0
10838
10839#define SIO_HI_RA_RAM_PAR_4_ITX_DST_BLK__B 6
10840#define SIO_HI_RA_RAM_PAR_4_ITX_DST_BLK__W 6
10841#define SIO_HI_RA_RAM_PAR_4_ITX_DST_BLK__M 0xFC0
10842#define SIO_HI_RA_RAM_PAR_4_ITX_DST_BLK__PRE 0x0
10843
10844#define SIO_HI_RA_RAM_PAR_4_ACP_EXT_BNK__B 0
10845#define SIO_HI_RA_RAM_PAR_4_ACP_EXT_BNK__W 6
10846#define SIO_HI_RA_RAM_PAR_4_ACP_EXT_BNK__M 0x3F
10847#define SIO_HI_RA_RAM_PAR_4_ACP_EXT_BNK__PRE 0x0
10848
10849#define SIO_HI_RA_RAM_PAR_4_ACP_EXT_BLK__B 6
10850#define SIO_HI_RA_RAM_PAR_4_ACP_EXT_BLK__W 6
10851#define SIO_HI_RA_RAM_PAR_4_ACP_EXT_BLK__M 0xFC0
10852#define SIO_HI_RA_RAM_PAR_4_ACP_EXT_BLK__PRE 0x0
10853
10854#define SIO_HI_RA_RAM_PAR_5__A 0x420037
10855#define SIO_HI_RA_RAM_PAR_5__W 16
10856#define SIO_HI_RA_RAM_PAR_5__M 0xFFFF
10857#define SIO_HI_RA_RAM_PAR_5__PRE 0x0
10858#define SIO_HI_RA_RAM_PAR_5_PAR5__B 0
10859#define SIO_HI_RA_RAM_PAR_5_PAR5__W 16
10860#define SIO_HI_RA_RAM_PAR_5_PAR5__M 0xFFFF
10861#define SIO_HI_RA_RAM_PAR_5_PAR5__PRE 0x0
10862
10863#define SIO_HI_RA_RAM_PAR_5_CFG_SLV0__B 0
10864#define SIO_HI_RA_RAM_PAR_5_CFG_SLV0__W 1
10865#define SIO_HI_RA_RAM_PAR_5_CFG_SLV0__M 0x1
10866#define SIO_HI_RA_RAM_PAR_5_CFG_SLV0__PRE 0x0
10867#define SIO_HI_RA_RAM_PAR_5_CFG_SLV0_NO_SLAVE 0x0
10868#define SIO_HI_RA_RAM_PAR_5_CFG_SLV0_SLAVE 0x1
10869
10870#define SIO_HI_RA_RAM_PAR_5_CFG_SLV1__B 1
10871#define SIO_HI_RA_RAM_PAR_5_CFG_SLV1__W 1
10872#define SIO_HI_RA_RAM_PAR_5_CFG_SLV1__M 0x2
10873#define SIO_HI_RA_RAM_PAR_5_CFG_SLV1__PRE 0x0
10874#define SIO_HI_RA_RAM_PAR_5_CFG_SLV1_NO_SLAVE 0x0
10875#define SIO_HI_RA_RAM_PAR_5_CFG_SLV1_SLAVE 0x2
10876
10877#define SIO_HI_RA_RAM_PAR_5_CFG_SLEEP__B 3
10878#define SIO_HI_RA_RAM_PAR_5_CFG_SLEEP__W 1
10879#define SIO_HI_RA_RAM_PAR_5_CFG_SLEEP__M 0x8
10880#define SIO_HI_RA_RAM_PAR_5_CFG_SLEEP__PRE 0x0
10881#define SIO_HI_RA_RAM_PAR_5_CFG_SLEEP_AWAKE 0x0
10882#define SIO_HI_RA_RAM_PAR_5_CFG_SLEEP_ZZZ 0x8
10883
10884#define SIO_HI_RA_RAM_PAR_5_CFG_BDGST__B 5
10885#define SIO_HI_RA_RAM_PAR_5_CFG_BDGST__W 1
10886#define SIO_HI_RA_RAM_PAR_5_CFG_BDGST__M 0x20
10887#define SIO_HI_RA_RAM_PAR_5_CFG_BDGST__PRE 0x0
10888#define SIO_HI_RA_RAM_PAR_5_CFG_BDGST_DISABLE 0x0
10889#define SIO_HI_RA_RAM_PAR_5_CFG_BDGST_ENABLE 0x20
10890
10891#define SIO_HI_RA_RAM_PAR_5_ITX_DST_OFF__B 0
10892#define SIO_HI_RA_RAM_PAR_5_ITX_DST_OFF__W 16
10893#define SIO_HI_RA_RAM_PAR_5_ITX_DST_OFF__M 0xFFFF
10894#define SIO_HI_RA_RAM_PAR_5_ITX_DST_OFF__PRE 0x0
10895
10896#define SIO_HI_RA_RAM_PAR_5_ACP_EXT_OFF__B 0
10897#define SIO_HI_RA_RAM_PAR_5_ACP_EXT_OFF__W 16
10898#define SIO_HI_RA_RAM_PAR_5_ACP_EXT_OFF__M 0xFFFF
10899#define SIO_HI_RA_RAM_PAR_5_ACP_EXT_OFF__PRE 0x0
10900
10901#define SIO_HI_RA_RAM_PAR_6__A 0x420038
10902#define SIO_HI_RA_RAM_PAR_6__W 16
10903#define SIO_HI_RA_RAM_PAR_6__M 0xFFFF
10904#define SIO_HI_RA_RAM_PAR_6__PRE 0x95FF
10905#define SIO_HI_RA_RAM_PAR_6_PAR6__B 0
10906#define SIO_HI_RA_RAM_PAR_6_PAR6__W 16
10907#define SIO_HI_RA_RAM_PAR_6_PAR6__M 0xFFFF
10908#define SIO_HI_RA_RAM_PAR_6_PAR6__PRE 0x0
10909
10910#define SIO_HI_RA_RAM_PAR_6_CFG_TOD__B 0
10911#define SIO_HI_RA_RAM_PAR_6_CFG_TOD__W 8
10912#define SIO_HI_RA_RAM_PAR_6_CFG_TOD__M 0xFF
10913#define SIO_HI_RA_RAM_PAR_6_CFG_TOD__PRE 0xFF
10914
10915#define SIO_HI_RA_RAM_PAR_6_CFG_WDD__B 8
10916#define SIO_HI_RA_RAM_PAR_6_CFG_WDD__W 8
10917#define SIO_HI_RA_RAM_PAR_6_CFG_WDD__M 0xFF00
10918#define SIO_HI_RA_RAM_PAR_6_CFG_WDD__PRE 0x9500
10919
10920
10921#define SIO_HI_RA_RAM_AB_TEMP__A 0x42006E
10922#define SIO_HI_RA_RAM_AB_TEMP__W 16
10923#define SIO_HI_RA_RAM_AB_TEMP__M 0xFFFF
10924#define SIO_HI_RA_RAM_AB_TEMP__PRE 0x0
10925
10926#define SIO_HI_RA_RAM_I2C_CTL__A 0x42006F
10927#define SIO_HI_RA_RAM_I2C_CTL__W 16
10928#define SIO_HI_RA_RAM_I2C_CTL__M 0xFFFF
10929#define SIO_HI_RA_RAM_I2C_CTL__PRE 0x0
10930
10931#define SIO_HI_RA_RAM_VB_ENTRY0__A 0x420070
10932#define SIO_HI_RA_RAM_VB_ENTRY0__W 16
10933#define SIO_HI_RA_RAM_VB_ENTRY0__M 0xFFFF
10934#define SIO_HI_RA_RAM_VB_ENTRY0__PRE 0x0
10935
10936#define SIO_HI_RA_RAM_VB_ENTRY0_HI_MAP_BNK__B 0
10937#define SIO_HI_RA_RAM_VB_ENTRY0_HI_MAP_BNK__W 4
10938#define SIO_HI_RA_RAM_VB_ENTRY0_HI_MAP_BNK__M 0xF
10939#define SIO_HI_RA_RAM_VB_ENTRY0_HI_MAP_BNK__PRE 0x0
10940
10941#define SIO_HI_RA_RAM_VB_ENTRY0_HI_MAP_BLK__B 4
10942#define SIO_HI_RA_RAM_VB_ENTRY0_HI_MAP_BLK__W 4
10943#define SIO_HI_RA_RAM_VB_ENTRY0_HI_MAP_BLK__M 0xF0
10944#define SIO_HI_RA_RAM_VB_ENTRY0_HI_MAP_BLK__PRE 0x0
10945
10946#define SIO_HI_RA_RAM_VB_ENTRY0_HI_VIRT_BNK__B 8
10947#define SIO_HI_RA_RAM_VB_ENTRY0_HI_VIRT_BNK__W 4
10948#define SIO_HI_RA_RAM_VB_ENTRY0_HI_VIRT_BNK__M 0xF00
10949#define SIO_HI_RA_RAM_VB_ENTRY0_HI_VIRT_BNK__PRE 0x0
10950
10951#define SIO_HI_RA_RAM_VB_ENTRY0_HI_VIRT_BLK__B 12
10952#define SIO_HI_RA_RAM_VB_ENTRY0_HI_VIRT_BLK__W 4
10953#define SIO_HI_RA_RAM_VB_ENTRY0_HI_VIRT_BLK__M 0xF000
10954#define SIO_HI_RA_RAM_VB_ENTRY0_HI_VIRT_BLK__PRE 0x0
10955
10956#define SIO_HI_RA_RAM_VB_OFFSET0__A 0x420071
10957#define SIO_HI_RA_RAM_VB_OFFSET0__W 16
10958#define SIO_HI_RA_RAM_VB_OFFSET0__M 0xFFFF
10959#define SIO_HI_RA_RAM_VB_OFFSET0__PRE 0x0
10960
10961#define SIO_HI_RA_RAM_VB_OFFSET0_HI_MAP_OFF0__B 0
10962#define SIO_HI_RA_RAM_VB_OFFSET0_HI_MAP_OFF0__W 16
10963#define SIO_HI_RA_RAM_VB_OFFSET0_HI_MAP_OFF0__M 0xFFFF
10964#define SIO_HI_RA_RAM_VB_OFFSET0_HI_MAP_OFF0__PRE 0x0
10965
10966
10967#define SIO_HI_RA_RAM_VB_ENTRY1__A 0x420072
10968#define SIO_HI_RA_RAM_VB_ENTRY1__W 16
10969#define SIO_HI_RA_RAM_VB_ENTRY1__M 0xFFFF
10970#define SIO_HI_RA_RAM_VB_ENTRY1__PRE 0x0
10971#define SIO_HI_RA_RAM_VB_OFFSET1__A 0x420073
10972#define SIO_HI_RA_RAM_VB_OFFSET1__W 16
10973#define SIO_HI_RA_RAM_VB_OFFSET1__M 0xFFFF
10974#define SIO_HI_RA_RAM_VB_OFFSET1__PRE 0x0
10975
10976#define SIO_HI_RA_RAM_VB_OFFSET1_HI_MAP_OFF__B 0
10977#define SIO_HI_RA_RAM_VB_OFFSET1_HI_MAP_OFF__W 16
10978#define SIO_HI_RA_RAM_VB_OFFSET1_HI_MAP_OFF__M 0xFFFF
10979#define SIO_HI_RA_RAM_VB_OFFSET1_HI_MAP_OFF__PRE 0x0
10980
10981
10982#define SIO_HI_RA_RAM_VB_ENTRY2__A 0x420074
10983#define SIO_HI_RA_RAM_VB_ENTRY2__W 16
10984#define SIO_HI_RA_RAM_VB_ENTRY2__M 0xFFFF
10985#define SIO_HI_RA_RAM_VB_ENTRY2__PRE 0x0
10986#define SIO_HI_RA_RAM_VB_OFFSET2__A 0x420075
10987#define SIO_HI_RA_RAM_VB_OFFSET2__W 16
10988#define SIO_HI_RA_RAM_VB_OFFSET2__M 0xFFFF
10989#define SIO_HI_RA_RAM_VB_OFFSET2__PRE 0x0
10990
10991#define SIO_HI_RA_RAM_VB_OFFSET2_HI_MAP_OFF__B 0
10992#define SIO_HI_RA_RAM_VB_OFFSET2_HI_MAP_OFF__W 16
10993#define SIO_HI_RA_RAM_VB_OFFSET2_HI_MAP_OFF__M 0xFFFF
10994#define SIO_HI_RA_RAM_VB_OFFSET2_HI_MAP_OFF__PRE 0x0
10995
10996
10997#define SIO_HI_RA_RAM_VB_ENTRY3__A 0x420076
10998#define SIO_HI_RA_RAM_VB_ENTRY3__W 16
10999#define SIO_HI_RA_RAM_VB_ENTRY3__M 0xFFFF
11000#define SIO_HI_RA_RAM_VB_ENTRY3__PRE 0x0
11001#define SIO_HI_RA_RAM_VB_OFFSET3__A 0x420077
11002#define SIO_HI_RA_RAM_VB_OFFSET3__W 16
11003#define SIO_HI_RA_RAM_VB_OFFSET3__M 0xFFFF
11004#define SIO_HI_RA_RAM_VB_OFFSET3__PRE 0x0
11005
11006#define SIO_HI_RA_RAM_VB_OFFSET3_HI_MAP_OFF__B 0
11007#define SIO_HI_RA_RAM_VB_OFFSET3_HI_MAP_OFF__W 16
11008#define SIO_HI_RA_RAM_VB_OFFSET3_HI_MAP_OFF__M 0xFFFF
11009#define SIO_HI_RA_RAM_VB_OFFSET3_HI_MAP_OFF__PRE 0x0
11010
11011
11012#define SIO_HI_RA_RAM_VB_ENTRY4__A 0x420078
11013#define SIO_HI_RA_RAM_VB_ENTRY4__W 16
11014#define SIO_HI_RA_RAM_VB_ENTRY4__M 0xFFFF
11015#define SIO_HI_RA_RAM_VB_ENTRY4__PRE 0x0
11016#define SIO_HI_RA_RAM_VB_OFFSET4__A 0x420079
11017#define SIO_HI_RA_RAM_VB_OFFSET4__W 16
11018#define SIO_HI_RA_RAM_VB_OFFSET4__M 0xFFFF
11019#define SIO_HI_RA_RAM_VB_OFFSET4__PRE 0x0
11020
11021#define SIO_HI_RA_RAM_VB_OFFSET4_HI_MAP_OFF__B 0
11022#define SIO_HI_RA_RAM_VB_OFFSET4_HI_MAP_OFF__W 16
11023#define SIO_HI_RA_RAM_VB_OFFSET4_HI_MAP_OFF__M 0xFFFF
11024#define SIO_HI_RA_RAM_VB_OFFSET4_HI_MAP_OFF__PRE 0x0
11025
11026
11027#define SIO_HI_RA_RAM_VB_ENTRY5__A 0x42007A
11028#define SIO_HI_RA_RAM_VB_ENTRY5__W 16
11029#define SIO_HI_RA_RAM_VB_ENTRY5__M 0xFFFF
11030#define SIO_HI_RA_RAM_VB_ENTRY5__PRE 0x0
11031#define SIO_HI_RA_RAM_VB_OFFSET5__A 0x42007B
11032#define SIO_HI_RA_RAM_VB_OFFSET5__W 16
11033#define SIO_HI_RA_RAM_VB_OFFSET5__M 0xFFFF
11034#define SIO_HI_RA_RAM_VB_OFFSET5__PRE 0x0
11035
11036#define SIO_HI_RA_RAM_VB_OFFSET5_HI_MAP_OFF__B 0
11037#define SIO_HI_RA_RAM_VB_OFFSET5_HI_MAP_OFF__W 16
11038#define SIO_HI_RA_RAM_VB_OFFSET5_HI_MAP_OFF__M 0xFFFF
11039#define SIO_HI_RA_RAM_VB_OFFSET5_HI_MAP_OFF__PRE 0x0
11040
11041
11042#define SIO_HI_RA_RAM_VB_ENTRY6__A 0x42007C
11043#define SIO_HI_RA_RAM_VB_ENTRY6__W 16
11044#define SIO_HI_RA_RAM_VB_ENTRY6__M 0xFFFF
11045#define SIO_HI_RA_RAM_VB_ENTRY6__PRE 0x0
11046#define SIO_HI_RA_RAM_VB_OFFSET6__A 0x42007D
11047#define SIO_HI_RA_RAM_VB_OFFSET6__W 16
11048#define SIO_HI_RA_RAM_VB_OFFSET6__M 0xFFFF
11049#define SIO_HI_RA_RAM_VB_OFFSET6__PRE 0x0
11050
11051#define SIO_HI_RA_RAM_VB_OFFSET6_HI_MAP_OFF__B 0
11052#define SIO_HI_RA_RAM_VB_OFFSET6_HI_MAP_OFF__W 16
11053#define SIO_HI_RA_RAM_VB_OFFSET6_HI_MAP_OFF__M 0xFFFF
11054#define SIO_HI_RA_RAM_VB_OFFSET6_HI_MAP_OFF__PRE 0x0
11055
11056
11057#define SIO_HI_RA_RAM_VB_ENTRY7__A 0x42007E
11058#define SIO_HI_RA_RAM_VB_ENTRY7__W 16
11059#define SIO_HI_RA_RAM_VB_ENTRY7__M 0xFFFF
11060#define SIO_HI_RA_RAM_VB_ENTRY7__PRE 0x0
11061#define SIO_HI_RA_RAM_VB_OFFSET7__A 0x42007F
11062#define SIO_HI_RA_RAM_VB_OFFSET7__W 16
11063#define SIO_HI_RA_RAM_VB_OFFSET7__M 0xFFFF
11064#define SIO_HI_RA_RAM_VB_OFFSET7__PRE 0x0
11065
11066#define SIO_HI_RA_RAM_VB_OFFSET7_HI_MAP_OFF__B 0
11067#define SIO_HI_RA_RAM_VB_OFFSET7_HI_MAP_OFF__W 16
11068#define SIO_HI_RA_RAM_VB_OFFSET7_HI_MAP_OFF__M 0xFFFF
11069#define SIO_HI_RA_RAM_VB_OFFSET7_HI_MAP_OFF__PRE 0x0
11070
11071
11072
11073#define SIO_HI_IF_RAM_TRP_BPT_0__A 0x430000
11074#define SIO_HI_IF_RAM_TRP_BPT_0__W 12
11075#define SIO_HI_IF_RAM_TRP_BPT_0__M 0xFFF
11076#define SIO_HI_IF_RAM_TRP_BPT_0__PRE 0x0
11077#define SIO_HI_IF_RAM_TRP_BPT_1__A 0x430001
11078#define SIO_HI_IF_RAM_TRP_BPT_1__W 12
11079#define SIO_HI_IF_RAM_TRP_BPT_1__M 0xFFF
11080#define SIO_HI_IF_RAM_TRP_BPT_1__PRE 0x0
11081#define SIO_HI_IF_RAM_TRP_STK_0__A 0x430002
11082#define SIO_HI_IF_RAM_TRP_STK_0__W 12
11083#define SIO_HI_IF_RAM_TRP_STK_0__M 0xFFF
11084#define SIO_HI_IF_RAM_TRP_STK_0__PRE 0x0
11085#define SIO_HI_IF_RAM_TRP_STK_1__A 0x430003
11086#define SIO_HI_IF_RAM_TRP_STK_1__W 12
11087#define SIO_HI_IF_RAM_TRP_STK_1__M 0xFFF
11088#define SIO_HI_IF_RAM_TRP_STK_1__PRE 0x0
11089#define SIO_HI_IF_RAM_FUN_BASE__A 0x430300
11090#define SIO_HI_IF_RAM_FUN_BASE__W 12
11091#define SIO_HI_IF_RAM_FUN_BASE__M 0xFFF
11092#define SIO_HI_IF_RAM_FUN_BASE__PRE 0x0
11093
11094
11095
11096#define SIO_HI_IF_COMM_EXEC__A 0x440000
11097#define SIO_HI_IF_COMM_EXEC__W 2
11098#define SIO_HI_IF_COMM_EXEC__M 0x3
11099#define SIO_HI_IF_COMM_EXEC__PRE 0x0
11100#define SIO_HI_IF_COMM_EXEC_STOP 0x0
11101#define SIO_HI_IF_COMM_EXEC_ACTIVE 0x1
11102#define SIO_HI_IF_COMM_EXEC_HOLD 0x2
11103#define SIO_HI_IF_COMM_EXEC_STEP 0x3
11104
11105
11106#define SIO_HI_IF_COMM_STATE__A 0x440001
11107#define SIO_HI_IF_COMM_STATE__W 10
11108#define SIO_HI_IF_COMM_STATE__M 0x3FF
11109#define SIO_HI_IF_COMM_STATE__PRE 0x0
11110#define SIO_HI_IF_COMM_INT_REQ__A 0x440003
11111#define SIO_HI_IF_COMM_INT_REQ__W 1
11112#define SIO_HI_IF_COMM_INT_REQ__M 0x1
11113#define SIO_HI_IF_COMM_INT_REQ__PRE 0x0
11114#define SIO_HI_IF_COMM_INT_STA__A 0x440005
11115#define SIO_HI_IF_COMM_INT_STA__W 1
11116#define SIO_HI_IF_COMM_INT_STA__M 0x1
11117#define SIO_HI_IF_COMM_INT_STA__PRE 0x0
11118#define SIO_HI_IF_COMM_INT_STA_STAT__B 0
11119#define SIO_HI_IF_COMM_INT_STA_STAT__W 1
11120#define SIO_HI_IF_COMM_INT_STA_STAT__M 0x1
11121#define SIO_HI_IF_COMM_INT_STA_STAT__PRE 0x0
11122
11123#define SIO_HI_IF_COMM_INT_MSK__A 0x440006
11124#define SIO_HI_IF_COMM_INT_MSK__W 1
11125#define SIO_HI_IF_COMM_INT_MSK__M 0x1
11126#define SIO_HI_IF_COMM_INT_MSK__PRE 0x0
11127#define SIO_HI_IF_COMM_INT_MSK_STAT__B 0
11128#define SIO_HI_IF_COMM_INT_MSK_STAT__W 1
11129#define SIO_HI_IF_COMM_INT_MSK_STAT__M 0x1
11130#define SIO_HI_IF_COMM_INT_MSK_STAT__PRE 0x0
11131
11132#define SIO_HI_IF_COMM_INT_STM__A 0x440007
11133#define SIO_HI_IF_COMM_INT_STM__W 1
11134#define SIO_HI_IF_COMM_INT_STM__M 0x1
11135#define SIO_HI_IF_COMM_INT_STM__PRE 0x0
11136#define SIO_HI_IF_COMM_INT_STM_STAT__B 0
11137#define SIO_HI_IF_COMM_INT_STM_STAT__W 1
11138#define SIO_HI_IF_COMM_INT_STM_STAT__M 0x1
11139#define SIO_HI_IF_COMM_INT_STM_STAT__PRE 0x0
11140
11141#define SIO_HI_IF_STK_0__A 0x440010
11142#define SIO_HI_IF_STK_0__W 10
11143#define SIO_HI_IF_STK_0__M 0x3FF
11144#define SIO_HI_IF_STK_0__PRE 0x2
11145
11146#define SIO_HI_IF_STK_0_ADDR__B 0
11147#define SIO_HI_IF_STK_0_ADDR__W 10
11148#define SIO_HI_IF_STK_0_ADDR__M 0x3FF
11149#define SIO_HI_IF_STK_0_ADDR__PRE 0x2
11150
11151#define SIO_HI_IF_STK_1__A 0x440011
11152#define SIO_HI_IF_STK_1__W 10
11153#define SIO_HI_IF_STK_1__M 0x3FF
11154#define SIO_HI_IF_STK_1__PRE 0x2
11155#define SIO_HI_IF_STK_1_ADDR__B 0
11156#define SIO_HI_IF_STK_1_ADDR__W 10
11157#define SIO_HI_IF_STK_1_ADDR__M 0x3FF
11158#define SIO_HI_IF_STK_1_ADDR__PRE 0x2
11159
11160#define SIO_HI_IF_STK_2__A 0x440012
11161#define SIO_HI_IF_STK_2__W 10
11162#define SIO_HI_IF_STK_2__M 0x3FF
11163#define SIO_HI_IF_STK_2__PRE 0x2
11164#define SIO_HI_IF_STK_2_ADDR__B 0
11165#define SIO_HI_IF_STK_2_ADDR__W 10
11166#define SIO_HI_IF_STK_2_ADDR__M 0x3FF
11167#define SIO_HI_IF_STK_2_ADDR__PRE 0x2
11168
11169#define SIO_HI_IF_STK_3__A 0x440013
11170#define SIO_HI_IF_STK_3__W 10
11171#define SIO_HI_IF_STK_3__M 0x3FF
11172#define SIO_HI_IF_STK_3__PRE 0x2
11173
11174#define SIO_HI_IF_STK_3_ADDR__B 0
11175#define SIO_HI_IF_STK_3_ADDR__W 10
11176#define SIO_HI_IF_STK_3_ADDR__M 0x3FF
11177#define SIO_HI_IF_STK_3_ADDR__PRE 0x2
11178
11179#define SIO_HI_IF_BPT_IDX__A 0x44001F
11180#define SIO_HI_IF_BPT_IDX__W 1
11181#define SIO_HI_IF_BPT_IDX__M 0x1
11182#define SIO_HI_IF_BPT_IDX__PRE 0x0
11183
11184#define SIO_HI_IF_BPT_IDX_ADDR__B 0
11185#define SIO_HI_IF_BPT_IDX_ADDR__W 1
11186#define SIO_HI_IF_BPT_IDX_ADDR__M 0x1
11187#define SIO_HI_IF_BPT_IDX_ADDR__PRE 0x0
11188
11189#define SIO_HI_IF_BPT__A 0x440020
11190#define SIO_HI_IF_BPT__W 10
11191#define SIO_HI_IF_BPT__M 0x3FF
11192#define SIO_HI_IF_BPT__PRE 0x2
11193
11194#define SIO_HI_IF_BPT_ADDR__B 0
11195#define SIO_HI_IF_BPT_ADDR__W 10
11196#define SIO_HI_IF_BPT_ADDR__M 0x3FF
11197#define SIO_HI_IF_BPT_ADDR__PRE 0x2
11198
11199
11200
11201#define SIO_CC_COMM_EXEC__A 0x450000
11202#define SIO_CC_COMM_EXEC__W 2
11203#define SIO_CC_COMM_EXEC__M 0x3
11204#define SIO_CC_COMM_EXEC__PRE 0x0
11205#define SIO_CC_COMM_EXEC_STOP 0x0
11206#define SIO_CC_COMM_EXEC_ACTIVE 0x1
11207#define SIO_CC_COMM_EXEC_HOLD 0x2
11208
11209#define SIO_CC_PLL_MODE__A 0x450010
11210#define SIO_CC_PLL_MODE__W 6
11211#define SIO_CC_PLL_MODE__M 0x3F
11212#define SIO_CC_PLL_MODE__PRE 0x0
11213
11214#define SIO_CC_PLL_MODE_FREF_SEL__B 0
11215#define SIO_CC_PLL_MODE_FREF_SEL__W 2
11216#define SIO_CC_PLL_MODE_FREF_SEL__M 0x3
11217#define SIO_CC_PLL_MODE_FREF_SEL__PRE 0x0
11218#define SIO_CC_PLL_MODE_FREF_SEL_OHW 0x0
11219#define SIO_CC_PLL_MODE_FREF_SEL_27_00 0x1
11220#define SIO_CC_PLL_MODE_FREF_SEL_20_25 0x2
11221#define SIO_CC_PLL_MODE_FREF_SEL_4_00 0x3
11222
11223#define SIO_CC_PLL_MODE_LOCKSEL__B 2
11224#define SIO_CC_PLL_MODE_LOCKSEL__W 2
11225#define SIO_CC_PLL_MODE_LOCKSEL__M 0xC
11226#define SIO_CC_PLL_MODE_LOCKSEL__PRE 0x0
11227
11228#define SIO_CC_PLL_MODE_BYPASS__B 4
11229#define SIO_CC_PLL_MODE_BYPASS__W 2
11230#define SIO_CC_PLL_MODE_BYPASS__M 0x30
11231#define SIO_CC_PLL_MODE_BYPASS__PRE 0x0
11232#define SIO_CC_PLL_MODE_BYPASS_OHW 0x0
11233#define SIO_CC_PLL_MODE_BYPASS_OFF 0x10
11234#define SIO_CC_PLL_MODE_BYPASS_ON 0x20
11235
11236
11237#define SIO_CC_PLL_TEST__A 0x450011
11238#define SIO_CC_PLL_TEST__W 8
11239#define SIO_CC_PLL_TEST__M 0xFF
11240#define SIO_CC_PLL_TEST__PRE 0x0
11241
11242#define SIO_CC_PLL_LOCK__A 0x450012
11243#define SIO_CC_PLL_LOCK__W 1
11244#define SIO_CC_PLL_LOCK__M 0x1
11245#define SIO_CC_PLL_LOCK__PRE 0x0
11246#define SIO_CC_CLK_MODE__A 0x450014
11247#define SIO_CC_CLK_MODE__W 5
11248#define SIO_CC_CLK_MODE__M 0x1F
11249#define SIO_CC_CLK_MODE__PRE 0x0
11250
11251#define SIO_CC_CLK_MODE_DELAY__B 0
11252#define SIO_CC_CLK_MODE_DELAY__W 4
11253#define SIO_CC_CLK_MODE_DELAY__M 0xF
11254#define SIO_CC_CLK_MODE_DELAY__PRE 0x0
11255
11256#define SIO_CC_CLK_MODE_INVERT__B 4
11257#define SIO_CC_CLK_MODE_INVERT__W 1
11258#define SIO_CC_CLK_MODE_INVERT__M 0x10
11259#define SIO_CC_CLK_MODE_INVERT__PRE 0x0
11260
11261#define SIO_CC_PWD_MODE__A 0x450015
11262#define SIO_CC_PWD_MODE__W 3
11263#define SIO_CC_PWD_MODE__M 0x7
11264#define SIO_CC_PWD_MODE__PRE 0x0
11265
11266#define SIO_CC_PWD_MODE_LEVEL__B 0
11267#define SIO_CC_PWD_MODE_LEVEL__W 2
11268#define SIO_CC_PWD_MODE_LEVEL__M 0x3
11269#define SIO_CC_PWD_MODE_LEVEL__PRE 0x0
11270#define SIO_CC_PWD_MODE_LEVEL_NONE 0x0
11271#define SIO_CC_PWD_MODE_LEVEL_CLOCK 0x1
11272#define SIO_CC_PWD_MODE_LEVEL_PLL 0x2
11273#define SIO_CC_PWD_MODE_LEVEL_OSC 0x3
11274
11275#define SIO_CC_PWD_MODE_USE_LOCK__B 2
11276#define SIO_CC_PWD_MODE_USE_LOCK__W 1
11277#define SIO_CC_PWD_MODE_USE_LOCK__M 0x4
11278#define SIO_CC_PWD_MODE_USE_LOCK__PRE 0x0
11279
11280#define SIO_CC_SOFT_RST__A 0x450016
11281#define SIO_CC_SOFT_RST__W 2
11282#define SIO_CC_SOFT_RST__M 0x3
11283#define SIO_CC_SOFT_RST__PRE 0x0
11284
11285#define SIO_CC_SOFT_RST_SYS__B 0
11286#define SIO_CC_SOFT_RST_SYS__W 1
11287#define SIO_CC_SOFT_RST_SYS__M 0x1
11288#define SIO_CC_SOFT_RST_SYS__PRE 0x0
11289
11290#define SIO_CC_SOFT_RST_OSC__B 1
11291#define SIO_CC_SOFT_RST_OSC__W 1
11292#define SIO_CC_SOFT_RST_OSC__M 0x2
11293#define SIO_CC_SOFT_RST_OSC__PRE 0x0
11294
11295
11296#define SIO_CC_UPDATE__A 0x450017
11297#define SIO_CC_UPDATE__W 16
11298#define SIO_CC_UPDATE__M 0xFFFF
11299#define SIO_CC_UPDATE__PRE 0x0
11300#define SIO_CC_UPDATE_KEY 0xFABA
11301
11302
11303
11304#define SIO_SA_COMM_EXEC__A 0x460000
11305#define SIO_SA_COMM_EXEC__W 2
11306#define SIO_SA_COMM_EXEC__M 0x3
11307#define SIO_SA_COMM_EXEC__PRE 0x0
11308#define SIO_SA_COMM_EXEC_STOP 0x0
11309#define SIO_SA_COMM_EXEC_ACTIVE 0x1
11310#define SIO_SA_COMM_EXEC_HOLD 0x2
11311
11312#define SIO_SA_COMM_INT_REQ__A 0x460003
11313#define SIO_SA_COMM_INT_REQ__W 1
11314#define SIO_SA_COMM_INT_REQ__M 0x1
11315#define SIO_SA_COMM_INT_REQ__PRE 0x0
11316#define SIO_SA_COMM_INT_STA__A 0x460005
11317#define SIO_SA_COMM_INT_STA__W 4
11318#define SIO_SA_COMM_INT_STA__M 0xF
11319#define SIO_SA_COMM_INT_STA__PRE 0x0
11320
11321#define SIO_SA_COMM_INT_STA_TR_END_INT_STA__B 0
11322#define SIO_SA_COMM_INT_STA_TR_END_INT_STA__W 1
11323#define SIO_SA_COMM_INT_STA_TR_END_INT_STA__M 0x1
11324#define SIO_SA_COMM_INT_STA_TR_END_INT_STA__PRE 0x0
11325
11326#define SIO_SA_COMM_INT_STA_TR_BUFF_EMPTY_INT__B 1
11327#define SIO_SA_COMM_INT_STA_TR_BUFF_EMPTY_INT__W 1
11328#define SIO_SA_COMM_INT_STA_TR_BUFF_EMPTY_INT__M 0x2
11329#define SIO_SA_COMM_INT_STA_TR_BUFF_EMPTY_INT__PRE 0x0
11330
11331#define SIO_SA_COMM_INT_STA_RX_END_INT_STA__B 2
11332#define SIO_SA_COMM_INT_STA_RX_END_INT_STA__W 1
11333#define SIO_SA_COMM_INT_STA_RX_END_INT_STA__M 0x4
11334#define SIO_SA_COMM_INT_STA_RX_END_INT_STA__PRE 0x0
11335
11336#define SIO_SA_COMM_INT_STA_RX_BUFF_FULL_INT__B 3
11337#define SIO_SA_COMM_INT_STA_RX_BUFF_FULL_INT__W 1
11338#define SIO_SA_COMM_INT_STA_RX_BUFF_FULL_INT__M 0x8
11339#define SIO_SA_COMM_INT_STA_RX_BUFF_FULL_INT__PRE 0x0
11340
11341#define SIO_SA_COMM_INT_MSK__A 0x460006
11342#define SIO_SA_COMM_INT_MSK__W 4
11343#define SIO_SA_COMM_INT_MSK__M 0xF
11344#define SIO_SA_COMM_INT_MSK__PRE 0x0
11345
11346#define SIO_SA_COMM_INT_MSK_TR_END_INT_MASK__B 0
11347#define SIO_SA_COMM_INT_MSK_TR_END_INT_MASK__W 1
11348#define SIO_SA_COMM_INT_MSK_TR_END_INT_MASK__M 0x1
11349#define SIO_SA_COMM_INT_MSK_TR_END_INT_MASK__PRE 0x0
11350
11351#define SIO_SA_COMM_INT_MSK_TR_BUFF_EMPTY_MASK__B 1
11352#define SIO_SA_COMM_INT_MSK_TR_BUFF_EMPTY_MASK__W 1
11353#define SIO_SA_COMM_INT_MSK_TR_BUFF_EMPTY_MASK__M 0x2
11354#define SIO_SA_COMM_INT_MSK_TR_BUFF_EMPTY_MASK__PRE 0x0
11355
11356#define SIO_SA_COMM_INT_MSK_RX_END_INT_MASK__B 2
11357#define SIO_SA_COMM_INT_MSK_RX_END_INT_MASK__W 1
11358#define SIO_SA_COMM_INT_MSK_RX_END_INT_MASK__M 0x4
11359#define SIO_SA_COMM_INT_MSK_RX_END_INT_MASK__PRE 0x0
11360
11361#define SIO_SA_COMM_INT_MSK_RX_BUFF_FULL_MASK__B 3
11362#define SIO_SA_COMM_INT_MSK_RX_BUFF_FULL_MASK__W 1
11363#define SIO_SA_COMM_INT_MSK_RX_BUFF_FULL_MASK__M 0x8
11364#define SIO_SA_COMM_INT_MSK_RX_BUFF_FULL_MASK__PRE 0x0
11365
11366#define SIO_SA_COMM_INT_STM__A 0x460007
11367#define SIO_SA_COMM_INT_STM__W 4
11368#define SIO_SA_COMM_INT_STM__M 0xF
11369#define SIO_SA_COMM_INT_STM__PRE 0x0
11370
11371#define SIO_SA_COMM_INT_STM_TR_END_INT_MASK__B 0
11372#define SIO_SA_COMM_INT_STM_TR_END_INT_MASK__W 1
11373#define SIO_SA_COMM_INT_STM_TR_END_INT_MASK__M 0x1
11374#define SIO_SA_COMM_INT_STM_TR_END_INT_MASK__PRE 0x0
11375
11376#define SIO_SA_COMM_INT_STM_TR_BUFF_EMPTY_MASK__B 1
11377#define SIO_SA_COMM_INT_STM_TR_BUFF_EMPTY_MASK__W 1
11378#define SIO_SA_COMM_INT_STM_TR_BUFF_EMPTY_MASK__M 0x2
11379#define SIO_SA_COMM_INT_STM_TR_BUFF_EMPTY_MASK__PRE 0x0
11380
11381#define SIO_SA_COMM_INT_STM_RX_END_INT_MASK__B 2
11382#define SIO_SA_COMM_INT_STM_RX_END_INT_MASK__W 1
11383#define SIO_SA_COMM_INT_STM_RX_END_INT_MASK__M 0x4
11384#define SIO_SA_COMM_INT_STM_RX_END_INT_MASK__PRE 0x0
11385
11386#define SIO_SA_COMM_INT_STM_RX_BUFF_FULL_MASK__B 3
11387#define SIO_SA_COMM_INT_STM_RX_BUFF_FULL_MASK__W 1
11388#define SIO_SA_COMM_INT_STM_RX_BUFF_FULL_MASK__M 0x8
11389#define SIO_SA_COMM_INT_STM_RX_BUFF_FULL_MASK__PRE 0x0
11390
11391#define SIO_SA_PRESCALER__A 0x460010
11392#define SIO_SA_PRESCALER__W 13
11393#define SIO_SA_PRESCALER__M 0x1FFF
11394#define SIO_SA_PRESCALER__PRE 0x18B7
11395#define SIO_SA_TX_DATA0__A 0x460011
11396#define SIO_SA_TX_DATA0__W 16
11397#define SIO_SA_TX_DATA0__M 0xFFFF
11398#define SIO_SA_TX_DATA0__PRE 0x0
11399#define SIO_SA_TX_DATA1__A 0x460012
11400#define SIO_SA_TX_DATA1__W 16
11401#define SIO_SA_TX_DATA1__M 0xFFFF
11402#define SIO_SA_TX_DATA1__PRE 0x0
11403#define SIO_SA_TX_DATA2__A 0x460013
11404#define SIO_SA_TX_DATA2__W 16
11405#define SIO_SA_TX_DATA2__M 0xFFFF
11406#define SIO_SA_TX_DATA2__PRE 0x0
11407#define SIO_SA_TX_DATA3__A 0x460014
11408#define SIO_SA_TX_DATA3__W 16
11409#define SIO_SA_TX_DATA3__M 0xFFFF
11410#define SIO_SA_TX_DATA3__PRE 0x0
11411#define SIO_SA_TX_LENGTH__A 0x460015
11412#define SIO_SA_TX_LENGTH__W 6
11413#define SIO_SA_TX_LENGTH__M 0x3F
11414#define SIO_SA_TX_LENGTH__PRE 0x0
11415#define SIO_SA_TX_COMMAND__A 0x460016
11416#define SIO_SA_TX_COMMAND__W 2
11417#define SIO_SA_TX_COMMAND__M 0x3
11418#define SIO_SA_TX_COMMAND__PRE 0x3
11419
11420#define SIO_SA_TX_COMMAND_TX_INVERT__B 0
11421#define SIO_SA_TX_COMMAND_TX_INVERT__W 1
11422#define SIO_SA_TX_COMMAND_TX_INVERT__M 0x1
11423#define SIO_SA_TX_COMMAND_TX_INVERT__PRE 0x1
11424
11425#define SIO_SA_TX_COMMAND_TX_ENABLE__B 1
11426#define SIO_SA_TX_COMMAND_TX_ENABLE__W 1
11427#define SIO_SA_TX_COMMAND_TX_ENABLE__M 0x2
11428#define SIO_SA_TX_COMMAND_TX_ENABLE__PRE 0x2
11429
11430#define SIO_SA_TX_STATUS__A 0x460017
11431#define SIO_SA_TX_STATUS__W 2
11432#define SIO_SA_TX_STATUS__M 0x3
11433#define SIO_SA_TX_STATUS__PRE 0x0
11434
11435#define SIO_SA_TX_STATUS_BUSY__B 0
11436#define SIO_SA_TX_STATUS_BUSY__W 1
11437#define SIO_SA_TX_STATUS_BUSY__M 0x1
11438#define SIO_SA_TX_STATUS_BUSY__PRE 0x0
11439
11440#define SIO_SA_TX_STATUS_BUFF_FULL__B 1
11441#define SIO_SA_TX_STATUS_BUFF_FULL__W 1
11442#define SIO_SA_TX_STATUS_BUFF_FULL__M 0x2
11443#define SIO_SA_TX_STATUS_BUFF_FULL__PRE 0x0
11444
11445#define SIO_SA_RX_DATA0__A 0x460018
11446#define SIO_SA_RX_DATA0__W 16
11447#define SIO_SA_RX_DATA0__M 0xFFFF
11448#define SIO_SA_RX_DATA0__PRE 0x0
11449#define SIO_SA_RX_DATA1__A 0x460019
11450#define SIO_SA_RX_DATA1__W 16
11451#define SIO_SA_RX_DATA1__M 0xFFFF
11452#define SIO_SA_RX_DATA1__PRE 0x0
11453#define SIO_SA_RX_LENGTH__A 0x46001A
11454#define SIO_SA_RX_LENGTH__W 6
11455#define SIO_SA_RX_LENGTH__M 0x3F
11456#define SIO_SA_RX_LENGTH__PRE 0x0
11457#define SIO_SA_RX_COMMAND__A 0x46001B
11458#define SIO_SA_RX_COMMAND__W 1
11459#define SIO_SA_RX_COMMAND__M 0x1
11460#define SIO_SA_RX_COMMAND__PRE 0x1
11461
11462#define SIO_SA_RX_COMMAND_RX_INVERT__B 0
11463#define SIO_SA_RX_COMMAND_RX_INVERT__W 1
11464#define SIO_SA_RX_COMMAND_RX_INVERT__M 0x1
11465#define SIO_SA_RX_COMMAND_RX_INVERT__PRE 0x1
11466
11467#define SIO_SA_RX_STATUS__A 0x46001C
11468#define SIO_SA_RX_STATUS__W 2
11469#define SIO_SA_RX_STATUS__M 0x3
11470#define SIO_SA_RX_STATUS__PRE 0x0
11471
11472#define SIO_SA_RX_STATUS_BUSY__B 0
11473#define SIO_SA_RX_STATUS_BUSY__W 1
11474#define SIO_SA_RX_STATUS_BUSY__M 0x1
11475#define SIO_SA_RX_STATUS_BUSY__PRE 0x0
11476
11477#define SIO_SA_RX_STATUS_BUFF_FULL__B 1
11478#define SIO_SA_RX_STATUS_BUFF_FULL__W 1
11479#define SIO_SA_RX_STATUS_BUFF_FULL__M 0x2
11480#define SIO_SA_RX_STATUS_BUFF_FULL__PRE 0x0
11481
11482
11483
11484#define SIO_PDR_COMM_EXEC__A 0x7F0000
11485#define SIO_PDR_COMM_EXEC__W 2
11486#define SIO_PDR_COMM_EXEC__M 0x3
11487#define SIO_PDR_COMM_EXEC__PRE 0x0
11488#define SIO_PDR_COMM_EXEC_STOP 0x0
11489#define SIO_PDR_COMM_EXEC_ACTIVE 0x1
11490#define SIO_PDR_COMM_EXEC_HOLD 0x2
11491
11492#define SIO_PDR_MON_CFG__A 0x7F0010
11493#define SIO_PDR_MON_CFG__W 2
11494#define SIO_PDR_MON_CFG__M 0x3
11495#define SIO_PDR_MON_CFG__PRE 0x0
11496
11497#define SIO_PDR_MON_CFG_OSEL__B 0
11498#define SIO_PDR_MON_CFG_OSEL__W 1
11499#define SIO_PDR_MON_CFG_OSEL__M 0x1
11500#define SIO_PDR_MON_CFG_OSEL__PRE 0x0
11501
11502#define SIO_PDR_MON_CFG_IACT__B 1
11503#define SIO_PDR_MON_CFG_IACT__W 1
11504#define SIO_PDR_MON_CFG_IACT__M 0x2
11505#define SIO_PDR_MON_CFG_IACT__PRE 0x0
11506
11507#define SIO_PDR_FDB_CFG__A 0x7F0011
11508#define SIO_PDR_FDB_CFG__W 2
11509#define SIO_PDR_FDB_CFG__M 0x3
11510#define SIO_PDR_FDB_CFG__PRE 0x0
11511#define SIO_PDR_FDB_CFG_SEL__B 0
11512#define SIO_PDR_FDB_CFG_SEL__W 2
11513#define SIO_PDR_FDB_CFG_SEL__M 0x3
11514#define SIO_PDR_FDB_CFG_SEL__PRE 0x0
11515
11516#define SIO_PDR_SMA_RX_SEL__A 0x7F0012
11517#define SIO_PDR_SMA_RX_SEL__W 4
11518#define SIO_PDR_SMA_RX_SEL__M 0xF
11519#define SIO_PDR_SMA_RX_SEL__PRE 0x0
11520#define SIO_PDR_SMA_RX_SEL_SEL__B 0
11521#define SIO_PDR_SMA_RX_SEL_SEL__W 4
11522#define SIO_PDR_SMA_RX_SEL_SEL__M 0xF
11523#define SIO_PDR_SMA_RX_SEL_SEL__PRE 0x0
11524
11525#define SIO_PDR_SMA_TX_SILENT__A 0x7F0013
11526#define SIO_PDR_SMA_TX_SILENT__W 1
11527#define SIO_PDR_SMA_TX_SILENT__M 0x1
11528#define SIO_PDR_SMA_TX_SILENT__PRE 0x0
11529#define SIO_PDR_UIO_IN_LO__A 0x7F0014
11530#define SIO_PDR_UIO_IN_LO__W 16
11531#define SIO_PDR_UIO_IN_LO__M 0xFFFF
11532#define SIO_PDR_UIO_IN_LO__PRE 0x0
11533#define SIO_PDR_UIO_IN_LO_DATA__B 0
11534#define SIO_PDR_UIO_IN_LO_DATA__W 16
11535#define SIO_PDR_UIO_IN_LO_DATA__M 0xFFFF
11536#define SIO_PDR_UIO_IN_LO_DATA__PRE 0x0
11537
11538#define SIO_PDR_UIO_IN_HI__A 0x7F0015
11539#define SIO_PDR_UIO_IN_HI__W 14
11540#define SIO_PDR_UIO_IN_HI__M 0x3FFF
11541#define SIO_PDR_UIO_IN_HI__PRE 0x0
11542#define SIO_PDR_UIO_IN_HI_DATA__B 0
11543#define SIO_PDR_UIO_IN_HI_DATA__W 14
11544#define SIO_PDR_UIO_IN_HI_DATA__M 0x3FFF
11545#define SIO_PDR_UIO_IN_HI_DATA__PRE 0x0
11546
11547#define SIO_PDR_UIO_OUT_LO__A 0x7F0016
11548#define SIO_PDR_UIO_OUT_LO__W 16
11549#define SIO_PDR_UIO_OUT_LO__M 0xFFFF
11550#define SIO_PDR_UIO_OUT_LO__PRE 0x0
11551#define SIO_PDR_UIO_OUT_LO_DATA__B 0
11552#define SIO_PDR_UIO_OUT_LO_DATA__W 16
11553#define SIO_PDR_UIO_OUT_LO_DATA__M 0xFFFF
11554#define SIO_PDR_UIO_OUT_LO_DATA__PRE 0x0
11555
11556#define SIO_PDR_UIO_OUT_HI__A 0x7F0017
11557#define SIO_PDR_UIO_OUT_HI__W 14
11558#define SIO_PDR_UIO_OUT_HI__M 0x3FFF
11559#define SIO_PDR_UIO_OUT_HI__PRE 0x0
11560#define SIO_PDR_UIO_OUT_HI_DATA__B 0
11561#define SIO_PDR_UIO_OUT_HI_DATA__W 14
11562#define SIO_PDR_UIO_OUT_HI_DATA__M 0x3FFF
11563#define SIO_PDR_UIO_OUT_HI_DATA__PRE 0x0
11564
11565#define SIO_PDR_PWM1_MODE__A 0x7F0018
11566#define SIO_PDR_PWM1_MODE__W 2
11567#define SIO_PDR_PWM1_MODE__M 0x3
11568#define SIO_PDR_PWM1_MODE__PRE 0x0
11569#define SIO_PDR_PWM1_PRESCALE__A 0x7F0019
11570#define SIO_PDR_PWM1_PRESCALE__W 6
11571#define SIO_PDR_PWM1_PRESCALE__M 0x3F
11572#define SIO_PDR_PWM1_PRESCALE__PRE 0x0
11573#define SIO_PDR_PWM1_VALUE__A 0x7F001A
11574#define SIO_PDR_PWM1_VALUE__W 11
11575#define SIO_PDR_PWM1_VALUE__M 0x7FF
11576#define SIO_PDR_PWM1_VALUE__PRE 0x0
11577#define SIO_PDR_PWM2_MODE__A 0x7F001C
11578#define SIO_PDR_PWM2_MODE__W 2
11579#define SIO_PDR_PWM2_MODE__M 0x3
11580#define SIO_PDR_PWM2_MODE__PRE 0x0
11581#define SIO_PDR_PWM2_PRESCALE__A 0x7F001D
11582#define SIO_PDR_PWM2_PRESCALE__W 6
11583#define SIO_PDR_PWM2_PRESCALE__M 0x3F
11584#define SIO_PDR_PWM2_PRESCALE__PRE 0x0
11585#define SIO_PDR_PWM2_VALUE__A 0x7F001E
11586#define SIO_PDR_PWM2_VALUE__W 11
11587#define SIO_PDR_PWM2_VALUE__M 0x7FF
11588#define SIO_PDR_PWM2_VALUE__PRE 0x0
11589#define SIO_PDR_OHW_CFG__A 0x7F001F
11590#define SIO_PDR_OHW_CFG__W 7
11591#define SIO_PDR_OHW_CFG__M 0x7F
11592#define SIO_PDR_OHW_CFG__PRE 0x0
11593
11594#define SIO_PDR_OHW_CFG_FREF_SEL__B 0
11595#define SIO_PDR_OHW_CFG_FREF_SEL__W 2
11596#define SIO_PDR_OHW_CFG_FREF_SEL__M 0x3
11597#define SIO_PDR_OHW_CFG_FREF_SEL__PRE 0x0
11598
11599#define SIO_PDR_OHW_CFG_BYPASS__B 2
11600#define SIO_PDR_OHW_CFG_BYPASS__W 1
11601#define SIO_PDR_OHW_CFG_BYPASS__M 0x4
11602#define SIO_PDR_OHW_CFG_BYPASS__PRE 0x0
11603
11604#define SIO_PDR_OHW_CFG_ASEL__B 3
11605#define SIO_PDR_OHW_CFG_ASEL__W 3
11606#define SIO_PDR_OHW_CFG_ASEL__M 0x38
11607#define SIO_PDR_OHW_CFG_ASEL__PRE 0x0
11608
11609#define SIO_PDR_OHW_CFG_SPEED__B 6
11610#define SIO_PDR_OHW_CFG_SPEED__W 1
11611#define SIO_PDR_OHW_CFG_SPEED__M 0x40
11612#define SIO_PDR_OHW_CFG_SPEED__PRE 0x0
11613
11614#define SIO_PDR_I2S_WS_CFG__A 0x7F0020
11615#define SIO_PDR_I2S_WS_CFG__W 9
11616#define SIO_PDR_I2S_WS_CFG__M 0x1FF
11617#define SIO_PDR_I2S_WS_CFG__PRE 0x10
11618#define SIO_PDR_I2S_WS_CFG_MODE__B 0
11619#define SIO_PDR_I2S_WS_CFG_MODE__W 3
11620#define SIO_PDR_I2S_WS_CFG_MODE__M 0x7
11621#define SIO_PDR_I2S_WS_CFG_MODE__PRE 0x0
11622#define SIO_PDR_I2S_WS_CFG_DRIVE__B 3
11623#define SIO_PDR_I2S_WS_CFG_DRIVE__W 3
11624#define SIO_PDR_I2S_WS_CFG_DRIVE__M 0x38
11625#define SIO_PDR_I2S_WS_CFG_DRIVE__PRE 0x10
11626#define SIO_PDR_I2S_WS_CFG_KEEP__B 6
11627#define SIO_PDR_I2S_WS_CFG_KEEP__W 2
11628#define SIO_PDR_I2S_WS_CFG_KEEP__M 0xC0
11629#define SIO_PDR_I2S_WS_CFG_KEEP__PRE 0x0
11630#define SIO_PDR_I2S_WS_CFG_UIO__B 8
11631#define SIO_PDR_I2S_WS_CFG_UIO__W 1
11632#define SIO_PDR_I2S_WS_CFG_UIO__M 0x100
11633#define SIO_PDR_I2S_WS_CFG_UIO__PRE 0x0
11634
11635#define SIO_PDR_GPIO_CFG__A 0x7F0021
11636#define SIO_PDR_GPIO_CFG__W 9
11637#define SIO_PDR_GPIO_CFG__M 0x1FF
11638#define SIO_PDR_GPIO_CFG__PRE 0x10
11639#define SIO_PDR_GPIO_CFG_MODE__B 0
11640#define SIO_PDR_GPIO_CFG_MODE__W 3
11641#define SIO_PDR_GPIO_CFG_MODE__M 0x7
11642#define SIO_PDR_GPIO_CFG_MODE__PRE 0x0
11643#define SIO_PDR_GPIO_CFG_DRIVE__B 3
11644#define SIO_PDR_GPIO_CFG_DRIVE__W 3
11645#define SIO_PDR_GPIO_CFG_DRIVE__M 0x38
11646#define SIO_PDR_GPIO_CFG_DRIVE__PRE 0x10
11647#define SIO_PDR_GPIO_CFG_KEEP__B 6
11648#define SIO_PDR_GPIO_CFG_KEEP__W 2
11649#define SIO_PDR_GPIO_CFG_KEEP__M 0xC0
11650#define SIO_PDR_GPIO_CFG_KEEP__PRE 0x0
11651#define SIO_PDR_GPIO_CFG_UIO__B 8
11652#define SIO_PDR_GPIO_CFG_UIO__W 1
11653#define SIO_PDR_GPIO_CFG_UIO__M 0x100
11654#define SIO_PDR_GPIO_CFG_UIO__PRE 0x0
11655
11656#define SIO_PDR_IRQN_CFG__A 0x7F0022
11657#define SIO_PDR_IRQN_CFG__W 9
11658#define SIO_PDR_IRQN_CFG__M 0x1FF
11659#define SIO_PDR_IRQN_CFG__PRE 0x10
11660#define SIO_PDR_IRQN_CFG_MODE__B 0
11661#define SIO_PDR_IRQN_CFG_MODE__W 3
11662#define SIO_PDR_IRQN_CFG_MODE__M 0x7
11663#define SIO_PDR_IRQN_CFG_MODE__PRE 0x0
11664#define SIO_PDR_IRQN_CFG_DRIVE__B 3
11665#define SIO_PDR_IRQN_CFG_DRIVE__W 3
11666#define SIO_PDR_IRQN_CFG_DRIVE__M 0x38
11667#define SIO_PDR_IRQN_CFG_DRIVE__PRE 0x10
11668#define SIO_PDR_IRQN_CFG_KEEP__B 6
11669#define SIO_PDR_IRQN_CFG_KEEP__W 2
11670#define SIO_PDR_IRQN_CFG_KEEP__M 0xC0
11671#define SIO_PDR_IRQN_CFG_KEEP__PRE 0x0
11672#define SIO_PDR_IRQN_CFG_UIO__B 8
11673#define SIO_PDR_IRQN_CFG_UIO__W 1
11674#define SIO_PDR_IRQN_CFG_UIO__M 0x100
11675#define SIO_PDR_IRQN_CFG_UIO__PRE 0x0
11676
11677#define SIO_PDR_OOB_CRX_CFG__A 0x7F0023
11678#define SIO_PDR_OOB_CRX_CFG__W 9
11679#define SIO_PDR_OOB_CRX_CFG__M 0x1FF
11680#define SIO_PDR_OOB_CRX_CFG__PRE 0x10
11681#define SIO_PDR_OOB_CRX_CFG_MODE__B 0
11682#define SIO_PDR_OOB_CRX_CFG_MODE__W 3
11683#define SIO_PDR_OOB_CRX_CFG_MODE__M 0x7
11684#define SIO_PDR_OOB_CRX_CFG_MODE__PRE 0x0
11685#define SIO_PDR_OOB_CRX_CFG_DRIVE__B 3
11686#define SIO_PDR_OOB_CRX_CFG_DRIVE__W 3
11687#define SIO_PDR_OOB_CRX_CFG_DRIVE__M 0x38
11688#define SIO_PDR_OOB_CRX_CFG_DRIVE__PRE 0x10
11689#define SIO_PDR_OOB_CRX_CFG_KEEP__B 6
11690#define SIO_PDR_OOB_CRX_CFG_KEEP__W 2
11691#define SIO_PDR_OOB_CRX_CFG_KEEP__M 0xC0
11692#define SIO_PDR_OOB_CRX_CFG_KEEP__PRE 0x0
11693#define SIO_PDR_OOB_CRX_CFG_UIO__B 8
11694#define SIO_PDR_OOB_CRX_CFG_UIO__W 1
11695#define SIO_PDR_OOB_CRX_CFG_UIO__M 0x100
11696#define SIO_PDR_OOB_CRX_CFG_UIO__PRE 0x0
11697
11698#define SIO_PDR_OOB_DRX_CFG__A 0x7F0024
11699#define SIO_PDR_OOB_DRX_CFG__W 9
11700#define SIO_PDR_OOB_DRX_CFG__M 0x1FF
11701#define SIO_PDR_OOB_DRX_CFG__PRE 0x10
11702#define SIO_PDR_OOB_DRX_CFG_MODE__B 0
11703#define SIO_PDR_OOB_DRX_CFG_MODE__W 3
11704#define SIO_PDR_OOB_DRX_CFG_MODE__M 0x7
11705#define SIO_PDR_OOB_DRX_CFG_MODE__PRE 0x0
11706#define SIO_PDR_OOB_DRX_CFG_DRIVE__B 3
11707#define SIO_PDR_OOB_DRX_CFG_DRIVE__W 3
11708#define SIO_PDR_OOB_DRX_CFG_DRIVE__M 0x38
11709#define SIO_PDR_OOB_DRX_CFG_DRIVE__PRE 0x10
11710#define SIO_PDR_OOB_DRX_CFG_KEEP__B 6
11711#define SIO_PDR_OOB_DRX_CFG_KEEP__W 2
11712#define SIO_PDR_OOB_DRX_CFG_KEEP__M 0xC0
11713#define SIO_PDR_OOB_DRX_CFG_KEEP__PRE 0x0
11714#define SIO_PDR_OOB_DRX_CFG_UIO__B 8
11715#define SIO_PDR_OOB_DRX_CFG_UIO__W 1
11716#define SIO_PDR_OOB_DRX_CFG_UIO__M 0x100
11717#define SIO_PDR_OOB_DRX_CFG_UIO__PRE 0x0
11718
11719#define SIO_PDR_MSTRT_CFG__A 0x7F0025
11720#define SIO_PDR_MSTRT_CFG__W 9
11721#define SIO_PDR_MSTRT_CFG__M 0x1FF
11722#define SIO_PDR_MSTRT_CFG__PRE 0x50
11723#define SIO_PDR_MSTRT_CFG_MODE__B 0
11724#define SIO_PDR_MSTRT_CFG_MODE__W 3
11725#define SIO_PDR_MSTRT_CFG_MODE__M 0x7
11726#define SIO_PDR_MSTRT_CFG_MODE__PRE 0x0
11727#define SIO_PDR_MSTRT_CFG_DRIVE__B 3
11728#define SIO_PDR_MSTRT_CFG_DRIVE__W 3
11729#define SIO_PDR_MSTRT_CFG_DRIVE__M 0x38
11730#define SIO_PDR_MSTRT_CFG_DRIVE__PRE 0x10
11731#define SIO_PDR_MSTRT_CFG_KEEP__B 6
11732#define SIO_PDR_MSTRT_CFG_KEEP__W 2
11733#define SIO_PDR_MSTRT_CFG_KEEP__M 0xC0
11734#define SIO_PDR_MSTRT_CFG_KEEP__PRE 0x40
11735#define SIO_PDR_MSTRT_CFG_UIO__B 8
11736#define SIO_PDR_MSTRT_CFG_UIO__W 1
11737#define SIO_PDR_MSTRT_CFG_UIO__M 0x100
11738#define SIO_PDR_MSTRT_CFG_UIO__PRE 0x0
11739
11740#define SIO_PDR_MERR_CFG__A 0x7F0026
11741#define SIO_PDR_MERR_CFG__W 9
11742#define SIO_PDR_MERR_CFG__M 0x1FF
11743#define SIO_PDR_MERR_CFG__PRE 0x50
11744#define SIO_PDR_MERR_CFG_MODE__B 0
11745#define SIO_PDR_MERR_CFG_MODE__W 3
11746#define SIO_PDR_MERR_CFG_MODE__M 0x7
11747#define SIO_PDR_MERR_CFG_MODE__PRE 0x0
11748#define SIO_PDR_MERR_CFG_DRIVE__B 3
11749#define SIO_PDR_MERR_CFG_DRIVE__W 3
11750#define SIO_PDR_MERR_CFG_DRIVE__M 0x38
11751#define SIO_PDR_MERR_CFG_DRIVE__PRE 0x10
11752#define SIO_PDR_MERR_CFG_KEEP__B 6
11753#define SIO_PDR_MERR_CFG_KEEP__W 2
11754#define SIO_PDR_MERR_CFG_KEEP__M 0xC0
11755#define SIO_PDR_MERR_CFG_KEEP__PRE 0x40
11756#define SIO_PDR_MERR_CFG_UIO__B 8
11757#define SIO_PDR_MERR_CFG_UIO__W 1
11758#define SIO_PDR_MERR_CFG_UIO__M 0x100
11759#define SIO_PDR_MERR_CFG_UIO__PRE 0x0
11760
11761#define SIO_PDR_MCLK_CFG__A 0x7F0028
11762#define SIO_PDR_MCLK_CFG__W 9
11763#define SIO_PDR_MCLK_CFG__M 0x1FF
11764#define SIO_PDR_MCLK_CFG__PRE 0x50
11765#define SIO_PDR_MCLK_CFG_MODE__B 0
11766#define SIO_PDR_MCLK_CFG_MODE__W 3
11767#define SIO_PDR_MCLK_CFG_MODE__M 0x7
11768#define SIO_PDR_MCLK_CFG_MODE__PRE 0x0
11769#define SIO_PDR_MCLK_CFG_DRIVE__B 3
11770#define SIO_PDR_MCLK_CFG_DRIVE__W 3
11771#define SIO_PDR_MCLK_CFG_DRIVE__M 0x38
11772#define SIO_PDR_MCLK_CFG_DRIVE__PRE 0x10
11773#define SIO_PDR_MCLK_CFG_KEEP__B 6
11774#define SIO_PDR_MCLK_CFG_KEEP__W 2
11775#define SIO_PDR_MCLK_CFG_KEEP__M 0xC0
11776#define SIO_PDR_MCLK_CFG_KEEP__PRE 0x40
11777#define SIO_PDR_MCLK_CFG_UIO__B 8
11778#define SIO_PDR_MCLK_CFG_UIO__W 1
11779#define SIO_PDR_MCLK_CFG_UIO__M 0x100
11780#define SIO_PDR_MCLK_CFG_UIO__PRE 0x0
11781
11782#define SIO_PDR_MVAL_CFG__A 0x7F0029
11783#define SIO_PDR_MVAL_CFG__W 9
11784#define SIO_PDR_MVAL_CFG__M 0x1FF
11785#define SIO_PDR_MVAL_CFG__PRE 0x50
11786#define SIO_PDR_MVAL_CFG_MODE__B 0
11787#define SIO_PDR_MVAL_CFG_MODE__W 3
11788#define SIO_PDR_MVAL_CFG_MODE__M 0x7
11789#define SIO_PDR_MVAL_CFG_MODE__PRE 0x0
11790#define SIO_PDR_MVAL_CFG_DRIVE__B 3
11791#define SIO_PDR_MVAL_CFG_DRIVE__W 3
11792#define SIO_PDR_MVAL_CFG_DRIVE__M 0x38
11793#define SIO_PDR_MVAL_CFG_DRIVE__PRE 0x10
11794#define SIO_PDR_MVAL_CFG_KEEP__B 6
11795#define SIO_PDR_MVAL_CFG_KEEP__W 2
11796#define SIO_PDR_MVAL_CFG_KEEP__M 0xC0
11797#define SIO_PDR_MVAL_CFG_KEEP__PRE 0x40
11798#define SIO_PDR_MVAL_CFG_UIO__B 8
11799#define SIO_PDR_MVAL_CFG_UIO__W 1
11800#define SIO_PDR_MVAL_CFG_UIO__M 0x100
11801#define SIO_PDR_MVAL_CFG_UIO__PRE 0x0
11802
11803#define SIO_PDR_MD0_CFG__A 0x7F002A
11804#define SIO_PDR_MD0_CFG__W 9
11805#define SIO_PDR_MD0_CFG__M 0x1FF
11806#define SIO_PDR_MD0_CFG__PRE 0x50
11807#define SIO_PDR_MD0_CFG_MODE__B 0
11808#define SIO_PDR_MD0_CFG_MODE__W 3
11809#define SIO_PDR_MD0_CFG_MODE__M 0x7
11810#define SIO_PDR_MD0_CFG_MODE__PRE 0x0
11811#define SIO_PDR_MD0_CFG_DRIVE__B 3
11812#define SIO_PDR_MD0_CFG_DRIVE__W 3
11813#define SIO_PDR_MD0_CFG_DRIVE__M 0x38
11814#define SIO_PDR_MD0_CFG_DRIVE__PRE 0x10
11815#define SIO_PDR_MD0_CFG_KEEP__B 6
11816#define SIO_PDR_MD0_CFG_KEEP__W 2
11817#define SIO_PDR_MD0_CFG_KEEP__M 0xC0
11818#define SIO_PDR_MD0_CFG_KEEP__PRE 0x40
11819#define SIO_PDR_MD0_CFG_UIO__B 8
11820#define SIO_PDR_MD0_CFG_UIO__W 1
11821#define SIO_PDR_MD0_CFG_UIO__M 0x100
11822#define SIO_PDR_MD0_CFG_UIO__PRE 0x0
11823
11824#define SIO_PDR_MD1_CFG__A 0x7F002B
11825#define SIO_PDR_MD1_CFG__W 9
11826#define SIO_PDR_MD1_CFG__M 0x1FF
11827#define SIO_PDR_MD1_CFG__PRE 0x50
11828#define SIO_PDR_MD1_CFG_MODE__B 0
11829#define SIO_PDR_MD1_CFG_MODE__W 3
11830#define SIO_PDR_MD1_CFG_MODE__M 0x7
11831#define SIO_PDR_MD1_CFG_MODE__PRE 0x0
11832#define SIO_PDR_MD1_CFG_DRIVE__B 3
11833#define SIO_PDR_MD1_CFG_DRIVE__W 3
11834#define SIO_PDR_MD1_CFG_DRIVE__M 0x38
11835#define SIO_PDR_MD1_CFG_DRIVE__PRE 0x10
11836#define SIO_PDR_MD1_CFG_KEEP__B 6
11837#define SIO_PDR_MD1_CFG_KEEP__W 2
11838#define SIO_PDR_MD1_CFG_KEEP__M 0xC0
11839#define SIO_PDR_MD1_CFG_KEEP__PRE 0x40
11840#define SIO_PDR_MD1_CFG_UIO__B 8
11841#define SIO_PDR_MD1_CFG_UIO__W 1
11842#define SIO_PDR_MD1_CFG_UIO__M 0x100
11843#define SIO_PDR_MD1_CFG_UIO__PRE 0x0
11844
11845#define SIO_PDR_MD2_CFG__A 0x7F002C
11846#define SIO_PDR_MD2_CFG__W 9
11847#define SIO_PDR_MD2_CFG__M 0x1FF
11848#define SIO_PDR_MD2_CFG__PRE 0x50
11849#define SIO_PDR_MD2_CFG_MODE__B 0
11850#define SIO_PDR_MD2_CFG_MODE__W 3
11851#define SIO_PDR_MD2_CFG_MODE__M 0x7
11852#define SIO_PDR_MD2_CFG_MODE__PRE 0x0
11853#define SIO_PDR_MD2_CFG_DRIVE__B 3
11854#define SIO_PDR_MD2_CFG_DRIVE__W 3
11855#define SIO_PDR_MD2_CFG_DRIVE__M 0x38
11856#define SIO_PDR_MD2_CFG_DRIVE__PRE 0x10
11857#define SIO_PDR_MD2_CFG_KEEP__B 6
11858#define SIO_PDR_MD2_CFG_KEEP__W 2
11859#define SIO_PDR_MD2_CFG_KEEP__M 0xC0
11860#define SIO_PDR_MD2_CFG_KEEP__PRE 0x40
11861#define SIO_PDR_MD2_CFG_UIO__B 8
11862#define SIO_PDR_MD2_CFG_UIO__W 1
11863#define SIO_PDR_MD2_CFG_UIO__M 0x100
11864#define SIO_PDR_MD2_CFG_UIO__PRE 0x0
11865
11866#define SIO_PDR_MD3_CFG__A 0x7F002D
11867#define SIO_PDR_MD3_CFG__W 9
11868#define SIO_PDR_MD3_CFG__M 0x1FF
11869#define SIO_PDR_MD3_CFG__PRE 0x50
11870#define SIO_PDR_MD3_CFG_MODE__B 0
11871#define SIO_PDR_MD3_CFG_MODE__W 3
11872#define SIO_PDR_MD3_CFG_MODE__M 0x7
11873#define SIO_PDR_MD3_CFG_MODE__PRE 0x0
11874#define SIO_PDR_MD3_CFG_DRIVE__B 3
11875#define SIO_PDR_MD3_CFG_DRIVE__W 3
11876#define SIO_PDR_MD3_CFG_DRIVE__M 0x38
11877#define SIO_PDR_MD3_CFG_DRIVE__PRE 0x10
11878#define SIO_PDR_MD3_CFG_KEEP__B 6
11879#define SIO_PDR_MD3_CFG_KEEP__W 2
11880#define SIO_PDR_MD3_CFG_KEEP__M 0xC0
11881#define SIO_PDR_MD3_CFG_KEEP__PRE 0x40
11882#define SIO_PDR_MD3_CFG_UIO__B 8
11883#define SIO_PDR_MD3_CFG_UIO__W 1
11884#define SIO_PDR_MD3_CFG_UIO__M 0x100
11885#define SIO_PDR_MD3_CFG_UIO__PRE 0x0
11886
11887#define SIO_PDR_MD4_CFG__A 0x7F002F
11888#define SIO_PDR_MD4_CFG__W 9
11889#define SIO_PDR_MD4_CFG__M 0x1FF
11890#define SIO_PDR_MD4_CFG__PRE 0x50
11891#define SIO_PDR_MD4_CFG_MODE__B 0
11892#define SIO_PDR_MD4_CFG_MODE__W 3
11893#define SIO_PDR_MD4_CFG_MODE__M 0x7
11894#define SIO_PDR_MD4_CFG_MODE__PRE 0x0
11895#define SIO_PDR_MD4_CFG_DRIVE__B 3
11896#define SIO_PDR_MD4_CFG_DRIVE__W 3
11897#define SIO_PDR_MD4_CFG_DRIVE__M 0x38
11898#define SIO_PDR_MD4_CFG_DRIVE__PRE 0x10
11899#define SIO_PDR_MD4_CFG_KEEP__B 6
11900#define SIO_PDR_MD4_CFG_KEEP__W 2
11901#define SIO_PDR_MD4_CFG_KEEP__M 0xC0
11902#define SIO_PDR_MD4_CFG_KEEP__PRE 0x40
11903#define SIO_PDR_MD4_CFG_UIO__B 8
11904#define SIO_PDR_MD4_CFG_UIO__W 1
11905#define SIO_PDR_MD4_CFG_UIO__M 0x100
11906#define SIO_PDR_MD4_CFG_UIO__PRE 0x0
11907
11908#define SIO_PDR_MD5_CFG__A 0x7F0030
11909#define SIO_PDR_MD5_CFG__W 9
11910#define SIO_PDR_MD5_CFG__M 0x1FF
11911#define SIO_PDR_MD5_CFG__PRE 0x50
11912#define SIO_PDR_MD5_CFG_MODE__B 0
11913#define SIO_PDR_MD5_CFG_MODE__W 3
11914#define SIO_PDR_MD5_CFG_MODE__M 0x7
11915#define SIO_PDR_MD5_CFG_MODE__PRE 0x0
11916#define SIO_PDR_MD5_CFG_DRIVE__B 3
11917#define SIO_PDR_MD5_CFG_DRIVE__W 3
11918#define SIO_PDR_MD5_CFG_DRIVE__M 0x38
11919#define SIO_PDR_MD5_CFG_DRIVE__PRE 0x10
11920#define SIO_PDR_MD5_CFG_KEEP__B 6
11921#define SIO_PDR_MD5_CFG_KEEP__W 2
11922#define SIO_PDR_MD5_CFG_KEEP__M 0xC0
11923#define SIO_PDR_MD5_CFG_KEEP__PRE 0x40
11924#define SIO_PDR_MD5_CFG_UIO__B 8
11925#define SIO_PDR_MD5_CFG_UIO__W 1
11926#define SIO_PDR_MD5_CFG_UIO__M 0x100
11927#define SIO_PDR_MD5_CFG_UIO__PRE 0x0
11928
11929#define SIO_PDR_MD6_CFG__A 0x7F0031
11930#define SIO_PDR_MD6_CFG__W 9
11931#define SIO_PDR_MD6_CFG__M 0x1FF
11932#define SIO_PDR_MD6_CFG__PRE 0x50
11933#define SIO_PDR_MD6_CFG_MODE__B 0
11934#define SIO_PDR_MD6_CFG_MODE__W 3
11935#define SIO_PDR_MD6_CFG_MODE__M 0x7
11936#define SIO_PDR_MD6_CFG_MODE__PRE 0x0
11937#define SIO_PDR_MD6_CFG_DRIVE__B 3
11938#define SIO_PDR_MD6_CFG_DRIVE__W 3
11939#define SIO_PDR_MD6_CFG_DRIVE__M 0x38
11940#define SIO_PDR_MD6_CFG_DRIVE__PRE 0x10
11941#define SIO_PDR_MD6_CFG_KEEP__B 6
11942#define SIO_PDR_MD6_CFG_KEEP__W 2
11943#define SIO_PDR_MD6_CFG_KEEP__M 0xC0
11944#define SIO_PDR_MD6_CFG_KEEP__PRE 0x40
11945#define SIO_PDR_MD6_CFG_UIO__B 8
11946#define SIO_PDR_MD6_CFG_UIO__W 1
11947#define SIO_PDR_MD6_CFG_UIO__M 0x100
11948#define SIO_PDR_MD6_CFG_UIO__PRE 0x0
11949
11950#define SIO_PDR_MD7_CFG__A 0x7F0032
11951#define SIO_PDR_MD7_CFG__W 9
11952#define SIO_PDR_MD7_CFG__M 0x1FF
11953#define SIO_PDR_MD7_CFG__PRE 0x50
11954#define SIO_PDR_MD7_CFG_MODE__B 0
11955#define SIO_PDR_MD7_CFG_MODE__W 3
11956#define SIO_PDR_MD7_CFG_MODE__M 0x7
11957#define SIO_PDR_MD7_CFG_MODE__PRE 0x0
11958#define SIO_PDR_MD7_CFG_DRIVE__B 3
11959#define SIO_PDR_MD7_CFG_DRIVE__W 3
11960#define SIO_PDR_MD7_CFG_DRIVE__M 0x38
11961#define SIO_PDR_MD7_CFG_DRIVE__PRE 0x10
11962#define SIO_PDR_MD7_CFG_KEEP__B 6
11963#define SIO_PDR_MD7_CFG_KEEP__W 2
11964#define SIO_PDR_MD7_CFG_KEEP__M 0xC0
11965#define SIO_PDR_MD7_CFG_KEEP__PRE 0x40
11966#define SIO_PDR_MD7_CFG_UIO__B 8
11967#define SIO_PDR_MD7_CFG_UIO__W 1
11968#define SIO_PDR_MD7_CFG_UIO__M 0x100
11969#define SIO_PDR_MD7_CFG_UIO__PRE 0x0
11970
11971#define SIO_PDR_I2C_SCL1_CFG__A 0x7F0033
11972#define SIO_PDR_I2C_SCL1_CFG__W 9
11973#define SIO_PDR_I2C_SCL1_CFG__M 0x1FF
11974#define SIO_PDR_I2C_SCL1_CFG__PRE 0x11
11975#define SIO_PDR_I2C_SCL1_CFG_MODE__B 0
11976#define SIO_PDR_I2C_SCL1_CFG_MODE__W 3
11977#define SIO_PDR_I2C_SCL1_CFG_MODE__M 0x7
11978#define SIO_PDR_I2C_SCL1_CFG_MODE__PRE 0x1
11979#define SIO_PDR_I2C_SCL1_CFG_DRIVE__B 3
11980#define SIO_PDR_I2C_SCL1_CFG_DRIVE__W 3
11981#define SIO_PDR_I2C_SCL1_CFG_DRIVE__M 0x38
11982#define SIO_PDR_I2C_SCL1_CFG_DRIVE__PRE 0x10
11983#define SIO_PDR_I2C_SCL1_CFG_KEEP__B 6
11984#define SIO_PDR_I2C_SCL1_CFG_KEEP__W 2
11985#define SIO_PDR_I2C_SCL1_CFG_KEEP__M 0xC0
11986#define SIO_PDR_I2C_SCL1_CFG_KEEP__PRE 0x0
11987#define SIO_PDR_I2C_SCL1_CFG_UIO__B 8
11988#define SIO_PDR_I2C_SCL1_CFG_UIO__W 1
11989#define SIO_PDR_I2C_SCL1_CFG_UIO__M 0x100
11990#define SIO_PDR_I2C_SCL1_CFG_UIO__PRE 0x0
11991
11992#define SIO_PDR_I2C_SDA1_CFG__A 0x7F0034
11993#define SIO_PDR_I2C_SDA1_CFG__W 9
11994#define SIO_PDR_I2C_SDA1_CFG__M 0x1FF
11995#define SIO_PDR_I2C_SDA1_CFG__PRE 0x11
11996#define SIO_PDR_I2C_SDA1_CFG_MODE__B 0
11997#define SIO_PDR_I2C_SDA1_CFG_MODE__W 3
11998#define SIO_PDR_I2C_SDA1_CFG_MODE__M 0x7
11999#define SIO_PDR_I2C_SDA1_CFG_MODE__PRE 0x1
12000#define SIO_PDR_I2C_SDA1_CFG_DRIVE__B 3
12001#define SIO_PDR_I2C_SDA1_CFG_DRIVE__W 3
12002#define SIO_PDR_I2C_SDA1_CFG_DRIVE__M 0x38
12003#define SIO_PDR_I2C_SDA1_CFG_DRIVE__PRE 0x10
12004#define SIO_PDR_I2C_SDA1_CFG_KEEP__B 6
12005#define SIO_PDR_I2C_SDA1_CFG_KEEP__W 2
12006#define SIO_PDR_I2C_SDA1_CFG_KEEP__M 0xC0
12007#define SIO_PDR_I2C_SDA1_CFG_KEEP__PRE 0x0
12008#define SIO_PDR_I2C_SDA1_CFG_UIO__B 8
12009#define SIO_PDR_I2C_SDA1_CFG_UIO__W 1
12010#define SIO_PDR_I2C_SDA1_CFG_UIO__M 0x100
12011#define SIO_PDR_I2C_SDA1_CFG_UIO__PRE 0x0
12012
12013#define SIO_PDR_VSYNC_CFG__A 0x7F0036
12014#define SIO_PDR_VSYNC_CFG__W 9
12015#define SIO_PDR_VSYNC_CFG__M 0x1FF
12016#define SIO_PDR_VSYNC_CFG__PRE 0x10
12017#define SIO_PDR_VSYNC_CFG_MODE__B 0
12018#define SIO_PDR_VSYNC_CFG_MODE__W 3
12019#define SIO_PDR_VSYNC_CFG_MODE__M 0x7
12020#define SIO_PDR_VSYNC_CFG_MODE__PRE 0x0
12021#define SIO_PDR_VSYNC_CFG_DRIVE__B 3
12022#define SIO_PDR_VSYNC_CFG_DRIVE__W 3
12023#define SIO_PDR_VSYNC_CFG_DRIVE__M 0x38
12024#define SIO_PDR_VSYNC_CFG_DRIVE__PRE 0x10
12025#define SIO_PDR_VSYNC_CFG_KEEP__B 6
12026#define SIO_PDR_VSYNC_CFG_KEEP__W 2
12027#define SIO_PDR_VSYNC_CFG_KEEP__M 0xC0
12028#define SIO_PDR_VSYNC_CFG_KEEP__PRE 0x0
12029#define SIO_PDR_VSYNC_CFG_UIO__B 8
12030#define SIO_PDR_VSYNC_CFG_UIO__W 1
12031#define SIO_PDR_VSYNC_CFG_UIO__M 0x100
12032#define SIO_PDR_VSYNC_CFG_UIO__PRE 0x0
12033
12034#define SIO_PDR_SMA_RX_CFG__A 0x7F0037
12035#define SIO_PDR_SMA_RX_CFG__W 9
12036#define SIO_PDR_SMA_RX_CFG__M 0x1FF
12037#define SIO_PDR_SMA_RX_CFG__PRE 0x10
12038#define SIO_PDR_SMA_RX_CFG_MODE__B 0
12039#define SIO_PDR_SMA_RX_CFG_MODE__W 3
12040#define SIO_PDR_SMA_RX_CFG_MODE__M 0x7
12041#define SIO_PDR_SMA_RX_CFG_MODE__PRE 0x0
12042#define SIO_PDR_SMA_RX_CFG_DRIVE__B 3
12043#define SIO_PDR_SMA_RX_CFG_DRIVE__W 3
12044#define SIO_PDR_SMA_RX_CFG_DRIVE__M 0x38
12045#define SIO_PDR_SMA_RX_CFG_DRIVE__PRE 0x10
12046#define SIO_PDR_SMA_RX_CFG_KEEP__B 6
12047#define SIO_PDR_SMA_RX_CFG_KEEP__W 2
12048#define SIO_PDR_SMA_RX_CFG_KEEP__M 0xC0
12049#define SIO_PDR_SMA_RX_CFG_KEEP__PRE 0x0
12050#define SIO_PDR_SMA_RX_CFG_UIO__B 8
12051#define SIO_PDR_SMA_RX_CFG_UIO__W 1
12052#define SIO_PDR_SMA_RX_CFG_UIO__M 0x100
12053#define SIO_PDR_SMA_RX_CFG_UIO__PRE 0x0
12054
12055#define SIO_PDR_SMA_TX_CFG__A 0x7F0038
12056#define SIO_PDR_SMA_TX_CFG__W 9
12057#define SIO_PDR_SMA_TX_CFG__M 0x1FF
12058#define SIO_PDR_SMA_TX_CFG__PRE 0x90
12059#define SIO_PDR_SMA_TX_CFG_MODE__B 0
12060#define SIO_PDR_SMA_TX_CFG_MODE__W 3
12061#define SIO_PDR_SMA_TX_CFG_MODE__M 0x7
12062#define SIO_PDR_SMA_TX_CFG_MODE__PRE 0x0
12063#define SIO_PDR_SMA_TX_CFG_DRIVE__B 3
12064#define SIO_PDR_SMA_TX_CFG_DRIVE__W 3
12065#define SIO_PDR_SMA_TX_CFG_DRIVE__M 0x38
12066#define SIO_PDR_SMA_TX_CFG_DRIVE__PRE 0x10
12067#define SIO_PDR_SMA_TX_CFG_KEEP__B 6
12068#define SIO_PDR_SMA_TX_CFG_KEEP__W 2
12069#define SIO_PDR_SMA_TX_CFG_KEEP__M 0xC0
12070#define SIO_PDR_SMA_TX_CFG_KEEP__PRE 0x80
12071#define SIO_PDR_SMA_TX_CFG_UIO__B 8
12072#define SIO_PDR_SMA_TX_CFG_UIO__W 1
12073#define SIO_PDR_SMA_TX_CFG_UIO__M 0x100
12074#define SIO_PDR_SMA_TX_CFG_UIO__PRE 0x0
12075
12076#define SIO_PDR_I2C_SDA2_CFG__A 0x7F003F
12077#define SIO_PDR_I2C_SDA2_CFG__W 9
12078#define SIO_PDR_I2C_SDA2_CFG__M 0x1FF
12079#define SIO_PDR_I2C_SDA2_CFG__PRE 0x11
12080#define SIO_PDR_I2C_SDA2_CFG_MODE__B 0
12081#define SIO_PDR_I2C_SDA2_CFG_MODE__W 3
12082#define SIO_PDR_I2C_SDA2_CFG_MODE__M 0x7
12083#define SIO_PDR_I2C_SDA2_CFG_MODE__PRE 0x1
12084#define SIO_PDR_I2C_SDA2_CFG_DRIVE__B 3
12085#define SIO_PDR_I2C_SDA2_CFG_DRIVE__W 3
12086#define SIO_PDR_I2C_SDA2_CFG_DRIVE__M 0x38
12087#define SIO_PDR_I2C_SDA2_CFG_DRIVE__PRE 0x10
12088#define SIO_PDR_I2C_SDA2_CFG_KEEP__B 6
12089#define SIO_PDR_I2C_SDA2_CFG_KEEP__W 2
12090#define SIO_PDR_I2C_SDA2_CFG_KEEP__M 0xC0
12091#define SIO_PDR_I2C_SDA2_CFG_KEEP__PRE 0x0
12092#define SIO_PDR_I2C_SDA2_CFG_UIO__B 8
12093#define SIO_PDR_I2C_SDA2_CFG_UIO__W 1
12094#define SIO_PDR_I2C_SDA2_CFG_UIO__M 0x100
12095#define SIO_PDR_I2C_SDA2_CFG_UIO__PRE 0x0
12096
12097#define SIO_PDR_I2C_SCL2_CFG__A 0x7F0040
12098#define SIO_PDR_I2C_SCL2_CFG__W 9
12099#define SIO_PDR_I2C_SCL2_CFG__M 0x1FF
12100#define SIO_PDR_I2C_SCL2_CFG__PRE 0x11
12101#define SIO_PDR_I2C_SCL2_CFG_MODE__B 0
12102#define SIO_PDR_I2C_SCL2_CFG_MODE__W 3
12103#define SIO_PDR_I2C_SCL2_CFG_MODE__M 0x7
12104#define SIO_PDR_I2C_SCL2_CFG_MODE__PRE 0x1
12105#define SIO_PDR_I2C_SCL2_CFG_DRIVE__B 3
12106#define SIO_PDR_I2C_SCL2_CFG_DRIVE__W 3
12107#define SIO_PDR_I2C_SCL2_CFG_DRIVE__M 0x38
12108#define SIO_PDR_I2C_SCL2_CFG_DRIVE__PRE 0x10
12109#define SIO_PDR_I2C_SCL2_CFG_KEEP__B 6
12110#define SIO_PDR_I2C_SCL2_CFG_KEEP__W 2
12111#define SIO_PDR_I2C_SCL2_CFG_KEEP__M 0xC0
12112#define SIO_PDR_I2C_SCL2_CFG_KEEP__PRE 0x0
12113#define SIO_PDR_I2C_SCL2_CFG_UIO__B 8
12114#define SIO_PDR_I2C_SCL2_CFG_UIO__W 1
12115#define SIO_PDR_I2C_SCL2_CFG_UIO__M 0x100
12116#define SIO_PDR_I2C_SCL2_CFG_UIO__PRE 0x0
12117
12118#define SIO_PDR_I2S_CL_CFG__A 0x7F0041
12119#define SIO_PDR_I2S_CL_CFG__W 9
12120#define SIO_PDR_I2S_CL_CFG__M 0x1FF
12121#define SIO_PDR_I2S_CL_CFG__PRE 0x10
12122#define SIO_PDR_I2S_CL_CFG_MODE__B 0
12123#define SIO_PDR_I2S_CL_CFG_MODE__W 3
12124#define SIO_PDR_I2S_CL_CFG_MODE__M 0x7
12125#define SIO_PDR_I2S_CL_CFG_MODE__PRE 0x0
12126#define SIO_PDR_I2S_CL_CFG_DRIVE__B 3
12127#define SIO_PDR_I2S_CL_CFG_DRIVE__W 3
12128#define SIO_PDR_I2S_CL_CFG_DRIVE__M 0x38
12129#define SIO_PDR_I2S_CL_CFG_DRIVE__PRE 0x10
12130#define SIO_PDR_I2S_CL_CFG_KEEP__B 6
12131#define SIO_PDR_I2S_CL_CFG_KEEP__W 2
12132#define SIO_PDR_I2S_CL_CFG_KEEP__M 0xC0
12133#define SIO_PDR_I2S_CL_CFG_KEEP__PRE 0x0
12134#define SIO_PDR_I2S_CL_CFG_UIO__B 8
12135#define SIO_PDR_I2S_CL_CFG_UIO__W 1
12136#define SIO_PDR_I2S_CL_CFG_UIO__M 0x100
12137#define SIO_PDR_I2S_CL_CFG_UIO__PRE 0x0
12138
12139#define SIO_PDR_I2S_DA_CFG__A 0x7F0042
12140#define SIO_PDR_I2S_DA_CFG__W 9
12141#define SIO_PDR_I2S_DA_CFG__M 0x1FF
12142#define SIO_PDR_I2S_DA_CFG__PRE 0x10
12143#define SIO_PDR_I2S_DA_CFG_MODE__B 0
12144#define SIO_PDR_I2S_DA_CFG_MODE__W 3
12145#define SIO_PDR_I2S_DA_CFG_MODE__M 0x7
12146#define SIO_PDR_I2S_DA_CFG_MODE__PRE 0x0
12147#define SIO_PDR_I2S_DA_CFG_DRIVE__B 3
12148#define SIO_PDR_I2S_DA_CFG_DRIVE__W 3
12149#define SIO_PDR_I2S_DA_CFG_DRIVE__M 0x38
12150#define SIO_PDR_I2S_DA_CFG_DRIVE__PRE 0x10
12151#define SIO_PDR_I2S_DA_CFG_KEEP__B 6
12152#define SIO_PDR_I2S_DA_CFG_KEEP__W 2
12153#define SIO_PDR_I2S_DA_CFG_KEEP__M 0xC0
12154#define SIO_PDR_I2S_DA_CFG_KEEP__PRE 0x0
12155#define SIO_PDR_I2S_DA_CFG_UIO__B 8
12156#define SIO_PDR_I2S_DA_CFG_UIO__W 1
12157#define SIO_PDR_I2S_DA_CFG_UIO__M 0x100
12158#define SIO_PDR_I2S_DA_CFG_UIO__PRE 0x0
12159
12160#define SIO_PDR_GPIO_GPIO_FNC__A 0x7F0050
12161#define SIO_PDR_GPIO_GPIO_FNC__W 2
12162#define SIO_PDR_GPIO_GPIO_FNC__M 0x3
12163#define SIO_PDR_GPIO_GPIO_FNC__PRE 0x0
12164#define SIO_PDR_GPIO_GPIO_FNC_SEL__B 0
12165#define SIO_PDR_GPIO_GPIO_FNC_SEL__W 2
12166#define SIO_PDR_GPIO_GPIO_FNC_SEL__M 0x3
12167#define SIO_PDR_GPIO_GPIO_FNC_SEL__PRE 0x0
12168
12169#define SIO_PDR_IRQN_GPIO_FNC__A 0x7F0051
12170#define SIO_PDR_IRQN_GPIO_FNC__W 2
12171#define SIO_PDR_IRQN_GPIO_FNC__M 0x3
12172#define SIO_PDR_IRQN_GPIO_FNC__PRE 0x0
12173#define SIO_PDR_IRQN_GPIO_FNC_SEL__B 0
12174#define SIO_PDR_IRQN_GPIO_FNC_SEL__W 2
12175#define SIO_PDR_IRQN_GPIO_FNC_SEL__M 0x3
12176#define SIO_PDR_IRQN_GPIO_FNC_SEL__PRE 0x0
12177
12178#define SIO_PDR_MSTRT_GPIO_FNC__A 0x7F0052
12179#define SIO_PDR_MSTRT_GPIO_FNC__W 2
12180#define SIO_PDR_MSTRT_GPIO_FNC__M 0x3
12181#define SIO_PDR_MSTRT_GPIO_FNC__PRE 0x0
12182#define SIO_PDR_MSTRT_GPIO_FNC_SEL__B 0
12183#define SIO_PDR_MSTRT_GPIO_FNC_SEL__W 2
12184#define SIO_PDR_MSTRT_GPIO_FNC_SEL__M 0x3
12185#define SIO_PDR_MSTRT_GPIO_FNC_SEL__PRE 0x0
12186
12187#define SIO_PDR_MERR_GPIO_FNC__A 0x7F0053
12188#define SIO_PDR_MERR_GPIO_FNC__W 2
12189#define SIO_PDR_MERR_GPIO_FNC__M 0x3
12190#define SIO_PDR_MERR_GPIO_FNC__PRE 0x0
12191#define SIO_PDR_MERR_GPIO_FNC_SEL__B 0
12192#define SIO_PDR_MERR_GPIO_FNC_SEL__W 2
12193#define SIO_PDR_MERR_GPIO_FNC_SEL__M 0x3
12194#define SIO_PDR_MERR_GPIO_FNC_SEL__PRE 0x0
12195
12196#define SIO_PDR_MCLK_GPIO_FNC__A 0x7F0054
12197#define SIO_PDR_MCLK_GPIO_FNC__W 2
12198#define SIO_PDR_MCLK_GPIO_FNC__M 0x3
12199#define SIO_PDR_MCLK_GPIO_FNC__PRE 0x0
12200#define SIO_PDR_MCLK_GPIO_FNC_SEL__B 0
12201#define SIO_PDR_MCLK_GPIO_FNC_SEL__W 2
12202#define SIO_PDR_MCLK_GPIO_FNC_SEL__M 0x3
12203#define SIO_PDR_MCLK_GPIO_FNC_SEL__PRE 0x0
12204
12205#define SIO_PDR_MVAL_GPIO_FNC__A 0x7F0055
12206#define SIO_PDR_MVAL_GPIO_FNC__W 2
12207#define SIO_PDR_MVAL_GPIO_FNC__M 0x3
12208#define SIO_PDR_MVAL_GPIO_FNC__PRE 0x0
12209#define SIO_PDR_MVAL_GPIO_FNC_SEL__B 0
12210#define SIO_PDR_MVAL_GPIO_FNC_SEL__W 2
12211#define SIO_PDR_MVAL_GPIO_FNC_SEL__M 0x3
12212#define SIO_PDR_MVAL_GPIO_FNC_SEL__PRE 0x0
12213
12214#define SIO_PDR_MD0_GPIO_FNC__A 0x7F0056
12215#define SIO_PDR_MD0_GPIO_FNC__W 2
12216#define SIO_PDR_MD0_GPIO_FNC__M 0x3
12217#define SIO_PDR_MD0_GPIO_FNC__PRE 0x0
12218#define SIO_PDR_MD0_GPIO_FNC_SEL__B 0
12219#define SIO_PDR_MD0_GPIO_FNC_SEL__W 2
12220#define SIO_PDR_MD0_GPIO_FNC_SEL__M 0x3
12221#define SIO_PDR_MD0_GPIO_FNC_SEL__PRE 0x0
12222
12223#define SIO_PDR_MD1_GPIO_FNC__A 0x7F0057
12224#define SIO_PDR_MD1_GPIO_FNC__W 2
12225#define SIO_PDR_MD1_GPIO_FNC__M 0x3
12226#define SIO_PDR_MD1_GPIO_FNC__PRE 0x0
12227#define SIO_PDR_MD1_GPIO_FNC_SEL__B 0
12228#define SIO_PDR_MD1_GPIO_FNC_SEL__W 2
12229#define SIO_PDR_MD1_GPIO_FNC_SEL__M 0x3
12230#define SIO_PDR_MD1_GPIO_FNC_SEL__PRE 0x0
12231
12232#define SIO_PDR_MD2_GPIO_FNC__A 0x7F0058
12233#define SIO_PDR_MD2_GPIO_FNC__W 2
12234#define SIO_PDR_MD2_GPIO_FNC__M 0x3
12235#define SIO_PDR_MD2_GPIO_FNC__PRE 0x0
12236#define SIO_PDR_MD2_GPIO_FNC_SEL__B 0
12237#define SIO_PDR_MD2_GPIO_FNC_SEL__W 2
12238#define SIO_PDR_MD2_GPIO_FNC_SEL__M 0x3
12239#define SIO_PDR_MD2_GPIO_FNC_SEL__PRE 0x0
12240
12241#define SIO_PDR_MD3_GPIO_FNC__A 0x7F0059
12242#define SIO_PDR_MD3_GPIO_FNC__W 2
12243#define SIO_PDR_MD3_GPIO_FNC__M 0x3
12244#define SIO_PDR_MD3_GPIO_FNC__PRE 0x0
12245#define SIO_PDR_MD3_GPIO_FNC_SEL__B 0
12246#define SIO_PDR_MD3_GPIO_FNC_SEL__W 2
12247#define SIO_PDR_MD3_GPIO_FNC_SEL__M 0x3
12248#define SIO_PDR_MD3_GPIO_FNC_SEL__PRE 0x0
12249
12250#define SIO_PDR_MD4_GPIO_FNC__A 0x7F005A
12251#define SIO_PDR_MD4_GPIO_FNC__W 2
12252#define SIO_PDR_MD4_GPIO_FNC__M 0x3
12253#define SIO_PDR_MD4_GPIO_FNC__PRE 0x0
12254#define SIO_PDR_MD4_GPIO_FNC_SEL__B 0
12255#define SIO_PDR_MD4_GPIO_FNC_SEL__W 2
12256#define SIO_PDR_MD4_GPIO_FNC_SEL__M 0x3
12257#define SIO_PDR_MD4_GPIO_FNC_SEL__PRE 0x0
12258
12259#define SIO_PDR_MD5_GPIO_FNC__A 0x7F005B
12260#define SIO_PDR_MD5_GPIO_FNC__W 2
12261#define SIO_PDR_MD5_GPIO_FNC__M 0x3
12262#define SIO_PDR_MD5_GPIO_FNC__PRE 0x0
12263#define SIO_PDR_MD5_GPIO_FNC_SEL__B 0
12264#define SIO_PDR_MD5_GPIO_FNC_SEL__W 2
12265#define SIO_PDR_MD5_GPIO_FNC_SEL__M 0x3
12266#define SIO_PDR_MD5_GPIO_FNC_SEL__PRE 0x0
12267
12268#define SIO_PDR_MD6_GPIO_FNC__A 0x7F005C
12269#define SIO_PDR_MD6_GPIO_FNC__W 2
12270#define SIO_PDR_MD6_GPIO_FNC__M 0x3
12271#define SIO_PDR_MD6_GPIO_FNC__PRE 0x0
12272#define SIO_PDR_MD6_GPIO_FNC_SEL__B 0
12273#define SIO_PDR_MD6_GPIO_FNC_SEL__W 2
12274#define SIO_PDR_MD6_GPIO_FNC_SEL__M 0x3
12275#define SIO_PDR_MD6_GPIO_FNC_SEL__PRE 0x0
12276
12277#define SIO_PDR_MD7_GPIO_FNC__A 0x7F005D
12278#define SIO_PDR_MD7_GPIO_FNC__W 2
12279#define SIO_PDR_MD7_GPIO_FNC__M 0x3
12280#define SIO_PDR_MD7_GPIO_FNC__PRE 0x0
12281#define SIO_PDR_MD7_GPIO_FNC_SEL__B 0
12282#define SIO_PDR_MD7_GPIO_FNC_SEL__W 2
12283#define SIO_PDR_MD7_GPIO_FNC_SEL__M 0x3
12284#define SIO_PDR_MD7_GPIO_FNC_SEL__PRE 0x0
12285
12286#define SIO_PDR_SMA_RX_GPIO_FNC__A 0x7F005E
12287#define SIO_PDR_SMA_RX_GPIO_FNC__W 2
12288#define SIO_PDR_SMA_RX_GPIO_FNC__M 0x3
12289#define SIO_PDR_SMA_RX_GPIO_FNC__PRE 0x0
12290#define SIO_PDR_SMA_RX_GPIO_FNC_SEL__B 0
12291#define SIO_PDR_SMA_RX_GPIO_FNC_SEL__W 2
12292#define SIO_PDR_SMA_RX_GPIO_FNC_SEL__M 0x3
12293#define SIO_PDR_SMA_RX_GPIO_FNC_SEL__PRE 0x0
12294
12295#define SIO_PDR_SMA_TX_GPIO_FNC__A 0x7F005F
12296#define SIO_PDR_SMA_TX_GPIO_FNC__W 2
12297#define SIO_PDR_SMA_TX_GPIO_FNC__M 0x3
12298#define SIO_PDR_SMA_TX_GPIO_FNC__PRE 0x0
12299#define SIO_PDR_SMA_TX_GPIO_FNC_SEL__B 0
12300#define SIO_PDR_SMA_TX_GPIO_FNC_SEL__W 2
12301#define SIO_PDR_SMA_TX_GPIO_FNC_SEL__M 0x3
12302#define SIO_PDR_SMA_TX_GPIO_FNC_SEL__PRE 0x0
12303
12304
12305
12306
12307
12308
12309#define VSB_COMM_EXEC__A 0x1C00000
12310#define VSB_COMM_EXEC__W 2
12311#define VSB_COMM_EXEC__M 0x3
12312#define VSB_COMM_EXEC__PRE 0x0
12313#define VSB_COMM_EXEC_STOP 0x0
12314#define VSB_COMM_EXEC_ACTIVE 0x1
12315#define VSB_COMM_EXEC_HOLD 0x2
12316
12317
12318#define VSB_COMM_MB__A 0x1C00002
12319#define VSB_COMM_MB__W 16
12320#define VSB_COMM_MB__M 0xFFFF
12321#define VSB_COMM_MB__PRE 0x0
12322#define VSB_COMM_INT_REQ__A 0x1C00003
12323#define VSB_COMM_INT_REQ__W 1
12324#define VSB_COMM_INT_REQ__M 0x1
12325#define VSB_COMM_INT_REQ__PRE 0x0
12326
12327#define VSB_COMM_INT_REQ_TOP_INT_REQ__B 0
12328#define VSB_COMM_INT_REQ_TOP_INT_REQ__W 1
12329#define VSB_COMM_INT_REQ_TOP_INT_REQ__M 0x1
12330#define VSB_COMM_INT_REQ_TOP_INT_REQ__PRE 0x0
12331
12332
12333#define VSB_COMM_INT_STA__A 0x1C00005
12334#define VSB_COMM_INT_STA__W 16
12335#define VSB_COMM_INT_STA__M 0xFFFF
12336#define VSB_COMM_INT_STA__PRE 0x0
12337
12338#define VSB_COMM_INT_MSK__A 0x1C00006
12339#define VSB_COMM_INT_MSK__W 16
12340#define VSB_COMM_INT_MSK__M 0xFFFF
12341#define VSB_COMM_INT_MSK__PRE 0x0
12342
12343#define VSB_COMM_INT_STM__A 0x1C00007
12344#define VSB_COMM_INT_STM__W 16
12345#define VSB_COMM_INT_STM__M 0xFFFF
12346#define VSB_COMM_INT_STM__PRE 0x0
12347
12348
12349
12350
12351#define VSB_TOP_COMM_EXEC__A 0x1C10000
12352#define VSB_TOP_COMM_EXEC__W 2
12353#define VSB_TOP_COMM_EXEC__M 0x3
12354#define VSB_TOP_COMM_EXEC__PRE 0x0
12355#define VSB_TOP_COMM_EXEC_STOP 0x0
12356#define VSB_TOP_COMM_EXEC_ACTIVE 0x1
12357#define VSB_TOP_COMM_EXEC_HOLD 0x2
12358
12359#define VSB_TOP_COMM_MB__A 0x1C10002
12360#define VSB_TOP_COMM_MB__W 10
12361#define VSB_TOP_COMM_MB__M 0x3FF
12362#define VSB_TOP_COMM_MB__PRE 0x0
12363
12364#define VSB_TOP_COMM_MB_CTL__B 0
12365#define VSB_TOP_COMM_MB_CTL__W 1
12366#define VSB_TOP_COMM_MB_CTL__M 0x1
12367#define VSB_TOP_COMM_MB_CTL__PRE 0x0
12368#define VSB_TOP_COMM_MB_CTL_CTL_OFF 0x0
12369#define VSB_TOP_COMM_MB_CTL_CTL_ON 0x1
12370
12371#define VSB_TOP_COMM_MB_OBS__B 1
12372#define VSB_TOP_COMM_MB_OBS__W 1
12373#define VSB_TOP_COMM_MB_OBS__M 0x2
12374#define VSB_TOP_COMM_MB_OBS__PRE 0x0
12375#define VSB_TOP_COMM_MB_OBS_OBS_OFF 0x0
12376#define VSB_TOP_COMM_MB_OBS_OBS_ON 0x2
12377
12378#define VSB_TOP_COMM_MB_MUX_CTL__B 2
12379#define VSB_TOP_COMM_MB_MUX_CTL__W 4
12380#define VSB_TOP_COMM_MB_MUX_CTL__M 0x3C
12381#define VSB_TOP_COMM_MB_MUX_CTL__PRE 0x0
12382
12383#define VSB_TOP_COMM_MB_MUX_OBS__B 6
12384#define VSB_TOP_COMM_MB_MUX_OBS__W 4
12385#define VSB_TOP_COMM_MB_MUX_OBS__M 0x3C0
12386#define VSB_TOP_COMM_MB_MUX_OBS__PRE 0x0
12387#define VSB_TOP_COMM_MB_MUX_OBS_VSB_FEC 0x0
12388#define VSB_TOP_COMM_MB_MUX_OBS_VSB_IQM 0x40
12389#define VSB_TOP_COMM_MB_MUX_OBS_VSB_IQM_AMPLITUDE 0x80
12390#define VSB_TOP_COMM_MB_MUX_OBS_VSB_TCMEQ_1 0xC0
12391#define VSB_TOP_COMM_MB_MUX_OBS_VSB_TCMEQ_2 0x100
12392#define VSB_TOP_COMM_MB_MUX_OBS_VSB_FFE_1 0x140
12393#define VSB_TOP_COMM_MB_MUX_OBS_VSB_FFE_2 0x180
12394#define VSB_TOP_COMM_MB_MUX_OBS_VSB_DFE_1 0x1C0
12395#define VSB_TOP_COMM_MB_MUX_OBS_VSB_DFE_2 0x200
12396
12397
12398#define VSB_TOP_COMM_INT_REQ__A 0x1C10003
12399#define VSB_TOP_COMM_INT_REQ__W 1
12400#define VSB_TOP_COMM_INT_REQ__M 0x1
12401#define VSB_TOP_COMM_INT_REQ__PRE 0x0
12402#define VSB_TOP_COMM_INT_STA__A 0x1C10005
12403#define VSB_TOP_COMM_INT_STA__W 6
12404#define VSB_TOP_COMM_INT_STA__M 0x3F
12405#define VSB_TOP_COMM_INT_STA__PRE 0x0
12406
12407#define VSB_TOP_COMM_INT_STA_FIELD_INT_STA__B 0
12408#define VSB_TOP_COMM_INT_STA_FIELD_INT_STA__W 1
12409#define VSB_TOP_COMM_INT_STA_FIELD_INT_STA__M 0x1
12410#define VSB_TOP_COMM_INT_STA_FIELD_INT_STA__PRE 0x0
12411
12412#define VSB_TOP_COMM_INT_STA_LOCK_STA__B 1
12413#define VSB_TOP_COMM_INT_STA_LOCK_STA__W 1
12414#define VSB_TOP_COMM_INT_STA_LOCK_STA__M 0x2
12415#define VSB_TOP_COMM_INT_STA_LOCK_STA__PRE 0x0
12416
12417#define VSB_TOP_COMM_INT_STA_UNLOCK_STA__B 2
12418#define VSB_TOP_COMM_INT_STA_UNLOCK_STA__W 1
12419#define VSB_TOP_COMM_INT_STA_UNLOCK_STA__M 0x4
12420#define VSB_TOP_COMM_INT_STA_UNLOCK_STA__PRE 0x0
12421
12422#define VSB_TOP_COMM_INT_STA_TAPREADER_STA__B 3
12423#define VSB_TOP_COMM_INT_STA_TAPREADER_STA__W 1
12424#define VSB_TOP_COMM_INT_STA_TAPREADER_STA__M 0x8
12425#define VSB_TOP_COMM_INT_STA_TAPREADER_STA__PRE 0x0
12426
12427#define VSB_TOP_COMM_INT_STA_SEGSYNCINTR_STA__B 4
12428#define VSB_TOP_COMM_INT_STA_SEGSYNCINTR_STA__W 1
12429#define VSB_TOP_COMM_INT_STA_SEGSYNCINTR_STA__M 0x10
12430#define VSB_TOP_COMM_INT_STA_SEGSYNCINTR_STA__PRE 0x0
12431
12432#define VSB_TOP_COMM_INT_STA_MERSER_STA__B 5
12433#define VSB_TOP_COMM_INT_STA_MERSER_STA__W 1
12434#define VSB_TOP_COMM_INT_STA_MERSER_STA__M 0x20
12435#define VSB_TOP_COMM_INT_STA_MERSER_STA__PRE 0x0
12436
12437#define VSB_TOP_COMM_INT_MSK__A 0x1C10006
12438#define VSB_TOP_COMM_INT_MSK__W 6
12439#define VSB_TOP_COMM_INT_MSK__M 0x3F
12440#define VSB_TOP_COMM_INT_MSK__PRE 0x0
12441
12442#define VSB_TOP_COMM_INT_MSK_FIELD_INT_MSK__B 0
12443#define VSB_TOP_COMM_INT_MSK_FIELD_INT_MSK__W 1
12444#define VSB_TOP_COMM_INT_MSK_FIELD_INT_MSK__M 0x1
12445#define VSB_TOP_COMM_INT_MSK_FIELD_INT_MSK__PRE 0x0
12446
12447#define VSB_TOP_COMM_INT_MSK_LOCK_MSK__B 1
12448#define VSB_TOP_COMM_INT_MSK_LOCK_MSK__W 1
12449#define VSB_TOP_COMM_INT_MSK_LOCK_MSK__M 0x2
12450#define VSB_TOP_COMM_INT_MSK_LOCK_MSK__PRE 0x0
12451
12452#define VSB_TOP_COMM_INT_MSK_UNLOCK_MSK__B 2
12453#define VSB_TOP_COMM_INT_MSK_UNLOCK_MSK__W 1
12454#define VSB_TOP_COMM_INT_MSK_UNLOCK_MSK__M 0x4
12455#define VSB_TOP_COMM_INT_MSK_UNLOCK_MSK__PRE 0x0
12456
12457#define VSB_TOP_COMM_INT_MSK_TAPREADER_MSK__B 3
12458#define VSB_TOP_COMM_INT_MSK_TAPREADER_MSK__W 1
12459#define VSB_TOP_COMM_INT_MSK_TAPREADER_MSK__M 0x8
12460#define VSB_TOP_COMM_INT_MSK_TAPREADER_MSK__PRE 0x0
12461
12462#define VSB_TOP_COMM_INT_MSK_SEGSYNCINTR_MSK__B 4
12463#define VSB_TOP_COMM_INT_MSK_SEGSYNCINTR_MSK__W 1
12464#define VSB_TOP_COMM_INT_MSK_SEGSYNCINTR_MSK__M 0x10
12465#define VSB_TOP_COMM_INT_MSK_SEGSYNCINTR_MSK__PRE 0x0
12466
12467#define VSB_TOP_COMM_INT_MSK_MERSER_MSK__B 5
12468#define VSB_TOP_COMM_INT_MSK_MERSER_MSK__W 1
12469#define VSB_TOP_COMM_INT_MSK_MERSER_MSK__M 0x20
12470#define VSB_TOP_COMM_INT_MSK_MERSER_MSK__PRE 0x0
12471
12472#define VSB_TOP_COMM_INT_STM__A 0x1C10007
12473#define VSB_TOP_COMM_INT_STM__W 6
12474#define VSB_TOP_COMM_INT_STM__M 0x3F
12475#define VSB_TOP_COMM_INT_STM__PRE 0x0
12476
12477#define VSB_TOP_COMM_INT_STM_FIELD_INT_STM__B 0
12478#define VSB_TOP_COMM_INT_STM_FIELD_INT_STM__W 1
12479#define VSB_TOP_COMM_INT_STM_FIELD_INT_STM__M 0x1
12480#define VSB_TOP_COMM_INT_STM_FIELD_INT_STM__PRE 0x0
12481
12482#define VSB_TOP_COMM_INT_STM_LOCK_STM__B 1
12483#define VSB_TOP_COMM_INT_STM_LOCK_STM__W 1
12484#define VSB_TOP_COMM_INT_STM_LOCK_STM__M 0x2
12485#define VSB_TOP_COMM_INT_STM_LOCK_STM__PRE 0x0
12486
12487#define VSB_TOP_COMM_INT_STM_UNLOCK_STM__B 2
12488#define VSB_TOP_COMM_INT_STM_UNLOCK_STM__W 1
12489#define VSB_TOP_COMM_INT_STM_UNLOCK_STM__M 0x4
12490#define VSB_TOP_COMM_INT_STM_UNLOCK_STM__PRE 0x0
12491
12492#define VSB_TOP_COMM_INT_STM_TAPREADER_STM__B 3
12493#define VSB_TOP_COMM_INT_STM_TAPREADER_STM__W 1
12494#define VSB_TOP_COMM_INT_STM_TAPREADER_STM__M 0x8
12495#define VSB_TOP_COMM_INT_STM_TAPREADER_STM__PRE 0x0
12496
12497#define VSB_TOP_COMM_INT_STM_SEGSYNCINTR_STM__B 4
12498#define VSB_TOP_COMM_INT_STM_SEGSYNCINTR_STM__W 1
12499#define VSB_TOP_COMM_INT_STM_SEGSYNCINTR_STM__M 0x10
12500#define VSB_TOP_COMM_INT_STM_SEGSYNCINTR_STM__PRE 0x0
12501
12502#define VSB_TOP_COMM_INT_STM_MERSER_STM__B 5
12503#define VSB_TOP_COMM_INT_STM_MERSER_STM__W 1
12504#define VSB_TOP_COMM_INT_STM_MERSER_STM__M 0x20
12505#define VSB_TOP_COMM_INT_STM_MERSER_STM__PRE 0x0
12506
12507
12508#define VSB_TOP_CKGN1ACQ__A 0x1C10010
12509#define VSB_TOP_CKGN1ACQ__W 8
12510#define VSB_TOP_CKGN1ACQ__M 0xFF
12511#define VSB_TOP_CKGN1ACQ__PRE 0x4
12512
12513#define VSB_TOP_CKGN1TRK__A 0x1C10011
12514#define VSB_TOP_CKGN1TRK__W 8
12515#define VSB_TOP_CKGN1TRK__M 0xFF
12516#define VSB_TOP_CKGN1TRK__PRE 0x0
12517
12518#define VSB_TOP_CKGN2ACQ__A 0x1C10012
12519#define VSB_TOP_CKGN2ACQ__W 8
12520#define VSB_TOP_CKGN2ACQ__M 0xFF
12521#define VSB_TOP_CKGN2ACQ__PRE 0x2
12522
12523#define VSB_TOP_CKGN2TRK__A 0x1C10013
12524#define VSB_TOP_CKGN2TRK__W 8
12525#define VSB_TOP_CKGN2TRK__M 0xFF
12526#define VSB_TOP_CKGN2TRK__PRE 0x1
12527
12528#define VSB_TOP_CKGN3__A 0x1C10014
12529#define VSB_TOP_CKGN3__W 8
12530#define VSB_TOP_CKGN3__M 0xFF
12531#define VSB_TOP_CKGN3__PRE 0x5
12532
12533#define VSB_TOP_CYGN1ACQ__A 0x1C10015
12534#define VSB_TOP_CYGN1ACQ__W 8
12535#define VSB_TOP_CYGN1ACQ__M 0xFF
12536#define VSB_TOP_CYGN1ACQ__PRE 0x3
12537
12538#define VSB_TOP_CYGN1TRK__A 0x1C10016
12539#define VSB_TOP_CYGN1TRK__W 8
12540#define VSB_TOP_CYGN1TRK__M 0xFF
12541#define VSB_TOP_CYGN1TRK__PRE 0x0
12542
12543#define VSB_TOP_CYGN2ACQ__A 0x1C10017
12544#define VSB_TOP_CYGN2ACQ__W 8
12545#define VSB_TOP_CYGN2ACQ__M 0xFF
12546#define VSB_TOP_CYGN2ACQ__PRE 0x3
12547
12548#define VSB_TOP_CYGN2TRK__A 0x1C10018
12549#define VSB_TOP_CYGN2TRK__W 8
12550#define VSB_TOP_CYGN2TRK__M 0xFF
12551#define VSB_TOP_CYGN2TRK__PRE 0x2
12552
12553#define VSB_TOP_CYGN3__A 0x1C10019
12554#define VSB_TOP_CYGN3__W 8
12555#define VSB_TOP_CYGN3__M 0xFF
12556#define VSB_TOP_CYGN3__PRE 0x6
12557#define VSB_TOP_SYNCCTRLWORD__A 0x1C1001A
12558#define VSB_TOP_SYNCCTRLWORD__W 5
12559#define VSB_TOP_SYNCCTRLWORD__M 0x1F
12560#define VSB_TOP_SYNCCTRLWORD__PRE 0x0
12561
12562#define VSB_TOP_SYNCCTRLWORD_PRST__B 0
12563#define VSB_TOP_SYNCCTRLWORD_PRST__W 1
12564#define VSB_TOP_SYNCCTRLWORD_PRST__M 0x1
12565#define VSB_TOP_SYNCCTRLWORD_PRST__PRE 0x0
12566
12567#define VSB_TOP_SYNCCTRLWORD_DCFREEZ__B 1
12568#define VSB_TOP_SYNCCTRLWORD_DCFREEZ__W 1
12569#define VSB_TOP_SYNCCTRLWORD_DCFREEZ__M 0x2
12570#define VSB_TOP_SYNCCTRLWORD_DCFREEZ__PRE 0x0
12571
12572#define VSB_TOP_SYNCCTRLWORD_INVCNST__B 2
12573#define VSB_TOP_SYNCCTRLWORD_INVCNST__W 1
12574#define VSB_TOP_SYNCCTRLWORD_INVCNST__M 0x4
12575#define VSB_TOP_SYNCCTRLWORD_INVCNST__PRE 0x0
12576
12577#define VSB_TOP_SYNCCTRLWORD_CPUAGCRST__B 3
12578#define VSB_TOP_SYNCCTRLWORD_CPUAGCRST__W 1
12579#define VSB_TOP_SYNCCTRLWORD_CPUAGCRST__M 0x8
12580#define VSB_TOP_SYNCCTRLWORD_CPUAGCRST__PRE 0x0
12581
12582#define VSB_TOP_SYNCCTRLWORD_AGCIGNOREFS__B 4
12583#define VSB_TOP_SYNCCTRLWORD_AGCIGNOREFS__W 1
12584#define VSB_TOP_SYNCCTRLWORD_AGCIGNOREFS__M 0x10
12585#define VSB_TOP_SYNCCTRLWORD_AGCIGNOREFS__PRE 0x0
12586
12587
12588#define VSB_TOP_MAINSMUP__A 0x1C1001B
12589#define VSB_TOP_MAINSMUP__W 8
12590#define VSB_TOP_MAINSMUP__M 0xFF
12591#define VSB_TOP_MAINSMUP__PRE 0xFF
12592
12593#define VSB_TOP_EQSMUP__A 0x1C1001C
12594#define VSB_TOP_EQSMUP__W 8
12595#define VSB_TOP_EQSMUP__M 0xFF
12596#define VSB_TOP_EQSMUP__PRE 0xFF
12597#define VSB_TOP_SYSMUXCTRL__A 0x1C1001D
12598#define VSB_TOP_SYSMUXCTRL__W 13
12599#define VSB_TOP_SYSMUXCTRL__M 0x1FFF
12600#define VSB_TOP_SYSMUXCTRL__PRE 0x0
12601
12602#define VSB_TOP_SYSMUXCTRL_CYLK_STATIC__B 0
12603#define VSB_TOP_SYSMUXCTRL_CYLK_STATIC__W 1
12604#define VSB_TOP_SYSMUXCTRL_CYLK_STATIC__M 0x1
12605#define VSB_TOP_SYSMUXCTRL_CYLK_STATIC__PRE 0x0
12606
12607#define VSB_TOP_SYSMUXCTRL_CYLK_SEL_STATIC__B 1
12608#define VSB_TOP_SYSMUXCTRL_CYLK_SEL_STATIC__W 1
12609#define VSB_TOP_SYSMUXCTRL_CYLK_SEL_STATIC__M 0x2
12610#define VSB_TOP_SYSMUXCTRL_CYLK_SEL_STATIC__PRE 0x0
12611
12612#define VSB_TOP_SYSMUXCTRL_CTCALDONE_STATIC__B 2
12613#define VSB_TOP_SYSMUXCTRL_CTCALDONE_STATIC__W 1
12614#define VSB_TOP_SYSMUXCTRL_CTCALDONE_STATIC__M 0x4
12615#define VSB_TOP_SYSMUXCTRL_CTCALDONE_STATIC__PRE 0x0
12616
12617#define VSB_TOP_SYSMUXCTRL_CTCALDONE_SEL_STATIC__B 3
12618#define VSB_TOP_SYSMUXCTRL_CTCALDONE_SEL_STATIC__W 1
12619#define VSB_TOP_SYSMUXCTRL_CTCALDONE_SEL_STATIC__M 0x8
12620#define VSB_TOP_SYSMUXCTRL_CTCALDONE_SEL_STATIC__PRE 0x0
12621
12622#define VSB_TOP_SYSMUXCTRL_FRAMELOCK_STATIC__B 4
12623#define VSB_TOP_SYSMUXCTRL_FRAMELOCK_STATIC__W 1
12624#define VSB_TOP_SYSMUXCTRL_FRAMELOCK_STATIC__M 0x10
12625#define VSB_TOP_SYSMUXCTRL_FRAMELOCK_STATIC__PRE 0x0
12626
12627#define VSB_TOP_SYSMUXCTRL_FRAMELOCK_SEL_STATIC__B 5
12628#define VSB_TOP_SYSMUXCTRL_FRAMELOCK_SEL_STATIC__W 1
12629#define VSB_TOP_SYSMUXCTRL_FRAMELOCK_SEL_STATIC__M 0x20
12630#define VSB_TOP_SYSMUXCTRL_FRAMELOCK_SEL_STATIC__PRE 0x0
12631
12632#define VSB_TOP_SYSMUXCTRL_FRAMESYNC_STATIC__B 6
12633#define VSB_TOP_SYSMUXCTRL_FRAMESYNC_STATIC__W 1
12634#define VSB_TOP_SYSMUXCTRL_FRAMESYNC_STATIC__M 0x40
12635#define VSB_TOP_SYSMUXCTRL_FRAMESYNC_STATIC__PRE 0x0
12636
12637#define VSB_TOP_SYSMUXCTRL_FRAMESYNC_SEL_STATIC__B 7
12638#define VSB_TOP_SYSMUXCTRL_FRAMESYNC_SEL_STATIC__W 1
12639#define VSB_TOP_SYSMUXCTRL_FRAMESYNC_SEL_STATIC__M 0x80
12640#define VSB_TOP_SYSMUXCTRL_FRAMESYNC_SEL_STATIC__PRE 0x0
12641
12642#define VSB_TOP_SYSMUXCTRL_SNROVTH_STATIC__B 8
12643#define VSB_TOP_SYSMUXCTRL_SNROVTH_STATIC__W 4
12644#define VSB_TOP_SYSMUXCTRL_SNROVTH_STATIC__M 0xF00
12645#define VSB_TOP_SYSMUXCTRL_SNROVTH_STATIC__PRE 0x0
12646
12647#define VSB_TOP_SYSMUXCTRL_SNROVTH_SEL_STATIC__B 12
12648#define VSB_TOP_SYSMUXCTRL_SNROVTH_SEL_STATIC__W 1
12649#define VSB_TOP_SYSMUXCTRL_SNROVTH_SEL_STATIC__M 0x1000
12650#define VSB_TOP_SYSMUXCTRL_SNROVTH_SEL_STATIC__PRE 0x0
12651
12652#define VSB_TOP_SNRTH_RCA1__A 0x1C1001E
12653#define VSB_TOP_SNRTH_RCA1__W 8
12654#define VSB_TOP_SNRTH_RCA1__M 0xFF
12655#define VSB_TOP_SNRTH_RCA1__PRE 0x53
12656
12657#define VSB_TOP_SNRTH_RCA1_DN__B 0
12658#define VSB_TOP_SNRTH_RCA1_DN__W 4
12659#define VSB_TOP_SNRTH_RCA1_DN__M 0xF
12660#define VSB_TOP_SNRTH_RCA1_DN__PRE 0x3
12661
12662#define VSB_TOP_SNRTH_RCA1_UP__B 4
12663#define VSB_TOP_SNRTH_RCA1_UP__W 4
12664#define VSB_TOP_SNRTH_RCA1_UP__M 0xF0
12665#define VSB_TOP_SNRTH_RCA1_UP__PRE 0x50
12666
12667#define VSB_TOP_SNRTH_RCA2__A 0x1C1001F
12668#define VSB_TOP_SNRTH_RCA2__W 8
12669#define VSB_TOP_SNRTH_RCA2__M 0xFF
12670#define VSB_TOP_SNRTH_RCA2__PRE 0x75
12671
12672#define VSB_TOP_SNRTH_RCA2_DN__B 0
12673#define VSB_TOP_SNRTH_RCA2_DN__W 4
12674#define VSB_TOP_SNRTH_RCA2_DN__M 0xF
12675#define VSB_TOP_SNRTH_RCA2_DN__PRE 0x5
12676
12677#define VSB_TOP_SNRTH_RCA2_UP__B 4
12678#define VSB_TOP_SNRTH_RCA2_UP__W 4
12679#define VSB_TOP_SNRTH_RCA2_UP__M 0xF0
12680#define VSB_TOP_SNRTH_RCA2_UP__PRE 0x70
12681
12682#define VSB_TOP_SNRTH_DDM1__A 0x1C10020
12683#define VSB_TOP_SNRTH_DDM1__W 8
12684#define VSB_TOP_SNRTH_DDM1__M 0xFF
12685#define VSB_TOP_SNRTH_DDM1__PRE 0xCA
12686
12687#define VSB_TOP_SNRTH_DDM1_DN__B 0
12688#define VSB_TOP_SNRTH_DDM1_DN__W 4
12689#define VSB_TOP_SNRTH_DDM1_DN__M 0xF
12690#define VSB_TOP_SNRTH_DDM1_DN__PRE 0xA
12691
12692#define VSB_TOP_SNRTH_DDM1_UP__B 4
12693#define VSB_TOP_SNRTH_DDM1_UP__W 4
12694#define VSB_TOP_SNRTH_DDM1_UP__M 0xF0
12695#define VSB_TOP_SNRTH_DDM1_UP__PRE 0xC0
12696
12697#define VSB_TOP_SNRTH_DDM2__A 0x1C10021
12698#define VSB_TOP_SNRTH_DDM2__W 8
12699#define VSB_TOP_SNRTH_DDM2__M 0xFF
12700#define VSB_TOP_SNRTH_DDM2__PRE 0xCA
12701
12702#define VSB_TOP_SNRTH_DDM2_DN__B 0
12703#define VSB_TOP_SNRTH_DDM2_DN__W 4
12704#define VSB_TOP_SNRTH_DDM2_DN__M 0xF
12705#define VSB_TOP_SNRTH_DDM2_DN__PRE 0xA
12706
12707#define VSB_TOP_SNRTH_DDM2_UP__B 4
12708#define VSB_TOP_SNRTH_DDM2_UP__W 4
12709#define VSB_TOP_SNRTH_DDM2_UP__M 0xF0
12710#define VSB_TOP_SNRTH_DDM2_UP__PRE 0xC0
12711
12712#define VSB_TOP_SNRTH_PT__A 0x1C10022
12713#define VSB_TOP_SNRTH_PT__W 8
12714#define VSB_TOP_SNRTH_PT__M 0xFF
12715#define VSB_TOP_SNRTH_PT__PRE 0xD8
12716
12717#define VSB_TOP_SNRTH_PT_DN__B 0
12718#define VSB_TOP_SNRTH_PT_DN__W 4
12719#define VSB_TOP_SNRTH_PT_DN__M 0xF
12720#define VSB_TOP_SNRTH_PT_DN__PRE 0x8
12721
12722#define VSB_TOP_SNRTH_PT_UP__B 4
12723#define VSB_TOP_SNRTH_PT_UP__W 4
12724#define VSB_TOP_SNRTH_PT_UP__M 0xF0
12725#define VSB_TOP_SNRTH_PT_UP__PRE 0xD0
12726
12727#define VSB_TOP_CYSMSTATES__A 0x1C10023
12728#define VSB_TOP_CYSMSTATES__W 8
12729#define VSB_TOP_CYSMSTATES__M 0xFF
12730#define VSB_TOP_CYSMSTATES__PRE 0x0
12731
12732#define VSB_TOP_CYSMSTATES_SYSST__B 0
12733#define VSB_TOP_CYSMSTATES_SYSST__W 4
12734#define VSB_TOP_CYSMSTATES_SYSST__M 0xF
12735#define VSB_TOP_CYSMSTATES_SYSST__PRE 0x0
12736
12737#define VSB_TOP_CYSMSTATES_EQST__B 4
12738#define VSB_TOP_CYSMSTATES_EQST__W 4
12739#define VSB_TOP_CYSMSTATES_EQST__M 0xF0
12740#define VSB_TOP_CYSMSTATES_EQST__PRE 0x0
12741
12742#define VSB_TOP_SMALL_NOTCH_CONTROL__A 0x1C10024
12743#define VSB_TOP_SMALL_NOTCH_CONTROL__W 8
12744#define VSB_TOP_SMALL_NOTCH_CONTROL__M 0xFF
12745#define VSB_TOP_SMALL_NOTCH_CONTROL__PRE 0x0
12746
12747#define VSB_TOP_SMALL_NOTCH_CONTROL_GO__B 0
12748#define VSB_TOP_SMALL_NOTCH_CONTROL_GO__W 1
12749#define VSB_TOP_SMALL_NOTCH_CONTROL_GO__M 0x1
12750#define VSB_TOP_SMALL_NOTCH_CONTROL_GO__PRE 0x0
12751
12752#define VSB_TOP_SMALL_NOTCH_CONTROL_BYPASS1__B 1
12753#define VSB_TOP_SMALL_NOTCH_CONTROL_BYPASS1__W 1
12754#define VSB_TOP_SMALL_NOTCH_CONTROL_BYPASS1__M 0x2
12755#define VSB_TOP_SMALL_NOTCH_CONTROL_BYPASS1__PRE 0x0
12756
12757#define VSB_TOP_SMALL_NOTCH_CONTROL_BYPASS2__B 2
12758#define VSB_TOP_SMALL_NOTCH_CONTROL_BYPASS2__W 1
12759#define VSB_TOP_SMALL_NOTCH_CONTROL_BYPASS2__M 0x4
12760#define VSB_TOP_SMALL_NOTCH_CONTROL_BYPASS2__PRE 0x0
12761
12762#define VSB_TOP_SMALL_NOTCH_CONTROL_SPARE__B 3
12763#define VSB_TOP_SMALL_NOTCH_CONTROL_SPARE__W 4
12764#define VSB_TOP_SMALL_NOTCH_CONTROL_SPARE__M 0x78
12765#define VSB_TOP_SMALL_NOTCH_CONTROL_SPARE__PRE 0x0
12766
12767#define VSB_TOP_SMALL_NOTCH_CONTROL_SOFT_RESET__B 7
12768#define VSB_TOP_SMALL_NOTCH_CONTROL_SOFT_RESET__W 1
12769#define VSB_TOP_SMALL_NOTCH_CONTROL_SOFT_RESET__M 0x80
12770#define VSB_TOP_SMALL_NOTCH_CONTROL_SOFT_RESET__PRE 0x0
12771
12772
12773#define VSB_TOP_TAPREADCYC__A 0x1C10025
12774#define VSB_TOP_TAPREADCYC__W 9
12775#define VSB_TOP_TAPREADCYC__M 0x1FF
12776#define VSB_TOP_TAPREADCYC__PRE 0x1
12777
12778#define VSB_TOP_VALIDPKLVL__A 0x1C10026
12779#define VSB_TOP_VALIDPKLVL__W 13
12780#define VSB_TOP_VALIDPKLVL__M 0x1FFF
12781#define VSB_TOP_VALIDPKLVL__PRE 0x100
12782
12783#define VSB_TOP_CENTROID_FINE_DELAY__A 0x1C10027
12784#define VSB_TOP_CENTROID_FINE_DELAY__W 10
12785#define VSB_TOP_CENTROID_FINE_DELAY__M 0x3FF
12786#define VSB_TOP_CENTROID_FINE_DELAY__PRE 0xFF
12787
12788#define VSB_TOP_CENTROID_SMACH_DELAY__A 0x1C10028
12789#define VSB_TOP_CENTROID_SMACH_DELAY__W 10
12790#define VSB_TOP_CENTROID_SMACH_DELAY__M 0x3FF
12791#define VSB_TOP_CENTROID_SMACH_DELAY__PRE 0x1FF
12792
12793#define VSB_TOP_SNR__A 0x1C10029
12794#define VSB_TOP_SNR__W 14
12795#define VSB_TOP_SNR__M 0x3FFF
12796#define VSB_TOP_SNR__PRE 0x0
12797#define VSB_TOP_LOCKSTATUS__A 0x1C1002A
12798#define VSB_TOP_LOCKSTATUS__W 7
12799#define VSB_TOP_LOCKSTATUS__M 0x7F
12800#define VSB_TOP_LOCKSTATUS__PRE 0x0
12801
12802#define VSB_TOP_LOCKSTATUS_VSBMODE__B 0
12803#define VSB_TOP_LOCKSTATUS_VSBMODE__W 4
12804#define VSB_TOP_LOCKSTATUS_VSBMODE__M 0xF
12805#define VSB_TOP_LOCKSTATUS_VSBMODE__PRE 0x0
12806
12807#define VSB_TOP_LOCKSTATUS_FRMLOCK__B 4
12808#define VSB_TOP_LOCKSTATUS_FRMLOCK__W 1
12809#define VSB_TOP_LOCKSTATUS_FRMLOCK__M 0x10
12810#define VSB_TOP_LOCKSTATUS_FRMLOCK__PRE 0x0
12811
12812#define VSB_TOP_LOCKSTATUS_CYLOCK__B 5
12813#define VSB_TOP_LOCKSTATUS_CYLOCK__W 1
12814#define VSB_TOP_LOCKSTATUS_CYLOCK__M 0x20
12815#define VSB_TOP_LOCKSTATUS_CYLOCK__PRE 0x0
12816
12817#define VSB_TOP_LOCKSTATUS_DDMON__B 6
12818#define VSB_TOP_LOCKSTATUS_DDMON__W 1
12819#define VSB_TOP_LOCKSTATUS_DDMON__M 0x40
12820#define VSB_TOP_LOCKSTATUS_DDMON__PRE 0x0
12821
12822
12823#define VSB_TOP_CTST__A 0x1C1002B
12824#define VSB_TOP_CTST__W 4
12825#define VSB_TOP_CTST__M 0xF
12826#define VSB_TOP_CTST__PRE 0x0
12827#define VSB_TOP_EQSMRSTCTRL__A 0x1C1002C
12828#define VSB_TOP_EQSMRSTCTRL__W 7
12829#define VSB_TOP_EQSMRSTCTRL__M 0x7F
12830#define VSB_TOP_EQSMRSTCTRL__PRE 0x0
12831
12832#define VSB_TOP_EQSMRSTCTRL_RCAON__B 0
12833#define VSB_TOP_EQSMRSTCTRL_RCAON__W 1
12834#define VSB_TOP_EQSMRSTCTRL_RCAON__M 0x1
12835#define VSB_TOP_EQSMRSTCTRL_RCAON__PRE 0x0
12836
12837#define VSB_TOP_EQSMRSTCTRL_DFEON__B 1
12838#define VSB_TOP_EQSMRSTCTRL_DFEON__W 1
12839#define VSB_TOP_EQSMRSTCTRL_DFEON__M 0x2
12840#define VSB_TOP_EQSMRSTCTRL_DFEON__PRE 0x0
12841
12842#define VSB_TOP_EQSMRSTCTRL_DDMEN1__B 2
12843#define VSB_TOP_EQSMRSTCTRL_DDMEN1__W 1
12844#define VSB_TOP_EQSMRSTCTRL_DDMEN1__M 0x4
12845#define VSB_TOP_EQSMRSTCTRL_DDMEN1__PRE 0x0
12846
12847#define VSB_TOP_EQSMRSTCTRL_DDMEN2__B 3
12848#define VSB_TOP_EQSMRSTCTRL_DDMEN2__W 1
12849#define VSB_TOP_EQSMRSTCTRL_DDMEN2__M 0x8
12850#define VSB_TOP_EQSMRSTCTRL_DDMEN2__PRE 0x0
12851
12852#define VSB_TOP_EQSMRSTCTRL_DIGIAGCON__B 4
12853#define VSB_TOP_EQSMRSTCTRL_DIGIAGCON__W 1
12854#define VSB_TOP_EQSMRSTCTRL_DIGIAGCON__M 0x10
12855#define VSB_TOP_EQSMRSTCTRL_DIGIAGCON__PRE 0x0
12856
12857#define VSB_TOP_EQSMRSTCTRL_PARAINITEN__B 5
12858#define VSB_TOP_EQSMRSTCTRL_PARAINITEN__W 1
12859#define VSB_TOP_EQSMRSTCTRL_PARAINITEN__M 0x20
12860#define VSB_TOP_EQSMRSTCTRL_PARAINITEN__PRE 0x0
12861
12862#define VSB_TOP_EQSMRSTCTRL_TIMEOUTFRMCNTEN__B 6
12863#define VSB_TOP_EQSMRSTCTRL_TIMEOUTFRMCNTEN__W 1
12864#define VSB_TOP_EQSMRSTCTRL_TIMEOUTFRMCNTEN__M 0x40
12865#define VSB_TOP_EQSMRSTCTRL_TIMEOUTFRMCNTEN__PRE 0x0
12866
12867#define VSB_TOP_EQSMTRNCTRL__A 0x1C1002D
12868#define VSB_TOP_EQSMTRNCTRL__W 7
12869#define VSB_TOP_EQSMTRNCTRL__M 0x7F
12870#define VSB_TOP_EQSMTRNCTRL__PRE 0x40
12871
12872#define VSB_TOP_EQSMTRNCTRL_RCAON__B 0
12873#define VSB_TOP_EQSMTRNCTRL_RCAON__W 1
12874#define VSB_TOP_EQSMTRNCTRL_RCAON__M 0x1
12875#define VSB_TOP_EQSMTRNCTRL_RCAON__PRE 0x0
12876
12877#define VSB_TOP_EQSMTRNCTRL_DFEON__B 1
12878#define VSB_TOP_EQSMTRNCTRL_DFEON__W 1
12879#define VSB_TOP_EQSMTRNCTRL_DFEON__M 0x2
12880#define VSB_TOP_EQSMTRNCTRL_DFEON__PRE 0x0
12881
12882#define VSB_TOP_EQSMTRNCTRL_DDMEN1__B 2
12883#define VSB_TOP_EQSMTRNCTRL_DDMEN1__W 1
12884#define VSB_TOP_EQSMTRNCTRL_DDMEN1__M 0x4
12885#define VSB_TOP_EQSMTRNCTRL_DDMEN1__PRE 0x0
12886
12887#define VSB_TOP_EQSMTRNCTRL_DDMEN2__B 3
12888#define VSB_TOP_EQSMTRNCTRL_DDMEN2__W 1
12889#define VSB_TOP_EQSMTRNCTRL_DDMEN2__M 0x8
12890#define VSB_TOP_EQSMTRNCTRL_DDMEN2__PRE 0x0
12891
12892#define VSB_TOP_EQSMTRNCTRL_DIGIAGCON__B 4
12893#define VSB_TOP_EQSMTRNCTRL_DIGIAGCON__W 1
12894#define VSB_TOP_EQSMTRNCTRL_DIGIAGCON__M 0x10
12895#define VSB_TOP_EQSMTRNCTRL_DIGIAGCON__PRE 0x0
12896
12897#define VSB_TOP_EQSMTRNCTRL_PARAINITEN__B 5
12898#define VSB_TOP_EQSMTRNCTRL_PARAINITEN__W 1
12899#define VSB_TOP_EQSMTRNCTRL_PARAINITEN__M 0x20
12900#define VSB_TOP_EQSMTRNCTRL_PARAINITEN__PRE 0x0
12901
12902#define VSB_TOP_EQSMTRNCTRL_TIMEOUTFRMCNTEN__B 6
12903#define VSB_TOP_EQSMTRNCTRL_TIMEOUTFRMCNTEN__W 1
12904#define VSB_TOP_EQSMTRNCTRL_TIMEOUTFRMCNTEN__M 0x40
12905#define VSB_TOP_EQSMTRNCTRL_TIMEOUTFRMCNTEN__PRE 0x40
12906
12907#define VSB_TOP_EQSMRCA1CTRL__A 0x1C1002E
12908#define VSB_TOP_EQSMRCA1CTRL__W 7
12909#define VSB_TOP_EQSMRCA1CTRL__M 0x7F
12910#define VSB_TOP_EQSMRCA1CTRL__PRE 0x1
12911
12912#define VSB_TOP_EQSMRCA1CTRL_RCAON__B 0
12913#define VSB_TOP_EQSMRCA1CTRL_RCAON__W 1
12914#define VSB_TOP_EQSMRCA1CTRL_RCAON__M 0x1
12915#define VSB_TOP_EQSMRCA1CTRL_RCAON__PRE 0x1
12916
12917#define VSB_TOP_EQSMRCA1CTRL_DFEON__B 1
12918#define VSB_TOP_EQSMRCA1CTRL_DFEON__W 1
12919#define VSB_TOP_EQSMRCA1CTRL_DFEON__M 0x2
12920#define VSB_TOP_EQSMRCA1CTRL_DFEON__PRE 0x0
12921
12922#define VSB_TOP_EQSMRCA1CTRL_DDMEN1__B 2
12923#define VSB_TOP_EQSMRCA1CTRL_DDMEN1__W 1
12924#define VSB_TOP_EQSMRCA1CTRL_DDMEN1__M 0x4
12925#define VSB_TOP_EQSMRCA1CTRL_DDMEN1__PRE 0x0
12926
12927#define VSB_TOP_EQSMRCA1CTRL_DDMEN2__B 3
12928#define VSB_TOP_EQSMRCA1CTRL_DDMEN2__W 1
12929#define VSB_TOP_EQSMRCA1CTRL_DDMEN2__M 0x8
12930#define VSB_TOP_EQSMRCA1CTRL_DDMEN2__PRE 0x0
12931
12932#define VSB_TOP_EQSMRCA1CTRL_DIGIAGCON__B 4
12933#define VSB_TOP_EQSMRCA1CTRL_DIGIAGCON__W 1
12934#define VSB_TOP_EQSMRCA1CTRL_DIGIAGCON__M 0x10
12935#define VSB_TOP_EQSMRCA1CTRL_DIGIAGCON__PRE 0x0
12936
12937#define VSB_TOP_EQSMRCA1CTRL_PARAINITEN__B 5
12938#define VSB_TOP_EQSMRCA1CTRL_PARAINITEN__W 1
12939#define VSB_TOP_EQSMRCA1CTRL_PARAINITEN__M 0x20
12940#define VSB_TOP_EQSMRCA1CTRL_PARAINITEN__PRE 0x0
12941
12942#define VSB_TOP_EQSMRCA1CTRL_TIMEOUTFRMCNTEN__B 6
12943#define VSB_TOP_EQSMRCA1CTRL_TIMEOUTFRMCNTEN__W 1
12944#define VSB_TOP_EQSMRCA1CTRL_TIMEOUTFRMCNTEN__M 0x40
12945#define VSB_TOP_EQSMRCA1CTRL_TIMEOUTFRMCNTEN__PRE 0x0
12946
12947#define VSB_TOP_EQSMRCA2CTRL__A 0x1C1002F
12948#define VSB_TOP_EQSMRCA2CTRL__W 7
12949#define VSB_TOP_EQSMRCA2CTRL__M 0x7F
12950#define VSB_TOP_EQSMRCA2CTRL__PRE 0x3
12951
12952#define VSB_TOP_EQSMRCA2CTRL_RCAON__B 0
12953#define VSB_TOP_EQSMRCA2CTRL_RCAON__W 1
12954#define VSB_TOP_EQSMRCA2CTRL_RCAON__M 0x1
12955#define VSB_TOP_EQSMRCA2CTRL_RCAON__PRE 0x1
12956
12957#define VSB_TOP_EQSMRCA2CTRL_DFEON__B 1
12958#define VSB_TOP_EQSMRCA2CTRL_DFEON__W 1
12959#define VSB_TOP_EQSMRCA2CTRL_DFEON__M 0x2
12960#define VSB_TOP_EQSMRCA2CTRL_DFEON__PRE 0x2
12961
12962#define VSB_TOP_EQSMRCA2CTRL_DDMEN1__B 2
12963#define VSB_TOP_EQSMRCA2CTRL_DDMEN1__W 1
12964#define VSB_TOP_EQSMRCA2CTRL_DDMEN1__M 0x4
12965#define VSB_TOP_EQSMRCA2CTRL_DDMEN1__PRE 0x0
12966
12967#define VSB_TOP_EQSMRCA2CTRL_DDMEN2__B 3
12968#define VSB_TOP_EQSMRCA2CTRL_DDMEN2__W 1
12969#define VSB_TOP_EQSMRCA2CTRL_DDMEN2__M 0x8
12970#define VSB_TOP_EQSMRCA2CTRL_DDMEN2__PRE 0x0
12971
12972#define VSB_TOP_EQSMRCA2CTRL_DIGIAGCON__B 4
12973#define VSB_TOP_EQSMRCA2CTRL_DIGIAGCON__W 1
12974#define VSB_TOP_EQSMRCA2CTRL_DIGIAGCON__M 0x10
12975#define VSB_TOP_EQSMRCA2CTRL_DIGIAGCON__PRE 0x0
12976
12977#define VSB_TOP_EQSMRCA2CTRL_PARAINITEN__B 5
12978#define VSB_TOP_EQSMRCA2CTRL_PARAINITEN__W 1
12979#define VSB_TOP_EQSMRCA2CTRL_PARAINITEN__M 0x20
12980#define VSB_TOP_EQSMRCA2CTRL_PARAINITEN__PRE 0x0
12981
12982#define VSB_TOP_EQSMRCA2CTRL_TIMEOUTFRMCNTEN__B 6
12983#define VSB_TOP_EQSMRCA2CTRL_TIMEOUTFRMCNTEN__W 1
12984#define VSB_TOP_EQSMRCA2CTRL_TIMEOUTFRMCNTEN__M 0x40
12985#define VSB_TOP_EQSMRCA2CTRL_TIMEOUTFRMCNTEN__PRE 0x0
12986
12987#define VSB_TOP_EQSMDDM1CTRL__A 0x1C10030
12988#define VSB_TOP_EQSMDDM1CTRL__W 7
12989#define VSB_TOP_EQSMDDM1CTRL__M 0x7F
12990#define VSB_TOP_EQSMDDM1CTRL__PRE 0x6
12991
12992#define VSB_TOP_EQSMDDM1CTRL_RCAON__B 0
12993#define VSB_TOP_EQSMDDM1CTRL_RCAON__W 1
12994#define VSB_TOP_EQSMDDM1CTRL_RCAON__M 0x1
12995#define VSB_TOP_EQSMDDM1CTRL_RCAON__PRE 0x0
12996
12997#define VSB_TOP_EQSMDDM1CTRL_DFEON__B 1
12998#define VSB_TOP_EQSMDDM1CTRL_DFEON__W 1
12999#define VSB_TOP_EQSMDDM1CTRL_DFEON__M 0x2
13000#define VSB_TOP_EQSMDDM1CTRL_DFEON__PRE 0x2
13001
13002#define VSB_TOP_EQSMDDM1CTRL_DDMEN1__B 2
13003#define VSB_TOP_EQSMDDM1CTRL_DDMEN1__W 1
13004#define VSB_TOP_EQSMDDM1CTRL_DDMEN1__M 0x4
13005#define VSB_TOP_EQSMDDM1CTRL_DDMEN1__PRE 0x4
13006
13007#define VSB_TOP_EQSMDDM1CTRL_DDMEN2__B 3
13008#define VSB_TOP_EQSMDDM1CTRL_DDMEN2__W 1
13009#define VSB_TOP_EQSMDDM1CTRL_DDMEN2__M 0x8
13010#define VSB_TOP_EQSMDDM1CTRL_DDMEN2__PRE 0x0
13011
13012#define VSB_TOP_EQSMDDM1CTRL_DIGIAGCON__B 4
13013#define VSB_TOP_EQSMDDM1CTRL_DIGIAGCON__W 1
13014#define VSB_TOP_EQSMDDM1CTRL_DIGIAGCON__M 0x10
13015#define VSB_TOP_EQSMDDM1CTRL_DIGIAGCON__PRE 0x0
13016
13017#define VSB_TOP_EQSMDDM1CTRL_PARAINITEN__B 5
13018#define VSB_TOP_EQSMDDM1CTRL_PARAINITEN__W 1
13019#define VSB_TOP_EQSMDDM1CTRL_PARAINITEN__M 0x20
13020#define VSB_TOP_EQSMDDM1CTRL_PARAINITEN__PRE 0x0
13021
13022#define VSB_TOP_EQSMDDM1CTRL_TIMEOUTFRMCNTEN__B 6
13023#define VSB_TOP_EQSMDDM1CTRL_TIMEOUTFRMCNTEN__W 1
13024#define VSB_TOP_EQSMDDM1CTRL_TIMEOUTFRMCNTEN__M 0x40
13025#define VSB_TOP_EQSMDDM1CTRL_TIMEOUTFRMCNTEN__PRE 0x0
13026
13027#define VSB_TOP_EQSMDDM2CTRL__A 0x1C10031
13028#define VSB_TOP_EQSMDDM2CTRL__W 7
13029#define VSB_TOP_EQSMDDM2CTRL__M 0x7F
13030#define VSB_TOP_EQSMDDM2CTRL__PRE 0x1E
13031
13032#define VSB_TOP_EQSMDDM2CTRL_RCAON__B 0
13033#define VSB_TOP_EQSMDDM2CTRL_RCAON__W 1
13034#define VSB_TOP_EQSMDDM2CTRL_RCAON__M 0x1
13035#define VSB_TOP_EQSMDDM2CTRL_RCAON__PRE 0x0
13036
13037#define VSB_TOP_EQSMDDM2CTRL_DFEON__B 1
13038#define VSB_TOP_EQSMDDM2CTRL_DFEON__W 1
13039#define VSB_TOP_EQSMDDM2CTRL_DFEON__M 0x2
13040#define VSB_TOP_EQSMDDM2CTRL_DFEON__PRE 0x2
13041
13042#define VSB_TOP_EQSMDDM2CTRL_DDMEN1__B 2
13043#define VSB_TOP_EQSMDDM2CTRL_DDMEN1__W 1
13044#define VSB_TOP_EQSMDDM2CTRL_DDMEN1__M 0x4
13045#define VSB_TOP_EQSMDDM2CTRL_DDMEN1__PRE 0x4
13046
13047#define VSB_TOP_EQSMDDM2CTRL_DDMEN2__B 3
13048#define VSB_TOP_EQSMDDM2CTRL_DDMEN2__W 1
13049#define VSB_TOP_EQSMDDM2CTRL_DDMEN2__M 0x8
13050#define VSB_TOP_EQSMDDM2CTRL_DDMEN2__PRE 0x8
13051
13052#define VSB_TOP_EQSMDDM2CTRL_DIGIAGCON__B 4
13053#define VSB_TOP_EQSMDDM2CTRL_DIGIAGCON__W 1
13054#define VSB_TOP_EQSMDDM2CTRL_DIGIAGCON__M 0x10
13055#define VSB_TOP_EQSMDDM2CTRL_DIGIAGCON__PRE 0x10
13056
13057#define VSB_TOP_EQSMDDM2CTRL_PARAINITEN__B 5
13058#define VSB_TOP_EQSMDDM2CTRL_PARAINITEN__W 1
13059#define VSB_TOP_EQSMDDM2CTRL_PARAINITEN__M 0x20
13060#define VSB_TOP_EQSMDDM2CTRL_PARAINITEN__PRE 0x0
13061
13062#define VSB_TOP_EQSMDDM2CTRL_TIMEOUTFRMCNTEN__B 6
13063#define VSB_TOP_EQSMDDM2CTRL_TIMEOUTFRMCNTEN__W 1
13064#define VSB_TOP_EQSMDDM2CTRL_TIMEOUTFRMCNTEN__M 0x40
13065#define VSB_TOP_EQSMDDM2CTRL_TIMEOUTFRMCNTEN__PRE 0x0
13066
13067#define VSB_TOP_SYSSMRSTCTRL__A 0x1C10032
13068#define VSB_TOP_SYSSMRSTCTRL__W 11
13069#define VSB_TOP_SYSSMRSTCTRL__M 0x7FF
13070#define VSB_TOP_SYSSMRSTCTRL__PRE 0x7F9
13071
13072#define VSB_TOP_SYSSMRSTCTRL_RSTCTCAL__B 0
13073#define VSB_TOP_SYSSMRSTCTRL_RSTCTCAL__W 1
13074#define VSB_TOP_SYSSMRSTCTRL_RSTCTCAL__M 0x1
13075#define VSB_TOP_SYSSMRSTCTRL_RSTCTCAL__PRE 0x1
13076
13077#define VSB_TOP_SYSSMRSTCTRL_CTCALEN__B 1
13078#define VSB_TOP_SYSSMRSTCTRL_CTCALEN__W 1
13079#define VSB_TOP_SYSSMRSTCTRL_CTCALEN__M 0x2
13080#define VSB_TOP_SYSSMRSTCTRL_CTCALEN__PRE 0x0
13081
13082#define VSB_TOP_SYSSMRSTCTRL_STARTTRN__B 2
13083#define VSB_TOP_SYSSMRSTCTRL_STARTTRN__W 1
13084#define VSB_TOP_SYSSMRSTCTRL_STARTTRN__M 0x4
13085#define VSB_TOP_SYSSMRSTCTRL_STARTTRN__PRE 0x0
13086
13087#define VSB_TOP_SYSSMRSTCTRL_RSTFRMSYNCDET__B 3
13088#define VSB_TOP_SYSSMRSTCTRL_RSTFRMSYNCDET__W 1
13089#define VSB_TOP_SYSSMRSTCTRL_RSTFRMSYNCDET__M 0x8
13090#define VSB_TOP_SYSSMRSTCTRL_RSTFRMSYNCDET__PRE 0x8
13091
13092#define VSB_TOP_SYSSMRSTCTRL_RSTCYDET__B 4
13093#define VSB_TOP_SYSSMRSTCTRL_RSTCYDET__W 1
13094#define VSB_TOP_SYSSMRSTCTRL_RSTCYDET__M 0x10
13095#define VSB_TOP_SYSSMRSTCTRL_RSTCYDET__PRE 0x10
13096
13097#define VSB_TOP_SYSSMRSTCTRL_RSTDCRMV__B 5
13098#define VSB_TOP_SYSSMRSTCTRL_RSTDCRMV__W 1
13099#define VSB_TOP_SYSSMRSTCTRL_RSTDCRMV__M 0x20
13100#define VSB_TOP_SYSSMRSTCTRL_RSTDCRMV__PRE 0x20
13101
13102#define VSB_TOP_SYSSMRSTCTRL_RSTEQSIG__B 6
13103#define VSB_TOP_SYSSMRSTCTRL_RSTEQSIG__W 1
13104#define VSB_TOP_SYSSMRSTCTRL_RSTEQSIG__M 0x40
13105#define VSB_TOP_SYSSMRSTCTRL_RSTEQSIG__PRE 0x40
13106
13107#define VSB_TOP_SYSSMRSTCTRL_CKFRZ__B 7
13108#define VSB_TOP_SYSSMRSTCTRL_CKFRZ__W 1
13109#define VSB_TOP_SYSSMRSTCTRL_CKFRZ__M 0x80
13110#define VSB_TOP_SYSSMRSTCTRL_CKFRZ__PRE 0x80
13111
13112#define VSB_TOP_SYSSMRSTCTRL_CKBWSW__B 8
13113#define VSB_TOP_SYSSMRSTCTRL_CKBWSW__W 1
13114#define VSB_TOP_SYSSMRSTCTRL_CKBWSW__M 0x100
13115#define VSB_TOP_SYSSMRSTCTRL_CKBWSW__PRE 0x100
13116
13117#define VSB_TOP_SYSSMRSTCTRL_NCOBWSW__B 9
13118#define VSB_TOP_SYSSMRSTCTRL_NCOBWSW__W 1
13119#define VSB_TOP_SYSSMRSTCTRL_NCOBWSW__M 0x200
13120#define VSB_TOP_SYSSMRSTCTRL_NCOBWSW__PRE 0x200
13121
13122#define VSB_TOP_SYSSMRSTCTRL_NCOTIMEOUTCNTEN__B 10
13123#define VSB_TOP_SYSSMRSTCTRL_NCOTIMEOUTCNTEN__W 1
13124#define VSB_TOP_SYSSMRSTCTRL_NCOTIMEOUTCNTEN__M 0x400
13125#define VSB_TOP_SYSSMRSTCTRL_NCOTIMEOUTCNTEN__PRE 0x400
13126
13127#define VSB_TOP_SYSSMCYCTRL__A 0x1C10033
13128#define VSB_TOP_SYSSMCYCTRL__W 11
13129#define VSB_TOP_SYSSMCYCTRL__M 0x7FF
13130#define VSB_TOP_SYSSMCYCTRL__PRE 0x4E9
13131
13132#define VSB_TOP_SYSSMCYCTRL_RSTCTCAL__B 0
13133#define VSB_TOP_SYSSMCYCTRL_RSTCTCAL__W 1
13134#define VSB_TOP_SYSSMCYCTRL_RSTCTCAL__M 0x1
13135#define VSB_TOP_SYSSMCYCTRL_RSTCTCAL__PRE 0x1
13136
13137#define VSB_TOP_SYSSMCYCTRL_CTCALEN__B 1
13138#define VSB_TOP_SYSSMCYCTRL_CTCALEN__W 1
13139#define VSB_TOP_SYSSMCYCTRL_CTCALEN__M 0x2
13140#define VSB_TOP_SYSSMCYCTRL_CTCALEN__PRE 0x0
13141
13142#define VSB_TOP_SYSSMCYCTRL_STARTTRN__B 2
13143#define VSB_TOP_SYSSMCYCTRL_STARTTRN__W 1
13144#define VSB_TOP_SYSSMCYCTRL_STARTTRN__M 0x4
13145#define VSB_TOP_SYSSMCYCTRL_STARTTRN__PRE 0x0
13146
13147#define VSB_TOP_SYSSMCYCTRL_RSTFRMSYNCDET__B 3
13148#define VSB_TOP_SYSSMCYCTRL_RSTFRMSYNCDET__W 1
13149#define VSB_TOP_SYSSMCYCTRL_RSTFRMSYNCDET__M 0x8
13150#define VSB_TOP_SYSSMCYCTRL_RSTFRMSYNCDET__PRE 0x8
13151
13152#define VSB_TOP_SYSSMCYCTRL_RSTCYDET__B 4
13153#define VSB_TOP_SYSSMCYCTRL_RSTCYDET__W 1
13154#define VSB_TOP_SYSSMCYCTRL_RSTCYDET__M 0x10
13155#define VSB_TOP_SYSSMCYCTRL_RSTCYDET__PRE 0x0
13156
13157#define VSB_TOP_SYSSMCYCTRL_RSTDCRMV__B 5
13158#define VSB_TOP_SYSSMCYCTRL_RSTDCRMV__W 1
13159#define VSB_TOP_SYSSMCYCTRL_RSTDCRMV__M 0x20
13160#define VSB_TOP_SYSSMCYCTRL_RSTDCRMV__PRE 0x20
13161
13162#define VSB_TOP_SYSSMCYCTRL_RSTEQSIG__B 6
13163#define VSB_TOP_SYSSMCYCTRL_RSTEQSIG__W 1
13164#define VSB_TOP_SYSSMCYCTRL_RSTEQSIG__M 0x40
13165#define VSB_TOP_SYSSMCYCTRL_RSTEQSIG__PRE 0x40
13166
13167#define VSB_TOP_SYSSMCYCTRL_CKFRZ__B 7
13168#define VSB_TOP_SYSSMCYCTRL_CKFRZ__W 1
13169#define VSB_TOP_SYSSMCYCTRL_CKFRZ__M 0x80
13170#define VSB_TOP_SYSSMCYCTRL_CKFRZ__PRE 0x80
13171
13172#define VSB_TOP_SYSSMCYCTRL_CKBWSW__B 8
13173#define VSB_TOP_SYSSMCYCTRL_CKBWSW__W 1
13174#define VSB_TOP_SYSSMCYCTRL_CKBWSW__M 0x100
13175#define VSB_TOP_SYSSMCYCTRL_CKBWSW__PRE 0x0
13176
13177#define VSB_TOP_SYSSMCYCTRL_NCOBWSW__B 9
13178#define VSB_TOP_SYSSMCYCTRL_NCOBWSW__W 1
13179#define VSB_TOP_SYSSMCYCTRL_NCOBWSW__M 0x200
13180#define VSB_TOP_SYSSMCYCTRL_NCOBWSW__PRE 0x0
13181
13182#define VSB_TOP_SYSSMCYCTRL_NCOTIMEOUTCNTEN__B 10
13183#define VSB_TOP_SYSSMCYCTRL_NCOTIMEOUTCNTEN__W 1
13184#define VSB_TOP_SYSSMCYCTRL_NCOTIMEOUTCNTEN__M 0x400
13185#define VSB_TOP_SYSSMCYCTRL_NCOTIMEOUTCNTEN__PRE 0x400
13186
13187#define VSB_TOP_SYSSMTRNCTRL__A 0x1C10034
13188#define VSB_TOP_SYSSMTRNCTRL__W 11
13189#define VSB_TOP_SYSSMTRNCTRL__M 0x7FF
13190#define VSB_TOP_SYSSMTRNCTRL__PRE 0x204
13191
13192#define VSB_TOP_SYSSMTRNCTRL_RSTCTCAL__B 0
13193#define VSB_TOP_SYSSMTRNCTRL_RSTCTCAL__W 1
13194#define VSB_TOP_SYSSMTRNCTRL_RSTCTCAL__M 0x1
13195#define VSB_TOP_SYSSMTRNCTRL_RSTCTCAL__PRE 0x0
13196
13197#define VSB_TOP_SYSSMTRNCTRL_CTCALEN__B 1
13198#define VSB_TOP_SYSSMTRNCTRL_CTCALEN__W 1
13199#define VSB_TOP_SYSSMTRNCTRL_CTCALEN__M 0x2
13200#define VSB_TOP_SYSSMTRNCTRL_CTCALEN__PRE 0x0
13201
13202#define VSB_TOP_SYSSMTRNCTRL_STARTTRN__B 2
13203#define VSB_TOP_SYSSMTRNCTRL_STARTTRN__W 1
13204#define VSB_TOP_SYSSMTRNCTRL_STARTTRN__M 0x4
13205#define VSB_TOP_SYSSMTRNCTRL_STARTTRN__PRE 0x4
13206
13207#define VSB_TOP_SYSSMTRNCTRL_RSTFRMSYNCDET__B 3
13208#define VSB_TOP_SYSSMTRNCTRL_RSTFRMSYNCDET__W 1
13209#define VSB_TOP_SYSSMTRNCTRL_RSTFRMSYNCDET__M 0x8
13210#define VSB_TOP_SYSSMTRNCTRL_RSTFRMSYNCDET__PRE 0x0
13211
13212#define VSB_TOP_SYSSMTRNCTRL_RSTCYDET__B 4
13213#define VSB_TOP_SYSSMTRNCTRL_RSTCYDET__W 1
13214#define VSB_TOP_SYSSMTRNCTRL_RSTCYDET__M 0x10
13215#define VSB_TOP_SYSSMTRNCTRL_RSTCYDET__PRE 0x0
13216
13217#define VSB_TOP_SYSSMTRNCTRL_RSTDCRMV__B 5
13218#define VSB_TOP_SYSSMTRNCTRL_RSTDCRMV__W 1
13219#define VSB_TOP_SYSSMTRNCTRL_RSTDCRMV__M 0x20
13220#define VSB_TOP_SYSSMTRNCTRL_RSTDCRMV__PRE 0x0
13221
13222#define VSB_TOP_SYSSMTRNCTRL_RSTEQSIG__B 6
13223#define VSB_TOP_SYSSMTRNCTRL_RSTEQSIG__W 1
13224#define VSB_TOP_SYSSMTRNCTRL_RSTEQSIG__M 0x40
13225#define VSB_TOP_SYSSMTRNCTRL_RSTEQSIG__PRE 0x0
13226
13227#define VSB_TOP_SYSSMTRNCTRL_CKFRZ__B 7
13228#define VSB_TOP_SYSSMTRNCTRL_CKFRZ__W 1
13229#define VSB_TOP_SYSSMTRNCTRL_CKFRZ__M 0x80
13230#define VSB_TOP_SYSSMTRNCTRL_CKFRZ__PRE 0x0
13231
13232#define VSB_TOP_SYSSMTRNCTRL_CKBWSW__B 8
13233#define VSB_TOP_SYSSMTRNCTRL_CKBWSW__W 1
13234#define VSB_TOP_SYSSMTRNCTRL_CKBWSW__M 0x100
13235#define VSB_TOP_SYSSMTRNCTRL_CKBWSW__PRE 0x0
13236
13237#define VSB_TOP_SYSSMTRNCTRL_NCOBWSW__B 9
13238#define VSB_TOP_SYSSMTRNCTRL_NCOBWSW__W 1
13239#define VSB_TOP_SYSSMTRNCTRL_NCOBWSW__M 0x200
13240#define VSB_TOP_SYSSMTRNCTRL_NCOBWSW__PRE 0x200
13241
13242#define VSB_TOP_SYSSMTRNCTRL_NCOTIMEOUTCNTEN__B 10
13243#define VSB_TOP_SYSSMTRNCTRL_NCOTIMEOUTCNTEN__W 1
13244#define VSB_TOP_SYSSMTRNCTRL_NCOTIMEOUTCNTEN__M 0x400
13245#define VSB_TOP_SYSSMTRNCTRL_NCOTIMEOUTCNTEN__PRE 0x0
13246
13247#define VSB_TOP_SYSSMEQCTRL__A 0x1C10035
13248#define VSB_TOP_SYSSMEQCTRL__W 11
13249#define VSB_TOP_SYSSMEQCTRL__M 0x7FF
13250#define VSB_TOP_SYSSMEQCTRL__PRE 0x304
13251
13252#define VSB_TOP_SYSSMEQCTRL_RSTCTCAL__B 0
13253#define VSB_TOP_SYSSMEQCTRL_RSTCTCAL__W 1
13254#define VSB_TOP_SYSSMEQCTRL_RSTCTCAL__M 0x1
13255#define VSB_TOP_SYSSMEQCTRL_RSTCTCAL__PRE 0x0
13256
13257#define VSB_TOP_SYSSMEQCTRL_CTCALEN__B 1
13258#define VSB_TOP_SYSSMEQCTRL_CTCALEN__W 1
13259#define VSB_TOP_SYSSMEQCTRL_CTCALEN__M 0x2
13260#define VSB_TOP_SYSSMEQCTRL_CTCALEN__PRE 0x0
13261
13262#define VSB_TOP_SYSSMEQCTRL_STARTTRN__B 2
13263#define VSB_TOP_SYSSMEQCTRL_STARTTRN__W 1
13264#define VSB_TOP_SYSSMEQCTRL_STARTTRN__M 0x4
13265#define VSB_TOP_SYSSMEQCTRL_STARTTRN__PRE 0x4
13266
13267#define VSB_TOP_SYSSMEQCTRL_RSTFRMSYNCDET__B 3
13268#define VSB_TOP_SYSSMEQCTRL_RSTFRMSYNCDET__W 1
13269#define VSB_TOP_SYSSMEQCTRL_RSTFRMSYNCDET__M 0x8
13270#define VSB_TOP_SYSSMEQCTRL_RSTFRMSYNCDET__PRE 0x0
13271
13272#define VSB_TOP_SYSSMEQCTRL_RSTCYDET__B 4
13273#define VSB_TOP_SYSSMEQCTRL_RSTCYDET__W 1
13274#define VSB_TOP_SYSSMEQCTRL_RSTCYDET__M 0x10
13275#define VSB_TOP_SYSSMEQCTRL_RSTCYDET__PRE 0x0
13276
13277#define VSB_TOP_SYSSMEQCTRL_RSTDCRMV__B 5
13278#define VSB_TOP_SYSSMEQCTRL_RSTDCRMV__W 1
13279#define VSB_TOP_SYSSMEQCTRL_RSTDCRMV__M 0x20
13280#define VSB_TOP_SYSSMEQCTRL_RSTDCRMV__PRE 0x0
13281
13282#define VSB_TOP_SYSSMEQCTRL_RSTEQSIG__B 6
13283#define VSB_TOP_SYSSMEQCTRL_RSTEQSIG__W 1
13284#define VSB_TOP_SYSSMEQCTRL_RSTEQSIG__M 0x40
13285#define VSB_TOP_SYSSMEQCTRL_RSTEQSIG__PRE 0x0
13286
13287#define VSB_TOP_SYSSMEQCTRL_CKFRZ__B 7
13288#define VSB_TOP_SYSSMEQCTRL_CKFRZ__W 1
13289#define VSB_TOP_SYSSMEQCTRL_CKFRZ__M 0x80
13290#define VSB_TOP_SYSSMEQCTRL_CKFRZ__PRE 0x0
13291
13292#define VSB_TOP_SYSSMEQCTRL_CKBWSW__B 8
13293#define VSB_TOP_SYSSMEQCTRL_CKBWSW__W 1
13294#define VSB_TOP_SYSSMEQCTRL_CKBWSW__M 0x100
13295#define VSB_TOP_SYSSMEQCTRL_CKBWSW__PRE 0x100
13296
13297#define VSB_TOP_SYSSMEQCTRL_NCOBWSW__B 9
13298#define VSB_TOP_SYSSMEQCTRL_NCOBWSW__W 1
13299#define VSB_TOP_SYSSMEQCTRL_NCOBWSW__M 0x200
13300#define VSB_TOP_SYSSMEQCTRL_NCOBWSW__PRE 0x200
13301
13302#define VSB_TOP_SYSSMEQCTRL_NCOTIMEOUTCNTEN__B 10
13303#define VSB_TOP_SYSSMEQCTRL_NCOTIMEOUTCNTEN__W 1
13304#define VSB_TOP_SYSSMEQCTRL_NCOTIMEOUTCNTEN__M 0x400
13305#define VSB_TOP_SYSSMEQCTRL_NCOTIMEOUTCNTEN__PRE 0x0
13306
13307#define VSB_TOP_SYSSMAGCCTRL__A 0x1C10036
13308#define VSB_TOP_SYSSMAGCCTRL__W 11
13309#define VSB_TOP_SYSSMAGCCTRL__M 0x7FF
13310#define VSB_TOP_SYSSMAGCCTRL__PRE 0xF9
13311
13312#define VSB_TOP_SYSSMAGCCTRL_RSTCTCAL__B 0
13313#define VSB_TOP_SYSSMAGCCTRL_RSTCTCAL__W 1
13314#define VSB_TOP_SYSSMAGCCTRL_RSTCTCAL__M 0x1
13315#define VSB_TOP_SYSSMAGCCTRL_RSTCTCAL__PRE 0x1
13316
13317#define VSB_TOP_SYSSMAGCCTRL_CTCALEN__B 1
13318#define VSB_TOP_SYSSMAGCCTRL_CTCALEN__W 1
13319#define VSB_TOP_SYSSMAGCCTRL_CTCALEN__M 0x2
13320#define VSB_TOP_SYSSMAGCCTRL_CTCALEN__PRE 0x0
13321
13322#define VSB_TOP_SYSSMAGCCTRL_STARTTRN__B 2
13323#define VSB_TOP_SYSSMAGCCTRL_STARTTRN__W 1
13324#define VSB_TOP_SYSSMAGCCTRL_STARTTRN__M 0x4
13325#define VSB_TOP_SYSSMAGCCTRL_STARTTRN__PRE 0x0
13326
13327#define VSB_TOP_SYSSMAGCCTRL_RSTFRMSYNCDET__B 3
13328#define VSB_TOP_SYSSMAGCCTRL_RSTFRMSYNCDET__W 1
13329#define VSB_TOP_SYSSMAGCCTRL_RSTFRMSYNCDET__M 0x8
13330#define VSB_TOP_SYSSMAGCCTRL_RSTFRMSYNCDET__PRE 0x8
13331
13332#define VSB_TOP_SYSSMAGCCTRL_RSTCYDET__B 4
13333#define VSB_TOP_SYSSMAGCCTRL_RSTCYDET__W 1
13334#define VSB_TOP_SYSSMAGCCTRL_RSTCYDET__M 0x10
13335#define VSB_TOP_SYSSMAGCCTRL_RSTCYDET__PRE 0x10
13336
13337#define VSB_TOP_SYSSMAGCCTRL_RSTDCRMV__B 5
13338#define VSB_TOP_SYSSMAGCCTRL_RSTDCRMV__W 1
13339#define VSB_TOP_SYSSMAGCCTRL_RSTDCRMV__M 0x20
13340#define VSB_TOP_SYSSMAGCCTRL_RSTDCRMV__PRE 0x20
13341
13342#define VSB_TOP_SYSSMAGCCTRL_RSTEQSIG__B 6
13343#define VSB_TOP_SYSSMAGCCTRL_RSTEQSIG__W 1
13344#define VSB_TOP_SYSSMAGCCTRL_RSTEQSIG__M 0x40
13345#define VSB_TOP_SYSSMAGCCTRL_RSTEQSIG__PRE 0x40
13346
13347#define VSB_TOP_SYSSMAGCCTRL_CKFRZ__B 7
13348#define VSB_TOP_SYSSMAGCCTRL_CKFRZ__W 1
13349#define VSB_TOP_SYSSMAGCCTRL_CKFRZ__M 0x80
13350#define VSB_TOP_SYSSMAGCCTRL_CKFRZ__PRE 0x80
13351
13352#define VSB_TOP_SYSSMAGCCTRL_CKBWSW__B 8
13353#define VSB_TOP_SYSSMAGCCTRL_CKBWSW__W 1
13354#define VSB_TOP_SYSSMAGCCTRL_CKBWSW__M 0x100
13355#define VSB_TOP_SYSSMAGCCTRL_CKBWSW__PRE 0x0
13356
13357#define VSB_TOP_SYSSMAGCCTRL_NCOBWSW__B 9
13358#define VSB_TOP_SYSSMAGCCTRL_NCOBWSW__W 1
13359#define VSB_TOP_SYSSMAGCCTRL_NCOBWSW__M 0x200
13360#define VSB_TOP_SYSSMAGCCTRL_NCOBWSW__PRE 0x0
13361
13362#define VSB_TOP_SYSSMAGCCTRL_NCOTIMEOUTCNTEN__B 10
13363#define VSB_TOP_SYSSMAGCCTRL_NCOTIMEOUTCNTEN__W 1
13364#define VSB_TOP_SYSSMAGCCTRL_NCOTIMEOUTCNTEN__M 0x400
13365#define VSB_TOP_SYSSMAGCCTRL_NCOTIMEOUTCNTEN__PRE 0x0
13366
13367#define VSB_TOP_SYSSMCTCTRL__A 0x1C10037
13368#define VSB_TOP_SYSSMCTCTRL__W 11
13369#define VSB_TOP_SYSSMCTCTRL__M 0x7FF
13370#define VSB_TOP_SYSSMCTCTRL__PRE 0x4A
13371
13372#define VSB_TOP_SYSSMCTCTRL_RSTCTCAL__B 0
13373#define VSB_TOP_SYSSMCTCTRL_RSTCTCAL__W 1
13374#define VSB_TOP_SYSSMCTCTRL_RSTCTCAL__M 0x1
13375#define VSB_TOP_SYSSMCTCTRL_RSTCTCAL__PRE 0x0
13376
13377#define VSB_TOP_SYSSMCTCTRL_CTCALEN__B 1
13378#define VSB_TOP_SYSSMCTCTRL_CTCALEN__W 1
13379#define VSB_TOP_SYSSMCTCTRL_CTCALEN__M 0x2
13380#define VSB_TOP_SYSSMCTCTRL_CTCALEN__PRE 0x2
13381
13382#define VSB_TOP_SYSSMCTCTRL_STARTTRN__B 2
13383#define VSB_TOP_SYSSMCTCTRL_STARTTRN__W 1
13384#define VSB_TOP_SYSSMCTCTRL_STARTTRN__M 0x4
13385#define VSB_TOP_SYSSMCTCTRL_STARTTRN__PRE 0x0
13386
13387#define VSB_TOP_SYSSMCTCTRL_RSTFRMSYNCDET__B 3
13388#define VSB_TOP_SYSSMCTCTRL_RSTFRMSYNCDET__W 1
13389#define VSB_TOP_SYSSMCTCTRL_RSTFRMSYNCDET__M 0x8
13390#define VSB_TOP_SYSSMCTCTRL_RSTFRMSYNCDET__PRE 0x8
13391
13392#define VSB_TOP_SYSSMCTCTRL_RSTCYDET__B 4
13393#define VSB_TOP_SYSSMCTCTRL_RSTCYDET__W 1
13394#define VSB_TOP_SYSSMCTCTRL_RSTCYDET__M 0x10
13395#define VSB_TOP_SYSSMCTCTRL_RSTCYDET__PRE 0x0
13396
13397#define VSB_TOP_SYSSMCTCTRL_RSTDCRMV__B 5
13398#define VSB_TOP_SYSSMCTCTRL_RSTDCRMV__W 1
13399#define VSB_TOP_SYSSMCTCTRL_RSTDCRMV__M 0x20
13400#define VSB_TOP_SYSSMCTCTRL_RSTDCRMV__PRE 0x0
13401
13402#define VSB_TOP_SYSSMCTCTRL_RSTEQSIG__B 6
13403#define VSB_TOP_SYSSMCTCTRL_RSTEQSIG__W 1
13404#define VSB_TOP_SYSSMCTCTRL_RSTEQSIG__M 0x40
13405#define VSB_TOP_SYSSMCTCTRL_RSTEQSIG__PRE 0x40
13406
13407#define VSB_TOP_SYSSMCTCTRL_CKFRZ__B 7
13408#define VSB_TOP_SYSSMCTCTRL_CKFRZ__W 1
13409#define VSB_TOP_SYSSMCTCTRL_CKFRZ__M 0x80
13410#define VSB_TOP_SYSSMCTCTRL_CKFRZ__PRE 0x0
13411
13412#define VSB_TOP_SYSSMCTCTRL_CKBWSW__B 8
13413#define VSB_TOP_SYSSMCTCTRL_CKBWSW__W 1
13414#define VSB_TOP_SYSSMCTCTRL_CKBWSW__M 0x100
13415#define VSB_TOP_SYSSMCTCTRL_CKBWSW__PRE 0x0
13416
13417#define VSB_TOP_SYSSMCTCTRL_NCOBWSW__B 9
13418#define VSB_TOP_SYSSMCTCTRL_NCOBWSW__W 1
13419#define VSB_TOP_SYSSMCTCTRL_NCOBWSW__M 0x200
13420#define VSB_TOP_SYSSMCTCTRL_NCOBWSW__PRE 0x0
13421
13422#define VSB_TOP_SYSSMCTCTRL_NCOTIMEOUTCNTEN__B 10
13423#define VSB_TOP_SYSSMCTCTRL_NCOTIMEOUTCNTEN__W 1
13424#define VSB_TOP_SYSSMCTCTRL_NCOTIMEOUTCNTEN__M 0x400
13425#define VSB_TOP_SYSSMCTCTRL_NCOTIMEOUTCNTEN__PRE 0x0
13426
13427#define VSB_TOP_EQCTRL__A 0x1C10038
13428#define VSB_TOP_EQCTRL__W 10
13429#define VSB_TOP_EQCTRL__M 0x3FF
13430#define VSB_TOP_EQCTRL__PRE 0x6
13431
13432#define VSB_TOP_EQCTRL_STASSIGNEN__B 0
13433#define VSB_TOP_EQCTRL_STASSIGNEN__W 1
13434#define VSB_TOP_EQCTRL_STASSIGNEN__M 0x1
13435#define VSB_TOP_EQCTRL_STASSIGNEN__PRE 0x0
13436
13437#define VSB_TOP_EQCTRL_ORCANCMAEN__B 1
13438#define VSB_TOP_EQCTRL_ORCANCMAEN__W 1
13439#define VSB_TOP_EQCTRL_ORCANCMAEN__M 0x2
13440#define VSB_TOP_EQCTRL_ORCANCMAEN__PRE 0x2
13441
13442#define VSB_TOP_EQCTRL_ODAGCGO__B 2
13443#define VSB_TOP_EQCTRL_ODAGCGO__W 1
13444#define VSB_TOP_EQCTRL_ODAGCGO__M 0x4
13445#define VSB_TOP_EQCTRL_ODAGCGO__PRE 0x4
13446
13447#define VSB_TOP_EQCTRL_OPTGAIN__B 3
13448#define VSB_TOP_EQCTRL_OPTGAIN__W 3
13449#define VSB_TOP_EQCTRL_OPTGAIN__M 0x38
13450#define VSB_TOP_EQCTRL_OPTGAIN__PRE 0x0
13451
13452#define VSB_TOP_EQCTRL_TAPRAMWRTEN__B 6
13453#define VSB_TOP_EQCTRL_TAPRAMWRTEN__W 1
13454#define VSB_TOP_EQCTRL_TAPRAMWRTEN__M 0x40
13455#define VSB_TOP_EQCTRL_TAPRAMWRTEN__PRE 0x0
13456
13457#define VSB_TOP_EQCTRL_CMAGAIN__B 7
13458#define VSB_TOP_EQCTRL_CMAGAIN__W 3
13459#define VSB_TOP_EQCTRL_CMAGAIN__M 0x380
13460#define VSB_TOP_EQCTRL_CMAGAIN__PRE 0x0
13461
13462#define VSB_TOP_PREEQAGCCTRL__A 0x1C10039
13463#define VSB_TOP_PREEQAGCCTRL__W 5
13464#define VSB_TOP_PREEQAGCCTRL__M 0x1F
13465#define VSB_TOP_PREEQAGCCTRL__PRE 0x10
13466
13467#define VSB_TOP_PREEQAGCCTRL_PREEQAGCBWSEL__B 0
13468#define VSB_TOP_PREEQAGCCTRL_PREEQAGCBWSEL__W 4
13469#define VSB_TOP_PREEQAGCCTRL_PREEQAGCBWSEL__M 0xF
13470#define VSB_TOP_PREEQAGCCTRL_PREEQAGCBWSEL__PRE 0x0
13471
13472#define VSB_TOP_PREEQAGCCTRL_PREEQAGCFRZ__B 4
13473#define VSB_TOP_PREEQAGCCTRL_PREEQAGCFRZ__W 1
13474#define VSB_TOP_PREEQAGCCTRL_PREEQAGCFRZ__M 0x10
13475#define VSB_TOP_PREEQAGCCTRL_PREEQAGCFRZ__PRE 0x10
13476
13477
13478#define VSB_TOP_PREEQAGCPWRREFLVLHI__A 0x1C1003A
13479#define VSB_TOP_PREEQAGCPWRREFLVLHI__W 8
13480#define VSB_TOP_PREEQAGCPWRREFLVLHI__M 0xFF
13481#define VSB_TOP_PREEQAGCPWRREFLVLHI__PRE 0x0
13482
13483#define VSB_TOP_PREEQAGCPWRREFLVLLO__A 0x1C1003B
13484#define VSB_TOP_PREEQAGCPWRREFLVLLO__W 16
13485#define VSB_TOP_PREEQAGCPWRREFLVLLO__M 0xFFFF
13486#define VSB_TOP_PREEQAGCPWRREFLVLLO__PRE 0x1D66
13487
13488#define VSB_TOP_CORINGSEL__A 0x1C1003C
13489#define VSB_TOP_CORINGSEL__W 8
13490#define VSB_TOP_CORINGSEL__M 0xFF
13491#define VSB_TOP_CORINGSEL__PRE 0x3
13492#define VSB_TOP_BEDETCTRL__A 0x1C1003D
13493#define VSB_TOP_BEDETCTRL__W 9
13494#define VSB_TOP_BEDETCTRL__M 0x1FF
13495#define VSB_TOP_BEDETCTRL__PRE 0x145
13496
13497#define VSB_TOP_BEDETCTRL_MIXRATIO__B 0
13498#define VSB_TOP_BEDETCTRL_MIXRATIO__W 3
13499#define VSB_TOP_BEDETCTRL_MIXRATIO__M 0x7
13500#define VSB_TOP_BEDETCTRL_MIXRATIO__PRE 0x5
13501
13502#define VSB_TOP_BEDETCTRL_CYOFFSEL__B 3
13503#define VSB_TOP_BEDETCTRL_CYOFFSEL__W 1
13504#define VSB_TOP_BEDETCTRL_CYOFFSEL__M 0x8
13505#define VSB_TOP_BEDETCTRL_CYOFFSEL__PRE 0x0
13506
13507#define VSB_TOP_BEDETCTRL_DATAOFFSEL__B 4
13508#define VSB_TOP_BEDETCTRL_DATAOFFSEL__W 1
13509#define VSB_TOP_BEDETCTRL_DATAOFFSEL__M 0x10
13510#define VSB_TOP_BEDETCTRL_DATAOFFSEL__PRE 0x0
13511
13512#define VSB_TOP_BEDETCTRL_BYPASS_DSQ__B 5
13513#define VSB_TOP_BEDETCTRL_BYPASS_DSQ__W 1
13514#define VSB_TOP_BEDETCTRL_BYPASS_DSQ__M 0x20
13515#define VSB_TOP_BEDETCTRL_BYPASS_DSQ__PRE 0x0
13516
13517#define VSB_TOP_BEDETCTRL_BYPASS_PSQ__B 6
13518#define VSB_TOP_BEDETCTRL_BYPASS_PSQ__W 1
13519#define VSB_TOP_BEDETCTRL_BYPASS_PSQ__M 0x40
13520#define VSB_TOP_BEDETCTRL_BYPASS_PSQ__PRE 0x40
13521
13522#define VSB_TOP_BEDETCTRL_BYPASS_CSQ__B 7
13523#define VSB_TOP_BEDETCTRL_BYPASS_CSQ__W 1
13524#define VSB_TOP_BEDETCTRL_BYPASS_CSQ__M 0x80
13525#define VSB_TOP_BEDETCTRL_BYPASS_CSQ__PRE 0x0
13526
13527#define VSB_TOP_BEDETCTRL_BYPASS_DMP__B 8
13528#define VSB_TOP_BEDETCTRL_BYPASS_DMP__W 1
13529#define VSB_TOP_BEDETCTRL_BYPASS_DMP__M 0x100
13530#define VSB_TOP_BEDETCTRL_BYPASS_DMP__PRE 0x100
13531
13532
13533#define VSB_TOP_LBAGCREFLVL__A 0x1C1003E
13534#define VSB_TOP_LBAGCREFLVL__W 12
13535#define VSB_TOP_LBAGCREFLVL__M 0xFFF
13536#define VSB_TOP_LBAGCREFLVL__PRE 0x200
13537
13538#define VSB_TOP_UBAGCREFLVL__A 0x1C1003F
13539#define VSB_TOP_UBAGCREFLVL__W 12
13540#define VSB_TOP_UBAGCREFLVL__M 0xFFF
13541#define VSB_TOP_UBAGCREFLVL__PRE 0x400
13542
13543#define VSB_TOP_NOTCH1_BIN_NUM__A 0x1C10040
13544#define VSB_TOP_NOTCH1_BIN_NUM__W 11
13545#define VSB_TOP_NOTCH1_BIN_NUM__M 0x7FF
13546#define VSB_TOP_NOTCH1_BIN_NUM__PRE 0xB2
13547
13548#define VSB_TOP_NOTCH2_BIN_NUM__A 0x1C10041
13549#define VSB_TOP_NOTCH2_BIN_NUM__W 11
13550#define VSB_TOP_NOTCH2_BIN_NUM__M 0x7FF
13551#define VSB_TOP_NOTCH2_BIN_NUM__PRE 0x40B
13552
13553#define VSB_TOP_NOTCH_START_BIN_NUM__A 0x1C10042
13554#define VSB_TOP_NOTCH_START_BIN_NUM__W 11
13555#define VSB_TOP_NOTCH_START_BIN_NUM__M 0x7FF
13556#define VSB_TOP_NOTCH_START_BIN_NUM__PRE 0x7C0
13557
13558#define VSB_TOP_NOTCH_STOP_BIN_NUM__A 0x1C10043
13559#define VSB_TOP_NOTCH_STOP_BIN_NUM__W 11
13560#define VSB_TOP_NOTCH_STOP_BIN_NUM__M 0x7FF
13561#define VSB_TOP_NOTCH_STOP_BIN_NUM__PRE 0x43F
13562
13563#define VSB_TOP_NOTCH_TEST_DURATION__A 0x1C10044
13564#define VSB_TOP_NOTCH_TEST_DURATION__W 11
13565#define VSB_TOP_NOTCH_TEST_DURATION__M 0x7FF
13566#define VSB_TOP_NOTCH_TEST_DURATION__PRE 0x7FF
13567
13568#define VSB_TOP_RESULT_LARGE_PEAK_BIN__A 0x1C10045
13569#define VSB_TOP_RESULT_LARGE_PEAK_BIN__W 11
13570#define VSB_TOP_RESULT_LARGE_PEAK_BIN__M 0x7FF
13571#define VSB_TOP_RESULT_LARGE_PEAK_BIN__PRE 0x0
13572
13573#define VSB_TOP_RESULT_LARGE_PEAK_VALUE__A 0x1C10046
13574#define VSB_TOP_RESULT_LARGE_PEAK_VALUE__W 16
13575#define VSB_TOP_RESULT_LARGE_PEAK_VALUE__M 0xFFFF
13576#define VSB_TOP_RESULT_LARGE_PEAK_VALUE__PRE 0x0
13577
13578#define VSB_TOP_RESULT_SMALL_PEAK_BIN__A 0x1C10047
13579#define VSB_TOP_RESULT_SMALL_PEAK_BIN__W 11
13580#define VSB_TOP_RESULT_SMALL_PEAK_BIN__M 0x7FF
13581#define VSB_TOP_RESULT_SMALL_PEAK_BIN__PRE 0x0
13582
13583#define VSB_TOP_RESULT_SMALL_PEAK_VALUE__A 0x1C10048
13584#define VSB_TOP_RESULT_SMALL_PEAK_VALUE__W 16
13585#define VSB_TOP_RESULT_SMALL_PEAK_VALUE__M 0xFFFF
13586#define VSB_TOP_RESULT_SMALL_PEAK_VALUE__PRE 0x0
13587
13588#define VSB_TOP_NOTCH_SWEEP_RUNNING__A 0x1C10049
13589#define VSB_TOP_NOTCH_SWEEP_RUNNING__W 1
13590#define VSB_TOP_NOTCH_SWEEP_RUNNING__M 0x1
13591#define VSB_TOP_NOTCH_SWEEP_RUNNING__PRE 0x0
13592
13593#define VSB_TOP_PREEQDAGCRATIO__A 0x1C1004A
13594#define VSB_TOP_PREEQDAGCRATIO__W 13
13595#define VSB_TOP_PREEQDAGCRATIO__M 0x1FFF
13596#define VSB_TOP_PREEQDAGCRATIO__PRE 0x0
13597#define VSB_TOP_AGC_TRUNCCTRL__A 0x1C1004B
13598#define VSB_TOP_AGC_TRUNCCTRL__W 4
13599#define VSB_TOP_AGC_TRUNCCTRL__M 0xF
13600#define VSB_TOP_AGC_TRUNCCTRL__PRE 0xF
13601
13602#define VSB_TOP_AGC_TRUNCCTRL_TRUNC_LSB__B 0
13603#define VSB_TOP_AGC_TRUNCCTRL_TRUNC_LSB__W 2
13604#define VSB_TOP_AGC_TRUNCCTRL_TRUNC_LSB__M 0x3
13605#define VSB_TOP_AGC_TRUNCCTRL_TRUNC_LSB__PRE 0x3
13606
13607#define VSB_TOP_AGC_TRUNCCTRL_TRUNC_12N__B 2
13608#define VSB_TOP_AGC_TRUNCCTRL_TRUNC_12N__W 1
13609#define VSB_TOP_AGC_TRUNCCTRL_TRUNC_12N__M 0x4
13610#define VSB_TOP_AGC_TRUNCCTRL_TRUNC_12N__PRE 0x4
13611
13612#define VSB_TOP_AGC_TRUNCCTRL_TRUNC_EN__B 3
13613#define VSB_TOP_AGC_TRUNCCTRL_TRUNC_EN__W 1
13614#define VSB_TOP_AGC_TRUNCCTRL_TRUNC_EN__M 0x8
13615#define VSB_TOP_AGC_TRUNCCTRL_TRUNC_EN__PRE 0x8
13616
13617
13618#define VSB_TOP_BEAGC_DEADZONEINIT__A 0x1C1004C
13619#define VSB_TOP_BEAGC_DEADZONEINIT__W 8
13620#define VSB_TOP_BEAGC_DEADZONEINIT__M 0xFF
13621#define VSB_TOP_BEAGC_DEADZONEINIT__PRE 0x50
13622
13623#define VSB_TOP_BEAGC_REFLEVEL__A 0x1C1004D
13624#define VSB_TOP_BEAGC_REFLEVEL__W 9
13625#define VSB_TOP_BEAGC_REFLEVEL__M 0x1FF
13626#define VSB_TOP_BEAGC_REFLEVEL__PRE 0xAE
13627
13628#define VSB_TOP_BEAGC_GAINSHIFT__A 0x1C1004E
13629#define VSB_TOP_BEAGC_GAINSHIFT__W 3
13630#define VSB_TOP_BEAGC_GAINSHIFT__M 0x7
13631#define VSB_TOP_BEAGC_GAINSHIFT__PRE 0x3
13632
13633#define VSB_TOP_BEAGC_REGINIT__A 0x1C1004F
13634#define VSB_TOP_BEAGC_REGINIT__W 15
13635#define VSB_TOP_BEAGC_REGINIT__M 0x7FFF
13636#define VSB_TOP_BEAGC_REGINIT__PRE 0x40
13637
13638#define VSB_TOP_BEAGC_REGINIT_BEAGC_RST__B 14
13639#define VSB_TOP_BEAGC_REGINIT_BEAGC_RST__W 1
13640#define VSB_TOP_BEAGC_REGINIT_BEAGC_RST__M 0x4000
13641#define VSB_TOP_BEAGC_REGINIT_BEAGC_RST__PRE 0x0
13642
13643
13644#define VSB_TOP_BEAGC_SCALE__A 0x1C10050
13645#define VSB_TOP_BEAGC_SCALE__W 14
13646#define VSB_TOP_BEAGC_SCALE__M 0x3FFF
13647#define VSB_TOP_BEAGC_SCALE__PRE 0x0
13648
13649#define VSB_TOP_CFAGC_DEADZONEINIT__A 0x1C10051
13650#define VSB_TOP_CFAGC_DEADZONEINIT__W 8
13651#define VSB_TOP_CFAGC_DEADZONEINIT__M 0xFF
13652#define VSB_TOP_CFAGC_DEADZONEINIT__PRE 0x50
13653
13654#define VSB_TOP_CFAGC_REFLEVEL__A 0x1C10052
13655#define VSB_TOP_CFAGC_REFLEVEL__W 9
13656#define VSB_TOP_CFAGC_REFLEVEL__M 0x1FF
13657#define VSB_TOP_CFAGC_REFLEVEL__PRE 0xAE
13658
13659#define VSB_TOP_CFAGC_GAINSHIFT__A 0x1C10053
13660#define VSB_TOP_CFAGC_GAINSHIFT__W 3
13661#define VSB_TOP_CFAGC_GAINSHIFT__M 0x7
13662#define VSB_TOP_CFAGC_GAINSHIFT__PRE 0x3
13663
13664#define VSB_TOP_CFAGC_REGINIT__A 0x1C10054
13665#define VSB_TOP_CFAGC_REGINIT__W 15
13666#define VSB_TOP_CFAGC_REGINIT__M 0x7FFF
13667#define VSB_TOP_CFAGC_REGINIT__PRE 0x80
13668
13669#define VSB_TOP_CFAGC_REGINIT_CFAGC_RST__B 14
13670#define VSB_TOP_CFAGC_REGINIT_CFAGC_RST__W 1
13671#define VSB_TOP_CFAGC_REGINIT_CFAGC_RST__M 0x4000
13672#define VSB_TOP_CFAGC_REGINIT_CFAGC_RST__PRE 0x0
13673
13674
13675#define VSB_TOP_CFAGC_SCALE__A 0x1C10055
13676#define VSB_TOP_CFAGC_SCALE__W 14
13677#define VSB_TOP_CFAGC_SCALE__M 0x3FFF
13678#define VSB_TOP_CFAGC_SCALE__PRE 0x0
13679
13680#define VSB_TOP_CKTRKONCTL__A 0x1C10056
13681#define VSB_TOP_CKTRKONCTL__W 2
13682#define VSB_TOP_CKTRKONCTL__M 0x3
13683#define VSB_TOP_CKTRKONCTL__PRE 0x0
13684
13685#define VSB_TOP_CYTRKONCTL__A 0x1C10057
13686#define VSB_TOP_CYTRKONCTL__W 2
13687#define VSB_TOP_CYTRKONCTL__M 0x3
13688#define VSB_TOP_CYTRKONCTL__PRE 0x0
13689
13690#define VSB_TOP_PTONCTL__A 0x1C10058
13691#define VSB_TOP_PTONCTL__W 2
13692#define VSB_TOP_PTONCTL__M 0x3
13693#define VSB_TOP_PTONCTL__PRE 0x0
13694
13695#define VSB_TOP_NOTCH_SCALE_1__A 0x1C10059
13696#define VSB_TOP_NOTCH_SCALE_1__W 8
13697#define VSB_TOP_NOTCH_SCALE_1__M 0xFF
13698#define VSB_TOP_NOTCH_SCALE_1__PRE 0xA
13699
13700#define VSB_TOP_NOTCH_SCALE_2__A 0x1C1005A
13701#define VSB_TOP_NOTCH_SCALE_2__W 8
13702#define VSB_TOP_NOTCH_SCALE_2__M 0xFF
13703#define VSB_TOP_NOTCH_SCALE_2__PRE 0xA
13704
13705#define VSB_TOP_FIRSTLARGFFETAP__A 0x1C1005B
13706#define VSB_TOP_FIRSTLARGFFETAP__W 12
13707#define VSB_TOP_FIRSTLARGFFETAP__M 0xFFF
13708#define VSB_TOP_FIRSTLARGFFETAP__PRE 0x0
13709
13710#define VSB_TOP_FIRSTLARGFFETAPADDR__A 0x1C1005C
13711#define VSB_TOP_FIRSTLARGFFETAPADDR__W 11
13712#define VSB_TOP_FIRSTLARGFFETAPADDR__M 0x7FF
13713#define VSB_TOP_FIRSTLARGFFETAPADDR__PRE 0x0
13714
13715#define VSB_TOP_SECONDLARGFFETAP__A 0x1C1005D
13716#define VSB_TOP_SECONDLARGFFETAP__W 12
13717#define VSB_TOP_SECONDLARGFFETAP__M 0xFFF
13718#define VSB_TOP_SECONDLARGFFETAP__PRE 0x0
13719
13720#define VSB_TOP_SECONDLARGFFETAPADDR__A 0x1C1005E
13721#define VSB_TOP_SECONDLARGFFETAPADDR__W 11
13722#define VSB_TOP_SECONDLARGFFETAPADDR__M 0x7FF
13723#define VSB_TOP_SECONDLARGFFETAPADDR__PRE 0x0
13724
13725#define VSB_TOP_FIRSTLARGDFETAP__A 0x1C1005F
13726#define VSB_TOP_FIRSTLARGDFETAP__W 12
13727#define VSB_TOP_FIRSTLARGDFETAP__M 0xFFF
13728#define VSB_TOP_FIRSTLARGDFETAP__PRE 0x0
13729
13730#define VSB_TOP_FIRSTLARGDFETAPADDR__A 0x1C10060
13731#define VSB_TOP_FIRSTLARGDFETAPADDR__W 11
13732#define VSB_TOP_FIRSTLARGDFETAPADDR__M 0x7FF
13733#define VSB_TOP_FIRSTLARGDFETAPADDR__PRE 0x0
13734
13735#define VSB_TOP_SECONDLARGDFETAP__A 0x1C10061
13736#define VSB_TOP_SECONDLARGDFETAP__W 12
13737#define VSB_TOP_SECONDLARGDFETAP__M 0xFFF
13738#define VSB_TOP_SECONDLARGDFETAP__PRE 0x0
13739
13740#define VSB_TOP_SECONDLARGDFETAPADDR__A 0x1C10062
13741#define VSB_TOP_SECONDLARGDFETAPADDR__W 11
13742#define VSB_TOP_SECONDLARGDFETAPADDR__M 0x7FF
13743#define VSB_TOP_SECONDLARGDFETAPADDR__PRE 0x0
13744
13745#define VSB_TOP_PARAOWDBUS__A 0x1C10063
13746#define VSB_TOP_PARAOWDBUS__W 12
13747#define VSB_TOP_PARAOWDBUS__M 0xFFF
13748#define VSB_TOP_PARAOWDBUS__PRE 0x0
13749#define VSB_TOP_PARAOWCTRL__A 0x1C10064
13750#define VSB_TOP_PARAOWCTRL__W 7
13751#define VSB_TOP_PARAOWCTRL__M 0x7F
13752#define VSB_TOP_PARAOWCTRL__PRE 0x0
13753
13754#define VSB_TOP_PARAOWCTRL_PARAOWABUS__B 0
13755#define VSB_TOP_PARAOWCTRL_PARAOWABUS__W 6
13756#define VSB_TOP_PARAOWCTRL_PARAOWABUS__M 0x3F
13757#define VSB_TOP_PARAOWCTRL_PARAOWABUS__PRE 0x0
13758
13759#define VSB_TOP_PARAOWCTRL_PARAOWEN__B 6
13760#define VSB_TOP_PARAOWCTRL_PARAOWEN__W 1
13761#define VSB_TOP_PARAOWCTRL_PARAOWEN__M 0x40
13762#define VSB_TOP_PARAOWCTRL_PARAOWEN__PRE 0x0
13763
13764
13765#define VSB_TOP_CURRENTSEGLOCAT__A 0x1C10065
13766#define VSB_TOP_CURRENTSEGLOCAT__W 10
13767#define VSB_TOP_CURRENTSEGLOCAT__M 0x3FF
13768#define VSB_TOP_CURRENTSEGLOCAT__PRE 0x0
13769
13770#define VSB_TOP_MEASUREMENT_PERIOD__A 0x1C10066
13771#define VSB_TOP_MEASUREMENT_PERIOD__W 16
13772#define VSB_TOP_MEASUREMENT_PERIOD__M 0xFFFF
13773#define VSB_TOP_MEASUREMENT_PERIOD__PRE 0x0
13774
13775#define VSB_TOP_NR_SYM_ERRS__A 0x1C10067
13776#define VSB_TOP_NR_SYM_ERRS__W 16
13777#define VSB_TOP_NR_SYM_ERRS__M 0xFFFF
13778#define VSB_TOP_NR_SYM_ERRS__PRE 0xFFFF
13779
13780#define VSB_TOP_ERR_ENERGY_L__A 0x1C10068
13781#define VSB_TOP_ERR_ENERGY_L__W 16
13782#define VSB_TOP_ERR_ENERGY_L__M 0xFFFF
13783#define VSB_TOP_ERR_ENERGY_L__PRE 0xFFFF
13784
13785#define VSB_TOP_ERR_ENERGY_H__A 0x1C10069
13786#define VSB_TOP_ERR_ENERGY_H__W 16
13787#define VSB_TOP_ERR_ENERGY_H__M 0xFFFF
13788#define VSB_TOP_ERR_ENERGY_H__PRE 0xFFFF
13789
13790#define VSB_TOP_SLICER_SEL_8LEV__A 0x1C1006A
13791#define VSB_TOP_SLICER_SEL_8LEV__W 1
13792#define VSB_TOP_SLICER_SEL_8LEV__M 0x1
13793#define VSB_TOP_SLICER_SEL_8LEV__PRE 0x1
13794
13795#define VSB_TOP_BNFIELD__A 0x1C1006B
13796#define VSB_TOP_BNFIELD__W 3
13797#define VSB_TOP_BNFIELD__M 0x7
13798#define VSB_TOP_BNFIELD__PRE 0x3
13799
13800#define VSB_TOP_CLPLASTNUM__A 0x1C1006C
13801#define VSB_TOP_CLPLASTNUM__W 8
13802#define VSB_TOP_CLPLASTNUM__M 0xFF
13803#define VSB_TOP_CLPLASTNUM__PRE 0x0
13804
13805#define VSB_TOP_BNSQERR__A 0x1C1006D
13806#define VSB_TOP_BNSQERR__W 16
13807#define VSB_TOP_BNSQERR__M 0xFFFF
13808#define VSB_TOP_BNSQERR__PRE 0x1AD
13809
13810#define VSB_TOP_BNTHRESH__A 0x1C1006E
13811#define VSB_TOP_BNTHRESH__W 9
13812#define VSB_TOP_BNTHRESH__M 0x1FF
13813#define VSB_TOP_BNTHRESH__PRE 0x120
13814
13815#define VSB_TOP_BNCLPNUM__A 0x1C1006F
13816#define VSB_TOP_BNCLPNUM__W 16
13817#define VSB_TOP_BNCLPNUM__M 0xFFFF
13818#define VSB_TOP_BNCLPNUM__PRE 0x0
13819#define VSB_TOP_PHASELOCKCTRL__A 0x1C10070
13820#define VSB_TOP_PHASELOCKCTRL__W 7
13821#define VSB_TOP_PHASELOCKCTRL__M 0x7F
13822#define VSB_TOP_PHASELOCKCTRL__PRE 0x0
13823
13824#define VSB_TOP_PHASELOCKCTRL_DFORCEPOLARITY__B 0
13825#define VSB_TOP_PHASELOCKCTRL_DFORCEPOLARITY__W 1
13826#define VSB_TOP_PHASELOCKCTRL_DFORCEPOLARITY__M 0x1
13827#define VSB_TOP_PHASELOCKCTRL_DFORCEPOLARITY__PRE 0x0
13828
13829#define VSB_TOP_PHASELOCKCTRL_DFORCEPLL__B 1
13830#define VSB_TOP_PHASELOCKCTRL_DFORCEPLL__W 1
13831#define VSB_TOP_PHASELOCKCTRL_DFORCEPLL__M 0x2
13832#define VSB_TOP_PHASELOCKCTRL_DFORCEPLL__PRE 0x0
13833
13834#define VSB_TOP_PHASELOCKCTRL_PFORCEPOLARITY__B 2
13835#define VSB_TOP_PHASELOCKCTRL_PFORCEPOLARITY__W 1
13836#define VSB_TOP_PHASELOCKCTRL_PFORCEPOLARITY__M 0x4
13837#define VSB_TOP_PHASELOCKCTRL_PFORCEPOLARITY__PRE 0x0
13838
13839#define VSB_TOP_PHASELOCKCTRL_PFORCEPLL__B 3
13840#define VSB_TOP_PHASELOCKCTRL_PFORCEPLL__W 1
13841#define VSB_TOP_PHASELOCKCTRL_PFORCEPLL__M 0x8
13842#define VSB_TOP_PHASELOCKCTRL_PFORCEPLL__PRE 0x0
13843
13844#define VSB_TOP_PHASELOCKCTRL_CFORCEPOLARITY__B 4
13845#define VSB_TOP_PHASELOCKCTRL_CFORCEPOLARITY__W 1
13846#define VSB_TOP_PHASELOCKCTRL_CFORCEPOLARITY__M 0x10
13847#define VSB_TOP_PHASELOCKCTRL_CFORCEPOLARITY__PRE 0x0
13848
13849#define VSB_TOP_PHASELOCKCTRL_CFORCEPLL__B 5
13850#define VSB_TOP_PHASELOCKCTRL_CFORCEPLL__W 1
13851#define VSB_TOP_PHASELOCKCTRL_CFORCEPLL__M 0x20
13852#define VSB_TOP_PHASELOCKCTRL_CFORCEPLL__PRE 0x0
13853
13854#define VSB_TOP_PHASELOCKCTRL_IQSWITCH__B 6
13855#define VSB_TOP_PHASELOCKCTRL_IQSWITCH__W 1
13856#define VSB_TOP_PHASELOCKCTRL_IQSWITCH__M 0x40
13857#define VSB_TOP_PHASELOCKCTRL_IQSWITCH__PRE 0x0
13858
13859
13860#define VSB_TOP_DLOCKACCUM__A 0x1C10071
13861#define VSB_TOP_DLOCKACCUM__W 16
13862#define VSB_TOP_DLOCKACCUM__M 0xFFFF
13863#define VSB_TOP_DLOCKACCUM__PRE 0x0
13864
13865#define VSB_TOP_PLOCKACCUM__A 0x1C10072
13866#define VSB_TOP_PLOCKACCUM__W 16
13867#define VSB_TOP_PLOCKACCUM__M 0xFFFF
13868#define VSB_TOP_PLOCKACCUM__PRE 0x0
13869
13870#define VSB_TOP_CLOCKACCUM__A 0x1C10073
13871#define VSB_TOP_CLOCKACCUM__W 16
13872#define VSB_TOP_CLOCKACCUM__M 0xFFFF
13873#define VSB_TOP_CLOCKACCUM__PRE 0x0
13874
13875#define VSB_TOP_DCRMVACUMI__A 0x1C10074
13876#define VSB_TOP_DCRMVACUMI__W 10
13877#define VSB_TOP_DCRMVACUMI__M 0x3FF
13878#define VSB_TOP_DCRMVACUMI__PRE 0x0
13879
13880#define VSB_TOP_DCRMVACUMQ__A 0x1C10075
13881#define VSB_TOP_DCRMVACUMQ__W 10
13882#define VSB_TOP_DCRMVACUMQ__M 0x3FF
13883#define VSB_TOP_DCRMVACUMQ__PRE 0x0
13884
13885
13886
13887
13888#define VSB_SYSCTRL_RAM0_FFETRAINLKRATIO1__A 0x1C20000
13889#define VSB_SYSCTRL_RAM0_FFETRAINLKRATIO1__W 12
13890#define VSB_SYSCTRL_RAM0_FFETRAINLKRATIO1__M 0xFFF
13891#define VSB_SYSCTRL_RAM0_FFETRAINLKRATIO1__PRE 0x0
13892
13893#define VSB_SYSCTRL_RAM0_FFETRAINLKRATIO2__A 0x1C20001
13894#define VSB_SYSCTRL_RAM0_FFETRAINLKRATIO2__W 12
13895#define VSB_SYSCTRL_RAM0_FFETRAINLKRATIO2__M 0xFFF
13896#define VSB_SYSCTRL_RAM0_FFETRAINLKRATIO2__PRE 0x0
13897
13898#define VSB_SYSCTRL_RAM0_FFETRAINLKRATIO3__A 0x1C20002
13899#define VSB_SYSCTRL_RAM0_FFETRAINLKRATIO3__W 12
13900#define VSB_SYSCTRL_RAM0_FFETRAINLKRATIO3__M 0xFFF
13901#define VSB_SYSCTRL_RAM0_FFETRAINLKRATIO3__PRE 0x0
13902
13903#define VSB_SYSCTRL_RAM0_FFETRAINLKRATIO4__A 0x1C20003
13904#define VSB_SYSCTRL_RAM0_FFETRAINLKRATIO4__W 12
13905#define VSB_SYSCTRL_RAM0_FFETRAINLKRATIO4__M 0xFFF
13906#define VSB_SYSCTRL_RAM0_FFETRAINLKRATIO4__PRE 0x0
13907
13908#define VSB_SYSCTRL_RAM0_FFETRAINLKRATIO5__A 0x1C20004
13909#define VSB_SYSCTRL_RAM0_FFETRAINLKRATIO5__W 12
13910#define VSB_SYSCTRL_RAM0_FFETRAINLKRATIO5__M 0xFFF
13911#define VSB_SYSCTRL_RAM0_FFETRAINLKRATIO5__PRE 0x0
13912
13913#define VSB_SYSCTRL_RAM0_FFETRAINLKRATIO6__A 0x1C20005
13914#define VSB_SYSCTRL_RAM0_FFETRAINLKRATIO6__W 12
13915#define VSB_SYSCTRL_RAM0_FFETRAINLKRATIO6__M 0xFFF
13916#define VSB_SYSCTRL_RAM0_FFETRAINLKRATIO6__PRE 0x0
13917
13918#define VSB_SYSCTRL_RAM0_FFETRAINLKRATIO7__A 0x1C20006
13919#define VSB_SYSCTRL_RAM0_FFETRAINLKRATIO7__W 12
13920#define VSB_SYSCTRL_RAM0_FFETRAINLKRATIO7__M 0xFFF
13921#define VSB_SYSCTRL_RAM0_FFETRAINLKRATIO7__PRE 0x0
13922
13923#define VSB_SYSCTRL_RAM0_FFETRAINLKRATIO8__A 0x1C20007
13924#define VSB_SYSCTRL_RAM0_FFETRAINLKRATIO8__W 12
13925#define VSB_SYSCTRL_RAM0_FFETRAINLKRATIO8__M 0xFFF
13926#define VSB_SYSCTRL_RAM0_FFETRAINLKRATIO8__PRE 0x0
13927
13928#define VSB_SYSCTRL_RAM0_FFETRAINLKRATIO9__A 0x1C20008
13929#define VSB_SYSCTRL_RAM0_FFETRAINLKRATIO9__W 12
13930#define VSB_SYSCTRL_RAM0_FFETRAINLKRATIO9__M 0xFFF
13931#define VSB_SYSCTRL_RAM0_FFETRAINLKRATIO9__PRE 0x0
13932
13933#define VSB_SYSCTRL_RAM0_FFETRAINLKRATIO10__A 0x1C20009
13934#define VSB_SYSCTRL_RAM0_FFETRAINLKRATIO10__W 12
13935#define VSB_SYSCTRL_RAM0_FFETRAINLKRATIO10__M 0xFFF
13936#define VSB_SYSCTRL_RAM0_FFETRAINLKRATIO10__PRE 0x0
13937
13938#define VSB_SYSCTRL_RAM0_FFETRAINLKRATIO11__A 0x1C2000A
13939#define VSB_SYSCTRL_RAM0_FFETRAINLKRATIO11__W 12
13940#define VSB_SYSCTRL_RAM0_FFETRAINLKRATIO11__M 0xFFF
13941#define VSB_SYSCTRL_RAM0_FFETRAINLKRATIO11__PRE 0x0
13942
13943#define VSB_SYSCTRL_RAM0_FFETRAINLKRATIO12__A 0x1C2000B
13944#define VSB_SYSCTRL_RAM0_FFETRAINLKRATIO12__W 12
13945#define VSB_SYSCTRL_RAM0_FFETRAINLKRATIO12__M 0xFFF
13946#define VSB_SYSCTRL_RAM0_FFETRAINLKRATIO12__PRE 0x0
13947
13948#define VSB_SYSCTRL_RAM0_FFERCA1TRAINLKRATIO1__A 0x1C2000C
13949#define VSB_SYSCTRL_RAM0_FFERCA1TRAINLKRATIO1__W 12
13950#define VSB_SYSCTRL_RAM0_FFERCA1TRAINLKRATIO1__M 0xFFF
13951#define VSB_SYSCTRL_RAM0_FFERCA1TRAINLKRATIO1__PRE 0x0
13952
13953#define VSB_SYSCTRL_RAM0_FFERCA1TRAINLKRATIO2__A 0x1C2000D
13954#define VSB_SYSCTRL_RAM0_FFERCA1TRAINLKRATIO2__W 12
13955#define VSB_SYSCTRL_RAM0_FFERCA1TRAINLKRATIO2__M 0xFFF
13956#define VSB_SYSCTRL_RAM0_FFERCA1TRAINLKRATIO2__PRE 0x0
13957
13958#define VSB_SYSCTRL_RAM0_FFERCA1TRAINLKRATIO3__A 0x1C2000E
13959#define VSB_SYSCTRL_RAM0_FFERCA1TRAINLKRATIO3__W 12
13960#define VSB_SYSCTRL_RAM0_FFERCA1TRAINLKRATIO3__M 0xFFF
13961#define VSB_SYSCTRL_RAM0_FFERCA1TRAINLKRATIO3__PRE 0x0
13962
13963#define VSB_SYSCTRL_RAM0_FFERCA1TRAINLKRATIO4__A 0x1C2000F
13964#define VSB_SYSCTRL_RAM0_FFERCA1TRAINLKRATIO4__W 12
13965#define VSB_SYSCTRL_RAM0_FFERCA1TRAINLKRATIO4__M 0xFFF
13966#define VSB_SYSCTRL_RAM0_FFERCA1TRAINLKRATIO4__PRE 0x0
13967
13968#define VSB_SYSCTRL_RAM0_FFERCA1TRAINLKRATIO5__A 0x1C20010
13969#define VSB_SYSCTRL_RAM0_FFERCA1TRAINLKRATIO5__W 12
13970#define VSB_SYSCTRL_RAM0_FFERCA1TRAINLKRATIO5__M 0xFFF
13971#define VSB_SYSCTRL_RAM0_FFERCA1TRAINLKRATIO5__PRE 0x0
13972
13973#define VSB_SYSCTRL_RAM0_FFERCA1TRAINLKRATIO6__A 0x1C20011
13974#define VSB_SYSCTRL_RAM0_FFERCA1TRAINLKRATIO6__W 12
13975#define VSB_SYSCTRL_RAM0_FFERCA1TRAINLKRATIO6__M 0xFFF
13976#define VSB_SYSCTRL_RAM0_FFERCA1TRAINLKRATIO6__PRE 0x0
13977
13978#define VSB_SYSCTRL_RAM0_FFERCA1TRAINLKRATIO7__A 0x1C20012
13979#define VSB_SYSCTRL_RAM0_FFERCA1TRAINLKRATIO7__W 12
13980#define VSB_SYSCTRL_RAM0_FFERCA1TRAINLKRATIO7__M 0xFFF
13981#define VSB_SYSCTRL_RAM0_FFERCA1TRAINLKRATIO7__PRE 0x0
13982
13983#define VSB_SYSCTRL_RAM0_FFERCA1TRAINLKRATIO8__A 0x1C20013
13984#define VSB_SYSCTRL_RAM0_FFERCA1TRAINLKRATIO8__W 12
13985#define VSB_SYSCTRL_RAM0_FFERCA1TRAINLKRATIO8__M 0xFFF
13986#define VSB_SYSCTRL_RAM0_FFERCA1TRAINLKRATIO8__PRE 0x0
13987
13988#define VSB_SYSCTRL_RAM0_FFERCA1TRAINLKRATIO9__A 0x1C20014
13989#define VSB_SYSCTRL_RAM0_FFERCA1TRAINLKRATIO9__W 12
13990#define VSB_SYSCTRL_RAM0_FFERCA1TRAINLKRATIO9__M 0xFFF
13991#define VSB_SYSCTRL_RAM0_FFERCA1TRAINLKRATIO9__PRE 0x0
13992
13993#define VSB_SYSCTRL_RAM0_FFERCA1TRAINLKRATIO10__A 0x1C20015
13994#define VSB_SYSCTRL_RAM0_FFERCA1TRAINLKRATIO10__W 12
13995#define VSB_SYSCTRL_RAM0_FFERCA1TRAINLKRATIO10__M 0xFFF
13996#define VSB_SYSCTRL_RAM0_FFERCA1TRAINLKRATIO10__PRE 0x0
13997
13998#define VSB_SYSCTRL_RAM0_FFERCA1TRAINLKRATIO11__A 0x1C20016
13999#define VSB_SYSCTRL_RAM0_FFERCA1TRAINLKRATIO11__W 12
14000#define VSB_SYSCTRL_RAM0_FFERCA1TRAINLKRATIO11__M 0xFFF
14001#define VSB_SYSCTRL_RAM0_FFERCA1TRAINLKRATIO11__PRE 0x0
14002
14003#define VSB_SYSCTRL_RAM0_FFERCA1TRAINLKRATIO12__A 0x1C20017
14004#define VSB_SYSCTRL_RAM0_FFERCA1TRAINLKRATIO12__W 12
14005#define VSB_SYSCTRL_RAM0_FFERCA1TRAINLKRATIO12__M 0xFFF
14006#define VSB_SYSCTRL_RAM0_FFERCA1TRAINLKRATIO12__PRE 0x0
14007
14008#define VSB_SYSCTRL_RAM0_FFERCA1DATALKRATIO1__A 0x1C20018
14009#define VSB_SYSCTRL_RAM0_FFERCA1DATALKRATIO1__W 12
14010#define VSB_SYSCTRL_RAM0_FFERCA1DATALKRATIO1__M 0xFFF
14011#define VSB_SYSCTRL_RAM0_FFERCA1DATALKRATIO1__PRE 0x0
14012
14013#define VSB_SYSCTRL_RAM0_FFERCA1DATALKRATIO2__A 0x1C20019
14014#define VSB_SYSCTRL_RAM0_FFERCA1DATALKRATIO2__W 12
14015#define VSB_SYSCTRL_RAM0_FFERCA1DATALKRATIO2__M 0xFFF
14016#define VSB_SYSCTRL_RAM0_FFERCA1DATALKRATIO2__PRE 0x0
14017
14018#define VSB_SYSCTRL_RAM0_FFERCA1DATALKRATIO3__A 0x1C2001A
14019#define VSB_SYSCTRL_RAM0_FFERCA1DATALKRATIO3__W 12
14020#define VSB_SYSCTRL_RAM0_FFERCA1DATALKRATIO3__M 0xFFF
14021#define VSB_SYSCTRL_RAM0_FFERCA1DATALKRATIO3__PRE 0x0
14022
14023#define VSB_SYSCTRL_RAM0_FFERCA1DATALKRATIO4__A 0x1C2001B
14024#define VSB_SYSCTRL_RAM0_FFERCA1DATALKRATIO4__W 12
14025#define VSB_SYSCTRL_RAM0_FFERCA1DATALKRATIO4__M 0xFFF
14026#define VSB_SYSCTRL_RAM0_FFERCA1DATALKRATIO4__PRE 0x0
14027
14028#define VSB_SYSCTRL_RAM0_FFERCA1DATALKRATIO5__A 0x1C2001C
14029#define VSB_SYSCTRL_RAM0_FFERCA1DATALKRATIO5__W 12
14030#define VSB_SYSCTRL_RAM0_FFERCA1DATALKRATIO5__M 0xFFF
14031#define VSB_SYSCTRL_RAM0_FFERCA1DATALKRATIO5__PRE 0x0
14032
14033#define VSB_SYSCTRL_RAM0_FFERCA1DATALKRATIO6__A 0x1C2001D
14034#define VSB_SYSCTRL_RAM0_FFERCA1DATALKRATIO6__W 12
14035#define VSB_SYSCTRL_RAM0_FFERCA1DATALKRATIO6__M 0xFFF
14036#define VSB_SYSCTRL_RAM0_FFERCA1DATALKRATIO6__PRE 0x0
14037
14038#define VSB_SYSCTRL_RAM0_FFERCA1DATALKRATIO7__A 0x1C2001E
14039#define VSB_SYSCTRL_RAM0_FFERCA1DATALKRATIO7__W 12
14040#define VSB_SYSCTRL_RAM0_FFERCA1DATALKRATIO7__M 0xFFF
14041#define VSB_SYSCTRL_RAM0_FFERCA1DATALKRATIO7__PRE 0x0
14042
14043#define VSB_SYSCTRL_RAM0_FFERCA1DATALKRATIO8__A 0x1C2001F
14044#define VSB_SYSCTRL_RAM0_FFERCA1DATALKRATIO8__W 12
14045#define VSB_SYSCTRL_RAM0_FFERCA1DATALKRATIO8__M 0xFFF
14046#define VSB_SYSCTRL_RAM0_FFERCA1DATALKRATIO8__PRE 0x0
14047
14048#define VSB_SYSCTRL_RAM0_FFERCA1DATALKRATIO9__A 0x1C20020
14049#define VSB_SYSCTRL_RAM0_FFERCA1DATALKRATIO9__W 12
14050#define VSB_SYSCTRL_RAM0_FFERCA1DATALKRATIO9__M 0xFFF
14051#define VSB_SYSCTRL_RAM0_FFERCA1DATALKRATIO9__PRE 0x0
14052
14053#define VSB_SYSCTRL_RAM0_FFERCA1DATALKRATIO10__A 0x1C20021
14054#define VSB_SYSCTRL_RAM0_FFERCA1DATALKRATIO10__W 12
14055#define VSB_SYSCTRL_RAM0_FFERCA1DATALKRATIO10__M 0xFFF
14056#define VSB_SYSCTRL_RAM0_FFERCA1DATALKRATIO10__PRE 0x0
14057
14058#define VSB_SYSCTRL_RAM0_FFERCA1DATALKRATIO11__A 0x1C20022
14059#define VSB_SYSCTRL_RAM0_FFERCA1DATALKRATIO11__W 12
14060#define VSB_SYSCTRL_RAM0_FFERCA1DATALKRATIO11__M 0xFFF
14061#define VSB_SYSCTRL_RAM0_FFERCA1DATALKRATIO11__PRE 0x0
14062
14063#define VSB_SYSCTRL_RAM0_FFERCA1DATALKRATIO12__A 0x1C20023
14064#define VSB_SYSCTRL_RAM0_FFERCA1DATALKRATIO12__W 12
14065#define VSB_SYSCTRL_RAM0_FFERCA1DATALKRATIO12__M 0xFFF
14066#define VSB_SYSCTRL_RAM0_FFERCA1DATALKRATIO12__PRE 0x0
14067
14068#define VSB_SYSCTRL_RAM0_FFERCA2TRAINLKRATIO1__A 0x1C20024
14069#define VSB_SYSCTRL_RAM0_FFERCA2TRAINLKRATIO1__W 12
14070#define VSB_SYSCTRL_RAM0_FFERCA2TRAINLKRATIO1__M 0xFFF
14071#define VSB_SYSCTRL_RAM0_FFERCA2TRAINLKRATIO1__PRE 0x0
14072
14073#define VSB_SYSCTRL_RAM0_FFERCA2TRAINLKRATIO2__A 0x1C20025
14074#define VSB_SYSCTRL_RAM0_FFERCA2TRAINLKRATIO2__W 12
14075#define VSB_SYSCTRL_RAM0_FFERCA2TRAINLKRATIO2__M 0xFFF
14076#define VSB_SYSCTRL_RAM0_FFERCA2TRAINLKRATIO2__PRE 0x0
14077
14078#define VSB_SYSCTRL_RAM0_FFERCA2TRAINLKRATIO3__A 0x1C20026
14079#define VSB_SYSCTRL_RAM0_FFERCA2TRAINLKRATIO3__W 12
14080#define VSB_SYSCTRL_RAM0_FFERCA2TRAINLKRATIO3__M 0xFFF
14081#define VSB_SYSCTRL_RAM0_FFERCA2TRAINLKRATIO3__PRE 0x0
14082
14083#define VSB_SYSCTRL_RAM0_FFERCA2TRAINLKRATIO4__A 0x1C20027
14084#define VSB_SYSCTRL_RAM0_FFERCA2TRAINLKRATIO4__W 12
14085#define VSB_SYSCTRL_RAM0_FFERCA2TRAINLKRATIO4__M 0xFFF
14086#define VSB_SYSCTRL_RAM0_FFERCA2TRAINLKRATIO4__PRE 0x0
14087
14088#define VSB_SYSCTRL_RAM0_FFERCA2TRAINLKRATIO5__A 0x1C20028
14089#define VSB_SYSCTRL_RAM0_FFERCA2TRAINLKRATIO5__W 12
14090#define VSB_SYSCTRL_RAM0_FFERCA2TRAINLKRATIO5__M 0xFFF
14091#define VSB_SYSCTRL_RAM0_FFERCA2TRAINLKRATIO5__PRE 0x0
14092
14093#define VSB_SYSCTRL_RAM0_FFERCA2TRAINLKRATIO6__A 0x1C20029
14094#define VSB_SYSCTRL_RAM0_FFERCA2TRAINLKRATIO6__W 12
14095#define VSB_SYSCTRL_RAM0_FFERCA2TRAINLKRATIO6__M 0xFFF
14096#define VSB_SYSCTRL_RAM0_FFERCA2TRAINLKRATIO6__PRE 0x0
14097
14098#define VSB_SYSCTRL_RAM0_FFERCA2TRAINLKRATIO7__A 0x1C2002A
14099#define VSB_SYSCTRL_RAM0_FFERCA2TRAINLKRATIO7__W 12
14100#define VSB_SYSCTRL_RAM0_FFERCA2TRAINLKRATIO7__M 0xFFF
14101#define VSB_SYSCTRL_RAM0_FFERCA2TRAINLKRATIO7__PRE 0x0
14102
14103#define VSB_SYSCTRL_RAM0_FFERCA2TRAINLKRATIO8__A 0x1C2002B
14104#define VSB_SYSCTRL_RAM0_FFERCA2TRAINLKRATIO8__W 12
14105#define VSB_SYSCTRL_RAM0_FFERCA2TRAINLKRATIO8__M 0xFFF
14106#define VSB_SYSCTRL_RAM0_FFERCA2TRAINLKRATIO8__PRE 0x0
14107
14108#define VSB_SYSCTRL_RAM0_FFERCA2TRAINLKRATIO9__A 0x1C2002C
14109#define VSB_SYSCTRL_RAM0_FFERCA2TRAINLKRATIO9__W 12
14110#define VSB_SYSCTRL_RAM0_FFERCA2TRAINLKRATIO9__M 0xFFF
14111#define VSB_SYSCTRL_RAM0_FFERCA2TRAINLKRATIO9__PRE 0x0
14112
14113#define VSB_SYSCTRL_RAM0_FFERCA2TRAINLKRATIO10__A 0x1C2002D
14114#define VSB_SYSCTRL_RAM0_FFERCA2TRAINLKRATIO10__W 12
14115#define VSB_SYSCTRL_RAM0_FFERCA2TRAINLKRATIO10__M 0xFFF
14116#define VSB_SYSCTRL_RAM0_FFERCA2TRAINLKRATIO10__PRE 0x0
14117
14118#define VSB_SYSCTRL_RAM0_FFERCA2TRAINLKRATIO11__A 0x1C2002E
14119#define VSB_SYSCTRL_RAM0_FFERCA2TRAINLKRATIO11__W 12
14120#define VSB_SYSCTRL_RAM0_FFERCA2TRAINLKRATIO11__M 0xFFF
14121#define VSB_SYSCTRL_RAM0_FFERCA2TRAINLKRATIO11__PRE 0x0
14122
14123#define VSB_SYSCTRL_RAM0_FFERCA2TRAINLKRATIO12__A 0x1C2002F
14124#define VSB_SYSCTRL_RAM0_FFERCA2TRAINLKRATIO12__W 12
14125#define VSB_SYSCTRL_RAM0_FFERCA2TRAINLKRATIO12__M 0xFFF
14126#define VSB_SYSCTRL_RAM0_FFERCA2TRAINLKRATIO12__PRE 0x0
14127
14128#define VSB_SYSCTRL_RAM0_FFERCA2DATALKRATIO1__A 0x1C20030
14129#define VSB_SYSCTRL_RAM0_FFERCA2DATALKRATIO1__W 12
14130#define VSB_SYSCTRL_RAM0_FFERCA2DATALKRATIO1__M 0xFFF
14131#define VSB_SYSCTRL_RAM0_FFERCA2DATALKRATIO1__PRE 0x0
14132
14133#define VSB_SYSCTRL_RAM0_FFERCA2DATALKRATIO2__A 0x1C20031
14134#define VSB_SYSCTRL_RAM0_FFERCA2DATALKRATIO2__W 12
14135#define VSB_SYSCTRL_RAM0_FFERCA2DATALKRATIO2__M 0xFFF
14136#define VSB_SYSCTRL_RAM0_FFERCA2DATALKRATIO2__PRE 0x0
14137
14138#define VSB_SYSCTRL_RAM0_FFERCA2DATALKRATIO3__A 0x1C20032
14139#define VSB_SYSCTRL_RAM0_FFERCA2DATALKRATIO3__W 12
14140#define VSB_SYSCTRL_RAM0_FFERCA2DATALKRATIO3__M 0xFFF
14141#define VSB_SYSCTRL_RAM0_FFERCA2DATALKRATIO3__PRE 0x0
14142
14143#define VSB_SYSCTRL_RAM0_FFERCA2DATALKRATIO4__A 0x1C20033
14144#define VSB_SYSCTRL_RAM0_FFERCA2DATALKRATIO4__W 12
14145#define VSB_SYSCTRL_RAM0_FFERCA2DATALKRATIO4__M 0xFFF
14146#define VSB_SYSCTRL_RAM0_FFERCA2DATALKRATIO4__PRE 0x0
14147
14148#define VSB_SYSCTRL_RAM0_FFERCA2DATALKRATIO5__A 0x1C20034
14149#define VSB_SYSCTRL_RAM0_FFERCA2DATALKRATIO5__W 12
14150#define VSB_SYSCTRL_RAM0_FFERCA2DATALKRATIO5__M 0xFFF
14151#define VSB_SYSCTRL_RAM0_FFERCA2DATALKRATIO5__PRE 0x0
14152
14153#define VSB_SYSCTRL_RAM0_FFERCA2DATALKRATIO6__A 0x1C20035
14154#define VSB_SYSCTRL_RAM0_FFERCA2DATALKRATIO6__W 12
14155#define VSB_SYSCTRL_RAM0_FFERCA2DATALKRATIO6__M 0xFFF
14156#define VSB_SYSCTRL_RAM0_FFERCA2DATALKRATIO6__PRE 0x0
14157
14158#define VSB_SYSCTRL_RAM0_FFERCA2DATALKRATIO7__A 0x1C20036
14159#define VSB_SYSCTRL_RAM0_FFERCA2DATALKRATIO7__W 12
14160#define VSB_SYSCTRL_RAM0_FFERCA2DATALKRATIO7__M 0xFFF
14161#define VSB_SYSCTRL_RAM0_FFERCA2DATALKRATIO7__PRE 0x0
14162
14163#define VSB_SYSCTRL_RAM0_FFERCA2DATALKRATIO8__A 0x1C20037
14164#define VSB_SYSCTRL_RAM0_FFERCA2DATALKRATIO8__W 12
14165#define VSB_SYSCTRL_RAM0_FFERCA2DATALKRATIO8__M 0xFFF
14166#define VSB_SYSCTRL_RAM0_FFERCA2DATALKRATIO8__PRE 0x0
14167
14168#define VSB_SYSCTRL_RAM0_FFERCA2DATALKRATIO9__A 0x1C20038
14169#define VSB_SYSCTRL_RAM0_FFERCA2DATALKRATIO9__W 12
14170#define VSB_SYSCTRL_RAM0_FFERCA2DATALKRATIO9__M 0xFFF
14171#define VSB_SYSCTRL_RAM0_FFERCA2DATALKRATIO9__PRE 0x0
14172
14173#define VSB_SYSCTRL_RAM0_FFERCA2DATALKRATIO10__A 0x1C20039
14174#define VSB_SYSCTRL_RAM0_FFERCA2DATALKRATIO10__W 12
14175#define VSB_SYSCTRL_RAM0_FFERCA2DATALKRATIO10__M 0xFFF
14176#define VSB_SYSCTRL_RAM0_FFERCA2DATALKRATIO10__PRE 0x0
14177
14178#define VSB_SYSCTRL_RAM0_FFERCA2DATALKRATIO11__A 0x1C2003A
14179#define VSB_SYSCTRL_RAM0_FFERCA2DATALKRATIO11__W 12
14180#define VSB_SYSCTRL_RAM0_FFERCA2DATALKRATIO11__M 0xFFF
14181#define VSB_SYSCTRL_RAM0_FFERCA2DATALKRATIO11__PRE 0x0
14182
14183#define VSB_SYSCTRL_RAM0_FFERCA2DATALKRATIO12__A 0x1C2003B
14184#define VSB_SYSCTRL_RAM0_FFERCA2DATALKRATIO12__W 12
14185#define VSB_SYSCTRL_RAM0_FFERCA2DATALKRATIO12__M 0xFFF
14186#define VSB_SYSCTRL_RAM0_FFERCA2DATALKRATIO12__PRE 0x0
14187
14188#define VSB_SYSCTRL_RAM0_FFEDDM1TRAINLKRATIO1__A 0x1C2003C
14189#define VSB_SYSCTRL_RAM0_FFEDDM1TRAINLKRATIO1__W 12
14190#define VSB_SYSCTRL_RAM0_FFEDDM1TRAINLKRATIO1__M 0xFFF
14191#define VSB_SYSCTRL_RAM0_FFEDDM1TRAINLKRATIO1__PRE 0x0
14192
14193#define VSB_SYSCTRL_RAM0_FFEDDM1TRAINLKRATIO2__A 0x1C2003D
14194#define VSB_SYSCTRL_RAM0_FFEDDM1TRAINLKRATIO2__W 12
14195#define VSB_SYSCTRL_RAM0_FFEDDM1TRAINLKRATIO2__M 0xFFF
14196#define VSB_SYSCTRL_RAM0_FFEDDM1TRAINLKRATIO2__PRE 0x0
14197
14198#define VSB_SYSCTRL_RAM0_FFEDDM1TRAINLKRATIO3__A 0x1C2003E
14199#define VSB_SYSCTRL_RAM0_FFEDDM1TRAINLKRATIO3__W 12
14200#define VSB_SYSCTRL_RAM0_FFEDDM1TRAINLKRATIO3__M 0xFFF
14201#define VSB_SYSCTRL_RAM0_FFEDDM1TRAINLKRATIO3__PRE 0x0
14202
14203#define VSB_SYSCTRL_RAM0_FFEDDM1TRAINLKRATIO4__A 0x1C2003F
14204#define VSB_SYSCTRL_RAM0_FFEDDM1TRAINLKRATIO4__W 12
14205#define VSB_SYSCTRL_RAM0_FFEDDM1TRAINLKRATIO4__M 0xFFF
14206#define VSB_SYSCTRL_RAM0_FFEDDM1TRAINLKRATIO4__PRE 0x0
14207
14208#define VSB_SYSCTRL_RAM0_FFEDDM1TRAINLKRATIO5__A 0x1C20040
14209#define VSB_SYSCTRL_RAM0_FFEDDM1TRAINLKRATIO5__W 12
14210#define VSB_SYSCTRL_RAM0_FFEDDM1TRAINLKRATIO5__M 0xFFF
14211#define VSB_SYSCTRL_RAM0_FFEDDM1TRAINLKRATIO5__PRE 0x0
14212
14213#define VSB_SYSCTRL_RAM0_FFEDDM1TRAINLKRATIO6__A 0x1C20041
14214#define VSB_SYSCTRL_RAM0_FFEDDM1TRAINLKRATIO6__W 12
14215#define VSB_SYSCTRL_RAM0_FFEDDM1TRAINLKRATIO6__M 0xFFF
14216#define VSB_SYSCTRL_RAM0_FFEDDM1TRAINLKRATIO6__PRE 0x0
14217
14218#define VSB_SYSCTRL_RAM0_FFEDDM1TRAINLKRATIO7__A 0x1C20042
14219#define VSB_SYSCTRL_RAM0_FFEDDM1TRAINLKRATIO7__W 12
14220#define VSB_SYSCTRL_RAM0_FFEDDM1TRAINLKRATIO7__M 0xFFF
14221#define VSB_SYSCTRL_RAM0_FFEDDM1TRAINLKRATIO7__PRE 0x0
14222
14223#define VSB_SYSCTRL_RAM0_FFEDDM1TRAINLKRATIO8__A 0x1C20043
14224#define VSB_SYSCTRL_RAM0_FFEDDM1TRAINLKRATIO8__W 12
14225#define VSB_SYSCTRL_RAM0_FFEDDM1TRAINLKRATIO8__M 0xFFF
14226#define VSB_SYSCTRL_RAM0_FFEDDM1TRAINLKRATIO8__PRE 0x0
14227
14228#define VSB_SYSCTRL_RAM0_FFEDDM1TRAINLKRATIO9__A 0x1C20044
14229#define VSB_SYSCTRL_RAM0_FFEDDM1TRAINLKRATIO9__W 12
14230#define VSB_SYSCTRL_RAM0_FFEDDM1TRAINLKRATIO9__M 0xFFF
14231#define VSB_SYSCTRL_RAM0_FFEDDM1TRAINLKRATIO9__PRE 0x0
14232
14233#define VSB_SYSCTRL_RAM0_FFEDDM1TRAINLKRATIO10__A 0x1C20045
14234#define VSB_SYSCTRL_RAM0_FFEDDM1TRAINLKRATIO10__W 12
14235#define VSB_SYSCTRL_RAM0_FFEDDM1TRAINLKRATIO10__M 0xFFF
14236#define VSB_SYSCTRL_RAM0_FFEDDM1TRAINLKRATIO10__PRE 0x0
14237
14238#define VSB_SYSCTRL_RAM0_FFEDDM1TRAINLKRATIO11__A 0x1C20046
14239#define VSB_SYSCTRL_RAM0_FFEDDM1TRAINLKRATIO11__W 12
14240#define VSB_SYSCTRL_RAM0_FFEDDM1TRAINLKRATIO11__M 0xFFF
14241#define VSB_SYSCTRL_RAM0_FFEDDM1TRAINLKRATIO11__PRE 0x0
14242
14243#define VSB_SYSCTRL_RAM0_FFEDDM1TRAINLKRATIO12__A 0x1C20047
14244#define VSB_SYSCTRL_RAM0_FFEDDM1TRAINLKRATIO12__W 12
14245#define VSB_SYSCTRL_RAM0_FFEDDM1TRAINLKRATIO12__M 0xFFF
14246#define VSB_SYSCTRL_RAM0_FFEDDM1TRAINLKRATIO12__PRE 0x0
14247
14248#define VSB_SYSCTRL_RAM0_FFEDDM1DATALKRATIO1__A 0x1C20048
14249#define VSB_SYSCTRL_RAM0_FFEDDM1DATALKRATIO1__W 12
14250#define VSB_SYSCTRL_RAM0_FFEDDM1DATALKRATIO1__M 0xFFF
14251#define VSB_SYSCTRL_RAM0_FFEDDM1DATALKRATIO1__PRE 0x0
14252
14253#define VSB_SYSCTRL_RAM0_FFEDDM1DATALKRATIO2__A 0x1C20049
14254#define VSB_SYSCTRL_RAM0_FFEDDM1DATALKRATIO2__W 12
14255#define VSB_SYSCTRL_RAM0_FFEDDM1DATALKRATIO2__M 0xFFF
14256#define VSB_SYSCTRL_RAM0_FFEDDM1DATALKRATIO2__PRE 0x0
14257
14258#define VSB_SYSCTRL_RAM0_FFEDDM1DATALKRATIO3__A 0x1C2004A
14259#define VSB_SYSCTRL_RAM0_FFEDDM1DATALKRATIO3__W 12
14260#define VSB_SYSCTRL_RAM0_FFEDDM1DATALKRATIO3__M 0xFFF
14261#define VSB_SYSCTRL_RAM0_FFEDDM1DATALKRATIO3__PRE 0x0
14262
14263#define VSB_SYSCTRL_RAM0_FFEDDM1DATALKRATIO4__A 0x1C2004B
14264#define VSB_SYSCTRL_RAM0_FFEDDM1DATALKRATIO4__W 12
14265#define VSB_SYSCTRL_RAM0_FFEDDM1DATALKRATIO4__M 0xFFF
14266#define VSB_SYSCTRL_RAM0_FFEDDM1DATALKRATIO4__PRE 0x0
14267
14268#define VSB_SYSCTRL_RAM0_FFEDDM1DATALKRATIO5__A 0x1C2004C
14269#define VSB_SYSCTRL_RAM0_FFEDDM1DATALKRATIO5__W 12
14270#define VSB_SYSCTRL_RAM0_FFEDDM1DATALKRATIO5__M 0xFFF
14271#define VSB_SYSCTRL_RAM0_FFEDDM1DATALKRATIO5__PRE 0x0
14272
14273#define VSB_SYSCTRL_RAM0_FFEDDM1DATALKRATIO6__A 0x1C2004D
14274#define VSB_SYSCTRL_RAM0_FFEDDM1DATALKRATIO6__W 12
14275#define VSB_SYSCTRL_RAM0_FFEDDM1DATALKRATIO6__M 0xFFF
14276#define VSB_SYSCTRL_RAM0_FFEDDM1DATALKRATIO6__PRE 0x0
14277
14278#define VSB_SYSCTRL_RAM0_FFEDDM1DATALKRATIO7__A 0x1C2004E
14279#define VSB_SYSCTRL_RAM0_FFEDDM1DATALKRATIO7__W 12
14280#define VSB_SYSCTRL_RAM0_FFEDDM1DATALKRATIO7__M 0xFFF
14281#define VSB_SYSCTRL_RAM0_FFEDDM1DATALKRATIO7__PRE 0x0
14282
14283#define VSB_SYSCTRL_RAM0_FFEDDM1DATALKRATIO8__A 0x1C2004F
14284#define VSB_SYSCTRL_RAM0_FFEDDM1DATALKRATIO8__W 12
14285#define VSB_SYSCTRL_RAM0_FFEDDM1DATALKRATIO8__M 0xFFF
14286#define VSB_SYSCTRL_RAM0_FFEDDM1DATALKRATIO8__PRE 0x0
14287
14288#define VSB_SYSCTRL_RAM0_FFEDDM1DATALKRATIO9__A 0x1C20050
14289#define VSB_SYSCTRL_RAM0_FFEDDM1DATALKRATIO9__W 12
14290#define VSB_SYSCTRL_RAM0_FFEDDM1DATALKRATIO9__M 0xFFF
14291#define VSB_SYSCTRL_RAM0_FFEDDM1DATALKRATIO9__PRE 0x0
14292
14293#define VSB_SYSCTRL_RAM0_FFEDDM1DATALKRATIO10__A 0x1C20051
14294#define VSB_SYSCTRL_RAM0_FFEDDM1DATALKRATIO10__W 12
14295#define VSB_SYSCTRL_RAM0_FFEDDM1DATALKRATIO10__M 0xFFF
14296#define VSB_SYSCTRL_RAM0_FFEDDM1DATALKRATIO10__PRE 0x0
14297
14298#define VSB_SYSCTRL_RAM0_FFEDDM1DATALKRATIO11__A 0x1C20052
14299#define VSB_SYSCTRL_RAM0_FFEDDM1DATALKRATIO11__W 12
14300#define VSB_SYSCTRL_RAM0_FFEDDM1DATALKRATIO11__M 0xFFF
14301#define VSB_SYSCTRL_RAM0_FFEDDM1DATALKRATIO11__PRE 0x0
14302
14303#define VSB_SYSCTRL_RAM0_FFEDDM1DATALKRATIO12__A 0x1C20053
14304#define VSB_SYSCTRL_RAM0_FFEDDM1DATALKRATIO12__W 12
14305#define VSB_SYSCTRL_RAM0_FFEDDM1DATALKRATIO12__M 0xFFF
14306#define VSB_SYSCTRL_RAM0_FFEDDM1DATALKRATIO12__PRE 0x0
14307
14308#define VSB_SYSCTRL_RAM0_FFEDDM2TRAINLKRATIO1__A 0x1C20054
14309#define VSB_SYSCTRL_RAM0_FFEDDM2TRAINLKRATIO1__W 12
14310#define VSB_SYSCTRL_RAM0_FFEDDM2TRAINLKRATIO1__M 0xFFF
14311#define VSB_SYSCTRL_RAM0_FFEDDM2TRAINLKRATIO1__PRE 0x0
14312
14313#define VSB_SYSCTRL_RAM0_FFEDDM2TRAINLKRATIO2__A 0x1C20055
14314#define VSB_SYSCTRL_RAM0_FFEDDM2TRAINLKRATIO2__W 12
14315#define VSB_SYSCTRL_RAM0_FFEDDM2TRAINLKRATIO2__M 0xFFF
14316#define VSB_SYSCTRL_RAM0_FFEDDM2TRAINLKRATIO2__PRE 0x0
14317
14318#define VSB_SYSCTRL_RAM0_FFEDDM2TRAINLKRATIO3__A 0x1C20056
14319#define VSB_SYSCTRL_RAM0_FFEDDM2TRAINLKRATIO3__W 12
14320#define VSB_SYSCTRL_RAM0_FFEDDM2TRAINLKRATIO3__M 0xFFF
14321#define VSB_SYSCTRL_RAM0_FFEDDM2TRAINLKRATIO3__PRE 0x0
14322
14323#define VSB_SYSCTRL_RAM0_FFEDDM2TRAINLKRATIO4__A 0x1C20057
14324#define VSB_SYSCTRL_RAM0_FFEDDM2TRAINLKRATIO4__W 12
14325#define VSB_SYSCTRL_RAM0_FFEDDM2TRAINLKRATIO4__M 0xFFF
14326#define VSB_SYSCTRL_RAM0_FFEDDM2TRAINLKRATIO4__PRE 0x0
14327
14328#define VSB_SYSCTRL_RAM0_FFEDDM2TRAINLKRATIO5__A 0x1C20058
14329#define VSB_SYSCTRL_RAM0_FFEDDM2TRAINLKRATIO5__W 12
14330#define VSB_SYSCTRL_RAM0_FFEDDM2TRAINLKRATIO5__M 0xFFF
14331#define VSB_SYSCTRL_RAM0_FFEDDM2TRAINLKRATIO5__PRE 0x0
14332
14333#define VSB_SYSCTRL_RAM0_FFEDDM2TRAINLKRATIO6__A 0x1C20059
14334#define VSB_SYSCTRL_RAM0_FFEDDM2TRAINLKRATIO6__W 12
14335#define VSB_SYSCTRL_RAM0_FFEDDM2TRAINLKRATIO6__M 0xFFF
14336#define VSB_SYSCTRL_RAM0_FFEDDM2TRAINLKRATIO6__PRE 0x0
14337
14338#define VSB_SYSCTRL_RAM0_FFEDDM2TRAINLKRATIO7__A 0x1C2005A
14339#define VSB_SYSCTRL_RAM0_FFEDDM2TRAINLKRATIO7__W 12
14340#define VSB_SYSCTRL_RAM0_FFEDDM2TRAINLKRATIO7__M 0xFFF
14341#define VSB_SYSCTRL_RAM0_FFEDDM2TRAINLKRATIO7__PRE 0x0
14342
14343#define VSB_SYSCTRL_RAM0_FFEDDM2TRAINLKRATIO8__A 0x1C2005B
14344#define VSB_SYSCTRL_RAM0_FFEDDM2TRAINLKRATIO8__W 12
14345#define VSB_SYSCTRL_RAM0_FFEDDM2TRAINLKRATIO8__M 0xFFF
14346#define VSB_SYSCTRL_RAM0_FFEDDM2TRAINLKRATIO8__PRE 0x0
14347
14348#define VSB_SYSCTRL_RAM0_FFEDDM2TRAINLKRATIO9__A 0x1C2005C
14349#define VSB_SYSCTRL_RAM0_FFEDDM2TRAINLKRATIO9__W 12
14350#define VSB_SYSCTRL_RAM0_FFEDDM2TRAINLKRATIO9__M 0xFFF
14351#define VSB_SYSCTRL_RAM0_FFEDDM2TRAINLKRATIO9__PRE 0x0
14352
14353#define VSB_SYSCTRL_RAM0_FFEDDM2TRAINLKRATIO10__A 0x1C2005D
14354#define VSB_SYSCTRL_RAM0_FFEDDM2TRAINLKRATIO10__W 12
14355#define VSB_SYSCTRL_RAM0_FFEDDM2TRAINLKRATIO10__M 0xFFF
14356#define VSB_SYSCTRL_RAM0_FFEDDM2TRAINLKRATIO10__PRE 0x0
14357
14358#define VSB_SYSCTRL_RAM0_FFEDDM2TRAINLKRATIO11__A 0x1C2005E
14359#define VSB_SYSCTRL_RAM0_FFEDDM2TRAINLKRATIO11__W 12
14360#define VSB_SYSCTRL_RAM0_FFEDDM2TRAINLKRATIO11__M 0xFFF
14361#define VSB_SYSCTRL_RAM0_FFEDDM2TRAINLKRATIO11__PRE 0x0
14362
14363#define VSB_SYSCTRL_RAM0_FFEDDM2TRAINLKRATIO12__A 0x1C2005F
14364#define VSB_SYSCTRL_RAM0_FFEDDM2TRAINLKRATIO12__W 12
14365#define VSB_SYSCTRL_RAM0_FFEDDM2TRAINLKRATIO12__M 0xFFF
14366#define VSB_SYSCTRL_RAM0_FFEDDM2TRAINLKRATIO12__PRE 0x0
14367
14368#define VSB_SYSCTRL_RAM0_FFEDDM2DATALKRATIO1__A 0x1C20060
14369#define VSB_SYSCTRL_RAM0_FFEDDM2DATALKRATIO1__W 12
14370#define VSB_SYSCTRL_RAM0_FFEDDM2DATALKRATIO1__M 0xFFF
14371#define VSB_SYSCTRL_RAM0_FFEDDM2DATALKRATIO1__PRE 0x0
14372
14373#define VSB_SYSCTRL_RAM0_FFEDDM2DATALKRATIO2__A 0x1C20061
14374#define VSB_SYSCTRL_RAM0_FFEDDM2DATALKRATIO2__W 12
14375#define VSB_SYSCTRL_RAM0_FFEDDM2DATALKRATIO2__M 0xFFF
14376#define VSB_SYSCTRL_RAM0_FFEDDM2DATALKRATIO2__PRE 0x0
14377
14378#define VSB_SYSCTRL_RAM0_FFEDDM2DATALKRATIO3__A 0x1C20062
14379#define VSB_SYSCTRL_RAM0_FFEDDM2DATALKRATIO3__W 12
14380#define VSB_SYSCTRL_RAM0_FFEDDM2DATALKRATIO3__M 0xFFF
14381#define VSB_SYSCTRL_RAM0_FFEDDM2DATALKRATIO3__PRE 0x0
14382
14383#define VSB_SYSCTRL_RAM0_FFEDDM2DATALKRATIO4__A 0x1C20063
14384#define VSB_SYSCTRL_RAM0_FFEDDM2DATALKRATIO4__W 12
14385#define VSB_SYSCTRL_RAM0_FFEDDM2DATALKRATIO4__M 0xFFF
14386#define VSB_SYSCTRL_RAM0_FFEDDM2DATALKRATIO4__PRE 0x0
14387
14388#define VSB_SYSCTRL_RAM0_FFEDDM2DATALKRATIO5__A 0x1C20064
14389#define VSB_SYSCTRL_RAM0_FFEDDM2DATALKRATIO5__W 12
14390#define VSB_SYSCTRL_RAM0_FFEDDM2DATALKRATIO5__M 0xFFF
14391#define VSB_SYSCTRL_RAM0_FFEDDM2DATALKRATIO5__PRE 0x0
14392
14393#define VSB_SYSCTRL_RAM0_FFEDDM2DATALKRATIO6__A 0x1C20065
14394#define VSB_SYSCTRL_RAM0_FFEDDM2DATALKRATIO6__W 12
14395#define VSB_SYSCTRL_RAM0_FFEDDM2DATALKRATIO6__M 0xFFF
14396#define VSB_SYSCTRL_RAM0_FFEDDM2DATALKRATIO6__PRE 0x0
14397
14398#define VSB_SYSCTRL_RAM0_FFEDDM2DATALKRATIO7__A 0x1C20066
14399#define VSB_SYSCTRL_RAM0_FFEDDM2DATALKRATIO7__W 12
14400#define VSB_SYSCTRL_RAM0_FFEDDM2DATALKRATIO7__M 0xFFF
14401#define VSB_SYSCTRL_RAM0_FFEDDM2DATALKRATIO7__PRE 0x0
14402
14403#define VSB_SYSCTRL_RAM0_FFEDDM2DATALKRATIO8__A 0x1C20067
14404#define VSB_SYSCTRL_RAM0_FFEDDM2DATALKRATIO8__W 12
14405#define VSB_SYSCTRL_RAM0_FFEDDM2DATALKRATIO8__M 0xFFF
14406#define VSB_SYSCTRL_RAM0_FFEDDM2DATALKRATIO8__PRE 0x0
14407
14408#define VSB_SYSCTRL_RAM0_FFEDDM2DATALKRATIO9__A 0x1C20068
14409#define VSB_SYSCTRL_RAM0_FFEDDM2DATALKRATIO9__W 12
14410#define VSB_SYSCTRL_RAM0_FFEDDM2DATALKRATIO9__M 0xFFF
14411#define VSB_SYSCTRL_RAM0_FFEDDM2DATALKRATIO9__PRE 0x0
14412
14413#define VSB_SYSCTRL_RAM0_FFEDDM2DATALKRATIO10__A 0x1C20069
14414#define VSB_SYSCTRL_RAM0_FFEDDM2DATALKRATIO10__W 12
14415#define VSB_SYSCTRL_RAM0_FFEDDM2DATALKRATIO10__M 0xFFF
14416#define VSB_SYSCTRL_RAM0_FFEDDM2DATALKRATIO10__PRE 0x0
14417
14418#define VSB_SYSCTRL_RAM0_FFEDDM2DATALKRATIO11__A 0x1C2006A
14419#define VSB_SYSCTRL_RAM0_FFEDDM2DATALKRATIO11__W 12
14420#define VSB_SYSCTRL_RAM0_FFEDDM2DATALKRATIO11__M 0xFFF
14421#define VSB_SYSCTRL_RAM0_FFEDDM2DATALKRATIO11__PRE 0x0
14422
14423#define VSB_SYSCTRL_RAM0_FFEDDM2DATALKRATIO12__A 0x1C2006B
14424#define VSB_SYSCTRL_RAM0_FFEDDM2DATALKRATIO12__W 12
14425#define VSB_SYSCTRL_RAM0_FFEDDM2DATALKRATIO12__M 0xFFF
14426#define VSB_SYSCTRL_RAM0_FFEDDM2DATALKRATIO12__PRE 0x0
14427
14428#define VSB_SYSCTRL_RAM0_FIRTRAINGAIN1__A 0x1C2006C
14429#define VSB_SYSCTRL_RAM0_FIRTRAINGAIN1__W 7
14430#define VSB_SYSCTRL_RAM0_FIRTRAINGAIN1__M 0x7F
14431#define VSB_SYSCTRL_RAM0_FIRTRAINGAIN1__PRE 0x0
14432
14433#define VSB_SYSCTRL_RAM0_FIRTRAINGAIN2__A 0x1C2006D
14434#define VSB_SYSCTRL_RAM0_FIRTRAINGAIN2__W 7
14435#define VSB_SYSCTRL_RAM0_FIRTRAINGAIN2__M 0x7F
14436#define VSB_SYSCTRL_RAM0_FIRTRAINGAIN2__PRE 0x0
14437
14438#define VSB_SYSCTRL_RAM0_FIRTRAINGAIN3__A 0x1C2006E
14439#define VSB_SYSCTRL_RAM0_FIRTRAINGAIN3__W 7
14440#define VSB_SYSCTRL_RAM0_FIRTRAINGAIN3__M 0x7F
14441#define VSB_SYSCTRL_RAM0_FIRTRAINGAIN3__PRE 0x0
14442
14443#define VSB_SYSCTRL_RAM0_FIRTRAINGAIN4__A 0x1C2006F
14444#define VSB_SYSCTRL_RAM0_FIRTRAINGAIN4__W 7
14445#define VSB_SYSCTRL_RAM0_FIRTRAINGAIN4__M 0x7F
14446#define VSB_SYSCTRL_RAM0_FIRTRAINGAIN4__PRE 0x0
14447
14448#define VSB_SYSCTRL_RAM0_FIRTRAINGAIN5__A 0x1C20070
14449#define VSB_SYSCTRL_RAM0_FIRTRAINGAIN5__W 7
14450#define VSB_SYSCTRL_RAM0_FIRTRAINGAIN5__M 0x7F
14451#define VSB_SYSCTRL_RAM0_FIRTRAINGAIN5__PRE 0x0
14452
14453#define VSB_SYSCTRL_RAM0_FIRTRAINGAIN6__A 0x1C20071
14454#define VSB_SYSCTRL_RAM0_FIRTRAINGAIN6__W 7
14455#define VSB_SYSCTRL_RAM0_FIRTRAINGAIN6__M 0x7F
14456#define VSB_SYSCTRL_RAM0_FIRTRAINGAIN6__PRE 0x0
14457
14458#define VSB_SYSCTRL_RAM0_FIRTRAINGAIN7__A 0x1C20072
14459#define VSB_SYSCTRL_RAM0_FIRTRAINGAIN7__W 7
14460#define VSB_SYSCTRL_RAM0_FIRTRAINGAIN7__M 0x7F
14461#define VSB_SYSCTRL_RAM0_FIRTRAINGAIN7__PRE 0x0
14462
14463#define VSB_SYSCTRL_RAM0_FIRTRAINGAIN8__A 0x1C20073
14464#define VSB_SYSCTRL_RAM0_FIRTRAINGAIN8__W 7
14465#define VSB_SYSCTRL_RAM0_FIRTRAINGAIN8__M 0x7F
14466#define VSB_SYSCTRL_RAM0_FIRTRAINGAIN8__PRE 0x0
14467
14468#define VSB_SYSCTRL_RAM0_FIRTRAINGAIN9__A 0x1C20074
14469#define VSB_SYSCTRL_RAM0_FIRTRAINGAIN9__W 7
14470#define VSB_SYSCTRL_RAM0_FIRTRAINGAIN9__M 0x7F
14471#define VSB_SYSCTRL_RAM0_FIRTRAINGAIN9__PRE 0x0
14472
14473#define VSB_SYSCTRL_RAM0_FIRTRAINGAIN10__A 0x1C20075
14474#define VSB_SYSCTRL_RAM0_FIRTRAINGAIN10__W 7
14475#define VSB_SYSCTRL_RAM0_FIRTRAINGAIN10__M 0x7F
14476#define VSB_SYSCTRL_RAM0_FIRTRAINGAIN10__PRE 0x0
14477
14478#define VSB_SYSCTRL_RAM0_FIRTRAINGAIN11__A 0x1C20076
14479#define VSB_SYSCTRL_RAM0_FIRTRAINGAIN11__W 7
14480#define VSB_SYSCTRL_RAM0_FIRTRAINGAIN11__M 0x7F
14481#define VSB_SYSCTRL_RAM0_FIRTRAINGAIN11__PRE 0x0
14482
14483#define VSB_SYSCTRL_RAM0_FIRTRAINGAIN12__A 0x1C20077
14484#define VSB_SYSCTRL_RAM0_FIRTRAINGAIN12__W 7
14485#define VSB_SYSCTRL_RAM0_FIRTRAINGAIN12__M 0x7F
14486#define VSB_SYSCTRL_RAM0_FIRTRAINGAIN12__PRE 0x0
14487#define VSB_SYSCTRL_RAM0_FIRRCA1GAIN1__A 0x1C20078
14488#define VSB_SYSCTRL_RAM0_FIRRCA1GAIN1__W 15
14489#define VSB_SYSCTRL_RAM0_FIRRCA1GAIN1__M 0x7FFF
14490#define VSB_SYSCTRL_RAM0_FIRRCA1GAIN1__PRE 0x0
14491
14492#define VSB_SYSCTRL_RAM0_FIRRCA1GAIN1_FIRRCA1TRAINGAIN1__B 0
14493#define VSB_SYSCTRL_RAM0_FIRRCA1GAIN1_FIRRCA1TRAINGAIN1__W 7
14494#define VSB_SYSCTRL_RAM0_FIRRCA1GAIN1_FIRRCA1TRAINGAIN1__M 0x7F
14495#define VSB_SYSCTRL_RAM0_FIRRCA1GAIN1_FIRRCA1TRAINGAIN1__PRE 0x0
14496
14497#define VSB_SYSCTRL_RAM0_FIRRCA1GAIN1_FIRRCA1DATAGAIN1__B 8
14498#define VSB_SYSCTRL_RAM0_FIRRCA1GAIN1_FIRRCA1DATAGAIN1__W 7
14499#define VSB_SYSCTRL_RAM0_FIRRCA1GAIN1_FIRRCA1DATAGAIN1__M 0x7F00
14500#define VSB_SYSCTRL_RAM0_FIRRCA1GAIN1_FIRRCA1DATAGAIN1__PRE 0x0
14501
14502#define VSB_SYSCTRL_RAM0_FIRRCA1GAIN2__A 0x1C20079
14503#define VSB_SYSCTRL_RAM0_FIRRCA1GAIN2__W 15
14504#define VSB_SYSCTRL_RAM0_FIRRCA1GAIN2__M 0x7FFF
14505#define VSB_SYSCTRL_RAM0_FIRRCA1GAIN2__PRE 0x0
14506
14507#define VSB_SYSCTRL_RAM0_FIRRCA1GAIN2_FIRRCA1TRAINGAIN2__B 0
14508#define VSB_SYSCTRL_RAM0_FIRRCA1GAIN2_FIRRCA1TRAINGAIN2__W 7
14509#define VSB_SYSCTRL_RAM0_FIRRCA1GAIN2_FIRRCA1TRAINGAIN2__M 0x7F
14510#define VSB_SYSCTRL_RAM0_FIRRCA1GAIN2_FIRRCA1TRAINGAIN2__PRE 0x0
14511
14512#define VSB_SYSCTRL_RAM0_FIRRCA1GAIN2_FIRRCA1DATAGAIN2__B 8
14513#define VSB_SYSCTRL_RAM0_FIRRCA1GAIN2_FIRRCA1DATAGAIN2__W 7
14514#define VSB_SYSCTRL_RAM0_FIRRCA1GAIN2_FIRRCA1DATAGAIN2__M 0x7F00
14515#define VSB_SYSCTRL_RAM0_FIRRCA1GAIN2_FIRRCA1DATAGAIN2__PRE 0x0
14516
14517#define VSB_SYSCTRL_RAM0_FIRRCA1GAIN3__A 0x1C2007A
14518#define VSB_SYSCTRL_RAM0_FIRRCA1GAIN3__W 15
14519#define VSB_SYSCTRL_RAM0_FIRRCA1GAIN3__M 0x7FFF
14520#define VSB_SYSCTRL_RAM0_FIRRCA1GAIN3__PRE 0x0
14521
14522#define VSB_SYSCTRL_RAM0_FIRRCA1GAIN3_FIRRCA1TRAINGAIN3__B 0
14523#define VSB_SYSCTRL_RAM0_FIRRCA1GAIN3_FIRRCA1TRAINGAIN3__W 7
14524#define VSB_SYSCTRL_RAM0_FIRRCA1GAIN3_FIRRCA1TRAINGAIN3__M 0x7F
14525#define VSB_SYSCTRL_RAM0_FIRRCA1GAIN3_FIRRCA1TRAINGAIN3__PRE 0x0
14526
14527#define VSB_SYSCTRL_RAM0_FIRRCA1GAIN3_FIRRCA1DATAGAIN3__B 8
14528#define VSB_SYSCTRL_RAM0_FIRRCA1GAIN3_FIRRCA1DATAGAIN3__W 7
14529#define VSB_SYSCTRL_RAM0_FIRRCA1GAIN3_FIRRCA1DATAGAIN3__M 0x7F00
14530#define VSB_SYSCTRL_RAM0_FIRRCA1GAIN3_FIRRCA1DATAGAIN3__PRE 0x0
14531
14532#define VSB_SYSCTRL_RAM0_FIRRCA1GAIN4__A 0x1C2007B
14533#define VSB_SYSCTRL_RAM0_FIRRCA1GAIN4__W 15
14534#define VSB_SYSCTRL_RAM0_FIRRCA1GAIN4__M 0x7FFF
14535#define VSB_SYSCTRL_RAM0_FIRRCA1GAIN4__PRE 0x0
14536
14537#define VSB_SYSCTRL_RAM0_FIRRCA1GAIN4_FIRRCA1TRAINGAIN4__B 0
14538#define VSB_SYSCTRL_RAM0_FIRRCA1GAIN4_FIRRCA1TRAINGAIN4__W 7
14539#define VSB_SYSCTRL_RAM0_FIRRCA1GAIN4_FIRRCA1TRAINGAIN4__M 0x7F
14540#define VSB_SYSCTRL_RAM0_FIRRCA1GAIN4_FIRRCA1TRAINGAIN4__PRE 0x0
14541
14542#define VSB_SYSCTRL_RAM0_FIRRCA1GAIN4_FIRRCA1DATAGAIN4__B 8
14543#define VSB_SYSCTRL_RAM0_FIRRCA1GAIN4_FIRRCA1DATAGAIN4__W 7
14544#define VSB_SYSCTRL_RAM0_FIRRCA1GAIN4_FIRRCA1DATAGAIN4__M 0x7F00
14545#define VSB_SYSCTRL_RAM0_FIRRCA1GAIN4_FIRRCA1DATAGAIN4__PRE 0x0
14546
14547#define VSB_SYSCTRL_RAM0_FIRRCA1GAIN5__A 0x1C2007C
14548#define VSB_SYSCTRL_RAM0_FIRRCA1GAIN5__W 15
14549#define VSB_SYSCTRL_RAM0_FIRRCA1GAIN5__M 0x7FFF
14550#define VSB_SYSCTRL_RAM0_FIRRCA1GAIN5__PRE 0x0
14551
14552#define VSB_SYSCTRL_RAM0_FIRRCA1GAIN5_FIRRCA1TRAINGAIN5__B 0
14553#define VSB_SYSCTRL_RAM0_FIRRCA1GAIN5_FIRRCA1TRAINGAIN5__W 7
14554#define VSB_SYSCTRL_RAM0_FIRRCA1GAIN5_FIRRCA1TRAINGAIN5__M 0x7F
14555#define VSB_SYSCTRL_RAM0_FIRRCA1GAIN5_FIRRCA1TRAINGAIN5__PRE 0x0
14556
14557#define VSB_SYSCTRL_RAM0_FIRRCA1GAIN5_FIRRCA1DATAGAIN5__B 8
14558#define VSB_SYSCTRL_RAM0_FIRRCA1GAIN5_FIRRCA1DATAGAIN5__W 7
14559#define VSB_SYSCTRL_RAM0_FIRRCA1GAIN5_FIRRCA1DATAGAIN5__M 0x7F00
14560#define VSB_SYSCTRL_RAM0_FIRRCA1GAIN5_FIRRCA1DATAGAIN5__PRE 0x0
14561
14562#define VSB_SYSCTRL_RAM0_FIRRCA1GAIN6__A 0x1C2007D
14563#define VSB_SYSCTRL_RAM0_FIRRCA1GAIN6__W 15
14564#define VSB_SYSCTRL_RAM0_FIRRCA1GAIN6__M 0x7FFF
14565#define VSB_SYSCTRL_RAM0_FIRRCA1GAIN6__PRE 0x0
14566
14567#define VSB_SYSCTRL_RAM0_FIRRCA1GAIN6_FIRRCA1TRAINGAIN6__B 0
14568#define VSB_SYSCTRL_RAM0_FIRRCA1GAIN6_FIRRCA1TRAINGAIN6__W 7
14569#define VSB_SYSCTRL_RAM0_FIRRCA1GAIN6_FIRRCA1TRAINGAIN6__M 0x7F
14570#define VSB_SYSCTRL_RAM0_FIRRCA1GAIN6_FIRRCA1TRAINGAIN6__PRE 0x0
14571
14572#define VSB_SYSCTRL_RAM0_FIRRCA1GAIN6_FIRRCA1DATAGAIN6__B 8
14573#define VSB_SYSCTRL_RAM0_FIRRCA1GAIN6_FIRRCA1DATAGAIN6__W 7
14574#define VSB_SYSCTRL_RAM0_FIRRCA1GAIN6_FIRRCA1DATAGAIN6__M 0x7F00
14575#define VSB_SYSCTRL_RAM0_FIRRCA1GAIN6_FIRRCA1DATAGAIN6__PRE 0x0
14576
14577#define VSB_SYSCTRL_RAM0_FIRRCA1GAIN7__A 0x1C2007E
14578#define VSB_SYSCTRL_RAM0_FIRRCA1GAIN7__W 15
14579#define VSB_SYSCTRL_RAM0_FIRRCA1GAIN7__M 0x7FFF
14580#define VSB_SYSCTRL_RAM0_FIRRCA1GAIN7__PRE 0x0
14581
14582#define VSB_SYSCTRL_RAM0_FIRRCA1GAIN7_FIRRCA1TRAINGAIN7__B 0
14583#define VSB_SYSCTRL_RAM0_FIRRCA1GAIN7_FIRRCA1TRAINGAIN7__W 7
14584#define VSB_SYSCTRL_RAM0_FIRRCA1GAIN7_FIRRCA1TRAINGAIN7__M 0x7F
14585#define VSB_SYSCTRL_RAM0_FIRRCA1GAIN7_FIRRCA1TRAINGAIN7__PRE 0x0
14586
14587#define VSB_SYSCTRL_RAM0_FIRRCA1GAIN7_FIRRCA1DATAGAIN7__B 8
14588#define VSB_SYSCTRL_RAM0_FIRRCA1GAIN7_FIRRCA1DATAGAIN7__W 7
14589#define VSB_SYSCTRL_RAM0_FIRRCA1GAIN7_FIRRCA1DATAGAIN7__M 0x7F00
14590#define VSB_SYSCTRL_RAM0_FIRRCA1GAIN7_FIRRCA1DATAGAIN7__PRE 0x0
14591
14592#define VSB_SYSCTRL_RAM0_FIRRCA1GAIN8__A 0x1C2007F
14593#define VSB_SYSCTRL_RAM0_FIRRCA1GAIN8__W 15
14594#define VSB_SYSCTRL_RAM0_FIRRCA1GAIN8__M 0x7FFF
14595#define VSB_SYSCTRL_RAM0_FIRRCA1GAIN8__PRE 0x0
14596
14597#define VSB_SYSCTRL_RAM0_FIRRCA1GAIN8_FIRRCA1TRAINGAIN8__B 0
14598#define VSB_SYSCTRL_RAM0_FIRRCA1GAIN8_FIRRCA1TRAINGAIN8__W 7
14599#define VSB_SYSCTRL_RAM0_FIRRCA1GAIN8_FIRRCA1TRAINGAIN8__M 0x7F
14600#define VSB_SYSCTRL_RAM0_FIRRCA1GAIN8_FIRRCA1TRAINGAIN8__PRE 0x0
14601
14602#define VSB_SYSCTRL_RAM0_FIRRCA1GAIN8_FIRRCA1DATAGAIN8__B 8
14603#define VSB_SYSCTRL_RAM0_FIRRCA1GAIN8_FIRRCA1DATAGAIN8__W 7
14604#define VSB_SYSCTRL_RAM0_FIRRCA1GAIN8_FIRRCA1DATAGAIN8__M 0x7F00
14605#define VSB_SYSCTRL_RAM0_FIRRCA1GAIN8_FIRRCA1DATAGAIN8__PRE 0x0
14606
14607
14608
14609#define VSB_SYSCTRL_RAM1_FIRRCA1GAIN9__A 0x1C30000
14610#define VSB_SYSCTRL_RAM1_FIRRCA1GAIN9__W 15
14611#define VSB_SYSCTRL_RAM1_FIRRCA1GAIN9__M 0x7FFF
14612#define VSB_SYSCTRL_RAM1_FIRRCA1GAIN9__PRE 0x0
14613
14614#define VSB_SYSCTRL_RAM1_FIRRCA1GAIN9_FIRRCA1TRAINGAIN9__B 0
14615#define VSB_SYSCTRL_RAM1_FIRRCA1GAIN9_FIRRCA1TRAINGAIN9__W 7
14616#define VSB_SYSCTRL_RAM1_FIRRCA1GAIN9_FIRRCA1TRAINGAIN9__M 0x7F
14617#define VSB_SYSCTRL_RAM1_FIRRCA1GAIN9_FIRRCA1TRAINGAIN9__PRE 0x0
14618
14619#define VSB_SYSCTRL_RAM1_FIRRCA1GAIN9_FIRRCA1DATAGAIN9__B 8
14620#define VSB_SYSCTRL_RAM1_FIRRCA1GAIN9_FIRRCA1DATAGAIN9__W 7
14621#define VSB_SYSCTRL_RAM1_FIRRCA1GAIN9_FIRRCA1DATAGAIN9__M 0x7F00
14622#define VSB_SYSCTRL_RAM1_FIRRCA1GAIN9_FIRRCA1DATAGAIN9__PRE 0x0
14623
14624#define VSB_SYSCTRL_RAM1_FIRRCA1GAIN10__A 0x1C30001
14625#define VSB_SYSCTRL_RAM1_FIRRCA1GAIN10__W 15
14626#define VSB_SYSCTRL_RAM1_FIRRCA1GAIN10__M 0x7FFF
14627#define VSB_SYSCTRL_RAM1_FIRRCA1GAIN10__PRE 0x0
14628
14629#define VSB_SYSCTRL_RAM1_FIRRCA1GAIN10_FIRRCA1TRAINGAIN10__B 0
14630#define VSB_SYSCTRL_RAM1_FIRRCA1GAIN10_FIRRCA1TRAINGAIN10__W 7
14631#define VSB_SYSCTRL_RAM1_FIRRCA1GAIN10_FIRRCA1TRAINGAIN10__M 0x7F
14632#define VSB_SYSCTRL_RAM1_FIRRCA1GAIN10_FIRRCA1TRAINGAIN10__PRE 0x0
14633
14634#define VSB_SYSCTRL_RAM1_FIRRCA1GAIN10_FIRRCA1DATAGAIN10__B 8
14635#define VSB_SYSCTRL_RAM1_FIRRCA1GAIN10_FIRRCA1DATAGAIN10__W 7
14636#define VSB_SYSCTRL_RAM1_FIRRCA1GAIN10_FIRRCA1DATAGAIN10__M 0x7F00
14637#define VSB_SYSCTRL_RAM1_FIRRCA1GAIN10_FIRRCA1DATAGAIN10__PRE 0x0
14638
14639#define VSB_SYSCTRL_RAM1_FIRRCA1GAIN11__A 0x1C30002
14640#define VSB_SYSCTRL_RAM1_FIRRCA1GAIN11__W 15
14641#define VSB_SYSCTRL_RAM1_FIRRCA1GAIN11__M 0x7FFF
14642#define VSB_SYSCTRL_RAM1_FIRRCA1GAIN11__PRE 0x0
14643
14644#define VSB_SYSCTRL_RAM1_FIRRCA1GAIN11_FIRRCA1TRAINGAIN11__B 0
14645#define VSB_SYSCTRL_RAM1_FIRRCA1GAIN11_FIRRCA1TRAINGAIN11__W 7
14646#define VSB_SYSCTRL_RAM1_FIRRCA1GAIN11_FIRRCA1TRAINGAIN11__M 0x7F
14647#define VSB_SYSCTRL_RAM1_FIRRCA1GAIN11_FIRRCA1TRAINGAIN11__PRE 0x0
14648
14649#define VSB_SYSCTRL_RAM1_FIRRCA1GAIN11_FIRRCA1DATAGAIN11__B 8
14650#define VSB_SYSCTRL_RAM1_FIRRCA1GAIN11_FIRRCA1DATAGAIN11__W 7
14651#define VSB_SYSCTRL_RAM1_FIRRCA1GAIN11_FIRRCA1DATAGAIN11__M 0x7F00
14652#define VSB_SYSCTRL_RAM1_FIRRCA1GAIN11_FIRRCA1DATAGAIN11__PRE 0x0
14653
14654#define VSB_SYSCTRL_RAM1_FIRRCA1GAIN12__A 0x1C30003
14655#define VSB_SYSCTRL_RAM1_FIRRCA1GAIN12__W 15
14656#define VSB_SYSCTRL_RAM1_FIRRCA1GAIN12__M 0x7FFF
14657#define VSB_SYSCTRL_RAM1_FIRRCA1GAIN12__PRE 0x0
14658
14659#define VSB_SYSCTRL_RAM1_FIRRCA1GAIN12_FIRRCA1TRAINGAIN12__B 0
14660#define VSB_SYSCTRL_RAM1_FIRRCA1GAIN12_FIRRCA1TRAINGAIN12__W 7
14661#define VSB_SYSCTRL_RAM1_FIRRCA1GAIN12_FIRRCA1TRAINGAIN12__M 0x7F
14662#define VSB_SYSCTRL_RAM1_FIRRCA1GAIN12_FIRRCA1TRAINGAIN12__PRE 0x0
14663
14664#define VSB_SYSCTRL_RAM1_FIRRCA1GAIN12_FIRRCA1DATAGAIN12__B 8
14665#define VSB_SYSCTRL_RAM1_FIRRCA1GAIN12_FIRRCA1DATAGAIN12__W 7
14666#define VSB_SYSCTRL_RAM1_FIRRCA1GAIN12_FIRRCA1DATAGAIN12__M 0x7F00
14667#define VSB_SYSCTRL_RAM1_FIRRCA1GAIN12_FIRRCA1DATAGAIN12__PRE 0x0
14668
14669#define VSB_SYSCTRL_RAM1_FIRRCA2GAIN1__A 0x1C30004
14670#define VSB_SYSCTRL_RAM1_FIRRCA2GAIN1__W 15
14671#define VSB_SYSCTRL_RAM1_FIRRCA2GAIN1__M 0x7FFF
14672#define VSB_SYSCTRL_RAM1_FIRRCA2GAIN1__PRE 0x0
14673
14674#define VSB_SYSCTRL_RAM1_FIRRCA2GAIN1_FIRRCA2TRAINGAIN1__B 0
14675#define VSB_SYSCTRL_RAM1_FIRRCA2GAIN1_FIRRCA2TRAINGAIN1__W 7
14676#define VSB_SYSCTRL_RAM1_FIRRCA2GAIN1_FIRRCA2TRAINGAIN1__M 0x7F
14677#define VSB_SYSCTRL_RAM1_FIRRCA2GAIN1_FIRRCA2TRAINGAIN1__PRE 0x0
14678
14679#define VSB_SYSCTRL_RAM1_FIRRCA2GAIN1_FIRRCA2DATAGAIN1__B 8
14680#define VSB_SYSCTRL_RAM1_FIRRCA2GAIN1_FIRRCA2DATAGAIN1__W 7
14681#define VSB_SYSCTRL_RAM1_FIRRCA2GAIN1_FIRRCA2DATAGAIN1__M 0x7F00
14682#define VSB_SYSCTRL_RAM1_FIRRCA2GAIN1_FIRRCA2DATAGAIN1__PRE 0x0
14683
14684#define VSB_SYSCTRL_RAM1_FIRRCA2GAIN2__A 0x1C30005
14685#define VSB_SYSCTRL_RAM1_FIRRCA2GAIN2__W 15
14686#define VSB_SYSCTRL_RAM1_FIRRCA2GAIN2__M 0x7FFF
14687#define VSB_SYSCTRL_RAM1_FIRRCA2GAIN2__PRE 0x0
14688
14689#define VSB_SYSCTRL_RAM1_FIRRCA2GAIN2_FIRRCA2TRAINGAIN2__B 0
14690#define VSB_SYSCTRL_RAM1_FIRRCA2GAIN2_FIRRCA2TRAINGAIN2__W 7
14691#define VSB_SYSCTRL_RAM1_FIRRCA2GAIN2_FIRRCA2TRAINGAIN2__M 0x7F
14692#define VSB_SYSCTRL_RAM1_FIRRCA2GAIN2_FIRRCA2TRAINGAIN2__PRE 0x0
14693
14694#define VSB_SYSCTRL_RAM1_FIRRCA2GAIN2_FIRRCA2DATAGAIN2__B 8
14695#define VSB_SYSCTRL_RAM1_FIRRCA2GAIN2_FIRRCA2DATAGAIN2__W 7
14696#define VSB_SYSCTRL_RAM1_FIRRCA2GAIN2_FIRRCA2DATAGAIN2__M 0x7F00
14697#define VSB_SYSCTRL_RAM1_FIRRCA2GAIN2_FIRRCA2DATAGAIN2__PRE 0x0
14698
14699#define VSB_SYSCTRL_RAM1_FIRRCA2GAIN3__A 0x1C30006
14700#define VSB_SYSCTRL_RAM1_FIRRCA2GAIN3__W 15
14701#define VSB_SYSCTRL_RAM1_FIRRCA2GAIN3__M 0x7FFF
14702#define VSB_SYSCTRL_RAM1_FIRRCA2GAIN3__PRE 0x0
14703
14704#define VSB_SYSCTRL_RAM1_FIRRCA2GAIN3_FIRRCA2TRAINGAIN3__B 0
14705#define VSB_SYSCTRL_RAM1_FIRRCA2GAIN3_FIRRCA2TRAINGAIN3__W 7
14706#define VSB_SYSCTRL_RAM1_FIRRCA2GAIN3_FIRRCA2TRAINGAIN3__M 0x7F
14707#define VSB_SYSCTRL_RAM1_FIRRCA2GAIN3_FIRRCA2TRAINGAIN3__PRE 0x0
14708
14709#define VSB_SYSCTRL_RAM1_FIRRCA2GAIN3_FIRRCA2DATAGAIN3__B 8
14710#define VSB_SYSCTRL_RAM1_FIRRCA2GAIN3_FIRRCA2DATAGAIN3__W 7
14711#define VSB_SYSCTRL_RAM1_FIRRCA2GAIN3_FIRRCA2DATAGAIN3__M 0x7F00
14712#define VSB_SYSCTRL_RAM1_FIRRCA2GAIN3_FIRRCA2DATAGAIN3__PRE 0x0
14713
14714#define VSB_SYSCTRL_RAM1_FIRRCA2GAIN4__A 0x1C30007
14715#define VSB_SYSCTRL_RAM1_FIRRCA2GAIN4__W 15
14716#define VSB_SYSCTRL_RAM1_FIRRCA2GAIN4__M 0x7FFF
14717#define VSB_SYSCTRL_RAM1_FIRRCA2GAIN4__PRE 0x0
14718
14719#define VSB_SYSCTRL_RAM1_FIRRCA2GAIN4_FIRRCA2TRAINGAIN4__B 0
14720#define VSB_SYSCTRL_RAM1_FIRRCA2GAIN4_FIRRCA2TRAINGAIN4__W 7
14721#define VSB_SYSCTRL_RAM1_FIRRCA2GAIN4_FIRRCA2TRAINGAIN4__M 0x7F
14722#define VSB_SYSCTRL_RAM1_FIRRCA2GAIN4_FIRRCA2TRAINGAIN4__PRE 0x0
14723
14724#define VSB_SYSCTRL_RAM1_FIRRCA2GAIN4_FIRRCA2DATAGAIN4__B 8
14725#define VSB_SYSCTRL_RAM1_FIRRCA2GAIN4_FIRRCA2DATAGAIN4__W 7
14726#define VSB_SYSCTRL_RAM1_FIRRCA2GAIN4_FIRRCA2DATAGAIN4__M 0x7F00
14727#define VSB_SYSCTRL_RAM1_FIRRCA2GAIN4_FIRRCA2DATAGAIN4__PRE 0x0
14728
14729#define VSB_SYSCTRL_RAM1_FIRRCA2GAIN5__A 0x1C30008
14730#define VSB_SYSCTRL_RAM1_FIRRCA2GAIN5__W 15
14731#define VSB_SYSCTRL_RAM1_FIRRCA2GAIN5__M 0x7FFF
14732#define VSB_SYSCTRL_RAM1_FIRRCA2GAIN5__PRE 0x0
14733
14734#define VSB_SYSCTRL_RAM1_FIRRCA2GAIN5_FIRRCA2TRAINGAIN5__B 0
14735#define VSB_SYSCTRL_RAM1_FIRRCA2GAIN5_FIRRCA2TRAINGAIN5__W 7
14736#define VSB_SYSCTRL_RAM1_FIRRCA2GAIN5_FIRRCA2TRAINGAIN5__M 0x7F
14737#define VSB_SYSCTRL_RAM1_FIRRCA2GAIN5_FIRRCA2TRAINGAIN5__PRE 0x0
14738
14739#define VSB_SYSCTRL_RAM1_FIRRCA2GAIN5_FIRRCA2DATAGAIN5__B 8
14740#define VSB_SYSCTRL_RAM1_FIRRCA2GAIN5_FIRRCA2DATAGAIN5__W 7
14741#define VSB_SYSCTRL_RAM1_FIRRCA2GAIN5_FIRRCA2DATAGAIN5__M 0x7F00
14742#define VSB_SYSCTRL_RAM1_FIRRCA2GAIN5_FIRRCA2DATAGAIN5__PRE 0x0
14743
14744#define VSB_SYSCTRL_RAM1_FIRRCA2GAIN6__A 0x1C30009
14745#define VSB_SYSCTRL_RAM1_FIRRCA2GAIN6__W 15
14746#define VSB_SYSCTRL_RAM1_FIRRCA2GAIN6__M 0x7FFF
14747#define VSB_SYSCTRL_RAM1_FIRRCA2GAIN6__PRE 0x0
14748
14749#define VSB_SYSCTRL_RAM1_FIRRCA2GAIN6_FIRRCA2TRAINGAIN6__B 0
14750#define VSB_SYSCTRL_RAM1_FIRRCA2GAIN6_FIRRCA2TRAINGAIN6__W 7
14751#define VSB_SYSCTRL_RAM1_FIRRCA2GAIN6_FIRRCA2TRAINGAIN6__M 0x7F
14752#define VSB_SYSCTRL_RAM1_FIRRCA2GAIN6_FIRRCA2TRAINGAIN6__PRE 0x0
14753
14754#define VSB_SYSCTRL_RAM1_FIRRCA2GAIN6_FIRRCA2DATAGAIN6__B 8
14755#define VSB_SYSCTRL_RAM1_FIRRCA2GAIN6_FIRRCA2DATAGAIN6__W 7
14756#define VSB_SYSCTRL_RAM1_FIRRCA2GAIN6_FIRRCA2DATAGAIN6__M 0x7F00
14757#define VSB_SYSCTRL_RAM1_FIRRCA2GAIN6_FIRRCA2DATAGAIN6__PRE 0x0
14758
14759#define VSB_SYSCTRL_RAM1_FIRRCA2GAIN7__A 0x1C3000A
14760#define VSB_SYSCTRL_RAM1_FIRRCA2GAIN7__W 15
14761#define VSB_SYSCTRL_RAM1_FIRRCA2GAIN7__M 0x7FFF
14762#define VSB_SYSCTRL_RAM1_FIRRCA2GAIN7__PRE 0x0
14763
14764#define VSB_SYSCTRL_RAM1_FIRRCA2GAIN7_FIRRCA2TRAINGAIN7__B 0
14765#define VSB_SYSCTRL_RAM1_FIRRCA2GAIN7_FIRRCA2TRAINGAIN7__W 7
14766#define VSB_SYSCTRL_RAM1_FIRRCA2GAIN7_FIRRCA2TRAINGAIN7__M 0x7F
14767#define VSB_SYSCTRL_RAM1_FIRRCA2GAIN7_FIRRCA2TRAINGAIN7__PRE 0x0
14768
14769#define VSB_SYSCTRL_RAM1_FIRRCA2GAIN7_FIRRCA2DATAGAIN7__B 8
14770#define VSB_SYSCTRL_RAM1_FIRRCA2GAIN7_FIRRCA2DATAGAIN7__W 7
14771#define VSB_SYSCTRL_RAM1_FIRRCA2GAIN7_FIRRCA2DATAGAIN7__M 0x7F00
14772#define VSB_SYSCTRL_RAM1_FIRRCA2GAIN7_FIRRCA2DATAGAIN7__PRE 0x0
14773
14774#define VSB_SYSCTRL_RAM1_FIRRCA2GAIN8__A 0x1C3000B
14775#define VSB_SYSCTRL_RAM1_FIRRCA2GAIN8__W 15
14776#define VSB_SYSCTRL_RAM1_FIRRCA2GAIN8__M 0x7FFF
14777#define VSB_SYSCTRL_RAM1_FIRRCA2GAIN8__PRE 0x0
14778
14779#define VSB_SYSCTRL_RAM1_FIRRCA2GAIN8_FIRRCA2TRAINGAIN8__B 0
14780#define VSB_SYSCTRL_RAM1_FIRRCA2GAIN8_FIRRCA2TRAINGAIN8__W 7
14781#define VSB_SYSCTRL_RAM1_FIRRCA2GAIN8_FIRRCA2TRAINGAIN8__M 0x7F
14782#define VSB_SYSCTRL_RAM1_FIRRCA2GAIN8_FIRRCA2TRAINGAIN8__PRE 0x0
14783
14784#define VSB_SYSCTRL_RAM1_FIRRCA2GAIN8_FIRRCA2DATAGAIN8__B 8
14785#define VSB_SYSCTRL_RAM1_FIRRCA2GAIN8_FIRRCA2DATAGAIN8__W 7
14786#define VSB_SYSCTRL_RAM1_FIRRCA2GAIN8_FIRRCA2DATAGAIN8__M 0x7F00
14787#define VSB_SYSCTRL_RAM1_FIRRCA2GAIN8_FIRRCA2DATAGAIN8__PRE 0x0
14788
14789#define VSB_SYSCTRL_RAM1_FIRRCA2GAIN9__A 0x1C3000C
14790#define VSB_SYSCTRL_RAM1_FIRRCA2GAIN9__W 15
14791#define VSB_SYSCTRL_RAM1_FIRRCA2GAIN9__M 0x7FFF
14792#define VSB_SYSCTRL_RAM1_FIRRCA2GAIN9__PRE 0x0
14793
14794#define VSB_SYSCTRL_RAM1_FIRRCA2GAIN9_FIRRCA2TRAINGAIN9__B 0
14795#define VSB_SYSCTRL_RAM1_FIRRCA2GAIN9_FIRRCA2TRAINGAIN9__W 7
14796#define VSB_SYSCTRL_RAM1_FIRRCA2GAIN9_FIRRCA2TRAINGAIN9__M 0x7F
14797#define VSB_SYSCTRL_RAM1_FIRRCA2GAIN9_FIRRCA2TRAINGAIN9__PRE 0x0
14798
14799#define VSB_SYSCTRL_RAM1_FIRRCA2GAIN9_FIRRCA2DATAGAIN9__B 8
14800#define VSB_SYSCTRL_RAM1_FIRRCA2GAIN9_FIRRCA2DATAGAIN9__W 7
14801#define VSB_SYSCTRL_RAM1_FIRRCA2GAIN9_FIRRCA2DATAGAIN9__M 0x7F00
14802#define VSB_SYSCTRL_RAM1_FIRRCA2GAIN9_FIRRCA2DATAGAIN9__PRE 0x0
14803
14804#define VSB_SYSCTRL_RAM1_FIRRCA2GAIN10__A 0x1C3000D
14805#define VSB_SYSCTRL_RAM1_FIRRCA2GAIN10__W 15
14806#define VSB_SYSCTRL_RAM1_FIRRCA2GAIN10__M 0x7FFF
14807#define VSB_SYSCTRL_RAM1_FIRRCA2GAIN10__PRE 0x0
14808
14809#define VSB_SYSCTRL_RAM1_FIRRCA2GAIN10_FIRRCA2TRAINGAIN10__B 0
14810#define VSB_SYSCTRL_RAM1_FIRRCA2GAIN10_FIRRCA2TRAINGAIN10__W 7
14811#define VSB_SYSCTRL_RAM1_FIRRCA2GAIN10_FIRRCA2TRAINGAIN10__M 0x7F
14812#define VSB_SYSCTRL_RAM1_FIRRCA2GAIN10_FIRRCA2TRAINGAIN10__PRE 0x0
14813
14814#define VSB_SYSCTRL_RAM1_FIRRCA2GAIN10_FIRRCA2DATAGAIN10__B 8
14815#define VSB_SYSCTRL_RAM1_FIRRCA2GAIN10_FIRRCA2DATAGAIN10__W 7
14816#define VSB_SYSCTRL_RAM1_FIRRCA2GAIN10_FIRRCA2DATAGAIN10__M 0x7F00
14817#define VSB_SYSCTRL_RAM1_FIRRCA2GAIN10_FIRRCA2DATAGAIN10__PRE 0x0
14818
14819#define VSB_SYSCTRL_RAM1_FIRRCA2GAIN11__A 0x1C3000E
14820#define VSB_SYSCTRL_RAM1_FIRRCA2GAIN11__W 15
14821#define VSB_SYSCTRL_RAM1_FIRRCA2GAIN11__M 0x7FFF
14822#define VSB_SYSCTRL_RAM1_FIRRCA2GAIN11__PRE 0x0
14823
14824#define VSB_SYSCTRL_RAM1_FIRRCA2GAIN11_FIRRCA2TRAINGAIN11__B 0
14825#define VSB_SYSCTRL_RAM1_FIRRCA2GAIN11_FIRRCA2TRAINGAIN11__W 7
14826#define VSB_SYSCTRL_RAM1_FIRRCA2GAIN11_FIRRCA2TRAINGAIN11__M 0x7F
14827#define VSB_SYSCTRL_RAM1_FIRRCA2GAIN11_FIRRCA2TRAINGAIN11__PRE 0x0
14828
14829#define VSB_SYSCTRL_RAM1_FIRRCA2GAIN11_FIRRCA2DATAGAIN11__B 8
14830#define VSB_SYSCTRL_RAM1_FIRRCA2GAIN11_FIRRCA2DATAGAIN11__W 7
14831#define VSB_SYSCTRL_RAM1_FIRRCA2GAIN11_FIRRCA2DATAGAIN11__M 0x7F00
14832#define VSB_SYSCTRL_RAM1_FIRRCA2GAIN11_FIRRCA2DATAGAIN11__PRE 0x0
14833
14834#define VSB_SYSCTRL_RAM1_FIRRCA2GAIN12__A 0x1C3000F
14835#define VSB_SYSCTRL_RAM1_FIRRCA2GAIN12__W 15
14836#define VSB_SYSCTRL_RAM1_FIRRCA2GAIN12__M 0x7FFF
14837#define VSB_SYSCTRL_RAM1_FIRRCA2GAIN12__PRE 0x0
14838
14839#define VSB_SYSCTRL_RAM1_FIRRCA2GAIN12_FIRRCA2TRAINGAIN12__B 0
14840#define VSB_SYSCTRL_RAM1_FIRRCA2GAIN12_FIRRCA2TRAINGAIN12__W 7
14841#define VSB_SYSCTRL_RAM1_FIRRCA2GAIN12_FIRRCA2TRAINGAIN12__M 0x7F
14842#define VSB_SYSCTRL_RAM1_FIRRCA2GAIN12_FIRRCA2TRAINGAIN12__PRE 0x0
14843
14844#define VSB_SYSCTRL_RAM1_FIRRCA2GAIN12_FIRRCA2DATAGAIN12__B 8
14845#define VSB_SYSCTRL_RAM1_FIRRCA2GAIN12_FIRRCA2DATAGAIN12__W 7
14846#define VSB_SYSCTRL_RAM1_FIRRCA2GAIN12_FIRRCA2DATAGAIN12__M 0x7F00
14847#define VSB_SYSCTRL_RAM1_FIRRCA2GAIN12_FIRRCA2DATAGAIN12__PRE 0x0
14848
14849#define VSB_SYSCTRL_RAM1_FIRDDM1GAIN1__A 0x1C30010
14850#define VSB_SYSCTRL_RAM1_FIRDDM1GAIN1__W 15
14851#define VSB_SYSCTRL_RAM1_FIRDDM1GAIN1__M 0x7FFF
14852#define VSB_SYSCTRL_RAM1_FIRDDM1GAIN1__PRE 0x0
14853
14854#define VSB_SYSCTRL_RAM1_FIRDDM1GAIN1_FIRDDM1TRAINGAIN1__B 0
14855#define VSB_SYSCTRL_RAM1_FIRDDM1GAIN1_FIRDDM1TRAINGAIN1__W 7
14856#define VSB_SYSCTRL_RAM1_FIRDDM1GAIN1_FIRDDM1TRAINGAIN1__M 0x7F
14857#define VSB_SYSCTRL_RAM1_FIRDDM1GAIN1_FIRDDM1TRAINGAIN1__PRE 0x0
14858
14859#define VSB_SYSCTRL_RAM1_FIRDDM1GAIN1_FIRDDM1DATAGAIN1__B 8
14860#define VSB_SYSCTRL_RAM1_FIRDDM1GAIN1_FIRDDM1DATAGAIN1__W 7
14861#define VSB_SYSCTRL_RAM1_FIRDDM1GAIN1_FIRDDM1DATAGAIN1__M 0x7F00
14862#define VSB_SYSCTRL_RAM1_FIRDDM1GAIN1_FIRDDM1DATAGAIN1__PRE 0x0
14863
14864#define VSB_SYSCTRL_RAM1_FIRDDM1GAIN2__A 0x1C30011
14865#define VSB_SYSCTRL_RAM1_FIRDDM1GAIN2__W 15
14866#define VSB_SYSCTRL_RAM1_FIRDDM1GAIN2__M 0x7FFF
14867#define VSB_SYSCTRL_RAM1_FIRDDM1GAIN2__PRE 0x0
14868
14869#define VSB_SYSCTRL_RAM1_FIRDDM1GAIN2_FIRDDM1TRAINGAIN2__B 0
14870#define VSB_SYSCTRL_RAM1_FIRDDM1GAIN2_FIRDDM1TRAINGAIN2__W 7
14871#define VSB_SYSCTRL_RAM1_FIRDDM1GAIN2_FIRDDM1TRAINGAIN2__M 0x7F
14872#define VSB_SYSCTRL_RAM1_FIRDDM1GAIN2_FIRDDM1TRAINGAIN2__PRE 0x0
14873
14874#define VSB_SYSCTRL_RAM1_FIRDDM1GAIN2_FIRDDM1DATAGAIN2__B 8
14875#define VSB_SYSCTRL_RAM1_FIRDDM1GAIN2_FIRDDM1DATAGAIN2__W 7
14876#define VSB_SYSCTRL_RAM1_FIRDDM1GAIN2_FIRDDM1DATAGAIN2__M 0x7F00
14877#define VSB_SYSCTRL_RAM1_FIRDDM1GAIN2_FIRDDM1DATAGAIN2__PRE 0x0
14878
14879#define VSB_SYSCTRL_RAM1_FIRDDM1GAIN3__A 0x1C30012
14880#define VSB_SYSCTRL_RAM1_FIRDDM1GAIN3__W 15
14881#define VSB_SYSCTRL_RAM1_FIRDDM1GAIN3__M 0x7FFF
14882#define VSB_SYSCTRL_RAM1_FIRDDM1GAIN3__PRE 0x0
14883
14884#define VSB_SYSCTRL_RAM1_FIRDDM1GAIN3_FIRDDM1TRAINGAIN3__B 0
14885#define VSB_SYSCTRL_RAM1_FIRDDM1GAIN3_FIRDDM1TRAINGAIN3__W 7
14886#define VSB_SYSCTRL_RAM1_FIRDDM1GAIN3_FIRDDM1TRAINGAIN3__M 0x7F
14887#define VSB_SYSCTRL_RAM1_FIRDDM1GAIN3_FIRDDM1TRAINGAIN3__PRE 0x0
14888
14889#define VSB_SYSCTRL_RAM1_FIRDDM1GAIN3_FIRDDM1DATAGAIN3__B 8
14890#define VSB_SYSCTRL_RAM1_FIRDDM1GAIN3_FIRDDM1DATAGAIN3__W 7
14891#define VSB_SYSCTRL_RAM1_FIRDDM1GAIN3_FIRDDM1DATAGAIN3__M 0x7F00
14892#define VSB_SYSCTRL_RAM1_FIRDDM1GAIN3_FIRDDM1DATAGAIN3__PRE 0x0
14893
14894#define VSB_SYSCTRL_RAM1_FIRDDM1GAIN4__A 0x1C30013
14895#define VSB_SYSCTRL_RAM1_FIRDDM1GAIN4__W 15
14896#define VSB_SYSCTRL_RAM1_FIRDDM1GAIN4__M 0x7FFF
14897#define VSB_SYSCTRL_RAM1_FIRDDM1GAIN4__PRE 0x0
14898
14899#define VSB_SYSCTRL_RAM1_FIRDDM1GAIN4_FIRDDM1TRAINGAIN4__B 0
14900#define VSB_SYSCTRL_RAM1_FIRDDM1GAIN4_FIRDDM1TRAINGAIN4__W 7
14901#define VSB_SYSCTRL_RAM1_FIRDDM1GAIN4_FIRDDM1TRAINGAIN4__M 0x7F
14902#define VSB_SYSCTRL_RAM1_FIRDDM1GAIN4_FIRDDM1TRAINGAIN4__PRE 0x0
14903
14904#define VSB_SYSCTRL_RAM1_FIRDDM1GAIN4_FIRDDM1DATAGAIN4__B 8
14905#define VSB_SYSCTRL_RAM1_FIRDDM1GAIN4_FIRDDM1DATAGAIN4__W 7
14906#define VSB_SYSCTRL_RAM1_FIRDDM1GAIN4_FIRDDM1DATAGAIN4__M 0x7F00
14907#define VSB_SYSCTRL_RAM1_FIRDDM1GAIN4_FIRDDM1DATAGAIN4__PRE 0x0
14908
14909#define VSB_SYSCTRL_RAM1_FIRDDM1GAIN5__A 0x1C30014
14910#define VSB_SYSCTRL_RAM1_FIRDDM1GAIN5__W 15
14911#define VSB_SYSCTRL_RAM1_FIRDDM1GAIN5__M 0x7FFF
14912#define VSB_SYSCTRL_RAM1_FIRDDM1GAIN5__PRE 0x0
14913
14914#define VSB_SYSCTRL_RAM1_FIRDDM1GAIN5_FIRDDM1TRAINGAIN5__B 0
14915#define VSB_SYSCTRL_RAM1_FIRDDM1GAIN5_FIRDDM1TRAINGAIN5__W 7
14916#define VSB_SYSCTRL_RAM1_FIRDDM1GAIN5_FIRDDM1TRAINGAIN5__M 0x7F
14917#define VSB_SYSCTRL_RAM1_FIRDDM1GAIN5_FIRDDM1TRAINGAIN5__PRE 0x0
14918
14919#define VSB_SYSCTRL_RAM1_FIRDDM1GAIN5_FIRDDM1DATAGAIN5__B 8
14920#define VSB_SYSCTRL_RAM1_FIRDDM1GAIN5_FIRDDM1DATAGAIN5__W 7
14921#define VSB_SYSCTRL_RAM1_FIRDDM1GAIN5_FIRDDM1DATAGAIN5__M 0x7F00
14922#define VSB_SYSCTRL_RAM1_FIRDDM1GAIN5_FIRDDM1DATAGAIN5__PRE 0x0
14923
14924#define VSB_SYSCTRL_RAM1_FIRDDM1GAIN6__A 0x1C30015
14925#define VSB_SYSCTRL_RAM1_FIRDDM1GAIN6__W 15
14926#define VSB_SYSCTRL_RAM1_FIRDDM1GAIN6__M 0x7FFF
14927#define VSB_SYSCTRL_RAM1_FIRDDM1GAIN6__PRE 0x0
14928
14929#define VSB_SYSCTRL_RAM1_FIRDDM1GAIN6_FIRDDM1TRAINGAIN6__B 0
14930#define VSB_SYSCTRL_RAM1_FIRDDM1GAIN6_FIRDDM1TRAINGAIN6__W 7
14931#define VSB_SYSCTRL_RAM1_FIRDDM1GAIN6_FIRDDM1TRAINGAIN6__M 0x7F
14932#define VSB_SYSCTRL_RAM1_FIRDDM1GAIN6_FIRDDM1TRAINGAIN6__PRE 0x0
14933
14934#define VSB_SYSCTRL_RAM1_FIRDDM1GAIN6_FIRDDM1DATAGAIN6__B 8
14935#define VSB_SYSCTRL_RAM1_FIRDDM1GAIN6_FIRDDM1DATAGAIN6__W 7
14936#define VSB_SYSCTRL_RAM1_FIRDDM1GAIN6_FIRDDM1DATAGAIN6__M 0x7F00
14937#define VSB_SYSCTRL_RAM1_FIRDDM1GAIN6_FIRDDM1DATAGAIN6__PRE 0x0
14938
14939#define VSB_SYSCTRL_RAM1_FIRDDM1GAIN7__A 0x1C30016
14940#define VSB_SYSCTRL_RAM1_FIRDDM1GAIN7__W 15
14941#define VSB_SYSCTRL_RAM1_FIRDDM1GAIN7__M 0x7FFF
14942#define VSB_SYSCTRL_RAM1_FIRDDM1GAIN7__PRE 0x0
14943
14944#define VSB_SYSCTRL_RAM1_FIRDDM1GAIN7_FIRDDM1TRAINGAIN7__B 0
14945#define VSB_SYSCTRL_RAM1_FIRDDM1GAIN7_FIRDDM1TRAINGAIN7__W 7
14946#define VSB_SYSCTRL_RAM1_FIRDDM1GAIN7_FIRDDM1TRAINGAIN7__M 0x7F
14947#define VSB_SYSCTRL_RAM1_FIRDDM1GAIN7_FIRDDM1TRAINGAIN7__PRE 0x0
14948
14949#define VSB_SYSCTRL_RAM1_FIRDDM1GAIN7_FIRDDM1DATAGAIN7__B 8
14950#define VSB_SYSCTRL_RAM1_FIRDDM1GAIN7_FIRDDM1DATAGAIN7__W 7
14951#define VSB_SYSCTRL_RAM1_FIRDDM1GAIN7_FIRDDM1DATAGAIN7__M 0x7F00
14952#define VSB_SYSCTRL_RAM1_FIRDDM1GAIN7_FIRDDM1DATAGAIN7__PRE 0x0
14953
14954#define VSB_SYSCTRL_RAM1_FIRDDM1GAIN8__A 0x1C30017
14955#define VSB_SYSCTRL_RAM1_FIRDDM1GAIN8__W 15
14956#define VSB_SYSCTRL_RAM1_FIRDDM1GAIN8__M 0x7FFF
14957#define VSB_SYSCTRL_RAM1_FIRDDM1GAIN8__PRE 0x0
14958
14959#define VSB_SYSCTRL_RAM1_FIRDDM1GAIN8_FIRDDM1TRAINGAIN8__B 0
14960#define VSB_SYSCTRL_RAM1_FIRDDM1GAIN8_FIRDDM1TRAINGAIN8__W 7
14961#define VSB_SYSCTRL_RAM1_FIRDDM1GAIN8_FIRDDM1TRAINGAIN8__M 0x7F
14962#define VSB_SYSCTRL_RAM1_FIRDDM1GAIN8_FIRDDM1TRAINGAIN8__PRE 0x0
14963
14964#define VSB_SYSCTRL_RAM1_FIRDDM1GAIN8_FIRDDM1DATAGAIN8__B 8
14965#define VSB_SYSCTRL_RAM1_FIRDDM1GAIN8_FIRDDM1DATAGAIN8__W 7
14966#define VSB_SYSCTRL_RAM1_FIRDDM1GAIN8_FIRDDM1DATAGAIN8__M 0x7F00
14967#define VSB_SYSCTRL_RAM1_FIRDDM1GAIN8_FIRDDM1DATAGAIN8__PRE 0x0
14968
14969#define VSB_SYSCTRL_RAM1_FIRDDM1GAIN9__A 0x1C30018
14970#define VSB_SYSCTRL_RAM1_FIRDDM1GAIN9__W 15
14971#define VSB_SYSCTRL_RAM1_FIRDDM1GAIN9__M 0x7FFF
14972#define VSB_SYSCTRL_RAM1_FIRDDM1GAIN9__PRE 0x0
14973
14974#define VSB_SYSCTRL_RAM1_FIRDDM1GAIN9_FIRDDM1TRAINGAIN9__B 0
14975#define VSB_SYSCTRL_RAM1_FIRDDM1GAIN9_FIRDDM1TRAINGAIN9__W 7
14976#define VSB_SYSCTRL_RAM1_FIRDDM1GAIN9_FIRDDM1TRAINGAIN9__M 0x7F
14977#define VSB_SYSCTRL_RAM1_FIRDDM1GAIN9_FIRDDM1TRAINGAIN9__PRE 0x0
14978
14979#define VSB_SYSCTRL_RAM1_FIRDDM1GAIN9_FIRDDM1DATAGAIN9__B 8
14980#define VSB_SYSCTRL_RAM1_FIRDDM1GAIN9_FIRDDM1DATAGAIN9__W 7
14981#define VSB_SYSCTRL_RAM1_FIRDDM1GAIN9_FIRDDM1DATAGAIN9__M 0x7F00
14982#define VSB_SYSCTRL_RAM1_FIRDDM1GAIN9_FIRDDM1DATAGAIN9__PRE 0x0
14983
14984#define VSB_SYSCTRL_RAM1_FIRDDM1GAIN10__A 0x1C30019
14985#define VSB_SYSCTRL_RAM1_FIRDDM1GAIN10__W 15
14986#define VSB_SYSCTRL_RAM1_FIRDDM1GAIN10__M 0x7FFF
14987#define VSB_SYSCTRL_RAM1_FIRDDM1GAIN10__PRE 0x0
14988
14989#define VSB_SYSCTRL_RAM1_FIRDDM1GAIN10_FIRDDM1TRAINGAIN10__B 0
14990#define VSB_SYSCTRL_RAM1_FIRDDM1GAIN10_FIRDDM1TRAINGAIN10__W 7
14991#define VSB_SYSCTRL_RAM1_FIRDDM1GAIN10_FIRDDM1TRAINGAIN10__M 0x7F
14992#define VSB_SYSCTRL_RAM1_FIRDDM1GAIN10_FIRDDM1TRAINGAIN10__PRE 0x0
14993
14994#define VSB_SYSCTRL_RAM1_FIRDDM1GAIN10_FIRDDM1DATAGAIN10__B 8
14995#define VSB_SYSCTRL_RAM1_FIRDDM1GAIN10_FIRDDM1DATAGAIN10__W 7
14996#define VSB_SYSCTRL_RAM1_FIRDDM1GAIN10_FIRDDM1DATAGAIN10__M 0x7F00
14997#define VSB_SYSCTRL_RAM1_FIRDDM1GAIN10_FIRDDM1DATAGAIN10__PRE 0x0
14998
14999#define VSB_SYSCTRL_RAM1_FIRDDM1GAIN11__A 0x1C3001A
15000#define VSB_SYSCTRL_RAM1_FIRDDM1GAIN11__W 15
15001#define VSB_SYSCTRL_RAM1_FIRDDM1GAIN11__M 0x7FFF
15002#define VSB_SYSCTRL_RAM1_FIRDDM1GAIN11__PRE 0x0
15003
15004#define VSB_SYSCTRL_RAM1_FIRDDM1GAIN11_FIRDDM1TRAINGAIN11__B 0
15005#define VSB_SYSCTRL_RAM1_FIRDDM1GAIN11_FIRDDM1TRAINGAIN11__W 7
15006#define VSB_SYSCTRL_RAM1_FIRDDM1GAIN11_FIRDDM1TRAINGAIN11__M 0x7F
15007#define VSB_SYSCTRL_RAM1_FIRDDM1GAIN11_FIRDDM1TRAINGAIN11__PRE 0x0
15008
15009#define VSB_SYSCTRL_RAM1_FIRDDM1GAIN11_FIRDDM1DATAGAIN11__B 8
15010#define VSB_SYSCTRL_RAM1_FIRDDM1GAIN11_FIRDDM1DATAGAIN11__W 7
15011#define VSB_SYSCTRL_RAM1_FIRDDM1GAIN11_FIRDDM1DATAGAIN11__M 0x7F00
15012#define VSB_SYSCTRL_RAM1_FIRDDM1GAIN11_FIRDDM1DATAGAIN11__PRE 0x0
15013
15014#define VSB_SYSCTRL_RAM1_FIRDDM1GAIN12__A 0x1C3001B
15015#define VSB_SYSCTRL_RAM1_FIRDDM1GAIN12__W 15
15016#define VSB_SYSCTRL_RAM1_FIRDDM1GAIN12__M 0x7FFF
15017#define VSB_SYSCTRL_RAM1_FIRDDM1GAIN12__PRE 0x0
15018
15019#define VSB_SYSCTRL_RAM1_FIRDDM1GAIN12_FIRDDM1TRAINGAIN12__B 0
15020#define VSB_SYSCTRL_RAM1_FIRDDM1GAIN12_FIRDDM1TRAINGAIN12__W 7
15021#define VSB_SYSCTRL_RAM1_FIRDDM1GAIN12_FIRDDM1TRAINGAIN12__M 0x7F
15022#define VSB_SYSCTRL_RAM1_FIRDDM1GAIN12_FIRDDM1TRAINGAIN12__PRE 0x0
15023
15024#define VSB_SYSCTRL_RAM1_FIRDDM1GAIN12_FIRDDM1DATAGAIN12__B 8
15025#define VSB_SYSCTRL_RAM1_FIRDDM1GAIN12_FIRDDM1DATAGAIN12__W 7
15026#define VSB_SYSCTRL_RAM1_FIRDDM1GAIN12_FIRDDM1DATAGAIN12__M 0x7F00
15027#define VSB_SYSCTRL_RAM1_FIRDDM1GAIN12_FIRDDM1DATAGAIN12__PRE 0x0
15028
15029#define VSB_SYSCTRL_RAM1_FIRDDM2GAIN1__A 0x1C3001C
15030#define VSB_SYSCTRL_RAM1_FIRDDM2GAIN1__W 15
15031#define VSB_SYSCTRL_RAM1_FIRDDM2GAIN1__M 0x7FFF
15032#define VSB_SYSCTRL_RAM1_FIRDDM2GAIN1__PRE 0x0
15033
15034#define VSB_SYSCTRL_RAM1_FIRDDM2GAIN1_FIRDDM2TRAINGAIN1__B 0
15035#define VSB_SYSCTRL_RAM1_FIRDDM2GAIN1_FIRDDM2TRAINGAIN1__W 7
15036#define VSB_SYSCTRL_RAM1_FIRDDM2GAIN1_FIRDDM2TRAINGAIN1__M 0x7F
15037#define VSB_SYSCTRL_RAM1_FIRDDM2GAIN1_FIRDDM2TRAINGAIN1__PRE 0x0
15038
15039#define VSB_SYSCTRL_RAM1_FIRDDM2GAIN1_FIRDDM2DATAGAIN1__B 8
15040#define VSB_SYSCTRL_RAM1_FIRDDM2GAIN1_FIRDDM2DATAGAIN1__W 7
15041#define VSB_SYSCTRL_RAM1_FIRDDM2GAIN1_FIRDDM2DATAGAIN1__M 0x7F00
15042#define VSB_SYSCTRL_RAM1_FIRDDM2GAIN1_FIRDDM2DATAGAIN1__PRE 0x0
15043
15044#define VSB_SYSCTRL_RAM1_FIRDDM2GAIN2__A 0x1C3001D
15045#define VSB_SYSCTRL_RAM1_FIRDDM2GAIN2__W 15
15046#define VSB_SYSCTRL_RAM1_FIRDDM2GAIN2__M 0x7FFF
15047#define VSB_SYSCTRL_RAM1_FIRDDM2GAIN2__PRE 0x0
15048
15049#define VSB_SYSCTRL_RAM1_FIRDDM2GAIN2_FIRDDM2TRAINGAIN2__B 0
15050#define VSB_SYSCTRL_RAM1_FIRDDM2GAIN2_FIRDDM2TRAINGAIN2__W 7
15051#define VSB_SYSCTRL_RAM1_FIRDDM2GAIN2_FIRDDM2TRAINGAIN2__M 0x7F
15052#define VSB_SYSCTRL_RAM1_FIRDDM2GAIN2_FIRDDM2TRAINGAIN2__PRE 0x0
15053
15054#define VSB_SYSCTRL_RAM1_FIRDDM2GAIN2_FIRDDM2DATAGAIN2__B 8
15055#define VSB_SYSCTRL_RAM1_FIRDDM2GAIN2_FIRDDM2DATAGAIN2__W 7
15056#define VSB_SYSCTRL_RAM1_FIRDDM2GAIN2_FIRDDM2DATAGAIN2__M 0x7F00
15057#define VSB_SYSCTRL_RAM1_FIRDDM2GAIN2_FIRDDM2DATAGAIN2__PRE 0x0
15058
15059#define VSB_SYSCTRL_RAM1_FIRDDM2GAIN3__A 0x1C3001E
15060#define VSB_SYSCTRL_RAM1_FIRDDM2GAIN3__W 15
15061#define VSB_SYSCTRL_RAM1_FIRDDM2GAIN3__M 0x7FFF
15062#define VSB_SYSCTRL_RAM1_FIRDDM2GAIN3__PRE 0x0
15063
15064#define VSB_SYSCTRL_RAM1_FIRDDM2GAIN3_FIRDDM2TRAINGAIN3__B 0
15065#define VSB_SYSCTRL_RAM1_FIRDDM2GAIN3_FIRDDM2TRAINGAIN3__W 7
15066#define VSB_SYSCTRL_RAM1_FIRDDM2GAIN3_FIRDDM2TRAINGAIN3__M 0x7F
15067#define VSB_SYSCTRL_RAM1_FIRDDM2GAIN3_FIRDDM2TRAINGAIN3__PRE 0x0
15068
15069#define VSB_SYSCTRL_RAM1_FIRDDM2GAIN3_FIRDDM2DATAGAIN3__B 8
15070#define VSB_SYSCTRL_RAM1_FIRDDM2GAIN3_FIRDDM2DATAGAIN3__W 7
15071#define VSB_SYSCTRL_RAM1_FIRDDM2GAIN3_FIRDDM2DATAGAIN3__M 0x7F00
15072#define VSB_SYSCTRL_RAM1_FIRDDM2GAIN3_FIRDDM2DATAGAIN3__PRE 0x0
15073
15074#define VSB_SYSCTRL_RAM1_FIRDDM2GAIN4__A 0x1C3001F
15075#define VSB_SYSCTRL_RAM1_FIRDDM2GAIN4__W 15
15076#define VSB_SYSCTRL_RAM1_FIRDDM2GAIN4__M 0x7FFF
15077#define VSB_SYSCTRL_RAM1_FIRDDM2GAIN4__PRE 0x0
15078
15079#define VSB_SYSCTRL_RAM1_FIRDDM2GAIN4_FIRDDM2TRAINGAIN4__B 0
15080#define VSB_SYSCTRL_RAM1_FIRDDM2GAIN4_FIRDDM2TRAINGAIN4__W 7
15081#define VSB_SYSCTRL_RAM1_FIRDDM2GAIN4_FIRDDM2TRAINGAIN4__M 0x7F
15082#define VSB_SYSCTRL_RAM1_FIRDDM2GAIN4_FIRDDM2TRAINGAIN4__PRE 0x0
15083
15084#define VSB_SYSCTRL_RAM1_FIRDDM2GAIN4_FIRDDM2DATAGAIN4__B 8
15085#define VSB_SYSCTRL_RAM1_FIRDDM2GAIN4_FIRDDM2DATAGAIN4__W 7
15086#define VSB_SYSCTRL_RAM1_FIRDDM2GAIN4_FIRDDM2DATAGAIN4__M 0x7F00
15087#define VSB_SYSCTRL_RAM1_FIRDDM2GAIN4_FIRDDM2DATAGAIN4__PRE 0x0
15088
15089#define VSB_SYSCTRL_RAM1_FIRDDM2GAIN5__A 0x1C30020
15090#define VSB_SYSCTRL_RAM1_FIRDDM2GAIN5__W 15
15091#define VSB_SYSCTRL_RAM1_FIRDDM2GAIN5__M 0x7FFF
15092#define VSB_SYSCTRL_RAM1_FIRDDM2GAIN5__PRE 0x0
15093
15094#define VSB_SYSCTRL_RAM1_FIRDDM2GAIN5_FIRDDM2TRAINGAIN5__B 0
15095#define VSB_SYSCTRL_RAM1_FIRDDM2GAIN5_FIRDDM2TRAINGAIN5__W 7
15096#define VSB_SYSCTRL_RAM1_FIRDDM2GAIN5_FIRDDM2TRAINGAIN5__M 0x7F
15097#define VSB_SYSCTRL_RAM1_FIRDDM2GAIN5_FIRDDM2TRAINGAIN5__PRE 0x0
15098
15099#define VSB_SYSCTRL_RAM1_FIRDDM2GAIN5_FIRDDM2DATAGAIN5__B 8
15100#define VSB_SYSCTRL_RAM1_FIRDDM2GAIN5_FIRDDM2DATAGAIN5__W 7
15101#define VSB_SYSCTRL_RAM1_FIRDDM2GAIN5_FIRDDM2DATAGAIN5__M 0x7F00
15102#define VSB_SYSCTRL_RAM1_FIRDDM2GAIN5_FIRDDM2DATAGAIN5__PRE 0x0
15103
15104#define VSB_SYSCTRL_RAM1_FIRDDM2GAIN6__A 0x1C30021
15105#define VSB_SYSCTRL_RAM1_FIRDDM2GAIN6__W 15
15106#define VSB_SYSCTRL_RAM1_FIRDDM2GAIN6__M 0x7FFF
15107#define VSB_SYSCTRL_RAM1_FIRDDM2GAIN6__PRE 0x0
15108
15109#define VSB_SYSCTRL_RAM1_FIRDDM2GAIN6_FIRDDM2TRAINGAIN6__B 0
15110#define VSB_SYSCTRL_RAM1_FIRDDM2GAIN6_FIRDDM2TRAINGAIN6__W 7
15111#define VSB_SYSCTRL_RAM1_FIRDDM2GAIN6_FIRDDM2TRAINGAIN6__M 0x7F
15112#define VSB_SYSCTRL_RAM1_FIRDDM2GAIN6_FIRDDM2TRAINGAIN6__PRE 0x0
15113
15114#define VSB_SYSCTRL_RAM1_FIRDDM2GAIN6_FIRDDM2DATAGAIN6__B 8
15115#define VSB_SYSCTRL_RAM1_FIRDDM2GAIN6_FIRDDM2DATAGAIN6__W 7
15116#define VSB_SYSCTRL_RAM1_FIRDDM2GAIN6_FIRDDM2DATAGAIN6__M 0x7F00
15117#define VSB_SYSCTRL_RAM1_FIRDDM2GAIN6_FIRDDM2DATAGAIN6__PRE 0x0
15118
15119#define VSB_SYSCTRL_RAM1_FIRDDM2GAIN7__A 0x1C30022
15120#define VSB_SYSCTRL_RAM1_FIRDDM2GAIN7__W 15
15121#define VSB_SYSCTRL_RAM1_FIRDDM2GAIN7__M 0x7FFF
15122#define VSB_SYSCTRL_RAM1_FIRDDM2GAIN7__PRE 0x0
15123
15124#define VSB_SYSCTRL_RAM1_FIRDDM2GAIN7_FIRDDM2TRAINGAIN7__B 0
15125#define VSB_SYSCTRL_RAM1_FIRDDM2GAIN7_FIRDDM2TRAINGAIN7__W 7
15126#define VSB_SYSCTRL_RAM1_FIRDDM2GAIN7_FIRDDM2TRAINGAIN7__M 0x7F
15127#define VSB_SYSCTRL_RAM1_FIRDDM2GAIN7_FIRDDM2TRAINGAIN7__PRE 0x0
15128
15129#define VSB_SYSCTRL_RAM1_FIRDDM2GAIN7_FIRDDM2DATAGAIN7__B 8
15130#define VSB_SYSCTRL_RAM1_FIRDDM2GAIN7_FIRDDM2DATAGAIN7__W 7
15131#define VSB_SYSCTRL_RAM1_FIRDDM2GAIN7_FIRDDM2DATAGAIN7__M 0x7F00
15132#define VSB_SYSCTRL_RAM1_FIRDDM2GAIN7_FIRDDM2DATAGAIN7__PRE 0x0
15133
15134#define VSB_SYSCTRL_RAM1_FIRDDM2GAIN8__A 0x1C30023
15135#define VSB_SYSCTRL_RAM1_FIRDDM2GAIN8__W 15
15136#define VSB_SYSCTRL_RAM1_FIRDDM2GAIN8__M 0x7FFF
15137#define VSB_SYSCTRL_RAM1_FIRDDM2GAIN8__PRE 0x0
15138
15139#define VSB_SYSCTRL_RAM1_FIRDDM2GAIN8_FIRDDM2TRAINGAIN8__B 0
15140#define VSB_SYSCTRL_RAM1_FIRDDM2GAIN8_FIRDDM2TRAINGAIN8__W 7
15141#define VSB_SYSCTRL_RAM1_FIRDDM2GAIN8_FIRDDM2TRAINGAIN8__M 0x7F
15142#define VSB_SYSCTRL_RAM1_FIRDDM2GAIN8_FIRDDM2TRAINGAIN8__PRE 0x0
15143
15144#define VSB_SYSCTRL_RAM1_FIRDDM2GAIN8_FIRDDM2DATAGAIN8__B 8
15145#define VSB_SYSCTRL_RAM1_FIRDDM2GAIN8_FIRDDM2DATAGAIN8__W 7
15146#define VSB_SYSCTRL_RAM1_FIRDDM2GAIN8_FIRDDM2DATAGAIN8__M 0x7F00
15147#define VSB_SYSCTRL_RAM1_FIRDDM2GAIN8_FIRDDM2DATAGAIN8__PRE 0x0
15148
15149#define VSB_SYSCTRL_RAM1_FIRDDM2GAIN9__A 0x1C30024
15150#define VSB_SYSCTRL_RAM1_FIRDDM2GAIN9__W 15
15151#define VSB_SYSCTRL_RAM1_FIRDDM2GAIN9__M 0x7FFF
15152#define VSB_SYSCTRL_RAM1_FIRDDM2GAIN9__PRE 0x0
15153
15154#define VSB_SYSCTRL_RAM1_FIRDDM2GAIN9_FIRDDM2TRAINGAIN9__B 0
15155#define VSB_SYSCTRL_RAM1_FIRDDM2GAIN9_FIRDDM2TRAINGAIN9__W 7
15156#define VSB_SYSCTRL_RAM1_FIRDDM2GAIN9_FIRDDM2TRAINGAIN9__M 0x7F
15157#define VSB_SYSCTRL_RAM1_FIRDDM2GAIN9_FIRDDM2TRAINGAIN9__PRE 0x0
15158
15159#define VSB_SYSCTRL_RAM1_FIRDDM2GAIN9_FIRDDM2DATAGAIN9__B 8
15160#define VSB_SYSCTRL_RAM1_FIRDDM2GAIN9_FIRDDM2DATAGAIN9__W 7
15161#define VSB_SYSCTRL_RAM1_FIRDDM2GAIN9_FIRDDM2DATAGAIN9__M 0x7F00
15162#define VSB_SYSCTRL_RAM1_FIRDDM2GAIN9_FIRDDM2DATAGAIN9__PRE 0x0
15163
15164#define VSB_SYSCTRL_RAM1_FIRDDM2GAIN10__A 0x1C30025
15165#define VSB_SYSCTRL_RAM1_FIRDDM2GAIN10__W 15
15166#define VSB_SYSCTRL_RAM1_FIRDDM2GAIN10__M 0x7FFF
15167#define VSB_SYSCTRL_RAM1_FIRDDM2GAIN10__PRE 0x0
15168
15169#define VSB_SYSCTRL_RAM1_FIRDDM2GAIN10_FIRDDM2TRAINGAIN10__B 0
15170#define VSB_SYSCTRL_RAM1_FIRDDM2GAIN10_FIRDDM2TRAINGAIN10__W 7
15171#define VSB_SYSCTRL_RAM1_FIRDDM2GAIN10_FIRDDM2TRAINGAIN10__M 0x7F
15172#define VSB_SYSCTRL_RAM1_FIRDDM2GAIN10_FIRDDM2TRAINGAIN10__PRE 0x0
15173
15174#define VSB_SYSCTRL_RAM1_FIRDDM2GAIN10_FIRDDM2DATAGAIN10__B 8
15175#define VSB_SYSCTRL_RAM1_FIRDDM2GAIN10_FIRDDM2DATAGAIN10__W 7
15176#define VSB_SYSCTRL_RAM1_FIRDDM2GAIN10_FIRDDM2DATAGAIN10__M 0x7F00
15177#define VSB_SYSCTRL_RAM1_FIRDDM2GAIN10_FIRDDM2DATAGAIN10__PRE 0x0
15178
15179#define VSB_SYSCTRL_RAM1_FIRDDM2GAIN11__A 0x1C30026
15180#define VSB_SYSCTRL_RAM1_FIRDDM2GAIN11__W 15
15181#define VSB_SYSCTRL_RAM1_FIRDDM2GAIN11__M 0x7FFF
15182#define VSB_SYSCTRL_RAM1_FIRDDM2GAIN11__PRE 0x0
15183
15184#define VSB_SYSCTRL_RAM1_FIRDDM2GAIN11_FIRDDM2TRAINGAIN11__B 0
15185#define VSB_SYSCTRL_RAM1_FIRDDM2GAIN11_FIRDDM2TRAINGAIN11__W 7
15186#define VSB_SYSCTRL_RAM1_FIRDDM2GAIN11_FIRDDM2TRAINGAIN11__M 0x7F
15187#define VSB_SYSCTRL_RAM1_FIRDDM2GAIN11_FIRDDM2TRAINGAIN11__PRE 0x0
15188
15189#define VSB_SYSCTRL_RAM1_FIRDDM2GAIN11_FIRDDM2DATAGAIN11__B 8
15190#define VSB_SYSCTRL_RAM1_FIRDDM2GAIN11_FIRDDM2DATAGAIN11__W 7
15191#define VSB_SYSCTRL_RAM1_FIRDDM2GAIN11_FIRDDM2DATAGAIN11__M 0x7F00
15192#define VSB_SYSCTRL_RAM1_FIRDDM2GAIN11_FIRDDM2DATAGAIN11__PRE 0x0
15193
15194#define VSB_SYSCTRL_RAM1_FIRDDM2GAIN12__A 0x1C30027
15195#define VSB_SYSCTRL_RAM1_FIRDDM2GAIN12__W 15
15196#define VSB_SYSCTRL_RAM1_FIRDDM2GAIN12__M 0x7FFF
15197#define VSB_SYSCTRL_RAM1_FIRDDM2GAIN12__PRE 0x0
15198
15199#define VSB_SYSCTRL_RAM1_FIRDDM2GAIN12_FIRDDM2TRAINGAIN12__B 0
15200#define VSB_SYSCTRL_RAM1_FIRDDM2GAIN12_FIRDDM2TRAINGAIN12__W 7
15201#define VSB_SYSCTRL_RAM1_FIRDDM2GAIN12_FIRDDM2TRAINGAIN12__M 0x7F
15202#define VSB_SYSCTRL_RAM1_FIRDDM2GAIN12_FIRDDM2TRAINGAIN12__PRE 0x0
15203
15204#define VSB_SYSCTRL_RAM1_FIRDDM2GAIN12_FIRDDM2DATAGAIN12__B 8
15205#define VSB_SYSCTRL_RAM1_FIRDDM2GAIN12_FIRDDM2DATAGAIN12__W 7
15206#define VSB_SYSCTRL_RAM1_FIRDDM2GAIN12_FIRDDM2DATAGAIN12__M 0x7F00
15207#define VSB_SYSCTRL_RAM1_FIRDDM2GAIN12_FIRDDM2DATAGAIN12__PRE 0x0
15208
15209
15210#define VSB_SYSCTRL_RAM1_DFETRAINLKRATIO__A 0x1C30028
15211#define VSB_SYSCTRL_RAM1_DFETRAINLKRATIO__W 12
15212#define VSB_SYSCTRL_RAM1_DFETRAINLKRATIO__M 0xFFF
15213#define VSB_SYSCTRL_RAM1_DFETRAINLKRATIO__PRE 0x0
15214
15215#define VSB_SYSCTRL_RAM1_DFERCA1TRAINLKRATIO__A 0x1C30029
15216#define VSB_SYSCTRL_RAM1_DFERCA1TRAINLKRATIO__W 12
15217#define VSB_SYSCTRL_RAM1_DFERCA1TRAINLKRATIO__M 0xFFF
15218#define VSB_SYSCTRL_RAM1_DFERCA1TRAINLKRATIO__PRE 0x0
15219
15220#define VSB_SYSCTRL_RAM1_DFERCA1DATALKRATIO__A 0x1C3002A
15221#define VSB_SYSCTRL_RAM1_DFERCA1DATALKRATIO__W 12
15222#define VSB_SYSCTRL_RAM1_DFERCA1DATALKRATIO__M 0xFFF
15223#define VSB_SYSCTRL_RAM1_DFERCA1DATALKRATIO__PRE 0x0
15224
15225#define VSB_SYSCTRL_RAM1_DFERCA2TRAINLKRATIO__A 0x1C3002B
15226#define VSB_SYSCTRL_RAM1_DFERCA2TRAINLKRATIO__W 12
15227#define VSB_SYSCTRL_RAM1_DFERCA2TRAINLKRATIO__M 0xFFF
15228#define VSB_SYSCTRL_RAM1_DFERCA2TRAINLKRATIO__PRE 0x0
15229
15230#define VSB_SYSCTRL_RAM1_DFERCA2DATALKRATIO__A 0x1C3002C
15231#define VSB_SYSCTRL_RAM1_DFERCA2DATALKRATIO__W 12
15232#define VSB_SYSCTRL_RAM1_DFERCA2DATALKRATIO__M 0xFFF
15233#define VSB_SYSCTRL_RAM1_DFERCA2DATALKRATIO__PRE 0x0
15234
15235#define VSB_SYSCTRL_RAM1_DFEDDM1TRAINLKRATIO__A 0x1C3002D
15236#define VSB_SYSCTRL_RAM1_DFEDDM1TRAINLKRATIO__W 12
15237#define VSB_SYSCTRL_RAM1_DFEDDM1TRAINLKRATIO__M 0xFFF
15238#define VSB_SYSCTRL_RAM1_DFEDDM1TRAINLKRATIO__PRE 0x0
15239
15240#define VSB_SYSCTRL_RAM1_DFEDDM1DATALKRATIO__A 0x1C3002E
15241#define VSB_SYSCTRL_RAM1_DFEDDM1DATALKRATIO__W 12
15242#define VSB_SYSCTRL_RAM1_DFEDDM1DATALKRATIO__M 0xFFF
15243#define VSB_SYSCTRL_RAM1_DFEDDM1DATALKRATIO__PRE 0x0
15244
15245#define VSB_SYSCTRL_RAM1_DFEDDM2TRAINLKRATIO__A 0x1C3002F
15246#define VSB_SYSCTRL_RAM1_DFEDDM2TRAINLKRATIO__W 12
15247#define VSB_SYSCTRL_RAM1_DFEDDM2TRAINLKRATIO__M 0xFFF
15248#define VSB_SYSCTRL_RAM1_DFEDDM2TRAINLKRATIO__PRE 0x0
15249
15250#define VSB_SYSCTRL_RAM1_DFEDDM2DATALKRATIO__A 0x1C30030
15251#define VSB_SYSCTRL_RAM1_DFEDDM2DATALKRATIO__W 12
15252#define VSB_SYSCTRL_RAM1_DFEDDM2DATALKRATIO__M 0xFFF
15253#define VSB_SYSCTRL_RAM1_DFEDDM2DATALKRATIO__PRE 0x0
15254
15255#define VSB_SYSCTRL_RAM1_DFETRAINGAIN__A 0x1C30031
15256#define VSB_SYSCTRL_RAM1_DFETRAINGAIN__W 7
15257#define VSB_SYSCTRL_RAM1_DFETRAINGAIN__M 0x7F
15258#define VSB_SYSCTRL_RAM1_DFETRAINGAIN__PRE 0x0
15259#define VSB_SYSCTRL_RAM1_DFERCA1GAIN__A 0x1C30032
15260#define VSB_SYSCTRL_RAM1_DFERCA1GAIN__W 15
15261#define VSB_SYSCTRL_RAM1_DFERCA1GAIN__M 0x7FFF
15262#define VSB_SYSCTRL_RAM1_DFERCA1GAIN__PRE 0x0
15263
15264#define VSB_SYSCTRL_RAM1_DFERCA1GAIN_DFERCA1TRAINGAIN__B 0
15265#define VSB_SYSCTRL_RAM1_DFERCA1GAIN_DFERCA1TRAINGAIN__W 7
15266#define VSB_SYSCTRL_RAM1_DFERCA1GAIN_DFERCA1TRAINGAIN__M 0x7F
15267#define VSB_SYSCTRL_RAM1_DFERCA1GAIN_DFERCA1TRAINGAIN__PRE 0x0
15268
15269#define VSB_SYSCTRL_RAM1_DFERCA1GAIN_DFERCA1DATAGAIN__B 8
15270#define VSB_SYSCTRL_RAM1_DFERCA1GAIN_DFERCA1DATAGAIN__W 7
15271#define VSB_SYSCTRL_RAM1_DFERCA1GAIN_DFERCA1DATAGAIN__M 0x7F00
15272#define VSB_SYSCTRL_RAM1_DFERCA1GAIN_DFERCA1DATAGAIN__PRE 0x0
15273
15274#define VSB_SYSCTRL_RAM1_DFERCA2GAIN__A 0x1C30033
15275#define VSB_SYSCTRL_RAM1_DFERCA2GAIN__W 15
15276#define VSB_SYSCTRL_RAM1_DFERCA2GAIN__M 0x7FFF
15277#define VSB_SYSCTRL_RAM1_DFERCA2GAIN__PRE 0x0
15278
15279#define VSB_SYSCTRL_RAM1_DFERCA2GAIN_DFERCA2TRAINGAIN__B 0
15280#define VSB_SYSCTRL_RAM1_DFERCA2GAIN_DFERCA2TRAINGAIN__W 7
15281#define VSB_SYSCTRL_RAM1_DFERCA2GAIN_DFERCA2TRAINGAIN__M 0x7F
15282#define VSB_SYSCTRL_RAM1_DFERCA2GAIN_DFERCA2TRAINGAIN__PRE 0x0
15283
15284#define VSB_SYSCTRL_RAM1_DFERCA2GAIN_DFERCA2DATAGAIN__B 8
15285#define VSB_SYSCTRL_RAM1_DFERCA2GAIN_DFERCA2DATAGAIN__W 7
15286#define VSB_SYSCTRL_RAM1_DFERCA2GAIN_DFERCA2DATAGAIN__M 0x7F00
15287#define VSB_SYSCTRL_RAM1_DFERCA2GAIN_DFERCA2DATAGAIN__PRE 0x0
15288
15289#define VSB_SYSCTRL_RAM1_DFEDDM1GAIN__A 0x1C30034
15290#define VSB_SYSCTRL_RAM1_DFEDDM1GAIN__W 15
15291#define VSB_SYSCTRL_RAM1_DFEDDM1GAIN__M 0x7FFF
15292#define VSB_SYSCTRL_RAM1_DFEDDM1GAIN__PRE 0x0
15293
15294#define VSB_SYSCTRL_RAM1_DFEDDM1GAIN_DFEDDM1TRAINGAIN__B 0
15295#define VSB_SYSCTRL_RAM1_DFEDDM1GAIN_DFEDDM1TRAINGAIN__W 7
15296#define VSB_SYSCTRL_RAM1_DFEDDM1GAIN_DFEDDM1TRAINGAIN__M 0x7F
15297#define VSB_SYSCTRL_RAM1_DFEDDM1GAIN_DFEDDM1TRAINGAIN__PRE 0x0
15298
15299#define VSB_SYSCTRL_RAM1_DFEDDM1GAIN_DFEDDM1DATAGAIN__B 8
15300#define VSB_SYSCTRL_RAM1_DFEDDM1GAIN_DFEDDM1DATAGAIN__W 7
15301#define VSB_SYSCTRL_RAM1_DFEDDM1GAIN_DFEDDM1DATAGAIN__M 0x7F00
15302#define VSB_SYSCTRL_RAM1_DFEDDM1GAIN_DFEDDM1DATAGAIN__PRE 0x0
15303
15304#define VSB_SYSCTRL_RAM1_DFEDDM2GAIN__A 0x1C30035
15305#define VSB_SYSCTRL_RAM1_DFEDDM2GAIN__W 15
15306#define VSB_SYSCTRL_RAM1_DFEDDM2GAIN__M 0x7FFF
15307#define VSB_SYSCTRL_RAM1_DFEDDM2GAIN__PRE 0x0
15308
15309#define VSB_SYSCTRL_RAM1_DFEDDM2GAIN_DFEDDM2TRAINGAIN__B 0
15310#define VSB_SYSCTRL_RAM1_DFEDDM2GAIN_DFEDDM2TRAINGAIN__W 7
15311#define VSB_SYSCTRL_RAM1_DFEDDM2GAIN_DFEDDM2TRAINGAIN__M 0x7F
15312#define VSB_SYSCTRL_RAM1_DFEDDM2GAIN_DFEDDM2TRAINGAIN__PRE 0x0
15313
15314#define VSB_SYSCTRL_RAM1_DFEDDM2GAIN_DFEDDM2DATAGAIN__B 8
15315#define VSB_SYSCTRL_RAM1_DFEDDM2GAIN_DFEDDM2DATAGAIN__W 7
15316#define VSB_SYSCTRL_RAM1_DFEDDM2GAIN_DFEDDM2DATAGAIN__M 0x7F00
15317#define VSB_SYSCTRL_RAM1_DFEDDM2GAIN_DFEDDM2DATAGAIN__PRE 0x0
15318
15319
15320
15321#define VSB_TCMEQ_RAM__A 0x1C40000
15322
15323#define VSB_TCMEQ_RAM_TCMEQ_RAM__B 0
15324#define VSB_TCMEQ_RAM_TCMEQ_RAM__W 16
15325#define VSB_TCMEQ_RAM_TCMEQ_RAM__M 0xFFFF
15326#define VSB_TCMEQ_RAM_TCMEQ_RAM__PRE 0x0
15327
15328
15329
15330#define VSB_FCPRE_RAM__A 0x1C50000
15331
15332#define VSB_FCPRE_RAM_FCPRE_RAM__B 0
15333#define VSB_FCPRE_RAM_FCPRE_RAM__W 16
15334#define VSB_FCPRE_RAM_FCPRE_RAM__M 0xFFFF
15335#define VSB_FCPRE_RAM_FCPRE_RAM__PRE 0x0
15336
15337
15338
15339#define VSB_EQTAP_RAM__A 0x1C60000
15340
15341#define VSB_EQTAP_RAM_EQTAP_RAM__B 0
15342#define VSB_EQTAP_RAM_EQTAP_RAM__W 12
15343#define VSB_EQTAP_RAM_EQTAP_RAM__M 0xFFF
15344#define VSB_EQTAP_RAM_EQTAP_RAM__PRE 0x0
15345
15346#ifdef __cplusplus
15347}
15348#endif
15349
15350#endif