aboutsummaryrefslogtreecommitdiffstats
path: root/drivers/gpu
diff options
context:
space:
mode:
authorAlex Deucher <alexander.deucher@amd.com>2016-03-11 14:46:46 -0500
committerAlex Deucher <alexander.deucher@amd.com>2016-05-04 20:23:19 -0400
commit7edbb0d389ccad68a75a2dcdbeb682014f1ccffe (patch)
treefbd551841c40cbcbc0401f2180e13f904edfbd42 /drivers/gpu
parent3d02b7fee9c3ece1746f5b06c4143b511383fc6b (diff)
drm/amd: add DCE 11.2 register headers
Add register headers for DCE (Display and Composition Engine) 11.2. Reviewed-by: Ken Wang <Qingqing.Wang@amd.com> Acked-by: Christian König <christian.koenig@amd.com> Signed-off-by: Alex Deucher <alexander.deucher@amd.com>
Diffstat (limited to 'drivers/gpu')
-rwxr-xr-xdrivers/gpu/drm/amd/include/asic_reg/dce/dce_11_2_d.h10075
-rw-r--r--drivers/gpu/drm/amd/include/asic_reg/dce/dce_11_2_enum.h6813
-rwxr-xr-xdrivers/gpu/drm/amd/include/asic_reg/dce/dce_11_2_sh_mask.h18687
3 files changed, 35575 insertions, 0 deletions
diff --git a/drivers/gpu/drm/amd/include/asic_reg/dce/dce_11_2_d.h b/drivers/gpu/drm/amd/include/asic_reg/dce/dce_11_2_d.h
new file mode 100755
index 000000000000..09a7df17570d
--- /dev/null
+++ b/drivers/gpu/drm/amd/include/asic_reg/dce/dce_11_2_d.h
@@ -0,0 +1,10075 @@
1/*
2 * DCE_11_2 Register documentation
3 *
4 * Copyright (C) 2016 Advanced Micro Devices, Inc.
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included
14 * in all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
17 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE COPYRIGHT HOLDER(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN
20 * AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
21 * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
22 */
23
24#ifndef DCE_11_2_D_H
25#define DCE_11_2_D_H
26
27#define mmPIPE0_PG_CONFIG 0x2c0
28#define mmPIPE0_PG_ENABLE 0x2c1
29#define mmPIPE0_PG_STATUS 0x2c2
30#define mmPIPE1_PG_CONFIG 0x2c3
31#define mmPIPE1_PG_ENABLE 0x2c4
32#define mmPIPE1_PG_STATUS 0x2c5
33#define mmPIPE2_PG_CONFIG 0x2c6
34#define mmPIPE2_PG_ENABLE 0x2c7
35#define mmPIPE2_PG_STATUS 0x2c8
36#define mmPIPE3_PG_CONFIG 0x2c9
37#define mmPIPE3_PG_ENABLE 0x2ca
38#define mmPIPE3_PG_STATUS 0x2cb
39#define mmPIPE4_PG_CONFIG 0x2cc
40#define mmPIPE4_PG_ENABLE 0x2cd
41#define mmPIPE4_PG_STATUS 0x2ce
42#define mmPIPE5_PG_CONFIG 0x2cf
43#define mmPIPE5_PG_ENABLE 0x2d0
44#define mmPIPE5_PG_STATUS 0x2d1
45#define mmDCPG_INTERRUPT_STATUS 0x2de
46#define mmDCPG_INTERRUPT_CONTROL 0x2df
47#define mmDCPG_INTERRUPT_CONTROL2 0x2e0
48#define mmDC_IP_REQUEST_CNTL 0x2d2
49#define mmDC_PGFSM_CONFIG_REG 0x2d3
50#define mmDC_PGFSM_WRITE_REG 0x2d4
51#define mmDC_PGCNTL_STATUS_REG 0x2d5
52#define mmDCPG_TEST_DEBUG_INDEX 0x2d6
53#define mmDCPG_TEST_DEBUG_DATA 0x2d7
54#define mmBL1_PWM_AMBIENT_LIGHT_LEVEL 0x1628
55#define mmBL1_PWM_USER_LEVEL 0x1629
56#define mmBL1_PWM_TARGET_ABM_LEVEL 0x162a
57#define mmBL1_PWM_CURRENT_ABM_LEVEL 0x162b
58#define mmBL1_PWM_FINAL_DUTY_CYCLE 0x162c
59#define mmBL1_PWM_MINIMUM_DUTY_CYCLE 0x162d
60#define mmBL1_PWM_ABM_CNTL 0x162e
61#define mmBL1_PWM_BL_UPDATE_SAMPLE_RATE 0x162f
62#define mmBL1_PWM_GRP2_REG_LOCK 0x1630
63#define mmDC_ABM1_CNTL 0x1638
64#define mmDC_ABM1_IPCSC_COEFF_SEL 0x1639
65#define mmDC_ABM1_ACE_OFFSET_SLOPE_0 0x163a
66#define mmDC_ABM1_ACE_OFFSET_SLOPE_1 0x163b
67#define mmDC_ABM1_ACE_OFFSET_SLOPE_2 0x163c
68#define mmDC_ABM1_ACE_OFFSET_SLOPE_3 0x163d
69#define mmDC_ABM1_ACE_OFFSET_SLOPE_4 0x163e
70#define mmDC_ABM1_ACE_THRES_12 0x163f
71#define mmDC_ABM1_ACE_THRES_34 0x1640
72#define mmDC_ABM1_ACE_CNTL_MISC 0x1641
73#define mmDC_ABM1_DEBUG_MISC 0x1649
74#define mmDC_ABM1_HGLS_REG_READ_PROGRESS 0x164a
75#define mmDC_ABM1_HG_MISC_CTRL 0x164b
76#define mmDC_ABM1_LS_SUM_OF_LUMA 0x164c
77#define mmDC_ABM1_LS_MIN_MAX_LUMA 0x164d
78#define mmDC_ABM1_LS_FILTERED_MIN_MAX_LUMA 0x164e
79#define mmDC_ABM1_LS_PIXEL_COUNT 0x164f
80#define mmDC_ABM1_LS_OVR_SCAN_BIN 0x1650
81#define mmDC_ABM1_LS_MIN_MAX_PIXEL_VALUE_THRES 0x1651
82#define mmDC_ABM1_LS_MIN_PIXEL_VALUE_COUNT 0x1652
83#define mmDC_ABM1_LS_MAX_PIXEL_VALUE_COUNT 0x1653
84#define mmDC_ABM1_HG_SAMPLE_RATE 0x1654
85#define mmDC_ABM1_LS_SAMPLE_RATE 0x1655
86#define mmDC_ABM1_HG_BIN_1_32_SHIFT_FLAG 0x1656
87#define mmDC_ABM1_HG_BIN_1_8_SHIFT_INDEX 0x1657
88#define mmDC_ABM1_HG_BIN_9_16_SHIFT_INDEX 0x1658
89#define mmDC_ABM1_HG_BIN_17_24_SHIFT_INDEX 0x1659
90#define mmDC_ABM1_HG_BIN_25_32_SHIFT_INDEX 0x165a
91#define mmDC_ABM1_HG_RESULT_1 0x165b
92#define mmDC_ABM1_HG_RESULT_2 0x165c
93#define mmDC_ABM1_HG_RESULT_3 0x165d
94#define mmDC_ABM1_HG_RESULT_4 0x165e
95#define mmDC_ABM1_HG_RESULT_5 0x165f
96#define mmDC_ABM1_HG_RESULT_6 0x1660
97#define mmDC_ABM1_HG_RESULT_7 0x1661
98#define mmDC_ABM1_HG_RESULT_8 0x1662
99#define mmDC_ABM1_HG_RESULT_9 0x1663
100#define mmDC_ABM1_HG_RESULT_10 0x1664
101#define mmDC_ABM1_HG_RESULT_11 0x1665
102#define mmDC_ABM1_HG_RESULT_12 0x1666
103#define mmDC_ABM1_HG_RESULT_13 0x1667
104#define mmDC_ABM1_HG_RESULT_14 0x1668
105#define mmDC_ABM1_HG_RESULT_15 0x1669
106#define mmDC_ABM1_HG_RESULT_16 0x166a
107#define mmDC_ABM1_HG_RESULT_17 0x166b
108#define mmDC_ABM1_HG_RESULT_18 0x166c
109#define mmDC_ABM1_HG_RESULT_19 0x166d
110#define mmDC_ABM1_HG_RESULT_20 0x166e
111#define mmDC_ABM1_HG_RESULT_21 0x166f
112#define mmDC_ABM1_HG_RESULT_22 0x1670
113#define mmDC_ABM1_HG_RESULT_23 0x1671
114#define mmDC_ABM1_HG_RESULT_24 0x1672
115#define mmDC_ABM1_OVERSCAN_PIXEL_VALUE 0x169b
116#define mmDC_ABM1_BL_MASTER_LOCK 0x169c
117#define mmABM_TEST_DEBUG_INDEX 0x169e
118#define mmABM_TEST_DEBUG_DATA 0x169f
119#define mmCRTC_H_BLANK_EARLY_NUM 0x1b7d
120#define mmCRTC0_CRTC_H_BLANK_EARLY_NUM 0x1b7d
121#define mmCRTC1_CRTC_H_BLANK_EARLY_NUM 0x1d7d
122#define mmCRTC2_CRTC_H_BLANK_EARLY_NUM 0x1f7d
123#define mmCRTC3_CRTC_H_BLANK_EARLY_NUM 0x417d
124#define mmCRTC4_CRTC_H_BLANK_EARLY_NUM 0x437d
125#define mmCRTC5_CRTC_H_BLANK_EARLY_NUM 0x457d
126#define mmCRTC_H_TOTAL 0x1b80
127#define mmCRTC0_CRTC_H_TOTAL 0x1b80
128#define mmCRTC1_CRTC_H_TOTAL 0x1d80
129#define mmCRTC2_CRTC_H_TOTAL 0x1f80
130#define mmCRTC3_CRTC_H_TOTAL 0x4180
131#define mmCRTC4_CRTC_H_TOTAL 0x4380
132#define mmCRTC5_CRTC_H_TOTAL 0x4580
133#define mmCRTC_H_BLANK_START_END 0x1b81
134#define mmCRTC0_CRTC_H_BLANK_START_END 0x1b81
135#define mmCRTC1_CRTC_H_BLANK_START_END 0x1d81
136#define mmCRTC2_CRTC_H_BLANK_START_END 0x1f81
137#define mmCRTC3_CRTC_H_BLANK_START_END 0x4181
138#define mmCRTC4_CRTC_H_BLANK_START_END 0x4381
139#define mmCRTC5_CRTC_H_BLANK_START_END 0x4581
140#define mmCRTC_H_SYNC_A 0x1b82
141#define mmCRTC0_CRTC_H_SYNC_A 0x1b82
142#define mmCRTC1_CRTC_H_SYNC_A 0x1d82
143#define mmCRTC2_CRTC_H_SYNC_A 0x1f82
144#define mmCRTC3_CRTC_H_SYNC_A 0x4182
145#define mmCRTC4_CRTC_H_SYNC_A 0x4382
146#define mmCRTC5_CRTC_H_SYNC_A 0x4582
147#define mmCRTC_H_SYNC_A_CNTL 0x1b83
148#define mmCRTC0_CRTC_H_SYNC_A_CNTL 0x1b83
149#define mmCRTC1_CRTC_H_SYNC_A_CNTL 0x1d83
150#define mmCRTC2_CRTC_H_SYNC_A_CNTL 0x1f83
151#define mmCRTC3_CRTC_H_SYNC_A_CNTL 0x4183
152#define mmCRTC4_CRTC_H_SYNC_A_CNTL 0x4383
153#define mmCRTC5_CRTC_H_SYNC_A_CNTL 0x4583
154#define mmCRTC_H_SYNC_B 0x1b84
155#define mmCRTC0_CRTC_H_SYNC_B 0x1b84
156#define mmCRTC1_CRTC_H_SYNC_B 0x1d84
157#define mmCRTC2_CRTC_H_SYNC_B 0x1f84
158#define mmCRTC3_CRTC_H_SYNC_B 0x4184
159#define mmCRTC4_CRTC_H_SYNC_B 0x4384
160#define mmCRTC5_CRTC_H_SYNC_B 0x4584
161#define mmCRTC_H_SYNC_B_CNTL 0x1b85
162#define mmCRTC0_CRTC_H_SYNC_B_CNTL 0x1b85
163#define mmCRTC1_CRTC_H_SYNC_B_CNTL 0x1d85
164#define mmCRTC2_CRTC_H_SYNC_B_CNTL 0x1f85
165#define mmCRTC3_CRTC_H_SYNC_B_CNTL 0x4185
166#define mmCRTC4_CRTC_H_SYNC_B_CNTL 0x4385
167#define mmCRTC5_CRTC_H_SYNC_B_CNTL 0x4585
168#define mmCRTC_VBI_END 0x1b86
169#define mmCRTC0_CRTC_VBI_END 0x1b86
170#define mmCRTC1_CRTC_VBI_END 0x1d86
171#define mmCRTC2_CRTC_VBI_END 0x1f86
172#define mmCRTC3_CRTC_VBI_END 0x4186
173#define mmCRTC4_CRTC_VBI_END 0x4386
174#define mmCRTC5_CRTC_VBI_END 0x4586
175#define mmCRTC_V_TOTAL 0x1b87
176#define mmCRTC0_CRTC_V_TOTAL 0x1b87
177#define mmCRTC1_CRTC_V_TOTAL 0x1d87
178#define mmCRTC2_CRTC_V_TOTAL 0x1f87
179#define mmCRTC3_CRTC_V_TOTAL 0x4187
180#define mmCRTC4_CRTC_V_TOTAL 0x4387
181#define mmCRTC5_CRTC_V_TOTAL 0x4587
182#define mmCRTC_V_TOTAL_MIN 0x1b88
183#define mmCRTC0_CRTC_V_TOTAL_MIN 0x1b88
184#define mmCRTC1_CRTC_V_TOTAL_MIN 0x1d88
185#define mmCRTC2_CRTC_V_TOTAL_MIN 0x1f88
186#define mmCRTC3_CRTC_V_TOTAL_MIN 0x4188
187#define mmCRTC4_CRTC_V_TOTAL_MIN 0x4388
188#define mmCRTC5_CRTC_V_TOTAL_MIN 0x4588
189#define mmCRTC_V_TOTAL_MAX 0x1b89
190#define mmCRTC0_CRTC_V_TOTAL_MAX 0x1b89
191#define mmCRTC1_CRTC_V_TOTAL_MAX 0x1d89
192#define mmCRTC2_CRTC_V_TOTAL_MAX 0x1f89
193#define mmCRTC3_CRTC_V_TOTAL_MAX 0x4189
194#define mmCRTC4_CRTC_V_TOTAL_MAX 0x4389
195#define mmCRTC5_CRTC_V_TOTAL_MAX 0x4589
196#define mmCRTC_V_TOTAL_CONTROL 0x1b8a
197#define mmCRTC0_CRTC_V_TOTAL_CONTROL 0x1b8a
198#define mmCRTC1_CRTC_V_TOTAL_CONTROL 0x1d8a
199#define mmCRTC2_CRTC_V_TOTAL_CONTROL 0x1f8a
200#define mmCRTC3_CRTC_V_TOTAL_CONTROL 0x418a
201#define mmCRTC4_CRTC_V_TOTAL_CONTROL 0x438a
202#define mmCRTC5_CRTC_V_TOTAL_CONTROL 0x458a
203#define mmCRTC_V_TOTAL_INT_STATUS 0x1b8b
204#define mmCRTC0_CRTC_V_TOTAL_INT_STATUS 0x1b8b
205#define mmCRTC1_CRTC_V_TOTAL_INT_STATUS 0x1d8b
206#define mmCRTC2_CRTC_V_TOTAL_INT_STATUS 0x1f8b
207#define mmCRTC3_CRTC_V_TOTAL_INT_STATUS 0x418b
208#define mmCRTC4_CRTC_V_TOTAL_INT_STATUS 0x438b
209#define mmCRTC5_CRTC_V_TOTAL_INT_STATUS 0x458b
210#define mmCRTC_VSYNC_NOM_INT_STATUS 0x1b8c
211#define mmCRTC0_CRTC_VSYNC_NOM_INT_STATUS 0x1b8c
212#define mmCRTC1_CRTC_VSYNC_NOM_INT_STATUS 0x1d8c
213#define mmCRTC2_CRTC_VSYNC_NOM_INT_STATUS 0x1f8c
214#define mmCRTC3_CRTC_VSYNC_NOM_INT_STATUS 0x418c
215#define mmCRTC4_CRTC_VSYNC_NOM_INT_STATUS 0x438c
216#define mmCRTC5_CRTC_VSYNC_NOM_INT_STATUS 0x458c
217#define mmCRTC_V_BLANK_START_END 0x1b8d
218#define mmCRTC0_CRTC_V_BLANK_START_END 0x1b8d
219#define mmCRTC1_CRTC_V_BLANK_START_END 0x1d8d
220#define mmCRTC2_CRTC_V_BLANK_START_END 0x1f8d
221#define mmCRTC3_CRTC_V_BLANK_START_END 0x418d
222#define mmCRTC4_CRTC_V_BLANK_START_END 0x438d
223#define mmCRTC5_CRTC_V_BLANK_START_END 0x458d
224#define mmCRTC_V_SYNC_A 0x1b8e
225#define mmCRTC0_CRTC_V_SYNC_A 0x1b8e
226#define mmCRTC1_CRTC_V_SYNC_A 0x1d8e
227#define mmCRTC2_CRTC_V_SYNC_A 0x1f8e
228#define mmCRTC3_CRTC_V_SYNC_A 0x418e
229#define mmCRTC4_CRTC_V_SYNC_A 0x438e
230#define mmCRTC5_CRTC_V_SYNC_A 0x458e
231#define mmCRTC_V_SYNC_A_CNTL 0x1b8f
232#define mmCRTC0_CRTC_V_SYNC_A_CNTL 0x1b8f
233#define mmCRTC1_CRTC_V_SYNC_A_CNTL 0x1d8f
234#define mmCRTC2_CRTC_V_SYNC_A_CNTL 0x1f8f
235#define mmCRTC3_CRTC_V_SYNC_A_CNTL 0x418f
236#define mmCRTC4_CRTC_V_SYNC_A_CNTL 0x438f
237#define mmCRTC5_CRTC_V_SYNC_A_CNTL 0x458f
238#define mmCRTC_V_SYNC_B 0x1b90
239#define mmCRTC0_CRTC_V_SYNC_B 0x1b90
240#define mmCRTC1_CRTC_V_SYNC_B 0x1d90
241#define mmCRTC2_CRTC_V_SYNC_B 0x1f90
242#define mmCRTC3_CRTC_V_SYNC_B 0x4190
243#define mmCRTC4_CRTC_V_SYNC_B 0x4390
244#define mmCRTC5_CRTC_V_SYNC_B 0x4590
245#define mmCRTC_V_SYNC_B_CNTL 0x1b91
246#define mmCRTC0_CRTC_V_SYNC_B_CNTL 0x1b91
247#define mmCRTC1_CRTC_V_SYNC_B_CNTL 0x1d91
248#define mmCRTC2_CRTC_V_SYNC_B_CNTL 0x1f91
249#define mmCRTC3_CRTC_V_SYNC_B_CNTL 0x4191
250#define mmCRTC4_CRTC_V_SYNC_B_CNTL 0x4391
251#define mmCRTC5_CRTC_V_SYNC_B_CNTL 0x4591
252#define mmCRTC_DTMTEST_CNTL 0x1b92
253#define mmCRTC0_CRTC_DTMTEST_CNTL 0x1b92
254#define mmCRTC1_CRTC_DTMTEST_CNTL 0x1d92
255#define mmCRTC2_CRTC_DTMTEST_CNTL 0x1f92
256#define mmCRTC3_CRTC_DTMTEST_CNTL 0x4192
257#define mmCRTC4_CRTC_DTMTEST_CNTL 0x4392
258#define mmCRTC5_CRTC_DTMTEST_CNTL 0x4592
259#define mmCRTC_DTMTEST_STATUS_POSITION 0x1b93
260#define mmCRTC0_CRTC_DTMTEST_STATUS_POSITION 0x1b93
261#define mmCRTC1_CRTC_DTMTEST_STATUS_POSITION 0x1d93
262#define mmCRTC2_CRTC_DTMTEST_STATUS_POSITION 0x1f93
263#define mmCRTC3_CRTC_DTMTEST_STATUS_POSITION 0x4193
264#define mmCRTC4_CRTC_DTMTEST_STATUS_POSITION 0x4393
265#define mmCRTC5_CRTC_DTMTEST_STATUS_POSITION 0x4593
266#define mmCRTC_TRIGA_CNTL 0x1b94
267#define mmCRTC0_CRTC_TRIGA_CNTL 0x1b94
268#define mmCRTC1_CRTC_TRIGA_CNTL 0x1d94
269#define mmCRTC2_CRTC_TRIGA_CNTL 0x1f94
270#define mmCRTC3_CRTC_TRIGA_CNTL 0x4194
271#define mmCRTC4_CRTC_TRIGA_CNTL 0x4394
272#define mmCRTC5_CRTC_TRIGA_CNTL 0x4594
273#define mmCRTC_TRIGA_MANUAL_TRIG 0x1b95
274#define mmCRTC0_CRTC_TRIGA_MANUAL_TRIG 0x1b95
275#define mmCRTC1_CRTC_TRIGA_MANUAL_TRIG 0x1d95
276#define mmCRTC2_CRTC_TRIGA_MANUAL_TRIG 0x1f95
277#define mmCRTC3_CRTC_TRIGA_MANUAL_TRIG 0x4195
278#define mmCRTC4_CRTC_TRIGA_MANUAL_TRIG 0x4395
279#define mmCRTC5_CRTC_TRIGA_MANUAL_TRIG 0x4595
280#define mmCRTC_TRIGB_CNTL 0x1b96
281#define mmCRTC0_CRTC_TRIGB_CNTL 0x1b96
282#define mmCRTC1_CRTC_TRIGB_CNTL 0x1d96
283#define mmCRTC2_CRTC_TRIGB_CNTL 0x1f96
284#define mmCRTC3_CRTC_TRIGB_CNTL 0x4196
285#define mmCRTC4_CRTC_TRIGB_CNTL 0x4396
286#define mmCRTC5_CRTC_TRIGB_CNTL 0x4596
287#define mmCRTC_TRIGB_MANUAL_TRIG 0x1b97
288#define mmCRTC0_CRTC_TRIGB_MANUAL_TRIG 0x1b97
289#define mmCRTC1_CRTC_TRIGB_MANUAL_TRIG 0x1d97
290#define mmCRTC2_CRTC_TRIGB_MANUAL_TRIG 0x1f97
291#define mmCRTC3_CRTC_TRIGB_MANUAL_TRIG 0x4197
292#define mmCRTC4_CRTC_TRIGB_MANUAL_TRIG 0x4397
293#define mmCRTC5_CRTC_TRIGB_MANUAL_TRIG 0x4597
294#define mmCRTC_FORCE_COUNT_NOW_CNTL 0x1b98
295#define mmCRTC0_CRTC_FORCE_COUNT_NOW_CNTL 0x1b98
296#define mmCRTC1_CRTC_FORCE_COUNT_NOW_CNTL 0x1d98
297#define mmCRTC2_CRTC_FORCE_COUNT_NOW_CNTL 0x1f98
298#define mmCRTC3_CRTC_FORCE_COUNT_NOW_CNTL 0x4198
299#define mmCRTC4_CRTC_FORCE_COUNT_NOW_CNTL 0x4398
300#define mmCRTC5_CRTC_FORCE_COUNT_NOW_CNTL 0x4598
301#define mmCRTC_FLOW_CONTROL 0x1b99
302#define mmCRTC0_CRTC_FLOW_CONTROL 0x1b99
303#define mmCRTC1_CRTC_FLOW_CONTROL 0x1d99
304#define mmCRTC2_CRTC_FLOW_CONTROL 0x1f99
305#define mmCRTC3_CRTC_FLOW_CONTROL 0x4199
306#define mmCRTC4_CRTC_FLOW_CONTROL 0x4399
307#define mmCRTC5_CRTC_FLOW_CONTROL 0x4599
308#define mmCRTC_STEREO_FORCE_NEXT_EYE 0x1b9a
309#define mmCRTC0_CRTC_STEREO_FORCE_NEXT_EYE 0x1b9a
310#define mmCRTC1_CRTC_STEREO_FORCE_NEXT_EYE 0x1d9a
311#define mmCRTC2_CRTC_STEREO_FORCE_NEXT_EYE 0x1f9a
312#define mmCRTC3_CRTC_STEREO_FORCE_NEXT_EYE 0x419a
313#define mmCRTC4_CRTC_STEREO_FORCE_NEXT_EYE 0x439a
314#define mmCRTC5_CRTC_STEREO_FORCE_NEXT_EYE 0x459a
315#define mmCRTC_AVSYNC_COUNTER 0x1b9b
316#define mmCRTC0_CRTC_AVSYNC_COUNTER 0x1b9b
317#define mmCRTC1_CRTC_AVSYNC_COUNTER 0x1d9b
318#define mmCRTC2_CRTC_AVSYNC_COUNTER 0x1f9b
319#define mmCRTC3_CRTC_AVSYNC_COUNTER 0x419b
320#define mmCRTC4_CRTC_AVSYNC_COUNTER 0x439b
321#define mmCRTC5_CRTC_AVSYNC_COUNTER 0x459b
322#define mmCRTC_CONTROL 0x1b9c
323#define mmCRTC0_CRTC_CONTROL 0x1b9c
324#define mmCRTC1_CRTC_CONTROL 0x1d9c
325#define mmCRTC2_CRTC_CONTROL 0x1f9c
326#define mmCRTC3_CRTC_CONTROL 0x419c
327#define mmCRTC4_CRTC_CONTROL 0x439c
328#define mmCRTC5_CRTC_CONTROL 0x459c
329#define mmCRTC_BLANK_CONTROL 0x1b9d
330#define mmCRTC0_CRTC_BLANK_CONTROL 0x1b9d
331#define mmCRTC1_CRTC_BLANK_CONTROL 0x1d9d
332#define mmCRTC2_CRTC_BLANK_CONTROL 0x1f9d
333#define mmCRTC3_CRTC_BLANK_CONTROL 0x419d
334#define mmCRTC4_CRTC_BLANK_CONTROL 0x439d
335#define mmCRTC5_CRTC_BLANK_CONTROL 0x459d
336#define mmCRTC_INTERLACE_CONTROL 0x1b9e
337#define mmCRTC0_CRTC_INTERLACE_CONTROL 0x1b9e
338#define mmCRTC1_CRTC_INTERLACE_CONTROL 0x1d9e
339#define mmCRTC2_CRTC_INTERLACE_CONTROL 0x1f9e
340#define mmCRTC3_CRTC_INTERLACE_CONTROL 0x419e
341#define mmCRTC4_CRTC_INTERLACE_CONTROL 0x439e
342#define mmCRTC5_CRTC_INTERLACE_CONTROL 0x459e
343#define mmCRTC_INTERLACE_STATUS 0x1b9f
344#define mmCRTC0_CRTC_INTERLACE_STATUS 0x1b9f
345#define mmCRTC1_CRTC_INTERLACE_STATUS 0x1d9f
346#define mmCRTC2_CRTC_INTERLACE_STATUS 0x1f9f
347#define mmCRTC3_CRTC_INTERLACE_STATUS 0x419f
348#define mmCRTC4_CRTC_INTERLACE_STATUS 0x439f
349#define mmCRTC5_CRTC_INTERLACE_STATUS 0x459f
350#define mmCRTC_FIELD_INDICATION_CONTROL 0x1ba0
351#define mmCRTC0_CRTC_FIELD_INDICATION_CONTROL 0x1ba0
352#define mmCRTC1_CRTC_FIELD_INDICATION_CONTROL 0x1da0
353#define mmCRTC2_CRTC_FIELD_INDICATION_CONTROL 0x1fa0
354#define mmCRTC3_CRTC_FIELD_INDICATION_CONTROL 0x41a0
355#define mmCRTC4_CRTC_FIELD_INDICATION_CONTROL 0x43a0
356#define mmCRTC5_CRTC_FIELD_INDICATION_CONTROL 0x45a0
357#define mmCRTC_PIXEL_DATA_READBACK0 0x1ba1
358#define mmCRTC0_CRTC_PIXEL_DATA_READBACK0 0x1ba1
359#define mmCRTC1_CRTC_PIXEL_DATA_READBACK0 0x1da1
360#define mmCRTC2_CRTC_PIXEL_DATA_READBACK0 0x1fa1
361#define mmCRTC3_CRTC_PIXEL_DATA_READBACK0 0x41a1
362#define mmCRTC4_CRTC_PIXEL_DATA_READBACK0 0x43a1
363#define mmCRTC5_CRTC_PIXEL_DATA_READBACK0 0x45a1
364#define mmCRTC_PIXEL_DATA_READBACK1 0x1ba2
365#define mmCRTC0_CRTC_PIXEL_DATA_READBACK1 0x1ba2
366#define mmCRTC1_CRTC_PIXEL_DATA_READBACK1 0x1da2
367#define mmCRTC2_CRTC_PIXEL_DATA_READBACK1 0x1fa2
368#define mmCRTC3_CRTC_PIXEL_DATA_READBACK1 0x41a2
369#define mmCRTC4_CRTC_PIXEL_DATA_READBACK1 0x43a2
370#define mmCRTC5_CRTC_PIXEL_DATA_READBACK1 0x45a2
371#define mmCRTC_STATUS 0x1ba3
372#define mmCRTC0_CRTC_STATUS 0x1ba3
373#define mmCRTC1_CRTC_STATUS 0x1da3
374#define mmCRTC2_CRTC_STATUS 0x1fa3
375#define mmCRTC3_CRTC_STATUS 0x41a3
376#define mmCRTC4_CRTC_STATUS 0x43a3
377#define mmCRTC5_CRTC_STATUS 0x45a3
378#define mmCRTC_STATUS_POSITION 0x1ba4
379#define mmCRTC0_CRTC_STATUS_POSITION 0x1ba4
380#define mmCRTC1_CRTC_STATUS_POSITION 0x1da4
381#define mmCRTC2_CRTC_STATUS_POSITION 0x1fa4
382#define mmCRTC3_CRTC_STATUS_POSITION 0x41a4
383#define mmCRTC4_CRTC_STATUS_POSITION 0x43a4
384#define mmCRTC5_CRTC_STATUS_POSITION 0x45a4
385#define mmCRTC_NOM_VERT_POSITION 0x1ba5
386#define mmCRTC0_CRTC_NOM_VERT_POSITION 0x1ba5
387#define mmCRTC1_CRTC_NOM_VERT_POSITION 0x1da5
388#define mmCRTC2_CRTC_NOM_VERT_POSITION 0x1fa5
389#define mmCRTC3_CRTC_NOM_VERT_POSITION 0x41a5
390#define mmCRTC4_CRTC_NOM_VERT_POSITION 0x43a5
391#define mmCRTC5_CRTC_NOM_VERT_POSITION 0x45a5
392#define mmCRTC_STATUS_FRAME_COUNT 0x1ba6
393#define mmCRTC0_CRTC_STATUS_FRAME_COUNT 0x1ba6
394#define mmCRTC1_CRTC_STATUS_FRAME_COUNT 0x1da6
395#define mmCRTC2_CRTC_STATUS_FRAME_COUNT 0x1fa6
396#define mmCRTC3_CRTC_STATUS_FRAME_COUNT 0x41a6
397#define mmCRTC4_CRTC_STATUS_FRAME_COUNT 0x43a6
398#define mmCRTC5_CRTC_STATUS_FRAME_COUNT 0x45a6
399#define mmCRTC_STATUS_VF_COUNT 0x1ba7
400#define mmCRTC0_CRTC_STATUS_VF_COUNT 0x1ba7
401#define mmCRTC1_CRTC_STATUS_VF_COUNT 0x1da7
402#define mmCRTC2_CRTC_STATUS_VF_COUNT 0x1fa7
403#define mmCRTC3_CRTC_STATUS_VF_COUNT 0x41a7
404#define mmCRTC4_CRTC_STATUS_VF_COUNT 0x43a7
405#define mmCRTC5_CRTC_STATUS_VF_COUNT 0x45a7
406#define mmCRTC_STATUS_HV_COUNT 0x1ba8
407#define mmCRTC0_CRTC_STATUS_HV_COUNT 0x1ba8
408#define mmCRTC1_CRTC_STATUS_HV_COUNT 0x1da8
409#define mmCRTC2_CRTC_STATUS_HV_COUNT 0x1fa8
410#define mmCRTC3_CRTC_STATUS_HV_COUNT 0x41a8
411#define mmCRTC4_CRTC_STATUS_HV_COUNT 0x43a8
412#define mmCRTC5_CRTC_STATUS_HV_COUNT 0x45a8
413#define mmCRTC_COUNT_CONTROL 0x1ba9
414#define mmCRTC0_CRTC_COUNT_CONTROL 0x1ba9
415#define mmCRTC1_CRTC_COUNT_CONTROL 0x1da9
416#define mmCRTC2_CRTC_COUNT_CONTROL 0x1fa9
417#define mmCRTC3_CRTC_COUNT_CONTROL 0x41a9
418#define mmCRTC4_CRTC_COUNT_CONTROL 0x43a9
419#define mmCRTC5_CRTC_COUNT_CONTROL 0x45a9
420#define mmCRTC_COUNT_RESET 0x1baa
421#define mmCRTC0_CRTC_COUNT_RESET 0x1baa
422#define mmCRTC1_CRTC_COUNT_RESET 0x1daa
423#define mmCRTC2_CRTC_COUNT_RESET 0x1faa
424#define mmCRTC3_CRTC_COUNT_RESET 0x41aa
425#define mmCRTC4_CRTC_COUNT_RESET 0x43aa
426#define mmCRTC5_CRTC_COUNT_RESET 0x45aa
427#define mmCRTC_MANUAL_FORCE_VSYNC_NEXT_LINE 0x1bab
428#define mmCRTC0_CRTC_MANUAL_FORCE_VSYNC_NEXT_LINE 0x1bab
429#define mmCRTC1_CRTC_MANUAL_FORCE_VSYNC_NEXT_LINE 0x1dab
430#define mmCRTC2_CRTC_MANUAL_FORCE_VSYNC_NEXT_LINE 0x1fab
431#define mmCRTC3_CRTC_MANUAL_FORCE_VSYNC_NEXT_LINE 0x41ab
432#define mmCRTC4_CRTC_MANUAL_FORCE_VSYNC_NEXT_LINE 0x43ab
433#define mmCRTC5_CRTC_MANUAL_FORCE_VSYNC_NEXT_LINE 0x45ab
434#define mmCRTC_VERT_SYNC_CONTROL 0x1bac
435#define mmCRTC0_CRTC_VERT_SYNC_CONTROL 0x1bac
436#define mmCRTC1_CRTC_VERT_SYNC_CONTROL 0x1dac
437#define mmCRTC2_CRTC_VERT_SYNC_CONTROL 0x1fac
438#define mmCRTC3_CRTC_VERT_SYNC_CONTROL 0x41ac
439#define mmCRTC4_CRTC_VERT_SYNC_CONTROL 0x43ac
440#define mmCRTC5_CRTC_VERT_SYNC_CONTROL 0x45ac
441#define mmCRTC_STEREO_STATUS 0x1bad
442#define mmCRTC0_CRTC_STEREO_STATUS 0x1bad
443#define mmCRTC1_CRTC_STEREO_STATUS 0x1dad
444#define mmCRTC2_CRTC_STEREO_STATUS 0x1fad
445#define mmCRTC3_CRTC_STEREO_STATUS 0x41ad
446#define mmCRTC4_CRTC_STEREO_STATUS 0x43ad
447#define mmCRTC5_CRTC_STEREO_STATUS 0x45ad
448#define mmCRTC_STEREO_CONTROL 0x1bae
449#define mmCRTC0_CRTC_STEREO_CONTROL 0x1bae
450#define mmCRTC1_CRTC_STEREO_CONTROL 0x1dae
451#define mmCRTC2_CRTC_STEREO_CONTROL 0x1fae
452#define mmCRTC3_CRTC_STEREO_CONTROL 0x41ae
453#define mmCRTC4_CRTC_STEREO_CONTROL 0x43ae
454#define mmCRTC5_CRTC_STEREO_CONTROL 0x45ae
455#define mmCRTC_SNAPSHOT_STATUS 0x1baf
456#define mmCRTC0_CRTC_SNAPSHOT_STATUS 0x1baf
457#define mmCRTC1_CRTC_SNAPSHOT_STATUS 0x1daf
458#define mmCRTC2_CRTC_SNAPSHOT_STATUS 0x1faf
459#define mmCRTC3_CRTC_SNAPSHOT_STATUS 0x41af
460#define mmCRTC4_CRTC_SNAPSHOT_STATUS 0x43af
461#define mmCRTC5_CRTC_SNAPSHOT_STATUS 0x45af
462#define mmCRTC_SNAPSHOT_CONTROL 0x1bb0
463#define mmCRTC0_CRTC_SNAPSHOT_CONTROL 0x1bb0
464#define mmCRTC1_CRTC_SNAPSHOT_CONTROL 0x1db0
465#define mmCRTC2_CRTC_SNAPSHOT_CONTROL 0x1fb0
466#define mmCRTC3_CRTC_SNAPSHOT_CONTROL 0x41b0
467#define mmCRTC4_CRTC_SNAPSHOT_CONTROL 0x43b0
468#define mmCRTC5_CRTC_SNAPSHOT_CONTROL 0x45b0
469#define mmCRTC_SNAPSHOT_POSITION 0x1bb1
470#define mmCRTC0_CRTC_SNAPSHOT_POSITION 0x1bb1
471#define mmCRTC1_CRTC_SNAPSHOT_POSITION 0x1db1
472#define mmCRTC2_CRTC_SNAPSHOT_POSITION 0x1fb1
473#define mmCRTC3_CRTC_SNAPSHOT_POSITION 0x41b1
474#define mmCRTC4_CRTC_SNAPSHOT_POSITION 0x43b1
475#define mmCRTC5_CRTC_SNAPSHOT_POSITION 0x45b1
476#define mmCRTC_SNAPSHOT_FRAME 0x1bb2
477#define mmCRTC0_CRTC_SNAPSHOT_FRAME 0x1bb2
478#define mmCRTC1_CRTC_SNAPSHOT_FRAME 0x1db2
479#define mmCRTC2_CRTC_SNAPSHOT_FRAME 0x1fb2
480#define mmCRTC3_CRTC_SNAPSHOT_FRAME 0x41b2
481#define mmCRTC4_CRTC_SNAPSHOT_FRAME 0x43b2
482#define mmCRTC5_CRTC_SNAPSHOT_FRAME 0x45b2
483#define mmCRTC_START_LINE_CONTROL 0x1bb3
484#define mmCRTC0_CRTC_START_LINE_CONTROL 0x1bb3
485#define mmCRTC1_CRTC_START_LINE_CONTROL 0x1db3
486#define mmCRTC2_CRTC_START_LINE_CONTROL 0x1fb3
487#define mmCRTC3_CRTC_START_LINE_CONTROL 0x41b3
488#define mmCRTC4_CRTC_START_LINE_CONTROL 0x43b3
489#define mmCRTC5_CRTC_START_LINE_CONTROL 0x45b3
490#define mmCRTC_INTERRUPT_CONTROL 0x1bb4
491#define mmCRTC0_CRTC_INTERRUPT_CONTROL 0x1bb4
492#define mmCRTC1_CRTC_INTERRUPT_CONTROL 0x1db4
493#define mmCRTC2_CRTC_INTERRUPT_CONTROL 0x1fb4
494#define mmCRTC3_CRTC_INTERRUPT_CONTROL 0x41b4
495#define mmCRTC4_CRTC_INTERRUPT_CONTROL 0x43b4
496#define mmCRTC5_CRTC_INTERRUPT_CONTROL 0x45b4
497#define mmCRTC_UPDATE_LOCK 0x1bb5
498#define mmCRTC0_CRTC_UPDATE_LOCK 0x1bb5
499#define mmCRTC1_CRTC_UPDATE_LOCK 0x1db5
500#define mmCRTC2_CRTC_UPDATE_LOCK 0x1fb5
501#define mmCRTC3_CRTC_UPDATE_LOCK 0x41b5
502#define mmCRTC4_CRTC_UPDATE_LOCK 0x43b5
503#define mmCRTC5_CRTC_UPDATE_LOCK 0x45b5
504#define mmCRTC_DOUBLE_BUFFER_CONTROL 0x1bb6
505#define mmCRTC0_CRTC_DOUBLE_BUFFER_CONTROL 0x1bb6
506#define mmCRTC1_CRTC_DOUBLE_BUFFER_CONTROL 0x1db6
507#define mmCRTC2_CRTC_DOUBLE_BUFFER_CONTROL 0x1fb6
508#define mmCRTC3_CRTC_DOUBLE_BUFFER_CONTROL 0x41b6
509#define mmCRTC4_CRTC_DOUBLE_BUFFER_CONTROL 0x43b6
510#define mmCRTC5_CRTC_DOUBLE_BUFFER_CONTROL 0x45b6
511#define mmCRTC_VGA_PARAMETER_CAPTURE_MODE 0x1bb7
512#define mmCRTC0_CRTC_VGA_PARAMETER_CAPTURE_MODE 0x1bb7
513#define mmCRTC1_CRTC_VGA_PARAMETER_CAPTURE_MODE 0x1db7
514#define mmCRTC2_CRTC_VGA_PARAMETER_CAPTURE_MODE 0x1fb7
515#define mmCRTC3_CRTC_VGA_PARAMETER_CAPTURE_MODE 0x41b7
516#define mmCRTC4_CRTC_VGA_PARAMETER_CAPTURE_MODE 0x43b7
517#define mmCRTC5_CRTC_VGA_PARAMETER_CAPTURE_MODE 0x45b7
518#define mmCRTC_TEST_PATTERN_CONTROL 0x1bba
519#define mmCRTC0_CRTC_TEST_PATTERN_CONTROL 0x1bba
520#define mmCRTC1_CRTC_TEST_PATTERN_CONTROL 0x1dba
521#define mmCRTC2_CRTC_TEST_PATTERN_CONTROL 0x1fba
522#define mmCRTC3_CRTC_TEST_PATTERN_CONTROL 0x41ba
523#define mmCRTC4_CRTC_TEST_PATTERN_CONTROL 0x43ba
524#define mmCRTC5_CRTC_TEST_PATTERN_CONTROL 0x45ba
525#define mmCRTC_TEST_PATTERN_PARAMETERS 0x1bbb
526#define mmCRTC0_CRTC_TEST_PATTERN_PARAMETERS 0x1bbb
527#define mmCRTC1_CRTC_TEST_PATTERN_PARAMETERS 0x1dbb
528#define mmCRTC2_CRTC_TEST_PATTERN_PARAMETERS 0x1fbb
529#define mmCRTC3_CRTC_TEST_PATTERN_PARAMETERS 0x41bb
530#define mmCRTC4_CRTC_TEST_PATTERN_PARAMETERS 0x43bb
531#define mmCRTC5_CRTC_TEST_PATTERN_PARAMETERS 0x45bb
532#define mmCRTC_TEST_PATTERN_COLOR 0x1bbc
533#define mmCRTC0_CRTC_TEST_PATTERN_COLOR 0x1bbc
534#define mmCRTC1_CRTC_TEST_PATTERN_COLOR 0x1dbc
535#define mmCRTC2_CRTC_TEST_PATTERN_COLOR 0x1fbc
536#define mmCRTC3_CRTC_TEST_PATTERN_COLOR 0x41bc
537#define mmCRTC4_CRTC_TEST_PATTERN_COLOR 0x43bc
538#define mmCRTC5_CRTC_TEST_PATTERN_COLOR 0x45bc
539#define mmCRTC_MASTER_UPDATE_LOCK 0x1bbd
540#define mmCRTC0_CRTC_MASTER_UPDATE_LOCK 0x1bbd
541#define mmCRTC1_CRTC_MASTER_UPDATE_LOCK 0x1dbd
542#define mmCRTC2_CRTC_MASTER_UPDATE_LOCK 0x1fbd
543#define mmCRTC3_CRTC_MASTER_UPDATE_LOCK 0x41bd
544#define mmCRTC4_CRTC_MASTER_UPDATE_LOCK 0x43bd
545#define mmCRTC5_CRTC_MASTER_UPDATE_LOCK 0x45bd
546#define mmCRTC_MASTER_UPDATE_MODE 0x1bbe
547#define mmCRTC0_CRTC_MASTER_UPDATE_MODE 0x1bbe
548#define mmCRTC1_CRTC_MASTER_UPDATE_MODE 0x1dbe
549#define mmCRTC2_CRTC_MASTER_UPDATE_MODE 0x1fbe
550#define mmCRTC3_CRTC_MASTER_UPDATE_MODE 0x41be
551#define mmCRTC4_CRTC_MASTER_UPDATE_MODE 0x43be
552#define mmCRTC5_CRTC_MASTER_UPDATE_MODE 0x45be
553#define mmCRTC_MVP_INBAND_CNTL_INSERT 0x1bbf
554#define mmCRTC0_CRTC_MVP_INBAND_CNTL_INSERT 0x1bbf
555#define mmCRTC1_CRTC_MVP_INBAND_CNTL_INSERT 0x1dbf
556#define mmCRTC2_CRTC_MVP_INBAND_CNTL_INSERT 0x1fbf
557#define mmCRTC3_CRTC_MVP_INBAND_CNTL_INSERT 0x41bf
558#define mmCRTC4_CRTC_MVP_INBAND_CNTL_INSERT 0x43bf
559#define mmCRTC5_CRTC_MVP_INBAND_CNTL_INSERT 0x45bf
560#define mmCRTC_MVP_INBAND_CNTL_INSERT_TIMER 0x1bc0
561#define mmCRTC0_CRTC_MVP_INBAND_CNTL_INSERT_TIMER 0x1bc0
562#define mmCRTC1_CRTC_MVP_INBAND_CNTL_INSERT_TIMER 0x1dc0
563#define mmCRTC2_CRTC_MVP_INBAND_CNTL_INSERT_TIMER 0x1fc0
564#define mmCRTC3_CRTC_MVP_INBAND_CNTL_INSERT_TIMER 0x41c0
565#define mmCRTC4_CRTC_MVP_INBAND_CNTL_INSERT_TIMER 0x43c0
566#define mmCRTC5_CRTC_MVP_INBAND_CNTL_INSERT_TIMER 0x45c0
567#define mmCRTC_MVP_STATUS 0x1bc1
568#define mmCRTC0_CRTC_MVP_STATUS 0x1bc1
569#define mmCRTC1_CRTC_MVP_STATUS 0x1dc1
570#define mmCRTC2_CRTC_MVP_STATUS 0x1fc1
571#define mmCRTC3_CRTC_MVP_STATUS 0x41c1
572#define mmCRTC4_CRTC_MVP_STATUS 0x43c1
573#define mmCRTC5_CRTC_MVP_STATUS 0x45c1
574#define mmCRTC_MASTER_EN 0x1bc2
575#define mmCRTC0_CRTC_MASTER_EN 0x1bc2
576#define mmCRTC1_CRTC_MASTER_EN 0x1dc2
577#define mmCRTC2_CRTC_MASTER_EN 0x1fc2
578#define mmCRTC3_CRTC_MASTER_EN 0x41c2
579#define mmCRTC4_CRTC_MASTER_EN 0x43c2
580#define mmCRTC5_CRTC_MASTER_EN 0x45c2
581#define mmCRTC_ALLOW_STOP_OFF_V_CNT 0x1bc3
582#define mmCRTC0_CRTC_ALLOW_STOP_OFF_V_CNT 0x1bc3
583#define mmCRTC1_CRTC_ALLOW_STOP_OFF_V_CNT 0x1dc3
584#define mmCRTC2_CRTC_ALLOW_STOP_OFF_V_CNT 0x1fc3
585#define mmCRTC3_CRTC_ALLOW_STOP_OFF_V_CNT 0x41c3
586#define mmCRTC4_CRTC_ALLOW_STOP_OFF_V_CNT 0x43c3
587#define mmCRTC5_CRTC_ALLOW_STOP_OFF_V_CNT 0x45c3
588#define mmCRTC_V_UPDATE_INT_STATUS 0x1bc4
589#define mmCRTC0_CRTC_V_UPDATE_INT_STATUS 0x1bc4
590#define mmCRTC1_CRTC_V_UPDATE_INT_STATUS 0x1dc4
591#define mmCRTC2_CRTC_V_UPDATE_INT_STATUS 0x1fc4
592#define mmCRTC3_CRTC_V_UPDATE_INT_STATUS 0x41c4
593#define mmCRTC4_CRTC_V_UPDATE_INT_STATUS 0x43c4
594#define mmCRTC5_CRTC_V_UPDATE_INT_STATUS 0x45c4
595#define mmCRTC_OVERSCAN_COLOR 0x1bc8
596#define mmCRTC0_CRTC_OVERSCAN_COLOR 0x1bc8
597#define mmCRTC1_CRTC_OVERSCAN_COLOR 0x1dc8
598#define mmCRTC2_CRTC_OVERSCAN_COLOR 0x1fc8
599#define mmCRTC3_CRTC_OVERSCAN_COLOR 0x41c8
600#define mmCRTC4_CRTC_OVERSCAN_COLOR 0x43c8
601#define mmCRTC5_CRTC_OVERSCAN_COLOR 0x45c8
602#define mmCRTC_OVERSCAN_COLOR_EXT 0x1bc9
603#define mmCRTC0_CRTC_OVERSCAN_COLOR_EXT 0x1bc9
604#define mmCRTC1_CRTC_OVERSCAN_COLOR_EXT 0x1dc9
605#define mmCRTC2_CRTC_OVERSCAN_COLOR_EXT 0x1fc9
606#define mmCRTC3_CRTC_OVERSCAN_COLOR_EXT 0x41c9
607#define mmCRTC4_CRTC_OVERSCAN_COLOR_EXT 0x43c9
608#define mmCRTC5_CRTC_OVERSCAN_COLOR_EXT 0x45c9
609#define mmCRTC_BLANK_DATA_COLOR 0x1bca
610#define mmCRTC0_CRTC_BLANK_DATA_COLOR 0x1bca
611#define mmCRTC1_CRTC_BLANK_DATA_COLOR 0x1dca
612#define mmCRTC2_CRTC_BLANK_DATA_COLOR 0x1fca
613#define mmCRTC3_CRTC_BLANK_DATA_COLOR 0x41ca
614#define mmCRTC4_CRTC_BLANK_DATA_COLOR 0x43ca
615#define mmCRTC5_CRTC_BLANK_DATA_COLOR 0x45ca
616#define mmCRTC_BLANK_DATA_COLOR_EXT 0x1bcb
617#define mmCRTC0_CRTC_BLANK_DATA_COLOR_EXT 0x1bcb
618#define mmCRTC1_CRTC_BLANK_DATA_COLOR_EXT 0x1dcb
619#define mmCRTC2_CRTC_BLANK_DATA_COLOR_EXT 0x1fcb
620#define mmCRTC3_CRTC_BLANK_DATA_COLOR_EXT 0x41cb
621#define mmCRTC4_CRTC_BLANK_DATA_COLOR_EXT 0x43cb
622#define mmCRTC5_CRTC_BLANK_DATA_COLOR_EXT 0x45cb
623#define mmCRTC_BLACK_COLOR 0x1bcc
624#define mmCRTC0_CRTC_BLACK_COLOR 0x1bcc
625#define mmCRTC1_CRTC_BLACK_COLOR 0x1dcc
626#define mmCRTC2_CRTC_BLACK_COLOR 0x1fcc
627#define mmCRTC3_CRTC_BLACK_COLOR 0x41cc
628#define mmCRTC4_CRTC_BLACK_COLOR 0x43cc
629#define mmCRTC5_CRTC_BLACK_COLOR 0x45cc
630#define mmCRTC_BLACK_COLOR_EXT 0x1bcd
631#define mmCRTC0_CRTC_BLACK_COLOR_EXT 0x1bcd
632#define mmCRTC1_CRTC_BLACK_COLOR_EXT 0x1dcd
633#define mmCRTC2_CRTC_BLACK_COLOR_EXT 0x1fcd
634#define mmCRTC3_CRTC_BLACK_COLOR_EXT 0x41cd
635#define mmCRTC4_CRTC_BLACK_COLOR_EXT 0x43cd
636#define mmCRTC5_CRTC_BLACK_COLOR_EXT 0x45cd
637#define mmCRTC_VERTICAL_INTERRUPT0_POSITION 0x1bce
638#define mmCRTC0_CRTC_VERTICAL_INTERRUPT0_POSITION 0x1bce
639#define mmCRTC1_CRTC_VERTICAL_INTERRUPT0_POSITION 0x1dce
640#define mmCRTC2_CRTC_VERTICAL_INTERRUPT0_POSITION 0x1fce
641#define mmCRTC3_CRTC_VERTICAL_INTERRUPT0_POSITION 0x41ce
642#define mmCRTC4_CRTC_VERTICAL_INTERRUPT0_POSITION 0x43ce
643#define mmCRTC5_CRTC_VERTICAL_INTERRUPT0_POSITION 0x45ce
644#define mmCRTC_VERTICAL_INTERRUPT0_CONTROL 0x1bcf
645#define mmCRTC0_CRTC_VERTICAL_INTERRUPT0_CONTROL 0x1bcf
646#define mmCRTC1_CRTC_VERTICAL_INTERRUPT0_CONTROL 0x1dcf
647#define mmCRTC2_CRTC_VERTICAL_INTERRUPT0_CONTROL 0x1fcf
648#define mmCRTC3_CRTC_VERTICAL_INTERRUPT0_CONTROL 0x41cf
649#define mmCRTC4_CRTC_VERTICAL_INTERRUPT0_CONTROL 0x43cf
650#define mmCRTC5_CRTC_VERTICAL_INTERRUPT0_CONTROL 0x45cf
651#define mmCRTC_VERTICAL_INTERRUPT1_POSITION 0x1bd0
652#define mmCRTC0_CRTC_VERTICAL_INTERRUPT1_POSITION 0x1bd0
653#define mmCRTC1_CRTC_VERTICAL_INTERRUPT1_POSITION 0x1dd0
654#define mmCRTC2_CRTC_VERTICAL_INTERRUPT1_POSITION 0x1fd0
655#define mmCRTC3_CRTC_VERTICAL_INTERRUPT1_POSITION 0x41d0
656#define mmCRTC4_CRTC_VERTICAL_INTERRUPT1_POSITION 0x43d0
657#define mmCRTC5_CRTC_VERTICAL_INTERRUPT1_POSITION 0x45d0
658#define mmCRTC_VERTICAL_INTERRUPT1_CONTROL 0x1bd1
659#define mmCRTC0_CRTC_VERTICAL_INTERRUPT1_CONTROL 0x1bd1
660#define mmCRTC1_CRTC_VERTICAL_INTERRUPT1_CONTROL 0x1dd1
661#define mmCRTC2_CRTC_VERTICAL_INTERRUPT1_CONTROL 0x1fd1
662#define mmCRTC3_CRTC_VERTICAL_INTERRUPT1_CONTROL 0x41d1
663#define mmCRTC4_CRTC_VERTICAL_INTERRUPT1_CONTROL 0x43d1
664#define mmCRTC5_CRTC_VERTICAL_INTERRUPT1_CONTROL 0x45d1
665#define mmCRTC_VERTICAL_INTERRUPT2_POSITION 0x1bd2
666#define mmCRTC0_CRTC_VERTICAL_INTERRUPT2_POSITION 0x1bd2
667#define mmCRTC1_CRTC_VERTICAL_INTERRUPT2_POSITION 0x1dd2
668#define mmCRTC2_CRTC_VERTICAL_INTERRUPT2_POSITION 0x1fd2
669#define mmCRTC3_CRTC_VERTICAL_INTERRUPT2_POSITION 0x41d2
670#define mmCRTC4_CRTC_VERTICAL_INTERRUPT2_POSITION 0x43d2
671#define mmCRTC5_CRTC_VERTICAL_INTERRUPT2_POSITION 0x45d2
672#define mmCRTC_VERTICAL_INTERRUPT2_CONTROL 0x1bd3
673#define mmCRTC0_CRTC_VERTICAL_INTERRUPT2_CONTROL 0x1bd3
674#define mmCRTC1_CRTC_VERTICAL_INTERRUPT2_CONTROL 0x1dd3
675#define mmCRTC2_CRTC_VERTICAL_INTERRUPT2_CONTROL 0x1fd3
676#define mmCRTC3_CRTC_VERTICAL_INTERRUPT2_CONTROL 0x41d3
677#define mmCRTC4_CRTC_VERTICAL_INTERRUPT2_CONTROL 0x43d3
678#define mmCRTC5_CRTC_VERTICAL_INTERRUPT2_CONTROL 0x45d3
679#define mmCRTC_CRC_CNTL 0x1bd4
680#define mmCRTC0_CRTC_CRC_CNTL 0x1bd4
681#define mmCRTC1_CRTC_CRC_CNTL 0x1dd4
682#define mmCRTC2_CRTC_CRC_CNTL 0x1fd4
683#define mmCRTC3_CRTC_CRC_CNTL 0x41d4
684#define mmCRTC4_CRTC_CRC_CNTL 0x43d4
685#define mmCRTC5_CRTC_CRC_CNTL 0x45d4
686#define mmCRTC_CRC0_WINDOWA_X_CONTROL 0x1bd5
687#define mmCRTC0_CRTC_CRC0_WINDOWA_X_CONTROL 0x1bd5
688#define mmCRTC1_CRTC_CRC0_WINDOWA_X_CONTROL 0x1dd5
689#define mmCRTC2_CRTC_CRC0_WINDOWA_X_CONTROL 0x1fd5
690#define mmCRTC3_CRTC_CRC0_WINDOWA_X_CONTROL 0x41d5
691#define mmCRTC4_CRTC_CRC0_WINDOWA_X_CONTROL 0x43d5
692#define mmCRTC5_CRTC_CRC0_WINDOWA_X_CONTROL 0x45d5
693#define mmCRTC_CRC0_WINDOWA_Y_CONTROL 0x1bd6
694#define mmCRTC0_CRTC_CRC0_WINDOWA_Y_CONTROL 0x1bd6
695#define mmCRTC1_CRTC_CRC0_WINDOWA_Y_CONTROL 0x1dd6
696#define mmCRTC2_CRTC_CRC0_WINDOWA_Y_CONTROL 0x1fd6
697#define mmCRTC3_CRTC_CRC0_WINDOWA_Y_CONTROL 0x41d6
698#define mmCRTC4_CRTC_CRC0_WINDOWA_Y_CONTROL 0x43d6
699#define mmCRTC5_CRTC_CRC0_WINDOWA_Y_CONTROL 0x45d6
700#define mmCRTC_CRC0_WINDOWB_X_CONTROL 0x1bd7
701#define mmCRTC0_CRTC_CRC0_WINDOWB_X_CONTROL 0x1bd7
702#define mmCRTC1_CRTC_CRC0_WINDOWB_X_CONTROL 0x1dd7
703#define mmCRTC2_CRTC_CRC0_WINDOWB_X_CONTROL 0x1fd7
704#define mmCRTC3_CRTC_CRC0_WINDOWB_X_CONTROL 0x41d7
705#define mmCRTC4_CRTC_CRC0_WINDOWB_X_CONTROL 0x43d7
706#define mmCRTC5_CRTC_CRC0_WINDOWB_X_CONTROL 0x45d7
707#define mmCRTC_CRC0_WINDOWB_Y_CONTROL 0x1bd8
708#define mmCRTC0_CRTC_CRC0_WINDOWB_Y_CONTROL 0x1bd8
709#define mmCRTC1_CRTC_CRC0_WINDOWB_Y_CONTROL 0x1dd8
710#define mmCRTC2_CRTC_CRC0_WINDOWB_Y_CONTROL 0x1fd8
711#define mmCRTC3_CRTC_CRC0_WINDOWB_Y_CONTROL 0x41d8
712#define mmCRTC4_CRTC_CRC0_WINDOWB_Y_CONTROL 0x43d8
713#define mmCRTC5_CRTC_CRC0_WINDOWB_Y_CONTROL 0x45d8
714#define mmCRTC_CRC0_DATA_RG 0x1bd9
715#define mmCRTC0_CRTC_CRC0_DATA_RG 0x1bd9
716#define mmCRTC1_CRTC_CRC0_DATA_RG 0x1dd9
717#define mmCRTC2_CRTC_CRC0_DATA_RG 0x1fd9
718#define mmCRTC3_CRTC_CRC0_DATA_RG 0x41d9
719#define mmCRTC4_CRTC_CRC0_DATA_RG 0x43d9
720#define mmCRTC5_CRTC_CRC0_DATA_RG 0x45d9
721#define mmCRTC_CRC0_DATA_B 0x1bda
722#define mmCRTC0_CRTC_CRC0_DATA_B 0x1bda
723#define mmCRTC1_CRTC_CRC0_DATA_B 0x1dda
724#define mmCRTC2_CRTC_CRC0_DATA_B 0x1fda
725#define mmCRTC3_CRTC_CRC0_DATA_B 0x41da
726#define mmCRTC4_CRTC_CRC0_DATA_B 0x43da
727#define mmCRTC5_CRTC_CRC0_DATA_B 0x45da
728#define mmCRTC_CRC1_WINDOWA_X_CONTROL 0x1bdb
729#define mmCRTC0_CRTC_CRC1_WINDOWA_X_CONTROL 0x1bdb
730#define mmCRTC1_CRTC_CRC1_WINDOWA_X_CONTROL 0x1ddb
731#define mmCRTC2_CRTC_CRC1_WINDOWA_X_CONTROL 0x1fdb
732#define mmCRTC3_CRTC_CRC1_WINDOWA_X_CONTROL 0x41db
733#define mmCRTC4_CRTC_CRC1_WINDOWA_X_CONTROL 0x43db
734#define mmCRTC5_CRTC_CRC1_WINDOWA_X_CONTROL 0x45db
735#define mmCRTC_CRC1_WINDOWA_Y_CONTROL 0x1bdc
736#define mmCRTC0_CRTC_CRC1_WINDOWA_Y_CONTROL 0x1bdc
737#define mmCRTC1_CRTC_CRC1_WINDOWA_Y_CONTROL 0x1ddc
738#define mmCRTC2_CRTC_CRC1_WINDOWA_Y_CONTROL 0x1fdc
739#define mmCRTC3_CRTC_CRC1_WINDOWA_Y_CONTROL 0x41dc
740#define mmCRTC4_CRTC_CRC1_WINDOWA_Y_CONTROL 0x43dc
741#define mmCRTC5_CRTC_CRC1_WINDOWA_Y_CONTROL 0x45dc
742#define mmCRTC_CRC1_WINDOWB_X_CONTROL 0x1bdd
743#define mmCRTC0_CRTC_CRC1_WINDOWB_X_CONTROL 0x1bdd
744#define mmCRTC1_CRTC_CRC1_WINDOWB_X_CONTROL 0x1ddd
745#define mmCRTC2_CRTC_CRC1_WINDOWB_X_CONTROL 0x1fdd
746#define mmCRTC3_CRTC_CRC1_WINDOWB_X_CONTROL 0x41dd
747#define mmCRTC4_CRTC_CRC1_WINDOWB_X_CONTROL 0x43dd
748#define mmCRTC5_CRTC_CRC1_WINDOWB_X_CONTROL 0x45dd
749#define mmCRTC_CRC1_WINDOWB_Y_CONTROL 0x1bde
750#define mmCRTC0_CRTC_CRC1_WINDOWB_Y_CONTROL 0x1bde
751#define mmCRTC1_CRTC_CRC1_WINDOWB_Y_CONTROL 0x1dde
752#define mmCRTC2_CRTC_CRC1_WINDOWB_Y_CONTROL 0x1fde
753#define mmCRTC3_CRTC_CRC1_WINDOWB_Y_CONTROL 0x41de
754#define mmCRTC4_CRTC_CRC1_WINDOWB_Y_CONTROL 0x43de
755#define mmCRTC5_CRTC_CRC1_WINDOWB_Y_CONTROL 0x45de
756#define mmCRTC_CRC1_DATA_RG 0x1bdf
757#define mmCRTC0_CRTC_CRC1_DATA_RG 0x1bdf
758#define mmCRTC1_CRTC_CRC1_DATA_RG 0x1ddf
759#define mmCRTC2_CRTC_CRC1_DATA_RG 0x1fdf
760#define mmCRTC3_CRTC_CRC1_DATA_RG 0x41df
761#define mmCRTC4_CRTC_CRC1_DATA_RG 0x43df
762#define mmCRTC5_CRTC_CRC1_DATA_RG 0x45df
763#define mmCRTC_CRC1_DATA_B 0x1be0
764#define mmCRTC0_CRTC_CRC1_DATA_B 0x1be0
765#define mmCRTC1_CRTC_CRC1_DATA_B 0x1de0
766#define mmCRTC2_CRTC_CRC1_DATA_B 0x1fe0
767#define mmCRTC3_CRTC_CRC1_DATA_B 0x41e0
768#define mmCRTC4_CRTC_CRC1_DATA_B 0x43e0
769#define mmCRTC5_CRTC_CRC1_DATA_B 0x45e0
770#define mmCRTC_EXT_TIMING_SYNC_CONTROL 0x1be1
771#define mmCRTC0_CRTC_EXT_TIMING_SYNC_CONTROL 0x1be1
772#define mmCRTC1_CRTC_EXT_TIMING_SYNC_CONTROL 0x1de1
773#define mmCRTC2_CRTC_EXT_TIMING_SYNC_CONTROL 0x1fe1
774#define mmCRTC3_CRTC_EXT_TIMING_SYNC_CONTROL 0x41e1
775#define mmCRTC4_CRTC_EXT_TIMING_SYNC_CONTROL 0x43e1
776#define mmCRTC5_CRTC_EXT_TIMING_SYNC_CONTROL 0x45e1
777#define mmCRTC_EXT_TIMING_SYNC_WINDOW_START 0x1be2
778#define mmCRTC0_CRTC_EXT_TIMING_SYNC_WINDOW_START 0x1be2
779#define mmCRTC1_CRTC_EXT_TIMING_SYNC_WINDOW_START 0x1de2
780#define mmCRTC2_CRTC_EXT_TIMING_SYNC_WINDOW_START 0x1fe2
781#define mmCRTC3_CRTC_EXT_TIMING_SYNC_WINDOW_START 0x41e2
782#define mmCRTC4_CRTC_EXT_TIMING_SYNC_WINDOW_START 0x43e2
783#define mmCRTC5_CRTC_EXT_TIMING_SYNC_WINDOW_START 0x45e2
784#define mmCRTC_EXT_TIMING_SYNC_WINDOW_END 0x1be3
785#define mmCRTC0_CRTC_EXT_TIMING_SYNC_WINDOW_END 0x1be3
786#define mmCRTC1_CRTC_EXT_TIMING_SYNC_WINDOW_END 0x1de3
787#define mmCRTC2_CRTC_EXT_TIMING_SYNC_WINDOW_END 0x1fe3
788#define mmCRTC3_CRTC_EXT_TIMING_SYNC_WINDOW_END 0x41e3
789#define mmCRTC4_CRTC_EXT_TIMING_SYNC_WINDOW_END 0x43e3
790#define mmCRTC5_CRTC_EXT_TIMING_SYNC_WINDOW_END 0x45e3
791#define mmCRTC_EXT_TIMING_SYNC_LOSS_INTERRUPT_CONTROL 0x1be4
792#define mmCRTC0_CRTC_EXT_TIMING_SYNC_LOSS_INTERRUPT_CONTROL 0x1be4
793#define mmCRTC1_CRTC_EXT_TIMING_SYNC_LOSS_INTERRUPT_CONTROL 0x1de4
794#define mmCRTC2_CRTC_EXT_TIMING_SYNC_LOSS_INTERRUPT_CONTROL 0x1fe4
795#define mmCRTC3_CRTC_EXT_TIMING_SYNC_LOSS_INTERRUPT_CONTROL 0x41e4
796#define mmCRTC4_CRTC_EXT_TIMING_SYNC_LOSS_INTERRUPT_CONTROL 0x43e4
797#define mmCRTC5_CRTC_EXT_TIMING_SYNC_LOSS_INTERRUPT_CONTROL 0x45e4
798#define mmCRTC_EXT_TIMING_SYNC_INTERRUPT_CONTROL 0x1be5
799#define mmCRTC0_CRTC_EXT_TIMING_SYNC_INTERRUPT_CONTROL 0x1be5
800#define mmCRTC1_CRTC_EXT_TIMING_SYNC_INTERRUPT_CONTROL 0x1de5
801#define mmCRTC2_CRTC_EXT_TIMING_SYNC_INTERRUPT_CONTROL 0x1fe5
802#define mmCRTC3_CRTC_EXT_TIMING_SYNC_INTERRUPT_CONTROL 0x41e5
803#define mmCRTC4_CRTC_EXT_TIMING_SYNC_INTERRUPT_CONTROL 0x43e5
804#define mmCRTC5_CRTC_EXT_TIMING_SYNC_INTERRUPT_CONTROL 0x45e5
805#define mmCRTC_EXT_TIMING_SYNC_SIGNAL_INTERRUPT_CONTROL 0x1be6
806#define mmCRTC0_CRTC_EXT_TIMING_SYNC_SIGNAL_INTERRUPT_CONTROL 0x1be6
807#define mmCRTC1_CRTC_EXT_TIMING_SYNC_SIGNAL_INTERRUPT_CONTROL 0x1de6
808#define mmCRTC2_CRTC_EXT_TIMING_SYNC_SIGNAL_INTERRUPT_CONTROL 0x1fe6
809#define mmCRTC3_CRTC_EXT_TIMING_SYNC_SIGNAL_INTERRUPT_CONTROL 0x41e6
810#define mmCRTC4_CRTC_EXT_TIMING_SYNC_SIGNAL_INTERRUPT_CONTROL 0x43e6
811#define mmCRTC5_CRTC_EXT_TIMING_SYNC_SIGNAL_INTERRUPT_CONTROL 0x45e6
812#define mmCRTC_STATIC_SCREEN_CONTROL 0x1be7
813#define mmCRTC0_CRTC_STATIC_SCREEN_CONTROL 0x1be7
814#define mmCRTC1_CRTC_STATIC_SCREEN_CONTROL 0x1de7
815#define mmCRTC2_CRTC_STATIC_SCREEN_CONTROL 0x1fe7
816#define mmCRTC3_CRTC_STATIC_SCREEN_CONTROL 0x41e7
817#define mmCRTC4_CRTC_STATIC_SCREEN_CONTROL 0x43e7
818#define mmCRTC5_CRTC_STATIC_SCREEN_CONTROL 0x45e7
819#define mmCRTC_3D_STRUCTURE_CONTROL 0x1b78
820#define mmCRTC0_CRTC_3D_STRUCTURE_CONTROL 0x1b78
821#define mmCRTC1_CRTC_3D_STRUCTURE_CONTROL 0x1d78
822#define mmCRTC2_CRTC_3D_STRUCTURE_CONTROL 0x1f78
823#define mmCRTC3_CRTC_3D_STRUCTURE_CONTROL 0x4178
824#define mmCRTC4_CRTC_3D_STRUCTURE_CONTROL 0x4378
825#define mmCRTC5_CRTC_3D_STRUCTURE_CONTROL 0x4578
826#define mmCRTC_GSL_VSYNC_GAP 0x1b79
827#define mmCRTC0_CRTC_GSL_VSYNC_GAP 0x1b79
828#define mmCRTC1_CRTC_GSL_VSYNC_GAP 0x1d79
829#define mmCRTC2_CRTC_GSL_VSYNC_GAP 0x1f79
830#define mmCRTC3_CRTC_GSL_VSYNC_GAP 0x4179
831#define mmCRTC4_CRTC_GSL_VSYNC_GAP 0x4379
832#define mmCRTC5_CRTC_GSL_VSYNC_GAP 0x4579
833#define mmCRTC_GSL_WINDOW 0x1b7a
834#define mmCRTC0_CRTC_GSL_WINDOW 0x1b7a
835#define mmCRTC1_CRTC_GSL_WINDOW 0x1d7a
836#define mmCRTC2_CRTC_GSL_WINDOW 0x1f7a
837#define mmCRTC3_CRTC_GSL_WINDOW 0x417a
838#define mmCRTC4_CRTC_GSL_WINDOW 0x437a
839#define mmCRTC5_CRTC_GSL_WINDOW 0x457a
840#define mmCRTC_GSL_CONTROL 0x1b7b
841#define mmCRTC0_CRTC_GSL_CONTROL 0x1b7b
842#define mmCRTC1_CRTC_GSL_CONTROL 0x1d7b
843#define mmCRTC2_CRTC_GSL_CONTROL 0x1f7b
844#define mmCRTC3_CRTC_GSL_CONTROL 0x417b
845#define mmCRTC4_CRTC_GSL_CONTROL 0x437b
846#define mmCRTC5_CRTC_GSL_CONTROL 0x457b
847#define mmCRTC_TEST_DEBUG_INDEX 0x1bc6
848#define mmCRTC0_CRTC_TEST_DEBUG_INDEX 0x1bc6
849#define mmCRTC1_CRTC_TEST_DEBUG_INDEX 0x1dc6
850#define mmCRTC2_CRTC_TEST_DEBUG_INDEX 0x1fc6
851#define mmCRTC3_CRTC_TEST_DEBUG_INDEX 0x41c6
852#define mmCRTC4_CRTC_TEST_DEBUG_INDEX 0x43c6
853#define mmCRTC5_CRTC_TEST_DEBUG_INDEX 0x45c6
854#define mmCRTC_TEST_DEBUG_DATA 0x1bc7
855#define mmCRTC0_CRTC_TEST_DEBUG_DATA 0x1bc7
856#define mmCRTC1_CRTC_TEST_DEBUG_DATA 0x1dc7
857#define mmCRTC2_CRTC_TEST_DEBUG_DATA 0x1fc7
858#define mmCRTC3_CRTC_TEST_DEBUG_DATA 0x41c7
859#define mmCRTC4_CRTC_TEST_DEBUG_DATA 0x43c7
860#define mmCRTC5_CRTC_TEST_DEBUG_DATA 0x45c7
861#define mmDAC_ENABLE 0x16aa
862#define mmDAC_SOURCE_SELECT 0x16ab
863#define mmDAC_CRC_EN 0x16ac
864#define mmDAC_CRC_CONTROL 0x16ad
865#define mmDAC_CRC_SIG_RGB_MASK 0x16ae
866#define mmDAC_CRC_SIG_CONTROL_MASK 0x16af
867#define mmDAC_CRC_SIG_RGB 0x16b0
868#define mmDAC_CRC_SIG_CONTROL 0x16b1
869#define mmDAC_SYNC_TRISTATE_CONTROL 0x16b2
870#define mmDAC_STEREOSYNC_SELECT 0x16b3
871#define mmDAC_AUTODETECT_CONTROL 0x16b4
872#define mmDAC_AUTODETECT_CONTROL2 0x16b5
873#define mmDAC_AUTODETECT_CONTROL3 0x16b6
874#define mmDAC_AUTODETECT_STATUS 0x16b7
875#define mmDAC_AUTODETECT_INT_CONTROL 0x16b8
876#define mmDAC_FORCE_OUTPUT_CNTL 0x16b9
877#define mmDAC_FORCE_DATA 0x16ba
878#define mmDAC_POWERDOWN 0x16bb
879#define mmDAC_CONTROL 0x16bc
880#define mmDAC_COMPARATOR_ENABLE 0x16bd
881#define mmDAC_COMPARATOR_OUTPUT 0x16be
882#define mmDAC_PWR_CNTL 0x16bf
883#define mmDAC_DFT_CONFIG 0x16c0
884#define mmDAC_FIFO_STATUS 0x16c1
885#define mmDAC_TEST_DEBUG_INDEX 0x16c2
886#define mmDAC_TEST_DEBUG_DATA 0x16c3
887#define mmPERFCOUNTER_CNTL 0x170
888#define mmDC_PERFMON0_PERFCOUNTER_CNTL 0x170
889#define mmDC_PERFMON1_PERFCOUNTER_CNTL 0x358
890#define mmDC_PERFMON2_PERFCOUNTER_CNTL 0x364
891#define mmDC_PERFMON3_PERFCOUNTER_CNTL 0x18c8
892#define mmDC_PERFMON4_PERFCOUNTER_CNTL 0x1b24
893#define mmDC_PERFMON5_PERFCOUNTER_CNTL 0x1d24
894#define mmDC_PERFMON6_PERFCOUNTER_CNTL 0x1f24
895#define mmDC_PERFMON7_PERFCOUNTER_CNTL 0x4124
896#define mmDC_PERFMON8_PERFCOUNTER_CNTL 0x4324
897#define mmDC_PERFMON9_PERFCOUNTER_CNTL 0x4524
898#define mmDC_PERFMON10_PERFCOUNTER_CNTL 0x4724
899#define mmDC_PERFMON11_PERFCOUNTER_CNTL 0x59a0
900#define mmDC_PERFMON12_PERFCOUNTER_CNTL 0x5f68
901#define mmDC_PERFMON13_PERFCOUNTER_CNTL 0x9924
902#define mmPERFCOUNTER_STATE 0x171
903#define mmDC_PERFMON0_PERFCOUNTER_STATE 0x171
904#define mmDC_PERFMON1_PERFCOUNTER_STATE 0x359
905#define mmDC_PERFMON2_PERFCOUNTER_STATE 0x365
906#define mmDC_PERFMON3_PERFCOUNTER_STATE 0x18c9
907#define mmDC_PERFMON4_PERFCOUNTER_STATE 0x1b25
908#define mmDC_PERFMON5_PERFCOUNTER_STATE 0x1d25
909#define mmDC_PERFMON6_PERFCOUNTER_STATE 0x1f25
910#define mmDC_PERFMON7_PERFCOUNTER_STATE 0x4125
911#define mmDC_PERFMON8_PERFCOUNTER_STATE 0x4325
912#define mmDC_PERFMON9_PERFCOUNTER_STATE 0x4525
913#define mmDC_PERFMON10_PERFCOUNTER_STATE 0x4725
914#define mmDC_PERFMON11_PERFCOUNTER_STATE 0x59a1
915#define mmDC_PERFMON12_PERFCOUNTER_STATE 0x5f69
916#define mmDC_PERFMON13_PERFCOUNTER_STATE 0x9925
917#define mmPERFMON_CNTL 0x173
918#define mmDC_PERFMON0_PERFMON_CNTL 0x173
919#define mmDC_PERFMON1_PERFMON_CNTL 0x35b
920#define mmDC_PERFMON2_PERFMON_CNTL 0x367
921#define mmDC_PERFMON3_PERFMON_CNTL 0x18cb
922#define mmDC_PERFMON4_PERFMON_CNTL 0x1b27
923#define mmDC_PERFMON5_PERFMON_CNTL 0x1d27
924#define mmDC_PERFMON6_PERFMON_CNTL 0x1f27
925#define mmDC_PERFMON7_PERFMON_CNTL 0x4127
926#define mmDC_PERFMON8_PERFMON_CNTL 0x4327
927#define mmDC_PERFMON9_PERFMON_CNTL 0x4527
928#define mmDC_PERFMON10_PERFMON_CNTL 0x4727
929#define mmDC_PERFMON11_PERFMON_CNTL 0x59a3
930#define mmDC_PERFMON12_PERFMON_CNTL 0x5f6b
931#define mmDC_PERFMON13_PERFMON_CNTL 0x9927
932#define mmPERFMON_CNTL2 0x17a
933#define mmDC_PERFMON0_PERFMON_CNTL2 0x17a
934#define mmDC_PERFMON1_PERFMON_CNTL2 0x362
935#define mmDC_PERFMON2_PERFMON_CNTL2 0x36e
936#define mmDC_PERFMON3_PERFMON_CNTL2 0x18d2
937#define mmDC_PERFMON4_PERFMON_CNTL2 0x1b2e
938#define mmDC_PERFMON5_PERFMON_CNTL2 0x1d2e
939#define mmDC_PERFMON6_PERFMON_CNTL2 0x1f2e
940#define mmDC_PERFMON7_PERFMON_CNTL2 0x412e
941#define mmDC_PERFMON8_PERFMON_CNTL2 0x432e
942#define mmDC_PERFMON9_PERFMON_CNTL2 0x452e
943#define mmDC_PERFMON10_PERFMON_CNTL2 0x472e
944#define mmDC_PERFMON11_PERFMON_CNTL2 0x59aa
945#define mmDC_PERFMON12_PERFMON_CNTL2 0x5f72
946#define mmDC_PERFMON13_PERFMON_CNTL2 0x992e
947#define mmPERFMON_CVALUE_INT_MISC 0x172
948#define mmDC_PERFMON0_PERFMON_CVALUE_INT_MISC 0x172
949#define mmDC_PERFMON1_PERFMON_CVALUE_INT_MISC 0x35a
950#define mmDC_PERFMON2_PERFMON_CVALUE_INT_MISC 0x366
951#define mmDC_PERFMON3_PERFMON_CVALUE_INT_MISC 0x18ca
952#define mmDC_PERFMON4_PERFMON_CVALUE_INT_MISC 0x1b26
953#define mmDC_PERFMON5_PERFMON_CVALUE_INT_MISC 0x1d26
954#define mmDC_PERFMON6_PERFMON_CVALUE_INT_MISC 0x1f26
955#define mmDC_PERFMON7_PERFMON_CVALUE_INT_MISC 0x4126
956#define mmDC_PERFMON8_PERFMON_CVALUE_INT_MISC 0x4326
957#define mmDC_PERFMON9_PERFMON_CVALUE_INT_MISC 0x4526
958#define mmDC_PERFMON10_PERFMON_CVALUE_INT_MISC 0x4726
959#define mmDC_PERFMON11_PERFMON_CVALUE_INT_MISC 0x59a2
960#define mmDC_PERFMON12_PERFMON_CVALUE_INT_MISC 0x5f6a
961#define mmDC_PERFMON13_PERFMON_CVALUE_INT_MISC 0x9926
962#define mmPERFMON_CVALUE_LOW 0x174
963#define mmDC_PERFMON0_PERFMON_CVALUE_LOW 0x174
964#define mmDC_PERFMON1_PERFMON_CVALUE_LOW 0x35c
965#define mmDC_PERFMON2_PERFMON_CVALUE_LOW 0x368
966#define mmDC_PERFMON3_PERFMON_CVALUE_LOW 0x18cc
967#define mmDC_PERFMON4_PERFMON_CVALUE_LOW 0x1b28
968#define mmDC_PERFMON5_PERFMON_CVALUE_LOW 0x1d28
969#define mmDC_PERFMON6_PERFMON_CVALUE_LOW 0x1f28
970#define mmDC_PERFMON7_PERFMON_CVALUE_LOW 0x4128
971#define mmDC_PERFMON8_PERFMON_CVALUE_LOW 0x4328
972#define mmDC_PERFMON9_PERFMON_CVALUE_LOW 0x4528
973#define mmDC_PERFMON10_PERFMON_CVALUE_LOW 0x4728
974#define mmDC_PERFMON11_PERFMON_CVALUE_LOW 0x59a4
975#define mmDC_PERFMON12_PERFMON_CVALUE_LOW 0x5f6c
976#define mmDC_PERFMON13_PERFMON_CVALUE_LOW 0x9928
977#define mmPERFMON_HI 0x175
978#define mmDC_PERFMON0_PERFMON_HI 0x175
979#define mmDC_PERFMON1_PERFMON_HI 0x35d
980#define mmDC_PERFMON2_PERFMON_HI 0x369
981#define mmDC_PERFMON3_PERFMON_HI 0x18cd
982#define mmDC_PERFMON4_PERFMON_HI 0x1b29
983#define mmDC_PERFMON5_PERFMON_HI 0x1d29
984#define mmDC_PERFMON6_PERFMON_HI 0x1f29
985#define mmDC_PERFMON7_PERFMON_HI 0x4129
986#define mmDC_PERFMON8_PERFMON_HI 0x4329
987#define mmDC_PERFMON9_PERFMON_HI 0x4529
988#define mmDC_PERFMON10_PERFMON_HI 0x4729
989#define mmDC_PERFMON11_PERFMON_HI 0x59a5
990#define mmDC_PERFMON12_PERFMON_HI 0x5f6d
991#define mmDC_PERFMON13_PERFMON_HI 0x9929
992#define mmPERFMON_LOW 0x176
993#define mmDC_PERFMON0_PERFMON_LOW 0x176
994#define mmDC_PERFMON1_PERFMON_LOW 0x35e
995#define mmDC_PERFMON2_PERFMON_LOW 0x36a
996#define mmDC_PERFMON3_PERFMON_LOW 0x18ce
997#define mmDC_PERFMON4_PERFMON_LOW 0x1b2a
998#define mmDC_PERFMON5_PERFMON_LOW 0x1d2a
999#define mmDC_PERFMON6_PERFMON_LOW 0x1f2a
1000#define mmDC_PERFMON7_PERFMON_LOW 0x412a
1001#define mmDC_PERFMON8_PERFMON_LOW 0x432a
1002#define mmDC_PERFMON9_PERFMON_LOW 0x452a
1003#define mmDC_PERFMON10_PERFMON_LOW 0x472a
1004#define mmDC_PERFMON11_PERFMON_LOW 0x59a6
1005#define mmDC_PERFMON12_PERFMON_LOW 0x5f6e
1006#define mmDC_PERFMON13_PERFMON_LOW 0x992a
1007#define mmPERFMON_TEST_DEBUG_INDEX 0x177
1008#define mmDC_PERFMON0_PERFMON_TEST_DEBUG_INDEX 0x177
1009#define mmDC_PERFMON1_PERFMON_TEST_DEBUG_INDEX 0x35f
1010#define mmDC_PERFMON2_PERFMON_TEST_DEBUG_INDEX 0x36b
1011#define mmDC_PERFMON3_PERFMON_TEST_DEBUG_INDEX 0x18cf
1012#define mmDC_PERFMON4_PERFMON_TEST_DEBUG_INDEX 0x1b2b
1013#define mmDC_PERFMON5_PERFMON_TEST_DEBUG_INDEX 0x1d2b
1014#define mmDC_PERFMON6_PERFMON_TEST_DEBUG_INDEX 0x1f2b
1015#define mmDC_PERFMON7_PERFMON_TEST_DEBUG_INDEX 0x412b
1016#define mmDC_PERFMON8_PERFMON_TEST_DEBUG_INDEX 0x432b
1017#define mmDC_PERFMON9_PERFMON_TEST_DEBUG_INDEX 0x452b
1018#define mmDC_PERFMON10_PERFMON_TEST_DEBUG_INDEX 0x472b
1019#define mmDC_PERFMON11_PERFMON_TEST_DEBUG_INDEX 0x59a7
1020#define mmDC_PERFMON12_PERFMON_TEST_DEBUG_INDEX 0x5f6f
1021#define mmDC_PERFMON13_PERFMON_TEST_DEBUG_INDEX 0x992b
1022#define mmPERFMON_TEST_DEBUG_DATA 0x178
1023#define mmDC_PERFMON0_PERFMON_TEST_DEBUG_DATA 0x178
1024#define mmDC_PERFMON1_PERFMON_TEST_DEBUG_DATA 0x360
1025#define mmDC_PERFMON2_PERFMON_TEST_DEBUG_DATA 0x36c
1026#define mmDC_PERFMON3_PERFMON_TEST_DEBUG_DATA 0x18d0
1027#define mmDC_PERFMON4_PERFMON_TEST_DEBUG_DATA 0x1b2c
1028#define mmDC_PERFMON5_PERFMON_TEST_DEBUG_DATA 0x1d2c
1029#define mmDC_PERFMON6_PERFMON_TEST_DEBUG_DATA 0x1f2c
1030#define mmDC_PERFMON7_PERFMON_TEST_DEBUG_DATA 0x412c
1031#define mmDC_PERFMON8_PERFMON_TEST_DEBUG_DATA 0x432c
1032#define mmDC_PERFMON9_PERFMON_TEST_DEBUG_DATA 0x452c
1033#define mmDC_PERFMON10_PERFMON_TEST_DEBUG_DATA 0x472c
1034#define mmDC_PERFMON11_PERFMON_TEST_DEBUG_DATA 0x59a8
1035#define mmDC_PERFMON12_PERFMON_TEST_DEBUG_DATA 0x5f70
1036#define mmDC_PERFMON13_PERFMON_TEST_DEBUG_DATA 0x992c
1037#define mmREFCLK_CNTL 0x109
1038#define mmDCCG_CBUS_ANTIGLITCH_RESETB 0x15c
1039#define mmDCCG_CBUS_SPARE 0x15d
1040#define mmDCCG_CBUS_WRCMD_DELAY 0x110
1041#define mmDPREFCLK_CNTL 0x118
1042#define mmDCE_VERSION 0x11e
1043#define mmAVSYNC_COUNTER_WRITE 0x12a
1044#define mmAVSYNC_COUNTER_CONTROL 0x12b
1045#define mmAVSYNC_COUNTER_READ 0x12f
1046#define mmDCCG_GTC_CNTL 0x120
1047#define mmDCCG_GTC_DTO_INCR 0x121
1048#define mmDCCG_GTC_DTO_MODULO 0x122
1049#define mmDCCG_GTC_CURRENT 0x123
1050#define mmDCCG_DS_DTO_INCR 0x113
1051#define mmDCCG_DS_DTO_MODULO 0x114
1052#define mmDCCG_DS_CNTL 0x115
1053#define mmDCCG_DS_HW_CAL_INTERVAL 0x116
1054#define mmDCCG_DS_DEBUG_CNTL 0x112
1055#define mmDMCU_SMU_INTERRUPT_CNTL 0x12c
1056#define mmSMU_CONTROL 0x12d
1057#define mmSMU_INTERRUPT_CONTROL 0x12e
1058#define mmDAC_CLK_ENABLE 0x128
1059#define mmDVO_CLK_ENABLE 0x129
1060#define mmDCCG_GATE_DISABLE_CNTL 0x134
1061#define mmDCCG_GATE_DISABLE_CNTL2 0x13c
1062#define mmDISPCLK_CGTT_BLK_CTRL_REG 0x135
1063#define mmSCLK_CGTT_BLK_CTRL_REG 0x136
1064#define mmDPREFCLK_CGTT_BLK_CTRL_REG 0x108
1065#define mmREFCLK_CGTT_BLK_CTRL_REG 0x10b
1066#define mmSYMCLK_CGTT_BLK_CTRL_REG 0x13d
1067#define mmDCCG_CAC_STATUS 0x137
1068#define mmPIXCLK0_RESYNC_CNTL 0x13a
1069#define mmPHYPLLA_PIXCLK_RESYNC_CNTL 0x100
1070#define mmPHYPLLB_PIXCLK_RESYNC_CNTL 0x101
1071#define mmPHYPLLC_PIXCLK_RESYNC_CNTL 0x102
1072#define mmPHYPLLD_PIXCLK_RESYNC_CNTL 0x103
1073#define mmPHYPLLE_PIXCLK_RESYNC_CNTL 0x10c
1074#define mmPHYPLLF_PIXCLK_RESYNC_CNTL 0x13e
1075#define mmMICROSECOND_TIME_BASE_DIV 0x13b
1076#define mmDCCG_DISP_CNTL_REG 0x13f
1077#define mmMILLISECOND_TIME_BASE_DIV 0x130
1078#define mmDISPCLK_FREQ_CHANGE_CNTL 0x131
1079#define mmDC_MEM_GLOBAL_PWR_REQ_CNTL 0x132
1080#define mmDCCG_PERFMON_CNTL 0x133
1081#define mmDCCG_PERFMON_CNTL2 0x10e
1082#define mmCRTC0_PIXEL_RATE_CNTL 0x140
1083#define mmDP_DTO0_PHASE 0x141
1084#define mmDP_DTO0_MODULO 0x142
1085#define mmCRTC0_PHYPLL_PIXEL_RATE_CNTL 0x143
1086#define mmCRTC1_PIXEL_RATE_CNTL 0x144
1087#define mmDP_DTO1_PHASE 0x145
1088#define mmDP_DTO1_MODULO 0x146
1089#define mmCRTC1_PHYPLL_PIXEL_RATE_CNTL 0x147
1090#define mmCRTC2_PIXEL_RATE_CNTL 0x148
1091#define mmDP_DTO2_PHASE 0x149
1092#define mmDP_DTO2_MODULO 0x14a
1093#define mmCRTC2_PHYPLL_PIXEL_RATE_CNTL 0x14b
1094#define mmCRTC3_PIXEL_RATE_CNTL 0x14c
1095#define mmDP_DTO3_PHASE 0x14d
1096#define mmDP_DTO3_MODULO 0x14e
1097#define mmCRTC3_PHYPLL_PIXEL_RATE_CNTL 0x14f
1098#define mmCRTC4_PIXEL_RATE_CNTL 0x150
1099#define mmDP_DTO4_PHASE 0x151
1100#define mmDP_DTO4_MODULO 0x152
1101#define mmCRTC4_PHYPLL_PIXEL_RATE_CNTL 0x153
1102#define mmCRTC5_PIXEL_RATE_CNTL 0x154
1103#define mmDP_DTO5_PHASE 0x155
1104#define mmDP_DTO5_MODULO 0x156
1105#define mmCRTC5_PHYPLL_PIXEL_RATE_CNTL 0x157
1106#define mmDCCG_SOFT_RESET 0x15f
1107#define mmSYMCLKA_CLOCK_ENABLE 0x160
1108#define mmSYMCLKB_CLOCK_ENABLE 0x161
1109#define mmSYMCLKC_CLOCK_ENABLE 0x162
1110#define mmSYMCLKD_CLOCK_ENABLE 0x163
1111#define mmSYMCLKE_CLOCK_ENABLE 0x164
1112#define mmSYMCLKF_CLOCK_ENABLE 0x165
1113#define mmDPDBG_CLK_FORCE_CONTROL 0x10d
1114#define mmDCCG_AUDIO_DTO_SOURCE 0x16b
1115#define mmDCCG_AUDIO_DTO0_PHASE 0x16c
1116#define mmDCCG_AUDIO_DTO0_MODULE 0x16d
1117#define mmDCCG_AUDIO_DTO1_PHASE 0x16e
1118#define mmDCCG_AUDIO_DTO1_MODULE 0x16f
1119#define mmDCCG_TEST_DEBUG_INDEX 0x17c
1120#define mmDCCG_TEST_DEBUG_DATA 0x17d
1121#define mmDCCG_TEST_CLK_SEL 0x17e
1122#define mmCPLL_MACRO_CNTL_RESERVED0 0x5fd0
1123#define mmDCCG_CPLL0_CPLL_MACRO_CNTL_RESERVED0 0x5fd0
1124#define mmDCCG_CPLL1_CPLL_MACRO_CNTL_RESERVED0 0x5fdc
1125#define mmDCCG_CPLL2_CPLL_MACRO_CNTL_RESERVED0 0x5fe8
1126#define mmDCCG_CPLL3_CPLL_MACRO_CNTL_RESERVED0 0x5ff4
1127#define mmCPLL_MACRO_CNTL_RESERVED1 0x5fd1
1128#define mmDCCG_CPLL0_CPLL_MACRO_CNTL_RESERVED1 0x5fd1
1129#define mmDCCG_CPLL1_CPLL_MACRO_CNTL_RESERVED1 0x5fdd
1130#define mmDCCG_CPLL2_CPLL_MACRO_CNTL_RESERVED1 0x5fe9
1131#define mmDCCG_CPLL3_CPLL_MACRO_CNTL_RESERVED1 0x5ff5
1132#define mmCPLL_MACRO_CNTL_RESERVED2 0x5fd2
1133#define mmDCCG_CPLL0_CPLL_MACRO_CNTL_RESERVED2 0x5fd2
1134#define mmDCCG_CPLL1_CPLL_MACRO_CNTL_RESERVED2 0x5fde
1135#define mmDCCG_CPLL2_CPLL_MACRO_CNTL_RESERVED2 0x5fea
1136#define mmDCCG_CPLL3_CPLL_MACRO_CNTL_RESERVED2 0x5ff6
1137#define mmCPLL_MACRO_CNTL_RESERVED3 0x5fd3
1138#define mmDCCG_CPLL0_CPLL_MACRO_CNTL_RESERVED3 0x5fd3
1139#define mmDCCG_CPLL1_CPLL_MACRO_CNTL_RESERVED3 0x5fdf
1140#define mmDCCG_CPLL2_CPLL_MACRO_CNTL_RESERVED3 0x5feb
1141#define mmDCCG_CPLL3_CPLL_MACRO_CNTL_RESERVED3 0x5ff7
1142#define mmCPLL_MACRO_CNTL_RESERVED4 0x5fd4
1143#define mmDCCG_CPLL0_CPLL_MACRO_CNTL_RESERVED4 0x5fd4
1144#define mmDCCG_CPLL1_CPLL_MACRO_CNTL_RESERVED4 0x5fe0
1145#define mmDCCG_CPLL2_CPLL_MACRO_CNTL_RESERVED4 0x5fec
1146#define mmDCCG_CPLL3_CPLL_MACRO_CNTL_RESERVED4 0x5ff8
1147#define mmCPLL_MACRO_CNTL_RESERVED5 0x5fd5
1148#define mmDCCG_CPLL0_CPLL_MACRO_CNTL_RESERVED5 0x5fd5
1149#define mmDCCG_CPLL1_CPLL_MACRO_CNTL_RESERVED5 0x5fe1
1150#define mmDCCG_CPLL2_CPLL_MACRO_CNTL_RESERVED5 0x5fed
1151#define mmDCCG_CPLL3_CPLL_MACRO_CNTL_RESERVED5 0x5ff9
1152#define mmCPLL_MACRO_CNTL_RESERVED6 0x5fd6
1153#define mmDCCG_CPLL0_CPLL_MACRO_CNTL_RESERVED6 0x5fd6
1154#define mmDCCG_CPLL1_CPLL_MACRO_CNTL_RESERVED6 0x5fe2
1155#define mmDCCG_CPLL2_CPLL_MACRO_CNTL_RESERVED6 0x5fee
1156#define mmDCCG_CPLL3_CPLL_MACRO_CNTL_RESERVED6 0x5ffa
1157#define mmCPLL_MACRO_CNTL_RESERVED7 0x5fd7
1158#define mmDCCG_CPLL0_CPLL_MACRO_CNTL_RESERVED7 0x5fd7
1159#define mmDCCG_CPLL1_CPLL_MACRO_CNTL_RESERVED7 0x5fe3
1160#define mmDCCG_CPLL2_CPLL_MACRO_CNTL_RESERVED7 0x5fef
1161#define mmDCCG_CPLL3_CPLL_MACRO_CNTL_RESERVED7 0x5ffb
1162#define mmCPLL_MACRO_CNTL_RESERVED8 0x5fd8
1163#define mmDCCG_CPLL0_CPLL_MACRO_CNTL_RESERVED8 0x5fd8
1164#define mmDCCG_CPLL1_CPLL_MACRO_CNTL_RESERVED8 0x5fe4
1165#define mmDCCG_CPLL2_CPLL_MACRO_CNTL_RESERVED8 0x5ff0
1166#define mmDCCG_CPLL3_CPLL_MACRO_CNTL_RESERVED8 0x5ffc
1167#define mmCPLL_MACRO_CNTL_RESERVED9 0x5fd9
1168#define mmDCCG_CPLL0_CPLL_MACRO_CNTL_RESERVED9 0x5fd9
1169#define mmDCCG_CPLL1_CPLL_MACRO_CNTL_RESERVED9 0x5fe5
1170#define mmDCCG_CPLL2_CPLL_MACRO_CNTL_RESERVED9 0x5ff1
1171#define mmDCCG_CPLL3_CPLL_MACRO_CNTL_RESERVED9 0x5ffd
1172#define mmCPLL_MACRO_CNTL_RESERVED10 0x5fda
1173#define mmDCCG_CPLL0_CPLL_MACRO_CNTL_RESERVED10 0x5fda
1174#define mmDCCG_CPLL1_CPLL_MACRO_CNTL_RESERVED10 0x5fe6
1175#define mmDCCG_CPLL2_CPLL_MACRO_CNTL_RESERVED10 0x5ff2
1176#define mmDCCG_CPLL3_CPLL_MACRO_CNTL_RESERVED10 0x5ffe
1177#define mmCPLL_MACRO_CNTL_RESERVED11 0x5fdb
1178#define mmDCCG_CPLL0_CPLL_MACRO_CNTL_RESERVED11 0x5fdb
1179#define mmDCCG_CPLL1_CPLL_MACRO_CNTL_RESERVED11 0x5fe7
1180#define mmDCCG_CPLL2_CPLL_MACRO_CNTL_RESERVED11 0x5ff3
1181#define mmDCCG_CPLL3_CPLL_MACRO_CNTL_RESERVED11 0x5fff
1182#define mmPLL_MACRO_CNTL_RESERVED0 0x1700
1183#define mmDCCG_PLL0_PLL_MACRO_CNTL_RESERVED0 0x1700
1184#define mmDCCG_PLL1_PLL_MACRO_CNTL_RESERVED0 0x172a
1185#define mmDCCG_PLL2_PLL_MACRO_CNTL_RESERVED0 0x1754
1186#define mmPLL_MACRO_CNTL_RESERVED1 0x1701
1187#define mmDCCG_PLL0_PLL_MACRO_CNTL_RESERVED1 0x1701
1188#define mmDCCG_PLL1_PLL_MACRO_CNTL_RESERVED1 0x172b
1189#define mmDCCG_PLL2_PLL_MACRO_CNTL_RESERVED1 0x1755
1190#define mmPLL_MACRO_CNTL_RESERVED2 0x1702
1191#define mmDCCG_PLL0_PLL_MACRO_CNTL_RESERVED2 0x1702
1192#define mmDCCG_PLL1_PLL_MACRO_CNTL_RESERVED2 0x172c
1193#define mmDCCG_PLL2_PLL_MACRO_CNTL_RESERVED2 0x1756
1194#define mmPLL_MACRO_CNTL_RESERVED3 0x1703
1195#define mmDCCG_PLL0_PLL_MACRO_CNTL_RESERVED3 0x1703
1196#define mmDCCG_PLL1_PLL_MACRO_CNTL_RESERVED3 0x172d
1197#define mmDCCG_PLL2_PLL_MACRO_CNTL_RESERVED3 0x1757
1198#define mmPLL_MACRO_CNTL_RESERVED4 0x1704
1199#define mmDCCG_PLL0_PLL_MACRO_CNTL_RESERVED4 0x1704
1200#define mmDCCG_PLL1_PLL_MACRO_CNTL_RESERVED4 0x172e
1201#define mmDCCG_PLL2_PLL_MACRO_CNTL_RESERVED4 0x1758
1202#define mmPLL_MACRO_CNTL_RESERVED5 0x1705
1203#define mmDCCG_PLL0_PLL_MACRO_CNTL_RESERVED5 0x1705
1204#define mmDCCG_PLL1_PLL_MACRO_CNTL_RESERVED5 0x172f
1205#define mmDCCG_PLL2_PLL_MACRO_CNTL_RESERVED5 0x1759
1206#define mmPLL_MACRO_CNTL_RESERVED6 0x1706
1207#define mmDCCG_PLL0_PLL_MACRO_CNTL_RESERVED6 0x1706
1208#define mmDCCG_PLL1_PLL_MACRO_CNTL_RESERVED6 0x1730
1209#define mmDCCG_PLL2_PLL_MACRO_CNTL_RESERVED6 0x175a
1210#define mmPLL_MACRO_CNTL_RESERVED7 0x1707
1211#define mmDCCG_PLL0_PLL_MACRO_CNTL_RESERVED7 0x1707
1212#define mmDCCG_PLL1_PLL_MACRO_CNTL_RESERVED7 0x1731
1213#define mmDCCG_PLL2_PLL_MACRO_CNTL_RESERVED7 0x175b
1214#define mmPLL_MACRO_CNTL_RESERVED8 0x1708
1215#define mmDCCG_PLL0_PLL_MACRO_CNTL_RESERVED8 0x1708
1216#define mmDCCG_PLL1_PLL_MACRO_CNTL_RESERVED8 0x1732
1217#define mmDCCG_PLL2_PLL_MACRO_CNTL_RESERVED8 0x175c
1218#define mmPLL_MACRO_CNTL_RESERVED9 0x1709
1219#define mmDCCG_PLL0_PLL_MACRO_CNTL_RESERVED9 0x1709
1220#define mmDCCG_PLL1_PLL_MACRO_CNTL_RESERVED9 0x1733
1221#define mmDCCG_PLL2_PLL_MACRO_CNTL_RESERVED9 0x175d
1222#define mmPLL_MACRO_CNTL_RESERVED10 0x170a
1223#define mmDCCG_PLL0_PLL_MACRO_CNTL_RESERVED10 0x170a
1224#define mmDCCG_PLL1_PLL_MACRO_CNTL_RESERVED10 0x1734
1225#define mmDCCG_PLL2_PLL_MACRO_CNTL_RESERVED10 0x175e
1226#define mmPLL_MACRO_CNTL_RESERVED11 0x170b
1227#define mmDCCG_PLL0_PLL_MACRO_CNTL_RESERVED11 0x170b
1228#define mmDCCG_PLL1_PLL_MACRO_CNTL_RESERVED11 0x1735
1229#define mmDCCG_PLL2_PLL_MACRO_CNTL_RESERVED11 0x175f
1230#define mmPLL_MACRO_CNTL_RESERVED12 0x170c
1231#define mmDCCG_PLL0_PLL_MACRO_CNTL_RESERVED12 0x170c
1232#define mmDCCG_PLL1_PLL_MACRO_CNTL_RESERVED12 0x1736
1233#define mmDCCG_PLL2_PLL_MACRO_CNTL_RESERVED12 0x1760
1234#define mmPLL_MACRO_CNTL_RESERVED13 0x170d
1235#define mmDCCG_PLL0_PLL_MACRO_CNTL_RESERVED13 0x170d
1236#define mmDCCG_PLL1_PLL_MACRO_CNTL_RESERVED13 0x1737
1237#define mmDCCG_PLL2_PLL_MACRO_CNTL_RESERVED13 0x1761
1238#define mmPLL_MACRO_CNTL_RESERVED14 0x170e
1239#define mmDCCG_PLL0_PLL_MACRO_CNTL_RESERVED14 0x170e
1240#define mmDCCG_PLL1_PLL_MACRO_CNTL_RESERVED14 0x1738
1241#define mmDCCG_PLL2_PLL_MACRO_CNTL_RESERVED14 0x1762
1242#define mmPLL_MACRO_CNTL_RESERVED15 0x170f
1243#define mmDCCG_PLL0_PLL_MACRO_CNTL_RESERVED15 0x170f
1244#define mmDCCG_PLL1_PLL_MACRO_CNTL_RESERVED15 0x1739
1245#define mmDCCG_PLL2_PLL_MACRO_CNTL_RESERVED15 0x1763
1246#define mmPLL_MACRO_CNTL_RESERVED16 0x1710
1247#define mmDCCG_PLL0_PLL_MACRO_CNTL_RESERVED16 0x1710
1248#define mmDCCG_PLL1_PLL_MACRO_CNTL_RESERVED16 0x173a
1249#define mmDCCG_PLL2_PLL_MACRO_CNTL_RESERVED16 0x1764
1250#define mmPLL_MACRO_CNTL_RESERVED17 0x1711
1251#define mmDCCG_PLL0_PLL_MACRO_CNTL_RESERVED17 0x1711
1252#define mmDCCG_PLL1_PLL_MACRO_CNTL_RESERVED17 0x173b
1253#define mmDCCG_PLL2_PLL_MACRO_CNTL_RESERVED17 0x1765
1254#define mmPLL_MACRO_CNTL_RESERVED18 0x1712
1255#define mmDCCG_PLL0_PLL_MACRO_CNTL_RESERVED18 0x1712
1256#define mmDCCG_PLL1_PLL_MACRO_CNTL_RESERVED18 0x173c
1257#define mmDCCG_PLL2_PLL_MACRO_CNTL_RESERVED18 0x1766
1258#define mmPLL_MACRO_CNTL_RESERVED19 0x1713
1259#define mmDCCG_PLL0_PLL_MACRO_CNTL_RESERVED19 0x1713
1260#define mmDCCG_PLL1_PLL_MACRO_CNTL_RESERVED19 0x173d
1261#define mmDCCG_PLL2_PLL_MACRO_CNTL_RESERVED19 0x1767
1262#define mmPLL_MACRO_CNTL_RESERVED20 0x1714
1263#define mmDCCG_PLL0_PLL_MACRO_CNTL_RESERVED20 0x1714
1264#define mmDCCG_PLL1_PLL_MACRO_CNTL_RESERVED20 0x173e
1265#define mmDCCG_PLL2_PLL_MACRO_CNTL_RESERVED20 0x1768
1266#define mmPLL_MACRO_CNTL_RESERVED21 0x1715
1267#define mmDCCG_PLL0_PLL_MACRO_CNTL_RESERVED21 0x1715
1268#define mmDCCG_PLL1_PLL_MACRO_CNTL_RESERVED21 0x173f
1269#define mmDCCG_PLL2_PLL_MACRO_CNTL_RESERVED21 0x1769
1270#define mmPLL_MACRO_CNTL_RESERVED22 0x1716
1271#define mmDCCG_PLL0_PLL_MACRO_CNTL_RESERVED22 0x1716
1272#define mmDCCG_PLL1_PLL_MACRO_CNTL_RESERVED22 0x1740
1273#define mmDCCG_PLL2_PLL_MACRO_CNTL_RESERVED22 0x176a
1274#define mmPLL_MACRO_CNTL_RESERVED23 0x1717
1275#define mmDCCG_PLL0_PLL_MACRO_CNTL_RESERVED23 0x1717
1276#define mmDCCG_PLL1_PLL_MACRO_CNTL_RESERVED23 0x1741
1277#define mmDCCG_PLL2_PLL_MACRO_CNTL_RESERVED23 0x176b
1278#define mmPLL_MACRO_CNTL_RESERVED24 0x1718
1279#define mmDCCG_PLL0_PLL_MACRO_CNTL_RESERVED24 0x1718
1280#define mmDCCG_PLL1_PLL_MACRO_CNTL_RESERVED24 0x1742
1281#define mmDCCG_PLL2_PLL_MACRO_CNTL_RESERVED24 0x176c
1282#define mmPLL_MACRO_CNTL_RESERVED25 0x1719
1283#define mmDCCG_PLL0_PLL_MACRO_CNTL_RESERVED25 0x1719
1284#define mmDCCG_PLL1_PLL_MACRO_CNTL_RESERVED25 0x1743
1285#define mmDCCG_PLL2_PLL_MACRO_CNTL_RESERVED25 0x176d
1286#define mmPLL_MACRO_CNTL_RESERVED26 0x171a
1287#define mmDCCG_PLL0_PLL_MACRO_CNTL_RESERVED26 0x171a
1288#define mmDCCG_PLL1_PLL_MACRO_CNTL_RESERVED26 0x1744
1289#define mmDCCG_PLL2_PLL_MACRO_CNTL_RESERVED26 0x176e
1290#define mmPLL_MACRO_CNTL_RESERVED27 0x171b
1291#define mmDCCG_PLL0_PLL_MACRO_CNTL_RESERVED27 0x171b
1292#define mmDCCG_PLL1_PLL_MACRO_CNTL_RESERVED27 0x1745
1293#define mmDCCG_PLL2_PLL_MACRO_CNTL_RESERVED27 0x176f
1294#define mmPLL_MACRO_CNTL_RESERVED28 0x171c
1295#define mmDCCG_PLL0_PLL_MACRO_CNTL_RESERVED28 0x171c
1296#define mmDCCG_PLL1_PLL_MACRO_CNTL_RESERVED28 0x1746
1297#define mmDCCG_PLL2_PLL_MACRO_CNTL_RESERVED28 0x1770
1298#define mmPLL_MACRO_CNTL_RESERVED29 0x171d
1299#define mmDCCG_PLL0_PLL_MACRO_CNTL_RESERVED29 0x171d
1300#define mmDCCG_PLL1_PLL_MACRO_CNTL_RESERVED29 0x1747
1301#define mmDCCG_PLL2_PLL_MACRO_CNTL_RESERVED29 0x1771
1302#define mmPLL_MACRO_CNTL_RESERVED30 0x171e
1303#define mmDCCG_PLL0_PLL_MACRO_CNTL_RESERVED30 0x171e
1304#define mmDCCG_PLL1_PLL_MACRO_CNTL_RESERVED30 0x1748
1305#define mmDCCG_PLL2_PLL_MACRO_CNTL_RESERVED30 0x1772
1306#define mmPLL_MACRO_CNTL_RESERVED31 0x171f
1307#define mmDCCG_PLL0_PLL_MACRO_CNTL_RESERVED31 0x171f
1308#define mmDCCG_PLL1_PLL_MACRO_CNTL_RESERVED31 0x1749
1309#define mmDCCG_PLL2_PLL_MACRO_CNTL_RESERVED31 0x1773
1310#define mmPLL_MACRO_CNTL_RESERVED32 0x1720
1311#define mmDCCG_PLL0_PLL_MACRO_CNTL_RESERVED32 0x1720
1312#define mmDCCG_PLL1_PLL_MACRO_CNTL_RESERVED32 0x174a
1313#define mmDCCG_PLL2_PLL_MACRO_CNTL_RESERVED32 0x1774
1314#define mmPLL_MACRO_CNTL_RESERVED33 0x1721
1315#define mmDCCG_PLL0_PLL_MACRO_CNTL_RESERVED33 0x1721
1316#define mmDCCG_PLL1_PLL_MACRO_CNTL_RESERVED33 0x174b
1317#define mmDCCG_PLL2_PLL_MACRO_CNTL_RESERVED33 0x1775
1318#define mmPLL_MACRO_CNTL_RESERVED34 0x1722
1319#define mmDCCG_PLL0_PLL_MACRO_CNTL_RESERVED34 0x1722
1320#define mmDCCG_PLL1_PLL_MACRO_CNTL_RESERVED34 0x174c
1321#define mmDCCG_PLL2_PLL_MACRO_CNTL_RESERVED34 0x1776
1322#define mmPLL_MACRO_CNTL_RESERVED35 0x1723
1323#define mmDCCG_PLL0_PLL_MACRO_CNTL_RESERVED35 0x1723
1324#define mmDCCG_PLL1_PLL_MACRO_CNTL_RESERVED35 0x174d
1325#define mmDCCG_PLL2_PLL_MACRO_CNTL_RESERVED35 0x1777
1326#define mmPLL_MACRO_CNTL_RESERVED36 0x1724
1327#define mmDCCG_PLL0_PLL_MACRO_CNTL_RESERVED36 0x1724
1328#define mmDCCG_PLL1_PLL_MACRO_CNTL_RESERVED36 0x174e
1329#define mmDCCG_PLL2_PLL_MACRO_CNTL_RESERVED36 0x1778
1330#define mmPLL_MACRO_CNTL_RESERVED37 0x1725
1331#define mmDCCG_PLL0_PLL_MACRO_CNTL_RESERVED37 0x1725
1332#define mmDCCG_PLL1_PLL_MACRO_CNTL_RESERVED37 0x174f
1333#define mmDCCG_PLL2_PLL_MACRO_CNTL_RESERVED37 0x1779
1334#define mmPLL_MACRO_CNTL_RESERVED38 0x1726
1335#define mmDCCG_PLL0_PLL_MACRO_CNTL_RESERVED38 0x1726
1336#define mmDCCG_PLL1_PLL_MACRO_CNTL_RESERVED38 0x1750
1337#define mmDCCG_PLL2_PLL_MACRO_CNTL_RESERVED38 0x177a
1338#define mmPLL_MACRO_CNTL_RESERVED39 0x1727
1339#define mmDCCG_PLL0_PLL_MACRO_CNTL_RESERVED39 0x1727
1340#define mmDCCG_PLL1_PLL_MACRO_CNTL_RESERVED39 0x1751
1341#define mmDCCG_PLL2_PLL_MACRO_CNTL_RESERVED39 0x177b
1342#define mmPLL_MACRO_CNTL_RESERVED40 0x1728
1343#define mmDCCG_PLL0_PLL_MACRO_CNTL_RESERVED40 0x1728
1344#define mmDCCG_PLL1_PLL_MACRO_CNTL_RESERVED40 0x1752
1345#define mmDCCG_PLL2_PLL_MACRO_CNTL_RESERVED40 0x177c
1346#define mmPLL_MACRO_CNTL_RESERVED41 0x1729
1347#define mmDCCG_PLL0_PLL_MACRO_CNTL_RESERVED41 0x1729
1348#define mmDCCG_PLL1_PLL_MACRO_CNTL_RESERVED41 0x1753
1349#define mmDCCG_PLL2_PLL_MACRO_CNTL_RESERVED41 0x177d
1350#define mmDENTIST_DISPCLK_CNTL 0x124
1351#define mmDCDEBUG_BUS_CLK1_SEL 0x16c4
1352#define mmDCDEBUG_BUS_CLK2_SEL 0x16c5
1353#define mmDCDEBUG_BUS_CLK3_SEL 0x16c6
1354#define mmDCDEBUG_BUS_CLK4_SEL 0x16c7
1355#define mmDCDEBUG_BUS_CLK5_SEL 0x16c8
1356#define mmDCDEBUG_OUT_PIN_OVERRIDE 0x16c9
1357#define mmDCDEBUG_OUT_CNTL 0x16ca
1358#define mmDCDEBUG_OUT_DATA 0x16cb
1359#define mmDMIF_CONTROL 0x2f6
1360#define mmDMIF_STATUS 0x2f7
1361#define mmDMIFV_STATUS 0x2f5
1362#define mmDMIF_HW_DEBUG 0x2f8
1363#define mmDMIF_ARBITRATION_CONTROL 0x2f9
1364#define mmPIPE0_ARBITRATION_CONTROL3 0x2fa
1365#define mmPIPE1_ARBITRATION_CONTROL3 0x2fb
1366#define mmPIPE2_ARBITRATION_CONTROL3 0x2fc
1367#define mmPIPE3_ARBITRATION_CONTROL3 0x2fd
1368#define mmPIPE4_ARBITRATION_CONTROL3 0x2fe
1369#define mmPIPE5_ARBITRATION_CONTROL3 0x2ff
1370#define mmPIPE6_ARBITRATION_CONTROL3 0x32a
1371#define mmPIPE7_ARBITRATION_CONTROL3 0x32b
1372#define mmDMIF_P_VMID 0x300
1373#define mmDMIF_URG_OVERRIDE 0x329
1374#define mmDMIF_TEST_DEBUG_INDEX 0x301
1375#define mmDMIF_TEST_DEBUG_DATA 0x302
1376#define ixDMIF_DEBUG02_CORE0 0x2
1377#define ixDMIF_DEBUG02_CORE1 0xa
1378#define mmDMIF_ADDR_CALC 0x303
1379#define mmDMIF_STATUS2 0x304
1380#define mmPIPE0_MAX_REQUESTS 0x305
1381#define mmPIPE1_MAX_REQUESTS 0x306
1382#define mmPIPE2_MAX_REQUESTS 0x307
1383#define mmPIPE3_MAX_REQUESTS 0x308
1384#define mmPIPE4_MAX_REQUESTS 0x309
1385#define mmPIPE5_MAX_REQUESTS 0x30a
1386#define mmPIPE6_MAX_REQUESTS 0x32c
1387#define mmPIPE7_MAX_REQUESTS 0x32d
1388#define mmDVMM_REG_RD_STATUS 0x32e
1389#define mmDVMM_REG_RD_DATA 0x32f
1390#define mmDVMM_PTE_REQ 0x330
1391#define mmDVMM_CNTL 0x331
1392#define mmDVMM_FAULT_STATUS 0x332
1393#define mmDVMM_FAULT_ADDR 0x333
1394#define mmLOW_POWER_TILING_CONTROL 0x30b
1395#define mmMCIF_CONTROL 0x30c
1396#define mmMCIF_WRITE_COMBINE_CONTROL 0x30d
1397#define mmMCIF_TEST_DEBUG_INDEX 0x30e
1398#define mmMCIF_TEST_DEBUG_DATA 0x30f
1399#define ixIDDCCIF02_DBG_DCCIF_C 0x9
1400#define ixIDDCCIF04_DBG_DCCIF_E 0xb
1401#define ixIDDCCIF05_DBG_DCCIF_F 0xc
1402#define mmMCIF_VMID 0x310
1403#define mmMCIF_MEM_CONTROL 0x311
1404#define mmCC_DC_PIPE_DIS 0x312
1405#define mmMC_DC_INTERFACE_NACK_STATUS 0x313
1406#define mmRBBMIF_TIMEOUT 0x314
1407#define mmRBBMIF_STATUS 0x315
1408#define mmRBBMIF_TIMEOUT_DIS 0x316
1409#define mmRBBMIF_STATUS_FLAG 0x327
1410#define mmDCI_MEM_PWR_STATUS 0x317
1411#define mmDCI_MEM_PWR_STATUS2 0x318
1412#define mmDCI_MEM_PWR_STATUS3 0x33d
1413#define mmDCI_CLK_CNTL 0x319
1414#define mmDCI_CLK_RAMP_CNTL 0x31a
1415#define mmDCI_MEM_PWR_CNTL 0x31b
1416#define mmDCI_MEM_PWR_CNTL2 0x31c
1417#define mmDCI_MEM_PWR_CNTL3 0x31d
1418#define mmDCI_MEM_PWR_CNTL4 0x33b
1419#define mmDVMM_PTE_PGMEM_CONTROL 0x335
1420#define mmDVMM_PTE_PGMEM_STATE 0x336
1421#define mmDCI_SOFT_RESET 0x328
1422#define mmDCI_MISC 0x33c
1423#define mmDCI_TEST_DEBUG_INDEX 0x31e
1424#define mmDCI_TEST_DEBUG_DATA 0x31f
1425#define mmDCI_DEBUG_CONFIG 0x320
1426#define mmPIPE0_DMIF_BUFFER_CONTROL 0x321
1427#define mmPIPE1_DMIF_BUFFER_CONTROL 0x322
1428#define mmPIPE2_DMIF_BUFFER_CONTROL 0x323
1429#define mmPIPE3_DMIF_BUFFER_CONTROL 0x324
1430#define mmPIPE4_DMIF_BUFFER_CONTROL 0x325
1431#define mmPIPE5_DMIF_BUFFER_CONTROL 0x326
1432#define mmDC_GENERICA 0x4800
1433#define mmDC_GENERICB 0x4801
1434#define mmDC_PAD_EXTERN_SIG 0x4802
1435#define mmDC_REF_CLK_CNTL 0x4803
1436#define mmDC_GPIO_DEBUG 0x4804
1437#define mmUNIPHYA_LINK_CNTL 0x4805
1438#define mmUNIPHYB_LINK_CNTL 0x4807
1439#define mmUNIPHYC_LINK_CNTL 0x4809
1440#define mmUNIPHYD_LINK_CNTL 0x480b
1441#define mmUNIPHYE_LINK_CNTL 0x480d
1442#define mmUNIPHYF_LINK_CNTL 0x480f
1443#define mmUNIPHYG_LINK_CNTL 0x4811
1444#define mmUNIPHYA_CHANNEL_XBAR_CNTL 0x4806
1445#define mmUNIPHYB_CHANNEL_XBAR_CNTL 0x4808
1446#define mmUNIPHYC_CHANNEL_XBAR_CNTL 0x480a
1447#define mmUNIPHYD_CHANNEL_XBAR_CNTL 0x480c
1448#define mmUNIPHYE_CHANNEL_XBAR_CNTL 0x480e
1449#define mmUNIPHYF_CHANNEL_XBAR_CNTL 0x4810
1450#define mmUNIPHYG_CHANNEL_XBAR_CNTL 0x4812
1451#define mmUNIPHYLPA_LINK_CNTL 0x4847
1452#define mmUNIPHYLPB_LINK_CNTL 0x4848
1453#define mmUNIPHYLPA_CHANNEL_XBAR_CNTL 0x4849
1454#define mmUNIPHYLPB_CHANNEL_XBAR_CNTL 0x484a
1455#define mmUNIPHY_IMPCAL_LINKA 0x4838
1456#define mmUNIPHY_IMPCAL_LINKB 0x4839
1457#define mmUNIPHY_IMPCAL_LINKC 0x483f
1458#define mmUNIPHY_IMPCAL_LINKD 0x4840
1459#define mmUNIPHY_IMPCAL_LINKE 0x4843
1460#define mmUNIPHY_IMPCAL_LINKF 0x4844
1461#define mmUNIPHY_IMPCAL_PERIOD 0x483a
1462#define mmAUXP_IMPCAL 0x483b
1463#define mmAUXN_IMPCAL 0x483c
1464#define mmDCIO_IMPCAL_CNTL 0x483d
1465#define mmUNIPHY_IMPCAL_PSW_AB 0x483e
1466#define mmDCIO_IMPCAL_CNTL_CD 0x4841
1467#define mmUNIPHY_IMPCAL_PSW_CD 0x4842
1468#define mmDCIO_IMPCAL_CNTL_EF 0x4845
1469#define mmUNIPHY_IMPCAL_PSW_EF 0x4846
1470#define mmDCIO_WRCMD_DELAY 0x4816
1471#define mmDC_PINSTRAPS 0x4818
1472#define mmDC_DVODATA_CONFIG 0x481a
1473#define mmLVTMA_PWRSEQ_CNTL 0x481b
1474#define mmLVTMA_PWRSEQ_STATE 0x481c
1475#define mmLVTMA_PWRSEQ_REF_DIV 0x481d
1476#define mmLVTMA_PWRSEQ_DELAY1 0x481e
1477#define mmLVTMA_PWRSEQ_DELAY2 0x481f
1478#define mmBL_PWM_CNTL 0x4820
1479#define mmBL_PWM_CNTL2 0x4821
1480#define mmBL_PWM_PERIOD_CNTL 0x4822
1481#define mmBL_PWM_GRP1_REG_LOCK 0x4823
1482#define mmDCIO_GSL_GENLK_PAD_CNTL 0x4824
1483#define mmDCIO_GSL_SWAPLOCK_PAD_CNTL 0x4825
1484#define mmDCIO_GSL0_CNTL 0x4826
1485#define mmDCIO_GSL1_CNTL 0x4827
1486#define mmDCIO_GSL2_CNTL 0x4828
1487#define mmDC_GPU_TIMER_START_POSITION_V_UPDATE 0x4829
1488#define mmDC_GPU_TIMER_START_POSITION_P_FLIP 0x482a
1489#define mmDC_GPU_TIMER_READ 0x482b
1490#define mmDC_GPU_TIMER_READ_CNTL 0x482c
1491#define mmDCIO_CLOCK_CNTL 0x482d
1492#define mmDCIO_DEBUG 0x482f
1493#define mmDCO_DCFE_EXT_VSYNC_CNTL 0x4830
1494#define mmDBG_OUT_CNTL 0x4834
1495#define mmDCIO_DEBUG_CONFIG 0x4835
1496#define mmDCIO_SOFT_RESET 0x4836
1497#define mmDCIO_DPHY_SEL 0x4837
1498#define mmDCIO_DPCS_TX_INTERRUPT 0x484b
1499#define mmDCIO_DPCS_RX_INTERRUPT 0x484c
1500#define mmDCIO_SEMAPHORE0 0x484d
1501#define mmDCIO_SEMAPHORE1 0x484e
1502#define mmDCIO_SEMAPHORE2 0x484f
1503#define mmDCIO_SEMAPHORE3 0x4850
1504#define mmDCIO_SEMAPHORE4 0x4851
1505#define mmDCIO_SEMAPHORE5 0x4852
1506#define mmDCIO_SEMAPHORE6 0x4853
1507#define mmDCIO_SEMAPHORE7 0x4854
1508#define mmDCIO_TEST_DEBUG_INDEX 0x4831
1509#define mmDCIO_TEST_DEBUG_DATA 0x4832
1510#define ixDCIO_DEBUG1 0x1
1511#define ixDCIO_DEBUG2 0x2
1512#define ixDCIO_DEBUG3 0x3
1513#define ixDCIO_DEBUG4 0x4
1514#define ixDCIO_DEBUG5 0x5
1515#define ixDCIO_DEBUG6 0x6
1516#define ixDCIO_DEBUG7 0x7
1517#define ixDCIO_DEBUG8 0x8
1518#define ixDCIO_DEBUG9 0x9
1519#define ixDCIO_DEBUGA 0xa
1520#define ixDCIO_DEBUGB 0xb
1521#define ixDCIO_DEBUGC 0xc
1522#define ixDCIO_DEBUGD 0xd
1523#define ixDCIO_DEBUGE 0xe
1524#define ixDCIO_DEBUGF 0xf
1525#define ixDCIO_DEBUG10 0x10
1526#define ixDCIO_DEBUG11 0x11
1527#define ixDCIO_DEBUG12 0x12
1528#define ixDCIO_DEBUG13 0x13
1529#define ixDCIO_DEBUG14 0x14
1530#define ixDCIO_DEBUG15 0x15
1531#define ixDCIO_DEBUG16 0x16
1532#define ixDCIO_DEBUG17 0x17
1533#define ixDCIO_DEBUG18 0x18
1534#define ixDCIO_DEBUG19 0x19
1535#define ixDCIO_DEBUG1A 0x1a
1536#define ixDCIO_DEBUG1B 0x1b
1537#define ixDCIO_DEBUG1C 0x1c
1538#define ixDCIO_DEBUG1D 0x1d
1539#define ixDCIO_DEBUG1E 0x1e
1540#define ixDCIO_DEBUG1F 0x1f
1541#define ixDCIO_DEBUG20 0x20
1542#define ixDCIO_DEBUG21 0x21
1543#define ixDCIO_DEBUG22 0x22
1544#define ixDCIO_DEBUG23 0x23
1545#define ixDCIO_DEBUG24 0x24
1546#define ixDCIO_DEBUG25 0x25
1547#define ixDCIO_DEBUG26 0x26
1548#define ixDCIO_DEBUG27 0x27
1549#define ixDCIO_DEBUG28 0x28
1550#define ixDCIO_DEBUG_ID 0x0
1551#define mmDC_GPIO_GENERIC_MASK 0x4860
1552#define mmDC_GPIO_GENERIC_A 0x4861
1553#define mmDC_GPIO_GENERIC_EN 0x4862
1554#define mmDC_GPIO_GENERIC_Y 0x4863
1555#define mmDC_GPIO_DDC1_MASK 0x4868
1556#define mmDC_GPIO_DDC1_A 0x4869
1557#define mmDC_GPIO_DDC1_EN 0x486a
1558#define mmDC_GPIO_DDC1_Y 0x486b
1559#define mmDC_GPIO_DDC2_MASK 0x486c
1560#define mmDC_GPIO_DDC2_A 0x486d
1561#define mmDC_GPIO_DDC2_EN 0x486e
1562#define mmDC_GPIO_DDC2_Y 0x486f
1563#define mmDC_GPIO_DDC3_MASK 0x4870
1564#define mmDC_GPIO_DDC3_A 0x4871
1565#define mmDC_GPIO_DDC3_EN 0x4872
1566#define mmDC_GPIO_DDC3_Y 0x4873
1567#define mmDC_GPIO_DDC4_MASK 0x4874
1568#define mmDC_GPIO_DDC4_A 0x4875
1569#define mmDC_GPIO_DDC4_EN 0x4876
1570#define mmDC_GPIO_DDC4_Y 0x4877
1571#define mmDC_GPIO_DDC5_MASK 0x4878
1572#define mmDC_GPIO_DDC5_A 0x4879
1573#define mmDC_GPIO_DDC5_EN 0x487a
1574#define mmDC_GPIO_DDC5_Y 0x487b
1575#define mmDC_GPIO_DDC6_MASK 0x487c
1576#define mmDC_GPIO_DDC6_A 0x487d
1577#define mmDC_GPIO_DDC6_EN 0x487e
1578#define mmDC_GPIO_DDC6_Y 0x487f
1579#define mmDC_GPIO_DDCVGA_MASK 0x4880
1580#define mmDC_GPIO_DDCVGA_A 0x4881
1581#define mmDC_GPIO_DDCVGA_EN 0x4882
1582#define mmDC_GPIO_DDCVGA_Y 0x4883
1583#define mmDC_GPIO_SYNCA_MASK 0x4884
1584#define mmDC_GPIO_SYNCA_A 0x4885
1585#define mmDC_GPIO_SYNCA_EN 0x4886
1586#define mmDC_GPIO_SYNCA_Y 0x4887
1587#define mmDC_GPIO_GENLK_MASK 0x4888
1588#define mmDC_GPIO_GENLK_A 0x4889
1589#define mmDC_GPIO_GENLK_EN 0x488a
1590#define mmDC_GPIO_GENLK_Y 0x488b
1591#define mmDC_GPIO_HPD_MASK 0x488c
1592#define mmDC_GPIO_HPD_A 0x488d
1593#define mmDC_GPIO_HPD_EN 0x488e
1594#define mmDC_GPIO_HPD_Y 0x488f
1595#define mmDC_GPIO_PWRSEQ_MASK 0x4890
1596#define mmDC_GPIO_PWRSEQ_A 0x4891
1597#define mmDC_GPIO_PWRSEQ_EN 0x4892
1598#define mmDC_GPIO_PWRSEQ_Y 0x4893
1599#define mmDC_GPIO_PAD_STRENGTH_1 0x4894
1600#define mmDC_GPIO_PAD_STRENGTH_2 0x4895
1601#define mmPHY_AUX_CNTL 0x4897
1602#define mmDC_GPIO_I2CPAD_A 0x4899
1603#define mmDC_GPIO_I2CPAD_EN 0x489a
1604#define mmDC_GPIO_I2CPAD_Y 0x489b
1605#define mmDC_GPIO_I2CPAD_STRENGTH 0x489c
1606#define mmDVO_VREF_CONTROL 0x489e
1607#define mmDVO_SKEW_ADJUST 0x489f
1608#define mmDC_GPIO_RECEIVER_EN0 0x48a0
1609#define mmDC_GPIO_RECEIVER_EN1 0x48a1
1610#define mmDC_GPIO_I2S_SPDIF_MASK 0x48a8
1611#define mmDC_GPIO_I2S_SPDIF_A 0x48a9
1612#define mmDC_GPIO_I2S_SPDIF_EN 0x48aa
1613#define mmDC_GPIO_I2S_SPDIF_Y 0x48ab
1614#define mmDC_GPIO_I2S_SPDIF_STRENGTH 0x48ac
1615#define mmDC_GPIO_TX12_EN 0x48ad
1616#define mmDC_GPIO_AUX_CTRL_0 0x48ae
1617#define mmDC_GPIO_AUX_CTRL_1 0x48af
1618#define mmDC_GPIO_AUX_CTRL_2 0x48b0
1619#define mmDC_GPIO_HPD_CTRL_0 0x48b1
1620#define mmDC_GPIO_HPD_CTRL_1 0x48b2
1621#define mmDAC_MACRO_CNTL_RESERVED0 0x48b8
1622#define mmDAC_MACRO_CNTL_RESERVED1 0x48b9
1623#define mmDAC_MACRO_CNTL_RESERVED2 0x48ba
1624#define mmDAC_MACRO_CNTL_RESERVED3 0x48bb
1625#define mmUNIPHY_MACRO_CNTL_RESERVED0 0x48c0
1626#define mmDCIO_UNIPHY0_UNIPHY_MACRO_CNTL_RESERVED0 0x48c0
1627#define mmDCIO_UNIPHY1_UNIPHY_MACRO_CNTL_RESERVED0 0x4960
1628#define mmDCIO_UNIPHY2_UNIPHY_MACRO_CNTL_RESERVED0 0x9a00
1629#define mmDCIO_UNIPHY3_UNIPHY_MACRO_CNTL_RESERVED0 0x9aa0
1630#define mmDCIO_UNIPHY4_UNIPHY_MACRO_CNTL_RESERVED0 0x9b40
1631#define mmDCIO_UNIPHY5_UNIPHY_MACRO_CNTL_RESERVED0 0x9be0
1632#define mmDCIO_UNIPHY6_UNIPHY_MACRO_CNTL_RESERVED0 0x9c80
1633#define mmDCIO_UNIPHY7_UNIPHY_MACRO_CNTL_RESERVED0 0x9d20
1634#define mmUNIPHY_MACRO_CNTL_RESERVED1 0x48c1
1635#define mmDCIO_UNIPHY0_UNIPHY_MACRO_CNTL_RESERVED1 0x48c1
1636#define mmDCIO_UNIPHY1_UNIPHY_MACRO_CNTL_RESERVED1 0x4961
1637#define mmDCIO_UNIPHY2_UNIPHY_MACRO_CNTL_RESERVED1 0x9a01
1638#define mmDCIO_UNIPHY3_UNIPHY_MACRO_CNTL_RESERVED1 0x9aa1
1639#define mmDCIO_UNIPHY4_UNIPHY_MACRO_CNTL_RESERVED1 0x9b41
1640#define mmDCIO_UNIPHY5_UNIPHY_MACRO_CNTL_RESERVED1 0x9be1
1641#define mmDCIO_UNIPHY6_UNIPHY_MACRO_CNTL_RESERVED1 0x9c81
1642#define mmDCIO_UNIPHY7_UNIPHY_MACRO_CNTL_RESERVED1 0x9d21
1643#define mmUNIPHY_MACRO_CNTL_RESERVED2 0x48c2
1644#define mmDCIO_UNIPHY0_UNIPHY_MACRO_CNTL_RESERVED2 0x48c2
1645#define mmDCIO_UNIPHY1_UNIPHY_MACRO_CNTL_RESERVED2 0x4962
1646#define mmDCIO_UNIPHY2_UNIPHY_MACRO_CNTL_RESERVED2 0x9a02
1647#define mmDCIO_UNIPHY3_UNIPHY_MACRO_CNTL_RESERVED2 0x9aa2
1648#define mmDCIO_UNIPHY4_UNIPHY_MACRO_CNTL_RESERVED2 0x9b42
1649#define mmDCIO_UNIPHY5_UNIPHY_MACRO_CNTL_RESERVED2 0x9be2
1650#define mmDCIO_UNIPHY6_UNIPHY_MACRO_CNTL_RESERVED2 0x9c82
1651#define mmDCIO_UNIPHY7_UNIPHY_MACRO_CNTL_RESERVED2 0x9d22
1652#define mmUNIPHY_MACRO_CNTL_RESERVED3 0x48c3
1653#define mmDCIO_UNIPHY0_UNIPHY_MACRO_CNTL_RESERVED3 0x48c3
1654#define mmDCIO_UNIPHY1_UNIPHY_MACRO_CNTL_RESERVED3 0x4963
1655#define mmDCIO_UNIPHY2_UNIPHY_MACRO_CNTL_RESERVED3 0x9a03
1656#define mmDCIO_UNIPHY3_UNIPHY_MACRO_CNTL_RESERVED3 0x9aa3
1657#define mmDCIO_UNIPHY4_UNIPHY_MACRO_CNTL_RESERVED3 0x9b43
1658#define mmDCIO_UNIPHY5_UNIPHY_MACRO_CNTL_RESERVED3 0x9be3
1659#define mmDCIO_UNIPHY6_UNIPHY_MACRO_CNTL_RESERVED3 0x9c83
1660#define mmDCIO_UNIPHY7_UNIPHY_MACRO_CNTL_RESERVED3 0x9d23
1661#define mmUNIPHY_MACRO_CNTL_RESERVED4 0x48c4
1662#define mmDCIO_UNIPHY0_UNIPHY_MACRO_CNTL_RESERVED4 0x48c4
1663#define mmDCIO_UNIPHY1_UNIPHY_MACRO_CNTL_RESERVED4 0x4964
1664#define mmDCIO_UNIPHY2_UNIPHY_MACRO_CNTL_RESERVED4 0x9a04
1665#define mmDCIO_UNIPHY3_UNIPHY_MACRO_CNTL_RESERVED4 0x9aa4
1666#define mmDCIO_UNIPHY4_UNIPHY_MACRO_CNTL_RESERVED4 0x9b44
1667#define mmDCIO_UNIPHY5_UNIPHY_MACRO_CNTL_RESERVED4 0x9be4
1668#define mmDCIO_UNIPHY6_UNIPHY_MACRO_CNTL_RESERVED4 0x9c84
1669#define mmDCIO_UNIPHY7_UNIPHY_MACRO_CNTL_RESERVED4 0x9d24
1670#define mmUNIPHY_MACRO_CNTL_RESERVED5 0x48c5
1671#define mmDCIO_UNIPHY0_UNIPHY_MACRO_CNTL_RESERVED5 0x48c5
1672#define mmDCIO_UNIPHY1_UNIPHY_MACRO_CNTL_RESERVED5 0x4965
1673#define mmDCIO_UNIPHY2_UNIPHY_MACRO_CNTL_RESERVED5 0x9a05
1674#define mmDCIO_UNIPHY3_UNIPHY_MACRO_CNTL_RESERVED5 0x9aa5
1675#define mmDCIO_UNIPHY4_UNIPHY_MACRO_CNTL_RESERVED5 0x9b45
1676#define mmDCIO_UNIPHY5_UNIPHY_MACRO_CNTL_RESERVED5 0x9be5
1677#define mmDCIO_UNIPHY6_UNIPHY_MACRO_CNTL_RESERVED5 0x9c85
1678#define mmDCIO_UNIPHY7_UNIPHY_MACRO_CNTL_RESERVED5 0x9d25
1679#define mmUNIPHY_MACRO_CNTL_RESERVED6 0x48c6
1680#define mmDCIO_UNIPHY0_UNIPHY_MACRO_CNTL_RESERVED6 0x48c6
1681#define mmDCIO_UNIPHY1_UNIPHY_MACRO_CNTL_RESERVED6 0x4966
1682#define mmDCIO_UNIPHY2_UNIPHY_MACRO_CNTL_RESERVED6 0x9a06
1683#define mmDCIO_UNIPHY3_UNIPHY_MACRO_CNTL_RESERVED6 0x9aa6
1684#define mmDCIO_UNIPHY4_UNIPHY_MACRO_CNTL_RESERVED6 0x9b46
1685#define mmDCIO_UNIPHY5_UNIPHY_MACRO_CNTL_RESERVED6 0x9be6
1686#define mmDCIO_UNIPHY6_UNIPHY_MACRO_CNTL_RESERVED6 0x9c86
1687#define mmDCIO_UNIPHY7_UNIPHY_MACRO_CNTL_RESERVED6 0x9d26
1688#define mmUNIPHY_MACRO_CNTL_RESERVED7 0x48c7
1689#define mmDCIO_UNIPHY0_UNIPHY_MACRO_CNTL_RESERVED7 0x48c7
1690#define mmDCIO_UNIPHY1_UNIPHY_MACRO_CNTL_RESERVED7 0x4967
1691#define mmDCIO_UNIPHY2_UNIPHY_MACRO_CNTL_RESERVED7 0x9a07
1692#define mmDCIO_UNIPHY3_UNIPHY_MACRO_CNTL_RESERVED7 0x9aa7
1693#define mmDCIO_UNIPHY4_UNIPHY_MACRO_CNTL_RESERVED7 0x9b47
1694#define mmDCIO_UNIPHY5_UNIPHY_MACRO_CNTL_RESERVED7 0x9be7
1695#define mmDCIO_UNIPHY6_UNIPHY_MACRO_CNTL_RESERVED7 0x9c87
1696#define mmDCIO_UNIPHY7_UNIPHY_MACRO_CNTL_RESERVED7 0x9d27
1697#define mmUNIPHY_MACRO_CNTL_RESERVED8 0x48c8
1698#define mmDCIO_UNIPHY0_UNIPHY_MACRO_CNTL_RESERVED8 0x48c8
1699#define mmDCIO_UNIPHY1_UNIPHY_MACRO_CNTL_RESERVED8 0x4968
1700#define mmDCIO_UNIPHY2_UNIPHY_MACRO_CNTL_RESERVED8 0x9a08
1701#define mmDCIO_UNIPHY3_UNIPHY_MACRO_CNTL_RESERVED8 0x9aa8
1702#define mmDCIO_UNIPHY4_UNIPHY_MACRO_CNTL_RESERVED8 0x9b48
1703#define mmDCIO_UNIPHY5_UNIPHY_MACRO_CNTL_RESERVED8 0x9be8
1704#define mmDCIO_UNIPHY6_UNIPHY_MACRO_CNTL_RESERVED8 0x9c88
1705#define mmDCIO_UNIPHY7_UNIPHY_MACRO_CNTL_RESERVED8 0x9d28
1706#define mmUNIPHY_MACRO_CNTL_RESERVED9 0x48c9
1707#define mmDCIO_UNIPHY0_UNIPHY_MACRO_CNTL_RESERVED9 0x48c9
1708#define mmDCIO_UNIPHY1_UNIPHY_MACRO_CNTL_RESERVED9 0x4969
1709#define mmDCIO_UNIPHY2_UNIPHY_MACRO_CNTL_RESERVED9 0x9a09
1710#define mmDCIO_UNIPHY3_UNIPHY_MACRO_CNTL_RESERVED9 0x9aa9
1711#define mmDCIO_UNIPHY4_UNIPHY_MACRO_CNTL_RESERVED9 0x9b49
1712#define mmDCIO_UNIPHY5_UNIPHY_MACRO_CNTL_RESERVED9 0x9be9
1713#define mmDCIO_UNIPHY6_UNIPHY_MACRO_CNTL_RESERVED9 0x9c89
1714#define mmDCIO_UNIPHY7_UNIPHY_MACRO_CNTL_RESERVED9 0x9d29
1715#define mmUNIPHY_MACRO_CNTL_RESERVED10 0x48ca
1716#define mmDCIO_UNIPHY0_UNIPHY_MACRO_CNTL_RESERVED10 0x48ca
1717#define mmDCIO_UNIPHY1_UNIPHY_MACRO_CNTL_RESERVED10 0x496a
1718#define mmDCIO_UNIPHY2_UNIPHY_MACRO_CNTL_RESERVED10 0x9a0a
1719#define mmDCIO_UNIPHY3_UNIPHY_MACRO_CNTL_RESERVED10 0x9aaa
1720#define mmDCIO_UNIPHY4_UNIPHY_MACRO_CNTL_RESERVED10 0x9b4a
1721#define mmDCIO_UNIPHY5_UNIPHY_MACRO_CNTL_RESERVED10 0x9bea
1722#define mmDCIO_UNIPHY6_UNIPHY_MACRO_CNTL_RESERVED10 0x9c8a
1723#define mmDCIO_UNIPHY7_UNIPHY_MACRO_CNTL_RESERVED10 0x9d2a
1724#define mmUNIPHY_MACRO_CNTL_RESERVED11 0x48cb
1725#define mmDCIO_UNIPHY0_UNIPHY_MACRO_CNTL_RESERVED11 0x48cb
1726#define mmDCIO_UNIPHY1_UNIPHY_MACRO_CNTL_RESERVED11 0x496b
1727#define mmDCIO_UNIPHY2_UNIPHY_MACRO_CNTL_RESERVED11 0x9a0b
1728#define mmDCIO_UNIPHY3_UNIPHY_MACRO_CNTL_RESERVED11 0x9aab
1729#define mmDCIO_UNIPHY4_UNIPHY_MACRO_CNTL_RESERVED11 0x9b4b
1730#define mmDCIO_UNIPHY5_UNIPHY_MACRO_CNTL_RESERVED11 0x9beb
1731#define mmDCIO_UNIPHY6_UNIPHY_MACRO_CNTL_RESERVED11 0x9c8b
1732#define mmDCIO_UNIPHY7_UNIPHY_MACRO_CNTL_RESERVED11 0x9d2b
1733#define mmUNIPHY_MACRO_CNTL_RESERVED12 0x48cc
1734#define mmDCIO_UNIPHY0_UNIPHY_MACRO_CNTL_RESERVED12 0x48cc
1735#define mmDCIO_UNIPHY1_UNIPHY_MACRO_CNTL_RESERVED12 0x496c
1736#define mmDCIO_UNIPHY2_UNIPHY_MACRO_CNTL_RESERVED12 0x9a0c
1737#define mmDCIO_UNIPHY3_UNIPHY_MACRO_CNTL_RESERVED12 0x9aac
1738#define mmDCIO_UNIPHY4_UNIPHY_MACRO_CNTL_RESERVED12 0x9b4c
1739#define mmDCIO_UNIPHY5_UNIPHY_MACRO_CNTL_RESERVED12 0x9bec
1740#define mmDCIO_UNIPHY6_UNIPHY_MACRO_CNTL_RESERVED12 0x9c8c
1741#define mmDCIO_UNIPHY7_UNIPHY_MACRO_CNTL_RESERVED12 0x9d2c
1742#define mmUNIPHY_MACRO_CNTL_RESERVED13 0x48cd
1743#define mmDCIO_UNIPHY0_UNIPHY_MACRO_CNTL_RESERVED13 0x48cd
1744#define mmDCIO_UNIPHY1_UNIPHY_MACRO_CNTL_RESERVED13 0x496d
1745#define mmDCIO_UNIPHY2_UNIPHY_MACRO_CNTL_RESERVED13 0x9a0d
1746#define mmDCIO_UNIPHY3_UNIPHY_MACRO_CNTL_RESERVED13 0x9aad
1747#define mmDCIO_UNIPHY4_UNIPHY_MACRO_CNTL_RESERVED13 0x9b4d
1748#define mmDCIO_UNIPHY5_UNIPHY_MACRO_CNTL_RESERVED13 0x9bed
1749#define mmDCIO_UNIPHY6_UNIPHY_MACRO_CNTL_RESERVED13 0x9c8d
1750#define mmDCIO_UNIPHY7_UNIPHY_MACRO_CNTL_RESERVED13 0x9d2d
1751#define mmUNIPHY_MACRO_CNTL_RESERVED14 0x48ce
1752#define mmDCIO_UNIPHY0_UNIPHY_MACRO_CNTL_RESERVED14 0x48ce
1753#define mmDCIO_UNIPHY1_UNIPHY_MACRO_CNTL_RESERVED14 0x496e
1754#define mmDCIO_UNIPHY2_UNIPHY_MACRO_CNTL_RESERVED14 0x9a0e
1755#define mmDCIO_UNIPHY3_UNIPHY_MACRO_CNTL_RESERVED14 0x9aae
1756#define mmDCIO_UNIPHY4_UNIPHY_MACRO_CNTL_RESERVED14 0x9b4e
1757#define mmDCIO_UNIPHY5_UNIPHY_MACRO_CNTL_RESERVED14 0x9bee
1758#define mmDCIO_UNIPHY6_UNIPHY_MACRO_CNTL_RESERVED14 0x9c8e
1759#define mmDCIO_UNIPHY7_UNIPHY_MACRO_CNTL_RESERVED14 0x9d2e
1760#define mmUNIPHY_MACRO_CNTL_RESERVED15 0x48cf
1761#define mmDCIO_UNIPHY0_UNIPHY_MACRO_CNTL_RESERVED15 0x48cf
1762#define mmDCIO_UNIPHY1_UNIPHY_MACRO_CNTL_RESERVED15 0x496f
1763#define mmDCIO_UNIPHY2_UNIPHY_MACRO_CNTL_RESERVED15 0x9a0f
1764#define mmDCIO_UNIPHY3_UNIPHY_MACRO_CNTL_RESERVED15 0x9aaf
1765#define mmDCIO_UNIPHY4_UNIPHY_MACRO_CNTL_RESERVED15 0x9b4f
1766#define mmDCIO_UNIPHY5_UNIPHY_MACRO_CNTL_RESERVED15 0x9bef
1767#define mmDCIO_UNIPHY6_UNIPHY_MACRO_CNTL_RESERVED15 0x9c8f
1768#define mmDCIO_UNIPHY7_UNIPHY_MACRO_CNTL_RESERVED15 0x9d2f
1769#define mmUNIPHY_MACRO_CNTL_RESERVED16 0x48d0
1770#define mmDCIO_UNIPHY0_UNIPHY_MACRO_CNTL_RESERVED16 0x48d0
1771#define mmDCIO_UNIPHY1_UNIPHY_MACRO_CNTL_RESERVED16 0x4970
1772#define mmDCIO_UNIPHY2_UNIPHY_MACRO_CNTL_RESERVED16 0x9a10
1773#define mmDCIO_UNIPHY3_UNIPHY_MACRO_CNTL_RESERVED16 0x9ab0
1774#define mmDCIO_UNIPHY4_UNIPHY_MACRO_CNTL_RESERVED16 0x9b50
1775#define mmDCIO_UNIPHY5_UNIPHY_MACRO_CNTL_RESERVED16 0x9bf0
1776#define mmDCIO_UNIPHY6_UNIPHY_MACRO_CNTL_RESERVED16 0x9c90
1777#define mmDCIO_UNIPHY7_UNIPHY_MACRO_CNTL_RESERVED16 0x9d30
1778#define mmUNIPHY_MACRO_CNTL_RESERVED17 0x48d1
1779#define mmDCIO_UNIPHY0_UNIPHY_MACRO_CNTL_RESERVED17 0x48d1
1780#define mmDCIO_UNIPHY1_UNIPHY_MACRO_CNTL_RESERVED17 0x4971
1781#define mmDCIO_UNIPHY2_UNIPHY_MACRO_CNTL_RESERVED17 0x9a11
1782#define mmDCIO_UNIPHY3_UNIPHY_MACRO_CNTL_RESERVED17 0x9ab1
1783#define mmDCIO_UNIPHY4_UNIPHY_MACRO_CNTL_RESERVED17 0x9b51
1784#define mmDCIO_UNIPHY5_UNIPHY_MACRO_CNTL_RESERVED17 0x9bf1
1785#define mmDCIO_UNIPHY6_UNIPHY_MACRO_CNTL_RESERVED17 0x9c91
1786#define mmDCIO_UNIPHY7_UNIPHY_MACRO_CNTL_RESERVED17 0x9d31
1787#define mmUNIPHY_MACRO_CNTL_RESERVED18 0x48d2
1788#define mmDCIO_UNIPHY0_UNIPHY_MACRO_CNTL_RESERVED18 0x48d2
1789#define mmDCIO_UNIPHY1_UNIPHY_MACRO_CNTL_RESERVED18 0x4972
1790#define mmDCIO_UNIPHY2_UNIPHY_MACRO_CNTL_RESERVED18 0x9a12
1791#define mmDCIO_UNIPHY3_UNIPHY_MACRO_CNTL_RESERVED18 0x9ab2
1792#define mmDCIO_UNIPHY4_UNIPHY_MACRO_CNTL_RESERVED18 0x9b52
1793#define mmDCIO_UNIPHY5_UNIPHY_MACRO_CNTL_RESERVED18 0x9bf2
1794#define mmDCIO_UNIPHY6_UNIPHY_MACRO_CNTL_RESERVED18 0x9c92
1795#define mmDCIO_UNIPHY7_UNIPHY_MACRO_CNTL_RESERVED18 0x9d32
1796#define mmUNIPHY_MACRO_CNTL_RESERVED19 0x48d3
1797#define mmDCIO_UNIPHY0_UNIPHY_MACRO_CNTL_RESERVED19 0x48d3
1798#define mmDCIO_UNIPHY1_UNIPHY_MACRO_CNTL_RESERVED19 0x4973
1799#define mmDCIO_UNIPHY2_UNIPHY_MACRO_CNTL_RESERVED19 0x9a13
1800#define mmDCIO_UNIPHY3_UNIPHY_MACRO_CNTL_RESERVED19 0x9ab3
1801#define mmDCIO_UNIPHY4_UNIPHY_MACRO_CNTL_RESERVED19 0x9b53
1802#define mmDCIO_UNIPHY5_UNIPHY_MACRO_CNTL_RESERVED19 0x9bf3
1803#define mmDCIO_UNIPHY6_UNIPHY_MACRO_CNTL_RESERVED19 0x9c93
1804#define mmDCIO_UNIPHY7_UNIPHY_MACRO_CNTL_RESERVED19 0x9d33
1805#define mmUNIPHY_MACRO_CNTL_RESERVED20 0x48d4
1806#define mmDCIO_UNIPHY0_UNIPHY_MACRO_CNTL_RESERVED20 0x48d4
1807#define mmDCIO_UNIPHY1_UNIPHY_MACRO_CNTL_RESERVED20 0x4974
1808#define mmDCIO_UNIPHY2_UNIPHY_MACRO_CNTL_RESERVED20 0x9a14
1809#define mmDCIO_UNIPHY3_UNIPHY_MACRO_CNTL_RESERVED20 0x9ab4
1810#define mmDCIO_UNIPHY4_UNIPHY_MACRO_CNTL_RESERVED20 0x9b54
1811#define mmDCIO_UNIPHY5_UNIPHY_MACRO_CNTL_RESERVED20 0x9bf4
1812#define mmDCIO_UNIPHY6_UNIPHY_MACRO_CNTL_RESERVED20 0x9c94
1813#define mmDCIO_UNIPHY7_UNIPHY_MACRO_CNTL_RESERVED20 0x9d34
1814#define mmUNIPHY_MACRO_CNTL_RESERVED21 0x48d5
1815#define mmDCIO_UNIPHY0_UNIPHY_MACRO_CNTL_RESERVED21 0x48d5
1816#define mmDCIO_UNIPHY1_UNIPHY_MACRO_CNTL_RESERVED21 0x4975
1817#define mmDCIO_UNIPHY2_UNIPHY_MACRO_CNTL_RESERVED21 0x9a15
1818#define mmDCIO_UNIPHY3_UNIPHY_MACRO_CNTL_RESERVED21 0x9ab5
1819#define mmDCIO_UNIPHY4_UNIPHY_MACRO_CNTL_RESERVED21 0x9b55
1820#define mmDCIO_UNIPHY5_UNIPHY_MACRO_CNTL_RESERVED21 0x9bf5
1821#define mmDCIO_UNIPHY6_UNIPHY_MACRO_CNTL_RESERVED21 0x9c95
1822#define mmDCIO_UNIPHY7_UNIPHY_MACRO_CNTL_RESERVED21 0x9d35
1823#define mmUNIPHY_MACRO_CNTL_RESERVED22 0x48d6
1824#define mmDCIO_UNIPHY0_UNIPHY_MACRO_CNTL_RESERVED22 0x48d6
1825#define mmDCIO_UNIPHY1_UNIPHY_MACRO_CNTL_RESERVED22 0x4976
1826#define mmDCIO_UNIPHY2_UNIPHY_MACRO_CNTL_RESERVED22 0x9a16
1827#define mmDCIO_UNIPHY3_UNIPHY_MACRO_CNTL_RESERVED22 0x9ab6
1828#define mmDCIO_UNIPHY4_UNIPHY_MACRO_CNTL_RESERVED22 0x9b56
1829#define mmDCIO_UNIPHY5_UNIPHY_MACRO_CNTL_RESERVED22 0x9bf6
1830#define mmDCIO_UNIPHY6_UNIPHY_MACRO_CNTL_RESERVED22 0x9c96
1831#define mmDCIO_UNIPHY7_UNIPHY_MACRO_CNTL_RESERVED22 0x9d36
1832#define mmUNIPHY_MACRO_CNTL_RESERVED23 0x48d7
1833#define mmDCIO_UNIPHY0_UNIPHY_MACRO_CNTL_RESERVED23 0x48d7
1834#define mmDCIO_UNIPHY1_UNIPHY_MACRO_CNTL_RESERVED23 0x4977
1835#define mmDCIO_UNIPHY2_UNIPHY_MACRO_CNTL_RESERVED23 0x9a17
1836#define mmDCIO_UNIPHY3_UNIPHY_MACRO_CNTL_RESERVED23 0x9ab7
1837#define mmDCIO_UNIPHY4_UNIPHY_MACRO_CNTL_RESERVED23 0x9b57
1838#define mmDCIO_UNIPHY5_UNIPHY_MACRO_CNTL_RESERVED23 0x9bf7
1839#define mmDCIO_UNIPHY6_UNIPHY_MACRO_CNTL_RESERVED23 0x9c97
1840#define mmDCIO_UNIPHY7_UNIPHY_MACRO_CNTL_RESERVED23 0x9d37
1841#define mmUNIPHY_MACRO_CNTL_RESERVED24 0x48d8
1842#define mmDCIO_UNIPHY0_UNIPHY_MACRO_CNTL_RESERVED24 0x48d8
1843#define mmDCIO_UNIPHY1_UNIPHY_MACRO_CNTL_RESERVED24 0x4978
1844#define mmDCIO_UNIPHY2_UNIPHY_MACRO_CNTL_RESERVED24 0x9a18
1845#define mmDCIO_UNIPHY3_UNIPHY_MACRO_CNTL_RESERVED24 0x9ab8
1846#define mmDCIO_UNIPHY4_UNIPHY_MACRO_CNTL_RESERVED24 0x9b58
1847#define mmDCIO_UNIPHY5_UNIPHY_MACRO_CNTL_RESERVED24 0x9bf8
1848#define mmDCIO_UNIPHY6_UNIPHY_MACRO_CNTL_RESERVED24 0x9c98
1849#define mmDCIO_UNIPHY7_UNIPHY_MACRO_CNTL_RESERVED24 0x9d38
1850#define mmUNIPHY_MACRO_CNTL_RESERVED25 0x48d9
1851#define mmDCIO_UNIPHY0_UNIPHY_MACRO_CNTL_RESERVED25 0x48d9
1852#define mmDCIO_UNIPHY1_UNIPHY_MACRO_CNTL_RESERVED25 0x4979
1853#define mmDCIO_UNIPHY2_UNIPHY_MACRO_CNTL_RESERVED25 0x9a19
1854#define mmDCIO_UNIPHY3_UNIPHY_MACRO_CNTL_RESERVED25 0x9ab9
1855#define mmDCIO_UNIPHY4_UNIPHY_MACRO_CNTL_RESERVED25 0x9b59
1856#define mmDCIO_UNIPHY5_UNIPHY_MACRO_CNTL_RESERVED25 0x9bf9
1857#define mmDCIO_UNIPHY6_UNIPHY_MACRO_CNTL_RESERVED25 0x9c99
1858#define mmDCIO_UNIPHY7_UNIPHY_MACRO_CNTL_RESERVED25 0x9d39
1859#define mmUNIPHY_MACRO_CNTL_RESERVED26 0x48da
1860#define mmDCIO_UNIPHY0_UNIPHY_MACRO_CNTL_RESERVED26 0x48da
1861#define mmDCIO_UNIPHY1_UNIPHY_MACRO_CNTL_RESERVED26 0x497a
1862#define mmDCIO_UNIPHY2_UNIPHY_MACRO_CNTL_RESERVED26 0x9a1a
1863#define mmDCIO_UNIPHY3_UNIPHY_MACRO_CNTL_RESERVED26 0x9aba
1864#define mmDCIO_UNIPHY4_UNIPHY_MACRO_CNTL_RESERVED26 0x9b5a
1865#define mmDCIO_UNIPHY5_UNIPHY_MACRO_CNTL_RESERVED26 0x9bfa
1866#define mmDCIO_UNIPHY6_UNIPHY_MACRO_CNTL_RESERVED26 0x9c9a
1867#define mmDCIO_UNIPHY7_UNIPHY_MACRO_CNTL_RESERVED26 0x9d3a
1868#define mmUNIPHY_MACRO_CNTL_RESERVED27 0x48db
1869#define mmDCIO_UNIPHY0_UNIPHY_MACRO_CNTL_RESERVED27 0x48db
1870#define mmDCIO_UNIPHY1_UNIPHY_MACRO_CNTL_RESERVED27 0x497b
1871#define mmDCIO_UNIPHY2_UNIPHY_MACRO_CNTL_RESERVED27 0x9a1b
1872#define mmDCIO_UNIPHY3_UNIPHY_MACRO_CNTL_RESERVED27 0x9abb
1873#define mmDCIO_UNIPHY4_UNIPHY_MACRO_CNTL_RESERVED27 0x9b5b
1874#define mmDCIO_UNIPHY5_UNIPHY_MACRO_CNTL_RESERVED27 0x9bfb
1875#define mmDCIO_UNIPHY6_UNIPHY_MACRO_CNTL_RESERVED27 0x9c9b
1876#define mmDCIO_UNIPHY7_UNIPHY_MACRO_CNTL_RESERVED27 0x9d3b
1877#define mmUNIPHY_MACRO_CNTL_RESERVED28 0x48dc
1878#define mmDCIO_UNIPHY0_UNIPHY_MACRO_CNTL_RESERVED28 0x48dc
1879#define mmDCIO_UNIPHY1_UNIPHY_MACRO_CNTL_RESERVED28 0x497c
1880#define mmDCIO_UNIPHY2_UNIPHY_MACRO_CNTL_RESERVED28 0x9a1c
1881#define mmDCIO_UNIPHY3_UNIPHY_MACRO_CNTL_RESERVED28 0x9abc
1882#define mmDCIO_UNIPHY4_UNIPHY_MACRO_CNTL_RESERVED28 0x9b5c
1883#define mmDCIO_UNIPHY5_UNIPHY_MACRO_CNTL_RESERVED28 0x9bfc
1884#define mmDCIO_UNIPHY6_UNIPHY_MACRO_CNTL_RESERVED28 0x9c9c
1885#define mmDCIO_UNIPHY7_UNIPHY_MACRO_CNTL_RESERVED28 0x9d3c
1886#define mmUNIPHY_MACRO_CNTL_RESERVED29 0x48dd
1887#define mmDCIO_UNIPHY0_UNIPHY_MACRO_CNTL_RESERVED29 0x48dd
1888#define mmDCIO_UNIPHY1_UNIPHY_MACRO_CNTL_RESERVED29 0x497d
1889#define mmDCIO_UNIPHY2_UNIPHY_MACRO_CNTL_RESERVED29 0x9a1d
1890#define mmDCIO_UNIPHY3_UNIPHY_MACRO_CNTL_RESERVED29 0x9abd
1891#define mmDCIO_UNIPHY4_UNIPHY_MACRO_CNTL_RESERVED29 0x9b5d
1892#define mmDCIO_UNIPHY5_UNIPHY_MACRO_CNTL_RESERVED29 0x9bfd
1893#define mmDCIO_UNIPHY6_UNIPHY_MACRO_CNTL_RESERVED29 0x9c9d
1894#define mmDCIO_UNIPHY7_UNIPHY_MACRO_CNTL_RESERVED29 0x9d3d
1895#define mmUNIPHY_MACRO_CNTL_RESERVED30 0x48de
1896#define mmDCIO_UNIPHY0_UNIPHY_MACRO_CNTL_RESERVED30 0x48de
1897#define mmDCIO_UNIPHY1_UNIPHY_MACRO_CNTL_RESERVED30 0x497e
1898#define mmDCIO_UNIPHY2_UNIPHY_MACRO_CNTL_RESERVED30 0x9a1e
1899#define mmDCIO_UNIPHY3_UNIPHY_MACRO_CNTL_RESERVED30 0x9abe
1900#define mmDCIO_UNIPHY4_UNIPHY_MACRO_CNTL_RESERVED30 0x9b5e
1901#define mmDCIO_UNIPHY5_UNIPHY_MACRO_CNTL_RESERVED30 0x9bfe
1902#define mmDCIO_UNIPHY6_UNIPHY_MACRO_CNTL_RESERVED30 0x9c9e
1903#define mmDCIO_UNIPHY7_UNIPHY_MACRO_CNTL_RESERVED30 0x9d3e
1904#define mmUNIPHY_MACRO_CNTL_RESERVED31 0x48df
1905#define mmDCIO_UNIPHY0_UNIPHY_MACRO_CNTL_RESERVED31 0x48df
1906#define mmDCIO_UNIPHY1_UNIPHY_MACRO_CNTL_RESERVED31 0x497f
1907#define mmDCIO_UNIPHY2_UNIPHY_MACRO_CNTL_RESERVED31 0x9a1f
1908#define mmDCIO_UNIPHY3_UNIPHY_MACRO_CNTL_RESERVED31 0x9abf
1909#define mmDCIO_UNIPHY4_UNIPHY_MACRO_CNTL_RESERVED31 0x9b5f
1910#define mmDCIO_UNIPHY5_UNIPHY_MACRO_CNTL_RESERVED31 0x9bff
1911#define mmDCIO_UNIPHY6_UNIPHY_MACRO_CNTL_RESERVED31 0x9c9f
1912#define mmDCIO_UNIPHY7_UNIPHY_MACRO_CNTL_RESERVED31 0x9d3f
1913#define mmUNIPHY_MACRO_CNTL_RESERVED32 0x48e0
1914#define mmDCIO_UNIPHY0_UNIPHY_MACRO_CNTL_RESERVED32 0x48e0
1915#define mmDCIO_UNIPHY1_UNIPHY_MACRO_CNTL_RESERVED32 0x4980
1916#define mmDCIO_UNIPHY2_UNIPHY_MACRO_CNTL_RESERVED32 0x9a20
1917#define mmDCIO_UNIPHY3_UNIPHY_MACRO_CNTL_RESERVED32 0x9ac0
1918#define mmDCIO_UNIPHY4_UNIPHY_MACRO_CNTL_RESERVED32 0x9b60
1919#define mmDCIO_UNIPHY5_UNIPHY_MACRO_CNTL_RESERVED32 0x9c00
1920#define mmDCIO_UNIPHY6_UNIPHY_MACRO_CNTL_RESERVED32 0x9ca0
1921#define mmDCIO_UNIPHY7_UNIPHY_MACRO_CNTL_RESERVED32 0x9d40
1922#define mmUNIPHY_MACRO_CNTL_RESERVED33 0x48e1
1923#define mmDCIO_UNIPHY0_UNIPHY_MACRO_CNTL_RESERVED33 0x48e1
1924#define mmDCIO_UNIPHY1_UNIPHY_MACRO_CNTL_RESERVED33 0x4981
1925#define mmDCIO_UNIPHY2_UNIPHY_MACRO_CNTL_RESERVED33 0x9a21
1926#define mmDCIO_UNIPHY3_UNIPHY_MACRO_CNTL_RESERVED33 0x9ac1
1927#define mmDCIO_UNIPHY4_UNIPHY_MACRO_CNTL_RESERVED33 0x9b61
1928#define mmDCIO_UNIPHY5_UNIPHY_MACRO_CNTL_RESERVED33 0x9c01
1929#define mmDCIO_UNIPHY6_UNIPHY_MACRO_CNTL_RESERVED33 0x9ca1
1930#define mmDCIO_UNIPHY7_UNIPHY_MACRO_CNTL_RESERVED33 0x9d41
1931#define mmUNIPHY_MACRO_CNTL_RESERVED34 0x48e2
1932#define mmDCIO_UNIPHY0_UNIPHY_MACRO_CNTL_RESERVED34 0x48e2
1933#define mmDCIO_UNIPHY1_UNIPHY_MACRO_CNTL_RESERVED34 0x4982
1934#define mmDCIO_UNIPHY2_UNIPHY_MACRO_CNTL_RESERVED34 0x9a22
1935#define mmDCIO_UNIPHY3_UNIPHY_MACRO_CNTL_RESERVED34 0x9ac2
1936#define mmDCIO_UNIPHY4_UNIPHY_MACRO_CNTL_RESERVED34 0x9b62
1937#define mmDCIO_UNIPHY5_UNIPHY_MACRO_CNTL_RESERVED34 0x9c02
1938#define mmDCIO_UNIPHY6_UNIPHY_MACRO_CNTL_RESERVED34 0x9ca2
1939#define mmDCIO_UNIPHY7_UNIPHY_MACRO_CNTL_RESERVED34 0x9d42
1940#define mmUNIPHY_MACRO_CNTL_RESERVED35 0x48e3
1941#define mmDCIO_UNIPHY0_UNIPHY_MACRO_CNTL_RESERVED35 0x48e3
1942#define mmDCIO_UNIPHY1_UNIPHY_MACRO_CNTL_RESERVED35 0x4983
1943#define mmDCIO_UNIPHY2_UNIPHY_MACRO_CNTL_RESERVED35 0x9a23
1944#define mmDCIO_UNIPHY3_UNIPHY_MACRO_CNTL_RESERVED35 0x9ac3
1945#define mmDCIO_UNIPHY4_UNIPHY_MACRO_CNTL_RESERVED35 0x9b63
1946#define mmDCIO_UNIPHY5_UNIPHY_MACRO_CNTL_RESERVED35 0x9c03
1947#define mmDCIO_UNIPHY6_UNIPHY_MACRO_CNTL_RESERVED35 0x9ca3
1948#define mmDCIO_UNIPHY7_UNIPHY_MACRO_CNTL_RESERVED35 0x9d43
1949#define mmUNIPHY_MACRO_CNTL_RESERVED36 0x48e4
1950#define mmDCIO_UNIPHY0_UNIPHY_MACRO_CNTL_RESERVED36 0x48e4
1951#define mmDCIO_UNIPHY1_UNIPHY_MACRO_CNTL_RESERVED36 0x4984
1952#define mmDCIO_UNIPHY2_UNIPHY_MACRO_CNTL_RESERVED36 0x9a24
1953#define mmDCIO_UNIPHY3_UNIPHY_MACRO_CNTL_RESERVED36 0x9ac4
1954#define mmDCIO_UNIPHY4_UNIPHY_MACRO_CNTL_RESERVED36 0x9b64
1955#define mmDCIO_UNIPHY5_UNIPHY_MACRO_CNTL_RESERVED36 0x9c04
1956#define mmDCIO_UNIPHY6_UNIPHY_MACRO_CNTL_RESERVED36 0x9ca4
1957#define mmDCIO_UNIPHY7_UNIPHY_MACRO_CNTL_RESERVED36 0x9d44
1958#define mmUNIPHY_MACRO_CNTL_RESERVED37 0x48e5
1959#define mmDCIO_UNIPHY0_UNIPHY_MACRO_CNTL_RESERVED37 0x48e5
1960#define mmDCIO_UNIPHY1_UNIPHY_MACRO_CNTL_RESERVED37 0x4985
1961#define mmDCIO_UNIPHY2_UNIPHY_MACRO_CNTL_RESERVED37 0x9a25
1962#define mmDCIO_UNIPHY3_UNIPHY_MACRO_CNTL_RESERVED37 0x9ac5
1963#define mmDCIO_UNIPHY4_UNIPHY_MACRO_CNTL_RESERVED37 0x9b65
1964#define mmDCIO_UNIPHY5_UNIPHY_MACRO_CNTL_RESERVED37 0x9c05
1965#define mmDCIO_UNIPHY6_UNIPHY_MACRO_CNTL_RESERVED37 0x9ca5
1966#define mmDCIO_UNIPHY7_UNIPHY_MACRO_CNTL_RESERVED37 0x9d45
1967#define mmUNIPHY_MACRO_CNTL_RESERVED38 0x48e6
1968#define mmDCIO_UNIPHY0_UNIPHY_MACRO_CNTL_RESERVED38 0x48e6
1969#define mmDCIO_UNIPHY1_UNIPHY_MACRO_CNTL_RESERVED38 0x4986
1970#define mmDCIO_UNIPHY2_UNIPHY_MACRO_CNTL_RESERVED38 0x9a26
1971#define mmDCIO_UNIPHY3_UNIPHY_MACRO_CNTL_RESERVED38 0x9ac6
1972#define mmDCIO_UNIPHY4_UNIPHY_MACRO_CNTL_RESERVED38 0x9b66
1973#define mmDCIO_UNIPHY5_UNIPHY_MACRO_CNTL_RESERVED38 0x9c06
1974#define mmDCIO_UNIPHY6_UNIPHY_MACRO_CNTL_RESERVED38 0x9ca6
1975#define mmDCIO_UNIPHY7_UNIPHY_MACRO_CNTL_RESERVED38 0x9d46
1976#define mmUNIPHY_MACRO_CNTL_RESERVED39 0x48e7
1977#define mmDCIO_UNIPHY0_UNIPHY_MACRO_CNTL_RESERVED39 0x48e7
1978#define mmDCIO_UNIPHY1_UNIPHY_MACRO_CNTL_RESERVED39 0x4987
1979#define mmDCIO_UNIPHY2_UNIPHY_MACRO_CNTL_RESERVED39 0x9a27
1980#define mmDCIO_UNIPHY3_UNIPHY_MACRO_CNTL_RESERVED39 0x9ac7
1981#define mmDCIO_UNIPHY4_UNIPHY_MACRO_CNTL_RESERVED39 0x9b67
1982#define mmDCIO_UNIPHY5_UNIPHY_MACRO_CNTL_RESERVED39 0x9c07
1983#define mmDCIO_UNIPHY6_UNIPHY_MACRO_CNTL_RESERVED39 0x9ca7
1984#define mmDCIO_UNIPHY7_UNIPHY_MACRO_CNTL_RESERVED39 0x9d47
1985#define mmUNIPHY_MACRO_CNTL_RESERVED40 0x48e8
1986#define mmDCIO_UNIPHY0_UNIPHY_MACRO_CNTL_RESERVED40 0x48e8
1987#define mmDCIO_UNIPHY1_UNIPHY_MACRO_CNTL_RESERVED40 0x4988
1988#define mmDCIO_UNIPHY2_UNIPHY_MACRO_CNTL_RESERVED40 0x9a28
1989#define mmDCIO_UNIPHY3_UNIPHY_MACRO_CNTL_RESERVED40 0x9ac8
1990#define mmDCIO_UNIPHY4_UNIPHY_MACRO_CNTL_RESERVED40 0x9b68
1991#define mmDCIO_UNIPHY5_UNIPHY_MACRO_CNTL_RESERVED40 0x9c08
1992#define mmDCIO_UNIPHY6_UNIPHY_MACRO_CNTL_RESERVED40 0x9ca8
1993#define mmDCIO_UNIPHY7_UNIPHY_MACRO_CNTL_RESERVED40 0x9d48
1994#define mmUNIPHY_MACRO_CNTL_RESERVED41 0x48e9
1995#define mmDCIO_UNIPHY0_UNIPHY_MACRO_CNTL_RESERVED41 0x48e9
1996#define mmDCIO_UNIPHY1_UNIPHY_MACRO_CNTL_RESERVED41 0x4989
1997#define mmDCIO_UNIPHY2_UNIPHY_MACRO_CNTL_RESERVED41 0x9a29
1998#define mmDCIO_UNIPHY3_UNIPHY_MACRO_CNTL_RESERVED41 0x9ac9
1999#define mmDCIO_UNIPHY4_UNIPHY_MACRO_CNTL_RESERVED41 0x9b69
2000#define mmDCIO_UNIPHY5_UNIPHY_MACRO_CNTL_RESERVED41 0x9c09
2001#define mmDCIO_UNIPHY6_UNIPHY_MACRO_CNTL_RESERVED41 0x9ca9
2002#define mmDCIO_UNIPHY7_UNIPHY_MACRO_CNTL_RESERVED41 0x9d49
2003#define mmUNIPHY_MACRO_CNTL_RESERVED42 0x48ea
2004#define mmDCIO_UNIPHY0_UNIPHY_MACRO_CNTL_RESERVED42 0x48ea
2005#define mmDCIO_UNIPHY1_UNIPHY_MACRO_CNTL_RESERVED42 0x498a
2006#define mmDCIO_UNIPHY2_UNIPHY_MACRO_CNTL_RESERVED42 0x9a2a
2007#define mmDCIO_UNIPHY3_UNIPHY_MACRO_CNTL_RESERVED42 0x9aca
2008#define mmDCIO_UNIPHY4_UNIPHY_MACRO_CNTL_RESERVED42 0x9b6a
2009#define mmDCIO_UNIPHY5_UNIPHY_MACRO_CNTL_RESERVED42 0x9c0a
2010#define mmDCIO_UNIPHY6_UNIPHY_MACRO_CNTL_RESERVED42 0x9caa
2011#define mmDCIO_UNIPHY7_UNIPHY_MACRO_CNTL_RESERVED42 0x9d4a
2012#define mmUNIPHY_MACRO_CNTL_RESERVED43 0x48eb
2013#define mmDCIO_UNIPHY0_UNIPHY_MACRO_CNTL_RESERVED43 0x48eb
2014#define mmDCIO_UNIPHY1_UNIPHY_MACRO_CNTL_RESERVED43 0x498b
2015#define mmDCIO_UNIPHY2_UNIPHY_MACRO_CNTL_RESERVED43 0x9a2b
2016#define mmDCIO_UNIPHY3_UNIPHY_MACRO_CNTL_RESERVED43 0x9acb
2017#define mmDCIO_UNIPHY4_UNIPHY_MACRO_CNTL_RESERVED43 0x9b6b
2018#define mmDCIO_UNIPHY5_UNIPHY_MACRO_CNTL_RESERVED43 0x9c0b
2019#define mmDCIO_UNIPHY6_UNIPHY_MACRO_CNTL_RESERVED43 0x9cab
2020#define mmDCIO_UNIPHY7_UNIPHY_MACRO_CNTL_RESERVED43 0x9d4b
2021#define mmUNIPHY_MACRO_CNTL_RESERVED44 0x48ec
2022#define mmDCIO_UNIPHY0_UNIPHY_MACRO_CNTL_RESERVED44 0x48ec
2023#define mmDCIO_UNIPHY1_UNIPHY_MACRO_CNTL_RESERVED44 0x498c
2024#define mmDCIO_UNIPHY2_UNIPHY_MACRO_CNTL_RESERVED44 0x9a2c
2025#define mmDCIO_UNIPHY3_UNIPHY_MACRO_CNTL_RESERVED44 0x9acc
2026#define mmDCIO_UNIPHY4_UNIPHY_MACRO_CNTL_RESERVED44 0x9b6c
2027#define mmDCIO_UNIPHY5_UNIPHY_MACRO_CNTL_RESERVED44 0x9c0c
2028#define mmDCIO_UNIPHY6_UNIPHY_MACRO_CNTL_RESERVED44 0x9cac
2029#define mmDCIO_UNIPHY7_UNIPHY_MACRO_CNTL_RESERVED44 0x9d4c
2030#define mmUNIPHY_MACRO_CNTL_RESERVED45 0x48ed
2031#define mmDCIO_UNIPHY0_UNIPHY_MACRO_CNTL_RESERVED45 0x48ed
2032#define mmDCIO_UNIPHY1_UNIPHY_MACRO_CNTL_RESERVED45 0x498d
2033#define mmDCIO_UNIPHY2_UNIPHY_MACRO_CNTL_RESERVED45 0x9a2d
2034#define mmDCIO_UNIPHY3_UNIPHY_MACRO_CNTL_RESERVED45 0x9acd
2035#define mmDCIO_UNIPHY4_UNIPHY_MACRO_CNTL_RESERVED45 0x9b6d
2036#define mmDCIO_UNIPHY5_UNIPHY_MACRO_CNTL_RESERVED45 0x9c0d
2037#define mmDCIO_UNIPHY6_UNIPHY_MACRO_CNTL_RESERVED45 0x9cad
2038#define mmDCIO_UNIPHY7_UNIPHY_MACRO_CNTL_RESERVED45 0x9d4d
2039#define mmUNIPHY_MACRO_CNTL_RESERVED46 0x48ee
2040#define mmDCIO_UNIPHY0_UNIPHY_MACRO_CNTL_RESERVED46 0x48ee
2041#define mmDCIO_UNIPHY1_UNIPHY_MACRO_CNTL_RESERVED46 0x498e
2042#define mmDCIO_UNIPHY2_UNIPHY_MACRO_CNTL_RESERVED46 0x9a2e
2043#define mmDCIO_UNIPHY3_UNIPHY_MACRO_CNTL_RESERVED46 0x9ace
2044#define mmDCIO_UNIPHY4_UNIPHY_MACRO_CNTL_RESERVED46 0x9b6e
2045#define mmDCIO_UNIPHY5_UNIPHY_MACRO_CNTL_RESERVED46 0x9c0e
2046#define mmDCIO_UNIPHY6_UNIPHY_MACRO_CNTL_RESERVED46 0x9cae
2047#define mmDCIO_UNIPHY7_UNIPHY_MACRO_CNTL_RESERVED46 0x9d4e
2048#define mmUNIPHY_MACRO_CNTL_RESERVED47 0x48ef
2049#define mmDCIO_UNIPHY0_UNIPHY_MACRO_CNTL_RESERVED47 0x48ef
2050#define mmDCIO_UNIPHY1_UNIPHY_MACRO_CNTL_RESERVED47 0x498f
2051#define mmDCIO_UNIPHY2_UNIPHY_MACRO_CNTL_RESERVED47 0x9a2f
2052#define mmDCIO_UNIPHY3_UNIPHY_MACRO_CNTL_RESERVED47 0x9acf
2053#define mmDCIO_UNIPHY4_UNIPHY_MACRO_CNTL_RESERVED47 0x9b6f
2054#define mmDCIO_UNIPHY5_UNIPHY_MACRO_CNTL_RESERVED47 0x9c0f
2055#define mmDCIO_UNIPHY6_UNIPHY_MACRO_CNTL_RESERVED47 0x9caf
2056#define mmDCIO_UNIPHY7_UNIPHY_MACRO_CNTL_RESERVED47 0x9d4f
2057#define mmUNIPHY_MACRO_CNTL_RESERVED48 0x48f0
2058#define mmDCIO_UNIPHY0_UNIPHY_MACRO_CNTL_RESERVED48 0x48f0
2059#define mmDCIO_UNIPHY1_UNIPHY_MACRO_CNTL_RESERVED48 0x4990
2060#define mmDCIO_UNIPHY2_UNIPHY_MACRO_CNTL_RESERVED48 0x9a30
2061#define mmDCIO_UNIPHY3_UNIPHY_MACRO_CNTL_RESERVED48 0x9ad0
2062#define mmDCIO_UNIPHY4_UNIPHY_MACRO_CNTL_RESERVED48 0x9b70
2063#define mmDCIO_UNIPHY5_UNIPHY_MACRO_CNTL_RESERVED48 0x9c10
2064#define mmDCIO_UNIPHY6_UNIPHY_MACRO_CNTL_RESERVED48 0x9cb0
2065#define mmDCIO_UNIPHY7_UNIPHY_MACRO_CNTL_RESERVED48 0x9d50
2066#define mmUNIPHY_MACRO_CNTL_RESERVED49 0x48f1
2067#define mmDCIO_UNIPHY0_UNIPHY_MACRO_CNTL_RESERVED49 0x48f1
2068#define mmDCIO_UNIPHY1_UNIPHY_MACRO_CNTL_RESERVED49 0x4991
2069#define mmDCIO_UNIPHY2_UNIPHY_MACRO_CNTL_RESERVED49 0x9a31
2070#define mmDCIO_UNIPHY3_UNIPHY_MACRO_CNTL_RESERVED49 0x9ad1
2071#define mmDCIO_UNIPHY4_UNIPHY_MACRO_CNTL_RESERVED49 0x9b71
2072#define mmDCIO_UNIPHY5_UNIPHY_MACRO_CNTL_RESERVED49 0x9c11
2073#define mmDCIO_UNIPHY6_UNIPHY_MACRO_CNTL_RESERVED49 0x9cb1
2074#define mmDCIO_UNIPHY7_UNIPHY_MACRO_CNTL_RESERVED49 0x9d51
2075#define mmUNIPHY_MACRO_CNTL_RESERVED50 0x48f2
2076#define mmDCIO_UNIPHY0_UNIPHY_MACRO_CNTL_RESERVED50 0x48f2
2077#define mmDCIO_UNIPHY1_UNIPHY_MACRO_CNTL_RESERVED50 0x4992
2078#define mmDCIO_UNIPHY2_UNIPHY_MACRO_CNTL_RESERVED50 0x9a32
2079#define mmDCIO_UNIPHY3_UNIPHY_MACRO_CNTL_RESERVED50 0x9ad2
2080#define mmDCIO_UNIPHY4_UNIPHY_MACRO_CNTL_RESERVED50 0x9b72
2081#define mmDCIO_UNIPHY5_UNIPHY_MACRO_CNTL_RESERVED50 0x9c12
2082#define mmDCIO_UNIPHY6_UNIPHY_MACRO_CNTL_RESERVED50 0x9cb2
2083#define mmDCIO_UNIPHY7_UNIPHY_MACRO_CNTL_RESERVED50 0x9d52
2084#define mmUNIPHY_MACRO_CNTL_RESERVED51 0x48f3
2085#define mmDCIO_UNIPHY0_UNIPHY_MACRO_CNTL_RESERVED51 0x48f3
2086#define mmDCIO_UNIPHY1_UNIPHY_MACRO_CNTL_RESERVED51 0x4993
2087#define mmDCIO_UNIPHY2_UNIPHY_MACRO_CNTL_RESERVED51 0x9a33
2088#define mmDCIO_UNIPHY3_UNIPHY_MACRO_CNTL_RESERVED51 0x9ad3
2089#define mmDCIO_UNIPHY4_UNIPHY_MACRO_CNTL_RESERVED51 0x9b73
2090#define mmDCIO_UNIPHY5_UNIPHY_MACRO_CNTL_RESERVED51 0x9c13
2091#define mmDCIO_UNIPHY6_UNIPHY_MACRO_CNTL_RESERVED51 0x9cb3
2092#define mmDCIO_UNIPHY7_UNIPHY_MACRO_CNTL_RESERVED51 0x9d53
2093#define mmUNIPHY_MACRO_CNTL_RESERVED52 0x48f4
2094#define mmDCIO_UNIPHY0_UNIPHY_MACRO_CNTL_RESERVED52 0x48f4
2095#define mmDCIO_UNIPHY1_UNIPHY_MACRO_CNTL_RESERVED52 0x4994
2096#define mmDCIO_UNIPHY2_UNIPHY_MACRO_CNTL_RESERVED52 0x9a34
2097#define mmDCIO_UNIPHY3_UNIPHY_MACRO_CNTL_RESERVED52 0x9ad4
2098#define mmDCIO_UNIPHY4_UNIPHY_MACRO_CNTL_RESERVED52 0x9b74
2099#define mmDCIO_UNIPHY5_UNIPHY_MACRO_CNTL_RESERVED52 0x9c14
2100#define mmDCIO_UNIPHY6_UNIPHY_MACRO_CNTL_RESERVED52 0x9cb4
2101#define mmDCIO_UNIPHY7_UNIPHY_MACRO_CNTL_RESERVED52 0x9d54
2102#define mmUNIPHY_MACRO_CNTL_RESERVED53 0x48f5
2103#define mmDCIO_UNIPHY0_UNIPHY_MACRO_CNTL_RESERVED53 0x48f5
2104#define mmDCIO_UNIPHY1_UNIPHY_MACRO_CNTL_RESERVED53 0x4995
2105#define mmDCIO_UNIPHY2_UNIPHY_MACRO_CNTL_RESERVED53 0x9a35
2106#define mmDCIO_UNIPHY3_UNIPHY_MACRO_CNTL_RESERVED53 0x9ad5
2107#define mmDCIO_UNIPHY4_UNIPHY_MACRO_CNTL_RESERVED53 0x9b75
2108#define mmDCIO_UNIPHY5_UNIPHY_MACRO_CNTL_RESERVED53 0x9c15
2109#define mmDCIO_UNIPHY6_UNIPHY_MACRO_CNTL_RESERVED53 0x9cb5
2110#define mmDCIO_UNIPHY7_UNIPHY_MACRO_CNTL_RESERVED53 0x9d55
2111#define mmUNIPHY_MACRO_CNTL_RESERVED54 0x48f6
2112#define mmDCIO_UNIPHY0_UNIPHY_MACRO_CNTL_RESERVED54 0x48f6
2113#define mmDCIO_UNIPHY1_UNIPHY_MACRO_CNTL_RESERVED54 0x4996
2114#define mmDCIO_UNIPHY2_UNIPHY_MACRO_CNTL_RESERVED54 0x9a36
2115#define mmDCIO_UNIPHY3_UNIPHY_MACRO_CNTL_RESERVED54 0x9ad6
2116#define mmDCIO_UNIPHY4_UNIPHY_MACRO_CNTL_RESERVED54 0x9b76
2117#define mmDCIO_UNIPHY5_UNIPHY_MACRO_CNTL_RESERVED54 0x9c16
2118#define mmDCIO_UNIPHY6_UNIPHY_MACRO_CNTL_RESERVED54 0x9cb6
2119#define mmDCIO_UNIPHY7_UNIPHY_MACRO_CNTL_RESERVED54 0x9d56
2120#define mmUNIPHY_MACRO_CNTL_RESERVED55 0x48f7
2121#define mmDCIO_UNIPHY0_UNIPHY_MACRO_CNTL_RESERVED55 0x48f7
2122#define mmDCIO_UNIPHY1_UNIPHY_MACRO_CNTL_RESERVED55 0x4997
2123#define mmDCIO_UNIPHY2_UNIPHY_MACRO_CNTL_RESERVED55 0x9a37
2124#define mmDCIO_UNIPHY3_UNIPHY_MACRO_CNTL_RESERVED55 0x9ad7
2125#define mmDCIO_UNIPHY4_UNIPHY_MACRO_CNTL_RESERVED55 0x9b77
2126#define mmDCIO_UNIPHY5_UNIPHY_MACRO_CNTL_RESERVED55 0x9c17
2127#define mmDCIO_UNIPHY6_UNIPHY_MACRO_CNTL_RESERVED55 0x9cb7
2128#define mmDCIO_UNIPHY7_UNIPHY_MACRO_CNTL_RESERVED55 0x9d57
2129#define mmUNIPHY_MACRO_CNTL_RESERVED56 0x48f8
2130#define mmDCIO_UNIPHY0_UNIPHY_MACRO_CNTL_RESERVED56 0x48f8
2131#define mmDCIO_UNIPHY1_UNIPHY_MACRO_CNTL_RESERVED56 0x4998
2132#define mmDCIO_UNIPHY2_UNIPHY_MACRO_CNTL_RESERVED56 0x9a38
2133#define mmDCIO_UNIPHY3_UNIPHY_MACRO_CNTL_RESERVED56 0x9ad8
2134#define mmDCIO_UNIPHY4_UNIPHY_MACRO_CNTL_RESERVED56 0x9b78
2135#define mmDCIO_UNIPHY5_UNIPHY_MACRO_CNTL_RESERVED56 0x9c18
2136#define mmDCIO_UNIPHY6_UNIPHY_MACRO_CNTL_RESERVED56 0x9cb8
2137#define mmDCIO_UNIPHY7_UNIPHY_MACRO_CNTL_RESERVED56 0x9d58
2138#define mmUNIPHY_MACRO_CNTL_RESERVED57 0x48f9
2139#define mmDCIO_UNIPHY0_UNIPHY_MACRO_CNTL_RESERVED57 0x48f9
2140#define mmDCIO_UNIPHY1_UNIPHY_MACRO_CNTL_RESERVED57 0x4999
2141#define mmDCIO_UNIPHY2_UNIPHY_MACRO_CNTL_RESERVED57 0x9a39
2142#define mmDCIO_UNIPHY3_UNIPHY_MACRO_CNTL_RESERVED57 0x9ad9
2143#define mmDCIO_UNIPHY4_UNIPHY_MACRO_CNTL_RESERVED57 0x9b79
2144#define mmDCIO_UNIPHY5_UNIPHY_MACRO_CNTL_RESERVED57 0x9c19
2145#define mmDCIO_UNIPHY6_UNIPHY_MACRO_CNTL_RESERVED57 0x9cb9
2146#define mmDCIO_UNIPHY7_UNIPHY_MACRO_CNTL_RESERVED57 0x9d59
2147#define mmUNIPHY_MACRO_CNTL_RESERVED58 0x48fa
2148#define mmDCIO_UNIPHY0_UNIPHY_MACRO_CNTL_RESERVED58 0x48fa
2149#define mmDCIO_UNIPHY1_UNIPHY_MACRO_CNTL_RESERVED58 0x499a
2150#define mmDCIO_UNIPHY2_UNIPHY_MACRO_CNTL_RESERVED58 0x9a3a
2151#define mmDCIO_UNIPHY3_UNIPHY_MACRO_CNTL_RESERVED58 0x9ada
2152#define mmDCIO_UNIPHY4_UNIPHY_MACRO_CNTL_RESERVED58 0x9b7a
2153#define mmDCIO_UNIPHY5_UNIPHY_MACRO_CNTL_RESERVED58 0x9c1a
2154#define mmDCIO_UNIPHY6_UNIPHY_MACRO_CNTL_RESERVED58 0x9cba
2155#define mmDCIO_UNIPHY7_UNIPHY_MACRO_CNTL_RESERVED58 0x9d5a
2156#define mmUNIPHY_MACRO_CNTL_RESERVED59 0x48fb
2157#define mmDCIO_UNIPHY0_UNIPHY_MACRO_CNTL_RESERVED59 0x48fb
2158#define mmDCIO_UNIPHY1_UNIPHY_MACRO_CNTL_RESERVED59 0x499b
2159#define mmDCIO_UNIPHY2_UNIPHY_MACRO_CNTL_RESERVED59 0x9a3b
2160#define mmDCIO_UNIPHY3_UNIPHY_MACRO_CNTL_RESERVED59 0x9adb
2161#define mmDCIO_UNIPHY4_UNIPHY_MACRO_CNTL_RESERVED59 0x9b7b
2162#define mmDCIO_UNIPHY5_UNIPHY_MACRO_CNTL_RESERVED59 0x9c1b
2163#define mmDCIO_UNIPHY6_UNIPHY_MACRO_CNTL_RESERVED59 0x9cbb
2164#define mmDCIO_UNIPHY7_UNIPHY_MACRO_CNTL_RESERVED59 0x9d5b
2165#define mmUNIPHY_MACRO_CNTL_RESERVED60 0x48fc
2166#define mmDCIO_UNIPHY0_UNIPHY_MACRO_CNTL_RESERVED60 0x48fc
2167#define mmDCIO_UNIPHY1_UNIPHY_MACRO_CNTL_RESERVED60 0x499c
2168#define mmDCIO_UNIPHY2_UNIPHY_MACRO_CNTL_RESERVED60 0x9a3c
2169#define mmDCIO_UNIPHY3_UNIPHY_MACRO_CNTL_RESERVED60 0x9adc
2170#define mmDCIO_UNIPHY4_UNIPHY_MACRO_CNTL_RESERVED60 0x9b7c
2171#define mmDCIO_UNIPHY5_UNIPHY_MACRO_CNTL_RESERVED60 0x9c1c
2172#define mmDCIO_UNIPHY6_UNIPHY_MACRO_CNTL_RESERVED60 0x9cbc
2173#define mmDCIO_UNIPHY7_UNIPHY_MACRO_CNTL_RESERVED60 0x9d5c
2174#define mmUNIPHY_MACRO_CNTL_RESERVED61 0x48fd
2175#define mmDCIO_UNIPHY0_UNIPHY_MACRO_CNTL_RESERVED61 0x48fd
2176#define mmDCIO_UNIPHY1_UNIPHY_MACRO_CNTL_RESERVED61 0x499d
2177#define mmDCIO_UNIPHY2_UNIPHY_MACRO_CNTL_RESERVED61 0x9a3d
2178#define mmDCIO_UNIPHY3_UNIPHY_MACRO_CNTL_RESERVED61 0x9add
2179#define mmDCIO_UNIPHY4_UNIPHY_MACRO_CNTL_RESERVED61 0x9b7d
2180#define mmDCIO_UNIPHY5_UNIPHY_MACRO_CNTL_RESERVED61 0x9c1d
2181#define mmDCIO_UNIPHY6_UNIPHY_MACRO_CNTL_RESERVED61 0x9cbd
2182#define mmDCIO_UNIPHY7_UNIPHY_MACRO_CNTL_RESERVED61 0x9d5d
2183#define mmUNIPHY_MACRO_CNTL_RESERVED62 0x48fe
2184#define mmDCIO_UNIPHY0_UNIPHY_MACRO_CNTL_RESERVED62 0x48fe
2185#define mmDCIO_UNIPHY1_UNIPHY_MACRO_CNTL_RESERVED62 0x499e
2186#define mmDCIO_UNIPHY2_UNIPHY_MACRO_CNTL_RESERVED62 0x9a3e
2187#define mmDCIO_UNIPHY3_UNIPHY_MACRO_CNTL_RESERVED62 0x9ade
2188#define mmDCIO_UNIPHY4_UNIPHY_MACRO_CNTL_RESERVED62 0x9b7e
2189#define mmDCIO_UNIPHY5_UNIPHY_MACRO_CNTL_RESERVED62 0x9c1e
2190#define mmDCIO_UNIPHY6_UNIPHY_MACRO_CNTL_RESERVED62 0x9cbe
2191#define mmDCIO_UNIPHY7_UNIPHY_MACRO_CNTL_RESERVED62 0x9d5e
2192#define mmUNIPHY_MACRO_CNTL_RESERVED63 0x48ff
2193#define mmDCIO_UNIPHY0_UNIPHY_MACRO_CNTL_RESERVED63 0x48ff
2194#define mmDCIO_UNIPHY1_UNIPHY_MACRO_CNTL_RESERVED63 0x499f
2195#define mmDCIO_UNIPHY2_UNIPHY_MACRO_CNTL_RESERVED63 0x9a3f
2196#define mmDCIO_UNIPHY3_UNIPHY_MACRO_CNTL_RESERVED63 0x9adf
2197#define mmDCIO_UNIPHY4_UNIPHY_MACRO_CNTL_RESERVED63 0x9b7f
2198#define mmDCIO_UNIPHY5_UNIPHY_MACRO_CNTL_RESERVED63 0x9c1f
2199#define mmDCIO_UNIPHY6_UNIPHY_MACRO_CNTL_RESERVED63 0x9cbf
2200#define mmDCIO_UNIPHY7_UNIPHY_MACRO_CNTL_RESERVED63 0x9d5f
2201#define mmUNIPHY_MACRO_CNTL_RESERVED64 0x4900
2202#define mmDCIO_UNIPHY0_UNIPHY_MACRO_CNTL_RESERVED64 0x4900
2203#define mmDCIO_UNIPHY1_UNIPHY_MACRO_CNTL_RESERVED64 0x49a0
2204#define mmDCIO_UNIPHY2_UNIPHY_MACRO_CNTL_RESERVED64 0x9a40
2205#define mmDCIO_UNIPHY3_UNIPHY_MACRO_CNTL_RESERVED64 0x9ae0
2206#define mmDCIO_UNIPHY4_UNIPHY_MACRO_CNTL_RESERVED64 0x9b80
2207#define mmDCIO_UNIPHY5_UNIPHY_MACRO_CNTL_RESERVED64 0x9c20
2208#define mmDCIO_UNIPHY6_UNIPHY_MACRO_CNTL_RESERVED64 0x9cc0
2209#define mmDCIO_UNIPHY7_UNIPHY_MACRO_CNTL_RESERVED64 0x9d60
2210#define mmUNIPHY_MACRO_CNTL_RESERVED65 0x4901
2211#define mmDCIO_UNIPHY0_UNIPHY_MACRO_CNTL_RESERVED65 0x4901
2212#define mmDCIO_UNIPHY1_UNIPHY_MACRO_CNTL_RESERVED65 0x49a1
2213#define mmDCIO_UNIPHY2_UNIPHY_MACRO_CNTL_RESERVED65 0x9a41
2214#define mmDCIO_UNIPHY3_UNIPHY_MACRO_CNTL_RESERVED65 0x9ae1
2215#define mmDCIO_UNIPHY4_UNIPHY_MACRO_CNTL_RESERVED65 0x9b81
2216#define mmDCIO_UNIPHY5_UNIPHY_MACRO_CNTL_RESERVED65 0x9c21
2217#define mmDCIO_UNIPHY6_UNIPHY_MACRO_CNTL_RESERVED65 0x9cc1
2218#define mmDCIO_UNIPHY7_UNIPHY_MACRO_CNTL_RESERVED65 0x9d61
2219#define mmUNIPHY_MACRO_CNTL_RESERVED66 0x4902
2220#define mmDCIO_UNIPHY0_UNIPHY_MACRO_CNTL_RESERVED66 0x4902
2221#define mmDCIO_UNIPHY1_UNIPHY_MACRO_CNTL_RESERVED66 0x49a2
2222#define mmDCIO_UNIPHY2_UNIPHY_MACRO_CNTL_RESERVED66 0x9a42
2223#define mmDCIO_UNIPHY3_UNIPHY_MACRO_CNTL_RESERVED66 0x9ae2
2224#define mmDCIO_UNIPHY4_UNIPHY_MACRO_CNTL_RESERVED66 0x9b82
2225#define mmDCIO_UNIPHY5_UNIPHY_MACRO_CNTL_RESERVED66 0x9c22
2226#define mmDCIO_UNIPHY6_UNIPHY_MACRO_CNTL_RESERVED66 0x9cc2
2227#define mmDCIO_UNIPHY7_UNIPHY_MACRO_CNTL_RESERVED66 0x9d62
2228#define mmUNIPHY_MACRO_CNTL_RESERVED67 0x4903
2229#define mmDCIO_UNIPHY0_UNIPHY_MACRO_CNTL_RESERVED67 0x4903
2230#define mmDCIO_UNIPHY1_UNIPHY_MACRO_CNTL_RESERVED67 0x49a3
2231#define mmDCIO_UNIPHY2_UNIPHY_MACRO_CNTL_RESERVED67 0x9a43
2232#define mmDCIO_UNIPHY3_UNIPHY_MACRO_CNTL_RESERVED67 0x9ae3
2233#define mmDCIO_UNIPHY4_UNIPHY_MACRO_CNTL_RESERVED67 0x9b83
2234#define mmDCIO_UNIPHY5_UNIPHY_MACRO_CNTL_RESERVED67 0x9c23
2235#define mmDCIO_UNIPHY6_UNIPHY_MACRO_CNTL_RESERVED67 0x9cc3
2236#define mmDCIO_UNIPHY7_UNIPHY_MACRO_CNTL_RESERVED67 0x9d63
2237#define mmUNIPHY_MACRO_CNTL_RESERVED68 0x4904
2238#define mmDCIO_UNIPHY0_UNIPHY_MACRO_CNTL_RESERVED68 0x4904
2239#define mmDCIO_UNIPHY1_UNIPHY_MACRO_CNTL_RESERVED68 0x49a4
2240#define mmDCIO_UNIPHY2_UNIPHY_MACRO_CNTL_RESERVED68 0x9a44
2241#define mmDCIO_UNIPHY3_UNIPHY_MACRO_CNTL_RESERVED68 0x9ae4
2242#define mmDCIO_UNIPHY4_UNIPHY_MACRO_CNTL_RESERVED68 0x9b84
2243#define mmDCIO_UNIPHY5_UNIPHY_MACRO_CNTL_RESERVED68 0x9c24
2244#define mmDCIO_UNIPHY6_UNIPHY_MACRO_CNTL_RESERVED68 0x9cc4
2245#define mmDCIO_UNIPHY7_UNIPHY_MACRO_CNTL_RESERVED68 0x9d64
2246#define mmUNIPHY_MACRO_CNTL_RESERVED69 0x4905
2247#define mmDCIO_UNIPHY0_UNIPHY_MACRO_CNTL_RESERVED69 0x4905
2248#define mmDCIO_UNIPHY1_UNIPHY_MACRO_CNTL_RESERVED69 0x49a5
2249#define mmDCIO_UNIPHY2_UNIPHY_MACRO_CNTL_RESERVED69 0x9a45
2250#define mmDCIO_UNIPHY3_UNIPHY_MACRO_CNTL_RESERVED69 0x9ae5
2251#define mmDCIO_UNIPHY4_UNIPHY_MACRO_CNTL_RESERVED69 0x9b85
2252#define mmDCIO_UNIPHY5_UNIPHY_MACRO_CNTL_RESERVED69 0x9c25
2253#define mmDCIO_UNIPHY6_UNIPHY_MACRO_CNTL_RESERVED69 0x9cc5
2254#define mmDCIO_UNIPHY7_UNIPHY_MACRO_CNTL_RESERVED69 0x9d65
2255#define mmUNIPHY_MACRO_CNTL_RESERVED70 0x4906
2256#define mmDCIO_UNIPHY0_UNIPHY_MACRO_CNTL_RESERVED70 0x4906
2257#define mmDCIO_UNIPHY1_UNIPHY_MACRO_CNTL_RESERVED70 0x49a6
2258#define mmDCIO_UNIPHY2_UNIPHY_MACRO_CNTL_RESERVED70 0x9a46
2259#define mmDCIO_UNIPHY3_UNIPHY_MACRO_CNTL_RESERVED70 0x9ae6
2260#define mmDCIO_UNIPHY4_UNIPHY_MACRO_CNTL_RESERVED70 0x9b86
2261#define mmDCIO_UNIPHY5_UNIPHY_MACRO_CNTL_RESERVED70 0x9c26
2262#define mmDCIO_UNIPHY6_UNIPHY_MACRO_CNTL_RESERVED70 0x9cc6
2263#define mmDCIO_UNIPHY7_UNIPHY_MACRO_CNTL_RESERVED70 0x9d66
2264#define mmUNIPHY_MACRO_CNTL_RESERVED71 0x4907
2265#define mmDCIO_UNIPHY0_UNIPHY_MACRO_CNTL_RESERVED71 0x4907
2266#define mmDCIO_UNIPHY1_UNIPHY_MACRO_CNTL_RESERVED71 0x49a7
2267#define mmDCIO_UNIPHY2_UNIPHY_MACRO_CNTL_RESERVED71 0x9a47
2268#define mmDCIO_UNIPHY3_UNIPHY_MACRO_CNTL_RESERVED71 0x9ae7
2269#define mmDCIO_UNIPHY4_UNIPHY_MACRO_CNTL_RESERVED71 0x9b87
2270#define mmDCIO_UNIPHY5_UNIPHY_MACRO_CNTL_RESERVED71 0x9c27
2271#define mmDCIO_UNIPHY6_UNIPHY_MACRO_CNTL_RESERVED71 0x9cc7
2272#define mmDCIO_UNIPHY7_UNIPHY_MACRO_CNTL_RESERVED71 0x9d67
2273#define mmUNIPHY_MACRO_CNTL_RESERVED72 0x4908
2274#define mmDCIO_UNIPHY0_UNIPHY_MACRO_CNTL_RESERVED72 0x4908
2275#define mmDCIO_UNIPHY1_UNIPHY_MACRO_CNTL_RESERVED72 0x49a8
2276#define mmDCIO_UNIPHY2_UNIPHY_MACRO_CNTL_RESERVED72 0x9a48
2277#define mmDCIO_UNIPHY3_UNIPHY_MACRO_CNTL_RESERVED72 0x9ae8
2278#define mmDCIO_UNIPHY4_UNIPHY_MACRO_CNTL_RESERVED72 0x9b88
2279#define mmDCIO_UNIPHY5_UNIPHY_MACRO_CNTL_RESERVED72 0x9c28
2280#define mmDCIO_UNIPHY6_UNIPHY_MACRO_CNTL_RESERVED72 0x9cc8
2281#define mmDCIO_UNIPHY7_UNIPHY_MACRO_CNTL_RESERVED72 0x9d68
2282#define mmUNIPHY_MACRO_CNTL_RESERVED73 0x4909
2283#define mmDCIO_UNIPHY0_UNIPHY_MACRO_CNTL_RESERVED73 0x4909
2284#define mmDCIO_UNIPHY1_UNIPHY_MACRO_CNTL_RESERVED73 0x49a9
2285#define mmDCIO_UNIPHY2_UNIPHY_MACRO_CNTL_RESERVED73 0x9a49
2286#define mmDCIO_UNIPHY3_UNIPHY_MACRO_CNTL_RESERVED73 0x9ae9
2287#define mmDCIO_UNIPHY4_UNIPHY_MACRO_CNTL_RESERVED73 0x9b89
2288#define mmDCIO_UNIPHY5_UNIPHY_MACRO_CNTL_RESERVED73 0x9c29
2289#define mmDCIO_UNIPHY6_UNIPHY_MACRO_CNTL_RESERVED73 0x9cc9
2290#define mmDCIO_UNIPHY7_UNIPHY_MACRO_CNTL_RESERVED73 0x9d69
2291#define mmUNIPHY_MACRO_CNTL_RESERVED74 0x490a
2292#define mmDCIO_UNIPHY0_UNIPHY_MACRO_CNTL_RESERVED74 0x490a
2293#define mmDCIO_UNIPHY1_UNIPHY_MACRO_CNTL_RESERVED74 0x49aa
2294#define mmDCIO_UNIPHY2_UNIPHY_MACRO_CNTL_RESERVED74 0x9a4a
2295#define mmDCIO_UNIPHY3_UNIPHY_MACRO_CNTL_RESERVED74 0x9aea
2296#define mmDCIO_UNIPHY4_UNIPHY_MACRO_CNTL_RESERVED74 0x9b8a
2297#define mmDCIO_UNIPHY5_UNIPHY_MACRO_CNTL_RESERVED74 0x9c2a
2298#define mmDCIO_UNIPHY6_UNIPHY_MACRO_CNTL_RESERVED74 0x9cca
2299#define mmDCIO_UNIPHY7_UNIPHY_MACRO_CNTL_RESERVED74 0x9d6a
2300#define mmUNIPHY_MACRO_CNTL_RESERVED75 0x490b
2301#define mmDCIO_UNIPHY0_UNIPHY_MACRO_CNTL_RESERVED75 0x490b
2302#define mmDCIO_UNIPHY1_UNIPHY_MACRO_CNTL_RESERVED75 0x49ab
2303#define mmDCIO_UNIPHY2_UNIPHY_MACRO_CNTL_RESERVED75 0x9a4b
2304#define mmDCIO_UNIPHY3_UNIPHY_MACRO_CNTL_RESERVED75 0x9aeb
2305#define mmDCIO_UNIPHY4_UNIPHY_MACRO_CNTL_RESERVED75 0x9b8b
2306#define mmDCIO_UNIPHY5_UNIPHY_MACRO_CNTL_RESERVED75 0x9c2b
2307#define mmDCIO_UNIPHY6_UNIPHY_MACRO_CNTL_RESERVED75 0x9ccb
2308#define mmDCIO_UNIPHY7_UNIPHY_MACRO_CNTL_RESERVED75 0x9d6b
2309#define mmUNIPHY_MACRO_CNTL_RESERVED76 0x490c
2310#define mmDCIO_UNIPHY0_UNIPHY_MACRO_CNTL_RESERVED76 0x490c
2311#define mmDCIO_UNIPHY1_UNIPHY_MACRO_CNTL_RESERVED76 0x49ac
2312#define mmDCIO_UNIPHY2_UNIPHY_MACRO_CNTL_RESERVED76 0x9a4c
2313#define mmDCIO_UNIPHY3_UNIPHY_MACRO_CNTL_RESERVED76 0x9aec
2314#define mmDCIO_UNIPHY4_UNIPHY_MACRO_CNTL_RESERVED76 0x9b8c
2315#define mmDCIO_UNIPHY5_UNIPHY_MACRO_CNTL_RESERVED76 0x9c2c
2316#define mmDCIO_UNIPHY6_UNIPHY_MACRO_CNTL_RESERVED76 0x9ccc
2317#define mmDCIO_UNIPHY7_UNIPHY_MACRO_CNTL_RESERVED76 0x9d6c
2318#define mmUNIPHY_MACRO_CNTL_RESERVED77 0x490d
2319#define mmDCIO_UNIPHY0_UNIPHY_MACRO_CNTL_RESERVED77 0x490d
2320#define mmDCIO_UNIPHY1_UNIPHY_MACRO_CNTL_RESERVED77 0x49ad
2321#define mmDCIO_UNIPHY2_UNIPHY_MACRO_CNTL_RESERVED77 0x9a4d
2322#define mmDCIO_UNIPHY3_UNIPHY_MACRO_CNTL_RESERVED77 0x9aed
2323#define mmDCIO_UNIPHY4_UNIPHY_MACRO_CNTL_RESERVED77 0x9b8d
2324#define mmDCIO_UNIPHY5_UNIPHY_MACRO_CNTL_RESERVED77 0x9c2d
2325#define mmDCIO_UNIPHY6_UNIPHY_MACRO_CNTL_RESERVED77 0x9ccd
2326#define mmDCIO_UNIPHY7_UNIPHY_MACRO_CNTL_RESERVED77 0x9d6d
2327#define mmUNIPHY_MACRO_CNTL_RESERVED78 0x490e
2328#define mmDCIO_UNIPHY0_UNIPHY_MACRO_CNTL_RESERVED78 0x490e
2329#define mmDCIO_UNIPHY1_UNIPHY_MACRO_CNTL_RESERVED78 0x49ae
2330#define mmDCIO_UNIPHY2_UNIPHY_MACRO_CNTL_RESERVED78 0x9a4e
2331#define mmDCIO_UNIPHY3_UNIPHY_MACRO_CNTL_RESERVED78 0x9aee
2332#define mmDCIO_UNIPHY4_UNIPHY_MACRO_CNTL_RESERVED78 0x9b8e
2333#define mmDCIO_UNIPHY5_UNIPHY_MACRO_CNTL_RESERVED78 0x9c2e
2334#define mmDCIO_UNIPHY6_UNIPHY_MACRO_CNTL_RESERVED78 0x9cce
2335#define mmDCIO_UNIPHY7_UNIPHY_MACRO_CNTL_RESERVED78 0x9d6e
2336#define mmUNIPHY_MACRO_CNTL_RESERVED79 0x490f
2337#define mmDCIO_UNIPHY0_UNIPHY_MACRO_CNTL_RESERVED79 0x490f
2338#define mmDCIO_UNIPHY1_UNIPHY_MACRO_CNTL_RESERVED79 0x49af
2339#define mmDCIO_UNIPHY2_UNIPHY_MACRO_CNTL_RESERVED79 0x9a4f
2340#define mmDCIO_UNIPHY3_UNIPHY_MACRO_CNTL_RESERVED79 0x9aef
2341#define mmDCIO_UNIPHY4_UNIPHY_MACRO_CNTL_RESERVED79 0x9b8f
2342#define mmDCIO_UNIPHY5_UNIPHY_MACRO_CNTL_RESERVED79 0x9c2f
2343#define mmDCIO_UNIPHY6_UNIPHY_MACRO_CNTL_RESERVED79 0x9ccf
2344#define mmDCIO_UNIPHY7_UNIPHY_MACRO_CNTL_RESERVED79 0x9d6f
2345#define mmUNIPHY_MACRO_CNTL_RESERVED80 0x4910
2346#define mmDCIO_UNIPHY0_UNIPHY_MACRO_CNTL_RESERVED80 0x4910
2347#define mmDCIO_UNIPHY1_UNIPHY_MACRO_CNTL_RESERVED80 0x49b0
2348#define mmDCIO_UNIPHY2_UNIPHY_MACRO_CNTL_RESERVED80 0x9a50
2349#define mmDCIO_UNIPHY3_UNIPHY_MACRO_CNTL_RESERVED80 0x9af0
2350#define mmDCIO_UNIPHY4_UNIPHY_MACRO_CNTL_RESERVED80 0x9b90
2351#define mmDCIO_UNIPHY5_UNIPHY_MACRO_CNTL_RESERVED80 0x9c30
2352#define mmDCIO_UNIPHY6_UNIPHY_MACRO_CNTL_RESERVED80 0x9cd0
2353#define mmDCIO_UNIPHY7_UNIPHY_MACRO_CNTL_RESERVED80 0x9d70
2354#define mmUNIPHY_MACRO_CNTL_RESERVED81 0x4911
2355#define mmDCIO_UNIPHY0_UNIPHY_MACRO_CNTL_RESERVED81 0x4911
2356#define mmDCIO_UNIPHY1_UNIPHY_MACRO_CNTL_RESERVED81 0x49b1
2357#define mmDCIO_UNIPHY2_UNIPHY_MACRO_CNTL_RESERVED81 0x9a51
2358#define mmDCIO_UNIPHY3_UNIPHY_MACRO_CNTL_RESERVED81 0x9af1
2359#define mmDCIO_UNIPHY4_UNIPHY_MACRO_CNTL_RESERVED81 0x9b91
2360#define mmDCIO_UNIPHY5_UNIPHY_MACRO_CNTL_RESERVED81 0x9c31
2361#define mmDCIO_UNIPHY6_UNIPHY_MACRO_CNTL_RESERVED81 0x9cd1
2362#define mmDCIO_UNIPHY7_UNIPHY_MACRO_CNTL_RESERVED81 0x9d71
2363#define mmUNIPHY_MACRO_CNTL_RESERVED82 0x4912
2364#define mmDCIO_UNIPHY0_UNIPHY_MACRO_CNTL_RESERVED82 0x4912
2365#define mmDCIO_UNIPHY1_UNIPHY_MACRO_CNTL_RESERVED82 0x49b2
2366#define mmDCIO_UNIPHY2_UNIPHY_MACRO_CNTL_RESERVED82 0x9a52
2367#define mmDCIO_UNIPHY3_UNIPHY_MACRO_CNTL_RESERVED82 0x9af2
2368#define mmDCIO_UNIPHY4_UNIPHY_MACRO_CNTL_RESERVED82 0x9b92
2369#define mmDCIO_UNIPHY5_UNIPHY_MACRO_CNTL_RESERVED82 0x9c32
2370#define mmDCIO_UNIPHY6_UNIPHY_MACRO_CNTL_RESERVED82 0x9cd2
2371#define mmDCIO_UNIPHY7_UNIPHY_MACRO_CNTL_RESERVED82 0x9d72
2372#define mmUNIPHY_MACRO_CNTL_RESERVED83 0x4913
2373#define mmDCIO_UNIPHY0_UNIPHY_MACRO_CNTL_RESERVED83 0x4913
2374#define mmDCIO_UNIPHY1_UNIPHY_MACRO_CNTL_RESERVED83 0x49b3
2375#define mmDCIO_UNIPHY2_UNIPHY_MACRO_CNTL_RESERVED83 0x9a53
2376#define mmDCIO_UNIPHY3_UNIPHY_MACRO_CNTL_RESERVED83 0x9af3
2377#define mmDCIO_UNIPHY4_UNIPHY_MACRO_CNTL_RESERVED83 0x9b93
2378#define mmDCIO_UNIPHY5_UNIPHY_MACRO_CNTL_RESERVED83 0x9c33
2379#define mmDCIO_UNIPHY6_UNIPHY_MACRO_CNTL_RESERVED83 0x9cd3
2380#define mmDCIO_UNIPHY7_UNIPHY_MACRO_CNTL_RESERVED83 0x9d73
2381#define mmUNIPHY_MACRO_CNTL_RESERVED84 0x4914
2382#define mmDCIO_UNIPHY0_UNIPHY_MACRO_CNTL_RESERVED84 0x4914
2383#define mmDCIO_UNIPHY1_UNIPHY_MACRO_CNTL_RESERVED84 0x49b4
2384#define mmDCIO_UNIPHY2_UNIPHY_MACRO_CNTL_RESERVED84 0x9a54
2385#define mmDCIO_UNIPHY3_UNIPHY_MACRO_CNTL_RESERVED84 0x9af4
2386#define mmDCIO_UNIPHY4_UNIPHY_MACRO_CNTL_RESERVED84 0x9b94
2387#define mmDCIO_UNIPHY5_UNIPHY_MACRO_CNTL_RESERVED84 0x9c34
2388#define mmDCIO_UNIPHY6_UNIPHY_MACRO_CNTL_RESERVED84 0x9cd4
2389#define mmDCIO_UNIPHY7_UNIPHY_MACRO_CNTL_RESERVED84 0x9d74
2390#define mmUNIPHY_MACRO_CNTL_RESERVED85 0x4915
2391#define mmDCIO_UNIPHY0_UNIPHY_MACRO_CNTL_RESERVED85 0x4915
2392#define mmDCIO_UNIPHY1_UNIPHY_MACRO_CNTL_RESERVED85 0x49b5
2393#define mmDCIO_UNIPHY2_UNIPHY_MACRO_CNTL_RESERVED85 0x9a55
2394#define mmDCIO_UNIPHY3_UNIPHY_MACRO_CNTL_RESERVED85 0x9af5
2395#define mmDCIO_UNIPHY4_UNIPHY_MACRO_CNTL_RESERVED85 0x9b95
2396#define mmDCIO_UNIPHY5_UNIPHY_MACRO_CNTL_RESERVED85 0x9c35
2397#define mmDCIO_UNIPHY6_UNIPHY_MACRO_CNTL_RESERVED85 0x9cd5
2398#define mmDCIO_UNIPHY7_UNIPHY_MACRO_CNTL_RESERVED85 0x9d75
2399#define mmUNIPHY_MACRO_CNTL_RESERVED86 0x4916
2400#define mmDCIO_UNIPHY0_UNIPHY_MACRO_CNTL_RESERVED86 0x4916
2401#define mmDCIO_UNIPHY1_UNIPHY_MACRO_CNTL_RESERVED86 0x49b6
2402#define mmDCIO_UNIPHY2_UNIPHY_MACRO_CNTL_RESERVED86 0x9a56
2403#define mmDCIO_UNIPHY3_UNIPHY_MACRO_CNTL_RESERVED86 0x9af6
2404#define mmDCIO_UNIPHY4_UNIPHY_MACRO_CNTL_RESERVED86 0x9b96
2405#define mmDCIO_UNIPHY5_UNIPHY_MACRO_CNTL_RESERVED86 0x9c36
2406#define mmDCIO_UNIPHY6_UNIPHY_MACRO_CNTL_RESERVED86 0x9cd6
2407#define mmDCIO_UNIPHY7_UNIPHY_MACRO_CNTL_RESERVED86 0x9d76
2408#define mmUNIPHY_MACRO_CNTL_RESERVED87 0x4917
2409#define mmDCIO_UNIPHY0_UNIPHY_MACRO_CNTL_RESERVED87 0x4917
2410#define mmDCIO_UNIPHY1_UNIPHY_MACRO_CNTL_RESERVED87 0x49b7
2411#define mmDCIO_UNIPHY2_UNIPHY_MACRO_CNTL_RESERVED87 0x9a57
2412#define mmDCIO_UNIPHY3_UNIPHY_MACRO_CNTL_RESERVED87 0x9af7
2413#define mmDCIO_UNIPHY4_UNIPHY_MACRO_CNTL_RESERVED87 0x9b97
2414#define mmDCIO_UNIPHY5_UNIPHY_MACRO_CNTL_RESERVED87 0x9c37
2415#define mmDCIO_UNIPHY6_UNIPHY_MACRO_CNTL_RESERVED87 0x9cd7
2416#define mmDCIO_UNIPHY7_UNIPHY_MACRO_CNTL_RESERVED87 0x9d77
2417#define mmUNIPHY_MACRO_CNTL_RESERVED88 0x4918
2418#define mmDCIO_UNIPHY0_UNIPHY_MACRO_CNTL_RESERVED88 0x4918
2419#define mmDCIO_UNIPHY1_UNIPHY_MACRO_CNTL_RESERVED88 0x49b8
2420#define mmDCIO_UNIPHY2_UNIPHY_MACRO_CNTL_RESERVED88 0x9a58
2421#define mmDCIO_UNIPHY3_UNIPHY_MACRO_CNTL_RESERVED88 0x9af8
2422#define mmDCIO_UNIPHY4_UNIPHY_MACRO_CNTL_RESERVED88 0x9b98
2423#define mmDCIO_UNIPHY5_UNIPHY_MACRO_CNTL_RESERVED88 0x9c38
2424#define mmDCIO_UNIPHY6_UNIPHY_MACRO_CNTL_RESERVED88 0x9cd8
2425#define mmDCIO_UNIPHY7_UNIPHY_MACRO_CNTL_RESERVED88 0x9d78
2426#define mmUNIPHY_MACRO_CNTL_RESERVED89 0x4919
2427#define mmDCIO_UNIPHY0_UNIPHY_MACRO_CNTL_RESERVED89 0x4919
2428#define mmDCIO_UNIPHY1_UNIPHY_MACRO_CNTL_RESERVED89 0x49b9
2429#define mmDCIO_UNIPHY2_UNIPHY_MACRO_CNTL_RESERVED89 0x9a59
2430#define mmDCIO_UNIPHY3_UNIPHY_MACRO_CNTL_RESERVED89 0x9af9
2431#define mmDCIO_UNIPHY4_UNIPHY_MACRO_CNTL_RESERVED89 0x9b99
2432#define mmDCIO_UNIPHY5_UNIPHY_MACRO_CNTL_RESERVED89 0x9c39
2433#define mmDCIO_UNIPHY6_UNIPHY_MACRO_CNTL_RESERVED89 0x9cd9
2434#define mmDCIO_UNIPHY7_UNIPHY_MACRO_CNTL_RESERVED89 0x9d79
2435#define mmUNIPHY_MACRO_CNTL_RESERVED90 0x491a
2436#define mmDCIO_UNIPHY0_UNIPHY_MACRO_CNTL_RESERVED90 0x491a
2437#define mmDCIO_UNIPHY1_UNIPHY_MACRO_CNTL_RESERVED90 0x49ba
2438#define mmDCIO_UNIPHY2_UNIPHY_MACRO_CNTL_RESERVED90 0x9a5a
2439#define mmDCIO_UNIPHY3_UNIPHY_MACRO_CNTL_RESERVED90 0x9afa
2440#define mmDCIO_UNIPHY4_UNIPHY_MACRO_CNTL_RESERVED90 0x9b9a
2441#define mmDCIO_UNIPHY5_UNIPHY_MACRO_CNTL_RESERVED90 0x9c3a
2442#define mmDCIO_UNIPHY6_UNIPHY_MACRO_CNTL_RESERVED90 0x9cda
2443#define mmDCIO_UNIPHY7_UNIPHY_MACRO_CNTL_RESERVED90 0x9d7a
2444#define mmUNIPHY_MACRO_CNTL_RESERVED91 0x491b
2445#define mmDCIO_UNIPHY0_UNIPHY_MACRO_CNTL_RESERVED91 0x491b
2446#define mmDCIO_UNIPHY1_UNIPHY_MACRO_CNTL_RESERVED91 0x49bb
2447#define mmDCIO_UNIPHY2_UNIPHY_MACRO_CNTL_RESERVED91 0x9a5b
2448#define mmDCIO_UNIPHY3_UNIPHY_MACRO_CNTL_RESERVED91 0x9afb
2449#define mmDCIO_UNIPHY4_UNIPHY_MACRO_CNTL_RESERVED91 0x9b9b
2450#define mmDCIO_UNIPHY5_UNIPHY_MACRO_CNTL_RESERVED91 0x9c3b
2451#define mmDCIO_UNIPHY6_UNIPHY_MACRO_CNTL_RESERVED91 0x9cdb
2452#define mmDCIO_UNIPHY7_UNIPHY_MACRO_CNTL_RESERVED91 0x9d7b
2453#define mmUNIPHY_MACRO_CNTL_RESERVED92 0x491c
2454#define mmDCIO_UNIPHY0_UNIPHY_MACRO_CNTL_RESERVED92 0x491c
2455#define mmDCIO_UNIPHY1_UNIPHY_MACRO_CNTL_RESERVED92 0x49bc
2456#define mmDCIO_UNIPHY2_UNIPHY_MACRO_CNTL_RESERVED92 0x9a5c
2457#define mmDCIO_UNIPHY3_UNIPHY_MACRO_CNTL_RESERVED92 0x9afc
2458#define mmDCIO_UNIPHY4_UNIPHY_MACRO_CNTL_RESERVED92 0x9b9c
2459#define mmDCIO_UNIPHY5_UNIPHY_MACRO_CNTL_RESERVED92 0x9c3c
2460#define mmDCIO_UNIPHY6_UNIPHY_MACRO_CNTL_RESERVED92 0x9cdc
2461#define mmDCIO_UNIPHY7_UNIPHY_MACRO_CNTL_RESERVED92 0x9d7c
2462#define mmUNIPHY_MACRO_CNTL_RESERVED93 0x491d
2463#define mmDCIO_UNIPHY0_UNIPHY_MACRO_CNTL_RESERVED93 0x491d
2464#define mmDCIO_UNIPHY1_UNIPHY_MACRO_CNTL_RESERVED93 0x49bd
2465#define mmDCIO_UNIPHY2_UNIPHY_MACRO_CNTL_RESERVED93 0x9a5d
2466#define mmDCIO_UNIPHY3_UNIPHY_MACRO_CNTL_RESERVED93 0x9afd
2467#define mmDCIO_UNIPHY4_UNIPHY_MACRO_CNTL_RESERVED93 0x9b9d
2468#define mmDCIO_UNIPHY5_UNIPHY_MACRO_CNTL_RESERVED93 0x9c3d
2469#define mmDCIO_UNIPHY6_UNIPHY_MACRO_CNTL_RESERVED93 0x9cdd
2470#define mmDCIO_UNIPHY7_UNIPHY_MACRO_CNTL_RESERVED93 0x9d7d
2471#define mmUNIPHY_MACRO_CNTL_RESERVED94 0x491e
2472#define mmDCIO_UNIPHY0_UNIPHY_MACRO_CNTL_RESERVED94 0x491e
2473#define mmDCIO_UNIPHY1_UNIPHY_MACRO_CNTL_RESERVED94 0x49be
2474#define mmDCIO_UNIPHY2_UNIPHY_MACRO_CNTL_RESERVED94 0x9a5e
2475#define mmDCIO_UNIPHY3_UNIPHY_MACRO_CNTL_RESERVED94 0x9afe
2476#define mmDCIO_UNIPHY4_UNIPHY_MACRO_CNTL_RESERVED94 0x9b9e
2477#define mmDCIO_UNIPHY5_UNIPHY_MACRO_CNTL_RESERVED94 0x9c3e
2478#define mmDCIO_UNIPHY6_UNIPHY_MACRO_CNTL_RESERVED94 0x9cde
2479#define mmDCIO_UNIPHY7_UNIPHY_MACRO_CNTL_RESERVED94 0x9d7e
2480#define mmUNIPHY_MACRO_CNTL_RESERVED95 0x491f
2481#define mmDCIO_UNIPHY0_UNIPHY_MACRO_CNTL_RESERVED95 0x491f
2482#define mmDCIO_UNIPHY1_UNIPHY_MACRO_CNTL_RESERVED95 0x49bf
2483#define mmDCIO_UNIPHY2_UNIPHY_MACRO_CNTL_RESERVED95 0x9a5f
2484#define mmDCIO_UNIPHY3_UNIPHY_MACRO_CNTL_RESERVED95 0x9aff
2485#define mmDCIO_UNIPHY4_UNIPHY_MACRO_CNTL_RESERVED95 0x9b9f
2486#define mmDCIO_UNIPHY5_UNIPHY_MACRO_CNTL_RESERVED95 0x9c3f
2487#define mmDCIO_UNIPHY6_UNIPHY_MACRO_CNTL_RESERVED95 0x9cdf
2488#define mmDCIO_UNIPHY7_UNIPHY_MACRO_CNTL_RESERVED95 0x9d7f
2489#define mmUNIPHY_MACRO_CNTL_RESERVED96 0x4920
2490#define mmDCIO_UNIPHY0_UNIPHY_MACRO_CNTL_RESERVED96 0x4920
2491#define mmDCIO_UNIPHY1_UNIPHY_MACRO_CNTL_RESERVED96 0x49c0
2492#define mmDCIO_UNIPHY2_UNIPHY_MACRO_CNTL_RESERVED96 0x9a60
2493#define mmDCIO_UNIPHY3_UNIPHY_MACRO_CNTL_RESERVED96 0x9b00
2494#define mmDCIO_UNIPHY4_UNIPHY_MACRO_CNTL_RESERVED96 0x9ba0
2495#define mmDCIO_UNIPHY5_UNIPHY_MACRO_CNTL_RESERVED96 0x9c40
2496#define mmDCIO_UNIPHY6_UNIPHY_MACRO_CNTL_RESERVED96 0x9ce0
2497#define mmDCIO_UNIPHY7_UNIPHY_MACRO_CNTL_RESERVED96 0x9d80
2498#define mmUNIPHY_MACRO_CNTL_RESERVED97 0x4921
2499#define mmDCIO_UNIPHY0_UNIPHY_MACRO_CNTL_RESERVED97 0x4921
2500#define mmDCIO_UNIPHY1_UNIPHY_MACRO_CNTL_RESERVED97 0x49c1
2501#define mmDCIO_UNIPHY2_UNIPHY_MACRO_CNTL_RESERVED97 0x9a61
2502#define mmDCIO_UNIPHY3_UNIPHY_MACRO_CNTL_RESERVED97 0x9b01
2503#define mmDCIO_UNIPHY4_UNIPHY_MACRO_CNTL_RESERVED97 0x9ba1
2504#define mmDCIO_UNIPHY5_UNIPHY_MACRO_CNTL_RESERVED97 0x9c41
2505#define mmDCIO_UNIPHY6_UNIPHY_MACRO_CNTL_RESERVED97 0x9ce1
2506#define mmDCIO_UNIPHY7_UNIPHY_MACRO_CNTL_RESERVED97 0x9d81
2507#define mmUNIPHY_MACRO_CNTL_RESERVED98 0x4922
2508#define mmDCIO_UNIPHY0_UNIPHY_MACRO_CNTL_RESERVED98 0x4922
2509#define mmDCIO_UNIPHY1_UNIPHY_MACRO_CNTL_RESERVED98 0x49c2
2510#define mmDCIO_UNIPHY2_UNIPHY_MACRO_CNTL_RESERVED98 0x9a62
2511#define mmDCIO_UNIPHY3_UNIPHY_MACRO_CNTL_RESERVED98 0x9b02
2512#define mmDCIO_UNIPHY4_UNIPHY_MACRO_CNTL_RESERVED98 0x9ba2
2513#define mmDCIO_UNIPHY5_UNIPHY_MACRO_CNTL_RESERVED98 0x9c42
2514#define mmDCIO_UNIPHY6_UNIPHY_MACRO_CNTL_RESERVED98 0x9ce2
2515#define mmDCIO_UNIPHY7_UNIPHY_MACRO_CNTL_RESERVED98 0x9d82
2516#define mmUNIPHY_MACRO_CNTL_RESERVED99 0x4923
2517#define mmDCIO_UNIPHY0_UNIPHY_MACRO_CNTL_RESERVED99 0x4923
2518#define mmDCIO_UNIPHY1_UNIPHY_MACRO_CNTL_RESERVED99 0x49c3
2519#define mmDCIO_UNIPHY2_UNIPHY_MACRO_CNTL_RESERVED99 0x9a63
2520#define mmDCIO_UNIPHY3_UNIPHY_MACRO_CNTL_RESERVED99 0x9b03
2521#define mmDCIO_UNIPHY4_UNIPHY_MACRO_CNTL_RESERVED99 0x9ba3
2522#define mmDCIO_UNIPHY5_UNIPHY_MACRO_CNTL_RESERVED99 0x9c43
2523#define mmDCIO_UNIPHY6_UNIPHY_MACRO_CNTL_RESERVED99 0x9ce3
2524#define mmDCIO_UNIPHY7_UNIPHY_MACRO_CNTL_RESERVED99 0x9d83
2525#define mmUNIPHY_MACRO_CNTL_RESERVED100 0x4924
2526#define mmDCIO_UNIPHY0_UNIPHY_MACRO_CNTL_RESERVED100 0x4924
2527#define mmDCIO_UNIPHY1_UNIPHY_MACRO_CNTL_RESERVED100 0x49c4
2528#define mmDCIO_UNIPHY2_UNIPHY_MACRO_CNTL_RESERVED100 0x9a64
2529#define mmDCIO_UNIPHY3_UNIPHY_MACRO_CNTL_RESERVED100 0x9b04
2530#define mmDCIO_UNIPHY4_UNIPHY_MACRO_CNTL_RESERVED100 0x9ba4
2531#define mmDCIO_UNIPHY5_UNIPHY_MACRO_CNTL_RESERVED100 0x9c44
2532#define mmDCIO_UNIPHY6_UNIPHY_MACRO_CNTL_RESERVED100 0x9ce4
2533#define mmDCIO_UNIPHY7_UNIPHY_MACRO_CNTL_RESERVED100 0x9d84
2534#define mmUNIPHY_MACRO_CNTL_RESERVED101 0x4925
2535#define mmDCIO_UNIPHY0_UNIPHY_MACRO_CNTL_RESERVED101 0x4925
2536#define mmDCIO_UNIPHY1_UNIPHY_MACRO_CNTL_RESERVED101 0x49c5
2537#define mmDCIO_UNIPHY2_UNIPHY_MACRO_CNTL_RESERVED101 0x9a65
2538#define mmDCIO_UNIPHY3_UNIPHY_MACRO_CNTL_RESERVED101 0x9b05
2539#define mmDCIO_UNIPHY4_UNIPHY_MACRO_CNTL_RESERVED101 0x9ba5
2540#define mmDCIO_UNIPHY5_UNIPHY_MACRO_CNTL_RESERVED101 0x9c45
2541#define mmDCIO_UNIPHY6_UNIPHY_MACRO_CNTL_RESERVED101 0x9ce5
2542#define mmDCIO_UNIPHY7_UNIPHY_MACRO_CNTL_RESERVED101 0x9d85
2543#define mmUNIPHY_MACRO_CNTL_RESERVED102 0x4926
2544#define mmDCIO_UNIPHY0_UNIPHY_MACRO_CNTL_RESERVED102 0x4926
2545#define mmDCIO_UNIPHY1_UNIPHY_MACRO_CNTL_RESERVED102 0x49c6
2546#define mmDCIO_UNIPHY2_UNIPHY_MACRO_CNTL_RESERVED102 0x9a66
2547#define mmDCIO_UNIPHY3_UNIPHY_MACRO_CNTL_RESERVED102 0x9b06
2548#define mmDCIO_UNIPHY4_UNIPHY_MACRO_CNTL_RESERVED102 0x9ba6
2549#define mmDCIO_UNIPHY5_UNIPHY_MACRO_CNTL_RESERVED102 0x9c46
2550#define mmDCIO_UNIPHY6_UNIPHY_MACRO_CNTL_RESERVED102 0x9ce6
2551#define mmDCIO_UNIPHY7_UNIPHY_MACRO_CNTL_RESERVED102 0x9d86
2552#define mmUNIPHY_MACRO_CNTL_RESERVED103 0x4927
2553#define mmDCIO_UNIPHY0_UNIPHY_MACRO_CNTL_RESERVED103 0x4927
2554#define mmDCIO_UNIPHY1_UNIPHY_MACRO_CNTL_RESERVED103 0x49c7
2555#define mmDCIO_UNIPHY2_UNIPHY_MACRO_CNTL_RESERVED103 0x9a67
2556#define mmDCIO_UNIPHY3_UNIPHY_MACRO_CNTL_RESERVED103 0x9b07
2557#define mmDCIO_UNIPHY4_UNIPHY_MACRO_CNTL_RESERVED103 0x9ba7
2558#define mmDCIO_UNIPHY5_UNIPHY_MACRO_CNTL_RESERVED103 0x9c47
2559#define mmDCIO_UNIPHY6_UNIPHY_MACRO_CNTL_RESERVED103 0x9ce7
2560#define mmDCIO_UNIPHY7_UNIPHY_MACRO_CNTL_RESERVED103 0x9d87
2561#define mmUNIPHY_MACRO_CNTL_RESERVED104 0x4928
2562#define mmDCIO_UNIPHY0_UNIPHY_MACRO_CNTL_RESERVED104 0x4928
2563#define mmDCIO_UNIPHY1_UNIPHY_MACRO_CNTL_RESERVED104 0x49c8
2564#define mmDCIO_UNIPHY2_UNIPHY_MACRO_CNTL_RESERVED104 0x9a68
2565#define mmDCIO_UNIPHY3_UNIPHY_MACRO_CNTL_RESERVED104 0x9b08
2566#define mmDCIO_UNIPHY4_UNIPHY_MACRO_CNTL_RESERVED104 0x9ba8
2567#define mmDCIO_UNIPHY5_UNIPHY_MACRO_CNTL_RESERVED104 0x9c48
2568#define mmDCIO_UNIPHY6_UNIPHY_MACRO_CNTL_RESERVED104 0x9ce8
2569#define mmDCIO_UNIPHY7_UNIPHY_MACRO_CNTL_RESERVED104 0x9d88
2570#define mmUNIPHY_MACRO_CNTL_RESERVED105 0x4929
2571#define mmDCIO_UNIPHY0_UNIPHY_MACRO_CNTL_RESERVED105 0x4929
2572#define mmDCIO_UNIPHY1_UNIPHY_MACRO_CNTL_RESERVED105 0x49c9
2573#define mmDCIO_UNIPHY2_UNIPHY_MACRO_CNTL_RESERVED105 0x9a69
2574#define mmDCIO_UNIPHY3_UNIPHY_MACRO_CNTL_RESERVED105 0x9b09
2575#define mmDCIO_UNIPHY4_UNIPHY_MACRO_CNTL_RESERVED105 0x9ba9
2576#define mmDCIO_UNIPHY5_UNIPHY_MACRO_CNTL_RESERVED105 0x9c49
2577#define mmDCIO_UNIPHY6_UNIPHY_MACRO_CNTL_RESERVED105 0x9ce9
2578#define mmDCIO_UNIPHY7_UNIPHY_MACRO_CNTL_RESERVED105 0x9d89
2579#define mmUNIPHY_MACRO_CNTL_RESERVED106 0x492a
2580#define mmDCIO_UNIPHY0_UNIPHY_MACRO_CNTL_RESERVED106 0x492a
2581#define mmDCIO_UNIPHY1_UNIPHY_MACRO_CNTL_RESERVED106 0x49ca
2582#define mmDCIO_UNIPHY2_UNIPHY_MACRO_CNTL_RESERVED106 0x9a6a
2583#define mmDCIO_UNIPHY3_UNIPHY_MACRO_CNTL_RESERVED106 0x9b0a
2584#define mmDCIO_UNIPHY4_UNIPHY_MACRO_CNTL_RESERVED106 0x9baa
2585#define mmDCIO_UNIPHY5_UNIPHY_MACRO_CNTL_RESERVED106 0x9c4a
2586#define mmDCIO_UNIPHY6_UNIPHY_MACRO_CNTL_RESERVED106 0x9cea
2587#define mmDCIO_UNIPHY7_UNIPHY_MACRO_CNTL_RESERVED106 0x9d8a
2588#define mmUNIPHY_MACRO_CNTL_RESERVED107 0x492b
2589#define mmDCIO_UNIPHY0_UNIPHY_MACRO_CNTL_RESERVED107 0x492b
2590#define mmDCIO_UNIPHY1_UNIPHY_MACRO_CNTL_RESERVED107 0x49cb
2591#define mmDCIO_UNIPHY2_UNIPHY_MACRO_CNTL_RESERVED107 0x9a6b
2592#define mmDCIO_UNIPHY3_UNIPHY_MACRO_CNTL_RESERVED107 0x9b0b
2593#define mmDCIO_UNIPHY4_UNIPHY_MACRO_CNTL_RESERVED107 0x9bab
2594#define mmDCIO_UNIPHY5_UNIPHY_MACRO_CNTL_RESERVED107 0x9c4b
2595#define mmDCIO_UNIPHY6_UNIPHY_MACRO_CNTL_RESERVED107 0x9ceb
2596#define mmDCIO_UNIPHY7_UNIPHY_MACRO_CNTL_RESERVED107 0x9d8b
2597#define mmUNIPHY_MACRO_CNTL_RESERVED108 0x492c
2598#define mmDCIO_UNIPHY0_UNIPHY_MACRO_CNTL_RESERVED108 0x492c
2599#define mmDCIO_UNIPHY1_UNIPHY_MACRO_CNTL_RESERVED108 0x49cc
2600#define mmDCIO_UNIPHY2_UNIPHY_MACRO_CNTL_RESERVED108 0x9a6c
2601#define mmDCIO_UNIPHY3_UNIPHY_MACRO_CNTL_RESERVED108 0x9b0c
2602#define mmDCIO_UNIPHY4_UNIPHY_MACRO_CNTL_RESERVED108 0x9bac
2603#define mmDCIO_UNIPHY5_UNIPHY_MACRO_CNTL_RESERVED108 0x9c4c
2604#define mmDCIO_UNIPHY6_UNIPHY_MACRO_CNTL_RESERVED108 0x9cec
2605#define mmDCIO_UNIPHY7_UNIPHY_MACRO_CNTL_RESERVED108 0x9d8c
2606#define mmUNIPHY_MACRO_CNTL_RESERVED109 0x492d
2607#define mmDCIO_UNIPHY0_UNIPHY_MACRO_CNTL_RESERVED109 0x492d
2608#define mmDCIO_UNIPHY1_UNIPHY_MACRO_CNTL_RESERVED109 0x49cd
2609#define mmDCIO_UNIPHY2_UNIPHY_MACRO_CNTL_RESERVED109 0x9a6d
2610#define mmDCIO_UNIPHY3_UNIPHY_MACRO_CNTL_RESERVED109 0x9b0d
2611#define mmDCIO_UNIPHY4_UNIPHY_MACRO_CNTL_RESERVED109 0x9bad
2612#define mmDCIO_UNIPHY5_UNIPHY_MACRO_CNTL_RESERVED109 0x9c4d
2613#define mmDCIO_UNIPHY6_UNIPHY_MACRO_CNTL_RESERVED109 0x9ced
2614#define mmDCIO_UNIPHY7_UNIPHY_MACRO_CNTL_RESERVED109 0x9d8d
2615#define mmUNIPHY_MACRO_CNTL_RESERVED110 0x492e
2616#define mmDCIO_UNIPHY0_UNIPHY_MACRO_CNTL_RESERVED110 0x492e
2617#define mmDCIO_UNIPHY1_UNIPHY_MACRO_CNTL_RESERVED110 0x49ce
2618#define mmDCIO_UNIPHY2_UNIPHY_MACRO_CNTL_RESERVED110 0x9a6e
2619#define mmDCIO_UNIPHY3_UNIPHY_MACRO_CNTL_RESERVED110 0x9b0e
2620#define mmDCIO_UNIPHY4_UNIPHY_MACRO_CNTL_RESERVED110 0x9bae
2621#define mmDCIO_UNIPHY5_UNIPHY_MACRO_CNTL_RESERVED110 0x9c4e
2622#define mmDCIO_UNIPHY6_UNIPHY_MACRO_CNTL_RESERVED110 0x9cee
2623#define mmDCIO_UNIPHY7_UNIPHY_MACRO_CNTL_RESERVED110 0x9d8e
2624#define mmUNIPHY_MACRO_CNTL_RESERVED111 0x492f
2625#define mmDCIO_UNIPHY0_UNIPHY_MACRO_CNTL_RESERVED111 0x492f
2626#define mmDCIO_UNIPHY1_UNIPHY_MACRO_CNTL_RESERVED111 0x49cf
2627#define mmDCIO_UNIPHY2_UNIPHY_MACRO_CNTL_RESERVED111 0x9a6f
2628#define mmDCIO_UNIPHY3_UNIPHY_MACRO_CNTL_RESERVED111 0x9b0f
2629#define mmDCIO_UNIPHY4_UNIPHY_MACRO_CNTL_RESERVED111 0x9baf
2630#define mmDCIO_UNIPHY5_UNIPHY_MACRO_CNTL_RESERVED111 0x9c4f
2631#define mmDCIO_UNIPHY6_UNIPHY_MACRO_CNTL_RESERVED111 0x9cef
2632#define mmDCIO_UNIPHY7_UNIPHY_MACRO_CNTL_RESERVED111 0x9d8f
2633#define mmUNIPHY_MACRO_CNTL_RESERVED112 0x4930
2634#define mmDCIO_UNIPHY0_UNIPHY_MACRO_CNTL_RESERVED112 0x4930
2635#define mmDCIO_UNIPHY1_UNIPHY_MACRO_CNTL_RESERVED112 0x49d0
2636#define mmDCIO_UNIPHY2_UNIPHY_MACRO_CNTL_RESERVED112 0x9a70
2637#define mmDCIO_UNIPHY3_UNIPHY_MACRO_CNTL_RESERVED112 0x9b10
2638#define mmDCIO_UNIPHY4_UNIPHY_MACRO_CNTL_RESERVED112 0x9bb0
2639#define mmDCIO_UNIPHY5_UNIPHY_MACRO_CNTL_RESERVED112 0x9c50
2640#define mmDCIO_UNIPHY6_UNIPHY_MACRO_CNTL_RESERVED112 0x9cf0
2641#define mmDCIO_UNIPHY7_UNIPHY_MACRO_CNTL_RESERVED112 0x9d90
2642#define mmUNIPHY_MACRO_CNTL_RESERVED113 0x4931
2643#define mmDCIO_UNIPHY0_UNIPHY_MACRO_CNTL_RESERVED113 0x4931
2644#define mmDCIO_UNIPHY1_UNIPHY_MACRO_CNTL_RESERVED113 0x49d1
2645#define mmDCIO_UNIPHY2_UNIPHY_MACRO_CNTL_RESERVED113 0x9a71
2646#define mmDCIO_UNIPHY3_UNIPHY_MACRO_CNTL_RESERVED113 0x9b11
2647#define mmDCIO_UNIPHY4_UNIPHY_MACRO_CNTL_RESERVED113 0x9bb1
2648#define mmDCIO_UNIPHY5_UNIPHY_MACRO_CNTL_RESERVED113 0x9c51
2649#define mmDCIO_UNIPHY6_UNIPHY_MACRO_CNTL_RESERVED113 0x9cf1
2650#define mmDCIO_UNIPHY7_UNIPHY_MACRO_CNTL_RESERVED113 0x9d91
2651#define mmUNIPHY_MACRO_CNTL_RESERVED114 0x4932
2652#define mmDCIO_UNIPHY0_UNIPHY_MACRO_CNTL_RESERVED114 0x4932
2653#define mmDCIO_UNIPHY1_UNIPHY_MACRO_CNTL_RESERVED114 0x49d2
2654#define mmDCIO_UNIPHY2_UNIPHY_MACRO_CNTL_RESERVED114 0x9a72
2655#define mmDCIO_UNIPHY3_UNIPHY_MACRO_CNTL_RESERVED114 0x9b12
2656#define mmDCIO_UNIPHY4_UNIPHY_MACRO_CNTL_RESERVED114 0x9bb2
2657#define mmDCIO_UNIPHY5_UNIPHY_MACRO_CNTL_RESERVED114 0x9c52
2658#define mmDCIO_UNIPHY6_UNIPHY_MACRO_CNTL_RESERVED114 0x9cf2
2659#define mmDCIO_UNIPHY7_UNIPHY_MACRO_CNTL_RESERVED114 0x9d92
2660#define mmUNIPHY_MACRO_CNTL_RESERVED115 0x4933
2661#define mmDCIO_UNIPHY0_UNIPHY_MACRO_CNTL_RESERVED115 0x4933
2662#define mmDCIO_UNIPHY1_UNIPHY_MACRO_CNTL_RESERVED115 0x49d3
2663#define mmDCIO_UNIPHY2_UNIPHY_MACRO_CNTL_RESERVED115 0x9a73
2664#define mmDCIO_UNIPHY3_UNIPHY_MACRO_CNTL_RESERVED115 0x9b13
2665#define mmDCIO_UNIPHY4_UNIPHY_MACRO_CNTL_RESERVED115 0x9bb3
2666#define mmDCIO_UNIPHY5_UNIPHY_MACRO_CNTL_RESERVED115 0x9c53
2667#define mmDCIO_UNIPHY6_UNIPHY_MACRO_CNTL_RESERVED115 0x9cf3
2668#define mmDCIO_UNIPHY7_UNIPHY_MACRO_CNTL_RESERVED115 0x9d93
2669#define mmUNIPHY_MACRO_CNTL_RESERVED116 0x4934
2670#define mmDCIO_UNIPHY0_UNIPHY_MACRO_CNTL_RESERVED116 0x4934
2671#define mmDCIO_UNIPHY1_UNIPHY_MACRO_CNTL_RESERVED116 0x49d4
2672#define mmDCIO_UNIPHY2_UNIPHY_MACRO_CNTL_RESERVED116 0x9a74
2673#define mmDCIO_UNIPHY3_UNIPHY_MACRO_CNTL_RESERVED116 0x9b14
2674#define mmDCIO_UNIPHY4_UNIPHY_MACRO_CNTL_RESERVED116 0x9bb4
2675#define mmDCIO_UNIPHY5_UNIPHY_MACRO_CNTL_RESERVED116 0x9c54
2676#define mmDCIO_UNIPHY6_UNIPHY_MACRO_CNTL_RESERVED116 0x9cf4
2677#define mmDCIO_UNIPHY7_UNIPHY_MACRO_CNTL_RESERVED116 0x9d94
2678#define mmUNIPHY_MACRO_CNTL_RESERVED117 0x4935
2679#define mmDCIO_UNIPHY0_UNIPHY_MACRO_CNTL_RESERVED117 0x4935
2680#define mmDCIO_UNIPHY1_UNIPHY_MACRO_CNTL_RESERVED117 0x49d5
2681#define mmDCIO_UNIPHY2_UNIPHY_MACRO_CNTL_RESERVED117 0x9a75
2682#define mmDCIO_UNIPHY3_UNIPHY_MACRO_CNTL_RESERVED117 0x9b15
2683#define mmDCIO_UNIPHY4_UNIPHY_MACRO_CNTL_RESERVED117 0x9bb5
2684#define mmDCIO_UNIPHY5_UNIPHY_MACRO_CNTL_RESERVED117 0x9c55
2685#define mmDCIO_UNIPHY6_UNIPHY_MACRO_CNTL_RESERVED117 0x9cf5
2686#define mmDCIO_UNIPHY7_UNIPHY_MACRO_CNTL_RESERVED117 0x9d95
2687#define mmUNIPHY_MACRO_CNTL_RESERVED118 0x4936
2688#define mmDCIO_UNIPHY0_UNIPHY_MACRO_CNTL_RESERVED118 0x4936
2689#define mmDCIO_UNIPHY1_UNIPHY_MACRO_CNTL_RESERVED118 0x49d6
2690#define mmDCIO_UNIPHY2_UNIPHY_MACRO_CNTL_RESERVED118 0x9a76
2691#define mmDCIO_UNIPHY3_UNIPHY_MACRO_CNTL_RESERVED118 0x9b16
2692#define mmDCIO_UNIPHY4_UNIPHY_MACRO_CNTL_RESERVED118 0x9bb6
2693#define mmDCIO_UNIPHY5_UNIPHY_MACRO_CNTL_RESERVED118 0x9c56
2694#define mmDCIO_UNIPHY6_UNIPHY_MACRO_CNTL_RESERVED118 0x9cf6
2695#define mmDCIO_UNIPHY7_UNIPHY_MACRO_CNTL_RESERVED118 0x9d96
2696#define mmUNIPHY_MACRO_CNTL_RESERVED119 0x4937
2697#define mmDCIO_UNIPHY0_UNIPHY_MACRO_CNTL_RESERVED119 0x4937
2698#define mmDCIO_UNIPHY1_UNIPHY_MACRO_CNTL_RESERVED119 0x49d7
2699#define mmDCIO_UNIPHY2_UNIPHY_MACRO_CNTL_RESERVED119 0x9a77
2700#define mmDCIO_UNIPHY3_UNIPHY_MACRO_CNTL_RESERVED119 0x9b17
2701#define mmDCIO_UNIPHY4_UNIPHY_MACRO_CNTL_RESERVED119 0x9bb7
2702#define mmDCIO_UNIPHY5_UNIPHY_MACRO_CNTL_RESERVED119 0x9c57
2703#define mmDCIO_UNIPHY6_UNIPHY_MACRO_CNTL_RESERVED119 0x9cf7
2704#define mmDCIO_UNIPHY7_UNIPHY_MACRO_CNTL_RESERVED119 0x9d97
2705#define mmUNIPHY_MACRO_CNTL_RESERVED120 0x4938
2706#define mmDCIO_UNIPHY0_UNIPHY_MACRO_CNTL_RESERVED120 0x4938
2707#define mmDCIO_UNIPHY1_UNIPHY_MACRO_CNTL_RESERVED120 0x49d8
2708#define mmDCIO_UNIPHY2_UNIPHY_MACRO_CNTL_RESERVED120 0x9a78
2709#define mmDCIO_UNIPHY3_UNIPHY_MACRO_CNTL_RESERVED120 0x9b18
2710#define mmDCIO_UNIPHY4_UNIPHY_MACRO_CNTL_RESERVED120 0x9bb8
2711#define mmDCIO_UNIPHY5_UNIPHY_MACRO_CNTL_RESERVED120 0x9c58
2712#define mmDCIO_UNIPHY6_UNIPHY_MACRO_CNTL_RESERVED120 0x9cf8
2713#define mmDCIO_UNIPHY7_UNIPHY_MACRO_CNTL_RESERVED120 0x9d98
2714#define mmUNIPHY_MACRO_CNTL_RESERVED121 0x4939
2715#define mmDCIO_UNIPHY0_UNIPHY_MACRO_CNTL_RESERVED121 0x4939
2716#define mmDCIO_UNIPHY1_UNIPHY_MACRO_CNTL_RESERVED121 0x49d9
2717#define mmDCIO_UNIPHY2_UNIPHY_MACRO_CNTL_RESERVED121 0x9a79
2718#define mmDCIO_UNIPHY3_UNIPHY_MACRO_CNTL_RESERVED121 0x9b19
2719#define mmDCIO_UNIPHY4_UNIPHY_MACRO_CNTL_RESERVED121 0x9bb9
2720#define mmDCIO_UNIPHY5_UNIPHY_MACRO_CNTL_RESERVED121 0x9c59
2721#define mmDCIO_UNIPHY6_UNIPHY_MACRO_CNTL_RESERVED121 0x9cf9
2722#define mmDCIO_UNIPHY7_UNIPHY_MACRO_CNTL_RESERVED121 0x9d99
2723#define mmUNIPHY_MACRO_CNTL_RESERVED122 0x493a
2724#define mmDCIO_UNIPHY0_UNIPHY_MACRO_CNTL_RESERVED122 0x493a
2725#define mmDCIO_UNIPHY1_UNIPHY_MACRO_CNTL_RESERVED122 0x49da
2726#define mmDCIO_UNIPHY2_UNIPHY_MACRO_CNTL_RESERVED122 0x9a7a
2727#define mmDCIO_UNIPHY3_UNIPHY_MACRO_CNTL_RESERVED122 0x9b1a
2728#define mmDCIO_UNIPHY4_UNIPHY_MACRO_CNTL_RESERVED122 0x9bba
2729#define mmDCIO_UNIPHY5_UNIPHY_MACRO_CNTL_RESERVED122 0x9c5a
2730#define mmDCIO_UNIPHY6_UNIPHY_MACRO_CNTL_RESERVED122 0x9cfa
2731#define mmDCIO_UNIPHY7_UNIPHY_MACRO_CNTL_RESERVED122 0x9d9a
2732#define mmUNIPHY_MACRO_CNTL_RESERVED123 0x493b
2733#define mmDCIO_UNIPHY0_UNIPHY_MACRO_CNTL_RESERVED123 0x493b
2734#define mmDCIO_UNIPHY1_UNIPHY_MACRO_CNTL_RESERVED123 0x49db
2735#define mmDCIO_UNIPHY2_UNIPHY_MACRO_CNTL_RESERVED123 0x9a7b
2736#define mmDCIO_UNIPHY3_UNIPHY_MACRO_CNTL_RESERVED123 0x9b1b
2737#define mmDCIO_UNIPHY4_UNIPHY_MACRO_CNTL_RESERVED123 0x9bbb
2738#define mmDCIO_UNIPHY5_UNIPHY_MACRO_CNTL_RESERVED123 0x9c5b
2739#define mmDCIO_UNIPHY6_UNIPHY_MACRO_CNTL_RESERVED123 0x9cfb
2740#define mmDCIO_UNIPHY7_UNIPHY_MACRO_CNTL_RESERVED123 0x9d9b
2741#define mmUNIPHY_MACRO_CNTL_RESERVED124 0x493c
2742#define mmDCIO_UNIPHY0_UNIPHY_MACRO_CNTL_RESERVED124 0x493c
2743#define mmDCIO_UNIPHY1_UNIPHY_MACRO_CNTL_RESERVED124 0x49dc
2744#define mmDCIO_UNIPHY2_UNIPHY_MACRO_CNTL_RESERVED124 0x9a7c
2745#define mmDCIO_UNIPHY3_UNIPHY_MACRO_CNTL_RESERVED124 0x9b1c
2746#define mmDCIO_UNIPHY4_UNIPHY_MACRO_CNTL_RESERVED124 0x9bbc
2747#define mmDCIO_UNIPHY5_UNIPHY_MACRO_CNTL_RESERVED124 0x9c5c
2748#define mmDCIO_UNIPHY6_UNIPHY_MACRO_CNTL_RESERVED124 0x9cfc
2749#define mmDCIO_UNIPHY7_UNIPHY_MACRO_CNTL_RESERVED124 0x9d9c
2750#define mmUNIPHY_MACRO_CNTL_RESERVED125 0x493d
2751#define mmDCIO_UNIPHY0_UNIPHY_MACRO_CNTL_RESERVED125 0x493d
2752#define mmDCIO_UNIPHY1_UNIPHY_MACRO_CNTL_RESERVED125 0x49dd
2753#define mmDCIO_UNIPHY2_UNIPHY_MACRO_CNTL_RESERVED125 0x9a7d
2754#define mmDCIO_UNIPHY3_UNIPHY_MACRO_CNTL_RESERVED125 0x9b1d
2755#define mmDCIO_UNIPHY4_UNIPHY_MACRO_CNTL_RESERVED125 0x9bbd
2756#define mmDCIO_UNIPHY5_UNIPHY_MACRO_CNTL_RESERVED125 0x9c5d
2757#define mmDCIO_UNIPHY6_UNIPHY_MACRO_CNTL_RESERVED125 0x9cfd
2758#define mmDCIO_UNIPHY7_UNIPHY_MACRO_CNTL_RESERVED125 0x9d9d
2759#define mmUNIPHY_MACRO_CNTL_RESERVED126 0x493e
2760#define mmDCIO_UNIPHY0_UNIPHY_MACRO_CNTL_RESERVED126 0x493e
2761#define mmDCIO_UNIPHY1_UNIPHY_MACRO_CNTL_RESERVED126 0x49de
2762#define mmDCIO_UNIPHY2_UNIPHY_MACRO_CNTL_RESERVED126 0x9a7e
2763#define mmDCIO_UNIPHY3_UNIPHY_MACRO_CNTL_RESERVED126 0x9b1e
2764#define mmDCIO_UNIPHY4_UNIPHY_MACRO_CNTL_RESERVED126 0x9bbe
2765#define mmDCIO_UNIPHY5_UNIPHY_MACRO_CNTL_RESERVED126 0x9c5e
2766#define mmDCIO_UNIPHY6_UNIPHY_MACRO_CNTL_RESERVED126 0x9cfe
2767#define mmDCIO_UNIPHY7_UNIPHY_MACRO_CNTL_RESERVED126 0x9d9e
2768#define mmUNIPHY_MACRO_CNTL_RESERVED127 0x493f
2769#define mmDCIO_UNIPHY0_UNIPHY_MACRO_CNTL_RESERVED127 0x493f
2770#define mmDCIO_UNIPHY1_UNIPHY_MACRO_CNTL_RESERVED127 0x49df
2771#define mmDCIO_UNIPHY2_UNIPHY_MACRO_CNTL_RESERVED127 0x9a7f
2772#define mmDCIO_UNIPHY3_UNIPHY_MACRO_CNTL_RESERVED127 0x9b1f
2773#define mmDCIO_UNIPHY4_UNIPHY_MACRO_CNTL_RESERVED127 0x9bbf
2774#define mmDCIO_UNIPHY5_UNIPHY_MACRO_CNTL_RESERVED127 0x9c5f
2775#define mmDCIO_UNIPHY6_UNIPHY_MACRO_CNTL_RESERVED127 0x9cff
2776#define mmDCIO_UNIPHY7_UNIPHY_MACRO_CNTL_RESERVED127 0x9d9f
2777#define mmUNIPHY_MACRO_CNTL_RESERVED128 0x4940
2778#define mmDCIO_UNIPHY0_UNIPHY_MACRO_CNTL_RESERVED128 0x4940
2779#define mmDCIO_UNIPHY1_UNIPHY_MACRO_CNTL_RESERVED128 0x49e0
2780#define mmDCIO_UNIPHY2_UNIPHY_MACRO_CNTL_RESERVED128 0x9a80
2781#define mmDCIO_UNIPHY3_UNIPHY_MACRO_CNTL_RESERVED128 0x9b20
2782#define mmDCIO_UNIPHY4_UNIPHY_MACRO_CNTL_RESERVED128 0x9bc0
2783#define mmDCIO_UNIPHY5_UNIPHY_MACRO_CNTL_RESERVED128 0x9c60
2784#define mmDCIO_UNIPHY6_UNIPHY_MACRO_CNTL_RESERVED128 0x9d00
2785#define mmDCIO_UNIPHY7_UNIPHY_MACRO_CNTL_RESERVED128 0x9da0
2786#define mmUNIPHY_MACRO_CNTL_RESERVED129 0x4941
2787#define mmDCIO_UNIPHY0_UNIPHY_MACRO_CNTL_RESERVED129 0x4941
2788#define mmDCIO_UNIPHY1_UNIPHY_MACRO_CNTL_RESERVED129 0x49e1
2789#define mmDCIO_UNIPHY2_UNIPHY_MACRO_CNTL_RESERVED129 0x9a81
2790#define mmDCIO_UNIPHY3_UNIPHY_MACRO_CNTL_RESERVED129 0x9b21
2791#define mmDCIO_UNIPHY4_UNIPHY_MACRO_CNTL_RESERVED129 0x9bc1
2792#define mmDCIO_UNIPHY5_UNIPHY_MACRO_CNTL_RESERVED129 0x9c61
2793#define mmDCIO_UNIPHY6_UNIPHY_MACRO_CNTL_RESERVED129 0x9d01
2794#define mmDCIO_UNIPHY7_UNIPHY_MACRO_CNTL_RESERVED129 0x9da1
2795#define mmUNIPHY_MACRO_CNTL_RESERVED130 0x4942
2796#define mmDCIO_UNIPHY0_UNIPHY_MACRO_CNTL_RESERVED130 0x4942
2797#define mmDCIO_UNIPHY1_UNIPHY_MACRO_CNTL_RESERVED130 0x49e2
2798#define mmDCIO_UNIPHY2_UNIPHY_MACRO_CNTL_RESERVED130 0x9a82
2799#define mmDCIO_UNIPHY3_UNIPHY_MACRO_CNTL_RESERVED130 0x9b22
2800#define mmDCIO_UNIPHY4_UNIPHY_MACRO_CNTL_RESERVED130 0x9bc2
2801#define mmDCIO_UNIPHY5_UNIPHY_MACRO_CNTL_RESERVED130 0x9c62
2802#define mmDCIO_UNIPHY6_UNIPHY_MACRO_CNTL_RESERVED130 0x9d02
2803#define mmDCIO_UNIPHY7_UNIPHY_MACRO_CNTL_RESERVED130 0x9da2
2804#define mmUNIPHY_MACRO_CNTL_RESERVED131 0x4943
2805#define mmDCIO_UNIPHY0_UNIPHY_MACRO_CNTL_RESERVED131 0x4943
2806#define mmDCIO_UNIPHY1_UNIPHY_MACRO_CNTL_RESERVED131 0x49e3
2807#define mmDCIO_UNIPHY2_UNIPHY_MACRO_CNTL_RESERVED131 0x9a83
2808#define mmDCIO_UNIPHY3_UNIPHY_MACRO_CNTL_RESERVED131 0x9b23
2809#define mmDCIO_UNIPHY4_UNIPHY_MACRO_CNTL_RESERVED131 0x9bc3
2810#define mmDCIO_UNIPHY5_UNIPHY_MACRO_CNTL_RESERVED131 0x9c63
2811#define mmDCIO_UNIPHY6_UNIPHY_MACRO_CNTL_RESERVED131 0x9d03
2812#define mmDCIO_UNIPHY7_UNIPHY_MACRO_CNTL_RESERVED131 0x9da3
2813#define mmUNIPHY_MACRO_CNTL_RESERVED132 0x4944
2814#define mmDCIO_UNIPHY0_UNIPHY_MACRO_CNTL_RESERVED132 0x4944
2815#define mmDCIO_UNIPHY1_UNIPHY_MACRO_CNTL_RESERVED132 0x49e4
2816#define mmDCIO_UNIPHY2_UNIPHY_MACRO_CNTL_RESERVED132 0x9a84
2817#define mmDCIO_UNIPHY3_UNIPHY_MACRO_CNTL_RESERVED132 0x9b24
2818#define mmDCIO_UNIPHY4_UNIPHY_MACRO_CNTL_RESERVED132 0x9bc4
2819#define mmDCIO_UNIPHY5_UNIPHY_MACRO_CNTL_RESERVED132 0x9c64
2820#define mmDCIO_UNIPHY6_UNIPHY_MACRO_CNTL_RESERVED132 0x9d04
2821#define mmDCIO_UNIPHY7_UNIPHY_MACRO_CNTL_RESERVED132 0x9da4
2822#define mmUNIPHY_MACRO_CNTL_RESERVED133 0x4945
2823#define mmDCIO_UNIPHY0_UNIPHY_MACRO_CNTL_RESERVED133 0x4945
2824#define mmDCIO_UNIPHY1_UNIPHY_MACRO_CNTL_RESERVED133 0x49e5
2825#define mmDCIO_UNIPHY2_UNIPHY_MACRO_CNTL_RESERVED133 0x9a85
2826#define mmDCIO_UNIPHY3_UNIPHY_MACRO_CNTL_RESERVED133 0x9b25
2827#define mmDCIO_UNIPHY4_UNIPHY_MACRO_CNTL_RESERVED133 0x9bc5
2828#define mmDCIO_UNIPHY5_UNIPHY_MACRO_CNTL_RESERVED133 0x9c65
2829#define mmDCIO_UNIPHY6_UNIPHY_MACRO_CNTL_RESERVED133 0x9d05
2830#define mmDCIO_UNIPHY7_UNIPHY_MACRO_CNTL_RESERVED133 0x9da5
2831#define mmUNIPHY_MACRO_CNTL_RESERVED134 0x4946
2832#define mmDCIO_UNIPHY0_UNIPHY_MACRO_CNTL_RESERVED134 0x4946
2833#define mmDCIO_UNIPHY1_UNIPHY_MACRO_CNTL_RESERVED134 0x49e6
2834#define mmDCIO_UNIPHY2_UNIPHY_MACRO_CNTL_RESERVED134 0x9a86
2835#define mmDCIO_UNIPHY3_UNIPHY_MACRO_CNTL_RESERVED134 0x9b26
2836#define mmDCIO_UNIPHY4_UNIPHY_MACRO_CNTL_RESERVED134 0x9bc6
2837#define mmDCIO_UNIPHY5_UNIPHY_MACRO_CNTL_RESERVED134 0x9c66
2838#define mmDCIO_UNIPHY6_UNIPHY_MACRO_CNTL_RESERVED134 0x9d06
2839#define mmDCIO_UNIPHY7_UNIPHY_MACRO_CNTL_RESERVED134 0x9da6
2840#define mmUNIPHY_MACRO_CNTL_RESERVED135 0x4947
2841#define mmDCIO_UNIPHY0_UNIPHY_MACRO_CNTL_RESERVED135 0x4947
2842#define mmDCIO_UNIPHY1_UNIPHY_MACRO_CNTL_RESERVED135 0x49e7
2843#define mmDCIO_UNIPHY2_UNIPHY_MACRO_CNTL_RESERVED135 0x9a87
2844#define mmDCIO_UNIPHY3_UNIPHY_MACRO_CNTL_RESERVED135 0x9b27
2845#define mmDCIO_UNIPHY4_UNIPHY_MACRO_CNTL_RESERVED135 0x9bc7
2846#define mmDCIO_UNIPHY5_UNIPHY_MACRO_CNTL_RESERVED135 0x9c67
2847#define mmDCIO_UNIPHY6_UNIPHY_MACRO_CNTL_RESERVED135 0x9d07
2848#define mmDCIO_UNIPHY7_UNIPHY_MACRO_CNTL_RESERVED135 0x9da7
2849#define mmUNIPHY_MACRO_CNTL_RESERVED136 0x4948
2850#define mmDCIO_UNIPHY0_UNIPHY_MACRO_CNTL_RESERVED136 0x4948
2851#define mmDCIO_UNIPHY1_UNIPHY_MACRO_CNTL_RESERVED136 0x49e8
2852#define mmDCIO_UNIPHY2_UNIPHY_MACRO_CNTL_RESERVED136 0x9a88
2853#define mmDCIO_UNIPHY3_UNIPHY_MACRO_CNTL_RESERVED136 0x9b28
2854#define mmDCIO_UNIPHY4_UNIPHY_MACRO_CNTL_RESERVED136 0x9bc8
2855#define mmDCIO_UNIPHY5_UNIPHY_MACRO_CNTL_RESERVED136 0x9c68
2856#define mmDCIO_UNIPHY6_UNIPHY_MACRO_CNTL_RESERVED136 0x9d08
2857#define mmDCIO_UNIPHY7_UNIPHY_MACRO_CNTL_RESERVED136 0x9da8
2858#define mmUNIPHY_MACRO_CNTL_RESERVED137 0x4949
2859#define mmDCIO_UNIPHY0_UNIPHY_MACRO_CNTL_RESERVED137 0x4949
2860#define mmDCIO_UNIPHY1_UNIPHY_MACRO_CNTL_RESERVED137 0x49e9
2861#define mmDCIO_UNIPHY2_UNIPHY_MACRO_CNTL_RESERVED137 0x9a89
2862#define mmDCIO_UNIPHY3_UNIPHY_MACRO_CNTL_RESERVED137 0x9b29
2863#define mmDCIO_UNIPHY4_UNIPHY_MACRO_CNTL_RESERVED137 0x9bc9
2864#define mmDCIO_UNIPHY5_UNIPHY_MACRO_CNTL_RESERVED137 0x9c69
2865#define mmDCIO_UNIPHY6_UNIPHY_MACRO_CNTL_RESERVED137 0x9d09
2866#define mmDCIO_UNIPHY7_UNIPHY_MACRO_CNTL_RESERVED137 0x9da9
2867#define mmUNIPHY_MACRO_CNTL_RESERVED138 0x494a
2868#define mmDCIO_UNIPHY0_UNIPHY_MACRO_CNTL_RESERVED138 0x494a
2869#define mmDCIO_UNIPHY1_UNIPHY_MACRO_CNTL_RESERVED138 0x49ea
2870#define mmDCIO_UNIPHY2_UNIPHY_MACRO_CNTL_RESERVED138 0x9a8a
2871#define mmDCIO_UNIPHY3_UNIPHY_MACRO_CNTL_RESERVED138 0x9b2a
2872#define mmDCIO_UNIPHY4_UNIPHY_MACRO_CNTL_RESERVED138 0x9bca
2873#define mmDCIO_UNIPHY5_UNIPHY_MACRO_CNTL_RESERVED138 0x9c6a
2874#define mmDCIO_UNIPHY6_UNIPHY_MACRO_CNTL_RESERVED138 0x9d0a
2875#define mmDCIO_UNIPHY7_UNIPHY_MACRO_CNTL_RESERVED138 0x9daa
2876#define mmUNIPHY_MACRO_CNTL_RESERVED139 0x494b
2877#define mmDCIO_UNIPHY0_UNIPHY_MACRO_CNTL_RESERVED139 0x494b
2878#define mmDCIO_UNIPHY1_UNIPHY_MACRO_CNTL_RESERVED139 0x49eb
2879#define mmDCIO_UNIPHY2_UNIPHY_MACRO_CNTL_RESERVED139 0x9a8b
2880#define mmDCIO_UNIPHY3_UNIPHY_MACRO_CNTL_RESERVED139 0x9b2b
2881#define mmDCIO_UNIPHY4_UNIPHY_MACRO_CNTL_RESERVED139 0x9bcb
2882#define mmDCIO_UNIPHY5_UNIPHY_MACRO_CNTL_RESERVED139 0x9c6b
2883#define mmDCIO_UNIPHY6_UNIPHY_MACRO_CNTL_RESERVED139 0x9d0b
2884#define mmDCIO_UNIPHY7_UNIPHY_MACRO_CNTL_RESERVED139 0x9dab
2885#define mmUNIPHY_MACRO_CNTL_RESERVED140 0x494c
2886#define mmDCIO_UNIPHY0_UNIPHY_MACRO_CNTL_RESERVED140 0x494c
2887#define mmDCIO_UNIPHY1_UNIPHY_MACRO_CNTL_RESERVED140 0x49ec
2888#define mmDCIO_UNIPHY2_UNIPHY_MACRO_CNTL_RESERVED140 0x9a8c
2889#define mmDCIO_UNIPHY3_UNIPHY_MACRO_CNTL_RESERVED140 0x9b2c
2890#define mmDCIO_UNIPHY4_UNIPHY_MACRO_CNTL_RESERVED140 0x9bcc
2891#define mmDCIO_UNIPHY5_UNIPHY_MACRO_CNTL_RESERVED140 0x9c6c
2892#define mmDCIO_UNIPHY6_UNIPHY_MACRO_CNTL_RESERVED140 0x9d0c
2893#define mmDCIO_UNIPHY7_UNIPHY_MACRO_CNTL_RESERVED140 0x9dac
2894#define mmUNIPHY_MACRO_CNTL_RESERVED141 0x494d
2895#define mmDCIO_UNIPHY0_UNIPHY_MACRO_CNTL_RESERVED141 0x494d
2896#define mmDCIO_UNIPHY1_UNIPHY_MACRO_CNTL_RESERVED141 0x49ed
2897#define mmDCIO_UNIPHY2_UNIPHY_MACRO_CNTL_RESERVED141 0x9a8d
2898#define mmDCIO_UNIPHY3_UNIPHY_MACRO_CNTL_RESERVED141 0x9b2d
2899#define mmDCIO_UNIPHY4_UNIPHY_MACRO_CNTL_RESERVED141 0x9bcd
2900#define mmDCIO_UNIPHY5_UNIPHY_MACRO_CNTL_RESERVED141 0x9c6d
2901#define mmDCIO_UNIPHY6_UNIPHY_MACRO_CNTL_RESERVED141 0x9d0d
2902#define mmDCIO_UNIPHY7_UNIPHY_MACRO_CNTL_RESERVED141 0x9dad
2903#define mmUNIPHY_MACRO_CNTL_RESERVED142 0x494e
2904#define mmDCIO_UNIPHY0_UNIPHY_MACRO_CNTL_RESERVED142 0x494e
2905#define mmDCIO_UNIPHY1_UNIPHY_MACRO_CNTL_RESERVED142 0x49ee
2906#define mmDCIO_UNIPHY2_UNIPHY_MACRO_CNTL_RESERVED142 0x9a8e
2907#define mmDCIO_UNIPHY3_UNIPHY_MACRO_CNTL_RESERVED142 0x9b2e
2908#define mmDCIO_UNIPHY4_UNIPHY_MACRO_CNTL_RESERVED142 0x9bce
2909#define mmDCIO_UNIPHY5_UNIPHY_MACRO_CNTL_RESERVED142 0x9c6e
2910#define mmDCIO_UNIPHY6_UNIPHY_MACRO_CNTL_RESERVED142 0x9d0e
2911#define mmDCIO_UNIPHY7_UNIPHY_MACRO_CNTL_RESERVED142 0x9dae
2912#define mmUNIPHY_MACRO_CNTL_RESERVED143 0x494f
2913#define mmDCIO_UNIPHY0_UNIPHY_MACRO_CNTL_RESERVED143 0x494f
2914#define mmDCIO_UNIPHY1_UNIPHY_MACRO_CNTL_RESERVED143 0x49ef
2915#define mmDCIO_UNIPHY2_UNIPHY_MACRO_CNTL_RESERVED143 0x9a8f
2916#define mmDCIO_UNIPHY3_UNIPHY_MACRO_CNTL_RESERVED143 0x9b2f
2917#define mmDCIO_UNIPHY4_UNIPHY_MACRO_CNTL_RESERVED143 0x9bcf
2918#define mmDCIO_UNIPHY5_UNIPHY_MACRO_CNTL_RESERVED143 0x9c6f
2919#define mmDCIO_UNIPHY6_UNIPHY_MACRO_CNTL_RESERVED143 0x9d0f
2920#define mmDCIO_UNIPHY7_UNIPHY_MACRO_CNTL_RESERVED143 0x9daf
2921#define mmUNIPHY_MACRO_CNTL_RESERVED144 0x4950
2922#define mmDCIO_UNIPHY0_UNIPHY_MACRO_CNTL_RESERVED144 0x4950
2923#define mmDCIO_UNIPHY1_UNIPHY_MACRO_CNTL_RESERVED144 0x49f0
2924#define mmDCIO_UNIPHY2_UNIPHY_MACRO_CNTL_RESERVED144 0x9a90
2925#define mmDCIO_UNIPHY3_UNIPHY_MACRO_CNTL_RESERVED144 0x9b30
2926#define mmDCIO_UNIPHY4_UNIPHY_MACRO_CNTL_RESERVED144 0x9bd0
2927#define mmDCIO_UNIPHY5_UNIPHY_MACRO_CNTL_RESERVED144 0x9c70
2928#define mmDCIO_UNIPHY6_UNIPHY_MACRO_CNTL_RESERVED144 0x9d10
2929#define mmDCIO_UNIPHY7_UNIPHY_MACRO_CNTL_RESERVED144 0x9db0
2930#define mmUNIPHY_MACRO_CNTL_RESERVED145 0x4951
2931#define mmDCIO_UNIPHY0_UNIPHY_MACRO_CNTL_RESERVED145 0x4951
2932#define mmDCIO_UNIPHY1_UNIPHY_MACRO_CNTL_RESERVED145 0x49f1
2933#define mmDCIO_UNIPHY2_UNIPHY_MACRO_CNTL_RESERVED145 0x9a91
2934#define mmDCIO_UNIPHY3_UNIPHY_MACRO_CNTL_RESERVED145 0x9b31
2935#define mmDCIO_UNIPHY4_UNIPHY_MACRO_CNTL_RESERVED145 0x9bd1
2936#define mmDCIO_UNIPHY5_UNIPHY_MACRO_CNTL_RESERVED145 0x9c71
2937#define mmDCIO_UNIPHY6_UNIPHY_MACRO_CNTL_RESERVED145 0x9d11
2938#define mmDCIO_UNIPHY7_UNIPHY_MACRO_CNTL_RESERVED145 0x9db1
2939#define mmUNIPHY_MACRO_CNTL_RESERVED146 0x4952
2940#define mmDCIO_UNIPHY0_UNIPHY_MACRO_CNTL_RESERVED146 0x4952
2941#define mmDCIO_UNIPHY1_UNIPHY_MACRO_CNTL_RESERVED146 0x49f2
2942#define mmDCIO_UNIPHY2_UNIPHY_MACRO_CNTL_RESERVED146 0x9a92
2943#define mmDCIO_UNIPHY3_UNIPHY_MACRO_CNTL_RESERVED146 0x9b32
2944#define mmDCIO_UNIPHY4_UNIPHY_MACRO_CNTL_RESERVED146 0x9bd2
2945#define mmDCIO_UNIPHY5_UNIPHY_MACRO_CNTL_RESERVED146 0x9c72
2946#define mmDCIO_UNIPHY6_UNIPHY_MACRO_CNTL_RESERVED146 0x9d12
2947#define mmDCIO_UNIPHY7_UNIPHY_MACRO_CNTL_RESERVED146 0x9db2
2948#define mmUNIPHY_MACRO_CNTL_RESERVED147 0x4953
2949#define mmDCIO_UNIPHY0_UNIPHY_MACRO_CNTL_RESERVED147 0x4953
2950#define mmDCIO_UNIPHY1_UNIPHY_MACRO_CNTL_RESERVED147 0x49f3
2951#define mmDCIO_UNIPHY2_UNIPHY_MACRO_CNTL_RESERVED147 0x9a93
2952#define mmDCIO_UNIPHY3_UNIPHY_MACRO_CNTL_RESERVED147 0x9b33
2953#define mmDCIO_UNIPHY4_UNIPHY_MACRO_CNTL_RESERVED147 0x9bd3
2954#define mmDCIO_UNIPHY5_UNIPHY_MACRO_CNTL_RESERVED147 0x9c73
2955#define mmDCIO_UNIPHY6_UNIPHY_MACRO_CNTL_RESERVED147 0x9d13
2956#define mmDCIO_UNIPHY7_UNIPHY_MACRO_CNTL_RESERVED147 0x9db3
2957#define mmUNIPHY_MACRO_CNTL_RESERVED148 0x4954
2958#define mmDCIO_UNIPHY0_UNIPHY_MACRO_CNTL_RESERVED148 0x4954
2959#define mmDCIO_UNIPHY1_UNIPHY_MACRO_CNTL_RESERVED148 0x49f4
2960#define mmDCIO_UNIPHY2_UNIPHY_MACRO_CNTL_RESERVED148 0x9a94
2961#define mmDCIO_UNIPHY3_UNIPHY_MACRO_CNTL_RESERVED148 0x9b34
2962#define mmDCIO_UNIPHY4_UNIPHY_MACRO_CNTL_RESERVED148 0x9bd4
2963#define mmDCIO_UNIPHY5_UNIPHY_MACRO_CNTL_RESERVED148 0x9c74
2964#define mmDCIO_UNIPHY6_UNIPHY_MACRO_CNTL_RESERVED148 0x9d14
2965#define mmDCIO_UNIPHY7_UNIPHY_MACRO_CNTL_RESERVED148 0x9db4
2966#define mmUNIPHY_MACRO_CNTL_RESERVED149 0x4955
2967#define mmDCIO_UNIPHY0_UNIPHY_MACRO_CNTL_RESERVED149 0x4955
2968#define mmDCIO_UNIPHY1_UNIPHY_MACRO_CNTL_RESERVED149 0x49f5
2969#define mmDCIO_UNIPHY2_UNIPHY_MACRO_CNTL_RESERVED149 0x9a95
2970#define mmDCIO_UNIPHY3_UNIPHY_MACRO_CNTL_RESERVED149 0x9b35
2971#define mmDCIO_UNIPHY4_UNIPHY_MACRO_CNTL_RESERVED149 0x9bd5
2972#define mmDCIO_UNIPHY5_UNIPHY_MACRO_CNTL_RESERVED149 0x9c75
2973#define mmDCIO_UNIPHY6_UNIPHY_MACRO_CNTL_RESERVED149 0x9d15
2974#define mmDCIO_UNIPHY7_UNIPHY_MACRO_CNTL_RESERVED149 0x9db5
2975#define mmUNIPHY_MACRO_CNTL_RESERVED150 0x4956
2976#define mmDCIO_UNIPHY0_UNIPHY_MACRO_CNTL_RESERVED150 0x4956
2977#define mmDCIO_UNIPHY1_UNIPHY_MACRO_CNTL_RESERVED150 0x49f6
2978#define mmDCIO_UNIPHY2_UNIPHY_MACRO_CNTL_RESERVED150 0x9a96
2979#define mmDCIO_UNIPHY3_UNIPHY_MACRO_CNTL_RESERVED150 0x9b36
2980#define mmDCIO_UNIPHY4_UNIPHY_MACRO_CNTL_RESERVED150 0x9bd6
2981#define mmDCIO_UNIPHY5_UNIPHY_MACRO_CNTL_RESERVED150 0x9c76
2982#define mmDCIO_UNIPHY6_UNIPHY_MACRO_CNTL_RESERVED150 0x9d16
2983#define mmDCIO_UNIPHY7_UNIPHY_MACRO_CNTL_RESERVED150 0x9db6
2984#define mmUNIPHY_MACRO_CNTL_RESERVED151 0x4957
2985#define mmDCIO_UNIPHY0_UNIPHY_MACRO_CNTL_RESERVED151 0x4957
2986#define mmDCIO_UNIPHY1_UNIPHY_MACRO_CNTL_RESERVED151 0x49f7
2987#define mmDCIO_UNIPHY2_UNIPHY_MACRO_CNTL_RESERVED151 0x9a97
2988#define mmDCIO_UNIPHY3_UNIPHY_MACRO_CNTL_RESERVED151 0x9b37
2989#define mmDCIO_UNIPHY4_UNIPHY_MACRO_CNTL_RESERVED151 0x9bd7
2990#define mmDCIO_UNIPHY5_UNIPHY_MACRO_CNTL_RESERVED151 0x9c77
2991#define mmDCIO_UNIPHY6_UNIPHY_MACRO_CNTL_RESERVED151 0x9d17
2992#define mmDCIO_UNIPHY7_UNIPHY_MACRO_CNTL_RESERVED151 0x9db7
2993#define mmUNIPHY_MACRO_CNTL_RESERVED152 0x4958
2994#define mmDCIO_UNIPHY0_UNIPHY_MACRO_CNTL_RESERVED152 0x4958
2995#define mmDCIO_UNIPHY1_UNIPHY_MACRO_CNTL_RESERVED152 0x49f8
2996#define mmDCIO_UNIPHY2_UNIPHY_MACRO_CNTL_RESERVED152 0x9a98
2997#define mmDCIO_UNIPHY3_UNIPHY_MACRO_CNTL_RESERVED152 0x9b38
2998#define mmDCIO_UNIPHY4_UNIPHY_MACRO_CNTL_RESERVED152 0x9bd8
2999#define mmDCIO_UNIPHY5_UNIPHY_MACRO_CNTL_RESERVED152 0x9c78
3000#define mmDCIO_UNIPHY6_UNIPHY_MACRO_CNTL_RESERVED152 0x9d18
3001#define mmDCIO_UNIPHY7_UNIPHY_MACRO_CNTL_RESERVED152 0x9db8
3002#define mmUNIPHY_MACRO_CNTL_RESERVED153 0x4959
3003#define mmDCIO_UNIPHY0_UNIPHY_MACRO_CNTL_RESERVED153 0x4959
3004#define mmDCIO_UNIPHY1_UNIPHY_MACRO_CNTL_RESERVED153 0x49f9
3005#define mmDCIO_UNIPHY2_UNIPHY_MACRO_CNTL_RESERVED153 0x9a99
3006#define mmDCIO_UNIPHY3_UNIPHY_MACRO_CNTL_RESERVED153 0x9b39
3007#define mmDCIO_UNIPHY4_UNIPHY_MACRO_CNTL_RESERVED153 0x9bd9
3008#define mmDCIO_UNIPHY5_UNIPHY_MACRO_CNTL_RESERVED153 0x9c79
3009#define mmDCIO_UNIPHY6_UNIPHY_MACRO_CNTL_RESERVED153 0x9d19
3010#define mmDCIO_UNIPHY7_UNIPHY_MACRO_CNTL_RESERVED153 0x9db9
3011#define mmUNIPHY_MACRO_CNTL_RESERVED154 0x495a
3012#define mmDCIO_UNIPHY0_UNIPHY_MACRO_CNTL_RESERVED154 0x495a
3013#define mmDCIO_UNIPHY1_UNIPHY_MACRO_CNTL_RESERVED154 0x49fa
3014#define mmDCIO_UNIPHY2_UNIPHY_MACRO_CNTL_RESERVED154 0x9a9a
3015#define mmDCIO_UNIPHY3_UNIPHY_MACRO_CNTL_RESERVED154 0x9b3a
3016#define mmDCIO_UNIPHY4_UNIPHY_MACRO_CNTL_RESERVED154 0x9bda
3017#define mmDCIO_UNIPHY5_UNIPHY_MACRO_CNTL_RESERVED154 0x9c7a
3018#define mmDCIO_UNIPHY6_UNIPHY_MACRO_CNTL_RESERVED154 0x9d1a
3019#define mmDCIO_UNIPHY7_UNIPHY_MACRO_CNTL_RESERVED154 0x9dba
3020#define mmUNIPHY_MACRO_CNTL_RESERVED155 0x495b
3021#define mmDCIO_UNIPHY0_UNIPHY_MACRO_CNTL_RESERVED155 0x495b
3022#define mmDCIO_UNIPHY1_UNIPHY_MACRO_CNTL_RESERVED155 0x49fb
3023#define mmDCIO_UNIPHY2_UNIPHY_MACRO_CNTL_RESERVED155 0x9a9b
3024#define mmDCIO_UNIPHY3_UNIPHY_MACRO_CNTL_RESERVED155 0x9b3b
3025#define mmDCIO_UNIPHY4_UNIPHY_MACRO_CNTL_RESERVED155 0x9bdb
3026#define mmDCIO_UNIPHY5_UNIPHY_MACRO_CNTL_RESERVED155 0x9c7b
3027#define mmDCIO_UNIPHY6_UNIPHY_MACRO_CNTL_RESERVED155 0x9d1b
3028#define mmDCIO_UNIPHY7_UNIPHY_MACRO_CNTL_RESERVED155 0x9dbb
3029#define mmUNIPHY_MACRO_CNTL_RESERVED156 0x495c
3030#define mmDCIO_UNIPHY0_UNIPHY_MACRO_CNTL_RESERVED156 0x495c
3031#define mmDCIO_UNIPHY1_UNIPHY_MACRO_CNTL_RESERVED156 0x49fc
3032#define mmDCIO_UNIPHY2_UNIPHY_MACRO_CNTL_RESERVED156 0x9a9c
3033#define mmDCIO_UNIPHY3_UNIPHY_MACRO_CNTL_RESERVED156 0x9b3c
3034#define mmDCIO_UNIPHY4_UNIPHY_MACRO_CNTL_RESERVED156 0x9bdc
3035#define mmDCIO_UNIPHY5_UNIPHY_MACRO_CNTL_RESERVED156 0x9c7c
3036#define mmDCIO_UNIPHY6_UNIPHY_MACRO_CNTL_RESERVED156 0x9d1c
3037#define mmDCIO_UNIPHY7_UNIPHY_MACRO_CNTL_RESERVED156 0x9dbc
3038#define mmUNIPHY_MACRO_CNTL_RESERVED157 0x495d
3039#define mmDCIO_UNIPHY0_UNIPHY_MACRO_CNTL_RESERVED157 0x495d
3040#define mmDCIO_UNIPHY1_UNIPHY_MACRO_CNTL_RESERVED157 0x49fd
3041#define mmDCIO_UNIPHY2_UNIPHY_MACRO_CNTL_RESERVED157 0x9a9d
3042#define mmDCIO_UNIPHY3_UNIPHY_MACRO_CNTL_RESERVED157 0x9b3d
3043#define mmDCIO_UNIPHY4_UNIPHY_MACRO_CNTL_RESERVED157 0x9bdd
3044#define mmDCIO_UNIPHY5_UNIPHY_MACRO_CNTL_RESERVED157 0x9c7d
3045#define mmDCIO_UNIPHY6_UNIPHY_MACRO_CNTL_RESERVED157 0x9d1d
3046#define mmDCIO_UNIPHY7_UNIPHY_MACRO_CNTL_RESERVED157 0x9dbd
3047#define mmUNIPHY_MACRO_CNTL_RESERVED158 0x495e
3048#define mmDCIO_UNIPHY0_UNIPHY_MACRO_CNTL_RESERVED158 0x495e
3049#define mmDCIO_UNIPHY1_UNIPHY_MACRO_CNTL_RESERVED158 0x49fe
3050#define mmDCIO_UNIPHY2_UNIPHY_MACRO_CNTL_RESERVED158 0x9a9e
3051#define mmDCIO_UNIPHY3_UNIPHY_MACRO_CNTL_RESERVED158 0x9b3e
3052#define mmDCIO_UNIPHY4_UNIPHY_MACRO_CNTL_RESERVED158 0x9bde
3053#define mmDCIO_UNIPHY5_UNIPHY_MACRO_CNTL_RESERVED158 0x9c7e
3054#define mmDCIO_UNIPHY6_UNIPHY_MACRO_CNTL_RESERVED158 0x9d1e
3055#define mmDCIO_UNIPHY7_UNIPHY_MACRO_CNTL_RESERVED158 0x9dbe
3056#define mmUNIPHY_MACRO_CNTL_RESERVED159 0x495f
3057#define mmDCIO_UNIPHY0_UNIPHY_MACRO_CNTL_RESERVED159 0x495f
3058#define mmDCIO_UNIPHY1_UNIPHY_MACRO_CNTL_RESERVED159 0x49ff
3059#define mmDCIO_UNIPHY2_UNIPHY_MACRO_CNTL_RESERVED159 0x9a9f
3060#define mmDCIO_UNIPHY3_UNIPHY_MACRO_CNTL_RESERVED159 0x9b3f
3061#define mmDCIO_UNIPHY4_UNIPHY_MACRO_CNTL_RESERVED159 0x9bdf
3062#define mmDCIO_UNIPHY5_UNIPHY_MACRO_CNTL_RESERVED159 0x9c7f
3063#define mmDCIO_UNIPHY6_UNIPHY_MACRO_CNTL_RESERVED159 0x9d1f
3064#define mmDCIO_UNIPHY7_UNIPHY_MACRO_CNTL_RESERVED159 0x9dbf
3065#define mmDCRX_PHY_MACRO_CNTL_RESERVED0 0x5a84
3066#define mmDCRX_PHY_MACRO_CNTL_RESERVED1 0x5a85
3067#define mmDCRX_PHY_MACRO_CNTL_RESERVED2 0x5a86
3068#define mmDCRX_PHY_MACRO_CNTL_RESERVED3 0x5a87
3069#define mmDCRX_PHY_MACRO_CNTL_RESERVED4 0x5a88
3070#define mmDCRX_PHY_MACRO_CNTL_RESERVED5 0x5a89
3071#define mmDCRX_PHY_MACRO_CNTL_RESERVED6 0x5a8a
3072#define mmDCRX_PHY_MACRO_CNTL_RESERVED7 0x5a8b
3073#define mmDCRX_PHY_MACRO_CNTL_RESERVED8 0x5a8c
3074#define mmDCRX_PHY_MACRO_CNTL_RESERVED9 0x5a8d
3075#define mmDCRX_PHY_MACRO_CNTL_RESERVED10 0x5a8e
3076#define mmDCRX_PHY_MACRO_CNTL_RESERVED11 0x5a8f
3077#define mmDCRX_PHY_MACRO_CNTL_RESERVED12 0x5a90
3078#define mmDCRX_PHY_MACRO_CNTL_RESERVED13 0x5a91
3079#define mmDCRX_PHY_MACRO_CNTL_RESERVED14 0x5a92
3080#define mmDCRX_PHY_MACRO_CNTL_RESERVED15 0x5a93
3081#define mmDCRX_PHY_MACRO_CNTL_RESERVED16 0x5a94
3082#define mmDCRX_PHY_MACRO_CNTL_RESERVED17 0x5a95
3083#define mmDCRX_PHY_MACRO_CNTL_RESERVED18 0x5a96
3084#define mmDCRX_PHY_MACRO_CNTL_RESERVED19 0x5a97
3085#define mmDCRX_PHY_MACRO_CNTL_RESERVED20 0x5a98
3086#define mmDCRX_PHY_MACRO_CNTL_RESERVED21 0x5a99
3087#define mmDCRX_PHY_MACRO_CNTL_RESERVED22 0x5a9a
3088#define mmDCRX_PHY_MACRO_CNTL_RESERVED23 0x5a9b
3089#define mmDCRX_PHY_MACRO_CNTL_RESERVED24 0x5a9c
3090#define mmDCRX_PHY_MACRO_CNTL_RESERVED25 0x5a9d
3091#define mmDCRX_PHY_MACRO_CNTL_RESERVED26 0x5a9e
3092#define mmDCRX_PHY_MACRO_CNTL_RESERVED27 0x5a9f
3093#define mmDCRX_PHY_MACRO_CNTL_RESERVED28 0x5aa0
3094#define mmDCRX_PHY_MACRO_CNTL_RESERVED29 0x5aa1
3095#define mmDCRX_PHY_MACRO_CNTL_RESERVED30 0x5aa2
3096#define mmDCRX_PHY_MACRO_CNTL_RESERVED31 0x5aa3
3097#define mmDCRX_PHY_MACRO_CNTL_RESERVED32 0x5aa4
3098#define mmDCRX_PHY_MACRO_CNTL_RESERVED33 0x5aa5
3099#define mmDCRX_PHY_MACRO_CNTL_RESERVED34 0x5aa6
3100#define mmDCRX_PHY_MACRO_CNTL_RESERVED35 0x5aa7
3101#define mmDCRX_PHY_MACRO_CNTL_RESERVED36 0x5aa8
3102#define mmDCRX_PHY_MACRO_CNTL_RESERVED37 0x5aa9
3103#define mmDCRX_PHY_MACRO_CNTL_RESERVED38 0x5aaa
3104#define mmDCRX_PHY_MACRO_CNTL_RESERVED39 0x5aab
3105#define mmDCRX_PHY_MACRO_CNTL_RESERVED40 0x5aac
3106#define mmDCRX_PHY_MACRO_CNTL_RESERVED41 0x5aad
3107#define mmDCRX_PHY_MACRO_CNTL_RESERVED42 0x5aae
3108#define mmDCRX_PHY_MACRO_CNTL_RESERVED43 0x5aaf
3109#define mmDCRX_PHY_MACRO_CNTL_RESERVED44 0x5ab0
3110#define mmDCRX_PHY_MACRO_CNTL_RESERVED45 0x5ab1
3111#define mmDCRX_PHY_MACRO_CNTL_RESERVED46 0x5ab2
3112#define mmDCRX_PHY_MACRO_CNTL_RESERVED47 0x5ab3
3113#define mmDCRX_PHY_MACRO_CNTL_RESERVED48 0x5ab4
3114#define mmDCRX_PHY_MACRO_CNTL_RESERVED49 0x5ab5
3115#define mmDCRX_PHY_MACRO_CNTL_RESERVED50 0x5ab6
3116#define mmDCRX_PHY_MACRO_CNTL_RESERVED51 0x5ab7
3117#define mmDCRX_PHY_MACRO_CNTL_RESERVED52 0x5ab8
3118#define mmDCRX_PHY_MACRO_CNTL_RESERVED53 0x5ab9
3119#define mmDCRX_PHY_MACRO_CNTL_RESERVED54 0x5aba
3120#define mmDCRX_PHY_MACRO_CNTL_RESERVED55 0x5abb
3121#define mmDCRX_PHY_MACRO_CNTL_RESERVED56 0x5abc
3122#define mmDCRX_PHY_MACRO_CNTL_RESERVED57 0x5abd
3123#define mmDCRX_PHY_MACRO_CNTL_RESERVED58 0x5abe
3124#define mmDCRX_PHY_MACRO_CNTL_RESERVED59 0x5abf
3125#define mmDCRX_PHY_MACRO_CNTL_RESERVED60 0x5ac0
3126#define mmDCRX_PHY_MACRO_CNTL_RESERVED61 0x5ac1
3127#define mmDCRX_PHY_MACRO_CNTL_RESERVED62 0x5ac2
3128#define mmDCRX_PHY_MACRO_CNTL_RESERVED63 0x5ac3
3129#define mmDCRX_PHY_MACRO_CNTL_RESERVED64 0x5ac4
3130#define mmDCRX_PHY_MACRO_CNTL_RESERVED65 0x5ac5
3131#define mmDCRX_PHY_MACRO_CNTL_RESERVED66 0x5ac6
3132#define mmDCRX_PHY_MACRO_CNTL_RESERVED67 0x5ac7
3133#define mmDCRX_PHY_MACRO_CNTL_RESERVED68 0x5ac8
3134#define mmDCRX_PHY_MACRO_CNTL_RESERVED69 0x5ac9
3135#define mmDCRX_PHY_MACRO_CNTL_RESERVED70 0x5aca
3136#define mmDCRX_PHY_MACRO_CNTL_RESERVED71 0x5acb
3137#define mmDCRX_PHY_MACRO_CNTL_RESERVED72 0x5acc
3138#define mmDCRX_PHY_MACRO_CNTL_RESERVED73 0x5acd
3139#define mmDCRX_PHY_MACRO_CNTL_RESERVED74 0x5ace
3140#define mmDCRX_PHY_MACRO_CNTL_RESERVED75 0x5acf
3141#define mmDCRX_PHY_MACRO_CNTL_RESERVED76 0x5ad0
3142#define mmDCRX_PHY_MACRO_CNTL_RESERVED77 0x5ad1
3143#define mmDCRX_PHY_MACRO_CNTL_RESERVED78 0x5ad2
3144#define mmDCRX_PHY_MACRO_CNTL_RESERVED79 0x5ad3
3145#define mmDCRX_PHY_MACRO_CNTL_RESERVED80 0x5ad4
3146#define mmDCRX_PHY_MACRO_CNTL_RESERVED81 0x5ad5
3147#define mmDCRX_PHY_MACRO_CNTL_RESERVED82 0x5ad6
3148#define mmDCRX_PHY_MACRO_CNTL_RESERVED83 0x5ad7
3149#define mmDCRX_PHY_MACRO_CNTL_RESERVED84 0x5ad8
3150#define mmDCRX_PHY_MACRO_CNTL_RESERVED85 0x5ad9
3151#define mmDCRX_PHY_MACRO_CNTL_RESERVED86 0x5ada
3152#define mmDCRX_PHY_MACRO_CNTL_RESERVED87 0x5adb
3153#define mmDCRX_PHY_MACRO_CNTL_RESERVED88 0x5adc
3154#define mmDCRX_PHY_MACRO_CNTL_RESERVED89 0x5add
3155#define mmDCRX_PHY_MACRO_CNTL_RESERVED90 0x5ade
3156#define mmDCRX_PHY_MACRO_CNTL_RESERVED91 0x5adf
3157#define mmDCRX_PHY_MACRO_CNTL_RESERVED92 0x5ae0
3158#define mmDCRX_PHY_MACRO_CNTL_RESERVED93 0x5ae1
3159#define mmDCRX_PHY_MACRO_CNTL_RESERVED94 0x5ae2
3160#define mmDCRX_PHY_MACRO_CNTL_RESERVED95 0x5ae3
3161#define mmDCRX_PHY_MACRO_CNTL_RESERVED96 0x5ae4
3162#define mmDCRX_PHY_MACRO_CNTL_RESERVED97 0x5ae5
3163#define mmDCRX_PHY_MACRO_CNTL_RESERVED98 0x5ae6
3164#define mmDCRX_PHY_MACRO_CNTL_RESERVED99 0x5ae7
3165#define mmDCRX_PHY_MACRO_CNTL_RESERVED100 0x5ae8
3166#define mmDCRX_PHY_MACRO_CNTL_RESERVED101 0x5ae9
3167#define mmDCRX_PHY_MACRO_CNTL_RESERVED102 0x5aea
3168#define mmDCRX_PHY_MACRO_CNTL_RESERVED103 0x5aeb
3169#define mmDCRX_PHY_MACRO_CNTL_RESERVED104 0x5aec
3170#define mmDCRX_PHY_MACRO_CNTL_RESERVED105 0x5aed
3171#define mmDCRX_PHY_MACRO_CNTL_RESERVED106 0x5aee
3172#define mmDCRX_PHY_MACRO_CNTL_RESERVED107 0x5aef
3173#define mmDCRX_PHY_MACRO_CNTL_RESERVED108 0x5af0
3174#define mmDCRX_PHY_MACRO_CNTL_RESERVED109 0x5af1
3175#define mmDCRX_PHY_MACRO_CNTL_RESERVED110 0x5af2
3176#define mmDCRX_PHY_MACRO_CNTL_RESERVED111 0x5af3
3177#define mmDCRX_PHY_MACRO_CNTL_RESERVED112 0x5af4
3178#define mmDCRX_PHY_MACRO_CNTL_RESERVED113 0x5af5
3179#define mmDCRX_PHY_MACRO_CNTL_RESERVED114 0x5af6
3180#define mmDCRX_PHY_MACRO_CNTL_RESERVED115 0x5af7
3181#define mmDCRX_PHY_MACRO_CNTL_RESERVED116 0x5af8
3182#define mmDCRX_PHY_MACRO_CNTL_RESERVED117 0x5af9
3183#define mmDCRX_PHY_MACRO_CNTL_RESERVED118 0x5afa
3184#define mmDCRX_PHY_MACRO_CNTL_RESERVED119 0x5afb
3185#define mmDCRX_PHY_MACRO_CNTL_RESERVED120 0x5afc
3186#define mmDCRX_PHY_MACRO_CNTL_RESERVED121 0x5afd
3187#define mmDCRX_PHY_MACRO_CNTL_RESERVED122 0x5afe
3188#define mmDCRX_PHY_MACRO_CNTL_RESERVED123 0x5aff
3189#define mmDCRX_PHY_MACRO_CNTL_RESERVED124 0x5b00
3190#define mmDCRX_PHY_MACRO_CNTL_RESERVED125 0x5b01
3191#define mmDCRX_PHY_MACRO_CNTL_RESERVED126 0x5b02
3192#define mmDCRX_PHY_MACRO_CNTL_RESERVED127 0x5b03
3193#define mmDCRX_PHY_MACRO_CNTL_RESERVED128 0x5b04
3194#define mmDCRX_PHY_MACRO_CNTL_RESERVED129 0x5b05
3195#define mmDCRX_PHY_MACRO_CNTL_RESERVED130 0x5b06
3196#define mmDCRX_PHY_MACRO_CNTL_RESERVED131 0x5b07
3197#define mmDCRX_PHY_MACRO_CNTL_RESERVED132 0x5b08
3198#define mmDCRX_PHY_MACRO_CNTL_RESERVED133 0x5b09
3199#define mmDCRX_PHY_MACRO_CNTL_RESERVED134 0x5b0a
3200#define mmDCRX_PHY_MACRO_CNTL_RESERVED135 0x5b0b
3201#define mmDCRX_PHY_MACRO_CNTL_RESERVED136 0x5b0c
3202#define mmDCRX_PHY_MACRO_CNTL_RESERVED137 0x5b0d
3203#define mmDCRX_PHY_MACRO_CNTL_RESERVED138 0x5b0e
3204#define mmDCRX_PHY_MACRO_CNTL_RESERVED139 0x5b0f
3205#define mmDCRX_PHY_MACRO_CNTL_RESERVED140 0x5b10
3206#define mmDCRX_PHY_MACRO_CNTL_RESERVED141 0x5b11
3207#define mmDCRX_PHY_MACRO_CNTL_RESERVED142 0x5b12
3208#define mmDCRX_PHY_MACRO_CNTL_RESERVED143 0x5b13
3209#define mmDCRX_PHY_MACRO_CNTL_RESERVED144 0x5b14
3210#define mmDCRX_PHY_MACRO_CNTL_RESERVED145 0x5b15
3211#define mmDCRX_PHY_MACRO_CNTL_RESERVED146 0x5b16
3212#define mmDCRX_PHY_MACRO_CNTL_RESERVED147 0x5b17
3213#define mmDCRX_PHY_MACRO_CNTL_RESERVED148 0x5b18
3214#define mmDCRX_PHY_MACRO_CNTL_RESERVED149 0x5b19
3215#define mmDCRX_PHY_MACRO_CNTL_RESERVED150 0x5b1a
3216#define mmDCRX_PHY_MACRO_CNTL_RESERVED151 0x5b1b
3217#define mmDCRX_PHY_MACRO_CNTL_RESERVED152 0x5b1c
3218#define mmDCRX_PHY_MACRO_CNTL_RESERVED153 0x5b1d
3219#define mmDCRX_PHY_MACRO_CNTL_RESERVED154 0x5b1e
3220#define mmDCRX_PHY_MACRO_CNTL_RESERVED155 0x5b1f
3221#define mmDCRX_PHY_MACRO_CNTL_RESERVED156 0x5b20
3222#define mmDCRX_PHY_MACRO_CNTL_RESERVED157 0x5b21
3223#define mmDCRX_PHY_MACRO_CNTL_RESERVED158 0x5b22
3224#define mmDCRX_PHY_MACRO_CNTL_RESERVED159 0x5b23
3225#define mmDCRX_PHY_MACRO_CNTL_RESERVED160 0x5b24
3226#define mmDCRX_PHY_MACRO_CNTL_RESERVED161 0x5b25
3227#define mmDCRX_PHY_MACRO_CNTL_RESERVED162 0x5b26
3228#define mmDCRX_PHY_MACRO_CNTL_RESERVED163 0x5b27
3229#define mmDCRX_PHY_MACRO_CNTL_RESERVED164 0x5b28
3230#define mmDCRX_PHY_MACRO_CNTL_RESERVED165 0x5b29
3231#define mmDCRX_PHY_MACRO_CNTL_RESERVED166 0x5b2a
3232#define mmDCRX_PHY_MACRO_CNTL_RESERVED167 0x5b2b
3233#define mmDCRX_PHY_MACRO_CNTL_RESERVED168 0x5b2c
3234#define mmDCRX_PHY_MACRO_CNTL_RESERVED169 0x5b2d
3235#define mmDCRX_PHY_MACRO_CNTL_RESERVED170 0x5b2e
3236#define mmDCRX_PHY_MACRO_CNTL_RESERVED171 0x5b2f
3237#define mmDCRX_PHY_MACRO_CNTL_RESERVED172 0x5b30
3238#define mmDCRX_PHY_MACRO_CNTL_RESERVED173 0x5b31
3239#define mmDCRX_PHY_MACRO_CNTL_RESERVED174 0x5b32
3240#define mmDCRX_PHY_MACRO_CNTL_RESERVED175 0x5b33
3241#define mmDCRX_PHY_MACRO_CNTL_RESERVED176 0x5b34
3242#define mmDCRX_PHY_MACRO_CNTL_RESERVED177 0x5b35
3243#define mmDCRX_PHY_MACRO_CNTL_RESERVED178 0x5b36
3244#define mmDCRX_PHY_MACRO_CNTL_RESERVED179 0x5b37
3245#define mmDCRX_PHY_MACRO_CNTL_RESERVED180 0x5b38
3246#define mmDCRX_PHY_MACRO_CNTL_RESERVED181 0x5b39
3247#define mmDCRX_PHY_MACRO_CNTL_RESERVED182 0x5b3a
3248#define mmDCRX_PHY_MACRO_CNTL_RESERVED183 0x5b3b
3249#define mmDCRX_PHY_MACRO_CNTL_RESERVED184 0x5b3c
3250#define mmDCRX_PHY_MACRO_CNTL_RESERVED185 0x5b3d
3251#define mmDCRX_PHY_MACRO_CNTL_RESERVED186 0x5b3e
3252#define mmDCRX_PHY_MACRO_CNTL_RESERVED187 0x5b3f
3253#define mmDCRX_PHY_MACRO_CNTL_RESERVED188 0x5b40
3254#define mmDCRX_PHY_MACRO_CNTL_RESERVED189 0x5b41
3255#define mmDCRX_PHY_MACRO_CNTL_RESERVED190 0x5b42
3256#define mmDCRX_PHY_MACRO_CNTL_RESERVED191 0x5b43
3257#define mmDCRX_PHY_MACRO_CNTL_RESERVED192 0x5b44
3258#define mmDCRX_PHY_MACRO_CNTL_RESERVED193 0x5b45
3259#define mmDCRX_PHY_MACRO_CNTL_RESERVED194 0x5b46
3260#define mmDCRX_PHY_MACRO_CNTL_RESERVED195 0x5b47
3261#define mmDCRX_PHY_MACRO_CNTL_RESERVED196 0x5b48
3262#define mmDCRX_PHY_MACRO_CNTL_RESERVED197 0x5b49
3263#define mmDCRX_PHY_MACRO_CNTL_RESERVED198 0x5b4a
3264#define mmDCRX_PHY_MACRO_CNTL_RESERVED199 0x5b4b
3265#define mmDCRX_PHY_MACRO_CNTL_RESERVED200 0x5b4c
3266#define mmDCRX_PHY_MACRO_CNTL_RESERVED201 0x5b4d
3267#define mmDCRX_PHY_MACRO_CNTL_RESERVED202 0x5b4e
3268#define mmDCRX_PHY_MACRO_CNTL_RESERVED203 0x5b4f
3269#define mmDCRX_PHY_MACRO_CNTL_RESERVED204 0x5b50
3270#define mmDCRX_PHY_MACRO_CNTL_RESERVED205 0x5b51
3271#define mmDCRX_PHY_MACRO_CNTL_RESERVED206 0x5b52
3272#define mmDCRX_PHY_MACRO_CNTL_RESERVED207 0x5b53
3273#define mmDCRX_PHY_MACRO_CNTL_RESERVED208 0x5b54
3274#define mmDCRX_PHY_MACRO_CNTL_RESERVED209 0x5b55
3275#define mmDCRX_PHY_MACRO_CNTL_RESERVED210 0x5b56
3276#define mmDCRX_PHY_MACRO_CNTL_RESERVED211 0x5b57
3277#define mmDCRX_PHY_MACRO_CNTL_RESERVED212 0x5b58
3278#define mmDCRX_PHY_MACRO_CNTL_RESERVED213 0x5b59
3279#define mmDCRX_PHY_MACRO_CNTL_RESERVED214 0x5b5a
3280#define mmDCRX_PHY_MACRO_CNTL_RESERVED215 0x5b5b
3281#define mmDCRX_PHY_MACRO_CNTL_RESERVED216 0x5b5c
3282#define mmDCRX_PHY_MACRO_CNTL_RESERVED217 0x5b5d
3283#define mmDCRX_PHY_MACRO_CNTL_RESERVED218 0x5b5e
3284#define mmDCRX_PHY_MACRO_CNTL_RESERVED219 0x5b5f
3285#define mmDCRX_PHY_MACRO_CNTL_RESERVED220 0x5b60
3286#define mmDCRX_PHY_MACRO_CNTL_RESERVED221 0x5b61
3287#define mmDCRX_PHY_MACRO_CNTL_RESERVED222 0x5b62
3288#define mmDCRX_PHY_MACRO_CNTL_RESERVED223 0x5b63
3289#define mmDCRX_PHY_MACRO_CNTL_RESERVED224 0x5b64
3290#define mmDCRX_PHY_MACRO_CNTL_RESERVED225 0x5b65
3291#define mmDCRX_PHY_MACRO_CNTL_RESERVED226 0x5b66
3292#define mmDCRX_PHY_MACRO_CNTL_RESERVED227 0x5b67
3293#define mmDCRX_PHY_MACRO_CNTL_RESERVED228 0x5b68
3294#define mmDCRX_PHY_MACRO_CNTL_RESERVED229 0x5b69
3295#define mmDCRX_PHY_MACRO_CNTL_RESERVED230 0x5b6a
3296#define mmDCRX_PHY_MACRO_CNTL_RESERVED231 0x5b6b
3297#define mmDCRX_PHY_MACRO_CNTL_RESERVED232 0x5b6c
3298#define mmDCRX_PHY_MACRO_CNTL_RESERVED233 0x5b6d
3299#define mmDCRX_PHY_MACRO_CNTL_RESERVED234 0x5b6e
3300#define mmDCRX_PHY_MACRO_CNTL_RESERVED235 0x5b6f
3301#define mmDCRX_PHY_MACRO_CNTL_RESERVED236 0x5b70
3302#define mmDCRX_PHY_MACRO_CNTL_RESERVED237 0x5b71
3303#define mmDCRX_PHY_MACRO_CNTL_RESERVED238 0x5b72
3304#define mmDCRX_PHY_MACRO_CNTL_RESERVED239 0x5b73
3305#define mmDCRX_PHY_MACRO_CNTL_RESERVED240 0x5b74
3306#define mmDCRX_PHY_MACRO_CNTL_RESERVED241 0x5b75
3307#define mmDCRX_PHY_MACRO_CNTL_RESERVED242 0x5b76
3308#define mmDCRX_PHY_MACRO_CNTL_RESERVED243 0x5b77
3309#define mmDCRX_PHY_MACRO_CNTL_RESERVED244 0x5b78
3310#define mmDCRX_PHY_MACRO_CNTL_RESERVED245 0x5b79
3311#define mmDCRX_PHY_MACRO_CNTL_RESERVED246 0x5b7a
3312#define mmDCRX_PHY_MACRO_CNTL_RESERVED247 0x5b7b
3313#define mmDCRX_PHY_MACRO_CNTL_RESERVED248 0x5b7c
3314#define mmDCRX_PHY_MACRO_CNTL_RESERVED249 0x5b7d
3315#define mmDCRX_PHY_MACRO_CNTL_RESERVED250 0x5b7e
3316#define mmDCRX_PHY_MACRO_CNTL_RESERVED251 0x5b7f
3317#define mmDCRX_PHY_MACRO_CNTL_RESERVED252 0x5b80
3318#define mmDCRX_PHY_MACRO_CNTL_RESERVED253 0x5b81
3319#define mmDCRX_PHY_MACRO_CNTL_RESERVED254 0x5b82
3320#define mmDCRX_PHY_MACRO_CNTL_RESERVED255 0x5b83
3321#define mmDCRX_PHY_MACRO_CNTL_RESERVED256 0x5b84
3322#define mmDCRX_PHY_MACRO_CNTL_RESERVED257 0x5b85
3323#define mmDCRX_PHY_MACRO_CNTL_RESERVED258 0x5b86
3324#define mmDCRX_PHY_MACRO_CNTL_RESERVED259 0x5b87
3325#define mmDCRX_PHY_MACRO_CNTL_RESERVED260 0x5b88
3326#define mmDCRX_PHY_MACRO_CNTL_RESERVED261 0x5b89
3327#define mmDCRX_PHY_MACRO_CNTL_RESERVED262 0x5b8a
3328#define mmDCRX_PHY_MACRO_CNTL_RESERVED263 0x5b8b
3329#define mmDCRX_PHY_MACRO_CNTL_RESERVED264 0x5b8c
3330#define mmDCRX_PHY_MACRO_CNTL_RESERVED265 0x5b8d
3331#define mmDCRX_PHY_MACRO_CNTL_RESERVED266 0x5b8e
3332#define mmDCRX_PHY_MACRO_CNTL_RESERVED267 0x5b8f
3333#define mmDCRX_PHY_MACRO_CNTL_RESERVED268 0x5b90
3334#define mmDCRX_PHY_MACRO_CNTL_RESERVED269 0x5b91
3335#define mmDCRX_PHY_MACRO_CNTL_RESERVED270 0x5b92
3336#define mmDCRX_PHY_MACRO_CNTL_RESERVED271 0x5b93
3337#define mmDCRX_PHY_MACRO_CNTL_RESERVED272 0x5b94
3338#define mmDCRX_PHY_MACRO_CNTL_RESERVED273 0x5b95
3339#define mmDCRX_PHY_MACRO_CNTL_RESERVED274 0x5b96
3340#define mmDCRX_PHY_MACRO_CNTL_RESERVED275 0x5b97
3341#define mmDCRX_PHY_MACRO_CNTL_RESERVED276 0x5b98
3342#define mmDCRX_PHY_MACRO_CNTL_RESERVED277 0x5b99
3343#define mmDCRX_PHY_MACRO_CNTL_RESERVED278 0x5b9a
3344#define mmDCRX_PHY_MACRO_CNTL_RESERVED279 0x5b9b
3345#define mmDCRX_PHY_MACRO_CNTL_RESERVED280 0x5b9c
3346#define mmDCRX_PHY_MACRO_CNTL_RESERVED281 0x5b9d
3347#define mmDCRX_PHY_MACRO_CNTL_RESERVED282 0x5b9e
3348#define mmDCRX_PHY_MACRO_CNTL_RESERVED283 0x5b9f
3349#define mmDCRX_PHY_MACRO_CNTL_RESERVED284 0x5ba0
3350#define mmDCRX_PHY_MACRO_CNTL_RESERVED285 0x5ba1
3351#define mmDCRX_PHY_MACRO_CNTL_RESERVED286 0x5ba2
3352#define mmDCRX_PHY_MACRO_CNTL_RESERVED287 0x5ba3
3353#define mmDCRX_PHY_MACRO_CNTL_RESERVED288 0x5ba4
3354#define mmDCRX_PHY_MACRO_CNTL_RESERVED289 0x5ba5
3355#define mmDCRX_PHY_MACRO_CNTL_RESERVED290 0x5ba6
3356#define mmDCRX_PHY_MACRO_CNTL_RESERVED291 0x5ba7
3357#define mmDCRX_PHY_MACRO_CNTL_RESERVED292 0x5ba8
3358#define mmDCRX_PHY_MACRO_CNTL_RESERVED293 0x5ba9
3359#define mmDCRX_PHY_MACRO_CNTL_RESERVED294 0x5baa
3360#define mmDCRX_PHY_MACRO_CNTL_RESERVED295 0x5bab
3361#define mmDCRX_PHY_MACRO_CNTL_RESERVED296 0x5bac
3362#define mmDCRX_PHY_MACRO_CNTL_RESERVED297 0x5bad
3363#define mmDCRX_PHY_MACRO_CNTL_RESERVED298 0x5bae
3364#define mmDCRX_PHY_MACRO_CNTL_RESERVED299 0x5baf
3365#define mmDCRX_PHY_MACRO_CNTL_RESERVED300 0x5bb0
3366#define mmDCRX_PHY_MACRO_CNTL_RESERVED301 0x5bb1
3367#define mmDCRX_PHY_MACRO_CNTL_RESERVED302 0x5bb2
3368#define mmDCRX_PHY_MACRO_CNTL_RESERVED303 0x5bb3
3369#define mmDCRX_PHY_MACRO_CNTL_RESERVED304 0x5bb4
3370#define mmDCRX_PHY_MACRO_CNTL_RESERVED305 0x5bb5
3371#define mmDCRX_PHY_MACRO_CNTL_RESERVED306 0x5bb6
3372#define mmDCRX_PHY_MACRO_CNTL_RESERVED307 0x5bb7
3373#define mmDCRX_PHY_MACRO_CNTL_RESERVED308 0x5bb8
3374#define mmDCRX_PHY_MACRO_CNTL_RESERVED309 0x5bb9
3375#define mmDCRX_PHY_MACRO_CNTL_RESERVED310 0x5bba
3376#define mmDCRX_PHY_MACRO_CNTL_RESERVED311 0x5bbb
3377#define mmDCRX_PHY_MACRO_CNTL_RESERVED312 0x5bbc
3378#define mmDCRX_PHY_MACRO_CNTL_RESERVED313 0x5bbd
3379#define mmDCRX_PHY_MACRO_CNTL_RESERVED314 0x5bbe
3380#define mmDCRX_PHY_MACRO_CNTL_RESERVED315 0x5bbf
3381#define mmDCRX_PHY_MACRO_CNTL_RESERVED316 0x5bc0
3382#define mmDCRX_PHY_MACRO_CNTL_RESERVED317 0x5bc1
3383#define mmDCRX_PHY_MACRO_CNTL_RESERVED318 0x5bc2
3384#define mmDCRX_PHY_MACRO_CNTL_RESERVED319 0x5bc3
3385#define mmDCRX_PHY_MACRO_CNTL_RESERVED320 0x5bc4
3386#define mmDCRX_PHY_MACRO_CNTL_RESERVED321 0x5bc5
3387#define mmDCRX_PHY_MACRO_CNTL_RESERVED322 0x5bc6
3388#define mmDCRX_PHY_MACRO_CNTL_RESERVED323 0x5bc7
3389#define mmDCRX_PHY_MACRO_CNTL_RESERVED324 0x5bc8
3390#define mmDCRX_PHY_MACRO_CNTL_RESERVED325 0x5bc9
3391#define mmDCRX_PHY_MACRO_CNTL_RESERVED326 0x5bca
3392#define mmDCRX_PHY_MACRO_CNTL_RESERVED327 0x5bcb
3393#define mmDCRX_PHY_MACRO_CNTL_RESERVED328 0x5bcc
3394#define mmDCRX_PHY_MACRO_CNTL_RESERVED329 0x5bcd
3395#define mmDCRX_PHY_MACRO_CNTL_RESERVED330 0x5bce
3396#define mmDCRX_PHY_MACRO_CNTL_RESERVED331 0x5bcf
3397#define mmDCRX_PHY_MACRO_CNTL_RESERVED332 0x5bd0
3398#define mmDCRX_PHY_MACRO_CNTL_RESERVED333 0x5bd1
3399#define mmDCRX_PHY_MACRO_CNTL_RESERVED334 0x5bd2
3400#define mmDCRX_PHY_MACRO_CNTL_RESERVED335 0x5bd3
3401#define mmDCRX_PHY_MACRO_CNTL_RESERVED336 0x5bd4
3402#define mmDCRX_PHY_MACRO_CNTL_RESERVED337 0x5bd5
3403#define mmDCRX_PHY_MACRO_CNTL_RESERVED338 0x5bd6
3404#define mmDCRX_PHY_MACRO_CNTL_RESERVED339 0x5bd7
3405#define mmDCRX_PHY_MACRO_CNTL_RESERVED340 0x5bd8
3406#define mmDCRX_PHY_MACRO_CNTL_RESERVED341 0x5bd9
3407#define mmDCRX_PHY_MACRO_CNTL_RESERVED342 0x5bda
3408#define mmDCRX_PHY_MACRO_CNTL_RESERVED343 0x5bdb
3409#define mmDCRX_PHY_MACRO_CNTL_RESERVED344 0x5bdc
3410#define mmDCRX_PHY_MACRO_CNTL_RESERVED345 0x5bdd
3411#define mmDCRX_PHY_MACRO_CNTL_RESERVED346 0x5bde
3412#define mmDCRX_PHY_MACRO_CNTL_RESERVED347 0x5bdf
3413#define mmDCRX_PHY_MACRO_CNTL_RESERVED348 0x5be0
3414#define mmDCRX_PHY_MACRO_CNTL_RESERVED349 0x5be1
3415#define mmDCRX_PHY_MACRO_CNTL_RESERVED350 0x5be2
3416#define mmDCRX_PHY_MACRO_CNTL_RESERVED351 0x5be3
3417#define mmDCRX_PHY_MACRO_CNTL_RESERVED352 0x5be4
3418#define mmDCRX_PHY_MACRO_CNTL_RESERVED353 0x5be5
3419#define mmDCRX_PHY_MACRO_CNTL_RESERVED354 0x5be6
3420#define mmDCRX_PHY_MACRO_CNTL_RESERVED355 0x5be7
3421#define mmDCRX_PHY_MACRO_CNTL_RESERVED356 0x5be8
3422#define mmDCRX_PHY_MACRO_CNTL_RESERVED357 0x5be9
3423#define mmDCRX_PHY_MACRO_CNTL_RESERVED358 0x5bea
3424#define mmDCRX_PHY_MACRO_CNTL_RESERVED359 0x5beb
3425#define mmDCRX_PHY_MACRO_CNTL_RESERVED360 0x5bec
3426#define mmDCRX_PHY_MACRO_CNTL_RESERVED361 0x5bed
3427#define mmDCRX_PHY_MACRO_CNTL_RESERVED362 0x5bee
3428#define mmDCRX_PHY_MACRO_CNTL_RESERVED363 0x5bef
3429#define mmDCRX_PHY_MACRO_CNTL_RESERVED364 0x5bf0
3430#define mmDCRX_PHY_MACRO_CNTL_RESERVED365 0x5bf1
3431#define mmDCRX_PHY_MACRO_CNTL_RESERVED366 0x5bf2
3432#define mmDCRX_PHY_MACRO_CNTL_RESERVED367 0x5bf3
3433#define mmDCRX_PHY_MACRO_CNTL_RESERVED368 0x5bf4
3434#define mmDCRX_PHY_MACRO_CNTL_RESERVED369 0x5bf5
3435#define mmDCRX_PHY_MACRO_CNTL_RESERVED370 0x5bf6
3436#define mmDCRX_PHY_MACRO_CNTL_RESERVED371 0x5bf7
3437#define mmDCRX_PHY_MACRO_CNTL_RESERVED372 0x5bf8
3438#define mmDCRX_PHY_MACRO_CNTL_RESERVED373 0x5bf9
3439#define mmDCRX_PHY_MACRO_CNTL_RESERVED374 0x5bfa
3440#define mmDCRX_PHY_MACRO_CNTL_RESERVED375 0x5bfb
3441#define mmDCRX_PHY_MACRO_CNTL_RESERVED376 0x5bfc
3442#define mmDCRX_PHY_MACRO_CNTL_RESERVED377 0x5bfd
3443#define mmDCRX_PHY_MACRO_CNTL_RESERVED378 0x5bfe
3444#define mmDCRX_PHY_MACRO_CNTL_RESERVED379 0x5bff
3445#define mmDPHY_MACRO_CNTL_RESERVED0 0x5d98
3446#define mmDPHY_MACRO_CNTL_RESERVED1 0x5d99
3447#define mmDPHY_MACRO_CNTL_RESERVED2 0x5d9a
3448#define mmDPHY_MACRO_CNTL_RESERVED3 0x5d9b
3449#define mmDPHY_MACRO_CNTL_RESERVED4 0x5d9c
3450#define mmDPHY_MACRO_CNTL_RESERVED5 0x5d9d
3451#define mmDPHY_MACRO_CNTL_RESERVED6 0x5d9e
3452#define mmDPHY_MACRO_CNTL_RESERVED7 0x5d9f
3453#define mmDPHY_MACRO_CNTL_RESERVED8 0x5da0
3454#define mmDPHY_MACRO_CNTL_RESERVED9 0x5da1
3455#define mmDPHY_MACRO_CNTL_RESERVED10 0x5da2
3456#define mmDPHY_MACRO_CNTL_RESERVED11 0x5da3
3457#define mmDPHY_MACRO_CNTL_RESERVED12 0x5da4
3458#define mmDPHY_MACRO_CNTL_RESERVED13 0x5da5
3459#define mmDPHY_MACRO_CNTL_RESERVED14 0x5da6
3460#define mmDPHY_MACRO_CNTL_RESERVED15 0x5da7
3461#define mmDPHY_MACRO_CNTL_RESERVED16 0x5da8
3462#define mmDPHY_MACRO_CNTL_RESERVED17 0x5da9
3463#define mmDPHY_MACRO_CNTL_RESERVED18 0x5daa
3464#define mmDPHY_MACRO_CNTL_RESERVED19 0x5dab
3465#define mmDPHY_MACRO_CNTL_RESERVED20 0x5dac
3466#define mmDPHY_MACRO_CNTL_RESERVED21 0x5dad
3467#define mmDPHY_MACRO_CNTL_RESERVED22 0x5dae
3468#define mmDPHY_MACRO_CNTL_RESERVED23 0x5daf
3469#define mmDPHY_MACRO_CNTL_RESERVED24 0x5db0
3470#define mmDPHY_MACRO_CNTL_RESERVED25 0x5db1
3471#define mmDPHY_MACRO_CNTL_RESERVED26 0x5db2
3472#define mmDPHY_MACRO_CNTL_RESERVED27 0x5db3
3473#define mmDPHY_MACRO_CNTL_RESERVED28 0x5db4
3474#define mmDPHY_MACRO_CNTL_RESERVED29 0x5db5
3475#define mmDPHY_MACRO_CNTL_RESERVED30 0x5db6
3476#define mmDPHY_MACRO_CNTL_RESERVED31 0x5db7
3477#define mmDPHY_MACRO_CNTL_RESERVED32 0x5db8
3478#define mmDPHY_MACRO_CNTL_RESERVED33 0x5db9
3479#define mmDPHY_MACRO_CNTL_RESERVED34 0x5dba
3480#define mmDPHY_MACRO_CNTL_RESERVED35 0x5dbb
3481#define mmDPHY_MACRO_CNTL_RESERVED36 0x5dbc
3482#define mmDPHY_MACRO_CNTL_RESERVED37 0x5dbd
3483#define mmDPHY_MACRO_CNTL_RESERVED38 0x5dbe
3484#define mmDPHY_MACRO_CNTL_RESERVED39 0x5dbf
3485#define mmDPHY_MACRO_CNTL_RESERVED40 0x5dc0
3486#define mmDPHY_MACRO_CNTL_RESERVED41 0x5dc1
3487#define mmDPHY_MACRO_CNTL_RESERVED42 0x5dc2
3488#define mmDPHY_MACRO_CNTL_RESERVED43 0x5dc3
3489#define mmDPHY_MACRO_CNTL_RESERVED44 0x5dc4
3490#define mmDPHY_MACRO_CNTL_RESERVED45 0x5dc5
3491#define mmDPHY_MACRO_CNTL_RESERVED46 0x5dc6
3492#define mmDPHY_MACRO_CNTL_RESERVED47 0x5dc7
3493#define mmDPHY_MACRO_CNTL_RESERVED48 0x5dc8
3494#define mmDPHY_MACRO_CNTL_RESERVED49 0x5dc9
3495#define mmDPHY_MACRO_CNTL_RESERVED50 0x5dca
3496#define mmDPHY_MACRO_CNTL_RESERVED51 0x5dcb
3497#define mmDPHY_MACRO_CNTL_RESERVED52 0x5dcc
3498#define mmDPHY_MACRO_CNTL_RESERVED53 0x5dcd
3499#define mmDPHY_MACRO_CNTL_RESERVED54 0x5dce
3500#define mmDPHY_MACRO_CNTL_RESERVED55 0x5dcf
3501#define mmDPHY_MACRO_CNTL_RESERVED56 0x5dd0
3502#define mmDPHY_MACRO_CNTL_RESERVED57 0x5dd1
3503#define mmDPHY_MACRO_CNTL_RESERVED58 0x5dd2
3504#define mmDPHY_MACRO_CNTL_RESERVED59 0x5dd3
3505#define mmDPHY_MACRO_CNTL_RESERVED60 0x5dd4
3506#define mmDPHY_MACRO_CNTL_RESERVED61 0x5dd5
3507#define mmDPHY_MACRO_CNTL_RESERVED62 0x5dd6
3508#define mmDPHY_MACRO_CNTL_RESERVED63 0x5dd7
3509#define mmGRPH_ENABLE 0x1a00
3510#define mmDCP0_GRPH_ENABLE 0x1a00
3511#define mmDCP1_GRPH_ENABLE 0x1c00
3512#define mmDCP2_GRPH_ENABLE 0x1e00
3513#define mmDCP3_GRPH_ENABLE 0x4000
3514#define mmDCP4_GRPH_ENABLE 0x4200
3515#define mmDCP5_GRPH_ENABLE 0x4400
3516#define mmGRPH_CONTROL 0x1a01
3517#define mmDCP0_GRPH_CONTROL 0x1a01
3518#define mmDCP1_GRPH_CONTROL 0x1c01
3519#define mmDCP2_GRPH_CONTROL 0x1e01
3520#define mmDCP3_GRPH_CONTROL 0x4001
3521#define mmDCP4_GRPH_CONTROL 0x4201
3522#define mmDCP5_GRPH_CONTROL 0x4401
3523#define mmGRPH_LUT_10BIT_BYPASS 0x1a02
3524#define mmDCP0_GRPH_LUT_10BIT_BYPASS 0x1a02
3525#define mmDCP1_GRPH_LUT_10BIT_BYPASS 0x1c02
3526#define mmDCP2_GRPH_LUT_10BIT_BYPASS 0x1e02
3527#define mmDCP3_GRPH_LUT_10BIT_BYPASS 0x4002
3528#define mmDCP4_GRPH_LUT_10BIT_BYPASS 0x4202
3529#define mmDCP5_GRPH_LUT_10BIT_BYPASS 0x4402
3530#define mmGRPH_SWAP_CNTL 0x1a03
3531#define mmDCP0_GRPH_SWAP_CNTL 0x1a03
3532#define mmDCP1_GRPH_SWAP_CNTL 0x1c03
3533#define mmDCP2_GRPH_SWAP_CNTL 0x1e03
3534#define mmDCP3_GRPH_SWAP_CNTL 0x4003
3535#define mmDCP4_GRPH_SWAP_CNTL 0x4203
3536#define mmDCP5_GRPH_SWAP_CNTL 0x4403
3537#define mmGRPH_PRIMARY_SURFACE_ADDRESS 0x1a04
3538#define mmDCP0_GRPH_PRIMARY_SURFACE_ADDRESS 0x1a04
3539#define mmDCP1_GRPH_PRIMARY_SURFACE_ADDRESS 0x1c04
3540#define mmDCP2_GRPH_PRIMARY_SURFACE_ADDRESS 0x1e04
3541#define mmDCP3_GRPH_PRIMARY_SURFACE_ADDRESS 0x4004
3542#define mmDCP4_GRPH_PRIMARY_SURFACE_ADDRESS 0x4204
3543#define mmDCP5_GRPH_PRIMARY_SURFACE_ADDRESS 0x4404
3544#define mmGRPH_SECONDARY_SURFACE_ADDRESS 0x1a05
3545#define mmDCP0_GRPH_SECONDARY_SURFACE_ADDRESS 0x1a05
3546#define mmDCP1_GRPH_SECONDARY_SURFACE_ADDRESS 0x1c05
3547#define mmDCP2_GRPH_SECONDARY_SURFACE_ADDRESS 0x1e05
3548#define mmDCP3_GRPH_SECONDARY_SURFACE_ADDRESS 0x4005
3549#define mmDCP4_GRPH_SECONDARY_SURFACE_ADDRESS 0x4205
3550#define mmDCP5_GRPH_SECONDARY_SURFACE_ADDRESS 0x4405
3551#define mmGRPH_PITCH 0x1a06
3552#define mmDCP0_GRPH_PITCH 0x1a06
3553#define mmDCP1_GRPH_PITCH 0x1c06
3554#define mmDCP2_GRPH_PITCH 0x1e06
3555#define mmDCP3_GRPH_PITCH 0x4006
3556#define mmDCP4_GRPH_PITCH 0x4206
3557#define mmDCP5_GRPH_PITCH 0x4406
3558#define mmGRPH_PRIMARY_SURFACE_ADDRESS_HIGH 0x1a07
3559#define mmDCP0_GRPH_PRIMARY_SURFACE_ADDRESS_HIGH 0x1a07
3560#define mmDCP1_GRPH_PRIMARY_SURFACE_ADDRESS_HIGH 0x1c07
3561#define mmDCP2_GRPH_PRIMARY_SURFACE_ADDRESS_HIGH 0x1e07
3562#define mmDCP3_GRPH_PRIMARY_SURFACE_ADDRESS_HIGH 0x4007
3563#define mmDCP4_GRPH_PRIMARY_SURFACE_ADDRESS_HIGH 0x4207
3564#define mmDCP5_GRPH_PRIMARY_SURFACE_ADDRESS_HIGH 0x4407
3565#define mmGRPH_SECONDARY_SURFACE_ADDRESS_HIGH 0x1a08
3566#define mmDCP0_GRPH_SECONDARY_SURFACE_ADDRESS_HIGH 0x1a08
3567#define mmDCP1_GRPH_SECONDARY_SURFACE_ADDRESS_HIGH 0x1c08
3568#define mmDCP2_GRPH_SECONDARY_SURFACE_ADDRESS_HIGH 0x1e08
3569#define mmDCP3_GRPH_SECONDARY_SURFACE_ADDRESS_HIGH 0x4008
3570#define mmDCP4_GRPH_SECONDARY_SURFACE_ADDRESS_HIGH 0x4208
3571#define mmDCP5_GRPH_SECONDARY_SURFACE_ADDRESS_HIGH 0x4408
3572#define mmGRPH_SURFACE_OFFSET_X 0x1a09
3573#define mmDCP0_GRPH_SURFACE_OFFSET_X 0x1a09
3574#define mmDCP1_GRPH_SURFACE_OFFSET_X 0x1c09
3575#define mmDCP2_GRPH_SURFACE_OFFSET_X 0x1e09
3576#define mmDCP3_GRPH_SURFACE_OFFSET_X 0x4009
3577#define mmDCP4_GRPH_SURFACE_OFFSET_X 0x4209
3578#define mmDCP5_GRPH_SURFACE_OFFSET_X 0x4409
3579#define mmGRPH_SURFACE_OFFSET_Y 0x1a0a
3580#define mmDCP0_GRPH_SURFACE_OFFSET_Y 0x1a0a
3581#define mmDCP1_GRPH_SURFACE_OFFSET_Y 0x1c0a
3582#define mmDCP2_GRPH_SURFACE_OFFSET_Y 0x1e0a
3583#define mmDCP3_GRPH_SURFACE_OFFSET_Y 0x400a
3584#define mmDCP4_GRPH_SURFACE_OFFSET_Y 0x420a
3585#define mmDCP5_GRPH_SURFACE_OFFSET_Y 0x440a
3586#define mmGRPH_X_START 0x1a0b
3587#define mmDCP0_GRPH_X_START 0x1a0b
3588#define mmDCP1_GRPH_X_START 0x1c0b
3589#define mmDCP2_GRPH_X_START 0x1e0b
3590#define mmDCP3_GRPH_X_START 0x400b
3591#define mmDCP4_GRPH_X_START 0x420b
3592#define mmDCP5_GRPH_X_START 0x440b
3593#define mmGRPH_Y_START 0x1a0c
3594#define mmDCP0_GRPH_Y_START 0x1a0c
3595#define mmDCP1_GRPH_Y_START 0x1c0c
3596#define mmDCP2_GRPH_Y_START 0x1e0c
3597#define mmDCP3_GRPH_Y_START 0x400c
3598#define mmDCP4_GRPH_Y_START 0x420c
3599#define mmDCP5_GRPH_Y_START 0x440c
3600#define mmGRPH_X_END 0x1a0d
3601#define mmDCP0_GRPH_X_END 0x1a0d
3602#define mmDCP1_GRPH_X_END 0x1c0d
3603#define mmDCP2_GRPH_X_END 0x1e0d
3604#define mmDCP3_GRPH_X_END 0x400d
3605#define mmDCP4_GRPH_X_END 0x420d
3606#define mmDCP5_GRPH_X_END 0x440d
3607#define mmGRPH_Y_END 0x1a0e
3608#define mmDCP0_GRPH_Y_END 0x1a0e
3609#define mmDCP1_GRPH_Y_END 0x1c0e
3610#define mmDCP2_GRPH_Y_END 0x1e0e
3611#define mmDCP3_GRPH_Y_END 0x400e
3612#define mmDCP4_GRPH_Y_END 0x420e
3613#define mmDCP5_GRPH_Y_END 0x440e
3614#define mmINPUT_GAMMA_CONTROL 0x1a10
3615#define mmDCP0_INPUT_GAMMA_CONTROL 0x1a10
3616#define mmDCP1_INPUT_GAMMA_CONTROL 0x1c10
3617#define mmDCP2_INPUT_GAMMA_CONTROL 0x1e10
3618#define mmDCP3_INPUT_GAMMA_CONTROL 0x4010
3619#define mmDCP4_INPUT_GAMMA_CONTROL 0x4210
3620#define mmDCP5_INPUT_GAMMA_CONTROL 0x4410
3621#define mmGRPH_UPDATE 0x1a11
3622#define mmDCP0_GRPH_UPDATE 0x1a11
3623#define mmDCP1_GRPH_UPDATE 0x1c11
3624#define mmDCP2_GRPH_UPDATE 0x1e11
3625#define mmDCP3_GRPH_UPDATE 0x4011
3626#define mmDCP4_GRPH_UPDATE 0x4211
3627#define mmDCP5_GRPH_UPDATE 0x4411
3628#define mmGRPH_FLIP_CONTROL 0x1a12
3629#define mmDCP0_GRPH_FLIP_CONTROL 0x1a12
3630#define mmDCP1_GRPH_FLIP_CONTROL 0x1c12
3631#define mmDCP2_GRPH_FLIP_CONTROL 0x1e12
3632#define mmDCP3_GRPH_FLIP_CONTROL 0x4012
3633#define mmDCP4_GRPH_FLIP_CONTROL 0x4212
3634#define mmDCP5_GRPH_FLIP_CONTROL 0x4412
3635#define mmGRPH_SURFACE_ADDRESS_INUSE 0x1a13
3636#define mmDCP0_GRPH_SURFACE_ADDRESS_INUSE 0x1a13
3637#define mmDCP1_GRPH_SURFACE_ADDRESS_INUSE 0x1c13
3638#define mmDCP2_GRPH_SURFACE_ADDRESS_INUSE 0x1e13
3639#define mmDCP3_GRPH_SURFACE_ADDRESS_INUSE 0x4013
3640#define mmDCP4_GRPH_SURFACE_ADDRESS_INUSE 0x4213
3641#define mmDCP5_GRPH_SURFACE_ADDRESS_INUSE 0x4413
3642#define mmGRPH_DFQ_CONTROL 0x1a14
3643#define mmDCP0_GRPH_DFQ_CONTROL 0x1a14
3644#define mmDCP1_GRPH_DFQ_CONTROL 0x1c14
3645#define mmDCP2_GRPH_DFQ_CONTROL 0x1e14
3646#define mmDCP3_GRPH_DFQ_CONTROL 0x4014
3647#define mmDCP4_GRPH_DFQ_CONTROL 0x4214
3648#define mmDCP5_GRPH_DFQ_CONTROL 0x4414
3649#define mmGRPH_DFQ_STATUS 0x1a15
3650#define mmDCP0_GRPH_DFQ_STATUS 0x1a15
3651#define mmDCP1_GRPH_DFQ_STATUS 0x1c15
3652#define mmDCP2_GRPH_DFQ_STATUS 0x1e15
3653#define mmDCP3_GRPH_DFQ_STATUS 0x4015
3654#define mmDCP4_GRPH_DFQ_STATUS 0x4215
3655#define mmDCP5_GRPH_DFQ_STATUS 0x4415
3656#define mmGRPH_INTERRUPT_STATUS 0x1a16
3657#define mmDCP0_GRPH_INTERRUPT_STATUS 0x1a16
3658#define mmDCP1_GRPH_INTERRUPT_STATUS 0x1c16
3659#define mmDCP2_GRPH_INTERRUPT_STATUS 0x1e16
3660#define mmDCP3_GRPH_INTERRUPT_STATUS 0x4016
3661#define mmDCP4_GRPH_INTERRUPT_STATUS 0x4216
3662#define mmDCP5_GRPH_INTERRUPT_STATUS 0x4416
3663#define mmGRPH_INTERRUPT_CONTROL 0x1a17
3664#define mmDCP0_GRPH_INTERRUPT_CONTROL 0x1a17
3665#define mmDCP1_GRPH_INTERRUPT_CONTROL 0x1c17
3666#define mmDCP2_GRPH_INTERRUPT_CONTROL 0x1e17
3667#define mmDCP3_GRPH_INTERRUPT_CONTROL 0x4017
3668#define mmDCP4_GRPH_INTERRUPT_CONTROL 0x4217
3669#define mmDCP5_GRPH_INTERRUPT_CONTROL 0x4417
3670#define mmGRPH_SURFACE_ADDRESS_HIGH_INUSE 0x1a18
3671#define mmDCP0_GRPH_SURFACE_ADDRESS_HIGH_INUSE 0x1a18
3672#define mmDCP1_GRPH_SURFACE_ADDRESS_HIGH_INUSE 0x1c18
3673#define mmDCP2_GRPH_SURFACE_ADDRESS_HIGH_INUSE 0x1e18
3674#define mmDCP3_GRPH_SURFACE_ADDRESS_HIGH_INUSE 0x4018
3675#define mmDCP4_GRPH_SURFACE_ADDRESS_HIGH_INUSE 0x4218
3676#define mmDCP5_GRPH_SURFACE_ADDRESS_HIGH_INUSE 0x4418
3677#define mmGRPH_COMPRESS_SURFACE_ADDRESS 0x1a19
3678#define mmDCP0_GRPH_COMPRESS_SURFACE_ADDRESS 0x1a19
3679#define mmDCP1_GRPH_COMPRESS_SURFACE_ADDRESS 0x1c19
3680#define mmDCP2_GRPH_COMPRESS_SURFACE_ADDRESS 0x1e19
3681#define mmDCP3_GRPH_COMPRESS_SURFACE_ADDRESS 0x4019
3682#define mmDCP4_GRPH_COMPRESS_SURFACE_ADDRESS 0x4219
3683#define mmDCP5_GRPH_COMPRESS_SURFACE_ADDRESS 0x4419
3684#define mmGRPH_COMPRESS_PITCH 0x1a1a
3685#define mmDCP0_GRPH_COMPRESS_PITCH 0x1a1a
3686#define mmDCP1_GRPH_COMPRESS_PITCH 0x1c1a
3687#define mmDCP2_GRPH_COMPRESS_PITCH 0x1e1a
3688#define mmDCP3_GRPH_COMPRESS_PITCH 0x401a
3689#define mmDCP4_GRPH_COMPRESS_PITCH 0x421a
3690#define mmDCP5_GRPH_COMPRESS_PITCH 0x441a
3691#define mmGRPH_COMPRESS_SURFACE_ADDRESS_HIGH 0x1a1b
3692#define mmDCP0_GRPH_COMPRESS_SURFACE_ADDRESS_HIGH 0x1a1b
3693#define mmDCP1_GRPH_COMPRESS_SURFACE_ADDRESS_HIGH 0x1c1b
3694#define mmDCP2_GRPH_COMPRESS_SURFACE_ADDRESS_HIGH 0x1e1b
3695#define mmDCP3_GRPH_COMPRESS_SURFACE_ADDRESS_HIGH 0x401b
3696#define mmDCP4_GRPH_COMPRESS_SURFACE_ADDRESS_HIGH 0x421b
3697#define mmDCP5_GRPH_COMPRESS_SURFACE_ADDRESS_HIGH 0x441b
3698#define mmGRPH_PIPE_OUTSTANDING_REQUEST_LIMIT 0x1a1c
3699#define mmDCP0_GRPH_PIPE_OUTSTANDING_REQUEST_LIMIT 0x1a1c
3700#define mmDCP1_GRPH_PIPE_OUTSTANDING_REQUEST_LIMIT 0x1c1c
3701#define mmDCP2_GRPH_PIPE_OUTSTANDING_REQUEST_LIMIT 0x1e1c
3702#define mmDCP3_GRPH_PIPE_OUTSTANDING_REQUEST_LIMIT 0x401c
3703#define mmDCP4_GRPH_PIPE_OUTSTANDING_REQUEST_LIMIT 0x421c
3704#define mmDCP5_GRPH_PIPE_OUTSTANDING_REQUEST_LIMIT 0x441c
3705#define mmPRESCALE_GRPH_CONTROL 0x1a2d
3706#define mmDCP0_PRESCALE_GRPH_CONTROL 0x1a2d
3707#define mmDCP1_PRESCALE_GRPH_CONTROL 0x1c2d
3708#define mmDCP2_PRESCALE_GRPH_CONTROL 0x1e2d
3709#define mmDCP3_PRESCALE_GRPH_CONTROL 0x402d
3710#define mmDCP4_PRESCALE_GRPH_CONTROL 0x422d
3711#define mmDCP5_PRESCALE_GRPH_CONTROL 0x442d
3712#define mmPRESCALE_VALUES_GRPH_R 0x1a2e
3713#define mmDCP0_PRESCALE_VALUES_GRPH_R 0x1a2e
3714#define mmDCP1_PRESCALE_VALUES_GRPH_R 0x1c2e
3715#define mmDCP2_PRESCALE_VALUES_GRPH_R 0x1e2e
3716#define mmDCP3_PRESCALE_VALUES_GRPH_R 0x402e
3717#define mmDCP4_PRESCALE_VALUES_GRPH_R 0x422e
3718#define mmDCP5_PRESCALE_VALUES_GRPH_R 0x442e
3719#define mmPRESCALE_VALUES_GRPH_G 0x1a2f
3720#define mmDCP0_PRESCALE_VALUES_GRPH_G 0x1a2f
3721#define mmDCP1_PRESCALE_VALUES_GRPH_G 0x1c2f
3722#define mmDCP2_PRESCALE_VALUES_GRPH_G 0x1e2f
3723#define mmDCP3_PRESCALE_VALUES_GRPH_G 0x402f
3724#define mmDCP4_PRESCALE_VALUES_GRPH_G 0x422f
3725#define mmDCP5_PRESCALE_VALUES_GRPH_G 0x442f
3726#define mmPRESCALE_VALUES_GRPH_B 0x1a30
3727#define mmDCP0_PRESCALE_VALUES_GRPH_B 0x1a30
3728#define mmDCP1_PRESCALE_VALUES_GRPH_B 0x1c30
3729#define mmDCP2_PRESCALE_VALUES_GRPH_B 0x1e30
3730#define mmDCP3_PRESCALE_VALUES_GRPH_B 0x4030
3731#define mmDCP4_PRESCALE_VALUES_GRPH_B 0x4230
3732#define mmDCP5_PRESCALE_VALUES_GRPH_B 0x4430
3733#define mmINPUT_CSC_CONTROL 0x1a35
3734#define mmDCP0_INPUT_CSC_CONTROL 0x1a35
3735#define mmDCP1_INPUT_CSC_CONTROL 0x1c35
3736#define mmDCP2_INPUT_CSC_CONTROL 0x1e35
3737#define mmDCP3_INPUT_CSC_CONTROL 0x4035
3738#define mmDCP4_INPUT_CSC_CONTROL 0x4235
3739#define mmDCP5_INPUT_CSC_CONTROL 0x4435
3740#define mmINPUT_CSC_C11_C12 0x1a36
3741#define mmDCP0_INPUT_CSC_C11_C12 0x1a36
3742#define mmDCP1_INPUT_CSC_C11_C12 0x1c36
3743#define mmDCP2_INPUT_CSC_C11_C12 0x1e36
3744#define mmDCP3_INPUT_CSC_C11_C12 0x4036
3745#define mmDCP4_INPUT_CSC_C11_C12 0x4236
3746#define mmDCP5_INPUT_CSC_C11_C12 0x4436
3747#define mmINPUT_CSC_C13_C14 0x1a37
3748#define mmDCP0_INPUT_CSC_C13_C14 0x1a37
3749#define mmDCP1_INPUT_CSC_C13_C14 0x1c37
3750#define mmDCP2_INPUT_CSC_C13_C14 0x1e37
3751#define mmDCP3_INPUT_CSC_C13_C14 0x4037
3752#define mmDCP4_INPUT_CSC_C13_C14 0x4237
3753#define mmDCP5_INPUT_CSC_C13_C14 0x4437
3754#define mmINPUT_CSC_C21_C22 0x1a38
3755#define mmDCP0_INPUT_CSC_C21_C22 0x1a38
3756#define mmDCP1_INPUT_CSC_C21_C22 0x1c38
3757#define mmDCP2_INPUT_CSC_C21_C22 0x1e38
3758#define mmDCP3_INPUT_CSC_C21_C22 0x4038
3759#define mmDCP4_INPUT_CSC_C21_C22 0x4238
3760#define mmDCP5_INPUT_CSC_C21_C22 0x4438
3761#define mmINPUT_CSC_C23_C24 0x1a39
3762#define mmDCP0_INPUT_CSC_C23_C24 0x1a39
3763#define mmDCP1_INPUT_CSC_C23_C24 0x1c39
3764#define mmDCP2_INPUT_CSC_C23_C24 0x1e39
3765#define mmDCP3_INPUT_CSC_C23_C24 0x4039
3766#define mmDCP4_INPUT_CSC_C23_C24 0x4239
3767#define mmDCP5_INPUT_CSC_C23_C24 0x4439
3768#define mmINPUT_CSC_C31_C32 0x1a3a
3769#define mmDCP0_INPUT_CSC_C31_C32 0x1a3a
3770#define mmDCP1_INPUT_CSC_C31_C32 0x1c3a
3771#define mmDCP2_INPUT_CSC_C31_C32 0x1e3a
3772#define mmDCP3_INPUT_CSC_C31_C32 0x403a
3773#define mmDCP4_INPUT_CSC_C31_C32 0x423a
3774#define mmDCP5_INPUT_CSC_C31_C32 0x443a
3775#define mmINPUT_CSC_C33_C34 0x1a3b
3776#define mmDCP0_INPUT_CSC_C33_C34 0x1a3b
3777#define mmDCP1_INPUT_CSC_C33_C34 0x1c3b
3778#define mmDCP2_INPUT_CSC_C33_C34 0x1e3b
3779#define mmDCP3_INPUT_CSC_C33_C34 0x403b
3780#define mmDCP4_INPUT_CSC_C33_C34 0x423b
3781#define mmDCP5_INPUT_CSC_C33_C34 0x443b
3782#define mmOUTPUT_CSC_CONTROL 0x1a3c
3783#define mmDCP0_OUTPUT_CSC_CONTROL 0x1a3c
3784#define mmDCP1_OUTPUT_CSC_CONTROL 0x1c3c
3785#define mmDCP2_OUTPUT_CSC_CONTROL 0x1e3c
3786#define mmDCP3_OUTPUT_CSC_CONTROL 0x403c
3787#define mmDCP4_OUTPUT_CSC_CONTROL 0x423c
3788#define mmDCP5_OUTPUT_CSC_CONTROL 0x443c
3789#define mmOUTPUT_CSC_C11_C12 0x1a3d
3790#define mmDCP0_OUTPUT_CSC_C11_C12 0x1a3d
3791#define mmDCP1_OUTPUT_CSC_C11_C12 0x1c3d
3792#define mmDCP2_OUTPUT_CSC_C11_C12 0x1e3d
3793#define mmDCP3_OUTPUT_CSC_C11_C12 0x403d
3794#define mmDCP4_OUTPUT_CSC_C11_C12 0x423d
3795#define mmDCP5_OUTPUT_CSC_C11_C12 0x443d
3796#define mmOUTPUT_CSC_C13_C14 0x1a3e
3797#define mmDCP0_OUTPUT_CSC_C13_C14 0x1a3e
3798#define mmDCP1_OUTPUT_CSC_C13_C14 0x1c3e
3799#define mmDCP2_OUTPUT_CSC_C13_C14 0x1e3e
3800#define mmDCP3_OUTPUT_CSC_C13_C14 0x403e
3801#define mmDCP4_OUTPUT_CSC_C13_C14 0x423e
3802#define mmDCP5_OUTPUT_CSC_C13_C14 0x443e
3803#define mmOUTPUT_CSC_C21_C22 0x1a3f
3804#define mmDCP0_OUTPUT_CSC_C21_C22 0x1a3f
3805#define mmDCP1_OUTPUT_CSC_C21_C22 0x1c3f
3806#define mmDCP2_OUTPUT_CSC_C21_C22 0x1e3f
3807#define mmDCP3_OUTPUT_CSC_C21_C22 0x403f
3808#define mmDCP4_OUTPUT_CSC_C21_C22 0x423f
3809#define mmDCP5_OUTPUT_CSC_C21_C22 0x443f
3810#define mmOUTPUT_CSC_C23_C24 0x1a40
3811#define mmDCP0_OUTPUT_CSC_C23_C24 0x1a40
3812#define mmDCP1_OUTPUT_CSC_C23_C24 0x1c40
3813#define mmDCP2_OUTPUT_CSC_C23_C24 0x1e40
3814#define mmDCP3_OUTPUT_CSC_C23_C24 0x4040
3815#define mmDCP4_OUTPUT_CSC_C23_C24 0x4240
3816#define mmDCP5_OUTPUT_CSC_C23_C24 0x4440
3817#define mmOUTPUT_CSC_C31_C32 0x1a41
3818#define mmDCP0_OUTPUT_CSC_C31_C32 0x1a41
3819#define mmDCP1_OUTPUT_CSC_C31_C32 0x1c41
3820#define mmDCP2_OUTPUT_CSC_C31_C32 0x1e41
3821#define mmDCP3_OUTPUT_CSC_C31_C32 0x4041
3822#define mmDCP4_OUTPUT_CSC_C31_C32 0x4241
3823#define mmDCP5_OUTPUT_CSC_C31_C32 0x4441
3824#define mmOUTPUT_CSC_C33_C34 0x1a42
3825#define mmDCP0_OUTPUT_CSC_C33_C34 0x1a42
3826#define mmDCP1_OUTPUT_CSC_C33_C34 0x1c42
3827#define mmDCP2_OUTPUT_CSC_C33_C34 0x1e42
3828#define mmDCP3_OUTPUT_CSC_C33_C34 0x4042
3829#define mmDCP4_OUTPUT_CSC_C33_C34 0x4242
3830#define mmDCP5_OUTPUT_CSC_C33_C34 0x4442
3831#define mmCOMM_MATRIXA_TRANS_C11_C12 0x1a43
3832#define mmDCP0_COMM_MATRIXA_TRANS_C11_C12 0x1a43
3833#define mmDCP1_COMM_MATRIXA_TRANS_C11_C12 0x1c43
3834#define mmDCP2_COMM_MATRIXA_TRANS_C11_C12 0x1e43
3835#define mmDCP3_COMM_MATRIXA_TRANS_C11_C12 0x4043
3836#define mmDCP4_COMM_MATRIXA_TRANS_C11_C12 0x4243
3837#define mmDCP5_COMM_MATRIXA_TRANS_C11_C12 0x4443
3838#define mmCOMM_MATRIXA_TRANS_C13_C14 0x1a44
3839#define mmDCP0_COMM_MATRIXA_TRANS_C13_C14 0x1a44
3840#define mmDCP1_COMM_MATRIXA_TRANS_C13_C14 0x1c44
3841#define mmDCP2_COMM_MATRIXA_TRANS_C13_C14 0x1e44
3842#define mmDCP3_COMM_MATRIXA_TRANS_C13_C14 0x4044
3843#define mmDCP4_COMM_MATRIXA_TRANS_C13_C14 0x4244
3844#define mmDCP5_COMM_MATRIXA_TRANS_C13_C14 0x4444
3845#define mmCOMM_MATRIXA_TRANS_C21_C22 0x1a45
3846#define mmDCP0_COMM_MATRIXA_TRANS_C21_C22 0x1a45
3847#define mmDCP1_COMM_MATRIXA_TRANS_C21_C22 0x1c45
3848#define mmDCP2_COMM_MATRIXA_TRANS_C21_C22 0x1e45
3849#define mmDCP3_COMM_MATRIXA_TRANS_C21_C22 0x4045
3850#define mmDCP4_COMM_MATRIXA_TRANS_C21_C22 0x4245
3851#define mmDCP5_COMM_MATRIXA_TRANS_C21_C22 0x4445
3852#define mmCOMM_MATRIXA_TRANS_C23_C24 0x1a46
3853#define mmDCP0_COMM_MATRIXA_TRANS_C23_C24 0x1a46
3854#define mmDCP1_COMM_MATRIXA_TRANS_C23_C24 0x1c46
3855#define mmDCP2_COMM_MATRIXA_TRANS_C23_C24 0x1e46
3856#define mmDCP3_COMM_MATRIXA_TRANS_C23_C24 0x4046
3857#define mmDCP4_COMM_MATRIXA_TRANS_C23_C24 0x4246
3858#define mmDCP5_COMM_MATRIXA_TRANS_C23_C24 0x4446
3859#define mmCOMM_MATRIXA_TRANS_C31_C32 0x1a47
3860#define mmDCP0_COMM_MATRIXA_TRANS_C31_C32 0x1a47
3861#define mmDCP1_COMM_MATRIXA_TRANS_C31_C32 0x1c47
3862#define mmDCP2_COMM_MATRIXA_TRANS_C31_C32 0x1e47
3863#define mmDCP3_COMM_MATRIXA_TRANS_C31_C32 0x4047
3864#define mmDCP4_COMM_MATRIXA_TRANS_C31_C32 0x4247
3865#define mmDCP5_COMM_MATRIXA_TRANS_C31_C32 0x4447
3866#define mmCOMM_MATRIXA_TRANS_C33_C34 0x1a48
3867#define mmDCP0_COMM_MATRIXA_TRANS_C33_C34 0x1a48
3868#define mmDCP1_COMM_MATRIXA_TRANS_C33_C34 0x1c48
3869#define mmDCP2_COMM_MATRIXA_TRANS_C33_C34 0x1e48
3870#define mmDCP3_COMM_MATRIXA_TRANS_C33_C34 0x4048
3871#define mmDCP4_COMM_MATRIXA_TRANS_C33_C34 0x4248
3872#define mmDCP5_COMM_MATRIXA_TRANS_C33_C34 0x4448
3873#define mmCOMM_MATRIXB_TRANS_C11_C12 0x1a49
3874#define mmDCP0_COMM_MATRIXB_TRANS_C11_C12 0x1a49
3875#define mmDCP1_COMM_MATRIXB_TRANS_C11_C12 0x1c49
3876#define mmDCP2_COMM_MATRIXB_TRANS_C11_C12 0x1e49
3877#define mmDCP3_COMM_MATRIXB_TRANS_C11_C12 0x4049
3878#define mmDCP4_COMM_MATRIXB_TRANS_C11_C12 0x4249
3879#define mmDCP5_COMM_MATRIXB_TRANS_C11_C12 0x4449
3880#define mmCOMM_MATRIXB_TRANS_C13_C14 0x1a4a
3881#define mmDCP0_COMM_MATRIXB_TRANS_C13_C14 0x1a4a
3882#define mmDCP1_COMM_MATRIXB_TRANS_C13_C14 0x1c4a
3883#define mmDCP2_COMM_MATRIXB_TRANS_C13_C14 0x1e4a
3884#define mmDCP3_COMM_MATRIXB_TRANS_C13_C14 0x404a
3885#define mmDCP4_COMM_MATRIXB_TRANS_C13_C14 0x424a
3886#define mmDCP5_COMM_MATRIXB_TRANS_C13_C14 0x444a
3887#define mmCOMM_MATRIXB_TRANS_C21_C22 0x1a4b
3888#define mmDCP0_COMM_MATRIXB_TRANS_C21_C22 0x1a4b
3889#define mmDCP1_COMM_MATRIXB_TRANS_C21_C22 0x1c4b
3890#define mmDCP2_COMM_MATRIXB_TRANS_C21_C22 0x1e4b
3891#define mmDCP3_COMM_MATRIXB_TRANS_C21_C22 0x404b
3892#define mmDCP4_COMM_MATRIXB_TRANS_C21_C22 0x424b
3893#define mmDCP5_COMM_MATRIXB_TRANS_C21_C22 0x444b
3894#define mmCOMM_MATRIXB_TRANS_C23_C24 0x1a4c
3895#define mmDCP0_COMM_MATRIXB_TRANS_C23_C24 0x1a4c
3896#define mmDCP1_COMM_MATRIXB_TRANS_C23_C24 0x1c4c
3897#define mmDCP2_COMM_MATRIXB_TRANS_C23_C24 0x1e4c
3898#define mmDCP3_COMM_MATRIXB_TRANS_C23_C24 0x404c
3899#define mmDCP4_COMM_MATRIXB_TRANS_C23_C24 0x424c
3900#define mmDCP5_COMM_MATRIXB_TRANS_C23_C24 0x444c
3901#define mmCOMM_MATRIXB_TRANS_C31_C32 0x1a4d
3902#define mmDCP0_COMM_MATRIXB_TRANS_C31_C32 0x1a4d
3903#define mmDCP1_COMM_MATRIXB_TRANS_C31_C32 0x1c4d
3904#define mmDCP2_COMM_MATRIXB_TRANS_C31_C32 0x1e4d
3905#define mmDCP3_COMM_MATRIXB_TRANS_C31_C32 0x404d
3906#define mmDCP4_COMM_MATRIXB_TRANS_C31_C32 0x424d
3907#define mmDCP5_COMM_MATRIXB_TRANS_C31_C32 0x444d
3908#define mmCOMM_MATRIXB_TRANS_C33_C34 0x1a4e
3909#define mmDCP0_COMM_MATRIXB_TRANS_C33_C34 0x1a4e
3910#define mmDCP1_COMM_MATRIXB_TRANS_C33_C34 0x1c4e
3911#define mmDCP2_COMM_MATRIXB_TRANS_C33_C34 0x1e4e
3912#define mmDCP3_COMM_MATRIXB_TRANS_C33_C34 0x404e
3913#define mmDCP4_COMM_MATRIXB_TRANS_C33_C34 0x424e
3914#define mmDCP5_COMM_MATRIXB_TRANS_C33_C34 0x444e
3915#define mmDENORM_CONTROL 0x1a50
3916#define mmDCP0_DENORM_CONTROL 0x1a50
3917#define mmDCP1_DENORM_CONTROL 0x1c50
3918#define mmDCP2_DENORM_CONTROL 0x1e50
3919#define mmDCP3_DENORM_CONTROL 0x4050
3920#define mmDCP4_DENORM_CONTROL 0x4250
3921#define mmDCP5_DENORM_CONTROL 0x4450
3922#define mmOUT_ROUND_CONTROL 0x1a51
3923#define mmDCP0_OUT_ROUND_CONTROL 0x1a51
3924#define mmDCP1_OUT_ROUND_CONTROL 0x1c51
3925#define mmDCP2_OUT_ROUND_CONTROL 0x1e51
3926#define mmDCP3_OUT_ROUND_CONTROL 0x4051
3927#define mmDCP4_OUT_ROUND_CONTROL 0x4251
3928#define mmDCP5_OUT_ROUND_CONTROL 0x4451
3929#define mmOUT_CLAMP_CONTROL_R_CR 0x1a52
3930#define mmDCP0_OUT_CLAMP_CONTROL_R_CR 0x1a52
3931#define mmDCP1_OUT_CLAMP_CONTROL_R_CR 0x1c52
3932#define mmDCP2_OUT_CLAMP_CONTROL_R_CR 0x1e52
3933#define mmDCP3_OUT_CLAMP_CONTROL_R_CR 0x4052
3934#define mmDCP4_OUT_CLAMP_CONTROL_R_CR 0x4252
3935#define mmDCP5_OUT_CLAMP_CONTROL_R_CR 0x4452
3936#define mmOUT_CLAMP_CONTROL_G_Y 0x1a9c
3937#define mmDCP0_OUT_CLAMP_CONTROL_G_Y 0x1a9c
3938#define mmDCP1_OUT_CLAMP_CONTROL_G_Y 0x1c9c
3939#define mmDCP2_OUT_CLAMP_CONTROL_G_Y 0x1e9c
3940#define mmDCP3_OUT_CLAMP_CONTROL_G_Y 0x409c
3941#define mmDCP4_OUT_CLAMP_CONTROL_G_Y 0x429c
3942#define mmDCP5_OUT_CLAMP_CONTROL_G_Y 0x449c
3943#define mmOUT_CLAMP_CONTROL_B_CB 0x1a9d
3944#define mmDCP0_OUT_CLAMP_CONTROL_B_CB 0x1a9d
3945#define mmDCP1_OUT_CLAMP_CONTROL_B_CB 0x1c9d
3946#define mmDCP2_OUT_CLAMP_CONTROL_B_CB 0x1e9d
3947#define mmDCP3_OUT_CLAMP_CONTROL_B_CB 0x409d
3948#define mmDCP4_OUT_CLAMP_CONTROL_B_CB 0x429d
3949#define mmDCP5_OUT_CLAMP_CONTROL_B_CB 0x449d
3950#define mmKEY_CONTROL 0x1a53
3951#define mmDCP0_KEY_CONTROL 0x1a53
3952#define mmDCP1_KEY_CONTROL 0x1c53
3953#define mmDCP2_KEY_CONTROL 0x1e53
3954#define mmDCP3_KEY_CONTROL 0x4053
3955#define mmDCP4_KEY_CONTROL 0x4253
3956#define mmDCP5_KEY_CONTROL 0x4453
3957#define mmKEY_RANGE_ALPHA 0x1a54
3958#define mmDCP0_KEY_RANGE_ALPHA 0x1a54
3959#define mmDCP1_KEY_RANGE_ALPHA 0x1c54
3960#define mmDCP2_KEY_RANGE_ALPHA 0x1e54
3961#define mmDCP3_KEY_RANGE_ALPHA 0x4054
3962#define mmDCP4_KEY_RANGE_ALPHA 0x4254
3963#define mmDCP5_KEY_RANGE_ALPHA 0x4454
3964#define mmKEY_RANGE_RED 0x1a55
3965#define mmDCP0_KEY_RANGE_RED 0x1a55
3966#define mmDCP1_KEY_RANGE_RED 0x1c55
3967#define mmDCP2_KEY_RANGE_RED 0x1e55
3968#define mmDCP3_KEY_RANGE_RED 0x4055
3969#define mmDCP4_KEY_RANGE_RED 0x4255
3970#define mmDCP5_KEY_RANGE_RED 0x4455
3971#define mmKEY_RANGE_GREEN 0x1a56
3972#define mmDCP0_KEY_RANGE_GREEN 0x1a56
3973#define mmDCP1_KEY_RANGE_GREEN 0x1c56
3974#define mmDCP2_KEY_RANGE_GREEN 0x1e56
3975#define mmDCP3_KEY_RANGE_GREEN 0x4056
3976#define mmDCP4_KEY_RANGE_GREEN 0x4256
3977#define mmDCP5_KEY_RANGE_GREEN 0x4456
3978#define mmKEY_RANGE_BLUE 0x1a57
3979#define mmDCP0_KEY_RANGE_BLUE 0x1a57
3980#define mmDCP1_KEY_RANGE_BLUE 0x1c57
3981#define mmDCP2_KEY_RANGE_BLUE 0x1e57
3982#define mmDCP3_KEY_RANGE_BLUE 0x4057
3983#define mmDCP4_KEY_RANGE_BLUE 0x4257
3984#define mmDCP5_KEY_RANGE_BLUE 0x4457
3985#define mmDEGAMMA_CONTROL 0x1a58
3986#define mmDCP0_DEGAMMA_CONTROL 0x1a58
3987#define mmDCP1_DEGAMMA_CONTROL 0x1c58
3988#define mmDCP2_DEGAMMA_CONTROL 0x1e58
3989#define mmDCP3_DEGAMMA_CONTROL 0x4058
3990#define mmDCP4_DEGAMMA_CONTROL 0x4258
3991#define mmDCP5_DEGAMMA_CONTROL 0x4458
3992#define mmGAMUT_REMAP_CONTROL 0x1a59
3993#define mmDCP0_GAMUT_REMAP_CONTROL 0x1a59
3994#define mmDCP1_GAMUT_REMAP_CONTROL 0x1c59
3995#define mmDCP2_GAMUT_REMAP_CONTROL 0x1e59
3996#define mmDCP3_GAMUT_REMAP_CONTROL 0x4059
3997#define mmDCP4_GAMUT_REMAP_CONTROL 0x4259
3998#define mmDCP5_GAMUT_REMAP_CONTROL 0x4459
3999#define mmGAMUT_REMAP_C11_C12 0x1a5a
4000#define mmDCP0_GAMUT_REMAP_C11_C12 0x1a5a
4001#define mmDCP1_GAMUT_REMAP_C11_C12 0x1c5a
4002#define mmDCP2_GAMUT_REMAP_C11_C12 0x1e5a
4003#define mmDCP3_GAMUT_REMAP_C11_C12 0x405a
4004#define mmDCP4_GAMUT_REMAP_C11_C12 0x425a
4005#define mmDCP5_GAMUT_REMAP_C11_C12 0x445a
4006#define mmGAMUT_REMAP_C13_C14 0x1a5b
4007#define mmDCP0_GAMUT_REMAP_C13_C14 0x1a5b
4008#define mmDCP1_GAMUT_REMAP_C13_C14 0x1c5b
4009#define mmDCP2_GAMUT_REMAP_C13_C14 0x1e5b
4010#define mmDCP3_GAMUT_REMAP_C13_C14 0x405b
4011#define mmDCP4_GAMUT_REMAP_C13_C14 0x425b
4012#define mmDCP5_GAMUT_REMAP_C13_C14 0x445b
4013#define mmGAMUT_REMAP_C21_C22 0x1a5c
4014#define mmDCP0_GAMUT_REMAP_C21_C22 0x1a5c
4015#define mmDCP1_GAMUT_REMAP_C21_C22 0x1c5c
4016#define mmDCP2_GAMUT_REMAP_C21_C22 0x1e5c
4017#define mmDCP3_GAMUT_REMAP_C21_C22 0x405c
4018#define mmDCP4_GAMUT_REMAP_C21_C22 0x425c
4019#define mmDCP5_GAMUT_REMAP_C21_C22 0x445c
4020#define mmGAMUT_REMAP_C23_C24 0x1a5d
4021#define mmDCP0_GAMUT_REMAP_C23_C24 0x1a5d
4022#define mmDCP1_GAMUT_REMAP_C23_C24 0x1c5d
4023#define mmDCP2_GAMUT_REMAP_C23_C24 0x1e5d
4024#define mmDCP3_GAMUT_REMAP_C23_C24 0x405d
4025#define mmDCP4_GAMUT_REMAP_C23_C24 0x425d
4026#define mmDCP5_GAMUT_REMAP_C23_C24 0x445d
4027#define mmGAMUT_REMAP_C31_C32 0x1a5e
4028#define mmDCP0_GAMUT_REMAP_C31_C32 0x1a5e
4029#define mmDCP1_GAMUT_REMAP_C31_C32 0x1c5e
4030#define mmDCP2_GAMUT_REMAP_C31_C32 0x1e5e
4031#define mmDCP3_GAMUT_REMAP_C31_C32 0x405e
4032#define mmDCP4_GAMUT_REMAP_C31_C32 0x425e
4033#define mmDCP5_GAMUT_REMAP_C31_C32 0x445e
4034#define mmGAMUT_REMAP_C33_C34 0x1a5f
4035#define mmDCP0_GAMUT_REMAP_C33_C34 0x1a5f
4036#define mmDCP1_GAMUT_REMAP_C33_C34 0x1c5f
4037#define mmDCP2_GAMUT_REMAP_C33_C34 0x1e5f
4038#define mmDCP3_GAMUT_REMAP_C33_C34 0x405f
4039#define mmDCP4_GAMUT_REMAP_C33_C34 0x425f
4040#define mmDCP5_GAMUT_REMAP_C33_C34 0x445f
4041#define mmDCP_SPATIAL_DITHER_CNTL 0x1a60
4042#define mmDCP0_DCP_SPATIAL_DITHER_CNTL 0x1a60
4043#define mmDCP1_DCP_SPATIAL_DITHER_CNTL 0x1c60
4044#define mmDCP2_DCP_SPATIAL_DITHER_CNTL 0x1e60
4045#define mmDCP3_DCP_SPATIAL_DITHER_CNTL 0x4060
4046#define mmDCP4_DCP_SPATIAL_DITHER_CNTL 0x4260
4047#define mmDCP5_DCP_SPATIAL_DITHER_CNTL 0x4460
4048#define mmDCP_RANDOM_SEEDS 0x1a61
4049#define mmDCP0_DCP_RANDOM_SEEDS 0x1a61
4050#define mmDCP1_DCP_RANDOM_SEEDS 0x1c61
4051#define mmDCP2_DCP_RANDOM_SEEDS 0x1e61
4052#define mmDCP3_DCP_RANDOM_SEEDS 0x4061
4053#define mmDCP4_DCP_RANDOM_SEEDS 0x4261
4054#define mmDCP5_DCP_RANDOM_SEEDS 0x4461
4055#define mmDCP_FP_CONVERTED_FIELD 0x1a65
4056#define mmDCP0_DCP_FP_CONVERTED_FIELD 0x1a65
4057#define mmDCP1_DCP_FP_CONVERTED_FIELD 0x1c65
4058#define mmDCP2_DCP_FP_CONVERTED_FIELD 0x1e65
4059#define mmDCP3_DCP_FP_CONVERTED_FIELD 0x4065
4060#define mmDCP4_DCP_FP_CONVERTED_FIELD 0x4265
4061#define mmDCP5_DCP_FP_CONVERTED_FIELD 0x4465
4062#define mmCUR_CONTROL 0x1a66
4063#define mmDCP0_CUR_CONTROL 0x1a66
4064#define mmDCP1_CUR_CONTROL 0x1c66
4065#define mmDCP2_CUR_CONTROL 0x1e66
4066#define mmDCP3_CUR_CONTROL 0x4066
4067#define mmDCP4_CUR_CONTROL 0x4266
4068#define mmDCP5_CUR_CONTROL 0x4466
4069#define mmCUR_SURFACE_ADDRESS 0x1a67
4070#define mmDCP0_CUR_SURFACE_ADDRESS 0x1a67
4071#define mmDCP1_CUR_SURFACE_ADDRESS 0x1c67
4072#define mmDCP2_CUR_SURFACE_ADDRESS 0x1e67
4073#define mmDCP3_CUR_SURFACE_ADDRESS 0x4067
4074#define mmDCP4_CUR_SURFACE_ADDRESS 0x4267
4075#define mmDCP5_CUR_SURFACE_ADDRESS 0x4467
4076#define mmCUR_SIZE 0x1a68
4077#define mmDCP0_CUR_SIZE 0x1a68
4078#define mmDCP1_CUR_SIZE 0x1c68
4079#define mmDCP2_CUR_SIZE 0x1e68
4080#define mmDCP3_CUR_SIZE 0x4068
4081#define mmDCP4_CUR_SIZE 0x4268
4082#define mmDCP5_CUR_SIZE 0x4468
4083#define mmCUR_SURFACE_ADDRESS_HIGH 0x1a69
4084#define mmDCP0_CUR_SURFACE_ADDRESS_HIGH 0x1a69
4085#define mmDCP1_CUR_SURFACE_ADDRESS_HIGH 0x1c69
4086#define mmDCP2_CUR_SURFACE_ADDRESS_HIGH 0x1e69
4087#define mmDCP3_CUR_SURFACE_ADDRESS_HIGH 0x4069
4088#define mmDCP4_CUR_SURFACE_ADDRESS_HIGH 0x4269
4089#define mmDCP5_CUR_SURFACE_ADDRESS_HIGH 0x4469
4090#define mmCUR_POSITION 0x1a6a
4091#define mmDCP0_CUR_POSITION 0x1a6a
4092#define mmDCP1_CUR_POSITION 0x1c6a
4093#define mmDCP2_CUR_POSITION 0x1e6a
4094#define mmDCP3_CUR_POSITION 0x406a
4095#define mmDCP4_CUR_POSITION 0x426a
4096#define mmDCP5_CUR_POSITION 0x446a
4097#define mmCUR_HOT_SPOT 0x1a6b
4098#define mmDCP0_CUR_HOT_SPOT 0x1a6b
4099#define mmDCP1_CUR_HOT_SPOT 0x1c6b
4100#define mmDCP2_CUR_HOT_SPOT 0x1e6b
4101#define mmDCP3_CUR_HOT_SPOT 0x406b
4102#define mmDCP4_CUR_HOT_SPOT 0x426b
4103#define mmDCP5_CUR_HOT_SPOT 0x446b
4104#define mmCUR_COLOR1 0x1a6c
4105#define mmDCP0_CUR_COLOR1 0x1a6c
4106#define mmDCP1_CUR_COLOR1 0x1c6c
4107#define mmDCP2_CUR_COLOR1 0x1e6c
4108#define mmDCP3_CUR_COLOR1 0x406c
4109#define mmDCP4_CUR_COLOR1 0x426c
4110#define mmDCP5_CUR_COLOR1 0x446c
4111#define mmCUR_COLOR2 0x1a6d
4112#define mmDCP0_CUR_COLOR2 0x1a6d
4113#define mmDCP1_CUR_COLOR2 0x1c6d
4114#define mmDCP2_CUR_COLOR2 0x1e6d
4115#define mmDCP3_CUR_COLOR2 0x406d
4116#define mmDCP4_CUR_COLOR2 0x426d
4117#define mmDCP5_CUR_COLOR2 0x446d
4118#define mmCUR_UPDATE 0x1a6e
4119#define mmDCP0_CUR_UPDATE 0x1a6e
4120#define mmDCP1_CUR_UPDATE 0x1c6e
4121#define mmDCP2_CUR_UPDATE 0x1e6e
4122#define mmDCP3_CUR_UPDATE 0x406e
4123#define mmDCP4_CUR_UPDATE 0x426e
4124#define mmDCP5_CUR_UPDATE 0x446e
4125#define mmCUR_REQUEST_FILTER_CNTL 0x1a99
4126#define mmDCP0_CUR_REQUEST_FILTER_CNTL 0x1a99
4127#define mmDCP1_CUR_REQUEST_FILTER_CNTL 0x1c99
4128#define mmDCP2_CUR_REQUEST_FILTER_CNTL 0x1e99
4129#define mmDCP3_CUR_REQUEST_FILTER_CNTL 0x4099
4130#define mmDCP4_CUR_REQUEST_FILTER_CNTL 0x4299
4131#define mmDCP5_CUR_REQUEST_FILTER_CNTL 0x4499
4132#define mmCUR_STEREO_CONTROL 0x1a9a
4133#define mmDCP0_CUR_STEREO_CONTROL 0x1a9a
4134#define mmDCP1_CUR_STEREO_CONTROL 0x1c9a
4135#define mmDCP2_CUR_STEREO_CONTROL 0x1e9a
4136#define mmDCP3_CUR_STEREO_CONTROL 0x409a
4137#define mmDCP4_CUR_STEREO_CONTROL 0x429a
4138#define mmDCP5_CUR_STEREO_CONTROL 0x449a
4139#define mmDC_LUT_RW_MODE 0x1a78
4140#define mmDCP0_DC_LUT_RW_MODE 0x1a78
4141#define mmDCP1_DC_LUT_RW_MODE 0x1c78
4142#define mmDCP2_DC_LUT_RW_MODE 0x1e78
4143#define mmDCP3_DC_LUT_RW_MODE 0x4078
4144#define mmDCP4_DC_LUT_RW_MODE 0x4278
4145#define mmDCP5_DC_LUT_RW_MODE 0x4478
4146#define mmDC_LUT_RW_INDEX 0x1a79
4147#define mmDCP0_DC_LUT_RW_INDEX 0x1a79
4148#define mmDCP1_DC_LUT_RW_INDEX 0x1c79
4149#define mmDCP2_DC_LUT_RW_INDEX 0x1e79
4150#define mmDCP3_DC_LUT_RW_INDEX 0x4079
4151#define mmDCP4_DC_LUT_RW_INDEX 0x4279
4152#define mmDCP5_DC_LUT_RW_INDEX 0x4479
4153#define mmDC_LUT_SEQ_COLOR 0x1a7a
4154#define mmDCP0_DC_LUT_SEQ_COLOR 0x1a7a
4155#define mmDCP1_DC_LUT_SEQ_COLOR 0x1c7a
4156#define mmDCP2_DC_LUT_SEQ_COLOR 0x1e7a
4157#define mmDCP3_DC_LUT_SEQ_COLOR 0x407a
4158#define mmDCP4_DC_LUT_SEQ_COLOR 0x427a
4159#define mmDCP5_DC_LUT_SEQ_COLOR 0x447a
4160#define mmDC_LUT_PWL_DATA 0x1a7b
4161#define mmDCP0_DC_LUT_PWL_DATA 0x1a7b
4162#define mmDCP1_DC_LUT_PWL_DATA 0x1c7b
4163#define mmDCP2_DC_LUT_PWL_DATA 0x1e7b
4164#define mmDCP3_DC_LUT_PWL_DATA 0x407b
4165#define mmDCP4_DC_LUT_PWL_DATA 0x427b
4166#define mmDCP5_DC_LUT_PWL_DATA 0x447b
4167#define mmDC_LUT_30_COLOR 0x1a7c
4168#define mmDCP0_DC_LUT_30_COLOR 0x1a7c
4169#define mmDCP1_DC_LUT_30_COLOR 0x1c7c
4170#define mmDCP2_DC_LUT_30_COLOR 0x1e7c
4171#define mmDCP3_DC_LUT_30_COLOR 0x407c
4172#define mmDCP4_DC_LUT_30_COLOR 0x427c
4173#define mmDCP5_DC_LUT_30_COLOR 0x447c
4174#define mmDC_LUT_VGA_ACCESS_ENABLE 0x1a7d
4175#define mmDCP0_DC_LUT_VGA_ACCESS_ENABLE 0x1a7d
4176#define mmDCP1_DC_LUT_VGA_ACCESS_ENABLE 0x1c7d
4177#define mmDCP2_DC_LUT_VGA_ACCESS_ENABLE 0x1e7d
4178#define mmDCP3_DC_LUT_VGA_ACCESS_ENABLE 0x407d
4179#define mmDCP4_DC_LUT_VGA_ACCESS_ENABLE 0x427d
4180#define mmDCP5_DC_LUT_VGA_ACCESS_ENABLE 0x447d
4181#define mmDC_LUT_WRITE_EN_MASK 0x1a7e
4182#define mmDCP0_DC_LUT_WRITE_EN_MASK 0x1a7e
4183#define mmDCP1_DC_LUT_WRITE_EN_MASK 0x1c7e
4184#define mmDCP2_DC_LUT_WRITE_EN_MASK 0x1e7e
4185#define mmDCP3_DC_LUT_WRITE_EN_MASK 0x407e
4186#define mmDCP4_DC_LUT_WRITE_EN_MASK 0x427e
4187#define mmDCP5_DC_LUT_WRITE_EN_MASK 0x447e
4188#define mmDC_LUT_AUTOFILL 0x1a7f
4189#define mmDCP0_DC_LUT_AUTOFILL 0x1a7f
4190#define mmDCP1_DC_LUT_AUTOFILL 0x1c7f
4191#define mmDCP2_DC_LUT_AUTOFILL 0x1e7f
4192#define mmDCP3_DC_LUT_AUTOFILL 0x407f
4193#define mmDCP4_DC_LUT_AUTOFILL 0x427f
4194#define mmDCP5_DC_LUT_AUTOFILL 0x447f
4195#define mmDC_LUT_CONTROL 0x1a80
4196#define mmDCP0_DC_LUT_CONTROL 0x1a80
4197#define mmDCP1_DC_LUT_CONTROL 0x1c80
4198#define mmDCP2_DC_LUT_CONTROL 0x1e80
4199#define mmDCP3_DC_LUT_CONTROL 0x4080
4200#define mmDCP4_DC_LUT_CONTROL 0x4280
4201#define mmDCP5_DC_LUT_CONTROL 0x4480
4202#define mmDC_LUT_BLACK_OFFSET_BLUE 0x1a81
4203#define mmDCP0_DC_LUT_BLACK_OFFSET_BLUE 0x1a81
4204#define mmDCP1_DC_LUT_BLACK_OFFSET_BLUE 0x1c81
4205#define mmDCP2_DC_LUT_BLACK_OFFSET_BLUE 0x1e81
4206#define mmDCP3_DC_LUT_BLACK_OFFSET_BLUE 0x4081
4207#define mmDCP4_DC_LUT_BLACK_OFFSET_BLUE 0x4281
4208#define mmDCP5_DC_LUT_BLACK_OFFSET_BLUE 0x4481
4209#define mmDC_LUT_BLACK_OFFSET_GREEN 0x1a82
4210#define mmDCP0_DC_LUT_BLACK_OFFSET_GREEN 0x1a82
4211#define mmDCP1_DC_LUT_BLACK_OFFSET_GREEN 0x1c82
4212#define mmDCP2_DC_LUT_BLACK_OFFSET_GREEN 0x1e82
4213#define mmDCP3_DC_LUT_BLACK_OFFSET_GREEN 0x4082
4214#define mmDCP4_DC_LUT_BLACK_OFFSET_GREEN 0x4282
4215#define mmDCP5_DC_LUT_BLACK_OFFSET_GREEN 0x4482
4216#define mmDC_LUT_BLACK_OFFSET_RED 0x1a83
4217#define mmDCP0_DC_LUT_BLACK_OFFSET_RED 0x1a83
4218#define mmDCP1_DC_LUT_BLACK_OFFSET_RED 0x1c83
4219#define mmDCP2_DC_LUT_BLACK_OFFSET_RED 0x1e83
4220#define mmDCP3_DC_LUT_BLACK_OFFSET_RED 0x4083
4221#define mmDCP4_DC_LUT_BLACK_OFFSET_RED 0x4283
4222#define mmDCP5_DC_LUT_BLACK_OFFSET_RED 0x4483
4223#define mmDC_LUT_WHITE_OFFSET_BLUE 0x1a84
4224#define mmDCP0_DC_LUT_WHITE_OFFSET_BLUE 0x1a84
4225#define mmDCP1_DC_LUT_WHITE_OFFSET_BLUE 0x1c84
4226#define mmDCP2_DC_LUT_WHITE_OFFSET_BLUE 0x1e84
4227#define mmDCP3_DC_LUT_WHITE_OFFSET_BLUE 0x4084
4228#define mmDCP4_DC_LUT_WHITE_OFFSET_BLUE 0x4284
4229#define mmDCP5_DC_LUT_WHITE_OFFSET_BLUE 0x4484
4230#define mmDC_LUT_WHITE_OFFSET_GREEN 0x1a85
4231#define mmDCP0_DC_LUT_WHITE_OFFSET_GREEN 0x1a85
4232#define mmDCP1_DC_LUT_WHITE_OFFSET_GREEN 0x1c85
4233#define mmDCP2_DC_LUT_WHITE_OFFSET_GREEN 0x1e85
4234#define mmDCP3_DC_LUT_WHITE_OFFSET_GREEN 0x4085
4235#define mmDCP4_DC_LUT_WHITE_OFFSET_GREEN 0x4285
4236#define mmDCP5_DC_LUT_WHITE_OFFSET_GREEN 0x4485
4237#define mmDC_LUT_WHITE_OFFSET_RED 0x1a86
4238#define mmDCP0_DC_LUT_WHITE_OFFSET_RED 0x1a86
4239#define mmDCP1_DC_LUT_WHITE_OFFSET_RED 0x1c86
4240#define mmDCP2_DC_LUT_WHITE_OFFSET_RED 0x1e86
4241#define mmDCP3_DC_LUT_WHITE_OFFSET_RED 0x4086
4242#define mmDCP4_DC_LUT_WHITE_OFFSET_RED 0x4286
4243#define mmDCP5_DC_LUT_WHITE_OFFSET_RED 0x4486
4244#define mmDCP_CRC_CONTROL 0x1a87
4245#define mmDCP0_DCP_CRC_CONTROL 0x1a87
4246#define mmDCP1_DCP_CRC_CONTROL 0x1c87
4247#define mmDCP2_DCP_CRC_CONTROL 0x1e87
4248#define mmDCP3_DCP_CRC_CONTROL 0x4087
4249#define mmDCP4_DCP_CRC_CONTROL 0x4287
4250#define mmDCP5_DCP_CRC_CONTROL 0x4487
4251#define mmDCP_CRC_MASK 0x1a88
4252#define mmDCP0_DCP_CRC_MASK 0x1a88
4253#define mmDCP1_DCP_CRC_MASK 0x1c88
4254#define mmDCP2_DCP_CRC_MASK 0x1e88
4255#define mmDCP3_DCP_CRC_MASK 0x4088
4256#define mmDCP4_DCP_CRC_MASK 0x4288
4257#define mmDCP5_DCP_CRC_MASK 0x4488
4258#define mmDCP_CRC_CURRENT 0x1a89
4259#define mmDCP0_DCP_CRC_CURRENT 0x1a89
4260#define mmDCP1_DCP_CRC_CURRENT 0x1c89
4261#define mmDCP2_DCP_CRC_CURRENT 0x1e89
4262#define mmDCP3_DCP_CRC_CURRENT 0x4089
4263#define mmDCP4_DCP_CRC_CURRENT 0x4289
4264#define mmDCP5_DCP_CRC_CURRENT 0x4489
4265#define mmDVMM_PTE_CONTROL 0x1a8a
4266#define mmDCP0_DVMM_PTE_CONTROL 0x1a8a
4267#define mmDCP1_DVMM_PTE_CONTROL 0x1c8a
4268#define mmDCP2_DVMM_PTE_CONTROL 0x1e8a
4269#define mmDCP3_DVMM_PTE_CONTROL 0x408a
4270#define mmDCP4_DVMM_PTE_CONTROL 0x428a
4271#define mmDCP5_DVMM_PTE_CONTROL 0x448a
4272#define mmDCP_CRC_LAST 0x1a8b
4273#define mmDCP0_DCP_CRC_LAST 0x1a8b
4274#define mmDCP1_DCP_CRC_LAST 0x1c8b
4275#define mmDCP2_DCP_CRC_LAST 0x1e8b
4276#define mmDCP3_DCP_CRC_LAST 0x408b
4277#define mmDCP4_DCP_CRC_LAST 0x428b
4278#define mmDCP5_DCP_CRC_LAST 0x448b
4279#define mmDCP_DEBUG 0x1a8d
4280#define mmDCP0_DCP_DEBUG 0x1a8d
4281#define mmDCP1_DCP_DEBUG 0x1c8d
4282#define mmDCP2_DCP_DEBUG 0x1e8d
4283#define mmDCP3_DCP_DEBUG 0x408d
4284#define mmDCP4_DCP_DEBUG 0x428d
4285#define mmDCP5_DCP_DEBUG 0x448d
4286#define mmGRPH_FLIP_RATE_CNTL 0x1a8e
4287#define mmDCP0_GRPH_FLIP_RATE_CNTL 0x1a8e
4288#define mmDCP1_GRPH_FLIP_RATE_CNTL 0x1c8e
4289#define mmDCP2_GRPH_FLIP_RATE_CNTL 0x1e8e
4290#define mmDCP3_GRPH_FLIP_RATE_CNTL 0x408e
4291#define mmDCP4_GRPH_FLIP_RATE_CNTL 0x428e
4292#define mmDCP5_GRPH_FLIP_RATE_CNTL 0x448e
4293#define mmDCP_GSL_CONTROL 0x1a90
4294#define mmDCP0_DCP_GSL_CONTROL 0x1a90
4295#define mmDCP1_DCP_GSL_CONTROL 0x1c90
4296#define mmDCP2_DCP_GSL_CONTROL 0x1e90
4297#define mmDCP3_DCP_GSL_CONTROL 0x4090
4298#define mmDCP4_DCP_GSL_CONTROL 0x4290
4299#define mmDCP5_DCP_GSL_CONTROL 0x4490
4300#define mmDCP_LB_DATA_GAP_BETWEEN_CHUNK 0x1a91
4301#define mmDCP0_DCP_LB_DATA_GAP_BETWEEN_CHUNK 0x1a91
4302#define mmDCP1_DCP_LB_DATA_GAP_BETWEEN_CHUNK 0x1c91
4303#define mmDCP2_DCP_LB_DATA_GAP_BETWEEN_CHUNK 0x1e91
4304#define mmDCP3_DCP_LB_DATA_GAP_BETWEEN_CHUNK 0x4091
4305#define mmDCP4_DCP_LB_DATA_GAP_BETWEEN_CHUNK 0x4291
4306#define mmDCP5_DCP_LB_DATA_GAP_BETWEEN_CHUNK 0x4491
4307#define mmDCP_DEBUG_SG 0x1a92
4308#define mmDCP0_DCP_DEBUG_SG 0x1a92
4309#define mmDCP1_DCP_DEBUG_SG 0x1c92
4310#define mmDCP2_DCP_DEBUG_SG 0x1e92
4311#define mmDCP3_DCP_DEBUG_SG 0x4092
4312#define mmDCP4_DCP_DEBUG_SG 0x4292
4313#define mmDCP5_DCP_DEBUG_SG 0x4492
4314#define mmDCP_DEBUG_SG2 0x1a94
4315#define mmDCP0_DCP_DEBUG_SG2 0x1a94
4316#define mmDCP1_DCP_DEBUG_SG2 0x1c94
4317#define mmDCP2_DCP_DEBUG_SG2 0x1e94
4318#define mmDCP3_DCP_DEBUG_SG2 0x4094
4319#define mmDCP4_DCP_DEBUG_SG2 0x4294
4320#define mmDCP5_DCP_DEBUG_SG2 0x4494
4321#define mmDCP_DVMM_DEBUG 0x1a93
4322#define mmDCP0_DCP_DVMM_DEBUG 0x1a93
4323#define mmDCP1_DCP_DVMM_DEBUG 0x1c93
4324#define mmDCP2_DCP_DVMM_DEBUG 0x1e93
4325#define mmDCP3_DCP_DVMM_DEBUG 0x4093
4326#define mmDCP4_DCP_DVMM_DEBUG 0x4293
4327#define mmDCP5_DCP_DVMM_DEBUG 0x4493
4328#define mmDCP_TEST_DEBUG_INDEX 0x1a95
4329#define mmDCP0_DCP_TEST_DEBUG_INDEX 0x1a95
4330#define mmDCP1_DCP_TEST_DEBUG_INDEX 0x1c95
4331#define mmDCP2_DCP_TEST_DEBUG_INDEX 0x1e95
4332#define mmDCP3_DCP_TEST_DEBUG_INDEX 0x4095
4333#define mmDCP4_DCP_TEST_DEBUG_INDEX 0x4295
4334#define mmDCP5_DCP_TEST_DEBUG_INDEX 0x4495
4335#define mmDCP_TEST_DEBUG_DATA 0x1a96
4336#define mmDCP0_DCP_TEST_DEBUG_DATA 0x1a96
4337#define mmDCP1_DCP_TEST_DEBUG_DATA 0x1c96
4338#define mmDCP2_DCP_TEST_DEBUG_DATA 0x1e96
4339#define mmDCP3_DCP_TEST_DEBUG_DATA 0x4096
4340#define mmDCP4_DCP_TEST_DEBUG_DATA 0x4296
4341#define mmDCP5_DCP_TEST_DEBUG_DATA 0x4496
4342#define mmGRPH_STEREOSYNC_FLIP 0x1a97
4343#define mmDCP0_GRPH_STEREOSYNC_FLIP 0x1a97
4344#define mmDCP1_GRPH_STEREOSYNC_FLIP 0x1c97
4345#define mmDCP2_GRPH_STEREOSYNC_FLIP 0x1e97
4346#define mmDCP3_GRPH_STEREOSYNC_FLIP 0x4097
4347#define mmDCP4_GRPH_STEREOSYNC_FLIP 0x4297
4348#define mmDCP5_GRPH_STEREOSYNC_FLIP 0x4497
4349#define mmDCP_DEBUG2 0x1a98
4350#define mmDCP0_DCP_DEBUG2 0x1a98
4351#define mmDCP1_DCP_DEBUG2 0x1c98
4352#define mmDCP2_DCP_DEBUG2 0x1e98
4353#define mmDCP3_DCP_DEBUG2 0x4098
4354#define mmDCP4_DCP_DEBUG2 0x4298
4355#define mmDCP5_DCP_DEBUG2 0x4498
4356#define mmHW_ROTATION 0x1a9e
4357#define mmDCP0_HW_ROTATION 0x1a9e
4358#define mmDCP1_HW_ROTATION 0x1c9e
4359#define mmDCP2_HW_ROTATION 0x1e9e
4360#define mmDCP3_HW_ROTATION 0x409e
4361#define mmDCP4_HW_ROTATION 0x429e
4362#define mmDCP5_HW_ROTATION 0x449e
4363#define mmGRPH_XDMA_CACHE_UNDERFLOW_DET_CNTL 0x1a9f
4364#define mmDCP0_GRPH_XDMA_CACHE_UNDERFLOW_DET_CNTL 0x1a9f
4365#define mmDCP1_GRPH_XDMA_CACHE_UNDERFLOW_DET_CNTL 0x1c9f
4366#define mmDCP2_GRPH_XDMA_CACHE_UNDERFLOW_DET_CNTL 0x1e9f
4367#define mmDCP3_GRPH_XDMA_CACHE_UNDERFLOW_DET_CNTL 0x409f
4368#define mmDCP4_GRPH_XDMA_CACHE_UNDERFLOW_DET_CNTL 0x429f
4369#define mmDCP5_GRPH_XDMA_CACHE_UNDERFLOW_DET_CNTL 0x449f
4370#define mmREGAMMA_CONTROL 0x1aa0
4371#define mmDCP0_REGAMMA_CONTROL 0x1aa0
4372#define mmDCP1_REGAMMA_CONTROL 0x1ca0
4373#define mmDCP2_REGAMMA_CONTROL 0x1ea0
4374#define mmDCP3_REGAMMA_CONTROL 0x40a0
4375#define mmDCP4_REGAMMA_CONTROL 0x42a0
4376#define mmDCP5_REGAMMA_CONTROL 0x44a0
4377#define mmREGAMMA_LUT_INDEX 0x1aa1
4378#define mmDCP0_REGAMMA_LUT_INDEX 0x1aa1
4379#define mmDCP1_REGAMMA_LUT_INDEX 0x1ca1
4380#define mmDCP2_REGAMMA_LUT_INDEX 0x1ea1
4381#define mmDCP3_REGAMMA_LUT_INDEX 0x40a1
4382#define mmDCP4_REGAMMA_LUT_INDEX 0x42a1
4383#define mmDCP5_REGAMMA_LUT_INDEX 0x44a1
4384#define mmREGAMMA_LUT_DATA 0x1aa2
4385#define mmDCP0_REGAMMA_LUT_DATA 0x1aa2
4386#define mmDCP1_REGAMMA_LUT_DATA 0x1ca2
4387#define mmDCP2_REGAMMA_LUT_DATA 0x1ea2
4388#define mmDCP3_REGAMMA_LUT_DATA 0x40a2
4389#define mmDCP4_REGAMMA_LUT_DATA 0x42a2
4390#define mmDCP5_REGAMMA_LUT_DATA 0x44a2
4391#define mmREGAMMA_LUT_WRITE_EN_MASK 0x1aa3
4392#define mmDCP0_REGAMMA_LUT_WRITE_EN_MASK 0x1aa3
4393#define mmDCP1_REGAMMA_LUT_WRITE_EN_MASK 0x1ca3
4394#define mmDCP2_REGAMMA_LUT_WRITE_EN_MASK 0x1ea3
4395#define mmDCP3_REGAMMA_LUT_WRITE_EN_MASK 0x40a3
4396#define mmDCP4_REGAMMA_LUT_WRITE_EN_MASK 0x42a3
4397#define mmDCP5_REGAMMA_LUT_WRITE_EN_MASK 0x44a3
4398#define mmREGAMMA_CNTLA_START_CNTL 0x1aa4
4399#define mmDCP0_REGAMMA_CNTLA_START_CNTL 0x1aa4
4400#define mmDCP1_REGAMMA_CNTLA_START_CNTL 0x1ca4
4401#define mmDCP2_REGAMMA_CNTLA_START_CNTL 0x1ea4
4402#define mmDCP3_REGAMMA_CNTLA_START_CNTL 0x40a4
4403#define mmDCP4_REGAMMA_CNTLA_START_CNTL 0x42a4
4404#define mmDCP5_REGAMMA_CNTLA_START_CNTL 0x44a4
4405#define mmREGAMMA_CNTLA_SLOPE_CNTL 0x1aa5
4406#define mmDCP0_REGAMMA_CNTLA_SLOPE_CNTL 0x1aa5
4407#define mmDCP1_REGAMMA_CNTLA_SLOPE_CNTL 0x1ca5
4408#define mmDCP2_REGAMMA_CNTLA_SLOPE_CNTL 0x1ea5
4409#define mmDCP3_REGAMMA_CNTLA_SLOPE_CNTL 0x40a5
4410#define mmDCP4_REGAMMA_CNTLA_SLOPE_CNTL 0x42a5
4411#define mmDCP5_REGAMMA_CNTLA_SLOPE_CNTL 0x44a5
4412#define mmREGAMMA_CNTLA_END_CNTL1 0x1aa6
4413#define mmDCP0_REGAMMA_CNTLA_END_CNTL1 0x1aa6
4414#define mmDCP1_REGAMMA_CNTLA_END_CNTL1 0x1ca6
4415#define mmDCP2_REGAMMA_CNTLA_END_CNTL1 0x1ea6
4416#define mmDCP3_REGAMMA_CNTLA_END_CNTL1 0x40a6
4417#define mmDCP4_REGAMMA_CNTLA_END_CNTL1 0x42a6
4418#define mmDCP5_REGAMMA_CNTLA_END_CNTL1 0x44a6
4419#define mmREGAMMA_CNTLA_END_CNTL2 0x1aa7
4420#define mmDCP0_REGAMMA_CNTLA_END_CNTL2 0x1aa7
4421#define mmDCP1_REGAMMA_CNTLA_END_CNTL2 0x1ca7
4422#define mmDCP2_REGAMMA_CNTLA_END_CNTL2 0x1ea7
4423#define mmDCP3_REGAMMA_CNTLA_END_CNTL2 0x40a7
4424#define mmDCP4_REGAMMA_CNTLA_END_CNTL2 0x42a7
4425#define mmDCP5_REGAMMA_CNTLA_END_CNTL2 0x44a7
4426#define mmREGAMMA_CNTLA_REGION_0_1 0x1aa8
4427#define mmDCP0_REGAMMA_CNTLA_REGION_0_1 0x1aa8
4428#define mmDCP1_REGAMMA_CNTLA_REGION_0_1 0x1ca8
4429#define mmDCP2_REGAMMA_CNTLA_REGION_0_1 0x1ea8
4430#define mmDCP3_REGAMMA_CNTLA_REGION_0_1 0x40a8
4431#define mmDCP4_REGAMMA_CNTLA_REGION_0_1 0x42a8
4432#define mmDCP5_REGAMMA_CNTLA_REGION_0_1 0x44a8
4433#define mmREGAMMA_CNTLA_REGION_2_3 0x1aa9
4434#define mmDCP0_REGAMMA_CNTLA_REGION_2_3 0x1aa9
4435#define mmDCP1_REGAMMA_CNTLA_REGION_2_3 0x1ca9
4436#define mmDCP2_REGAMMA_CNTLA_REGION_2_3 0x1ea9
4437#define mmDCP3_REGAMMA_CNTLA_REGION_2_3 0x40a9
4438#define mmDCP4_REGAMMA_CNTLA_REGION_2_3 0x42a9
4439#define mmDCP5_REGAMMA_CNTLA_REGION_2_3 0x44a9
4440#define mmREGAMMA_CNTLA_REGION_4_5 0x1aaa
4441#define mmDCP0_REGAMMA_CNTLA_REGION_4_5 0x1aaa
4442#define mmDCP1_REGAMMA_CNTLA_REGION_4_5 0x1caa
4443#define mmDCP2_REGAMMA_CNTLA_REGION_4_5 0x1eaa
4444#define mmDCP3_REGAMMA_CNTLA_REGION_4_5 0x40aa
4445#define mmDCP4_REGAMMA_CNTLA_REGION_4_5 0x42aa
4446#define mmDCP5_REGAMMA_CNTLA_REGION_4_5 0x44aa
4447#define mmREGAMMA_CNTLA_REGION_6_7 0x1aab
4448#define mmDCP0_REGAMMA_CNTLA_REGION_6_7 0x1aab
4449#define mmDCP1_REGAMMA_CNTLA_REGION_6_7 0x1cab
4450#define mmDCP2_REGAMMA_CNTLA_REGION_6_7 0x1eab
4451#define mmDCP3_REGAMMA_CNTLA_REGION_6_7 0x40ab
4452#define mmDCP4_REGAMMA_CNTLA_REGION_6_7 0x42ab
4453#define mmDCP5_REGAMMA_CNTLA_REGION_6_7 0x44ab
4454#define mmREGAMMA_CNTLA_REGION_8_9 0x1aac
4455#define mmDCP0_REGAMMA_CNTLA_REGION_8_9 0x1aac
4456#define mmDCP1_REGAMMA_CNTLA_REGION_8_9 0x1cac
4457#define mmDCP2_REGAMMA_CNTLA_REGION_8_9 0x1eac
4458#define mmDCP3_REGAMMA_CNTLA_REGION_8_9 0x40ac
4459#define mmDCP4_REGAMMA_CNTLA_REGION_8_9 0x42ac
4460#define mmDCP5_REGAMMA_CNTLA_REGION_8_9 0x44ac
4461#define mmREGAMMA_CNTLA_REGION_10_11 0x1aad
4462#define mmDCP0_REGAMMA_CNTLA_REGION_10_11 0x1aad
4463#define mmDCP1_REGAMMA_CNTLA_REGION_10_11 0x1cad
4464#define mmDCP2_REGAMMA_CNTLA_REGION_10_11 0x1ead
4465#define mmDCP3_REGAMMA_CNTLA_REGION_10_11 0x40ad
4466#define mmDCP4_REGAMMA_CNTLA_REGION_10_11 0x42ad
4467#define mmDCP5_REGAMMA_CNTLA_REGION_10_11 0x44ad
4468#define mmREGAMMA_CNTLA_REGION_12_13 0x1aae
4469#define mmDCP0_REGAMMA_CNTLA_REGION_12_13 0x1aae
4470#define mmDCP1_REGAMMA_CNTLA_REGION_12_13 0x1cae
4471#define mmDCP2_REGAMMA_CNTLA_REGION_12_13 0x1eae
4472#define mmDCP3_REGAMMA_CNTLA_REGION_12_13 0x40ae
4473#define mmDCP4_REGAMMA_CNTLA_REGION_12_13 0x42ae
4474#define mmDCP5_REGAMMA_CNTLA_REGION_12_13 0x44ae
4475#define mmREGAMMA_CNTLA_REGION_14_15 0x1aaf
4476#define mmDCP0_REGAMMA_CNTLA_REGION_14_15 0x1aaf
4477#define mmDCP1_REGAMMA_CNTLA_REGION_14_15 0x1caf
4478#define mmDCP2_REGAMMA_CNTLA_REGION_14_15 0x1eaf
4479#define mmDCP3_REGAMMA_CNTLA_REGION_14_15 0x40af
4480#define mmDCP4_REGAMMA_CNTLA_REGION_14_15 0x42af
4481#define mmDCP5_REGAMMA_CNTLA_REGION_14_15 0x44af
4482#define mmREGAMMA_CNTLB_START_CNTL 0x1ab0
4483#define mmDCP0_REGAMMA_CNTLB_START_CNTL 0x1ab0
4484#define mmDCP1_REGAMMA_CNTLB_START_CNTL 0x1cb0
4485#define mmDCP2_REGAMMA_CNTLB_START_CNTL 0x1eb0
4486#define mmDCP3_REGAMMA_CNTLB_START_CNTL 0x40b0
4487#define mmDCP4_REGAMMA_CNTLB_START_CNTL 0x42b0
4488#define mmDCP5_REGAMMA_CNTLB_START_CNTL 0x44b0
4489#define mmREGAMMA_CNTLB_SLOPE_CNTL 0x1ab1
4490#define mmDCP0_REGAMMA_CNTLB_SLOPE_CNTL 0x1ab1
4491#define mmDCP1_REGAMMA_CNTLB_SLOPE_CNTL 0x1cb1
4492#define mmDCP2_REGAMMA_CNTLB_SLOPE_CNTL 0x1eb1
4493#define mmDCP3_REGAMMA_CNTLB_SLOPE_CNTL 0x40b1
4494#define mmDCP4_REGAMMA_CNTLB_SLOPE_CNTL 0x42b1
4495#define mmDCP5_REGAMMA_CNTLB_SLOPE_CNTL 0x44b1
4496#define mmREGAMMA_CNTLB_END_CNTL1 0x1ab2
4497#define mmDCP0_REGAMMA_CNTLB_END_CNTL1 0x1ab2
4498#define mmDCP1_REGAMMA_CNTLB_END_CNTL1 0x1cb2
4499#define mmDCP2_REGAMMA_CNTLB_END_CNTL1 0x1eb2
4500#define mmDCP3_REGAMMA_CNTLB_END_CNTL1 0x40b2
4501#define mmDCP4_REGAMMA_CNTLB_END_CNTL1 0x42b2
4502#define mmDCP5_REGAMMA_CNTLB_END_CNTL1 0x44b2
4503#define mmREGAMMA_CNTLB_END_CNTL2 0x1ab3
4504#define mmDCP0_REGAMMA_CNTLB_END_CNTL2 0x1ab3
4505#define mmDCP1_REGAMMA_CNTLB_END_CNTL2 0x1cb3
4506#define mmDCP2_REGAMMA_CNTLB_END_CNTL2 0x1eb3
4507#define mmDCP3_REGAMMA_CNTLB_END_CNTL2 0x40b3
4508#define mmDCP4_REGAMMA_CNTLB_END_CNTL2 0x42b3
4509#define mmDCP5_REGAMMA_CNTLB_END_CNTL2 0x44b3
4510#define mmREGAMMA_CNTLB_REGION_0_1 0x1ab4
4511#define mmDCP0_REGAMMA_CNTLB_REGION_0_1 0x1ab4
4512#define mmDCP1_REGAMMA_CNTLB_REGION_0_1 0x1cb4
4513#define mmDCP2_REGAMMA_CNTLB_REGION_0_1 0x1eb4
4514#define mmDCP3_REGAMMA_CNTLB_REGION_0_1 0x40b4
4515#define mmDCP4_REGAMMA_CNTLB_REGION_0_1 0x42b4
4516#define mmDCP5_REGAMMA_CNTLB_REGION_0_1 0x44b4
4517#define mmREGAMMA_CNTLB_REGION_2_3 0x1ab5
4518#define mmDCP0_REGAMMA_CNTLB_REGION_2_3 0x1ab5
4519#define mmDCP1_REGAMMA_CNTLB_REGION_2_3 0x1cb5
4520#define mmDCP2_REGAMMA_CNTLB_REGION_2_3 0x1eb5
4521#define mmDCP3_REGAMMA_CNTLB_REGION_2_3 0x40b5
4522#define mmDCP4_REGAMMA_CNTLB_REGION_2_3 0x42b5
4523#define mmDCP5_REGAMMA_CNTLB_REGION_2_3 0x44b5
4524#define mmREGAMMA_CNTLB_REGION_4_5 0x1ab6
4525#define mmDCP0_REGAMMA_CNTLB_REGION_4_5 0x1ab6
4526#define mmDCP1_REGAMMA_CNTLB_REGION_4_5 0x1cb6
4527#define mmDCP2_REGAMMA_CNTLB_REGION_4_5 0x1eb6
4528#define mmDCP3_REGAMMA_CNTLB_REGION_4_5 0x40b6
4529#define mmDCP4_REGAMMA_CNTLB_REGION_4_5 0x42b6
4530#define mmDCP5_REGAMMA_CNTLB_REGION_4_5 0x44b6
4531#define mmREGAMMA_CNTLB_REGION_6_7 0x1ab7
4532#define mmDCP0_REGAMMA_CNTLB_REGION_6_7 0x1ab7
4533#define mmDCP1_REGAMMA_CNTLB_REGION_6_7 0x1cb7
4534#define mmDCP2_REGAMMA_CNTLB_REGION_6_7 0x1eb7
4535#define mmDCP3_REGAMMA_CNTLB_REGION_6_7 0x40b7
4536#define mmDCP4_REGAMMA_CNTLB_REGION_6_7 0x42b7
4537#define mmDCP5_REGAMMA_CNTLB_REGION_6_7 0x44b7
4538#define mmREGAMMA_CNTLB_REGION_8_9 0x1ab8
4539#define mmDCP0_REGAMMA_CNTLB_REGION_8_9 0x1ab8
4540#define mmDCP1_REGAMMA_CNTLB_REGION_8_9 0x1cb8
4541#define mmDCP2_REGAMMA_CNTLB_REGION_8_9 0x1eb8
4542#define mmDCP3_REGAMMA_CNTLB_REGION_8_9 0x40b8
4543#define mmDCP4_REGAMMA_CNTLB_REGION_8_9 0x42b8
4544#define mmDCP5_REGAMMA_CNTLB_REGION_8_9 0x44b8
4545#define mmREGAMMA_CNTLB_REGION_10_11 0x1ab9
4546#define mmDCP0_REGAMMA_CNTLB_REGION_10_11 0x1ab9
4547#define mmDCP1_REGAMMA_CNTLB_REGION_10_11 0x1cb9
4548#define mmDCP2_REGAMMA_CNTLB_REGION_10_11 0x1eb9
4549#define mmDCP3_REGAMMA_CNTLB_REGION_10_11 0x40b9
4550#define mmDCP4_REGAMMA_CNTLB_REGION_10_11 0x42b9
4551#define mmDCP5_REGAMMA_CNTLB_REGION_10_11 0x44b9
4552#define mmREGAMMA_CNTLB_REGION_12_13 0x1aba
4553#define mmDCP0_REGAMMA_CNTLB_REGION_12_13 0x1aba
4554#define mmDCP1_REGAMMA_CNTLB_REGION_12_13 0x1cba
4555#define mmDCP2_REGAMMA_CNTLB_REGION_12_13 0x1eba
4556#define mmDCP3_REGAMMA_CNTLB_REGION_12_13 0x40ba
4557#define mmDCP4_REGAMMA_CNTLB_REGION_12_13 0x42ba
4558#define mmDCP5_REGAMMA_CNTLB_REGION_12_13 0x44ba
4559#define mmREGAMMA_CNTLB_REGION_14_15 0x1abb
4560#define mmDCP0_REGAMMA_CNTLB_REGION_14_15 0x1abb
4561#define mmDCP1_REGAMMA_CNTLB_REGION_14_15 0x1cbb
4562#define mmDCP2_REGAMMA_CNTLB_REGION_14_15 0x1ebb
4563#define mmDCP3_REGAMMA_CNTLB_REGION_14_15 0x40bb
4564#define mmDCP4_REGAMMA_CNTLB_REGION_14_15 0x42bb
4565#define mmDCP5_REGAMMA_CNTLB_REGION_14_15 0x44bb
4566#define mmALPHA_CONTROL 0x1abc
4567#define mmDCP0_ALPHA_CONTROL 0x1abc
4568#define mmDCP1_ALPHA_CONTROL 0x1cbc
4569#define mmDCP2_ALPHA_CONTROL 0x1ebc
4570#define mmDCP3_ALPHA_CONTROL 0x40bc
4571#define mmDCP4_ALPHA_CONTROL 0x42bc
4572#define mmDCP5_ALPHA_CONTROL 0x44bc
4573#define mmGRPH_XDMA_RECOVERY_SURFACE_ADDRESS 0x1abd
4574#define mmDCP0_GRPH_XDMA_RECOVERY_SURFACE_ADDRESS 0x1abd
4575#define mmDCP1_GRPH_XDMA_RECOVERY_SURFACE_ADDRESS 0x1cbd
4576#define mmDCP2_GRPH_XDMA_RECOVERY_SURFACE_ADDRESS 0x1ebd
4577#define mmDCP3_GRPH_XDMA_RECOVERY_SURFACE_ADDRESS 0x40bd
4578#define mmDCP4_GRPH_XDMA_RECOVERY_SURFACE_ADDRESS 0x42bd
4579#define mmDCP5_GRPH_XDMA_RECOVERY_SURFACE_ADDRESS 0x44bd
4580#define mmGRPH_XDMA_RECOVERY_SURFACE_ADDRESS_HIGH 0x1abe
4581#define mmDCP0_GRPH_XDMA_RECOVERY_SURFACE_ADDRESS_HIGH 0x1abe
4582#define mmDCP1_GRPH_XDMA_RECOVERY_SURFACE_ADDRESS_HIGH 0x1cbe
4583#define mmDCP2_GRPH_XDMA_RECOVERY_SURFACE_ADDRESS_HIGH 0x1ebe
4584#define mmDCP3_GRPH_XDMA_RECOVERY_SURFACE_ADDRESS_HIGH 0x40be
4585#define mmDCP4_GRPH_XDMA_RECOVERY_SURFACE_ADDRESS_HIGH 0x42be
4586#define mmDCP5_GRPH_XDMA_RECOVERY_SURFACE_ADDRESS_HIGH 0x44be
4587#define mmGRPH_XDMA_CACHE_UNDERFLOW_DET_STATUS 0x1abf
4588#define mmDCP0_GRPH_XDMA_CACHE_UNDERFLOW_DET_STATUS 0x1abf
4589#define mmDCP1_GRPH_XDMA_CACHE_UNDERFLOW_DET_STATUS 0x1cbf
4590#define mmDCP2_GRPH_XDMA_CACHE_UNDERFLOW_DET_STATUS 0x1ebf
4591#define mmDCP3_GRPH_XDMA_CACHE_UNDERFLOW_DET_STATUS 0x40bf
4592#define mmDCP4_GRPH_XDMA_CACHE_UNDERFLOW_DET_STATUS 0x42bf
4593#define mmDCP5_GRPH_XDMA_CACHE_UNDERFLOW_DET_STATUS 0x44bf
4594#define mmGRPH_SURFACE_COUNTER_CONTROL 0x1a0f
4595#define mmDCP0_GRPH_SURFACE_COUNTER_CONTROL 0x1a0f
4596#define mmDCP1_GRPH_SURFACE_COUNTER_CONTROL 0x1c0f
4597#define mmDCP2_GRPH_SURFACE_COUNTER_CONTROL 0x1e0f
4598#define mmDCP3_GRPH_SURFACE_COUNTER_CONTROL 0x400f
4599#define mmDCP4_GRPH_SURFACE_COUNTER_CONTROL 0x420f
4600#define mmDCP5_GRPH_SURFACE_COUNTER_CONTROL 0x440f
4601#define mmGRPH_SURFACE_COUNTER_OUTPUT 0x1a1d
4602#define mmDCP0_GRPH_SURFACE_COUNTER_OUTPUT 0x1a1d
4603#define mmDCP1_GRPH_SURFACE_COUNTER_OUTPUT 0x1c1d
4604#define mmDCP2_GRPH_SURFACE_COUNTER_OUTPUT 0x1e1d
4605#define mmDCP3_GRPH_SURFACE_COUNTER_OUTPUT 0x401d
4606#define mmDCP4_GRPH_SURFACE_COUNTER_OUTPUT 0x421d
4607#define mmDCP5_GRPH_SURFACE_COUNTER_OUTPUT 0x441d
4608#define mmDIG_FE_CNTL 0x4a00
4609#define mmDIG0_DIG_FE_CNTL 0x4a00
4610#define mmDIG1_DIG_FE_CNTL 0x4b00
4611#define mmDIG2_DIG_FE_CNTL 0x4c00
4612#define mmDIG3_DIG_FE_CNTL 0x4d00
4613#define mmDIG4_DIG_FE_CNTL 0x4e00
4614#define mmDIG5_DIG_FE_CNTL 0x4f00
4615#define mmDIG6_DIG_FE_CNTL 0x5400
4616#define mmDIG7_DIG_FE_CNTL 0x5600
4617#define mmDIG8_DIG_FE_CNTL 0x5700
4618#define mmDIG_OUTPUT_CRC_CNTL 0x4a01
4619#define mmDIG0_DIG_OUTPUT_CRC_CNTL 0x4a01
4620#define mmDIG1_DIG_OUTPUT_CRC_CNTL 0x4b01
4621#define mmDIG2_DIG_OUTPUT_CRC_CNTL 0x4c01
4622#define mmDIG3_DIG_OUTPUT_CRC_CNTL 0x4d01
4623#define mmDIG4_DIG_OUTPUT_CRC_CNTL 0x4e01
4624#define mmDIG5_DIG_OUTPUT_CRC_CNTL 0x4f01
4625#define mmDIG6_DIG_OUTPUT_CRC_CNTL 0x5401
4626#define mmDIG7_DIG_OUTPUT_CRC_CNTL 0x5601
4627#define mmDIG8_DIG_OUTPUT_CRC_CNTL 0x5701
4628#define mmDIG_OUTPUT_CRC_RESULT 0x4a02
4629#define mmDIG0_DIG_OUTPUT_CRC_RESULT 0x4a02
4630#define mmDIG1_DIG_OUTPUT_CRC_RESULT 0x4b02
4631#define mmDIG2_DIG_OUTPUT_CRC_RESULT 0x4c02
4632#define mmDIG3_DIG_OUTPUT_CRC_RESULT 0x4d02
4633#define mmDIG4_DIG_OUTPUT_CRC_RESULT 0x4e02
4634#define mmDIG5_DIG_OUTPUT_CRC_RESULT 0x4f02
4635#define mmDIG6_DIG_OUTPUT_CRC_RESULT 0x5402
4636#define mmDIG7_DIG_OUTPUT_CRC_RESULT 0x5602
4637#define mmDIG8_DIG_OUTPUT_CRC_RESULT 0x5702
4638#define mmDIG_CLOCK_PATTERN 0x4a03
4639#define mmDIG0_DIG_CLOCK_PATTERN 0x4a03
4640#define mmDIG1_DIG_CLOCK_PATTERN 0x4b03
4641#define mmDIG2_DIG_CLOCK_PATTERN 0x4c03
4642#define mmDIG3_DIG_CLOCK_PATTERN 0x4d03
4643#define mmDIG4_DIG_CLOCK_PATTERN 0x4e03
4644#define mmDIG5_DIG_CLOCK_PATTERN 0x4f03
4645#define mmDIG6_DIG_CLOCK_PATTERN 0x5403
4646#define mmDIG7_DIG_CLOCK_PATTERN 0x5603
4647#define mmDIG8_DIG_CLOCK_PATTERN 0x5703
4648#define mmDIG_TEST_PATTERN 0x4a04
4649#define mmDIG0_DIG_TEST_PATTERN 0x4a04
4650#define mmDIG1_DIG_TEST_PATTERN 0x4b04
4651#define mmDIG2_DIG_TEST_PATTERN 0x4c04
4652#define mmDIG3_DIG_TEST_PATTERN 0x4d04
4653#define mmDIG4_DIG_TEST_PATTERN 0x4e04
4654#define mmDIG5_DIG_TEST_PATTERN 0x4f04
4655#define mmDIG6_DIG_TEST_PATTERN 0x5404
4656#define mmDIG7_DIG_TEST_PATTERN 0x5604
4657#define mmDIG8_DIG_TEST_PATTERN 0x5704
4658#define mmDIG_RANDOM_PATTERN_SEED 0x4a05
4659#define mmDIG0_DIG_RANDOM_PATTERN_SEED 0x4a05
4660#define mmDIG1_DIG_RANDOM_PATTERN_SEED 0x4b05
4661#define mmDIG2_DIG_RANDOM_PATTERN_SEED 0x4c05
4662#define mmDIG3_DIG_RANDOM_PATTERN_SEED 0x4d05
4663#define mmDIG4_DIG_RANDOM_PATTERN_SEED 0x4e05
4664#define mmDIG5_DIG_RANDOM_PATTERN_SEED 0x4f05
4665#define mmDIG6_DIG_RANDOM_PATTERN_SEED 0x5405
4666#define mmDIG7_DIG_RANDOM_PATTERN_SEED 0x5605
4667#define mmDIG8_DIG_RANDOM_PATTERN_SEED 0x5705
4668#define mmDIG_FIFO_STATUS 0x4a06
4669#define mmDIG0_DIG_FIFO_STATUS 0x4a06
4670#define mmDIG1_DIG_FIFO_STATUS 0x4b06
4671#define mmDIG2_DIG_FIFO_STATUS 0x4c06
4672#define mmDIG3_DIG_FIFO_STATUS 0x4d06
4673#define mmDIG4_DIG_FIFO_STATUS 0x4e06
4674#define mmDIG5_DIG_FIFO_STATUS 0x4f06
4675#define mmDIG6_DIG_FIFO_STATUS 0x5406
4676#define mmDIG7_DIG_FIFO_STATUS 0x5606
4677#define mmDIG8_DIG_FIFO_STATUS 0x5706
4678#define mmDIG_DISPCLK_SWITCH_CNTL 0x4a07
4679#define mmDIG0_DIG_DISPCLK_SWITCH_CNTL 0x4a07
4680#define mmDIG1_DIG_DISPCLK_SWITCH_CNTL 0x4b07
4681#define mmDIG2_DIG_DISPCLK_SWITCH_CNTL 0x4c07
4682#define mmDIG3_DIG_DISPCLK_SWITCH_CNTL 0x4d07
4683#define mmDIG4_DIG_DISPCLK_SWITCH_CNTL 0x4e07
4684#define mmDIG5_DIG_DISPCLK_SWITCH_CNTL 0x4f07
4685#define mmDIG6_DIG_DISPCLK_SWITCH_CNTL 0x5407
4686#define mmDIG7_DIG_DISPCLK_SWITCH_CNTL 0x5607
4687#define mmDIG8_DIG_DISPCLK_SWITCH_CNTL 0x5707
4688#define mmDIG_DISPCLK_SWITCH_STATUS 0x4a08
4689#define mmDIG0_DIG_DISPCLK_SWITCH_STATUS 0x4a08
4690#define mmDIG1_DIG_DISPCLK_SWITCH_STATUS 0x4b08
4691#define mmDIG2_DIG_DISPCLK_SWITCH_STATUS 0x4c08
4692#define mmDIG3_DIG_DISPCLK_SWITCH_STATUS 0x4d08
4693#define mmDIG4_DIG_DISPCLK_SWITCH_STATUS 0x4e08
4694#define mmDIG5_DIG_DISPCLK_SWITCH_STATUS 0x4f08
4695#define mmDIG6_DIG_DISPCLK_SWITCH_STATUS 0x5408
4696#define mmDIG7_DIG_DISPCLK_SWITCH_STATUS 0x5608
4697#define mmDIG8_DIG_DISPCLK_SWITCH_STATUS 0x5708
4698#define mmHDMI_CONTROL 0x4a09
4699#define mmDIG0_HDMI_CONTROL 0x4a09
4700#define mmDIG1_HDMI_CONTROL 0x4b09
4701#define mmDIG2_HDMI_CONTROL 0x4c09
4702#define mmDIG3_HDMI_CONTROL 0x4d09
4703#define mmDIG4_HDMI_CONTROL 0x4e09
4704#define mmDIG5_HDMI_CONTROL 0x4f09
4705#define mmDIG6_HDMI_CONTROL 0x5409
4706#define mmDIG7_HDMI_CONTROL 0x5609
4707#define mmDIG8_HDMI_CONTROL 0x5709
4708#define mmHDMI_STATUS 0x4a0a
4709#define mmDIG0_HDMI_STATUS 0x4a0a
4710#define mmDIG1_HDMI_STATUS 0x4b0a
4711#define mmDIG2_HDMI_STATUS 0x4c0a
4712#define mmDIG3_HDMI_STATUS 0x4d0a
4713#define mmDIG4_HDMI_STATUS 0x4e0a
4714#define mmDIG5_HDMI_STATUS 0x4f0a
4715#define mmDIG6_HDMI_STATUS 0x540a
4716#define mmDIG7_HDMI_STATUS 0x560a
4717#define mmDIG8_HDMI_STATUS 0x570a
4718#define mmHDMI_AUDIO_PACKET_CONTROL 0x4a0b
4719#define mmDIG0_HDMI_AUDIO_PACKET_CONTROL 0x4a0b
4720#define mmDIG1_HDMI_AUDIO_PACKET_CONTROL 0x4b0b
4721#define mmDIG2_HDMI_AUDIO_PACKET_CONTROL 0x4c0b
4722#define mmDIG3_HDMI_AUDIO_PACKET_CONTROL 0x4d0b
4723#define mmDIG4_HDMI_AUDIO_PACKET_CONTROL 0x4e0b
4724#define mmDIG5_HDMI_AUDIO_PACKET_CONTROL 0x4f0b
4725#define mmDIG6_HDMI_AUDIO_PACKET_CONTROL 0x540b
4726#define mmDIG7_HDMI_AUDIO_PACKET_CONTROL 0x560b
4727#define mmDIG8_HDMI_AUDIO_PACKET_CONTROL 0x570b
4728#define mmHDMI_ACR_PACKET_CONTROL 0x4a0c
4729#define mmDIG0_HDMI_ACR_PACKET_CONTROL 0x4a0c
4730#define mmDIG1_HDMI_ACR_PACKET_CONTROL 0x4b0c
4731#define mmDIG2_HDMI_ACR_PACKET_CONTROL 0x4c0c
4732#define mmDIG3_HDMI_ACR_PACKET_CONTROL 0x4d0c
4733#define mmDIG4_HDMI_ACR_PACKET_CONTROL 0x4e0c
4734#define mmDIG5_HDMI_ACR_PACKET_CONTROL 0x4f0c
4735#define mmDIG6_HDMI_ACR_PACKET_CONTROL 0x540c
4736#define mmDIG7_HDMI_ACR_PACKET_CONTROL 0x560c
4737#define mmDIG8_HDMI_ACR_PACKET_CONTROL 0x570c
4738#define mmHDMI_VBI_PACKET_CONTROL 0x4a0d
4739#define mmDIG0_HDMI_VBI_PACKET_CONTROL 0x4a0d
4740#define mmDIG1_HDMI_VBI_PACKET_CONTROL 0x4b0d
4741#define mmDIG2_HDMI_VBI_PACKET_CONTROL 0x4c0d
4742#define mmDIG3_HDMI_VBI_PACKET_CONTROL 0x4d0d
4743#define mmDIG4_HDMI_VBI_PACKET_CONTROL 0x4e0d
4744#define mmDIG5_HDMI_VBI_PACKET_CONTROL 0x4f0d
4745#define mmDIG6_HDMI_VBI_PACKET_CONTROL 0x540d
4746#define mmDIG7_HDMI_VBI_PACKET_CONTROL 0x560d
4747#define mmDIG8_HDMI_VBI_PACKET_CONTROL 0x570d
4748#define mmHDMI_INFOFRAME_CONTROL0 0x4a0e
4749#define mmDIG0_HDMI_INFOFRAME_CONTROL0 0x4a0e
4750#define mmDIG1_HDMI_INFOFRAME_CONTROL0 0x4b0e
4751#define mmDIG2_HDMI_INFOFRAME_CONTROL0 0x4c0e
4752#define mmDIG3_HDMI_INFOFRAME_CONTROL0 0x4d0e
4753#define mmDIG4_HDMI_INFOFRAME_CONTROL0 0x4e0e
4754#define mmDIG5_HDMI_INFOFRAME_CONTROL0 0x4f0e
4755#define mmDIG6_HDMI_INFOFRAME_CONTROL0 0x540e
4756#define mmDIG7_HDMI_INFOFRAME_CONTROL0 0x560e
4757#define mmDIG8_HDMI_INFOFRAME_CONTROL0 0x570e
4758#define mmHDMI_INFOFRAME_CONTROL1 0x4a0f
4759#define mmDIG0_HDMI_INFOFRAME_CONTROL1 0x4a0f
4760#define mmDIG1_HDMI_INFOFRAME_CONTROL1 0x4b0f
4761#define mmDIG2_HDMI_INFOFRAME_CONTROL1 0x4c0f
4762#define mmDIG3_HDMI_INFOFRAME_CONTROL1 0x4d0f
4763#define mmDIG4_HDMI_INFOFRAME_CONTROL1 0x4e0f
4764#define mmDIG5_HDMI_INFOFRAME_CONTROL1 0x4f0f
4765#define mmDIG6_HDMI_INFOFRAME_CONTROL1 0x540f
4766#define mmDIG7_HDMI_INFOFRAME_CONTROL1 0x560f
4767#define mmDIG8_HDMI_INFOFRAME_CONTROL1 0x570f
4768#define mmHDMI_GENERIC_PACKET_CONTROL0 0x4a10
4769#define mmDIG0_HDMI_GENERIC_PACKET_CONTROL0 0x4a10
4770#define mmDIG1_HDMI_GENERIC_PACKET_CONTROL0 0x4b10
4771#define mmDIG2_HDMI_GENERIC_PACKET_CONTROL0 0x4c10
4772#define mmDIG3_HDMI_GENERIC_PACKET_CONTROL0 0x4d10
4773#define mmDIG4_HDMI_GENERIC_PACKET_CONTROL0 0x4e10
4774#define mmDIG5_HDMI_GENERIC_PACKET_CONTROL0 0x4f10
4775#define mmDIG6_HDMI_GENERIC_PACKET_CONTROL0 0x5410
4776#define mmDIG7_HDMI_GENERIC_PACKET_CONTROL0 0x5610
4777#define mmDIG8_HDMI_GENERIC_PACKET_CONTROL0 0x5710
4778#define mmAFMT_INTERRUPT_STATUS 0x4a11
4779#define mmDIG0_AFMT_INTERRUPT_STATUS 0x4a11
4780#define mmDIG1_AFMT_INTERRUPT_STATUS 0x4b11
4781#define mmDIG2_AFMT_INTERRUPT_STATUS 0x4c11
4782#define mmDIG3_AFMT_INTERRUPT_STATUS 0x4d11
4783#define mmDIG4_AFMT_INTERRUPT_STATUS 0x4e11
4784#define mmDIG5_AFMT_INTERRUPT_STATUS 0x4f11
4785#define mmDIG6_AFMT_INTERRUPT_STATUS 0x5411
4786#define mmDIG7_AFMT_INTERRUPT_STATUS 0x5611
4787#define mmDIG8_AFMT_INTERRUPT_STATUS 0x5711
4788#define mmHDMI_GC 0x4a13
4789#define mmDIG0_HDMI_GC 0x4a13
4790#define mmDIG1_HDMI_GC 0x4b13
4791#define mmDIG2_HDMI_GC 0x4c13
4792#define mmDIG3_HDMI_GC 0x4d13
4793#define mmDIG4_HDMI_GC 0x4e13
4794#define mmDIG5_HDMI_GC 0x4f13
4795#define mmDIG6_HDMI_GC 0x5413
4796#define mmDIG7_HDMI_GC 0x5613
4797#define mmDIG8_HDMI_GC 0x5713
4798#define mmAFMT_AUDIO_PACKET_CONTROL2 0x4a14
4799#define mmDIG0_AFMT_AUDIO_PACKET_CONTROL2 0x4a14
4800#define mmDIG1_AFMT_AUDIO_PACKET_CONTROL2 0x4b14
4801#define mmDIG2_AFMT_AUDIO_PACKET_CONTROL2 0x4c14
4802#define mmDIG3_AFMT_AUDIO_PACKET_CONTROL2 0x4d14
4803#define mmDIG4_AFMT_AUDIO_PACKET_CONTROL2 0x4e14
4804#define mmDIG5_AFMT_AUDIO_PACKET_CONTROL2 0x4f14
4805#define mmDIG6_AFMT_AUDIO_PACKET_CONTROL2 0x5414
4806#define mmDIG7_AFMT_AUDIO_PACKET_CONTROL2 0x5614
4807#define mmDIG8_AFMT_AUDIO_PACKET_CONTROL2 0x5714
4808#define mmAFMT_ISRC1_0 0x4a15
4809#define mmDIG0_AFMT_ISRC1_0 0x4a15
4810#define mmDIG1_AFMT_ISRC1_0 0x4b15
4811#define mmDIG2_AFMT_ISRC1_0 0x4c15
4812#define mmDIG3_AFMT_ISRC1_0 0x4d15
4813#define mmDIG4_AFMT_ISRC1_0 0x4e15
4814#define mmDIG5_AFMT_ISRC1_0 0x4f15
4815#define mmDIG6_AFMT_ISRC1_0 0x5415
4816#define mmDIG7_AFMT_ISRC1_0 0x5615
4817#define mmDIG8_AFMT_ISRC1_0 0x5715
4818#define mmAFMT_ISRC1_1 0x4a16
4819#define mmDIG0_AFMT_ISRC1_1 0x4a16
4820#define mmDIG1_AFMT_ISRC1_1 0x4b16
4821#define mmDIG2_AFMT_ISRC1_1 0x4c16
4822#define mmDIG3_AFMT_ISRC1_1 0x4d16
4823#define mmDIG4_AFMT_ISRC1_1 0x4e16
4824#define mmDIG5_AFMT_ISRC1_1 0x4f16
4825#define mmDIG6_AFMT_ISRC1_1 0x5416
4826#define mmDIG7_AFMT_ISRC1_1 0x5616
4827#define mmDIG8_AFMT_ISRC1_1 0x5716
4828#define mmAFMT_ISRC1_2 0x4a17
4829#define mmDIG0_AFMT_ISRC1_2 0x4a17
4830#define mmDIG1_AFMT_ISRC1_2 0x4b17
4831#define mmDIG2_AFMT_ISRC1_2 0x4c17
4832#define mmDIG3_AFMT_ISRC1_2 0x4d17
4833#define mmDIG4_AFMT_ISRC1_2 0x4e17
4834#define mmDIG5_AFMT_ISRC1_2 0x4f17
4835#define mmDIG6_AFMT_ISRC1_2 0x5417
4836#define mmDIG7_AFMT_ISRC1_2 0x5617
4837#define mmDIG8_AFMT_ISRC1_2 0x5717
4838#define mmAFMT_ISRC1_3 0x4a18
4839#define mmDIG0_AFMT_ISRC1_3 0x4a18
4840#define mmDIG1_AFMT_ISRC1_3 0x4b18
4841#define mmDIG2_AFMT_ISRC1_3 0x4c18
4842#define mmDIG3_AFMT_ISRC1_3 0x4d18
4843#define mmDIG4_AFMT_ISRC1_3 0x4e18
4844#define mmDIG5_AFMT_ISRC1_3 0x4f18
4845#define mmDIG6_AFMT_ISRC1_3 0x5418
4846#define mmDIG7_AFMT_ISRC1_3 0x5618
4847#define mmDIG8_AFMT_ISRC1_3 0x5718
4848#define mmAFMT_ISRC1_4 0x4a19
4849#define mmDIG0_AFMT_ISRC1_4 0x4a19
4850#define mmDIG1_AFMT_ISRC1_4 0x4b19
4851#define mmDIG2_AFMT_ISRC1_4 0x4c19
4852#define mmDIG3_AFMT_ISRC1_4 0x4d19
4853#define mmDIG4_AFMT_ISRC1_4 0x4e19
4854#define mmDIG5_AFMT_ISRC1_4 0x4f19
4855#define mmDIG6_AFMT_ISRC1_4 0x5419
4856#define mmDIG7_AFMT_ISRC1_4 0x5619
4857#define mmDIG8_AFMT_ISRC1_4 0x5719
4858#define mmAFMT_ISRC2_0 0x4a1a
4859#define mmDIG0_AFMT_ISRC2_0 0x4a1a
4860#define mmDIG1_AFMT_ISRC2_0 0x4b1a
4861#define mmDIG2_AFMT_ISRC2_0 0x4c1a
4862#define mmDIG3_AFMT_ISRC2_0 0x4d1a
4863#define mmDIG4_AFMT_ISRC2_0 0x4e1a
4864#define mmDIG5_AFMT_ISRC2_0 0x4f1a
4865#define mmDIG6_AFMT_ISRC2_0 0x541a
4866#define mmDIG7_AFMT_ISRC2_0 0x561a
4867#define mmDIG8_AFMT_ISRC2_0 0x571a
4868#define mmAFMT_ISRC2_1 0x4a1b
4869#define mmDIG0_AFMT_ISRC2_1 0x4a1b
4870#define mmDIG1_AFMT_ISRC2_1 0x4b1b
4871#define mmDIG2_AFMT_ISRC2_1 0x4c1b
4872#define mmDIG3_AFMT_ISRC2_1 0x4d1b
4873#define mmDIG4_AFMT_ISRC2_1 0x4e1b
4874#define mmDIG5_AFMT_ISRC2_1 0x4f1b
4875#define mmDIG6_AFMT_ISRC2_1 0x541b
4876#define mmDIG7_AFMT_ISRC2_1 0x561b
4877#define mmDIG8_AFMT_ISRC2_1 0x571b
4878#define mmAFMT_ISRC2_2 0x4a1c
4879#define mmDIG0_AFMT_ISRC2_2 0x4a1c
4880#define mmDIG1_AFMT_ISRC2_2 0x4b1c
4881#define mmDIG2_AFMT_ISRC2_2 0x4c1c
4882#define mmDIG3_AFMT_ISRC2_2 0x4d1c
4883#define mmDIG4_AFMT_ISRC2_2 0x4e1c
4884#define mmDIG5_AFMT_ISRC2_2 0x4f1c
4885#define mmDIG6_AFMT_ISRC2_2 0x541c
4886#define mmDIG7_AFMT_ISRC2_2 0x561c
4887#define mmDIG8_AFMT_ISRC2_2 0x571c
4888#define mmAFMT_ISRC2_3 0x4a1d
4889#define mmDIG0_AFMT_ISRC2_3 0x4a1d
4890#define mmDIG1_AFMT_ISRC2_3 0x4b1d
4891#define mmDIG2_AFMT_ISRC2_3 0x4c1d
4892#define mmDIG3_AFMT_ISRC2_3 0x4d1d
4893#define mmDIG4_AFMT_ISRC2_3 0x4e1d
4894#define mmDIG5_AFMT_ISRC2_3 0x4f1d
4895#define mmDIG6_AFMT_ISRC2_3 0x541d
4896#define mmDIG7_AFMT_ISRC2_3 0x561d
4897#define mmDIG8_AFMT_ISRC2_3 0x571d
4898#define mmAFMT_AVI_INFO0 0x4a1e
4899#define mmDIG0_AFMT_AVI_INFO0 0x4a1e
4900#define mmDIG1_AFMT_AVI_INFO0 0x4b1e
4901#define mmDIG2_AFMT_AVI_INFO0 0x4c1e
4902#define mmDIG3_AFMT_AVI_INFO0 0x4d1e
4903#define mmDIG4_AFMT_AVI_INFO0 0x4e1e
4904#define mmDIG5_AFMT_AVI_INFO0 0x4f1e
4905#define mmDIG6_AFMT_AVI_INFO0 0x541e
4906#define mmDIG7_AFMT_AVI_INFO0 0x561e
4907#define mmDIG8_AFMT_AVI_INFO0 0x571e
4908#define mmAFMT_AVI_INFO1 0x4a1f
4909#define mmDIG0_AFMT_AVI_INFO1 0x4a1f
4910#define mmDIG1_AFMT_AVI_INFO1 0x4b1f
4911#define mmDIG2_AFMT_AVI_INFO1 0x4c1f
4912#define mmDIG3_AFMT_AVI_INFO1 0x4d1f
4913#define mmDIG4_AFMT_AVI_INFO1 0x4e1f
4914#define mmDIG5_AFMT_AVI_INFO1 0x4f1f
4915#define mmDIG6_AFMT_AVI_INFO1 0x541f
4916#define mmDIG7_AFMT_AVI_INFO1 0x561f
4917#define mmDIG8_AFMT_AVI_INFO1 0x571f
4918#define mmAFMT_AVI_INFO2 0x4a20
4919#define mmDIG0_AFMT_AVI_INFO2 0x4a20
4920#define mmDIG1_AFMT_AVI_INFO2 0x4b20
4921#define mmDIG2_AFMT_AVI_INFO2 0x4c20
4922#define mmDIG3_AFMT_AVI_INFO2 0x4d20
4923#define mmDIG4_AFMT_AVI_INFO2 0x4e20
4924#define mmDIG5_AFMT_AVI_INFO2 0x4f20
4925#define mmDIG6_AFMT_AVI_INFO2 0x5420
4926#define mmDIG7_AFMT_AVI_INFO2 0x5620
4927#define mmDIG8_AFMT_AVI_INFO2 0x5720
4928#define mmAFMT_AVI_INFO3 0x4a21
4929#define mmDIG0_AFMT_AVI_INFO3 0x4a21
4930#define mmDIG1_AFMT_AVI_INFO3 0x4b21
4931#define mmDIG2_AFMT_AVI_INFO3 0x4c21
4932#define mmDIG3_AFMT_AVI_INFO3 0x4d21
4933#define mmDIG4_AFMT_AVI_INFO3 0x4e21
4934#define mmDIG5_AFMT_AVI_INFO3 0x4f21
4935#define mmDIG6_AFMT_AVI_INFO3 0x5421
4936#define mmDIG7_AFMT_AVI_INFO3 0x5621
4937#define mmDIG8_AFMT_AVI_INFO3 0x5721
4938#define mmAFMT_MPEG_INFO0 0x4a22
4939#define mmDIG0_AFMT_MPEG_INFO0 0x4a22
4940#define mmDIG1_AFMT_MPEG_INFO0 0x4b22
4941#define mmDIG2_AFMT_MPEG_INFO0 0x4c22
4942#define mmDIG3_AFMT_MPEG_INFO0 0x4d22
4943#define mmDIG4_AFMT_MPEG_INFO0 0x4e22
4944#define mmDIG5_AFMT_MPEG_INFO0 0x4f22
4945#define mmDIG6_AFMT_MPEG_INFO0 0x5422
4946#define mmDIG7_AFMT_MPEG_INFO0 0x5622
4947#define mmDIG8_AFMT_MPEG_INFO0 0x5722
4948#define mmAFMT_MPEG_INFO1 0x4a23
4949#define mmDIG0_AFMT_MPEG_INFO1 0x4a23
4950#define mmDIG1_AFMT_MPEG_INFO1 0x4b23
4951#define mmDIG2_AFMT_MPEG_INFO1 0x4c23
4952#define mmDIG3_AFMT_MPEG_INFO1 0x4d23
4953#define mmDIG4_AFMT_MPEG_INFO1 0x4e23
4954#define mmDIG5_AFMT_MPEG_INFO1 0x4f23
4955#define mmDIG6_AFMT_MPEG_INFO1 0x5423
4956#define mmDIG7_AFMT_MPEG_INFO1 0x5623
4957#define mmDIG8_AFMT_MPEG_INFO1 0x5723
4958#define mmAFMT_GENERIC_HDR 0x4a24
4959#define mmDIG0_AFMT_GENERIC_HDR 0x4a24
4960#define mmDIG1_AFMT_GENERIC_HDR 0x4b24
4961#define mmDIG2_AFMT_GENERIC_HDR 0x4c24
4962#define mmDIG3_AFMT_GENERIC_HDR 0x4d24
4963#define mmDIG4_AFMT_GENERIC_HDR 0x4e24
4964#define mmDIG5_AFMT_GENERIC_HDR 0x4f24
4965#define mmDIG6_AFMT_GENERIC_HDR 0x5424
4966#define mmDIG7_AFMT_GENERIC_HDR 0x5624
4967#define mmDIG8_AFMT_GENERIC_HDR 0x5724
4968#define mmAFMT_GENERIC_0 0x4a25
4969#define mmDIG0_AFMT_GENERIC_0 0x4a25
4970#define mmDIG1_AFMT_GENERIC_0 0x4b25
4971#define mmDIG2_AFMT_GENERIC_0 0x4c25
4972#define mmDIG3_AFMT_GENERIC_0 0x4d25
4973#define mmDIG4_AFMT_GENERIC_0 0x4e25
4974#define mmDIG5_AFMT_GENERIC_0 0x4f25
4975#define mmDIG6_AFMT_GENERIC_0 0x5425
4976#define mmDIG7_AFMT_GENERIC_0 0x5625
4977#define mmDIG8_AFMT_GENERIC_0 0x5725
4978#define mmAFMT_GENERIC_1 0x4a26
4979#define mmDIG0_AFMT_GENERIC_1 0x4a26
4980#define mmDIG1_AFMT_GENERIC_1 0x4b26
4981#define mmDIG2_AFMT_GENERIC_1 0x4c26
4982#define mmDIG3_AFMT_GENERIC_1 0x4d26
4983#define mmDIG4_AFMT_GENERIC_1 0x4e26
4984#define mmDIG5_AFMT_GENERIC_1 0x4f26
4985#define mmDIG6_AFMT_GENERIC_1 0x5426
4986#define mmDIG7_AFMT_GENERIC_1 0x5626
4987#define mmDIG8_AFMT_GENERIC_1 0x5726
4988#define mmAFMT_GENERIC_2 0x4a27
4989#define mmDIG0_AFMT_GENERIC_2 0x4a27
4990#define mmDIG1_AFMT_GENERIC_2 0x4b27
4991#define mmDIG2_AFMT_GENERIC_2 0x4c27
4992#define mmDIG3_AFMT_GENERIC_2 0x4d27
4993#define mmDIG4_AFMT_GENERIC_2 0x4e27
4994#define mmDIG5_AFMT_GENERIC_2 0x4f27
4995#define mmDIG6_AFMT_GENERIC_2 0x5427
4996#define mmDIG7_AFMT_GENERIC_2 0x5627
4997#define mmDIG8_AFMT_GENERIC_2 0x5727
4998#define mmAFMT_GENERIC_3 0x4a28
4999#define mmDIG0_AFMT_GENERIC_3 0x4a28
5000#define mmDIG1_AFMT_GENERIC_3 0x4b28
5001#define mmDIG2_AFMT_GENERIC_3 0x4c28
5002#define mmDIG3_AFMT_GENERIC_3 0x4d28
5003#define mmDIG4_AFMT_GENERIC_3 0x4e28
5004#define mmDIG5_AFMT_GENERIC_3 0x4f28
5005#define mmDIG6_AFMT_GENERIC_3 0x5428
5006#define mmDIG7_AFMT_GENERIC_3 0x5628
5007#define mmDIG8_AFMT_GENERIC_3 0x5728
5008#define mmAFMT_GENERIC_4 0x4a29
5009#define mmDIG0_AFMT_GENERIC_4 0x4a29
5010#define mmDIG1_AFMT_GENERIC_4 0x4b29
5011#define mmDIG2_AFMT_GENERIC_4 0x4c29
5012#define mmDIG3_AFMT_GENERIC_4 0x4d29
5013#define mmDIG4_AFMT_GENERIC_4 0x4e29
5014#define mmDIG5_AFMT_GENERIC_4 0x4f29
5015#define mmDIG6_AFMT_GENERIC_4 0x5429
5016#define mmDIG7_AFMT_GENERIC_4 0x5629
5017#define mmDIG8_AFMT_GENERIC_4 0x5729
5018#define mmAFMT_GENERIC_5 0x4a2a
5019#define mmDIG0_AFMT_GENERIC_5 0x4a2a
5020#define mmDIG1_AFMT_GENERIC_5 0x4b2a
5021#define mmDIG2_AFMT_GENERIC_5 0x4c2a
5022#define mmDIG3_AFMT_GENERIC_5 0x4d2a
5023#define mmDIG4_AFMT_GENERIC_5 0x4e2a
5024#define mmDIG5_AFMT_GENERIC_5 0x4f2a
5025#define mmDIG6_AFMT_GENERIC_5 0x542a
5026#define mmDIG7_AFMT_GENERIC_5 0x562a
5027#define mmDIG8_AFMT_GENERIC_5 0x572a
5028#define mmAFMT_GENERIC_6 0x4a2b
5029#define mmDIG0_AFMT_GENERIC_6 0x4a2b
5030#define mmDIG1_AFMT_GENERIC_6 0x4b2b
5031#define mmDIG2_AFMT_GENERIC_6 0x4c2b
5032#define mmDIG3_AFMT_GENERIC_6 0x4d2b
5033#define mmDIG4_AFMT_GENERIC_6 0x4e2b
5034#define mmDIG5_AFMT_GENERIC_6 0x4f2b
5035#define mmDIG6_AFMT_GENERIC_6 0x542b
5036#define mmDIG7_AFMT_GENERIC_6 0x562b
5037#define mmDIG8_AFMT_GENERIC_6 0x572b
5038#define mmAFMT_GENERIC_7 0x4a2c
5039#define mmDIG0_AFMT_GENERIC_7 0x4a2c
5040#define mmDIG1_AFMT_GENERIC_7 0x4b2c
5041#define mmDIG2_AFMT_GENERIC_7 0x4c2c
5042#define mmDIG3_AFMT_GENERIC_7 0x4d2c
5043#define mmDIG4_AFMT_GENERIC_7 0x4e2c
5044#define mmDIG5_AFMT_GENERIC_7 0x4f2c
5045#define mmDIG6_AFMT_GENERIC_7 0x542c
5046#define mmDIG7_AFMT_GENERIC_7 0x562c
5047#define mmDIG8_AFMT_GENERIC_7 0x572c
5048#define mmHDMI_GENERIC_PACKET_CONTROL1 0x4a2d
5049#define mmDIG0_HDMI_GENERIC_PACKET_CONTROL1 0x4a2d
5050#define mmDIG1_HDMI_GENERIC_PACKET_CONTROL1 0x4b2d
5051#define mmDIG2_HDMI_GENERIC_PACKET_CONTROL1 0x4c2d
5052#define mmDIG3_HDMI_GENERIC_PACKET_CONTROL1 0x4d2d
5053#define mmDIG4_HDMI_GENERIC_PACKET_CONTROL1 0x4e2d
5054#define mmDIG5_HDMI_GENERIC_PACKET_CONTROL1 0x4f2d
5055#define mmDIG6_HDMI_GENERIC_PACKET_CONTROL1 0x542d
5056#define mmDIG7_HDMI_GENERIC_PACKET_CONTROL1 0x562d
5057#define mmDIG8_HDMI_GENERIC_PACKET_CONTROL1 0x572d
5058#define mmHDMI_ACR_32_0 0x4a2e
5059#define mmDIG0_HDMI_ACR_32_0 0x4a2e
5060#define mmDIG1_HDMI_ACR_32_0 0x4b2e
5061#define mmDIG2_HDMI_ACR_32_0 0x4c2e
5062#define mmDIG3_HDMI_ACR_32_0 0x4d2e
5063#define mmDIG4_HDMI_ACR_32_0 0x4e2e
5064#define mmDIG5_HDMI_ACR_32_0 0x4f2e
5065#define mmDIG6_HDMI_ACR_32_0 0x542e
5066#define mmDIG7_HDMI_ACR_32_0 0x562e
5067#define mmDIG8_HDMI_ACR_32_0 0x572e
5068#define mmHDMI_ACR_32_1 0x4a2f
5069#define mmDIG0_HDMI_ACR_32_1 0x4a2f
5070#define mmDIG1_HDMI_ACR_32_1 0x4b2f
5071#define mmDIG2_HDMI_ACR_32_1 0x4c2f
5072#define mmDIG3_HDMI_ACR_32_1 0x4d2f
5073#define mmDIG4_HDMI_ACR_32_1 0x4e2f
5074#define mmDIG5_HDMI_ACR_32_1 0x4f2f
5075#define mmDIG6_HDMI_ACR_32_1 0x542f
5076#define mmDIG7_HDMI_ACR_32_1 0x562f
5077#define mmDIG8_HDMI_ACR_32_1 0x572f
5078#define mmHDMI_ACR_44_0 0x4a30
5079#define mmDIG0_HDMI_ACR_44_0 0x4a30
5080#define mmDIG1_HDMI_ACR_44_0 0x4b30
5081#define mmDIG2_HDMI_ACR_44_0 0x4c30
5082#define mmDIG3_HDMI_ACR_44_0 0x4d30
5083#define mmDIG4_HDMI_ACR_44_0 0x4e30
5084#define mmDIG5_HDMI_ACR_44_0 0x4f30
5085#define mmDIG6_HDMI_ACR_44_0 0x5430
5086#define mmDIG7_HDMI_ACR_44_0 0x5630
5087#define mmDIG8_HDMI_ACR_44_0 0x5730
5088#define mmHDMI_ACR_44_1 0x4a31
5089#define mmDIG0_HDMI_ACR_44_1 0x4a31
5090#define mmDIG1_HDMI_ACR_44_1 0x4b31
5091#define mmDIG2_HDMI_ACR_44_1 0x4c31
5092#define mmDIG3_HDMI_ACR_44_1 0x4d31
5093#define mmDIG4_HDMI_ACR_44_1 0x4e31
5094#define mmDIG5_HDMI_ACR_44_1 0x4f31
5095#define mmDIG6_HDMI_ACR_44_1 0x5431
5096#define mmDIG7_HDMI_ACR_44_1 0x5631
5097#define mmDIG8_HDMI_ACR_44_1 0x5731
5098#define mmHDMI_ACR_48_0 0x4a32
5099#define mmDIG0_HDMI_ACR_48_0 0x4a32
5100#define mmDIG1_HDMI_ACR_48_0 0x4b32
5101#define mmDIG2_HDMI_ACR_48_0 0x4c32
5102#define mmDIG3_HDMI_ACR_48_0 0x4d32
5103#define mmDIG4_HDMI_ACR_48_0 0x4e32
5104#define mmDIG5_HDMI_ACR_48_0 0x4f32
5105#define mmDIG6_HDMI_ACR_48_0 0x5432
5106#define mmDIG7_HDMI_ACR_48_0 0x5632
5107#define mmDIG8_HDMI_ACR_48_0 0x5732
5108#define mmHDMI_ACR_48_1 0x4a33
5109#define mmDIG0_HDMI_ACR_48_1 0x4a33
5110#define mmDIG1_HDMI_ACR_48_1 0x4b33
5111#define mmDIG2_HDMI_ACR_48_1 0x4c33
5112#define mmDIG3_HDMI_ACR_48_1 0x4d33
5113#define mmDIG4_HDMI_ACR_48_1 0x4e33
5114#define mmDIG5_HDMI_ACR_48_1 0x4f33
5115#define mmDIG6_HDMI_ACR_48_1 0x5433
5116#define mmDIG7_HDMI_ACR_48_1 0x5633
5117#define mmDIG8_HDMI_ACR_48_1 0x5733
5118#define mmHDMI_ACR_STATUS_0 0x4a34
5119#define mmDIG0_HDMI_ACR_STATUS_0 0x4a34
5120#define mmDIG1_HDMI_ACR_STATUS_0 0x4b34
5121#define mmDIG2_HDMI_ACR_STATUS_0 0x4c34
5122#define mmDIG3_HDMI_ACR_STATUS_0 0x4d34
5123#define mmDIG4_HDMI_ACR_STATUS_0 0x4e34
5124#define mmDIG5_HDMI_ACR_STATUS_0 0x4f34
5125#define mmDIG6_HDMI_ACR_STATUS_0 0x5434
5126#define mmDIG7_HDMI_ACR_STATUS_0 0x5634
5127#define mmDIG8_HDMI_ACR_STATUS_0 0x5734
5128#define mmHDMI_ACR_STATUS_1 0x4a35
5129#define mmDIG0_HDMI_ACR_STATUS_1 0x4a35
5130#define mmDIG1_HDMI_ACR_STATUS_1 0x4b35
5131#define mmDIG2_HDMI_ACR_STATUS_1 0x4c35
5132#define mmDIG3_HDMI_ACR_STATUS_1 0x4d35
5133#define mmDIG4_HDMI_ACR_STATUS_1 0x4e35
5134#define mmDIG5_HDMI_ACR_STATUS_1 0x4f35
5135#define mmDIG6_HDMI_ACR_STATUS_1 0x5435
5136#define mmDIG7_HDMI_ACR_STATUS_1 0x5635
5137#define mmDIG8_HDMI_ACR_STATUS_1 0x5735
5138#define mmAFMT_AUDIO_INFO0 0x4a36
5139#define mmDIG0_AFMT_AUDIO_INFO0 0x4a36
5140#define mmDIG1_AFMT_AUDIO_INFO0 0x4b36
5141#define mmDIG2_AFMT_AUDIO_INFO0 0x4c36
5142#define mmDIG3_AFMT_AUDIO_INFO0 0x4d36
5143#define mmDIG4_AFMT_AUDIO_INFO0 0x4e36
5144#define mmDIG5_AFMT_AUDIO_INFO0 0x4f36
5145#define mmDIG6_AFMT_AUDIO_INFO0 0x5436
5146#define mmDIG7_AFMT_AUDIO_INFO0 0x5636
5147#define mmDIG8_AFMT_AUDIO_INFO0 0x5736
5148#define mmAFMT_AUDIO_INFO1 0x4a37
5149#define mmDIG0_AFMT_AUDIO_INFO1 0x4a37
5150#define mmDIG1_AFMT_AUDIO_INFO1 0x4b37
5151#define mmDIG2_AFMT_AUDIO_INFO1 0x4c37
5152#define mmDIG3_AFMT_AUDIO_INFO1 0x4d37
5153#define mmDIG4_AFMT_AUDIO_INFO1 0x4e37
5154#define mmDIG5_AFMT_AUDIO_INFO1 0x4f37
5155#define mmDIG6_AFMT_AUDIO_INFO1 0x5437
5156#define mmDIG7_AFMT_AUDIO_INFO1 0x5637
5157#define mmDIG8_AFMT_AUDIO_INFO1 0x5737
5158#define mmAFMT_60958_0 0x4a38
5159#define mmDIG0_AFMT_60958_0 0x4a38
5160#define mmDIG1_AFMT_60958_0 0x4b38
5161#define mmDIG2_AFMT_60958_0 0x4c38
5162#define mmDIG3_AFMT_60958_0 0x4d38
5163#define mmDIG4_AFMT_60958_0 0x4e38
5164#define mmDIG5_AFMT_60958_0 0x4f38
5165#define mmDIG6_AFMT_60958_0 0x5438
5166#define mmDIG7_AFMT_60958_0 0x5638
5167#define mmDIG8_AFMT_60958_0 0x5738
5168#define mmAFMT_60958_1 0x4a39
5169#define mmDIG0_AFMT_60958_1 0x4a39
5170#define mmDIG1_AFMT_60958_1 0x4b39
5171#define mmDIG2_AFMT_60958_1 0x4c39
5172#define mmDIG3_AFMT_60958_1 0x4d39
5173#define mmDIG4_AFMT_60958_1 0x4e39
5174#define mmDIG5_AFMT_60958_1 0x4f39
5175#define mmDIG6_AFMT_60958_1 0x5439
5176#define mmDIG7_AFMT_60958_1 0x5639
5177#define mmDIG8_AFMT_60958_1 0x5739
5178#define mmAFMT_AUDIO_CRC_CONTROL 0x4a3a
5179#define mmDIG0_AFMT_AUDIO_CRC_CONTROL 0x4a3a
5180#define mmDIG1_AFMT_AUDIO_CRC_CONTROL 0x4b3a
5181#define mmDIG2_AFMT_AUDIO_CRC_CONTROL 0x4c3a
5182#define mmDIG3_AFMT_AUDIO_CRC_CONTROL 0x4d3a
5183#define mmDIG4_AFMT_AUDIO_CRC_CONTROL 0x4e3a
5184#define mmDIG5_AFMT_AUDIO_CRC_CONTROL 0x4f3a
5185#define mmDIG6_AFMT_AUDIO_CRC_CONTROL 0x543a
5186#define mmDIG7_AFMT_AUDIO_CRC_CONTROL 0x563a
5187#define mmDIG8_AFMT_AUDIO_CRC_CONTROL 0x573a
5188#define mmAFMT_RAMP_CONTROL0 0x4a3b
5189#define mmDIG0_AFMT_RAMP_CONTROL0 0x4a3b
5190#define mmDIG1_AFMT_RAMP_CONTROL0 0x4b3b
5191#define mmDIG2_AFMT_RAMP_CONTROL0 0x4c3b
5192#define mmDIG3_AFMT_RAMP_CONTROL0 0x4d3b
5193#define mmDIG4_AFMT_RAMP_CONTROL0 0x4e3b
5194#define mmDIG5_AFMT_RAMP_CONTROL0 0x4f3b
5195#define mmDIG6_AFMT_RAMP_CONTROL0 0x543b
5196#define mmDIG7_AFMT_RAMP_CONTROL0 0x563b
5197#define mmDIG8_AFMT_RAMP_CONTROL0 0x573b
5198#define mmAFMT_RAMP_CONTROL1 0x4a3c
5199#define mmDIG0_AFMT_RAMP_CONTROL1 0x4a3c
5200#define mmDIG1_AFMT_RAMP_CONTROL1 0x4b3c
5201#define mmDIG2_AFMT_RAMP_CONTROL1 0x4c3c
5202#define mmDIG3_AFMT_RAMP_CONTROL1 0x4d3c
5203#define mmDIG4_AFMT_RAMP_CONTROL1 0x4e3c
5204#define mmDIG5_AFMT_RAMP_CONTROL1 0x4f3c
5205#define mmDIG6_AFMT_RAMP_CONTROL1 0x543c
5206#define mmDIG7_AFMT_RAMP_CONTROL1 0x563c
5207#define mmDIG8_AFMT_RAMP_CONTROL1 0x573c
5208#define mmAFMT_RAMP_CONTROL2 0x4a3d
5209#define mmDIG0_AFMT_RAMP_CONTROL2 0x4a3d
5210#define mmDIG1_AFMT_RAMP_CONTROL2 0x4b3d
5211#define mmDIG2_AFMT_RAMP_CONTROL2 0x4c3d
5212#define mmDIG3_AFMT_RAMP_CONTROL2 0x4d3d
5213#define mmDIG4_AFMT_RAMP_CONTROL2 0x4e3d
5214#define mmDIG5_AFMT_RAMP_CONTROL2 0x4f3d
5215#define mmDIG6_AFMT_RAMP_CONTROL2 0x543d
5216#define mmDIG7_AFMT_RAMP_CONTROL2 0x563d
5217#define mmDIG8_AFMT_RAMP_CONTROL2 0x573d
5218#define mmAFMT_RAMP_CONTROL3 0x4a3e
5219#define mmDIG0_AFMT_RAMP_CONTROL3 0x4a3e
5220#define mmDIG1_AFMT_RAMP_CONTROL3 0x4b3e
5221#define mmDIG2_AFMT_RAMP_CONTROL3 0x4c3e
5222#define mmDIG3_AFMT_RAMP_CONTROL3 0x4d3e
5223#define mmDIG4_AFMT_RAMP_CONTROL3 0x4e3e
5224#define mmDIG5_AFMT_RAMP_CONTROL3 0x4f3e
5225#define mmDIG6_AFMT_RAMP_CONTROL3 0x543e
5226#define mmDIG7_AFMT_RAMP_CONTROL3 0x563e
5227#define mmDIG8_AFMT_RAMP_CONTROL3 0x573e
5228#define mmAFMT_60958_2 0x4a3f
5229#define mmDIG0_AFMT_60958_2 0x4a3f
5230#define mmDIG1_AFMT_60958_2 0x4b3f
5231#define mmDIG2_AFMT_60958_2 0x4c3f
5232#define mmDIG3_AFMT_60958_2 0x4d3f
5233#define mmDIG4_AFMT_60958_2 0x4e3f
5234#define mmDIG5_AFMT_60958_2 0x4f3f
5235#define mmDIG6_AFMT_60958_2 0x543f
5236#define mmDIG7_AFMT_60958_2 0x563f
5237#define mmDIG8_AFMT_60958_2 0x573f
5238#define mmAFMT_AUDIO_CRC_RESULT 0x4a40
5239#define mmDIG0_AFMT_AUDIO_CRC_RESULT 0x4a40
5240#define mmDIG1_AFMT_AUDIO_CRC_RESULT 0x4b40
5241#define mmDIG2_AFMT_AUDIO_CRC_RESULT 0x4c40
5242#define mmDIG3_AFMT_AUDIO_CRC_RESULT 0x4d40
5243#define mmDIG4_AFMT_AUDIO_CRC_RESULT 0x4e40
5244#define mmDIG5_AFMT_AUDIO_CRC_RESULT 0x4f40
5245#define mmDIG6_AFMT_AUDIO_CRC_RESULT 0x5440
5246#define mmDIG7_AFMT_AUDIO_CRC_RESULT 0x5640
5247#define mmDIG8_AFMT_AUDIO_CRC_RESULT 0x5740
5248#define mmAFMT_STATUS 0x4a41
5249#define mmDIG0_AFMT_STATUS 0x4a41
5250#define mmDIG1_AFMT_STATUS 0x4b41
5251#define mmDIG2_AFMT_STATUS 0x4c41
5252#define mmDIG3_AFMT_STATUS 0x4d41
5253#define mmDIG4_AFMT_STATUS 0x4e41
5254#define mmDIG5_AFMT_STATUS 0x4f41
5255#define mmDIG6_AFMT_STATUS 0x5441
5256#define mmDIG7_AFMT_STATUS 0x5641
5257#define mmDIG8_AFMT_STATUS 0x5741
5258#define mmAFMT_AUDIO_PACKET_CONTROL 0x4a42
5259#define mmDIG0_AFMT_AUDIO_PACKET_CONTROL 0x4a42
5260#define mmDIG1_AFMT_AUDIO_PACKET_CONTROL 0x4b42
5261#define mmDIG2_AFMT_AUDIO_PACKET_CONTROL 0x4c42
5262#define mmDIG3_AFMT_AUDIO_PACKET_CONTROL 0x4d42
5263#define mmDIG4_AFMT_AUDIO_PACKET_CONTROL 0x4e42
5264#define mmDIG5_AFMT_AUDIO_PACKET_CONTROL 0x4f42
5265#define mmDIG6_AFMT_AUDIO_PACKET_CONTROL 0x5442
5266#define mmDIG7_AFMT_AUDIO_PACKET_CONTROL 0x5642
5267#define mmDIG8_AFMT_AUDIO_PACKET_CONTROL 0x5742
5268#define mmAFMT_VBI_PACKET_CONTROL 0x4a43
5269#define mmDIG0_AFMT_VBI_PACKET_CONTROL 0x4a43
5270#define mmDIG1_AFMT_VBI_PACKET_CONTROL 0x4b43
5271#define mmDIG2_AFMT_VBI_PACKET_CONTROL 0x4c43
5272#define mmDIG3_AFMT_VBI_PACKET_CONTROL 0x4d43
5273#define mmDIG4_AFMT_VBI_PACKET_CONTROL 0x4e43
5274#define mmDIG5_AFMT_VBI_PACKET_CONTROL 0x4f43
5275#define mmDIG6_AFMT_VBI_PACKET_CONTROL 0x5443
5276#define mmDIG7_AFMT_VBI_PACKET_CONTROL 0x5643
5277#define mmDIG8_AFMT_VBI_PACKET_CONTROL 0x5743
5278#define mmAFMT_INFOFRAME_CONTROL0 0x4a44
5279#define mmDIG0_AFMT_INFOFRAME_CONTROL0 0x4a44
5280#define mmDIG1_AFMT_INFOFRAME_CONTROL0 0x4b44
5281#define mmDIG2_AFMT_INFOFRAME_CONTROL0 0x4c44
5282#define mmDIG3_AFMT_INFOFRAME_CONTROL0 0x4d44
5283#define mmDIG4_AFMT_INFOFRAME_CONTROL0 0x4e44
5284#define mmDIG5_AFMT_INFOFRAME_CONTROL0 0x4f44
5285#define mmDIG6_AFMT_INFOFRAME_CONTROL0 0x5444
5286#define mmDIG7_AFMT_INFOFRAME_CONTROL0 0x5644
5287#define mmDIG8_AFMT_INFOFRAME_CONTROL0 0x5744
5288#define mmAFMT_AUDIO_SRC_CONTROL 0x4a45
5289#define mmDIG0_AFMT_AUDIO_SRC_CONTROL 0x4a45
5290#define mmDIG1_AFMT_AUDIO_SRC_CONTROL 0x4b45
5291#define mmDIG2_AFMT_AUDIO_SRC_CONTROL 0x4c45
5292#define mmDIG3_AFMT_AUDIO_SRC_CONTROL 0x4d45
5293#define mmDIG4_AFMT_AUDIO_SRC_CONTROL 0x4e45
5294#define mmDIG5_AFMT_AUDIO_SRC_CONTROL 0x4f45
5295#define mmDIG6_AFMT_AUDIO_SRC_CONTROL 0x5445
5296#define mmDIG7_AFMT_AUDIO_SRC_CONTROL 0x5645
5297#define mmDIG8_AFMT_AUDIO_SRC_CONTROL 0x5745
5298#define mmAFMT_AUDIO_DBG_DTO_CNTL 0x4a46
5299#define mmDIG0_AFMT_AUDIO_DBG_DTO_CNTL 0x4a46
5300#define mmDIG1_AFMT_AUDIO_DBG_DTO_CNTL 0x4b46
5301#define mmDIG2_AFMT_AUDIO_DBG_DTO_CNTL 0x4c46
5302#define mmDIG3_AFMT_AUDIO_DBG_DTO_CNTL 0x4d46
5303#define mmDIG4_AFMT_AUDIO_DBG_DTO_CNTL 0x4e46
5304#define mmDIG5_AFMT_AUDIO_DBG_DTO_CNTL 0x4f46
5305#define mmDIG6_AFMT_AUDIO_DBG_DTO_CNTL 0x5446
5306#define mmDIG7_AFMT_AUDIO_DBG_DTO_CNTL 0x5646
5307#define mmDIG8_AFMT_AUDIO_DBG_DTO_CNTL 0x5746
5308#define mmAFMT_CNTL 0x4a7e
5309#define mmDIG0_AFMT_CNTL 0x4a7e
5310#define mmDIG1_AFMT_CNTL 0x4b7e
5311#define mmDIG2_AFMT_CNTL 0x4c7e
5312#define mmDIG3_AFMT_CNTL 0x4d7e
5313#define mmDIG4_AFMT_CNTL 0x4e7e
5314#define mmDIG5_AFMT_CNTL 0x4f7e
5315#define mmDIG6_AFMT_CNTL 0x547e
5316#define mmDIG7_AFMT_CNTL 0x567e
5317#define mmDIG8_AFMT_CNTL 0x577e
5318#define mmDIG_BE_CNTL 0x4a47
5319#define mmDIG0_DIG_BE_CNTL 0x4a47
5320#define mmDIG1_DIG_BE_CNTL 0x4b47
5321#define mmDIG2_DIG_BE_CNTL 0x4c47
5322#define mmDIG3_DIG_BE_CNTL 0x4d47
5323#define mmDIG4_DIG_BE_CNTL 0x4e47
5324#define mmDIG5_DIG_BE_CNTL 0x4f47
5325#define mmDIG6_DIG_BE_CNTL 0x5447
5326#define mmDIG7_DIG_BE_CNTL 0x5647
5327#define mmDIG8_DIG_BE_CNTL 0x5747
5328#define mmDIG_BE_EN_CNTL 0x4a48
5329#define mmDIG0_DIG_BE_EN_CNTL 0x4a48
5330#define mmDIG1_DIG_BE_EN_CNTL 0x4b48
5331#define mmDIG2_DIG_BE_EN_CNTL 0x4c48
5332#define mmDIG3_DIG_BE_EN_CNTL 0x4d48
5333#define mmDIG4_DIG_BE_EN_CNTL 0x4e48
5334#define mmDIG5_DIG_BE_EN_CNTL 0x4f48
5335#define mmDIG6_DIG_BE_EN_CNTL 0x5448
5336#define mmDIG7_DIG_BE_EN_CNTL 0x5648
5337#define mmDIG8_DIG_BE_EN_CNTL 0x5748
5338#define mmTMDS_CNTL 0x4a6b
5339#define mmDIG0_TMDS_CNTL 0x4a6b
5340#define mmDIG1_TMDS_CNTL 0x4b6b
5341#define mmDIG2_TMDS_CNTL 0x4c6b
5342#define mmDIG3_TMDS_CNTL 0x4d6b
5343#define mmDIG4_TMDS_CNTL 0x4e6b
5344#define mmDIG5_TMDS_CNTL 0x4f6b
5345#define mmDIG6_TMDS_CNTL 0x546b
5346#define mmDIG7_TMDS_CNTL 0x566b
5347#define mmDIG8_TMDS_CNTL 0x576b
5348#define mmTMDS_CONTROL_CHAR 0x4a6c
5349#define mmDIG0_TMDS_CONTROL_CHAR 0x4a6c
5350#define mmDIG1_TMDS_CONTROL_CHAR 0x4b6c
5351#define mmDIG2_TMDS_CONTROL_CHAR 0x4c6c
5352#define mmDIG3_TMDS_CONTROL_CHAR 0x4d6c
5353#define mmDIG4_TMDS_CONTROL_CHAR 0x4e6c
5354#define mmDIG5_TMDS_CONTROL_CHAR 0x4f6c
5355#define mmDIG6_TMDS_CONTROL_CHAR 0x546c
5356#define mmDIG7_TMDS_CONTROL_CHAR 0x566c
5357#define mmDIG8_TMDS_CONTROL_CHAR 0x576c
5358#define mmTMDS_CONTROL0_FEEDBACK 0x4a6d
5359#define mmDIG0_TMDS_CONTROL0_FEEDBACK 0x4a6d
5360#define mmDIG1_TMDS_CONTROL0_FEEDBACK 0x4b6d
5361#define mmDIG2_TMDS_CONTROL0_FEEDBACK 0x4c6d
5362#define mmDIG3_TMDS_CONTROL0_FEEDBACK 0x4d6d
5363#define mmDIG4_TMDS_CONTROL0_FEEDBACK 0x4e6d
5364#define mmDIG5_TMDS_CONTROL0_FEEDBACK 0x4f6d
5365#define mmDIG6_TMDS_CONTROL0_FEEDBACK 0x546d
5366#define mmDIG7_TMDS_CONTROL0_FEEDBACK 0x566d
5367#define mmDIG8_TMDS_CONTROL0_FEEDBACK 0x576d
5368#define mmTMDS_STEREOSYNC_CTL_SEL 0x4a6e
5369#define mmDIG0_TMDS_STEREOSYNC_CTL_SEL 0x4a6e
5370#define mmDIG1_TMDS_STEREOSYNC_CTL_SEL 0x4b6e
5371#define mmDIG2_TMDS_STEREOSYNC_CTL_SEL 0x4c6e
5372#define mmDIG3_TMDS_STEREOSYNC_CTL_SEL 0x4d6e
5373#define mmDIG4_TMDS_STEREOSYNC_CTL_SEL 0x4e6e
5374#define mmDIG5_TMDS_STEREOSYNC_CTL_SEL 0x4f6e
5375#define mmDIG6_TMDS_STEREOSYNC_CTL_SEL 0x546e
5376#define mmDIG7_TMDS_STEREOSYNC_CTL_SEL 0x566e
5377#define mmDIG8_TMDS_STEREOSYNC_CTL_SEL 0x576e
5378#define mmTMDS_SYNC_CHAR_PATTERN_0_1 0x4a6f
5379#define mmDIG0_TMDS_SYNC_CHAR_PATTERN_0_1 0x4a6f
5380#define mmDIG1_TMDS_SYNC_CHAR_PATTERN_0_1 0x4b6f
5381#define mmDIG2_TMDS_SYNC_CHAR_PATTERN_0_1 0x4c6f
5382#define mmDIG3_TMDS_SYNC_CHAR_PATTERN_0_1 0x4d6f
5383#define mmDIG4_TMDS_SYNC_CHAR_PATTERN_0_1 0x4e6f
5384#define mmDIG5_TMDS_SYNC_CHAR_PATTERN_0_1 0x4f6f
5385#define mmDIG6_TMDS_SYNC_CHAR_PATTERN_0_1 0x546f
5386#define mmDIG7_TMDS_SYNC_CHAR_PATTERN_0_1 0x566f
5387#define mmDIG8_TMDS_SYNC_CHAR_PATTERN_0_1 0x576f
5388#define mmTMDS_SYNC_CHAR_PATTERN_2_3 0x4a70
5389#define mmDIG0_TMDS_SYNC_CHAR_PATTERN_2_3 0x4a70
5390#define mmDIG1_TMDS_SYNC_CHAR_PATTERN_2_3 0x4b70
5391#define mmDIG2_TMDS_SYNC_CHAR_PATTERN_2_3 0x4c70
5392#define mmDIG3_TMDS_SYNC_CHAR_PATTERN_2_3 0x4d70
5393#define mmDIG4_TMDS_SYNC_CHAR_PATTERN_2_3 0x4e70
5394#define mmDIG5_TMDS_SYNC_CHAR_PATTERN_2_3 0x4f70
5395#define mmDIG6_TMDS_SYNC_CHAR_PATTERN_2_3 0x5470
5396#define mmDIG7_TMDS_SYNC_CHAR_PATTERN_2_3 0x5670
5397#define mmDIG8_TMDS_SYNC_CHAR_PATTERN_2_3 0x5770
5398#define mmTMDS_DEBUG 0x4a71
5399#define mmDIG0_TMDS_DEBUG 0x4a71
5400#define mmDIG1_TMDS_DEBUG 0x4b71
5401#define mmDIG2_TMDS_DEBUG 0x4c71
5402#define mmDIG3_TMDS_DEBUG 0x4d71
5403#define mmDIG4_TMDS_DEBUG 0x4e71
5404#define mmDIG5_TMDS_DEBUG 0x4f71
5405#define mmDIG6_TMDS_DEBUG 0x5471
5406#define mmDIG7_TMDS_DEBUG 0x5671
5407#define mmDIG8_TMDS_DEBUG 0x5771
5408#define mmTMDS_CTL_BITS 0x4a72
5409#define mmDIG0_TMDS_CTL_BITS 0x4a72
5410#define mmDIG1_TMDS_CTL_BITS 0x4b72
5411#define mmDIG2_TMDS_CTL_BITS 0x4c72
5412#define mmDIG3_TMDS_CTL_BITS 0x4d72
5413#define mmDIG4_TMDS_CTL_BITS 0x4e72
5414#define mmDIG5_TMDS_CTL_BITS 0x4f72
5415#define mmDIG6_TMDS_CTL_BITS 0x5472
5416#define mmDIG7_TMDS_CTL_BITS 0x5672
5417#define mmDIG8_TMDS_CTL_BITS 0x5772
5418#define mmTMDS_DCBALANCER_CONTROL 0x4a73
5419#define mmDIG0_TMDS_DCBALANCER_CONTROL 0x4a73
5420#define mmDIG1_TMDS_DCBALANCER_CONTROL 0x4b73
5421#define mmDIG2_TMDS_DCBALANCER_CONTROL 0x4c73
5422#define mmDIG3_TMDS_DCBALANCER_CONTROL 0x4d73
5423#define mmDIG4_TMDS_DCBALANCER_CONTROL 0x4e73
5424#define mmDIG5_TMDS_DCBALANCER_CONTROL 0x4f73
5425#define mmDIG6_TMDS_DCBALANCER_CONTROL 0x5473
5426#define mmDIG7_TMDS_DCBALANCER_CONTROL 0x5673
5427#define mmDIG8_TMDS_DCBALANCER_CONTROL 0x5773
5428#define mmTMDS_CTL0_1_GEN_CNTL 0x4a75
5429#define mmDIG0_TMDS_CTL0_1_GEN_CNTL 0x4a75
5430#define mmDIG1_TMDS_CTL0_1_GEN_CNTL 0x4b75
5431#define mmDIG2_TMDS_CTL0_1_GEN_CNTL 0x4c75
5432#define mmDIG3_TMDS_CTL0_1_GEN_CNTL 0x4d75
5433#define mmDIG4_TMDS_CTL0_1_GEN_CNTL 0x4e75
5434#define mmDIG5_TMDS_CTL0_1_GEN_CNTL 0x4f75
5435#define mmDIG6_TMDS_CTL0_1_GEN_CNTL 0x5475
5436#define mmDIG7_TMDS_CTL0_1_GEN_CNTL 0x5675
5437#define mmDIG8_TMDS_CTL0_1_GEN_CNTL 0x5775
5438#define mmTMDS_CTL2_3_GEN_CNTL 0x4a76
5439#define mmDIG0_TMDS_CTL2_3_GEN_CNTL 0x4a76
5440#define mmDIG1_TMDS_CTL2_3_GEN_CNTL 0x4b76
5441#define mmDIG2_TMDS_CTL2_3_GEN_CNTL 0x4c76
5442#define mmDIG3_TMDS_CTL2_3_GEN_CNTL 0x4d76
5443#define mmDIG4_TMDS_CTL2_3_GEN_CNTL 0x4e76
5444#define mmDIG5_TMDS_CTL2_3_GEN_CNTL 0x4f76
5445#define mmDIG6_TMDS_CTL2_3_GEN_CNTL 0x5476
5446#define mmDIG7_TMDS_CTL2_3_GEN_CNTL 0x5676
5447#define mmDIG8_TMDS_CTL2_3_GEN_CNTL 0x5776
5448#define mmDIG_VERSION 0x4a78
5449#define mmDIG0_DIG_VERSION 0x4a78
5450#define mmDIG1_DIG_VERSION 0x4b78
5451#define mmDIG2_DIG_VERSION 0x4c78
5452#define mmDIG3_DIG_VERSION 0x4d78
5453#define mmDIG4_DIG_VERSION 0x4e78
5454#define mmDIG5_DIG_VERSION 0x4f78
5455#define mmDIG6_DIG_VERSION 0x5478
5456#define mmDIG7_DIG_VERSION 0x5678
5457#define mmDIG8_DIG_VERSION 0x5778
5458#define mmDIG_LANE_ENABLE 0x4a79
5459#define mmDIG0_DIG_LANE_ENABLE 0x4a79
5460#define mmDIG1_DIG_LANE_ENABLE 0x4b79
5461#define mmDIG2_DIG_LANE_ENABLE 0x4c79
5462#define mmDIG3_DIG_LANE_ENABLE 0x4d79
5463#define mmDIG4_DIG_LANE_ENABLE 0x4e79
5464#define mmDIG5_DIG_LANE_ENABLE 0x4f79
5465#define mmDIG6_DIG_LANE_ENABLE 0x5479
5466#define mmDIG7_DIG_LANE_ENABLE 0x5679
5467#define mmDIG8_DIG_LANE_ENABLE 0x5779
5468#define mmDIG_TEST_DEBUG_INDEX 0x4a7a
5469#define mmDIG0_DIG_TEST_DEBUG_INDEX 0x4a7a
5470#define mmDIG1_DIG_TEST_DEBUG_INDEX 0x4b7a
5471#define mmDIG2_DIG_TEST_DEBUG_INDEX 0x4c7a
5472#define mmDIG3_DIG_TEST_DEBUG_INDEX 0x4d7a
5473#define mmDIG4_DIG_TEST_DEBUG_INDEX 0x4e7a
5474#define mmDIG5_DIG_TEST_DEBUG_INDEX 0x4f7a
5475#define mmDIG6_DIG_TEST_DEBUG_INDEX 0x547a
5476#define mmDIG7_DIG_TEST_DEBUG_INDEX 0x567a
5477#define mmDIG8_DIG_TEST_DEBUG_INDEX 0x577a
5478#define mmDIG_TEST_DEBUG_DATA 0x4a7b
5479#define mmDIG0_DIG_TEST_DEBUG_DATA 0x4a7b
5480#define mmDIG1_DIG_TEST_DEBUG_DATA 0x4b7b
5481#define mmDIG2_DIG_TEST_DEBUG_DATA 0x4c7b
5482#define mmDIG3_DIG_TEST_DEBUG_DATA 0x4d7b
5483#define mmDIG4_DIG_TEST_DEBUG_DATA 0x4e7b
5484#define mmDIG5_DIG_TEST_DEBUG_DATA 0x4f7b
5485#define mmDIG6_DIG_TEST_DEBUG_DATA 0x547b
5486#define mmDIG7_DIG_TEST_DEBUG_DATA 0x567b
5487#define mmDIG8_DIG_TEST_DEBUG_DATA 0x577b
5488#define mmDIG_FE_TEST_DEBUG_INDEX 0x4a7c
5489#define mmDIG0_DIG_FE_TEST_DEBUG_INDEX 0x4a7c
5490#define mmDIG1_DIG_FE_TEST_DEBUG_INDEX 0x4b7c
5491#define mmDIG2_DIG_FE_TEST_DEBUG_INDEX 0x4c7c
5492#define mmDIG3_DIG_FE_TEST_DEBUG_INDEX 0x4d7c
5493#define mmDIG4_DIG_FE_TEST_DEBUG_INDEX 0x4e7c
5494#define mmDIG5_DIG_FE_TEST_DEBUG_INDEX 0x4f7c
5495#define mmDIG6_DIG_FE_TEST_DEBUG_INDEX 0x547c
5496#define mmDIG7_DIG_FE_TEST_DEBUG_INDEX 0x567c
5497#define mmDIG8_DIG_FE_TEST_DEBUG_INDEX 0x577c
5498#define mmDIG_FE_TEST_DEBUG_DATA 0x4a7d
5499#define mmDIG0_DIG_FE_TEST_DEBUG_DATA 0x4a7d
5500#define mmDIG1_DIG_FE_TEST_DEBUG_DATA 0x4b7d
5501#define mmDIG2_DIG_FE_TEST_DEBUG_DATA 0x4c7d
5502#define mmDIG3_DIG_FE_TEST_DEBUG_DATA 0x4d7d
5503#define mmDIG4_DIG_FE_TEST_DEBUG_DATA 0x4e7d
5504#define mmDIG5_DIG_FE_TEST_DEBUG_DATA 0x4f7d
5505#define mmDIG6_DIG_FE_TEST_DEBUG_DATA 0x547d
5506#define mmDIG7_DIG_FE_TEST_DEBUG_DATA 0x567d
5507#define mmDIG8_DIG_FE_TEST_DEBUG_DATA 0x577d
5508#define mmDMCU_CTRL 0x1600
5509#define mmDMCU_STATUS 0x1601
5510#define mmDMCU_PC_START_ADDR 0x1602
5511#define mmDMCU_FW_START_ADDR 0x1603
5512#define mmDMCU_FW_END_ADDR 0x1604
5513#define mmDMCU_FW_ISR_START_ADDR 0x1605
5514#define mmDMCU_FW_CS_HI 0x1606
5515#define mmDMCU_FW_CS_LO 0x1607
5516#define mmDMCU_RAM_ACCESS_CTRL 0x1608
5517#define mmDMCU_ERAM_WR_CTRL 0x1609
5518#define mmDMCU_ERAM_WR_DATA 0x160a
5519#define mmDMCU_ERAM_RD_CTRL 0x160b
5520#define mmDMCU_ERAM_RD_DATA 0x160c
5521#define mmDMCU_IRAM_WR_CTRL 0x160d
5522#define mmDMCU_IRAM_WR_DATA 0x160e
5523#define mmDMCU_IRAM_RD_CTRL 0x160f
5524#define mmDMCU_IRAM_RD_DATA 0x1610
5525#define mmDMCU_EVENT_TRIGGER 0x1611
5526#define mmDMCU_UC_INTERNAL_INT_STATUS 0x1612
5527#define mmDMCU_SS_INTERRUPT_CNTL_STATUS 0x1613
5528#define mmDMCU_INTERRUPT_STATUS 0x1614
5529#define mmDMCU_INTERRUPT_STATUS_1 0x1633
5530#define mmDMCU_INTERRUPT_TO_HOST_EN_MASK 0x1615
5531#define mmDMCU_INTERRUPT_TO_UC_EN_MASK 0x1616
5532#define mmDMCU_INTERRUPT_TO_UC_EN_MASK_1 0x1631
5533#define mmDMCU_INTERRUPT_TO_UC_XIRQ_IRQ_SEL 0x1617
5534#define mmDMCU_INTERRUPT_TO_UC_XIRQ_IRQ_SEL_1 0x1632
5535#define mmDC_DMCU_SCRATCH 0x1618
5536#define mmDMCU_INT_CNT 0x1619
5537#define mmDMCU_FW_CHECKSUM_SMPL_BYTE_POS 0x161a
5538#define mmDMCU_UC_CLK_GATING_CNTL 0x161b
5539#define mmMASTER_COMM_DATA_REG1 0x161c
5540#define mmMASTER_COMM_DATA_REG2 0x161d
5541#define mmMASTER_COMM_DATA_REG3 0x161e
5542#define mmMASTER_COMM_CMD_REG 0x161f
5543#define mmMASTER_COMM_CNTL_REG 0x1620
5544#define mmSLAVE_COMM_DATA_REG1 0x1621
5545#define mmSLAVE_COMM_DATA_REG2 0x1622
5546#define mmSLAVE_COMM_DATA_REG3 0x1623
5547#define mmSLAVE_COMM_CMD_REG 0x1624
5548#define mmSLAVE_COMM_CNTL_REG 0x1625
5549#define mmDMCU_TEST_DEBUG_INDEX 0x1626
5550#define mmDMCU_TEST_DEBUG_DATA 0x1627
5551#define mmDMCU_PERFMON_INTERRUPT_STATUS1 0x1644
5552#define mmDMCU_PERFMON_INTERRUPT_STATUS2 0x1645
5553#define mmDMCU_PERFMON_INTERRUPT_STATUS3 0x1646
5554#define mmDMCU_PERFMON_INTERRUPT_STATUS4 0x1647
5555#define mmDMCU_PERFMON_INTERRUPT_STATUS5 0x1642
5556#define mmDMCU_PERFMON_INTERRUPT_TO_UC_EN_MASK1 0x1674
5557#define mmDMCU_PERFMON_INTERRUPT_TO_UC_EN_MASK2 0x1675
5558#define mmDMCU_PERFMON_INTERRUPT_TO_UC_EN_MASK3 0x1676
5559#define mmDMCU_PERFMON_INTERRUPT_TO_UC_EN_MASK4 0x1677
5560#define mmDMCU_PERFMON_INTERRUPT_TO_UC_EN_MASK5 0x1643
5561#define mmDMCU_PERFMON_INTERRUPT_TO_UC_XIRQ_IRQ_SEL1 0x1678
5562#define mmDMCU_PERFMON_INTERRUPT_TO_UC_XIRQ_IRQ_SEL2 0x1679
5563#define mmDMCU_PERFMON_INTERRUPT_TO_UC_XIRQ_IRQ_SEL3 0x167a
5564#define mmDMCU_PERFMON_INTERRUPT_TO_UC_XIRQ_IRQ_SEL4 0x167b
5565#define mmDMCU_PERFMON_INTERRUPT_TO_UC_XIRQ_IRQ_SEL5 0x1673
5566#define mmDMCU_DPRX_INTERRUPT_STATUS1 0x1634
5567#define mmDMCU_DPRX_INTERRUPT_TO_UC_EN_MASK1 0x1635
5568#define mmDMCU_DPRX_INTERRUPT_TO_UC_XIRQ_IRQ_SEL1 0x1636
5569#define mmDP_LINK_CNTL 0x4aa0
5570#define mmDP0_DP_LINK_CNTL 0x4aa0
5571#define mmDP1_DP_LINK_CNTL 0x4ba0
5572#define mmDP2_DP_LINK_CNTL 0x4ca0
5573#define mmDP3_DP_LINK_CNTL 0x4da0
5574#define mmDP4_DP_LINK_CNTL 0x4ea0
5575#define mmDP5_DP_LINK_CNTL 0x4fa0
5576#define mmDP6_DP_LINK_CNTL 0x54a0
5577#define mmDP7_DP_LINK_CNTL 0x56a0
5578#define mmDP8_DP_LINK_CNTL 0x57a0
5579#define mmDP_PIXEL_FORMAT 0x4aa1
5580#define mmDP0_DP_PIXEL_FORMAT 0x4aa1
5581#define mmDP1_DP_PIXEL_FORMAT 0x4ba1
5582#define mmDP2_DP_PIXEL_FORMAT 0x4ca1
5583#define mmDP3_DP_PIXEL_FORMAT 0x4da1
5584#define mmDP4_DP_PIXEL_FORMAT 0x4ea1
5585#define mmDP5_DP_PIXEL_FORMAT 0x4fa1
5586#define mmDP6_DP_PIXEL_FORMAT 0x54a1
5587#define mmDP7_DP_PIXEL_FORMAT 0x56a1
5588#define mmDP8_DP_PIXEL_FORMAT 0x57a1
5589#define mmDP_MSA_COLORIMETRY 0x4aa2
5590#define mmDP0_DP_MSA_COLORIMETRY 0x4aa2
5591#define mmDP1_DP_MSA_COLORIMETRY 0x4ba2
5592#define mmDP2_DP_MSA_COLORIMETRY 0x4ca2
5593#define mmDP3_DP_MSA_COLORIMETRY 0x4da2
5594#define mmDP4_DP_MSA_COLORIMETRY 0x4ea2
5595#define mmDP5_DP_MSA_COLORIMETRY 0x4fa2
5596#define mmDP6_DP_MSA_COLORIMETRY 0x54a2
5597#define mmDP7_DP_MSA_COLORIMETRY 0x56a2
5598#define mmDP8_DP_MSA_COLORIMETRY 0x57a2
5599#define mmDP_CONFIG 0x4aa3
5600#define mmDP0_DP_CONFIG 0x4aa3
5601#define mmDP1_DP_CONFIG 0x4ba3
5602#define mmDP2_DP_CONFIG 0x4ca3
5603#define mmDP3_DP_CONFIG 0x4da3
5604#define mmDP4_DP_CONFIG 0x4ea3
5605#define mmDP5_DP_CONFIG 0x4fa3
5606#define mmDP6_DP_CONFIG 0x54a3
5607#define mmDP7_DP_CONFIG 0x56a3
5608#define mmDP8_DP_CONFIG 0x57a3
5609#define mmDP_VID_STREAM_CNTL 0x4aa4
5610#define mmDP0_DP_VID_STREAM_CNTL 0x4aa4
5611#define mmDP1_DP_VID_STREAM_CNTL 0x4ba4
5612#define mmDP2_DP_VID_STREAM_CNTL 0x4ca4
5613#define mmDP3_DP_VID_STREAM_CNTL 0x4da4
5614#define mmDP4_DP_VID_STREAM_CNTL 0x4ea4
5615#define mmDP5_DP_VID_STREAM_CNTL 0x4fa4
5616#define mmDP6_DP_VID_STREAM_CNTL 0x54a4
5617#define mmDP7_DP_VID_STREAM_CNTL 0x56a4
5618#define mmDP8_DP_VID_STREAM_CNTL 0x57a4
5619#define mmDP_STEER_FIFO 0x4aa5
5620#define mmDP0_DP_STEER_FIFO 0x4aa5
5621#define mmDP1_DP_STEER_FIFO 0x4ba5
5622#define mmDP2_DP_STEER_FIFO 0x4ca5
5623#define mmDP3_DP_STEER_FIFO 0x4da5
5624#define mmDP4_DP_STEER_FIFO 0x4ea5
5625#define mmDP5_DP_STEER_FIFO 0x4fa5
5626#define mmDP6_DP_STEER_FIFO 0x54a5
5627#define mmDP7_DP_STEER_FIFO 0x56a5
5628#define mmDP8_DP_STEER_FIFO 0x57a5
5629#define mmDP_MSA_MISC 0x4aa6
5630#define mmDP0_DP_MSA_MISC 0x4aa6
5631#define mmDP1_DP_MSA_MISC 0x4ba6
5632#define mmDP2_DP_MSA_MISC 0x4ca6
5633#define mmDP3_DP_MSA_MISC 0x4da6
5634#define mmDP4_DP_MSA_MISC 0x4ea6
5635#define mmDP5_DP_MSA_MISC 0x4fa6
5636#define mmDP6_DP_MSA_MISC 0x54a6
5637#define mmDP7_DP_MSA_MISC 0x56a6
5638#define mmDP8_DP_MSA_MISC 0x57a6
5639#define mmDP_VID_TIMING 0x4aa8
5640#define mmDP0_DP_VID_TIMING 0x4aa8
5641#define mmDP1_DP_VID_TIMING 0x4ba8
5642#define mmDP2_DP_VID_TIMING 0x4ca8
5643#define mmDP3_DP_VID_TIMING 0x4da8
5644#define mmDP4_DP_VID_TIMING 0x4ea8
5645#define mmDP5_DP_VID_TIMING 0x4fa8
5646#define mmDP6_DP_VID_TIMING 0x54a8
5647#define mmDP7_DP_VID_TIMING 0x56a8
5648#define mmDP8_DP_VID_TIMING 0x57a8
5649#define mmDP_VID_N 0x4aa9
5650#define mmDP0_DP_VID_N 0x4aa9
5651#define mmDP1_DP_VID_N 0x4ba9
5652#define mmDP2_DP_VID_N 0x4ca9
5653#define mmDP3_DP_VID_N 0x4da9
5654#define mmDP4_DP_VID_N 0x4ea9
5655#define mmDP5_DP_VID_N 0x4fa9
5656#define mmDP6_DP_VID_N 0x54a9
5657#define mmDP7_DP_VID_N 0x56a9
5658#define mmDP8_DP_VID_N 0x57a9
5659#define mmDP_VID_M 0x4aaa
5660#define mmDP0_DP_VID_M 0x4aaa
5661#define mmDP1_DP_VID_M 0x4baa
5662#define mmDP2_DP_VID_M 0x4caa
5663#define mmDP3_DP_VID_M 0x4daa
5664#define mmDP4_DP_VID_M 0x4eaa
5665#define mmDP5_DP_VID_M 0x4faa
5666#define mmDP6_DP_VID_M 0x54aa
5667#define mmDP7_DP_VID_M 0x56aa
5668#define mmDP8_DP_VID_M 0x57aa
5669#define mmDP_LINK_FRAMING_CNTL 0x4aab
5670#define mmDP0_DP_LINK_FRAMING_CNTL 0x4aab
5671#define mmDP1_DP_LINK_FRAMING_CNTL 0x4bab
5672#define mmDP2_DP_LINK_FRAMING_CNTL 0x4cab
5673#define mmDP3_DP_LINK_FRAMING_CNTL 0x4dab
5674#define mmDP4_DP_LINK_FRAMING_CNTL 0x4eab
5675#define mmDP5_DP_LINK_FRAMING_CNTL 0x4fab
5676#define mmDP6_DP_LINK_FRAMING_CNTL 0x54ab
5677#define mmDP7_DP_LINK_FRAMING_CNTL 0x56ab
5678#define mmDP8_DP_LINK_FRAMING_CNTL 0x57ab
5679#define mmDP_HBR2_EYE_PATTERN 0x4aac
5680#define mmDP0_DP_HBR2_EYE_PATTERN 0x4aac
5681#define mmDP1_DP_HBR2_EYE_PATTERN 0x4bac
5682#define mmDP2_DP_HBR2_EYE_PATTERN 0x4cac
5683#define mmDP3_DP_HBR2_EYE_PATTERN 0x4dac
5684#define mmDP4_DP_HBR2_EYE_PATTERN 0x4eac
5685#define mmDP5_DP_HBR2_EYE_PATTERN 0x4fac
5686#define mmDP6_DP_HBR2_EYE_PATTERN 0x54ac
5687#define mmDP7_DP_HBR2_EYE_PATTERN 0x56ac
5688#define mmDP8_DP_HBR2_EYE_PATTERN 0x57ac
5689#define mmDP_VID_MSA_VBID 0x4aad
5690#define mmDP0_DP_VID_MSA_VBID 0x4aad
5691#define mmDP1_DP_VID_MSA_VBID 0x4bad
5692#define mmDP2_DP_VID_MSA_VBID 0x4cad
5693#define mmDP3_DP_VID_MSA_VBID 0x4dad
5694#define mmDP4_DP_VID_MSA_VBID 0x4ead
5695#define mmDP5_DP_VID_MSA_VBID 0x4fad
5696#define mmDP6_DP_VID_MSA_VBID 0x54ad
5697#define mmDP7_DP_VID_MSA_VBID 0x56ad
5698#define mmDP8_DP_VID_MSA_VBID 0x57ad
5699#define mmDP_VID_INTERRUPT_CNTL 0x4aae
5700#define mmDP0_DP_VID_INTERRUPT_CNTL 0x4aae
5701#define mmDP1_DP_VID_INTERRUPT_CNTL 0x4bae
5702#define mmDP2_DP_VID_INTERRUPT_CNTL 0x4cae
5703#define mmDP3_DP_VID_INTERRUPT_CNTL 0x4dae
5704#define mmDP4_DP_VID_INTERRUPT_CNTL 0x4eae
5705#define mmDP5_DP_VID_INTERRUPT_CNTL 0x4fae
5706#define mmDP6_DP_VID_INTERRUPT_CNTL 0x54ae
5707#define mmDP7_DP_VID_INTERRUPT_CNTL 0x56ae
5708#define mmDP8_DP_VID_INTERRUPT_CNTL 0x57ae
5709#define mmDP_DPHY_CNTL 0x4aaf
5710#define mmDP0_DP_DPHY_CNTL 0x4aaf
5711#define mmDP1_DP_DPHY_CNTL 0x4baf
5712#define mmDP2_DP_DPHY_CNTL 0x4caf
5713#define mmDP3_DP_DPHY_CNTL 0x4daf
5714#define mmDP4_DP_DPHY_CNTL 0x4eaf
5715#define mmDP5_DP_DPHY_CNTL 0x4faf
5716#define mmDP6_DP_DPHY_CNTL 0x54af
5717#define mmDP7_DP_DPHY_CNTL 0x56af
5718#define mmDP8_DP_DPHY_CNTL 0x57af
5719#define mmDP_DPHY_TRAINING_PATTERN_SEL 0x4ab0
5720#define mmDP0_DP_DPHY_TRAINING_PATTERN_SEL 0x4ab0
5721#define mmDP1_DP_DPHY_TRAINING_PATTERN_SEL 0x4bb0
5722#define mmDP2_DP_DPHY_TRAINING_PATTERN_SEL 0x4cb0
5723#define mmDP3_DP_DPHY_TRAINING_PATTERN_SEL 0x4db0
5724#define mmDP4_DP_DPHY_TRAINING_PATTERN_SEL 0x4eb0
5725#define mmDP5_DP_DPHY_TRAINING_PATTERN_SEL 0x4fb0
5726#define mmDP6_DP_DPHY_TRAINING_PATTERN_SEL 0x54b0
5727#define mmDP7_DP_DPHY_TRAINING_PATTERN_SEL 0x56b0
5728#define mmDP8_DP_DPHY_TRAINING_PATTERN_SEL 0x57b0
5729#define mmDP_DPHY_SYM0 0x4ab1
5730#define mmDP0_DP_DPHY_SYM0 0x4ab1
5731#define mmDP1_DP_DPHY_SYM0 0x4bb1
5732#define mmDP2_DP_DPHY_SYM0 0x4cb1
5733#define mmDP3_DP_DPHY_SYM0 0x4db1
5734#define mmDP4_DP_DPHY_SYM0 0x4eb1
5735#define mmDP5_DP_DPHY_SYM0 0x4fb1
5736#define mmDP6_DP_DPHY_SYM0 0x54b1
5737#define mmDP7_DP_DPHY_SYM0 0x56b1
5738#define mmDP8_DP_DPHY_SYM0 0x57b1
5739#define mmDP_DPHY_SYM1 0x4ab2
5740#define mmDP0_DP_DPHY_SYM1 0x4ab2
5741#define mmDP1_DP_DPHY_SYM1 0x4bb2
5742#define mmDP2_DP_DPHY_SYM1 0x4cb2
5743#define mmDP3_DP_DPHY_SYM1 0x4db2
5744#define mmDP4_DP_DPHY_SYM1 0x4eb2
5745#define mmDP5_DP_DPHY_SYM1 0x4fb2
5746#define mmDP6_DP_DPHY_SYM1 0x54b2
5747#define mmDP7_DP_DPHY_SYM1 0x56b2
5748#define mmDP8_DP_DPHY_SYM1 0x57b2
5749#define mmDP_DPHY_SYM2 0x4ab3
5750#define mmDP0_DP_DPHY_SYM2 0x4ab3
5751#define mmDP1_DP_DPHY_SYM2 0x4bb3
5752#define mmDP2_DP_DPHY_SYM2 0x4cb3
5753#define mmDP3_DP_DPHY_SYM2 0x4db3
5754#define mmDP4_DP_DPHY_SYM2 0x4eb3
5755#define mmDP5_DP_DPHY_SYM2 0x4fb3
5756#define mmDP6_DP_DPHY_SYM2 0x54b3
5757#define mmDP7_DP_DPHY_SYM2 0x56b3
5758#define mmDP8_DP_DPHY_SYM2 0x57b3
5759#define mmDP_DPHY_8B10B_CNTL 0x4ab4
5760#define mmDP0_DP_DPHY_8B10B_CNTL 0x4ab4
5761#define mmDP1_DP_DPHY_8B10B_CNTL 0x4bb4
5762#define mmDP2_DP_DPHY_8B10B_CNTL 0x4cb4
5763#define mmDP3_DP_DPHY_8B10B_CNTL 0x4db4
5764#define mmDP4_DP_DPHY_8B10B_CNTL 0x4eb4
5765#define mmDP5_DP_DPHY_8B10B_CNTL 0x4fb4
5766#define mmDP6_DP_DPHY_8B10B_CNTL 0x54b4
5767#define mmDP7_DP_DPHY_8B10B_CNTL 0x56b4
5768#define mmDP8_DP_DPHY_8B10B_CNTL 0x57b4
5769#define mmDP_DPHY_PRBS_CNTL 0x4ab5
5770#define mmDP0_DP_DPHY_PRBS_CNTL 0x4ab5
5771#define mmDP1_DP_DPHY_PRBS_CNTL 0x4bb5
5772#define mmDP2_DP_DPHY_PRBS_CNTL 0x4cb5
5773#define mmDP3_DP_DPHY_PRBS_CNTL 0x4db5
5774#define mmDP4_DP_DPHY_PRBS_CNTL 0x4eb5
5775#define mmDP5_DP_DPHY_PRBS_CNTL 0x4fb5
5776#define mmDP6_DP_DPHY_PRBS_CNTL 0x54b5
5777#define mmDP7_DP_DPHY_PRBS_CNTL 0x56b5
5778#define mmDP8_DP_DPHY_PRBS_CNTL 0x57b5
5779#define mmDP_DPHY_BS_SR_SWAP_CNTL 0x4adc
5780#define mmDP0_DP_DPHY_BS_SR_SWAP_CNTL 0x4adc
5781#define mmDP1_DP_DPHY_BS_SR_SWAP_CNTL 0x4bdc
5782#define mmDP2_DP_DPHY_BS_SR_SWAP_CNTL 0x4cdc
5783#define mmDP3_DP_DPHY_BS_SR_SWAP_CNTL 0x4ddc
5784#define mmDP4_DP_DPHY_BS_SR_SWAP_CNTL 0x4edc
5785#define mmDP5_DP_DPHY_BS_SR_SWAP_CNTL 0x4fdc
5786#define mmDP6_DP_DPHY_BS_SR_SWAP_CNTL 0x54dc
5787#define mmDP7_DP_DPHY_BS_SR_SWAP_CNTL 0x56dc
5788#define mmDP8_DP_DPHY_BS_SR_SWAP_CNTL 0x57dc
5789#define mmDP_DPHY_CRC_EN 0x4ab7
5790#define mmDP0_DP_DPHY_CRC_EN 0x4ab7
5791#define mmDP1_DP_DPHY_CRC_EN 0x4bb7
5792#define mmDP2_DP_DPHY_CRC_EN 0x4cb7
5793#define mmDP3_DP_DPHY_CRC_EN 0x4db7
5794#define mmDP4_DP_DPHY_CRC_EN 0x4eb7
5795#define mmDP5_DP_DPHY_CRC_EN 0x4fb7
5796#define mmDP6_DP_DPHY_CRC_EN 0x54b7
5797#define mmDP7_DP_DPHY_CRC_EN 0x56b7
5798#define mmDP8_DP_DPHY_CRC_EN 0x57b7
5799#define mmDP_DPHY_CRC_CNTL 0x4ab8
5800#define mmDP0_DP_DPHY_CRC_CNTL 0x4ab8
5801#define mmDP1_DP_DPHY_CRC_CNTL 0x4bb8
5802#define mmDP2_DP_DPHY_CRC_CNTL 0x4cb8
5803#define mmDP3_DP_DPHY_CRC_CNTL 0x4db8
5804#define mmDP4_DP_DPHY_CRC_CNTL 0x4eb8
5805#define mmDP5_DP_DPHY_CRC_CNTL 0x4fb8
5806#define mmDP6_DP_DPHY_CRC_CNTL 0x54b8
5807#define mmDP7_DP_DPHY_CRC_CNTL 0x56b8
5808#define mmDP8_DP_DPHY_CRC_CNTL 0x57b8
5809#define mmDP_DPHY_CRC_RESULT 0x4ab9
5810#define mmDP0_DP_DPHY_CRC_RESULT 0x4ab9
5811#define mmDP1_DP_DPHY_CRC_RESULT 0x4bb9
5812#define mmDP2_DP_DPHY_CRC_RESULT 0x4cb9
5813#define mmDP3_DP_DPHY_CRC_RESULT 0x4db9
5814#define mmDP4_DP_DPHY_CRC_RESULT 0x4eb9
5815#define mmDP5_DP_DPHY_CRC_RESULT 0x4fb9
5816#define mmDP6_DP_DPHY_CRC_RESULT 0x54b9
5817#define mmDP7_DP_DPHY_CRC_RESULT 0x56b9
5818#define mmDP8_DP_DPHY_CRC_RESULT 0x57b9
5819#define mmDP_DPHY_CRC_MST_CNTL 0x4aba
5820#define mmDP0_DP_DPHY_CRC_MST_CNTL 0x4aba
5821#define mmDP1_DP_DPHY_CRC_MST_CNTL 0x4bba
5822#define mmDP2_DP_DPHY_CRC_MST_CNTL 0x4cba
5823#define mmDP3_DP_DPHY_CRC_MST_CNTL 0x4dba
5824#define mmDP4_DP_DPHY_CRC_MST_CNTL 0x4eba
5825#define mmDP5_DP_DPHY_CRC_MST_CNTL 0x4fba
5826#define mmDP6_DP_DPHY_CRC_MST_CNTL 0x54ba
5827#define mmDP7_DP_DPHY_CRC_MST_CNTL 0x56ba
5828#define mmDP8_DP_DPHY_CRC_MST_CNTL 0x57ba
5829#define mmDP_DPHY_CRC_MST_STATUS 0x4abb
5830#define mmDP0_DP_DPHY_CRC_MST_STATUS 0x4abb
5831#define mmDP1_DP_DPHY_CRC_MST_STATUS 0x4bbb
5832#define mmDP2_DP_DPHY_CRC_MST_STATUS 0x4cbb
5833#define mmDP3_DP_DPHY_CRC_MST_STATUS 0x4dbb
5834#define mmDP4_DP_DPHY_CRC_MST_STATUS 0x4ebb
5835#define mmDP5_DP_DPHY_CRC_MST_STATUS 0x4fbb
5836#define mmDP6_DP_DPHY_CRC_MST_STATUS 0x54bb
5837#define mmDP7_DP_DPHY_CRC_MST_STATUS 0x56bb
5838#define mmDP8_DP_DPHY_CRC_MST_STATUS 0x57bb
5839#define mmDP_DPHY_FAST_TRAINING 0x4abc
5840#define mmDP0_DP_DPHY_FAST_TRAINING 0x4abc
5841#define mmDP1_DP_DPHY_FAST_TRAINING 0x4bbc
5842#define mmDP2_DP_DPHY_FAST_TRAINING 0x4cbc
5843#define mmDP3_DP_DPHY_FAST_TRAINING 0x4dbc
5844#define mmDP4_DP_DPHY_FAST_TRAINING 0x4ebc
5845#define mmDP5_DP_DPHY_FAST_TRAINING 0x4fbc
5846#define mmDP6_DP_DPHY_FAST_TRAINING 0x54bc
5847#define mmDP7_DP_DPHY_FAST_TRAINING 0x56bc
5848#define mmDP8_DP_DPHY_FAST_TRAINING 0x57bc
5849#define mmDP_DPHY_FAST_TRAINING_STATUS 0x4abd
5850#define mmDP0_DP_DPHY_FAST_TRAINING_STATUS 0x4abd
5851#define mmDP1_DP_DPHY_FAST_TRAINING_STATUS 0x4bbd
5852#define mmDP2_DP_DPHY_FAST_TRAINING_STATUS 0x4cbd
5853#define mmDP3_DP_DPHY_FAST_TRAINING_STATUS 0x4dbd
5854#define mmDP4_DP_DPHY_FAST_TRAINING_STATUS 0x4ebd
5855#define mmDP5_DP_DPHY_FAST_TRAINING_STATUS 0x4fbd
5856#define mmDP6_DP_DPHY_FAST_TRAINING_STATUS 0x54bd
5857#define mmDP7_DP_DPHY_FAST_TRAINING_STATUS 0x56bd
5858#define mmDP8_DP_DPHY_FAST_TRAINING_STATUS 0x57bd
5859#define mmDP_DPHY_HBR2_PATTERN_CONTROL 0x4add
5860#define mmDP0_DP_DPHY_HBR2_PATTERN_CONTROL 0x4add
5861#define mmDP1_DP_DPHY_HBR2_PATTERN_CONTROL 0x4bdd
5862#define mmDP2_DP_DPHY_HBR2_PATTERN_CONTROL 0x4cdd
5863#define mmDP3_DP_DPHY_HBR2_PATTERN_CONTROL 0x4ddd
5864#define mmDP4_DP_DPHY_HBR2_PATTERN_CONTROL 0x4edd
5865#define mmDP5_DP_DPHY_HBR2_PATTERN_CONTROL 0x4fdd
5866#define mmDP6_DP_DPHY_HBR2_PATTERN_CONTROL 0x54dd
5867#define mmDP7_DP_DPHY_HBR2_PATTERN_CONTROL 0x56dd
5868#define mmDP8_DP_DPHY_HBR2_PATTERN_CONTROL 0x57dd
5869#define mmDP_MSA_V_TIMING_OVERRIDE1 0x4abe
5870#define mmDP0_DP_MSA_V_TIMING_OVERRIDE1 0x4abe
5871#define mmDP1_DP_MSA_V_TIMING_OVERRIDE1 0x4bbe
5872#define mmDP2_DP_MSA_V_TIMING_OVERRIDE1 0x4cbe
5873#define mmDP3_DP_MSA_V_TIMING_OVERRIDE1 0x4dbe
5874#define mmDP4_DP_MSA_V_TIMING_OVERRIDE1 0x4ebe
5875#define mmDP5_DP_MSA_V_TIMING_OVERRIDE1 0x4fbe
5876#define mmDP6_DP_MSA_V_TIMING_OVERRIDE1 0x54be
5877#define mmDP7_DP_MSA_V_TIMING_OVERRIDE1 0x56be
5878#define mmDP8_DP_MSA_V_TIMING_OVERRIDE1 0x57be
5879#define mmDP_MSA_V_TIMING_OVERRIDE2 0x4abf
5880#define mmDP0_DP_MSA_V_TIMING_OVERRIDE2 0x4abf
5881#define mmDP1_DP_MSA_V_TIMING_OVERRIDE2 0x4bbf
5882#define mmDP2_DP_MSA_V_TIMING_OVERRIDE2 0x4cbf
5883#define mmDP3_DP_MSA_V_TIMING_OVERRIDE2 0x4dbf
5884#define mmDP4_DP_MSA_V_TIMING_OVERRIDE2 0x4ebf
5885#define mmDP5_DP_MSA_V_TIMING_OVERRIDE2 0x4fbf
5886#define mmDP6_DP_MSA_V_TIMING_OVERRIDE2 0x54bf
5887#define mmDP7_DP_MSA_V_TIMING_OVERRIDE2 0x56bf
5888#define mmDP8_DP_MSA_V_TIMING_OVERRIDE2 0x57bf
5889#define mmDP_SEC_CNTL 0x4ac3
5890#define mmDP0_DP_SEC_CNTL 0x4ac3
5891#define mmDP1_DP_SEC_CNTL 0x4bc3
5892#define mmDP2_DP_SEC_CNTL 0x4cc3
5893#define mmDP3_DP_SEC_CNTL 0x4dc3
5894#define mmDP4_DP_SEC_CNTL 0x4ec3
5895#define mmDP5_DP_SEC_CNTL 0x4fc3
5896#define mmDP6_DP_SEC_CNTL 0x54c3
5897#define mmDP7_DP_SEC_CNTL 0x56c3
5898#define mmDP8_DP_SEC_CNTL 0x57c3
5899#define mmDP_SEC_CNTL1 0x4ac4
5900#define mmDP0_DP_SEC_CNTL1 0x4ac4
5901#define mmDP1_DP_SEC_CNTL1 0x4bc4
5902#define mmDP2_DP_SEC_CNTL1 0x4cc4
5903#define mmDP3_DP_SEC_CNTL1 0x4dc4
5904#define mmDP4_DP_SEC_CNTL1 0x4ec4
5905#define mmDP5_DP_SEC_CNTL1 0x4fc4
5906#define mmDP6_DP_SEC_CNTL1 0x54c4
5907#define mmDP7_DP_SEC_CNTL1 0x56c4
5908#define mmDP8_DP_SEC_CNTL1 0x57c4
5909#define mmDP_SEC_FRAMING1 0x4ac5
5910#define mmDP0_DP_SEC_FRAMING1 0x4ac5
5911#define mmDP1_DP_SEC_FRAMING1 0x4bc5
5912#define mmDP2_DP_SEC_FRAMING1 0x4cc5
5913#define mmDP3_DP_SEC_FRAMING1 0x4dc5
5914#define mmDP4_DP_SEC_FRAMING1 0x4ec5
5915#define mmDP5_DP_SEC_FRAMING1 0x4fc5
5916#define mmDP6_DP_SEC_FRAMING1 0x54c5
5917#define mmDP7_DP_SEC_FRAMING1 0x56c5
5918#define mmDP8_DP_SEC_FRAMING1 0x57c5
5919#define mmDP_SEC_FRAMING2 0x4ac6
5920#define mmDP0_DP_SEC_FRAMING2 0x4ac6
5921#define mmDP1_DP_SEC_FRAMING2 0x4bc6
5922#define mmDP2_DP_SEC_FRAMING2 0x4cc6
5923#define mmDP3_DP_SEC_FRAMING2 0x4dc6
5924#define mmDP4_DP_SEC_FRAMING2 0x4ec6
5925#define mmDP5_DP_SEC_FRAMING2 0x4fc6
5926#define mmDP6_DP_SEC_FRAMING2 0x54c6
5927#define mmDP7_DP_SEC_FRAMING2 0x56c6
5928#define mmDP8_DP_SEC_FRAMING2 0x57c6
5929#define mmDP_SEC_FRAMING3 0x4ac7
5930#define mmDP0_DP_SEC_FRAMING3 0x4ac7
5931#define mmDP1_DP_SEC_FRAMING3 0x4bc7
5932#define mmDP2_DP_SEC_FRAMING3 0x4cc7
5933#define mmDP3_DP_SEC_FRAMING3 0x4dc7
5934#define mmDP4_DP_SEC_FRAMING3 0x4ec7
5935#define mmDP5_DP_SEC_FRAMING3 0x4fc7
5936#define mmDP6_DP_SEC_FRAMING3 0x54c7
5937#define mmDP7_DP_SEC_FRAMING3 0x56c7
5938#define mmDP8_DP_SEC_FRAMING3 0x57c7
5939#define mmDP_SEC_FRAMING4 0x4ac8
5940#define mmDP0_DP_SEC_FRAMING4 0x4ac8
5941#define mmDP1_DP_SEC_FRAMING4 0x4bc8
5942#define mmDP2_DP_SEC_FRAMING4 0x4cc8
5943#define mmDP3_DP_SEC_FRAMING4 0x4dc8
5944#define mmDP4_DP_SEC_FRAMING4 0x4ec8
5945#define mmDP5_DP_SEC_FRAMING4 0x4fc8
5946#define mmDP6_DP_SEC_FRAMING4 0x54c8
5947#define mmDP7_DP_SEC_FRAMING4 0x56c8
5948#define mmDP8_DP_SEC_FRAMING4 0x57c8
5949#define mmDP_SEC_AUD_N 0x4ac9
5950#define mmDP0_DP_SEC_AUD_N 0x4ac9
5951#define mmDP1_DP_SEC_AUD_N 0x4bc9
5952#define mmDP2_DP_SEC_AUD_N 0x4cc9
5953#define mmDP3_DP_SEC_AUD_N 0x4dc9
5954#define mmDP4_DP_SEC_AUD_N 0x4ec9
5955#define mmDP5_DP_SEC_AUD_N 0x4fc9
5956#define mmDP6_DP_SEC_AUD_N 0x54c9
5957#define mmDP7_DP_SEC_AUD_N 0x56c9
5958#define mmDP8_DP_SEC_AUD_N 0x57c9
5959#define mmDP_SEC_AUD_N_READBACK 0x4aca
5960#define mmDP0_DP_SEC_AUD_N_READBACK 0x4aca
5961#define mmDP1_DP_SEC_AUD_N_READBACK 0x4bca
5962#define mmDP2_DP_SEC_AUD_N_READBACK 0x4cca
5963#define mmDP3_DP_SEC_AUD_N_READBACK 0x4dca
5964#define mmDP4_DP_SEC_AUD_N_READBACK 0x4eca
5965#define mmDP5_DP_SEC_AUD_N_READBACK 0x4fca
5966#define mmDP6_DP_SEC_AUD_N_READBACK 0x54ca
5967#define mmDP7_DP_SEC_AUD_N_READBACK 0x56ca
5968#define mmDP8_DP_SEC_AUD_N_READBACK 0x57ca
5969#define mmDP_SEC_AUD_M 0x4acb
5970#define mmDP0_DP_SEC_AUD_M 0x4acb
5971#define mmDP1_DP_SEC_AUD_M 0x4bcb
5972#define mmDP2_DP_SEC_AUD_M 0x4ccb
5973#define mmDP3_DP_SEC_AUD_M 0x4dcb
5974#define mmDP4_DP_SEC_AUD_M 0x4ecb
5975#define mmDP5_DP_SEC_AUD_M 0x4fcb
5976#define mmDP6_DP_SEC_AUD_M 0x54cb
5977#define mmDP7_DP_SEC_AUD_M 0x56cb
5978#define mmDP8_DP_SEC_AUD_M 0x57cb
5979#define mmDP_SEC_AUD_M_READBACK 0x4acc
5980#define mmDP0_DP_SEC_AUD_M_READBACK 0x4acc
5981#define mmDP1_DP_SEC_AUD_M_READBACK 0x4bcc
5982#define mmDP2_DP_SEC_AUD_M_READBACK 0x4ccc
5983#define mmDP3_DP_SEC_AUD_M_READBACK 0x4dcc
5984#define mmDP4_DP_SEC_AUD_M_READBACK 0x4ecc
5985#define mmDP5_DP_SEC_AUD_M_READBACK 0x4fcc
5986#define mmDP6_DP_SEC_AUD_M_READBACK 0x54cc
5987#define mmDP7_DP_SEC_AUD_M_READBACK 0x56cc
5988#define mmDP8_DP_SEC_AUD_M_READBACK 0x57cc
5989#define mmDP_SEC_TIMESTAMP 0x4acd
5990#define mmDP0_DP_SEC_TIMESTAMP 0x4acd
5991#define mmDP1_DP_SEC_TIMESTAMP 0x4bcd
5992#define mmDP2_DP_SEC_TIMESTAMP 0x4ccd
5993#define mmDP3_DP_SEC_TIMESTAMP 0x4dcd
5994#define mmDP4_DP_SEC_TIMESTAMP 0x4ecd
5995#define mmDP5_DP_SEC_TIMESTAMP 0x4fcd
5996#define mmDP6_DP_SEC_TIMESTAMP 0x54cd
5997#define mmDP7_DP_SEC_TIMESTAMP 0x56cd
5998#define mmDP8_DP_SEC_TIMESTAMP 0x57cd
5999#define mmDP_SEC_PACKET_CNTL 0x4ace
6000#define mmDP0_DP_SEC_PACKET_CNTL 0x4ace
6001#define mmDP1_DP_SEC_PACKET_CNTL 0x4bce
6002#define mmDP2_DP_SEC_PACKET_CNTL 0x4cce
6003#define mmDP3_DP_SEC_PACKET_CNTL 0x4dce
6004#define mmDP4_DP_SEC_PACKET_CNTL 0x4ece
6005#define mmDP5_DP_SEC_PACKET_CNTL 0x4fce
6006#define mmDP6_DP_SEC_PACKET_CNTL 0x54ce
6007#define mmDP7_DP_SEC_PACKET_CNTL 0x56ce
6008#define mmDP8_DP_SEC_PACKET_CNTL 0x57ce
6009#define mmDP_MSE_RATE_CNTL 0x4acf
6010#define mmDP0_DP_MSE_RATE_CNTL 0x4acf
6011#define mmDP1_DP_MSE_RATE_CNTL 0x4bcf
6012#define mmDP2_DP_MSE_RATE_CNTL 0x4ccf
6013#define mmDP3_DP_MSE_RATE_CNTL 0x4dcf
6014#define mmDP4_DP_MSE_RATE_CNTL 0x4ecf
6015#define mmDP5_DP_MSE_RATE_CNTL 0x4fcf
6016#define mmDP6_DP_MSE_RATE_CNTL 0x54cf
6017#define mmDP7_DP_MSE_RATE_CNTL 0x56cf
6018#define mmDP8_DP_MSE_RATE_CNTL 0x57cf
6019#define mmDP_MSE_RATE_UPDATE 0x4ad1
6020#define mmDP0_DP_MSE_RATE_UPDATE 0x4ad1
6021#define mmDP1_DP_MSE_RATE_UPDATE 0x4bd1
6022#define mmDP2_DP_MSE_RATE_UPDATE 0x4cd1
6023#define mmDP3_DP_MSE_RATE_UPDATE 0x4dd1
6024#define mmDP4_DP_MSE_RATE_UPDATE 0x4ed1
6025#define mmDP5_DP_MSE_RATE_UPDATE 0x4fd1
6026#define mmDP6_DP_MSE_RATE_UPDATE 0x54d1
6027#define mmDP7_DP_MSE_RATE_UPDATE 0x56d1
6028#define mmDP8_DP_MSE_RATE_UPDATE 0x57d1
6029#define mmDP_MSE_SAT0 0x4ad2
6030#define mmDP0_DP_MSE_SAT0 0x4ad2
6031#define mmDP1_DP_MSE_SAT0 0x4bd2
6032#define mmDP2_DP_MSE_SAT0 0x4cd2
6033#define mmDP3_DP_MSE_SAT0 0x4dd2
6034#define mmDP4_DP_MSE_SAT0 0x4ed2
6035#define mmDP5_DP_MSE_SAT0 0x4fd2
6036#define mmDP6_DP_MSE_SAT0 0x54d2
6037#define mmDP7_DP_MSE_SAT0 0x56d2
6038#define mmDP8_DP_MSE_SAT0 0x57d2
6039#define mmDP_MSE_SAT1 0x4ad3
6040#define mmDP0_DP_MSE_SAT1 0x4ad3
6041#define mmDP1_DP_MSE_SAT1 0x4bd3
6042#define mmDP2_DP_MSE_SAT1 0x4cd3
6043#define mmDP3_DP_MSE_SAT1 0x4dd3
6044#define mmDP4_DP_MSE_SAT1 0x4ed3
6045#define mmDP5_DP_MSE_SAT1 0x4fd3
6046#define mmDP6_DP_MSE_SAT1 0x54d3
6047#define mmDP7_DP_MSE_SAT1 0x56d3
6048#define mmDP8_DP_MSE_SAT1 0x57d3
6049#define mmDP_MSE_SAT2 0x4ad4
6050#define mmDP0_DP_MSE_SAT2 0x4ad4
6051#define mmDP1_DP_MSE_SAT2 0x4bd4
6052#define mmDP2_DP_MSE_SAT2 0x4cd4
6053#define mmDP3_DP_MSE_SAT2 0x4dd4
6054#define mmDP4_DP_MSE_SAT2 0x4ed4
6055#define mmDP5_DP_MSE_SAT2 0x4fd4
6056#define mmDP6_DP_MSE_SAT2 0x54d4
6057#define mmDP7_DP_MSE_SAT2 0x56d4
6058#define mmDP8_DP_MSE_SAT2 0x57d4
6059#define mmDP_MSE_SAT_UPDATE 0x4ad5
6060#define mmDP0_DP_MSE_SAT_UPDATE 0x4ad5
6061#define mmDP1_DP_MSE_SAT_UPDATE 0x4bd5
6062#define mmDP2_DP_MSE_SAT_UPDATE 0x4cd5
6063#define mmDP3_DP_MSE_SAT_UPDATE 0x4dd5
6064#define mmDP4_DP_MSE_SAT_UPDATE 0x4ed5
6065#define mmDP5_DP_MSE_SAT_UPDATE 0x4fd5
6066#define mmDP6_DP_MSE_SAT_UPDATE 0x54d5
6067#define mmDP7_DP_MSE_SAT_UPDATE 0x56d5
6068#define mmDP8_DP_MSE_SAT_UPDATE 0x57d5
6069#define mmDP_MSE_LINK_TIMING 0x4ad6
6070#define mmDP0_DP_MSE_LINK_TIMING 0x4ad6
6071#define mmDP1_DP_MSE_LINK_TIMING 0x4bd6
6072#define mmDP2_DP_MSE_LINK_TIMING 0x4cd6
6073#define mmDP3_DP_MSE_LINK_TIMING 0x4dd6
6074#define mmDP4_DP_MSE_LINK_TIMING 0x4ed6
6075#define mmDP5_DP_MSE_LINK_TIMING 0x4fd6
6076#define mmDP6_DP_MSE_LINK_TIMING 0x54d6
6077#define mmDP7_DP_MSE_LINK_TIMING 0x56d6
6078#define mmDP8_DP_MSE_LINK_TIMING 0x57d6
6079#define mmDP_MSE_MISC_CNTL 0x4ad7
6080#define mmDP0_DP_MSE_MISC_CNTL 0x4ad7
6081#define mmDP1_DP_MSE_MISC_CNTL 0x4bd7
6082#define mmDP2_DP_MSE_MISC_CNTL 0x4cd7
6083#define mmDP3_DP_MSE_MISC_CNTL 0x4dd7
6084#define mmDP4_DP_MSE_MISC_CNTL 0x4ed7
6085#define mmDP5_DP_MSE_MISC_CNTL 0x4fd7
6086#define mmDP6_DP_MSE_MISC_CNTL 0x54d7
6087#define mmDP7_DP_MSE_MISC_CNTL 0x56d7
6088#define mmDP8_DP_MSE_MISC_CNTL 0x57d7
6089#define mmDP_MSE_SAT0_STATUS 0x4adf
6090#define mmDP0_DP_MSE_SAT0_STATUS 0x4adf
6091#define mmDP1_DP_MSE_SAT0_STATUS 0x4bdf
6092#define mmDP2_DP_MSE_SAT0_STATUS 0x4cdf
6093#define mmDP3_DP_MSE_SAT0_STATUS 0x4ddf
6094#define mmDP4_DP_MSE_SAT0_STATUS 0x4edf
6095#define mmDP5_DP_MSE_SAT0_STATUS 0x4fdf
6096#define mmDP6_DP_MSE_SAT0_STATUS 0x54df
6097#define mmDP7_DP_MSE_SAT0_STATUS 0x56df
6098#define mmDP8_DP_MSE_SAT0_STATUS 0x57df
6099#define mmDP_MSE_SAT1_STATUS 0x4ae0
6100#define mmDP0_DP_MSE_SAT1_STATUS 0x4ae0
6101#define mmDP1_DP_MSE_SAT1_STATUS 0x4be0
6102#define mmDP2_DP_MSE_SAT1_STATUS 0x4ce0
6103#define mmDP3_DP_MSE_SAT1_STATUS 0x4de0
6104#define mmDP4_DP_MSE_SAT1_STATUS 0x4ee0
6105#define mmDP5_DP_MSE_SAT1_STATUS 0x4fe0
6106#define mmDP6_DP_MSE_SAT1_STATUS 0x54e0
6107#define mmDP7_DP_MSE_SAT1_STATUS 0x56e0
6108#define mmDP8_DP_MSE_SAT1_STATUS 0x57e0
6109#define mmDP_MSE_SAT2_STATUS 0x4ae1
6110#define mmDP0_DP_MSE_SAT2_STATUS 0x4ae1
6111#define mmDP1_DP_MSE_SAT2_STATUS 0x4be1
6112#define mmDP2_DP_MSE_SAT2_STATUS 0x4ce1
6113#define mmDP3_DP_MSE_SAT2_STATUS 0x4de1
6114#define mmDP4_DP_MSE_SAT2_STATUS 0x4ee1
6115#define mmDP5_DP_MSE_SAT2_STATUS 0x4fe1
6116#define mmDP6_DP_MSE_SAT2_STATUS 0x54e1
6117#define mmDP7_DP_MSE_SAT2_STATUS 0x56e1
6118#define mmDP8_DP_MSE_SAT2_STATUS 0x57e1
6119#define mmDP_TEST_DEBUG_INDEX 0x4ad8
6120#define mmDP0_DP_TEST_DEBUG_INDEX 0x4ad8
6121#define mmDP1_DP_TEST_DEBUG_INDEX 0x4bd8
6122#define mmDP2_DP_TEST_DEBUG_INDEX 0x4cd8
6123#define mmDP3_DP_TEST_DEBUG_INDEX 0x4dd8
6124#define mmDP4_DP_TEST_DEBUG_INDEX 0x4ed8
6125#define mmDP5_DP_TEST_DEBUG_INDEX 0x4fd8
6126#define mmDP6_DP_TEST_DEBUG_INDEX 0x54d8
6127#define mmDP7_DP_TEST_DEBUG_INDEX 0x56d8
6128#define mmDP8_DP_TEST_DEBUG_INDEX 0x57d8
6129#define mmDP_TEST_DEBUG_DATA 0x4ad9
6130#define mmDP0_DP_TEST_DEBUG_DATA 0x4ad9
6131#define mmDP1_DP_TEST_DEBUG_DATA 0x4bd9
6132#define mmDP2_DP_TEST_DEBUG_DATA 0x4cd9
6133#define mmDP3_DP_TEST_DEBUG_DATA 0x4dd9
6134#define mmDP4_DP_TEST_DEBUG_DATA 0x4ed9
6135#define mmDP5_DP_TEST_DEBUG_DATA 0x4fd9
6136#define mmDP6_DP_TEST_DEBUG_DATA 0x54d9
6137#define mmDP7_DP_TEST_DEBUG_DATA 0x56d9
6138#define mmDP8_DP_TEST_DEBUG_DATA 0x57d9
6139#define mmDP_FE_TEST_DEBUG_INDEX 0x4ada
6140#define mmDP0_DP_FE_TEST_DEBUG_INDEX 0x4ada
6141#define mmDP1_DP_FE_TEST_DEBUG_INDEX 0x4bda
6142#define mmDP2_DP_FE_TEST_DEBUG_INDEX 0x4cda
6143#define mmDP3_DP_FE_TEST_DEBUG_INDEX 0x4dda
6144#define mmDP4_DP_FE_TEST_DEBUG_INDEX 0x4eda
6145#define mmDP5_DP_FE_TEST_DEBUG_INDEX 0x4fda
6146#define mmDP6_DP_FE_TEST_DEBUG_INDEX 0x54da
6147#define mmDP7_DP_FE_TEST_DEBUG_INDEX 0x56da
6148#define mmDP8_DP_FE_TEST_DEBUG_INDEX 0x57da
6149#define mmDP_FE_TEST_DEBUG_DATA 0x4adb
6150#define mmDP0_DP_FE_TEST_DEBUG_DATA 0x4adb
6151#define mmDP1_DP_FE_TEST_DEBUG_DATA 0x4bdb
6152#define mmDP2_DP_FE_TEST_DEBUG_DATA 0x4cdb
6153#define mmDP3_DP_FE_TEST_DEBUG_DATA 0x4ddb
6154#define mmDP4_DP_FE_TEST_DEBUG_DATA 0x4edb
6155#define mmDP5_DP_FE_TEST_DEBUG_DATA 0x4fdb
6156#define mmDP6_DP_FE_TEST_DEBUG_DATA 0x54db
6157#define mmDP7_DP_FE_TEST_DEBUG_DATA 0x56db
6158#define mmDP8_DP_FE_TEST_DEBUG_DATA 0x57db
6159#define mmAUX_CONTROL 0x5c00
6160#define mmDP_AUX0_AUX_CONTROL 0x5c00
6161#define mmDP_AUX1_AUX_CONTROL 0x5c1c
6162#define mmDP_AUX2_AUX_CONTROL 0x5c38
6163#define mmDP_AUX3_AUX_CONTROL 0x5c54
6164#define mmDP_AUX4_AUX_CONTROL 0x5c70
6165#define mmDP_AUX5_AUX_CONTROL 0x5c8c
6166#define mmAUX_SW_CONTROL 0x5c01
6167#define mmDP_AUX0_AUX_SW_CONTROL 0x5c01
6168#define mmDP_AUX1_AUX_SW_CONTROL 0x5c1d
6169#define mmDP_AUX2_AUX_SW_CONTROL 0x5c39
6170#define mmDP_AUX3_AUX_SW_CONTROL 0x5c55
6171#define mmDP_AUX4_AUX_SW_CONTROL 0x5c71
6172#define mmDP_AUX5_AUX_SW_CONTROL 0x5c8d
6173#define mmAUX_ARB_CONTROL 0x5c02
6174#define mmDP_AUX0_AUX_ARB_CONTROL 0x5c02
6175#define mmDP_AUX1_AUX_ARB_CONTROL 0x5c1e
6176#define mmDP_AUX2_AUX_ARB_CONTROL 0x5c3a
6177#define mmDP_AUX3_AUX_ARB_CONTROL 0x5c56
6178#define mmDP_AUX4_AUX_ARB_CONTROL 0x5c72
6179#define mmDP_AUX5_AUX_ARB_CONTROL 0x5c8e
6180#define mmAUX_INTERRUPT_CONTROL 0x5c03
6181#define mmDP_AUX0_AUX_INTERRUPT_CONTROL 0x5c03
6182#define mmDP_AUX1_AUX_INTERRUPT_CONTROL 0x5c1f
6183#define mmDP_AUX2_AUX_INTERRUPT_CONTROL 0x5c3b
6184#define mmDP_AUX3_AUX_INTERRUPT_CONTROL 0x5c57
6185#define mmDP_AUX4_AUX_INTERRUPT_CONTROL 0x5c73
6186#define mmDP_AUX5_AUX_INTERRUPT_CONTROL 0x5c8f
6187#define mmAUX_SW_STATUS 0x5c04
6188#define mmDP_AUX0_AUX_SW_STATUS 0x5c04
6189#define mmDP_AUX1_AUX_SW_STATUS 0x5c20
6190#define mmDP_AUX2_AUX_SW_STATUS 0x5c3c
6191#define mmDP_AUX3_AUX_SW_STATUS 0x5c58
6192#define mmDP_AUX4_AUX_SW_STATUS 0x5c74
6193#define mmDP_AUX5_AUX_SW_STATUS 0x5c90
6194#define mmAUX_LS_STATUS 0x5c05
6195#define mmDP_AUX0_AUX_LS_STATUS 0x5c05
6196#define mmDP_AUX1_AUX_LS_STATUS 0x5c21
6197#define mmDP_AUX2_AUX_LS_STATUS 0x5c3d
6198#define mmDP_AUX3_AUX_LS_STATUS 0x5c59
6199#define mmDP_AUX4_AUX_LS_STATUS 0x5c75
6200#define mmDP_AUX5_AUX_LS_STATUS 0x5c91
6201#define mmAUX_SW_DATA 0x5c06
6202#define mmDP_AUX0_AUX_SW_DATA 0x5c06
6203#define mmDP_AUX1_AUX_SW_DATA 0x5c22
6204#define mmDP_AUX2_AUX_SW_DATA 0x5c3e
6205#define mmDP_AUX3_AUX_SW_DATA 0x5c5a
6206#define mmDP_AUX4_AUX_SW_DATA 0x5c76
6207#define mmDP_AUX5_AUX_SW_DATA 0x5c92
6208#define mmAUX_LS_DATA 0x5c07
6209#define mmDP_AUX0_AUX_LS_DATA 0x5c07
6210#define mmDP_AUX1_AUX_LS_DATA 0x5c23
6211#define mmDP_AUX2_AUX_LS_DATA 0x5c3f
6212#define mmDP_AUX3_AUX_LS_DATA 0x5c5b
6213#define mmDP_AUX4_AUX_LS_DATA 0x5c77
6214#define mmDP_AUX5_AUX_LS_DATA 0x5c93
6215#define mmAUX_DPHY_TX_REF_CONTROL 0x5c08
6216#define mmDP_AUX0_AUX_DPHY_TX_REF_CONTROL 0x5c08
6217#define mmDP_AUX1_AUX_DPHY_TX_REF_CONTROL 0x5c24
6218#define mmDP_AUX2_AUX_DPHY_TX_REF_CONTROL 0x5c40
6219#define mmDP_AUX3_AUX_DPHY_TX_REF_CONTROL 0x5c5c
6220#define mmDP_AUX4_AUX_DPHY_TX_REF_CONTROL 0x5c78
6221#define mmDP_AUX5_AUX_DPHY_TX_REF_CONTROL 0x5c94
6222#define mmAUX_DPHY_TX_CONTROL 0x5c09
6223#define mmDP_AUX0_AUX_DPHY_TX_CONTROL 0x5c09
6224#define mmDP_AUX1_AUX_DPHY_TX_CONTROL 0x5c25
6225#define mmDP_AUX2_AUX_DPHY_TX_CONTROL 0x5c41
6226#define mmDP_AUX3_AUX_DPHY_TX_CONTROL 0x5c5d
6227#define mmDP_AUX4_AUX_DPHY_TX_CONTROL 0x5c79
6228#define mmDP_AUX5_AUX_DPHY_TX_CONTROL 0x5c95
6229#define mmAUX_DPHY_RX_CONTROL0 0x5c0a
6230#define mmDP_AUX0_AUX_DPHY_RX_CONTROL0 0x5c0a
6231#define mmDP_AUX1_AUX_DPHY_RX_CONTROL0 0x5c26
6232#define mmDP_AUX2_AUX_DPHY_RX_CONTROL0 0x5c42
6233#define mmDP_AUX3_AUX_DPHY_RX_CONTROL0 0x5c5e
6234#define mmDP_AUX4_AUX_DPHY_RX_CONTROL0 0x5c7a
6235#define mmDP_AUX5_AUX_DPHY_RX_CONTROL0 0x5c96
6236#define mmAUX_DPHY_RX_CONTROL1 0x5c0b
6237#define mmDP_AUX0_AUX_DPHY_RX_CONTROL1 0x5c0b
6238#define mmDP_AUX1_AUX_DPHY_RX_CONTROL1 0x5c27
6239#define mmDP_AUX2_AUX_DPHY_RX_CONTROL1 0x5c43
6240#define mmDP_AUX3_AUX_DPHY_RX_CONTROL1 0x5c5f
6241#define mmDP_AUX4_AUX_DPHY_RX_CONTROL1 0x5c7b
6242#define mmDP_AUX5_AUX_DPHY_RX_CONTROL1 0x5c97
6243#define mmAUX_DPHY_TX_STATUS 0x5c0c
6244#define mmDP_AUX0_AUX_DPHY_TX_STATUS 0x5c0c
6245#define mmDP_AUX1_AUX_DPHY_TX_STATUS 0x5c28
6246#define mmDP_AUX2_AUX_DPHY_TX_STATUS 0x5c44
6247#define mmDP_AUX3_AUX_DPHY_TX_STATUS 0x5c60
6248#define mmDP_AUX4_AUX_DPHY_TX_STATUS 0x5c7c
6249#define mmDP_AUX5_AUX_DPHY_TX_STATUS 0x5c98
6250#define mmAUX_DPHY_RX_STATUS 0x5c0d
6251#define mmDP_AUX0_AUX_DPHY_RX_STATUS 0x5c0d
6252#define mmDP_AUX1_AUX_DPHY_RX_STATUS 0x5c29
6253#define mmDP_AUX2_AUX_DPHY_RX_STATUS 0x5c45
6254#define mmDP_AUX3_AUX_DPHY_RX_STATUS 0x5c61
6255#define mmDP_AUX4_AUX_DPHY_RX_STATUS 0x5c7d
6256#define mmDP_AUX5_AUX_DPHY_RX_STATUS 0x5c99
6257#define mmAUX_GTC_SYNC_ERROR_CONTROL 0x5c0f
6258#define mmDP_AUX0_AUX_GTC_SYNC_ERROR_CONTROL 0x5c0f
6259#define mmDP_AUX1_AUX_GTC_SYNC_ERROR_CONTROL 0x5c2b
6260#define mmDP_AUX2_AUX_GTC_SYNC_ERROR_CONTROL 0x5c47
6261#define mmDP_AUX3_AUX_GTC_SYNC_ERROR_CONTROL 0x5c63
6262#define mmDP_AUX4_AUX_GTC_SYNC_ERROR_CONTROL 0x5c7f
6263#define mmDP_AUX5_AUX_GTC_SYNC_ERROR_CONTROL 0x5c9b
6264#define mmAUX_GTC_SYNC_CONTROLLER_STATUS 0x5c10
6265#define mmDP_AUX0_AUX_GTC_SYNC_CONTROLLER_STATUS 0x5c10
6266#define mmDP_AUX1_AUX_GTC_SYNC_CONTROLLER_STATUS 0x5c2c
6267#define mmDP_AUX2_AUX_GTC_SYNC_CONTROLLER_STATUS 0x5c48
6268#define mmDP_AUX3_AUX_GTC_SYNC_CONTROLLER_STATUS 0x5c64
6269#define mmDP_AUX4_AUX_GTC_SYNC_CONTROLLER_STATUS 0x5c80
6270#define mmDP_AUX5_AUX_GTC_SYNC_CONTROLLER_STATUS 0x5c9c
6271#define mmAUX_GTC_SYNC_STATUS 0x5c11
6272#define mmDP_AUX0_AUX_GTC_SYNC_STATUS 0x5c11
6273#define mmDP_AUX1_AUX_GTC_SYNC_STATUS 0x5c2d
6274#define mmDP_AUX2_AUX_GTC_SYNC_STATUS 0x5c49
6275#define mmDP_AUX3_AUX_GTC_SYNC_STATUS 0x5c65
6276#define mmDP_AUX4_AUX_GTC_SYNC_STATUS 0x5c81
6277#define mmDP_AUX5_AUX_GTC_SYNC_STATUS 0x5c9d
6278#define mmAUX_TEST_DEBUG_INDEX 0x5c14
6279#define mmDP_AUX0_AUX_TEST_DEBUG_INDEX 0x5c14
6280#define mmDP_AUX1_AUX_TEST_DEBUG_INDEX 0x5c30
6281#define mmDP_AUX2_AUX_TEST_DEBUG_INDEX 0x5c4c
6282#define mmDP_AUX3_AUX_TEST_DEBUG_INDEX 0x5c68
6283#define mmDP_AUX4_AUX_TEST_DEBUG_INDEX 0x5c84
6284#define mmDP_AUX5_AUX_TEST_DEBUG_INDEX 0x5ca0
6285#define mmAUX_TEST_DEBUG_DATA 0x5c15
6286#define mmDP_AUX0_AUX_TEST_DEBUG_DATA 0x5c15
6287#define mmDP_AUX1_AUX_TEST_DEBUG_DATA 0x5c31
6288#define mmDP_AUX2_AUX_TEST_DEBUG_DATA 0x5c4d
6289#define mmDP_AUX3_AUX_TEST_DEBUG_DATA 0x5c69
6290#define mmDP_AUX4_AUX_TEST_DEBUG_DATA 0x5c85
6291#define mmDP_AUX5_AUX_TEST_DEBUG_DATA 0x5ca1
6292#define ixDP_AUX_DEBUG_A 0x10
6293#define ixDP_AUX_DEBUG_B 0x11
6294#define ixDP_AUX_DEBUG_C 0x12
6295#define ixDP_AUX_DEBUG_D 0x13
6296#define ixDP_AUX_DEBUG_E 0x14
6297#define ixDP_AUX_DEBUG_F 0x15
6298#define ixDP_AUX_DEBUG_G 0x16
6299#define ixDP_AUX_DEBUG_H 0x17
6300#define ixDP_AUX_DEBUG_I 0x18
6301#define ixDP_AUX_DEBUG_J 0x19
6302#define ixDP_AUX_DEBUG_K 0x1a
6303#define ixDP_AUX_DEBUG_L 0x1b
6304#define ixDP_AUX_DEBUG_M 0x1c
6305#define ixDP_AUX_DEBUG_N 0x1d
6306#define ixDP_AUX_DEBUG_O 0x1e
6307#define ixDP_AUX_DEBUG_P 0x1f
6308#define ixDP_AUX_DEBUG_Q 0x20
6309#define mmDVO_ENABLE 0x16a0
6310#define mmDVO_SOURCE_SELECT 0x16a1
6311#define mmDVO_OUTPUT 0x16a2
6312#define mmDVO_CONTROL 0x16a3
6313#define mmDVO_CRC_EN 0x16a4
6314#define mmDVO_CRC2_SIG_MASK 0x16a5
6315#define mmDVO_CRC2_SIG_RESULT 0x16a6
6316#define mmDVO_FIFO_ERROR_STATUS 0x16a7
6317#define mmDVO_TEST_DEBUG_INDEX 0x16a8
6318#define mmDVO_TEST_DEBUG_DATA 0x16a9
6319#define mmFBC_CNTL 0x280
6320#define mmFBC_IDLE_FORCE_CLEAR_MASK 0x282
6321#define mmFBC_START_STOP_DELAY 0x283
6322#define mmFBC_COMP_CNTL 0x284
6323#define mmFBC_COMP_MODE 0x285
6324#define mmFBC_DEBUG0 0x286
6325#define mmFBC_DEBUG1 0x287
6326#define mmFBC_DEBUG2 0x288
6327#define mmFBC_IND_LUT0 0x289
6328#define mmFBC_IND_LUT1 0x28a
6329#define mmFBC_IND_LUT2 0x28b
6330#define mmFBC_IND_LUT3 0x28c
6331#define mmFBC_IND_LUT4 0x28d
6332#define mmFBC_IND_LUT5 0x28e
6333#define mmFBC_IND_LUT6 0x28f
6334#define mmFBC_IND_LUT7 0x290
6335#define mmFBC_IND_LUT8 0x291
6336#define mmFBC_IND_LUT9 0x292
6337#define mmFBC_IND_LUT10 0x293
6338#define mmFBC_IND_LUT11 0x294
6339#define mmFBC_IND_LUT12 0x295
6340#define mmFBC_IND_LUT13 0x296
6341#define mmFBC_IND_LUT14 0x297
6342#define mmFBC_IND_LUT15 0x298
6343#define mmFBC_CSM_REGION_OFFSET_01 0x299
6344#define mmFBC_CSM_REGION_OFFSET_23 0x29a
6345#define mmFBC_CLIENT_REGION_MASK 0x29b
6346#define mmFBC_DEBUG_COMP 0x29c
6347#define mmFBC_DEBUG_CSR 0x29d
6348#define mmFBC_DEBUG_CSR_RDATA 0x29e
6349#define mmFBC_DEBUG_CSR_WDATA 0x29f
6350#define mmFBC_DEBUG_CSR_RDATA_HI 0x2a0
6351#define mmFBC_DEBUG_CSR_WDATA_HI 0x2a1
6352#define mmFBC_MISC 0x2a2
6353#define mmFBC_STATUS 0x2a3
6354#define mmFBC_ALPHA_CNTL 0x2a6
6355#define mmFBC_ALPHA_RGB_OVERRIDE 0x2a7
6356#define mmFBC_TEST_DEBUG_INDEX 0x2a4
6357#define mmFBC_TEST_DEBUG_DATA 0x2a5
6358#define mmFMT_CLAMP_COMPONENT_R 0x1be8
6359#define mmFMT0_FMT_CLAMP_COMPONENT_R 0x1be8
6360#define mmFMT1_FMT_CLAMP_COMPONENT_R 0x1de8
6361#define mmFMT2_FMT_CLAMP_COMPONENT_R 0x1fe8
6362#define mmFMT3_FMT_CLAMP_COMPONENT_R 0x41e8
6363#define mmFMT4_FMT_CLAMP_COMPONENT_R 0x43e8
6364#define mmFMT5_FMT_CLAMP_COMPONENT_R 0x45e8
6365#define mmFMT_CLAMP_COMPONENT_G 0x1be9
6366#define mmFMT0_FMT_CLAMP_COMPONENT_G 0x1be9
6367#define mmFMT1_FMT_CLAMP_COMPONENT_G 0x1de9
6368#define mmFMT2_FMT_CLAMP_COMPONENT_G 0x1fe9
6369#define mmFMT3_FMT_CLAMP_COMPONENT_G 0x41e9
6370#define mmFMT4_FMT_CLAMP_COMPONENT_G 0x43e9
6371#define mmFMT5_FMT_CLAMP_COMPONENT_G 0x45e9
6372#define mmFMT_CLAMP_COMPONENT_B 0x1bea
6373#define mmFMT0_FMT_CLAMP_COMPONENT_B 0x1bea
6374#define mmFMT1_FMT_CLAMP_COMPONENT_B 0x1dea
6375#define mmFMT2_FMT_CLAMP_COMPONENT_B 0x1fea
6376#define mmFMT3_FMT_CLAMP_COMPONENT_B 0x41ea
6377#define mmFMT4_FMT_CLAMP_COMPONENT_B 0x43ea
6378#define mmFMT5_FMT_CLAMP_COMPONENT_B 0x45ea
6379#define mmFMT_DYNAMIC_EXP_CNTL 0x1bed
6380#define mmFMT0_FMT_DYNAMIC_EXP_CNTL 0x1bed
6381#define mmFMT1_FMT_DYNAMIC_EXP_CNTL 0x1ded
6382#define mmFMT2_FMT_DYNAMIC_EXP_CNTL 0x1fed
6383#define mmFMT3_FMT_DYNAMIC_EXP_CNTL 0x41ed
6384#define mmFMT4_FMT_DYNAMIC_EXP_CNTL 0x43ed
6385#define mmFMT5_FMT_DYNAMIC_EXP_CNTL 0x45ed
6386#define mmFMT_CONTROL 0x1bee
6387#define mmFMT0_FMT_CONTROL 0x1bee
6388#define mmFMT1_FMT_CONTROL 0x1dee
6389#define mmFMT2_FMT_CONTROL 0x1fee
6390#define mmFMT3_FMT_CONTROL 0x41ee
6391#define mmFMT4_FMT_CONTROL 0x43ee
6392#define mmFMT5_FMT_CONTROL 0x45ee
6393#define mmFMT_BIT_DEPTH_CONTROL 0x1bf2
6394#define mmFMT0_FMT_BIT_DEPTH_CONTROL 0x1bf2
6395#define mmFMT1_FMT_BIT_DEPTH_CONTROL 0x1df2
6396#define mmFMT2_FMT_BIT_DEPTH_CONTROL 0x1ff2
6397#define mmFMT3_FMT_BIT_DEPTH_CONTROL 0x41f2
6398#define mmFMT4_FMT_BIT_DEPTH_CONTROL 0x43f2
6399#define mmFMT5_FMT_BIT_DEPTH_CONTROL 0x45f2
6400#define mmFMT_DITHER_RAND_R_SEED 0x1bf3
6401#define mmFMT0_FMT_DITHER_RAND_R_SEED 0x1bf3
6402#define mmFMT1_FMT_DITHER_RAND_R_SEED 0x1df3
6403#define mmFMT2_FMT_DITHER_RAND_R_SEED 0x1ff3
6404#define mmFMT3_FMT_DITHER_RAND_R_SEED 0x41f3
6405#define mmFMT4_FMT_DITHER_RAND_R_SEED 0x43f3
6406#define mmFMT5_FMT_DITHER_RAND_R_SEED 0x45f3
6407#define mmFMT_DITHER_RAND_G_SEED 0x1bf4
6408#define mmFMT0_FMT_DITHER_RAND_G_SEED 0x1bf4
6409#define mmFMT1_FMT_DITHER_RAND_G_SEED 0x1df4
6410#define mmFMT2_FMT_DITHER_RAND_G_SEED 0x1ff4
6411#define mmFMT3_FMT_DITHER_RAND_G_SEED 0x41f4
6412#define mmFMT4_FMT_DITHER_RAND_G_SEED 0x43f4
6413#define mmFMT5_FMT_DITHER_RAND_G_SEED 0x45f4
6414#define mmFMT_DITHER_RAND_B_SEED 0x1bf5
6415#define mmFMT0_FMT_DITHER_RAND_B_SEED 0x1bf5
6416#define mmFMT1_FMT_DITHER_RAND_B_SEED 0x1df5
6417#define mmFMT2_FMT_DITHER_RAND_B_SEED 0x1ff5
6418#define mmFMT3_FMT_DITHER_RAND_B_SEED 0x41f5
6419#define mmFMT4_FMT_DITHER_RAND_B_SEED 0x43f5
6420#define mmFMT5_FMT_DITHER_RAND_B_SEED 0x45f5
6421#define mmFMT_TEMPORAL_DITHER_PATTERN_CONTROL 0x1bf6
6422#define mmFMT0_FMT_TEMPORAL_DITHER_PATTERN_CONTROL 0x1bf6
6423#define mmFMT1_FMT_TEMPORAL_DITHER_PATTERN_CONTROL 0x1df6
6424#define mmFMT2_FMT_TEMPORAL_DITHER_PATTERN_CONTROL 0x1ff6
6425#define mmFMT3_FMT_TEMPORAL_DITHER_PATTERN_CONTROL 0x41f6
6426#define mmFMT4_FMT_TEMPORAL_DITHER_PATTERN_CONTROL 0x43f6
6427#define mmFMT5_FMT_TEMPORAL_DITHER_PATTERN_CONTROL 0x45f6
6428#define mmFMT_TEMPORAL_DITHER_PROGRAMMABLE_PATTERN_S_MATRIX 0x1bf7
6429#define mmFMT0_FMT_TEMPORAL_DITHER_PROGRAMMABLE_PATTERN_S_MATRIX 0x1bf7
6430#define mmFMT1_FMT_TEMPORAL_DITHER_PROGRAMMABLE_PATTERN_S_MATRIX 0x1df7
6431#define mmFMT2_FMT_TEMPORAL_DITHER_PROGRAMMABLE_PATTERN_S_MATRIX 0x1ff7
6432#define mmFMT3_FMT_TEMPORAL_DITHER_PROGRAMMABLE_PATTERN_S_MATRIX 0x41f7
6433#define mmFMT4_FMT_TEMPORAL_DITHER_PROGRAMMABLE_PATTERN_S_MATRIX 0x43f7
6434#define mmFMT5_FMT_TEMPORAL_DITHER_PROGRAMMABLE_PATTERN_S_MATRIX 0x45f7
6435#define mmFMT_TEMPORAL_DITHER_PROGRAMMABLE_PATTERN_T_MATRIX 0x1bf8
6436#define mmFMT0_FMT_TEMPORAL_DITHER_PROGRAMMABLE_PATTERN_T_MATRIX 0x1bf8
6437#define mmFMT1_FMT_TEMPORAL_DITHER_PROGRAMMABLE_PATTERN_T_MATRIX 0x1df8
6438#define mmFMT2_FMT_TEMPORAL_DITHER_PROGRAMMABLE_PATTERN_T_MATRIX 0x1ff8
6439#define mmFMT3_FMT_TEMPORAL_DITHER_PROGRAMMABLE_PATTERN_T_MATRIX 0x41f8
6440#define mmFMT4_FMT_TEMPORAL_DITHER_PROGRAMMABLE_PATTERN_T_MATRIX 0x43f8
6441#define mmFMT5_FMT_TEMPORAL_DITHER_PROGRAMMABLE_PATTERN_T_MATRIX 0x45f8
6442#define mmFMT_CLAMP_CNTL 0x1bf9
6443#define mmFMT0_FMT_CLAMP_CNTL 0x1bf9
6444#define mmFMT1_FMT_CLAMP_CNTL 0x1df9
6445#define mmFMT2_FMT_CLAMP_CNTL 0x1ff9
6446#define mmFMT3_FMT_CLAMP_CNTL 0x41f9
6447#define mmFMT4_FMT_CLAMP_CNTL 0x43f9
6448#define mmFMT5_FMT_CLAMP_CNTL 0x45f9
6449#define mmFMT_CRC_CNTL 0x1bfa
6450#define mmFMT0_FMT_CRC_CNTL 0x1bfa
6451#define mmFMT1_FMT_CRC_CNTL 0x1dfa
6452#define mmFMT2_FMT_CRC_CNTL 0x1ffa
6453#define mmFMT3_FMT_CRC_CNTL 0x41fa
6454#define mmFMT4_FMT_CRC_CNTL 0x43fa
6455#define mmFMT5_FMT_CRC_CNTL 0x45fa
6456#define mmFMT_CRC_SIG_RED_GREEN_MASK 0x1bfb
6457#define mmFMT0_FMT_CRC_SIG_RED_GREEN_MASK 0x1bfb
6458#define mmFMT1_FMT_CRC_SIG_RED_GREEN_MASK 0x1dfb
6459#define mmFMT2_FMT_CRC_SIG_RED_GREEN_MASK 0x1ffb
6460#define mmFMT3_FMT_CRC_SIG_RED_GREEN_MASK 0x41fb
6461#define mmFMT4_FMT_CRC_SIG_RED_GREEN_MASK 0x43fb
6462#define mmFMT5_FMT_CRC_SIG_RED_GREEN_MASK 0x45fb
6463#define mmFMT_CRC_SIG_BLUE_CONTROL_MASK 0x1bfc
6464#define mmFMT0_FMT_CRC_SIG_BLUE_CONTROL_MASK 0x1bfc
6465#define mmFMT1_FMT_CRC_SIG_BLUE_CONTROL_MASK 0x1dfc
6466#define mmFMT2_FMT_CRC_SIG_BLUE_CONTROL_MASK 0x1ffc
6467#define mmFMT3_FMT_CRC_SIG_BLUE_CONTROL_MASK 0x41fc
6468#define mmFMT4_FMT_CRC_SIG_BLUE_CONTROL_MASK 0x43fc
6469#define mmFMT5_FMT_CRC_SIG_BLUE_CONTROL_MASK 0x45fc
6470#define mmFMT_CRC_SIG_RED_GREEN 0x1bfd
6471#define mmFMT0_FMT_CRC_SIG_RED_GREEN 0x1bfd
6472#define mmFMT1_FMT_CRC_SIG_RED_GREEN 0x1dfd
6473#define mmFMT2_FMT_CRC_SIG_RED_GREEN 0x1ffd
6474#define mmFMT3_FMT_CRC_SIG_RED_GREEN 0x41fd
6475#define mmFMT4_FMT_CRC_SIG_RED_GREEN 0x43fd
6476#define mmFMT5_FMT_CRC_SIG_RED_GREEN 0x45fd
6477#define mmFMT_CRC_SIG_BLUE_CONTROL 0x1bfe
6478#define mmFMT0_FMT_CRC_SIG_BLUE_CONTROL 0x1bfe
6479#define mmFMT1_FMT_CRC_SIG_BLUE_CONTROL 0x1dfe
6480#define mmFMT2_FMT_CRC_SIG_BLUE_CONTROL 0x1ffe
6481#define mmFMT3_FMT_CRC_SIG_BLUE_CONTROL 0x41fe
6482#define mmFMT4_FMT_CRC_SIG_BLUE_CONTROL 0x43fe
6483#define mmFMT5_FMT_CRC_SIG_BLUE_CONTROL 0x45fe
6484#define mmFMT_DEBUG_CNTL 0x1bff
6485#define mmFMT0_FMT_DEBUG_CNTL 0x1bff
6486#define mmFMT1_FMT_DEBUG_CNTL 0x1dff
6487#define mmFMT2_FMT_DEBUG_CNTL 0x1fff
6488#define mmFMT3_FMT_DEBUG_CNTL 0x41ff
6489#define mmFMT4_FMT_DEBUG_CNTL 0x43ff
6490#define mmFMT5_FMT_DEBUG_CNTL 0x45ff
6491#define mmFMT_SIDE_BY_SIDE_STEREO_CONTROL 0x1bf0
6492#define mmFMT0_FMT_SIDE_BY_SIDE_STEREO_CONTROL 0x1bf0
6493#define mmFMT1_FMT_SIDE_BY_SIDE_STEREO_CONTROL 0x1df0
6494#define mmFMT2_FMT_SIDE_BY_SIDE_STEREO_CONTROL 0x1ff0
6495#define mmFMT3_FMT_SIDE_BY_SIDE_STEREO_CONTROL 0x41f0
6496#define mmFMT4_FMT_SIDE_BY_SIDE_STEREO_CONTROL 0x43f0
6497#define mmFMT5_FMT_SIDE_BY_SIDE_STEREO_CONTROL 0x45f0
6498#define mmFMT_420_HBLANK_EARLY_START 0x1bf1
6499#define mmFMT0_FMT_420_HBLANK_EARLY_START 0x1bf1
6500#define mmFMT1_FMT_420_HBLANK_EARLY_START 0x1df1
6501#define mmFMT2_FMT_420_HBLANK_EARLY_START 0x1ff1
6502#define mmFMT3_FMT_420_HBLANK_EARLY_START 0x41f1
6503#define mmFMT4_FMT_420_HBLANK_EARLY_START 0x43f1
6504#define mmFMT5_FMT_420_HBLANK_EARLY_START 0x45f1
6505#define mmFMT_TEST_DEBUG_INDEX 0x1beb
6506#define mmFMT0_FMT_TEST_DEBUG_INDEX 0x1beb
6507#define mmFMT1_FMT_TEST_DEBUG_INDEX 0x1deb
6508#define mmFMT2_FMT_TEST_DEBUG_INDEX 0x1feb
6509#define mmFMT3_FMT_TEST_DEBUG_INDEX 0x41eb
6510#define mmFMT4_FMT_TEST_DEBUG_INDEX 0x43eb
6511#define mmFMT5_FMT_TEST_DEBUG_INDEX 0x45eb
6512#define mmFMT_TEST_DEBUG_DATA 0x1bec
6513#define mmFMT0_FMT_TEST_DEBUG_DATA 0x1bec
6514#define mmFMT1_FMT_TEST_DEBUG_DATA 0x1dec
6515#define mmFMT2_FMT_TEST_DEBUG_DATA 0x1fec
6516#define mmFMT3_FMT_TEST_DEBUG_DATA 0x41ec
6517#define mmFMT4_FMT_TEST_DEBUG_DATA 0x43ec
6518#define mmFMT5_FMT_TEST_DEBUG_DATA 0x45ec
6519#define ixFMT_DEBUG0 0x1
6520#define ixFMT_DEBUG1 0x2
6521#define ixFMT_DEBUG2 0x3
6522#define ixFMT_DEBUG3 0x4
6523#define ixFMT_DEBUG_ID 0x0
6524#define mmLB_DATA_FORMAT 0x1ac0
6525#define mmLB0_LB_DATA_FORMAT 0x1ac0
6526#define mmLB1_LB_DATA_FORMAT 0x1cc0
6527#define mmLB2_LB_DATA_FORMAT 0x1ec0
6528#define mmLB3_LB_DATA_FORMAT 0x40c0
6529#define mmLB4_LB_DATA_FORMAT 0x42c0
6530#define mmLB5_LB_DATA_FORMAT 0x44c0
6531#define mmLB_MEMORY_CTRL 0x1ac1
6532#define mmLB0_LB_MEMORY_CTRL 0x1ac1
6533#define mmLB1_LB_MEMORY_CTRL 0x1cc1
6534#define mmLB2_LB_MEMORY_CTRL 0x1ec1
6535#define mmLB3_LB_MEMORY_CTRL 0x40c1
6536#define mmLB4_LB_MEMORY_CTRL 0x42c1
6537#define mmLB5_LB_MEMORY_CTRL 0x44c1
6538#define mmLB_MEMORY_SIZE_STATUS 0x1ac2
6539#define mmLB0_LB_MEMORY_SIZE_STATUS 0x1ac2
6540#define mmLB1_LB_MEMORY_SIZE_STATUS 0x1cc2
6541#define mmLB2_LB_MEMORY_SIZE_STATUS 0x1ec2
6542#define mmLB3_LB_MEMORY_SIZE_STATUS 0x40c2
6543#define mmLB4_LB_MEMORY_SIZE_STATUS 0x42c2
6544#define mmLB5_LB_MEMORY_SIZE_STATUS 0x44c2
6545#define mmLB_DESKTOP_HEIGHT 0x1ac3
6546#define mmLB0_LB_DESKTOP_HEIGHT 0x1ac3
6547#define mmLB1_LB_DESKTOP_HEIGHT 0x1cc3
6548#define mmLB2_LB_DESKTOP_HEIGHT 0x1ec3
6549#define mmLB3_LB_DESKTOP_HEIGHT 0x40c3
6550#define mmLB4_LB_DESKTOP_HEIGHT 0x42c3
6551#define mmLB5_LB_DESKTOP_HEIGHT 0x44c3
6552#define mmLB_VLINE_START_END 0x1ac4
6553#define mmLB0_LB_VLINE_START_END 0x1ac4
6554#define mmLB1_LB_VLINE_START_END 0x1cc4
6555#define mmLB2_LB_VLINE_START_END 0x1ec4
6556#define mmLB3_LB_VLINE_START_END 0x40c4
6557#define mmLB4_LB_VLINE_START_END 0x42c4
6558#define mmLB5_LB_VLINE_START_END 0x44c4
6559#define mmLB_VLINE2_START_END 0x1ac5
6560#define mmLB0_LB_VLINE2_START_END 0x1ac5
6561#define mmLB1_LB_VLINE2_START_END 0x1cc5
6562#define mmLB2_LB_VLINE2_START_END 0x1ec5
6563#define mmLB3_LB_VLINE2_START_END 0x40c5
6564#define mmLB4_LB_VLINE2_START_END 0x42c5
6565#define mmLB5_LB_VLINE2_START_END 0x44c5
6566#define mmLB_V_COUNTER 0x1ac6
6567#define mmLB0_LB_V_COUNTER 0x1ac6
6568#define mmLB1_LB_V_COUNTER 0x1cc6
6569#define mmLB2_LB_V_COUNTER 0x1ec6
6570#define mmLB3_LB_V_COUNTER 0x40c6
6571#define mmLB4_LB_V_COUNTER 0x42c6
6572#define mmLB5_LB_V_COUNTER 0x44c6
6573#define mmLB_SNAPSHOT_V_COUNTER 0x1ac7
6574#define mmLB0_LB_SNAPSHOT_V_COUNTER 0x1ac7
6575#define mmLB1_LB_SNAPSHOT_V_COUNTER 0x1cc7
6576#define mmLB2_LB_SNAPSHOT_V_COUNTER 0x1ec7
6577#define mmLB3_LB_SNAPSHOT_V_COUNTER 0x40c7
6578#define mmLB4_LB_SNAPSHOT_V_COUNTER 0x42c7
6579#define mmLB5_LB_SNAPSHOT_V_COUNTER 0x44c7
6580#define mmLB_INTERRUPT_MASK 0x1ac8
6581#define mmLB0_LB_INTERRUPT_MASK 0x1ac8
6582#define mmLB1_LB_INTERRUPT_MASK 0x1cc8
6583#define mmLB2_LB_INTERRUPT_MASK 0x1ec8
6584#define mmLB3_LB_INTERRUPT_MASK 0x40c8
6585#define mmLB4_LB_INTERRUPT_MASK 0x42c8
6586#define mmLB5_LB_INTERRUPT_MASK 0x44c8
6587#define mmLB_VLINE_STATUS 0x1ac9
6588#define mmLB0_LB_VLINE_STATUS 0x1ac9
6589#define mmLB1_LB_VLINE_STATUS 0x1cc9
6590#define mmLB2_LB_VLINE_STATUS 0x1ec9
6591#define mmLB3_LB_VLINE_STATUS 0x40c9
6592#define mmLB4_LB_VLINE_STATUS 0x42c9
6593#define mmLB5_LB_VLINE_STATUS 0x44c9
6594#define mmLB_VLINE2_STATUS 0x1aca
6595#define mmLB0_LB_VLINE2_STATUS 0x1aca
6596#define mmLB1_LB_VLINE2_STATUS 0x1cca
6597#define mmLB2_LB_VLINE2_STATUS 0x1eca
6598#define mmLB3_LB_VLINE2_STATUS 0x40ca
6599#define mmLB4_LB_VLINE2_STATUS 0x42ca
6600#define mmLB5_LB_VLINE2_STATUS 0x44ca
6601#define mmLB_VBLANK_STATUS 0x1acb
6602#define mmLB0_LB_VBLANK_STATUS 0x1acb
6603#define mmLB1_LB_VBLANK_STATUS 0x1ccb
6604#define mmLB2_LB_VBLANK_STATUS 0x1ecb
6605#define mmLB3_LB_VBLANK_STATUS 0x40cb
6606#define mmLB4_LB_VBLANK_STATUS 0x42cb
6607#define mmLB5_LB_VBLANK_STATUS 0x44cb
6608#define mmLB_SYNC_RESET_SEL 0x1acc
6609#define mmLB0_LB_SYNC_RESET_SEL 0x1acc
6610#define mmLB1_LB_SYNC_RESET_SEL 0x1ccc
6611#define mmLB2_LB_SYNC_RESET_SEL 0x1ecc
6612#define mmLB3_LB_SYNC_RESET_SEL 0x40cc
6613#define mmLB4_LB_SYNC_RESET_SEL 0x42cc
6614#define mmLB5_LB_SYNC_RESET_SEL 0x44cc
6615#define mmLB_BLACK_KEYER_R_CR 0x1acd
6616#define mmLB0_LB_BLACK_KEYER_R_CR 0x1acd
6617#define mmLB1_LB_BLACK_KEYER_R_CR 0x1ccd
6618#define mmLB2_LB_BLACK_KEYER_R_CR 0x1ecd
6619#define mmLB3_LB_BLACK_KEYER_R_CR 0x40cd
6620#define mmLB4_LB_BLACK_KEYER_R_CR 0x42cd
6621#define mmLB5_LB_BLACK_KEYER_R_CR 0x44cd
6622#define mmLB_BLACK_KEYER_G_Y 0x1ace
6623#define mmLB0_LB_BLACK_KEYER_G_Y 0x1ace
6624#define mmLB1_LB_BLACK_KEYER_G_Y 0x1cce
6625#define mmLB2_LB_BLACK_KEYER_G_Y 0x1ece
6626#define mmLB3_LB_BLACK_KEYER_G_Y 0x40ce
6627#define mmLB4_LB_BLACK_KEYER_G_Y 0x42ce
6628#define mmLB5_LB_BLACK_KEYER_G_Y 0x44ce
6629#define mmLB_BLACK_KEYER_B_CB 0x1acf
6630#define mmLB0_LB_BLACK_KEYER_B_CB 0x1acf
6631#define mmLB1_LB_BLACK_KEYER_B_CB 0x1ccf
6632#define mmLB2_LB_BLACK_KEYER_B_CB 0x1ecf
6633#define mmLB3_LB_BLACK_KEYER_B_CB 0x40cf
6634#define mmLB4_LB_BLACK_KEYER_B_CB 0x42cf
6635#define mmLB5_LB_BLACK_KEYER_B_CB 0x44cf
6636#define mmLB_KEYER_COLOR_CTRL 0x1ad0
6637#define mmLB0_LB_KEYER_COLOR_CTRL 0x1ad0
6638#define mmLB1_LB_KEYER_COLOR_CTRL 0x1cd0
6639#define mmLB2_LB_KEYER_COLOR_CTRL 0x1ed0
6640#define mmLB3_LB_KEYER_COLOR_CTRL 0x40d0
6641#define mmLB4_LB_KEYER_COLOR_CTRL 0x42d0
6642#define mmLB5_LB_KEYER_COLOR_CTRL 0x44d0
6643#define mmLB_KEYER_COLOR_R_CR 0x1ad1
6644#define mmLB0_LB_KEYER_COLOR_R_CR 0x1ad1
6645#define mmLB1_LB_KEYER_COLOR_R_CR 0x1cd1
6646#define mmLB2_LB_KEYER_COLOR_R_CR 0x1ed1
6647#define mmLB3_LB_KEYER_COLOR_R_CR 0x40d1
6648#define mmLB4_LB_KEYER_COLOR_R_CR 0x42d1
6649#define mmLB5_LB_KEYER_COLOR_R_CR 0x44d1
6650#define mmLB_KEYER_COLOR_G_Y 0x1ad2
6651#define mmLB0_LB_KEYER_COLOR_G_Y 0x1ad2
6652#define mmLB1_LB_KEYER_COLOR_G_Y 0x1cd2
6653#define mmLB2_LB_KEYER_COLOR_G_Y 0x1ed2
6654#define mmLB3_LB_KEYER_COLOR_G_Y 0x40d2
6655#define mmLB4_LB_KEYER_COLOR_G_Y 0x42d2
6656#define mmLB5_LB_KEYER_COLOR_G_Y 0x44d2
6657#define mmLB_KEYER_COLOR_B_CB 0x1ad3
6658#define mmLB0_LB_KEYER_COLOR_B_CB 0x1ad3
6659#define mmLB1_LB_KEYER_COLOR_B_CB 0x1cd3
6660#define mmLB2_LB_KEYER_COLOR_B_CB 0x1ed3
6661#define mmLB3_LB_KEYER_COLOR_B_CB 0x40d3
6662#define mmLB4_LB_KEYER_COLOR_B_CB 0x42d3
6663#define mmLB5_LB_KEYER_COLOR_B_CB 0x44d3
6664#define mmLB_KEYER_COLOR_REP_R_CR 0x1ad4
6665#define mmLB0_LB_KEYER_COLOR_REP_R_CR 0x1ad4
6666#define mmLB1_LB_KEYER_COLOR_REP_R_CR 0x1cd4
6667#define mmLB2_LB_KEYER_COLOR_REP_R_CR 0x1ed4
6668#define mmLB3_LB_KEYER_COLOR_REP_R_CR 0x40d4
6669#define mmLB4_LB_KEYER_COLOR_REP_R_CR 0x42d4
6670#define mmLB5_LB_KEYER_COLOR_REP_R_CR 0x44d4
6671#define mmLB_KEYER_COLOR_REP_G_Y 0x1ad5
6672#define mmLB0_LB_KEYER_COLOR_REP_G_Y 0x1ad5
6673#define mmLB1_LB_KEYER_COLOR_REP_G_Y 0x1cd5
6674#define mmLB2_LB_KEYER_COLOR_REP_G_Y 0x1ed5
6675#define mmLB3_LB_KEYER_COLOR_REP_G_Y 0x40d5
6676#define mmLB4_LB_KEYER_COLOR_REP_G_Y 0x42d5
6677#define mmLB5_LB_KEYER_COLOR_REP_G_Y 0x44d5
6678#define mmLB_KEYER_COLOR_REP_B_CB 0x1ad6
6679#define mmLB0_LB_KEYER_COLOR_REP_B_CB 0x1ad6
6680#define mmLB1_LB_KEYER_COLOR_REP_B_CB 0x1cd6
6681#define mmLB2_LB_KEYER_COLOR_REP_B_CB 0x1ed6
6682#define mmLB3_LB_KEYER_COLOR_REP_B_CB 0x40d6
6683#define mmLB4_LB_KEYER_COLOR_REP_B_CB 0x42d6
6684#define mmLB5_LB_KEYER_COLOR_REP_B_CB 0x44d6
6685#define mmLB_BUFFER_LEVEL_STATUS 0x1ad7
6686#define mmLB0_LB_BUFFER_LEVEL_STATUS 0x1ad7
6687#define mmLB1_LB_BUFFER_LEVEL_STATUS 0x1cd7
6688#define mmLB2_LB_BUFFER_LEVEL_STATUS 0x1ed7
6689#define mmLB3_LB_BUFFER_LEVEL_STATUS 0x40d7
6690#define mmLB4_LB_BUFFER_LEVEL_STATUS 0x42d7
6691#define mmLB5_LB_BUFFER_LEVEL_STATUS 0x44d7
6692#define mmLB_BUFFER_URGENCY_CTRL 0x1ad8
6693#define mmLB0_LB_BUFFER_URGENCY_CTRL 0x1ad8
6694#define mmLB1_LB_BUFFER_URGENCY_CTRL 0x1cd8
6695#define mmLB2_LB_BUFFER_URGENCY_CTRL 0x1ed8
6696#define mmLB3_LB_BUFFER_URGENCY_CTRL 0x40d8
6697#define mmLB4_LB_BUFFER_URGENCY_CTRL 0x42d8
6698#define mmLB5_LB_BUFFER_URGENCY_CTRL 0x44d8
6699#define mmLB_BUFFER_URGENCY_STATUS 0x1ad9
6700#define mmLB0_LB_BUFFER_URGENCY_STATUS 0x1ad9
6701#define mmLB1_LB_BUFFER_URGENCY_STATUS 0x1cd9
6702#define mmLB2_LB_BUFFER_URGENCY_STATUS 0x1ed9
6703#define mmLB3_LB_BUFFER_URGENCY_STATUS 0x40d9
6704#define mmLB4_LB_BUFFER_URGENCY_STATUS 0x42d9
6705#define mmLB5_LB_BUFFER_URGENCY_STATUS 0x44d9
6706#define mmLB_BUFFER_STATUS 0x1ada
6707#define mmLB0_LB_BUFFER_STATUS 0x1ada
6708#define mmLB1_LB_BUFFER_STATUS 0x1cda
6709#define mmLB2_LB_BUFFER_STATUS 0x1eda
6710#define mmLB3_LB_BUFFER_STATUS 0x40da
6711#define mmLB4_LB_BUFFER_STATUS 0x42da
6712#define mmLB5_LB_BUFFER_STATUS 0x44da
6713#define mmLB_NO_OUTSTANDING_REQ_STATUS 0x1adc
6714#define mmLB0_LB_NO_OUTSTANDING_REQ_STATUS 0x1adc
6715#define mmLB1_LB_NO_OUTSTANDING_REQ_STATUS 0x1cdc
6716#define mmLB2_LB_NO_OUTSTANDING_REQ_STATUS 0x1edc
6717#define mmLB3_LB_NO_OUTSTANDING_REQ_STATUS 0x40dc
6718#define mmLB4_LB_NO_OUTSTANDING_REQ_STATUS 0x42dc
6719#define mmLB5_LB_NO_OUTSTANDING_REQ_STATUS 0x44dc
6720#define mmMVP_AFR_FLIP_MODE 0x1ae0
6721#define mmLB0_MVP_AFR_FLIP_MODE 0x1ae0
6722#define mmLB1_MVP_AFR_FLIP_MODE 0x1ce0
6723#define mmLB2_MVP_AFR_FLIP_MODE 0x1ee0
6724#define mmLB3_MVP_AFR_FLIP_MODE 0x40e0
6725#define mmLB4_MVP_AFR_FLIP_MODE 0x42e0
6726#define mmLB5_MVP_AFR_FLIP_MODE 0x44e0
6727#define mmMVP_AFR_FLIP_FIFO_CNTL 0x1ae1
6728#define mmLB0_MVP_AFR_FLIP_FIFO_CNTL 0x1ae1
6729#define mmLB1_MVP_AFR_FLIP_FIFO_CNTL 0x1ce1
6730#define mmLB2_MVP_AFR_FLIP_FIFO_CNTL 0x1ee1
6731#define mmLB3_MVP_AFR_FLIP_FIFO_CNTL 0x40e1
6732#define mmLB4_MVP_AFR_FLIP_FIFO_CNTL 0x42e1
6733#define mmLB5_MVP_AFR_FLIP_FIFO_CNTL 0x44e1
6734#define mmMVP_FLIP_LINE_NUM_INSERT 0x1ae2
6735#define mmLB0_MVP_FLIP_LINE_NUM_INSERT 0x1ae2
6736#define mmLB1_MVP_FLIP_LINE_NUM_INSERT 0x1ce2
6737#define mmLB2_MVP_FLIP_LINE_NUM_INSERT 0x1ee2
6738#define mmLB3_MVP_FLIP_LINE_NUM_INSERT 0x40e2
6739#define mmLB4_MVP_FLIP_LINE_NUM_INSERT 0x42e2
6740#define mmLB5_MVP_FLIP_LINE_NUM_INSERT 0x44e2
6741#define mmDC_MVP_LB_CONTROL 0x1ae3
6742#define mmLB0_DC_MVP_LB_CONTROL 0x1ae3
6743#define mmLB1_DC_MVP_LB_CONTROL 0x1ce3
6744#define mmLB2_DC_MVP_LB_CONTROL 0x1ee3
6745#define mmLB3_DC_MVP_LB_CONTROL 0x40e3
6746#define mmLB4_DC_MVP_LB_CONTROL 0x42e3
6747#define mmLB5_DC_MVP_LB_CONTROL 0x44e3
6748#define mmLB_DEBUG 0x1ae4
6749#define mmLB0_LB_DEBUG 0x1ae4
6750#define mmLB1_LB_DEBUG 0x1ce4
6751#define mmLB2_LB_DEBUG 0x1ee4
6752#define mmLB3_LB_DEBUG 0x40e4
6753#define mmLB4_LB_DEBUG 0x42e4
6754#define mmLB5_LB_DEBUG 0x44e4
6755#define mmLB_DEBUG2 0x1ae5
6756#define mmLB0_LB_DEBUG2 0x1ae5
6757#define mmLB1_LB_DEBUG2 0x1ce5
6758#define mmLB2_LB_DEBUG2 0x1ee5
6759#define mmLB3_LB_DEBUG2 0x40e5
6760#define mmLB4_LB_DEBUG2 0x42e5
6761#define mmLB5_LB_DEBUG2 0x44e5
6762#define mmLB_DEBUG3 0x1ae6
6763#define mmLB0_LB_DEBUG3 0x1ae6
6764#define mmLB1_LB_DEBUG3 0x1ce6
6765#define mmLB2_LB_DEBUG3 0x1ee6
6766#define mmLB3_LB_DEBUG3 0x40e6
6767#define mmLB4_LB_DEBUG3 0x42e6
6768#define mmLB5_LB_DEBUG3 0x44e6
6769#define mmLB_TEST_DEBUG_INDEX 0x1afe
6770#define mmLB0_LB_TEST_DEBUG_INDEX 0x1afe
6771#define mmLB1_LB_TEST_DEBUG_INDEX 0x1cfe
6772#define mmLB2_LB_TEST_DEBUG_INDEX 0x1efe
6773#define mmLB3_LB_TEST_DEBUG_INDEX 0x40fe
6774#define mmLB4_LB_TEST_DEBUG_INDEX 0x42fe
6775#define mmLB5_LB_TEST_DEBUG_INDEX 0x44fe
6776#define mmLB_TEST_DEBUG_DATA 0x1aff
6777#define mmLB0_LB_TEST_DEBUG_DATA 0x1aff
6778#define mmLB1_LB_TEST_DEBUG_DATA 0x1cff
6779#define mmLB2_LB_TEST_DEBUG_DATA 0x1eff
6780#define mmLB3_LB_TEST_DEBUG_DATA 0x40ff
6781#define mmLB4_LB_TEST_DEBUG_DATA 0x42ff
6782#define mmLB5_LB_TEST_DEBUG_DATA 0x44ff
6783#define mmLBV_DATA_FORMAT 0x463c
6784#define mmLBV0_LBV_DATA_FORMAT 0x463c
6785#define mmLBV1_LBV_DATA_FORMAT 0x983c
6786#define mmLBV_MEMORY_CTRL 0x463d
6787#define mmLBV0_LBV_MEMORY_CTRL 0x463d
6788#define mmLBV1_LBV_MEMORY_CTRL 0x983d
6789#define mmLBV_MEMORY_SIZE_STATUS 0x463e
6790#define mmLBV0_LBV_MEMORY_SIZE_STATUS 0x463e
6791#define mmLBV1_LBV_MEMORY_SIZE_STATUS 0x983e
6792#define mmLBV_DESKTOP_HEIGHT 0x463f
6793#define mmLBV0_LBV_DESKTOP_HEIGHT 0x463f
6794#define mmLBV1_LBV_DESKTOP_HEIGHT 0x983f
6795#define mmLBV_VLINE_START_END 0x4640
6796#define mmLBV0_LBV_VLINE_START_END 0x4640
6797#define mmLBV1_LBV_VLINE_START_END 0x9840
6798#define mmLBV_VLINE2_START_END 0x4641
6799#define mmLBV0_LBV_VLINE2_START_END 0x4641
6800#define mmLBV1_LBV_VLINE2_START_END 0x9841
6801#define mmLBV_V_COUNTER 0x4642
6802#define mmLBV0_LBV_V_COUNTER 0x4642
6803#define mmLBV1_LBV_V_COUNTER 0x9842
6804#define mmLBV_SNAPSHOT_V_COUNTER 0x4643
6805#define mmLBV0_LBV_SNAPSHOT_V_COUNTER 0x4643
6806#define mmLBV1_LBV_SNAPSHOT_V_COUNTER 0x9843
6807#define mmLBV_V_COUNTER_CHROMA 0x4644
6808#define mmLBV0_LBV_V_COUNTER_CHROMA 0x4644
6809#define mmLBV1_LBV_V_COUNTER_CHROMA 0x9844
6810#define mmLBV_SNAPSHOT_V_COUNTER_CHROMA 0x4645
6811#define mmLBV0_LBV_SNAPSHOT_V_COUNTER_CHROMA 0x4645
6812#define mmLBV1_LBV_SNAPSHOT_V_COUNTER_CHROMA 0x9845
6813#define mmLBV_INTERRUPT_MASK 0x4646
6814#define mmLBV0_LBV_INTERRUPT_MASK 0x4646
6815#define mmLBV1_LBV_INTERRUPT_MASK 0x9846
6816#define mmLBV_VLINE_STATUS 0x4647
6817#define mmLBV0_LBV_VLINE_STATUS 0x4647
6818#define mmLBV1_LBV_VLINE_STATUS 0x9847
6819#define mmLBV_VLINE2_STATUS 0x4648
6820#define mmLBV0_LBV_VLINE2_STATUS 0x4648
6821#define mmLBV1_LBV_VLINE2_STATUS 0x9848
6822#define mmLBV_VBLANK_STATUS 0x4649
6823#define mmLBV0_LBV_VBLANK_STATUS 0x4649
6824#define mmLBV1_LBV_VBLANK_STATUS 0x9849
6825#define mmLBV_SYNC_RESET_SEL 0x464a
6826#define mmLBV0_LBV_SYNC_RESET_SEL 0x464a
6827#define mmLBV1_LBV_SYNC_RESET_SEL 0x984a
6828#define mmLBV_BLACK_KEYER_R_CR 0x464b
6829#define mmLBV0_LBV_BLACK_KEYER_R_CR 0x464b
6830#define mmLBV1_LBV_BLACK_KEYER_R_CR 0x984b
6831#define mmLBV_BLACK_KEYER_G_Y 0x464c
6832#define mmLBV0_LBV_BLACK_KEYER_G_Y 0x464c
6833#define mmLBV1_LBV_BLACK_KEYER_G_Y 0x984c
6834#define mmLBV_BLACK_KEYER_B_CB 0x464d
6835#define mmLBV0_LBV_BLACK_KEYER_B_CB 0x464d
6836#define mmLBV1_LBV_BLACK_KEYER_B_CB 0x984d
6837#define mmLBV_KEYER_COLOR_CTRL 0x464e
6838#define mmLBV0_LBV_KEYER_COLOR_CTRL 0x464e
6839#define mmLBV1_LBV_KEYER_COLOR_CTRL 0x984e
6840#define mmLBV_KEYER_COLOR_R_CR 0x464f
6841#define mmLBV0_LBV_KEYER_COLOR_R_CR 0x464f
6842#define mmLBV1_LBV_KEYER_COLOR_R_CR 0x984f
6843#define mmLBV_KEYER_COLOR_G_Y 0x4650
6844#define mmLBV0_LBV_KEYER_COLOR_G_Y 0x4650
6845#define mmLBV1_LBV_KEYER_COLOR_G_Y 0x9850
6846#define mmLBV_KEYER_COLOR_B_CB 0x4651
6847#define mmLBV0_LBV_KEYER_COLOR_B_CB 0x4651
6848#define mmLBV1_LBV_KEYER_COLOR_B_CB 0x9851
6849#define mmLBV_KEYER_COLOR_REP_R_CR 0x4652
6850#define mmLBV0_LBV_KEYER_COLOR_REP_R_CR 0x4652
6851#define mmLBV1_LBV_KEYER_COLOR_REP_R_CR 0x9852
6852#define mmLBV_KEYER_COLOR_REP_G_Y 0x4653
6853#define mmLBV0_LBV_KEYER_COLOR_REP_G_Y 0x4653
6854#define mmLBV1_LBV_KEYER_COLOR_REP_G_Y 0x9853
6855#define mmLBV_KEYER_COLOR_REP_B_CB 0x4654
6856#define mmLBV0_LBV_KEYER_COLOR_REP_B_CB 0x4654
6857#define mmLBV1_LBV_KEYER_COLOR_REP_B_CB 0x9854
6858#define mmLBV_BUFFER_LEVEL_STATUS 0x4655
6859#define mmLBV0_LBV_BUFFER_LEVEL_STATUS 0x4655
6860#define mmLBV1_LBV_BUFFER_LEVEL_STATUS 0x9855
6861#define mmLBV_BUFFER_URGENCY_CTRL 0x4656
6862#define mmLBV0_LBV_BUFFER_URGENCY_CTRL 0x4656
6863#define mmLBV1_LBV_BUFFER_URGENCY_CTRL 0x9856
6864#define mmLBV_BUFFER_URGENCY_STATUS 0x4657
6865#define mmLBV0_LBV_BUFFER_URGENCY_STATUS 0x4657
6866#define mmLBV1_LBV_BUFFER_URGENCY_STATUS 0x9857
6867#define mmLBV_BUFFER_STATUS 0x4658
6868#define mmLBV0_LBV_BUFFER_STATUS 0x4658
6869#define mmLBV1_LBV_BUFFER_STATUS 0x9858
6870#define mmLBV_NO_OUTSTANDING_REQ_STATUS 0x4659
6871#define mmLBV0_LBV_NO_OUTSTANDING_REQ_STATUS 0x4659
6872#define mmLBV1_LBV_NO_OUTSTANDING_REQ_STATUS 0x9859
6873#define mmLBV_DEBUG 0x465a
6874#define mmLBV0_LBV_DEBUG 0x465a
6875#define mmLBV1_LBV_DEBUG 0x985a
6876#define mmLBV_DEBUG2 0x465b
6877#define mmLBV0_LBV_DEBUG2 0x465b
6878#define mmLBV1_LBV_DEBUG2 0x985b
6879#define mmLBV_DEBUG3 0x465c
6880#define mmLBV0_LBV_DEBUG3 0x465c
6881#define mmLBV1_LBV_DEBUG3 0x985c
6882#define mmLBV_TEST_DEBUG_INDEX 0x4666
6883#define mmLBV0_LBV_TEST_DEBUG_INDEX 0x4666
6884#define mmLBV1_LBV_TEST_DEBUG_INDEX 0x9866
6885#define mmLBV_TEST_DEBUG_DATA 0x4667
6886#define mmLBV0_LBV_TEST_DEBUG_DATA 0x4667
6887#define mmLBV1_LBV_TEST_DEBUG_DATA 0x9867
6888#define mmMVP_CONTROL1 0x2ac
6889#define mmMVP_CONTROL2 0x2ad
6890#define mmMVP_FIFO_CONTROL 0x2ae
6891#define mmMVP_FIFO_STATUS 0x2af
6892#define mmMVP_SLAVE_STATUS 0x2b0
6893#define mmMVP_INBAND_CNTL_CAP 0x2b1
6894#define mmMVP_BLACK_KEYER 0x2b2
6895#define mmMVP_CRC_CNTL 0x2b3
6896#define mmMVP_CRC_RESULT_BLUE_GREEN 0x2b4
6897#define mmMVP_CRC_RESULT_RED 0x2b5
6898#define mmMVP_CONTROL3 0x2b6
6899#define mmMVP_RECEIVE_CNT_CNTL1 0x2b7
6900#define mmMVP_RECEIVE_CNT_CNTL2 0x2b8
6901#define mmMVP_DEBUG 0x2bb
6902#define mmMVP_TEST_DEBUG_INDEX 0x2b9
6903#define mmMVP_TEST_DEBUG_DATA 0x2ba
6904#define ixMVP_DEBUG_12 0xc
6905#define ixMVP_DEBUG_13 0xd
6906#define ixMVP_DEBUG_14 0xe
6907#define ixMVP_DEBUG_15 0xf
6908#define ixMVP_DEBUG_16 0x10
6909#define ixMVP_DEBUG_17 0x11
6910#define mmSCL_COEF_RAM_SELECT 0x1b40
6911#define mmSCL0_SCL_COEF_RAM_SELECT 0x1b40
6912#define mmSCL1_SCL_COEF_RAM_SELECT 0x1d40
6913#define mmSCL2_SCL_COEF_RAM_SELECT 0x1f40
6914#define mmSCL3_SCL_COEF_RAM_SELECT 0x4140
6915#define mmSCL4_SCL_COEF_RAM_SELECT 0x4340
6916#define mmSCL5_SCL_COEF_RAM_SELECT 0x4540
6917#define mmSCL_COEF_RAM_TAP_DATA 0x1b41
6918#define mmSCL0_SCL_COEF_RAM_TAP_DATA 0x1b41
6919#define mmSCL1_SCL_COEF_RAM_TAP_DATA 0x1d41
6920#define mmSCL2_SCL_COEF_RAM_TAP_DATA 0x1f41
6921#define mmSCL3_SCL_COEF_RAM_TAP_DATA 0x4141
6922#define mmSCL4_SCL_COEF_RAM_TAP_DATA 0x4341
6923#define mmSCL5_SCL_COEF_RAM_TAP_DATA 0x4541
6924#define mmSCL_MODE 0x1b42
6925#define mmSCL0_SCL_MODE 0x1b42
6926#define mmSCL1_SCL_MODE 0x1d42
6927#define mmSCL2_SCL_MODE 0x1f42
6928#define mmSCL3_SCL_MODE 0x4142
6929#define mmSCL4_SCL_MODE 0x4342
6930#define mmSCL5_SCL_MODE 0x4542
6931#define mmSCL_TAP_CONTROL 0x1b43
6932#define mmSCL0_SCL_TAP_CONTROL 0x1b43
6933#define mmSCL1_SCL_TAP_CONTROL 0x1d43
6934#define mmSCL2_SCL_TAP_CONTROL 0x1f43
6935#define mmSCL3_SCL_TAP_CONTROL 0x4143
6936#define mmSCL4_SCL_TAP_CONTROL 0x4343
6937#define mmSCL5_SCL_TAP_CONTROL 0x4543
6938#define mmSCL_CONTROL 0x1b44
6939#define mmSCL0_SCL_CONTROL 0x1b44
6940#define mmSCL1_SCL_CONTROL 0x1d44
6941#define mmSCL2_SCL_CONTROL 0x1f44
6942#define mmSCL3_SCL_CONTROL 0x4144
6943#define mmSCL4_SCL_CONTROL 0x4344
6944#define mmSCL5_SCL_CONTROL 0x4544
6945#define mmSCL_BYPASS_CONTROL 0x1b45
6946#define mmSCL0_SCL_BYPASS_CONTROL 0x1b45
6947#define mmSCL1_SCL_BYPASS_CONTROL 0x1d45
6948#define mmSCL2_SCL_BYPASS_CONTROL 0x1f45
6949#define mmSCL3_SCL_BYPASS_CONTROL 0x4145
6950#define mmSCL4_SCL_BYPASS_CONTROL 0x4345
6951#define mmSCL5_SCL_BYPASS_CONTROL 0x4545
6952#define mmSCL_MANUAL_REPLICATE_CONTROL 0x1b46
6953#define mmSCL0_SCL_MANUAL_REPLICATE_CONTROL 0x1b46
6954#define mmSCL1_SCL_MANUAL_REPLICATE_CONTROL 0x1d46
6955#define mmSCL2_SCL_MANUAL_REPLICATE_CONTROL 0x1f46
6956#define mmSCL3_SCL_MANUAL_REPLICATE_CONTROL 0x4146
6957#define mmSCL4_SCL_MANUAL_REPLICATE_CONTROL 0x4346
6958#define mmSCL5_SCL_MANUAL_REPLICATE_CONTROL 0x4546
6959#define mmSCL_AUTOMATIC_MODE_CONTROL 0x1b47
6960#define mmSCL0_SCL_AUTOMATIC_MODE_CONTROL 0x1b47
6961#define mmSCL1_SCL_AUTOMATIC_MODE_CONTROL 0x1d47
6962#define mmSCL2_SCL_AUTOMATIC_MODE_CONTROL 0x1f47
6963#define mmSCL3_SCL_AUTOMATIC_MODE_CONTROL 0x4147
6964#define mmSCL4_SCL_AUTOMATIC_MODE_CONTROL 0x4347
6965#define mmSCL5_SCL_AUTOMATIC_MODE_CONTROL 0x4547
6966#define mmSCL_HORZ_FILTER_CONTROL 0x1b48
6967#define mmSCL0_SCL_HORZ_FILTER_CONTROL 0x1b48
6968#define mmSCL1_SCL_HORZ_FILTER_CONTROL 0x1d48
6969#define mmSCL2_SCL_HORZ_FILTER_CONTROL 0x1f48
6970#define mmSCL3_SCL_HORZ_FILTER_CONTROL 0x4148
6971#define mmSCL4_SCL_HORZ_FILTER_CONTROL 0x4348
6972#define mmSCL5_SCL_HORZ_FILTER_CONTROL 0x4548
6973#define mmSCL_HORZ_FILTER_SCALE_RATIO 0x1b49
6974#define mmSCL0_SCL_HORZ_FILTER_SCALE_RATIO 0x1b49
6975#define mmSCL1_SCL_HORZ_FILTER_SCALE_RATIO 0x1d49
6976#define mmSCL2_SCL_HORZ_FILTER_SCALE_RATIO 0x1f49
6977#define mmSCL3_SCL_HORZ_FILTER_SCALE_RATIO 0x4149
6978#define mmSCL4_SCL_HORZ_FILTER_SCALE_RATIO 0x4349
6979#define mmSCL5_SCL_HORZ_FILTER_SCALE_RATIO 0x4549
6980#define mmSCL_HORZ_FILTER_INIT 0x1b4a
6981#define mmSCL0_SCL_HORZ_FILTER_INIT 0x1b4a
6982#define mmSCL1_SCL_HORZ_FILTER_INIT 0x1d4a
6983#define mmSCL2_SCL_HORZ_FILTER_INIT 0x1f4a
6984#define mmSCL3_SCL_HORZ_FILTER_INIT 0x414a
6985#define mmSCL4_SCL_HORZ_FILTER_INIT 0x434a
6986#define mmSCL5_SCL_HORZ_FILTER_INIT 0x454a
6987#define mmSCL_VERT_FILTER_CONTROL 0x1b4b
6988#define mmSCL0_SCL_VERT_FILTER_CONTROL 0x1b4b
6989#define mmSCL1_SCL_VERT_FILTER_CONTROL 0x1d4b
6990#define mmSCL2_SCL_VERT_FILTER_CONTROL 0x1f4b
6991#define mmSCL3_SCL_VERT_FILTER_CONTROL 0x414b
6992#define mmSCL4_SCL_VERT_FILTER_CONTROL 0x434b
6993#define mmSCL5_SCL_VERT_FILTER_CONTROL 0x454b
6994#define mmSCL_VERT_FILTER_SCALE_RATIO 0x1b4c
6995#define mmSCL0_SCL_VERT_FILTER_SCALE_RATIO 0x1b4c
6996#define mmSCL1_SCL_VERT_FILTER_SCALE_RATIO 0x1d4c
6997#define mmSCL2_SCL_VERT_FILTER_SCALE_RATIO 0x1f4c
6998#define mmSCL3_SCL_VERT_FILTER_SCALE_RATIO 0x414c
6999#define mmSCL4_SCL_VERT_FILTER_SCALE_RATIO 0x434c
7000#define mmSCL5_SCL_VERT_FILTER_SCALE_RATIO 0x454c
7001#define mmSCL_VERT_FILTER_INIT 0x1b4d
7002#define mmSCL0_SCL_VERT_FILTER_INIT 0x1b4d
7003#define mmSCL1_SCL_VERT_FILTER_INIT 0x1d4d
7004#define mmSCL2_SCL_VERT_FILTER_INIT 0x1f4d
7005#define mmSCL3_SCL_VERT_FILTER_INIT 0x414d
7006#define mmSCL4_SCL_VERT_FILTER_INIT 0x434d
7007#define mmSCL5_SCL_VERT_FILTER_INIT 0x454d
7008#define mmSCL_VERT_FILTER_INIT_BOT 0x1b4e
7009#define mmSCL0_SCL_VERT_FILTER_INIT_BOT 0x1b4e
7010#define mmSCL1_SCL_VERT_FILTER_INIT_BOT 0x1d4e
7011#define mmSCL2_SCL_VERT_FILTER_INIT_BOT 0x1f4e
7012#define mmSCL3_SCL_VERT_FILTER_INIT_BOT 0x414e
7013#define mmSCL4_SCL_VERT_FILTER_INIT_BOT 0x434e
7014#define mmSCL5_SCL_VERT_FILTER_INIT_BOT 0x454e
7015#define mmSCL_ROUND_OFFSET 0x1b4f
7016#define mmSCL0_SCL_ROUND_OFFSET 0x1b4f
7017#define mmSCL1_SCL_ROUND_OFFSET 0x1d4f
7018#define mmSCL2_SCL_ROUND_OFFSET 0x1f4f
7019#define mmSCL3_SCL_ROUND_OFFSET 0x414f
7020#define mmSCL4_SCL_ROUND_OFFSET 0x434f
7021#define mmSCL5_SCL_ROUND_OFFSET 0x454f
7022#define mmSCL_UPDATE 0x1b51
7023#define mmSCL0_SCL_UPDATE 0x1b51
7024#define mmSCL1_SCL_UPDATE 0x1d51
7025#define mmSCL2_SCL_UPDATE 0x1f51
7026#define mmSCL3_SCL_UPDATE 0x4151
7027#define mmSCL4_SCL_UPDATE 0x4351
7028#define mmSCL5_SCL_UPDATE 0x4551
7029#define mmSCL_F_SHARP_CONTROL 0x1b53
7030#define mmSCL0_SCL_F_SHARP_CONTROL 0x1b53
7031#define mmSCL1_SCL_F_SHARP_CONTROL 0x1d53
7032#define mmSCL2_SCL_F_SHARP_CONTROL 0x1f53
7033#define mmSCL3_SCL_F_SHARP_CONTROL 0x4153
7034#define mmSCL4_SCL_F_SHARP_CONTROL 0x4353
7035#define mmSCL5_SCL_F_SHARP_CONTROL 0x4553
7036#define mmSCL_ALU_CONTROL 0x1b54
7037#define mmSCL0_SCL_ALU_CONTROL 0x1b54
7038#define mmSCL1_SCL_ALU_CONTROL 0x1d54
7039#define mmSCL2_SCL_ALU_CONTROL 0x1f54
7040#define mmSCL3_SCL_ALU_CONTROL 0x4154
7041#define mmSCL4_SCL_ALU_CONTROL 0x4354
7042#define mmSCL5_SCL_ALU_CONTROL 0x4554
7043#define mmSCL_COEF_RAM_CONFLICT_STATUS 0x1b55
7044#define mmSCL0_SCL_COEF_RAM_CONFLICT_STATUS 0x1b55
7045#define mmSCL1_SCL_COEF_RAM_CONFLICT_STATUS 0x1d55
7046#define mmSCL2_SCL_COEF_RAM_CONFLICT_STATUS 0x1f55
7047#define mmSCL3_SCL_COEF_RAM_CONFLICT_STATUS 0x4155
7048#define mmSCL4_SCL_COEF_RAM_CONFLICT_STATUS 0x4355
7049#define mmSCL5_SCL_COEF_RAM_CONFLICT_STATUS 0x4555
7050#define mmVIEWPORT_START_SECONDARY 0x1b5b
7051#define mmSCL0_VIEWPORT_START_SECONDARY 0x1b5b
7052#define mmSCL1_VIEWPORT_START_SECONDARY 0x1d5b
7053#define mmSCL2_VIEWPORT_START_SECONDARY 0x1f5b
7054#define mmSCL3_VIEWPORT_START_SECONDARY 0x415b
7055#define mmSCL4_VIEWPORT_START_SECONDARY 0x435b
7056#define mmSCL5_VIEWPORT_START_SECONDARY 0x455b
7057#define mmVIEWPORT_START 0x1b5c
7058#define mmSCL0_VIEWPORT_START 0x1b5c
7059#define mmSCL1_VIEWPORT_START 0x1d5c
7060#define mmSCL2_VIEWPORT_START 0x1f5c
7061#define mmSCL3_VIEWPORT_START 0x415c
7062#define mmSCL4_VIEWPORT_START 0x435c
7063#define mmSCL5_VIEWPORT_START 0x455c
7064#define mmVIEWPORT_SIZE 0x1b5d
7065#define mmSCL0_VIEWPORT_SIZE 0x1b5d
7066#define mmSCL1_VIEWPORT_SIZE 0x1d5d
7067#define mmSCL2_VIEWPORT_SIZE 0x1f5d
7068#define mmSCL3_VIEWPORT_SIZE 0x415d
7069#define mmSCL4_VIEWPORT_SIZE 0x435d
7070#define mmSCL5_VIEWPORT_SIZE 0x455d
7071#define mmEXT_OVERSCAN_LEFT_RIGHT 0x1b5e
7072#define mmSCL0_EXT_OVERSCAN_LEFT_RIGHT 0x1b5e
7073#define mmSCL1_EXT_OVERSCAN_LEFT_RIGHT 0x1d5e
7074#define mmSCL2_EXT_OVERSCAN_LEFT_RIGHT 0x1f5e
7075#define mmSCL3_EXT_OVERSCAN_LEFT_RIGHT 0x415e
7076#define mmSCL4_EXT_OVERSCAN_LEFT_RIGHT 0x435e
7077#define mmSCL5_EXT_OVERSCAN_LEFT_RIGHT 0x455e
7078#define mmEXT_OVERSCAN_TOP_BOTTOM 0x1b5f
7079#define mmSCL0_EXT_OVERSCAN_TOP_BOTTOM 0x1b5f
7080#define mmSCL1_EXT_OVERSCAN_TOP_BOTTOM 0x1d5f
7081#define mmSCL2_EXT_OVERSCAN_TOP_BOTTOM 0x1f5f
7082#define mmSCL3_EXT_OVERSCAN_TOP_BOTTOM 0x415f
7083#define mmSCL4_EXT_OVERSCAN_TOP_BOTTOM 0x435f
7084#define mmSCL5_EXT_OVERSCAN_TOP_BOTTOM 0x455f
7085#define mmSCL_MODE_CHANGE_DET1 0x1b60
7086#define mmSCL0_SCL_MODE_CHANGE_DET1 0x1b60
7087#define mmSCL1_SCL_MODE_CHANGE_DET1 0x1d60
7088#define mmSCL2_SCL_MODE_CHANGE_DET1 0x1f60
7089#define mmSCL3_SCL_MODE_CHANGE_DET1 0x4160
7090#define mmSCL4_SCL_MODE_CHANGE_DET1 0x4360
7091#define mmSCL5_SCL_MODE_CHANGE_DET1 0x4560
7092#define mmSCL_MODE_CHANGE_DET2 0x1b61
7093#define mmSCL0_SCL_MODE_CHANGE_DET2 0x1b61
7094#define mmSCL1_SCL_MODE_CHANGE_DET2 0x1d61
7095#define mmSCL2_SCL_MODE_CHANGE_DET2 0x1f61
7096#define mmSCL3_SCL_MODE_CHANGE_DET2 0x4161
7097#define mmSCL4_SCL_MODE_CHANGE_DET2 0x4361
7098#define mmSCL5_SCL_MODE_CHANGE_DET2 0x4561
7099#define mmSCL_MODE_CHANGE_DET3 0x1b62
7100#define mmSCL0_SCL_MODE_CHANGE_DET3 0x1b62
7101#define mmSCL1_SCL_MODE_CHANGE_DET3 0x1d62
7102#define mmSCL2_SCL_MODE_CHANGE_DET3 0x1f62
7103#define mmSCL3_SCL_MODE_CHANGE_DET3 0x4162
7104#define mmSCL4_SCL_MODE_CHANGE_DET3 0x4362
7105#define mmSCL5_SCL_MODE_CHANGE_DET3 0x4562
7106#define mmSCL_MODE_CHANGE_MASK 0x1b63
7107#define mmSCL0_SCL_MODE_CHANGE_MASK 0x1b63
7108#define mmSCL1_SCL_MODE_CHANGE_MASK 0x1d63
7109#define mmSCL2_SCL_MODE_CHANGE_MASK 0x1f63
7110#define mmSCL3_SCL_MODE_CHANGE_MASK 0x4163
7111#define mmSCL4_SCL_MODE_CHANGE_MASK 0x4363
7112#define mmSCL5_SCL_MODE_CHANGE_MASK 0x4563
7113#define mmSCL_DEBUG2 0x1b69
7114#define mmSCL0_SCL_DEBUG2 0x1b69
7115#define mmSCL1_SCL_DEBUG2 0x1d69
7116#define mmSCL2_SCL_DEBUG2 0x1f69
7117#define mmSCL3_SCL_DEBUG2 0x4169
7118#define mmSCL4_SCL_DEBUG2 0x4369
7119#define mmSCL5_SCL_DEBUG2 0x4569
7120#define mmSCL_DEBUG 0x1b6a
7121#define mmSCL0_SCL_DEBUG 0x1b6a
7122#define mmSCL1_SCL_DEBUG 0x1d6a
7123#define mmSCL2_SCL_DEBUG 0x1f6a
7124#define mmSCL3_SCL_DEBUG 0x416a
7125#define mmSCL4_SCL_DEBUG 0x436a
7126#define mmSCL5_SCL_DEBUG 0x456a
7127#define mmSCL_TEST_DEBUG_INDEX 0x1b6b
7128#define mmSCL0_SCL_TEST_DEBUG_INDEX 0x1b6b
7129#define mmSCL1_SCL_TEST_DEBUG_INDEX 0x1d6b
7130#define mmSCL2_SCL_TEST_DEBUG_INDEX 0x1f6b
7131#define mmSCL3_SCL_TEST_DEBUG_INDEX 0x416b
7132#define mmSCL4_SCL_TEST_DEBUG_INDEX 0x436b
7133#define mmSCL5_SCL_TEST_DEBUG_INDEX 0x456b
7134#define mmSCL_TEST_DEBUG_DATA 0x1b6c
7135#define mmSCL0_SCL_TEST_DEBUG_DATA 0x1b6c
7136#define mmSCL1_SCL_TEST_DEBUG_DATA 0x1d6c
7137#define mmSCL2_SCL_TEST_DEBUG_DATA 0x1f6c
7138#define mmSCL3_SCL_TEST_DEBUG_DATA 0x416c
7139#define mmSCL4_SCL_TEST_DEBUG_DATA 0x436c
7140#define mmSCL5_SCL_TEST_DEBUG_DATA 0x456c
7141#define mmSCLV_COEF_RAM_SELECT 0x4670
7142#define mmSCLV0_SCLV_COEF_RAM_SELECT 0x4670
7143#define mmSCLV1_SCLV_COEF_RAM_SELECT 0x9870
7144#define mmSCLV_COEF_RAM_TAP_DATA 0x4671
7145#define mmSCLV0_SCLV_COEF_RAM_TAP_DATA 0x4671
7146#define mmSCLV1_SCLV_COEF_RAM_TAP_DATA 0x9871
7147#define mmSCLV_MODE 0x4672
7148#define mmSCLV0_SCLV_MODE 0x4672
7149#define mmSCLV1_SCLV_MODE 0x9872
7150#define mmSCLV_TAP_CONTROL 0x4673
7151#define mmSCLV0_SCLV_TAP_CONTROL 0x4673
7152#define mmSCLV1_SCLV_TAP_CONTROL 0x9873
7153#define mmSCLV_CONTROL 0x4674
7154#define mmSCLV0_SCLV_CONTROL 0x4674
7155#define mmSCLV1_SCLV_CONTROL 0x9874
7156#define mmSCLV_MANUAL_REPLICATE_CONTROL 0x4675
7157#define mmSCLV0_SCLV_MANUAL_REPLICATE_CONTROL 0x4675
7158#define mmSCLV1_SCLV_MANUAL_REPLICATE_CONTROL 0x9875
7159#define mmSCLV_AUTOMATIC_MODE_CONTROL 0x4676
7160#define mmSCLV0_SCLV_AUTOMATIC_MODE_CONTROL 0x4676
7161#define mmSCLV1_SCLV_AUTOMATIC_MODE_CONTROL 0x9876
7162#define mmSCLV_HORZ_FILTER_CONTROL 0x4677
7163#define mmSCLV0_SCLV_HORZ_FILTER_CONTROL 0x4677
7164#define mmSCLV1_SCLV_HORZ_FILTER_CONTROL 0x9877
7165#define mmSCLV_HORZ_FILTER_SCALE_RATIO 0x4678
7166#define mmSCLV0_SCLV_HORZ_FILTER_SCALE_RATIO 0x4678
7167#define mmSCLV1_SCLV_HORZ_FILTER_SCALE_RATIO 0x9878
7168#define mmSCLV_HORZ_FILTER_INIT 0x4679
7169#define mmSCLV0_SCLV_HORZ_FILTER_INIT 0x4679
7170#define mmSCLV1_SCLV_HORZ_FILTER_INIT 0x9879
7171#define mmSCLV_HORZ_FILTER_SCALE_RATIO_C 0x467a
7172#define mmSCLV0_SCLV_HORZ_FILTER_SCALE_RATIO_C 0x467a
7173#define mmSCLV1_SCLV_HORZ_FILTER_SCALE_RATIO_C 0x987a
7174#define mmSCLV_HORZ_FILTER_INIT_C 0x467b
7175#define mmSCLV0_SCLV_HORZ_FILTER_INIT_C 0x467b
7176#define mmSCLV1_SCLV_HORZ_FILTER_INIT_C 0x987b
7177#define mmSCLV_VERT_FILTER_CONTROL 0x467c
7178#define mmSCLV0_SCLV_VERT_FILTER_CONTROL 0x467c
7179#define mmSCLV1_SCLV_VERT_FILTER_CONTROL 0x987c
7180#define mmSCLV_VERT_FILTER_SCALE_RATIO 0x467d
7181#define mmSCLV0_SCLV_VERT_FILTER_SCALE_RATIO 0x467d
7182#define mmSCLV1_SCLV_VERT_FILTER_SCALE_RATIO 0x987d
7183#define mmSCLV_VERT_FILTER_INIT 0x467e
7184#define mmSCLV0_SCLV_VERT_FILTER_INIT 0x467e
7185#define mmSCLV1_SCLV_VERT_FILTER_INIT 0x987e
7186#define mmSCLV_VERT_FILTER_INIT_BOT 0x467f
7187#define mmSCLV0_SCLV_VERT_FILTER_INIT_BOT 0x467f
7188#define mmSCLV1_SCLV_VERT_FILTER_INIT_BOT 0x987f
7189#define mmSCLV_VERT_FILTER_SCALE_RATIO_C 0x4680
7190#define mmSCLV0_SCLV_VERT_FILTER_SCALE_RATIO_C 0x4680
7191#define mmSCLV1_SCLV_VERT_FILTER_SCALE_RATIO_C 0x9880
7192#define mmSCLV_VERT_FILTER_INIT_C 0x4681
7193#define mmSCLV0_SCLV_VERT_FILTER_INIT_C 0x4681
7194#define mmSCLV1_SCLV_VERT_FILTER_INIT_C 0x9881
7195#define mmSCLV_VERT_FILTER_INIT_BOT_C 0x4682
7196#define mmSCLV0_SCLV_VERT_FILTER_INIT_BOT_C 0x4682
7197#define mmSCLV1_SCLV_VERT_FILTER_INIT_BOT_C 0x9882
7198#define mmSCLV_ROUND_OFFSET 0x4683
7199#define mmSCLV0_SCLV_ROUND_OFFSET 0x4683
7200#define mmSCLV1_SCLV_ROUND_OFFSET 0x9883
7201#define mmSCLV_UPDATE 0x4684
7202#define mmSCLV0_SCLV_UPDATE 0x4684
7203#define mmSCLV1_SCLV_UPDATE 0x9884
7204#define mmSCLV_ALU_CONTROL 0x4685
7205#define mmSCLV0_SCLV_ALU_CONTROL 0x4685
7206#define mmSCLV1_SCLV_ALU_CONTROL 0x9885
7207#define mmSCLV_VIEWPORT_START 0x4686
7208#define mmSCLV0_SCLV_VIEWPORT_START 0x4686
7209#define mmSCLV1_SCLV_VIEWPORT_START 0x9886
7210#define mmSCLV_VIEWPORT_START_SECONDARY 0x4687
7211#define mmSCLV0_SCLV_VIEWPORT_START_SECONDARY 0x4687
7212#define mmSCLV1_SCLV_VIEWPORT_START_SECONDARY 0x9887
7213#define mmSCLV_VIEWPORT_SIZE 0x4688
7214#define mmSCLV0_SCLV_VIEWPORT_SIZE 0x4688
7215#define mmSCLV1_SCLV_VIEWPORT_SIZE 0x9888
7216#define mmSCLV_VIEWPORT_START_C 0x4689
7217#define mmSCLV0_SCLV_VIEWPORT_START_C 0x4689
7218#define mmSCLV1_SCLV_VIEWPORT_START_C 0x9889
7219#define mmSCLV_VIEWPORT_START_SECONDARY_C 0x468a
7220#define mmSCLV0_SCLV_VIEWPORT_START_SECONDARY_C 0x468a
7221#define mmSCLV1_SCLV_VIEWPORT_START_SECONDARY_C 0x988a
7222#define mmSCLV_VIEWPORT_SIZE_C 0x468b
7223#define mmSCLV0_SCLV_VIEWPORT_SIZE_C 0x468b
7224#define mmSCLV1_SCLV_VIEWPORT_SIZE_C 0x988b
7225#define mmSCLV_EXT_OVERSCAN_LEFT_RIGHT 0x468c
7226#define mmSCLV0_SCLV_EXT_OVERSCAN_LEFT_RIGHT 0x468c
7227#define mmSCLV1_SCLV_EXT_OVERSCAN_LEFT_RIGHT 0x988c
7228#define mmSCLV_EXT_OVERSCAN_TOP_BOTTOM 0x468d
7229#define mmSCLV0_SCLV_EXT_OVERSCAN_TOP_BOTTOM 0x468d
7230#define mmSCLV1_SCLV_EXT_OVERSCAN_TOP_BOTTOM 0x988d
7231#define mmSCLV_MODE_CHANGE_DET1 0x468e
7232#define mmSCLV0_SCLV_MODE_CHANGE_DET1 0x468e
7233#define mmSCLV1_SCLV_MODE_CHANGE_DET1 0x988e
7234#define mmSCLV_MODE_CHANGE_DET2 0x468f
7235#define mmSCLV0_SCLV_MODE_CHANGE_DET2 0x468f
7236#define mmSCLV1_SCLV_MODE_CHANGE_DET2 0x988f
7237#define mmSCLV_MODE_CHANGE_DET3 0x4690
7238#define mmSCLV0_SCLV_MODE_CHANGE_DET3 0x4690
7239#define mmSCLV1_SCLV_MODE_CHANGE_DET3 0x9890
7240#define mmSCLV_MODE_CHANGE_MASK 0x4691
7241#define mmSCLV0_SCLV_MODE_CHANGE_MASK 0x4691
7242#define mmSCLV1_SCLV_MODE_CHANGE_MASK 0x9891
7243#define mmSCLV_HORZ_FILTER_INIT_BOT 0x4692
7244#define mmSCLV0_SCLV_HORZ_FILTER_INIT_BOT 0x4692
7245#define mmSCLV1_SCLV_HORZ_FILTER_INIT_BOT 0x9892
7246#define mmSCLV_HORZ_FILTER_INIT_BOT_C 0x4693
7247#define mmSCLV0_SCLV_HORZ_FILTER_INIT_BOT_C 0x4693
7248#define mmSCLV1_SCLV_HORZ_FILTER_INIT_BOT_C 0x9893
7249#define mmSCLV_DEBUG2 0x4694
7250#define mmSCLV0_SCLV_DEBUG2 0x4694
7251#define mmSCLV1_SCLV_DEBUG2 0x9894
7252#define mmSCLV_DEBUG 0x4695
7253#define mmSCLV0_SCLV_DEBUG 0x4695
7254#define mmSCLV1_SCLV_DEBUG 0x9895
7255#define mmSCLV_TEST_DEBUG_INDEX 0x4696
7256#define mmSCLV0_SCLV_TEST_DEBUG_INDEX 0x4696
7257#define mmSCLV1_SCLV_TEST_DEBUG_INDEX 0x9896
7258#define mmSCLV_TEST_DEBUG_DATA 0x4697
7259#define mmSCLV0_SCLV_TEST_DEBUG_DATA 0x4697
7260#define mmSCLV1_SCLV_TEST_DEBUG_DATA 0x9897
7261#define mmCOL_MAN_UPDATE 0x46a4
7262#define mmCOL_MAN0_COL_MAN_UPDATE 0x46a4
7263#define mmCOL_MAN1_COL_MAN_UPDATE 0x98a4
7264#define mmCOL_MAN_INPUT_CSC_CONTROL 0x46a5
7265#define mmCOL_MAN0_COL_MAN_INPUT_CSC_CONTROL 0x46a5
7266#define mmCOL_MAN1_COL_MAN_INPUT_CSC_CONTROL 0x98a5
7267#define mmINPUT_CSC_C11_C12_A 0x46a6
7268#define mmCOL_MAN0_INPUT_CSC_C11_C12_A 0x46a6
7269#define mmCOL_MAN1_INPUT_CSC_C11_C12_A 0x98a6
7270#define mmINPUT_CSC_C13_C14_A 0x46a7
7271#define mmCOL_MAN0_INPUT_CSC_C13_C14_A 0x46a7
7272#define mmCOL_MAN1_INPUT_CSC_C13_C14_A 0x98a7
7273#define mmINPUT_CSC_C21_C22_A 0x46a8
7274#define mmCOL_MAN0_INPUT_CSC_C21_C22_A 0x46a8
7275#define mmCOL_MAN1_INPUT_CSC_C21_C22_A 0x98a8
7276#define mmINPUT_CSC_C23_C24_A 0x46a9
7277#define mmCOL_MAN0_INPUT_CSC_C23_C24_A 0x46a9
7278#define mmCOL_MAN1_INPUT_CSC_C23_C24_A 0x98a9
7279#define mmINPUT_CSC_C31_C32_A 0x46aa
7280#define mmCOL_MAN0_INPUT_CSC_C31_C32_A 0x46aa
7281#define mmCOL_MAN1_INPUT_CSC_C31_C32_A 0x98aa
7282#define mmINPUT_CSC_C33_C34_A 0x46ab
7283#define mmCOL_MAN0_INPUT_CSC_C33_C34_A 0x46ab
7284#define mmCOL_MAN1_INPUT_CSC_C33_C34_A 0x98ab
7285#define mmINPUT_CSC_C11_C12_B 0x46ac
7286#define mmCOL_MAN0_INPUT_CSC_C11_C12_B 0x46ac
7287#define mmCOL_MAN1_INPUT_CSC_C11_C12_B 0x98ac
7288#define mmINPUT_CSC_C13_C14_B 0x46ad
7289#define mmCOL_MAN0_INPUT_CSC_C13_C14_B 0x46ad
7290#define mmCOL_MAN1_INPUT_CSC_C13_C14_B 0x98ad
7291#define mmINPUT_CSC_C21_C22_B 0x46ae
7292#define mmCOL_MAN0_INPUT_CSC_C21_C22_B 0x46ae
7293#define mmCOL_MAN1_INPUT_CSC_C21_C22_B 0x98ae
7294#define mmINPUT_CSC_C23_C24_B 0x46af
7295#define mmCOL_MAN0_INPUT_CSC_C23_C24_B 0x46af
7296#define mmCOL_MAN1_INPUT_CSC_C23_C24_B 0x98af
7297#define mmINPUT_CSC_C31_C32_B 0x46b0
7298#define mmCOL_MAN0_INPUT_CSC_C31_C32_B 0x46b0
7299#define mmCOL_MAN1_INPUT_CSC_C31_C32_B 0x98b0
7300#define mmINPUT_CSC_C33_C34_B 0x46b1
7301#define mmCOL_MAN0_INPUT_CSC_C33_C34_B 0x46b1
7302#define mmCOL_MAN1_INPUT_CSC_C33_C34_B 0x98b1
7303#define mmPRESCALE_CONTROL 0x46b2
7304#define mmCOL_MAN0_PRESCALE_CONTROL 0x46b2
7305#define mmCOL_MAN1_PRESCALE_CONTROL 0x98b2
7306#define mmPRESCALE_VALUES_R 0x46b3
7307#define mmCOL_MAN0_PRESCALE_VALUES_R 0x46b3
7308#define mmCOL_MAN1_PRESCALE_VALUES_R 0x98b3
7309#define mmPRESCALE_VALUES_G 0x46b4
7310#define mmCOL_MAN0_PRESCALE_VALUES_G 0x46b4
7311#define mmCOL_MAN1_PRESCALE_VALUES_G 0x98b4
7312#define mmPRESCALE_VALUES_B 0x46b5
7313#define mmCOL_MAN0_PRESCALE_VALUES_B 0x46b5
7314#define mmCOL_MAN1_PRESCALE_VALUES_B 0x98b5
7315#define mmCOL_MAN_OUTPUT_CSC_CONTROL 0x46b6
7316#define mmCOL_MAN0_COL_MAN_OUTPUT_CSC_CONTROL 0x46b6
7317#define mmCOL_MAN1_COL_MAN_OUTPUT_CSC_CONTROL 0x98b6
7318#define mmOUTPUT_CSC_C11_C12_A 0x46b7
7319#define mmCOL_MAN0_OUTPUT_CSC_C11_C12_A 0x46b7
7320#define mmCOL_MAN1_OUTPUT_CSC_C11_C12_A 0x98b7
7321#define mmOUTPUT_CSC_C13_C14_A 0x46b8
7322#define mmCOL_MAN0_OUTPUT_CSC_C13_C14_A 0x46b8
7323#define mmCOL_MAN1_OUTPUT_CSC_C13_C14_A 0x98b8
7324#define mmOUTPUT_CSC_C21_C22_A 0x46b9
7325#define mmCOL_MAN0_OUTPUT_CSC_C21_C22_A 0x46b9
7326#define mmCOL_MAN1_OUTPUT_CSC_C21_C22_A 0x98b9
7327#define mmOUTPUT_CSC_C23_C24_A 0x46ba
7328#define mmCOL_MAN0_OUTPUT_CSC_C23_C24_A 0x46ba
7329#define mmCOL_MAN1_OUTPUT_CSC_C23_C24_A 0x98ba
7330#define mmOUTPUT_CSC_C31_C32_A 0x46bb
7331#define mmCOL_MAN0_OUTPUT_CSC_C31_C32_A 0x46bb
7332#define mmCOL_MAN1_OUTPUT_CSC_C31_C32_A 0x98bb
7333#define mmOUTPUT_CSC_C33_C34_A 0x46bc
7334#define mmCOL_MAN0_OUTPUT_CSC_C33_C34_A 0x46bc
7335#define mmCOL_MAN1_OUTPUT_CSC_C33_C34_A 0x98bc
7336#define mmOUTPUT_CSC_C11_C12_B 0x46bd
7337#define mmCOL_MAN0_OUTPUT_CSC_C11_C12_B 0x46bd
7338#define mmCOL_MAN1_OUTPUT_CSC_C11_C12_B 0x98bd
7339#define mmOUTPUT_CSC_C13_C14_B 0x46be
7340#define mmCOL_MAN0_OUTPUT_CSC_C13_C14_B 0x46be
7341#define mmCOL_MAN1_OUTPUT_CSC_C13_C14_B 0x98be
7342#define mmOUTPUT_CSC_C21_C22_B 0x46bf
7343#define mmCOL_MAN0_OUTPUT_CSC_C21_C22_B 0x46bf
7344#define mmCOL_MAN1_OUTPUT_CSC_C21_C22_B 0x98bf
7345#define mmOUTPUT_CSC_C23_C24_B 0x46c0
7346#define mmCOL_MAN0_OUTPUT_CSC_C23_C24_B 0x46c0
7347#define mmCOL_MAN1_OUTPUT_CSC_C23_C24_B 0x98c0
7348#define mmOUTPUT_CSC_C31_C32_B 0x46c1
7349#define mmCOL_MAN0_OUTPUT_CSC_C31_C32_B 0x46c1
7350#define mmCOL_MAN1_OUTPUT_CSC_C31_C32_B 0x98c1
7351#define mmOUTPUT_CSC_C33_C34_B 0x46c2
7352#define mmCOL_MAN0_OUTPUT_CSC_C33_C34_B 0x46c2
7353#define mmCOL_MAN1_OUTPUT_CSC_C33_C34_B 0x98c2
7354#define mmDENORM_CLAMP_CONTROL 0x46c3
7355#define mmCOL_MAN0_DENORM_CLAMP_CONTROL 0x46c3
7356#define mmCOL_MAN1_DENORM_CLAMP_CONTROL 0x98c3
7357#define mmDENORM_CLAMP_RANGE_R_CR 0x46c4
7358#define mmCOL_MAN0_DENORM_CLAMP_RANGE_R_CR 0x46c4
7359#define mmCOL_MAN1_DENORM_CLAMP_RANGE_R_CR 0x98c4
7360#define mmDENORM_CLAMP_RANGE_G_Y 0x46c5
7361#define mmCOL_MAN0_DENORM_CLAMP_RANGE_G_Y 0x46c5
7362#define mmCOL_MAN1_DENORM_CLAMP_RANGE_G_Y 0x98c5
7363#define mmDENORM_CLAMP_RANGE_B_CB 0x46c6
7364#define mmCOL_MAN0_DENORM_CLAMP_RANGE_B_CB 0x46c6
7365#define mmCOL_MAN1_DENORM_CLAMP_RANGE_B_CB 0x98c6
7366#define mmCOL_MAN_FP_CONVERTED_FIELD 0x46c7
7367#define mmCOL_MAN0_COL_MAN_FP_CONVERTED_FIELD 0x46c7
7368#define mmCOL_MAN1_COL_MAN_FP_CONVERTED_FIELD 0x98c7
7369#define mmGAMMA_CORR_CONTROL 0x46c8
7370#define mmCOL_MAN0_GAMMA_CORR_CONTROL 0x46c8
7371#define mmCOL_MAN1_GAMMA_CORR_CONTROL 0x98c8
7372#define mmGAMMA_CORR_LUT_INDEX 0x46c9
7373#define mmCOL_MAN0_GAMMA_CORR_LUT_INDEX 0x46c9
7374#define mmCOL_MAN1_GAMMA_CORR_LUT_INDEX 0x98c9
7375#define mmGAMMA_CORR_LUT_DATA 0x46ca
7376#define mmCOL_MAN0_GAMMA_CORR_LUT_DATA 0x46ca
7377#define mmCOL_MAN1_GAMMA_CORR_LUT_DATA 0x98ca
7378#define mmGAMMA_CORR_LUT_WRITE_EN_MASK 0x46cb
7379#define mmCOL_MAN0_GAMMA_CORR_LUT_WRITE_EN_MASK 0x46cb
7380#define mmCOL_MAN1_GAMMA_CORR_LUT_WRITE_EN_MASK 0x98cb
7381#define mmGAMMA_CORR_CNTLA_START_CNTL 0x46cc
7382#define mmCOL_MAN0_GAMMA_CORR_CNTLA_START_CNTL 0x46cc
7383#define mmCOL_MAN1_GAMMA_CORR_CNTLA_START_CNTL 0x98cc
7384#define mmGAMMA_CORR_CNTLA_SLOPE_CNTL 0x46cd
7385#define mmCOL_MAN0_GAMMA_CORR_CNTLA_SLOPE_CNTL 0x46cd
7386#define mmCOL_MAN1_GAMMA_CORR_CNTLA_SLOPE_CNTL 0x98cd
7387#define mmGAMMA_CORR_CNTLA_END_CNTL1 0x46ce
7388#define mmCOL_MAN0_GAMMA_CORR_CNTLA_END_CNTL1 0x46ce
7389#define mmCOL_MAN1_GAMMA_CORR_CNTLA_END_CNTL1 0x98ce
7390#define mmGAMMA_CORR_CNTLA_END_CNTL2 0x46cf
7391#define mmCOL_MAN0_GAMMA_CORR_CNTLA_END_CNTL2 0x46cf
7392#define mmCOL_MAN1_GAMMA_CORR_CNTLA_END_CNTL2 0x98cf
7393#define mmGAMMA_CORR_CNTLA_REGION_0_1 0x46d0
7394#define mmCOL_MAN0_GAMMA_CORR_CNTLA_REGION_0_1 0x46d0
7395#define mmCOL_MAN1_GAMMA_CORR_CNTLA_REGION_0_1 0x98d0
7396#define mmGAMMA_CORR_CNTLA_REGION_2_3 0x46d1
7397#define mmCOL_MAN0_GAMMA_CORR_CNTLA_REGION_2_3 0x46d1
7398#define mmCOL_MAN1_GAMMA_CORR_CNTLA_REGION_2_3 0x98d1
7399#define mmGAMMA_CORR_CNTLA_REGION_4_5 0x46d2
7400#define mmCOL_MAN0_GAMMA_CORR_CNTLA_REGION_4_5 0x46d2
7401#define mmCOL_MAN1_GAMMA_CORR_CNTLA_REGION_4_5 0x98d2
7402#define mmGAMMA_CORR_CNTLA_REGION_6_7 0x46d3
7403#define mmCOL_MAN0_GAMMA_CORR_CNTLA_REGION_6_7 0x46d3
7404#define mmCOL_MAN1_GAMMA_CORR_CNTLA_REGION_6_7 0x98d3
7405#define mmGAMMA_CORR_CNTLA_REGION_8_9 0x46d4
7406#define mmCOL_MAN0_GAMMA_CORR_CNTLA_REGION_8_9 0x46d4
7407#define mmCOL_MAN1_GAMMA_CORR_CNTLA_REGION_8_9 0x98d4
7408#define mmGAMMA_CORR_CNTLA_REGION_10_11 0x46d5
7409#define mmCOL_MAN0_GAMMA_CORR_CNTLA_REGION_10_11 0x46d5
7410#define mmCOL_MAN1_GAMMA_CORR_CNTLA_REGION_10_11 0x98d5
7411#define mmGAMMA_CORR_CNTLA_REGION_12_13 0x46d6
7412#define mmCOL_MAN0_GAMMA_CORR_CNTLA_REGION_12_13 0x46d6
7413#define mmCOL_MAN1_GAMMA_CORR_CNTLA_REGION_12_13 0x98d6
7414#define mmGAMMA_CORR_CNTLA_REGION_14_15 0x46d7
7415#define mmCOL_MAN0_GAMMA_CORR_CNTLA_REGION_14_15 0x46d7
7416#define mmCOL_MAN1_GAMMA_CORR_CNTLA_REGION_14_15 0x98d7
7417#define mmGAMMA_CORR_CNTLB_START_CNTL 0x46d8
7418#define mmCOL_MAN0_GAMMA_CORR_CNTLB_START_CNTL 0x46d8
7419#define mmCOL_MAN1_GAMMA_CORR_CNTLB_START_CNTL 0x98d8
7420#define mmGAMMA_CORR_CNTLB_SLOPE_CNTL 0x46d9
7421#define mmCOL_MAN0_GAMMA_CORR_CNTLB_SLOPE_CNTL 0x46d9
7422#define mmCOL_MAN1_GAMMA_CORR_CNTLB_SLOPE_CNTL 0x98d9
7423#define mmGAMMA_CORR_CNTLB_END_CNTL1 0x46da
7424#define mmCOL_MAN0_GAMMA_CORR_CNTLB_END_CNTL1 0x46da
7425#define mmCOL_MAN1_GAMMA_CORR_CNTLB_END_CNTL1 0x98da
7426#define mmGAMMA_CORR_CNTLB_END_CNTL2 0x46db
7427#define mmCOL_MAN0_GAMMA_CORR_CNTLB_END_CNTL2 0x46db
7428#define mmCOL_MAN1_GAMMA_CORR_CNTLB_END_CNTL2 0x98db
7429#define mmGAMMA_CORR_CNTLB_REGION_0_1 0x46dc
7430#define mmCOL_MAN0_GAMMA_CORR_CNTLB_REGION_0_1 0x46dc
7431#define mmCOL_MAN1_GAMMA_CORR_CNTLB_REGION_0_1 0x98dc
7432#define mmGAMMA_CORR_CNTLB_REGION_2_3 0x46dd
7433#define mmCOL_MAN0_GAMMA_CORR_CNTLB_REGION_2_3 0x46dd
7434#define mmCOL_MAN1_GAMMA_CORR_CNTLB_REGION_2_3 0x98dd
7435#define mmGAMMA_CORR_CNTLB_REGION_4_5 0x46de
7436#define mmCOL_MAN0_GAMMA_CORR_CNTLB_REGION_4_5 0x46de
7437#define mmCOL_MAN1_GAMMA_CORR_CNTLB_REGION_4_5 0x98de
7438#define mmGAMMA_CORR_CNTLB_REGION_6_7 0x46df
7439#define mmCOL_MAN0_GAMMA_CORR_CNTLB_REGION_6_7 0x46df
7440#define mmCOL_MAN1_GAMMA_CORR_CNTLB_REGION_6_7 0x98df
7441#define mmGAMMA_CORR_CNTLB_REGION_8_9 0x46e0
7442#define mmCOL_MAN0_GAMMA_CORR_CNTLB_REGION_8_9 0x46e0
7443#define mmCOL_MAN1_GAMMA_CORR_CNTLB_REGION_8_9 0x98e0
7444#define mmGAMMA_CORR_CNTLB_REGION_10_11 0x46e1
7445#define mmCOL_MAN0_GAMMA_CORR_CNTLB_REGION_10_11 0x46e1
7446#define mmCOL_MAN1_GAMMA_CORR_CNTLB_REGION_10_11 0x98e1
7447#define mmGAMMA_CORR_CNTLB_REGION_12_13 0x46e2
7448#define mmCOL_MAN0_GAMMA_CORR_CNTLB_REGION_12_13 0x46e2
7449#define mmCOL_MAN1_GAMMA_CORR_CNTLB_REGION_12_13 0x98e2
7450#define mmGAMMA_CORR_CNTLB_REGION_14_15 0x46e3
7451#define mmCOL_MAN0_GAMMA_CORR_CNTLB_REGION_14_15 0x46e3
7452#define mmCOL_MAN1_GAMMA_CORR_CNTLB_REGION_14_15 0x98e3
7453#define mmPACK_FIFO_ERROR 0x46e4
7454#define mmCOL_MAN0_PACK_FIFO_ERROR 0x46e4
7455#define mmCOL_MAN1_PACK_FIFO_ERROR 0x98e4
7456#define mmOUTPUT_FIFO_ERROR 0x46e5
7457#define mmCOL_MAN0_OUTPUT_FIFO_ERROR 0x46e5
7458#define mmCOL_MAN1_OUTPUT_FIFO_ERROR 0x98e5
7459#define mmINPUT_GAMMA_LUT_AUTOFILL 0x46e6
7460#define mmCOL_MAN0_INPUT_GAMMA_LUT_AUTOFILL 0x46e6
7461#define mmCOL_MAN1_INPUT_GAMMA_LUT_AUTOFILL 0x98e6
7462#define mmINPUT_GAMMA_LUT_RW_INDEX 0x46e7
7463#define mmCOL_MAN0_INPUT_GAMMA_LUT_RW_INDEX 0x46e7
7464#define mmCOL_MAN1_INPUT_GAMMA_LUT_RW_INDEX 0x98e7
7465#define mmINPUT_GAMMA_LUT_SEQ_COLOR 0x46e8
7466#define mmCOL_MAN0_INPUT_GAMMA_LUT_SEQ_COLOR 0x46e8
7467#define mmCOL_MAN1_INPUT_GAMMA_LUT_SEQ_COLOR 0x98e8
7468#define mmINPUT_GAMMA_LUT_PWL_DATA 0x46e9
7469#define mmCOL_MAN0_INPUT_GAMMA_LUT_PWL_DATA 0x46e9
7470#define mmCOL_MAN1_INPUT_GAMMA_LUT_PWL_DATA 0x98e9
7471#define mmINPUT_GAMMA_LUT_30_COLOR 0x46ea
7472#define mmCOL_MAN0_INPUT_GAMMA_LUT_30_COLOR 0x46ea
7473#define mmCOL_MAN1_INPUT_GAMMA_LUT_30_COLOR 0x98ea
7474#define mmCOL_MAN_INPUT_GAMMA_CONTROL1 0x46eb
7475#define mmCOL_MAN0_COL_MAN_INPUT_GAMMA_CONTROL1 0x46eb
7476#define mmCOL_MAN1_COL_MAN_INPUT_GAMMA_CONTROL1 0x98eb
7477#define mmCOL_MAN_INPUT_GAMMA_CONTROL2 0x46ec
7478#define mmCOL_MAN0_COL_MAN_INPUT_GAMMA_CONTROL2 0x46ec
7479#define mmCOL_MAN1_COL_MAN_INPUT_GAMMA_CONTROL2 0x98ec
7480#define mmINPUT_GAMMA_BW_OFFSETS_B 0x46ed
7481#define mmCOL_MAN0_INPUT_GAMMA_BW_OFFSETS_B 0x46ed
7482#define mmCOL_MAN1_INPUT_GAMMA_BW_OFFSETS_B 0x98ed
7483#define mmINPUT_GAMMA_BW_OFFSETS_G 0x46ee
7484#define mmCOL_MAN0_INPUT_GAMMA_BW_OFFSETS_G 0x46ee
7485#define mmCOL_MAN1_INPUT_GAMMA_BW_OFFSETS_G 0x98ee
7486#define mmINPUT_GAMMA_BW_OFFSETS_R 0x46ef
7487#define mmCOL_MAN0_INPUT_GAMMA_BW_OFFSETS_R 0x46ef
7488#define mmCOL_MAN1_INPUT_GAMMA_BW_OFFSETS_R 0x98ef
7489#define mmCOL_MAN_DEBUG_CONTROL 0x46f0
7490#define mmCOL_MAN0_COL_MAN_DEBUG_CONTROL 0x46f0
7491#define mmCOL_MAN1_COL_MAN_DEBUG_CONTROL 0x98f0
7492#define mmCOL_MAN_TEST_DEBUG_INDEX 0x46f1
7493#define mmCOL_MAN0_COL_MAN_TEST_DEBUG_INDEX 0x46f1
7494#define mmCOL_MAN1_COL_MAN_TEST_DEBUG_INDEX 0x98f1
7495#define mmCOL_MAN_TEST_DEBUG_DATA 0x46f3
7496#define mmCOL_MAN0_COL_MAN_TEST_DEBUG_DATA 0x46f3
7497#define mmCOL_MAN1_COL_MAN_TEST_DEBUG_DATA 0x98f3
7498#define mmUNP_GRPH_ENABLE 0x4600
7499#define mmUNP0_UNP_GRPH_ENABLE 0x4600
7500#define mmUNP1_UNP_GRPH_ENABLE 0x9800
7501#define mmUNP_GRPH_CONTROL 0x4601
7502#define mmUNP0_UNP_GRPH_CONTROL 0x4601
7503#define mmUNP1_UNP_GRPH_CONTROL 0x9801
7504#define mmUNP_GRPH_CONTROL_C 0x4602
7505#define mmUNP0_UNP_GRPH_CONTROL_C 0x4602
7506#define mmUNP1_UNP_GRPH_CONTROL_C 0x9802
7507#define mmUNP_GRPH_CONTROL_EXP 0x4603
7508#define mmUNP0_UNP_GRPH_CONTROL_EXP 0x4603
7509#define mmUNP1_UNP_GRPH_CONTROL_EXP 0x9803
7510#define mmUNP_GRPH_SWAP_CNTL 0x4605
7511#define mmUNP0_UNP_GRPH_SWAP_CNTL 0x4605
7512#define mmUNP1_UNP_GRPH_SWAP_CNTL 0x9805
7513#define mmUNP_GRPH_PRIMARY_SURFACE_ADDRESS_L 0x4606
7514#define mmUNP0_UNP_GRPH_PRIMARY_SURFACE_ADDRESS_L 0x4606
7515#define mmUNP1_UNP_GRPH_PRIMARY_SURFACE_ADDRESS_L 0x9806
7516#define mmUNP_GRPH_PRIMARY_SURFACE_ADDRESS_C 0x4607
7517#define mmUNP0_UNP_GRPH_PRIMARY_SURFACE_ADDRESS_C 0x4607
7518#define mmUNP1_UNP_GRPH_PRIMARY_SURFACE_ADDRESS_C 0x9807
7519#define mmUNP_GRPH_PRIMARY_SURFACE_ADDRESS_HIGH_L 0x4608
7520#define mmUNP0_UNP_GRPH_PRIMARY_SURFACE_ADDRESS_HIGH_L 0x4608
7521#define mmUNP1_UNP_GRPH_PRIMARY_SURFACE_ADDRESS_HIGH_L 0x9808
7522#define mmUNP_GRPH_PRIMARY_SURFACE_ADDRESS_HIGH_C 0x4609
7523#define mmUNP0_UNP_GRPH_PRIMARY_SURFACE_ADDRESS_HIGH_C 0x4609
7524#define mmUNP1_UNP_GRPH_PRIMARY_SURFACE_ADDRESS_HIGH_C 0x9809
7525#define mmUNP_GRPH_PRIMARY_BOTTOM_SURFACE_ADDRESS_L 0x460a
7526#define mmUNP0_UNP_GRPH_PRIMARY_BOTTOM_SURFACE_ADDRESS_L 0x460a
7527#define mmUNP1_UNP_GRPH_PRIMARY_BOTTOM_SURFACE_ADDRESS_L 0x980a
7528#define mmUNP_GRPH_PRIMARY_BOTTOM_SURFACE_ADDRESS_C 0x460b
7529#define mmUNP0_UNP_GRPH_PRIMARY_BOTTOM_SURFACE_ADDRESS_C 0x460b
7530#define mmUNP1_UNP_GRPH_PRIMARY_BOTTOM_SURFACE_ADDRESS_C 0x980b
7531#define mmUNP_GRPH_PRIMARY_BOTTOM_SURFACE_ADDRESS_HIGH_L 0x460c
7532#define mmUNP0_UNP_GRPH_PRIMARY_BOTTOM_SURFACE_ADDRESS_HIGH_L 0x460c
7533#define mmUNP1_UNP_GRPH_PRIMARY_BOTTOM_SURFACE_ADDRESS_HIGH_L 0x980c
7534#define mmUNP_GRPH_PRIMARY_BOTTOM_SURFACE_ADDRESS_HIGH_C 0x460d
7535#define mmUNP0_UNP_GRPH_PRIMARY_BOTTOM_SURFACE_ADDRESS_HIGH_C 0x460d
7536#define mmUNP1_UNP_GRPH_PRIMARY_BOTTOM_SURFACE_ADDRESS_HIGH_C 0x980d
7537#define mmUNP_GRPH_SECONDARY_SURFACE_ADDRESS_L 0x460e
7538#define mmUNP0_UNP_GRPH_SECONDARY_SURFACE_ADDRESS_L 0x460e
7539#define mmUNP1_UNP_GRPH_SECONDARY_SURFACE_ADDRESS_L 0x980e
7540#define mmUNP_GRPH_SECONDARY_SURFACE_ADDRESS_C 0x460f
7541#define mmUNP0_UNP_GRPH_SECONDARY_SURFACE_ADDRESS_C 0x460f
7542#define mmUNP1_UNP_GRPH_SECONDARY_SURFACE_ADDRESS_C 0x980f
7543#define mmUNP_GRPH_SECONDARY_SURFACE_ADDRESS_HIGH_L 0x4610
7544#define mmUNP0_UNP_GRPH_SECONDARY_SURFACE_ADDRESS_HIGH_L 0x4610
7545#define mmUNP1_UNP_GRPH_SECONDARY_SURFACE_ADDRESS_HIGH_L 0x9810
7546#define mmUNP_GRPH_SECONDARY_SURFACE_ADDRESS_HIGH_C 0x4611
7547#define mmUNP0_UNP_GRPH_SECONDARY_SURFACE_ADDRESS_HIGH_C 0x4611
7548#define mmUNP1_UNP_GRPH_SECONDARY_SURFACE_ADDRESS_HIGH_C 0x9811
7549#define mmUNP_GRPH_SECONDARY_BOTTOM_SURFACE_ADDRESS_L 0x4612
7550#define mmUNP0_UNP_GRPH_SECONDARY_BOTTOM_SURFACE_ADDRESS_L 0x4612
7551#define mmUNP1_UNP_GRPH_SECONDARY_BOTTOM_SURFACE_ADDRESS_L 0x9812
7552#define mmUNP_GRPH_SECONDARY_BOTTOM_SURFACE_ADDRESS_C 0x4613
7553#define mmUNP0_UNP_GRPH_SECONDARY_BOTTOM_SURFACE_ADDRESS_C 0x4613
7554#define mmUNP1_UNP_GRPH_SECONDARY_BOTTOM_SURFACE_ADDRESS_C 0x9813
7555#define mmUNP_GRPH_SECONDARY_BOTTOM_SURFACE_ADDRESS_HIGH_L 0x4614
7556#define mmUNP0_UNP_GRPH_SECONDARY_BOTTOM_SURFACE_ADDRESS_HIGH_L 0x4614
7557#define mmUNP1_UNP_GRPH_SECONDARY_BOTTOM_SURFACE_ADDRESS_HIGH_L 0x9814
7558#define mmUNP_GRPH_SECONDARY_BOTTOM_SURFACE_ADDRESS_HIGH_C 0x4615
7559#define mmUNP0_UNP_GRPH_SECONDARY_BOTTOM_SURFACE_ADDRESS_HIGH_C 0x4615
7560#define mmUNP1_UNP_GRPH_SECONDARY_BOTTOM_SURFACE_ADDRESS_HIGH_C 0x9815
7561#define mmUNP_GRPH_PITCH_L 0x4616
7562#define mmUNP0_UNP_GRPH_PITCH_L 0x4616
7563#define mmUNP1_UNP_GRPH_PITCH_L 0x9816
7564#define mmUNP_GRPH_PITCH_C 0x4617
7565#define mmUNP0_UNP_GRPH_PITCH_C 0x4617
7566#define mmUNP1_UNP_GRPH_PITCH_C 0x9817
7567#define mmUNP_GRPH_SURFACE_OFFSET_X_L 0x4618
7568#define mmUNP0_UNP_GRPH_SURFACE_OFFSET_X_L 0x4618
7569#define mmUNP1_UNP_GRPH_SURFACE_OFFSET_X_L 0x9818
7570#define mmUNP_GRPH_SURFACE_OFFSET_X_C 0x4619
7571#define mmUNP0_UNP_GRPH_SURFACE_OFFSET_X_C 0x4619
7572#define mmUNP1_UNP_GRPH_SURFACE_OFFSET_X_C 0x9819
7573#define mmUNP_GRPH_SURFACE_OFFSET_Y_L 0x461a
7574#define mmUNP0_UNP_GRPH_SURFACE_OFFSET_Y_L 0x461a
7575#define mmUNP1_UNP_GRPH_SURFACE_OFFSET_Y_L 0x981a
7576#define mmUNP_GRPH_SURFACE_OFFSET_Y_C 0x461b
7577#define mmUNP0_UNP_GRPH_SURFACE_OFFSET_Y_C 0x461b
7578#define mmUNP1_UNP_GRPH_SURFACE_OFFSET_Y_C 0x981b
7579#define mmUNP_GRPH_X_START_L 0x461c
7580#define mmUNP0_UNP_GRPH_X_START_L 0x461c
7581#define mmUNP1_UNP_GRPH_X_START_L 0x981c
7582#define mmUNP_GRPH_X_START_C 0x461d
7583#define mmUNP0_UNP_GRPH_X_START_C 0x461d
7584#define mmUNP1_UNP_GRPH_X_START_C 0x981d
7585#define mmUNP_GRPH_Y_START_L 0x461e
7586#define mmUNP0_UNP_GRPH_Y_START_L 0x461e
7587#define mmUNP1_UNP_GRPH_Y_START_L 0x981e
7588#define mmUNP_GRPH_Y_START_C 0x461f
7589#define mmUNP0_UNP_GRPH_Y_START_C 0x461f
7590#define mmUNP1_UNP_GRPH_Y_START_C 0x981f
7591#define mmUNP_GRPH_X_END_L 0x4620
7592#define mmUNP0_UNP_GRPH_X_END_L 0x4620
7593#define mmUNP1_UNP_GRPH_X_END_L 0x9820
7594#define mmUNP_GRPH_X_END_C 0x4621
7595#define mmUNP0_UNP_GRPH_X_END_C 0x4621
7596#define mmUNP1_UNP_GRPH_X_END_C 0x9821
7597#define mmUNP_GRPH_Y_END_L 0x4622
7598#define mmUNP0_UNP_GRPH_Y_END_L 0x4622
7599#define mmUNP1_UNP_GRPH_Y_END_L 0x9822
7600#define mmUNP_GRPH_Y_END_C 0x4623
7601#define mmUNP0_UNP_GRPH_Y_END_C 0x4623
7602#define mmUNP1_UNP_GRPH_Y_END_C 0x9823
7603#define mmUNP_GRPH_UPDATE 0x4624
7604#define mmUNP0_UNP_GRPH_UPDATE 0x4624
7605#define mmUNP1_UNP_GRPH_UPDATE 0x9824
7606#define mmUNP_PIPE_OUTSTANDING_REQUEST_LIMIT 0x463a
7607#define mmUNP0_UNP_PIPE_OUTSTANDING_REQUEST_LIMIT 0x463a
7608#define mmUNP1_UNP_PIPE_OUTSTANDING_REQUEST_LIMIT 0x983a
7609#define mmUNP_GRPH_SURFACE_ADDRESS_INUSE_L 0x4625
7610#define mmUNP0_UNP_GRPH_SURFACE_ADDRESS_INUSE_L 0x4625
7611#define mmUNP1_UNP_GRPH_SURFACE_ADDRESS_INUSE_L 0x9825
7612#define mmUNP_GRPH_SURFACE_ADDRESS_INUSE_C 0x4626
7613#define mmUNP0_UNP_GRPH_SURFACE_ADDRESS_INUSE_C 0x4626
7614#define mmUNP1_UNP_GRPH_SURFACE_ADDRESS_INUSE_C 0x9826
7615#define mmUNP_GRPH_SURFACE_ADDRESS_HIGH_INUSE_L 0x4627
7616#define mmUNP0_UNP_GRPH_SURFACE_ADDRESS_HIGH_INUSE_L 0x4627
7617#define mmUNP1_UNP_GRPH_SURFACE_ADDRESS_HIGH_INUSE_L 0x9827
7618#define mmUNP_GRPH_SURFACE_ADDRESS_HIGH_INUSE_C 0x4628
7619#define mmUNP0_UNP_GRPH_SURFACE_ADDRESS_HIGH_INUSE_C 0x4628
7620#define mmUNP1_UNP_GRPH_SURFACE_ADDRESS_HIGH_INUSE_C 0x9828
7621#define mmUNP_DVMM_PTE_CONTROL 0x4629
7622#define mmUNP_GRPH_INTERRUPT_STATUS 0x462b
7623#define mmUNP0_UNP_GRPH_INTERRUPT_STATUS 0x462b
7624#define mmUNP1_UNP_GRPH_INTERRUPT_STATUS 0x982b
7625#define mmUNP_GRPH_INTERRUPT_CONTROL 0x462c
7626#define mmUNP0_UNP_GRPH_INTERRUPT_CONTROL 0x462c
7627#define mmUNP1_UNP_GRPH_INTERRUPT_CONTROL 0x982c
7628#define mmUNP_GRPH_STEREOSYNC_FLIP 0x462e
7629#define mmUNP0_UNP_GRPH_STEREOSYNC_FLIP 0x462e
7630#define mmUNP1_UNP_GRPH_STEREOSYNC_FLIP 0x982e
7631#define mmUNP_FLIP_CONTROL 0x462f
7632#define mmUNP0_UNP_FLIP_CONTROL 0x462f
7633#define mmUNP1_UNP_FLIP_CONTROL 0x982f
7634#define mmUNP_CRC_CONTROL 0x4630
7635#define mmUNP0_UNP_CRC_CONTROL 0x4630
7636#define mmUNP1_UNP_CRC_CONTROL 0x9830
7637#define mmUNP_CRC_MASK 0x4631
7638#define mmUNP0_UNP_CRC_MASK 0x4631
7639#define mmUNP1_UNP_CRC_MASK 0x9831
7640#define mmUNP_CRC_CURRENT 0x4632
7641#define mmUNP0_UNP_CRC_CURRENT 0x4632
7642#define mmUNP1_UNP_CRC_CURRENT 0x9832
7643#define mmUNP_CRC_LAST 0x4633
7644#define mmUNP0_UNP_CRC_LAST 0x4633
7645#define mmUNP1_UNP_CRC_LAST 0x9833
7646#define mmUNP_LB_DATA_GAP_BETWEEN_CHUNK 0x4634
7647#define mmUNP0_UNP_LB_DATA_GAP_BETWEEN_CHUNK 0x4634
7648#define mmUNP1_UNP_LB_DATA_GAP_BETWEEN_CHUNK 0x9834
7649#define mmUNP_HW_ROTATION 0x4635
7650#define mmUNP0_UNP_HW_ROTATION 0x4635
7651#define mmUNP1_UNP_HW_ROTATION 0x9835
7652#define mmUNP_DEBUG 0x4636
7653#define mmUNP0_UNP_DEBUG 0x4636
7654#define mmUNP1_UNP_DEBUG 0x9836
7655#define mmUNP_DEBUG2 0x4637
7656#define mmUNP0_UNP_DEBUG2 0x4637
7657#define mmUNP1_UNP_DEBUG2 0x9837
7658#define mmUNP_DVMM_DEBUG 0x463b
7659#define mmUNP0_UNP_DVMM_DEBUG 0x463b
7660#define mmUNP1_UNP_DVMM_DEBUG 0x983b
7661#define mmUNP_TEST_DEBUG_INDEX 0x4638
7662#define mmUNP0_UNP_TEST_DEBUG_INDEX 0x4638
7663#define mmUNP1_UNP_TEST_DEBUG_INDEX 0x9838
7664#define mmUNP_TEST_DEBUG_DATA 0x4639
7665#define mmUNP0_UNP_TEST_DEBUG_DATA 0x4639
7666#define mmUNP1_UNP_TEST_DEBUG_DATA 0x9839
7667#define mmGENMO_WT 0xf0
7668#define mmGENMO_RD 0xf3
7669#define mmGENENB 0xf0
7670#define mmGENFC_WT 0xee
7671#define mmVGA0_GENFC_WT 0xee
7672#define mmVGA1_GENFC_WT 0xf6
7673#define mmGENFC_RD 0xf2
7674#define mmGENS0 0xf0
7675#define mmGENS1 0xee
7676#define mmVGA0_GENS1 0xee
7677#define mmVGA1_GENS1 0xf6
7678#define mmDAC_DATA 0xf2
7679#define mmDAC_MASK 0xf1
7680#define mmDAC_R_INDEX 0xf1
7681#define mmDAC_W_INDEX 0xf2
7682#define mmSEQ8_IDX 0xf1
7683#define mmSEQ8_DATA 0xf1
7684#define ixSEQ00 0x0
7685#define ixSEQ01 0x1
7686#define ixSEQ02 0x2
7687#define ixSEQ03 0x3
7688#define ixSEQ04 0x4
7689#define mmCRTC8_IDX 0xed
7690#define mmVGA0_CRTC8_IDX 0xed
7691#define mmVGA1_CRTC8_IDX 0xf5
7692#define mmCRTC8_DATA 0xed
7693#define mmVGA0_CRTC8_DATA 0xed
7694#define mmVGA1_CRTC8_DATA 0xf5
7695#define ixCRT00 0x0
7696#define ixCRT01 0x1
7697#define ixCRT02 0x2
7698#define ixCRT03 0x3
7699#define ixCRT04 0x4
7700#define ixCRT05 0x5
7701#define ixCRT06 0x6
7702#define ixCRT07 0x7
7703#define ixCRT08 0x8
7704#define ixCRT09 0x9
7705#define ixCRT0A 0xa
7706#define ixCRT0B 0xb
7707#define ixCRT0C 0xc
7708#define ixCRT0D 0xd
7709#define ixCRT0E 0xe
7710#define ixCRT0F 0xf
7711#define ixCRT10 0x10
7712#define ixCRT11 0x11
7713#define ixCRT12 0x12
7714#define ixCRT13 0x13
7715#define ixCRT14 0x14
7716#define ixCRT15 0x15
7717#define ixCRT16 0x16
7718#define ixCRT17 0x17
7719#define ixCRT18 0x18
7720#define ixCRT1E 0x1e
7721#define ixCRT1F 0x1f
7722#define ixCRT22 0x22
7723#define mmGRPH8_IDX 0xf3
7724#define mmGRPH8_DATA 0xf3
7725#define ixGRA00 0x0
7726#define ixGRA01 0x1
7727#define ixGRA02 0x2
7728#define ixGRA03 0x3
7729#define ixGRA04 0x4
7730#define ixGRA05 0x5
7731#define ixGRA06 0x6
7732#define ixGRA07 0x7
7733#define ixGRA08 0x8
7734#define mmATTRX 0xf0
7735#define mmATTRDW 0xf0
7736#define mmATTRDR 0xf0
7737#define ixATTR00 0x0
7738#define ixATTR01 0x1
7739#define ixATTR02 0x2
7740#define ixATTR03 0x3
7741#define ixATTR04 0x4
7742#define ixATTR05 0x5
7743#define ixATTR06 0x6
7744#define ixATTR07 0x7
7745#define ixATTR08 0x8
7746#define ixATTR09 0x9
7747#define ixATTR0A 0xa
7748#define ixATTR0B 0xb
7749#define ixATTR0C 0xc
7750#define ixATTR0D 0xd
7751#define ixATTR0E 0xe
7752#define ixATTR0F 0xf
7753#define ixATTR10 0x10
7754#define ixATTR11 0x11
7755#define ixATTR12 0x12
7756#define ixATTR13 0x13
7757#define ixATTR14 0x14
7758#define mmVGA_RENDER_CONTROL 0xc0
7759#define mmVGA_SOURCE_SELECT 0xfc
7760#define mmVGA_SEQUENCER_RESET_CONTROL 0xc1
7761#define mmVGA_MODE_CONTROL 0xc2
7762#define mmVGA_SURFACE_PITCH_SELECT 0xc3
7763#define mmVGA_MEMORY_BASE_ADDRESS 0xc4
7764#define mmVGA_MEMORY_BASE_ADDRESS_HIGH 0xc9
7765#define mmVGA_DISPBUF1_SURFACE_ADDR 0xc6
7766#define mmVGA_DISPBUF2_SURFACE_ADDR 0xc8
7767#define mmVGA_HDP_CONTROL 0xca
7768#define mmVGA_CACHE_CONTROL 0xcb
7769#define mmD1VGA_CONTROL 0xcc
7770#define mmD2VGA_CONTROL 0xce
7771#define mmD3VGA_CONTROL 0xf8
7772#define mmD4VGA_CONTROL 0xf9
7773#define mmD5VGA_CONTROL 0xfa
7774#define mmD6VGA_CONTROL 0xfb
7775#define mmVGA_HW_DEBUG 0xcf
7776#define mmVGA_STATUS 0xd0
7777#define mmVGA_INTERRUPT_CONTROL 0xd1
7778#define mmVGA_STATUS_CLEAR 0xd2
7779#define mmVGA_INTERRUPT_STATUS 0xd3
7780#define mmVGA_MAIN_CONTROL 0xd4
7781#define mmVGA_TEST_CONTROL 0xd5
7782#define mmVGA_DEBUG_READBACK_INDEX 0xd6
7783#define mmVGA_DEBUG_READBACK_DATA 0xd7
7784#define mmVGA_MEM_WRITE_PAGE_ADDR 0x12
7785#define mmVGA_MEM_READ_PAGE_ADDR 0x13
7786#define mmVGA_TEST_DEBUG_INDEX 0xc5
7787#define mmVGA_TEST_DEBUG_DATA 0xc7
7788#define ixVGADCC_DBG_DCCIF_C 0x7e
7789#define mmBPHYC_DAC_MACRO_CNTL 0x48b9
7790#define mmBPHYC_DAC_AUTO_CALIB_CONTROL 0x48ba
7791#define mmDPG_PIPE_ARBITRATION_CONTROL1 0x1b30
7792#define mmDMIF_PG0_DPG_PIPE_ARBITRATION_CONTROL1 0x1b30
7793#define mmDMIF_PG1_DPG_PIPE_ARBITRATION_CONTROL1 0x1d30
7794#define mmDMIF_PG2_DPG_PIPE_ARBITRATION_CONTROL1 0x1f30
7795#define mmDMIF_PG3_DPG_PIPE_ARBITRATION_CONTROL1 0x4130
7796#define mmDMIF_PG4_DPG_PIPE_ARBITRATION_CONTROL1 0x4330
7797#define mmDMIF_PG5_DPG_PIPE_ARBITRATION_CONTROL1 0x4530
7798#define mmDPG_PIPE_ARBITRATION_CONTROL2 0x1b31
7799#define mmDMIF_PG0_DPG_PIPE_ARBITRATION_CONTROL2 0x1b31
7800#define mmDMIF_PG1_DPG_PIPE_ARBITRATION_CONTROL2 0x1d31
7801#define mmDMIF_PG2_DPG_PIPE_ARBITRATION_CONTROL2 0x1f31
7802#define mmDMIF_PG3_DPG_PIPE_ARBITRATION_CONTROL2 0x4131
7803#define mmDMIF_PG4_DPG_PIPE_ARBITRATION_CONTROL2 0x4331
7804#define mmDMIF_PG5_DPG_PIPE_ARBITRATION_CONTROL2 0x4531
7805#define mmDPG_WATERMARK_MASK_CONTROL 0x1b32
7806#define mmDMIF_PG0_DPG_WATERMARK_MASK_CONTROL 0x1b32
7807#define mmDMIF_PG1_DPG_WATERMARK_MASK_CONTROL 0x1d32
7808#define mmDMIF_PG2_DPG_WATERMARK_MASK_CONTROL 0x1f32
7809#define mmDMIF_PG3_DPG_WATERMARK_MASK_CONTROL 0x4132
7810#define mmDMIF_PG4_DPG_WATERMARK_MASK_CONTROL 0x4332
7811#define mmDMIF_PG5_DPG_WATERMARK_MASK_CONTROL 0x4532
7812#define mmDPG_PIPE_URGENCY_CONTROL 0x1b33
7813#define mmDMIF_PG0_DPG_PIPE_URGENCY_CONTROL 0x1b33
7814#define mmDMIF_PG1_DPG_PIPE_URGENCY_CONTROL 0x1d33
7815#define mmDMIF_PG2_DPG_PIPE_URGENCY_CONTROL 0x1f33
7816#define mmDMIF_PG3_DPG_PIPE_URGENCY_CONTROL 0x4133
7817#define mmDMIF_PG4_DPG_PIPE_URGENCY_CONTROL 0x4333
7818#define mmDMIF_PG5_DPG_PIPE_URGENCY_CONTROL 0x4533
7819#define mmDPG_PIPE_DPM_CONTROL 0x1b34
7820#define mmDMIF_PG0_DPG_PIPE_DPM_CONTROL 0x1b34
7821#define mmDMIF_PG1_DPG_PIPE_DPM_CONTROL 0x1d34
7822#define mmDMIF_PG2_DPG_PIPE_DPM_CONTROL 0x1f34
7823#define mmDMIF_PG3_DPG_PIPE_DPM_CONTROL 0x4134
7824#define mmDMIF_PG4_DPG_PIPE_DPM_CONTROL 0x4334
7825#define mmDMIF_PG5_DPG_PIPE_DPM_CONTROL 0x4534
7826#define mmDPG_PIPE_STUTTER_CONTROL 0x1b35
7827#define mmDMIF_PG0_DPG_PIPE_STUTTER_CONTROL 0x1b35
7828#define mmDMIF_PG1_DPG_PIPE_STUTTER_CONTROL 0x1d35
7829#define mmDMIF_PG2_DPG_PIPE_STUTTER_CONTROL 0x1f35
7830#define mmDMIF_PG3_DPG_PIPE_STUTTER_CONTROL 0x4135
7831#define mmDMIF_PG4_DPG_PIPE_STUTTER_CONTROL 0x4335
7832#define mmDMIF_PG5_DPG_PIPE_STUTTER_CONTROL 0x4535
7833#define mmDPG_PIPE_NB_PSTATE_CHANGE_CONTROL 0x1b36
7834#define mmDMIF_PG0_DPG_PIPE_NB_PSTATE_CHANGE_CONTROL 0x1b36
7835#define mmDMIF_PG1_DPG_PIPE_NB_PSTATE_CHANGE_CONTROL 0x1d36
7836#define mmDMIF_PG2_DPG_PIPE_NB_PSTATE_CHANGE_CONTROL 0x1f36
7837#define mmDMIF_PG3_DPG_PIPE_NB_PSTATE_CHANGE_CONTROL 0x4136
7838#define mmDMIF_PG4_DPG_PIPE_NB_PSTATE_CHANGE_CONTROL 0x4336
7839#define mmDMIF_PG5_DPG_PIPE_NB_PSTATE_CHANGE_CONTROL 0x4536
7840#define mmDPG_PIPE_STUTTER_CONTROL_NONLPTCH 0x1b37
7841#define mmDMIF_PG0_DPG_PIPE_STUTTER_CONTROL_NONLPTCH 0x1b37
7842#define mmDMIF_PG1_DPG_PIPE_STUTTER_CONTROL_NONLPTCH 0x1d37
7843#define mmDMIF_PG2_DPG_PIPE_STUTTER_CONTROL_NONLPTCH 0x1f37
7844#define mmDMIF_PG3_DPG_PIPE_STUTTER_CONTROL_NONLPTCH 0x4137
7845#define mmDMIF_PG4_DPG_PIPE_STUTTER_CONTROL_NONLPTCH 0x4337
7846#define mmDMIF_PG5_DPG_PIPE_STUTTER_CONTROL_NONLPTCH 0x4537
7847#define mmDPG_REPEATER_PROGRAM 0x1b3a
7848#define mmDMIF_PG0_DPG_REPEATER_PROGRAM 0x1b3a
7849#define mmDMIF_PG1_DPG_REPEATER_PROGRAM 0x1d3a
7850#define mmDMIF_PG2_DPG_REPEATER_PROGRAM 0x1f3a
7851#define mmDMIF_PG3_DPG_REPEATER_PROGRAM 0x413a
7852#define mmDMIF_PG4_DPG_REPEATER_PROGRAM 0x433a
7853#define mmDMIF_PG5_DPG_REPEATER_PROGRAM 0x453a
7854#define mmDPG_HW_DEBUG_A 0x1b3b
7855#define mmDMIF_PG0_DPG_HW_DEBUG_A 0x1b3b
7856#define mmDMIF_PG1_DPG_HW_DEBUG_A 0x1d3b
7857#define mmDMIF_PG2_DPG_HW_DEBUG_A 0x1f3b
7858#define mmDMIF_PG3_DPG_HW_DEBUG_A 0x413b
7859#define mmDMIF_PG4_DPG_HW_DEBUG_A 0x433b
7860#define mmDMIF_PG5_DPG_HW_DEBUG_A 0x453b
7861#define mmDPG_HW_DEBUG_B 0x1b3c
7862#define mmDMIF_PG0_DPG_HW_DEBUG_B 0x1b3c
7863#define mmDMIF_PG1_DPG_HW_DEBUG_B 0x1d3c
7864#define mmDMIF_PG2_DPG_HW_DEBUG_B 0x1f3c
7865#define mmDMIF_PG3_DPG_HW_DEBUG_B 0x413c
7866#define mmDMIF_PG4_DPG_HW_DEBUG_B 0x433c
7867#define mmDMIF_PG5_DPG_HW_DEBUG_B 0x453c
7868#define mmDPG_HW_DEBUG_11 0x1b3d
7869#define mmDMIF_PG0_DPG_HW_DEBUG_11 0x1b3d
7870#define mmDMIF_PG1_DPG_HW_DEBUG_11 0x1d3d
7871#define mmDMIF_PG2_DPG_HW_DEBUG_11 0x1f3d
7872#define mmDMIF_PG3_DPG_HW_DEBUG_11 0x413d
7873#define mmDMIF_PG4_DPG_HW_DEBUG_11 0x433d
7874#define mmDMIF_PG5_DPG_HW_DEBUG_11 0x453d
7875#define mmDPG_CHK_PRE_PROC_CNTL 0x1b3e
7876#define mmDMIF_PG0_DPG_CHK_PRE_PROC_CNTL 0x1b3e
7877#define mmDMIF_PG1_DPG_CHK_PRE_PROC_CNTL 0x1d3e
7878#define mmDMIF_PG2_DPG_CHK_PRE_PROC_CNTL 0x1f3e
7879#define mmDMIF_PG3_DPG_CHK_PRE_PROC_CNTL 0x413e
7880#define mmDMIF_PG4_DPG_CHK_PRE_PROC_CNTL 0x433e
7881#define mmDMIF_PG5_DPG_CHK_PRE_PROC_CNTL 0x453e
7882#define mmDPG_DVMM_STATUS 0x1b3f
7883#define mmDMIF_PG0_DPG_DVMM_STATUS 0x1b3f
7884#define mmDMIF_PG1_DPG_DVMM_STATUS 0x1d3f
7885#define mmDMIF_PG2_DPG_DVMM_STATUS 0x1f3f
7886#define mmDMIF_PG3_DPG_DVMM_STATUS 0x413f
7887#define mmDMIF_PG4_DPG_DVMM_STATUS 0x433f
7888#define mmDMIF_PG5_DPG_DVMM_STATUS 0x453f
7889#define mmDPG_TEST_DEBUG_INDEX 0x1b38
7890#define mmDMIF_PG0_DPG_TEST_DEBUG_INDEX 0x1b38
7891#define mmDMIF_PG1_DPG_TEST_DEBUG_INDEX 0x1d38
7892#define mmDMIF_PG2_DPG_TEST_DEBUG_INDEX 0x1f38
7893#define mmDMIF_PG3_DPG_TEST_DEBUG_INDEX 0x4138
7894#define mmDMIF_PG4_DPG_TEST_DEBUG_INDEX 0x4338
7895#define mmDMIF_PG5_DPG_TEST_DEBUG_INDEX 0x4538
7896#define mmDPG_TEST_DEBUG_DATA 0x1b39
7897#define mmDMIF_PG0_DPG_TEST_DEBUG_DATA 0x1b39
7898#define mmDMIF_PG1_DPG_TEST_DEBUG_DATA 0x1d39
7899#define mmDMIF_PG2_DPG_TEST_DEBUG_DATA 0x1f39
7900#define mmDMIF_PG3_DPG_TEST_DEBUG_DATA 0x4139
7901#define mmDMIF_PG4_DPG_TEST_DEBUG_DATA 0x4339
7902#define mmDMIF_PG5_DPG_TEST_DEBUG_DATA 0x4539
7903#define mmDPGV0_PIPE_ARBITRATION_CONTROL1 0x4730
7904#define mmDMIFV_PG0_DPGV0_PIPE_ARBITRATION_CONTROL1 0x4730
7905#define mmDMIFV_PG1_DPGV0_PIPE_ARBITRATION_CONTROL1 0x9930
7906#define mmDPGV1_PIPE_ARBITRATION_CONTROL1 0x473d
7907#define mmDMIFV_PG0_DPGV1_PIPE_ARBITRATION_CONTROL1 0x473d
7908#define mmDMIFV_PG1_DPGV1_PIPE_ARBITRATION_CONTROL1 0x993d
7909#define mmDPGV0_PIPE_ARBITRATION_CONTROL2 0x4731
7910#define mmDMIFV_PG0_DPGV0_PIPE_ARBITRATION_CONTROL2 0x4731
7911#define mmDMIFV_PG1_DPGV0_PIPE_ARBITRATION_CONTROL2 0x9931
7912#define mmDPGV1_PIPE_ARBITRATION_CONTROL2 0x473e
7913#define mmDMIFV_PG0_DPGV1_PIPE_ARBITRATION_CONTROL2 0x473e
7914#define mmDMIFV_PG1_DPGV1_PIPE_ARBITRATION_CONTROL2 0x993e
7915#define mmDPGV0_WATERMARK_MASK_CONTROL 0x4732
7916#define mmDMIFV_PG0_DPGV0_WATERMARK_MASK_CONTROL 0x4732
7917#define mmDMIFV_PG1_DPGV0_WATERMARK_MASK_CONTROL 0x9932
7918#define mmDPGV1_WATERMARK_MASK_CONTROL 0x473f
7919#define mmDMIFV_PG0_DPGV1_WATERMARK_MASK_CONTROL 0x473f
7920#define mmDMIFV_PG1_DPGV1_WATERMARK_MASK_CONTROL 0x993f
7921#define mmDPGV0_PIPE_URGENCY_CONTROL 0x4733
7922#define mmDMIFV_PG0_DPGV0_PIPE_URGENCY_CONTROL 0x4733
7923#define mmDMIFV_PG1_DPGV0_PIPE_URGENCY_CONTROL 0x9933
7924#define mmDPGV1_PIPE_URGENCY_CONTROL 0x4740
7925#define mmDMIFV_PG0_DPGV1_PIPE_URGENCY_CONTROL 0x4740
7926#define mmDMIFV_PG1_DPGV1_PIPE_URGENCY_CONTROL 0x9940
7927#define mmDPGV0_PIPE_DPM_CONTROL 0x4734
7928#define mmDMIFV_PG0_DPGV0_PIPE_DPM_CONTROL 0x4734
7929#define mmDMIFV_PG1_DPGV0_PIPE_DPM_CONTROL 0x9934
7930#define mmDPGV1_PIPE_DPM_CONTROL 0x4741
7931#define mmDMIFV_PG0_DPGV1_PIPE_DPM_CONTROL 0x4741
7932#define mmDMIFV_PG1_DPGV1_PIPE_DPM_CONTROL 0x9941
7933#define mmDPGV0_PIPE_STUTTER_CONTROL 0x4735
7934#define mmDMIFV_PG0_DPGV0_PIPE_STUTTER_CONTROL 0x4735
7935#define mmDMIFV_PG1_DPGV0_PIPE_STUTTER_CONTROL 0x9935
7936#define mmDPGV1_PIPE_STUTTER_CONTROL 0x4742
7937#define mmDMIFV_PG0_DPGV1_PIPE_STUTTER_CONTROL 0x4742
7938#define mmDMIFV_PG1_DPGV1_PIPE_STUTTER_CONTROL 0x9942
7939#define mmDPGV0_PIPE_NB_PSTATE_CHANGE_CONTROL 0x4736
7940#define mmDMIFV_PG0_DPGV0_PIPE_NB_PSTATE_CHANGE_CONTROL 0x4736
7941#define mmDMIFV_PG1_DPGV0_PIPE_NB_PSTATE_CHANGE_CONTROL 0x9936
7942#define mmDPGV1_PIPE_NB_PSTATE_CHANGE_CONTROL 0x4743
7943#define mmDMIFV_PG0_DPGV1_PIPE_NB_PSTATE_CHANGE_CONTROL 0x4743
7944#define mmDMIFV_PG1_DPGV1_PIPE_NB_PSTATE_CHANGE_CONTROL 0x9943
7945#define mmDPGV0_PIPE_STUTTER_CONTROL_NONLPTCH 0x4737
7946#define mmDMIFV_PG0_DPGV0_PIPE_STUTTER_CONTROL_NONLPTCH 0x4737
7947#define mmDMIFV_PG1_DPGV0_PIPE_STUTTER_CONTROL_NONLPTCH 0x9937
7948#define mmDPGV1_PIPE_STUTTER_CONTROL_NONLPTCH 0x4744
7949#define mmDMIFV_PG0_DPGV1_PIPE_STUTTER_CONTROL_NONLPTCH 0x4744
7950#define mmDMIFV_PG1_DPGV1_PIPE_STUTTER_CONTROL_NONLPTCH 0x9944
7951#define mmDPGV0_REPEATER_PROGRAM 0x4738
7952#define mmDMIFV_PG0_DPGV0_REPEATER_PROGRAM 0x4738
7953#define mmDMIFV_PG1_DPGV0_REPEATER_PROGRAM 0x9938
7954#define mmDPGV1_REPEATER_PROGRAM 0x4745
7955#define mmDMIFV_PG0_DPGV1_REPEATER_PROGRAM 0x4745
7956#define mmDMIFV_PG1_DPGV1_REPEATER_PROGRAM 0x9945
7957#define mmDPGV0_HW_DEBUG_A 0x4739
7958#define mmDMIFV_PG0_DPGV0_HW_DEBUG_A 0x4739
7959#define mmDMIFV_PG1_DPGV0_HW_DEBUG_A 0x9939
7960#define mmDPGV1_HW_DEBUG_A 0x4746
7961#define mmDMIFV_PG0_DPGV1_HW_DEBUG_A 0x4746
7962#define mmDMIFV_PG1_DPGV1_HW_DEBUG_A 0x9946
7963#define mmDPGV0_HW_DEBUG_B 0x473a
7964#define mmDMIFV_PG0_DPGV0_HW_DEBUG_B 0x473a
7965#define mmDMIFV_PG1_DPGV0_HW_DEBUG_B 0x993a
7966#define mmDPGV1_HW_DEBUG_B 0x4747
7967#define mmDMIFV_PG0_DPGV1_HW_DEBUG_B 0x4747
7968#define mmDMIFV_PG1_DPGV1_HW_DEBUG_B 0x9947
7969#define mmDPGV0_HW_DEBUG_11 0x473b
7970#define mmDMIFV_PG0_DPGV0_HW_DEBUG_11 0x473b
7971#define mmDMIFV_PG1_DPGV0_HW_DEBUG_11 0x993b
7972#define mmDPGV1_HW_DEBUG_11 0x4748
7973#define mmDMIFV_PG0_DPGV1_HW_DEBUG_11 0x4748
7974#define mmDMIFV_PG1_DPGV1_HW_DEBUG_11 0x9948
7975#define mmDPGV0_CHK_PRE_PROC_CNTL 0x473c
7976#define mmDMIFV_PG0_DPGV0_CHK_PRE_PROC_CNTL 0x473c
7977#define mmDMIFV_PG1_DPGV0_CHK_PRE_PROC_CNTL 0x993c
7978#define mmDPGV1_CHK_PRE_PROC_CNTL 0x4749
7979#define mmDMIFV_PG0_DPGV1_CHK_PRE_PROC_CNTL 0x4749
7980#define mmDMIFV_PG1_DPGV1_CHK_PRE_PROC_CNTL 0x9949
7981#define mmDPGV_TEST_DEBUG_INDEX 0x474e
7982#define mmDMIFV_PG0_DPGV_TEST_DEBUG_INDEX 0x474e
7983#define mmDMIFV_PG1_DPGV_TEST_DEBUG_INDEX 0x994e
7984#define mmDPGV_TEST_DEBUG_DATA 0x474f
7985#define mmDMIFV_PG0_DPGV_TEST_DEBUG_DATA 0x474f
7986#define mmDMIFV_PG1_DPGV_TEST_DEBUG_DATA 0x994f
7987#define mmAZROOT_IMMEDIATE_COMMAND_OUTPUT_INTERFACE_INDEX 0x18
7988#define mmAZROOT_IMMEDIATE_COMMAND_OUTPUT_INTERFACE_DATA 0x18
7989#define ixAZALIA_F2_CODEC_ROOT_PARAMETER_VENDOR_AND_DEVICE_ID 0xf00
7990#define ixAZALIA_F2_CODEC_ROOT_PARAMETER_REVISION_ID 0xf02
7991#define ixAZALIA_F2_CODEC_ROOT_PARAMETER_SUBORDINATE_NODE_COUNT 0xf04
7992#define ixAZALIA_F2_CODEC_FUNCTION_PARAMETER_SUBORDINATE_NODE_COUNT 0x1f04
7993#define ixAZALIA_F2_CODEC_FUNCTION_PARAMETER_GROUP_TYPE 0x1f05
7994#define ixAZALIA_F2_CODEC_FUNCTION_PARAMETER_SUPPORTED_SIZE_RATES 0x1f0a
7995#define ixAZALIA_F2_CODEC_FUNCTION_PARAMETER_STREAM_FORMATS 0x1f0b
7996#define ixAZALIA_F2_CODEC_FUNCTION_PARAMETER_POWER_STATES 0x1f0f
7997#define ixAZALIA_F2_CODEC_FUNCTION_CONTROL_POWER_STATE 0x1705
7998#define ixAZALIA_F2_CODEC_FUNCTION_CONTROL_RESET 0x17ff
7999#define ixAZALIA_F2_CODEC_FUNCTION_CONTROL_RESPONSE_SUBSYSTEM_ID 0x1720
8000#define ixAZALIA_F2_CODEC_FUNCTION_CONTROL_RESPONSE_SUBSYSTEM_ID_2 0x1721
8001#define ixAZALIA_F2_CODEC_FUNCTION_CONTROL_RESPONSE_SUBSYSTEM_ID_3 0x1722
8002#define ixAZALIA_F2_CODEC_FUNCTION_CONTROL_RESPONSE_SUBSYSTEM_ID_4 0x1723
8003#define ixAZALIA_F2_CODEC_FUNCTION_CONTROL_CONVERTER_SYNCHRONIZATION 0x1770
8004#define mmAZALIA_F0_CODEC_ROOT_PARAMETER_VENDOR_AND_DEVICE_ID 0x1828
8005#define mmAZALIA_F0_CODEC_ROOT_PARAMETER_REVISION_ID 0x1829
8006#define mmAZALIA_F0_CODEC_CHANNEL_COUNT_CONTROL 0x182a
8007#define mmAZALIA_F0_CODEC_RESYNC_FIFO_CONTROL 0x182b
8008#define mmAZALIA_F0_CODEC_FUNCTION_PARAMETER_GROUP_TYPE 0x182c
8009#define mmAZALIA_F0_CODEC_FUNCTION_PARAMETER_SUPPORTED_SIZE_RATES 0x182d
8010#define mmAZALIA_F0_CODEC_FUNCTION_PARAMETER_STREAM_FORMATS 0x182e
8011#define mmAZALIA_F0_CODEC_FUNCTION_PARAMETER_POWER_STATES 0x182f
8012#define mmAZALIA_F0_CODEC_FUNCTION_CONTROL_POWER_STATE 0x1830
8013#define mmAZALIA_F0_CODEC_FUNCTION_CONTROL_RESET 0x1831
8014#define mmAZALIA_F0_CODEC_FUNCTION_CONTROL_RESPONSE_SUBSYSTEM_ID 0x1832
8015#define mmAZALIA_F0_CODEC_FUNCTION_CONTROL_CONVERTER_SYNCHRONIZATION 0x1833
8016#define mmCC_RCU_DC_AUDIO_PORT_CONNECTIVITY 0x1834
8017#define mmCC_RCU_DC_AUDIO_INPUT_PORT_CONNECTIVITY 0x1835
8018#define mmAZALIA_F0_CODEC_DEBUG 0x1836
8019#define mmAZALIA_F0_GTC_GROUP_OFFSET0 0x1837
8020#define mmAZALIA_F0_GTC_GROUP_OFFSET1 0x1838
8021#define mmAZALIA_F0_GTC_GROUP_OFFSET2 0x1839
8022#define mmAZALIA_F0_GTC_GROUP_OFFSET3 0x183a
8023#define mmAZALIA_F0_GTC_GROUP_OFFSET4 0x183b
8024#define mmAZALIA_F0_GTC_GROUP_OFFSET5 0x183c
8025#define mmAZALIA_F0_GTC_GROUP_OFFSET6 0x183d
8026#define mmGLOBAL_CAPABILITIES 0x0
8027#define mmMINOR_VERSION 0x0
8028#define mmMAJOR_VERSION 0x0
8029#define mmOUTPUT_PAYLOAD_CAPABILITY 0x1
8030#define mmINPUT_PAYLOAD_CAPABILITY 0x1
8031#define mmGLOBAL_CONTROL 0x2
8032#define mmWAKE_ENABLE 0x3
8033#define mmSTATE_CHANGE_STATUS 0x3
8034#define mmGLOBAL_STATUS 0x4
8035#define mmOUTPUT_STREAM_PAYLOAD_CAPABILITY 0x6
8036#define mmINPUT_STREAM_PAYLOAD_CAPABILITY 0x6
8037#define mmINTERRUPT_CONTROL 0x8
8038#define mmINTERRUPT_STATUS 0x9
8039#define mmWALL_CLOCK_COUNTER 0xc
8040#define mmSTREAM_SYNCHRONIZATION 0xe
8041#define mmCORB_LOWER_BASE_ADDRESS 0x10
8042#define mmCORB_UPPER_BASE_ADDRESS 0x11
8043#define mmCORB_WRITE_POINTER 0x12
8044#define mmCORB_READ_POINTER 0x12
8045#define mmCORB_CONTROL 0x13
8046#define mmCORB_STATUS 0x13
8047#define mmCORB_SIZE 0x13
8048#define mmRIRB_LOWER_BASE_ADDRESS 0x14
8049#define mmRIRB_UPPER_BASE_ADDRESS 0x15
8050#define mmRIRB_WRITE_POINTER 0x16
8051#define mmRESPONSE_INTERRUPT_COUNT 0x16
8052#define mmRIRB_CONTROL 0x17
8053#define mmRIRB_STATUS 0x17
8054#define mmRIRB_SIZE 0x17
8055#define mmIMMEDIATE_COMMAND_OUTPUT_INTERFACE 0x18
8056#define mmIMMEDIATE_COMMAND_OUTPUT_INTERFACE_INDEX 0x18
8057#define mmIMMEDIATE_COMMAND_OUTPUT_INTERFACE_DATA 0x18
8058#define mmIMMEDIATE_RESPONSE_INPUT_INTERFACE 0x19
8059#define mmIMMEDIATE_COMMAND_STATUS 0x1a
8060#define mmDMA_POSITION_LOWER_BASE_ADDRESS 0x1c
8061#define mmDMA_POSITION_UPPER_BASE_ADDRESS 0x1d
8062#define mmWALL_CLOCK_COUNTER_ALIAS 0x80c
8063#define mmOUTPUT_STREAM_DESCRIPTOR_CONTROL_AND_STATUS 0x20
8064#define mmOUTPUT_STREAM_DESCRIPTOR_LINK_POSITION_IN_CURRENT_BUFFER 0x21
8065#define mmOUTPUT_STREAM_DESCRIPTOR_CYCLIC_BUFFER_LENGTH 0x22
8066#define mmOUTPUT_STREAM_DESCRIPTOR_LAST_VALID_INDEX 0x23
8067#define mmOUTPUT_STREAM_DESCRIPTOR_FIFO_SIZE 0x24
8068#define mmOUTPUT_STREAM_DESCRIPTOR_FORMAT 0x24
8069#define mmOUTPUT_STREAM_DESCRIPTOR_BDL_POINTER_LOWER_BASE_ADDRESS 0x26
8070#define mmOUTPUT_STREAM_DESCRIPTOR_BDL_POINTER_UPPER_BASE_ADDRESS 0x27
8071#define mmOUTPUT_STREAM_DESCRIPTOR_LINK_POSITION_IN_CURRENT_BUFFER_ALIAS 0x821
8072#define mmAZENDPOINT_IMMEDIATE_COMMAND_OUTPUT_INTERFACE_INDEX 0x18
8073#define mmAZENDPOINT_IMMEDIATE_COMMAND_OUTPUT_INTERFACE_DATA 0x18
8074#define ixAZALIA_F2_CODEC_CONVERTER_PARAMETER_AUDIO_WIDGET_CAPABILITIES 0x2f09
8075#define ixAZALIA_F2_CODEC_CONVERTER_PARAMETER_SUPPORTED_SIZE_RATES 0x2f0a
8076#define ixAZALIA_F2_CODEC_CONVERTER_PARAMETER_STREAM_FORMATS 0x2f0b
8077#define ixAZALIA_F2_CODEC_CONVERTER_CONTROL_CONVERTER_FORMAT 0x2200
8078#define ixAZALIA_F2_CODEC_CONVERTER_CONTROL_CHANNEL_STREAM_ID 0x2706
8079#define ixAZALIA_F2_CODEC_CONVERTER_CONTROL_DIGITAL_CONVERTER 0x270d
8080#define ixAZALIA_F2_CODEC_CONVERTER_CONTROL_DIGITAL_CONVERTER_2 0x270e
8081#define ixAZALIA_F2_CODEC_CONVERTER_CONTROL_DIGITAL_CONVERTER_3 0x273e
8082#define ixAZALIA_F2_CODEC_CONVERTER_STRIPE_CONTROL 0x2724
8083#define ixAZALIA_F2_CODEC_CONVERTER_CONTROL_RAMP_RATE 0x2770
8084#define ixAZALIA_F2_CODEC_CONVERTER_CONTROL_GTC_EMBEDDING 0x2771
8085#define ixAZALIA_F2_CODEC_PIN_PARAMETER_AUDIO_WIDGET_CAPABILITIES 0x3f09
8086#define ixAZALIA_F2_CODEC_PIN_PARAMETER_CAPABILITIES 0x3f0c
8087#define ixAZALIA_F2_CODEC_PIN_PARAMETER_CONNECTION_LIST_LENGTH 0x3f0e
8088#define ixAZALIA_F2_CODEC_PIN_CONTROL_RESPONSE_CONNECTION_LIST_ENTRY 0x3702
8089#define ixAZALIA_F2_CODEC_PIN_CONTROL_WIDGET_CONTROL 0x3707
8090#define ixAZALIA_F2_CODEC_PIN_CONTROL_UNSOLICITED_RESPONSE 0x3708
8091#define ixAZALIA_F2_CODEC_PIN_CONTROL_RESPONSE_PIN_SENSE 0x3709
8092#define ixAZALIA_F2_CODEC_PIN_CONTROL_RESPONSE_CONFIGURATION_DEFAULT 0x371c
8093#define ixAZALIA_F2_CODEC_PIN_CONTROL_RESPONSE_CONFIGURATION_DEFAULT_2 0x371d
8094#define ixAZALIA_F2_CODEC_PIN_CONTROL_RESPONSE_CONFIGURATION_DEFAULT_3 0x371e
8095#define ixAZALIA_F2_CODEC_PIN_CONTROL_RESPONSE_CONFIGURATION_DEFAULT_4 0x371f
8096#define ixAZALIA_F2_CODEC_PIN_CONTROL_RESPONSE_SPEAKER_ALLOCATION 0x3770
8097#define ixAZALIA_F2_CODEC_PIN_CONTROL_CHANNEL_ALLOCATION 0x3771
8098#define ixAZALIA_F2_CODEC_PIN_CONTROL_DOWN_MIX_INFO 0x3772
8099#define ixAZALIA_F2_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR 0x3776
8100#define ixAZALIA_F2_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR_DATA 0x3776
8101#define ixAUDIO_DESCRIPTOR0 0x1
8102#define ixAUDIO_DESCRIPTOR1 0x2
8103#define ixAUDIO_DESCRIPTOR2 0x3
8104#define ixAUDIO_DESCRIPTOR3 0x4
8105#define ixAUDIO_DESCRIPTOR4 0x5
8106#define ixAUDIO_DESCRIPTOR5 0x6
8107#define ixAUDIO_DESCRIPTOR6 0x7
8108#define ixAUDIO_DESCRIPTOR7 0x8
8109#define ixAUDIO_DESCRIPTOR8 0x9
8110#define ixAUDIO_DESCRIPTOR9 0xa
8111#define ixAUDIO_DESCRIPTOR10 0xb
8112#define ixAUDIO_DESCRIPTOR11 0xc
8113#define ixAUDIO_DESCRIPTOR12 0xd
8114#define ixAUDIO_DESCRIPTOR13 0xe
8115#define ixAZALIA_F2_CODEC_PIN_CONTROL_MULTICHANNEL01_ENABLE 0x3777
8116#define ixAZALIA_F2_CODEC_PIN_CONTROL_MULTICHANNEL23_ENABLE 0x3778
8117#define ixAZALIA_F2_CODEC_PIN_CONTROL_MULTICHANNEL45_ENABLE 0x3779
8118#define ixAZALIA_F2_CODEC_PIN_CONTROL_MULTICHANNEL67_ENABLE 0x377a
8119#define ixAZALIA_F2_CODEC_PIN_CONTROL_LIPSYNC 0x377b
8120#define ixAZALIA_F2_CODEC_PIN_CONTROL_HBR 0x377c
8121#define ixAZALIA_F2_CODEC_PIN_CONTROL_AUDIO_SINK_INFO_INDEX 0x3780
8122#define ixAZALIA_F2_CODEC_PIN_CONTROL_AUDIO_SINK_INFO_DATA 0x3781
8123#define ixAZALIA_F2_CODEC_PIN_CONTROL_MANUFACTURER_ID 0x0
8124#define ixAZALIA_F2_CODEC_PIN_CONTROL_PRODUCT_ID 0x1
8125#define ixAZALIA_F2_CODEC_PIN_CONTROL_SINK_DESCRIPTION_LEN 0x2
8126#define ixAZALIA_F2_CODEC_PIN_CONTROL_PORTID0 0x3
8127#define ixAZALIA_F2_CODEC_PIN_CONTROL_PORTID1 0x4
8128#define ixSINK_DESCRIPTION0 0x5
8129#define ixSINK_DESCRIPTION1 0x6
8130#define ixSINK_DESCRIPTION2 0x7
8131#define ixSINK_DESCRIPTION3 0x8
8132#define ixSINK_DESCRIPTION4 0x9
8133#define ixSINK_DESCRIPTION5 0xa
8134#define ixSINK_DESCRIPTION6 0xb
8135#define ixSINK_DESCRIPTION7 0xc
8136#define ixSINK_DESCRIPTION8 0xd
8137#define ixSINK_DESCRIPTION9 0xe
8138#define ixSINK_DESCRIPTION10 0xf
8139#define ixSINK_DESCRIPTION11 0x10
8140#define ixSINK_DESCRIPTION12 0x11
8141#define ixSINK_DESCRIPTION13 0x12
8142#define ixSINK_DESCRIPTION14 0x13
8143#define ixSINK_DESCRIPTION15 0x14
8144#define ixSINK_DESCRIPTION16 0x15
8145#define ixSINK_DESCRIPTION17 0x16
8146#define ixAZALIA_F2_CODEC_PIN_CONTROL_MULTICHANNEL1_ENABLE 0x3785
8147#define ixAZALIA_F2_CODEC_PIN_CONTROL_MULTICHANNEL3_ENABLE 0x3786
8148#define ixAZALIA_F2_CODEC_PIN_CONTROL_MULTICHANNEL5_ENABLE 0x3787
8149#define ixAZALIA_F2_CODEC_PIN_CONTROL_MULTICHANNEL7_ENABLE 0x3788
8150#define ixAZALIA_F2_CODEC_PIN_CONTROL_MULTICHANNEL_MODE 0x3789
8151#define ixAZALIA_F2_PIN_CONTROL_CODEC_CS_OVERRIDE_0 0x378a
8152#define ixAZALIA_F2_PIN_CONTROL_CODEC_CS_OVERRIDE_1 0x378b
8153#define ixAZALIA_F2_PIN_CONTROL_CODEC_CS_OVERRIDE_2 0x378c
8154#define ixAZALIA_F2_PIN_CONTROL_CODEC_CS_OVERRIDE_3 0x378d
8155#define ixAZALIA_F2_PIN_CONTROL_CODEC_CS_OVERRIDE_4 0x378e
8156#define ixAZALIA_F2_PIN_CONTROL_CODEC_CS_OVERRIDE_5 0x378f
8157#define ixAZALIA_F2_PIN_CONTROL_CODEC_CS_OVERRIDE_6 0x3790
8158#define ixAZALIA_F2_PIN_CONTROL_CODEC_CS_OVERRIDE_7 0x3791
8159#define ixAZALIA_F2_PIN_CONTROL_CODEC_CS_OVERRIDE_8 0x3792
8160#define ixAZALIA_F2_CODEC_PIN_ASSOCIATION_INFO 0x3793
8161#define ixAZALIA_F2_CODEC_PIN_CONTROL_DIGITAL_OUTPUT_STATUS 0x3797
8162#define ixAZALIA_F2_CODEC_PIN_CONTROL_LPIB_SNAPSHOT_CONTROL 0x3798
8163#define ixAZALIA_F2_CODEC_PIN_CONTROL_LPIB 0x3799
8164#define ixAZALIA_F2_CODEC_PIN_CONTROL_LPIB_TIMER_SNAPSHOT 0x379a
8165#define ixAZALIA_F2_CODEC_PIN_CONTROL_CODING_TYPE 0x379b
8166#define ixAZALIA_F2_CODEC_PIN_CONTROL_FORMAT_CHANGED 0x379c
8167#define ixAZALIA_F2_CODEC_PIN_CONTROL_WIRELESS_DISPLAY_IDENTIFICATION 0x379d
8168#define ixAZALIA_F2_CODEC_PIN_CONTROL_REMOTE_KEEPALIVE 0x379e
8169#define mmAZALIA_CONTROLLER_CLOCK_GATING 0x17e4
8170#define mmAZALIA_AUDIO_DTO 0x17e5
8171#define mmAZALIA_AUDIO_DTO_CONTROL 0x17e6
8172#define mmAZALIA_SCLK_CONTROL 0x17e7
8173#define mmAZALIA_UNDERFLOW_FILLER_SAMPLE 0x17e8
8174#define mmAZALIA_DATA_DMA_CONTROL 0x17e9
8175#define mmAZALIA_BDL_DMA_CONTROL 0x17ea
8176#define mmAZALIA_RIRB_AND_DP_CONTROL 0x17eb
8177#define mmAZALIA_CORB_DMA_CONTROL 0x17ec
8178#define mmAZALIA_APPLICATION_POSITION_IN_CYCLIC_BUFFER 0x17f3
8179#define mmAZALIA_CYCLIC_BUFFER_SYNC 0x17f4
8180#define mmAZALIA_GLOBAL_CAPABILITIES 0x17f5
8181#define mmAZALIA_OUTPUT_PAYLOAD_CAPABILITY 0x17f6
8182#define mmAZALIA_OUTPUT_STREAM_ARBITER_CONTROL 0x17f7
8183#define mmAZALIA_INPUT_PAYLOAD_CAPABILITY 0x17f8
8184#define mmAZALIA_CONTROLLER_DEBUG 0x17f9
8185#define mmAZALIA_MEM_PWR_CTRL 0x1810
8186#define mmAZALIA_MEM_PWR_STATUS 0x1811
8187#define mmDCI_PG_DEBUG_CONFIG 0x1812
8188#define mmAZALIA_INPUT_CRC0_CONTROL0 0x17fb
8189#define mmAZALIA_INPUT_CRC0_CONTROL1 0x17fc
8190#define mmAZALIA_INPUT_CRC0_CONTROL2 0x17fd
8191#define mmAZALIA_INPUT_CRC0_CONTROL3 0x17fe
8192#define mmAZALIA_INPUT_CRC0_RESULT 0x17ff
8193#define ixAZALIA_INPUT_CRC0_CHANNEL0 0x0
8194#define ixAZALIA_INPUT_CRC0_CHANNEL1 0x1
8195#define ixAZALIA_INPUT_CRC0_CHANNEL2 0x2
8196#define ixAZALIA_INPUT_CRC0_CHANNEL3 0x3
8197#define ixAZALIA_INPUT_CRC0_CHANNEL4 0x4
8198#define ixAZALIA_INPUT_CRC0_CHANNEL5 0x5
8199#define ixAZALIA_INPUT_CRC0_CHANNEL6 0x6
8200#define ixAZALIA_INPUT_CRC0_CHANNEL7 0x7
8201#define mmAZALIA_INPUT_CRC1_CONTROL0 0x1800
8202#define mmAZALIA_INPUT_CRC1_CONTROL1 0x1801
8203#define mmAZALIA_INPUT_CRC1_CONTROL2 0x1802
8204#define mmAZALIA_INPUT_CRC1_CONTROL3 0x1803
8205#define mmAZALIA_INPUT_CRC1_RESULT 0x1804
8206#define ixAZALIA_INPUT_CRC1_CHANNEL0 0x0
8207#define ixAZALIA_INPUT_CRC1_CHANNEL1 0x1
8208#define ixAZALIA_INPUT_CRC1_CHANNEL2 0x2
8209#define ixAZALIA_INPUT_CRC1_CHANNEL3 0x3
8210#define ixAZALIA_INPUT_CRC1_CHANNEL4 0x4
8211#define ixAZALIA_INPUT_CRC1_CHANNEL5 0x5
8212#define ixAZALIA_INPUT_CRC1_CHANNEL6 0x6
8213#define ixAZALIA_INPUT_CRC1_CHANNEL7 0x7
8214#define mmAZALIA_CRC0_CONTROL0 0x1805
8215#define mmAZALIA_CRC0_CONTROL1 0x1806
8216#define mmAZALIA_CRC0_CONTROL2 0x1807
8217#define mmAZALIA_CRC0_CONTROL3 0x1808
8218#define mmAZALIA_CRC0_RESULT 0x1809
8219#define ixAZALIA_CRC0_CHANNEL0 0x0
8220#define ixAZALIA_CRC0_CHANNEL1 0x1
8221#define ixAZALIA_CRC0_CHANNEL2 0x2
8222#define ixAZALIA_CRC0_CHANNEL3 0x3
8223#define ixAZALIA_CRC0_CHANNEL4 0x4
8224#define ixAZALIA_CRC0_CHANNEL5 0x5
8225#define ixAZALIA_CRC0_CHANNEL6 0x6
8226#define ixAZALIA_CRC0_CHANNEL7 0x7
8227#define mmAZALIA_CRC1_CONTROL0 0x180a
8228#define mmAZALIA_CRC1_CONTROL1 0x180b
8229#define mmAZALIA_CRC1_CONTROL2 0x180c
8230#define mmAZALIA_CRC1_CONTROL3 0x180d
8231#define mmAZALIA_CRC1_RESULT 0x180e
8232#define ixAZALIA_CRC1_CHANNEL0 0x0
8233#define ixAZALIA_CRC1_CHANNEL1 0x1
8234#define ixAZALIA_CRC1_CHANNEL2 0x2
8235#define ixAZALIA_CRC1_CHANNEL3 0x3
8236#define ixAZALIA_CRC1_CHANNEL4 0x4
8237#define ixAZALIA_CRC1_CHANNEL5 0x5
8238#define ixAZALIA_CRC1_CHANNEL6 0x6
8239#define ixAZALIA_CRC1_CHANNEL7 0x7
8240#define mmAZ_TEST_DEBUG_INDEX 0x181f
8241#define mmAZ_TEST_DEBUG_DATA 0x1820
8242#define mmAZALIA_STREAM_INDEX 0x1780
8243#define mmAZF0STREAM0_AZALIA_STREAM_INDEX 0x1780
8244#define mmAZF0STREAM1_AZALIA_STREAM_INDEX 0x1782
8245#define mmAZF0STREAM2_AZALIA_STREAM_INDEX 0x1784
8246#define mmAZF0STREAM3_AZALIA_STREAM_INDEX 0x1786
8247#define mmAZF0STREAM4_AZALIA_STREAM_INDEX 0x1788
8248#define mmAZF0STREAM5_AZALIA_STREAM_INDEX 0x178a
8249#define mmAZF0STREAM6_AZALIA_STREAM_INDEX 0x178c
8250#define mmAZF0STREAM7_AZALIA_STREAM_INDEX 0x178e
8251#define mmAZF0STREAM8_AZALIA_STREAM_INDEX 0x59c0
8252#define mmAZF0STREAM9_AZALIA_STREAM_INDEX 0x59c2
8253#define mmAZF0STREAM10_AZALIA_STREAM_INDEX 0x59c4
8254#define mmAZF0STREAM11_AZALIA_STREAM_INDEX 0x59c6
8255#define mmAZF0STREAM12_AZALIA_STREAM_INDEX 0x59c8
8256#define mmAZF0STREAM13_AZALIA_STREAM_INDEX 0x59ca
8257#define mmAZF0STREAM14_AZALIA_STREAM_INDEX 0x59cc
8258#define mmAZF0STREAM15_AZALIA_STREAM_INDEX 0x59ce
8259#define mmAZALIA_STREAM_DATA 0x1781
8260#define mmAZF0STREAM0_AZALIA_STREAM_DATA 0x1781
8261#define mmAZF0STREAM1_AZALIA_STREAM_DATA 0x1783
8262#define mmAZF0STREAM2_AZALIA_STREAM_DATA 0x1785
8263#define mmAZF0STREAM3_AZALIA_STREAM_DATA 0x1787
8264#define mmAZF0STREAM4_AZALIA_STREAM_DATA 0x1789
8265#define mmAZF0STREAM5_AZALIA_STREAM_DATA 0x178b
8266#define mmAZF0STREAM6_AZALIA_STREAM_DATA 0x178d
8267#define mmAZF0STREAM7_AZALIA_STREAM_DATA 0x178f
8268#define mmAZF0STREAM8_AZALIA_STREAM_DATA 0x59c1
8269#define mmAZF0STREAM9_AZALIA_STREAM_DATA 0x59c3
8270#define mmAZF0STREAM10_AZALIA_STREAM_DATA 0x59c5
8271#define mmAZF0STREAM11_AZALIA_STREAM_DATA 0x59c7
8272#define mmAZF0STREAM12_AZALIA_STREAM_DATA 0x59c9
8273#define mmAZF0STREAM13_AZALIA_STREAM_DATA 0x59cb
8274#define mmAZF0STREAM14_AZALIA_STREAM_DATA 0x59cd
8275#define mmAZF0STREAM15_AZALIA_STREAM_DATA 0x59cf
8276#define ixAZALIA_FIFO_SIZE_CONTROL 0x0
8277#define ixAZALIA_LATENCY_COUNTER_CONTROL 0x1
8278#define ixAZALIA_WORSTCASE_LATENCY_COUNT 0x2
8279#define ixAZALIA_CUMULATIVE_LATENCY_COUNT 0x3
8280#define ixAZALIA_CUMULATIVE_REQUEST_COUNT 0x4
8281#define ixAZALIA_STREAM_DEBUG 0x5
8282#define mmAZALIA_F0_CODEC_ENDPOINT_INDEX 0x17a8
8283#define mmAZF0ENDPOINT0_AZALIA_F0_CODEC_ENDPOINT_INDEX 0x17a8
8284#define mmAZF0ENDPOINT1_AZALIA_F0_CODEC_ENDPOINT_INDEX 0x17ac
8285#define mmAZF0ENDPOINT2_AZALIA_F0_CODEC_ENDPOINT_INDEX 0x17b0
8286#define mmAZF0ENDPOINT3_AZALIA_F0_CODEC_ENDPOINT_INDEX 0x17b4
8287#define mmAZF0ENDPOINT4_AZALIA_F0_CODEC_ENDPOINT_INDEX 0x17b8
8288#define mmAZF0ENDPOINT5_AZALIA_F0_CODEC_ENDPOINT_INDEX 0x17bc
8289#define mmAZF0ENDPOINT6_AZALIA_F0_CODEC_ENDPOINT_INDEX 0x17c0
8290#define mmAZF0ENDPOINT7_AZALIA_F0_CODEC_ENDPOINT_INDEX 0x17c4
8291#define mmAZALIA_F0_CODEC_ENDPOINT_DATA 0x17a9
8292#define mmAZF0ENDPOINT0_AZALIA_F0_CODEC_ENDPOINT_DATA 0x17a9
8293#define mmAZF0ENDPOINT1_AZALIA_F0_CODEC_ENDPOINT_DATA 0x17ad
8294#define mmAZF0ENDPOINT2_AZALIA_F0_CODEC_ENDPOINT_DATA 0x17b1
8295#define mmAZF0ENDPOINT3_AZALIA_F0_CODEC_ENDPOINT_DATA 0x17b5
8296#define mmAZF0ENDPOINT4_AZALIA_F0_CODEC_ENDPOINT_DATA 0x17b9
8297#define mmAZF0ENDPOINT5_AZALIA_F0_CODEC_ENDPOINT_DATA 0x17bd
8298#define mmAZF0ENDPOINT6_AZALIA_F0_CODEC_ENDPOINT_DATA 0x17c1
8299#define mmAZF0ENDPOINT7_AZALIA_F0_CODEC_ENDPOINT_DATA 0x17c5
8300#define ixAZALIA_F0_CODEC_CONVERTER_PIN_DEBUG 0x0
8301#define ixAZALIA_F0_CODEC_CONVERTER_PARAMETER_AUDIO_WIDGET_CAPABILITIES 0x1
8302#define ixAZALIA_F0_CODEC_CONVERTER_CONTROL_CONVERTER_FORMAT 0x2
8303#define ixAZALIA_F0_CODEC_CONVERTER_CONTROL_CHANNEL_STREAM_ID 0x3
8304#define ixAZALIA_F0_CODEC_CONVERTER_CONTROL_DIGITAL_CONVERTER 0x4
8305#define ixAZALIA_F0_CODEC_CONVERTER_PARAMETER_STREAM_FORMATS 0x5
8306#define ixAZALIA_F0_CODEC_CONVERTER_PARAMETER_SUPPORTED_SIZE_RATES 0x6
8307#define ixAZALIA_F0_CODEC_CONVERTER_STRIPE_CONTROL 0x7
8308#define ixAZALIA_F0_CODEC_CONVERTER_CONTROL_RAMP_RATE 0x8
8309#define ixAZALIA_F0_CODEC_CONVERTER_CONTROL_GTC_EMBEDDING 0x9
8310#define ixAZALIA_F0_CODEC_CONVERTER_CONTROL_GTC_OFFSET_DEBUG 0xa
8311#define ixAZALIA_F0_CODEC_CONVERTER_GTC_COUNTER_DELTA 0xc
8312#define ixAZALIA_F0_CODEC_CONVERTER_GTC_COUNTER_DELTA_MIN 0xd
8313#define ixAZALIA_F0_CODEC_CONVERTER_GTC_COUNTER_DELTA_MAX 0xe
8314#define ixAZALIA_F0_CODEC_PIN_PARAMETER_AUDIO_WIDGET_CAPABILITIES 0x20
8315#define ixAZALIA_F0_CODEC_PIN_PARAMETER_CAPABILITIES 0x21
8316#define ixAZALIA_F0_CODEC_PIN_CONTROL_UNSOLICITED_RESPONSE 0x22
8317#define ixAZALIA_F0_CODEC_PIN_CONTROL_RESPONSE_PIN_SENSE 0x23
8318#define ixAZALIA_F0_CODEC_PIN_CONTROL_WIDGET_CONTROL 0x24
8319#define ixAZALIA_F0_CODEC_PIN_CONTROL_CHANNEL_SPEAKER 0x25
8320#define ixAZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR0 0x28
8321#define ixAZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR1 0x29
8322#define ixAZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR2 0x2a
8323#define ixAZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR3 0x2b
8324#define ixAZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR4 0x2c
8325#define ixAZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR5 0x2d
8326#define ixAZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR6 0x2e
8327#define ixAZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR7 0x2f
8328#define ixAZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR8 0x30
8329#define ixAZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR9 0x31
8330#define ixAZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR10 0x32
8331#define ixAZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR11 0x33
8332#define ixAZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR12 0x34
8333#define ixAZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR13 0x35
8334#define ixAZALIA_F0_CODEC_PIN_CONTROL_MULTICHANNEL_ENABLE 0x36
8335#define ixAZALIA_F0_CODEC_PIN_CONTROL_MULTICHANNEL_ENABLE2 0x57
8336#define ixAZALIA_F0_CODEC_PIN_CONTROL_MULTICHANNEL_MODE 0x58
8337#define ixAZALIA_F0_CODEC_PIN_CONTROL_RESPONSE_LIPSYNC 0x37
8338#define ixAZALIA_F0_CODEC_PIN_CONTROL_RESPONSE_HBR 0x38
8339#define ixAZALIA_F0_CODEC_PIN_CONTROL_SINK_INFO0 0x3a
8340#define ixAZALIA_F0_CODEC_PIN_CONTROL_SINK_INFO1 0x3b
8341#define ixAZALIA_F0_CODEC_PIN_CONTROL_SINK_INFO2 0x3c
8342#define ixAZALIA_F0_CODEC_PIN_CONTROL_SINK_INFO3 0x3d
8343#define ixAZALIA_F0_CODEC_PIN_CONTROL_SINK_INFO4 0x3e
8344#define ixAZALIA_F0_CODEC_PIN_CONTROL_SINK_INFO5 0x3f
8345#define ixAZALIA_F0_CODEC_PIN_CONTROL_SINK_INFO6 0x40
8346#define ixAZALIA_F0_CODEC_PIN_CONTROL_SINK_INFO7 0x41
8347#define ixAZALIA_F0_CODEC_PIN_CONTROL_SINK_INFO8 0x42
8348#define ixAZALIA_F0_CODEC_PIN_CONTROL_HOT_PLUG_CONTROL 0x54
8349#define ixAZALIA_F0_CODEC_PIN_CONTROL_UNSOLICITED_RESPONSE_FORCE 0x55
8350#define ixAZALIA_F0_CODEC_PIN_CONTROL_RESPONSE_CONFIGURATION_DEFAULT 0x56
8351#define ixAZALIA_F0_PIN_CONTROL_CODEC_CS_OVERRIDE_0 0x59
8352#define ixAZALIA_F0_PIN_CONTROL_CODEC_CS_OVERRIDE_1 0x5a
8353#define ixAZALIA_F0_PIN_CONTROL_CODEC_CS_OVERRIDE_2 0x5b
8354#define ixAZALIA_F0_PIN_CONTROL_CODEC_CS_OVERRIDE_3 0x5c
8355#define ixAZALIA_F0_PIN_CONTROL_CODEC_CS_OVERRIDE_4 0x5d
8356#define ixAZALIA_F0_PIN_CONTROL_CODEC_CS_OVERRIDE_5 0x5e
8357#define ixAZALIA_F0_PIN_CONTROL_CODEC_CS_OVERRIDE_6 0x5f
8358#define ixAZALIA_F0_PIN_CONTROL_CODEC_CS_OVERRIDE_7 0x60
8359#define ixAZALIA_F0_PIN_CONTROL_CODEC_CS_OVERRIDE_8 0x61
8360#define ixAZALIA_F0_CODEC_PIN_ASSOCIATION_INFO 0x62
8361#define ixAZALIA_F0_CODEC_PIN_CONTROL_DIGITAL_OUTPUT_STATUS 0x63
8362#define ixAZALIA_F0_CODEC_PIN_CONTROL_LPIB_SNAPSHOT_CONTROL 0x64
8363#define ixAZALIA_F0_CODEC_PIN_CONTROL_LPIB 0x65
8364#define ixAZALIA_F0_CODEC_PIN_CONTROL_LPIB_TIMER_SNAPSHOT 0x66
8365#define ixAZALIA_F0_CODEC_PIN_CONTROL_CODING_TYPE 0x67
8366#define ixAZALIA_F0_CODEC_PIN_CONTROL_FORMAT_CHANGED 0x68
8367#define ixAZALIA_F0_CODEC_PIN_CONTROL_WIRELESS_DISPLAY_IDENTIFICATION 0x69
8368#define ixAZALIA_F0_CODEC_PIN_CONTROL_REMOTE_KEEPALIVE 0x6a
8369#define ixAZALIA_F0_AUDIO_ENABLE_STATUS 0x6b
8370#define ixAZALIA_F0_AUDIO_ENABLED_INT_STATUS 0x6c
8371#define ixAZALIA_F0_AUDIO_DISABLED_INT_STATUS 0x6d
8372#define ixAZALIA_F0_AUDIO_FORMAT_CHANGED_INT_STATUS 0x6e
8373#define mmAZALIA_F0_CODEC_INPUT_ENDPOINT_INDEX 0x59d4
8374#define mmAZF0INPUTENDPOINT0_AZALIA_F0_CODEC_INPUT_ENDPOINT_INDEX 0x59d4
8375#define mmAZF0INPUTENDPOINT1_AZALIA_F0_CODEC_INPUT_ENDPOINT_INDEX 0x59d8
8376#define mmAZF0INPUTENDPOINT2_AZALIA_F0_CODEC_INPUT_ENDPOINT_INDEX 0x59dc
8377#define mmAZF0INPUTENDPOINT3_AZALIA_F0_CODEC_INPUT_ENDPOINT_INDEX 0x59e0
8378#define mmAZF0INPUTENDPOINT4_AZALIA_F0_CODEC_INPUT_ENDPOINT_INDEX 0x59e4
8379#define mmAZF0INPUTENDPOINT5_AZALIA_F0_CODEC_INPUT_ENDPOINT_INDEX 0x59e8
8380#define mmAZF0INPUTENDPOINT6_AZALIA_F0_CODEC_INPUT_ENDPOINT_INDEX 0x59ec
8381#define mmAZF0INPUTENDPOINT7_AZALIA_F0_CODEC_INPUT_ENDPOINT_INDEX 0x59f0
8382#define mmAZALIA_F0_CODEC_INPUT_ENDPOINT_DATA 0x59d5
8383#define mmAZF0INPUTENDPOINT0_AZALIA_F0_CODEC_INPUT_ENDPOINT_DATA 0x59d5
8384#define mmAZF0INPUTENDPOINT1_AZALIA_F0_CODEC_INPUT_ENDPOINT_DATA 0x59d9
8385#define mmAZF0INPUTENDPOINT2_AZALIA_F0_CODEC_INPUT_ENDPOINT_DATA 0x59dd
8386#define mmAZF0INPUTENDPOINT3_AZALIA_F0_CODEC_INPUT_ENDPOINT_DATA 0x59e1
8387#define mmAZF0INPUTENDPOINT4_AZALIA_F0_CODEC_INPUT_ENDPOINT_DATA 0x59e5
8388#define mmAZF0INPUTENDPOINT5_AZALIA_F0_CODEC_INPUT_ENDPOINT_DATA 0x59e9
8389#define mmAZF0INPUTENDPOINT6_AZALIA_F0_CODEC_INPUT_ENDPOINT_DATA 0x59ed
8390#define mmAZF0INPUTENDPOINT7_AZALIA_F0_CODEC_INPUT_ENDPOINT_DATA 0x59f1
8391#define ixAZALIA_F0_CODEC_INPUT_CONVERTER_PIN_DEBUG 0x0
8392#define ixAZALIA_F0_CODEC_INPUT_CONVERTER_PARAMETER_AUDIO_WIDGET_CAPABILITIES 0x1
8393#define ixAZALIA_F0_CODEC_INPUT_CONVERTER_CONTROL_CONVERTER_FORMAT 0x2
8394#define ixAZALIA_F0_CODEC_INPUT_CONVERTER_CONTROL_CHANNEL_STREAM_ID 0x3
8395#define ixAZALIA_F0_CODEC_INPUT_CONVERTER_CONTROL_DIGITAL_CONVERTER 0x4
8396#define ixAZALIA_F0_CODEC_INPUT_CONVERTER_PARAMETER_STREAM_FORMATS 0x5
8397#define ixAZALIA_F0_CODEC_INPUT_CONVERTER_PARAMETER_SUPPORTED_SIZE_RATES 0x6
8398#define ixAZALIA_F0_CODEC_INPUT_PIN_PARAMETER_AUDIO_WIDGET_CAPABILITIES 0x20
8399#define ixAZALIA_F0_CODEC_INPUT_PIN_PARAMETER_CAPABILITIES 0x21
8400#define ixAZALIA_F0_CODEC_INPUT_PIN_CONTROL_UNSOLICITED_RESPONSE 0x22
8401#define ixAZALIA_F0_CODEC_INPUT_PIN_CONTROL_RESPONSE_INPUT_PIN_SENSE 0x23
8402#define ixAZALIA_F0_CODEC_INPUT_PIN_CONTROL_WIDGET_CONTROL 0x24
8403#define ixAZALIA_F0_CODEC_INPUT_PIN_CONTROL_MULTICHANNEL_ENABLE 0x36
8404#define ixAZALIA_F0_CODEC_INPUT_PIN_CONTROL_MULTICHANNEL_ENABLE2 0x37
8405#define ixAZALIA_F0_CODEC_INPUT_PIN_CONTROL_RESPONSE_HBR 0x38
8406#define ixAZALIA_F0_CODEC_INPUT_PIN_CONTROL_CHANNEL_ALLOCATION 0x53
8407#define ixAZALIA_F0_CODEC_INPUT_PIN_CONTROL_HOT_PLUG_CONTROL 0x54
8408#define ixAZALIA_F0_CODEC_INPUT_PIN_CONTROL_UNSOLICITED_RESPONSE_FORCE 0x55
8409#define ixAZALIA_F0_CODEC_INPUT_PIN_CONTROL_RESPONSE_CONFIGURATION_DEFAULT 0x56
8410#define ixAZALIA_F0_CODEC_INPUT_PIN_CONTROL_INPUT_STATUS_CONTROL 0x67
8411#define ixAZALIA_F0_CODEC_INPUT_PIN_CONTROL_INFOFRAME 0x68
8412#define ixAZALIA_F0_CODEC_INPUT_PIN_CONTROL_LPIB_SNAPSHOT_CONTROL 0x64
8413#define ixAZALIA_F0_CODEC_INPUT_PIN_CONTROL_LPIB 0x65
8414#define ixAZALIA_F0_CODEC_INPUT_PIN_CONTROL_LPIB_TIMER_SNAPSHOT 0x66
8415#define mmAZENDPOINT_IMMEDIATE_COMMAND_INPUT_INTERFACE_INDEX 0x18
8416#define mmAZENDPOINT_IMMEDIATE_COMMAND_INPUT_INTERFACE_DATA 0x18
8417#define ixAZALIA_F2_CODEC_INPUT_CONVERTER_PARAMETER_AUDIO_WIDGET_CAPABILITIES 0x6f09
8418#define ixAZALIA_F2_CODEC_INPUT_CONVERTER_PARAMETER_SUPPORTED_SIZE_RATES 0x6f0a
8419#define ixAZALIA_F2_CODEC_INPUT_CONVERTER_PARAMETER_STREAM_FORMATS 0x6f0b
8420#define ixAZALIA_F2_CODEC_INPUT_CONVERTER_CONTROL_CONVERTER_FORMAT 0x6200
8421#define ixAZALIA_F2_CODEC_INPUT_CONVERTER_CONTROL_CHANNEL_STREAM_ID 0x6706
8422#define ixAZALIA_F2_CODEC_INPUT_CONVERTER_CONTROL_DIGITAL_CONVERTER 0x670d
8423#define ixAZALIA_F2_CODEC_INPUT_PIN_PARAMETER_AUDIO_WIDGET_CAPABILITIES 0x7f09
8424#define ixAZALIA_F2_CODEC_INPUT_PIN_PARAMETER_CAPABILITIES 0x7f0c
8425#define ixAZALIA_F2_CODEC_INPUT_PIN_CONTROL_WIDGET_CONTROL 0x7707
8426#define ixAZALIA_F2_CODEC_INPUT_PIN_CONTROL_UNSOLICITED_RESPONSE 0x7708
8427#define ixAZALIA_F2_CODEC_INPUT_PIN_CONTROL_RESPONSE_PIN_SENSE 0x7709
8428#define ixAZALIA_F2_CODEC_INPUT_PIN_CONTROL_RESPONSE_CONFIGURATION_DEFAULT 0x771c
8429#define ixAZALIA_F2_CODEC_INPUT_PIN_CONTROL_RESPONSE_CONFIGURATION_DEFAULT_2 0x771d
8430#define ixAZALIA_F2_CODEC_INPUT_PIN_CONTROL_RESPONSE_CONFIGURATION_DEFAULT_3 0x771e
8431#define ixAZALIA_F2_CODEC_INPUT_PIN_CONTROL_RESPONSE_CONFIGURATION_DEFAULT_4 0x771f
8432#define ixAZALIA_F2_CODEC_INPUT_PIN_CONTROL_MULTICHANNEL0_ENABLE 0x7777
8433#define ixAZALIA_F2_CODEC_INPUT_PIN_CONTROL_MULTICHANNEL1_ENABLE 0x7785
8434#define ixAZALIA_F2_CODEC_INPUT_PIN_CONTROL_MULTICHANNEL2_ENABLE 0x7778
8435#define ixAZALIA_F2_CODEC_INPUT_PIN_CONTROL_MULTICHANNEL3_ENABLE 0x7786
8436#define ixAZALIA_F2_CODEC_INPUT_PIN_CONTROL_HBR 0x777c
8437#define ixAZALIA_F2_CODEC_INPUT_PIN_CONTROL_MULTICHANNEL4_ENABLE 0x7779
8438#define ixAZALIA_F2_CODEC_INPUT_PIN_CONTROL_MULTICHANNEL5_ENABLE 0x7787
8439#define ixAZALIA_F2_CODEC_INPUT_PIN_CONTROL_MULTICHANNEL6_ENABLE 0x777a
8440#define ixAZALIA_F2_CODEC_INPUT_PIN_CONTROL_MULTICHANNEL7_ENABLE 0x7788
8441#define ixAZALIA_F2_CODEC_INPUT_PIN_CONTROL_CHANNEL_ALLOCATION 0x7771
8442#define ixAZALIA_F2_CODEC_INPUT_PIN_CONTROL_INPUT_STATUS_CONTROL 0x779b
8443#define ixAZALIA_F2_CODEC_INPUT_PIN_CONTROL_INFOFRAME 0x779c
8444#define ixAZALIA_F2_CODEC_INPUT_PIN_CONTROL_CHANNEL_STATUS_L 0x779d
8445#define ixAZALIA_F2_CODEC_INPUT_PIN_CONTROL_CHANNEL_STATUS_H 0x779e
8446#define ixAZALIA_F2_CODEC_INPUT_PIN_CONTROL_LPIB_SNAPSHOT_CONTROL 0x7798
8447#define ixAZALIA_F2_CODEC_INPUT_PIN_CONTROL_LPIB 0x7799
8448#define ixAZALIA_F2_CODEC_INPUT_PIN_CONTROL_LPIB_TIMER_SNAPSHOT 0x779a
8449#define mmBLND_CONTROL 0x1b6d
8450#define mmBLND0_BLND_CONTROL 0x1b6d
8451#define mmBLND1_BLND_CONTROL 0x1d6d
8452#define mmBLND2_BLND_CONTROL 0x1f6d
8453#define mmBLND3_BLND_CONTROL 0x416d
8454#define mmBLND4_BLND_CONTROL 0x436d
8455#define mmBLND5_BLND_CONTROL 0x456d
8456#define mmBLND_SM_CONTROL2 0x1b6e
8457#define mmBLND0_BLND_SM_CONTROL2 0x1b6e
8458#define mmBLND1_BLND_SM_CONTROL2 0x1d6e
8459#define mmBLND2_BLND_SM_CONTROL2 0x1f6e
8460#define mmBLND3_BLND_SM_CONTROL2 0x416e
8461#define mmBLND4_BLND_SM_CONTROL2 0x436e
8462#define mmBLND5_BLND_SM_CONTROL2 0x456e
8463#define mmBLND_CONTROL2 0x1b6f
8464#define mmBLND0_BLND_CONTROL2 0x1b6f
8465#define mmBLND1_BLND_CONTROL2 0x1d6f
8466#define mmBLND2_BLND_CONTROL2 0x1f6f
8467#define mmBLND3_BLND_CONTROL2 0x416f
8468#define mmBLND4_BLND_CONTROL2 0x436f
8469#define mmBLND5_BLND_CONTROL2 0x456f
8470#define mmBLND_UPDATE 0x1b70
8471#define mmBLND0_BLND_UPDATE 0x1b70
8472#define mmBLND1_BLND_UPDATE 0x1d70
8473#define mmBLND2_BLND_UPDATE 0x1f70
8474#define mmBLND3_BLND_UPDATE 0x4170
8475#define mmBLND4_BLND_UPDATE 0x4370
8476#define mmBLND5_BLND_UPDATE 0x4570
8477#define mmBLND_UNDERFLOW_INTERRUPT 0x1b71
8478#define mmBLND0_BLND_UNDERFLOW_INTERRUPT 0x1b71
8479#define mmBLND1_BLND_UNDERFLOW_INTERRUPT 0x1d71
8480#define mmBLND2_BLND_UNDERFLOW_INTERRUPT 0x1f71
8481#define mmBLND3_BLND_UNDERFLOW_INTERRUPT 0x4171
8482#define mmBLND4_BLND_UNDERFLOW_INTERRUPT 0x4371
8483#define mmBLND5_BLND_UNDERFLOW_INTERRUPT 0x4571
8484#define mmBLND_V_UPDATE_LOCK 0x1b73
8485#define mmBLND0_BLND_V_UPDATE_LOCK 0x1b73
8486#define mmBLND1_BLND_V_UPDATE_LOCK 0x1d73
8487#define mmBLND2_BLND_V_UPDATE_LOCK 0x1f73
8488#define mmBLND3_BLND_V_UPDATE_LOCK 0x4173
8489#define mmBLND4_BLND_V_UPDATE_LOCK 0x4373
8490#define mmBLND5_BLND_V_UPDATE_LOCK 0x4573
8491#define mmBLND_REG_UPDATE_STATUS 0x1b77
8492#define mmBLND0_BLND_REG_UPDATE_STATUS 0x1b77
8493#define mmBLND1_BLND_REG_UPDATE_STATUS 0x1d77
8494#define mmBLND2_BLND_REG_UPDATE_STATUS 0x1f77
8495#define mmBLND3_BLND_REG_UPDATE_STATUS 0x4177
8496#define mmBLND4_BLND_REG_UPDATE_STATUS 0x4377
8497#define mmBLND5_BLND_REG_UPDATE_STATUS 0x4577
8498#define mmBLND_DEBUG 0x1b74
8499#define mmBLND0_BLND_DEBUG 0x1b74
8500#define mmBLND1_BLND_DEBUG 0x1d74
8501#define mmBLND2_BLND_DEBUG 0x1f74
8502#define mmBLND3_BLND_DEBUG 0x4174
8503#define mmBLND4_BLND_DEBUG 0x4374
8504#define mmBLND5_BLND_DEBUG 0x4574
8505#define mmBLND_TEST_DEBUG_INDEX 0x1b75
8506#define mmBLND0_BLND_TEST_DEBUG_INDEX 0x1b75
8507#define mmBLND1_BLND_TEST_DEBUG_INDEX 0x1d75
8508#define mmBLND2_BLND_TEST_DEBUG_INDEX 0x1f75
8509#define mmBLND3_BLND_TEST_DEBUG_INDEX 0x4175
8510#define mmBLND4_BLND_TEST_DEBUG_INDEX 0x4375
8511#define mmBLND5_BLND_TEST_DEBUG_INDEX 0x4575
8512#define mmBLND_TEST_DEBUG_DATA 0x1b76
8513#define mmBLND0_BLND_TEST_DEBUG_DATA 0x1b76
8514#define mmBLND1_BLND_TEST_DEBUG_DATA 0x1d76
8515#define mmBLND2_BLND_TEST_DEBUG_DATA 0x1f76
8516#define mmBLND3_BLND_TEST_DEBUG_DATA 0x4176
8517#define mmBLND4_BLND_TEST_DEBUG_DATA 0x4376
8518#define mmBLND5_BLND_TEST_DEBUG_DATA 0x4576
8519#define mmWB_ENABLE 0x5e18
8520#define mmWB_EC_CONFIG 0x5e19
8521#define mmCNV_MODE 0x5e1a
8522#define mmCNV_WINDOW_START 0x5e1b
8523#define mmCNV_WINDOW_SIZE 0x5e1c
8524#define mmCNV_UPDATE 0x5e1d
8525#define mmCNV_SOURCE_SIZE 0x5e1e
8526#define mmCNV_CSC_CONTROL 0x5e1f
8527#define mmCNV_CSC_C11_C12 0x5e20
8528#define mmCNV_CSC_C13_C14 0x5e21
8529#define mmCNV_CSC_C21_C22 0x5e22
8530#define mmCNV_CSC_C23_C24 0x5e23
8531#define mmCNV_CSC_C31_C32 0x5e24
8532#define mmCNV_CSC_C33_C34 0x5e25
8533#define mmCNV_CSC_ROUND_OFFSET_R 0x5e26
8534#define mmCNV_CSC_ROUND_OFFSET_G 0x5e27
8535#define mmCNV_CSC_ROUND_OFFSET_B 0x5e28
8536#define mmCNV_CSC_CLAMP_R 0x5e29
8537#define mmCNV_CSC_CLAMP_G 0x5e2a
8538#define mmCNV_CSC_CLAMP_B 0x5e2b
8539#define mmCNV_TEST_CNTL 0x5e2c
8540#define mmCNV_TEST_CRC_RED 0x5e2d
8541#define mmCNV_TEST_CRC_GREEN 0x5e2e
8542#define mmCNV_TEST_CRC_BLUE 0x5e2f
8543#define mmWB_DEBUG_CTRL 0x5e30
8544#define mmWB_DBG_MODE 0x5e31
8545#define mmWB_HW_DEBUG 0x5e32
8546#define mmCNV_INPUT_SELECT 0x5e33
8547#define mmWB_SOFT_RESET 0x5e36
8548#define mmWB_WARM_UP_MODE_CTL1 0x5e37
8549#define mmWB_WARM_UP_MODE_CTL2 0x5e38
8550#define mmCNV_TEST_DEBUG_INDEX 0x5e34
8551#define mmCNV_TEST_DEBUG_DATA 0x5e35
8552#define mmDCFE_CLOCK_CONTROL 0x1b00
8553#define mmDCFE0_DCFE_CLOCK_CONTROL 0x1b00
8554#define mmDCFE1_DCFE_CLOCK_CONTROL 0x1d00
8555#define mmDCFE2_DCFE_CLOCK_CONTROL 0x1f00
8556#define mmDCFE3_DCFE_CLOCK_CONTROL 0x4100
8557#define mmDCFE4_DCFE_CLOCK_CONTROL 0x4300
8558#define mmDCFE5_DCFE_CLOCK_CONTROL 0x4500
8559#define mmDCFE_SOFT_RESET 0x1b01
8560#define mmDCFE0_DCFE_SOFT_RESET 0x1b01
8561#define mmDCFE1_DCFE_SOFT_RESET 0x1d01
8562#define mmDCFE2_DCFE_SOFT_RESET 0x1f01
8563#define mmDCFE3_DCFE_SOFT_RESET 0x4101
8564#define mmDCFE4_DCFE_SOFT_RESET 0x4301
8565#define mmDCFE5_DCFE_SOFT_RESET 0x4501
8566#define mmDCFE_DBG_CONFIG 0x1b02
8567#define mmDCFE0_DCFE_DBG_CONFIG 0x1b02
8568#define mmDCFE1_DCFE_DBG_CONFIG 0x1d02
8569#define mmDCFE2_DCFE_DBG_CONFIG 0x1f02
8570#define mmDCFE3_DCFE_DBG_CONFIG 0x4102
8571#define mmDCFE4_DCFE_DBG_CONFIG 0x4302
8572#define mmDCFE5_DCFE_DBG_CONFIG 0x4502
8573#define mmDCFE_MEM_PWR_CTRL 0x1b03
8574#define mmDCFE0_DCFE_MEM_PWR_CTRL 0x1b03
8575#define mmDCFE1_DCFE_MEM_PWR_CTRL 0x1d03
8576#define mmDCFE2_DCFE_MEM_PWR_CTRL 0x1f03
8577#define mmDCFE3_DCFE_MEM_PWR_CTRL 0x4103
8578#define mmDCFE4_DCFE_MEM_PWR_CTRL 0x4303
8579#define mmDCFE5_DCFE_MEM_PWR_CTRL 0x4503
8580#define mmDCFE_MEM_PWR_CTRL2 0x1b04
8581#define mmDCFE0_DCFE_MEM_PWR_CTRL2 0x1b04
8582#define mmDCFE1_DCFE_MEM_PWR_CTRL2 0x1d04
8583#define mmDCFE2_DCFE_MEM_PWR_CTRL2 0x1f04
8584#define mmDCFE3_DCFE_MEM_PWR_CTRL2 0x4104
8585#define mmDCFE4_DCFE_MEM_PWR_CTRL2 0x4304
8586#define mmDCFE5_DCFE_MEM_PWR_CTRL2 0x4504
8587#define mmDCFE_MEM_PWR_STATUS 0x1b05
8588#define mmDCFE0_DCFE_MEM_PWR_STATUS 0x1b05
8589#define mmDCFE1_DCFE_MEM_PWR_STATUS 0x1d05
8590#define mmDCFE2_DCFE_MEM_PWR_STATUS 0x1f05
8591#define mmDCFE3_DCFE_MEM_PWR_STATUS 0x4105
8592#define mmDCFE4_DCFE_MEM_PWR_STATUS 0x4305
8593#define mmDCFE5_DCFE_MEM_PWR_STATUS 0x4505
8594#define mmDCFE_MISC 0x1b06
8595#define mmDCFE0_DCFE_MISC 0x1b06
8596#define mmDCFE1_DCFE_MISC 0x1d06
8597#define mmDCFE2_DCFE_MISC 0x1f06
8598#define mmDCFE3_DCFE_MISC 0x4106
8599#define mmDCFE4_DCFE_MISC 0x4306
8600#define mmDCFE5_DCFE_MISC 0x4506
8601#define mmDCFE_FLUSH 0x1b07
8602#define mmDCFE0_DCFE_FLUSH 0x1b07
8603#define mmDCFE1_DCFE_FLUSH 0x1d07
8604#define mmDCFE2_DCFE_FLUSH 0x1f07
8605#define mmDCFE3_DCFE_FLUSH 0x4107
8606#define mmDCFE4_DCFE_FLUSH 0x4307
8607#define mmDCFE5_DCFE_FLUSH 0x4507
8608#define mmDCFEV_CLOCK_CONTROL 0x46f4
8609#define mmDCFEV0_DCFEV_CLOCK_CONTROL 0x46f4
8610#define mmDCFEV1_DCFEV_CLOCK_CONTROL 0x98f4
8611#define mmDCFEV_SOFT_RESET 0x46f5
8612#define mmDCFEV0_DCFEV_SOFT_RESET 0x46f5
8613#define mmDCFEV1_DCFEV_SOFT_RESET 0x98f5
8614#define mmDCFEV_DMIFV_CLOCK_CONTROL 0x46f6
8615#define mmDCFEV0_DCFEV_DMIFV_CLOCK_CONTROL 0x46f6
8616#define mmDCFEV1_DCFEV_DMIFV_CLOCK_CONTROL 0x98f6
8617#define mmDCFEV_DBG_CONFIG 0x46f7
8618#define mmDCFEV0_DCFEV_DBG_CONFIG 0x46f7
8619#define mmDCFEV1_DCFEV_DBG_CONFIG 0x98f7
8620#define mmDCFEV_DMIFV_MEM_PWR_CTRL 0x46f8
8621#define mmDCFEV0_DCFEV_DMIFV_MEM_PWR_CTRL 0x46f8
8622#define mmDCFEV1_DCFEV_DMIFV_MEM_PWR_CTRL 0x98f8
8623#define mmDCFEV_DMIFV_MEM_PWR_STATUS 0x46f9
8624#define mmDCFEV0_DCFEV_DMIFV_MEM_PWR_STATUS 0x46f9
8625#define mmDCFEV1_DCFEV_DMIFV_MEM_PWR_STATUS 0x98f9
8626#define mmDCFEV_MEM_PWR_CTRL 0x46fa
8627#define mmDCFEV0_DCFEV_MEM_PWR_CTRL 0x46fa
8628#define mmDCFEV1_DCFEV_MEM_PWR_CTRL 0x98fa
8629#define mmDCFEV_MEM_PWR_CTRL2 0x46fb
8630#define mmDCFEV0_DCFEV_MEM_PWR_CTRL2 0x46fb
8631#define mmDCFEV1_DCFEV_MEM_PWR_CTRL2 0x98fb
8632#define mmDCFEV_MEM_PWR_STATUS 0x46fc
8633#define mmDCFEV0_DCFEV_MEM_PWR_STATUS 0x46fc
8634#define mmDCFEV1_DCFEV_MEM_PWR_STATUS 0x98fc
8635#define mmDCFEV_L_FLUSH 0x46ff
8636#define mmDCFEV0_DCFEV_L_FLUSH 0x46ff
8637#define mmDCFEV1_DCFEV_L_FLUSH 0x98ff
8638#define mmDCFEV_C_FLUSH 0x4700
8639#define mmDCFEV0_DCFEV_C_FLUSH 0x4700
8640#define mmDCFEV1_DCFEV_C_FLUSH 0x9900
8641#define mmDCFEV_DMIFV_DEBUG 0x46fd
8642#define mmDCFEV0_DCFEV_DMIFV_DEBUG 0x46fd
8643#define mmDCFEV1_DCFEV_DMIFV_DEBUG 0x98fd
8644#define mmDCFEV_MISC 0x46fe
8645#define mmDCFEV0_DCFEV_MISC 0x46fe
8646#define mmDCFEV1_DCFEV_MISC 0x98fe
8647#define mmDC_HPD_INT_STATUS 0x1898
8648#define mmHPD0_DC_HPD_INT_STATUS 0x1898
8649#define mmHPD1_DC_HPD_INT_STATUS 0x18a0
8650#define mmHPD2_DC_HPD_INT_STATUS 0x18a8
8651#define mmHPD3_DC_HPD_INT_STATUS 0x18b0
8652#define mmHPD4_DC_HPD_INT_STATUS 0x18b8
8653#define mmHPD5_DC_HPD_INT_STATUS 0x18c0
8654#define mmDC_HPD_INT_CONTROL 0x1899
8655#define mmHPD0_DC_HPD_INT_CONTROL 0x1899
8656#define mmHPD1_DC_HPD_INT_CONTROL 0x18a1
8657#define mmHPD2_DC_HPD_INT_CONTROL 0x18a9
8658#define mmHPD3_DC_HPD_INT_CONTROL 0x18b1
8659#define mmHPD4_DC_HPD_INT_CONTROL 0x18b9
8660#define mmHPD5_DC_HPD_INT_CONTROL 0x18c1
8661#define mmDC_HPD_CONTROL 0x189a
8662#define mmHPD0_DC_HPD_CONTROL 0x189a
8663#define mmHPD1_DC_HPD_CONTROL 0x18a2
8664#define mmHPD2_DC_HPD_CONTROL 0x18aa
8665#define mmHPD3_DC_HPD_CONTROL 0x18b2
8666#define mmHPD4_DC_HPD_CONTROL 0x18ba
8667#define mmHPD5_DC_HPD_CONTROL 0x18c2
8668#define mmDC_HPD_FAST_TRAIN_CNTL 0x189b
8669#define mmHPD0_DC_HPD_FAST_TRAIN_CNTL 0x189b
8670#define mmHPD1_DC_HPD_FAST_TRAIN_CNTL 0x18a3
8671#define mmHPD2_DC_HPD_FAST_TRAIN_CNTL 0x18ab
8672#define mmHPD3_DC_HPD_FAST_TRAIN_CNTL 0x18b3
8673#define mmHPD4_DC_HPD_FAST_TRAIN_CNTL 0x18bb
8674#define mmHPD5_DC_HPD_FAST_TRAIN_CNTL 0x18c3
8675#define mmDC_HPD_TOGGLE_FILT_CNTL 0x189c
8676#define mmHPD0_DC_HPD_TOGGLE_FILT_CNTL 0x189c
8677#define mmHPD1_DC_HPD_TOGGLE_FILT_CNTL 0x18a4
8678#define mmHPD2_DC_HPD_TOGGLE_FILT_CNTL 0x18ac
8679#define mmHPD3_DC_HPD_TOGGLE_FILT_CNTL 0x18b4
8680#define mmHPD4_DC_HPD_TOGGLE_FILT_CNTL 0x18bc
8681#define mmHPD5_DC_HPD_TOGGLE_FILT_CNTL 0x18c4
8682#define mmDCO_SCRATCH0 0x184e
8683#define mmDCO_SCRATCH1 0x184f
8684#define mmDCO_SCRATCH2 0x1850
8685#define mmDCO_SCRATCH3 0x1851
8686#define mmDCO_SCRATCH4 0x1852
8687#define mmDCO_SCRATCH5 0x1853
8688#define mmDCO_SCRATCH6 0x1854
8689#define mmDCO_SCRATCH7 0x1855
8690#define mmDCE_VCE_CONTROL 0x1856
8691#define mmDISP_INTERRUPT_STATUS 0x1857
8692#define mmDISP_INTERRUPT_STATUS_CONTINUE 0x1858
8693#define mmDISP_INTERRUPT_STATUS_CONTINUE2 0x1859
8694#define mmDISP_INTERRUPT_STATUS_CONTINUE3 0x185a
8695#define mmDISP_INTERRUPT_STATUS_CONTINUE4 0x185b
8696#define mmDISP_INTERRUPT_STATUS_CONTINUE5 0x185c
8697#define mmDISP_INTERRUPT_STATUS_CONTINUE6 0x185d
8698#define mmDISP_INTERRUPT_STATUS_CONTINUE7 0x185e
8699#define mmDISP_INTERRUPT_STATUS_CONTINUE8 0x185f
8700#define mmDISP_INTERRUPT_STATUS_CONTINUE9 0x1860
8701#define mmDISP_INTERRUPT_STATUS_CONTINUE10 0x1875
8702#define mmDCO_MEM_PWR_STATUS 0x1861
8703#define mmDCO_MEM_PWR_STATUS1 0x1874
8704#define mmDCO_MEM_PWR_CTRL 0x1862
8705#define mmDCO_MEM_PWR_CTRL2 0x1863
8706#define mmFMT_MEMORY0_CONTROL 0x1888
8707#define mmFMT_MEMORY1_CONTROL 0x1889
8708#define mmFMT_MEMORY2_CONTROL 0x188a
8709#define mmFMT_MEMORY3_CONTROL 0x188b
8710#define mmFMT_MEMORY4_CONTROL 0x188c
8711#define mmFMT_MEMORY5_CONTROL 0x188d
8712#define mmDCO_CLK_CNTL 0x1864
8713#define mmDCO_CLK_CNTL2 0x1876
8714#define mmDCO_CLK_CNTL3 0x1877
8715#define mmDPDBG_CNTL 0x1866
8716#define mmDPDBG_INTERRUPT 0x1867
8717#define mmDCO_POWER_MANAGEMENT_CNTL 0x1868
8718#define mmDCO_SOFT_RESET 0x1871
8719#define mmDIG_SOFT_RESET 0x1872
8720#define mmDIG_SOFT_RESET_2 0x186a
8721#define mmDCO_STEREOSYNC_SEL 0x186e
8722#define mmDCO_HDMI_RXSTATUS_TIMER_CONTROL 0x1883
8723#define mmDCO_PSP_INTERRUPT_STATUS 0x1884
8724#define mmDCO_PSP_INTERRUPT_CLEAR 0x1885
8725#define mmDCO_GENERIC_INTERRUPT_MESSAGE 0x1886
8726#define mmDCO_GENERIC_INTERRUPT_CLEAR 0x1887
8727#define mmDCO_TEST_DEBUG_INDEX 0x186f
8728#define mmDCO_TEST_DEBUG_DATA 0x1870
8729#define mmDC_I2C_CONTROL 0x16d4
8730#define mmDC_I2C_ARBITRATION 0x16d5
8731#define mmDC_I2C_INTERRUPT_CONTROL 0x16d6
8732#define mmDC_I2C_SW_STATUS 0x16d7
8733#define mmDC_I2C_DDC1_HW_STATUS 0x16d8
8734#define mmDC_I2C_DDC2_HW_STATUS 0x16d9
8735#define mmDC_I2C_DDC3_HW_STATUS 0x16da
8736#define mmDC_I2C_DDC4_HW_STATUS 0x16db
8737#define mmDC_I2C_DDC5_HW_STATUS 0x16dc
8738#define mmDC_I2C_DDC6_HW_STATUS 0x16dd
8739#define mmDC_I2C_DDC1_SPEED 0x16de
8740#define mmDC_I2C_DDC1_SETUP 0x16df
8741#define mmDC_I2C_DDC2_SPEED 0x16e0
8742#define mmDC_I2C_DDC2_SETUP 0x16e1
8743#define mmDC_I2C_DDC3_SPEED 0x16e2
8744#define mmDC_I2C_DDC3_SETUP 0x16e3
8745#define mmDC_I2C_DDC4_SPEED 0x16e4
8746#define mmDC_I2C_DDC4_SETUP 0x16e5
8747#define mmDC_I2C_DDC5_SPEED 0x16e6
8748#define mmDC_I2C_DDC5_SETUP 0x16e7
8749#define mmDC_I2C_DDC6_SPEED 0x16e8
8750#define mmDC_I2C_DDC6_SETUP 0x16e9
8751#define mmDC_I2C_TRANSACTION0 0x16ea
8752#define mmDC_I2C_TRANSACTION1 0x16eb
8753#define mmDC_I2C_TRANSACTION2 0x16ec
8754#define mmDC_I2C_TRANSACTION3 0x16ed
8755#define mmDC_I2C_DATA 0x16ee
8756#define mmDC_I2C_DDCVGA_HW_STATUS 0x16ef
8757#define mmDC_I2C_DDCVGA_SPEED 0x16f0
8758#define mmDC_I2C_DDCVGA_SETUP 0x16f1
8759#define mmDC_I2C_EDID_DETECT_CTRL 0x16f2
8760#define mmDC_I2C_READ_REQUEST_INTERRUPT 0x16f3
8761#define mmGENERIC_I2C_CONTROL 0x16f4
8762#define mmGENERIC_I2C_INTERRUPT_CONTROL 0x16f5
8763#define mmGENERIC_I2C_STATUS 0x16f6
8764#define mmGENERIC_I2C_SPEED 0x16f7
8765#define mmGENERIC_I2C_SETUP 0x16f8
8766#define mmGENERIC_I2C_TRANSACTION 0x16f9
8767#define mmGENERIC_I2C_DATA 0x16fa
8768#define mmGENERIC_I2C_PIN_SELECTION 0x16fb
8769#define mmGENERIC_I2C_PIN_DEBUG 0x16fc
8770#define mmBLNDV_CONTROL 0x476d
8771#define mmBLNDV0_BLNDV_CONTROL 0x476d
8772#define mmBLNDV1_BLNDV_CONTROL 0x996d
8773#define mmBLNDV_SM_CONTROL2 0x476e
8774#define mmBLNDV0_BLNDV_SM_CONTROL2 0x476e
8775#define mmBLNDV1_BLNDV_SM_CONTROL2 0x996e
8776#define mmBLNDV_CONTROL2 0x476f
8777#define mmBLNDV0_BLNDV_CONTROL2 0x476f
8778#define mmBLNDV1_BLNDV_CONTROL2 0x996f
8779#define mmBLNDV_UPDATE 0x4770
8780#define mmBLNDV0_BLNDV_UPDATE 0x4770
8781#define mmBLNDV1_BLNDV_UPDATE 0x9970
8782#define mmBLNDV_UNDERFLOW_INTERRUPT 0x4771
8783#define mmBLNDV0_BLNDV_UNDERFLOW_INTERRUPT 0x4771
8784#define mmBLNDV1_BLNDV_UNDERFLOW_INTERRUPT 0x9971
8785#define mmBLNDV_V_UPDATE_LOCK 0x4773
8786#define mmBLNDV0_BLNDV_V_UPDATE_LOCK 0x4773
8787#define mmBLNDV1_BLNDV_V_UPDATE_LOCK 0x9973
8788#define mmBLNDV_REG_UPDATE_STATUS 0x4777
8789#define mmBLNDV0_BLNDV_REG_UPDATE_STATUS 0x4777
8790#define mmBLNDV1_BLNDV_REG_UPDATE_STATUS 0x9977
8791#define mmBLNDV_DEBUG 0x4774
8792#define mmBLNDV0_BLNDV_DEBUG 0x4774
8793#define mmBLNDV1_BLNDV_DEBUG 0x9974
8794#define mmBLNDV_TEST_DEBUG_INDEX 0x4775
8795#define mmBLNDV0_BLNDV_TEST_DEBUG_INDEX 0x4775
8796#define mmBLNDV1_BLNDV_TEST_DEBUG_INDEX 0x9975
8797#define mmBLNDV_TEST_DEBUG_DATA 0x4776
8798#define mmBLNDV0_BLNDV_TEST_DEBUG_DATA 0x4776
8799#define mmBLNDV1_BLNDV_TEST_DEBUG_DATA 0x9976
8800#define mmCRTCV_H_TOTAL 0x4780
8801#define mmCRTCV0_CRTCV_H_TOTAL 0x4780
8802#define mmCRTCV1_CRTCV_H_TOTAL 0x9980
8803#define mmCRTCV_H_BLANK_START_END 0x4781
8804#define mmCRTCV0_CRTCV_H_BLANK_START_END 0x4781
8805#define mmCRTCV1_CRTCV_H_BLANK_START_END 0x9981
8806#define mmCRTCV_H_SYNC_A 0x4782
8807#define mmCRTCV0_CRTCV_H_SYNC_A 0x4782
8808#define mmCRTCV1_CRTCV_H_SYNC_A 0x9982
8809#define mmCRTCV_V_TOTAL 0x4787
8810#define mmCRTCV0_CRTCV_V_TOTAL 0x4787
8811#define mmCRTCV1_CRTCV_V_TOTAL 0x9987
8812#define mmCRTCV_V_BLANK_START_END 0x478d
8813#define mmCRTCV0_CRTCV_V_BLANK_START_END 0x478d
8814#define mmCRTCV1_CRTCV_V_BLANK_START_END 0x998d
8815#define mmCRTCV_V_SYNC_A 0x478e
8816#define mmCRTCV0_CRTCV_V_SYNC_A 0x478e
8817#define mmCRTCV1_CRTCV_V_SYNC_A 0x998e
8818#define mmCRTCV_CONTROL 0x479c
8819#define mmCRTCV0_CRTCV_CONTROL 0x479c
8820#define mmCRTCV1_CRTCV_CONTROL 0x999c
8821#define mmCRTCV_START_LINE_CONTROL 0x47b3
8822#define mmCRTCV0_CRTCV_START_LINE_CONTROL 0x47b3
8823#define mmCRTCV1_CRTCV_START_LINE_CONTROL 0x99b3
8824#define mmCRTCV_OVERSCAN_COLOR 0x47c8
8825#define mmCRTCV0_CRTCV_OVERSCAN_COLOR 0x47c8
8826#define mmCRTCV1_CRTCV_OVERSCAN_COLOR 0x99c8
8827#define mmCRTCV_OVERSCAN_COLOR_EXT 0x47c9
8828#define mmCRTCV0_CRTCV_OVERSCAN_COLOR_EXT 0x47c9
8829#define mmCRTCV1_CRTCV_OVERSCAN_COLOR_EXT 0x99c9
8830#define mmCRTCV_BLACK_COLOR 0x47cc
8831#define mmCRTCV0_CRTCV_BLACK_COLOR 0x47cc
8832#define mmCRTCV1_CRTCV_BLACK_COLOR 0x99cc
8833#define mmCRTCV_BLACK_COLOR_EXT 0x47cd
8834#define mmCRTCV0_CRTCV_BLACK_COLOR_EXT 0x47cd
8835#define mmCRTCV1_CRTCV_BLACK_COLOR_EXT 0x99cd
8836#define mmCRTCV_CRC_CNTL 0x47d4
8837#define mmCRTCV0_CRTCV_CRC_CNTL 0x47d4
8838#define mmCRTCV1_CRTCV_CRC_CNTL 0x99d4
8839#define mmCRTCV_CRC0_WINDOWA_X_CONTROL 0x47d5
8840#define mmCRTCV0_CRTCV_CRC0_WINDOWA_X_CONTROL 0x47d5
8841#define mmCRTCV1_CRTCV_CRC0_WINDOWA_X_CONTROL 0x99d5
8842#define mmCRTCV_CRC0_WINDOWA_Y_CONTROL 0x47d6
8843#define mmCRTCV0_CRTCV_CRC0_WINDOWA_Y_CONTROL 0x47d6
8844#define mmCRTCV1_CRTCV_CRC0_WINDOWA_Y_CONTROL 0x99d6
8845#define mmCRTCV_CRC0_WINDOWB_X_CONTROL 0x47d7
8846#define mmCRTCV0_CRTCV_CRC0_WINDOWB_X_CONTROL 0x47d7
8847#define mmCRTCV1_CRTCV_CRC0_WINDOWB_X_CONTROL 0x99d7
8848#define mmCRTCV_CRC0_WINDOWB_Y_CONTROL 0x47d8
8849#define mmCRTCV0_CRTCV_CRC0_WINDOWB_Y_CONTROL 0x47d8
8850#define mmCRTCV1_CRTCV_CRC0_WINDOWB_Y_CONTROL 0x99d8
8851#define mmCRTCV_CRC0_DATA_RG 0x47d9
8852#define mmCRTCV0_CRTCV_CRC0_DATA_RG 0x47d9
8853#define mmCRTCV1_CRTCV_CRC0_DATA_RG 0x99d9
8854#define mmCRTCV_CRC0_DATA_B 0x47da
8855#define mmCRTCV0_CRTCV_CRC0_DATA_B 0x47da
8856#define mmCRTCV1_CRTCV_CRC0_DATA_B 0x99da
8857#define mmCRTCV_CRC1_WINDOWA_X_CONTROL 0x47db
8858#define mmCRTCV0_CRTCV_CRC1_WINDOWA_X_CONTROL 0x47db
8859#define mmCRTCV1_CRTCV_CRC1_WINDOWA_X_CONTROL 0x99db
8860#define mmCRTCV_CRC1_WINDOWA_Y_CONTROL 0x47dc
8861#define mmCRTCV0_CRTCV_CRC1_WINDOWA_Y_CONTROL 0x47dc
8862#define mmCRTCV1_CRTCV_CRC1_WINDOWA_Y_CONTROL 0x99dc
8863#define mmCRTCV_CRC1_WINDOWB_X_CONTROL 0x47dd
8864#define mmCRTCV0_CRTCV_CRC1_WINDOWB_X_CONTROL 0x47dd
8865#define mmCRTCV1_CRTCV_CRC1_WINDOWB_X_CONTROL 0x99dd
8866#define mmCRTCV_CRC1_WINDOWB_Y_CONTROL 0x47de
8867#define mmCRTCV0_CRTCV_CRC1_WINDOWB_Y_CONTROL 0x47de
8868#define mmCRTCV1_CRTCV_CRC1_WINDOWB_Y_CONTROL 0x99de
8869#define mmCRTCV_CRC1_DATA_RG 0x47df
8870#define mmCRTCV0_CRTCV_CRC1_DATA_RG 0x47df
8871#define mmCRTCV1_CRTCV_CRC1_DATA_RG 0x99df
8872#define mmCRTCV_CRC1_DATA_B 0x47e0
8873#define mmCRTCV0_CRTCV_CRC1_DATA_B 0x47e0
8874#define mmCRTCV1_CRTCV_CRC1_DATA_B 0x99e0
8875#define mmCRTCV_TEST_DEBUG_INDEX 0x47c6
8876#define mmCRTCV0_CRTCV_TEST_DEBUG_INDEX 0x47c6
8877#define mmCRTCV1_CRTCV_TEST_DEBUG_INDEX 0x99c6
8878#define mmCRTCV_TEST_DEBUG_DATA 0x47c7
8879#define mmCRTCV0_CRTCV_TEST_DEBUG_DATA 0x47c7
8880#define mmCRTCV1_CRTCV_TEST_DEBUG_DATA 0x99c7
8881#define mmXDMA_MC_PCIE_CLIENT_CONFIG 0x3e0
8882#define mmXDMA_LOCAL_SURFACE_TILING1 0x3e1
8883#define mmXDMA_LOCAL_SURFACE_TILING2 0x3e2
8884#define mmXDMA_INTERRUPT 0x3e3
8885#define mmXDMA_CLOCK_GATING_CNTL 0x3e4
8886#define mmXDMA_MEM_POWER_CNTL 0x3e6
8887#define mmXDMA_IF_BIF_STATUS 0x3e7
8888#define mmXDMA_PERF_MEAS_STATUS 0x3e8
8889#define mmXDMA_IF_STATUS 0x3e9
8890#define mmXDMA_TEST_DEBUG_INDEX 0x3ea
8891#define mmXDMA_TEST_DEBUG_DATA 0x3eb
8892#define mmXDMA_RBBMIF_RDWR_CNTL 0x3f8
8893#define mmXDMA_PG_CONTROL 0x3f9
8894#define mmXDMA_PG_WDATA 0x3fa
8895#define mmXDMA_PG_STATUS 0x3fb
8896#define mmXDMA_AON_TEST_DEBUG_INDEX 0x3fc
8897#define mmXDMA_AON_TEST_DEBUG_DATA 0x3fd
8898#define mmXDMA_MSTR_CNTL 0x3ec
8899#define mmXDMA_MSTR_STATUS 0x3ed
8900#define mmXDMA_MSTR_MEM_CLIENT_CONFIG 0x3ee
8901#define mmXDMA_MSTR_LOCAL_SURFACE_BASE_ADDR 0x3ef
8902#define mmXDMA_MSTR_LOCAL_SURFACE_BASE_ADDR_HIGH 0x3f0
8903#define mmXDMA_MSTR_LOCAL_SURFACE_PITCH 0x3f1
8904#define mmXDMA_MSTR_CMD_URGENT_CNTL 0x3f2
8905#define mmXDMA_MSTR_MEM_URGENT_CNTL 0x3f3
8906#define mmXDMA_MSTR_PCIE_NACK_STATUS 0x3f5
8907#define mmXDMA_MSTR_MEM_NACK_STATUS 0x3f6
8908#define mmXDMA_MSTR_VSYNC_GSL_CHECK 0x3f7
8909#define mmXDMA_MSTR_PIPE_CNTL 0x400
8910#define mmXDMA_MSTR_PIPE0_XDMA_MSTR_PIPE_CNTL 0x400
8911#define mmXDMA_MSTR_PIPE1_XDMA_MSTR_PIPE_CNTL 0x410
8912#define mmXDMA_MSTR_PIPE2_XDMA_MSTR_PIPE_CNTL 0x420
8913#define mmXDMA_MSTR_PIPE3_XDMA_MSTR_PIPE_CNTL 0x430
8914#define mmXDMA_MSTR_PIPE4_XDMA_MSTR_PIPE_CNTL 0x440
8915#define mmXDMA_MSTR_PIPE5_XDMA_MSTR_PIPE_CNTL 0x450
8916#define mmXDMA_MSTR_READ_COMMAND 0x401
8917#define mmXDMA_MSTR_PIPE0_XDMA_MSTR_READ_COMMAND 0x401
8918#define mmXDMA_MSTR_PIPE1_XDMA_MSTR_READ_COMMAND 0x411
8919#define mmXDMA_MSTR_PIPE2_XDMA_MSTR_READ_COMMAND 0x421
8920#define mmXDMA_MSTR_PIPE3_XDMA_MSTR_READ_COMMAND 0x431
8921#define mmXDMA_MSTR_PIPE4_XDMA_MSTR_READ_COMMAND 0x441
8922#define mmXDMA_MSTR_PIPE5_XDMA_MSTR_READ_COMMAND 0x451
8923#define mmXDMA_MSTR_CHANNEL_DIM 0x402
8924#define mmXDMA_MSTR_PIPE0_XDMA_MSTR_CHANNEL_DIM 0x402
8925#define mmXDMA_MSTR_PIPE1_XDMA_MSTR_CHANNEL_DIM 0x412
8926#define mmXDMA_MSTR_PIPE2_XDMA_MSTR_CHANNEL_DIM 0x422
8927#define mmXDMA_MSTR_PIPE3_XDMA_MSTR_CHANNEL_DIM 0x432
8928#define mmXDMA_MSTR_PIPE4_XDMA_MSTR_CHANNEL_DIM 0x442
8929#define mmXDMA_MSTR_PIPE5_XDMA_MSTR_CHANNEL_DIM 0x452
8930#define mmXDMA_MSTR_HEIGHT 0x403
8931#define mmXDMA_MSTR_PIPE0_XDMA_MSTR_HEIGHT 0x403
8932#define mmXDMA_MSTR_PIPE1_XDMA_MSTR_HEIGHT 0x413
8933#define mmXDMA_MSTR_PIPE2_XDMA_MSTR_HEIGHT 0x423
8934#define mmXDMA_MSTR_PIPE3_XDMA_MSTR_HEIGHT 0x433
8935#define mmXDMA_MSTR_PIPE4_XDMA_MSTR_HEIGHT 0x443
8936#define mmXDMA_MSTR_PIPE5_XDMA_MSTR_HEIGHT 0x453
8937#define mmXDMA_MSTR_REMOTE_SURFACE_BASE 0x404
8938#define mmXDMA_MSTR_PIPE0_XDMA_MSTR_REMOTE_SURFACE_BASE 0x404
8939#define mmXDMA_MSTR_PIPE1_XDMA_MSTR_REMOTE_SURFACE_BASE 0x414
8940#define mmXDMA_MSTR_PIPE2_XDMA_MSTR_REMOTE_SURFACE_BASE 0x424
8941#define mmXDMA_MSTR_PIPE3_XDMA_MSTR_REMOTE_SURFACE_BASE 0x434
8942#define mmXDMA_MSTR_PIPE4_XDMA_MSTR_REMOTE_SURFACE_BASE 0x444
8943#define mmXDMA_MSTR_PIPE5_XDMA_MSTR_REMOTE_SURFACE_BASE 0x454
8944#define mmXDMA_MSTR_REMOTE_SURFACE_BASE_HIGH 0x405
8945#define mmXDMA_MSTR_PIPE0_XDMA_MSTR_REMOTE_SURFACE_BASE_HIGH 0x405
8946#define mmXDMA_MSTR_PIPE1_XDMA_MSTR_REMOTE_SURFACE_BASE_HIGH 0x415
8947#define mmXDMA_MSTR_PIPE2_XDMA_MSTR_REMOTE_SURFACE_BASE_HIGH 0x425
8948#define mmXDMA_MSTR_PIPE3_XDMA_MSTR_REMOTE_SURFACE_BASE_HIGH 0x435
8949#define mmXDMA_MSTR_PIPE4_XDMA_MSTR_REMOTE_SURFACE_BASE_HIGH 0x445
8950#define mmXDMA_MSTR_PIPE5_XDMA_MSTR_REMOTE_SURFACE_BASE_HIGH 0x455
8951#define mmXDMA_MSTR_REMOTE_GPU_ADDRESS 0x406
8952#define mmXDMA_MSTR_PIPE0_XDMA_MSTR_REMOTE_GPU_ADDRESS 0x406
8953#define mmXDMA_MSTR_PIPE1_XDMA_MSTR_REMOTE_GPU_ADDRESS 0x416
8954#define mmXDMA_MSTR_PIPE2_XDMA_MSTR_REMOTE_GPU_ADDRESS 0x426
8955#define mmXDMA_MSTR_PIPE3_XDMA_MSTR_REMOTE_GPU_ADDRESS 0x436
8956#define mmXDMA_MSTR_PIPE4_XDMA_MSTR_REMOTE_GPU_ADDRESS 0x446
8957#define mmXDMA_MSTR_PIPE5_XDMA_MSTR_REMOTE_GPU_ADDRESS 0x456
8958#define mmXDMA_MSTR_REMOTE_GPU_ADDRESS_HIGH 0x407
8959#define mmXDMA_MSTR_PIPE0_XDMA_MSTR_REMOTE_GPU_ADDRESS_HIGH 0x407
8960#define mmXDMA_MSTR_PIPE1_XDMA_MSTR_REMOTE_GPU_ADDRESS_HIGH 0x417
8961#define mmXDMA_MSTR_PIPE2_XDMA_MSTR_REMOTE_GPU_ADDRESS_HIGH 0x427
8962#define mmXDMA_MSTR_PIPE3_XDMA_MSTR_REMOTE_GPU_ADDRESS_HIGH 0x437
8963#define mmXDMA_MSTR_PIPE4_XDMA_MSTR_REMOTE_GPU_ADDRESS_HIGH 0x447
8964#define mmXDMA_MSTR_PIPE5_XDMA_MSTR_REMOTE_GPU_ADDRESS_HIGH 0x457
8965#define mmXDMA_MSTR_CACHE_BASE_ADDR 0x408
8966#define mmXDMA_MSTR_PIPE0_XDMA_MSTR_CACHE_BASE_ADDR 0x408
8967#define mmXDMA_MSTR_PIPE1_XDMA_MSTR_CACHE_BASE_ADDR 0x418
8968#define mmXDMA_MSTR_PIPE2_XDMA_MSTR_CACHE_BASE_ADDR 0x428
8969#define mmXDMA_MSTR_PIPE3_XDMA_MSTR_CACHE_BASE_ADDR 0x438
8970#define mmXDMA_MSTR_PIPE4_XDMA_MSTR_CACHE_BASE_ADDR 0x448
8971#define mmXDMA_MSTR_PIPE5_XDMA_MSTR_CACHE_BASE_ADDR 0x458
8972#define mmXDMA_MSTR_CACHE_BASE_ADDR_HIGH 0x409
8973#define mmXDMA_MSTR_PIPE0_XDMA_MSTR_CACHE_BASE_ADDR_HIGH 0x409
8974#define mmXDMA_MSTR_PIPE1_XDMA_MSTR_CACHE_BASE_ADDR_HIGH 0x419
8975#define mmXDMA_MSTR_PIPE2_XDMA_MSTR_CACHE_BASE_ADDR_HIGH 0x429
8976#define mmXDMA_MSTR_PIPE3_XDMA_MSTR_CACHE_BASE_ADDR_HIGH 0x439
8977#define mmXDMA_MSTR_PIPE4_XDMA_MSTR_CACHE_BASE_ADDR_HIGH 0x449
8978#define mmXDMA_MSTR_PIPE5_XDMA_MSTR_CACHE_BASE_ADDR_HIGH 0x459
8979#define mmXDMA_MSTR_CACHE 0x40a
8980#define mmXDMA_MSTR_PIPE0_XDMA_MSTR_CACHE 0x40a
8981#define mmXDMA_MSTR_PIPE1_XDMA_MSTR_CACHE 0x41a
8982#define mmXDMA_MSTR_PIPE2_XDMA_MSTR_CACHE 0x42a
8983#define mmXDMA_MSTR_PIPE3_XDMA_MSTR_CACHE 0x43a
8984#define mmXDMA_MSTR_PIPE4_XDMA_MSTR_CACHE 0x44a
8985#define mmXDMA_MSTR_PIPE5_XDMA_MSTR_CACHE 0x45a
8986#define mmXDMA_MSTR_CHANNEL_START 0x40b
8987#define mmXDMA_MSTR_PIPE0_XDMA_MSTR_CHANNEL_START 0x40b
8988#define mmXDMA_MSTR_PIPE1_XDMA_MSTR_CHANNEL_START 0x41b
8989#define mmXDMA_MSTR_PIPE2_XDMA_MSTR_CHANNEL_START 0x42b
8990#define mmXDMA_MSTR_PIPE3_XDMA_MSTR_CHANNEL_START 0x43b
8991#define mmXDMA_MSTR_PIPE4_XDMA_MSTR_CHANNEL_START 0x44b
8992#define mmXDMA_MSTR_PIPE5_XDMA_MSTR_CHANNEL_START 0x45b
8993#define mmXDMA_MSTR_PERFMEAS_STATUS 0x40e
8994#define mmXDMA_MSTR_PIPE0_XDMA_MSTR_PERFMEAS_STATUS 0x40e
8995#define mmXDMA_MSTR_PIPE1_XDMA_MSTR_PERFMEAS_STATUS 0x41e
8996#define mmXDMA_MSTR_PIPE2_XDMA_MSTR_PERFMEAS_STATUS 0x42e
8997#define mmXDMA_MSTR_PIPE3_XDMA_MSTR_PERFMEAS_STATUS 0x43e
8998#define mmXDMA_MSTR_PIPE4_XDMA_MSTR_PERFMEAS_STATUS 0x44e
8999#define mmXDMA_MSTR_PIPE5_XDMA_MSTR_PERFMEAS_STATUS 0x45e
9000#define mmXDMA_MSTR_PERFMEAS_CNTL 0x40f
9001#define mmXDMA_MSTR_PIPE0_XDMA_MSTR_PERFMEAS_CNTL 0x40f
9002#define mmXDMA_MSTR_PIPE1_XDMA_MSTR_PERFMEAS_CNTL 0x41f
9003#define mmXDMA_MSTR_PIPE2_XDMA_MSTR_PERFMEAS_CNTL 0x42f
9004#define mmXDMA_MSTR_PIPE3_XDMA_MSTR_PERFMEAS_CNTL 0x43f
9005#define mmXDMA_MSTR_PIPE4_XDMA_MSTR_PERFMEAS_CNTL 0x44f
9006#define mmXDMA_MSTR_PIPE5_XDMA_MSTR_PERFMEAS_CNTL 0x45f
9007#define mmXDMA_SLV_CNTL 0x460
9008#define mmXDMA_SLV_MEM_CLIENT_CONFIG 0x461
9009#define mmXDMA_SLV_SLS_PITCH 0x462
9010#define mmXDMA_SLV_READ_URGENT_CNTL 0x463
9011#define mmXDMA_SLV_WRITE_URGENT_CNTL 0x464
9012#define mmXDMA_SLV_WB_RATE_CNTL 0x465
9013#define mmXDMA_SLV_READ_LATENCY_MINMAX 0x466
9014#define mmXDMA_SLV_READ_LATENCY_AVE 0x467
9015#define mmXDMA_SLV_PCIE_NACK_STATUS 0x468
9016#define mmXDMA_SLV_MEM_NACK_STATUS 0x469
9017#define mmXDMA_SLV_RDRET_BUF_STATUS 0x46a
9018#define mmXDMA_SLV_READ_LATENCY_TIMER 0x46b
9019#define mmXDMA_SLV_FLIP_PENDING 0x46c
9020#define mmXDMA_SLV_CHANNEL_CNTL 0x470
9021#define mmXDMA_SLV_CHANNEL0_XDMA_SLV_CHANNEL_CNTL 0x470
9022#define mmXDMA_SLV_CHANNEL1_XDMA_SLV_CHANNEL_CNTL 0x478
9023#define mmXDMA_SLV_CHANNEL2_XDMA_SLV_CHANNEL_CNTL 0x480
9024#define mmXDMA_SLV_CHANNEL3_XDMA_SLV_CHANNEL_CNTL 0x488
9025#define mmXDMA_SLV_CHANNEL4_XDMA_SLV_CHANNEL_CNTL 0x490
9026#define mmXDMA_SLV_CHANNEL5_XDMA_SLV_CHANNEL_CNTL 0x498
9027#define mmXDMA_SLV_REMOTE_GPU_ADDRESS 0x471
9028#define mmXDMA_SLV_CHANNEL0_XDMA_SLV_REMOTE_GPU_ADDRESS 0x471
9029#define mmXDMA_SLV_CHANNEL1_XDMA_SLV_REMOTE_GPU_ADDRESS 0x479
9030#define mmXDMA_SLV_CHANNEL2_XDMA_SLV_REMOTE_GPU_ADDRESS 0x481
9031#define mmXDMA_SLV_CHANNEL3_XDMA_SLV_REMOTE_GPU_ADDRESS 0x489
9032#define mmXDMA_SLV_CHANNEL4_XDMA_SLV_REMOTE_GPU_ADDRESS 0x491
9033#define mmXDMA_SLV_CHANNEL5_XDMA_SLV_REMOTE_GPU_ADDRESS 0x499
9034#define mmXDMA_SLV_REMOTE_GPU_ADDRESS_HIGH 0x472
9035#define mmXDMA_SLV_CHANNEL0_XDMA_SLV_REMOTE_GPU_ADDRESS_HIGH 0x472
9036#define mmXDMA_SLV_CHANNEL1_XDMA_SLV_REMOTE_GPU_ADDRESS_HIGH 0x47a
9037#define mmXDMA_SLV_CHANNEL2_XDMA_SLV_REMOTE_GPU_ADDRESS_HIGH 0x482
9038#define mmXDMA_SLV_CHANNEL3_XDMA_SLV_REMOTE_GPU_ADDRESS_HIGH 0x48a
9039#define mmXDMA_SLV_CHANNEL4_XDMA_SLV_REMOTE_GPU_ADDRESS_HIGH 0x492
9040#define mmXDMA_SLV_CHANNEL5_XDMA_SLV_REMOTE_GPU_ADDRESS_HIGH 0x49a
9041#define mmCMD_BUS_TX_CONTROL_LANE0 0x48e0
9042#define mmDC_COMBOPHYTXREGS0_CMD_BUS_TX_CONTROL_LANE0 0x48e0
9043#define mmDC_COMBOPHYTXREGS1_CMD_BUS_TX_CONTROL_LANE0 0x4980
9044#define mmDC_COMBOPHYTXREGS2_CMD_BUS_TX_CONTROL_LANE0 0x9a20
9045#define mmDC_COMBOPHYTXREGS3_CMD_BUS_TX_CONTROL_LANE0 0x9ac0
9046#define mmDC_COMBOPHYTXREGS4_CMD_BUS_TX_CONTROL_LANE0 0x9b60
9047#define mmDC_COMBOPHYTXREGS5_CMD_BUS_TX_CONTROL_LANE0 0x9c00
9048#define mmDC_COMBOPHYTXREGS6_CMD_BUS_TX_CONTROL_LANE0 0x9ca0
9049#define mmDC_COMBOPHYTXREGS7_CMD_BUS_TX_CONTROL_LANE0 0x9d40
9050#define mmCMD_BUS_TX_CONTROL_LANE1 0x48f0
9051#define mmDC_COMBOPHYTXREGS0_CMD_BUS_TX_CONTROL_LANE1 0x48f0
9052#define mmDC_COMBOPHYTXREGS1_CMD_BUS_TX_CONTROL_LANE1 0x4990
9053#define mmDC_COMBOPHYTXREGS2_CMD_BUS_TX_CONTROL_LANE1 0x9a30
9054#define mmDC_COMBOPHYTXREGS3_CMD_BUS_TX_CONTROL_LANE1 0x9ad0
9055#define mmDC_COMBOPHYTXREGS4_CMD_BUS_TX_CONTROL_LANE1 0x9b70
9056#define mmDC_COMBOPHYTXREGS5_CMD_BUS_TX_CONTROL_LANE1 0x9c10
9057#define mmDC_COMBOPHYTXREGS6_CMD_BUS_TX_CONTROL_LANE1 0x9cb0
9058#define mmDC_COMBOPHYTXREGS7_CMD_BUS_TX_CONTROL_LANE1 0x9d50
9059#define mmCMD_BUS_TX_CONTROL_LANE2 0x4900
9060#define mmDC_COMBOPHYTXREGS0_CMD_BUS_TX_CONTROL_LANE2 0x4900
9061#define mmDC_COMBOPHYTXREGS1_CMD_BUS_TX_CONTROL_LANE2 0x49a0
9062#define mmDC_COMBOPHYTXREGS2_CMD_BUS_TX_CONTROL_LANE2 0x9a40
9063#define mmDC_COMBOPHYTXREGS3_CMD_BUS_TX_CONTROL_LANE2 0x9ae0
9064#define mmDC_COMBOPHYTXREGS4_CMD_BUS_TX_CONTROL_LANE2 0x9b80
9065#define mmDC_COMBOPHYTXREGS5_CMD_BUS_TX_CONTROL_LANE2 0x9c20
9066#define mmDC_COMBOPHYTXREGS6_CMD_BUS_TX_CONTROL_LANE2 0x9cc0
9067#define mmDC_COMBOPHYTXREGS7_CMD_BUS_TX_CONTROL_LANE2 0x9d60
9068#define mmCMD_BUS_TX_CONTROL_LANE3 0x4910
9069#define mmDC_COMBOPHYTXREGS0_CMD_BUS_TX_CONTROL_LANE3 0x4910
9070#define mmDC_COMBOPHYTXREGS1_CMD_BUS_TX_CONTROL_LANE3 0x49b0
9071#define mmDC_COMBOPHYTXREGS2_CMD_BUS_TX_CONTROL_LANE3 0x9a50
9072#define mmDC_COMBOPHYTXREGS3_CMD_BUS_TX_CONTROL_LANE3 0x9af0
9073#define mmDC_COMBOPHYTXREGS4_CMD_BUS_TX_CONTROL_LANE3 0x9b90
9074#define mmDC_COMBOPHYTXREGS5_CMD_BUS_TX_CONTROL_LANE3 0x9c30
9075#define mmDC_COMBOPHYTXREGS6_CMD_BUS_TX_CONTROL_LANE3 0x9cd0
9076#define mmDC_COMBOPHYTXREGS7_CMD_BUS_TX_CONTROL_LANE3 0x9d70
9077#define mmMARGIN_DEEMPH_LANE0 0x48e1
9078#define mmDC_COMBOPHYTXREGS0_MARGIN_DEEMPH_LANE0 0x48e1
9079#define mmDC_COMBOPHYTXREGS1_MARGIN_DEEMPH_LANE0 0x4981
9080#define mmDC_COMBOPHYTXREGS2_MARGIN_DEEMPH_LANE0 0x9a21
9081#define mmDC_COMBOPHYTXREGS3_MARGIN_DEEMPH_LANE0 0x9ac1
9082#define mmDC_COMBOPHYTXREGS4_MARGIN_DEEMPH_LANE0 0x9b61
9083#define mmDC_COMBOPHYTXREGS5_MARGIN_DEEMPH_LANE0 0x9c01
9084#define mmDC_COMBOPHYTXREGS6_MARGIN_DEEMPH_LANE0 0x9ca1
9085#define mmDC_COMBOPHYTXREGS7_MARGIN_DEEMPH_LANE0 0x9d41
9086#define mmMARGIN_DEEMPH_LANE1 0x48f1
9087#define mmDC_COMBOPHYTXREGS0_MARGIN_DEEMPH_LANE1 0x48f1
9088#define mmDC_COMBOPHYTXREGS1_MARGIN_DEEMPH_LANE1 0x4991
9089#define mmDC_COMBOPHYTXREGS2_MARGIN_DEEMPH_LANE1 0x9a31
9090#define mmDC_COMBOPHYTXREGS3_MARGIN_DEEMPH_LANE1 0x9ad1
9091#define mmDC_COMBOPHYTXREGS4_MARGIN_DEEMPH_LANE1 0x9b71
9092#define mmDC_COMBOPHYTXREGS5_MARGIN_DEEMPH_LANE1 0x9c11
9093#define mmDC_COMBOPHYTXREGS6_MARGIN_DEEMPH_LANE1 0x9cb1
9094#define mmDC_COMBOPHYTXREGS7_MARGIN_DEEMPH_LANE1 0x9d51
9095#define mmMARGIN_DEEMPH_LANE2 0x4901
9096#define mmDC_COMBOPHYTXREGS0_MARGIN_DEEMPH_LANE2 0x4901
9097#define mmDC_COMBOPHYTXREGS1_MARGIN_DEEMPH_LANE2 0x49a1
9098#define mmDC_COMBOPHYTXREGS2_MARGIN_DEEMPH_LANE2 0x9a41
9099#define mmDC_COMBOPHYTXREGS3_MARGIN_DEEMPH_LANE2 0x9ae1
9100#define mmDC_COMBOPHYTXREGS4_MARGIN_DEEMPH_LANE2 0x9b81
9101#define mmDC_COMBOPHYTXREGS5_MARGIN_DEEMPH_LANE2 0x9c21
9102#define mmDC_COMBOPHYTXREGS6_MARGIN_DEEMPH_LANE2 0x9cc1
9103#define mmDC_COMBOPHYTXREGS7_MARGIN_DEEMPH_LANE2 0x9d61
9104#define mmMARGIN_DEEMPH_LANE3 0x4911
9105#define mmDC_COMBOPHYTXREGS0_MARGIN_DEEMPH_LANE3 0x4911
9106#define mmDC_COMBOPHYTXREGS1_MARGIN_DEEMPH_LANE3 0x49b1
9107#define mmDC_COMBOPHYTXREGS2_MARGIN_DEEMPH_LANE3 0x9a51
9108#define mmDC_COMBOPHYTXREGS3_MARGIN_DEEMPH_LANE3 0x9af1
9109#define mmDC_COMBOPHYTXREGS4_MARGIN_DEEMPH_LANE3 0x9b91
9110#define mmDC_COMBOPHYTXREGS5_MARGIN_DEEMPH_LANE3 0x9c31
9111#define mmDC_COMBOPHYTXREGS6_MARGIN_DEEMPH_LANE3 0x9cd1
9112#define mmDC_COMBOPHYTXREGS7_MARGIN_DEEMPH_LANE3 0x9d71
9113#define mmCMD_BUS_GLOBAL_FOR_TX_LANE0 0x48e2
9114#define mmDC_COMBOPHYTXREGS0_CMD_BUS_GLOBAL_FOR_TX_LANE0 0x48e2
9115#define mmDC_COMBOPHYTXREGS1_CMD_BUS_GLOBAL_FOR_TX_LANE0 0x4982
9116#define mmDC_COMBOPHYTXREGS2_CMD_BUS_GLOBAL_FOR_TX_LANE0 0x9a22
9117#define mmDC_COMBOPHYTXREGS3_CMD_BUS_GLOBAL_FOR_TX_LANE0 0x9ac2
9118#define mmDC_COMBOPHYTXREGS4_CMD_BUS_GLOBAL_FOR_TX_LANE0 0x9b62
9119#define mmDC_COMBOPHYTXREGS5_CMD_BUS_GLOBAL_FOR_TX_LANE0 0x9c02
9120#define mmDC_COMBOPHYTXREGS6_CMD_BUS_GLOBAL_FOR_TX_LANE0 0x9ca2
9121#define mmDC_COMBOPHYTXREGS7_CMD_BUS_GLOBAL_FOR_TX_LANE0 0x9d42
9122#define mmCMD_BUS_GLOBAL_FOR_TX_LANE1 0x48f2
9123#define mmDC_COMBOPHYTXREGS0_CMD_BUS_GLOBAL_FOR_TX_LANE1 0x48f2
9124#define mmDC_COMBOPHYTXREGS1_CMD_BUS_GLOBAL_FOR_TX_LANE1 0x4992
9125#define mmDC_COMBOPHYTXREGS2_CMD_BUS_GLOBAL_FOR_TX_LANE1 0x9a32
9126#define mmDC_COMBOPHYTXREGS3_CMD_BUS_GLOBAL_FOR_TX_LANE1 0x9ad2
9127#define mmDC_COMBOPHYTXREGS4_CMD_BUS_GLOBAL_FOR_TX_LANE1 0x9b72
9128#define mmDC_COMBOPHYTXREGS5_CMD_BUS_GLOBAL_FOR_TX_LANE1 0x9c12
9129#define mmDC_COMBOPHYTXREGS6_CMD_BUS_GLOBAL_FOR_TX_LANE1 0x9cb2
9130#define mmDC_COMBOPHYTXREGS7_CMD_BUS_GLOBAL_FOR_TX_LANE1 0x9d52
9131#define mmCMD_BUS_GLOBAL_FOR_TX_LANE2 0x4902
9132#define mmDC_COMBOPHYTXREGS0_CMD_BUS_GLOBAL_FOR_TX_LANE2 0x4902
9133#define mmDC_COMBOPHYTXREGS1_CMD_BUS_GLOBAL_FOR_TX_LANE2 0x49a2
9134#define mmDC_COMBOPHYTXREGS2_CMD_BUS_GLOBAL_FOR_TX_LANE2 0x9a42
9135#define mmDC_COMBOPHYTXREGS3_CMD_BUS_GLOBAL_FOR_TX_LANE2 0x9ae2
9136#define mmDC_COMBOPHYTXREGS4_CMD_BUS_GLOBAL_FOR_TX_LANE2 0x9b82
9137#define mmDC_COMBOPHYTXREGS5_CMD_BUS_GLOBAL_FOR_TX_LANE2 0x9c22
9138#define mmDC_COMBOPHYTXREGS6_CMD_BUS_GLOBAL_FOR_TX_LANE2 0x9cc2
9139#define mmDC_COMBOPHYTXREGS7_CMD_BUS_GLOBAL_FOR_TX_LANE2 0x9d62
9140#define mmCMD_BUS_GLOBAL_FOR_TX_LANE3 0x4912
9141#define mmDC_COMBOPHYTXREGS0_CMD_BUS_GLOBAL_FOR_TX_LANE3 0x4912
9142#define mmDC_COMBOPHYTXREGS1_CMD_BUS_GLOBAL_FOR_TX_LANE3 0x49b2
9143#define mmDC_COMBOPHYTXREGS2_CMD_BUS_GLOBAL_FOR_TX_LANE3 0x9a52
9144#define mmDC_COMBOPHYTXREGS3_CMD_BUS_GLOBAL_FOR_TX_LANE3 0x9af2
9145#define mmDC_COMBOPHYTXREGS4_CMD_BUS_GLOBAL_FOR_TX_LANE3 0x9b92
9146#define mmDC_COMBOPHYTXREGS5_CMD_BUS_GLOBAL_FOR_TX_LANE3 0x9c32
9147#define mmDC_COMBOPHYTXREGS6_CMD_BUS_GLOBAL_FOR_TX_LANE3 0x9cd2
9148#define mmDC_COMBOPHYTXREGS7_CMD_BUS_GLOBAL_FOR_TX_LANE3 0x9d72
9149#define mmTX_DISP_RFU0_LANE0 0x48e3
9150#define mmDC_COMBOPHYTXREGS0_TX_DISP_RFU0_LANE0 0x48e3
9151#define mmDC_COMBOPHYTXREGS1_TX_DISP_RFU0_LANE0 0x4983
9152#define mmDC_COMBOPHYTXREGS2_TX_DISP_RFU0_LANE0 0x9a23
9153#define mmDC_COMBOPHYTXREGS3_TX_DISP_RFU0_LANE0 0x9ac3
9154#define mmDC_COMBOPHYTXREGS4_TX_DISP_RFU0_LANE0 0x9b63
9155#define mmDC_COMBOPHYTXREGS5_TX_DISP_RFU0_LANE0 0x9c03
9156#define mmDC_COMBOPHYTXREGS6_TX_DISP_RFU0_LANE0 0x9ca3
9157#define mmDC_COMBOPHYTXREGS7_TX_DISP_RFU0_LANE0 0x9d43
9158#define mmTX_DISP_RFU0_LANE1 0x48f3
9159#define mmDC_COMBOPHYTXREGS0_TX_DISP_RFU0_LANE1 0x48f3
9160#define mmDC_COMBOPHYTXREGS1_TX_DISP_RFU0_LANE1 0x4993
9161#define mmDC_COMBOPHYTXREGS2_TX_DISP_RFU0_LANE1 0x9a33
9162#define mmDC_COMBOPHYTXREGS3_TX_DISP_RFU0_LANE1 0x9ad3
9163#define mmDC_COMBOPHYTXREGS4_TX_DISP_RFU0_LANE1 0x9b73
9164#define mmDC_COMBOPHYTXREGS5_TX_DISP_RFU0_LANE1 0x9c13
9165#define mmDC_COMBOPHYTXREGS6_TX_DISP_RFU0_LANE1 0x9cb3
9166#define mmDC_COMBOPHYTXREGS7_TX_DISP_RFU0_LANE1 0x9d53
9167#define mmTX_DISP_RFU0_LANE2 0x4903
9168#define mmDC_COMBOPHYTXREGS0_TX_DISP_RFU0_LANE2 0x4903
9169#define mmDC_COMBOPHYTXREGS1_TX_DISP_RFU0_LANE2 0x49a3
9170#define mmDC_COMBOPHYTXREGS2_TX_DISP_RFU0_LANE2 0x9a43
9171#define mmDC_COMBOPHYTXREGS3_TX_DISP_RFU0_LANE2 0x9ae3
9172#define mmDC_COMBOPHYTXREGS4_TX_DISP_RFU0_LANE2 0x9b83
9173#define mmDC_COMBOPHYTXREGS5_TX_DISP_RFU0_LANE2 0x9c23
9174#define mmDC_COMBOPHYTXREGS6_TX_DISP_RFU0_LANE2 0x9cc3
9175#define mmDC_COMBOPHYTXREGS7_TX_DISP_RFU0_LANE2 0x9d63
9176#define mmTX_DISP_RFU0_LANE3 0x4913
9177#define mmDC_COMBOPHYTXREGS0_TX_DISP_RFU0_LANE3 0x4913
9178#define mmDC_COMBOPHYTXREGS1_TX_DISP_RFU0_LANE3 0x49b3
9179#define mmDC_COMBOPHYTXREGS2_TX_DISP_RFU0_LANE3 0x9a53
9180#define mmDC_COMBOPHYTXREGS3_TX_DISP_RFU0_LANE3 0x9af3
9181#define mmDC_COMBOPHYTXREGS4_TX_DISP_RFU0_LANE3 0x9b93
9182#define mmDC_COMBOPHYTXREGS5_TX_DISP_RFU0_LANE3 0x9c33
9183#define mmDC_COMBOPHYTXREGS6_TX_DISP_RFU0_LANE3 0x9cd3
9184#define mmDC_COMBOPHYTXREGS7_TX_DISP_RFU0_LANE3 0x9d73
9185#define mmTX_DISP_RFU1_LANE0 0x48e4
9186#define mmDC_COMBOPHYTXREGS0_TX_DISP_RFU1_LANE0 0x48e4
9187#define mmDC_COMBOPHYTXREGS1_TX_DISP_RFU1_LANE0 0x4984
9188#define mmDC_COMBOPHYTXREGS2_TX_DISP_RFU1_LANE0 0x9a24
9189#define mmDC_COMBOPHYTXREGS3_TX_DISP_RFU1_LANE0 0x9ac4
9190#define mmDC_COMBOPHYTXREGS4_TX_DISP_RFU1_LANE0 0x9b64
9191#define mmDC_COMBOPHYTXREGS5_TX_DISP_RFU1_LANE0 0x9c04
9192#define mmDC_COMBOPHYTXREGS6_TX_DISP_RFU1_LANE0 0x9ca4
9193#define mmDC_COMBOPHYTXREGS7_TX_DISP_RFU1_LANE0 0x9d44
9194#define mmTX_DISP_RFU1_LANE1 0x48f4
9195#define mmDC_COMBOPHYTXREGS0_TX_DISP_RFU1_LANE1 0x48f4
9196#define mmDC_COMBOPHYTXREGS1_TX_DISP_RFU1_LANE1 0x4994
9197#define mmDC_COMBOPHYTXREGS2_TX_DISP_RFU1_LANE1 0x9a34
9198#define mmDC_COMBOPHYTXREGS3_TX_DISP_RFU1_LANE1 0x9ad4
9199#define mmDC_COMBOPHYTXREGS4_TX_DISP_RFU1_LANE1 0x9b74
9200#define mmDC_COMBOPHYTXREGS5_TX_DISP_RFU1_LANE1 0x9c14
9201#define mmDC_COMBOPHYTXREGS6_TX_DISP_RFU1_LANE1 0x9cb4
9202#define mmDC_COMBOPHYTXREGS7_TX_DISP_RFU1_LANE1 0x9d54
9203#define mmTX_DISP_RFU1_LANE2 0x4904
9204#define mmDC_COMBOPHYTXREGS0_TX_DISP_RFU1_LANE2 0x4904
9205#define mmDC_COMBOPHYTXREGS1_TX_DISP_RFU1_LANE2 0x49a4
9206#define mmDC_COMBOPHYTXREGS2_TX_DISP_RFU1_LANE2 0x9a44
9207#define mmDC_COMBOPHYTXREGS3_TX_DISP_RFU1_LANE2 0x9ae4
9208#define mmDC_COMBOPHYTXREGS4_TX_DISP_RFU1_LANE2 0x9b84
9209#define mmDC_COMBOPHYTXREGS5_TX_DISP_RFU1_LANE2 0x9c24
9210#define mmDC_COMBOPHYTXREGS6_TX_DISP_RFU1_LANE2 0x9cc4
9211#define mmDC_COMBOPHYTXREGS7_TX_DISP_RFU1_LANE2 0x9d64
9212#define mmTX_DISP_RFU1_LANE3 0x4914
9213#define mmDC_COMBOPHYTXREGS0_TX_DISP_RFU1_LANE3 0x4914
9214#define mmDC_COMBOPHYTXREGS1_TX_DISP_RFU1_LANE3 0x49b4
9215#define mmDC_COMBOPHYTXREGS2_TX_DISP_RFU1_LANE3 0x9a54
9216#define mmDC_COMBOPHYTXREGS3_TX_DISP_RFU1_LANE3 0x9af4
9217#define mmDC_COMBOPHYTXREGS4_TX_DISP_RFU1_LANE3 0x9b94
9218#define mmDC_COMBOPHYTXREGS5_TX_DISP_RFU1_LANE3 0x9c34
9219#define mmDC_COMBOPHYTXREGS6_TX_DISP_RFU1_LANE3 0x9cd4
9220#define mmDC_COMBOPHYTXREGS7_TX_DISP_RFU1_LANE3 0x9d74
9221#define mmTX_DISP_RFU2_LANE0 0x48e5
9222#define mmDC_COMBOPHYTXREGS0_TX_DISP_RFU2_LANE0 0x48e5
9223#define mmDC_COMBOPHYTXREGS1_TX_DISP_RFU2_LANE0 0x4985
9224#define mmDC_COMBOPHYTXREGS2_TX_DISP_RFU2_LANE0 0x9a25
9225#define mmDC_COMBOPHYTXREGS3_TX_DISP_RFU2_LANE0 0x9ac5
9226#define mmDC_COMBOPHYTXREGS4_TX_DISP_RFU2_LANE0 0x9b65
9227#define mmDC_COMBOPHYTXREGS5_TX_DISP_RFU2_LANE0 0x9c05
9228#define mmDC_COMBOPHYTXREGS6_TX_DISP_RFU2_LANE0 0x9ca5
9229#define mmDC_COMBOPHYTXREGS7_TX_DISP_RFU2_LANE0 0x9d45
9230#define mmTX_DISP_RFU2_LANE1 0x48f5
9231#define mmDC_COMBOPHYTXREGS0_TX_DISP_RFU2_LANE1 0x48f5
9232#define mmDC_COMBOPHYTXREGS1_TX_DISP_RFU2_LANE1 0x4995
9233#define mmDC_COMBOPHYTXREGS2_TX_DISP_RFU2_LANE1 0x9a35
9234#define mmDC_COMBOPHYTXREGS3_TX_DISP_RFU2_LANE1 0x9ad5
9235#define mmDC_COMBOPHYTXREGS4_TX_DISP_RFU2_LANE1 0x9b75
9236#define mmDC_COMBOPHYTXREGS5_TX_DISP_RFU2_LANE1 0x9c15
9237#define mmDC_COMBOPHYTXREGS6_TX_DISP_RFU2_LANE1 0x9cb5
9238#define mmDC_COMBOPHYTXREGS7_TX_DISP_RFU2_LANE1 0x9d55
9239#define mmTX_DISP_RFU2_LANE2 0x4905
9240#define mmDC_COMBOPHYTXREGS0_TX_DISP_RFU2_LANE2 0x4905
9241#define mmDC_COMBOPHYTXREGS1_TX_DISP_RFU2_LANE2 0x49a5
9242#define mmDC_COMBOPHYTXREGS2_TX_DISP_RFU2_LANE2 0x9a45
9243#define mmDC_COMBOPHYTXREGS3_TX_DISP_RFU2_LANE2 0x9ae5
9244#define mmDC_COMBOPHYTXREGS4_TX_DISP_RFU2_LANE2 0x9b85
9245#define mmDC_COMBOPHYTXREGS5_TX_DISP_RFU2_LANE2 0x9c25
9246#define mmDC_COMBOPHYTXREGS6_TX_DISP_RFU2_LANE2 0x9cc5
9247#define mmDC_COMBOPHYTXREGS7_TX_DISP_RFU2_LANE2 0x9d65
9248#define mmTX_DISP_RFU2_LANE3 0x4915
9249#define mmDC_COMBOPHYTXREGS0_TX_DISP_RFU2_LANE3 0x4915
9250#define mmDC_COMBOPHYTXREGS1_TX_DISP_RFU2_LANE3 0x49b5
9251#define mmDC_COMBOPHYTXREGS2_TX_DISP_RFU2_LANE3 0x9a55
9252#define mmDC_COMBOPHYTXREGS3_TX_DISP_RFU2_LANE3 0x9af5
9253#define mmDC_COMBOPHYTXREGS4_TX_DISP_RFU2_LANE3 0x9b95
9254#define mmDC_COMBOPHYTXREGS5_TX_DISP_RFU2_LANE3 0x9c35
9255#define mmDC_COMBOPHYTXREGS6_TX_DISP_RFU2_LANE3 0x9cd5
9256#define mmDC_COMBOPHYTXREGS7_TX_DISP_RFU2_LANE3 0x9d75
9257#define mmTX_DISP_RFU3_LANE0 0x48e6
9258#define mmDC_COMBOPHYTXREGS0_TX_DISP_RFU3_LANE0 0x48e6
9259#define mmDC_COMBOPHYTXREGS1_TX_DISP_RFU3_LANE0 0x4986
9260#define mmDC_COMBOPHYTXREGS2_TX_DISP_RFU3_LANE0 0x9a26
9261#define mmDC_COMBOPHYTXREGS3_TX_DISP_RFU3_LANE0 0x9ac6
9262#define mmDC_COMBOPHYTXREGS4_TX_DISP_RFU3_LANE0 0x9b66
9263#define mmDC_COMBOPHYTXREGS5_TX_DISP_RFU3_LANE0 0x9c06
9264#define mmDC_COMBOPHYTXREGS6_TX_DISP_RFU3_LANE0 0x9ca6
9265#define mmDC_COMBOPHYTXREGS7_TX_DISP_RFU3_LANE0 0x9d46
9266#define mmTX_DISP_RFU3_LANE1 0x48f6
9267#define mmDC_COMBOPHYTXREGS0_TX_DISP_RFU3_LANE1 0x48f6
9268#define mmDC_COMBOPHYTXREGS1_TX_DISP_RFU3_LANE1 0x4996
9269#define mmDC_COMBOPHYTXREGS2_TX_DISP_RFU3_LANE1 0x9a36
9270#define mmDC_COMBOPHYTXREGS3_TX_DISP_RFU3_LANE1 0x9ad6
9271#define mmDC_COMBOPHYTXREGS4_TX_DISP_RFU3_LANE1 0x9b76
9272#define mmDC_COMBOPHYTXREGS5_TX_DISP_RFU3_LANE1 0x9c16
9273#define mmDC_COMBOPHYTXREGS6_TX_DISP_RFU3_LANE1 0x9cb6
9274#define mmDC_COMBOPHYTXREGS7_TX_DISP_RFU3_LANE1 0x9d56
9275#define mmTX_DISP_RFU3_LANE2 0x4906
9276#define mmDC_COMBOPHYTXREGS0_TX_DISP_RFU3_LANE2 0x4906
9277#define mmDC_COMBOPHYTXREGS1_TX_DISP_RFU3_LANE2 0x49a6
9278#define mmDC_COMBOPHYTXREGS2_TX_DISP_RFU3_LANE2 0x9a46
9279#define mmDC_COMBOPHYTXREGS3_TX_DISP_RFU3_LANE2 0x9ae6
9280#define mmDC_COMBOPHYTXREGS4_TX_DISP_RFU3_LANE2 0x9b86
9281#define mmDC_COMBOPHYTXREGS5_TX_DISP_RFU3_LANE2 0x9c26
9282#define mmDC_COMBOPHYTXREGS6_TX_DISP_RFU3_LANE2 0x9cc6
9283#define mmDC_COMBOPHYTXREGS7_TX_DISP_RFU3_LANE2 0x9d66
9284#define mmTX_DISP_RFU3_LANE3 0x4916
9285#define mmDC_COMBOPHYTXREGS0_TX_DISP_RFU3_LANE3 0x4916
9286#define mmDC_COMBOPHYTXREGS1_TX_DISP_RFU3_LANE3 0x49b6
9287#define mmDC_COMBOPHYTXREGS2_TX_DISP_RFU3_LANE3 0x9a56
9288#define mmDC_COMBOPHYTXREGS3_TX_DISP_RFU3_LANE3 0x9af6
9289#define mmDC_COMBOPHYTXREGS4_TX_DISP_RFU3_LANE3 0x9b96
9290#define mmDC_COMBOPHYTXREGS5_TX_DISP_RFU3_LANE3 0x9c36
9291#define mmDC_COMBOPHYTXREGS6_TX_DISP_RFU3_LANE3 0x9cd6
9292#define mmDC_COMBOPHYTXREGS7_TX_DISP_RFU3_LANE3 0x9d76
9293#define mmTX_DISP_RFU4_LANE0 0x48e7
9294#define mmDC_COMBOPHYTXREGS0_TX_DISP_RFU4_LANE0 0x48e7
9295#define mmDC_COMBOPHYTXREGS1_TX_DISP_RFU4_LANE0 0x4987
9296#define mmDC_COMBOPHYTXREGS2_TX_DISP_RFU4_LANE0 0x9a27
9297#define mmDC_COMBOPHYTXREGS3_TX_DISP_RFU4_LANE0 0x9ac7
9298#define mmDC_COMBOPHYTXREGS4_TX_DISP_RFU4_LANE0 0x9b67
9299#define mmDC_COMBOPHYTXREGS5_TX_DISP_RFU4_LANE0 0x9c07
9300#define mmDC_COMBOPHYTXREGS6_TX_DISP_RFU4_LANE0 0x9ca7
9301#define mmDC_COMBOPHYTXREGS7_TX_DISP_RFU4_LANE0 0x9d47
9302#define mmTX_DISP_RFU4_LANE1 0x48f7
9303#define mmDC_COMBOPHYTXREGS0_TX_DISP_RFU4_LANE1 0x48f7
9304#define mmDC_COMBOPHYTXREGS1_TX_DISP_RFU4_LANE1 0x4997
9305#define mmDC_COMBOPHYTXREGS2_TX_DISP_RFU4_LANE1 0x9a37
9306#define mmDC_COMBOPHYTXREGS3_TX_DISP_RFU4_LANE1 0x9ad7
9307#define mmDC_COMBOPHYTXREGS4_TX_DISP_RFU4_LANE1 0x9b77
9308#define mmDC_COMBOPHYTXREGS5_TX_DISP_RFU4_LANE1 0x9c17
9309#define mmDC_COMBOPHYTXREGS6_TX_DISP_RFU4_LANE1 0x9cb7
9310#define mmDC_COMBOPHYTXREGS7_TX_DISP_RFU4_LANE1 0x9d57
9311#define mmTX_DISP_RFU4_LANE2 0x4907
9312#define mmDC_COMBOPHYTXREGS0_TX_DISP_RFU4_LANE2 0x4907
9313#define mmDC_COMBOPHYTXREGS1_TX_DISP_RFU4_LANE2 0x49a7
9314#define mmDC_COMBOPHYTXREGS2_TX_DISP_RFU4_LANE2 0x9a47
9315#define mmDC_COMBOPHYTXREGS3_TX_DISP_RFU4_LANE2 0x9ae7
9316#define mmDC_COMBOPHYTXREGS4_TX_DISP_RFU4_LANE2 0x9b87
9317#define mmDC_COMBOPHYTXREGS5_TX_DISP_RFU4_LANE2 0x9c27
9318#define mmDC_COMBOPHYTXREGS6_TX_DISP_RFU4_LANE2 0x9cc7
9319#define mmDC_COMBOPHYTXREGS7_TX_DISP_RFU4_LANE2 0x9d67
9320#define mmTX_DISP_RFU4_LANE3 0x4917
9321#define mmDC_COMBOPHYTXREGS0_TX_DISP_RFU4_LANE3 0x4917
9322#define mmDC_COMBOPHYTXREGS1_TX_DISP_RFU4_LANE3 0x49b7
9323#define mmDC_COMBOPHYTXREGS2_TX_DISP_RFU4_LANE3 0x9a57
9324#define mmDC_COMBOPHYTXREGS3_TX_DISP_RFU4_LANE3 0x9af7
9325#define mmDC_COMBOPHYTXREGS4_TX_DISP_RFU4_LANE3 0x9b97
9326#define mmDC_COMBOPHYTXREGS5_TX_DISP_RFU4_LANE3 0x9c37
9327#define mmDC_COMBOPHYTXREGS6_TX_DISP_RFU4_LANE3 0x9cd7
9328#define mmDC_COMBOPHYTXREGS7_TX_DISP_RFU4_LANE3 0x9d77
9329#define mmTX_DISP_RFU5_LANE0 0x48e8
9330#define mmDC_COMBOPHYTXREGS0_TX_DISP_RFU5_LANE0 0x48e8
9331#define mmDC_COMBOPHYTXREGS1_TX_DISP_RFU5_LANE0 0x4988
9332#define mmDC_COMBOPHYTXREGS2_TX_DISP_RFU5_LANE0 0x9a28
9333#define mmDC_COMBOPHYTXREGS3_TX_DISP_RFU5_LANE0 0x9ac8
9334#define mmDC_COMBOPHYTXREGS4_TX_DISP_RFU5_LANE0 0x9b68
9335#define mmDC_COMBOPHYTXREGS5_TX_DISP_RFU5_LANE0 0x9c08
9336#define mmDC_COMBOPHYTXREGS6_TX_DISP_RFU5_LANE0 0x9ca8
9337#define mmDC_COMBOPHYTXREGS7_TX_DISP_RFU5_LANE0 0x9d48
9338#define mmTX_DISP_RFU5_LANE1 0x48f8
9339#define mmDC_COMBOPHYTXREGS0_TX_DISP_RFU5_LANE1 0x48f8
9340#define mmDC_COMBOPHYTXREGS1_TX_DISP_RFU5_LANE1 0x4998
9341#define mmDC_COMBOPHYTXREGS2_TX_DISP_RFU5_LANE1 0x9a38
9342#define mmDC_COMBOPHYTXREGS3_TX_DISP_RFU5_LANE1 0x9ad8
9343#define mmDC_COMBOPHYTXREGS4_TX_DISP_RFU5_LANE1 0x9b78
9344#define mmDC_COMBOPHYTXREGS5_TX_DISP_RFU5_LANE1 0x9c18
9345#define mmDC_COMBOPHYTXREGS6_TX_DISP_RFU5_LANE1 0x9cb8
9346#define mmDC_COMBOPHYTXREGS7_TX_DISP_RFU5_LANE1 0x9d58
9347#define mmTX_DISP_RFU5_LANE2 0x4908
9348#define mmDC_COMBOPHYTXREGS0_TX_DISP_RFU5_LANE2 0x4908
9349#define mmDC_COMBOPHYTXREGS1_TX_DISP_RFU5_LANE2 0x49a8
9350#define mmDC_COMBOPHYTXREGS2_TX_DISP_RFU5_LANE2 0x9a48
9351#define mmDC_COMBOPHYTXREGS3_TX_DISP_RFU5_LANE2 0x9ae8
9352#define mmDC_COMBOPHYTXREGS4_TX_DISP_RFU5_LANE2 0x9b88
9353#define mmDC_COMBOPHYTXREGS5_TX_DISP_RFU5_LANE2 0x9c28
9354#define mmDC_COMBOPHYTXREGS6_TX_DISP_RFU5_LANE2 0x9cc8
9355#define mmDC_COMBOPHYTXREGS7_TX_DISP_RFU5_LANE2 0x9d68
9356#define mmTX_DISP_RFU5_LANE3 0x4918
9357#define mmDC_COMBOPHYTXREGS0_TX_DISP_RFU5_LANE3 0x4918
9358#define mmDC_COMBOPHYTXREGS1_TX_DISP_RFU5_LANE3 0x49b8
9359#define mmDC_COMBOPHYTXREGS2_TX_DISP_RFU5_LANE3 0x9a58
9360#define mmDC_COMBOPHYTXREGS3_TX_DISP_RFU5_LANE3 0x9af8
9361#define mmDC_COMBOPHYTXREGS4_TX_DISP_RFU5_LANE3 0x9b98
9362#define mmDC_COMBOPHYTXREGS5_TX_DISP_RFU5_LANE3 0x9c38
9363#define mmDC_COMBOPHYTXREGS6_TX_DISP_RFU5_LANE3 0x9cd8
9364#define mmDC_COMBOPHYTXREGS7_TX_DISP_RFU5_LANE3 0x9d78
9365#define mmTX_DISP_RFU6_LANE0 0x48e9
9366#define mmDC_COMBOPHYTXREGS0_TX_DISP_RFU6_LANE0 0x48e9
9367#define mmDC_COMBOPHYTXREGS1_TX_DISP_RFU6_LANE0 0x4989
9368#define mmDC_COMBOPHYTXREGS2_TX_DISP_RFU6_LANE0 0x9a29
9369#define mmDC_COMBOPHYTXREGS3_TX_DISP_RFU6_LANE0 0x9ac9
9370#define mmDC_COMBOPHYTXREGS4_TX_DISP_RFU6_LANE0 0x9b69
9371#define mmDC_COMBOPHYTXREGS5_TX_DISP_RFU6_LANE0 0x9c09
9372#define mmDC_COMBOPHYTXREGS6_TX_DISP_RFU6_LANE0 0x9ca9
9373#define mmDC_COMBOPHYTXREGS7_TX_DISP_RFU6_LANE0 0x9d49
9374#define mmTX_DISP_RFU6_LANE1 0x48f9
9375#define mmDC_COMBOPHYTXREGS0_TX_DISP_RFU6_LANE1 0x48f9
9376#define mmDC_COMBOPHYTXREGS1_TX_DISP_RFU6_LANE1 0x4999
9377#define mmDC_COMBOPHYTXREGS2_TX_DISP_RFU6_LANE1 0x9a39
9378#define mmDC_COMBOPHYTXREGS3_TX_DISP_RFU6_LANE1 0x9ad9
9379#define mmDC_COMBOPHYTXREGS4_TX_DISP_RFU6_LANE1 0x9b79
9380#define mmDC_COMBOPHYTXREGS5_TX_DISP_RFU6_LANE1 0x9c19
9381#define mmDC_COMBOPHYTXREGS6_TX_DISP_RFU6_LANE1 0x9cb9
9382#define mmDC_COMBOPHYTXREGS7_TX_DISP_RFU6_LANE1 0x9d59
9383#define mmTX_DISP_RFU6_LANE2 0x4909
9384#define mmDC_COMBOPHYTXREGS0_TX_DISP_RFU6_LANE2 0x4909
9385#define mmDC_COMBOPHYTXREGS1_TX_DISP_RFU6_LANE2 0x49a9
9386#define mmDC_COMBOPHYTXREGS2_TX_DISP_RFU6_LANE2 0x9a49
9387#define mmDC_COMBOPHYTXREGS3_TX_DISP_RFU6_LANE2 0x9ae9
9388#define mmDC_COMBOPHYTXREGS4_TX_DISP_RFU6_LANE2 0x9b89
9389#define mmDC_COMBOPHYTXREGS5_TX_DISP_RFU6_LANE2 0x9c29
9390#define mmDC_COMBOPHYTXREGS6_TX_DISP_RFU6_LANE2 0x9cc9
9391#define mmDC_COMBOPHYTXREGS7_TX_DISP_RFU6_LANE2 0x9d69
9392#define mmTX_DISP_RFU6_LANE3 0x4919
9393#define mmDC_COMBOPHYTXREGS0_TX_DISP_RFU6_LANE3 0x4919
9394#define mmDC_COMBOPHYTXREGS1_TX_DISP_RFU6_LANE3 0x49b9
9395#define mmDC_COMBOPHYTXREGS2_TX_DISP_RFU6_LANE3 0x9a59
9396#define mmDC_COMBOPHYTXREGS3_TX_DISP_RFU6_LANE3 0x9af9
9397#define mmDC_COMBOPHYTXREGS4_TX_DISP_RFU6_LANE3 0x9b99
9398#define mmDC_COMBOPHYTXREGS5_TX_DISP_RFU6_LANE3 0x9c39
9399#define mmDC_COMBOPHYTXREGS6_TX_DISP_RFU6_LANE3 0x9cd9
9400#define mmDC_COMBOPHYTXREGS7_TX_DISP_RFU6_LANE3 0x9d79
9401#define mmTX_DISP_RFU7_LANE0 0x48ea
9402#define mmDC_COMBOPHYTXREGS0_TX_DISP_RFU7_LANE0 0x48ea
9403#define mmDC_COMBOPHYTXREGS1_TX_DISP_RFU7_LANE0 0x498a
9404#define mmDC_COMBOPHYTXREGS2_TX_DISP_RFU7_LANE0 0x9a2a
9405#define mmDC_COMBOPHYTXREGS3_TX_DISP_RFU7_LANE0 0x9aca
9406#define mmDC_COMBOPHYTXREGS4_TX_DISP_RFU7_LANE0 0x9b6a
9407#define mmDC_COMBOPHYTXREGS5_TX_DISP_RFU7_LANE0 0x9c0a
9408#define mmDC_COMBOPHYTXREGS6_TX_DISP_RFU7_LANE0 0x9caa
9409#define mmDC_COMBOPHYTXREGS7_TX_DISP_RFU7_LANE0 0x9d4a
9410#define mmTX_DISP_RFU7_LANE1 0x48fa
9411#define mmDC_COMBOPHYTXREGS0_TX_DISP_RFU7_LANE1 0x48fa
9412#define mmDC_COMBOPHYTXREGS1_TX_DISP_RFU7_LANE1 0x499a
9413#define mmDC_COMBOPHYTXREGS2_TX_DISP_RFU7_LANE1 0x9a3a
9414#define mmDC_COMBOPHYTXREGS3_TX_DISP_RFU7_LANE1 0x9ada
9415#define mmDC_COMBOPHYTXREGS4_TX_DISP_RFU7_LANE1 0x9b7a
9416#define mmDC_COMBOPHYTXREGS5_TX_DISP_RFU7_LANE1 0x9c1a
9417#define mmDC_COMBOPHYTXREGS6_TX_DISP_RFU7_LANE1 0x9cba
9418#define mmDC_COMBOPHYTXREGS7_TX_DISP_RFU7_LANE1 0x9d5a
9419#define mmTX_DISP_RFU7_LANE2 0x490a
9420#define mmDC_COMBOPHYTXREGS0_TX_DISP_RFU7_LANE2 0x490a
9421#define mmDC_COMBOPHYTXREGS1_TX_DISP_RFU7_LANE2 0x49aa
9422#define mmDC_COMBOPHYTXREGS2_TX_DISP_RFU7_LANE2 0x9a4a
9423#define mmDC_COMBOPHYTXREGS3_TX_DISP_RFU7_LANE2 0x9aea
9424#define mmDC_COMBOPHYTXREGS4_TX_DISP_RFU7_LANE2 0x9b8a
9425#define mmDC_COMBOPHYTXREGS5_TX_DISP_RFU7_LANE2 0x9c2a
9426#define mmDC_COMBOPHYTXREGS6_TX_DISP_RFU7_LANE2 0x9cca
9427#define mmDC_COMBOPHYTXREGS7_TX_DISP_RFU7_LANE2 0x9d6a
9428#define mmTX_DISP_RFU7_LANE3 0x491a
9429#define mmDC_COMBOPHYTXREGS0_TX_DISP_RFU7_LANE3 0x491a
9430#define mmDC_COMBOPHYTXREGS1_TX_DISP_RFU7_LANE3 0x49ba
9431#define mmDC_COMBOPHYTXREGS2_TX_DISP_RFU7_LANE3 0x9a5a
9432#define mmDC_COMBOPHYTXREGS3_TX_DISP_RFU7_LANE3 0x9afa
9433#define mmDC_COMBOPHYTXREGS4_TX_DISP_RFU7_LANE3 0x9b9a
9434#define mmDC_COMBOPHYTXREGS5_TX_DISP_RFU7_LANE3 0x9c3a
9435#define mmDC_COMBOPHYTXREGS6_TX_DISP_RFU7_LANE3 0x9cda
9436#define mmDC_COMBOPHYTXREGS7_TX_DISP_RFU7_LANE3 0x9d7a
9437#define mmTX_DISP_RFU8_LANE0 0x48eb
9438#define mmDC_COMBOPHYTXREGS0_TX_DISP_RFU8_LANE0 0x48eb
9439#define mmDC_COMBOPHYTXREGS1_TX_DISP_RFU8_LANE0 0x498b
9440#define mmDC_COMBOPHYTXREGS2_TX_DISP_RFU8_LANE0 0x9a2b
9441#define mmDC_COMBOPHYTXREGS3_TX_DISP_RFU8_LANE0 0x9acb
9442#define mmDC_COMBOPHYTXREGS4_TX_DISP_RFU8_LANE0 0x9b6b
9443#define mmDC_COMBOPHYTXREGS5_TX_DISP_RFU8_LANE0 0x9c0b
9444#define mmDC_COMBOPHYTXREGS6_TX_DISP_RFU8_LANE0 0x9cab
9445#define mmDC_COMBOPHYTXREGS7_TX_DISP_RFU8_LANE0 0x9d4b
9446#define mmTX_DISP_RFU8_LANE1 0x48fb
9447#define mmDC_COMBOPHYTXREGS0_TX_DISP_RFU8_LANE1 0x48fb
9448#define mmDC_COMBOPHYTXREGS1_TX_DISP_RFU8_LANE1 0x499b
9449#define mmDC_COMBOPHYTXREGS2_TX_DISP_RFU8_LANE1 0x9a3b
9450#define mmDC_COMBOPHYTXREGS3_TX_DISP_RFU8_LANE1 0x9adb
9451#define mmDC_COMBOPHYTXREGS4_TX_DISP_RFU8_LANE1 0x9b7b
9452#define mmDC_COMBOPHYTXREGS5_TX_DISP_RFU8_LANE1 0x9c1b
9453#define mmDC_COMBOPHYTXREGS6_TX_DISP_RFU8_LANE1 0x9cbb
9454#define mmDC_COMBOPHYTXREGS7_TX_DISP_RFU8_LANE1 0x9d5b
9455#define mmTX_DISP_RFU8_LANE2 0x490b
9456#define mmDC_COMBOPHYTXREGS0_TX_DISP_RFU8_LANE2 0x490b
9457#define mmDC_COMBOPHYTXREGS1_TX_DISP_RFU8_LANE2 0x49ab
9458#define mmDC_COMBOPHYTXREGS2_TX_DISP_RFU8_LANE2 0x9a4b
9459#define mmDC_COMBOPHYTXREGS3_TX_DISP_RFU8_LANE2 0x9aeb
9460#define mmDC_COMBOPHYTXREGS4_TX_DISP_RFU8_LANE2 0x9b8b
9461#define mmDC_COMBOPHYTXREGS5_TX_DISP_RFU8_LANE2 0x9c2b
9462#define mmDC_COMBOPHYTXREGS6_TX_DISP_RFU8_LANE2 0x9ccb
9463#define mmDC_COMBOPHYTXREGS7_TX_DISP_RFU8_LANE2 0x9d6b
9464#define mmTX_DISP_RFU8_LANE3 0x491b
9465#define mmDC_COMBOPHYTXREGS0_TX_DISP_RFU8_LANE3 0x491b
9466#define mmDC_COMBOPHYTXREGS1_TX_DISP_RFU8_LANE3 0x49bb
9467#define mmDC_COMBOPHYTXREGS2_TX_DISP_RFU8_LANE3 0x9a5b
9468#define mmDC_COMBOPHYTXREGS3_TX_DISP_RFU8_LANE3 0x9afb
9469#define mmDC_COMBOPHYTXREGS4_TX_DISP_RFU8_LANE3 0x9b9b
9470#define mmDC_COMBOPHYTXREGS5_TX_DISP_RFU8_LANE3 0x9c3b
9471#define mmDC_COMBOPHYTXREGS6_TX_DISP_RFU8_LANE3 0x9cdb
9472#define mmDC_COMBOPHYTXREGS7_TX_DISP_RFU8_LANE3 0x9d7b
9473#define mmTX_DISP_RFU9_LANE0 0x48ec
9474#define mmDC_COMBOPHYTXREGS0_TX_DISP_RFU9_LANE0 0x48ec
9475#define mmDC_COMBOPHYTXREGS1_TX_DISP_RFU9_LANE0 0x498c
9476#define mmDC_COMBOPHYTXREGS2_TX_DISP_RFU9_LANE0 0x9a2c
9477#define mmDC_COMBOPHYTXREGS3_TX_DISP_RFU9_LANE0 0x9acc
9478#define mmDC_COMBOPHYTXREGS4_TX_DISP_RFU9_LANE0 0x9b6c
9479#define mmDC_COMBOPHYTXREGS5_TX_DISP_RFU9_LANE0 0x9c0c
9480#define mmDC_COMBOPHYTXREGS6_TX_DISP_RFU9_LANE0 0x9cac
9481#define mmDC_COMBOPHYTXREGS7_TX_DISP_RFU9_LANE0 0x9d4c
9482#define mmTX_DISP_RFU9_LANE1 0x48fc
9483#define mmDC_COMBOPHYTXREGS0_TX_DISP_RFU9_LANE1 0x48fc
9484#define mmDC_COMBOPHYTXREGS1_TX_DISP_RFU9_LANE1 0x499c
9485#define mmDC_COMBOPHYTXREGS2_TX_DISP_RFU9_LANE1 0x9a3c
9486#define mmDC_COMBOPHYTXREGS3_TX_DISP_RFU9_LANE1 0x9adc
9487#define mmDC_COMBOPHYTXREGS4_TX_DISP_RFU9_LANE1 0x9b7c
9488#define mmDC_COMBOPHYTXREGS5_TX_DISP_RFU9_LANE1 0x9c1c
9489#define mmDC_COMBOPHYTXREGS6_TX_DISP_RFU9_LANE1 0x9cbc
9490#define mmDC_COMBOPHYTXREGS7_TX_DISP_RFU9_LANE1 0x9d5c
9491#define mmTX_DISP_RFU9_LANE2 0x490c
9492#define mmDC_COMBOPHYTXREGS0_TX_DISP_RFU9_LANE2 0x490c
9493#define mmDC_COMBOPHYTXREGS1_TX_DISP_RFU9_LANE2 0x49ac
9494#define mmDC_COMBOPHYTXREGS2_TX_DISP_RFU9_LANE2 0x9a4c
9495#define mmDC_COMBOPHYTXREGS3_TX_DISP_RFU9_LANE2 0x9aec
9496#define mmDC_COMBOPHYTXREGS4_TX_DISP_RFU9_LANE2 0x9b8c
9497#define mmDC_COMBOPHYTXREGS5_TX_DISP_RFU9_LANE2 0x9c2c
9498#define mmDC_COMBOPHYTXREGS6_TX_DISP_RFU9_LANE2 0x9ccc
9499#define mmDC_COMBOPHYTXREGS7_TX_DISP_RFU9_LANE2 0x9d6c
9500#define mmTX_DISP_RFU9_LANE3 0x491c
9501#define mmDC_COMBOPHYTXREGS0_TX_DISP_RFU9_LANE3 0x491c
9502#define mmDC_COMBOPHYTXREGS1_TX_DISP_RFU9_LANE3 0x49bc
9503#define mmDC_COMBOPHYTXREGS2_TX_DISP_RFU9_LANE3 0x9a5c
9504#define mmDC_COMBOPHYTXREGS3_TX_DISP_RFU9_LANE3 0x9afc
9505#define mmDC_COMBOPHYTXREGS4_TX_DISP_RFU9_LANE3 0x9b9c
9506#define mmDC_COMBOPHYTXREGS5_TX_DISP_RFU9_LANE3 0x9c3c
9507#define mmDC_COMBOPHYTXREGS6_TX_DISP_RFU9_LANE3 0x9cdc
9508#define mmDC_COMBOPHYTXREGS7_TX_DISP_RFU9_LANE3 0x9d7c
9509#define mmTX_DISP_RFU10_LANE0 0x48ed
9510#define mmDC_COMBOPHYTXREGS0_TX_DISP_RFU10_LANE0 0x48ed
9511#define mmDC_COMBOPHYTXREGS1_TX_DISP_RFU10_LANE0 0x498d
9512#define mmDC_COMBOPHYTXREGS2_TX_DISP_RFU10_LANE0 0x9a2d
9513#define mmDC_COMBOPHYTXREGS3_TX_DISP_RFU10_LANE0 0x9acd
9514#define mmDC_COMBOPHYTXREGS4_TX_DISP_RFU10_LANE0 0x9b6d
9515#define mmDC_COMBOPHYTXREGS5_TX_DISP_RFU10_LANE0 0x9c0d
9516#define mmDC_COMBOPHYTXREGS6_TX_DISP_RFU10_LANE0 0x9cad
9517#define mmDC_COMBOPHYTXREGS7_TX_DISP_RFU10_LANE0 0x9d4d
9518#define mmTX_DISP_RFU10_LANE1 0x48fd
9519#define mmDC_COMBOPHYTXREGS0_TX_DISP_RFU10_LANE1 0x48fd
9520#define mmDC_COMBOPHYTXREGS1_TX_DISP_RFU10_LANE1 0x499d
9521#define mmDC_COMBOPHYTXREGS2_TX_DISP_RFU10_LANE1 0x9a3d
9522#define mmDC_COMBOPHYTXREGS3_TX_DISP_RFU10_LANE1 0x9add
9523#define mmDC_COMBOPHYTXREGS4_TX_DISP_RFU10_LANE1 0x9b7d
9524#define mmDC_COMBOPHYTXREGS5_TX_DISP_RFU10_LANE1 0x9c1d
9525#define mmDC_COMBOPHYTXREGS6_TX_DISP_RFU10_LANE1 0x9cbd
9526#define mmDC_COMBOPHYTXREGS7_TX_DISP_RFU10_LANE1 0x9d5d
9527#define mmTX_DISP_RFU10_LANE2 0x490d
9528#define mmDC_COMBOPHYTXREGS0_TX_DISP_RFU10_LANE2 0x490d
9529#define mmDC_COMBOPHYTXREGS1_TX_DISP_RFU10_LANE2 0x49ad
9530#define mmDC_COMBOPHYTXREGS2_TX_DISP_RFU10_LANE2 0x9a4d
9531#define mmDC_COMBOPHYTXREGS3_TX_DISP_RFU10_LANE2 0x9aed
9532#define mmDC_COMBOPHYTXREGS4_TX_DISP_RFU10_LANE2 0x9b8d
9533#define mmDC_COMBOPHYTXREGS5_TX_DISP_RFU10_LANE2 0x9c2d
9534#define mmDC_COMBOPHYTXREGS6_TX_DISP_RFU10_LANE2 0x9ccd
9535#define mmDC_COMBOPHYTXREGS7_TX_DISP_RFU10_LANE2 0x9d6d
9536#define mmTX_DISP_RFU10_LANE3 0x491d
9537#define mmDC_COMBOPHYTXREGS0_TX_DISP_RFU10_LANE3 0x491d
9538#define mmDC_COMBOPHYTXREGS1_TX_DISP_RFU10_LANE3 0x49bd
9539#define mmDC_COMBOPHYTXREGS2_TX_DISP_RFU10_LANE3 0x9a5d
9540#define mmDC_COMBOPHYTXREGS3_TX_DISP_RFU10_LANE3 0x9afd
9541#define mmDC_COMBOPHYTXREGS4_TX_DISP_RFU10_LANE3 0x9b9d
9542#define mmDC_COMBOPHYTXREGS5_TX_DISP_RFU10_LANE3 0x9c3d
9543#define mmDC_COMBOPHYTXREGS6_TX_DISP_RFU10_LANE3 0x9cdd
9544#define mmDC_COMBOPHYTXREGS7_TX_DISP_RFU10_LANE3 0x9d7d
9545#define mmTX_DISP_RFU11_LANE0 0x48ee
9546#define mmDC_COMBOPHYTXREGS0_TX_DISP_RFU11_LANE0 0x48ee
9547#define mmDC_COMBOPHYTXREGS1_TX_DISP_RFU11_LANE0 0x498e
9548#define mmDC_COMBOPHYTXREGS2_TX_DISP_RFU11_LANE0 0x9a2e
9549#define mmDC_COMBOPHYTXREGS3_TX_DISP_RFU11_LANE0 0x9ace
9550#define mmDC_COMBOPHYTXREGS4_TX_DISP_RFU11_LANE0 0x9b6e
9551#define mmDC_COMBOPHYTXREGS5_TX_DISP_RFU11_LANE0 0x9c0e
9552#define mmDC_COMBOPHYTXREGS6_TX_DISP_RFU11_LANE0 0x9cae
9553#define mmDC_COMBOPHYTXREGS7_TX_DISP_RFU11_LANE0 0x9d4e
9554#define mmTX_DISP_RFU11_LANE1 0x48fe
9555#define mmDC_COMBOPHYTXREGS0_TX_DISP_RFU11_LANE1 0x48fe
9556#define mmDC_COMBOPHYTXREGS1_TX_DISP_RFU11_LANE1 0x499e
9557#define mmDC_COMBOPHYTXREGS2_TX_DISP_RFU11_LANE1 0x9a3e
9558#define mmDC_COMBOPHYTXREGS3_TX_DISP_RFU11_LANE1 0x9ade
9559#define mmDC_COMBOPHYTXREGS4_TX_DISP_RFU11_LANE1 0x9b7e
9560#define mmDC_COMBOPHYTXREGS5_TX_DISP_RFU11_LANE1 0x9c1e
9561#define mmDC_COMBOPHYTXREGS6_TX_DISP_RFU11_LANE1 0x9cbe
9562#define mmDC_COMBOPHYTXREGS7_TX_DISP_RFU11_LANE1 0x9d5e
9563#define mmTX_DISP_RFU11_LANE2 0x490e
9564#define mmDC_COMBOPHYTXREGS0_TX_DISP_RFU11_LANE2 0x490e
9565#define mmDC_COMBOPHYTXREGS1_TX_DISP_RFU11_LANE2 0x49ae
9566#define mmDC_COMBOPHYTXREGS2_TX_DISP_RFU11_LANE2 0x9a4e
9567#define mmDC_COMBOPHYTXREGS3_TX_DISP_RFU11_LANE2 0x9aee
9568#define mmDC_COMBOPHYTXREGS4_TX_DISP_RFU11_LANE2 0x9b8e
9569#define mmDC_COMBOPHYTXREGS5_TX_DISP_RFU11_LANE2 0x9c2e
9570#define mmDC_COMBOPHYTXREGS6_TX_DISP_RFU11_LANE2 0x9cce
9571#define mmDC_COMBOPHYTXREGS7_TX_DISP_RFU11_LANE2 0x9d6e
9572#define mmTX_DISP_RFU11_LANE3 0x491e
9573#define mmDC_COMBOPHYTXREGS0_TX_DISP_RFU11_LANE3 0x491e
9574#define mmDC_COMBOPHYTXREGS1_TX_DISP_RFU11_LANE3 0x49be
9575#define mmDC_COMBOPHYTXREGS2_TX_DISP_RFU11_LANE3 0x9a5e
9576#define mmDC_COMBOPHYTXREGS3_TX_DISP_RFU11_LANE3 0x9afe
9577#define mmDC_COMBOPHYTXREGS4_TX_DISP_RFU11_LANE3 0x9b9e
9578#define mmDC_COMBOPHYTXREGS5_TX_DISP_RFU11_LANE3 0x9c3e
9579#define mmDC_COMBOPHYTXREGS6_TX_DISP_RFU11_LANE3 0x9cde
9580#define mmDC_COMBOPHYTXREGS7_TX_DISP_RFU11_LANE3 0x9d7e
9581#define mmTX_DISP_RFU12_LANE0 0x48ef
9582#define mmDC_COMBOPHYTXREGS0_TX_DISP_RFU12_LANE0 0x48ef
9583#define mmDC_COMBOPHYTXREGS1_TX_DISP_RFU12_LANE0 0x498f
9584#define mmDC_COMBOPHYTXREGS2_TX_DISP_RFU12_LANE0 0x9a2f
9585#define mmDC_COMBOPHYTXREGS3_TX_DISP_RFU12_LANE0 0x9acf
9586#define mmDC_COMBOPHYTXREGS4_TX_DISP_RFU12_LANE0 0x9b6f
9587#define mmDC_COMBOPHYTXREGS5_TX_DISP_RFU12_LANE0 0x9c0f
9588#define mmDC_COMBOPHYTXREGS6_TX_DISP_RFU12_LANE0 0x9caf
9589#define mmDC_COMBOPHYTXREGS7_TX_DISP_RFU12_LANE0 0x9d4f
9590#define mmTX_DISP_RFU12_LANE1 0x48ff
9591#define mmDC_COMBOPHYTXREGS0_TX_DISP_RFU12_LANE1 0x48ff
9592#define mmDC_COMBOPHYTXREGS1_TX_DISP_RFU12_LANE1 0x499f
9593#define mmDC_COMBOPHYTXREGS2_TX_DISP_RFU12_LANE1 0x9a3f
9594#define mmDC_COMBOPHYTXREGS3_TX_DISP_RFU12_LANE1 0x9adf
9595#define mmDC_COMBOPHYTXREGS4_TX_DISP_RFU12_LANE1 0x9b7f
9596#define mmDC_COMBOPHYTXREGS5_TX_DISP_RFU12_LANE1 0x9c1f
9597#define mmDC_COMBOPHYTXREGS6_TX_DISP_RFU12_LANE1 0x9cbf
9598#define mmDC_COMBOPHYTXREGS7_TX_DISP_RFU12_LANE1 0x9d5f
9599#define mmTX_DISP_RFU12_LANE2 0x490f
9600#define mmDC_COMBOPHYTXREGS0_TX_DISP_RFU12_LANE2 0x490f
9601#define mmDC_COMBOPHYTXREGS1_TX_DISP_RFU12_LANE2 0x49af
9602#define mmDC_COMBOPHYTXREGS2_TX_DISP_RFU12_LANE2 0x9a4f
9603#define mmDC_COMBOPHYTXREGS3_TX_DISP_RFU12_LANE2 0x9aef
9604#define mmDC_COMBOPHYTXREGS4_TX_DISP_RFU12_LANE2 0x9b8f
9605#define mmDC_COMBOPHYTXREGS5_TX_DISP_RFU12_LANE2 0x9c2f
9606#define mmDC_COMBOPHYTXREGS6_TX_DISP_RFU12_LANE2 0x9ccf
9607#define mmDC_COMBOPHYTXREGS7_TX_DISP_RFU12_LANE2 0x9d6f
9608#define mmTX_DISP_RFU12_LANE3 0x491f
9609#define mmDC_COMBOPHYTXREGS0_TX_DISP_RFU12_LANE3 0x491f
9610#define mmDC_COMBOPHYTXREGS1_TX_DISP_RFU12_LANE3 0x49bf
9611#define mmDC_COMBOPHYTXREGS2_TX_DISP_RFU12_LANE3 0x9a5f
9612#define mmDC_COMBOPHYTXREGS3_TX_DISP_RFU12_LANE3 0x9aff
9613#define mmDC_COMBOPHYTXREGS4_TX_DISP_RFU12_LANE3 0x9b9f
9614#define mmDC_COMBOPHYTXREGS5_TX_DISP_RFU12_LANE3 0x9c3f
9615#define mmDC_COMBOPHYTXREGS6_TX_DISP_RFU12_LANE3 0x9cdf
9616#define mmDC_COMBOPHYTXREGS7_TX_DISP_RFU12_LANE3 0x9d7f
9617#define mmCOMMON_MAR_DEEMPH_NOM 0x48c3
9618#define mmDC_COMBOPHYCMREGS0_COMMON_MAR_DEEMPH_NOM 0x48c3
9619#define mmDC_COMBOPHYCMREGS1_COMMON_MAR_DEEMPH_NOM 0x4963
9620#define mmDC_COMBOPHYCMREGS2_COMMON_MAR_DEEMPH_NOM 0x9a03
9621#define mmDC_COMBOPHYCMREGS3_COMMON_MAR_DEEMPH_NOM 0x9aa3
9622#define mmDC_COMBOPHYCMREGS4_COMMON_MAR_DEEMPH_NOM 0x9b43
9623#define mmDC_COMBOPHYCMREGS5_COMMON_MAR_DEEMPH_NOM 0x9be3
9624#define mmDC_COMBOPHYCMREGS6_COMMON_MAR_DEEMPH_NOM 0x9c83
9625#define mmDC_COMBOPHYCMREGS7_COMMON_MAR_DEEMPH_NOM 0x9d23
9626#define mmCOMMON_LANE_PWRMGMT 0x48c4
9627#define mmDC_COMBOPHYCMREGS0_COMMON_LANE_PWRMGMT 0x48c4
9628#define mmDC_COMBOPHYCMREGS1_COMMON_LANE_PWRMGMT 0x4964
9629#define mmDC_COMBOPHYCMREGS2_COMMON_LANE_PWRMGMT 0x9a04
9630#define mmDC_COMBOPHYCMREGS3_COMMON_LANE_PWRMGMT 0x9aa4
9631#define mmDC_COMBOPHYCMREGS4_COMMON_LANE_PWRMGMT 0x9b44
9632#define mmDC_COMBOPHYCMREGS5_COMMON_LANE_PWRMGMT 0x9be4
9633#define mmDC_COMBOPHYCMREGS6_COMMON_LANE_PWRMGMT 0x9c84
9634#define mmDC_COMBOPHYCMREGS7_COMMON_LANE_PWRMGMT 0x9d24
9635#define mmCOMMON_TXCNTRL 0x48c5
9636#define mmDC_COMBOPHYCMREGS0_COMMON_TXCNTRL 0x48c5
9637#define mmDC_COMBOPHYCMREGS1_COMMON_TXCNTRL 0x4965
9638#define mmDC_COMBOPHYCMREGS2_COMMON_TXCNTRL 0x9a05
9639#define mmDC_COMBOPHYCMREGS3_COMMON_TXCNTRL 0x9aa5
9640#define mmDC_COMBOPHYCMREGS4_COMMON_TXCNTRL 0x9b45
9641#define mmDC_COMBOPHYCMREGS5_COMMON_TXCNTRL 0x9be5
9642#define mmDC_COMBOPHYCMREGS6_COMMON_TXCNTRL 0x9c85
9643#define mmDC_COMBOPHYCMREGS7_COMMON_TXCNTRL 0x9d25
9644#define mmCOMMON_TMDP 0x48c6
9645#define mmDC_COMBOPHYCMREGS0_COMMON_TMDP 0x48c6
9646#define mmDC_COMBOPHYCMREGS1_COMMON_TMDP 0x4966
9647#define mmDC_COMBOPHYCMREGS2_COMMON_TMDP 0x9a06
9648#define mmDC_COMBOPHYCMREGS3_COMMON_TMDP 0x9aa6
9649#define mmDC_COMBOPHYCMREGS4_COMMON_TMDP 0x9b46
9650#define mmDC_COMBOPHYCMREGS5_COMMON_TMDP 0x9be6
9651#define mmDC_COMBOPHYCMREGS6_COMMON_TMDP 0x9c86
9652#define mmDC_COMBOPHYCMREGS7_COMMON_TMDP 0x9d26
9653#define mmCOMMON_LANE_RESETS 0x48c7
9654#define mmDC_COMBOPHYCMREGS0_COMMON_LANE_RESETS 0x48c7
9655#define mmDC_COMBOPHYCMREGS1_COMMON_LANE_RESETS 0x4967
9656#define mmDC_COMBOPHYCMREGS2_COMMON_LANE_RESETS 0x9a07
9657#define mmDC_COMBOPHYCMREGS3_COMMON_LANE_RESETS 0x9aa7
9658#define mmDC_COMBOPHYCMREGS4_COMMON_LANE_RESETS 0x9b47
9659#define mmDC_COMBOPHYCMREGS5_COMMON_LANE_RESETS 0x9be7
9660#define mmDC_COMBOPHYCMREGS6_COMMON_LANE_RESETS 0x9c87
9661#define mmDC_COMBOPHYCMREGS7_COMMON_LANE_RESETS 0x9d27
9662#define mmCOMMON_ZCALCODE_CTRL 0x48c8
9663#define mmDC_COMBOPHYCMREGS0_COMMON_ZCALCODE_CTRL 0x48c8
9664#define mmDC_COMBOPHYCMREGS1_COMMON_ZCALCODE_CTRL 0x4968
9665#define mmDC_COMBOPHYCMREGS2_COMMON_ZCALCODE_CTRL 0x9a08
9666#define mmDC_COMBOPHYCMREGS3_COMMON_ZCALCODE_CTRL 0x9aa8
9667#define mmDC_COMBOPHYCMREGS4_COMMON_ZCALCODE_CTRL 0x9b48
9668#define mmDC_COMBOPHYCMREGS5_COMMON_ZCALCODE_CTRL 0x9be8
9669#define mmDC_COMBOPHYCMREGS6_COMMON_ZCALCODE_CTRL 0x9c88
9670#define mmDC_COMBOPHYCMREGS7_COMMON_ZCALCODE_CTRL 0x9d28
9671#define mmCOMMON_DISP_RFU1 0x48c9
9672#define mmDC_COMBOPHYCMREGS0_COMMON_DISP_RFU1 0x48c9
9673#define mmDC_COMBOPHYCMREGS1_COMMON_DISP_RFU1 0x4969
9674#define mmDC_COMBOPHYCMREGS2_COMMON_DISP_RFU1 0x9a09
9675#define mmDC_COMBOPHYCMREGS3_COMMON_DISP_RFU1 0x9aa9
9676#define mmDC_COMBOPHYCMREGS4_COMMON_DISP_RFU1 0x9b49
9677#define mmDC_COMBOPHYCMREGS5_COMMON_DISP_RFU1 0x9be9
9678#define mmDC_COMBOPHYCMREGS6_COMMON_DISP_RFU1 0x9c89
9679#define mmDC_COMBOPHYCMREGS7_COMMON_DISP_RFU1 0x9d29
9680#define mmCOMMON_DISP_RFU2 0x48ca
9681#define mmDC_COMBOPHYCMREGS0_COMMON_DISP_RFU2 0x48ca
9682#define mmDC_COMBOPHYCMREGS1_COMMON_DISP_RFU2 0x496a
9683#define mmDC_COMBOPHYCMREGS2_COMMON_DISP_RFU2 0x9a0a
9684#define mmDC_COMBOPHYCMREGS3_COMMON_DISP_RFU2 0x9aaa
9685#define mmDC_COMBOPHYCMREGS4_COMMON_DISP_RFU2 0x9b4a
9686#define mmDC_COMBOPHYCMREGS5_COMMON_DISP_RFU2 0x9bea
9687#define mmDC_COMBOPHYCMREGS6_COMMON_DISP_RFU2 0x9c8a
9688#define mmDC_COMBOPHYCMREGS7_COMMON_DISP_RFU2 0x9d2a
9689#define mmCOMMON_DISP_RFU3 0x48cb
9690#define mmDC_COMBOPHYCMREGS0_COMMON_DISP_RFU3 0x48cb
9691#define mmDC_COMBOPHYCMREGS1_COMMON_DISP_RFU3 0x496b
9692#define mmDC_COMBOPHYCMREGS2_COMMON_DISP_RFU3 0x9a0b
9693#define mmDC_COMBOPHYCMREGS3_COMMON_DISP_RFU3 0x9aab
9694#define mmDC_COMBOPHYCMREGS4_COMMON_DISP_RFU3 0x9b4b
9695#define mmDC_COMBOPHYCMREGS5_COMMON_DISP_RFU3 0x9beb
9696#define mmDC_COMBOPHYCMREGS6_COMMON_DISP_RFU3 0x9c8b
9697#define mmDC_COMBOPHYCMREGS7_COMMON_DISP_RFU3 0x9d2b
9698#define mmCOMMON_DISP_RFU4 0x48cc
9699#define mmDC_COMBOPHYCMREGS0_COMMON_DISP_RFU4 0x48cc
9700#define mmDC_COMBOPHYCMREGS1_COMMON_DISP_RFU4 0x496c
9701#define mmDC_COMBOPHYCMREGS2_COMMON_DISP_RFU4 0x9a0c
9702#define mmDC_COMBOPHYCMREGS3_COMMON_DISP_RFU4 0x9aac
9703#define mmDC_COMBOPHYCMREGS4_COMMON_DISP_RFU4 0x9b4c
9704#define mmDC_COMBOPHYCMREGS5_COMMON_DISP_RFU4 0x9bec
9705#define mmDC_COMBOPHYCMREGS6_COMMON_DISP_RFU4 0x9c8c
9706#define mmDC_COMBOPHYCMREGS7_COMMON_DISP_RFU4 0x9d2c
9707#define mmCOMMON_DISP_RFU5 0x48cd
9708#define mmDC_COMBOPHYCMREGS0_COMMON_DISP_RFU5 0x48cd
9709#define mmDC_COMBOPHYCMREGS1_COMMON_DISP_RFU5 0x496d
9710#define mmDC_COMBOPHYCMREGS2_COMMON_DISP_RFU5 0x9a0d
9711#define mmDC_COMBOPHYCMREGS3_COMMON_DISP_RFU5 0x9aad
9712#define mmDC_COMBOPHYCMREGS4_COMMON_DISP_RFU5 0x9b4d
9713#define mmDC_COMBOPHYCMREGS5_COMMON_DISP_RFU5 0x9bed
9714#define mmDC_COMBOPHYCMREGS6_COMMON_DISP_RFU5 0x9c8d
9715#define mmDC_COMBOPHYCMREGS7_COMMON_DISP_RFU5 0x9d2d
9716#define mmCOMMON_DISP_RFU6 0x48ce
9717#define mmDC_COMBOPHYCMREGS0_COMMON_DISP_RFU6 0x48ce
9718#define mmDC_COMBOPHYCMREGS1_COMMON_DISP_RFU6 0x496e
9719#define mmDC_COMBOPHYCMREGS2_COMMON_DISP_RFU6 0x9a0e
9720#define mmDC_COMBOPHYCMREGS3_COMMON_DISP_RFU6 0x9aae
9721#define mmDC_COMBOPHYCMREGS4_COMMON_DISP_RFU6 0x9b4e
9722#define mmDC_COMBOPHYCMREGS5_COMMON_DISP_RFU6 0x9bee
9723#define mmDC_COMBOPHYCMREGS6_COMMON_DISP_RFU6 0x9c8e
9724#define mmDC_COMBOPHYCMREGS7_COMMON_DISP_RFU6 0x9d2e
9725#define mmCOMMON_DISP_RFU7 0x48cf
9726#define mmDC_COMBOPHYCMREGS0_COMMON_DISP_RFU7 0x48cf
9727#define mmDC_COMBOPHYCMREGS1_COMMON_DISP_RFU7 0x496f
9728#define mmDC_COMBOPHYCMREGS2_COMMON_DISP_RFU7 0x9a0f
9729#define mmDC_COMBOPHYCMREGS3_COMMON_DISP_RFU7 0x9aaf
9730#define mmDC_COMBOPHYCMREGS4_COMMON_DISP_RFU7 0x9b4f
9731#define mmDC_COMBOPHYCMREGS5_COMMON_DISP_RFU7 0x9bef
9732#define mmDC_COMBOPHYCMREGS6_COMMON_DISP_RFU7 0x9c8f
9733#define mmDC_COMBOPHYCMREGS7_COMMON_DISP_RFU7 0x9d2f
9734#define mmFREQ_CTRL0 0x4920
9735#define mmDC_COMBOPHYPLLREGS0_FREQ_CTRL0 0x4920
9736#define mmDC_COMBOPHYPLLREGS1_FREQ_CTRL0 0x49c0
9737#define mmDC_COMBOPHYPLLREGS2_FREQ_CTRL0 0x9a60
9738#define mmDC_COMBOPHYPLLREGS3_FREQ_CTRL0 0x9b00
9739#define mmDC_COMBOPHYPLLREGS4_FREQ_CTRL0 0x9ba0
9740#define mmDC_COMBOPHYPLLREGS5_FREQ_CTRL0 0x9c40
9741#define mmDC_COMBOPHYPLLREGS6_FREQ_CTRL0 0x9ce0
9742#define mmDC_COMBOPHYPLLREGS7_FREQ_CTRL0 0x9d80
9743#define mmFREQ_CTRL1 0x4921
9744#define mmDC_COMBOPHYPLLREGS0_FREQ_CTRL1 0x4921
9745#define mmDC_COMBOPHYPLLREGS1_FREQ_CTRL1 0x49c1
9746#define mmDC_COMBOPHYPLLREGS2_FREQ_CTRL1 0x9a61
9747#define mmDC_COMBOPHYPLLREGS3_FREQ_CTRL1 0x9b01
9748#define mmDC_COMBOPHYPLLREGS4_FREQ_CTRL1 0x9ba1
9749#define mmDC_COMBOPHYPLLREGS5_FREQ_CTRL1 0x9c41
9750#define mmDC_COMBOPHYPLLREGS6_FREQ_CTRL1 0x9ce1
9751#define mmDC_COMBOPHYPLLREGS7_FREQ_CTRL1 0x9d81
9752#define mmFREQ_CTRL2 0x4922
9753#define mmDC_COMBOPHYPLLREGS0_FREQ_CTRL2 0x4922
9754#define mmDC_COMBOPHYPLLREGS1_FREQ_CTRL2 0x49c2
9755#define mmDC_COMBOPHYPLLREGS2_FREQ_CTRL2 0x9a62
9756#define mmDC_COMBOPHYPLLREGS3_FREQ_CTRL2 0x9b02
9757#define mmDC_COMBOPHYPLLREGS4_FREQ_CTRL2 0x9ba2
9758#define mmDC_COMBOPHYPLLREGS5_FREQ_CTRL2 0x9c42
9759#define mmDC_COMBOPHYPLLREGS6_FREQ_CTRL2 0x9ce2
9760#define mmDC_COMBOPHYPLLREGS7_FREQ_CTRL2 0x9d82
9761#define mmFREQ_CTRL3 0x4923
9762#define mmDC_COMBOPHYPLLREGS0_FREQ_CTRL3 0x4923
9763#define mmDC_COMBOPHYPLLREGS1_FREQ_CTRL3 0x49c3
9764#define mmDC_COMBOPHYPLLREGS2_FREQ_CTRL3 0x9a63
9765#define mmDC_COMBOPHYPLLREGS3_FREQ_CTRL3 0x9b03
9766#define mmDC_COMBOPHYPLLREGS4_FREQ_CTRL3 0x9ba3
9767#define mmDC_COMBOPHYPLLREGS5_FREQ_CTRL3 0x9c43
9768#define mmDC_COMBOPHYPLLREGS6_FREQ_CTRL3 0x9ce3
9769#define mmDC_COMBOPHYPLLREGS7_FREQ_CTRL3 0x9d83
9770#define mmBW_CTRL_COARSE 0x4924
9771#define mmDC_COMBOPHYPLLREGS0_BW_CTRL_COARSE 0x4924
9772#define mmDC_COMBOPHYPLLREGS1_BW_CTRL_COARSE 0x49c4
9773#define mmDC_COMBOPHYPLLREGS2_BW_CTRL_COARSE 0x9a64
9774#define mmDC_COMBOPHYPLLREGS3_BW_CTRL_COARSE 0x9b04
9775#define mmDC_COMBOPHYPLLREGS4_BW_CTRL_COARSE 0x9ba4
9776#define mmDC_COMBOPHYPLLREGS5_BW_CTRL_COARSE 0x9c44
9777#define mmDC_COMBOPHYPLLREGS6_BW_CTRL_COARSE 0x9ce4
9778#define mmDC_COMBOPHYPLLREGS7_BW_CTRL_COARSE 0x9d84
9779#define mmBW_CTRL_FINE 0x4925
9780#define mmDC_COMBOPHYPLLREGS0_BW_CTRL_FINE 0x4925
9781#define mmDC_COMBOPHYPLLREGS1_BW_CTRL_FINE 0x49c5
9782#define mmDC_COMBOPHYPLLREGS2_BW_CTRL_FINE 0x9a65
9783#define mmDC_COMBOPHYPLLREGS3_BW_CTRL_FINE 0x9b05
9784#define mmDC_COMBOPHYPLLREGS4_BW_CTRL_FINE 0x9ba5
9785#define mmDC_COMBOPHYPLLREGS5_BW_CTRL_FINE 0x9c45
9786#define mmDC_COMBOPHYPLLREGS6_BW_CTRL_FINE 0x9ce5
9787#define mmDC_COMBOPHYPLLREGS7_BW_CTRL_FINE 0x9d85
9788#define mmCAL_CTRL 0x4926
9789#define mmDC_COMBOPHYPLLREGS0_CAL_CTRL 0x4926
9790#define mmDC_COMBOPHYPLLREGS1_CAL_CTRL 0x49c6
9791#define mmDC_COMBOPHYPLLREGS2_CAL_CTRL 0x9a66
9792#define mmDC_COMBOPHYPLLREGS3_CAL_CTRL 0x9b06
9793#define mmDC_COMBOPHYPLLREGS4_CAL_CTRL 0x9ba6
9794#define mmDC_COMBOPHYPLLREGS5_CAL_CTRL 0x9c46
9795#define mmDC_COMBOPHYPLLREGS6_CAL_CTRL 0x9ce6
9796#define mmDC_COMBOPHYPLLREGS7_CAL_CTRL 0x9d86
9797#define mmLOOP_CTRL 0x4927
9798#define mmDC_COMBOPHYPLLREGS0_LOOP_CTRL 0x4927
9799#define mmDC_COMBOPHYPLLREGS1_LOOP_CTRL 0x49c7
9800#define mmDC_COMBOPHYPLLREGS2_LOOP_CTRL 0x9a67
9801#define mmDC_COMBOPHYPLLREGS3_LOOP_CTRL 0x9b07
9802#define mmDC_COMBOPHYPLLREGS4_LOOP_CTRL 0x9ba7
9803#define mmDC_COMBOPHYPLLREGS5_LOOP_CTRL 0x9c47
9804#define mmDC_COMBOPHYPLLREGS6_LOOP_CTRL 0x9ce7
9805#define mmDC_COMBOPHYPLLREGS7_LOOP_CTRL 0x9d87
9806#define mmDEBUG0 0x4928
9807#define mmDC_COMBOPHYPLLREGS0_DEBUG0 0x4928
9808#define mmDC_COMBOPHYPLLREGS1_DEBUG0 0x49c8
9809#define mmDC_COMBOPHYPLLREGS2_DEBUG0 0x9a68
9810#define mmDC_COMBOPHYPLLREGS3_DEBUG0 0x9b08
9811#define mmDC_COMBOPHYPLLREGS4_DEBUG0 0x9ba8
9812#define mmDC_COMBOPHYPLLREGS5_DEBUG0 0x9c48
9813#define mmDC_COMBOPHYPLLREGS6_DEBUG0 0x9ce8
9814#define mmDC_COMBOPHYPLLREGS7_DEBUG0 0x9d88
9815#define mmVREG_CFG 0x4929
9816#define mmDC_COMBOPHYPLLREGS0_VREG_CFG 0x4929
9817#define mmDC_COMBOPHYPLLREGS1_VREG_CFG 0x49c9
9818#define mmDC_COMBOPHYPLLREGS2_VREG_CFG 0x9a69
9819#define mmDC_COMBOPHYPLLREGS3_VREG_CFG 0x9b09
9820#define mmDC_COMBOPHYPLLREGS4_VREG_CFG 0x9ba9
9821#define mmDC_COMBOPHYPLLREGS5_VREG_CFG 0x9c49
9822#define mmDC_COMBOPHYPLLREGS6_VREG_CFG 0x9ce9
9823#define mmDC_COMBOPHYPLLREGS7_VREG_CFG 0x9d89
9824#define mmOBSERVE0 0x492a
9825#define mmDC_COMBOPHYPLLREGS0_OBSERVE0 0x492a
9826#define mmDC_COMBOPHYPLLREGS1_OBSERVE0 0x49ca
9827#define mmDC_COMBOPHYPLLREGS2_OBSERVE0 0x9a6a
9828#define mmDC_COMBOPHYPLLREGS3_OBSERVE0 0x9b0a
9829#define mmDC_COMBOPHYPLLREGS4_OBSERVE0 0x9baa
9830#define mmDC_COMBOPHYPLLREGS5_OBSERVE0 0x9c4a
9831#define mmDC_COMBOPHYPLLREGS6_OBSERVE0 0x9cea
9832#define mmDC_COMBOPHYPLLREGS7_OBSERVE0 0x9d8a
9833#define mmOBSERVE1 0x492b
9834#define mmDC_COMBOPHYPLLREGS0_OBSERVE1 0x492b
9835#define mmDC_COMBOPHYPLLREGS1_OBSERVE1 0x49cb
9836#define mmDC_COMBOPHYPLLREGS2_OBSERVE1 0x9a6b
9837#define mmDC_COMBOPHYPLLREGS3_OBSERVE1 0x9b0b
9838#define mmDC_COMBOPHYPLLREGS4_OBSERVE1 0x9bab
9839#define mmDC_COMBOPHYPLLREGS5_OBSERVE1 0x9c4b
9840#define mmDC_COMBOPHYPLLREGS6_OBSERVE1 0x9ceb
9841#define mmDC_COMBOPHYPLLREGS7_OBSERVE1 0x9d8b
9842#define mmDFT_OUT 0x492c
9843#define mmDC_COMBOPHYPLLREGS0_DFT_OUT 0x492c
9844#define mmDC_COMBOPHYPLLREGS1_DFT_OUT 0x49cc
9845#define mmDC_COMBOPHYPLLREGS2_DFT_OUT 0x9a6c
9846#define mmDC_COMBOPHYPLLREGS3_DFT_OUT 0x9b0c
9847#define mmDC_COMBOPHYPLLREGS4_DFT_OUT 0x9bac
9848#define mmDC_COMBOPHYPLLREGS5_DFT_OUT 0x9c4c
9849#define mmDC_COMBOPHYPLLREGS6_DFT_OUT 0x9cec
9850#define mmDC_COMBOPHYPLLREGS7_DFT_OUT 0x9d8c
9851#define mmPLL_WRAP_CNTRL1 0x495e
9852#define mmDC_COMBOPHYPLLREGS0_PLL_WRAP_CNTRL1 0x495e
9853#define mmDC_COMBOPHYPLLREGS1_PLL_WRAP_CNTRL1 0x49fe
9854#define mmDC_COMBOPHYPLLREGS2_PLL_WRAP_CNTRL1 0x9a9e
9855#define mmDC_COMBOPHYPLLREGS3_PLL_WRAP_CNTRL1 0x9b3e
9856#define mmDC_COMBOPHYPLLREGS4_PLL_WRAP_CNTRL1 0x9bde
9857#define mmDC_COMBOPHYPLLREGS5_PLL_WRAP_CNTRL1 0x9c7e
9858#define mmDC_COMBOPHYPLLREGS6_PLL_WRAP_CNTRL1 0x9d1e
9859#define mmDC_COMBOPHYPLLREGS7_PLL_WRAP_CNTRL1 0x9dbe
9860#define mmPLL_WRAP_CNTRL 0x495f
9861#define mmDC_COMBOPHYPLLREGS0_PLL_WRAP_CNTRL 0x495f
9862#define mmDC_COMBOPHYPLLREGS1_PLL_WRAP_CNTRL 0x49ff
9863#define mmDC_COMBOPHYPLLREGS2_PLL_WRAP_CNTRL 0x9a9f
9864#define mmDC_COMBOPHYPLLREGS3_PLL_WRAP_CNTRL 0x9b3f
9865#define mmDC_COMBOPHYPLLREGS4_PLL_WRAP_CNTRL 0x9bdf
9866#define mmDC_COMBOPHYPLLREGS5_PLL_WRAP_CNTRL 0x9c7f
9867#define mmDC_COMBOPHYPLLREGS6_PLL_WRAP_CNTRL 0x9d1f
9868#define mmDC_COMBOPHYPLLREGS7_PLL_WRAP_CNTRL 0x9dbf
9869#define mmPPLL_VREG_CFG 0x1700
9870#define mmDC_DISPLAYPLLREGS0_PPLL_VREG_CFG 0x1700
9871#define mmDC_DISPLAYPLLREGS1_PPLL_VREG_CFG 0x172a
9872#define mmDC_DISPLAYPLLREGS2_PPLL_VREG_CFG 0x1754
9873#define mmPPLL_MODE_CNTL 0x1701
9874#define mmDC_DISPLAYPLLREGS0_PPLL_MODE_CNTL 0x1701
9875#define mmDC_DISPLAYPLLREGS1_PPLL_MODE_CNTL 0x172b
9876#define mmDC_DISPLAYPLLREGS2_PPLL_MODE_CNTL 0x1755
9877#define mmPPLL_FREQ_CTRL0 0x1702
9878#define mmDC_DISPLAYPLLREGS0_PPLL_FREQ_CTRL0 0x1702
9879#define mmDC_DISPLAYPLLREGS1_PPLL_FREQ_CTRL0 0x172c
9880#define mmDC_DISPLAYPLLREGS2_PPLL_FREQ_CTRL0 0x1756
9881#define mmPPLL_FREQ_CTRL1 0x1703
9882#define mmDC_DISPLAYPLLREGS0_PPLL_FREQ_CTRL1 0x1703
9883#define mmDC_DISPLAYPLLREGS1_PPLL_FREQ_CTRL1 0x172d
9884#define mmDC_DISPLAYPLLREGS2_PPLL_FREQ_CTRL1 0x1757
9885#define mmPPLL_FREQ_CTRL2 0x1704
9886#define mmDC_DISPLAYPLLREGS0_PPLL_FREQ_CTRL2 0x1704
9887#define mmDC_DISPLAYPLLREGS1_PPLL_FREQ_CTRL2 0x172e
9888#define mmDC_DISPLAYPLLREGS2_PPLL_FREQ_CTRL2 0x1758
9889#define mmPPLL_FREQ_CTRL3 0x1705
9890#define mmDC_DISPLAYPLLREGS0_PPLL_FREQ_CTRL3 0x1705
9891#define mmDC_DISPLAYPLLREGS1_PPLL_FREQ_CTRL3 0x172f
9892#define mmDC_DISPLAYPLLREGS2_PPLL_FREQ_CTRL3 0x1759
9893#define mmPPLL_BW_CTRL_COARSE 0x1706
9894#define mmDC_DISPLAYPLLREGS0_PPLL_BW_CTRL_COARSE 0x1706
9895#define mmDC_DISPLAYPLLREGS1_PPLL_BW_CTRL_COARSE 0x1730
9896#define mmDC_DISPLAYPLLREGS2_PPLL_BW_CTRL_COARSE 0x175a
9897#define mmPPLL_BW_CTRL_FINE 0x1708
9898#define mmDC_DISPLAYPLLREGS0_PPLL_BW_CTRL_FINE 0x1708
9899#define mmDC_DISPLAYPLLREGS1_PPLL_BW_CTRL_FINE 0x1732
9900#define mmDC_DISPLAYPLLREGS2_PPLL_BW_CTRL_FINE 0x175c
9901#define mmPPLL_CAL_CTRL 0x1709
9902#define mmDC_DISPLAYPLLREGS0_PPLL_CAL_CTRL 0x1709
9903#define mmDC_DISPLAYPLLREGS1_PPLL_CAL_CTRL 0x1733
9904#define mmDC_DISPLAYPLLREGS2_PPLL_CAL_CTRL 0x175d
9905#define mmPPLL_LOOP_CTRL 0x170a
9906#define mmDC_DISPLAYPLLREGS0_PPLL_LOOP_CTRL 0x170a
9907#define mmDC_DISPLAYPLLREGS1_PPLL_LOOP_CTRL 0x1734
9908#define mmDC_DISPLAYPLLREGS2_PPLL_LOOP_CTRL 0x175e
9909#define mmPPLL_REFCLK_CNTL 0x1718
9910#define mmDC_DISPLAYPLLREGS0_PPLL_REFCLK_CNTL 0x1718
9911#define mmDC_DISPLAYPLLREGS1_PPLL_REFCLK_CNTL 0x1742
9912#define mmDC_DISPLAYPLLREGS2_PPLL_REFCLK_CNTL 0x176c
9913#define mmPPLL_CLKOUT_CNTL 0x1719
9914#define mmDC_DISPLAYPLLREGS0_PPLL_CLKOUT_CNTL 0x1719
9915#define mmDC_DISPLAYPLLREGS1_PPLL_CLKOUT_CNTL 0x1743
9916#define mmDC_DISPLAYPLLREGS2_PPLL_CLKOUT_CNTL 0x176d
9917#define mmPPLL_DFT_CNTL 0x171a
9918#define mmDC_DISPLAYPLLREGS0_PPLL_DFT_CNTL 0x171a
9919#define mmDC_DISPLAYPLLREGS1_PPLL_DFT_CNTL 0x1744
9920#define mmDC_DISPLAYPLLREGS2_PPLL_DFT_CNTL 0x176e
9921#define mmPPLL_ANALOG_CNTL 0x171b
9922#define mmDC_DISPLAYPLLREGS0_PPLL_ANALOG_CNTL 0x171b
9923#define mmDC_DISPLAYPLLREGS1_PPLL_ANALOG_CNTL 0x1745
9924#define mmDC_DISPLAYPLLREGS2_PPLL_ANALOG_CNTL 0x176f
9925#define mmPPLL_POSTDIV 0x171c
9926#define mmDC_DISPLAYPLLREGS0_PPLL_POSTDIV 0x171c
9927#define mmDC_DISPLAYPLLREGS1_PPLL_POSTDIV 0x1746
9928#define mmDC_DISPLAYPLLREGS2_PPLL_POSTDIV 0x1770
9929#define mmPPLL_DEBUG0 0x1720
9930#define mmDC_DISPLAYPLLREGS0_PPLL_DEBUG0 0x1720
9931#define mmDC_DISPLAYPLLREGS1_PPLL_DEBUG0 0x174a
9932#define mmDC_DISPLAYPLLREGS2_PPLL_DEBUG0 0x1774
9933#define mmPPLL_OBSERVE0 0x1721
9934#define mmDC_DISPLAYPLLREGS0_PPLL_OBSERVE0 0x1721
9935#define mmDC_DISPLAYPLLREGS1_PPLL_OBSERVE0 0x174b
9936#define mmDC_DISPLAYPLLREGS2_PPLL_OBSERVE0 0x1775
9937#define mmPPLL_OBSERVE1 0x1722
9938#define mmDC_DISPLAYPLLREGS0_PPLL_OBSERVE1 0x1722
9939#define mmDC_DISPLAYPLLREGS1_PPLL_OBSERVE1 0x174c
9940#define mmDC_DISPLAYPLLREGS2_PPLL_OBSERVE1 0x1776
9941#define mmPPLL_UPDATE_CNTL 0x1724
9942#define mmDC_DISPLAYPLLREGS0_PPLL_UPDATE_CNTL 0x1724
9943#define mmDC_DISPLAYPLLREGS1_PPLL_UPDATE_CNTL 0x174e
9944#define mmDC_DISPLAYPLLREGS2_PPLL_UPDATE_CNTL 0x1778
9945#define mmPPLL_OBSERVE0_OUT 0x1725
9946#define mmDC_DISPLAYPLLREGS0_PPLL_OBSERVE0_OUT 0x1725
9947#define mmDC_DISPLAYPLLREGS1_PPLL_OBSERVE0_OUT 0x174f
9948#define mmDC_DISPLAYPLLREGS2_PPLL_OBSERVE0_OUT 0x1779
9949#define mmPPLL_STATUS_DEBUG1 0x1726
9950#define mmDC_DISPLAYPLLREGS0_PPLL_STATUS_DEBUG1 0x1726
9951#define mmDC_DISPLAYPLLREGS1_PPLL_STATUS_DEBUG1 0x1750
9952#define mmDC_DISPLAYPLLREGS2_PPLL_STATUS_DEBUG1 0x177a
9953#define mmPPLL_DEBUG_MUX_CNTL 0x1727
9954#define mmDC_DISPLAYPLLREGS0_PPLL_DEBUG_MUX_CNTL 0x1727
9955#define mmDC_DISPLAYPLLREGS1_PPLL_DEBUG_MUX_CNTL 0x1751
9956#define mmDC_DISPLAYPLLREGS2_PPLL_DEBUG_MUX_CNTL 0x177b
9957#define mmPPLL_DIV_UPDATE_DEBUG 0x1728
9958#define mmDC_DISPLAYPLLREGS0_PPLL_DIV_UPDATE_DEBUG 0x1728
9959#define mmDC_DISPLAYPLLREGS1_PPLL_DIV_UPDATE_DEBUG 0x1752
9960#define mmDC_DISPLAYPLLREGS2_PPLL_DIV_UPDATE_DEBUG 0x177c
9961#define mmPPLL_STATUS_DEBUG0 0x1729
9962#define mmDC_DISPLAYPLLREGS0_PPLL_STATUS_DEBUG0 0x1729
9963#define mmDC_DISPLAYPLLREGS1_PPLL_STATUS_DEBUG0 0x1753
9964#define mmDC_DISPLAYPLLREGS2_PPLL_STATUS_DEBUG0 0x177d
9965#define mmCOMP_EN_CTL 0x9dc0
9966#define mmDPCSTX_PHY_CNTL 0x48d0
9967#define mmDPCSTX0_DPCSTX_PHY_CNTL 0x48d0
9968#define mmDPCSTX1_DPCSTX_PHY_CNTL 0x4970
9969#define mmDPCSTX2_DPCSTX_PHY_CNTL 0x9a10
9970#define mmDPCSTX3_DPCSTX_PHY_CNTL 0x9ab0
9971#define mmDPCSTX4_DPCSTX_PHY_CNTL 0x9b50
9972#define mmDPCSTX5_DPCSTX_PHY_CNTL 0x9bf0
9973#define mmDPCSTX6_DPCSTX_PHY_CNTL 0x9c90
9974#define mmDPCSTX7_DPCSTX_PHY_CNTL 0x9d30
9975#define mmDPCSTX_TX_CLOCK_CNTL 0x48d1
9976#define mmDPCSTX0_DPCSTX_TX_CLOCK_CNTL 0x48d1
9977#define mmDPCSTX1_DPCSTX_TX_CLOCK_CNTL 0x4971
9978#define mmDPCSTX2_DPCSTX_TX_CLOCK_CNTL 0x9a11
9979#define mmDPCSTX3_DPCSTX_TX_CLOCK_CNTL 0x9ab1
9980#define mmDPCSTX4_DPCSTX_TX_CLOCK_CNTL 0x9b51
9981#define mmDPCSTX5_DPCSTX_TX_CLOCK_CNTL 0x9bf1
9982#define mmDPCSTX6_DPCSTX_TX_CLOCK_CNTL 0x9c91
9983#define mmDPCSTX7_DPCSTX_TX_CLOCK_CNTL 0x9d31
9984#define mmDPCSTX_TX_CNTL 0x48d3
9985#define mmDPCSTX0_DPCSTX_TX_CNTL 0x48d3
9986#define mmDPCSTX1_DPCSTX_TX_CNTL 0x4973
9987#define mmDPCSTX2_DPCSTX_TX_CNTL 0x9a13
9988#define mmDPCSTX3_DPCSTX_TX_CNTL 0x9ab3
9989#define mmDPCSTX4_DPCSTX_TX_CNTL 0x9b53
9990#define mmDPCSTX5_DPCSTX_TX_CNTL 0x9bf3
9991#define mmDPCSTX6_DPCSTX_TX_CNTL 0x9c93
9992#define mmDPCSTX7_DPCSTX_TX_CNTL 0x9d33
9993#define mmDPCSTX_CBUS_CNTL 0x48d5
9994#define mmDPCSTX0_DPCSTX_CBUS_CNTL 0x48d5
9995#define mmDPCSTX1_DPCSTX_CBUS_CNTL 0x4975
9996#define mmDPCSTX2_DPCSTX_CBUS_CNTL 0x9a15
9997#define mmDPCSTX3_DPCSTX_CBUS_CNTL 0x9ab5
9998#define mmDPCSTX4_DPCSTX_CBUS_CNTL 0x9b55
9999#define mmDPCSTX5_DPCSTX_CBUS_CNTL 0x9bf5
10000#define mmDPCSTX6_DPCSTX_CBUS_CNTL 0x9c95
10001#define mmDPCSTX7_DPCSTX_CBUS_CNTL 0x9d35
10002#define mmDPCSTX_REG_ERROR_STATUS 0x48d6
10003#define mmDPCSTX0_DPCSTX_REG_ERROR_STATUS 0x48d6
10004#define mmDPCSTX1_DPCSTX_REG_ERROR_STATUS 0x4976
10005#define mmDPCSTX2_DPCSTX_REG_ERROR_STATUS 0x9a16
10006#define mmDPCSTX3_DPCSTX_REG_ERROR_STATUS 0x9ab6
10007#define mmDPCSTX4_DPCSTX_REG_ERROR_STATUS 0x9b56
10008#define mmDPCSTX5_DPCSTX_REG_ERROR_STATUS 0x9bf6
10009#define mmDPCSTX6_DPCSTX_REG_ERROR_STATUS 0x9c96
10010#define mmDPCSTX7_DPCSTX_REG_ERROR_STATUS 0x9d36
10011#define mmDPCSTX_TX_ERROR_STATUS 0x48d7
10012#define mmDPCSTX0_DPCSTX_TX_ERROR_STATUS 0x48d7
10013#define mmDPCSTX1_DPCSTX_TX_ERROR_STATUS 0x4977
10014#define mmDPCSTX2_DPCSTX_TX_ERROR_STATUS 0x9a17
10015#define mmDPCSTX3_DPCSTX_TX_ERROR_STATUS 0x9ab7
10016#define mmDPCSTX4_DPCSTX_TX_ERROR_STATUS 0x9b57
10017#define mmDPCSTX5_DPCSTX_TX_ERROR_STATUS 0x9bf7
10018#define mmDPCSTX6_DPCSTX_TX_ERROR_STATUS 0x9c97
10019#define mmDPCSTX7_DPCSTX_TX_ERROR_STATUS 0x9d37
10020#define mmDPCSTX_PLL_UPDATE_ADDR 0x48d8
10021#define mmDPCSTX0_DPCSTX_PLL_UPDATE_ADDR 0x48d8
10022#define mmDPCSTX1_DPCSTX_PLL_UPDATE_ADDR 0x4978
10023#define mmDPCSTX2_DPCSTX_PLL_UPDATE_ADDR 0x9a18
10024#define mmDPCSTX3_DPCSTX_PLL_UPDATE_ADDR 0x9ab8
10025#define mmDPCSTX4_DPCSTX_PLL_UPDATE_ADDR 0x9b58
10026#define mmDPCSTX5_DPCSTX_PLL_UPDATE_ADDR 0x9bf8
10027#define mmDPCSTX6_DPCSTX_PLL_UPDATE_ADDR 0x9c98
10028#define mmDPCSTX7_DPCSTX_PLL_UPDATE_ADDR 0x9d38
10029#define mmDPCSTX_PLL_UPDATE_DATA 0x48d9
10030#define mmDPCSTX0_DPCSTX_PLL_UPDATE_DATA 0x48d9
10031#define mmDPCSTX1_DPCSTX_PLL_UPDATE_DATA 0x4979
10032#define mmDPCSTX2_DPCSTX_PLL_UPDATE_DATA 0x9a19
10033#define mmDPCSTX3_DPCSTX_PLL_UPDATE_DATA 0x9ab9
10034#define mmDPCSTX4_DPCSTX_PLL_UPDATE_DATA 0x9b59
10035#define mmDPCSTX5_DPCSTX_PLL_UPDATE_DATA 0x9bf9
10036#define mmDPCSTX6_DPCSTX_PLL_UPDATE_DATA 0x9c99
10037#define mmDPCSTX7_DPCSTX_PLL_UPDATE_DATA 0x9d39
10038#define mmDPCSTX_INDEX_MODE_ADDR 0x48da
10039#define mmDPCSTX0_DPCSTX_INDEX_MODE_ADDR 0x48da
10040#define mmDPCSTX1_DPCSTX_INDEX_MODE_ADDR 0x497a
10041#define mmDPCSTX2_DPCSTX_INDEX_MODE_ADDR 0x9a1a
10042#define mmDPCSTX3_DPCSTX_INDEX_MODE_ADDR 0x9aba
10043#define mmDPCSTX4_DPCSTX_INDEX_MODE_ADDR 0x9b5a
10044#define mmDPCSTX5_DPCSTX_INDEX_MODE_ADDR 0x9bfa
10045#define mmDPCSTX6_DPCSTX_INDEX_MODE_ADDR 0x9c9a
10046#define mmDPCSTX7_DPCSTX_INDEX_MODE_ADDR 0x9d3a
10047#define mmDPCSTX_INDEX_MODE_DATA 0x48db
10048#define mmDPCSTX0_DPCSTX_INDEX_MODE_DATA 0x48db
10049#define mmDPCSTX1_DPCSTX_INDEX_MODE_DATA 0x497b
10050#define mmDPCSTX2_DPCSTX_INDEX_MODE_DATA 0x9a1b
10051#define mmDPCSTX3_DPCSTX_INDEX_MODE_DATA 0x9abb
10052#define mmDPCSTX4_DPCSTX_INDEX_MODE_DATA 0x9b5b
10053#define mmDPCSTX5_DPCSTX_INDEX_MODE_DATA 0x9bfb
10054#define mmDPCSTX6_DPCSTX_INDEX_MODE_DATA 0x9c9b
10055#define mmDPCSTX7_DPCSTX_INDEX_MODE_DATA 0x9d3b
10056#define mmDPCSTX_DEBUG_CONFIG 0x48dc
10057#define mmDPCSTX0_DPCSTX_DEBUG_CONFIG 0x48dc
10058#define mmDPCSTX1_DPCSTX_DEBUG_CONFIG 0x497c
10059#define mmDPCSTX2_DPCSTX_DEBUG_CONFIG 0x9a1c
10060#define mmDPCSTX3_DPCSTX_DEBUG_CONFIG 0x9abc
10061#define mmDPCSTX4_DPCSTX_DEBUG_CONFIG 0x9b5c
10062#define mmDPCSTX5_DPCSTX_DEBUG_CONFIG 0x9bfc
10063#define mmDPCSTX6_DPCSTX_DEBUG_CONFIG 0x9c9c
10064#define mmDPCSTX7_DPCSTX_DEBUG_CONFIG 0x9d3c
10065#define mmDPCSTX_TEST_DEBUG_DATA 0x48dd
10066#define mmDPCSTX0_DPCSTX_TEST_DEBUG_DATA 0x48dd
10067#define mmDPCSTX1_DPCSTX_TEST_DEBUG_DATA 0x497d
10068#define mmDPCSTX2_DPCSTX_TEST_DEBUG_DATA 0x9a1d
10069#define mmDPCSTX3_DPCSTX_TEST_DEBUG_DATA 0x9abd
10070#define mmDPCSTX4_DPCSTX_TEST_DEBUG_DATA 0x9b5d
10071#define mmDPCSTX5_DPCSTX_TEST_DEBUG_DATA 0x9bfd
10072#define mmDPCSTX6_DPCSTX_TEST_DEBUG_DATA 0x9c9d
10073#define mmDPCSTX7_DPCSTX_TEST_DEBUG_DATA 0x9d3d
10074
10075#endif /* DCE_11_2_D_H */
diff --git a/drivers/gpu/drm/amd/include/asic_reg/dce/dce_11_2_enum.h b/drivers/gpu/drm/amd/include/asic_reg/dce/dce_11_2_enum.h
new file mode 100644
index 000000000000..b2ea4202d7bd
--- /dev/null
+++ b/drivers/gpu/drm/amd/include/asic_reg/dce/dce_11_2_enum.h
@@ -0,0 +1,6813 @@
1/*
2 * DCE_11_2 Register documentation
3 *
4 * Copyright (C) 2016 Advanced Micro Devices, Inc.
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included
14 * in all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
17 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE COPYRIGHT HOLDER(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN
20 * AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
21 * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
22 */
23
24#ifndef DCE_11_2_ENUM_H
25#define DCE_11_2_ENUM_H
26
27typedef enum CRTC_CONTROL_CRTC_START_POINT_CNTL {
28 CRTC_CONTROL_CRTC_START_POINT_CNTL_NORMAL = 0x0,
29 CRTC_CONTROL_CRTC_START_POINT_CNTL_DP = 0x1,
30} CRTC_CONTROL_CRTC_START_POINT_CNTL;
31typedef enum CRTC_CONTROL_CRTC_FIELD_NUMBER_CNTL {
32 CRTC_CONTROL_CRTC_FIELD_NUMBER_CNTL_NORMAL = 0x0,
33 CRTC_CONTROL_CRTC_FIELD_NUMBER_CNTL_DP = 0x1,
34} CRTC_CONTROL_CRTC_FIELD_NUMBER_CNTL;
35typedef enum CRTC_CONTROL_CRTC_DISABLE_POINT_CNTL {
36 CRTC_CONTROL_CRTC_DISABLE_POINT_CNTL_DISABLE = 0x0,
37 CRTC_CONTROL_CRTC_DISABLE_POINT_CNTL_DISABLE_CURRENT= 0x1,
38 CRTC_CONTROL_CRTC_DISABLE_POINT_CNTL_RESERVED = 0x2,
39 CRTC_CONTROL_CRTC_DISABLE_POINT_CNTL_DISABLE_FIRST= 0x3,
40} CRTC_CONTROL_CRTC_DISABLE_POINT_CNTL;
41typedef enum CRTC_CONTROL_CRTC_FIELD_NUMBER_POLARITY {
42 CRTC_CONTROL_CRTC_FIELD_NUMBER_POLARITY_FALSE = 0x0,
43 CRTC_CONTROL_CRTC_FIELD_NUMBER_POLARITY_TRUE = 0x1,
44} CRTC_CONTROL_CRTC_FIELD_NUMBER_POLARITY;
45typedef enum CRTC_CONTROL_CRTC_DISP_READ_REQUEST_DISABLE {
46 CRTC_CONTROL_CRTC_DISP_READ_REQUEST_DISABLE_FALSE= 0x0,
47 CRTC_CONTROL_CRTC_DISP_READ_REQUEST_DISABLE_TRUE = 0x1,
48} CRTC_CONTROL_CRTC_DISP_READ_REQUEST_DISABLE;
49typedef enum CRTC_CONTROL_CRTC_SOF_PULL_EN {
50 CRTC_CONTROL_CRTC_SOF_PULL_EN_FALSE = 0x0,
51 CRTC_CONTROL_CRTC_SOF_PULL_EN_TRUE = 0x1,
52} CRTC_CONTROL_CRTC_SOF_PULL_EN;
53typedef enum CRTC_H_SYNC_B_CNTL_CRTC_H_SYNC_B_POL {
54 CRTC_H_SYNC_B_CNTL_CRTC_H_SYNC_B_POL_FALSE = 0x0,
55 CRTC_H_SYNC_B_CNTL_CRTC_H_SYNC_B_POL_TRUE = 0x1,
56} CRTC_H_SYNC_B_CNTL_CRTC_H_SYNC_B_POL;
57typedef enum CRTC_V_TOTAL_CONTROL_CRTC_V_TOTAL_MAX_SEL {
58 CRTC_V_TOTAL_CONTROL_CRTC_V_TOTAL_MAX_SEL_FALSE = 0x0,
59 CRTC_V_TOTAL_CONTROL_CRTC_V_TOTAL_MAX_SEL_TRUE = 0x1,
60} CRTC_V_TOTAL_CONTROL_CRTC_V_TOTAL_MAX_SEL;
61typedef enum CRTC_V_TOTAL_CONTROL_CRTC_V_TOTAL_MIN_SEL {
62 CRTC_V_TOTAL_CONTROL_CRTC_V_TOTAL_MIN_SEL_FALSE = 0x0,
63 CRTC_V_TOTAL_CONTROL_CRTC_V_TOTAL_MIN_SEL_TRUE = 0x1,
64} CRTC_V_TOTAL_CONTROL_CRTC_V_TOTAL_MIN_SEL;
65typedef enum CRTC_V_TOTAL_CONTROL_CRTC_SET_V_TOTAL_MIN_MASK_EN {
66 CRTC_V_TOTAL_CONTROL_CRTC_SET_V_TOTAL_MIN_MASK_EN_FALSE= 0x0,
67 CRTC_V_TOTAL_CONTROL_CRTC_SET_V_TOTAL_MIN_MASK_EN_TRUE= 0x1,
68} CRTC_V_TOTAL_CONTROL_CRTC_SET_V_TOTAL_MIN_MASK_EN;
69typedef enum CRTC_V_TOTAL_CONTROL_CRTC_FORCE_LOCK_TO_MASTER_VSYNC {
70 CRTC_V_TOTAL_CONTROL_CRTC_FORCE_LOCK_TO_MASTER_VSYNC_DISABLE= 0x0,
71 CRTC_V_TOTAL_CONTROL_CRTC_FORCE_LOCK_TO_MASTER_VSYNC_ENABLE= 0x1,
72} CRTC_V_TOTAL_CONTROL_CRTC_FORCE_LOCK_TO_MASTER_VSYNC;
73typedef enum CRTC_V_TOTAL_CONTROL_CRTC_FORCE_LOCK_ON_EVENT {
74 CRTC_V_TOTAL_CONTROL_CRTC_FORCE_LOCK_ON_EVENT_DISABLE= 0x0,
75 CRTC_V_TOTAL_CONTROL_CRTC_FORCE_LOCK_ON_EVENT_ENABLE= 0x1,
76} CRTC_V_TOTAL_CONTROL_CRTC_FORCE_LOCK_ON_EVENT;
77typedef enum CRTC_V_TOTAL_CONTROL_CRTC_SET_V_TOTAL_MIN_MASK {
78 CRTC_V_TOTAL_CONTROL_CRTC_SET_V_TOTAL_MIN_MASK_FRAME_START= 0x0,
79 CRTC_V_TOTAL_CONTROL_CRTC_SET_V_TOTAL_MIN_MASK_CRTC_TRIG_A= 0x1,
80 CRTC_V_TOTAL_CONTROL_CRTC_SET_V_TOTAL_MIN_MASK_CRTC_TRIG_B= 0x2,
81 CRTC_V_TOTAL_CONTROL_CRTC_SET_V_TOTAL_MIN_MASK_CURSOR_CHANGE= 0x3,
82 CRTC_V_TOTAL_CONTROL_CRTC_SET_V_TOTAL_MIN_MASK_OTHER_CLIENT= 0x4,
83 CRTC_V_TOTAL_CONTROL_CRTC_SET_V_TOTAL_MIN_MASK_MC_DC_REGION0= 0x5,
84 CRTC_V_TOTAL_CONTROL_CRTC_SET_V_TOTAL_MIN_MASK_MC_DC_REGION1= 0x6,
85 CRTC_V_TOTAL_CONTROL_CRTC_SET_V_TOTAL_MIN_MASK_MC_DC_REGION2= 0x7,
86 CRTC_V_TOTAL_CONTROL_CRTC_SET_V_TOTAL_MIN_MASK_MC_DC_REGION3= 0x8,
87 CRTC_V_TOTAL_CONTROL_CRTC_SET_V_TOTAL_MIN_MASK_GRAPHIC_UPDATE_PENDING= 0x9,
88 CRTC_V_TOTAL_CONTROL_CRTC_SET_V_TOTAL_MIN_MASK_RESERVED2= 0xa,
89 CRTC_V_TOTAL_CONTROL_CRTC_SET_V_TOTAL_MIN_MASK_INVALID= 0xb,
90 CRTC_V_TOTAL_CONTROL_CRTC_SET_V_TOTAL_MIN_MASK_DOUBLE_BUFFER= 0xc,
91 CRTC_V_TOTAL_CONTROL_CRTC_SET_V_TOTAL_MIN_MASK_D1CRTC_VERT_COUNT_NOM= 0xd,
92 CRTC_V_TOTAL_CONTROL_CRTC_SET_V_TOTAL_MIN_MASK_D1CRTC_VERT_COUNT= 0xe,
93 CRTC_V_TOTAL_CONTROL_CRTC_SET_V_TOTAL_MIN_MASK_RESERVED= 0xf,
94} CRTC_V_TOTAL_CONTROL_CRTC_SET_V_TOTAL_MIN_MASK;
95typedef enum CRTC_V_TOTAL_INT_STATUS_CRTC_SET_V_TOTAL_MIN_EVENT_OCCURED_ACK {
96 CRTC_V_TOTAL_INT_STATUS_CRTC_SET_V_TOTAL_MIN_EVENT_OCCURED_ACK_FALSE= 0x0,
97 CRTC_V_TOTAL_INT_STATUS_CRTC_SET_V_TOTAL_MIN_EVENT_OCCURED_ACK_TRUE= 0x1,
98} CRTC_V_TOTAL_INT_STATUS_CRTC_SET_V_TOTAL_MIN_EVENT_OCCURED_ACK;
99typedef enum CRTC_VSYNC_NOM_INT_STATUS_CRTC_VSYNC_NOM_INT_CLEAR {
100 CRTC_VSYNC_NOM_INT_STATUS_CRTC_VSYNC_NOM_INT_CLEAR_FALSE= 0x0,
101 CRTC_VSYNC_NOM_INT_STATUS_CRTC_VSYNC_NOM_INT_CLEAR_TRUE= 0x1,
102} CRTC_VSYNC_NOM_INT_STATUS_CRTC_VSYNC_NOM_INT_CLEAR;
103typedef enum CRTC_V_SYNC_B_CNTL_CRTC_V_SYNC_B_POL {
104 CRTC_V_SYNC_B_CNTL_CRTC_V_SYNC_B_POL_FALSE = 0x0,
105 CRTC_V_SYNC_B_CNTL_CRTC_V_SYNC_B_POL_TRUE = 0x1,
106} CRTC_V_SYNC_B_CNTL_CRTC_V_SYNC_B_POL;
107typedef enum CRTC_DTMTEST_CNTL_CRTC_DTMTEST_CRTC_EN {
108 CRTC_DTMTEST_CNTL_CRTC_DTMTEST_CRTC_EN_FALSE = 0x0,
109 CRTC_DTMTEST_CNTL_CRTC_DTMTEST_CRTC_EN_TRUE = 0x1,
110} CRTC_DTMTEST_CNTL_CRTC_DTMTEST_CRTC_EN;
111typedef enum CRTC_TRIGA_CNTL_CRTC_TRIGA_SOURCE_SELECT {
112 CRTC_TRIGA_CNTL_CRTC_TRIGA_SOURCE_SELECT_VSYNCA_OTHER= 0x1,
113 CRTC_TRIGA_CNTL_CRTC_TRIGA_SOURCE_SELECT_HSYNCA_OTHER= 0x2,
114 CRTC_TRIGA_CNTL_CRTC_TRIGA_SOURCE_SELECT_GENERICF= 0x5,
115 CRTC_TRIGA_CNTL_CRTC_TRIGA_SOURCE_SELECT_GENERICE= 0x6,
116 CRTC_TRIGA_CNTL_CRTC_TRIGA_SOURCE_SELECT_VSYNCA = 0x7,
117 CRTC_TRIGA_CNTL_CRTC_TRIGA_SOURCE_SELECT_HSYNCA = 0x8,
118 CRTC_TRIGA_CNTL_CRTC_TRIGA_SOURCE_SELECT_VSYNCB = 0x9,
119 CRTC_TRIGA_CNTL_CRTC_TRIGA_SOURCE_SELECT_HSYNCB = 0xa,
120 CRTC_TRIGA_CNTL_CRTC_TRIGA_SOURCE_SELECT_HPD1 = 0xb,
121 CRTC_TRIGA_CNTL_CRTC_TRIGA_SOURCE_SELECT_HPD2 = 0xc,
122 CRTC_TRIGA_CNTL_CRTC_TRIGA_SOURCE_SELECT_GENERICD= 0xd,
123 CRTC_TRIGA_CNTL_CRTC_TRIGA_SOURCE_SELECT_GENERICC= 0xe,
124 CRTC_TRIGA_CNTL_CRTC_TRIGA_SOURCE_SELECT_IGSL0 = 0x10,
125 CRTC_TRIGA_CNTL_CRTC_TRIGA_SOURCE_SELECT_IGSL1 = 0x11,
126 CRTC_TRIGA_CNTL_CRTC_TRIGA_SOURCE_SELECT_IGSL2 = 0x12,
127 CRTC_TRIGA_CNTL_CRTC_TRIGA_SOURCE_SELECT_IBLON = 0x13,
128 CRTC_TRIGA_CNTL_CRTC_TRIGA_SOURCE_SELECT_GENERICA= 0x14,
129 CRTC_TRIGA_CNTL_CRTC_TRIGA_SOURCE_SELECT_GENERICB= 0x15,
130 CRTC_TRIGA_CNTL_CRTC_TRIGA_SOURCE_SELECT_IGSL_ALLOW= 0x16,
131 CRTC_TRIGA_CNTL_CRTC_TRIGA_SOURCE_SELECT_MANUAL_FLOW= 0x17,
132} CRTC_TRIGA_CNTL_CRTC_TRIGA_SOURCE_SELECT;
133typedef enum CRTC_TRIGA_CNTL_CRTC_TRIGA_POLARITY_SELECT {
134 CRTC_TRIGA_CNTL_CRTC_TRIGA_POLARITY_SELECT_INTERLACE= 0x1,
135 CRTC_TRIGA_CNTL_CRTC_TRIGA_POLARITY_SELECT_GENERICA= 0x2,
136 CRTC_TRIGA_CNTL_CRTC_TRIGA_POLARITY_SELECT_GENERICB= 0x3,
137 CRTC_TRIGA_CNTL_CRTC_TRIGA_POLARITY_SELECT_HSYNCA= 0x4,
138 CRTC_TRIGA_CNTL_CRTC_TRIGA_POLARITY_SELECT_HSYNCB= 0x5,
139 CRTC_TRIGA_CNTL_CRTC_TRIGA_POLARITY_SELECT_VIDEO = 0x6,
140 CRTC_TRIGA_CNTL_CRTC_TRIGA_POLARITY_SELECT_GENERICC= 0x7,
141} CRTC_TRIGA_CNTL_CRTC_TRIGA_POLARITY_SELECT;
142typedef enum CRTC_TRIGA_CNTL_CRTC_TRIGA_RESYNC_BYPASS_EN {
143 CRTC_TRIGA_CNTL_CRTC_TRIGA_RESYNC_BYPASS_EN_FALSE= 0x0,
144 CRTC_TRIGA_CNTL_CRTC_TRIGA_RESYNC_BYPASS_EN_TRUE = 0x1,
145} CRTC_TRIGA_CNTL_CRTC_TRIGA_RESYNC_BYPASS_EN;
146typedef enum CRTC_TRIGA_CNTL_CRTC_TRIGA_CLEAR {
147 CRTC_TRIGA_CNTL_CRTC_TRIGA_CLEAR_FALSE = 0x0,
148 CRTC_TRIGA_CNTL_CRTC_TRIGA_CLEAR_TRUE = 0x1,
149} CRTC_TRIGA_CNTL_CRTC_TRIGA_CLEAR;
150typedef enum CRTC_TRIGB_CNTL_CRTC_TRIGB_SOURCE_SELECT {
151 CRTC_TRIGB_CNTL_CRTC_TRIGB_SOURCE_SELECT_VSYNCA_OTHER= 0x1,
152 CRTC_TRIGB_CNTL_CRTC_TRIGB_SOURCE_SELECT_HSYNCA_OTHER= 0x2,
153 CRTC_TRIGB_CNTL_CRTC_TRIGB_SOURCE_SELECT_GENERICF= 0x5,
154 CRTC_TRIGB_CNTL_CRTC_TRIGB_SOURCE_SELECT_GENERICE= 0x6,
155 CRTC_TRIGB_CNTL_CRTC_TRIGB_SOURCE_SELECT_VSYNCA = 0x7,
156 CRTC_TRIGB_CNTL_CRTC_TRIGB_SOURCE_SELECT_HSYNCA = 0x8,
157 CRTC_TRIGB_CNTL_CRTC_TRIGB_SOURCE_SELECT_VSYNCB = 0x9,
158 CRTC_TRIGB_CNTL_CRTC_TRIGB_SOURCE_SELECT_HSYNCB = 0xa,
159 CRTC_TRIGB_CNTL_CRTC_TRIGB_SOURCE_SELECT_HPD1 = 0xb,
160 CRTC_TRIGB_CNTL_CRTC_TRIGB_SOURCE_SELECT_HPD2 = 0xc,
161 CRTC_TRIGB_CNTL_CRTC_TRIGB_SOURCE_SELECT_GENERICD= 0xd,
162 CRTC_TRIGB_CNTL_CRTC_TRIGB_SOURCE_SELECT_GENERICC= 0xe,
163 CRTC_TRIGB_CNTL_CRTC_TRIGB_SOURCE_SELECT_IGSL0 = 0x10,
164 CRTC_TRIGB_CNTL_CRTC_TRIGB_SOURCE_SELECT_IGSL1 = 0x11,
165 CRTC_TRIGB_CNTL_CRTC_TRIGB_SOURCE_SELECT_IGSL2 = 0x12,
166 CRTC_TRIGB_CNTL_CRTC_TRIGB_SOURCE_SELECT_IBLON = 0x13,
167 CRTC_TRIGB_CNTL_CRTC_TRIGB_SOURCE_SELECT_GENERICA= 0x14,
168 CRTC_TRIGB_CNTL_CRTC_TRIGB_SOURCE_SELECT_GENERICB= 0x15,
169 CRTC_TRIGB_CNTL_CRTC_TRIGB_SOURCE_SELECT_IGSL_ALLOW= 0x16,
170 CRTC_TRIGB_CNTL_CRTC_TRIGB_SOURCE_SELECT_MANUAL_FLOW= 0x17,
171} CRTC_TRIGB_CNTL_CRTC_TRIGB_SOURCE_SELECT;
172typedef enum CRTC_TRIGB_CNTL_CRTC_TRIGB_POLARITY_SELECT {
173 CRTC_TRIGB_CNTL_CRTC_TRIGB_POLARITY_SELECT_INTERLACE= 0x1,
174 CRTC_TRIGB_CNTL_CRTC_TRIGB_POLARITY_SELECT_GENERICA= 0x2,
175 CRTC_TRIGB_CNTL_CRTC_TRIGB_POLARITY_SELECT_GENERICB= 0x3,
176 CRTC_TRIGB_CNTL_CRTC_TRIGB_POLARITY_SELECT_HSYNCA= 0x4,
177 CRTC_TRIGB_CNTL_CRTC_TRIGB_POLARITY_SELECT_HSYNCB= 0x5,
178 CRTC_TRIGB_CNTL_CRTC_TRIGB_POLARITY_SELECT_VIDEO = 0x6,
179 CRTC_TRIGB_CNTL_CRTC_TRIGB_POLARITY_SELECT_GENERICC= 0x7,
180} CRTC_TRIGB_CNTL_CRTC_TRIGB_POLARITY_SELECT;
181typedef enum CRTC_TRIGB_CNTL_CRTC_TRIGB_RESYNC_BYPASS_EN {
182 CRTC_TRIGB_CNTL_CRTC_TRIGB_RESYNC_BYPASS_EN_FALSE= 0x0,
183 CRTC_TRIGB_CNTL_CRTC_TRIGB_RESYNC_BYPASS_EN_TRUE = 0x1,
184} CRTC_TRIGB_CNTL_CRTC_TRIGB_RESYNC_BYPASS_EN;
185typedef enum CRTC_TRIGB_CNTL_CRTC_TRIGB_CLEAR {
186 CRTC_TRIGB_CNTL_CRTC_TRIGB_CLEAR_FALSE = 0x0,
187 CRTC_TRIGB_CNTL_CRTC_TRIGB_CLEAR_TRUE = 0x1,
188} CRTC_TRIGB_CNTL_CRTC_TRIGB_CLEAR;
189typedef enum CRTC_FORCE_COUNT_NOW_CNTL_CRTC_FORCE_COUNT_NOW_MODE {
190 CRTC_FORCE_COUNT_NOW_CNTL_CRTC_FORCE_COUNT_NOW_MODE_DISABLE= 0x0,
191 CRTC_FORCE_COUNT_NOW_CNTL_CRTC_FORCE_COUNT_NOW_MODE_HCOUNT= 0x1,
192 CRTC_FORCE_COUNT_NOW_CNTL_CRTC_FORCE_COUNT_NOW_MODE_HCOUNT_VCOUNT= 0x2,
193 CRTC_FORCE_COUNT_NOW_CNTL_CRTC_FORCE_COUNT_NOW_MODE_RESERVED= 0x3,
194} CRTC_FORCE_COUNT_NOW_CNTL_CRTC_FORCE_COUNT_NOW_MODE;
195typedef enum CRTC_FORCE_COUNT_NOW_CNTL_CRTC_FORCE_COUNT_NOW_CHECK {
196 CRTC_FORCE_COUNT_NOW_CNTL_CRTC_FORCE_COUNT_NOW_CHECK_FALSE= 0x0,
197 CRTC_FORCE_COUNT_NOW_CNTL_CRTC_FORCE_COUNT_NOW_CHECK_TRUE= 0x1,
198} CRTC_FORCE_COUNT_NOW_CNTL_CRTC_FORCE_COUNT_NOW_CHECK;
199typedef enum CRTC_FORCE_COUNT_NOW_CNTL_CRTC_FORCE_COUNT_NOW_TRIG_SEL {
200 CRTC_FORCE_COUNT_NOW_CNTL_CRTC_FORCE_COUNT_NOW_TRIG_SEL_FALSE= 0x0,
201 CRTC_FORCE_COUNT_NOW_CNTL_CRTC_FORCE_COUNT_NOW_TRIG_SEL_TRUE= 0x1,
202} CRTC_FORCE_COUNT_NOW_CNTL_CRTC_FORCE_COUNT_NOW_TRIG_SEL;
203typedef enum CRTC_FORCE_COUNT_NOW_CNTL_CRTC_FORCE_COUNT_NOW_CLEAR {
204 CRTC_FORCE_COUNT_NOW_CNTL_CRTC_FORCE_COUNT_NOW_CLEAR_FALSE= 0x0,
205 CRTC_FORCE_COUNT_NOW_CNTL_CRTC_FORCE_COUNT_NOW_CLEAR_TRUE= 0x1,
206} CRTC_FORCE_COUNT_NOW_CNTL_CRTC_FORCE_COUNT_NOW_CLEAR;
207typedef enum CRTC_FLOW_CONTROL_CRTC_FLOW_CONTROL_SOURCE_SELECT {
208 CRTC_FLOW_CONTROL_CRTC_FLOW_CONTROL_SOURCE_SELECT_LOGIC0= 0x0,
209 CRTC_FLOW_CONTROL_CRTC_FLOW_CONTROL_SOURCE_SELECT_GENERICF= 0x1,
210 CRTC_FLOW_CONTROL_CRTC_FLOW_CONTROL_SOURCE_SELECT_GENERICE= 0x2,
211 CRTC_FLOW_CONTROL_CRTC_FLOW_CONTROL_SOURCE_SELECT_HPD1= 0x3,
212 CRTC_FLOW_CONTROL_CRTC_FLOW_CONTROL_SOURCE_SELECT_HPD2= 0x4,
213 CRTC_FLOW_CONTROL_CRTC_FLOW_CONTROL_SOURCE_SELECT_DDC1DATA= 0x5,
214 CRTC_FLOW_CONTROL_CRTC_FLOW_CONTROL_SOURCE_SELECT_DDC1CLK= 0x6,
215 CRTC_FLOW_CONTROL_CRTC_FLOW_CONTROL_SOURCE_SELECT_DDC2DATA= 0x7,
216 CRTC_FLOW_CONTROL_CRTC_FLOW_CONTROL_SOURCE_SELECT_DDC2CLK= 0x8,
217 CRTC_FLOW_CONTROL_CRTC_FLOW_CONTROL_SOURCE_SELECT_DVOCLK= 0x9,
218 CRTC_FLOW_CONTROL_CRTC_FLOW_CONTROL_SOURCE_SELECT_MANUAL= 0xa,
219 CRTC_FLOW_CONTROL_CRTC_FLOW_CONTROL_SOURCE_SELECT_LOGIC1= 0xb,
220 CRTC_FLOW_CONTROL_CRTC_FLOW_CONTROL_SOURCE_SELECT_GENERICB= 0xc,
221 CRTC_FLOW_CONTROL_CRTC_FLOW_CONTROL_SOURCE_SELECT_GENERICA= 0xd,
222 CRTC_FLOW_CONTROL_CRTC_FLOW_CONTROL_SOURCE_SELECT_GENERICD= 0xe,
223 CRTC_FLOW_CONTROL_CRTC_FLOW_CONTROL_SOURCE_SELECT_GENERICC= 0xf,
224} CRTC_FLOW_CONTROL_CRTC_FLOW_CONTROL_SOURCE_SELECT;
225typedef enum CRTC_FLOW_CONTROL_CRTC_FLOW_CONTROL_POLARITY {
226 CRTC_FLOW_CONTROL_CRTC_FLOW_CONTROL_POLARITY_FALSE= 0x0,
227 CRTC_FLOW_CONTROL_CRTC_FLOW_CONTROL_POLARITY_TRUE= 0x1,
228} CRTC_FLOW_CONTROL_CRTC_FLOW_CONTROL_POLARITY;
229typedef enum CRTC_FLOW_CONTROL_CRTC_FLOW_CONTROL_GRANULARITY {
230 CRTC_FLOW_CONTROL_CRTC_FLOW_CONTROL_GRANULARITY_FALSE= 0x0,
231 CRTC_FLOW_CONTROL_CRTC_FLOW_CONTROL_GRANULARITY_TRUE= 0x1,
232} CRTC_FLOW_CONTROL_CRTC_FLOW_CONTROL_GRANULARITY;
233typedef enum CRTC_STEREO_FORCE_NEXT_EYE_CRTC_STEREO_FORCE_NEXT_EYE {
234 CRTC_STEREO_FORCE_NEXT_EYE_CRTC_STEREO_FORCE_NEXT_EYE_NO= 0x0,
235 CRTC_STEREO_FORCE_NEXT_EYE_CRTC_STEREO_FORCE_NEXT_EYE_RIGHT= 0x1,
236 CRTC_STEREO_FORCE_NEXT_EYE_CRTC_STEREO_FORCE_NEXT_EYE_LEFT= 0x2,
237 CRTC_STEREO_FORCE_NEXT_EYE_CRTC_STEREO_FORCE_NEXT_EYE_RESERVED= 0x3,
238} CRTC_STEREO_FORCE_NEXT_EYE_CRTC_STEREO_FORCE_NEXT_EYE;
239typedef enum CRTC_CONTROL_CRTC_MASTER_EN {
240 CRTC_CONTROL_CRTC_MASTER_EN_FALSE = 0x0,
241 CRTC_CONTROL_CRTC_MASTER_EN_TRUE = 0x1,
242} CRTC_CONTROL_CRTC_MASTER_EN;
243typedef enum CRTC_BLANK_CONTROL_CRTC_BLANK_DATA_EN {
244 CRTC_BLANK_CONTROL_CRTC_BLANK_DATA_EN_FALSE = 0x0,
245 CRTC_BLANK_CONTROL_CRTC_BLANK_DATA_EN_TRUE = 0x1,
246} CRTC_BLANK_CONTROL_CRTC_BLANK_DATA_EN;
247typedef enum CRTC_BLANK_CONTROL_CRTC_BLANK_DE_MODE {
248 CRTC_BLANK_CONTROL_CRTC_BLANK_DE_MODE_FALSE = 0x0,
249 CRTC_BLANK_CONTROL_CRTC_BLANK_DE_MODE_TRUE = 0x1,
250} CRTC_BLANK_CONTROL_CRTC_BLANK_DE_MODE;
251typedef enum CRTC_INTERLACE_CONTROL_CRTC_INTERLACE_ENABLE {
252 CRTC_INTERLACE_CONTROL_CRTC_INTERLACE_ENABLE_FALSE= 0x0,
253 CRTC_INTERLACE_CONTROL_CRTC_INTERLACE_ENABLE_TRUE= 0x1,
254} CRTC_INTERLACE_CONTROL_CRTC_INTERLACE_ENABLE;
255typedef enum CRTC_INTERLACE_CONTROL_CRTC_INTERLACE_FORCE_NEXT_FIELD {
256 CRTC_INTERLACE_CONTROL_CRTC_INTERLACE_FORCE_NEXT_FIELD_NOT= 0x0,
257 CRTC_INTERLACE_CONTROL_CRTC_INTERLACE_FORCE_NEXT_FIELD_ODD= 0x1,
258 CRTC_INTERLACE_CONTROL_CRTC_INTERLACE_FORCE_NEXT_FIELD_EVEN= 0x2,
259 CRTC_INTERLACE_CONTROL_CRTC_INTERLACE_FORCE_NEXT_FIELD_NOT2= 0x3,
260} CRTC_INTERLACE_CONTROL_CRTC_INTERLACE_FORCE_NEXT_FIELD;
261typedef enum CRTC_FIELD_INDICATION_CONTROL_CRTC_FIELD_INDICATION_OUTPUT_POLARITY {
262 CRTC_FIELD_INDICATION_CONTROL_CRTC_FIELD_INDICATION_OUTPUT_POLARITY_FALSE= 0x0,
263 CRTC_FIELD_INDICATION_CONTROL_CRTC_FIELD_INDICATION_OUTPUT_POLARITY_TRUE= 0x1,
264} CRTC_FIELD_INDICATION_CONTROL_CRTC_FIELD_INDICATION_OUTPUT_POLARITY;
265typedef enum CRTC_FIELD_INDICATION_CONTROL_CRTC_FIELD_ALIGNMENT {
266 CRTC_FIELD_INDICATION_CONTROL_CRTC_FIELD_ALIGNMENT_FALSE= 0x0,
267 CRTC_FIELD_INDICATION_CONTROL_CRTC_FIELD_ALIGNMENT_TRUE= 0x1,
268} CRTC_FIELD_INDICATION_CONTROL_CRTC_FIELD_ALIGNMENT;
269typedef enum CRTC_COUNT_CONTROL_CRTC_HORZ_COUNT_BY2_EN {
270 CRTC_COUNT_CONTROL_CRTC_HORZ_COUNT_BY2_EN_FALSE = 0x0,
271 CRTC_COUNT_CONTROL_CRTC_HORZ_COUNT_BY2_EN_TRUE = 0x1,
272} CRTC_COUNT_CONTROL_CRTC_HORZ_COUNT_BY2_EN;
273typedef enum CRTC_MANUAL_FORCE_VSYNC_NEXT_LINE_CRTC_MANUAL_FORCE_VSYNC_NEXT_LINE {
274 CRTC_MANUAL_FORCE_VSYNC_NEXT_LINE_CRTC_MANUAL_FORCE_VSYNC_NEXT_LINE_FALSE= 0x0,
275 CRTC_MANUAL_FORCE_VSYNC_NEXT_LINE_CRTC_MANUAL_FORCE_VSYNC_NEXT_LINE_TRUE= 0x1,
276} CRTC_MANUAL_FORCE_VSYNC_NEXT_LINE_CRTC_MANUAL_FORCE_VSYNC_NEXT_LINE;
277typedef enum CRTC_VERT_SYNC_CONTROL_CRTC_FORCE_VSYNC_NEXT_LINE_CLEAR {
278 CRTC_VERT_SYNC_CONTROL_CRTC_FORCE_VSYNC_NEXT_LINE_CLEAR_FALSE= 0x0,
279 CRTC_VERT_SYNC_CONTROL_CRTC_FORCE_VSYNC_NEXT_LINE_CLEAR_TRUE= 0x1,
280} CRTC_VERT_SYNC_CONTROL_CRTC_FORCE_VSYNC_NEXT_LINE_CLEAR;
281typedef enum CRTC_VERT_SYNC_CONTROL_CRTC_AUTO_FORCE_VSYNC_MODE {
282 CRTC_VERT_SYNC_CONTROL_CRTC_AUTO_FORCE_VSYNC_MODE_DISABLE= 0x0,
283 CRTC_VERT_SYNC_CONTROL_CRTC_AUTO_FORCE_VSYNC_MODE_TRIGGERA= 0x1,
284 CRTC_VERT_SYNC_CONTROL_CRTC_AUTO_FORCE_VSYNC_MODE_TRIGGERB= 0x2,
285 CRTC_VERT_SYNC_CONTROL_CRTC_AUTO_FORCE_VSYNC_MODE_RESERVED= 0x3,
286} CRTC_VERT_SYNC_CONTROL_CRTC_AUTO_FORCE_VSYNC_MODE;
287typedef enum CRTC_STEREO_CONTROL_CRTC_STEREO_SYNC_OUTPUT_POLARITY {
288 CRTC_STEREO_CONTROL_CRTC_STEREO_SYNC_OUTPUT_POLARITY_FALSE= 0x0,
289 CRTC_STEREO_CONTROL_CRTC_STEREO_SYNC_OUTPUT_POLARITY_TRUE= 0x1,
290} CRTC_STEREO_CONTROL_CRTC_STEREO_SYNC_OUTPUT_POLARITY;
291typedef enum CRTC_STEREO_CONTROL_CRTC_STEREO_SYNC_SELECT_POLARITY {
292 CRTC_STEREO_CONTROL_CRTC_STEREO_SYNC_SELECT_POLARITY_FALSE= 0x0,
293 CRTC_STEREO_CONTROL_CRTC_STEREO_SYNC_SELECT_POLARITY_TRUE= 0x1,
294} CRTC_STEREO_CONTROL_CRTC_STEREO_SYNC_SELECT_POLARITY;
295typedef enum CRTC_STEREO_CONTROL_CRTC_STEREO_EYE_FLAG_POLARITY {
296 CRTC_STEREO_CONTROL_CRTC_STEREO_EYE_FLAG_POLARITY_FALSE= 0x0,
297 CRTC_STEREO_CONTROL_CRTC_STEREO_EYE_FLAG_POLARITY_TRUE= 0x1,
298} CRTC_STEREO_CONTROL_CRTC_STEREO_EYE_FLAG_POLARITY;
299typedef enum CRTC_STEREO_CONTROL_CRTC_STEREO_EN {
300 CRTC_STEREO_CONTROL_CRTC_STEREO_EN_FALSE = 0x0,
301 CRTC_STEREO_CONTROL_CRTC_STEREO_EN_TRUE = 0x1,
302} CRTC_STEREO_CONTROL_CRTC_STEREO_EN;
303typedef enum CRTC_SNAPSHOT_STATUS_CRTC_SNAPSHOT_CLEAR {
304 CRTC_SNAPSHOT_STATUS_CRTC_SNAPSHOT_CLEAR_FALSE = 0x0,
305 CRTC_SNAPSHOT_STATUS_CRTC_SNAPSHOT_CLEAR_TRUE = 0x1,
306} CRTC_SNAPSHOT_STATUS_CRTC_SNAPSHOT_CLEAR;
307typedef enum CRTC_SNAPSHOT_CONTROL_CRTC_AUTO_SNAPSHOT_TRIG_SEL {
308 CRTC_SNAPSHOT_CONTROL_CRTC_AUTO_SNAPSHOT_TRIG_SEL_DISABLE= 0x0,
309 CRTC_SNAPSHOT_CONTROL_CRTC_AUTO_SNAPSHOT_TRIG_SEL_TRIGGERA= 0x1,
310 CRTC_SNAPSHOT_CONTROL_CRTC_AUTO_SNAPSHOT_TRIG_SEL_TRIGGERB= 0x2,
311 CRTC_SNAPSHOT_CONTROL_CRTC_AUTO_SNAPSHOT_TRIG_SEL_RESERVED= 0x3,
312} CRTC_SNAPSHOT_CONTROL_CRTC_AUTO_SNAPSHOT_TRIG_SEL;
313typedef enum CRTC_START_LINE_CONTROL_CRTC_PROGRESSIVE_START_LINE_EARLY {
314 CRTC_START_LINE_CONTROL_CRTC_PROGRESSIVE_START_LINE_EARLY_FALSE= 0x0,
315 CRTC_START_LINE_CONTROL_CRTC_PROGRESSIVE_START_LINE_EARLY_TRUE= 0x1,
316} CRTC_START_LINE_CONTROL_CRTC_PROGRESSIVE_START_LINE_EARLY;
317typedef enum CRTC_START_LINE_CONTROL_CRTC_INTERLACE_START_LINE_EARLY {
318 CRTC_START_LINE_CONTROL_CRTC_INTERLACE_START_LINE_EARLY_FALSE= 0x0,
319 CRTC_START_LINE_CONTROL_CRTC_INTERLACE_START_LINE_EARLY_TRUE= 0x1,
320} CRTC_START_LINE_CONTROL_CRTC_INTERLACE_START_LINE_EARLY;
321typedef enum CRTC_START_LINE_CONTROL_CRTC_LEGACY_REQUESTOR_EN {
322 CRTC_START_LINE_CONTROL_CRTC_LEGACY_REQUESTOR_EN_FALSE= 0x0,
323 CRTC_START_LINE_CONTROL_CRTC_LEGACY_REQUESTOR_EN_TRUE= 0x1,
324} CRTC_START_LINE_CONTROL_CRTC_LEGACY_REQUESTOR_EN;
325typedef enum CRTC_START_LINE_CONTROL_CRTC_PREFETCH_EN {
326 CRTC_START_LINE_CONTROL_CRTC_PREFETCH_EN_FALSE = 0x0,
327 CRTC_START_LINE_CONTROL_CRTC_PREFETCH_EN_TRUE = 0x1,
328} CRTC_START_LINE_CONTROL_CRTC_PREFETCH_EN;
329typedef enum CRTC_INTERRUPT_CONTROL_CRTC_SNAPSHOT_INT_MSK {
330 CRTC_INTERRUPT_CONTROL_CRTC_SNAPSHOT_INT_MSK_FALSE= 0x0,
331 CRTC_INTERRUPT_CONTROL_CRTC_SNAPSHOT_INT_MSK_TRUE= 0x1,
332} CRTC_INTERRUPT_CONTROL_CRTC_SNAPSHOT_INT_MSK;
333typedef enum CRTC_INTERRUPT_CONTROL_CRTC_SNAPSHOT_INT_TYPE {
334 CRTC_INTERRUPT_CONTROL_CRTC_SNAPSHOT_INT_TYPE_FALSE= 0x0,
335 CRTC_INTERRUPT_CONTROL_CRTC_SNAPSHOT_INT_TYPE_TRUE= 0x1,
336} CRTC_INTERRUPT_CONTROL_CRTC_SNAPSHOT_INT_TYPE;
337typedef enum CRTC_INTERRUPT_CONTROL_CRTC_V_UPDATE_INT_MSK {
338 CRTC_INTERRUPT_CONTROL_CRTC_V_UPDATE_INT_MSK_FALSE= 0x0,
339 CRTC_INTERRUPT_CONTROL_CRTC_V_UPDATE_INT_MSK_TRUE= 0x1,
340} CRTC_INTERRUPT_CONTROL_CRTC_V_UPDATE_INT_MSK;
341typedef enum CRTC_INTERRUPT_CONTROL_CRTC_V_UPDATE_INT_TYPE {
342 CRTC_INTERRUPT_CONTROL_CRTC_V_UPDATE_INT_TYPE_FALSE= 0x0,
343 CRTC_INTERRUPT_CONTROL_CRTC_V_UPDATE_INT_TYPE_TRUE= 0x1,
344} CRTC_INTERRUPT_CONTROL_CRTC_V_UPDATE_INT_TYPE;
345typedef enum CRTC_INTERRUPT_CONTROL_CRTC_FORCE_COUNT_NOW_INT_MSK {
346 CRTC_INTERRUPT_CONTROL_CRTC_FORCE_COUNT_NOW_INT_MSK_FALSE= 0x0,
347 CRTC_INTERRUPT_CONTROL_CRTC_FORCE_COUNT_NOW_INT_MSK_TRUE= 0x1,
348} CRTC_INTERRUPT_CONTROL_CRTC_FORCE_COUNT_NOW_INT_MSK;
349typedef enum CRTC_INTERRUPT_CONTROL_CRTC_FORCE_COUNT_NOW_INT_TYPE {
350 CRTC_INTERRUPT_CONTROL_CRTC_FORCE_COUNT_NOW_INT_TYPE_FALSE= 0x0,
351 CRTC_INTERRUPT_CONTROL_CRTC_FORCE_COUNT_NOW_INT_TYPE_TRUE= 0x1,
352} CRTC_INTERRUPT_CONTROL_CRTC_FORCE_COUNT_NOW_INT_TYPE;
353typedef enum CRTC_INTERRUPT_CONTROL_CRTC_FORCE_VSYNC_NEXT_LINE_INT_MSK {
354 CRTC_INTERRUPT_CONTROL_CRTC_FORCE_VSYNC_NEXT_LINE_INT_MSK_FALSE= 0x0,
355 CRTC_INTERRUPT_CONTROL_CRTC_FORCE_VSYNC_NEXT_LINE_INT_MSK_TRUE= 0x1,
356} CRTC_INTERRUPT_CONTROL_CRTC_FORCE_VSYNC_NEXT_LINE_INT_MSK;
357typedef enum CRTC_INTERRUPT_CONTROL_CRTC_FORCE_VSYNC_NEXT_LINE_INT_TYPE {
358 CRTC_INTERRUPT_CONTROL_CRTC_FORCE_VSYNC_NEXT_LINE_INT_TYPE_FALSE= 0x0,
359 CRTC_INTERRUPT_CONTROL_CRTC_FORCE_VSYNC_NEXT_LINE_INT_TYPE_TRUE= 0x1,
360} CRTC_INTERRUPT_CONTROL_CRTC_FORCE_VSYNC_NEXT_LINE_INT_TYPE;
361typedef enum CRTC_INTERRUPT_CONTROL_CRTC_TRIGA_INT_MSK {
362 CRTC_INTERRUPT_CONTROL_CRTC_TRIGA_INT_MSK_FALSE = 0x0,
363 CRTC_INTERRUPT_CONTROL_CRTC_TRIGA_INT_MSK_TRUE = 0x1,
364} CRTC_INTERRUPT_CONTROL_CRTC_TRIGA_INT_MSK;
365typedef enum CRTC_INTERRUPT_CONTROL_CRTC_TRIGA_INT_TYPE {
366 CRTC_INTERRUPT_CONTROL_CRTC_TRIGA_INT_TYPE_FALSE = 0x0,
367 CRTC_INTERRUPT_CONTROL_CRTC_TRIGA_INT_TYPE_TRUE = 0x1,
368} CRTC_INTERRUPT_CONTROL_CRTC_TRIGA_INT_TYPE;
369typedef enum CRTC_INTERRUPT_CONTROL_CRTC_TRIGB_INT_MSK {
370 CRTC_INTERRUPT_CONTROL_CRTC_TRIGB_INT_MSK_FALSE = 0x0,
371 CRTC_INTERRUPT_CONTROL_CRTC_TRIGB_INT_MSK_TRUE = 0x1,
372} CRTC_INTERRUPT_CONTROL_CRTC_TRIGB_INT_MSK;
373typedef enum CRTC_INTERRUPT_CONTROL_CRTC_TRIGB_INT_TYPE {
374 CRTC_INTERRUPT_CONTROL_CRTC_TRIGB_INT_TYPE_FALSE = 0x0,
375 CRTC_INTERRUPT_CONTROL_CRTC_TRIGB_INT_TYPE_TRUE = 0x1,
376} CRTC_INTERRUPT_CONTROL_CRTC_TRIGB_INT_TYPE;
377typedef enum CRTC_INTERRUPT_CONTROL_CRTC_VSYNC_NOM_INT_MSK {
378 CRTC_INTERRUPT_CONTROL_CRTC_VSYNC_NOM_INT_MSK_FALSE= 0x0,
379 CRTC_INTERRUPT_CONTROL_CRTC_VSYNC_NOM_INT_MSK_TRUE= 0x1,
380} CRTC_INTERRUPT_CONTROL_CRTC_VSYNC_NOM_INT_MSK;
381typedef enum CRTC_INTERRUPT_CONTROL_CRTC_VSYNC_NOM_INT_TYPE {
382 CRTC_INTERRUPT_CONTROL_CRTC_VSYNC_NOM_INT_TYPE_FALSE= 0x0,
383 CRTC_INTERRUPT_CONTROL_CRTC_VSYNC_NOM_INT_TYPE_TRUE= 0x1,
384} CRTC_INTERRUPT_CONTROL_CRTC_VSYNC_NOM_INT_TYPE;
385typedef enum CRTC_INTERRUPT_CONTROL_CRTC_GSL_VSYNC_GAP_INT_MSK {
386 CRTC_INTERRUPT_CONTROL_CRTC_GSL_VSYNC_GAP_INT_MSK_FALSE= 0x0,
387 CRTC_INTERRUPT_CONTROL_CRTC_GSL_VSYNC_GAP_INT_MSK_TRUE= 0x1,
388} CRTC_INTERRUPT_CONTROL_CRTC_GSL_VSYNC_GAP_INT_MSK;
389typedef enum CRTC_INTERRUPT_CONTROL_CRTC_GSL_VSYNC_GAP_INT_TYPE {
390 CRTC_INTERRUPT_CONTROL_CRTC_GSL_VSYNC_GAP_INT_TYPE_FALSE= 0x0,
391 CRTC_INTERRUPT_CONTROL_CRTC_GSL_VSYNC_GAP_INT_TYPE_TRUE= 0x1,
392} CRTC_INTERRUPT_CONTROL_CRTC_GSL_VSYNC_GAP_INT_TYPE;
393typedef enum CRTC_UPDATE_LOCK_CRTC_UPDATE_LOCK {
394 CRTC_UPDATE_LOCK_CRTC_UPDATE_LOCK_FALSE = 0x0,
395 CRTC_UPDATE_LOCK_CRTC_UPDATE_LOCK_TRUE = 0x1,
396} CRTC_UPDATE_LOCK_CRTC_UPDATE_LOCK;
397typedef enum CRTC_DOUBLE_BUFFER_CONTROL_CRTC_UPDATE_INSTANTLY {
398 CRTC_DOUBLE_BUFFER_CONTROL_CRTC_UPDATE_INSTANTLY_FALSE= 0x0,
399 CRTC_DOUBLE_BUFFER_CONTROL_CRTC_UPDATE_INSTANTLY_TRUE= 0x1,
400} CRTC_DOUBLE_BUFFER_CONTROL_CRTC_UPDATE_INSTANTLY;
401typedef enum CRTC_DOUBLE_BUFFER_CONTROL_CRTC_BLANK_DATA_DOUBLE_BUFFER_EN {
402 CRTC_DOUBLE_BUFFER_CONTROL_CRTC_BLANK_DATA_DOUBLE_BUFFER_EN_FALSE= 0x0,
403 CRTC_DOUBLE_BUFFER_CONTROL_CRTC_BLANK_DATA_DOUBLE_BUFFER_EN_TRUE= 0x1,
404} CRTC_DOUBLE_BUFFER_CONTROL_CRTC_BLANK_DATA_DOUBLE_BUFFER_EN;
405typedef enum CRTC_VGA_PARAMETER_CAPTURE_MODE_CRTC_VGA_PARAMETER_CAPTURE_MODE {
406 CRTC_VGA_PARAMETER_CAPTURE_MODE_CRTC_VGA_PARAMETER_CAPTURE_MODE_FALSE= 0x0,
407 CRTC_VGA_PARAMETER_CAPTURE_MODE_CRTC_VGA_PARAMETER_CAPTURE_MODE_TRUE= 0x1,
408} CRTC_VGA_PARAMETER_CAPTURE_MODE_CRTC_VGA_PARAMETER_CAPTURE_MODE;
409typedef enum CRTC_TEST_PATTERN_CONTROL_CRTC_TEST_PATTERN_EN {
410 CRTC_TEST_PATTERN_CONTROL_CRTC_TEST_PATTERN_EN_FALSE= 0x0,
411 CRTC_TEST_PATTERN_CONTROL_CRTC_TEST_PATTERN_EN_TRUE= 0x1,
412} CRTC_TEST_PATTERN_CONTROL_CRTC_TEST_PATTERN_EN;
413typedef enum CRTC_TEST_PATTERN_CONTROL_CRTC_TEST_PATTERN_MODE {
414 CRTC_TEST_PATTERN_CONTROL_CRTC_TEST_PATTERN_MODE_RGB= 0x0,
415 CRTC_TEST_PATTERN_CONTROL_CRTC_TEST_PATTERN_MODE_YCBCR601= 0x1,
416 CRTC_TEST_PATTERN_CONTROL_CRTC_TEST_PATTERN_MODE_YCBCR709= 0x2,
417 CRTC_TEST_PATTERN_CONTROL_CRTC_TEST_PATTERN_MODE_VBARS= 0x3,
418 CRTC_TEST_PATTERN_CONTROL_CRTC_TEST_PATTERN_MODE_HBARS= 0x4,
419 CRTC_TEST_PATTERN_CONTROL_CRTC_TEST_PATTERN_MODE_SRRGB= 0x5,
420 CRTC_TEST_PATTERN_CONTROL_CRTC_TEST_PATTERN_MODE_DRRGB= 0x6,
421 CRTC_TEST_PATTERN_CONTROL_CRTC_TEST_PATTERN_MODE_XRBIAS= 0x7,
422} CRTC_TEST_PATTERN_CONTROL_CRTC_TEST_PATTERN_MODE;
423typedef enum CRTC_TEST_PATTERN_CONTROL_CRTC_TEST_PATTERN_DYNAMIC_RANGE {
424 CRTC_TEST_PATTERN_CONTROL_CRTC_TEST_PATTERN_DYNAMIC_RANGE_FALSE= 0x0,
425 CRTC_TEST_PATTERN_CONTROL_CRTC_TEST_PATTERN_DYNAMIC_RANGE_TRUE= 0x1,
426} CRTC_TEST_PATTERN_CONTROL_CRTC_TEST_PATTERN_DYNAMIC_RANGE;
427typedef enum CRTC_TEST_PATTERN_CONTROL_CRTC_TEST_PATTERN_COLOR_FORMAT {
428 CRTC_TEST_PATTERN_CONTROL_CRTC_TEST_PATTERN_COLOR_FORMAT_6BPC= 0x0,
429 CRTC_TEST_PATTERN_CONTROL_CRTC_TEST_PATTERN_COLOR_FORMAT_8BPC= 0x1,
430 CRTC_TEST_PATTERN_CONTROL_CRTC_TEST_PATTERN_COLOR_FORMAT_10BPC= 0x2,
431 CRTC_TEST_PATTERN_CONTROL_CRTC_TEST_PATTERN_COLOR_FORMAT_RESERVED= 0x3,
432} CRTC_TEST_PATTERN_CONTROL_CRTC_TEST_PATTERN_COLOR_FORMAT;
433typedef enum MASTER_UPDATE_LOCK_MASTER_UPDATE_LOCK {
434 MASTER_UPDATE_LOCK_MASTER_UPDATE_LOCK_FALSE = 0x0,
435 MASTER_UPDATE_LOCK_MASTER_UPDATE_LOCK_TRUE = 0x1,
436} MASTER_UPDATE_LOCK_MASTER_UPDATE_LOCK;
437typedef enum MASTER_UPDATE_LOCK_GSL_CONTROL_MASTER_UPDATE_LOCK {
438 MASTER_UPDATE_LOCK_GSL_CONTROL_MASTER_UPDATE_LOCK_FALSE= 0x0,
439 MASTER_UPDATE_LOCK_GSL_CONTROL_MASTER_UPDATE_LOCK_TRUE= 0x1,
440} MASTER_UPDATE_LOCK_GSL_CONTROL_MASTER_UPDATE_LOCK;
441typedef enum MASTER_UPDATE_LOCK_UNDERFLOW_UPDATE_LOCK {
442 MASTER_UPDATE_LOCK_UNDERFLOW_UPDATE_LOCK_FALSE = 0x0,
443 MASTER_UPDATE_LOCK_UNDERFLOW_UPDATE_LOCK_TRUE = 0x1,
444} MASTER_UPDATE_LOCK_UNDERFLOW_UPDATE_LOCK;
445typedef enum MASTER_UPDATE_MODE_MASTER_UPDATE_MODE {
446 MASTER_UPDATE_MODE_MASTER_UPDATE_MODE_BETWEEN = 0x0,
447 MASTER_UPDATE_MODE_MASTER_UPDATE_MODE_HSYNCA = 0x1,
448 MASTER_UPDATE_MODE_MASTER_UPDATE_MODE_VSYNCA = 0x2,
449 MASTER_UPDATE_MODE_MASTER_UPDATE_MODE_BEFORE = 0x3,
450} MASTER_UPDATE_MODE_MASTER_UPDATE_MODE;
451typedef enum MASTER_UPDATE_MODE_MASTER_UPDATE_INTERLACED_MODE {
452 MASTER_UPDATE_MODE_MASTER_UPDATE_INTERLACED_MODE_BOTH= 0x0,
453 MASTER_UPDATE_MODE_MASTER_UPDATE_INTERLACED_MODE_EVEN= 0x1,
454 MASTER_UPDATE_MODE_MASTER_UPDATE_INTERLACED_MODE_ODD= 0x2,
455 MASTER_UPDATE_MODE_MASTER_UPDATE_INTERLACED_MODE_RESERVED= 0x3,
456} MASTER_UPDATE_MODE_MASTER_UPDATE_INTERLACED_MODE;
457typedef enum CRTC_MVP_INBAND_CNTL_INSERT_CRTC_MVP_INBAND_OUT_MODE {
458 CRTC_MVP_INBAND_CNTL_INSERT_CRTC_MVP_INBAND_OUT_MODE_DISABLE= 0x0,
459 CRTC_MVP_INBAND_CNTL_INSERT_CRTC_MVP_INBAND_OUT_MODE_DEBUG= 0x1,
460 CRTC_MVP_INBAND_CNTL_INSERT_CRTC_MVP_INBAND_OUT_MODE_NORMAL= 0x2,
461} CRTC_MVP_INBAND_CNTL_INSERT_CRTC_MVP_INBAND_OUT_MODE;
462typedef enum CRTC_MVP_STATUS_CRTC_FLIP_NOW_CLEAR {
463 CRTC_MVP_STATUS_CRTC_FLIP_NOW_CLEAR_FALSE = 0x0,
464 CRTC_MVP_STATUS_CRTC_FLIP_NOW_CLEAR_TRUE = 0x1,
465} CRTC_MVP_STATUS_CRTC_FLIP_NOW_CLEAR;
466typedef enum CRTC_MVP_STATUS_CRTC_AFR_HSYNC_SWITCH_DONE_CLEAR {
467 CRTC_MVP_STATUS_CRTC_AFR_HSYNC_SWITCH_DONE_CLEAR_FALSE= 0x0,
468 CRTC_MVP_STATUS_CRTC_AFR_HSYNC_SWITCH_DONE_CLEAR_TRUE= 0x1,
469} CRTC_MVP_STATUS_CRTC_AFR_HSYNC_SWITCH_DONE_CLEAR;
470typedef enum CRTC_V_UPDATE_INT_STATUS_CRTC_V_UPDATE_INT_CLEAR {
471 CRTC_V_UPDATE_INT_STATUS_CRTC_V_UPDATE_INT_CLEAR_FALSE= 0x0,
472 CRTC_V_UPDATE_INT_STATUS_CRTC_V_UPDATE_INT_CLEAR_TRUE= 0x1,
473} CRTC_V_UPDATE_INT_STATUS_CRTC_V_UPDATE_INT_CLEAR;
474typedef enum CRTC_VERTICAL_INTERRUPT0_CONTROL_CRTC_VERTICAL_INTERRUPT0_OUTPUT_POLARITY {
475 CRTC_VERTICAL_INTERRUPT0_CONTROL_CRTC_VERTICAL_INTERRUPT0_OUTPUT_POLARITY_FALSE= 0x0,
476 CRTC_VERTICAL_INTERRUPT0_CONTROL_CRTC_VERTICAL_INTERRUPT0_OUTPUT_POLARITY_TRUE= 0x1,
477} CRTC_VERTICAL_INTERRUPT0_CONTROL_CRTC_VERTICAL_INTERRUPT0_OUTPUT_POLARITY;
478typedef enum CRTC_VERTICAL_INTERRUPT0_CONTROL_CRTC_VERTICAL_INTERRUPT0_INT_ENABLE {
479 CRTC_VERTICAL_INTERRUPT0_CONTROL_CRTC_VERTICAL_INTERRUPT0_INT_ENABLE_FALSE= 0x0,
480 CRTC_VERTICAL_INTERRUPT0_CONTROL_CRTC_VERTICAL_INTERRUPT0_INT_ENABLE_TRUE= 0x1,
481} CRTC_VERTICAL_INTERRUPT0_CONTROL_CRTC_VERTICAL_INTERRUPT0_INT_ENABLE;
482typedef enum CRTC_VERTICAL_INTERRUPT0_CONTROL_CRTC_VERTICAL_INTERRUPT0_CLEAR {
483 CRTC_VERTICAL_INTERRUPT0_CONTROL_CRTC_VERTICAL_INTERRUPT0_CLEAR_FALSE= 0x0,
484 CRTC_VERTICAL_INTERRUPT0_CONTROL_CRTC_VERTICAL_INTERRUPT0_CLEAR_TRUE= 0x1,
485} CRTC_VERTICAL_INTERRUPT0_CONTROL_CRTC_VERTICAL_INTERRUPT0_CLEAR;
486typedef enum CRTC_VERTICAL_INTERRUPT0_CONTROL_CRTC_VERTICAL_INTERRUPT0_INT_TYPE {
487 CRTC_VERTICAL_INTERRUPT0_CONTROL_CRTC_VERTICAL_INTERRUPT0_INT_TYPE_FALSE= 0x0,
488 CRTC_VERTICAL_INTERRUPT0_CONTROL_CRTC_VERTICAL_INTERRUPT0_INT_TYPE_TRUE= 0x1,
489} CRTC_VERTICAL_INTERRUPT0_CONTROL_CRTC_VERTICAL_INTERRUPT0_INT_TYPE;
490typedef enum CRTC_VERTICAL_INTERRUPT1_CONTROL_CRTC_VERTICAL_INTERRUPT1_CLEAR {
491 CRTC_VERTICAL_INTERRUPT1_CONTROL_CRTC_VERTICAL_INTERRUPT1_CLEAR_CLEAR_FALSE= 0x0,
492 CRTC_VERTICAL_INTERRUPT1_CONTROL_CRTC_VERTICAL_INTERRUPT1_CLEAR_TRUE= 0x1,
493} CRTC_VERTICAL_INTERRUPT1_CONTROL_CRTC_VERTICAL_INTERRUPT1_CLEAR;
494typedef enum CRTC_VERTICAL_INTERRUPT1_CONTROL_CRTC_VERTICAL_INTERRUPT1_INT_ENABLE {
495 CRTC_VERTICAL_INTERRUPT1_CONTROL_CRTC_VERTICAL_INTERRUPT1_INT_ENABLE_FALSE= 0x0,
496 CRTC_VERTICAL_INTERRUPT1_CONTROL_CRTC_VERTICAL_INTERRUPT1_INT_ENABLE_TRUE= 0x1,
497} CRTC_VERTICAL_INTERRUPT1_CONTROL_CRTC_VERTICAL_INTERRUPT1_INT_ENABLE;
498typedef enum CRTC_VERTICAL_INTERRUPT1_CONTROL_CRTC_VERTICAL_INTERRUPT1_INT_TYPE {
499 CRTC_VERTICAL_INTERRUPT1_CONTROL_CRTC_VERTICAL_INTERRUPT1_INT_TYPE_FALSE= 0x0,
500 CRTC_VERTICAL_INTERRUPT1_CONTROL_CRTC_VERTICAL_INTERRUPT1_INT_TYPE_TRUE= 0x1,
501} CRTC_VERTICAL_INTERRUPT1_CONTROL_CRTC_VERTICAL_INTERRUPT1_INT_TYPE;
502typedef enum CRTC_VERTICAL_INTERRUPT2_CONTROL_CRTC_VERTICAL_INTERRUPT2_CLEAR {
503 CRTC_VERTICAL_INTERRUPT2_CONTROL_CRTC_VERTICAL_INTERRUPT2_CLEAR_CLEAR_FALSE= 0x0,
504 CRTC_VERTICAL_INTERRUPT2_CONTROL_CRTC_VERTICAL_INTERRUPT2_CLEAR_TRUE= 0x1,
505} CRTC_VERTICAL_INTERRUPT2_CONTROL_CRTC_VERTICAL_INTERRUPT2_CLEAR;
506typedef enum CRTC_VERTICAL_INTERRUPT2_CONTROL_CRTC_VERTICAL_INTERRUPT2_INT_ENABLE {
507 CRTC_VERTICAL_INTERRUPT2_CONTROL_CRTC_VERTICAL_INTERRUPT2_INT_ENABLE_FALSE= 0x0,
508 CRTC_VERTICAL_INTERRUPT2_CONTROL_CRTC_VERTICAL_INTERRUPT2_INT_ENABLE_TRUE= 0x1,
509} CRTC_VERTICAL_INTERRUPT2_CONTROL_CRTC_VERTICAL_INTERRUPT2_INT_ENABLE;
510typedef enum CRTC_VERTICAL_INTERRUPT2_CONTROL_CRTC_VERTICAL_INTERRUPT2_INT_TYPE {
511 CRTC_VERTICAL_INTERRUPT2_CONTROL_CRTC_VERTICAL_INTERRUPT2_INT_TYPE_FALSE= 0x0,
512 CRTC_VERTICAL_INTERRUPT2_CONTROL_CRTC_VERTICAL_INTERRUPT2_INT_TYPE_TRUE= 0x1,
513} CRTC_VERTICAL_INTERRUPT2_CONTROL_CRTC_VERTICAL_INTERRUPT2_INT_TYPE;
514typedef enum CRTC_CRC_CNTL_CRTC_CRC_EN {
515 CRTC_CRC_CNTL_CRTC_CRC_EN_FALSE = 0x0,
516 CRTC_CRC_CNTL_CRTC_CRC_EN_TRUE = 0x1,
517} CRTC_CRC_CNTL_CRTC_CRC_EN;
518typedef enum CRTC_CRC_CNTL_CRTC_CRC_CONT_EN {
519 CRTC_CRC_CNTL_CRTC_CRC_CONT_EN_FALSE = 0x0,
520 CRTC_CRC_CNTL_CRTC_CRC_CONT_EN_TRUE = 0x1,
521} CRTC_CRC_CNTL_CRTC_CRC_CONT_EN;
522typedef enum CRTC_CRC_CNTL_CRTC_CRC_STEREO_MODE {
523 CRTC_CRC_CNTL_CRTC_CRC_STEREO_MODE_LEFT = 0x0,
524 CRTC_CRC_CNTL_CRTC_CRC_STEREO_MODE_RIGHT = 0x1,
525 CRTC_CRC_CNTL_CRTC_CRC_STEREO_MODE_BOTH_EYES = 0x2,
526 CRTC_CRC_CNTL_CRTC_CRC_STEREO_MODE_BOTH_FIELDS = 0x3,
527} CRTC_CRC_CNTL_CRTC_CRC_STEREO_MODE;
528typedef enum CRTC_CRC_CNTL_CRTC_CRC_INTERLACE_MODE {
529 CRTC_CRC_CNTL_CRTC_CRC_INTERLACE_MODE_TOP = 0x0,
530 CRTC_CRC_CNTL_CRTC_CRC_INTERLACE_MODE_BOTTOM = 0x1,
531 CRTC_CRC_CNTL_CRTC_CRC_INTERLACE_MODE_BOTH_BOTTOM= 0x2,
532 CRTC_CRC_CNTL_CRTC_CRC_INTERLACE_MODE_BOTH_FIELD = 0x3,
533} CRTC_CRC_CNTL_CRTC_CRC_INTERLACE_MODE;
534typedef enum CRTC_CRC_CNTL_CRTC_CRC_USE_NEW_AND_REPEATED_PIXELS {
535 CRTC_CRC_CNTL_CRTC_CRC_USE_NEW_AND_REPEATED_PIXELS_FALSE= 0x0,
536 CRTC_CRC_CNTL_CRTC_CRC_USE_NEW_AND_REPEATED_PIXELS_TRUE= 0x1,
537} CRTC_CRC_CNTL_CRTC_CRC_USE_NEW_AND_REPEATED_PIXELS;
538typedef enum CRTC_CRC_CNTL_CRTC_CRTC_CRC0_SELECT {
539 CRTC_CRC_CNTL_CRTC_CRTC_CRC0_SELECT_UAB = 0x0,
540 CRTC_CRC_CNTL_CRTC_CRTC_CRC0_SELECT_UA_B = 0x1,
541 CRTC_CRC_CNTL_CRTC_CRTC_CRC0_SELECT_U_AB = 0x2,
542 CRTC_CRC_CNTL_CRTC_CRTC_CRC0_SELECT_U_A_B = 0x3,
543 CRTC_CRC_CNTL_CRTC_CRTC_CRC0_SELECT_IAB = 0x4,
544 CRTC_CRC_CNTL_CRTC_CRTC_CRC0_SELECT_IA_B = 0x5,
545 CRTC_CRC_CNTL_CRTC_CRTC_CRC0_SELECT_I_AB = 0x6,
546 CRTC_CRC_CNTL_CRTC_CRTC_CRC0_SELECT_I_A_B = 0x7,
547} CRTC_CRC_CNTL_CRTC_CRTC_CRC0_SELECT;
548typedef enum CRTC_CRC_CNTL_CRTC_CRTC_CRC1_SELECT {
549 CRTC_CRC_CNTL_CRTC_CRTC_CRC1_SELECT_UAB = 0x0,
550 CRTC_CRC_CNTL_CRTC_CRTC_CRC1_SELECT_UA_B = 0x1,
551 CRTC_CRC_CNTL_CRTC_CRTC_CRC1_SELECT_U_AB = 0x2,
552 CRTC_CRC_CNTL_CRTC_CRTC_CRC1_SELECT_U_A_B = 0x3,
553 CRTC_CRC_CNTL_CRTC_CRTC_CRC1_SELECT_IAB = 0x4,
554 CRTC_CRC_CNTL_CRTC_CRTC_CRC1_SELECT_IA_B = 0x5,
555 CRTC_CRC_CNTL_CRTC_CRTC_CRC1_SELECT_I_AB = 0x6,
556 CRTC_CRC_CNTL_CRTC_CRTC_CRC1_SELECT_I_A_B = 0x7,
557} CRTC_CRC_CNTL_CRTC_CRTC_CRC1_SELECT;
558typedef enum CRTC_EXT_TIMING_SYNC_CONTROL_CRTC_EXT_TIMING_SYNC_ENABLE {
559 CRTC_EXT_TIMING_SYNC_CONTROL_CRTC_EXT_TIMING_SYNC_ENABLE_DISABLE= 0x0,
560 CRTC_EXT_TIMING_SYNC_CONTROL_CRTC_EXT_TIMING_SYNC_ENABLE_ONESHOT= 0x1,
561 CRTC_EXT_TIMING_SYNC_CONTROL_CRTC_EXT_TIMING_SYNC_ENABLE_CONTINUOUS= 0x2,
562 CRTC_EXT_TIMING_SYNC_CONTROL_CRTC_EXT_TIMING_SYNC_ENABLE_RESERVED= 0x3,
563} CRTC_EXT_TIMING_SYNC_CONTROL_CRTC_EXT_TIMING_SYNC_ENABLE;
564typedef enum CRTC_EXT_TIMING_SYNC_CONTROL_CRTC_EXT_TIMING_SYNC_HCOUNT_MODE_ENABLE {
565 CRTC_EXT_TIMING_SYNC_CONTROL_CRTC_EXT_TIMING_SYNC_HCOUNT_MODE_ENABLE_FALSE= 0x0,
566 CRTC_EXT_TIMING_SYNC_CONTROL_CRTC_EXT_TIMING_SYNC_HCOUNT_MODE_ENABLE_TRUE= 0x1,
567} CRTC_EXT_TIMING_SYNC_CONTROL_CRTC_EXT_TIMING_SYNC_HCOUNT_MODE_ENABLE;
568typedef enum CRTC_EXT_TIMING_SYNC_CONTROL_CRTC_EXT_TIMING_SYNC_JITTER_FILTERING_ENABLE {
569 CRTC_EXT_TIMING_SYNC_CONTROL_CRTC_EXT_TIMING_SYNC_JITTER_FILTERING_ENABLE_FALSE= 0x0,
570 CRTC_EXT_TIMING_SYNC_CONTROL_CRTC_EXT_TIMING_SYNC_JITTER_FILTERING_ENABLE_TRUE= 0x1,
571} CRTC_EXT_TIMING_SYNC_CONTROL_CRTC_EXT_TIMING_SYNC_JITTER_FILTERING_ENABLE;
572typedef enum CRTC_EXT_TIMING_SYNC_CONTROL_CRTC_EXT_TIMING_SYNC_JITTER_FILTERING_WINDOW {
573 CRTC_EXT_TIMING_SYNC_CONTROL_CRTC_EXT_TIMING_SYNC_JITTER_FILTERING_WINDOW_1pixel= 0x0,
574 CRTC_EXT_TIMING_SYNC_CONTROL_CRTC_EXT_TIMING_SYNC_JITTER_FILTERING_WINDOW_2pixel= 0x1,
575 CRTC_EXT_TIMING_SYNC_CONTROL_CRTC_EXT_TIMING_SYNC_JITTER_FILTERING_WINDOW_3pixel= 0x2,
576 CRTC_EXT_TIMING_SYNC_CONTROL_CRTC_EXT_TIMING_SYNC_JITTER_FILTERING_WINDOW_4pixel= 0x3,
577} CRTC_EXT_TIMING_SYNC_CONTROL_CRTC_EXT_TIMING_SYNC_JITTER_FILTERING_WINDOW;
578typedef enum CRTC_EXT_TIMING_SYNC_CONTROL_CRTC_EXT_TIMING_SYNC_WINDOW_ENABLE {
579 CRTC_EXT_TIMING_SYNC_CONTROL_CRTC_EXT_TIMING_SYNC_WINDOW_ENABLE_FALSE= 0x0,
580 CRTC_EXT_TIMING_SYNC_CONTROL_CRTC_EXT_TIMING_SYNC_WINDOW_ENABLE_TRUE= 0x1,
581} CRTC_EXT_TIMING_SYNC_CONTROL_CRTC_EXT_TIMING_SYNC_WINDOW_ENABLE;
582typedef enum CRTC_EXT_TIMING_SYNC_CONTROL_CRTC_EXT_TIMING_SYNC_WINDOW_UPDATE {
583 CRTC_EXT_TIMING_SYNC_CONTROL_CRTC_EXT_TIMING_SYNC_WINDOW_UPDATE_FALSE= 0x0,
584 CRTC_EXT_TIMING_SYNC_CONTROL_CRTC_EXT_TIMING_SYNC_WINDOW_UPDATE_TRUE= 0x1,
585} CRTC_EXT_TIMING_SYNC_CONTROL_CRTC_EXT_TIMING_SYNC_WINDOW_UPDATE;
586typedef enum CRTC_EXT_TIMING_SYNC_CONTROL_CRTC_EXT_TIMING_SYNC_VSYNC_POLARITY {
587 CRTC_EXT_TIMING_SYNC_CONTROL_CRTC_EXT_TIMING_SYNC_VSYNC_POLARITY_FALSE= 0x0,
588 CRTC_EXT_TIMING_SYNC_CONTROL_CRTC_EXT_TIMING_SYNC_VSYNC_POLARITY_TRUE= 0x1,
589} CRTC_EXT_TIMING_SYNC_CONTROL_CRTC_EXT_TIMING_SYNC_VSYNC_POLARITY;
590typedef enum CRTC_EXT_TIMING_SYNC_CONTROL_CRTC_EXT_TIMING_SYNC_HSYNC_POLARITY {
591 CRTC_EXT_TIMING_SYNC_CONTROL_CRTC_EXT_TIMING_SYNC_HSYNC_POLARITY_FALSE= 0x0,
592 CRTC_EXT_TIMING_SYNC_CONTROL_CRTC_EXT_TIMING_SYNC_HSYNC_POLARITY_TRUE= 0x1,
593} CRTC_EXT_TIMING_SYNC_CONTROL_CRTC_EXT_TIMING_SYNC_HSYNC_POLARITY;
594typedef enum CRTC_EXT_TIMING_SYNC_CONTROL_CRTC_EXT_TIMING_SYNC_INTERLACE_MODE {
595 CRTC_EXT_TIMING_SYNC_CONTROL_CRTC_EXT_TIMING_SYNC_INTERLACE_MODE_FALSE= 0x0,
596 CRTC_EXT_TIMING_SYNC_CONTROL_CRTC_EXT_TIMING_SYNC_INTERLACE_MODE_TRUE= 0x1,
597} CRTC_EXT_TIMING_SYNC_CONTROL_CRTC_EXT_TIMING_SYNC_INTERLACE_MODE;
598typedef enum CRTC_EXT_TIMING_SYNC_LOSS_INTERRUPT_CONTROL_CRTC_EXT_TIMING_SYNC_LOSS_INT_ENABLE {
599 CRTC_EXT_TIMING_SYNC_LOSS_INTERRUPT_CONTROL_CRTC_EXT_TIMING_SYNC_LOSS_INT_ENABLE_FALSE= 0x0,
600 CRTC_EXT_TIMING_SYNC_LOSS_INTERRUPT_CONTROL_CRTC_EXT_TIMING_SYNC_LOSS_INT_ENABLE_TRUE= 0x1,
601} CRTC_EXT_TIMING_SYNC_LOSS_INTERRUPT_CONTROL_CRTC_EXT_TIMING_SYNC_LOSS_INT_ENABLE;
602typedef enum CRTC_EXT_TIMING_SYNC_LOSS_INTERRUPT_CONTROL_CRTC_EXT_TIMING_SYNC_LOSS_CLEAR {
603 CRTC_EXT_TIMING_SYNC_LOSS_INTERRUPT_CONTROL_CRTC_EXT_TIMING_SYNC_LOSS_CLEAR_FALSE= 0x0,
604 CRTC_EXT_TIMING_SYNC_LOSS_INTERRUPT_CONTROL_CRTC_EXT_TIMING_SYNC_LOSS_CLEAR_TRUE= 0x1,
605} CRTC_EXT_TIMING_SYNC_LOSS_INTERRUPT_CONTROL_CRTC_EXT_TIMING_SYNC_LOSS_CLEAR;
606typedef enum CRTC_EXT_TIMING_SYNC_LOSS_INTERRUPT_CONTROL_CRTC_EXT_TIMING_SYNC_LOSS_INT_TYPE {
607 CRTC_EXT_TIMING_SYNC_LOSS_INTERRUPT_CONTROL_CRTC_EXT_TIMING_SYNC_LOSS_INT_TYPE_FALSE= 0x0,
608 CRTC_EXT_TIMING_SYNC_LOSS_INTERRUPT_CONTROL_CRTC_EXT_TIMING_SYNC_LOSS_INT_TYPE_TRUE= 0x1,
609} CRTC_EXT_TIMING_SYNC_LOSS_INTERRUPT_CONTROL_CRTC_EXT_TIMING_SYNC_LOSS_INT_TYPE;
610typedef enum CRTC_EXT_TIMING_SYNC_LOSS_INTERRUPT_CONTROL_CRTC_EXT_TIMING_SYNC_LOSS_FRAME_COUNT {
611 CRTC_EXT_TIMING_SYNC_LOSS_INTERRUPT_CONTROL_CRTC_EXT_TIMING_SYNC_LOSS_FRAME_COUNT_1FRAME= 0x0,
612 CRTC_EXT_TIMING_SYNC_LOSS_INTERRUPT_CONTROL_CRTC_EXT_TIMING_SYNC_LOSS_FRAME_COUNT_2FRAME= 0x1,
613 CRTC_EXT_TIMING_SYNC_LOSS_INTERRUPT_CONTROL_CRTC_EXT_TIMING_SYNC_LOSS_FRAME_COUNT_4FRAME= 0x2,
614 CRTC_EXT_TIMING_SYNC_LOSS_INTERRUPT_CONTROL_CRTC_EXT_TIMING_SYNC_LOSS_FRAME_COUNT_8FRAME= 0x3,
615 CRTC_EXT_TIMING_SYNC_LOSS_INTERRUPT_CONTROL_CRTC_EXT_TIMING_SYNC_LOSS_FRAME_COUNT_16FRAME= 0x4,
616 CRTC_EXT_TIMING_SYNC_LOSS_INTERRUPT_CONTROL_CRTC_EXT_TIMING_SYNC_LOSS_FRAME_COUNT_32FRAME= 0x5,
617 CRTC_EXT_TIMING_SYNC_LOSS_INTERRUPT_CONTROL_CRTC_EXT_TIMING_SYNC_LOSS_FRAME_COUNT_64FRAME= 0x6,
618 CRTC_EXT_TIMING_SYNC_LOSS_INTERRUPT_CONTROL_CRTC_EXT_TIMING_SYNC_LOSS_FRAME_COUNT_128FRAME= 0x7,
619} CRTC_EXT_TIMING_SYNC_LOSS_INTERRUPT_CONTROL_CRTC_EXT_TIMING_SYNC_LOSS_FRAME_COUNT;
620typedef enum CRTC_EXT_TIMING_SYNC_INTERRUPT_CONTROL_CRTC_EXT_TIMING_SYNC_INT_ENABLE {
621 CRTC_EXT_TIMING_SYNC_INTERRUPT_CONTROL_CRTC_EXT_TIMING_SYNC_INT_ENABLE_FALSE= 0x0,
622 CRTC_EXT_TIMING_SYNC_INTERRUPT_CONTROL_CRTC_EXT_TIMING_SYNC_INT_ENABLE_TRUE= 0x1,
623} CRTC_EXT_TIMING_SYNC_INTERRUPT_CONTROL_CRTC_EXT_TIMING_SYNC_INT_ENABLE;
624typedef enum CRTC_EXT_TIMING_SYNC_INTERRUPT_CONTROL_CRTC_EXT_TIMING_SYNC_CLEAR {
625 CRTC_EXT_TIMING_SYNC_INTERRUPT_CONTROL_CRTC_EXT_TIMING_SYNC_CLEAR_FALSE= 0x0,
626 CRTC_EXT_TIMING_SYNC_INTERRUPT_CONTROL_CRTC_EXT_TIMING_SYNC_CLEAR_TRUE= 0x1,
627} CRTC_EXT_TIMING_SYNC_INTERRUPT_CONTROL_CRTC_EXT_TIMING_SYNC_CLEAR;
628typedef enum CRTC_EXT_TIMING_SYNC_INTERRUPT_CONTROL_CRTC_EXT_TIMING_SYNC_INT_TYPE {
629 CRTC_EXT_TIMING_SYNC_INTERRUPT_CONTROL_CRTC_EXT_TIMING_SYNC_INT_TYPE_FALSE= 0x0,
630 CRTC_EXT_TIMING_SYNC_INTERRUPT_CONTROL_CRTC_EXT_TIMING_SYNC_INT_TYPE_TRUE= 0x1,
631} CRTC_EXT_TIMING_SYNC_INTERRUPT_CONTROL_CRTC_EXT_TIMING_SYNC_INT_TYPE;
632typedef enum CRTC_EXT_TIMING_SYNC_SIGNAL_INTERRUPT_CONTROL_CRTC_EXT_TIMING_SYNC_SIGNAL_INT_ENABLE {
633 CRTC_EXT_TIMING_SYNC_SIGNAL_INTERRUPT_CONTROL_CRTC_EXT_TIMING_SYNC_SIGNAL_INT_ENABLE_FALSE= 0x0,
634 CRTC_EXT_TIMING_SYNC_SIGNAL_INTERRUPT_CONTROL_CRTC_EXT_TIMING_SYNC_SIGNAL_INT_ENABLE_TRUE= 0x1,
635} CRTC_EXT_TIMING_SYNC_SIGNAL_INTERRUPT_CONTROL_CRTC_EXT_TIMING_SYNC_SIGNAL_INT_ENABLE;
636typedef enum CRTC_EXT_TIMING_SYNC_SIGNAL_INTERRUPT_CONTROL_CRTC_EXT_TIMING_SYNC_SIGNAL_CLEAR {
637 CRTC_EXT_TIMING_SYNC_SIGNAL_INTERRUPT_CONTROL_CRTC_EXT_TIMING_SYNC_SIGNAL_CLEAR_FALSE= 0x0,
638 CRTC_EXT_TIMING_SYNC_SIGNAL_INTERRUPT_CONTROL_CRTC_EXT_TIMING_SYNC_SIGNAL_CLEAR_TRUE= 0x1,
639} CRTC_EXT_TIMING_SYNC_SIGNAL_INTERRUPT_CONTROL_CRTC_EXT_TIMING_SYNC_SIGNAL_CLEAR;
640typedef enum CRTC_EXT_TIMING_SYNC_SIGNAL_INTERRUPT_CONTROL_CRTC_EXT_TIMING_SYNC_SIGNAL_INT_TYPE {
641 CRTC_EXT_TIMING_SYNC_SIGNAL_INTERRUPT_CONTROL_CRTC_EXT_TIMING_SYNC_SIGNAL_INT_TYPE_FALSE= 0x0,
642 CRTC_EXT_TIMING_SYNC_SIGNAL_INTERRUPT_CONTROL_CRTC_EXT_TIMING_SYNC_SIGNAL_INT_TYPE_TRUE= 0x1,
643} CRTC_EXT_TIMING_SYNC_SIGNAL_INTERRUPT_CONTROL_CRTC_EXT_TIMING_SYNC_SIGNAL_INT_TYPE;
644typedef enum CRTC_STATIC_SCREEN_CONTROL_CRTC_CPU_SS_INT_ENABLE {
645 CRTC_STATIC_SCREEN_CONTROL_CRTC_CPU_SS_INT_ENABLE_FALSE= 0x0,
646 CRTC_STATIC_SCREEN_CONTROL_CRTC_CPU_SS_INT_ENABLE_TRUE= 0x1,
647} CRTC_STATIC_SCREEN_CONTROL_CRTC_CPU_SS_INT_ENABLE;
648typedef enum CRTC_STATIC_SCREEN_CONTROL_CRTC_CPU_SS_INT_CLEAR {
649 CRTC_STATIC_SCREEN_CONTROL_CRTC_CPU_SS_INT_CLEAR_FALSE= 0x0,
650 CRTC_STATIC_SCREEN_CONTROL_CRTC_CPU_SS_INT_CLEAR_TRUE= 0x1,
651} CRTC_STATIC_SCREEN_CONTROL_CRTC_CPU_SS_INT_CLEAR;
652typedef enum CRTC_STATIC_SCREEN_CONTROL_CRTC_CPU_SS_INT_TYPE {
653 CRTC_STATIC_SCREEN_CONTROL_CRTC_CPU_SS_INT_TYPE_FALSE= 0x0,
654 CRTC_STATIC_SCREEN_CONTROL_CRTC_CPU_SS_INT_TYPE_TRUE= 0x1,
655} CRTC_STATIC_SCREEN_CONTROL_CRTC_CPU_SS_INT_TYPE;
656typedef enum CRTC_STATIC_SCREEN_CONTROL_CRTC_STATIC_SCREEN_OVERRIDE {
657 CRTC_STATIC_SCREEN_CONTROL_CRTC_STATIC_SCREEN_OVERRIDE_FALSE= 0x0,
658 CRTC_STATIC_SCREEN_CONTROL_CRTC_STATIC_SCREEN_OVERRIDE_TRUE= 0x1,
659} CRTC_STATIC_SCREEN_CONTROL_CRTC_STATIC_SCREEN_OVERRIDE;
660typedef enum CRTC_STATIC_SCREEN_CONTROL_CRTC_STATIC_SCREEN_OVERRIDE_VALUE {
661 CRTC_STATIC_SCREEN_CONTROL_CRTC_STATIC_SCREEN_OVERRIDE_VALUE_OFF= 0x0,
662 CRTC_STATIC_SCREEN_CONTROL_CRTC_STATIC_SCREEN_OVERRIDE_VALUE_ON= 0x1,
663} CRTC_STATIC_SCREEN_CONTROL_CRTC_STATIC_SCREEN_OVERRIDE_VALUE;
664typedef enum CRTC_3D_STRUCTURE_CONTROL_CRTC_3D_STRUCTURE_EN {
665 CRTC_3D_STRUCTURE_CONTROL_CRTC_3D_STRUCTURE_EN_FALSE= 0x0,
666 CRTC_3D_STRUCTURE_CONTROL_CRTC_3D_STRUCTURE_EN_TRUE= 0x1,
667} CRTC_3D_STRUCTURE_CONTROL_CRTC_3D_STRUCTURE_EN;
668typedef enum CRTC_3D_STRUCTURE_CONTROL_CRTC_3D_STRUCTURE_EN_DB {
669 CRTC_3D_STRUCTURE_CONTROL_CRTC_3D_STRUCTURE_EN_DB_FALSE= 0x0,
670 CRTC_3D_STRUCTURE_CONTROL_CRTC_3D_STRUCTURE_EN_DB_TRUE= 0x1,
671} CRTC_3D_STRUCTURE_CONTROL_CRTC_3D_STRUCTURE_EN_DB;
672typedef enum CRTC_3D_STRUCTURE_CONTROL_CRTC_3D_STRUCTURE_V_UPDATE_MODE {
673 CRTC_3D_STRUCTURE_CONTROL_CRTC_3D_STRUCTURE_V_UPDATE_MODE_BLOCK_BOTH= 0x0,
674 CRTC_3D_STRUCTURE_CONTROL_CRTC_3D_STRUCTURE_V_UPDATE_MODE_BLOCK_INTERLACE= 0x1,
675 CRTC_3D_STRUCTURE_CONTROL_CRTC_3D_STRUCTURE_V_UPDATE_MODE_BLOCK_PROGRASSIVE= 0x2,
676 CRTC_3D_STRUCTURE_CONTROL_CRTC_3D_STRUCTURE_V_UPDATE_MODE_RESERVED= 0x3,
677} CRTC_3D_STRUCTURE_CONTROL_CRTC_3D_STRUCTURE_V_UPDATE_MODE;
678typedef enum CRTC_3D_STRUCTURE_CONTROL_CRTC_3D_STRUCTURE_STEREO_SEL_OVR {
679 CRTC_3D_STRUCTURE_CONTROL_CRTC_3D_STRUCTURE_STEREO_SEL_OVR_FALSE= 0x0,
680 CRTC_3D_STRUCTURE_CONTROL_CRTC_3D_STRUCTURE_STEREO_SEL_OVR_TRUE= 0x1,
681} CRTC_3D_STRUCTURE_CONTROL_CRTC_3D_STRUCTURE_STEREO_SEL_OVR;
682typedef enum CRTC_V_SYNC_A_POL {
683 CRTC_V_SYNC_A_POL_HIGH = 0x0,
684 CRTC_V_SYNC_A_POL_LOW = 0x1,
685} CRTC_V_SYNC_A_POL;
686typedef enum CRTC_H_SYNC_A_POL {
687 CRTC_H_SYNC_A_POL_HIGH = 0x0,
688 CRTC_H_SYNC_A_POL_LOW = 0x1,
689} CRTC_H_SYNC_A_POL;
690typedef enum CRTC_HORZ_REPETITION_COUNT {
691 CRTC_HORZ_REPETITION_COUNT_0 = 0x0,
692 CRTC_HORZ_REPETITION_COUNT_1 = 0x1,
693 CRTC_HORZ_REPETITION_COUNT_2 = 0x2,
694 CRTC_HORZ_REPETITION_COUNT_3 = 0x3,
695 CRTC_HORZ_REPETITION_COUNT_4 = 0x4,
696 CRTC_HORZ_REPETITION_COUNT_5 = 0x5,
697 CRTC_HORZ_REPETITION_COUNT_6 = 0x6,
698 CRTC_HORZ_REPETITION_COUNT_7 = 0x7,
699 CRTC_HORZ_REPETITION_COUNT_8 = 0x8,
700 CRTC_HORZ_REPETITION_COUNT_9 = 0x9,
701 CRTC_HORZ_REPETITION_COUNT_10 = 0xa,
702 CRTC_HORZ_REPETITION_COUNT_11 = 0xb,
703 CRTC_HORZ_REPETITION_COUNT_12 = 0xc,
704 CRTC_HORZ_REPETITION_COUNT_13 = 0xd,
705 CRTC_HORZ_REPETITION_COUNT_14 = 0xe,
706 CRTC_HORZ_REPETITION_COUNT_15 = 0xf,
707} CRTC_HORZ_REPETITION_COUNT;
708typedef enum PERFCOUNTER_CVALUE_SEL {
709 PERFCOUNTER_CVALUE_SEL_47_0 = 0x0,
710 PERFCOUNTER_CVALUE_SEL_15_0 = 0x1,
711 PERFCOUNTER_CVALUE_SEL_31_16 = 0x2,
712 PERFCOUNTER_CVALUE_SEL_47_32 = 0x3,
713 PERFCOUNTER_CVALUE_SEL_11_0 = 0x4,
714 PERFCOUNTER_CVALUE_SEL_23_12 = 0x5,
715 PERFCOUNTER_CVALUE_SEL_35_24 = 0x6,
716 PERFCOUNTER_CVALUE_SEL_47_36 = 0x7,
717} PERFCOUNTER_CVALUE_SEL;
718typedef enum PERFCOUNTER_INC_MODE {
719 PERFCOUNTER_INC_MODE_MULTI_BIT = 0x0,
720 PERFCOUNTER_INC_MODE_BOTH_EDGE = 0x1,
721 PERFCOUNTER_INC_MODE_LSB = 0x2,
722 PERFCOUNTER_INC_MODE_POS_EDGE = 0x3,
723} PERFCOUNTER_INC_MODE;
724typedef enum PERFCOUNTER_HW_CNTL_SEL {
725 PERFCOUNTER_HW_CNTL_SEL_RUNEN = 0x0,
726 PERFCOUNTER_HW_CNTL_SEL_CNTOFF = 0x1,
727} PERFCOUNTER_HW_CNTL_SEL;
728typedef enum PERFCOUNTER_RUNEN_MODE {
729 PERFCOUNTER_RUNEN_MODE_LEVEL = 0x0,
730 PERFCOUNTER_RUNEN_MODE_EDGE = 0x1,
731} PERFCOUNTER_RUNEN_MODE;
732typedef enum PERFCOUNTER_CNTOFF_START_DIS {
733 PERFCOUNTER_CNTOFF_START_ENABLE = 0x0,
734 PERFCOUNTER_CNTOFF_START_DISABLE = 0x1,
735} PERFCOUNTER_CNTOFF_START_DIS;
736typedef enum PERFCOUNTER_RESTART_EN {
737 PERFCOUNTER_RESTART_DISABLE = 0x0,
738 PERFCOUNTER_RESTART_ENABLE = 0x1,
739} PERFCOUNTER_RESTART_EN;
740typedef enum PERFCOUNTER_INT_EN {
741 PERFCOUNTER_INT_DISABLE = 0x0,
742 PERFCOUNTER_INT_ENABLE = 0x1,
743} PERFCOUNTER_INT_EN;
744typedef enum PERFCOUNTER_OFF_MASK {
745 PERFCOUNTER_OFF_MASK_DISABLE = 0x0,
746 PERFCOUNTER_OFF_MASK_ENABLE = 0x1,
747} PERFCOUNTER_OFF_MASK;
748typedef enum PERFCOUNTER_ACTIVE {
749 PERFCOUNTER_IS_IDLE = 0x0,
750 PERFCOUNTER_IS_ACTIVE = 0x1,
751} PERFCOUNTER_ACTIVE;
752typedef enum PERFCOUNTER_INT_TYPE {
753 PERFCOUNTER_INT_TYPE_LEVEL = 0x0,
754 PERFCOUNTER_INT_TYPE_PULSE = 0x1,
755} PERFCOUNTER_INT_TYPE;
756typedef enum PERFCOUNTER_COUNTED_VALUE_TYPE {
757 PERFCOUNTER_COUNTED_VALUE_TYPE_ACC = 0x0,
758 PERFCOUNTER_COUNTED_VALUE_TYPE_MAX = 0x1,
759} PERFCOUNTER_COUNTED_VALUE_TYPE;
760typedef enum PERFCOUNTER_CNTL_SEL {
761 PERFCOUNTER_CNTL_SEL_0 = 0x0,
762 PERFCOUNTER_CNTL_SEL_1 = 0x1,
763 PERFCOUNTER_CNTL_SEL_2 = 0x2,
764 PERFCOUNTER_CNTL_SEL_3 = 0x3,
765 PERFCOUNTER_CNTL_SEL_4 = 0x4,
766 PERFCOUNTER_CNTL_SEL_5 = 0x5,
767 PERFCOUNTER_CNTL_SEL_6 = 0x6,
768 PERFCOUNTER_CNTL_SEL_7 = 0x7,
769} PERFCOUNTER_CNTL_SEL;
770typedef enum PERFCOUNTER_CNT0_STATE {
771 PERFCOUNTER_CNT0_STATE_RESET = 0x0,
772 PERFCOUNTER_CNT0_STATE_START = 0x1,
773 PERFCOUNTER_CNT0_STATE_FREEZE = 0x2,
774 PERFCOUNTER_CNT0_STATE_HW = 0x3,
775} PERFCOUNTER_CNT0_STATE;
776typedef enum PERFCOUNTER_STATE_SEL0 {
777 PERFCOUNTER_STATE_SEL0_GLOBAL = 0x0,
778 PERFCOUNTER_STATE_SEL0_LOCAL = 0x1,
779} PERFCOUNTER_STATE_SEL0;
780typedef enum PERFCOUNTER_CNT1_STATE {
781 PERFCOUNTER_CNT1_STATE_RESET = 0x0,
782 PERFCOUNTER_CNT1_STATE_START = 0x1,
783 PERFCOUNTER_CNT1_STATE_FREEZE = 0x2,
784 PERFCOUNTER_CNT1_STATE_HW = 0x3,
785} PERFCOUNTER_CNT1_STATE;
786typedef enum PERFCOUNTER_STATE_SEL1 {
787 PERFCOUNTER_STATE_SEL1_GLOBAL = 0x0,
788 PERFCOUNTER_STATE_SEL1_LOCAL = 0x1,
789} PERFCOUNTER_STATE_SEL1;
790typedef enum PERFCOUNTER_CNT2_STATE {
791 PERFCOUNTER_CNT2_STATE_RESET = 0x0,
792 PERFCOUNTER_CNT2_STATE_START = 0x1,
793 PERFCOUNTER_CNT2_STATE_FREEZE = 0x2,
794 PERFCOUNTER_CNT2_STATE_HW = 0x3,
795} PERFCOUNTER_CNT2_STATE;
796typedef enum PERFCOUNTER_STATE_SEL2 {
797 PERFCOUNTER_STATE_SEL2_GLOBAL = 0x0,
798 PERFCOUNTER_STATE_SEL2_LOCAL = 0x1,
799} PERFCOUNTER_STATE_SEL2;
800typedef enum PERFCOUNTER_CNT3_STATE {
801 PERFCOUNTER_CNT3_STATE_RESET = 0x0,
802 PERFCOUNTER_CNT3_STATE_START = 0x1,
803 PERFCOUNTER_CNT3_STATE_FREEZE = 0x2,
804 PERFCOUNTER_CNT3_STATE_HW = 0x3,
805} PERFCOUNTER_CNT3_STATE;
806typedef enum PERFCOUNTER_STATE_SEL3 {
807 PERFCOUNTER_STATE_SEL3_GLOBAL = 0x0,
808 PERFCOUNTER_STATE_SEL3_LOCAL = 0x1,
809} PERFCOUNTER_STATE_SEL3;
810typedef enum PERFCOUNTER_CNT4_STATE {
811 PERFCOUNTER_CNT4_STATE_RESET = 0x0,
812 PERFCOUNTER_CNT4_STATE_START = 0x1,
813 PERFCOUNTER_CNT4_STATE_FREEZE = 0x2,
814 PERFCOUNTER_CNT4_STATE_HW = 0x3,
815} PERFCOUNTER_CNT4_STATE;
816typedef enum PERFCOUNTER_STATE_SEL4 {
817 PERFCOUNTER_STATE_SEL4_GLOBAL = 0x0,
818 PERFCOUNTER_STATE_SEL4_LOCAL = 0x1,
819} PERFCOUNTER_STATE_SEL4;
820typedef enum PERFCOUNTER_CNT5_STATE {
821 PERFCOUNTER_CNT5_STATE_RESET = 0x0,
822 PERFCOUNTER_CNT5_STATE_START = 0x1,
823 PERFCOUNTER_CNT5_STATE_FREEZE = 0x2,
824 PERFCOUNTER_CNT5_STATE_HW = 0x3,
825} PERFCOUNTER_CNT5_STATE;
826typedef enum PERFCOUNTER_STATE_SEL5 {
827 PERFCOUNTER_STATE_SEL5_GLOBAL = 0x0,
828 PERFCOUNTER_STATE_SEL5_LOCAL = 0x1,
829} PERFCOUNTER_STATE_SEL5;
830typedef enum PERFCOUNTER_CNT6_STATE {
831 PERFCOUNTER_CNT6_STATE_RESET = 0x0,
832 PERFCOUNTER_CNT6_STATE_START = 0x1,
833 PERFCOUNTER_CNT6_STATE_FREEZE = 0x2,
834 PERFCOUNTER_CNT6_STATE_HW = 0x3,
835} PERFCOUNTER_CNT6_STATE;
836typedef enum PERFCOUNTER_STATE_SEL6 {
837 PERFCOUNTER_STATE_SEL6_GLOBAL = 0x0,
838 PERFCOUNTER_STATE_SEL6_LOCAL = 0x1,
839} PERFCOUNTER_STATE_SEL6;
840typedef enum PERFCOUNTER_CNT7_STATE {
841 PERFCOUNTER_CNT7_STATE_RESET = 0x0,
842 PERFCOUNTER_CNT7_STATE_START = 0x1,
843 PERFCOUNTER_CNT7_STATE_FREEZE = 0x2,
844 PERFCOUNTER_CNT7_STATE_HW = 0x3,
845} PERFCOUNTER_CNT7_STATE;
846typedef enum PERFCOUNTER_STATE_SEL7 {
847 PERFCOUNTER_STATE_SEL7_GLOBAL = 0x0,
848 PERFCOUNTER_STATE_SEL7_LOCAL = 0x1,
849} PERFCOUNTER_STATE_SEL7;
850typedef enum PERFMON_STATE {
851 PERFMON_STATE_RESET = 0x0,
852 PERFMON_STATE_START = 0x1,
853 PERFMON_STATE_FREEZE = 0x2,
854 PERFMON_STATE_HW = 0x3,
855} PERFMON_STATE;
856typedef enum PERFMON_CNTOFF_AND_OR {
857 PERFMON_CNTOFF_OR = 0x0,
858 PERFMON_CNTOFF_AND = 0x1,
859} PERFMON_CNTOFF_AND_OR;
860typedef enum PERFMON_CNTOFF_INT_EN {
861 PERFMON_CNTOFF_INT_DISABLE = 0x0,
862 PERFMON_CNTOFF_INT_ENABLE = 0x1,
863} PERFMON_CNTOFF_INT_EN;
864typedef enum PERFMON_CNTOFF_INT_TYPE {
865 PERFMON_CNTOFF_INT_TYPE_LEVEL = 0x0,
866 PERFMON_CNTOFF_INT_TYPE_PULSE = 0x1,
867} PERFMON_CNTOFF_INT_TYPE;
868typedef enum ENABLE {
869 DISABLE_THE_FEATURE = 0x0,
870 ENABLE_THE_FEATURE = 0x1,
871} ENABLE;
872typedef enum ENABLE_CLOCK {
873 DISABLE_THE_CLOCK = 0x0,
874 ENABLE_THE_CLOCK = 0x1,
875} ENABLE_CLOCK;
876typedef enum FORCE_VBI {
877 FORCE_VBI_LOW = 0x0,
878 FORCE_VBI_HIGH = 0x1,
879} FORCE_VBI;
880typedef enum OVERRIDE_CGTT_SCLK {
881 OVERRIDE_CGTT_SCLK_NOOP = 0x0,
882 SET_OVERRIDE_CGTT_SCLK = 0x1,
883} OVERRIDE_CGTT_SCLK;
884typedef enum CLEAR_SMU_INTR {
885 SMU_INTR_STATUS_NOOP = 0x0,
886 SMU_INTR_STATUS_CLEAR = 0x1,
887} CLEAR_SMU_INTR;
888typedef enum STATIC_SCREEN_SMU_INTR {
889 STATIC_SCREEN_SMU_INTR_NOOP = 0x0,
890 SET_STATIC_SCREEN_SMU_INTR = 0x1,
891} STATIC_SCREEN_SMU_INTR;
892typedef enum JITTER_REMOVE_DISABLE {
893 ENABLE_JITTER_REMOVAL = 0x0,
894 DISABLE_JITTER_REMOVAL = 0x1,
895} JITTER_REMOVE_DISABLE;
896typedef enum DISABLE_CLOCK_GATING {
897 CLOCK_GATING_ENABLED = 0x0,
898 CLOCK_GATING_DISABLED = 0x1,
899} DISABLE_CLOCK_GATING;
900typedef enum DISABLE_CLOCK_GATING_IN_DCO {
901 CLOCK_GATING_ENABLED_IN_DCO = 0x0,
902 CLOCK_GATING_DISABLED_IN_DCO = 0x1,
903} DISABLE_CLOCK_GATING_IN_DCO;
904typedef enum DCCG_DEEP_COLOR_CNTL {
905 DCCG_DEEP_COLOR_DTO_DISABLE = 0x0,
906 DCCG_DEEP_COLOR_DTO_5_4_RATIO = 0x1,
907 DCCG_DEEP_COLOR_DTO_3_2_RATIO = 0x2,
908 DCCG_DEEP_COLOR_DTO_2_1_RATIO = 0x3,
909} DCCG_DEEP_COLOR_CNTL;
910typedef enum REFCLK_CLOCK_EN {
911 REFCLK_CLOCK_EN_PCIE_REFCLK = 0x0,
912 REFCLK_CLOCK_EN_ALLOW_SRC = 0x1,
913} REFCLK_CLOCK_EN;
914typedef enum REFCLK_SRC_SEL {
915 REFCLK_SRC_SEL_XTALIN = 0x0,
916 REFCLK_SRC_SEL_DISPPLL = 0x1,
917} REFCLK_SRC_SEL;
918typedef enum DPREFCLK_SRC_SEL {
919 DPREFCLK_SRC_SEL_CK = 0x0,
920 DPREFCLK_SRC_SEL_P0PLL = 0x1,
921 DPREFCLK_SRC_SEL_P1PLL = 0x2,
922 DPREFCLK_SRC_SEL_P2PLL = 0x3,
923 DPREFCLK_SRC_SEL_P3PLL = 0x4,
924} DPREFCLK_SRC_SEL;
925typedef enum XTAL_REF_SEL {
926 XTAL_REF_SEL_1X = 0x0,
927 XTAL_REF_SEL_2X = 0x1,
928} XTAL_REF_SEL;
929typedef enum XTAL_REF_CLOCK_SOURCE_SEL {
930 XTAL_REF_CLOCK_SOURCE_SEL_XTALIN = 0x0,
931 XTAL_REF_CLOCK_SOURCE_SEL_PPLL = 0x1,
932} XTAL_REF_CLOCK_SOURCE_SEL;
933typedef enum MICROSECOND_TIME_BASE_CLOCK_SOURCE_SEL {
934 MICROSECOND_TIME_BASE_CLOCK_IS_XTALIN = 0x0,
935 MICROSECOND_TIME_BASE_CLOCK_IS_PPLL_REFCLK = 0x1,
936} MICROSECOND_TIME_BASE_CLOCK_SOURCE_SEL;
937typedef enum ALLOW_SR_ON_TRANS_REQ {
938 ALLOW_SR_ON_TRANS_REQ_ENABLE = 0x0,
939 ALLOW_SR_ON_TRANS_REQ_DISABLE = 0x1,
940} ALLOW_SR_ON_TRANS_REQ;
941typedef enum MILLISECOND_TIME_BASE_CLOCK_SOURCE_SEL {
942 MILLISECOND_TIME_BASE_CLOCK_IS_XTALIN = 0x0,
943 MILLISECOND_TIME_BASE_CLOCK_IS_PPLL_REFCLK = 0x1,
944} MILLISECOND_TIME_BASE_CLOCK_SOURCE_SEL;
945typedef enum PIPE_PIXEL_RATE_SOURCE {
946 PIPE_PIXEL_RATE_SOURCE_P0PLL = 0x0,
947 PIPE_PIXEL_RATE_SOURCE_P1PLL = 0x1,
948 PIPE_PIXEL_RATE_SOURCE_P2PLL = 0x2,
949} PIPE_PIXEL_RATE_SOURCE;
950typedef enum PIPE_PHYPLL_PIXEL_RATE_SOURCE {
951 PIPE_PHYPLL_PIXEL_RATE_SOURCE_UNIPHYA = 0x0,
952 PIPE_PHYPLL_PIXEL_RATE_SOURCE_UNIPHYB = 0x1,
953 PIPE_PHYPLL_PIXEL_RATE_SOURCE_UNIPHYC = 0x2,
954 PIPE_PHYPLL_PIXEL_RATE_SOURCE_UNIPHYD = 0x3,
955 PIPE_PHYPLL_PIXEL_RATE_SOURCE_UNIPHYE = 0x4,
956 PIPE_PHYPLL_PIXEL_RATE_SOURCE_UNIPHYF = 0x5,
957 PIPE_PHYPLL_PIXEL_RATE_SOURCE_UNIPHYG = 0x6,
958} PIPE_PHYPLL_PIXEL_RATE_SOURCE;
959typedef enum PIPE_PIXEL_RATE_PLL_SOURCE {
960 PIPE_PIXEL_RATE_PLL_SOURCE_PHYPLL = 0x0,
961 PIPE_PIXEL_RATE_PLL_SOURCE_DISPPLL = 0x1,
962} PIPE_PIXEL_RATE_PLL_SOURCE;
963typedef enum DP_DTO_DS_DISABLE {
964 DP_DTO_DESPREAD_DISABLE = 0x0,
965 DP_DTO_DESPREAD_ENABLE = 0x1,
966} DP_DTO_DS_DISABLE;
967typedef enum CRTC_ADD_PIXEL {
968 CRTC_ADD_PIXEL_NOOP = 0x0,
969 CRTC_ADD_PIXEL_FORCE = 0x1,
970} CRTC_ADD_PIXEL;
971typedef enum CRTC_DROP_PIXEL {
972 CRTC_DROP_PIXEL_NOOP = 0x0,
973 CRTC_DROP_PIXEL_FORCE = 0x1,
974} CRTC_DROP_PIXEL;
975typedef enum SYMCLK_FE_FORCE_EN {
976 SYMCLK_FE_FORCE_EN_DISABLE = 0x0,
977 SYMCLK_FE_FORCE_EN_ENABLE = 0x1,
978} SYMCLK_FE_FORCE_EN;
979typedef enum SYMCLK_FE_FORCE_SRC {
980 SYMCLK_FE_FORCE_SRC_UNIPHYA = 0x0,
981 SYMCLK_FE_FORCE_SRC_UNIPHYB = 0x1,
982 SYMCLK_FE_FORCE_SRC_UNIPHYC = 0x2,
983 SYMCLK_FE_FORCE_SRC_UNIPHYD = 0x3,
984 SYMCLK_FE_FORCE_SRC_UNIPHYE = 0x4,
985 SYMCLK_FE_FORCE_SRC_UNIPHYF = 0x5,
986 SYMCLK_FE_FORCE_SRC_UNIPHYG = 0x6,
987} SYMCLK_FE_FORCE_SRC;
988typedef enum DPDBG_CLK_FORCE_EN {
989 DPDBG_CLK_FORCE_EN_DISABLE = 0x0,
990 DPDBG_CLK_FORCE_EN_ENABLE = 0x1,
991} DPDBG_CLK_FORCE_EN;
992typedef enum DVOACLK_COARSE_SKEW_CNTL {
993 DVOACLK_COARSE_SKEW_CNTL_NO_ADJUSTMENT = 0x0,
994 DVOACLK_COARSE_SKEW_CNTL_DELAY_1_STEP = 0x1,
995 DVOACLK_COARSE_SKEW_CNTL_DELAY_2_STEPS = 0x2,
996 DVOACLK_COARSE_SKEW_CNTL_DELAY_3_STEPS = 0x3,
997 DVOACLK_COARSE_SKEW_CNTL_DELAY_4_STEPS = 0x4,
998 DVOACLK_COARSE_SKEW_CNTL_DELAY_5_STEPS = 0x5,
999 DVOACLK_COARSE_SKEW_CNTL_DELAY_6_STEPS = 0x6,
1000 DVOACLK_COARSE_SKEW_CNTL_DELAY_7_STEPS = 0x7,
1001 DVOACLK_COARSE_SKEW_CNTL_DELAY_8_STEPS = 0x8,
1002 DVOACLK_COARSE_SKEW_CNTL_DELAY_9_STEPS = 0x9,
1003 DVOACLK_COARSE_SKEW_CNTL_DELAY_10_STEPS = 0xa,
1004 DVOACLK_COARSE_SKEW_CNTL_DELAY_11_STEPS = 0xb,
1005 DVOACLK_COARSE_SKEW_CNTL_DELAY_12_STEPS = 0xc,
1006 DVOACLK_COARSE_SKEW_CNTL_DELAY_13_STEPS = 0xd,
1007 DVOACLK_COARSE_SKEW_CNTL_DELAY_14_STEPS = 0xe,
1008 DVOACLK_COARSE_SKEW_CNTL_DELAY_15_STEPS = 0xf,
1009 DVOACLK_COARSE_SKEW_CNTL_EARLY_1_STEP = 0x10,
1010 DVOACLK_COARSE_SKEW_CNTL_EARLY_2_STEPS = 0x11,
1011 DVOACLK_COARSE_SKEW_CNTL_EARLY_3_STEPS = 0x12,
1012 DVOACLK_COARSE_SKEW_CNTL_EARLY_4_STEPS = 0x13,
1013 DVOACLK_COARSE_SKEW_CNTL_EARLY_5_STEPS = 0x14,
1014 DVOACLK_COARSE_SKEW_CNTL_EARLY_6_STEPS = 0x15,
1015 DVOACLK_COARSE_SKEW_CNTL_EARLY_7_STEPS = 0x16,
1016 DVOACLK_COARSE_SKEW_CNTL_EARLY_8_STEPS = 0x17,
1017 DVOACLK_COARSE_SKEW_CNTL_EARLY_9_STEPS = 0x18,
1018 DVOACLK_COARSE_SKEW_CNTL_EARLY_10_STEPS = 0x19,
1019 DVOACLK_COARSE_SKEW_CNTL_EARLY_11_STEPS = 0x1a,
1020 DVOACLK_COARSE_SKEW_CNTL_EARLY_12_STEPS = 0x1b,
1021 DVOACLK_COARSE_SKEW_CNTL_EARLY_13_STEPS = 0x1c,
1022 DVOACLK_COARSE_SKEW_CNTL_EARLY_14_STEPS = 0x1d,
1023 DVOACLK_COARSE_SKEW_CNTL_EARLY_15_STEPS = 0x1e,
1024} DVOACLK_COARSE_SKEW_CNTL;
1025typedef enum DVOACLK_FINE_SKEW_CNTL {
1026 DVOACLK_FINE_SKEW_CNTL_NO_ADJUSTMENT = 0x0,
1027 DVOACLK_FINE_SKEW_CNTL_DELAY_1_STEP = 0x1,
1028 DVOACLK_FINE_SKEW_CNTL_DELAY_2_STEPS = 0x2,
1029 DVOACLK_FINE_SKEW_CNTL_DELAY_3_STEPS = 0x3,
1030 DVOACLK_FINE_SKEW_CNTL_EARLY_1_STEP = 0x4,
1031 DVOACLK_FINE_SKEW_CNTL_EARLY_2_STEPS = 0x5,
1032 DVOACLK_FINE_SKEW_CNTL_EARLY_3_STEPS = 0x6,
1033 DVOACLK_FINE_SKEW_CNTL_EARLY_4_STEPS = 0x7,
1034} DVOACLK_FINE_SKEW_CNTL;
1035typedef enum DVOACLKD_IN_PHASE {
1036 DVOACLKD_IN_OPPOSITE_PHASE_WITH_PCLK_DVO = 0x0,
1037 DVOACLKD_IN_PHASE_WITH_PCLK_DVO = 0x1,
1038} DVOACLKD_IN_PHASE;
1039typedef enum DVOACLKC_IN_PHASE {
1040 DVOACLKC_IN_OPPOSITE_PHASE_WITH_PCLK_DVO = 0x0,
1041 DVOACLKC_IN_PHASE_WITH_PCLK_DVO = 0x1,
1042} DVOACLKC_IN_PHASE;
1043typedef enum DVOACLKC_MVP_IN_PHASE {
1044 DVOACLKC_MVP_IN_OPPOSITE_PHASE_WITH_PCLK_DVO = 0x0,
1045 DVOACLKC_MVP_IN_PHASE_WITH_PCLK_DVO = 0x1,
1046} DVOACLKC_MVP_IN_PHASE;
1047typedef enum DVOACLKC_MVP_SKEW_PHASE_OVERRIDE {
1048 DVOACLKC_MVP_SKEW_PHASE_OVERRIDE_DISABLE = 0x0,
1049 DVOACLKC_MVP_SKEW_PHASE_OVERRIDE_ENABLE = 0x1,
1050} DVOACLKC_MVP_SKEW_PHASE_OVERRIDE;
1051typedef enum MVP_CLK_SRC_SEL {
1052 MVP_CLK_SRC_SEL_RSRV = 0x0,
1053 MVP_CLK_SRC_SEL_IO_1 = 0x1,
1054 MVP_CLK_SRC_SEL_IO_2 = 0x2,
1055 MVP_CLK_SRC_SEL_REFCLK = 0x3,
1056} MVP_CLK_SRC_SEL;
1057typedef enum DCCG_AUDIO_DTO0_SOURCE_SEL {
1058 DCCG_AUDIO_DTO0_SOURCE_SEL_CRTC0 = 0x0,
1059 DCCG_AUDIO_DTO0_SOURCE_SEL_CRTC1 = 0x1,
1060 DCCG_AUDIO_DTO0_SOURCE_SEL_CRTC2 = 0x2,
1061 DCCG_AUDIO_DTO0_SOURCE_SEL_CRTC3 = 0x3,
1062 DCCG_AUDIO_DTO0_SOURCE_SEL_CRTC4 = 0x4,
1063 DCCG_AUDIO_DTO0_SOURCE_SEL_CRTC5 = 0x5,
1064 DCCG_AUDIO_DTO0_SOURCE_SEL_RESERVED = 0x6,
1065} DCCG_AUDIO_DTO0_SOURCE_SEL;
1066typedef enum DCCG_AUDIO_DTO_SEL {
1067 DCCG_AUDIO_DTO_SEL_AUDIO_DTO0 = 0x0,
1068 DCCG_AUDIO_DTO_SEL_AUDIO_DTO1 = 0x1,
1069 DCCG_AUDIO_DTO_SEL_NO_AUDIO_DTO = 0x2,
1070} DCCG_AUDIO_DTO_SEL;
1071typedef enum DCCG_AUDIO_DTO2_SOURCE_SEL {
1072 DCCG_AUDIO_DTO2_SOURCE_SEL_AMCLK0 = 0x0,
1073 DCCG_AUDIO_DTO2_SOURCE_SEL_AMCLK1 = 0x1,
1074} DCCG_AUDIO_DTO2_SOURCE_SEL;
1075typedef enum DCCG_AUDIO_DTO_USE_512FBR_DTO {
1076 DCCG_AUDIO_DTO_USE_128FBR_FOR_DP = 0x0,
1077 DCCG_AUDIO_DTO_USE_512FBR_FOR_DP = 0x1,
1078} DCCG_AUDIO_DTO_USE_512FBR_DTO;
1079typedef enum DCCG_DBG_EN {
1080 DCCG_DBG_EN_DISABLE = 0x0,
1081 DCCG_DBG_EN_ENABLE = 0x1,
1082} DCCG_DBG_EN;
1083typedef enum DCCG_DBG_BLOCK_SEL {
1084 DCCG_DBG_BLOCK_SEL_DCCG = 0x0,
1085 DCCG_DBG_BLOCK_SEL_PMON = 0x1,
1086 DCCG_DBG_BLOCK_SEL_PMON2 = 0x2,
1087} DCCG_DBG_BLOCK_SEL;
1088typedef enum DCCG_DBG_CLOCK_SEL {
1089 DCCG_DBG_CLOCK_SEL_DISPCLK = 0x0,
1090 DCCG_DBG_CLOCK_SEL_SCLK = 0x1,
1091 DCCG_DBG_CLOCK_SEL_MVPCLK = 0x2,
1092 DCCG_DBG_CLOCK_SEL_DVOCLK = 0x3,
1093 DCCG_DBG_CLOCK_SEL_DACCLK = 0x4,
1094 DCCG_DBG_CLOCK_SEL_REFCLK = 0x5,
1095 DCCG_DBG_CLOCK_SEL_SYMCLKA = 0x6,
1096 DCCG_DBG_CLOCK_SEL_SYMCLKB = 0x7,
1097 DCCG_DBG_CLOCK_SEL_SYMCLKC = 0x8,
1098 DCCG_DBG_CLOCK_SEL_SYMCLKD = 0x9,
1099 DCCG_DBG_CLOCK_SEL_SYMCLKE = 0xa,
1100 DCCG_DBG_CLOCK_SEL_SYMCLKG = 0xb,
1101 DCCG_DBG_CLOCK_SEL_SYMCLKF = 0xc,
1102 DCCG_DBG_CLOCK_SEL_RSRV = 0xd,
1103 DCCG_DBG_CLOCK_SEL_AOMCLK0 = 0xe,
1104 DCCG_DBG_CLOCK_SEL_AOMCLK1 = 0xf,
1105 DCCG_DBG_CLOCK_SEL_AOMCLK2 = 0x10,
1106 DCCG_DBG_CLOCK_SEL_DPREFCLK = 0x11,
1107 DCCG_DBG_CLOCK_SEL_UNB_DB_CLK = 0x12,
1108 DCCG_DBG_CLOCK_SEL_DSICLK = 0x13,
1109 DCCG_DBG_CLOCK_SEL_BYTECLK = 0x14,
1110 DCCG_DBG_CLOCK_SEL_ESCCLK = 0x15,
1111 DCCG_DBG_CLOCK_SEL_SYMCLKLPA = 0x16,
1112 DCCG_DBG_CLOCK_SEL_SYMCLKLPB = 0x17,
1113} DCCG_DBG_CLOCK_SEL;
1114typedef enum DCCG_DBG_OUT_BLOCK_SEL {
1115 DCCG_DBG_OUT_BLOCK_SEL_DCCG = 0x0,
1116 DCCG_DBG_OUT_BLOCK_SEL_DCO = 0x1,
1117 DCCG_DBG_OUT_BLOCK_SEL_DCIO = 0x2,
1118 DCCG_DBG_OUT_BLOCK_SEL_DSI = 0x3,
1119} DCCG_DBG_OUT_BLOCK_SEL;
1120typedef enum DISPCLK_FREQ_RAMP_DONE {
1121 DISPCLK_FREQ_RAMP_IN_PROGRESS = 0x0,
1122 DISPCLK_FREQ_RAMP_COMPLETED = 0x1,
1123} DISPCLK_FREQ_RAMP_DONE;
1124typedef enum DCCG_FIFO_ERRDET_RESET {
1125 DCCG_FIFO_ERRDET_RESET_NOOP = 0x0,
1126 DCCG_FIFO_ERRDET_RESET_FORCE = 0x1,
1127} DCCG_FIFO_ERRDET_RESET;
1128typedef enum DCCG_FIFO_ERRDET_STATE {
1129 DCCG_FIFO_ERRDET_STATE_DETECTION = 0x0,
1130 DCCG_FIFO_ERRDET_STATE_CALIBRATION = 0x1,
1131} DCCG_FIFO_ERRDET_STATE;
1132typedef enum DCCG_FIFO_ERRDET_OVR_EN {
1133 DCCG_FIFO_ERRDET_OVR_DISABLE = 0x0,
1134 DCCG_FIFO_ERRDET_OVR_ENABLE = 0x1,
1135} DCCG_FIFO_ERRDET_OVR_EN;
1136typedef enum DISPCLK_CHG_FWD_CORR_DISABLE {
1137 DISPCLK_CHG_FWD_CORR_ENABLE_AT_BEGINNING = 0x0,
1138 DISPCLK_CHG_FWD_CORR_DISABLE_AT_BEGINNING = 0x1,
1139} DISPCLK_CHG_FWD_CORR_DISABLE;
1140typedef enum DC_MEM_GLOBAL_PWR_REQ_DIS {
1141 DC_MEM_GLOBAL_PWR_REQ_ENABLE = 0x0,
1142 DC_MEM_GLOBAL_PWR_REQ_DISABLE = 0x1,
1143} DC_MEM_GLOBAL_PWR_REQ_DIS;
1144typedef enum DCCG_PERF_RUN {
1145 DCCG_PERF_RUN_NOOP = 0x0,
1146 DCCG_PERF_RUN_START = 0x1,
1147} DCCG_PERF_RUN;
1148typedef enum DCCG_PERF_MODE_VSYNC {
1149 DCCG_PERF_MODE_VSYNC_NOOP = 0x0,
1150 DCCG_PERF_MODE_VSYNC_START = 0x1,
1151} DCCG_PERF_MODE_VSYNC;
1152typedef enum DCCG_PERF_MODE_HSYNC {
1153 DCCG_PERF_MODE_HSYNC_NOOP = 0x0,
1154 DCCG_PERF_MODE_HSYNC_START = 0x1,
1155} DCCG_PERF_MODE_HSYNC;
1156typedef enum DCCG_PERF_CRTC_SELECT {
1157 DCCG_PERF_SEL_CRTC0 = 0x0,
1158 DCCG_PERF_SEL_CRTC1 = 0x1,
1159 DCCG_PERF_SEL_CRTC2 = 0x2,
1160 DCCG_PERF_SEL_CRTC3 = 0x3,
1161 DCCG_PERF_SEL_CRTC4 = 0x4,
1162 DCCG_PERF_SEL_CRTC5 = 0x5,
1163} DCCG_PERF_CRTC_SELECT;
1164typedef enum CLOCK_BRANCH_SOFT_RESET {
1165 CLOCK_BRANCH_SOFT_RESET_NOOP = 0x0,
1166 CLOCK_BRANCH_SOFT_RESET_FORCE = 0x1,
1167} CLOCK_BRANCH_SOFT_RESET;
1168typedef enum PLL_CFG_IF_SOFT_RESET {
1169 PLL_CFG_IF_SOFT_RESET_NOOP = 0x0,
1170 PLL_CFG_IF_SOFT_RESET_FORCE = 0x1,
1171} PLL_CFG_IF_SOFT_RESET;
1172typedef enum DVO_ENABLE_RST {
1173 DVO_ENABLE_RST_DISABLE = 0x0,
1174 DVO_ENABLE_RST_ENABLE = 0x1,
1175} DVO_ENABLE_RST;
1176typedef enum LptNumBanks {
1177 LPT_NUM_BANKS_2BANK = 0x0,
1178 LPT_NUM_BANKS_4BANK = 0x1,
1179 LPT_NUM_BANKS_8BANK = 0x2,
1180 LPT_NUM_BANKS_16BANK = 0x3,
1181 LPT_NUM_BANKS_32BANK = 0x4,
1182} LptNumBanks;
1183typedef enum DCIO_DC_GENERICA_SEL {
1184 DCIO_GENERICA_SEL_DACA_STEREOSYNC = 0x0,
1185 DCIO_GENERICA_SEL_STEREOSYNC = 0x1,
1186 DCIO_GENERICA_SEL_DACA_PIXCLK = 0x2,
1187 DCIO_GENERICA_SEL_DACB_PIXCLK = 0x3,
1188 DCIO_GENERICA_SEL_DVOA_CTL3 = 0x4,
1189 DCIO_GENERICA_SEL_P1_PLLCLK = 0x5,
1190 DCIO_GENERICA_SEL_P2_PLLCLK = 0x6,
1191 DCIO_GENERICA_SEL_DVOA_STEREOSYNC = 0x7,
1192 DCIO_GENERICA_SEL_DACA_FIELD_NUMBER = 0x8,
1193 DCIO_GENERICA_SEL_DACB_FIELD_NUMBER = 0x9,
1194 DCIO_GENERICA_SEL_GENERICA_DCCG = 0xa,
1195 DCIO_GENERICA_SEL_SYNCEN = 0xb,
1196 DCIO_GENERICA_SEL_GENERICA_SCG = 0xc,
1197 DCIO_GENERICA_SEL_RESERVED_VALUE13 = 0xd,
1198 DCIO_GENERICA_SEL_RESERVED_VALUE14 = 0xe,
1199 DCIO_GENERICA_SEL_RESERVED_VALUE15 = 0xf,
1200 DCIO_GENERICA_SEL_GENERICA_DPRX = 0x10,
1201 DCIO_GENERICA_SEL_GENERICB_DPRX = 0x11,
1202} DCIO_DC_GENERICA_SEL;
1203typedef enum DCIO_DC_GENERIC_UNIPHY_REFDIV_CLK_SEL {
1204 DCIO_UNIPHYA_TEST_REFDIV_CLK = 0x0,
1205 DCIO_UNIPHYB_TEST_REFDIV_CLK = 0x1,
1206 DCIO_UNIPHYC_TEST_REFDIV_CLK = 0x2,
1207 DCIO_UNIPHYD_TEST_REFDIV_CLK = 0x3,
1208 DCIO_UNIPHYE_TEST_REFDIV_CLK = 0x4,
1209 DCIO_UNIPHYF_TEST_REFDIV_CLK = 0x5,
1210 DCIO_UNIPHYG_TEST_REFDIV_CLK = 0x6,
1211 DCIO_UNIPHYLPA_TEST_REFDIV_CLK = 0x7,
1212 DCIO_UNIPHYLPB_TEST_REFDIV_CLK = 0x8,
1213} DCIO_DC_GENERIC_UNIPHY_REFDIV_CLK_SEL;
1214typedef enum DCIO_DC_GENERIC_UNIPHY_FBDIV_CLK_SEL {
1215 DCIO_UNIPHYA_FBDIV_CLK = 0x0,
1216 DCIO_UNIPHYB_FBDIV_CLK = 0x1,
1217 DCIO_UNIPHYC_FBDIV_CLK = 0x2,
1218 DCIO_UNIPHYD_FBDIV_CLK = 0x3,
1219 DCIO_UNIPHYE_FBDIV_CLK = 0x4,
1220 DCIO_UNIPHYF_FBDIV_CLK = 0x5,
1221 DCIO_UNIPHYG_FBDIV_CLK = 0x6,
1222 DCIO_UNIPHYLPA_FBDIV_CLK = 0x7,
1223 DCIO_UNIPHYLPB_FBDIV_CLK = 0x8,
1224} DCIO_DC_GENERIC_UNIPHY_FBDIV_CLK_SEL;
1225typedef enum DCIO_DC_GENERIC_UNIPHY_FBDIV_SSC_CLK_SEL {
1226 DCIO_UNIPHYA_FBDIV_SSC_CLK = 0x0,
1227 DCIO_UNIPHYB_FBDIV_SSC_CLK = 0x1,
1228 DCIO_UNIPHYC_FBDIV_SSC_CLK = 0x2,
1229 DCIO_UNIPHYD_FBDIV_SSC_CLK = 0x3,
1230 DCIO_UNIPHYE_FBDIV_SSC_CLK = 0x4,
1231 DCIO_UNIPHYF_FBDIV_SSC_CLK = 0x5,
1232 DCIO_UNIPHYG_FBDIV_SSC_CLK = 0x6,
1233 DCIO_UNIPHYLPA_FBDIV_SSC_CLK = 0x7,
1234 DCIO_UNIPHYLPB_FBDIV_SSC_CLK = 0x8,
1235} DCIO_DC_GENERIC_UNIPHY_FBDIV_SSC_CLK_SEL;
1236typedef enum DCIO_DC_GENERIC_UNIPHY_FBDIV_CLK_DIV2_SEL {
1237 DCIO_UNIPHYA_TEST_FBDIV_CLK_DIV2 = 0x0,
1238 DCIO_UNIPHYB_TEST_FBDIV_CLK_DIV2 = 0x1,
1239 DCIO_UNIPHYC_TEST_FBDIV_CLK_DIV2 = 0x2,
1240 DCIO_UNIPHYD_TEST_FBDIV_CLK_DIV2 = 0x3,
1241 DCIO_UNIPHYE_TEST_FBDIV_CLK_DIV2 = 0x4,
1242 DCIO_UNIPHYF_TEST_FBDIV_CLK_DIV2 = 0x5,
1243 DCIO_UNIPHYG_TEST_FBDIV_CLK_DIV2 = 0x6,
1244 DCIO_UNIPHYLPA_TEST_FBDIV_CLK_DIV2 = 0x7,
1245 DCIO_UNIPHYLPB_TEST_FBDIV_CLK_DIV2 = 0x8,
1246} DCIO_DC_GENERIC_UNIPHY_FBDIV_CLK_DIV2_SEL;
1247typedef enum DCIO_DC_GENERICB_SEL {
1248 DCIO_GENERICB_SEL_DACA_STEREOSYNC = 0x0,
1249 DCIO_GENERICB_SEL_STEREOSYNC = 0x1,
1250 DCIO_GENERICB_SEL_DACA_PIXCLK = 0x2,
1251 DCIO_GENERICB_SEL_DACB_PIXCLK = 0x3,
1252 DCIO_GENERICB_SEL_DVOA_CTL3 = 0x4,
1253 DCIO_GENERICB_SEL_P1_PLLCLK = 0x5,
1254 DCIO_GENERICB_SEL_P2_PLLCLK = 0x6,
1255 DCIO_GENERICB_SEL_DVOA_STEREOSYNC = 0x7,
1256 DCIO_GENERICB_SEL_DACA_FIELD_NUMBER = 0x8,
1257 DCIO_GENERICB_SEL_DACB_FIELD_NUMBER = 0x9,
1258 DCIO_GENERICB_SEL_GENERICB_DCCG = 0xa,
1259 DCIO_GENERICB_SEL_SYNCEN = 0xb,
1260 DCIO_GENERICB_SEL_GENERICA_SCG = 0xc,
1261 DCIO_GENERICB_SEL_RESERVED_VALUE13 = 0xd,
1262 DCIO_GENERICB_SEL_RESERVED_VALUE14 = 0xe,
1263 DCIO_GENERICB_SEL_RESERVED_VALUE15 = 0xf,
1264} DCIO_DC_GENERICB_SEL;
1265typedef enum DCIO_DC_PAD_EXTERN_SIG_SEL {
1266 DCIO_DC_PAD_EXTERN_SIG_SEL_MVP = 0x0,
1267 DCIO_DC_PAD_EXTERN_SIG_SEL_VSYNCA = 0x1,
1268 DCIO_DC_PAD_EXTERN_SIG_SEL_GENLK_CLK = 0x2,
1269 DCIO_DC_PAD_EXTERN_SIG_SEL_GENLK_VSYNC = 0x3,
1270 DCIO_DC_PAD_EXTERN_SIG_SEL_GENERICA = 0x4,
1271 DCIO_DC_PAD_EXTERN_SIG_SEL_GENERICB = 0x5,
1272 DCIO_DC_PAD_EXTERN_SIG_SEL_GENERICC = 0x6,
1273 DCIO_DC_PAD_EXTERN_SIG_SEL_HPD1 = 0x7,
1274 DCIO_DC_PAD_EXTERN_SIG_SEL_HPD2 = 0x8,
1275 DCIO_DC_PAD_EXTERN_SIG_SEL_DDC1CLK = 0x9,
1276 DCIO_DC_PAD_EXTERN_SIG_SEL_DDC1DATA = 0xa,
1277 DCIO_DC_PAD_EXTERN_SIG_SEL_DDC2CLK = 0xb,
1278 DCIO_DC_PAD_EXTERN_SIG_SEL_DDC2DATA = 0xc,
1279 DCIO_DC_PAD_EXTERN_SIG_SEL_VHAD1 = 0xd,
1280 DCIO_DC_PAD_EXTERN_SIG_SEL_VHAD0 = 0xe,
1281 DCIO_DC_PAD_EXTERN_SIG_SEL_VPHCTL = 0xf,
1282} DCIO_DC_PAD_EXTERN_SIG_SEL;
1283typedef enum DCIO_DC_PAD_EXTERN_SIG_MVP_PIXEL_SRC_STATUS {
1284 DCIO_MVP_PIXEL_SRC_STATUS_HSYNCA = 0x0,
1285 DCIO_MVP_PIXEL_SRC_STATUS_HSYNCA_DUPLICATE = 0x1,
1286 DCIO_MVP_PIXEL_SRC_STATUS_CRTC = 0x2,
1287 DCIO_MVP_PIXEL_SRC_STATUS_LB = 0x3,
1288} DCIO_DC_PAD_EXTERN_SIG_MVP_PIXEL_SRC_STATUS;
1289typedef enum DCIO_DC_REF_CLK_CNTL_HSYNCA_OUTPUT_SEL {
1290 DCIO_HSYNCA_OUTPUT_SEL_DISABLE = 0x0,
1291 DCIO_HSYNCA_OUTPUT_SEL_PPLL1 = 0x1,
1292 DCIO_HSYNCA_OUTPUT_SEL_PPLL2 = 0x2,
1293 DCIO_HSYNCA_OUTPUT_SEL_RESERVED = 0x3,
1294} DCIO_DC_REF_CLK_CNTL_HSYNCA_OUTPUT_SEL;
1295typedef enum DCIO_DC_REF_CLK_CNTL_GENLK_CLK_OUTPUT_SEL {
1296 DCIO_GENLK_CLK_OUTPUT_SEL_DISABLE = 0x0,
1297 DCIO_GENLK_CLK_OUTPUT_SEL_PPLL1 = 0x1,
1298 DCIO_GENLK_CLK_OUTPUT_SEL_PPLL2 = 0x2,
1299 DCIO_GENLK_CLK_OUTPUT_SEL_RESERVED_VALUE3 = 0x3,
1300} DCIO_DC_REF_CLK_CNTL_GENLK_CLK_OUTPUT_SEL;
1301typedef enum DCIO_DC_GPIO_VIP_DEBUG {
1302 DCIO_DC_GPIO_VIP_DEBUG_NORMAL = 0x0,
1303 DCIO_DC_GPIO_VIP_DEBUG_CG_BIG = 0x1,
1304} DCIO_DC_GPIO_VIP_DEBUG;
1305typedef enum DCIO_DC_GPIO_MACRO_DEBUG {
1306 DCIO_DC_GPIO_MACRO_DEBUG_NORMAL = 0x0,
1307 DCIO_DC_GPIO_MACRO_DEBUG_CHIP_BIF = 0x1,
1308 DCIO_DC_GPIO_MACRO_DEBUG_RESERVED_VALUE2 = 0x2,
1309 DCIO_DC_GPIO_MACRO_DEBUG_RESERVED_VALUE3 = 0x3,
1310} DCIO_DC_GPIO_MACRO_DEBUG;
1311typedef enum DCIO_DC_GPIO_CHIP_DEBUG_OUT_PIN_SEL {
1312 DCIO_DC_GPIO_CHIP_DEBUG_OUT_PIN_SEL_NORMAL = 0x0,
1313 DCIO_DC_GPIO_CHIP_DEBUG_OUT_PIN_SEL_SWAP = 0x1,
1314} DCIO_DC_GPIO_CHIP_DEBUG_OUT_PIN_SEL;
1315typedef enum DCIO_DC_GPIO_DEBUG_BUS_FLOP_EN {
1316 DCIO_DC_GPIO_DEBUG_BUS_FLOP_EN_BYPASS = 0x0,
1317 DCIO_DC_GPIO_DEBUG_BUS_FLOP_EN_ENABLE = 0x1,
1318} DCIO_DC_GPIO_DEBUG_BUS_FLOP_EN;
1319typedef enum DCIO_DC_GPIO_DEBUG_DPRX_LOOPBACK_ENABLE {
1320 DCIO_DPRX_LOOPBACK_ENABLE_NORMAL = 0x0,
1321 DCIO_DPRX_LOOPBACK_ENABLE_LOOP = 0x1,
1322} DCIO_DC_GPIO_DEBUG_DPRX_LOOPBACK_ENABLE;
1323typedef enum DCIO_UNIPHY_LINK_CNTL_MINIMUM_PIXVLD_LOW_DURATION {
1324 DCIO_UNIPHY_MINIMUM_PIXVLD_LOW_DURATION_3_CLOCKS = 0x0,
1325 DCIO_UNIPHY_MINIMUM_PIXVLD_LOW_DURATION_7_CLOCKS = 0x1,
1326 DCIO_UNIPHY_MINIMUM_PIXVLD_LOW_DURATION_11_CLOCKS= 0x2,
1327 DCIO_UNIPHY_MINIMUM_PIXVLD_LOW_DURATION_15_CLOCKS= 0x3,
1328 DCIO_UNIPHY_MINIMUM_PIXVLD_LOW_DURATION_19_CLOCKS= 0x4,
1329 DCIO_UNIPHY_MINIMUM_PIXVLD_LOW_DURATION_23_CLOCKS= 0x5,
1330 DCIO_UNIPHY_MINIMUM_PIXVLD_LOW_DURATION_27_CLOCKS= 0x6,
1331 DCIO_UNIPHY_MINIMUM_PIXVLD_LOW_DURATION_31_CLOCKS= 0x7,
1332} DCIO_UNIPHY_LINK_CNTL_MINIMUM_PIXVLD_LOW_DURATION;
1333typedef enum DCIO_UNIPHY_LINK_CNTL_CHANNEL_INVERT {
1334 DCIO_UNIPHY_CHANNEL_NO_INVERSION = 0x0,
1335 DCIO_UNIPHY_CHANNEL_INVERTED = 0x1,
1336} DCIO_UNIPHY_LINK_CNTL_CHANNEL_INVERT;
1337typedef enum DCIO_UNIPHY_LINK_CNTL_ENABLE_HPD_MASK {
1338 DCIO_UNIPHY_LINK_ENABLE_HPD_MASK_DISALLOW = 0x0,
1339 DCIO_UNIPHY_LINK_ENABLE_HPD_MASK_ALLOW = 0x1,
1340 DCIO_UNIPHY_LINK_ENABLE_HPD_MASK_ALLOW_DEBOUNCED = 0x2,
1341 DCIO_UNIPHY_LINK_ENABLE_HPD_MASK_ALLOW_TOGGLE_FILTERED= 0x3,
1342} DCIO_UNIPHY_LINK_CNTL_ENABLE_HPD_MASK;
1343typedef enum DCIO_UNIPHY_CHANNEL_XBAR_SOURCE {
1344 DCIO_UNIPHY_CHANNEL_XBAR_SOURCE_CH0 = 0x0,
1345 DCIO_UNIPHY_CHANNEL_XBAR_SOURCE_CH1 = 0x1,
1346 DCIO_UNIPHY_CHANNEL_XBAR_SOURCE_CH2 = 0x2,
1347 DCIO_UNIPHY_CHANNEL_XBAR_SOURCE_CH3 = 0x3,
1348} DCIO_UNIPHY_CHANNEL_XBAR_SOURCE;
1349typedef enum DCIO_DC_DVODATA_CONFIG_VIP_MUX_EN {
1350 DCIO_VIP_MUX_EN_DVO = 0x0,
1351 DCIO_VIP_MUX_EN_VIP = 0x1,
1352} DCIO_DC_DVODATA_CONFIG_VIP_MUX_EN;
1353typedef enum DCIO_DC_DVODATA_CONFIG_VIP_ALTER_MAPPING_EN {
1354 DCIO_VIP_ALTER_MAPPING_EN_DEFAULT = 0x0,
1355 DCIO_VIP_ALTER_MAPPING_EN_ALTERNATIVE = 0x1,
1356} DCIO_DC_DVODATA_CONFIG_VIP_ALTER_MAPPING_EN;
1357typedef enum DCIO_DC_DVODATA_CONFIG_DVO_ALTER_MAPPING_EN {
1358 DCIO_DVO_ALTER_MAPPING_EN_DEFAULT = 0x0,
1359 DCIO_DVO_ALTER_MAPPING_EN_ALTERNATIVE = 0x1,
1360} DCIO_DC_DVODATA_CONFIG_DVO_ALTER_MAPPING_EN;
1361typedef enum DCIO_LVTMA_PWRSEQ_CNTL_DISABLE_SYNCEN_CONTROL_OF_TX_EN {
1362 DCIO_LVTMA_PWRSEQ_DISABLE_SYNCEN_CONTROL_OF_TX_ENABLE= 0x0,
1363 DCIO_LVTMA_PWRSEQ_DISABLE_SYNCEN_CONTROL_OF_TX_DISABLE= 0x1,
1364} DCIO_LVTMA_PWRSEQ_CNTL_DISABLE_SYNCEN_CONTROL_OF_TX_EN;
1365typedef enum DCIO_LVTMA_PWRSEQ_CNTL_TARGET_STATE {
1366 DCIO_LVTMA_PWRSEQ_TARGET_STATE_LCD_OFF = 0x0,
1367 DCIO_LVTMA_PWRSEQ_TARGET_STATE_LCD_ON = 0x1,
1368} DCIO_LVTMA_PWRSEQ_CNTL_TARGET_STATE;
1369typedef enum DCIO_LVTMA_PWRSEQ_CNTL_LVTMA_SYNCEN_POL {
1370 DCIO_LVTMA_SYNCEN_POL_NON_INVERT = 0x0,
1371 DCIO_LVTMA_SYNCEN_POL_INVERT = 0x1,
1372} DCIO_LVTMA_PWRSEQ_CNTL_LVTMA_SYNCEN_POL;
1373typedef enum DCIO_LVTMA_PWRSEQ_CNTL_LVTMA_DIGON {
1374 DCIO_LVTMA_DIGON_OFF = 0x0,
1375 DCIO_LVTMA_DIGON_ON = 0x1,
1376} DCIO_LVTMA_PWRSEQ_CNTL_LVTMA_DIGON;
1377typedef enum DCIO_LVTMA_PWRSEQ_CNTL_LVTMA_DIGON_POL {
1378 DCIO_LVTMA_DIGON_POL_NON_INVERT = 0x0,
1379 DCIO_LVTMA_DIGON_POL_INVERT = 0x1,
1380} DCIO_LVTMA_PWRSEQ_CNTL_LVTMA_DIGON_POL;
1381typedef enum DCIO_LVTMA_PWRSEQ_CNTL_LVTMA_BLON {
1382 DCIO_LVTMA_BLON_OFF = 0x0,
1383 DCIO_LVTMA_BLON_ON = 0x1,
1384} DCIO_LVTMA_PWRSEQ_CNTL_LVTMA_BLON;
1385typedef enum DCIO_LVTMA_PWRSEQ_CNTL_LVTMA_BLON_POL {
1386 DCIO_LVTMA_BLON_POL_NON_INVERT = 0x0,
1387 DCIO_LVTMA_BLON_POL_INVERT = 0x1,
1388} DCIO_LVTMA_PWRSEQ_CNTL_LVTMA_BLON_POL;
1389typedef enum DCIO_LVTMA_PWRSEQ_DELAY2_LVTMA_VARY_BL_OVERRIDE_EN {
1390 DCIO_LVTMA_VARY_BL_OVERRIDE_EN_BLON = 0x0,
1391 DCIO_LVTMA_VARY_BL_OVERRIDE_EN_SEPARATE = 0x1,
1392} DCIO_LVTMA_PWRSEQ_DELAY2_LVTMA_VARY_BL_OVERRIDE_EN;
1393typedef enum DCIO_BL_PWM_CNTL_BL_PWM_FRACTIONAL_EN {
1394 DCIO_BL_PWM_FRACTIONAL_DISABLE = 0x0,
1395 DCIO_BL_PWM_FRACTIONAL_ENABLE = 0x1,
1396} DCIO_BL_PWM_CNTL_BL_PWM_FRACTIONAL_EN;
1397typedef enum DCIO_BL_PWM_CNTL_BL_PWM_EN {
1398 DCIO_BL_PWM_DISABLE = 0x0,
1399 DCIO_BL_PWM_ENABLE = 0x1,
1400} DCIO_BL_PWM_CNTL_BL_PWM_EN;
1401typedef enum DCIO_BL_PWM_CNTL2_DBG_BL_PWM_INPUT_REFCLK_SELECT {
1402 DCIO_DBG_BL_PWM_INPUT_REFCLK_SELECT_NORMAL = 0x0,
1403 DCIO_DBG_BL_PWM_INPUT_REFCLK_SELECT_DEBUG1 = 0x1,
1404 DCIO_DBG_BL_PWM_INPUT_REFCLK_SELECT_DEBUG2 = 0x2,
1405 DCIO_DBG_BL_PWM_INPUT_REFCLK_SELECT_DEBUG3 = 0x3,
1406} DCIO_BL_PWM_CNTL2_DBG_BL_PWM_INPUT_REFCLK_SELECT;
1407typedef enum DCIO_BL_PWM_CNTL2_BL_PWM_OVERRIDE_BL_OUT_ENABLE {
1408 DCIO_BL_PWM_OVERRIDE_BL_OUT_DISABLE = 0x0,
1409 DCIO_BL_PWM_OVERRIDE_BL_OUT_ENABLE = 0x1,
1410} DCIO_BL_PWM_CNTL2_BL_PWM_OVERRIDE_BL_OUT_ENABLE;
1411typedef enum DCIO_BL_PWM_CNTL2_BL_PWM_OVERRIDE_LVTMA_PWRSEQ_EN {
1412 DCIO_BL_PWM_OVERRIDE_LVTMA_PWRSEQ_EN_NORMAL = 0x0,
1413 DCIO_BL_PWM_OVERRIDE_LVTMA_PWRSEQ_EN_PWM = 0x1,
1414} DCIO_BL_PWM_CNTL2_BL_PWM_OVERRIDE_LVTMA_PWRSEQ_EN;
1415typedef enum DCIO_BL_PWM_GRP1_REG_LOCK {
1416 DCIO_BL_PWM_GRP1_REG_LOCK_DISABLE = 0x0,
1417 DCIO_BL_PWM_GRP1_REG_LOCK_ENABLE = 0x1,
1418} DCIO_BL_PWM_GRP1_REG_LOCK;
1419typedef enum DCIO_BL_PWM_GRP1_UPDATE_AT_FRAME_START {
1420 DCIO_BL_PWM_GRP1_UPDATE_AT_FRAME_START_DISABLE = 0x0,
1421 DCIO_BL_PWM_GRP1_UPDATE_AT_FRAME_START_ENABLE = 0x1,
1422} DCIO_BL_PWM_GRP1_UPDATE_AT_FRAME_START;
1423typedef enum DCIO_BL_PWM_GRP1_FRAME_START_DISP_SEL {
1424 DCIO_BL_PWM_GRP1_FRAME_START_DISP_SEL_CONTROLLER1= 0x0,
1425 DCIO_BL_PWM_GRP1_FRAME_START_DISP_SEL_CONTROLLER2= 0x1,
1426 DCIO_BL_PWM_GRP1_FRAME_START_DISP_SEL_CONTROLLER3= 0x2,
1427 DCIO_BL_PWM_GRP1_FRAME_START_DISP_SEL_CONTROLLER4= 0x3,
1428 DCIO_BL_PWM_GRP1_FRAME_START_DISP_SEL_CONTROLLER5= 0x4,
1429 DCIO_BL_PWM_GRP1_FRAME_START_DISP_SEL_CONTROLLER6= 0x5,
1430} DCIO_BL_PWM_GRP1_FRAME_START_DISP_SEL;
1431typedef enum DCIO_BL_PWM_GRP1_READBACK_DB_REG_VALUE_EN {
1432 DCIO_BL_PWM_GRP1_READBACK_DB_REG_VALUE_EN_BL_PWM = 0x0,
1433 DCIO_BL_PWM_GRP1_READBACK_DB_REG_VALUE_EN_BL1_PWM= 0x1,
1434} DCIO_BL_PWM_GRP1_READBACK_DB_REG_VALUE_EN;
1435typedef enum DCIO_BL_PWM_GRP1_IGNORE_MASTER_LOCK_EN {
1436 DCIO_BL_PWM_GRP1_IGNORE_MASTER_LOCK_ENABLE = 0x0,
1437 DCIO_BL_PWM_GRP1_IGNORE_MASTER_LOCK_DISABLE = 0x1,
1438} DCIO_BL_PWM_GRP1_IGNORE_MASTER_LOCK_EN;
1439typedef enum DCIO_GSL_SEL {
1440 DCIO_GSL_SEL_GROUP_0 = 0x0,
1441 DCIO_GSL_SEL_GROUP_1 = 0x1,
1442 DCIO_GSL_SEL_GROUP_2 = 0x2,
1443} DCIO_GSL_SEL;
1444typedef enum DCIO_GENLK_CLK_GSL_MASK {
1445 DCIO_GENLK_CLK_GSL_MASK_NO = 0x0,
1446 DCIO_GENLK_CLK_GSL_MASK_TIMING = 0x1,
1447 DCIO_GENLK_CLK_GSL_MASK_STEREO = 0x2,
1448} DCIO_GENLK_CLK_GSL_MASK;
1449typedef enum DCIO_GENLK_VSYNC_GSL_MASK {
1450 DCIO_GENLK_VSYNC_GSL_MASK_NO = 0x0,
1451 DCIO_GENLK_VSYNC_GSL_MASK_TIMING = 0x1,
1452 DCIO_GENLK_VSYNC_GSL_MASK_STEREO = 0x2,
1453} DCIO_GENLK_VSYNC_GSL_MASK;
1454typedef enum DCIO_SWAPLOCK_A_GSL_MASK {
1455 DCIO_SWAPLOCK_A_GSL_MASK_NO = 0x0,
1456 DCIO_SWAPLOCK_A_GSL_MASK_TIMING = 0x1,
1457 DCIO_SWAPLOCK_A_GSL_MASK_STEREO = 0x2,
1458} DCIO_SWAPLOCK_A_GSL_MASK;
1459typedef enum DCIO_SWAPLOCK_B_GSL_MASK {
1460 DCIO_SWAPLOCK_B_GSL_MASK_NO = 0x0,
1461 DCIO_SWAPLOCK_B_GSL_MASK_TIMING = 0x1,
1462 DCIO_SWAPLOCK_B_GSL_MASK_STEREO = 0x2,
1463} DCIO_SWAPLOCK_B_GSL_MASK;
1464typedef enum DCIO_GSL_VSYNC_SEL {
1465 DCIO_GSL_VSYNC_SEL_PIPE0 = 0x0,
1466 DCIO_GSL_VSYNC_SEL_PIPE1 = 0x1,
1467 DCIO_GSL_VSYNC_SEL_PIPE2 = 0x2,
1468 DCIO_GSL_VSYNC_SEL_PIPE3 = 0x3,
1469 DCIO_GSL_VSYNC_SEL_PIPE4 = 0x4,
1470 DCIO_GSL_VSYNC_SEL_PIPE5 = 0x5,
1471} DCIO_GSL_VSYNC_SEL;
1472typedef enum DCIO_GSL0_TIMING_SYNC_SEL {
1473 DCIO_GSL0_TIMING_SYNC_SEL_PIPE = 0x0,
1474 DCIO_GSL0_TIMING_SYNC_SEL_GENCLK_VSYNC = 0x1,
1475 DCIO_GSL0_TIMING_SYNC_SEL_GENCLK_CLK = 0x2,
1476 DCIO_GSL0_TIMING_SYNC_SEL_SWAPLOCK_A = 0x3,
1477 DCIO_GSL0_TIMING_SYNC_SEL_SWAPLOCK_B = 0x4,
1478} DCIO_GSL0_TIMING_SYNC_SEL;
1479typedef enum DCIO_GSL0_GLOBAL_UNLOCK_SEL {
1480 DCIO_GSL0_GLOBAL_UNLOCK_SEL_INVERSION = 0x0,
1481 DCIO_GSL0_GLOBAL_UNLOCK_SEL_GENCLK_VSYNC = 0x1,
1482 DCIO_GSL0_GLOBAL_UNLOCK_SEL_GENLK_CLK = 0x2,
1483 DCIO_GSL0_GLOBAL_UNLOCK_SEL_SWAPLOCK_A = 0x3,
1484 DCIO_GSL0_GLOBAL_UNLOCK_SEL_SWAPLOCK_B = 0x4,
1485} DCIO_GSL0_GLOBAL_UNLOCK_SEL;
1486typedef enum DCIO_GSL1_TIMING_SYNC_SEL {
1487 DCIO_GSL1_TIMING_SYNC_SEL_PIPE = 0x0,
1488 DCIO_GSL1_TIMING_SYNC_SEL_GENCLK_VSYNC = 0x1,
1489 DCIO_GSL1_TIMING_SYNC_SEL_GENCLK_CLK = 0x2,
1490 DCIO_GSL1_TIMING_SYNC_SEL_SWAPLOCK_A = 0x3,
1491 DCIO_GSL1_TIMING_SYNC_SEL_SWAPLOCK_B = 0x4,
1492} DCIO_GSL1_TIMING_SYNC_SEL;
1493typedef enum DCIO_GSL1_GLOBAL_UNLOCK_SEL {
1494 DCIO_GSL1_GLOBAL_UNLOCK_SEL_INVERSION = 0x0,
1495 DCIO_GSL1_GLOBAL_UNLOCK_SEL_GENCLK_VSYNC = 0x1,
1496 DCIO_GSL1_GLOBAL_UNLOCK_SEL_GENLK_CLK = 0x2,
1497 DCIO_GSL1_GLOBAL_UNLOCK_SEL_SWAPLOCK_A = 0x3,
1498 DCIO_GSL1_GLOBAL_UNLOCK_SEL_SWAPLOCK_B = 0x4,
1499} DCIO_GSL1_GLOBAL_UNLOCK_SEL;
1500typedef enum DCIO_GSL2_TIMING_SYNC_SEL {
1501 DCIO_GSL2_TIMING_SYNC_SEL_PIPE = 0x0,
1502 DCIO_GSL2_TIMING_SYNC_SEL_GENCLK_VSYNC = 0x1,
1503 DCIO_GSL2_TIMING_SYNC_SEL_GENCLK_CLK = 0x2,
1504 DCIO_GSL2_TIMING_SYNC_SEL_SWAPLOCK_A = 0x3,
1505 DCIO_GSL2_TIMING_SYNC_SEL_SWAPLOCK_B = 0x4,
1506} DCIO_GSL2_TIMING_SYNC_SEL;
1507typedef enum DCIO_GSL2_GLOBAL_UNLOCK_SEL {
1508 DCIO_GSL2_GLOBAL_UNLOCK_SEL_INVERSION = 0x0,
1509 DCIO_GSL2_GLOBAL_UNLOCK_SEL_GENCLK_VSYNC = 0x1,
1510 DCIO_GSL2_GLOBAL_UNLOCK_SEL_GENLK_CLK = 0x2,
1511 DCIO_GSL2_GLOBAL_UNLOCK_SEL_SWAPLOCK_A = 0x3,
1512 DCIO_GSL2_GLOBAL_UNLOCK_SEL_SWAPLOCK_B = 0x4,
1513} DCIO_GSL2_GLOBAL_UNLOCK_SEL;
1514typedef enum DCIO_DC_GPU_TIMER_START_POSITION {
1515 DCIO_GPU_TIMER_START_0_END_27 = 0x0,
1516 DCIO_GPU_TIMER_START_1_END_28 = 0x1,
1517 DCIO_GPU_TIMER_START_2_END_29 = 0x2,
1518 DCIO_GPU_TIMER_START_3_END_30 = 0x3,
1519 DCIO_GPU_TIMER_START_4_END_31 = 0x4,
1520 DCIO_GPU_TIMER_START_6_END_33 = 0x5,
1521 DCIO_GPU_TIMER_START_8_END_35 = 0x6,
1522 DCIO_GPU_TIMER_START_10_END_37 = 0x7,
1523} DCIO_DC_GPU_TIMER_START_POSITION;
1524typedef enum DCIO_CLOCK_CNTL_DCIO_TEST_CLK_SEL {
1525 DCIO_TEST_CLK_SEL_DISPCLK = 0x0,
1526 DCIO_TEST_CLK_SEL_GATED_DISPCLK = 0x1,
1527 DCIO_TEST_CLK_SEL_SCLK = 0x2,
1528} DCIO_CLOCK_CNTL_DCIO_TEST_CLK_SEL;
1529typedef enum DCIO_CLOCK_CNTL_DISPCLK_R_DCIO_GATE_DIS {
1530 DCIO_DISPCLK_R_DCIO_GATE_DISABLE = 0x0,
1531 DCIO_DISPCLK_R_DCIO_GATE_ENABLE = 0x1,
1532} DCIO_CLOCK_CNTL_DISPCLK_R_DCIO_GATE_DIS;
1533typedef enum DCIO_DCO_DCFE_EXT_VSYNC_MUX {
1534 DCIO_EXT_VSYNC_MUX_SWAPLOCKB = 0x0,
1535 DCIO_EXT_VSYNC_MUX_CRTC0 = 0x1,
1536 DCIO_EXT_VSYNC_MUX_CRTC1 = 0x2,
1537 DCIO_EXT_VSYNC_MUX_CRTC2 = 0x3,
1538 DCIO_EXT_VSYNC_MUX_CRTC3 = 0x4,
1539 DCIO_EXT_VSYNC_MUX_CRTC4 = 0x5,
1540 DCIO_EXT_VSYNC_MUX_CRTC5 = 0x6,
1541 DCIO_EXT_VSYNC_MUX_GENERICB = 0x7,
1542} DCIO_DCO_DCFE_EXT_VSYNC_MUX;
1543typedef enum DCIO_DCO_EXT_VSYNC_MASK {
1544 DCIO_EXT_VSYNC_MASK_NONE = 0x0,
1545 DCIO_EXT_VSYNC_MASK_PIPE0 = 0x1,
1546 DCIO_EXT_VSYNC_MASK_PIPE1 = 0x2,
1547 DCIO_EXT_VSYNC_MASK_PIPE2 = 0x3,
1548 DCIO_EXT_VSYNC_MASK_PIPE3 = 0x4,
1549 DCIO_EXT_VSYNC_MASK_PIPE4 = 0x5,
1550 DCIO_EXT_VSYNC_MASK_PIPE5 = 0x6,
1551 DCIO_EXT_VSYNC_MASK_NONE_DUPLICATE = 0x7,
1552} DCIO_DCO_EXT_VSYNC_MASK;
1553typedef enum DCIO_DBG_OUT_PIN_SEL {
1554 DCIO_DBG_OUT_PIN_SEL_LOW_12BIT = 0x0,
1555 DCIO_DBG_OUT_PIN_SEL_HIGH_12BIT = 0x1,
1556} DCIO_DBG_OUT_PIN_SEL;
1557typedef enum DCIO_DBG_OUT_12BIT_SEL {
1558 DCIO_DBG_OUT_12BIT_SEL_LOW_12BIT = 0x0,
1559 DCIO_DBG_OUT_12BIT_SEL_MID_12BIT = 0x1,
1560 DCIO_DBG_OUT_12BIT_SEL_HIGH_12BIT = 0x2,
1561 DCIO_DBG_OUT_12BIT_SEL_OVERRIDE = 0x3,
1562} DCIO_DBG_OUT_12BIT_SEL;
1563typedef enum DCIO_DSYNC_SOFT_RESET {
1564 DCIO_DSYNC_SOFT_RESET_DEASSERT = 0x0,
1565 DCIO_DSYNC_SOFT_RESET_ASSERT = 0x1,
1566} DCIO_DSYNC_SOFT_RESET;
1567typedef enum DCIO_DACA_SOFT_RESET {
1568 DCIO_DACA_SOFT_RESET_DEASSERT = 0x0,
1569 DCIO_DACA_SOFT_RESET_ASSERT = 0x1,
1570} DCIO_DACA_SOFT_RESET;
1571typedef enum DCIO_DCRXPHY_SOFT_RESET {
1572 DCIO_DCRXPHY_SOFT_RESET_DEASSERT = 0x0,
1573 DCIO_DCRXPHY_SOFT_RESET_ASSERT = 0x1,
1574} DCIO_DCRXPHY_SOFT_RESET;
1575typedef enum DCIO_DPHY_LANE_SEL {
1576 DCIO_DPHY_LANE_SEL_LANE0 = 0x0,
1577 DCIO_DPHY_LANE_SEL_LANE1 = 0x1,
1578 DCIO_DPHY_LANE_SEL_LANE2 = 0x2,
1579 DCIO_DPHY_LANE_SEL_LANE3 = 0x3,
1580} DCIO_DPHY_LANE_SEL;
1581typedef enum DCIO_DPCS_INTERRUPT_TYPE {
1582 DCIO_DPCS_INTERRUPT_TYPE_LEVEL_BASED = 0x0,
1583 DCIO_DPCS_INTERRUPT_TYPE_PULSE_BASED = 0x1,
1584} DCIO_DPCS_INTERRUPT_TYPE;
1585typedef enum DCIO_DPCS_INTERRUPT_MASK {
1586 DCIO_DPCS_INTERRUPT_DISABLE = 0x0,
1587 DCIO_DPCS_INTERRUPT_ENABLE = 0x1,
1588} DCIO_DPCS_INTERRUPT_MASK;
1589typedef enum DCIO_DC_GPU_TIMER_READ_SELECT {
1590 DCIO_GPU_TIMER_READ_SELECT_LOWER_D1_V_UPDATE = 0x0,
1591 DCIO_GPU_TIMER_READ_SELECT_UPPER_D1_V_UPDATE = 0x1,
1592 DCIO_GPU_TIMER_READ_SELECT_LOWER_D2_V_UPDATE = 0x2,
1593 DCIO_GPU_TIMER_READ_SELECT_UPPER_D2_V_UPDATE = 0x3,
1594 DCIO_GPU_TIMER_READ_SELECT_LOWER_D3_V_UPDATE = 0x4,
1595 DCIO_GPU_TIMER_READ_SELECT_UPPER_D3_V_UPDATE = 0x5,
1596 DCIO_GPU_TIMER_READ_SELECT_LOWER_D4_V_UPDATE = 0x6,
1597 DCIO_GPU_TIMER_READ_SELECT_UPPER_D4_V_UPDATE = 0x7,
1598 DCIO_GPU_TIMER_READ_SELECT_LOWER_D5_V_UPDATE = 0x8,
1599 DCIO_GPU_TIMER_READ_SELECT_UPPER_D5_V_UPDATE = 0x9,
1600 DCIO_GPU_TIMER_READ_SELECT_LOWER_D6_V_UPDATE = 0xa,
1601 DCIO_GPU_TIMER_READ_SELECT_UPPER_D6_V_UPDATE = 0xb,
1602 DCIO_GPU_TIMER_READ_SELECT_LOWER_D1_P_FLIP = 0xc,
1603 DCIO_GPU_TIMER_READ_SELECT_UPPER_D1_P_FLIP = 0xd,
1604 DCIO_GPU_TIMER_READ_SELECT_LOWER_D2_P_FLIP = 0xe,
1605 DCIO_GPU_TIMER_READ_SELECT_UPPER_D2_P_FLIP = 0xf,
1606 DCIO_GPU_TIMER_READ_SELECT_LOWER_D3_P_FLIP = 0x10,
1607 DCIO_GPU_TIMER_READ_SELECT_UPPER_D3_P_FLIP = 0x11,
1608 DCIO_GPU_TIMER_READ_SELECT_LOWER_D4_P_FLIP = 0x12,
1609 DCIO_GPU_TIMER_READ_SELECT_UPPER_D4_P_FLIP = 0x13,
1610 DCIO_GPU_TIMER_READ_SELECT_LOWER_D5_P_FLIP = 0x14,
1611 DCIO_GPU_TIMER_READ_SELECT_UPPER_D5_P_FLIP = 0x15,
1612 DCIO_GPU_TIMER_READ_SELECT_LOWER_D6_P_FLIP = 0x16,
1613 DCIO_GPU_TIMER_READ_SELECT_UPPER_D6_P_FLIP = 0x17,
1614 DCIO_GPU_TIMER_READ_SELECT_LOWER_D1_VSYNC_NOM = 0x18,
1615 DCIO_GPU_TIMER_READ_SELECT_UPPER_D1_VSYNC_NOM = 0x19,
1616 DCIO_GPU_TIMER_READ_SELECT_LOWER_D2_VSYNC_NOM = 0x1a,
1617 DCIO_GPU_TIMER_READ_SELECT_UPPER_D2_VSYNC_NOM = 0x1b,
1618 DCIO_GPU_TIMER_READ_SELECT_LOWER_D3_VSYNC_NOM = 0x1c,
1619 DCIO_GPU_TIMER_READ_SELECT_UPPER_D3_VSYNC_NOM = 0x1d,
1620 DCIO_GPU_TIMER_READ_SELECT_LOWER_D4_VSYNC_NOM = 0x1e,
1621 DCIO_GPU_TIMER_READ_SELECT_UPPER_D4_VSYNC_NOM = 0x1f,
1622 DCIO_GPU_TIMER_READ_SELECT_LOWER_D5_VSYNC_NOM = 0x20,
1623 DCIO_GPU_TIMER_READ_SELECT_UPPER_D5_VSYNC_NOM = 0x21,
1624 DCIO_GPU_TIMER_READ_SELECT_LOWER_D6_VSYNC_NOM = 0x22,
1625 DCIO_GPU_TIMER_READ_SELECT_UPPER_D6_VSYNC_NOM = 0x23,
1626} DCIO_DC_GPU_TIMER_READ_SELECT;
1627typedef enum DCIO_IMPCAL_STEP_DELAY {
1628 DCIO_IMPCAL_STEP_DELAY_1us = 0x0,
1629 DCIO_IMPCAL_STEP_DELAY_2us = 0x1,
1630 DCIO_IMPCAL_STEP_DELAY_3us = 0x2,
1631 DCIO_IMPCAL_STEP_DELAY_4us = 0x3,
1632 DCIO_IMPCAL_STEP_DELAY_5us = 0x4,
1633 DCIO_IMPCAL_STEP_DELAY_6us = 0x5,
1634 DCIO_IMPCAL_STEP_DELAY_7us = 0x6,
1635 DCIO_IMPCAL_STEP_DELAY_8us = 0x7,
1636 DCIO_IMPCAL_STEP_DELAY_9us = 0x8,
1637 DCIO_IMPCAL_STEP_DELAY_10us = 0x9,
1638 DCIO_IMPCAL_STEP_DELAY_11us = 0xa,
1639 DCIO_IMPCAL_STEP_DELAY_12us = 0xb,
1640 DCIO_IMPCAL_STEP_DELAY_13us = 0xc,
1641 DCIO_IMPCAL_STEP_DELAY_14us = 0xd,
1642 DCIO_IMPCAL_STEP_DELAY_15us = 0xe,
1643 DCIO_IMPCAL_STEP_DELAY_16us = 0xf,
1644} DCIO_IMPCAL_STEP_DELAY;
1645typedef enum DCIO_UNIPHY_IMPCAL_SEL {
1646 DCIO_UNIPHY_IMPCAL_SEL_TEMPERATURE = 0x0,
1647 DCIO_UNIPHY_IMPCAL_SEL_BINARY = 0x1,
1648} DCIO_UNIPHY_IMPCAL_SEL;
1649typedef enum DCIO_DBG_CLOCK_SEL {
1650 DCIO_DBG_CLOCK_SEL_DISPCLK = 0x0,
1651 DCIO_DBG_CLOCK_SEL_SYMCLKA = 0x1,
1652 DCIO_DBG_CLOCK_SEL_SYMCLKB = 0x2,
1653 DCIO_DBG_CLOCK_SEL_SYMCLKC = 0x3,
1654 DCIO_DBG_CLOCK_SEL_SYMCLKD = 0x4,
1655 DCIO_DBG_CLOCK_SEL_SYMCLKE = 0x5,
1656 DCIO_DBG_CLOCK_SEL_SYMCLKF = 0x6,
1657 DCIO_DBG_CLOCK_SEL_REFCLK = 0xb,
1658} DCIO_DBG_CLOCK_SEL;
1659typedef enum DCIOCHIP_HPD_SEL {
1660 DCIOCHIP_HPD_SEL_ASYNC = 0x0,
1661 DCIOCHIP_HPD_SEL_CLOCKED = 0x1,
1662} DCIOCHIP_HPD_SEL;
1663typedef enum DCIOCHIP_PAD_MODE {
1664 DCIOCHIP_PAD_MODE_DDC = 0x0,
1665 DCIOCHIP_PAD_MODE_DP = 0x1,
1666} DCIOCHIP_PAD_MODE;
1667typedef enum DCIOCHIP_AUXSLAVE_PAD_MODE {
1668 DCIOCHIP_AUXSLAVE_PAD_MODE_I2C = 0x0,
1669 DCIOCHIP_AUXSLAVE_PAD_MODE_AUX = 0x1,
1670} DCIOCHIP_AUXSLAVE_PAD_MODE;
1671typedef enum DCIOCHIP_INVERT {
1672 DCIOCHIP_POL_NON_INVERT = 0x0,
1673 DCIOCHIP_POL_INVERT = 0x1,
1674} DCIOCHIP_INVERT;
1675typedef enum DCIOCHIP_PD_EN {
1676 DCIOCHIP_PD_EN_NOTALLOW = 0x0,
1677 DCIOCHIP_PD_EN_ALLOW = 0x1,
1678} DCIOCHIP_PD_EN;
1679typedef enum DCIOCHIP_GPIO_MASK_EN {
1680 DCIOCHIP_GPIO_MASK_EN_HARDWARE = 0x0,
1681 DCIOCHIP_GPIO_MASK_EN_SOFTWARE = 0x1,
1682} DCIOCHIP_GPIO_MASK_EN;
1683typedef enum DCIOCHIP_MASK {
1684 DCIOCHIP_MASK_DISABLE = 0x0,
1685 DCIOCHIP_MASK_ENABLE = 0x1,
1686} DCIOCHIP_MASK;
1687typedef enum DCIOCHIP_GPIO_I2C_MASK {
1688 DCIOCHIP_GPIO_I2C_MASK_DISABLE = 0x0,
1689 DCIOCHIP_GPIO_I2C_MASK_ENABLE = 0x1,
1690} DCIOCHIP_GPIO_I2C_MASK;
1691typedef enum DCIOCHIP_GPIO_I2C_DRIVE {
1692 DCIOCHIP_GPIO_I2C_DRIVE_LOW = 0x0,
1693 DCIOCHIP_GPIO_I2C_DRIVE_HIGH = 0x1,
1694} DCIOCHIP_GPIO_I2C_DRIVE;
1695typedef enum DCIOCHIP_GPIO_I2C_EN {
1696 DCIOCHIP_GPIO_I2C_DISABLE = 0x0,
1697 DCIOCHIP_GPIO_I2C_ENABLE = 0x1,
1698} DCIOCHIP_GPIO_I2C_EN;
1699typedef enum DCIOCHIP_MASK_4BIT {
1700 DCIOCHIP_MASK_4BIT_DISABLE = 0x0,
1701 DCIOCHIP_MASK_4BIT_ENABLE = 0xf,
1702} DCIOCHIP_MASK_4BIT;
1703typedef enum DCIOCHIP_ENABLE_4BIT {
1704 DCIOCHIP_4BIT_DISABLE = 0x0,
1705 DCIOCHIP_4BIT_ENABLE = 0xf,
1706} DCIOCHIP_ENABLE_4BIT;
1707typedef enum DCIOCHIP_MASK_5BIT {
1708 DCIOCHIP_MASIK_5BIT_DISABLE = 0x0,
1709 DCIOCHIP_MASIK_5BIT_ENABLE = 0x1f,
1710} DCIOCHIP_MASK_5BIT;
1711typedef enum DCIOCHIP_ENABLE_5BIT {
1712 DCIOCHIP_5BIT_DISABLE = 0x0,
1713 DCIOCHIP_5BIT_ENABLE = 0x1f,
1714} DCIOCHIP_ENABLE_5BIT;
1715typedef enum DCIOCHIP_MASK_2BIT {
1716 DCIOCHIP_MASK_2BIT_DISABLE = 0x0,
1717 DCIOCHIP_MASK_2BIT_ENABLE = 0x3,
1718} DCIOCHIP_MASK_2BIT;
1719typedef enum DCIOCHIP_ENABLE_2BIT {
1720 DCIOCHIP_2BIT_DISABLE = 0x0,
1721 DCIOCHIP_2BIT_ENABLE = 0x3,
1722} DCIOCHIP_ENABLE_2BIT;
1723typedef enum DCIOCHIP_REF_27_SRC_SEL {
1724 DCIOCHIP_REF_27_SRC_SEL_XTAL_DIVIDER = 0x0,
1725 DCIOCHIP_REF_27_SRC_SEL_DISP_CLKIN2_DIVIDER = 0x1,
1726 DCIOCHIP_REF_27_SRC_SEL_XTAL_BYPASS = 0x2,
1727 DCIOCHIP_REF_27_SRC_SEL_DISP_CLKIN2_BYPASS = 0x3,
1728} DCIOCHIP_REF_27_SRC_SEL;
1729typedef enum DCIOCHIP_DVO_VREFPON {
1730 DCIOCHIP_DVO_VREFPON_DISABLE = 0x0,
1731 DCIOCHIP_DVO_VREFPON_ENABLE = 0x1,
1732} DCIOCHIP_DVO_VREFPON;
1733typedef enum DCIOCHIP_DVO_VREFSEL {
1734 DCIOCHIP_DVO_VREFSEL_ONCHIP = 0x0,
1735 DCIOCHIP_DVO_VREFSEL_EXTERNAL = 0x1,
1736} DCIOCHIP_DVO_VREFSEL;
1737typedef enum DCIOCHIP_SPDIF1_IMODE {
1738 DCIOCHIP_SPDIF1_IMODE_OE_A = 0x0,
1739 DCIOCHIP_SPDIF1_IMODE_TSTE_TSTO = 0x1,
1740} DCIOCHIP_SPDIF1_IMODE;
1741typedef enum DCIOCHIP_AUX_FALLSLEWSEL {
1742 DCIOCHIP_AUX_FALLSLEWSEL_LOW = 0x0,
1743 DCIOCHIP_AUX_FALLSLEWSEL_HIGH0 = 0x1,
1744 DCIOCHIP_AUX_FALLSLEWSEL_HIGH1 = 0x2,
1745 DCIOCHIP_AUX_FALLSLEWSEL_ULTRAHIGH = 0x3,
1746} DCIOCHIP_AUX_FALLSLEWSEL;
1747typedef enum DCIOCHIP_AUX_SPIKESEL {
1748 DCIOCHIP_AUX_SPIKESEL_50NS = 0x0,
1749 DCIOCHIP_AUX_SPIKESEL_10NS = 0x1,
1750} DCIOCHIP_AUX_SPIKESEL;
1751typedef enum DCIOCHIP_AUX_CSEL0P9 {
1752 DCIOCHIP_AUX_CSEL_DEC1P0 = 0x0,
1753 DCIOCHIP_AUX_CSEL_DEC0P9 = 0x1,
1754} DCIOCHIP_AUX_CSEL0P9;
1755typedef enum DCIOCHIP_AUX_CSEL1P1 {
1756 DCIOCHIP_AUX_CSEL_INC1P0 = 0x0,
1757 DCIOCHIP_AUX_CSEL_INC1P1 = 0x1,
1758} DCIOCHIP_AUX_CSEL1P1;
1759typedef enum DCIOCHIP_AUX_RSEL0P9 {
1760 DCIOCHIP_AUX_RSEL_DEC1P0 = 0x0,
1761 DCIOCHIP_AUX_RSEL_DEC0P9 = 0x1,
1762} DCIOCHIP_AUX_RSEL0P9;
1763typedef enum DCIOCHIP_AUX_RSEL1P1 {
1764 DCIOCHIP_AUX_RSEL_INC1P0 = 0x0,
1765 DCIOCHIP_AUX_RSEL_INC1P1 = 0x1,
1766} DCIOCHIP_AUX_RSEL1P1;
1767typedef enum DCP_GRPH_ENABLE {
1768 DCP_GRPH_ENABLE_FALSE = 0x0,
1769 DCP_GRPH_ENABLE_TRUE = 0x1,
1770} DCP_GRPH_ENABLE;
1771typedef enum DCP_GRPH_KEYER_ALPHA_SEL {
1772 DCP_GRPH_KEYER_ALPHA_SEL_FALSE = 0x0,
1773 DCP_GRPH_KEYER_ALPHA_SEL_TRUE = 0x1,
1774} DCP_GRPH_KEYER_ALPHA_SEL;
1775typedef enum DCP_GRPH_DEPTH {
1776 DCP_GRPH_DEPTH_8BPP = 0x0,
1777 DCP_GRPH_DEPTH_16BPP = 0x1,
1778 DCP_GRPH_DEPTH_32BPP = 0x2,
1779 DCP_GRPH_DEPTH_64BPP = 0x3,
1780} DCP_GRPH_DEPTH;
1781typedef enum DCP_GRPH_NUM_BANKS {
1782 DCP_GRPH_NUM_BANKS_2BANK = 0x0,
1783 DCP_GRPH_NUM_BANKS_4BANK = 0x1,
1784 DCP_GRPH_NUM_BANKS_8BANK = 0x2,
1785 DCP_GRPH_NUM_BANKS_16BANK = 0x3,
1786} DCP_GRPH_NUM_BANKS;
1787typedef enum DCP_GRPH_BANK_WIDTH {
1788 DCP_GRPH_BANK_WIDTH_1 = 0x0,
1789 DCP_GRPH_BANK_WIDTH_2 = 0x1,
1790 DCP_GRPH_BANK_WIDTH_4 = 0x2,
1791 DCP_GRPH_BANK_WIDTH_8 = 0x3,
1792} DCP_GRPH_BANK_WIDTH;
1793typedef enum DCP_GRPH_FORMAT {
1794 DCP_GRPH_FORMAT_8BPP = 0x0,
1795 DCP_GRPH_FORMAT_16BPP = 0x1,
1796 DCP_GRPH_FORMAT_32BPP = 0x2,
1797 DCP_GRPH_FORMAT_64BPP = 0x3,
1798} DCP_GRPH_FORMAT;
1799typedef enum DCP_GRPH_BANK_HEIGHT {
1800 DCP_GRPH_BANK_HEIGHT_1 = 0x0,
1801 DCP_GRPH_BANK_HEIGHT_2 = 0x1,
1802 DCP_GRPH_BANK_HEIGHT_4 = 0x2,
1803 DCP_GRPH_BANK_HEIGHT_8 = 0x3,
1804} DCP_GRPH_BANK_HEIGHT;
1805typedef enum DCP_GRPH_TILE_SPLIT {
1806 DCP_GRPH_TILE_SPLIT_64B = 0x0,
1807 DCP_GRPH_TILE_SPLIT_128B = 0x1,
1808 DCP_GRPH_TILE_SPLIT_256B = 0x2,
1809 DCP_GRPH_TILE_SPLIT_512B = 0x3,
1810 DCP_GRPH_TILE_SPLIT_1B = 0x4,
1811 DCP_GRPH_TILE_SPLIT_2B = 0x5,
1812 DCP_GRPH_TILE_SPLIT_4B = 0x6,
1813} DCP_GRPH_TILE_SPLIT;
1814typedef enum DCP_GRPH_ADDRESS_TRANSLATION_ENABLE {
1815 DCP_GRPH_ADDRESS_TRANSLATION_ENABLE_FALSE = 0x0,
1816 DCP_GRPH_ADDRESS_TRANSLATION_ENABLE_TRUE = 0x1,
1817} DCP_GRPH_ADDRESS_TRANSLATION_ENABLE;
1818typedef enum DCP_GRPH_PRIVILEGED_ACCESS_ENABLE {
1819 DCP_GRPH_PRIVILEGED_ACCESS_ENABLE_FALSE = 0x0,
1820 DCP_GRPH_PRIVILEGED_ACCESS_ENABLE_TRUE = 0x1,
1821} DCP_GRPH_PRIVILEGED_ACCESS_ENABLE;
1822typedef enum DCP_GRPH_MACRO_TILE_ASPECT {
1823 DCP_GRPH_MACRO_TILE_ASPECT_1 = 0x0,
1824 DCP_GRPH_MACRO_TILE_ASPECT_2 = 0x1,
1825 DCP_GRPH_MACRO_TILE_ASPECT_4 = 0x2,
1826 DCP_GRPH_MACRO_TILE_ASPECT_8 = 0x3,
1827} DCP_GRPH_MACRO_TILE_ASPECT;
1828typedef enum DCP_GRPH_ARRAY_MODE {
1829 DCP_GRPH_ARRAY_MODE_0 = 0x0,
1830 DCP_GRPH_ARRAY_MODE_1 = 0x1,
1831 DCP_GRPH_ARRAY_MODE_2 = 0x2,
1832 DCP_GRPH_ARRAY_MODE_3 = 0x3,
1833 DCP_GRPH_ARRAY_MODE_4 = 0x4,
1834 DCP_GRPH_ARRAY_MODE_7 = 0x7,
1835 DCP_GRPH_ARRAY_MODE_12 = 0xc,
1836 DCP_GRPH_ARRAY_MODE_13 = 0xd,
1837} DCP_GRPH_ARRAY_MODE;
1838typedef enum DCP_GRPH_MICRO_TILE_MODE {
1839 DCP_GRPH_MICRO_TILE_MODE_0 = 0x0,
1840 DCP_GRPH_MICRO_TILE_MODE_1 = 0x1,
1841 DCP_GRPH_MICRO_TILE_MODE_2 = 0x2,
1842 DCP_GRPH_MICRO_TILE_MODE_3 = 0x3,
1843} DCP_GRPH_MICRO_TILE_MODE;
1844typedef enum DCP_GRPH_COLOR_EXPANSION_MODE {
1845 DCP_GRPH_COLOR_EXPANSION_MODE_DEXP = 0x0,
1846 DCP_GRPH_COLOR_EXPANSION_MODE_ZEXP = 0x1,
1847} DCP_GRPH_COLOR_EXPANSION_MODE;
1848typedef enum DCP_GRPH_LUT_10BIT_BYPASS_EN {
1849 DCP_GRPH_LUT_10BIT_BYPASS_EN_FALSE = 0x0,
1850 DCP_GRPH_LUT_10BIT_BYPASS_EN_TRUE = 0x1,
1851} DCP_GRPH_LUT_10BIT_BYPASS_EN;
1852typedef enum DCP_GRPH_LUT_10BIT_BYPASS_DBL_BUF_EN {
1853 DCP_GRPH_LUT_10BIT_BYPASS_DBL_BUF_EN_FALSE = 0x0,
1854 DCP_GRPH_LUT_10BIT_BYPASS_DBL_BUF_EN_TRUE = 0x1,
1855} DCP_GRPH_LUT_10BIT_BYPASS_DBL_BUF_EN;
1856typedef enum DCP_GRPH_ENDIAN_SWAP {
1857 DCP_GRPH_ENDIAN_SWAP_NONE = 0x0,
1858 DCP_GRPH_ENDIAN_SWAP_8IN16 = 0x1,
1859 DCP_GRPH_ENDIAN_SWAP_8IN32 = 0x2,
1860 DCP_GRPH_ENDIAN_SWAP_8IN64 = 0x3,
1861} DCP_GRPH_ENDIAN_SWAP;
1862typedef enum DCP_GRPH_RED_CROSSBAR {
1863 DCP_GRPH_RED_CROSSBAR_FROM_R = 0x0,
1864 DCP_GRPH_RED_CROSSBAR_FROM_G = 0x1,
1865 DCP_GRPH_RED_CROSSBAR_FROM_B = 0x2,
1866 DCP_GRPH_RED_CROSSBAR_FROM_A = 0x3,
1867} DCP_GRPH_RED_CROSSBAR;
1868typedef enum DCP_GRPH_GREEN_CROSSBAR {
1869 DCP_GRPH_GREEN_CROSSBAR_FROM_G = 0x0,
1870 DCP_GRPH_GREEN_CROSSBAR_FROM_B = 0x1,
1871 DCP_GRPH_GREEN_CROSSBAR_FROM_A = 0x2,
1872 DCP_GRPH_GREEN_CROSSBAR_FROM_R = 0x3,
1873} DCP_GRPH_GREEN_CROSSBAR;
1874typedef enum DCP_GRPH_BLUE_CROSSBAR {
1875 DCP_GRPH_BLUE_CROSSBAR_FROM_B = 0x0,
1876 DCP_GRPH_BLUE_CROSSBAR_FROM_A = 0x1,
1877 DCP_GRPH_BLUE_CROSSBAR_FROM_R = 0x2,
1878 DCP_GRPH_BLUE_CROSSBAR_FROM_G = 0x3,
1879} DCP_GRPH_BLUE_CROSSBAR;
1880typedef enum DCP_GRPH_ALPHA_CROSSBAR {
1881 DCP_GRPH_ALPHA_CROSSBAR_FROM_A = 0x0,
1882 DCP_GRPH_ALPHA_CROSSBAR_FROM_R = 0x1,
1883 DCP_GRPH_ALPHA_CROSSBAR_FROM_G = 0x2,
1884 DCP_GRPH_ALPHA_CROSSBAR_FROM_B = 0x3,
1885} DCP_GRPH_ALPHA_CROSSBAR;
1886typedef enum DCP_GRPH_PRIMARY_DFQ_ENABLE {
1887 DCP_GRPH_PRIMARY_DFQ_ENABLE_FALSE = 0x0,
1888 DCP_GRPH_PRIMARY_DFQ_ENABLE_TRUE = 0x1,
1889} DCP_GRPH_PRIMARY_DFQ_ENABLE;
1890typedef enum DCP_GRPH_SECONDARY_DFQ_ENABLE {
1891 DCP_GRPH_SECONDARY_DFQ_ENABLE_FALSE = 0x0,
1892 DCP_GRPH_SECONDARY_DFQ_ENABLE_TRUE = 0x1,
1893} DCP_GRPH_SECONDARY_DFQ_ENABLE;
1894typedef enum DCP_GRPH_INPUT_GAMMA_MODE {
1895 DCP_GRPH_INPUT_GAMMA_MODE_LUT = 0x0,
1896 DCP_GRPH_INPUT_GAMMA_MODE_BYPASS = 0x1,
1897} DCP_GRPH_INPUT_GAMMA_MODE;
1898typedef enum DCP_GRPH_MODE_UPDATE_PENDING {
1899 DCP_GRPH_MODE_UPDATE_PENDING_FALSE = 0x0,
1900 DCP_GRPH_MODE_UPDATE_PENDING_TRUE = 0x1,
1901} DCP_GRPH_MODE_UPDATE_PENDING;
1902typedef enum DCP_GRPH_MODE_UPDATE_TAKEN {
1903 DCP_GRPH_MODE_UPDATE_TAKEN_FALSE = 0x0,
1904 DCP_GRPH_MODE_UPDATE_TAKEN_TRUE = 0x1,
1905} DCP_GRPH_MODE_UPDATE_TAKEN;
1906typedef enum DCP_GRPH_SURFACE_UPDATE_PENDING {
1907 DCP_GRPH_SURFACE_UPDATE_PENDING_FALSE = 0x0,
1908 DCP_GRPH_SURFACE_UPDATE_PENDING_TRUE = 0x1,
1909} DCP_GRPH_SURFACE_UPDATE_PENDING;
1910typedef enum DCP_GRPH_SURFACE_UPDATE_TAKEN {
1911 DCP_GRPH_SURFACE_UPDATE_TAKEN_FALSE = 0x0,
1912 DCP_GRPH_SURFACE_UPDATE_TAKEN_TRUE = 0x1,
1913} DCP_GRPH_SURFACE_UPDATE_TAKEN;
1914typedef enum DCP_GRPH_SURFACE_XDMA_PENDING_ENABLE {
1915 DCP_GRPH_SURFACE_XDMA_PENDING_ENABLE_FALSE = 0x0,
1916 DCP_GRPH_SURFACE_XDMA_PENDING_ENABLE_TRUE = 0x1,
1917} DCP_GRPH_SURFACE_XDMA_PENDING_ENABLE;
1918typedef enum DCP_GRPH_UPDATE_LOCK {
1919 DCP_GRPH_UPDATE_LOCK_FALSE = 0x0,
1920 DCP_GRPH_UPDATE_LOCK_TRUE = 0x1,
1921} DCP_GRPH_UPDATE_LOCK;
1922typedef enum DCP_GRPH_SURFACE_IGNORE_UPDATE_LOCK {
1923 DCP_GRPH_SURFACE_IGNORE_UPDATE_LOCK_FALSE = 0x0,
1924 DCP_GRPH_SURFACE_IGNORE_UPDATE_LOCK_TRUE = 0x1,
1925} DCP_GRPH_SURFACE_IGNORE_UPDATE_LOCK;
1926typedef enum DCP_GRPH_MODE_DISABLE_MULTIPLE_UPDATE {
1927 DCP_GRPH_MODE_DISABLE_MULTIPLE_UPDATE_FALSE = 0x0,
1928 DCP_GRPH_MODE_DISABLE_MULTIPLE_UPDATE_TRUE = 0x1,
1929} DCP_GRPH_MODE_DISABLE_MULTIPLE_UPDATE;
1930typedef enum DCP_GRPH_SURFACE_DISABLE_MULTIPLE_UPDATE {
1931 DCP_GRPH_SURFACE_DISABLE_MULTIPLE_UPDATE_FALSE = 0x0,
1932 DCP_GRPH_SURFACE_DISABLE_MULTIPLE_UPDATE_TRUE = 0x1,
1933} DCP_GRPH_SURFACE_DISABLE_MULTIPLE_UPDATE;
1934typedef enum DCP_GRPH_SURFACE_UPDATE_H_RETRACE_EN {
1935 DCP_GRPH_SURFACE_UPDATE_H_RETRACE_EN_FALSE = 0x0,
1936 DCP_GRPH_SURFACE_UPDATE_H_RETRACE_EN_TRUE = 0x1,
1937} DCP_GRPH_SURFACE_UPDATE_H_RETRACE_EN;
1938typedef enum DCP_GRPH_XDMA_SUPER_AA_EN {
1939 DCP_GRPH_XDMA_SUPER_AA_EN_FALSE = 0x0,
1940 DCP_GRPH_XDMA_SUPER_AA_EN_TRUE = 0x1,
1941} DCP_GRPH_XDMA_SUPER_AA_EN;
1942typedef enum DCP_GRPH_DFQ_RESET {
1943 DCP_GRPH_DFQ_RESET_FALSE = 0x0,
1944 DCP_GRPH_DFQ_RESET_TRUE = 0x1,
1945} DCP_GRPH_DFQ_RESET;
1946typedef enum DCP_GRPH_DFQ_SIZE {
1947 DCP_GRPH_DFQ_SIZE_DEEP1 = 0x0,
1948 DCP_GRPH_DFQ_SIZE_DEEP2 = 0x1,
1949 DCP_GRPH_DFQ_SIZE_DEEP3 = 0x2,
1950 DCP_GRPH_DFQ_SIZE_DEEP4 = 0x3,
1951 DCP_GRPH_DFQ_SIZE_DEEP5 = 0x4,
1952 DCP_GRPH_DFQ_SIZE_DEEP6 = 0x5,
1953 DCP_GRPH_DFQ_SIZE_DEEP7 = 0x6,
1954 DCP_GRPH_DFQ_SIZE_DEEP8 = 0x7,
1955} DCP_GRPH_DFQ_SIZE;
1956typedef enum DCP_GRPH_DFQ_MIN_FREE_ENTRIES {
1957 DCP_GRPH_DFQ_MIN_FREE_ENTRIES_1 = 0x0,
1958 DCP_GRPH_DFQ_MIN_FREE_ENTRIES_2 = 0x1,
1959 DCP_GRPH_DFQ_MIN_FREE_ENTRIES_3 = 0x2,
1960 DCP_GRPH_DFQ_MIN_FREE_ENTRIES_4 = 0x3,
1961 DCP_GRPH_DFQ_MIN_FREE_ENTRIES_5 = 0x4,
1962 DCP_GRPH_DFQ_MIN_FREE_ENTRIES_6 = 0x5,
1963 DCP_GRPH_DFQ_MIN_FREE_ENTRIES_7 = 0x6,
1964 DCP_GRPH_DFQ_MIN_FREE_ENTRIES_8 = 0x7,
1965} DCP_GRPH_DFQ_MIN_FREE_ENTRIES;
1966typedef enum DCP_GRPH_DFQ_RESET_ACK {
1967 DCP_GRPH_DFQ_RESET_ACK_FALSE = 0x0,
1968 DCP_GRPH_DFQ_RESET_ACK_TRUE = 0x1,
1969} DCP_GRPH_DFQ_RESET_ACK;
1970typedef enum DCP_GRPH_PFLIP_INT_CLEAR {
1971 DCP_GRPH_PFLIP_INT_CLEAR_FALSE = 0x0,
1972 DCP_GRPH_PFLIP_INT_CLEAR_TRUE = 0x1,
1973} DCP_GRPH_PFLIP_INT_CLEAR;
1974typedef enum DCP_GRPH_PFLIP_INT_MASK {
1975 DCP_GRPH_PFLIP_INT_MASK_FALSE = 0x0,
1976 DCP_GRPH_PFLIP_INT_MASK_TRUE = 0x1,
1977} DCP_GRPH_PFLIP_INT_MASK;
1978typedef enum DCP_GRPH_PFLIP_INT_TYPE {
1979 DCP_GRPH_PFLIP_INT_TYPE_LEGACY_LEVEL = 0x0,
1980 DCP_GRPH_PFLIP_INT_TYPE_PULSE = 0x1,
1981} DCP_GRPH_PFLIP_INT_TYPE;
1982typedef enum DCP_GRPH_PRESCALE_SELECT {
1983 DCP_GRPH_PRESCALE_SELECT_FIXED = 0x0,
1984 DCP_GRPH_PRESCALE_SELECT_FLOATING = 0x1,
1985} DCP_GRPH_PRESCALE_SELECT;
1986typedef enum DCP_GRPH_PRESCALE_R_SIGN {
1987 DCP_GRPH_PRESCALE_R_SIGN_UNSIGNED = 0x0,
1988 DCP_GRPH_PRESCALE_R_SIGN_SIGNED = 0x1,
1989} DCP_GRPH_PRESCALE_R_SIGN;
1990typedef enum DCP_GRPH_PRESCALE_G_SIGN {
1991 DCP_GRPH_PRESCALE_G_SIGN_UNSIGNED = 0x0,
1992 DCP_GRPH_PRESCALE_G_SIGN_SIGNED = 0x1,
1993} DCP_GRPH_PRESCALE_G_SIGN;
1994typedef enum DCP_GRPH_PRESCALE_B_SIGN {
1995 DCP_GRPH_PRESCALE_B_SIGN_UNSIGNED = 0x0,
1996 DCP_GRPH_PRESCALE_B_SIGN_SIGNED = 0x1,
1997} DCP_GRPH_PRESCALE_B_SIGN;
1998typedef enum DCP_GRPH_PRESCALE_BYPASS {
1999 DCP_GRPH_PRESCALE_BYPASS_FALSE = 0x0,
2000 DCP_GRPH_PRESCALE_BYPASS_TRUE = 0x1,
2001} DCP_GRPH_PRESCALE_BYPASS;
2002typedef enum DCP_INPUT_CSC_GRPH_MODE {
2003 DCP_INPUT_CSC_GRPH_MODE_BYPASS = 0x0,
2004 DCP_INPUT_CSC_GRPH_MODE_INPUT_CSC_COEF = 0x1,
2005 DCP_INPUT_CSC_GRPH_MODE_SHARED_COEF = 0x2,
2006 DCP_INPUT_CSC_GRPH_MODE_RESERVED = 0x3,
2007} DCP_INPUT_CSC_GRPH_MODE;
2008typedef enum DCP_OUTPUT_CSC_GRPH_MODE {
2009 DCP_OUTPUT_CSC_GRPH_MODE_BYPASS = 0x0,
2010 DCP_OUTPUT_CSC_GRPH_MODE_RGB = 0x1,
2011 DCP_OUTPUT_CSC_GRPH_MODE_YCBCR601 = 0x2,
2012 DCP_OUTPUT_CSC_GRPH_MODE_YCBCR709 = 0x3,
2013 DCP_OUTPUT_CSC_GRPH_MODE_OUTPUT_CSC_COEF = 0x4,
2014 DCP_OUTPUT_CSC_GRPH_MODE_SHARED_COEF = 0x5,
2015 DCP_OUTPUT_CSC_GRPH_MODE_RESERVED0 = 0x6,
2016 DCP_OUTPUT_CSC_GRPH_MODE_RESERVED1 = 0x7,
2017} DCP_OUTPUT_CSC_GRPH_MODE;
2018typedef enum DCP_DENORM_MODE {
2019 DCP_DENORM_MODE_UNITY = 0x0,
2020 DCP_DENORM_MODE_6BIT = 0x1,
2021 DCP_DENORM_MODE_8BIT = 0x2,
2022 DCP_DENORM_MODE_10BIT = 0x3,
2023 DCP_DENORM_MODE_11BIT = 0x4,
2024 DCP_DENORM_MODE_12BIT = 0x5,
2025 DCP_DENORM_MODE_RESERVED0 = 0x6,
2026 DCP_DENORM_MODE_RESERVED1 = 0x7,
2027} DCP_DENORM_MODE;
2028typedef enum DCP_DENORM_14BIT_OUT {
2029 DCP_DENORM_14BIT_OUT_FALSE = 0x0,
2030 DCP_DENORM_14BIT_OUT_TRUE = 0x1,
2031} DCP_DENORM_14BIT_OUT;
2032typedef enum DCP_OUT_ROUND_TRUNC_MODE {
2033 DCP_OUT_ROUND_TRUNC_MODE_TRUNCATE_12 = 0x0,
2034 DCP_OUT_ROUND_TRUNC_MODE_TRUNCATE_11 = 0x1,
2035 DCP_OUT_ROUND_TRUNC_MODE_TRUNCATE_10 = 0x2,
2036 DCP_OUT_ROUND_TRUNC_MODE_TRUNCATE_9 = 0x3,
2037 DCP_OUT_ROUND_TRUNC_MODE_TRUNCATE_8 = 0x4,
2038 DCP_OUT_ROUND_TRUNC_MODE_TRUNCATE_RESERVED = 0x5,
2039 DCP_OUT_ROUND_TRUNC_MODE_TRUNCATE_14 = 0x6,
2040 DCP_OUT_ROUND_TRUNC_MODE_TRUNCATE_13 = 0x7,
2041 DCP_OUT_ROUND_TRUNC_MODE_ROUND_12 = 0x8,
2042 DCP_OUT_ROUND_TRUNC_MODE_ROUND_11 = 0x9,
2043 DCP_OUT_ROUND_TRUNC_MODE_ROUND_10 = 0xa,
2044 DCP_OUT_ROUND_TRUNC_MODE_ROUND_9 = 0xb,
2045 DCP_OUT_ROUND_TRUNC_MODE_ROUND_8 = 0xc,
2046 DCP_OUT_ROUND_TRUNC_MODE_ROUND_RESERVED = 0xd,
2047 DCP_OUT_ROUND_TRUNC_MODE_ROUND_14 = 0xe,
2048 DCP_OUT_ROUND_TRUNC_MODE_ROUND_13 = 0xf,
2049} DCP_OUT_ROUND_TRUNC_MODE;
2050typedef enum DCP_KEY_MODE {
2051 DCP_KEY_MODE_ALPHA0 = 0x0,
2052 DCP_KEY_MODE_ALPHA1 = 0x1,
2053 DCP_KEY_MODE_IN_RANGE_ALPHA1 = 0x2,
2054 DCP_KEY_MODE_IN_RANGE_ALPHA0 = 0x3,
2055} DCP_KEY_MODE;
2056typedef enum DCP_GRPH_DEGAMMA_MODE {
2057 DCP_GRPH_DEGAMMA_MODE_BYPASS = 0x0,
2058 DCP_GRPH_DEGAMMA_MODE_ROMA = 0x1,
2059 DCP_GRPH_DEGAMMA_MODE_ROMB = 0x2,
2060 DCP_GRPH_DEGAMMA_MODE_RESERVED = 0x3,
2061} DCP_GRPH_DEGAMMA_MODE;
2062typedef enum DCP_CURSOR2_DEGAMMA_MODE {
2063 DCP_CURSOR2_DEGAMMA_MODE_BYPASS = 0x0,
2064 DCP_CURSOR2_DEGAMMA_MODE_ROMA = 0x1,
2065 DCP_CURSOR2_DEGAMMA_MODE_ROMB = 0x2,
2066 DCP_CURSOR2_DEGAMMA_MODE_RESERVED = 0x3,
2067} DCP_CURSOR2_DEGAMMA_MODE;
2068typedef enum DCP_CURSOR_DEGAMMA_MODE {
2069 DCP_CURSOR_DEGAMMA_MODE_BYPASS = 0x0,
2070 DCP_CURSOR_DEGAMMA_MODE_ROMA = 0x1,
2071 DCP_CURSOR_DEGAMMA_MODE_ROMB = 0x2,
2072 DCP_CURSOR_DEGAMMA_MODE_RESERVED = 0x3,
2073} DCP_CURSOR_DEGAMMA_MODE;
2074typedef enum DCP_GRPH_GAMUT_REMAP_MODE {
2075 DCP_GRPH_GAMUT_REMAP_MODE_BYPASS = 0x0,
2076 DCP_GRPH_GAMUT_REMAP_MODE_ROMA = 0x1,
2077 DCP_GRPH_GAMUT_REMAP_MODE_ROMB = 0x2,
2078 DCP_GRPH_GAMUT_REMAP_MODE_RESERVED = 0x3,
2079} DCP_GRPH_GAMUT_REMAP_MODE;
2080typedef enum DCP_SPATIAL_DITHER_EN {
2081 DCP_SPATIAL_DITHER_EN_FALSE = 0x0,
2082 DCP_SPATIAL_DITHER_EN_TRUE = 0x1,
2083} DCP_SPATIAL_DITHER_EN;
2084typedef enum DCP_SPATIAL_DITHER_MODE {
2085 DCP_SPATIAL_DITHER_MODE_BYPASS = 0x0,
2086 DCP_SPATIAL_DITHER_MODE_ROMA = 0x1,
2087 DCP_SPATIAL_DITHER_MODE_ROMB = 0x2,
2088 DCP_SPATIAL_DITHER_MODE_RESERVED = 0x3,
2089} DCP_SPATIAL_DITHER_MODE;
2090typedef enum DCP_SPATIAL_DITHER_DEPTH {
2091 DCP_SPATIAL_DITHER_DEPTH_30BPP = 0x0,
2092 DCP_SPATIAL_DITHER_DEPTH_24BPP = 0x1,
2093 DCP_SPATIAL_DITHER_DEPTH_36BPP = 0x2,
2094 DCP_SPATIAL_DITHER_DEPTH_UNDEFINED = 0x3,
2095} DCP_SPATIAL_DITHER_DEPTH;
2096typedef enum DCP_FRAME_RANDOM_ENABLE {
2097 DCP_FRAME_RANDOM_ENABLE_FALSE = 0x0,
2098 DCP_FRAME_RANDOM_ENABLE_TRUE = 0x1,
2099} DCP_FRAME_RANDOM_ENABLE;
2100typedef enum DCP_RGB_RANDOM_ENABLE {
2101 DCP_RGB_RANDOM_ENABLE_FALSE = 0x0,
2102 DCP_RGB_RANDOM_ENABLE_TRUE = 0x1,
2103} DCP_RGB_RANDOM_ENABLE;
2104typedef enum DCP_HIGHPASS_RANDOM_ENABLE {
2105 DCP_HIGHPASS_RANDOM_ENABLE_FALSE = 0x0,
2106 DCP_HIGHPASS_RANDOM_ENABLE_TRUE = 0x1,
2107} DCP_HIGHPASS_RANDOM_ENABLE;
2108typedef enum DCP_CURSOR_EN {
2109 DCP_CURSOR_EN_FALSE = 0x0,
2110 DCP_CURSOR_EN_TRUE = 0x1,
2111} DCP_CURSOR_EN;
2112typedef enum DCP_CUR_INV_TRANS_CLAMP {
2113 DCP_CUR_INV_TRANS_CLAMP_FALSE = 0x0,
2114 DCP_CUR_INV_TRANS_CLAMP_TRUE = 0x1,
2115} DCP_CUR_INV_TRANS_CLAMP;
2116typedef enum DCP_CURSOR_MODE {
2117 DCP_CURSOR_MODE_MONO_2BPP = 0x0,
2118 DCP_CURSOR_MODE_24BPP_1BIT = 0x1,
2119 DCP_CURSOR_MODE_24BPP_8BIT_PREMULTI = 0x2,
2120 DCP_CURSOR_MODE_24BPP_8BIT_UNPREMULTI = 0x3,
2121} DCP_CURSOR_MODE;
2122typedef enum DCP_CURSOR_2X_MAGNIFY {
2123 DCP_CURSOR_2X_MAGNIFY_FALSE = 0x0,
2124 DCP_CURSOR_2X_MAGNIFY_TRUE = 0x1,
2125} DCP_CURSOR_2X_MAGNIFY;
2126typedef enum DCP_CURSOR_FORCE_MC_ON {
2127 DCP_CURSOR_FORCE_MC_ON_FALSE = 0x0,
2128 DCP_CURSOR_FORCE_MC_ON_TRUE = 0x1,
2129} DCP_CURSOR_FORCE_MC_ON;
2130typedef enum DCP_CURSOR_URGENT_CONTROL {
2131 DCP_CURSOR_URGENT_CONTROL_MODE_0 = 0x0,
2132 DCP_CURSOR_URGENT_CONTROL_MODE_1 = 0x1,
2133 DCP_CURSOR_URGENT_CONTROL_MODE_2 = 0x2,
2134 DCP_CURSOR_URGENT_CONTROL_MODE_3 = 0x3,
2135 DCP_CURSOR_URGENT_CONTROL_MODE_4 = 0x4,
2136} DCP_CURSOR_URGENT_CONTROL;
2137typedef enum DCP_CURSOR_UPDATE_PENDING {
2138 DCP_CURSOR_UPDATE_PENDING_FALSE = 0x0,
2139 DCP_CURSOR_UPDATE_PENDING_TRUE = 0x1,
2140} DCP_CURSOR_UPDATE_PENDING;
2141typedef enum DCP_CURSOR_UPDATE_TAKEN {
2142 DCP_CURSOR_UPDATE_TAKEN_FALSE = 0x0,
2143 DCP_CURSOR_UPDATE_TAKEN_TRUE = 0x1,
2144} DCP_CURSOR_UPDATE_TAKEN;
2145typedef enum DCP_CURSOR_UPDATE_LOCK {
2146 DCP_CURSOR_UPDATE_LOCK_FALSE = 0x0,
2147 DCP_CURSOR_UPDATE_LOCK_TRUE = 0x1,
2148} DCP_CURSOR_UPDATE_LOCK;
2149typedef enum DCP_CURSOR_DISABLE_MULTIPLE_UPDATE {
2150 DCP_CURSOR_DISABLE_MULTIPLE_UPDATE_FALSE = 0x0,
2151 DCP_CURSOR_DISABLE_MULTIPLE_UPDATE_TRUE = 0x1,
2152} DCP_CURSOR_DISABLE_MULTIPLE_UPDATE;
2153typedef enum DCP_CURSOR_UPDATE_STEREO_MODE {
2154 DCP_CURSOR_UPDATE_STEREO_MODE_BOTH = 0x0,
2155 DCP_CURSOR_UPDATE_STEREO_MODE_SECONDARY_ONLY = 0x1,
2156 DCP_CURSOR_UPDATE_STEREO_MODE_UNDEFINED = 0x2,
2157 DCP_CURSOR_UPDATE_STEREO_MODE_PRIMARY_ONLY = 0x3,
2158} DCP_CURSOR_UPDATE_STEREO_MODE;
2159typedef enum DCP_CURSOR2_EN {
2160 DCP_CURSOR2_EN_FALSE = 0x0,
2161 DCP_CURSOR2_EN_TRUE = 0x1,
2162} DCP_CURSOR2_EN;
2163typedef enum DCP_CUR2_INV_TRANS_CLAMP {
2164 DCP_CUR2_INV_TRANS_CLAMP_FALSE = 0x0,
2165 DCP_CUR2_INV_TRANS_CLAMP_TRUE = 0x1,
2166} DCP_CUR2_INV_TRANS_CLAMP;
2167typedef enum DCP_CURSOR2_MODE {
2168 DCP_CURSOR2_MODE_MONO_2BPP = 0x0,
2169 DCP_CURSOR2_MODE_24BPP_1BIT = 0x1,
2170 DCP_CURSOR2_MODE_24BPP_8BIT_PREMULTI = 0x2,
2171 DCP_CURSOR2_MODE_24BPP_8BIT_UNPREMULTI = 0x3,
2172} DCP_CURSOR2_MODE;
2173typedef enum DCP_CURSOR2_2X_MAGNIFY {
2174 DCP_CURSOR2_2X_MAGNIFY_FALSE = 0x0,
2175 DCP_CURSOR2_2X_MAGNIFY_TRUE = 0x1,
2176} DCP_CURSOR2_2X_MAGNIFY;
2177typedef enum DCP_CURSOR2_FORCE_MC_ON {
2178 DCP_CURSOR2_FORCE_MC_ON_FALSE = 0x0,
2179 DCP_CURSOR2_FORCE_MC_ON_TRUE = 0x1,
2180} DCP_CURSOR2_FORCE_MC_ON;
2181typedef enum DCP_CURSOR2_URGENT_CONTROL {
2182 DCP_CURSOR2_URGENT_CONTROL_MODE_0 = 0x0,
2183 DCP_CURSOR2_URGENT_CONTROL_MODE_1 = 0x1,
2184 DCP_CURSOR2_URGENT_CONTROL_MODE_2 = 0x2,
2185 DCP_CURSOR2_URGENT_CONTROL_MODE_3 = 0x3,
2186 DCP_CURSOR2_URGENT_CONTROL_MODE_4 = 0x4,
2187} DCP_CURSOR2_URGENT_CONTROL;
2188typedef enum DCP_CURSOR2_UPDATE_PENDING {
2189 DCP_CURSOR2_UPDATE_PENDING_FALSE = 0x0,
2190 DCP_CURSOR2_UPDATE_PENDING_TRUE = 0x1,
2191} DCP_CURSOR2_UPDATE_PENDING;
2192typedef enum DCP_CURSOR2_UPDATE_TAKEN {
2193 DCP_CURSOR2_UPDATE_TAKEN_FALSE = 0x0,
2194 DCP_CURSOR2_UPDATE_TAKEN_TRUE = 0x1,
2195} DCP_CURSOR2_UPDATE_TAKEN;
2196typedef enum DCP_CURSOR2_UPDATE_LOCK {
2197 DCP_CURSOR2_UPDATE_LOCK_FALSE = 0x0,
2198 DCP_CURSOR2_UPDATE_LOCK_TRUE = 0x1,
2199} DCP_CURSOR2_UPDATE_LOCK;
2200typedef enum DCP_CURSOR2_DISABLE_MULTIPLE_UPDATE {
2201 DCP_CURSOR2_DISABLE_MULTIPLE_UPDATE_FALSE = 0x0,
2202 DCP_CURSOR2_DISABLE_MULTIPLE_UPDATE_TRUE = 0x1,
2203} DCP_CURSOR2_DISABLE_MULTIPLE_UPDATE;
2204typedef enum DCP_CURSOR2_UPDATE_STEREO_MODE {
2205 DCP_CURSOR2_UPDATE_STEREO_MODE_BOTH = 0x0,
2206 DCP_CURSOR2_UPDATE_STEREO_MODE_SECONDARY_ONLY = 0x1,
2207 DCP_CURSOR2_UPDATE_STEREO_MODE_UNDEFINED = 0x2,
2208 DCP_CURSOR2_UPDATE_STEREO_MODE_PRIMARY_ONLY = 0x3,
2209} DCP_CURSOR2_UPDATE_STEREO_MODE;
2210typedef enum DCP_CUR_REQUEST_FILTER_DIS {
2211 DCP_CUR_REQUEST_FILTER_DIS_FALSE = 0x0,
2212 DCP_CUR_REQUEST_FILTER_DIS_TRUE = 0x1,
2213} DCP_CUR_REQUEST_FILTER_DIS;
2214typedef enum DCP_CURSOR_STEREO_EN {
2215 DCP_CURSOR_STEREO_EN_FALSE = 0x0,
2216 DCP_CURSOR_STEREO_EN_TRUE = 0x1,
2217} DCP_CURSOR_STEREO_EN;
2218typedef enum DCP_CURSOR_STEREO_OFFSET_YNX {
2219 DCP_CURSOR_STEREO_OFFSET_YNX_X_POSITION = 0x0,
2220 DCP_CURSOR_STEREO_OFFSET_YNX_Y_POSITION = 0x1,
2221} DCP_CURSOR_STEREO_OFFSET_YNX;
2222typedef enum DCP_CURSOR2_STEREO_EN {
2223 DCP_CURSOR2_STEREO_EN_FALSE = 0x0,
2224 DCP_CURSOR2_STEREO_EN_TRUE = 0x1,
2225} DCP_CURSOR2_STEREO_EN;
2226typedef enum DCP_CURSOR2_STEREO_OFFSET_YNX {
2227 DCP_CURSOR2_STEREO_OFFSET_YNX_X_POSITION = 0x0,
2228 DCP_CURSOR2_STEREO_OFFSET_YNX_Y_POSITION = 0x1,
2229} DCP_CURSOR2_STEREO_OFFSET_YNX;
2230typedef enum DCP_DC_LUT_RW_MODE {
2231 DCP_DC_LUT_RW_MODE_256_ENTRY = 0x0,
2232 DCP_DC_LUT_RW_MODE_PWL = 0x1,
2233} DCP_DC_LUT_RW_MODE;
2234typedef enum DCP_DC_LUT_VGA_ACCESS_ENABLE {
2235 DCP_DC_LUT_VGA_ACCESS_ENABLE_FALSE = 0x0,
2236 DCP_DC_LUT_VGA_ACCESS_ENABLE_TRUE = 0x1,
2237} DCP_DC_LUT_VGA_ACCESS_ENABLE;
2238typedef enum DCP_DC_LUT_AUTOFILL {
2239 DCP_DC_LUT_AUTOFILL_FALSE = 0x0,
2240 DCP_DC_LUT_AUTOFILL_TRUE = 0x1,
2241} DCP_DC_LUT_AUTOFILL;
2242typedef enum DCP_DC_LUT_AUTOFILL_DONE {
2243 DCP_DC_LUT_AUTOFILL_DONE_FALSE = 0x0,
2244 DCP_DC_LUT_AUTOFILL_DONE_TRUE = 0x1,
2245} DCP_DC_LUT_AUTOFILL_DONE;
2246typedef enum DCP_DC_LUT_INC_B {
2247 DCP_DC_LUT_INC_B_NA = 0x0,
2248 DCP_DC_LUT_INC_B_2 = 0x1,
2249 DCP_DC_LUT_INC_B_4 = 0x2,
2250 DCP_DC_LUT_INC_B_8 = 0x3,
2251 DCP_DC_LUT_INC_B_16 = 0x4,
2252 DCP_DC_LUT_INC_B_32 = 0x5,
2253 DCP_DC_LUT_INC_B_64 = 0x6,
2254 DCP_DC_LUT_INC_B_128 = 0x7,
2255 DCP_DC_LUT_INC_B_256 = 0x8,
2256 DCP_DC_LUT_INC_B_512 = 0x9,
2257} DCP_DC_LUT_INC_B;
2258typedef enum DCP_DC_LUT_DATA_B_SIGNED_EN {
2259 DCP_DC_LUT_DATA_B_SIGNED_EN_FALSE = 0x0,
2260 DCP_DC_LUT_DATA_B_SIGNED_EN_TRUE = 0x1,
2261} DCP_DC_LUT_DATA_B_SIGNED_EN;
2262typedef enum DCP_DC_LUT_DATA_B_FLOAT_POINT_EN {
2263 DCP_DC_LUT_DATA_B_FLOAT_POINT_EN_FALSE = 0x0,
2264 DCP_DC_LUT_DATA_B_FLOAT_POINT_EN_TRUE = 0x1,
2265} DCP_DC_LUT_DATA_B_FLOAT_POINT_EN;
2266typedef enum DCP_DC_LUT_DATA_B_FORMAT {
2267 DCP_DC_LUT_DATA_B_FORMAT_U0P10 = 0x0,
2268 DCP_DC_LUT_DATA_B_FORMAT_S1P10 = 0x1,
2269 DCP_DC_LUT_DATA_B_FORMAT_U1P11 = 0x2,
2270 DCP_DC_LUT_DATA_B_FORMAT_U0P12 = 0x3,
2271} DCP_DC_LUT_DATA_B_FORMAT;
2272typedef enum DCP_DC_LUT_INC_G {
2273 DCP_DC_LUT_INC_G_NA = 0x0,
2274 DCP_DC_LUT_INC_G_2 = 0x1,
2275 DCP_DC_LUT_INC_G_4 = 0x2,
2276 DCP_DC_LUT_INC_G_8 = 0x3,
2277 DCP_DC_LUT_INC_G_16 = 0x4,
2278 DCP_DC_LUT_INC_G_32 = 0x5,
2279 DCP_DC_LUT_INC_G_64 = 0x6,
2280 DCP_DC_LUT_INC_G_128 = 0x7,
2281 DCP_DC_LUT_INC_G_256 = 0x8,
2282 DCP_DC_LUT_INC_G_512 = 0x9,
2283} DCP_DC_LUT_INC_G;
2284typedef enum DCP_DC_LUT_DATA_G_SIGNED_EN {
2285 DCP_DC_LUT_DATA_G_SIGNED_EN_FALSE = 0x0,
2286 DCP_DC_LUT_DATA_G_SIGNED_EN_TRUE = 0x1,
2287} DCP_DC_LUT_DATA_G_SIGNED_EN;
2288typedef enum DCP_DC_LUT_DATA_G_FLOAT_POINT_EN {
2289 DCP_DC_LUT_DATA_G_FLOAT_POINT_EN_FALSE = 0x0,
2290 DCP_DC_LUT_DATA_G_FLOAT_POINT_EN_TRUE = 0x1,
2291} DCP_DC_LUT_DATA_G_FLOAT_POINT_EN;
2292typedef enum DCP_DC_LUT_DATA_G_FORMAT {
2293 DCP_DC_LUT_DATA_G_FORMAT_U0P10 = 0x0,
2294 DCP_DC_LUT_DATA_G_FORMAT_S1P10 = 0x1,
2295 DCP_DC_LUT_DATA_G_FORMAT_U1P11 = 0x2,
2296 DCP_DC_LUT_DATA_G_FORMAT_U0P12 = 0x3,
2297} DCP_DC_LUT_DATA_G_FORMAT;
2298typedef enum DCP_DC_LUT_INC_R {
2299 DCP_DC_LUT_INC_R_NA = 0x0,
2300 DCP_DC_LUT_INC_R_2 = 0x1,
2301 DCP_DC_LUT_INC_R_4 = 0x2,
2302 DCP_DC_LUT_INC_R_8 = 0x3,
2303 DCP_DC_LUT_INC_R_16 = 0x4,
2304 DCP_DC_LUT_INC_R_32 = 0x5,
2305 DCP_DC_LUT_INC_R_64 = 0x6,
2306 DCP_DC_LUT_INC_R_128 = 0x7,
2307 DCP_DC_LUT_INC_R_256 = 0x8,
2308 DCP_DC_LUT_INC_R_512 = 0x9,
2309} DCP_DC_LUT_INC_R;
2310typedef enum DCP_DC_LUT_DATA_R_SIGNED_EN {
2311 DCP_DC_LUT_DATA_R_SIGNED_EN_FALSE = 0x0,
2312 DCP_DC_LUT_DATA_R_SIGNED_EN_TRUE = 0x1,
2313} DCP_DC_LUT_DATA_R_SIGNED_EN;
2314typedef enum DCP_DC_LUT_DATA_R_FLOAT_POINT_EN {
2315 DCP_DC_LUT_DATA_R_FLOAT_POINT_EN_FALSE = 0x0,
2316 DCP_DC_LUT_DATA_R_FLOAT_POINT_EN_TRUE = 0x1,
2317} DCP_DC_LUT_DATA_R_FLOAT_POINT_EN;
2318typedef enum DCP_DC_LUT_DATA_R_FORMAT {
2319 DCP_DC_LUT_DATA_R_FORMAT_U0P10 = 0x0,
2320 DCP_DC_LUT_DATA_R_FORMAT_S1P10 = 0x1,
2321 DCP_DC_LUT_DATA_R_FORMAT_U1P11 = 0x2,
2322 DCP_DC_LUT_DATA_R_FORMAT_U0P12 = 0x3,
2323} DCP_DC_LUT_DATA_R_FORMAT;
2324typedef enum DCP_CRC_ENABLE {
2325 DCP_CRC_ENABLE_FALSE = 0x0,
2326 DCP_CRC_ENABLE_TRUE = 0x1,
2327} DCP_CRC_ENABLE;
2328typedef enum DCP_CRC_SOURCE_SEL {
2329 DCP_CRC_SOURCE_SEL_OUTPUT_PIX = 0x0,
2330 DCP_CRC_SOURCE_SEL_INPUT_L32 = 0x1,
2331 DCP_CRC_SOURCE_SEL_INPUT_H32 = 0x2,
2332 DCP_CRC_SOURCE_SEL_OUTPUT_CNTL = 0x4,
2333} DCP_CRC_SOURCE_SEL;
2334typedef enum DCP_CRC_LINE_SEL {
2335 DCP_CRC_LINE_SEL_RESERVED = 0x0,
2336 DCP_CRC_LINE_SEL_EVEN = 0x1,
2337 DCP_CRC_LINE_SEL_ODD = 0x2,
2338 DCP_CRC_LINE_SEL_BOTH = 0x3,
2339} DCP_CRC_LINE_SEL;
2340typedef enum DCP_GRPH_FLIP_RATE {
2341 DCP_GRPH_FLIP_RATE_1FRAME = 0x0,
2342 DCP_GRPH_FLIP_RATE_2FRAME = 0x1,
2343 DCP_GRPH_FLIP_RATE_3FRAME = 0x2,
2344 DCP_GRPH_FLIP_RATE_4FRAME = 0x3,
2345 DCP_GRPH_FLIP_RATE_5FRAME = 0x4,
2346 DCP_GRPH_FLIP_RATE_6FRAME = 0x5,
2347 DCP_GRPH_FLIP_RATE_7FRAME = 0x6,
2348 DCP_GRPH_FLIP_RATE_8FRAME = 0x7,
2349} DCP_GRPH_FLIP_RATE;
2350typedef enum DCP_GRPH_FLIP_RATE_ENABLE {
2351 DCP_GRPH_FLIP_RATE_ENABLE_FALSE = 0x0,
2352 DCP_GRPH_FLIP_RATE_ENABLE_TRUE = 0x1,
2353} DCP_GRPH_FLIP_RATE_ENABLE;
2354typedef enum DCP_GSL0_EN {
2355 DCP_GSL0_EN_FALSE = 0x0,
2356 DCP_GSL0_EN_TRUE = 0x1,
2357} DCP_GSL0_EN;
2358typedef enum DCP_GSL1_EN {
2359 DCP_GSL1_EN_FALSE = 0x0,
2360 DCP_GSL1_EN_TRUE = 0x1,
2361} DCP_GSL1_EN;
2362typedef enum DCP_GSL2_EN {
2363 DCP_GSL2_EN_FALSE = 0x0,
2364 DCP_GSL2_EN_TRUE = 0x1,
2365} DCP_GSL2_EN;
2366typedef enum DCP_GSL_MASTER_EN {
2367 DCP_GSL_MASTER_EN_FALSE = 0x0,
2368 DCP_GSL_MASTER_EN_TRUE = 0x1,
2369} DCP_GSL_MASTER_EN;
2370typedef enum DCP_GSL_XDMA_GROUP {
2371 DCP_GSL_XDMA_GROUP_VSYNC = 0x0,
2372 DCP_GSL_XDMA_GROUP_HSYNC0 = 0x1,
2373 DCP_GSL_XDMA_GROUP_HSYNC1 = 0x2,
2374 DCP_GSL_XDMA_GROUP_HSYNC2 = 0x3,
2375} DCP_GSL_XDMA_GROUP;
2376typedef enum DCP_GSL_XDMA_GROUP_UNDERFLOW_EN {
2377 DCP_GSL_XDMA_GROUP_UNDERFLOW_EN_FALSE = 0x0,
2378 DCP_GSL_XDMA_GROUP_UNDERFLOW_EN_TRUE = 0x1,
2379} DCP_GSL_XDMA_GROUP_UNDERFLOW_EN;
2380typedef enum DCP_GSL_SYNC_SOURCE {
2381 DCP_GSL_SYNC_SOURCE_FLIP = 0x0,
2382 DCP_GSL_SYNC_SOURCE_PHASE0 = 0x1,
2383 DCP_GSL_SYNC_SOURCE_RESET = 0x2,
2384 DCP_GSL_SYNC_SOURCE_PHASE1 = 0x3,
2385} DCP_GSL_SYNC_SOURCE;
2386typedef enum DCP_GSL_DELAY_SURFACE_UPDATE_PENDING {
2387 DCP_GSL_DELAY_SURFACE_UPDATE_PENDING_FALSE = 0x0,
2388 DCP_GSL_DELAY_SURFACE_UPDATE_PENDING_TRUE = 0x1,
2389} DCP_GSL_DELAY_SURFACE_UPDATE_PENDING;
2390typedef enum DCP_TEST_DEBUG_WRITE_EN {
2391 DCP_TEST_DEBUG_WRITE_EN_FALSE = 0x0,
2392 DCP_TEST_DEBUG_WRITE_EN_TRUE = 0x1,
2393} DCP_TEST_DEBUG_WRITE_EN;
2394typedef enum DCP_GRPH_STEREOSYNC_FLIP_EN {
2395 DCP_GRPH_STEREOSYNC_FLIP_EN_FALSE = 0x0,
2396 DCP_GRPH_STEREOSYNC_FLIP_EN_TRUE = 0x1,
2397} DCP_GRPH_STEREOSYNC_FLIP_EN;
2398typedef enum DCP_GRPH_STEREOSYNC_FLIP_MODE {
2399 DCP_GRPH_STEREOSYNC_FLIP_MODE_FLIP = 0x0,
2400 DCP_GRPH_STEREOSYNC_FLIP_MODE_PHASE0 = 0x1,
2401 DCP_GRPH_STEREOSYNC_FLIP_MODE_RESET = 0x2,
2402 DCP_GRPH_STEREOSYNC_FLIP_MODE_PHASE1 = 0x3,
2403} DCP_GRPH_STEREOSYNC_FLIP_MODE;
2404typedef enum DCP_GRPH_STEREOSYNC_SELECT_DISABLE {
2405 DCP_GRPH_STEREOSYNC_SELECT_DISABLE_FALSE = 0x0,
2406 DCP_GRPH_STEREOSYNC_SELECT_DISABLE_TRUE = 0x1,
2407} DCP_GRPH_STEREOSYNC_SELECT_DISABLE;
2408typedef enum DCP_GRPH_ROTATION_ANGLE {
2409 DCP_GRPH_ROTATION_ANGLE_0 = 0x0,
2410 DCP_GRPH_ROTATION_ANGLE_90 = 0x1,
2411 DCP_GRPH_ROTATION_ANGLE_180 = 0x2,
2412 DCP_GRPH_ROTATION_ANGLE_270 = 0x3,
2413} DCP_GRPH_ROTATION_ANGLE;
2414typedef enum DCP_GRPH_XDMA_CACHE_UNDERFLOW_CNT_EN {
2415 DCP_GRPH_XDMA_CACHE_UNDERFLOW_CNT_EN_FALSE = 0x0,
2416 DCP_GRPH_XDMA_CACHE_UNDERFLOW_CNT_EN_TRUE = 0x1,
2417} DCP_GRPH_XDMA_CACHE_UNDERFLOW_CNT_EN;
2418typedef enum DCP_GRPH_XDMA_CACHE_UNDERFLOW_CNT_MODE {
2419 DCP_GRPH_XDMA_CACHE_UNDERFLOW_CNT_MODE_RELY_NUM = 0x0,
2420 DCP_GRPH_XDMA_CACHE_UNDERFLOW_CNT_MODE_RELY_ENABLE= 0x1,
2421} DCP_GRPH_XDMA_CACHE_UNDERFLOW_CNT_MODE;
2422typedef enum DCP_GRPH_REGAMMA_MODE {
2423 DCP_GRPH_REGAMMA_MODE_BYPASS = 0x0,
2424 DCP_GRPH_REGAMMA_MODE_SRGB = 0x1,
2425 DCP_GRPH_REGAMMA_MODE_XVYCC = 0x2,
2426 DCP_GRPH_REGAMMA_MODE_PROGA = 0x3,
2427 DCP_GRPH_REGAMMA_MODE_PROGB = 0x4,
2428} DCP_GRPH_REGAMMA_MODE;
2429typedef enum DCP_ALPHA_ROUND_TRUNC_MODE {
2430 DCP_ALPHA_ROUND_TRUNC_MODE_ROUND = 0x0,
2431 DCP_ALPHA_ROUND_TRUNC_MODE_TRUNC = 0x1,
2432} DCP_ALPHA_ROUND_TRUNC_MODE;
2433typedef enum DCP_CURSOR_ALPHA_BLND_ENA {
2434 DCP_CURSOR_ALPHA_BLND_ENA_FALSE = 0x0,
2435 DCP_CURSOR_ALPHA_BLND_ENA_TRUE = 0x1,
2436} DCP_CURSOR_ALPHA_BLND_ENA;
2437typedef enum DCP_GRPH_XDMA_CACHE_UNDERFLOW_FRAME_MASK {
2438 DCP_GRPH_XDMA_CACHE_UNDERFLOW_FRAME_MASK_FALSE = 0x0,
2439 DCP_GRPH_XDMA_CACHE_UNDERFLOW_FRAME_MASK_TRUE = 0x1,
2440} DCP_GRPH_XDMA_CACHE_UNDERFLOW_FRAME_MASK;
2441typedef enum DCP_GRPH_XDMA_CACHE_UNDERFLOW_FRAME_ACK {
2442 DCP_GRPH_XDMA_CACHE_UNDERFLOW_FRAME_ACK_FALSE = 0x0,
2443 DCP_GRPH_XDMA_CACHE_UNDERFLOW_FRAME_ACK_TRUE = 0x1,
2444} DCP_GRPH_XDMA_CACHE_UNDERFLOW_FRAME_ACK;
2445typedef enum DCP_GRPH_XDMA_CACHE_UNDERFLOW_INT_MASK {
2446 DCP_GRPH_XDMA_CACHE_UNDERFLOW_INT_MASK_FALSE = 0x0,
2447 DCP_GRPH_XDMA_CACHE_UNDERFLOW_INT_MASK_TRUE = 0x1,
2448} DCP_GRPH_XDMA_CACHE_UNDERFLOW_INT_MASK;
2449typedef enum DCP_GRPH_XDMA_CACHE_UNDERFLOW_INT_ACK {
2450 DCP_GRPH_XDMA_CACHE_UNDERFLOW_INT_ACK_FALSE = 0x0,
2451 DCP_GRPH_XDMA_CACHE_UNDERFLOW_INT_ACK_TRUE = 0x1,
2452} DCP_GRPH_XDMA_CACHE_UNDERFLOW_INT_ACK;
2453typedef enum DCP_GRPH_SURFACE_COUNTER_EN {
2454 DCP_GRPH_SURFACE_COUNTER_EN_DISABLE = 0x0,
2455 DCP_GRPH_SURFACE_COUNTER_EN_ENABLE = 0x1,
2456} DCP_GRPH_SURFACE_COUNTER_EN;
2457typedef enum DCP_GRPH_SURFACE_COUNTER_EVENT_SELECT {
2458 DCP_GRPH_SURFACE_COUNTER_EVENT_SELECT_0 = 0x0,
2459 DCP_GRPH_SURFACE_COUNTER_EVENT_SELECT_1 = 0x1,
2460 DCP_GRPH_SURFACE_COUNTER_EVENT_SELECT_2 = 0x2,
2461 DCP_GRPH_SURFACE_COUNTER_EVENT_SELECT_3 = 0x3,
2462 DCP_GRPH_SURFACE_COUNTER_EVENT_SELECT_4 = 0x4,
2463 DCP_GRPH_SURFACE_COUNTER_EVENT_SELECT_5 = 0x5,
2464 DCP_GRPH_SURFACE_COUNTER_EVENT_SELECT_6 = 0x6,
2465 DCP_GRPH_SURFACE_COUNTER_EVENT_SELECT_7 = 0x7,
2466 DCP_GRPH_SURFACE_COUNTER_EVENT_SELECT_8 = 0x8,
2467 DCP_GRPH_SURFACE_COUNTER_EVENT_SELECT_9 = 0x9,
2468 DCP_GRPH_SURFACE_COUNTER_EVENT_SELECT_10 = 0xa,
2469 DCP_GRPH_SURFACE_COUNTER_EVENT_SELECT_11 = 0xb,
2470} DCP_GRPH_SURFACE_COUNTER_EVENT_SELECT;
2471typedef enum DCP_GRPH_SURFACE_COUNTER_ERR_WRAP_OCCURED {
2472 DCP_GRPH_SURFACE_COUNTER_ERR_WRAP_OCCURED_NO = 0x0,
2473 DCP_GRPH_SURFACE_COUNTER_ERR_WRAP_OCCURED_YES = 0x1,
2474} DCP_GRPH_SURFACE_COUNTER_ERR_WRAP_OCCURED;
2475typedef enum HDMI_KEEPOUT_MODE {
2476 HDMI_KEEPOUT_0_650PIX_AFTER_VSYNC = 0x0,
2477 HDMI_KEEPOUT_509_650PIX_AFTER_VSYNC = 0x1,
2478} HDMI_KEEPOUT_MODE;
2479typedef enum HDMI_CLOCK_CHANNEL_RATE {
2480 HDMI_CLOCK_CHANNEL_FREQ_EQUAL_TO_CHAR_RATE = 0x0,
2481 HDMI_CLOCK_CHANNEL_FREQ_QUARTER_TO_CHAR_RATE = 0x1,
2482} HDMI_CLOCK_CHANNEL_RATE;
2483typedef enum HDMI_NO_EXTRA_NULL_PACKET_FILLED {
2484 HDMI_EXTRA_NULL_PACKET_FILLED_ENABLE = 0x0,
2485 HDMI_EXTRA_NULL_PACKET_FILLED_DISABLE = 0x1,
2486} HDMI_NO_EXTRA_NULL_PACKET_FILLED;
2487typedef enum HDMI_PACKET_GEN_VERSION {
2488 HDMI_PACKET_GEN_VERSION_OLD = 0x0,
2489 HDMI_PACKET_GEN_VERSION_NEW = 0x1,
2490} HDMI_PACKET_GEN_VERSION;
2491typedef enum HDMI_ERROR_ACK {
2492 HDMI_ERROR_ACK_INT = 0x0,
2493 HDMI_ERROR_NOT_ACK = 0x1,
2494} HDMI_ERROR_ACK;
2495typedef enum HDMI_ERROR_MASK {
2496 HDMI_ERROR_MASK_INT = 0x0,
2497 HDMI_ERROR_NOT_MASK = 0x1,
2498} HDMI_ERROR_MASK;
2499typedef enum HDMI_DEEP_COLOR_DEPTH {
2500 HDMI_DEEP_COLOR_DEPTH_24BPP = 0x0,
2501 HDMI_DEEP_COLOR_DEPTH_30BPP = 0x1,
2502 HDMI_DEEP_COLOR_DEPTH_36BPP = 0x2,
2503 HDMI_DEEP_COLOR_DEPTH_RESERVED = 0x3,
2504} HDMI_DEEP_COLOR_DEPTH;
2505typedef enum HDMI_AUDIO_DELAY_EN {
2506 HDMI_AUDIO_DELAY_DISABLE = 0x0,
2507 HDMI_AUDIO_DELAY_58CLK = 0x1,
2508 HDMI_AUDIO_DELAY_56CLK = 0x2,
2509 HDMI_AUDIO_DELAY_RESERVED = 0x3,
2510} HDMI_AUDIO_DELAY_EN;
2511typedef enum HDMI_AUDIO_SEND_MAX_PACKETS {
2512 HDMI_NOT_SEND_MAX_AUDIO_PACKETS = 0x0,
2513 HDMI_SEND_MAX_AUDIO_PACKETS = 0x1,
2514} HDMI_AUDIO_SEND_MAX_PACKETS;
2515typedef enum HDMI_ACR_SEND {
2516 HDMI_ACR_NOT_SEND = 0x0,
2517 HDMI_ACR_PKT_SEND = 0x1,
2518} HDMI_ACR_SEND;
2519typedef enum HDMI_ACR_CONT {
2520 HDMI_ACR_CONT_DISABLE = 0x0,
2521 HDMI_ACR_CONT_ENABLE = 0x1,
2522} HDMI_ACR_CONT;
2523typedef enum HDMI_ACR_SELECT {
2524 HDMI_ACR_SELECT_HW = 0x0,
2525 HDMI_ACR_SELECT_32K = 0x1,
2526 HDMI_ACR_SELECT_44K = 0x2,
2527 HDMI_ACR_SELECT_48K = 0x3,
2528} HDMI_ACR_SELECT;
2529typedef enum HDMI_ACR_SOURCE {
2530 HDMI_ACR_SOURCE_HW = 0x0,
2531 HDMI_ACR_SOURCE_SW = 0x1,
2532} HDMI_ACR_SOURCE;
2533typedef enum HDMI_ACR_N_MULTIPLE {
2534 HDMI_ACR_0_MULTIPLE_RESERVED = 0x0,
2535 HDMI_ACR_1_MULTIPLE = 0x1,
2536 HDMI_ACR_2_MULTIPLE = 0x2,
2537 HDMI_ACR_3_MULTIPLE_RESERVED = 0x3,
2538 HDMI_ACR_4_MULTIPLE = 0x4,
2539 HDMI_ACR_5_MULTIPLE_RESERVED = 0x5,
2540 HDMI_ACR_6_MULTIPLE_RESERVED = 0x6,
2541 HDMI_ACR_7_MULTIPLE_RESERVED = 0x7,
2542} HDMI_ACR_N_MULTIPLE;
2543typedef enum HDMI_ACR_AUDIO_PRIORITY {
2544 HDMI_ACR_PKT_HIGH_PRIORITY_THAN_AUDIO_SAMPLE = 0x0,
2545 HDMI_AUDIO_SAMPLE_HIGH_PRIORITY_THAN_ACR_PKT = 0x1,
2546} HDMI_ACR_AUDIO_PRIORITY;
2547typedef enum HDMI_NULL_SEND {
2548 HDMI_NULL_NOT_SEND = 0x0,
2549 HDMI_NULL_PKT_SEND = 0x1,
2550} HDMI_NULL_SEND;
2551typedef enum HDMI_GC_SEND {
2552 HDMI_GC_NOT_SEND = 0x0,
2553 HDMI_GC_PKT_SEND = 0x1,
2554} HDMI_GC_SEND;
2555typedef enum HDMI_GC_CONT {
2556 HDMI_GC_CONT_DISABLE = 0x0,
2557 HDMI_GC_CONT_ENABLE = 0x1,
2558} HDMI_GC_CONT;
2559typedef enum HDMI_ISRC_SEND {
2560 HDMI_ISRC_NOT_SEND = 0x0,
2561 HDMI_ISRC_PKT_SEND = 0x1,
2562} HDMI_ISRC_SEND;
2563typedef enum HDMI_ISRC_CONT {
2564 HDMI_ISRC_CONT_DISABLE = 0x0,
2565 HDMI_ISRC_CONT_ENABLE = 0x1,
2566} HDMI_ISRC_CONT;
2567typedef enum HDMI_AVI_INFO_SEND {
2568 HDMI_AVI_INFO_NOT_SEND = 0x0,
2569 HDMI_AVI_INFO_PKT_SEND = 0x1,
2570} HDMI_AVI_INFO_SEND;
2571typedef enum HDMI_AVI_INFO_CONT {
2572 HDMI_AVI_INFO_CONT_DISABLE = 0x0,
2573 HDMI_AVI_INFO_CONT_ENABLE = 0x1,
2574} HDMI_AVI_INFO_CONT;
2575typedef enum HDMI_AUDIO_INFO_SEND {
2576 HDMI_AUDIO_INFO_NOT_SEND = 0x0,
2577 HDMI_AUDIO_INFO_PKT_SEND = 0x1,
2578} HDMI_AUDIO_INFO_SEND;
2579typedef enum HDMI_AUDIO_INFO_CONT {
2580 HDMI_AUDIO_INFO_CONT_DISABLE = 0x0,
2581 HDMI_AUDIO_INFO_CONT_ENABLE = 0x1,
2582} HDMI_AUDIO_INFO_CONT;
2583typedef enum HDMI_MPEG_INFO_SEND {
2584 HDMI_MPEG_INFO_NOT_SEND = 0x0,
2585 HDMI_MPEG_INFO_PKT_SEND = 0x1,
2586} HDMI_MPEG_INFO_SEND;
2587typedef enum HDMI_MPEG_INFO_CONT {
2588 HDMI_MPEG_INFO_CONT_DISABLE = 0x0,
2589 HDMI_MPEG_INFO_CONT_ENABLE = 0x1,
2590} HDMI_MPEG_INFO_CONT;
2591typedef enum HDMI_GENERIC0_SEND {
2592 HDMI_GENERIC0_NOT_SEND = 0x0,
2593 HDMI_GENERIC0_PKT_SEND = 0x1,
2594} HDMI_GENERIC0_SEND;
2595typedef enum HDMI_GENERIC0_CONT {
2596 HDMI_GENERIC0_CONT_DISABLE = 0x0,
2597 HDMI_GENERIC0_CONT_ENABLE = 0x1,
2598} HDMI_GENERIC0_CONT;
2599typedef enum HDMI_GENERIC1_SEND {
2600 HDMI_GENERIC1_NOT_SEND = 0x0,
2601 HDMI_GENERIC1_PKT_SEND = 0x1,
2602} HDMI_GENERIC1_SEND;
2603typedef enum HDMI_GENERIC1_CONT {
2604 HDMI_GENERIC1_CONT_DISABLE = 0x0,
2605 HDMI_GENERIC1_CONT_ENABLE = 0x1,
2606} HDMI_GENERIC1_CONT;
2607typedef enum HDMI_GC_AVMUTE_CONT {
2608 HDMI_GC_AVMUTE_CONT_DISABLE = 0x0,
2609 HDMI_GC_AVMUTE_CONT_ENABLE = 0x1,
2610} HDMI_GC_AVMUTE_CONT;
2611typedef enum HDMI_PACKING_PHASE_OVERRIDE {
2612 HDMI_PACKING_PHASE_SET_BY_HW = 0x0,
2613 HDMI_PACKING_PHASE_SET_BY_SW = 0x1,
2614} HDMI_PACKING_PHASE_OVERRIDE;
2615typedef enum HDMI_GENERIC2_SEND {
2616 HDMI_GENERIC2_NOT_SEND = 0x0,
2617 HDMI_GENERIC2_PKT_SEND = 0x1,
2618} HDMI_GENERIC2_SEND;
2619typedef enum HDMI_GENERIC2_CONT {
2620 HDMI_GENERIC2_CONT_DISABLE = 0x0,
2621 HDMI_GENERIC2_CONT_ENABLE = 0x1,
2622} HDMI_GENERIC2_CONT;
2623typedef enum HDMI_GENERIC3_SEND {
2624 HDMI_GENERIC3_NOT_SEND = 0x0,
2625 HDMI_GENERIC3_PKT_SEND = 0x1,
2626} HDMI_GENERIC3_SEND;
2627typedef enum HDMI_GENERIC3_CONT {
2628 HDMI_GENERIC3_CONT_DISABLE = 0x0,
2629 HDMI_GENERIC3_CONT_ENABLE = 0x1,
2630} HDMI_GENERIC3_CONT;
2631typedef enum TMDS_PIXEL_ENCODING {
2632 TMDS_PIXEL_ENCODING_444_OR_420 = 0x0,
2633 TMDS_PIXEL_ENCODING_422 = 0x1,
2634} TMDS_PIXEL_ENCODING;
2635typedef enum TMDS_COLOR_FORMAT {
2636 TMDS_COLOR_FORMAT__24BPP__TWIN30BPP_MSB__DUAL48BPP= 0x0,
2637 TMDS_COLOR_FORMAT_TWIN30BPP_LSB = 0x1,
2638 TMDS_COLOR_FORMAT_DUAL30BPP = 0x2,
2639 TMDS_COLOR_FORMAT_RESERVED = 0x3,
2640} TMDS_COLOR_FORMAT;
2641typedef enum TMDS_STEREOSYNC_CTL_SEL_REG {
2642 TMDS_STEREOSYNC_CTL0 = 0x0,
2643 TMDS_STEREOSYNC_CTL1 = 0x1,
2644 TMDS_STEREOSYNC_CTL2 = 0x2,
2645 TMDS_STEREOSYNC_CTL3 = 0x3,
2646} TMDS_STEREOSYNC_CTL_SEL_REG;
2647typedef enum TMDS_CTL0_DATA_SEL {
2648 TMDS_CTL0_DATA_SEL0_RESERVED = 0x0,
2649 TMDS_CTL0_DATA_SEL1_DISPLAY_ENABLE = 0x1,
2650 TMDS_CTL0_DATA_SEL2_VSYNC = 0x2,
2651 TMDS_CTL0_DATA_SEL3_RESERVED = 0x3,
2652 TMDS_CTL0_DATA_SEL4_HSYNC = 0x4,
2653 TMDS_CTL0_DATA_SEL5_SEL7_RESERVED = 0x5,
2654 TMDS_CTL0_DATA_SEL8_RANDOM_DATA = 0x6,
2655 TMDS_CTL0_DATA_SEL9_SEL15_RANDOM_DATA = 0x7,
2656} TMDS_CTL0_DATA_SEL;
2657typedef enum TMDS_CTL0_DATA_INVERT {
2658 TMDS_CTL0_DATA_NORMAL = 0x0,
2659 TMDS_CTL0_DATA_INVERT_EN = 0x1,
2660} TMDS_CTL0_DATA_INVERT;
2661typedef enum TMDS_CTL0_DATA_MODULATION {
2662 TMDS_CTL0_DATA_MODULATION_DISABLE = 0x0,
2663 TMDS_CTL0_DATA_MODULATION_BIT0 = 0x1,
2664 TMDS_CTL0_DATA_MODULATION_BIT1 = 0x2,
2665 TMDS_CTL0_DATA_MODULATION_BIT2 = 0x3,
2666} TMDS_CTL0_DATA_MODULATION;
2667typedef enum TMDS_CTL0_PATTERN_OUT_EN {
2668 TMDS_CTL0_PATTERN_OUT_DISABLE = 0x0,
2669 TMDS_CTL0_PATTERN_OUT_ENABLE = 0x1,
2670} TMDS_CTL0_PATTERN_OUT_EN;
2671typedef enum TMDS_CTL1_DATA_SEL {
2672 TMDS_CTL1_DATA_SEL0_RESERVED = 0x0,
2673 TMDS_CTL1_DATA_SEL1_DISPLAY_ENABLE = 0x1,
2674 TMDS_CTL1_DATA_SEL2_VSYNC = 0x2,
2675 TMDS_CTL1_DATA_SEL3_RESERVED = 0x3,
2676 TMDS_CTL1_DATA_SEL4_HSYNC = 0x4,
2677 TMDS_CTL1_DATA_SEL5_SEL7_RESERVED = 0x5,
2678 TMDS_CTL1_DATA_SEL8_BLANK_TIME = 0x6,
2679 TMDS_CTL1_DATA_SEL9_SEL15_RESERVED = 0x7,
2680} TMDS_CTL1_DATA_SEL;
2681typedef enum TMDS_CTL1_DATA_INVERT {
2682 TMDS_CTL1_DATA_NORMAL = 0x0,
2683 TMDS_CTL1_DATA_INVERT_EN = 0x1,
2684} TMDS_CTL1_DATA_INVERT;
2685typedef enum TMDS_CTL1_DATA_MODULATION {
2686 TMDS_CTL1_DATA_MODULATION_DISABLE = 0x0,
2687 TMDS_CTL1_DATA_MODULATION_BIT0 = 0x1,
2688 TMDS_CTL1_DATA_MODULATION_BIT1 = 0x2,
2689 TMDS_CTL1_DATA_MODULATION_BIT2 = 0x3,
2690} TMDS_CTL1_DATA_MODULATION;
2691typedef enum TMDS_CTL1_PATTERN_OUT_EN {
2692 TMDS_CTL1_PATTERN_OUT_DISABLE = 0x0,
2693 TMDS_CTL1_PATTERN_OUT_ENABLE = 0x1,
2694} TMDS_CTL1_PATTERN_OUT_EN;
2695typedef enum TMDS_CTL2_DATA_SEL {
2696 TMDS_CTL2_DATA_SEL0_RESERVED = 0x0,
2697 TMDS_CTL2_DATA_SEL1_DISPLAY_ENABLE = 0x1,
2698 TMDS_CTL2_DATA_SEL2_VSYNC = 0x2,
2699 TMDS_CTL2_DATA_SEL3_RESERVED = 0x3,
2700 TMDS_CTL2_DATA_SEL4_HSYNC = 0x4,
2701 TMDS_CTL2_DATA_SEL5_SEL7_RESERVED = 0x5,
2702 TMDS_CTL2_DATA_SEL8_BLANK_TIME = 0x6,
2703 TMDS_CTL2_DATA_SEL9_SEL15_RESERVED = 0x7,
2704} TMDS_CTL2_DATA_SEL;
2705typedef enum TMDS_CTL2_DATA_INVERT {
2706 TMDS_CTL2_DATA_NORMAL = 0x0,
2707 TMDS_CTL2_DATA_INVERT_EN = 0x1,
2708} TMDS_CTL2_DATA_INVERT;
2709typedef enum TMDS_CTL2_DATA_MODULATION {
2710 TMDS_CTL2_DATA_MODULATION_DISABLE = 0x0,
2711 TMDS_CTL2_DATA_MODULATION_BIT0 = 0x1,
2712 TMDS_CTL2_DATA_MODULATION_BIT1 = 0x2,
2713 TMDS_CTL2_DATA_MODULATION_BIT2 = 0x3,
2714} TMDS_CTL2_DATA_MODULATION;
2715typedef enum TMDS_CTL2_PATTERN_OUT_EN {
2716 TMDS_CTL2_PATTERN_OUT_DISABLE = 0x0,
2717 TMDS_CTL2_PATTERN_OUT_ENABLE = 0x1,
2718} TMDS_CTL2_PATTERN_OUT_EN;
2719typedef enum TMDS_CTL3_DATA_INVERT {
2720 TMDS_CTL3_DATA_NORMAL = 0x0,
2721 TMDS_CTL3_DATA_INVERT_EN = 0x1,
2722} TMDS_CTL3_DATA_INVERT;
2723typedef enum TMDS_CTL3_DATA_MODULATION {
2724 TMDS_CTL3_DATA_MODULATION_DISABLE = 0x0,
2725 TMDS_CTL3_DATA_MODULATION_BIT0 = 0x1,
2726 TMDS_CTL3_DATA_MODULATION_BIT1 = 0x2,
2727 TMDS_CTL3_DATA_MODULATION_BIT2 = 0x3,
2728} TMDS_CTL3_DATA_MODULATION;
2729typedef enum TMDS_CTL3_PATTERN_OUT_EN {
2730 TMDS_CTL3_PATTERN_OUT_DISABLE = 0x0,
2731 TMDS_CTL3_PATTERN_OUT_ENABLE = 0x1,
2732} TMDS_CTL3_PATTERN_OUT_EN;
2733typedef enum TMDS_CTL3_DATA_SEL {
2734 TMDS_CTL3_DATA_SEL0_RESERVED = 0x0,
2735 TMDS_CTL3_DATA_SEL1_DISPLAY_ENABLE = 0x1,
2736 TMDS_CTL3_DATA_SEL2_VSYNC = 0x2,
2737 TMDS_CTL3_DATA_SEL3_RESERVED = 0x3,
2738 TMDS_CTL3_DATA_SEL4_HSYNC = 0x4,
2739 TMDS_CTL3_DATA_SEL5_SEL7_RESERVED = 0x5,
2740 TMDS_CTL3_DATA_SEL8_BLANK_TIME = 0x6,
2741 TMDS_CTL3_DATA_SEL9_SEL15_RESERVED = 0x7,
2742} TMDS_CTL3_DATA_SEL;
2743typedef enum DIG_FE_CNTL_SOURCE_SELECT {
2744 DIG_FE_SOURCE_FROM_FMT0 = 0x0,
2745 DIG_FE_SOURCE_FROM_FMT1 = 0x1,
2746 DIG_FE_SOURCE_FROM_FMT2 = 0x2,
2747 DIG_FE_SOURCE_FROM_FMT3 = 0x3,
2748 DIG_FE_SOURCE_FROM_FMT4 = 0x4,
2749 DIG_FE_SOURCE_FROM_FMT5 = 0x5,
2750} DIG_FE_CNTL_SOURCE_SELECT;
2751typedef enum DIG_FE_CNTL_STEREOSYNC_SELECT {
2752 DIG_FE_STEREOSYNC_FROM_FMT0 = 0x0,
2753 DIG_FE_STEREOSYNC_FROM_FMT1 = 0x1,
2754 DIG_FE_STEREOSYNC_FROM_FMT2 = 0x2,
2755 DIG_FE_STEREOSYNC_FROM_FMT3 = 0x3,
2756 DIG_FE_STEREOSYNC_FROM_FMT4 = 0x4,
2757 DIG_FE_STEREOSYNC_FROM_FMT5 = 0x5,
2758} DIG_FE_CNTL_STEREOSYNC_SELECT;
2759typedef enum DIG_FIFO_READ_CLOCK_SRC {
2760 DIG_FIFO_READ_CLOCK_SRC_FROM_DCCG = 0x0,
2761 DIG_FIFO_READ_CLOCK_SRC_FROM_DISPLAY_PIPE = 0x1,
2762} DIG_FIFO_READ_CLOCK_SRC;
2763typedef enum DIG_OUTPUT_CRC_CNTL_LINK_SEL {
2764 DIG_OUTPUT_CRC_ON_LINK0 = 0x0,
2765 DIG_OUTPUT_CRC_ON_LINK1 = 0x1,
2766} DIG_OUTPUT_CRC_CNTL_LINK_SEL;
2767typedef enum DIG_OUTPUT_CRC_DATA_SEL {
2768 DIG_OUTPUT_CRC_FOR_FULLFRAME = 0x0,
2769 DIG_OUTPUT_CRC_FOR_ACTIVEONLY = 0x1,
2770 DIG_OUTPUT_CRC_FOR_VBI = 0x2,
2771 DIG_OUTPUT_CRC_FOR_AUDIO = 0x3,
2772} DIG_OUTPUT_CRC_DATA_SEL;
2773typedef enum DIG_TEST_PATTERN_TEST_PATTERN_OUT_EN {
2774 DIG_IN_NORMAL_OPERATION = 0x0,
2775 DIG_IN_DEBUG_MODE = 0x1,
2776} DIG_TEST_PATTERN_TEST_PATTERN_OUT_EN;
2777typedef enum DIG_TEST_PATTERN_HALF_CLOCK_PATTERN_SEL {
2778 DIG_10BIT_TEST_PATTERN = 0x0,
2779 DIG_ALTERNATING_TEST_PATTERN = 0x1,
2780} DIG_TEST_PATTERN_HALF_CLOCK_PATTERN_SEL;
2781typedef enum DIG_TEST_PATTERN_RANDOM_PATTERN_OUT_EN {
2782 DIG_TEST_PATTERN_NORMAL = 0x0,
2783 DIG_TEST_PATTERN_RANDOM = 0x1,
2784} DIG_TEST_PATTERN_RANDOM_PATTERN_OUT_EN;
2785typedef enum DIG_TEST_PATTERN_RANDOM_PATTERN_RESET {
2786 DIG_RANDOM_PATTERN_ENABLED = 0x0,
2787 DIG_RANDOM_PATTERN_RESETED = 0x1,
2788} DIG_TEST_PATTERN_RANDOM_PATTERN_RESET;
2789typedef enum DIG_TEST_PATTERN_EXTERNAL_RESET_EN {
2790 DIG_TEST_PATTERN_EXTERNAL_RESET_ENABLE = 0x0,
2791 DIG_TEST_PATTERN_EXTERNAL_RESET_BY_EXT_SIG = 0x1,
2792} DIG_TEST_PATTERN_EXTERNAL_RESET_EN;
2793typedef enum DIG_RANDOM_PATTERN_SEED_RAN_PAT {
2794 DIG_RANDOM_PATTERN_SEED_RAN_PAT_ALL_PIXELS = 0x0,
2795 DIG_RANDOM_PATTERN_SEED_RAN_PAT_DE_HIGH = 0x1,
2796} DIG_RANDOM_PATTERN_SEED_RAN_PAT;
2797typedef enum DIG_FIFO_STATUS_USE_OVERWRITE_LEVEL {
2798 DIG_FIFO_USE_OVERWRITE_LEVEL = 0x0,
2799 DIG_FIFO_USE_CAL_AVERAGE_LEVEL = 0x1,
2800} DIG_FIFO_STATUS_USE_OVERWRITE_LEVEL;
2801typedef enum DIG_FIFO_ERROR_ACK {
2802 DIG_FIFO_ERROR_ACK_INT = 0x0,
2803 DIG_FIFO_ERROR_NOT_ACK = 0x1,
2804} DIG_FIFO_ERROR_ACK;
2805typedef enum DIG_FIFO_STATUS_FORCE_RECAL_AVERAGE {
2806 DIG_FIFO_NOT_FORCE_RECAL_AVERAGE = 0x0,
2807 DIG_FIFO_FORCE_RECAL_AVERAGE_LEVEL = 0x1,
2808} DIG_FIFO_STATUS_FORCE_RECAL_AVERAGE;
2809typedef enum DIG_FIFO_STATUS_FORCE_RECOMP_MINMAX {
2810 DIG_FIFO_NOT_FORCE_RECOMP_MINMAX = 0x0,
2811 DIG_FIFO_FORCE_RECOMP_MINMAX = 0x1,
2812} DIG_FIFO_STATUS_FORCE_RECOMP_MINMAX;
2813typedef enum DIG_DISPCLK_SWITCH_CNTL_SWITCH_POINT {
2814 DIG_DISPCLK_SWITCH_AT_EARLY_VBLANK = 0x0,
2815 DIG_DISPCLK_SWITCH_AT_FIRST_HSYNC = 0x1,
2816} DIG_DISPCLK_SWITCH_CNTL_SWITCH_POINT;
2817typedef enum DIG_DISPCLK_SWITCH_ALLOWED_INT_ACK {
2818 DIG_DISPCLK_SWITCH_ALLOWED_ACK_INT = 0x0,
2819 DIG_DISPCLK_SWITCH_ALLOWED_INT_NOT_ACK = 0x1,
2820} DIG_DISPCLK_SWITCH_ALLOWED_INT_ACK;
2821typedef enum DIG_DISPCLK_SWITCH_ALLOWED_INT_MASK {
2822 DIG_DISPCLK_SWITCH_ALLOWED_MASK_INT = 0x0,
2823 DIG_DISPCLK_SWITCH_ALLOWED_INT_UNMASK = 0x1,
2824} DIG_DISPCLK_SWITCH_ALLOWED_INT_MASK;
2825typedef enum AFMT_INTERRUPT_STATUS_CHG_MASK {
2826 AFMT_INTERRUPT_DISABLE = 0x0,
2827 AFMT_INTERRUPT_ENABLE = 0x1,
2828} AFMT_INTERRUPT_STATUS_CHG_MASK;
2829typedef enum HDMI_GC_AVMUTE {
2830 HDMI_GC_AVMUTE_SET = 0x0,
2831 HDMI_GC_AVMUTE_UNSET = 0x1,
2832} HDMI_GC_AVMUTE;
2833typedef enum HDMI_DEFAULT_PAHSE {
2834 HDMI_DEFAULT_PHASE_IS_0 = 0x0,
2835 HDMI_DEFAULT_PHASE_IS_1 = 0x1,
2836} HDMI_DEFAULT_PAHSE;
2837typedef enum AFMT_AUDIO_PACKET_CONTROL2_AUDIO_LAYOUT_OVRD {
2838 AFMT_AUDIO_LAYOUT_DETERMINED_BY_AZ_AUDIO_CHANNEL_STATUS= 0x0,
2839 AFMT_AUDIO_LAYOUT_OVRD_BY_REGISTER = 0x1,
2840} AFMT_AUDIO_PACKET_CONTROL2_AUDIO_LAYOUT_OVRD;
2841typedef enum AUDIO_LAYOUT_SELECT {
2842 AUDIO_LAYOUT_0 = 0x0,
2843 AUDIO_LAYOUT_1 = 0x1,
2844} AUDIO_LAYOUT_SELECT;
2845typedef enum AFMT_AUDIO_CRC_CONTROL_CONT {
2846 AFMT_AUDIO_CRC_ONESHOT = 0x0,
2847 AFMT_AUDIO_CRC_AUTO_RESTART = 0x1,
2848} AFMT_AUDIO_CRC_CONTROL_CONT;
2849typedef enum AFMT_AUDIO_CRC_CONTROL_SOURCE {
2850 AFMT_AUDIO_CRC_SOURCE_FROM_FIFO_INPUT = 0x0,
2851 AFMT_AUDIO_CRC_SOURCE_FROM_FIFO_OUTPUT = 0x1,
2852} AFMT_AUDIO_CRC_CONTROL_SOURCE;
2853typedef enum AFMT_AUDIO_CRC_CONTROL_CH_SEL {
2854 AFMT_AUDIO_CRC_CH0_SIG = 0x0,
2855 AFMT_AUDIO_CRC_CH1_SIG = 0x1,
2856 AFMT_AUDIO_CRC_CH2_SIG = 0x2,
2857 AFMT_AUDIO_CRC_CH3_SIG = 0x3,
2858 AFMT_AUDIO_CRC_CH4_SIG = 0x4,
2859 AFMT_AUDIO_CRC_CH5_SIG = 0x5,
2860 AFMT_AUDIO_CRC_CH6_SIG = 0x6,
2861 AFMT_AUDIO_CRC_CH7_SIG = 0x7,
2862 AFMT_AUDIO_CRC_RESERVED = 0x8,
2863 AFMT_AUDIO_CRC_AUDIO_SAMPLE_COUNT = 0x9,
2864} AFMT_AUDIO_CRC_CONTROL_CH_SEL;
2865typedef enum AFMT_RAMP_CONTROL0_SIGN {
2866 AFMT_RAMP_SIGNED = 0x0,
2867 AFMT_RAMP_UNSIGNED = 0x1,
2868} AFMT_RAMP_CONTROL0_SIGN;
2869typedef enum AFMT_AUDIO_PACKET_CONTROL_AUDIO_SAMPLE_SEND {
2870 AFMT_AUDIO_PACKET_SENT_DISABLED = 0x0,
2871 AFMT_AUDIO_PACKET_SENT_ENABLED = 0x1,
2872} AFMT_AUDIO_PACKET_CONTROL_AUDIO_SAMPLE_SEND;
2873typedef enum AFMT_AUDIO_PACKET_CONTROL_RESET_FIFO_WHEN_AUDIO_DIS {
2874 AFMT_NOT_RESET_AUDIO_FIFO_WHEN_AUDIO_DISABLED_RESERVED= 0x0,
2875 AFMT_RESET_AUDIO_FIFO_WHEN_AUDIO_DISABLED = 0x1,
2876} AFMT_AUDIO_PACKET_CONTROL_RESET_FIFO_WHEN_AUDIO_DIS;
2877typedef enum AFMT_INFOFRAME_CONTROL0_AUDIO_INFO_SOURCE {
2878 AFMT_INFOFRAME_SOURCE_FROM_AZALIA_BLOCK = 0x0,
2879 AFMT_INFOFRAME_SOURCE_FROM_AFMT_REGISTERS = 0x1,
2880} AFMT_INFOFRAME_CONTROL0_AUDIO_INFO_SOURCE;
2881typedef enum AFMT_AUDIO_SRC_CONTROL_SELECT {
2882 AFMT_AUDIO_SRC_FROM_AZ_STREAM0 = 0x0,
2883 AFMT_AUDIO_SRC_FROM_AZ_STREAM1 = 0x1,
2884 AFMT_AUDIO_SRC_FROM_AZ_STREAM2 = 0x2,
2885 AFMT_AUDIO_SRC_FROM_AZ_STREAM3 = 0x3,
2886 AFMT_AUDIO_SRC_FROM_AZ_STREAM4 = 0x4,
2887 AFMT_AUDIO_SRC_FROM_AZ_STREAM5 = 0x5,
2888 AFMT_AUDIO_SRC_RESERVED = 0x6,
2889} AFMT_AUDIO_SRC_CONTROL_SELECT;
2890typedef enum DIG_BE_CNTL_MODE {
2891 DIG_BE_DP_SST_MODE = 0x0,
2892 DIG_BE_RESERVED1 = 0x1,
2893 DIG_BE_TMDS_DVI_MODE = 0x2,
2894 DIG_BE_TMDS_HDMI_MODE = 0x3,
2895 DIG_BE_SDVO_RESERVED = 0x4,
2896 DIG_BE_DP_MST_MODE = 0x5,
2897 DIG_BE_RESERVED2 = 0x6,
2898 DIG_BE_RESERVED3 = 0x7,
2899} DIG_BE_CNTL_MODE;
2900typedef enum DIG_BE_CNTL_HPD_SELECT {
2901 DIG_BE_CNTL_HPD1 = 0x0,
2902 DIG_BE_CNTL_HPD2 = 0x1,
2903 DIG_BE_CNTL_HPD3 = 0x2,
2904 DIG_BE_CNTL_HPD4 = 0x3,
2905 DIG_BE_CNTL_HPD5 = 0x4,
2906 DIG_BE_CNTL_HPD6 = 0x5,
2907} DIG_BE_CNTL_HPD_SELECT;
2908typedef enum LVTMA_RANDOM_PATTERN_SEED_RAN_PAT {
2909 LVTMA_RANDOM_PATTERN_SEED_ALL_PIXELS = 0x0,
2910 LVTMA_RANDOM_PATTERN_SEED_ONLY_DE_HIGH = 0x1,
2911} LVTMA_RANDOM_PATTERN_SEED_RAN_PAT;
2912typedef enum TMDS_SYNC_PHASE {
2913 TMDS_NOT_SYNC_PHASE_ON_FRAME_START = 0x0,
2914 TMDS_SYNC_PHASE_ON_FRAME_START = 0x1,
2915} TMDS_SYNC_PHASE;
2916typedef enum TMDS_DATA_SYNCHRONIZATION_DSINTSEL {
2917 TMDS_DATA_SYNCHRONIZATION_DSINTSEL_PCLK_TMDS = 0x0,
2918 TMDS_DATA_SYNCHRONIZATION_DSINTSEL_TMDS_PLL = 0x1,
2919} TMDS_DATA_SYNCHRONIZATION_DSINTSEL;
2920typedef enum TMDS_TRANSMITTER_ENABLE_HPD_MASK {
2921 TMDS_TRANSMITTER_HPD_MASK_NOT_OVERRIDE = 0x0,
2922 TMDS_TRANSMITTER_HPD_MASK_OVERRIDE = 0x1,
2923} TMDS_TRANSMITTER_ENABLE_HPD_MASK;
2924typedef enum TMDS_TRANSMITTER_ENABLE_LNKCEN_HPD_MASK {
2925 TMDS_TRANSMITTER_LNKCEN_HPD_MASK_NOT_OVERRIDE = 0x0,
2926 TMDS_TRANSMITTER_LNKCEN_HPD_MASK_OVERRIDE = 0x1,
2927} TMDS_TRANSMITTER_ENABLE_LNKCEN_HPD_MASK;
2928typedef enum TMDS_TRANSMITTER_ENABLE_LNKDEN_HPD_MASK {
2929 TMDS_TRANSMITTER_LNKDEN_HPD_MASK_NOT_OVERRIDE = 0x0,
2930 TMDS_TRANSMITTER_LNKDEN_HPD_MASK_OVERRIDE = 0x1,
2931} TMDS_TRANSMITTER_ENABLE_LNKDEN_HPD_MASK;
2932typedef enum TMDS_TRANSMITTER_CONTROL_PLL_ENABLE_HPD_MASK {
2933 TMDS_TRANSMITTER_HPD_NOT_OVERRIDE_PLL_ENABLE = 0x0,
2934 TMDS_TRANSMITTER_HPD_OVERRIDE_PLL_ENABLE_ON_DISCON= 0x1,
2935 TMDS_TRANSMITTER_HPD_OVERRIDE_PLL_ENABLE_ON_CON = 0x2,
2936 TMDS_TRANSMITTER_HPD_OVERRIDE_PLL_ENABLE = 0x3,
2937} TMDS_TRANSMITTER_CONTROL_PLL_ENABLE_HPD_MASK;
2938typedef enum TMDS_TRANSMITTER_CONTROL_IDSCKSELA {
2939 TMDS_TRANSMITTER_IDSCKSELA_USE_IPIXCLK = 0x0,
2940 TMDS_TRANSMITTER_IDSCKSELA_USE_IDCLK = 0x1,
2941} TMDS_TRANSMITTER_CONTROL_IDSCKSELA;
2942typedef enum TMDS_TRANSMITTER_CONTROL_IDSCKSELB {
2943 TMDS_TRANSMITTER_IDSCKSELB_USE_IPIXCLK = 0x0,
2944 TMDS_TRANSMITTER_IDSCKSELB_USE_IDCLK = 0x1,
2945} TMDS_TRANSMITTER_CONTROL_IDSCKSELB;
2946typedef enum TMDS_TRANSMITTER_CONTROL_PLL_PWRUP_SEQ_EN {
2947 TMDS_TRANSMITTER_PLL_PWRUP_SEQ_DISABLE = 0x0,
2948 TMDS_TRANSMITTER_PLL_PWRUP_SEQ_ENABLE = 0x1,
2949} TMDS_TRANSMITTER_CONTROL_PLL_PWRUP_SEQ_EN;
2950typedef enum TMDS_TRANSMITTER_CONTROL_PLL_RESET_HPD_MASK {
2951 TMDS_TRANSMITTER_PLL_NOT_RST_ON_HPD = 0x0,
2952 TMDS_TRANSMITTER_PLL_RST_ON_HPD = 0x1,
2953} TMDS_TRANSMITTER_CONTROL_PLL_RESET_HPD_MASK;
2954typedef enum TMDS_TRANSMITTER_CONTROL_TMCLK_FROM_PADS {
2955 TMDS_TRANSMITTER_TMCLK_FROM_TMDS_TMCLK = 0x0,
2956 TMDS_TRANSMITTER_TMCLK_FROM_PADS = 0x1,
2957} TMDS_TRANSMITTER_CONTROL_TMCLK_FROM_PADS;
2958typedef enum TMDS_TRANSMITTER_CONTROL_TDCLK_FROM_PADS {
2959 TMDS_TRANSMITTER_TDCLK_FROM_TMDS_TDCLK = 0x0,
2960 TMDS_TRANSMITTER_TDCLK_FROM_PADS = 0x1,
2961} TMDS_TRANSMITTER_CONTROL_TDCLK_FROM_PADS;
2962typedef enum TMDS_TRANSMITTER_CONTROL_PLLSEL_OVERWRITE_EN {
2963 TMDS_TRANSMITTER_PLLSEL_BY_HW = 0x0,
2964 TMDS_TRANSMITTER_PLLSEL_OVERWRITE_BY_SW = 0x1,
2965} TMDS_TRANSMITTER_CONTROL_PLLSEL_OVERWRITE_EN;
2966typedef enum TMDS_TRANSMITTER_CONTROL_BYPASS_PLLA {
2967 TMDS_TRANSMITTER_BYPASS_PLLA_COHERENT = 0x0,
2968 TMDS_TRANSMITTER_BYPASS_PLLA_INCOHERENT = 0x1,
2969} TMDS_TRANSMITTER_CONTROL_BYPASS_PLLA;
2970typedef enum TMDS_TRANSMITTER_CONTROL_BYPASS_PLLB {
2971 TMDS_TRANSMITTER_BYPASS_PLLB_COHERENT = 0x0,
2972 TMDS_TRANSMITTER_BYPASS_PLLB_INCOHERENT = 0x1,
2973} TMDS_TRANSMITTER_CONTROL_BYPASS_PLLB;
2974typedef enum TMDS_REG_TEST_OUTPUTA_CNTLA {
2975 TMDS_REG_TEST_OUTPUTA_CNTLA_OTDATA0 = 0x0,
2976 TMDS_REG_TEST_OUTPUTA_CNTLA_OTDATA1 = 0x1,
2977 TMDS_REG_TEST_OUTPUTA_CNTLA_OTDATA2 = 0x2,
2978 TMDS_REG_TEST_OUTPUTA_CNTLA_NA = 0x3,
2979} TMDS_REG_TEST_OUTPUTA_CNTLA;
2980typedef enum TMDS_REG_TEST_OUTPUTB_CNTLB {
2981 TMDS_REG_TEST_OUTPUTB_CNTLB_OTDATB0 = 0x0,
2982 TMDS_REG_TEST_OUTPUTB_CNTLB_OTDATB1 = 0x1,
2983 TMDS_REG_TEST_OUTPUTB_CNTLB_OTDATB2 = 0x2,
2984 TMDS_REG_TEST_OUTPUTB_CNTLB_NA = 0x3,
2985} TMDS_REG_TEST_OUTPUTB_CNTLB;
2986typedef enum DP_LINK_TRAINING_COMPLETE {
2987 DP_LINK_TRAINING_NOT_COMPLETE = 0x0,
2988 DP_LINK_TRAINING_ALREADY_COMPLETE = 0x1,
2989} DP_LINK_TRAINING_COMPLETE;
2990typedef enum DP_EMBEDDED_PANEL_MODE {
2991 DP_EXTERNAL_PANEL = 0x0,
2992 DP_EMBEDDED_PANEL = 0x1,
2993} DP_EMBEDDED_PANEL_MODE;
2994typedef enum DP_PIXEL_ENCODING {
2995 DP_PIXEL_ENCODING_RGB444 = 0x0,
2996 DP_PIXEL_ENCODING_YCBCR422 = 0x1,
2997 DP_PIXEL_ENCODING_YCBCR444 = 0x2,
2998 DP_PIXEL_ENCODING_RGB_WIDE_GAMUT = 0x3,
2999 DP_PIXEL_ENCODING_Y_ONLY = 0x4,
3000 DP_PIXEL_ENCODING_YCBCR420 = 0x5,
3001 DP_PIXEL_ENCODING_RESERVED = 0x6,
3002} DP_PIXEL_ENCODING;
3003typedef enum DP_DYN_RANGE {
3004 DP_DYN_VESA_RANGE = 0x0,
3005 DP_DYN_CEA_RANGE = 0x1,
3006} DP_DYN_RANGE;
3007typedef enum DP_YCBCR_RANGE {
3008 DP_YCBCR_RANGE_BT601_5 = 0x0,
3009 DP_YCBCR_RANGE_BT709_5 = 0x1,
3010} DP_YCBCR_RANGE;
3011typedef enum DP_COMPONENT_DEPTH {
3012 DP_COMPONENT_DEPTH_6BPC = 0x0,
3013 DP_COMPONENT_DEPTH_8BPC = 0x1,
3014 DP_COMPONENT_DEPTH_10BPC = 0x2,
3015 DP_COMPONENT_DEPTH_12BPC = 0x3,
3016 DP_COMPONENT_DEPTH_16BPC = 0x4,
3017 DP_COMPONENT_DEPTH_RESERVED = 0x5,
3018} DP_COMPONENT_DEPTH;
3019typedef enum DP_MSA_MISC0_OVERRIDE_ENABLE {
3020 MSA_MISC0_OVERRIDE_DISABLE = 0x0,
3021 MSA_MISC0_OVERRIDE_ENABLE = 0x1,
3022} DP_MSA_MISC0_OVERRIDE_ENABLE;
3023typedef enum DP_MSA_MISC1_BIT7_OVERRIDE_ENABLE {
3024 MSA_MISC1_BIT7_OVERRIDE_DISABLE = 0x0,
3025 MSA_MISC1_BIT7_OVERRIDE_ENABLE = 0x1,
3026} DP_MSA_MISC1_BIT7_OVERRIDE_ENABLE;
3027typedef enum DP_UDI_LANES {
3028 DP_UDI_1_LANE = 0x0,
3029 DP_UDI_2_LANES = 0x1,
3030 DP_UDI_LANES_RESERVED = 0x2,
3031 DP_UDI_4_LANES = 0x3,
3032} DP_UDI_LANES;
3033typedef enum DP_VID_STREAM_DIS_DEFER {
3034 DP_VID_STREAM_DIS_NO_DEFER = 0x0,
3035 DP_VID_STREAM_DIS_DEFER_TO_HBLANK = 0x1,
3036 DP_VID_STREAM_DIS_DEFER_TO_VBLANK = 0x2,
3037} DP_VID_STREAM_DIS_DEFER;
3038typedef enum DP_STEER_OVERFLOW_ACK {
3039 DP_STEER_OVERFLOW_ACK_NO_EFFECT = 0x0,
3040 DP_STEER_OVERFLOW_ACK_CLR_INTERRUPT = 0x1,
3041} DP_STEER_OVERFLOW_ACK;
3042typedef enum DP_STEER_OVERFLOW_MASK {
3043 DP_STEER_OVERFLOW_MASKED = 0x0,
3044 DP_STEER_OVERFLOW_UNMASK = 0x1,
3045} DP_STEER_OVERFLOW_MASK;
3046typedef enum DP_TU_OVERFLOW_ACK {
3047 DP_TU_OVERFLOW_ACK_NO_EFFECT = 0x0,
3048 DP_TU_OVERFLOW_ACK_CLR_INTERRUPT = 0x1,
3049} DP_TU_OVERFLOW_ACK;
3050typedef enum DP_VID_TIMING_MODE {
3051 DP_VID_TIMING_MODE_ASYNC = 0x0,
3052 DP_VID_TIMING_MODE_SYNC = 0x1,
3053} DP_VID_TIMING_MODE;
3054typedef enum DP_VID_M_N_DOUBLE_BUFFER_MODE {
3055 DP_VID_M_N_DOUBLE_BUFFER_AFTER_VID_M_UPDATE = 0x0,
3056 DP_VID_M_N_DOUBLE_BUFFER_AT_FRAME_START = 0x1,
3057} DP_VID_M_N_DOUBLE_BUFFER_MODE;
3058typedef enum DP_VID_M_N_GEN_EN {
3059 DP_VID_M_N_PROGRAMMED_VIA_REG = 0x0,
3060 DP_VID_M_N_CALC_AUTO = 0x1,
3061} DP_VID_M_N_GEN_EN;
3062typedef enum DP_VID_M_DOUBLE_VALUE_EN {
3063 DP_VID_M_INPUT_PIXEL_RATE = 0x0,
3064 DP_VID_M_DOUBLE_INPUT_PIXEL_RATE = 0x1,
3065} DP_VID_M_DOUBLE_VALUE_EN;
3066typedef enum DP_VID_ENHANCED_FRAME_MODE {
3067 VID_NORMAL_FRAME_MODE = 0x0,
3068 VID_ENHANCED_MODE = 0x1,
3069} DP_VID_ENHANCED_FRAME_MODE;
3070typedef enum DP_VID_MSA_TOP_FIELD_MODE {
3071 DP_TOP_FIELD_ONLY = 0x0,
3072 DP_TOP_PLUS_BOTTOM_FIELD = 0x1,
3073} DP_VID_MSA_TOP_FIELD_MODE;
3074typedef enum DP_VID_VBID_FIELD_POL {
3075 DP_VID_VBID_FIELD_POL_NORMAL = 0x0,
3076 DP_VID_VBID_FIELD_POL_INV = 0x1,
3077} DP_VID_VBID_FIELD_POL;
3078typedef enum DP_VID_STREAM_DISABLE_ACK {
3079 ID_STREAM_DISABLE_NO_ACK = 0x0,
3080 ID_STREAM_DISABLE_ACKED = 0x1,
3081} DP_VID_STREAM_DISABLE_ACK;
3082typedef enum DP_VID_STREAM_DISABLE_MASK {
3083 VID_STREAM_DISABLE_MASKED = 0x0,
3084 VID_STREAM_DISABLE_UNMASK = 0x1,
3085} DP_VID_STREAM_DISABLE_MASK;
3086typedef enum DPHY_ATEST_SEL_LANE0 {
3087 DPHY_ATEST_LANE0_PRBS_PATTERN = 0x0,
3088 DPHY_ATEST_LANE0_REG_PATTERN = 0x1,
3089} DPHY_ATEST_SEL_LANE0;
3090typedef enum DPHY_ATEST_SEL_LANE1 {
3091 DPHY_ATEST_LANE1_PRBS_PATTERN = 0x0,
3092 DPHY_ATEST_LANE1_REG_PATTERN = 0x1,
3093} DPHY_ATEST_SEL_LANE1;
3094typedef enum DPHY_ATEST_SEL_LANE2 {
3095 DPHY_ATEST_LANE2_PRBS_PATTERN = 0x0,
3096 DPHY_ATEST_LANE2_REG_PATTERN = 0x1,
3097} DPHY_ATEST_SEL_LANE2;
3098typedef enum DPHY_ATEST_SEL_LANE3 {
3099 DPHY_ATEST_LANE3_PRBS_PATTERN = 0x0,
3100 DPHY_ATEST_LANE3_REG_PATTERN = 0x1,
3101} DPHY_ATEST_SEL_LANE3;
3102typedef enum DPHY_BYPASS {
3103 DPHY_8B10B_OUTPUT = 0x0,
3104 DPHY_DBG_OUTPUT = 0x1,
3105} DPHY_BYPASS;
3106typedef enum DPHY_SKEW_BYPASS {
3107 DPHY_WITH_SKEW = 0x0,
3108 DPHY_NO_SKEW = 0x1,
3109} DPHY_SKEW_BYPASS;
3110typedef enum DPHY_TRAINING_PATTERN_SEL {
3111 DPHY_TRAINING_PATTERN_1 = 0x0,
3112 DPHY_TRAINING_PATTERN_2 = 0x1,
3113 DPHY_TRAINING_PATTERN_3 = 0x2,
3114 DPHY_TRAINING_PATTERN_4 = 0x3,
3115} DPHY_TRAINING_PATTERN_SEL;
3116typedef enum DPHY_8B10B_RESET {
3117 DPHY_8B10B_NOT_RESET = 0x0,
3118 DPHY_8B10B_RESETET = 0x1,
3119} DPHY_8B10B_RESET;
3120typedef enum DP_DPHY_8B10B_EXT_DISP {
3121 DP_DPHY_8B10B_EXT_DISP_ZERO = 0x0,
3122 DP_DPHY_8B10B_EXT_DISP_ONE = 0x1,
3123} DP_DPHY_8B10B_EXT_DISP;
3124typedef enum DPHY_8B10B_CUR_DISP {
3125 DPHY_8B10B_CUR_DISP_ZERO = 0x0,
3126 DPHY_8B10B_CUR_DISP_ONE = 0x1,
3127} DPHY_8B10B_CUR_DISP;
3128typedef enum DPHY_PRBS_EN {
3129 DPHY_PRBS_DISABLE = 0x0,
3130 DPHY_PRBS_ENABLE = 0x1,
3131} DPHY_PRBS_EN;
3132typedef enum DPHY_PRBS_SEL {
3133 DPHY_PRBS7_SELECTED = 0x0,
3134 DPHY_PRBS23_SELECTED = 0x1,
3135 DPHY_PRBS11_SELECTED = 0x2,
3136} DPHY_PRBS_SEL;
3137typedef enum DPHY_LOAD_BS_COUNT_START {
3138 DPHY_LOAD_BS_COUNT_STARTED = 0x0,
3139 DPHY_LOAD_BS_COUNT_NOT_STARTED = 0x1,
3140} DPHY_LOAD_BS_COUNT_START;
3141typedef enum DPHY_CRC_EN {
3142 DPHY_CRC_DISABLED = 0x0,
3143 DPHY_CRC_ENABLED = 0x1,
3144} DPHY_CRC_EN;
3145typedef enum DPHY_CRC_CONT_EN {
3146 DPHY_CRC_ONE_SHOT = 0x0,
3147 DPHY_CRC_CONTINUOUS = 0x1,
3148} DPHY_CRC_CONT_EN;
3149typedef enum DPHY_CRC_FIELD {
3150 DPHY_CRC_START_FROM_TOP_FIELD = 0x0,
3151 DPHY_CRC_START_FROM_BOTTOM_FIELD = 0x1,
3152} DPHY_CRC_FIELD;
3153typedef enum DPHY_CRC_SEL {
3154 DPHY_CRC_LANE0_SELECTED = 0x0,
3155 DPHY_CRC_LANE1_SELECTED = 0x1,
3156 DPHY_CRC_LANE2_SELECTED = 0x2,
3157 DPHY_CRC_LANE3_SELECTED = 0x3,
3158} DPHY_CRC_SEL;
3159typedef enum DPHY_RX_FAST_TRAINING_CAPABLE {
3160 DPHY_FAST_TRAINING_NOT_CAPABLE_0 = 0x0,
3161 DPHY_FAST_TRAINING_CAPABLE = 0x1,
3162} DPHY_RX_FAST_TRAINING_CAPABLE;
3163typedef enum DP_SEC_COLLISION_ACK {
3164 DP_SEC_COLLISION_ACK_NO_EFFECT = 0x0,
3165 DP_SEC_COLLISION_ACK_CLR_FLAG = 0x1,
3166} DP_SEC_COLLISION_ACK;
3167typedef enum DP_SEC_AUDIO_MUTE {
3168 DP_SEC_AUDIO_MUTE_HW_CTRL = 0x0,
3169 DP_SEC_AUDIO_MUTE_SW_CTRL = 0x1,
3170} DP_SEC_AUDIO_MUTE;
3171typedef enum DP_SEC_TIMESTAMP_MODE {
3172 DP_SEC_TIMESTAMP_PROGRAMMABLE_MODE = 0x0,
3173 DP_SEC_TIMESTAMP_AUTO_CALC_MODE = 0x1,
3174} DP_SEC_TIMESTAMP_MODE;
3175typedef enum DP_SEC_ASP_PRIORITY {
3176 DP_SEC_ASP_LOW_PRIORITY = 0x0,
3177 DP_SEC_ASP_HIGH_PRIORITY = 0x1,
3178} DP_SEC_ASP_PRIORITY;
3179typedef enum DP_SEC_ASP_CHANNEL_COUNT_OVERRIDE {
3180 DP_SEC_ASP_CHANNEL_COUNT_FROM_AZ = 0x0,
3181 DP_SEC_ASP_CHANNEL_COUNT_OVERRIDE_ENABLED = 0x1,
3182} DP_SEC_ASP_CHANNEL_COUNT_OVERRIDE;
3183typedef enum DP_MSE_SAT_UPDATE_ACT {
3184 DP_MSE_SAT_UPDATE_NO_ACTION = 0x0,
3185 DP_MSE_SAT_UPDATE_WITH_TRIGGER = 0x1,
3186 DP_MSE_SAT_UPDATE_WITHOUT_TRIGGER = 0x2,
3187} DP_MSE_SAT_UPDATE_ACT;
3188typedef enum DP_MSE_LINK_LINE {
3189 DP_MSE_LINK_LINE_32_MTP_LONG = 0x0,
3190 DP_MSE_LINK_LINE_64_MTP_LONG = 0x1,
3191 DP_MSE_LINK_LINE_128_MTP_LONG = 0x2,
3192 DP_MSE_LINK_LINE_256_MTP_LONG = 0x3,
3193} DP_MSE_LINK_LINE;
3194typedef enum DP_MSE_BLANK_CODE {
3195 DP_MSE_BLANK_CODE_SF_FILLED = 0x0,
3196 DP_MSE_BLANK_CODE_ZERO_FILLED = 0x1,
3197} DP_MSE_BLANK_CODE;
3198typedef enum DP_MSE_TIMESTAMP_MODE {
3199 DP_MSE_TIMESTAMP_CALC_BASED_ON_LINK_RATE = 0x0,
3200 DP_MSE_TIMESTAMP_CALC_BASED_ON_VC_RATE = 0x1,
3201} DP_MSE_TIMESTAMP_MODE;
3202typedef enum DP_MSE_ZERO_ENCODER {
3203 DP_MSE_NOT_ZERO_FE_ENCODER = 0x0,
3204 DP_MSE_ZERO_FE_ENCODER = 0x1,
3205} DP_MSE_ZERO_ENCODER;
3206typedef enum DP_MSE_OUTPUT_DPDBG_DATA {
3207 DP_MSE_OUTPUT_DPDBG_DATA_DIS = 0x0,
3208 DP_MSE_OUTPUT_DPDBG_DATA_EN = 0x1,
3209} DP_MSE_OUTPUT_DPDBG_DATA;
3210typedef enum DP_DPHY_HBR2_PATTERN_CONTROL_MODE {
3211 DP_DPHY_HBR2_PASS_THROUGH = 0x0,
3212 DP_DPHY_HBR2_PATTERN_1 = 0x1,
3213 DP_DPHY_HBR2_PATTERN_2_NEG = 0x2,
3214 DP_DPHY_HBR2_PATTERN_3 = 0x3,
3215 DP_DPHY_HBR2_PATTERN_2_POS = 0x6,
3216} DP_DPHY_HBR2_PATTERN_CONTROL_MODE;
3217typedef enum DPHY_CRC_MST_PHASE_ERROR_ACK {
3218 DPHY_CRC_MST_PHASE_ERROR_NO_ACK = 0x0,
3219 DPHY_CRC_MST_PHASE_ERROR_ACKED = 0x1,
3220} DPHY_CRC_MST_PHASE_ERROR_ACK;
3221typedef enum DPHY_SW_FAST_TRAINING_START {
3222 DPHY_SW_FAST_TRAINING_NOT_STARTED = 0x0,
3223 DPHY_SW_FAST_TRAINING_STARTED = 0x1,
3224} DPHY_SW_FAST_TRAINING_START;
3225typedef enum DP_DPHY_FAST_TRAINING_VBLANK_EDGE_DETECT_EN {
3226 DP_DPHY_FAST_TRAINING_VBLANK_EDGE_DETECT_DISABLED= 0x0,
3227 DP_DPHY_FAST_TRAINING_VBLANK_EDGE_DETECT_ENABLED = 0x1,
3228} DP_DPHY_FAST_TRAINING_VBLANK_EDGE_DETECT_EN;
3229typedef enum DP_DPHY_FAST_TRAINING_COMPLETE_MASK {
3230 DP_DPHY_FAST_TRAINING_COMPLETE_MASKED = 0x0,
3231 DP_DPHY_FAST_TRAINING_COMPLETE_NOT_MASKED = 0x1,
3232} DP_DPHY_FAST_TRAINING_COMPLETE_MASK;
3233typedef enum DP_DPHY_FAST_TRAINING_COMPLETE_ACK {
3234 DP_DPHY_FAST_TRAINING_COMPLETE_NOT_ACKED = 0x0,
3235 DP_DPHY_FAST_TRAINING_COMPLETE_ACKED = 0x1,
3236} DP_DPHY_FAST_TRAINING_COMPLETE_ACK;
3237typedef enum DP_MSA_V_TIMING_OVERRIDE_EN {
3238 MSA_V_TIMING_OVERRIDE_DISABLED = 0x0,
3239 MSA_V_TIMING_OVERRIDE_ENABLED = 0x1,
3240} DP_MSA_V_TIMING_OVERRIDE_EN;
3241typedef enum DP_SEC_GSP0_PRIORITY {
3242 SEC_GSP0_PRIORITY_LOW = 0x0,
3243 SEC_GSP0_PRIORITY_HIGH = 0x1,
3244} DP_SEC_GSP0_PRIORITY;
3245typedef enum DP_SEC_GSP0_SEND {
3246 NOT_SENT = 0x0,
3247 FORCE_SENT = 0x1,
3248} DP_SEC_GSP0_SEND;
3249typedef enum DP_AUX_CONTROL_HPD_SEL {
3250 DP_AUX_CONTROL_HPD1_SELECTED = 0x0,
3251 DP_AUX_CONTROL_HPD2_SELECTED = 0x1,
3252 DP_AUX_CONTROL_HPD3_SELECTED = 0x2,
3253 DP_AUX_CONTROL_HPD4_SELECTED = 0x3,
3254 DP_AUX_CONTROL_HPD5_SELECTED = 0x4,
3255 DP_AUX_CONTROL_HPD6_SELECTED = 0x5,
3256} DP_AUX_CONTROL_HPD_SEL;
3257typedef enum DP_AUX_CONTROL_TEST_MODE {
3258 DP_AUX_CONTROL_TEST_MODE_DISABLE = 0x0,
3259 DP_AUX_CONTROL_TEST_MODE_ENABLE = 0x1,
3260} DP_AUX_CONTROL_TEST_MODE;
3261typedef enum DP_AUX_SW_CONTROL_SW_GO {
3262 DP_AUX_SW_CONTROL_SW__NOT_GO = 0x0,
3263 DP_AUX_SW_CONTROL_SW__GO = 0x1,
3264} DP_AUX_SW_CONTROL_SW_GO;
3265typedef enum DP_AUX_SW_CONTROL_LS_READ_TRIG {
3266 DP_AUX_SW_CONTROL_LS_READ__NOT_TRIG = 0x0,
3267 DP_AUX_SW_CONTROL_LS_READ__TRIG = 0x1,
3268} DP_AUX_SW_CONTROL_LS_READ_TRIG;
3269typedef enum DP_AUX_ARB_CONTROL_ARB_PRIORITY {
3270 DP_AUX_ARB_CONTROL_ARB_PRIORITY__GTC_LS_SW = 0x0,
3271 DP_AUX_ARB_CONTROL_ARB_PRIORITY__LS_GTC_SW = 0x1,
3272 DP_AUX_ARB_CONTROL_ARB_PRIORITY__SW_LS_GTC = 0x2,
3273 DP_AUX_ARB_CONTROL_ARB_PRIORITY__SW_GTC_LS = 0x3,
3274} DP_AUX_ARB_CONTROL_ARB_PRIORITY;
3275typedef enum DP_AUX_ARB_CONTROL_USE_AUX_REG_REQ {
3276 DP_AUX_ARB_CONTROL__NOT_USE_AUX_REG_REQ = 0x0,
3277 DP_AUX_ARB_CONTROL__USE_AUX_REG_REQ = 0x1,
3278} DP_AUX_ARB_CONTROL_USE_AUX_REG_REQ;
3279typedef enum DP_AUX_ARB_CONTROL_DONE_USING_AUX_REG {
3280 DP_AUX_ARB_CONTROL__DONE_NOT_USING_AUX_REG = 0x0,
3281 DP_AUX_ARB_CONTROL__DONE_USING_AUX_REG = 0x1,
3282} DP_AUX_ARB_CONTROL_DONE_USING_AUX_REG;
3283typedef enum DP_AUX_INT_ACK {
3284 DP_AUX_INT__NOT_ACK = 0x0,
3285 DP_AUX_INT__ACK = 0x1,
3286} DP_AUX_INT_ACK;
3287typedef enum DP_AUX_LS_UPDATE_ACK {
3288 DP_AUX_INT_LS_UPDATE_NOT_ACK = 0x0,
3289 DP_AUX_INT_LS_UPDATE_ACK = 0x1,
3290} DP_AUX_LS_UPDATE_ACK;
3291typedef enum DP_AUX_DPHY_TX_REF_CONTROL_TX_REF_SEL {
3292 DP_AUX_DPHY_TX_REF_CONTROL_TX_REF_SEL__DIVIDED_SYM_CLK= 0x0,
3293 DP_AUX_DPHY_TX_REF_CONTROL_TX_REF_SEL__FROM_DCCG_MICROSECOND_REF= 0x1,
3294} DP_AUX_DPHY_TX_REF_CONTROL_TX_REF_SEL;
3295typedef enum DP_AUX_DPHY_TX_REF_CONTROL_TX_RATE {
3296 DP_AUX_DPHY_TX_REF_CONTROL_TX_RATE__1MHZ = 0x0,
3297 DP_AUX_DPHY_TX_REF_CONTROL_TX_RATE__2MHZ = 0x1,
3298 DP_AUX_DPHY_TX_REF_CONTROL_TX_RATE__4MHZ = 0x2,
3299 DP_AUX_DPHY_TX_REF_CONTROL_TX_RATE__8MHZ = 0x3,
3300} DP_AUX_DPHY_TX_REF_CONTROL_TX_RATE;
3301typedef enum DP_AUX_DPHY_TX_CONTROL_PRECHARGE_LEN {
3302 DP_AUX_DPHY_TX_CONTROL_PRECHARGE_LEN__0US = 0x0,
3303 DP_AUX_DPHY_TX_CONTROL_PRECHARGE_LEN__8US = 0x1,
3304 DP_AUX_DPHY_TX_CONTROL_PRECHARGE_LEN__16US = 0x2,
3305 DP_AUX_DPHY_TX_CONTROL_PRECHARGE_LEN__24US = 0x3,
3306 DP_AUX_DPHY_TX_CONTROL_PRECHARGE_LEN__32US = 0x4,
3307 DP_AUX_DPHY_TX_CONTROL_PRECHARGE_LEN__40US = 0x5,
3308 DP_AUX_DPHY_TX_CONTROL_PRECHARGE_LEN__48US = 0x6,
3309 DP_AUX_DPHY_TX_CONTROL_PRECHARGE_LEN__56US = 0x7,
3310} DP_AUX_DPHY_TX_CONTROL_PRECHARGE_LEN;
3311typedef enum DP_AUX_DPHY_TX_CONTROL_MODE_DET_CHECK_DELAY {
3312 DP_AUX_DPHY_TX_CONTROL_MODE_DET_CHECK_DELAY__0 = 0x0,
3313 DP_AUX_DPHY_TX_CONTROL_MODE_DET_CHECK_DELAY__16US= 0x1,
3314 DP_AUX_DPHY_TX_CONTROL_MODE_DET_CHECK_DELAY__32US= 0x2,
3315 DP_AUX_DPHY_TX_CONTROL_MODE_DET_CHECK_DELAY__64US= 0x3,
3316 DP_AUX_DPHY_TX_CONTROL_MODE_DET_CHECK_DELAY__128US= 0x4,
3317 DP_AUX_DPHY_TX_CONTROL_MODE_DET_CHECK_DELAY__256US= 0x5,
3318} DP_AUX_DPHY_TX_CONTROL_MODE_DET_CHECK_DELAY;
3319typedef enum DP_AUX_DPHY_RX_CONTROL_START_WINDOW {
3320 DP_AUX_DPHY_RX_CONTROL_START_WINDOW__1TO2_PERIOD = 0x0,
3321 DP_AUX_DPHY_RX_CONTROL_START_WINDOW__1TO4_PERIOD = 0x1,
3322 DP_AUX_DPHY_RX_CONTROL_START_WINDOW__1TO8_PERIOD = 0x2,
3323 DP_AUX_DPHY_RX_CONTROL_START_WINDOW__1TO16_PERIOD= 0x3,
3324 DP_AUX_DPHY_RX_CONTROL_START_WINDOW__1TO32_PERIOD= 0x4,
3325 DP_AUX_DPHY_RX_CONTROL_START_WINDOW__1TO64_PERIOD= 0x5,
3326 DP_AUX_DPHY_RX_CONTROL_START_WINDOW__1TO128_PERIOD= 0x6,
3327 DP_AUX_DPHY_RX_CONTROL_START_WINDOW__1TO256_PERIOD= 0x7,
3328} DP_AUX_DPHY_RX_CONTROL_START_WINDOW;
3329typedef enum DP_AUX_DPHY_RX_CONTROL_RECEIVE_WINDOW {
3330 DP_AUX_DPHY_RX_CONTROL_RECEIVE_WINDOW__1TO2_PERIOD= 0x0,
3331 DP_AUX_DPHY_RX_CONTROL_RECEIVE_WINDOW__1TO4_PERIOD= 0x1,
3332 DP_AUX_DPHY_RX_CONTROL_RECEIVE_WINDOW__1TO8_PERIOD= 0x2,
3333 DP_AUX_DPHY_RX_CONTROL_RECEIVE_WINDOW__1TO16_PERIOD= 0x3,
3334 DP_AUX_DPHY_RX_CONTROL_RECEIVE_WINDOW__1TO32_PERIOD= 0x4,
3335 DP_AUX_DPHY_RX_CONTROL_RECEIVE_WINDOW__1TO64_PERIOD= 0x5,
3336 DP_AUX_DPHY_RX_CONTROL_RECEIVE_WINDOW__1TO128_PERIOD= 0x6,
3337 DP_AUX_DPHY_RX_CONTROL_RECEIVE_WINDOW__1TO256_PERIOD= 0x7,
3338} DP_AUX_DPHY_RX_CONTROL_RECEIVE_WINDOW;
3339typedef enum DP_AUX_DPHY_RX_CONTROL_HALF_SYM_DETECT_LEN {
3340 DP_AUX_DPHY_RX_CONTROL_HALF_SYM_DETECT_LEN__6_EDGES= 0x0,
3341 DP_AUX_DPHY_RX_CONTROL_HALF_SYM_DETECT_LEN__10_EDGES= 0x1,
3342 DP_AUX_DPHY_RX_CONTROL_HALF_SYM_DETECT_LEN__18_EDGES= 0x2,
3343 DP_AUX_DPHY_RX_CONTROL_HALF_SYM_DETECT_LEN__RESERVED= 0x3,
3344} DP_AUX_DPHY_RX_CONTROL_HALF_SYM_DETECT_LEN;
3345typedef enum DP_AUX_DPHY_RX_CONTROL_ALLOW_BELOW_THRESHOLD_PHASE_DETECT {
3346 DP_AUX_DPHY_RX_CONTROL__NOT_ALLOW_BELOW_THRESHOLD_PHASE_DETECT= 0x0,
3347 DP_AUX_DPHY_RX_CONTROL__ALLOW_BELOW_THRESHOLD_PHASE_DETECT= 0x1,
3348} DP_AUX_DPHY_RX_CONTROL_ALLOW_BELOW_THRESHOLD_PHASE_DETECT;
3349typedef enum DP_AUX_DPHY_RX_CONTROL_ALLOW_BELOW_THRESHOLD_START {
3350 DP_AUX_DPHY_RX_CONTROL__NOT_ALLOW_BELOW_THRESHOLD_START= 0x0,
3351 DP_AUX_DPHY_RX_CONTROL__ALLOW_BELOW_THRESHOLD_START= 0x1,
3352} DP_AUX_DPHY_RX_CONTROL_ALLOW_BELOW_THRESHOLD_START;
3353typedef enum DP_AUX_DPHY_RX_CONTROL_ALLOW_BELOW_THRESHOLD_STOP {
3354 DP_AUX_DPHY_RX_CONTROL__NOT_ALLOW_BELOW_THRESHOLD_STOP= 0x0,
3355 DP_AUX_DPHY_RX_CONTROL__ALLOW_BELOW_THRESHOLD_STOP= 0x1,
3356} DP_AUX_DPHY_RX_CONTROL_ALLOW_BELOW_THRESHOLD_STOP;
3357typedef enum DP_AUX_DPHY_RX_CONTROL_PHASE_DETECT_LEN {
3358 DP_AUX_DPHY_RX_CONTROL_PHASE_DETECT_LEN__2_HALF_SYMBOLS= 0x0,
3359 DP_AUX_DPHY_RX_CONTROL_PHASE_DETECT_LEN__4_HALF_SYMBOLS= 0x1,
3360 DP_AUX_DPHY_RX_CONTROL_PHASE_DETECT_LEN__6_HALF_SYMBOLS= 0x2,
3361 DP_AUX_DPHY_RX_CONTROL_PHASE_DETECT_LEN__8_HALF_SYMBOLS= 0x3,
3362} DP_AUX_DPHY_RX_CONTROL_PHASE_DETECT_LEN;
3363typedef enum DP_AUX_DPHY_RX_CONTROL_TIMEOUT_LEN {
3364 DP_AUX_DPHY_RX_CONTROL_TIMEOUT_LEN_450US = 0x0,
3365 DP_AUX_DPHY_RX_CONTROL_TIMEOUT_LEN_500US = 0x1,
3366 DP_AUX_DPHY_RX_CONTROL_TIMEOUT_LEN_550US = 0x2,
3367 DP_AUX_DPHY_RX_CONTROL_TIMEOUT_LEN_600US = 0x3,
3368 DP_AUX_DPHY_RX_CONTROL_TIMEOUT_LEN_650US = 0x4,
3369 DP_AUX_DPHY_RX_CONTROL_TIMEOUT_LEN_700US = 0x5,
3370 DP_AUX_DPHY_RX_CONTROL_TIMEOUT_LEN_750US = 0x6,
3371 DP_AUX_DPHY_RX_CONTROL_TIMEOUT_LEN_800US = 0x7,
3372} DP_AUX_DPHY_RX_CONTROL_TIMEOUT_LEN;
3373typedef enum DP_AUX_DPHY_RX_DETECTION_THRESHOLD {
3374 DP_AUX_DPHY_RX_DETECTION_THRESHOLD__1to2 = 0x0,
3375 DP_AUX_DPHY_RX_DETECTION_THRESHOLD__3to4 = 0x1,
3376 DP_AUX_DPHY_RX_DETECTION_THRESHOLD__7to8 = 0x2,
3377 DP_AUX_DPHY_RX_DETECTION_THRESHOLD__15to16 = 0x3,
3378 DP_AUX_DPHY_RX_DETECTION_THRESHOLD__31to32 = 0x4,
3379 DP_AUX_DPHY_RX_DETECTION_THRESHOLD__63to64 = 0x5,
3380 DP_AUX_DPHY_RX_DETECTION_THRESHOLD__127to128 = 0x6,
3381 DP_AUX_DPHY_RX_DETECTION_THRESHOLD__255to256 = 0x7,
3382} DP_AUX_DPHY_RX_DETECTION_THRESHOLD;
3383typedef enum DP_AUX_GTC_SYNC_CONTROL_GTC_SYNC_BLOCK_REQ {
3384 DP_AUX_GTC_SYNC_CONTROL_GTC_SYNC_ALLOW_REQ_FROM_OTHER_AUX= 0x0,
3385 DP_AUX_GTC_SYNC_CONTROL_GTC_SYNC_BLOCK_REQ_FROM_OTHER_AUX= 0x1,
3386} DP_AUX_GTC_SYNC_CONTROL_GTC_SYNC_BLOCK_REQ;
3387typedef enum DP_AUX_GTC_SYNC_CONTROL_INTERVAL_RESET_WINDOW {
3388 DP_AUX_GTC_SYNC_CONTROL_INTERVAL_RESET_WINDOW__300US= 0x0,
3389 DP_AUX_GTC_SYNC_CONTROL_INTERVAL_RESET_WINDOW__400US= 0x1,
3390 DP_AUX_GTC_SYNC_CONTROL_INTERVAL_RESET_WINDOW__500US= 0x2,
3391 DP_AUX_GTC_SYNC_CONTROL_INTERVAL_RESET_WINDOW__600US= 0x3,
3392} DP_AUX_GTC_SYNC_CONTROL_INTERVAL_RESET_WINDOW;
3393typedef enum DP_AUX_GTC_SYNC_CONTROL_OFFSET_CALC_MAX_ATTEMPT {
3394 DP_AUX_GTC_SYNC_CONTROL_OFFSET_CALC_MAX_ATTEMPT__4_ATTAMPS= 0x0,
3395 DP_AUX_GTC_SYNC_CONTROL_OFFSET_CALC_MAX_ATTEMPT__8_ATTAMPS= 0x1,
3396 DP_AUX_GTC_SYNC_CONTROL_OFFSET_CALC_MAX_ATTEMPT__16_ATTAMPS= 0x2,
3397 DP_AUX_GTC_SYNC_CONTROL_OFFSET_CALC_MAX_ATTEMPT__RESERVED= 0x3,
3398} DP_AUX_GTC_SYNC_CONTROL_OFFSET_CALC_MAX_ATTEMPT;
3399typedef enum DP_AUX_GTC_SYNC_ERROR_CONTROL_LOCK_ACQ_TIMEOUT_LEN {
3400 DP_AUX_GTC_SYNC_ERROR_CONTROL_LOCK_ACQ_TIMEOUT_LEN__0= 0x0,
3401 DP_AUX_GTC_SYNC_ERROR_CONTROL_LOCK_ACQ_TIMEOUT_LEN__64= 0x1,
3402 DP_AUX_GTC_SYNC_ERROR_CONTROL_LOCK_ACQ_TIMEOUT_LEN__128= 0x2,
3403 DP_AUX_GTC_SYNC_ERROR_CONTROL_LOCK_ACQ_TIMEOUT_LEN__256= 0x3,
3404} DP_AUX_GTC_SYNC_ERROR_CONTROL_LOCK_ACQ_TIMEOUT_LEN;
3405typedef enum DP_AUX_ERR_OCCURRED_ACK {
3406 DP_AUX_ERR_OCCURRED__NOT_ACK = 0x0,
3407 DP_AUX_ERR_OCCURRED__ACK = 0x1,
3408} DP_AUX_ERR_OCCURRED_ACK;
3409typedef enum DP_AUX_POTENTIAL_ERR_REACHED_ACK {
3410 DP_AUX_POTENTIAL_ERR_REACHED__NOT_ACK = 0x0,
3411 DP_AUX_POTENTIAL_ERR_REACHED__ACK = 0x1,
3412} DP_AUX_POTENTIAL_ERR_REACHED_ACK;
3413typedef enum DP_AUX_DEFINITE_ERR_REACHED_ACK {
3414 ALPHA_DP_AUX_DEFINITE_ERR_REACHED_NOT_ACK = 0x0,
3415 ALPHA_DP_AUX_DEFINITE_ERR_REACHED_ACK = 0x1,
3416} DP_AUX_DEFINITE_ERR_REACHED_ACK;
3417typedef enum DP_AUX_RESET {
3418 DP_AUX_RESET_DEASSERTED = 0x0,
3419 DP_AUX_RESET_ASSERTED = 0x1,
3420} DP_AUX_RESET;
3421typedef enum DP_AUX_RESET_DONE {
3422 DP_AUX_RESET_SEQUENCE_NOT_DONE = 0x0,
3423 DP_AUX_RESET_SEQUENCE_DONE = 0x1,
3424} DP_AUX_RESET_DONE;
3425typedef enum FBC_IDLE_MASK_MASK_BITS {
3426 FBC_IDLE_MASK_DISP_REG_UPDATE = 0x0,
3427 FBC_IDLE_MASK_RESERVED1 = 0x1,
3428 FBC_IDLE_MASK_FBC_GRPH_COMP_EN = 0x2,
3429 FBC_IDLE_MASK_FBC_MIN_COMPRESSION = 0x3,
3430 FBC_IDLE_MASK_FBC_ALPHA_COMP_EN = 0x4,
3431 FBC_IDLE_MASK_FBC_ZERO_ALPHA_CHUNK_SKIP_EN = 0x5,
3432 FBC_IDLE_MASK_FBC_FORCE_COPY_TO_COMP_BUF = 0x6,
3433 FBC_IDLE_MASK_RESERVED7 = 0x7,
3434 FBC_IDLE_MASK_RESERVED8 = 0x8,
3435 FBC_IDLE_MASK_RESERVED9 = 0x9,
3436 FBC_IDLE_MASK_RESERVED10 = 0xa,
3437 FBC_IDLE_MASK_RESERVED11 = 0xb,
3438 FBC_IDLE_MASK_RESERVED12 = 0xc,
3439 FBC_IDLE_MASK_RESERVED13 = 0xd,
3440 FBC_IDLE_MASK_RESERVED14 = 0xe,
3441 FBC_IDLE_MASK_RESERVED15 = 0xf,
3442 FBC_IDLE_MASK_RESERVED16 = 0x10,
3443 FBC_IDLE_MASK_RESERVED17 = 0x11,
3444 FBC_IDLE_MASK_RESERVED18 = 0x12,
3445 FBC_IDLE_MASK_RESERVED19 = 0x13,
3446 FBC_IDLE_MASK_RESERVED20 = 0x14,
3447 FBC_IDLE_MASK_RESERVED21 = 0x15,
3448 FBC_IDLE_MASK_RESERVED22 = 0x16,
3449 FBC_IDLE_MASK_RESERVED23 = 0x17,
3450 FBC_IDLE_MASK_MC_HIT_REGION_0 = 0x18,
3451 FBC_IDLE_MASK_MC_HIT_REGION_1 = 0x19,
3452 FBC_IDLE_MASK_MC_HIT_REGION_2 = 0x1a,
3453 FBC_IDLE_MASK_MC_HIT_REGION_3 = 0x1b,
3454 FBC_IDLE_MASK_MC_WRITE = 0x1c,
3455 FBC_IDLE_MASK_CG_STATIC_SCREEN = 0x1d,
3456 FBC_IDLE_MASK_RESERVED30 = 0x1e,
3457 FBC_IDLE_MASK_RESERVED31 = 0x1f,
3458} FBC_IDLE_MASK_MASK_BITS;
3459typedef enum FMT_CONTROL_PIXEL_ENCODING {
3460 FMT_CONTROL_PIXEL_ENCODING_RGB444_OR_YCBCR444 = 0x0,
3461 FMT_CONTROL_PIXEL_ENCODING_YCBCR422 = 0x1,
3462 FMT_CONTROL_PIXEL_ENCODING_YCBCR420 = 0x2,
3463 FMT_CONTROL_PIXEL_ENCODING_RESERVED = 0x3,
3464} FMT_CONTROL_PIXEL_ENCODING;
3465typedef enum FMT_CONTROL_SUBSAMPLING_MODE {
3466 FMT_CONTROL_SUBSAMPLING_MODE_DROP = 0x0,
3467 FMT_CONTROL_SUBSAMPLING_MODE_AVERAGE = 0x1,
3468 FMT_CONTROL_SUBSAMPLING_MODE_3_TAP = 0x2,
3469 FMT_CONTROL_SUBSAMPLING_MODE_RESERVED = 0x3,
3470} FMT_CONTROL_SUBSAMPLING_MODE;
3471typedef enum FMT_CONTROL_SUBSAMPLING_ORDER {
3472 FMT_CONTROL_SUBSAMPLING_ORDER_CB_BEFORE_CR = 0x0,
3473 FMT_CONTROL_SUBSAMPLING_ORDER_CR_BEFORE_CB = 0x1,
3474} FMT_CONTROL_SUBSAMPLING_ORDER;
3475typedef enum FMT_CONTROL_CBCR_BIT_REDUCTION_BYPASS {
3476 FMT_CONTROL_CBCR_BIT_REDUCTION_BYPASS_DISABLE = 0x0,
3477 FMT_CONTROL_CBCR_BIT_REDUCTION_BYPASS_ENABLE = 0x1,
3478} FMT_CONTROL_CBCR_BIT_REDUCTION_BYPASS;
3479typedef enum FMT_BIT_DEPTH_CONTROL_TRUNCATE_MODE {
3480 FMT_BIT_DEPTH_CONTROL_TRUNCATE_MODE_TRUNCATION = 0x0,
3481 FMT_BIT_DEPTH_CONTROL_TRUNCATE_MODE_ROUNDING = 0x1,
3482} FMT_BIT_DEPTH_CONTROL_TRUNCATE_MODE;
3483typedef enum FMT_BIT_DEPTH_CONTROL_TRUNCATE_DEPTH {
3484 FMT_BIT_DEPTH_CONTROL_TRUNCATE_DEPTH_18BPP = 0x0,
3485 FMT_BIT_DEPTH_CONTROL_TRUNCATE_DEPTH_24BPP = 0x1,
3486 FMT_BIT_DEPTH_CONTROL_TRUNCATE_DEPTH_30BPP = 0x2,
3487} FMT_BIT_DEPTH_CONTROL_TRUNCATE_DEPTH;
3488typedef enum FMT_BIT_DEPTH_CONTROL_SPATIAL_DITHER_DEPTH {
3489 FMT_BIT_DEPTH_CONTROL_SPATIAL_DITHER_DEPTH_18BPP = 0x0,
3490 FMT_BIT_DEPTH_CONTROL_SPATIAL_DITHER_DEPTH_24BPP = 0x1,
3491 FMT_BIT_DEPTH_CONTROL_SPATIAL_DITHER_DEPTH_30BPP = 0x2,
3492} FMT_BIT_DEPTH_CONTROL_SPATIAL_DITHER_DEPTH;
3493typedef enum FMT_BIT_DEPTH_CONTROL_TEMPORAL_DITHER_DEPTH {
3494 FMT_BIT_DEPTH_CONTROL_TEMPORAL_DITHER_DEPTH_18BPP= 0x0,
3495 FMT_BIT_DEPTH_CONTROL_TEMPORAL_DITHER_DEPTH_24BPP= 0x1,
3496 FMT_BIT_DEPTH_CONTROL_TEMPORAL_DITHER_DEPTH_30BPP= 0x2,
3497} FMT_BIT_DEPTH_CONTROL_TEMPORAL_DITHER_DEPTH;
3498typedef enum FMT_BIT_DEPTH_CONTROL_TEMPORAL_LEVEL {
3499 FMT_BIT_DEPTH_CONTROL_TEMPORAL_LEVEL_GREY_LEVEL2 = 0x0,
3500 FMT_BIT_DEPTH_CONTROL_TEMPORAL_LEVEL_GREY_LEVEL4 = 0x1,
3501} FMT_BIT_DEPTH_CONTROL_TEMPORAL_LEVEL;
3502typedef enum FMT_BIT_DEPTH_CONTROL_25FRC_SEL {
3503 FMT_BIT_DEPTH_CONTROL_25FRC_SEL_Ei = 0x0,
3504 FMT_BIT_DEPTH_CONTROL_25FRC_SEL_Fi = 0x1,
3505 FMT_BIT_DEPTH_CONTROL_25FRC_SEL_Gi = 0x2,
3506 FMT_BIT_DEPTH_CONTROL_25FRC_SEL_RESERVED = 0x3,
3507} FMT_BIT_DEPTH_CONTROL_25FRC_SEL;
3508typedef enum FMT_BIT_DEPTH_CONTROL_50FRC_SEL {
3509 FMT_BIT_DEPTH_CONTROL_50FRC_SEL_A = 0x0,
3510 FMT_BIT_DEPTH_CONTROL_50FRC_SEL_B = 0x1,
3511 FMT_BIT_DEPTH_CONTROL_50FRC_SEL_C = 0x2,
3512 FMT_BIT_DEPTH_CONTROL_50FRC_SEL_D = 0x3,
3513} FMT_BIT_DEPTH_CONTROL_50FRC_SEL;
3514typedef enum FMT_BIT_DEPTH_CONTROL_75FRC_SEL {
3515 FMT_BIT_DEPTH_CONTROL_75FRC_SEL_E = 0x0,
3516 FMT_BIT_DEPTH_CONTROL_75FRC_SEL_F = 0x1,
3517 FMT_BIT_DEPTH_CONTROL_75FRC_SEL_G = 0x2,
3518 FMT_BIT_DEPTH_CONTROL_75FRC_SEL_RESERVED = 0x3,
3519} FMT_BIT_DEPTH_CONTROL_75FRC_SEL;
3520typedef enum FMT_TEMPORAL_DITHER_PATTERN_CONTROL_SELECT {
3521 FMT_TEMPORAL_DITHER_PATTERN_CONTROL_SELECT_LEGACY_HARDCODED_PATTERN= 0x0,
3522 FMT_TEMPORAL_DITHER_PATTERN_CONTROL_SELECT_PROGRAMMABLE_PATTERN= 0x1,
3523} FMT_TEMPORAL_DITHER_PATTERN_CONTROL_SELECT;
3524typedef enum FMT_TEMPORAL_DITHER_PATTERN_CONTROL_RGB1_BGR0 {
3525 FMT_TEMPORAL_DITHER_PATTERN_CONTROL_RGB1_BGR0_BGR= 0x0,
3526 FMT_TEMPORAL_DITHER_PATTERN_CONTROL_RGB1_BGR0_RGB= 0x1,
3527} FMT_TEMPORAL_DITHER_PATTERN_CONTROL_RGB1_BGR0;
3528typedef enum FMT_CLAMP_CNTL_COLOR_FORMAT {
3529 FMT_CLAMP_CNTL_COLOR_FORMAT_6BPC = 0x0,
3530 FMT_CLAMP_CNTL_COLOR_FORMAT_8BPC = 0x1,
3531 FMT_CLAMP_CNTL_COLOR_FORMAT_10BPC = 0x2,
3532 FMT_CLAMP_CNTL_COLOR_FORMAT_12BPC = 0x3,
3533 FMT_CLAMP_CNTL_COLOR_FORMAT_RESERVED1 = 0x4,
3534 FMT_CLAMP_CNTL_COLOR_FORMAT_RESERVED2 = 0x5,
3535 FMT_CLAMP_CNTL_COLOR_FORMAT_RESERVED3 = 0x6,
3536 FMT_CLAMP_CNTL_COLOR_FORMAT_PROGRAMMABLE = 0x7,
3537} FMT_CLAMP_CNTL_COLOR_FORMAT;
3538typedef enum FMT_CRC_CNTL_CONT_EN {
3539 FMT_CRC_CNTL_CONT_EN_ONE_SHOT = 0x0,
3540 FMT_CRC_CNTL_CONT_EN_CONT = 0x1,
3541} FMT_CRC_CNTL_CONT_EN;
3542typedef enum FMT_CRC_CNTL_INCLUDE_OVERSCAN {
3543 FMT_CRC_CNTL_INCLUDE_OVERSCAN_NOT_INCLUDE = 0x0,
3544 FMT_CRC_CNTL_INCLUDE_OVERSCAN_INCLUDE = 0x1,
3545} FMT_CRC_CNTL_INCLUDE_OVERSCAN;
3546typedef enum FMT_CRC_CNTL_ONLY_BLANKB {
3547 FMT_CRC_CNTL_ONLY_BLANKB_ENTIRE_FIELD = 0x0,
3548 FMT_CRC_CNTL_ONLY_BLANKB_NON_BLANK = 0x1,
3549} FMT_CRC_CNTL_ONLY_BLANKB;
3550typedef enum FMT_CRC_CNTL_PSR_MODE_ENABLE {
3551 FMT_CRC_CNTL_PSR_MODE_ENABLE_NORMAL = 0x0,
3552 FMT_CRC_CNTL_PSR_MODE_ENABLE_EDP_PSR_CRC = 0x1,
3553} FMT_CRC_CNTL_PSR_MODE_ENABLE;
3554typedef enum FMT_CRC_CNTL_INTERLACE_MODE {
3555 FMT_CRC_CNTL_INTERLACE_MODE_TOP = 0x0,
3556 FMT_CRC_CNTL_INTERLACE_MODE_BOTTOM = 0x1,
3557 FMT_CRC_CNTL_INTERLACE_MODE_BOTH_BOTTOM = 0x2,
3558 FMT_CRC_CNTL_INTERLACE_MODE_BOTH_EACH = 0x3,
3559} FMT_CRC_CNTL_INTERLACE_MODE;
3560typedef enum FMT_CRC_CNTL_EVEN_ODD_PIX_ENABLE {
3561 FMT_CRC_CNTL_EVEN_ODD_PIX_ENABLE_ALL = 0x0,
3562 FMT_CRC_CNTL_EVEN_ODD_PIX_ENABLE_ODD_EVEN = 0x1,
3563} FMT_CRC_CNTL_EVEN_ODD_PIX_ENABLE;
3564typedef enum FMT_CRC_CNTL_EVEN_ODD_PIX_SELECT {
3565 FMT_CRC_CNTL_EVEN_ODD_PIX_SELECT_EVEN = 0x0,
3566 FMT_CRC_CNTL_EVEN_ODD_PIX_SELECT_ODD = 0x1,
3567} FMT_CRC_CNTL_EVEN_ODD_PIX_SELECT;
3568typedef enum FMT_DEBUG_CNTL_COLOR_SELECT {
3569 FMT_DEBUG_CNTL_COLOR_SELECT_BLUE = 0x0,
3570 FMT_DEBUG_CNTL_COLOR_SELECT_GREEN = 0x1,
3571 FMT_DEBUG_CNTL_COLOR_SELECT_RED1 = 0x2,
3572 FMT_DEBUG_CNTL_COLOR_SELECT_RED2 = 0x3,
3573} FMT_DEBUG_CNTL_COLOR_SELECT;
3574typedef enum FMT_SPATIAL_DITHER_MODE {
3575 FMT_SPATIAL_DITHER_MODE_0 = 0x0,
3576 FMT_SPATIAL_DITHER_MODE_1 = 0x1,
3577 FMT_SPATIAL_DITHER_MODE_2 = 0x2,
3578 FMT_SPATIAL_DITHER_MODE_3 = 0x3,
3579} FMT_SPATIAL_DITHER_MODE;
3580typedef enum FMT_STEREOSYNC_OVR_POL {
3581 FMT_STEREOSYNC_OVR_POL_INVERTED = 0x0,
3582 FMT_STEREOSYNC_OVR_POL_NOT_INVERTED = 0x1,
3583} FMT_STEREOSYNC_OVR_POL;
3584typedef enum FMT_DYNAMIC_EXP_MODE {
3585 FMT_DYNAMIC_EXP_MODE_10to12 = 0x0,
3586 FMT_DYNAMIC_EXP_MODE_8to12 = 0x1,
3587} FMT_DYNAMIC_EXP_MODE;
3588typedef enum LB_DATA_FORMAT_PIXEL_DEPTH {
3589 LB_DATA_FORMAT_PIXEL_DEPTH_30BPP = 0x0,
3590 LB_DATA_FORMAT_PIXEL_DEPTH_24BPP = 0x1,
3591 LB_DATA_FORMAT_PIXEL_DEPTH_18BPP = 0x2,
3592 LB_DATA_FORMAT_PIXEL_DEPTH_36BPP = 0x3,
3593} LB_DATA_FORMAT_PIXEL_DEPTH;
3594typedef enum LB_DATA_FORMAT_PIXEL_EXPAN_MODE {
3595 LB_DATA_FORMAT_PIXEL_EXPAN_MODE_ZERO_PIXEL_EXPANSION= 0x0,
3596 LB_DATA_FORMAT_PIXEL_EXPAN_MODE_DYNAMIC_PIXEL_EXPANSION= 0x1,
3597} LB_DATA_FORMAT_PIXEL_EXPAN_MODE;
3598typedef enum LB_DATA_FORMAT_PIXEL_REDUCE_MODE {
3599 LB_DATA_FORMAT_PIXEL_REDUCE_MODE_TRUNCATION = 0x0,
3600 LB_DATA_FORMAT_PIXEL_REDUCE_MODE_ROUNDING = 0x1,
3601} LB_DATA_FORMAT_PIXEL_REDUCE_MODE;
3602typedef enum LB_DATA_FORMAT_DYNAMIC_PIXEL_DEPTH {
3603 LB_DATA_FORMAT_DYNAMIC_PIXEL_DEPTH_36BPP = 0x0,
3604 LB_DATA_FORMAT_DYNAMIC_PIXEL_DEPTH_30BPP = 0x1,
3605} LB_DATA_FORMAT_DYNAMIC_PIXEL_DEPTH;
3606typedef enum LB_DATA_FORMAT_INTERLEAVE_EN {
3607 LB_DATA_FORMAT_INTERLEAVE_DISABLE = 0x0,
3608 LB_DATA_FORMAT_INTERLEAVE_ENABLE = 0x1,
3609} LB_DATA_FORMAT_INTERLEAVE_EN;
3610typedef enum LB_DATA_FORMAT_PREFILL_EN {
3611 LB_DATA_FORMAT_PREFILL_DISABLE = 0x0,
3612 LB_DATA_FORMAT_PREFILL_ENABLE = 0x1,
3613} LB_DATA_FORMAT_PREFILL_EN;
3614typedef enum LB_DATA_FORMAT_REQUEST_MODE {
3615 LB_DATA_FORMAT_REQUEST_MODE_NORMAL = 0x0,
3616 LB_DATA_FORMAT_REQUEST_MODE_START_OF_LINE = 0x1,
3617} LB_DATA_FORMAT_REQUEST_MODE;
3618typedef enum LB_DATA_FORMAT_ALPHA_EN {
3619 LB_DATA_FORMAT_ALPHA_DISABLE = 0x0,
3620 LB_DATA_FORMAT_ALPHA_ENABLE = 0x1,
3621} LB_DATA_FORMAT_ALPHA_EN;
3622typedef enum LB_VLINE_START_END_VLINE_INV {
3623 LB_VLINE_START_END_VLINE_NORMAL = 0x0,
3624 LB_VLINE_START_END_VLINE_INVERSE = 0x1,
3625} LB_VLINE_START_END_VLINE_INV;
3626typedef enum LB_VLINE2_START_END_VLINE2_INV {
3627 LB_VLINE2_START_END_VLINE2_NORMAL = 0x0,
3628 LB_VLINE2_START_END_VLINE2_INVERSE = 0x1,
3629} LB_VLINE2_START_END_VLINE2_INV;
3630typedef enum LB_INTERRUPT_MASK_VBLANK_INTERRUPT_MASK {
3631 LB_INTERRUPT_MASK_VBLANK_INTERRUPT_DISABLE = 0x0,
3632 LB_INTERRUPT_MASK_VBLANK_INTERRUPT_ENABLE = 0x1,
3633} LB_INTERRUPT_MASK_VBLANK_INTERRUPT_MASK;
3634typedef enum LB_INTERRUPT_MASK_VLINE_INTERRUPT_MASK {
3635 LB_INTERRUPT_MASK_VLINE_INTERRUPT_DISABLE = 0x0,
3636 LB_INTERRUPT_MASK_VLINE_INTERRUPT_ENABLE = 0x1,
3637} LB_INTERRUPT_MASK_VLINE_INTERRUPT_MASK;
3638typedef enum LB_INTERRUPT_MASK_VLINE2_INTERRUPT_MASK {
3639 LB_INTERRUPT_MASK_VLINE2_INTERRUPT_DISABLE = 0x0,
3640 LB_INTERRUPT_MASK_VLINE2_INTERRUPT_ENABLE = 0x1,
3641} LB_INTERRUPT_MASK_VLINE2_INTERRUPT_MASK;
3642typedef enum LB_VLINE_STATUS_VLINE_ACK {
3643 LB_VLINE_STATUS_VLINE_NORMAL = 0x0,
3644 LB_VLINE_STATUS_VLINE_CLEAR = 0x1,
3645} LB_VLINE_STATUS_VLINE_ACK;
3646typedef enum LB_VLINE_STATUS_VLINE_INTERRUPT_TYPE {
3647 LB_VLINE_STATUS_VLINE_INTERRUPT_TYPE_LEVEL_BASED = 0x0,
3648 LB_VLINE_STATUS_VLINE_INTERRUPT_TYPE_PULSE_BASED = 0x1,
3649} LB_VLINE_STATUS_VLINE_INTERRUPT_TYPE;
3650typedef enum LB_VLINE2_STATUS_VLINE2_ACK {
3651 LB_VLINE2_STATUS_VLINE2_NORMAL = 0x0,
3652 LB_VLINE2_STATUS_VLINE2_CLEAR = 0x1,
3653} LB_VLINE2_STATUS_VLINE2_ACK;
3654typedef enum LB_VLINE2_STATUS_VLINE2_INTERRUPT_TYPE {
3655 LB_VLINE2_STATUS_VLINE2_INTERRUPT_TYPE_LEVEL_BASED= 0x0,
3656 LB_VLINE2_STATUS_VLINE2_INTERRUPT_TYPE_PULSE_BASED= 0x1,
3657} LB_VLINE2_STATUS_VLINE2_INTERRUPT_TYPE;
3658typedef enum LB_VBLANK_STATUS_VBLANK_ACK {
3659 LB_VBLANK_STATUS_VBLANK_NORMAL = 0x0,
3660 LB_VBLANK_STATUS_VBLANK_CLEAR = 0x1,
3661} LB_VBLANK_STATUS_VBLANK_ACK;
3662typedef enum LB_VBLANK_STATUS_VBLANK_INTERRUPT_TYPE {
3663 LB_VBLANK_STATUS_VBLANK_INTERRUPT_TYPE_LEVEL_BASED= 0x0,
3664 LB_VBLANK_STATUS_VBLANK_INTERRUPT_TYPE_PULSE_BASED= 0x1,
3665} LB_VBLANK_STATUS_VBLANK_INTERRUPT_TYPE;
3666typedef enum LB_SYNC_RESET_SEL_LB_SYNC_RESET_SEL {
3667 LB_SYNC_RESET_SEL_LB_SYNC_RESET_SEL_DISABLE = 0x0,
3668 LB_SYNC_RESET_SEL_LB_SYNC_RESET_SEL_FROM_VSYNC_VBLANK= 0x1,
3669 LB_SYNC_RESET_SEL_LB_SYNC_RESET_SEL_FROM_POWERDOWN_RESET= 0x2,
3670 LB_SYNC_RESET_SEL_LB_SYNC_RESET_SEL_FROM_VSYNC_VBLANK_POWERDOWN_RESET= 0x3,
3671} LB_SYNC_RESET_SEL_LB_SYNC_RESET_SEL;
3672typedef enum LB_SYNC_RESET_SEL_LB_SYNC_RESET_SEL2 {
3673 LB_SYNC_RESET_SEL_LB_SYNC_RESET_SEL2_USE_VBLANK = 0x0,
3674 LB_SYNC_RESET_SEL_LB_SYNC_RESET_SEL2_USE_VSYNC = 0x1,
3675} LB_SYNC_RESET_SEL_LB_SYNC_RESET_SEL2;
3676typedef enum LB_SYNC_RESET_SEL_LB_SYNC_DURATION {
3677 LB_SYNC_RESET_SEL_LB_SYNC_DURATION_16_CLOCKS = 0x0,
3678 LB_SYNC_RESET_SEL_LB_SYNC_DURATION_32_CLOCKS = 0x1,
3679 LB_SYNC_RESET_SEL_LB_SYNC_DURATION_64_CLOCKS = 0x2,
3680 LB_SYNC_RESET_SEL_LB_SYNC_DURATION_128_CLOCKS = 0x3,
3681} LB_SYNC_RESET_SEL_LB_SYNC_DURATION;
3682typedef enum LB_KEYER_COLOR_CTRL_LB_KEYER_COLOR_EN {
3683 LB_KEYER_COLOR_CTRL_LB_KEYER_COLOR_DISABLE = 0x0,
3684 LB_KEYER_COLOR_CTRL_LB_KEYER_COLOR_ENABLE = 0x1,
3685} LB_KEYER_COLOR_CTRL_LB_KEYER_COLOR_EN;
3686typedef enum LB_KEYER_COLOR_CTRL_LB_KEYER_COLOR_REP_EN {
3687 LB_KEYER_COLOR_CTRL_LB_KEYER_COLOR_REPLACEMENT_DISABLE= 0x0,
3688 LB_KEYER_COLOR_CTRL_LB_KEYER_COLOR_REPLACEMENT_ENABLE= 0x1,
3689} LB_KEYER_COLOR_CTRL_LB_KEYER_COLOR_REP_EN;
3690typedef enum LB_BUFFER_STATUS_LB_BUFFER_EMPTY_ACK {
3691 LB_BUFFER_STATUS_LB_BUFFER_EMPTY_NORMAL = 0x0,
3692 LB_BUFFER_STATUS_LB_BUFFER_EMPTY_RESET = 0x1,
3693} LB_BUFFER_STATUS_LB_BUFFER_EMPTY_ACK;
3694typedef enum LB_BUFFER_STATUS_LB_BUFFER_FULL_ACK {
3695 LB_BUFFER_STATUS_LB_BUFFER_FULL_NORMAL = 0x0,
3696 LB_BUFFER_STATUS_LB_BUFFER_FULL_RESET = 0x1,
3697} LB_BUFFER_STATUS_LB_BUFFER_FULL_ACK;
3698typedef enum LB_MVP_AFR_FLIP_MODE_MVP_AFR_FLIP_MODE {
3699 LB_MVP_AFR_FLIP_MODE_MVP_AFR_FLIP_MODE_REAL_FLIP = 0x2,
3700 LB_MVP_AFR_FLIP_MODE_MVP_AFR_FLIP_MODE_DUMMY_FLIP= 0x3,
3701} LB_MVP_AFR_FLIP_MODE_MVP_AFR_FLIP_MODE;
3702typedef enum LB_MVP_AFR_FLIP_FIFO_CNTL_MVP_AFR_FLIP_FIFO_RESET {
3703 LB_MVP_AFR_FLIP_FIFO_CNTL_MVP_AFR_FLIP_FIFO_NORMAL= 0x0,
3704 LB_MVP_AFR_FLIP_FIFO_CNTL_MVP_AFR_FLIP_FIFO_RESET_ACTIVE= 0x1,
3705} LB_MVP_AFR_FLIP_FIFO_CNTL_MVP_AFR_FLIP_FIFO_RESET;
3706typedef enum LB_MVP_AFR_FLIP_FIFO_CNTL_MVP_AFR_FLIP_FIFO_RESET_ACK {
3707 LB_MVP_AFR_FLIP_FIFO_CNTL_MVP_AFR_FLIP_FIFO_RESET_ACK_NOT_USED0= 0x0,
3708 LB_MVP_AFR_FLIP_FIFO_CNTL_MVP_AFR_FLIP_FIFO_RESET_ACK_NOT_USED1= 0x1,
3709} LB_MVP_AFR_FLIP_FIFO_CNTL_MVP_AFR_FLIP_FIFO_RESET_ACK;
3710typedef enum LB_MVP_FLIP_LINE_NUM_INSERT_MVP_FLIP_LINE_NUM_INSERT_MODE {
3711 LB_MVP_FLIP_LINE_NUM_INSERT_MVP_FLIP_LINE_NUM_INSERT_MODE_NO_INSERT= 0x0,
3712 LB_MVP_FLIP_LINE_NUM_INSERT_MVP_FLIP_LINE_NUM_INSERT_MODE_DEBUG= 0x1,
3713 LB_MVP_FLIP_LINE_NUM_INSERT_MVP_FLIP_LINE_NUM_INSERT_MODE_HSYNC_MODE= 0x2,
3714} LB_MVP_FLIP_LINE_NUM_INSERT_MVP_FLIP_LINE_NUM_INSERT_MODE;
3715typedef enum LB_MVP_FLIP_LINE_NUM_INSERT_MVP_FLIP_AUTO_ENABLE {
3716 LB_MVP_FLIP_LINE_NUM_INSERT_MVP_FLIP_AUTO_DISABLE= 0x0,
3717 LB_MVP_FLIP_LINE_NUM_INSERT_MVP_FLIP_AUTO_EN = 0x1,
3718} LB_MVP_FLIP_LINE_NUM_INSERT_MVP_FLIP_AUTO_ENABLE;
3719typedef enum LB_DC_MVP_LB_CONTROL_MVP_SWAP_LOCK_IN_MODE {
3720 ALPHA_LB_DC_MVP_LB_CONTROL_MVP_SWAP_LOCK_IN_MODE_MASTER= 0x1,
3721 ALPHA_LB_DC_MVP_LB_CONTROL_MVP_SWAP_LOCK_IN_MODE_SLAVE= 0x2,
3722} LB_DC_MVP_LB_CONTROL_MVP_SWAP_LOCK_IN_MODE;
3723typedef enum LB_DC_MVP_LB_CONTROL_DC_MVP_SWAP_LOCK_OUT_SEL {
3724 LB_DC_MVP_LB_CONTROL_DC_MVP_SWAP_LOCK_OUT_SEL_NOT_USED0= 0x0,
3725 LB_DC_MVP_LB_CONTROL_DC_MVP_SWAP_LOCK_OUT_SEL_NOT_USED1= 0x1,
3726} LB_DC_MVP_LB_CONTROL_DC_MVP_SWAP_LOCK_OUT_SEL;
3727typedef enum LB_DC_MVP_LB_CONTROL_DC_MVP_SWAP_LOCK_OUT_FORCE_ONE {
3728 LB_DC_MVP_LB_CONTROL_DC_MVP_SWAP_LOCK_OUT_NO_FORCE_ONE= 0x0,
3729 LB_DC_MVP_LB_CONTROL_DC_MVP_SWAP_LOCK_OUT_FORCE_TO_ONE= 0x1,
3730} LB_DC_MVP_LB_CONTROL_DC_MVP_SWAP_LOCK_OUT_FORCE_ONE;
3731typedef enum LB_DC_MVP_LB_CONTROL_DC_MVP_SWAP_LOCK_OUT_FORCE_ZERO {
3732 LB_DC_MVP_LB_CONTROL_DC_MVP_SWAP_LOCK_OUT_NO_FORCE_ZERO= 0x0,
3733 LB_DC_MVP_LB_CONTROL_DC_MVP_SWAP_LOCK_OUT_FORCE_TO_ZERO= 0x1,
3734} LB_DC_MVP_LB_CONTROL_DC_MVP_SWAP_LOCK_OUT_FORCE_ZERO;
3735typedef enum LB_TEST_DEBUG_INDEX_LB_TEST_DEBUG_WRITE_EN {
3736 LB_TEST_DEBUG_INDEX_LB_TEST_DEBUG_WRITE_EN_NOT_USED0= 0x0,
3737 LB_TEST_DEBUG_INDEX_LB_TEST_DEBUG_WRITE_EN_NOT_USED1= 0x1,
3738} LB_TEST_DEBUG_INDEX_LB_TEST_DEBUG_WRITE_EN;
3739typedef enum LBV_PIXEL_DEPTH {
3740 PIXEL_DEPTH_30BPP = 0x0,
3741 PIXEL_DEPTH_24BPP = 0x1,
3742 PIXEL_DEPTH_18BPP = 0x2,
3743 PIXEL_DEPTH_38BPP = 0x3,
3744} LBV_PIXEL_DEPTH;
3745typedef enum LBV_PIXEL_EXPAN_MODE {
3746 PIXEL_EXPAN_MODE_ZERO_EXP = 0x0,
3747 PIXEL_EXPAN_MODE_DYN_EXP = 0x1,
3748} LBV_PIXEL_EXPAN_MODE;
3749typedef enum LBV_INTERLEAVE_EN {
3750 INTERLEAVE_DIS = 0x0,
3751 INTERLEAVE_EN = 0x1,
3752} LBV_INTERLEAVE_EN;
3753typedef enum LBV_PIXEL_REDUCE_MODE {
3754 PIXEL_REDUCE_MODE_TRUNCATION = 0x0,
3755 PIXEL_REDUCE_MODE_ROUNDING = 0x1,
3756} LBV_PIXEL_REDUCE_MODE;
3757typedef enum LBV_DYNAMIC_PIXEL_DEPTH {
3758 DYNAMIC_PIXEL_DEPTH_36BPP = 0x0,
3759 DYNAMIC_PIXEL_DEPTH_30BPP = 0x1,
3760} LBV_DYNAMIC_PIXEL_DEPTH;
3761typedef enum LBV_DITHER_EN {
3762 DITHER_DIS = 0x0,
3763 DITHER_EN = 0x1,
3764} LBV_DITHER_EN;
3765typedef enum LBV_DOWNSCALE_PREFETCH_EN {
3766 DOWNSCALE_PREFETCH_DIS = 0x0,
3767 DOWNSCALE_PREFETCH_EN = 0x1,
3768} LBV_DOWNSCALE_PREFETCH_EN;
3769typedef enum LBV_MEMORY_CONFIG {
3770 MEMORY_CONFIG_0 = 0x0,
3771 MEMORY_CONFIG_1 = 0x1,
3772 MEMORY_CONFIG_2 = 0x2,
3773 MEMORY_CONFIG_3 = 0x3,
3774} LBV_MEMORY_CONFIG;
3775typedef enum LBV_SYNC_RESET_SEL2 {
3776 SYNC_RESET_SEL2_VBLANK = 0x0,
3777 SYNC_RESET_SEL2_VSYNC = 0x1,
3778} LBV_SYNC_RESET_SEL2;
3779typedef enum LBV_SYNC_DURATION {
3780 SYNC_DURATION_16 = 0x0,
3781 SYNC_DURATION_32 = 0x1,
3782 SYNC_DURATION_64 = 0x2,
3783 SYNC_DURATION_128 = 0x3,
3784} LBV_SYNC_DURATION;
3785typedef enum SCL_C_RAM_TAP_PAIR_IDX {
3786 SCL_C_RAM_TAP_PAIR_ID0 = 0x0,
3787 SCL_C_RAM_TAP_PAIR_ID1 = 0x1,
3788 SCL_C_RAM_TAP_PAIR_ID2 = 0x2,
3789 SCL_C_RAM_TAP_PAIR_ID3 = 0x3,
3790 SCL_C_RAM_TAP_PAIR_ID4 = 0x4,
3791} SCL_C_RAM_TAP_PAIR_IDX;
3792typedef enum SCL_C_RAM_PHASE {
3793 SCL_C_RAM_PHASE_0 = 0x0,
3794 SCL_C_RAM_PHASE_1 = 0x1,
3795 SCL_C_RAM_PHASE_2 = 0x2,
3796 SCL_C_RAM_PHASE_3 = 0x3,
3797 SCL_C_RAM_PHASE_4 = 0x4,
3798 SCL_C_RAM_PHASE_5 = 0x5,
3799 SCL_C_RAM_PHASE_6 = 0x6,
3800 SCL_C_RAM_PHASE_7 = 0x7,
3801 SCL_C_RAM_PHASE_8 = 0x8,
3802} SCL_C_RAM_PHASE;
3803typedef enum SCL_C_RAM_FILTER_TYPE {
3804 SCL_C_RAM_FILTER_TYPE_VERT_LUMA_RGB_LUT = 0x0,
3805 SCL_C_RAM_FILTER_TYPE_VERT_CHROMA_LUT = 0x1,
3806 SCL_C_RAM_FILTER_TYPE_HORI_LUMA_RGB_LUT = 0x2,
3807 SCL_C_RAM_FILTER_TYPE_HORI_CHROMA_LUT = 0x3,
3808} SCL_C_RAM_FILTER_TYPE;
3809typedef enum SCL_MODE_SEL {
3810 SCL_MODE_RGB_BYPASS = 0x0,
3811 SCL_MODE_RGB_SCALING = 0x1,
3812 SCL_MODE_YCBCR_SCALING = 0x2,
3813 SCL_MODE_YCBCR_BYPASS = 0x3,
3814} SCL_MODE_SEL;
3815typedef enum SCL_PSCL_EN {
3816 SCL_PSCL_DISABLE = 0x0,
3817 SCL_PSCL_ENANBLE = 0x1,
3818} SCL_PSCL_EN;
3819typedef enum SCL_V_NUM_OF_TAPS {
3820 SCL_V_NUM_OF_TAPS_1 = 0x0,
3821 SCL_V_NUM_OF_TAPS_2 = 0x1,
3822 SCL_V_NUM_OF_TAPS_3 = 0x2,
3823 SCL_V_NUM_OF_TAPS_4 = 0x3,
3824 SCL_V_NUM_OF_TAPS_5 = 0x4,
3825 SCL_V_NUM_OF_TAPS_6 = 0x5,
3826} SCL_V_NUM_OF_TAPS;
3827typedef enum SCL_H_NUM_OF_TAPS {
3828 SCL_H_NUM_OF_TAPS_1 = 0x0,
3829 SCL_H_NUM_OF_TAPS_2 = 0x1,
3830 SCL_H_NUM_OF_TAPS_4 = 0x3,
3831 SCL_H_NUM_OF_TAPS_6 = 0x5,
3832 SCL_H_NUM_OF_TAPS_8 = 0x7,
3833 SCL_H_NUM_OF_TAPS_10 = 0x9,
3834} SCL_H_NUM_OF_TAPS;
3835typedef enum SCL_BOUNDARY_MODE {
3836 SCL_BOUNDARY_MODE_BLACK = 0x0,
3837 SCL_BOUNDARY_MODE_EDGE = 0x1,
3838} SCL_BOUNDARY_MODE;
3839typedef enum SCL_EARLY_EOL_MOD {
3840 SCL_EARLY_EOL_MODE_CRTC = 0x0,
3841 SCL_EARLY_EOL_MODE_INTERNAL = 0x1,
3842} SCL_EARLY_EOL_MOD;
3843typedef enum SCL_BYPASS_MODE {
3844 SCL_BYPASS_MODE_MC_MR = 0x0,
3845 SCL_BYPASS_MODE_AC_NR = 0x1,
3846 SCL_BYPASS_MODE_AC_AR = 0x2,
3847 SCL_BYPASS_MODE_RESERVED = 0x3,
3848} SCL_BYPASS_MODE;
3849typedef enum SCL_V_MANUAL_REPLICATE_FACTOR {
3850 SCL_V_MANUAL_REPLICATE_FACTOR_1 = 0x0,
3851 SCL_V_MANUAL_REPLICATE_FACTOR_2 = 0x1,
3852 SCL_V_MANUAL_REPLICATE_FACTOR_3 = 0x2,
3853 SCL_V_MANUAL_REPLICATE_FACTOR_4 = 0x3,
3854 SCL_V_MANUAL_REPLICATE_FACTOR_5 = 0x4,
3855 SCL_V_MANUAL_REPLICATE_FACTOR_6 = 0x5,
3856 SCL_V_MANUAL_REPLICATE_FACTOR_7 = 0x6,
3857 SCL_V_MANUAL_REPLICATE_FACTOR_8 = 0x7,
3858 SCL_V_MANUAL_REPLICATE_FACTOR_9 = 0x8,
3859 SCL_V_MANUAL_REPLICATE_FACTOR_10 = 0x9,
3860 SCL_V_MANUAL_REPLICATE_FACTOR_11 = 0xa,
3861 SCL_V_MANUAL_REPLICATE_FACTOR_12 = 0xb,
3862 SCL_V_MANUAL_REPLICATE_FACTOR_13 = 0xc,
3863 SCL_V_MANUAL_REPLICATE_FACTOR_14 = 0xd,
3864 SCL_V_MANUAL_REPLICATE_FACTOR_15 = 0xe,
3865 SCL_V_MANUAL_REPLICATE_FACTOR_16 = 0xf,
3866} SCL_V_MANUAL_REPLICATE_FACTOR;
3867typedef enum SCL_H_MANUAL_REPLICATE_FACTOR {
3868 SCL_H_MANUAL_REPLICATE_FACTOR_1 = 0x0,
3869 SCL_H_MANUAL_REPLICATE_FACTOR_2 = 0x1,
3870 SCL_H_MANUAL_REPLICATE_FACTOR_3 = 0x2,
3871 SCL_H_MANUAL_REPLICATE_FACTOR_4 = 0x3,
3872 SCL_H_MANUAL_REPLICATE_FACTOR_5 = 0x4,
3873 SCL_H_MANUAL_REPLICATE_FACTOR_6 = 0x5,
3874 SCL_H_MANUAL_REPLICATE_FACTOR_7 = 0x6,
3875 SCL_H_MANUAL_REPLICATE_FACTOR_8 = 0x7,
3876 SCL_H_MANUAL_REPLICATE_FACTOR_9 = 0x8,
3877 SCL_H_MANUAL_REPLICATE_FACTOR_10 = 0x9,
3878 SCL_H_MANUAL_REPLICATE_FACTOR_11 = 0xa,
3879 SCL_H_MANUAL_REPLICATE_FACTOR_12 = 0xb,
3880 SCL_H_MANUAL_REPLICATE_FACTOR_13 = 0xc,
3881 SCL_H_MANUAL_REPLICATE_FACTOR_14 = 0xd,
3882 SCL_H_MANUAL_REPLICATE_FACTOR_15 = 0xe,
3883 SCL_H_MANUAL_REPLICATE_FACTOR_16 = 0xf,
3884} SCL_H_MANUAL_REPLICATE_FACTOR;
3885typedef enum SCL_V_CALC_AUTO_RATIO_EN {
3886 SCL_V_CALC_AUTO_RATIO_DISABLE = 0x0,
3887 SCL_V_CALC_AUTO_RATIO_ENABLE = 0x1,
3888} SCL_V_CALC_AUTO_RATIO_EN;
3889typedef enum SCL_H_CALC_AUTO_RATIO_EN {
3890 SCL_H_CALC_AUTO_RATIO_DISABLE = 0x0,
3891 SCL_H_CALC_AUTO_RATIO_ENABLE = 0x1,
3892} SCL_H_CALC_AUTO_RATIO_EN;
3893typedef enum SCL_H_FILTER_PICK_NEAREST {
3894 SCL_H_FILTER_PICK_NEAREST_DISABLE = 0x0,
3895 SCL_H_FILTER_PICK_NEAREST_ENABLE = 0x1,
3896} SCL_H_FILTER_PICK_NEAREST;
3897typedef enum SCL_H_2TAP_HARDCODE_COEF_EN {
3898 SCL_H_2TAP_HARDCODE_COEF_DISABLE = 0x0,
3899 SCL_H_2TAP_HARDCODE_COEF_ENABLE = 0x1,
3900} SCL_H_2TAP_HARDCODE_COEF_EN;
3901typedef enum SCL_V_FILTER_PICK_NEAREST {
3902 SCL_V_FILTER_PICK_NEAREST_DISABLE = 0x0,
3903 SCL_V_FILTER_PICK_NEAREST_ENABLE = 0x1,
3904} SCL_V_FILTER_PICK_NEAREST;
3905typedef enum SCL_V_2TAP_HARDCODE_COEF_EN {
3906 SCL_V_2TAP_HARDCODE_COEF_DISABLE = 0x0,
3907 SCL_V_2TAP_HARDCODE_COEF_ENABLE = 0x1,
3908} SCL_V_2TAP_HARDCODE_COEF_EN;
3909typedef enum SCL_UPDATE_TAKEN {
3910 SCL_UPDATE_TAKEN_NO = 0x0,
3911 SCL_UPDATE_TAKEN_YES = 0x1,
3912} SCL_UPDATE_TAKEN;
3913typedef enum SCL_UPDATE_LOCK {
3914 SCL_UPDATE_UNLOCKED = 0x0,
3915 SCL_UPDATE_LOCKED = 0x1,
3916} SCL_UPDATE_LOCK;
3917typedef enum SCL_COEF_UPDATE_COMPLETE {
3918 SCL_COEF_UPDATE_NOT_COMPLETED = 0x0,
3919 SCL_COEF_UPDATE_COMPLETED = 0x1,
3920} SCL_COEF_UPDATE_COMPLETE;
3921typedef enum SCL_HF_SHARP_SCALE_FACTOR {
3922 SCL_HF_SHARP_SCALE_FACTOR_0 = 0x0,
3923 SCL_HF_SHARP_SCALE_FACTOR_1 = 0x1,
3924 SCL_HF_SHARP_SCALE_FACTOR_2 = 0x2,
3925 SCL_HF_SHARP_SCALE_FACTOR_3 = 0x3,
3926 SCL_HF_SHARP_SCALE_FACTOR_4 = 0x4,
3927 SCL_HF_SHARP_SCALE_FACTOR_5 = 0x5,
3928 SCL_HF_SHARP_SCALE_FACTOR_6 = 0x6,
3929 SCL_HF_SHARP_SCALE_FACTOR_7 = 0x7,
3930} SCL_HF_SHARP_SCALE_FACTOR;
3931typedef enum SCL_HF_SHARP_EN {
3932 SCL_HF_SHARP_DISABLE = 0x0,
3933 SCL_HF_SHARP_ENABLE = 0x1,
3934} SCL_HF_SHARP_EN;
3935typedef enum SCL_VF_SHARP_SCALE_FACTOR {
3936 SCL_VF_SHARP_SCALE_FACTOR_0 = 0x0,
3937 SCL_VF_SHARP_SCALE_FACTOR_1 = 0x1,
3938 SCL_VF_SHARP_SCALE_FACTOR_2 = 0x2,
3939 SCL_VF_SHARP_SCALE_FACTOR_3 = 0x3,
3940 SCL_VF_SHARP_SCALE_FACTOR_4 = 0x4,
3941 SCL_VF_SHARP_SCALE_FACTOR_5 = 0x5,
3942 SCL_VF_SHARP_SCALE_FACTOR_6 = 0x6,
3943 SCL_VF_SHARP_SCALE_FACTOR_7 = 0x7,
3944} SCL_VF_SHARP_SCALE_FACTOR;
3945typedef enum SCL_VF_SHARP_EN {
3946 SCL_VF_SHARP_DISABLE = 0x0,
3947 SCL_VF_SHARP_ENABLE = 0x1,
3948} SCL_VF_SHARP_EN;
3949typedef enum SCL_ALU_DISABLE {
3950 SCL_ALU_ENABLED = 0x0,
3951 SCL_ALU_DISABLED = 0x1,
3952} SCL_ALU_DISABLE;
3953typedef enum SCL_HOST_CONFLICT_MASK {
3954 SCL_HOST_CONFLICT_DISABLE_INTERRUPT = 0x0,
3955 SCL_HOST_CONFLICT_ENABLE_INTERRUPT = 0x1,
3956} SCL_HOST_CONFLICT_MASK;
3957typedef enum SCL_SCL_MODE_CHANGE_MASK {
3958 SCL_MODE_CHANGE_DISABLE_INTERRUPT = 0x0,
3959 SCL_MODE_CHANGE_ENABLE_INTERRUPT = 0x1,
3960} SCL_SCL_MODE_CHANGE_MASK;
3961typedef enum SCLV_MODE_SEL {
3962 SCLV_MODE_RGB_BYPASS = 0x0,
3963 SCLV_MODE_RGB_SCALING = 0x1,
3964 SCLV_MODE_YCBCR_SCALING = 0x2,
3965 SCLV_MODE_YCBCR_BYPASS = 0x3,
3966} SCLV_MODE_SEL;
3967typedef enum SCLV_INTERLACE_SOURCE {
3968 INTERLACE_SOURCE_PROGRESSIVE = 0x0,
3969 INTERLACE_SOURCE_INTERLEAVE = 0x1,
3970 INTERLACE_SOURCE_STACK = 0x2,
3971} SCLV_INTERLACE_SOURCE;
3972typedef enum SCLV_UPDATE_LOCK {
3973 UPDATE_UNLOCKED = 0x0,
3974 UPDATE_LOCKED = 0x1,
3975} SCLV_UPDATE_LOCK;
3976typedef enum SCLV_COEF_UPDATE_COMPLETE {
3977 COEF_UPDATE_NOT_COMPLETE = 0x0,
3978 COEF_UPDATE_COMPLETE = 0x1,
3979} SCLV_COEF_UPDATE_COMPLETE;
3980typedef enum COL_MAN_UPDATE_LOCK {
3981 COL_MAN_UPDATE_UNLOCKED = 0x0,
3982 COL_MAN_UPDATE_LOCKED = 0x1,
3983} COL_MAN_UPDATE_LOCK;
3984typedef enum COL_MAN_DISABLE_MULTIPLE_UPDATE {
3985 COL_MAN_MULTIPLE_UPDATE = 0x0,
3986 COL_MAN_MULTIPLE_UPDAT_EDISABLE = 0x1,
3987} COL_MAN_DISABLE_MULTIPLE_UPDATE;
3988typedef enum COL_MAN_INPUTCSC_MODE {
3989 INPUTCSC_MODE_BYPASS = 0x0,
3990 INPUTCSC_MODE_A = 0x1,
3991 INPUTCSC_MODE_B = 0x2,
3992 INPUTCSC_MODE_UNITY = 0x3,
3993} COL_MAN_INPUTCSC_MODE;
3994typedef enum COL_MAN_INPUTCSC_TYPE {
3995 INPUTCSC_TYPE_12_0 = 0x0,
3996 INPUTCSC_TYPE_10_2 = 0x1,
3997 INPUTCSC_TYPE_8_4 = 0x2,
3998} COL_MAN_INPUTCSC_TYPE;
3999typedef enum COL_MAN_INPUTCSC_CONVERT {
4000 INPUTCSC_ROUND = 0x0,
4001 INPUTCSC_TRUNCATE = 0x1,
4002} COL_MAN_INPUTCSC_CONVERT;
4003typedef enum COL_MAN_PRESCALE_MODE {
4004 PRESCALE_MODE_BYPASS = 0x0,
4005 PRESCALE_MODE_PROGRAM = 0x1,
4006 PRESCALE_MODE_UNITY = 0x2,
4007} COL_MAN_PRESCALE_MODE;
4008typedef enum COL_MAN_INPUT_GAMMA_MODE {
4009 INGAMMA_MODE_BYPASS = 0x0,
4010 INGAMMA_MODE_FIX = 0x1,
4011 INGAMMA_MODE_FLOAT = 0x2,
4012} COL_MAN_INPUT_GAMMA_MODE;
4013typedef enum COL_MAN_OUTPUT_CSC_MODE {
4014 COL_MAN_OUTPUT_CSC_BYPASS = 0x0,
4015 COL_MAN_OUTPUT_CSC_RGB = 0x1,
4016 COL_MAN_OUTPUT_CSC_YCrCb601 = 0x2,
4017 COL_MAN_OUTPUT_CSC_YCrCb709 = 0x3,
4018 COL_MAN_OUTPUT_CSC_A = 0x4,
4019 COL_MAN_OUTPUT_CSC_B = 0x5,
4020 COL_MAN_OUTPUT_CSC_UNITY = 0x6,
4021} COL_MAN_OUTPUT_CSC_MODE;
4022typedef enum COL_MAN_DENORM_CLAMP_CONTROL {
4023 DENORM_CLAMP_MODE_UNITY = 0x0,
4024 DENORM_CLAMP_MODE_8 = 0x1,
4025 DENORM_CLAMP_MODE_10 = 0x2,
4026 DENORM_CLAMP_MODE_12 = 0x3,
4027} COL_MAN_DENORM_CLAMP_CONTROL;
4028typedef enum COL_MAN_GAMMA_CORR_CONTROL {
4029 GAMMA_CORR_MODE_BYPASS = 0x0,
4030 GAMMA_CORR_MODE_A = 0x1,
4031 GAMMA_CORR_MODE_B = 0x2,
4032} COL_MAN_GAMMA_CORR_CONTROL;
4033typedef enum COL_MAN_GLOBAL_PASSTHROUGH_ENABLE {
4034 CM_GLOBAL_PASSTHROUGH_DISBALE = 0x0,
4035 CM_GLOBAL_PASSTHROUGH_ENABLE = 0x1,
4036} COL_MAN_GLOBAL_PASSTHROUGH_ENABLE;
4037typedef enum UNP_GRPH_EN {
4038 UNP_GRPH_DISABLED = 0x0,
4039 UNP_GRPH_ENABLED = 0x1,
4040} UNP_GRPH_EN;
4041typedef enum UNP_GRPH_DEPTH {
4042 UNP_GRPH_8BPP = 0x0,
4043 UNP_GRPH_16BPP = 0x1,
4044 UNP_GRPH_32BPP = 0x2,
4045} UNP_GRPH_DEPTH;
4046typedef enum UNP_GRPH_NUM_BANKS {
4047 UNP_GRPH_ADDR_SURF_2_BANK = 0x0,
4048 UNP_GRPH_ADDR_SURF_4_BANK = 0x1,
4049 UNP_GRPH_ADDR_SURF_8_BANK = 0x2,
4050 UNP_GRPH_ADDR_SURF_16_BANK = 0x3,
4051} UNP_GRPH_NUM_BANKS;
4052typedef enum UNP_GRPH_BANK_WIDTH {
4053 UNP_GRPH_ADDR_SURF_BANK_WIDTH_1 = 0x0,
4054 UNP_GRPH_ADDR_SURF_BANK_WIDTH_2 = 0x1,
4055 UNP_GRPH_ADDR_SURF_BANK_WIDTH_4 = 0x2,
4056 UNP_GRPH_ADDR_SURF_BANK_WIDTH_8 = 0x3,
4057} UNP_GRPH_BANK_WIDTH;
4058typedef enum UNP_GRPH_BANK_HEIGHT {
4059 UNP_GRPH_ADDR_SURF_BANK_HEIGHT_1 = 0x0,
4060 UNP_GRPH_ADDR_SURF_BANK_HEIGHT_2 = 0x1,
4061 UNP_GRPH_ADDR_SURF_BANK_HEIGHT_4 = 0x2,
4062 UNP_GRPH_ADDR_SURF_BANK_HEIGHT_8 = 0x3,
4063} UNP_GRPH_BANK_HEIGHT;
4064typedef enum UNP_GRPH_TILE_SPLIT {
4065 UNP_ADDR_SURF_TILE_SPLIT_64B = 0x0,
4066 UNP_ADDR_SURF_TILE_SPLIT_128B = 0x1,
4067 UNP_ADDR_SURF_TILE_SPLIT_256B = 0x2,
4068 UNP_ADDR_SURF_TILE_SPLIT_512B = 0x3,
4069 UNP_ADDR_SURF_TILE_SPLIT_1KB = 0x4,
4070 UNP_ADDR_SURF_TILE_SPLIT_2KB = 0x5,
4071 UNP_ADDR_SURF_TILE_SPLIT_4KB = 0x6,
4072} UNP_GRPH_TILE_SPLIT;
4073typedef enum UNP_GRPH_ADDRESS_TRANSLATION_ENABLE {
4074 UNP_GRPH_ADDRESS_TRANSLATION_ENABLE0 = 0x0,
4075 UNP_GRPH_ADDRESS_TRANSLATION_ENABLE1 = 0x1,
4076} UNP_GRPH_ADDRESS_TRANSLATION_ENABLE;
4077typedef enum UNP_GRPH_PRIVILEGED_ACCESS_ENABLE {
4078 UNP_GRPH_PRIVILEGED_ACCESS_DIS = 0x0,
4079 UNP_GRPH_PRIVILEGED_ACCESS_EN = 0x1,
4080} UNP_GRPH_PRIVILEGED_ACCESS_ENABLE;
4081typedef enum UNP_GRPH_MACRO_TILE_ASPECT {
4082 UNP_ADDR_SURF_MACRO_ASPECT_1 = 0x0,
4083 UNP_ADDR_SURF_MACRO_ASPECT_2 = 0x1,
4084 UNP_ADDR_SURF_MACRO_ASPECT_4 = 0x2,
4085 UNP_ADDR_SURF_MACRO_ASPECT_8 = 0x3,
4086} UNP_GRPH_MACRO_TILE_ASPECT;
4087typedef enum UNP_GRPH_COLOR_EXPANSION_MODE {
4088 UNP_GRPH_DYNAMIC_EXPANSION = 0x0,
4089 UNP_GRPH_ZERO_EXPANSION = 0x1,
4090} UNP_GRPH_COLOR_EXPANSION_MODE;
4091typedef enum UNP_VIDEO_FORMAT {
4092 UNP_VIDEO_FORMAT0 = 0x0,
4093 UNP_VIDEO_FORMAT1 = 0x1,
4094 UNP_VIDEO_FORMAT_YUV420_YCbCr = 0x2,
4095 UNP_VIDEO_FORMAT_YUV420_YCrCb = 0x3,
4096 UNP_VIDEO_FORMAT_YUV422_YCb = 0x4,
4097 UNP_VIDEO_FORMAT_YUV422_YCr = 0x5,
4098 UNP_VIDEO_FORMAT_YUV422_CbY = 0x6,
4099 UNP_VIDEO_FORMAT_YUV422_CrY = 0x7,
4100} UNP_VIDEO_FORMAT;
4101typedef enum UNP_GRPH_ENDIAN_SWAP {
4102 UNP_GRPH_ENDIAN_SWAP_NONE = 0x0,
4103 UNP_GRPH_ENDIAN_SWAP_8IN16 = 0x1,
4104 UNP_GRPH_ENDIAN_SWAP_8IN32 = 0x2,
4105 UNP_GRPH_ENDIAN_SWAP_8IN43 = 0x3,
4106} UNP_GRPH_ENDIAN_SWAP;
4107typedef enum UNP_GRPH_RED_CROSSBAR {
4108 UNP_GRPH_RED_CROSSBAR_R_Cr = 0x0,
4109 UNP_GRPH_RED_CROSSBAR_G_Y = 0x1,
4110 UNP_GRPH_RED_CROSSBAR_B_Cb = 0x2,
4111 UNP_GRPH_RED_CROSSBAR_A = 0x3,
4112} UNP_GRPH_RED_CROSSBAR;
4113typedef enum UNP_GRPH_GREEN_CROSSBAR {
4114 UNP_UNP_GRPH_GREEN_CROSSBAR_GY_AND_Y = 0x0,
4115 UNP_UNP_GRPH_GREEN_CROSSBAR_B_Cb_AND_C = 0x1,
4116 UNP_UNP_GRPH_GREEN_CROSSBAR_A = 0x2,
4117 UNP_UNP_GRPH_GREEN_CROSSBAR_R_Cr = 0x3,
4118} UNP_GRPH_GREEN_CROSSBAR;
4119typedef enum UNP_GRPH_BLUE_CROSSBAR {
4120 UNP_GRPH_BLUE_CROSSBAR_B_Cb_AND_C = 0x0,
4121 UNP_GRPH_BLUE_CROSSBAR_A = 0x1,
4122 UNP_GRPH_BLUE_CROSSBAR_R_Cr = 0x2,
4123 UNP_GRPH_BLUE_CROSSBAR_GY_AND_Y = 0x3,
4124} UNP_GRPH_BLUE_CROSSBAR;
4125typedef enum UNP_GRPH_MODE_UPDATE_LOCKG {
4126 UNP_GRPH_UPDATE_LOCK_0 = 0x0,
4127 UNP_GRPH_UPDATE_LOCK_1 = 0x1,
4128} UNP_GRPH_MODE_UPDATE_LOCKG;
4129typedef enum UNP_GRPH_SURFACE_IGNORE_UPDATE_LOCK {
4130 UNP_GRPH_SURFACE_IGNORE_UPDATE_LOCK_0 = 0x0,
4131 UNP_GRPH_SURFACE_IGNORE_UPDATE_LOCK_1 = 0x1,
4132} UNP_GRPH_SURFACE_IGNORE_UPDATE_LOCK;
4133typedef enum UNP_GRPH_MODE_DISABLE_MULTIPLE_UPDATE {
4134 UNP_GRPH_MODE_DISABLE_MULTIPLE_UPDATE_0 = 0x0,
4135 UNP_GRPH_MODE_DISABLE_MULTIPLE_UPDATE_1 = 0x1,
4136} UNP_GRPH_MODE_DISABLE_MULTIPLE_UPDATE;
4137typedef enum UNP_GRPH_SURFACE_DISABLE_MULTIPLE_UPDATE {
4138 UNP_GRPH_SURFACE_DISABLE_MULTIPLE_UPDATE_0 = 0x0,
4139 UNP_GRPH_SURFACE_DISABLE_MULTIPLE_UPDATE_1 = 0x1,
4140} UNP_GRPH_SURFACE_DISABLE_MULTIPLE_UPDATE;
4141typedef enum UNP_GRPH_STEREOSYNC_FLIP_EN {
4142 UNP_GRPH_STEREOSYNC_FLIP_DISABLE = 0x0,
4143 UNP_GRPH_STEREOSYNC_FLIP_ENABLE = 0x1,
4144} UNP_GRPH_STEREOSYNC_FLIP_EN;
4145typedef enum UNP_GRPH_STEREOSYNC_FLIP_MODE {
4146 UNP_GRPH_STEREOSYNC_FLIP_MODE_0 = 0x0,
4147 UNP_GRPH_STEREOSYNC_FLIP_MODE_1 = 0x1,
4148 UNP_GRPH_STEREOSYNC_FLIP_MODE_2 = 0x2,
4149 UNP_GRPH_STEREOSYNC_FLIP_MODE_3 = 0x3,
4150} UNP_GRPH_STEREOSYNC_FLIP_MODE;
4151typedef enum UNP_GRPH_STACK_INTERLACE_FLIP_EN {
4152 UNP_GRPH_STACK_INTERLACE_FLIP_DISABLE = 0x0,
4153 UNP_GRPH_STACK_INTERLACE_FLIP_ENABLE = 0x1,
4154} UNP_GRPH_STACK_INTERLACE_FLIP_EN;
4155typedef enum UNP_GRPH_STACK_INTERLACE_FLIP_MODE {
4156 UNP_GRPH_STACK_INTERLACE_FLIP_MODE_0 = 0x0,
4157 UNP_GRPH_STACK_INTERLACE_FLIP_MODE_1 = 0x1,
4158 UNP_GRPH_STACK_INTERLACE_FLIP_MODE_2 = 0x2,
4159 UNP_GRPH_STACK_INTERLACE_FLIP_MODE_3 = 0x3,
4160} UNP_GRPH_STACK_INTERLACE_FLIP_MODE;
4161typedef enum UNP_GRPH_STEREOSYNC_SELECT_DISABLE {
4162 UNP_GRPH_STEREOSYNC_SELECT_EN = 0x0,
4163 UNP_GRPH_STEREOSYNC_SELECT_DIS = 0x1,
4164} UNP_GRPH_STEREOSYNC_SELECT_DISABLE;
4165typedef enum UNP_CRC_SOURCE_SEL {
4166 UNP_CRC_SOURCE_SEL_NP_TO_LBV = 0x0,
4167 UNP_CRC_SOURCE_SEL_LOWER32 = 0x1,
4168 UNP_CRC_SOURCE_SEL_RESERVED = 0x2,
4169 UNP_CRC_SOURCE_SEL_LOWER16 = 0x3,
4170 UNP_CRC_SOURCE_SEL_UNP_TO_LBV = 0x4,
4171} UNP_CRC_SOURCE_SEL;
4172typedef enum UNP_CRC_LINE_SEL {
4173 UNP_CRC_LINE_SEL_RESERVED = 0x0,
4174 UNP_CRC_LINE_SEL_EVEN_ONLY = 0x1,
4175 UNP_CRC_LINE_SEL_ODD_ONLY = 0x2,
4176 UNP_CRC_LINE_SEL_ODD_EVEN = 0x3,
4177} UNP_CRC_LINE_SEL;
4178typedef enum UNP_ROTATION_ANGLE {
4179 UNP_ROTATION_ANGLE_0 = 0x0,
4180 UNP_ROTATION_ANGLE_90 = 0x1,
4181 UNP_ROTATION_ANGLE_180 = 0x2,
4182 UNP_ROTATION_ANGLE_270 = 0x3,
4183 UNP_ROTATION_ANGLE_0m = 0x4,
4184 UNP_ROTATION_ANGLE_90m = 0x5,
4185 UNP_ROTATION_ANGLE_180m = 0x6,
4186 UNP_ROTATION_ANGLE_270m = 0x7,
4187} UNP_ROTATION_ANGLE;
4188typedef enum UNP_PIXEL_DROP {
4189 UNP_PIXEL_NO_DROP = 0x0,
4190 UNP_PIXEL_DROPPING = 0x1,
4191} UNP_PIXEL_DROP;
4192typedef enum UNP_BUFFER_MODE {
4193 UNP_BUFFER_MODE_LUMA = 0x0,
4194 UNP_BUFFER_MODE_LUMA_CHROMA = 0x1,
4195} UNP_BUFFER_MODE;
4196typedef enum WATERMARK_MASK_CONTROL {
4197 WM_MASK_CONTROL_SET_A = 0x0,
4198 WM_MASK_CONTROL_SET_B = 0x1,
4199 WM_MASK_CONTROL_SET_C = 0x2,
4200 WM_MASK_CONTROL_SET_D = 0x3,
4201 WM_MASK_CONTROL_RESERVED1 = 0x4,
4202 WM_MASK_CONTROL_RESERVED2 = 0x5,
4203 WM_MASK_CONTROL_RESERVED3 = 0x6,
4204 WM_MASK_CONTROL_ACTIVE_SET = 0x7,
4205} WATERMARK_MASK_CONTROL;
4206typedef enum AZALIA_F2_CODEC_FUNCTION_CONTROL_RESET_CODEC_RESET {
4207 AZALIA_F2_CODEC_FUNCTION_CONTROL_RESET_CODEC_NOT_RESET= 0x0,
4208 AZALIA_F2_CODEC_FUNCTION_CONTROL_RESET_CODEC_DO_RESET= 0x1,
4209} AZALIA_F2_CODEC_FUNCTION_CONTROL_RESET_CODEC_RESET;
4210typedef enum CC_RCU_DC_AUDIO_PORT_CONNECTIVITY_PORT_CONNECTIVITY {
4211 CC_RCU_DC_AUDIO_PORT_CONNECTIVITY_PORT_CONNECTIVITY_ALL= 0x0,
4212 CC_RCU_DC_AUDIO_PORT_CONNECTIVITY_PORT_CONNECTIVITY_6= 0x1,
4213 CC_RCU_DC_AUDIO_PORT_CONNECTIVITY_PORT_CONNECTIVITY_5= 0x2,
4214 CC_RCU_DC_AUDIO_PORT_CONNECTIVITY_PORT_CONNECTIVITY_4= 0x3,
4215 CC_RCU_DC_AUDIO_PORT_CONNECTIVITY_PORT_CONNECTIVITY_3= 0x4,
4216 CC_RCU_DC_AUDIO_PORT_CONNECTIVITY_PORT_CONNECTIVITY_2= 0x5,
4217 CC_RCU_DC_AUDIO_PORT_CONNECTIVITY_PORT_CONNECTIVITY_1= 0x6,
4218 CC_RCU_DC_AUDIO_PORT_CONNECTIVITY_PORT_CONNECTIVITY_0= 0x7,
4219} CC_RCU_DC_AUDIO_PORT_CONNECTIVITY_PORT_CONNECTIVITY;
4220typedef enum CC_RCU_DC_AUDIO_INPUT_PORT_CONNECTIVITY_INPUT_PORT_CONNECTIVITY {
4221 CC_RCU_DC_AUDIO_INPUT_PORT_CONNECTIVITY_INPUT_PORT_CONNECTIVITY_ALL= 0x0,
4222 CC_RCU_DC_AUDIO_INPUT_PORT_CONNECTIVITY_INPUT_PORT_CONNECTIVITY_6= 0x1,
4223 CC_RCU_DC_AUDIO_INPUT_PORT_CONNECTIVITY_INPUT_PORT_CONNECTIVITY_5= 0x2,
4224 CC_RCU_DC_AUDIO_INPUT_PORT_CONNECTIVITY_INPUT_PORT_CONNECTIVITY_4= 0x3,
4225 CC_RCU_DC_AUDIO_INPUT_PORT_CONNECTIVITY_INPUT_PORT_CONNECTIVITY_3= 0x4,
4226 CC_RCU_DC_AUDIO_INPUT_PORT_CONNECTIVITY_INPUT_PORT_CONNECTIVITY_2= 0x5,
4227 CC_RCU_DC_AUDIO_INPUT_PORT_CONNECTIVITY_INPUT_PORT_CONNECTIVITY_1= 0x6,
4228 CC_RCU_DC_AUDIO_INPUT_PORT_CONNECTIVITY_INPUT_PORT_CONNECTIVITY_0= 0x7,
4229} CC_RCU_DC_AUDIO_INPUT_PORT_CONNECTIVITY_INPUT_PORT_CONNECTIVITY;
4230typedef enum GENERIC_AZ_CONTROLLER_REGISTER_ENABLE_CONTROL {
4231 GENERIC_AZ_CONTROLLER_REGISTER_DISABLE = 0x0,
4232 GENERIC_AZ_CONTROLLER_REGISTER_ENABLE = 0x1,
4233} GENERIC_AZ_CONTROLLER_REGISTER_ENABLE_CONTROL;
4234typedef enum GENERIC_AZ_CONTROLLER_REGISTER_ENABLE_CONTROL_RESERVED {
4235 GENERIC_AZ_CONTROLLER_REGISTER_DISABLE_RESERVED = 0x0,
4236 GENERIC_AZ_CONTROLLER_REGISTER_ENABLE_RESERVED = 0x1,
4237} GENERIC_AZ_CONTROLLER_REGISTER_ENABLE_CONTROL_RESERVED;
4238typedef enum GENERIC_AZ_CONTROLLER_REGISTER_STATUS {
4239 GENERIC_AZ_CONTROLLER_REGISTER_STATUS_NOT_SET = 0x0,
4240 GENERIC_AZ_CONTROLLER_REGISTER_STATUS_SET = 0x1,
4241} GENERIC_AZ_CONTROLLER_REGISTER_STATUS;
4242typedef enum GENERIC_AZ_CONTROLLER_REGISTER_STATUS_RESERVED {
4243 GENERIC_AZ_CONTROLLER_REGISTER_STATUS_NOT_SET_RESERVED= 0x0,
4244 GENERIC_AZ_CONTROLLER_REGISTER_STATUS_SET_RESERVED= 0x1,
4245} GENERIC_AZ_CONTROLLER_REGISTER_STATUS_RESERVED;
4246typedef enum AZ_GLOBAL_CAPABILITIES {
4247 AZ_GLOBAL_CAPABILITIES_SIXTY_FOUR_BIT_ADDRESS_NOT_SUPPORTED= 0x0,
4248 AZ_GLOBAL_CAPABILITIES_SIXTY_FOUR_BIT_ADDRESS_SUPPORTED= 0x1,
4249} AZ_GLOBAL_CAPABILITIES;
4250typedef enum GLOBAL_CONTROL_ACCEPT_UNSOLICITED_RESPONSE {
4251 ACCEPT_UNSOLICITED_RESPONSE_NOT_ENABLE = 0x0,
4252 ACCEPT_UNSOLICITED_RESPONSE_ENABLE = 0x1,
4253} GLOBAL_CONTROL_ACCEPT_UNSOLICITED_RESPONSE;
4254typedef enum GLOBAL_CONTROL_FLUSH_CONTROL {
4255 FLUSH_CONTROL_FLUSH_NOT_STARTED = 0x0,
4256 FLUSH_CONTROL_FLUSH_STARTED = 0x1,
4257} GLOBAL_CONTROL_FLUSH_CONTROL;
4258typedef enum GLOBAL_CONTROL_CONTROLLER_RESET {
4259 CONTROLLER_RESET_AZ_CONTROLLER_IN_RESET = 0x0,
4260 CONTROLLER_RESET_AZ_CONTROLLER_NOT_IN_RESET = 0x1,
4261} GLOBAL_CONTROL_CONTROLLER_RESET;
4262typedef enum AZ_STATE_CHANGE_STATUS {
4263 AZ_STATE_CHANGE_STATUS_CODEC_NOT_PRESENT = 0x0,
4264 AZ_STATE_CHANGE_STATUS_CODEC_PRESENT = 0x1,
4265} AZ_STATE_CHANGE_STATUS;
4266typedef enum GLOBAL_STATUS_FLUSH_STATUS {
4267 GLOBAL_STATUS_FLUSH_STATUS_FLUSH_NOT_ENDED = 0x0,
4268 GLOBAL_STATUS_FLUSH_STATUS_FLUSH_ENDED = 0x1,
4269} GLOBAL_STATUS_FLUSH_STATUS;
4270typedef enum STREAM_0_SYNCHRONIZATION {
4271 STREAM_0_SYNCHRONIZATION_STEAM_NOT_STOPPED = 0x0,
4272 STREAM_0_SYNCHRONIZATION_STEAM_STOPPED = 0x1,
4273} STREAM_0_SYNCHRONIZATION;
4274typedef enum STREAM_1_SYNCHRONIZATION {
4275 STREAM_1_SYNCHRONIZATION_STEAM_NOT_STOPPED = 0x0,
4276 STREAM_1_SYNCHRONIZATION_STEAM_STOPPED = 0x1,
4277} STREAM_1_SYNCHRONIZATION;
4278typedef enum STREAM_2_SYNCHRONIZATION {
4279 STREAM_2_SYNCHRONIZATION_STEAM_NOT_STOPPED = 0x0,
4280 STREAM_2_SYNCHRONIZATION_STEAM_STOPPED = 0x1,
4281} STREAM_2_SYNCHRONIZATION;
4282typedef enum STREAM_3_SYNCHRONIZATION {
4283 STREAM_3_SYNCHRONIZATION_STEAM_NOT_STOPPED = 0x0,
4284 STREAM_3_SYNCHRONIZATION_STEAM_STOPPED = 0x1,
4285} STREAM_3_SYNCHRONIZATION;
4286typedef enum STREAM_4_SYNCHRONIZATION {
4287 STREAM_4_SYNCHRONIZATION_STEAM_NOT_STOPPED = 0x0,
4288 STREAM_4_SYNCHRONIZATION_STEAM_STOPPED = 0x1,
4289} STREAM_4_SYNCHRONIZATION;
4290typedef enum STREAM_5_SYNCHRONIZATION {
4291 STREAM_5_SYNCHRONIZATION_STEAM_NOT_STOPPED = 0x0,
4292 STREAM_5_SYNCHRONIZATION_STEAM_STOPPED = 0x1,
4293} STREAM_5_SYNCHRONIZATION;
4294typedef enum STREAM_6_SYNCHRONIZATION {
4295 STREAM_6_SYNCHRONIZATION_STEAM_NOT_STOPPED_RESERVED= 0x0,
4296 STREAM_6_SYNCHRONIZATION_STEAM_STOPPED_RESERVED = 0x1,
4297} STREAM_6_SYNCHRONIZATION;
4298typedef enum STREAM_7_SYNCHRONIZATION {
4299 STREAM_7_SYNCHRONIZATION_STEAM_NOT_STOPPED_RESERVED= 0x0,
4300 STREAM_7_SYNCHRONIZATION_STEAM_STOPPED_RESERVED = 0x1,
4301} STREAM_7_SYNCHRONIZATION;
4302typedef enum STREAM_8_SYNCHRONIZATION {
4303 STREAM_8_SYNCHRONIZATION_STEAM_NOT_STOPPED_RESERVED= 0x0,
4304 STREAM_8_SYNCHRONIZATION_STEAM_STOPPED_RESERVED = 0x1,
4305} STREAM_8_SYNCHRONIZATION;
4306typedef enum STREAM_9_SYNCHRONIZATION {
4307 STREAM_9_SYNCHRONIZATION_STEAM_NOT_STOPPED_RESERVED= 0x0,
4308 STREAM_9_SYNCHRONIZATION_STEAM_STOPPED_RESERVED = 0x1,
4309} STREAM_9_SYNCHRONIZATION;
4310typedef enum STREAM_10_SYNCHRONIZATION {
4311 STREAM_10_SYNCHRONIZATION_STEAM_NOT_STOPPED_RESERVED= 0x0,
4312 STREAM_10_SYNCHRONIZATION_STEAM_STOPPED_RESERVED = 0x1,
4313} STREAM_10_SYNCHRONIZATION;
4314typedef enum STREAM_11_SYNCHRONIZATION {
4315 STREAM_11_SYNCHRONIZATION_STEAM_NOT_STOPPED_RESERVED= 0x0,
4316 STREAM_11_SYNCHRONIZATION_STEAM_STOPPED_RESERVED = 0x1,
4317} STREAM_11_SYNCHRONIZATION;
4318typedef enum STREAM_12_SYNCHRONIZATION {
4319 STREAM_12_SYNCHRONIZATION_STEAM_NOT_STOPPED_RESERVED= 0x0,
4320 STREAM_12_SYNCHRONIZATION_STEAM_STOPPED_RESERVED = 0x1,
4321} STREAM_12_SYNCHRONIZATION;
4322typedef enum STREAM_13_SYNCHRONIZATION {
4323 STREAM_13_SYNCHRONIZATION_STEAM_NOT_STOPPED_RESERVED= 0x0,
4324 STREAM_13_SYNCHRONIZATION_STEAM_STOPPED_RESERVED = 0x1,
4325} STREAM_13_SYNCHRONIZATION;
4326typedef enum STREAM_14_SYNCHRONIZATION {
4327 STREAM_14_SYNCHRONIZATION_STEAM_NOT_STOPPED_RESERVED= 0x0,
4328 STREAM_14_SYNCHRONIZATION_STEAM_STOPPED_RESERVED = 0x1,
4329} STREAM_14_SYNCHRONIZATION;
4330typedef enum STREAM_15_SYNCHRONIZATION {
4331 STREAM_15_SYNCHRONIZATION_STEAM_NOT_STOPPED_RESERVED= 0x0,
4332 STREAM_15_SYNCHRONIZATION_STEAM_STOPPED_RESERVED = 0x1,
4333} STREAM_15_SYNCHRONIZATION;
4334typedef enum CORB_READ_POINTER_RESET {
4335 CORB_READ_POINTER_RESET_CORB_DMA_IS_NOT_RESET = 0x0,
4336 CORB_READ_POINTER_RESET_CORB_DMA_IS_RESET = 0x1,
4337} CORB_READ_POINTER_RESET;
4338typedef enum AZ_CORB_SIZE {
4339 AZ_CORB_SIZE_2ENTRIES_RESERVED = 0x0,
4340 AZ_CORB_SIZE_16ENTRIES_RESERVED = 0x1,
4341 AZ_CORB_SIZE_256ENTRIES = 0x2,
4342 AZ_CORB_SIZE_RESERVED = 0x3,
4343} AZ_CORB_SIZE;
4344typedef enum AZ_RIRB_WRITE_POINTER_RESET {
4345 AZ_RIRB_WRITE_POINTER_NOT_RESET = 0x0,
4346 AZ_RIRB_WRITE_POINTER_DO_RESET = 0x1,
4347} AZ_RIRB_WRITE_POINTER_RESET;
4348typedef enum RIRB_CONTROL_RESPONSE_OVERRUN_INTERRUPT_CONTROL {
4349 RIRB_CONTROL_RESPONSE_OVERRUN_INTERRUPT_CONTROL_INTERRUPT_DISABLED= 0x0,
4350 RIRB_CONTROL_RESPONSE_OVERRUN_INTERRUPT_CONTROL_INTERRUPT_ENABLED= 0x1,
4351} RIRB_CONTROL_RESPONSE_OVERRUN_INTERRUPT_CONTROL;
4352typedef enum RIRB_CONTROL_RESPONSE_INTERRUPT_CONTROL {
4353 RIRB_CONTROL_RESPONSE_INTERRUPT_CONTROL_INTERRUPT_DISABLED= 0x0,
4354 RIRB_CONTROL_RESPONSE_INTERRUPT_CONTROL_INTERRUPT_ENABLED= 0x1,
4355} RIRB_CONTROL_RESPONSE_INTERRUPT_CONTROL;
4356typedef enum AZ_RIRB_SIZE {
4357 AZ_RIRB_SIZE_2ENTRIES_RESERVED = 0x0,
4358 AZ_RIRB_SIZE_16ENTRIES_RESERVED = 0x1,
4359 AZ_RIRB_SIZE_256ENTRIES = 0x2,
4360 AZ_RIRB_SIZE_UNDEFINED = 0x3,
4361} AZ_RIRB_SIZE;
4362typedef enum IMMEDIATE_COMMAND_STATUS_IMMEDIATE_RESULT_VALID {
4363 IMMEDIATE_COMMAND_STATUS_IMMEDIATE_RESULT_VALID_NO_IMMEDIATE_RESPONSE_VALID= 0x0,
4364 IMMEDIATE_COMMAND_STATUS_IMMEDIATE_RESULT_VALID_IMMEDIATE_RESPONSE_VALID= 0x1,
4365} IMMEDIATE_COMMAND_STATUS_IMMEDIATE_RESULT_VALID;
4366typedef enum IMMEDIATE_COMMAND_STATUS_IMMEDIATE_COMMAND_BUSY {
4367 IMMEDIATE_COMMAND_STATUS_IMMEDIATE_COMMAND_NOT_BUSY= 0x0,
4368 IMMEDIATE_COMMAND_STATUS_IMMEDIATE_COMMAND_IS_BUSY= 0x1,
4369} IMMEDIATE_COMMAND_STATUS_IMMEDIATE_COMMAND_BUSY;
4370typedef enum DMA_POSITION_LOWER_BASE_ADDRESS_BUFFER_ENABLE {
4371 DMA_POSITION_LOWER_BASE_ADDRESS_BUFFER_ENABLE_DMA_DISABLE= 0x0,
4372 DMA_POSITION_LOWER_BASE_ADDRESS_BUFFER_ENABLE_DMA_ENABLE= 0x1,
4373} DMA_POSITION_LOWER_BASE_ADDRESS_BUFFER_ENABLE;
4374typedef enum OUTPUT_STREAM_DESCRIPTOR_CONTROL_AND_STATUS_DESCRIPTOR_ERROR {
4375 OUTPUT_STREAM_DESCRIPTOR_CONTROL_AND_STATUS_DESCRIPTOR_ERROR_STATUS_NOT_SET= 0x0,
4376 OUTPUT_STREAM_DESCRIPTOR_CONTROL_AND_STATUS_DESCRIPTOR_ERROR_STATUS_SET= 0x1,
4377} OUTPUT_STREAM_DESCRIPTOR_CONTROL_AND_STATUS_DESCRIPTOR_ERROR;
4378typedef enum OUTPUT_STREAM_DESCRIPTOR_CONTROL_AND_STATUS_FIFO_ERROR {
4379 OUTPUT_STREAM_DESCRIPTOR_CONTROL_AND_STATUS_FIFO_ERROR_STATUS_NOT_SET= 0x0,
4380 OUTPUT_STREAM_DESCRIPTOR_CONTROL_AND_STATUS_FIFO_ERROR_STATUS_SET= 0x1,
4381} OUTPUT_STREAM_DESCRIPTOR_CONTROL_AND_STATUS_FIFO_ERROR;
4382typedef enum OUTPUT_STREAM_DESCRIPTOR_CONTROL_AND_STATUS_BUFFER_COMPLETION_INTERRUPT_STATUS {
4383 OUTPUT_STREAM_DESCRIPTOR_CONTROL_AND_STATUS_BUFFER_COMPLETION_INTERRUPT_STATUS_NOT_SET= 0x0,
4384 OUTPUT_STREAM_DESCRIPTOR_CONTROL_AND_STATUS_BUFFER_COMPLETION_INTERRUPT_STATUS_SET= 0x1,
4385} OUTPUT_STREAM_DESCRIPTOR_CONTROL_AND_STATUS_BUFFER_COMPLETION_INTERRUPT_STATUS;
4386typedef enum OUTPUT_STREAM_DESCRIPTOR_CONTROL_AND_STATUS_TRAFFIC_PRIORITY {
4387 OUTPUT_STREAM_DESCRIPTOR_CONTROL_AND_STATUS_NO_TRAFFIC_PRIORITY= 0x0,
4388 OUTPUT_STREAM_DESCRIPTOR_CONTROL_AND_STATUS_YES_TRAFFIC_PRIORITY= 0x1,
4389} OUTPUT_STREAM_DESCRIPTOR_CONTROL_AND_STATUS_TRAFFIC_PRIORITY;
4390typedef enum OUTPUT_STREAM_DESCRIPTOR_CONTROL_AND_STATUS_DESCRIPTOR_ERROR_INTERRUPT_ENABLE {
4391 OUTPUT_STREAM_DESCRIPTOR_CONTROL_AND_STATUS_DESCRIPTOR_ERROR_INTERRUPT_DISABLED= 0x0,
4392 OUTPUT_STREAM_DESCRIPTOR_CONTROL_AND_STATUS_DESCRIPTOR_ERROR_INTERRUPT_ENABLED= 0x1,
4393} OUTPUT_STREAM_DESCRIPTOR_CONTROL_AND_STATUS_DESCRIPTOR_ERROR_INTERRUPT_ENABLE;
4394typedef enum OUTPUT_STREAM_DESCRIPTOR_CONTROL_AND_STATUS_FIFO_ERROR_INTERRUPT_ENABLE {
4395 OUTPUT_STREAM_DESCRIPTOR_CONTROL_AND_STATUS_FIFO_ERROR_INTERRUPT_DISABLED= 0x0,
4396 OUTPUT_STREAM_DESCRIPTOR_CONTROL_AND_STATUS_FIFO_ERROR_INTERRUPT_ENABLED= 0x1,
4397} OUTPUT_STREAM_DESCRIPTOR_CONTROL_AND_STATUS_FIFO_ERROR_INTERRUPT_ENABLE;
4398typedef enum OUTPUT_STREAM_DESCRIPTOR_CONTROL_AND_STATUS_INTERRUPT_ON_COMPLETION_ENABLE {
4399 OUTPUT_STREAM_DESCRIPTOR_CONTROL_AND_STATUS_INTERRUPT_ON_COMPLETION_ENABLE_INTERRUPT_DISABLED= 0x0,
4400 OUTPUT_STREAM_DESCRIPTOR_CONTROL_AND_STATUS_INTERRUPT_ON_COMPLETION_ENABLE_INTERRUPT_ENABLED= 0x1,
4401} OUTPUT_STREAM_DESCRIPTOR_CONTROL_AND_STATUS_INTERRUPT_ON_COMPLETION_ENABLE;
4402typedef enum OUTPUT_STREAM_DESCRIPTOR_CONTROL_AND_STATUS_STREAM_RUN {
4403 OUTPUT_STREAM_DESCRIPTOR_CONTROL_AND_STATUS_STREAM_NOT_RUN= 0x0,
4404 OUTPUT_STREAM_DESCRIPTOR_CONTROL_AND_STATUS_STREAM_DO_RUN= 0x1,
4405} OUTPUT_STREAM_DESCRIPTOR_CONTROL_AND_STATUS_STREAM_RUN;
4406typedef enum OUTPUT_STREAM_DESCRIPTOR_CONTROL_AND_STATUS_STREAM_RESET {
4407 OUTPUT_STREAM_DESCRIPTOR_CONTROL_AND_STATUS_STREAM_NOT_RESET= 0x0,
4408 OUTPUT_STREAM_DESCRIPTOR_CONTROL_AND_STATUS_STREAM_IS_RESET= 0x1,
4409} OUTPUT_STREAM_DESCRIPTOR_CONTROL_AND_STATUS_STREAM_RESET;
4410typedef enum OUTPUT_STREAM_DESCRIPTOR_FORMAT_SAMPLE_BASE_RATE {
4411 OUTPUT_STREAM_DESCRIPTOR_FORMAT_SAMPLE_BASE_RATE_48KHZ= 0x0,
4412 OUTPUT_STREAM_DESCRIPTOR_FORMAT_SAMPLE_BASE_RATE_44P1KHZ= 0x1,
4413} OUTPUT_STREAM_DESCRIPTOR_FORMAT_SAMPLE_BASE_RATE;
4414typedef enum OUTPUT_STREAM_DESCRIPTOR_FORMAT_SAMPLE_BASE_MULTIPLE {
4415 OUTPUT_STREAM_DESCRIPTOR_FORMAT_SAMPLE_BASE_MULTIPLE_BY1= 0x0,
4416 OUTPUT_STREAM_DESCRIPTOR_FORMAT_SAMPLE_BASE_MULTIPLE_BY2= 0x1,
4417 OUTPUT_STREAM_DESCRIPTOR_FORMAT_SAMPLE_BASE_MULTIPLE_BY3_RESERVED= 0x2,
4418 OUTPUT_STREAM_DESCRIPTOR_FORMAT_SAMPLE_BASE_MULTIPLE_BY4= 0x3,
4419 OUTPUT_STREAM_DESCRIPTOR_FORMAT_SAMPLE_BASE_MULTIPLE_RESERVED= 0x4,
4420} OUTPUT_STREAM_DESCRIPTOR_FORMAT_SAMPLE_BASE_MULTIPLE;
4421typedef enum OUTPUT_STREAM_DESCRIPTOR_FORMAT_SAMPLE_BASE_DIVISOR {
4422 OUTPUT_STREAM_DESCRIPTOR_FORMAT_SAMPLE_BASE_DIVISOR_BY1= 0x0,
4423 OUTPUT_STREAM_DESCRIPTOR_FORMAT_SAMPLE_BASE_DIVISOR_BY2_RESERVED= 0x1,
4424 OUTPUT_STREAM_DESCRIPTOR_FORMAT_SAMPLE_BASE_DIVISOR_BY3= 0x2,
4425 OUTPUT_STREAM_DESCRIPTOR_FORMAT_SAMPLE_BASE_DIVISOR_BY4_RESERVED= 0x3,
4426 OUTPUT_STREAM_DESCRIPTOR_FORMAT_SAMPLE_BASE_DIVISOR_BY5_RESERVED= 0x4,
4427 OUTPUT_STREAM_DESCRIPTOR_FORMAT_SAMPLE_BASE_DIVISOR_BY6_RESERVED= 0x5,
4428 OUTPUT_STREAM_DESCRIPTOR_FORMAT_SAMPLE_BASE_DIVISOR_BY7_RESERVED= 0x6,
4429 OUTPUT_STREAM_DESCRIPTOR_FORMAT_SAMPLE_BASE_DIVISOR_BY8_RESERVED= 0x7,
4430} OUTPUT_STREAM_DESCRIPTOR_FORMAT_SAMPLE_BASE_DIVISOR;
4431typedef enum OUTPUT_STREAM_DESCRIPTOR_FORMAT_BITS_PER_SAMPLE {
4432 OUTPUT_STREAM_DESCRIPTOR_FORMAT_BITS_PER_SAMPLE_8_RESERVED= 0x0,
4433 OUTPUT_STREAM_DESCRIPTOR_FORMAT_BITS_PER_SAMPLE_16= 0x1,
4434 OUTPUT_STREAM_DESCRIPTOR_FORMAT_BITS_PER_SAMPLE_20= 0x2,
4435 OUTPUT_STREAM_DESCRIPTOR_FORMAT_BITS_PER_SAMPLE_24= 0x3,
4436 OUTPUT_STREAM_DESCRIPTOR_FORMAT_BITS_PER_SAMPLE_32_RESERVED= 0x4,
4437 OUTPUT_STREAM_DESCRIPTOR_FORMAT_BITS_PER_SAMPLE_RESERVED= 0x5,
4438} OUTPUT_STREAM_DESCRIPTOR_FORMAT_BITS_PER_SAMPLE;
4439typedef enum OUTPUT_STREAM_DESCRIPTOR_FORMAT_NUMBER_OF_CHANNELS {
4440 OUTPUT_STREAM_DESCRIPTOR_FORMAT_NUMBER_OF_CHANNELS_1= 0x0,
4441 OUTPUT_STREAM_DESCRIPTOR_FORMAT_NUMBER_OF_CHANNELS_2= 0x1,
4442 OUTPUT_STREAM_DESCRIPTOR_FORMAT_NUMBER_OF_CHANNELS_3= 0x2,
4443 OUTPUT_STREAM_DESCRIPTOR_FORMAT_NUMBER_OF_CHANNELS_4= 0x3,
4444 OUTPUT_STREAM_DESCRIPTOR_FORMAT_NUMBER_OF_CHANNELS_5= 0x4,
4445 OUTPUT_STREAM_DESCRIPTOR_FORMAT_NUMBER_OF_CHANNELS_6= 0x5,
4446 OUTPUT_STREAM_DESCRIPTOR_FORMAT_NUMBER_OF_CHANNELS_7= 0x6,
4447 OUTPUT_STREAM_DESCRIPTOR_FORMAT_NUMBER_OF_CHANNELS_8= 0x7,
4448 OUTPUT_STREAM_DESCRIPTOR_FORMAT_NUMBER_OF_CHANNELS_9_RESERVED= 0x8,
4449 OUTPUT_STREAM_DESCRIPTOR_FORMAT_NUMBER_OF_CHANNELS_10_RESERVED= 0x9,
4450 OUTPUT_STREAM_DESCRIPTOR_FORMAT_NUMBER_OF_CHANNELS_11_RESERVED= 0xa,
4451 OUTPUT_STREAM_DESCRIPTOR_FORMAT_NUMBER_OF_CHANNELS_12_RESERVED= 0xb,
4452 OUTPUT_STREAM_DESCRIPTOR_FORMAT_NUMBER_OF_CHANNELS_13_RESERVED= 0xc,
4453 OUTPUT_STREAM_DESCRIPTOR_FORMAT_NUMBER_OF_CHANNELS_14_RESERVED= 0xd,
4454 OUTPUT_STREAM_DESCRIPTOR_FORMAT_NUMBER_OF_CHANNELS_15_RESERVED= 0xe,
4455 OUTPUT_STREAM_DESCRIPTOR_FORMAT_NUMBER_OF_CHANNELS_16_RESERVED= 0xf,
4456} OUTPUT_STREAM_DESCRIPTOR_FORMAT_NUMBER_OF_CHANNELS;
4457typedef enum AZALIA_F2_CODEC_CONVERTER_CONTROL_CONVERTER_FORMAT_STREAM_TYPE {
4458 AZALIA_F2_CODEC_CONVERTER_CONTROL_CONVERTER_FORMAT_STREAM_TYPE_PCM= 0x0,
4459 AZALIA_F2_CODEC_CONVERTER_CONTROL_CONVERTER_FORMAT_STREAM_TYPE_NOT_PCM= 0x1,
4460} AZALIA_F2_CODEC_CONVERTER_CONTROL_CONVERTER_FORMAT_STREAM_TYPE;
4461typedef enum AZALIA_F2_CODEC_CONVERTER_CONTROL_CONVERTER_FORMAT_SAMPLE_BASE_RATE {
4462 AZALIA_F2_CODEC_CONVERTER_CONTROL_CONVERTER_FORMAT_SAMPLE_BASE_RATE_48KHZ= 0x0,
4463 AZALIA_F2_CODEC_CONVERTER_CONTROL_CONVERTER_FORMAT_SAMPLE_BASE_RATE_44P1KHZ= 0x1,
4464} AZALIA_F2_CODEC_CONVERTER_CONTROL_CONVERTER_FORMAT_SAMPLE_BASE_RATE;
4465typedef enum AZALIA_F2_CODEC_CONVERTER_CONTROL_CONVERTER_FORMAT_SAMPLE_BASE_MULTIPLE {
4466 AZALIA_F2_CODEC_CONVERTER_CONTROL_CONVERTER_FORMAT_SAMPLE_BASE_MULTIPLE_BY1= 0x0,
4467 AZALIA_F2_CODEC_CONVERTER_CONTROL_CONVERTER_FORMAT_SAMPLE_BASE_MULTIPLE_BY2= 0x1,
4468 AZALIA_F2_CODEC_CONVERTER_CONTROL_CONVERTER_FORMAT_SAMPLE_BASE_MULTIPLE_BY3_RESERVED= 0x2,
4469 AZALIA_F2_CODEC_CONVERTER_CONTROL_CONVERTER_FORMAT_SAMPLE_BASE_MULTIPLE_BY4= 0x3,
4470 AZALIA_F2_CODEC_CONVERTER_CONTROL_CONVERTER_FORMAT_SAMPLE_BASE_MULTIPLE_RESERVED= 0x4,
4471} AZALIA_F2_CODEC_CONVERTER_CONTROL_CONVERTER_FORMAT_SAMPLE_BASE_MULTIPLE;
4472typedef enum AZALIA_F2_CODEC_CONVERTER_CONTROL_CONVERTER_FORMAT_SAMPLE_BASE_DIVISOR {
4473 AZALIA_F2_CODEC_CONVERTER_CONTROL_CONVERTER_FORMAT_SAMPLE_BASE_DIVISOR_BY1= 0x0,
4474 AZALIA_F2_CODEC_CONVERTER_CONTROL_CONVERTER_FORMAT_SAMPLE_BASE_DIVISOR_BY2_RESERVED= 0x1,
4475 AZALIA_F2_CODEC_CONVERTER_CONTROL_CONVERTER_FORMAT_SAMPLE_BASE_DIVISOR_BY3= 0x2,
4476 AZALIA_F2_CODEC_CONVERTER_CONTROL_CONVERTER_FORMAT_SAMPLE_BASE_DIVISOR_BY4_RESERVED= 0x3,
4477 AZALIA_F2_CODEC_CONVERTER_CONTROL_CONVERTER_FORMAT_SAMPLE_BASE_DIVISOR_BY5_RESERVED= 0x4,
4478 AZALIA_F2_CODEC_CONVERTER_CONTROL_CONVERTER_FORMAT_SAMPLE_BASE_DIVISOR_BY6_RESERVED= 0x5,
4479 AZALIA_F2_CODEC_CONVERTER_CONTROL_CONVERTER_FORMAT_SAMPLE_BASE_DIVISOR_BY7_RESERVED= 0x6,
4480 AZALIA_F2_CODEC_CONVERTER_CONTROL_CONVERTER_FORMAT_SAMPLE_BASE_DIVISOR_BY8_RESERVED= 0x7,
4481} AZALIA_F2_CODEC_CONVERTER_CONTROL_CONVERTER_FORMAT_SAMPLE_BASE_DIVISOR;
4482typedef enum AZALIA_F2_CODEC_CONVERTER_CONTROL_CONVERTER_FORMAT_BITS_PER_SAMPLE {
4483 AZALIA_F2_CODEC_CONVERTER_CONTROL_CONVERTER_FORMAT_BITS_PER_SAMPLE_8_RESERVED= 0x0,
4484 AZALIA_F2_CODEC_CONVERTER_CONTROL_CONVERTER_FORMAT_BITS_PER_SAMPLE_16= 0x1,
4485 AZALIA_F2_CODEC_CONVERTER_CONTROL_CONVERTER_FORMAT_BITS_PER_SAMPLE_20= 0x2,
4486 AZALIA_F2_CODEC_CONVERTER_CONTROL_CONVERTER_FORMAT_BITS_PER_SAMPLE_24= 0x3,
4487 AZALIA_F2_CODEC_CONVERTER_CONTROL_CONVERTER_FORMAT_BITS_PER_SAMPLE_32_RESERVED= 0x4,
4488 AZALIA_F2_CODEC_CONVERTER_CONTROL_CONVERTER_FORMAT_BITS_PER_SAMPLE_RESERVED= 0x5,
4489} AZALIA_F2_CODEC_CONVERTER_CONTROL_CONVERTER_FORMAT_BITS_PER_SAMPLE;
4490typedef enum AZALIA_F2_CODEC_CONVERTER_CONTROL_CONVERTER_FORMAT_NUMBER_OF_CHANNELS {
4491 AZALIA_F2_CODEC_CONVERTER_CONTROL_CONVERTER_FORMAT_NUMBER_OF_CHANNELS_1= 0x0,
4492 AZALIA_F2_CODEC_CONVERTER_CONTROL_CONVERTER_FORMAT_NUMBER_OF_CHANNELS_2= 0x1,
4493 AZALIA_F2_CODEC_CONVERTER_CONTROL_CONVERTER_FORMAT_NUMBER_OF_CHANNELS_3= 0x2,
4494 AZALIA_F2_CODEC_CONVERTER_CONTROL_CONVERTER_FORMAT_NUMBER_OF_CHANNELS_4= 0x3,
4495 AZALIA_F2_CODEC_CONVERTER_CONTROL_CONVERTER_FORMAT_NUMBER_OF_CHANNELS_5= 0x4,
4496 AZALIA_F2_CODEC_CONVERTER_CONTROL_CONVERTER_FORMAT_NUMBER_OF_CHANNELS_6= 0x5,
4497 AZALIA_F2_CODEC_CONVERTER_CONTROL_CONVERTER_FORMAT_NUMBER_OF_CHANNELS_7= 0x6,
4498 AZALIA_F2_CODEC_CONVERTER_CONTROL_CONVERTER_FORMAT_NUMBER_OF_CHANNELS_8= 0x7,
4499 AZALIA_F2_CODEC_CONVERTER_CONTROL_CONVERTER_FORMAT_NUMBER_OF_CHANNELS_RESERVED= 0x8,
4500} AZALIA_F2_CODEC_CONVERTER_CONTROL_CONVERTER_FORMAT_NUMBER_OF_CHANNELS;
4501typedef enum AZALIA_F2_CODEC_CONVERTER_CONTROL_DIGITAL_CONVERTER_L {
4502 AZALIA_F2_CODEC_CONVERTER_CONTROL_DIGITAL_CONVERTER_L_BIT7_NOT_SET= 0x0,
4503 AZALIA_F2_CODEC_CONVERTER_CONTROL_DIGITAL_CONVERTER_L_BIT7_IS_SET= 0x1,
4504} AZALIA_F2_CODEC_CONVERTER_CONTROL_DIGITAL_CONVERTER_L;
4505typedef enum AZALIA_F2_CODEC_CONVERTER_CONTROL_DIGITAL_CONVERTER_PRO {
4506 AZALIA_F2_CODEC_CONVERTER_CONTROL_DIGITAL_CONVERTER_PRO_BIT_A_NOT_SET= 0x0,
4507 AZALIA_F2_CODEC_CONVERTER_CONTROL_DIGITAL_CONVERTER_PRO_BIT_A_IS_SET= 0x1,
4508} AZALIA_F2_CODEC_CONVERTER_CONTROL_DIGITAL_CONVERTER_PRO;
4509typedef enum AZALIA_F2_CODEC_CONVERTER_CONTROL_DIGITAL_CONVERTER_NON_AUDIO {
4510 AZALIA_F2_CODEC_CONVERTER_CONTROL_DIGITAL_CONVERTER_NON_AUDIO_BIT_B_NOT_SET= 0x0,
4511 AZALIA_F2_CODEC_CONVERTER_CONTROL_DIGITAL_CONVERTER_NON_AUDIO_BIT_B_IS_SET= 0x1,
4512} AZALIA_F2_CODEC_CONVERTER_CONTROL_DIGITAL_CONVERTER_NON_AUDIO;
4513typedef enum AZALIA_F2_CODEC_CONVERTER_CONTROL_DIGITAL_CONVERTER_COPY {
4514 AZALIA_F2_CODEC_CONVERTER_CONTROL_DIGITAL_CONVERTER_COPY_BIT_C_IS_SET= 0x0,
4515 AZALIA_F2_CODEC_CONVERTER_CONTROL_DIGITAL_CONVERTER_COPY_BIT_C_NOT_SET= 0x1,
4516} AZALIA_F2_CODEC_CONVERTER_CONTROL_DIGITAL_CONVERTER_COPY;
4517typedef enum AZALIA_F2_CODEC_CONVERTER_CONTROL_DIGITAL_CONVERTER_PRE {
4518 AZALIA_F2_CODEC_CONVERTER_CONTROL_DIGITAL_CONVERTER_PRE_LSB_OF_D_NOT_SET= 0x0,
4519 AZALIA_F2_CODEC_CONVERTER_CONTROL_DIGITAL_CONVERTER_PRE_LSB_OF_D_IS_SET= 0x1,
4520} AZALIA_F2_CODEC_CONVERTER_CONTROL_DIGITAL_CONVERTER_PRE;
4521typedef enum AZALIA_F2_CODEC_CONVERTER_CONTROL_DIGITAL_CONVERTER_VCFG {
4522 AZALIA_F2_CODEC_CONVERTER_CONTROL_DIGITAL_CONVERTER_VALIDITY_CFG_NOT_ON= 0x0,
4523 AZALIA_F2_CODEC_CONVERTER_CONTROL_DIGITAL_CONVERTER_VALIDITY_CFG_ON= 0x1,
4524} AZALIA_F2_CODEC_CONVERTER_CONTROL_DIGITAL_CONVERTER_VCFG;
4525typedef enum AZALIA_F2_CODEC_CONVERTER_CONTROL_DIGITAL_CONVERTER_V {
4526 AZALIA_F2_CODEC_CONVERTER_CONTROL_DIGITAL_CONVERTER_V_BIT28_IS_ZERO= 0x0,
4527 AZALIA_F2_CODEC_CONVERTER_CONTROL_DIGITAL_CONVERTER_V_BIT28_IS_ONE= 0x1,
4528} AZALIA_F2_CODEC_CONVERTER_CONTROL_DIGITAL_CONVERTER_V;
4529typedef enum AZALIA_F2_CODEC_CONVERTER_CONTROL_DIGITAL_CONVERTER_DIGEN {
4530 AZALIA_F2_CODEC_CONVERTER_CONTROL_DIGITAL_CONVERTER_DIGEN_DIGITAL_TRANSMISSION_DISABLED= 0x0,
4531 AZALIA_F2_CODEC_CONVERTER_CONTROL_DIGITAL_CONVERTER_DIGEN_DIGITAL_TRANSMISSION_ENABLED= 0x1,
4532} AZALIA_F2_CODEC_CONVERTER_CONTROL_DIGITAL_CONVERTER_DIGEN;
4533typedef enum AZALIA_F2_CODEC_CONVERTER_CONTROL_DIGITAL_CONVERTER_3_KEEPALIVE {
4534 AZALIA_F2_CODEC_CONVERTER_CONTROL_DIGITAL_CONVERTER_3_KEEPALIVE_SILENT_STREAM_NOT_ENABLE= 0x0,
4535 AZALIA_F2_CODEC_CONVERTER_CONTROL_DIGITAL_CONVERTER_3_KEEPALIVE_SILENT_STREAM_ENABLE= 0x1,
4536} AZALIA_F2_CODEC_CONVERTER_CONTROL_DIGITAL_CONVERTER_3_KEEPALIVE;
4537typedef enum AZALIA_F2_CODEC_PIN_CONTROL_WIDGET_CONTROL_OUT_ENABLE {
4538 AZALIA_F2_CODEC_PIN_CONTROL_WIDGET_CONTROL_OUT_ENABLE_PIN_SHUT_OFF= 0x0,
4539 AZALIA_F2_CODEC_PIN_CONTROL_WIDGET_CONTROL_OUT_ENABLE_PIN_DRIVEN= 0x1,
4540} AZALIA_F2_CODEC_PIN_CONTROL_WIDGET_CONTROL_OUT_ENABLE;
4541typedef enum AZALIA_F2_CODEC_PIN_CONTROL_UNSOLICITED_RESPONSE_ENABLE {
4542 AZALIA_F2_CODEC_PIN_CONTROL_UNSOLICITED_RESPONSE_DISABLED= 0x0,
4543 AZALIA_F2_CODEC_PIN_CONTROL_UNSOLICITED_RESPONSE_ENABLED= 0x1,
4544} AZALIA_F2_CODEC_PIN_CONTROL_UNSOLICITED_RESPONSE_ENABLE;
4545typedef enum AZALIA_F2_CODEC_PIN_CONTROL_DOWN_MIX_INFO_DOWN_MIX_INHIBIT {
4546 AZALIA_F2_CODEC_PIN_CONTROL_DOWN_MIX_NO_INFO_OR_PERMITTED= 0x0,
4547 AZALIA_F2_CODEC_PIN_CONTROL_DOWN_MIX_FORBIDDEN = 0x1,
4548} AZALIA_F2_CODEC_PIN_CONTROL_DOWN_MIX_INFO_DOWN_MIX_INHIBIT;
4549typedef enum AZALIA_F2_CODEC_PIN_CONTROL_MULTICHANNEL01_ENABLE_MULTICHANNEL01_MUTE {
4550 AZALIA_F2_CODEC_PIN_CONTROL_MULTICHANNEL01_ENABLE_MULTICHANNEL01_NOT_MUTED= 0x0,
4551 AZALIA_F2_CODEC_PIN_CONTROL_MULTICHANNEL01_ENABLE_MULTICHANNEL01_MUTED= 0x1,
4552} AZALIA_F2_CODEC_PIN_CONTROL_MULTICHANNEL01_ENABLE_MULTICHANNEL01_MUTE;
4553typedef enum AZALIA_F2_CODEC_PIN_CONTROL_MULTICHANNEL23_ENABLE_MULTICHANNEL23_MUTE {
4554 AZALIA_F2_CODEC_PIN_CONTROL_MULTICHANNEL23_ENABLE_MULTICHANNEL23_NOT_MUTED= 0x0,
4555 AZALIA_F2_CODEC_PIN_CONTROL_MULTICHANNEL23_ENABLE_MULTICHANNEL23_MUTED= 0x1,
4556} AZALIA_F2_CODEC_PIN_CONTROL_MULTICHANNEL23_ENABLE_MULTICHANNEL23_MUTE;
4557typedef enum AZALIA_F2_CODEC_PIN_CONTROL_MULTICHANNEL45_ENABLE_MULTICHANNEL45_MUTE {
4558 AZALIA_F2_CODEC_PIN_CONTROL_MULTICHANNEL45_ENABLE_MULTICHANNEL45_NOT_MUTED= 0x0,
4559 AZALIA_F2_CODEC_PIN_CONTROL_MULTICHANNEL45_ENABLE_MULTICHANNEL45_MUTED= 0x1,
4560} AZALIA_F2_CODEC_PIN_CONTROL_MULTICHANNEL45_ENABLE_MULTICHANNEL45_MUTE;
4561typedef enum AZALIA_F2_CODEC_PIN_CONTROL_MULTICHANNEL67_ENABLE_MULTICHANNEL67_MUTE {
4562 AZALIA_F2_CODEC_PIN_CONTROL_MULTICHANNEL67_ENABLE_MULTICHANNEL67_NOT_MUTED= 0x0,
4563 AZALIA_F2_CODEC_PIN_CONTROL_MULTICHANNEL67_ENABLE_MULTICHANNEL67_MUTED= 0x1,
4564} AZALIA_F2_CODEC_PIN_CONTROL_MULTICHANNEL67_ENABLE_MULTICHANNEL67_MUTE;
4565typedef enum AZALIA_F2_CODEC_PIN_CONTROL_MULTICHANNEL1_ENABLE_MULTICHANNEL1_MUTE {
4566 AZALIA_F2_CODEC_PIN_CONTROL_MULTICHANNEL1_ENABLE_MULTICHANNEL1_NOT_MUTED= 0x0,
4567 AZALIA_F2_CODEC_PIN_CONTROL_MULTICHANNEL1_ENABLE_MULTICHANNEL1_MUTED= 0x1,
4568} AZALIA_F2_CODEC_PIN_CONTROL_MULTICHANNEL1_ENABLE_MULTICHANNEL1_MUTE;
4569typedef enum AZALIA_F2_CODEC_PIN_CONTROL_MULTICHANNEL3_ENABLE_MULTICHANNEL3_MUTE {
4570 AZALIA_F2_CODEC_PIN_CONTROL_MULTICHANNEL3_ENABLE_MULTICHANNEL3_NOT_MUTED= 0x0,
4571 AZALIA_F2_CODEC_PIN_CONTROL_MULTICHANNEL3_ENABLE_MULTICHANNEL3_MUTED= 0x1,
4572} AZALIA_F2_CODEC_PIN_CONTROL_MULTICHANNEL3_ENABLE_MULTICHANNEL3_MUTE;
4573typedef enum AZALIA_F2_CODEC_PIN_CONTROL_MULTICHANNEL5_ENABLE_MULTICHANNEL5_MUTE {
4574 AZALIA_F2_CODEC_PIN_CONTROL_MULTICHANNEL5_ENABLE_MULTICHANNEL5_NOT_MUTED= 0x0,
4575 AZALIA_F2_CODEC_PIN_CONTROL_MULTICHANNEL5_ENABLE_MULTICHANNEL5_MUTED= 0x1,
4576} AZALIA_F2_CODEC_PIN_CONTROL_MULTICHANNEL5_ENABLE_MULTICHANNEL5_MUTE;
4577typedef enum AZALIA_F2_CODEC_PIN_CONTROL_MULTICHANNEL7_ENABLE_MULTICHANNEL7_MUTE {
4578 AZALIA_F2_CODEC_PIN_CONTROL_MULTICHANNEL7_ENABLE_MULTICHANNEL7_NOT_MUTED= 0x0,
4579 AZALIA_F2_CODEC_PIN_CONTROL_MULTICHANNEL7_ENABLE_MULTICHANNEL7_MUTED= 0x1,
4580} AZALIA_F2_CODEC_PIN_CONTROL_MULTICHANNEL7_ENABLE_MULTICHANNEL7_MUTE;
4581typedef enum AZALIA_F2_CODEC_PIN_CONTROL_MULTICHANNEL_MODE_MULTICHANNEL_MODE {
4582 AZALIA_F2_CODEC_PIN_CONTROL_MULTICHANNEL_MODE_MULTICHANNEL_PAIR_MODE= 0x0,
4583 AZALIA_F2_CODEC_PIN_CONTROL_MULTICHANNEL_MODE_MULTICHANNEL_SINGLE_MODE= 0x1,
4584} AZALIA_F2_CODEC_PIN_CONTROL_MULTICHANNEL_MODE_MULTICHANNEL_MODE;
4585typedef enum AZ_LATENCY_COUNTER_CONTROL {
4586 AZ_LATENCY_COUNTER_NO_RESET = 0x0,
4587 AZ_LATENCY_COUNTER_RESET_DONE = 0x1,
4588} AZ_LATENCY_COUNTER_CONTROL;
4589typedef enum AZALIA_F0_CODEC_CONVERTER_PARAMETER_AUDIO_WIDGET_CAPABILITIES_TYPE {
4590 AZALIA_F0_CODEC_CONVERTER_PARAMETER_AUDIO_WIDGET_CAPABILITIES_TYPE_OUTPUT_CONVERTER_RESERVED= 0x0,
4591 AZALIA_F0_CODEC_CONVERTER_PARAMETER_AUDIO_WIDGET_CAPABILITIES_TYPE_INPUT_CONVERTER_RESERVED= 0x1,
4592 AZALIA_F0_CODEC_CONVERTER_PARAMETER_AUDIO_WIDGET_CAPABILITIES_TYPE_MIXER_RESERVED= 0x2,
4593 AZALIA_F0_CODEC_CONVERTER_PARAMETER_AUDIO_WIDGET_CAPABILITIES_TYPE_SELECTOR_RESERVED= 0x3,
4594 AZALIA_F0_CODEC_CONVERTER_PARAMETER_AUDIO_WIDGET_CAPABILITIES_TYPE_PIN_RESERVED= 0x4,
4595 AZALIA_F0_CODEC_CONVERTER_PARAMETER_AUDIO_WIDGET_CAPABILITIES_TYPE_POWER_WIDGET_RESERVED= 0x5,
4596 AZALIA_F0_CODEC_CONVERTER_PARAMETER_AUDIO_WIDGET_CAPABILITIES_TYPE_VOLUME_KNOB_RESERVED= 0x6,
4597 AZALIA_F0_CODEC_CONVERTER_PARAMETER_AUDIO_WIDGET_CAPABILITIES_TYPE_BEEP_GENERATOR_RESERVED= 0x7,
4598 AZALIA_F0_CODEC_CONVERTER_PARAMETER_AUDIO_WIDGET_CAPABILITIES_TYPE_RESERVED_RESERVED= 0x8,
4599 AZALIA_F0_CODEC_CONVERTER_PARAMETER_AUDIO_WIDGET_CAPABILITIES_TYPE_VENDOR_DEFINED_RESERVED= 0x9,
4600} AZALIA_F0_CODEC_CONVERTER_PARAMETER_AUDIO_WIDGET_CAPABILITIES_TYPE;
4601typedef enum AZALIA_F0_CODEC_CONVERTER_PARAMETER_AUDIO_WIDGET_CAPABILITIES_LR_SWAP {
4602 AZALIA_F0_CODEC_CONVERTER_PARAMETER_AUDIO_WIDGET_CAPABILITIES_NO_LR_SWAP_CAPABILITY= 0x0,
4603 AZALIA_F0_CODEC_CONVERTER_PARAMETER_AUDIO_WIDGET_CAPABILITIES_HAVE_LR_SWAP_CAPABILITY= 0x1,
4604} AZALIA_F0_CODEC_CONVERTER_PARAMETER_AUDIO_WIDGET_CAPABILITIES_LR_SWAP;
4605typedef enum AZALIA_F0_CODEC_CONVERTER_PARAMETER_AUDIO_WIDGET_CAPABILITIES_POWER_CONTROL {
4606 AZALIA_F0_CODEC_CONVERTER_PARAMETER_AUDIO_WIDGET_CAPABILITIES_NO_POWER_CONTROL_CAPABILITY= 0x0,
4607 AZALIA_F0_CODEC_CONVERTER_PARAMETER_AUDIO_WIDGET_CAPABILITIES_HAVE_POWER_CONTROL_CAPABILITY= 0x1,
4608} AZALIA_F0_CODEC_CONVERTER_PARAMETER_AUDIO_WIDGET_CAPABILITIES_POWER_CONTROL;
4609typedef enum AZALIA_F0_CODEC_CONVERTER_PARAMETER_AUDIO_WIDGET_CAPABILITIES_DIGITAL {
4610 AZALIA_F0_CODEC_CONVERTER_PARAMETER_AUDIO_WIDGET_CAPABILITIES_IS_ANALOG= 0x0,
4611 AZALIA_F0_CODEC_CONVERTER_PARAMETER_AUDIO_WIDGET_CAPABILITIES_IS_DIGITAL= 0x1,
4612} AZALIA_F0_CODEC_CONVERTER_PARAMETER_AUDIO_WIDGET_CAPABILITIES_DIGITAL;
4613typedef enum AZALIA_F0_CODEC_CONVERTER_PARAMETER_AUDIO_WIDGET_CAPABILITIES_CONNECTION_LIST {
4614 AZALIA_F0_CODEC_CONVERTER_PARAMETER_AUDIO_WIDGET_CAPABILITIES_NO_CONNECTION_LIST= 0x0,
4615 AZALIA_F0_CODEC_CONVERTER_PARAMETER_AUDIO_WIDGET_CAPABILITIES_HAVE_CONNECTION_LIST= 0x1,
4616} AZALIA_F0_CODEC_CONVERTER_PARAMETER_AUDIO_WIDGET_CAPABILITIES_CONNECTION_LIST;
4617typedef enum AZALIA_F0_CODEC_CONVERTER_PARAMETER_AUDIO_WIDGET_CAPABILITIES_UNSOLICITED_RESPONSE_CAPABILITY {
4618 AZALIA_F0_CODEC_CONVERTER_PARAMETER_AUDIO_WIDGET_CAPABILITIES_NO_UNSOLICITED_RESPONSE_CAPABILITY= 0x0,
4619 AZALIA_F0_CODEC_CONVERTER_PARAMETER_AUDIO_WIDGET_CAPABILITIES_HAVE_UNSOLICITED_RESPONSE_CAPABILITY= 0x1,
4620} AZALIA_F0_CODEC_CONVERTER_PARAMETER_AUDIO_WIDGET_CAPABILITIES_UNSOLICITED_RESPONSE_CAPABILITY;
4621typedef enum AZALIA_F0_CODEC_CONVERTER_PARAMETER_AUDIO_WIDGET_CAPABILITIES_PROCESSING_WIDGET {
4622 AZALIA_F0_CODEC_CONVERTER_PARAMETER_AUDIO_WIDGET_CAPABILITIES_PROCESSING_WIDGET_NO_PROCESSING_CAPABILITIES= 0x0,
4623 AZALIA_F0_CODEC_CONVERTER_PARAMETER_AUDIO_WIDGET_CAPABILITIES_PROCESSING_WIDGET_HAVE_PROCESSING_CAPABILITIES= 0x1,
4624} AZALIA_F0_CODEC_CONVERTER_PARAMETER_AUDIO_WIDGET_CAPABILITIES_PROCESSING_WIDGET;
4625typedef enum AZALIA_F0_CODEC_CONVERTER_PARAMETER_AUDIO_WIDGET_CAPABILITIES_STRIPE {
4626 AZALIA_F0_CODEC_CONVERTER_PARAMETER_AUDIO_WIDGET_CAPABILITIES_NO_SUPPORT_STRIPING= 0x0,
4627 AZALIA_F0_CODEC_CONVERTER_PARAMETER_AUDIO_WIDGET_CAPABILITIES_SUPPORT_STRIPING= 0x1,
4628} AZALIA_F0_CODEC_CONVERTER_PARAMETER_AUDIO_WIDGET_CAPABILITIES_STRIPE;
4629typedef enum AZALIA_F0_CODEC_CONVERTER_PARAMETER_AUDIO_WIDGET_CAPABILITIES_FORMAT_OVERRIDE {
4630 AZALIA_F0_CODEC_CONVERTER_PARAMETER_AUDIO_WIDGET_CAPABILITIES_NO_FORMAT_OVERRIDE= 0x0,
4631 AZALIA_F0_CODEC_CONVERTER_PARAMETER_AUDIO_WIDGET_CAPABILITIES_SUPPORT_FORMAT_OVERRIDE= 0x1,
4632} AZALIA_F0_CODEC_CONVERTER_PARAMETER_AUDIO_WIDGET_CAPABILITIES_FORMAT_OVERRIDE;
4633typedef enum AZALIA_F0_CODEC_CONVERTER_PARAMETER_AUDIO_WIDGET_CAPABILITIES_AMPLIFIER_PARAMETER_OVERRIDE {
4634 AZALIA_F0_CODEC_CONVERTER_PARAMETER_AUDIO_WIDGET_CAPABILITIES_NO_AMPLIFIER_PARAMETER= 0x0,
4635 AZALIA_F0_CODEC_CONVERTER_PARAMETER_AUDIO_WIDGET_CAPABILITIES_HAVE_AMPLIFIER_PARAMETER_OVERRIDE= 0x1,
4636} AZALIA_F0_CODEC_CONVERTER_PARAMETER_AUDIO_WIDGET_CAPABILITIES_AMPLIFIER_PARAMETER_OVERRIDE;
4637typedef enum AZALIA_F0_CODEC_CONVERTER_PARAMETER_AUDIO_WIDGET_CAPABILITIES_OUTPUT_AMPLIFIER_PRESENT {
4638 AZALIA_F0_CODEC_CONVERTER_PARAMETER_AUDIO_WIDGET_CAPABILITIES_NO_OUTPUT_AMPLIFIER= 0x0,
4639 AZALIA_F0_CODEC_CONVERTER_PARAMETER_AUDIO_WIDGET_CAPABILITIES_HAVE_OUTPUT_AMPLIFIER= 0x1,
4640} AZALIA_F0_CODEC_CONVERTER_PARAMETER_AUDIO_WIDGET_CAPABILITIES_OUTPUT_AMPLIFIER_PRESENT;
4641typedef enum AZALIA_F0_CODEC_CONVERTER_PARAMETER_AUDIO_WIDGET_CAPABILITIES_INPUT_AMPLIFIER_PRESENT {
4642 AZALIA_F0_CODEC_CONVERTER_PARAMETER_AUDIO_WIDGET_CAPABILITIES_NO_INPUT_AMPLIFIER= 0x0,
4643 AZALIA_F0_CODEC_CONVERTER_PARAMETER_AUDIO_WIDGET_CAPABILITIES_HAVE_INPUT_AMPLIFIER= 0x1,
4644} AZALIA_F0_CODEC_CONVERTER_PARAMETER_AUDIO_WIDGET_CAPABILITIES_INPUT_AMPLIFIER_PRESENT;
4645typedef enum AZALIA_F0_CODEC_CONVERTER_PARAMETER_AUDIO_WIDGET_CAPABILITIES_AUDIO_CHANNEL_CAPABILITIES {
4646 AZALIA_F0_CODEC_CONVERTER_PARAMETER_AUDIO_WIDGET_CAPABILITIES_AUDIO_CHANNEL_CAPABILITIES_MONOPHONIC= 0x0,
4647 AZALIA_F0_CODEC_CONVERTER_PARAMETER_AUDIO_WIDGET_CAPABILITIES_AUDIO_CHANNEL_CAPABILITIES_STEREO= 0x1,
4648} AZALIA_F0_CODEC_CONVERTER_PARAMETER_AUDIO_WIDGET_CAPABILITIES_AUDIO_CHANNEL_CAPABILITIES;
4649typedef enum AZALIA_F0_CODEC_PIN_PARAMETER_AUDIO_WIDGET_CAPABILITIES_TYPE {
4650 AZALIA_F0_CODEC_PIN_PARAMETER_AUDIO_WIDGET_CAPABILITIES_TYPE_OUTPUT_CONVERTER_RESERVED= 0x0,
4651 AZALIA_F0_CODEC_PIN_PARAMETER_AUDIO_WIDGET_CAPABILITIES_TYPE_INPUT_CONVERTER_RESERVED= 0x1,
4652 AZALIA_F0_CODEC_PIN_PARAMETER_AUDIO_WIDGET_CAPABILITIES_TYPE_MIXER_RESERVED= 0x2,
4653 AZALIA_F0_CODEC_PIN_PARAMETER_AUDIO_WIDGET_CAPABILITIES_TYPE_SELECTOR_RESERVED= 0x3,
4654 AZALIA_F0_CODEC_PIN_PARAMETER_AUDIO_WIDGET_CAPABILITIES_TYPE_PIN_RESERVED= 0x4,
4655 AZALIA_F0_CODEC_PIN_PARAMETER_AUDIO_WIDGET_CAPABILITIES_TYPE_POWER_WIDGET_RESERVED= 0x5,
4656 AZALIA_F0_CODEC_PIN_PARAMETER_AUDIO_WIDGET_CAPABILITIES_TYPE_VOLUME_KNOB_RESERVED= 0x6,
4657 AZALIA_F0_CODEC_PIN_PARAMETER_AUDIO_WIDGET_CAPABILITIES_TYPE_BEEP_GENERATOR_RESERVED= 0x7,
4658 AZALIA_F0_CODEC_PIN_PARAMETER_AUDIO_WIDGET_CAPABILITIES_TYPE_RESERVED_RESERVED= 0x8,
4659 AZALIA_F0_CODEC_PIN_PARAMETER_AUDIO_WIDGET_CAPABILITIES_TYPE_VENDOR_DEFINED_RESERVED= 0x9,
4660} AZALIA_F0_CODEC_PIN_PARAMETER_AUDIO_WIDGET_CAPABILITIES_TYPE;
4661typedef enum AZALIA_F0_CODEC_PIN_PARAMETER_AUDIO_WIDGET_CAPABILITIES_LR_SWAP {
4662 AZALIA_F0_CODEC_PIN_PARAMETER_AUDIO_WIDGET_CAPABILITIES_NO_LR_SWAP_CAPABILITY= 0x0,
4663 AZALIA_F0_CODEC_PIN_PARAMETER_AUDIO_WIDGET_CAPABILITIES_HAVE_LR_SWAP_CAPABILITY= 0x1,
4664} AZALIA_F0_CODEC_PIN_PARAMETER_AUDIO_WIDGET_CAPABILITIES_LR_SWAP;
4665typedef enum AZALIA_F0_CODEC_PIN_PARAMETER_AUDIO_WIDGET_CAPABILITIES_POWER_CONTROL {
4666 AZALIA_F0_CODEC_PIN_PARAMETER_AUDIO_WIDGET_CAPABILITIES_NO_POWER_CONTROL_CAPABILITY= 0x0,
4667 AZALIA_F0_CODEC_PIN_PARAMETER_AUDIO_WIDGET_CAPABILITIES_HAVE_POWER_CONTROL_CAPABILITY= 0x1,
4668} AZALIA_F0_CODEC_PIN_PARAMETER_AUDIO_WIDGET_CAPABILITIES_POWER_CONTROL;
4669typedef enum AZALIA_F0_CODEC_PIN_PARAMETER_AUDIO_WIDGET_CAPABILITIES_DIGITAL {
4670 AZALIA_F0_CODEC_PIN_PARAMETER_AUDIO_WIDGET_CAPABILITIES_IS_ANALOG= 0x0,
4671 AZALIA_F0_CODEC_PIN_PARAMETER_AUDIO_WIDGET_CAPABILITIES_IS_DIGITAL= 0x1,
4672} AZALIA_F0_CODEC_PIN_PARAMETER_AUDIO_WIDGET_CAPABILITIES_DIGITAL;
4673typedef enum AZALIA_F0_CODEC_PIN_PARAMETER_AUDIO_WIDGET_CAPABILITIES_CONNECTION_LIST {
4674 AZALIA_F0_CODEC_PIN_PARAMETER_AUDIO_WIDGET_CAPABILITIES_NO_CONNECTION_LIST= 0x0,
4675 AZALIA_F0_CODEC_PIN_PARAMETER_AUDIO_WIDGET_CAPABILITIES_HAVE_CONNECTION_LIST= 0x1,
4676} AZALIA_F0_CODEC_PIN_PARAMETER_AUDIO_WIDGET_CAPABILITIES_CONNECTION_LIST;
4677typedef enum AZALIA_F0_CODEC_PIN_PARAMETER_AUDIO_WIDGET_CAPABILITIES_UNSOLICITED_RESPONSE_CAPABILITY {
4678 AZALIA_F0_CODEC_PIN_PARAMETER_AUDIO_WIDGET_CAPABILITIES_NO_UNSOLICITED_RESPONSE_CAPABILITY= 0x0,
4679 AZALIA_F0_CODEC_PIN_PARAMETER_AUDIO_WIDGET_CAPABILITIES_HAVE_UNSOLICITED_RESPONSE_CAPABILITY= 0x1,
4680} AZALIA_F0_CODEC_PIN_PARAMETER_AUDIO_WIDGET_CAPABILITIES_UNSOLICITED_RESPONSE_CAPABILITY;
4681typedef enum AZALIA_F0_CODEC_PIN_PARAMETER_AUDIO_WIDGET_CAPABILITIES_PROCESSING_WIDGET {
4682 AZALIA_F0_CODEC_PIN_PARAMETER_AUDIO_WIDGET_CAPABILITIES_PROCESSING_WIDGET_NO_PROCESSING_CAPABILITIES= 0x0,
4683 AZALIA_F0_CODEC_PIN_PARAMETER_AUDIO_WIDGET_CAPABILITIES_PROCESSING_WIDGET_HAVE_PROCESSING_CAPABILITIES= 0x1,
4684} AZALIA_F0_CODEC_PIN_PARAMETER_AUDIO_WIDGET_CAPABILITIES_PROCESSING_WIDGET;
4685typedef enum AZALIA_F0_CODEC_PIN_PARAMETER_AUDIO_WIDGET_CAPABILITIES_STRIPE {
4686 AZALIA_F0_CODEC_PIN_PARAMETER_AUDIO_WIDGET_CAPABILITIES_NO_SUPPORT_STRIPING= 0x0,
4687 AZALIA_F0_CODEC_PIN_PARAMETER_AUDIO_WIDGET_CAPABILITIES_SUPPORT_STRIPING= 0x1,
4688} AZALIA_F0_CODEC_PIN_PARAMETER_AUDIO_WIDGET_CAPABILITIES_STRIPE;
4689typedef enum AZALIA_F0_CODEC_PIN_PARAMETER_AUDIO_WIDGET_CAPABILITIES_AMPLIFIER_PARAMETER_OVERRIDE {
4690 AZALIA_F0_CODEC_PIN_PARAMETER_AUDIO_WIDGET_CAPABILITIES_NO_AMPLIFIER_PARAMETER= 0x0,
4691 AZALIA_F0_CODEC_PIN_PARAMETER_AUDIO_WIDGET_CAPABILITIES_HAVE_AMPLIFIER_PARAMETER_OVERRIDE= 0x1,
4692} AZALIA_F0_CODEC_PIN_PARAMETER_AUDIO_WIDGET_CAPABILITIES_AMPLIFIER_PARAMETER_OVERRIDE;
4693typedef enum AZALIA_F0_CODEC_PIN_PARAMETER_AUDIO_WIDGET_CAPABILITIES_OUTPUT_AMPLIFIER_PRESENT {
4694 AZALIA_F0_CODEC_PIN_PARAMETER_AUDIO_WIDGET_CAPABILITIES_NO_OUTPUT_AMPLIFIER= 0x0,
4695 AZALIA_F0_CODEC_PIN_PARAMETER_AUDIO_WIDGET_CAPABILITIES_HAVE_OUTPUT_AMPLIFIER= 0x1,
4696} AZALIA_F0_CODEC_PIN_PARAMETER_AUDIO_WIDGET_CAPABILITIES_OUTPUT_AMPLIFIER_PRESENT;
4697typedef enum AZALIA_F0_CODEC_PIN_PARAMETER_AUDIO_WIDGET_CAPABILITIES_INPUT_AMPLIFIER_PRESENT {
4698 AZALIA_F0_CODEC_PIN_PARAMETER_AUDIO_WIDGET_CAPABILITIES_NO_INPUT_AMPLIFIER_PRESENT= 0x0,
4699 AZALIA_F0_CODEC_PIN_PARAMETER_AUDIO_WIDGET_CAPABILITIES_HAVE_INPUT_AMPLIFIER= 0x1,
4700} AZALIA_F0_CODEC_PIN_PARAMETER_AUDIO_WIDGET_CAPABILITIES_INPUT_AMPLIFIER_PRESENT;
4701typedef enum AZALIA_F0_CODEC_PIN_PARAMETER_CAPABILITIES_EAPD_CAPABLE {
4702 AZALIA_F0_CODEC_PIN_PARAMETER_CAPABILITIES_NO_EAPD_PIN= 0x0,
4703 AZALIA_F0_CODEC_PIN_PARAMETER_CAPABILITIES_HAVE_EAPD_PIN= 0x1,
4704} AZALIA_F0_CODEC_PIN_PARAMETER_CAPABILITIES_EAPD_CAPABLE;
4705typedef enum AZALIA_F0_CODEC_PIN_PARAMETER_CAPABILITIES_BALANCED_I_O_PINS {
4706 AZALIA_F0_CODEC_PIN_PARAMETER_CAPABILITIES_I_O_PINS_ARE_NOT_BALANCED= 0x0,
4707 AZALIA_F0_CODEC_PIN_PARAMETER_CAPABILITIES_I_O_PINS_ARE_BALANCED= 0x1,
4708} AZALIA_F0_CODEC_PIN_PARAMETER_CAPABILITIES_BALANCED_I_O_PINS;
4709typedef enum AZALIA_F0_CODEC_PIN_PARAMETER_CAPABILITIES_INPUT_CAPABLE {
4710 AZALIA_F0_CODEC_PIN_PARAMETER_CAPABILITIES_NO_INPUT_PIN= 0x0,
4711 AZALIA_F0_CODEC_PIN_PARAMETER_CAPABILITIES_HAVE_INPUT_PIN= 0x1,
4712} AZALIA_F0_CODEC_PIN_PARAMETER_CAPABILITIES_INPUT_CAPABLE;
4713typedef enum AZALIA_F0_CODEC_PIN_PARAMETER_CAPABILITIES_OUTPUT_CAPABLE {
4714 AZALIA_F0_CODEC_PIN_PARAMETER_CAPABILITIES_NO_OUTPUT_PIN= 0x0,
4715 AZALIA_F0_CODEC_PIN_PARAMETER_CAPABILITIES_HAVE_OUTPUT_PIN= 0x1,
4716} AZALIA_F0_CODEC_PIN_PARAMETER_CAPABILITIES_OUTPUT_CAPABLE;
4717typedef enum AZALIA_F0_CODEC_PIN_PARAMETER_CAPABILITIES_HEADPHONE_DRIVE_CAPABLE {
4718 AZALIA_F0_CODEC_PIN_PARAMETER_CAPABILITIES_NO_HEADPHONE_DRIVE_CAPABILITY= 0x0,
4719 AZALIA_F0_CODEC_PIN_PARAMETER_CAPABILITIES_HAVE_HEADPHONE_DRIVE_CAPABILITY= 0x1,
4720} AZALIA_F0_CODEC_PIN_PARAMETER_CAPABILITIES_HEADPHONE_DRIVE_CAPABLE;
4721typedef enum AZALIA_F0_CODEC_PIN_PARAMETER_CAPABILITIES_JACK_DETECTION_CAPABILITY {
4722 AZALIA_F0_CODEC_PIN_PARAMETER_CAPABILITIES_NO_JACK_DETECTION_CAPABILITY= 0x0,
4723 AZALIA_F0_CODEC_PIN_PARAMETER_CAPABILITIES_HAVE_JACK_DETECTION_CAPABILITY= 0x1,
4724} AZALIA_F0_CODEC_PIN_PARAMETER_CAPABILITIES_JACK_DETECTION_CAPABILITY;
4725typedef enum AZALIA_F0_CODEC_PIN_PARAMETER_CAPABILITIES_TRIGGER_REQUIRED {
4726 AZALIA_F0_CODEC_PIN_PARAMETER_CAPABILITIES_NO_TRIGGER_REQUIRED_FOR_IMPEDANCE_MEASUREMENT= 0x0,
4727 AZALIA_F0_CODEC_PIN_PARAMETER_CAPABILITIES_TRIGGER_REQUIRED_FOR_IMPEDANCE_MEASUREMENT= 0x1,
4728} AZALIA_F0_CODEC_PIN_PARAMETER_CAPABILITIES_TRIGGER_REQUIRED;
4729typedef enum AZALIA_F0_CODEC_PIN_PARAMETER_CAPABILITIES_IMPEDANCE_SENSE_CAPABLE {
4730 AZALIA_F0_CODEC_PIN_PARAMETER_CAPABILITIES_NO_IMPEDANCE_SENSE_CAPABILITY= 0x0,
4731 AZALIA_F0_CODEC_PIN_PARAMETER_CAPABILITIES_HAVE_IMPEDANCE_SENSE_CAPABILITY= 0x1,
4732} AZALIA_F0_CODEC_PIN_PARAMETER_CAPABILITIES_IMPEDANCE_SENSE_CAPABLE;
4733typedef enum AZALIA_F0_CODEC_PIN_CONTROL_MULTICHANNEL_MODE_MULTICHANNEL_MODE {
4734 AZALIA_F0_CODEC_PIN_CONTROL_MULTICHANNEL_MODE_MULTICHANNEL_PAIR_MODE= 0x0,
4735 AZALIA_F0_CODEC_PIN_CONTROL_MULTICHANNEL_MODE_MULTICHANNEL_SINGLE_MODE= 0x1,
4736} AZALIA_F0_CODEC_PIN_CONTROL_MULTICHANNEL_MODE_MULTICHANNEL_MODE;
4737typedef enum AZALIA_F0_CODEC_PIN_CONTROL_RESPONSE_HBR_HBR_CAPABLE {
4738 AZALIA_F0_CODEC_PIN_CONTROL_RESPONSE_HBR_NO_HBR_CAPABLILITY= 0x0,
4739 AZALIA_F0_CODEC_PIN_CONTROL_RESPONSE_HBR_HAVE_HBR_CAPABLILITY= 0x1,
4740} AZALIA_F0_CODEC_PIN_CONTROL_RESPONSE_HBR_HBR_CAPABLE;
4741typedef enum AZALIA_F0_CODEC_INPUT_CONVERTER_PARAMETER_AUDIO_WIDGET_CAPABILITIES_TYPE {
4742 AZALIA_F0_CODEC_INPUT_CONVERTER_PARAMETER_AUDIO_WIDGET_CAPABILITIES_TYPE_OUTPUT_CONVERTER_RESERVED= 0x0,
4743 AZALIA_F0_CODEC_INPUT_CONVERTER_PARAMETER_AUDIO_WIDGET_CAPABILITIES_TYPE_INPUT_CONVERTER_RESERVED= 0x1,
4744 AZALIA_F0_CODEC_INPUT_CONVERTER_PARAMETER_AUDIO_WIDGET_CAPABILITIES_TYPE_MIXER_RESERVED= 0x2,
4745 AZALIA_F0_CODEC_INPUT_CONVERTER_PARAMETER_AUDIO_WIDGET_CAPABILITIES_TYPE_SELECTOR_RESERVED= 0x3,
4746 AZALIA_F0_CODEC_INPUT_CONVERTER_PARAMETER_AUDIO_WIDGET_CAPABILITIES_TYPE_PIN_RESERVED= 0x4,
4747 AZALIA_F0_CODEC_INPUT_CONVERTER_PARAMETER_AUDIO_WIDGET_CAPABILITIES_TYPE_POWER_WIDGET_RESERVED= 0x5,
4748 AZALIA_F0_CODEC_INPUT_CONVERTER_PARAMETER_AUDIO_WIDGET_CAPABILITIES_TYPE_VOLUME_KNOB_RESERVED= 0x6,
4749 AZALIA_F0_CODEC_INPUT_CONVERTER_PARAMETER_AUDIO_WIDGET_CAPABILITIES_TYPE_BEEP_GENERATOR_RESERVED= 0x7,
4750 AZALIA_F0_CODEC_INPUT_CONVERTER_PARAMETER_AUDIO_WIDGET_CAPABILITIES_TYPE_RESERVED= 0x8,
4751 AZALIA_F0_CODEC_INPUT_CONVERTER_PARAMETER_AUDIO_WIDGET_CAPABILITIES_TYPE_VENDOR_DEFINED_RESERVED= 0x9,
4752} AZALIA_F0_CODEC_INPUT_CONVERTER_PARAMETER_AUDIO_WIDGET_CAPABILITIES_TYPE;
4753typedef enum AZALIA_F0_CODEC_INPUT_CONVERTER_PARAMETER_AUDIO_WIDGET_CAPABILITIES_LR_SWAP {
4754 AZALIA_F0_CODEC_INPUT_CONVERTER_PARAMETER_AUDIO_WIDGET_CAPABILITIES_NO_LR_SWAP_CAPABILITY= 0x0,
4755 AZALIA_F0_CODEC_INPUT_CONVERTER_PARAMETER_AUDIO_WIDGET_CAPABILITIES_HAVE_LR_SWAP_CAPABILITY= 0x1,
4756} AZALIA_F0_CODEC_INPUT_CONVERTER_PARAMETER_AUDIO_WIDGET_CAPABILITIES_LR_SWAP;
4757typedef enum AZALIA_F0_CODEC_INPUT_CONVERTER_PARAMETER_AUDIO_WIDGET_CAPABILITIES_POWER_CONTROL {
4758 AZALIA_F0_CODEC_INPUT_CONVERTER_PARAMETER_AUDIO_WIDGET_CAPABILITIES_NO_POWER_CONTROL_CAPABILITY= 0x0,
4759 AZALIA_F0_CODEC_INPUT_CONVERTER_PARAMETER_AUDIO_WIDGET_CAPABILITIES_HAVE_POWER_CONTROL_CAPABILITY= 0x1,
4760} AZALIA_F0_CODEC_INPUT_CONVERTER_PARAMETER_AUDIO_WIDGET_CAPABILITIES_POWER_CONTROL;
4761typedef enum AZALIA_F0_CODEC_INPUT_CONVERTER_PARAMETER_AUDIO_WIDGET_CAPABILITIES_DIGITAL {
4762 AZALIA_F0_CODEC_INPUT_CONVERTER_PARAMETER_AUDIO_WIDGET_CAPABILITIES_CODEC_CONVERTER0_IS_ANALOG= 0x0,
4763 AZALIA_F0_CODEC_INPUT_CONVERTER_PARAMETER_AUDIO_WIDGET_CAPABILITIES_CODEC_CONVERTER0_IS_DIGITAL= 0x1,
4764} AZALIA_F0_CODEC_INPUT_CONVERTER_PARAMETER_AUDIO_WIDGET_CAPABILITIES_DIGITAL;
4765typedef enum AZALIA_F0_CODEC_INPUT_CONVERTER_PARAMETER_AUDIO_WIDGET_CAPABILITIES_CONNECTION_LIST {
4766 AZALIA_F0_CODEC_INPUT_CONVERTER_PARAMETER_AUDIO_WIDGET_CAPABILITIES_NO_CONNECTION_LIST= 0x0,
4767 AZALIA_F0_CODEC_INPUT_CONVERTER_PARAMETER_AUDIO_WIDGET_CAPABILITIES_HAVE_CONNECTION_LIST= 0x1,
4768} AZALIA_F0_CODEC_INPUT_CONVERTER_PARAMETER_AUDIO_WIDGET_CAPABILITIES_CONNECTION_LIST;
4769typedef enum AZALIA_F0_CODEC_INPUT_CONVERTER_PARAMETER_AUDIO_WIDGET_CAPABILITIES_UNSOLICITED_RESPONSE_CAPABILITY {
4770 AZALIA_F0_CODEC_INPUT_CONVERTER_PARAMETER_AUDIO_WIDGET_CAPABILITIES_NO_UNSOLICITED_RESPONSE_CAPABILITY= 0x0,
4771 AZALIA_F0_CODEC_INPUT_CONVERTER_PARAMETER_AUDIO_WIDGET_CAPABILITIES_HAVE_UNSOLICITED_RESPONSE_CAPABILITY= 0x1,
4772} AZALIA_F0_CODEC_INPUT_CONVERTER_PARAMETER_AUDIO_WIDGET_CAPABILITIES_UNSOLICITED_RESPONSE_CAPABILITY;
4773typedef enum AZALIA_F0_CODEC_INPUT_CONVERTER_PARAMETER_AUDIO_WIDGET_CAPABILITIES_PROCESSING_WIDGET {
4774 AZALIA_F0_CODEC_INPUT_CONVERTER_PARAMETER_AUDIO_WIDGET_CAPABILITIES_PROCESSING_WIDGET_CODEC_CONVERTER0_HAVE_NO_PROCESSING_CAPABILITIES= 0x0,
4775 AZALIA_F0_CODEC_INPUT_CONVERTER_PARAMETER_AUDIO_WIDGET_CAPABILITIES_PROCESSING_WIDGET_CODEC_CONVERTER0_HAVE_PROCESSING_CAPABILITIES= 0x1,
4776} AZALIA_F0_CODEC_INPUT_CONVERTER_PARAMETER_AUDIO_WIDGET_CAPABILITIES_PROCESSING_WIDGET;
4777typedef enum AZALIA_F0_CODEC_INPUT_CONVERTER_PARAMETER_AUDIO_WIDGET_CAPABILITIES_STRIPE {
4778 AZALIA_F0_CODEC_INPUT_CONVERTER_PARAMETER_AUDIO_WIDGET_CAPABILITIES_NOT_SUPPORT_STRIPING= 0x0,
4779 AZALIA_F0_CODEC_INPUT_CONVERTER_PARAMETER_AUDIO_WIDGET_CAPABILITIES_SUPPORT_STRIPING= 0x1,
4780} AZALIA_F0_CODEC_INPUT_CONVERTER_PARAMETER_AUDIO_WIDGET_CAPABILITIES_STRIPE;
4781typedef enum AZALIA_F0_CODEC_INPUT_CONVERTER_PARAMETER_AUDIO_WIDGET_CAPABILITIES_FORMAT_OVERRIDE {
4782 AZALIA_F0_CODEC_INPUT_CONVERTER_PARAMETER_AUDIO_WIDGET_CAPABILITIES_NO_FORMAT_OVERRIDE= 0x0,
4783 AZALIA_F0_CODEC_INPUT_CONVERTER_PARAMETER_AUDIO_WIDGET_CAPABILITIES_HAVE_FORMAT_OVERRIDE= 0x1,
4784} AZALIA_F0_CODEC_INPUT_CONVERTER_PARAMETER_AUDIO_WIDGET_CAPABILITIES_FORMAT_OVERRIDE;
4785typedef enum AZALIA_F0_CODEC_INPUT_CONVERTER_PARAMETER_AUDIO_WIDGET_CAPABILITIES_AMPLIFIER_PARAMETER_OVERRIDE {
4786 AZALIA_F0_CODEC_INPUT_CONVERTER_PARAMETER_AUDIO_WIDGET_CAPABILITIES_NO_AMPLIFIER_PARAMETER= 0x0,
4787 AZALIA_F0_CODEC_INPUT_CONVERTER_PARAMETER_AUDIO_WIDGET_CAPABILITIES_HAVE_AMPLIFIER_PARAMETER= 0x1,
4788} AZALIA_F0_CODEC_INPUT_CONVERTER_PARAMETER_AUDIO_WIDGET_CAPABILITIES_AMPLIFIER_PARAMETER_OVERRIDE;
4789typedef enum AZALIA_F0_CODEC_INPUT_CONVERTER_PARAMETER_AUDIO_WIDGET_CAPABILITIES_OUTPUT_AMPLIFIER_PRESENT {
4790 AZALIA_F0_CODEC_INPUT_CONVERTER_PARAMETER_AUDIO_WIDGET_CAPABILITIES_NO_OUTPUT_AMPLIFIER= 0x0,
4791 AZALIA_F0_CODEC_INPUT_CONVERTER_PARAMETER_AUDIO_WIDGET_CAPABILITIES_HAVE_OUTPUT_AMPLIFIER= 0x1,
4792} AZALIA_F0_CODEC_INPUT_CONVERTER_PARAMETER_AUDIO_WIDGET_CAPABILITIES_OUTPUT_AMPLIFIER_PRESENT;
4793typedef enum AZALIA_F0_CODEC_INPUT_CONVERTER_PARAMETER_AUDIO_WIDGET_CAPABILITIES_INPUT_AMPLIFIER_PRESENT {
4794 AZALIA_F0_CODEC_INPUT_CONVERTER_PARAMETER_AUDIO_WIDGET_CAPABILITIES_NO_INPUT_AMPLIFIER= 0x0,
4795 AZALIA_F0_CODEC_INPUT_CONVERTER_PARAMETER_AUDIO_WIDGET_CAPABILITIES_HAVE_INPUT_AMPLIFIER= 0x1,
4796} AZALIA_F0_CODEC_INPUT_CONVERTER_PARAMETER_AUDIO_WIDGET_CAPABILITIES_INPUT_AMPLIFIER_PRESENT;
4797typedef enum AZALIA_F0_CODEC_INPUT_CONVERTER_PARAMETER_AUDIO_WIDGET_CAPABILITIES_AUDIO_CHANNEL_CAPABILITIES {
4798 AZALIA_F0_CODEC_INPUT_CONVERTER_PARAMETER_AUDIO_WIDGET_CAPABILITIES_AUDIO_CHANNEL_CAPABILITIES_MONOPHONIC= 0x0,
4799 AZALIA_F0_CODEC_INPUT_CONVERTER_PARAMETER_AUDIO_WIDGET_CAPABILITIES_AUDIO_CHANNEL_CAPABILITIES_STEREO= 0x1,
4800} AZALIA_F0_CODEC_INPUT_CONVERTER_PARAMETER_AUDIO_WIDGET_CAPABILITIES_AUDIO_CHANNEL_CAPABILITIES;
4801typedef enum AZALIA_F0_CODEC_INPUT_PIN_PARAMETER_AUDIO_WIDGET_CAPABILITIES_TYPE {
4802 AZALIA_F0_CODEC_INPUT_PIN_PARAMETER_AUDIO_WIDGET_CAPABILITIES_TYPE_OUTPUT_CONVERTER_RESERVED= 0x0,
4803 AZALIA_F0_CODEC_INPUT_PIN_PARAMETER_AUDIO_WIDGET_CAPABILITIES_TYPE_INPUT_CONVERTER_RESERVED= 0x1,
4804 AZALIA_F0_CODEC_INPUT_PIN_PARAMETER_AUDIO_WIDGET_CAPABILITIES_TYPE_MIXER_RESERVED= 0x2,
4805 AZALIA_F0_CODEC_INPUT_PIN_PARAMETER_AUDIO_WIDGET_CAPABILITIES_TYPE_SELECTOR_RESERVED= 0x3,
4806 AZALIA_F0_CODEC_INPUT_PIN_PARAMETER_AUDIO_WIDGET_CAPABILITIES_TYPE_PIN_RESERVED= 0x4,
4807 AZALIA_F0_CODEC_INPUT_PIN_PARAMETER_AUDIO_WIDGET_CAPABILITIES_TYPE_POWER_WIDGET_RESERVED= 0x5,
4808 AZALIA_F0_CODEC_INPUT_PIN_PARAMETER_AUDIO_WIDGET_CAPABILITIES_TYPE_VOLUME_KNOB_RESERVED= 0x6,
4809 AZALIA_F0_CODEC_INPUT_PIN_PARAMETER_AUDIO_WIDGET_CAPABILITIES_TYPE_BEEP_GENERATOR_RESERVED= 0x7,
4810 AZALIA_F0_CODEC_INPUT_PIN_PARAMETER_AUDIO_WIDGET_CAPABILITIES_TYPE_RESERVED= 0x8,
4811 AZALIA_F0_CODEC_INPUT_PIN_PARAMETER_AUDIO_WIDGET_CAPABILITIES_TYPE_VENDOR_DEFINED_RESERVED= 0x9,
4812} AZALIA_F0_CODEC_INPUT_PIN_PARAMETER_AUDIO_WIDGET_CAPABILITIES_TYPE;
4813typedef enum AZALIA_F0_CODEC_INPUT_PIN_PARAMETER_AUDIO_WIDGET_CAPABILITIES_LR_SWAP {
4814 AZALIA_F0_CODEC_INPUT_PIN_PARAMETER_AUDIO_WIDGET_CAPABILITIES_NO_LR_SWAP= 0x0,
4815 AZALIA_F0_CODEC_INPUT_PIN_PARAMETER_AUDIO_WIDGET_CAPABILITIES_HAVE_LR_SWAP= 0x1,
4816} AZALIA_F0_CODEC_INPUT_PIN_PARAMETER_AUDIO_WIDGET_CAPABILITIES_LR_SWAP;
4817typedef enum AZALIA_F0_CODEC_INPUT_PIN_PARAMETER_AUDIO_WIDGET_CAPABILITIES_POWER_CONTROL {
4818 AZALIA_F0_CODEC_INPUT_PIN_PARAMETER_AUDIO_WIDGET_CAPABILITIES_NO_POWER_CONTROL_CAPABILITY= 0x0,
4819 AZALIA_F0_CODEC_INPUT_PIN_PARAMETER_AUDIO_WIDGET_CAPABILITIES_HAVE_POWER_CONTROL_CAPABILITY= 0x1,
4820} AZALIA_F0_CODEC_INPUT_PIN_PARAMETER_AUDIO_WIDGET_CAPABILITIES_POWER_CONTROL;
4821typedef enum AZALIA_F0_CODEC_INPUT_PIN_PARAMETER_AUDIO_WIDGET_CAPABILITIES_DIGITAL {
4822 AZALIA_F0_CODEC_INPUT_PIN_PARAMETER_AUDIO_WIDGET_CAPABILITIES_IS_ANALOG= 0x0,
4823 AZALIA_F0_CODEC_INPUT_PIN_PARAMETER_AUDIO_WIDGET_CAPABILITIES_IS_DIGITAL= 0x1,
4824} AZALIA_F0_CODEC_INPUT_PIN_PARAMETER_AUDIO_WIDGET_CAPABILITIES_DIGITAL;
4825typedef enum AZALIA_F0_CODEC_INPUT_PIN_PARAMETER_AUDIO_WIDGET_CAPABILITIES_CONNECTION_LIST {
4826 AZALIA_F0_CODEC_INPUT_PIN_PARAMETER_AUDIO_WIDGET_CAPABILITIES_NO_CONNECTION_LIST= 0x0,
4827 AZALIA_F0_CODEC_INPUT_PIN_PARAMETER_AUDIO_WIDGET_CAPABILITIES_HAVE_CONNECTION_LIST= 0x1,
4828} AZALIA_F0_CODEC_INPUT_PIN_PARAMETER_AUDIO_WIDGET_CAPABILITIES_CONNECTION_LIST;
4829typedef enum AZALIA_F0_CODEC_INPUT_PIN_PARAMETER_AUDIO_WIDGET_CAPABILITIES_UNSOLICITED_RESPONSE_CAPABILITY {
4830 AZALIA_F0_CODEC_INPUT_PIN_PARAMETER_AUDIO_WIDGET_CAPABILITIES_NO_UNSOLICITED_RESPONSE_CAPABILITY= 0x0,
4831 AZALIA_F0_CODEC_INPUT_PIN_PARAMETER_AUDIO_WIDGET_CAPABILITIES_HAVE_UNSOLICITED_RESPONSE_CAPABILITY= 0x1,
4832} AZALIA_F0_CODEC_INPUT_PIN_PARAMETER_AUDIO_WIDGET_CAPABILITIES_UNSOLICITED_RESPONSE_CAPABILITY;
4833typedef enum AZALIA_F0_CODEC_INPUT_PIN_PARAMETER_AUDIO_WIDGET_CAPABILITIES_PROCESSING_WIDGET {
4834 AZALIA_F0_CODEC_INPUT_PIN_PARAMETER_AUDIO_WIDGET_CAPABILITIES_PROCESSING_WIDGET_NO_PROCESING_CAPABILITIES= 0x0,
4835 AZALIA_F0_CODEC_INPUT_PIN_PARAMETER_AUDIO_WIDGET_CAPABILITIES_PROCESSING_WIDGET_HAVE_PROCESING_CAPABILITIES= 0x1,
4836} AZALIA_F0_CODEC_INPUT_PIN_PARAMETER_AUDIO_WIDGET_CAPABILITIES_PROCESSING_WIDGET;
4837typedef enum AZALIA_F0_CODEC_INPUT_PIN_PARAMETER_AUDIO_WIDGET_CAPABILITIES_STRIPE {
4838 AZALIA_F0_CODEC_INPUT_PIN_PARAMETER_AUDIO_WIDGET_CAPABILITIES_NO_SUPPORT_STRIPING= 0x0,
4839 AZALIA_F0_CODEC_INPUT_PIN_PARAMETER_AUDIO_WIDGET_CAPABILITIES_SUPPORT_STRIPING= 0x1,
4840} AZALIA_F0_CODEC_INPUT_PIN_PARAMETER_AUDIO_WIDGET_CAPABILITIES_STRIPE;
4841typedef enum AZALIA_F0_CODEC_INPUT_PIN_PARAMETER_AUDIO_WIDGET_CAPABILITIES_AMPLIFIER_PARAMETER_OVERRIDE {
4842 AZALIA_F0_CODEC_INPUT_PIN_PARAMETER_AUDIO_WIDGET_CAPABILITIES_NO_AMPLIFIER_PARAMETER= 0x0,
4843 AZALIA_F0_CODEC_INPUT_PIN_PARAMETER_AUDIO_WIDGET_CAPABILITIES_HAVE_AMPLIFIER_PARAMETER_OVERRIDE= 0x1,
4844} AZALIA_F0_CODEC_INPUT_PIN_PARAMETER_AUDIO_WIDGET_CAPABILITIES_AMPLIFIER_PARAMETER_OVERRIDE;
4845typedef enum AZALIA_F0_CODEC_INPUT_PIN_PARAMETER_AUDIO_WIDGET_CAPABILITIES_OUTPUT_AMPLIFIER_PRESENT {
4846 AZALIA_F0_CODEC_INPUT_PIN_PARAMETER_AUDIO_WIDGET_CAPABILITIES_NO_OUTPUT_AMPLIFIER= 0x0,
4847 AZALIA_F0_CODEC_INPUT_PIN_PARAMETER_AUDIO_WIDGET_CAPABILITIES_HAVE_OUTPUT_AMPLIFIER= 0x1,
4848} AZALIA_F0_CODEC_INPUT_PIN_PARAMETER_AUDIO_WIDGET_CAPABILITIES_OUTPUT_AMPLIFIER_PRESENT;
4849typedef enum AZALIA_F0_CODEC_INPUT_PIN_PARAMETER_AUDIO_WIDGET_CAPABILITIES_INPUT_AMPLIFIER_PRESENT {
4850 AZALIA_F0_CODEC_INPUT_PIN_PARAMETER_AUDIO_WIDGET_CAPABILITIES_NO_INPUT_AMPLIFIER= 0x0,
4851 AZALIA_F0_CODEC_INPUT_PIN_PARAMETER_AUDIO_WIDGET_CAPABILITIES_HAVE_INPUT_AMPLIFIER= 0x1,
4852} AZALIA_F0_CODEC_INPUT_PIN_PARAMETER_AUDIO_WIDGET_CAPABILITIES_INPUT_AMPLIFIER_PRESENT;
4853typedef enum AZALIA_F0_CODEC_INPUT_PIN_PARAMETER_CAPABILITIES_DP {
4854 AZALIA_F0_CODEC_INPUT_PIN_PARAMETER_CAPABILITIES_DP_NOT_ENABLED= 0x0,
4855 AZALIA_F0_CODEC_INPUT_PIN_PARAMETER_CAPABILITIES_DP_ENABLED= 0x1,
4856} AZALIA_F0_CODEC_INPUT_PIN_PARAMETER_CAPABILITIES_DP;
4857typedef enum AZALIA_F0_CODEC_INPUT_PIN_PARAMETER_CAPABILITIES_EAPD_CAPABLE {
4858 AZALIA_F0_CODEC_INPUT_PIN_PARAMETER_CAPABILITIES_EAPD_CAPABLE_NO_EAPD_PIN= 0x0,
4859 AZALIA_F0_CODEC_INPUT_PIN_PARAMETER_CAPABILITIES_EAPD_CAPABLE_HAVE_EAPD_PIN= 0x1,
4860} AZALIA_F0_CODEC_INPUT_PIN_PARAMETER_CAPABILITIES_EAPD_CAPABLE;
4861typedef enum AZALIA_F0_CODEC_INPUT_PIN_PARAMETER_CAPABILITIES_HDMI {
4862 AZALIA_F0_CODEC_INPUT_PIN_PARAMETER_CAPABILITIES_HDMI_NOT_ENABLED= 0x0,
4863 AZALIA_F0_CODEC_INPUT_PIN_PARAMETER_CAPABILITIES_HDMI_ENABLED= 0x1,
4864} AZALIA_F0_CODEC_INPUT_PIN_PARAMETER_CAPABILITIES_HDMI;
4865typedef enum AZALIA_F0_CODEC_INPUT_PIN_PARAMETER_CAPABILITIES_BALANCED_I_O_PINS {
4866 AZALIA_F0_CODEC_INPUT_PIN_PARAMETER_CAPABILITIES_I_O_PINS_NOT_BALANCED= 0x0,
4867 AZALIA_F0_CODEC_INPUT_PIN_PARAMETER_CAPABILITIES_I_O_PINS_ARE_BALANCED= 0x1,
4868} AZALIA_F0_CODEC_INPUT_PIN_PARAMETER_CAPABILITIES_BALANCED_I_O_PINS;
4869typedef enum AZALIA_F0_CODEC_INPUT_PIN_PARAMETER_CAPABILITIES_INPUT_CAPABLE {
4870 AZALIA_F0_CODEC_INPUT_PIN_PARAMETER_CAPABILITIES_NO_INPUT_PIN= 0x0,
4871 AZALIA_F0_CODEC_INPUT_PIN_PARAMETER_CAPABILITIES_HAVE_INPUT_PIN= 0x1,
4872} AZALIA_F0_CODEC_INPUT_PIN_PARAMETER_CAPABILITIES_INPUT_CAPABLE;
4873typedef enum AZALIA_F0_CODEC_INPUT_PIN_PARAMETER_CAPABILITIES_OUTPUT_CAPABLE {
4874 AZALIA_F0_CODEC_INPUT_PIN_PARAMETER_CAPABILITIES_NO_OUTPUT_PIN= 0x0,
4875 AZALIA_F0_CODEC_INPUT_PIN_PARAMETER_CAPABILITIES_HAVE_OUTPUT_PIN= 0x1,
4876} AZALIA_F0_CODEC_INPUT_PIN_PARAMETER_CAPABILITIES_OUTPUT_CAPABLE;
4877typedef enum AZALIA_F0_CODEC_INPUT_PIN_PARAMETER_CAPABILITIES_HEADPHONE_DRIVE_CAPABLE {
4878 AZALIA_F0_CODEC_INPUT_PIN_PARAMETER_CAPABILITIES_NO_HEADPHONE_DRIVE_CAPABILITY= 0x0,
4879 AZALIA_F0_CODEC_INPUT_PIN_PARAMETER_CAPABILITIES_HAVE_HEADPHONE_DRIVE_CAPABILITY= 0x1,
4880} AZALIA_F0_CODEC_INPUT_PIN_PARAMETER_CAPABILITIES_HEADPHONE_DRIVE_CAPABLE;
4881typedef enum AZALIA_F0_CODEC_INPUT_PIN_PARAMETER_CAPABILITIES_JACK_DETECTION_CAPABILITY {
4882 AZALIA_F0_CODEC_INPUT_PIN_PARAMETER_CAPABILITIES_NO_JACK_PRESENCE_DETECTION_CAPABILITY= 0x0,
4883 AZALIA_F0_CODEC_INPUT_PIN_PARAMETER_CAPABILITIES_HAVE_JACK_PRESENCE_DETECTION_CAPABILITY= 0x1,
4884} AZALIA_F0_CODEC_INPUT_PIN_PARAMETER_CAPABILITIES_JACK_DETECTION_CAPABILITY;
4885typedef enum AZALIA_F0_CODEC_INPUT_PIN_PARAMETER_CAPABILITIES_TRIGGER_REQUIRED {
4886 AZALIA_F0_CODEC_INPUT_PIN_PARAMETER_CAPABILITIES_NO_TRIGGER_REQUIRED_FOR_IMPEDANCE_MEASUREMENT= 0x0,
4887 AZALIA_F0_CODEC_INPUT_PIN_PARAMETER_CAPABILITIES_TRIGGER_REQUIRED_FOR_IMPEDANCE_MEASUREMENT= 0x1,
4888} AZALIA_F0_CODEC_INPUT_PIN_PARAMETER_CAPABILITIES_TRIGGER_REQUIRED;
4889typedef enum AZALIA_F0_CODEC_INPUT_PIN_PARAMETER_CAPABILITIES_IMPEDANCE_SENSE_CAPABLE {
4890 AZALIA_F0_CODEC_INPUT_PIN_PARAMETER_CAPABILITIES_NO_IMPEDANCE_SENSE_CAPABILITY= 0x0,
4891 AZALIA_F0_CODEC_INPUT_PIN_PARAMETER_CAPABILITIES_HAVE_IMPEDANCE_SENSE_CAPABILITY= 0x1,
4892} AZALIA_F0_CODEC_INPUT_PIN_PARAMETER_CAPABILITIES_IMPEDANCE_SENSE_CAPABLE;
4893typedef enum AZALIA_F0_CODEC_INPUT_PIN_CONTROL_RESPONSE_HBR_HBR_CAPABLE {
4894 AZALIA_F0_CODEC_INPUT_PIN_CONTROL_RESPONSE_HBR_NO_HBR_CAPABILITY= 0x0,
4895 AZALIA_F0_CODEC_INPUT_PIN_CONTROL_RESPONSE_HBR_HAVE_HBR_CAPABILITY= 0x1,
4896} AZALIA_F0_CODEC_INPUT_PIN_CONTROL_RESPONSE_HBR_HBR_CAPABLE;
4897typedef enum AZALIA_F2_CODEC_INPUT_CONVERTER_CONTROL_CONVERTER_FORMAT_STREAM_TYPE {
4898 AZALIA_F2_CODEC_INPUT_CONVERTER_CONTROL_CONVERTER_FORMAT_STREAM_TYPE_PCM= 0x0,
4899 AZALIA_F2_CODEC_INPUT_CONVERTER_CONTROL_CONVERTER_FORMAT_STREAM_TYPE_NOT_PCM= 0x1,
4900} AZALIA_F2_CODEC_INPUT_CONVERTER_CONTROL_CONVERTER_FORMAT_STREAM_TYPE;
4901typedef enum AZALIA_F2_CODEC_INPUT_CONVERTER_CONTROL_CONVERTER_FORMAT_SAMPLE_BASE_RATE {
4902 AZALIA_F2_CODEC_INPUT_CONVERTER_CONTROL_CONVERTER_FORMAT_SAMPLE_BASE_RATE_48KHZ= 0x0,
4903 AZALIA_F2_CODEC_INPUT_CONVERTER_CONTROL_CONVERTER_FORMAT_SAMPLE_BASE_RATE_44P1KHZ= 0x1,
4904} AZALIA_F2_CODEC_INPUT_CONVERTER_CONTROL_CONVERTER_FORMAT_SAMPLE_BASE_RATE;
4905typedef enum AZALIA_F2_CODEC_INPUT_CONVERTER_CONTROL_CONVERTER_FORMAT_SAMPLE_BASE_MULTIPLE {
4906 AZALIA_F2_CODEC_INPUT_CONVERTER_CONTROL_CONVERTER_FORMAT_SAMPLE_BASE_MULTIPLE_BY1= 0x0,
4907 AZALIA_F2_CODEC_INPUT_CONVERTER_CONTROL_CONVERTER_FORMAT_SAMPLE_BASE_MULTIPLE_BY2= 0x1,
4908 AZALIA_F2_CODEC_INPUT_CONVERTER_CONTROL_CONVERTER_FORMAT_SAMPLE_BASE_MULTIPLE_BY3_RESERVED= 0x2,
4909 AZALIA_F2_CODEC_INPUT_CONVERTER_CONTROL_CONVERTER_FORMAT_SAMPLE_BASE_MULTIPLE_BY4= 0x3,
4910 AZALIA_F2_CODEC_INPUT_CONVERTER_CONTROL_CONVERTER_FORMAT_SAMPLE_BASE_MULTIPLE_RESERVED= 0x4,
4911} AZALIA_F2_CODEC_INPUT_CONVERTER_CONTROL_CONVERTER_FORMAT_SAMPLE_BASE_MULTIPLE;
4912typedef enum AZALIA_F2_CODEC_INPUT_CONVERTER_CONTROL_CONVERTER_FORMAT_SAMPLE_BASE_DIVISOR {
4913 AZALIA_F2_CODEC_INPUT_CONVERTER_CONTROL_CONVERTER_FORMAT_SAMPLE_BASE_DIVISOR_BY1= 0x0,
4914 AZALIA_F2_CODEC_INPUT_CONVERTER_CONTROL_CONVERTER_FORMAT_SAMPLE_BASE_DIVISOR_BY2_RESERVED= 0x1,
4915 AZALIA_F2_CODEC_INPUT_CONVERTER_CONTROL_CONVERTER_FORMAT_SAMPLE_BASE_DIVISOR_BY3= 0x2,
4916 AZALIA_F2_CODEC_INPUT_CONVERTER_CONTROL_CONVERTER_FORMAT_SAMPLE_BASE_DIVISOR_BY4_RESERVED= 0x3,
4917 AZALIA_F2_CODEC_INPUT_CONVERTER_CONTROL_CONVERTER_FORMAT_SAMPLE_BASE_DIVISOR_BY5_RESERVED= 0x4,
4918 AZALIA_F2_CODEC_INPUT_CONVERTER_CONTROL_CONVERTER_FORMAT_SAMPLE_BASE_DIVISOR_BY6_RESERVED= 0x5,
4919 AZALIA_F2_CODEC_INPUT_CONVERTER_CONTROL_CONVERTER_FORMAT_SAMPLE_BASE_DIVISOR_BY7_RESERVED= 0x6,
4920 AZALIA_F2_CODEC_INPUT_CONVERTER_CONTROL_CONVERTER_FORMAT_SAMPLE_BASE_DIVISOR_BY8_RESERVED= 0x7,
4921} AZALIA_F2_CODEC_INPUT_CONVERTER_CONTROL_CONVERTER_FORMAT_SAMPLE_BASE_DIVISOR;
4922typedef enum AZALIA_F2_CODEC_INPUT_CONVERTER_CONTROL_CONVERTER_FORMAT_BITS_PER_SAMPLE {
4923 AZALIA_F2_CODEC_INPUT_CONVERTER_CONTROL_CONVERTER_FORMAT_BITS_PER_SAMPLE_8_RESERVED= 0x0,
4924 AZALIA_F2_CODEC_INPUT_CONVERTER_CONTROL_CONVERTER_FORMAT_BITS_PER_SAMPLE_16= 0x1,
4925 AZALIA_F2_CODEC_INPUT_CONVERTER_CONTROL_CONVERTER_FORMAT_BITS_PER_SAMPLE_20= 0x2,
4926 AZALIA_F2_CODEC_INPUT_CONVERTER_CONTROL_CONVERTER_FORMAT_BITS_PER_SAMPLE_24= 0x3,
4927 AZALIA_F2_CODEC_INPUT_CONVERTER_CONTROL_CONVERTER_FORMAT_BITS_PER_SAMPLE_32_RESERVED= 0x4,
4928 AZALIA_F2_CODEC_INPUT_CONVERTER_CONTROL_CONVERTER_FORMAT_BITS_PER_SAMPLE_RESERVED= 0x5,
4929} AZALIA_F2_CODEC_INPUT_CONVERTER_CONTROL_CONVERTER_FORMAT_BITS_PER_SAMPLE;
4930typedef enum AZALIA_F2_CODEC_INPUT_CONVERTER_CONTROL_CONVERTER_FORMAT_NUMBER_OF_CHANNELS {
4931 AZALIA_F2_CODEC_INPUT_CONVERTER_CONTROL_CONVERTER_FORMAT_NUMBER_OF_CHANNELS_1= 0x0,
4932 AZALIA_F2_CODEC_INPUT_CONVERTER_CONTROL_CONVERTER_FORMAT_NUMBER_OF_CHANNELS_2= 0x1,
4933 AZALIA_F2_CODEC_INPUT_CONVERTER_CONTROL_CONVERTER_FORMAT_NUMBER_OF_CHANNELS_3= 0x2,
4934 AZALIA_F2_CODEC_INPUT_CONVERTER_CONTROL_CONVERTER_FORMAT_NUMBER_OF_CHANNELS_4= 0x3,
4935 AZALIA_F2_CODEC_INPUT_CONVERTER_CONTROL_CONVERTER_FORMAT_NUMBER_OF_CHANNELS_5= 0x4,
4936 AZALIA_F2_CODEC_INPUT_CONVERTER_CONTROL_CONVERTER_FORMAT_NUMBER_OF_CHANNELS_6= 0x5,
4937 AZALIA_F2_CODEC_INPUT_CONVERTER_CONTROL_CONVERTER_FORMAT_NUMBER_OF_CHANNELS_7= 0x6,
4938 AZALIA_F2_CODEC_INPUT_CONVERTER_CONTROL_CONVERTER_FORMAT_NUMBER_OF_CHANNELS_8= 0x7,
4939 AZALIA_F2_CODEC_INPUT_CONVERTER_CONTROL_CONVERTER_FORMAT_NUMBER_OF_CHANNELS_RESERVED= 0x8,
4940} AZALIA_F2_CODEC_INPUT_CONVERTER_CONTROL_CONVERTER_FORMAT_NUMBER_OF_CHANNELS;
4941typedef enum AZALIA_F2_CODEC_INPUT_CONVERTER_CONTROL_DIGITAL_CONVERTER_DIGEN {
4942 AZALIA_F2_CODEC_INPUT_CONVERTER_CONTROL_DIGITAL_CONVERTER_DIGEN_DIGITAL_TRANSMISSION_DISABLED= 0x0,
4943 AZALIA_F2_CODEC_INPUT_CONVERTER_CONTROL_DIGITAL_CONVERTER_DIGEN_DIGITAL_TRANSMISSION_ENABLED= 0x1,
4944} AZALIA_F2_CODEC_INPUT_CONVERTER_CONTROL_DIGITAL_CONVERTER_DIGEN;
4945typedef enum AZALIA_F2_CODEC_INPUT_PIN_CONTROL_WIDGET_CONTROL_IN_ENABLE {
4946 AZALIA_F2_CODEC_INPUT_PIN_CONTROL_WIDGET_CONTROL_IN_ENABLE_PIN_SHUT_OFF= 0x0,
4947 AZALIA_F2_CODEC_INPUT_PIN_CONTROL_WIDGET_CONTROL_IN_ENABLE_PIN_DRIVEN= 0x1,
4948} AZALIA_F2_CODEC_INPUT_PIN_CONTROL_WIDGET_CONTROL_IN_ENABLE;
4949typedef enum AZALIA_F2_CODEC_INPUT_PIN_CONTROL_UNSOLICITED_RESPONSE_ENABLE {
4950 AZALIA_F2_CODEC_INPUT_PIN_CONTROL_UNSOLICITED_RESPONSE_DISABLED= 0x0,
4951 AZALIA_F2_CODEC_INPUT_PIN_CONTROL_UNSOLICITED_RESPONSE_ENABLED= 0x1,
4952} AZALIA_F2_CODEC_INPUT_PIN_CONTROL_UNSOLICITED_RESPONSE_ENABLE;
4953typedef enum AZALIA_F2_CODEC_INPUT_PIN_CONTROL_MULTICHANNEL0_ENABLE_MULTICHANNEL0_MUTE {
4954 AZALIA_F2_CODEC_INPUT_PIN_CONTROL_MULTICHANNEL0_ENABLE_MULTICHANNEL0_NOT_MUTED= 0x0,
4955 AZALIA_F2_CODEC_INPUT_PIN_CONTROL_MULTICHANNEL0_ENABLE_MULTICHANNEL0_MUTED= 0x1,
4956} AZALIA_F2_CODEC_INPUT_PIN_CONTROL_MULTICHANNEL0_ENABLE_MULTICHANNEL0_MUTE;
4957typedef enum AZALIA_F2_CODEC_INPUT_PIN_CONTROL_MULTICHANNEL1_ENABLE_MULTICHANNEL1_MUTE {
4958 AZALIA_F2_CODEC_INPUT_PIN_CONTROL_MULTICHANNEL1_ENABLE_MULTICHANNEL1_NOT_MUTED= 0x0,
4959 AZALIA_F2_CODEC_INPUT_PIN_CONTROL_MULTICHANNEL1_ENABLE_MULTICHANNEL1_MUTED= 0x1,
4960} AZALIA_F2_CODEC_INPUT_PIN_CONTROL_MULTICHANNEL1_ENABLE_MULTICHANNEL1_MUTE;
4961typedef enum AZALIA_F2_CODEC_INPUT_PIN_CONTROL_MULTICHANNEL2_ENABLE_MULTICHANNEL2_MUTE {
4962 AZALIA_F2_CODEC_INPUT_PIN_CONTROL_MULTICHANNEL2_ENABLE_MULTICHANNEL2_NOT_MUTED= 0x0,
4963 AZALIA_F2_CODEC_INPUT_PIN_CONTROL_MULTICHANNEL2_ENABLE_MULTICHANNEL2_MUTED= 0x1,
4964} AZALIA_F2_CODEC_INPUT_PIN_CONTROL_MULTICHANNEL2_ENABLE_MULTICHANNEL2_MUTE;
4965typedef enum AZALIA_F2_CODEC_INPUT_PIN_CONTROL_MULTICHANNEL3_ENABLE_MULTICHANNEL3_MUTE {
4966 AZALIA_F2_CODEC_INPUT_PIN_CONTROL_MULTICHANNEL3_ENABLE_MULTICHANNEL3_NOT_MUTED= 0x0,
4967 AZALIA_F2_CODEC_INPUT_PIN_CONTROL_MULTICHANNEL3_ENABLE_MULTICHANNEL3_MUTED= 0x1,
4968} AZALIA_F2_CODEC_INPUT_PIN_CONTROL_MULTICHANNEL3_ENABLE_MULTICHANNEL3_MUTE;
4969typedef enum AZALIA_F2_CODEC_INPUT_PIN_CONTROL_MULTICHANNEL4_ENABLE_MULTICHANNEL4_MUTE {
4970 AZALIA_F2_CODEC_INPUT_PIN_CONTROL_MULTICHANNEL4_ENABLE_MULTICHANNEL4_NOT_MUTED= 0x0,
4971 AZALIA_F2_CODEC_INPUT_PIN_CONTROL_MULTICHANNEL4_ENABLE_MULTICHANNEL4_MUTED= 0x1,
4972} AZALIA_F2_CODEC_INPUT_PIN_CONTROL_MULTICHANNEL4_ENABLE_MULTICHANNEL4_MUTE;
4973typedef enum AZALIA_F2_CODEC_INPUT_PIN_CONTROL_MULTICHANNEL5_ENABLE_MULTICHANNEL5_MUTE {
4974 AZALIA_F2_CODEC_INPUT_PIN_CONTROL_MULTICHANNEL5_ENABLE_MULTICHANNEL5_NOT_MUTED= 0x0,
4975 AZALIA_F2_CODEC_INPUT_PIN_CONTROL_MULTICHANNEL5_ENABLE_MULTICHANNEL5_MUTED= 0x1,
4976} AZALIA_F2_CODEC_INPUT_PIN_CONTROL_MULTICHANNEL5_ENABLE_MULTICHANNEL5_MUTE;
4977typedef enum AZALIA_F2_CODEC_INPUT_PIN_CONTROL_MULTICHANNEL6_ENABLE_MULTICHANNEL6_MUTE {
4978 AZALIA_F2_CODEC_INPUT_PIN_CONTROL_MULTICHANNEL6_ENABLE_MULTICHANNEL6_NOT_MUTED= 0x0,
4979 AZALIA_F2_CODEC_INPUT_PIN_CONTROL_MULTICHANNEL6_ENABLE_MULTICHANNEL6_MUTED= 0x1,
4980} AZALIA_F2_CODEC_INPUT_PIN_CONTROL_MULTICHANNEL6_ENABLE_MULTICHANNEL6_MUTE;
4981typedef enum AZALIA_F2_CODEC_INPUT_PIN_CONTROL_MULTICHANNEL7_ENABLE_MULTICHANNEL7_MUTE {
4982 AZALIA_F2_CODEC_INPUT_PIN_CONTROL_MULTICHANNEL7_ENABLE_MULTICHANNEL7_NOT_MUTED= 0x0,
4983 AZALIA_F2_CODEC_INPUT_PIN_CONTROL_MULTICHANNEL7_ENABLE_MULTICHANNEL7_MUTED= 0x1,
4984} AZALIA_F2_CODEC_INPUT_PIN_CONTROL_MULTICHANNEL7_ENABLE_MULTICHANNEL7_MUTE;
4985typedef enum BLND_CONTROL_BLND_MODE {
4986 BLND_CONTROL_BLND_MODE_CURRENT_PIPE_ONLY = 0x0,
4987 BLND_CONTROL_BLND_MODE_OTHER_PIPE_ONLY = 0x1,
4988 BLND_CONTROL_BLND_MODE_ALPHA_BLENDING_MODE = 0x2,
4989 BLND_CONTROL_BLND_MODE_OTHER_STEREO_TYPE = 0x3,
4990} BLND_CONTROL_BLND_MODE;
4991typedef enum BLND_CONTROL_BLND_STEREO_TYPE {
4992 BLND_CONTROL_BLND_STEREO_TYPE_NON_SINGLE_PIPE_STEREO= 0x0,
4993 BLND_CONTROL_BLND_STEREO_TYPE_SIDE_BY_SIDE_SINGLE_PIPE_STEREO= 0x1,
4994 BLND_CONTROL_BLND_STEREO_TYPE_TOP_BOTTOM_SINGLE_PIPE_STEREO= 0x2,
4995 BLND_CONTROL_BLND_STEREO_TYPE_UNUSED = 0x3,
4996} BLND_CONTROL_BLND_STEREO_TYPE;
4997typedef enum BLND_CONTROL_BLND_STEREO_POLARITY {
4998 BLND_CONTROL_BLND_STEREO_POLARITY_LOW = 0x0,
4999 BLND_CONTROL_BLND_STEREO_POLARITY_HIGH = 0x1,
5000} BLND_CONTROL_BLND_STEREO_POLARITY;
5001typedef enum BLND_CONTROL_BLND_FEEDTHROUGH_EN {
5002 BLND_CONTROL_BLND_FEEDTHROUGH_EN_FALSE = 0x0,
5003 BLND_CONTROL_BLND_FEEDTHROUGH_EN_TRUE = 0x1,
5004} BLND_CONTROL_BLND_FEEDTHROUGH_EN;
5005typedef enum BLND_CONTROL_BLND_ALPHA_MODE {
5006 BLND_CONTROL_BLND_ALPHA_MODE_CURRENT_PIXEL_ALPHA = 0x0,
5007 BLND_CONTROL_BLND_ALPHA_MODE_PIXEL_ALPHA_COMBINED_GLOBAL_GAIN= 0x1,
5008 BLND_CONTROL_BLND_ALPHA_MODE_GLOBAL_ALPHA_ONLY = 0x2,
5009 BLND_CONTROL_BLND_ALPHA_MODE_UNUSED = 0x3,
5010} BLND_CONTROL_BLND_ALPHA_MODE;
5011typedef enum BLND_CONTROL_BLND_ACTIVE_OVERLAP_ONLY {
5012 BLND_CONTROL_BLND_ACTIVE_OVERLAY_ONLY_FALSE = 0x0,
5013 BLND_CONTROL_BLND_ACTIVE_OVERLAY_ONLY_TRUE = 0x1,
5014} BLND_CONTROL_BLND_ACTIVE_OVERLAP_ONLY;
5015typedef enum BLND_CONTROL_BLND_MULTIPLIED_MODE {
5016 BLND_CONTROL_BLND_MULTIPLIED_MODE_FALSE = 0x0,
5017 BLND_CONTROL_BLND_MULTIPLIED_MODE_TRUE = 0x1,
5018} BLND_CONTROL_BLND_MULTIPLIED_MODE;
5019typedef enum BLND_SM_CONTROL2_SM_MODE {
5020 BLND_SM_CONTROL2_SM_MODE_SINGLE_PLANE = 0x0,
5021 BLND_SM_CONTROL2_SM_MODE_ROW_SUBSAMPLING = 0x2,
5022 BLND_SM_CONTROL2_SM_MODE_COLUMN_SUBSAMPLING = 0x4,
5023 BLND_SM_CONTROL2_SM_MODE_CHECKERBOARD_SUBSAMPLING= 0x6,
5024} BLND_SM_CONTROL2_SM_MODE;
5025typedef enum BLND_SM_CONTROL2_SM_FRAME_ALTERNATE {
5026 BLND_SM_CONTROL2_SM_FRAME_ALTERNATE_FALSE = 0x0,
5027 BLND_SM_CONTROL2_SM_FRAME_ALTERNATE_TRUE = 0x1,
5028} BLND_SM_CONTROL2_SM_FRAME_ALTERNATE;
5029typedef enum BLND_SM_CONTROL2_SM_FIELD_ALTERNATE {
5030 BLND_SM_CONTROL2_SM_FIELD_ALTERNATE_FALSE = 0x0,
5031 BLND_SM_CONTROL2_SM_FIELD_ALTERNATE_TRUE = 0x1,
5032} BLND_SM_CONTROL2_SM_FIELD_ALTERNATE;
5033typedef enum BLND_SM_CONTROL2_SM_FORCE_NEXT_FRAME_POL {
5034 BLND_SM_CONTROL2_SM_FORCE_NEXT_FRAME_POL_NO_FORCE= 0x0,
5035 BLND_SM_CONTROL2_SM_FORCE_NEXT_FRAME_POL_RESERVED= 0x1,
5036 BLND_SM_CONTROL2_SM_FORCE_NEXT_FRAME_POL_FORCE_LOW= 0x2,
5037 BLND_SM_CONTROL2_SM_FORCE_NEXT_FRAME_POL_FORCE_HIGH= 0x3,
5038} BLND_SM_CONTROL2_SM_FORCE_NEXT_FRAME_POL;
5039typedef enum BLND_SM_CONTROL2_SM_FORCE_NEXT_TOP_POL {
5040 BLND_SM_CONTROL2_SM_FORCE_NEXT_TOP_POL_NO_FORCE = 0x0,
5041 BLND_SM_CONTROL2_SM_FORCE_NEXT_TOP_POL_RESERVED = 0x1,
5042 BLND_SM_CONTROL2_SM_FORCE_NEXT_TOP_POL_FORCE_LOW = 0x2,
5043 BLND_SM_CONTROL2_SM_FORCE_NEXT_TOP_POL_FORCE_HIGH= 0x3,
5044} BLND_SM_CONTROL2_SM_FORCE_NEXT_TOP_POL;
5045typedef enum BLND_CONTROL2_PTI_ENABLE {
5046 BLND_CONTROL2_PTI_ENABLE_FALSE = 0x0,
5047 BLND_CONTROL2_PTI_ENABLE_TRUE = 0x1,
5048} BLND_CONTROL2_PTI_ENABLE;
5049typedef enum BLND_CONTROL2_BLND_SUPERAA_DEGAMMA_EN {
5050 BLND_CONTROL2_BLND_SUPERAA_DEGAMMA_EN_FALSE = 0x0,
5051 BLND_CONTROL2_BLND_SUPERAA_DEGAMMA_EN_TRUE = 0x1,
5052} BLND_CONTROL2_BLND_SUPERAA_DEGAMMA_EN;
5053typedef enum BLND_CONTROL2_BLND_SUPERAA_REGAMMA_EN {
5054 BLND_CONTROL2_BLND_SUPERAA_REGAMMA_EN_FALSE = 0x0,
5055 BLND_CONTROL2_BLND_SUPERAA_REGAMMA_EN_TRUE = 0x1,
5056} BLND_CONTROL2_BLND_SUPERAA_REGAMMA_EN;
5057typedef enum BLND_UNDERFLOW_INTERRUPT_BLND_UNDERFLOW_INT_ACK {
5058 BLND_UNDERFLOW_INTERRUPT_BLND_UNDERFLOW_INT_ACK_FALSE= 0x0,
5059 BLND_UNDERFLOW_INTERRUPT_BLND_UNDERFLOW_INT_ACK_TRUE= 0x1,
5060} BLND_UNDERFLOW_INTERRUPT_BLND_UNDERFLOW_INT_ACK;
5061typedef enum BLND_UNDERFLOW_INTERRUPT_BLND_UNDERFLOW_INT_MASK {
5062 BLND_UNDERFLOW_INTERRUPT_BLND_UNDERFLOW_INT_MASK_FALSE= 0x0,
5063 BLND_UNDERFLOW_INTERRUPT_BLND_UNDERFLOW_INT_MASK_TRUE= 0x1,
5064} BLND_UNDERFLOW_INTERRUPT_BLND_UNDERFLOW_INT_MASK;
5065typedef enum BLND_V_UPDATE_LOCK_BLND_DCP_GRPH_V_UPDATE_LOCK {
5066 BLND_V_UPDATE_LOCK_BLND_DCP_GRPH_V_UPDATE_LOCK_FALSE= 0x0,
5067 BLND_V_UPDATE_LOCK_BLND_DCP_GRPH_V_UPDATE_LOCK_TRUE= 0x1,
5068} BLND_V_UPDATE_LOCK_BLND_DCP_GRPH_V_UPDATE_LOCK;
5069typedef enum BLND_V_UPDATE_LOCK_BLND_DCP_GRPH_SURF_V_UPDATE_LOCK {
5070 BLND_V_UPDATE_LOCK_BLND_DCP_GRPH_SURF_V_UPDATE_LOCK_FALSE= 0x0,
5071 BLND_V_UPDATE_LOCK_BLND_DCP_GRPH_SURF_V_UPDATE_LOCK_TRUE= 0x1,
5072} BLND_V_UPDATE_LOCK_BLND_DCP_GRPH_SURF_V_UPDATE_LOCK;
5073typedef enum BLND_V_UPDATE_LOCK_BLND_DCP_CUR_V_UPDATE_LOCK {
5074 BLND_V_UPDATE_LOCK_BLND_DCP_CUR_V_UPDATE_LOCK_FALSE= 0x0,
5075 BLND_V_UPDATE_LOCK_BLND_DCP_CUR_V_UPDATE_LOCK_TRUE= 0x1,
5076} BLND_V_UPDATE_LOCK_BLND_DCP_CUR_V_UPDATE_LOCK;
5077typedef enum BLND_V_UPDATE_LOCK_BLND_DCP_CUR2_V_UPDATE_LOCK {
5078 BLND_V_UPDATE_LOCK_BLND_DCP_CUR2_V_UPDATE_LOCK_FALSE= 0x0,
5079 BLND_V_UPDATE_LOCK_BLND_DCP_CUR2_V_UPDATE_LOCK_TRUE= 0x1,
5080} BLND_V_UPDATE_LOCK_BLND_DCP_CUR2_V_UPDATE_LOCK;
5081typedef enum BLND_V_UPDATE_LOCK_BLND_SCL_V_UPDATE_LOCK {
5082 BLND_V_UPDATE_LOCK_BLND_SCL_V_UPDATE_LOCK_FALSE = 0x0,
5083 BLND_V_UPDATE_LOCK_BLND_SCL_V_UPDATE_LOCK_TRUE = 0x1,
5084} BLND_V_UPDATE_LOCK_BLND_SCL_V_UPDATE_LOCK;
5085typedef enum BLND_V_UPDATE_LOCK_BLND_BLND_V_UPDATE_LOCK {
5086 BLND_V_UPDATE_LOCK_BLND_BLND_V_UPDATE_LOCK_FALSE = 0x0,
5087 BLND_V_UPDATE_LOCK_BLND_BLND_V_UPDATE_LOCK_TRUE = 0x1,
5088} BLND_V_UPDATE_LOCK_BLND_BLND_V_UPDATE_LOCK;
5089typedef enum BLND_V_UPDATE_LOCK_BLND_V_UPDATE_LOCK_MODE {
5090 BLND_V_UPDATE_LOCK_BLND_V_UPDATE_LOCK_MODE_FALSE = 0x0,
5091 BLND_V_UPDATE_LOCK_BLND_V_UPDATE_LOCK_MODE_TRUE = 0x1,
5092} BLND_V_UPDATE_LOCK_BLND_V_UPDATE_LOCK_MODE;
5093typedef enum BLND_DEBUG_BLND_CNV_MUX_SELECT {
5094 BLND_DEBUG_BLND_CNV_MUX_SELECT_LOW = 0x0,
5095 BLND_DEBUG_BLND_CNV_MUX_SELECT_HIGH = 0x1,
5096} BLND_DEBUG_BLND_CNV_MUX_SELECT;
5097typedef enum BLND_TEST_DEBUG_INDEX_BLND_TEST_DEBUG_WRITE_EN {
5098 BLND_TEST_DEBUG_INDEX_BLND_TEST_DEBUG_WRITE_EN_FALSE= 0x0,
5099 BLND_TEST_DEBUG_INDEX_BLND_TEST_DEBUG_WRITE_EN_TRUE= 0x1,
5100} BLND_TEST_DEBUG_INDEX_BLND_TEST_DEBUG_WRITE_EN;
5101typedef enum SurfaceEndian {
5102 ENDIAN_NONE = 0x0,
5103 ENDIAN_8IN16 = 0x1,
5104 ENDIAN_8IN32 = 0x2,
5105 ENDIAN_8IN64 = 0x3,
5106} SurfaceEndian;
5107typedef enum ArrayMode {
5108 ARRAY_LINEAR_GENERAL = 0x0,
5109 ARRAY_LINEAR_ALIGNED = 0x1,
5110 ARRAY_1D_TILED_THIN1 = 0x2,
5111 ARRAY_1D_TILED_THICK = 0x3,
5112 ARRAY_2D_TILED_THIN1 = 0x4,
5113 ARRAY_PRT_TILED_THIN1 = 0x5,
5114 ARRAY_PRT_2D_TILED_THIN1 = 0x6,
5115 ARRAY_2D_TILED_THICK = 0x7,
5116 ARRAY_2D_TILED_XTHICK = 0x8,
5117 ARRAY_PRT_TILED_THICK = 0x9,
5118 ARRAY_PRT_2D_TILED_THICK = 0xa,
5119 ARRAY_PRT_3D_TILED_THIN1 = 0xb,
5120 ARRAY_3D_TILED_THIN1 = 0xc,
5121 ARRAY_3D_TILED_THICK = 0xd,
5122 ARRAY_3D_TILED_XTHICK = 0xe,
5123 ARRAY_PRT_3D_TILED_THICK = 0xf,
5124} ArrayMode;
5125typedef enum PipeTiling {
5126 CONFIG_1_PIPE = 0x0,
5127 CONFIG_2_PIPE = 0x1,
5128 CONFIG_4_PIPE = 0x2,
5129 CONFIG_8_PIPE = 0x3,
5130} PipeTiling;
5131typedef enum BankTiling {
5132 CONFIG_4_BANK = 0x0,
5133 CONFIG_8_BANK = 0x1,
5134} BankTiling;
5135typedef enum GroupInterleave {
5136 CONFIG_256B_GROUP = 0x0,
5137 CONFIG_512B_GROUP = 0x1,
5138} GroupInterleave;
5139typedef enum RowTiling {
5140 CONFIG_1KB_ROW = 0x0,
5141 CONFIG_2KB_ROW = 0x1,
5142 CONFIG_4KB_ROW = 0x2,
5143 CONFIG_8KB_ROW = 0x3,
5144 CONFIG_1KB_ROW_OPT = 0x4,
5145 CONFIG_2KB_ROW_OPT = 0x5,
5146 CONFIG_4KB_ROW_OPT = 0x6,
5147 CONFIG_8KB_ROW_OPT = 0x7,
5148} RowTiling;
5149typedef enum BankSwapBytes {
5150 CONFIG_128B_SWAPS = 0x0,
5151 CONFIG_256B_SWAPS = 0x1,
5152 CONFIG_512B_SWAPS = 0x2,
5153 CONFIG_1KB_SWAPS = 0x3,
5154} BankSwapBytes;
5155typedef enum SampleSplitBytes {
5156 CONFIG_1KB_SPLIT = 0x0,
5157 CONFIG_2KB_SPLIT = 0x1,
5158 CONFIG_4KB_SPLIT = 0x2,
5159 CONFIG_8KB_SPLIT = 0x3,
5160} SampleSplitBytes;
5161typedef enum NumPipes {
5162 ADDR_CONFIG_1_PIPE = 0x0,
5163 ADDR_CONFIG_2_PIPE = 0x1,
5164 ADDR_CONFIG_4_PIPE = 0x2,
5165 ADDR_CONFIG_8_PIPE = 0x3,
5166} NumPipes;
5167typedef enum PipeInterleaveSize {
5168 ADDR_CONFIG_PIPE_INTERLEAVE_256B = 0x0,
5169 ADDR_CONFIG_PIPE_INTERLEAVE_512B = 0x1,
5170} PipeInterleaveSize;
5171typedef enum BankInterleaveSize {
5172 ADDR_CONFIG_BANK_INTERLEAVE_1 = 0x0,
5173 ADDR_CONFIG_BANK_INTERLEAVE_2 = 0x1,
5174 ADDR_CONFIG_BANK_INTERLEAVE_4 = 0x2,
5175 ADDR_CONFIG_BANK_INTERLEAVE_8 = 0x3,
5176} BankInterleaveSize;
5177typedef enum NumShaderEngines {
5178 ADDR_CONFIG_1_SHADER_ENGINE = 0x0,
5179 ADDR_CONFIG_2_SHADER_ENGINE = 0x1,
5180} NumShaderEngines;
5181typedef enum ShaderEngineTileSize {
5182 ADDR_CONFIG_SE_TILE_16 = 0x0,
5183 ADDR_CONFIG_SE_TILE_32 = 0x1,
5184} ShaderEngineTileSize;
5185typedef enum NumGPUs {
5186 ADDR_CONFIG_1_GPU = 0x0,
5187 ADDR_CONFIG_2_GPU = 0x1,
5188 ADDR_CONFIG_4_GPU = 0x2,
5189} NumGPUs;
5190typedef enum MultiGPUTileSize {
5191 ADDR_CONFIG_GPU_TILE_16 = 0x0,
5192 ADDR_CONFIG_GPU_TILE_32 = 0x1,
5193 ADDR_CONFIG_GPU_TILE_64 = 0x2,
5194 ADDR_CONFIG_GPU_TILE_128 = 0x3,
5195} MultiGPUTileSize;
5196typedef enum RowSize {
5197 ADDR_CONFIG_1KB_ROW = 0x0,
5198 ADDR_CONFIG_2KB_ROW = 0x1,
5199 ADDR_CONFIG_4KB_ROW = 0x2,
5200} RowSize;
5201typedef enum NumLowerPipes {
5202 ADDR_CONFIG_1_LOWER_PIPES = 0x0,
5203 ADDR_CONFIG_2_LOWER_PIPES = 0x1,
5204} NumLowerPipes;
5205typedef enum DebugBlockId {
5206 DBG_CLIENT_BLKID_RESERVED = 0x0,
5207 DBG_CLIENT_BLKID_dbg = 0x1,
5208 DBG_CLIENT_BLKID_scf2 = 0x2,
5209 DBG_CLIENT_BLKID_mcd5 = 0x3,
5210 DBG_CLIENT_BLKID_vmc = 0x4,
5211 DBG_CLIENT_BLKID_sx30 = 0x5,
5212 DBG_CLIENT_BLKID_mcd2 = 0x6,
5213 DBG_CLIENT_BLKID_bci1 = 0x7,
5214 DBG_CLIENT_BLKID_xdma_dbg_client_wrapper = 0x8,
5215 DBG_CLIENT_BLKID_mcc0 = 0x9,
5216 DBG_CLIENT_BLKID_uvdf_2 = 0xa,
5217 DBG_CLIENT_BLKID_uvdf_3 = 0xb,
5218 DBG_CLIENT_BLKID_uvdt_0 = 0xc,
5219 DBG_CLIENT_BLKID_uvdi_0 = 0xd,
5220 DBG_CLIENT_BLKID_bci0 = 0xe,
5221 DBG_CLIENT_BLKID_vceb0_1 = 0xf,
5222 DBG_CLIENT_BLKID_cb100 = 0x10,
5223 DBG_CLIENT_BLKID_cb001 = 0x11,
5224 DBG_CLIENT_BLKID_mcd4 = 0x12,
5225 DBG_CLIENT_BLKID_tmonw00 = 0x13,
5226 DBG_CLIENT_BLKID_cb101 = 0x14,
5227 DBG_CLIENT_BLKID_sx10 = 0x15,
5228 DBG_CLIENT_BLKID_cb301 = 0x16,
5229 DBG_CLIENT_BLKID_tmonw01 = 0x17,
5230 DBG_CLIENT_BLKID_vcea0_0 = 0x18,
5231 DBG_CLIENT_BLKID_vcea0_1 = 0x19,
5232 DBG_CLIENT_BLKID_vcea0_2 = 0x1a,
5233 DBG_CLIENT_BLKID_vcea0_3 = 0x1b,
5234 DBG_CLIENT_BLKID_scf1 = 0x1c,
5235 DBG_CLIENT_BLKID_sx20 = 0x1d,
5236 DBG_CLIENT_BLKID_spim1 = 0x1e,
5237 DBG_CLIENT_BLKID_pa10 = 0x1f,
5238 DBG_CLIENT_BLKID_pa00 = 0x20,
5239 DBG_CLIENT_BLKID_gmcon = 0x21,
5240 DBG_CLIENT_BLKID_mcb = 0x22,
5241 DBG_CLIENT_BLKID_vgt0 = 0x23,
5242 DBG_CLIENT_BLKID_pc0 = 0x24,
5243 DBG_CLIENT_BLKID_bci2 = 0x25,
5244 DBG_CLIENT_BLKID_uvdb_0 = 0x26,
5245 DBG_CLIENT_BLKID_spim3 = 0x27,
5246 DBG_CLIENT_BLKID_cpc_0 = 0x28,
5247 DBG_CLIENT_BLKID_cpc_1 = 0x29,
5248 DBG_CLIENT_BLKID_uvdm_0 = 0x2a,
5249 DBG_CLIENT_BLKID_uvdm_1 = 0x2b,
5250 DBG_CLIENT_BLKID_uvdm_2 = 0x2c,
5251 DBG_CLIENT_BLKID_uvdm_3 = 0x2d,
5252 DBG_CLIENT_BLKID_cb000 = 0x2e,
5253 DBG_CLIENT_BLKID_spim0 = 0x2f,
5254 DBG_CLIENT_BLKID_mcc2 = 0x30,
5255 DBG_CLIENT_BLKID_ds0 = 0x31,
5256 DBG_CLIENT_BLKID_srbm = 0x32,
5257 DBG_CLIENT_BLKID_ih = 0x33,
5258 DBG_CLIENT_BLKID_sem = 0x34,
5259 DBG_CLIENT_BLKID_sdma_0 = 0x35,
5260 DBG_CLIENT_BLKID_sdma_1 = 0x36,
5261 DBG_CLIENT_BLKID_hdp = 0x37,
5262 DBG_CLIENT_BLKID_cb200 = 0x38,
5263 DBG_CLIENT_BLKID_scf3 = 0x39,
5264 DBG_CLIENT_BLKID_vceb1_0 = 0x3a,
5265 DBG_CLIENT_BLKID_vcea1_0 = 0x3b,
5266 DBG_CLIENT_BLKID_vcea1_1 = 0x3c,
5267 DBG_CLIENT_BLKID_vcea1_2 = 0x3d,
5268 DBG_CLIENT_BLKID_vcea1_3 = 0x3e,
5269 DBG_CLIENT_BLKID_bci3 = 0x3f,
5270 DBG_CLIENT_BLKID_mcd0 = 0x40,
5271 DBG_CLIENT_BLKID_pa11 = 0x41,
5272 DBG_CLIENT_BLKID_pa01 = 0x42,
5273 DBG_CLIENT_BLKID_cb201 = 0x43,
5274 DBG_CLIENT_BLKID_spim2 = 0x44,
5275 DBG_CLIENT_BLKID_vgt2 = 0x45,
5276 DBG_CLIENT_BLKID_pc2 = 0x46,
5277 DBG_CLIENT_BLKID_smu_0 = 0x47,
5278 DBG_CLIENT_BLKID_smu_1 = 0x48,
5279 DBG_CLIENT_BLKID_smu_2 = 0x49,
5280 DBG_CLIENT_BLKID_cb1 = 0x4a,
5281 DBG_CLIENT_BLKID_ia0 = 0x4b,
5282 DBG_CLIENT_BLKID_wd = 0x4c,
5283 DBG_CLIENT_BLKID_ia1 = 0x4d,
5284 DBG_CLIENT_BLKID_vcec1_0 = 0x4e,
5285 DBG_CLIENT_BLKID_scf0 = 0x4f,
5286 DBG_CLIENT_BLKID_vgt1 = 0x50,
5287 DBG_CLIENT_BLKID_pc1 = 0x51,
5288 DBG_CLIENT_BLKID_cb0 = 0x52,
5289 DBG_CLIENT_BLKID_gdc_one_0 = 0x53,
5290 DBG_CLIENT_BLKID_gdc_one_1 = 0x54,
5291 DBG_CLIENT_BLKID_gdc_one_2 = 0x55,
5292 DBG_CLIENT_BLKID_gdc_one_3 = 0x56,
5293 DBG_CLIENT_BLKID_gdc_one_4 = 0x57,
5294 DBG_CLIENT_BLKID_gdc_one_5 = 0x58,
5295 DBG_CLIENT_BLKID_gdc_one_6 = 0x59,
5296 DBG_CLIENT_BLKID_gdc_one_7 = 0x5a,
5297 DBG_CLIENT_BLKID_gdc_one_8 = 0x5b,
5298 DBG_CLIENT_BLKID_gdc_one_9 = 0x5c,
5299 DBG_CLIENT_BLKID_gdc_one_10 = 0x5d,
5300 DBG_CLIENT_BLKID_gdc_one_11 = 0x5e,
5301 DBG_CLIENT_BLKID_gdc_one_12 = 0x5f,
5302 DBG_CLIENT_BLKID_gdc_one_13 = 0x60,
5303 DBG_CLIENT_BLKID_gdc_one_14 = 0x61,
5304 DBG_CLIENT_BLKID_gdc_one_15 = 0x62,
5305 DBG_CLIENT_BLKID_gdc_one_16 = 0x63,
5306 DBG_CLIENT_BLKID_gdc_one_17 = 0x64,
5307 DBG_CLIENT_BLKID_gdc_one_18 = 0x65,
5308 DBG_CLIENT_BLKID_gdc_one_19 = 0x66,
5309 DBG_CLIENT_BLKID_gdc_one_20 = 0x67,
5310 DBG_CLIENT_BLKID_gdc_one_21 = 0x68,
5311 DBG_CLIENT_BLKID_gdc_one_22 = 0x69,
5312 DBG_CLIENT_BLKID_gdc_one_23 = 0x6a,
5313 DBG_CLIENT_BLKID_gdc_one_24 = 0x6b,
5314 DBG_CLIENT_BLKID_gdc_one_25 = 0x6c,
5315 DBG_CLIENT_BLKID_gdc_one_26 = 0x6d,
5316 DBG_CLIENT_BLKID_gdc_one_27 = 0x6e,
5317 DBG_CLIENT_BLKID_gdc_one_28 = 0x6f,
5318 DBG_CLIENT_BLKID_gdc_one_29 = 0x70,
5319 DBG_CLIENT_BLKID_gdc_one_30 = 0x71,
5320 DBG_CLIENT_BLKID_gdc_one_31 = 0x72,
5321 DBG_CLIENT_BLKID_gdc_one_32 = 0x73,
5322 DBG_CLIENT_BLKID_gdc_one_33 = 0x74,
5323 DBG_CLIENT_BLKID_gdc_one_34 = 0x75,
5324 DBG_CLIENT_BLKID_gdc_one_35 = 0x76,
5325 DBG_CLIENT_BLKID_vceb0_0 = 0x77,
5326 DBG_CLIENT_BLKID_vgt3 = 0x78,
5327 DBG_CLIENT_BLKID_pc3 = 0x79,
5328 DBG_CLIENT_BLKID_mcd3 = 0x7a,
5329 DBG_CLIENT_BLKID_uvdu_0 = 0x7b,
5330 DBG_CLIENT_BLKID_uvdu_1 = 0x7c,
5331 DBG_CLIENT_BLKID_uvdu_2 = 0x7d,
5332 DBG_CLIENT_BLKID_uvdu_3 = 0x7e,
5333 DBG_CLIENT_BLKID_uvdu_4 = 0x7f,
5334 DBG_CLIENT_BLKID_uvdu_5 = 0x80,
5335 DBG_CLIENT_BLKID_uvdu_6 = 0x81,
5336 DBG_CLIENT_BLKID_cb300 = 0x82,
5337 DBG_CLIENT_BLKID_mcd1 = 0x83,
5338 DBG_CLIENT_BLKID_sx00 = 0x84,
5339 DBG_CLIENT_BLKID_uvdf_0 = 0x85,
5340 DBG_CLIENT_BLKID_uvdf_1 = 0x86,
5341 DBG_CLIENT_BLKID_mcc3 = 0x87,
5342 DBG_CLIENT_BLKID_cpg_0 = 0x88,
5343 DBG_CLIENT_BLKID_cpg_1 = 0x89,
5344 DBG_CLIENT_BLKID_gck = 0x8a,
5345 DBG_CLIENT_BLKID_mcc1 = 0x8b,
5346 DBG_CLIENT_BLKID_cpf_0 = 0x8c,
5347 DBG_CLIENT_BLKID_cpf_1 = 0x8d,
5348 DBG_CLIENT_BLKID_rlc = 0x8e,
5349 DBG_CLIENT_BLKID_grbm = 0x8f,
5350 DBG_CLIENT_BLKID_sammsp = 0x90,
5351 DBG_CLIENT_BLKID_dci_pg = 0x91,
5352 DBG_CLIENT_BLKID_dci_0 = 0x92,
5353 DBG_CLIENT_BLKID_dccg0_0 = 0x93,
5354 DBG_CLIENT_BLKID_dccg0_1 = 0x94,
5355 DBG_CLIENT_BLKID_dccg0_2 = 0x95,
5356 DBG_CLIENT_BLKID_dccg0_3 = 0x96,
5357 DBG_CLIENT_BLKID_dccg0_4 = 0x97,
5358 DBG_CLIENT_BLKID_dccg0_5 = 0x98,
5359 DBG_CLIENT_BLKID_dccg0_6 = 0x99,
5360 DBG_CLIENT_BLKID_dccg0_7 = 0x9a,
5361 DBG_CLIENT_BLKID_dccg0_8 = 0x9b,
5362 DBG_CLIENT_BLKID_dcfe01_0 = 0x9c,
5363 DBG_CLIENT_BLKID_dcfe02_0 = 0x9d,
5364 DBG_CLIENT_BLKID_dcfe03_0 = 0x9e,
5365 DBG_CLIENT_BLKID_dcfe04_0 = 0x9f,
5366 DBG_CLIENT_BLKID_dcfe05_0 = 0xa0,
5367 DBG_CLIENT_BLKID_dcfe06_0 = 0xa1,
5368 DBG_CLIENT_BLKID_uvde_0 = 0xa2,
5369 DBG_CLIENT_BLKID_RESERVED_LAST = 0xa3,
5370} DebugBlockId;
5371typedef enum DebugBlockId_OLD {
5372 DBG_BLOCK_ID_RESERVED = 0x0,
5373 DBG_BLOCK_ID_DBG = 0x1,
5374 DBG_BLOCK_ID_VMC = 0x2,
5375 DBG_BLOCK_ID_PDMA = 0x3,
5376 DBG_BLOCK_ID_CG = 0x4,
5377 DBG_BLOCK_ID_SRBM = 0x5,
5378 DBG_BLOCK_ID_GRBM = 0x6,
5379 DBG_BLOCK_ID_RLC = 0x7,
5380 DBG_BLOCK_ID_CSC = 0x8,
5381 DBG_BLOCK_ID_SEM = 0x9,
5382 DBG_BLOCK_ID_IH = 0xa,
5383 DBG_BLOCK_ID_SC = 0xb,
5384 DBG_BLOCK_ID_SQ = 0xc,
5385 DBG_BLOCK_ID_AVP = 0xd,
5386 DBG_BLOCK_ID_GMCON = 0xe,
5387 DBG_BLOCK_ID_SMU = 0xf,
5388 DBG_BLOCK_ID_DMA0 = 0x10,
5389 DBG_BLOCK_ID_DMA1 = 0x11,
5390 DBG_BLOCK_ID_SPIM = 0x12,
5391 DBG_BLOCK_ID_GDS = 0x13,
5392 DBG_BLOCK_ID_SPIS = 0x14,
5393 DBG_BLOCK_ID_UNUSED0 = 0x15,
5394 DBG_BLOCK_ID_PA0 = 0x16,
5395 DBG_BLOCK_ID_PA1 = 0x17,
5396 DBG_BLOCK_ID_CP0 = 0x18,
5397 DBG_BLOCK_ID_CP1 = 0x19,
5398 DBG_BLOCK_ID_CP2 = 0x1a,
5399 DBG_BLOCK_ID_UNUSED1 = 0x1b,
5400 DBG_BLOCK_ID_UVDU = 0x1c,
5401 DBG_BLOCK_ID_UVDM = 0x1d,
5402 DBG_BLOCK_ID_VCE = 0x1e,
5403 DBG_BLOCK_ID_UNUSED2 = 0x1f,
5404 DBG_BLOCK_ID_VGT0 = 0x20,
5405 DBG_BLOCK_ID_VGT1 = 0x21,
5406 DBG_BLOCK_ID_IA = 0x22,
5407 DBG_BLOCK_ID_UNUSED3 = 0x23,
5408 DBG_BLOCK_ID_SCT0 = 0x24,
5409 DBG_BLOCK_ID_SCT1 = 0x25,
5410 DBG_BLOCK_ID_SPM0 = 0x26,
5411 DBG_BLOCK_ID_SPM1 = 0x27,
5412 DBG_BLOCK_ID_TCAA = 0x28,
5413 DBG_BLOCK_ID_TCAB = 0x29,
5414 DBG_BLOCK_ID_TCCA = 0x2a,
5415 DBG_BLOCK_ID_TCCB = 0x2b,
5416 DBG_BLOCK_ID_MCC0 = 0x2c,
5417 DBG_BLOCK_ID_MCC1 = 0x2d,
5418 DBG_BLOCK_ID_MCC2 = 0x2e,
5419 DBG_BLOCK_ID_MCC3 = 0x2f,
5420 DBG_BLOCK_ID_SX0 = 0x30,
5421 DBG_BLOCK_ID_SX1 = 0x31,
5422 DBG_BLOCK_ID_SX2 = 0x32,
5423 DBG_BLOCK_ID_SX3 = 0x33,
5424 DBG_BLOCK_ID_UNUSED4 = 0x34,
5425 DBG_BLOCK_ID_UNUSED5 = 0x35,
5426 DBG_BLOCK_ID_UNUSED6 = 0x36,
5427 DBG_BLOCK_ID_UNUSED7 = 0x37,
5428 DBG_BLOCK_ID_PC0 = 0x38,
5429 DBG_BLOCK_ID_PC1 = 0x39,
5430 DBG_BLOCK_ID_UNUSED8 = 0x3a,
5431 DBG_BLOCK_ID_UNUSED9 = 0x3b,
5432 DBG_BLOCK_ID_UNUSED10 = 0x3c,
5433 DBG_BLOCK_ID_UNUSED11 = 0x3d,
5434 DBG_BLOCK_ID_MCB = 0x3e,
5435 DBG_BLOCK_ID_UNUSED12 = 0x3f,
5436 DBG_BLOCK_ID_SCB0 = 0x40,
5437 DBG_BLOCK_ID_SCB1 = 0x41,
5438 DBG_BLOCK_ID_UNUSED13 = 0x42,
5439 DBG_BLOCK_ID_UNUSED14 = 0x43,
5440 DBG_BLOCK_ID_SCF0 = 0x44,
5441 DBG_BLOCK_ID_SCF1 = 0x45,
5442 DBG_BLOCK_ID_UNUSED15 = 0x46,
5443 DBG_BLOCK_ID_UNUSED16 = 0x47,
5444 DBG_BLOCK_ID_BCI0 = 0x48,
5445 DBG_BLOCK_ID_BCI1 = 0x49,
5446 DBG_BLOCK_ID_BCI2 = 0x4a,
5447 DBG_BLOCK_ID_BCI3 = 0x4b,
5448 DBG_BLOCK_ID_UNUSED17 = 0x4c,
5449 DBG_BLOCK_ID_UNUSED18 = 0x4d,
5450 DBG_BLOCK_ID_UNUSED19 = 0x4e,
5451 DBG_BLOCK_ID_UNUSED20 = 0x4f,
5452 DBG_BLOCK_ID_CB00 = 0x50,
5453 DBG_BLOCK_ID_CB01 = 0x51,
5454 DBG_BLOCK_ID_CB02 = 0x52,
5455 DBG_BLOCK_ID_CB03 = 0x53,
5456 DBG_BLOCK_ID_CB04 = 0x54,
5457 DBG_BLOCK_ID_UNUSED21 = 0x55,
5458 DBG_BLOCK_ID_UNUSED22 = 0x56,
5459 DBG_BLOCK_ID_UNUSED23 = 0x57,
5460 DBG_BLOCK_ID_CB10 = 0x58,
5461 DBG_BLOCK_ID_CB11 = 0x59,
5462 DBG_BLOCK_ID_CB12 = 0x5a,
5463 DBG_BLOCK_ID_CB13 = 0x5b,
5464 DBG_BLOCK_ID_CB14 = 0x5c,
5465 DBG_BLOCK_ID_UNUSED24 = 0x5d,
5466 DBG_BLOCK_ID_UNUSED25 = 0x5e,
5467 DBG_BLOCK_ID_UNUSED26 = 0x5f,
5468 DBG_BLOCK_ID_TCP0 = 0x60,
5469 DBG_BLOCK_ID_TCP1 = 0x61,
5470 DBG_BLOCK_ID_TCP2 = 0x62,
5471 DBG_BLOCK_ID_TCP3 = 0x63,
5472 DBG_BLOCK_ID_TCP4 = 0x64,
5473 DBG_BLOCK_ID_TCP5 = 0x65,
5474 DBG_BLOCK_ID_TCP6 = 0x66,
5475 DBG_BLOCK_ID_TCP7 = 0x67,
5476 DBG_BLOCK_ID_TCP8 = 0x68,
5477 DBG_BLOCK_ID_TCP9 = 0x69,
5478 DBG_BLOCK_ID_TCP10 = 0x6a,
5479 DBG_BLOCK_ID_TCP11 = 0x6b,
5480 DBG_BLOCK_ID_TCP12 = 0x6c,
5481 DBG_BLOCK_ID_TCP13 = 0x6d,
5482 DBG_BLOCK_ID_TCP14 = 0x6e,
5483 DBG_BLOCK_ID_TCP15 = 0x6f,
5484 DBG_BLOCK_ID_TCP16 = 0x70,
5485 DBG_BLOCK_ID_TCP17 = 0x71,
5486 DBG_BLOCK_ID_TCP18 = 0x72,
5487 DBG_BLOCK_ID_TCP19 = 0x73,
5488 DBG_BLOCK_ID_TCP20 = 0x74,
5489 DBG_BLOCK_ID_TCP21 = 0x75,
5490 DBG_BLOCK_ID_TCP22 = 0x76,
5491 DBG_BLOCK_ID_TCP23 = 0x77,
5492 DBG_BLOCK_ID_TCP_RESERVED0 = 0x78,
5493 DBG_BLOCK_ID_TCP_RESERVED1 = 0x79,
5494 DBG_BLOCK_ID_TCP_RESERVED2 = 0x7a,
5495 DBG_BLOCK_ID_TCP_RESERVED3 = 0x7b,
5496 DBG_BLOCK_ID_TCP_RESERVED4 = 0x7c,
5497 DBG_BLOCK_ID_TCP_RESERVED5 = 0x7d,
5498 DBG_BLOCK_ID_TCP_RESERVED6 = 0x7e,
5499 DBG_BLOCK_ID_TCP_RESERVED7 = 0x7f,
5500 DBG_BLOCK_ID_DB00 = 0x80,
5501 DBG_BLOCK_ID_DB01 = 0x81,
5502 DBG_BLOCK_ID_DB02 = 0x82,
5503 DBG_BLOCK_ID_DB03 = 0x83,
5504 DBG_BLOCK_ID_DB04 = 0x84,
5505 DBG_BLOCK_ID_UNUSED27 = 0x85,
5506 DBG_BLOCK_ID_UNUSED28 = 0x86,
5507 DBG_BLOCK_ID_UNUSED29 = 0x87,
5508 DBG_BLOCK_ID_DB10 = 0x88,
5509 DBG_BLOCK_ID_DB11 = 0x89,
5510 DBG_BLOCK_ID_DB12 = 0x8a,
5511 DBG_BLOCK_ID_DB13 = 0x8b,
5512 DBG_BLOCK_ID_DB14 = 0x8c,
5513 DBG_BLOCK_ID_UNUSED30 = 0x8d,
5514 DBG_BLOCK_ID_UNUSED31 = 0x8e,
5515 DBG_BLOCK_ID_UNUSED32 = 0x8f,
5516 DBG_BLOCK_ID_TCC0 = 0x90,
5517 DBG_BLOCK_ID_TCC1 = 0x91,
5518 DBG_BLOCK_ID_TCC2 = 0x92,
5519 DBG_BLOCK_ID_TCC3 = 0x93,
5520 DBG_BLOCK_ID_TCC4 = 0x94,
5521 DBG_BLOCK_ID_TCC5 = 0x95,
5522 DBG_BLOCK_ID_TCC6 = 0x96,
5523 DBG_BLOCK_ID_TCC7 = 0x97,
5524 DBG_BLOCK_ID_SPS00 = 0x98,
5525 DBG_BLOCK_ID_SPS01 = 0x99,
5526 DBG_BLOCK_ID_SPS02 = 0x9a,
5527 DBG_BLOCK_ID_SPS10 = 0x9b,
5528 DBG_BLOCK_ID_SPS11 = 0x9c,
5529 DBG_BLOCK_ID_SPS12 = 0x9d,
5530 DBG_BLOCK_ID_UNUSED33 = 0x9e,
5531 DBG_BLOCK_ID_UNUSED34 = 0x9f,
5532 DBG_BLOCK_ID_TA00 = 0xa0,
5533 DBG_BLOCK_ID_TA01 = 0xa1,
5534 DBG_BLOCK_ID_TA02 = 0xa2,
5535 DBG_BLOCK_ID_TA03 = 0xa3,
5536 DBG_BLOCK_ID_TA04 = 0xa4,
5537 DBG_BLOCK_ID_TA05 = 0xa5,
5538 DBG_BLOCK_ID_TA06 = 0xa6,
5539 DBG_BLOCK_ID_TA07 = 0xa7,
5540 DBG_BLOCK_ID_TA08 = 0xa8,
5541 DBG_BLOCK_ID_TA09 = 0xa9,
5542 DBG_BLOCK_ID_TA0A = 0xaa,
5543 DBG_BLOCK_ID_TA0B = 0xab,
5544 DBG_BLOCK_ID_UNUSED35 = 0xac,
5545 DBG_BLOCK_ID_UNUSED36 = 0xad,
5546 DBG_BLOCK_ID_UNUSED37 = 0xae,
5547 DBG_BLOCK_ID_UNUSED38 = 0xaf,
5548 DBG_BLOCK_ID_TA10 = 0xb0,
5549 DBG_BLOCK_ID_TA11 = 0xb1,
5550 DBG_BLOCK_ID_TA12 = 0xb2,
5551 DBG_BLOCK_ID_TA13 = 0xb3,
5552 DBG_BLOCK_ID_TA14 = 0xb4,
5553 DBG_BLOCK_ID_TA15 = 0xb5,
5554 DBG_BLOCK_ID_TA16 = 0xb6,
5555 DBG_BLOCK_ID_TA17 = 0xb7,
5556 DBG_BLOCK_ID_TA18 = 0xb8,
5557 DBG_BLOCK_ID_TA19 = 0xb9,
5558 DBG_BLOCK_ID_TA1A = 0xba,
5559 DBG_BLOCK_ID_TA1B = 0xbb,
5560 DBG_BLOCK_ID_UNUSED39 = 0xbc,
5561 DBG_BLOCK_ID_UNUSED40 = 0xbd,
5562 DBG_BLOCK_ID_UNUSED41 = 0xbe,
5563 DBG_BLOCK_ID_UNUSED42 = 0xbf,
5564 DBG_BLOCK_ID_TD00 = 0xc0,
5565 DBG_BLOCK_ID_TD01 = 0xc1,
5566 DBG_BLOCK_ID_TD02 = 0xc2,
5567 DBG_BLOCK_ID_TD03 = 0xc3,
5568 DBG_BLOCK_ID_TD04 = 0xc4,
5569 DBG_BLOCK_ID_TD05 = 0xc5,
5570 DBG_BLOCK_ID_TD06 = 0xc6,
5571 DBG_BLOCK_ID_TD07 = 0xc7,
5572 DBG_BLOCK_ID_TD08 = 0xc8,
5573 DBG_BLOCK_ID_TD09 = 0xc9,
5574 DBG_BLOCK_ID_TD0A = 0xca,
5575 DBG_BLOCK_ID_TD0B = 0xcb,
5576 DBG_BLOCK_ID_UNUSED43 = 0xcc,
5577 DBG_BLOCK_ID_UNUSED44 = 0xcd,
5578 DBG_BLOCK_ID_UNUSED45 = 0xce,
5579 DBG_BLOCK_ID_UNUSED46 = 0xcf,
5580 DBG_BLOCK_ID_TD10 = 0xd0,
5581 DBG_BLOCK_ID_TD11 = 0xd1,
5582 DBG_BLOCK_ID_TD12 = 0xd2,
5583 DBG_BLOCK_ID_TD13 = 0xd3,
5584 DBG_BLOCK_ID_TD14 = 0xd4,
5585 DBG_BLOCK_ID_TD15 = 0xd5,
5586 DBG_BLOCK_ID_TD16 = 0xd6,
5587 DBG_BLOCK_ID_TD17 = 0xd7,
5588 DBG_BLOCK_ID_TD18 = 0xd8,
5589 DBG_BLOCK_ID_TD19 = 0xd9,
5590 DBG_BLOCK_ID_TD1A = 0xda,
5591 DBG_BLOCK_ID_TD1B = 0xdb,
5592 DBG_BLOCK_ID_UNUSED47 = 0xdc,
5593 DBG_BLOCK_ID_UNUSED48 = 0xdd,
5594 DBG_BLOCK_ID_UNUSED49 = 0xde,
5595 DBG_BLOCK_ID_UNUSED50 = 0xdf,
5596 DBG_BLOCK_ID_MCD0 = 0xe0,
5597 DBG_BLOCK_ID_MCD1 = 0xe1,
5598 DBG_BLOCK_ID_MCD2 = 0xe2,
5599 DBG_BLOCK_ID_MCD3 = 0xe3,
5600 DBG_BLOCK_ID_MCD4 = 0xe4,
5601 DBG_BLOCK_ID_MCD5 = 0xe5,
5602 DBG_BLOCK_ID_UNUSED51 = 0xe6,
5603 DBG_BLOCK_ID_UNUSED52 = 0xe7,
5604} DebugBlockId_OLD;
5605typedef enum DebugBlockId_BY2 {
5606 DBG_BLOCK_ID_RESERVED_BY2 = 0x0,
5607 DBG_BLOCK_ID_VMC_BY2 = 0x1,
5608 DBG_BLOCK_ID_CG_BY2 = 0x2,
5609 DBG_BLOCK_ID_GRBM_BY2 = 0x3,
5610 DBG_BLOCK_ID_CSC_BY2 = 0x4,
5611 DBG_BLOCK_ID_IH_BY2 = 0x5,
5612 DBG_BLOCK_ID_SQ_BY2 = 0x6,
5613 DBG_BLOCK_ID_GMCON_BY2 = 0x7,
5614 DBG_BLOCK_ID_DMA0_BY2 = 0x8,
5615 DBG_BLOCK_ID_SPIM_BY2 = 0x9,
5616 DBG_BLOCK_ID_SPIS_BY2 = 0xa,
5617 DBG_BLOCK_ID_PA0_BY2 = 0xb,
5618 DBG_BLOCK_ID_CP0_BY2 = 0xc,
5619 DBG_BLOCK_ID_CP2_BY2 = 0xd,
5620 DBG_BLOCK_ID_UVDU_BY2 = 0xe,
5621 DBG_BLOCK_ID_VCE_BY2 = 0xf,
5622 DBG_BLOCK_ID_VGT0_BY2 = 0x10,
5623 DBG_BLOCK_ID_IA_BY2 = 0x11,
5624 DBG_BLOCK_ID_SCT0_BY2 = 0x12,
5625 DBG_BLOCK_ID_SPM0_BY2 = 0x13,
5626 DBG_BLOCK_ID_TCAA_BY2 = 0x14,
5627 DBG_BLOCK_ID_TCCA_BY2 = 0x15,
5628 DBG_BLOCK_ID_MCC0_BY2 = 0x16,
5629 DBG_BLOCK_ID_MCC2_BY2 = 0x17,
5630 DBG_BLOCK_ID_SX0_BY2 = 0x18,
5631 DBG_BLOCK_ID_SX2_BY2 = 0x19,
5632 DBG_BLOCK_ID_UNUSED4_BY2 = 0x1a,
5633 DBG_BLOCK_ID_UNUSED6_BY2 = 0x1b,
5634 DBG_BLOCK_ID_PC0_BY2 = 0x1c,
5635 DBG_BLOCK_ID_UNUSED8_BY2 = 0x1d,
5636 DBG_BLOCK_ID_UNUSED10_BY2 = 0x1e,
5637 DBG_BLOCK_ID_MCB_BY2 = 0x1f,
5638 DBG_BLOCK_ID_SCB0_BY2 = 0x20,
5639 DBG_BLOCK_ID_UNUSED13_BY2 = 0x21,
5640 DBG_BLOCK_ID_SCF0_BY2 = 0x22,
5641 DBG_BLOCK_ID_UNUSED15_BY2 = 0x23,
5642 DBG_BLOCK_ID_BCI0_BY2 = 0x24,
5643 DBG_BLOCK_ID_BCI2_BY2 = 0x25,
5644 DBG_BLOCK_ID_UNUSED17_BY2 = 0x26,
5645 DBG_BLOCK_ID_UNUSED19_BY2 = 0x27,
5646 DBG_BLOCK_ID_CB00_BY2 = 0x28,
5647 DBG_BLOCK_ID_CB02_BY2 = 0x29,
5648 DBG_BLOCK_ID_CB04_BY2 = 0x2a,
5649 DBG_BLOCK_ID_UNUSED22_BY2 = 0x2b,
5650 DBG_BLOCK_ID_CB10_BY2 = 0x2c,
5651 DBG_BLOCK_ID_CB12_BY2 = 0x2d,
5652 DBG_BLOCK_ID_CB14_BY2 = 0x2e,
5653 DBG_BLOCK_ID_UNUSED25_BY2 = 0x2f,
5654 DBG_BLOCK_ID_TCP0_BY2 = 0x30,
5655 DBG_BLOCK_ID_TCP2_BY2 = 0x31,
5656 DBG_BLOCK_ID_TCP4_BY2 = 0x32,
5657 DBG_BLOCK_ID_TCP6_BY2 = 0x33,
5658 DBG_BLOCK_ID_TCP8_BY2 = 0x34,
5659 DBG_BLOCK_ID_TCP10_BY2 = 0x35,
5660 DBG_BLOCK_ID_TCP12_BY2 = 0x36,
5661 DBG_BLOCK_ID_TCP14_BY2 = 0x37,
5662 DBG_BLOCK_ID_TCP16_BY2 = 0x38,
5663 DBG_BLOCK_ID_TCP18_BY2 = 0x39,
5664 DBG_BLOCK_ID_TCP20_BY2 = 0x3a,
5665 DBG_BLOCK_ID_TCP22_BY2 = 0x3b,
5666 DBG_BLOCK_ID_TCP_RESERVED0_BY2 = 0x3c,
5667 DBG_BLOCK_ID_TCP_RESERVED2_BY2 = 0x3d,
5668 DBG_BLOCK_ID_TCP_RESERVED4_BY2 = 0x3e,
5669 DBG_BLOCK_ID_TCP_RESERVED6_BY2 = 0x3f,
5670 DBG_BLOCK_ID_DB00_BY2 = 0x40,
5671 DBG_BLOCK_ID_DB02_BY2 = 0x41,
5672 DBG_BLOCK_ID_DB04_BY2 = 0x42,
5673 DBG_BLOCK_ID_UNUSED28_BY2 = 0x43,
5674 DBG_BLOCK_ID_DB10_BY2 = 0x44,
5675 DBG_BLOCK_ID_DB12_BY2 = 0x45,
5676 DBG_BLOCK_ID_DB14_BY2 = 0x46,
5677 DBG_BLOCK_ID_UNUSED31_BY2 = 0x47,
5678 DBG_BLOCK_ID_TCC0_BY2 = 0x48,
5679 DBG_BLOCK_ID_TCC2_BY2 = 0x49,
5680 DBG_BLOCK_ID_TCC4_BY2 = 0x4a,
5681 DBG_BLOCK_ID_TCC6_BY2 = 0x4b,
5682 DBG_BLOCK_ID_SPS00_BY2 = 0x4c,
5683 DBG_BLOCK_ID_SPS02_BY2 = 0x4d,
5684 DBG_BLOCK_ID_SPS11_BY2 = 0x4e,
5685 DBG_BLOCK_ID_UNUSED33_BY2 = 0x4f,
5686 DBG_BLOCK_ID_TA00_BY2 = 0x50,
5687 DBG_BLOCK_ID_TA02_BY2 = 0x51,
5688 DBG_BLOCK_ID_TA04_BY2 = 0x52,
5689 DBG_BLOCK_ID_TA06_BY2 = 0x53,
5690 DBG_BLOCK_ID_TA08_BY2 = 0x54,
5691 DBG_BLOCK_ID_TA0A_BY2 = 0x55,
5692 DBG_BLOCK_ID_UNUSED35_BY2 = 0x56,
5693 DBG_BLOCK_ID_UNUSED37_BY2 = 0x57,
5694 DBG_BLOCK_ID_TA10_BY2 = 0x58,
5695 DBG_BLOCK_ID_TA12_BY2 = 0x59,
5696 DBG_BLOCK_ID_TA14_BY2 = 0x5a,
5697 DBG_BLOCK_ID_TA16_BY2 = 0x5b,
5698 DBG_BLOCK_ID_TA18_BY2 = 0x5c,
5699 DBG_BLOCK_ID_TA1A_BY2 = 0x5d,
5700 DBG_BLOCK_ID_UNUSED39_BY2 = 0x5e,
5701 DBG_BLOCK_ID_UNUSED41_BY2 = 0x5f,
5702 DBG_BLOCK_ID_TD00_BY2 = 0x60,
5703 DBG_BLOCK_ID_TD02_BY2 = 0x61,
5704 DBG_BLOCK_ID_TD04_BY2 = 0x62,
5705 DBG_BLOCK_ID_TD06_BY2 = 0x63,
5706 DBG_BLOCK_ID_TD08_BY2 = 0x64,
5707 DBG_BLOCK_ID_TD0A_BY2 = 0x65,
5708 DBG_BLOCK_ID_UNUSED43_BY2 = 0x66,
5709 DBG_BLOCK_ID_UNUSED45_BY2 = 0x67,
5710 DBG_BLOCK_ID_TD10_BY2 = 0x68,
5711 DBG_BLOCK_ID_TD12_BY2 = 0x69,
5712 DBG_BLOCK_ID_TD14_BY2 = 0x6a,
5713 DBG_BLOCK_ID_TD16_BY2 = 0x6b,
5714 DBG_BLOCK_ID_TD18_BY2 = 0x6c,
5715 DBG_BLOCK_ID_TD1A_BY2 = 0x6d,
5716 DBG_BLOCK_ID_UNUSED47_BY2 = 0x6e,
5717 DBG_BLOCK_ID_UNUSED49_BY2 = 0x6f,
5718 DBG_BLOCK_ID_MCD0_BY2 = 0x70,
5719 DBG_BLOCK_ID_MCD2_BY2 = 0x71,
5720 DBG_BLOCK_ID_MCD4_BY2 = 0x72,
5721 DBG_BLOCK_ID_UNUSED51_BY2 = 0x73,
5722} DebugBlockId_BY2;
5723typedef enum DebugBlockId_BY4 {
5724 DBG_BLOCK_ID_RESERVED_BY4 = 0x0,
5725 DBG_BLOCK_ID_CG_BY4 = 0x1,
5726 DBG_BLOCK_ID_CSC_BY4 = 0x2,
5727 DBG_BLOCK_ID_SQ_BY4 = 0x3,
5728 DBG_BLOCK_ID_DMA0_BY4 = 0x4,
5729 DBG_BLOCK_ID_SPIS_BY4 = 0x5,
5730 DBG_BLOCK_ID_CP0_BY4 = 0x6,
5731 DBG_BLOCK_ID_UVDU_BY4 = 0x7,
5732 DBG_BLOCK_ID_VGT0_BY4 = 0x8,
5733 DBG_BLOCK_ID_SCT0_BY4 = 0x9,
5734 DBG_BLOCK_ID_TCAA_BY4 = 0xa,
5735 DBG_BLOCK_ID_MCC0_BY4 = 0xb,
5736 DBG_BLOCK_ID_SX0_BY4 = 0xc,
5737 DBG_BLOCK_ID_UNUSED4_BY4 = 0xd,
5738 DBG_BLOCK_ID_PC0_BY4 = 0xe,
5739 DBG_BLOCK_ID_UNUSED10_BY4 = 0xf,
5740 DBG_BLOCK_ID_SCB0_BY4 = 0x10,
5741 DBG_BLOCK_ID_SCF0_BY4 = 0x11,
5742 DBG_BLOCK_ID_BCI0_BY4 = 0x12,
5743 DBG_BLOCK_ID_UNUSED17_BY4 = 0x13,
5744 DBG_BLOCK_ID_CB00_BY4 = 0x14,
5745 DBG_BLOCK_ID_CB04_BY4 = 0x15,
5746 DBG_BLOCK_ID_CB10_BY4 = 0x16,
5747 DBG_BLOCK_ID_CB14_BY4 = 0x17,
5748 DBG_BLOCK_ID_TCP0_BY4 = 0x18,
5749 DBG_BLOCK_ID_TCP4_BY4 = 0x19,
5750 DBG_BLOCK_ID_TCP8_BY4 = 0x1a,
5751 DBG_BLOCK_ID_TCP12_BY4 = 0x1b,
5752 DBG_BLOCK_ID_TCP16_BY4 = 0x1c,
5753 DBG_BLOCK_ID_TCP20_BY4 = 0x1d,
5754 DBG_BLOCK_ID_TCP_RESERVED0_BY4 = 0x1e,
5755 DBG_BLOCK_ID_TCP_RESERVED4_BY4 = 0x1f,
5756 DBG_BLOCK_ID_DB_BY4 = 0x20,
5757 DBG_BLOCK_ID_DB04_BY4 = 0x21,
5758 DBG_BLOCK_ID_DB10_BY4 = 0x22,
5759 DBG_BLOCK_ID_DB14_BY4 = 0x23,
5760 DBG_BLOCK_ID_TCC0_BY4 = 0x24,
5761 DBG_BLOCK_ID_TCC4_BY4 = 0x25,
5762 DBG_BLOCK_ID_SPS00_BY4 = 0x26,
5763 DBG_BLOCK_ID_SPS11_BY4 = 0x27,
5764 DBG_BLOCK_ID_TA00_BY4 = 0x28,
5765 DBG_BLOCK_ID_TA04_BY4 = 0x29,
5766 DBG_BLOCK_ID_TA08_BY4 = 0x2a,
5767 DBG_BLOCK_ID_UNUSED35_BY4 = 0x2b,
5768 DBG_BLOCK_ID_TA10_BY4 = 0x2c,
5769 DBG_BLOCK_ID_TA14_BY4 = 0x2d,
5770 DBG_BLOCK_ID_TA18_BY4 = 0x2e,
5771 DBG_BLOCK_ID_UNUSED39_BY4 = 0x2f,
5772 DBG_BLOCK_ID_TD00_BY4 = 0x30,
5773 DBG_BLOCK_ID_TD04_BY4 = 0x31,
5774 DBG_BLOCK_ID_TD08_BY4 = 0x32,
5775 DBG_BLOCK_ID_UNUSED43_BY4 = 0x33,
5776 DBG_BLOCK_ID_TD10_BY4 = 0x34,
5777 DBG_BLOCK_ID_TD14_BY4 = 0x35,
5778 DBG_BLOCK_ID_TD18_BY4 = 0x36,
5779 DBG_BLOCK_ID_UNUSED47_BY4 = 0x37,
5780 DBG_BLOCK_ID_MCD0_BY4 = 0x38,
5781 DBG_BLOCK_ID_MCD4_BY4 = 0x39,
5782} DebugBlockId_BY4;
5783typedef enum DebugBlockId_BY8 {
5784 DBG_BLOCK_ID_RESERVED_BY8 = 0x0,
5785 DBG_BLOCK_ID_CSC_BY8 = 0x1,
5786 DBG_BLOCK_ID_DMA0_BY8 = 0x2,
5787 DBG_BLOCK_ID_CP0_BY8 = 0x3,
5788 DBG_BLOCK_ID_VGT0_BY8 = 0x4,
5789 DBG_BLOCK_ID_TCAA_BY8 = 0x5,
5790 DBG_BLOCK_ID_SX0_BY8 = 0x6,
5791 DBG_BLOCK_ID_PC0_BY8 = 0x7,
5792 DBG_BLOCK_ID_SCB0_BY8 = 0x8,
5793 DBG_BLOCK_ID_BCI0_BY8 = 0x9,
5794 DBG_BLOCK_ID_CB00_BY8 = 0xa,
5795 DBG_BLOCK_ID_CB10_BY8 = 0xb,
5796 DBG_BLOCK_ID_TCP0_BY8 = 0xc,
5797 DBG_BLOCK_ID_TCP8_BY8 = 0xd,
5798 DBG_BLOCK_ID_TCP16_BY8 = 0xe,
5799 DBG_BLOCK_ID_TCP_RESERVED0_BY8 = 0xf,
5800 DBG_BLOCK_ID_DB00_BY8 = 0x10,
5801 DBG_BLOCK_ID_DB10_BY8 = 0x11,
5802 DBG_BLOCK_ID_TCC0_BY8 = 0x12,
5803 DBG_BLOCK_ID_SPS00_BY8 = 0x13,
5804 DBG_BLOCK_ID_TA00_BY8 = 0x14,
5805 DBG_BLOCK_ID_TA08_BY8 = 0x15,
5806 DBG_BLOCK_ID_TA10_BY8 = 0x16,
5807 DBG_BLOCK_ID_TA18_BY8 = 0x17,
5808 DBG_BLOCK_ID_TD00_BY8 = 0x18,
5809 DBG_BLOCK_ID_TD08_BY8 = 0x19,
5810 DBG_BLOCK_ID_TD10_BY8 = 0x1a,
5811 DBG_BLOCK_ID_TD18_BY8 = 0x1b,
5812 DBG_BLOCK_ID_MCD0_BY8 = 0x1c,
5813} DebugBlockId_BY8;
5814typedef enum DebugBlockId_BY16 {
5815 DBG_BLOCK_ID_RESERVED_BY16 = 0x0,
5816 DBG_BLOCK_ID_DMA0_BY16 = 0x1,
5817 DBG_BLOCK_ID_VGT0_BY16 = 0x2,
5818 DBG_BLOCK_ID_SX0_BY16 = 0x3,
5819 DBG_BLOCK_ID_SCB0_BY16 = 0x4,
5820 DBG_BLOCK_ID_CB00_BY16 = 0x5,
5821 DBG_BLOCK_ID_TCP0_BY16 = 0x6,
5822 DBG_BLOCK_ID_TCP16_BY16 = 0x7,
5823 DBG_BLOCK_ID_DB00_BY16 = 0x8,
5824 DBG_BLOCK_ID_TCC0_BY16 = 0x9,
5825 DBG_BLOCK_ID_TA00_BY16 = 0xa,
5826 DBG_BLOCK_ID_TA10_BY16 = 0xb,
5827 DBG_BLOCK_ID_TD00_BY16 = 0xc,
5828 DBG_BLOCK_ID_TD10_BY16 = 0xd,
5829 DBG_BLOCK_ID_MCD0_BY16 = 0xe,
5830} DebugBlockId_BY16;
5831typedef enum ColorTransform {
5832 DCC_CT_AUTO = 0x0,
5833 DCC_CT_NONE = 0x1,
5834 ABGR_TO_A_BG_G_RB = 0x2,
5835 BGRA_TO_BG_G_RB_A = 0x3,
5836} ColorTransform;
5837typedef enum CompareRef {
5838 REF_NEVER = 0x0,
5839 REF_LESS = 0x1,
5840 REF_EQUAL = 0x2,
5841 REF_LEQUAL = 0x3,
5842 REF_GREATER = 0x4,
5843 REF_NOTEQUAL = 0x5,
5844 REF_GEQUAL = 0x6,
5845 REF_ALWAYS = 0x7,
5846} CompareRef;
5847typedef enum ReadSize {
5848 READ_256_BITS = 0x0,
5849 READ_512_BITS = 0x1,
5850} ReadSize;
5851typedef enum DepthFormat {
5852 DEPTH_INVALID = 0x0,
5853 DEPTH_16 = 0x1,
5854 DEPTH_X8_24 = 0x2,
5855 DEPTH_8_24 = 0x3,
5856 DEPTH_X8_24_FLOAT = 0x4,
5857 DEPTH_8_24_FLOAT = 0x5,
5858 DEPTH_32_FLOAT = 0x6,
5859 DEPTH_X24_8_32_FLOAT = 0x7,
5860} DepthFormat;
5861typedef enum ZFormat {
5862 Z_INVALID = 0x0,
5863 Z_16 = 0x1,
5864 Z_24 = 0x2,
5865 Z_32_FLOAT = 0x3,
5866} ZFormat;
5867typedef enum StencilFormat {
5868 STENCIL_INVALID = 0x0,
5869 STENCIL_8 = 0x1,
5870} StencilFormat;
5871typedef enum CmaskMode {
5872 CMASK_CLEAR_NONE = 0x0,
5873 CMASK_CLEAR_ONE = 0x1,
5874 CMASK_CLEAR_ALL = 0x2,
5875 CMASK_ANY_EXPANDED = 0x3,
5876 CMASK_ALPHA0_FRAG1 = 0x4,
5877 CMASK_ALPHA0_FRAG2 = 0x5,
5878 CMASK_ALPHA0_FRAG4 = 0x6,
5879 CMASK_ALPHA0_FRAGS = 0x7,
5880 CMASK_ALPHA1_FRAG1 = 0x8,
5881 CMASK_ALPHA1_FRAG2 = 0x9,
5882 CMASK_ALPHA1_FRAG4 = 0xa,
5883 CMASK_ALPHA1_FRAGS = 0xb,
5884 CMASK_ALPHAX_FRAG1 = 0xc,
5885 CMASK_ALPHAX_FRAG2 = 0xd,
5886 CMASK_ALPHAX_FRAG4 = 0xe,
5887 CMASK_ALPHAX_FRAGS = 0xf,
5888} CmaskMode;
5889typedef enum QuadExportFormat {
5890 EXPORT_UNUSED = 0x0,
5891 EXPORT_32_R = 0x1,
5892 EXPORT_32_GR = 0x2,
5893 EXPORT_32_AR = 0x3,
5894 EXPORT_FP16_ABGR = 0x4,
5895 EXPORT_UNSIGNED16_ABGR = 0x5,
5896 EXPORT_SIGNED16_ABGR = 0x6,
5897 EXPORT_32_ABGR = 0x7,
5898} QuadExportFormat;
5899typedef enum QuadExportFormatOld {
5900 EXPORT_4P_32BPC_ABGR = 0x0,
5901 EXPORT_4P_16BPC_ABGR = 0x1,
5902 EXPORT_4P_32BPC_GR = 0x2,
5903 EXPORT_4P_32BPC_AR = 0x3,
5904 EXPORT_2P_32BPC_ABGR = 0x4,
5905 EXPORT_8P_32BPC_R = 0x5,
5906} QuadExportFormatOld;
5907typedef enum ColorFormat {
5908 COLOR_INVALID = 0x0,
5909 COLOR_8 = 0x1,
5910 COLOR_16 = 0x2,
5911 COLOR_8_8 = 0x3,
5912 COLOR_32 = 0x4,
5913 COLOR_16_16 = 0x5,
5914 COLOR_10_11_11 = 0x6,
5915 COLOR_11_11_10 = 0x7,
5916 COLOR_10_10_10_2 = 0x8,
5917 COLOR_2_10_10_10 = 0x9,
5918 COLOR_8_8_8_8 = 0xa,
5919 COLOR_32_32 = 0xb,
5920 COLOR_16_16_16_16 = 0xc,
5921 COLOR_RESERVED_13 = 0xd,
5922 COLOR_32_32_32_32 = 0xe,
5923 COLOR_RESERVED_15 = 0xf,
5924 COLOR_5_6_5 = 0x10,
5925 COLOR_1_5_5_5 = 0x11,
5926 COLOR_5_5_5_1 = 0x12,
5927 COLOR_4_4_4_4 = 0x13,
5928 COLOR_8_24 = 0x14,
5929 COLOR_24_8 = 0x15,
5930 COLOR_X24_8_32_FLOAT = 0x16,
5931 COLOR_RESERVED_23 = 0x17,
5932} ColorFormat;
5933typedef enum SurfaceFormat {
5934 FMT_INVALID = 0x0,
5935 FMT_8 = 0x1,
5936 FMT_16 = 0x2,
5937 FMT_8_8 = 0x3,
5938 FMT_32 = 0x4,
5939 FMT_16_16 = 0x5,
5940 FMT_10_11_11 = 0x6,
5941 FMT_11_11_10 = 0x7,
5942 FMT_10_10_10_2 = 0x8,
5943 FMT_2_10_10_10 = 0x9,
5944 FMT_8_8_8_8 = 0xa,
5945 FMT_32_32 = 0xb,
5946 FMT_16_16_16_16 = 0xc,
5947 FMT_32_32_32 = 0xd,
5948 FMT_32_32_32_32 = 0xe,
5949 FMT_RESERVED_4 = 0xf,
5950 FMT_5_6_5 = 0x10,
5951 FMT_1_5_5_5 = 0x11,
5952 FMT_5_5_5_1 = 0x12,
5953 FMT_4_4_4_4 = 0x13,
5954 FMT_8_24 = 0x14,
5955 FMT_24_8 = 0x15,
5956 FMT_X24_8_32_FLOAT = 0x16,
5957 FMT_RESERVED_33 = 0x17,
5958 FMT_11_11_10_FLOAT = 0x18,
5959 FMT_16_FLOAT = 0x19,
5960 FMT_32_FLOAT = 0x1a,
5961 FMT_16_16_FLOAT = 0x1b,
5962 FMT_8_24_FLOAT = 0x1c,
5963 FMT_24_8_FLOAT = 0x1d,
5964 FMT_32_32_FLOAT = 0x1e,
5965 FMT_10_11_11_FLOAT = 0x1f,
5966 FMT_16_16_16_16_FLOAT = 0x20,
5967 FMT_3_3_2 = 0x21,
5968 FMT_6_5_5 = 0x22,
5969 FMT_32_32_32_32_FLOAT = 0x23,
5970 FMT_RESERVED_36 = 0x24,
5971 FMT_1 = 0x25,
5972 FMT_1_REVERSED = 0x26,
5973 FMT_GB_GR = 0x27,
5974 FMT_BG_RG = 0x28,
5975 FMT_32_AS_8 = 0x29,
5976 FMT_32_AS_8_8 = 0x2a,
5977 FMT_5_9_9_9_SHAREDEXP = 0x2b,
5978 FMT_8_8_8 = 0x2c,
5979 FMT_16_16_16 = 0x2d,
5980 FMT_16_16_16_FLOAT = 0x2e,
5981 FMT_4_4 = 0x2f,
5982 FMT_32_32_32_FLOAT = 0x30,
5983 FMT_BC1 = 0x31,
5984 FMT_BC2 = 0x32,
5985 FMT_BC3 = 0x33,
5986 FMT_BC4 = 0x34,
5987 FMT_BC5 = 0x35,
5988 FMT_BC6 = 0x36,
5989 FMT_BC7 = 0x37,
5990 FMT_32_AS_32_32_32_32 = 0x38,
5991 FMT_APC3 = 0x39,
5992 FMT_APC4 = 0x3a,
5993 FMT_APC5 = 0x3b,
5994 FMT_APC6 = 0x3c,
5995 FMT_APC7 = 0x3d,
5996 FMT_CTX1 = 0x3e,
5997 FMT_RESERVED_63 = 0x3f,
5998} SurfaceFormat;
5999typedef enum BUF_DATA_FORMAT {
6000 BUF_DATA_FORMAT_INVALID = 0x0,
6001 BUF_DATA_FORMAT_8 = 0x1,
6002 BUF_DATA_FORMAT_16 = 0x2,
6003 BUF_DATA_FORMAT_8_8 = 0x3,
6004 BUF_DATA_FORMAT_32 = 0x4,
6005 BUF_DATA_FORMAT_16_16 = 0x5,
6006 BUF_DATA_FORMAT_10_11_11 = 0x6,
6007 BUF_DATA_FORMAT_11_11_10 = 0x7,
6008 BUF_DATA_FORMAT_10_10_10_2 = 0x8,
6009 BUF_DATA_FORMAT_2_10_10_10 = 0x9,
6010 BUF_DATA_FORMAT_8_8_8_8 = 0xa,
6011 BUF_DATA_FORMAT_32_32 = 0xb,
6012 BUF_DATA_FORMAT_16_16_16_16 = 0xc,
6013 BUF_DATA_FORMAT_32_32_32 = 0xd,
6014 BUF_DATA_FORMAT_32_32_32_32 = 0xe,
6015 BUF_DATA_FORMAT_RESERVED_15 = 0xf,
6016} BUF_DATA_FORMAT;
6017typedef enum IMG_DATA_FORMAT {
6018 IMG_DATA_FORMAT_INVALID = 0x0,
6019 IMG_DATA_FORMAT_8 = 0x1,
6020 IMG_DATA_FORMAT_16 = 0x2,
6021 IMG_DATA_FORMAT_8_8 = 0x3,
6022 IMG_DATA_FORMAT_32 = 0x4,
6023 IMG_DATA_FORMAT_16_16 = 0x5,
6024 IMG_DATA_FORMAT_10_11_11 = 0x6,
6025 IMG_DATA_FORMAT_11_11_10 = 0x7,
6026 IMG_DATA_FORMAT_10_10_10_2 = 0x8,
6027 IMG_DATA_FORMAT_2_10_10_10 = 0x9,
6028 IMG_DATA_FORMAT_8_8_8_8 = 0xa,
6029 IMG_DATA_FORMAT_32_32 = 0xb,
6030 IMG_DATA_FORMAT_16_16_16_16 = 0xc,
6031 IMG_DATA_FORMAT_32_32_32 = 0xd,
6032 IMG_DATA_FORMAT_32_32_32_32 = 0xe,
6033 IMG_DATA_FORMAT_RESERVED_15 = 0xf,
6034 IMG_DATA_FORMAT_5_6_5 = 0x10,
6035 IMG_DATA_FORMAT_1_5_5_5 = 0x11,
6036 IMG_DATA_FORMAT_5_5_5_1 = 0x12,
6037 IMG_DATA_FORMAT_4_4_4_4 = 0x13,
6038 IMG_DATA_FORMAT_8_24 = 0x14,
6039 IMG_DATA_FORMAT_24_8 = 0x15,
6040 IMG_DATA_FORMAT_X24_8_32 = 0x16,
6041 IMG_DATA_FORMAT_RESERVED_23 = 0x17,
6042 IMG_DATA_FORMAT_RESERVED_24 = 0x18,
6043 IMG_DATA_FORMAT_RESERVED_25 = 0x19,
6044 IMG_DATA_FORMAT_RESERVED_26 = 0x1a,
6045 IMG_DATA_FORMAT_RESERVED_27 = 0x1b,
6046 IMG_DATA_FORMAT_RESERVED_28 = 0x1c,
6047 IMG_DATA_FORMAT_RESERVED_29 = 0x1d,
6048 IMG_DATA_FORMAT_RESERVED_30 = 0x1e,
6049 IMG_DATA_FORMAT_RESERVED_31 = 0x1f,
6050 IMG_DATA_FORMAT_GB_GR = 0x20,
6051 IMG_DATA_FORMAT_BG_RG = 0x21,
6052 IMG_DATA_FORMAT_5_9_9_9 = 0x22,
6053 IMG_DATA_FORMAT_BC1 = 0x23,
6054 IMG_DATA_FORMAT_BC2 = 0x24,
6055 IMG_DATA_FORMAT_BC3 = 0x25,
6056 IMG_DATA_FORMAT_BC4 = 0x26,
6057 IMG_DATA_FORMAT_BC5 = 0x27,
6058 IMG_DATA_FORMAT_BC6 = 0x28,
6059 IMG_DATA_FORMAT_BC7 = 0x29,
6060 IMG_DATA_FORMAT_RESERVED_42 = 0x2a,
6061 IMG_DATA_FORMAT_RESERVED_43 = 0x2b,
6062 IMG_DATA_FORMAT_FMASK8_S2_F1 = 0x2c,
6063 IMG_DATA_FORMAT_FMASK8_S4_F1 = 0x2d,
6064 IMG_DATA_FORMAT_FMASK8_S8_F1 = 0x2e,
6065 IMG_DATA_FORMAT_FMASK8_S2_F2 = 0x2f,
6066 IMG_DATA_FORMAT_FMASK8_S4_F2 = 0x30,
6067 IMG_DATA_FORMAT_FMASK8_S4_F4 = 0x31,
6068 IMG_DATA_FORMAT_FMASK16_S16_F1 = 0x32,
6069 IMG_DATA_FORMAT_FMASK16_S8_F2 = 0x33,
6070 IMG_DATA_FORMAT_FMASK32_S16_F2 = 0x34,
6071 IMG_DATA_FORMAT_FMASK32_S8_F4 = 0x35,
6072 IMG_DATA_FORMAT_FMASK32_S8_F8 = 0x36,
6073 IMG_DATA_FORMAT_FMASK64_S16_F4 = 0x37,
6074 IMG_DATA_FORMAT_FMASK64_S16_F8 = 0x38,
6075 IMG_DATA_FORMAT_4_4 = 0x39,
6076 IMG_DATA_FORMAT_6_5_5 = 0x3a,
6077 IMG_DATA_FORMAT_1 = 0x3b,
6078 IMG_DATA_FORMAT_1_REVERSED = 0x3c,
6079 IMG_DATA_FORMAT_32_AS_8 = 0x3d,
6080 IMG_DATA_FORMAT_32_AS_8_8 = 0x3e,
6081 IMG_DATA_FORMAT_32_AS_32_32_32_32 = 0x3f,
6082} IMG_DATA_FORMAT;
6083typedef enum BUF_NUM_FORMAT {
6084 BUF_NUM_FORMAT_UNORM = 0x0,
6085 BUF_NUM_FORMAT_SNORM = 0x1,
6086 BUF_NUM_FORMAT_USCALED = 0x2,
6087 BUF_NUM_FORMAT_SSCALED = 0x3,
6088 BUF_NUM_FORMAT_UINT = 0x4,
6089 BUF_NUM_FORMAT_SINT = 0x5,
6090 BUF_NUM_FORMAT_RESERVED_6 = 0x6,
6091 BUF_NUM_FORMAT_FLOAT = 0x7,
6092} BUF_NUM_FORMAT;
6093typedef enum IMG_NUM_FORMAT {
6094 IMG_NUM_FORMAT_UNORM = 0x0,
6095 IMG_NUM_FORMAT_SNORM = 0x1,
6096 IMG_NUM_FORMAT_USCALED = 0x2,
6097 IMG_NUM_FORMAT_SSCALED = 0x3,
6098 IMG_NUM_FORMAT_UINT = 0x4,
6099 IMG_NUM_FORMAT_SINT = 0x5,
6100 IMG_NUM_FORMAT_RESERVED_6 = 0x6,
6101 IMG_NUM_FORMAT_FLOAT = 0x7,
6102 IMG_NUM_FORMAT_RESERVED_8 = 0x8,
6103 IMG_NUM_FORMAT_SRGB = 0x9,
6104 IMG_NUM_FORMAT_RESERVED_10 = 0xa,
6105 IMG_NUM_FORMAT_RESERVED_11 = 0xb,
6106 IMG_NUM_FORMAT_RESERVED_12 = 0xc,
6107 IMG_NUM_FORMAT_RESERVED_13 = 0xd,
6108 IMG_NUM_FORMAT_RESERVED_14 = 0xe,
6109 IMG_NUM_FORMAT_RESERVED_15 = 0xf,
6110} IMG_NUM_FORMAT;
6111typedef enum TileType {
6112 ARRAY_COLOR_TILE = 0x0,
6113 ARRAY_DEPTH_TILE = 0x1,
6114} TileType;
6115typedef enum NonDispTilingOrder {
6116 ADDR_SURF_MICRO_TILING_DISPLAY = 0x0,
6117 ADDR_SURF_MICRO_TILING_NON_DISPLAY = 0x1,
6118} NonDispTilingOrder;
6119typedef enum MicroTileMode {
6120 ADDR_SURF_DISPLAY_MICRO_TILING = 0x0,
6121 ADDR_SURF_THIN_MICRO_TILING = 0x1,
6122 ADDR_SURF_DEPTH_MICRO_TILING = 0x2,
6123 ADDR_SURF_ROTATED_MICRO_TILING = 0x3,
6124 ADDR_SURF_THICK_MICRO_TILING = 0x4,
6125} MicroTileMode;
6126typedef enum TileSplit {
6127 ADDR_SURF_TILE_SPLIT_64B = 0x0,
6128 ADDR_SURF_TILE_SPLIT_128B = 0x1,
6129 ADDR_SURF_TILE_SPLIT_256B = 0x2,
6130 ADDR_SURF_TILE_SPLIT_512B = 0x3,
6131 ADDR_SURF_TILE_SPLIT_1KB = 0x4,
6132 ADDR_SURF_TILE_SPLIT_2KB = 0x5,
6133 ADDR_SURF_TILE_SPLIT_4KB = 0x6,
6134} TileSplit;
6135typedef enum SampleSplit {
6136 ADDR_SURF_SAMPLE_SPLIT_1 = 0x0,
6137 ADDR_SURF_SAMPLE_SPLIT_2 = 0x1,
6138 ADDR_SURF_SAMPLE_SPLIT_4 = 0x2,
6139 ADDR_SURF_SAMPLE_SPLIT_8 = 0x3,
6140} SampleSplit;
6141typedef enum PipeConfig {
6142 ADDR_SURF_P2 = 0x0,
6143 ADDR_SURF_P2_RESERVED0 = 0x1,
6144 ADDR_SURF_P2_RESERVED1 = 0x2,
6145 ADDR_SURF_P2_RESERVED2 = 0x3,
6146 ADDR_SURF_P4_8x16 = 0x4,
6147 ADDR_SURF_P4_16x16 = 0x5,
6148 ADDR_SURF_P4_16x32 = 0x6,
6149 ADDR_SURF_P4_32x32 = 0x7,
6150 ADDR_SURF_P8_16x16_8x16 = 0x8,
6151 ADDR_SURF_P8_16x32_8x16 = 0x9,
6152 ADDR_SURF_P8_32x32_8x16 = 0xa,
6153 ADDR_SURF_P8_16x32_16x16 = 0xb,
6154 ADDR_SURF_P8_32x32_16x16 = 0xc,
6155 ADDR_SURF_P8_32x32_16x32 = 0xd,
6156 ADDR_SURF_P8_32x64_32x32 = 0xe,
6157 ADDR_SURF_P8_RESERVED0 = 0xf,
6158 ADDR_SURF_P16_32x32_8x16 = 0x10,
6159 ADDR_SURF_P16_32x32_16x16 = 0x11,
6160} PipeConfig;
6161typedef enum NumBanks {
6162 ADDR_SURF_2_BANK = 0x0,
6163 ADDR_SURF_4_BANK = 0x1,
6164 ADDR_SURF_8_BANK = 0x2,
6165 ADDR_SURF_16_BANK = 0x3,
6166} NumBanks;
6167typedef enum BankWidth {
6168 ADDR_SURF_BANK_WIDTH_1 = 0x0,
6169 ADDR_SURF_BANK_WIDTH_2 = 0x1,
6170 ADDR_SURF_BANK_WIDTH_4 = 0x2,
6171 ADDR_SURF_BANK_WIDTH_8 = 0x3,
6172} BankWidth;
6173typedef enum BankHeight {
6174 ADDR_SURF_BANK_HEIGHT_1 = 0x0,
6175 ADDR_SURF_BANK_HEIGHT_2 = 0x1,
6176 ADDR_SURF_BANK_HEIGHT_4 = 0x2,
6177 ADDR_SURF_BANK_HEIGHT_8 = 0x3,
6178} BankHeight;
6179typedef enum BankWidthHeight {
6180 ADDR_SURF_BANK_WH_1 = 0x0,
6181 ADDR_SURF_BANK_WH_2 = 0x1,
6182 ADDR_SURF_BANK_WH_4 = 0x2,
6183 ADDR_SURF_BANK_WH_8 = 0x3,
6184} BankWidthHeight;
6185typedef enum MacroTileAspect {
6186 ADDR_SURF_MACRO_ASPECT_1 = 0x0,
6187 ADDR_SURF_MACRO_ASPECT_2 = 0x1,
6188 ADDR_SURF_MACRO_ASPECT_4 = 0x2,
6189 ADDR_SURF_MACRO_ASPECT_8 = 0x3,
6190} MacroTileAspect;
6191typedef enum GATCL1RequestType {
6192 GATCL1_TYPE_NORMAL = 0x0,
6193 GATCL1_TYPE_SHOOTDOWN = 0x1,
6194 GATCL1_TYPE_BYPASS = 0x2,
6195} GATCL1RequestType;
6196typedef enum TCC_CACHE_POLICIES {
6197 TCC_CACHE_POLICY_LRU = 0x0,
6198 TCC_CACHE_POLICY_STREAM = 0x1,
6199} TCC_CACHE_POLICIES;
6200typedef enum MTYPE {
6201 MTYPE_NC_NV = 0x0,
6202 MTYPE_NC = 0x1,
6203 MTYPE_CC = 0x2,
6204 MTYPE_UC = 0x3,
6205} MTYPE;
6206typedef enum PERFMON_COUNTER_MODE {
6207 PERFMON_COUNTER_MODE_ACCUM = 0x0,
6208 PERFMON_COUNTER_MODE_ACTIVE_CYCLES = 0x1,
6209 PERFMON_COUNTER_MODE_MAX = 0x2,
6210 PERFMON_COUNTER_MODE_DIRTY = 0x3,
6211 PERFMON_COUNTER_MODE_SAMPLE = 0x4,
6212 PERFMON_COUNTER_MODE_CYCLES_SINCE_FIRST_EVENT = 0x5,
6213 PERFMON_COUNTER_MODE_CYCLES_SINCE_LAST_EVENT = 0x6,
6214 PERFMON_COUNTER_MODE_CYCLES_GE_HI = 0x7,
6215 PERFMON_COUNTER_MODE_CYCLES_EQ_HI = 0x8,
6216 PERFMON_COUNTER_MODE_INACTIVE_CYCLES = 0x9,
6217 PERFMON_COUNTER_MODE_RESERVED = 0xf,
6218} PERFMON_COUNTER_MODE;
6219typedef enum PERFMON_SPM_MODE {
6220 PERFMON_SPM_MODE_OFF = 0x0,
6221 PERFMON_SPM_MODE_16BIT_CLAMP = 0x1,
6222 PERFMON_SPM_MODE_16BIT_NO_CLAMP = 0x2,
6223 PERFMON_SPM_MODE_32BIT_CLAMP = 0x3,
6224 PERFMON_SPM_MODE_32BIT_NO_CLAMP = 0x4,
6225 PERFMON_SPM_MODE_RESERVED_5 = 0x5,
6226 PERFMON_SPM_MODE_RESERVED_6 = 0x6,
6227 PERFMON_SPM_MODE_RESERVED_7 = 0x7,
6228 PERFMON_SPM_MODE_TEST_MODE_0 = 0x8,
6229 PERFMON_SPM_MODE_TEST_MODE_1 = 0x9,
6230 PERFMON_SPM_MODE_TEST_MODE_2 = 0xa,
6231} PERFMON_SPM_MODE;
6232typedef enum SurfaceTiling {
6233 ARRAY_LINEAR = 0x0,
6234 ARRAY_TILED = 0x1,
6235} SurfaceTiling;
6236typedef enum SurfaceArray {
6237 ARRAY_1D = 0x0,
6238 ARRAY_2D = 0x1,
6239 ARRAY_3D = 0x2,
6240 ARRAY_3D_SLICE = 0x3,
6241} SurfaceArray;
6242typedef enum ColorArray {
6243 ARRAY_2D_ALT_COLOR = 0x0,
6244 ARRAY_2D_COLOR = 0x1,
6245 ARRAY_3D_SLICE_COLOR = 0x3,
6246} ColorArray;
6247typedef enum DepthArray {
6248 ARRAY_2D_ALT_DEPTH = 0x0,
6249 ARRAY_2D_DEPTH = 0x1,
6250} DepthArray;
6251typedef enum ENUM_NUM_SIMD_PER_CU {
6252 NUM_SIMD_PER_CU = 0x4,
6253} ENUM_NUM_SIMD_PER_CU;
6254typedef enum MEM_PWR_FORCE_CTRL {
6255 NO_FORCE_REQUEST = 0x0,
6256 FORCE_LIGHT_SLEEP_REQUEST = 0x1,
6257 FORCE_DEEP_SLEEP_REQUEST = 0x2,
6258 FORCE_SHUT_DOWN_REQUEST = 0x3,
6259} MEM_PWR_FORCE_CTRL;
6260typedef enum MEM_PWR_FORCE_CTRL2 {
6261 NO_FORCE_REQ = 0x0,
6262 FORCE_LIGHT_SLEEP_REQ = 0x1,
6263} MEM_PWR_FORCE_CTRL2;
6264typedef enum MEM_PWR_DIS_CTRL {
6265 ENABLE_MEM_PWR_CTRL = 0x0,
6266 DISABLE_MEM_PWR_CTRL = 0x1,
6267} MEM_PWR_DIS_CTRL;
6268typedef enum MEM_PWR_SEL_CTRL {
6269 DYNAMIC_SHUT_DOWN_ENABLE = 0x0,
6270 DYNAMIC_DEEP_SLEEP_ENABLE = 0x1,
6271 DYNAMIC_LIGHT_SLEEP_ENABLE = 0x2,
6272} MEM_PWR_SEL_CTRL;
6273typedef enum MEM_PWR_SEL_CTRL2 {
6274 DYNAMIC_DEEP_SLEEP_EN = 0x0,
6275 DYNAMIC_LIGHT_SLEEP_EN = 0x1,
6276} MEM_PWR_SEL_CTRL2;
6277typedef enum HPD_INT_CONTROL_ACK {
6278 HPD_INT_CONTROL_ACK_0 = 0x0,
6279 HPD_INT_CONTROL_ACK_1 = 0x1,
6280} HPD_INT_CONTROL_ACK;
6281typedef enum HPD_INT_CONTROL_POLARITY {
6282 HPD_INT_CONTROL_GEN_INT_ON_DISCON = 0x0,
6283 HPD_INT_CONTROL_GEN_INT_ON_CON = 0x1,
6284} HPD_INT_CONTROL_POLARITY;
6285typedef enum HPD_INT_CONTROL_RX_INT_ACK {
6286 HPD_INT_CONTROL_RX_INT_ACK_0 = 0x0,
6287 HPD_INT_CONTROL_RX_INT_ACK_1 = 0x1,
6288} HPD_INT_CONTROL_RX_INT_ACK;
6289typedef enum DPDBG_EN {
6290 DPDBG_DISABLE = 0x0,
6291 DPDBG_ENABLE = 0x1,
6292} DPDBG_EN;
6293typedef enum DPDBG_INPUT_EN {
6294 DPDBG_INPUT_DISABLE = 0x0,
6295 DPDBG_INPUT_ENABLE = 0x1,
6296} DPDBG_INPUT_EN;
6297typedef enum DPDBG_ERROR_DETECTION_MODE {
6298 DPDBG_ERROR_DETECTION_MODE_CSC = 0x0,
6299 DPDBG_ERROR_DETECTION_MODE_RS_ENCODING = 0x1,
6300} DPDBG_ERROR_DETECTION_MODE;
6301typedef enum DPDBG_FIFO_OVERFLOW_INTERRUPT_MASK {
6302 DPDBG_FIFO_OVERFLOW_INT_DISABLE = 0x0,
6303 DPDBG_FIFO_OVERFLOW_INT_ENABLE = 0x1,
6304} DPDBG_FIFO_OVERFLOW_INTERRUPT_MASK;
6305typedef enum DPDBG_FIFO_OVERFLOW_INTERRUPT_TYPE {
6306 DPDBG_FIFO_OVERFLOW_INT_LEVEL_BASED = 0x0,
6307 DPDBG_FIFO_OVERFLOW_INT_PULSE_BASED = 0x1,
6308} DPDBG_FIFO_OVERFLOW_INTERRUPT_TYPE;
6309typedef enum DPDBG_FIFO_OVERFLOW_INTERRUPT_ACK {
6310 DPDBG_FIFO_OVERFLOW_INT_NO_ACK = 0x0,
6311 DPDBG_FIFO_OVERFLOW_INT_CLEAR = 0x1,
6312} DPDBG_FIFO_OVERFLOW_INTERRUPT_ACK;
6313typedef enum PM_ASSERT_RESET {
6314 PM_ASSERT_RESET_0 = 0x0,
6315 PM_ASSERT_RESET_1 = 0x1,
6316} PM_ASSERT_RESET;
6317typedef enum DAC_MUX_SELECT {
6318 DAC_MUX_SELECT_DACA = 0x0,
6319 DAC_MUX_SELECT_DACB = 0x1,
6320} DAC_MUX_SELECT;
6321typedef enum TMDS_DVO_MUX_SELECT {
6322 TMDS_DVO_MUX_SELECT_B = 0x0,
6323 TMDS_DVO_MUX_SELECT_G = 0x1,
6324 TMDS_DVO_MUX_SELECT_R = 0x2,
6325 TMDS_DVO_MUX_SELECT_RESERVED = 0x3,
6326} TMDS_DVO_MUX_SELECT;
6327typedef enum DACA_SOFT_RESET {
6328 DACA_SOFT_RESET_0 = 0x0,
6329 DACA_SOFT_RESET_1 = 0x1,
6330} DACA_SOFT_RESET;
6331typedef enum I2S0_SPDIF0_SOFT_RESET {
6332 I2S0_SPDIF0_SOFT_RESET_0 = 0x0,
6333 I2S0_SPDIF0_SOFT_RESET_1 = 0x1,
6334} I2S0_SPDIF0_SOFT_RESET;
6335typedef enum I2S1_SOFT_RESET {
6336 I2S1_SOFT_RESET_0 = 0x0,
6337 I2S1_SOFT_RESET_1 = 0x1,
6338} I2S1_SOFT_RESET;
6339typedef enum SPDIF1_SOFT_RESET {
6340 SPDIF1_SOFT_RESET_0 = 0x0,
6341 SPDIF1_SOFT_RESET_1 = 0x1,
6342} SPDIF1_SOFT_RESET;
6343typedef enum DB_CLK_SOFT_RESET {
6344 DB_CLK_SOFT_RESET_0 = 0x0,
6345 DB_CLK_SOFT_RESET_1 = 0x1,
6346} DB_CLK_SOFT_RESET;
6347typedef enum FMT0_SOFT_RESET {
6348 FMT0_SOFT_RESET_0 = 0x0,
6349 FMT0_SOFT_RESET_1 = 0x1,
6350} FMT0_SOFT_RESET;
6351typedef enum FMT1_SOFT_RESET {
6352 FMT1_SOFT_RESET_0 = 0x0,
6353 FMT1_SOFT_RESET_1 = 0x1,
6354} FMT1_SOFT_RESET;
6355typedef enum FMT2_SOFT_RESET {
6356 FMT2_SOFT_RESET_0 = 0x0,
6357 FMT2_SOFT_RESET_1 = 0x1,
6358} FMT2_SOFT_RESET;
6359typedef enum FMT3_SOFT_RESET {
6360 FMT3_SOFT_RESET_0 = 0x0,
6361 FMT3_SOFT_RESET_1 = 0x1,
6362} FMT3_SOFT_RESET;
6363typedef enum FMT4_SOFT_RESET {
6364 FMT4_SOFT_RESET_0 = 0x0,
6365 FMT4_SOFT_RESET_1 = 0x1,
6366} FMT4_SOFT_RESET;
6367typedef enum FMT5_SOFT_RESET {
6368 FMT5_SOFT_RESET_0 = 0x0,
6369 FMT5_SOFT_RESET_1 = 0x1,
6370} FMT5_SOFT_RESET;
6371typedef enum MVP_SOFT_RESET {
6372 MVP_SOFT_RESET_0 = 0x0,
6373 MVP_SOFT_RESET_1 = 0x1,
6374} MVP_SOFT_RESET;
6375typedef enum ABM_SOFT_RESET {
6376 ABM_SOFT_RESET_0 = 0x0,
6377 ABM_SOFT_RESET_1 = 0x1,
6378} ABM_SOFT_RESET;
6379typedef enum DVO_SOFT_RESET {
6380 DVO_SOFT_RESET_0 = 0x0,
6381 DVO_SOFT_RESET_1 = 0x1,
6382} DVO_SOFT_RESET;
6383typedef enum DIGA_FE_SOFT_RESET {
6384 DIGA_FE_SOFT_RESET_0 = 0x0,
6385 DIGA_FE_SOFT_RESET_1 = 0x1,
6386} DIGA_FE_SOFT_RESET;
6387typedef enum DIGA_BE_SOFT_RESET {
6388 DIGA_BE_SOFT_RESET_0 = 0x0,
6389 DIGA_BE_SOFT_RESET_1 = 0x1,
6390} DIGA_BE_SOFT_RESET;
6391typedef enum DIGB_FE_SOFT_RESET {
6392 DIGB_FE_SOFT_RESET_0 = 0x0,
6393 DIGB_FE_SOFT_RESET_1 = 0x1,
6394} DIGB_FE_SOFT_RESET;
6395typedef enum DIGB_BE_SOFT_RESET {
6396 DIGB_BE_SOFT_RESET_0 = 0x0,
6397 DIGB_BE_SOFT_RESET_1 = 0x1,
6398} DIGB_BE_SOFT_RESET;
6399typedef enum DIGC_FE_SOFT_RESET {
6400 DIGC_FE_SOFT_RESET_0 = 0x0,
6401 DIGC_FE_SOFT_RESET_1 = 0x1,
6402} DIGC_FE_SOFT_RESET;
6403typedef enum DIGC_BE_SOFT_RESET {
6404 DIGC_BE_SOFT_RESET_0 = 0x0,
6405 DIGC_BE_SOFT_RESET_1 = 0x1,
6406} DIGC_BE_SOFT_RESET;
6407typedef enum DIGD_FE_SOFT_RESET {
6408 DIGD_FE_SOFT_RESET_0 = 0x0,
6409 DIGD_FE_SOFT_RESET_1 = 0x1,
6410} DIGD_FE_SOFT_RESET;
6411typedef enum DIGD_BE_SOFT_RESET {
6412 DIGD_BE_SOFT_RESET_0 = 0x0,
6413 DIGD_BE_SOFT_RESET_1 = 0x1,
6414} DIGD_BE_SOFT_RESET;
6415typedef enum DIGE_FE_SOFT_RESET {
6416 DIGE_FE_SOFT_RESET_0 = 0x0,
6417 DIGE_FE_SOFT_RESET_1 = 0x1,
6418} DIGE_FE_SOFT_RESET;
6419typedef enum DIGE_BE_SOFT_RESET {
6420 DIGE_BE_SOFT_RESET_0 = 0x0,
6421 DIGE_BE_SOFT_RESET_1 = 0x1,
6422} DIGE_BE_SOFT_RESET;
6423typedef enum DIGF_FE_SOFT_RESET {
6424 DIGF_FE_SOFT_RESET_0 = 0x0,
6425 DIGF_FE_SOFT_RESET_1 = 0x1,
6426} DIGF_FE_SOFT_RESET;
6427typedef enum DIGF_BE_SOFT_RESET {
6428 DIGF_BE_SOFT_RESET_0 = 0x0,
6429 DIGF_BE_SOFT_RESET_1 = 0x1,
6430} DIGF_BE_SOFT_RESET;
6431typedef enum DIGG_FE_SOFT_RESET {
6432 DIGG_FE_SOFT_RESET_0 = 0x0,
6433 DIGG_FE_SOFT_RESET_1 = 0x1,
6434} DIGG_FE_SOFT_RESET;
6435typedef enum DIGG_BE_SOFT_RESET {
6436 DIGG_BE_SOFT_RESET_0 = 0x0,
6437 DIGG_BE_SOFT_RESET_1 = 0x1,
6438} DIGG_BE_SOFT_RESET;
6439typedef enum DPDBG_SOFT_RESET {
6440 DPDBG_SOFT_RESET_0 = 0x0,
6441 DPDBG_SOFT_RESET_1 = 0x1,
6442} DPDBG_SOFT_RESET;
6443typedef enum DIGLPA_FE_SOFT_RESET {
6444 DIGLPA_FE_SOFT_RESET_0 = 0x0,
6445 DIGLPA_FE_SOFT_RESET_1 = 0x1,
6446} DIGLPA_FE_SOFT_RESET;
6447typedef enum DIGLPA_BE_SOFT_RESET {
6448 DIGLPA_BE_SOFT_RESET_0 = 0x0,
6449 DIGLPA_BE_SOFT_RESET_1 = 0x1,
6450} DIGLPA_BE_SOFT_RESET;
6451typedef enum DIGLPB_FE_SOFT_RESET {
6452 DIGLPB_FE_SOFT_RESET_0 = 0x0,
6453 DIGLPB_FE_SOFT_RESET_1 = 0x1,
6454} DIGLPB_FE_SOFT_RESET;
6455typedef enum DIGLPB_BE_SOFT_RESET {
6456 DIGLPB_BE_SOFT_RESET_0 = 0x0,
6457 DIGLPB_BE_SOFT_RESET_1 = 0x1,
6458} DIGLPB_BE_SOFT_RESET;
6459typedef enum GENERICA_STEREOSYNC_SEL {
6460 GENERICA_STEREOSYNC_SEL_D1 = 0x0,
6461 GENERICA_STEREOSYNC_SEL_D2 = 0x1,
6462 GENERICA_STEREOSYNC_SEL_D3 = 0x2,
6463 GENERICA_STEREOSYNC_SEL_D4 = 0x3,
6464 GENERICA_STEREOSYNC_SEL_D5 = 0x4,
6465 GENERICA_STEREOSYNC_SEL_D6 = 0x5,
6466 GENERICA_STEREOSYNC_SEL_RESERVED = 0x6,
6467} GENERICA_STEREOSYNC_SEL;
6468typedef enum GENERICB_STEREOSYNC_SEL {
6469 GENERICB_STEREOSYNC_SEL_D1 = 0x0,
6470 GENERICB_STEREOSYNC_SEL_D2 = 0x1,
6471 GENERICB_STEREOSYNC_SEL_D3 = 0x2,
6472 GENERICB_STEREOSYNC_SEL_D4 = 0x3,
6473 GENERICB_STEREOSYNC_SEL_D5 = 0x4,
6474 GENERICB_STEREOSYNC_SEL_D6 = 0x5,
6475 GENERICB_STEREOSYNC_SEL_RESERVED = 0x6,
6476} GENERICB_STEREOSYNC_SEL;
6477typedef enum DCO_DBG_BLOCK_SEL {
6478 DCO_DBG_BLOCK_SEL_DCO = 0x0,
6479 DCO_DBG_BLOCK_SEL_ABM = 0x1,
6480 DCO_DBG_BLOCK_SEL_DVO = 0x2,
6481 DCO_DBG_BLOCK_SEL_DAC = 0x3,
6482 DCO_DBG_BLOCK_SEL_MVP = 0x4,
6483 DCO_DBG_BLOCK_SEL_FMT0 = 0x5,
6484 DCO_DBG_BLOCK_SEL_FMT1 = 0x6,
6485 DCO_DBG_BLOCK_SEL_FMT2 = 0x7,
6486 DCO_DBG_BLOCK_SEL_FMT3 = 0x8,
6487 DCO_DBG_BLOCK_SEL_FMT4 = 0x9,
6488 DCO_DBG_BLOCK_SEL_FMT5 = 0xa,
6489 DCO_DBG_BLOCK_SEL_DIGFE_A = 0xb,
6490 DCO_DBG_BLOCK_SEL_DIGFE_B = 0xc,
6491 DCO_DBG_BLOCK_SEL_DIGFE_C = 0xd,
6492 DCO_DBG_BLOCK_SEL_DIGFE_D = 0xe,
6493 DCO_DBG_BLOCK_SEL_DIGFE_E = 0xf,
6494 DCO_DBG_BLOCK_SEL_DIGFE_F = 0x10,
6495 DCO_DBG_BLOCK_SEL_DIGFE_G = 0x11,
6496 DCO_DBG_BLOCK_SEL_DIGA = 0x12,
6497 DCO_DBG_BLOCK_SEL_DIGB = 0x13,
6498 DCO_DBG_BLOCK_SEL_DIGC = 0x14,
6499 DCO_DBG_BLOCK_SEL_DIGD = 0x15,
6500 DCO_DBG_BLOCK_SEL_DIGE = 0x16,
6501 DCO_DBG_BLOCK_SEL_DIGF = 0x17,
6502 DCO_DBG_BLOCK_SEL_DIGG = 0x18,
6503 DCO_DBG_BLOCK_SEL_DPFE_A = 0x19,
6504 DCO_DBG_BLOCK_SEL_DPFE_B = 0x1a,
6505 DCO_DBG_BLOCK_SEL_DPFE_C = 0x1b,
6506 DCO_DBG_BLOCK_SEL_DPFE_D = 0x1c,
6507 DCO_DBG_BLOCK_SEL_DPFE_E = 0x1d,
6508 DCO_DBG_BLOCK_SEL_DPFE_F = 0x1e,
6509 DCO_DBG_BLOCK_SEL_DPFE_G = 0x1f,
6510 DCO_DBG_BLOCK_SEL_DPA = 0x20,
6511 DCO_DBG_BLOCK_SEL_DPB = 0x21,
6512 DCO_DBG_BLOCK_SEL_DPC = 0x22,
6513 DCO_DBG_BLOCK_SEL_DPD = 0x23,
6514 DCO_DBG_BLOCK_SEL_DPE = 0x24,
6515 DCO_DBG_BLOCK_SEL_DPF = 0x25,
6516 DCO_DBG_BLOCK_SEL_DPG = 0x26,
6517 DCO_DBG_BLOCK_SEL_AUX0 = 0x27,
6518 DCO_DBG_BLOCK_SEL_AUX1 = 0x28,
6519 DCO_DBG_BLOCK_SEL_AUX2 = 0x29,
6520 DCO_DBG_BLOCK_SEL_AUX3 = 0x2a,
6521 DCO_DBG_BLOCK_SEL_AUX4 = 0x2b,
6522 DCO_DBG_BLOCK_SEL_AUX5 = 0x2c,
6523 DCO_DBG_BLOCK_SEL_PERFMON_DCO = 0x2d,
6524 DCO_DBG_BLOCK_SEL_AUDIO_OUT = 0x2e,
6525 DCO_DBG_BLOCK_SEL_DIGLPFEA = 0x2f,
6526 DCO_DBG_BLOCK_SEL_DIGLPFEB = 0x30,
6527 DCO_DBG_BLOCK_SEL_DIGLPA = 0x31,
6528 DCO_DBG_BLOCK_SEL_DIGLPB = 0x32,
6529 DCO_DBG_BLOCK_SEL_DPLPFEA = 0x33,
6530 DCO_DBG_BLOCK_SEL_DPLPFEB = 0x34,
6531 DCO_DBG_BLOCK_SEL_DPLPA = 0x35,
6532 DCO_DBG_BLOCK_SEL_DPLPB = 0x36,
6533} DCO_DBG_BLOCK_SEL;
6534typedef enum DCO_DBG_CLOCK_SEL {
6535 DCO_DBG_CLOCK_SEL_DISPCLK = 0x0,
6536 DCO_DBG_CLOCK_SEL_SCLK = 0x1,
6537 DCO_DBG_CLOCK_SEL_MVPCLK = 0x2,
6538 DCO_DBG_CLOCK_SEL_DVOCLK = 0x3,
6539 DCO_DBG_CLOCK_SEL_DACCLK = 0x4,
6540 DCO_DBG_CLOCK_SEL_REFCLK = 0x5,
6541 DCO_DBG_CLOCK_SEL_SYMCLKA = 0x6,
6542 DCO_DBG_CLOCK_SEL_SYMCLKB = 0x7,
6543 DCO_DBG_CLOCK_SEL_SYMCLKC = 0x8,
6544 DCO_DBG_CLOCK_SEL_SYMCLKD = 0x9,
6545 DCO_DBG_CLOCK_SEL_SYMCLKE = 0xa,
6546 DCO_DBG_CLOCK_SEL_SYMCLKF = 0xb,
6547 DCO_DBG_CLOCK_SEL_SYMCLKG = 0xc,
6548 DCO_DBG_CLOCK_SEL_RESERVED = 0xd,
6549 DCO_DBG_CLOCK_SEL_AM0CLK = 0xe,
6550 DCO_DBG_CLOCK_SEL_AM1CLK = 0xf,
6551 DCO_DBG_CLOCK_SEL_AM2CLK = 0x10,
6552 DCO_DBG_CLOCK_SEL_SYMCLKLPA = 0x11,
6553 DCO_DBG_CLOCK_SEL_SYMCLKLPB = 0x12,
6554} DCO_DBG_CLOCK_SEL;
6555typedef enum DCO_HDMI_RXSTATUS_TIMER_CONTROL_DCO_HDMI_RXSTATUS_TIMER_TYPE {
6556 DCO_HDMI_RXSTATUS_TIMER_TYPE_LEVEL = 0x0,
6557 DCO_HDMI_RXSTATUS_TIMER_TYPE_PULSE = 0x1,
6558} DCO_HDMI_RXSTATUS_TIMER_CONTROL_DCO_HDMI_RXSTATUS_TIMER_TYPE;
6559typedef enum FMT420_MEMORY_SOURCE_SEL {
6560 FMT420_MEMORY_SOURCE_SEL_FMT0 = 0x0,
6561 FMT420_MEMORY_SOURCE_SEL_FMT1 = 0x1,
6562 FMT420_MEMORY_SOURCE_SEL_FMT2 = 0x2,
6563 FMT420_MEMORY_SOURCE_SEL_FMT3 = 0x3,
6564 FMT420_MEMORY_SOURCE_SEL_FMT4 = 0x4,
6565 FMT420_MEMORY_SOURCE_SEL_FMT5 = 0x5,
6566 FMT420_MEMORY_SOURCE_SEL_FMT_RESERVED = 0x6,
6567} FMT420_MEMORY_SOURCE_SEL;
6568typedef enum DOUT_I2C_CONTROL_GO {
6569 DOUT_I2C_CONTROL_STOP_TRANSFER = 0x0,
6570 DOUT_I2C_CONTROL_START_TRANSFER = 0x1,
6571} DOUT_I2C_CONTROL_GO;
6572typedef enum DOUT_I2C_CONTROL_SOFT_RESET {
6573 DOUT_I2C_CONTROL_NOT_RESET_I2C_CONTROLLER = 0x0,
6574 DOUT_I2C_CONTROL_RESET_I2C_CONTROLLER = 0x1,
6575} DOUT_I2C_CONTROL_SOFT_RESET;
6576typedef enum DOUT_I2C_CONTROL_SEND_RESET {
6577 DOUT_I2C_CONTROL__NOT_SEND_RESET = 0x0,
6578 DOUT_I2C_CONTROL__SEND_RESET = 0x1,
6579} DOUT_I2C_CONTROL_SEND_RESET;
6580typedef enum DOUT_I2C_CONTROL_SW_STATUS_RESET {
6581 DOUT_I2C_CONTROL_NOT_RESET_SW_STATUS = 0x0,
6582 DOUT_I2C_CONTROL_RESET_SW_STATUS = 0x1,
6583} DOUT_I2C_CONTROL_SW_STATUS_RESET;
6584typedef enum DOUT_I2C_CONTROL_DDC_SELECT {
6585 DOUT_I2C_CONTROL_SELECT_DDC1 = 0x0,
6586 DOUT_I2C_CONTROL_SELECT_DDC2 = 0x1,
6587 DOUT_I2C_CONTROL_SELECT_DDC3 = 0x2,
6588 DOUT_I2C_CONTROL_SELECT_DDC4 = 0x3,
6589 DOUT_I2C_CONTROL_SELECT_DDC5 = 0x4,
6590 DOUT_I2C_CONTROL_SELECT_DDC6 = 0x5,
6591 DOUT_I2C_CONTROL_SELECT_DDCVGA = 0x6,
6592} DOUT_I2C_CONTROL_DDC_SELECT;
6593typedef enum DOUT_I2C_CONTROL_TRANSACTION_COUNT {
6594 DOUT_I2C_CONTROL_TRANS0 = 0x0,
6595 DOUT_I2C_CONTROL_TRANS0_TRANS1 = 0x1,
6596 DOUT_I2C_CONTROL_TRANS0_TRANS1_TRANS2 = 0x2,
6597 DOUT_I2C_CONTROL_TRANS0_TRANS1_TRANS2_TRANS3 = 0x3,
6598} DOUT_I2C_CONTROL_TRANSACTION_COUNT;
6599typedef enum DOUT_I2C_CONTROL_DBG_REF_SEL {
6600 DOUT_I2C_CONTROL_NORMAL_DEBUG = 0x0,
6601 DOUT_I2C_CONTROL_FAST_REFERENCE_DEBUG = 0x1,
6602} DOUT_I2C_CONTROL_DBG_REF_SEL;
6603typedef enum DOUT_I2C_ARBITRATION_SW_PRIORITY {
6604 DOUT_I2C_ARBITRATION_SW_PRIORITY_NORMAL = 0x0,
6605 DOUT_I2C_ARBITRATION_SW_PRIORITY_HIGH = 0x1,
6606 DOUT_I2C_ARBITRATION_SW_PRIORITY_0_RESERVED = 0x2,
6607 DOUT_I2C_ARBITRATION_SW_PRIORITY_1_RESERVED = 0x3,
6608} DOUT_I2C_ARBITRATION_SW_PRIORITY;
6609typedef enum DOUT_I2C_ARBITRATION_NO_QUEUED_SW_GO {
6610 DOUT_I2C_ARBITRATION_SW_QUEUE_ENABLED = 0x0,
6611 DOUT_I2C_ARBITRATION_SW_QUEUE_DISABLED = 0x1,
6612} DOUT_I2C_ARBITRATION_NO_QUEUED_SW_GO;
6613typedef enum DOUT_I2C_ARBITRATION_ABORT_XFER {
6614 DOUT_I2C_ARBITRATION_NOT_ABORT_CURRENT_TRANSFER = 0x0,
6615 DOUT_I2C_ARBITRATION_ABORT_CURRENT_TRANSFER = 0x1,
6616} DOUT_I2C_ARBITRATION_ABORT_XFER;
6617typedef enum DOUT_I2C_ARBITRATION_USE_I2C_REG_REQ {
6618 DOUT_I2C_ARBITRATION__NOT_USE_I2C_REG_REQ = 0x0,
6619 DOUT_I2C_ARBITRATION__USE_I2C_REG_REQ = 0x1,
6620} DOUT_I2C_ARBITRATION_USE_I2C_REG_REQ;
6621typedef enum DOUT_I2C_ARBITRATION_DONE_USING_I2C_REG {
6622 DOUT_I2C_ARBITRATION_DONE__NOT_USING_I2C_REG = 0x0,
6623 DOUT_I2C_ARBITRATION_DONE__USING_I2C_REG = 0x1,
6624} DOUT_I2C_ARBITRATION_DONE_USING_I2C_REG;
6625typedef enum DOUT_I2C_ACK {
6626 DOUT_I2C_NO_ACK = 0x0,
6627 DOUT_I2C_ACK_TO_CLEAN = 0x1,
6628} DOUT_I2C_ACK;
6629typedef enum DOUT_I2C_DDC_SPEED_THRESHOLD {
6630 DOUT_I2C_DDC_SPEED_THRESHOLD_BIG_THAN_ZERO = 0x0,
6631 DOUT_I2C_DDC_SPEED_THRESHOLD_QUATER_OF_TOTAL_SAMPLE= 0x1,
6632 DOUT_I2C_DDC_SPEED_THRESHOLD_HALF_OF_TOTAL_SAMPLE= 0x2,
6633 DOUT_I2C_DDC_SPEED_THRESHOLD_THREE_QUATERS_OF_TOTAL_SAMPLE= 0x3,
6634} DOUT_I2C_DDC_SPEED_THRESHOLD;
6635typedef enum DOUT_I2C_DDC_SETUP_DATA_DRIVE_EN {
6636 DOUT_I2C_DDC_SETUP_DATA_DRIVE_BY_EXTERNAL_RESISTOR= 0x0,
6637 DOUT_I2C_DDC_SETUP_I2C_PAD_DRIVE_SDA = 0x1,
6638} DOUT_I2C_DDC_SETUP_DATA_DRIVE_EN;
6639typedef enum DOUT_I2C_DDC_SETUP_DATA_DRIVE_SEL {
6640 DOUT_I2C_DDC_SETUP_DATA_DRIVE_FOR_10MCLKS = 0x0,
6641 DOUT_I2C_DDC_SETUP_DATA_DRIVE_FOR_20MCLKS = 0x1,
6642} DOUT_I2C_DDC_SETUP_DATA_DRIVE_SEL;
6643typedef enum DOUT_I2C_DDC_SETUP_EDID_DETECT_MODE {
6644 DOUT_I2C_DDC_SETUP_EDID_DETECT_CONNECT = 0x0,
6645 DOUT_I2C_DDC_SETUP_EDID_DETECT_DISCONNECT = 0x1,
6646} DOUT_I2C_DDC_SETUP_EDID_DETECT_MODE;
6647typedef enum DOUT_I2C_DDC_SETUP_CLK_DRIVE_EN {
6648 DOUT_I2C_DDC_SETUP_CLK_DRIVE_BY_EXTERNAL_RESISTOR= 0x0,
6649 DOUT_I2C_DDC_SETUP_I2C_PAD_DRIVE_SCL = 0x1,
6650} DOUT_I2C_DDC_SETUP_CLK_DRIVE_EN;
6651typedef enum DOUT_I2C_TRANSACTION_STOP_ON_NACK {
6652 DOUT_I2C_TRANSACTION_STOP_CURRENT_TRANS = 0x0,
6653 DOUT_I2C_TRANSACTION_STOP_ALL_TRANS = 0x1,
6654} DOUT_I2C_TRANSACTION_STOP_ON_NACK;
6655typedef enum DOUT_I2C_DATA_INDEX_WRITE {
6656 DOUT_I2C_DATA__NOT_INDEX_WRITE = 0x0,
6657 DOUT_I2C_DATA__INDEX_WRITE = 0x1,
6658} DOUT_I2C_DATA_INDEX_WRITE;
6659typedef enum DOUT_I2C_EDID_DETECT_CTRL_SEND_RESET {
6660 DOUT_I2C_EDID_NOT_SEND_RESET_BEFORE_EDID_READ_TRACTION= 0x0,
6661 DOUT_I2C_EDID_SEND_RESET_BEFORE_EDID_READ_TRACTION= 0x1,
6662} DOUT_I2C_EDID_DETECT_CTRL_SEND_RESET;
6663typedef enum DOUT_I2C_READ_REQUEST_INTERRUPT_TYPE {
6664 DOUT_I2C_READ_REQUEST_INTERRUPT_TYPE__LEVEL = 0x0,
6665 DOUT_I2C_READ_REQUEST_INTERRUPT_TYPE__PULSE = 0x1,
6666} DOUT_I2C_READ_REQUEST_INTERRUPT_TYPE;
6667typedef enum BLNDV_CONTROL_BLND_MODE {
6668 BLNDV_CONTROL_BLND_MODE_CURRENT_PIPE_ONLY = 0x0,
6669 BLNDV_CONTROL_BLND_MODE_OTHER_PIPE_ONLY = 0x1,
6670 BLNDV_CONTROL_BLND_MODE_ALPHA_BLENDING_MODE = 0x2,
6671 BLNDV_CONTROL_BLND_MODE_OTHER_STEREO_TYPE = 0x3,
6672} BLNDV_CONTROL_BLND_MODE;
6673typedef enum BLNDV_CONTROL_BLND_STEREO_TYPE {
6674 BLNDV_CONTROL_BLND_STEREO_TYPE_NON_SINGLE_PIPE_STEREO= 0x0,
6675 BLNDV_CONTROL_BLND_STEREO_TYPE_SIDE_BY_SIDE_SINGLE_PIPE_STEREO= 0x1,
6676 BLNDV_CONTROL_BLND_STEREO_TYPE_TOP_BOTTOM_SINGLE_PIPE_STEREO= 0x2,
6677 BLNDV_CONTROL_BLND_STEREO_TYPE_UNUSED = 0x3,
6678} BLNDV_CONTROL_BLND_STEREO_TYPE;
6679typedef enum BLNDV_CONTROL_BLND_STEREO_POLARITY {
6680 BLNDV_CONTROL_BLND_STEREO_POLARITY_LOW = 0x0,
6681 BLNDV_CONTROL_BLND_STEREO_POLARITY_HIGH = 0x1,
6682} BLNDV_CONTROL_BLND_STEREO_POLARITY;
6683typedef enum BLNDV_CONTROL_BLND_FEEDTHROUGH_EN {
6684 BLNDV_CONTROL_BLND_FEEDTHROUGH_EN_FALSE = 0x0,
6685 BLNDV_CONTROL_BLND_FEEDTHROUGH_EN_TRUE = 0x1,
6686} BLNDV_CONTROL_BLND_FEEDTHROUGH_EN;
6687typedef enum BLNDV_CONTROL_BLND_ALPHA_MODE {
6688 BLNDV_CONTROL_BLND_ALPHA_MODE_CURRENT_PIXEL_ALPHA= 0x0,
6689 BLNDV_CONTROL_BLND_ALPHA_MODE_PIXEL_ALPHA_COMBINED_GLOBAL_GAIN= 0x1,
6690 BLNDV_CONTROL_BLND_ALPHA_MODE_GLOBAL_ALPHA_ONLY = 0x2,
6691 BLNDV_CONTROL_BLND_ALPHA_MODE_UNUSED = 0x3,
6692} BLNDV_CONTROL_BLND_ALPHA_MODE;
6693typedef enum BLNDV_CONTROL_BLND_ACTIVE_OVERLAP_ONLY {
6694 BLNDV_CONTROL_BLND_ACTIVE_OVERLAP_ONLY_FALSE = 0x0,
6695 BLNDV_CONTROL_BLND_ACTIVE_OVERLAP_ONLY_TRUE = 0x1,
6696} BLNDV_CONTROL_BLND_ACTIVE_OVERLAP_ONLY;
6697typedef enum BLNDV_CONTROL_BLND_MULTIPLIED_MODE {
6698 BLNDV_CONTROL_BLND_MULTIPLIED_MODE_FALSE = 0x0,
6699 BLNDV_CONTROL_BLND_MULTIPLIED_MODE_TRUE = 0x1,
6700} BLNDV_CONTROL_BLND_MULTIPLIED_MODE;
6701typedef enum BLNDV_SM_CONTROL2_SM_MODE {
6702 BLNDV_SM_CONTROL2_SM_MODE_SINGLE_PLANE = 0x0,
6703 BLNDV_SM_CONTROL2_SM_MODE_ROW_SUBSAMPLING = 0x2,
6704 BLNDV_SM_CONTROL2_SM_MODE_COLUMN_SUBSAMPLING = 0x4,
6705 BLNDV_SM_CONTROL2_SM_MODE_CHECKERBOARD_SUBSAMPLING= 0x6,
6706} BLNDV_SM_CONTROL2_SM_MODE;
6707typedef enum BLNDV_SM_CONTROL2_SM_FRAME_ALTERNATE {
6708 BLNDV_SM_CONTROL2_SM_FRAME_ALTERNATE_FALSE = 0x0,
6709 BLNDV_SM_CONTROL2_SM_FRAME_ALTERNATE_TRUE = 0x1,
6710} BLNDV_SM_CONTROL2_SM_FRAME_ALTERNATE;
6711typedef enum BLNDV_SM_CONTROL2_SM_FIELD_ALTERNATE {
6712 BLNDV_SM_CONTROL2_SM_FIELD_ALTERNATE_FALSE = 0x0,
6713 BLNDV_SM_CONTROL2_SM_FIELD_ALTERNATE_TRUE = 0x1,
6714} BLNDV_SM_CONTROL2_SM_FIELD_ALTERNATE;
6715typedef enum BLNDV_SM_CONTROL2_SM_FORCE_NEXT_FRAME_POL {
6716 BLNDV_SM_CONTROL2_SM_FORCE_NEXT_FRAME_POL_NO_FORCE= 0x0,
6717 BLNDV_SM_CONTROL2_SM_FORCE_NEXT_FRAME_POL_RESERVED= 0x1,
6718 BLNDV_SM_CONTROL2_SM_FORCE_NEXT_FRAME_POL_FORCE_LOW= 0x2,
6719 BLNDV_SM_CONTROL2_SM_FORCE_NEXT_FRAME_POL_FORCE_HIGH= 0x3,
6720} BLNDV_SM_CONTROL2_SM_FORCE_NEXT_FRAME_POL;
6721typedef enum BLNDV_SM_CONTROL2_SM_FORCE_NEXT_TOP_POL {
6722 BLNDV_SM_CONTROL2_SM_FORCE_NEXT_TOP_POL_NO_FORCE = 0x0,
6723 BLNDV_SM_CONTROL2_SM_FORCE_NEXT_TOP_POL_RESERVED = 0x1,
6724 BLNDV_SM_CONTROL2_SM_FORCE_NEXT_TOP_POL_FORCE_LOW= 0x2,
6725 BLNDV_SM_CONTROL2_SM_FORCE_NEXT_TOP_POL_FORCE_HIGH= 0x3,
6726} BLNDV_SM_CONTROL2_SM_FORCE_NEXT_TOP_POL;
6727typedef enum BLNDV_CONTROL2_PTI_ENABLE {
6728 BLNDV_CONTROL2_PTI_ENABLE_FALSE = 0x0,
6729 BLNDV_CONTROL2_PTI_ENABLE_TRUE = 0x1,
6730} BLNDV_CONTROL2_PTI_ENABLE;
6731typedef enum BLNDV_CONTROL2_BLND_SUPERAA_DEGAMMA_EN {
6732 BLNDV_CONTROL2_BLND_SUPERAA_DEGAMMA_EN_FALSE = 0x0,
6733 BLNDV_CONTROL2_BLND_SUPERAA_DEGAMMA_EN_TRUE = 0x1,
6734} BLNDV_CONTROL2_BLND_SUPERAA_DEGAMMA_EN;
6735typedef enum BLNDV_CONTROL2_BLND_SUPERAA_REGAMMA_EN {
6736 BLNDV_CONTROL2_BLND_SUPERAA_REGAMMA_EN_FALSE = 0x0,
6737 BLNDV_CONTROL2_BLND_SUPERAA_REGAMMA_EN_TRUE = 0x1,
6738} BLNDV_CONTROL2_BLND_SUPERAA_REGAMMA_EN;
6739typedef enum BLNDV_UNDERFLOW_INTERRUPT_BLND_UNDERFLOW_INT_ACK {
6740 BLNDV_UNDERFLOW_INTERRUPT_BLND_UNDERFLOW_INT_ACK_FALSE= 0x0,
6741 BLNDV_UNDERFLOW_INTERRUPT_BLND_UNDERFLOW_INT_ACK_TRUE= 0x1,
6742} BLNDV_UNDERFLOW_INTERRUPT_BLND_UNDERFLOW_INT_ACK;
6743typedef enum BLNDV_UNDERFLOW_INTERRUPT_BLND_UNDERFLOW_INT_MASK {
6744 BLNDV_UNDERFLOW_INTERRUPT_BLND_UNDERFLOW_INT_MASK_FALSE= 0x0,
6745 BLNDV_UNDERFLOW_INTERRUPT_BLND_UNDERFLOW_INT_MASK_TRUE= 0x1,
6746} BLNDV_UNDERFLOW_INTERRUPT_BLND_UNDERFLOW_INT_MASK;
6747typedef enum BLNDV_V_UPDATE_LOCK_BLND_DCP_GRPH_V_UPDATE_LOCK {
6748 BLNDV_V_UPDATE_LOCK_BLND_DCP_GRPH_V_UPDATE_LOCK_FALSE= 0x0,
6749 BLNDV_V_UPDATE_LOCK_BLND_DCP_GRPH_V_UPDATE_LOCK_TRUE= 0x1,
6750} BLNDV_V_UPDATE_LOCK_BLND_DCP_GRPH_V_UPDATE_LOCK;
6751typedef enum BLNDV_V_UPDATE_LOCK_BLND_DCP_GRPH_SURF_V_UPDATE_LOCK {
6752 BLNDV_V_UPDATE_LOCK_BLND_DCP_GRPH_SURF_V_UPDATE_LOCK_FALSE= 0x0,
6753 BLNDV_V_UPDATE_LOCK_BLND_DCP_GRPH_SURF_V_UPDATE_LOCK_TRUE= 0x1,
6754} BLNDV_V_UPDATE_LOCK_BLND_DCP_GRPH_SURF_V_UPDATE_LOCK;
6755typedef enum BLNDV_V_UPDATE_LOCK_BLND_DCP_CUR_V_UPDATE_LOCK {
6756 BLNDV_V_UPDATE_LOCK_BLND_DCP_CUR_V_UPDATE_LOCK_FALSE= 0x0,
6757 BLNDV_V_UPDATE_LOCK_BLND_DCP_CUR_V_UPDATE_LOCK_TRUE= 0x1,
6758} BLNDV_V_UPDATE_LOCK_BLND_DCP_CUR_V_UPDATE_LOCK;
6759typedef enum BLNDV_V_UPDATE_LOCK_BLND_DCP_CUR2_V_UPDATE_LOCK {
6760 BLNDV_V_UPDATE_LOCK_BLND_DCP_CUR2_V_UPDATE_LOCK_FALSE= 0x0,
6761 BLNDV_V_UPDATE_LOCK_BLND_DCP_CUR2_V_UPDATE_LOCK_TRUE= 0x1,
6762} BLNDV_V_UPDATE_LOCK_BLND_DCP_CUR2_V_UPDATE_LOCK;
6763typedef enum BLNDV_V_UPDATE_LOCK_BLND_SCL_V_UPDATE_LOCK {
6764 BLNDV_V_UPDATE_LOCK_BLND_SCL_V_UPDATE_LOCK_FALSE = 0x0,
6765 BLNDV_V_UPDATE_LOCK_BLND_SCL_V_UPDATE_LOCK_TRUE = 0x1,
6766} BLNDV_V_UPDATE_LOCK_BLND_SCL_V_UPDATE_LOCK;
6767typedef enum BLNDV_V_UPDATE_LOCK_BLND_BLND_V_UPDATE_LOCK {
6768 BLNDV_V_UPDATE_LOCK_BLND_BLND_V_UPDATE_LOCK_FALSE= 0x0,
6769 BLNDV_V_UPDATE_LOCK_BLND_BLND_V_UPDATE_LOCK_TRUE = 0x1,
6770} BLNDV_V_UPDATE_LOCK_BLND_BLND_V_UPDATE_LOCK;
6771typedef enum BLNDV_V_UPDATE_LOCK_BLND_V_UPDATE_LOCK_MODE {
6772 BLNDV_V_UPDATE_LOCK_BLND_V_UPDATE_LOCK_MODE_FALSE= 0x0,
6773 BLNDV_V_UPDATE_LOCK_BLND_V_UPDATE_LOCK_MODE_TRUE = 0x1,
6774} BLNDV_V_UPDATE_LOCK_BLND_V_UPDATE_LOCK_MODE;
6775typedef enum BLNDV_DEBUG_BLND_CNV_MUX_SELECT {
6776 BLNDV_DEBUG_BLND_CNV_MUX_SELECT_LOW = 0x0,
6777 BLNDV_DEBUG_BLND_CNV_MUX_SELECT_HIGH = 0x1,
6778} BLNDV_DEBUG_BLND_CNV_MUX_SELECT;
6779typedef enum BLNDV_TEST_DEBUG_INDEX_BLND_TEST_DEBUG_WRITE_EN {
6780 BLNDV_TEST_DEBUG_INDEX_BLND_TEST_DEBUG_WRITE_EN_FALSE= 0x0,
6781 BLNDV_TEST_DEBUG_INDEX_BLND_TEST_DEBUG_WRITE_EN_TRUE= 0x1,
6782} BLNDV_TEST_DEBUG_INDEX_BLND_TEST_DEBUG_WRITE_EN;
6783typedef enum DPCSTX_DBG_CFGCLK_SEL {
6784 DPCSTX_DBG_CFGCLK_SEL_DC_DPCS_INF = 0x0,
6785 DPCSTX_DBG_CFGCLK_SEL_DPCS_BPHY_INF = 0x1,
6786 DPCSTX_DBG_CFGCLK_SEL_CBUS_SLAVE = 0x2,
6787 DPCSTX_DBG_CFGCLK_SEL_CBUS_MASTER = 0x3,
6788} DPCSTX_DBG_CFGCLK_SEL;
6789typedef enum DPCSTX_TX_SYMCLK_SEL {
6790 DPCSTX_DBG_TX_SYMCLK_SEL_IN0 = 0x0,
6791 DPCSTX_DBG_TX_SYMCLK_SEL_IN1 = 0x1,
6792 DPCSTX_DBG_TX_SYMCLK_SEL_FIFO_WR = 0x2,
6793} DPCSTX_TX_SYMCLK_SEL;
6794typedef enum DPCSTX_TX_SYMCLK_DIV2_SEL {
6795 DPCSTX_DBG_TX_SYMCLK_DIV2_SEL_OUT0 = 0x0,
6796 DPCSTX_DBG_TX_SYMCLK_DIV2_SEL_OUT1 = 0x1,
6797 DPCSTX_DBG_TX_SYMCLK_DIV2_SEL_OUT2 = 0x2,
6798 DPCSTX_DBG_TX_SYMCLK_DIV2_SEL_OUT3 = 0x3,
6799 DPCSTX_DBG_TX_SYMCLK_DIV2_SEL_FIFO_RD = 0x4,
6800 DPCSTX_DBG_TX_SYMCLK_DIV2_SEL_INT = 0x5,
6801} DPCSTX_TX_SYMCLK_DIV2_SEL;
6802typedef enum DPCSTX_DBG_CLOCK_SEL {
6803 DPCSTX_DBG_CLOCK_SEL_DC_CFGCLK = 0x0,
6804 DPCSTX_DBG_CLOCK_SEL_PHY_CFGCLK = 0x1,
6805 DPCSTX_DBG_CLOCK_SEL_TXSYMCLK = 0x2,
6806} DPCSTX_DBG_CLOCK_SEL;
6807typedef enum DPCSTX_DVI_LINK_MODE {
6808 DPCSTX_DVI_LINK_MODE_NORMAL = 0x0,
6809 DPCSTX_DVI_LINK_MODE_DUAL_LINK_MASTER = 0x1,
6810 DPCSTX_DVI_LINK_MODE_DUAL_LINK_SLAVER = 0x2,
6811} DPCSTX_DVI_LINK_MODE;
6812
6813#endif /* DCE_11_2_ENUM_H */
diff --git a/drivers/gpu/drm/amd/include/asic_reg/dce/dce_11_2_sh_mask.h b/drivers/gpu/drm/amd/include/asic_reg/dce/dce_11_2_sh_mask.h
new file mode 100755
index 000000000000..1ddc4183a1c9
--- /dev/null
+++ b/drivers/gpu/drm/amd/include/asic_reg/dce/dce_11_2_sh_mask.h
@@ -0,0 +1,18687 @@
1/*
2 * DCE_11_2 Register documentation
3 *
4 * Copyright (C) 2016 Advanced Micro Devices, Inc.
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included
14 * in all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
17 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE COPYRIGHT HOLDER(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN
20 * AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
21 * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
22 */
23
24#ifndef DCE_11_2_SH_MASK_H
25#define DCE_11_2_SH_MASK_H
26
27#define PIPE0_PG_CONFIG__PIPE0_POWER_FORCEON_MASK 0x1
28#define PIPE0_PG_CONFIG__PIPE0_POWER_FORCEON__SHIFT 0x0
29#define PIPE0_PG_ENABLE__PIPE0_POWER_GATE_MASK 0x1
30#define PIPE0_PG_ENABLE__PIPE0_POWER_GATE__SHIFT 0x0
31#define PIPE0_PG_STATUS__PIPE0_PGFSM_READ_DATA_MASK 0xffffff
32#define PIPE0_PG_STATUS__PIPE0_PGFSM_READ_DATA__SHIFT 0x0
33#define PIPE0_PG_STATUS__PIPE0_DEBUG_PWR_STATUS_MASK 0x3000000
34#define PIPE0_PG_STATUS__PIPE0_DEBUG_PWR_STATUS__SHIFT 0x18
35#define PIPE0_PG_STATUS__PIPE0_DESIRED_PWR_STATE_MASK 0x10000000
36#define PIPE0_PG_STATUS__PIPE0_DESIRED_PWR_STATE__SHIFT 0x1c
37#define PIPE0_PG_STATUS__PIPE0_REQUESTED_PWR_STATE_MASK 0x20000000
38#define PIPE0_PG_STATUS__PIPE0_REQUESTED_PWR_STATE__SHIFT 0x1d
39#define PIPE0_PG_STATUS__PIPE0_PGFSM_PWR_STATUS_MASK 0xc0000000
40#define PIPE0_PG_STATUS__PIPE0_PGFSM_PWR_STATUS__SHIFT 0x1e
41#define PIPE1_PG_CONFIG__PIPE1_POWER_FORCEON_MASK 0x1
42#define PIPE1_PG_CONFIG__PIPE1_POWER_FORCEON__SHIFT 0x0
43#define PIPE1_PG_ENABLE__PIPE1_POWER_GATE_MASK 0x1
44#define PIPE1_PG_ENABLE__PIPE1_POWER_GATE__SHIFT 0x0
45#define PIPE1_PG_STATUS__PIPE1_PGFSM_READ_DATA_MASK 0xffffff
46#define PIPE1_PG_STATUS__PIPE1_PGFSM_READ_DATA__SHIFT 0x0
47#define PIPE1_PG_STATUS__PIPE1_DEBUG_PWR_STATUS_MASK 0x3000000
48#define PIPE1_PG_STATUS__PIPE1_DEBUG_PWR_STATUS__SHIFT 0x18
49#define PIPE1_PG_STATUS__PIPE1_DESIRED_PWR_STATE_MASK 0x10000000
50#define PIPE1_PG_STATUS__PIPE1_DESIRED_PWR_STATE__SHIFT 0x1c
51#define PIPE1_PG_STATUS__PIPE1_REQUESTED_PWR_STATE_MASK 0x20000000
52#define PIPE1_PG_STATUS__PIPE1_REQUESTED_PWR_STATE__SHIFT 0x1d
53#define PIPE1_PG_STATUS__PIPE1_PGFSM_PWR_STATUS_MASK 0xc0000000
54#define PIPE1_PG_STATUS__PIPE1_PGFSM_PWR_STATUS__SHIFT 0x1e
55#define PIPE2_PG_CONFIG__PIPE2_POWER_FORCEON_MASK 0x1
56#define PIPE2_PG_CONFIG__PIPE2_POWER_FORCEON__SHIFT 0x0
57#define PIPE2_PG_ENABLE__PIPE2_POWER_GATE_MASK 0x1
58#define PIPE2_PG_ENABLE__PIPE2_POWER_GATE__SHIFT 0x0
59#define PIPE2_PG_STATUS__PIPE2_PGFSM_READ_DATA_MASK 0xffffff
60#define PIPE2_PG_STATUS__PIPE2_PGFSM_READ_DATA__SHIFT 0x0
61#define PIPE2_PG_STATUS__PIPE2_DEBUG_PWR_STATUS_MASK 0x3000000
62#define PIPE2_PG_STATUS__PIPE2_DEBUG_PWR_STATUS__SHIFT 0x18
63#define PIPE2_PG_STATUS__PIPE2_DESIRED_PWR_STATE_MASK 0x10000000
64#define PIPE2_PG_STATUS__PIPE2_DESIRED_PWR_STATE__SHIFT 0x1c
65#define PIPE2_PG_STATUS__PIPE2_REQUESTED_PWR_STATE_MASK 0x20000000
66#define PIPE2_PG_STATUS__PIPE2_REQUESTED_PWR_STATE__SHIFT 0x1d
67#define PIPE2_PG_STATUS__PIPE2_PGFSM_PWR_STATUS_MASK 0xc0000000
68#define PIPE2_PG_STATUS__PIPE2_PGFSM_PWR_STATUS__SHIFT 0x1e
69#define PIPE3_PG_CONFIG__PIPE3_POWER_FORCEON_MASK 0x1
70#define PIPE3_PG_CONFIG__PIPE3_POWER_FORCEON__SHIFT 0x0
71#define PIPE3_PG_ENABLE__PIPE3_POWER_GATE_MASK 0x1
72#define PIPE3_PG_ENABLE__PIPE3_POWER_GATE__SHIFT 0x0
73#define PIPE3_PG_STATUS__PIPE3_PGFSM_READ_DATA_MASK 0xffffff
74#define PIPE3_PG_STATUS__PIPE3_PGFSM_READ_DATA__SHIFT 0x0
75#define PIPE3_PG_STATUS__PIPE3_DEBUG_PWR_STATUS_MASK 0x3000000
76#define PIPE3_PG_STATUS__PIPE3_DEBUG_PWR_STATUS__SHIFT 0x18
77#define PIPE3_PG_STATUS__PIPE3_DESIRED_PWR_STATE_MASK 0x10000000
78#define PIPE3_PG_STATUS__PIPE3_DESIRED_PWR_STATE__SHIFT 0x1c
79#define PIPE3_PG_STATUS__PIPE3_REQUESTED_PWR_STATE_MASK 0x20000000
80#define PIPE3_PG_STATUS__PIPE3_REQUESTED_PWR_STATE__SHIFT 0x1d
81#define PIPE3_PG_STATUS__PIPE3_PGFSM_PWR_STATUS_MASK 0xc0000000
82#define PIPE3_PG_STATUS__PIPE3_PGFSM_PWR_STATUS__SHIFT 0x1e
83#define PIPE4_PG_CONFIG__PIPE4_POWER_FORCEON_MASK 0x1
84#define PIPE4_PG_CONFIG__PIPE4_POWER_FORCEON__SHIFT 0x0
85#define PIPE4_PG_ENABLE__PIPE4_POWER_GATE_MASK 0x1
86#define PIPE4_PG_ENABLE__PIPE4_POWER_GATE__SHIFT 0x0
87#define PIPE4_PG_STATUS__PIPE4_PGFSM_READ_DATA_MASK 0xffffff
88#define PIPE4_PG_STATUS__PIPE4_PGFSM_READ_DATA__SHIFT 0x0
89#define PIPE4_PG_STATUS__PIPE4_DEBUG_PWR_STATUS_MASK 0x3000000
90#define PIPE4_PG_STATUS__PIPE4_DEBUG_PWR_STATUS__SHIFT 0x18
91#define PIPE4_PG_STATUS__PIPE4_DESIRED_PWR_STATE_MASK 0x10000000
92#define PIPE4_PG_STATUS__PIPE4_DESIRED_PWR_STATE__SHIFT 0x1c
93#define PIPE4_PG_STATUS__PIPE4_REQUESTED_PWR_STATE_MASK 0x20000000
94#define PIPE4_PG_STATUS__PIPE4_REQUESTED_PWR_STATE__SHIFT 0x1d
95#define PIPE4_PG_STATUS__PIPE4_PGFSM_PWR_STATUS_MASK 0xc0000000
96#define PIPE4_PG_STATUS__PIPE4_PGFSM_PWR_STATUS__SHIFT 0x1e
97#define PIPE5_PG_CONFIG__PIPE5_POWER_FORCEON_MASK 0x1
98#define PIPE5_PG_CONFIG__PIPE5_POWER_FORCEON__SHIFT 0x0
99#define PIPE5_PG_ENABLE__PIPE5_POWER_GATE_MASK 0x1
100#define PIPE5_PG_ENABLE__PIPE5_POWER_GATE__SHIFT 0x0
101#define PIPE5_PG_STATUS__PIPE5_PGFSM_READ_DATA_MASK 0xffffff
102#define PIPE5_PG_STATUS__PIPE5_PGFSM_READ_DATA__SHIFT 0x0
103#define PIPE5_PG_STATUS__PIPE5_DEBUG_PWR_STATUS_MASK 0x3000000
104#define PIPE5_PG_STATUS__PIPE5_DEBUG_PWR_STATUS__SHIFT 0x18
105#define PIPE5_PG_STATUS__PIPE5_DESIRED_PWR_STATE_MASK 0x10000000
106#define PIPE5_PG_STATUS__PIPE5_DESIRED_PWR_STATE__SHIFT 0x1c
107#define PIPE5_PG_STATUS__PIPE5_REQUESTED_PWR_STATE_MASK 0x20000000
108#define PIPE5_PG_STATUS__PIPE5_REQUESTED_PWR_STATE__SHIFT 0x1d
109#define PIPE5_PG_STATUS__PIPE5_PGFSM_PWR_STATUS_MASK 0xc0000000
110#define PIPE5_PG_STATUS__PIPE5_PGFSM_PWR_STATUS__SHIFT 0x1e
111#define DCPG_INTERRUPT_STATUS__DCFE0_POWER_UP_INT_OCCURRED_MASK 0x1
112#define DCPG_INTERRUPT_STATUS__DCFE0_POWER_UP_INT_OCCURRED__SHIFT 0x0
113#define DCPG_INTERRUPT_STATUS__DCFE0_POWER_DOWN_INT_OCCURRED_MASK 0x2
114#define DCPG_INTERRUPT_STATUS__DCFE0_POWER_DOWN_INT_OCCURRED__SHIFT 0x1
115#define DCPG_INTERRUPT_STATUS__DCFE1_POWER_UP_INT_OCCURRED_MASK 0x4
116#define DCPG_INTERRUPT_STATUS__DCFE1_POWER_UP_INT_OCCURRED__SHIFT 0x2
117#define DCPG_INTERRUPT_STATUS__DCFE1_POWER_DOWN_INT_OCCURRED_MASK 0x8
118#define DCPG_INTERRUPT_STATUS__DCFE1_POWER_DOWN_INT_OCCURRED__SHIFT 0x3
119#define DCPG_INTERRUPT_STATUS__DCFE2_POWER_UP_INT_OCCURRED_MASK 0x10
120#define DCPG_INTERRUPT_STATUS__DCFE2_POWER_UP_INT_OCCURRED__SHIFT 0x4
121#define DCPG_INTERRUPT_STATUS__DCFE2_POWER_DOWN_INT_OCCURRED_MASK 0x20
122#define DCPG_INTERRUPT_STATUS__DCFE2_POWER_DOWN_INT_OCCURRED__SHIFT 0x5
123#define DCPG_INTERRUPT_STATUS__DCFE3_POWER_UP_INT_OCCURRED_MASK 0x40
124#define DCPG_INTERRUPT_STATUS__DCFE3_POWER_UP_INT_OCCURRED__SHIFT 0x6
125#define DCPG_INTERRUPT_STATUS__DCFE3_POWER_DOWN_INT_OCCURRED_MASK 0x80
126#define DCPG_INTERRUPT_STATUS__DCFE3_POWER_DOWN_INT_OCCURRED__SHIFT 0x7
127#define DCPG_INTERRUPT_STATUS__DCFE4_POWER_UP_INT_OCCURRED_MASK 0x100
128#define DCPG_INTERRUPT_STATUS__DCFE4_POWER_UP_INT_OCCURRED__SHIFT 0x8
129#define DCPG_INTERRUPT_STATUS__DCFE4_POWER_DOWN_INT_OCCURRED_MASK 0x200
130#define DCPG_INTERRUPT_STATUS__DCFE4_POWER_DOWN_INT_OCCURRED__SHIFT 0x9
131#define DCPG_INTERRUPT_STATUS__DCFE5_POWER_UP_INT_OCCURRED_MASK 0x400
132#define DCPG_INTERRUPT_STATUS__DCFE5_POWER_UP_INT_OCCURRED__SHIFT 0xa
133#define DCPG_INTERRUPT_STATUS__DCFE5_POWER_DOWN_INT_OCCURRED_MASK 0x800
134#define DCPG_INTERRUPT_STATUS__DCFE5_POWER_DOWN_INT_OCCURRED__SHIFT 0xb
135#define DCPG_INTERRUPT_STATUS__DCFEV0_POWER_UP_INT_OCCURRED_MASK 0x1000
136#define DCPG_INTERRUPT_STATUS__DCFEV0_POWER_UP_INT_OCCURRED__SHIFT 0xc
137#define DCPG_INTERRUPT_STATUS__DCFEV0_POWER_DOWN_INT_OCCURRED_MASK 0x2000
138#define DCPG_INTERRUPT_STATUS__DCFEV0_POWER_DOWN_INT_OCCURRED__SHIFT 0xd
139#define DCPG_INTERRUPT_STATUS__DSI_POWER_UP_INT_OCCURRED_MASK 0x4000
140#define DCPG_INTERRUPT_STATUS__DSI_POWER_UP_INT_OCCURRED__SHIFT 0xe
141#define DCPG_INTERRUPT_STATUS__DSI_POWER_DOWN_INT_OCCURRED_MASK 0x8000
142#define DCPG_INTERRUPT_STATUS__DSI_POWER_DOWN_INT_OCCURRED__SHIFT 0xf
143#define DCPG_INTERRUPT_STATUS__DCFEV1_POWER_UP_INT_OCCURRED_MASK 0x10000
144#define DCPG_INTERRUPT_STATUS__DCFEV1_POWER_UP_INT_OCCURRED__SHIFT 0x10
145#define DCPG_INTERRUPT_STATUS__DCFEV1_POWER_DOWN_INT_OCCURRED_MASK 0x20000
146#define DCPG_INTERRUPT_STATUS__DCFEV1_POWER_DOWN_INT_OCCURRED__SHIFT 0x11
147#define DCPG_INTERRUPT_CONTROL__DCFE0_POWER_UP_INT_MASK_MASK 0x1
148#define DCPG_INTERRUPT_CONTROL__DCFE0_POWER_UP_INT_MASK__SHIFT 0x0
149#define DCPG_INTERRUPT_CONTROL__DCFE0_POWER_UP_INT_CLEAR_MASK 0x2
150#define DCPG_INTERRUPT_CONTROL__DCFE0_POWER_UP_INT_CLEAR__SHIFT 0x1
151#define DCPG_INTERRUPT_CONTROL__DCFE0_POWER_DOWN_INT_MASK_MASK 0x4
152#define DCPG_INTERRUPT_CONTROL__DCFE0_POWER_DOWN_INT_MASK__SHIFT 0x2
153#define DCPG_INTERRUPT_CONTROL__DCFE0_POWER_DOWN_INT_CLEAR_MASK 0x8
154#define DCPG_INTERRUPT_CONTROL__DCFE0_POWER_DOWN_INT_CLEAR__SHIFT 0x3
155#define DCPG_INTERRUPT_CONTROL__DCFE1_POWER_UP_INT_MASK_MASK 0x10
156#define DCPG_INTERRUPT_CONTROL__DCFE1_POWER_UP_INT_MASK__SHIFT 0x4
157#define DCPG_INTERRUPT_CONTROL__DCFE1_POWER_UP_INT_CLEAR_MASK 0x20
158#define DCPG_INTERRUPT_CONTROL__DCFE1_POWER_UP_INT_CLEAR__SHIFT 0x5
159#define DCPG_INTERRUPT_CONTROL__DCFE1_POWER_DOWN_INT_MASK_MASK 0x40
160#define DCPG_INTERRUPT_CONTROL__DCFE1_POWER_DOWN_INT_MASK__SHIFT 0x6
161#define DCPG_INTERRUPT_CONTROL__DCFE1_POWER_DOWN_INT_CLEAR_MASK 0x80
162#define DCPG_INTERRUPT_CONTROL__DCFE1_POWER_DOWN_INT_CLEAR__SHIFT 0x7
163#define DCPG_INTERRUPT_CONTROL__DCFE2_POWER_UP_INT_MASK_MASK 0x100
164#define DCPG_INTERRUPT_CONTROL__DCFE2_POWER_UP_INT_MASK__SHIFT 0x8
165#define DCPG_INTERRUPT_CONTROL__DCFE2_POWER_UP_INT_CLEAR_MASK 0x200
166#define DCPG_INTERRUPT_CONTROL__DCFE2_POWER_UP_INT_CLEAR__SHIFT 0x9
167#define DCPG_INTERRUPT_CONTROL__DCFE2_POWER_DOWN_INT_MASK_MASK 0x400
168#define DCPG_INTERRUPT_CONTROL__DCFE2_POWER_DOWN_INT_MASK__SHIFT 0xa
169#define DCPG_INTERRUPT_CONTROL__DCFE2_POWER_DOWN_INT_CLEAR_MASK 0x800
170#define DCPG_INTERRUPT_CONTROL__DCFE2_POWER_DOWN_INT_CLEAR__SHIFT 0xb
171#define DCPG_INTERRUPT_CONTROL__DCFE3_POWER_UP_INT_MASK_MASK 0x1000
172#define DCPG_INTERRUPT_CONTROL__DCFE3_POWER_UP_INT_MASK__SHIFT 0xc
173#define DCPG_INTERRUPT_CONTROL__DCFE3_POWER_UP_INT_CLEAR_MASK 0x2000
174#define DCPG_INTERRUPT_CONTROL__DCFE3_POWER_UP_INT_CLEAR__SHIFT 0xd
175#define DCPG_INTERRUPT_CONTROL__DCFE3_POWER_DOWN_INT_MASK_MASK 0x4000
176#define DCPG_INTERRUPT_CONTROL__DCFE3_POWER_DOWN_INT_MASK__SHIFT 0xe
177#define DCPG_INTERRUPT_CONTROL__DCFE3_POWER_DOWN_INT_CLEAR_MASK 0x8000
178#define DCPG_INTERRUPT_CONTROL__DCFE3_POWER_DOWN_INT_CLEAR__SHIFT 0xf
179#define DCPG_INTERRUPT_CONTROL__DCFE4_POWER_UP_INT_MASK_MASK 0x10000
180#define DCPG_INTERRUPT_CONTROL__DCFE4_POWER_UP_INT_MASK__SHIFT 0x10
181#define DCPG_INTERRUPT_CONTROL__DCFE4_POWER_UP_INT_CLEAR_MASK 0x20000
182#define DCPG_INTERRUPT_CONTROL__DCFE4_POWER_UP_INT_CLEAR__SHIFT 0x11
183#define DCPG_INTERRUPT_CONTROL__DCFE4_POWER_DOWN_INT_MASK_MASK 0x40000
184#define DCPG_INTERRUPT_CONTROL__DCFE4_POWER_DOWN_INT_MASK__SHIFT 0x12
185#define DCPG_INTERRUPT_CONTROL__DCFE4_POWER_DOWN_INT_CLEAR_MASK 0x80000
186#define DCPG_INTERRUPT_CONTROL__DCFE4_POWER_DOWN_INT_CLEAR__SHIFT 0x13
187#define DCPG_INTERRUPT_CONTROL__DCFE5_POWER_UP_INT_MASK_MASK 0x100000
188#define DCPG_INTERRUPT_CONTROL__DCFE5_POWER_UP_INT_MASK__SHIFT 0x14
189#define DCPG_INTERRUPT_CONTROL__DCFE5_POWER_UP_INT_CLEAR_MASK 0x200000
190#define DCPG_INTERRUPT_CONTROL__DCFE5_POWER_UP_INT_CLEAR__SHIFT 0x15
191#define DCPG_INTERRUPT_CONTROL__DCFE5_POWER_DOWN_INT_MASK_MASK 0x400000
192#define DCPG_INTERRUPT_CONTROL__DCFE5_POWER_DOWN_INT_MASK__SHIFT 0x16
193#define DCPG_INTERRUPT_CONTROL__DCFE5_POWER_DOWN_INT_CLEAR_MASK 0x800000
194#define DCPG_INTERRUPT_CONTROL__DCFE5_POWER_DOWN_INT_CLEAR__SHIFT 0x17
195#define DCPG_INTERRUPT_CONTROL__DCFEV0_POWER_UP_INT_MASK_MASK 0x1000000
196#define DCPG_INTERRUPT_CONTROL__DCFEV0_POWER_UP_INT_MASK__SHIFT 0x18
197#define DCPG_INTERRUPT_CONTROL__DCFEV0_POWER_UP_INT_CLEAR_MASK 0x2000000
198#define DCPG_INTERRUPT_CONTROL__DCFEV0_POWER_UP_INT_CLEAR__SHIFT 0x19
199#define DCPG_INTERRUPT_CONTROL__DCFEV0_POWER_DOWN_INT_MASK_MASK 0x4000000
200#define DCPG_INTERRUPT_CONTROL__DCFEV0_POWER_DOWN_INT_MASK__SHIFT 0x1a
201#define DCPG_INTERRUPT_CONTROL__DCFEV0_POWER_DOWN_INT_CLEAR_MASK 0x8000000
202#define DCPG_INTERRUPT_CONTROL__DCFEV0_POWER_DOWN_INT_CLEAR__SHIFT 0x1b
203#define DCPG_INTERRUPT_CONTROL__DSI_POWER_UP_INT_MASK_MASK 0x10000000
204#define DCPG_INTERRUPT_CONTROL__DSI_POWER_UP_INT_MASK__SHIFT 0x1c
205#define DCPG_INTERRUPT_CONTROL__DSI_POWER_UP_INT_CLEAR_MASK 0x20000000
206#define DCPG_INTERRUPT_CONTROL__DSI_POWER_UP_INT_CLEAR__SHIFT 0x1d
207#define DCPG_INTERRUPT_CONTROL__DSI_POWER_DOWN_INT_MASK_MASK 0x40000000
208#define DCPG_INTERRUPT_CONTROL__DSI_POWER_DOWN_INT_MASK__SHIFT 0x1e
209#define DCPG_INTERRUPT_CONTROL__DSI_POWER_DOWN_INT_CLEAR_MASK 0x80000000
210#define DCPG_INTERRUPT_CONTROL__DSI_POWER_DOWN_INT_CLEAR__SHIFT 0x1f
211#define DCPG_INTERRUPT_CONTROL2__DCFEV1_POWER_UP_INT_MASK_MASK 0x1000000
212#define DCPG_INTERRUPT_CONTROL2__DCFEV1_POWER_UP_INT_MASK__SHIFT 0x18
213#define DCPG_INTERRUPT_CONTROL2__DCFEV1_POWER_UP_INT_CLEAR_MASK 0x2000000
214#define DCPG_INTERRUPT_CONTROL2__DCFEV1_POWER_UP_INT_CLEAR__SHIFT 0x19
215#define DCPG_INTERRUPT_CONTROL2__DCFEV1_POWER_DOWN_INT_MASK_MASK 0x4000000
216#define DCPG_INTERRUPT_CONTROL2__DCFEV1_POWER_DOWN_INT_MASK__SHIFT 0x1a
217#define DCPG_INTERRUPT_CONTROL2__DCFEV1_POWER_DOWN_INT_CLEAR_MASK 0x8000000
218#define DCPG_INTERRUPT_CONTROL2__DCFEV1_POWER_DOWN_INT_CLEAR__SHIFT 0x1b
219#define DC_IP_REQUEST_CNTL__IP_REQUEST_EN_MASK 0x1
220#define DC_IP_REQUEST_CNTL__IP_REQUEST_EN__SHIFT 0x0
221#define DC_PGFSM_CONFIG_REG__PGFSM_CONFIG_REG_MASK 0xffffffff
222#define DC_PGFSM_CONFIG_REG__PGFSM_CONFIG_REG__SHIFT 0x0
223#define DC_PGFSM_WRITE_REG__PGFSM_WRITE_REG_MASK 0xffffffff
224#define DC_PGFSM_WRITE_REG__PGFSM_WRITE_REG__SHIFT 0x0
225#define DC_PGCNTL_STATUS_REG__SWREQ_RWOP_BUSY_MASK 0x1
226#define DC_PGCNTL_STATUS_REG__SWREQ_RWOP_BUSY__SHIFT 0x0
227#define DC_PGCNTL_STATUS_REG__SWREQ_RWOP_FORCE_MASK 0x2
228#define DC_PGCNTL_STATUS_REG__SWREQ_RWOP_FORCE__SHIFT 0x1
229#define DC_PGCNTL_STATUS_REG__IPREQ_IGNORE_STATUS_MASK 0x4
230#define DC_PGCNTL_STATUS_REG__IPREQ_IGNORE_STATUS__SHIFT 0x2
231#define DC_PGCNTL_STATUS_REG__DCPG_ECO_DEBUG_MASK 0xffff0000
232#define DC_PGCNTL_STATUS_REG__DCPG_ECO_DEBUG__SHIFT 0x10
233#define DCPG_TEST_DEBUG_INDEX__DCPG_TEST_DEBUG_INDEX_MASK 0xff
234#define DCPG_TEST_DEBUG_INDEX__DCPG_TEST_DEBUG_INDEX__SHIFT 0x0
235#define DCPG_TEST_DEBUG_INDEX__DCPG_TEST_DEBUG_WRITE_EN_MASK 0x100
236#define DCPG_TEST_DEBUG_INDEX__DCPG_TEST_DEBUG_WRITE_EN__SHIFT 0x8
237#define DCPG_TEST_DEBUG_DATA__DCPG_TEST_DEBUG_DATA_MASK 0xffffffff
238#define DCPG_TEST_DEBUG_DATA__DCPG_TEST_DEBUG_DATA__SHIFT 0x0
239#define BL1_PWM_AMBIENT_LIGHT_LEVEL__BL1_PWM_AMBIENT_LIGHT_LEVEL_MASK 0x1ffff
240#define BL1_PWM_AMBIENT_LIGHT_LEVEL__BL1_PWM_AMBIENT_LIGHT_LEVEL__SHIFT 0x0
241#define BL1_PWM_USER_LEVEL__BL1_PWM_USER_LEVEL_MASK 0x1ffff
242#define BL1_PWM_USER_LEVEL__BL1_PWM_USER_LEVEL__SHIFT 0x0
243#define BL1_PWM_TARGET_ABM_LEVEL__BL1_PWM_TARGET_ABM_LEVEL_MASK 0x1ffff
244#define BL1_PWM_TARGET_ABM_LEVEL__BL1_PWM_TARGET_ABM_LEVEL__SHIFT 0x0
245#define BL1_PWM_CURRENT_ABM_LEVEL__BL1_PWM_CURRENT_ABM_LEVEL_MASK 0x1ffff
246#define BL1_PWM_CURRENT_ABM_LEVEL__BL1_PWM_CURRENT_ABM_LEVEL__SHIFT 0x0
247#define BL1_PWM_FINAL_DUTY_CYCLE__BL1_PWM_FINAL_DUTY_CYCLE_MASK 0x1ffff
248#define BL1_PWM_FINAL_DUTY_CYCLE__BL1_PWM_FINAL_DUTY_CYCLE__SHIFT 0x0
249#define BL1_PWM_MINIMUM_DUTY_CYCLE__BL1_PWM_MINIMUM_DUTY_CYCLE_MASK 0x1ffff
250#define BL1_PWM_MINIMUM_DUTY_CYCLE__BL1_PWM_MINIMUM_DUTY_CYCLE__SHIFT 0x0
251#define BL1_PWM_ABM_CNTL__BL1_PWM_USE_ABM_EN_MASK 0x1
252#define BL1_PWM_ABM_CNTL__BL1_PWM_USE_ABM_EN__SHIFT 0x0
253#define BL1_PWM_ABM_CNTL__BL1_PWM_USE_AMBIENT_LEVEL_EN_MASK 0x2
254#define BL1_PWM_ABM_CNTL__BL1_PWM_USE_AMBIENT_LEVEL_EN__SHIFT 0x1
255#define BL1_PWM_ABM_CNTL__BL1_PWM_AUTO_UPDATE_CURRENT_ABM_LEVEL_EN_MASK 0x4
256#define BL1_PWM_ABM_CNTL__BL1_PWM_AUTO_UPDATE_CURRENT_ABM_LEVEL_EN__SHIFT 0x2
257#define BL1_PWM_ABM_CNTL__BL1_PWM_AUTO_CALC_FINAL_DUTY_CYCLE_EN_MASK 0x8
258#define BL1_PWM_ABM_CNTL__BL1_PWM_AUTO_CALC_FINAL_DUTY_CYCLE_EN__SHIFT 0x3
259#define BL1_PWM_ABM_CNTL__BL1_PWM_AUTO_UPDATE_CURRENT_ABM_STEP_SIZE_MASK 0xffff0000
260#define BL1_PWM_ABM_CNTL__BL1_PWM_AUTO_UPDATE_CURRENT_ABM_STEP_SIZE__SHIFT 0x10
261#define BL1_PWM_BL_UPDATE_SAMPLE_RATE__BL1_PWM_BL_UPDATE_SAMPLE_RATE_COUNT_EN_MASK 0x1
262#define BL1_PWM_BL_UPDATE_SAMPLE_RATE__BL1_PWM_BL_UPDATE_SAMPLE_RATE_COUNT_EN__SHIFT 0x0
263#define BL1_PWM_BL_UPDATE_SAMPLE_RATE__BL1_PWM_BL_UPDATE_RESET_SAMPLE_RATE_FRAME_COUNTER_MASK 0x2
264#define BL1_PWM_BL_UPDATE_SAMPLE_RATE__BL1_PWM_BL_UPDATE_RESET_SAMPLE_RATE_FRAME_COUNTER__SHIFT 0x1
265#define BL1_PWM_BL_UPDATE_SAMPLE_RATE__BL1_PWM_BL_UPDATE_SAMPLE_RATE_FRAME_COUNT_MASK 0xff00
266#define BL1_PWM_BL_UPDATE_SAMPLE_RATE__BL1_PWM_BL_UPDATE_SAMPLE_RATE_FRAME_COUNT__SHIFT 0x8
267#define BL1_PWM_BL_UPDATE_SAMPLE_RATE__BL1_PWM_BL_UPDATE_INITIAL_SAMPLE_RATE_COUNT_VALUE_WHEN_RESET_MASK 0xff0000
268#define BL1_PWM_BL_UPDATE_SAMPLE_RATE__BL1_PWM_BL_UPDATE_INITIAL_SAMPLE_RATE_COUNT_VALUE_WHEN_RESET__SHIFT 0x10
269#define BL1_PWM_BL_UPDATE_SAMPLE_RATE__ABM1_HGLS_REG_LOCK_MASK 0x80000000
270#define BL1_PWM_BL_UPDATE_SAMPLE_RATE__ABM1_HGLS_REG_LOCK__SHIFT 0x1f
271#define BL1_PWM_GRP2_REG_LOCK__BL1_PWM_GRP2_REG_LOCK_MASK 0x1
272#define BL1_PWM_GRP2_REG_LOCK__BL1_PWM_GRP2_REG_LOCK__SHIFT 0x0
273#define BL1_PWM_GRP2_REG_LOCK__BL1_PWM_GRP2_REG_UPDATE_PENDING_MASK 0x100
274#define BL1_PWM_GRP2_REG_LOCK__BL1_PWM_GRP2_REG_UPDATE_PENDING__SHIFT 0x8
275#define BL1_PWM_GRP2_REG_LOCK__BL1_PWM_GRP2_UPDATE_AT_FRAME_START_MASK 0x10000
276#define BL1_PWM_GRP2_REG_LOCK__BL1_PWM_GRP2_UPDATE_AT_FRAME_START__SHIFT 0x10
277#define BL1_PWM_GRP2_REG_LOCK__BL1_PWM_GRP2_FRAME_START_DISP_SEL_MASK 0xe0000
278#define BL1_PWM_GRP2_REG_LOCK__BL1_PWM_GRP2_FRAME_START_DISP_SEL__SHIFT 0x11
279#define BL1_PWM_GRP2_REG_LOCK__BL1_PWM_GRP2_READBACK_DB_REG_VALUE_EN_MASK 0x1000000
280#define BL1_PWM_GRP2_REG_LOCK__BL1_PWM_GRP2_READBACK_DB_REG_VALUE_EN__SHIFT 0x18
281#define BL1_PWM_GRP2_REG_LOCK__BL1_PWM_GRP2_IGNORE_MASTER_LOCK_EN_MASK 0x80000000
282#define BL1_PWM_GRP2_REG_LOCK__BL1_PWM_GRP2_IGNORE_MASTER_LOCK_EN__SHIFT 0x1f
283#define DC_ABM1_CNTL__ABM1_EN_MASK 0x1
284#define DC_ABM1_CNTL__ABM1_EN__SHIFT 0x0
285#define DC_ABM1_CNTL__ABM1_SOURCE_SELECT_MASK 0x700
286#define DC_ABM1_CNTL__ABM1_SOURCE_SELECT__SHIFT 0x8
287#define DC_ABM1_CNTL__ABM1_BLANK_MODE_SUPPORT_ENABLE_MASK 0x80000000
288#define DC_ABM1_CNTL__ABM1_BLANK_MODE_SUPPORT_ENABLE__SHIFT 0x1f
289#define DC_ABM1_IPCSC_COEFF_SEL__ABM1_IPCSC_COEFF_SEL_B_MASK 0xf
290#define DC_ABM1_IPCSC_COEFF_SEL__ABM1_IPCSC_COEFF_SEL_B__SHIFT 0x0
291#define DC_ABM1_IPCSC_COEFF_SEL__ABM1_IPCSC_COEFF_SEL_G_MASK 0xf00
292#define DC_ABM1_IPCSC_COEFF_SEL__ABM1_IPCSC_COEFF_SEL_G__SHIFT 0x8
293#define DC_ABM1_IPCSC_COEFF_SEL__ABM1_IPCSC_COEFF_SEL_R_MASK 0xf0000
294#define DC_ABM1_IPCSC_COEFF_SEL__ABM1_IPCSC_COEFF_SEL_R__SHIFT 0x10
295#define DC_ABM1_IPCSC_COEFF_SEL__ABM1_HGLS_REG_LOCK_MASK 0x80000000
296#define DC_ABM1_IPCSC_COEFF_SEL__ABM1_HGLS_REG_LOCK__SHIFT 0x1f
297#define DC_ABM1_ACE_OFFSET_SLOPE_0__ABM1_ACE_SLOPE_0_MASK 0x7fff
298#define DC_ABM1_ACE_OFFSET_SLOPE_0__ABM1_ACE_SLOPE_0__SHIFT 0x0
299#define DC_ABM1_ACE_OFFSET_SLOPE_0__ABM1_ACE_OFFSET_0_MASK 0x7ff0000
300#define DC_ABM1_ACE_OFFSET_SLOPE_0__ABM1_ACE_OFFSET_0__SHIFT 0x10
301#define DC_ABM1_ACE_OFFSET_SLOPE_0__ABM1_ACE_LOCK_MASK 0x80000000
302#define DC_ABM1_ACE_OFFSET_SLOPE_0__ABM1_ACE_LOCK__SHIFT 0x1f
303#define DC_ABM1_ACE_OFFSET_SLOPE_1__ABM1_ACE_SLOPE_1_MASK 0x7fff
304#define DC_ABM1_ACE_OFFSET_SLOPE_1__ABM1_ACE_SLOPE_1__SHIFT 0x0
305#define DC_ABM1_ACE_OFFSET_SLOPE_1__ABM1_ACE_OFFSET_1_MASK 0x7ff0000
306#define DC_ABM1_ACE_OFFSET_SLOPE_1__ABM1_ACE_OFFSET_1__SHIFT 0x10
307#define DC_ABM1_ACE_OFFSET_SLOPE_1__ABM1_ACE_LOCK_MASK 0x80000000
308#define DC_ABM1_ACE_OFFSET_SLOPE_1__ABM1_ACE_LOCK__SHIFT 0x1f
309#define DC_ABM1_ACE_OFFSET_SLOPE_2__ABM1_ACE_SLOPE_2_MASK 0x7fff
310#define DC_ABM1_ACE_OFFSET_SLOPE_2__ABM1_ACE_SLOPE_2__SHIFT 0x0
311#define DC_ABM1_ACE_OFFSET_SLOPE_2__ABM1_ACE_OFFSET_2_MASK 0x7ff0000
312#define DC_ABM1_ACE_OFFSET_SLOPE_2__ABM1_ACE_OFFSET_2__SHIFT 0x10
313#define DC_ABM1_ACE_OFFSET_SLOPE_2__ABM1_ACE_LOCK_MASK 0x80000000
314#define DC_ABM1_ACE_OFFSET_SLOPE_2__ABM1_ACE_LOCK__SHIFT 0x1f
315#define DC_ABM1_ACE_OFFSET_SLOPE_3__ABM1_ACE_SLOPE_3_MASK 0x7fff
316#define DC_ABM1_ACE_OFFSET_SLOPE_3__ABM1_ACE_SLOPE_3__SHIFT 0x0
317#define DC_ABM1_ACE_OFFSET_SLOPE_3__ABM1_ACE_OFFSET_3_MASK 0x7ff0000
318#define DC_ABM1_ACE_OFFSET_SLOPE_3__ABM1_ACE_OFFSET_3__SHIFT 0x10
319#define DC_ABM1_ACE_OFFSET_SLOPE_3__ABM1_ACE_LOCK_MASK 0x80000000
320#define DC_ABM1_ACE_OFFSET_SLOPE_3__ABM1_ACE_LOCK__SHIFT 0x1f
321#define DC_ABM1_ACE_OFFSET_SLOPE_4__ABM1_ACE_SLOPE_4_MASK 0x7fff
322#define DC_ABM1_ACE_OFFSET_SLOPE_4__ABM1_ACE_SLOPE_4__SHIFT 0x0
323#define DC_ABM1_ACE_OFFSET_SLOPE_4__ABM1_ACE_OFFSET_4_MASK 0x7ff0000
324#define DC_ABM1_ACE_OFFSET_SLOPE_4__ABM1_ACE_OFFSET_4__SHIFT 0x10
325#define DC_ABM1_ACE_OFFSET_SLOPE_4__ABM1_ACE_LOCK_MASK 0x80000000
326#define DC_ABM1_ACE_OFFSET_SLOPE_4__ABM1_ACE_LOCK__SHIFT 0x1f
327#define DC_ABM1_ACE_THRES_12__ABM1_ACE_THRES_1_MASK 0x3ff
328#define DC_ABM1_ACE_THRES_12__ABM1_ACE_THRES_1__SHIFT 0x0
329#define DC_ABM1_ACE_THRES_12__ABM1_ACE_THRES_2_MASK 0x3ff0000
330#define DC_ABM1_ACE_THRES_12__ABM1_ACE_THRES_2__SHIFT 0x10
331#define DC_ABM1_ACE_THRES_12__ABM1_ACE_LOCK_MASK 0x80000000
332#define DC_ABM1_ACE_THRES_12__ABM1_ACE_LOCK__SHIFT 0x1f
333#define DC_ABM1_ACE_THRES_34__ABM1_ACE_THRES_3_MASK 0x3ff
334#define DC_ABM1_ACE_THRES_34__ABM1_ACE_THRES_3__SHIFT 0x0
335#define DC_ABM1_ACE_THRES_34__ABM1_ACE_THRES_4_MASK 0x3ff0000
336#define DC_ABM1_ACE_THRES_34__ABM1_ACE_THRES_4__SHIFT 0x10
337#define DC_ABM1_ACE_THRES_34__ABM1_ACE_IGNORE_MASTER_LOCK_EN_MASK 0x10000000
338#define DC_ABM1_ACE_THRES_34__ABM1_ACE_IGNORE_MASTER_LOCK_EN__SHIFT 0x1c
339#define DC_ABM1_ACE_THRES_34__ABM1_ACE_READBACK_DB_REG_VALUE_EN_MASK 0x20000000
340#define DC_ABM1_ACE_THRES_34__ABM1_ACE_READBACK_DB_REG_VALUE_EN__SHIFT 0x1d
341#define DC_ABM1_ACE_THRES_34__ABM1_ACE_DBUF_REG_UPDATE_PENDING_MASK 0x40000000
342#define DC_ABM1_ACE_THRES_34__ABM1_ACE_DBUF_REG_UPDATE_PENDING__SHIFT 0x1e
343#define DC_ABM1_ACE_THRES_34__ABM1_ACE_LOCK_MASK 0x80000000
344#define DC_ABM1_ACE_THRES_34__ABM1_ACE_LOCK__SHIFT 0x1f
345#define DC_ABM1_ACE_CNTL_MISC__ABM1_ACE_REG_WR_MISSED_FRAME_MASK 0x1
346#define DC_ABM1_ACE_CNTL_MISC__ABM1_ACE_REG_WR_MISSED_FRAME__SHIFT 0x0
347#define DC_ABM1_ACE_CNTL_MISC__ABM1_ACE_REG_WR_MISSED_FRAME_CLEAR_MASK 0x100
348#define DC_ABM1_ACE_CNTL_MISC__ABM1_ACE_REG_WR_MISSED_FRAME_CLEAR__SHIFT 0x8
349#define DC_ABM1_DEBUG_MISC__ABM1_HG_FORCE_INTERRUPT_MASK 0x1
350#define DC_ABM1_DEBUG_MISC__ABM1_HG_FORCE_INTERRUPT__SHIFT 0x0
351#define DC_ABM1_DEBUG_MISC__ABM1_LS_FORCE_INTERRUPT_MASK 0x100
352#define DC_ABM1_DEBUG_MISC__ABM1_LS_FORCE_INTERRUPT__SHIFT 0x8
353#define DC_ABM1_DEBUG_MISC__ABM1_BL_FORCE_INTERRUPT_MASK 0x10000
354#define DC_ABM1_DEBUG_MISC__ABM1_BL_FORCE_INTERRUPT__SHIFT 0x10
355#define DC_ABM1_HGLS_REG_READ_PROGRESS__ABM1_HG_REG_READ_IN_PROGRESS_MASK 0x1
356#define DC_ABM1_HGLS_REG_READ_PROGRESS__ABM1_HG_REG_READ_IN_PROGRESS__SHIFT 0x0
357#define DC_ABM1_HGLS_REG_READ_PROGRESS__ABM1_LS_REG_READ_IN_PROGRESS_MASK 0x2
358#define DC_ABM1_HGLS_REG_READ_PROGRESS__ABM1_LS_REG_READ_IN_PROGRESS__SHIFT 0x1
359#define DC_ABM1_HGLS_REG_READ_PROGRESS__ABM1_BL_REG_READ_IN_PROGRESS_MASK 0x4
360#define DC_ABM1_HGLS_REG_READ_PROGRESS__ABM1_BL_REG_READ_IN_PROGRESS__SHIFT 0x2
361#define DC_ABM1_HGLS_REG_READ_PROGRESS__ABM1_HG_REG_READ_MISSED_FRAME_MASK 0x100
362#define DC_ABM1_HGLS_REG_READ_PROGRESS__ABM1_HG_REG_READ_MISSED_FRAME__SHIFT 0x8
363#define DC_ABM1_HGLS_REG_READ_PROGRESS__ABM1_LS_REG_READ_MISSED_FRAME_MASK 0x200
364#define DC_ABM1_HGLS_REG_READ_PROGRESS__ABM1_LS_REG_READ_MISSED_FRAME__SHIFT 0x9
365#define DC_ABM1_HGLS_REG_READ_PROGRESS__ABM1_BL_REG_READ_MISSED_FRAME_MASK 0x400
366#define DC_ABM1_HGLS_REG_READ_PROGRESS__ABM1_BL_REG_READ_MISSED_FRAME__SHIFT 0xa
367#define DC_ABM1_HGLS_REG_READ_PROGRESS__ABM1_HG_REG_READ_MISSED_FRAME_CLEAR_MASK 0x10000
368#define DC_ABM1_HGLS_REG_READ_PROGRESS__ABM1_HG_REG_READ_MISSED_FRAME_CLEAR__SHIFT 0x10
369#define DC_ABM1_HGLS_REG_READ_PROGRESS__ABM1_LS_REG_READ_MISSED_FRAME_CLEAR_MASK 0x1000000
370#define DC_ABM1_HGLS_REG_READ_PROGRESS__ABM1_LS_REG_READ_MISSED_FRAME_CLEAR__SHIFT 0x18
371#define DC_ABM1_HGLS_REG_READ_PROGRESS__ABM1_BL_REG_READ_MISSED_FRAME_CLEAR_MASK 0x80000000
372#define DC_ABM1_HGLS_REG_READ_PROGRESS__ABM1_BL_REG_READ_MISSED_FRAME_CLEAR__SHIFT 0x1f
373#define DC_ABM1_HG_MISC_CTRL__ABM1_HG_NUM_OF_BINS_SEL_MASK 0x3
374#define DC_ABM1_HG_MISC_CTRL__ABM1_HG_NUM_OF_BINS_SEL__SHIFT 0x0
375#define DC_ABM1_HG_MISC_CTRL__ABM1_HG_VMAX_SEL_MASK 0x100
376#define DC_ABM1_HG_MISC_CTRL__ABM1_HG_VMAX_SEL__SHIFT 0x8
377#define DC_ABM1_HG_MISC_CTRL__ABM1_HG_FINE_MODE_BIN_SEL_MASK 0x1000
378#define DC_ABM1_HG_MISC_CTRL__ABM1_HG_FINE_MODE_BIN_SEL__SHIFT 0xc
379#define DC_ABM1_HG_MISC_CTRL__ABM1_HG_BIN_BITWIDTH_SIZE_SEL_MASK 0x30000
380#define DC_ABM1_HG_MISC_CTRL__ABM1_HG_BIN_BITWIDTH_SIZE_SEL__SHIFT 0x10
381#define DC_ABM1_HG_MISC_CTRL__ABM1_OVR_SCAN_PIXEL_PROCESS_EN_MASK 0x100000
382#define DC_ABM1_HG_MISC_CTRL__ABM1_OVR_SCAN_PIXEL_PROCESS_EN__SHIFT 0x14
383#define DC_ABM1_HG_MISC_CTRL__ABM1_DBUF_HGLS_READBACK_DB_REG_VALUE_EN_MASK 0x800000
384#define DC_ABM1_HG_MISC_CTRL__ABM1_DBUF_HGLS_READBACK_DB_REG_VALUE_EN__SHIFT 0x17
385#define DC_ABM1_HG_MISC_CTRL__ABM1_DBUF_HGLS_REG_FRAME_START_DISP_SEL_MASK 0x7000000
386#define DC_ABM1_HG_MISC_CTRL__ABM1_DBUF_HGLS_REG_FRAME_START_DISP_SEL__SHIFT 0x18
387#define DC_ABM1_HG_MISC_CTRL__ABM1_DBUF_HGLS_REG_UPDATE_AT_FRAME_START_MASK 0x10000000
388#define DC_ABM1_HG_MISC_CTRL__ABM1_DBUF_HGLS_REG_UPDATE_AT_FRAME_START__SHIFT 0x1c
389#define DC_ABM1_HG_MISC_CTRL__ABM1_HGLS_IGNORE_MASTER_LOCK_EN_MASK 0x20000000
390#define DC_ABM1_HG_MISC_CTRL__ABM1_HGLS_IGNORE_MASTER_LOCK_EN__SHIFT 0x1d
391#define DC_ABM1_HG_MISC_CTRL__ABM1_DBUF_HGLS_REG_UPDATE_PENDING_MASK 0x40000000
392#define DC_ABM1_HG_MISC_CTRL__ABM1_DBUF_HGLS_REG_UPDATE_PENDING__SHIFT 0x1e
393#define DC_ABM1_HG_MISC_CTRL__ABM1_HGLS_REG_LOCK_MASK 0x80000000
394#define DC_ABM1_HG_MISC_CTRL__ABM1_HGLS_REG_LOCK__SHIFT 0x1f
395#define DC_ABM1_LS_SUM_OF_LUMA__ABM1_LS_SUM_OF_LUMA_MASK 0xffffffff
396#define DC_ABM1_LS_SUM_OF_LUMA__ABM1_LS_SUM_OF_LUMA__SHIFT 0x0
397#define DC_ABM1_LS_MIN_MAX_LUMA__ABM1_LS_MIN_LUMA_MASK 0x3ff
398#define DC_ABM1_LS_MIN_MAX_LUMA__ABM1_LS_MIN_LUMA__SHIFT 0x0
399#define DC_ABM1_LS_MIN_MAX_LUMA__ABM1_LS_MAX_LUMA_MASK 0x3ff0000
400#define DC_ABM1_LS_MIN_MAX_LUMA__ABM1_LS_MAX_LUMA__SHIFT 0x10
401#define DC_ABM1_LS_FILTERED_MIN_MAX_LUMA__ABM1_LS_FILTERED_MIN_LUMA_MASK 0x3ff
402#define DC_ABM1_LS_FILTERED_MIN_MAX_LUMA__ABM1_LS_FILTERED_MIN_LUMA__SHIFT 0x0
403#define DC_ABM1_LS_FILTERED_MIN_MAX_LUMA__ABM1_LS_FILTERED_MAX_LUMA_MASK 0x3ff0000
404#define DC_ABM1_LS_FILTERED_MIN_MAX_LUMA__ABM1_LS_FILTERED_MAX_LUMA__SHIFT 0x10
405#define DC_ABM1_LS_PIXEL_COUNT__ABM1_LS_PIXEL_COUNT_MASK 0xffffff
406#define DC_ABM1_LS_PIXEL_COUNT__ABM1_LS_PIXEL_COUNT__SHIFT 0x0
407#define DC_ABM1_LS_OVR_SCAN_BIN__ABM1_LS_OVR_SCAN_BIN_MASK 0xffffff
408#define DC_ABM1_LS_OVR_SCAN_BIN__ABM1_LS_OVR_SCAN_BIN__SHIFT 0x0
409#define DC_ABM1_LS_MIN_MAX_PIXEL_VALUE_THRES__ABM1_LS_MIN_PIXEL_VALUE_THRES_MASK 0x3ff
410#define DC_ABM1_LS_MIN_MAX_PIXEL_VALUE_THRES__ABM1_LS_MIN_PIXEL_VALUE_THRES__SHIFT 0x0
411#define DC_ABM1_LS_MIN_MAX_PIXEL_VALUE_THRES__ABM1_LS_MAX_PIXEL_VALUE_THRES_MASK 0x3ff0000
412#define DC_ABM1_LS_MIN_MAX_PIXEL_VALUE_THRES__ABM1_LS_MAX_PIXEL_VALUE_THRES__SHIFT 0x10
413#define DC_ABM1_LS_MIN_MAX_PIXEL_VALUE_THRES__ABM1_HGLS_REG_LOCK_MASK 0x80000000
414#define DC_ABM1_LS_MIN_MAX_PIXEL_VALUE_THRES__ABM1_HGLS_REG_LOCK__SHIFT 0x1f
415#define DC_ABM1_LS_MIN_PIXEL_VALUE_COUNT__ABM1_LS_MIN_PIXEL_VALUE_COUNT_MASK 0xffffff
416#define DC_ABM1_LS_MIN_PIXEL_VALUE_COUNT__ABM1_LS_MIN_PIXEL_VALUE_COUNT__SHIFT 0x0
417#define DC_ABM1_LS_MAX_PIXEL_VALUE_COUNT__ABM1_LS_MAX_PIXEL_VALUE_COUNT_MASK 0xffffff
418#define DC_ABM1_LS_MAX_PIXEL_VALUE_COUNT__ABM1_LS_MAX_PIXEL_VALUE_COUNT__SHIFT 0x0
419#define DC_ABM1_HG_SAMPLE_RATE__ABM1_HG_SAMPLE_RATE_COUNT_EN_MASK 0x1
420#define DC_ABM1_HG_SAMPLE_RATE__ABM1_HG_SAMPLE_RATE_COUNT_EN__SHIFT 0x0
421#define DC_ABM1_HG_SAMPLE_RATE__ABM1_HG_RESET_SAMPLE_RATE_FRAME_COUNTER_MASK 0x2
422#define DC_ABM1_HG_SAMPLE_RATE__ABM1_HG_RESET_SAMPLE_RATE_FRAME_COUNTER__SHIFT 0x1
423#define DC_ABM1_HG_SAMPLE_RATE__ABM1_HG_SAMPLE_RATE_FRAME_COUNT_MASK 0xff00
424#define DC_ABM1_HG_SAMPLE_RATE__ABM1_HG_SAMPLE_RATE_FRAME_COUNT__SHIFT 0x8
425#define DC_ABM1_HG_SAMPLE_RATE__ABM1_HG_INITIAL_SAMPLE_RATE_COUNT_VALUE_WHEN_RESET_MASK 0xff0000
426#define DC_ABM1_HG_SAMPLE_RATE__ABM1_HG_INITIAL_SAMPLE_RATE_COUNT_VALUE_WHEN_RESET__SHIFT 0x10
427#define DC_ABM1_HG_SAMPLE_RATE__ABM1_HGLS_REG_LOCK_MASK 0x80000000
428#define DC_ABM1_HG_SAMPLE_RATE__ABM1_HGLS_REG_LOCK__SHIFT 0x1f
429#define DC_ABM1_LS_SAMPLE_RATE__ABM1_LS_SAMPLE_RATE_COUNT_EN_MASK 0x1
430#define DC_ABM1_LS_SAMPLE_RATE__ABM1_LS_SAMPLE_RATE_COUNT_EN__SHIFT 0x0
431#define DC_ABM1_LS_SAMPLE_RATE__ABM1_LS_RESET_SAMPLE_RATE_FRAME_COUNTER_MASK 0x2
432#define DC_ABM1_LS_SAMPLE_RATE__ABM1_LS_RESET_SAMPLE_RATE_FRAME_COUNTER__SHIFT 0x1
433#define DC_ABM1_LS_SAMPLE_RATE__ABM1_LS_SAMPLE_RATE_FRAME_COUNT_MASK 0xff00
434#define DC_ABM1_LS_SAMPLE_RATE__ABM1_LS_SAMPLE_RATE_FRAME_COUNT__SHIFT 0x8
435#define DC_ABM1_LS_SAMPLE_RATE__ABM1_LS_INITIAL_SAMPLE_RATE_COUNT_VALUE_WHEN_RESET_MASK 0xff0000
436#define DC_ABM1_LS_SAMPLE_RATE__ABM1_LS_INITIAL_SAMPLE_RATE_COUNT_VALUE_WHEN_RESET__SHIFT 0x10
437#define DC_ABM1_LS_SAMPLE_RATE__ABM1_HGLS_REG_LOCK_MASK 0x80000000
438#define DC_ABM1_LS_SAMPLE_RATE__ABM1_HGLS_REG_LOCK__SHIFT 0x1f
439#define DC_ABM1_HG_BIN_1_32_SHIFT_FLAG__ABM1_HG_BIN_1_32_SHIFT_FLAG_MASK 0xffffffff
440#define DC_ABM1_HG_BIN_1_32_SHIFT_FLAG__ABM1_HG_BIN_1_32_SHIFT_FLAG__SHIFT 0x0
441#define DC_ABM1_HG_BIN_1_8_SHIFT_INDEX__ABM1_HG_BIN_1_8_SHIFT_INDEX_MASK 0xffffffff
442#define DC_ABM1_HG_BIN_1_8_SHIFT_INDEX__ABM1_HG_BIN_1_8_SHIFT_INDEX__SHIFT 0x0
443#define DC_ABM1_HG_BIN_9_16_SHIFT_INDEX__ABM1_HG_BIN_9_16_SHIFT_INDEX_MASK 0xffffffff
444#define DC_ABM1_HG_BIN_9_16_SHIFT_INDEX__ABM1_HG_BIN_9_16_SHIFT_INDEX__SHIFT 0x0
445#define DC_ABM1_HG_BIN_17_24_SHIFT_INDEX__ABM1_HG_BIN_17_24_SHIFT_INDEX_MASK 0xffffffff
446#define DC_ABM1_HG_BIN_17_24_SHIFT_INDEX__ABM1_HG_BIN_17_24_SHIFT_INDEX__SHIFT 0x0
447#define DC_ABM1_HG_BIN_25_32_SHIFT_INDEX__ABM1_HG_BIN_25_32_SHIFT_INDEX_MASK 0xffffffff
448#define DC_ABM1_HG_BIN_25_32_SHIFT_INDEX__ABM1_HG_BIN_25_32_SHIFT_INDEX__SHIFT 0x0
449#define DC_ABM1_HG_RESULT_1__ABM1_HG_RESULT_1_MASK 0xffffffff
450#define DC_ABM1_HG_RESULT_1__ABM1_HG_RESULT_1__SHIFT 0x0
451#define DC_ABM1_HG_RESULT_2__ABM1_HG_RESULT_2_MASK 0xffffffff
452#define DC_ABM1_HG_RESULT_2__ABM1_HG_RESULT_2__SHIFT 0x0
453#define DC_ABM1_HG_RESULT_3__ABM1_HG_RESULT_3_MASK 0xffffffff
454#define DC_ABM1_HG_RESULT_3__ABM1_HG_RESULT_3__SHIFT 0x0
455#define DC_ABM1_HG_RESULT_4__ABM1_HG_RESULT_4_MASK 0xffffffff
456#define DC_ABM1_HG_RESULT_4__ABM1_HG_RESULT_4__SHIFT 0x0
457#define DC_ABM1_HG_RESULT_5__ABM1_HG_RESULT_5_MASK 0xffffffff
458#define DC_ABM1_HG_RESULT_5__ABM1_HG_RESULT_5__SHIFT 0x0
459#define DC_ABM1_HG_RESULT_6__ABM1_HG_RESULT_6_MASK 0xffffffff
460#define DC_ABM1_HG_RESULT_6__ABM1_HG_RESULT_6__SHIFT 0x0
461#define DC_ABM1_HG_RESULT_7__ABM1_HG_RESULT_7_MASK 0xffffffff
462#define DC_ABM1_HG_RESULT_7__ABM1_HG_RESULT_7__SHIFT 0x0
463#define DC_ABM1_HG_RESULT_8__ABM1_HG_RESULT_8_MASK 0xffffffff
464#define DC_ABM1_HG_RESULT_8__ABM1_HG_RESULT_8__SHIFT 0x0
465#define DC_ABM1_HG_RESULT_9__ABM1_HG_RESULT_9_MASK 0xffffffff
466#define DC_ABM1_HG_RESULT_9__ABM1_HG_RESULT_9__SHIFT 0x0
467#define DC_ABM1_HG_RESULT_10__ABM1_HG_RESULT_10_MASK 0xffffffff
468#define DC_ABM1_HG_RESULT_10__ABM1_HG_RESULT_10__SHIFT 0x0
469#define DC_ABM1_HG_RESULT_11__ABM1_HG_RESULT_11_MASK 0xffffffff
470#define DC_ABM1_HG_RESULT_11__ABM1_HG_RESULT_11__SHIFT 0x0
471#define DC_ABM1_HG_RESULT_12__ABM1_HG_RESULT_12_MASK 0xffffffff
472#define DC_ABM1_HG_RESULT_12__ABM1_HG_RESULT_12__SHIFT 0x0
473#define DC_ABM1_HG_RESULT_13__ABM1_HG_RESULT_13_MASK 0xffffffff
474#define DC_ABM1_HG_RESULT_13__ABM1_HG_RESULT_13__SHIFT 0x0
475#define DC_ABM1_HG_RESULT_14__ABM1_HG_RESULT_14_MASK 0xffffffff
476#define DC_ABM1_HG_RESULT_14__ABM1_HG_RESULT_14__SHIFT 0x0
477#define DC_ABM1_HG_RESULT_15__ABM1_HG_RESULT_15_MASK 0xffffffff
478#define DC_ABM1_HG_RESULT_15__ABM1_HG_RESULT_15__SHIFT 0x0
479#define DC_ABM1_HG_RESULT_16__ABM1_HG_RESULT_16_MASK 0xffffffff
480#define DC_ABM1_HG_RESULT_16__ABM1_HG_RESULT_16__SHIFT 0x0
481#define DC_ABM1_HG_RESULT_17__ABM1_HG_RESULT_17_MASK 0xffffffff
482#define DC_ABM1_HG_RESULT_17__ABM1_HG_RESULT_17__SHIFT 0x0
483#define DC_ABM1_HG_RESULT_18__ABM1_HG_RESULT_18_MASK 0xffffffff
484#define DC_ABM1_HG_RESULT_18__ABM1_HG_RESULT_18__SHIFT 0x0
485#define DC_ABM1_HG_RESULT_19__ABM1_HG_RESULT_19_MASK 0xffffffff
486#define DC_ABM1_HG_RESULT_19__ABM1_HG_RESULT_19__SHIFT 0x0
487#define DC_ABM1_HG_RESULT_20__ABM1_HG_RESULT_20_MASK 0xffffffff
488#define DC_ABM1_HG_RESULT_20__ABM1_HG_RESULT_20__SHIFT 0x0
489#define DC_ABM1_HG_RESULT_21__ABM1_HG_RESULT_21_MASK 0xffffffff
490#define DC_ABM1_HG_RESULT_21__ABM1_HG_RESULT_21__SHIFT 0x0
491#define DC_ABM1_HG_RESULT_22__ABM1_HG_RESULT_22_MASK 0xffffffff
492#define DC_ABM1_HG_RESULT_22__ABM1_HG_RESULT_22__SHIFT 0x0
493#define DC_ABM1_HG_RESULT_23__ABM1_HG_RESULT_23_MASK 0xffffffff
494#define DC_ABM1_HG_RESULT_23__ABM1_HG_RESULT_23__SHIFT 0x0
495#define DC_ABM1_HG_RESULT_24__ABM1_HG_RESULT_24_MASK 0xffffffff
496#define DC_ABM1_HG_RESULT_24__ABM1_HG_RESULT_24__SHIFT 0x0
497#define DC_ABM1_OVERSCAN_PIXEL_VALUE__ABM1_OVERSCAN_R_PIXEL_VALUE_MASK 0x3ff
498#define DC_ABM1_OVERSCAN_PIXEL_VALUE__ABM1_OVERSCAN_R_PIXEL_VALUE__SHIFT 0x0
499#define DC_ABM1_OVERSCAN_PIXEL_VALUE__ABM1_OVERSCAN_G_PIXEL_VALUE_MASK 0xffc00
500#define DC_ABM1_OVERSCAN_PIXEL_VALUE__ABM1_OVERSCAN_G_PIXEL_VALUE__SHIFT 0xa
501#define DC_ABM1_OVERSCAN_PIXEL_VALUE__ABM1_OVERSCAN_B_PIXEL_VALUE_MASK 0x3ff00000
502#define DC_ABM1_OVERSCAN_PIXEL_VALUE__ABM1_OVERSCAN_B_PIXEL_VALUE__SHIFT 0x14
503#define DC_ABM1_BL_MASTER_LOCK__ABM1_BL_MASTER_LOCK_MASK 0x80000000
504#define DC_ABM1_BL_MASTER_LOCK__ABM1_BL_MASTER_LOCK__SHIFT 0x1f
505#define ABM_TEST_DEBUG_INDEX__ABM_TEST_DEBUG_INDEX_MASK 0xff
506#define ABM_TEST_DEBUG_INDEX__ABM_TEST_DEBUG_INDEX__SHIFT 0x0
507#define ABM_TEST_DEBUG_INDEX__ABM_TEST_DEBUG_WRITE_EN_MASK 0x100
508#define ABM_TEST_DEBUG_INDEX__ABM_TEST_DEBUG_WRITE_EN__SHIFT 0x8
509#define ABM_TEST_DEBUG_DATA__ABM_TEST_DEBUG_DATA_MASK 0xffffffff
510#define ABM_TEST_DEBUG_DATA__ABM_TEST_DEBUG_DATA__SHIFT 0x0
511#define CRTC_H_BLANK_EARLY_NUM__CRTC_H_BLANK_EARLY_NUM_MASK 0x3ff
512#define CRTC_H_BLANK_EARLY_NUM__CRTC_H_BLANK_EARLY_NUM__SHIFT 0x0
513#define CRTC_H_BLANK_EARLY_NUM__CRTC_H_BLANK_EARLY_NUM_DIS_MASK 0x10000
514#define CRTC_H_BLANK_EARLY_NUM__CRTC_H_BLANK_EARLY_NUM_DIS__SHIFT 0x10
515#define CRTC_H_TOTAL__CRTC_H_TOTAL_MASK 0x3fff
516#define CRTC_H_TOTAL__CRTC_H_TOTAL__SHIFT 0x0
517#define CRTC_H_BLANK_START_END__CRTC_H_BLANK_START_MASK 0x3fff
518#define CRTC_H_BLANK_START_END__CRTC_H_BLANK_START__SHIFT 0x0
519#define CRTC_H_BLANK_START_END__CRTC_H_BLANK_END_MASK 0x3fff0000
520#define CRTC_H_BLANK_START_END__CRTC_H_BLANK_END__SHIFT 0x10
521#define CRTC_H_SYNC_A__CRTC_H_SYNC_A_START_MASK 0x3fff
522#define CRTC_H_SYNC_A__CRTC_H_SYNC_A_START__SHIFT 0x0
523#define CRTC_H_SYNC_A__CRTC_H_SYNC_A_END_MASK 0x3fff0000
524#define CRTC_H_SYNC_A__CRTC_H_SYNC_A_END__SHIFT 0x10
525#define CRTC_H_SYNC_A_CNTL__CRTC_H_SYNC_A_POL_MASK 0x1
526#define CRTC_H_SYNC_A_CNTL__CRTC_H_SYNC_A_POL__SHIFT 0x0
527#define CRTC_H_SYNC_A_CNTL__CRTC_COMP_SYNC_A_EN_MASK 0x10000
528#define CRTC_H_SYNC_A_CNTL__CRTC_COMP_SYNC_A_EN__SHIFT 0x10
529#define CRTC_H_SYNC_A_CNTL__CRTC_H_SYNC_A_CUTOFF_MASK 0x20000
530#define CRTC_H_SYNC_A_CNTL__CRTC_H_SYNC_A_CUTOFF__SHIFT 0x11
531#define CRTC_H_SYNC_B__CRTC_H_SYNC_B_START_MASK 0x3fff
532#define CRTC_H_SYNC_B__CRTC_H_SYNC_B_START__SHIFT 0x0
533#define CRTC_H_SYNC_B__CRTC_H_SYNC_B_END_MASK 0x3fff0000
534#define CRTC_H_SYNC_B__CRTC_H_SYNC_B_END__SHIFT 0x10
535#define CRTC_H_SYNC_B_CNTL__CRTC_H_SYNC_B_POL_MASK 0x1
536#define CRTC_H_SYNC_B_CNTL__CRTC_H_SYNC_B_POL__SHIFT 0x0
537#define CRTC_H_SYNC_B_CNTL__CRTC_COMP_SYNC_B_EN_MASK 0x10000
538#define CRTC_H_SYNC_B_CNTL__CRTC_COMP_SYNC_B_EN__SHIFT 0x10
539#define CRTC_H_SYNC_B_CNTL__CRTC_H_SYNC_B_CUTOFF_MASK 0x20000
540#define CRTC_H_SYNC_B_CNTL__CRTC_H_SYNC_B_CUTOFF__SHIFT 0x11
541#define CRTC_VBI_END__CRTC_VBI_V_END_MASK 0x3fff
542#define CRTC_VBI_END__CRTC_VBI_V_END__SHIFT 0x0
543#define CRTC_VBI_END__CRTC_VBI_H_END_MASK 0x3fff0000
544#define CRTC_VBI_END__CRTC_VBI_H_END__SHIFT 0x10
545#define CRTC_V_TOTAL__CRTC_V_TOTAL_MASK 0x3fff
546#define CRTC_V_TOTAL__CRTC_V_TOTAL__SHIFT 0x0
547#define CRTC_V_TOTAL_MIN__CRTC_V_TOTAL_MIN_MASK 0x3fff
548#define CRTC_V_TOTAL_MIN__CRTC_V_TOTAL_MIN__SHIFT 0x0
549#define CRTC_V_TOTAL_MAX__CRTC_V_TOTAL_MAX_MASK 0x3fff
550#define CRTC_V_TOTAL_MAX__CRTC_V_TOTAL_MAX__SHIFT 0x0
551#define CRTC_V_TOTAL_MAX__CRTC_ALLOW_VBLANK_EXTENSION_FOR_MC_TRAINING_MASK 0x10000
552#define CRTC_V_TOTAL_MAX__CRTC_ALLOW_VBLANK_EXTENSION_FOR_MC_TRAINING__SHIFT 0x10
553#define CRTC_V_TOTAL_CONTROL__CRTC_V_TOTAL_MIN_SEL_MASK 0x1
554#define CRTC_V_TOTAL_CONTROL__CRTC_V_TOTAL_MIN_SEL__SHIFT 0x0
555#define CRTC_V_TOTAL_CONTROL__CRTC_V_TOTAL_MAX_SEL_MASK 0x10
556#define CRTC_V_TOTAL_CONTROL__CRTC_V_TOTAL_MAX_SEL__SHIFT 0x4
557#define CRTC_V_TOTAL_CONTROL__CRTC_FORCE_LOCK_ON_EVENT_MASK 0x100
558#define CRTC_V_TOTAL_CONTROL__CRTC_FORCE_LOCK_ON_EVENT__SHIFT 0x8
559#define CRTC_V_TOTAL_CONTROL__CRTC_FORCE_LOCK_TO_MASTER_VSYNC_MASK 0x1000
560#define CRTC_V_TOTAL_CONTROL__CRTC_FORCE_LOCK_TO_MASTER_VSYNC__SHIFT 0xc
561#define CRTC_V_TOTAL_CONTROL__CRTC_SET_V_TOTAL_MIN_MASK_EN_MASK 0x8000
562#define CRTC_V_TOTAL_CONTROL__CRTC_SET_V_TOTAL_MIN_MASK_EN__SHIFT 0xf
563#define CRTC_V_TOTAL_CONTROL__CRTC_SET_V_TOTAL_MIN_MASK_MASK 0xffff0000
564#define CRTC_V_TOTAL_CONTROL__CRTC_SET_V_TOTAL_MIN_MASK__SHIFT 0x10
565#define CRTC_V_TOTAL_INT_STATUS__CRTC_SET_V_TOTAL_MIN_EVENT_OCCURED_MASK 0x1
566#define CRTC_V_TOTAL_INT_STATUS__CRTC_SET_V_TOTAL_MIN_EVENT_OCCURED__SHIFT 0x0
567#define CRTC_V_TOTAL_INT_STATUS__CRTC_SET_V_TOTAL_MIN_EVENT_OCCURED_INT_MASK 0x10
568#define CRTC_V_TOTAL_INT_STATUS__CRTC_SET_V_TOTAL_MIN_EVENT_OCCURED_INT__SHIFT 0x4
569#define CRTC_V_TOTAL_INT_STATUS__CRTC_SET_V_TOTAL_MIN_EVENT_OCCURED_ACK_MASK 0x100
570#define CRTC_V_TOTAL_INT_STATUS__CRTC_SET_V_TOTAL_MIN_EVENT_OCCURED_ACK__SHIFT 0x8
571#define CRTC_V_TOTAL_INT_STATUS__CRTC_SET_V_TOTAL_MIN_EVENT_OCCURED_MSK_MASK 0x1000
572#define CRTC_V_TOTAL_INT_STATUS__CRTC_SET_V_TOTAL_MIN_EVENT_OCCURED_MSK__SHIFT 0xc
573#define CRTC_VSYNC_NOM_INT_STATUS__CRTC_VSYNC_NOM_MASK 0x1
574#define CRTC_VSYNC_NOM_INT_STATUS__CRTC_VSYNC_NOM__SHIFT 0x0
575#define CRTC_VSYNC_NOM_INT_STATUS__CRTC_VSYNC_NOM_INT_CLEAR_MASK 0x10
576#define CRTC_VSYNC_NOM_INT_STATUS__CRTC_VSYNC_NOM_INT_CLEAR__SHIFT 0x4
577#define CRTC_V_BLANK_START_END__CRTC_V_BLANK_START_MASK 0x3fff
578#define CRTC_V_BLANK_START_END__CRTC_V_BLANK_START__SHIFT 0x0
579#define CRTC_V_BLANK_START_END__CRTC_V_BLANK_END_MASK 0x3fff0000
580#define CRTC_V_BLANK_START_END__CRTC_V_BLANK_END__SHIFT 0x10
581#define CRTC_V_SYNC_A__CRTC_V_SYNC_A_START_MASK 0x3fff
582#define CRTC_V_SYNC_A__CRTC_V_SYNC_A_START__SHIFT 0x0
583#define CRTC_V_SYNC_A__CRTC_V_SYNC_A_END_MASK 0x3fff0000
584#define CRTC_V_SYNC_A__CRTC_V_SYNC_A_END__SHIFT 0x10
585#define CRTC_V_SYNC_A_CNTL__CRTC_V_SYNC_A_POL_MASK 0x1
586#define CRTC_V_SYNC_A_CNTL__CRTC_V_SYNC_A_POL__SHIFT 0x0
587#define CRTC_V_SYNC_B__CRTC_V_SYNC_B_START_MASK 0x3fff
588#define CRTC_V_SYNC_B__CRTC_V_SYNC_B_START__SHIFT 0x0
589#define CRTC_V_SYNC_B__CRTC_V_SYNC_B_END_MASK 0x3fff0000
590#define CRTC_V_SYNC_B__CRTC_V_SYNC_B_END__SHIFT 0x10
591#define CRTC_V_SYNC_B_CNTL__CRTC_V_SYNC_B_POL_MASK 0x1
592#define CRTC_V_SYNC_B_CNTL__CRTC_V_SYNC_B_POL__SHIFT 0x0
593#define CRTC_DTMTEST_CNTL__CRTC_DTMTEST_CRTC_EN_MASK 0x1
594#define CRTC_DTMTEST_CNTL__CRTC_DTMTEST_CRTC_EN__SHIFT 0x0
595#define CRTC_DTMTEST_CNTL__CRTC_DTMTEST_CLK_DIV_MASK 0x1e
596#define CRTC_DTMTEST_CNTL__CRTC_DTMTEST_CLK_DIV__SHIFT 0x1
597#define CRTC_DTMTEST_STATUS_POSITION__CRTC_DTMTEST_VERT_COUNT_MASK 0x3fff
598#define CRTC_DTMTEST_STATUS_POSITION__CRTC_DTMTEST_VERT_COUNT__SHIFT 0x0
599#define CRTC_DTMTEST_STATUS_POSITION__CRTC_DTMTEST_HORZ_COUNT_MASK 0x3fff0000
600#define CRTC_DTMTEST_STATUS_POSITION__CRTC_DTMTEST_HORZ_COUNT__SHIFT 0x10
601#define CRTC_TRIGA_CNTL__CRTC_TRIGA_SOURCE_SELECT_MASK 0x1f
602#define CRTC_TRIGA_CNTL__CRTC_TRIGA_SOURCE_SELECT__SHIFT 0x0
603#define CRTC_TRIGA_CNTL__CRTC_TRIGA_POLARITY_SELECT_MASK 0xe0
604#define CRTC_TRIGA_CNTL__CRTC_TRIGA_POLARITY_SELECT__SHIFT 0x5
605#define CRTC_TRIGA_CNTL__CRTC_TRIGA_RESYNC_BYPASS_EN_MASK 0x100
606#define CRTC_TRIGA_CNTL__CRTC_TRIGA_RESYNC_BYPASS_EN__SHIFT 0x8
607#define CRTC_TRIGA_CNTL__CRTC_TRIGA_INPUT_STATUS_MASK 0x200
608#define CRTC_TRIGA_CNTL__CRTC_TRIGA_INPUT_STATUS__SHIFT 0x9
609#define CRTC_TRIGA_CNTL__CRTC_TRIGA_POLARITY_STATUS_MASK 0x400
610#define CRTC_TRIGA_CNTL__CRTC_TRIGA_POLARITY_STATUS__SHIFT 0xa
611#define CRTC_TRIGA_CNTL__CRTC_TRIGA_OCCURRED_MASK 0x800
612#define CRTC_TRIGA_CNTL__CRTC_TRIGA_OCCURRED__SHIFT 0xb
613#define CRTC_TRIGA_CNTL__CRTC_TRIGA_RISING_EDGE_DETECT_CNTL_MASK 0x3000
614#define CRTC_TRIGA_CNTL__CRTC_TRIGA_RISING_EDGE_DETECT_CNTL__SHIFT 0xc
615#define CRTC_TRIGA_CNTL__CRTC_TRIGA_FALLING_EDGE_DETECT_CNTL_MASK 0x30000
616#define CRTC_TRIGA_CNTL__CRTC_TRIGA_FALLING_EDGE_DETECT_CNTL__SHIFT 0x10
617#define CRTC_TRIGA_CNTL__CRTC_TRIGA_FREQUENCY_SELECT_MASK 0x300000
618#define CRTC_TRIGA_CNTL__CRTC_TRIGA_FREQUENCY_SELECT__SHIFT 0x14
619#define CRTC_TRIGA_CNTL__CRTC_TRIGA_DELAY_MASK 0x1f000000
620#define CRTC_TRIGA_CNTL__CRTC_TRIGA_DELAY__SHIFT 0x18
621#define CRTC_TRIGA_CNTL__CRTC_TRIGA_CLEAR_MASK 0x80000000
622#define CRTC_TRIGA_CNTL__CRTC_TRIGA_CLEAR__SHIFT 0x1f
623#define CRTC_TRIGA_MANUAL_TRIG__CRTC_TRIGA_MANUAL_TRIG_MASK 0x1
624#define CRTC_TRIGA_MANUAL_TRIG__CRTC_TRIGA_MANUAL_TRIG__SHIFT 0x0
625#define CRTC_TRIGB_CNTL__CRTC_TRIGB_SOURCE_SELECT_MASK 0x1f
626#define CRTC_TRIGB_CNTL__CRTC_TRIGB_SOURCE_SELECT__SHIFT 0x0
627#define CRTC_TRIGB_CNTL__CRTC_TRIGB_POLARITY_SELECT_MASK 0xe0
628#define CRTC_TRIGB_CNTL__CRTC_TRIGB_POLARITY_SELECT__SHIFT 0x5
629#define CRTC_TRIGB_CNTL__CRTC_TRIGB_RESYNC_BYPASS_EN_MASK 0x100
630#define CRTC_TRIGB_CNTL__CRTC_TRIGB_RESYNC_BYPASS_EN__SHIFT 0x8
631#define CRTC_TRIGB_CNTL__CRTC_TRIGB_INPUT_STATUS_MASK 0x200
632#define CRTC_TRIGB_CNTL__CRTC_TRIGB_INPUT_STATUS__SHIFT 0x9
633#define CRTC_TRIGB_CNTL__CRTC_TRIGB_POLARITY_STATUS_MASK 0x400
634#define CRTC_TRIGB_CNTL__CRTC_TRIGB_POLARITY_STATUS__SHIFT 0xa
635#define CRTC_TRIGB_CNTL__CRTC_TRIGB_OCCURRED_MASK 0x800
636#define CRTC_TRIGB_CNTL__CRTC_TRIGB_OCCURRED__SHIFT 0xb
637#define CRTC_TRIGB_CNTL__CRTC_TRIGB_RISING_EDGE_DETECT_CNTL_MASK 0x3000
638#define CRTC_TRIGB_CNTL__CRTC_TRIGB_RISING_EDGE_DETECT_CNTL__SHIFT 0xc
639#define CRTC_TRIGB_CNTL__CRTC_TRIGB_FALLING_EDGE_DETECT_CNTL_MASK 0x30000
640#define CRTC_TRIGB_CNTL__CRTC_TRIGB_FALLING_EDGE_DETECT_CNTL__SHIFT 0x10
641#define CRTC_TRIGB_CNTL__CRTC_TRIGB_FREQUENCY_SELECT_MASK 0x300000
642#define CRTC_TRIGB_CNTL__CRTC_TRIGB_FREQUENCY_SELECT__SHIFT 0x14
643#define CRTC_TRIGB_CNTL__CRTC_TRIGB_DELAY_MASK 0x1f000000
644#define CRTC_TRIGB_CNTL__CRTC_TRIGB_DELAY__SHIFT 0x18
645#define CRTC_TRIGB_CNTL__CRTC_TRIGB_CLEAR_MASK 0x80000000
646#define CRTC_TRIGB_CNTL__CRTC_TRIGB_CLEAR__SHIFT 0x1f
647#define CRTC_TRIGB_MANUAL_TRIG__CRTC_TRIGB_MANUAL_TRIG_MASK 0x1
648#define CRTC_TRIGB_MANUAL_TRIG__CRTC_TRIGB_MANUAL_TRIG__SHIFT 0x0
649#define CRTC_FORCE_COUNT_NOW_CNTL__CRTC_FORCE_COUNT_NOW_MODE_MASK 0x3
650#define CRTC_FORCE_COUNT_NOW_CNTL__CRTC_FORCE_COUNT_NOW_MODE__SHIFT 0x0
651#define CRTC_FORCE_COUNT_NOW_CNTL__CRTC_FORCE_COUNT_NOW_CHECK_MASK 0x10
652#define CRTC_FORCE_COUNT_NOW_CNTL__CRTC_FORCE_COUNT_NOW_CHECK__SHIFT 0x4
653#define CRTC_FORCE_COUNT_NOW_CNTL__CRTC_FORCE_COUNT_NOW_TRIG_SEL_MASK 0x100
654#define CRTC_FORCE_COUNT_NOW_CNTL__CRTC_FORCE_COUNT_NOW_TRIG_SEL__SHIFT 0x8
655#define CRTC_FORCE_COUNT_NOW_CNTL__CRTC_FORCE_COUNT_NOW_OCCURRED_MASK 0x10000
656#define CRTC_FORCE_COUNT_NOW_CNTL__CRTC_FORCE_COUNT_NOW_OCCURRED__SHIFT 0x10
657#define CRTC_FORCE_COUNT_NOW_CNTL__CRTC_FORCE_COUNT_NOW_CLEAR_MASK 0x1000000
658#define CRTC_FORCE_COUNT_NOW_CNTL__CRTC_FORCE_COUNT_NOW_CLEAR__SHIFT 0x18
659#define CRTC_FLOW_CONTROL__CRTC_FLOW_CONTROL_SOURCE_SELECT_MASK 0x1f
660#define CRTC_FLOW_CONTROL__CRTC_FLOW_CONTROL_SOURCE_SELECT__SHIFT 0x0
661#define CRTC_FLOW_CONTROL__CRTC_FLOW_CONTROL_POLARITY_MASK 0x100
662#define CRTC_FLOW_CONTROL__CRTC_FLOW_CONTROL_POLARITY__SHIFT 0x8
663#define CRTC_FLOW_CONTROL__CRTC_FLOW_CONTROL_GRANULARITY_MASK 0x10000
664#define CRTC_FLOW_CONTROL__CRTC_FLOW_CONTROL_GRANULARITY__SHIFT 0x10
665#define CRTC_FLOW_CONTROL__CRTC_FLOW_CONTROL_INPUT_STATUS_MASK 0x1000000
666#define CRTC_FLOW_CONTROL__CRTC_FLOW_CONTROL_INPUT_STATUS__SHIFT 0x18
667#define CRTC_STEREO_FORCE_NEXT_EYE__CRTC_STEREO_FORCE_NEXT_EYE_MASK 0x3
668#define CRTC_STEREO_FORCE_NEXT_EYE__CRTC_STEREO_FORCE_NEXT_EYE__SHIFT 0x0
669#define CRTC_STEREO_FORCE_NEXT_EYE__CRTC_AVSYNC_FRAME_COUNTER_MASK 0xff00
670#define CRTC_STEREO_FORCE_NEXT_EYE__CRTC_AVSYNC_FRAME_COUNTER__SHIFT 0x8
671#define CRTC_STEREO_FORCE_NEXT_EYE__CRTC_AVSYNC_LINE_COUNTER_MASK 0x1fff0000
672#define CRTC_STEREO_FORCE_NEXT_EYE__CRTC_AVSYNC_LINE_COUNTER__SHIFT 0x10
673#define CRTC_AVSYNC_COUNTER__CRTC_AVSYNC_COUNTER_MASK 0xffffffff
674#define CRTC_AVSYNC_COUNTER__CRTC_AVSYNC_COUNTER__SHIFT 0x0
675#define CRTC_CONTROL__CRTC_MASTER_EN_MASK 0x1
676#define CRTC_CONTROL__CRTC_MASTER_EN__SHIFT 0x0
677#define CRTC_CONTROL__CRTC_SYNC_RESET_SEL_MASK 0x10
678#define CRTC_CONTROL__CRTC_SYNC_RESET_SEL__SHIFT 0x4
679#define CRTC_CONTROL__CRTC_DISABLE_POINT_CNTL_MASK 0x300
680#define CRTC_CONTROL__CRTC_DISABLE_POINT_CNTL__SHIFT 0x8
681#define CRTC_CONTROL__CRTC_START_POINT_CNTL_MASK 0x1000
682#define CRTC_CONTROL__CRTC_START_POINT_CNTL__SHIFT 0xc
683#define CRTC_CONTROL__CRTC_FIELD_NUMBER_CNTL_MASK 0x2000
684#define CRTC_CONTROL__CRTC_FIELD_NUMBER_CNTL__SHIFT 0xd
685#define CRTC_CONTROL__CRTC_FIELD_NUMBER_POLARITY_MASK 0x4000
686#define CRTC_CONTROL__CRTC_FIELD_NUMBER_POLARITY__SHIFT 0xe
687#define CRTC_CONTROL__CRTC_CURRENT_MASTER_EN_STATE_MASK 0x10000
688#define CRTC_CONTROL__CRTC_CURRENT_MASTER_EN_STATE__SHIFT 0x10
689#define CRTC_CONTROL__CRTC_HBLANK_EARLY_CONTROL_MASK 0x700000
690#define CRTC_CONTROL__CRTC_HBLANK_EARLY_CONTROL__SHIFT 0x14
691#define CRTC_CONTROL__CRTC_DISP_READ_REQUEST_DISABLE_MASK 0x1000000
692#define CRTC_CONTROL__CRTC_DISP_READ_REQUEST_DISABLE__SHIFT 0x18
693#define CRTC_CONTROL__CRTC_SOF_PULL_EN_MASK 0x20000000
694#define CRTC_CONTROL__CRTC_SOF_PULL_EN__SHIFT 0x1d
695#define CRTC_CONTROL__CRTC_AVSYNC_LOCK_SNAPSHOT_MASK 0x40000000
696#define CRTC_CONTROL__CRTC_AVSYNC_LOCK_SNAPSHOT__SHIFT 0x1e
697#define CRTC_CONTROL__CRTC_AVSYNC_VSYNC_N_HSYNC_MODE_MASK 0x80000000
698#define CRTC_CONTROL__CRTC_AVSYNC_VSYNC_N_HSYNC_MODE__SHIFT 0x1f
699#define CRTC_BLANK_CONTROL__CRTC_CURRENT_BLANK_STATE_MASK 0x1
700#define CRTC_BLANK_CONTROL__CRTC_CURRENT_BLANK_STATE__SHIFT 0x0
701#define CRTC_BLANK_CONTROL__CRTC_BLANK_DATA_EN_MASK 0x100
702#define CRTC_BLANK_CONTROL__CRTC_BLANK_DATA_EN__SHIFT 0x8
703#define CRTC_BLANK_CONTROL__CRTC_BLANK_DE_MODE_MASK 0x10000
704#define CRTC_BLANK_CONTROL__CRTC_BLANK_DE_MODE__SHIFT 0x10
705#define CRTC_INTERLACE_CONTROL__CRTC_INTERLACE_ENABLE_MASK 0x1
706#define CRTC_INTERLACE_CONTROL__CRTC_INTERLACE_ENABLE__SHIFT 0x0
707#define CRTC_INTERLACE_CONTROL__CRTC_INTERLACE_FORCE_NEXT_FIELD_MASK 0x30000
708#define CRTC_INTERLACE_CONTROL__CRTC_INTERLACE_FORCE_NEXT_FIELD__SHIFT 0x10
709#define CRTC_INTERLACE_STATUS__CRTC_INTERLACE_CURRENT_FIELD_MASK 0x1
710#define CRTC_INTERLACE_STATUS__CRTC_INTERLACE_CURRENT_FIELD__SHIFT 0x0
711#define CRTC_INTERLACE_STATUS__CRTC_INTERLACE_NEXT_FIELD_MASK 0x2
712#define CRTC_INTERLACE_STATUS__CRTC_INTERLACE_NEXT_FIELD__SHIFT 0x1
713#define CRTC_FIELD_INDICATION_CONTROL__CRTC_FIELD_INDICATION_OUTPUT_POLARITY_MASK 0x1
714#define CRTC_FIELD_INDICATION_CONTROL__CRTC_FIELD_INDICATION_OUTPUT_POLARITY__SHIFT 0x0
715#define CRTC_FIELD_INDICATION_CONTROL__CRTC_FIELD_ALIGNMENT_MASK 0x2
716#define CRTC_FIELD_INDICATION_CONTROL__CRTC_FIELD_ALIGNMENT__SHIFT 0x1
717#define CRTC_PIXEL_DATA_READBACK0__CRTC_PIXEL_DATA_BLUE_CB_MASK 0xfff
718#define CRTC_PIXEL_DATA_READBACK0__CRTC_PIXEL_DATA_BLUE_CB__SHIFT 0x0
719#define CRTC_PIXEL_DATA_READBACK0__CRTC_PIXEL_DATA_GREEN_Y_MASK 0xfff0000
720#define CRTC_PIXEL_DATA_READBACK0__CRTC_PIXEL_DATA_GREEN_Y__SHIFT 0x10
721#define CRTC_PIXEL_DATA_READBACK1__CRTC_PIXEL_DATA_RED_CR_MASK 0xfff
722#define CRTC_PIXEL_DATA_READBACK1__CRTC_PIXEL_DATA_RED_CR__SHIFT 0x0
723#define CRTC_STATUS__CRTC_V_BLANK_MASK 0x1
724#define CRTC_STATUS__CRTC_V_BLANK__SHIFT 0x0
725#define CRTC_STATUS__CRTC_V_ACTIVE_DISP_MASK 0x2
726#define CRTC_STATUS__CRTC_V_ACTIVE_DISP__SHIFT 0x1
727#define CRTC_STATUS__CRTC_V_SYNC_A_MASK 0x4
728#define CRTC_STATUS__CRTC_V_SYNC_A__SHIFT 0x2
729#define CRTC_STATUS__CRTC_V_UPDATE_MASK 0x8
730#define CRTC_STATUS__CRTC_V_UPDATE__SHIFT 0x3
731#define CRTC_STATUS__CRTC_V_START_LINE_MASK 0x10
732#define CRTC_STATUS__CRTC_V_START_LINE__SHIFT 0x4
733#define CRTC_STATUS__CRTC_V_BLANK_3D_STRUCTURE_MASK 0x20
734#define CRTC_STATUS__CRTC_V_BLANK_3D_STRUCTURE__SHIFT 0x5
735#define CRTC_STATUS__CRTC_H_BLANK_MASK 0x10000
736#define CRTC_STATUS__CRTC_H_BLANK__SHIFT 0x10
737#define CRTC_STATUS__CRTC_H_ACTIVE_DISP_MASK 0x20000
738#define CRTC_STATUS__CRTC_H_ACTIVE_DISP__SHIFT 0x11
739#define CRTC_STATUS__CRTC_H_SYNC_A_MASK 0x40000
740#define CRTC_STATUS__CRTC_H_SYNC_A__SHIFT 0x12
741#define CRTC_STATUS_POSITION__CRTC_VERT_COUNT_MASK 0x3fff
742#define CRTC_STATUS_POSITION__CRTC_VERT_COUNT__SHIFT 0x0
743#define CRTC_STATUS_POSITION__CRTC_HORZ_COUNT_MASK 0x3fff0000
744#define CRTC_STATUS_POSITION__CRTC_HORZ_COUNT__SHIFT 0x10
745#define CRTC_NOM_VERT_POSITION__CRTC_VERT_COUNT_NOM_MASK 0x3fff
746#define CRTC_NOM_VERT_POSITION__CRTC_VERT_COUNT_NOM__SHIFT 0x0
747#define CRTC_STATUS_FRAME_COUNT__CRTC_FRAME_COUNT_MASK 0xffffff
748#define CRTC_STATUS_FRAME_COUNT__CRTC_FRAME_COUNT__SHIFT 0x0
749#define CRTC_STATUS_VF_COUNT__CRTC_VF_COUNT_MASK 0x3fffffff
750#define CRTC_STATUS_VF_COUNT__CRTC_VF_COUNT__SHIFT 0x0
751#define CRTC_STATUS_HV_COUNT__CRTC_HV_COUNT_MASK 0x3fffffff
752#define CRTC_STATUS_HV_COUNT__CRTC_HV_COUNT__SHIFT 0x0
753#define CRTC_COUNT_CONTROL__CRTC_HORZ_COUNT_BY2_EN_MASK 0x1
754#define CRTC_COUNT_CONTROL__CRTC_HORZ_COUNT_BY2_EN__SHIFT 0x0
755#define CRTC_COUNT_CONTROL__CRTC_HORZ_REPETITION_COUNT_MASK 0x1e
756#define CRTC_COUNT_CONTROL__CRTC_HORZ_REPETITION_COUNT__SHIFT 0x1
757#define CRTC_COUNT_RESET__CRTC_RESET_FRAME_COUNT_MASK 0x1
758#define CRTC_COUNT_RESET__CRTC_RESET_FRAME_COUNT__SHIFT 0x0
759#define CRTC_MANUAL_FORCE_VSYNC_NEXT_LINE__CRTC_MANUAL_FORCE_VSYNC_NEXT_LINE_MASK 0x1
760#define CRTC_MANUAL_FORCE_VSYNC_NEXT_LINE__CRTC_MANUAL_FORCE_VSYNC_NEXT_LINE__SHIFT 0x0
761#define CRTC_VERT_SYNC_CONTROL__CRTC_FORCE_VSYNC_NEXT_LINE_OCCURRED_MASK 0x1
762#define CRTC_VERT_SYNC_CONTROL__CRTC_FORCE_VSYNC_NEXT_LINE_OCCURRED__SHIFT 0x0
763#define CRTC_VERT_SYNC_CONTROL__CRTC_FORCE_VSYNC_NEXT_LINE_CLEAR_MASK 0x100
764#define CRTC_VERT_SYNC_CONTROL__CRTC_FORCE_VSYNC_NEXT_LINE_CLEAR__SHIFT 0x8
765#define CRTC_VERT_SYNC_CONTROL__CRTC_AUTO_FORCE_VSYNC_MODE_MASK 0x30000
766#define CRTC_VERT_SYNC_CONTROL__CRTC_AUTO_FORCE_VSYNC_MODE__SHIFT 0x10
767#define CRTC_STEREO_STATUS__CRTC_STEREO_CURRENT_EYE_MASK 0x1
768#define CRTC_STEREO_STATUS__CRTC_STEREO_CURRENT_EYE__SHIFT 0x0
769#define CRTC_STEREO_STATUS__CRTC_STEREO_SYNC_OUTPUT_MASK 0x100
770#define CRTC_STEREO_STATUS__CRTC_STEREO_SYNC_OUTPUT__SHIFT 0x8
771#define CRTC_STEREO_STATUS__CRTC_STEREO_SYNC_SELECT_MASK 0x10000
772#define CRTC_STEREO_STATUS__CRTC_STEREO_SYNC_SELECT__SHIFT 0x10
773#define CRTC_STEREO_STATUS__CRTC_STEREO_EYE_FLAG_MASK 0x100000
774#define CRTC_STEREO_STATUS__CRTC_STEREO_EYE_FLAG__SHIFT 0x14
775#define CRTC_STEREO_STATUS__CRTC_STEREO_FORCE_NEXT_EYE_PENDING_MASK 0x3000000
776#define CRTC_STEREO_STATUS__CRTC_STEREO_FORCE_NEXT_EYE_PENDING__SHIFT 0x18
777#define CRTC_STEREO_CONTROL__CRTC_STEREO_SYNC_OUTPUT_LINE_NUM_MASK 0x3fff
778#define CRTC_STEREO_CONTROL__CRTC_STEREO_SYNC_OUTPUT_LINE_NUM__SHIFT 0x0
779#define CRTC_STEREO_CONTROL__CRTC_STEREO_SYNC_OUTPUT_POLARITY_MASK 0x8000
780#define CRTC_STEREO_CONTROL__CRTC_STEREO_SYNC_OUTPUT_POLARITY__SHIFT 0xf
781#define CRTC_STEREO_CONTROL__CRTC_STEREO_SYNC_SELECT_POLARITY_MASK 0x10000
782#define CRTC_STEREO_CONTROL__CRTC_STEREO_SYNC_SELECT_POLARITY__SHIFT 0x10
783#define CRTC_STEREO_CONTROL__CRTC_STEREO_EYE_FLAG_POLARITY_MASK 0x20000
784#define CRTC_STEREO_CONTROL__CRTC_STEREO_EYE_FLAG_POLARITY__SHIFT 0x11
785#define CRTC_STEREO_CONTROL__CRTC_DISABLE_STEREOSYNC_OUTPUT_FOR_DP_MASK 0x40000
786#define CRTC_STEREO_CONTROL__CRTC_DISABLE_STEREOSYNC_OUTPUT_FOR_DP__SHIFT 0x12
787#define CRTC_STEREO_CONTROL__CRTC_DISABLE_FIELD_NUM_MASK 0x80000
788#define CRTC_STEREO_CONTROL__CRTC_DISABLE_FIELD_NUM__SHIFT 0x13
789#define CRTC_STEREO_CONTROL__CRTC_DISABLE_V_BLANK_FOR_DP_FIX_MASK 0x100000
790#define CRTC_STEREO_CONTROL__CRTC_DISABLE_V_BLANK_FOR_DP_FIX__SHIFT 0x14
791#define CRTC_STEREO_CONTROL__CRTC_STEREO_EN_MASK 0x1000000
792#define CRTC_STEREO_CONTROL__CRTC_STEREO_EN__SHIFT 0x18
793#define CRTC_SNAPSHOT_STATUS__CRTC_SNAPSHOT_OCCURRED_MASK 0x1
794#define CRTC_SNAPSHOT_STATUS__CRTC_SNAPSHOT_OCCURRED__SHIFT 0x0
795#define CRTC_SNAPSHOT_STATUS__CRTC_SNAPSHOT_CLEAR_MASK 0x2
796#define CRTC_SNAPSHOT_STATUS__CRTC_SNAPSHOT_CLEAR__SHIFT 0x1
797#define CRTC_SNAPSHOT_STATUS__CRTC_SNAPSHOT_MANUAL_TRIGGER_MASK 0x4
798#define CRTC_SNAPSHOT_STATUS__CRTC_SNAPSHOT_MANUAL_TRIGGER__SHIFT 0x2
799#define CRTC_SNAPSHOT_CONTROL__CRTC_AUTO_SNAPSHOT_TRIG_SEL_MASK 0x3
800#define CRTC_SNAPSHOT_CONTROL__CRTC_AUTO_SNAPSHOT_TRIG_SEL__SHIFT 0x0
801#define CRTC_SNAPSHOT_POSITION__CRTC_SNAPSHOT_VERT_COUNT_MASK 0x3fff
802#define CRTC_SNAPSHOT_POSITION__CRTC_SNAPSHOT_VERT_COUNT__SHIFT 0x0
803#define CRTC_SNAPSHOT_POSITION__CRTC_SNAPSHOT_HORZ_COUNT_MASK 0x3fff0000
804#define CRTC_SNAPSHOT_POSITION__CRTC_SNAPSHOT_HORZ_COUNT__SHIFT 0x10
805#define CRTC_SNAPSHOT_FRAME__CRTC_SNAPSHOT_FRAME_COUNT_MASK 0xffffff
806#define CRTC_SNAPSHOT_FRAME__CRTC_SNAPSHOT_FRAME_COUNT__SHIFT 0x0
807#define CRTC_START_LINE_CONTROL__CRTC_PROGRESSIVE_START_LINE_EARLY_MASK 0x1
808#define CRTC_START_LINE_CONTROL__CRTC_PROGRESSIVE_START_LINE_EARLY__SHIFT 0x0
809#define CRTC_START_LINE_CONTROL__CRTC_INTERLACE_START_LINE_EARLY_MASK 0x2
810#define CRTC_START_LINE_CONTROL__CRTC_INTERLACE_START_LINE_EARLY__SHIFT 0x1
811#define CRTC_START_LINE_CONTROL__CRTC_PREFETCH_EN_MASK 0x4
812#define CRTC_START_LINE_CONTROL__CRTC_PREFETCH_EN__SHIFT 0x2
813#define CRTC_START_LINE_CONTROL__CRTC_LEGACY_REQUESTOR_EN_MASK 0x100
814#define CRTC_START_LINE_CONTROL__CRTC_LEGACY_REQUESTOR_EN__SHIFT 0x8
815#define CRTC_START_LINE_CONTROL__CRTC_ADVANCED_START_LINE_POSITION_MASK 0xff000
816#define CRTC_START_LINE_CONTROL__CRTC_ADVANCED_START_LINE_POSITION__SHIFT 0xc
817#define CRTC_INTERRUPT_CONTROL__CRTC_SNAPSHOT_INT_MSK_MASK 0x1
818#define CRTC_INTERRUPT_CONTROL__CRTC_SNAPSHOT_INT_MSK__SHIFT 0x0
819#define CRTC_INTERRUPT_CONTROL__CRTC_SNAPSHOT_INT_TYPE_MASK 0x2
820#define CRTC_INTERRUPT_CONTROL__CRTC_SNAPSHOT_INT_TYPE__SHIFT 0x1
821#define CRTC_INTERRUPT_CONTROL__CRTC_V_UPDATE_INT_MSK_MASK 0x10
822#define CRTC_INTERRUPT_CONTROL__CRTC_V_UPDATE_INT_MSK__SHIFT 0x4
823#define CRTC_INTERRUPT_CONTROL__CRTC_V_UPDATE_INT_TYPE_MASK 0x20
824#define CRTC_INTERRUPT_CONTROL__CRTC_V_UPDATE_INT_TYPE__SHIFT 0x5
825#define CRTC_INTERRUPT_CONTROL__CRTC_FORCE_COUNT_NOW_INT_MSK_MASK 0x100
826#define CRTC_INTERRUPT_CONTROL__CRTC_FORCE_COUNT_NOW_INT_MSK__SHIFT 0x8
827#define CRTC_INTERRUPT_CONTROL__CRTC_FORCE_COUNT_NOW_INT_TYPE_MASK 0x200
828#define CRTC_INTERRUPT_CONTROL__CRTC_FORCE_COUNT_NOW_INT_TYPE__SHIFT 0x9
829#define CRTC_INTERRUPT_CONTROL__CRTC_FORCE_VSYNC_NEXT_LINE_INT_MSK_MASK 0x10000
830#define CRTC_INTERRUPT_CONTROL__CRTC_FORCE_VSYNC_NEXT_LINE_INT_MSK__SHIFT 0x10
831#define CRTC_INTERRUPT_CONTROL__CRTC_FORCE_VSYNC_NEXT_LINE_INT_TYPE_MASK 0x20000
832#define CRTC_INTERRUPT_CONTROL__CRTC_FORCE_VSYNC_NEXT_LINE_INT_TYPE__SHIFT 0x11
833#define CRTC_INTERRUPT_CONTROL__CRTC_TRIGA_INT_MSK_MASK 0x1000000
834#define CRTC_INTERRUPT_CONTROL__CRTC_TRIGA_INT_MSK__SHIFT 0x18
835#define CRTC_INTERRUPT_CONTROL__CRTC_TRIGB_INT_MSK_MASK 0x2000000
836#define CRTC_INTERRUPT_CONTROL__CRTC_TRIGB_INT_MSK__SHIFT 0x19
837#define CRTC_INTERRUPT_CONTROL__CRTC_TRIGA_INT_TYPE_MASK 0x4000000
838#define CRTC_INTERRUPT_CONTROL__CRTC_TRIGA_INT_TYPE__SHIFT 0x1a
839#define CRTC_INTERRUPT_CONTROL__CRTC_TRIGB_INT_TYPE_MASK 0x8000000
840#define CRTC_INTERRUPT_CONTROL__CRTC_TRIGB_INT_TYPE__SHIFT 0x1b
841#define CRTC_INTERRUPT_CONTROL__CRTC_VSYNC_NOM_INT_MSK_MASK 0x10000000
842#define CRTC_INTERRUPT_CONTROL__CRTC_VSYNC_NOM_INT_MSK__SHIFT 0x1c
843#define CRTC_INTERRUPT_CONTROL__CRTC_VSYNC_NOM_INT_TYPE_MASK 0x20000000
844#define CRTC_INTERRUPT_CONTROL__CRTC_VSYNC_NOM_INT_TYPE__SHIFT 0x1d
845#define CRTC_INTERRUPT_CONTROL__CRTC_GSL_VSYNC_GAP_INT_MSK_MASK 0x40000000
846#define CRTC_INTERRUPT_CONTROL__CRTC_GSL_VSYNC_GAP_INT_MSK__SHIFT 0x1e
847#define CRTC_INTERRUPT_CONTROL__CRTC_GSL_VSYNC_GAP_INT_TYPE_MASK 0x80000000
848#define CRTC_INTERRUPT_CONTROL__CRTC_GSL_VSYNC_GAP_INT_TYPE__SHIFT 0x1f
849#define CRTC_UPDATE_LOCK__CRTC_UPDATE_LOCK_MASK 0x1
850#define CRTC_UPDATE_LOCK__CRTC_UPDATE_LOCK__SHIFT 0x0
851#define CRTC_DOUBLE_BUFFER_CONTROL__CRTC_UPDATE_PENDING_MASK 0x1
852#define CRTC_DOUBLE_BUFFER_CONTROL__CRTC_UPDATE_PENDING__SHIFT 0x0
853#define CRTC_DOUBLE_BUFFER_CONTROL__CRTC_UPDATE_INSTANTLY_MASK 0x100
854#define CRTC_DOUBLE_BUFFER_CONTROL__CRTC_UPDATE_INSTANTLY__SHIFT 0x8
855#define CRTC_DOUBLE_BUFFER_CONTROL__CRTC_BLANK_DATA_DOUBLE_BUFFER_EN_MASK 0x10000
856#define CRTC_DOUBLE_BUFFER_CONTROL__CRTC_BLANK_DATA_DOUBLE_BUFFER_EN__SHIFT 0x10
857#define CRTC_VGA_PARAMETER_CAPTURE_MODE__CRTC_VGA_PARAMETER_CAPTURE_MODE_MASK 0x1
858#define CRTC_VGA_PARAMETER_CAPTURE_MODE__CRTC_VGA_PARAMETER_CAPTURE_MODE__SHIFT 0x0
859#define CRTC_TEST_PATTERN_CONTROL__CRTC_TEST_PATTERN_EN_MASK 0x1
860#define CRTC_TEST_PATTERN_CONTROL__CRTC_TEST_PATTERN_EN__SHIFT 0x0
861#define CRTC_TEST_PATTERN_CONTROL__CRTC_TEST_PATTERN_MODE_MASK 0x700
862#define CRTC_TEST_PATTERN_CONTROL__CRTC_TEST_PATTERN_MODE__SHIFT 0x8
863#define CRTC_TEST_PATTERN_CONTROL__CRTC_TEST_PATTERN_DYNAMIC_RANGE_MASK 0x10000
864#define CRTC_TEST_PATTERN_CONTROL__CRTC_TEST_PATTERN_DYNAMIC_RANGE__SHIFT 0x10
865#define CRTC_TEST_PATTERN_CONTROL__CRTC_TEST_PATTERN_COLOR_FORMAT_MASK 0xff000000
866#define CRTC_TEST_PATTERN_CONTROL__CRTC_TEST_PATTERN_COLOR_FORMAT__SHIFT 0x18
867#define CRTC_TEST_PATTERN_PARAMETERS__CRTC_TEST_PATTERN_INC0_MASK 0xf
868#define CRTC_TEST_PATTERN_PARAMETERS__CRTC_TEST_PATTERN_INC0__SHIFT 0x0
869#define CRTC_TEST_PATTERN_PARAMETERS__CRTC_TEST_PATTERN_INC1_MASK 0xf0
870#define CRTC_TEST_PATTERN_PARAMETERS__CRTC_TEST_PATTERN_INC1__SHIFT 0x4
871#define CRTC_TEST_PATTERN_PARAMETERS__CRTC_TEST_PATTERN_VRES_MASK 0xf00
872#define CRTC_TEST_PATTERN_PARAMETERS__CRTC_TEST_PATTERN_VRES__SHIFT 0x8
873#define CRTC_TEST_PATTERN_PARAMETERS__CRTC_TEST_PATTERN_HRES_MASK 0xf000
874#define CRTC_TEST_PATTERN_PARAMETERS__CRTC_TEST_PATTERN_HRES__SHIFT 0xc
875#define CRTC_TEST_PATTERN_PARAMETERS__CRTC_TEST_PATTERN_RAMP0_OFFSET_MASK 0xffff0000
876#define CRTC_TEST_PATTERN_PARAMETERS__CRTC_TEST_PATTERN_RAMP0_OFFSET__SHIFT 0x10
877#define CRTC_TEST_PATTERN_COLOR__CRTC_TEST_PATTERN_DATA_MASK 0xffff
878#define CRTC_TEST_PATTERN_COLOR__CRTC_TEST_PATTERN_DATA__SHIFT 0x0
879#define CRTC_TEST_PATTERN_COLOR__CRTC_TEST_PATTERN_MASK_MASK 0x3f0000
880#define CRTC_TEST_PATTERN_COLOR__CRTC_TEST_PATTERN_MASK__SHIFT 0x10
881#define CRTC_MASTER_UPDATE_LOCK__MASTER_UPDATE_LOCK_MASK 0x1
882#define CRTC_MASTER_UPDATE_LOCK__MASTER_UPDATE_LOCK__SHIFT 0x0
883#define CRTC_MASTER_UPDATE_LOCK__GSL_CONTROL_MASTER_UPDATE_LOCK_MASK 0x100
884#define CRTC_MASTER_UPDATE_LOCK__GSL_CONTROL_MASTER_UPDATE_LOCK__SHIFT 0x8
885#define CRTC_MASTER_UPDATE_LOCK__UNDERFLOW_UPDATE_LOCK_MASK 0x10000
886#define CRTC_MASTER_UPDATE_LOCK__UNDERFLOW_UPDATE_LOCK__SHIFT 0x10
887#define CRTC_MASTER_UPDATE_MODE__MASTER_UPDATE_MODE_MASK 0x7
888#define CRTC_MASTER_UPDATE_MODE__MASTER_UPDATE_MODE__SHIFT 0x0
889#define CRTC_MASTER_UPDATE_MODE__MASTER_UPDATE_INTERLACED_MODE_MASK 0x30000
890#define CRTC_MASTER_UPDATE_MODE__MASTER_UPDATE_INTERLACED_MODE__SHIFT 0x10
891#define CRTC_MVP_INBAND_CNTL_INSERT__CRTC_MVP_INBAND_OUT_MODE_MASK 0x3
892#define CRTC_MVP_INBAND_CNTL_INSERT__CRTC_MVP_INBAND_OUT_MODE__SHIFT 0x0
893#define CRTC_MVP_INBAND_CNTL_INSERT__CRTC_MVP_INBAND_CNTL_CHAR_INSERT_MASK 0xffffff00
894#define CRTC_MVP_INBAND_CNTL_INSERT__CRTC_MVP_INBAND_CNTL_CHAR_INSERT__SHIFT 0x8
895#define CRTC_MVP_INBAND_CNTL_INSERT_TIMER__CRTC_MVP_INBAND_CNTL_CHAR_INSERT_TIMER_MASK 0xff
896#define CRTC_MVP_INBAND_CNTL_INSERT_TIMER__CRTC_MVP_INBAND_CNTL_CHAR_INSERT_TIMER__SHIFT 0x0
897#define CRTC_MVP_STATUS__CRTC_FLIP_NOW_OCCURRED_MASK 0x1
898#define CRTC_MVP_STATUS__CRTC_FLIP_NOW_OCCURRED__SHIFT 0x0
899#define CRTC_MVP_STATUS__CRTC_AFR_HSYNC_SWITCH_DONE_OCCURRED_MASK 0x10
900#define CRTC_MVP_STATUS__CRTC_AFR_HSYNC_SWITCH_DONE_OCCURRED__SHIFT 0x4
901#define CRTC_MVP_STATUS__CRTC_FLIP_NOW_CLEAR_MASK 0x10000
902#define CRTC_MVP_STATUS__CRTC_FLIP_NOW_CLEAR__SHIFT 0x10
903#define CRTC_MVP_STATUS__CRTC_AFR_HSYNC_SWITCH_DONE_CLEAR_MASK 0x100000
904#define CRTC_MVP_STATUS__CRTC_AFR_HSYNC_SWITCH_DONE_CLEAR__SHIFT 0x14
905#define CRTC_MASTER_EN__CRTC_MASTER_EN_MASK 0x1
906#define CRTC_MASTER_EN__CRTC_MASTER_EN__SHIFT 0x0
907#define CRTC_ALLOW_STOP_OFF_V_CNT__CRTC_ALLOW_STOP_OFF_V_CNT_MASK 0xff
908#define CRTC_ALLOW_STOP_OFF_V_CNT__CRTC_ALLOW_STOP_OFF_V_CNT__SHIFT 0x0
909#define CRTC_ALLOW_STOP_OFF_V_CNT__CRTC_DISABLE_ALLOW_STOP_OFF_V_CNT_MASK 0x10000
910#define CRTC_ALLOW_STOP_OFF_V_CNT__CRTC_DISABLE_ALLOW_STOP_OFF_V_CNT__SHIFT 0x10
911#define CRTC_V_UPDATE_INT_STATUS__CRTC_V_UPDATE_INT_OCCURRED_MASK 0x1
912#define CRTC_V_UPDATE_INT_STATUS__CRTC_V_UPDATE_INT_OCCURRED__SHIFT 0x0
913#define CRTC_V_UPDATE_INT_STATUS__CRTC_V_UPDATE_INT_CLEAR_MASK 0x100
914#define CRTC_V_UPDATE_INT_STATUS__CRTC_V_UPDATE_INT_CLEAR__SHIFT 0x8
915#define CRTC_OVERSCAN_COLOR__CRTC_OVERSCAN_COLOR_BLUE_MASK 0x3ff
916#define CRTC_OVERSCAN_COLOR__CRTC_OVERSCAN_COLOR_BLUE__SHIFT 0x0
917#define CRTC_OVERSCAN_COLOR__CRTC_OVERSCAN_COLOR_GREEN_MASK 0xffc00
918#define CRTC_OVERSCAN_COLOR__CRTC_OVERSCAN_COLOR_GREEN__SHIFT 0xa
919#define CRTC_OVERSCAN_COLOR__CRTC_OVERSCAN_COLOR_RED_MASK 0x3ff00000
920#define CRTC_OVERSCAN_COLOR__CRTC_OVERSCAN_COLOR_RED__SHIFT 0x14
921#define CRTC_OVERSCAN_COLOR_EXT__CRTC_OVERSCAN_COLOR_BLUE_EXT_MASK 0x3
922#define CRTC_OVERSCAN_COLOR_EXT__CRTC_OVERSCAN_COLOR_BLUE_EXT__SHIFT 0x0
923#define CRTC_OVERSCAN_COLOR_EXT__CRTC_OVERSCAN_COLOR_GREEN_EXT_MASK 0x300
924#define CRTC_OVERSCAN_COLOR_EXT__CRTC_OVERSCAN_COLOR_GREEN_EXT__SHIFT 0x8
925#define CRTC_OVERSCAN_COLOR_EXT__CRTC_OVERSCAN_COLOR_RED_EXT_MASK 0x30000
926#define CRTC_OVERSCAN_COLOR_EXT__CRTC_OVERSCAN_COLOR_RED_EXT__SHIFT 0x10
927#define CRTC_BLANK_DATA_COLOR__CRTC_BLANK_DATA_COLOR_BLUE_CB_MASK 0x3ff
928#define CRTC_BLANK_DATA_COLOR__CRTC_BLANK_DATA_COLOR_BLUE_CB__SHIFT 0x0
929#define CRTC_BLANK_DATA_COLOR__CRTC_BLANK_DATA_COLOR_GREEN_Y_MASK 0xffc00
930#define CRTC_BLANK_DATA_COLOR__CRTC_BLANK_DATA_COLOR_GREEN_Y__SHIFT 0xa
931#define CRTC_BLANK_DATA_COLOR__CRTC_BLANK_DATA_COLOR_RED_CR_MASK 0x3ff00000
932#define CRTC_BLANK_DATA_COLOR__CRTC_BLANK_DATA_COLOR_RED_CR__SHIFT 0x14
933#define CRTC_BLANK_DATA_COLOR_EXT__CRTC_BLANK_DATA_COLOR_BLUE_CB_EXT_MASK 0x3
934#define CRTC_BLANK_DATA_COLOR_EXT__CRTC_BLANK_DATA_COLOR_BLUE_CB_EXT__SHIFT 0x0
935#define CRTC_BLANK_DATA_COLOR_EXT__CRTC_BLANK_DATA_COLOR_GREEN_Y_EXT_MASK 0x300
936#define CRTC_BLANK_DATA_COLOR_EXT__CRTC_BLANK_DATA_COLOR_GREEN_Y_EXT__SHIFT 0x8
937#define CRTC_BLANK_DATA_COLOR_EXT__CRTC_BLANK_DATA_COLOR_RED_CR_EXT_MASK 0x30000
938#define CRTC_BLANK_DATA_COLOR_EXT__CRTC_BLANK_DATA_COLOR_RED_CR_EXT__SHIFT 0x10
939#define CRTC_BLACK_COLOR__CRTC_BLACK_COLOR_B_CB_MASK 0x3ff
940#define CRTC_BLACK_COLOR__CRTC_BLACK_COLOR_B_CB__SHIFT 0x0
941#define CRTC_BLACK_COLOR__CRTC_BLACK_COLOR_G_Y_MASK 0xffc00
942#define CRTC_BLACK_COLOR__CRTC_BLACK_COLOR_G_Y__SHIFT 0xa
943#define CRTC_BLACK_COLOR__CRTC_BLACK_COLOR_R_CR_MASK 0x3ff00000
944#define CRTC_BLACK_COLOR__CRTC_BLACK_COLOR_R_CR__SHIFT 0x14
945#define CRTC_BLACK_COLOR_EXT__CRTC_BLACK_COLOR_B_CB_EXT_MASK 0x3
946#define CRTC_BLACK_COLOR_EXT__CRTC_BLACK_COLOR_B_CB_EXT__SHIFT 0x0
947#define CRTC_BLACK_COLOR_EXT__CRTC_BLACK_COLOR_G_Y_EXT_MASK 0x300
948#define CRTC_BLACK_COLOR_EXT__CRTC_BLACK_COLOR_G_Y_EXT__SHIFT 0x8
949#define CRTC_BLACK_COLOR_EXT__CRTC_BLACK_COLOR_R_CR_EXT_MASK 0x30000
950#define CRTC_BLACK_COLOR_EXT__CRTC_BLACK_COLOR_R_CR_EXT__SHIFT 0x10
951#define CRTC_VERTICAL_INTERRUPT0_POSITION__CRTC_VERTICAL_INTERRUPT0_LINE_START_MASK 0x3fff
952#define CRTC_VERTICAL_INTERRUPT0_POSITION__CRTC_VERTICAL_INTERRUPT0_LINE_START__SHIFT 0x0
953#define CRTC_VERTICAL_INTERRUPT0_POSITION__CRTC_VERTICAL_INTERRUPT0_LINE_END_MASK 0x3fff0000
954#define CRTC_VERTICAL_INTERRUPT0_POSITION__CRTC_VERTICAL_INTERRUPT0_LINE_END__SHIFT 0x10
955#define CRTC_VERTICAL_INTERRUPT0_CONTROL__CRTC_VERTICAL_INTERRUPT0_OUTPUT_POLARITY_MASK 0x10
956#define CRTC_VERTICAL_INTERRUPT0_CONTROL__CRTC_VERTICAL_INTERRUPT0_OUTPUT_POLARITY__SHIFT 0x4
957#define CRTC_VERTICAL_INTERRUPT0_CONTROL__CRTC_VERTICAL_INTERRUPT0_INT_ENABLE_MASK 0x100
958#define CRTC_VERTICAL_INTERRUPT0_CONTROL__CRTC_VERTICAL_INTERRUPT0_INT_ENABLE__SHIFT 0x8
959#define CRTC_VERTICAL_INTERRUPT0_CONTROL__CRTC_VERTICAL_INTERRUPT0_STATUS_MASK 0x1000
960#define CRTC_VERTICAL_INTERRUPT0_CONTROL__CRTC_VERTICAL_INTERRUPT0_STATUS__SHIFT 0xc
961#define CRTC_VERTICAL_INTERRUPT0_CONTROL__CRTC_VERTICAL_INTERRUPT0_INT_STATUS_MASK 0x10000
962#define CRTC_VERTICAL_INTERRUPT0_CONTROL__CRTC_VERTICAL_INTERRUPT0_INT_STATUS__SHIFT 0x10
963#define CRTC_VERTICAL_INTERRUPT0_CONTROL__CRTC_VERTICAL_INTERRUPT0_CLEAR_MASK 0x100000
964#define CRTC_VERTICAL_INTERRUPT0_CONTROL__CRTC_VERTICAL_INTERRUPT0_CLEAR__SHIFT 0x14
965#define CRTC_VERTICAL_INTERRUPT0_CONTROL__CRTC_VERTICAL_INTERRUPT0_INT_TYPE_MASK 0x1000000
966#define CRTC_VERTICAL_INTERRUPT0_CONTROL__CRTC_VERTICAL_INTERRUPT0_INT_TYPE__SHIFT 0x18
967#define CRTC_VERTICAL_INTERRUPT1_POSITION__CRTC_VERTICAL_INTERRUPT1_LINE_START_MASK 0x3fff
968#define CRTC_VERTICAL_INTERRUPT1_POSITION__CRTC_VERTICAL_INTERRUPT1_LINE_START__SHIFT 0x0
969#define CRTC_VERTICAL_INTERRUPT1_CONTROL__CRTC_VERTICAL_INTERRUPT1_INT_ENABLE_MASK 0x100
970#define CRTC_VERTICAL_INTERRUPT1_CONTROL__CRTC_VERTICAL_INTERRUPT1_INT_ENABLE__SHIFT 0x8
971#define CRTC_VERTICAL_INTERRUPT1_CONTROL__CRTC_VERTICAL_INTERRUPT1_STATUS_MASK 0x1000
972#define CRTC_VERTICAL_INTERRUPT1_CONTROL__CRTC_VERTICAL_INTERRUPT1_STATUS__SHIFT 0xc
973#define CRTC_VERTICAL_INTERRUPT1_CONTROL__CRTC_VERTICAL_INTERRUPT1_INT_STATUS_MASK 0x10000
974#define CRTC_VERTICAL_INTERRUPT1_CONTROL__CRTC_VERTICAL_INTERRUPT1_INT_STATUS__SHIFT 0x10
975#define CRTC_VERTICAL_INTERRUPT1_CONTROL__CRTC_VERTICAL_INTERRUPT1_CLEAR_MASK 0x100000
976#define CRTC_VERTICAL_INTERRUPT1_CONTROL__CRTC_VERTICAL_INTERRUPT1_CLEAR__SHIFT 0x14
977#define CRTC_VERTICAL_INTERRUPT1_CONTROL__CRTC_VERTICAL_INTERRUPT1_INT_TYPE_MASK 0x1000000
978#define CRTC_VERTICAL_INTERRUPT1_CONTROL__CRTC_VERTICAL_INTERRUPT1_INT_TYPE__SHIFT 0x18
979#define CRTC_VERTICAL_INTERRUPT2_POSITION__CRTC_VERTICAL_INTERRUPT2_LINE_START_MASK 0x3fff
980#define CRTC_VERTICAL_INTERRUPT2_POSITION__CRTC_VERTICAL_INTERRUPT2_LINE_START__SHIFT 0x0
981#define CRTC_VERTICAL_INTERRUPT2_CONTROL__CRTC_VERTICAL_INTERRUPT2_INT_ENABLE_MASK 0x100
982#define CRTC_VERTICAL_INTERRUPT2_CONTROL__CRTC_VERTICAL_INTERRUPT2_INT_ENABLE__SHIFT 0x8
983#define CRTC_VERTICAL_INTERRUPT2_CONTROL__CRTC_VERTICAL_INTERRUPT2_STATUS_MASK 0x1000
984#define CRTC_VERTICAL_INTERRUPT2_CONTROL__CRTC_VERTICAL_INTERRUPT2_STATUS__SHIFT 0xc
985#define CRTC_VERTICAL_INTERRUPT2_CONTROL__CRTC_VERTICAL_INTERRUPT2_INT_STATUS_MASK 0x10000
986#define CRTC_VERTICAL_INTERRUPT2_CONTROL__CRTC_VERTICAL_INTERRUPT2_INT_STATUS__SHIFT 0x10
987#define CRTC_VERTICAL_INTERRUPT2_CONTROL__CRTC_VERTICAL_INTERRUPT2_CLEAR_MASK 0x100000
988#define CRTC_VERTICAL_INTERRUPT2_CONTROL__CRTC_VERTICAL_INTERRUPT2_CLEAR__SHIFT 0x14
989#define CRTC_VERTICAL_INTERRUPT2_CONTROL__CRTC_VERTICAL_INTERRUPT2_INT_TYPE_MASK 0x1000000
990#define CRTC_VERTICAL_INTERRUPT2_CONTROL__CRTC_VERTICAL_INTERRUPT2_INT_TYPE__SHIFT 0x18
991#define CRTC_CRC_CNTL__CRTC_CRC_EN_MASK 0x1
992#define CRTC_CRC_CNTL__CRTC_CRC_EN__SHIFT 0x0
993#define CRTC_CRC_CNTL__CRTC_CRC_CONT_EN_MASK 0x10
994#define CRTC_CRC_CNTL__CRTC_CRC_CONT_EN__SHIFT 0x4
995#define CRTC_CRC_CNTL__CRTC_CRC_STEREO_MODE_MASK 0x300
996#define CRTC_CRC_CNTL__CRTC_CRC_STEREO_MODE__SHIFT 0x8
997#define CRTC_CRC_CNTL__CRTC_CRC_INTERLACE_MODE_MASK 0x3000
998#define CRTC_CRC_CNTL__CRTC_CRC_INTERLACE_MODE__SHIFT 0xc
999#define CRTC_CRC_CNTL__CRTC_CRC_USE_NEW_AND_REPEATED_PIXELS_MASK 0x10000
1000#define CRTC_CRC_CNTL__CRTC_CRC_USE_NEW_AND_REPEATED_PIXELS__SHIFT 0x10
1001#define CRTC_CRC_CNTL__CRTC_CRC0_SELECT_MASK 0x700000
1002#define CRTC_CRC_CNTL__CRTC_CRC0_SELECT__SHIFT 0x14
1003#define CRTC_CRC_CNTL__CRTC_CRC1_SELECT_MASK 0x7000000
1004#define CRTC_CRC_CNTL__CRTC_CRC1_SELECT__SHIFT 0x18
1005#define CRTC_CRC0_WINDOWA_X_CONTROL__CRTC_CRC0_WINDOWA_X_START_MASK 0x3fff
1006#define CRTC_CRC0_WINDOWA_X_CONTROL__CRTC_CRC0_WINDOWA_X_START__SHIFT 0x0
1007#define CRTC_CRC0_WINDOWA_X_CONTROL__CRTC_CRC0_WINDOWA_X_END_MASK 0x3fff0000
1008#define CRTC_CRC0_WINDOWA_X_CONTROL__CRTC_CRC0_WINDOWA_X_END__SHIFT 0x10
1009#define CRTC_CRC0_WINDOWA_Y_CONTROL__CRTC_CRC0_WINDOWA_Y_START_MASK 0x3fff
1010#define CRTC_CRC0_WINDOWA_Y_CONTROL__CRTC_CRC0_WINDOWA_Y_START__SHIFT 0x0
1011#define CRTC_CRC0_WINDOWA_Y_CONTROL__CRTC_CRC0_WINDOWA_Y_END_MASK 0x3fff0000
1012#define CRTC_CRC0_WINDOWA_Y_CONTROL__CRTC_CRC0_WINDOWA_Y_END__SHIFT 0x10
1013#define CRTC_CRC0_WINDOWB_X_CONTROL__CRTC_CRC0_WINDOWB_X_START_MASK 0x3fff
1014#define CRTC_CRC0_WINDOWB_X_CONTROL__CRTC_CRC0_WINDOWB_X_START__SHIFT 0x0
1015#define CRTC_CRC0_WINDOWB_X_CONTROL__CRTC_CRC0_WINDOWB_X_END_MASK 0x3fff0000
1016#define CRTC_CRC0_WINDOWB_X_CONTROL__CRTC_CRC0_WINDOWB_X_END__SHIFT 0x10
1017#define CRTC_CRC0_WINDOWB_Y_CONTROL__CRTC_CRC0_WINDOWB_Y_START_MASK 0x3fff
1018#define CRTC_CRC0_WINDOWB_Y_CONTROL__CRTC_CRC0_WINDOWB_Y_START__SHIFT 0x0
1019#define CRTC_CRC0_WINDOWB_Y_CONTROL__CRTC_CRC0_WINDOWB_Y_END_MASK 0x3fff0000
1020#define CRTC_CRC0_WINDOWB_Y_CONTROL__CRTC_CRC0_WINDOWB_Y_END__SHIFT 0x10
1021#define CRTC_CRC0_DATA_RG__CRC0_R_CR_MASK 0xffff
1022#define CRTC_CRC0_DATA_RG__CRC0_R_CR__SHIFT 0x0
1023#define CRTC_CRC0_DATA_RG__CRC0_G_Y_MASK 0xffff0000
1024#define CRTC_CRC0_DATA_RG__CRC0_G_Y__SHIFT 0x10
1025#define CRTC_CRC0_DATA_B__CRC0_B_CB_MASK 0xffff
1026#define CRTC_CRC0_DATA_B__CRC0_B_CB__SHIFT 0x0
1027#define CRTC_CRC1_WINDOWA_X_CONTROL__CRTC_CRC1_WINDOWA_X_START_MASK 0x3fff
1028#define CRTC_CRC1_WINDOWA_X_CONTROL__CRTC_CRC1_WINDOWA_X_START__SHIFT 0x0
1029#define CRTC_CRC1_WINDOWA_X_CONTROL__CRTC_CRC1_WINDOWA_X_END_MASK 0x3fff0000
1030#define CRTC_CRC1_WINDOWA_X_CONTROL__CRTC_CRC1_WINDOWA_X_END__SHIFT 0x10
1031#define CRTC_CRC1_WINDOWA_Y_CONTROL__CRTC_CRC1_WINDOWA_Y_START_MASK 0x3fff
1032#define CRTC_CRC1_WINDOWA_Y_CONTROL__CRTC_CRC1_WINDOWA_Y_START__SHIFT 0x0
1033#define CRTC_CRC1_WINDOWA_Y_CONTROL__CRTC_CRC1_WINDOWA_Y_END_MASK 0x3fff0000
1034#define CRTC_CRC1_WINDOWA_Y_CONTROL__CRTC_CRC1_WINDOWA_Y_END__SHIFT 0x10
1035#define CRTC_CRC1_WINDOWB_X_CONTROL__CRTC_CRC1_WINDOWB_X_START_MASK 0x3fff
1036#define CRTC_CRC1_WINDOWB_X_CONTROL__CRTC_CRC1_WINDOWB_X_START__SHIFT 0x0
1037#define CRTC_CRC1_WINDOWB_X_CONTROL__CRTC_CRC1_WINDOWB_X_END_MASK 0x3fff0000
1038#define CRTC_CRC1_WINDOWB_X_CONTROL__CRTC_CRC1_WINDOWB_X_END__SHIFT 0x10
1039#define CRTC_CRC1_WINDOWB_Y_CONTROL__CRTC_CRC1_WINDOWB_Y_START_MASK 0x3fff
1040#define CRTC_CRC1_WINDOWB_Y_CONTROL__CRTC_CRC1_WINDOWB_Y_START__SHIFT 0x0
1041#define CRTC_CRC1_WINDOWB_Y_CONTROL__CRTC_CRC1_WINDOWB_Y_END_MASK 0x3fff0000
1042#define CRTC_CRC1_WINDOWB_Y_CONTROL__CRTC_CRC1_WINDOWB_Y_END__SHIFT 0x10
1043#define CRTC_CRC1_DATA_RG__CRC1_R_CR_MASK 0xffff
1044#define CRTC_CRC1_DATA_RG__CRC1_R_CR__SHIFT 0x0
1045#define CRTC_CRC1_DATA_RG__CRC1_G_Y_MASK 0xffff0000
1046#define CRTC_CRC1_DATA_RG__CRC1_G_Y__SHIFT 0x10
1047#define CRTC_CRC1_DATA_B__CRC1_B_CB_MASK 0xffff
1048#define CRTC_CRC1_DATA_B__CRC1_B_CB__SHIFT 0x0
1049#define CRTC_EXT_TIMING_SYNC_CONTROL__CRTC_EXT_TIMING_SYNC_ENABLE_MASK 0x3
1050#define CRTC_EXT_TIMING_SYNC_CONTROL__CRTC_EXT_TIMING_SYNC_ENABLE__SHIFT 0x0
1051#define CRTC_EXT_TIMING_SYNC_CONTROL__CRTC_EXT_TIMING_SYNC_HCOUNT_MODE_ENABLE_MASK 0x8
1052#define CRTC_EXT_TIMING_SYNC_CONTROL__CRTC_EXT_TIMING_SYNC_HCOUNT_MODE_ENABLE__SHIFT 0x3
1053#define CRTC_EXT_TIMING_SYNC_CONTROL__CRTC_EXT_TIMING_SYNC_JITTER_FILTERING_ENABLE_MASK 0x10
1054#define CRTC_EXT_TIMING_SYNC_CONTROL__CRTC_EXT_TIMING_SYNC_JITTER_FILTERING_ENABLE__SHIFT 0x4
1055#define CRTC_EXT_TIMING_SYNC_CONTROL__CRTC_EXT_TIMING_SYNC_JITTER_FILTERING_WINDOW_MASK 0x60
1056#define CRTC_EXT_TIMING_SYNC_CONTROL__CRTC_EXT_TIMING_SYNC_JITTER_FILTERING_WINDOW__SHIFT 0x5
1057#define CRTC_EXT_TIMING_SYNC_CONTROL__CRTC_EXT_TIMING_SYNC_WINDOW_ENABLE_MASK 0x100
1058#define CRTC_EXT_TIMING_SYNC_CONTROL__CRTC_EXT_TIMING_SYNC_WINDOW_ENABLE__SHIFT 0x8
1059#define CRTC_EXT_TIMING_SYNC_CONTROL__CRTC_EXT_TIMING_SYNC_WINDOW_UPDATE_MASK 0x200
1060#define CRTC_EXT_TIMING_SYNC_CONTROL__CRTC_EXT_TIMING_SYNC_WINDOW_UPDATE__SHIFT 0x9
1061#define CRTC_EXT_TIMING_SYNC_CONTROL__CRTC_EXT_TIMING_SYNC_VSYNC_POLARITY_MASK 0x1000
1062#define CRTC_EXT_TIMING_SYNC_CONTROL__CRTC_EXT_TIMING_SYNC_VSYNC_POLARITY__SHIFT 0xc
1063#define CRTC_EXT_TIMING_SYNC_CONTROL__CRTC_EXT_TIMING_SYNC_HSYNC_POLARITY_MASK 0x2000
1064#define CRTC_EXT_TIMING_SYNC_CONTROL__CRTC_EXT_TIMING_SYNC_HSYNC_POLARITY__SHIFT 0xd
1065#define CRTC_EXT_TIMING_SYNC_CONTROL__CRTC_EXT_TIMING_SYNC_INTERLACE_MODE_MASK 0x4000
1066#define CRTC_EXT_TIMING_SYNC_CONTROL__CRTC_EXT_TIMING_SYNC_INTERLACE_MODE__SHIFT 0xe
1067#define CRTC_EXT_TIMING_SYNC_CONTROL__CRTC_EXT_TIMING_SYNC_MASTER_FRAME_RATE_MASK 0x7000000
1068#define CRTC_EXT_TIMING_SYNC_CONTROL__CRTC_EXT_TIMING_SYNC_MASTER_FRAME_RATE__SHIFT 0x18
1069#define CRTC_EXT_TIMING_SYNC_CONTROL__CRTC_EXT_TIMING_SYNC_SLAVE_FRAME_RATE_MASK 0x70000000
1070#define CRTC_EXT_TIMING_SYNC_CONTROL__CRTC_EXT_TIMING_SYNC_SLAVE_FRAME_RATE__SHIFT 0x1c
1071#define CRTC_EXT_TIMING_SYNC_WINDOW_START__CRTC_EXT_TIMING_SYNC_WINDOW_START_X_MASK 0x3fff
1072#define CRTC_EXT_TIMING_SYNC_WINDOW_START__CRTC_EXT_TIMING_SYNC_WINDOW_START_X__SHIFT 0x0
1073#define CRTC_EXT_TIMING_SYNC_WINDOW_START__CRTC_EXT_TIMING_SYNC_WINDOW_START_Y_MASK 0x3fff0000
1074#define CRTC_EXT_TIMING_SYNC_WINDOW_START__CRTC_EXT_TIMING_SYNC_WINDOW_START_Y__SHIFT 0x10
1075#define CRTC_EXT_TIMING_SYNC_WINDOW_END__CRTC_EXT_TIMING_SYNC_WINDOW_END_X_MASK 0x3fff
1076#define CRTC_EXT_TIMING_SYNC_WINDOW_END__CRTC_EXT_TIMING_SYNC_WINDOW_END_X__SHIFT 0x0
1077#define CRTC_EXT_TIMING_SYNC_WINDOW_END__CRTC_EXT_TIMING_SYNC_WINDOW_END_Y_MASK 0x3fff0000
1078#define CRTC_EXT_TIMING_SYNC_WINDOW_END__CRTC_EXT_TIMING_SYNC_WINDOW_END_Y__SHIFT 0x10
1079#define CRTC_EXT_TIMING_SYNC_LOSS_INTERRUPT_CONTROL__CRTC_EXT_TIMING_SYNC_LOSS_INT_ENABLE_MASK 0x1
1080#define CRTC_EXT_TIMING_SYNC_LOSS_INTERRUPT_CONTROL__CRTC_EXT_TIMING_SYNC_LOSS_INT_ENABLE__SHIFT 0x0
1081#define CRTC_EXT_TIMING_SYNC_LOSS_INTERRUPT_CONTROL__CRTC_EXT_TIMING_SYNC_LOSS_STATUS_MASK 0x10
1082#define CRTC_EXT_TIMING_SYNC_LOSS_INTERRUPT_CONTROL__CRTC_EXT_TIMING_SYNC_LOSS_STATUS__SHIFT 0x4
1083#define CRTC_EXT_TIMING_SYNC_LOSS_INTERRUPT_CONTROL__CRTC_EXT_TIMING_SYNC_LOSS_INT_STATUS_MASK 0x100
1084#define CRTC_EXT_TIMING_SYNC_LOSS_INTERRUPT_CONTROL__CRTC_EXT_TIMING_SYNC_LOSS_INT_STATUS__SHIFT 0x8
1085#define CRTC_EXT_TIMING_SYNC_LOSS_INTERRUPT_CONTROL__CRTC_EXT_TIMING_SYNC_LOSS_CLEAR_MASK 0x10000
1086#define CRTC_EXT_TIMING_SYNC_LOSS_INTERRUPT_CONTROL__CRTC_EXT_TIMING_SYNC_LOSS_CLEAR__SHIFT 0x10
1087#define CRTC_EXT_TIMING_SYNC_LOSS_INTERRUPT_CONTROL__CRTC_EXT_TIMING_SYNC_LOSS_INT_TYPE_MASK 0x100000
1088#define CRTC_EXT_TIMING_SYNC_LOSS_INTERRUPT_CONTROL__CRTC_EXT_TIMING_SYNC_LOSS_INT_TYPE__SHIFT 0x14
1089#define CRTC_EXT_TIMING_SYNC_LOSS_INTERRUPT_CONTROL__CRTC_EXT_TIMING_SYNC_LOSS_FRAME_COUNT_MASK 0xe0000000
1090#define CRTC_EXT_TIMING_SYNC_LOSS_INTERRUPT_CONTROL__CRTC_EXT_TIMING_SYNC_LOSS_FRAME_COUNT__SHIFT 0x1d
1091#define CRTC_EXT_TIMING_SYNC_INTERRUPT_CONTROL__CRTC_EXT_TIMING_SYNC_INT_ENABLE_MASK 0x1
1092#define CRTC_EXT_TIMING_SYNC_INTERRUPT_CONTROL__CRTC_EXT_TIMING_SYNC_INT_ENABLE__SHIFT 0x0
1093#define CRTC_EXT_TIMING_SYNC_INTERRUPT_CONTROL__CRTC_EXT_TIMING_SYNC_STATUS_MASK 0x10
1094#define CRTC_EXT_TIMING_SYNC_INTERRUPT_CONTROL__CRTC_EXT_TIMING_SYNC_STATUS__SHIFT 0x4
1095#define CRTC_EXT_TIMING_SYNC_INTERRUPT_CONTROL__CRTC_EXT_TIMING_SYNC_INT_STATUS_MASK 0x100
1096#define CRTC_EXT_TIMING_SYNC_INTERRUPT_CONTROL__CRTC_EXT_TIMING_SYNC_INT_STATUS__SHIFT 0x8
1097#define CRTC_EXT_TIMING_SYNC_INTERRUPT_CONTROL__CRTC_EXT_TIMING_SYNC_CLEAR_MASK 0x10000
1098#define CRTC_EXT_TIMING_SYNC_INTERRUPT_CONTROL__CRTC_EXT_TIMING_SYNC_CLEAR__SHIFT 0x10
1099#define CRTC_EXT_TIMING_SYNC_INTERRUPT_CONTROL__CRTC_EXT_TIMING_SYNC_INT_TYPE_MASK 0x100000
1100#define CRTC_EXT_TIMING_SYNC_INTERRUPT_CONTROL__CRTC_EXT_TIMING_SYNC_INT_TYPE__SHIFT 0x14
1101#define CRTC_EXT_TIMING_SYNC_SIGNAL_INTERRUPT_CONTROL__CRTC_EXT_TIMING_SYNC_SIGNAL_INT_ENABLE_MASK 0x1
1102#define CRTC_EXT_TIMING_SYNC_SIGNAL_INTERRUPT_CONTROL__CRTC_EXT_TIMING_SYNC_SIGNAL_INT_ENABLE__SHIFT 0x0
1103#define CRTC_EXT_TIMING_SYNC_SIGNAL_INTERRUPT_CONTROL__CRTC_EXT_TIMING_SYNC_SIGNAL_STATUS_MASK 0x10
1104#define CRTC_EXT_TIMING_SYNC_SIGNAL_INTERRUPT_CONTROL__CRTC_EXT_TIMING_SYNC_SIGNAL_STATUS__SHIFT 0x4
1105#define CRTC_EXT_TIMING_SYNC_SIGNAL_INTERRUPT_CONTROL__CRTC_EXT_TIMING_SYNC_SIGNAL_INT_STATUS_MASK 0x100
1106#define CRTC_EXT_TIMING_SYNC_SIGNAL_INTERRUPT_CONTROL__CRTC_EXT_TIMING_SYNC_SIGNAL_INT_STATUS__SHIFT 0x8
1107#define CRTC_EXT_TIMING_SYNC_SIGNAL_INTERRUPT_CONTROL__CRTC_EXT_TIMING_SYNC_SIGNAL_CLEAR_MASK 0x10000
1108#define CRTC_EXT_TIMING_SYNC_SIGNAL_INTERRUPT_CONTROL__CRTC_EXT_TIMING_SYNC_SIGNAL_CLEAR__SHIFT 0x10
1109#define CRTC_EXT_TIMING_SYNC_SIGNAL_INTERRUPT_CONTROL__CRTC_EXT_TIMING_SYNC_SIGNAL_INT_TYPE_MASK 0x100000
1110#define CRTC_EXT_TIMING_SYNC_SIGNAL_INTERRUPT_CONTROL__CRTC_EXT_TIMING_SYNC_SIGNAL_INT_TYPE__SHIFT 0x14
1111#define CRTC_STATIC_SCREEN_CONTROL__CRTC_STATIC_SCREEN_EVENT_MASK_MASK 0xffff
1112#define CRTC_STATIC_SCREEN_CONTROL__CRTC_STATIC_SCREEN_EVENT_MASK__SHIFT 0x0
1113#define CRTC_STATIC_SCREEN_CONTROL__CRTC_STATIC_SCREEN_FRAME_COUNT_MASK 0xff0000
1114#define CRTC_STATIC_SCREEN_CONTROL__CRTC_STATIC_SCREEN_FRAME_COUNT__SHIFT 0x10
1115#define CRTC_STATIC_SCREEN_CONTROL__CRTC_CPU_SS_INT_ENABLE_MASK 0x1000000
1116#define CRTC_STATIC_SCREEN_CONTROL__CRTC_CPU_SS_INT_ENABLE__SHIFT 0x18
1117#define CRTC_STATIC_SCREEN_CONTROL__CRTC_SS_STATUS_MASK 0x2000000
1118#define CRTC_STATIC_SCREEN_CONTROL__CRTC_SS_STATUS__SHIFT 0x19
1119#define CRTC_STATIC_SCREEN_CONTROL__CRTC_CPU_SS_INT_STATUS_MASK 0x4000000
1120#define CRTC_STATIC_SCREEN_CONTROL__CRTC_CPU_SS_INT_STATUS__SHIFT 0x1a
1121#define CRTC_STATIC_SCREEN_CONTROL__CRTC_CPU_SS_INT_CLEAR_MASK 0x8000000
1122#define CRTC_STATIC_SCREEN_CONTROL__CRTC_CPU_SS_INT_CLEAR__SHIFT 0x1b
1123#define CRTC_STATIC_SCREEN_CONTROL__CRTC_CPU_SS_INT_TYPE_MASK 0x10000000
1124#define CRTC_STATIC_SCREEN_CONTROL__CRTC_CPU_SS_INT_TYPE__SHIFT 0x1c
1125#define CRTC_STATIC_SCREEN_CONTROL__CRTC_STATIC_SCREEN_OVERRIDE_MASK 0x40000000
1126#define CRTC_STATIC_SCREEN_CONTROL__CRTC_STATIC_SCREEN_OVERRIDE__SHIFT 0x1e
1127#define CRTC_STATIC_SCREEN_CONTROL__CRTC_STATIC_SCREEN_OVERRIDE_VALUE_MASK 0x80000000
1128#define CRTC_STATIC_SCREEN_CONTROL__CRTC_STATIC_SCREEN_OVERRIDE_VALUE__SHIFT 0x1f
1129#define CRTC_3D_STRUCTURE_CONTROL__CRTC_3D_STRUCTURE_EN_MASK 0x1
1130#define CRTC_3D_STRUCTURE_CONTROL__CRTC_3D_STRUCTURE_EN__SHIFT 0x0
1131#define CRTC_3D_STRUCTURE_CONTROL__CRTC_3D_STRUCTURE_EN_DB_MASK 0x10
1132#define CRTC_3D_STRUCTURE_CONTROL__CRTC_3D_STRUCTURE_EN_DB__SHIFT 0x4
1133#define CRTC_3D_STRUCTURE_CONTROL__CRTC_3D_STRUCTURE_V_UPDATE_MODE_MASK 0x300
1134#define CRTC_3D_STRUCTURE_CONTROL__CRTC_3D_STRUCTURE_V_UPDATE_MODE__SHIFT 0x8
1135#define CRTC_3D_STRUCTURE_CONTROL__CRTC_3D_STRUCTURE_STEREO_SEL_OVR_MASK 0x1000
1136#define CRTC_3D_STRUCTURE_CONTROL__CRTC_3D_STRUCTURE_STEREO_SEL_OVR__SHIFT 0xc
1137#define CRTC_3D_STRUCTURE_CONTROL__CRTC_3D_STRUCTURE_F_COUNT_RESET_MASK 0x10000
1138#define CRTC_3D_STRUCTURE_CONTROL__CRTC_3D_STRUCTURE_F_COUNT_RESET__SHIFT 0x10
1139#define CRTC_3D_STRUCTURE_CONTROL__CRTC_3D_STRUCTURE_F_COUNT_RESET_PENDING_MASK 0x20000
1140#define CRTC_3D_STRUCTURE_CONTROL__CRTC_3D_STRUCTURE_F_COUNT_RESET_PENDING__SHIFT 0x11
1141#define CRTC_3D_STRUCTURE_CONTROL__CRTC_3D_STRUCTURE_F_COUNT_MASK 0xc0000
1142#define CRTC_3D_STRUCTURE_CONTROL__CRTC_3D_STRUCTURE_F_COUNT__SHIFT 0x12
1143#define CRTC_GSL_VSYNC_GAP__CRTC_GSL_VSYNC_GAP_LIMIT_MASK 0xff
1144#define CRTC_GSL_VSYNC_GAP__CRTC_GSL_VSYNC_GAP_LIMIT__SHIFT 0x0
1145#define CRTC_GSL_VSYNC_GAP__CRTC_GSL_VSYNC_GAP_DELAY_MASK 0xff00
1146#define CRTC_GSL_VSYNC_GAP__CRTC_GSL_VSYNC_GAP_DELAY__SHIFT 0x8
1147#define CRTC_GSL_VSYNC_GAP__CRTC_GSL_VSYNC_GAP_SOURCE_SEL_MASK 0x10000
1148#define CRTC_GSL_VSYNC_GAP__CRTC_GSL_VSYNC_GAP_SOURCE_SEL__SHIFT 0x10
1149#define CRTC_GSL_VSYNC_GAP__CRTC_GSL_VSYNC_GAP_MODE_MASK 0x60000
1150#define CRTC_GSL_VSYNC_GAP__CRTC_GSL_VSYNC_GAP_MODE__SHIFT 0x11
1151#define CRTC_GSL_VSYNC_GAP__CRTC_GSL_VSYNC_GAP_CLEAR_MASK 0x80000
1152#define CRTC_GSL_VSYNC_GAP__CRTC_GSL_VSYNC_GAP_CLEAR__SHIFT 0x13
1153#define CRTC_GSL_VSYNC_GAP__CRTC_GSL_VSYNC_GAP_OCCURRED_MASK 0x100000
1154#define CRTC_GSL_VSYNC_GAP__CRTC_GSL_VSYNC_GAP_OCCURRED__SHIFT 0x14
1155#define CRTC_GSL_VSYNC_GAP__CRTC_GSL_VSYNC_GAP_MASTER_FASTER_MASK 0x800000
1156#define CRTC_GSL_VSYNC_GAP__CRTC_GSL_VSYNC_GAP_MASTER_FASTER__SHIFT 0x17
1157#define CRTC_GSL_VSYNC_GAP__CRTC_GSL_VSYNC_GAP_MASK 0xff000000
1158#define CRTC_GSL_VSYNC_GAP__CRTC_GSL_VSYNC_GAP__SHIFT 0x18
1159#define CRTC_GSL_WINDOW__CRTC_GSL_WINDOW_START_MASK 0x3fff
1160#define CRTC_GSL_WINDOW__CRTC_GSL_WINDOW_START__SHIFT 0x0
1161#define CRTC_GSL_WINDOW__CRTC_GSL_WINDOW_END_MASK 0x3fff0000
1162#define CRTC_GSL_WINDOW__CRTC_GSL_WINDOW_END__SHIFT 0x10
1163#define CRTC_GSL_CONTROL__CRTC_GSL_CHECK_LINE_NUM_MASK 0x3fff
1164#define CRTC_GSL_CONTROL__CRTC_GSL_CHECK_LINE_NUM__SHIFT 0x0
1165#define CRTC_GSL_CONTROL__CRTC_GSL_FORCE_DELAY_MASK 0x1f0000
1166#define CRTC_GSL_CONTROL__CRTC_GSL_FORCE_DELAY__SHIFT 0x10
1167#define CRTC_GSL_CONTROL__CRTC_GSL_CHECK_ALL_FIELDS_MASK 0x10000000
1168#define CRTC_GSL_CONTROL__CRTC_GSL_CHECK_ALL_FIELDS__SHIFT 0x1c
1169#define CRTC_TEST_DEBUG_INDEX__CRTC_TEST_DEBUG_INDEX_MASK 0xff
1170#define CRTC_TEST_DEBUG_INDEX__CRTC_TEST_DEBUG_INDEX__SHIFT 0x0
1171#define CRTC_TEST_DEBUG_INDEX__CRTC_TEST_DEBUG_WRITE_EN_MASK 0x100
1172#define CRTC_TEST_DEBUG_INDEX__CRTC_TEST_DEBUG_WRITE_EN__SHIFT 0x8
1173#define CRTC_TEST_DEBUG_DATA__CRTC_TEST_DEBUG_DATA_MASK 0xffffffff
1174#define CRTC_TEST_DEBUG_DATA__CRTC_TEST_DEBUG_DATA__SHIFT 0x0
1175#define DAC_ENABLE__DAC_ENABLE_MASK 0x1
1176#define DAC_ENABLE__DAC_ENABLE__SHIFT 0x0
1177#define DAC_ENABLE__DAC_RESYNC_FIFO_ENABLE_MASK 0x2
1178#define DAC_ENABLE__DAC_RESYNC_FIFO_ENABLE__SHIFT 0x1
1179#define DAC_ENABLE__DAC_RESYNC_FIFO_POINTER_SKEW_MASK 0xc
1180#define DAC_ENABLE__DAC_RESYNC_FIFO_POINTER_SKEW__SHIFT 0x2
1181#define DAC_ENABLE__DAC_RESYNC_FIFO_ERROR_MASK 0x10
1182#define DAC_ENABLE__DAC_RESYNC_FIFO_ERROR__SHIFT 0x4
1183#define DAC_ENABLE__DAC_RESYNC_FIFO_ERROR_ACK_MASK 0x20
1184#define DAC_ENABLE__DAC_RESYNC_FIFO_ERROR_ACK__SHIFT 0x5
1185#define DAC_ENABLE__DAC_RESYNC_FIFO_TVOUT_SIM_MASK 0x100
1186#define DAC_ENABLE__DAC_RESYNC_FIFO_TVOUT_SIM__SHIFT 0x8
1187#define DAC_SOURCE_SELECT__DAC_SOURCE_SELECT_MASK 0x7
1188#define DAC_SOURCE_SELECT__DAC_SOURCE_SELECT__SHIFT 0x0
1189#define DAC_SOURCE_SELECT__DAC_TV_SELECT_MASK 0x8
1190#define DAC_SOURCE_SELECT__DAC_TV_SELECT__SHIFT 0x3
1191#define DAC_CRC_EN__DAC_CRC_EN_MASK 0x1
1192#define DAC_CRC_EN__DAC_CRC_EN__SHIFT 0x0
1193#define DAC_CRC_EN__DAC_CRC_CONT_EN_MASK 0x10000
1194#define DAC_CRC_EN__DAC_CRC_CONT_EN__SHIFT 0x10
1195#define DAC_CRC_CONTROL__DAC_CRC_FIELD_MASK 0x1
1196#define DAC_CRC_CONTROL__DAC_CRC_FIELD__SHIFT 0x0
1197#define DAC_CRC_CONTROL__DAC_CRC_ONLY_BLANKB_MASK 0x100
1198#define DAC_CRC_CONTROL__DAC_CRC_ONLY_BLANKB__SHIFT 0x8
1199#define DAC_CRC_SIG_RGB_MASK__DAC_CRC_SIG_BLUE_MASK_MASK 0x3ff
1200#define DAC_CRC_SIG_RGB_MASK__DAC_CRC_SIG_BLUE_MASK__SHIFT 0x0
1201#define DAC_CRC_SIG_RGB_MASK__DAC_CRC_SIG_GREEN_MASK_MASK 0xffc00
1202#define DAC_CRC_SIG_RGB_MASK__DAC_CRC_SIG_GREEN_MASK__SHIFT 0xa
1203#define DAC_CRC_SIG_RGB_MASK__DAC_CRC_SIG_RED_MASK_MASK 0x3ff00000
1204#define DAC_CRC_SIG_RGB_MASK__DAC_CRC_SIG_RED_MASK__SHIFT 0x14
1205#define DAC_CRC_SIG_CONTROL_MASK__DAC_CRC_SIG_CONTROL_MASK_MASK 0x3f
1206#define DAC_CRC_SIG_CONTROL_MASK__DAC_CRC_SIG_CONTROL_MASK__SHIFT 0x0
1207#define DAC_CRC_SIG_RGB__DAC_CRC_SIG_BLUE_MASK 0x3ff
1208#define DAC_CRC_SIG_RGB__DAC_CRC_SIG_BLUE__SHIFT 0x0
1209#define DAC_CRC_SIG_RGB__DAC_CRC_SIG_GREEN_MASK 0xffc00
1210#define DAC_CRC_SIG_RGB__DAC_CRC_SIG_GREEN__SHIFT 0xa
1211#define DAC_CRC_SIG_RGB__DAC_CRC_SIG_RED_MASK 0x3ff00000
1212#define DAC_CRC_SIG_RGB__DAC_CRC_SIG_RED__SHIFT 0x14
1213#define DAC_CRC_SIG_CONTROL__DAC_CRC_SIG_CONTROL_MASK 0x3f
1214#define DAC_CRC_SIG_CONTROL__DAC_CRC_SIG_CONTROL__SHIFT 0x0
1215#define DAC_SYNC_TRISTATE_CONTROL__DAC_HSYNCA_TRISTATE_MASK 0x1
1216#define DAC_SYNC_TRISTATE_CONTROL__DAC_HSYNCA_TRISTATE__SHIFT 0x0
1217#define DAC_SYNC_TRISTATE_CONTROL__DAC_VSYNCA_TRISTATE_MASK 0x100
1218#define DAC_SYNC_TRISTATE_CONTROL__DAC_VSYNCA_TRISTATE__SHIFT 0x8
1219#define DAC_SYNC_TRISTATE_CONTROL__DAC_SYNCA_TRISTATE_MASK 0x10000
1220#define DAC_SYNC_TRISTATE_CONTROL__DAC_SYNCA_TRISTATE__SHIFT 0x10
1221#define DAC_STEREOSYNC_SELECT__DAC_STEREOSYNC_SELECT_MASK 0x7
1222#define DAC_STEREOSYNC_SELECT__DAC_STEREOSYNC_SELECT__SHIFT 0x0
1223#define DAC_AUTODETECT_CONTROL__DAC_AUTODETECT_MODE_MASK 0x3
1224#define DAC_AUTODETECT_CONTROL__DAC_AUTODETECT_MODE__SHIFT 0x0
1225#define DAC_AUTODETECT_CONTROL__DAC_AUTODETECT_FRAME_TIME_COUNTER_MASK 0xff00
1226#define DAC_AUTODETECT_CONTROL__DAC_AUTODETECT_FRAME_TIME_COUNTER__SHIFT 0x8
1227#define DAC_AUTODETECT_CONTROL__DAC_AUTODETECT_CHECK_MASK_MASK 0x70000
1228#define DAC_AUTODETECT_CONTROL__DAC_AUTODETECT_CHECK_MASK__SHIFT 0x10
1229#define DAC_AUTODETECT_CONTROL2__DAC_AUTODETECT_POWERUP_COUNTER_MASK 0xff
1230#define DAC_AUTODETECT_CONTROL2__DAC_AUTODETECT_POWERUP_COUNTER__SHIFT 0x0
1231#define DAC_AUTODETECT_CONTROL2__DAC_AUTODETECT_TESTMODE_MASK 0x100
1232#define DAC_AUTODETECT_CONTROL2__DAC_AUTODETECT_TESTMODE__SHIFT 0x8
1233#define DAC_AUTODETECT_CONTROL3__DAC_AUTODET_COMPARATOR_IN_DELAY_MASK 0xff
1234#define DAC_AUTODETECT_CONTROL3__DAC_AUTODET_COMPARATOR_IN_DELAY__SHIFT 0x0
1235#define DAC_AUTODETECT_CONTROL3__DAC_AUTODET_COMPARATOR_OUT_DELAY_MASK 0xff00
1236#define DAC_AUTODETECT_CONTROL3__DAC_AUTODET_COMPARATOR_OUT_DELAY__SHIFT 0x8
1237#define DAC_AUTODETECT_STATUS__DAC_AUTODETECT_STATUS_MASK 0x1
1238#define DAC_AUTODETECT_STATUS__DAC_AUTODETECT_STATUS__SHIFT 0x0
1239#define DAC_AUTODETECT_STATUS__DAC_AUTODETECT_CONNECT_MASK 0x10
1240#define DAC_AUTODETECT_STATUS__DAC_AUTODETECT_CONNECT__SHIFT 0x4
1241#define DAC_AUTODETECT_STATUS__DAC_AUTODETECT_RED_SENSE_MASK 0x300
1242#define DAC_AUTODETECT_STATUS__DAC_AUTODETECT_RED_SENSE__SHIFT 0x8
1243#define DAC_AUTODETECT_STATUS__DAC_AUTODETECT_GREEN_SENSE_MASK 0x30000
1244#define DAC_AUTODETECT_STATUS__DAC_AUTODETECT_GREEN_SENSE__SHIFT 0x10
1245#define DAC_AUTODETECT_STATUS__DAC_AUTODETECT_BLUE_SENSE_MASK 0x3000000
1246#define DAC_AUTODETECT_STATUS__DAC_AUTODETECT_BLUE_SENSE__SHIFT 0x18
1247#define DAC_AUTODETECT_INT_CONTROL__DAC_AUTODETECT_ACK_MASK 0x1
1248#define DAC_AUTODETECT_INT_CONTROL__DAC_AUTODETECT_ACK__SHIFT 0x0
1249#define DAC_AUTODETECT_INT_CONTROL__DAC_AUTODETECT_INT_ENABLE_MASK 0x10000
1250#define DAC_AUTODETECT_INT_CONTROL__DAC_AUTODETECT_INT_ENABLE__SHIFT 0x10
1251#define DAC_FORCE_OUTPUT_CNTL__DAC_FORCE_DATA_EN_MASK 0x1
1252#define DAC_FORCE_OUTPUT_CNTL__DAC_FORCE_DATA_EN__SHIFT 0x0
1253#define DAC_FORCE_OUTPUT_CNTL__DAC_FORCE_DATA_SEL_MASK 0x700
1254#define DAC_FORCE_OUTPUT_CNTL__DAC_FORCE_DATA_SEL__SHIFT 0x8
1255#define DAC_FORCE_OUTPUT_CNTL__DAC_FORCE_DATA_ON_BLANKB_ONLY_MASK 0x1000000
1256#define DAC_FORCE_OUTPUT_CNTL__DAC_FORCE_DATA_ON_BLANKB_ONLY__SHIFT 0x18
1257#define DAC_FORCE_DATA__DAC_FORCE_DATA_MASK 0x3ff
1258#define DAC_FORCE_DATA__DAC_FORCE_DATA__SHIFT 0x0
1259#define DAC_POWERDOWN__DAC_POWERDOWN_MASK 0x1
1260#define DAC_POWERDOWN__DAC_POWERDOWN__SHIFT 0x0
1261#define DAC_POWERDOWN__DAC_POWERDOWN_BLUE_MASK 0x100
1262#define DAC_POWERDOWN__DAC_POWERDOWN_BLUE__SHIFT 0x8
1263#define DAC_POWERDOWN__DAC_POWERDOWN_GREEN_MASK 0x10000
1264#define DAC_POWERDOWN__DAC_POWERDOWN_GREEN__SHIFT 0x10
1265#define DAC_POWERDOWN__DAC_POWERDOWN_RED_MASK 0x1000000
1266#define DAC_POWERDOWN__DAC_POWERDOWN_RED__SHIFT 0x18
1267#define DAC_CONTROL__DAC_DFORCE_EN_MASK 0x1
1268#define DAC_CONTROL__DAC_DFORCE_EN__SHIFT 0x0
1269#define DAC_CONTROL__DAC_TV_ENABLE_MASK 0x100
1270#define DAC_CONTROL__DAC_TV_ENABLE__SHIFT 0x8
1271#define DAC_CONTROL__DAC_ZSCALE_SHIFT_MASK 0x10000
1272#define DAC_CONTROL__DAC_ZSCALE_SHIFT__SHIFT 0x10
1273#define DAC_COMPARATOR_ENABLE__DAC_COMP_DDET_REF_EN_MASK 0x1
1274#define DAC_COMPARATOR_ENABLE__DAC_COMP_DDET_REF_EN__SHIFT 0x0
1275#define DAC_COMPARATOR_ENABLE__DAC_COMP_SDET_REF_EN_MASK 0x100
1276#define DAC_COMPARATOR_ENABLE__DAC_COMP_SDET_REF_EN__SHIFT 0x8
1277#define DAC_COMPARATOR_ENABLE__DAC_R_ASYNC_ENABLE_MASK 0x10000
1278#define DAC_COMPARATOR_ENABLE__DAC_R_ASYNC_ENABLE__SHIFT 0x10
1279#define DAC_COMPARATOR_ENABLE__DAC_G_ASYNC_ENABLE_MASK 0x20000
1280#define DAC_COMPARATOR_ENABLE__DAC_G_ASYNC_ENABLE__SHIFT 0x11
1281#define DAC_COMPARATOR_ENABLE__DAC_B_ASYNC_ENABLE_MASK 0x40000
1282#define DAC_COMPARATOR_ENABLE__DAC_B_ASYNC_ENABLE__SHIFT 0x12
1283#define DAC_COMPARATOR_OUTPUT__DAC_COMPARATOR_OUTPUT_MASK 0x1
1284#define DAC_COMPARATOR_OUTPUT__DAC_COMPARATOR_OUTPUT__SHIFT 0x0
1285#define DAC_COMPARATOR_OUTPUT__DAC_COMPARATOR_OUTPUT_BLUE_MASK 0x2
1286#define DAC_COMPARATOR_OUTPUT__DAC_COMPARATOR_OUTPUT_BLUE__SHIFT 0x1
1287#define DAC_COMPARATOR_OUTPUT__DAC_COMPARATOR_OUTPUT_GREEN_MASK 0x4
1288#define DAC_COMPARATOR_OUTPUT__DAC_COMPARATOR_OUTPUT_GREEN__SHIFT 0x2
1289#define DAC_COMPARATOR_OUTPUT__DAC_COMPARATOR_OUTPUT_RED_MASK 0x8
1290#define DAC_COMPARATOR_OUTPUT__DAC_COMPARATOR_OUTPUT_RED__SHIFT 0x3
1291#define DAC_PWR_CNTL__DAC_BG_MODE_MASK 0x3
1292#define DAC_PWR_CNTL__DAC_BG_MODE__SHIFT 0x0
1293#define DAC_PWR_CNTL__DAC_PWRCNTL_MASK 0x30000
1294#define DAC_PWR_CNTL__DAC_PWRCNTL__SHIFT 0x10
1295#define DAC_DFT_CONFIG__DAC_DFT_CONFIG_MASK 0xffffffff
1296#define DAC_DFT_CONFIG__DAC_DFT_CONFIG__SHIFT 0x0
1297#define DAC_FIFO_STATUS__DAC_FIFO_USE_OVERWRITE_LEVEL_MASK 0x2
1298#define DAC_FIFO_STATUS__DAC_FIFO_USE_OVERWRITE_LEVEL__SHIFT 0x1
1299#define DAC_FIFO_STATUS__DAC_FIFO_OVERWRITE_LEVEL_MASK 0xfc
1300#define DAC_FIFO_STATUS__DAC_FIFO_OVERWRITE_LEVEL__SHIFT 0x2
1301#define DAC_FIFO_STATUS__DAC_FIFO_CAL_AVERAGE_LEVEL_MASK 0xfc00
1302#define DAC_FIFO_STATUS__DAC_FIFO_CAL_AVERAGE_LEVEL__SHIFT 0xa
1303#define DAC_FIFO_STATUS__DAC_FIFO_MAXIMUM_LEVEL_MASK 0xf0000
1304#define DAC_FIFO_STATUS__DAC_FIFO_MAXIMUM_LEVEL__SHIFT 0x10
1305#define DAC_FIFO_STATUS__DAC_FIFO_MINIMUM_LEVEL_MASK 0x3c00000
1306#define DAC_FIFO_STATUS__DAC_FIFO_MINIMUM_LEVEL__SHIFT 0x16
1307#define DAC_FIFO_STATUS__DAC_FIFO_CALIBRATED_MASK 0x20000000
1308#define DAC_FIFO_STATUS__DAC_FIFO_CALIBRATED__SHIFT 0x1d
1309#define DAC_FIFO_STATUS__DAC_FIFO_FORCE_RECAL_AVERAGE_MASK 0x40000000
1310#define DAC_FIFO_STATUS__DAC_FIFO_FORCE_RECAL_AVERAGE__SHIFT 0x1e
1311#define DAC_FIFO_STATUS__DAC_FIFO_FORCE_RECOMP_MINMAX_MASK 0x80000000
1312#define DAC_FIFO_STATUS__DAC_FIFO_FORCE_RECOMP_MINMAX__SHIFT 0x1f
1313#define DAC_TEST_DEBUG_INDEX__DAC_TEST_DEBUG_INDEX_MASK 0xff
1314#define DAC_TEST_DEBUG_INDEX__DAC_TEST_DEBUG_INDEX__SHIFT 0x0
1315#define DAC_TEST_DEBUG_INDEX__DAC_TEST_DEBUG_WRITE_EN_MASK 0x100
1316#define DAC_TEST_DEBUG_INDEX__DAC_TEST_DEBUG_WRITE_EN__SHIFT 0x8
1317#define DAC_TEST_DEBUG_DATA__DAC_TEST_DEBUG_DATA_MASK 0xffffffff
1318#define DAC_TEST_DEBUG_DATA__DAC_TEST_DEBUG_DATA__SHIFT 0x0
1319#define PERFCOUNTER_CNTL__PERFCOUNTER_EVENT_SEL_MASK 0x1ff
1320#define PERFCOUNTER_CNTL__PERFCOUNTER_EVENT_SEL__SHIFT 0x0
1321#define PERFCOUNTER_CNTL__PERFCOUNTER_CVALUE_SEL_MASK 0xe00
1322#define PERFCOUNTER_CNTL__PERFCOUNTER_CVALUE_SEL__SHIFT 0x9
1323#define PERFCOUNTER_CNTL__PERFCOUNTER_INC_MODE_MASK 0x3000
1324#define PERFCOUNTER_CNTL__PERFCOUNTER_INC_MODE__SHIFT 0xc
1325#define PERFCOUNTER_CNTL__PERFCOUNTER_HW_CNTL_SEL_MASK 0x4000
1326#define PERFCOUNTER_CNTL__PERFCOUNTER_HW_CNTL_SEL__SHIFT 0xe
1327#define PERFCOUNTER_CNTL__PERFCOUNTER_RUNEN_MODE_MASK 0x8000
1328#define PERFCOUNTER_CNTL__PERFCOUNTER_RUNEN_MODE__SHIFT 0xf
1329#define PERFCOUNTER_CNTL__PERFCOUNTER_CNTOFF_SEL_MASK 0x1f0000
1330#define PERFCOUNTER_CNTL__PERFCOUNTER_CNTOFF_SEL__SHIFT 0x10
1331#define PERFCOUNTER_CNTL__PERFCOUNTER_CNTOFF_START_DIS_MASK 0x200000
1332#define PERFCOUNTER_CNTL__PERFCOUNTER_CNTOFF_START_DIS__SHIFT 0x15
1333#define PERFCOUNTER_CNTL__PERFCOUNTER_RESTART_EN_MASK 0x400000
1334#define PERFCOUNTER_CNTL__PERFCOUNTER_RESTART_EN__SHIFT 0x16
1335#define PERFCOUNTER_CNTL__PERFCOUNTER_INT_EN_MASK 0x800000
1336#define PERFCOUNTER_CNTL__PERFCOUNTER_INT_EN__SHIFT 0x17
1337#define PERFCOUNTER_CNTL__PERFCOUNTER_OFF_MASK_MASK 0x1000000
1338#define PERFCOUNTER_CNTL__PERFCOUNTER_OFF_MASK__SHIFT 0x18
1339#define PERFCOUNTER_CNTL__PERFCOUNTER_ACTIVE_MASK 0x2000000
1340#define PERFCOUNTER_CNTL__PERFCOUNTER_ACTIVE__SHIFT 0x19
1341#define PERFCOUNTER_CNTL__PERFCOUNTER_INT_TYPE_MASK 0x4000000
1342#define PERFCOUNTER_CNTL__PERFCOUNTER_INT_TYPE__SHIFT 0x1a
1343#define PERFCOUNTER_CNTL__PERFCOUNTER_COUNTED_VALUE_TYPE_MASK 0x8000000
1344#define PERFCOUNTER_CNTL__PERFCOUNTER_COUNTED_VALUE_TYPE__SHIFT 0x1b
1345#define PERFCOUNTER_CNTL__PERFCOUNTER_CNTL_SEL_MASK 0xe0000000
1346#define PERFCOUNTER_CNTL__PERFCOUNTER_CNTL_SEL__SHIFT 0x1d
1347#define PERFCOUNTER_STATE__PERFCOUNTER_CNT0_STATE_MASK 0x3
1348#define PERFCOUNTER_STATE__PERFCOUNTER_CNT0_STATE__SHIFT 0x0
1349#define PERFCOUNTER_STATE__PERFCOUNTER_STATE_SEL0_MASK 0x4
1350#define PERFCOUNTER_STATE__PERFCOUNTER_STATE_SEL0__SHIFT 0x2
1351#define PERFCOUNTER_STATE__PERFCOUNTER_CNT1_STATE_MASK 0x30
1352#define PERFCOUNTER_STATE__PERFCOUNTER_CNT1_STATE__SHIFT 0x4
1353#define PERFCOUNTER_STATE__PERFCOUNTER_STATE_SEL1_MASK 0x40
1354#define PERFCOUNTER_STATE__PERFCOUNTER_STATE_SEL1__SHIFT 0x6
1355#define PERFCOUNTER_STATE__PERFCOUNTER_CNT2_STATE_MASK 0x300
1356#define PERFCOUNTER_STATE__PERFCOUNTER_CNT2_STATE__SHIFT 0x8
1357#define PERFCOUNTER_STATE__PERFCOUNTER_STATE_SEL2_MASK 0x400
1358#define PERFCOUNTER_STATE__PERFCOUNTER_STATE_SEL2__SHIFT 0xa
1359#define PERFCOUNTER_STATE__PERFCOUNTER_CNT3_STATE_MASK 0x3000
1360#define PERFCOUNTER_STATE__PERFCOUNTER_CNT3_STATE__SHIFT 0xc
1361#define PERFCOUNTER_STATE__PERFCOUNTER_STATE_SEL3_MASK 0x4000
1362#define PERFCOUNTER_STATE__PERFCOUNTER_STATE_SEL3__SHIFT 0xe
1363#define PERFCOUNTER_STATE__PERFCOUNTER_CNT4_STATE_MASK 0x30000
1364#define PERFCOUNTER_STATE__PERFCOUNTER_CNT4_STATE__SHIFT 0x10
1365#define PERFCOUNTER_STATE__PERFCOUNTER_STATE_SEL4_MASK 0x40000
1366#define PERFCOUNTER_STATE__PERFCOUNTER_STATE_SEL4__SHIFT 0x12
1367#define PERFCOUNTER_STATE__PERFCOUNTER_CNT5_STATE_MASK 0x300000
1368#define PERFCOUNTER_STATE__PERFCOUNTER_CNT5_STATE__SHIFT 0x14
1369#define PERFCOUNTER_STATE__PERFCOUNTER_STATE_SEL5_MASK 0x400000
1370#define PERFCOUNTER_STATE__PERFCOUNTER_STATE_SEL5__SHIFT 0x16
1371#define PERFCOUNTER_STATE__PERFCOUNTER_CNT6_STATE_MASK 0x3000000
1372#define PERFCOUNTER_STATE__PERFCOUNTER_CNT6_STATE__SHIFT 0x18
1373#define PERFCOUNTER_STATE__PERFCOUNTER_STATE_SEL6_MASK 0x4000000
1374#define PERFCOUNTER_STATE__PERFCOUNTER_STATE_SEL6__SHIFT 0x1a
1375#define PERFCOUNTER_STATE__PERFCOUNTER_CNT7_STATE_MASK 0x30000000
1376#define PERFCOUNTER_STATE__PERFCOUNTER_CNT7_STATE__SHIFT 0x1c
1377#define PERFCOUNTER_STATE__PERFCOUNTER_STATE_SEL7_MASK 0x40000000
1378#define PERFCOUNTER_STATE__PERFCOUNTER_STATE_SEL7__SHIFT 0x1e
1379#define PERFMON_CNTL__PERFMON_STATE_MASK 0x3
1380#define PERFMON_CNTL__PERFMON_STATE__SHIFT 0x0
1381#define PERFMON_CNTL__PERFMON_RUN_ENABLE_SEL_MASK 0xfc
1382#define PERFMON_CNTL__PERFMON_RUN_ENABLE_SEL__SHIFT 0x2
1383#define PERFMON_CNTL__PERFMON_RPT_COUNT_MASK 0xfffff00
1384#define PERFMON_CNTL__PERFMON_RPT_COUNT__SHIFT 0x8
1385#define PERFMON_CNTL__PERFMON_CNTOFF_AND_OR_MASK 0x10000000
1386#define PERFMON_CNTL__PERFMON_CNTOFF_AND_OR__SHIFT 0x1c
1387#define PERFMON_CNTL__PERFMON_CNTOFF_INT_EN_MASK 0x20000000
1388#define PERFMON_CNTL__PERFMON_CNTOFF_INT_EN__SHIFT 0x1d
1389#define PERFMON_CNTL__PERFMON_CNTOFF_INT_STATUS_MASK 0x40000000
1390#define PERFMON_CNTL__PERFMON_CNTOFF_INT_STATUS__SHIFT 0x1e
1391#define PERFMON_CNTL__PERFMON_CNTOFF_INT_ACK_MASK 0x80000000
1392#define PERFMON_CNTL__PERFMON_CNTOFF_INT_ACK__SHIFT 0x1f
1393#define PERFMON_CNTL2__PERFMON_CNTOFF_INT_TYPE_MASK 0x1
1394#define PERFMON_CNTL2__PERFMON_CNTOFF_INT_TYPE__SHIFT 0x0
1395#define PERFMON_CNTL2__PERFMON_CLK_ENABLE_MASK 0x2
1396#define PERFMON_CNTL2__PERFMON_CLK_ENABLE__SHIFT 0x1
1397#define PERFMON_CVALUE_INT_MISC__PERFCOUNTER_INT0_STATUS_MASK 0x1
1398#define PERFMON_CVALUE_INT_MISC__PERFCOUNTER_INT0_STATUS__SHIFT 0x0
1399#define PERFMON_CVALUE_INT_MISC__PERFCOUNTER_INT1_STATUS_MASK 0x2
1400#define PERFMON_CVALUE_INT_MISC__PERFCOUNTER_INT1_STATUS__SHIFT 0x1
1401#define PERFMON_CVALUE_INT_MISC__PERFCOUNTER_INT2_STATUS_MASK 0x4
1402#define PERFMON_CVALUE_INT_MISC__PERFCOUNTER_INT2_STATUS__SHIFT 0x2
1403#define PERFMON_CVALUE_INT_MISC__PERFCOUNTER_INT3_STATUS_MASK 0x8
1404#define PERFMON_CVALUE_INT_MISC__PERFCOUNTER_INT3_STATUS__SHIFT 0x3
1405#define PERFMON_CVALUE_INT_MISC__PERFCOUNTER_INT4_STATUS_MASK 0x10
1406#define PERFMON_CVALUE_INT_MISC__PERFCOUNTER_INT4_STATUS__SHIFT 0x4
1407#define PERFMON_CVALUE_INT_MISC__PERFCOUNTER_INT5_STATUS_MASK 0x20
1408#define PERFMON_CVALUE_INT_MISC__PERFCOUNTER_INT5_STATUS__SHIFT 0x5
1409#define PERFMON_CVALUE_INT_MISC__PERFCOUNTER_INT6_STATUS_MASK 0x40
1410#define PERFMON_CVALUE_INT_MISC__PERFCOUNTER_INT6_STATUS__SHIFT 0x6
1411#define PERFMON_CVALUE_INT_MISC__PERFCOUNTER_INT7_STATUS_MASK 0x80
1412#define PERFMON_CVALUE_INT_MISC__PERFCOUNTER_INT7_STATUS__SHIFT 0x7
1413#define PERFMON_CVALUE_INT_MISC__PERFCOUNTER_INT0_ACK_MASK 0x100
1414#define PERFMON_CVALUE_INT_MISC__PERFCOUNTER_INT0_ACK__SHIFT 0x8
1415#define PERFMON_CVALUE_INT_MISC__PERFCOUNTER_INT1_ACK_MASK 0x200
1416#define PERFMON_CVALUE_INT_MISC__PERFCOUNTER_INT1_ACK__SHIFT 0x9
1417#define PERFMON_CVALUE_INT_MISC__PERFCOUNTER_INT2_ACK_MASK 0x400
1418#define PERFMON_CVALUE_INT_MISC__PERFCOUNTER_INT2_ACK__SHIFT 0xa
1419#define PERFMON_CVALUE_INT_MISC__PERFCOUNTER_INT3_ACK_MASK 0x800
1420#define PERFMON_CVALUE_INT_MISC__PERFCOUNTER_INT3_ACK__SHIFT 0xb
1421#define PERFMON_CVALUE_INT_MISC__PERFCOUNTER_INT4_ACK_MASK 0x1000
1422#define PERFMON_CVALUE_INT_MISC__PERFCOUNTER_INT4_ACK__SHIFT 0xc
1423#define PERFMON_CVALUE_INT_MISC__PERFCOUNTER_INT5_ACK_MASK 0x2000
1424#define PERFMON_CVALUE_INT_MISC__PERFCOUNTER_INT5_ACK__SHIFT 0xd
1425#define PERFMON_CVALUE_INT_MISC__PERFCOUNTER_INT6_ACK_MASK 0x4000
1426#define PERFMON_CVALUE_INT_MISC__PERFCOUNTER_INT6_ACK__SHIFT 0xe
1427#define PERFMON_CVALUE_INT_MISC__PERFCOUNTER_INT7_ACK_MASK 0x8000
1428#define PERFMON_CVALUE_INT_MISC__PERFCOUNTER_INT7_ACK__SHIFT 0xf
1429#define PERFMON_CVALUE_INT_MISC__PERFMON_CVALUE_HI_MASK 0xffff0000
1430#define PERFMON_CVALUE_INT_MISC__PERFMON_CVALUE_HI__SHIFT 0x10
1431#define PERFMON_CVALUE_LOW__PERFMON_CVALUE_LOW_MASK 0xffffffff
1432#define PERFMON_CVALUE_LOW__PERFMON_CVALUE_LOW__SHIFT 0x0
1433#define PERFMON_HI__PERFMON_HI_MASK 0xffff
1434#define PERFMON_HI__PERFMON_HI__SHIFT 0x0
1435#define PERFMON_HI__PERFMON_READ_SEL_MASK 0xe0000000
1436#define PERFMON_HI__PERFMON_READ_SEL__SHIFT 0x1d
1437#define PERFMON_LOW__PERFMON_LOW_MASK 0xffffffff
1438#define PERFMON_LOW__PERFMON_LOW__SHIFT 0x0
1439#define PERFMON_TEST_DEBUG_INDEX__PERFMON_TEST_DEBUG_INDEX_MASK 0xff
1440#define PERFMON_TEST_DEBUG_INDEX__PERFMON_TEST_DEBUG_INDEX__SHIFT 0x0
1441#define PERFMON_TEST_DEBUG_INDEX__PERFMON_TEST_DEBUG_WRITE_EN_MASK 0x100
1442#define PERFMON_TEST_DEBUG_INDEX__PERFMON_TEST_DEBUG_WRITE_EN__SHIFT 0x8
1443#define PERFMON_TEST_DEBUG_DATA__PERFMON_TEST_DEBUG_DATA_MASK 0xffffffff
1444#define PERFMON_TEST_DEBUG_DATA__PERFMON_TEST_DEBUG_DATA__SHIFT 0x0
1445#define REFCLK_CNTL__REFCLK_CLOCK_EN_MASK 0x1
1446#define REFCLK_CNTL__REFCLK_CLOCK_EN__SHIFT 0x0
1447#define REFCLK_CNTL__REFCLK_SRC_SEL_MASK 0x2
1448#define REFCLK_CNTL__REFCLK_SRC_SEL__SHIFT 0x1
1449#define DCCG_CBUS_ANTIGLITCH_RESETB__P0PLL_CBUS_ANTIGLITCH_RESETB_MASK 0x1
1450#define DCCG_CBUS_ANTIGLITCH_RESETB__P0PLL_CBUS_ANTIGLITCH_RESETB__SHIFT 0x0
1451#define DCCG_CBUS_ANTIGLITCH_RESETB__P1PLL_CBUS_ANTIGLITCH_RESETB_MASK 0x2
1452#define DCCG_CBUS_ANTIGLITCH_RESETB__P1PLL_CBUS_ANTIGLITCH_RESETB__SHIFT 0x1
1453#define DCCG_CBUS_ANTIGLITCH_RESETB__P2PLL_CBUS_ANTIGLITCH_RESETB_MASK 0x4
1454#define DCCG_CBUS_ANTIGLITCH_RESETB__P2PLL_CBUS_ANTIGLITCH_RESETB__SHIFT 0x2
1455#define DCCG_CBUS_ANTIGLITCH_RESETB__P3PLL_CBUS_ANTIGLITCH_RESETB_MASK 0x8
1456#define DCCG_CBUS_ANTIGLITCH_RESETB__P3PLL_CBUS_ANTIGLITCH_RESETB__SHIFT 0x3
1457#define DCCG_CBUS_SPARE__P0PLL_CBUS_SPARE_MASK 0xff
1458#define DCCG_CBUS_SPARE__P0PLL_CBUS_SPARE__SHIFT 0x0
1459#define DCCG_CBUS_SPARE__P1PLL_CBUS_SPARE_MASK 0xff00
1460#define DCCG_CBUS_SPARE__P1PLL_CBUS_SPARE__SHIFT 0x8
1461#define DCCG_CBUS_SPARE__P2PLL_CBUS_SPARE_MASK 0xff0000
1462#define DCCG_CBUS_SPARE__P2PLL_CBUS_SPARE__SHIFT 0x10
1463#define DCCG_CBUS_SPARE__P3PLL_CBUS_SPARE_MASK 0xff000000
1464#define DCCG_CBUS_SPARE__P3PLL_CBUS_SPARE__SHIFT 0x18
1465#define DCCG_CBUS_WRCMD_DELAY__CBUS_PLL_WRCMD_DELAY_MASK 0xf
1466#define DCCG_CBUS_WRCMD_DELAY__CBUS_PLL_WRCMD_DELAY__SHIFT 0x0
1467#define DPREFCLK_CNTL__DPREFCLK_SRC_SEL_MASK 0x7
1468#define DPREFCLK_CNTL__DPREFCLK_SRC_SEL__SHIFT 0x0
1469#define DPREFCLK_CNTL__UNB_DB_CLK_ENABLE_MASK 0x100
1470#define DPREFCLK_CNTL__UNB_DB_CLK_ENABLE__SHIFT 0x8
1471#define DCE_VERSION__MAJOR_VERSION_MASK 0xff
1472#define DCE_VERSION__MAJOR_VERSION__SHIFT 0x0
1473#define DCE_VERSION__MINOR_VERSION_MASK 0xff00
1474#define DCE_VERSION__MINOR_VERSION__SHIFT 0x8
1475#define AVSYNC_COUNTER_WRITE__AVSYNC_COUNTER_WRVALUE_MASK 0xffffffff
1476#define AVSYNC_COUNTER_WRITE__AVSYNC_COUNTER_WRVALUE__SHIFT 0x0
1477#define AVSYNC_COUNTER_CONTROL__AVSYNC_COUNTER_ENABLE_MASK 0x1
1478#define AVSYNC_COUNTER_CONTROL__AVSYNC_COUNTER_ENABLE__SHIFT 0x0
1479#define AVSYNC_COUNTER_READ__AVSYNC_COUNTER_RDVALUE_MASK 0xffffffff
1480#define AVSYNC_COUNTER_READ__AVSYNC_COUNTER_RDVALUE__SHIFT 0x0
1481#define DCCG_GTC_CNTL__DCCG_GTC_ENABLE_MASK 0x1
1482#define DCCG_GTC_CNTL__DCCG_GTC_ENABLE__SHIFT 0x0
1483#define DCCG_GTC_DTO_INCR__DCCG_GTC_DTO_INCR_MASK 0xffffffff
1484#define DCCG_GTC_DTO_INCR__DCCG_GTC_DTO_INCR__SHIFT 0x0
1485#define DCCG_GTC_DTO_MODULO__DCCG_GTC_DTO_MODULO_MASK 0xffffffff
1486#define DCCG_GTC_DTO_MODULO__DCCG_GTC_DTO_MODULO__SHIFT 0x0
1487#define DCCG_GTC_CURRENT__DCCG_GTC_CURRENT_MASK 0xffffffff
1488#define DCCG_GTC_CURRENT__DCCG_GTC_CURRENT__SHIFT 0x0
1489#define DCCG_DS_DTO_INCR__DCCG_DS_DTO_INCR_MASK 0xffffffff
1490#define DCCG_DS_DTO_INCR__DCCG_DS_DTO_INCR__SHIFT 0x0
1491#define DCCG_DS_DTO_MODULO__DCCG_DS_DTO_MODULO_MASK 0xffffffff
1492#define DCCG_DS_DTO_MODULO__DCCG_DS_DTO_MODULO__SHIFT 0x0
1493#define DCCG_DS_CNTL__DCCG_DS_ENABLE_MASK 0x1
1494#define DCCG_DS_CNTL__DCCG_DS_ENABLE__SHIFT 0x0
1495#define DCCG_DS_CNTL__DCCG_DS_REF_SRC_MASK 0x30
1496#define DCCG_DS_CNTL__DCCG_DS_REF_SRC__SHIFT 0x4
1497#define DCCG_DS_CNTL__DCCG_DS_HW_CAL_ENABLE_MASK 0x100
1498#define DCCG_DS_CNTL__DCCG_DS_HW_CAL_ENABLE__SHIFT 0x8
1499#define DCCG_DS_CNTL__DCCG_DS_ENABLED_STATUS_MASK 0x200
1500#define DCCG_DS_CNTL__DCCG_DS_ENABLED_STATUS__SHIFT 0x9
1501#define DCCG_DS_CNTL__DCCG_DS_XTALIN_RATE_DIV_MASK 0x30000
1502#define DCCG_DS_CNTL__DCCG_DS_XTALIN_RATE_DIV__SHIFT 0x10
1503#define DCCG_DS_CNTL__DCCG_DS_JITTER_REMOVE_DIS_MASK 0x1000000
1504#define DCCG_DS_CNTL__DCCG_DS_JITTER_REMOVE_DIS__SHIFT 0x18
1505#define DCCG_DS_CNTL__DCCG_DS_DELAY_XTAL_SEL_MASK 0x2000000
1506#define DCCG_DS_CNTL__DCCG_DS_DELAY_XTAL_SEL__SHIFT 0x19
1507#define DCCG_DS_HW_CAL_INTERVAL__DCCG_DS_HW_CAL_INTERVAL_MASK 0xffffffff
1508#define DCCG_DS_HW_CAL_INTERVAL__DCCG_DS_HW_CAL_INTERVAL__SHIFT 0x0
1509#define DCCG_DS_DEBUG_CNTL__DCCG_DS_DEBUG_COUNT_ENABLE_MASK 0x1
1510#define DCCG_DS_DEBUG_CNTL__DCCG_DS_DEBUG_COUNT_ENABLE__SHIFT 0x0
1511#define DCCG_DS_DEBUG_CNTL__DCCG_DS_DEBUG_COUNT_TRIG_VALUE_MASK 0x1ff0
1512#define DCCG_DS_DEBUG_CNTL__DCCG_DS_DEBUG_COUNT_TRIG_VALUE__SHIFT 0x4
1513#define DCCG_DS_DEBUG_CNTL__DCCG_DS_DEBUG_COUNT_TRIG_OCCURRED_MASK 0x10000
1514#define DCCG_DS_DEBUG_CNTL__DCCG_DS_DEBUG_COUNT_TRIG_OCCURRED__SHIFT 0x10
1515#define DCCG_DS_DEBUG_CNTL__DCCG_DS_DEBUG_COUNT_TRIG_CLEAR_MASK 0x20000
1516#define DCCG_DS_DEBUG_CNTL__DCCG_DS_DEBUG_COUNT_TRIG_CLEAR__SHIFT 0x11
1517#define DCCG_DS_DEBUG_CNTL__DCCG_DS_JITTER_COUNT_ENABLE_MASK 0x100000
1518#define DCCG_DS_DEBUG_CNTL__DCCG_DS_JITTER_COUNT_ENABLE__SHIFT 0x14
1519#define DCCG_DS_DEBUG_CNTL__DCCG_DS_JITTER_COUNT_SRC_SEL_MASK 0x200000
1520#define DCCG_DS_DEBUG_CNTL__DCCG_DS_JITTER_COUNT_SRC_SEL__SHIFT 0x15
1521#define DCCG_DS_DEBUG_CNTL__DCCG_DS_JITTER_COUNT_MASK 0xff000000
1522#define DCCG_DS_DEBUG_CNTL__DCCG_DS_JITTER_COUNT__SHIFT 0x18
1523#define DMCU_SMU_INTERRUPT_CNTL__DMCU_SMU_STATIC_SCREEN_INT_MASK 0x1
1524#define DMCU_SMU_INTERRUPT_CNTL__DMCU_SMU_STATIC_SCREEN_INT__SHIFT 0x0
1525#define DMCU_SMU_INTERRUPT_CNTL__DMCU_SMU_STATIC_SCREEN_STATUS_MASK 0xffff0000
1526#define DMCU_SMU_INTERRUPT_CNTL__DMCU_SMU_STATIC_SCREEN_STATUS__SHIFT 0x10
1527#define SMU_CONTROL__DISPLAY0_FORCE_VBI_MASK 0x1
1528#define SMU_CONTROL__DISPLAY0_FORCE_VBI__SHIFT 0x0
1529#define SMU_CONTROL__DISPLAY1_FORCE_VBI_MASK 0x2
1530#define SMU_CONTROL__DISPLAY1_FORCE_VBI__SHIFT 0x1
1531#define SMU_CONTROL__DISPLAY2_FORCE_VBI_MASK 0x4
1532#define SMU_CONTROL__DISPLAY2_FORCE_VBI__SHIFT 0x2
1533#define SMU_CONTROL__DISPLAY3_FORCE_VBI_MASK 0x8
1534#define SMU_CONTROL__DISPLAY3_FORCE_VBI__SHIFT 0x3
1535#define SMU_CONTROL__DISPLAY4_FORCE_VBI_MASK 0x10
1536#define SMU_CONTROL__DISPLAY4_FORCE_VBI__SHIFT 0x4
1537#define SMU_CONTROL__DISPLAY5_FORCE_VBI_MASK 0x20
1538#define SMU_CONTROL__DISPLAY5_FORCE_VBI__SHIFT 0x5
1539#define SMU_CONTROL__DISPLAY_V0_FORCE_VBI_MASK 0x40
1540#define SMU_CONTROL__DISPLAY_V0_FORCE_VBI__SHIFT 0x6
1541#define SMU_CONTROL__DISPLAY_V1_FORCE_VBI_MASK 0x80
1542#define SMU_CONTROL__DISPLAY_V1_FORCE_VBI__SHIFT 0x7
1543#define SMU_CONTROL__MCIF_WB_FORCE_VBI_MASK 0x100
1544#define SMU_CONTROL__MCIF_WB_FORCE_VBI__SHIFT 0x8
1545#define SMU_CONTROL__SMU_DC_INT_CLEAR_MASK 0x10000
1546#define SMU_CONTROL__SMU_DC_INT_CLEAR__SHIFT 0x10
1547#define SMU_INTERRUPT_CONTROL__DC_SMU_INT_ENABLE_MASK 0x1
1548#define SMU_INTERRUPT_CONTROL__DC_SMU_INT_ENABLE__SHIFT 0x0
1549#define SMU_INTERRUPT_CONTROL__DC_SMU_INT_STATUS_MASK 0x10
1550#define SMU_INTERRUPT_CONTROL__DC_SMU_INT_STATUS__SHIFT 0x4
1551#define SMU_INTERRUPT_CONTROL__DC_SMU_INT_EVENT_MASK 0xffff0000
1552#define SMU_INTERRUPT_CONTROL__DC_SMU_INT_EVENT__SHIFT 0x10
1553#define DAC_CLK_ENABLE__DACA_CLK_ENABLE_MASK 0x1
1554#define DAC_CLK_ENABLE__DACA_CLK_ENABLE__SHIFT 0x0
1555#define DAC_CLK_ENABLE__DACB_CLK_ENABLE_MASK 0x10
1556#define DAC_CLK_ENABLE__DACB_CLK_ENABLE__SHIFT 0x4
1557#define DVO_CLK_ENABLE__DVO_CLK_ENABLE_MASK 0x1
1558#define DVO_CLK_ENABLE__DVO_CLK_ENABLE__SHIFT 0x0
1559#define DCCG_GATE_DISABLE_CNTL__DISPCLK_DCCG_GATE_DISABLE_MASK 0x1
1560#define DCCG_GATE_DISABLE_CNTL__DISPCLK_DCCG_GATE_DISABLE__SHIFT 0x0
1561#define DCCG_GATE_DISABLE_CNTL__DISPCLK_R_DCCG_GATE_DISABLE_MASK 0x2
1562#define DCCG_GATE_DISABLE_CNTL__DISPCLK_R_DCCG_GATE_DISABLE__SHIFT 0x1
1563#define DCCG_GATE_DISABLE_CNTL__SCLK_GATE_DISABLE_MASK 0x4
1564#define DCCG_GATE_DISABLE_CNTL__SCLK_GATE_DISABLE__SHIFT 0x2
1565#define DCCG_GATE_DISABLE_CNTL__DPREFCLK_GATE_DISABLE_MASK 0x8
1566#define DCCG_GATE_DISABLE_CNTL__DPREFCLK_GATE_DISABLE__SHIFT 0x3
1567#define DCCG_GATE_DISABLE_CNTL__DACACLK_GATE_DISABLE_MASK 0x10
1568#define DCCG_GATE_DISABLE_CNTL__DACACLK_GATE_DISABLE__SHIFT 0x4
1569#define DCCG_GATE_DISABLE_CNTL__DACBCLK_GATE_DISABLE_MASK 0x20
1570#define DCCG_GATE_DISABLE_CNTL__DACBCLK_GATE_DISABLE__SHIFT 0x5
1571#define DCCG_GATE_DISABLE_CNTL__DVOACLK_GATE_DISABLE_MASK 0x40
1572#define DCCG_GATE_DISABLE_CNTL__DVOACLK_GATE_DISABLE__SHIFT 0x6
1573#define DCCG_GATE_DISABLE_CNTL__DPDBG_CLK_GATE_DISABLE_MASK 0x80
1574#define DCCG_GATE_DISABLE_CNTL__DPDBG_CLK_GATE_DISABLE__SHIFT 0x7
1575#define DCCG_GATE_DISABLE_CNTL__DPREFCLK_R_DCCG_GATE_DISABLE_MASK 0x100
1576#define DCCG_GATE_DISABLE_CNTL__DPREFCLK_R_DCCG_GATE_DISABLE__SHIFT 0x8
1577#define DCCG_GATE_DISABLE_CNTL__AOMCLK0_GATE_DISABLE_MASK 0x20000
1578#define DCCG_GATE_DISABLE_CNTL__AOMCLK0_GATE_DISABLE__SHIFT 0x11
1579#define DCCG_GATE_DISABLE_CNTL__AOMCLK1_GATE_DISABLE_MASK 0x40000
1580#define DCCG_GATE_DISABLE_CNTL__AOMCLK1_GATE_DISABLE__SHIFT 0x12
1581#define DCCG_GATE_DISABLE_CNTL__AOMCLK2_GATE_DISABLE_MASK 0x80000
1582#define DCCG_GATE_DISABLE_CNTL__AOMCLK2_GATE_DISABLE__SHIFT 0x13
1583#define DCCG_GATE_DISABLE_CNTL__AUDIO_DTO2_CLK_GATE_DISABLE_MASK 0x200000
1584#define DCCG_GATE_DISABLE_CNTL__AUDIO_DTO2_CLK_GATE_DISABLE__SHIFT 0x15
1585#define DCCG_GATE_DISABLE_CNTL__DPREFCLK_GTC_GATE_DISABLE_MASK 0x400000
1586#define DCCG_GATE_DISABLE_CNTL__DPREFCLK_GTC_GATE_DISABLE__SHIFT 0x16
1587#define DCCG_GATE_DISABLE_CNTL__UNB_DB_CLK_GATE_DISABLE_MASK 0x800000
1588#define DCCG_GATE_DISABLE_CNTL__UNB_DB_CLK_GATE_DISABLE__SHIFT 0x17
1589#define DCCG_GATE_DISABLE_CNTL__REFCLK_GATE_DISABLE_MASK 0x4000000
1590#define DCCG_GATE_DISABLE_CNTL__REFCLK_GATE_DISABLE__SHIFT 0x1a
1591#define DCCG_GATE_DISABLE_CNTL__REFCLK_R_DIG_GATE_DISABLE_MASK 0x8000000
1592#define DCCG_GATE_DISABLE_CNTL__REFCLK_R_DIG_GATE_DISABLE__SHIFT 0x1b
1593#define DCCG_GATE_DISABLE_CNTL__DSICLK_GATE_DISABLE_MASK 0x10000000
1594#define DCCG_GATE_DISABLE_CNTL__DSICLK_GATE_DISABLE__SHIFT 0x1c
1595#define DCCG_GATE_DISABLE_CNTL__BYTECLK_GATE_DISABLE_MASK 0x20000000
1596#define DCCG_GATE_DISABLE_CNTL__BYTECLK_GATE_DISABLE__SHIFT 0x1d
1597#define DCCG_GATE_DISABLE_CNTL__ESCCLK_GATE_DISABLE_MASK 0x40000000
1598#define DCCG_GATE_DISABLE_CNTL__ESCCLK_GATE_DISABLE__SHIFT 0x1e
1599#define DCCG_GATE_DISABLE_CNTL2__SYMCLKA_FE_GATE_DISABLE_MASK 0x1
1600#define DCCG_GATE_DISABLE_CNTL2__SYMCLKA_FE_GATE_DISABLE__SHIFT 0x0
1601#define DCCG_GATE_DISABLE_CNTL2__SYMCLKB_FE_GATE_DISABLE_MASK 0x2
1602#define DCCG_GATE_DISABLE_CNTL2__SYMCLKB_FE_GATE_DISABLE__SHIFT 0x1
1603#define DCCG_GATE_DISABLE_CNTL2__SYMCLKC_FE_GATE_DISABLE_MASK 0x4
1604#define DCCG_GATE_DISABLE_CNTL2__SYMCLKC_FE_GATE_DISABLE__SHIFT 0x2
1605#define DCCG_GATE_DISABLE_CNTL2__SYMCLKD_FE_GATE_DISABLE_MASK 0x8
1606#define DCCG_GATE_DISABLE_CNTL2__SYMCLKD_FE_GATE_DISABLE__SHIFT 0x3
1607#define DCCG_GATE_DISABLE_CNTL2__SYMCLKE_FE_GATE_DISABLE_MASK 0x10
1608#define DCCG_GATE_DISABLE_CNTL2__SYMCLKE_FE_GATE_DISABLE__SHIFT 0x4
1609#define DCCG_GATE_DISABLE_CNTL2__SYMCLKF_FE_GATE_DISABLE_MASK 0x20
1610#define DCCG_GATE_DISABLE_CNTL2__SYMCLKF_FE_GATE_DISABLE__SHIFT 0x5
1611#define DCCG_GATE_DISABLE_CNTL2__SYMCLKG_FE_GATE_DISABLE_MASK 0x40
1612#define DCCG_GATE_DISABLE_CNTL2__SYMCLKG_FE_GATE_DISABLE__SHIFT 0x6
1613#define DCCG_GATE_DISABLE_CNTL2__SYMCLKLPA_FE_GATE_DISABLE_MASK 0x100
1614#define DCCG_GATE_DISABLE_CNTL2__SYMCLKLPA_FE_GATE_DISABLE__SHIFT 0x8
1615#define DCCG_GATE_DISABLE_CNTL2__SYMCLKLPB_FE_GATE_DISABLE_MASK 0x200
1616#define DCCG_GATE_DISABLE_CNTL2__SYMCLKLPB_FE_GATE_DISABLE__SHIFT 0x9
1617#define DCCG_GATE_DISABLE_CNTL2__SYMCLKA_GATE_DISABLE_MASK 0x10000
1618#define DCCG_GATE_DISABLE_CNTL2__SYMCLKA_GATE_DISABLE__SHIFT 0x10
1619#define DCCG_GATE_DISABLE_CNTL2__SYMCLKB_GATE_DISABLE_MASK 0x20000
1620#define DCCG_GATE_DISABLE_CNTL2__SYMCLKB_GATE_DISABLE__SHIFT 0x11
1621#define DCCG_GATE_DISABLE_CNTL2__SYMCLKC_GATE_DISABLE_MASK 0x40000
1622#define DCCG_GATE_DISABLE_CNTL2__SYMCLKC_GATE_DISABLE__SHIFT 0x12
1623#define DCCG_GATE_DISABLE_CNTL2__SYMCLKD_GATE_DISABLE_MASK 0x80000
1624#define DCCG_GATE_DISABLE_CNTL2__SYMCLKD_GATE_DISABLE__SHIFT 0x13
1625#define DCCG_GATE_DISABLE_CNTL2__SYMCLKE_GATE_DISABLE_MASK 0x100000
1626#define DCCG_GATE_DISABLE_CNTL2__SYMCLKE_GATE_DISABLE__SHIFT 0x14
1627#define DCCG_GATE_DISABLE_CNTL2__SYMCLKF_GATE_DISABLE_MASK 0x200000
1628#define DCCG_GATE_DISABLE_CNTL2__SYMCLKF_GATE_DISABLE__SHIFT 0x15
1629#define DCCG_GATE_DISABLE_CNTL2__SYMCLKG_GATE_DISABLE_MASK 0x400000
1630#define DCCG_GATE_DISABLE_CNTL2__SYMCLKG_GATE_DISABLE__SHIFT 0x16
1631#define DCCG_GATE_DISABLE_CNTL2__SYMCLKLPA_GATE_DISABLE_MASK 0x1000000
1632#define DCCG_GATE_DISABLE_CNTL2__SYMCLKLPA_GATE_DISABLE__SHIFT 0x18
1633#define DCCG_GATE_DISABLE_CNTL2__SYMCLKLPB_GATE_DISABLE_MASK 0x2000000
1634#define DCCG_GATE_DISABLE_CNTL2__SYMCLKLPB_GATE_DISABLE__SHIFT 0x19
1635#define DISPCLK_CGTT_BLK_CTRL_REG__DISPCLK_TURN_ON_DELAY_MASK 0xf
1636#define DISPCLK_CGTT_BLK_CTRL_REG__DISPCLK_TURN_ON_DELAY__SHIFT 0x0
1637#define DISPCLK_CGTT_BLK_CTRL_REG__DISPCLK_TURN_OFF_DELAY_MASK 0xff0
1638#define DISPCLK_CGTT_BLK_CTRL_REG__DISPCLK_TURN_OFF_DELAY__SHIFT 0x4
1639#define SCLK_CGTT_BLK_CTRL_REG__SCLK_TURN_ON_DELAY_MASK 0xf
1640#define SCLK_CGTT_BLK_CTRL_REG__SCLK_TURN_ON_DELAY__SHIFT 0x0
1641#define SCLK_CGTT_BLK_CTRL_REG__SCLK_TURN_OFF_DELAY_MASK 0xff0
1642#define SCLK_CGTT_BLK_CTRL_REG__SCLK_TURN_OFF_DELAY__SHIFT 0x4
1643#define SCLK_CGTT_BLK_CTRL_REG__CGTT_SCLK_OVERRIDE_MASK 0x1000
1644#define SCLK_CGTT_BLK_CTRL_REG__CGTT_SCLK_OVERRIDE__SHIFT 0xc
1645#define DPREFCLK_CGTT_BLK_CTRL_REG__DPREFCLK_TURN_ON_DELAY_MASK 0xf
1646#define DPREFCLK_CGTT_BLK_CTRL_REG__DPREFCLK_TURN_ON_DELAY__SHIFT 0x0
1647#define DPREFCLK_CGTT_BLK_CTRL_REG__DPREFCLK_TURN_OFF_DELAY_MASK 0xff0
1648#define DPREFCLK_CGTT_BLK_CTRL_REG__DPREFCLK_TURN_OFF_DELAY__SHIFT 0x4
1649#define REFCLK_CGTT_BLK_CTRL_REG__REFCLK_TURN_ON_DELAY_MASK 0xf
1650#define REFCLK_CGTT_BLK_CTRL_REG__REFCLK_TURN_ON_DELAY__SHIFT 0x0
1651#define REFCLK_CGTT_BLK_CTRL_REG__REFCLK_TURN_OFF_DELAY_MASK 0xff0
1652#define REFCLK_CGTT_BLK_CTRL_REG__REFCLK_TURN_OFF_DELAY__SHIFT 0x4
1653#define SYMCLK_CGTT_BLK_CTRL_REG__SYMCLK_TURN_ON_DELAY_MASK 0xf
1654#define SYMCLK_CGTT_BLK_CTRL_REG__SYMCLK_TURN_ON_DELAY__SHIFT 0x0
1655#define SYMCLK_CGTT_BLK_CTRL_REG__SYMCLK_TURN_OFF_DELAY_MASK 0xff0
1656#define SYMCLK_CGTT_BLK_CTRL_REG__SYMCLK_TURN_OFF_DELAY__SHIFT 0x4
1657#define DCCG_CAC_STATUS__CAC_STATUS_RDDATA_MASK 0xffffffff
1658#define DCCG_CAC_STATUS__CAC_STATUS_RDDATA__SHIFT 0x0
1659#define PIXCLK0_RESYNC_CNTL__PIXCLK0_RESYNC_ENABLE_MASK 0x1
1660#define PIXCLK0_RESYNC_CNTL__PIXCLK0_RESYNC_ENABLE__SHIFT 0x0
1661#define PIXCLK0_RESYNC_CNTL__DCCG_DEEP_COLOR_CNTL0_MASK 0x30
1662#define PIXCLK0_RESYNC_CNTL__DCCG_DEEP_COLOR_CNTL0__SHIFT 0x4
1663#define PHYPLLA_PIXCLK_RESYNC_CNTL__PHYPLLA_PIXCLK_RESYNC_ENABLE_MASK 0x1
1664#define PHYPLLA_PIXCLK_RESYNC_CNTL__PHYPLLA_PIXCLK_RESYNC_ENABLE__SHIFT 0x0
1665#define PHYPLLA_PIXCLK_RESYNC_CNTL__PHYPLLA_DCCG_DEEP_COLOR_CNTL_MASK 0x30
1666#define PHYPLLA_PIXCLK_RESYNC_CNTL__PHYPLLA_DCCG_DEEP_COLOR_CNTL__SHIFT 0x4
1667#define PHYPLLA_PIXCLK_RESYNC_CNTL__PHYPLLA_PIXCLK_ENABLE_MASK 0x100
1668#define PHYPLLA_PIXCLK_RESYNC_CNTL__PHYPLLA_PIXCLK_ENABLE__SHIFT 0x8
1669#define PHYPLLA_PIXCLK_RESYNC_CNTL__PHYPLLA_PIXCLK_DOUBLE_RATE_ENABLE_MASK 0x200
1670#define PHYPLLA_PIXCLK_RESYNC_CNTL__PHYPLLA_PIXCLK_DOUBLE_RATE_ENABLE__SHIFT 0x9
1671#define PHYPLLB_PIXCLK_RESYNC_CNTL__PHYPLLB_PIXCLK_RESYNC_ENABLE_MASK 0x1
1672#define PHYPLLB_PIXCLK_RESYNC_CNTL__PHYPLLB_PIXCLK_RESYNC_ENABLE__SHIFT 0x0
1673#define PHYPLLB_PIXCLK_RESYNC_CNTL__PHYPLLB_DCCG_DEEP_COLOR_CNTL_MASK 0x30
1674#define PHYPLLB_PIXCLK_RESYNC_CNTL__PHYPLLB_DCCG_DEEP_COLOR_CNTL__SHIFT 0x4
1675#define PHYPLLB_PIXCLK_RESYNC_CNTL__PHYPLLB_PIXCLK_ENABLE_MASK 0x100
1676#define PHYPLLB_PIXCLK_RESYNC_CNTL__PHYPLLB_PIXCLK_ENABLE__SHIFT 0x8
1677#define PHYPLLB_PIXCLK_RESYNC_CNTL__PHYPLLB_PIXCLK_DOUBLE_RATE_ENABLE_MASK 0x200
1678#define PHYPLLB_PIXCLK_RESYNC_CNTL__PHYPLLB_PIXCLK_DOUBLE_RATE_ENABLE__SHIFT 0x9
1679#define PHYPLLC_PIXCLK_RESYNC_CNTL__PHYPLLC_PIXCLK_RESYNC_ENABLE_MASK 0x1
1680#define PHYPLLC_PIXCLK_RESYNC_CNTL__PHYPLLC_PIXCLK_RESYNC_ENABLE__SHIFT 0x0
1681#define PHYPLLC_PIXCLK_RESYNC_CNTL__PHYPLLC_DCCG_DEEP_COLOR_CNTL_MASK 0x30
1682#define PHYPLLC_PIXCLK_RESYNC_CNTL__PHYPLLC_DCCG_DEEP_COLOR_CNTL__SHIFT 0x4
1683#define PHYPLLC_PIXCLK_RESYNC_CNTL__PHYPLLC_PIXCLK_ENABLE_MASK 0x100
1684#define PHYPLLC_PIXCLK_RESYNC_CNTL__PHYPLLC_PIXCLK_ENABLE__SHIFT 0x8
1685#define PHYPLLC_PIXCLK_RESYNC_CNTL__PHYPLLC_PIXCLK_DOUBLE_RATE_ENABLE_MASK 0x200
1686#define PHYPLLC_PIXCLK_RESYNC_CNTL__PHYPLLC_PIXCLK_DOUBLE_RATE_ENABLE__SHIFT 0x9
1687#define PHYPLLD_PIXCLK_RESYNC_CNTL__PHYPLLD_PIXCLK_RESYNC_ENABLE_MASK 0x1
1688#define PHYPLLD_PIXCLK_RESYNC_CNTL__PHYPLLD_PIXCLK_RESYNC_ENABLE__SHIFT 0x0
1689#define PHYPLLD_PIXCLK_RESYNC_CNTL__PHYPLLD_DCCG_DEEP_COLOR_CNTL_MASK 0x30
1690#define PHYPLLD_PIXCLK_RESYNC_CNTL__PHYPLLD_DCCG_DEEP_COLOR_CNTL__SHIFT 0x4
1691#define PHYPLLD_PIXCLK_RESYNC_CNTL__PHYPLLD_PIXCLK_ENABLE_MASK 0x100
1692#define PHYPLLD_PIXCLK_RESYNC_CNTL__PHYPLLD_PIXCLK_ENABLE__SHIFT 0x8
1693#define PHYPLLD_PIXCLK_RESYNC_CNTL__PHYPLLD_PIXCLK_DOUBLE_RATE_ENABLE_MASK 0x200
1694#define PHYPLLD_PIXCLK_RESYNC_CNTL__PHYPLLD_PIXCLK_DOUBLE_RATE_ENABLE__SHIFT 0x9
1695#define PHYPLLE_PIXCLK_RESYNC_CNTL__PHYPLLE_PIXCLK_RESYNC_ENABLE_MASK 0x1
1696#define PHYPLLE_PIXCLK_RESYNC_CNTL__PHYPLLE_PIXCLK_RESYNC_ENABLE__SHIFT 0x0
1697#define PHYPLLE_PIXCLK_RESYNC_CNTL__PHYPLLE_DCCG_DEEP_COLOR_CNTL_MASK 0x30
1698#define PHYPLLE_PIXCLK_RESYNC_CNTL__PHYPLLE_DCCG_DEEP_COLOR_CNTL__SHIFT 0x4
1699#define PHYPLLE_PIXCLK_RESYNC_CNTL__PHYPLLE_PIXCLK_ENABLE_MASK 0x100
1700#define PHYPLLE_PIXCLK_RESYNC_CNTL__PHYPLLE_PIXCLK_ENABLE__SHIFT 0x8
1701#define PHYPLLE_PIXCLK_RESYNC_CNTL__PHYPLLE_PIXCLK_DOUBLE_RATE_ENABLE_MASK 0x200
1702#define PHYPLLE_PIXCLK_RESYNC_CNTL__PHYPLLE_PIXCLK_DOUBLE_RATE_ENABLE__SHIFT 0x9
1703#define PHYPLLF_PIXCLK_RESYNC_CNTL__PHYPLLF_PIXCLK_RESYNC_ENABLE_MASK 0x1
1704#define PHYPLLF_PIXCLK_RESYNC_CNTL__PHYPLLF_PIXCLK_RESYNC_ENABLE__SHIFT 0x0
1705#define PHYPLLF_PIXCLK_RESYNC_CNTL__PHYPLLF_DCCG_DEEP_COLOR_CNTL_MASK 0x30
1706#define PHYPLLF_PIXCLK_RESYNC_CNTL__PHYPLLF_DCCG_DEEP_COLOR_CNTL__SHIFT 0x4
1707#define PHYPLLF_PIXCLK_RESYNC_CNTL__PHYPLLF_PIXCLK_ENABLE_MASK 0x100
1708#define PHYPLLF_PIXCLK_RESYNC_CNTL__PHYPLLF_PIXCLK_ENABLE__SHIFT 0x8
1709#define PHYPLLF_PIXCLK_RESYNC_CNTL__PHYPLLF_PIXCLK_DOUBLE_RATE_ENABLE_MASK 0x200
1710#define PHYPLLF_PIXCLK_RESYNC_CNTL__PHYPLLF_PIXCLK_DOUBLE_RATE_ENABLE__SHIFT 0x9
1711#define MICROSECOND_TIME_BASE_DIV__MICROSECOND_TIME_BASE_DIV_MASK 0x7f
1712#define MICROSECOND_TIME_BASE_DIV__MICROSECOND_TIME_BASE_DIV__SHIFT 0x0
1713#define MICROSECOND_TIME_BASE_DIV__XTAL_REF_DIV_MASK 0x7f00
1714#define MICROSECOND_TIME_BASE_DIV__XTAL_REF_DIV__SHIFT 0x8
1715#define MICROSECOND_TIME_BASE_DIV__XTAL_REF_SEL_MASK 0x10000
1716#define MICROSECOND_TIME_BASE_DIV__XTAL_REF_SEL__SHIFT 0x10
1717#define MICROSECOND_TIME_BASE_DIV__XTAL_REF_CLOCK_SOURCE_SEL_MASK 0x20000
1718#define MICROSECOND_TIME_BASE_DIV__XTAL_REF_CLOCK_SOURCE_SEL__SHIFT 0x11
1719#define MICROSECOND_TIME_BASE_DIV__MICROSECOND_TIME_BASE_CLOCK_SOURCE_SEL_MASK 0x100000
1720#define MICROSECOND_TIME_BASE_DIV__MICROSECOND_TIME_BASE_CLOCK_SOURCE_SEL__SHIFT 0x14
1721#define DCCG_DISP_CNTL_REG__ALLOW_SR_ON_TRANS_REQ_MASK 0x100
1722#define DCCG_DISP_CNTL_REG__ALLOW_SR_ON_TRANS_REQ__SHIFT 0x8
1723#define MILLISECOND_TIME_BASE_DIV__MILLISECOND_TIME_BASE_DIV_MASK 0x1ffff
1724#define MILLISECOND_TIME_BASE_DIV__MILLISECOND_TIME_BASE_DIV__SHIFT 0x0
1725#define MILLISECOND_TIME_BASE_DIV__MILLISECOND_TIME_BASE_CLOCK_SOURCE_SEL_MASK 0x100000
1726#define MILLISECOND_TIME_BASE_DIV__MILLISECOND_TIME_BASE_CLOCK_SOURCE_SEL__SHIFT 0x14
1727#define DISPCLK_FREQ_CHANGE_CNTL__DISPCLK_STEP_DELAY_MASK 0x3fff
1728#define DISPCLK_FREQ_CHANGE_CNTL__DISPCLK_STEP_DELAY__SHIFT 0x0
1729#define DISPCLK_FREQ_CHANGE_CNTL__DISPCLK_STEP_SIZE_MASK 0xf0000
1730#define DISPCLK_FREQ_CHANGE_CNTL__DISPCLK_STEP_SIZE__SHIFT 0x10
1731#define DISPCLK_FREQ_CHANGE_CNTL__DISPCLK_FREQ_RAMP_DONE_MASK 0x100000
1732#define DISPCLK_FREQ_CHANGE_CNTL__DISPCLK_FREQ_RAMP_DONE__SHIFT 0x14
1733#define DISPCLK_FREQ_CHANGE_CNTL__DISPCLK_MAX_ERRDET_CYCLES_MASK 0xe000000
1734#define DISPCLK_FREQ_CHANGE_CNTL__DISPCLK_MAX_ERRDET_CYCLES__SHIFT 0x19
1735#define DISPCLK_FREQ_CHANGE_CNTL__DCCG_FIFO_ERRDET_RESET_MASK 0x10000000
1736#define DISPCLK_FREQ_CHANGE_CNTL__DCCG_FIFO_ERRDET_RESET__SHIFT 0x1c
1737#define DISPCLK_FREQ_CHANGE_CNTL__DCCG_FIFO_ERRDET_STATE_MASK 0x20000000
1738#define DISPCLK_FREQ_CHANGE_CNTL__DCCG_FIFO_ERRDET_STATE__SHIFT 0x1d
1739#define DISPCLK_FREQ_CHANGE_CNTL__DCCG_FIFO_ERRDET_OVR_EN_MASK 0x40000000
1740#define DISPCLK_FREQ_CHANGE_CNTL__DCCG_FIFO_ERRDET_OVR_EN__SHIFT 0x1e
1741#define DISPCLK_FREQ_CHANGE_CNTL__DISPCLK_CHG_FWD_CORR_DISABLE_MASK 0x80000000
1742#define DISPCLK_FREQ_CHANGE_CNTL__DISPCLK_CHG_FWD_CORR_DISABLE__SHIFT 0x1f
1743#define DC_MEM_GLOBAL_PWR_REQ_CNTL__DC_MEM_GLOBAL_PWR_REQ_DIS_MASK 0x1
1744#define DC_MEM_GLOBAL_PWR_REQ_CNTL__DC_MEM_GLOBAL_PWR_REQ_DIS__SHIFT 0x0
1745#define DCCG_PERFMON_CNTL__DCCG_PERF_DISPCLK_ENABLE_MASK 0x1
1746#define DCCG_PERFMON_CNTL__DCCG_PERF_DISPCLK_ENABLE__SHIFT 0x0
1747#define DCCG_PERFMON_CNTL__DCCG_PERF_DPREFCLK_ENABLE_MASK 0x2
1748#define DCCG_PERFMON_CNTL__DCCG_PERF_DPREFCLK_ENABLE__SHIFT 0x1
1749#define DCCG_PERFMON_CNTL__DCCG_PERF_UNIPHYA_PIXCLK_ENABLE_MASK 0x4
1750#define DCCG_PERFMON_CNTL__DCCG_PERF_UNIPHYA_PIXCLK_ENABLE__SHIFT 0x2
1751#define DCCG_PERFMON_CNTL__DCCG_PERF_UNIPHYB_PIXCLK_ENABLE_MASK 0x8
1752#define DCCG_PERFMON_CNTL__DCCG_PERF_UNIPHYB_PIXCLK_ENABLE__SHIFT 0x3
1753#define DCCG_PERFMON_CNTL__DCCG_PERF_PIXCLK0_ENABLE_MASK 0x10
1754#define DCCG_PERFMON_CNTL__DCCG_PERF_PIXCLK0_ENABLE__SHIFT 0x4
1755#define DCCG_PERFMON_CNTL__DCCG_PERF_RUN_MASK 0x20
1756#define DCCG_PERFMON_CNTL__DCCG_PERF_RUN__SHIFT 0x5
1757#define DCCG_PERFMON_CNTL__DCCG_PERF_MODE_VSYNC_MASK 0x40
1758#define DCCG_PERFMON_CNTL__DCCG_PERF_MODE_VSYNC__SHIFT 0x6
1759#define DCCG_PERFMON_CNTL__DCCG_PERF_MODE_HSYNC_MASK 0x80
1760#define DCCG_PERFMON_CNTL__DCCG_PERF_MODE_HSYNC__SHIFT 0x7
1761#define DCCG_PERFMON_CNTL__DCCG_PERF_CRTC_SEL_MASK 0x700
1762#define DCCG_PERFMON_CNTL__DCCG_PERF_CRTC_SEL__SHIFT 0x8
1763#define DCCG_PERFMON_CNTL__DCCG_PERF_XTALIN_PULSE_DIV_MASK 0xfffff800
1764#define DCCG_PERFMON_CNTL__DCCG_PERF_XTALIN_PULSE_DIV__SHIFT 0xb
1765#define DCCG_PERFMON_CNTL2__DCCG_PERF_DSICLK_ENABLE_MASK 0x1
1766#define DCCG_PERFMON_CNTL2__DCCG_PERF_DSICLK_ENABLE__SHIFT 0x0
1767#define DCCG_PERFMON_CNTL2__DCCG_PERF_REFCLK_ENABLE_MASK 0x2
1768#define DCCG_PERFMON_CNTL2__DCCG_PERF_REFCLK_ENABLE__SHIFT 0x1
1769#define DCCG_PERFMON_CNTL2__DCCG_PERF_PIXCLK1_ENABLE_MASK 0x4
1770#define DCCG_PERFMON_CNTL2__DCCG_PERF_PIXCLK1_ENABLE__SHIFT 0x2
1771#define DCCG_PERFMON_CNTL2__DCCG_PERF_PIXCLK2_ENABLE_MASK 0x8
1772#define DCCG_PERFMON_CNTL2__DCCG_PERF_PIXCLK2_ENABLE__SHIFT 0x3
1773#define DCCG_PERFMON_CNTL2__DCCG_PERF_UNIPHYC_PIXCLK_ENABLE_MASK 0x10
1774#define DCCG_PERFMON_CNTL2__DCCG_PERF_UNIPHYC_PIXCLK_ENABLE__SHIFT 0x4
1775#define DCCG_PERFMON_CNTL2__DCCG_PERF_UNIPHYD_PIXCLK_ENABLE_MASK 0x20
1776#define DCCG_PERFMON_CNTL2__DCCG_PERF_UNIPHYD_PIXCLK_ENABLE__SHIFT 0x5
1777#define DCCG_PERFMON_CNTL2__DCCG_PERF_UNIPHYE_PIXCLK_ENABLE_MASK 0x40
1778#define DCCG_PERFMON_CNTL2__DCCG_PERF_UNIPHYE_PIXCLK_ENABLE__SHIFT 0x6
1779#define DCCG_PERFMON_CNTL2__DCCG_PERF_UNIPHYF_PIXCLK_ENABLE_MASK 0x80
1780#define DCCG_PERFMON_CNTL2__DCCG_PERF_UNIPHYF_PIXCLK_ENABLE__SHIFT 0x7
1781#define DCCG_PERFMON_CNTL2__DCCG_PERF_UNIPHYG_PIXCLK_ENABLE_MASK 0x100
1782#define DCCG_PERFMON_CNTL2__DCCG_PERF_UNIPHYG_PIXCLK_ENABLE__SHIFT 0x8
1783#define CRTC0_PIXEL_RATE_CNTL__CRTC0_PIXEL_RATE_SOURCE_MASK 0x3
1784#define CRTC0_PIXEL_RATE_CNTL__CRTC0_PIXEL_RATE_SOURCE__SHIFT 0x0
1785#define CRTC0_PIXEL_RATE_CNTL__DP_DTO0_ENABLE_MASK 0x10
1786#define CRTC0_PIXEL_RATE_CNTL__DP_DTO0_ENABLE__SHIFT 0x4
1787#define CRTC0_PIXEL_RATE_CNTL__DP_DTO0_DS_DISABLE_MASK 0x20
1788#define CRTC0_PIXEL_RATE_CNTL__DP_DTO0_DS_DISABLE__SHIFT 0x5
1789#define CRTC0_PIXEL_RATE_CNTL__CRTC0_ADD_PIXEL_MASK 0x100
1790#define CRTC0_PIXEL_RATE_CNTL__CRTC0_ADD_PIXEL__SHIFT 0x8
1791#define CRTC0_PIXEL_RATE_CNTL__CRTC0_DROP_PIXEL_MASK 0x200
1792#define CRTC0_PIXEL_RATE_CNTL__CRTC0_DROP_PIXEL__SHIFT 0x9
1793#define CRTC0_PIXEL_RATE_CNTL__CRTC0_DISPOUT_HALF_RATE_EN_MASK 0x800
1794#define CRTC0_PIXEL_RATE_CNTL__CRTC0_DISPOUT_HALF_RATE_EN__SHIFT 0xb
1795#define CRTC0_PIXEL_RATE_CNTL__CRTC0_DISPOUT_FIFO_ERROR_MASK 0xc000
1796#define CRTC0_PIXEL_RATE_CNTL__CRTC0_DISPOUT_FIFO_ERROR__SHIFT 0xe
1797#define CRTC0_PIXEL_RATE_CNTL__CRTC0_DISPOUT_ERROR_COUNT_MASK 0xfff0000
1798#define CRTC0_PIXEL_RATE_CNTL__CRTC0_DISPOUT_ERROR_COUNT__SHIFT 0x10
1799#define DP_DTO0_PHASE__DP_DTO0_PHASE_MASK 0xffffffff
1800#define DP_DTO0_PHASE__DP_DTO0_PHASE__SHIFT 0x0
1801#define DP_DTO0_MODULO__DP_DTO0_MODULO_MASK 0xffffffff
1802#define DP_DTO0_MODULO__DP_DTO0_MODULO__SHIFT 0x0
1803#define CRTC0_PHYPLL_PIXEL_RATE_CNTL__CRTC0_PHYPLL_PIXEL_RATE_SOURCE_MASK 0x7
1804#define CRTC0_PHYPLL_PIXEL_RATE_CNTL__CRTC0_PHYPLL_PIXEL_RATE_SOURCE__SHIFT 0x0
1805#define CRTC0_PHYPLL_PIXEL_RATE_CNTL__CRTC0_PIXEL_RATE_PLL_SOURCE_MASK 0x10
1806#define CRTC0_PHYPLL_PIXEL_RATE_CNTL__CRTC0_PIXEL_RATE_PLL_SOURCE__SHIFT 0x4
1807#define CRTC1_PIXEL_RATE_CNTL__CRTC1_PIXEL_RATE_SOURCE_MASK 0x3
1808#define CRTC1_PIXEL_RATE_CNTL__CRTC1_PIXEL_RATE_SOURCE__SHIFT 0x0
1809#define CRTC1_PIXEL_RATE_CNTL__DP_DTO1_ENABLE_MASK 0x10
1810#define CRTC1_PIXEL_RATE_CNTL__DP_DTO1_ENABLE__SHIFT 0x4
1811#define CRTC1_PIXEL_RATE_CNTL__DP_DTO1_DS_DISABLE_MASK 0x20
1812#define CRTC1_PIXEL_RATE_CNTL__DP_DTO1_DS_DISABLE__SHIFT 0x5
1813#define CRTC1_PIXEL_RATE_CNTL__CRTC1_ADD_PIXEL_MASK 0x100
1814#define CRTC1_PIXEL_RATE_CNTL__CRTC1_ADD_PIXEL__SHIFT 0x8
1815#define CRTC1_PIXEL_RATE_CNTL__CRTC1_DROP_PIXEL_MASK 0x200
1816#define CRTC1_PIXEL_RATE_CNTL__CRTC1_DROP_PIXEL__SHIFT 0x9
1817#define CRTC1_PIXEL_RATE_CNTL__CRTC1_DISPOUT_HALF_RATE_EN_MASK 0x800
1818#define CRTC1_PIXEL_RATE_CNTL__CRTC1_DISPOUT_HALF_RATE_EN__SHIFT 0xb
1819#define CRTC1_PIXEL_RATE_CNTL__CRTC1_DISPOUT_FIFO_ERROR_MASK 0xc000
1820#define CRTC1_PIXEL_RATE_CNTL__CRTC1_DISPOUT_FIFO_ERROR__SHIFT 0xe
1821#define CRTC1_PIXEL_RATE_CNTL__CRTC1_DISPOUT_ERROR_COUNT_MASK 0xfff0000
1822#define CRTC1_PIXEL_RATE_CNTL__CRTC1_DISPOUT_ERROR_COUNT__SHIFT 0x10
1823#define DP_DTO1_PHASE__DP_DTO1_PHASE_MASK 0xffffffff
1824#define DP_DTO1_PHASE__DP_DTO1_PHASE__SHIFT 0x0
1825#define DP_DTO1_MODULO__DP_DTO1_MODULO_MASK 0xffffffff
1826#define DP_DTO1_MODULO__DP_DTO1_MODULO__SHIFT 0x0
1827#define CRTC1_PHYPLL_PIXEL_RATE_CNTL__CRTC1_PHYPLL_PIXEL_RATE_SOURCE_MASK 0x7
1828#define CRTC1_PHYPLL_PIXEL_RATE_CNTL__CRTC1_PHYPLL_PIXEL_RATE_SOURCE__SHIFT 0x0
1829#define CRTC1_PHYPLL_PIXEL_RATE_CNTL__CRTC1_PIXEL_RATE_PLL_SOURCE_MASK 0x10
1830#define CRTC1_PHYPLL_PIXEL_RATE_CNTL__CRTC1_PIXEL_RATE_PLL_SOURCE__SHIFT 0x4
1831#define CRTC2_PIXEL_RATE_CNTL__CRTC2_PIXEL_RATE_SOURCE_MASK 0x3
1832#define CRTC2_PIXEL_RATE_CNTL__CRTC2_PIXEL_RATE_SOURCE__SHIFT 0x0
1833#define CRTC2_PIXEL_RATE_CNTL__DP_DTO2_ENABLE_MASK 0x10
1834#define CRTC2_PIXEL_RATE_CNTL__DP_DTO2_ENABLE__SHIFT 0x4
1835#define CRTC2_PIXEL_RATE_CNTL__DP_DTO2_DS_DISABLE_MASK 0x20
1836#define CRTC2_PIXEL_RATE_CNTL__DP_DTO2_DS_DISABLE__SHIFT 0x5
1837#define CRTC2_PIXEL_RATE_CNTL__CRTC2_ADD_PIXEL_MASK 0x100
1838#define CRTC2_PIXEL_RATE_CNTL__CRTC2_ADD_PIXEL__SHIFT 0x8
1839#define CRTC2_PIXEL_RATE_CNTL__CRTC2_DROP_PIXEL_MASK 0x200
1840#define CRTC2_PIXEL_RATE_CNTL__CRTC2_DROP_PIXEL__SHIFT 0x9
1841#define CRTC2_PIXEL_RATE_CNTL__CRTC2_DISPOUT_HALF_RATE_EN_MASK 0x800
1842#define CRTC2_PIXEL_RATE_CNTL__CRTC2_DISPOUT_HALF_RATE_EN__SHIFT 0xb
1843#define CRTC2_PIXEL_RATE_CNTL__CRTC2_DISPOUT_FIFO_ERROR_MASK 0xc000
1844#define CRTC2_PIXEL_RATE_CNTL__CRTC2_DISPOUT_FIFO_ERROR__SHIFT 0xe
1845#define CRTC2_PIXEL_RATE_CNTL__CRTC2_DISPOUT_ERROR_COUNT_MASK 0xfff0000
1846#define CRTC2_PIXEL_RATE_CNTL__CRTC2_DISPOUT_ERROR_COUNT__SHIFT 0x10
1847#define DP_DTO2_PHASE__DP_DTO2_PHASE_MASK 0xffffffff
1848#define DP_DTO2_PHASE__DP_DTO2_PHASE__SHIFT 0x0
1849#define DP_DTO2_MODULO__DP_DTO2_MODULO_MASK 0xffffffff
1850#define DP_DTO2_MODULO__DP_DTO2_MODULO__SHIFT 0x0
1851#define CRTC2_PHYPLL_PIXEL_RATE_CNTL__CRTC2_PHYPLL_PIXEL_RATE_SOURCE_MASK 0x7
1852#define CRTC2_PHYPLL_PIXEL_RATE_CNTL__CRTC2_PHYPLL_PIXEL_RATE_SOURCE__SHIFT 0x0
1853#define CRTC2_PHYPLL_PIXEL_RATE_CNTL__CRTC2_PIXEL_RATE_PLL_SOURCE_MASK 0x10
1854#define CRTC2_PHYPLL_PIXEL_RATE_CNTL__CRTC2_PIXEL_RATE_PLL_SOURCE__SHIFT 0x4
1855#define CRTC3_PIXEL_RATE_CNTL__CRTC3_PIXEL_RATE_SOURCE_MASK 0x3
1856#define CRTC3_PIXEL_RATE_CNTL__CRTC3_PIXEL_RATE_SOURCE__SHIFT 0x0
1857#define CRTC3_PIXEL_RATE_CNTL__DP_DTO3_ENABLE_MASK 0x10
1858#define CRTC3_PIXEL_RATE_CNTL__DP_DTO3_ENABLE__SHIFT 0x4
1859#define CRTC3_PIXEL_RATE_CNTL__DP_DTO3_DS_DISABLE_MASK 0x20
1860#define CRTC3_PIXEL_RATE_CNTL__DP_DTO3_DS_DISABLE__SHIFT 0x5
1861#define CRTC3_PIXEL_RATE_CNTL__CRTC3_ADD_PIXEL_MASK 0x100
1862#define CRTC3_PIXEL_RATE_CNTL__CRTC3_ADD_PIXEL__SHIFT 0x8
1863#define CRTC3_PIXEL_RATE_CNTL__CRTC3_DROP_PIXEL_MASK 0x200
1864#define CRTC3_PIXEL_RATE_CNTL__CRTC3_DROP_PIXEL__SHIFT 0x9
1865#define CRTC3_PIXEL_RATE_CNTL__CRTC3_DISPOUT_HALF_RATE_EN_MASK 0x800
1866#define CRTC3_PIXEL_RATE_CNTL__CRTC3_DISPOUT_HALF_RATE_EN__SHIFT 0xb
1867#define CRTC3_PIXEL_RATE_CNTL__CRTC3_DISPOUT_FIFO_ERROR_MASK 0xc000
1868#define CRTC3_PIXEL_RATE_CNTL__CRTC3_DISPOUT_FIFO_ERROR__SHIFT 0xe
1869#define CRTC3_PIXEL_RATE_CNTL__CRTC3_DISPOUT_ERROR_COUNT_MASK 0xfff0000
1870#define CRTC3_PIXEL_RATE_CNTL__CRTC3_DISPOUT_ERROR_COUNT__SHIFT 0x10
1871#define DP_DTO3_PHASE__DP_DTO3_PHASE_MASK 0xffffffff
1872#define DP_DTO3_PHASE__DP_DTO3_PHASE__SHIFT 0x0
1873#define DP_DTO3_MODULO__DP_DTO3_MODULO_MASK 0xffffffff
1874#define DP_DTO3_MODULO__DP_DTO3_MODULO__SHIFT 0x0
1875#define CRTC3_PHYPLL_PIXEL_RATE_CNTL__CRTC3_PHYPLL_PIXEL_RATE_SOURCE_MASK 0x7
1876#define CRTC3_PHYPLL_PIXEL_RATE_CNTL__CRTC3_PHYPLL_PIXEL_RATE_SOURCE__SHIFT 0x0
1877#define CRTC3_PHYPLL_PIXEL_RATE_CNTL__CRTC3_PIXEL_RATE_PLL_SOURCE_MASK 0x10
1878#define CRTC3_PHYPLL_PIXEL_RATE_CNTL__CRTC3_PIXEL_RATE_PLL_SOURCE__SHIFT 0x4
1879#define CRTC4_PIXEL_RATE_CNTL__CRTC4_PIXEL_RATE_SOURCE_MASK 0x3
1880#define CRTC4_PIXEL_RATE_CNTL__CRTC4_PIXEL_RATE_SOURCE__SHIFT 0x0
1881#define CRTC4_PIXEL_RATE_CNTL__DP_DTO4_ENABLE_MASK 0x10
1882#define CRTC4_PIXEL_RATE_CNTL__DP_DTO4_ENABLE__SHIFT 0x4
1883#define CRTC4_PIXEL_RATE_CNTL__DP_DTO4_DS_DISABLE_MASK 0x20
1884#define CRTC4_PIXEL_RATE_CNTL__DP_DTO4_DS_DISABLE__SHIFT 0x5
1885#define CRTC4_PIXEL_RATE_CNTL__CRTC4_ADD_PIXEL_MASK 0x100
1886#define CRTC4_PIXEL_RATE_CNTL__CRTC4_ADD_PIXEL__SHIFT 0x8
1887#define CRTC4_PIXEL_RATE_CNTL__CRTC4_DROP_PIXEL_MASK 0x200
1888#define CRTC4_PIXEL_RATE_CNTL__CRTC4_DROP_PIXEL__SHIFT 0x9
1889#define CRTC4_PIXEL_RATE_CNTL__CRTC4_DISPOUT_HALF_RATE_EN_MASK 0x800
1890#define CRTC4_PIXEL_RATE_CNTL__CRTC4_DISPOUT_HALF_RATE_EN__SHIFT 0xb
1891#define CRTC4_PIXEL_RATE_CNTL__CRTC4_DISPOUT_FIFO_ERROR_MASK 0xc000
1892#define CRTC4_PIXEL_RATE_CNTL__CRTC4_DISPOUT_FIFO_ERROR__SHIFT 0xe
1893#define CRTC4_PIXEL_RATE_CNTL__CRTC4_DISPOUT_ERROR_COUNT_MASK 0xfff0000
1894#define CRTC4_PIXEL_RATE_CNTL__CRTC4_DISPOUT_ERROR_COUNT__SHIFT 0x10
1895#define DP_DTO4_PHASE__DP_DTO4_PHASE_MASK 0xffffffff
1896#define DP_DTO4_PHASE__DP_DTO4_PHASE__SHIFT 0x0
1897#define DP_DTO4_MODULO__DP_DTO4_MODULO_MASK 0xffffffff
1898#define DP_DTO4_MODULO__DP_DTO4_MODULO__SHIFT 0x0
1899#define CRTC4_PHYPLL_PIXEL_RATE_CNTL__CRTC4_PHYPLL_PIXEL_RATE_SOURCE_MASK 0x7
1900#define CRTC4_PHYPLL_PIXEL_RATE_CNTL__CRTC4_PHYPLL_PIXEL_RATE_SOURCE__SHIFT 0x0
1901#define CRTC4_PHYPLL_PIXEL_RATE_CNTL__CRTC4_PIXEL_RATE_PLL_SOURCE_MASK 0x10
1902#define CRTC4_PHYPLL_PIXEL_RATE_CNTL__CRTC4_PIXEL_RATE_PLL_SOURCE__SHIFT 0x4
1903#define CRTC5_PIXEL_RATE_CNTL__CRTC5_PIXEL_RATE_SOURCE_MASK 0x3
1904#define CRTC5_PIXEL_RATE_CNTL__CRTC5_PIXEL_RATE_SOURCE__SHIFT 0x0
1905#define CRTC5_PIXEL_RATE_CNTL__DP_DTO5_ENABLE_MASK 0x10
1906#define CRTC5_PIXEL_RATE_CNTL__DP_DTO5_ENABLE__SHIFT 0x4
1907#define CRTC5_PIXEL_RATE_CNTL__DP_DTO5_DS_DISABLE_MASK 0x20
1908#define CRTC5_PIXEL_RATE_CNTL__DP_DTO5_DS_DISABLE__SHIFT 0x5
1909#define CRTC5_PIXEL_RATE_CNTL__CRTC5_ADD_PIXEL_MASK 0x100
1910#define CRTC5_PIXEL_RATE_CNTL__CRTC5_ADD_PIXEL__SHIFT 0x8
1911#define CRTC5_PIXEL_RATE_CNTL__CRTC5_DROP_PIXEL_MASK 0x200
1912#define CRTC5_PIXEL_RATE_CNTL__CRTC5_DROP_PIXEL__SHIFT 0x9
1913#define CRTC5_PIXEL_RATE_CNTL__CRTC5_DISPOUT_HALF_RATE_EN_MASK 0x800
1914#define CRTC5_PIXEL_RATE_CNTL__CRTC5_DISPOUT_HALF_RATE_EN__SHIFT 0xb
1915#define CRTC5_PIXEL_RATE_CNTL__CRTC5_DISPOUT_FIFO_ERROR_MASK 0xc000
1916#define CRTC5_PIXEL_RATE_CNTL__CRTC5_DISPOUT_FIFO_ERROR__SHIFT 0xe
1917#define CRTC5_PIXEL_RATE_CNTL__CRTC5_DISPOUT_ERROR_COUNT_MASK 0xfff0000
1918#define CRTC5_PIXEL_RATE_CNTL__CRTC5_DISPOUT_ERROR_COUNT__SHIFT 0x10
1919#define DP_DTO5_PHASE__DP_DTO5_PHASE_MASK 0xffffffff
1920#define DP_DTO5_PHASE__DP_DTO5_PHASE__SHIFT 0x0
1921#define DP_DTO5_MODULO__DP_DTO5_MODULO_MASK 0xffffffff
1922#define DP_DTO5_MODULO__DP_DTO5_MODULO__SHIFT 0x0
1923#define CRTC5_PHYPLL_PIXEL_RATE_CNTL__CRTC5_PHYPLL_PIXEL_RATE_SOURCE_MASK 0x7
1924#define CRTC5_PHYPLL_PIXEL_RATE_CNTL__CRTC5_PHYPLL_PIXEL_RATE_SOURCE__SHIFT 0x0
1925#define CRTC5_PHYPLL_PIXEL_RATE_CNTL__CRTC5_PIXEL_RATE_PLL_SOURCE_MASK 0x10
1926#define CRTC5_PHYPLL_PIXEL_RATE_CNTL__CRTC5_PIXEL_RATE_PLL_SOURCE__SHIFT 0x4
1927#define DCCG_SOFT_RESET__REFCLK_SOFT_RESET_MASK 0x1
1928#define DCCG_SOFT_RESET__REFCLK_SOFT_RESET__SHIFT 0x0
1929#define DCCG_SOFT_RESET__PCIE_REFCLK_SOFT_RESET_MASK 0x2
1930#define DCCG_SOFT_RESET__PCIE_REFCLK_SOFT_RESET__SHIFT 0x1
1931#define DCCG_SOFT_RESET__SOFT_RESET_DVO_MASK 0x4
1932#define DCCG_SOFT_RESET__SOFT_RESET_DVO__SHIFT 0x2
1933#define DCCG_SOFT_RESET__DVO_ENABLE_RST_MASK 0x8
1934#define DCCG_SOFT_RESET__DVO_ENABLE_RST__SHIFT 0x3
1935#define DCCG_SOFT_RESET__AUDIO_DTO2_CLK_SOFT_RESET_MASK 0x10
1936#define DCCG_SOFT_RESET__AUDIO_DTO2_CLK_SOFT_RESET__SHIFT 0x4
1937#define DCCG_SOFT_RESET__DPREFCLK_SOFT_RESET_MASK 0x100
1938#define DCCG_SOFT_RESET__DPREFCLK_SOFT_RESET__SHIFT 0x8
1939#define DCCG_SOFT_RESET__AMCLK0_SOFT_RESET_MASK 0x1000
1940#define DCCG_SOFT_RESET__AMCLK0_SOFT_RESET__SHIFT 0xc
1941#define DCCG_SOFT_RESET__AMCLK1_SOFT_RESET_MASK 0x2000
1942#define DCCG_SOFT_RESET__AMCLK1_SOFT_RESET__SHIFT 0xd
1943#define DCCG_SOFT_RESET__P0PLL_CFG_IF_SOFT_RESET_MASK 0x4000
1944#define DCCG_SOFT_RESET__P0PLL_CFG_IF_SOFT_RESET__SHIFT 0xe
1945#define DCCG_SOFT_RESET__P1PLL_CFG_IF_SOFT_RESET_MASK 0x8000
1946#define DCCG_SOFT_RESET__P1PLL_CFG_IF_SOFT_RESET__SHIFT 0xf
1947#define DCCG_SOFT_RESET__P2PLL_CFG_IF_SOFT_RESET_MASK 0x10000
1948#define DCCG_SOFT_RESET__P2PLL_CFG_IF_SOFT_RESET__SHIFT 0x10
1949#define DCCG_SOFT_RESET__A0PLL_CFG_IF_SOFT_RESET_MASK 0x20000
1950#define DCCG_SOFT_RESET__A0PLL_CFG_IF_SOFT_RESET__SHIFT 0x11
1951#define DCCG_SOFT_RESET__A1PLL_CFG_IF_SOFT_RESET_MASK 0x40000
1952#define DCCG_SOFT_RESET__A1PLL_CFG_IF_SOFT_RESET__SHIFT 0x12
1953#define DCCG_SOFT_RESET__C0PLL_CFG_IF_SOFT_RESET_MASK 0x80000
1954#define DCCG_SOFT_RESET__C0PLL_CFG_IF_SOFT_RESET__SHIFT 0x13
1955#define DCCG_SOFT_RESET__C1PLL_CFG_IF_SOFT_RESET_MASK 0x100000
1956#define DCCG_SOFT_RESET__C1PLL_CFG_IF_SOFT_RESET__SHIFT 0x14
1957#define DCCG_SOFT_RESET__C2PLL_CFG_IF_SOFT_RESET_MASK 0x200000
1958#define DCCG_SOFT_RESET__C2PLL_CFG_IF_SOFT_RESET__SHIFT 0x15
1959#define SYMCLKA_CLOCK_ENABLE__SYMCLKA_CLOCK_ENABLE_MASK 0x1
1960#define SYMCLKA_CLOCK_ENABLE__SYMCLKA_CLOCK_ENABLE__SHIFT 0x0
1961#define SYMCLKA_CLOCK_ENABLE__SYMCLKA_FE_FORCE_EN_MASK 0x10
1962#define SYMCLKA_CLOCK_ENABLE__SYMCLKA_FE_FORCE_EN__SHIFT 0x4
1963#define SYMCLKA_CLOCK_ENABLE__SYMCLKA_FE_FORCE_SRC_MASK 0x700
1964#define SYMCLKA_CLOCK_ENABLE__SYMCLKA_FE_FORCE_SRC__SHIFT 0x8
1965#define SYMCLKB_CLOCK_ENABLE__SYMCLKB_CLOCK_ENABLE_MASK 0x1
1966#define SYMCLKB_CLOCK_ENABLE__SYMCLKB_CLOCK_ENABLE__SHIFT 0x0
1967#define SYMCLKB_CLOCK_ENABLE__SYMCLKB_FE_FORCE_EN_MASK 0x10
1968#define SYMCLKB_CLOCK_ENABLE__SYMCLKB_FE_FORCE_EN__SHIFT 0x4
1969#define SYMCLKB_CLOCK_ENABLE__SYMCLKB_FE_FORCE_SRC_MASK 0x700
1970#define SYMCLKB_CLOCK_ENABLE__SYMCLKB_FE_FORCE_SRC__SHIFT 0x8
1971#define SYMCLKC_CLOCK_ENABLE__SYMCLKC_CLOCK_ENABLE_MASK 0x1
1972#define SYMCLKC_CLOCK_ENABLE__SYMCLKC_CLOCK_ENABLE__SHIFT 0x0
1973#define SYMCLKC_CLOCK_ENABLE__SYMCLKC_FE_FORCE_EN_MASK 0x10
1974#define SYMCLKC_CLOCK_ENABLE__SYMCLKC_FE_FORCE_EN__SHIFT 0x4
1975#define SYMCLKC_CLOCK_ENABLE__SYMCLKC_FE_FORCE_SRC_MASK 0x700
1976#define SYMCLKC_CLOCK_ENABLE__SYMCLKC_FE_FORCE_SRC__SHIFT 0x8
1977#define SYMCLKD_CLOCK_ENABLE__SYMCLKD_CLOCK_ENABLE_MASK 0x1
1978#define SYMCLKD_CLOCK_ENABLE__SYMCLKD_CLOCK_ENABLE__SHIFT 0x0
1979#define SYMCLKD_CLOCK_ENABLE__SYMCLKD_FE_FORCE_EN_MASK 0x10
1980#define SYMCLKD_CLOCK_ENABLE__SYMCLKD_FE_FORCE_EN__SHIFT 0x4
1981#define SYMCLKD_CLOCK_ENABLE__SYMCLKD_FE_FORCE_SRC_MASK 0x700
1982#define SYMCLKD_CLOCK_ENABLE__SYMCLKD_FE_FORCE_SRC__SHIFT 0x8
1983#define SYMCLKE_CLOCK_ENABLE__SYMCLKE_CLOCK_ENABLE_MASK 0x1
1984#define SYMCLKE_CLOCK_ENABLE__SYMCLKE_CLOCK_ENABLE__SHIFT 0x0
1985#define SYMCLKE_CLOCK_ENABLE__SYMCLKE_FE_FORCE_EN_MASK 0x10
1986#define SYMCLKE_CLOCK_ENABLE__SYMCLKE_FE_FORCE_EN__SHIFT 0x4
1987#define SYMCLKE_CLOCK_ENABLE__SYMCLKE_FE_FORCE_SRC_MASK 0x700
1988#define SYMCLKE_CLOCK_ENABLE__SYMCLKE_FE_FORCE_SRC__SHIFT 0x8
1989#define SYMCLKF_CLOCK_ENABLE__SYMCLKF_CLOCK_ENABLE_MASK 0x1
1990#define SYMCLKF_CLOCK_ENABLE__SYMCLKF_CLOCK_ENABLE__SHIFT 0x0
1991#define SYMCLKF_CLOCK_ENABLE__SYMCLKF_FE_FORCE_EN_MASK 0x10
1992#define SYMCLKF_CLOCK_ENABLE__SYMCLKF_FE_FORCE_EN__SHIFT 0x4
1993#define SYMCLKF_CLOCK_ENABLE__SYMCLKF_FE_FORCE_SRC_MASK 0x700
1994#define SYMCLKF_CLOCK_ENABLE__SYMCLKF_FE_FORCE_SRC__SHIFT 0x8
1995#define DPDBG_CLK_FORCE_CONTROL__DPDBG_CLK_FORCE_EN_MASK 0x10
1996#define DPDBG_CLK_FORCE_CONTROL__DPDBG_CLK_FORCE_EN__SHIFT 0x4
1997#define DPDBG_CLK_FORCE_CONTROL__DPDBG_CLK_FORCE_SRC_MASK 0x700
1998#define DPDBG_CLK_FORCE_CONTROL__DPDBG_CLK_FORCE_SRC__SHIFT 0x8
1999#define DCCG_AUDIO_DTO_SOURCE__DCCG_AUDIO_DTO0_SOURCE_SEL_MASK 0x7
2000#define DCCG_AUDIO_DTO_SOURCE__DCCG_AUDIO_DTO0_SOURCE_SEL__SHIFT 0x0
2001#define DCCG_AUDIO_DTO_SOURCE__DCCG_AUDIO_DTO_SEL_MASK 0x30
2002#define DCCG_AUDIO_DTO_SOURCE__DCCG_AUDIO_DTO_SEL__SHIFT 0x4
2003#define DCCG_AUDIO_DTO_SOURCE__DCCG_AUDIO_DTO2_SOURCE_SEL_MASK 0x3000
2004#define DCCG_AUDIO_DTO_SOURCE__DCCG_AUDIO_DTO2_SOURCE_SEL__SHIFT 0xc
2005#define DCCG_AUDIO_DTO_SOURCE__DCCG_AUDIO_DTO2_CLOCK_EN_MASK 0x10000
2006#define DCCG_AUDIO_DTO_SOURCE__DCCG_AUDIO_DTO2_CLOCK_EN__SHIFT 0x10
2007#define DCCG_AUDIO_DTO_SOURCE__DCCG_AUDIO_DTO2_USE_512FBR_DTO_MASK 0x100000
2008#define DCCG_AUDIO_DTO_SOURCE__DCCG_AUDIO_DTO2_USE_512FBR_DTO__SHIFT 0x14
2009#define DCCG_AUDIO_DTO_SOURCE__DCCG_AUDIO_DTO0_USE_512FBR_DTO_MASK 0x1000000
2010#define DCCG_AUDIO_DTO_SOURCE__DCCG_AUDIO_DTO0_USE_512FBR_DTO__SHIFT 0x18
2011#define DCCG_AUDIO_DTO_SOURCE__DCCG_AUDIO_DTO1_USE_512FBR_DTO_MASK 0x10000000
2012#define DCCG_AUDIO_DTO_SOURCE__DCCG_AUDIO_DTO1_USE_512FBR_DTO__SHIFT 0x1c
2013#define DCCG_AUDIO_DTO0_PHASE__DCCG_AUDIO_DTO0_PHASE_MASK 0xffffffff
2014#define DCCG_AUDIO_DTO0_PHASE__DCCG_AUDIO_DTO0_PHASE__SHIFT 0x0
2015#define DCCG_AUDIO_DTO0_MODULE__DCCG_AUDIO_DTO0_MODULE_MASK 0xffffffff
2016#define DCCG_AUDIO_DTO0_MODULE__DCCG_AUDIO_DTO0_MODULE__SHIFT 0x0
2017#define DCCG_AUDIO_DTO1_PHASE__DCCG_AUDIO_DTO1_PHASE_MASK 0xffffffff
2018#define DCCG_AUDIO_DTO1_PHASE__DCCG_AUDIO_DTO1_PHASE__SHIFT 0x0
2019#define DCCG_AUDIO_DTO1_MODULE__DCCG_AUDIO_DTO1_MODULE_MASK 0xffffffff
2020#define DCCG_AUDIO_DTO1_MODULE__DCCG_AUDIO_DTO1_MODULE__SHIFT 0x0
2021#define DCCG_TEST_DEBUG_INDEX__DCCG_TEST_DEBUG_INDEX_MASK 0xff
2022#define DCCG_TEST_DEBUG_INDEX__DCCG_TEST_DEBUG_INDEX__SHIFT 0x0
2023#define DCCG_TEST_DEBUG_INDEX__DCCG_TEST_DEBUG_WRITE_EN_MASK 0x100
2024#define DCCG_TEST_DEBUG_INDEX__DCCG_TEST_DEBUG_WRITE_EN__SHIFT 0x8
2025#define DCCG_TEST_DEBUG_DATA__DCCG_TEST_DEBUG_DATA_MASK 0xffffffff
2026#define DCCG_TEST_DEBUG_DATA__DCCG_TEST_DEBUG_DATA__SHIFT 0x0
2027#define DCCG_TEST_CLK_SEL__DCCG_TEST_CLK_GENERICA_SEL_MASK 0x1ff
2028#define DCCG_TEST_CLK_SEL__DCCG_TEST_CLK_GENERICA_SEL__SHIFT 0x0
2029#define DCCG_TEST_CLK_SEL__DCCG_TEST_CLK_GENERICA_INV_MASK 0x1000
2030#define DCCG_TEST_CLK_SEL__DCCG_TEST_CLK_GENERICA_INV__SHIFT 0xc
2031#define DCCG_TEST_CLK_SEL__DCCG_TEST_CLK_GENERICB_SEL_MASK 0x1ff0000
2032#define DCCG_TEST_CLK_SEL__DCCG_TEST_CLK_GENERICB_SEL__SHIFT 0x10
2033#define DCCG_TEST_CLK_SEL__DCCG_TEST_CLK_GENERICB_INV_MASK 0x10000000
2034#define DCCG_TEST_CLK_SEL__DCCG_TEST_CLK_GENERICB_INV__SHIFT 0x1c
2035#define CPLL_MACRO_CNTL_RESERVED0__CPLL_MACRO_CNTL_RESERVED_MASK 0xffffffff
2036#define CPLL_MACRO_CNTL_RESERVED0__CPLL_MACRO_CNTL_RESERVED__SHIFT 0x0
2037#define CPLL_MACRO_CNTL_RESERVED1__CPLL_MACRO_CNTL_RESERVED_MASK 0xffffffff
2038#define CPLL_MACRO_CNTL_RESERVED1__CPLL_MACRO_CNTL_RESERVED__SHIFT 0x0
2039#define CPLL_MACRO_CNTL_RESERVED2__CPLL_MACRO_CNTL_RESERVED_MASK 0xffffffff
2040#define CPLL_MACRO_CNTL_RESERVED2__CPLL_MACRO_CNTL_RESERVED__SHIFT 0x0
2041#define CPLL_MACRO_CNTL_RESERVED3__CPLL_MACRO_CNTL_RESERVED_MASK 0xffffffff
2042#define CPLL_MACRO_CNTL_RESERVED3__CPLL_MACRO_CNTL_RESERVED__SHIFT 0x0
2043#define CPLL_MACRO_CNTL_RESERVED4__CPLL_MACRO_CNTL_RESERVED_MASK 0xffffffff
2044#define CPLL_MACRO_CNTL_RESERVED4__CPLL_MACRO_CNTL_RESERVED__SHIFT 0x0
2045#define CPLL_MACRO_CNTL_RESERVED5__CPLL_MACRO_CNTL_RESERVED_MASK 0xffffffff
2046#define CPLL_MACRO_CNTL_RESERVED5__CPLL_MACRO_CNTL_RESERVED__SHIFT 0x0
2047#define CPLL_MACRO_CNTL_RESERVED6__CPLL_MACRO_CNTL_RESERVED_MASK 0xffffffff
2048#define CPLL_MACRO_CNTL_RESERVED6__CPLL_MACRO_CNTL_RESERVED__SHIFT 0x0
2049#define CPLL_MACRO_CNTL_RESERVED7__CPLL_MACRO_CNTL_RESERVED_MASK 0xffffffff
2050#define CPLL_MACRO_CNTL_RESERVED7__CPLL_MACRO_CNTL_RESERVED__SHIFT 0x0
2051#define CPLL_MACRO_CNTL_RESERVED8__CPLL_MACRO_CNTL_RESERVED_MASK 0xffffffff
2052#define CPLL_MACRO_CNTL_RESERVED8__CPLL_MACRO_CNTL_RESERVED__SHIFT 0x0
2053#define CPLL_MACRO_CNTL_RESERVED9__CPLL_MACRO_CNTL_RESERVED_MASK 0xffffffff
2054#define CPLL_MACRO_CNTL_RESERVED9__CPLL_MACRO_CNTL_RESERVED__SHIFT 0x0
2055#define CPLL_MACRO_CNTL_RESERVED10__CPLL_MACRO_CNTL_RESERVED_MASK 0xffffffff
2056#define CPLL_MACRO_CNTL_RESERVED10__CPLL_MACRO_CNTL_RESERVED__SHIFT 0x0
2057#define CPLL_MACRO_CNTL_RESERVED11__CPLL_MACRO_CNTL_RESERVED_MASK 0xffffffff
2058#define CPLL_MACRO_CNTL_RESERVED11__CPLL_MACRO_CNTL_RESERVED__SHIFT 0x0
2059#define PLL_MACRO_CNTL_RESERVED0__PLL_MACRO_CNTL_RESERVED_MASK 0xffffffff
2060#define PLL_MACRO_CNTL_RESERVED0__PLL_MACRO_CNTL_RESERVED__SHIFT 0x0
2061#define PLL_MACRO_CNTL_RESERVED1__PLL_MACRO_CNTL_RESERVED_MASK 0xffffffff
2062#define PLL_MACRO_CNTL_RESERVED1__PLL_MACRO_CNTL_RESERVED__SHIFT 0x0
2063#define PLL_MACRO_CNTL_RESERVED2__PLL_MACRO_CNTL_RESERVED_MASK 0xffffffff
2064#define PLL_MACRO_CNTL_RESERVED2__PLL_MACRO_CNTL_RESERVED__SHIFT 0x0
2065#define PLL_MACRO_CNTL_RESERVED3__PLL_MACRO_CNTL_RESERVED_MASK 0xffffffff
2066#define PLL_MACRO_CNTL_RESERVED3__PLL_MACRO_CNTL_RESERVED__SHIFT 0x0
2067#define PLL_MACRO_CNTL_RESERVED4__PLL_MACRO_CNTL_RESERVED_MASK 0xffffffff
2068#define PLL_MACRO_CNTL_RESERVED4__PLL_MACRO_CNTL_RESERVED__SHIFT 0x0
2069#define PLL_MACRO_CNTL_RESERVED5__PLL_MACRO_CNTL_RESERVED_MASK 0xffffffff
2070#define PLL_MACRO_CNTL_RESERVED5__PLL_MACRO_CNTL_RESERVED__SHIFT 0x0
2071#define PLL_MACRO_CNTL_RESERVED6__PLL_MACRO_CNTL_RESERVED_MASK 0xffffffff
2072#define PLL_MACRO_CNTL_RESERVED6__PLL_MACRO_CNTL_RESERVED__SHIFT 0x0
2073#define PLL_MACRO_CNTL_RESERVED7__PLL_MACRO_CNTL_RESERVED_MASK 0xffffffff
2074#define PLL_MACRO_CNTL_RESERVED7__PLL_MACRO_CNTL_RESERVED__SHIFT 0x0
2075#define PLL_MACRO_CNTL_RESERVED8__PLL_MACRO_CNTL_RESERVED_MASK 0xffffffff
2076#define PLL_MACRO_CNTL_RESERVED8__PLL_MACRO_CNTL_RESERVED__SHIFT 0x0
2077#define PLL_MACRO_CNTL_RESERVED9__PLL_MACRO_CNTL_RESERVED_MASK 0xffffffff
2078#define PLL_MACRO_CNTL_RESERVED9__PLL_MACRO_CNTL_RESERVED__SHIFT 0x0
2079#define PLL_MACRO_CNTL_RESERVED10__PLL_MACRO_CNTL_RESERVED_MASK 0xffffffff
2080#define PLL_MACRO_CNTL_RESERVED10__PLL_MACRO_CNTL_RESERVED__SHIFT 0x0
2081#define PLL_MACRO_CNTL_RESERVED11__PLL_MACRO_CNTL_RESERVED_MASK 0xffffffff
2082#define PLL_MACRO_CNTL_RESERVED11__PLL_MACRO_CNTL_RESERVED__SHIFT 0x0
2083#define PLL_MACRO_CNTL_RESERVED12__PLL_MACRO_CNTL_RESERVED_MASK 0xffffffff
2084#define PLL_MACRO_CNTL_RESERVED12__PLL_MACRO_CNTL_RESERVED__SHIFT 0x0
2085#define PLL_MACRO_CNTL_RESERVED13__PLL_MACRO_CNTL_RESERVED_MASK 0xffffffff
2086#define PLL_MACRO_CNTL_RESERVED13__PLL_MACRO_CNTL_RESERVED__SHIFT 0x0
2087#define PLL_MACRO_CNTL_RESERVED14__PLL_MACRO_CNTL_RESERVED_MASK 0xffffffff
2088#define PLL_MACRO_CNTL_RESERVED14__PLL_MACRO_CNTL_RESERVED__SHIFT 0x0
2089#define PLL_MACRO_CNTL_RESERVED15__PLL_MACRO_CNTL_RESERVED_MASK 0xffffffff
2090#define PLL_MACRO_CNTL_RESERVED15__PLL_MACRO_CNTL_RESERVED__SHIFT 0x0
2091#define PLL_MACRO_CNTL_RESERVED16__PLL_MACRO_CNTL_RESERVED_MASK 0xffffffff
2092#define PLL_MACRO_CNTL_RESERVED16__PLL_MACRO_CNTL_RESERVED__SHIFT 0x0
2093#define PLL_MACRO_CNTL_RESERVED17__PLL_MACRO_CNTL_RESERVED_MASK 0xffffffff
2094#define PLL_MACRO_CNTL_RESERVED17__PLL_MACRO_CNTL_RESERVED__SHIFT 0x0
2095#define PLL_MACRO_CNTL_RESERVED18__PLL_MACRO_CNTL_RESERVED_MASK 0xffffffff
2096#define PLL_MACRO_CNTL_RESERVED18__PLL_MACRO_CNTL_RESERVED__SHIFT 0x0
2097#define PLL_MACRO_CNTL_RESERVED19__PLL_MACRO_CNTL_RESERVED_MASK 0xffffffff
2098#define PLL_MACRO_CNTL_RESERVED19__PLL_MACRO_CNTL_RESERVED__SHIFT 0x0
2099#define PLL_MACRO_CNTL_RESERVED20__PLL_MACRO_CNTL_RESERVED_MASK 0xffffffff
2100#define PLL_MACRO_CNTL_RESERVED20__PLL_MACRO_CNTL_RESERVED__SHIFT 0x0
2101#define PLL_MACRO_CNTL_RESERVED21__PLL_MACRO_CNTL_RESERVED_MASK 0xffffffff
2102#define PLL_MACRO_CNTL_RESERVED21__PLL_MACRO_CNTL_RESERVED__SHIFT 0x0
2103#define PLL_MACRO_CNTL_RESERVED22__PLL_MACRO_CNTL_RESERVED_MASK 0xffffffff
2104#define PLL_MACRO_CNTL_RESERVED22__PLL_MACRO_CNTL_RESERVED__SHIFT 0x0
2105#define PLL_MACRO_CNTL_RESERVED23__PLL_MACRO_CNTL_RESERVED_MASK 0xffffffff
2106#define PLL_MACRO_CNTL_RESERVED23__PLL_MACRO_CNTL_RESERVED__SHIFT 0x0
2107#define PLL_MACRO_CNTL_RESERVED24__PLL_MACRO_CNTL_RESERVED_MASK 0xffffffff
2108#define PLL_MACRO_CNTL_RESERVED24__PLL_MACRO_CNTL_RESERVED__SHIFT 0x0
2109#define PLL_MACRO_CNTL_RESERVED25__PLL_MACRO_CNTL_RESERVED_MASK 0xffffffff
2110#define PLL_MACRO_CNTL_RESERVED25__PLL_MACRO_CNTL_RESERVED__SHIFT 0x0
2111#define PLL_MACRO_CNTL_RESERVED26__PLL_MACRO_CNTL_RESERVED_MASK 0xffffffff
2112#define PLL_MACRO_CNTL_RESERVED26__PLL_MACRO_CNTL_RESERVED__SHIFT 0x0
2113#define PLL_MACRO_CNTL_RESERVED27__PLL_MACRO_CNTL_RESERVED_MASK 0xffffffff
2114#define PLL_MACRO_CNTL_RESERVED27__PLL_MACRO_CNTL_RESERVED__SHIFT 0x0
2115#define PLL_MACRO_CNTL_RESERVED28__PLL_MACRO_CNTL_RESERVED_MASK 0xffffffff
2116#define PLL_MACRO_CNTL_RESERVED28__PLL_MACRO_CNTL_RESERVED__SHIFT 0x0
2117#define PLL_MACRO_CNTL_RESERVED29__PLL_MACRO_CNTL_RESERVED_MASK 0xffffffff
2118#define PLL_MACRO_CNTL_RESERVED29__PLL_MACRO_CNTL_RESERVED__SHIFT 0x0
2119#define PLL_MACRO_CNTL_RESERVED30__PLL_MACRO_CNTL_RESERVED_MASK 0xffffffff
2120#define PLL_MACRO_CNTL_RESERVED30__PLL_MACRO_CNTL_RESERVED__SHIFT 0x0
2121#define PLL_MACRO_CNTL_RESERVED31__PLL_MACRO_CNTL_RESERVED_MASK 0xffffffff
2122#define PLL_MACRO_CNTL_RESERVED31__PLL_MACRO_CNTL_RESERVED__SHIFT 0x0
2123#define PLL_MACRO_CNTL_RESERVED32__PLL_MACRO_CNTL_RESERVED_MASK 0xffffffff
2124#define PLL_MACRO_CNTL_RESERVED32__PLL_MACRO_CNTL_RESERVED__SHIFT 0x0
2125#define PLL_MACRO_CNTL_RESERVED33__PLL_MACRO_CNTL_RESERVED_MASK 0xffffffff
2126#define PLL_MACRO_CNTL_RESERVED33__PLL_MACRO_CNTL_RESERVED__SHIFT 0x0
2127#define PLL_MACRO_CNTL_RESERVED34__PLL_MACRO_CNTL_RESERVED_MASK 0xffffffff
2128#define PLL_MACRO_CNTL_RESERVED34__PLL_MACRO_CNTL_RESERVED__SHIFT 0x0
2129#define PLL_MACRO_CNTL_RESERVED35__PLL_MACRO_CNTL_RESERVED_MASK 0xffffffff
2130#define PLL_MACRO_CNTL_RESERVED35__PLL_MACRO_CNTL_RESERVED__SHIFT 0x0
2131#define PLL_MACRO_CNTL_RESERVED36__PLL_MACRO_CNTL_RESERVED_MASK 0xffffffff
2132#define PLL_MACRO_CNTL_RESERVED36__PLL_MACRO_CNTL_RESERVED__SHIFT 0x0
2133#define PLL_MACRO_CNTL_RESERVED37__PLL_MACRO_CNTL_RESERVED_MASK 0xffffffff
2134#define PLL_MACRO_CNTL_RESERVED37__PLL_MACRO_CNTL_RESERVED__SHIFT 0x0
2135#define PLL_MACRO_CNTL_RESERVED38__PLL_MACRO_CNTL_RESERVED_MASK 0xffffffff
2136#define PLL_MACRO_CNTL_RESERVED38__PLL_MACRO_CNTL_RESERVED__SHIFT 0x0
2137#define PLL_MACRO_CNTL_RESERVED39__PLL_MACRO_CNTL_RESERVED_MASK 0xffffffff
2138#define PLL_MACRO_CNTL_RESERVED39__PLL_MACRO_CNTL_RESERVED__SHIFT 0x0
2139#define PLL_MACRO_CNTL_RESERVED40__PLL_MACRO_CNTL_RESERVED_MASK 0xffffffff
2140#define PLL_MACRO_CNTL_RESERVED40__PLL_MACRO_CNTL_RESERVED__SHIFT 0x0
2141#define PLL_MACRO_CNTL_RESERVED41__PLL_MACRO_CNTL_RESERVED_MASK 0xffffffff
2142#define PLL_MACRO_CNTL_RESERVED41__PLL_MACRO_CNTL_RESERVED__SHIFT 0x0
2143#define DENTIST_DISPCLK_CNTL__DENTIST_DISPCLK_WDIVIDER_MASK 0x7f
2144#define DENTIST_DISPCLK_CNTL__DENTIST_DISPCLK_WDIVIDER__SHIFT 0x0
2145#define DENTIST_DISPCLK_CNTL__DENTIST_DISPCLK_RDIVIDER_MASK 0x7f00
2146#define DENTIST_DISPCLK_CNTL__DENTIST_DISPCLK_RDIVIDER__SHIFT 0x8
2147#define DENTIST_DISPCLK_CNTL__DENTIST_DISPCLK_CHG_MODE_MASK 0x18000
2148#define DENTIST_DISPCLK_CNTL__DENTIST_DISPCLK_CHG_MODE__SHIFT 0xf
2149#define DENTIST_DISPCLK_CNTL__DENTIST_DISPCLK_CHGTOG_MASK 0x20000
2150#define DENTIST_DISPCLK_CNTL__DENTIST_DISPCLK_CHGTOG__SHIFT 0x11
2151#define DENTIST_DISPCLK_CNTL__DENTIST_DISPCLK_DONETOG_MASK 0x40000
2152#define DENTIST_DISPCLK_CNTL__DENTIST_DISPCLK_DONETOG__SHIFT 0x12
2153#define DENTIST_DISPCLK_CNTL__DENTIST_DISPCLK_CHG_DONE_MASK 0x80000
2154#define DENTIST_DISPCLK_CNTL__DENTIST_DISPCLK_CHG_DONE__SHIFT 0x13
2155#define DENTIST_DISPCLK_CNTL__DENTIST_DPREFCLK_CHG_DONE_MASK 0x100000
2156#define DENTIST_DISPCLK_CNTL__DENTIST_DPREFCLK_CHG_DONE__SHIFT 0x14
2157#define DENTIST_DISPCLK_CNTL__DENTIST_DPREFCLK_CHGTOG_MASK 0x200000
2158#define DENTIST_DISPCLK_CNTL__DENTIST_DPREFCLK_CHGTOG__SHIFT 0x15
2159#define DENTIST_DISPCLK_CNTL__DENTIST_DPREFCLK_DONETOG_MASK 0x400000
2160#define DENTIST_DISPCLK_CNTL__DENTIST_DPREFCLK_DONETOG__SHIFT 0x16
2161#define DENTIST_DISPCLK_CNTL__DENTIST_DPREFCLK_WDIVIDER_MASK 0x7f000000
2162#define DENTIST_DISPCLK_CNTL__DENTIST_DPREFCLK_WDIVIDER__SHIFT 0x18
2163#define DCDEBUG_BUS_CLK1_SEL__DCDEBUG_BUS_CLK1_SEL_MASK 0xffffffff
2164#define DCDEBUG_BUS_CLK1_SEL__DCDEBUG_BUS_CLK1_SEL__SHIFT 0x0
2165#define DCDEBUG_BUS_CLK2_SEL__DCDEBUG_BUS_CLK2_SEL_MASK 0xffffffff
2166#define DCDEBUG_BUS_CLK2_SEL__DCDEBUG_BUS_CLK2_SEL__SHIFT 0x0
2167#define DCDEBUG_BUS_CLK3_SEL__DCDEBUG_BUS_CLK3_SEL_MASK 0xffffffff
2168#define DCDEBUG_BUS_CLK3_SEL__DCDEBUG_BUS_CLK3_SEL__SHIFT 0x0
2169#define DCDEBUG_BUS_CLK4_SEL__DCDEBUG_BUS_CLK4_SEL_MASK 0xffffffff
2170#define DCDEBUG_BUS_CLK4_SEL__DCDEBUG_BUS_CLK4_SEL__SHIFT 0x0
2171#define DCDEBUG_BUS_CLK5_SEL__DCDEBUG_BUS_CLK5_SEL_MASK 0xffffffff
2172#define DCDEBUG_BUS_CLK5_SEL__DCDEBUG_BUS_CLK5_SEL__SHIFT 0x0
2173#define DCDEBUG_OUT_PIN_OVERRIDE__DCDEBUG_OUT_OVERRIDE1_PIN_SEL_MASK 0x1f
2174#define DCDEBUG_OUT_PIN_OVERRIDE__DCDEBUG_OUT_OVERRIDE1_PIN_SEL__SHIFT 0x0
2175#define DCDEBUG_OUT_PIN_OVERRIDE__DCDEBUG_OUT_OVERRIDE1_REGBIT_SEL_MASK 0x3e0
2176#define DCDEBUG_OUT_PIN_OVERRIDE__DCDEBUG_OUT_OVERRIDE1_REGBIT_SEL__SHIFT 0x5
2177#define DCDEBUG_OUT_PIN_OVERRIDE__DCDEBUG_OUT_OVERRIDE1_EN_MASK 0x1000
2178#define DCDEBUG_OUT_PIN_OVERRIDE__DCDEBUG_OUT_OVERRIDE1_EN__SHIFT 0xc
2179#define DCDEBUG_OUT_PIN_OVERRIDE__DCDEBUG_OUT_OVERRIDE2_PIN_SEL_MASK 0xf8000
2180#define DCDEBUG_OUT_PIN_OVERRIDE__DCDEBUG_OUT_OVERRIDE2_PIN_SEL__SHIFT 0xf
2181#define DCDEBUG_OUT_PIN_OVERRIDE__DCDEBUG_OUT_OVERRIDE2_REGBIT_SEL_MASK 0x1f00000
2182#define DCDEBUG_OUT_PIN_OVERRIDE__DCDEBUG_OUT_OVERRIDE2_REGBIT_SEL__SHIFT 0x14
2183#define DCDEBUG_OUT_PIN_OVERRIDE__DCDEBUG_OUT_OVERRIDE2_EN_MASK 0x10000000
2184#define DCDEBUG_OUT_PIN_OVERRIDE__DCDEBUG_OUT_OVERRIDE2_EN__SHIFT 0x1c
2185#define DCDEBUG_OUT_CNTL__DCDEBUG_BLOCK_SEL_MASK 0x1f
2186#define DCDEBUG_OUT_CNTL__DCDEBUG_BLOCK_SEL__SHIFT 0x0
2187#define DCDEBUG_OUT_CNTL__DCDEBUG_OUT_24BIT_SEL_MASK 0x800000
2188#define DCDEBUG_OUT_CNTL__DCDEBUG_OUT_24BIT_SEL__SHIFT 0x17
2189#define DCDEBUG_OUT_CNTL__DCDEBUG_CLK_SEL_MASK 0x1f000000
2190#define DCDEBUG_OUT_CNTL__DCDEBUG_CLK_SEL__SHIFT 0x18
2191#define DCDEBUG_OUT_DATA__DCDEBUG_OUT_DATA_MASK 0xffffffff
2192#define DCDEBUG_OUT_DATA__DCDEBUG_OUT_DATA__SHIFT 0x0
2193#define DMIF_CONTROL__DMIF_BUFF_SIZE_MASK 0x3
2194#define DMIF_CONTROL__DMIF_BUFF_SIZE__SHIFT 0x0
2195#define DMIF_CONTROL__DMIF_GROUP_REQUESTS_IN_CHUNK_MASK 0x4
2196#define DMIF_CONTROL__DMIF_GROUP_REQUESTS_IN_CHUNK__SHIFT 0x2
2197#define DMIF_CONTROL__DMIF_DISABLE_EARLY_RECEIVED_LEVEL_COUNT_MASK 0x10
2198#define DMIF_CONTROL__DMIF_DISABLE_EARLY_RECEIVED_LEVEL_COUNT__SHIFT 0x4
2199#define DMIF_CONTROL__DMIF_REQ_BURST_SIZE_MASK 0x700
2200#define DMIF_CONTROL__DMIF_REQ_BURST_SIZE__SHIFT 0x8
2201#define DMIF_CONTROL__DMIF_UNDERFLOW_RECOVERY_EN_MASK 0x800
2202#define DMIF_CONTROL__DMIF_UNDERFLOW_RECOVERY_EN__SHIFT 0xb
2203#define DMIF_CONTROL__DMIF_FORCE_TOTAL_REQ_BURST_SIZE_MASK 0x1f000
2204#define DMIF_CONTROL__DMIF_FORCE_TOTAL_REQ_BURST_SIZE__SHIFT 0xc
2205#define DMIF_CONTROL__DMIF_MAX_TOTAL_OUTSTANDING_CHUNK_REQUESTS_MASK 0x7e0000
2206#define DMIF_CONTROL__DMIF_MAX_TOTAL_OUTSTANDING_CHUNK_REQUESTS__SHIFT 0x11
2207#define DMIF_CONTROL__DMIF_DELAY_ARBITRATION_MASK 0x1f000000
2208#define DMIF_CONTROL__DMIF_DELAY_ARBITRATION__SHIFT 0x18
2209#define DMIF_CONTROL__DMIF_CHUNK_BUFF_MARGIN_MASK 0x60000000
2210#define DMIF_CONTROL__DMIF_CHUNK_BUFF_MARGIN__SHIFT 0x1d
2211#define DMIF_CONTROL__DMIF_PSTATE_URGENT_DISABLE_MASK 0x80000000
2212#define DMIF_CONTROL__DMIF_PSTATE_URGENT_DISABLE__SHIFT 0x1f
2213#define DMIF_STATUS__DMIF_MC_SEND_ON_IDLE_MASK 0x3f
2214#define DMIF_STATUS__DMIF_MC_SEND_ON_IDLE__SHIFT 0x0
2215#define DMIF_STATUS__DMIF_CLEAR_MC_SEND_ON_IDLE_MASK 0x3f00
2216#define DMIF_STATUS__DMIF_CLEAR_MC_SEND_ON_IDLE__SHIFT 0x8
2217#define DMIF_STATUS__DMIF_MC_LATENCY_COUNTER_ENABLE_MASK 0x10000
2218#define DMIF_STATUS__DMIF_MC_LATENCY_COUNTER_ENABLE__SHIFT 0x10
2219#define DMIF_STATUS__DMIF_MC_LATENCY_COUNTER_URGENT_ONLY_MASK 0x20000
2220#define DMIF_STATUS__DMIF_MC_LATENCY_COUNTER_URGENT_ONLY__SHIFT 0x11
2221#define DMIF_STATUS__DMIF_MC_LATENCY_COUNTER_SOURCE_SELECT_MASK 0xf00000
2222#define DMIF_STATUS__DMIF_MC_LATENCY_COUNTER_SOURCE_SELECT__SHIFT 0x14
2223#define DMIF_STATUS__DMIF_PERFORMANCE_COUNTER_SOURCE_SELECT_MASK 0xf000000
2224#define DMIF_STATUS__DMIF_PERFORMANCE_COUNTER_SOURCE_SELECT__SHIFT 0x18
2225#define DMIF_STATUS__DMIF_UNDERFLOW_MASK 0x10000000
2226#define DMIF_STATUS__DMIF_UNDERFLOW__SHIFT 0x1c
2227#define DMIF_STATUS__DMIF_MC_LATENCY_TAP_POINT_MASK 0x60000000
2228#define DMIF_STATUS__DMIF_MC_LATENCY_TAP_POINT__SHIFT 0x1d
2229#define DMIF_STATUS__DMIF_MC_LATENCY_REQ_TYPE_MASK 0x80000000
2230#define DMIF_STATUS__DMIF_MC_LATENCY_REQ_TYPE__SHIFT 0x1f
2231#define DMIFV_STATUS__DMIFV_MC_SEND_ON_IDLE_MASK 0xf
2232#define DMIFV_STATUS__DMIFV_MC_SEND_ON_IDLE__SHIFT 0x0
2233#define DMIFV_STATUS__DMIFV_CLEAR_MC_SEND_ON_IDLE_MASK 0xf00
2234#define DMIFV_STATUS__DMIFV_CLEAR_MC_SEND_ON_IDLE__SHIFT 0x8
2235#define DMIF_HW_DEBUG__DMIF_HW_DEBUG_MASK 0xffffffff
2236#define DMIF_HW_DEBUG__DMIF_HW_DEBUG__SHIFT 0x0
2237#define DMIF_ARBITRATION_CONTROL__DMIF_ARBITRATION_REFERENCE_CLOCK_PERIOD_MASK 0xffff
2238#define DMIF_ARBITRATION_CONTROL__DMIF_ARBITRATION_REFERENCE_CLOCK_PERIOD__SHIFT 0x0
2239#define DMIF_ARBITRATION_CONTROL__PIPE_SWITCH_EFFICIENCY_WEIGHT_MASK 0xffff0000
2240#define DMIF_ARBITRATION_CONTROL__PIPE_SWITCH_EFFICIENCY_WEIGHT__SHIFT 0x10
2241#define PIPE0_ARBITRATION_CONTROL3__EFFICIENCY_WEIGHT_MASK 0xffff
2242#define PIPE0_ARBITRATION_CONTROL3__EFFICIENCY_WEIGHT__SHIFT 0x0
2243#define PIPE1_ARBITRATION_CONTROL3__EFFICIENCY_WEIGHT_MASK 0xffff
2244#define PIPE1_ARBITRATION_CONTROL3__EFFICIENCY_WEIGHT__SHIFT 0x0
2245#define PIPE2_ARBITRATION_CONTROL3__EFFICIENCY_WEIGHT_MASK 0xffff
2246#define PIPE2_ARBITRATION_CONTROL3__EFFICIENCY_WEIGHT__SHIFT 0x0
2247#define PIPE3_ARBITRATION_CONTROL3__EFFICIENCY_WEIGHT_MASK 0xffff
2248#define PIPE3_ARBITRATION_CONTROL3__EFFICIENCY_WEIGHT__SHIFT 0x0
2249#define PIPE4_ARBITRATION_CONTROL3__EFFICIENCY_WEIGHT_MASK 0xffff
2250#define PIPE4_ARBITRATION_CONTROL3__EFFICIENCY_WEIGHT__SHIFT 0x0
2251#define PIPE5_ARBITRATION_CONTROL3__EFFICIENCY_WEIGHT_MASK 0xffff
2252#define PIPE5_ARBITRATION_CONTROL3__EFFICIENCY_WEIGHT__SHIFT 0x0
2253#define PIPE6_ARBITRATION_CONTROL3__EFFICIENCY_WEIGHT_MASK 0xffff
2254#define PIPE6_ARBITRATION_CONTROL3__EFFICIENCY_WEIGHT__SHIFT 0x0
2255#define PIPE7_ARBITRATION_CONTROL3__EFFICIENCY_WEIGHT_MASK 0xffff
2256#define PIPE7_ARBITRATION_CONTROL3__EFFICIENCY_WEIGHT__SHIFT 0x0
2257#define DMIF_P_VMID__P_VMID_PIPE0_MASK 0xf
2258#define DMIF_P_VMID__P_VMID_PIPE0__SHIFT 0x0
2259#define DMIF_P_VMID__P_VMID_PIPE1_MASK 0xf0
2260#define DMIF_P_VMID__P_VMID_PIPE1__SHIFT 0x4
2261#define DMIF_P_VMID__P_VMID_PIPE2_MASK 0xf00
2262#define DMIF_P_VMID__P_VMID_PIPE2__SHIFT 0x8
2263#define DMIF_P_VMID__P_VMID_PIPE3_MASK 0xf000
2264#define DMIF_P_VMID__P_VMID_PIPE3__SHIFT 0xc
2265#define DMIF_P_VMID__P_VMID_PIPE4_MASK 0xf0000
2266#define DMIF_P_VMID__P_VMID_PIPE4__SHIFT 0x10
2267#define DMIF_P_VMID__P_VMID_PIPE5_MASK 0xf00000
2268#define DMIF_P_VMID__P_VMID_PIPE5__SHIFT 0x14
2269#define DMIF_P_VMID__P_VMID_PIPE6_MASK 0xf000000
2270#define DMIF_P_VMID__P_VMID_PIPE6__SHIFT 0x18
2271#define DMIF_P_VMID__P_VMID_PIPE7_MASK 0xf0000000
2272#define DMIF_P_VMID__P_VMID_PIPE7__SHIFT 0x1c
2273#define DMIF_URG_OVERRIDE__DMIF_URG_OVERRIDE_EN_MASK 0x1
2274#define DMIF_URG_OVERRIDE__DMIF_URG_OVERRIDE_EN__SHIFT 0x0
2275#define DMIF_URG_OVERRIDE__DMIF_URG_OVERRIDE_LEVEL_MASK 0xf0
2276#define DMIF_URG_OVERRIDE__DMIF_URG_OVERRIDE_LEVEL__SHIFT 0x4
2277#define DMIF_TEST_DEBUG_INDEX__DMIF_TEST_DEBUG_INDEX_MASK 0xff
2278#define DMIF_TEST_DEBUG_INDEX__DMIF_TEST_DEBUG_INDEX__SHIFT 0x0
2279#define DMIF_TEST_DEBUG_INDEX__DMIF_TEST_DEBUG_WRITE_EN_MASK 0x100
2280#define DMIF_TEST_DEBUG_INDEX__DMIF_TEST_DEBUG_WRITE_EN__SHIFT 0x8
2281#define DMIF_TEST_DEBUG_DATA__DMIF_TEST_DEBUG_DATA_MASK 0xffffffff
2282#define DMIF_TEST_DEBUG_DATA__DMIF_TEST_DEBUG_DATA__SHIFT 0x0
2283#define DMIF_DEBUG02_CORE0__DB_DATA_MASK 0xffff
2284#define DMIF_DEBUG02_CORE0__DB_DATA__SHIFT 0x0
2285#define DMIF_DEBUG02_CORE0__MC_RDRET_COUNT_EN_MASK 0x10000
2286#define DMIF_DEBUG02_CORE0__MC_RDRET_COUNT_EN__SHIFT 0x10
2287#define DMIF_DEBUG02_CORE0__MC_RDRET_COUNTER_MASK 0xffe0000
2288#define DMIF_DEBUG02_CORE0__MC_RDRET_COUNTER__SHIFT 0x11
2289#define DMIF_DEBUG02_CORE1__DB_DATA_MASK 0xffff
2290#define DMIF_DEBUG02_CORE1__DB_DATA__SHIFT 0x0
2291#define DMIF_DEBUG02_CORE1__MC_RDRET_COUNT_EN_MASK 0x10000
2292#define DMIF_DEBUG02_CORE1__MC_RDRET_COUNT_EN__SHIFT 0x10
2293#define DMIF_DEBUG02_CORE1__MC_RDRET_COUNTER_MASK 0xffe0000
2294#define DMIF_DEBUG02_CORE1__MC_RDRET_COUNTER__SHIFT 0x11
2295#define DMIF_ADDR_CALC__ADDR_CONFIG_PIPE_INTERLEAVE_SIZE_MASK 0x70
2296#define DMIF_ADDR_CALC__ADDR_CONFIG_PIPE_INTERLEAVE_SIZE__SHIFT 0x4
2297#define DMIF_ADDR_CALC__ADDR_CONFIG_ROW_SIZE_MASK 0x30000000
2298#define DMIF_ADDR_CALC__ADDR_CONFIG_ROW_SIZE__SHIFT 0x1c
2299#define DMIF_STATUS2__DMIF_PIPE0_DISPCLK_STATUS_MASK 0x1
2300#define DMIF_STATUS2__DMIF_PIPE0_DISPCLK_STATUS__SHIFT 0x0
2301#define DMIF_STATUS2__DMIF_PIPE1_DISPCLK_STATUS_MASK 0x2
2302#define DMIF_STATUS2__DMIF_PIPE1_DISPCLK_STATUS__SHIFT 0x1
2303#define DMIF_STATUS2__DMIF_PIPE2_DISPCLK_STATUS_MASK 0x4
2304#define DMIF_STATUS2__DMIF_PIPE2_DISPCLK_STATUS__SHIFT 0x2
2305#define DMIF_STATUS2__DMIF_PIPE3_DISPCLK_STATUS_MASK 0x8
2306#define DMIF_STATUS2__DMIF_PIPE3_DISPCLK_STATUS__SHIFT 0x3
2307#define DMIF_STATUS2__DMIF_PIPE4_DISPCLK_STATUS_MASK 0x10
2308#define DMIF_STATUS2__DMIF_PIPE4_DISPCLK_STATUS__SHIFT 0x4
2309#define DMIF_STATUS2__DMIF_PIPE5_DISPCLK_STATUS_MASK 0x20
2310#define DMIF_STATUS2__DMIF_PIPE5_DISPCLK_STATUS__SHIFT 0x5
2311#define DMIF_STATUS2__DMIF_CHUNK_TRACKER_SCLK_STATUS_MASK 0x100
2312#define DMIF_STATUS2__DMIF_CHUNK_TRACKER_SCLK_STATUS__SHIFT 0x8
2313#define DMIF_STATUS2__DMIF_FBC_TRACKER_SCLK_STATUS_MASK 0x200
2314#define DMIF_STATUS2__DMIF_FBC_TRACKER_SCLK_STATUS__SHIFT 0x9
2315#define PIPE0_MAX_REQUESTS__MAX_REQUESTS_MASK 0x3ff
2316#define PIPE0_MAX_REQUESTS__MAX_REQUESTS__SHIFT 0x0
2317#define PIPE1_MAX_REQUESTS__MAX_REQUESTS_MASK 0x3ff
2318#define PIPE1_MAX_REQUESTS__MAX_REQUESTS__SHIFT 0x0
2319#define PIPE2_MAX_REQUESTS__MAX_REQUESTS_MASK 0x3ff
2320#define PIPE2_MAX_REQUESTS__MAX_REQUESTS__SHIFT 0x0
2321#define PIPE3_MAX_REQUESTS__MAX_REQUESTS_MASK 0x3ff
2322#define PIPE3_MAX_REQUESTS__MAX_REQUESTS__SHIFT 0x0
2323#define PIPE4_MAX_REQUESTS__MAX_REQUESTS_MASK 0x3ff
2324#define PIPE4_MAX_REQUESTS__MAX_REQUESTS__SHIFT 0x0
2325#define PIPE5_MAX_REQUESTS__MAX_REQUESTS_MASK 0x3ff
2326#define PIPE5_MAX_REQUESTS__MAX_REQUESTS__SHIFT 0x0
2327#define PIPE6_MAX_REQUESTS__MAX_REQUESTS_MASK 0x3ff
2328#define PIPE6_MAX_REQUESTS__MAX_REQUESTS__SHIFT 0x0
2329#define PIPE7_MAX_REQUESTS__MAX_REQUESTS_MASK 0x3ff
2330#define PIPE7_MAX_REQUESTS__MAX_REQUESTS__SHIFT 0x0
2331#define DVMM_REG_RD_STATUS__DVMM_REG_RD_STATUS_MASK 0x1
2332#define DVMM_REG_RD_STATUS__DVMM_REG_RD_STATUS__SHIFT 0x0
2333#define DVMM_REG_RD_DATA__DVMM_REG_RD_DATA_MASK 0xffffffff
2334#define DVMM_REG_RD_DATA__DVMM_REG_RD_DATA__SHIFT 0x0
2335#define DVMM_PTE_REQ__MAX_PTEREQ_TO_ISSUE_MASK 0xff
2336#define DVMM_PTE_REQ__MAX_PTEREQ_TO_ISSUE__SHIFT 0x0
2337#define DVMM_PTE_REQ__HFLIP_PTEREQ_PER_CHUNK_INT_MASK 0xff00
2338#define DVMM_PTE_REQ__HFLIP_PTEREQ_PER_CHUNK_INT__SHIFT 0x8
2339#define DVMM_PTE_REQ__HFLIP_PTEREQ_PER_CHUNK_MULTIPLIER_MASK 0x3f0000
2340#define DVMM_PTE_REQ__HFLIP_PTEREQ_PER_CHUNK_MULTIPLIER__SHIFT 0x10
2341#define DVMM_CNTL__PDE_CACHE_INVALIDATE_CNTL_MASK 0x3
2342#define DVMM_CNTL__PDE_CACHE_INVALIDATE_CNTL__SHIFT 0x0
2343#define DVMM_CNTL__DEBUG_SYSTEM_ACCESS_MODE_MASK 0x30
2344#define DVMM_CNTL__DEBUG_SYSTEM_ACCESS_MODE__SHIFT 0x4
2345#define DVMM_CNTL__FORCE_SYSTEM_ACCESS_MODE_MASK 0x80
2346#define DVMM_CNTL__FORCE_SYSTEM_ACCESS_MODE__SHIFT 0x7
2347#define DVMM_CNTL__DBG_DCE_VMID_MASK 0xf00
2348#define DVMM_CNTL__DBG_DCE_VMID__SHIFT 0x8
2349#define DVMM_CNTL__FORCE_DBG_DCE_VMID_MASK 0x8000
2350#define DVMM_CNTL__FORCE_DBG_DCE_VMID__SHIFT 0xf
2351#define DVMM_CNTL__OVERRIDE_SNOOP_MASK 0x20000
2352#define DVMM_CNTL__OVERRIDE_SNOOP__SHIFT 0x11
2353#define DVMM_CNTL__ENABLE_PDE_INVALIDATE_MASK 0x40000
2354#define DVMM_CNTL__ENABLE_PDE_INVALIDATE__SHIFT 0x12
2355#define DVMM_FAULT_STATUS__DVMM_FAULT_STATUS_MASK 0xffffffff
2356#define DVMM_FAULT_STATUS__DVMM_FAULT_STATUS__SHIFT 0x0
2357#define DVMM_FAULT_ADDR__DVMM_FAULT_ADDR_MASK 0xffffffff
2358#define DVMM_FAULT_ADDR__DVMM_FAULT_ADDR__SHIFT 0x0
2359#define LOW_POWER_TILING_CONTROL__LOW_POWER_TILING_ENABLE_MASK 0x1
2360#define LOW_POWER_TILING_CONTROL__LOW_POWER_TILING_ENABLE__SHIFT 0x0
2361#define LOW_POWER_TILING_CONTROL__LOW_POWER_TILING_MODE_MASK 0x18
2362#define LOW_POWER_TILING_CONTROL__LOW_POWER_TILING_MODE__SHIFT 0x3
2363#define LOW_POWER_TILING_CONTROL__LOW_POWER_TILING_NUM_PIPES_MASK 0xe0
2364#define LOW_POWER_TILING_CONTROL__LOW_POWER_TILING_NUM_PIPES__SHIFT 0x5
2365#define LOW_POWER_TILING_CONTROL__LOW_POWER_TILING_NUM_BANKS_MASK 0x700
2366#define LOW_POWER_TILING_CONTROL__LOW_POWER_TILING_NUM_BANKS__SHIFT 0x8
2367#define LOW_POWER_TILING_CONTROL__LOW_POWER_TILING_PIPE_INTERLEAVE_SIZE_MASK 0x800
2368#define LOW_POWER_TILING_CONTROL__LOW_POWER_TILING_PIPE_INTERLEAVE_SIZE__SHIFT 0xb
2369#define LOW_POWER_TILING_CONTROL__LOW_POWER_TILING_ROW_SIZE_MASK 0x7000
2370#define LOW_POWER_TILING_CONTROL__LOW_POWER_TILING_ROW_SIZE__SHIFT 0xc
2371#define LOW_POWER_TILING_CONTROL__LOW_POWER_TILING_ROWS_PER_CHAN_MASK 0xfff0000
2372#define LOW_POWER_TILING_CONTROL__LOW_POWER_TILING_ROWS_PER_CHAN__SHIFT 0x10
2373#define MCIF_CONTROL__MCIF_BUFF_SIZE_MASK 0x3
2374#define MCIF_CONTROL__MCIF_BUFF_SIZE__SHIFT 0x0
2375#define MCIF_CONTROL__ADDRESS_TRANSLATION_ENABLE_MASK 0x10
2376#define MCIF_CONTROL__ADDRESS_TRANSLATION_ENABLE__SHIFT 0x4
2377#define MCIF_CONTROL__PRIVILEGED_ACCESS_ENABLE_MASK 0x100
2378#define MCIF_CONTROL__PRIVILEGED_ACCESS_ENABLE__SHIFT 0x8
2379#define MCIF_CONTROL__MCIF_SLOW_REQ_INTERVAL_MASK 0xf000
2380#define MCIF_CONTROL__MCIF_SLOW_REQ_INTERVAL__SHIFT 0xc
2381#define MCIF_CONTROL__LOW_READ_URG_LEVEL_MASK 0xff0000
2382#define MCIF_CONTROL__LOW_READ_URG_LEVEL__SHIFT 0x10
2383#define MCIF_CONTROL__MC_CLEAN_DEASSERT_LATENCY_MASK 0x3f000000
2384#define MCIF_CONTROL__MC_CLEAN_DEASSERT_LATENCY__SHIFT 0x18
2385#define MCIF_CONTROL__MCIF_MC_LATENCY_COUNTER_ENABLE_MASK 0x40000000
2386#define MCIF_CONTROL__MCIF_MC_LATENCY_COUNTER_ENABLE__SHIFT 0x1e
2387#define MCIF_CONTROL__MCIF_MC_LATENCY_COUNTER_URGENT_ONLY_MASK 0x80000000
2388#define MCIF_CONTROL__MCIF_MC_LATENCY_COUNTER_URGENT_ONLY__SHIFT 0x1f
2389#define MCIF_WRITE_COMBINE_CONTROL__MCIF_WRITE_COMBINE_TIMEOUT_MASK 0xff
2390#define MCIF_WRITE_COMBINE_CONTROL__MCIF_WRITE_COMBINE_TIMEOUT__SHIFT 0x0
2391#define MCIF_WRITE_COMBINE_CONTROL__VIP_WRITE_COMBINE_TIMEOUT_MASK 0xff00
2392#define MCIF_WRITE_COMBINE_CONTROL__VIP_WRITE_COMBINE_TIMEOUT__SHIFT 0x8
2393#define MCIF_TEST_DEBUG_INDEX__MCIF_TEST_DEBUG_INDEX_MASK 0xff
2394#define MCIF_TEST_DEBUG_INDEX__MCIF_TEST_DEBUG_INDEX__SHIFT 0x0
2395#define MCIF_TEST_DEBUG_INDEX__MCIF_TEST_DEBUG_WRITE_EN_MASK 0x100
2396#define MCIF_TEST_DEBUG_INDEX__MCIF_TEST_DEBUG_WRITE_EN__SHIFT 0x8
2397#define MCIF_TEST_DEBUG_DATA__MCIF_TEST_DEBUG_DATA_MASK 0xffffffff
2398#define MCIF_TEST_DEBUG_DATA__MCIF_TEST_DEBUG_DATA__SHIFT 0x0
2399#define IDDCCIF02_DBG_DCCIF_C__DBG_DCCIF_C_MASK 0xffffffff
2400#define IDDCCIF02_DBG_DCCIF_C__DBG_DCCIF_C__SHIFT 0x0
2401#define IDDCCIF04_DBG_DCCIF_E__DBG_DCCIF_E_MASK 0xffffffff
2402#define IDDCCIF04_DBG_DCCIF_E__DBG_DCCIF_E__SHIFT 0x0
2403#define IDDCCIF05_DBG_DCCIF_F__DBG_DCCIF_F_MASK 0xffffffff
2404#define IDDCCIF05_DBG_DCCIF_F__DBG_DCCIF_F__SHIFT 0x0
2405#define MCIF_VMID__MCIF_WR_VMID_MASK 0xf
2406#define MCIF_VMID__MCIF_WR_VMID__SHIFT 0x0
2407#define MCIF_VMID__VIP_WR_VMID_MASK 0xf0
2408#define MCIF_VMID__VIP_WR_VMID__SHIFT 0x4
2409#define MCIF_MEM_CONTROL__MCIFMEM_CACHE_MODE_DIS_MASK 0x1
2410#define MCIF_MEM_CONTROL__MCIFMEM_CACHE_MODE_DIS__SHIFT 0x0
2411#define MCIF_MEM_CONTROL__MCIFMEM_CACHE_MODE_MASK 0x30
2412#define MCIF_MEM_CONTROL__MCIFMEM_CACHE_MODE__SHIFT 0x4
2413#define MCIF_MEM_CONTROL__MCIFMEM_CACHE_SIZE_MASK 0xff00
2414#define MCIF_MEM_CONTROL__MCIFMEM_CACHE_SIZE__SHIFT 0x8
2415#define MCIF_MEM_CONTROL__MCIFMEM_CACHE_PIPE_MASK 0x70000
2416#define MCIF_MEM_CONTROL__MCIFMEM_CACHE_PIPE__SHIFT 0x10
2417#define MCIF_MEM_CONTROL__MCIFMEM_CACHE_TYPE_MASK 0x180000
2418#define MCIF_MEM_CONTROL__MCIFMEM_CACHE_TYPE__SHIFT 0x13
2419#define CC_DC_PIPE_DIS__DC_PIPE_DIS_MASK 0x7e
2420#define CC_DC_PIPE_DIS__DC_PIPE_DIS__SHIFT 0x1
2421#define CC_DC_PIPE_DIS__DC_UNDERLAY_PIPE_DIS_MASK 0x3f0000
2422#define CC_DC_PIPE_DIS__DC_UNDERLAY_PIPE_DIS__SHIFT 0x10
2423#define MC_DC_INTERFACE_NACK_STATUS__DMIF_RDRET_NACK_OCCURRED_MASK 0x1
2424#define MC_DC_INTERFACE_NACK_STATUS__DMIF_RDRET_NACK_OCCURRED__SHIFT 0x0
2425#define MC_DC_INTERFACE_NACK_STATUS__DMIF_RDRET_NACK_CLEAR_MASK 0x10
2426#define MC_DC_INTERFACE_NACK_STATUS__DMIF_RDRET_NACK_CLEAR__SHIFT 0x4
2427#define MC_DC_INTERFACE_NACK_STATUS__VIP_WRRET_NACK_OCCURRED_MASK 0x100
2428#define MC_DC_INTERFACE_NACK_STATUS__VIP_WRRET_NACK_OCCURRED__SHIFT 0x8
2429#define MC_DC_INTERFACE_NACK_STATUS__VIP_WRRET_NACK_CLEAR_MASK 0x1000
2430#define MC_DC_INTERFACE_NACK_STATUS__VIP_WRRET_NACK_CLEAR__SHIFT 0xc
2431#define MC_DC_INTERFACE_NACK_STATUS__MCIF_RDRET_NACK_OCCURRED_MASK 0x10000
2432#define MC_DC_INTERFACE_NACK_STATUS__MCIF_RDRET_NACK_OCCURRED__SHIFT 0x10
2433#define MC_DC_INTERFACE_NACK_STATUS__MCIF_RDRET_NACK_CLEAR_MASK 0x100000
2434#define MC_DC_INTERFACE_NACK_STATUS__MCIF_RDRET_NACK_CLEAR__SHIFT 0x14
2435#define MC_DC_INTERFACE_NACK_STATUS__MCIF_WRRET_NACK_OCCURRED_MASK 0x1000000
2436#define MC_DC_INTERFACE_NACK_STATUS__MCIF_WRRET_NACK_OCCURRED__SHIFT 0x18
2437#define MC_DC_INTERFACE_NACK_STATUS__MCIF_WRRET_NACK_CLEAR_MASK 0x10000000
2438#define MC_DC_INTERFACE_NACK_STATUS__MCIF_WRRET_NACK_CLEAR__SHIFT 0x1c
2439#define RBBMIF_TIMEOUT__RBBMIF_TIMEOUT_DELAY_MASK 0xfffff
2440#define RBBMIF_TIMEOUT__RBBMIF_TIMEOUT_DELAY__SHIFT 0x0
2441#define RBBMIF_TIMEOUT__RBBMIF_TIMEOUT_TO_REQ_HOLD_MASK 0xfff00000
2442#define RBBMIF_TIMEOUT__RBBMIF_TIMEOUT_TO_REQ_HOLD__SHIFT 0x14
2443#define RBBMIF_STATUS__RBBMIF_TIMEOUT_CLIENTS_DEC_MASK 0xffff
2444#define RBBMIF_STATUS__RBBMIF_TIMEOUT_CLIENTS_DEC__SHIFT 0x0
2445#define RBBMIF_STATUS__RBBMIF_TIMEOUT_OP_MASK 0x10000000
2446#define RBBMIF_STATUS__RBBMIF_TIMEOUT_OP__SHIFT 0x1c
2447#define RBBMIF_STATUS__RBBMIF_TIMEOUT_RDWR_STATUS_MASK 0x20000000
2448#define RBBMIF_STATUS__RBBMIF_TIMEOUT_RDWR_STATUS__SHIFT 0x1d
2449#define RBBMIF_STATUS__RBBMIF_TIMEOUT_ACK_MASK 0x40000000
2450#define RBBMIF_STATUS__RBBMIF_TIMEOUT_ACK__SHIFT 0x1e
2451#define RBBMIF_STATUS__RBBMIF_TIMEOUT_MASK_MASK 0x80000000
2452#define RBBMIF_STATUS__RBBMIF_TIMEOUT_MASK__SHIFT 0x1f
2453#define RBBMIF_TIMEOUT_DIS__CLIENT0_TIMEOUT_DIS_MASK 0x1
2454#define RBBMIF_TIMEOUT_DIS__CLIENT0_TIMEOUT_DIS__SHIFT 0x0
2455#define RBBMIF_TIMEOUT_DIS__CLIENT1_TIMEOUT_DIS_MASK 0x2
2456#define RBBMIF_TIMEOUT_DIS__CLIENT1_TIMEOUT_DIS__SHIFT 0x1
2457#define RBBMIF_TIMEOUT_DIS__CLIENT2_TIMEOUT_DIS_MASK 0x4
2458#define RBBMIF_TIMEOUT_DIS__CLIENT2_TIMEOUT_DIS__SHIFT 0x2
2459#define RBBMIF_TIMEOUT_DIS__CLIENT3_TIMEOUT_DIS_MASK 0x8
2460#define RBBMIF_TIMEOUT_DIS__CLIENT3_TIMEOUT_DIS__SHIFT 0x3
2461#define RBBMIF_TIMEOUT_DIS__CLIENT4_TIMEOUT_DIS_MASK 0x10
2462#define RBBMIF_TIMEOUT_DIS__CLIENT4_TIMEOUT_DIS__SHIFT 0x4
2463#define RBBMIF_TIMEOUT_DIS__CLIENT5_TIMEOUT_DIS_MASK 0x20
2464#define RBBMIF_TIMEOUT_DIS__CLIENT5_TIMEOUT_DIS__SHIFT 0x5
2465#define RBBMIF_TIMEOUT_DIS__CLIENT6_TIMEOUT_DIS_MASK 0x40
2466#define RBBMIF_TIMEOUT_DIS__CLIENT6_TIMEOUT_DIS__SHIFT 0x6
2467#define RBBMIF_TIMEOUT_DIS__CLIENT7_TIMEOUT_DIS_MASK 0x80
2468#define RBBMIF_TIMEOUT_DIS__CLIENT7_TIMEOUT_DIS__SHIFT 0x7
2469#define RBBMIF_TIMEOUT_DIS__CLIENT8_TIMEOUT_DIS_MASK 0x100
2470#define RBBMIF_TIMEOUT_DIS__CLIENT8_TIMEOUT_DIS__SHIFT 0x8
2471#define RBBMIF_TIMEOUT_DIS__CLIENT9_TIMEOUT_DIS_MASK 0x200
2472#define RBBMIF_TIMEOUT_DIS__CLIENT9_TIMEOUT_DIS__SHIFT 0x9
2473#define RBBMIF_TIMEOUT_DIS__CLIENT10_TIMEOUT_DIS_MASK 0x400
2474#define RBBMIF_TIMEOUT_DIS__CLIENT10_TIMEOUT_DIS__SHIFT 0xa
2475#define RBBMIF_TIMEOUT_DIS__CLIENT11_TIMEOUT_DIS_MASK 0x800
2476#define RBBMIF_TIMEOUT_DIS__CLIENT11_TIMEOUT_DIS__SHIFT 0xb
2477#define RBBMIF_TIMEOUT_DIS__CLIENT12_TIMEOUT_DIS_MASK 0x1000
2478#define RBBMIF_TIMEOUT_DIS__CLIENT12_TIMEOUT_DIS__SHIFT 0xc
2479#define RBBMIF_TIMEOUT_DIS__CLIENT13_TIMEOUT_DIS_MASK 0x2000
2480#define RBBMIF_TIMEOUT_DIS__CLIENT13_TIMEOUT_DIS__SHIFT 0xd
2481#define RBBMIF_TIMEOUT_DIS__CLIENT14_TIMEOUT_DIS_MASK 0x4000
2482#define RBBMIF_TIMEOUT_DIS__CLIENT14_TIMEOUT_DIS__SHIFT 0xe
2483#define RBBMIF_TIMEOUT_DIS__CLIENT15_TIMEOUT_DIS_MASK 0x8000
2484#define RBBMIF_TIMEOUT_DIS__CLIENT15_TIMEOUT_DIS__SHIFT 0xf
2485#define RBBMIF_STATUS_FLAG__RBBMIF_STATE_MASK 0x3
2486#define RBBMIF_STATUS_FLAG__RBBMIF_STATE__SHIFT 0x0
2487#define RBBMIF_STATUS_FLAG__RBBMIF_READ_TIMEOUT_MASK 0x10
2488#define RBBMIF_STATUS_FLAG__RBBMIF_READ_TIMEOUT__SHIFT 0x4
2489#define RBBMIF_STATUS_FLAG__RBBMIF_FIFO_EMPTY_MASK 0x20
2490#define RBBMIF_STATUS_FLAG__RBBMIF_FIFO_EMPTY__SHIFT 0x5
2491#define RBBMIF_STATUS_FLAG__RBBMIF_FIFO_FULL_MASK 0x40
2492#define RBBMIF_STATUS_FLAG__RBBMIF_FIFO_FULL__SHIFT 0x6
2493#define DCI_MEM_PWR_STATUS__DMIF_RDREQ_MEM1_PWR_STATE_MASK 0x3
2494#define DCI_MEM_PWR_STATUS__DMIF_RDREQ_MEM1_PWR_STATE__SHIFT 0x0
2495#define DCI_MEM_PWR_STATUS__DMIF_RDREQ_MEM2_PWR_STATE_MASK 0xc
2496#define DCI_MEM_PWR_STATUS__DMIF_RDREQ_MEM2_PWR_STATE__SHIFT 0x2
2497#define DCI_MEM_PWR_STATUS__MCIF_RDREQ_MEM_PWR_STATE_MASK 0x10
2498#define DCI_MEM_PWR_STATUS__MCIF_RDREQ_MEM_PWR_STATE__SHIFT 0x4
2499#define DCI_MEM_PWR_STATUS__MCIF_WRREQ_MEM_PWR_STATE_MASK 0x40
2500#define DCI_MEM_PWR_STATUS__MCIF_WRREQ_MEM_PWR_STATE__SHIFT 0x6
2501#define DCI_MEM_PWR_STATUS__VGA_MEM_PWR_STATE_MASK 0x100
2502#define DCI_MEM_PWR_STATUS__VGA_MEM_PWR_STATE__SHIFT 0x8
2503#define DCI_MEM_PWR_STATUS__DMCU_ERAM_MEM_PWR_STATE_MASK 0x600
2504#define DCI_MEM_PWR_STATUS__DMCU_ERAM_MEM_PWR_STATE__SHIFT 0x9
2505#define DCI_MEM_PWR_STATUS__DMCU_IRAM_MEM_PWR_STATE_MASK 0x800
2506#define DCI_MEM_PWR_STATUS__DMCU_IRAM_MEM_PWR_STATE__SHIFT 0xb
2507#define DCI_MEM_PWR_STATUS__FBC_MEM_PWR_STATE_MASK 0x3000
2508#define DCI_MEM_PWR_STATUS__FBC_MEM_PWR_STATE__SHIFT 0xc
2509#define DCI_MEM_PWR_STATUS__MCIF_MEM_PWR_STATE_MASK 0xc000
2510#define DCI_MEM_PWR_STATUS__MCIF_MEM_PWR_STATE__SHIFT 0xe
2511#define DCI_MEM_PWR_STATUS__VIP_MEM_PWR_STATE_MASK 0x400000
2512#define DCI_MEM_PWR_STATUS__VIP_MEM_PWR_STATE__SHIFT 0x16
2513#define DCI_MEM_PWR_STATUS__DMIF0_ASYNC_MEM_PWR_STATE_MASK 0x3000000
2514#define DCI_MEM_PWR_STATUS__DMIF0_ASYNC_MEM_PWR_STATE__SHIFT 0x18
2515#define DCI_MEM_PWR_STATUS__DMIF0_DATA_MEM_PWR_STATE_MASK 0xc000000
2516#define DCI_MEM_PWR_STATUS__DMIF0_DATA_MEM_PWR_STATE__SHIFT 0x1a
2517#define DCI_MEM_PWR_STATUS__DMIF0_CHUNK_MEM_PWR_STATE_MASK 0x10000000
2518#define DCI_MEM_PWR_STATUS__DMIF0_CHUNK_MEM_PWR_STATE__SHIFT 0x1c
2519#define DCI_MEM_PWR_STATUS__DMIF_RDREQ_MEM3_PWR_STATE_MASK 0xc0000000
2520#define DCI_MEM_PWR_STATUS__DMIF_RDREQ_MEM3_PWR_STATE__SHIFT 0x1e
2521#define DCI_MEM_PWR_STATUS2__DMIF1_ASYNC_MEM_PWR_STATE_MASK 0x3
2522#define DCI_MEM_PWR_STATUS2__DMIF1_ASYNC_MEM_PWR_STATE__SHIFT 0x0
2523#define DCI_MEM_PWR_STATUS2__DMIF1_DATA_MEM_PWR_STATE_MASK 0xc
2524#define DCI_MEM_PWR_STATUS2__DMIF1_DATA_MEM_PWR_STATE__SHIFT 0x2
2525#define DCI_MEM_PWR_STATUS2__DMIF1_CHUNK_MEM_PWR_STATE_MASK 0x10
2526#define DCI_MEM_PWR_STATUS2__DMIF1_CHUNK_MEM_PWR_STATE__SHIFT 0x4
2527#define DCI_MEM_PWR_STATUS2__DMIF2_ASYNC_MEM_PWR_STATE_MASK 0x60
2528#define DCI_MEM_PWR_STATUS2__DMIF2_ASYNC_MEM_PWR_STATE__SHIFT 0x5
2529#define DCI_MEM_PWR_STATUS2__DMIF2_DATA_MEM_PWR_STATE_MASK 0x180
2530#define DCI_MEM_PWR_STATUS2__DMIF2_DATA_MEM_PWR_STATE__SHIFT 0x7
2531#define DCI_MEM_PWR_STATUS2__DMIF2_CHUNK_MEM_PWR_STATE_MASK 0x200
2532#define DCI_MEM_PWR_STATUS2__DMIF2_CHUNK_MEM_PWR_STATE__SHIFT 0x9
2533#define DCI_MEM_PWR_STATUS2__DMIF3_ASYNC_MEM_PWR_STATE_MASK 0xc00
2534#define DCI_MEM_PWR_STATUS2__DMIF3_ASYNC_MEM_PWR_STATE__SHIFT 0xa
2535#define DCI_MEM_PWR_STATUS2__DMIF3_DATA_MEM_PWR_STATE_MASK 0x3000
2536#define DCI_MEM_PWR_STATUS2__DMIF3_DATA_MEM_PWR_STATE__SHIFT 0xc
2537#define DCI_MEM_PWR_STATUS2__DMIF3_CHUNK_MEM_PWR_STATE_MASK 0x4000
2538#define DCI_MEM_PWR_STATUS2__DMIF3_CHUNK_MEM_PWR_STATE__SHIFT 0xe
2539#define DCI_MEM_PWR_STATUS2__DMIF4_ASYNC_MEM_PWR_STATE_MASK 0x18000
2540#define DCI_MEM_PWR_STATUS2__DMIF4_ASYNC_MEM_PWR_STATE__SHIFT 0xf
2541#define DCI_MEM_PWR_STATUS2__DMIF4_DATA_MEM_PWR_STATE_MASK 0x60000
2542#define DCI_MEM_PWR_STATUS2__DMIF4_DATA_MEM_PWR_STATE__SHIFT 0x11
2543#define DCI_MEM_PWR_STATUS2__DMIF4_CHUNK_MEM_PWR_STATE_MASK 0x80000
2544#define DCI_MEM_PWR_STATUS2__DMIF4_CHUNK_MEM_PWR_STATE__SHIFT 0x13
2545#define DCI_MEM_PWR_STATUS2__DMIF5_ASYNC_MEM_PWR_STATE_MASK 0x300000
2546#define DCI_MEM_PWR_STATUS2__DMIF5_ASYNC_MEM_PWR_STATE__SHIFT 0x14
2547#define DCI_MEM_PWR_STATUS2__DMIF5_DATA_MEM_PWR_STATE_MASK 0xc00000
2548#define DCI_MEM_PWR_STATUS2__DMIF5_DATA_MEM_PWR_STATE__SHIFT 0x16
2549#define DCI_MEM_PWR_STATUS2__DMIF5_CHUNK_MEM_PWR_STATE_MASK 0x1000000
2550#define DCI_MEM_PWR_STATUS2__DMIF5_CHUNK_MEM_PWR_STATE__SHIFT 0x18
2551#define DCI_MEM_PWR_STATUS3__MCIF_DWB_LUMA_MEM0_PWR_STATE_MASK 0x3
2552#define DCI_MEM_PWR_STATUS3__MCIF_DWB_LUMA_MEM0_PWR_STATE__SHIFT 0x0
2553#define DCI_MEM_PWR_STATUS3__MCIF_DWB_LUMA_MEM1_PWR_STATE_MASK 0xc
2554#define DCI_MEM_PWR_STATUS3__MCIF_DWB_LUMA_MEM1_PWR_STATE__SHIFT 0x2
2555#define DCI_MEM_PWR_STATUS3__MCIF_DWB_CHROMA_MEM0_PWR_STATE_MASK 0x30
2556#define DCI_MEM_PWR_STATUS3__MCIF_DWB_CHROMA_MEM0_PWR_STATE__SHIFT 0x4
2557#define DCI_MEM_PWR_STATUS3__MCIF_DWB_CHROMA_MEM1_PWR_STATE_MASK 0xc0
2558#define DCI_MEM_PWR_STATUS3__MCIF_DWB_CHROMA_MEM1_PWR_STATE__SHIFT 0x6
2559#define DCI_MEM_PWR_STATUS3__MCIF_CWB0_LUMA_MEM0_PWR_STATE_MASK 0x300
2560#define DCI_MEM_PWR_STATUS3__MCIF_CWB0_LUMA_MEM0_PWR_STATE__SHIFT 0x8
2561#define DCI_MEM_PWR_STATUS3__MCIF_CWB0_LUMA_MEM1_PWR_STATE_MASK 0xc00
2562#define DCI_MEM_PWR_STATUS3__MCIF_CWB0_LUMA_MEM1_PWR_STATE__SHIFT 0xa
2563#define DCI_MEM_PWR_STATUS3__MCIF_CWB0_CHROMA_MEM0_PWR_STATE_MASK 0x3000
2564#define DCI_MEM_PWR_STATUS3__MCIF_CWB0_CHROMA_MEM0_PWR_STATE__SHIFT 0xc
2565#define DCI_MEM_PWR_STATUS3__MCIF_CWB0_CHROMA_MEM1_PWR_STATE_MASK 0xc000
2566#define DCI_MEM_PWR_STATUS3__MCIF_CWB0_CHROMA_MEM1_PWR_STATE__SHIFT 0xe
2567#define DCI_MEM_PWR_STATUS3__MCIF_CWB1_LUMA_MEM0_PWR_STATE_MASK 0x30000
2568#define DCI_MEM_PWR_STATUS3__MCIF_CWB1_LUMA_MEM0_PWR_STATE__SHIFT 0x10
2569#define DCI_MEM_PWR_STATUS3__MCIF_CWB1_LUMA_MEM1_PWR_STATE_MASK 0xc0000
2570#define DCI_MEM_PWR_STATUS3__MCIF_CWB1_LUMA_MEM1_PWR_STATE__SHIFT 0x12
2571#define DCI_MEM_PWR_STATUS3__MCIF_CWB1_CHROMA_MEM0_PWR_STATE_MASK 0x300000
2572#define DCI_MEM_PWR_STATUS3__MCIF_CWB1_CHROMA_MEM0_PWR_STATE__SHIFT 0x14
2573#define DCI_MEM_PWR_STATUS3__MCIF_CWB1_CHROMA_MEM1_PWR_STATE_MASK 0xc00000
2574#define DCI_MEM_PWR_STATUS3__MCIF_CWB1_CHROMA_MEM1_PWR_STATE__SHIFT 0x16
2575#define DCI_CLK_CNTL__DCI_TEST_CLK_SEL_MASK 0x1f
2576#define DCI_CLK_CNTL__DCI_TEST_CLK_SEL__SHIFT 0x0
2577#define DCI_CLK_CNTL__DISPCLK_R_DCI_GATE_DIS_MASK 0x20
2578#define DCI_CLK_CNTL__DISPCLK_R_DCI_GATE_DIS__SHIFT 0x5
2579#define DCI_CLK_CNTL__DISPCLK_M_GATE_DIS_MASK 0x40
2580#define DCI_CLK_CNTL__DISPCLK_M_GATE_DIS__SHIFT 0x6
2581#define DCI_CLK_CNTL__SCLK_G_STREAM_AZ_GATE_DIS_MASK 0x80
2582#define DCI_CLK_CNTL__SCLK_G_STREAM_AZ_GATE_DIS__SHIFT 0x7
2583#define DCI_CLK_CNTL__SCLK_R_AZ_GATE_DIS_MASK 0x100
2584#define DCI_CLK_CNTL__SCLK_R_AZ_GATE_DIS__SHIFT 0x8
2585#define DCI_CLK_CNTL__DISPCLK_G_FBC_GATE_DIS_MASK 0x200
2586#define DCI_CLK_CNTL__DISPCLK_G_FBC_GATE_DIS__SHIFT 0x9
2587#define DCI_CLK_CNTL__DISPCLK_G_DMIFV1_L_GATE_DIS_MASK 0x400
2588#define DCI_CLK_CNTL__DISPCLK_G_DMIFV1_L_GATE_DIS__SHIFT 0xa
2589#define DCI_CLK_CNTL__DISPCLK_G_VGA_GATE_DIS_MASK 0x800
2590#define DCI_CLK_CNTL__DISPCLK_G_VGA_GATE_DIS__SHIFT 0xb
2591#define DCI_CLK_CNTL__DISPCLK_G_DMIFV1_C_GATE_DIS_MASK 0x1000
2592#define DCI_CLK_CNTL__DISPCLK_G_DMIFV1_C_GATE_DIS__SHIFT 0xc
2593#define DCI_CLK_CNTL__DISPCLK_G_VIP_GATE_DIS_MASK 0x2000
2594#define DCI_CLK_CNTL__DISPCLK_G_VIP_GATE_DIS__SHIFT 0xd
2595#define DCI_CLK_CNTL__VPCLK_POL_MASK 0x4000
2596#define DCI_CLK_CNTL__VPCLK_POL__SHIFT 0xe
2597#define DCI_CLK_CNTL__DISPCLK_G_DMCU_GATE_DIS_MASK 0x8000
2598#define DCI_CLK_CNTL__DISPCLK_G_DMCU_GATE_DIS__SHIFT 0xf
2599#define DCI_CLK_CNTL__DISPCLK_G_DMIF0_GATE_DIS_MASK 0x10000
2600#define DCI_CLK_CNTL__DISPCLK_G_DMIF0_GATE_DIS__SHIFT 0x10
2601#define DCI_CLK_CNTL__DISPCLK_G_DMIF1_GATE_DIS_MASK 0x20000
2602#define DCI_CLK_CNTL__DISPCLK_G_DMIF1_GATE_DIS__SHIFT 0x11
2603#define DCI_CLK_CNTL__DISPCLK_G_DMIF2_GATE_DIS_MASK 0x40000
2604#define DCI_CLK_CNTL__DISPCLK_G_DMIF2_GATE_DIS__SHIFT 0x12
2605#define DCI_CLK_CNTL__DISPCLK_G_DMIF3_GATE_DIS_MASK 0x80000
2606#define DCI_CLK_CNTL__DISPCLK_G_DMIF3_GATE_DIS__SHIFT 0x13
2607#define DCI_CLK_CNTL__DISPCLK_G_DMIF4_GATE_DIS_MASK 0x100000
2608#define DCI_CLK_CNTL__DISPCLK_G_DMIF4_GATE_DIS__SHIFT 0x14
2609#define DCI_CLK_CNTL__DISPCLK_G_DMIF5_GATE_DIS_MASK 0x200000
2610#define DCI_CLK_CNTL__DISPCLK_G_DMIF5_GATE_DIS__SHIFT 0x15
2611#define DCI_CLK_CNTL__SCLK_G_DMIF_GATE_DIS_MASK 0x400000
2612#define DCI_CLK_CNTL__SCLK_G_DMIF_GATE_DIS__SHIFT 0x16
2613#define DCI_CLK_CNTL__SCLK_G_DMIFTRK_GATE_DIS_MASK 0x800000
2614#define DCI_CLK_CNTL__SCLK_G_DMIFTRK_GATE_DIS__SHIFT 0x17
2615#define DCI_CLK_CNTL__SCLK_G_CNTL_AZ_GATE_DIS_MASK 0x1000000
2616#define DCI_CLK_CNTL__SCLK_G_CNTL_AZ_GATE_DIS__SHIFT 0x18
2617#define DCI_CLK_CNTL__DISPCLK_G_DMIFV0_L_GATE_DIS_MASK 0x2000000
2618#define DCI_CLK_CNTL__DISPCLK_G_DMIFV0_L_GATE_DIS__SHIFT 0x19
2619#define DCI_CLK_CNTL__DISPCLK_G_DMIFV0_C_GATE_DIS_MASK 0x4000000
2620#define DCI_CLK_CNTL__DISPCLK_G_DMIFV0_C_GATE_DIS__SHIFT 0x1a
2621#define DCI_CLK_CNTL__DCI_PG_TEST_CLK_SEL_MASK 0xf8000000
2622#define DCI_CLK_CNTL__DCI_PG_TEST_CLK_SEL__SHIFT 0x1b
2623#define DCI_CLK_RAMP_CNTL__DISPCLK_G_MCIF_DWB_GATE_DIS_MASK 0x1
2624#define DCI_CLK_RAMP_CNTL__DISPCLK_G_MCIF_DWB_GATE_DIS__SHIFT 0x0
2625#define DCI_CLK_RAMP_CNTL__SCLK_G_MCIF_DWB_GATE_DIS_MASK 0x2
2626#define DCI_CLK_RAMP_CNTL__SCLK_G_MCIF_DWB_GATE_DIS__SHIFT 0x1
2627#define DCI_CLK_RAMP_CNTL__DISPCLK_G_MCIF_CWB0_GATE_DIS_MASK 0x4
2628#define DCI_CLK_RAMP_CNTL__DISPCLK_G_MCIF_CWB0_GATE_DIS__SHIFT 0x2
2629#define DCI_CLK_RAMP_CNTL__SCLK_G_MCIF_CWB0_GATE_DIS_MASK 0x8
2630#define DCI_CLK_RAMP_CNTL__SCLK_G_MCIF_CWB0_GATE_DIS__SHIFT 0x3
2631#define DCI_CLK_RAMP_CNTL__DISPCLK_G_MCIF_CWB1_GATE_DIS_MASK 0x10
2632#define DCI_CLK_RAMP_CNTL__DISPCLK_G_MCIF_CWB1_GATE_DIS__SHIFT 0x4
2633#define DCI_CLK_RAMP_CNTL__SCLK_G_MCIF_CWB1_GATE_DIS_MASK 0x80000000
2634#define DCI_CLK_RAMP_CNTL__SCLK_G_MCIF_CWB1_GATE_DIS__SHIFT 0x1f
2635#define DCI_MEM_PWR_CNTL__DMIF_RDREQ_MEM_PWR_FORCE_MASK 0x3
2636#define DCI_MEM_PWR_CNTL__DMIF_RDREQ_MEM_PWR_FORCE__SHIFT 0x0
2637#define DCI_MEM_PWR_CNTL__DMIF_RDREQ_MEM_PWR_DIS_MASK 0x4
2638#define DCI_MEM_PWR_CNTL__DMIF_RDREQ_MEM_PWR_DIS__SHIFT 0x2
2639#define DCI_MEM_PWR_CNTL__MCIF_RDREQ_MEM_PWR_FORCE_MASK 0x8
2640#define DCI_MEM_PWR_CNTL__MCIF_RDREQ_MEM_PWR_FORCE__SHIFT 0x3
2641#define DCI_MEM_PWR_CNTL__MCIF_RDREQ_MEM_PWR_DIS_MASK 0x10
2642#define DCI_MEM_PWR_CNTL__MCIF_RDREQ_MEM_PWR_DIS__SHIFT 0x4
2643#define DCI_MEM_PWR_CNTL__MCIF_WRREQ_MEM_PWR_FORCE_MASK 0x20
2644#define DCI_MEM_PWR_CNTL__MCIF_WRREQ_MEM_PWR_FORCE__SHIFT 0x5
2645#define DCI_MEM_PWR_CNTL__MCIF_WRREQ_MEM_PWR_DIS_MASK 0x40
2646#define DCI_MEM_PWR_CNTL__MCIF_WRREQ_MEM_PWR_DIS__SHIFT 0x6
2647#define DCI_MEM_PWR_CNTL__VGA_MEM_PWR_FORCE_MASK 0x80
2648#define DCI_MEM_PWR_CNTL__VGA_MEM_PWR_FORCE__SHIFT 0x7
2649#define DCI_MEM_PWR_CNTL__VGA_MEM_PWR_DIS_MASK 0x100
2650#define DCI_MEM_PWR_CNTL__VGA_MEM_PWR_DIS__SHIFT 0x8
2651#define DCI_MEM_PWR_CNTL__DMCU_ERAM_MEM_PWR_FORCE_MASK 0x600
2652#define DCI_MEM_PWR_CNTL__DMCU_ERAM_MEM_PWR_FORCE__SHIFT 0x9
2653#define DCI_MEM_PWR_CNTL__DMCU_ERAM_MEM_PWR_DIS_MASK 0x800
2654#define DCI_MEM_PWR_CNTL__DMCU_ERAM_MEM_PWR_DIS__SHIFT 0xb
2655#define DCI_MEM_PWR_CNTL__DMCU_IRAM_MEM_PWR_FORCE_MASK 0x1000
2656#define DCI_MEM_PWR_CNTL__DMCU_IRAM_MEM_PWR_FORCE__SHIFT 0xc
2657#define DCI_MEM_PWR_CNTL__DMCU_IRAM_MEM_PWR_DIS_MASK 0x2000
2658#define DCI_MEM_PWR_CNTL__DMCU_IRAM_MEM_PWR_DIS__SHIFT 0xd
2659#define DCI_MEM_PWR_CNTL__FBC_MEM_PWR_FORCE_MASK 0xc000
2660#define DCI_MEM_PWR_CNTL__FBC_MEM_PWR_FORCE__SHIFT 0xe
2661#define DCI_MEM_PWR_CNTL__FBC_MEM_PWR_DIS_MASK 0x10000
2662#define DCI_MEM_PWR_CNTL__FBC_MEM_PWR_DIS__SHIFT 0x10
2663#define DCI_MEM_PWR_CNTL__MCIF_MEM_PWR_FORCE_MASK 0x60000
2664#define DCI_MEM_PWR_CNTL__MCIF_MEM_PWR_FORCE__SHIFT 0x11
2665#define DCI_MEM_PWR_CNTL__MCIF_MEM_PWR_DIS_MASK 0x80000
2666#define DCI_MEM_PWR_CNTL__MCIF_MEM_PWR_DIS__SHIFT 0x13
2667#define DCI_MEM_PWR_CNTL__MCIF_DWB_MEM_PWR_FORCE_MASK 0x300000
2668#define DCI_MEM_PWR_CNTL__MCIF_DWB_MEM_PWR_FORCE__SHIFT 0x14
2669#define DCI_MEM_PWR_CNTL__MCIF_DWB_MEM_PWR_DIS_MASK 0x400000
2670#define DCI_MEM_PWR_CNTL__MCIF_DWB_MEM_PWR_DIS__SHIFT 0x16
2671#define DCI_MEM_PWR_CNTL__MCIF_CWB0_MEM_PWR_FORCE_MASK 0x1800000
2672#define DCI_MEM_PWR_CNTL__MCIF_CWB0_MEM_PWR_FORCE__SHIFT 0x17
2673#define DCI_MEM_PWR_CNTL__MCIF_CWB0_MEM_PWR_DIS_MASK 0x2000000
2674#define DCI_MEM_PWR_CNTL__MCIF_CWB0_MEM_PWR_DIS__SHIFT 0x19
2675#define DCI_MEM_PWR_CNTL__MCIF_CWB1_MEM_PWR_FORCE_MASK 0xc000000
2676#define DCI_MEM_PWR_CNTL__MCIF_CWB1_MEM_PWR_FORCE__SHIFT 0x1a
2677#define DCI_MEM_PWR_CNTL__MCIF_CWB1_MEM_PWR_DIS_MASK 0x10000000
2678#define DCI_MEM_PWR_CNTL__MCIF_CWB1_MEM_PWR_DIS__SHIFT 0x1c
2679#define DCI_MEM_PWR_CNTL__VIP_MEM_PWR_FORCE_MASK 0x20000000
2680#define DCI_MEM_PWR_CNTL__VIP_MEM_PWR_FORCE__SHIFT 0x1d
2681#define DCI_MEM_PWR_CNTL__VIP_MEM_PWR_DIS_MASK 0x40000000
2682#define DCI_MEM_PWR_CNTL__VIP_MEM_PWR_DIS__SHIFT 0x1e
2683#define DCI_MEM_PWR_CNTL2__DMIF0_ASYNC_MEM_PWR_FORCE_MASK 0x3
2684#define DCI_MEM_PWR_CNTL2__DMIF0_ASYNC_MEM_PWR_FORCE__SHIFT 0x0
2685#define DCI_MEM_PWR_CNTL2__DMIF0_ASYNC_MEM_PWR_DIS_MASK 0x4
2686#define DCI_MEM_PWR_CNTL2__DMIF0_ASYNC_MEM_PWR_DIS__SHIFT 0x2
2687#define DCI_MEM_PWR_CNTL2__DMIF0_DATA_MEM_PWR_FORCE_MASK 0x18
2688#define DCI_MEM_PWR_CNTL2__DMIF0_DATA_MEM_PWR_FORCE__SHIFT 0x3
2689#define DCI_MEM_PWR_CNTL2__DMIF0_DATA_MEM_PWR_DIS_MASK 0x20
2690#define DCI_MEM_PWR_CNTL2__DMIF0_DATA_MEM_PWR_DIS__SHIFT 0x5
2691#define DCI_MEM_PWR_CNTL2__DMIF0_CHUNK_MEM_PWR_FORCE_MASK 0x40
2692#define DCI_MEM_PWR_CNTL2__DMIF0_CHUNK_MEM_PWR_FORCE__SHIFT 0x6
2693#define DCI_MEM_PWR_CNTL2__DMIF0_CHUNK_MEM_PWR_DIS_MASK 0x80
2694#define DCI_MEM_PWR_CNTL2__DMIF0_CHUNK_MEM_PWR_DIS__SHIFT 0x7
2695#define DCI_MEM_PWR_CNTL2__DMIF1_ASYNC_MEM_PWR_FORCE_MASK 0x300
2696#define DCI_MEM_PWR_CNTL2__DMIF1_ASYNC_MEM_PWR_FORCE__SHIFT 0x8
2697#define DCI_MEM_PWR_CNTL2__DMIF1_ASYNC_MEM_PWR_DIS_MASK 0x400
2698#define DCI_MEM_PWR_CNTL2__DMIF1_ASYNC_MEM_PWR_DIS__SHIFT 0xa
2699#define DCI_MEM_PWR_CNTL2__DMIF1_DATA_MEM_PWR_FORCE_MASK 0x1800
2700#define DCI_MEM_PWR_CNTL2__DMIF1_DATA_MEM_PWR_FORCE__SHIFT 0xb
2701#define DCI_MEM_PWR_CNTL2__DMIF1_DATA_MEM_PWR_DIS_MASK 0x2000
2702#define DCI_MEM_PWR_CNTL2__DMIF1_DATA_MEM_PWR_DIS__SHIFT 0xd
2703#define DCI_MEM_PWR_CNTL2__DMIF1_CHUNK_MEM_PWR_FORCE_MASK 0x4000
2704#define DCI_MEM_PWR_CNTL2__DMIF1_CHUNK_MEM_PWR_FORCE__SHIFT 0xe
2705#define DCI_MEM_PWR_CNTL2__DMIF1_CHUNK_MEM_PWR_DIS_MASK 0x8000
2706#define DCI_MEM_PWR_CNTL2__DMIF1_CHUNK_MEM_PWR_DIS__SHIFT 0xf
2707#define DCI_MEM_PWR_CNTL2__DMIF2_ASYNC_MEM_PWR_FORCE_MASK 0x30000
2708#define DCI_MEM_PWR_CNTL2__DMIF2_ASYNC_MEM_PWR_FORCE__SHIFT 0x10
2709#define DCI_MEM_PWR_CNTL2__DMIF2_ASYNC_MEM_PWR_DIS_MASK 0x40000
2710#define DCI_MEM_PWR_CNTL2__DMIF2_ASYNC_MEM_PWR_DIS__SHIFT 0x12
2711#define DCI_MEM_PWR_CNTL2__DMIF2_DATA_MEM_PWR_FORCE_MASK 0x180000
2712#define DCI_MEM_PWR_CNTL2__DMIF2_DATA_MEM_PWR_FORCE__SHIFT 0x13
2713#define DCI_MEM_PWR_CNTL2__DMIF2_DATA_MEM_PWR_DIS_MASK 0x200000
2714#define DCI_MEM_PWR_CNTL2__DMIF2_DATA_MEM_PWR_DIS__SHIFT 0x15
2715#define DCI_MEM_PWR_CNTL2__DMIF2_CHUNK_MEM_PWR_FORCE_MASK 0x400000
2716#define DCI_MEM_PWR_CNTL2__DMIF2_CHUNK_MEM_PWR_FORCE__SHIFT 0x16
2717#define DCI_MEM_PWR_CNTL2__DMIF2_CHUNK_MEM_PWR_DIS_MASK 0x800000
2718#define DCI_MEM_PWR_CNTL2__DMIF2_CHUNK_MEM_PWR_DIS__SHIFT 0x17
2719#define DCI_MEM_PWR_CNTL2__DMIF3_ASYNC_MEM_PWR_FORCE_MASK 0x3000000
2720#define DCI_MEM_PWR_CNTL2__DMIF3_ASYNC_MEM_PWR_FORCE__SHIFT 0x18
2721#define DCI_MEM_PWR_CNTL2__DMIF3_ASYNC_MEM_PWR_DIS_MASK 0x4000000
2722#define DCI_MEM_PWR_CNTL2__DMIF3_ASYNC_MEM_PWR_DIS__SHIFT 0x1a
2723#define DCI_MEM_PWR_CNTL2__DMIF3_DATA_MEM_PWR_FORCE_MASK 0x18000000
2724#define DCI_MEM_PWR_CNTL2__DMIF3_DATA_MEM_PWR_FORCE__SHIFT 0x1b
2725#define DCI_MEM_PWR_CNTL2__DMIF3_DATA_MEM_PWR_DIS_MASK 0x20000000
2726#define DCI_MEM_PWR_CNTL2__DMIF3_DATA_MEM_PWR_DIS__SHIFT 0x1d
2727#define DCI_MEM_PWR_CNTL2__DMIF3_CHUNK_MEM_PWR_FORCE_MASK 0x40000000
2728#define DCI_MEM_PWR_CNTL2__DMIF3_CHUNK_MEM_PWR_FORCE__SHIFT 0x1e
2729#define DCI_MEM_PWR_CNTL2__DMIF3_CHUNK_MEM_PWR_DIS_MASK 0x80000000
2730#define DCI_MEM_PWR_CNTL2__DMIF3_CHUNK_MEM_PWR_DIS__SHIFT 0x1f
2731#define DCI_MEM_PWR_CNTL3__DMIF4_ASYNC_MEM_PWR_FORCE_MASK 0x3
2732#define DCI_MEM_PWR_CNTL3__DMIF4_ASYNC_MEM_PWR_FORCE__SHIFT 0x0
2733#define DCI_MEM_PWR_CNTL3__DMIF4_ASYNC_MEM_PWR_DIS_MASK 0x4
2734#define DCI_MEM_PWR_CNTL3__DMIF4_ASYNC_MEM_PWR_DIS__SHIFT 0x2
2735#define DCI_MEM_PWR_CNTL3__DMIF4_DATA_MEM_PWR_FORCE_MASK 0x18
2736#define DCI_MEM_PWR_CNTL3__DMIF4_DATA_MEM_PWR_FORCE__SHIFT 0x3
2737#define DCI_MEM_PWR_CNTL3__DMIF4_DATA_MEM_PWR_DIS_MASK 0x20
2738#define DCI_MEM_PWR_CNTL3__DMIF4_DATA_MEM_PWR_DIS__SHIFT 0x5
2739#define DCI_MEM_PWR_CNTL3__DMIF4_CHUNK_MEM_PWR_FORCE_MASK 0x40
2740#define DCI_MEM_PWR_CNTL3__DMIF4_CHUNK_MEM_PWR_FORCE__SHIFT 0x6
2741#define DCI_MEM_PWR_CNTL3__DMIF4_CHUNK_MEM_PWR_DIS_MASK 0x80
2742#define DCI_MEM_PWR_CNTL3__DMIF4_CHUNK_MEM_PWR_DIS__SHIFT 0x7
2743#define DCI_MEM_PWR_CNTL3__DMIF5_ASYNC_MEM_PWR_FORCE_MASK 0x300
2744#define DCI_MEM_PWR_CNTL3__DMIF5_ASYNC_MEM_PWR_FORCE__SHIFT 0x8
2745#define DCI_MEM_PWR_CNTL3__DMIF5_ASYNC_MEM_PWR_DIS_MASK 0x400
2746#define DCI_MEM_PWR_CNTL3__DMIF5_ASYNC_MEM_PWR_DIS__SHIFT 0xa
2747#define DCI_MEM_PWR_CNTL3__DMIF5_DATA_MEM_PWR_FORCE_MASK 0x1800
2748#define DCI_MEM_PWR_CNTL3__DMIF5_DATA_MEM_PWR_FORCE__SHIFT 0xb
2749#define DCI_MEM_PWR_CNTL3__DMIF5_DATA_MEM_PWR_DIS_MASK 0x2000
2750#define DCI_MEM_PWR_CNTL3__DMIF5_DATA_MEM_PWR_DIS__SHIFT 0xd
2751#define DCI_MEM_PWR_CNTL3__DMIF5_CHUNK_MEM_PWR_FORCE_MASK 0x4000
2752#define DCI_MEM_PWR_CNTL3__DMIF5_CHUNK_MEM_PWR_FORCE__SHIFT 0xe
2753#define DCI_MEM_PWR_CNTL3__DMIF5_CHUNK_MEM_PWR_DIS_MASK 0x8000
2754#define DCI_MEM_PWR_CNTL3__DMIF5_CHUNK_MEM_PWR_DIS__SHIFT 0xf
2755#define DCI_MEM_PWR_CNTL3__DMIF_RDREQ_MEM_PWR_MODE_SEL_MASK 0x30000
2756#define DCI_MEM_PWR_CNTL3__DMIF_RDREQ_MEM_PWR_MODE_SEL__SHIFT 0x10
2757#define DCI_MEM_PWR_CNTL3__DMIF_ASYNC_MEM_PWR_MODE_SEL_MASK 0xc0000
2758#define DCI_MEM_PWR_CNTL3__DMIF_ASYNC_MEM_PWR_MODE_SEL__SHIFT 0x12
2759#define DCI_MEM_PWR_CNTL3__DMIF_DATA_MEM_PWR_MODE_SEL_MASK 0x300000
2760#define DCI_MEM_PWR_CNTL3__DMIF_DATA_MEM_PWR_MODE_SEL__SHIFT 0x14
2761#define DCI_MEM_PWR_CNTL3__DMCU_ERAM_MEM_PWR_MODE_SEL_MASK 0x400000
2762#define DCI_MEM_PWR_CNTL3__DMCU_ERAM_MEM_PWR_MODE_SEL__SHIFT 0x16
2763#define DCI_MEM_PWR_CNTL3__FBC_MEM_PWR_MODE_SEL_MASK 0x1800000
2764#define DCI_MEM_PWR_CNTL3__FBC_MEM_PWR_MODE_SEL__SHIFT 0x17
2765#define DCI_MEM_PWR_CNTL3__MCIF_CWB0_MEM_PWR_MODE_SEL_MASK 0x6000000
2766#define DCI_MEM_PWR_CNTL3__MCIF_CWB0_MEM_PWR_MODE_SEL__SHIFT 0x19
2767#define DCI_MEM_PWR_CNTL3__MCIF_CWB1_MEM_PWR_MODE_SEL_MASK 0x18000000
2768#define DCI_MEM_PWR_CNTL3__MCIF_CWB1_MEM_PWR_MODE_SEL__SHIFT 0x1b
2769#define DCI_MEM_PWR_CNTL3__MCIF_DWB_MEM_PWR_MODE_SEL_MASK 0x60000000
2770#define DCI_MEM_PWR_CNTL3__MCIF_DWB_MEM_PWR_MODE_SEL__SHIFT 0x1d
2771#define DCI_MEM_PWR_CNTL4__MCIF_DWB_LUMA_MEM_EN_NUM_MASK 0x1
2772#define DCI_MEM_PWR_CNTL4__MCIF_DWB_LUMA_MEM_EN_NUM__SHIFT 0x0
2773#define DCI_MEM_PWR_CNTL4__MCIF_DWB_CHROMA_MEM_EN_NUM_MASK 0x2
2774#define DCI_MEM_PWR_CNTL4__MCIF_DWB_CHROMA_MEM_EN_NUM__SHIFT 0x1
2775#define DCI_MEM_PWR_CNTL4__MCIF_CWB0_LUMA_MEM_EN_NUM_MASK 0x4
2776#define DCI_MEM_PWR_CNTL4__MCIF_CWB0_LUMA_MEM_EN_NUM__SHIFT 0x2
2777#define DCI_MEM_PWR_CNTL4__MCIF_CWB0_CHROMA_MEM_EN_NUM_MASK 0x8
2778#define DCI_MEM_PWR_CNTL4__MCIF_CWB0_CHROMA_MEM_EN_NUM__SHIFT 0x3
2779#define DCI_MEM_PWR_CNTL4__MCIF_CWB1_LUMA_MEM_EN_NUM_MASK 0x10
2780#define DCI_MEM_PWR_CNTL4__MCIF_CWB1_LUMA_MEM_EN_NUM__SHIFT 0x4
2781#define DCI_MEM_PWR_CNTL4__MCIF_CWB1_CHROMA_MEM_EN_NUM_MASK 0x20
2782#define DCI_MEM_PWR_CNTL4__MCIF_CWB1_CHROMA_MEM_EN_NUM__SHIFT 0x5
2783#define DVMM_PTE_PGMEM_CONTROL__DVMM_PTE0_MEM_PWR_FORCE_MASK 0x3
2784#define DVMM_PTE_PGMEM_CONTROL__DVMM_PTE0_MEM_PWR_FORCE__SHIFT 0x0
2785#define DVMM_PTE_PGMEM_CONTROL__DVMM_PTE0_MEM_PWR_DIS_MASK 0x4
2786#define DVMM_PTE_PGMEM_CONTROL__DVMM_PTE0_MEM_PWR_DIS__SHIFT 0x2
2787#define DVMM_PTE_PGMEM_CONTROL__DVMM_PTE1_MEM_PWR_FORCE_MASK 0x18
2788#define DVMM_PTE_PGMEM_CONTROL__DVMM_PTE1_MEM_PWR_FORCE__SHIFT 0x3
2789#define DVMM_PTE_PGMEM_CONTROL__DVMM_PTE1_MEM_PWR_DIS_MASK 0x20
2790#define DVMM_PTE_PGMEM_CONTROL__DVMM_PTE1_MEM_PWR_DIS__SHIFT 0x5
2791#define DVMM_PTE_PGMEM_CONTROL__DVMM_PTE2_MEM_PWR_FORCE_MASK 0xc0
2792#define DVMM_PTE_PGMEM_CONTROL__DVMM_PTE2_MEM_PWR_FORCE__SHIFT 0x6
2793#define DVMM_PTE_PGMEM_CONTROL__DVMM_PTE2_MEM_PWR_DIS_MASK 0x100
2794#define DVMM_PTE_PGMEM_CONTROL__DVMM_PTE2_MEM_PWR_DIS__SHIFT 0x8
2795#define DVMM_PTE_PGMEM_CONTROL__DVMM_PTE3_MEM_PWR_FORCE_MASK 0x600
2796#define DVMM_PTE_PGMEM_CONTROL__DVMM_PTE3_MEM_PWR_FORCE__SHIFT 0x9
2797#define DVMM_PTE_PGMEM_CONTROL__DVMM_PTE3_MEM_PWR_DIS_MASK 0x800
2798#define DVMM_PTE_PGMEM_CONTROL__DVMM_PTE3_MEM_PWR_DIS__SHIFT 0xb
2799#define DVMM_PTE_PGMEM_CONTROL__DVMM_PTE4_MEM_PWR_FORCE_MASK 0x3000
2800#define DVMM_PTE_PGMEM_CONTROL__DVMM_PTE4_MEM_PWR_FORCE__SHIFT 0xc
2801#define DVMM_PTE_PGMEM_CONTROL__DVMM_PTE4_MEM_PWR_DIS_MASK 0x4000
2802#define DVMM_PTE_PGMEM_CONTROL__DVMM_PTE4_MEM_PWR_DIS__SHIFT 0xe
2803#define DVMM_PTE_PGMEM_CONTROL__DVMM_PTE5_MEM_PWR_FORCE_MASK 0x18000
2804#define DVMM_PTE_PGMEM_CONTROL__DVMM_PTE5_MEM_PWR_FORCE__SHIFT 0xf
2805#define DVMM_PTE_PGMEM_CONTROL__DVMM_PTE5_MEM_PWR_DIS_MASK 0x20000
2806#define DVMM_PTE_PGMEM_CONTROL__DVMM_PTE5_MEM_PWR_DIS__SHIFT 0x11
2807#define DVMM_PTE_PGMEM_CONTROL__DVMM_PTE6_MEM_PWR_FORCE_MASK 0xc0000
2808#define DVMM_PTE_PGMEM_CONTROL__DVMM_PTE6_MEM_PWR_FORCE__SHIFT 0x12
2809#define DVMM_PTE_PGMEM_CONTROL__DVMM_PTE6_MEM_PWR_DIS_MASK 0x100000
2810#define DVMM_PTE_PGMEM_CONTROL__DVMM_PTE6_MEM_PWR_DIS__SHIFT 0x14
2811#define DVMM_PTE_PGMEM_CONTROL__DVMM_PTE7_MEM_PWR_FORCE_MASK 0x600000
2812#define DVMM_PTE_PGMEM_CONTROL__DVMM_PTE7_MEM_PWR_FORCE__SHIFT 0x15
2813#define DVMM_PTE_PGMEM_CONTROL__DVMM_PTE7_MEM_PWR_DIS_MASK 0x800000
2814#define DVMM_PTE_PGMEM_CONTROL__DVMM_PTE7_MEM_PWR_DIS__SHIFT 0x17
2815#define DVMM_PTE_PGMEM_CONTROL__DVMM_PTE_MEM_PWR_MODE_SEL_MASK 0x3000000
2816#define DVMM_PTE_PGMEM_CONTROL__DVMM_PTE_MEM_PWR_MODE_SEL__SHIFT 0x18
2817#define DVMM_PTE_PGMEM_STATE__DVMM_PIPE0_PTE_PGMEM_STATE_MASK 0x3
2818#define DVMM_PTE_PGMEM_STATE__DVMM_PIPE0_PTE_PGMEM_STATE__SHIFT 0x0
2819#define DVMM_PTE_PGMEM_STATE__DVMM_PIPE1_PTE_PGMEM_STATE_MASK 0xc
2820#define DVMM_PTE_PGMEM_STATE__DVMM_PIPE1_PTE_PGMEM_STATE__SHIFT 0x2
2821#define DVMM_PTE_PGMEM_STATE__DVMM_PIPE2_PTE_PGMEM_STATE_MASK 0x30
2822#define DVMM_PTE_PGMEM_STATE__DVMM_PIPE2_PTE_PGMEM_STATE__SHIFT 0x4
2823#define DVMM_PTE_PGMEM_STATE__DVMM_PIPE3_PTE_PGMEM_STATE_MASK 0xc0
2824#define DVMM_PTE_PGMEM_STATE__DVMM_PIPE3_PTE_PGMEM_STATE__SHIFT 0x6
2825#define DVMM_PTE_PGMEM_STATE__DVMM_PIPE4_PTE_PGMEM_STATE_MASK 0x300
2826#define DVMM_PTE_PGMEM_STATE__DVMM_PIPE4_PTE_PGMEM_STATE__SHIFT 0x8
2827#define DVMM_PTE_PGMEM_STATE__DVMM_PIPE5_PTE_PGMEM_STATE_MASK 0xc00
2828#define DVMM_PTE_PGMEM_STATE__DVMM_PIPE5_PTE_PGMEM_STATE__SHIFT 0xa
2829#define DVMM_PTE_PGMEM_STATE__DVMM_PIPE6_PTE_PGMEM_STATE_MASK 0x3000
2830#define DVMM_PTE_PGMEM_STATE__DVMM_PIPE6_PTE_PGMEM_STATE__SHIFT 0xc
2831#define DVMM_PTE_PGMEM_STATE__DVMM_PIPE7_PTE_PGMEM_STATE_MASK 0xc000
2832#define DVMM_PTE_PGMEM_STATE__DVMM_PIPE7_PTE_PGMEM_STATE__SHIFT 0xe
2833#define DCI_SOFT_RESET__VGA_SOFT_RESET_MASK 0x1
2834#define DCI_SOFT_RESET__VGA_SOFT_RESET__SHIFT 0x0
2835#define DCI_SOFT_RESET__VIP_SOFT_RESET_MASK 0x2
2836#define DCI_SOFT_RESET__VIP_SOFT_RESET__SHIFT 0x1
2837#define DCI_SOFT_RESET__MCIF_SOFT_RESET_MASK 0x4
2838#define DCI_SOFT_RESET__MCIF_SOFT_RESET__SHIFT 0x2
2839#define DCI_SOFT_RESET__FBC_SOFT_RESET_MASK 0x8
2840#define DCI_SOFT_RESET__FBC_SOFT_RESET__SHIFT 0x3
2841#define DCI_SOFT_RESET__DMIF0_SOFT_RESET_MASK 0x10
2842#define DCI_SOFT_RESET__DMIF0_SOFT_RESET__SHIFT 0x4
2843#define DCI_SOFT_RESET__DMIF1_SOFT_RESET_MASK 0x20
2844#define DCI_SOFT_RESET__DMIF1_SOFT_RESET__SHIFT 0x5
2845#define DCI_SOFT_RESET__DMIF2_SOFT_RESET_MASK 0x40
2846#define DCI_SOFT_RESET__DMIF2_SOFT_RESET__SHIFT 0x6
2847#define DCI_SOFT_RESET__DMIF3_SOFT_RESET_MASK 0x80
2848#define DCI_SOFT_RESET__DMIF3_SOFT_RESET__SHIFT 0x7
2849#define DCI_SOFT_RESET__DMIF4_SOFT_RESET_MASK 0x100
2850#define DCI_SOFT_RESET__DMIF4_SOFT_RESET__SHIFT 0x8
2851#define DCI_SOFT_RESET__DMIF5_SOFT_RESET_MASK 0x200
2852#define DCI_SOFT_RESET__DMIF5_SOFT_RESET__SHIFT 0x9
2853#define DCI_SOFT_RESET__DCFEV0_L_SOFT_RESET_MASK 0x400
2854#define DCI_SOFT_RESET__DCFEV0_L_SOFT_RESET__SHIFT 0xa
2855#define DCI_SOFT_RESET__DCFEV0_C_SOFT_RESET_MASK 0x800
2856#define DCI_SOFT_RESET__DCFEV0_C_SOFT_RESET__SHIFT 0xb
2857#define DCI_SOFT_RESET__DCFEV1_L_SOFT_RESET_MASK 0x1000
2858#define DCI_SOFT_RESET__DCFEV1_L_SOFT_RESET__SHIFT 0xc
2859#define DCI_SOFT_RESET__DCFEV1_C_SOFT_RESET_MASK 0x2000
2860#define DCI_SOFT_RESET__DCFEV1_C_SOFT_RESET__SHIFT 0xd
2861#define DCI_SOFT_RESET__DMIFARB_SOFT_RESET_MASK 0x4000
2862#define DCI_SOFT_RESET__DMIFARB_SOFT_RESET__SHIFT 0xe
2863#define DCI_SOFT_RESET__MCIF_DWB_SOFT_RESET_MASK 0x10000
2864#define DCI_SOFT_RESET__MCIF_DWB_SOFT_RESET__SHIFT 0x10
2865#define DCI_SOFT_RESET__MCIF_CWB0_SOFT_RESET_MASK 0x20000
2866#define DCI_SOFT_RESET__MCIF_CWB0_SOFT_RESET__SHIFT 0x11
2867#define DCI_SOFT_RESET__MCIF_CWB1_SOFT_RESET_MASK 0x40000
2868#define DCI_SOFT_RESET__MCIF_CWB1_SOFT_RESET__SHIFT 0x12
2869#define DCI_SOFT_RESET__MCIF_WB_SOFT_RESET_MASK 0x80000
2870#define DCI_SOFT_RESET__MCIF_WB_SOFT_RESET__SHIFT 0x13
2871#define DCI_MISC__MCIF_WB_URG_OVRD_MASK 0x1
2872#define DCI_MISC__MCIF_WB_URG_OVRD__SHIFT 0x0
2873#define DCI_MISC__MCIF_WB_URG_LVL_MASK 0x1e
2874#define DCI_MISC__MCIF_WB_URG_LVL__SHIFT 0x1
2875#define DCI_TEST_DEBUG_INDEX__DCI_TEST_DEBUG_INDEX_MASK 0xff
2876#define DCI_TEST_DEBUG_INDEX__DCI_TEST_DEBUG_INDEX__SHIFT 0x0
2877#define DCI_TEST_DEBUG_INDEX__DCI_TEST_DEBUG_WRITE_EN_MASK 0x100
2878#define DCI_TEST_DEBUG_INDEX__DCI_TEST_DEBUG_WRITE_EN__SHIFT 0x8
2879#define DCI_TEST_DEBUG_DATA__DCI_TEST_DEBUG_DATA_MASK 0xffffffff
2880#define DCI_TEST_DEBUG_DATA__DCI_TEST_DEBUG_DATA__SHIFT 0x0
2881#define DCI_DEBUG_CONFIG__DCI_DBG_EN_MASK 0x1
2882#define DCI_DEBUG_CONFIG__DCI_DBG_EN__SHIFT 0x0
2883#define DCI_DEBUG_CONFIG__DCI_DBG_BLOCK_SEL_MASK 0xf0
2884#define DCI_DEBUG_CONFIG__DCI_DBG_BLOCK_SEL__SHIFT 0x4
2885#define DCI_DEBUG_CONFIG__DCI_DBG_CLOCK_SEL_MASK 0xf00
2886#define DCI_DEBUG_CONFIG__DCI_DBG_CLOCK_SEL__SHIFT 0x8
2887#define PIPE0_DMIF_BUFFER_CONTROL__DMIF_BUFFERS_ALLOCATED_MASK 0x7
2888#define PIPE0_DMIF_BUFFER_CONTROL__DMIF_BUFFERS_ALLOCATED__SHIFT 0x0
2889#define PIPE0_DMIF_BUFFER_CONTROL__DMIF_BUFFERS_ALLOCATION_COMPLETED_MASK 0x10
2890#define PIPE0_DMIF_BUFFER_CONTROL__DMIF_BUFFERS_ALLOCATION_COMPLETED__SHIFT 0x4
2891#define PIPE1_DMIF_BUFFER_CONTROL__DMIF_BUFFERS_ALLOCATED_MASK 0x7
2892#define PIPE1_DMIF_BUFFER_CONTROL__DMIF_BUFFERS_ALLOCATED__SHIFT 0x0
2893#define PIPE1_DMIF_BUFFER_CONTROL__DMIF_BUFFERS_ALLOCATION_COMPLETED_MASK 0x10
2894#define PIPE1_DMIF_BUFFER_CONTROL__DMIF_BUFFERS_ALLOCATION_COMPLETED__SHIFT 0x4
2895#define PIPE2_DMIF_BUFFER_CONTROL__DMIF_BUFFERS_ALLOCATED_MASK 0x7
2896#define PIPE2_DMIF_BUFFER_CONTROL__DMIF_BUFFERS_ALLOCATED__SHIFT 0x0
2897#define PIPE2_DMIF_BUFFER_CONTROL__DMIF_BUFFERS_ALLOCATION_COMPLETED_MASK 0x10
2898#define PIPE2_DMIF_BUFFER_CONTROL__DMIF_BUFFERS_ALLOCATION_COMPLETED__SHIFT 0x4
2899#define PIPE3_DMIF_BUFFER_CONTROL__DMIF_BUFFERS_ALLOCATED_MASK 0x7
2900#define PIPE3_DMIF_BUFFER_CONTROL__DMIF_BUFFERS_ALLOCATED__SHIFT 0x0
2901#define PIPE3_DMIF_BUFFER_CONTROL__DMIF_BUFFERS_ALLOCATION_COMPLETED_MASK 0x10
2902#define PIPE3_DMIF_BUFFER_CONTROL__DMIF_BUFFERS_ALLOCATION_COMPLETED__SHIFT 0x4
2903#define PIPE4_DMIF_BUFFER_CONTROL__DMIF_BUFFERS_ALLOCATED_MASK 0x7
2904#define PIPE4_DMIF_BUFFER_CONTROL__DMIF_BUFFERS_ALLOCATED__SHIFT 0x0
2905#define PIPE4_DMIF_BUFFER_CONTROL__DMIF_BUFFERS_ALLOCATION_COMPLETED_MASK 0x10
2906#define PIPE4_DMIF_BUFFER_CONTROL__DMIF_BUFFERS_ALLOCATION_COMPLETED__SHIFT 0x4
2907#define PIPE5_DMIF_BUFFER_CONTROL__DMIF_BUFFERS_ALLOCATED_MASK 0x7
2908#define PIPE5_DMIF_BUFFER_CONTROL__DMIF_BUFFERS_ALLOCATED__SHIFT 0x0
2909#define PIPE5_DMIF_BUFFER_CONTROL__DMIF_BUFFERS_ALLOCATION_COMPLETED_MASK 0x10
2910#define PIPE5_DMIF_BUFFER_CONTROL__DMIF_BUFFERS_ALLOCATION_COMPLETED__SHIFT 0x4
2911#define DC_GENERICA__GENERICA_EN_MASK 0x1
2912#define DC_GENERICA__GENERICA_EN__SHIFT 0x0
2913#define DC_GENERICA__GENERICA_SEL_MASK 0xf80
2914#define DC_GENERICA__GENERICA_SEL__SHIFT 0x7
2915#define DC_GENERICA__GENERICA_UNIPHY_REFDIV_CLK_SEL_MASK 0xf000
2916#define DC_GENERICA__GENERICA_UNIPHY_REFDIV_CLK_SEL__SHIFT 0xc
2917#define DC_GENERICA__GENERICA_UNIPHY_FBDIV_CLK_SEL_MASK 0xf0000
2918#define DC_GENERICA__GENERICA_UNIPHY_FBDIV_CLK_SEL__SHIFT 0x10
2919#define DC_GENERICA__GENERICA_UNIPHY_FBDIV_SSC_CLK_SEL_MASK 0xf00000
2920#define DC_GENERICA__GENERICA_UNIPHY_FBDIV_SSC_CLK_SEL__SHIFT 0x14
2921#define DC_GENERICA__GENERICA_UNIPHY_FBDIV_CLK_DIV2_SEL_MASK 0xf000000
2922#define DC_GENERICA__GENERICA_UNIPHY_FBDIV_CLK_DIV2_SEL__SHIFT 0x18
2923#define DC_GENERICB__GENERICB_EN_MASK 0x1
2924#define DC_GENERICB__GENERICB_EN__SHIFT 0x0
2925#define DC_GENERICB__GENERICB_SEL_MASK 0xf00
2926#define DC_GENERICB__GENERICB_SEL__SHIFT 0x8
2927#define DC_GENERICB__GENERICB_UNIPHY_REFDIV_CLK_SEL_MASK 0xf000
2928#define DC_GENERICB__GENERICB_UNIPHY_REFDIV_CLK_SEL__SHIFT 0xc
2929#define DC_GENERICB__GENERICB_UNIPHY_FBDIV_CLK_SEL_MASK 0xf0000
2930#define DC_GENERICB__GENERICB_UNIPHY_FBDIV_CLK_SEL__SHIFT 0x10
2931#define DC_GENERICB__GENERICB_UNIPHY_FBDIV_SSC_CLK_SEL_MASK 0xf00000
2932#define DC_GENERICB__GENERICB_UNIPHY_FBDIV_SSC_CLK_SEL__SHIFT 0x14
2933#define DC_GENERICB__GENERICB_UNIPHY_FBDIV_CLK_DIV2_SEL_MASK 0xf000000
2934#define DC_GENERICB__GENERICB_UNIPHY_FBDIV_CLK_DIV2_SEL__SHIFT 0x18
2935#define DC_PAD_EXTERN_SIG__DC_PAD_EXTERN_SIG_SEL_MASK 0xf
2936#define DC_PAD_EXTERN_SIG__DC_PAD_EXTERN_SIG_SEL__SHIFT 0x0
2937#define DC_PAD_EXTERN_SIG__MVP_PIXEL_SRC_STATUS_MASK 0x30
2938#define DC_PAD_EXTERN_SIG__MVP_PIXEL_SRC_STATUS__SHIFT 0x4
2939#define DC_REF_CLK_CNTL__HSYNCA_OUTPUT_SEL_MASK 0x3
2940#define DC_REF_CLK_CNTL__HSYNCA_OUTPUT_SEL__SHIFT 0x0
2941#define DC_REF_CLK_CNTL__GENLK_CLK_OUTPUT_SEL_MASK 0x300
2942#define DC_REF_CLK_CNTL__GENLK_CLK_OUTPUT_SEL__SHIFT 0x8
2943#define DC_GPIO_DEBUG__DC_GPIO_VIP_DEBUG_MASK 0x1
2944#define DC_GPIO_DEBUG__DC_GPIO_VIP_DEBUG__SHIFT 0x0
2945#define DC_GPIO_DEBUG__DC_GPIO_MACRO_DEBUG_MASK 0x300
2946#define DC_GPIO_DEBUG__DC_GPIO_MACRO_DEBUG__SHIFT 0x8
2947#define DC_GPIO_DEBUG__DC_GPIO_CHIP_DEBUG_OUT_PIN_SEL_MASK 0x10000
2948#define DC_GPIO_DEBUG__DC_GPIO_CHIP_DEBUG_OUT_PIN_SEL__SHIFT 0x10
2949#define DC_GPIO_DEBUG__DC_GPIO_DEBUG_BUS_FLOP_EN_MASK 0x20000
2950#define DC_GPIO_DEBUG__DC_GPIO_DEBUG_BUS_FLOP_EN__SHIFT 0x11
2951#define DC_GPIO_DEBUG__DPRX_LOOPBACK_ENABLE_MASK 0x80000000
2952#define DC_GPIO_DEBUG__DPRX_LOOPBACK_ENABLE__SHIFT 0x1f
2953#define UNIPHYA_LINK_CNTL__UNIPHY_PFREQCHG_MASK 0x1
2954#define UNIPHYA_LINK_CNTL__UNIPHY_PFREQCHG__SHIFT 0x0
2955#define UNIPHYA_LINK_CNTL__UNIPHY_PIXVLD_RESET_MASK 0x10
2956#define UNIPHYA_LINK_CNTL__UNIPHY_PIXVLD_RESET__SHIFT 0x4
2957#define UNIPHYA_LINK_CNTL__UNIPHY_MINIMUM_PIXVLD_LOW_DURATION_MASK 0x700
2958#define UNIPHYA_LINK_CNTL__UNIPHY_MINIMUM_PIXVLD_LOW_DURATION__SHIFT 0x8
2959#define UNIPHYA_LINK_CNTL__UNIPHY_CHANNEL0_INVERT_MASK 0x1000
2960#define UNIPHYA_LINK_CNTL__UNIPHY_CHANNEL0_INVERT__SHIFT 0xc
2961#define UNIPHYA_LINK_CNTL__UNIPHY_CHANNEL1_INVERT_MASK 0x2000
2962#define UNIPHYA_LINK_CNTL__UNIPHY_CHANNEL1_INVERT__SHIFT 0xd
2963#define UNIPHYA_LINK_CNTL__UNIPHY_CHANNEL2_INVERT_MASK 0x4000
2964#define UNIPHYA_LINK_CNTL__UNIPHY_CHANNEL2_INVERT__SHIFT 0xe
2965#define UNIPHYA_LINK_CNTL__UNIPHY_CHANNEL3_INVERT_MASK 0x8000
2966#define UNIPHYA_LINK_CNTL__UNIPHY_CHANNEL3_INVERT__SHIFT 0xf
2967#define UNIPHYA_LINK_CNTL__UNIPHY_LANE_STAGGER_DELAY_MASK 0x700000
2968#define UNIPHYA_LINK_CNTL__UNIPHY_LANE_STAGGER_DELAY__SHIFT 0x14
2969#define UNIPHYA_LINK_CNTL__UNIPHY_LINK_ENABLE_HPD_MASK_MASK 0x3000000
2970#define UNIPHYA_LINK_CNTL__UNIPHY_LINK_ENABLE_HPD_MASK__SHIFT 0x18
2971#define UNIPHYB_LINK_CNTL__UNIPHY_PFREQCHG_MASK 0x1
2972#define UNIPHYB_LINK_CNTL__UNIPHY_PFREQCHG__SHIFT 0x0
2973#define UNIPHYB_LINK_CNTL__UNIPHY_PIXVLD_RESET_MASK 0x10
2974#define UNIPHYB_LINK_CNTL__UNIPHY_PIXVLD_RESET__SHIFT 0x4
2975#define UNIPHYB_LINK_CNTL__UNIPHY_MINIMUM_PIXVLD_LOW_DURATION_MASK 0x700
2976#define UNIPHYB_LINK_CNTL__UNIPHY_MINIMUM_PIXVLD_LOW_DURATION__SHIFT 0x8
2977#define UNIPHYB_LINK_CNTL__UNIPHY_CHANNEL0_INVERT_MASK 0x1000
2978#define UNIPHYB_LINK_CNTL__UNIPHY_CHANNEL0_INVERT__SHIFT 0xc
2979#define UNIPHYB_LINK_CNTL__UNIPHY_CHANNEL1_INVERT_MASK 0x2000
2980#define UNIPHYB_LINK_CNTL__UNIPHY_CHANNEL1_INVERT__SHIFT 0xd
2981#define UNIPHYB_LINK_CNTL__UNIPHY_CHANNEL2_INVERT_MASK 0x4000
2982#define UNIPHYB_LINK_CNTL__UNIPHY_CHANNEL2_INVERT__SHIFT 0xe
2983#define UNIPHYB_LINK_CNTL__UNIPHY_CHANNEL3_INVERT_MASK 0x8000
2984#define UNIPHYB_LINK_CNTL__UNIPHY_CHANNEL3_INVERT__SHIFT 0xf
2985#define UNIPHYB_LINK_CNTL__UNIPHY_LANE_STAGGER_DELAY_MASK 0x700000
2986#define UNIPHYB_LINK_CNTL__UNIPHY_LANE_STAGGER_DELAY__SHIFT 0x14
2987#define UNIPHYB_LINK_CNTL__UNIPHY_LINK_ENABLE_HPD_MASK_MASK 0x3000000
2988#define UNIPHYB_LINK_CNTL__UNIPHY_LINK_ENABLE_HPD_MASK__SHIFT 0x18
2989#define UNIPHYC_LINK_CNTL__UNIPHY_PFREQCHG_MASK 0x1
2990#define UNIPHYC_LINK_CNTL__UNIPHY_PFREQCHG__SHIFT 0x0
2991#define UNIPHYC_LINK_CNTL__UNIPHY_PIXVLD_RESET_MASK 0x10
2992#define UNIPHYC_LINK_CNTL__UNIPHY_PIXVLD_RESET__SHIFT 0x4
2993#define UNIPHYC_LINK_CNTL__UNIPHY_MINIMUM_PIXVLD_LOW_DURATION_MASK 0x700
2994#define UNIPHYC_LINK_CNTL__UNIPHY_MINIMUM_PIXVLD_LOW_DURATION__SHIFT 0x8
2995#define UNIPHYC_LINK_CNTL__UNIPHY_CHANNEL0_INVERT_MASK 0x1000
2996#define UNIPHYC_LINK_CNTL__UNIPHY_CHANNEL0_INVERT__SHIFT 0xc
2997#define UNIPHYC_LINK_CNTL__UNIPHY_CHANNEL1_INVERT_MASK 0x2000
2998#define UNIPHYC_LINK_CNTL__UNIPHY_CHANNEL1_INVERT__SHIFT 0xd
2999#define UNIPHYC_LINK_CNTL__UNIPHY_CHANNEL2_INVERT_MASK 0x4000
3000#define UNIPHYC_LINK_CNTL__UNIPHY_CHANNEL2_INVERT__SHIFT 0xe
3001#define UNIPHYC_LINK_CNTL__UNIPHY_CHANNEL3_INVERT_MASK 0x8000
3002#define UNIPHYC_LINK_CNTL__UNIPHY_CHANNEL3_INVERT__SHIFT 0xf
3003#define UNIPHYC_LINK_CNTL__UNIPHY_LANE_STAGGER_DELAY_MASK 0x700000
3004#define UNIPHYC_LINK_CNTL__UNIPHY_LANE_STAGGER_DELAY__SHIFT 0x14
3005#define UNIPHYC_LINK_CNTL__UNIPHY_LINK_ENABLE_HPD_MASK_MASK 0x3000000
3006#define UNIPHYC_LINK_CNTL__UNIPHY_LINK_ENABLE_HPD_MASK__SHIFT 0x18
3007#define UNIPHYD_LINK_CNTL__UNIPHY_PFREQCHG_MASK 0x1
3008#define UNIPHYD_LINK_CNTL__UNIPHY_PFREQCHG__SHIFT 0x0
3009#define UNIPHYD_LINK_CNTL__UNIPHY_PIXVLD_RESET_MASK 0x10
3010#define UNIPHYD_LINK_CNTL__UNIPHY_PIXVLD_RESET__SHIFT 0x4
3011#define UNIPHYD_LINK_CNTL__UNIPHY_MINIMUM_PIXVLD_LOW_DURATION_MASK 0x700
3012#define UNIPHYD_LINK_CNTL__UNIPHY_MINIMUM_PIXVLD_LOW_DURATION__SHIFT 0x8
3013#define UNIPHYD_LINK_CNTL__UNIPHY_CHANNEL0_INVERT_MASK 0x1000
3014#define UNIPHYD_LINK_CNTL__UNIPHY_CHANNEL0_INVERT__SHIFT 0xc
3015#define UNIPHYD_LINK_CNTL__UNIPHY_CHANNEL1_INVERT_MASK 0x2000
3016#define UNIPHYD_LINK_CNTL__UNIPHY_CHANNEL1_INVERT__SHIFT 0xd
3017#define UNIPHYD_LINK_CNTL__UNIPHY_CHANNEL2_INVERT_MASK 0x4000
3018#define UNIPHYD_LINK_CNTL__UNIPHY_CHANNEL2_INVERT__SHIFT 0xe
3019#define UNIPHYD_LINK_CNTL__UNIPHY_CHANNEL3_INVERT_MASK 0x8000
3020#define UNIPHYD_LINK_CNTL__UNIPHY_CHANNEL3_INVERT__SHIFT 0xf
3021#define UNIPHYD_LINK_CNTL__UNIPHY_LANE_STAGGER_DELAY_MASK 0x700000
3022#define UNIPHYD_LINK_CNTL__UNIPHY_LANE_STAGGER_DELAY__SHIFT 0x14
3023#define UNIPHYD_LINK_CNTL__UNIPHY_LINK_ENABLE_HPD_MASK_MASK 0x3000000
3024#define UNIPHYD_LINK_CNTL__UNIPHY_LINK_ENABLE_HPD_MASK__SHIFT 0x18
3025#define UNIPHYE_LINK_CNTL__UNIPHY_PFREQCHG_MASK 0x1
3026#define UNIPHYE_LINK_CNTL__UNIPHY_PFREQCHG__SHIFT 0x0
3027#define UNIPHYE_LINK_CNTL__UNIPHY_PIXVLD_RESET_MASK 0x10
3028#define UNIPHYE_LINK_CNTL__UNIPHY_PIXVLD_RESET__SHIFT 0x4
3029#define UNIPHYE_LINK_CNTL__UNIPHY_MINIMUM_PIXVLD_LOW_DURATION_MASK 0x700
3030#define UNIPHYE_LINK_CNTL__UNIPHY_MINIMUM_PIXVLD_LOW_DURATION__SHIFT 0x8
3031#define UNIPHYE_LINK_CNTL__UNIPHY_CHANNEL0_INVERT_MASK 0x1000
3032#define UNIPHYE_LINK_CNTL__UNIPHY_CHANNEL0_INVERT__SHIFT 0xc
3033#define UNIPHYE_LINK_CNTL__UNIPHY_CHANNEL1_INVERT_MASK 0x2000
3034#define UNIPHYE_LINK_CNTL__UNIPHY_CHANNEL1_INVERT__SHIFT 0xd
3035#define UNIPHYE_LINK_CNTL__UNIPHY_CHANNEL2_INVERT_MASK 0x4000
3036#define UNIPHYE_LINK_CNTL__UNIPHY_CHANNEL2_INVERT__SHIFT 0xe
3037#define UNIPHYE_LINK_CNTL__UNIPHY_CHANNEL3_INVERT_MASK 0x8000
3038#define UNIPHYE_LINK_CNTL__UNIPHY_CHANNEL3_INVERT__SHIFT 0xf
3039#define UNIPHYE_LINK_CNTL__UNIPHY_LANE_STAGGER_DELAY_MASK 0x700000
3040#define UNIPHYE_LINK_CNTL__UNIPHY_LANE_STAGGER_DELAY__SHIFT 0x14
3041#define UNIPHYE_LINK_CNTL__UNIPHY_LINK_ENABLE_HPD_MASK_MASK 0x3000000
3042#define UNIPHYE_LINK_CNTL__UNIPHY_LINK_ENABLE_HPD_MASK__SHIFT 0x18
3043#define UNIPHYF_LINK_CNTL__UNIPHY_PFREQCHG_MASK 0x1
3044#define UNIPHYF_LINK_CNTL__UNIPHY_PFREQCHG__SHIFT 0x0
3045#define UNIPHYF_LINK_CNTL__UNIPHY_PIXVLD_RESET_MASK 0x10
3046#define UNIPHYF_LINK_CNTL__UNIPHY_PIXVLD_RESET__SHIFT 0x4
3047#define UNIPHYF_LINK_CNTL__UNIPHY_MINIMUM_PIXVLD_LOW_DURATION_MASK 0x700
3048#define UNIPHYF_LINK_CNTL__UNIPHY_MINIMUM_PIXVLD_LOW_DURATION__SHIFT 0x8
3049#define UNIPHYF_LINK_CNTL__UNIPHY_CHANNEL0_INVERT_MASK 0x1000
3050#define UNIPHYF_LINK_CNTL__UNIPHY_CHANNEL0_INVERT__SHIFT 0xc
3051#define UNIPHYF_LINK_CNTL__UNIPHY_CHANNEL1_INVERT_MASK 0x2000
3052#define UNIPHYF_LINK_CNTL__UNIPHY_CHANNEL1_INVERT__SHIFT 0xd
3053#define UNIPHYF_LINK_CNTL__UNIPHY_CHANNEL2_INVERT_MASK 0x4000
3054#define UNIPHYF_LINK_CNTL__UNIPHY_CHANNEL2_INVERT__SHIFT 0xe
3055#define UNIPHYF_LINK_CNTL__UNIPHY_CHANNEL3_INVERT_MASK 0x8000
3056#define UNIPHYF_LINK_CNTL__UNIPHY_CHANNEL3_INVERT__SHIFT 0xf
3057#define UNIPHYF_LINK_CNTL__UNIPHY_LANE_STAGGER_DELAY_MASK 0x700000
3058#define UNIPHYF_LINK_CNTL__UNIPHY_LANE_STAGGER_DELAY__SHIFT 0x14
3059#define UNIPHYF_LINK_CNTL__UNIPHY_LINK_ENABLE_HPD_MASK_MASK 0x3000000
3060#define UNIPHYF_LINK_CNTL__UNIPHY_LINK_ENABLE_HPD_MASK__SHIFT 0x18
3061#define UNIPHYG_LINK_CNTL__UNIPHY_PFREQCHG_MASK 0x1
3062#define UNIPHYG_LINK_CNTL__UNIPHY_PFREQCHG__SHIFT 0x0
3063#define UNIPHYG_LINK_CNTL__UNIPHY_PIXVLD_RESET_MASK 0x10
3064#define UNIPHYG_LINK_CNTL__UNIPHY_PIXVLD_RESET__SHIFT 0x4
3065#define UNIPHYG_LINK_CNTL__UNIPHY_MINIMUM_PIXVLD_LOW_DURATION_MASK 0x700
3066#define UNIPHYG_LINK_CNTL__UNIPHY_MINIMUM_PIXVLD_LOW_DURATION__SHIFT 0x8
3067#define UNIPHYG_LINK_CNTL__UNIPHY_CHANNEL0_INVERT_MASK 0x1000
3068#define UNIPHYG_LINK_CNTL__UNIPHY_CHANNEL0_INVERT__SHIFT 0xc
3069#define UNIPHYG_LINK_CNTL__UNIPHY_CHANNEL1_INVERT_MASK 0x2000
3070#define UNIPHYG_LINK_CNTL__UNIPHY_CHANNEL1_INVERT__SHIFT 0xd
3071#define UNIPHYG_LINK_CNTL__UNIPHY_CHANNEL2_INVERT_MASK 0x4000
3072#define UNIPHYG_LINK_CNTL__UNIPHY_CHANNEL2_INVERT__SHIFT 0xe
3073#define UNIPHYG_LINK_CNTL__UNIPHY_CHANNEL3_INVERT_MASK 0x8000
3074#define UNIPHYG_LINK_CNTL__UNIPHY_CHANNEL3_INVERT__SHIFT 0xf
3075#define UNIPHYG_LINK_CNTL__UNIPHY_LANE_STAGGER_DELAY_MASK 0x700000
3076#define UNIPHYG_LINK_CNTL__UNIPHY_LANE_STAGGER_DELAY__SHIFT 0x14
3077#define UNIPHYG_LINK_CNTL__UNIPHY_LINK_ENABLE_HPD_MASK_MASK 0x3000000
3078#define UNIPHYG_LINK_CNTL__UNIPHY_LINK_ENABLE_HPD_MASK__SHIFT 0x18
3079#define UNIPHYA_CHANNEL_XBAR_CNTL__UNIPHY_CHANNEL0_XBAR_SOURCE_MASK 0x3
3080#define UNIPHYA_CHANNEL_XBAR_CNTL__UNIPHY_CHANNEL0_XBAR_SOURCE__SHIFT 0x0
3081#define UNIPHYA_CHANNEL_XBAR_CNTL__UNIPHY_CHANNEL1_XBAR_SOURCE_MASK 0x300
3082#define UNIPHYA_CHANNEL_XBAR_CNTL__UNIPHY_CHANNEL1_XBAR_SOURCE__SHIFT 0x8
3083#define UNIPHYA_CHANNEL_XBAR_CNTL__UNIPHY_CHANNEL2_XBAR_SOURCE_MASK 0x30000
3084#define UNIPHYA_CHANNEL_XBAR_CNTL__UNIPHY_CHANNEL2_XBAR_SOURCE__SHIFT 0x10
3085#define UNIPHYA_CHANNEL_XBAR_CNTL__UNIPHY_CHANNEL3_XBAR_SOURCE_MASK 0x3000000
3086#define UNIPHYA_CHANNEL_XBAR_CNTL__UNIPHY_CHANNEL3_XBAR_SOURCE__SHIFT 0x18
3087#define UNIPHYA_CHANNEL_XBAR_CNTL__UNIPHY_LINK_ENABLE_MASK 0x10000000
3088#define UNIPHYA_CHANNEL_XBAR_CNTL__UNIPHY_LINK_ENABLE__SHIFT 0x1c
3089#define UNIPHYB_CHANNEL_XBAR_CNTL__UNIPHY_CHANNEL0_XBAR_SOURCE_MASK 0x3
3090#define UNIPHYB_CHANNEL_XBAR_CNTL__UNIPHY_CHANNEL0_XBAR_SOURCE__SHIFT 0x0
3091#define UNIPHYB_CHANNEL_XBAR_CNTL__UNIPHY_CHANNEL1_XBAR_SOURCE_MASK 0x300
3092#define UNIPHYB_CHANNEL_XBAR_CNTL__UNIPHY_CHANNEL1_XBAR_SOURCE__SHIFT 0x8
3093#define UNIPHYB_CHANNEL_XBAR_CNTL__UNIPHY_CHANNEL2_XBAR_SOURCE_MASK 0x30000
3094#define UNIPHYB_CHANNEL_XBAR_CNTL__UNIPHY_CHANNEL2_XBAR_SOURCE__SHIFT 0x10
3095#define UNIPHYB_CHANNEL_XBAR_CNTL__UNIPHY_CHANNEL3_XBAR_SOURCE_MASK 0x3000000
3096#define UNIPHYB_CHANNEL_XBAR_CNTL__UNIPHY_CHANNEL3_XBAR_SOURCE__SHIFT 0x18
3097#define UNIPHYB_CHANNEL_XBAR_CNTL__UNIPHY_LINK_ENABLE_MASK 0x10000000
3098#define UNIPHYB_CHANNEL_XBAR_CNTL__UNIPHY_LINK_ENABLE__SHIFT 0x1c
3099#define UNIPHYC_CHANNEL_XBAR_CNTL__UNIPHY_CHANNEL0_XBAR_SOURCE_MASK 0x3
3100#define UNIPHYC_CHANNEL_XBAR_CNTL__UNIPHY_CHANNEL0_XBAR_SOURCE__SHIFT 0x0
3101#define UNIPHYC_CHANNEL_XBAR_CNTL__UNIPHY_CHANNEL1_XBAR_SOURCE_MASK 0x300
3102#define UNIPHYC_CHANNEL_XBAR_CNTL__UNIPHY_CHANNEL1_XBAR_SOURCE__SHIFT 0x8
3103#define UNIPHYC_CHANNEL_XBAR_CNTL__UNIPHY_CHANNEL2_XBAR_SOURCE_MASK 0x30000
3104#define UNIPHYC_CHANNEL_XBAR_CNTL__UNIPHY_CHANNEL2_XBAR_SOURCE__SHIFT 0x10
3105#define UNIPHYC_CHANNEL_XBAR_CNTL__UNIPHY_CHANNEL3_XBAR_SOURCE_MASK 0x3000000
3106#define UNIPHYC_CHANNEL_XBAR_CNTL__UNIPHY_CHANNEL3_XBAR_SOURCE__SHIFT 0x18
3107#define UNIPHYC_CHANNEL_XBAR_CNTL__UNIPHY_LINK_ENABLE_MASK 0x10000000
3108#define UNIPHYC_CHANNEL_XBAR_CNTL__UNIPHY_LINK_ENABLE__SHIFT 0x1c
3109#define UNIPHYD_CHANNEL_XBAR_CNTL__UNIPHY_CHANNEL0_XBAR_SOURCE_MASK 0x3
3110#define UNIPHYD_CHANNEL_XBAR_CNTL__UNIPHY_CHANNEL0_XBAR_SOURCE__SHIFT 0x0
3111#define UNIPHYD_CHANNEL_XBAR_CNTL__UNIPHY_CHANNEL1_XBAR_SOURCE_MASK 0x300
3112#define UNIPHYD_CHANNEL_XBAR_CNTL__UNIPHY_CHANNEL1_XBAR_SOURCE__SHIFT 0x8
3113#define UNIPHYD_CHANNEL_XBAR_CNTL__UNIPHY_CHANNEL2_XBAR_SOURCE_MASK 0x30000
3114#define UNIPHYD_CHANNEL_XBAR_CNTL__UNIPHY_CHANNEL2_XBAR_SOURCE__SHIFT 0x10
3115#define UNIPHYD_CHANNEL_XBAR_CNTL__UNIPHY_CHANNEL3_XBAR_SOURCE_MASK 0x3000000
3116#define UNIPHYD_CHANNEL_XBAR_CNTL__UNIPHY_CHANNEL3_XBAR_SOURCE__SHIFT 0x18
3117#define UNIPHYD_CHANNEL_XBAR_CNTL__UNIPHY_LINK_ENABLE_MASK 0x10000000
3118#define UNIPHYD_CHANNEL_XBAR_CNTL__UNIPHY_LINK_ENABLE__SHIFT 0x1c
3119#define UNIPHYE_CHANNEL_XBAR_CNTL__UNIPHY_CHANNEL0_XBAR_SOURCE_MASK 0x3
3120#define UNIPHYE_CHANNEL_XBAR_CNTL__UNIPHY_CHANNEL0_XBAR_SOURCE__SHIFT 0x0
3121#define UNIPHYE_CHANNEL_XBAR_CNTL__UNIPHY_CHANNEL1_XBAR_SOURCE_MASK 0x300
3122#define UNIPHYE_CHANNEL_XBAR_CNTL__UNIPHY_CHANNEL1_XBAR_SOURCE__SHIFT 0x8
3123#define UNIPHYE_CHANNEL_XBAR_CNTL__UNIPHY_CHANNEL2_XBAR_SOURCE_MASK 0x30000
3124#define UNIPHYE_CHANNEL_XBAR_CNTL__UNIPHY_CHANNEL2_XBAR_SOURCE__SHIFT 0x10
3125#define UNIPHYE_CHANNEL_XBAR_CNTL__UNIPHY_CHANNEL3_XBAR_SOURCE_MASK 0x3000000
3126#define UNIPHYE_CHANNEL_XBAR_CNTL__UNIPHY_CHANNEL3_XBAR_SOURCE__SHIFT 0x18
3127#define UNIPHYE_CHANNEL_XBAR_CNTL__UNIPHY_LINK_ENABLE_MASK 0x10000000
3128#define UNIPHYE_CHANNEL_XBAR_CNTL__UNIPHY_LINK_ENABLE__SHIFT 0x1c
3129#define UNIPHYF_CHANNEL_XBAR_CNTL__UNIPHY_CHANNEL0_XBAR_SOURCE_MASK 0x3
3130#define UNIPHYF_CHANNEL_XBAR_CNTL__UNIPHY_CHANNEL0_XBAR_SOURCE__SHIFT 0x0
3131#define UNIPHYF_CHANNEL_XBAR_CNTL__UNIPHY_CHANNEL1_XBAR_SOURCE_MASK 0x300
3132#define UNIPHYF_CHANNEL_XBAR_CNTL__UNIPHY_CHANNEL1_XBAR_SOURCE__SHIFT 0x8
3133#define UNIPHYF_CHANNEL_XBAR_CNTL__UNIPHY_CHANNEL2_XBAR_SOURCE_MASK 0x30000
3134#define UNIPHYF_CHANNEL_XBAR_CNTL__UNIPHY_CHANNEL2_XBAR_SOURCE__SHIFT 0x10
3135#define UNIPHYF_CHANNEL_XBAR_CNTL__UNIPHY_CHANNEL3_XBAR_SOURCE_MASK 0x3000000
3136#define UNIPHYF_CHANNEL_XBAR_CNTL__UNIPHY_CHANNEL3_XBAR_SOURCE__SHIFT 0x18
3137#define UNIPHYF_CHANNEL_XBAR_CNTL__UNIPHY_LINK_ENABLE_MASK 0x10000000
3138#define UNIPHYF_CHANNEL_XBAR_CNTL__UNIPHY_LINK_ENABLE__SHIFT 0x1c
3139#define UNIPHYG_CHANNEL_XBAR_CNTL__UNIPHY_CHANNEL0_XBAR_SOURCE_MASK 0x3
3140#define UNIPHYG_CHANNEL_XBAR_CNTL__UNIPHY_CHANNEL0_XBAR_SOURCE__SHIFT 0x0
3141#define UNIPHYG_CHANNEL_XBAR_CNTL__UNIPHY_CHANNEL1_XBAR_SOURCE_MASK 0x300
3142#define UNIPHYG_CHANNEL_XBAR_CNTL__UNIPHY_CHANNEL1_XBAR_SOURCE__SHIFT 0x8
3143#define UNIPHYG_CHANNEL_XBAR_CNTL__UNIPHY_CHANNEL2_XBAR_SOURCE_MASK 0x30000
3144#define UNIPHYG_CHANNEL_XBAR_CNTL__UNIPHY_CHANNEL2_XBAR_SOURCE__SHIFT 0x10
3145#define UNIPHYG_CHANNEL_XBAR_CNTL__UNIPHY_CHANNEL3_XBAR_SOURCE_MASK 0x3000000
3146#define UNIPHYG_CHANNEL_XBAR_CNTL__UNIPHY_CHANNEL3_XBAR_SOURCE__SHIFT 0x18
3147#define UNIPHYG_CHANNEL_XBAR_CNTL__UNIPHY_LINK_ENABLE_MASK 0x10000000
3148#define UNIPHYG_CHANNEL_XBAR_CNTL__UNIPHY_LINK_ENABLE__SHIFT 0x1c
3149#define UNIPHYLPA_LINK_CNTL__UNIPHYLP_PFREQCHG_MASK 0x1
3150#define UNIPHYLPA_LINK_CNTL__UNIPHYLP_PFREQCHG__SHIFT 0x0
3151#define UNIPHYLPA_LINK_CNTL__UNIPHYLP_PIXVLD_RESET_MASK 0x10
3152#define UNIPHYLPA_LINK_CNTL__UNIPHYLP_PIXVLD_RESET__SHIFT 0x4
3153#define UNIPHYLPA_LINK_CNTL__UNIPHYLP_MINIMUM_PIXVLD_LOW_DURATION_MASK 0x700
3154#define UNIPHYLPA_LINK_CNTL__UNIPHYLP_MINIMUM_PIXVLD_LOW_DURATION__SHIFT 0x8
3155#define UNIPHYLPA_LINK_CNTL__UNIPHYLP_CHANNEL0_INVERT_MASK 0x1000
3156#define UNIPHYLPA_LINK_CNTL__UNIPHYLP_CHANNEL0_INVERT__SHIFT 0xc
3157#define UNIPHYLPA_LINK_CNTL__UNIPHYLP_CHANNEL1_INVERT_MASK 0x2000
3158#define UNIPHYLPA_LINK_CNTL__UNIPHYLP_CHANNEL1_INVERT__SHIFT 0xd
3159#define UNIPHYLPA_LINK_CNTL__UNIPHYLP_CHANNEL2_INVERT_MASK 0x4000
3160#define UNIPHYLPA_LINK_CNTL__UNIPHYLP_CHANNEL2_INVERT__SHIFT 0xe
3161#define UNIPHYLPA_LINK_CNTL__UNIPHYLP_CHANNEL3_INVERT_MASK 0x8000
3162#define UNIPHYLPA_LINK_CNTL__UNIPHYLP_CHANNEL3_INVERT__SHIFT 0xf
3163#define UNIPHYLPA_LINK_CNTL__UNIPHYLP_LANE_STAGGER_DELAY_MASK 0x700000
3164#define UNIPHYLPA_LINK_CNTL__UNIPHYLP_LANE_STAGGER_DELAY__SHIFT 0x14
3165#define UNIPHYLPA_LINK_CNTL__UNIPHYLP_LINK_ENABLE_HPD_MASK_MASK 0x3000000
3166#define UNIPHYLPA_LINK_CNTL__UNIPHYLP_LINK_ENABLE_HPD_MASK__SHIFT 0x18
3167#define UNIPHYLPB_LINK_CNTL__UNIPHYLP_PFREQCHG_MASK 0x1
3168#define UNIPHYLPB_LINK_CNTL__UNIPHYLP_PFREQCHG__SHIFT 0x0
3169#define UNIPHYLPB_LINK_CNTL__UNIPHYLP_PIXVLD_RESET_MASK 0x10
3170#define UNIPHYLPB_LINK_CNTL__UNIPHYLP_PIXVLD_RESET__SHIFT 0x4
3171#define UNIPHYLPB_LINK_CNTL__UNIPHYLP_MINIMUM_PIXVLD_LOW_DURATION_MASK 0x700
3172#define UNIPHYLPB_LINK_CNTL__UNIPHYLP_MINIMUM_PIXVLD_LOW_DURATION__SHIFT 0x8
3173#define UNIPHYLPB_LINK_CNTL__UNIPHYLP_CHANNEL0_INVERT_MASK 0x1000
3174#define UNIPHYLPB_LINK_CNTL__UNIPHYLP_CHANNEL0_INVERT__SHIFT 0xc
3175#define UNIPHYLPB_LINK_CNTL__UNIPHYLP_CHANNEL1_INVERT_MASK 0x2000
3176#define UNIPHYLPB_LINK_CNTL__UNIPHYLP_CHANNEL1_INVERT__SHIFT 0xd
3177#define UNIPHYLPB_LINK_CNTL__UNIPHYLP_CHANNEL2_INVERT_MASK 0x4000
3178#define UNIPHYLPB_LINK_CNTL__UNIPHYLP_CHANNEL2_INVERT__SHIFT 0xe
3179#define UNIPHYLPB_LINK_CNTL__UNIPHYLP_CHANNEL3_INVERT_MASK 0x8000
3180#define UNIPHYLPB_LINK_CNTL__UNIPHYLP_CHANNEL3_INVERT__SHIFT 0xf
3181#define UNIPHYLPB_LINK_CNTL__UNIPHYLP_LANE_STAGGER_DELAY_MASK 0x700000
3182#define UNIPHYLPB_LINK_CNTL__UNIPHYLP_LANE_STAGGER_DELAY__SHIFT 0x14
3183#define UNIPHYLPB_LINK_CNTL__UNIPHYLP_LINK_ENABLE_HPD_MASK_MASK 0x3000000
3184#define UNIPHYLPB_LINK_CNTL__UNIPHYLP_LINK_ENABLE_HPD_MASK__SHIFT 0x18
3185#define UNIPHYLPA_CHANNEL_XBAR_CNTL__UNIPHYLP_CHANNEL0_XBAR_SOURCE_MASK 0x3
3186#define UNIPHYLPA_CHANNEL_XBAR_CNTL__UNIPHYLP_CHANNEL0_XBAR_SOURCE__SHIFT 0x0
3187#define UNIPHYLPA_CHANNEL_XBAR_CNTL__UNIPHYLP_CHANNEL1_XBAR_SOURCE_MASK 0x300
3188#define UNIPHYLPA_CHANNEL_XBAR_CNTL__UNIPHYLP_CHANNEL1_XBAR_SOURCE__SHIFT 0x8
3189#define UNIPHYLPA_CHANNEL_XBAR_CNTL__UNIPHYLP_CHANNEL2_XBAR_SOURCE_MASK 0x30000
3190#define UNIPHYLPA_CHANNEL_XBAR_CNTL__UNIPHYLP_CHANNEL2_XBAR_SOURCE__SHIFT 0x10
3191#define UNIPHYLPA_CHANNEL_XBAR_CNTL__UNIPHYLP_CHANNEL3_XBAR_SOURCE_MASK 0x3000000
3192#define UNIPHYLPA_CHANNEL_XBAR_CNTL__UNIPHYLP_CHANNEL3_XBAR_SOURCE__SHIFT 0x18
3193#define UNIPHYLPA_CHANNEL_XBAR_CNTL__UNIPHYLP_LINK_ENABLE_MASK 0x10000000
3194#define UNIPHYLPA_CHANNEL_XBAR_CNTL__UNIPHYLP_LINK_ENABLE__SHIFT 0x1c
3195#define UNIPHYLPB_CHANNEL_XBAR_CNTL__UNIPHYLP_CHANNEL0_XBAR_SOURCE_MASK 0x3
3196#define UNIPHYLPB_CHANNEL_XBAR_CNTL__UNIPHYLP_CHANNEL0_XBAR_SOURCE__SHIFT 0x0
3197#define UNIPHYLPB_CHANNEL_XBAR_CNTL__UNIPHYLP_CHANNEL1_XBAR_SOURCE_MASK 0x300
3198#define UNIPHYLPB_CHANNEL_XBAR_CNTL__UNIPHYLP_CHANNEL1_XBAR_SOURCE__SHIFT 0x8
3199#define UNIPHYLPB_CHANNEL_XBAR_CNTL__UNIPHYLP_CHANNEL2_XBAR_SOURCE_MASK 0x30000
3200#define UNIPHYLPB_CHANNEL_XBAR_CNTL__UNIPHYLP_CHANNEL2_XBAR_SOURCE__SHIFT 0x10
3201#define UNIPHYLPB_CHANNEL_XBAR_CNTL__UNIPHYLP_CHANNEL3_XBAR_SOURCE_MASK 0x3000000
3202#define UNIPHYLPB_CHANNEL_XBAR_CNTL__UNIPHYLP_CHANNEL3_XBAR_SOURCE__SHIFT 0x18
3203#define UNIPHYLPB_CHANNEL_XBAR_CNTL__UNIPHYLP_LINK_ENABLE_MASK 0x10000000
3204#define UNIPHYLPB_CHANNEL_XBAR_CNTL__UNIPHYLP_LINK_ENABLE__SHIFT 0x1c
3205#define UNIPHY_IMPCAL_LINKA__UNIPHY_IMPCAL_ENABLE_LINKA_MASK 0x1
3206#define UNIPHY_IMPCAL_LINKA__UNIPHY_IMPCAL_ENABLE_LINKA__SHIFT 0x0
3207#define UNIPHY_IMPCAL_LINKA__UNIPHY_IMPCAL_CALOUT_LINKA_MASK 0x100
3208#define UNIPHY_IMPCAL_LINKA__UNIPHY_IMPCAL_CALOUT_LINKA__SHIFT 0x8
3209#define UNIPHY_IMPCAL_LINKA__UNIPHY_CALOUT_ERROR_LINKA_MASK 0x200
3210#define UNIPHY_IMPCAL_LINKA__UNIPHY_CALOUT_ERROR_LINKA__SHIFT 0x9
3211#define UNIPHY_IMPCAL_LINKA__UNIPHY_CALOUT_ERROR_LINKA_AK_MASK 0x400
3212#define UNIPHY_IMPCAL_LINKA__UNIPHY_CALOUT_ERROR_LINKA_AK__SHIFT 0xa
3213#define UNIPHY_IMPCAL_LINKA__UNIPHY_IMPCAL_VALUE_LINKA_MASK 0xf0000
3214#define UNIPHY_IMPCAL_LINKA__UNIPHY_IMPCAL_VALUE_LINKA__SHIFT 0x10
3215#define UNIPHY_IMPCAL_LINKA__UNIPHY_IMPCAL_STEP_DELAY_LINKA_MASK 0xf00000
3216#define UNIPHY_IMPCAL_LINKA__UNIPHY_IMPCAL_STEP_DELAY_LINKA__SHIFT 0x14
3217#define UNIPHY_IMPCAL_LINKA__UNIPHY_IMPCAL_OVERRIDE_LINKA_MASK 0xf000000
3218#define UNIPHY_IMPCAL_LINKA__UNIPHY_IMPCAL_OVERRIDE_LINKA__SHIFT 0x18
3219#define UNIPHY_IMPCAL_LINKA__UNIPHY_IMPCAL_OVERRIDE_ENABLE_LINKA_MASK 0x10000000
3220#define UNIPHY_IMPCAL_LINKA__UNIPHY_IMPCAL_OVERRIDE_ENABLE_LINKA__SHIFT 0x1c
3221#define UNIPHY_IMPCAL_LINKA__UNIPHY_IMPCAL_SEL_LINKA_MASK 0x40000000
3222#define UNIPHY_IMPCAL_LINKA__UNIPHY_IMPCAL_SEL_LINKA__SHIFT 0x1e
3223#define UNIPHY_IMPCAL_LINKB__UNIPHY_IMPCAL_ENABLE_LINKB_MASK 0x1
3224#define UNIPHY_IMPCAL_LINKB__UNIPHY_IMPCAL_ENABLE_LINKB__SHIFT 0x0
3225#define UNIPHY_IMPCAL_LINKB__UNIPHY_IMPCAL_CALOUT_LINKB_MASK 0x100
3226#define UNIPHY_IMPCAL_LINKB__UNIPHY_IMPCAL_CALOUT_LINKB__SHIFT 0x8
3227#define UNIPHY_IMPCAL_LINKB__UNIPHY_CALOUT_ERROR_LINKB_MASK 0x200
3228#define UNIPHY_IMPCAL_LINKB__UNIPHY_CALOUT_ERROR_LINKB__SHIFT 0x9
3229#define UNIPHY_IMPCAL_LINKB__UNIPHY_CALOUT_ERROR_LINKB_AK_MASK 0x400
3230#define UNIPHY_IMPCAL_LINKB__UNIPHY_CALOUT_ERROR_LINKB_AK__SHIFT 0xa
3231#define UNIPHY_IMPCAL_LINKB__UNIPHY_IMPCAL_VALUE_LINKB_MASK 0xf0000
3232#define UNIPHY_IMPCAL_LINKB__UNIPHY_IMPCAL_VALUE_LINKB__SHIFT 0x10
3233#define UNIPHY_IMPCAL_LINKB__UNIPHY_IMPCAL_STEP_DELAY_LINKB_MASK 0xf00000
3234#define UNIPHY_IMPCAL_LINKB__UNIPHY_IMPCAL_STEP_DELAY_LINKB__SHIFT 0x14
3235#define UNIPHY_IMPCAL_LINKB__UNIPHY_IMPCAL_OVERRIDE_LINKB_MASK 0xf000000
3236#define UNIPHY_IMPCAL_LINKB__UNIPHY_IMPCAL_OVERRIDE_LINKB__SHIFT 0x18
3237#define UNIPHY_IMPCAL_LINKB__UNIPHY_IMPCAL_OVERRIDE_ENABLE_LINKB_MASK 0x10000000
3238#define UNIPHY_IMPCAL_LINKB__UNIPHY_IMPCAL_OVERRIDE_ENABLE_LINKB__SHIFT 0x1c
3239#define UNIPHY_IMPCAL_LINKB__UNIPHY_IMPCAL_SEL_LINKB_MASK 0x40000000
3240#define UNIPHY_IMPCAL_LINKB__UNIPHY_IMPCAL_SEL_LINKB__SHIFT 0x1e
3241#define UNIPHY_IMPCAL_LINKC__UNIPHY_IMPCAL_ENABLE_LINKC_MASK 0x1
3242#define UNIPHY_IMPCAL_LINKC__UNIPHY_IMPCAL_ENABLE_LINKC__SHIFT 0x0
3243#define UNIPHY_IMPCAL_LINKC__UNIPHY_IMPCAL_CALOUT_LINKC_MASK 0x100
3244#define UNIPHY_IMPCAL_LINKC__UNIPHY_IMPCAL_CALOUT_LINKC__SHIFT 0x8
3245#define UNIPHY_IMPCAL_LINKC__UNIPHY_CALOUT_ERROR_LINKC_MASK 0x200
3246#define UNIPHY_IMPCAL_LINKC__UNIPHY_CALOUT_ERROR_LINKC__SHIFT 0x9
3247#define UNIPHY_IMPCAL_LINKC__UNIPHY_CALOUT_ERROR_LINKC_AK_MASK 0x400
3248#define UNIPHY_IMPCAL_LINKC__UNIPHY_CALOUT_ERROR_LINKC_AK__SHIFT 0xa
3249#define UNIPHY_IMPCAL_LINKC__UNIPHY_IMPCAL_VALUE_LINKC_MASK 0xf0000
3250#define UNIPHY_IMPCAL_LINKC__UNIPHY_IMPCAL_VALUE_LINKC__SHIFT 0x10
3251#define UNIPHY_IMPCAL_LINKC__UNIPHY_IMPCAL_STEP_DELAY_LINKC_MASK 0xf00000
3252#define UNIPHY_IMPCAL_LINKC__UNIPHY_IMPCAL_STEP_DELAY_LINKC__SHIFT 0x14
3253#define UNIPHY_IMPCAL_LINKC__UNIPHY_IMPCAL_OVERRIDE_LINKC_MASK 0xf000000
3254#define UNIPHY_IMPCAL_LINKC__UNIPHY_IMPCAL_OVERRIDE_LINKC__SHIFT 0x18
3255#define UNIPHY_IMPCAL_LINKC__UNIPHY_IMPCAL_OVERRIDE_ENABLE_LINKC_MASK 0x10000000
3256#define UNIPHY_IMPCAL_LINKC__UNIPHY_IMPCAL_OVERRIDE_ENABLE_LINKC__SHIFT 0x1c
3257#define UNIPHY_IMPCAL_LINKC__UNIPHY_IMPCAL_SEL_LINKC_MASK 0x40000000
3258#define UNIPHY_IMPCAL_LINKC__UNIPHY_IMPCAL_SEL_LINKC__SHIFT 0x1e
3259#define UNIPHY_IMPCAL_LINKD__UNIPHY_IMPCAL_ENABLE_LINKD_MASK 0x1
3260#define UNIPHY_IMPCAL_LINKD__UNIPHY_IMPCAL_ENABLE_LINKD__SHIFT 0x0
3261#define UNIPHY_IMPCAL_LINKD__UNIPHY_IMPCAL_CALOUT_LINKD_MASK 0x100
3262#define UNIPHY_IMPCAL_LINKD__UNIPHY_IMPCAL_CALOUT_LINKD__SHIFT 0x8
3263#define UNIPHY_IMPCAL_LINKD__UNIPHY_CALOUT_ERROR_LINKD_MASK 0x200
3264#define UNIPHY_IMPCAL_LINKD__UNIPHY_CALOUT_ERROR_LINKD__SHIFT 0x9
3265#define UNIPHY_IMPCAL_LINKD__UNIPHY_CALOUT_ERROR_LINKD_AK_MASK 0x400
3266#define UNIPHY_IMPCAL_LINKD__UNIPHY_CALOUT_ERROR_LINKD_AK__SHIFT 0xa
3267#define UNIPHY_IMPCAL_LINKD__UNIPHY_IMPCAL_VALUE_LINKD_MASK 0xf0000
3268#define UNIPHY_IMPCAL_LINKD__UNIPHY_IMPCAL_VALUE_LINKD__SHIFT 0x10
3269#define UNIPHY_IMPCAL_LINKD__UNIPHY_IMPCAL_STEP_DELAY_LINKD_MASK 0xf00000
3270#define UNIPHY_IMPCAL_LINKD__UNIPHY_IMPCAL_STEP_DELAY_LINKD__SHIFT 0x14
3271#define UNIPHY_IMPCAL_LINKD__UNIPHY_IMPCAL_OVERRIDE_LINKD_MASK 0xf000000
3272#define UNIPHY_IMPCAL_LINKD__UNIPHY_IMPCAL_OVERRIDE_LINKD__SHIFT 0x18
3273#define UNIPHY_IMPCAL_LINKD__UNIPHY_IMPCAL_OVERRIDE_ENABLE_LINKD_MASK 0x10000000
3274#define UNIPHY_IMPCAL_LINKD__UNIPHY_IMPCAL_OVERRIDE_ENABLE_LINKD__SHIFT 0x1c
3275#define UNIPHY_IMPCAL_LINKD__UNIPHY_IMPCAL_SEL_LINKD_MASK 0x40000000
3276#define UNIPHY_IMPCAL_LINKD__UNIPHY_IMPCAL_SEL_LINKD__SHIFT 0x1e
3277#define UNIPHY_IMPCAL_LINKE__UNIPHY_IMPCAL_ENABLE_LINKE_MASK 0x1
3278#define UNIPHY_IMPCAL_LINKE__UNIPHY_IMPCAL_ENABLE_LINKE__SHIFT 0x0
3279#define UNIPHY_IMPCAL_LINKE__UNIPHY_IMPCAL_CALOUT_LINKE_MASK 0x100
3280#define UNIPHY_IMPCAL_LINKE__UNIPHY_IMPCAL_CALOUT_LINKE__SHIFT 0x8
3281#define UNIPHY_IMPCAL_LINKE__UNIPHY_CALOUT_ERROR_LINKE_MASK 0x200
3282#define UNIPHY_IMPCAL_LINKE__UNIPHY_CALOUT_ERROR_LINKE__SHIFT 0x9
3283#define UNIPHY_IMPCAL_LINKE__UNIPHY_CALOUT_ERROR_LINKE_AK_MASK 0x400
3284#define UNIPHY_IMPCAL_LINKE__UNIPHY_CALOUT_ERROR_LINKE_AK__SHIFT 0xa
3285#define UNIPHY_IMPCAL_LINKE__UNIPHY_IMPCAL_VALUE_LINKE_MASK 0xf0000
3286#define UNIPHY_IMPCAL_LINKE__UNIPHY_IMPCAL_VALUE_LINKE__SHIFT 0x10
3287#define UNIPHY_IMPCAL_LINKE__UNIPHY_IMPCAL_STEP_DELAY_LINKE_MASK 0xf00000
3288#define UNIPHY_IMPCAL_LINKE__UNIPHY_IMPCAL_STEP_DELAY_LINKE__SHIFT 0x14
3289#define UNIPHY_IMPCAL_LINKE__UNIPHY_IMPCAL_OVERRIDE_LINKE_MASK 0xf000000
3290#define UNIPHY_IMPCAL_LINKE__UNIPHY_IMPCAL_OVERRIDE_LINKE__SHIFT 0x18
3291#define UNIPHY_IMPCAL_LINKE__UNIPHY_IMPCAL_OVERRIDE_ENABLE_LINKE_MASK 0x10000000
3292#define UNIPHY_IMPCAL_LINKE__UNIPHY_IMPCAL_OVERRIDE_ENABLE_LINKE__SHIFT 0x1c
3293#define UNIPHY_IMPCAL_LINKE__UNIPHY_IMPCAL_SEL_LINKE_MASK 0x40000000
3294#define UNIPHY_IMPCAL_LINKE__UNIPHY_IMPCAL_SEL_LINKE__SHIFT 0x1e
3295#define UNIPHY_IMPCAL_LINKF__UNIPHY_IMPCAL_ENABLE_LINKF_MASK 0x1
3296#define UNIPHY_IMPCAL_LINKF__UNIPHY_IMPCAL_ENABLE_LINKF__SHIFT 0x0
3297#define UNIPHY_IMPCAL_LINKF__UNIPHY_IMPCAL_CALOUT_LINKF_MASK 0x100
3298#define UNIPHY_IMPCAL_LINKF__UNIPHY_IMPCAL_CALOUT_LINKF__SHIFT 0x8
3299#define UNIPHY_IMPCAL_LINKF__UNIPHY_CALOUT_ERROR_LINKF_MASK 0x200
3300#define UNIPHY_IMPCAL_LINKF__UNIPHY_CALOUT_ERROR_LINKF__SHIFT 0x9
3301#define UNIPHY_IMPCAL_LINKF__UNIPHY_CALOUT_ERROR_LINKF_AK_MASK 0x400
3302#define UNIPHY_IMPCAL_LINKF__UNIPHY_CALOUT_ERROR_LINKF_AK__SHIFT 0xa
3303#define UNIPHY_IMPCAL_LINKF__UNIPHY_IMPCAL_VALUE_LINKF_MASK 0xf0000
3304#define UNIPHY_IMPCAL_LINKF__UNIPHY_IMPCAL_VALUE_LINKF__SHIFT 0x10
3305#define UNIPHY_IMPCAL_LINKF__UNIPHY_IMPCAL_STEP_DELAY_LINKF_MASK 0xf00000
3306#define UNIPHY_IMPCAL_LINKF__UNIPHY_IMPCAL_STEP_DELAY_LINKF__SHIFT 0x14
3307#define UNIPHY_IMPCAL_LINKF__UNIPHY_IMPCAL_OVERRIDE_LINKF_MASK 0xf000000
3308#define UNIPHY_IMPCAL_LINKF__UNIPHY_IMPCAL_OVERRIDE_LINKF__SHIFT 0x18
3309#define UNIPHY_IMPCAL_LINKF__UNIPHY_IMPCAL_OVERRIDE_ENABLE_LINKF_MASK 0x10000000
3310#define UNIPHY_IMPCAL_LINKF__UNIPHY_IMPCAL_OVERRIDE_ENABLE_LINKF__SHIFT 0x1c
3311#define UNIPHY_IMPCAL_LINKF__UNIPHY_IMPCAL_SEL_LINKF_MASK 0x40000000
3312#define UNIPHY_IMPCAL_LINKF__UNIPHY_IMPCAL_SEL_LINKF__SHIFT 0x1e
3313#define UNIPHY_IMPCAL_PERIOD__UNIPHY_IMPCAL_PERIOD_MASK 0xffffffff
3314#define UNIPHY_IMPCAL_PERIOD__UNIPHY_IMPCAL_PERIOD__SHIFT 0x0
3315#define AUXP_IMPCAL__AUXP_IMPCAL_ENABLE_MASK 0x1
3316#define AUXP_IMPCAL__AUXP_IMPCAL_ENABLE__SHIFT 0x0
3317#define AUXP_IMPCAL__AUXP_IMPCAL_CALOUT_MASK 0x100
3318#define AUXP_IMPCAL__AUXP_IMPCAL_CALOUT__SHIFT 0x8
3319#define AUXP_IMPCAL__AUXP_CALOUT_ERROR_MASK 0x200
3320#define AUXP_IMPCAL__AUXP_CALOUT_ERROR__SHIFT 0x9
3321#define AUXP_IMPCAL__AUXP_CALOUT_ERROR_AK_MASK 0x400
3322#define AUXP_IMPCAL__AUXP_CALOUT_ERROR_AK__SHIFT 0xa
3323#define AUXP_IMPCAL__AUXP_IMPCAL_VALUE_MASK 0xf0000
3324#define AUXP_IMPCAL__AUXP_IMPCAL_VALUE__SHIFT 0x10
3325#define AUXP_IMPCAL__AUXP_IMPCAL_STEP_DELAY_MASK 0xf00000
3326#define AUXP_IMPCAL__AUXP_IMPCAL_STEP_DELAY__SHIFT 0x14
3327#define AUXP_IMPCAL__AUXP_IMPCAL_OVERRIDE_MASK 0xf000000
3328#define AUXP_IMPCAL__AUXP_IMPCAL_OVERRIDE__SHIFT 0x18
3329#define AUXP_IMPCAL__AUXP_IMPCAL_OVERRIDE_ENABLE_MASK 0x10000000
3330#define AUXP_IMPCAL__AUXP_IMPCAL_OVERRIDE_ENABLE__SHIFT 0x1c
3331#define AUXN_IMPCAL__AUXN_IMPCAL_ENABLE_MASK 0x1
3332#define AUXN_IMPCAL__AUXN_IMPCAL_ENABLE__SHIFT 0x0
3333#define AUXN_IMPCAL__AUXN_IMPCAL_CALOUT_MASK 0x100
3334#define AUXN_IMPCAL__AUXN_IMPCAL_CALOUT__SHIFT 0x8
3335#define AUXN_IMPCAL__AUXN_CALOUT_ERROR_MASK 0x200
3336#define AUXN_IMPCAL__AUXN_CALOUT_ERROR__SHIFT 0x9
3337#define AUXN_IMPCAL__AUXN_CALOUT_ERROR_AK_MASK 0x400
3338#define AUXN_IMPCAL__AUXN_CALOUT_ERROR_AK__SHIFT 0xa
3339#define AUXN_IMPCAL__AUXN_IMPCAL_VALUE_MASK 0xf0000
3340#define AUXN_IMPCAL__AUXN_IMPCAL_VALUE__SHIFT 0x10
3341#define AUXN_IMPCAL__AUXN_IMPCAL_STEP_DELAY_MASK 0xf00000
3342#define AUXN_IMPCAL__AUXN_IMPCAL_STEP_DELAY__SHIFT 0x14
3343#define AUXN_IMPCAL__AUXN_IMPCAL_OVERRIDE_MASK 0xf000000
3344#define AUXN_IMPCAL__AUXN_IMPCAL_OVERRIDE__SHIFT 0x18
3345#define AUXN_IMPCAL__AUXN_IMPCAL_OVERRIDE_ENABLE_MASK 0x10000000
3346#define AUXN_IMPCAL__AUXN_IMPCAL_OVERRIDE_ENABLE__SHIFT 0x1c
3347#define DCIO_IMPCAL_CNTL__CALR_CNTL_OVERRIDE_MASK 0xf
3348#define DCIO_IMPCAL_CNTL__CALR_CNTL_OVERRIDE__SHIFT 0x0
3349#define DCIO_IMPCAL_CNTL__IMPCAL_SOFT_RESET_MASK 0x20
3350#define DCIO_IMPCAL_CNTL__IMPCAL_SOFT_RESET__SHIFT 0x5
3351#define DCIO_IMPCAL_CNTL__IMPCAL_STATUS_MASK 0x300
3352#define DCIO_IMPCAL_CNTL__IMPCAL_STATUS__SHIFT 0x8
3353#define DCIO_IMPCAL_CNTL__IMPCAL_ARB_STATE_MASK 0x7000
3354#define DCIO_IMPCAL_CNTL__IMPCAL_ARB_STATE__SHIFT 0xc
3355#define DCIO_IMPCAL_CNTL__AUX_IMPCAL_INTERVAL_MASK 0x78000
3356#define DCIO_IMPCAL_CNTL__AUX_IMPCAL_INTERVAL__SHIFT 0xf
3357#define DCIO_IMPCAL_CNTL__AUX_IMPCAL_BIASENTST_MASK 0x380000
3358#define DCIO_IMPCAL_CNTL__AUX_IMPCAL_BIASENTST__SHIFT 0x13
3359#define DCIO_IMPCAL_CNTL__AUX_IMPCAL_RESBIASEN_MASK 0x400000
3360#define DCIO_IMPCAL_CNTL__AUX_IMPCAL_RESBIASEN__SHIFT 0x16
3361#define DCIO_IMPCAL_CNTL__AUX_IMPCAL_SPARE_CONTROL_MASK 0x1800000
3362#define DCIO_IMPCAL_CNTL__AUX_IMPCAL_SPARE_CONTROL__SHIFT 0x17
3363#define UNIPHY_IMPCAL_PSW_AB__UNIPHY_IMPCAL_PSW_LINKA_MASK 0x7fff
3364#define UNIPHY_IMPCAL_PSW_AB__UNIPHY_IMPCAL_PSW_LINKA__SHIFT 0x0
3365#define UNIPHY_IMPCAL_PSW_AB__UNIPHY_IMPCAL_PSW_LINKB_MASK 0x7fff0000
3366#define UNIPHY_IMPCAL_PSW_AB__UNIPHY_IMPCAL_PSW_LINKB__SHIFT 0x10
3367#define DCIO_IMPCAL_CNTL_CD__CALR_CNTL_OVERRIDE_MASK 0xf
3368#define DCIO_IMPCAL_CNTL_CD__CALR_CNTL_OVERRIDE__SHIFT 0x0
3369#define DCIO_IMPCAL_CNTL_CD__IMPCAL_SOFT_RESET_MASK 0x20
3370#define DCIO_IMPCAL_CNTL_CD__IMPCAL_SOFT_RESET__SHIFT 0x5
3371#define DCIO_IMPCAL_CNTL_CD__IMPCAL_STATUS_MASK 0x300
3372#define DCIO_IMPCAL_CNTL_CD__IMPCAL_STATUS__SHIFT 0x8
3373#define DCIO_IMPCAL_CNTL_CD__IMPCAL_ARB_STATE_MASK 0x7000
3374#define DCIO_IMPCAL_CNTL_CD__IMPCAL_ARB_STATE__SHIFT 0xc
3375#define UNIPHY_IMPCAL_PSW_CD__UNIPHY_IMPCAL_PSW_LINKC_MASK 0x7fff
3376#define UNIPHY_IMPCAL_PSW_CD__UNIPHY_IMPCAL_PSW_LINKC__SHIFT 0x0
3377#define UNIPHY_IMPCAL_PSW_CD__UNIPHY_IMPCAL_PSW_LINKD_MASK 0x7fff0000
3378#define UNIPHY_IMPCAL_PSW_CD__UNIPHY_IMPCAL_PSW_LINKD__SHIFT 0x10
3379#define DCIO_IMPCAL_CNTL_EF__CALR_CNTL_OVERRIDE_MASK 0xf
3380#define DCIO_IMPCAL_CNTL_EF__CALR_CNTL_OVERRIDE__SHIFT 0x0
3381#define DCIO_IMPCAL_CNTL_EF__IMPCAL_SOFT_RESET_MASK 0x20
3382#define DCIO_IMPCAL_CNTL_EF__IMPCAL_SOFT_RESET__SHIFT 0x5
3383#define DCIO_IMPCAL_CNTL_EF__IMPCAL_STATUS_MASK 0x300
3384#define DCIO_IMPCAL_CNTL_EF__IMPCAL_STATUS__SHIFT 0x8
3385#define DCIO_IMPCAL_CNTL_EF__IMPCAL_ARB_STATE_MASK 0x7000
3386#define DCIO_IMPCAL_CNTL_EF__IMPCAL_ARB_STATE__SHIFT 0xc
3387#define UNIPHY_IMPCAL_PSW_EF__UNIPHY_IMPCAL_PSW_LINKE_MASK 0x7fff
3388#define UNIPHY_IMPCAL_PSW_EF__UNIPHY_IMPCAL_PSW_LINKE__SHIFT 0x0
3389#define UNIPHY_IMPCAL_PSW_EF__UNIPHY_IMPCAL_PSW_LINKF_MASK 0x7fff0000
3390#define UNIPHY_IMPCAL_PSW_EF__UNIPHY_IMPCAL_PSW_LINKF__SHIFT 0x10
3391#define DCIO_WRCMD_DELAY__UNIPHY_DELAY_MASK 0xf
3392#define DCIO_WRCMD_DELAY__UNIPHY_DELAY__SHIFT 0x0
3393#define DCIO_WRCMD_DELAY__DAC_DELAY_MASK 0xf0
3394#define DCIO_WRCMD_DELAY__DAC_DELAY__SHIFT 0x4
3395#define DCIO_WRCMD_DELAY__DPHY_DELAY_MASK 0xf00
3396#define DCIO_WRCMD_DELAY__DPHY_DELAY__SHIFT 0x8
3397#define DCIO_WRCMD_DELAY__DCRXPHY_DELAY_MASK 0xf000
3398#define DCIO_WRCMD_DELAY__DCRXPHY_DELAY__SHIFT 0xc
3399#define DCIO_WRCMD_DELAY__ZCAL_DELAY_MASK 0xf0000
3400#define DCIO_WRCMD_DELAY__ZCAL_DELAY__SHIFT 0x10
3401#define DC_PINSTRAPS__DC_PINSTRAPS_BIF_CEC_DIS_MASK 0x400
3402#define DC_PINSTRAPS__DC_PINSTRAPS_BIF_CEC_DIS__SHIFT 0xa
3403#define DC_PINSTRAPS__DC_PINSTRAPS_SMS_EN_HARD_MASK 0x2000
3404#define DC_PINSTRAPS__DC_PINSTRAPS_SMS_EN_HARD__SHIFT 0xd
3405#define DC_PINSTRAPS__DC_PINSTRAPS_AUDIO_MASK 0xc000
3406#define DC_PINSTRAPS__DC_PINSTRAPS_AUDIO__SHIFT 0xe
3407#define DC_PINSTRAPS__DC_PINSTRAPS_CCBYPASS_MASK 0x10000
3408#define DC_PINSTRAPS__DC_PINSTRAPS_CCBYPASS__SHIFT 0x10
3409#define DC_PINSTRAPS__DC_PINSTRAPS_CONNECTIVITY_MASK 0xe0000
3410#define DC_PINSTRAPS__DC_PINSTRAPS_CONNECTIVITY__SHIFT 0x11
3411#define DC_DVODATA_CONFIG__VIP_MUX_EN_MASK 0x80000
3412#define DC_DVODATA_CONFIG__VIP_MUX_EN__SHIFT 0x13
3413#define DC_DVODATA_CONFIG__VIP_ALTER_MAPPING_EN_MASK 0x100000
3414#define DC_DVODATA_CONFIG__VIP_ALTER_MAPPING_EN__SHIFT 0x14
3415#define DC_DVODATA_CONFIG__DVO_ALTER_MAPPING_EN_MASK 0x200000
3416#define DC_DVODATA_CONFIG__DVO_ALTER_MAPPING_EN__SHIFT 0x15
3417#define LVTMA_PWRSEQ_CNTL__LVTMA_PWRSEQ_EN_MASK 0x1
3418#define LVTMA_PWRSEQ_CNTL__LVTMA_PWRSEQ_EN__SHIFT 0x0
3419#define LVTMA_PWRSEQ_CNTL__LVTMA_PWRSEQ_DISABLE_SYNCEN_CONTROL_OF_TX_EN_MASK 0x2
3420#define LVTMA_PWRSEQ_CNTL__LVTMA_PWRSEQ_DISABLE_SYNCEN_CONTROL_OF_TX_EN__SHIFT 0x1
3421#define LVTMA_PWRSEQ_CNTL__LVTMA_PWRSEQ_TARGET_STATE_MASK 0x10
3422#define LVTMA_PWRSEQ_CNTL__LVTMA_PWRSEQ_TARGET_STATE__SHIFT 0x4
3423#define LVTMA_PWRSEQ_CNTL__LVTMA_SYNCEN_MASK 0x100
3424#define LVTMA_PWRSEQ_CNTL__LVTMA_SYNCEN__SHIFT 0x8
3425#define LVTMA_PWRSEQ_CNTL__LVTMA_SYNCEN_OVRD_MASK 0x200
3426#define LVTMA_PWRSEQ_CNTL__LVTMA_SYNCEN_OVRD__SHIFT 0x9
3427#define LVTMA_PWRSEQ_CNTL__LVTMA_SYNCEN_POL_MASK 0x400
3428#define LVTMA_PWRSEQ_CNTL__LVTMA_SYNCEN_POL__SHIFT 0xa
3429#define LVTMA_PWRSEQ_CNTL__LVTMA_DIGON_MASK 0x10000
3430#define LVTMA_PWRSEQ_CNTL__LVTMA_DIGON__SHIFT 0x10
3431#define LVTMA_PWRSEQ_CNTL__LVTMA_DIGON_OVRD_MASK 0x20000
3432#define LVTMA_PWRSEQ_CNTL__LVTMA_DIGON_OVRD__SHIFT 0x11
3433#define LVTMA_PWRSEQ_CNTL__LVTMA_DIGON_POL_MASK 0x40000
3434#define LVTMA_PWRSEQ_CNTL__LVTMA_DIGON_POL__SHIFT 0x12
3435#define LVTMA_PWRSEQ_CNTL__LVTMA_BLON_MASK 0x1000000
3436#define LVTMA_PWRSEQ_CNTL__LVTMA_BLON__SHIFT 0x18
3437#define LVTMA_PWRSEQ_CNTL__LVTMA_BLON_OVRD_MASK 0x2000000
3438#define LVTMA_PWRSEQ_CNTL__LVTMA_BLON_OVRD__SHIFT 0x19
3439#define LVTMA_PWRSEQ_CNTL__LVTMA_BLON_POL_MASK 0x4000000
3440#define LVTMA_PWRSEQ_CNTL__LVTMA_BLON_POL__SHIFT 0x1a
3441#define LVTMA_PWRSEQ_STATE__LVTMA_PWRSEQ_TARGET_STATE_R_MASK 0x1
3442#define LVTMA_PWRSEQ_STATE__LVTMA_PWRSEQ_TARGET_STATE_R__SHIFT 0x0
3443#define LVTMA_PWRSEQ_STATE__LVTMA_PWRSEQ_DIGON_MASK 0x2
3444#define LVTMA_PWRSEQ_STATE__LVTMA_PWRSEQ_DIGON__SHIFT 0x1
3445#define LVTMA_PWRSEQ_STATE__LVTMA_PWRSEQ_SYNCEN_MASK 0x4
3446#define LVTMA_PWRSEQ_STATE__LVTMA_PWRSEQ_SYNCEN__SHIFT 0x2
3447#define LVTMA_PWRSEQ_STATE__LVTMA_PWRSEQ_BLON_MASK 0x8
3448#define LVTMA_PWRSEQ_STATE__LVTMA_PWRSEQ_BLON__SHIFT 0x3
3449#define LVTMA_PWRSEQ_STATE__LVTMA_PWRSEQ_DONE_MASK 0x10
3450#define LVTMA_PWRSEQ_STATE__LVTMA_PWRSEQ_DONE__SHIFT 0x4
3451#define LVTMA_PWRSEQ_STATE__LVTMA_PWRSEQ_STATE_MASK 0xf00
3452#define LVTMA_PWRSEQ_STATE__LVTMA_PWRSEQ_STATE__SHIFT 0x8
3453#define LVTMA_PWRSEQ_REF_DIV__LVTMA_PWRSEQ_REF_DIV_MASK 0xfff
3454#define LVTMA_PWRSEQ_REF_DIV__LVTMA_PWRSEQ_REF_DIV__SHIFT 0x0
3455#define LVTMA_PWRSEQ_REF_DIV__BL_PWM_REF_DIV_MASK 0xffff0000
3456#define LVTMA_PWRSEQ_REF_DIV__BL_PWM_REF_DIV__SHIFT 0x10
3457#define LVTMA_PWRSEQ_DELAY1__LVTMA_PWRUP_DELAY1_MASK 0xff
3458#define LVTMA_PWRSEQ_DELAY1__LVTMA_PWRUP_DELAY1__SHIFT 0x0
3459#define LVTMA_PWRSEQ_DELAY1__LVTMA_PWRUP_DELAY2_MASK 0xff00
3460#define LVTMA_PWRSEQ_DELAY1__LVTMA_PWRUP_DELAY2__SHIFT 0x8
3461#define LVTMA_PWRSEQ_DELAY1__LVTMA_PWRDN_DELAY1_MASK 0xff0000
3462#define LVTMA_PWRSEQ_DELAY1__LVTMA_PWRDN_DELAY1__SHIFT 0x10
3463#define LVTMA_PWRSEQ_DELAY1__LVTMA_PWRDN_DELAY2_MASK 0xff000000
3464#define LVTMA_PWRSEQ_DELAY1__LVTMA_PWRDN_DELAY2__SHIFT 0x18
3465#define LVTMA_PWRSEQ_DELAY2__LVTMA_PWRDN_MIN_LENGTH_MASK 0xff
3466#define LVTMA_PWRSEQ_DELAY2__LVTMA_PWRDN_MIN_LENGTH__SHIFT 0x0
3467#define LVTMA_PWRSEQ_DELAY2__LVTMA_PWRUP_DELAY3_MASK 0xff00
3468#define LVTMA_PWRSEQ_DELAY2__LVTMA_PWRUP_DELAY3__SHIFT 0x8
3469#define LVTMA_PWRSEQ_DELAY2__LVTMA_PWRDN_DELAY3_MASK 0xff0000
3470#define LVTMA_PWRSEQ_DELAY2__LVTMA_PWRDN_DELAY3__SHIFT 0x10
3471#define LVTMA_PWRSEQ_DELAY2__LVTMA_VARY_BL_OVERRIDE_EN_MASK 0x1000000
3472#define LVTMA_PWRSEQ_DELAY2__LVTMA_VARY_BL_OVERRIDE_EN__SHIFT 0x18
3473#define BL_PWM_CNTL__BL_ACTIVE_INT_FRAC_CNT_MASK 0xffff
3474#define BL_PWM_CNTL__BL_ACTIVE_INT_FRAC_CNT__SHIFT 0x0
3475#define BL_PWM_CNTL__BL_PWM_FRACTIONAL_EN_MASK 0x40000000
3476#define BL_PWM_CNTL__BL_PWM_FRACTIONAL_EN__SHIFT 0x1e
3477#define BL_PWM_CNTL__BL_PWM_EN_MASK 0x80000000
3478#define BL_PWM_CNTL__BL_PWM_EN__SHIFT 0x1f
3479#define BL_PWM_CNTL2__BL_PWM_POST_FRAME_START_DELAY_BEFORE_UPDATE_MASK 0xffff
3480#define BL_PWM_CNTL2__BL_PWM_POST_FRAME_START_DELAY_BEFORE_UPDATE__SHIFT 0x0
3481#define BL_PWM_CNTL2__DBG_BL_PWM_INPUT_REFCLK_SELECT_MASK 0x30000000
3482#define BL_PWM_CNTL2__DBG_BL_PWM_INPUT_REFCLK_SELECT__SHIFT 0x1c
3483#define BL_PWM_CNTL2__BL_PWM_OVERRIDE_BL_OUT_ENABLE_MASK 0x40000000
3484#define BL_PWM_CNTL2__BL_PWM_OVERRIDE_BL_OUT_ENABLE__SHIFT 0x1e
3485#define BL_PWM_CNTL2__BL_PWM_OVERRIDE_LVTMA_PWRSEQ_EN_MASK 0x80000000
3486#define BL_PWM_CNTL2__BL_PWM_OVERRIDE_LVTMA_PWRSEQ_EN__SHIFT 0x1f
3487#define BL_PWM_PERIOD_CNTL__BL_PWM_PERIOD_MASK 0xffff
3488#define BL_PWM_PERIOD_CNTL__BL_PWM_PERIOD__SHIFT 0x0
3489#define BL_PWM_PERIOD_CNTL__BL_PWM_PERIOD_BITCNT_MASK 0xf0000
3490#define BL_PWM_PERIOD_CNTL__BL_PWM_PERIOD_BITCNT__SHIFT 0x10
3491#define BL_PWM_GRP1_REG_LOCK__BL_PWM_GRP1_REG_LOCK_MASK 0x1
3492#define BL_PWM_GRP1_REG_LOCK__BL_PWM_GRP1_REG_LOCK__SHIFT 0x0
3493#define BL_PWM_GRP1_REG_LOCK__BL_PWM_GRP1_REG_UPDATE_PENDING_MASK 0x100
3494#define BL_PWM_GRP1_REG_LOCK__BL_PWM_GRP1_REG_UPDATE_PENDING__SHIFT 0x8
3495#define BL_PWM_GRP1_REG_LOCK__BL_PWM_GRP1_UPDATE_AT_FRAME_START_MASK 0x10000
3496#define BL_PWM_GRP1_REG_LOCK__BL_PWM_GRP1_UPDATE_AT_FRAME_START__SHIFT 0x10
3497#define BL_PWM_GRP1_REG_LOCK__BL_PWM_GRP1_FRAME_START_DISP_SEL_MASK 0xe0000
3498#define BL_PWM_GRP1_REG_LOCK__BL_PWM_GRP1_FRAME_START_DISP_SEL__SHIFT 0x11
3499#define BL_PWM_GRP1_REG_LOCK__BL_PWM_GRP1_READBACK_DB_REG_VALUE_EN_MASK 0x1000000
3500#define BL_PWM_GRP1_REG_LOCK__BL_PWM_GRP1_READBACK_DB_REG_VALUE_EN__SHIFT 0x18
3501#define BL_PWM_GRP1_REG_LOCK__BL_PWM_GRP1_IGNORE_MASTER_LOCK_EN_MASK 0x80000000
3502#define BL_PWM_GRP1_REG_LOCK__BL_PWM_GRP1_IGNORE_MASTER_LOCK_EN__SHIFT 0x1f
3503#define DCIO_GSL_GENLK_PAD_CNTL__DCIO_GENLK_CLK_GSL_TIMING_SYNC_SEL_MASK 0x3
3504#define DCIO_GSL_GENLK_PAD_CNTL__DCIO_GENLK_CLK_GSL_TIMING_SYNC_SEL__SHIFT 0x0
3505#define DCIO_GSL_GENLK_PAD_CNTL__DCIO_GENLK_CLK_GSL_FLIP_LOCK_SEL_MASK 0x30
3506#define DCIO_GSL_GENLK_PAD_CNTL__DCIO_GENLK_CLK_GSL_FLIP_LOCK_SEL__SHIFT 0x4
3507#define DCIO_GSL_GENLK_PAD_CNTL__DCIO_GENLK_CLK_GSL_MASK_MASK 0x300
3508#define DCIO_GSL_GENLK_PAD_CNTL__DCIO_GENLK_CLK_GSL_MASK__SHIFT 0x8
3509#define DCIO_GSL_GENLK_PAD_CNTL__DCIO_GENLK_VSYNC_GSL_TIMING_SYNC_SEL_MASK 0x30000
3510#define DCIO_GSL_GENLK_PAD_CNTL__DCIO_GENLK_VSYNC_GSL_TIMING_SYNC_SEL__SHIFT 0x10
3511#define DCIO_GSL_GENLK_PAD_CNTL__DCIO_GENLK_VSYNC_GSL_FLIP_LOCK_SEL_MASK 0x300000
3512#define DCIO_GSL_GENLK_PAD_CNTL__DCIO_GENLK_VSYNC_GSL_FLIP_LOCK_SEL__SHIFT 0x14
3513#define DCIO_GSL_GENLK_PAD_CNTL__DCIO_GENLK_VSYNC_GSL_MASK_MASK 0x3000000
3514#define DCIO_GSL_GENLK_PAD_CNTL__DCIO_GENLK_VSYNC_GSL_MASK__SHIFT 0x18
3515#define DCIO_GSL_SWAPLOCK_PAD_CNTL__DCIO_SWAPLOCK_A_GSL_TIMING_SYNC_SEL_MASK 0x3
3516#define DCIO_GSL_SWAPLOCK_PAD_CNTL__DCIO_SWAPLOCK_A_GSL_TIMING_SYNC_SEL__SHIFT 0x0
3517#define DCIO_GSL_SWAPLOCK_PAD_CNTL__DCIO_SWAPLOCK_A_GSL_FLIP_LOCK_SEL_MASK 0x30
3518#define DCIO_GSL_SWAPLOCK_PAD_CNTL__DCIO_SWAPLOCK_A_GSL_FLIP_LOCK_SEL__SHIFT 0x4
3519#define DCIO_GSL_SWAPLOCK_PAD_CNTL__DCIO_SWAPLOCK_A_GSL_MASK_MASK 0x300
3520#define DCIO_GSL_SWAPLOCK_PAD_CNTL__DCIO_SWAPLOCK_A_GSL_MASK__SHIFT 0x8
3521#define DCIO_GSL_SWAPLOCK_PAD_CNTL__DCIO_SWAPLOCK_B_GSL_TIMING_SYNC_SEL_MASK 0x30000
3522#define DCIO_GSL_SWAPLOCK_PAD_CNTL__DCIO_SWAPLOCK_B_GSL_TIMING_SYNC_SEL__SHIFT 0x10
3523#define DCIO_GSL_SWAPLOCK_PAD_CNTL__DCIO_SWAPLOCK_B_GSL_FLIP_LOCK_SEL_MASK 0x300000
3524#define DCIO_GSL_SWAPLOCK_PAD_CNTL__DCIO_SWAPLOCK_B_GSL_FLIP_LOCK_SEL__SHIFT 0x14
3525#define DCIO_GSL_SWAPLOCK_PAD_CNTL__DCIO_SWAPLOCK_B_GSL_MASK_MASK 0x3000000
3526#define DCIO_GSL_SWAPLOCK_PAD_CNTL__DCIO_SWAPLOCK_B_GSL_MASK__SHIFT 0x18
3527#define DCIO_GSL0_CNTL__DCIO_GSL0_VSYNC_SEL_MASK 0x7
3528#define DCIO_GSL0_CNTL__DCIO_GSL0_VSYNC_SEL__SHIFT 0x0
3529#define DCIO_GSL0_CNTL__DCIO_GSL0_TIMING_SYNC_SEL_MASK 0x700
3530#define DCIO_GSL0_CNTL__DCIO_GSL0_TIMING_SYNC_SEL__SHIFT 0x8
3531#define DCIO_GSL0_CNTL__DCIO_GSL0_GLOBAL_UNLOCK_SEL_MASK 0x70000
3532#define DCIO_GSL0_CNTL__DCIO_GSL0_GLOBAL_UNLOCK_SEL__SHIFT 0x10
3533#define DCIO_GSL1_CNTL__DCIO_GSL1_VSYNC_SEL_MASK 0x7
3534#define DCIO_GSL1_CNTL__DCIO_GSL1_VSYNC_SEL__SHIFT 0x0
3535#define DCIO_GSL1_CNTL__DCIO_GSL1_TIMING_SYNC_SEL_MASK 0x700
3536#define DCIO_GSL1_CNTL__DCIO_GSL1_TIMING_SYNC_SEL__SHIFT 0x8
3537#define DCIO_GSL1_CNTL__DCIO_GSL1_GLOBAL_UNLOCK_SEL_MASK 0x70000
3538#define DCIO_GSL1_CNTL__DCIO_GSL1_GLOBAL_UNLOCK_SEL__SHIFT 0x10
3539#define DCIO_GSL2_CNTL__DCIO_GSL2_VSYNC_SEL_MASK 0x7
3540#define DCIO_GSL2_CNTL__DCIO_GSL2_VSYNC_SEL__SHIFT 0x0
3541#define DCIO_GSL2_CNTL__DCIO_GSL2_TIMING_SYNC_SEL_MASK 0x700
3542#define DCIO_GSL2_CNTL__DCIO_GSL2_TIMING_SYNC_SEL__SHIFT 0x8
3543#define DCIO_GSL2_CNTL__DCIO_GSL2_GLOBAL_UNLOCK_SEL_MASK 0x70000
3544#define DCIO_GSL2_CNTL__DCIO_GSL2_GLOBAL_UNLOCK_SEL__SHIFT 0x10
3545#define DC_GPU_TIMER_START_POSITION_V_UPDATE__DC_GPU_TIMER_START_POSITION_D1_V_UPDATE_MASK 0x7
3546#define DC_GPU_TIMER_START_POSITION_V_UPDATE__DC_GPU_TIMER_START_POSITION_D1_V_UPDATE__SHIFT 0x0
3547#define DC_GPU_TIMER_START_POSITION_V_UPDATE__DC_GPU_TIMER_START_POSITION_D2_V_UPDATE_MASK 0x70
3548#define DC_GPU_TIMER_START_POSITION_V_UPDATE__DC_GPU_TIMER_START_POSITION_D2_V_UPDATE__SHIFT 0x4
3549#define DC_GPU_TIMER_START_POSITION_V_UPDATE__DC_GPU_TIMER_START_POSITION_D3_V_UPDATE_MASK 0x700
3550#define DC_GPU_TIMER_START_POSITION_V_UPDATE__DC_GPU_TIMER_START_POSITION_D3_V_UPDATE__SHIFT 0x8
3551#define DC_GPU_TIMER_START_POSITION_V_UPDATE__DC_GPU_TIMER_START_POSITION_D4_V_UPDATE_MASK 0x7000
3552#define DC_GPU_TIMER_START_POSITION_V_UPDATE__DC_GPU_TIMER_START_POSITION_D4_V_UPDATE__SHIFT 0xc
3553#define DC_GPU_TIMER_START_POSITION_V_UPDATE__DC_GPU_TIMER_START_POSITION_D5_V_UPDATE_MASK 0x70000
3554#define DC_GPU_TIMER_START_POSITION_V_UPDATE__DC_GPU_TIMER_START_POSITION_D5_V_UPDATE__SHIFT 0x10
3555#define DC_GPU_TIMER_START_POSITION_V_UPDATE__DC_GPU_TIMER_START_POSITION_D6_V_UPDATE_MASK 0x700000
3556#define DC_GPU_TIMER_START_POSITION_V_UPDATE__DC_GPU_TIMER_START_POSITION_D6_V_UPDATE__SHIFT 0x14
3557#define DC_GPU_TIMER_START_POSITION_P_FLIP__DC_GPU_TIMER_START_POSITION_D1_P_FLIP_MASK 0x7
3558#define DC_GPU_TIMER_START_POSITION_P_FLIP__DC_GPU_TIMER_START_POSITION_D1_P_FLIP__SHIFT 0x0
3559#define DC_GPU_TIMER_START_POSITION_P_FLIP__DC_GPU_TIMER_START_POSITION_D2_P_FLIP_MASK 0x70
3560#define DC_GPU_TIMER_START_POSITION_P_FLIP__DC_GPU_TIMER_START_POSITION_D2_P_FLIP__SHIFT 0x4
3561#define DC_GPU_TIMER_START_POSITION_P_FLIP__DC_GPU_TIMER_START_POSITION_D3_P_FLIP_MASK 0x700
3562#define DC_GPU_TIMER_START_POSITION_P_FLIP__DC_GPU_TIMER_START_POSITION_D3_P_FLIP__SHIFT 0x8
3563#define DC_GPU_TIMER_START_POSITION_P_FLIP__DC_GPU_TIMER_START_POSITION_D4_P_FLIP_MASK 0x7000
3564#define DC_GPU_TIMER_START_POSITION_P_FLIP__DC_GPU_TIMER_START_POSITION_D4_P_FLIP__SHIFT 0xc
3565#define DC_GPU_TIMER_START_POSITION_P_FLIP__DC_GPU_TIMER_START_POSITION_D5_P_FLIP_MASK 0x70000
3566#define DC_GPU_TIMER_START_POSITION_P_FLIP__DC_GPU_TIMER_START_POSITION_D5_P_FLIP__SHIFT 0x10
3567#define DC_GPU_TIMER_START_POSITION_P_FLIP__DC_GPU_TIMER_START_POSITION_D6_P_FLIP_MASK 0x700000
3568#define DC_GPU_TIMER_START_POSITION_P_FLIP__DC_GPU_TIMER_START_POSITION_D6_P_FLIP__SHIFT 0x14
3569#define DC_GPU_TIMER_START_POSITION_P_FLIP__DC_GPU_TIMER_START_POSITION_DCFEV0_P_FLIP_MASK 0x3800000
3570#define DC_GPU_TIMER_START_POSITION_P_FLIP__DC_GPU_TIMER_START_POSITION_DCFEV0_P_FLIP__SHIFT 0x17
3571#define DC_GPU_TIMER_START_POSITION_P_FLIP__DC_GPU_TIMER_START_POSITION_DCFEV1_P_FLIP_MASK 0x1c000000
3572#define DC_GPU_TIMER_START_POSITION_P_FLIP__DC_GPU_TIMER_START_POSITION_DCFEV1_P_FLIP__SHIFT 0x1a
3573#define DC_GPU_TIMER_READ__DC_GPU_TIMER_READ_MASK 0xffffffff
3574#define DC_GPU_TIMER_READ__DC_GPU_TIMER_READ__SHIFT 0x0
3575#define DC_GPU_TIMER_READ_CNTL__DC_GPU_TIMER_READ_SELECT_MASK 0x3f
3576#define DC_GPU_TIMER_READ_CNTL__DC_GPU_TIMER_READ_SELECT__SHIFT 0x0
3577#define DC_GPU_TIMER_READ_CNTL__DC_GPU_TIMER_START_POSITION_D1_VSYNC_NOM_MASK 0x700
3578#define DC_GPU_TIMER_READ_CNTL__DC_GPU_TIMER_START_POSITION_D1_VSYNC_NOM__SHIFT 0x8
3579#define DC_GPU_TIMER_READ_CNTL__DC_GPU_TIMER_START_POSITION_D2_VSYNC_NOM_MASK 0x3800
3580#define DC_GPU_TIMER_READ_CNTL__DC_GPU_TIMER_START_POSITION_D2_VSYNC_NOM__SHIFT 0xb
3581#define DC_GPU_TIMER_READ_CNTL__DC_GPU_TIMER_START_POSITION_D3_VSYNC_NOM_MASK 0x1c000
3582#define DC_GPU_TIMER_READ_CNTL__DC_GPU_TIMER_START_POSITION_D3_VSYNC_NOM__SHIFT 0xe
3583#define DC_GPU_TIMER_READ_CNTL__DC_GPU_TIMER_START_POSITION_D4_VSYNC_NOM_MASK 0xe0000
3584#define DC_GPU_TIMER_READ_CNTL__DC_GPU_TIMER_START_POSITION_D4_VSYNC_NOM__SHIFT 0x11
3585#define DC_GPU_TIMER_READ_CNTL__DC_GPU_TIMER_START_POSITION_D5_VSYNC_NOM_MASK 0x700000
3586#define DC_GPU_TIMER_READ_CNTL__DC_GPU_TIMER_START_POSITION_D5_VSYNC_NOM__SHIFT 0x14
3587#define DC_GPU_TIMER_READ_CNTL__DC_GPU_TIMER_START_POSITION_D6_VSYNC_NOM_MASK 0x3800000
3588#define DC_GPU_TIMER_READ_CNTL__DC_GPU_TIMER_START_POSITION_D6_VSYNC_NOM__SHIFT 0x17
3589#define DCIO_CLOCK_CNTL__DCIO_TEST_CLK_SEL_MASK 0x1f
3590#define DCIO_CLOCK_CNTL__DCIO_TEST_CLK_SEL__SHIFT 0x0
3591#define DCIO_CLOCK_CNTL__DISPCLK_R_DCIO_GATE_DIS_MASK 0x20
3592#define DCIO_CLOCK_CNTL__DISPCLK_R_DCIO_GATE_DIS__SHIFT 0x5
3593#define DCIO_DEBUG__DCIO_DEBUG_MASK 0xffffffff
3594#define DCIO_DEBUG__DCIO_DEBUG__SHIFT 0x0
3595#define DCO_DCFE_EXT_VSYNC_CNTL__DCO_DCFE0_EXT_VSYNC_MUX_MASK 0x7
3596#define DCO_DCFE_EXT_VSYNC_CNTL__DCO_DCFE0_EXT_VSYNC_MUX__SHIFT 0x0
3597#define DCO_DCFE_EXT_VSYNC_CNTL__DCO_DCFE1_EXT_VSYNC_MUX_MASK 0x70
3598#define DCO_DCFE_EXT_VSYNC_CNTL__DCO_DCFE1_EXT_VSYNC_MUX__SHIFT 0x4
3599#define DCO_DCFE_EXT_VSYNC_CNTL__DCO_DCFE2_EXT_VSYNC_MUX_MASK 0x700
3600#define DCO_DCFE_EXT_VSYNC_CNTL__DCO_DCFE2_EXT_VSYNC_MUX__SHIFT 0x8
3601#define DCO_DCFE_EXT_VSYNC_CNTL__DCO_DCFE3_EXT_VSYNC_MUX_MASK 0x7000
3602#define DCO_DCFE_EXT_VSYNC_CNTL__DCO_DCFE3_EXT_VSYNC_MUX__SHIFT 0xc
3603#define DCO_DCFE_EXT_VSYNC_CNTL__DCO_DCFE4_EXT_VSYNC_MUX_MASK 0x70000
3604#define DCO_DCFE_EXT_VSYNC_CNTL__DCO_DCFE4_EXT_VSYNC_MUX__SHIFT 0x10
3605#define DCO_DCFE_EXT_VSYNC_CNTL__DCO_DCFE5_EXT_VSYNC_MUX_MASK 0x700000
3606#define DCO_DCFE_EXT_VSYNC_CNTL__DCO_DCFE5_EXT_VSYNC_MUX__SHIFT 0x14
3607#define DCO_DCFE_EXT_VSYNC_CNTL__DCO_SWAPLOCKB_EXT_VSYNC_MASK_MASK 0x7000000
3608#define DCO_DCFE_EXT_VSYNC_CNTL__DCO_SWAPLOCKB_EXT_VSYNC_MASK__SHIFT 0x18
3609#define DCO_DCFE_EXT_VSYNC_CNTL__DCO_GENERICB_EXT_VSYNC_MASK_MASK 0x70000000
3610#define DCO_DCFE_EXT_VSYNC_CNTL__DCO_GENERICB_EXT_VSYNC_MASK__SHIFT 0x1c
3611#define DCO_DCFE_EXT_VSYNC_CNTL__DCO_CRTC_MANUAL_FLOW_CONTROL_MASK 0x80000000
3612#define DCO_DCFE_EXT_VSYNC_CNTL__DCO_CRTC_MANUAL_FLOW_CONTROL__SHIFT 0x1f
3613#define DBG_OUT_CNTL__DBG_OUT_PIN_EN_MASK 0x1
3614#define DBG_OUT_CNTL__DBG_OUT_PIN_EN__SHIFT 0x0
3615#define DBG_OUT_CNTL__DBG_OUT_PIN_SEL_MASK 0x10
3616#define DBG_OUT_CNTL__DBG_OUT_PIN_SEL__SHIFT 0x4
3617#define DBG_OUT_CNTL__DBG_OUT_12BIT_SEL_MASK 0x300
3618#define DBG_OUT_CNTL__DBG_OUT_12BIT_SEL__SHIFT 0x8
3619#define DBG_OUT_CNTL__DBG_OUT_TEST_DATA_MASK 0xfff000
3620#define DBG_OUT_CNTL__DBG_OUT_TEST_DATA__SHIFT 0xc
3621#define DCIO_DEBUG_CONFIG__DCIO_DBG_EN_MASK 0x1
3622#define DCIO_DEBUG_CONFIG__DCIO_DBG_EN__SHIFT 0x0
3623#define DCIO_DEBUG_CONFIG__DCIO_DBG_SEL_MASK 0xf00
3624#define DCIO_DEBUG_CONFIG__DCIO_DBG_SEL__SHIFT 0x8
3625#define DCIO_SOFT_RESET__UNIPHYA_SOFT_RESET_MASK 0x1
3626#define DCIO_SOFT_RESET__UNIPHYA_SOFT_RESET__SHIFT 0x0
3627#define DCIO_SOFT_RESET__DSYNCA_SOFT_RESET_MASK 0x2
3628#define DCIO_SOFT_RESET__DSYNCA_SOFT_RESET__SHIFT 0x1
3629#define DCIO_SOFT_RESET__UNIPHYB_SOFT_RESET_MASK 0x4
3630#define DCIO_SOFT_RESET__UNIPHYB_SOFT_RESET__SHIFT 0x2
3631#define DCIO_SOFT_RESET__DSYNCB_SOFT_RESET_MASK 0x8
3632#define DCIO_SOFT_RESET__DSYNCB_SOFT_RESET__SHIFT 0x3
3633#define DCIO_SOFT_RESET__UNIPHYC_SOFT_RESET_MASK 0x10
3634#define DCIO_SOFT_RESET__UNIPHYC_SOFT_RESET__SHIFT 0x4
3635#define DCIO_SOFT_RESET__DSYNCC_SOFT_RESET_MASK 0x20
3636#define DCIO_SOFT_RESET__DSYNCC_SOFT_RESET__SHIFT 0x5
3637#define DCIO_SOFT_RESET__UNIPHYD_SOFT_RESET_MASK 0x40
3638#define DCIO_SOFT_RESET__UNIPHYD_SOFT_RESET__SHIFT 0x6
3639#define DCIO_SOFT_RESET__DSYNCD_SOFT_RESET_MASK 0x80
3640#define DCIO_SOFT_RESET__DSYNCD_SOFT_RESET__SHIFT 0x7
3641#define DCIO_SOFT_RESET__UNIPHYE_SOFT_RESET_MASK 0x100
3642#define DCIO_SOFT_RESET__UNIPHYE_SOFT_RESET__SHIFT 0x8
3643#define DCIO_SOFT_RESET__DSYNCE_SOFT_RESET_MASK 0x200
3644#define DCIO_SOFT_RESET__DSYNCE_SOFT_RESET__SHIFT 0x9
3645#define DCIO_SOFT_RESET__UNIPHYF_SOFT_RESET_MASK 0x400
3646#define DCIO_SOFT_RESET__UNIPHYF_SOFT_RESET__SHIFT 0xa
3647#define DCIO_SOFT_RESET__DSYNCF_SOFT_RESET_MASK 0x800
3648#define DCIO_SOFT_RESET__DSYNCF_SOFT_RESET__SHIFT 0xb
3649#define DCIO_SOFT_RESET__UNIPHYG_SOFT_RESET_MASK 0x1000
3650#define DCIO_SOFT_RESET__UNIPHYG_SOFT_RESET__SHIFT 0xc
3651#define DCIO_SOFT_RESET__DSYNCG_SOFT_RESET_MASK 0x2000
3652#define DCIO_SOFT_RESET__DSYNCG_SOFT_RESET__SHIFT 0xd
3653#define DCIO_SOFT_RESET__DACA_SOFT_RESET_MASK 0x10000
3654#define DCIO_SOFT_RESET__DACA_SOFT_RESET__SHIFT 0x10
3655#define DCIO_SOFT_RESET__DCRXPHY_SOFT_RESET_MASK 0x100000
3656#define DCIO_SOFT_RESET__DCRXPHY_SOFT_RESET__SHIFT 0x14
3657#define DCIO_SOFT_RESET__DPHY_SOFT_RESET_MASK 0x1000000
3658#define DCIO_SOFT_RESET__DPHY_SOFT_RESET__SHIFT 0x18
3659#define DCIO_SOFT_RESET__ZCAL_SOFT_RESET_MASK 0x4000000
3660#define DCIO_SOFT_RESET__ZCAL_SOFT_RESET__SHIFT 0x1a
3661#define DCIO_SOFT_RESET__UNIPHYLPA_SOFT_RESET_MASK 0x10000000
3662#define DCIO_SOFT_RESET__UNIPHYLPA_SOFT_RESET__SHIFT 0x1c
3663#define DCIO_SOFT_RESET__DSYNCLPA_SOFT_RESET_MASK 0x20000000
3664#define DCIO_SOFT_RESET__DSYNCLPA_SOFT_RESET__SHIFT 0x1d
3665#define DCIO_SOFT_RESET__UNIPHYLPB_SOFT_RESET_MASK 0x40000000
3666#define DCIO_SOFT_RESET__UNIPHYLPB_SOFT_RESET__SHIFT 0x1e
3667#define DCIO_SOFT_RESET__DSYNCLPB_SOFT_RESET_MASK 0x80000000
3668#define DCIO_SOFT_RESET__DSYNCLPB_SOFT_RESET__SHIFT 0x1f
3669#define DCIO_DPHY_SEL__DPHY_LANE0_SEL_MASK 0x3
3670#define DCIO_DPHY_SEL__DPHY_LANE0_SEL__SHIFT 0x0
3671#define DCIO_DPHY_SEL__DPHY_LANE1_SEL_MASK 0xc
3672#define DCIO_DPHY_SEL__DPHY_LANE1_SEL__SHIFT 0x2
3673#define DCIO_DPHY_SEL__DPHY_LANE2_SEL_MASK 0x30
3674#define DCIO_DPHY_SEL__DPHY_LANE2_SEL__SHIFT 0x4
3675#define DCIO_DPHY_SEL__DPHY_LANE3_SEL_MASK 0xc0
3676#define DCIO_DPHY_SEL__DPHY_LANE3_SEL__SHIFT 0x6
3677#define DCIO_DPCS_TX_INTERRUPT__DCIO_DPCS_TXA_INT_TYPE_MASK 0x1
3678#define DCIO_DPCS_TX_INTERRUPT__DCIO_DPCS_TXA_INT_TYPE__SHIFT 0x0
3679#define DCIO_DPCS_TX_INTERRUPT__DCIO_DPCS_TXA_INT_MASK_MASK 0x2
3680#define DCIO_DPCS_TX_INTERRUPT__DCIO_DPCS_TXA_INT_MASK__SHIFT 0x1
3681#define DCIO_DPCS_TX_INTERRUPT__DCIO_DPCS_TXA_INT_OCCUR_MASK 0x4
3682#define DCIO_DPCS_TX_INTERRUPT__DCIO_DPCS_TXA_INT_OCCUR__SHIFT 0x2
3683#define DCIO_DPCS_TX_INTERRUPT__DCIO_DPCS_TXB_INT_TYPE_MASK 0x8
3684#define DCIO_DPCS_TX_INTERRUPT__DCIO_DPCS_TXB_INT_TYPE__SHIFT 0x3
3685#define DCIO_DPCS_TX_INTERRUPT__DCIO_DPCS_TXB_INT_MASK_MASK 0x10
3686#define DCIO_DPCS_TX_INTERRUPT__DCIO_DPCS_TXB_INT_MASK__SHIFT 0x4
3687#define DCIO_DPCS_TX_INTERRUPT__DCIO_DPCS_TXB_INT_OCCUR_MASK 0x20
3688#define DCIO_DPCS_TX_INTERRUPT__DCIO_DPCS_TXB_INT_OCCUR__SHIFT 0x5
3689#define DCIO_DPCS_TX_INTERRUPT__DCIO_DPCS_TXC_INT_TYPE_MASK 0x40
3690#define DCIO_DPCS_TX_INTERRUPT__DCIO_DPCS_TXC_INT_TYPE__SHIFT 0x6
3691#define DCIO_DPCS_TX_INTERRUPT__DCIO_DPCS_TXC_INT_MASK_MASK 0x80
3692#define DCIO_DPCS_TX_INTERRUPT__DCIO_DPCS_TXC_INT_MASK__SHIFT 0x7
3693#define DCIO_DPCS_TX_INTERRUPT__DCIO_DPCS_TXC_INT_OCCUR_MASK 0x100
3694#define DCIO_DPCS_TX_INTERRUPT__DCIO_DPCS_TXC_INT_OCCUR__SHIFT 0x8
3695#define DCIO_DPCS_TX_INTERRUPT__DCIO_DPCS_TXD_INT_TYPE_MASK 0x200
3696#define DCIO_DPCS_TX_INTERRUPT__DCIO_DPCS_TXD_INT_TYPE__SHIFT 0x9
3697#define DCIO_DPCS_TX_INTERRUPT__DCIO_DPCS_TXD_INT_MASK_MASK 0x400
3698#define DCIO_DPCS_TX_INTERRUPT__DCIO_DPCS_TXD_INT_MASK__SHIFT 0xa
3699#define DCIO_DPCS_TX_INTERRUPT__DCIO_DPCS_TXD_INT_OCCUR_MASK 0x800
3700#define DCIO_DPCS_TX_INTERRUPT__DCIO_DPCS_TXD_INT_OCCUR__SHIFT 0xb
3701#define DCIO_DPCS_TX_INTERRUPT__DCIO_DPCS_TXE_INT_TYPE_MASK 0x1000
3702#define DCIO_DPCS_TX_INTERRUPT__DCIO_DPCS_TXE_INT_TYPE__SHIFT 0xc
3703#define DCIO_DPCS_TX_INTERRUPT__DCIO_DPCS_TXE_INT_MASK_MASK 0x2000
3704#define DCIO_DPCS_TX_INTERRUPT__DCIO_DPCS_TXE_INT_MASK__SHIFT 0xd
3705#define DCIO_DPCS_TX_INTERRUPT__DCIO_DPCS_TXE_INT_OCCUR_MASK 0x4000
3706#define DCIO_DPCS_TX_INTERRUPT__DCIO_DPCS_TXE_INT_OCCUR__SHIFT 0xe
3707#define DCIO_DPCS_TX_INTERRUPT__DCIO_DPCS_TXF_INT_TYPE_MASK 0x8000
3708#define DCIO_DPCS_TX_INTERRUPT__DCIO_DPCS_TXF_INT_TYPE__SHIFT 0xf
3709#define DCIO_DPCS_TX_INTERRUPT__DCIO_DPCS_TXF_INT_MASK_MASK 0x10000
3710#define DCIO_DPCS_TX_INTERRUPT__DCIO_DPCS_TXF_INT_MASK__SHIFT 0x10
3711#define DCIO_DPCS_TX_INTERRUPT__DCIO_DPCS_TXF_INT_OCCUR_MASK 0x20000
3712#define DCIO_DPCS_TX_INTERRUPT__DCIO_DPCS_TXF_INT_OCCUR__SHIFT 0x11
3713#define DCIO_DPCS_TX_INTERRUPT__DCIO_DPCS_TXG_INT_TYPE_MASK 0x40000
3714#define DCIO_DPCS_TX_INTERRUPT__DCIO_DPCS_TXG_INT_TYPE__SHIFT 0x12
3715#define DCIO_DPCS_TX_INTERRUPT__DCIO_DPCS_TXG_INT_MASK_MASK 0x80000
3716#define DCIO_DPCS_TX_INTERRUPT__DCIO_DPCS_TXG_INT_MASK__SHIFT 0x13
3717#define DCIO_DPCS_TX_INTERRUPT__DCIO_DPCS_TXG_INT_OCCUR_MASK 0x100000
3718#define DCIO_DPCS_TX_INTERRUPT__DCIO_DPCS_TXG_INT_OCCUR__SHIFT 0x14
3719#define DCIO_DPCS_TX_INTERRUPT__DCIO_DPCS_TXLPA_INT_TYPE_MASK 0x1000000
3720#define DCIO_DPCS_TX_INTERRUPT__DCIO_DPCS_TXLPA_INT_TYPE__SHIFT 0x18
3721#define DCIO_DPCS_TX_INTERRUPT__DCIO_DPCS_TXLPA_INT_MASK_MASK 0x2000000
3722#define DCIO_DPCS_TX_INTERRUPT__DCIO_DPCS_TXLPA_INT_MASK__SHIFT 0x19
3723#define DCIO_DPCS_TX_INTERRUPT__DCIO_DPCS_TXLPA_INT_OCCUR_MASK 0x4000000
3724#define DCIO_DPCS_TX_INTERRUPT__DCIO_DPCS_TXLPA_INT_OCCUR__SHIFT 0x1a
3725#define DCIO_DPCS_TX_INTERRUPT__DCIO_DPCS_TXLPB_INT_TYPE_MASK 0x8000000
3726#define DCIO_DPCS_TX_INTERRUPT__DCIO_DPCS_TXLPB_INT_TYPE__SHIFT 0x1b
3727#define DCIO_DPCS_TX_INTERRUPT__DCIO_DPCS_TXLPB_INT_MASK_MASK 0x10000000
3728#define DCIO_DPCS_TX_INTERRUPT__DCIO_DPCS_TXLPB_INT_MASK__SHIFT 0x1c
3729#define DCIO_DPCS_TX_INTERRUPT__DCIO_DPCS_TXLPB_INT_OCCUR_MASK 0x20000000
3730#define DCIO_DPCS_TX_INTERRUPT__DCIO_DPCS_TXLPB_INT_OCCUR__SHIFT 0x1d
3731#define DCIO_DPCS_RX_INTERRUPT__DCIO_DPCS_RXA_INT_TYPE_MASK 0x1
3732#define DCIO_DPCS_RX_INTERRUPT__DCIO_DPCS_RXA_INT_TYPE__SHIFT 0x0
3733#define DCIO_DPCS_RX_INTERRUPT__DCIO_DPCS_RXA_INT_MASK_MASK 0x2
3734#define DCIO_DPCS_RX_INTERRUPT__DCIO_DPCS_RXA_INT_MASK__SHIFT 0x1
3735#define DCIO_DPCS_RX_INTERRUPT__DCIO_DPCS_RXA_INT_OCCUR_MASK 0x4
3736#define DCIO_DPCS_RX_INTERRUPT__DCIO_DPCS_RXA_INT_OCCUR__SHIFT 0x2
3737#define DCIO_SEMAPHORE0__DCIO_SEMAPHORE0_REQ_MASK 0xffff
3738#define DCIO_SEMAPHORE0__DCIO_SEMAPHORE0_REQ__SHIFT 0x0
3739#define DCIO_SEMAPHORE0__DCIO_SEMAPHORE0_GNT_MASK 0xffff0000
3740#define DCIO_SEMAPHORE0__DCIO_SEMAPHORE0_GNT__SHIFT 0x10
3741#define DCIO_SEMAPHORE1__DCIO_SEMAPHORE1_REQ_MASK 0xffff
3742#define DCIO_SEMAPHORE1__DCIO_SEMAPHORE1_REQ__SHIFT 0x0
3743#define DCIO_SEMAPHORE1__DCIO_SEMAPHORE1_GNT_MASK 0xffff0000
3744#define DCIO_SEMAPHORE1__DCIO_SEMAPHORE1_GNT__SHIFT 0x10
3745#define DCIO_SEMAPHORE2__DCIO_SEMAPHORE2_REQ_MASK 0xffff
3746#define DCIO_SEMAPHORE2__DCIO_SEMAPHORE2_REQ__SHIFT 0x0
3747#define DCIO_SEMAPHORE2__DCIO_SEMAPHORE2_GNT_MASK 0xffff0000
3748#define DCIO_SEMAPHORE2__DCIO_SEMAPHORE2_GNT__SHIFT 0x10
3749#define DCIO_SEMAPHORE3__DCIO_SEMAPHORE3_REQ_MASK 0xffff
3750#define DCIO_SEMAPHORE3__DCIO_SEMAPHORE3_REQ__SHIFT 0x0
3751#define DCIO_SEMAPHORE3__DCIO_SEMAPHORE3_GNT_MASK 0xffff0000
3752#define DCIO_SEMAPHORE3__DCIO_SEMAPHORE3_GNT__SHIFT 0x10
3753#define DCIO_SEMAPHORE4__DCIO_SEMAPHORE4_REQ_MASK 0xffff
3754#define DCIO_SEMAPHORE4__DCIO_SEMAPHORE4_REQ__SHIFT 0x0
3755#define DCIO_SEMAPHORE4__DCIO_SEMAPHORE4_GNT_MASK 0xffff0000
3756#define DCIO_SEMAPHORE4__DCIO_SEMAPHORE4_GNT__SHIFT 0x10
3757#define DCIO_SEMAPHORE5__DCIO_SEMAPHORE5_REQ_MASK 0xffff
3758#define DCIO_SEMAPHORE5__DCIO_SEMAPHORE5_REQ__SHIFT 0x0
3759#define DCIO_SEMAPHORE5__DCIO_SEMAPHORE5_GNT_MASK 0xffff0000
3760#define DCIO_SEMAPHORE5__DCIO_SEMAPHORE5_GNT__SHIFT 0x10
3761#define DCIO_SEMAPHORE6__DCIO_SEMAPHORE6_REQ_MASK 0xffff
3762#define DCIO_SEMAPHORE6__DCIO_SEMAPHORE6_REQ__SHIFT 0x0
3763#define DCIO_SEMAPHORE6__DCIO_SEMAPHORE6_GNT_MASK 0xffff0000
3764#define DCIO_SEMAPHORE6__DCIO_SEMAPHORE6_GNT__SHIFT 0x10
3765#define DCIO_SEMAPHORE7__DCIO_SEMAPHORE7_REQ_MASK 0xffff
3766#define DCIO_SEMAPHORE7__DCIO_SEMAPHORE7_REQ__SHIFT 0x0
3767#define DCIO_SEMAPHORE7__DCIO_SEMAPHORE7_GNT_MASK 0xffff0000
3768#define DCIO_SEMAPHORE7__DCIO_SEMAPHORE7_GNT__SHIFT 0x10
3769#define DCIO_TEST_DEBUG_INDEX__DCIO_TEST_DEBUG_INDEX_MASK 0xff
3770#define DCIO_TEST_DEBUG_INDEX__DCIO_TEST_DEBUG_INDEX__SHIFT 0x0
3771#define DCIO_TEST_DEBUG_INDEX__DCIO_TEST_DEBUG_WRITE_EN_MASK 0x100
3772#define DCIO_TEST_DEBUG_INDEX__DCIO_TEST_DEBUG_WRITE_EN__SHIFT 0x8
3773#define DCIO_TEST_DEBUG_DATA__DCIO_TEST_DEBUG_DATA_MASK 0xffffffff
3774#define DCIO_TEST_DEBUG_DATA__DCIO_TEST_DEBUG_DATA__SHIFT 0x0
3775#define DCIO_DEBUG1__DCO_DCIO_MVP_DVOCNTL_A0_REG_MASK 0x3
3776#define DCIO_DEBUG1__DCO_DCIO_MVP_DVOCNTL_A0_REG__SHIFT 0x0
3777#define DCIO_DEBUG1__DCO_DCIO_MVP_DVOCNTL_MASK_REG_MASK 0xc
3778#define DCIO_DEBUG1__DCO_DCIO_MVP_DVOCNTL_MASK_REG__SHIFT 0x2
3779#define DCIO_DEBUG1__DCO_DCIO_MVP_DVOCNTL_EN_REG_MASK 0x30
3780#define DCIO_DEBUG1__DCO_DCIO_MVP_DVOCNTL_EN_REG__SHIFT 0x4
3781#define DCIO_DEBUG1__DCO_DCIO_MVP_DVOCNTL_A0_MASK 0xc0
3782#define DCIO_DEBUG1__DCO_DCIO_MVP_DVOCNTL_A0__SHIFT 0x6
3783#define DCIO_DEBUG1__DCO_DCIO_MVP_DVOCNTL_SEL0_MASK 0x300
3784#define DCIO_DEBUG1__DCO_DCIO_MVP_DVOCNTL_SEL0__SHIFT 0x8
3785#define DCIO_DEBUG1__DCO_DCIO_MVP_DVOCNTL_EN_MASK 0xc00
3786#define DCIO_DEBUG1__DCO_DCIO_MVP_DVOCNTL_EN__SHIFT 0xa
3787#define DCIO_DEBUG1__DCO_DCIO_MVP_DVOCLK_C_MASK 0x1000
3788#define DCIO_DEBUG1__DCO_DCIO_MVP_DVOCLK_C__SHIFT 0xc
3789#define DCIO_DEBUG1__DCO_DCIO_DVOCNTL1_A0_REG_MASK 0x2000
3790#define DCIO_DEBUG1__DCO_DCIO_DVOCNTL1_A0_REG__SHIFT 0xd
3791#define DCIO_DEBUG1__DCO_DCIO_DVOCNTL1_A0_PREMUX_MASK 0x4000
3792#define DCIO_DEBUG1__DCO_DCIO_DVOCNTL1_A0_PREMUX__SHIFT 0xe
3793#define DCIO_DEBUG1__DCO_DCIO_DVOCNTL1_A0_MASK 0x8000
3794#define DCIO_DEBUG1__DCO_DCIO_DVOCNTL1_A0__SHIFT 0xf
3795#define DCIO_DEBUG1__DCO_DCIO_DVOCNTL1_EN_REG_MASK 0x10000
3796#define DCIO_DEBUG1__DCO_DCIO_DVOCNTL1_EN_REG__SHIFT 0x10
3797#define DCIO_DEBUG1__DCO_DCIO_DVO_HSYNC_TRISTATE_MASK 0x20000
3798#define DCIO_DEBUG1__DCO_DCIO_DVO_HSYNC_TRISTATE__SHIFT 0x11
3799#define DCIO_DEBUG1__DCO_DCIO_DVO_CLK_TRISTATE_MASK 0x40000
3800#define DCIO_DEBUG1__DCO_DCIO_DVO_CLK_TRISTATE__SHIFT 0x12
3801#define DCIO_DEBUG1__DCO_DCIO_DVOCNTL1_EN_PREMUX_MASK 0x80000
3802#define DCIO_DEBUG1__DCO_DCIO_DVOCNTL1_EN_PREMUX__SHIFT 0x13
3803#define DCIO_DEBUG1__DCO_DCIO_DVOCNTL1_EN_MASK 0x100000
3804#define DCIO_DEBUG1__DCO_DCIO_DVOCNTL1_EN__SHIFT 0x14
3805#define DCIO_DEBUG1__DCO_DCIO_DVOCNTL1_MUX_MASK 0x200000
3806#define DCIO_DEBUG1__DCO_DCIO_DVOCNTL1_MUX__SHIFT 0x15
3807#define DCIO_DEBUG1__DCO_DCIO_DVOCNTL1_MASK_REG_MASK 0x400000
3808#define DCIO_DEBUG1__DCO_DCIO_DVOCNTL1_MASK_REG__SHIFT 0x16
3809#define DCIO_DEBUG1__DCO_DCIO_DVO_ENABLE_MASK 0x800000
3810#define DCIO_DEBUG1__DCO_DCIO_DVO_ENABLE__SHIFT 0x17
3811#define DCIO_DEBUG1__DCO_DCIO_DVO_VSYNC_TRISTATE_MASK 0x1000000
3812#define DCIO_DEBUG1__DCO_DCIO_DVO_VSYNC_TRISTATE__SHIFT 0x18
3813#define DCIO_DEBUG1__DCO_DCIO_DVO_RATE_SEL_MASK 0x2000000
3814#define DCIO_DEBUG1__DCO_DCIO_DVO_RATE_SEL__SHIFT 0x19
3815#define DCIO_DEBUG1__DCO_DCIO_DVOCNTL1_SEL0_PREMUX_MASK 0x4000000
3816#define DCIO_DEBUG1__DCO_DCIO_DVOCNTL1_SEL0_PREMUX__SHIFT 0x1a
3817#define DCIO_DEBUG1__DCO_DCIO_DVOCNTL1_SEL0_MASK 0x8000000
3818#define DCIO_DEBUG1__DCO_DCIO_DVOCNTL1_SEL0__SHIFT 0x1b
3819#define DCIO_DEBUG2__DCIO_DEBUG2_MASK 0xffffffff
3820#define DCIO_DEBUG2__DCIO_DEBUG2__SHIFT 0x0
3821#define DCIO_DEBUG3__DCIO_DEBUG3_MASK 0xffffffff
3822#define DCIO_DEBUG3__DCIO_DEBUG3__SHIFT 0x0
3823#define DCIO_DEBUG4__DCIO_DEBUG4_MASK 0xffffffff
3824#define DCIO_DEBUG4__DCIO_DEBUG4__SHIFT 0x0
3825#define DCIO_DEBUG5__DCIO_DEBUG5_MASK 0xffffffff
3826#define DCIO_DEBUG5__DCIO_DEBUG5__SHIFT 0x0
3827#define DCIO_DEBUG6__DCIO_DEBUG6_MASK 0xffffffff
3828#define DCIO_DEBUG6__DCIO_DEBUG6__SHIFT 0x0
3829#define DCIO_DEBUG7__DCIO_DEBUG7_MASK 0xffffffff
3830#define DCIO_DEBUG7__DCIO_DEBUG7__SHIFT 0x0
3831#define DCIO_DEBUG8__DCIO_DEBUG8_MASK 0xffffffff
3832#define DCIO_DEBUG8__DCIO_DEBUG8__SHIFT 0x0
3833#define DCIO_DEBUG9__DCIO_DEBUG9_MASK 0xffffffff
3834#define DCIO_DEBUG9__DCIO_DEBUG9__SHIFT 0x0
3835#define DCIO_DEBUGA__DCIO_DEBUGA_MASK 0xffffffff
3836#define DCIO_DEBUGA__DCIO_DEBUGA__SHIFT 0x0
3837#define DCIO_DEBUGB__DCIO_DEBUGB_MASK 0xffffffff
3838#define DCIO_DEBUGB__DCIO_DEBUGB__SHIFT 0x0
3839#define DCIO_DEBUGC__DCIO_DEBUGC_MASK 0xffffffff
3840#define DCIO_DEBUGC__DCIO_DEBUGC__SHIFT 0x0
3841#define DCIO_DEBUGD__DCIO_DEBUGD_MASK 0xffffffff
3842#define DCIO_DEBUGD__DCIO_DEBUGD__SHIFT 0x0
3843#define DCIO_DEBUGE__DCIO_DIGA_DEBUG_MASK 0xffffffff
3844#define DCIO_DEBUGE__DCIO_DIGA_DEBUG__SHIFT 0x0
3845#define DCIO_DEBUGF__DCIO_DIGB_DEBUG_MASK 0xffffffff
3846#define DCIO_DEBUGF__DCIO_DIGB_DEBUG__SHIFT 0x0
3847#define DCIO_DEBUG10__DCIO_DIGC_DEBUG_MASK 0xffffffff
3848#define DCIO_DEBUG10__DCIO_DIGC_DEBUG__SHIFT 0x0
3849#define DCIO_DEBUG11__DCIO_DIGD_DEBUG_MASK 0xffffffff
3850#define DCIO_DEBUG11__DCIO_DIGD_DEBUG__SHIFT 0x0
3851#define DCIO_DEBUG12__DCIO_DIGE_DEBUG_MASK 0xffffffff
3852#define DCIO_DEBUG12__DCIO_DIGE_DEBUG__SHIFT 0x0
3853#define DCIO_DEBUG13__DCIO_DIGF_DEBUG_MASK 0xffffffff
3854#define DCIO_DEBUG13__DCIO_DIGF_DEBUG__SHIFT 0x0
3855#define DCIO_DEBUG14__DCIO_DIGG_DEBUG_MASK 0xffffffff
3856#define DCIO_DEBUG14__DCIO_DIGG_DEBUG__SHIFT 0x0
3857#define DCIO_DEBUG15__DCIO_DEBUG15_MASK 0xffffffff
3858#define DCIO_DEBUG15__DCIO_DEBUG15__SHIFT 0x0
3859#define DCIO_DEBUG16__DCIO_DEBUG16_MASK 0xffffffff
3860#define DCIO_DEBUG16__DCIO_DEBUG16__SHIFT 0x0
3861#define DCIO_DEBUG17__DCIO_DEBUG17_MASK 0xffffffff
3862#define DCIO_DEBUG17__DCIO_DEBUG17__SHIFT 0x0
3863#define DCIO_DEBUG18__DCIO_DEBUG18_MASK 0xffffffff
3864#define DCIO_DEBUG18__DCIO_DEBUG18__SHIFT 0x0
3865#define DCIO_DEBUG19__DCIO_DIGLPA_DEBUG_MASK 0xffffffff
3866#define DCIO_DEBUG19__DCIO_DIGLPA_DEBUG__SHIFT 0x0
3867#define DCIO_DEBUG1A__DCIO_DIGLPB_DEBUG_MASK 0xffffffff
3868#define DCIO_DEBUG1A__DCIO_DIGLPB_DEBUG__SHIFT 0x0
3869#define DCIO_DEBUG1B__DCIO_DEBUGHPD_MASK 0xffffffff
3870#define DCIO_DEBUG1B__DCIO_DEBUGHPD__SHIFT 0x0
3871#define DCIO_DEBUG1C__DCIO_DEBUG_UNIPHYA_CFG_MASK 0xffffffff
3872#define DCIO_DEBUG1C__DCIO_DEBUG_UNIPHYA_CFG__SHIFT 0x0
3873#define DCIO_DEBUG1D__DCIO_DEBUG_UNIPHYB_CFG_MASK 0xffffffff
3874#define DCIO_DEBUG1D__DCIO_DEBUG_UNIPHYB_CFG__SHIFT 0x0
3875#define DCIO_DEBUG1E__DCIO_DEBUG_UNIPHYC_CFG_MASK 0xffffffff
3876#define DCIO_DEBUG1E__DCIO_DEBUG_UNIPHYC_CFG__SHIFT 0x0
3877#define DCIO_DEBUG1F__DCIO_DEBUG_UNIPHYD_CFG_MASK 0xffffffff
3878#define DCIO_DEBUG1F__DCIO_DEBUG_UNIPHYD_CFG__SHIFT 0x0
3879#define DCIO_DEBUG20__DCIO_DEBUG_UNIPHYE_CFG_MASK 0xffffffff
3880#define DCIO_DEBUG20__DCIO_DEBUG_UNIPHYE_CFG__SHIFT 0x0
3881#define DCIO_DEBUG21__DCIO_DEBUG_UNIPHYF_CFG_MASK 0xffffffff
3882#define DCIO_DEBUG21__DCIO_DEBUG_UNIPHYF_CFG__SHIFT 0x0
3883#define DCIO_DEBUG22__DCIO_DEBUG_UNIPHYG_CFG_MASK 0xffffffff
3884#define DCIO_DEBUG22__DCIO_DEBUG_UNIPHYG_CFG__SHIFT 0x0
3885#define DCIO_DEBUG23__DCIO_DEBUG_UNIPHYLPA_CFG_MASK 0xffffffff
3886#define DCIO_DEBUG23__DCIO_DEBUG_UNIPHYLPA_CFG__SHIFT 0x0
3887#define DCIO_DEBUG24__DCIO_DEBUG_UNIPHYLPB_CFG_MASK 0xffffffff
3888#define DCIO_DEBUG24__DCIO_DEBUG_UNIPHYLPB_CFG__SHIFT 0x0
3889#define DCIO_DEBUG25__DCIO_DEBUG_DCRXPHY_CFG_MASK 0xffffffff
3890#define DCIO_DEBUG25__DCIO_DEBUG_DCRXPHY_CFG__SHIFT 0x0
3891#define DCIO_DEBUG26__DCIO_DEBUG_DPHY_CFG_MASK 0xffffffff
3892#define DCIO_DEBUG26__DCIO_DEBUG_DPHY_CFG__SHIFT 0x0
3893#define DCIO_DEBUG27__DCIO_DEBUG_DACA_CFG_MASK 0xffffffff
3894#define DCIO_DEBUG27__DCIO_DEBUG_DACA_CFG__SHIFT 0x0
3895#define DCIO_DEBUG28__DCIO_DEBUG_ZCAL_CFG_MASK 0xffffffff
3896#define DCIO_DEBUG28__DCIO_DEBUG_ZCAL_CFG__SHIFT 0x0
3897#define DCIO_DEBUG_ID__DCIO_DEBUG_ID_MASK 0xffffffff
3898#define DCIO_DEBUG_ID__DCIO_DEBUG_ID__SHIFT 0x0
3899#define DC_GPIO_GENERIC_MASK__DC_GPIO_GENERICA_MASK_MASK 0x1
3900#define DC_GPIO_GENERIC_MASK__DC_GPIO_GENERICA_MASK__SHIFT 0x0
3901#define DC_GPIO_GENERIC_MASK__DC_GPIO_GENERICA_PD_DIS_MASK 0x2
3902#define DC_GPIO_GENERIC_MASK__DC_GPIO_GENERICA_PD_DIS__SHIFT 0x1
3903#define DC_GPIO_GENERIC_MASK__DC_GPIO_GENERICA_RECV_MASK 0x4
3904#define DC_GPIO_GENERIC_MASK__DC_GPIO_GENERICA_RECV__SHIFT 0x2
3905#define DC_GPIO_GENERIC_MASK__DC_GPIO_GENERICA_RECV1_MASK 0x8
3906#define DC_GPIO_GENERIC_MASK__DC_GPIO_GENERICA_RECV1__SHIFT 0x3
3907#define DC_GPIO_GENERIC_MASK__DC_GPIO_GENERICB_MASK_MASK 0x10
3908#define DC_GPIO_GENERIC_MASK__DC_GPIO_GENERICB_MASK__SHIFT 0x4
3909#define DC_GPIO_GENERIC_MASK__DC_GPIO_GENERICB_PD_DIS_MASK 0x20
3910#define DC_GPIO_GENERIC_MASK__DC_GPIO_GENERICB_PD_DIS__SHIFT 0x5
3911#define DC_GPIO_GENERIC_MASK__DC_GPIO_GENERICB_RECV_MASK 0x40
3912#define DC_GPIO_GENERIC_MASK__DC_GPIO_GENERICB_RECV__SHIFT 0x6
3913#define DC_GPIO_GENERIC_MASK__DC_GPIO_GENERICB_RECV1_MASK 0x80
3914#define DC_GPIO_GENERIC_MASK__DC_GPIO_GENERICB_RECV1__SHIFT 0x7
3915#define DC_GPIO_GENERIC_MASK__DC_GPIO_GENERICC_MASK_MASK 0x100
3916#define DC_GPIO_GENERIC_MASK__DC_GPIO_GENERICC_MASK__SHIFT 0x8
3917#define DC_GPIO_GENERIC_MASK__DC_GPIO_GENERICC_PD_DIS_MASK 0x200
3918#define DC_GPIO_GENERIC_MASK__DC_GPIO_GENERICC_PD_DIS__SHIFT 0x9
3919#define DC_GPIO_GENERIC_MASK__DC_GPIO_GENERICC_RECV_MASK 0x400
3920#define DC_GPIO_GENERIC_MASK__DC_GPIO_GENERICC_RECV__SHIFT 0xa
3921#define DC_GPIO_GENERIC_MASK__DC_GPIO_GENERICC_RECV1_MASK 0x800
3922#define DC_GPIO_GENERIC_MASK__DC_GPIO_GENERICC_RECV1__SHIFT 0xb
3923#define DC_GPIO_GENERIC_MASK__DC_GPIO_GENERICD_MASK_MASK 0x1000
3924#define DC_GPIO_GENERIC_MASK__DC_GPIO_GENERICD_MASK__SHIFT 0xc
3925#define DC_GPIO_GENERIC_MASK__DC_GPIO_GENERICD_PD_DIS_MASK 0x2000
3926#define DC_GPIO_GENERIC_MASK__DC_GPIO_GENERICD_PD_DIS__SHIFT 0xd
3927#define DC_GPIO_GENERIC_MASK__DC_GPIO_GENERICD_RECV_MASK 0x4000
3928#define DC_GPIO_GENERIC_MASK__DC_GPIO_GENERICD_RECV__SHIFT 0xe
3929#define DC_GPIO_GENERIC_MASK__DC_GPIO_GENERICD_RECV1_MASK 0x8000
3930#define DC_GPIO_GENERIC_MASK__DC_GPIO_GENERICD_RECV1__SHIFT 0xf
3931#define DC_GPIO_GENERIC_MASK__DC_GPIO_GENERICE_MASK_MASK 0x10000
3932#define DC_GPIO_GENERIC_MASK__DC_GPIO_GENERICE_MASK__SHIFT 0x10
3933#define DC_GPIO_GENERIC_MASK__DC_GPIO_GENERICE_PD_DIS_MASK 0x20000
3934#define DC_GPIO_GENERIC_MASK__DC_GPIO_GENERICE_PD_DIS__SHIFT 0x11
3935#define DC_GPIO_GENERIC_MASK__DC_GPIO_GENERICE_RECV_MASK 0x40000
3936#define DC_GPIO_GENERIC_MASK__DC_GPIO_GENERICE_RECV__SHIFT 0x12
3937#define DC_GPIO_GENERIC_MASK__DC_GPIO_GENERICE_RECV1_MASK 0x80000
3938#define DC_GPIO_GENERIC_MASK__DC_GPIO_GENERICE_RECV1__SHIFT 0x13
3939#define DC_GPIO_GENERIC_MASK__DC_GPIO_GENERICF_MASK_MASK 0x100000
3940#define DC_GPIO_GENERIC_MASK__DC_GPIO_GENERICF_MASK__SHIFT 0x14
3941#define DC_GPIO_GENERIC_MASK__DC_GPIO_GENERICF_PD_DIS_MASK 0x200000
3942#define DC_GPIO_GENERIC_MASK__DC_GPIO_GENERICF_PD_DIS__SHIFT 0x15
3943#define DC_GPIO_GENERIC_MASK__DC_GPIO_GENERICF_RECV_MASK 0x400000
3944#define DC_GPIO_GENERIC_MASK__DC_GPIO_GENERICF_RECV__SHIFT 0x16
3945#define DC_GPIO_GENERIC_MASK__DC_GPIO_GENERICF_RECV1_MASK 0x800000
3946#define DC_GPIO_GENERIC_MASK__DC_GPIO_GENERICF_RECV1__SHIFT 0x17
3947#define DC_GPIO_GENERIC_MASK__DC_GPIO_GENERICG_MASK_MASK 0x1000000
3948#define DC_GPIO_GENERIC_MASK__DC_GPIO_GENERICG_MASK__SHIFT 0x18
3949#define DC_GPIO_GENERIC_MASK__DC_GPIO_GENERICG_PD_DIS_MASK 0x2000000
3950#define DC_GPIO_GENERIC_MASK__DC_GPIO_GENERICG_PD_DIS__SHIFT 0x19
3951#define DC_GPIO_GENERIC_MASK__DC_GPIO_GENERICG_RECV_MASK 0x4000000
3952#define DC_GPIO_GENERIC_MASK__DC_GPIO_GENERICG_RECV__SHIFT 0x1a
3953#define DC_GPIO_GENERIC_MASK__DC_GPIO_GENERICG_RECV1_MASK 0x8000000
3954#define DC_GPIO_GENERIC_MASK__DC_GPIO_GENERICG_RECV1__SHIFT 0x1b
3955#define DC_GPIO_GENERIC_A__DC_GPIO_GENERICA_A_MASK 0x1
3956#define DC_GPIO_GENERIC_A__DC_GPIO_GENERICA_A__SHIFT 0x0
3957#define DC_GPIO_GENERIC_A__DC_GPIO_GENERICB_A_MASK 0x100
3958#define DC_GPIO_GENERIC_A__DC_GPIO_GENERICB_A__SHIFT 0x8
3959#define DC_GPIO_GENERIC_A__DC_GPIO_GENERICC_A_MASK 0x10000
3960#define DC_GPIO_GENERIC_A__DC_GPIO_GENERICC_A__SHIFT 0x10
3961#define DC_GPIO_GENERIC_A__DC_GPIO_GENERICD_A_MASK 0x100000
3962#define DC_GPIO_GENERIC_A__DC_GPIO_GENERICD_A__SHIFT 0x14
3963#define DC_GPIO_GENERIC_A__DC_GPIO_GENERICE_A_MASK 0x200000
3964#define DC_GPIO_GENERIC_A__DC_GPIO_GENERICE_A__SHIFT 0x15
3965#define DC_GPIO_GENERIC_A__DC_GPIO_GENERICF_A_MASK 0x400000
3966#define DC_GPIO_GENERIC_A__DC_GPIO_GENERICF_A__SHIFT 0x16
3967#define DC_GPIO_GENERIC_A__DC_GPIO_GENERICG_A_MASK 0x800000
3968#define DC_GPIO_GENERIC_A__DC_GPIO_GENERICG_A__SHIFT 0x17
3969#define DC_GPIO_GENERIC_EN__DC_GPIO_GENERICA_EN_MASK 0x1
3970#define DC_GPIO_GENERIC_EN__DC_GPIO_GENERICA_EN__SHIFT 0x0
3971#define DC_GPIO_GENERIC_EN__DC_GPIO_GENERICB_EN_MASK 0x100
3972#define DC_GPIO_GENERIC_EN__DC_GPIO_GENERICB_EN__SHIFT 0x8
3973#define DC_GPIO_GENERIC_EN__DC_GPIO_GENERICC_EN_MASK 0x10000
3974#define DC_GPIO_GENERIC_EN__DC_GPIO_GENERICC_EN__SHIFT 0x10
3975#define DC_GPIO_GENERIC_EN__DC_GPIO_GENERICD_EN_MASK 0x100000
3976#define DC_GPIO_GENERIC_EN__DC_GPIO_GENERICD_EN__SHIFT 0x14
3977#define DC_GPIO_GENERIC_EN__DC_GPIO_GENERICE_EN_MASK 0x200000
3978#define DC_GPIO_GENERIC_EN__DC_GPIO_GENERICE_EN__SHIFT 0x15
3979#define DC_GPIO_GENERIC_EN__DC_GPIO_GENERICF_EN_MASK 0x400000
3980#define DC_GPIO_GENERIC_EN__DC_GPIO_GENERICF_EN__SHIFT 0x16
3981#define DC_GPIO_GENERIC_EN__DC_GPIO_GENERICG_EN_MASK 0x800000
3982#define DC_GPIO_GENERIC_EN__DC_GPIO_GENERICG_EN__SHIFT 0x17
3983#define DC_GPIO_GENERIC_Y__DC_GPIO_GENERICA_Y_MASK 0x1
3984#define DC_GPIO_GENERIC_Y__DC_GPIO_GENERICA_Y__SHIFT 0x0
3985#define DC_GPIO_GENERIC_Y__DC_GPIO_GENERICB_Y_MASK 0x100
3986#define DC_GPIO_GENERIC_Y__DC_GPIO_GENERICB_Y__SHIFT 0x8
3987#define DC_GPIO_GENERIC_Y__DC_GPIO_GENERICC_Y_MASK 0x10000
3988#define DC_GPIO_GENERIC_Y__DC_GPIO_GENERICC_Y__SHIFT 0x10
3989#define DC_GPIO_GENERIC_Y__DC_GPIO_GENERICD_Y_MASK 0x100000
3990#define DC_GPIO_GENERIC_Y__DC_GPIO_GENERICD_Y__SHIFT 0x14
3991#define DC_GPIO_GENERIC_Y__DC_GPIO_GENERICE_Y_MASK 0x200000
3992#define DC_GPIO_GENERIC_Y__DC_GPIO_GENERICE_Y__SHIFT 0x15
3993#define DC_GPIO_GENERIC_Y__DC_GPIO_GENERICF_Y_MASK 0x400000
3994#define DC_GPIO_GENERIC_Y__DC_GPIO_GENERICF_Y__SHIFT 0x16
3995#define DC_GPIO_GENERIC_Y__DC_GPIO_GENERICG_Y_MASK 0x800000
3996#define DC_GPIO_GENERIC_Y__DC_GPIO_GENERICG_Y__SHIFT 0x17
3997#define DC_GPIO_DDC1_MASK__DC_GPIO_DDC1CLK_MASK_MASK 0x1
3998#define DC_GPIO_DDC1_MASK__DC_GPIO_DDC1CLK_MASK__SHIFT 0x0
3999#define DC_GPIO_DDC1_MASK__DC_GPIO_DDC1CLK_PD_EN_MASK 0x10
4000#define DC_GPIO_DDC1_MASK__DC_GPIO_DDC1CLK_PD_EN__SHIFT 0x4
4001#define DC_GPIO_DDC1_MASK__DC_GPIO_DDC1CLK_RECV_MASK 0x40
4002#define DC_GPIO_DDC1_MASK__DC_GPIO_DDC1CLK_RECV__SHIFT 0x6
4003#define DC_GPIO_DDC1_MASK__DC_GPIO_DDC1CLK_RECV1_MASK 0x80
4004#define DC_GPIO_DDC1_MASK__DC_GPIO_DDC1CLK_RECV1__SHIFT 0x7
4005#define DC_GPIO_DDC1_MASK__DC_GPIO_DDC1DATA_MASK_MASK 0x100
4006#define DC_GPIO_DDC1_MASK__DC_GPIO_DDC1DATA_MASK__SHIFT 0x8
4007#define DC_GPIO_DDC1_MASK__DC_GPIO_DDC1DATA_PD_EN_MASK 0x1000
4008#define DC_GPIO_DDC1_MASK__DC_GPIO_DDC1DATA_PD_EN__SHIFT 0xc
4009#define DC_GPIO_DDC1_MASK__DC_GPIO_DDC1DATA_RECV_MASK 0x4000
4010#define DC_GPIO_DDC1_MASK__DC_GPIO_DDC1DATA_RECV__SHIFT 0xe
4011#define DC_GPIO_DDC1_MASK__DC_GPIO_DDC1DATA_RECV1_MASK 0x8000
4012#define DC_GPIO_DDC1_MASK__DC_GPIO_DDC1DATA_RECV1__SHIFT 0xf
4013#define DC_GPIO_DDC1_MASK__AUX_PAD1_MODE_MASK 0x10000
4014#define DC_GPIO_DDC1_MASK__AUX_PAD1_MODE__SHIFT 0x10
4015#define DC_GPIO_DDC1_MASK__AUX1_POL_MASK 0x100000
4016#define DC_GPIO_DDC1_MASK__AUX1_POL__SHIFT 0x14
4017#define DC_GPIO_DDC1_MASK__ALLOW_HW_DDC1_PD_EN_MASK 0x400000
4018#define DC_GPIO_DDC1_MASK__ALLOW_HW_DDC1_PD_EN__SHIFT 0x16
4019#define DC_GPIO_DDC1_MASK__DC_GPIO_DDC1CLK_STR_MASK 0xf000000
4020#define DC_GPIO_DDC1_MASK__DC_GPIO_DDC1CLK_STR__SHIFT 0x18
4021#define DC_GPIO_DDC1_MASK__DC_GPIO_DDC1DATA_STR_MASK 0xf0000000
4022#define DC_GPIO_DDC1_MASK__DC_GPIO_DDC1DATA_STR__SHIFT 0x1c
4023#define DC_GPIO_DDC1_A__DC_GPIO_DDC1CLK_A_MASK 0x1
4024#define DC_GPIO_DDC1_A__DC_GPIO_DDC1CLK_A__SHIFT 0x0
4025#define DC_GPIO_DDC1_A__DC_GPIO_DDC1DATA_A_MASK 0x100
4026#define DC_GPIO_DDC1_A__DC_GPIO_DDC1DATA_A__SHIFT 0x8
4027#define DC_GPIO_DDC1_EN__DC_GPIO_DDC1CLK_EN_MASK 0x1
4028#define DC_GPIO_DDC1_EN__DC_GPIO_DDC1CLK_EN__SHIFT 0x0
4029#define DC_GPIO_DDC1_EN__DC_GPIO_DDC1DATA_EN_MASK 0x100
4030#define DC_GPIO_DDC1_EN__DC_GPIO_DDC1DATA_EN__SHIFT 0x8
4031#define DC_GPIO_DDC1_Y__DC_GPIO_DDC1CLK_Y_MASK 0x1
4032#define DC_GPIO_DDC1_Y__DC_GPIO_DDC1CLK_Y__SHIFT 0x0
4033#define DC_GPIO_DDC1_Y__DC_GPIO_DDC1DATA_Y_MASK 0x100
4034#define DC_GPIO_DDC1_Y__DC_GPIO_DDC1DATA_Y__SHIFT 0x8
4035#define DC_GPIO_DDC2_MASK__DC_GPIO_DDC2CLK_MASK_MASK 0x1
4036#define DC_GPIO_DDC2_MASK__DC_GPIO_DDC2CLK_MASK__SHIFT 0x0
4037#define DC_GPIO_DDC2_MASK__DC_GPIO_DDC2CLK_PD_EN_MASK 0x10
4038#define DC_GPIO_DDC2_MASK__DC_GPIO_DDC2CLK_PD_EN__SHIFT 0x4
4039#define DC_GPIO_DDC2_MASK__DC_GPIO_DDC2CLK_RECV_MASK 0x40
4040#define DC_GPIO_DDC2_MASK__DC_GPIO_DDC2CLK_RECV__SHIFT 0x6
4041#define DC_GPIO_DDC2_MASK__DC_GPIO_DDC2CLK_RECV1_MASK 0x80
4042#define DC_GPIO_DDC2_MASK__DC_GPIO_DDC2CLK_RECV1__SHIFT 0x7
4043#define DC_GPIO_DDC2_MASK__DC_GPIO_DDC2DATA_MASK_MASK 0x100
4044#define DC_GPIO_DDC2_MASK__DC_GPIO_DDC2DATA_MASK__SHIFT 0x8
4045#define DC_GPIO_DDC2_MASK__DC_GPIO_DDC2DATA_PD_EN_MASK 0x1000
4046#define DC_GPIO_DDC2_MASK__DC_GPIO_DDC2DATA_PD_EN__SHIFT 0xc
4047#define DC_GPIO_DDC2_MASK__DC_GPIO_DDC2DATA_RECV_MASK 0x4000
4048#define DC_GPIO_DDC2_MASK__DC_GPIO_DDC2DATA_RECV__SHIFT 0xe
4049#define DC_GPIO_DDC2_MASK__DC_GPIO_DDC2DATA_RECV1_MASK 0x8000
4050#define DC_GPIO_DDC2_MASK__DC_GPIO_DDC2DATA_RECV1__SHIFT 0xf
4051#define DC_GPIO_DDC2_MASK__AUX_PAD2_MODE_MASK 0x10000
4052#define DC_GPIO_DDC2_MASK__AUX_PAD2_MODE__SHIFT 0x10
4053#define DC_GPIO_DDC2_MASK__AUX2_POL_MASK 0x100000
4054#define DC_GPIO_DDC2_MASK__AUX2_POL__SHIFT 0x14
4055#define DC_GPIO_DDC2_MASK__ALLOW_HW_DDC2_PD_EN_MASK 0x400000
4056#define DC_GPIO_DDC2_MASK__ALLOW_HW_DDC2_PD_EN__SHIFT 0x16
4057#define DC_GPIO_DDC2_MASK__DC_GPIO_DDC2CLK_STR_MASK 0xf000000
4058#define DC_GPIO_DDC2_MASK__DC_GPIO_DDC2CLK_STR__SHIFT 0x18
4059#define DC_GPIO_DDC2_MASK__DC_GPIO_DDC2DATA_STR_MASK 0xf0000000
4060#define DC_GPIO_DDC2_MASK__DC_GPIO_DDC2DATA_STR__SHIFT 0x1c
4061#define DC_GPIO_DDC2_A__DC_GPIO_DDC2CLK_A_MASK 0x1
4062#define DC_GPIO_DDC2_A__DC_GPIO_DDC2CLK_A__SHIFT 0x0
4063#define DC_GPIO_DDC2_A__DC_GPIO_DDC2DATA_A_MASK 0x100
4064#define DC_GPIO_DDC2_A__DC_GPIO_DDC2DATA_A__SHIFT 0x8
4065#define DC_GPIO_DDC2_EN__DC_GPIO_DDC2CLK_EN_MASK 0x1
4066#define DC_GPIO_DDC2_EN__DC_GPIO_DDC2CLK_EN__SHIFT 0x0
4067#define DC_GPIO_DDC2_EN__DC_GPIO_DDC2DATA_EN_MASK 0x100
4068#define DC_GPIO_DDC2_EN__DC_GPIO_DDC2DATA_EN__SHIFT 0x8
4069#define DC_GPIO_DDC2_Y__DC_GPIO_DDC2CLK_Y_MASK 0x1
4070#define DC_GPIO_DDC2_Y__DC_GPIO_DDC2CLK_Y__SHIFT 0x0
4071#define DC_GPIO_DDC2_Y__DC_GPIO_DDC2DATA_Y_MASK 0x100
4072#define DC_GPIO_DDC2_Y__DC_GPIO_DDC2DATA_Y__SHIFT 0x8
4073#define DC_GPIO_DDC3_MASK__DC_GPIO_DDC3CLK_MASK_MASK 0x1
4074#define DC_GPIO_DDC3_MASK__DC_GPIO_DDC3CLK_MASK__SHIFT 0x0
4075#define DC_GPIO_DDC3_MASK__DC_GPIO_DDC3CLK_PD_EN_MASK 0x10
4076#define DC_GPIO_DDC3_MASK__DC_GPIO_DDC3CLK_PD_EN__SHIFT 0x4
4077#define DC_GPIO_DDC3_MASK__DC_GPIO_DDC3CLK_RECV_MASK 0x40
4078#define DC_GPIO_DDC3_MASK__DC_GPIO_DDC3CLK_RECV__SHIFT 0x6
4079#define DC_GPIO_DDC3_MASK__DC_GPIO_DDC3CLK_RECV1_MASK 0x80
4080#define DC_GPIO_DDC3_MASK__DC_GPIO_DDC3CLK_RECV1__SHIFT 0x7
4081#define DC_GPIO_DDC3_MASK__DC_GPIO_DDC3DATA_MASK_MASK 0x100
4082#define DC_GPIO_DDC3_MASK__DC_GPIO_DDC3DATA_MASK__SHIFT 0x8
4083#define DC_GPIO_DDC3_MASK__DC_GPIO_DDC3DATA_PD_EN_MASK 0x1000
4084#define DC_GPIO_DDC3_MASK__DC_GPIO_DDC3DATA_PD_EN__SHIFT 0xc
4085#define DC_GPIO_DDC3_MASK__DC_GPIO_DDC3DATA_RECV_MASK 0x4000
4086#define DC_GPIO_DDC3_MASK__DC_GPIO_DDC3DATA_RECV__SHIFT 0xe
4087#define DC_GPIO_DDC3_MASK__DC_GPIO_DDC3DATA_RECV1_MASK 0x8000
4088#define DC_GPIO_DDC3_MASK__DC_GPIO_DDC3DATA_RECV1__SHIFT 0xf
4089#define DC_GPIO_DDC3_MASK__AUX_PAD3_MODE_MASK 0x10000
4090#define DC_GPIO_DDC3_MASK__AUX_PAD3_MODE__SHIFT 0x10
4091#define DC_GPIO_DDC3_MASK__AUX3_POL_MASK 0x100000
4092#define DC_GPIO_DDC3_MASK__AUX3_POL__SHIFT 0x14
4093#define DC_GPIO_DDC3_MASK__ALLOW_HW_DDC3_PD_EN_MASK 0x400000
4094#define DC_GPIO_DDC3_MASK__ALLOW_HW_DDC3_PD_EN__SHIFT 0x16
4095#define DC_GPIO_DDC3_MASK__DC_GPIO_DDC3CLK_STR_MASK 0xf000000
4096#define DC_GPIO_DDC3_MASK__DC_GPIO_DDC3CLK_STR__SHIFT 0x18
4097#define DC_GPIO_DDC3_MASK__DC_GPIO_DDC3DATA_STR_MASK 0xf0000000
4098#define DC_GPIO_DDC3_MASK__DC_GPIO_DDC3DATA_STR__SHIFT 0x1c
4099#define DC_GPIO_DDC3_A__DC_GPIO_DDC3CLK_A_MASK 0x1
4100#define DC_GPIO_DDC3_A__DC_GPIO_DDC3CLK_A__SHIFT 0x0
4101#define DC_GPIO_DDC3_A__DC_GPIO_DDC3DATA_A_MASK 0x100
4102#define DC_GPIO_DDC3_A__DC_GPIO_DDC3DATA_A__SHIFT 0x8
4103#define DC_GPIO_DDC3_EN__DC_GPIO_DDC3CLK_EN_MASK 0x1
4104#define DC_GPIO_DDC3_EN__DC_GPIO_DDC3CLK_EN__SHIFT 0x0
4105#define DC_GPIO_DDC3_EN__DC_GPIO_DDC3DATA_EN_MASK 0x100
4106#define DC_GPIO_DDC3_EN__DC_GPIO_DDC3DATA_EN__SHIFT 0x8
4107#define DC_GPIO_DDC3_Y__DC_GPIO_DDC3CLK_Y_MASK 0x1
4108#define DC_GPIO_DDC3_Y__DC_GPIO_DDC3CLK_Y__SHIFT 0x0
4109#define DC_GPIO_DDC3_Y__DC_GPIO_DDC3DATA_Y_MASK 0x100
4110#define DC_GPIO_DDC3_Y__DC_GPIO_DDC3DATA_Y__SHIFT 0x8
4111#define DC_GPIO_DDC4_MASK__DC_GPIO_DDC4CLK_MASK_MASK 0x1
4112#define DC_GPIO_DDC4_MASK__DC_GPIO_DDC4CLK_MASK__SHIFT 0x0
4113#define DC_GPIO_DDC4_MASK__DC_GPIO_DDC4CLK_PD_EN_MASK 0x10
4114#define DC_GPIO_DDC4_MASK__DC_GPIO_DDC4CLK_PD_EN__SHIFT 0x4
4115#define DC_GPIO_DDC4_MASK__DC_GPIO_DDC4CLK_RECV_MASK 0x40
4116#define DC_GPIO_DDC4_MASK__DC_GPIO_DDC4CLK_RECV__SHIFT 0x6
4117#define DC_GPIO_DDC4_MASK__DC_GPIO_DDC4CLK_RECV1_MASK 0x80
4118#define DC_GPIO_DDC4_MASK__DC_GPIO_DDC4CLK_RECV1__SHIFT 0x7
4119#define DC_GPIO_DDC4_MASK__DC_GPIO_DDC4DATA_MASK_MASK 0x100
4120#define DC_GPIO_DDC4_MASK__DC_GPIO_DDC4DATA_MASK__SHIFT 0x8
4121#define DC_GPIO_DDC4_MASK__DC_GPIO_DDC4DATA_PD_EN_MASK 0x1000
4122#define DC_GPIO_DDC4_MASK__DC_GPIO_DDC4DATA_PD_EN__SHIFT 0xc
4123#define DC_GPIO_DDC4_MASK__DC_GPIO_DDC4DATA_RECV_MASK 0x4000
4124#define DC_GPIO_DDC4_MASK__DC_GPIO_DDC4DATA_RECV__SHIFT 0xe
4125#define DC_GPIO_DDC4_MASK__DC_GPIO_DDC4DATA_RECV1_MASK 0x8000
4126#define DC_GPIO_DDC4_MASK__DC_GPIO_DDC4DATA_RECV1__SHIFT 0xf
4127#define DC_GPIO_DDC4_MASK__AUX_PAD4_MODE_MASK 0x10000
4128#define DC_GPIO_DDC4_MASK__AUX_PAD4_MODE__SHIFT 0x10
4129#define DC_GPIO_DDC4_MASK__AUX4_POL_MASK 0x100000
4130#define DC_GPIO_DDC4_MASK__AUX4_POL__SHIFT 0x14
4131#define DC_GPIO_DDC4_MASK__ALLOW_HW_DDC4_PD_EN_MASK 0x400000
4132#define DC_GPIO_DDC4_MASK__ALLOW_HW_DDC4_PD_EN__SHIFT 0x16
4133#define DC_GPIO_DDC4_MASK__DC_GPIO_DDC4CLK_STR_MASK 0xf000000
4134#define DC_GPIO_DDC4_MASK__DC_GPIO_DDC4CLK_STR__SHIFT 0x18
4135#define DC_GPIO_DDC4_MASK__DC_GPIO_DDC4DATA_STR_MASK 0xf0000000
4136#define DC_GPIO_DDC4_MASK__DC_GPIO_DDC4DATA_STR__SHIFT 0x1c
4137#define DC_GPIO_DDC4_A__DC_GPIO_DDC4CLK_A_MASK 0x1
4138#define DC_GPIO_DDC4_A__DC_GPIO_DDC4CLK_A__SHIFT 0x0
4139#define DC_GPIO_DDC4_A__DC_GPIO_DDC4DATA_A_MASK 0x100
4140#define DC_GPIO_DDC4_A__DC_GPIO_DDC4DATA_A__SHIFT 0x8
4141#define DC_GPIO_DDC4_EN__DC_GPIO_DDC4CLK_EN_MASK 0x1
4142#define DC_GPIO_DDC4_EN__DC_GPIO_DDC4CLK_EN__SHIFT 0x0
4143#define DC_GPIO_DDC4_EN__DC_GPIO_DDC4DATA_EN_MASK 0x100
4144#define DC_GPIO_DDC4_EN__DC_GPIO_DDC4DATA_EN__SHIFT 0x8
4145#define DC_GPIO_DDC4_Y__DC_GPIO_DDC4CLK_Y_MASK 0x1
4146#define DC_GPIO_DDC4_Y__DC_GPIO_DDC4CLK_Y__SHIFT 0x0
4147#define DC_GPIO_DDC4_Y__DC_GPIO_DDC4DATA_Y_MASK 0x100
4148#define DC_GPIO_DDC4_Y__DC_GPIO_DDC4DATA_Y__SHIFT 0x8
4149#define DC_GPIO_DDC5_MASK__DC_GPIO_DDC5CLK_MASK_MASK 0x1
4150#define DC_GPIO_DDC5_MASK__DC_GPIO_DDC5CLK_MASK__SHIFT 0x0
4151#define DC_GPIO_DDC5_MASK__DC_GPIO_DDC5CLK_PD_EN_MASK 0x10
4152#define DC_GPIO_DDC5_MASK__DC_GPIO_DDC5CLK_PD_EN__SHIFT 0x4
4153#define DC_GPIO_DDC5_MASK__DC_GPIO_DDC5CLK_RECV_MASK 0x40
4154#define DC_GPIO_DDC5_MASK__DC_GPIO_DDC5CLK_RECV__SHIFT 0x6
4155#define DC_GPIO_DDC5_MASK__DC_GPIO_DDC5CLK_RECV1_MASK 0x80
4156#define DC_GPIO_DDC5_MASK__DC_GPIO_DDC5CLK_RECV1__SHIFT 0x7
4157#define DC_GPIO_DDC5_MASK__DC_GPIO_DDC5DATA_MASK_MASK 0x100
4158#define DC_GPIO_DDC5_MASK__DC_GPIO_DDC5DATA_MASK__SHIFT 0x8
4159#define DC_GPIO_DDC5_MASK__DC_GPIO_DDC5DATA_PD_EN_MASK 0x1000
4160#define DC_GPIO_DDC5_MASK__DC_GPIO_DDC5DATA_PD_EN__SHIFT 0xc
4161#define DC_GPIO_DDC5_MASK__DC_GPIO_DDC5DATA_RECV_MASK 0x4000
4162#define DC_GPIO_DDC5_MASK__DC_GPIO_DDC5DATA_RECV__SHIFT 0xe
4163#define DC_GPIO_DDC5_MASK__DC_GPIO_DDC5DATA_RECV1_MASK 0x8000
4164#define DC_GPIO_DDC5_MASK__DC_GPIO_DDC5DATA_RECV1__SHIFT 0xf
4165#define DC_GPIO_DDC5_MASK__AUX_PAD5_MODE_MASK 0x10000
4166#define DC_GPIO_DDC5_MASK__AUX_PAD5_MODE__SHIFT 0x10
4167#define DC_GPIO_DDC5_MASK__AUX5_POL_MASK 0x100000
4168#define DC_GPIO_DDC5_MASK__AUX5_POL__SHIFT 0x14
4169#define DC_GPIO_DDC5_MASK__ALLOW_HW_DDC5_PD_EN_MASK 0x400000
4170#define DC_GPIO_DDC5_MASK__ALLOW_HW_DDC5_PD_EN__SHIFT 0x16
4171#define DC_GPIO_DDC5_MASK__DC_GPIO_DDC5CLK_STR_MASK 0xf000000
4172#define DC_GPIO_DDC5_MASK__DC_GPIO_DDC5CLK_STR__SHIFT 0x18
4173#define DC_GPIO_DDC5_MASK__DC_GPIO_DDC5DATA_STR_MASK 0xf0000000
4174#define DC_GPIO_DDC5_MASK__DC_GPIO_DDC5DATA_STR__SHIFT 0x1c
4175#define DC_GPIO_DDC5_A__DC_GPIO_DDC5CLK_A_MASK 0x1
4176#define DC_GPIO_DDC5_A__DC_GPIO_DDC5CLK_A__SHIFT 0x0
4177#define DC_GPIO_DDC5_A__DC_GPIO_DDC5DATA_A_MASK 0x100
4178#define DC_GPIO_DDC5_A__DC_GPIO_DDC5DATA_A__SHIFT 0x8
4179#define DC_GPIO_DDC5_EN__DC_GPIO_DDC5CLK_EN_MASK 0x1
4180#define DC_GPIO_DDC5_EN__DC_GPIO_DDC5CLK_EN__SHIFT 0x0
4181#define DC_GPIO_DDC5_EN__DC_GPIO_DDC5DATA_EN_MASK 0x100
4182#define DC_GPIO_DDC5_EN__DC_GPIO_DDC5DATA_EN__SHIFT 0x8
4183#define DC_GPIO_DDC5_Y__DC_GPIO_DDC5CLK_Y_MASK 0x1
4184#define DC_GPIO_DDC5_Y__DC_GPIO_DDC5CLK_Y__SHIFT 0x0
4185#define DC_GPIO_DDC5_Y__DC_GPIO_DDC5DATA_Y_MASK 0x100
4186#define DC_GPIO_DDC5_Y__DC_GPIO_DDC5DATA_Y__SHIFT 0x8
4187#define DC_GPIO_DDC6_MASK__DC_GPIO_DDC6CLK_MASK_MASK 0x1
4188#define DC_GPIO_DDC6_MASK__DC_GPIO_DDC6CLK_MASK__SHIFT 0x0
4189#define DC_GPIO_DDC6_MASK__DC_GPIO_DDC6CLK_PD_EN_MASK 0x10
4190#define DC_GPIO_DDC6_MASK__DC_GPIO_DDC6CLK_PD_EN__SHIFT 0x4
4191#define DC_GPIO_DDC6_MASK__DC_GPIO_DDC6CLK_RECV_MASK 0x40
4192#define DC_GPIO_DDC6_MASK__DC_GPIO_DDC6CLK_RECV__SHIFT 0x6
4193#define DC_GPIO_DDC6_MASK__DC_GPIO_DDC6CLK_RECV1_MASK 0x80
4194#define DC_GPIO_DDC6_MASK__DC_GPIO_DDC6CLK_RECV1__SHIFT 0x7
4195#define DC_GPIO_DDC6_MASK__DC_GPIO_DDC6DATA_MASK_MASK 0x100
4196#define DC_GPIO_DDC6_MASK__DC_GPIO_DDC6DATA_MASK__SHIFT 0x8
4197#define DC_GPIO_DDC6_MASK__DC_GPIO_DDC6DATA_PD_EN_MASK 0x1000
4198#define DC_GPIO_DDC6_MASK__DC_GPIO_DDC6DATA_PD_EN__SHIFT 0xc
4199#define DC_GPIO_DDC6_MASK__DC_GPIO_DDC6DATA_RECV_MASK 0x4000
4200#define DC_GPIO_DDC6_MASK__DC_GPIO_DDC6DATA_RECV__SHIFT 0xe
4201#define DC_GPIO_DDC6_MASK__DC_GPIO_DDC6DATA_RECV1_MASK 0x8000
4202#define DC_GPIO_DDC6_MASK__DC_GPIO_DDC6DATA_RECV1__SHIFT 0xf
4203#define DC_GPIO_DDC6_MASK__AUX_PAD6_MODE_MASK 0x10000
4204#define DC_GPIO_DDC6_MASK__AUX_PAD6_MODE__SHIFT 0x10
4205#define DC_GPIO_DDC6_MASK__AUX6_POL_MASK 0x100000
4206#define DC_GPIO_DDC6_MASK__AUX6_POL__SHIFT 0x14
4207#define DC_GPIO_DDC6_MASK__ALLOW_HW_DDC6_PD_EN_MASK 0x400000
4208#define DC_GPIO_DDC6_MASK__ALLOW_HW_DDC6_PD_EN__SHIFT 0x16
4209#define DC_GPIO_DDC6_MASK__DC_GPIO_DDC6CLK_STR_MASK 0xf000000
4210#define DC_GPIO_DDC6_MASK__DC_GPIO_DDC6CLK_STR__SHIFT 0x18
4211#define DC_GPIO_DDC6_MASK__DC_GPIO_DDC6DATA_STR_MASK 0xf0000000
4212#define DC_GPIO_DDC6_MASK__DC_GPIO_DDC6DATA_STR__SHIFT 0x1c
4213#define DC_GPIO_DDC6_A__DC_GPIO_DDC6CLK_A_MASK 0x1
4214#define DC_GPIO_DDC6_A__DC_GPIO_DDC6CLK_A__SHIFT 0x0
4215#define DC_GPIO_DDC6_A__DC_GPIO_DDC6DATA_A_MASK 0x100
4216#define DC_GPIO_DDC6_A__DC_GPIO_DDC6DATA_A__SHIFT 0x8
4217#define DC_GPIO_DDC6_EN__DC_GPIO_DDC6CLK_EN_MASK 0x1
4218#define DC_GPIO_DDC6_EN__DC_GPIO_DDC6CLK_EN__SHIFT 0x0
4219#define DC_GPIO_DDC6_EN__DC_GPIO_DDC6DATA_EN_MASK 0x100
4220#define DC_GPIO_DDC6_EN__DC_GPIO_DDC6DATA_EN__SHIFT 0x8
4221#define DC_GPIO_DDC6_Y__DC_GPIO_DDC6CLK_Y_MASK 0x1
4222#define DC_GPIO_DDC6_Y__DC_GPIO_DDC6CLK_Y__SHIFT 0x0
4223#define DC_GPIO_DDC6_Y__DC_GPIO_DDC6DATA_Y_MASK 0x100
4224#define DC_GPIO_DDC6_Y__DC_GPIO_DDC6DATA_Y__SHIFT 0x8
4225#define DC_GPIO_DDCVGA_MASK__DC_GPIO_DDCVGACLK_MASK_MASK 0x1
4226#define DC_GPIO_DDCVGA_MASK__DC_GPIO_DDCVGACLK_MASK__SHIFT 0x0
4227#define DC_GPIO_DDCVGA_MASK__DC_GPIO_DDCVGACLK_RECV_MASK 0x40
4228#define DC_GPIO_DDCVGA_MASK__DC_GPIO_DDCVGACLK_RECV__SHIFT 0x6
4229#define DC_GPIO_DDCVGA_MASK__DC_GPIO_DDCVGACLK_RECV1_MASK 0x80
4230#define DC_GPIO_DDCVGA_MASK__DC_GPIO_DDCVGACLK_RECV1__SHIFT 0x7
4231#define DC_GPIO_DDCVGA_MASK__DC_GPIO_DDCVGADATA_MASK_MASK 0x100
4232#define DC_GPIO_DDCVGA_MASK__DC_GPIO_DDCVGADATA_MASK__SHIFT 0x8
4233#define DC_GPIO_DDCVGA_MASK__DC_GPIO_DDCVGADATA_PD_EN_MASK 0x1000
4234#define DC_GPIO_DDCVGA_MASK__DC_GPIO_DDCVGADATA_PD_EN__SHIFT 0xc
4235#define DC_GPIO_DDCVGA_MASK__DC_GPIO_DDCVGADATA_RECV_MASK 0x4000
4236#define DC_GPIO_DDCVGA_MASK__DC_GPIO_DDCVGADATA_RECV__SHIFT 0xe
4237#define DC_GPIO_DDCVGA_MASK__DC_GPIO_DDCVGADATA_RECV1_MASK 0x8000
4238#define DC_GPIO_DDCVGA_MASK__DC_GPIO_DDCVGADATA_RECV1__SHIFT 0xf
4239#define DC_GPIO_DDCVGA_MASK__AUX_PADVGA_MODE_MASK 0x10000
4240#define DC_GPIO_DDCVGA_MASK__AUX_PADVGA_MODE__SHIFT 0x10
4241#define DC_GPIO_DDCVGA_MASK__AUXVGA_POL_MASK 0x100000
4242#define DC_GPIO_DDCVGA_MASK__AUXVGA_POL__SHIFT 0x14
4243#define DC_GPIO_DDCVGA_MASK__ALLOW_HW_DDCVGA_PD_EN_MASK 0x400000
4244#define DC_GPIO_DDCVGA_MASK__ALLOW_HW_DDCVGA_PD_EN__SHIFT 0x16
4245#define DC_GPIO_DDCVGA_MASK__DC_GPIO_DDCVGACLK_STR_MASK 0xf000000
4246#define DC_GPIO_DDCVGA_MASK__DC_GPIO_DDCVGACLK_STR__SHIFT 0x18
4247#define DC_GPIO_DDCVGA_MASK__DC_GPIO_DDCVGADATA_STR_MASK 0xf0000000
4248#define DC_GPIO_DDCVGA_MASK__DC_GPIO_DDCVGADATA_STR__SHIFT 0x1c
4249#define DC_GPIO_DDCVGA_A__DC_GPIO_DDCVGACLK_A_MASK 0x1
4250#define DC_GPIO_DDCVGA_A__DC_GPIO_DDCVGACLK_A__SHIFT 0x0
4251#define DC_GPIO_DDCVGA_A__DC_GPIO_DDCVGADATA_A_MASK 0x100
4252#define DC_GPIO_DDCVGA_A__DC_GPIO_DDCVGADATA_A__SHIFT 0x8
4253#define DC_GPIO_DDCVGA_EN__DC_GPIO_DDCVGACLK_EN_MASK 0x1
4254#define DC_GPIO_DDCVGA_EN__DC_GPIO_DDCVGACLK_EN__SHIFT 0x0
4255#define DC_GPIO_DDCVGA_EN__DC_GPIO_DDCVGADATA_EN_MASK 0x100
4256#define DC_GPIO_DDCVGA_EN__DC_GPIO_DDCVGADATA_EN__SHIFT 0x8
4257#define DC_GPIO_DDCVGA_EN__DC_GPIO_DDCVGADATA_PAD_RXSEL_MASK 0x30000
4258#define DC_GPIO_DDCVGA_EN__DC_GPIO_DDCVGADATA_PAD_RXSEL__SHIFT 0x10
4259#define DC_GPIO_DDCVGA_EN__DC_GPIO_DDCVGADATA_PAD_SPARE_MASK 0xc0000
4260#define DC_GPIO_DDCVGA_EN__DC_GPIO_DDCVGADATA_PAD_SPARE__SHIFT 0x12
4261#define DC_GPIO_DDCVGA_EN__DC_GPIO_DDCVGADATA_PAD_BIASCRTEN_MASK 0x100000
4262#define DC_GPIO_DDCVGA_EN__DC_GPIO_DDCVGADATA_PAD_BIASCRTEN__SHIFT 0x14
4263#define DC_GPIO_DDCVGA_EN__DC_GPIO_DDCVGADATA_PAD_CSEL0P9_MASK 0x200000
4264#define DC_GPIO_DDCVGA_EN__DC_GPIO_DDCVGADATA_PAD_CSEL0P9__SHIFT 0x15
4265#define DC_GPIO_DDCVGA_EN__DC_GPIO_DDCVGADATA_PAD_CSEL1P1_MASK 0x400000
4266#define DC_GPIO_DDCVGA_EN__DC_GPIO_DDCVGADATA_PAD_CSEL1P1__SHIFT 0x16
4267#define DC_GPIO_DDCVGA_EN__DC_GPIO_DDCVGADATA_PAD_COMPSEL_MASK 0x800000
4268#define DC_GPIO_DDCVGA_EN__DC_GPIO_DDCVGADATA_PAD_COMPSEL__SHIFT 0x17
4269#define DC_GPIO_DDCVGA_EN__DC_GPIO_DDCVGADATA_PAD_RSEL0P9_MASK 0x1000000
4270#define DC_GPIO_DDCVGA_EN__DC_GPIO_DDCVGADATA_PAD_RSEL0P9__SHIFT 0x18
4271#define DC_GPIO_DDCVGA_EN__DC_GPIO_DDCVGADATA_PAD_RSEL1P1_MASK 0x2000000
4272#define DC_GPIO_DDCVGA_EN__DC_GPIO_DDCVGADATA_PAD_RSEL1P1__SHIFT 0x19
4273#define DC_GPIO_DDCVGA_EN__DC_GPIO_DDCVGADATA_PAD_SPIKERCEN_MASK 0x4000000
4274#define DC_GPIO_DDCVGA_EN__DC_GPIO_DDCVGADATA_PAD_SPIKERCEN__SHIFT 0x1a
4275#define DC_GPIO_DDCVGA_EN__DC_GPIO_DDCVGADATA_PAD_SPIKERCSEL_MASK 0x8000000
4276#define DC_GPIO_DDCVGA_EN__DC_GPIO_DDCVGADATA_PAD_SPIKERCSEL__SHIFT 0x1b
4277#define DC_GPIO_DDCVGA_EN__DC_GPIO_DDCVGADATA_PAD_FALLSLEWSEL_MASK 0x30000000
4278#define DC_GPIO_DDCVGA_EN__DC_GPIO_DDCVGADATA_PAD_FALLSLEWSEL__SHIFT 0x1c
4279#define DC_GPIO_DDCVGA_EN__DC_GPIO_DDCVGADATA_PAD_RESBIASEN_MASK 0x40000000
4280#define DC_GPIO_DDCVGA_EN__DC_GPIO_DDCVGADATA_PAD_RESBIASEN__SHIFT 0x1e
4281#define DC_GPIO_DDCVGA_EN__DC_GPIO_DDCVGADATA_PAD_SLEWN_MASK 0x80000000
4282#define DC_GPIO_DDCVGA_EN__DC_GPIO_DDCVGADATA_PAD_SLEWN__SHIFT 0x1f
4283#define DC_GPIO_DDCVGA_Y__DC_GPIO_DDCVGACLK_Y_MASK 0x1
4284#define DC_GPIO_DDCVGA_Y__DC_GPIO_DDCVGACLK_Y__SHIFT 0x0
4285#define DC_GPIO_DDCVGA_Y__DC_GPIO_DDCVGADATA_Y_MASK 0x100
4286#define DC_GPIO_DDCVGA_Y__DC_GPIO_DDCVGADATA_Y__SHIFT 0x8
4287#define DC_GPIO_SYNCA_MASK__DC_GPIO_HSYNCA_MASK_MASK 0x1
4288#define DC_GPIO_SYNCA_MASK__DC_GPIO_HSYNCA_MASK__SHIFT 0x0
4289#define DC_GPIO_SYNCA_MASK__DC_GPIO_HSYNCA_PD_DIS_MASK 0x10
4290#define DC_GPIO_SYNCA_MASK__DC_GPIO_HSYNCA_PD_DIS__SHIFT 0x4
4291#define DC_GPIO_SYNCA_MASK__DC_GPIO_HSYNCA_RECV_MASK 0x40
4292#define DC_GPIO_SYNCA_MASK__DC_GPIO_HSYNCA_RECV__SHIFT 0x6
4293#define DC_GPIO_SYNCA_MASK__DC_GPIO_HSYNCA_RECV1_MASK 0x80
4294#define DC_GPIO_SYNCA_MASK__DC_GPIO_HSYNCA_RECV1__SHIFT 0x7
4295#define DC_GPIO_SYNCA_MASK__DC_GPIO_VSYNCA_MASK_MASK 0x100
4296#define DC_GPIO_SYNCA_MASK__DC_GPIO_VSYNCA_MASK__SHIFT 0x8
4297#define DC_GPIO_SYNCA_MASK__DC_GPIO_VSYNCA_PD_DIS_MASK 0x1000
4298#define DC_GPIO_SYNCA_MASK__DC_GPIO_VSYNCA_PD_DIS__SHIFT 0xc
4299#define DC_GPIO_SYNCA_MASK__DC_GPIO_VSYNCA_RECV_MASK 0x4000
4300#define DC_GPIO_SYNCA_MASK__DC_GPIO_VSYNCA_RECV__SHIFT 0xe
4301#define DC_GPIO_SYNCA_MASK__DC_GPIO_VSYNCA_RECV1_MASK 0x8000
4302#define DC_GPIO_SYNCA_MASK__DC_GPIO_VSYNCA_RECV1__SHIFT 0xf
4303#define DC_GPIO_SYNCA_MASK__DC_GPIO_HSYNCA_CRTC_HSYNC_MASK_MASK 0x7000000
4304#define DC_GPIO_SYNCA_MASK__DC_GPIO_HSYNCA_CRTC_HSYNC_MASK__SHIFT 0x18
4305#define DC_GPIO_SYNCA_MASK__DC_GPIO_VSYNCA_CRTC_VSYNC_MASK_MASK 0x70000000
4306#define DC_GPIO_SYNCA_MASK__DC_GPIO_VSYNCA_CRTC_VSYNC_MASK__SHIFT 0x1c
4307#define DC_GPIO_SYNCA_A__DC_GPIO_HSYNCA_A_MASK 0x1
4308#define DC_GPIO_SYNCA_A__DC_GPIO_HSYNCA_A__SHIFT 0x0
4309#define DC_GPIO_SYNCA_A__DC_GPIO_VSYNCA_A_MASK 0x100
4310#define DC_GPIO_SYNCA_A__DC_GPIO_VSYNCA_A__SHIFT 0x8
4311#define DC_GPIO_SYNCA_EN__DC_GPIO_HSYNCA_EN_MASK 0x1
4312#define DC_GPIO_SYNCA_EN__DC_GPIO_HSYNCA_EN__SHIFT 0x0
4313#define DC_GPIO_SYNCA_EN__DC_GPIO_VSYNCA_EN_MASK 0x100
4314#define DC_GPIO_SYNCA_EN__DC_GPIO_VSYNCA_EN__SHIFT 0x8
4315#define DC_GPIO_SYNCA_Y__DC_GPIO_HSYNCA_Y_MASK 0x1
4316#define DC_GPIO_SYNCA_Y__DC_GPIO_HSYNCA_Y__SHIFT 0x0
4317#define DC_GPIO_SYNCA_Y__DC_GPIO_VSYNCA_Y_MASK 0x100
4318#define DC_GPIO_SYNCA_Y__DC_GPIO_VSYNCA_Y__SHIFT 0x8
4319#define DC_GPIO_GENLK_MASK__DC_GPIO_GENLK_CLK_MASK_MASK 0x1
4320#define DC_GPIO_GENLK_MASK__DC_GPIO_GENLK_CLK_MASK__SHIFT 0x0
4321#define DC_GPIO_GENLK_MASK__DC_GPIO_GENLK_CLK_PD_DIS_MASK 0x2
4322#define DC_GPIO_GENLK_MASK__DC_GPIO_GENLK_CLK_PD_DIS__SHIFT 0x1
4323#define DC_GPIO_GENLK_MASK__DC_GPIO_GENLK_CLK_RECV_MASK 0x4
4324#define DC_GPIO_GENLK_MASK__DC_GPIO_GENLK_CLK_RECV__SHIFT 0x2
4325#define DC_GPIO_GENLK_MASK__DC_GPIO_GENLK_CLK_PU_EN_MASK 0x8
4326#define DC_GPIO_GENLK_MASK__DC_GPIO_GENLK_CLK_PU_EN__SHIFT 0x3
4327#define DC_GPIO_GENLK_MASK__DC_GPIO_GENLK_CLK_RECV1_MASK 0x10
4328#define DC_GPIO_GENLK_MASK__DC_GPIO_GENLK_CLK_RECV1__SHIFT 0x4
4329#define DC_GPIO_GENLK_MASK__DC_GPIO_GENLK_VSYNC_RECV1_MASK 0x20
4330#define DC_GPIO_GENLK_MASK__DC_GPIO_GENLK_VSYNC_RECV1__SHIFT 0x5
4331#define DC_GPIO_GENLK_MASK__DC_GPIO_GENLK_VSYNC_MASK_MASK 0x100
4332#define DC_GPIO_GENLK_MASK__DC_GPIO_GENLK_VSYNC_MASK__SHIFT 0x8
4333#define DC_GPIO_GENLK_MASK__DC_GPIO_GENLK_VSYNC_PD_DIS_MASK 0x200
4334#define DC_GPIO_GENLK_MASK__DC_GPIO_GENLK_VSYNC_PD_DIS__SHIFT 0x9
4335#define DC_GPIO_GENLK_MASK__DC_GPIO_GENLK_VSYNC_RECV_MASK 0x400
4336#define DC_GPIO_GENLK_MASK__DC_GPIO_GENLK_VSYNC_RECV__SHIFT 0xa
4337#define DC_GPIO_GENLK_MASK__DC_GPIO_GENLK_VSYNC_PU_EN_MASK 0x800
4338#define DC_GPIO_GENLK_MASK__DC_GPIO_GENLK_VSYNC_PU_EN__SHIFT 0xb
4339#define DC_GPIO_GENLK_MASK__DC_GPIO_SWAPLOCK_A_MASK_MASK 0x10000
4340#define DC_GPIO_GENLK_MASK__DC_GPIO_SWAPLOCK_A_MASK__SHIFT 0x10
4341#define DC_GPIO_GENLK_MASK__DC_GPIO_SWAPLOCK_A_PD_DIS_MASK 0x20000
4342#define DC_GPIO_GENLK_MASK__DC_GPIO_SWAPLOCK_A_PD_DIS__SHIFT 0x11
4343#define DC_GPIO_GENLK_MASK__DC_GPIO_SWAPLOCK_A_RECV_MASK 0x40000
4344#define DC_GPIO_GENLK_MASK__DC_GPIO_SWAPLOCK_A_RECV__SHIFT 0x12
4345#define DC_GPIO_GENLK_MASK__DC_GPIO_SWAPLOCK_A_PU_EN_MASK 0x80000
4346#define DC_GPIO_GENLK_MASK__DC_GPIO_SWAPLOCK_A_PU_EN__SHIFT 0x13
4347#define DC_GPIO_GENLK_MASK__DC_GPIO_SWAPLOCK_A_RECV1_MASK 0x100000
4348#define DC_GPIO_GENLK_MASK__DC_GPIO_SWAPLOCK_A_RECV1__SHIFT 0x14
4349#define DC_GPIO_GENLK_MASK__DC_GPIO_SWAPLOCK_B_RECV1_MASK 0x800000
4350#define DC_GPIO_GENLK_MASK__DC_GPIO_SWAPLOCK_B_RECV1__SHIFT 0x17
4351#define DC_GPIO_GENLK_MASK__DC_GPIO_SWAPLOCK_B_MASK_MASK 0x1000000
4352#define DC_GPIO_GENLK_MASK__DC_GPIO_SWAPLOCK_B_MASK__SHIFT 0x18
4353#define DC_GPIO_GENLK_MASK__DC_GPIO_SWAPLOCK_B_PD_DIS_MASK 0x2000000
4354#define DC_GPIO_GENLK_MASK__DC_GPIO_SWAPLOCK_B_PD_DIS__SHIFT 0x19
4355#define DC_GPIO_GENLK_MASK__DC_GPIO_SWAPLOCK_B_RECV_MASK 0x4000000
4356#define DC_GPIO_GENLK_MASK__DC_GPIO_SWAPLOCK_B_RECV__SHIFT 0x1a
4357#define DC_GPIO_GENLK_MASK__DC_GPIO_SWAPLOCK_B_PU_EN_MASK 0x8000000
4358#define DC_GPIO_GENLK_MASK__DC_GPIO_SWAPLOCK_B_PU_EN__SHIFT 0x1b
4359#define DC_GPIO_GENLK_A__DC_GPIO_GENLK_CLK_A_MASK 0x1
4360#define DC_GPIO_GENLK_A__DC_GPIO_GENLK_CLK_A__SHIFT 0x0
4361#define DC_GPIO_GENLK_A__DC_GPIO_GENLK_VSYNC_A_MASK 0x100
4362#define DC_GPIO_GENLK_A__DC_GPIO_GENLK_VSYNC_A__SHIFT 0x8
4363#define DC_GPIO_GENLK_A__DC_GPIO_SWAPLOCK_A_A_MASK 0x10000
4364#define DC_GPIO_GENLK_A__DC_GPIO_SWAPLOCK_A_A__SHIFT 0x10
4365#define DC_GPIO_GENLK_A__DC_GPIO_SWAPLOCK_B_A_MASK 0x1000000
4366#define DC_GPIO_GENLK_A__DC_GPIO_SWAPLOCK_B_A__SHIFT 0x18
4367#define DC_GPIO_GENLK_EN__DC_GPIO_GENLK_CLK_EN_MASK 0x1
4368#define DC_GPIO_GENLK_EN__DC_GPIO_GENLK_CLK_EN__SHIFT 0x0
4369#define DC_GPIO_GENLK_EN__DC_GPIO_GENLK_VSYNC_EN_MASK 0x100
4370#define DC_GPIO_GENLK_EN__DC_GPIO_GENLK_VSYNC_EN__SHIFT 0x8
4371#define DC_GPIO_GENLK_EN__DC_GPIO_SWAPLOCK_A_EN_MASK 0x10000
4372#define DC_GPIO_GENLK_EN__DC_GPIO_SWAPLOCK_A_EN__SHIFT 0x10
4373#define DC_GPIO_GENLK_EN__DC_GPIO_SWAPLOCK_B_EN_MASK 0x1000000
4374#define DC_GPIO_GENLK_EN__DC_GPIO_SWAPLOCK_B_EN__SHIFT 0x18
4375#define DC_GPIO_GENLK_Y__DC_GPIO_GENLK_CLK_Y_MASK 0x1
4376#define DC_GPIO_GENLK_Y__DC_GPIO_GENLK_CLK_Y__SHIFT 0x0
4377#define DC_GPIO_GENLK_Y__DC_GPIO_GENLK_VSYNC_Y_MASK 0x100
4378#define DC_GPIO_GENLK_Y__DC_GPIO_GENLK_VSYNC_Y__SHIFT 0x8
4379#define DC_GPIO_GENLK_Y__DC_GPIO_SWAPLOCK_A_Y_MASK 0x10000
4380#define DC_GPIO_GENLK_Y__DC_GPIO_SWAPLOCK_A_Y__SHIFT 0x10
4381#define DC_GPIO_GENLK_Y__DC_GPIO_SWAPLOCK_B_Y_MASK 0x1000000
4382#define DC_GPIO_GENLK_Y__DC_GPIO_SWAPLOCK_B_Y__SHIFT 0x18
4383#define DC_GPIO_HPD_MASK__DC_GPIO_HPD1_MASK_MASK 0x1
4384#define DC_GPIO_HPD_MASK__DC_GPIO_HPD1_MASK__SHIFT 0x0
4385#define DC_GPIO_HPD_MASK__DC_GPIO_RX_HPD_MASK_MASK 0x2
4386#define DC_GPIO_HPD_MASK__DC_GPIO_RX_HPD_MASK__SHIFT 0x1
4387#define DC_GPIO_HPD_MASK__DC_GPIO_RX_HPD_PD_DIS_MASK 0x4
4388#define DC_GPIO_HPD_MASK__DC_GPIO_RX_HPD_PD_DIS__SHIFT 0x2
4389#define DC_GPIO_HPD_MASK__DC_GPIO_RX_HPD_RECV_MASK 0x8
4390#define DC_GPIO_HPD_MASK__DC_GPIO_RX_HPD_RECV__SHIFT 0x3
4391#define DC_GPIO_HPD_MASK__DC_GPIO_HPD1_PD_DIS_MASK 0x10
4392#define DC_GPIO_HPD_MASK__DC_GPIO_HPD1_PD_DIS__SHIFT 0x4
4393#define DC_GPIO_HPD_MASK__DC_GPIO_HPD1_RECV1_MASK 0x20
4394#define DC_GPIO_HPD_MASK__DC_GPIO_HPD1_RECV1__SHIFT 0x5
4395#define DC_GPIO_HPD_MASK__DC_GPIO_HPD1_RECV_MASK 0x40
4396#define DC_GPIO_HPD_MASK__DC_GPIO_HPD1_RECV__SHIFT 0x6
4397#define DC_GPIO_HPD_MASK__DC_GPIO_RX_HPD_RECV1_MASK 0x80
4398#define DC_GPIO_HPD_MASK__DC_GPIO_RX_HPD_RECV1__SHIFT 0x7
4399#define DC_GPIO_HPD_MASK__DC_GPIO_HPD2_MASK_MASK 0x100
4400#define DC_GPIO_HPD_MASK__DC_GPIO_HPD2_MASK__SHIFT 0x8
4401#define DC_GPIO_HPD_MASK__DC_GPIO_HPD2_PD_DIS_MASK 0x200
4402#define DC_GPIO_HPD_MASK__DC_GPIO_HPD2_PD_DIS__SHIFT 0x9
4403#define DC_GPIO_HPD_MASK__DC_GPIO_HPD2_RECV_MASK 0x400
4404#define DC_GPIO_HPD_MASK__DC_GPIO_HPD2_RECV__SHIFT 0xa
4405#define DC_GPIO_HPD_MASK__DC_GPIO_HPD2_RECV1_MASK 0x800
4406#define DC_GPIO_HPD_MASK__DC_GPIO_HPD2_RECV1__SHIFT 0xb
4407#define DC_GPIO_HPD_MASK__DC_GPIO_HPD3_MASK_MASK 0x10000
4408#define DC_GPIO_HPD_MASK__DC_GPIO_HPD3_MASK__SHIFT 0x10
4409#define DC_GPIO_HPD_MASK__DC_GPIO_HPD3_PD_DIS_MASK 0x20000
4410#define DC_GPIO_HPD_MASK__DC_GPIO_HPD3_PD_DIS__SHIFT 0x11
4411#define DC_GPIO_HPD_MASK__DC_GPIO_HPD3_RECV_MASK 0x40000
4412#define DC_GPIO_HPD_MASK__DC_GPIO_HPD3_RECV__SHIFT 0x12
4413#define DC_GPIO_HPD_MASK__DC_GPIO_HPD3_RECV1_MASK 0x80000
4414#define DC_GPIO_HPD_MASK__DC_GPIO_HPD3_RECV1__SHIFT 0x13
4415#define DC_GPIO_HPD_MASK__DC_GPIO_HPD4_MASK_MASK 0x100000
4416#define DC_GPIO_HPD_MASK__DC_GPIO_HPD4_MASK__SHIFT 0x14
4417#define DC_GPIO_HPD_MASK__DC_GPIO_HPD4_PD_DIS_MASK 0x200000
4418#define DC_GPIO_HPD_MASK__DC_GPIO_HPD4_PD_DIS__SHIFT 0x15
4419#define DC_GPIO_HPD_MASK__DC_GPIO_HPD4_RECV_MASK 0x400000
4420#define DC_GPIO_HPD_MASK__DC_GPIO_HPD4_RECV__SHIFT 0x16
4421#define DC_GPIO_HPD_MASK__DC_GPIO_HPD4_RECV1_MASK 0x800000
4422#define DC_GPIO_HPD_MASK__DC_GPIO_HPD4_RECV1__SHIFT 0x17
4423#define DC_GPIO_HPD_MASK__DC_GPIO_HPD5_MASK_MASK 0x1000000
4424#define DC_GPIO_HPD_MASK__DC_GPIO_HPD5_MASK__SHIFT 0x18
4425#define DC_GPIO_HPD_MASK__DC_GPIO_HPD5_PD_DIS_MASK 0x2000000
4426#define DC_GPIO_HPD_MASK__DC_GPIO_HPD5_PD_DIS__SHIFT 0x19
4427#define DC_GPIO_HPD_MASK__DC_GPIO_HPD5_RECV_MASK 0x4000000
4428#define DC_GPIO_HPD_MASK__DC_GPIO_HPD5_RECV__SHIFT 0x1a
4429#define DC_GPIO_HPD_MASK__DC_GPIO_HPD5_RECV1_MASK 0x8000000
4430#define DC_GPIO_HPD_MASK__DC_GPIO_HPD5_RECV1__SHIFT 0x1b
4431#define DC_GPIO_HPD_MASK__DC_GPIO_HPD6_MASK_MASK 0x10000000
4432#define DC_GPIO_HPD_MASK__DC_GPIO_HPD6_MASK__SHIFT 0x1c
4433#define DC_GPIO_HPD_MASK__DC_GPIO_HPD6_PD_DIS_MASK 0x20000000
4434#define DC_GPIO_HPD_MASK__DC_GPIO_HPD6_PD_DIS__SHIFT 0x1d
4435#define DC_GPIO_HPD_MASK__DC_GPIO_HPD6_RECV_MASK 0x40000000
4436#define DC_GPIO_HPD_MASK__DC_GPIO_HPD6_RECV__SHIFT 0x1e
4437#define DC_GPIO_HPD_MASK__DC_GPIO_HPD6_RECV1_MASK 0x80000000
4438#define DC_GPIO_HPD_MASK__DC_GPIO_HPD6_RECV1__SHIFT 0x1f
4439#define DC_GPIO_HPD_A__DC_GPIO_HPD1_A_MASK 0x1
4440#define DC_GPIO_HPD_A__DC_GPIO_HPD1_A__SHIFT 0x0
4441#define DC_GPIO_HPD_A__DC_GPIO_HPD2_A_MASK 0x100
4442#define DC_GPIO_HPD_A__DC_GPIO_HPD2_A__SHIFT 0x8
4443#define DC_GPIO_HPD_A__DC_GPIO_HPD3_A_MASK 0x10000
4444#define DC_GPIO_HPD_A__DC_GPIO_HPD3_A__SHIFT 0x10
4445#define DC_GPIO_HPD_A__DC_GPIO_HPD4_A_MASK 0x1000000
4446#define DC_GPIO_HPD_A__DC_GPIO_HPD4_A__SHIFT 0x18
4447#define DC_GPIO_HPD_A__DC_GPIO_HPD5_A_MASK 0x4000000
4448#define DC_GPIO_HPD_A__DC_GPIO_HPD5_A__SHIFT 0x1a
4449#define DC_GPIO_HPD_A__DC_GPIO_HPD6_A_MASK 0x10000000
4450#define DC_GPIO_HPD_A__DC_GPIO_HPD6_A__SHIFT 0x1c
4451#define DC_GPIO_HPD_EN__DC_GPIO_HPD1_EN_MASK 0x1
4452#define DC_GPIO_HPD_EN__DC_GPIO_HPD1_EN__SHIFT 0x0
4453#define DC_GPIO_HPD_EN__HPD1_SCHMEN_PI_MASK 0x2
4454#define DC_GPIO_HPD_EN__HPD1_SCHMEN_PI__SHIFT 0x1
4455#define DC_GPIO_HPD_EN__HPD1_SLEWNCORE_MASK 0x4
4456#define DC_GPIO_HPD_EN__HPD1_SLEWNCORE__SHIFT 0x2
4457#define DC_GPIO_HPD_EN__RX_HPD_SCHMEN_PI_MASK 0x8
4458#define DC_GPIO_HPD_EN__RX_HPD_SCHMEN_PI__SHIFT 0x3
4459#define DC_GPIO_HPD_EN__RX_HPD_SLEWNCORE_MASK 0x10
4460#define DC_GPIO_HPD_EN__RX_HPD_SLEWNCORE__SHIFT 0x4
4461#define DC_GPIO_HPD_EN__HPD12_SPARE0_MASK 0x20
4462#define DC_GPIO_HPD_EN__HPD12_SPARE0__SHIFT 0x5
4463#define DC_GPIO_HPD_EN__HPD1_SEL0_MASK 0x40
4464#define DC_GPIO_HPD_EN__HPD1_SEL0__SHIFT 0x6
4465#define DC_GPIO_HPD_EN__RX_HPD_SEL0_MASK 0x80
4466#define DC_GPIO_HPD_EN__RX_HPD_SEL0__SHIFT 0x7
4467#define DC_GPIO_HPD_EN__DC_GPIO_HPD2_EN_MASK 0x100
4468#define DC_GPIO_HPD_EN__DC_GPIO_HPD2_EN__SHIFT 0x8
4469#define DC_GPIO_HPD_EN__HPD2_SCHMEN_PI_MASK 0x200
4470#define DC_GPIO_HPD_EN__HPD2_SCHMEN_PI__SHIFT 0x9
4471#define DC_GPIO_HPD_EN__HPD12_SPARE1_MASK 0x400
4472#define DC_GPIO_HPD_EN__HPD12_SPARE1__SHIFT 0xa
4473#define DC_GPIO_HPD_EN__DC_GPIO_HPD3_EN_MASK 0x10000
4474#define DC_GPIO_HPD_EN__DC_GPIO_HPD3_EN__SHIFT 0x10
4475#define DC_GPIO_HPD_EN__HPD3_SCHMEN_PI_MASK 0x20000
4476#define DC_GPIO_HPD_EN__HPD3_SCHMEN_PI__SHIFT 0x11
4477#define DC_GPIO_HPD_EN__HPD34_SPARE0_MASK 0x40000
4478#define DC_GPIO_HPD_EN__HPD34_SPARE0__SHIFT 0x12
4479#define DC_GPIO_HPD_EN__DC_GPIO_HPD4_EN_MASK 0x100000
4480#define DC_GPIO_HPD_EN__DC_GPIO_HPD4_EN__SHIFT 0x14
4481#define DC_GPIO_HPD_EN__HPD4_SCHMEN_PI_MASK 0x200000
4482#define DC_GPIO_HPD_EN__HPD4_SCHMEN_PI__SHIFT 0x15
4483#define DC_GPIO_HPD_EN__HPD34_SPARE1_MASK 0x400000
4484#define DC_GPIO_HPD_EN__HPD34_SPARE1__SHIFT 0x16
4485#define DC_GPIO_HPD_EN__DC_GPIO_HPD5_EN_MASK 0x1000000
4486#define DC_GPIO_HPD_EN__DC_GPIO_HPD5_EN__SHIFT 0x18
4487#define DC_GPIO_HPD_EN__HPD5_SCHMEN_PI_MASK 0x2000000
4488#define DC_GPIO_HPD_EN__HPD5_SCHMEN_PI__SHIFT 0x19
4489#define DC_GPIO_HPD_EN__HPD56_SPARE0_MASK 0x4000000
4490#define DC_GPIO_HPD_EN__HPD56_SPARE0__SHIFT 0x1a
4491#define DC_GPIO_HPD_EN__DC_GPIO_HPD6_EN_MASK 0x10000000
4492#define DC_GPIO_HPD_EN__DC_GPIO_HPD6_EN__SHIFT 0x1c
4493#define DC_GPIO_HPD_EN__HPD6_SCHMEN_PI_MASK 0x20000000
4494#define DC_GPIO_HPD_EN__HPD6_SCHMEN_PI__SHIFT 0x1d
4495#define DC_GPIO_HPD_EN__HPD56_SPARE1_MASK 0x40000000
4496#define DC_GPIO_HPD_EN__HPD56_SPARE1__SHIFT 0x1e
4497#define DC_GPIO_HPD_Y__DC_GPIO_HPD1_Y_MASK 0x1
4498#define DC_GPIO_HPD_Y__DC_GPIO_HPD1_Y__SHIFT 0x0
4499#define DC_GPIO_HPD_Y__DC_GPIO_HPD2_Y_MASK 0x100
4500#define DC_GPIO_HPD_Y__DC_GPIO_HPD2_Y__SHIFT 0x8
4501#define DC_GPIO_HPD_Y__DC_GPIO_HPD3_Y_MASK 0x10000
4502#define DC_GPIO_HPD_Y__DC_GPIO_HPD3_Y__SHIFT 0x10
4503#define DC_GPIO_HPD_Y__DC_GPIO_HPD4_Y_MASK 0x1000000
4504#define DC_GPIO_HPD_Y__DC_GPIO_HPD4_Y__SHIFT 0x18
4505#define DC_GPIO_HPD_Y__DC_GPIO_HPD5_Y_MASK 0x4000000
4506#define DC_GPIO_HPD_Y__DC_GPIO_HPD5_Y__SHIFT 0x1a
4507#define DC_GPIO_HPD_Y__DC_GPIO_HPD6_Y_MASK 0x10000000
4508#define DC_GPIO_HPD_Y__DC_GPIO_HPD6_Y__SHIFT 0x1c
4509#define DC_GPIO_PWRSEQ_MASK__DC_GPIO_BLON_MASK_MASK 0x1
4510#define DC_GPIO_PWRSEQ_MASK__DC_GPIO_BLON_MASK__SHIFT 0x0
4511#define DC_GPIO_PWRSEQ_MASK__DC_GPIO_BLON_PD_DIS_MASK 0x10
4512#define DC_GPIO_PWRSEQ_MASK__DC_GPIO_BLON_PD_DIS__SHIFT 0x4
4513#define DC_GPIO_PWRSEQ_MASK__DC_GPIO_BLON_RECV_MASK 0x40
4514#define DC_GPIO_PWRSEQ_MASK__DC_GPIO_BLON_RECV__SHIFT 0x6
4515#define DC_GPIO_PWRSEQ_MASK__DC_GPIO_BLON_RECV1_MASK 0x80
4516#define DC_GPIO_PWRSEQ_MASK__DC_GPIO_BLON_RECV1__SHIFT 0x7
4517#define DC_GPIO_PWRSEQ_MASK__DC_GPIO_DIGON_MASK_MASK 0x100
4518#define DC_GPIO_PWRSEQ_MASK__DC_GPIO_DIGON_MASK__SHIFT 0x8
4519#define DC_GPIO_PWRSEQ_MASK__DC_GPIO_DIGON_PD_DIS_MASK 0x1000
4520#define DC_GPIO_PWRSEQ_MASK__DC_GPIO_DIGON_PD_DIS__SHIFT 0xc
4521#define DC_GPIO_PWRSEQ_MASK__DC_GPIO_DIGON_RECV_MASK 0x4000
4522#define DC_GPIO_PWRSEQ_MASK__DC_GPIO_DIGON_RECV__SHIFT 0xe
4523#define DC_GPIO_PWRSEQ_MASK__DC_GPIO_DIGON_RECV1_MASK 0x8000
4524#define DC_GPIO_PWRSEQ_MASK__DC_GPIO_DIGON_RECV1__SHIFT 0xf
4525#define DC_GPIO_PWRSEQ_MASK__DC_GPIO_ENA_BL_MASK_MASK 0x10000
4526#define DC_GPIO_PWRSEQ_MASK__DC_GPIO_ENA_BL_MASK__SHIFT 0x10
4527#define DC_GPIO_PWRSEQ_MASK__DC_GPIO_ENA_BL_PD_DIS_MASK 0x100000
4528#define DC_GPIO_PWRSEQ_MASK__DC_GPIO_ENA_BL_PD_DIS__SHIFT 0x14
4529#define DC_GPIO_PWRSEQ_MASK__DC_GPIO_ENA_BL_RECV_MASK 0x400000
4530#define DC_GPIO_PWRSEQ_MASK__DC_GPIO_ENA_BL_RECV__SHIFT 0x16
4531#define DC_GPIO_PWRSEQ_MASK__DC_GPIO_ENA_BL_RECV1_MASK 0x800000
4532#define DC_GPIO_PWRSEQ_MASK__DC_GPIO_ENA_BL_RECV1__SHIFT 0x17
4533#define DC_GPIO_PWRSEQ_MASK__DC_GPIO_VSYNC_IN_MASK_MASK 0x1000000
4534#define DC_GPIO_PWRSEQ_MASK__DC_GPIO_VSYNC_IN_MASK__SHIFT 0x18
4535#define DC_GPIO_PWRSEQ_MASK__DC_GPIO_VSYNC_IN_PD_DIS_MASK 0x2000000
4536#define DC_GPIO_PWRSEQ_MASK__DC_GPIO_VSYNC_IN_PD_DIS__SHIFT 0x19
4537#define DC_GPIO_PWRSEQ_MASK__DC_GPIO_VSYNC_IN_RECV_MASK 0x4000000
4538#define DC_GPIO_PWRSEQ_MASK__DC_GPIO_VSYNC_IN_RECV__SHIFT 0x1a
4539#define DC_GPIO_PWRSEQ_MASK__DC_GPIO_VSYNC_IN_RECV1_MASK 0x8000000
4540#define DC_GPIO_PWRSEQ_MASK__DC_GPIO_VSYNC_IN_RECV1__SHIFT 0x1b
4541#define DC_GPIO_PWRSEQ_MASK__DC_GPIO_HSYNC_IN_MASK_MASK 0x10000000
4542#define DC_GPIO_PWRSEQ_MASK__DC_GPIO_HSYNC_IN_MASK__SHIFT 0x1c
4543#define DC_GPIO_PWRSEQ_MASK__DC_GPIO_HSYNC_IN_PD_DIS_MASK 0x20000000
4544#define DC_GPIO_PWRSEQ_MASK__DC_GPIO_HSYNC_IN_PD_DIS__SHIFT 0x1d
4545#define DC_GPIO_PWRSEQ_MASK__DC_GPIO_HSYNC_IN_RECV_MASK 0x40000000
4546#define DC_GPIO_PWRSEQ_MASK__DC_GPIO_HSYNC_IN_RECV__SHIFT 0x1e
4547#define DC_GPIO_PWRSEQ_MASK__DC_GPIO_HSYNC_IN_RECV1_MASK 0x80000000
4548#define DC_GPIO_PWRSEQ_MASK__DC_GPIO_HSYNC_IN_RECV1__SHIFT 0x1f
4549#define DC_GPIO_PWRSEQ_A__DC_GPIO_BLON_A_MASK 0x1
4550#define DC_GPIO_PWRSEQ_A__DC_GPIO_BLON_A__SHIFT 0x0
4551#define DC_GPIO_PWRSEQ_A__DC_GPIO_DIGON_A_MASK 0x100
4552#define DC_GPIO_PWRSEQ_A__DC_GPIO_DIGON_A__SHIFT 0x8
4553#define DC_GPIO_PWRSEQ_A__DC_GPIO_ENA_BL_A_MASK 0x10000
4554#define DC_GPIO_PWRSEQ_A__DC_GPIO_ENA_BL_A__SHIFT 0x10
4555#define DC_GPIO_PWRSEQ_A__DC_GPIO_VSYNC_IN_A_MASK 0x1000000
4556#define DC_GPIO_PWRSEQ_A__DC_GPIO_VSYNC_IN_A__SHIFT 0x18
4557#define DC_GPIO_PWRSEQ_A__DC_GPIO_HSYNC_IN_A_MASK 0x80000000
4558#define DC_GPIO_PWRSEQ_A__DC_GPIO_HSYNC_IN_A__SHIFT 0x1f
4559#define DC_GPIO_PWRSEQ_EN__DC_GPIO_BLON_EN_MASK 0x1
4560#define DC_GPIO_PWRSEQ_EN__DC_GPIO_BLON_EN__SHIFT 0x0
4561#define DC_GPIO_PWRSEQ_EN__DC_GPIO_VARY_BL_GENERICA_EN_MASK 0x2
4562#define DC_GPIO_PWRSEQ_EN__DC_GPIO_VARY_BL_GENERICA_EN__SHIFT 0x1
4563#define DC_GPIO_PWRSEQ_EN__DC_GPIO_DIGON_EN_MASK 0x100
4564#define DC_GPIO_PWRSEQ_EN__DC_GPIO_DIGON_EN__SHIFT 0x8
4565#define DC_GPIO_PWRSEQ_EN__DC_GPIO_ENA_BL_EN_MASK 0x10000
4566#define DC_GPIO_PWRSEQ_EN__DC_GPIO_ENA_BL_EN__SHIFT 0x10
4567#define DC_GPIO_PWRSEQ_EN__DC_GPIO_VSYNC_IN_EN_MASK 0x1000000
4568#define DC_GPIO_PWRSEQ_EN__DC_GPIO_VSYNC_IN_EN__SHIFT 0x18
4569#define DC_GPIO_PWRSEQ_EN__DC_GPIO_HSYNC_IN_EN_MASK 0x80000000
4570#define DC_GPIO_PWRSEQ_EN__DC_GPIO_HSYNC_IN_EN__SHIFT 0x1f
4571#define DC_GPIO_PWRSEQ_Y__DC_GPIO_BLON_Y_MASK 0x1
4572#define DC_GPIO_PWRSEQ_Y__DC_GPIO_BLON_Y__SHIFT 0x0
4573#define DC_GPIO_PWRSEQ_Y__DC_GPIO_DIGON_Y_MASK 0x100
4574#define DC_GPIO_PWRSEQ_Y__DC_GPIO_DIGON_Y__SHIFT 0x8
4575#define DC_GPIO_PWRSEQ_Y__DC_GPIO_ENA_BL_Y_MASK 0x10000
4576#define DC_GPIO_PWRSEQ_Y__DC_GPIO_ENA_BL_Y__SHIFT 0x10
4577#define DC_GPIO_PWRSEQ_Y__DC_GPIO_VSYNC_IN_MASK 0x1000000
4578#define DC_GPIO_PWRSEQ_Y__DC_GPIO_VSYNC_IN__SHIFT 0x18
4579#define DC_GPIO_PWRSEQ_Y__DC_GPIO_HSYNC_IN_MASK 0x80000000
4580#define DC_GPIO_PWRSEQ_Y__DC_GPIO_HSYNC_IN__SHIFT 0x1f
4581#define DC_GPIO_PAD_STRENGTH_1__GENLK_STRENGTH_SN_MASK 0xf
4582#define DC_GPIO_PAD_STRENGTH_1__GENLK_STRENGTH_SN__SHIFT 0x0
4583#define DC_GPIO_PAD_STRENGTH_1__GENLK_STRENGTH_SP_MASK 0xf0
4584#define DC_GPIO_PAD_STRENGTH_1__GENLK_STRENGTH_SP__SHIFT 0x4
4585#define DC_GPIO_PAD_STRENGTH_1__RX_HPD_STRENGTH_SN_MASK 0xf00
4586#define DC_GPIO_PAD_STRENGTH_1__RX_HPD_STRENGTH_SN__SHIFT 0x8
4587#define DC_GPIO_PAD_STRENGTH_1__RX_HPD_STRENGTH_SP_MASK 0xf000
4588#define DC_GPIO_PAD_STRENGTH_1__RX_HPD_STRENGTH_SP__SHIFT 0xc
4589#define DC_GPIO_PAD_STRENGTH_1__TX_HPD_STRENGTH_SN_MASK 0xf0000
4590#define DC_GPIO_PAD_STRENGTH_1__TX_HPD_STRENGTH_SN__SHIFT 0x10
4591#define DC_GPIO_PAD_STRENGTH_1__TX_HPD_STRENGTH_SP_MASK 0xf00000
4592#define DC_GPIO_PAD_STRENGTH_1__TX_HPD_STRENGTH_SP__SHIFT 0x14
4593#define DC_GPIO_PAD_STRENGTH_1__SYNC_STRENGTH_SN_MASK 0xf000000
4594#define DC_GPIO_PAD_STRENGTH_1__SYNC_STRENGTH_SN__SHIFT 0x18
4595#define DC_GPIO_PAD_STRENGTH_1__SYNC_STRENGTH_SP_MASK 0xf0000000
4596#define DC_GPIO_PAD_STRENGTH_1__SYNC_STRENGTH_SP__SHIFT 0x1c
4597#define DC_GPIO_PAD_STRENGTH_2__STRENGTH_SN_MASK 0xf
4598#define DC_GPIO_PAD_STRENGTH_2__STRENGTH_SN__SHIFT 0x0
4599#define DC_GPIO_PAD_STRENGTH_2__STRENGTH_SP_MASK 0xf0
4600#define DC_GPIO_PAD_STRENGTH_2__STRENGTH_SP__SHIFT 0x4
4601#define DC_GPIO_PAD_STRENGTH_2__EXT_RESET_DRVSTRENGTH_MASK 0x700
4602#define DC_GPIO_PAD_STRENGTH_2__EXT_RESET_DRVSTRENGTH__SHIFT 0x8
4603#define DC_GPIO_PAD_STRENGTH_2__REF_27_DRVSTRENGTH_MASK 0x7000
4604#define DC_GPIO_PAD_STRENGTH_2__REF_27_DRVSTRENGTH__SHIFT 0xc
4605#define DC_GPIO_PAD_STRENGTH_2__PWRSEQ_STRENGTH_SN_MASK 0xf0000
4606#define DC_GPIO_PAD_STRENGTH_2__PWRSEQ_STRENGTH_SN__SHIFT 0x10
4607#define DC_GPIO_PAD_STRENGTH_2__PWRSEQ_STRENGTH_SP_MASK 0xf00000
4608#define DC_GPIO_PAD_STRENGTH_2__PWRSEQ_STRENGTH_SP__SHIFT 0x14
4609#define DC_GPIO_PAD_STRENGTH_2__REF_27_SRC_SEL_MASK 0xc0000000
4610#define DC_GPIO_PAD_STRENGTH_2__REF_27_SRC_SEL__SHIFT 0x1e
4611#define PHY_AUX_CNTL__AUXSLAVE_PAD_SLEWN_MASK 0x1
4612#define PHY_AUX_CNTL__AUXSLAVE_PAD_SLEWN__SHIFT 0x0
4613#define PHY_AUX_CNTL__AUXSLAVE_PAD_WAKE_MASK 0x2
4614#define PHY_AUX_CNTL__AUXSLAVE_PAD_WAKE__SHIFT 0x1
4615#define PHY_AUX_CNTL__AUXSLAVE_PAD_RXSEL_MASK 0x4
4616#define PHY_AUX_CNTL__AUXSLAVE_PAD_RXSEL__SHIFT 0x2
4617#define PHY_AUX_CNTL__AUXSLAVE_PAD_MODE_MASK 0x8
4618#define PHY_AUX_CNTL__AUXSLAVE_PAD_MODE__SHIFT 0x3
4619#define PHY_AUX_CNTL__DDCSLAVE_DATA_PD_EN_MASK 0x10
4620#define PHY_AUX_CNTL__DDCSLAVE_DATA_PD_EN__SHIFT 0x4
4621#define PHY_AUX_CNTL__DDCSLAVE_DATA_EN_MASK 0x20
4622#define PHY_AUX_CNTL__DDCSLAVE_DATA_EN__SHIFT 0x5
4623#define PHY_AUX_CNTL__DDCSLAVE_CLK_PD_EN_MASK 0x40
4624#define PHY_AUX_CNTL__DDCSLAVE_CLK_PD_EN__SHIFT 0x6
4625#define PHY_AUX_CNTL__DDCSLAVE_CLK_EN_MASK 0x80
4626#define PHY_AUX_CNTL__DDCSLAVE_CLK_EN__SHIFT 0x7
4627#define PHY_AUX_CNTL__AUX_PAD_SLEWN_MASK 0x1000
4628#define PHY_AUX_CNTL__AUX_PAD_SLEWN__SHIFT 0xc
4629#define PHY_AUX_CNTL__AUXSLAVE_CLK_PD_EN_MASK 0x2000
4630#define PHY_AUX_CNTL__AUXSLAVE_CLK_PD_EN__SHIFT 0xd
4631#define PHY_AUX_CNTL__AUX_PAD_WAKE_MASK 0x4000
4632#define PHY_AUX_CNTL__AUX_PAD_WAKE__SHIFT 0xe
4633#define PHY_AUX_CNTL__AUX_PAD_RXSEL_MASK 0x30000
4634#define PHY_AUX_CNTL__AUX_PAD_RXSEL__SHIFT 0x10
4635#define PHY_AUX_CNTL__AUX_PAD_RESBIASEN_MASK 0x40000
4636#define PHY_AUX_CNTL__AUX_PAD_RESBIASEN__SHIFT 0x12
4637#define PHY_AUX_CNTL__AUX_PAD_COMPSEL_MASK 0x80000
4638#define PHY_AUX_CNTL__AUX_PAD_COMPSEL__SHIFT 0x13
4639#define DC_GPIO_I2CPAD_A__DC_GPIO_SCL_A_MASK 0x1
4640#define DC_GPIO_I2CPAD_A__DC_GPIO_SCL_A__SHIFT 0x0
4641#define DC_GPIO_I2CPAD_A__DC_GPIO_SDA_A_MASK 0x2
4642#define DC_GPIO_I2CPAD_A__DC_GPIO_SDA_A__SHIFT 0x1
4643#define DC_GPIO_I2CPAD_EN__DC_GPIO_SCL_EN_MASK 0x1
4644#define DC_GPIO_I2CPAD_EN__DC_GPIO_SCL_EN__SHIFT 0x0
4645#define DC_GPIO_I2CPAD_EN__DC_GPIO_SDA_EN_MASK 0x2
4646#define DC_GPIO_I2CPAD_EN__DC_GPIO_SDA_EN__SHIFT 0x1
4647#define DC_GPIO_I2CPAD_EN__DC_GPIO_I2C_PAD_DATA_PD_EN_MASK 0x4
4648#define DC_GPIO_I2CPAD_EN__DC_GPIO_I2C_PAD_DATA_PD_EN__SHIFT 0x2
4649#define DC_GPIO_I2CPAD_EN__DC_GPIO_I2C_PAD_RXSEL_MASK 0x30000
4650#define DC_GPIO_I2CPAD_EN__DC_GPIO_I2C_PAD_RXSEL__SHIFT 0x10
4651#define DC_GPIO_I2CPAD_EN__DC_GPIO_I2C_PAD_SPARE_MASK 0xc0000
4652#define DC_GPIO_I2CPAD_EN__DC_GPIO_I2C_PAD_SPARE__SHIFT 0x12
4653#define DC_GPIO_I2CPAD_EN__DC_GPIO_I2C_PAD_BIASCRTEN_MASK 0x100000
4654#define DC_GPIO_I2CPAD_EN__DC_GPIO_I2C_PAD_BIASCRTEN__SHIFT 0x14
4655#define DC_GPIO_I2CPAD_EN__DC_GPIO_I2C_PAD_CSEL0P9_MASK 0x200000
4656#define DC_GPIO_I2CPAD_EN__DC_GPIO_I2C_PAD_CSEL0P9__SHIFT 0x15
4657#define DC_GPIO_I2CPAD_EN__DC_GPIO_I2C_PAD_CSEL1P1_MASK 0x400000
4658#define DC_GPIO_I2CPAD_EN__DC_GPIO_I2C_PAD_CSEL1P1__SHIFT 0x16
4659#define DC_GPIO_I2CPAD_EN__DC_GPIO_I2C_PAD_COMPSEL_MASK 0x800000
4660#define DC_GPIO_I2CPAD_EN__DC_GPIO_I2C_PAD_COMPSEL__SHIFT 0x17
4661#define DC_GPIO_I2CPAD_EN__DC_GPIO_I2C_PAD_RSEL0P9_MASK 0x1000000
4662#define DC_GPIO_I2CPAD_EN__DC_GPIO_I2C_PAD_RSEL0P9__SHIFT 0x18
4663#define DC_GPIO_I2CPAD_EN__DC_GPIO_I2C_PAD_RSEL1P1_MASK 0x2000000
4664#define DC_GPIO_I2CPAD_EN__DC_GPIO_I2C_PAD_RSEL1P1__SHIFT 0x19
4665#define DC_GPIO_I2CPAD_EN__DC_GPIO_I2C_PAD_SPIKERCEN_MASK 0x4000000
4666#define DC_GPIO_I2CPAD_EN__DC_GPIO_I2C_PAD_SPIKERCEN__SHIFT 0x1a
4667#define DC_GPIO_I2CPAD_EN__DC_GPIO_I2C_PAD_SPIKERCSEL_MASK 0x8000000
4668#define DC_GPIO_I2CPAD_EN__DC_GPIO_I2C_PAD_SPIKERCSEL__SHIFT 0x1b
4669#define DC_GPIO_I2CPAD_EN__DC_GPIO_I2C_PAD_FALLSLEWSEL_MASK 0x30000000
4670#define DC_GPIO_I2CPAD_EN__DC_GPIO_I2C_PAD_FALLSLEWSEL__SHIFT 0x1c
4671#define DC_GPIO_I2CPAD_EN__DC_GPIO_I2C_PAD_RESBIASEN_MASK 0x40000000
4672#define DC_GPIO_I2CPAD_EN__DC_GPIO_I2C_PAD_RESBIASEN__SHIFT 0x1e
4673#define DC_GPIO_I2CPAD_EN__DC_GPIO_I2C_PAD_SLEWN_MASK 0x80000000
4674#define DC_GPIO_I2CPAD_EN__DC_GPIO_I2C_PAD_SLEWN__SHIFT 0x1f
4675#define DC_GPIO_I2CPAD_Y__DC_GPIO_SCL_Y_MASK 0x1
4676#define DC_GPIO_I2CPAD_Y__DC_GPIO_SCL_Y__SHIFT 0x0
4677#define DC_GPIO_I2CPAD_Y__DC_GPIO_SDA_Y_MASK 0x2
4678#define DC_GPIO_I2CPAD_Y__DC_GPIO_SDA_Y__SHIFT 0x1
4679#define DC_GPIO_I2CPAD_STRENGTH__I2C_STRENGTH_SN_MASK 0xf
4680#define DC_GPIO_I2CPAD_STRENGTH__I2C_STRENGTH_SN__SHIFT 0x0
4681#define DC_GPIO_I2CPAD_STRENGTH__I2C_STRENGTH_SP_MASK 0xf0
4682#define DC_GPIO_I2CPAD_STRENGTH__I2C_STRENGTH_SP__SHIFT 0x4
4683#define DVO_VREF_CONTROL__DVO_VREFPON_MASK 0x1
4684#define DVO_VREF_CONTROL__DVO_VREFPON__SHIFT 0x0
4685#define DVO_VREF_CONTROL__DVO_VREFSEL_MASK 0x2
4686#define DVO_VREF_CONTROL__DVO_VREFSEL__SHIFT 0x1
4687#define DVO_VREF_CONTROL__DVO_VREFCAL_MASK 0xf0
4688#define DVO_VREF_CONTROL__DVO_VREFCAL__SHIFT 0x4
4689#define DVO_SKEW_ADJUST__DVO_SKEW_ADJUST_MASK 0xffffffff
4690#define DVO_SKEW_ADJUST__DVO_SKEW_ADJUST__SHIFT 0x0
4691#define DC_GPIO_RECEIVER_EN0__VIPPAD_SCL_RECEN_MASK 0x1
4692#define DC_GPIO_RECEIVER_EN0__VIPPAD_SCL_RECEN__SHIFT 0x0
4693#define DC_GPIO_RECEIVER_EN0__VIPPAD_SDA_RECEN_MASK 0x2
4694#define DC_GPIO_RECEIVER_EN0__VIPPAD_SDA_RECEN__SHIFT 0x1
4695#define DC_GPIO_RECEIVER_EN0__DC_GPIO_RX_HPD_RECEN_MASK 0x10000
4696#define DC_GPIO_RECEIVER_EN0__DC_GPIO_RX_HPD_RECEN__SHIFT 0x10
4697#define DC_GPIO_RECEIVER_EN0__DC_GPIO_HPD1_RECEN_MASK 0x20000
4698#define DC_GPIO_RECEIVER_EN0__DC_GPIO_HPD1_RECEN__SHIFT 0x11
4699#define DC_GPIO_RECEIVER_EN0__DC_GPIO_GENLK_VSYNC_RECEN_MASK 0x40000
4700#define DC_GPIO_RECEIVER_EN0__DC_GPIO_GENLK_VSYNC_RECEN__SHIFT 0x12
4701#define DC_GPIO_RECEIVER_EN0__DC_GPIO_GENLK_CLK_RECEN_MASK 0x80000
4702#define DC_GPIO_RECEIVER_EN0__DC_GPIO_GENLK_CLK_RECEN__SHIFT 0x13
4703#define DC_GPIO_RECEIVER_EN0__DC_GPIO_VSYNCA_RECEN_MASK 0x100000
4704#define DC_GPIO_RECEIVER_EN0__DC_GPIO_VSYNCA_RECEN__SHIFT 0x14
4705#define DC_GPIO_RECEIVER_EN0__DC_GPIO_HSYNCA_RECEN_MASK 0x200000
4706#define DC_GPIO_RECEIVER_EN0__DC_GPIO_HSYNCA_RECEN__SHIFT 0x15
4707#define DC_GPIO_RECEIVER_EN0__DC_GPIO_GENERICG_RECEN_MASK 0x400000
4708#define DC_GPIO_RECEIVER_EN0__DC_GPIO_GENERICG_RECEN__SHIFT 0x16
4709#define DC_GPIO_RECEIVER_EN0__DC_GPIO_GENERICF_RECEN_MASK 0x800000
4710#define DC_GPIO_RECEIVER_EN0__DC_GPIO_GENERICF_RECEN__SHIFT 0x17
4711#define DC_GPIO_RECEIVER_EN0__DC_GPIO_GENERICE_RECEN_MASK 0x1000000
4712#define DC_GPIO_RECEIVER_EN0__DC_GPIO_GENERICE_RECEN__SHIFT 0x18
4713#define DC_GPIO_RECEIVER_EN0__DC_GPIO_GENERICD_RECEN_MASK 0x2000000
4714#define DC_GPIO_RECEIVER_EN0__DC_GPIO_GENERICD_RECEN__SHIFT 0x19
4715#define DC_GPIO_RECEIVER_EN0__DC_GPIO_GENERICC_RECEN_MASK 0x4000000
4716#define DC_GPIO_RECEIVER_EN0__DC_GPIO_GENERICC_RECEN__SHIFT 0x1a
4717#define DC_GPIO_RECEIVER_EN0__DC_GPIO_GENERICB_RECEN_MASK 0x8000000
4718#define DC_GPIO_RECEIVER_EN0__DC_GPIO_GENERICB_RECEN__SHIFT 0x1b
4719#define DC_GPIO_RECEIVER_EN0__DC_GPIO_GENERICA_RECEN_MASK 0x10000000
4720#define DC_GPIO_RECEIVER_EN0__DC_GPIO_GENERICA_RECEN__SHIFT 0x1c
4721#define DC_GPIO_RECEIVER_EN0__DC_GPIO_BLON_RECEN_MASK 0x20000000
4722#define DC_GPIO_RECEIVER_EN0__DC_GPIO_BLON_RECEN__SHIFT 0x1d
4723#define DC_GPIO_RECEIVER_EN0__DC_GPIO_DIGON_RECEN_MASK 0x40000000
4724#define DC_GPIO_RECEIVER_EN0__DC_GPIO_DIGON_RECEN__SHIFT 0x1e
4725#define DC_GPIO_RECEIVER_EN0__DC_GPIO_DDC2DATA_RECEN_MASK 0x80000000
4726#define DC_GPIO_RECEIVER_EN0__DC_GPIO_DDC2DATA_RECEN__SHIFT 0x1f
4727#define DC_GPIO_RECEIVER_EN1__DC_GPIO_DDC2CLK_RECEN_MASK 0x1
4728#define DC_GPIO_RECEIVER_EN1__DC_GPIO_DDC2CLK_RECEN__SHIFT 0x0
4729#define DC_GPIO_RECEIVER_EN1__DC_GPIO_DDC1DATA_RECEN_MASK 0x2
4730#define DC_GPIO_RECEIVER_EN1__DC_GPIO_DDC1DATA_RECEN__SHIFT 0x1
4731#define DC_GPIO_RECEIVER_EN1__DC_GPIO_DDC1CLK_RECEN_MASK 0x4
4732#define DC_GPIO_RECEIVER_EN1__DC_GPIO_DDC1CLK_RECEN__SHIFT 0x2
4733#define DC_GPIO_RECEIVER_EN1__DC_GPIO_DDC3DATA_RECEN_MASK 0x8
4734#define DC_GPIO_RECEIVER_EN1__DC_GPIO_DDC3DATA_RECEN__SHIFT 0x3
4735#define DC_GPIO_RECEIVER_EN1__DC_GPIO_DDC3CLK_RECEN_MASK 0x10
4736#define DC_GPIO_RECEIVER_EN1__DC_GPIO_DDC3CLK_RECEN__SHIFT 0x4
4737#define DC_GPIO_RECEIVER_EN1__DC_GPIO_DDC4DATA_RECEN_MASK 0x20
4738#define DC_GPIO_RECEIVER_EN1__DC_GPIO_DDC4DATA_RECEN__SHIFT 0x5
4739#define DC_GPIO_RECEIVER_EN1__DC_GPIO_DDC4CLK_RECEN_MASK 0x40
4740#define DC_GPIO_RECEIVER_EN1__DC_GPIO_DDC4CLK_RECEN__SHIFT 0x6
4741#define DC_GPIO_RECEIVER_EN1__DC_GPIO_DDC5DATA_RECEN_MASK 0x80
4742#define DC_GPIO_RECEIVER_EN1__DC_GPIO_DDC5DATA_RECEN__SHIFT 0x7
4743#define DC_GPIO_RECEIVER_EN1__DC_GPIO_DDC5CLK_RECEN_MASK 0x100
4744#define DC_GPIO_RECEIVER_EN1__DC_GPIO_DDC5CLK_RECEN__SHIFT 0x8
4745#define DC_GPIO_RECEIVER_EN1__DC_GPIO_DDC6DATA_RECEN_MASK 0x200
4746#define DC_GPIO_RECEIVER_EN1__DC_GPIO_DDC6DATA_RECEN__SHIFT 0x9
4747#define DC_GPIO_RECEIVER_EN1__DC_GPIO_DDC6CLK_RECEN_MASK 0x400
4748#define DC_GPIO_RECEIVER_EN1__DC_GPIO_DDC6CLK_RECEN__SHIFT 0xa
4749#define DC_GPIO_RECEIVER_EN1__DC_GPIO_HPD2_RECEN_MASK 0x800
4750#define DC_GPIO_RECEIVER_EN1__DC_GPIO_HPD2_RECEN__SHIFT 0xb
4751#define DC_GPIO_RECEIVER_EN1__DC_GPIO_HPD3_RECEN_MASK 0x1000
4752#define DC_GPIO_RECEIVER_EN1__DC_GPIO_HPD3_RECEN__SHIFT 0xc
4753#define DC_GPIO_RECEIVER_EN1__DC_GPIO_HPD4_RECEN_MASK 0x2000
4754#define DC_GPIO_RECEIVER_EN1__DC_GPIO_HPD4_RECEN__SHIFT 0xd
4755#define DC_GPIO_RECEIVER_EN1__DC_GPIO_HPD5_RECEN_MASK 0x4000
4756#define DC_GPIO_RECEIVER_EN1__DC_GPIO_HPD5_RECEN__SHIFT 0xe
4757#define DC_GPIO_RECEIVER_EN1__DC_GPIO_HPD6_RECEN_MASK 0x8000
4758#define DC_GPIO_RECEIVER_EN1__DC_GPIO_HPD6_RECEN__SHIFT 0xf
4759#define DC_GPIO_RECEIVER_EN1__DC_GPIO_ENA_BL_RECEN_MASK 0x10000
4760#define DC_GPIO_RECEIVER_EN1__DC_GPIO_ENA_BL_RECEN__SHIFT 0x10
4761#define DC_GPIO_RECEIVER_EN1__DC_GPIO_SWAPLOCK_A_RECEN_MASK 0x20000
4762#define DC_GPIO_RECEIVER_EN1__DC_GPIO_SWAPLOCK_A_RECEN__SHIFT 0x11
4763#define DC_GPIO_RECEIVER_EN1__DC_GPIO_SWAPLOCK_B_RECEN_MASK 0x40000
4764#define DC_GPIO_RECEIVER_EN1__DC_GPIO_SWAPLOCK_B_RECEN__SHIFT 0x12
4765#define DC_GPIO_I2S_SPDIF_MASK__DC_GPIO_I2SDATA0_MASK_MASK 0xf
4766#define DC_GPIO_I2S_SPDIF_MASK__DC_GPIO_I2SDATA0_MASK__SHIFT 0x0
4767#define DC_GPIO_I2S_SPDIF_MASK__DC_GPIO_MCLK0_MASK_MASK 0x10
4768#define DC_GPIO_I2S_SPDIF_MASK__DC_GPIO_MCLK0_MASK__SHIFT 0x4
4769#define DC_GPIO_I2S_SPDIF_MASK__DC_GPIO_BCLK0_MASK_MASK 0x20
4770#define DC_GPIO_I2S_SPDIF_MASK__DC_GPIO_BCLK0_MASK__SHIFT 0x5
4771#define DC_GPIO_I2S_SPDIF_MASK__DC_GPIO_LRCK0_MASK_MASK 0x40
4772#define DC_GPIO_I2S_SPDIF_MASK__DC_GPIO_LRCK0_MASK__SHIFT 0x6
4773#define DC_GPIO_I2S_SPDIF_MASK__DC_GPIO_SPDIF0_MASK_MASK 0x80
4774#define DC_GPIO_I2S_SPDIF_MASK__DC_GPIO_SPDIF0_MASK__SHIFT 0x7
4775#define DC_GPIO_I2S_SPDIF_MASK__DC_GPIO_I2SDATA1_MASK_MASK 0x100
4776#define DC_GPIO_I2S_SPDIF_MASK__DC_GPIO_I2SDATA1_MASK__SHIFT 0x8
4777#define DC_GPIO_I2S_SPDIF_MASK__DC_GPIO_MCLK1_MASK_MASK 0x200
4778#define DC_GPIO_I2S_SPDIF_MASK__DC_GPIO_MCLK1_MASK__SHIFT 0x9
4779#define DC_GPIO_I2S_SPDIF_MASK__DC_GPIO_BCLK1_MASK_MASK 0x400
4780#define DC_GPIO_I2S_SPDIF_MASK__DC_GPIO_BCLK1_MASK__SHIFT 0xa
4781#define DC_GPIO_I2S_SPDIF_MASK__DC_GPIO_LRCK1_MASK_MASK 0x800
4782#define DC_GPIO_I2S_SPDIF_MASK__DC_GPIO_LRCK1_MASK__SHIFT 0xb
4783#define DC_GPIO_I2S_SPDIF_MASK__DC_GPIO_SPDIF1_MASK_MASK 0x1000
4784#define DC_GPIO_I2S_SPDIF_MASK__DC_GPIO_SPDIF1_MASK__SHIFT 0xc
4785#define DC_GPIO_I2S_SPDIF_A__DC_GPIO_I2SDATA0_A_MASK 0xf
4786#define DC_GPIO_I2S_SPDIF_A__DC_GPIO_I2SDATA0_A__SHIFT 0x0
4787#define DC_GPIO_I2S_SPDIF_A__DC_GPIO_MCLK0_A_MASK 0x10
4788#define DC_GPIO_I2S_SPDIF_A__DC_GPIO_MCLK0_A__SHIFT 0x4
4789#define DC_GPIO_I2S_SPDIF_A__DC_GPIO_BCLK0_A_MASK 0x20
4790#define DC_GPIO_I2S_SPDIF_A__DC_GPIO_BCLK0_A__SHIFT 0x5
4791#define DC_GPIO_I2S_SPDIF_A__DC_GPIO_LRCK0_A_MASK 0x40
4792#define DC_GPIO_I2S_SPDIF_A__DC_GPIO_LRCK0_A__SHIFT 0x6
4793#define DC_GPIO_I2S_SPDIF_A__DC_GPIO_SPDIF0_A_MASK 0x80
4794#define DC_GPIO_I2S_SPDIF_A__DC_GPIO_SPDIF0_A__SHIFT 0x7
4795#define DC_GPIO_I2S_SPDIF_A__DC_GPIO_I2SDATA1_A_MASK 0x100
4796#define DC_GPIO_I2S_SPDIF_A__DC_GPIO_I2SDATA1_A__SHIFT 0x8
4797#define DC_GPIO_I2S_SPDIF_A__DC_GPIO_MCLK1_A_MASK 0x200
4798#define DC_GPIO_I2S_SPDIF_A__DC_GPIO_MCLK1_A__SHIFT 0x9
4799#define DC_GPIO_I2S_SPDIF_A__DC_GPIO_BCLK1_A_MASK 0x400
4800#define DC_GPIO_I2S_SPDIF_A__DC_GPIO_BCLK1_A__SHIFT 0xa
4801#define DC_GPIO_I2S_SPDIF_A__DC_GPIO_LRCK1_A_MASK 0x800
4802#define DC_GPIO_I2S_SPDIF_A__DC_GPIO_LRCK1_A__SHIFT 0xb
4803#define DC_GPIO_I2S_SPDIF_A__DC_GPIO_SPDIF1_A_MASK 0x1000
4804#define DC_GPIO_I2S_SPDIF_A__DC_GPIO_SPDIF1_A__SHIFT 0xc
4805#define DC_GPIO_I2S_SPDIF_EN__DC_GPIO_I2SDATA0_EN_MASK 0xf
4806#define DC_GPIO_I2S_SPDIF_EN__DC_GPIO_I2SDATA0_EN__SHIFT 0x0
4807#define DC_GPIO_I2S_SPDIF_EN__DC_GPIO_MCLK0_EN_MASK 0x10
4808#define DC_GPIO_I2S_SPDIF_EN__DC_GPIO_MCLK0_EN__SHIFT 0x4
4809#define DC_GPIO_I2S_SPDIF_EN__DC_GPIO_BCLK0_EN_MASK 0x20
4810#define DC_GPIO_I2S_SPDIF_EN__DC_GPIO_BCLK0_EN__SHIFT 0x5
4811#define DC_GPIO_I2S_SPDIF_EN__DC_GPIO_LRCK0_EN_MASK 0x40
4812#define DC_GPIO_I2S_SPDIF_EN__DC_GPIO_LRCK0_EN__SHIFT 0x6
4813#define DC_GPIO_I2S_SPDIF_EN__DC_GPIO_SPDIF0_EN_MASK 0x80
4814#define DC_GPIO_I2S_SPDIF_EN__DC_GPIO_SPDIF0_EN__SHIFT 0x7
4815#define DC_GPIO_I2S_SPDIF_EN__DC_GPIO_I2SDATA1_EN_MASK 0x100
4816#define DC_GPIO_I2S_SPDIF_EN__DC_GPIO_I2SDATA1_EN__SHIFT 0x8
4817#define DC_GPIO_I2S_SPDIF_EN__DC_GPIO_MCLK1_EN_MASK 0x200
4818#define DC_GPIO_I2S_SPDIF_EN__DC_GPIO_MCLK1_EN__SHIFT 0x9
4819#define DC_GPIO_I2S_SPDIF_EN__DC_GPIO_BCLK1_EN_MASK 0x400
4820#define DC_GPIO_I2S_SPDIF_EN__DC_GPIO_BCLK1_EN__SHIFT 0xa
4821#define DC_GPIO_I2S_SPDIF_EN__DC_GPIO_LRCK1_EN_MASK 0x800
4822#define DC_GPIO_I2S_SPDIF_EN__DC_GPIO_LRCK1_EN__SHIFT 0xb
4823#define DC_GPIO_I2S_SPDIF_EN__DC_GPIO_SPDIF1_EN_MASK 0x1000
4824#define DC_GPIO_I2S_SPDIF_EN__DC_GPIO_SPDIF1_EN__SHIFT 0xc
4825#define DC_GPIO_I2S_SPDIF_EN__SPDIF1_APORT_MASK 0x2000
4826#define DC_GPIO_I2S_SPDIF_EN__SPDIF1_APORT__SHIFT 0xd
4827#define DC_GPIO_I2S_SPDIF_EN__SPDIF1_PU_MASK 0x4000
4828#define DC_GPIO_I2S_SPDIF_EN__SPDIF1_PU__SHIFT 0xe
4829#define DC_GPIO_I2S_SPDIF_EN__SPDIF1_RXSEL_MASK 0x8000
4830#define DC_GPIO_I2S_SPDIF_EN__SPDIF1_RXSEL__SHIFT 0xf
4831#define DC_GPIO_I2S_SPDIF_EN__SPDIF1_SCHMEN_MASK 0x10000
4832#define DC_GPIO_I2S_SPDIF_EN__SPDIF1_SCHMEN__SHIFT 0x10
4833#define DC_GPIO_I2S_SPDIF_EN__SPDIF1_SMODE_EN_MASK 0x20000
4834#define DC_GPIO_I2S_SPDIF_EN__SPDIF1_SMODE_EN__SHIFT 0x11
4835#define DC_GPIO_I2S_SPDIF_EN__SPDIF1_IMODE_MASK 0x40000
4836#define DC_GPIO_I2S_SPDIF_EN__SPDIF1_IMODE__SHIFT 0x12
4837#define DC_GPIO_I2S_SPDIF_Y__DC_GPIO_I2SDATA0_Y_MASK 0xf
4838#define DC_GPIO_I2S_SPDIF_Y__DC_GPIO_I2SDATA0_Y__SHIFT 0x0
4839#define DC_GPIO_I2S_SPDIF_Y__DC_GPIO_MCLK0_Y_MASK 0x10
4840#define DC_GPIO_I2S_SPDIF_Y__DC_GPIO_MCLK0_Y__SHIFT 0x4
4841#define DC_GPIO_I2S_SPDIF_Y__DC_GPIO_BCLK0_Y_MASK 0x20
4842#define DC_GPIO_I2S_SPDIF_Y__DC_GPIO_BCLK0_Y__SHIFT 0x5
4843#define DC_GPIO_I2S_SPDIF_Y__DC_GPIO_LRCK0_Y_MASK 0x40
4844#define DC_GPIO_I2S_SPDIF_Y__DC_GPIO_LRCK0_Y__SHIFT 0x6
4845#define DC_GPIO_I2S_SPDIF_Y__DC_GPIO_SPDIF0_Y_MASK 0x80
4846#define DC_GPIO_I2S_SPDIF_Y__DC_GPIO_SPDIF0_Y__SHIFT 0x7
4847#define DC_GPIO_I2S_SPDIF_Y__DC_GPIO_I2SDATA1_Y_MASK 0x100
4848#define DC_GPIO_I2S_SPDIF_Y__DC_GPIO_I2SDATA1_Y__SHIFT 0x8
4849#define DC_GPIO_I2S_SPDIF_Y__DC_GPIO_MCLK1_Y_MASK 0x200
4850#define DC_GPIO_I2S_SPDIF_Y__DC_GPIO_MCLK1_Y__SHIFT 0x9
4851#define DC_GPIO_I2S_SPDIF_Y__DC_GPIO_BCLK1_Y_MASK 0x400
4852#define DC_GPIO_I2S_SPDIF_Y__DC_GPIO_BCLK1_Y__SHIFT 0xa
4853#define DC_GPIO_I2S_SPDIF_Y__DC_GPIO_LRCK1_Y_MASK 0x800
4854#define DC_GPIO_I2S_SPDIF_Y__DC_GPIO_LRCK1_Y__SHIFT 0xb
4855#define DC_GPIO_I2S_SPDIF_Y__DC_GPIO_SPDIF1_Y_MASK 0x1000
4856#define DC_GPIO_I2S_SPDIF_Y__DC_GPIO_SPDIF1_Y__SHIFT 0xc
4857#define DC_GPIO_I2S_SPDIF_STRENGTH__I2S0_DRVSTRENGTH_MASK 0x7
4858#define DC_GPIO_I2S_SPDIF_STRENGTH__I2S0_DRVSTRENGTH__SHIFT 0x0
4859#define DC_GPIO_I2S_SPDIF_STRENGTH__SPDIF0_DRVSTRENGTH_SN_MASK 0x700
4860#define DC_GPIO_I2S_SPDIF_STRENGTH__SPDIF0_DRVSTRENGTH_SN__SHIFT 0x8
4861#define DC_GPIO_I2S_SPDIF_STRENGTH__SPDIF0_DRVSTRENGTH_SP_MASK 0x3800
4862#define DC_GPIO_I2S_SPDIF_STRENGTH__SPDIF0_DRVSTRENGTH_SP__SHIFT 0xb
4863#define DC_GPIO_I2S_SPDIF_STRENGTH__I2S1_DRVSTRENGTH_MASK 0x70000
4864#define DC_GPIO_I2S_SPDIF_STRENGTH__I2S1_DRVSTRENGTH__SHIFT 0x10
4865#define DC_GPIO_I2S_SPDIF_STRENGTH__SPDIF1_DRVSTRENGTH_SN_MASK 0x7000000
4866#define DC_GPIO_I2S_SPDIF_STRENGTH__SPDIF1_DRVSTRENGTH_SN__SHIFT 0x18
4867#define DC_GPIO_I2S_SPDIF_STRENGTH__SPDIF1_DRVSTRENGTH_SP_MASK 0x38000000
4868#define DC_GPIO_I2S_SPDIF_STRENGTH__SPDIF1_DRVSTRENGTH_SP__SHIFT 0x1b
4869#define DC_GPIO_TX12_EN__DC_GPIO_BLON_TX12_EN_MASK 0x1
4870#define DC_GPIO_TX12_EN__DC_GPIO_BLON_TX12_EN__SHIFT 0x0
4871#define DC_GPIO_TX12_EN__DC_GPIO_DIGON_TX12_EN_MASK 0x2
4872#define DC_GPIO_TX12_EN__DC_GPIO_DIGON_TX12_EN__SHIFT 0x1
4873#define DC_GPIO_TX12_EN__DC_GPIO_ENA_BL_TX12_EN_MASK 0x4
4874#define DC_GPIO_TX12_EN__DC_GPIO_ENA_BL_TX12_EN__SHIFT 0x2
4875#define DC_GPIO_TX12_EN__DC_GPIO_GENERICA_TX12_EN_MASK 0x8
4876#define DC_GPIO_TX12_EN__DC_GPIO_GENERICA_TX12_EN__SHIFT 0x3
4877#define DC_GPIO_TX12_EN__DC_GPIO_GENERICB_TX12_EN_MASK 0x10
4878#define DC_GPIO_TX12_EN__DC_GPIO_GENERICB_TX12_EN__SHIFT 0x4
4879#define DC_GPIO_TX12_EN__DC_GPIO_GENERICC_TX12_EN_MASK 0x20
4880#define DC_GPIO_TX12_EN__DC_GPIO_GENERICC_TX12_EN__SHIFT 0x5
4881#define DC_GPIO_TX12_EN__DC_GPIO_GENERICD_TX12_EN_MASK 0x40
4882#define DC_GPIO_TX12_EN__DC_GPIO_GENERICD_TX12_EN__SHIFT 0x6
4883#define DC_GPIO_TX12_EN__DC_GPIO_GENERICE_TX12_EN_MASK 0x80
4884#define DC_GPIO_TX12_EN__DC_GPIO_GENERICE_TX12_EN__SHIFT 0x7
4885#define DC_GPIO_TX12_EN__DC_GPIO_GENERICF_TX12_EN_MASK 0x100
4886#define DC_GPIO_TX12_EN__DC_GPIO_GENERICF_TX12_EN__SHIFT 0x8
4887#define DC_GPIO_TX12_EN__DC_GPIO_GENERICG_TX12_EN_MASK 0x200
4888#define DC_GPIO_TX12_EN__DC_GPIO_GENERICG_TX12_EN__SHIFT 0x9
4889#define DC_GPIO_AUX_CTRL_0__DC_GPIO_AUX1_FALLSLEWSEL_MASK 0x3
4890#define DC_GPIO_AUX_CTRL_0__DC_GPIO_AUX1_FALLSLEWSEL__SHIFT 0x0
4891#define DC_GPIO_AUX_CTRL_0__DC_GPIO_AUX2_FALLSLEWSEL_MASK 0xc
4892#define DC_GPIO_AUX_CTRL_0__DC_GPIO_AUX2_FALLSLEWSEL__SHIFT 0x2
4893#define DC_GPIO_AUX_CTRL_0__DC_GPIO_AUX3_FALLSLEWSEL_MASK 0x30
4894#define DC_GPIO_AUX_CTRL_0__DC_GPIO_AUX3_FALLSLEWSEL__SHIFT 0x4
4895#define DC_GPIO_AUX_CTRL_0__DC_GPIO_AUX4_FALLSLEWSEL_MASK 0xc0
4896#define DC_GPIO_AUX_CTRL_0__DC_GPIO_AUX4_FALLSLEWSEL__SHIFT 0x6
4897#define DC_GPIO_AUX_CTRL_0__DC_GPIO_AUX5_FALLSLEWSEL_MASK 0x300
4898#define DC_GPIO_AUX_CTRL_0__DC_GPIO_AUX5_FALLSLEWSEL__SHIFT 0x8
4899#define DC_GPIO_AUX_CTRL_0__DC_GPIO_AUX6_FALLSLEWSEL_MASK 0xc00
4900#define DC_GPIO_AUX_CTRL_0__DC_GPIO_AUX6_FALLSLEWSEL__SHIFT 0xa
4901#define DC_GPIO_AUX_CTRL_0__DC_GPIO_AUX1_SPIKERCEN_MASK 0x10000
4902#define DC_GPIO_AUX_CTRL_0__DC_GPIO_AUX1_SPIKERCEN__SHIFT 0x10
4903#define DC_GPIO_AUX_CTRL_0__DC_GPIO_AUX2_SPIKERCEN_MASK 0x20000
4904#define DC_GPIO_AUX_CTRL_0__DC_GPIO_AUX2_SPIKERCEN__SHIFT 0x11
4905#define DC_GPIO_AUX_CTRL_0__DC_GPIO_AUX3_SPIKERCEN_MASK 0x40000
4906#define DC_GPIO_AUX_CTRL_0__DC_GPIO_AUX3_SPIKERCEN__SHIFT 0x12
4907#define DC_GPIO_AUX_CTRL_0__DC_GPIO_AUX4_SPIKERCEN_MASK 0x80000
4908#define DC_GPIO_AUX_CTRL_0__DC_GPIO_AUX4_SPIKERCEN__SHIFT 0x13
4909#define DC_GPIO_AUX_CTRL_0__DC_GPIO_AUX5_SPIKERCEN_MASK 0x100000
4910#define DC_GPIO_AUX_CTRL_0__DC_GPIO_AUX5_SPIKERCEN__SHIFT 0x14
4911#define DC_GPIO_AUX_CTRL_0__DC_GPIO_AUX6_SPIKERCEN_MASK 0x200000
4912#define DC_GPIO_AUX_CTRL_0__DC_GPIO_AUX6_SPIKERCEN__SHIFT 0x15
4913#define DC_GPIO_AUX_CTRL_0__DC_GPIO_AUX1_SPIKERCSEL_MASK 0x1000000
4914#define DC_GPIO_AUX_CTRL_0__DC_GPIO_AUX1_SPIKERCSEL__SHIFT 0x18
4915#define DC_GPIO_AUX_CTRL_0__DC_GPIO_AUX2_SPIKERCSEL_MASK 0x2000000
4916#define DC_GPIO_AUX_CTRL_0__DC_GPIO_AUX2_SPIKERCSEL__SHIFT 0x19
4917#define DC_GPIO_AUX_CTRL_0__DC_GPIO_AUX3_SPIKERCSEL_MASK 0x4000000
4918#define DC_GPIO_AUX_CTRL_0__DC_GPIO_AUX3_SPIKERCSEL__SHIFT 0x1a
4919#define DC_GPIO_AUX_CTRL_0__DC_GPIO_AUX4_SPIKERCSEL_MASK 0x8000000
4920#define DC_GPIO_AUX_CTRL_0__DC_GPIO_AUX4_SPIKERCSEL__SHIFT 0x1b
4921#define DC_GPIO_AUX_CTRL_0__DC_GPIO_AUX5_SPIKERCSEL_MASK 0x10000000
4922#define DC_GPIO_AUX_CTRL_0__DC_GPIO_AUX5_SPIKERCSEL__SHIFT 0x1c
4923#define DC_GPIO_AUX_CTRL_0__DC_GPIO_AUX6_SPIKERCSEL_MASK 0x20000000
4924#define DC_GPIO_AUX_CTRL_0__DC_GPIO_AUX6_SPIKERCSEL__SHIFT 0x1d
4925#define DC_GPIO_AUX_CTRL_1__DC_GPIO_AUX1_CSEL_0P9_MASK 0x1
4926#define DC_GPIO_AUX_CTRL_1__DC_GPIO_AUX1_CSEL_0P9__SHIFT 0x0
4927#define DC_GPIO_AUX_CTRL_1__DC_GPIO_AUX2_CSEL_0P9_MASK 0x2
4928#define DC_GPIO_AUX_CTRL_1__DC_GPIO_AUX2_CSEL_0P9__SHIFT 0x1
4929#define DC_GPIO_AUX_CTRL_1__DC_GPIO_AUX3_CSEL_0P9_MASK 0x4
4930#define DC_GPIO_AUX_CTRL_1__DC_GPIO_AUX3_CSEL_0P9__SHIFT 0x2
4931#define DC_GPIO_AUX_CTRL_1__DC_GPIO_AUX4_CSEL_0P9_MASK 0x8
4932#define DC_GPIO_AUX_CTRL_1__DC_GPIO_AUX4_CSEL_0P9__SHIFT 0x3
4933#define DC_GPIO_AUX_CTRL_1__DC_GPIO_AUX5_CSEL_0P9_MASK 0x10
4934#define DC_GPIO_AUX_CTRL_1__DC_GPIO_AUX5_CSEL_0P9__SHIFT 0x4
4935#define DC_GPIO_AUX_CTRL_1__DC_GPIO_AUX6_CSEL_0P9_MASK 0x20
4936#define DC_GPIO_AUX_CTRL_1__DC_GPIO_AUX6_CSEL_0P9__SHIFT 0x5
4937#define DC_GPIO_AUX_CTRL_1__DC_GPIO_AUX1_CSEL_1P1_MASK 0x100
4938#define DC_GPIO_AUX_CTRL_1__DC_GPIO_AUX1_CSEL_1P1__SHIFT 0x8
4939#define DC_GPIO_AUX_CTRL_1__DC_GPIO_AUX2_CSEL_1P1_MASK 0x200
4940#define DC_GPIO_AUX_CTRL_1__DC_GPIO_AUX2_CSEL_1P1__SHIFT 0x9
4941#define DC_GPIO_AUX_CTRL_1__DC_GPIO_AUX3_CSEL_1P1_MASK 0x400
4942#define DC_GPIO_AUX_CTRL_1__DC_GPIO_AUX3_CSEL_1P1__SHIFT 0xa
4943#define DC_GPIO_AUX_CTRL_1__DC_GPIO_AUX4_CSEL_1P1_MASK 0x800
4944#define DC_GPIO_AUX_CTRL_1__DC_GPIO_AUX4_CSEL_1P1__SHIFT 0xb
4945#define DC_GPIO_AUX_CTRL_1__DC_GPIO_AUX5_CSEL_1P1_MASK 0x1000
4946#define DC_GPIO_AUX_CTRL_1__DC_GPIO_AUX5_CSEL_1P1__SHIFT 0xc
4947#define DC_GPIO_AUX_CTRL_1__DC_GPIO_AUX6_CSEL_1P1_MASK 0x2000
4948#define DC_GPIO_AUX_CTRL_1__DC_GPIO_AUX6_CSEL_1P1__SHIFT 0xd
4949#define DC_GPIO_AUX_CTRL_1__DC_GPIO_AUX1_RSEL_0P9_MASK 0x10000
4950#define DC_GPIO_AUX_CTRL_1__DC_GPIO_AUX1_RSEL_0P9__SHIFT 0x10
4951#define DC_GPIO_AUX_CTRL_1__DC_GPIO_AUX2_RSEL_0P9_MASK 0x20000
4952#define DC_GPIO_AUX_CTRL_1__DC_GPIO_AUX2_RSEL_0P9__SHIFT 0x11
4953#define DC_GPIO_AUX_CTRL_1__DC_GPIO_AUX3_RSEL_0P9_MASK 0x40000
4954#define DC_GPIO_AUX_CTRL_1__DC_GPIO_AUX3_RSEL_0P9__SHIFT 0x12
4955#define DC_GPIO_AUX_CTRL_1__DC_GPIO_AUX4_RSEL_0P9_MASK 0x80000
4956#define DC_GPIO_AUX_CTRL_1__DC_GPIO_AUX4_RSEL_0P9__SHIFT 0x13
4957#define DC_GPIO_AUX_CTRL_1__DC_GPIO_AUX5_RSEL_0P9_MASK 0x100000
4958#define DC_GPIO_AUX_CTRL_1__DC_GPIO_AUX5_RSEL_0P9__SHIFT 0x14
4959#define DC_GPIO_AUX_CTRL_1__DC_GPIO_AUX6_RSEL_0P9_MASK 0x200000
4960#define DC_GPIO_AUX_CTRL_1__DC_GPIO_AUX6_RSEL_0P9__SHIFT 0x15
4961#define DC_GPIO_AUX_CTRL_1__DC_GPIO_AUX1_RSEL_1P1_MASK 0x1000000
4962#define DC_GPIO_AUX_CTRL_1__DC_GPIO_AUX1_RSEL_1P1__SHIFT 0x18
4963#define DC_GPIO_AUX_CTRL_1__DC_GPIO_AUX2_RSEL_1P1_MASK 0x2000000
4964#define DC_GPIO_AUX_CTRL_1__DC_GPIO_AUX2_RSEL_1P1__SHIFT 0x19
4965#define DC_GPIO_AUX_CTRL_1__DC_GPIO_AUX3_RSEL_1P1_MASK 0x4000000
4966#define DC_GPIO_AUX_CTRL_1__DC_GPIO_AUX3_RSEL_1P1__SHIFT 0x1a
4967#define DC_GPIO_AUX_CTRL_1__DC_GPIO_AUX4_RSEL_1P1_MASK 0x8000000
4968#define DC_GPIO_AUX_CTRL_1__DC_GPIO_AUX4_RSEL_1P1__SHIFT 0x1b
4969#define DC_GPIO_AUX_CTRL_1__DC_GPIO_AUX5_RSEL_1P1_MASK 0x10000000
4970#define DC_GPIO_AUX_CTRL_1__DC_GPIO_AUX5_RSEL_1P1__SHIFT 0x1c
4971#define DC_GPIO_AUX_CTRL_1__DC_GPIO_AUX6_RSEL_1P1_MASK 0x20000000
4972#define DC_GPIO_AUX_CTRL_1__DC_GPIO_AUX6_RSEL_1P1__SHIFT 0x1d
4973#define DC_GPIO_AUX_CTRL_2__DC_GPIO_AUX1_BIASCRTEN_MASK 0x1
4974#define DC_GPIO_AUX_CTRL_2__DC_GPIO_AUX1_BIASCRTEN__SHIFT 0x0
4975#define DC_GPIO_AUX_CTRL_2__DC_GPIO_AUX2_BIASCRTEN_MASK 0x2
4976#define DC_GPIO_AUX_CTRL_2__DC_GPIO_AUX2_BIASCRTEN__SHIFT 0x1
4977#define DC_GPIO_AUX_CTRL_2__DC_GPIO_AUX3_BIASCRTEN_MASK 0x4
4978#define DC_GPIO_AUX_CTRL_2__DC_GPIO_AUX3_BIASCRTEN__SHIFT 0x2
4979#define DC_GPIO_AUX_CTRL_2__DC_GPIO_AUX4_BIASCRTEN_MASK 0x8
4980#define DC_GPIO_AUX_CTRL_2__DC_GPIO_AUX4_BIASCRTEN__SHIFT 0x3
4981#define DC_GPIO_AUX_CTRL_2__DC_GPIO_AUX5_BIASCRTEN_MASK 0x10
4982#define DC_GPIO_AUX_CTRL_2__DC_GPIO_AUX5_BIASCRTEN__SHIFT 0x4
4983#define DC_GPIO_AUX_CTRL_2__DC_GPIO_AUX6_BIASCRTEN_MASK 0x20
4984#define DC_GPIO_AUX_CTRL_2__DC_GPIO_AUX6_BIASCRTEN__SHIFT 0x5
4985#define DC_GPIO_AUX_CTRL_2__DC_IO_AUX1_SPARE_MASK 0xc0
4986#define DC_GPIO_AUX_CTRL_2__DC_IO_AUX1_SPARE__SHIFT 0x6
4987#define DC_GPIO_AUX_CTRL_2__DC_IO_AUX2_SPARE_MASK 0x300
4988#define DC_GPIO_AUX_CTRL_2__DC_IO_AUX2_SPARE__SHIFT 0x8
4989#define DC_GPIO_AUX_CTRL_2__DC_IO_AUX3_SPARE_MASK 0xc00
4990#define DC_GPIO_AUX_CTRL_2__DC_IO_AUX3_SPARE__SHIFT 0xa
4991#define DC_GPIO_AUX_CTRL_2__DC_IO_AUX4_SPARE_MASK 0x3000
4992#define DC_GPIO_AUX_CTRL_2__DC_IO_AUX4_SPARE__SHIFT 0xc
4993#define DC_GPIO_AUX_CTRL_2__DC_IO_AUX5_SPARE_MASK 0xc000
4994#define DC_GPIO_AUX_CTRL_2__DC_IO_AUX5_SPARE__SHIFT 0xe
4995#define DC_GPIO_AUX_CTRL_2__DC_IO_AUX6_SPARE_MASK 0x30000
4996#define DC_GPIO_AUX_CTRL_2__DC_IO_AUX6_SPARE__SHIFT 0x10
4997#define DC_GPIO_HPD_CTRL_0__DC_GPIO_HPD12_FALLSLEWSEL_MASK 0x3
4998#define DC_GPIO_HPD_CTRL_0__DC_GPIO_HPD12_FALLSLEWSEL__SHIFT 0x0
4999#define DC_GPIO_HPD_CTRL_0__DC_GPIO_HPD34_FALLSLEWSEL_MASK 0xc
5000#define DC_GPIO_HPD_CTRL_0__DC_GPIO_HPD34_FALLSLEWSEL__SHIFT 0x2
5001#define DC_GPIO_HPD_CTRL_0__DC_GPIO_HPD56_FALLSLEWSEL_MASK 0x30
5002#define DC_GPIO_HPD_CTRL_0__DC_GPIO_HPD56_FALLSLEWSEL__SHIFT 0x4
5003#define DC_GPIO_HPD_CTRL_0__DC_GPIO_HPD12_SPIKERCEN_MASK 0x100
5004#define DC_GPIO_HPD_CTRL_0__DC_GPIO_HPD12_SPIKERCEN__SHIFT 0x8
5005#define DC_GPIO_HPD_CTRL_0__DC_GPIO_HPD34_SPIKERCEN_MASK 0x200
5006#define DC_GPIO_HPD_CTRL_0__DC_GPIO_HPD34_SPIKERCEN__SHIFT 0x9
5007#define DC_GPIO_HPD_CTRL_0__DC_GPIO_HPD56_SPIKERCEN_MASK 0x400
5008#define DC_GPIO_HPD_CTRL_0__DC_GPIO_HPD56_SPIKERCEN__SHIFT 0xa
5009#define DC_GPIO_HPD_CTRL_0__DC_GPIO_HPD12_SPIKERCSEL_MASK 0x1000
5010#define DC_GPIO_HPD_CTRL_0__DC_GPIO_HPD12_SPIKERCSEL__SHIFT 0xc
5011#define DC_GPIO_HPD_CTRL_0__DC_GPIO_HPD34_SPIKERCSEL_MASK 0x2000
5012#define DC_GPIO_HPD_CTRL_0__DC_GPIO_HPD34_SPIKERCSEL__SHIFT 0xd
5013#define DC_GPIO_HPD_CTRL_0__DC_GPIO_HPD56_SPIKERCSEL_MASK 0x4000
5014#define DC_GPIO_HPD_CTRL_0__DC_GPIO_HPD56_SPIKERCSEL__SHIFT 0xe
5015#define DC_GPIO_HPD_CTRL_0__DC_GPIO_HPD12_CSEL_0P9_MASK 0x10000
5016#define DC_GPIO_HPD_CTRL_0__DC_GPIO_HPD12_CSEL_0P9__SHIFT 0x10
5017#define DC_GPIO_HPD_CTRL_0__DC_GPIO_HPD34_CSEL_0P9_MASK 0x20000
5018#define DC_GPIO_HPD_CTRL_0__DC_GPIO_HPD34_CSEL_0P9__SHIFT 0x11
5019#define DC_GPIO_HPD_CTRL_0__DC_GPIO_HPD56_CSEL_0P9_MASK 0x40000
5020#define DC_GPIO_HPD_CTRL_0__DC_GPIO_HPD56_CSEL_0P9__SHIFT 0x12
5021#define DC_GPIO_HPD_CTRL_0__DC_GPIO_HPD12_CSEL_1P1_MASK 0x100000
5022#define DC_GPIO_HPD_CTRL_0__DC_GPIO_HPD12_CSEL_1P1__SHIFT 0x14
5023#define DC_GPIO_HPD_CTRL_0__DC_GPIO_HPD34_CSEL_1P1_MASK 0x200000
5024#define DC_GPIO_HPD_CTRL_0__DC_GPIO_HPD34_CSEL_1P1__SHIFT 0x15
5025#define DC_GPIO_HPD_CTRL_0__DC_GPIO_HPD56_CSEL_1P1_MASK 0x400000
5026#define DC_GPIO_HPD_CTRL_0__DC_GPIO_HPD56_CSEL_1P1__SHIFT 0x16
5027#define DC_GPIO_HPD_CTRL_0__DC_GPIO_HPD12_RSEL_0P9_MASK 0x1000000
5028#define DC_GPIO_HPD_CTRL_0__DC_GPIO_HPD12_RSEL_0P9__SHIFT 0x18
5029#define DC_GPIO_HPD_CTRL_0__DC_GPIO_HPD34_RSEL_0P9_MASK 0x2000000
5030#define DC_GPIO_HPD_CTRL_0__DC_GPIO_HPD34_RSEL_0P9__SHIFT 0x19
5031#define DC_GPIO_HPD_CTRL_0__DC_GPIO_HPD56_RSEL_0P9_MASK 0x4000000
5032#define DC_GPIO_HPD_CTRL_0__DC_GPIO_HPD56_RSEL_0P9__SHIFT 0x1a
5033#define DC_GPIO_HPD_CTRL_0__DC_GPIO_HPD12_RSEL_1P1_MASK 0x10000000
5034#define DC_GPIO_HPD_CTRL_0__DC_GPIO_HPD12_RSEL_1P1__SHIFT 0x1c
5035#define DC_GPIO_HPD_CTRL_0__DC_GPIO_HPD34_RSEL_1P1_MASK 0x20000000
5036#define DC_GPIO_HPD_CTRL_0__DC_GPIO_HPD34_RSEL_1P1__SHIFT 0x1d
5037#define DC_GPIO_HPD_CTRL_0__DC_GPIO_HPD56_RSEL_1P1_MASK 0x40000000
5038#define DC_GPIO_HPD_CTRL_0__DC_GPIO_HPD56_RSEL_1P1__SHIFT 0x1e
5039#define DC_GPIO_HPD_CTRL_1__DC_GPIO_HPD12_BIASCRTEN_MASK 0x1
5040#define DC_GPIO_HPD_CTRL_1__DC_GPIO_HPD12_BIASCRTEN__SHIFT 0x0
5041#define DC_GPIO_HPD_CTRL_1__DC_GPIO_HPD34_BIASCRTEN_MASK 0x2
5042#define DC_GPIO_HPD_CTRL_1__DC_GPIO_HPD34_BIASCRTEN__SHIFT 0x1
5043#define DC_GPIO_HPD_CTRL_1__DC_GPIO_HPD56_BIASCRTEN_MASK 0x4
5044#define DC_GPIO_HPD_CTRL_1__DC_GPIO_HPD56_BIASCRTEN__SHIFT 0x2
5045#define DC_GPIO_HPD_CTRL_1__DC_GPIO_HPD12_SLEWN_MASK 0x10
5046#define DC_GPIO_HPD_CTRL_1__DC_GPIO_HPD12_SLEWN__SHIFT 0x4
5047#define DC_GPIO_HPD_CTRL_1__DC_GPIO_HPD34_SLEWN_MASK 0x20
5048#define DC_GPIO_HPD_CTRL_1__DC_GPIO_HPD34_SLEWN__SHIFT 0x5
5049#define DC_GPIO_HPD_CTRL_1__DC_GPIO_HPD56_SLEWN_MASK 0x40
5050#define DC_GPIO_HPD_CTRL_1__DC_GPIO_HPD56_SLEWN__SHIFT 0x6
5051#define DAC_MACRO_CNTL_RESERVED0__DAC_MACRO_CNTL_RESERVED_MASK 0xffffffff
5052#define DAC_MACRO_CNTL_RESERVED0__DAC_MACRO_CNTL_RESERVED__SHIFT 0x0
5053#define DAC_MACRO_CNTL_RESERVED1__DAC_MACRO_CNTL_RESERVED_MASK 0xffffffff
5054#define DAC_MACRO_CNTL_RESERVED1__DAC_MACRO_CNTL_RESERVED__SHIFT 0x0
5055#define DAC_MACRO_CNTL_RESERVED2__DAC_MACRO_CNTL_RESERVED_MASK 0xffffffff
5056#define DAC_MACRO_CNTL_RESERVED2__DAC_MACRO_CNTL_RESERVED__SHIFT 0x0
5057#define DAC_MACRO_CNTL_RESERVED3__DAC_MACRO_CNTL_RESERVED_MASK 0xffffffff
5058#define DAC_MACRO_CNTL_RESERVED3__DAC_MACRO_CNTL_RESERVED__SHIFT 0x0
5059#define UNIPHY_MACRO_CNTL_RESERVED0__UNIPHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5060#define UNIPHY_MACRO_CNTL_RESERVED0__UNIPHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5061#define UNIPHY_MACRO_CNTL_RESERVED1__UNIPHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5062#define UNIPHY_MACRO_CNTL_RESERVED1__UNIPHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5063#define UNIPHY_MACRO_CNTL_RESERVED2__UNIPHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5064#define UNIPHY_MACRO_CNTL_RESERVED2__UNIPHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5065#define UNIPHY_MACRO_CNTL_RESERVED3__UNIPHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5066#define UNIPHY_MACRO_CNTL_RESERVED3__UNIPHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5067#define UNIPHY_MACRO_CNTL_RESERVED4__UNIPHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5068#define UNIPHY_MACRO_CNTL_RESERVED4__UNIPHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5069#define UNIPHY_MACRO_CNTL_RESERVED5__UNIPHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5070#define UNIPHY_MACRO_CNTL_RESERVED5__UNIPHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5071#define UNIPHY_MACRO_CNTL_RESERVED6__UNIPHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5072#define UNIPHY_MACRO_CNTL_RESERVED6__UNIPHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5073#define UNIPHY_MACRO_CNTL_RESERVED7__UNIPHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5074#define UNIPHY_MACRO_CNTL_RESERVED7__UNIPHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5075#define UNIPHY_MACRO_CNTL_RESERVED8__UNIPHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5076#define UNIPHY_MACRO_CNTL_RESERVED8__UNIPHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5077#define UNIPHY_MACRO_CNTL_RESERVED9__UNIPHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5078#define UNIPHY_MACRO_CNTL_RESERVED9__UNIPHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5079#define UNIPHY_MACRO_CNTL_RESERVED10__UNIPHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5080#define UNIPHY_MACRO_CNTL_RESERVED10__UNIPHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5081#define UNIPHY_MACRO_CNTL_RESERVED11__UNIPHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5082#define UNIPHY_MACRO_CNTL_RESERVED11__UNIPHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5083#define UNIPHY_MACRO_CNTL_RESERVED12__UNIPHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5084#define UNIPHY_MACRO_CNTL_RESERVED12__UNIPHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5085#define UNIPHY_MACRO_CNTL_RESERVED13__UNIPHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5086#define UNIPHY_MACRO_CNTL_RESERVED13__UNIPHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5087#define UNIPHY_MACRO_CNTL_RESERVED14__UNIPHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5088#define UNIPHY_MACRO_CNTL_RESERVED14__UNIPHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5089#define UNIPHY_MACRO_CNTL_RESERVED15__UNIPHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5090#define UNIPHY_MACRO_CNTL_RESERVED15__UNIPHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5091#define UNIPHY_MACRO_CNTL_RESERVED16__UNIPHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5092#define UNIPHY_MACRO_CNTL_RESERVED16__UNIPHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5093#define UNIPHY_MACRO_CNTL_RESERVED17__UNIPHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5094#define UNIPHY_MACRO_CNTL_RESERVED17__UNIPHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5095#define UNIPHY_MACRO_CNTL_RESERVED18__UNIPHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5096#define UNIPHY_MACRO_CNTL_RESERVED18__UNIPHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5097#define UNIPHY_MACRO_CNTL_RESERVED19__UNIPHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5098#define UNIPHY_MACRO_CNTL_RESERVED19__UNIPHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5099#define UNIPHY_MACRO_CNTL_RESERVED20__UNIPHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5100#define UNIPHY_MACRO_CNTL_RESERVED20__UNIPHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5101#define UNIPHY_MACRO_CNTL_RESERVED21__UNIPHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5102#define UNIPHY_MACRO_CNTL_RESERVED21__UNIPHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5103#define UNIPHY_MACRO_CNTL_RESERVED22__UNIPHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5104#define UNIPHY_MACRO_CNTL_RESERVED22__UNIPHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5105#define UNIPHY_MACRO_CNTL_RESERVED23__UNIPHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5106#define UNIPHY_MACRO_CNTL_RESERVED23__UNIPHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5107#define UNIPHY_MACRO_CNTL_RESERVED24__UNIPHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5108#define UNIPHY_MACRO_CNTL_RESERVED24__UNIPHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5109#define UNIPHY_MACRO_CNTL_RESERVED25__UNIPHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5110#define UNIPHY_MACRO_CNTL_RESERVED25__UNIPHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5111#define UNIPHY_MACRO_CNTL_RESERVED26__UNIPHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5112#define UNIPHY_MACRO_CNTL_RESERVED26__UNIPHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5113#define UNIPHY_MACRO_CNTL_RESERVED27__UNIPHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5114#define UNIPHY_MACRO_CNTL_RESERVED27__UNIPHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5115#define UNIPHY_MACRO_CNTL_RESERVED28__UNIPHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5116#define UNIPHY_MACRO_CNTL_RESERVED28__UNIPHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5117#define UNIPHY_MACRO_CNTL_RESERVED29__UNIPHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5118#define UNIPHY_MACRO_CNTL_RESERVED29__UNIPHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5119#define UNIPHY_MACRO_CNTL_RESERVED30__UNIPHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5120#define UNIPHY_MACRO_CNTL_RESERVED30__UNIPHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5121#define UNIPHY_MACRO_CNTL_RESERVED31__UNIPHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5122#define UNIPHY_MACRO_CNTL_RESERVED31__UNIPHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5123#define UNIPHY_MACRO_CNTL_RESERVED32__UNIPHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5124#define UNIPHY_MACRO_CNTL_RESERVED32__UNIPHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5125#define UNIPHY_MACRO_CNTL_RESERVED33__UNIPHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5126#define UNIPHY_MACRO_CNTL_RESERVED33__UNIPHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5127#define UNIPHY_MACRO_CNTL_RESERVED34__UNIPHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5128#define UNIPHY_MACRO_CNTL_RESERVED34__UNIPHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5129#define UNIPHY_MACRO_CNTL_RESERVED35__UNIPHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5130#define UNIPHY_MACRO_CNTL_RESERVED35__UNIPHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5131#define UNIPHY_MACRO_CNTL_RESERVED36__UNIPHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5132#define UNIPHY_MACRO_CNTL_RESERVED36__UNIPHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5133#define UNIPHY_MACRO_CNTL_RESERVED37__UNIPHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5134#define UNIPHY_MACRO_CNTL_RESERVED37__UNIPHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5135#define UNIPHY_MACRO_CNTL_RESERVED38__UNIPHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5136#define UNIPHY_MACRO_CNTL_RESERVED38__UNIPHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5137#define UNIPHY_MACRO_CNTL_RESERVED39__UNIPHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5138#define UNIPHY_MACRO_CNTL_RESERVED39__UNIPHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5139#define UNIPHY_MACRO_CNTL_RESERVED40__UNIPHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5140#define UNIPHY_MACRO_CNTL_RESERVED40__UNIPHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5141#define UNIPHY_MACRO_CNTL_RESERVED41__UNIPHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5142#define UNIPHY_MACRO_CNTL_RESERVED41__UNIPHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5143#define UNIPHY_MACRO_CNTL_RESERVED42__UNIPHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5144#define UNIPHY_MACRO_CNTL_RESERVED42__UNIPHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5145#define UNIPHY_MACRO_CNTL_RESERVED43__UNIPHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5146#define UNIPHY_MACRO_CNTL_RESERVED43__UNIPHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5147#define UNIPHY_MACRO_CNTL_RESERVED44__UNIPHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5148#define UNIPHY_MACRO_CNTL_RESERVED44__UNIPHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5149#define UNIPHY_MACRO_CNTL_RESERVED45__UNIPHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5150#define UNIPHY_MACRO_CNTL_RESERVED45__UNIPHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5151#define UNIPHY_MACRO_CNTL_RESERVED46__UNIPHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5152#define UNIPHY_MACRO_CNTL_RESERVED46__UNIPHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5153#define UNIPHY_MACRO_CNTL_RESERVED47__UNIPHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5154#define UNIPHY_MACRO_CNTL_RESERVED47__UNIPHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5155#define UNIPHY_MACRO_CNTL_RESERVED48__UNIPHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5156#define UNIPHY_MACRO_CNTL_RESERVED48__UNIPHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5157#define UNIPHY_MACRO_CNTL_RESERVED49__UNIPHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5158#define UNIPHY_MACRO_CNTL_RESERVED49__UNIPHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5159#define UNIPHY_MACRO_CNTL_RESERVED50__UNIPHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5160#define UNIPHY_MACRO_CNTL_RESERVED50__UNIPHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5161#define UNIPHY_MACRO_CNTL_RESERVED51__UNIPHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5162#define UNIPHY_MACRO_CNTL_RESERVED51__UNIPHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5163#define UNIPHY_MACRO_CNTL_RESERVED52__UNIPHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5164#define UNIPHY_MACRO_CNTL_RESERVED52__UNIPHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5165#define UNIPHY_MACRO_CNTL_RESERVED53__UNIPHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5166#define UNIPHY_MACRO_CNTL_RESERVED53__UNIPHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5167#define UNIPHY_MACRO_CNTL_RESERVED54__UNIPHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5168#define UNIPHY_MACRO_CNTL_RESERVED54__UNIPHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5169#define UNIPHY_MACRO_CNTL_RESERVED55__UNIPHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5170#define UNIPHY_MACRO_CNTL_RESERVED55__UNIPHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5171#define UNIPHY_MACRO_CNTL_RESERVED56__UNIPHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5172#define UNIPHY_MACRO_CNTL_RESERVED56__UNIPHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5173#define UNIPHY_MACRO_CNTL_RESERVED57__UNIPHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5174#define UNIPHY_MACRO_CNTL_RESERVED57__UNIPHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5175#define UNIPHY_MACRO_CNTL_RESERVED58__UNIPHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5176#define UNIPHY_MACRO_CNTL_RESERVED58__UNIPHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5177#define UNIPHY_MACRO_CNTL_RESERVED59__UNIPHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5178#define UNIPHY_MACRO_CNTL_RESERVED59__UNIPHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5179#define UNIPHY_MACRO_CNTL_RESERVED60__UNIPHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5180#define UNIPHY_MACRO_CNTL_RESERVED60__UNIPHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5181#define UNIPHY_MACRO_CNTL_RESERVED61__UNIPHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5182#define UNIPHY_MACRO_CNTL_RESERVED61__UNIPHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5183#define UNIPHY_MACRO_CNTL_RESERVED62__UNIPHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5184#define UNIPHY_MACRO_CNTL_RESERVED62__UNIPHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5185#define UNIPHY_MACRO_CNTL_RESERVED63__UNIPHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5186#define UNIPHY_MACRO_CNTL_RESERVED63__UNIPHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5187#define UNIPHY_MACRO_CNTL_RESERVED64__UNIPHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5188#define UNIPHY_MACRO_CNTL_RESERVED64__UNIPHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5189#define UNIPHY_MACRO_CNTL_RESERVED65__UNIPHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5190#define UNIPHY_MACRO_CNTL_RESERVED65__UNIPHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5191#define UNIPHY_MACRO_CNTL_RESERVED66__UNIPHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5192#define UNIPHY_MACRO_CNTL_RESERVED66__UNIPHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5193#define UNIPHY_MACRO_CNTL_RESERVED67__UNIPHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5194#define UNIPHY_MACRO_CNTL_RESERVED67__UNIPHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5195#define UNIPHY_MACRO_CNTL_RESERVED68__UNIPHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5196#define UNIPHY_MACRO_CNTL_RESERVED68__UNIPHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5197#define UNIPHY_MACRO_CNTL_RESERVED69__UNIPHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5198#define UNIPHY_MACRO_CNTL_RESERVED69__UNIPHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5199#define UNIPHY_MACRO_CNTL_RESERVED70__UNIPHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5200#define UNIPHY_MACRO_CNTL_RESERVED70__UNIPHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5201#define UNIPHY_MACRO_CNTL_RESERVED71__UNIPHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5202#define UNIPHY_MACRO_CNTL_RESERVED71__UNIPHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5203#define UNIPHY_MACRO_CNTL_RESERVED72__UNIPHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5204#define UNIPHY_MACRO_CNTL_RESERVED72__UNIPHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5205#define UNIPHY_MACRO_CNTL_RESERVED73__UNIPHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5206#define UNIPHY_MACRO_CNTL_RESERVED73__UNIPHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5207#define UNIPHY_MACRO_CNTL_RESERVED74__UNIPHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5208#define UNIPHY_MACRO_CNTL_RESERVED74__UNIPHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5209#define UNIPHY_MACRO_CNTL_RESERVED75__UNIPHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5210#define UNIPHY_MACRO_CNTL_RESERVED75__UNIPHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5211#define UNIPHY_MACRO_CNTL_RESERVED76__UNIPHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5212#define UNIPHY_MACRO_CNTL_RESERVED76__UNIPHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5213#define UNIPHY_MACRO_CNTL_RESERVED77__UNIPHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5214#define UNIPHY_MACRO_CNTL_RESERVED77__UNIPHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5215#define UNIPHY_MACRO_CNTL_RESERVED78__UNIPHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5216#define UNIPHY_MACRO_CNTL_RESERVED78__UNIPHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5217#define UNIPHY_MACRO_CNTL_RESERVED79__UNIPHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5218#define UNIPHY_MACRO_CNTL_RESERVED79__UNIPHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5219#define UNIPHY_MACRO_CNTL_RESERVED80__UNIPHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5220#define UNIPHY_MACRO_CNTL_RESERVED80__UNIPHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5221#define UNIPHY_MACRO_CNTL_RESERVED81__UNIPHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5222#define UNIPHY_MACRO_CNTL_RESERVED81__UNIPHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5223#define UNIPHY_MACRO_CNTL_RESERVED82__UNIPHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5224#define UNIPHY_MACRO_CNTL_RESERVED82__UNIPHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5225#define UNIPHY_MACRO_CNTL_RESERVED83__UNIPHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5226#define UNIPHY_MACRO_CNTL_RESERVED83__UNIPHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5227#define UNIPHY_MACRO_CNTL_RESERVED84__UNIPHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5228#define UNIPHY_MACRO_CNTL_RESERVED84__UNIPHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5229#define UNIPHY_MACRO_CNTL_RESERVED85__UNIPHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5230#define UNIPHY_MACRO_CNTL_RESERVED85__UNIPHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5231#define UNIPHY_MACRO_CNTL_RESERVED86__UNIPHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5232#define UNIPHY_MACRO_CNTL_RESERVED86__UNIPHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5233#define UNIPHY_MACRO_CNTL_RESERVED87__UNIPHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5234#define UNIPHY_MACRO_CNTL_RESERVED87__UNIPHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5235#define UNIPHY_MACRO_CNTL_RESERVED88__UNIPHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5236#define UNIPHY_MACRO_CNTL_RESERVED88__UNIPHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5237#define UNIPHY_MACRO_CNTL_RESERVED89__UNIPHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5238#define UNIPHY_MACRO_CNTL_RESERVED89__UNIPHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5239#define UNIPHY_MACRO_CNTL_RESERVED90__UNIPHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5240#define UNIPHY_MACRO_CNTL_RESERVED90__UNIPHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5241#define UNIPHY_MACRO_CNTL_RESERVED91__UNIPHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5242#define UNIPHY_MACRO_CNTL_RESERVED91__UNIPHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5243#define UNIPHY_MACRO_CNTL_RESERVED92__UNIPHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5244#define UNIPHY_MACRO_CNTL_RESERVED92__UNIPHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5245#define UNIPHY_MACRO_CNTL_RESERVED93__UNIPHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5246#define UNIPHY_MACRO_CNTL_RESERVED93__UNIPHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5247#define UNIPHY_MACRO_CNTL_RESERVED94__UNIPHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5248#define UNIPHY_MACRO_CNTL_RESERVED94__UNIPHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5249#define UNIPHY_MACRO_CNTL_RESERVED95__UNIPHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5250#define UNIPHY_MACRO_CNTL_RESERVED95__UNIPHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5251#define UNIPHY_MACRO_CNTL_RESERVED96__UNIPHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5252#define UNIPHY_MACRO_CNTL_RESERVED96__UNIPHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5253#define UNIPHY_MACRO_CNTL_RESERVED97__UNIPHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5254#define UNIPHY_MACRO_CNTL_RESERVED97__UNIPHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5255#define UNIPHY_MACRO_CNTL_RESERVED98__UNIPHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5256#define UNIPHY_MACRO_CNTL_RESERVED98__UNIPHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5257#define UNIPHY_MACRO_CNTL_RESERVED99__UNIPHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5258#define UNIPHY_MACRO_CNTL_RESERVED99__UNIPHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5259#define UNIPHY_MACRO_CNTL_RESERVED100__UNIPHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5260#define UNIPHY_MACRO_CNTL_RESERVED100__UNIPHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5261#define UNIPHY_MACRO_CNTL_RESERVED101__UNIPHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5262#define UNIPHY_MACRO_CNTL_RESERVED101__UNIPHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5263#define UNIPHY_MACRO_CNTL_RESERVED102__UNIPHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5264#define UNIPHY_MACRO_CNTL_RESERVED102__UNIPHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5265#define UNIPHY_MACRO_CNTL_RESERVED103__UNIPHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5266#define UNIPHY_MACRO_CNTL_RESERVED103__UNIPHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5267#define UNIPHY_MACRO_CNTL_RESERVED104__UNIPHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5268#define UNIPHY_MACRO_CNTL_RESERVED104__UNIPHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5269#define UNIPHY_MACRO_CNTL_RESERVED105__UNIPHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5270#define UNIPHY_MACRO_CNTL_RESERVED105__UNIPHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5271#define UNIPHY_MACRO_CNTL_RESERVED106__UNIPHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5272#define UNIPHY_MACRO_CNTL_RESERVED106__UNIPHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5273#define UNIPHY_MACRO_CNTL_RESERVED107__UNIPHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5274#define UNIPHY_MACRO_CNTL_RESERVED107__UNIPHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5275#define UNIPHY_MACRO_CNTL_RESERVED108__UNIPHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5276#define UNIPHY_MACRO_CNTL_RESERVED108__UNIPHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5277#define UNIPHY_MACRO_CNTL_RESERVED109__UNIPHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5278#define UNIPHY_MACRO_CNTL_RESERVED109__UNIPHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5279#define UNIPHY_MACRO_CNTL_RESERVED110__UNIPHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5280#define UNIPHY_MACRO_CNTL_RESERVED110__UNIPHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5281#define UNIPHY_MACRO_CNTL_RESERVED111__UNIPHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5282#define UNIPHY_MACRO_CNTL_RESERVED111__UNIPHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5283#define UNIPHY_MACRO_CNTL_RESERVED112__UNIPHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5284#define UNIPHY_MACRO_CNTL_RESERVED112__UNIPHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5285#define UNIPHY_MACRO_CNTL_RESERVED113__UNIPHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5286#define UNIPHY_MACRO_CNTL_RESERVED113__UNIPHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5287#define UNIPHY_MACRO_CNTL_RESERVED114__UNIPHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5288#define UNIPHY_MACRO_CNTL_RESERVED114__UNIPHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5289#define UNIPHY_MACRO_CNTL_RESERVED115__UNIPHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5290#define UNIPHY_MACRO_CNTL_RESERVED115__UNIPHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5291#define UNIPHY_MACRO_CNTL_RESERVED116__UNIPHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5292#define UNIPHY_MACRO_CNTL_RESERVED116__UNIPHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5293#define UNIPHY_MACRO_CNTL_RESERVED117__UNIPHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5294#define UNIPHY_MACRO_CNTL_RESERVED117__UNIPHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5295#define UNIPHY_MACRO_CNTL_RESERVED118__UNIPHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5296#define UNIPHY_MACRO_CNTL_RESERVED118__UNIPHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5297#define UNIPHY_MACRO_CNTL_RESERVED119__UNIPHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5298#define UNIPHY_MACRO_CNTL_RESERVED119__UNIPHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5299#define UNIPHY_MACRO_CNTL_RESERVED120__UNIPHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5300#define UNIPHY_MACRO_CNTL_RESERVED120__UNIPHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5301#define UNIPHY_MACRO_CNTL_RESERVED121__UNIPHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5302#define UNIPHY_MACRO_CNTL_RESERVED121__UNIPHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5303#define UNIPHY_MACRO_CNTL_RESERVED122__UNIPHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5304#define UNIPHY_MACRO_CNTL_RESERVED122__UNIPHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5305#define UNIPHY_MACRO_CNTL_RESERVED123__UNIPHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5306#define UNIPHY_MACRO_CNTL_RESERVED123__UNIPHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5307#define UNIPHY_MACRO_CNTL_RESERVED124__UNIPHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5308#define UNIPHY_MACRO_CNTL_RESERVED124__UNIPHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5309#define UNIPHY_MACRO_CNTL_RESERVED125__UNIPHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5310#define UNIPHY_MACRO_CNTL_RESERVED125__UNIPHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5311#define UNIPHY_MACRO_CNTL_RESERVED126__UNIPHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5312#define UNIPHY_MACRO_CNTL_RESERVED126__UNIPHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5313#define UNIPHY_MACRO_CNTL_RESERVED127__UNIPHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5314#define UNIPHY_MACRO_CNTL_RESERVED127__UNIPHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5315#define UNIPHY_MACRO_CNTL_RESERVED128__UNIPHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5316#define UNIPHY_MACRO_CNTL_RESERVED128__UNIPHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5317#define UNIPHY_MACRO_CNTL_RESERVED129__UNIPHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5318#define UNIPHY_MACRO_CNTL_RESERVED129__UNIPHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5319#define UNIPHY_MACRO_CNTL_RESERVED130__UNIPHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5320#define UNIPHY_MACRO_CNTL_RESERVED130__UNIPHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5321#define UNIPHY_MACRO_CNTL_RESERVED131__UNIPHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5322#define UNIPHY_MACRO_CNTL_RESERVED131__UNIPHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5323#define UNIPHY_MACRO_CNTL_RESERVED132__UNIPHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5324#define UNIPHY_MACRO_CNTL_RESERVED132__UNIPHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5325#define UNIPHY_MACRO_CNTL_RESERVED133__UNIPHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5326#define UNIPHY_MACRO_CNTL_RESERVED133__UNIPHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5327#define UNIPHY_MACRO_CNTL_RESERVED134__UNIPHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5328#define UNIPHY_MACRO_CNTL_RESERVED134__UNIPHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5329#define UNIPHY_MACRO_CNTL_RESERVED135__UNIPHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5330#define UNIPHY_MACRO_CNTL_RESERVED135__UNIPHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5331#define UNIPHY_MACRO_CNTL_RESERVED136__UNIPHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5332#define UNIPHY_MACRO_CNTL_RESERVED136__UNIPHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5333#define UNIPHY_MACRO_CNTL_RESERVED137__UNIPHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5334#define UNIPHY_MACRO_CNTL_RESERVED137__UNIPHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5335#define UNIPHY_MACRO_CNTL_RESERVED138__UNIPHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5336#define UNIPHY_MACRO_CNTL_RESERVED138__UNIPHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5337#define UNIPHY_MACRO_CNTL_RESERVED139__UNIPHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5338#define UNIPHY_MACRO_CNTL_RESERVED139__UNIPHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5339#define UNIPHY_MACRO_CNTL_RESERVED140__UNIPHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5340#define UNIPHY_MACRO_CNTL_RESERVED140__UNIPHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5341#define UNIPHY_MACRO_CNTL_RESERVED141__UNIPHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5342#define UNIPHY_MACRO_CNTL_RESERVED141__UNIPHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5343#define UNIPHY_MACRO_CNTL_RESERVED142__UNIPHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5344#define UNIPHY_MACRO_CNTL_RESERVED142__UNIPHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5345#define UNIPHY_MACRO_CNTL_RESERVED143__UNIPHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5346#define UNIPHY_MACRO_CNTL_RESERVED143__UNIPHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5347#define UNIPHY_MACRO_CNTL_RESERVED144__UNIPHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5348#define UNIPHY_MACRO_CNTL_RESERVED144__UNIPHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5349#define UNIPHY_MACRO_CNTL_RESERVED145__UNIPHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5350#define UNIPHY_MACRO_CNTL_RESERVED145__UNIPHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5351#define UNIPHY_MACRO_CNTL_RESERVED146__UNIPHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5352#define UNIPHY_MACRO_CNTL_RESERVED146__UNIPHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5353#define UNIPHY_MACRO_CNTL_RESERVED147__UNIPHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5354#define UNIPHY_MACRO_CNTL_RESERVED147__UNIPHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5355#define UNIPHY_MACRO_CNTL_RESERVED148__UNIPHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5356#define UNIPHY_MACRO_CNTL_RESERVED148__UNIPHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5357#define UNIPHY_MACRO_CNTL_RESERVED149__UNIPHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5358#define UNIPHY_MACRO_CNTL_RESERVED149__UNIPHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5359#define UNIPHY_MACRO_CNTL_RESERVED150__UNIPHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5360#define UNIPHY_MACRO_CNTL_RESERVED150__UNIPHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5361#define UNIPHY_MACRO_CNTL_RESERVED151__UNIPHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5362#define UNIPHY_MACRO_CNTL_RESERVED151__UNIPHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5363#define UNIPHY_MACRO_CNTL_RESERVED152__UNIPHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5364#define UNIPHY_MACRO_CNTL_RESERVED152__UNIPHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5365#define UNIPHY_MACRO_CNTL_RESERVED153__UNIPHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5366#define UNIPHY_MACRO_CNTL_RESERVED153__UNIPHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5367#define UNIPHY_MACRO_CNTL_RESERVED154__UNIPHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5368#define UNIPHY_MACRO_CNTL_RESERVED154__UNIPHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5369#define UNIPHY_MACRO_CNTL_RESERVED155__UNIPHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5370#define UNIPHY_MACRO_CNTL_RESERVED155__UNIPHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5371#define UNIPHY_MACRO_CNTL_RESERVED156__UNIPHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5372#define UNIPHY_MACRO_CNTL_RESERVED156__UNIPHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5373#define UNIPHY_MACRO_CNTL_RESERVED157__UNIPHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5374#define UNIPHY_MACRO_CNTL_RESERVED157__UNIPHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5375#define UNIPHY_MACRO_CNTL_RESERVED158__UNIPHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5376#define UNIPHY_MACRO_CNTL_RESERVED158__UNIPHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5377#define UNIPHY_MACRO_CNTL_RESERVED159__UNIPHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5378#define UNIPHY_MACRO_CNTL_RESERVED159__UNIPHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5379#define DCRX_PHY_MACRO_CNTL_RESERVED0__DCRX_PHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5380#define DCRX_PHY_MACRO_CNTL_RESERVED0__DCRX_PHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5381#define DCRX_PHY_MACRO_CNTL_RESERVED1__DCRX_PHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5382#define DCRX_PHY_MACRO_CNTL_RESERVED1__DCRX_PHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5383#define DCRX_PHY_MACRO_CNTL_RESERVED2__DCRX_PHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5384#define DCRX_PHY_MACRO_CNTL_RESERVED2__DCRX_PHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5385#define DCRX_PHY_MACRO_CNTL_RESERVED3__DCRX_PHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5386#define DCRX_PHY_MACRO_CNTL_RESERVED3__DCRX_PHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5387#define DCRX_PHY_MACRO_CNTL_RESERVED4__DCRX_PHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5388#define DCRX_PHY_MACRO_CNTL_RESERVED4__DCRX_PHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5389#define DCRX_PHY_MACRO_CNTL_RESERVED5__DCRX_PHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5390#define DCRX_PHY_MACRO_CNTL_RESERVED5__DCRX_PHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5391#define DCRX_PHY_MACRO_CNTL_RESERVED6__DCRX_PHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5392#define DCRX_PHY_MACRO_CNTL_RESERVED6__DCRX_PHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5393#define DCRX_PHY_MACRO_CNTL_RESERVED7__DCRX_PHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5394#define DCRX_PHY_MACRO_CNTL_RESERVED7__DCRX_PHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5395#define DCRX_PHY_MACRO_CNTL_RESERVED8__DCRX_PHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5396#define DCRX_PHY_MACRO_CNTL_RESERVED8__DCRX_PHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5397#define DCRX_PHY_MACRO_CNTL_RESERVED9__DCRX_PHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5398#define DCRX_PHY_MACRO_CNTL_RESERVED9__DCRX_PHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5399#define DCRX_PHY_MACRO_CNTL_RESERVED10__DCRX_PHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5400#define DCRX_PHY_MACRO_CNTL_RESERVED10__DCRX_PHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5401#define DCRX_PHY_MACRO_CNTL_RESERVED11__DCRX_PHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5402#define DCRX_PHY_MACRO_CNTL_RESERVED11__DCRX_PHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5403#define DCRX_PHY_MACRO_CNTL_RESERVED12__DCRX_PHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5404#define DCRX_PHY_MACRO_CNTL_RESERVED12__DCRX_PHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5405#define DCRX_PHY_MACRO_CNTL_RESERVED13__DCRX_PHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5406#define DCRX_PHY_MACRO_CNTL_RESERVED13__DCRX_PHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5407#define DCRX_PHY_MACRO_CNTL_RESERVED14__DCRX_PHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5408#define DCRX_PHY_MACRO_CNTL_RESERVED14__DCRX_PHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5409#define DCRX_PHY_MACRO_CNTL_RESERVED15__DCRX_PHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5410#define DCRX_PHY_MACRO_CNTL_RESERVED15__DCRX_PHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5411#define DCRX_PHY_MACRO_CNTL_RESERVED16__DCRX_PHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5412#define DCRX_PHY_MACRO_CNTL_RESERVED16__DCRX_PHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5413#define DCRX_PHY_MACRO_CNTL_RESERVED17__DCRX_PHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5414#define DCRX_PHY_MACRO_CNTL_RESERVED17__DCRX_PHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5415#define DCRX_PHY_MACRO_CNTL_RESERVED18__DCRX_PHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5416#define DCRX_PHY_MACRO_CNTL_RESERVED18__DCRX_PHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5417#define DCRX_PHY_MACRO_CNTL_RESERVED19__DCRX_PHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5418#define DCRX_PHY_MACRO_CNTL_RESERVED19__DCRX_PHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5419#define DCRX_PHY_MACRO_CNTL_RESERVED20__DCRX_PHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5420#define DCRX_PHY_MACRO_CNTL_RESERVED20__DCRX_PHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5421#define DCRX_PHY_MACRO_CNTL_RESERVED21__DCRX_PHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5422#define DCRX_PHY_MACRO_CNTL_RESERVED21__DCRX_PHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5423#define DCRX_PHY_MACRO_CNTL_RESERVED22__DCRX_PHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5424#define DCRX_PHY_MACRO_CNTL_RESERVED22__DCRX_PHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5425#define DCRX_PHY_MACRO_CNTL_RESERVED23__DCRX_PHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5426#define DCRX_PHY_MACRO_CNTL_RESERVED23__DCRX_PHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5427#define DCRX_PHY_MACRO_CNTL_RESERVED24__DCRX_PHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5428#define DCRX_PHY_MACRO_CNTL_RESERVED24__DCRX_PHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5429#define DCRX_PHY_MACRO_CNTL_RESERVED25__DCRX_PHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5430#define DCRX_PHY_MACRO_CNTL_RESERVED25__DCRX_PHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5431#define DCRX_PHY_MACRO_CNTL_RESERVED26__DCRX_PHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5432#define DCRX_PHY_MACRO_CNTL_RESERVED26__DCRX_PHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5433#define DCRX_PHY_MACRO_CNTL_RESERVED27__DCRX_PHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5434#define DCRX_PHY_MACRO_CNTL_RESERVED27__DCRX_PHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5435#define DCRX_PHY_MACRO_CNTL_RESERVED28__DCRX_PHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5436#define DCRX_PHY_MACRO_CNTL_RESERVED28__DCRX_PHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5437#define DCRX_PHY_MACRO_CNTL_RESERVED29__DCRX_PHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5438#define DCRX_PHY_MACRO_CNTL_RESERVED29__DCRX_PHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5439#define DCRX_PHY_MACRO_CNTL_RESERVED30__DCRX_PHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5440#define DCRX_PHY_MACRO_CNTL_RESERVED30__DCRX_PHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5441#define DCRX_PHY_MACRO_CNTL_RESERVED31__DCRX_PHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5442#define DCRX_PHY_MACRO_CNTL_RESERVED31__DCRX_PHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5443#define DCRX_PHY_MACRO_CNTL_RESERVED32__DCRX_PHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5444#define DCRX_PHY_MACRO_CNTL_RESERVED32__DCRX_PHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5445#define DCRX_PHY_MACRO_CNTL_RESERVED33__DCRX_PHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5446#define DCRX_PHY_MACRO_CNTL_RESERVED33__DCRX_PHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5447#define DCRX_PHY_MACRO_CNTL_RESERVED34__DCRX_PHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5448#define DCRX_PHY_MACRO_CNTL_RESERVED34__DCRX_PHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5449#define DCRX_PHY_MACRO_CNTL_RESERVED35__DCRX_PHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5450#define DCRX_PHY_MACRO_CNTL_RESERVED35__DCRX_PHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5451#define DCRX_PHY_MACRO_CNTL_RESERVED36__DCRX_PHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5452#define DCRX_PHY_MACRO_CNTL_RESERVED36__DCRX_PHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5453#define DCRX_PHY_MACRO_CNTL_RESERVED37__DCRX_PHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5454#define DCRX_PHY_MACRO_CNTL_RESERVED37__DCRX_PHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5455#define DCRX_PHY_MACRO_CNTL_RESERVED38__DCRX_PHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5456#define DCRX_PHY_MACRO_CNTL_RESERVED38__DCRX_PHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5457#define DCRX_PHY_MACRO_CNTL_RESERVED39__DCRX_PHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5458#define DCRX_PHY_MACRO_CNTL_RESERVED39__DCRX_PHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5459#define DCRX_PHY_MACRO_CNTL_RESERVED40__DCRX_PHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5460#define DCRX_PHY_MACRO_CNTL_RESERVED40__DCRX_PHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5461#define DCRX_PHY_MACRO_CNTL_RESERVED41__DCRX_PHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5462#define DCRX_PHY_MACRO_CNTL_RESERVED41__DCRX_PHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5463#define DCRX_PHY_MACRO_CNTL_RESERVED42__DCRX_PHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5464#define DCRX_PHY_MACRO_CNTL_RESERVED42__DCRX_PHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5465#define DCRX_PHY_MACRO_CNTL_RESERVED43__DCRX_PHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5466#define DCRX_PHY_MACRO_CNTL_RESERVED43__DCRX_PHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5467#define DCRX_PHY_MACRO_CNTL_RESERVED44__DCRX_PHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5468#define DCRX_PHY_MACRO_CNTL_RESERVED44__DCRX_PHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5469#define DCRX_PHY_MACRO_CNTL_RESERVED45__DCRX_PHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5470#define DCRX_PHY_MACRO_CNTL_RESERVED45__DCRX_PHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5471#define DCRX_PHY_MACRO_CNTL_RESERVED46__DCRX_PHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5472#define DCRX_PHY_MACRO_CNTL_RESERVED46__DCRX_PHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5473#define DCRX_PHY_MACRO_CNTL_RESERVED47__DCRX_PHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5474#define DCRX_PHY_MACRO_CNTL_RESERVED47__DCRX_PHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5475#define DCRX_PHY_MACRO_CNTL_RESERVED48__DCRX_PHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5476#define DCRX_PHY_MACRO_CNTL_RESERVED48__DCRX_PHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5477#define DCRX_PHY_MACRO_CNTL_RESERVED49__DCRX_PHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5478#define DCRX_PHY_MACRO_CNTL_RESERVED49__DCRX_PHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5479#define DCRX_PHY_MACRO_CNTL_RESERVED50__DCRX_PHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5480#define DCRX_PHY_MACRO_CNTL_RESERVED50__DCRX_PHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5481#define DCRX_PHY_MACRO_CNTL_RESERVED51__DCRX_PHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5482#define DCRX_PHY_MACRO_CNTL_RESERVED51__DCRX_PHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5483#define DCRX_PHY_MACRO_CNTL_RESERVED52__DCRX_PHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5484#define DCRX_PHY_MACRO_CNTL_RESERVED52__DCRX_PHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5485#define DCRX_PHY_MACRO_CNTL_RESERVED53__DCRX_PHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5486#define DCRX_PHY_MACRO_CNTL_RESERVED53__DCRX_PHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5487#define DCRX_PHY_MACRO_CNTL_RESERVED54__DCRX_PHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5488#define DCRX_PHY_MACRO_CNTL_RESERVED54__DCRX_PHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5489#define DCRX_PHY_MACRO_CNTL_RESERVED55__DCRX_PHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5490#define DCRX_PHY_MACRO_CNTL_RESERVED55__DCRX_PHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5491#define DCRX_PHY_MACRO_CNTL_RESERVED56__DCRX_PHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5492#define DCRX_PHY_MACRO_CNTL_RESERVED56__DCRX_PHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5493#define DCRX_PHY_MACRO_CNTL_RESERVED57__DCRX_PHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5494#define DCRX_PHY_MACRO_CNTL_RESERVED57__DCRX_PHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5495#define DCRX_PHY_MACRO_CNTL_RESERVED58__DCRX_PHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5496#define DCRX_PHY_MACRO_CNTL_RESERVED58__DCRX_PHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5497#define DCRX_PHY_MACRO_CNTL_RESERVED59__DCRX_PHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5498#define DCRX_PHY_MACRO_CNTL_RESERVED59__DCRX_PHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5499#define DCRX_PHY_MACRO_CNTL_RESERVED60__DCRX_PHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5500#define DCRX_PHY_MACRO_CNTL_RESERVED60__DCRX_PHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5501#define DCRX_PHY_MACRO_CNTL_RESERVED61__DCRX_PHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5502#define DCRX_PHY_MACRO_CNTL_RESERVED61__DCRX_PHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5503#define DCRX_PHY_MACRO_CNTL_RESERVED62__DCRX_PHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5504#define DCRX_PHY_MACRO_CNTL_RESERVED62__DCRX_PHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5505#define DCRX_PHY_MACRO_CNTL_RESERVED63__DCRX_PHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5506#define DCRX_PHY_MACRO_CNTL_RESERVED63__DCRX_PHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5507#define DCRX_PHY_MACRO_CNTL_RESERVED64__DCRX_PHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5508#define DCRX_PHY_MACRO_CNTL_RESERVED64__DCRX_PHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5509#define DCRX_PHY_MACRO_CNTL_RESERVED65__DCRX_PHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5510#define DCRX_PHY_MACRO_CNTL_RESERVED65__DCRX_PHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5511#define DCRX_PHY_MACRO_CNTL_RESERVED66__DCRX_PHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5512#define DCRX_PHY_MACRO_CNTL_RESERVED66__DCRX_PHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5513#define DCRX_PHY_MACRO_CNTL_RESERVED67__DCRX_PHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5514#define DCRX_PHY_MACRO_CNTL_RESERVED67__DCRX_PHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5515#define DCRX_PHY_MACRO_CNTL_RESERVED68__DCRX_PHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5516#define DCRX_PHY_MACRO_CNTL_RESERVED68__DCRX_PHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5517#define DCRX_PHY_MACRO_CNTL_RESERVED69__DCRX_PHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5518#define DCRX_PHY_MACRO_CNTL_RESERVED69__DCRX_PHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5519#define DCRX_PHY_MACRO_CNTL_RESERVED70__DCRX_PHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5520#define DCRX_PHY_MACRO_CNTL_RESERVED70__DCRX_PHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5521#define DCRX_PHY_MACRO_CNTL_RESERVED71__DCRX_PHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5522#define DCRX_PHY_MACRO_CNTL_RESERVED71__DCRX_PHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5523#define DCRX_PHY_MACRO_CNTL_RESERVED72__DCRX_PHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5524#define DCRX_PHY_MACRO_CNTL_RESERVED72__DCRX_PHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5525#define DCRX_PHY_MACRO_CNTL_RESERVED73__DCRX_PHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5526#define DCRX_PHY_MACRO_CNTL_RESERVED73__DCRX_PHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5527#define DCRX_PHY_MACRO_CNTL_RESERVED74__DCRX_PHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5528#define DCRX_PHY_MACRO_CNTL_RESERVED74__DCRX_PHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5529#define DCRX_PHY_MACRO_CNTL_RESERVED75__DCRX_PHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5530#define DCRX_PHY_MACRO_CNTL_RESERVED75__DCRX_PHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5531#define DCRX_PHY_MACRO_CNTL_RESERVED76__DCRX_PHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5532#define DCRX_PHY_MACRO_CNTL_RESERVED76__DCRX_PHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5533#define DCRX_PHY_MACRO_CNTL_RESERVED77__DCRX_PHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5534#define DCRX_PHY_MACRO_CNTL_RESERVED77__DCRX_PHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5535#define DCRX_PHY_MACRO_CNTL_RESERVED78__DCRX_PHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5536#define DCRX_PHY_MACRO_CNTL_RESERVED78__DCRX_PHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5537#define DCRX_PHY_MACRO_CNTL_RESERVED79__DCRX_PHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5538#define DCRX_PHY_MACRO_CNTL_RESERVED79__DCRX_PHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5539#define DCRX_PHY_MACRO_CNTL_RESERVED80__DCRX_PHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5540#define DCRX_PHY_MACRO_CNTL_RESERVED80__DCRX_PHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5541#define DCRX_PHY_MACRO_CNTL_RESERVED81__DCRX_PHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5542#define DCRX_PHY_MACRO_CNTL_RESERVED81__DCRX_PHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5543#define DCRX_PHY_MACRO_CNTL_RESERVED82__DCRX_PHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5544#define DCRX_PHY_MACRO_CNTL_RESERVED82__DCRX_PHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5545#define DCRX_PHY_MACRO_CNTL_RESERVED83__DCRX_PHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5546#define DCRX_PHY_MACRO_CNTL_RESERVED83__DCRX_PHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5547#define DCRX_PHY_MACRO_CNTL_RESERVED84__DCRX_PHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5548#define DCRX_PHY_MACRO_CNTL_RESERVED84__DCRX_PHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5549#define DCRX_PHY_MACRO_CNTL_RESERVED85__DCRX_PHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5550#define DCRX_PHY_MACRO_CNTL_RESERVED85__DCRX_PHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5551#define DCRX_PHY_MACRO_CNTL_RESERVED86__DCRX_PHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5552#define DCRX_PHY_MACRO_CNTL_RESERVED86__DCRX_PHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5553#define DCRX_PHY_MACRO_CNTL_RESERVED87__DCRX_PHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5554#define DCRX_PHY_MACRO_CNTL_RESERVED87__DCRX_PHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5555#define DCRX_PHY_MACRO_CNTL_RESERVED88__DCRX_PHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5556#define DCRX_PHY_MACRO_CNTL_RESERVED88__DCRX_PHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5557#define DCRX_PHY_MACRO_CNTL_RESERVED89__DCRX_PHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5558#define DCRX_PHY_MACRO_CNTL_RESERVED89__DCRX_PHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5559#define DCRX_PHY_MACRO_CNTL_RESERVED90__DCRX_PHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5560#define DCRX_PHY_MACRO_CNTL_RESERVED90__DCRX_PHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5561#define DCRX_PHY_MACRO_CNTL_RESERVED91__DCRX_PHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5562#define DCRX_PHY_MACRO_CNTL_RESERVED91__DCRX_PHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5563#define DCRX_PHY_MACRO_CNTL_RESERVED92__DCRX_PHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5564#define DCRX_PHY_MACRO_CNTL_RESERVED92__DCRX_PHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5565#define DCRX_PHY_MACRO_CNTL_RESERVED93__DCRX_PHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5566#define DCRX_PHY_MACRO_CNTL_RESERVED93__DCRX_PHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5567#define DCRX_PHY_MACRO_CNTL_RESERVED94__DCRX_PHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5568#define DCRX_PHY_MACRO_CNTL_RESERVED94__DCRX_PHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5569#define DCRX_PHY_MACRO_CNTL_RESERVED95__DCRX_PHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5570#define DCRX_PHY_MACRO_CNTL_RESERVED95__DCRX_PHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5571#define DCRX_PHY_MACRO_CNTL_RESERVED96__DCRX_PHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5572#define DCRX_PHY_MACRO_CNTL_RESERVED96__DCRX_PHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5573#define DCRX_PHY_MACRO_CNTL_RESERVED97__DCRX_PHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5574#define DCRX_PHY_MACRO_CNTL_RESERVED97__DCRX_PHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5575#define DCRX_PHY_MACRO_CNTL_RESERVED98__DCRX_PHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5576#define DCRX_PHY_MACRO_CNTL_RESERVED98__DCRX_PHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5577#define DCRX_PHY_MACRO_CNTL_RESERVED99__DCRX_PHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5578#define DCRX_PHY_MACRO_CNTL_RESERVED99__DCRX_PHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5579#define DCRX_PHY_MACRO_CNTL_RESERVED100__DCRX_PHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5580#define DCRX_PHY_MACRO_CNTL_RESERVED100__DCRX_PHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5581#define DCRX_PHY_MACRO_CNTL_RESERVED101__DCRX_PHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5582#define DCRX_PHY_MACRO_CNTL_RESERVED101__DCRX_PHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5583#define DCRX_PHY_MACRO_CNTL_RESERVED102__DCRX_PHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5584#define DCRX_PHY_MACRO_CNTL_RESERVED102__DCRX_PHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5585#define DCRX_PHY_MACRO_CNTL_RESERVED103__DCRX_PHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5586#define DCRX_PHY_MACRO_CNTL_RESERVED103__DCRX_PHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5587#define DCRX_PHY_MACRO_CNTL_RESERVED104__DCRX_PHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5588#define DCRX_PHY_MACRO_CNTL_RESERVED104__DCRX_PHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5589#define DCRX_PHY_MACRO_CNTL_RESERVED105__DCRX_PHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5590#define DCRX_PHY_MACRO_CNTL_RESERVED105__DCRX_PHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5591#define DCRX_PHY_MACRO_CNTL_RESERVED106__DCRX_PHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5592#define DCRX_PHY_MACRO_CNTL_RESERVED106__DCRX_PHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5593#define DCRX_PHY_MACRO_CNTL_RESERVED107__DCRX_PHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5594#define DCRX_PHY_MACRO_CNTL_RESERVED107__DCRX_PHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5595#define DCRX_PHY_MACRO_CNTL_RESERVED108__DCRX_PHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5596#define DCRX_PHY_MACRO_CNTL_RESERVED108__DCRX_PHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5597#define DCRX_PHY_MACRO_CNTL_RESERVED109__DCRX_PHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5598#define DCRX_PHY_MACRO_CNTL_RESERVED109__DCRX_PHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5599#define DCRX_PHY_MACRO_CNTL_RESERVED110__DCRX_PHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5600#define DCRX_PHY_MACRO_CNTL_RESERVED110__DCRX_PHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5601#define DCRX_PHY_MACRO_CNTL_RESERVED111__DCRX_PHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5602#define DCRX_PHY_MACRO_CNTL_RESERVED111__DCRX_PHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5603#define DCRX_PHY_MACRO_CNTL_RESERVED112__DCRX_PHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5604#define DCRX_PHY_MACRO_CNTL_RESERVED112__DCRX_PHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5605#define DCRX_PHY_MACRO_CNTL_RESERVED113__DCRX_PHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5606#define DCRX_PHY_MACRO_CNTL_RESERVED113__DCRX_PHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5607#define DCRX_PHY_MACRO_CNTL_RESERVED114__DCRX_PHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5608#define DCRX_PHY_MACRO_CNTL_RESERVED114__DCRX_PHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5609#define DCRX_PHY_MACRO_CNTL_RESERVED115__DCRX_PHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5610#define DCRX_PHY_MACRO_CNTL_RESERVED115__DCRX_PHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5611#define DCRX_PHY_MACRO_CNTL_RESERVED116__DCRX_PHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5612#define DCRX_PHY_MACRO_CNTL_RESERVED116__DCRX_PHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5613#define DCRX_PHY_MACRO_CNTL_RESERVED117__DCRX_PHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5614#define DCRX_PHY_MACRO_CNTL_RESERVED117__DCRX_PHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5615#define DCRX_PHY_MACRO_CNTL_RESERVED118__DCRX_PHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5616#define DCRX_PHY_MACRO_CNTL_RESERVED118__DCRX_PHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5617#define DCRX_PHY_MACRO_CNTL_RESERVED119__DCRX_PHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5618#define DCRX_PHY_MACRO_CNTL_RESERVED119__DCRX_PHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5619#define DCRX_PHY_MACRO_CNTL_RESERVED120__DCRX_PHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5620#define DCRX_PHY_MACRO_CNTL_RESERVED120__DCRX_PHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5621#define DCRX_PHY_MACRO_CNTL_RESERVED121__DCRX_PHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5622#define DCRX_PHY_MACRO_CNTL_RESERVED121__DCRX_PHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5623#define DCRX_PHY_MACRO_CNTL_RESERVED122__DCRX_PHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5624#define DCRX_PHY_MACRO_CNTL_RESERVED122__DCRX_PHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5625#define DCRX_PHY_MACRO_CNTL_RESERVED123__DCRX_PHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5626#define DCRX_PHY_MACRO_CNTL_RESERVED123__DCRX_PHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5627#define DCRX_PHY_MACRO_CNTL_RESERVED124__DCRX_PHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5628#define DCRX_PHY_MACRO_CNTL_RESERVED124__DCRX_PHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5629#define DCRX_PHY_MACRO_CNTL_RESERVED125__DCRX_PHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5630#define DCRX_PHY_MACRO_CNTL_RESERVED125__DCRX_PHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5631#define DCRX_PHY_MACRO_CNTL_RESERVED126__DCRX_PHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5632#define DCRX_PHY_MACRO_CNTL_RESERVED126__DCRX_PHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5633#define DCRX_PHY_MACRO_CNTL_RESERVED127__DCRX_PHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5634#define DCRX_PHY_MACRO_CNTL_RESERVED127__DCRX_PHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5635#define DCRX_PHY_MACRO_CNTL_RESERVED128__DCRX_PHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5636#define DCRX_PHY_MACRO_CNTL_RESERVED128__DCRX_PHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5637#define DCRX_PHY_MACRO_CNTL_RESERVED129__DCRX_PHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5638#define DCRX_PHY_MACRO_CNTL_RESERVED129__DCRX_PHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5639#define DCRX_PHY_MACRO_CNTL_RESERVED130__DCRX_PHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5640#define DCRX_PHY_MACRO_CNTL_RESERVED130__DCRX_PHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5641#define DCRX_PHY_MACRO_CNTL_RESERVED131__DCRX_PHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5642#define DCRX_PHY_MACRO_CNTL_RESERVED131__DCRX_PHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5643#define DCRX_PHY_MACRO_CNTL_RESERVED132__DCRX_PHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5644#define DCRX_PHY_MACRO_CNTL_RESERVED132__DCRX_PHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5645#define DCRX_PHY_MACRO_CNTL_RESERVED133__DCRX_PHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5646#define DCRX_PHY_MACRO_CNTL_RESERVED133__DCRX_PHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5647#define DCRX_PHY_MACRO_CNTL_RESERVED134__DCRX_PHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5648#define DCRX_PHY_MACRO_CNTL_RESERVED134__DCRX_PHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5649#define DCRX_PHY_MACRO_CNTL_RESERVED135__DCRX_PHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5650#define DCRX_PHY_MACRO_CNTL_RESERVED135__DCRX_PHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5651#define DCRX_PHY_MACRO_CNTL_RESERVED136__DCRX_PHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5652#define DCRX_PHY_MACRO_CNTL_RESERVED136__DCRX_PHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5653#define DCRX_PHY_MACRO_CNTL_RESERVED137__DCRX_PHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5654#define DCRX_PHY_MACRO_CNTL_RESERVED137__DCRX_PHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5655#define DCRX_PHY_MACRO_CNTL_RESERVED138__DCRX_PHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5656#define DCRX_PHY_MACRO_CNTL_RESERVED138__DCRX_PHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5657#define DCRX_PHY_MACRO_CNTL_RESERVED139__DCRX_PHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5658#define DCRX_PHY_MACRO_CNTL_RESERVED139__DCRX_PHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5659#define DCRX_PHY_MACRO_CNTL_RESERVED140__DCRX_PHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5660#define DCRX_PHY_MACRO_CNTL_RESERVED140__DCRX_PHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5661#define DCRX_PHY_MACRO_CNTL_RESERVED141__DCRX_PHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5662#define DCRX_PHY_MACRO_CNTL_RESERVED141__DCRX_PHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5663#define DCRX_PHY_MACRO_CNTL_RESERVED142__DCRX_PHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5664#define DCRX_PHY_MACRO_CNTL_RESERVED142__DCRX_PHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5665#define DCRX_PHY_MACRO_CNTL_RESERVED143__DCRX_PHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5666#define DCRX_PHY_MACRO_CNTL_RESERVED143__DCRX_PHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5667#define DCRX_PHY_MACRO_CNTL_RESERVED144__DCRX_PHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5668#define DCRX_PHY_MACRO_CNTL_RESERVED144__DCRX_PHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5669#define DCRX_PHY_MACRO_CNTL_RESERVED145__DCRX_PHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5670#define DCRX_PHY_MACRO_CNTL_RESERVED145__DCRX_PHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5671#define DCRX_PHY_MACRO_CNTL_RESERVED146__DCRX_PHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5672#define DCRX_PHY_MACRO_CNTL_RESERVED146__DCRX_PHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5673#define DCRX_PHY_MACRO_CNTL_RESERVED147__DCRX_PHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5674#define DCRX_PHY_MACRO_CNTL_RESERVED147__DCRX_PHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5675#define DCRX_PHY_MACRO_CNTL_RESERVED148__DCRX_PHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5676#define DCRX_PHY_MACRO_CNTL_RESERVED148__DCRX_PHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5677#define DCRX_PHY_MACRO_CNTL_RESERVED149__DCRX_PHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5678#define DCRX_PHY_MACRO_CNTL_RESERVED149__DCRX_PHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5679#define DCRX_PHY_MACRO_CNTL_RESERVED150__DCRX_PHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5680#define DCRX_PHY_MACRO_CNTL_RESERVED150__DCRX_PHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5681#define DCRX_PHY_MACRO_CNTL_RESERVED151__DCRX_PHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5682#define DCRX_PHY_MACRO_CNTL_RESERVED151__DCRX_PHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5683#define DCRX_PHY_MACRO_CNTL_RESERVED152__DCRX_PHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5684#define DCRX_PHY_MACRO_CNTL_RESERVED152__DCRX_PHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5685#define DCRX_PHY_MACRO_CNTL_RESERVED153__DCRX_PHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5686#define DCRX_PHY_MACRO_CNTL_RESERVED153__DCRX_PHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5687#define DCRX_PHY_MACRO_CNTL_RESERVED154__DCRX_PHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5688#define DCRX_PHY_MACRO_CNTL_RESERVED154__DCRX_PHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5689#define DCRX_PHY_MACRO_CNTL_RESERVED155__DCRX_PHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5690#define DCRX_PHY_MACRO_CNTL_RESERVED155__DCRX_PHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5691#define DCRX_PHY_MACRO_CNTL_RESERVED156__DCRX_PHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5692#define DCRX_PHY_MACRO_CNTL_RESERVED156__DCRX_PHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5693#define DCRX_PHY_MACRO_CNTL_RESERVED157__DCRX_PHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5694#define DCRX_PHY_MACRO_CNTL_RESERVED157__DCRX_PHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5695#define DCRX_PHY_MACRO_CNTL_RESERVED158__DCRX_PHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5696#define DCRX_PHY_MACRO_CNTL_RESERVED158__DCRX_PHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5697#define DCRX_PHY_MACRO_CNTL_RESERVED159__DCRX_PHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5698#define DCRX_PHY_MACRO_CNTL_RESERVED159__DCRX_PHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5699#define DCRX_PHY_MACRO_CNTL_RESERVED160__DCRX_PHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5700#define DCRX_PHY_MACRO_CNTL_RESERVED160__DCRX_PHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5701#define DCRX_PHY_MACRO_CNTL_RESERVED161__DCRX_PHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5702#define DCRX_PHY_MACRO_CNTL_RESERVED161__DCRX_PHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5703#define DCRX_PHY_MACRO_CNTL_RESERVED162__DCRX_PHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5704#define DCRX_PHY_MACRO_CNTL_RESERVED162__DCRX_PHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5705#define DCRX_PHY_MACRO_CNTL_RESERVED163__DCRX_PHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5706#define DCRX_PHY_MACRO_CNTL_RESERVED163__DCRX_PHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5707#define DCRX_PHY_MACRO_CNTL_RESERVED164__DCRX_PHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5708#define DCRX_PHY_MACRO_CNTL_RESERVED164__DCRX_PHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5709#define DCRX_PHY_MACRO_CNTL_RESERVED165__DCRX_PHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5710#define DCRX_PHY_MACRO_CNTL_RESERVED165__DCRX_PHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5711#define DCRX_PHY_MACRO_CNTL_RESERVED166__DCRX_PHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5712#define DCRX_PHY_MACRO_CNTL_RESERVED166__DCRX_PHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5713#define DCRX_PHY_MACRO_CNTL_RESERVED167__DCRX_PHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5714#define DCRX_PHY_MACRO_CNTL_RESERVED167__DCRX_PHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5715#define DCRX_PHY_MACRO_CNTL_RESERVED168__DCRX_PHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5716#define DCRX_PHY_MACRO_CNTL_RESERVED168__DCRX_PHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5717#define DCRX_PHY_MACRO_CNTL_RESERVED169__DCRX_PHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5718#define DCRX_PHY_MACRO_CNTL_RESERVED169__DCRX_PHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5719#define DCRX_PHY_MACRO_CNTL_RESERVED170__DCRX_PHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5720#define DCRX_PHY_MACRO_CNTL_RESERVED170__DCRX_PHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5721#define DCRX_PHY_MACRO_CNTL_RESERVED171__DCRX_PHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5722#define DCRX_PHY_MACRO_CNTL_RESERVED171__DCRX_PHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5723#define DCRX_PHY_MACRO_CNTL_RESERVED172__DCRX_PHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5724#define DCRX_PHY_MACRO_CNTL_RESERVED172__DCRX_PHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5725#define DCRX_PHY_MACRO_CNTL_RESERVED173__DCRX_PHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5726#define DCRX_PHY_MACRO_CNTL_RESERVED173__DCRX_PHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5727#define DCRX_PHY_MACRO_CNTL_RESERVED174__DCRX_PHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5728#define DCRX_PHY_MACRO_CNTL_RESERVED174__DCRX_PHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5729#define DCRX_PHY_MACRO_CNTL_RESERVED175__DCRX_PHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5730#define DCRX_PHY_MACRO_CNTL_RESERVED175__DCRX_PHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5731#define DCRX_PHY_MACRO_CNTL_RESERVED176__DCRX_PHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5732#define DCRX_PHY_MACRO_CNTL_RESERVED176__DCRX_PHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5733#define DCRX_PHY_MACRO_CNTL_RESERVED177__DCRX_PHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5734#define DCRX_PHY_MACRO_CNTL_RESERVED177__DCRX_PHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5735#define DCRX_PHY_MACRO_CNTL_RESERVED178__DCRX_PHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5736#define DCRX_PHY_MACRO_CNTL_RESERVED178__DCRX_PHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5737#define DCRX_PHY_MACRO_CNTL_RESERVED179__DCRX_PHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5738#define DCRX_PHY_MACRO_CNTL_RESERVED179__DCRX_PHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5739#define DCRX_PHY_MACRO_CNTL_RESERVED180__DCRX_PHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5740#define DCRX_PHY_MACRO_CNTL_RESERVED180__DCRX_PHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5741#define DCRX_PHY_MACRO_CNTL_RESERVED181__DCRX_PHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5742#define DCRX_PHY_MACRO_CNTL_RESERVED181__DCRX_PHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5743#define DCRX_PHY_MACRO_CNTL_RESERVED182__DCRX_PHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5744#define DCRX_PHY_MACRO_CNTL_RESERVED182__DCRX_PHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5745#define DCRX_PHY_MACRO_CNTL_RESERVED183__DCRX_PHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5746#define DCRX_PHY_MACRO_CNTL_RESERVED183__DCRX_PHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5747#define DCRX_PHY_MACRO_CNTL_RESERVED184__DCRX_PHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5748#define DCRX_PHY_MACRO_CNTL_RESERVED184__DCRX_PHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5749#define DCRX_PHY_MACRO_CNTL_RESERVED185__DCRX_PHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5750#define DCRX_PHY_MACRO_CNTL_RESERVED185__DCRX_PHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5751#define DCRX_PHY_MACRO_CNTL_RESERVED186__DCRX_PHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5752#define DCRX_PHY_MACRO_CNTL_RESERVED186__DCRX_PHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5753#define DCRX_PHY_MACRO_CNTL_RESERVED187__DCRX_PHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5754#define DCRX_PHY_MACRO_CNTL_RESERVED187__DCRX_PHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5755#define DCRX_PHY_MACRO_CNTL_RESERVED188__DCRX_PHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5756#define DCRX_PHY_MACRO_CNTL_RESERVED188__DCRX_PHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5757#define DCRX_PHY_MACRO_CNTL_RESERVED189__DCRX_PHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5758#define DCRX_PHY_MACRO_CNTL_RESERVED189__DCRX_PHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5759#define DCRX_PHY_MACRO_CNTL_RESERVED190__DCRX_PHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5760#define DCRX_PHY_MACRO_CNTL_RESERVED190__DCRX_PHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5761#define DCRX_PHY_MACRO_CNTL_RESERVED191__DCRX_PHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5762#define DCRX_PHY_MACRO_CNTL_RESERVED191__DCRX_PHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5763#define DCRX_PHY_MACRO_CNTL_RESERVED192__DCRX_PHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5764#define DCRX_PHY_MACRO_CNTL_RESERVED192__DCRX_PHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5765#define DCRX_PHY_MACRO_CNTL_RESERVED193__DCRX_PHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5766#define DCRX_PHY_MACRO_CNTL_RESERVED193__DCRX_PHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5767#define DCRX_PHY_MACRO_CNTL_RESERVED194__DCRX_PHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5768#define DCRX_PHY_MACRO_CNTL_RESERVED194__DCRX_PHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5769#define DCRX_PHY_MACRO_CNTL_RESERVED195__DCRX_PHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5770#define DCRX_PHY_MACRO_CNTL_RESERVED195__DCRX_PHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5771#define DCRX_PHY_MACRO_CNTL_RESERVED196__DCRX_PHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5772#define DCRX_PHY_MACRO_CNTL_RESERVED196__DCRX_PHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5773#define DCRX_PHY_MACRO_CNTL_RESERVED197__DCRX_PHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5774#define DCRX_PHY_MACRO_CNTL_RESERVED197__DCRX_PHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5775#define DCRX_PHY_MACRO_CNTL_RESERVED198__DCRX_PHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5776#define DCRX_PHY_MACRO_CNTL_RESERVED198__DCRX_PHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5777#define DCRX_PHY_MACRO_CNTL_RESERVED199__DCRX_PHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5778#define DCRX_PHY_MACRO_CNTL_RESERVED199__DCRX_PHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5779#define DCRX_PHY_MACRO_CNTL_RESERVED200__DCRX_PHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5780#define DCRX_PHY_MACRO_CNTL_RESERVED200__DCRX_PHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5781#define DCRX_PHY_MACRO_CNTL_RESERVED201__DCRX_PHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5782#define DCRX_PHY_MACRO_CNTL_RESERVED201__DCRX_PHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5783#define DCRX_PHY_MACRO_CNTL_RESERVED202__DCRX_PHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5784#define DCRX_PHY_MACRO_CNTL_RESERVED202__DCRX_PHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5785#define DCRX_PHY_MACRO_CNTL_RESERVED203__DCRX_PHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5786#define DCRX_PHY_MACRO_CNTL_RESERVED203__DCRX_PHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5787#define DCRX_PHY_MACRO_CNTL_RESERVED204__DCRX_PHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5788#define DCRX_PHY_MACRO_CNTL_RESERVED204__DCRX_PHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5789#define DCRX_PHY_MACRO_CNTL_RESERVED205__DCRX_PHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5790#define DCRX_PHY_MACRO_CNTL_RESERVED205__DCRX_PHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5791#define DCRX_PHY_MACRO_CNTL_RESERVED206__DCRX_PHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5792#define DCRX_PHY_MACRO_CNTL_RESERVED206__DCRX_PHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5793#define DCRX_PHY_MACRO_CNTL_RESERVED207__DCRX_PHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5794#define DCRX_PHY_MACRO_CNTL_RESERVED207__DCRX_PHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5795#define DCRX_PHY_MACRO_CNTL_RESERVED208__DCRX_PHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5796#define DCRX_PHY_MACRO_CNTL_RESERVED208__DCRX_PHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5797#define DCRX_PHY_MACRO_CNTL_RESERVED209__DCRX_PHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5798#define DCRX_PHY_MACRO_CNTL_RESERVED209__DCRX_PHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5799#define DCRX_PHY_MACRO_CNTL_RESERVED210__DCRX_PHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5800#define DCRX_PHY_MACRO_CNTL_RESERVED210__DCRX_PHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5801#define DCRX_PHY_MACRO_CNTL_RESERVED211__DCRX_PHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5802#define DCRX_PHY_MACRO_CNTL_RESERVED211__DCRX_PHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5803#define DCRX_PHY_MACRO_CNTL_RESERVED212__DCRX_PHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5804#define DCRX_PHY_MACRO_CNTL_RESERVED212__DCRX_PHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5805#define DCRX_PHY_MACRO_CNTL_RESERVED213__DCRX_PHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5806#define DCRX_PHY_MACRO_CNTL_RESERVED213__DCRX_PHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5807#define DCRX_PHY_MACRO_CNTL_RESERVED214__DCRX_PHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5808#define DCRX_PHY_MACRO_CNTL_RESERVED214__DCRX_PHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5809#define DCRX_PHY_MACRO_CNTL_RESERVED215__DCRX_PHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5810#define DCRX_PHY_MACRO_CNTL_RESERVED215__DCRX_PHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5811#define DCRX_PHY_MACRO_CNTL_RESERVED216__DCRX_PHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5812#define DCRX_PHY_MACRO_CNTL_RESERVED216__DCRX_PHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5813#define DCRX_PHY_MACRO_CNTL_RESERVED217__DCRX_PHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5814#define DCRX_PHY_MACRO_CNTL_RESERVED217__DCRX_PHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5815#define DCRX_PHY_MACRO_CNTL_RESERVED218__DCRX_PHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5816#define DCRX_PHY_MACRO_CNTL_RESERVED218__DCRX_PHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5817#define DCRX_PHY_MACRO_CNTL_RESERVED219__DCRX_PHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5818#define DCRX_PHY_MACRO_CNTL_RESERVED219__DCRX_PHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5819#define DCRX_PHY_MACRO_CNTL_RESERVED220__DCRX_PHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5820#define DCRX_PHY_MACRO_CNTL_RESERVED220__DCRX_PHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5821#define DCRX_PHY_MACRO_CNTL_RESERVED221__DCRX_PHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5822#define DCRX_PHY_MACRO_CNTL_RESERVED221__DCRX_PHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5823#define DCRX_PHY_MACRO_CNTL_RESERVED222__DCRX_PHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5824#define DCRX_PHY_MACRO_CNTL_RESERVED222__DCRX_PHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5825#define DCRX_PHY_MACRO_CNTL_RESERVED223__DCRX_PHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5826#define DCRX_PHY_MACRO_CNTL_RESERVED223__DCRX_PHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5827#define DCRX_PHY_MACRO_CNTL_RESERVED224__DCRX_PHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5828#define DCRX_PHY_MACRO_CNTL_RESERVED224__DCRX_PHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5829#define DCRX_PHY_MACRO_CNTL_RESERVED225__DCRX_PHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5830#define DCRX_PHY_MACRO_CNTL_RESERVED225__DCRX_PHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5831#define DCRX_PHY_MACRO_CNTL_RESERVED226__DCRX_PHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5832#define DCRX_PHY_MACRO_CNTL_RESERVED226__DCRX_PHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5833#define DCRX_PHY_MACRO_CNTL_RESERVED227__DCRX_PHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5834#define DCRX_PHY_MACRO_CNTL_RESERVED227__DCRX_PHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5835#define DCRX_PHY_MACRO_CNTL_RESERVED228__DCRX_PHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5836#define DCRX_PHY_MACRO_CNTL_RESERVED228__DCRX_PHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5837#define DCRX_PHY_MACRO_CNTL_RESERVED229__DCRX_PHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5838#define DCRX_PHY_MACRO_CNTL_RESERVED229__DCRX_PHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5839#define DCRX_PHY_MACRO_CNTL_RESERVED230__DCRX_PHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5840#define DCRX_PHY_MACRO_CNTL_RESERVED230__DCRX_PHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5841#define DCRX_PHY_MACRO_CNTL_RESERVED231__DCRX_PHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5842#define DCRX_PHY_MACRO_CNTL_RESERVED231__DCRX_PHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5843#define DCRX_PHY_MACRO_CNTL_RESERVED232__DCRX_PHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5844#define DCRX_PHY_MACRO_CNTL_RESERVED232__DCRX_PHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5845#define DCRX_PHY_MACRO_CNTL_RESERVED233__DCRX_PHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5846#define DCRX_PHY_MACRO_CNTL_RESERVED233__DCRX_PHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5847#define DCRX_PHY_MACRO_CNTL_RESERVED234__DCRX_PHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5848#define DCRX_PHY_MACRO_CNTL_RESERVED234__DCRX_PHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5849#define DCRX_PHY_MACRO_CNTL_RESERVED235__DCRX_PHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5850#define DCRX_PHY_MACRO_CNTL_RESERVED235__DCRX_PHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5851#define DCRX_PHY_MACRO_CNTL_RESERVED236__DCRX_PHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5852#define DCRX_PHY_MACRO_CNTL_RESERVED236__DCRX_PHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5853#define DCRX_PHY_MACRO_CNTL_RESERVED237__DCRX_PHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5854#define DCRX_PHY_MACRO_CNTL_RESERVED237__DCRX_PHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5855#define DCRX_PHY_MACRO_CNTL_RESERVED238__DCRX_PHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5856#define DCRX_PHY_MACRO_CNTL_RESERVED238__DCRX_PHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5857#define DCRX_PHY_MACRO_CNTL_RESERVED239__DCRX_PHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5858#define DCRX_PHY_MACRO_CNTL_RESERVED239__DCRX_PHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5859#define DCRX_PHY_MACRO_CNTL_RESERVED240__DCRX_PHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5860#define DCRX_PHY_MACRO_CNTL_RESERVED240__DCRX_PHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5861#define DCRX_PHY_MACRO_CNTL_RESERVED241__DCRX_PHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5862#define DCRX_PHY_MACRO_CNTL_RESERVED241__DCRX_PHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5863#define DCRX_PHY_MACRO_CNTL_RESERVED242__DCRX_PHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5864#define DCRX_PHY_MACRO_CNTL_RESERVED242__DCRX_PHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5865#define DCRX_PHY_MACRO_CNTL_RESERVED243__DCRX_PHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5866#define DCRX_PHY_MACRO_CNTL_RESERVED243__DCRX_PHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5867#define DCRX_PHY_MACRO_CNTL_RESERVED244__DCRX_PHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5868#define DCRX_PHY_MACRO_CNTL_RESERVED244__DCRX_PHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5869#define DCRX_PHY_MACRO_CNTL_RESERVED245__DCRX_PHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5870#define DCRX_PHY_MACRO_CNTL_RESERVED245__DCRX_PHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5871#define DCRX_PHY_MACRO_CNTL_RESERVED246__DCRX_PHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5872#define DCRX_PHY_MACRO_CNTL_RESERVED246__DCRX_PHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5873#define DCRX_PHY_MACRO_CNTL_RESERVED247__DCRX_PHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5874#define DCRX_PHY_MACRO_CNTL_RESERVED247__DCRX_PHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5875#define DCRX_PHY_MACRO_CNTL_RESERVED248__DCRX_PHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5876#define DCRX_PHY_MACRO_CNTL_RESERVED248__DCRX_PHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5877#define DCRX_PHY_MACRO_CNTL_RESERVED249__DCRX_PHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5878#define DCRX_PHY_MACRO_CNTL_RESERVED249__DCRX_PHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5879#define DCRX_PHY_MACRO_CNTL_RESERVED250__DCRX_PHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5880#define DCRX_PHY_MACRO_CNTL_RESERVED250__DCRX_PHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5881#define DCRX_PHY_MACRO_CNTL_RESERVED251__DCRX_PHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5882#define DCRX_PHY_MACRO_CNTL_RESERVED251__DCRX_PHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5883#define DCRX_PHY_MACRO_CNTL_RESERVED252__DCRX_PHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5884#define DCRX_PHY_MACRO_CNTL_RESERVED252__DCRX_PHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5885#define DCRX_PHY_MACRO_CNTL_RESERVED253__DCRX_PHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5886#define DCRX_PHY_MACRO_CNTL_RESERVED253__DCRX_PHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5887#define DCRX_PHY_MACRO_CNTL_RESERVED254__DCRX_PHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5888#define DCRX_PHY_MACRO_CNTL_RESERVED254__DCRX_PHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5889#define DCRX_PHY_MACRO_CNTL_RESERVED255__DCRX_PHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5890#define DCRX_PHY_MACRO_CNTL_RESERVED255__DCRX_PHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5891#define DCRX_PHY_MACRO_CNTL_RESERVED256__DCRX_PHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5892#define DCRX_PHY_MACRO_CNTL_RESERVED256__DCRX_PHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5893#define DCRX_PHY_MACRO_CNTL_RESERVED257__DCRX_PHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5894#define DCRX_PHY_MACRO_CNTL_RESERVED257__DCRX_PHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5895#define DCRX_PHY_MACRO_CNTL_RESERVED258__DCRX_PHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5896#define DCRX_PHY_MACRO_CNTL_RESERVED258__DCRX_PHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5897#define DCRX_PHY_MACRO_CNTL_RESERVED259__DCRX_PHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5898#define DCRX_PHY_MACRO_CNTL_RESERVED259__DCRX_PHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5899#define DCRX_PHY_MACRO_CNTL_RESERVED260__DCRX_PHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5900#define DCRX_PHY_MACRO_CNTL_RESERVED260__DCRX_PHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5901#define DCRX_PHY_MACRO_CNTL_RESERVED261__DCRX_PHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5902#define DCRX_PHY_MACRO_CNTL_RESERVED261__DCRX_PHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5903#define DCRX_PHY_MACRO_CNTL_RESERVED262__DCRX_PHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5904#define DCRX_PHY_MACRO_CNTL_RESERVED262__DCRX_PHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5905#define DCRX_PHY_MACRO_CNTL_RESERVED263__DCRX_PHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5906#define DCRX_PHY_MACRO_CNTL_RESERVED263__DCRX_PHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5907#define DCRX_PHY_MACRO_CNTL_RESERVED264__DCRX_PHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5908#define DCRX_PHY_MACRO_CNTL_RESERVED264__DCRX_PHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5909#define DCRX_PHY_MACRO_CNTL_RESERVED265__DCRX_PHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5910#define DCRX_PHY_MACRO_CNTL_RESERVED265__DCRX_PHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5911#define DCRX_PHY_MACRO_CNTL_RESERVED266__DCRX_PHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5912#define DCRX_PHY_MACRO_CNTL_RESERVED266__DCRX_PHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5913#define DCRX_PHY_MACRO_CNTL_RESERVED267__DCRX_PHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5914#define DCRX_PHY_MACRO_CNTL_RESERVED267__DCRX_PHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5915#define DCRX_PHY_MACRO_CNTL_RESERVED268__DCRX_PHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5916#define DCRX_PHY_MACRO_CNTL_RESERVED268__DCRX_PHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5917#define DCRX_PHY_MACRO_CNTL_RESERVED269__DCRX_PHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5918#define DCRX_PHY_MACRO_CNTL_RESERVED269__DCRX_PHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5919#define DCRX_PHY_MACRO_CNTL_RESERVED270__DCRX_PHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5920#define DCRX_PHY_MACRO_CNTL_RESERVED270__DCRX_PHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5921#define DCRX_PHY_MACRO_CNTL_RESERVED271__DCRX_PHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5922#define DCRX_PHY_MACRO_CNTL_RESERVED271__DCRX_PHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5923#define DCRX_PHY_MACRO_CNTL_RESERVED272__DCRX_PHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5924#define DCRX_PHY_MACRO_CNTL_RESERVED272__DCRX_PHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5925#define DCRX_PHY_MACRO_CNTL_RESERVED273__DCRX_PHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5926#define DCRX_PHY_MACRO_CNTL_RESERVED273__DCRX_PHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5927#define DCRX_PHY_MACRO_CNTL_RESERVED274__DCRX_PHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5928#define DCRX_PHY_MACRO_CNTL_RESERVED274__DCRX_PHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5929#define DCRX_PHY_MACRO_CNTL_RESERVED275__DCRX_PHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5930#define DCRX_PHY_MACRO_CNTL_RESERVED275__DCRX_PHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5931#define DCRX_PHY_MACRO_CNTL_RESERVED276__DCRX_PHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5932#define DCRX_PHY_MACRO_CNTL_RESERVED276__DCRX_PHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5933#define DCRX_PHY_MACRO_CNTL_RESERVED277__DCRX_PHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5934#define DCRX_PHY_MACRO_CNTL_RESERVED277__DCRX_PHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5935#define DCRX_PHY_MACRO_CNTL_RESERVED278__DCRX_PHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5936#define DCRX_PHY_MACRO_CNTL_RESERVED278__DCRX_PHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5937#define DCRX_PHY_MACRO_CNTL_RESERVED279__DCRX_PHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5938#define DCRX_PHY_MACRO_CNTL_RESERVED279__DCRX_PHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5939#define DCRX_PHY_MACRO_CNTL_RESERVED280__DCRX_PHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5940#define DCRX_PHY_MACRO_CNTL_RESERVED280__DCRX_PHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5941#define DCRX_PHY_MACRO_CNTL_RESERVED281__DCRX_PHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5942#define DCRX_PHY_MACRO_CNTL_RESERVED281__DCRX_PHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5943#define DCRX_PHY_MACRO_CNTL_RESERVED282__DCRX_PHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5944#define DCRX_PHY_MACRO_CNTL_RESERVED282__DCRX_PHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5945#define DCRX_PHY_MACRO_CNTL_RESERVED283__DCRX_PHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5946#define DCRX_PHY_MACRO_CNTL_RESERVED283__DCRX_PHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5947#define DCRX_PHY_MACRO_CNTL_RESERVED284__DCRX_PHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5948#define DCRX_PHY_MACRO_CNTL_RESERVED284__DCRX_PHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5949#define DCRX_PHY_MACRO_CNTL_RESERVED285__DCRX_PHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5950#define DCRX_PHY_MACRO_CNTL_RESERVED285__DCRX_PHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5951#define DCRX_PHY_MACRO_CNTL_RESERVED286__DCRX_PHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5952#define DCRX_PHY_MACRO_CNTL_RESERVED286__DCRX_PHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5953#define DCRX_PHY_MACRO_CNTL_RESERVED287__DCRX_PHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5954#define DCRX_PHY_MACRO_CNTL_RESERVED287__DCRX_PHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5955#define DCRX_PHY_MACRO_CNTL_RESERVED288__DCRX_PHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5956#define DCRX_PHY_MACRO_CNTL_RESERVED288__DCRX_PHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5957#define DCRX_PHY_MACRO_CNTL_RESERVED289__DCRX_PHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5958#define DCRX_PHY_MACRO_CNTL_RESERVED289__DCRX_PHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5959#define DCRX_PHY_MACRO_CNTL_RESERVED290__DCRX_PHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5960#define DCRX_PHY_MACRO_CNTL_RESERVED290__DCRX_PHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5961#define DCRX_PHY_MACRO_CNTL_RESERVED291__DCRX_PHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5962#define DCRX_PHY_MACRO_CNTL_RESERVED291__DCRX_PHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5963#define DCRX_PHY_MACRO_CNTL_RESERVED292__DCRX_PHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5964#define DCRX_PHY_MACRO_CNTL_RESERVED292__DCRX_PHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5965#define DCRX_PHY_MACRO_CNTL_RESERVED293__DCRX_PHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5966#define DCRX_PHY_MACRO_CNTL_RESERVED293__DCRX_PHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5967#define DCRX_PHY_MACRO_CNTL_RESERVED294__DCRX_PHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5968#define DCRX_PHY_MACRO_CNTL_RESERVED294__DCRX_PHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5969#define DCRX_PHY_MACRO_CNTL_RESERVED295__DCRX_PHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5970#define DCRX_PHY_MACRO_CNTL_RESERVED295__DCRX_PHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5971#define DCRX_PHY_MACRO_CNTL_RESERVED296__DCRX_PHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5972#define DCRX_PHY_MACRO_CNTL_RESERVED296__DCRX_PHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5973#define DCRX_PHY_MACRO_CNTL_RESERVED297__DCRX_PHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5974#define DCRX_PHY_MACRO_CNTL_RESERVED297__DCRX_PHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5975#define DCRX_PHY_MACRO_CNTL_RESERVED298__DCRX_PHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5976#define DCRX_PHY_MACRO_CNTL_RESERVED298__DCRX_PHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5977#define DCRX_PHY_MACRO_CNTL_RESERVED299__DCRX_PHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5978#define DCRX_PHY_MACRO_CNTL_RESERVED299__DCRX_PHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5979#define DCRX_PHY_MACRO_CNTL_RESERVED300__DCRX_PHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5980#define DCRX_PHY_MACRO_CNTL_RESERVED300__DCRX_PHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5981#define DCRX_PHY_MACRO_CNTL_RESERVED301__DCRX_PHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5982#define DCRX_PHY_MACRO_CNTL_RESERVED301__DCRX_PHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5983#define DCRX_PHY_MACRO_CNTL_RESERVED302__DCRX_PHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5984#define DCRX_PHY_MACRO_CNTL_RESERVED302__DCRX_PHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5985#define DCRX_PHY_MACRO_CNTL_RESERVED303__DCRX_PHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5986#define DCRX_PHY_MACRO_CNTL_RESERVED303__DCRX_PHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5987#define DCRX_PHY_MACRO_CNTL_RESERVED304__DCRX_PHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5988#define DCRX_PHY_MACRO_CNTL_RESERVED304__DCRX_PHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5989#define DCRX_PHY_MACRO_CNTL_RESERVED305__DCRX_PHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5990#define DCRX_PHY_MACRO_CNTL_RESERVED305__DCRX_PHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5991#define DCRX_PHY_MACRO_CNTL_RESERVED306__DCRX_PHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5992#define DCRX_PHY_MACRO_CNTL_RESERVED306__DCRX_PHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5993#define DCRX_PHY_MACRO_CNTL_RESERVED307__DCRX_PHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5994#define DCRX_PHY_MACRO_CNTL_RESERVED307__DCRX_PHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5995#define DCRX_PHY_MACRO_CNTL_RESERVED308__DCRX_PHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5996#define DCRX_PHY_MACRO_CNTL_RESERVED308__DCRX_PHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5997#define DCRX_PHY_MACRO_CNTL_RESERVED309__DCRX_PHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
5998#define DCRX_PHY_MACRO_CNTL_RESERVED309__DCRX_PHY_MACRO_CNTL_RESERVED__SHIFT 0x0
5999#define DCRX_PHY_MACRO_CNTL_RESERVED310__DCRX_PHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
6000#define DCRX_PHY_MACRO_CNTL_RESERVED310__DCRX_PHY_MACRO_CNTL_RESERVED__SHIFT 0x0
6001#define DCRX_PHY_MACRO_CNTL_RESERVED311__DCRX_PHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
6002#define DCRX_PHY_MACRO_CNTL_RESERVED311__DCRX_PHY_MACRO_CNTL_RESERVED__SHIFT 0x0
6003#define DCRX_PHY_MACRO_CNTL_RESERVED312__DCRX_PHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
6004#define DCRX_PHY_MACRO_CNTL_RESERVED312__DCRX_PHY_MACRO_CNTL_RESERVED__SHIFT 0x0
6005#define DCRX_PHY_MACRO_CNTL_RESERVED313__DCRX_PHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
6006#define DCRX_PHY_MACRO_CNTL_RESERVED313__DCRX_PHY_MACRO_CNTL_RESERVED__SHIFT 0x0
6007#define DCRX_PHY_MACRO_CNTL_RESERVED314__DCRX_PHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
6008#define DCRX_PHY_MACRO_CNTL_RESERVED314__DCRX_PHY_MACRO_CNTL_RESERVED__SHIFT 0x0
6009#define DCRX_PHY_MACRO_CNTL_RESERVED315__DCRX_PHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
6010#define DCRX_PHY_MACRO_CNTL_RESERVED315__DCRX_PHY_MACRO_CNTL_RESERVED__SHIFT 0x0
6011#define DCRX_PHY_MACRO_CNTL_RESERVED316__DCRX_PHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
6012#define DCRX_PHY_MACRO_CNTL_RESERVED316__DCRX_PHY_MACRO_CNTL_RESERVED__SHIFT 0x0
6013#define DCRX_PHY_MACRO_CNTL_RESERVED317__DCRX_PHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
6014#define DCRX_PHY_MACRO_CNTL_RESERVED317__DCRX_PHY_MACRO_CNTL_RESERVED__SHIFT 0x0
6015#define DCRX_PHY_MACRO_CNTL_RESERVED318__DCRX_PHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
6016#define DCRX_PHY_MACRO_CNTL_RESERVED318__DCRX_PHY_MACRO_CNTL_RESERVED__SHIFT 0x0
6017#define DCRX_PHY_MACRO_CNTL_RESERVED319__DCRX_PHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
6018#define DCRX_PHY_MACRO_CNTL_RESERVED319__DCRX_PHY_MACRO_CNTL_RESERVED__SHIFT 0x0
6019#define DCRX_PHY_MACRO_CNTL_RESERVED320__DCRX_PHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
6020#define DCRX_PHY_MACRO_CNTL_RESERVED320__DCRX_PHY_MACRO_CNTL_RESERVED__SHIFT 0x0
6021#define DCRX_PHY_MACRO_CNTL_RESERVED321__DCRX_PHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
6022#define DCRX_PHY_MACRO_CNTL_RESERVED321__DCRX_PHY_MACRO_CNTL_RESERVED__SHIFT 0x0
6023#define DCRX_PHY_MACRO_CNTL_RESERVED322__DCRX_PHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
6024#define DCRX_PHY_MACRO_CNTL_RESERVED322__DCRX_PHY_MACRO_CNTL_RESERVED__SHIFT 0x0
6025#define DCRX_PHY_MACRO_CNTL_RESERVED323__DCRX_PHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
6026#define DCRX_PHY_MACRO_CNTL_RESERVED323__DCRX_PHY_MACRO_CNTL_RESERVED__SHIFT 0x0
6027#define DCRX_PHY_MACRO_CNTL_RESERVED324__DCRX_PHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
6028#define DCRX_PHY_MACRO_CNTL_RESERVED324__DCRX_PHY_MACRO_CNTL_RESERVED__SHIFT 0x0
6029#define DCRX_PHY_MACRO_CNTL_RESERVED325__DCRX_PHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
6030#define DCRX_PHY_MACRO_CNTL_RESERVED325__DCRX_PHY_MACRO_CNTL_RESERVED__SHIFT 0x0
6031#define DCRX_PHY_MACRO_CNTL_RESERVED326__DCRX_PHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
6032#define DCRX_PHY_MACRO_CNTL_RESERVED326__DCRX_PHY_MACRO_CNTL_RESERVED__SHIFT 0x0
6033#define DCRX_PHY_MACRO_CNTL_RESERVED327__DCRX_PHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
6034#define DCRX_PHY_MACRO_CNTL_RESERVED327__DCRX_PHY_MACRO_CNTL_RESERVED__SHIFT 0x0
6035#define DCRX_PHY_MACRO_CNTL_RESERVED328__DCRX_PHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
6036#define DCRX_PHY_MACRO_CNTL_RESERVED328__DCRX_PHY_MACRO_CNTL_RESERVED__SHIFT 0x0
6037#define DCRX_PHY_MACRO_CNTL_RESERVED329__DCRX_PHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
6038#define DCRX_PHY_MACRO_CNTL_RESERVED329__DCRX_PHY_MACRO_CNTL_RESERVED__SHIFT 0x0
6039#define DCRX_PHY_MACRO_CNTL_RESERVED330__DCRX_PHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
6040#define DCRX_PHY_MACRO_CNTL_RESERVED330__DCRX_PHY_MACRO_CNTL_RESERVED__SHIFT 0x0
6041#define DCRX_PHY_MACRO_CNTL_RESERVED331__DCRX_PHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
6042#define DCRX_PHY_MACRO_CNTL_RESERVED331__DCRX_PHY_MACRO_CNTL_RESERVED__SHIFT 0x0
6043#define DCRX_PHY_MACRO_CNTL_RESERVED332__DCRX_PHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
6044#define DCRX_PHY_MACRO_CNTL_RESERVED332__DCRX_PHY_MACRO_CNTL_RESERVED__SHIFT 0x0
6045#define DCRX_PHY_MACRO_CNTL_RESERVED333__DCRX_PHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
6046#define DCRX_PHY_MACRO_CNTL_RESERVED333__DCRX_PHY_MACRO_CNTL_RESERVED__SHIFT 0x0
6047#define DCRX_PHY_MACRO_CNTL_RESERVED334__DCRX_PHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
6048#define DCRX_PHY_MACRO_CNTL_RESERVED334__DCRX_PHY_MACRO_CNTL_RESERVED__SHIFT 0x0
6049#define DCRX_PHY_MACRO_CNTL_RESERVED335__DCRX_PHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
6050#define DCRX_PHY_MACRO_CNTL_RESERVED335__DCRX_PHY_MACRO_CNTL_RESERVED__SHIFT 0x0
6051#define DCRX_PHY_MACRO_CNTL_RESERVED336__DCRX_PHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
6052#define DCRX_PHY_MACRO_CNTL_RESERVED336__DCRX_PHY_MACRO_CNTL_RESERVED__SHIFT 0x0
6053#define DCRX_PHY_MACRO_CNTL_RESERVED337__DCRX_PHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
6054#define DCRX_PHY_MACRO_CNTL_RESERVED337__DCRX_PHY_MACRO_CNTL_RESERVED__SHIFT 0x0
6055#define DCRX_PHY_MACRO_CNTL_RESERVED338__DCRX_PHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
6056#define DCRX_PHY_MACRO_CNTL_RESERVED338__DCRX_PHY_MACRO_CNTL_RESERVED__SHIFT 0x0
6057#define DCRX_PHY_MACRO_CNTL_RESERVED339__DCRX_PHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
6058#define DCRX_PHY_MACRO_CNTL_RESERVED339__DCRX_PHY_MACRO_CNTL_RESERVED__SHIFT 0x0
6059#define DCRX_PHY_MACRO_CNTL_RESERVED340__DCRX_PHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
6060#define DCRX_PHY_MACRO_CNTL_RESERVED340__DCRX_PHY_MACRO_CNTL_RESERVED__SHIFT 0x0
6061#define DCRX_PHY_MACRO_CNTL_RESERVED341__DCRX_PHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
6062#define DCRX_PHY_MACRO_CNTL_RESERVED341__DCRX_PHY_MACRO_CNTL_RESERVED__SHIFT 0x0
6063#define DCRX_PHY_MACRO_CNTL_RESERVED342__DCRX_PHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
6064#define DCRX_PHY_MACRO_CNTL_RESERVED342__DCRX_PHY_MACRO_CNTL_RESERVED__SHIFT 0x0
6065#define DCRX_PHY_MACRO_CNTL_RESERVED343__DCRX_PHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
6066#define DCRX_PHY_MACRO_CNTL_RESERVED343__DCRX_PHY_MACRO_CNTL_RESERVED__SHIFT 0x0
6067#define DCRX_PHY_MACRO_CNTL_RESERVED344__DCRX_PHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
6068#define DCRX_PHY_MACRO_CNTL_RESERVED344__DCRX_PHY_MACRO_CNTL_RESERVED__SHIFT 0x0
6069#define DCRX_PHY_MACRO_CNTL_RESERVED345__DCRX_PHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
6070#define DCRX_PHY_MACRO_CNTL_RESERVED345__DCRX_PHY_MACRO_CNTL_RESERVED__SHIFT 0x0
6071#define DCRX_PHY_MACRO_CNTL_RESERVED346__DCRX_PHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
6072#define DCRX_PHY_MACRO_CNTL_RESERVED346__DCRX_PHY_MACRO_CNTL_RESERVED__SHIFT 0x0
6073#define DCRX_PHY_MACRO_CNTL_RESERVED347__DCRX_PHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
6074#define DCRX_PHY_MACRO_CNTL_RESERVED347__DCRX_PHY_MACRO_CNTL_RESERVED__SHIFT 0x0
6075#define DCRX_PHY_MACRO_CNTL_RESERVED348__DCRX_PHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
6076#define DCRX_PHY_MACRO_CNTL_RESERVED348__DCRX_PHY_MACRO_CNTL_RESERVED__SHIFT 0x0
6077#define DCRX_PHY_MACRO_CNTL_RESERVED349__DCRX_PHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
6078#define DCRX_PHY_MACRO_CNTL_RESERVED349__DCRX_PHY_MACRO_CNTL_RESERVED__SHIFT 0x0
6079#define DCRX_PHY_MACRO_CNTL_RESERVED350__DCRX_PHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
6080#define DCRX_PHY_MACRO_CNTL_RESERVED350__DCRX_PHY_MACRO_CNTL_RESERVED__SHIFT 0x0
6081#define DCRX_PHY_MACRO_CNTL_RESERVED351__DCRX_PHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
6082#define DCRX_PHY_MACRO_CNTL_RESERVED351__DCRX_PHY_MACRO_CNTL_RESERVED__SHIFT 0x0
6083#define DCRX_PHY_MACRO_CNTL_RESERVED352__DCRX_PHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
6084#define DCRX_PHY_MACRO_CNTL_RESERVED352__DCRX_PHY_MACRO_CNTL_RESERVED__SHIFT 0x0
6085#define DCRX_PHY_MACRO_CNTL_RESERVED353__DCRX_PHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
6086#define DCRX_PHY_MACRO_CNTL_RESERVED353__DCRX_PHY_MACRO_CNTL_RESERVED__SHIFT 0x0
6087#define DCRX_PHY_MACRO_CNTL_RESERVED354__DCRX_PHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
6088#define DCRX_PHY_MACRO_CNTL_RESERVED354__DCRX_PHY_MACRO_CNTL_RESERVED__SHIFT 0x0
6089#define DCRX_PHY_MACRO_CNTL_RESERVED355__DCRX_PHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
6090#define DCRX_PHY_MACRO_CNTL_RESERVED355__DCRX_PHY_MACRO_CNTL_RESERVED__SHIFT 0x0
6091#define DCRX_PHY_MACRO_CNTL_RESERVED356__DCRX_PHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
6092#define DCRX_PHY_MACRO_CNTL_RESERVED356__DCRX_PHY_MACRO_CNTL_RESERVED__SHIFT 0x0
6093#define DCRX_PHY_MACRO_CNTL_RESERVED357__DCRX_PHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
6094#define DCRX_PHY_MACRO_CNTL_RESERVED357__DCRX_PHY_MACRO_CNTL_RESERVED__SHIFT 0x0
6095#define DCRX_PHY_MACRO_CNTL_RESERVED358__DCRX_PHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
6096#define DCRX_PHY_MACRO_CNTL_RESERVED358__DCRX_PHY_MACRO_CNTL_RESERVED__SHIFT 0x0
6097#define DCRX_PHY_MACRO_CNTL_RESERVED359__DCRX_PHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
6098#define DCRX_PHY_MACRO_CNTL_RESERVED359__DCRX_PHY_MACRO_CNTL_RESERVED__SHIFT 0x0
6099#define DCRX_PHY_MACRO_CNTL_RESERVED360__DCRX_PHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
6100#define DCRX_PHY_MACRO_CNTL_RESERVED360__DCRX_PHY_MACRO_CNTL_RESERVED__SHIFT 0x0
6101#define DCRX_PHY_MACRO_CNTL_RESERVED361__DCRX_PHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
6102#define DCRX_PHY_MACRO_CNTL_RESERVED361__DCRX_PHY_MACRO_CNTL_RESERVED__SHIFT 0x0
6103#define DCRX_PHY_MACRO_CNTL_RESERVED362__DCRX_PHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
6104#define DCRX_PHY_MACRO_CNTL_RESERVED362__DCRX_PHY_MACRO_CNTL_RESERVED__SHIFT 0x0
6105#define DCRX_PHY_MACRO_CNTL_RESERVED363__DCRX_PHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
6106#define DCRX_PHY_MACRO_CNTL_RESERVED363__DCRX_PHY_MACRO_CNTL_RESERVED__SHIFT 0x0
6107#define DCRX_PHY_MACRO_CNTL_RESERVED364__DCRX_PHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
6108#define DCRX_PHY_MACRO_CNTL_RESERVED364__DCRX_PHY_MACRO_CNTL_RESERVED__SHIFT 0x0
6109#define DCRX_PHY_MACRO_CNTL_RESERVED365__DCRX_PHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
6110#define DCRX_PHY_MACRO_CNTL_RESERVED365__DCRX_PHY_MACRO_CNTL_RESERVED__SHIFT 0x0
6111#define DCRX_PHY_MACRO_CNTL_RESERVED366__DCRX_PHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
6112#define DCRX_PHY_MACRO_CNTL_RESERVED366__DCRX_PHY_MACRO_CNTL_RESERVED__SHIFT 0x0
6113#define DCRX_PHY_MACRO_CNTL_RESERVED367__DCRX_PHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
6114#define DCRX_PHY_MACRO_CNTL_RESERVED367__DCRX_PHY_MACRO_CNTL_RESERVED__SHIFT 0x0
6115#define DCRX_PHY_MACRO_CNTL_RESERVED368__DCRX_PHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
6116#define DCRX_PHY_MACRO_CNTL_RESERVED368__DCRX_PHY_MACRO_CNTL_RESERVED__SHIFT 0x0
6117#define DCRX_PHY_MACRO_CNTL_RESERVED369__DCRX_PHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
6118#define DCRX_PHY_MACRO_CNTL_RESERVED369__DCRX_PHY_MACRO_CNTL_RESERVED__SHIFT 0x0
6119#define DCRX_PHY_MACRO_CNTL_RESERVED370__DCRX_PHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
6120#define DCRX_PHY_MACRO_CNTL_RESERVED370__DCRX_PHY_MACRO_CNTL_RESERVED__SHIFT 0x0
6121#define DCRX_PHY_MACRO_CNTL_RESERVED371__DCRX_PHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
6122#define DCRX_PHY_MACRO_CNTL_RESERVED371__DCRX_PHY_MACRO_CNTL_RESERVED__SHIFT 0x0
6123#define DCRX_PHY_MACRO_CNTL_RESERVED372__DCRX_PHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
6124#define DCRX_PHY_MACRO_CNTL_RESERVED372__DCRX_PHY_MACRO_CNTL_RESERVED__SHIFT 0x0
6125#define DCRX_PHY_MACRO_CNTL_RESERVED373__DCRX_PHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
6126#define DCRX_PHY_MACRO_CNTL_RESERVED373__DCRX_PHY_MACRO_CNTL_RESERVED__SHIFT 0x0
6127#define DCRX_PHY_MACRO_CNTL_RESERVED374__DCRX_PHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
6128#define DCRX_PHY_MACRO_CNTL_RESERVED374__DCRX_PHY_MACRO_CNTL_RESERVED__SHIFT 0x0
6129#define DCRX_PHY_MACRO_CNTL_RESERVED375__DCRX_PHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
6130#define DCRX_PHY_MACRO_CNTL_RESERVED375__DCRX_PHY_MACRO_CNTL_RESERVED__SHIFT 0x0
6131#define DCRX_PHY_MACRO_CNTL_RESERVED376__DCRX_PHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
6132#define DCRX_PHY_MACRO_CNTL_RESERVED376__DCRX_PHY_MACRO_CNTL_RESERVED__SHIFT 0x0
6133#define DCRX_PHY_MACRO_CNTL_RESERVED377__DCRX_PHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
6134#define DCRX_PHY_MACRO_CNTL_RESERVED377__DCRX_PHY_MACRO_CNTL_RESERVED__SHIFT 0x0
6135#define DCRX_PHY_MACRO_CNTL_RESERVED378__DCRX_PHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
6136#define DCRX_PHY_MACRO_CNTL_RESERVED378__DCRX_PHY_MACRO_CNTL_RESERVED__SHIFT 0x0
6137#define DCRX_PHY_MACRO_CNTL_RESERVED379__DCRX_PHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
6138#define DCRX_PHY_MACRO_CNTL_RESERVED379__DCRX_PHY_MACRO_CNTL_RESERVED__SHIFT 0x0
6139#define DPHY_MACRO_CNTL_RESERVED0__DPHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
6140#define DPHY_MACRO_CNTL_RESERVED0__DPHY_MACRO_CNTL_RESERVED__SHIFT 0x0
6141#define DPHY_MACRO_CNTL_RESERVED1__DPHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
6142#define DPHY_MACRO_CNTL_RESERVED1__DPHY_MACRO_CNTL_RESERVED__SHIFT 0x0
6143#define DPHY_MACRO_CNTL_RESERVED2__DPHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
6144#define DPHY_MACRO_CNTL_RESERVED2__DPHY_MACRO_CNTL_RESERVED__SHIFT 0x0
6145#define DPHY_MACRO_CNTL_RESERVED3__DPHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
6146#define DPHY_MACRO_CNTL_RESERVED3__DPHY_MACRO_CNTL_RESERVED__SHIFT 0x0
6147#define DPHY_MACRO_CNTL_RESERVED4__DPHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
6148#define DPHY_MACRO_CNTL_RESERVED4__DPHY_MACRO_CNTL_RESERVED__SHIFT 0x0
6149#define DPHY_MACRO_CNTL_RESERVED5__DPHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
6150#define DPHY_MACRO_CNTL_RESERVED5__DPHY_MACRO_CNTL_RESERVED__SHIFT 0x0
6151#define DPHY_MACRO_CNTL_RESERVED6__DPHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
6152#define DPHY_MACRO_CNTL_RESERVED6__DPHY_MACRO_CNTL_RESERVED__SHIFT 0x0
6153#define DPHY_MACRO_CNTL_RESERVED7__DPHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
6154#define DPHY_MACRO_CNTL_RESERVED7__DPHY_MACRO_CNTL_RESERVED__SHIFT 0x0
6155#define DPHY_MACRO_CNTL_RESERVED8__DPHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
6156#define DPHY_MACRO_CNTL_RESERVED8__DPHY_MACRO_CNTL_RESERVED__SHIFT 0x0
6157#define DPHY_MACRO_CNTL_RESERVED9__DPHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
6158#define DPHY_MACRO_CNTL_RESERVED9__DPHY_MACRO_CNTL_RESERVED__SHIFT 0x0
6159#define DPHY_MACRO_CNTL_RESERVED10__DPHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
6160#define DPHY_MACRO_CNTL_RESERVED10__DPHY_MACRO_CNTL_RESERVED__SHIFT 0x0
6161#define DPHY_MACRO_CNTL_RESERVED11__DPHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
6162#define DPHY_MACRO_CNTL_RESERVED11__DPHY_MACRO_CNTL_RESERVED__SHIFT 0x0
6163#define DPHY_MACRO_CNTL_RESERVED12__DPHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
6164#define DPHY_MACRO_CNTL_RESERVED12__DPHY_MACRO_CNTL_RESERVED__SHIFT 0x0
6165#define DPHY_MACRO_CNTL_RESERVED13__DPHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
6166#define DPHY_MACRO_CNTL_RESERVED13__DPHY_MACRO_CNTL_RESERVED__SHIFT 0x0
6167#define DPHY_MACRO_CNTL_RESERVED14__DPHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
6168#define DPHY_MACRO_CNTL_RESERVED14__DPHY_MACRO_CNTL_RESERVED__SHIFT 0x0
6169#define DPHY_MACRO_CNTL_RESERVED15__DPHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
6170#define DPHY_MACRO_CNTL_RESERVED15__DPHY_MACRO_CNTL_RESERVED__SHIFT 0x0
6171#define DPHY_MACRO_CNTL_RESERVED16__DPHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
6172#define DPHY_MACRO_CNTL_RESERVED16__DPHY_MACRO_CNTL_RESERVED__SHIFT 0x0
6173#define DPHY_MACRO_CNTL_RESERVED17__DPHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
6174#define DPHY_MACRO_CNTL_RESERVED17__DPHY_MACRO_CNTL_RESERVED__SHIFT 0x0
6175#define DPHY_MACRO_CNTL_RESERVED18__DPHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
6176#define DPHY_MACRO_CNTL_RESERVED18__DPHY_MACRO_CNTL_RESERVED__SHIFT 0x0
6177#define DPHY_MACRO_CNTL_RESERVED19__DPHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
6178#define DPHY_MACRO_CNTL_RESERVED19__DPHY_MACRO_CNTL_RESERVED__SHIFT 0x0
6179#define DPHY_MACRO_CNTL_RESERVED20__DPHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
6180#define DPHY_MACRO_CNTL_RESERVED20__DPHY_MACRO_CNTL_RESERVED__SHIFT 0x0
6181#define DPHY_MACRO_CNTL_RESERVED21__DPHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
6182#define DPHY_MACRO_CNTL_RESERVED21__DPHY_MACRO_CNTL_RESERVED__SHIFT 0x0
6183#define DPHY_MACRO_CNTL_RESERVED22__DPHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
6184#define DPHY_MACRO_CNTL_RESERVED22__DPHY_MACRO_CNTL_RESERVED__SHIFT 0x0
6185#define DPHY_MACRO_CNTL_RESERVED23__DPHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
6186#define DPHY_MACRO_CNTL_RESERVED23__DPHY_MACRO_CNTL_RESERVED__SHIFT 0x0
6187#define DPHY_MACRO_CNTL_RESERVED24__DPHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
6188#define DPHY_MACRO_CNTL_RESERVED24__DPHY_MACRO_CNTL_RESERVED__SHIFT 0x0
6189#define DPHY_MACRO_CNTL_RESERVED25__DPHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
6190#define DPHY_MACRO_CNTL_RESERVED25__DPHY_MACRO_CNTL_RESERVED__SHIFT 0x0
6191#define DPHY_MACRO_CNTL_RESERVED26__DPHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
6192#define DPHY_MACRO_CNTL_RESERVED26__DPHY_MACRO_CNTL_RESERVED__SHIFT 0x0
6193#define DPHY_MACRO_CNTL_RESERVED27__DPHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
6194#define DPHY_MACRO_CNTL_RESERVED27__DPHY_MACRO_CNTL_RESERVED__SHIFT 0x0
6195#define DPHY_MACRO_CNTL_RESERVED28__DPHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
6196#define DPHY_MACRO_CNTL_RESERVED28__DPHY_MACRO_CNTL_RESERVED__SHIFT 0x0
6197#define DPHY_MACRO_CNTL_RESERVED29__DPHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
6198#define DPHY_MACRO_CNTL_RESERVED29__DPHY_MACRO_CNTL_RESERVED__SHIFT 0x0
6199#define DPHY_MACRO_CNTL_RESERVED30__DPHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
6200#define DPHY_MACRO_CNTL_RESERVED30__DPHY_MACRO_CNTL_RESERVED__SHIFT 0x0
6201#define DPHY_MACRO_CNTL_RESERVED31__DPHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
6202#define DPHY_MACRO_CNTL_RESERVED31__DPHY_MACRO_CNTL_RESERVED__SHIFT 0x0
6203#define DPHY_MACRO_CNTL_RESERVED32__DPHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
6204#define DPHY_MACRO_CNTL_RESERVED32__DPHY_MACRO_CNTL_RESERVED__SHIFT 0x0
6205#define DPHY_MACRO_CNTL_RESERVED33__DPHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
6206#define DPHY_MACRO_CNTL_RESERVED33__DPHY_MACRO_CNTL_RESERVED__SHIFT 0x0
6207#define DPHY_MACRO_CNTL_RESERVED34__DPHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
6208#define DPHY_MACRO_CNTL_RESERVED34__DPHY_MACRO_CNTL_RESERVED__SHIFT 0x0
6209#define DPHY_MACRO_CNTL_RESERVED35__DPHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
6210#define DPHY_MACRO_CNTL_RESERVED35__DPHY_MACRO_CNTL_RESERVED__SHIFT 0x0
6211#define DPHY_MACRO_CNTL_RESERVED36__DPHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
6212#define DPHY_MACRO_CNTL_RESERVED36__DPHY_MACRO_CNTL_RESERVED__SHIFT 0x0
6213#define DPHY_MACRO_CNTL_RESERVED37__DPHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
6214#define DPHY_MACRO_CNTL_RESERVED37__DPHY_MACRO_CNTL_RESERVED__SHIFT 0x0
6215#define DPHY_MACRO_CNTL_RESERVED38__DPHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
6216#define DPHY_MACRO_CNTL_RESERVED38__DPHY_MACRO_CNTL_RESERVED__SHIFT 0x0
6217#define DPHY_MACRO_CNTL_RESERVED39__DPHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
6218#define DPHY_MACRO_CNTL_RESERVED39__DPHY_MACRO_CNTL_RESERVED__SHIFT 0x0
6219#define DPHY_MACRO_CNTL_RESERVED40__DPHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
6220#define DPHY_MACRO_CNTL_RESERVED40__DPHY_MACRO_CNTL_RESERVED__SHIFT 0x0
6221#define DPHY_MACRO_CNTL_RESERVED41__DPHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
6222#define DPHY_MACRO_CNTL_RESERVED41__DPHY_MACRO_CNTL_RESERVED__SHIFT 0x0
6223#define DPHY_MACRO_CNTL_RESERVED42__DPHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
6224#define DPHY_MACRO_CNTL_RESERVED42__DPHY_MACRO_CNTL_RESERVED__SHIFT 0x0
6225#define DPHY_MACRO_CNTL_RESERVED43__DPHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
6226#define DPHY_MACRO_CNTL_RESERVED43__DPHY_MACRO_CNTL_RESERVED__SHIFT 0x0
6227#define DPHY_MACRO_CNTL_RESERVED44__DPHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
6228#define DPHY_MACRO_CNTL_RESERVED44__DPHY_MACRO_CNTL_RESERVED__SHIFT 0x0
6229#define DPHY_MACRO_CNTL_RESERVED45__DPHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
6230#define DPHY_MACRO_CNTL_RESERVED45__DPHY_MACRO_CNTL_RESERVED__SHIFT 0x0
6231#define DPHY_MACRO_CNTL_RESERVED46__DPHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
6232#define DPHY_MACRO_CNTL_RESERVED46__DPHY_MACRO_CNTL_RESERVED__SHIFT 0x0
6233#define DPHY_MACRO_CNTL_RESERVED47__DPHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
6234#define DPHY_MACRO_CNTL_RESERVED47__DPHY_MACRO_CNTL_RESERVED__SHIFT 0x0
6235#define DPHY_MACRO_CNTL_RESERVED48__DPHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
6236#define DPHY_MACRO_CNTL_RESERVED48__DPHY_MACRO_CNTL_RESERVED__SHIFT 0x0
6237#define DPHY_MACRO_CNTL_RESERVED49__DPHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
6238#define DPHY_MACRO_CNTL_RESERVED49__DPHY_MACRO_CNTL_RESERVED__SHIFT 0x0
6239#define DPHY_MACRO_CNTL_RESERVED50__DPHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
6240#define DPHY_MACRO_CNTL_RESERVED50__DPHY_MACRO_CNTL_RESERVED__SHIFT 0x0
6241#define DPHY_MACRO_CNTL_RESERVED51__DPHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
6242#define DPHY_MACRO_CNTL_RESERVED51__DPHY_MACRO_CNTL_RESERVED__SHIFT 0x0
6243#define DPHY_MACRO_CNTL_RESERVED52__DPHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
6244#define DPHY_MACRO_CNTL_RESERVED52__DPHY_MACRO_CNTL_RESERVED__SHIFT 0x0
6245#define DPHY_MACRO_CNTL_RESERVED53__DPHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
6246#define DPHY_MACRO_CNTL_RESERVED53__DPHY_MACRO_CNTL_RESERVED__SHIFT 0x0
6247#define DPHY_MACRO_CNTL_RESERVED54__DPHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
6248#define DPHY_MACRO_CNTL_RESERVED54__DPHY_MACRO_CNTL_RESERVED__SHIFT 0x0
6249#define DPHY_MACRO_CNTL_RESERVED55__DPHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
6250#define DPHY_MACRO_CNTL_RESERVED55__DPHY_MACRO_CNTL_RESERVED__SHIFT 0x0
6251#define DPHY_MACRO_CNTL_RESERVED56__DPHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
6252#define DPHY_MACRO_CNTL_RESERVED56__DPHY_MACRO_CNTL_RESERVED__SHIFT 0x0
6253#define DPHY_MACRO_CNTL_RESERVED57__DPHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
6254#define DPHY_MACRO_CNTL_RESERVED57__DPHY_MACRO_CNTL_RESERVED__SHIFT 0x0
6255#define DPHY_MACRO_CNTL_RESERVED58__DPHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
6256#define DPHY_MACRO_CNTL_RESERVED58__DPHY_MACRO_CNTL_RESERVED__SHIFT 0x0
6257#define DPHY_MACRO_CNTL_RESERVED59__DPHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
6258#define DPHY_MACRO_CNTL_RESERVED59__DPHY_MACRO_CNTL_RESERVED__SHIFT 0x0
6259#define DPHY_MACRO_CNTL_RESERVED60__DPHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
6260#define DPHY_MACRO_CNTL_RESERVED60__DPHY_MACRO_CNTL_RESERVED__SHIFT 0x0
6261#define DPHY_MACRO_CNTL_RESERVED61__DPHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
6262#define DPHY_MACRO_CNTL_RESERVED61__DPHY_MACRO_CNTL_RESERVED__SHIFT 0x0
6263#define DPHY_MACRO_CNTL_RESERVED62__DPHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
6264#define DPHY_MACRO_CNTL_RESERVED62__DPHY_MACRO_CNTL_RESERVED__SHIFT 0x0
6265#define DPHY_MACRO_CNTL_RESERVED63__DPHY_MACRO_CNTL_RESERVED_MASK 0xffffffff
6266#define DPHY_MACRO_CNTL_RESERVED63__DPHY_MACRO_CNTL_RESERVED__SHIFT 0x0
6267#define GRPH_ENABLE__GRPH_ENABLE_MASK 0x1
6268#define GRPH_ENABLE__GRPH_ENABLE__SHIFT 0x0
6269#define GRPH_ENABLE__GRPH_KEYER_ALPHA_SEL_MASK 0x2
6270#define GRPH_ENABLE__GRPH_KEYER_ALPHA_SEL__SHIFT 0x1
6271#define GRPH_CONTROL__GRPH_DEPTH_MASK 0x3
6272#define GRPH_CONTROL__GRPH_DEPTH__SHIFT 0x0
6273#define GRPH_CONTROL__GRPH_NUM_BANKS_MASK 0xc
6274#define GRPH_CONTROL__GRPH_NUM_BANKS__SHIFT 0x2
6275#define GRPH_CONTROL__GRPH_Z_MASK 0x30
6276#define GRPH_CONTROL__GRPH_Z__SHIFT 0x4
6277#define GRPH_CONTROL__GRPH_BANK_WIDTH_MASK 0xc0
6278#define GRPH_CONTROL__GRPH_BANK_WIDTH__SHIFT 0x6
6279#define GRPH_CONTROL__GRPH_FORMAT_MASK 0x700
6280#define GRPH_CONTROL__GRPH_FORMAT__SHIFT 0x8
6281#define GRPH_CONTROL__GRPH_BANK_HEIGHT_MASK 0x1800
6282#define GRPH_CONTROL__GRPH_BANK_HEIGHT__SHIFT 0xb
6283#define GRPH_CONTROL__GRPH_TILE_SPLIT_MASK 0xe000
6284#define GRPH_CONTROL__GRPH_TILE_SPLIT__SHIFT 0xd
6285#define GRPH_CONTROL__GRPH_ADDRESS_TRANSLATION_ENABLE_MASK 0x10000
6286#define GRPH_CONTROL__GRPH_ADDRESS_TRANSLATION_ENABLE__SHIFT 0x10
6287#define GRPH_CONTROL__GRPH_PRIVILEGED_ACCESS_ENABLE_MASK 0x20000
6288#define GRPH_CONTROL__GRPH_PRIVILEGED_ACCESS_ENABLE__SHIFT 0x11
6289#define GRPH_CONTROL__GRPH_MACRO_TILE_ASPECT_MASK 0xc0000
6290#define GRPH_CONTROL__GRPH_MACRO_TILE_ASPECT__SHIFT 0x12
6291#define GRPH_CONTROL__GRPH_ARRAY_MODE_MASK 0xf00000
6292#define GRPH_CONTROL__GRPH_ARRAY_MODE__SHIFT 0x14
6293#define GRPH_CONTROL__GRPH_PIPE_CONFIG_MASK 0x1f000000
6294#define GRPH_CONTROL__GRPH_PIPE_CONFIG__SHIFT 0x18
6295#define GRPH_CONTROL__GRPH_MICRO_TILE_MODE_MASK 0x60000000
6296#define GRPH_CONTROL__GRPH_MICRO_TILE_MODE__SHIFT 0x1d
6297#define GRPH_CONTROL__GRPH_COLOR_EXPANSION_MODE_MASK 0x80000000
6298#define GRPH_CONTROL__GRPH_COLOR_EXPANSION_MODE__SHIFT 0x1f
6299#define GRPH_LUT_10BIT_BYPASS__GRPH_LUT_10BIT_BYPASS_EN_MASK 0x100
6300#define GRPH_LUT_10BIT_BYPASS__GRPH_LUT_10BIT_BYPASS_EN__SHIFT 0x8
6301#define GRPH_LUT_10BIT_BYPASS__GRPH_LUT_10BIT_BYPASS_DBL_BUF_EN_MASK 0x10000
6302#define GRPH_LUT_10BIT_BYPASS__GRPH_LUT_10BIT_BYPASS_DBL_BUF_EN__SHIFT 0x10
6303#define GRPH_SWAP_CNTL__GRPH_ENDIAN_SWAP_MASK 0x3
6304#define GRPH_SWAP_CNTL__GRPH_ENDIAN_SWAP__SHIFT 0x0
6305#define GRPH_SWAP_CNTL__GRPH_RED_CROSSBAR_MASK 0x30
6306#define GRPH_SWAP_CNTL__GRPH_RED_CROSSBAR__SHIFT 0x4
6307#define GRPH_SWAP_CNTL__GRPH_GREEN_CROSSBAR_MASK 0xc0
6308#define GRPH_SWAP_CNTL__GRPH_GREEN_CROSSBAR__SHIFT 0x6
6309#define GRPH_SWAP_CNTL__GRPH_BLUE_CROSSBAR_MASK 0x300
6310#define GRPH_SWAP_CNTL__GRPH_BLUE_CROSSBAR__SHIFT 0x8
6311#define GRPH_SWAP_CNTL__GRPH_ALPHA_CROSSBAR_MASK 0xc00
6312#define GRPH_SWAP_CNTL__GRPH_ALPHA_CROSSBAR__SHIFT 0xa
6313#define GRPH_PRIMARY_SURFACE_ADDRESS__GRPH_PRIMARY_DFQ_ENABLE_MASK 0x1
6314#define GRPH_PRIMARY_SURFACE_ADDRESS__GRPH_PRIMARY_DFQ_ENABLE__SHIFT 0x0
6315#define GRPH_PRIMARY_SURFACE_ADDRESS__GRPH_PRIMARY_SURFACE_ADDRESS_MASK 0xffffff00
6316#define GRPH_PRIMARY_SURFACE_ADDRESS__GRPH_PRIMARY_SURFACE_ADDRESS__SHIFT 0x8
6317#define GRPH_SECONDARY_SURFACE_ADDRESS__GRPH_SECONDARY_DFQ_ENABLE_MASK 0x1
6318#define GRPH_SECONDARY_SURFACE_ADDRESS__GRPH_SECONDARY_DFQ_ENABLE__SHIFT 0x0
6319#define GRPH_SECONDARY_SURFACE_ADDRESS__GRPH_SECONDARY_SURFACE_ADDRESS_MASK 0xffffff00
6320#define GRPH_SECONDARY_SURFACE_ADDRESS__GRPH_SECONDARY_SURFACE_ADDRESS__SHIFT 0x8
6321#define GRPH_PITCH__GRPH_PITCH_MASK 0x7fff
6322#define GRPH_PITCH__GRPH_PITCH__SHIFT 0x0
6323#define GRPH_PRIMARY_SURFACE_ADDRESS_HIGH__GRPH_PRIMARY_SURFACE_ADDRESS_HIGH_MASK 0xff
6324#define GRPH_PRIMARY_SURFACE_ADDRESS_HIGH__GRPH_PRIMARY_SURFACE_ADDRESS_HIGH__SHIFT 0x0
6325#define GRPH_SECONDARY_SURFACE_ADDRESS_HIGH__GRPH_SECONDARY_SURFACE_ADDRESS_HIGH_MASK 0xff
6326#define GRPH_SECONDARY_SURFACE_ADDRESS_HIGH__GRPH_SECONDARY_SURFACE_ADDRESS_HIGH__SHIFT 0x0
6327#define GRPH_SURFACE_OFFSET_X__GRPH_SURFACE_OFFSET_X_MASK 0x3fff
6328#define GRPH_SURFACE_OFFSET_X__GRPH_SURFACE_OFFSET_X__SHIFT 0x0
6329#define GRPH_SURFACE_OFFSET_Y__GRPH_SURFACE_OFFSET_Y_MASK 0x3fff
6330#define GRPH_SURFACE_OFFSET_Y__GRPH_SURFACE_OFFSET_Y__SHIFT 0x0
6331#define GRPH_X_START__GRPH_X_START_MASK 0x3fff
6332#define GRPH_X_START__GRPH_X_START__SHIFT 0x0
6333#define GRPH_Y_START__GRPH_Y_START_MASK 0x3fff
6334#define GRPH_Y_START__GRPH_Y_START__SHIFT 0x0
6335#define GRPH_X_END__GRPH_X_END_MASK 0x7fff
6336#define GRPH_X_END__GRPH_X_END__SHIFT 0x0
6337#define GRPH_Y_END__GRPH_Y_END_MASK 0x7fff
6338#define GRPH_Y_END__GRPH_Y_END__SHIFT 0x0
6339#define INPUT_GAMMA_CONTROL__GRPH_INPUT_GAMMA_MODE_MASK 0x1
6340#define INPUT_GAMMA_CONTROL__GRPH_INPUT_GAMMA_MODE__SHIFT 0x0
6341#define GRPH_UPDATE__GRPH_MODE_UPDATE_PENDING_MASK 0x1
6342#define GRPH_UPDATE__GRPH_MODE_UPDATE_PENDING__SHIFT 0x0
6343#define GRPH_UPDATE__GRPH_MODE_UPDATE_TAKEN_MASK 0x2
6344#define GRPH_UPDATE__GRPH_MODE_UPDATE_TAKEN__SHIFT 0x1
6345#define GRPH_UPDATE__GRPH_SURFACE_UPDATE_PENDING_MASK 0x4
6346#define GRPH_UPDATE__GRPH_SURFACE_UPDATE_PENDING__SHIFT 0x2
6347#define GRPH_UPDATE__GRPH_SURFACE_UPDATE_TAKEN_MASK 0x8
6348#define GRPH_UPDATE__GRPH_SURFACE_UPDATE_TAKEN__SHIFT 0x3
6349#define GRPH_UPDATE__GRPH_SURFACE_XDMA_PENDING_ENABLE_MASK 0x100
6350#define GRPH_UPDATE__GRPH_SURFACE_XDMA_PENDING_ENABLE__SHIFT 0x8
6351#define GRPH_UPDATE__GRPH_UPDATE_LOCK_MASK 0x10000
6352#define GRPH_UPDATE__GRPH_UPDATE_LOCK__SHIFT 0x10
6353#define GRPH_UPDATE__GRPH_SURFACE_IGNORE_UPDATE_LOCK_MASK 0x100000
6354#define GRPH_UPDATE__GRPH_SURFACE_IGNORE_UPDATE_LOCK__SHIFT 0x14
6355#define GRPH_UPDATE__GRPH_MODE_DISABLE_MULTIPLE_UPDATE_MASK 0x1000000
6356#define GRPH_UPDATE__GRPH_MODE_DISABLE_MULTIPLE_UPDATE__SHIFT 0x18
6357#define GRPH_UPDATE__GRPH_SURFACE_DISABLE_MULTIPLE_UPDATE_MASK 0x10000000
6358#define GRPH_UPDATE__GRPH_SURFACE_DISABLE_MULTIPLE_UPDATE__SHIFT 0x1c
6359#define GRPH_FLIP_CONTROL__GRPH_SURFACE_UPDATE_H_RETRACE_EN_MASK 0x1
6360#define GRPH_FLIP_CONTROL__GRPH_SURFACE_UPDATE_H_RETRACE_EN__SHIFT 0x0
6361#define GRPH_FLIP_CONTROL__GRPH_XDMA_SUPER_AA_EN_MASK 0x2
6362#define GRPH_FLIP_CONTROL__GRPH_XDMA_SUPER_AA_EN__SHIFT 0x1
6363#define GRPH_FLIP_CONTROL__GRPH_SURFACE_UPDATE_IMMEDIATE_EN_MASK 0x10
6364#define GRPH_FLIP_CONTROL__GRPH_SURFACE_UPDATE_IMMEDIATE_EN__SHIFT 0x4
6365#define GRPH_FLIP_CONTROL__GRPH_SURFACE_UPDATE_PENDING_MODE_MASK 0x20
6366#define GRPH_FLIP_CONTROL__GRPH_SURFACE_UPDATE_PENDING_MODE__SHIFT 0x5
6367#define GRPH_SURFACE_ADDRESS_INUSE__GRPH_SURFACE_ADDRESS_INUSE_MASK 0xffffff00
6368#define GRPH_SURFACE_ADDRESS_INUSE__GRPH_SURFACE_ADDRESS_INUSE__SHIFT 0x8
6369#define GRPH_DFQ_CONTROL__GRPH_DFQ_RESET_MASK 0x1
6370#define GRPH_DFQ_CONTROL__GRPH_DFQ_RESET__SHIFT 0x0
6371#define GRPH_DFQ_CONTROL__GRPH_DFQ_SIZE_MASK 0x70
6372#define GRPH_DFQ_CONTROL__GRPH_DFQ_SIZE__SHIFT 0x4
6373#define GRPH_DFQ_CONTROL__GRPH_DFQ_MIN_FREE_ENTRIES_MASK 0x700
6374#define GRPH_DFQ_CONTROL__GRPH_DFQ_MIN_FREE_ENTRIES__SHIFT 0x8
6375#define GRPH_DFQ_STATUS__GRPH_PRIMARY_DFQ_NUM_ENTRIES_MASK 0xf
6376#define GRPH_DFQ_STATUS__GRPH_PRIMARY_DFQ_NUM_ENTRIES__SHIFT 0x0
6377#define GRPH_DFQ_STATUS__GRPH_SECONDARY_DFQ_NUM_ENTRIES_MASK 0xf0
6378#define GRPH_DFQ_STATUS__GRPH_SECONDARY_DFQ_NUM_ENTRIES__SHIFT 0x4
6379#define GRPH_DFQ_STATUS__GRPH_DFQ_RESET_FLAG_MASK 0x100
6380#define GRPH_DFQ_STATUS__GRPH_DFQ_RESET_FLAG__SHIFT 0x8
6381#define GRPH_DFQ_STATUS__GRPH_DFQ_RESET_ACK_MASK 0x200
6382#define GRPH_DFQ_STATUS__GRPH_DFQ_RESET_ACK__SHIFT 0x9
6383#define GRPH_INTERRUPT_STATUS__GRPH_PFLIP_INT_OCCURRED_MASK 0x1
6384#define GRPH_INTERRUPT_STATUS__GRPH_PFLIP_INT_OCCURRED__SHIFT 0x0
6385#define GRPH_INTERRUPT_STATUS__GRPH_PFLIP_INT_CLEAR_MASK 0x100
6386#define GRPH_INTERRUPT_STATUS__GRPH_PFLIP_INT_CLEAR__SHIFT 0x8
6387#define GRPH_INTERRUPT_CONTROL__GRPH_PFLIP_INT_MASK_MASK 0x1
6388#define GRPH_INTERRUPT_CONTROL__GRPH_PFLIP_INT_MASK__SHIFT 0x0
6389#define GRPH_INTERRUPT_CONTROL__GRPH_PFLIP_INT_TYPE_MASK 0x100
6390#define GRPH_INTERRUPT_CONTROL__GRPH_PFLIP_INT_TYPE__SHIFT 0x8
6391#define GRPH_SURFACE_ADDRESS_HIGH_INUSE__GRPH_SURFACE_ADDRESS_HIGH_INUSE_MASK 0xff
6392#define GRPH_SURFACE_ADDRESS_HIGH_INUSE__GRPH_SURFACE_ADDRESS_HIGH_INUSE__SHIFT 0x0
6393#define GRPH_COMPRESS_SURFACE_ADDRESS__GRPH_COMPRESS_SURFACE_ADDRESS_MASK 0xffffff00
6394#define GRPH_COMPRESS_SURFACE_ADDRESS__GRPH_COMPRESS_SURFACE_ADDRESS__SHIFT 0x8
6395#define GRPH_COMPRESS_PITCH__GRPH_COMPRESS_PITCH_MASK 0x1ffc0
6396#define GRPH_COMPRESS_PITCH__GRPH_COMPRESS_PITCH__SHIFT 0x6
6397#define GRPH_COMPRESS_SURFACE_ADDRESS_HIGH__GRPH_COMPRESS_SURFACE_ADDRESS_HIGH_MASK 0xff
6398#define GRPH_COMPRESS_SURFACE_ADDRESS_HIGH__GRPH_COMPRESS_SURFACE_ADDRESS_HIGH__SHIFT 0x0
6399#define GRPH_PIPE_OUTSTANDING_REQUEST_LIMIT__GRPH_PIPE_OUTSTANDING_REQUEST_LIMIT_MASK 0xff
6400#define GRPH_PIPE_OUTSTANDING_REQUEST_LIMIT__GRPH_PIPE_OUTSTANDING_REQUEST_LIMIT__SHIFT 0x0
6401#define PRESCALE_GRPH_CONTROL__GRPH_PRESCALE_SELECT_MASK 0x1
6402#define PRESCALE_GRPH_CONTROL__GRPH_PRESCALE_SELECT__SHIFT 0x0
6403#define PRESCALE_GRPH_CONTROL__GRPH_PRESCALE_R_SIGN_MASK 0x2
6404#define PRESCALE_GRPH_CONTROL__GRPH_PRESCALE_R_SIGN__SHIFT 0x1
6405#define PRESCALE_GRPH_CONTROL__GRPH_PRESCALE_G_SIGN_MASK 0x4
6406#define PRESCALE_GRPH_CONTROL__GRPH_PRESCALE_G_SIGN__SHIFT 0x2
6407#define PRESCALE_GRPH_CONTROL__GRPH_PRESCALE_B_SIGN_MASK 0x8
6408#define PRESCALE_GRPH_CONTROL__GRPH_PRESCALE_B_SIGN__SHIFT 0x3
6409#define PRESCALE_GRPH_CONTROL__GRPH_PRESCALE_BYPASS_MASK 0x10
6410#define PRESCALE_GRPH_CONTROL__GRPH_PRESCALE_BYPASS__SHIFT 0x4
6411#define PRESCALE_VALUES_GRPH_R__GRPH_PRESCALE_BIAS_R_MASK 0xffff
6412#define PRESCALE_VALUES_GRPH_R__GRPH_PRESCALE_BIAS_R__SHIFT 0x0
6413#define PRESCALE_VALUES_GRPH_R__GRPH_PRESCALE_SCALE_R_MASK 0xffff0000
6414#define PRESCALE_VALUES_GRPH_R__GRPH_PRESCALE_SCALE_R__SHIFT 0x10
6415#define PRESCALE_VALUES_GRPH_G__GRPH_PRESCALE_BIAS_G_MASK 0xffff
6416#define PRESCALE_VALUES_GRPH_G__GRPH_PRESCALE_BIAS_G__SHIFT 0x0
6417#define PRESCALE_VALUES_GRPH_G__GRPH_PRESCALE_SCALE_G_MASK 0xffff0000
6418#define PRESCALE_VALUES_GRPH_G__GRPH_PRESCALE_SCALE_G__SHIFT 0x10
6419#define PRESCALE_VALUES_GRPH_B__GRPH_PRESCALE_BIAS_B_MASK 0xffff
6420#define PRESCALE_VALUES_GRPH_B__GRPH_PRESCALE_BIAS_B__SHIFT 0x0
6421#define PRESCALE_VALUES_GRPH_B__GRPH_PRESCALE_SCALE_B_MASK 0xffff0000
6422#define PRESCALE_VALUES_GRPH_B__GRPH_PRESCALE_SCALE_B__SHIFT 0x10
6423#define INPUT_CSC_CONTROL__INPUT_CSC_GRPH_MODE_MASK 0x3
6424#define INPUT_CSC_CONTROL__INPUT_CSC_GRPH_MODE__SHIFT 0x0
6425#define INPUT_CSC_C11_C12__INPUT_CSC_C11_MASK 0xffff
6426#define INPUT_CSC_C11_C12__INPUT_CSC_C11__SHIFT 0x0
6427#define INPUT_CSC_C11_C12__INPUT_CSC_C12_MASK 0xffff0000
6428#define INPUT_CSC_C11_C12__INPUT_CSC_C12__SHIFT 0x10
6429#define INPUT_CSC_C13_C14__INPUT_CSC_C13_MASK 0xffff
6430#define INPUT_CSC_C13_C14__INPUT_CSC_C13__SHIFT 0x0
6431#define INPUT_CSC_C13_C14__INPUT_CSC_C14_MASK 0xffff0000
6432#define INPUT_CSC_C13_C14__INPUT_CSC_C14__SHIFT 0x10
6433#define INPUT_CSC_C21_C22__INPUT_CSC_C21_MASK 0xffff
6434#define INPUT_CSC_C21_C22__INPUT_CSC_C21__SHIFT 0x0
6435#define INPUT_CSC_C21_C22__INPUT_CSC_C22_MASK 0xffff0000
6436#define INPUT_CSC_C21_C22__INPUT_CSC_C22__SHIFT 0x10
6437#define INPUT_CSC_C23_C24__INPUT_CSC_C23_MASK 0xffff
6438#define INPUT_CSC_C23_C24__INPUT_CSC_C23__SHIFT 0x0
6439#define INPUT_CSC_C23_C24__INPUT_CSC_C24_MASK 0xffff0000
6440#define INPUT_CSC_C23_C24__INPUT_CSC_C24__SHIFT 0x10
6441#define INPUT_CSC_C31_C32__INPUT_CSC_C31_MASK 0xffff
6442#define INPUT_CSC_C31_C32__INPUT_CSC_C31__SHIFT 0x0
6443#define INPUT_CSC_C31_C32__INPUT_CSC_C32_MASK 0xffff0000
6444#define INPUT_CSC_C31_C32__INPUT_CSC_C32__SHIFT 0x10
6445#define INPUT_CSC_C33_C34__INPUT_CSC_C33_MASK 0xffff
6446#define INPUT_CSC_C33_C34__INPUT_CSC_C33__SHIFT 0x0
6447#define INPUT_CSC_C33_C34__INPUT_CSC_C34_MASK 0xffff0000
6448#define INPUT_CSC_C33_C34__INPUT_CSC_C34__SHIFT 0x10
6449#define OUTPUT_CSC_CONTROL__OUTPUT_CSC_GRPH_MODE_MASK 0x7
6450#define OUTPUT_CSC_CONTROL__OUTPUT_CSC_GRPH_MODE__SHIFT 0x0
6451#define OUTPUT_CSC_C11_C12__OUTPUT_CSC_C11_MASK 0xffff
6452#define OUTPUT_CSC_C11_C12__OUTPUT_CSC_C11__SHIFT 0x0
6453#define OUTPUT_CSC_C11_C12__OUTPUT_CSC_C12_MASK 0xffff0000
6454#define OUTPUT_CSC_C11_C12__OUTPUT_CSC_C12__SHIFT 0x10
6455#define OUTPUT_CSC_C13_C14__OUTPUT_CSC_C13_MASK 0xffff
6456#define OUTPUT_CSC_C13_C14__OUTPUT_CSC_C13__SHIFT 0x0
6457#define OUTPUT_CSC_C13_C14__OUTPUT_CSC_C14_MASK 0xffff0000
6458#define OUTPUT_CSC_C13_C14__OUTPUT_CSC_C14__SHIFT 0x10
6459#define OUTPUT_CSC_C21_C22__OUTPUT_CSC_C21_MASK 0xffff
6460#define OUTPUT_CSC_C21_C22__OUTPUT_CSC_C21__SHIFT 0x0
6461#define OUTPUT_CSC_C21_C22__OUTPUT_CSC_C22_MASK 0xffff0000
6462#define OUTPUT_CSC_C21_C22__OUTPUT_CSC_C22__SHIFT 0x10
6463#define OUTPUT_CSC_C23_C24__OUTPUT_CSC_C23_MASK 0xffff
6464#define OUTPUT_CSC_C23_C24__OUTPUT_CSC_C23__SHIFT 0x0
6465#define OUTPUT_CSC_C23_C24__OUTPUT_CSC_C24_MASK 0xffff0000
6466#define OUTPUT_CSC_C23_C24__OUTPUT_CSC_C24__SHIFT 0x10
6467#define OUTPUT_CSC_C31_C32__OUTPUT_CSC_C31_MASK 0xffff
6468#define OUTPUT_CSC_C31_C32__OUTPUT_CSC_C31__SHIFT 0x0
6469#define OUTPUT_CSC_C31_C32__OUTPUT_CSC_C32_MASK 0xffff0000
6470#define OUTPUT_CSC_C31_C32__OUTPUT_CSC_C32__SHIFT 0x10
6471#define OUTPUT_CSC_C33_C34__OUTPUT_CSC_C33_MASK 0xffff
6472#define OUTPUT_CSC_C33_C34__OUTPUT_CSC_C33__SHIFT 0x0
6473#define OUTPUT_CSC_C33_C34__OUTPUT_CSC_C34_MASK 0xffff0000
6474#define OUTPUT_CSC_C33_C34__OUTPUT_CSC_C34__SHIFT 0x10
6475#define COMM_MATRIXA_TRANS_C11_C12__COMM_MATRIXA_TRANS_C11_MASK 0xffff
6476#define COMM_MATRIXA_TRANS_C11_C12__COMM_MATRIXA_TRANS_C11__SHIFT 0x0
6477#define COMM_MATRIXA_TRANS_C11_C12__COMM_MATRIXA_TRANS_C12_MASK 0xffff0000
6478#define COMM_MATRIXA_TRANS_C11_C12__COMM_MATRIXA_TRANS_C12__SHIFT 0x10
6479#define COMM_MATRIXA_TRANS_C13_C14__COMM_MATRIXA_TRANS_C13_MASK 0xffff
6480#define COMM_MATRIXA_TRANS_C13_C14__COMM_MATRIXA_TRANS_C13__SHIFT 0x0
6481#define COMM_MATRIXA_TRANS_C13_C14__COMM_MATRIXA_TRANS_C14_MASK 0xffff0000
6482#define COMM_MATRIXA_TRANS_C13_C14__COMM_MATRIXA_TRANS_C14__SHIFT 0x10
6483#define COMM_MATRIXA_TRANS_C21_C22__COMM_MATRIXA_TRANS_C21_MASK 0xffff
6484#define COMM_MATRIXA_TRANS_C21_C22__COMM_MATRIXA_TRANS_C21__SHIFT 0x0
6485#define COMM_MATRIXA_TRANS_C21_C22__COMM_MATRIXA_TRANS_C22_MASK 0xffff0000
6486#define COMM_MATRIXA_TRANS_C21_C22__COMM_MATRIXA_TRANS_C22__SHIFT 0x10
6487#define COMM_MATRIXA_TRANS_C23_C24__COMM_MATRIXA_TRANS_C23_MASK 0xffff
6488#define COMM_MATRIXA_TRANS_C23_C24__COMM_MATRIXA_TRANS_C23__SHIFT 0x0
6489#define COMM_MATRIXA_TRANS_C23_C24__COMM_MATRIXA_TRANS_C24_MASK 0xffff0000
6490#define COMM_MATRIXA_TRANS_C23_C24__COMM_MATRIXA_TRANS_C24__SHIFT 0x10
6491#define COMM_MATRIXA_TRANS_C31_C32__COMM_MATRIXA_TRANS_C31_MASK 0xffff
6492#define COMM_MATRIXA_TRANS_C31_C32__COMM_MATRIXA_TRANS_C31__SHIFT 0x0
6493#define COMM_MATRIXA_TRANS_C31_C32__COMM_MATRIXA_TRANS_C32_MASK 0xffff0000
6494#define COMM_MATRIXA_TRANS_C31_C32__COMM_MATRIXA_TRANS_C32__SHIFT 0x10
6495#define COMM_MATRIXA_TRANS_C33_C34__COMM_MATRIXA_TRANS_C33_MASK 0xffff
6496#define COMM_MATRIXA_TRANS_C33_C34__COMM_MATRIXA_TRANS_C33__SHIFT 0x0
6497#define COMM_MATRIXA_TRANS_C33_C34__COMM_MATRIXA_TRANS_C34_MASK 0xffff0000
6498#define COMM_MATRIXA_TRANS_C33_C34__COMM_MATRIXA_TRANS_C34__SHIFT 0x10
6499#define COMM_MATRIXB_TRANS_C11_C12__COMM_MATRIXB_TRANS_C11_MASK 0xffff
6500#define COMM_MATRIXB_TRANS_C11_C12__COMM_MATRIXB_TRANS_C11__SHIFT 0x0
6501#define COMM_MATRIXB_TRANS_C11_C12__COMM_MATRIXB_TRANS_C12_MASK 0xffff0000
6502#define COMM_MATRIXB_TRANS_C11_C12__COMM_MATRIXB_TRANS_C12__SHIFT 0x10
6503#define COMM_MATRIXB_TRANS_C13_C14__COMM_MATRIXB_TRANS_C13_MASK 0xffff
6504#define COMM_MATRIXB_TRANS_C13_C14__COMM_MATRIXB_TRANS_C13__SHIFT 0x0
6505#define COMM_MATRIXB_TRANS_C13_C14__COMM_MATRIXB_TRANS_C14_MASK 0xffff0000
6506#define COMM_MATRIXB_TRANS_C13_C14__COMM_MATRIXB_TRANS_C14__SHIFT 0x10
6507#define COMM_MATRIXB_TRANS_C21_C22__COMM_MATRIXB_TRANS_C21_MASK 0xffff
6508#define COMM_MATRIXB_TRANS_C21_C22__COMM_MATRIXB_TRANS_C21__SHIFT 0x0
6509#define COMM_MATRIXB_TRANS_C21_C22__COMM_MATRIXB_TRANS_C22_MASK 0xffff0000
6510#define COMM_MATRIXB_TRANS_C21_C22__COMM_MATRIXB_TRANS_C22__SHIFT 0x10
6511#define COMM_MATRIXB_TRANS_C23_C24__COMM_MATRIXB_TRANS_C23_MASK 0xffff
6512#define COMM_MATRIXB_TRANS_C23_C24__COMM_MATRIXB_TRANS_C23__SHIFT 0x0
6513#define COMM_MATRIXB_TRANS_C23_C24__COMM_MATRIXB_TRANS_C24_MASK 0xffff0000
6514#define COMM_MATRIXB_TRANS_C23_C24__COMM_MATRIXB_TRANS_C24__SHIFT 0x10
6515#define COMM_MATRIXB_TRANS_C31_C32__COMM_MATRIXB_TRANS_C31_MASK 0xffff
6516#define COMM_MATRIXB_TRANS_C31_C32__COMM_MATRIXB_TRANS_C31__SHIFT 0x0
6517#define COMM_MATRIXB_TRANS_C31_C32__COMM_MATRIXB_TRANS_C32_MASK 0xffff0000
6518#define COMM_MATRIXB_TRANS_C31_C32__COMM_MATRIXB_TRANS_C32__SHIFT 0x10
6519#define COMM_MATRIXB_TRANS_C33_C34__COMM_MATRIXB_TRANS_C33_MASK 0xffff
6520#define COMM_MATRIXB_TRANS_C33_C34__COMM_MATRIXB_TRANS_C33__SHIFT 0x0
6521#define COMM_MATRIXB_TRANS_C33_C34__COMM_MATRIXB_TRANS_C34_MASK 0xffff0000
6522#define COMM_MATRIXB_TRANS_C33_C34__COMM_MATRIXB_TRANS_C34__SHIFT 0x10
6523#define DENORM_CONTROL__DENORM_MODE_MASK 0x7
6524#define DENORM_CONTROL__DENORM_MODE__SHIFT 0x0
6525#define DENORM_CONTROL__DENORM_14BIT_OUT_MASK 0x10
6526#define DENORM_CONTROL__DENORM_14BIT_OUT__SHIFT 0x4
6527#define OUT_ROUND_CONTROL__OUT_ROUND_TRUNC_MODE_MASK 0xf
6528#define OUT_ROUND_CONTROL__OUT_ROUND_TRUNC_MODE__SHIFT 0x0
6529#define OUT_CLAMP_CONTROL_R_CR__OUT_CLAMP_MAX_R_CR_MASK 0x3fff
6530#define OUT_CLAMP_CONTROL_R_CR__OUT_CLAMP_MAX_R_CR__SHIFT 0x0
6531#define OUT_CLAMP_CONTROL_R_CR__OUT_CLAMP_MIN_R_CR_MASK 0x3fff0000
6532#define OUT_CLAMP_CONTROL_R_CR__OUT_CLAMP_MIN_R_CR__SHIFT 0x10
6533#define OUT_CLAMP_CONTROL_G_Y__OUT_CLAMP_MAX_G_Y_MASK 0x3fff
6534#define OUT_CLAMP_CONTROL_G_Y__OUT_CLAMP_MAX_G_Y__SHIFT 0x0
6535#define OUT_CLAMP_CONTROL_G_Y__OUT_CLAMP_MIN_G_Y_MASK 0x3fff0000
6536#define OUT_CLAMP_CONTROL_G_Y__OUT_CLAMP_MIN_G_Y__SHIFT 0x10
6537#define OUT_CLAMP_CONTROL_B_CB__OUT_CLAMP_MAX_B_CB_MASK 0x3fff
6538#define OUT_CLAMP_CONTROL_B_CB__OUT_CLAMP_MAX_B_CB__SHIFT 0x0
6539#define OUT_CLAMP_CONTROL_B_CB__OUT_CLAMP_MIN_B_CB_MASK 0x3fff0000
6540#define OUT_CLAMP_CONTROL_B_CB__OUT_CLAMP_MIN_B_CB__SHIFT 0x10
6541#define KEY_CONTROL__KEY_MODE_MASK 0x6
6542#define KEY_CONTROL__KEY_MODE__SHIFT 0x1
6543#define KEY_RANGE_ALPHA__KEY_ALPHA_LOW_MASK 0xffff
6544#define KEY_RANGE_ALPHA__KEY_ALPHA_LOW__SHIFT 0x0
6545#define KEY_RANGE_ALPHA__KEY_ALPHA_HIGH_MASK 0xffff0000
6546#define KEY_RANGE_ALPHA__KEY_ALPHA_HIGH__SHIFT 0x10
6547#define KEY_RANGE_RED__KEY_RED_LOW_MASK 0xffff
6548#define KEY_RANGE_RED__KEY_RED_LOW__SHIFT 0x0
6549#define KEY_RANGE_RED__KEY_RED_HIGH_MASK 0xffff0000
6550#define KEY_RANGE_RED__KEY_RED_HIGH__SHIFT 0x10
6551#define KEY_RANGE_GREEN__KEY_GREEN_LOW_MASK 0xffff
6552#define KEY_RANGE_GREEN__KEY_GREEN_LOW__SHIFT 0x0
6553#define KEY_RANGE_GREEN__KEY_GREEN_HIGH_MASK 0xffff0000
6554#define KEY_RANGE_GREEN__KEY_GREEN_HIGH__SHIFT 0x10
6555#define KEY_RANGE_BLUE__KEY_BLUE_LOW_MASK 0xffff
6556#define KEY_RANGE_BLUE__KEY_BLUE_LOW__SHIFT 0x0
6557#define KEY_RANGE_BLUE__KEY_BLUE_HIGH_MASK 0xffff0000
6558#define KEY_RANGE_BLUE__KEY_BLUE_HIGH__SHIFT 0x10
6559#define DEGAMMA_CONTROL__GRPH_DEGAMMA_MODE_MASK 0x3
6560#define DEGAMMA_CONTROL__GRPH_DEGAMMA_MODE__SHIFT 0x0
6561#define DEGAMMA_CONTROL__CURSOR2_DEGAMMA_MODE_MASK 0x300
6562#define DEGAMMA_CONTROL__CURSOR2_DEGAMMA_MODE__SHIFT 0x8
6563#define DEGAMMA_CONTROL__CURSOR_DEGAMMA_MODE_MASK 0x3000
6564#define DEGAMMA_CONTROL__CURSOR_DEGAMMA_MODE__SHIFT 0xc
6565#define GAMUT_REMAP_CONTROL__GRPH_GAMUT_REMAP_MODE_MASK 0x3
6566#define GAMUT_REMAP_CONTROL__GRPH_GAMUT_REMAP_MODE__SHIFT 0x0
6567#define GAMUT_REMAP_C11_C12__GAMUT_REMAP_C11_MASK 0xffff
6568#define GAMUT_REMAP_C11_C12__GAMUT_REMAP_C11__SHIFT 0x0
6569#define GAMUT_REMAP_C11_C12__GAMUT_REMAP_C12_MASK 0xffff0000
6570#define GAMUT_REMAP_C11_C12__GAMUT_REMAP_C12__SHIFT 0x10
6571#define GAMUT_REMAP_C13_C14__GAMUT_REMAP_C13_MASK 0xffff
6572#define GAMUT_REMAP_C13_C14__GAMUT_REMAP_C13__SHIFT 0x0
6573#define GAMUT_REMAP_C13_C14__GAMUT_REMAP_C14_MASK 0xffff0000
6574#define GAMUT_REMAP_C13_C14__GAMUT_REMAP_C14__SHIFT 0x10
6575#define GAMUT_REMAP_C21_C22__GAMUT_REMAP_C21_MASK 0xffff
6576#define GAMUT_REMAP_C21_C22__GAMUT_REMAP_C21__SHIFT 0x0
6577#define GAMUT_REMAP_C21_C22__GAMUT_REMAP_C22_MASK 0xffff0000
6578#define GAMUT_REMAP_C21_C22__GAMUT_REMAP_C22__SHIFT 0x10
6579#define GAMUT_REMAP_C23_C24__GAMUT_REMAP_C23_MASK 0xffff
6580#define GAMUT_REMAP_C23_C24__GAMUT_REMAP_C23__SHIFT 0x0
6581#define GAMUT_REMAP_C23_C24__GAMUT_REMAP_C24_MASK 0xffff0000
6582#define GAMUT_REMAP_C23_C24__GAMUT_REMAP_C24__SHIFT 0x10
6583#define GAMUT_REMAP_C31_C32__GAMUT_REMAP_C31_MASK 0xffff
6584#define GAMUT_REMAP_C31_C32__GAMUT_REMAP_C31__SHIFT 0x0
6585#define GAMUT_REMAP_C31_C32__GAMUT_REMAP_C32_MASK 0xffff0000
6586#define GAMUT_REMAP_C31_C32__GAMUT_REMAP_C32__SHIFT 0x10
6587#define GAMUT_REMAP_C33_C34__GAMUT_REMAP_C33_MASK 0xffff
6588#define GAMUT_REMAP_C33_C34__GAMUT_REMAP_C33__SHIFT 0x0
6589#define GAMUT_REMAP_C33_C34__GAMUT_REMAP_C34_MASK 0xffff0000
6590#define GAMUT_REMAP_C33_C34__GAMUT_REMAP_C34__SHIFT 0x10
6591#define DCP_SPATIAL_DITHER_CNTL__DCP_SPATIAL_DITHER_EN_MASK 0x1
6592#define DCP_SPATIAL_DITHER_CNTL__DCP_SPATIAL_DITHER_EN__SHIFT 0x0
6593#define DCP_SPATIAL_DITHER_CNTL__DCP_SPATIAL_DITHER_MODE_MASK 0x30
6594#define DCP_SPATIAL_DITHER_CNTL__DCP_SPATIAL_DITHER_MODE__SHIFT 0x4
6595#define DCP_SPATIAL_DITHER_CNTL__DCP_SPATIAL_DITHER_DEPTH_MASK 0xc0
6596#define DCP_SPATIAL_DITHER_CNTL__DCP_SPATIAL_DITHER_DEPTH__SHIFT 0x6
6597#define DCP_SPATIAL_DITHER_CNTL__DCP_FRAME_RANDOM_ENABLE_MASK 0x100
6598#define DCP_SPATIAL_DITHER_CNTL__DCP_FRAME_RANDOM_ENABLE__SHIFT 0x8
6599#define DCP_SPATIAL_DITHER_CNTL__DCP_RGB_RANDOM_ENABLE_MASK 0x200
6600#define DCP_SPATIAL_DITHER_CNTL__DCP_RGB_RANDOM_ENABLE__SHIFT 0x9
6601#define DCP_SPATIAL_DITHER_CNTL__DCP_HIGHPASS_RANDOM_ENABLE_MASK 0x400
6602#define DCP_SPATIAL_DITHER_CNTL__DCP_HIGHPASS_RANDOM_ENABLE__SHIFT 0xa
6603#define DCP_RANDOM_SEEDS__DCP_RAND_R_SEED_MASK 0xff
6604#define DCP_RANDOM_SEEDS__DCP_RAND_R_SEED__SHIFT 0x0
6605#define DCP_RANDOM_SEEDS__DCP_RAND_G_SEED_MASK 0xff00
6606#define DCP_RANDOM_SEEDS__DCP_RAND_G_SEED__SHIFT 0x8
6607#define DCP_RANDOM_SEEDS__DCP_RAND_B_SEED_MASK 0xff0000
6608#define DCP_RANDOM_SEEDS__DCP_RAND_B_SEED__SHIFT 0x10
6609#define DCP_FP_CONVERTED_FIELD__DCP_FP_CONVERTED_FIELD_DATA_MASK 0x3ffff
6610#define DCP_FP_CONVERTED_FIELD__DCP_FP_CONVERTED_FIELD_DATA__SHIFT 0x0
6611#define DCP_FP_CONVERTED_FIELD__DCP_FP_CONVERTED_FIELD_INDEX_MASK 0x7f00000
6612#define DCP_FP_CONVERTED_FIELD__DCP_FP_CONVERTED_FIELD_INDEX__SHIFT 0x14
6613#define CUR_CONTROL__CURSOR_EN_MASK 0x1
6614#define CUR_CONTROL__CURSOR_EN__SHIFT 0x0
6615#define CUR_CONTROL__CUR_INV_TRANS_CLAMP_MASK 0x10
6616#define CUR_CONTROL__CUR_INV_TRANS_CLAMP__SHIFT 0x4
6617#define CUR_CONTROL__CURSOR_MODE_MASK 0x300
6618#define CUR_CONTROL__CURSOR_MODE__SHIFT 0x8
6619#define CUR_CONTROL__CURSOR_BUSY_START_LINE_POSITION_MASK 0xf000
6620#define CUR_CONTROL__CURSOR_BUSY_START_LINE_POSITION__SHIFT 0xc
6621#define CUR_CONTROL__CURSOR_2X_MAGNIFY_MASK 0x10000
6622#define CUR_CONTROL__CURSOR_2X_MAGNIFY__SHIFT 0x10
6623#define CUR_CONTROL__CURSOR_FORCE_MC_ON_MASK 0x100000
6624#define CUR_CONTROL__CURSOR_FORCE_MC_ON__SHIFT 0x14
6625#define CUR_CONTROL__CURSOR_URGENT_CONTROL_MASK 0x7000000
6626#define CUR_CONTROL__CURSOR_URGENT_CONTROL__SHIFT 0x18
6627#define CUR_SURFACE_ADDRESS__CURSOR_SURFACE_ADDRESS_MASK 0xffffffff
6628#define CUR_SURFACE_ADDRESS__CURSOR_SURFACE_ADDRESS__SHIFT 0x0
6629#define CUR_SIZE__CURSOR_HEIGHT_MASK 0x7f
6630#define CUR_SIZE__CURSOR_HEIGHT__SHIFT 0x0
6631#define CUR_SIZE__CURSOR_WIDTH_MASK 0x7f0000
6632#define CUR_SIZE__CURSOR_WIDTH__SHIFT 0x10
6633#define CUR_SURFACE_ADDRESS_HIGH__CURSOR_SURFACE_ADDRESS_HIGH_MASK 0xff
6634#define CUR_SURFACE_ADDRESS_HIGH__CURSOR_SURFACE_ADDRESS_HIGH__SHIFT 0x0
6635#define CUR_POSITION__CURSOR_Y_POSITION_MASK 0x3fff
6636#define CUR_POSITION__CURSOR_Y_POSITION__SHIFT 0x0
6637#define CUR_POSITION__CURSOR_X_POSITION_MASK 0x3fff0000
6638#define CUR_POSITION__CURSOR_X_POSITION__SHIFT 0x10
6639#define CUR_HOT_SPOT__CURSOR_HOT_SPOT_Y_MASK 0x7f
6640#define CUR_HOT_SPOT__CURSOR_HOT_SPOT_Y__SHIFT 0x0
6641#define CUR_HOT_SPOT__CURSOR_HOT_SPOT_X_MASK 0x7f0000
6642#define CUR_HOT_SPOT__CURSOR_HOT_SPOT_X__SHIFT 0x10
6643#define CUR_COLOR1__CUR_COLOR1_BLUE_MASK 0xff
6644#define CUR_COLOR1__CUR_COLOR1_BLUE__SHIFT 0x0
6645#define CUR_COLOR1__CUR_COLOR1_GREEN_MASK 0xff00
6646#define CUR_COLOR1__CUR_COLOR1_GREEN__SHIFT 0x8
6647#define CUR_COLOR1__CUR_COLOR1_RED_MASK 0xff0000
6648#define CUR_COLOR1__CUR_COLOR1_RED__SHIFT 0x10
6649#define CUR_COLOR2__CUR_COLOR2_BLUE_MASK 0xff
6650#define CUR_COLOR2__CUR_COLOR2_BLUE__SHIFT 0x0
6651#define CUR_COLOR2__CUR_COLOR2_GREEN_MASK 0xff00
6652#define CUR_COLOR2__CUR_COLOR2_GREEN__SHIFT 0x8
6653#define CUR_COLOR2__CUR_COLOR2_RED_MASK 0xff0000
6654#define CUR_COLOR2__CUR_COLOR2_RED__SHIFT 0x10
6655#define CUR_UPDATE__CURSOR_UPDATE_PENDING_MASK 0x1
6656#define CUR_UPDATE__CURSOR_UPDATE_PENDING__SHIFT 0x0
6657#define CUR_UPDATE__CURSOR_UPDATE_TAKEN_MASK 0x2
6658#define CUR_UPDATE__CURSOR_UPDATE_TAKEN__SHIFT 0x1
6659#define CUR_UPDATE__CURSOR_UPDATE_LOCK_MASK 0x10000
6660#define CUR_UPDATE__CURSOR_UPDATE_LOCK__SHIFT 0x10
6661#define CUR_UPDATE__CURSOR_DISABLE_MULTIPLE_UPDATE_MASK 0x1000000
6662#define CUR_UPDATE__CURSOR_DISABLE_MULTIPLE_UPDATE__SHIFT 0x18
6663#define CUR_UPDATE__CURSOR_UPDATE_STEREO_MODE_MASK 0x6000000
6664#define CUR_UPDATE__CURSOR_UPDATE_STEREO_MODE__SHIFT 0x19
6665#define CUR_REQUEST_FILTER_CNTL__CUR_REQUEST_FILTER_DIS_MASK 0x1
6666#define CUR_REQUEST_FILTER_CNTL__CUR_REQUEST_FILTER_DIS__SHIFT 0x0
6667#define CUR_STEREO_CONTROL__CURSOR_STEREO_EN_MASK 0x1
6668#define CUR_STEREO_CONTROL__CURSOR_STEREO_EN__SHIFT 0x0
6669#define CUR_STEREO_CONTROL__CURSOR_STEREO_OFFSET_YNX_MASK 0x2
6670#define CUR_STEREO_CONTROL__CURSOR_STEREO_OFFSET_YNX__SHIFT 0x1
6671#define CUR_STEREO_CONTROL__CURSOR_PRIMARY_OFFSET_MASK 0x3ff0
6672#define CUR_STEREO_CONTROL__CURSOR_PRIMARY_OFFSET__SHIFT 0x4
6673#define CUR_STEREO_CONTROL__CURSOR_SECONDARY_OFFSET_MASK 0x3ff0000
6674#define CUR_STEREO_CONTROL__CURSOR_SECONDARY_OFFSET__SHIFT 0x10
6675#define DC_LUT_RW_MODE__DC_LUT_RW_MODE_MASK 0x1
6676#define DC_LUT_RW_MODE__DC_LUT_RW_MODE__SHIFT 0x0
6677#define DC_LUT_RW_MODE__DC_LUT_ERROR_MASK 0x10000
6678#define DC_LUT_RW_MODE__DC_LUT_ERROR__SHIFT 0x10
6679#define DC_LUT_RW_MODE__DC_LUT_ERROR_RST_MASK 0x20000
6680#define DC_LUT_RW_MODE__DC_LUT_ERROR_RST__SHIFT 0x11
6681#define DC_LUT_RW_INDEX__DC_LUT_RW_INDEX_MASK 0xff
6682#define DC_LUT_RW_INDEX__DC_LUT_RW_INDEX__SHIFT 0x0
6683#define DC_LUT_SEQ_COLOR__DC_LUT_SEQ_COLOR_MASK 0xffff
6684#define DC_LUT_SEQ_COLOR__DC_LUT_SEQ_COLOR__SHIFT 0x0
6685#define DC_LUT_PWL_DATA__DC_LUT_BASE_MASK 0xffff
6686#define DC_LUT_PWL_DATA__DC_LUT_BASE__SHIFT 0x0
6687#define DC_LUT_PWL_DATA__DC_LUT_DELTA_MASK 0xffff0000
6688#define DC_LUT_PWL_DATA__DC_LUT_DELTA__SHIFT 0x10
6689#define DC_LUT_30_COLOR__DC_LUT_COLOR_10_BLUE_MASK 0x3ff
6690#define DC_LUT_30_COLOR__DC_LUT_COLOR_10_BLUE__SHIFT 0x0
6691#define DC_LUT_30_COLOR__DC_LUT_COLOR_10_GREEN_MASK 0xffc00
6692#define DC_LUT_30_COLOR__DC_LUT_COLOR_10_GREEN__SHIFT 0xa
6693#define DC_LUT_30_COLOR__DC_LUT_COLOR_10_RED_MASK 0x3ff00000
6694#define DC_LUT_30_COLOR__DC_LUT_COLOR_10_RED__SHIFT 0x14
6695#define DC_LUT_VGA_ACCESS_ENABLE__DC_LUT_VGA_ACCESS_ENABLE_MASK 0x1
6696#define DC_LUT_VGA_ACCESS_ENABLE__DC_LUT_VGA_ACCESS_ENABLE__SHIFT 0x0
6697#define DC_LUT_WRITE_EN_MASK__DC_LUT_WRITE_EN_MASK_MASK 0x7
6698#define DC_LUT_WRITE_EN_MASK__DC_LUT_WRITE_EN_MASK__SHIFT 0x0
6699#define DC_LUT_AUTOFILL__DC_LUT_AUTOFILL_MASK 0x1
6700#define DC_LUT_AUTOFILL__DC_LUT_AUTOFILL__SHIFT 0x0
6701#define DC_LUT_AUTOFILL__DC_LUT_AUTOFILL_DONE_MASK 0x2
6702#define DC_LUT_AUTOFILL__DC_LUT_AUTOFILL_DONE__SHIFT 0x1
6703#define DC_LUT_CONTROL__DC_LUT_INC_B_MASK 0xf
6704#define DC_LUT_CONTROL__DC_LUT_INC_B__SHIFT 0x0
6705#define DC_LUT_CONTROL__DC_LUT_DATA_B_SIGNED_EN_MASK 0x10
6706#define DC_LUT_CONTROL__DC_LUT_DATA_B_SIGNED_EN__SHIFT 0x4
6707#define DC_LUT_CONTROL__DC_LUT_DATA_B_FLOAT_POINT_EN_MASK 0x20
6708#define DC_LUT_CONTROL__DC_LUT_DATA_B_FLOAT_POINT_EN__SHIFT 0x5
6709#define DC_LUT_CONTROL__DC_LUT_DATA_B_FORMAT_MASK 0xc0
6710#define DC_LUT_CONTROL__DC_LUT_DATA_B_FORMAT__SHIFT 0x6
6711#define DC_LUT_CONTROL__DC_LUT_INC_G_MASK 0xf00
6712#define DC_LUT_CONTROL__DC_LUT_INC_G__SHIFT 0x8
6713#define DC_LUT_CONTROL__DC_LUT_DATA_G_SIGNED_EN_MASK 0x1000
6714#define DC_LUT_CONTROL__DC_LUT_DATA_G_SIGNED_EN__SHIFT 0xc
6715#define DC_LUT_CONTROL__DC_LUT_DATA_G_FLOAT_POINT_EN_MASK 0x2000
6716#define DC_LUT_CONTROL__DC_LUT_DATA_G_FLOAT_POINT_EN__SHIFT 0xd
6717#define DC_LUT_CONTROL__DC_LUT_DATA_G_FORMAT_MASK 0xc000
6718#define DC_LUT_CONTROL__DC_LUT_DATA_G_FORMAT__SHIFT 0xe
6719#define DC_LUT_CONTROL__DC_LUT_INC_R_MASK 0xf0000
6720#define DC_LUT_CONTROL__DC_LUT_INC_R__SHIFT 0x10
6721#define DC_LUT_CONTROL__DC_LUT_DATA_R_SIGNED_EN_MASK 0x100000
6722#define DC_LUT_CONTROL__DC_LUT_DATA_R_SIGNED_EN__SHIFT 0x14
6723#define DC_LUT_CONTROL__DC_LUT_DATA_R_FLOAT_POINT_EN_MASK 0x200000
6724#define DC_LUT_CONTROL__DC_LUT_DATA_R_FLOAT_POINT_EN__SHIFT 0x15
6725#define DC_LUT_CONTROL__DC_LUT_DATA_R_FORMAT_MASK 0xc00000
6726#define DC_LUT_CONTROL__DC_LUT_DATA_R_FORMAT__SHIFT 0x16
6727#define DC_LUT_BLACK_OFFSET_BLUE__DC_LUT_BLACK_OFFSET_BLUE_MASK 0xffff
6728#define DC_LUT_BLACK_OFFSET_BLUE__DC_LUT_BLACK_OFFSET_BLUE__SHIFT 0x0
6729#define DC_LUT_BLACK_OFFSET_GREEN__DC_LUT_BLACK_OFFSET_GREEN_MASK 0xffff
6730#define DC_LUT_BLACK_OFFSET_GREEN__DC_LUT_BLACK_OFFSET_GREEN__SHIFT 0x0
6731#define DC_LUT_BLACK_OFFSET_RED__DC_LUT_BLACK_OFFSET_RED_MASK 0xffff
6732#define DC_LUT_BLACK_OFFSET_RED__DC_LUT_BLACK_OFFSET_RED__SHIFT 0x0
6733#define DC_LUT_WHITE_OFFSET_BLUE__DC_LUT_WHITE_OFFSET_BLUE_MASK 0xffff
6734#define DC_LUT_WHITE_OFFSET_BLUE__DC_LUT_WHITE_OFFSET_BLUE__SHIFT 0x0
6735#define DC_LUT_WHITE_OFFSET_GREEN__DC_LUT_WHITE_OFFSET_GREEN_MASK 0xffff
6736#define DC_LUT_WHITE_OFFSET_GREEN__DC_LUT_WHITE_OFFSET_GREEN__SHIFT 0x0
6737#define DC_LUT_WHITE_OFFSET_RED__DC_LUT_WHITE_OFFSET_RED_MASK 0xffff
6738#define DC_LUT_WHITE_OFFSET_RED__DC_LUT_WHITE_OFFSET_RED__SHIFT 0x0
6739#define DCP_CRC_CONTROL__DCP_CRC_ENABLE_MASK 0x1
6740#define DCP_CRC_CONTROL__DCP_CRC_ENABLE__SHIFT 0x0
6741#define DCP_CRC_CONTROL__DCP_CRC_SOURCE_SEL_MASK 0x1c
6742#define DCP_CRC_CONTROL__DCP_CRC_SOURCE_SEL__SHIFT 0x2
6743#define DCP_CRC_CONTROL__DCP_CRC_LINE_SEL_MASK 0x300
6744#define DCP_CRC_CONTROL__DCP_CRC_LINE_SEL__SHIFT 0x8
6745#define DCP_CRC_MASK__DCP_CRC_MASK_MASK 0xffffffff
6746#define DCP_CRC_MASK__DCP_CRC_MASK__SHIFT 0x0
6747#define DCP_CRC_CURRENT__DCP_CRC_CURRENT_MASK 0xffffffff
6748#define DCP_CRC_CURRENT__DCP_CRC_CURRENT__SHIFT 0x0
6749#define DVMM_PTE_CONTROL__DVMM_USE_SINGLE_PTE_MASK 0x1
6750#define DVMM_PTE_CONTROL__DVMM_USE_SINGLE_PTE__SHIFT 0x0
6751#define DVMM_PTE_CONTROL__DVMM_PAGE_WIDTH_MASK 0x1e
6752#define DVMM_PTE_CONTROL__DVMM_PAGE_WIDTH__SHIFT 0x1
6753#define DVMM_PTE_CONTROL__DVMM_PAGE_HEIGHT_MASK 0x1e0
6754#define DVMM_PTE_CONTROL__DVMM_PAGE_HEIGHT__SHIFT 0x5
6755#define DVMM_PTE_CONTROL__DVMM_MIN_PTE_BEFORE_FLIP_MASK 0x7fe00
6756#define DVMM_PTE_CONTROL__DVMM_MIN_PTE_BEFORE_FLIP__SHIFT 0x9
6757#define DVMM_PTE_CONTROL__DVMM_PTE_BUFFER_MODE0_MASK 0x100000
6758#define DVMM_PTE_CONTROL__DVMM_PTE_BUFFER_MODE0__SHIFT 0x14
6759#define DVMM_PTE_CONTROL__DVMM_PTE_BUFFER_MODE1_MASK 0x200000
6760#define DVMM_PTE_CONTROL__DVMM_PTE_BUFFER_MODE1__SHIFT 0x15
6761#define DCP_CRC_LAST__DCP_CRC_LAST_MASK 0xffffffff
6762#define DCP_CRC_LAST__DCP_CRC_LAST__SHIFT 0x0
6763#define DCP_DEBUG__DCP_DEBUG_MASK 0xffffffff
6764#define DCP_DEBUG__DCP_DEBUG__SHIFT 0x0
6765#define GRPH_FLIP_RATE_CNTL__GRPH_FLIP_RATE_MASK 0x7
6766#define GRPH_FLIP_RATE_CNTL__GRPH_FLIP_RATE__SHIFT 0x0
6767#define GRPH_FLIP_RATE_CNTL__GRPH_FLIP_RATE_ENABLE_MASK 0x8
6768#define GRPH_FLIP_RATE_CNTL__GRPH_FLIP_RATE_ENABLE__SHIFT 0x3
6769#define DCP_GSL_CONTROL__DCP_GSL0_EN_MASK 0x1
6770#define DCP_GSL_CONTROL__DCP_GSL0_EN__SHIFT 0x0
6771#define DCP_GSL_CONTROL__DCP_GSL1_EN_MASK 0x2
6772#define DCP_GSL_CONTROL__DCP_GSL1_EN__SHIFT 0x1
6773#define DCP_GSL_CONTROL__DCP_GSL2_EN_MASK 0x4
6774#define DCP_GSL_CONTROL__DCP_GSL2_EN__SHIFT 0x2
6775#define DCP_GSL_CONTROL__DCP_GSL_HSYNC_FLIP_FORCE_DELAY_MASK 0xf000
6776#define DCP_GSL_CONTROL__DCP_GSL_HSYNC_FLIP_FORCE_DELAY__SHIFT 0xc
6777#define DCP_GSL_CONTROL__DCP_GSL_MASTER_EN_MASK 0x10000
6778#define DCP_GSL_CONTROL__DCP_GSL_MASTER_EN__SHIFT 0x10
6779#define DCP_GSL_CONTROL__DCP_GSL_XDMA_GROUP_MASK 0x60000
6780#define DCP_GSL_CONTROL__DCP_GSL_XDMA_GROUP__SHIFT 0x11
6781#define DCP_GSL_CONTROL__DCP_GSL_XDMA_GROUP_UNDERFLOW_EN_MASK 0x80000
6782#define DCP_GSL_CONTROL__DCP_GSL_XDMA_GROUP_UNDERFLOW_EN__SHIFT 0x13
6783#define DCP_GSL_CONTROL__DCP_GSL_SYNC_SOURCE_MASK 0x3000000
6784#define DCP_GSL_CONTROL__DCP_GSL_SYNC_SOURCE__SHIFT 0x18
6785#define DCP_GSL_CONTROL__DCP_GSL_DELAY_SURFACE_UPDATE_PENDING_MASK 0x8000000
6786#define DCP_GSL_CONTROL__DCP_GSL_DELAY_SURFACE_UPDATE_PENDING__SHIFT 0x1b
6787#define DCP_GSL_CONTROL__DCP_GSL_HSYNC_FLIP_CHECK_DELAY_MASK 0xf0000000
6788#define DCP_GSL_CONTROL__DCP_GSL_HSYNC_FLIP_CHECK_DELAY__SHIFT 0x1c
6789#define DCP_LB_DATA_GAP_BETWEEN_CHUNK__DCP_LB_GAP_BETWEEN_CHUNK_20BPP_MASK 0xf
6790#define DCP_LB_DATA_GAP_BETWEEN_CHUNK__DCP_LB_GAP_BETWEEN_CHUNK_20BPP__SHIFT 0x0
6791#define DCP_LB_DATA_GAP_BETWEEN_CHUNK__DCP_LB_GAP_BETWEEN_CHUNK_30BPP_MASK 0x1f0
6792#define DCP_LB_DATA_GAP_BETWEEN_CHUNK__DCP_LB_GAP_BETWEEN_CHUNK_30BPP__SHIFT 0x4
6793#define DCP_DEBUG_SG__DCP_DEBUG_SG_MASK 0xffffffff
6794#define DCP_DEBUG_SG__DCP_DEBUG_SG__SHIFT 0x0
6795#define DCP_DEBUG_SG2__DCP_DEBUG_SG2_MASK 0xffffffff
6796#define DCP_DEBUG_SG2__DCP_DEBUG_SG2__SHIFT 0x0
6797#define DCP_DVMM_DEBUG__DCP_DVMM_DEBUG_MASK 0xffffffff
6798#define DCP_DVMM_DEBUG__DCP_DVMM_DEBUG__SHIFT 0x0
6799#define DCP_TEST_DEBUG_INDEX__DCP_TEST_DEBUG_INDEX_MASK 0xff
6800#define DCP_TEST_DEBUG_INDEX__DCP_TEST_DEBUG_INDEX__SHIFT 0x0
6801#define DCP_TEST_DEBUG_INDEX__DCP_TEST_DEBUG_WRITE_EN_MASK 0x100
6802#define DCP_TEST_DEBUG_INDEX__DCP_TEST_DEBUG_WRITE_EN__SHIFT 0x8
6803#define DCP_TEST_DEBUG_DATA__DCP_TEST_DEBUG_DATA_MASK 0xffffffff
6804#define DCP_TEST_DEBUG_DATA__DCP_TEST_DEBUG_DATA__SHIFT 0x0
6805#define GRPH_STEREOSYNC_FLIP__GRPH_STEREOSYNC_FLIP_EN_MASK 0x1
6806#define GRPH_STEREOSYNC_FLIP__GRPH_STEREOSYNC_FLIP_EN__SHIFT 0x0
6807#define GRPH_STEREOSYNC_FLIP__GRPH_STEREOSYNC_FLIP_MODE_MASK 0x300
6808#define GRPH_STEREOSYNC_FLIP__GRPH_STEREOSYNC_FLIP_MODE__SHIFT 0x8
6809#define GRPH_STEREOSYNC_FLIP__GRPH_PRIMARY_SURFACE_PENDING_MASK 0x10000
6810#define GRPH_STEREOSYNC_FLIP__GRPH_PRIMARY_SURFACE_PENDING__SHIFT 0x10
6811#define GRPH_STEREOSYNC_FLIP__GRPH_SECONDARY_SURFACE_PENDING_MASK 0x20000
6812#define GRPH_STEREOSYNC_FLIP__GRPH_SECONDARY_SURFACE_PENDING__SHIFT 0x11
6813#define GRPH_STEREOSYNC_FLIP__GRPH_STEREOSYNC_SELECT_DISABLE_MASK 0x10000000
6814#define GRPH_STEREOSYNC_FLIP__GRPH_STEREOSYNC_SELECT_DISABLE__SHIFT 0x1c
6815#define DCP_DEBUG2__DCP_DEBUG2_MASK 0xffffffff
6816#define DCP_DEBUG2__DCP_DEBUG2__SHIFT 0x0
6817#define HW_ROTATION__GRPH_ROTATION_ANGLE_MASK 0x7
6818#define HW_ROTATION__GRPH_ROTATION_ANGLE__SHIFT 0x0
6819#define GRPH_XDMA_CACHE_UNDERFLOW_DET_CNTL__GRPH_XDMA_CACHE_UNDERFLOW_CNT_EN_MASK 0x1
6820#define GRPH_XDMA_CACHE_UNDERFLOW_DET_CNTL__GRPH_XDMA_CACHE_UNDERFLOW_CNT_EN__SHIFT 0x0
6821#define GRPH_XDMA_CACHE_UNDERFLOW_DET_CNTL__GRPH_XDMA_CACHE_UNDERFLOW_CNT_MODE_MASK 0x2
6822#define GRPH_XDMA_CACHE_UNDERFLOW_DET_CNTL__GRPH_XDMA_CACHE_UNDERFLOW_CNT_MODE__SHIFT 0x1
6823#define GRPH_XDMA_CACHE_UNDERFLOW_DET_CNTL__GRPH_XDMA_CACHE_UNDERFLOW_FRAME_CNT_MASK 0x1fff0
6824#define GRPH_XDMA_CACHE_UNDERFLOW_DET_CNTL__GRPH_XDMA_CACHE_UNDERFLOW_FRAME_CNT__SHIFT 0x4
6825#define REGAMMA_CONTROL__GRPH_REGAMMA_MODE_MASK 0x7
6826#define REGAMMA_CONTROL__GRPH_REGAMMA_MODE__SHIFT 0x0
6827#define REGAMMA_LUT_INDEX__REGAMMA_LUT_INDEX_MASK 0x1ff
6828#define REGAMMA_LUT_INDEX__REGAMMA_LUT_INDEX__SHIFT 0x0
6829#define REGAMMA_LUT_DATA__REGAMMA_LUT_DATA_MASK 0x7ffff
6830#define REGAMMA_LUT_DATA__REGAMMA_LUT_DATA__SHIFT 0x0
6831#define REGAMMA_LUT_WRITE_EN_MASK__REGAMMA_LUT_WRITE_EN_MASK_MASK 0x7
6832#define REGAMMA_LUT_WRITE_EN_MASK__REGAMMA_LUT_WRITE_EN_MASK__SHIFT 0x0
6833#define REGAMMA_CNTLA_START_CNTL__REGAMMA_CNTLA_EXP_REGION_START_MASK 0x3ffff
6834#define REGAMMA_CNTLA_START_CNTL__REGAMMA_CNTLA_EXP_REGION_START__SHIFT 0x0
6835#define REGAMMA_CNTLA_START_CNTL__REGAMMA_CNTLA_EXP_REGION_START_SEGMENT_MASK 0x7f00000
6836#define REGAMMA_CNTLA_START_CNTL__REGAMMA_CNTLA_EXP_REGION_START_SEGMENT__SHIFT 0x14
6837#define REGAMMA_CNTLA_SLOPE_CNTL__REGAMMA_CNTLA_EXP_REGION_LINEAR_SLOPE_MASK 0x3ffff
6838#define REGAMMA_CNTLA_SLOPE_CNTL__REGAMMA_CNTLA_EXP_REGION_LINEAR_SLOPE__SHIFT 0x0
6839#define REGAMMA_CNTLA_END_CNTL1__REGAMMA_CNTLA_EXP_REGION_END_MASK 0xffff
6840#define REGAMMA_CNTLA_END_CNTL1__REGAMMA_CNTLA_EXP_REGION_END__SHIFT 0x0
6841#define REGAMMA_CNTLA_END_CNTL2__REGAMMA_CNTLA_EXP_REGION_END_SLOPE_MASK 0xffff
6842#define REGAMMA_CNTLA_END_CNTL2__REGAMMA_CNTLA_EXP_REGION_END_SLOPE__SHIFT 0x0
6843#define REGAMMA_CNTLA_END_CNTL2__REGAMMA_CNTLA_EXP_REGION_END_BASE_MASK 0xffff0000
6844#define REGAMMA_CNTLA_END_CNTL2__REGAMMA_CNTLA_EXP_REGION_END_BASE__SHIFT 0x10
6845#define REGAMMA_CNTLA_REGION_0_1__REGAMMA_CNTLA_EXP_REGION0_LUT_OFFSET_MASK 0x1ff
6846#define REGAMMA_CNTLA_REGION_0_1__REGAMMA_CNTLA_EXP_REGION0_LUT_OFFSET__SHIFT 0x0
6847#define REGAMMA_CNTLA_REGION_0_1__REGAMMA_CNTLA_EXP_REGION0_NUM_SEGMENTS_MASK 0x7000
6848#define REGAMMA_CNTLA_REGION_0_1__REGAMMA_CNTLA_EXP_REGION0_NUM_SEGMENTS__SHIFT 0xc
6849#define REGAMMA_CNTLA_REGION_0_1__REGAMMA_CNTLA_EXP_REGION1_LUT_OFFSET_MASK 0x1ff0000
6850#define REGAMMA_CNTLA_REGION_0_1__REGAMMA_CNTLA_EXP_REGION1_LUT_OFFSET__SHIFT 0x10
6851#define REGAMMA_CNTLA_REGION_0_1__REGAMMA_CNTLA_EXP_REGION1_NUM_SEGMENTS_MASK 0x70000000
6852#define REGAMMA_CNTLA_REGION_0_1__REGAMMA_CNTLA_EXP_REGION1_NUM_SEGMENTS__SHIFT 0x1c
6853#define REGAMMA_CNTLA_REGION_2_3__REGAMMA_CNTLA_EXP_REGION2_LUT_OFFSET_MASK 0x1ff
6854#define REGAMMA_CNTLA_REGION_2_3__REGAMMA_CNTLA_EXP_REGION2_LUT_OFFSET__SHIFT 0x0
6855#define REGAMMA_CNTLA_REGION_2_3__REGAMMA_CNTLA_EXP_REGION2_NUM_SEGMENTS_MASK 0x7000
6856#define REGAMMA_CNTLA_REGION_2_3__REGAMMA_CNTLA_EXP_REGION2_NUM_SEGMENTS__SHIFT 0xc
6857#define REGAMMA_CNTLA_REGION_2_3__REGAMMA_CNTLA_EXP_REGION3_LUT_OFFSET_MASK 0x1ff0000
6858#define REGAMMA_CNTLA_REGION_2_3__REGAMMA_CNTLA_EXP_REGION3_LUT_OFFSET__SHIFT 0x10
6859#define REGAMMA_CNTLA_REGION_2_3__REGAMMA_CNTLA_EXP_REGION3_NUM_SEGMENTS_MASK 0x70000000
6860#define REGAMMA_CNTLA_REGION_2_3__REGAMMA_CNTLA_EXP_REGION3_NUM_SEGMENTS__SHIFT 0x1c
6861#define REGAMMA_CNTLA_REGION_4_5__REGAMMA_CNTLA_EXP_REGION4_LUT_OFFSET_MASK 0x1ff
6862#define REGAMMA_CNTLA_REGION_4_5__REGAMMA_CNTLA_EXP_REGION4_LUT_OFFSET__SHIFT 0x0
6863#define REGAMMA_CNTLA_REGION_4_5__REGAMMA_CNTLA_EXP_REGION4_NUM_SEGMENTS_MASK 0x7000
6864#define REGAMMA_CNTLA_REGION_4_5__REGAMMA_CNTLA_EXP_REGION4_NUM_SEGMENTS__SHIFT 0xc
6865#define REGAMMA_CNTLA_REGION_4_5__REGAMMA_CNTLA_EXP_REGION5_LUT_OFFSET_MASK 0x1ff0000
6866#define REGAMMA_CNTLA_REGION_4_5__REGAMMA_CNTLA_EXP_REGION5_LUT_OFFSET__SHIFT 0x10
6867#define REGAMMA_CNTLA_REGION_4_5__REGAMMA_CNTLA_EXP_REGION5_NUM_SEGMENTS_MASK 0x70000000
6868#define REGAMMA_CNTLA_REGION_4_5__REGAMMA_CNTLA_EXP_REGION5_NUM_SEGMENTS__SHIFT 0x1c
6869#define REGAMMA_CNTLA_REGION_6_7__REGAMMA_CNTLA_EXP_REGION6_LUT_OFFSET_MASK 0x1ff
6870#define REGAMMA_CNTLA_REGION_6_7__REGAMMA_CNTLA_EXP_REGION6_LUT_OFFSET__SHIFT 0x0
6871#define REGAMMA_CNTLA_REGION_6_7__REGAMMA_CNTLA_EXP_REGION6_NUM_SEGMENTS_MASK 0x7000
6872#define REGAMMA_CNTLA_REGION_6_7__REGAMMA_CNTLA_EXP_REGION6_NUM_SEGMENTS__SHIFT 0xc
6873#define REGAMMA_CNTLA_REGION_6_7__REGAMMA_CNTLA_EXP_REGION7_LUT_OFFSET_MASK 0x1ff0000
6874#define REGAMMA_CNTLA_REGION_6_7__REGAMMA_CNTLA_EXP_REGION7_LUT_OFFSET__SHIFT 0x10
6875#define REGAMMA_CNTLA_REGION_6_7__REGAMMA_CNTLA_EXP_REGION7_NUM_SEGMENTS_MASK 0x70000000
6876#define REGAMMA_CNTLA_REGION_6_7__REGAMMA_CNTLA_EXP_REGION7_NUM_SEGMENTS__SHIFT 0x1c
6877#define REGAMMA_CNTLA_REGION_8_9__REGAMMA_CNTLA_EXP_REGION8_LUT_OFFSET_MASK 0x1ff
6878#define REGAMMA_CNTLA_REGION_8_9__REGAMMA_CNTLA_EXP_REGION8_LUT_OFFSET__SHIFT 0x0
6879#define REGAMMA_CNTLA_REGION_8_9__REGAMMA_CNTLA_EXP_REGION8_NUM_SEGMENTS_MASK 0x7000
6880#define REGAMMA_CNTLA_REGION_8_9__REGAMMA_CNTLA_EXP_REGION8_NUM_SEGMENTS__SHIFT 0xc
6881#define REGAMMA_CNTLA_REGION_8_9__REGAMMA_CNTLA_EXP_REGION9_LUT_OFFSET_MASK 0x1ff0000
6882#define REGAMMA_CNTLA_REGION_8_9__REGAMMA_CNTLA_EXP_REGION9_LUT_OFFSET__SHIFT 0x10
6883#define REGAMMA_CNTLA_REGION_8_9__REGAMMA_CNTLA_EXP_REGION9_NUM_SEGMENTS_MASK 0x70000000
6884#define REGAMMA_CNTLA_REGION_8_9__REGAMMA_CNTLA_EXP_REGION9_NUM_SEGMENTS__SHIFT 0x1c
6885#define REGAMMA_CNTLA_REGION_10_11__REGAMMA_CNTLA_EXP_REGION10_LUT_OFFSET_MASK 0x1ff
6886#define REGAMMA_CNTLA_REGION_10_11__REGAMMA_CNTLA_EXP_REGION10_LUT_OFFSET__SHIFT 0x0
6887#define REGAMMA_CNTLA_REGION_10_11__REGAMMA_CNTLA_EXP_REGION10_NUM_SEGMENTS_MASK 0x7000
6888#define REGAMMA_CNTLA_REGION_10_11__REGAMMA_CNTLA_EXP_REGION10_NUM_SEGMENTS__SHIFT 0xc
6889#define REGAMMA_CNTLA_REGION_10_11__REGAMMA_CNTLA_EXP_REGION11_LUT_OFFSET_MASK 0x1ff0000
6890#define REGAMMA_CNTLA_REGION_10_11__REGAMMA_CNTLA_EXP_REGION11_LUT_OFFSET__SHIFT 0x10
6891#define REGAMMA_CNTLA_REGION_10_11__REGAMMA_CNTLA_EXP_REGION11_NUM_SEGMENTS_MASK 0x70000000
6892#define REGAMMA_CNTLA_REGION_10_11__REGAMMA_CNTLA_EXP_REGION11_NUM_SEGMENTS__SHIFT 0x1c
6893#define REGAMMA_CNTLA_REGION_12_13__REGAMMA_CNTLA_EXP_REGION12_LUT_OFFSET_MASK 0x1ff
6894#define REGAMMA_CNTLA_REGION_12_13__REGAMMA_CNTLA_EXP_REGION12_LUT_OFFSET__SHIFT 0x0
6895#define REGAMMA_CNTLA_REGION_12_13__REGAMMA_CNTLA_EXP_REGION12_NUM_SEGMENTS_MASK 0x7000
6896#define REGAMMA_CNTLA_REGION_12_13__REGAMMA_CNTLA_EXP_REGION12_NUM_SEGMENTS__SHIFT 0xc
6897#define REGAMMA_CNTLA_REGION_12_13__REGAMMA_CNTLA_EXP_REGION13_LUT_OFFSET_MASK 0x1ff0000
6898#define REGAMMA_CNTLA_REGION_12_13__REGAMMA_CNTLA_EXP_REGION13_LUT_OFFSET__SHIFT 0x10
6899#define REGAMMA_CNTLA_REGION_12_13__REGAMMA_CNTLA_EXP_REGION13_NUM_SEGMENTS_MASK 0x70000000
6900#define REGAMMA_CNTLA_REGION_12_13__REGAMMA_CNTLA_EXP_REGION13_NUM_SEGMENTS__SHIFT 0x1c
6901#define REGAMMA_CNTLA_REGION_14_15__REGAMMA_CNTLA_EXP_REGION14_LUT_OFFSET_MASK 0x1ff
6902#define REGAMMA_CNTLA_REGION_14_15__REGAMMA_CNTLA_EXP_REGION14_LUT_OFFSET__SHIFT 0x0
6903#define REGAMMA_CNTLA_REGION_14_15__REGAMMA_CNTLA_EXP_REGION14_NUM_SEGMENTS_MASK 0x7000
6904#define REGAMMA_CNTLA_REGION_14_15__REGAMMA_CNTLA_EXP_REGION14_NUM_SEGMENTS__SHIFT 0xc
6905#define REGAMMA_CNTLA_REGION_14_15__REGAMMA_CNTLA_EXP_REGION15_LUT_OFFSET_MASK 0x1ff0000
6906#define REGAMMA_CNTLA_REGION_14_15__REGAMMA_CNTLA_EXP_REGION15_LUT_OFFSET__SHIFT 0x10
6907#define REGAMMA_CNTLA_REGION_14_15__REGAMMA_CNTLA_EXP_REGION15_NUM_SEGMENTS_MASK 0x70000000
6908#define REGAMMA_CNTLA_REGION_14_15__REGAMMA_CNTLA_EXP_REGION15_NUM_SEGMENTS__SHIFT 0x1c
6909#define REGAMMA_CNTLB_START_CNTL__REGAMMA_CNTLB_EXP_REGION_START_MASK 0x3ffff
6910#define REGAMMA_CNTLB_START_CNTL__REGAMMA_CNTLB_EXP_REGION_START__SHIFT 0x0
6911#define REGAMMA_CNTLB_START_CNTL__REGAMMA_CNTLB_EXP_REGION_START_SEGMENT_MASK 0x7f00000
6912#define REGAMMA_CNTLB_START_CNTL__REGAMMA_CNTLB_EXP_REGION_START_SEGMENT__SHIFT 0x14
6913#define REGAMMA_CNTLB_SLOPE_CNTL__REGAMMA_CNTLB_EXP_REGION_LINEAR_SLOPE_MASK 0x3ffff
6914#define REGAMMA_CNTLB_SLOPE_CNTL__REGAMMA_CNTLB_EXP_REGION_LINEAR_SLOPE__SHIFT 0x0
6915#define REGAMMA_CNTLB_END_CNTL1__REGAMMA_CNTLB_EXP_REGION_END_MASK 0xffff
6916#define REGAMMA_CNTLB_END_CNTL1__REGAMMA_CNTLB_EXP_REGION_END__SHIFT 0x0
6917#define REGAMMA_CNTLB_END_CNTL2__REGAMMA_CNTLB_EXP_REGION_END_SLOPE_MASK 0xffff
6918#define REGAMMA_CNTLB_END_CNTL2__REGAMMA_CNTLB_EXP_REGION_END_SLOPE__SHIFT 0x0
6919#define REGAMMA_CNTLB_END_CNTL2__REGAMMA_CNTLB_EXP_REGION_END_BASE_MASK 0xffff0000
6920#define REGAMMA_CNTLB_END_CNTL2__REGAMMA_CNTLB_EXP_REGION_END_BASE__SHIFT 0x10
6921#define REGAMMA_CNTLB_REGION_0_1__REGAMMA_CNTLB_EXP_REGION0_LUT_OFFSET_MASK 0x1ff
6922#define REGAMMA_CNTLB_REGION_0_1__REGAMMA_CNTLB_EXP_REGION0_LUT_OFFSET__SHIFT 0x0
6923#define REGAMMA_CNTLB_REGION_0_1__REGAMMA_CNTLB_EXP_REGION0_NUM_SEGMENTS_MASK 0x7000
6924#define REGAMMA_CNTLB_REGION_0_1__REGAMMA_CNTLB_EXP_REGION0_NUM_SEGMENTS__SHIFT 0xc
6925#define REGAMMA_CNTLB_REGION_0_1__REGAMMA_CNTLB_EXP_REGION1_LUT_OFFSET_MASK 0x1ff0000
6926#define REGAMMA_CNTLB_REGION_0_1__REGAMMA_CNTLB_EXP_REGION1_LUT_OFFSET__SHIFT 0x10
6927#define REGAMMA_CNTLB_REGION_0_1__REGAMMA_CNTLB_EXP_REGION1_NUM_SEGMENTS_MASK 0x70000000
6928#define REGAMMA_CNTLB_REGION_0_1__REGAMMA_CNTLB_EXP_REGION1_NUM_SEGMENTS__SHIFT 0x1c
6929#define REGAMMA_CNTLB_REGION_2_3__REGAMMA_CNTLB_EXP_REGION2_LUT_OFFSET_MASK 0x1ff
6930#define REGAMMA_CNTLB_REGION_2_3__REGAMMA_CNTLB_EXP_REGION2_LUT_OFFSET__SHIFT 0x0
6931#define REGAMMA_CNTLB_REGION_2_3__REGAMMA_CNTLB_EXP_REGION2_NUM_SEGMENTS_MASK 0x7000
6932#define REGAMMA_CNTLB_REGION_2_3__REGAMMA_CNTLB_EXP_REGION2_NUM_SEGMENTS__SHIFT 0xc
6933#define REGAMMA_CNTLB_REGION_2_3__REGAMMA_CNTLB_EXP_REGION3_LUT_OFFSET_MASK 0x1ff0000
6934#define REGAMMA_CNTLB_REGION_2_3__REGAMMA_CNTLB_EXP_REGION3_LUT_OFFSET__SHIFT 0x10
6935#define REGAMMA_CNTLB_REGION_2_3__REGAMMA_CNTLB_EXP_REGION3_NUM_SEGMENTS_MASK 0x70000000
6936#define REGAMMA_CNTLB_REGION_2_3__REGAMMA_CNTLB_EXP_REGION3_NUM_SEGMENTS__SHIFT 0x1c
6937#define REGAMMA_CNTLB_REGION_4_5__REGAMMA_CNTLB_EXP_REGION4_LUT_OFFSET_MASK 0x1ff
6938#define REGAMMA_CNTLB_REGION_4_5__REGAMMA_CNTLB_EXP_REGION4_LUT_OFFSET__SHIFT 0x0
6939#define REGAMMA_CNTLB_REGION_4_5__REGAMMA_CNTLB_EXP_REGION4_NUM_SEGMENTS_MASK 0x7000
6940#define REGAMMA_CNTLB_REGION_4_5__REGAMMA_CNTLB_EXP_REGION4_NUM_SEGMENTS__SHIFT 0xc
6941#define REGAMMA_CNTLB_REGION_4_5__REGAMMA_CNTLB_EXP_REGION5_LUT_OFFSET_MASK 0x1ff0000
6942#define REGAMMA_CNTLB_REGION_4_5__REGAMMA_CNTLB_EXP_REGION5_LUT_OFFSET__SHIFT 0x10
6943#define REGAMMA_CNTLB_REGION_4_5__REGAMMA_CNTLB_EXP_REGION5_NUM_SEGMENTS_MASK 0x70000000
6944#define REGAMMA_CNTLB_REGION_4_5__REGAMMA_CNTLB_EXP_REGION5_NUM_SEGMENTS__SHIFT 0x1c
6945#define REGAMMA_CNTLB_REGION_6_7__REGAMMA_CNTLB_EXP_REGION6_LUT_OFFSET_MASK 0x1ff
6946#define REGAMMA_CNTLB_REGION_6_7__REGAMMA_CNTLB_EXP_REGION6_LUT_OFFSET__SHIFT 0x0
6947#define REGAMMA_CNTLB_REGION_6_7__REGAMMA_CNTLB_EXP_REGION6_NUM_SEGMENTS_MASK 0x7000
6948#define REGAMMA_CNTLB_REGION_6_7__REGAMMA_CNTLB_EXP_REGION6_NUM_SEGMENTS__SHIFT 0xc
6949#define REGAMMA_CNTLB_REGION_6_7__REGAMMA_CNTLB_EXP_REGION7_LUT_OFFSET_MASK 0x1ff0000
6950#define REGAMMA_CNTLB_REGION_6_7__REGAMMA_CNTLB_EXP_REGION7_LUT_OFFSET__SHIFT 0x10
6951#define REGAMMA_CNTLB_REGION_6_7__REGAMMA_CNTLB_EXP_REGION7_NUM_SEGMENTS_MASK 0x70000000
6952#define REGAMMA_CNTLB_REGION_6_7__REGAMMA_CNTLB_EXP_REGION7_NUM_SEGMENTS__SHIFT 0x1c
6953#define REGAMMA_CNTLB_REGION_8_9__REGAMMA_CNTLB_EXP_REGION8_LUT_OFFSET_MASK 0x1ff
6954#define REGAMMA_CNTLB_REGION_8_9__REGAMMA_CNTLB_EXP_REGION8_LUT_OFFSET__SHIFT 0x0
6955#define REGAMMA_CNTLB_REGION_8_9__REGAMMA_CNTLB_EXP_REGION8_NUM_SEGMENTS_MASK 0x7000
6956#define REGAMMA_CNTLB_REGION_8_9__REGAMMA_CNTLB_EXP_REGION8_NUM_SEGMENTS__SHIFT 0xc
6957#define REGAMMA_CNTLB_REGION_8_9__REGAMMA_CNTLB_EXP_REGION9_LUT_OFFSET_MASK 0x1ff0000
6958#define REGAMMA_CNTLB_REGION_8_9__REGAMMA_CNTLB_EXP_REGION9_LUT_OFFSET__SHIFT 0x10
6959#define REGAMMA_CNTLB_REGION_8_9__REGAMMA_CNTLB_EXP_REGION9_NUM_SEGMENTS_MASK 0x70000000
6960#define REGAMMA_CNTLB_REGION_8_9__REGAMMA_CNTLB_EXP_REGION9_NUM_SEGMENTS__SHIFT 0x1c
6961#define REGAMMA_CNTLB_REGION_10_11__REGAMMA_CNTLB_EXP_REGION10_LUT_OFFSET_MASK 0x1ff
6962#define REGAMMA_CNTLB_REGION_10_11__REGAMMA_CNTLB_EXP_REGION10_LUT_OFFSET__SHIFT 0x0
6963#define REGAMMA_CNTLB_REGION_10_11__REGAMMA_CNTLB_EXP_REGION10_NUM_SEGMENTS_MASK 0x7000
6964#define REGAMMA_CNTLB_REGION_10_11__REGAMMA_CNTLB_EXP_REGION10_NUM_SEGMENTS__SHIFT 0xc
6965#define REGAMMA_CNTLB_REGION_10_11__REGAMMA_CNTLB_EXP_REGION11_LUT_OFFSET_MASK 0x1ff0000
6966#define REGAMMA_CNTLB_REGION_10_11__REGAMMA_CNTLB_EXP_REGION11_LUT_OFFSET__SHIFT 0x10
6967#define REGAMMA_CNTLB_REGION_10_11__REGAMMA_CNTLB_EXP_REGION11_NUM_SEGMENTS_MASK 0x70000000
6968#define REGAMMA_CNTLB_REGION_10_11__REGAMMA_CNTLB_EXP_REGION11_NUM_SEGMENTS__SHIFT 0x1c
6969#define REGAMMA_CNTLB_REGION_12_13__REGAMMA_CNTLB_EXP_REGION12_LUT_OFFSET_MASK 0x1ff
6970#define REGAMMA_CNTLB_REGION_12_13__REGAMMA_CNTLB_EXP_REGION12_LUT_OFFSET__SHIFT 0x0
6971#define REGAMMA_CNTLB_REGION_12_13__REGAMMA_CNTLB_EXP_REGION12_NUM_SEGMENTS_MASK 0x7000
6972#define REGAMMA_CNTLB_REGION_12_13__REGAMMA_CNTLB_EXP_REGION12_NUM_SEGMENTS__SHIFT 0xc
6973#define REGAMMA_CNTLB_REGION_12_13__REGAMMA_CNTLB_EXP_REGION13_LUT_OFFSET_MASK 0x1ff0000
6974#define REGAMMA_CNTLB_REGION_12_13__REGAMMA_CNTLB_EXP_REGION13_LUT_OFFSET__SHIFT 0x10
6975#define REGAMMA_CNTLB_REGION_12_13__REGAMMA_CNTLB_EXP_REGION13_NUM_SEGMENTS_MASK 0x70000000
6976#define REGAMMA_CNTLB_REGION_12_13__REGAMMA_CNTLB_EXP_REGION13_NUM_SEGMENTS__SHIFT 0x1c
6977#define REGAMMA_CNTLB_REGION_14_15__REGAMMA_CNTLB_EXP_REGION14_LUT_OFFSET_MASK 0x1ff
6978#define REGAMMA_CNTLB_REGION_14_15__REGAMMA_CNTLB_EXP_REGION14_LUT_OFFSET__SHIFT 0x0
6979#define REGAMMA_CNTLB_REGION_14_15__REGAMMA_CNTLB_EXP_REGION14_NUM_SEGMENTS_MASK 0x7000
6980#define REGAMMA_CNTLB_REGION_14_15__REGAMMA_CNTLB_EXP_REGION14_NUM_SEGMENTS__SHIFT 0xc
6981#define REGAMMA_CNTLB_REGION_14_15__REGAMMA_CNTLB_EXP_REGION15_LUT_OFFSET_MASK 0x1ff0000
6982#define REGAMMA_CNTLB_REGION_14_15__REGAMMA_CNTLB_EXP_REGION15_LUT_OFFSET__SHIFT 0x10
6983#define REGAMMA_CNTLB_REGION_14_15__REGAMMA_CNTLB_EXP_REGION15_NUM_SEGMENTS_MASK 0x70000000
6984#define REGAMMA_CNTLB_REGION_14_15__REGAMMA_CNTLB_EXP_REGION15_NUM_SEGMENTS__SHIFT 0x1c
6985#define ALPHA_CONTROL__ALPHA_ROUND_TRUNC_MODE_MASK 0x1
6986#define ALPHA_CONTROL__ALPHA_ROUND_TRUNC_MODE__SHIFT 0x0
6987#define ALPHA_CONTROL__CURSOR_ALPHA_BLND_ENA_MASK 0x2
6988#define ALPHA_CONTROL__CURSOR_ALPHA_BLND_ENA__SHIFT 0x1
6989#define GRPH_XDMA_RECOVERY_SURFACE_ADDRESS__GRPH_XDMA_RECOVERY_SURFACE_ADDRESS_MASK 0xffffff00
6990#define GRPH_XDMA_RECOVERY_SURFACE_ADDRESS__GRPH_XDMA_RECOVERY_SURFACE_ADDRESS__SHIFT 0x8
6991#define GRPH_XDMA_RECOVERY_SURFACE_ADDRESS_HIGH__GRPH_XDMA_RECOVERY_SURFACE_ADDRESS_HIGH_MASK 0xff
6992#define GRPH_XDMA_RECOVERY_SURFACE_ADDRESS_HIGH__GRPH_XDMA_RECOVERY_SURFACE_ADDRESS_HIGH__SHIFT 0x0
6993#define GRPH_XDMA_CACHE_UNDERFLOW_DET_STATUS__GRPH_XDMA_CACHE_UNDERFLOW_CNT_MASK 0xfffff
6994#define GRPH_XDMA_CACHE_UNDERFLOW_DET_STATUS__GRPH_XDMA_CACHE_UNDERFLOW_CNT__SHIFT 0x0
6995#define GRPH_XDMA_CACHE_UNDERFLOW_DET_STATUS__GRPH_XDMA_CACHE_UNDERFLOW_CNT_STATUS_MASK 0x1000000
6996#define GRPH_XDMA_CACHE_UNDERFLOW_DET_STATUS__GRPH_XDMA_CACHE_UNDERFLOW_CNT_STATUS__SHIFT 0x18
6997#define GRPH_XDMA_CACHE_UNDERFLOW_DET_STATUS__GRPH_XDMA_CACHE_UNDERFLOW_FRAME_MASK_MASK 0x2000000
6998#define GRPH_XDMA_CACHE_UNDERFLOW_DET_STATUS__GRPH_XDMA_CACHE_UNDERFLOW_FRAME_MASK__SHIFT 0x19
6999#define GRPH_XDMA_CACHE_UNDERFLOW_DET_STATUS__GRPH_XDMA_CACHE_UNDERFLOW_FRAME_ACK_MASK 0x4000000
7000#define GRPH_XDMA_CACHE_UNDERFLOW_DET_STATUS__GRPH_XDMA_CACHE_UNDERFLOW_FRAME_ACK__SHIFT 0x1a
7001#define GRPH_XDMA_CACHE_UNDERFLOW_DET_STATUS__GRPH_XDMA_CACHE_UNDERFLOW_INT_MASK 0x10000000
7002#define GRPH_XDMA_CACHE_UNDERFLOW_DET_STATUS__GRPH_XDMA_CACHE_UNDERFLOW_INT__SHIFT 0x1c
7003#define GRPH_XDMA_CACHE_UNDERFLOW_DET_STATUS__GRPH_XDMA_CACHE_UNDERFLOW_INT_MASK_MASK 0x20000000
7004#define GRPH_XDMA_CACHE_UNDERFLOW_DET_STATUS__GRPH_XDMA_CACHE_UNDERFLOW_INT_MASK__SHIFT 0x1d
7005#define GRPH_XDMA_CACHE_UNDERFLOW_DET_STATUS__GRPH_XDMA_CACHE_UNDERFLOW_INT_ACK_MASK 0x40000000
7006#define GRPH_XDMA_CACHE_UNDERFLOW_DET_STATUS__GRPH_XDMA_CACHE_UNDERFLOW_INT_ACK__SHIFT 0x1e
7007#define GRPH_SURFACE_COUNTER_CONTROL__GRPH_SURFACE_COUNTER_EN_MASK 0x1
7008#define GRPH_SURFACE_COUNTER_CONTROL__GRPH_SURFACE_COUNTER_EN__SHIFT 0x0
7009#define GRPH_SURFACE_COUNTER_CONTROL__GRPH_SURFACE_COUNTER_EVENT_SELECT_MASK 0x1e
7010#define GRPH_SURFACE_COUNTER_CONTROL__GRPH_SURFACE_COUNTER_EVENT_SELECT__SHIFT 0x1
7011#define GRPH_SURFACE_COUNTER_CONTROL__GRPH_SURFACE_COUNTER_ERR_WRAP_OCCURED_MASK 0x200
7012#define GRPH_SURFACE_COUNTER_CONTROL__GRPH_SURFACE_COUNTER_ERR_WRAP_OCCURED__SHIFT 0x9
7013#define GRPH_SURFACE_COUNTER_OUTPUT__GRPH_SURFACE_COUNTER_MIN_MASK 0xffff
7014#define GRPH_SURFACE_COUNTER_OUTPUT__GRPH_SURFACE_COUNTER_MIN__SHIFT 0x0
7015#define GRPH_SURFACE_COUNTER_OUTPUT__GRPH_SURFACE_COUNTER_MAX_MASK 0xffff0000
7016#define GRPH_SURFACE_COUNTER_OUTPUT__GRPH_SURFACE_COUNTER_MAX__SHIFT 0x10
7017#define DIG_FE_CNTL__DIG_SOURCE_SELECT_MASK 0x7
7018#define DIG_FE_CNTL__DIG_SOURCE_SELECT__SHIFT 0x0
7019#define DIG_FE_CNTL__DIG_STEREOSYNC_SELECT_MASK 0x70
7020#define DIG_FE_CNTL__DIG_STEREOSYNC_SELECT__SHIFT 0x4
7021#define DIG_FE_CNTL__DIG_STEREOSYNC_GATE_EN_MASK 0x100
7022#define DIG_FE_CNTL__DIG_STEREOSYNC_GATE_EN__SHIFT 0x8
7023#define DIG_FE_CNTL__DIG_START_MASK 0x400
7024#define DIG_FE_CNTL__DIG_START__SHIFT 0xa
7025#define DIG_FE_CNTL__DIG_SYMCLK_FE_ON_MASK 0x1000000
7026#define DIG_FE_CNTL__DIG_SYMCLK_FE_ON__SHIFT 0x18
7027#define DIG_FE_CNTL__TMDS_PIXEL_ENCODING_MASK 0x10000000
7028#define DIG_FE_CNTL__TMDS_PIXEL_ENCODING__SHIFT 0x1c
7029#define DIG_FE_CNTL__TMDS_COLOR_FORMAT_MASK 0xc0000000
7030#define DIG_FE_CNTL__TMDS_COLOR_FORMAT__SHIFT 0x1e
7031#define DIG_OUTPUT_CRC_CNTL__DIG_OUTPUT_CRC_EN_MASK 0x1
7032#define DIG_OUTPUT_CRC_CNTL__DIG_OUTPUT_CRC_EN__SHIFT 0x0
7033#define DIG_OUTPUT_CRC_CNTL__DIG_OUTPUT_CRC_LINK_SEL_MASK 0x10
7034#define DIG_OUTPUT_CRC_CNTL__DIG_OUTPUT_CRC_LINK_SEL__SHIFT 0x4
7035#define DIG_OUTPUT_CRC_CNTL__DIG_OUTPUT_CRC_DATA_SEL_MASK 0x300
7036#define DIG_OUTPUT_CRC_CNTL__DIG_OUTPUT_CRC_DATA_SEL__SHIFT 0x8
7037#define DIG_OUTPUT_CRC_RESULT__DIG_OUTPUT_CRC_RESULT_MASK 0x3fffffff
7038#define DIG_OUTPUT_CRC_RESULT__DIG_OUTPUT_CRC_RESULT__SHIFT 0x0
7039#define DIG_CLOCK_PATTERN__DIG_CLOCK_PATTERN_MASK 0x3ff
7040#define DIG_CLOCK_PATTERN__DIG_CLOCK_PATTERN__SHIFT 0x0
7041#define DIG_TEST_PATTERN__DIG_TEST_PATTERN_OUT_EN_MASK 0x1
7042#define DIG_TEST_PATTERN__DIG_TEST_PATTERN_OUT_EN__SHIFT 0x0
7043#define DIG_TEST_PATTERN__DIG_HALF_CLOCK_PATTERN_SEL_MASK 0x2
7044#define DIG_TEST_PATTERN__DIG_HALF_CLOCK_PATTERN_SEL__SHIFT 0x1
7045#define DIG_TEST_PATTERN__DIG_RANDOM_PATTERN_OUT_EN_MASK 0x10
7046#define DIG_TEST_PATTERN__DIG_RANDOM_PATTERN_OUT_EN__SHIFT 0x4
7047#define DIG_TEST_PATTERN__DIG_RANDOM_PATTERN_RESET_MASK 0x20
7048#define DIG_TEST_PATTERN__DIG_RANDOM_PATTERN_RESET__SHIFT 0x5
7049#define DIG_TEST_PATTERN__DIG_TEST_PATTERN_EXTERNAL_RESET_EN_MASK 0x40
7050#define DIG_TEST_PATTERN__DIG_TEST_PATTERN_EXTERNAL_RESET_EN__SHIFT 0x6
7051#define DIG_TEST_PATTERN__DIG_STATIC_TEST_PATTERN_MASK 0x3ff0000
7052#define DIG_TEST_PATTERN__DIG_STATIC_TEST_PATTERN__SHIFT 0x10
7053#define DIG_RANDOM_PATTERN_SEED__DIG_RANDOM_PATTERN_SEED_MASK 0xffffff
7054#define DIG_RANDOM_PATTERN_SEED__DIG_RANDOM_PATTERN_SEED__SHIFT 0x0
7055#define DIG_RANDOM_PATTERN_SEED__DIG_RAN_PAT_DURING_DE_ONLY_MASK 0x1000000
7056#define DIG_RANDOM_PATTERN_SEED__DIG_RAN_PAT_DURING_DE_ONLY__SHIFT 0x18
7057#define DIG_FIFO_STATUS__DIG_FIFO_LEVEL_ERROR_MASK 0x1
7058#define DIG_FIFO_STATUS__DIG_FIFO_LEVEL_ERROR__SHIFT 0x0
7059#define DIG_FIFO_STATUS__DIG_FIFO_USE_OVERWRITE_LEVEL_MASK 0x2
7060#define DIG_FIFO_STATUS__DIG_FIFO_USE_OVERWRITE_LEVEL__SHIFT 0x1
7061#define DIG_FIFO_STATUS__DIG_FIFO_OVERWRITE_LEVEL_MASK 0xfc
7062#define DIG_FIFO_STATUS__DIG_FIFO_OVERWRITE_LEVEL__SHIFT 0x2
7063#define DIG_FIFO_STATUS__DIG_FIFO_ERROR_ACK_MASK 0x100
7064#define DIG_FIFO_STATUS__DIG_FIFO_ERROR_ACK__SHIFT 0x8
7065#define DIG_FIFO_STATUS__DIG_FIFO_CAL_AVERAGE_LEVEL_MASK 0xfc00
7066#define DIG_FIFO_STATUS__DIG_FIFO_CAL_AVERAGE_LEVEL__SHIFT 0xa
7067#define DIG_FIFO_STATUS__DIG_FIFO_MAXIMUM_LEVEL_MASK 0x1f0000
7068#define DIG_FIFO_STATUS__DIG_FIFO_MAXIMUM_LEVEL__SHIFT 0x10
7069#define DIG_FIFO_STATUS__DIG_FIFO_MINIMUM_LEVEL_MASK 0x3c00000
7070#define DIG_FIFO_STATUS__DIG_FIFO_MINIMUM_LEVEL__SHIFT 0x16
7071#define DIG_FIFO_STATUS__DIG_FIFO_READ_CLOCK_SRC_MASK 0x4000000
7072#define DIG_FIFO_STATUS__DIG_FIFO_READ_CLOCK_SRC__SHIFT 0x1a
7073#define DIG_FIFO_STATUS__DIG_FIFO_CALIBRATED_MASK 0x20000000
7074#define DIG_FIFO_STATUS__DIG_FIFO_CALIBRATED__SHIFT 0x1d
7075#define DIG_FIFO_STATUS__DIG_FIFO_FORCE_RECAL_AVERAGE_MASK 0x40000000
7076#define DIG_FIFO_STATUS__DIG_FIFO_FORCE_RECAL_AVERAGE__SHIFT 0x1e
7077#define DIG_FIFO_STATUS__DIG_FIFO_FORCE_RECOMP_MINMAX_MASK 0x80000000
7078#define DIG_FIFO_STATUS__DIG_FIFO_FORCE_RECOMP_MINMAX__SHIFT 0x1f
7079#define DIG_DISPCLK_SWITCH_CNTL__DIG_DISPCLK_SWITCH_POINT_MASK 0x1
7080#define DIG_DISPCLK_SWITCH_CNTL__DIG_DISPCLK_SWITCH_POINT__SHIFT 0x0
7081#define DIG_DISPCLK_SWITCH_STATUS__DIG_DISPCLK_SWITCH_ALLOWED_MASK 0x1
7082#define DIG_DISPCLK_SWITCH_STATUS__DIG_DISPCLK_SWITCH_ALLOWED__SHIFT 0x0
7083#define DIG_DISPCLK_SWITCH_STATUS__DIG_DISPCLK_SWITCH_ALLOWED_INT_MASK 0x10
7084#define DIG_DISPCLK_SWITCH_STATUS__DIG_DISPCLK_SWITCH_ALLOWED_INT__SHIFT 0x4
7085#define DIG_DISPCLK_SWITCH_STATUS__DIG_DISPCLK_SWITCH_ALLOWED_INT_ACK_MASK 0x100
7086#define DIG_DISPCLK_SWITCH_STATUS__DIG_DISPCLK_SWITCH_ALLOWED_INT_ACK__SHIFT 0x8
7087#define DIG_DISPCLK_SWITCH_STATUS__DIG_DISPCLK_SWITCH_ALLOWED_INT_MASK_MASK 0x1000
7088#define DIG_DISPCLK_SWITCH_STATUS__DIG_DISPCLK_SWITCH_ALLOWED_INT_MASK__SHIFT 0xc
7089#define HDMI_CONTROL__HDMI_KEEPOUT_MODE_MASK 0x1
7090#define HDMI_CONTROL__HDMI_KEEPOUT_MODE__SHIFT 0x0
7091#define HDMI_CONTROL__HDMI_CLOCK_CHANNEL_RATE_MASK 0x4
7092#define HDMI_CONTROL__HDMI_CLOCK_CHANNEL_RATE__SHIFT 0x2
7093#define HDMI_CONTROL__HDMI_NO_EXTRA_NULL_PACKET_FILLED_MASK 0x8
7094#define HDMI_CONTROL__HDMI_NO_EXTRA_NULL_PACKET_FILLED__SHIFT 0x3
7095#define HDMI_CONTROL__HDMI_PACKET_GEN_VERSION_MASK 0x10
7096#define HDMI_CONTROL__HDMI_PACKET_GEN_VERSION__SHIFT 0x4
7097#define HDMI_CONTROL__HDMI_ERROR_ACK_MASK 0x100
7098#define HDMI_CONTROL__HDMI_ERROR_ACK__SHIFT 0x8
7099#define HDMI_CONTROL__HDMI_ERROR_MASK_MASK 0x200
7100#define HDMI_CONTROL__HDMI_ERROR_MASK__SHIFT 0x9
7101#define HDMI_CONTROL__HDMI_DEEP_COLOR_ENABLE_MASK 0x1000000
7102#define HDMI_CONTROL__HDMI_DEEP_COLOR_ENABLE__SHIFT 0x18
7103#define HDMI_CONTROL__HDMI_DEEP_COLOR_DEPTH_MASK 0x30000000
7104#define HDMI_CONTROL__HDMI_DEEP_COLOR_DEPTH__SHIFT 0x1c
7105#define HDMI_STATUS__HDMI_ACTIVE_AVMUTE_MASK 0x1
7106#define HDMI_STATUS__HDMI_ACTIVE_AVMUTE__SHIFT 0x0
7107#define HDMI_STATUS__HDMI_AUDIO_PACKET_ERROR_MASK 0x10000
7108#define HDMI_STATUS__HDMI_AUDIO_PACKET_ERROR__SHIFT 0x10
7109#define HDMI_STATUS__HDMI_VBI_PACKET_ERROR_MASK 0x100000
7110#define HDMI_STATUS__HDMI_VBI_PACKET_ERROR__SHIFT 0x14
7111#define HDMI_STATUS__HDMI_ERROR_INT_MASK 0x8000000
7112#define HDMI_STATUS__HDMI_ERROR_INT__SHIFT 0x1b
7113#define HDMI_AUDIO_PACKET_CONTROL__HDMI_AUDIO_DELAY_EN_MASK 0x30
7114#define HDMI_AUDIO_PACKET_CONTROL__HDMI_AUDIO_DELAY_EN__SHIFT 0x4
7115#define HDMI_AUDIO_PACKET_CONTROL__HDMI_AUDIO_SEND_MAX_PACKETS_MASK 0x100
7116#define HDMI_AUDIO_PACKET_CONTROL__HDMI_AUDIO_SEND_MAX_PACKETS__SHIFT 0x8
7117#define HDMI_AUDIO_PACKET_CONTROL__HDMI_AUDIO_PACKETS_PER_LINE_MASK 0x1f0000
7118#define HDMI_AUDIO_PACKET_CONTROL__HDMI_AUDIO_PACKETS_PER_LINE__SHIFT 0x10
7119#define HDMI_ACR_PACKET_CONTROL__HDMI_ACR_SEND_MASK 0x1
7120#define HDMI_ACR_PACKET_CONTROL__HDMI_ACR_SEND__SHIFT 0x0
7121#define HDMI_ACR_PACKET_CONTROL__HDMI_ACR_CONT_MASK 0x2
7122#define HDMI_ACR_PACKET_CONTROL__HDMI_ACR_CONT__SHIFT 0x1
7123#define HDMI_ACR_PACKET_CONTROL__HDMI_ACR_SELECT_MASK 0x30
7124#define HDMI_ACR_PACKET_CONTROL__HDMI_ACR_SELECT__SHIFT 0x4
7125#define HDMI_ACR_PACKET_CONTROL__HDMI_ACR_SOURCE_MASK 0x100
7126#define HDMI_ACR_PACKET_CONTROL__HDMI_ACR_SOURCE__SHIFT 0x8
7127#define HDMI_ACR_PACKET_CONTROL__HDMI_ACR_AUTO_SEND_MASK 0x1000
7128#define HDMI_ACR_PACKET_CONTROL__HDMI_ACR_AUTO_SEND__SHIFT 0xc
7129#define HDMI_ACR_PACKET_CONTROL__HDMI_ACR_N_MULTIPLE_MASK 0x70000
7130#define HDMI_ACR_PACKET_CONTROL__HDMI_ACR_N_MULTIPLE__SHIFT 0x10
7131#define HDMI_ACR_PACKET_CONTROL__HDMI_ACR_AUDIO_PRIORITY_MASK 0x80000000
7132#define HDMI_ACR_PACKET_CONTROL__HDMI_ACR_AUDIO_PRIORITY__SHIFT 0x1f
7133#define HDMI_VBI_PACKET_CONTROL__HDMI_NULL_SEND_MASK 0x1
7134#define HDMI_VBI_PACKET_CONTROL__HDMI_NULL_SEND__SHIFT 0x0
7135#define HDMI_VBI_PACKET_CONTROL__HDMI_GC_SEND_MASK 0x10
7136#define HDMI_VBI_PACKET_CONTROL__HDMI_GC_SEND__SHIFT 0x4
7137#define HDMI_VBI_PACKET_CONTROL__HDMI_GC_CONT_MASK 0x20
7138#define HDMI_VBI_PACKET_CONTROL__HDMI_GC_CONT__SHIFT 0x5
7139#define HDMI_VBI_PACKET_CONTROL__HDMI_ISRC_SEND_MASK 0x100
7140#define HDMI_VBI_PACKET_CONTROL__HDMI_ISRC_SEND__SHIFT 0x8
7141#define HDMI_VBI_PACKET_CONTROL__HDMI_ISRC_CONT_MASK 0x200
7142#define HDMI_VBI_PACKET_CONTROL__HDMI_ISRC_CONT__SHIFT 0x9
7143#define HDMI_VBI_PACKET_CONTROL__HDMI_ISRC_LINE_MASK 0x3f0000
7144#define HDMI_VBI_PACKET_CONTROL__HDMI_ISRC_LINE__SHIFT 0x10
7145#define HDMI_INFOFRAME_CONTROL0__HDMI_AVI_INFO_SEND_MASK 0x1
7146#define HDMI_INFOFRAME_CONTROL0__HDMI_AVI_INFO_SEND__SHIFT 0x0
7147#define HDMI_INFOFRAME_CONTROL0__HDMI_AVI_INFO_CONT_MASK 0x2
7148#define HDMI_INFOFRAME_CONTROL0__HDMI_AVI_INFO_CONT__SHIFT 0x1
7149#define HDMI_INFOFRAME_CONTROL0__HDMI_AUDIO_INFO_SEND_MASK 0x10
7150#define HDMI_INFOFRAME_CONTROL0__HDMI_AUDIO_INFO_SEND__SHIFT 0x4
7151#define HDMI_INFOFRAME_CONTROL0__HDMI_AUDIO_INFO_CONT_MASK 0x20
7152#define HDMI_INFOFRAME_CONTROL0__HDMI_AUDIO_INFO_CONT__SHIFT 0x5
7153#define HDMI_INFOFRAME_CONTROL0__HDMI_MPEG_INFO_SEND_MASK 0x100
7154#define HDMI_INFOFRAME_CONTROL0__HDMI_MPEG_INFO_SEND__SHIFT 0x8
7155#define HDMI_INFOFRAME_CONTROL0__HDMI_MPEG_INFO_CONT_MASK 0x200
7156#define HDMI_INFOFRAME_CONTROL0__HDMI_MPEG_INFO_CONT__SHIFT 0x9
7157#define HDMI_INFOFRAME_CONTROL1__HDMI_AVI_INFO_LINE_MASK 0x3f
7158#define HDMI_INFOFRAME_CONTROL1__HDMI_AVI_INFO_LINE__SHIFT 0x0
7159#define HDMI_INFOFRAME_CONTROL1__HDMI_AUDIO_INFO_LINE_MASK 0x3f00
7160#define HDMI_INFOFRAME_CONTROL1__HDMI_AUDIO_INFO_LINE__SHIFT 0x8
7161#define HDMI_INFOFRAME_CONTROL1__HDMI_MPEG_INFO_LINE_MASK 0x3f0000
7162#define HDMI_INFOFRAME_CONTROL1__HDMI_MPEG_INFO_LINE__SHIFT 0x10
7163#define HDMI_GENERIC_PACKET_CONTROL0__HDMI_GENERIC0_SEND_MASK 0x1
7164#define HDMI_GENERIC_PACKET_CONTROL0__HDMI_GENERIC0_SEND__SHIFT 0x0
7165#define HDMI_GENERIC_PACKET_CONTROL0__HDMI_GENERIC0_CONT_MASK 0x2
7166#define HDMI_GENERIC_PACKET_CONTROL0__HDMI_GENERIC0_CONT__SHIFT 0x1
7167#define HDMI_GENERIC_PACKET_CONTROL0__HDMI_GENERIC1_SEND_MASK 0x10
7168#define HDMI_GENERIC_PACKET_CONTROL0__HDMI_GENERIC1_SEND__SHIFT 0x4
7169#define HDMI_GENERIC_PACKET_CONTROL0__HDMI_GENERIC1_CONT_MASK 0x20
7170#define HDMI_GENERIC_PACKET_CONTROL0__HDMI_GENERIC1_CONT__SHIFT 0x5
7171#define HDMI_GENERIC_PACKET_CONTROL0__HDMI_GENERIC0_LINE_MASK 0x3f0000
7172#define HDMI_GENERIC_PACKET_CONTROL0__HDMI_GENERIC0_LINE__SHIFT 0x10
7173#define HDMI_GENERIC_PACKET_CONTROL0__HDMI_GENERIC1_LINE_MASK 0x3f000000
7174#define HDMI_GENERIC_PACKET_CONTROL0__HDMI_GENERIC1_LINE__SHIFT 0x18
7175#define HDMI_GC__HDMI_GC_AVMUTE_MASK 0x1
7176#define HDMI_GC__HDMI_GC_AVMUTE__SHIFT 0x0
7177#define HDMI_GC__HDMI_GC_AVMUTE_CONT_MASK 0x4
7178#define HDMI_GC__HDMI_GC_AVMUTE_CONT__SHIFT 0x2
7179#define HDMI_GC__HDMI_DEFAULT_PHASE_MASK 0x10
7180#define HDMI_GC__HDMI_DEFAULT_PHASE__SHIFT 0x4
7181#define HDMI_GC__HDMI_PACKING_PHASE_MASK 0xf00
7182#define HDMI_GC__HDMI_PACKING_PHASE__SHIFT 0x8
7183#define HDMI_GC__HDMI_PACKING_PHASE_OVERRIDE_MASK 0x1000
7184#define HDMI_GC__HDMI_PACKING_PHASE_OVERRIDE__SHIFT 0xc
7185#define AFMT_AUDIO_PACKET_CONTROL2__AFMT_AUDIO_LAYOUT_OVRD_MASK 0x1
7186#define AFMT_AUDIO_PACKET_CONTROL2__AFMT_AUDIO_LAYOUT_OVRD__SHIFT 0x0
7187#define AFMT_AUDIO_PACKET_CONTROL2__AFMT_AUDIO_LAYOUT_SELECT_MASK 0x2
7188#define AFMT_AUDIO_PACKET_CONTROL2__AFMT_AUDIO_LAYOUT_SELECT__SHIFT 0x1
7189#define AFMT_AUDIO_PACKET_CONTROL2__AFMT_AUDIO_CHANNEL_ENABLE_MASK 0xff00
7190#define AFMT_AUDIO_PACKET_CONTROL2__AFMT_AUDIO_CHANNEL_ENABLE__SHIFT 0x8
7191#define AFMT_AUDIO_PACKET_CONTROL2__AFMT_DP_AUDIO_STREAM_ID_MASK 0xff0000
7192#define AFMT_AUDIO_PACKET_CONTROL2__AFMT_DP_AUDIO_STREAM_ID__SHIFT 0x10
7193#define AFMT_AUDIO_PACKET_CONTROL2__AFMT_HBR_ENABLE_OVRD_MASK 0x1000000
7194#define AFMT_AUDIO_PACKET_CONTROL2__AFMT_HBR_ENABLE_OVRD__SHIFT 0x18
7195#define AFMT_AUDIO_PACKET_CONTROL2__AFMT_60958_OSF_OVRD_MASK 0x10000000
7196#define AFMT_AUDIO_PACKET_CONTROL2__AFMT_60958_OSF_OVRD__SHIFT 0x1c
7197#define AFMT_ISRC1_0__AFMT_ISRC_STATUS_MASK 0x7
7198#define AFMT_ISRC1_0__AFMT_ISRC_STATUS__SHIFT 0x0
7199#define AFMT_ISRC1_0__AFMT_ISRC_CONTINUE_MASK 0x40
7200#define AFMT_ISRC1_0__AFMT_ISRC_CONTINUE__SHIFT 0x6
7201#define AFMT_ISRC1_0__AFMT_ISRC_VALID_MASK 0x80
7202#define AFMT_ISRC1_0__AFMT_ISRC_VALID__SHIFT 0x7
7203#define AFMT_ISRC1_1__AFMT_UPC_EAN_ISRC0_MASK 0xff
7204#define AFMT_ISRC1_1__AFMT_UPC_EAN_ISRC0__SHIFT 0x0
7205#define AFMT_ISRC1_1__AFMT_UPC_EAN_ISRC1_MASK 0xff00
7206#define AFMT_ISRC1_1__AFMT_UPC_EAN_ISRC1__SHIFT 0x8
7207#define AFMT_ISRC1_1__AFMT_UPC_EAN_ISRC2_MASK 0xff0000
7208#define AFMT_ISRC1_1__AFMT_UPC_EAN_ISRC2__SHIFT 0x10
7209#define AFMT_ISRC1_1__AFMT_UPC_EAN_ISRC3_MASK 0xff000000
7210#define AFMT_ISRC1_1__AFMT_UPC_EAN_ISRC3__SHIFT 0x18
7211#define AFMT_ISRC1_2__AFMT_UPC_EAN_ISRC4_MASK 0xff
7212#define AFMT_ISRC1_2__AFMT_UPC_EAN_ISRC4__SHIFT 0x0
7213#define AFMT_ISRC1_2__AFMT_UPC_EAN_ISRC5_MASK 0xff00
7214#define AFMT_ISRC1_2__AFMT_UPC_EAN_ISRC5__SHIFT 0x8
7215#define AFMT_ISRC1_2__AFMT_UPC_EAN_ISRC6_MASK 0xff0000
7216#define AFMT_ISRC1_2__AFMT_UPC_EAN_ISRC6__SHIFT 0x10
7217#define AFMT_ISRC1_2__AFMT_UPC_EAN_ISRC7_MASK 0xff000000
7218#define AFMT_ISRC1_2__AFMT_UPC_EAN_ISRC7__SHIFT 0x18
7219#define AFMT_ISRC1_3__AFMT_UPC_EAN_ISRC8_MASK 0xff
7220#define AFMT_ISRC1_3__AFMT_UPC_EAN_ISRC8__SHIFT 0x0
7221#define AFMT_ISRC1_3__AFMT_UPC_EAN_ISRC9_MASK 0xff00
7222#define AFMT_ISRC1_3__AFMT_UPC_EAN_ISRC9__SHIFT 0x8
7223#define AFMT_ISRC1_3__AFMT_UPC_EAN_ISRC10_MASK 0xff0000
7224#define AFMT_ISRC1_3__AFMT_UPC_EAN_ISRC10__SHIFT 0x10
7225#define AFMT_ISRC1_3__AFMT_UPC_EAN_ISRC11_MASK 0xff000000
7226#define AFMT_ISRC1_3__AFMT_UPC_EAN_ISRC11__SHIFT 0x18
7227#define AFMT_ISRC1_4__AFMT_UPC_EAN_ISRC12_MASK 0xff
7228#define AFMT_ISRC1_4__AFMT_UPC_EAN_ISRC12__SHIFT 0x0
7229#define AFMT_ISRC1_4__AFMT_UPC_EAN_ISRC13_MASK 0xff00
7230#define AFMT_ISRC1_4__AFMT_UPC_EAN_ISRC13__SHIFT 0x8
7231#define AFMT_ISRC1_4__AFMT_UPC_EAN_ISRC14_MASK 0xff0000
7232#define AFMT_ISRC1_4__AFMT_UPC_EAN_ISRC14__SHIFT 0x10
7233#define AFMT_ISRC1_4__AFMT_UPC_EAN_ISRC15_MASK 0xff000000
7234#define AFMT_ISRC1_4__AFMT_UPC_EAN_ISRC15__SHIFT 0x18
7235#define AFMT_ISRC2_0__AFMT_UPC_EAN_ISRC16_MASK 0xff
7236#define AFMT_ISRC2_0__AFMT_UPC_EAN_ISRC16__SHIFT 0x0
7237#define AFMT_ISRC2_0__AFMT_UPC_EAN_ISRC17_MASK 0xff00
7238#define AFMT_ISRC2_0__AFMT_UPC_EAN_ISRC17__SHIFT 0x8
7239#define AFMT_ISRC2_0__AFMT_UPC_EAN_ISRC18_MASK 0xff0000
7240#define AFMT_ISRC2_0__AFMT_UPC_EAN_ISRC18__SHIFT 0x10
7241#define AFMT_ISRC2_0__AFMT_UPC_EAN_ISRC19_MASK 0xff000000
7242#define AFMT_ISRC2_0__AFMT_UPC_EAN_ISRC19__SHIFT 0x18
7243#define AFMT_ISRC2_1__AFMT_UPC_EAN_ISRC20_MASK 0xff
7244#define AFMT_ISRC2_1__AFMT_UPC_EAN_ISRC20__SHIFT 0x0
7245#define AFMT_ISRC2_1__AFMT_UPC_EAN_ISRC21_MASK 0xff00
7246#define AFMT_ISRC2_1__AFMT_UPC_EAN_ISRC21__SHIFT 0x8
7247#define AFMT_ISRC2_1__AFMT_UPC_EAN_ISRC22_MASK 0xff0000
7248#define AFMT_ISRC2_1__AFMT_UPC_EAN_ISRC22__SHIFT 0x10
7249#define AFMT_ISRC2_1__AFMT_UPC_EAN_ISRC23_MASK 0xff000000
7250#define AFMT_ISRC2_1__AFMT_UPC_EAN_ISRC23__SHIFT 0x18
7251#define AFMT_ISRC2_2__AFMT_UPC_EAN_ISRC24_MASK 0xff
7252#define AFMT_ISRC2_2__AFMT_UPC_EAN_ISRC24__SHIFT 0x0
7253#define AFMT_ISRC2_2__AFMT_UPC_EAN_ISRC25_MASK 0xff00
7254#define AFMT_ISRC2_2__AFMT_UPC_EAN_ISRC25__SHIFT 0x8
7255#define AFMT_ISRC2_2__AFMT_UPC_EAN_ISRC26_MASK 0xff0000
7256#define AFMT_ISRC2_2__AFMT_UPC_EAN_ISRC26__SHIFT 0x10
7257#define AFMT_ISRC2_2__AFMT_UPC_EAN_ISRC27_MASK 0xff000000
7258#define AFMT_ISRC2_2__AFMT_UPC_EAN_ISRC27__SHIFT 0x18
7259#define AFMT_ISRC2_3__AFMT_UPC_EAN_ISRC28_MASK 0xff
7260#define AFMT_ISRC2_3__AFMT_UPC_EAN_ISRC28__SHIFT 0x0
7261#define AFMT_ISRC2_3__AFMT_UPC_EAN_ISRC29_MASK 0xff00
7262#define AFMT_ISRC2_3__AFMT_UPC_EAN_ISRC29__SHIFT 0x8
7263#define AFMT_ISRC2_3__AFMT_UPC_EAN_ISRC30_MASK 0xff0000
7264#define AFMT_ISRC2_3__AFMT_UPC_EAN_ISRC30__SHIFT 0x10
7265#define AFMT_ISRC2_3__AFMT_UPC_EAN_ISRC31_MASK 0xff000000
7266#define AFMT_ISRC2_3__AFMT_UPC_EAN_ISRC31__SHIFT 0x18
7267#define AFMT_AVI_INFO0__AFMT_AVI_INFO_CHECKSUM_MASK 0xff
7268#define AFMT_AVI_INFO0__AFMT_AVI_INFO_CHECKSUM__SHIFT 0x0
7269#define AFMT_AVI_INFO0__AFMT_AVI_INFO_S_MASK 0x300
7270#define AFMT_AVI_INFO0__AFMT_AVI_INFO_S__SHIFT 0x8
7271#define AFMT_AVI_INFO0__AFMT_AVI_INFO_B_MASK 0xc00
7272#define AFMT_AVI_INFO0__AFMT_AVI_INFO_B__SHIFT 0xa
7273#define AFMT_AVI_INFO0__AFMT_AVI_INFO_A_MASK 0x1000
7274#define AFMT_AVI_INFO0__AFMT_AVI_INFO_A__SHIFT 0xc
7275#define AFMT_AVI_INFO0__AFMT_AVI_INFO_Y_MASK 0xe000
7276#define AFMT_AVI_INFO0__AFMT_AVI_INFO_Y__SHIFT 0xd
7277#define AFMT_AVI_INFO0__AFMT_AVI_INFO_R_MASK 0xf0000
7278#define AFMT_AVI_INFO0__AFMT_AVI_INFO_R__SHIFT 0x10
7279#define AFMT_AVI_INFO0__AFMT_AVI_INFO_M_MASK 0x300000
7280#define AFMT_AVI_INFO0__AFMT_AVI_INFO_M__SHIFT 0x14
7281#define AFMT_AVI_INFO0__AFMT_AVI_INFO_C_MASK 0xc00000
7282#define AFMT_AVI_INFO0__AFMT_AVI_INFO_C__SHIFT 0x16
7283#define AFMT_AVI_INFO0__AFMT_AVI_INFO_SC_MASK 0x3000000
7284#define AFMT_AVI_INFO0__AFMT_AVI_INFO_SC__SHIFT 0x18
7285#define AFMT_AVI_INFO0__AFMT_AVI_INFO_Q_MASK 0xc000000
7286#define AFMT_AVI_INFO0__AFMT_AVI_INFO_Q__SHIFT 0x1a
7287#define AFMT_AVI_INFO0__AFMT_AVI_INFO_EC_MASK 0x70000000
7288#define AFMT_AVI_INFO0__AFMT_AVI_INFO_EC__SHIFT 0x1c
7289#define AFMT_AVI_INFO0__AFMT_AVI_INFO_ITC_MASK 0x80000000
7290#define AFMT_AVI_INFO0__AFMT_AVI_INFO_ITC__SHIFT 0x1f
7291#define AFMT_AVI_INFO1__AFMT_AVI_INFO_VIC_MASK 0xff
7292#define AFMT_AVI_INFO1__AFMT_AVI_INFO_VIC__SHIFT 0x0
7293#define AFMT_AVI_INFO1__AFMT_AVI_INFO_PR_MASK 0xf00
7294#define AFMT_AVI_INFO1__AFMT_AVI_INFO_PR__SHIFT 0x8
7295#define AFMT_AVI_INFO1__AFMT_AVI_INFO_CN_MASK 0x3000
7296#define AFMT_AVI_INFO1__AFMT_AVI_INFO_CN__SHIFT 0xc
7297#define AFMT_AVI_INFO1__AFMT_AVI_INFO_YQ_MASK 0xc000
7298#define AFMT_AVI_INFO1__AFMT_AVI_INFO_YQ__SHIFT 0xe
7299#define AFMT_AVI_INFO1__AFMT_AVI_INFO_TOP_MASK 0xffff0000
7300#define AFMT_AVI_INFO1__AFMT_AVI_INFO_TOP__SHIFT 0x10
7301#define AFMT_AVI_INFO2__AFMT_AVI_INFO_BOTTOM_MASK 0xffff
7302#define AFMT_AVI_INFO2__AFMT_AVI_INFO_BOTTOM__SHIFT 0x0
7303#define AFMT_AVI_INFO2__AFMT_AVI_INFO_LEFT_MASK 0xffff0000
7304#define AFMT_AVI_INFO2__AFMT_AVI_INFO_LEFT__SHIFT 0x10
7305#define AFMT_AVI_INFO3__AFMT_AVI_INFO_RIGHT_MASK 0xffff
7306#define AFMT_AVI_INFO3__AFMT_AVI_INFO_RIGHT__SHIFT 0x0
7307#define AFMT_AVI_INFO3__AFMT_AVI_INFO_VERSION_MASK 0xff000000
7308#define AFMT_AVI_INFO3__AFMT_AVI_INFO_VERSION__SHIFT 0x18
7309#define AFMT_MPEG_INFO0__AFMT_MPEG_INFO_CHECKSUM_MASK 0xff
7310#define AFMT_MPEG_INFO0__AFMT_MPEG_INFO_CHECKSUM__SHIFT 0x0
7311#define AFMT_MPEG_INFO0__AFMT_MPEG_INFO_MB0_MASK 0xff00
7312#define AFMT_MPEG_INFO0__AFMT_MPEG_INFO_MB0__SHIFT 0x8
7313#define AFMT_MPEG_INFO0__AFMT_MPEG_INFO_MB1_MASK 0xff0000
7314#define AFMT_MPEG_INFO0__AFMT_MPEG_INFO_MB1__SHIFT 0x10
7315#define AFMT_MPEG_INFO0__AFMT_MPEG_INFO_MB2_MASK 0xff000000
7316#define AFMT_MPEG_INFO0__AFMT_MPEG_INFO_MB2__SHIFT 0x18
7317#define AFMT_MPEG_INFO1__AFMT_MPEG_INFO_MB3_MASK 0xff
7318#define AFMT_MPEG_INFO1__AFMT_MPEG_INFO_MB3__SHIFT 0x0
7319#define AFMT_MPEG_INFO1__AFMT_MPEG_INFO_MF_MASK 0x300
7320#define AFMT_MPEG_INFO1__AFMT_MPEG_INFO_MF__SHIFT 0x8
7321#define AFMT_MPEG_INFO1__AFMT_MPEG_INFO_FR_MASK 0x1000
7322#define AFMT_MPEG_INFO1__AFMT_MPEG_INFO_FR__SHIFT 0xc
7323#define AFMT_GENERIC_HDR__AFMT_GENERIC_HB0_MASK 0xff
7324#define AFMT_GENERIC_HDR__AFMT_GENERIC_HB0__SHIFT 0x0
7325#define AFMT_GENERIC_HDR__AFMT_GENERIC_HB1_MASK 0xff00
7326#define AFMT_GENERIC_HDR__AFMT_GENERIC_HB1__SHIFT 0x8
7327#define AFMT_GENERIC_HDR__AFMT_GENERIC_HB2_MASK 0xff0000
7328#define AFMT_GENERIC_HDR__AFMT_GENERIC_HB2__SHIFT 0x10
7329#define AFMT_GENERIC_HDR__AFMT_GENERIC_HB3_MASK 0xff000000
7330#define AFMT_GENERIC_HDR__AFMT_GENERIC_HB3__SHIFT 0x18
7331#define AFMT_GENERIC_0__AFMT_GENERIC_BYTE0_MASK 0xff
7332#define AFMT_GENERIC_0__AFMT_GENERIC_BYTE0__SHIFT 0x0
7333#define AFMT_GENERIC_0__AFMT_GENERIC_BYTE1_MASK 0xff00
7334#define AFMT_GENERIC_0__AFMT_GENERIC_BYTE1__SHIFT 0x8
7335#define AFMT_GENERIC_0__AFMT_GENERIC_BYTE2_MASK 0xff0000
7336#define AFMT_GENERIC_0__AFMT_GENERIC_BYTE2__SHIFT 0x10
7337#define AFMT_GENERIC_0__AFMT_GENERIC_BYTE3_MASK 0xff000000
7338#define AFMT_GENERIC_0__AFMT_GENERIC_BYTE3__SHIFT 0x18
7339#define AFMT_GENERIC_1__AFMT_GENERIC_BYTE4_MASK 0xff
7340#define AFMT_GENERIC_1__AFMT_GENERIC_BYTE4__SHIFT 0x0
7341#define AFMT_GENERIC_1__AFMT_GENERIC_BYTE5_MASK 0xff00
7342#define AFMT_GENERIC_1__AFMT_GENERIC_BYTE5__SHIFT 0x8
7343#define AFMT_GENERIC_1__AFMT_GENERIC_BYTE6_MASK 0xff0000
7344#define AFMT_GENERIC_1__AFMT_GENERIC_BYTE6__SHIFT 0x10
7345#define AFMT_GENERIC_1__AFMT_GENERIC_BYTE7_MASK 0xff000000
7346#define AFMT_GENERIC_1__AFMT_GENERIC_BYTE7__SHIFT 0x18
7347#define AFMT_GENERIC_2__AFMT_GENERIC_BYTE8_MASK 0xff
7348#define AFMT_GENERIC_2__AFMT_GENERIC_BYTE8__SHIFT 0x0
7349#define AFMT_GENERIC_2__AFMT_GENERIC_BYTE9_MASK 0xff00
7350#define AFMT_GENERIC_2__AFMT_GENERIC_BYTE9__SHIFT 0x8
7351#define AFMT_GENERIC_2__AFMT_GENERIC_BYTE10_MASK 0xff0000
7352#define AFMT_GENERIC_2__AFMT_GENERIC_BYTE10__SHIFT 0x10
7353#define AFMT_GENERIC_2__AFMT_GENERIC_BYTE11_MASK 0xff000000
7354#define AFMT_GENERIC_2__AFMT_GENERIC_BYTE11__SHIFT 0x18
7355#define AFMT_GENERIC_3__AFMT_GENERIC_BYTE12_MASK 0xff
7356#define AFMT_GENERIC_3__AFMT_GENERIC_BYTE12__SHIFT 0x0
7357#define AFMT_GENERIC_3__AFMT_GENERIC_BYTE13_MASK 0xff00
7358#define AFMT_GENERIC_3__AFMT_GENERIC_BYTE13__SHIFT 0x8
7359#define AFMT_GENERIC_3__AFMT_GENERIC_BYTE14_MASK 0xff0000
7360#define AFMT_GENERIC_3__AFMT_GENERIC_BYTE14__SHIFT 0x10
7361#define AFMT_GENERIC_3__AFMT_GENERIC_BYTE15_MASK 0xff000000
7362#define AFMT_GENERIC_3__AFMT_GENERIC_BYTE15__SHIFT 0x18
7363#define AFMT_GENERIC_4__AFMT_GENERIC_BYTE16_MASK 0xff
7364#define AFMT_GENERIC_4__AFMT_GENERIC_BYTE16__SHIFT 0x0
7365#define AFMT_GENERIC_4__AFMT_GENERIC_BYTE17_MASK 0xff00
7366#define AFMT_GENERIC_4__AFMT_GENERIC_BYTE17__SHIFT 0x8
7367#define AFMT_GENERIC_4__AFMT_GENERIC_BYTE18_MASK 0xff0000
7368#define AFMT_GENERIC_4__AFMT_GENERIC_BYTE18__SHIFT 0x10
7369#define AFMT_GENERIC_4__AFMT_GENERIC_BYTE19_MASK 0xff000000
7370#define AFMT_GENERIC_4__AFMT_GENERIC_BYTE19__SHIFT 0x18
7371#define AFMT_GENERIC_5__AFMT_GENERIC_BYTE20_MASK 0xff
7372#define AFMT_GENERIC_5__AFMT_GENERIC_BYTE20__SHIFT 0x0
7373#define AFMT_GENERIC_5__AFMT_GENERIC_BYTE21_MASK 0xff00
7374#define AFMT_GENERIC_5__AFMT_GENERIC_BYTE21__SHIFT 0x8
7375#define AFMT_GENERIC_5__AFMT_GENERIC_BYTE22_MASK 0xff0000
7376#define AFMT_GENERIC_5__AFMT_GENERIC_BYTE22__SHIFT 0x10
7377#define AFMT_GENERIC_5__AFMT_GENERIC_BYTE23_MASK 0xff000000
7378#define AFMT_GENERIC_5__AFMT_GENERIC_BYTE23__SHIFT 0x18
7379#define AFMT_GENERIC_6__AFMT_GENERIC_BYTE24_MASK 0xff
7380#define AFMT_GENERIC_6__AFMT_GENERIC_BYTE24__SHIFT 0x0
7381#define AFMT_GENERIC_6__AFMT_GENERIC_BYTE25_MASK 0xff00
7382#define AFMT_GENERIC_6__AFMT_GENERIC_BYTE25__SHIFT 0x8
7383#define AFMT_GENERIC_6__AFMT_GENERIC_BYTE26_MASK 0xff0000
7384#define AFMT_GENERIC_6__AFMT_GENERIC_BYTE26__SHIFT 0x10
7385#define AFMT_GENERIC_6__AFMT_GENERIC_BYTE27_MASK 0xff000000
7386#define AFMT_GENERIC_6__AFMT_GENERIC_BYTE27__SHIFT 0x18
7387#define AFMT_GENERIC_7__AFMT_GENERIC_BYTE28_MASK 0xff
7388#define AFMT_GENERIC_7__AFMT_GENERIC_BYTE28__SHIFT 0x0
7389#define AFMT_GENERIC_7__AFMT_GENERIC_BYTE29_MASK 0xff00
7390#define AFMT_GENERIC_7__AFMT_GENERIC_BYTE29__SHIFT 0x8
7391#define AFMT_GENERIC_7__AFMT_GENERIC_BYTE30_MASK 0xff0000
7392#define AFMT_GENERIC_7__AFMT_GENERIC_BYTE30__SHIFT 0x10
7393#define AFMT_GENERIC_7__AFMT_GENERIC_BYTE31_MASK 0xff000000
7394#define AFMT_GENERIC_7__AFMT_GENERIC_BYTE31__SHIFT 0x18
7395#define HDMI_GENERIC_PACKET_CONTROL1__HDMI_GENERIC2_SEND_MASK 0x1
7396#define HDMI_GENERIC_PACKET_CONTROL1__HDMI_GENERIC2_SEND__SHIFT 0x0
7397#define HDMI_GENERIC_PACKET_CONTROL1__HDMI_GENERIC2_CONT_MASK 0x2
7398#define HDMI_GENERIC_PACKET_CONTROL1__HDMI_GENERIC2_CONT__SHIFT 0x1
7399#define HDMI_GENERIC_PACKET_CONTROL1__HDMI_GENERIC3_SEND_MASK 0x10
7400#define HDMI_GENERIC_PACKET_CONTROL1__HDMI_GENERIC3_SEND__SHIFT 0x4
7401#define HDMI_GENERIC_PACKET_CONTROL1__HDMI_GENERIC3_CONT_MASK 0x20
7402#define HDMI_GENERIC_PACKET_CONTROL1__HDMI_GENERIC3_CONT__SHIFT 0x5
7403#define HDMI_GENERIC_PACKET_CONTROL1__HDMI_GENERIC2_LINE_MASK 0x3f0000
7404#define HDMI_GENERIC_PACKET_CONTROL1__HDMI_GENERIC2_LINE__SHIFT 0x10
7405#define HDMI_GENERIC_PACKET_CONTROL1__HDMI_GENERIC3_LINE_MASK 0x3f000000
7406#define HDMI_GENERIC_PACKET_CONTROL1__HDMI_GENERIC3_LINE__SHIFT 0x18
7407#define HDMI_ACR_32_0__HDMI_ACR_CTS_32_MASK 0xfffff000
7408#define HDMI_ACR_32_0__HDMI_ACR_CTS_32__SHIFT 0xc
7409#define HDMI_ACR_32_1__HDMI_ACR_N_32_MASK 0xfffff
7410#define HDMI_ACR_32_1__HDMI_ACR_N_32__SHIFT 0x0
7411#define HDMI_ACR_44_0__HDMI_ACR_CTS_44_MASK 0xfffff000
7412#define HDMI_ACR_44_0__HDMI_ACR_CTS_44__SHIFT 0xc
7413#define HDMI_ACR_44_1__HDMI_ACR_N_44_MASK 0xfffff
7414#define HDMI_ACR_44_1__HDMI_ACR_N_44__SHIFT 0x0
7415#define HDMI_ACR_48_0__HDMI_ACR_CTS_48_MASK 0xfffff000
7416#define HDMI_ACR_48_0__HDMI_ACR_CTS_48__SHIFT 0xc
7417#define HDMI_ACR_48_1__HDMI_ACR_N_48_MASK 0xfffff
7418#define HDMI_ACR_48_1__HDMI_ACR_N_48__SHIFT 0x0
7419#define HDMI_ACR_STATUS_0__HDMI_ACR_CTS_MASK 0xfffff000
7420#define HDMI_ACR_STATUS_0__HDMI_ACR_CTS__SHIFT 0xc
7421#define HDMI_ACR_STATUS_1__HDMI_ACR_N_MASK 0xfffff
7422#define HDMI_ACR_STATUS_1__HDMI_ACR_N__SHIFT 0x0
7423#define AFMT_AUDIO_INFO0__AFMT_AUDIO_INFO_CHECKSUM_MASK 0xff
7424#define AFMT_AUDIO_INFO0__AFMT_AUDIO_INFO_CHECKSUM__SHIFT 0x0
7425#define AFMT_AUDIO_INFO0__AFMT_AUDIO_INFO_CC_MASK 0x700
7426#define AFMT_AUDIO_INFO0__AFMT_AUDIO_INFO_CC__SHIFT 0x8
7427#define AFMT_AUDIO_INFO0__AFMT_AUDIO_INFO_CT_MASK 0x7800
7428#define AFMT_AUDIO_INFO0__AFMT_AUDIO_INFO_CT__SHIFT 0xb
7429#define AFMT_AUDIO_INFO0__AFMT_AUDIO_INFO_CHECKSUM_OFFSET_MASK 0xff0000
7430#define AFMT_AUDIO_INFO0__AFMT_AUDIO_INFO_CHECKSUM_OFFSET__SHIFT 0x10
7431#define AFMT_AUDIO_INFO0__AFMT_AUDIO_INFO_CXT_MASK 0x1f000000
7432#define AFMT_AUDIO_INFO0__AFMT_AUDIO_INFO_CXT__SHIFT 0x18
7433#define AFMT_AUDIO_INFO1__AFMT_AUDIO_INFO_CA_MASK 0xff
7434#define AFMT_AUDIO_INFO1__AFMT_AUDIO_INFO_CA__SHIFT 0x0
7435#define AFMT_AUDIO_INFO1__AFMT_AUDIO_INFO_LSV_MASK 0x7800
7436#define AFMT_AUDIO_INFO1__AFMT_AUDIO_INFO_LSV__SHIFT 0xb
7437#define AFMT_AUDIO_INFO1__AFMT_AUDIO_INFO_DM_INH_MASK 0x8000
7438#define AFMT_AUDIO_INFO1__AFMT_AUDIO_INFO_DM_INH__SHIFT 0xf
7439#define AFMT_AUDIO_INFO1__AFMT_AUDIO_INFO_LFEPBL_MASK 0x30000
7440#define AFMT_AUDIO_INFO1__AFMT_AUDIO_INFO_LFEPBL__SHIFT 0x10
7441#define AFMT_60958_0__AFMT_60958_CS_A_MASK 0x1
7442#define AFMT_60958_0__AFMT_60958_CS_A__SHIFT 0x0
7443#define AFMT_60958_0__AFMT_60958_CS_B_MASK 0x2
7444#define AFMT_60958_0__AFMT_60958_CS_B__SHIFT 0x1
7445#define AFMT_60958_0__AFMT_60958_CS_C_MASK 0x4
7446#define AFMT_60958_0__AFMT_60958_CS_C__SHIFT 0x2
7447#define AFMT_60958_0__AFMT_60958_CS_D_MASK 0x38
7448#define AFMT_60958_0__AFMT_60958_CS_D__SHIFT 0x3
7449#define AFMT_60958_0__AFMT_60958_CS_MODE_MASK 0xc0
7450#define AFMT_60958_0__AFMT_60958_CS_MODE__SHIFT 0x6
7451#define AFMT_60958_0__AFMT_60958_CS_CATEGORY_CODE_MASK 0xff00
7452#define AFMT_60958_0__AFMT_60958_CS_CATEGORY_CODE__SHIFT 0x8
7453#define AFMT_60958_0__AFMT_60958_CS_SOURCE_NUMBER_MASK 0xf0000
7454#define AFMT_60958_0__AFMT_60958_CS_SOURCE_NUMBER__SHIFT 0x10
7455#define AFMT_60958_0__AFMT_60958_CS_CHANNEL_NUMBER_L_MASK 0xf00000
7456#define AFMT_60958_0__AFMT_60958_CS_CHANNEL_NUMBER_L__SHIFT 0x14
7457#define AFMT_60958_0__AFMT_60958_CS_SAMPLING_FREQUENCY_MASK 0xf000000
7458#define AFMT_60958_0__AFMT_60958_CS_SAMPLING_FREQUENCY__SHIFT 0x18
7459#define AFMT_60958_0__AFMT_60958_CS_CLOCK_ACCURACY_MASK 0x30000000
7460#define AFMT_60958_0__AFMT_60958_CS_CLOCK_ACCURACY__SHIFT 0x1c
7461#define AFMT_60958_1__AFMT_60958_CS_WORD_LENGTH_MASK 0xf
7462#define AFMT_60958_1__AFMT_60958_CS_WORD_LENGTH__SHIFT 0x0
7463#define AFMT_60958_1__AFMT_60958_CS_ORIGINAL_SAMPLING_FREQUENCY_MASK 0xf0
7464#define AFMT_60958_1__AFMT_60958_CS_ORIGINAL_SAMPLING_FREQUENCY__SHIFT 0x4
7465#define AFMT_60958_1__AFMT_60958_VALID_L_MASK 0x10000
7466#define AFMT_60958_1__AFMT_60958_VALID_L__SHIFT 0x10
7467#define AFMT_60958_1__AFMT_60958_VALID_R_MASK 0x40000
7468#define AFMT_60958_1__AFMT_60958_VALID_R__SHIFT 0x12
7469#define AFMT_60958_1__AFMT_60958_CS_CHANNEL_NUMBER_R_MASK 0xf00000
7470#define AFMT_60958_1__AFMT_60958_CS_CHANNEL_NUMBER_R__SHIFT 0x14
7471#define AFMT_AUDIO_CRC_CONTROL__AFMT_AUDIO_CRC_EN_MASK 0x1
7472#define AFMT_AUDIO_CRC_CONTROL__AFMT_AUDIO_CRC_EN__SHIFT 0x0
7473#define AFMT_AUDIO_CRC_CONTROL__AFMT_AUDIO_CRC_CONT_MASK 0x10
7474#define AFMT_AUDIO_CRC_CONTROL__AFMT_AUDIO_CRC_CONT__SHIFT 0x4
7475#define AFMT_AUDIO_CRC_CONTROL__AFMT_AUDIO_CRC_SOURCE_MASK 0x100
7476#define AFMT_AUDIO_CRC_CONTROL__AFMT_AUDIO_CRC_SOURCE__SHIFT 0x8
7477#define AFMT_AUDIO_CRC_CONTROL__AFMT_AUDIO_CRC_CH_SEL_MASK 0xf000
7478#define AFMT_AUDIO_CRC_CONTROL__AFMT_AUDIO_CRC_CH_SEL__SHIFT 0xc
7479#define AFMT_AUDIO_CRC_CONTROL__AFMT_AUDIO_CRC_COUNT_MASK 0xffff0000
7480#define AFMT_AUDIO_CRC_CONTROL__AFMT_AUDIO_CRC_COUNT__SHIFT 0x10
7481#define AFMT_RAMP_CONTROL0__AFMT_RAMP_MAX_COUNT_MASK 0xffffff
7482#define AFMT_RAMP_CONTROL0__AFMT_RAMP_MAX_COUNT__SHIFT 0x0
7483#define AFMT_RAMP_CONTROL0__AFMT_RAMP_DATA_SIGN_MASK 0x80000000
7484#define AFMT_RAMP_CONTROL0__AFMT_RAMP_DATA_SIGN__SHIFT 0x1f
7485#define AFMT_RAMP_CONTROL1__AFMT_RAMP_MIN_COUNT_MASK 0xffffff
7486#define AFMT_RAMP_CONTROL1__AFMT_RAMP_MIN_COUNT__SHIFT 0x0
7487#define AFMT_RAMP_CONTROL1__AFMT_AUDIO_TEST_CH_DISABLE_MASK 0xff000000
7488#define AFMT_RAMP_CONTROL1__AFMT_AUDIO_TEST_CH_DISABLE__SHIFT 0x18
7489#define AFMT_RAMP_CONTROL2__AFMT_RAMP_INC_COUNT_MASK 0xffffff
7490#define AFMT_RAMP_CONTROL2__AFMT_RAMP_INC_COUNT__SHIFT 0x0
7491#define AFMT_RAMP_CONTROL3__AFMT_RAMP_DEC_COUNT_MASK 0xffffff
7492#define AFMT_RAMP_CONTROL3__AFMT_RAMP_DEC_COUNT__SHIFT 0x0
7493#define AFMT_60958_2__AFMT_60958_CS_CHANNEL_NUMBER_2_MASK 0xf
7494#define AFMT_60958_2__AFMT_60958_CS_CHANNEL_NUMBER_2__SHIFT 0x0
7495#define AFMT_60958_2__AFMT_60958_CS_CHANNEL_NUMBER_3_MASK 0xf0
7496#define AFMT_60958_2__AFMT_60958_CS_CHANNEL_NUMBER_3__SHIFT 0x4
7497#define AFMT_60958_2__AFMT_60958_CS_CHANNEL_NUMBER_4_MASK 0xf00
7498#define AFMT_60958_2__AFMT_60958_CS_CHANNEL_NUMBER_4__SHIFT 0x8
7499#define AFMT_60958_2__AFMT_60958_CS_CHANNEL_NUMBER_5_MASK 0xf000
7500#define AFMT_60958_2__AFMT_60958_CS_CHANNEL_NUMBER_5__SHIFT 0xc
7501#define AFMT_60958_2__AFMT_60958_CS_CHANNEL_NUMBER_6_MASK 0xf0000
7502#define AFMT_60958_2__AFMT_60958_CS_CHANNEL_NUMBER_6__SHIFT 0x10
7503#define AFMT_60958_2__AFMT_60958_CS_CHANNEL_NUMBER_7_MASK 0xf00000
7504#define AFMT_60958_2__AFMT_60958_CS_CHANNEL_NUMBER_7__SHIFT 0x14
7505#define AFMT_AUDIO_CRC_RESULT__AFMT_AUDIO_CRC_DONE_MASK 0x1
7506#define AFMT_AUDIO_CRC_RESULT__AFMT_AUDIO_CRC_DONE__SHIFT 0x0
7507#define AFMT_AUDIO_CRC_RESULT__AFMT_AUDIO_CRC_MASK 0xffffff00
7508#define AFMT_AUDIO_CRC_RESULT__AFMT_AUDIO_CRC__SHIFT 0x8
7509#define AFMT_STATUS__AFMT_AUDIO_ENABLE_MASK 0x10
7510#define AFMT_STATUS__AFMT_AUDIO_ENABLE__SHIFT 0x4
7511#define AFMT_STATUS__AFMT_AZ_HBR_ENABLE_MASK 0x100
7512#define AFMT_STATUS__AFMT_AZ_HBR_ENABLE__SHIFT 0x8
7513#define AFMT_STATUS__AFMT_AUDIO_FIFO_OVERFLOW_MASK 0x1000000
7514#define AFMT_STATUS__AFMT_AUDIO_FIFO_OVERFLOW__SHIFT 0x18
7515#define AFMT_STATUS__AFMT_AZ_AUDIO_ENABLE_CHG_MASK 0x40000000
7516#define AFMT_STATUS__AFMT_AZ_AUDIO_ENABLE_CHG__SHIFT 0x1e
7517#define AFMT_AUDIO_PACKET_CONTROL__AFMT_AUDIO_SAMPLE_SEND_MASK 0x1
7518#define AFMT_AUDIO_PACKET_CONTROL__AFMT_AUDIO_SAMPLE_SEND__SHIFT 0x0
7519#define AFMT_AUDIO_PACKET_CONTROL__AFMT_RESET_FIFO_WHEN_AUDIO_DIS_MASK 0x800
7520#define AFMT_AUDIO_PACKET_CONTROL__AFMT_RESET_FIFO_WHEN_AUDIO_DIS__SHIFT 0xb
7521#define AFMT_AUDIO_PACKET_CONTROL__AFMT_AUDIO_TEST_EN_MASK 0x1000
7522#define AFMT_AUDIO_PACKET_CONTROL__AFMT_AUDIO_TEST_EN__SHIFT 0xc
7523#define AFMT_AUDIO_PACKET_CONTROL__AFMT_AUDIO_TEST_MODE_MASK 0x4000
7524#define AFMT_AUDIO_PACKET_CONTROL__AFMT_AUDIO_TEST_MODE__SHIFT 0xe
7525#define AFMT_AUDIO_PACKET_CONTROL__AFMT_AUDIO_FIFO_OVERFLOW_ACK_MASK 0x800000
7526#define AFMT_AUDIO_PACKET_CONTROL__AFMT_AUDIO_FIFO_OVERFLOW_ACK__SHIFT 0x17
7527#define AFMT_AUDIO_PACKET_CONTROL__AFMT_AUDIO_CHANNEL_SWAP_MASK 0x1000000
7528#define AFMT_AUDIO_PACKET_CONTROL__AFMT_AUDIO_CHANNEL_SWAP__SHIFT 0x18
7529#define AFMT_AUDIO_PACKET_CONTROL__AFMT_60958_CS_UPDATE_MASK 0x4000000
7530#define AFMT_AUDIO_PACKET_CONTROL__AFMT_60958_CS_UPDATE__SHIFT 0x1a
7531#define AFMT_AUDIO_PACKET_CONTROL__AFMT_AZ_AUDIO_ENABLE_CHG_ACK_MASK 0x40000000
7532#define AFMT_AUDIO_PACKET_CONTROL__AFMT_AZ_AUDIO_ENABLE_CHG_ACK__SHIFT 0x1e
7533#define AFMT_AUDIO_PACKET_CONTROL__AFMT_BLANK_TEST_DATA_ON_ENC_ENB_MASK 0x80000000
7534#define AFMT_AUDIO_PACKET_CONTROL__AFMT_BLANK_TEST_DATA_ON_ENC_ENB__SHIFT 0x1f
7535#define AFMT_VBI_PACKET_CONTROL__AFMT_GENERIC0_UPDATE_MASK 0x4
7536#define AFMT_VBI_PACKET_CONTROL__AFMT_GENERIC0_UPDATE__SHIFT 0x2
7537#define AFMT_VBI_PACKET_CONTROL__AFMT_GENERIC2_UPDATE_MASK 0x8
7538#define AFMT_VBI_PACKET_CONTROL__AFMT_GENERIC2_UPDATE__SHIFT 0x3
7539#define AFMT_VBI_PACKET_CONTROL__AFMT_GENERIC_INDEX_MASK 0xc0000000
7540#define AFMT_VBI_PACKET_CONTROL__AFMT_GENERIC_INDEX__SHIFT 0x1e
7541#define AFMT_INFOFRAME_CONTROL0__AFMT_AUDIO_INFO_SOURCE_MASK 0x40
7542#define AFMT_INFOFRAME_CONTROL0__AFMT_AUDIO_INFO_SOURCE__SHIFT 0x6
7543#define AFMT_INFOFRAME_CONTROL0__AFMT_AUDIO_INFO_UPDATE_MASK 0x80
7544#define AFMT_INFOFRAME_CONTROL0__AFMT_AUDIO_INFO_UPDATE__SHIFT 0x7
7545#define AFMT_INFOFRAME_CONTROL0__AFMT_MPEG_INFO_UPDATE_MASK 0x400
7546#define AFMT_INFOFRAME_CONTROL0__AFMT_MPEG_INFO_UPDATE__SHIFT 0xa
7547#define AFMT_AUDIO_SRC_CONTROL__AFMT_AUDIO_SRC_SELECT_MASK 0x7
7548#define AFMT_AUDIO_SRC_CONTROL__AFMT_AUDIO_SRC_SELECT__SHIFT 0x0
7549#define AFMT_AUDIO_DBG_DTO_CNTL__AFMT_AUDIO_DTO_FS_DIV_SEL_MASK 0x7
7550#define AFMT_AUDIO_DBG_DTO_CNTL__AFMT_AUDIO_DTO_FS_DIV_SEL__SHIFT 0x0
7551#define AFMT_AUDIO_DBG_DTO_CNTL__AFMT_AUDIO_DTO_DBG_BASE_MASK 0x100
7552#define AFMT_AUDIO_DBG_DTO_CNTL__AFMT_AUDIO_DTO_DBG_BASE__SHIFT 0x8
7553#define AFMT_AUDIO_DBG_DTO_CNTL__AFMT_AUDIO_DTO_DBG_MULTI_MASK 0x7000
7554#define AFMT_AUDIO_DBG_DTO_CNTL__AFMT_AUDIO_DTO_DBG_MULTI__SHIFT 0xc
7555#define AFMT_AUDIO_DBG_DTO_CNTL__AFMT_AUDIO_DTO_DBG_DIV_MASK 0x70000
7556#define AFMT_AUDIO_DBG_DTO_CNTL__AFMT_AUDIO_DTO_DBG_DIV__SHIFT 0x10
7557#define AFMT_CNTL__AFMT_AUDIO_CLOCK_EN_MASK 0x1
7558#define AFMT_CNTL__AFMT_AUDIO_CLOCK_EN__SHIFT 0x0
7559#define AFMT_CNTL__AFMT_AUDIO_CLOCK_ON_MASK 0x100
7560#define AFMT_CNTL__AFMT_AUDIO_CLOCK_ON__SHIFT 0x8
7561#define DIG_BE_CNTL__DIG_DUAL_LINK_ENABLE_MASK 0x1
7562#define DIG_BE_CNTL__DIG_DUAL_LINK_ENABLE__SHIFT 0x0
7563#define DIG_BE_CNTL__DIG_SWAP_MASK 0x2
7564#define DIG_BE_CNTL__DIG_SWAP__SHIFT 0x1
7565#define DIG_BE_CNTL__DIG_RB_SWITCH_EN_MASK 0x4
7566#define DIG_BE_CNTL__DIG_RB_SWITCH_EN__SHIFT 0x2
7567#define DIG_BE_CNTL__DIG_FE_SOURCE_SELECT_MASK 0x7f00
7568#define DIG_BE_CNTL__DIG_FE_SOURCE_SELECT__SHIFT 0x8
7569#define DIG_BE_CNTL__DIG_MODE_MASK 0x70000
7570#define DIG_BE_CNTL__DIG_MODE__SHIFT 0x10
7571#define DIG_BE_CNTL__DIG_HPD_SELECT_MASK 0x70000000
7572#define DIG_BE_CNTL__DIG_HPD_SELECT__SHIFT 0x1c
7573#define DIG_BE_EN_CNTL__DIG_ENABLE_MASK 0x1
7574#define DIG_BE_EN_CNTL__DIG_ENABLE__SHIFT 0x0
7575#define DIG_BE_EN_CNTL__DIG_SYMCLK_BE_ON_MASK 0x100
7576#define DIG_BE_EN_CNTL__DIG_SYMCLK_BE_ON__SHIFT 0x8
7577#define TMDS_CNTL__TMDS_SYNC_PHASE_MASK 0x1
7578#define TMDS_CNTL__TMDS_SYNC_PHASE__SHIFT 0x0
7579#define TMDS_CONTROL_CHAR__TMDS_CONTROL_CHAR0_OUT_EN_MASK 0x1
7580#define TMDS_CONTROL_CHAR__TMDS_CONTROL_CHAR0_OUT_EN__SHIFT 0x0
7581#define TMDS_CONTROL_CHAR__TMDS_CONTROL_CHAR1_OUT_EN_MASK 0x2
7582#define TMDS_CONTROL_CHAR__TMDS_CONTROL_CHAR1_OUT_EN__SHIFT 0x1
7583#define TMDS_CONTROL_CHAR__TMDS_CONTROL_CHAR2_OUT_EN_MASK 0x4
7584#define TMDS_CONTROL_CHAR__TMDS_CONTROL_CHAR2_OUT_EN__SHIFT 0x2
7585#define TMDS_CONTROL_CHAR__TMDS_CONTROL_CHAR3_OUT_EN_MASK 0x8
7586#define TMDS_CONTROL_CHAR__TMDS_CONTROL_CHAR3_OUT_EN__SHIFT 0x3
7587#define TMDS_CONTROL0_FEEDBACK__TMDS_CONTROL0_FEEDBACK_SELECT_MASK 0x3
7588#define TMDS_CONTROL0_FEEDBACK__TMDS_CONTROL0_FEEDBACK_SELECT__SHIFT 0x0
7589#define TMDS_CONTROL0_FEEDBACK__TMDS_CONTROL0_FEEDBACK_DELAY_MASK 0x300
7590#define TMDS_CONTROL0_FEEDBACK__TMDS_CONTROL0_FEEDBACK_DELAY__SHIFT 0x8
7591#define TMDS_STEREOSYNC_CTL_SEL__TMDS_STEREOSYNC_CTL_SEL_MASK 0x3
7592#define TMDS_STEREOSYNC_CTL_SEL__TMDS_STEREOSYNC_CTL_SEL__SHIFT 0x0
7593#define TMDS_SYNC_CHAR_PATTERN_0_1__TMDS_SYNC_CHAR_PATTERN0_MASK 0x3ff
7594#define TMDS_SYNC_CHAR_PATTERN_0_1__TMDS_SYNC_CHAR_PATTERN0__SHIFT 0x0
7595#define TMDS_SYNC_CHAR_PATTERN_0_1__TMDS_SYNC_CHAR_PATTERN1_MASK 0x3ff0000
7596#define TMDS_SYNC_CHAR_PATTERN_0_1__TMDS_SYNC_CHAR_PATTERN1__SHIFT 0x10
7597#define TMDS_SYNC_CHAR_PATTERN_2_3__TMDS_SYNC_CHAR_PATTERN2_MASK 0x3ff
7598#define TMDS_SYNC_CHAR_PATTERN_2_3__TMDS_SYNC_CHAR_PATTERN2__SHIFT 0x0
7599#define TMDS_SYNC_CHAR_PATTERN_2_3__TMDS_SYNC_CHAR_PATTERN3_MASK 0x3ff0000
7600#define TMDS_SYNC_CHAR_PATTERN_2_3__TMDS_SYNC_CHAR_PATTERN3__SHIFT 0x10
7601#define TMDS_DEBUG__TMDS_DEBUG_EN_MASK 0x1
7602#define TMDS_DEBUG__TMDS_DEBUG_EN__SHIFT 0x0
7603#define TMDS_DEBUG__TMDS_DEBUG_HSYNC_MASK 0x100
7604#define TMDS_DEBUG__TMDS_DEBUG_HSYNC__SHIFT 0x8
7605#define TMDS_DEBUG__TMDS_DEBUG_HSYNC_EN_MASK 0x200
7606#define TMDS_DEBUG__TMDS_DEBUG_HSYNC_EN__SHIFT 0x9
7607#define TMDS_DEBUG__TMDS_DEBUG_VSYNC_MASK 0x10000
7608#define TMDS_DEBUG__TMDS_DEBUG_VSYNC__SHIFT 0x10
7609#define TMDS_DEBUG__TMDS_DEBUG_VSYNC_EN_MASK 0x20000
7610#define TMDS_DEBUG__TMDS_DEBUG_VSYNC_EN__SHIFT 0x11
7611#define TMDS_DEBUG__TMDS_DEBUG_DE_MASK 0x1000000
7612#define TMDS_DEBUG__TMDS_DEBUG_DE__SHIFT 0x18
7613#define TMDS_DEBUG__TMDS_DEBUG_DE_EN_MASK 0x2000000
7614#define TMDS_DEBUG__TMDS_DEBUG_DE_EN__SHIFT 0x19
7615#define TMDS_CTL_BITS__TMDS_CTL0_MASK 0x1
7616#define TMDS_CTL_BITS__TMDS_CTL0__SHIFT 0x0
7617#define TMDS_CTL_BITS__TMDS_CTL1_MASK 0x100
7618#define TMDS_CTL_BITS__TMDS_CTL1__SHIFT 0x8
7619#define TMDS_CTL_BITS__TMDS_CTL2_MASK 0x10000
7620#define TMDS_CTL_BITS__TMDS_CTL2__SHIFT 0x10
7621#define TMDS_CTL_BITS__TMDS_CTL3_MASK 0x1000000
7622#define TMDS_CTL_BITS__TMDS_CTL3__SHIFT 0x18
7623#define TMDS_DCBALANCER_CONTROL__TMDS_DCBALANCER_EN_MASK 0x1
7624#define TMDS_DCBALANCER_CONTROL__TMDS_DCBALANCER_EN__SHIFT 0x0
7625#define TMDS_DCBALANCER_CONTROL__TMDS_SYNC_DCBAL_EN_MASK 0x70
7626#define TMDS_DCBALANCER_CONTROL__TMDS_SYNC_DCBAL_EN__SHIFT 0x4
7627#define TMDS_DCBALANCER_CONTROL__TMDS_DCBALANCER_TEST_EN_MASK 0x100
7628#define TMDS_DCBALANCER_CONTROL__TMDS_DCBALANCER_TEST_EN__SHIFT 0x8
7629#define TMDS_DCBALANCER_CONTROL__TMDS_DCBALANCER_TEST_IN_MASK 0xf0000
7630#define TMDS_DCBALANCER_CONTROL__TMDS_DCBALANCER_TEST_IN__SHIFT 0x10
7631#define TMDS_DCBALANCER_CONTROL__TMDS_DCBALANCER_FORCE_MASK 0x1000000
7632#define TMDS_DCBALANCER_CONTROL__TMDS_DCBALANCER_FORCE__SHIFT 0x18
7633#define TMDS_CTL0_1_GEN_CNTL__TMDS_CTL0_DATA_SEL_MASK 0xf
7634#define TMDS_CTL0_1_GEN_CNTL__TMDS_CTL0_DATA_SEL__SHIFT 0x0
7635#define TMDS_CTL0_1_GEN_CNTL__TMDS_CTL0_DATA_DELAY_MASK 0x70
7636#define TMDS_CTL0_1_GEN_CNTL__TMDS_CTL0_DATA_DELAY__SHIFT 0x4
7637#define TMDS_CTL0_1_GEN_CNTL__TMDS_CTL0_DATA_INVERT_MASK 0x80
7638#define TMDS_CTL0_1_GEN_CNTL__TMDS_CTL0_DATA_INVERT__SHIFT 0x7
7639#define TMDS_CTL0_1_GEN_CNTL__TMDS_CTL0_DATA_MODULATION_MASK 0x300
7640#define TMDS_CTL0_1_GEN_CNTL__TMDS_CTL0_DATA_MODULATION__SHIFT 0x8
7641#define TMDS_CTL0_1_GEN_CNTL__TMDS_CTL0_USE_FEEDBACK_PATH_MASK 0x400
7642#define TMDS_CTL0_1_GEN_CNTL__TMDS_CTL0_USE_FEEDBACK_PATH__SHIFT 0xa
7643#define TMDS_CTL0_1_GEN_CNTL__TMDS_CTL0_FB_SYNC_CONT_MASK 0x800
7644#define TMDS_CTL0_1_GEN_CNTL__TMDS_CTL0_FB_SYNC_CONT__SHIFT 0xb
7645#define TMDS_CTL0_1_GEN_CNTL__TMDS_CTL0_PATTERN_OUT_EN_MASK 0x1000
7646#define TMDS_CTL0_1_GEN_CNTL__TMDS_CTL0_PATTERN_OUT_EN__SHIFT 0xc
7647#define TMDS_CTL0_1_GEN_CNTL__TMDS_CTL1_DATA_SEL_MASK 0xf0000
7648#define TMDS_CTL0_1_GEN_CNTL__TMDS_CTL1_DATA_SEL__SHIFT 0x10
7649#define TMDS_CTL0_1_GEN_CNTL__TMDS_CTL1_DATA_DELAY_MASK 0x700000
7650#define TMDS_CTL0_1_GEN_CNTL__TMDS_CTL1_DATA_DELAY__SHIFT 0x14
7651#define TMDS_CTL0_1_GEN_CNTL__TMDS_CTL1_DATA_INVERT_MASK 0x800000
7652#define TMDS_CTL0_1_GEN_CNTL__TMDS_CTL1_DATA_INVERT__SHIFT 0x17
7653#define TMDS_CTL0_1_GEN_CNTL__TMDS_CTL1_DATA_MODULATION_MASK 0x3000000
7654#define TMDS_CTL0_1_GEN_CNTL__TMDS_CTL1_DATA_MODULATION__SHIFT 0x18
7655#define TMDS_CTL0_1_GEN_CNTL__TMDS_CTL1_USE_FEEDBACK_PATH_MASK 0x4000000
7656#define TMDS_CTL0_1_GEN_CNTL__TMDS_CTL1_USE_FEEDBACK_PATH__SHIFT 0x1a
7657#define TMDS_CTL0_1_GEN_CNTL__TMDS_CTL1_FB_SYNC_CONT_MASK 0x8000000
7658#define TMDS_CTL0_1_GEN_CNTL__TMDS_CTL1_FB_SYNC_CONT__SHIFT 0x1b
7659#define TMDS_CTL0_1_GEN_CNTL__TMDS_CTL1_PATTERN_OUT_EN_MASK 0x10000000
7660#define TMDS_CTL0_1_GEN_CNTL__TMDS_CTL1_PATTERN_OUT_EN__SHIFT 0x1c
7661#define TMDS_CTL0_1_GEN_CNTL__TMDS_2BIT_COUNTER_EN_MASK 0x80000000
7662#define TMDS_CTL0_1_GEN_CNTL__TMDS_2BIT_COUNTER_EN__SHIFT 0x1f
7663#define TMDS_CTL2_3_GEN_CNTL__TMDS_CTL2_DATA_SEL_MASK 0xf
7664#define TMDS_CTL2_3_GEN_CNTL__TMDS_CTL2_DATA_SEL__SHIFT 0x0
7665#define TMDS_CTL2_3_GEN_CNTL__TMDS_CTL2_DATA_DELAY_MASK 0x70
7666#define TMDS_CTL2_3_GEN_CNTL__TMDS_CTL2_DATA_DELAY__SHIFT 0x4
7667#define TMDS_CTL2_3_GEN_CNTL__TMDS_CTL2_DATA_INVERT_MASK 0x80
7668#define TMDS_CTL2_3_GEN_CNTL__TMDS_CTL2_DATA_INVERT__SHIFT 0x7
7669#define TMDS_CTL2_3_GEN_CNTL__TMDS_CTL2_DATA_MODULATION_MASK 0x300
7670#define TMDS_CTL2_3_GEN_CNTL__TMDS_CTL2_DATA_MODULATION__SHIFT 0x8
7671#define TMDS_CTL2_3_GEN_CNTL__TMDS_CTL2_USE_FEEDBACK_PATH_MASK 0x400
7672#define TMDS_CTL2_3_GEN_CNTL__TMDS_CTL2_USE_FEEDBACK_PATH__SHIFT 0xa
7673#define TMDS_CTL2_3_GEN_CNTL__TMDS_CTL2_FB_SYNC_CONT_MASK 0x800
7674#define TMDS_CTL2_3_GEN_CNTL__TMDS_CTL2_FB_SYNC_CONT__SHIFT 0xb
7675#define TMDS_CTL2_3_GEN_CNTL__TMDS_CTL2_PATTERN_OUT_EN_MASK 0x1000
7676#define TMDS_CTL2_3_GEN_CNTL__TMDS_CTL2_PATTERN_OUT_EN__SHIFT 0xc
7677#define TMDS_CTL2_3_GEN_CNTL__TMDS_CTL3_DATA_SEL_MASK 0xf0000
7678#define TMDS_CTL2_3_GEN_CNTL__TMDS_CTL3_DATA_SEL__SHIFT 0x10
7679#define TMDS_CTL2_3_GEN_CNTL__TMDS_CTL3_DATA_DELAY_MASK 0x700000
7680#define TMDS_CTL2_3_GEN_CNTL__TMDS_CTL3_DATA_DELAY__SHIFT 0x14
7681#define TMDS_CTL2_3_GEN_CNTL__TMDS_CTL3_DATA_INVERT_MASK 0x800000
7682#define TMDS_CTL2_3_GEN_CNTL__TMDS_CTL3_DATA_INVERT__SHIFT 0x17
7683#define TMDS_CTL2_3_GEN_CNTL__TMDS_CTL3_DATA_MODULATION_MASK 0x3000000
7684#define TMDS_CTL2_3_GEN_CNTL__TMDS_CTL3_DATA_MODULATION__SHIFT 0x18
7685#define TMDS_CTL2_3_GEN_CNTL__TMDS_CTL3_USE_FEEDBACK_PATH_MASK 0x4000000
7686#define TMDS_CTL2_3_GEN_CNTL__TMDS_CTL3_USE_FEEDBACK_PATH__SHIFT 0x1a
7687#define TMDS_CTL2_3_GEN_CNTL__TMDS_CTL3_FB_SYNC_CONT_MASK 0x8000000
7688#define TMDS_CTL2_3_GEN_CNTL__TMDS_CTL3_FB_SYNC_CONT__SHIFT 0x1b
7689#define TMDS_CTL2_3_GEN_CNTL__TMDS_CTL3_PATTERN_OUT_EN_MASK 0x10000000
7690#define TMDS_CTL2_3_GEN_CNTL__TMDS_CTL3_PATTERN_OUT_EN__SHIFT 0x1c
7691#define DIG_VERSION__DIG_TYPE_MASK 0x1
7692#define DIG_VERSION__DIG_TYPE__SHIFT 0x0
7693#define DIG_LANE_ENABLE__DIG_LANE0EN_MASK 0x1
7694#define DIG_LANE_ENABLE__DIG_LANE0EN__SHIFT 0x0
7695#define DIG_LANE_ENABLE__DIG_LANE1EN_MASK 0x2
7696#define DIG_LANE_ENABLE__DIG_LANE1EN__SHIFT 0x1
7697#define DIG_LANE_ENABLE__DIG_LANE2EN_MASK 0x4
7698#define DIG_LANE_ENABLE__DIG_LANE2EN__SHIFT 0x2
7699#define DIG_LANE_ENABLE__DIG_LANE3EN_MASK 0x8
7700#define DIG_LANE_ENABLE__DIG_LANE3EN__SHIFT 0x3
7701#define DIG_LANE_ENABLE__DIG_CLK_EN_MASK 0x100
7702#define DIG_LANE_ENABLE__DIG_CLK_EN__SHIFT 0x8
7703#define DIG_TEST_DEBUG_INDEX__DIG_TEST_DEBUG_INDEX_MASK 0xff
7704#define DIG_TEST_DEBUG_INDEX__DIG_TEST_DEBUG_INDEX__SHIFT 0x0
7705#define DIG_TEST_DEBUG_INDEX__DIG_TEST_DEBUG_WRITE_EN_MASK 0x100
7706#define DIG_TEST_DEBUG_INDEX__DIG_TEST_DEBUG_WRITE_EN__SHIFT 0x8
7707#define DIG_TEST_DEBUG_DATA__DIG_TEST_DEBUG_DATA_MASK 0xffffffff
7708#define DIG_TEST_DEBUG_DATA__DIG_TEST_DEBUG_DATA__SHIFT 0x0
7709#define DIG_FE_TEST_DEBUG_INDEX__DIG_FE_TEST_DEBUG_INDEX_MASK 0xff
7710#define DIG_FE_TEST_DEBUG_INDEX__DIG_FE_TEST_DEBUG_INDEX__SHIFT 0x0
7711#define DIG_FE_TEST_DEBUG_INDEX__DIG_FE_TEST_DEBUG_WRITE_EN_MASK 0x100
7712#define DIG_FE_TEST_DEBUG_INDEX__DIG_FE_TEST_DEBUG_WRITE_EN__SHIFT 0x8
7713#define DIG_FE_TEST_DEBUG_DATA__DIG_FE_TEST_DEBUG_DATA_MASK 0xffffffff
7714#define DIG_FE_TEST_DEBUG_DATA__DIG_FE_TEST_DEBUG_DATA__SHIFT 0x0
7715#define DMCU_CTRL__RESET_UC_MASK 0x1
7716#define DMCU_CTRL__RESET_UC__SHIFT 0x0
7717#define DMCU_CTRL__IGNORE_PWRMGT_MASK 0x2
7718#define DMCU_CTRL__IGNORE_PWRMGT__SHIFT 0x1
7719#define DMCU_CTRL__DISABLE_IRQ_TO_UC_MASK 0x4
7720#define DMCU_CTRL__DISABLE_IRQ_TO_UC__SHIFT 0x2
7721#define DMCU_CTRL__DISABLE_XIRQ_TO_UC_MASK 0x8
7722#define DMCU_CTRL__DISABLE_XIRQ_TO_UC__SHIFT 0x3
7723#define DMCU_CTRL__DMCU_ENABLE_MASK 0x10
7724#define DMCU_CTRL__DMCU_ENABLE__SHIFT 0x4
7725#define DMCU_CTRL__DMCU_DYN_CLK_GATING_EN_MASK 0x100
7726#define DMCU_CTRL__DMCU_DYN_CLK_GATING_EN__SHIFT 0x8
7727#define DMCU_CTRL__UC_REG_RD_TIMEOUT_MASK 0xffff0000
7728#define DMCU_CTRL__UC_REG_RD_TIMEOUT__SHIFT 0x10
7729#define DMCU_STATUS__UC_IN_RESET_MASK 0x1
7730#define DMCU_STATUS__UC_IN_RESET__SHIFT 0x0
7731#define DMCU_STATUS__UC_IN_WAIT_MODE_MASK 0x2
7732#define DMCU_STATUS__UC_IN_WAIT_MODE__SHIFT 0x1
7733#define DMCU_STATUS__UC_IN_STOP_MODE_MASK 0x4
7734#define DMCU_STATUS__UC_IN_STOP_MODE__SHIFT 0x2
7735#define DMCU_PC_START_ADDR__PC_START_ADDR_LSB_MASK 0xff
7736#define DMCU_PC_START_ADDR__PC_START_ADDR_LSB__SHIFT 0x0
7737#define DMCU_PC_START_ADDR__PC_START_ADDR_MSB_MASK 0xff00
7738#define DMCU_PC_START_ADDR__PC_START_ADDR_MSB__SHIFT 0x8
7739#define DMCU_FW_START_ADDR__FW_START_ADDR_LSB_MASK 0xff
7740#define DMCU_FW_START_ADDR__FW_START_ADDR_LSB__SHIFT 0x0
7741#define DMCU_FW_START_ADDR__FW_START_ADDR_MSB_MASK 0xff00
7742#define DMCU_FW_START_ADDR__FW_START_ADDR_MSB__SHIFT 0x8
7743#define DMCU_FW_END_ADDR__FW_END_ADDR_LSB_MASK 0xff
7744#define DMCU_FW_END_ADDR__FW_END_ADDR_LSB__SHIFT 0x0
7745#define DMCU_FW_END_ADDR__FW_END_ADDR_MSB_MASK 0xff00
7746#define DMCU_FW_END_ADDR__FW_END_ADDR_MSB__SHIFT 0x8
7747#define DMCU_FW_ISR_START_ADDR__FW_ISR_START_ADDR_LSB_MASK 0xff
7748#define DMCU_FW_ISR_START_ADDR__FW_ISR_START_ADDR_LSB__SHIFT 0x0
7749#define DMCU_FW_ISR_START_ADDR__FW_ISR_START_ADDR_MSB_MASK 0xff00
7750#define DMCU_FW_ISR_START_ADDR__FW_ISR_START_ADDR_MSB__SHIFT 0x8
7751#define DMCU_FW_CS_HI__FW_CHECKSUM_HI_MASK 0xffffffff
7752#define DMCU_FW_CS_HI__FW_CHECKSUM_HI__SHIFT 0x0
7753#define DMCU_FW_CS_LO__FW_CHECKSUM_LO_MASK 0xffffffff
7754#define DMCU_FW_CS_LO__FW_CHECKSUM_LO__SHIFT 0x0
7755#define DMCU_RAM_ACCESS_CTRL__ERAM_WR_ADDR_AUTO_INC_MASK 0x1
7756#define DMCU_RAM_ACCESS_CTRL__ERAM_WR_ADDR_AUTO_INC__SHIFT 0x0
7757#define DMCU_RAM_ACCESS_CTRL__ERAM_RD_ADDR_AUTO_INC_MASK 0x2
7758#define DMCU_RAM_ACCESS_CTRL__ERAM_RD_ADDR_AUTO_INC__SHIFT 0x1
7759#define DMCU_RAM_ACCESS_CTRL__IRAM_WR_ADDR_AUTO_INC_MASK 0x4
7760#define DMCU_RAM_ACCESS_CTRL__IRAM_WR_ADDR_AUTO_INC__SHIFT 0x2
7761#define DMCU_RAM_ACCESS_CTRL__IRAM_RD_ADDR_AUTO_INC_MASK 0x8
7762#define DMCU_RAM_ACCESS_CTRL__IRAM_RD_ADDR_AUTO_INC__SHIFT 0x3
7763#define DMCU_RAM_ACCESS_CTRL__ERAM_HOST_ACCESS_EN_MASK 0x10
7764#define DMCU_RAM_ACCESS_CTRL__ERAM_HOST_ACCESS_EN__SHIFT 0x4
7765#define DMCU_RAM_ACCESS_CTRL__IRAM_HOST_ACCESS_EN_MASK 0x20
7766#define DMCU_RAM_ACCESS_CTRL__IRAM_HOST_ACCESS_EN__SHIFT 0x5
7767#define DMCU_ERAM_WR_CTRL__ERAM_WR_ADDR_MASK 0xffff
7768#define DMCU_ERAM_WR_CTRL__ERAM_WR_ADDR__SHIFT 0x0
7769#define DMCU_ERAM_WR_CTRL__ERAM_WR_BE_MASK 0xf0000
7770#define DMCU_ERAM_WR_CTRL__ERAM_WR_BE__SHIFT 0x10
7771#define DMCU_ERAM_WR_CTRL__ERAM_WR_BYTE_MODE_MASK 0x100000
7772#define DMCU_ERAM_WR_CTRL__ERAM_WR_BYTE_MODE__SHIFT 0x14
7773#define DMCU_ERAM_WR_DATA__ERAM_WR_DATA_MASK 0xffffffff
7774#define DMCU_ERAM_WR_DATA__ERAM_WR_DATA__SHIFT 0x0
7775#define DMCU_ERAM_RD_CTRL__ERAM_RD_ADDR_MASK 0xffff
7776#define DMCU_ERAM_RD_CTRL__ERAM_RD_ADDR__SHIFT 0x0
7777#define DMCU_ERAM_RD_CTRL__ERAM_RD_BE_MASK 0xf0000
7778#define DMCU_ERAM_RD_CTRL__ERAM_RD_BE__SHIFT 0x10
7779#define DMCU_ERAM_RD_CTRL__ERAM_RD_BYTE_MODE_MASK 0x100000
7780#define DMCU_ERAM_RD_CTRL__ERAM_RD_BYTE_MODE__SHIFT 0x14
7781#define DMCU_ERAM_RD_DATA__ERAM_RD_DATA_MASK 0xffffffff
7782#define DMCU_ERAM_RD_DATA__ERAM_RD_DATA__SHIFT 0x0
7783#define DMCU_IRAM_WR_CTRL__IRAM_WR_ADDR_MASK 0x3ff
7784#define DMCU_IRAM_WR_CTRL__IRAM_WR_ADDR__SHIFT 0x0
7785#define DMCU_IRAM_WR_DATA__IRAM_WR_DATA_MASK 0xff
7786#define DMCU_IRAM_WR_DATA__IRAM_WR_DATA__SHIFT 0x0
7787#define DMCU_IRAM_RD_CTRL__IRAM_RD_ADDR_MASK 0x3ff
7788#define DMCU_IRAM_RD_CTRL__IRAM_RD_ADDR__SHIFT 0x0
7789#define DMCU_IRAM_RD_DATA__IRAM_RD_DATA_MASK 0xff
7790#define DMCU_IRAM_RD_DATA__IRAM_RD_DATA__SHIFT 0x0
7791#define DMCU_EVENT_TRIGGER__GEN_SW_INT_TO_UC_MASK 0x1
7792#define DMCU_EVENT_TRIGGER__GEN_SW_INT_TO_UC__SHIFT 0x0
7793#define DMCU_EVENT_TRIGGER__UC_INTERNAL_INT_CODE_MASK 0x7f0000
7794#define DMCU_EVENT_TRIGGER__UC_INTERNAL_INT_CODE__SHIFT 0x10
7795#define DMCU_EVENT_TRIGGER__GEN_UC_INTERNAL_INT_TO_HOST_MASK 0x800000
7796#define DMCU_EVENT_TRIGGER__GEN_UC_INTERNAL_INT_TO_HOST__SHIFT 0x17
7797#define DMCU_UC_INTERNAL_INT_STATUS__UC_INT_IRQ_N_PIN_MASK 0x1
7798#define DMCU_UC_INTERNAL_INT_STATUS__UC_INT_IRQ_N_PIN__SHIFT 0x0
7799#define DMCU_UC_INTERNAL_INT_STATUS__UC_INT_XIRQ_N_PIN_MASK 0x2
7800#define DMCU_UC_INTERNAL_INT_STATUS__UC_INT_XIRQ_N_PIN__SHIFT 0x1
7801#define DMCU_UC_INTERNAL_INT_STATUS__UC_INT_SOFTWARE_INTERRUPT_MASK 0x4
7802#define DMCU_UC_INTERNAL_INT_STATUS__UC_INT_SOFTWARE_INTERRUPT__SHIFT 0x2
7803#define DMCU_UC_INTERNAL_INT_STATUS__UC_INT_ILLEGAL_OPCODE_TRAP_MASK 0x8
7804#define DMCU_UC_INTERNAL_INT_STATUS__UC_INT_ILLEGAL_OPCODE_TRAP__SHIFT 0x3
7805#define DMCU_UC_INTERNAL_INT_STATUS__UC_INT_TIMER_OUTPUT_COMPARE_4_MASK 0x10
7806#define DMCU_UC_INTERNAL_INT_STATUS__UC_INT_TIMER_OUTPUT_COMPARE_4__SHIFT 0x4
7807#define DMCU_UC_INTERNAL_INT_STATUS__UC_INT_TIMER_OUTPUT_COMPARE_3_MASK 0x20
7808#define DMCU_UC_INTERNAL_INT_STATUS__UC_INT_TIMER_OUTPUT_COMPARE_3__SHIFT 0x5
7809#define DMCU_UC_INTERNAL_INT_STATUS__UC_INT_TIMER_OUTPUT_COMPARE_2_MASK 0x40
7810#define DMCU_UC_INTERNAL_INT_STATUS__UC_INT_TIMER_OUTPUT_COMPARE_2__SHIFT 0x6
7811#define DMCU_UC_INTERNAL_INT_STATUS__UC_INT_TIMER_OUTPUT_COMPARE_1_MASK 0x80
7812#define DMCU_UC_INTERNAL_INT_STATUS__UC_INT_TIMER_OUTPUT_COMPARE_1__SHIFT 0x7
7813#define DMCU_UC_INTERNAL_INT_STATUS__UC_INT_TIMER_OVERFLOW_MASK 0x100
7814#define DMCU_UC_INTERNAL_INT_STATUS__UC_INT_TIMER_OVERFLOW__SHIFT 0x8
7815#define DMCU_UC_INTERNAL_INT_STATUS__UC_INT_REAL_TIME_INTERRUPT_MASK 0x200
7816#define DMCU_UC_INTERNAL_INT_STATUS__UC_INT_REAL_TIME_INTERRUPT__SHIFT 0x9
7817#define DMCU_UC_INTERNAL_INT_STATUS__UC_INT_TIMER_INPUT_CAPTURE_4_OUTPUT_COMPARE_5_MASK 0x400
7818#define DMCU_UC_INTERNAL_INT_STATUS__UC_INT_TIMER_INPUT_CAPTURE_4_OUTPUT_COMPARE_5__SHIFT 0xa
7819#define DMCU_UC_INTERNAL_INT_STATUS__UC_INT_TIMER_INPUT_CAPTURE_3_MASK 0x800
7820#define DMCU_UC_INTERNAL_INT_STATUS__UC_INT_TIMER_INPUT_CAPTURE_3__SHIFT 0xb
7821#define DMCU_UC_INTERNAL_INT_STATUS__UC_INT_TIMER_INPUT_CAPTURE_2_MASK 0x1000
7822#define DMCU_UC_INTERNAL_INT_STATUS__UC_INT_TIMER_INPUT_CAPTURE_2__SHIFT 0xc
7823#define DMCU_UC_INTERNAL_INT_STATUS__UC_INT_TIMER_INPUT_CAPTURE_1_MASK 0x2000
7824#define DMCU_UC_INTERNAL_INT_STATUS__UC_INT_TIMER_INPUT_CAPTURE_1__SHIFT 0xd
7825#define DMCU_UC_INTERNAL_INT_STATUS__UC_INT_PULSE_ACCUMULATOR_INPUT_EDGE_MASK 0x4000
7826#define DMCU_UC_INTERNAL_INT_STATUS__UC_INT_PULSE_ACCUMULATOR_INPUT_EDGE__SHIFT 0xe
7827#define DMCU_UC_INTERNAL_INT_STATUS__UC_INT_PULSE_ACCUMULATOR_OVERFLOW_MASK 0x8000
7828#define DMCU_UC_INTERNAL_INT_STATUS__UC_INT_PULSE_ACCUMULATOR_OVERFLOW__SHIFT 0xf
7829#define DMCU_SS_INTERRUPT_CNTL_STATUS__STATIC_SCREEN1_INT_STATUS_MASK 0x2000
7830#define DMCU_SS_INTERRUPT_CNTL_STATUS__STATIC_SCREEN1_INT_STATUS__SHIFT 0xd
7831#define DMCU_SS_INTERRUPT_CNTL_STATUS__STATIC_SCREEN1_INT_OCCURRED_MASK 0x4000
7832#define DMCU_SS_INTERRUPT_CNTL_STATUS__STATIC_SCREEN1_INT_OCCURRED__SHIFT 0xe
7833#define DMCU_SS_INTERRUPT_CNTL_STATUS__STATIC_SCREEN1_INT_CLEAR_MASK 0x4000
7834#define DMCU_SS_INTERRUPT_CNTL_STATUS__STATIC_SCREEN1_INT_CLEAR__SHIFT 0xe
7835#define DMCU_SS_INTERRUPT_CNTL_STATUS__STATIC_SCREEN2_INT_STATUS_MASK 0x8000
7836#define DMCU_SS_INTERRUPT_CNTL_STATUS__STATIC_SCREEN2_INT_STATUS__SHIFT 0xf
7837#define DMCU_SS_INTERRUPT_CNTL_STATUS__STATIC_SCREEN2_INT_OCCURRED_MASK 0x10000
7838#define DMCU_SS_INTERRUPT_CNTL_STATUS__STATIC_SCREEN2_INT_OCCURRED__SHIFT 0x10
7839#define DMCU_SS_INTERRUPT_CNTL_STATUS__STATIC_SCREEN2_INT_CLEAR_MASK 0x10000
7840#define DMCU_SS_INTERRUPT_CNTL_STATUS__STATIC_SCREEN2_INT_CLEAR__SHIFT 0x10
7841#define DMCU_SS_INTERRUPT_CNTL_STATUS__STATIC_SCREEN3_INT_STATUS_MASK 0x20000
7842#define DMCU_SS_INTERRUPT_CNTL_STATUS__STATIC_SCREEN3_INT_STATUS__SHIFT 0x11
7843#define DMCU_SS_INTERRUPT_CNTL_STATUS__STATIC_SCREEN3_INT_OCCURRED_MASK 0x40000
7844#define DMCU_SS_INTERRUPT_CNTL_STATUS__STATIC_SCREEN3_INT_OCCURRED__SHIFT 0x12
7845#define DMCU_SS_INTERRUPT_CNTL_STATUS__STATIC_SCREEN3_INT_CLEAR_MASK 0x40000
7846#define DMCU_SS_INTERRUPT_CNTL_STATUS__STATIC_SCREEN3_INT_CLEAR__SHIFT 0x12
7847#define DMCU_SS_INTERRUPT_CNTL_STATUS__STATIC_SCREEN4_INT_STATUS_MASK 0x80000
7848#define DMCU_SS_INTERRUPT_CNTL_STATUS__STATIC_SCREEN4_INT_STATUS__SHIFT 0x13
7849#define DMCU_SS_INTERRUPT_CNTL_STATUS__STATIC_SCREEN4_INT_OCCURRED_MASK 0x100000
7850#define DMCU_SS_INTERRUPT_CNTL_STATUS__STATIC_SCREEN4_INT_OCCURRED__SHIFT 0x14
7851#define DMCU_SS_INTERRUPT_CNTL_STATUS__STATIC_SCREEN4_INT_CLEAR_MASK 0x100000
7852#define DMCU_SS_INTERRUPT_CNTL_STATUS__STATIC_SCREEN4_INT_CLEAR__SHIFT 0x14
7853#define DMCU_SS_INTERRUPT_CNTL_STATUS__STATIC_SCREEN5_INT_STATUS_MASK 0x200000
7854#define DMCU_SS_INTERRUPT_CNTL_STATUS__STATIC_SCREEN5_INT_STATUS__SHIFT 0x15
7855#define DMCU_SS_INTERRUPT_CNTL_STATUS__STATIC_SCREEN5_INT_OCCURRED_MASK 0x400000
7856#define DMCU_SS_INTERRUPT_CNTL_STATUS__STATIC_SCREEN5_INT_OCCURRED__SHIFT 0x16
7857#define DMCU_SS_INTERRUPT_CNTL_STATUS__STATIC_SCREEN5_INT_CLEAR_MASK 0x400000
7858#define DMCU_SS_INTERRUPT_CNTL_STATUS__STATIC_SCREEN5_INT_CLEAR__SHIFT 0x16
7859#define DMCU_SS_INTERRUPT_CNTL_STATUS__STATIC_SCREEN6_INT_STATUS_MASK 0x800000
7860#define DMCU_SS_INTERRUPT_CNTL_STATUS__STATIC_SCREEN6_INT_STATUS__SHIFT 0x17
7861#define DMCU_SS_INTERRUPT_CNTL_STATUS__STATIC_SCREEN6_INT_OCCURRED_MASK 0x1000000
7862#define DMCU_SS_INTERRUPT_CNTL_STATUS__STATIC_SCREEN6_INT_OCCURRED__SHIFT 0x18
7863#define DMCU_SS_INTERRUPT_CNTL_STATUS__STATIC_SCREEN6_INT_CLEAR_MASK 0x1000000
7864#define DMCU_SS_INTERRUPT_CNTL_STATUS__STATIC_SCREEN6_INT_CLEAR__SHIFT 0x18
7865#define DMCU_INTERRUPT_STATUS__ABM1_HG_READY_INT_OCCURRED_MASK 0x1
7866#define DMCU_INTERRUPT_STATUS__ABM1_HG_READY_INT_OCCURRED__SHIFT 0x0
7867#define DMCU_INTERRUPT_STATUS__ABM1_HG_READY_INT_CLEAR_MASK 0x1
7868#define DMCU_INTERRUPT_STATUS__ABM1_HG_READY_INT_CLEAR__SHIFT 0x0
7869#define DMCU_INTERRUPT_STATUS__ABM1_LS_READY_INT_OCCURRED_MASK 0x2
7870#define DMCU_INTERRUPT_STATUS__ABM1_LS_READY_INT_OCCURRED__SHIFT 0x1
7871#define DMCU_INTERRUPT_STATUS__ABM1_LS_READY_INT_CLEAR_MASK 0x2
7872#define DMCU_INTERRUPT_STATUS__ABM1_LS_READY_INT_CLEAR__SHIFT 0x1
7873#define DMCU_INTERRUPT_STATUS__ABM1_BL_UPDATE_INT_OCCURRED_MASK 0x4
7874#define DMCU_INTERRUPT_STATUS__ABM1_BL_UPDATE_INT_OCCURRED__SHIFT 0x2
7875#define DMCU_INTERRUPT_STATUS__ABM1_BL_UPDATE_INT_CLEAR_MASK 0x4
7876#define DMCU_INTERRUPT_STATUS__ABM1_BL_UPDATE_INT_CLEAR__SHIFT 0x2
7877#define DMCU_INTERRUPT_STATUS__MCP_INT_OCCURRED_MASK 0x8
7878#define DMCU_INTERRUPT_STATUS__MCP_INT_OCCURRED__SHIFT 0x3
7879#define DMCU_INTERRUPT_STATUS__DCPG_IHC_DSI_POWER_UP_INT_OCCURRED_MASK 0x10
7880#define DMCU_INTERRUPT_STATUS__DCPG_IHC_DSI_POWER_UP_INT_OCCURRED__SHIFT 0x4
7881#define DMCU_INTERRUPT_STATUS__DCPG_IHC_DSI_POWER_UP_INT_CLEAR_MASK 0x10
7882#define DMCU_INTERRUPT_STATUS__DCPG_IHC_DSI_POWER_UP_INT_CLEAR__SHIFT 0x4
7883#define DMCU_INTERRUPT_STATUS__DCPG_IHC_DSI_POWER_DOWN_INT_OCCURRED_MASK 0x20
7884#define DMCU_INTERRUPT_STATUS__DCPG_IHC_DSI_POWER_DOWN_INT_OCCURRED__SHIFT 0x5
7885#define DMCU_INTERRUPT_STATUS__DCPG_IHC_DSI_POWER_DOWN_INT_CLEAR_MASK 0x20
7886#define DMCU_INTERRUPT_STATUS__DCPG_IHC_DSI_POWER_DOWN_INT_CLEAR__SHIFT 0x5
7887#define DMCU_INTERRUPT_STATUS__EXTERNAL_SW_INT_OCCURRED_MASK 0x100
7888#define DMCU_INTERRUPT_STATUS__EXTERNAL_SW_INT_OCCURRED__SHIFT 0x8
7889#define DMCU_INTERRUPT_STATUS__EXTERNAL_SW_INT_CLEAR_MASK 0x100
7890#define DMCU_INTERRUPT_STATUS__EXTERNAL_SW_INT_CLEAR__SHIFT 0x8
7891#define DMCU_INTERRUPT_STATUS__SCP_INT_OCCURRED_MASK 0x200
7892#define DMCU_INTERRUPT_STATUS__SCP_INT_OCCURRED__SHIFT 0x9
7893#define DMCU_INTERRUPT_STATUS__UC_INTERNAL_INT_OCCURRED_MASK 0x400
7894#define DMCU_INTERRUPT_STATUS__UC_INTERNAL_INT_OCCURRED__SHIFT 0xa
7895#define DMCU_INTERRUPT_STATUS__UC_INTERNAL_INT_CLEAR_MASK 0x400
7896#define DMCU_INTERRUPT_STATUS__UC_INTERNAL_INT_CLEAR__SHIFT 0xa
7897#define DMCU_INTERRUPT_STATUS__UC_REG_RD_TIMEOUT_INT_OCCURRED_MASK 0x800
7898#define DMCU_INTERRUPT_STATUS__UC_REG_RD_TIMEOUT_INT_OCCURRED__SHIFT 0xb
7899#define DMCU_INTERRUPT_STATUS__UC_REG_RD_TIMEOUT_INT_CLEAR_MASK 0x800
7900#define DMCU_INTERRUPT_STATUS__UC_REG_RD_TIMEOUT_INT_CLEAR__SHIFT 0xb
7901#define DMCU_INTERRUPT_STATUS__DCPG_IHC_DCFE0_POWER_UP_INT_OCCURRED_MASK 0x1000
7902#define DMCU_INTERRUPT_STATUS__DCPG_IHC_DCFE0_POWER_UP_INT_OCCURRED__SHIFT 0xc
7903#define DMCU_INTERRUPT_STATUS__DCPG_IHC_DCFE0_POWER_UP_INT_CLEAR_MASK 0x1000
7904#define DMCU_INTERRUPT_STATUS__DCPG_IHC_DCFE0_POWER_UP_INT_CLEAR__SHIFT 0xc
7905#define DMCU_INTERRUPT_STATUS__DCPG_IHC_DCFE1_POWER_UP_INT_OCCURRED_MASK 0x2000
7906#define DMCU_INTERRUPT_STATUS__DCPG_IHC_DCFE1_POWER_UP_INT_OCCURRED__SHIFT 0xd
7907#define DMCU_INTERRUPT_STATUS__DCPG_IHC_DCFE1_POWER_UP_INT_CLEAR_MASK 0x2000
7908#define DMCU_INTERRUPT_STATUS__DCPG_IHC_DCFE1_POWER_UP_INT_CLEAR__SHIFT 0xd
7909#define DMCU_INTERRUPT_STATUS__DCPG_IHC_DCFE2_POWER_UP_INT_OCCURRED_MASK 0x4000
7910#define DMCU_INTERRUPT_STATUS__DCPG_IHC_DCFE2_POWER_UP_INT_OCCURRED__SHIFT 0xe
7911#define DMCU_INTERRUPT_STATUS__DCPG_IHC_DCFE2_POWER_UP_INT_CLEAR_MASK 0x4000
7912#define DMCU_INTERRUPT_STATUS__DCPG_IHC_DCFE2_POWER_UP_INT_CLEAR__SHIFT 0xe
7913#define DMCU_INTERRUPT_STATUS__DCPG_IHC_DCFE3_POWER_UP_INT_OCCURRED_MASK 0x8000
7914#define DMCU_INTERRUPT_STATUS__DCPG_IHC_DCFE3_POWER_UP_INT_OCCURRED__SHIFT 0xf
7915#define DMCU_INTERRUPT_STATUS__DCPG_IHC_DCFE3_POWER_UP_INT_CLEAR_MASK 0x8000
7916#define DMCU_INTERRUPT_STATUS__DCPG_IHC_DCFE3_POWER_UP_INT_CLEAR__SHIFT 0xf
7917#define DMCU_INTERRUPT_STATUS__DCPG_IHC_DCFE4_POWER_UP_INT_OCCURRED_MASK 0x10000
7918#define DMCU_INTERRUPT_STATUS__DCPG_IHC_DCFE4_POWER_UP_INT_OCCURRED__SHIFT 0x10
7919#define DMCU_INTERRUPT_STATUS__DCPG_IHC_DCFE4_POWER_UP_INT_CLEAR_MASK 0x10000
7920#define DMCU_INTERRUPT_STATUS__DCPG_IHC_DCFE4_POWER_UP_INT_CLEAR__SHIFT 0x10
7921#define DMCU_INTERRUPT_STATUS__DCPG_IHC_DCFE5_POWER_UP_INT_OCCURRED_MASK 0x20000
7922#define DMCU_INTERRUPT_STATUS__DCPG_IHC_DCFE5_POWER_UP_INT_OCCURRED__SHIFT 0x11
7923#define DMCU_INTERRUPT_STATUS__DCPG_IHC_DCFE5_POWER_UP_INT_CLEAR_MASK 0x20000
7924#define DMCU_INTERRUPT_STATUS__DCPG_IHC_DCFE5_POWER_UP_INT_CLEAR__SHIFT 0x11
7925#define DMCU_INTERRUPT_STATUS__DCPG_IHC_DCFE0_POWER_DOWN_INT_OCCURRED_MASK 0x40000
7926#define DMCU_INTERRUPT_STATUS__DCPG_IHC_DCFE0_POWER_DOWN_INT_OCCURRED__SHIFT 0x12
7927#define DMCU_INTERRUPT_STATUS__DCPG_IHC_DCFE0_POWER_DOWN_INT_CLEAR_MASK 0x40000
7928#define DMCU_INTERRUPT_STATUS__DCPG_IHC_DCFE0_POWER_DOWN_INT_CLEAR__SHIFT 0x12
7929#define DMCU_INTERRUPT_STATUS__DCPG_IHC_DCFE1_POWER_DOWN_INT_OCCURRED_MASK 0x80000
7930#define DMCU_INTERRUPT_STATUS__DCPG_IHC_DCFE1_POWER_DOWN_INT_OCCURRED__SHIFT 0x13
7931#define DMCU_INTERRUPT_STATUS__DCPG_IHC_DCFE1_POWER_DOWN_INT_CLEAR_MASK 0x80000
7932#define DMCU_INTERRUPT_STATUS__DCPG_IHC_DCFE1_POWER_DOWN_INT_CLEAR__SHIFT 0x13
7933#define DMCU_INTERRUPT_STATUS__DCPG_IHC_DCFE2_POWER_DOWN_INT_OCCURRED_MASK 0x100000
7934#define DMCU_INTERRUPT_STATUS__DCPG_IHC_DCFE2_POWER_DOWN_INT_OCCURRED__SHIFT 0x14
7935#define DMCU_INTERRUPT_STATUS__DCPG_IHC_DCFE2_POWER_DOWN_INT_CLEAR_MASK 0x100000
7936#define DMCU_INTERRUPT_STATUS__DCPG_IHC_DCFE2_POWER_DOWN_INT_CLEAR__SHIFT 0x14
7937#define DMCU_INTERRUPT_STATUS__DCPG_IHC_DCFE3_POWER_DOWN_INT_OCCURRED_MASK 0x200000
7938#define DMCU_INTERRUPT_STATUS__DCPG_IHC_DCFE3_POWER_DOWN_INT_OCCURRED__SHIFT 0x15
7939#define DMCU_INTERRUPT_STATUS__DCPG_IHC_DCFE3_POWER_DOWN_INT_CLEAR_MASK 0x200000
7940#define DMCU_INTERRUPT_STATUS__DCPG_IHC_DCFE3_POWER_DOWN_INT_CLEAR__SHIFT 0x15
7941#define DMCU_INTERRUPT_STATUS__DCPG_IHC_DCFE4_POWER_DOWN_INT_OCCURRED_MASK 0x400000
7942#define DMCU_INTERRUPT_STATUS__DCPG_IHC_DCFE4_POWER_DOWN_INT_OCCURRED__SHIFT 0x16
7943#define DMCU_INTERRUPT_STATUS__DCPG_IHC_DCFE4_POWER_DOWN_INT_CLEAR_MASK 0x400000
7944#define DMCU_INTERRUPT_STATUS__DCPG_IHC_DCFE4_POWER_DOWN_INT_CLEAR__SHIFT 0x16
7945#define DMCU_INTERRUPT_STATUS__DCPG_IHC_DCFE5_POWER_DOWN_INT_OCCURRED_MASK 0x800000
7946#define DMCU_INTERRUPT_STATUS__DCPG_IHC_DCFE5_POWER_DOWN_INT_OCCURRED__SHIFT 0x17
7947#define DMCU_INTERRUPT_STATUS__DCPG_IHC_DCFE5_POWER_DOWN_INT_CLEAR_MASK 0x800000
7948#define DMCU_INTERRUPT_STATUS__DCPG_IHC_DCFE5_POWER_DOWN_INT_CLEAR__SHIFT 0x17
7949#define DMCU_INTERRUPT_STATUS__VBLANK1_INT_OCCURRED_MASK 0x1000000
7950#define DMCU_INTERRUPT_STATUS__VBLANK1_INT_OCCURRED__SHIFT 0x18
7951#define DMCU_INTERRUPT_STATUS__VBLANK1_INT_CLEAR_MASK 0x1000000
7952#define DMCU_INTERRUPT_STATUS__VBLANK1_INT_CLEAR__SHIFT 0x18
7953#define DMCU_INTERRUPT_STATUS__VBLANK2_INT_OCCURRED_MASK 0x2000000
7954#define DMCU_INTERRUPT_STATUS__VBLANK2_INT_OCCURRED__SHIFT 0x19
7955#define DMCU_INTERRUPT_STATUS__VBLANK2_INT_CLEAR_MASK 0x2000000
7956#define DMCU_INTERRUPT_STATUS__VBLANK2_INT_CLEAR__SHIFT 0x19
7957#define DMCU_INTERRUPT_STATUS__VBLANK3_INT_OCCURRED_MASK 0x4000000
7958#define DMCU_INTERRUPT_STATUS__VBLANK3_INT_OCCURRED__SHIFT 0x1a
7959#define DMCU_INTERRUPT_STATUS__VBLANK3_INT_CLEAR_MASK 0x4000000
7960#define DMCU_INTERRUPT_STATUS__VBLANK3_INT_CLEAR__SHIFT 0x1a
7961#define DMCU_INTERRUPT_STATUS__VBLANK4_INT_OCCURRED_MASK 0x8000000
7962#define DMCU_INTERRUPT_STATUS__VBLANK4_INT_OCCURRED__SHIFT 0x1b
7963#define DMCU_INTERRUPT_STATUS__VBLANK4_INT_CLEAR_MASK 0x8000000
7964#define DMCU_INTERRUPT_STATUS__VBLANK4_INT_CLEAR__SHIFT 0x1b
7965#define DMCU_INTERRUPT_STATUS__VBLANK5_INT_OCCURRED_MASK 0x10000000
7966#define DMCU_INTERRUPT_STATUS__VBLANK5_INT_OCCURRED__SHIFT 0x1c
7967#define DMCU_INTERRUPT_STATUS__VBLANK5_INT_CLEAR_MASK 0x10000000
7968#define DMCU_INTERRUPT_STATUS__VBLANK5_INT_CLEAR__SHIFT 0x1c
7969#define DMCU_INTERRUPT_STATUS__VBLANK6_INT_OCCURRED_MASK 0x20000000
7970#define DMCU_INTERRUPT_STATUS__VBLANK6_INT_OCCURRED__SHIFT 0x1d
7971#define DMCU_INTERRUPT_STATUS__VBLANK6_INT_CLEAR_MASK 0x20000000
7972#define DMCU_INTERRUPT_STATUS__VBLANK6_INT_CLEAR__SHIFT 0x1d
7973#define DMCU_INTERRUPT_STATUS_1__DCPG_IHC_DCFEV0_POWER_UP_INT_OCCURRED_MASK 0x1
7974#define DMCU_INTERRUPT_STATUS_1__DCPG_IHC_DCFEV0_POWER_UP_INT_OCCURRED__SHIFT 0x0
7975#define DMCU_INTERRUPT_STATUS_1__DCPG_IHC_DCFEV0_POWER_UP_INT_CLEAR_MASK 0x1
7976#define DMCU_INTERRUPT_STATUS_1__DCPG_IHC_DCFEV0_POWER_UP_INT_CLEAR__SHIFT 0x0
7977#define DMCU_INTERRUPT_STATUS_1__DCPG_IHC_DCFEV1_POWER_UP_INT_OCCURRED_MASK 0x2
7978#define DMCU_INTERRUPT_STATUS_1__DCPG_IHC_DCFEV1_POWER_UP_INT_OCCURRED__SHIFT 0x1
7979#define DMCU_INTERRUPT_STATUS_1__DCPG_IHC_DCFEV1_POWER_UP_INT_CLEAR_MASK 0x2
7980#define DMCU_INTERRUPT_STATUS_1__DCPG_IHC_DCFEV1_POWER_UP_INT_CLEAR__SHIFT 0x1
7981#define DMCU_INTERRUPT_STATUS_1__DCPG_IHC_DCFEV0_POWER_DOWN_INT_OCCURRED_MASK 0x4
7982#define DMCU_INTERRUPT_STATUS_1__DCPG_IHC_DCFEV0_POWER_DOWN_INT_OCCURRED__SHIFT 0x2
7983#define DMCU_INTERRUPT_STATUS_1__DCPG_IHC_DCFEV0_POWER_DOWN_INT_CLEAR_MASK 0x4
7984#define DMCU_INTERRUPT_STATUS_1__DCPG_IHC_DCFEV0_POWER_DOWN_INT_CLEAR__SHIFT 0x2
7985#define DMCU_INTERRUPT_STATUS_1__DCPG_IHC_DCFEV1_POWER_DOWN_INT_OCCURRED_MASK 0x8
7986#define DMCU_INTERRUPT_STATUS_1__DCPG_IHC_DCFEV1_POWER_DOWN_INT_OCCURRED__SHIFT 0x3
7987#define DMCU_INTERRUPT_STATUS_1__DCPG_IHC_DCFEV1_POWER_DOWN_INT_CLEAR_MASK 0x8
7988#define DMCU_INTERRUPT_STATUS_1__DCPG_IHC_DCFEV1_POWER_DOWN_INT_CLEAR__SHIFT 0x3
7989#define DMCU_INTERRUPT_STATUS_1__DCFEV0_VBLANK_INT_OCCURRED_MASK 0x10
7990#define DMCU_INTERRUPT_STATUS_1__DCFEV0_VBLANK_INT_OCCURRED__SHIFT 0x4
7991#define DMCU_INTERRUPT_STATUS_1__DCFEV0_VBLANK_INT_CLEAR_MASK 0x10
7992#define DMCU_INTERRUPT_STATUS_1__DCFEV0_VBLANK_INT_CLEAR__SHIFT 0x4
7993#define DMCU_INTERRUPT_STATUS_1__DCFEV1_VBLANK_INT_OCCURRED_MASK 0x20
7994#define DMCU_INTERRUPT_STATUS_1__DCFEV1_VBLANK_INT_OCCURRED__SHIFT 0x5
7995#define DMCU_INTERRUPT_STATUS_1__DCFEV1_VBLANK_INT_CLEAR_MASK 0x20
7996#define DMCU_INTERRUPT_STATUS_1__DCFEV1_VBLANK_INT_CLEAR__SHIFT 0x5
7997#define DMCU_INTERRUPT_STATUS_1__DMCU_GENERIC_INTERRUPT_OCCURRED_MASK 0x2000
7998#define DMCU_INTERRUPT_STATUS_1__DMCU_GENERIC_INTERRUPT_OCCURRED__SHIFT 0xd
7999#define DMCU_INTERRUPT_STATUS_1__DMCU_GENERIC_INTERRUPT_CLEAR_MASK 0x2000
8000#define DMCU_INTERRUPT_STATUS_1__DMCU_GENERIC_INTERRUPT_CLEAR__SHIFT 0xd
8001#define DMCU_INTERRUPT_TO_HOST_EN_MASK__ABM1_HG_READY_INT_MASK_MASK 0x1
8002#define DMCU_INTERRUPT_TO_HOST_EN_MASK__ABM1_HG_READY_INT_MASK__SHIFT 0x0
8003#define DMCU_INTERRUPT_TO_HOST_EN_MASK__ABM1_LS_READY_INT_MASK_MASK 0x2
8004#define DMCU_INTERRUPT_TO_HOST_EN_MASK__ABM1_LS_READY_INT_MASK__SHIFT 0x1
8005#define DMCU_INTERRUPT_TO_HOST_EN_MASK__ABM1_BL_UPDATE_INT_MASK_MASK 0x4
8006#define DMCU_INTERRUPT_TO_HOST_EN_MASK__ABM1_BL_UPDATE_INT_MASK__SHIFT 0x2
8007#define DMCU_INTERRUPT_TO_HOST_EN_MASK__SCP_INT_MASK_MASK 0x200
8008#define DMCU_INTERRUPT_TO_HOST_EN_MASK__SCP_INT_MASK__SHIFT 0x9
8009#define DMCU_INTERRUPT_TO_HOST_EN_MASK__UC_INTERNAL_INT_MASK_MASK 0x400
8010#define DMCU_INTERRUPT_TO_HOST_EN_MASK__UC_INTERNAL_INT_MASK__SHIFT 0xa
8011#define DMCU_INTERRUPT_TO_HOST_EN_MASK__UC_REG_RD_TIMEOUT_INT_MASK_MASK 0x800
8012#define DMCU_INTERRUPT_TO_HOST_EN_MASK__UC_REG_RD_TIMEOUT_INT_MASK__SHIFT 0xb
8013#define DMCU_INTERRUPT_TO_UC_EN_MASK__ABM1_HG_READY_INT_TO_UC_EN_MASK 0x1
8014#define DMCU_INTERRUPT_TO_UC_EN_MASK__ABM1_HG_READY_INT_TO_UC_EN__SHIFT 0x0
8015#define DMCU_INTERRUPT_TO_UC_EN_MASK__ABM1_LS_READY_INT_TO_UC_EN_MASK 0x2
8016#define DMCU_INTERRUPT_TO_UC_EN_MASK__ABM1_LS_READY_INT_TO_UC_EN__SHIFT 0x1
8017#define DMCU_INTERRUPT_TO_UC_EN_MASK__ABM1_BL_UPDATE_INT_TO_UC_EN_MASK 0x4
8018#define DMCU_INTERRUPT_TO_UC_EN_MASK__ABM1_BL_UPDATE_INT_TO_UC_EN__SHIFT 0x2
8019#define DMCU_INTERRUPT_TO_UC_EN_MASK__MCP_INT_TO_UC_EN_MASK 0x8
8020#define DMCU_INTERRUPT_TO_UC_EN_MASK__MCP_INT_TO_UC_EN__SHIFT 0x3
8021#define DMCU_INTERRUPT_TO_UC_EN_MASK__DCPG_IHC_DSI_POWER_UP_INT_TO_UC_EN_MASK 0x10
8022#define DMCU_INTERRUPT_TO_UC_EN_MASK__DCPG_IHC_DSI_POWER_UP_INT_TO_UC_EN__SHIFT 0x4
8023#define DMCU_INTERRUPT_TO_UC_EN_MASK__DCPG_IHC_DSI_POWER_DOWN_INT_TO_UC_EN_MASK 0x20
8024#define DMCU_INTERRUPT_TO_UC_EN_MASK__DCPG_IHC_DSI_POWER_DOWN_INT_TO_UC_EN__SHIFT 0x5
8025#define DMCU_INTERRUPT_TO_UC_EN_MASK__STATIC_SCREEN1_INT_TO_UC_EN_MASK 0x40
8026#define DMCU_INTERRUPT_TO_UC_EN_MASK__STATIC_SCREEN1_INT_TO_UC_EN__SHIFT 0x6
8027#define DMCU_INTERRUPT_TO_UC_EN_MASK__STATIC_SCREEN2_INT_TO_UC_EN_MASK 0x80
8028#define DMCU_INTERRUPT_TO_UC_EN_MASK__STATIC_SCREEN2_INT_TO_UC_EN__SHIFT 0x7
8029#define DMCU_INTERRUPT_TO_UC_EN_MASK__EXTERNAL_SW_INT_TO_UC_EN_MASK 0x100
8030#define DMCU_INTERRUPT_TO_UC_EN_MASK__EXTERNAL_SW_INT_TO_UC_EN__SHIFT 0x8
8031#define DMCU_INTERRUPT_TO_UC_EN_MASK__STATIC_SCREEN3_INT_TO_UC_EN_MASK 0x200
8032#define DMCU_INTERRUPT_TO_UC_EN_MASK__STATIC_SCREEN3_INT_TO_UC_EN__SHIFT 0x9
8033#define DMCU_INTERRUPT_TO_UC_EN_MASK__STATIC_SCREEN4_INT_TO_UC_EN_MASK 0x400
8034#define DMCU_INTERRUPT_TO_UC_EN_MASK__STATIC_SCREEN4_INT_TO_UC_EN__SHIFT 0xa
8035#define DMCU_INTERRUPT_TO_UC_EN_MASK__STATIC_SCREEN5_INT_TO_UC_EN_MASK 0x800
8036#define DMCU_INTERRUPT_TO_UC_EN_MASK__STATIC_SCREEN5_INT_TO_UC_EN__SHIFT 0xb
8037#define DMCU_INTERRUPT_TO_UC_EN_MASK__DCPG_IHC_DCFE0_POWER_UP_INT_TO_UC_EN_MASK 0x1000
8038#define DMCU_INTERRUPT_TO_UC_EN_MASK__DCPG_IHC_DCFE0_POWER_UP_INT_TO_UC_EN__SHIFT 0xc
8039#define DMCU_INTERRUPT_TO_UC_EN_MASK__DCPG_IHC_DCFE1_POWER_UP_INT_TO_UC_EN_MASK 0x2000
8040#define DMCU_INTERRUPT_TO_UC_EN_MASK__DCPG_IHC_DCFE1_POWER_UP_INT_TO_UC_EN__SHIFT 0xd
8041#define DMCU_INTERRUPT_TO_UC_EN_MASK__DCPG_IHC_DCFE2_POWER_UP_INT_TO_UC_EN_MASK 0x4000
8042#define DMCU_INTERRUPT_TO_UC_EN_MASK__DCPG_IHC_DCFE2_POWER_UP_INT_TO_UC_EN__SHIFT 0xe
8043#define DMCU_INTERRUPT_TO_UC_EN_MASK__DCPG_IHC_DCFE3_POWER_UP_INT_TO_UC_EN_MASK 0x8000
8044#define DMCU_INTERRUPT_TO_UC_EN_MASK__DCPG_IHC_DCFE3_POWER_UP_INT_TO_UC_EN__SHIFT 0xf
8045#define DMCU_INTERRUPT_TO_UC_EN_MASK__DCPG_IHC_DCFE4_POWER_UP_INT_TO_UC_EN_MASK 0x10000
8046#define DMCU_INTERRUPT_TO_UC_EN_MASK__DCPG_IHC_DCFE4_POWER_UP_INT_TO_UC_EN__SHIFT 0x10
8047#define DMCU_INTERRUPT_TO_UC_EN_MASK__DCPG_IHC_DCFE5_POWER_UP_INT_TO_UC_EN_MASK 0x20000
8048#define DMCU_INTERRUPT_TO_UC_EN_MASK__DCPG_IHC_DCFE5_POWER_UP_INT_TO_UC_EN__SHIFT 0x11
8049#define DMCU_INTERRUPT_TO_UC_EN_MASK__DCPG_IHC_DCFE0_POWER_DOWN_INT_TO_UC_EN_MASK 0x40000
8050#define DMCU_INTERRUPT_TO_UC_EN_MASK__DCPG_IHC_DCFE0_POWER_DOWN_INT_TO_UC_EN__SHIFT 0x12
8051#define DMCU_INTERRUPT_TO_UC_EN_MASK__DCPG_IHC_DCFE1_POWER_DOWN_INT_TO_UC_EN_MASK 0x80000
8052#define DMCU_INTERRUPT_TO_UC_EN_MASK__DCPG_IHC_DCFE1_POWER_DOWN_INT_TO_UC_EN__SHIFT 0x13
8053#define DMCU_INTERRUPT_TO_UC_EN_MASK__DCPG_IHC_DCFE2_POWER_DOWN_INT_TO_UC_EN_MASK 0x100000
8054#define DMCU_INTERRUPT_TO_UC_EN_MASK__DCPG_IHC_DCFE2_POWER_DOWN_INT_TO_UC_EN__SHIFT 0x14
8055#define DMCU_INTERRUPT_TO_UC_EN_MASK__DCPG_IHC_DCFE3_POWER_DOWN_INT_TO_UC_EN_MASK 0x200000
8056#define DMCU_INTERRUPT_TO_UC_EN_MASK__DCPG_IHC_DCFE3_POWER_DOWN_INT_TO_UC_EN__SHIFT 0x15
8057#define DMCU_INTERRUPT_TO_UC_EN_MASK__DCPG_IHC_DCFE4_POWER_DOWN_INT_TO_UC_EN_MASK 0x400000
8058#define DMCU_INTERRUPT_TO_UC_EN_MASK__DCPG_IHC_DCFE4_POWER_DOWN_INT_TO_UC_EN__SHIFT 0x16
8059#define DMCU_INTERRUPT_TO_UC_EN_MASK__DCPG_IHC_DCFE5_POWER_DOWN_INT_TO_UC_EN_MASK 0x800000
8060#define DMCU_INTERRUPT_TO_UC_EN_MASK__DCPG_IHC_DCFE5_POWER_DOWN_INT_TO_UC_EN__SHIFT 0x17
8061#define DMCU_INTERRUPT_TO_UC_EN_MASK__VBLANK1_INT_TO_UC_EN_MASK 0x1000000
8062#define DMCU_INTERRUPT_TO_UC_EN_MASK__VBLANK1_INT_TO_UC_EN__SHIFT 0x18
8063#define DMCU_INTERRUPT_TO_UC_EN_MASK__VBLANK2_INT_TO_UC_EN_MASK 0x2000000
8064#define DMCU_INTERRUPT_TO_UC_EN_MASK__VBLANK2_INT_TO_UC_EN__SHIFT 0x19
8065#define DMCU_INTERRUPT_TO_UC_EN_MASK__VBLANK3_INT_TO_UC_EN_MASK 0x4000000
8066#define DMCU_INTERRUPT_TO_UC_EN_MASK__VBLANK3_INT_TO_UC_EN__SHIFT 0x1a
8067#define DMCU_INTERRUPT_TO_UC_EN_MASK__VBLANK4_INT_TO_UC_EN_MASK 0x8000000
8068#define DMCU_INTERRUPT_TO_UC_EN_MASK__VBLANK4_INT_TO_UC_EN__SHIFT 0x1b
8069#define DMCU_INTERRUPT_TO_UC_EN_MASK__VBLANK5_INT_TO_UC_EN_MASK 0x10000000
8070#define DMCU_INTERRUPT_TO_UC_EN_MASK__VBLANK5_INT_TO_UC_EN__SHIFT 0x1c
8071#define DMCU_INTERRUPT_TO_UC_EN_MASK__VBLANK6_INT_TO_UC_EN_MASK 0x20000000
8072#define DMCU_INTERRUPT_TO_UC_EN_MASK__VBLANK6_INT_TO_UC_EN__SHIFT 0x1d
8073#define DMCU_INTERRUPT_TO_UC_EN_MASK__STATIC_SCREEN6_INT_TO_UC_EN_MASK 0x40000000
8074#define DMCU_INTERRUPT_TO_UC_EN_MASK__STATIC_SCREEN6_INT_TO_UC_EN__SHIFT 0x1e
8075#define DMCU_INTERRUPT_TO_UC_EN_MASK_1__DCPG_IHC_DCFEV0_POWER_UP_INT_TO_UC_EN_MASK 0x1
8076#define DMCU_INTERRUPT_TO_UC_EN_MASK_1__DCPG_IHC_DCFEV0_POWER_UP_INT_TO_UC_EN__SHIFT 0x0
8077#define DMCU_INTERRUPT_TO_UC_EN_MASK_1__DCPG_IHC_DCFEV0_POWER_DOWN_INT_TO_UC_EN_MASK 0x2
8078#define DMCU_INTERRUPT_TO_UC_EN_MASK_1__DCPG_IHC_DCFEV0_POWER_DOWN_INT_TO_UC_EN__SHIFT 0x1
8079#define DMCU_INTERRUPT_TO_UC_EN_MASK_1__DCFEV0_VBLANK_INT_TO_UC_EN_MASK 0x4
8080#define DMCU_INTERRUPT_TO_UC_EN_MASK_1__DCFEV0_VBLANK_INT_TO_UC_EN__SHIFT 0x2
8081#define DMCU_INTERRUPT_TO_UC_EN_MASK_1__DCPG_IHC_DCFEV1_POWER_UP_INT_TO_UC_EN_MASK 0x8
8082#define DMCU_INTERRUPT_TO_UC_EN_MASK_1__DCPG_IHC_DCFEV1_POWER_UP_INT_TO_UC_EN__SHIFT 0x3
8083#define DMCU_INTERRUPT_TO_UC_EN_MASK_1__DCPG_IHC_DCFEV1_POWER_DOWN_INT_TO_UC_EN_MASK 0x10
8084#define DMCU_INTERRUPT_TO_UC_EN_MASK_1__DCPG_IHC_DCFEV1_POWER_DOWN_INT_TO_UC_EN__SHIFT 0x4
8085#define DMCU_INTERRUPT_TO_UC_EN_MASK_1__DCFEV1_VBLANK_INT_TO_UC_EN_MASK 0x20
8086#define DMCU_INTERRUPT_TO_UC_EN_MASK_1__DCFEV1_VBLANK_INT_TO_UC_EN__SHIFT 0x5
8087#define DMCU_INTERRUPT_TO_UC_EN_MASK_1__DMCU_GENERIC_INT_TO_UC_EN_MASK 0x2000
8088#define DMCU_INTERRUPT_TO_UC_EN_MASK_1__DMCU_GENERIC_INT_TO_UC_EN__SHIFT 0xd
8089#define DMCU_INTERRUPT_TO_UC_XIRQ_IRQ_SEL__ABM1_HG_READY_INT_XIRQ_IRQ_SEL_MASK 0x1
8090#define DMCU_INTERRUPT_TO_UC_XIRQ_IRQ_SEL__ABM1_HG_READY_INT_XIRQ_IRQ_SEL__SHIFT 0x0
8091#define DMCU_INTERRUPT_TO_UC_XIRQ_IRQ_SEL__ABM1_LS_READY_INT_XIRQ_IRQ_SEL_MASK 0x2
8092#define DMCU_INTERRUPT_TO_UC_XIRQ_IRQ_SEL__ABM1_LS_READY_INT_XIRQ_IRQ_SEL__SHIFT 0x1
8093#define DMCU_INTERRUPT_TO_UC_XIRQ_IRQ_SEL__ABM1_BL_UPDATE_INT_XIRQ_IRQ_SEL_MASK 0x4
8094#define DMCU_INTERRUPT_TO_UC_XIRQ_IRQ_SEL__ABM1_BL_UPDATE_INT_XIRQ_IRQ_SEL__SHIFT 0x2
8095#define DMCU_INTERRUPT_TO_UC_XIRQ_IRQ_SEL__MCP_INT_XIRQ_IRQ_SEL_MASK 0x8
8096#define DMCU_INTERRUPT_TO_UC_XIRQ_IRQ_SEL__MCP_INT_XIRQ_IRQ_SEL__SHIFT 0x3
8097#define DMCU_INTERRUPT_TO_UC_XIRQ_IRQ_SEL__DCPG_IHC_DSI_POWER_UP_INT_XIRQ_IRQ_SEL_MASK 0x10
8098#define DMCU_INTERRUPT_TO_UC_XIRQ_IRQ_SEL__DCPG_IHC_DSI_POWER_UP_INT_XIRQ_IRQ_SEL__SHIFT 0x4
8099#define DMCU_INTERRUPT_TO_UC_XIRQ_IRQ_SEL__DCPG_IHC_DSI_POWER_DOWN_INT_XIRQ_IRQ_SEL_MASK 0x20
8100#define DMCU_INTERRUPT_TO_UC_XIRQ_IRQ_SEL__DCPG_IHC_DSI_POWER_DOWN_INT_XIRQ_IRQ_SEL__SHIFT 0x5
8101#define DMCU_INTERRUPT_TO_UC_XIRQ_IRQ_SEL__STATIC_SCREEN1_INT_XIRQ_IRQ_SEL_MASK 0x40
8102#define DMCU_INTERRUPT_TO_UC_XIRQ_IRQ_SEL__STATIC_SCREEN1_INT_XIRQ_IRQ_SEL__SHIFT 0x6
8103#define DMCU_INTERRUPT_TO_UC_XIRQ_IRQ_SEL__STATIC_SCREEN2_INT_XIRQ_IRQ_SEL_MASK 0x80
8104#define DMCU_INTERRUPT_TO_UC_XIRQ_IRQ_SEL__STATIC_SCREEN2_INT_XIRQ_IRQ_SEL__SHIFT 0x7
8105#define DMCU_INTERRUPT_TO_UC_XIRQ_IRQ_SEL__EXTERNAL_SW_INT_XIRQ_IRQ_SEL_MASK 0x100
8106#define DMCU_INTERRUPT_TO_UC_XIRQ_IRQ_SEL__EXTERNAL_SW_INT_XIRQ_IRQ_SEL__SHIFT 0x8
8107#define DMCU_INTERRUPT_TO_UC_XIRQ_IRQ_SEL__STATIC_SCREEN3_INT_XIRQ_IRQ_SEL_MASK 0x200
8108#define DMCU_INTERRUPT_TO_UC_XIRQ_IRQ_SEL__STATIC_SCREEN3_INT_XIRQ_IRQ_SEL__SHIFT 0x9
8109#define DMCU_INTERRUPT_TO_UC_XIRQ_IRQ_SEL__STATIC_SCREEN4_INT_XIRQ_IRQ_SEL_MASK 0x400
8110#define DMCU_INTERRUPT_TO_UC_XIRQ_IRQ_SEL__STATIC_SCREEN4_INT_XIRQ_IRQ_SEL__SHIFT 0xa
8111#define DMCU_INTERRUPT_TO_UC_XIRQ_IRQ_SEL__STATIC_SCREEN5_INT_XIRQ_IRQ_SEL_MASK 0x800
8112#define DMCU_INTERRUPT_TO_UC_XIRQ_IRQ_SEL__STATIC_SCREEN5_INT_XIRQ_IRQ_SEL__SHIFT 0xb
8113#define DMCU_INTERRUPT_TO_UC_XIRQ_IRQ_SEL__DCPG_IHC_DCFE0_POWER_UP_INT_XIRQ_IRQ_SEL_MASK 0x1000
8114#define DMCU_INTERRUPT_TO_UC_XIRQ_IRQ_SEL__DCPG_IHC_DCFE0_POWER_UP_INT_XIRQ_IRQ_SEL__SHIFT 0xc
8115#define DMCU_INTERRUPT_TO_UC_XIRQ_IRQ_SEL__DCPG_IHC_DCFE1_POWER_UP_INT_XIRQ_IRQ_SEL_MASK 0x2000
8116#define DMCU_INTERRUPT_TO_UC_XIRQ_IRQ_SEL__DCPG_IHC_DCFE1_POWER_UP_INT_XIRQ_IRQ_SEL__SHIFT 0xd
8117#define DMCU_INTERRUPT_TO_UC_XIRQ_IRQ_SEL__DCPG_IHC_DCFE2_POWER_UP_INT_XIRQ_IRQ_SEL_MASK 0x4000
8118#define DMCU_INTERRUPT_TO_UC_XIRQ_IRQ_SEL__DCPG_IHC_DCFE2_POWER_UP_INT_XIRQ_IRQ_SEL__SHIFT 0xe
8119#define DMCU_INTERRUPT_TO_UC_XIRQ_IRQ_SEL__DCPG_IHC_DCFE3_POWER_UP_INT_XIRQ_IRQ_SEL_MASK 0x8000
8120#define DMCU_INTERRUPT_TO_UC_XIRQ_IRQ_SEL__DCPG_IHC_DCFE3_POWER_UP_INT_XIRQ_IRQ_SEL__SHIFT 0xf
8121#define DMCU_INTERRUPT_TO_UC_XIRQ_IRQ_SEL__DCPG_IHC_DCFE4_POWER_UP_INT_XIRQ_IRQ_SEL_MASK 0x10000
8122#define DMCU_INTERRUPT_TO_UC_XIRQ_IRQ_SEL__DCPG_IHC_DCFE4_POWER_UP_INT_XIRQ_IRQ_SEL__SHIFT 0x10
8123#define DMCU_INTERRUPT_TO_UC_XIRQ_IRQ_SEL__DCPG_IHC_DCFE5_POWER_UP_INT_XIRQ_IRQ_SEL_MASK 0x20000
8124#define DMCU_INTERRUPT_TO_UC_XIRQ_IRQ_SEL__DCPG_IHC_DCFE5_POWER_UP_INT_XIRQ_IRQ_SEL__SHIFT 0x11
8125#define DMCU_INTERRUPT_TO_UC_XIRQ_IRQ_SEL__DCPG_IHC_DCFE0_POWER_DOWN_INT_XIRQ_IRQ_SEL_MASK 0x40000
8126#define DMCU_INTERRUPT_TO_UC_XIRQ_IRQ_SEL__DCPG_IHC_DCFE0_POWER_DOWN_INT_XIRQ_IRQ_SEL__SHIFT 0x12
8127#define DMCU_INTERRUPT_TO_UC_XIRQ_IRQ_SEL__DCPG_IHC_DCFE1_POWER_DOWN_INT_XIRQ_IRQ_SEL_MASK 0x80000
8128#define DMCU_INTERRUPT_TO_UC_XIRQ_IRQ_SEL__DCPG_IHC_DCFE1_POWER_DOWN_INT_XIRQ_IRQ_SEL__SHIFT 0x13
8129#define DMCU_INTERRUPT_TO_UC_XIRQ_IRQ_SEL__DCPG_IHC_DCFE2_POWER_DOWN_INT_XIRQ_IRQ_SEL_MASK 0x100000
8130#define DMCU_INTERRUPT_TO_UC_XIRQ_IRQ_SEL__DCPG_IHC_DCFE2_POWER_DOWN_INT_XIRQ_IRQ_SEL__SHIFT 0x14
8131#define DMCU_INTERRUPT_TO_UC_XIRQ_IRQ_SEL__DCPG_IHC_DCFE3_POWER_DOWN_INT_XIRQ_IRQ_SEL_MASK 0x200000
8132#define DMCU_INTERRUPT_TO_UC_XIRQ_IRQ_SEL__DCPG_IHC_DCFE3_POWER_DOWN_INT_XIRQ_IRQ_SEL__SHIFT 0x15
8133#define DMCU_INTERRUPT_TO_UC_XIRQ_IRQ_SEL__DCPG_IHC_DCFE4_POWER_DOWN_INT_XIRQ_IRQ_SEL_MASK 0x400000
8134#define DMCU_INTERRUPT_TO_UC_XIRQ_IRQ_SEL__DCPG_IHC_DCFE4_POWER_DOWN_INT_XIRQ_IRQ_SEL__SHIFT 0x16
8135#define DMCU_INTERRUPT_TO_UC_XIRQ_IRQ_SEL__DCPG_IHC_DCFE5_POWER_DOWN_INT_XIRQ_IRQ_SEL_MASK 0x800000
8136#define DMCU_INTERRUPT_TO_UC_XIRQ_IRQ_SEL__DCPG_IHC_DCFE5_POWER_DOWN_INT_XIRQ_IRQ_SEL__SHIFT 0x17
8137#define DMCU_INTERRUPT_TO_UC_XIRQ_IRQ_SEL__VBLANK1_INT_XIRQ_IRQ_SEL_MASK 0x1000000
8138#define DMCU_INTERRUPT_TO_UC_XIRQ_IRQ_SEL__VBLANK1_INT_XIRQ_IRQ_SEL__SHIFT 0x18
8139#define DMCU_INTERRUPT_TO_UC_XIRQ_IRQ_SEL__VBLANK2_INT_XIRQ_IRQ_SEL_MASK 0x2000000
8140#define DMCU_INTERRUPT_TO_UC_XIRQ_IRQ_SEL__VBLANK2_INT_XIRQ_IRQ_SEL__SHIFT 0x19
8141#define DMCU_INTERRUPT_TO_UC_XIRQ_IRQ_SEL__VBLANK3_INT_XIRQ_IRQ_SEL_MASK 0x4000000
8142#define DMCU_INTERRUPT_TO_UC_XIRQ_IRQ_SEL__VBLANK3_INT_XIRQ_IRQ_SEL__SHIFT 0x1a
8143#define DMCU_INTERRUPT_TO_UC_XIRQ_IRQ_SEL__VBLANK4_INT_XIRQ_IRQ_SEL_MASK 0x8000000
8144#define DMCU_INTERRUPT_TO_UC_XIRQ_IRQ_SEL__VBLANK4_INT_XIRQ_IRQ_SEL__SHIFT 0x1b
8145#define DMCU_INTERRUPT_TO_UC_XIRQ_IRQ_SEL__VBLANK5_INT_XIRQ_IRQ_SEL_MASK 0x10000000
8146#define DMCU_INTERRUPT_TO_UC_XIRQ_IRQ_SEL__VBLANK5_INT_XIRQ_IRQ_SEL__SHIFT 0x1c
8147#define DMCU_INTERRUPT_TO_UC_XIRQ_IRQ_SEL__VBLANK6_INT_XIRQ_IRQ_SEL_MASK 0x20000000
8148#define DMCU_INTERRUPT_TO_UC_XIRQ_IRQ_SEL__VBLANK6_INT_XIRQ_IRQ_SEL__SHIFT 0x1d
8149#define DMCU_INTERRUPT_TO_UC_XIRQ_IRQ_SEL__STATIC_SCREEN6_INT_XIRQ_IRQ_SEL_MASK 0x40000000
8150#define DMCU_INTERRUPT_TO_UC_XIRQ_IRQ_SEL__STATIC_SCREEN6_INT_XIRQ_IRQ_SEL__SHIFT 0x1e
8151#define DMCU_INTERRUPT_TO_UC_XIRQ_IRQ_SEL_1__DCPG_IHC_DCFEV0_POWER_UP_INT_XIRQ_IRQ_SEL_MASK 0x1
8152#define DMCU_INTERRUPT_TO_UC_XIRQ_IRQ_SEL_1__DCPG_IHC_DCFEV0_POWER_UP_INT_XIRQ_IRQ_SEL__SHIFT 0x0
8153#define DMCU_INTERRUPT_TO_UC_XIRQ_IRQ_SEL_1__DCPG_IHC_DCFEV0_POWER_DOWN_INT_XIRQ_IRQ_SEL_MASK 0x2
8154#define DMCU_INTERRUPT_TO_UC_XIRQ_IRQ_SEL_1__DCPG_IHC_DCFEV0_POWER_DOWN_INT_XIRQ_IRQ_SEL__SHIFT 0x1
8155#define DMCU_INTERRUPT_TO_UC_XIRQ_IRQ_SEL_1__DCFEV0_VBLANK_INT_XIRQ_IRQ_SEL_MASK 0x4
8156#define DMCU_INTERRUPT_TO_UC_XIRQ_IRQ_SEL_1__DCFEV0_VBLANK_INT_XIRQ_IRQ_SEL__SHIFT 0x2
8157#define DMCU_INTERRUPT_TO_UC_XIRQ_IRQ_SEL_1__DCPG_IHC_DCFEV1_POWER_UP_INT_XIRQ_IRQ_SEL_MASK 0x8
8158#define DMCU_INTERRUPT_TO_UC_XIRQ_IRQ_SEL_1__DCPG_IHC_DCFEV1_POWER_UP_INT_XIRQ_IRQ_SEL__SHIFT 0x3
8159#define DMCU_INTERRUPT_TO_UC_XIRQ_IRQ_SEL_1__DCPG_IHC_DCFEV1_POWER_DOWN_INT_XIRQ_IRQ_SEL_MASK 0x10
8160#define DMCU_INTERRUPT_TO_UC_XIRQ_IRQ_SEL_1__DCPG_IHC_DCFEV1_POWER_DOWN_INT_XIRQ_IRQ_SEL__SHIFT 0x4
8161#define DMCU_INTERRUPT_TO_UC_XIRQ_IRQ_SEL_1__DCFEV1_VBLANK_INT_XIRQ_IRQ_SEL_MASK 0x20
8162#define DMCU_INTERRUPT_TO_UC_XIRQ_IRQ_SEL_1__DCFEV1_VBLANK_INT_XIRQ_IRQ_SEL__SHIFT 0x5
8163#define DMCU_INTERRUPT_TO_UC_XIRQ_IRQ_SEL_1__DMCU_GENERIC_INT_XIRQ_IRQ_SEL_MASK 0x2000
8164#define DMCU_INTERRUPT_TO_UC_XIRQ_IRQ_SEL_1__DMCU_GENERIC_INT_XIRQ_IRQ_SEL__SHIFT 0xd
8165#define DC_DMCU_SCRATCH__DMCU_SCRATCH_MASK 0xffffffff
8166#define DC_DMCU_SCRATCH__DMCU_SCRATCH__SHIFT 0x0
8167#define DMCU_INT_CNT__DMCU_ABM1_HG_READY_INT_CNT_MASK 0xff
8168#define DMCU_INT_CNT__DMCU_ABM1_HG_READY_INT_CNT__SHIFT 0x0
8169#define DMCU_INT_CNT__DMCU_ABM1_LS_READY_INT_CNT_MASK 0xff00
8170#define DMCU_INT_CNT__DMCU_ABM1_LS_READY_INT_CNT__SHIFT 0x8
8171#define DMCU_INT_CNT__DMCU_ABM1_BL_UPDATE_INT_CNT_MASK 0xff0000
8172#define DMCU_INT_CNT__DMCU_ABM1_BL_UPDATE_INT_CNT__SHIFT 0x10
8173#define DMCU_FW_CHECKSUM_SMPL_BYTE_POS__DMCU_FW_CHECKSUM_LO_SMPL_BYTE_POS_MASK 0x3
8174#define DMCU_FW_CHECKSUM_SMPL_BYTE_POS__DMCU_FW_CHECKSUM_LO_SMPL_BYTE_POS__SHIFT 0x0
8175#define DMCU_FW_CHECKSUM_SMPL_BYTE_POS__DMCU_FW_CHECKSUM_HI_SMPL_BYTE_POS_MASK 0xc
8176#define DMCU_FW_CHECKSUM_SMPL_BYTE_POS__DMCU_FW_CHECKSUM_HI_SMPL_BYTE_POS__SHIFT 0x2
8177#define DMCU_UC_CLK_GATING_CNTL__UC_IRAM_RD_DELAY_MASK 0x7
8178#define DMCU_UC_CLK_GATING_CNTL__UC_IRAM_RD_DELAY__SHIFT 0x0
8179#define DMCU_UC_CLK_GATING_CNTL__UC_ERAM_RD_DELAY_MASK 0x700
8180#define DMCU_UC_CLK_GATING_CNTL__UC_ERAM_RD_DELAY__SHIFT 0x8
8181#define DMCU_UC_CLK_GATING_CNTL__UC_RBBM_RD_CLK_GATING_EN_MASK 0x10000
8182#define DMCU_UC_CLK_GATING_CNTL__UC_RBBM_RD_CLK_GATING_EN__SHIFT 0x10
8183#define MASTER_COMM_DATA_REG1__MASTER_COMM_DATA_REG1_BYTE0_MASK 0xff
8184#define MASTER_COMM_DATA_REG1__MASTER_COMM_DATA_REG1_BYTE0__SHIFT 0x0
8185#define MASTER_COMM_DATA_REG1__MASTER_COMM_DATA_REG1_BYTE1_MASK 0xff00
8186#define MASTER_COMM_DATA_REG1__MASTER_COMM_DATA_REG1_BYTE1__SHIFT 0x8
8187#define MASTER_COMM_DATA_REG1__MASTER_COMM_DATA_REG1_BYTE2_MASK 0xff0000
8188#define MASTER_COMM_DATA_REG1__MASTER_COMM_DATA_REG1_BYTE2__SHIFT 0x10
8189#define MASTER_COMM_DATA_REG1__MASTER_COMM_DATA_REG1_BYTE3_MASK 0xff000000
8190#define MASTER_COMM_DATA_REG1__MASTER_COMM_DATA_REG1_BYTE3__SHIFT 0x18
8191#define MASTER_COMM_DATA_REG2__MASTER_COMM_DATA_REG2_BYTE0_MASK 0xff
8192#define MASTER_COMM_DATA_REG2__MASTER_COMM_DATA_REG2_BYTE0__SHIFT 0x0
8193#define MASTER_COMM_DATA_REG2__MASTER_COMM_DATA_REG2_BYTE1_MASK 0xff00
8194#define MASTER_COMM_DATA_REG2__MASTER_COMM_DATA_REG2_BYTE1__SHIFT 0x8
8195#define MASTER_COMM_DATA_REG2__MASTER_COMM_DATA_REG2_BYTE2_MASK 0xff0000
8196#define MASTER_COMM_DATA_REG2__MASTER_COMM_DATA_REG2_BYTE2__SHIFT 0x10
8197#define MASTER_COMM_DATA_REG2__MASTER_COMM_DATA_REG2_BYTE3_MASK 0xff000000
8198#define MASTER_COMM_DATA_REG2__MASTER_COMM_DATA_REG2_BYTE3__SHIFT 0x18
8199#define MASTER_COMM_DATA_REG3__MASTER_COMM_DATA_REG3_BYTE0_MASK 0xff
8200#define MASTER_COMM_DATA_REG3__MASTER_COMM_DATA_REG3_BYTE0__SHIFT 0x0
8201#define MASTER_COMM_DATA_REG3__MASTER_COMM_DATA_REG3_BYTE1_MASK 0xff00
8202#define MASTER_COMM_DATA_REG3__MASTER_COMM_DATA_REG3_BYTE1__SHIFT 0x8
8203#define MASTER_COMM_DATA_REG3__MASTER_COMM_DATA_REG3_BYTE2_MASK 0xff0000
8204#define MASTER_COMM_DATA_REG3__MASTER_COMM_DATA_REG3_BYTE2__SHIFT 0x10
8205#define MASTER_COMM_DATA_REG3__MASTER_COMM_DATA_REG3_BYTE3_MASK 0xff000000
8206#define MASTER_COMM_DATA_REG3__MASTER_COMM_DATA_REG3_BYTE3__SHIFT 0x18
8207#define MASTER_COMM_CMD_REG__MASTER_COMM_CMD_REG_BYTE0_MASK 0xff
8208#define MASTER_COMM_CMD_REG__MASTER_COMM_CMD_REG_BYTE0__SHIFT 0x0
8209#define MASTER_COMM_CMD_REG__MASTER_COMM_CMD_REG_BYTE1_MASK 0xff00
8210#define MASTER_COMM_CMD_REG__MASTER_COMM_CMD_REG_BYTE1__SHIFT 0x8
8211#define MASTER_COMM_CMD_REG__MASTER_COMM_CMD_REG_BYTE2_MASK 0xff0000
8212#define MASTER_COMM_CMD_REG__MASTER_COMM_CMD_REG_BYTE2__SHIFT 0x10
8213#define MASTER_COMM_CMD_REG__MASTER_COMM_CMD_REG_BYTE3_MASK 0xff000000
8214#define MASTER_COMM_CMD_REG__MASTER_COMM_CMD_REG_BYTE3__SHIFT 0x18
8215#define MASTER_COMM_CNTL_REG__MASTER_COMM_INTERRUPT_MASK 0x1
8216#define MASTER_COMM_CNTL_REG__MASTER_COMM_INTERRUPT__SHIFT 0x0
8217#define SLAVE_COMM_DATA_REG1__SLAVE_COMM_DATA_REG1_BYTE0_MASK 0xff
8218#define SLAVE_COMM_DATA_REG1__SLAVE_COMM_DATA_REG1_BYTE0__SHIFT 0x0
8219#define SLAVE_COMM_DATA_REG1__SLAVE_COMM_DATA_REG1_BYTE1_MASK 0xff00
8220#define SLAVE_COMM_DATA_REG1__SLAVE_COMM_DATA_REG1_BYTE1__SHIFT 0x8
8221#define SLAVE_COMM_DATA_REG1__SLAVE_COMM_DATA_REG1_BYTE2_MASK 0xff0000
8222#define SLAVE_COMM_DATA_REG1__SLAVE_COMM_DATA_REG1_BYTE2__SHIFT 0x10
8223#define SLAVE_COMM_DATA_REG1__SLAVE_COMM_DATA_REG1_BYTE3_MASK 0xff000000
8224#define SLAVE_COMM_DATA_REG1__SLAVE_COMM_DATA_REG1_BYTE3__SHIFT 0x18
8225#define SLAVE_COMM_DATA_REG2__SLAVE_COMM_DATA_REG2_BYTE0_MASK 0xff
8226#define SLAVE_COMM_DATA_REG2__SLAVE_COMM_DATA_REG2_BYTE0__SHIFT 0x0
8227#define SLAVE_COMM_DATA_REG2__SLAVE_COMM_DATA_REG2_BYTE1_MASK 0xff00
8228#define SLAVE_COMM_DATA_REG2__SLAVE_COMM_DATA_REG2_BYTE1__SHIFT 0x8
8229#define SLAVE_COMM_DATA_REG2__SLAVE_COMM_DATA_REG2_BYTE2_MASK 0xff0000
8230#define SLAVE_COMM_DATA_REG2__SLAVE_COMM_DATA_REG2_BYTE2__SHIFT 0x10
8231#define SLAVE_COMM_DATA_REG2__SLAVE_COMM_DATA_REG2_BYTE3_MASK 0xff000000
8232#define SLAVE_COMM_DATA_REG2__SLAVE_COMM_DATA_REG2_BYTE3__SHIFT 0x18
8233#define SLAVE_COMM_DATA_REG3__SLAVE_COMM_DATA_REG3_BYTE0_MASK 0xff
8234#define SLAVE_COMM_DATA_REG3__SLAVE_COMM_DATA_REG3_BYTE0__SHIFT 0x0
8235#define SLAVE_COMM_DATA_REG3__SLAVE_COMM_DATA_REG3_BYTE1_MASK 0xff00
8236#define SLAVE_COMM_DATA_REG3__SLAVE_COMM_DATA_REG3_BYTE1__SHIFT 0x8
8237#define SLAVE_COMM_DATA_REG3__SLAVE_COMM_DATA_REG3_BYTE2_MASK 0xff0000
8238#define SLAVE_COMM_DATA_REG3__SLAVE_COMM_DATA_REG3_BYTE2__SHIFT 0x10
8239#define SLAVE_COMM_DATA_REG3__SLAVE_COMM_DATA_REG3_BYTE3_MASK 0xff000000
8240#define SLAVE_COMM_DATA_REG3__SLAVE_COMM_DATA_REG3_BYTE3__SHIFT 0x18
8241#define SLAVE_COMM_CMD_REG__SLAVE_COMM_CMD_REG_BYTE0_MASK 0xff
8242#define SLAVE_COMM_CMD_REG__SLAVE_COMM_CMD_REG_BYTE0__SHIFT 0x0
8243#define SLAVE_COMM_CMD_REG__SLAVE_COMM_CMD_REG_BYTE1_MASK 0xff00
8244#define SLAVE_COMM_CMD_REG__SLAVE_COMM_CMD_REG_BYTE1__SHIFT 0x8
8245#define SLAVE_COMM_CMD_REG__SLAVE_COMM_CMD_REG_BYTE2_MASK 0xff0000
8246#define SLAVE_COMM_CMD_REG__SLAVE_COMM_CMD_REG_BYTE2__SHIFT 0x10
8247#define SLAVE_COMM_CMD_REG__SLAVE_COMM_CMD_REG_BYTE3_MASK 0xff000000
8248#define SLAVE_COMM_CMD_REG__SLAVE_COMM_CMD_REG_BYTE3__SHIFT 0x18
8249#define SLAVE_COMM_CNTL_REG__SLAVE_COMM_INTERRUPT_MASK 0x1
8250#define SLAVE_COMM_CNTL_REG__SLAVE_COMM_INTERRUPT__SHIFT 0x0
8251#define SLAVE_COMM_CNTL_REG__COMM_PORT_MSG_TO_HOST_IN_PROGRESS_MASK 0x100
8252#define SLAVE_COMM_CNTL_REG__COMM_PORT_MSG_TO_HOST_IN_PROGRESS__SHIFT 0x8
8253#define DMCU_TEST_DEBUG_INDEX__DMCU_TEST_DEBUG_INDEX_MASK 0xff
8254#define DMCU_TEST_DEBUG_INDEX__DMCU_TEST_DEBUG_INDEX__SHIFT 0x0
8255#define DMCU_TEST_DEBUG_INDEX__DMCU_TEST_DEBUG_WRITE_EN_MASK 0x100
8256#define DMCU_TEST_DEBUG_INDEX__DMCU_TEST_DEBUG_WRITE_EN__SHIFT 0x8
8257#define DMCU_TEST_DEBUG_DATA__DMCU_TEST_DEBUG_DATA_MASK 0xffffffff
8258#define DMCU_TEST_DEBUG_DATA__DMCU_TEST_DEBUG_DATA__SHIFT 0x0
8259#define DMCU_PERFMON_INTERRUPT_STATUS1__DCI_PERFMON_COUNTER0_INT_OCCURRED_MASK 0x1
8260#define DMCU_PERFMON_INTERRUPT_STATUS1__DCI_PERFMON_COUNTER0_INT_OCCURRED__SHIFT 0x0
8261#define DMCU_PERFMON_INTERRUPT_STATUS1__DCI_PERFMON_COUNTER0_INT_CLEAR_MASK 0x1
8262#define DMCU_PERFMON_INTERRUPT_STATUS1__DCI_PERFMON_COUNTER0_INT_CLEAR__SHIFT 0x0
8263#define DMCU_PERFMON_INTERRUPT_STATUS1__DCI_PERFMON_COUNTER1_INT_OCCURRED_MASK 0x2
8264#define DMCU_PERFMON_INTERRUPT_STATUS1__DCI_PERFMON_COUNTER1_INT_OCCURRED__SHIFT 0x1
8265#define DMCU_PERFMON_INTERRUPT_STATUS1__DCI_PERFMON_COUNTER1_INT_CLEAR_MASK 0x2
8266#define DMCU_PERFMON_INTERRUPT_STATUS1__DCI_PERFMON_COUNTER1_INT_CLEAR__SHIFT 0x1
8267#define DMCU_PERFMON_INTERRUPT_STATUS1__DCI_PERFMON_COUNTER2_INT_OCCURRED_MASK 0x4
8268#define DMCU_PERFMON_INTERRUPT_STATUS1__DCI_PERFMON_COUNTER2_INT_OCCURRED__SHIFT 0x2
8269#define DMCU_PERFMON_INTERRUPT_STATUS1__DCI_PERFMON_COUNTER2_INT_CLEAR_MASK 0x4
8270#define DMCU_PERFMON_INTERRUPT_STATUS1__DCI_PERFMON_COUNTER2_INT_CLEAR__SHIFT 0x2
8271#define DMCU_PERFMON_INTERRUPT_STATUS1__DCI_PERFMON_COUNTER3_INT_OCCURRED_MASK 0x8
8272#define DMCU_PERFMON_INTERRUPT_STATUS1__DCI_PERFMON_COUNTER3_INT_OCCURRED__SHIFT 0x3
8273#define DMCU_PERFMON_INTERRUPT_STATUS1__DCI_PERFMON_COUNTER3_INT_CLEAR_MASK 0x8
8274#define DMCU_PERFMON_INTERRUPT_STATUS1__DCI_PERFMON_COUNTER3_INT_CLEAR__SHIFT 0x3
8275#define DMCU_PERFMON_INTERRUPT_STATUS1__DCI_PERFMON_COUNTER4_INT_OCCURRED_MASK 0x10
8276#define DMCU_PERFMON_INTERRUPT_STATUS1__DCI_PERFMON_COUNTER4_INT_OCCURRED__SHIFT 0x4
8277#define DMCU_PERFMON_INTERRUPT_STATUS1__DCI_PERFMON_COUNTER4_INT_CLEAR_MASK 0x10
8278#define DMCU_PERFMON_INTERRUPT_STATUS1__DCI_PERFMON_COUNTER4_INT_CLEAR__SHIFT 0x4
8279#define DMCU_PERFMON_INTERRUPT_STATUS1__DCI_PERFMON_COUNTER5_INT_OCCURRED_MASK 0x20
8280#define DMCU_PERFMON_INTERRUPT_STATUS1__DCI_PERFMON_COUNTER5_INT_OCCURRED__SHIFT 0x5
8281#define DMCU_PERFMON_INTERRUPT_STATUS1__DCI_PERFMON_COUNTER5_INT_CLEAR_MASK 0x20
8282#define DMCU_PERFMON_INTERRUPT_STATUS1__DCI_PERFMON_COUNTER5_INT_CLEAR__SHIFT 0x5
8283#define DMCU_PERFMON_INTERRUPT_STATUS1__DCI_PERFMON_COUNTER6_INT_OCCURRED_MASK 0x40
8284#define DMCU_PERFMON_INTERRUPT_STATUS1__DCI_PERFMON_COUNTER6_INT_OCCURRED__SHIFT 0x6
8285#define DMCU_PERFMON_INTERRUPT_STATUS1__DCI_PERFMON_COUNTER6_INT_CLEAR_MASK 0x40
8286#define DMCU_PERFMON_INTERRUPT_STATUS1__DCI_PERFMON_COUNTER6_INT_CLEAR__SHIFT 0x6
8287#define DMCU_PERFMON_INTERRUPT_STATUS1__DCI_PERFMON_COUNTER7_INT_OCCURRED_MASK 0x80
8288#define DMCU_PERFMON_INTERRUPT_STATUS1__DCI_PERFMON_COUNTER7_INT_OCCURRED__SHIFT 0x7
8289#define DMCU_PERFMON_INTERRUPT_STATUS1__DCI_PERFMON_COUNTER7_INT_CLEAR_MASK 0x80
8290#define DMCU_PERFMON_INTERRUPT_STATUS1__DCI_PERFMON_COUNTER7_INT_CLEAR__SHIFT 0x7
8291#define DMCU_PERFMON_INTERRUPT_STATUS1__DCO_PERFMON_COUNTER0_INT_OCCURRED_MASK 0x100
8292#define DMCU_PERFMON_INTERRUPT_STATUS1__DCO_PERFMON_COUNTER0_INT_OCCURRED__SHIFT 0x8
8293#define DMCU_PERFMON_INTERRUPT_STATUS1__DCO_PERFMON_COUNTER0_INT_CLEAR_MASK 0x100
8294#define DMCU_PERFMON_INTERRUPT_STATUS1__DCO_PERFMON_COUNTER0_INT_CLEAR__SHIFT 0x8
8295#define DMCU_PERFMON_INTERRUPT_STATUS1__DCO_PERFMON_COUNTER1_INT_OCCURRED_MASK 0x200
8296#define DMCU_PERFMON_INTERRUPT_STATUS1__DCO_PERFMON_COUNTER1_INT_OCCURRED__SHIFT 0x9
8297#define DMCU_PERFMON_INTERRUPT_STATUS1__DCO_PERFMON_COUNTER1_INT_CLEAR_MASK 0x200
8298#define DMCU_PERFMON_INTERRUPT_STATUS1__DCO_PERFMON_COUNTER1_INT_CLEAR__SHIFT 0x9
8299#define DMCU_PERFMON_INTERRUPT_STATUS1__DCO_PERFMON_COUNTER2_INT_OCCURRED_MASK 0x400
8300#define DMCU_PERFMON_INTERRUPT_STATUS1__DCO_PERFMON_COUNTER2_INT_OCCURRED__SHIFT 0xa
8301#define DMCU_PERFMON_INTERRUPT_STATUS1__DCO_PERFMON_COUNTER2_INT_CLEAR_MASK 0x400
8302#define DMCU_PERFMON_INTERRUPT_STATUS1__DCO_PERFMON_COUNTER2_INT_CLEAR__SHIFT 0xa
8303#define DMCU_PERFMON_INTERRUPT_STATUS1__DCO_PERFMON_COUNTER3_INT_OCCURRED_MASK 0x800
8304#define DMCU_PERFMON_INTERRUPT_STATUS1__DCO_PERFMON_COUNTER3_INT_OCCURRED__SHIFT 0xb
8305#define DMCU_PERFMON_INTERRUPT_STATUS1__DCO_PERFMON_COUNTER3_INT_CLEAR_MASK 0x800
8306#define DMCU_PERFMON_INTERRUPT_STATUS1__DCO_PERFMON_COUNTER3_INT_CLEAR__SHIFT 0xb
8307#define DMCU_PERFMON_INTERRUPT_STATUS1__DCO_PERFMON_COUNTER4_INT_OCCURRED_MASK 0x1000
8308#define DMCU_PERFMON_INTERRUPT_STATUS1__DCO_PERFMON_COUNTER4_INT_OCCURRED__SHIFT 0xc
8309#define DMCU_PERFMON_INTERRUPT_STATUS1__DCO_PERFMON_COUNTER4_INT_CLEAR_MASK 0x1000
8310#define DMCU_PERFMON_INTERRUPT_STATUS1__DCO_PERFMON_COUNTER4_INT_CLEAR__SHIFT 0xc
8311#define DMCU_PERFMON_INTERRUPT_STATUS1__DCO_PERFMON_COUNTER5_INT_OCCURRED_MASK 0x2000
8312#define DMCU_PERFMON_INTERRUPT_STATUS1__DCO_PERFMON_COUNTER5_INT_OCCURRED__SHIFT 0xd
8313#define DMCU_PERFMON_INTERRUPT_STATUS1__DCO_PERFMON_COUNTER5_INT_CLEAR_MASK 0x2000
8314#define DMCU_PERFMON_INTERRUPT_STATUS1__DCO_PERFMON_COUNTER5_INT_CLEAR__SHIFT 0xd
8315#define DMCU_PERFMON_INTERRUPT_STATUS1__DCO_PERFMON_COUNTER6_INT_OCCURRED_MASK 0x4000
8316#define DMCU_PERFMON_INTERRUPT_STATUS1__DCO_PERFMON_COUNTER6_INT_OCCURRED__SHIFT 0xe
8317#define DMCU_PERFMON_INTERRUPT_STATUS1__DCO_PERFMON_COUNTER6_INT_CLEAR_MASK 0x4000
8318#define DMCU_PERFMON_INTERRUPT_STATUS1__DCO_PERFMON_COUNTER6_INT_CLEAR__SHIFT 0xe
8319#define DMCU_PERFMON_INTERRUPT_STATUS1__DCO_PERFMON_COUNTER7_INT_OCCURRED_MASK 0x8000
8320#define DMCU_PERFMON_INTERRUPT_STATUS1__DCO_PERFMON_COUNTER7_INT_OCCURRED__SHIFT 0xf
8321#define DMCU_PERFMON_INTERRUPT_STATUS1__DCO_PERFMON_COUNTER7_INT_CLEAR_MASK 0x8000
8322#define DMCU_PERFMON_INTERRUPT_STATUS1__DCO_PERFMON_COUNTER7_INT_CLEAR__SHIFT 0xf
8323#define DMCU_PERFMON_INTERRUPT_STATUS1__DCCG_PERFMON_COUNTER0_INT_OCCURRED_MASK 0x10000
8324#define DMCU_PERFMON_INTERRUPT_STATUS1__DCCG_PERFMON_COUNTER0_INT_OCCURRED__SHIFT 0x10
8325#define DMCU_PERFMON_INTERRUPT_STATUS1__DCCG_PERFMON_COUNTER0_INT_CLEAR_MASK 0x10000
8326#define DMCU_PERFMON_INTERRUPT_STATUS1__DCCG_PERFMON_COUNTER0_INT_CLEAR__SHIFT 0x10
8327#define DMCU_PERFMON_INTERRUPT_STATUS1__DCCG_PERFMON_COUNTER1_INT_OCCURRED_MASK 0x20000
8328#define DMCU_PERFMON_INTERRUPT_STATUS1__DCCG_PERFMON_COUNTER1_INT_OCCURRED__SHIFT 0x11
8329#define DMCU_PERFMON_INTERRUPT_STATUS1__DCCG_PERFMON_COUNTER1_INT_CLEAR_MASK 0x20000
8330#define DMCU_PERFMON_INTERRUPT_STATUS1__DCCG_PERFMON_COUNTER1_INT_CLEAR__SHIFT 0x11
8331#define DMCU_PERFMON_INTERRUPT_STATUS1__DCCG_PERFMON_COUNTER2_INT_OCCURRED_MASK 0x40000
8332#define DMCU_PERFMON_INTERRUPT_STATUS1__DCCG_PERFMON_COUNTER2_INT_OCCURRED__SHIFT 0x12
8333#define DMCU_PERFMON_INTERRUPT_STATUS1__DCCG_PERFMON_COUNTER2_INT_CLEAR_MASK 0x40000
8334#define DMCU_PERFMON_INTERRUPT_STATUS1__DCCG_PERFMON_COUNTER2_INT_CLEAR__SHIFT 0x12
8335#define DMCU_PERFMON_INTERRUPT_STATUS1__DCCG_PERFMON_COUNTER3_INT_OCCURRED_MASK 0x80000
8336#define DMCU_PERFMON_INTERRUPT_STATUS1__DCCG_PERFMON_COUNTER3_INT_OCCURRED__SHIFT 0x13
8337#define DMCU_PERFMON_INTERRUPT_STATUS1__DCCG_PERFMON_COUNTER3_INT_CLEAR_MASK 0x80000
8338#define DMCU_PERFMON_INTERRUPT_STATUS1__DCCG_PERFMON_COUNTER3_INT_CLEAR__SHIFT 0x13
8339#define DMCU_PERFMON_INTERRUPT_STATUS1__DCCG_PERFMON_COUNTER4_INT_OCCURRED_MASK 0x100000
8340#define DMCU_PERFMON_INTERRUPT_STATUS1__DCCG_PERFMON_COUNTER4_INT_OCCURRED__SHIFT 0x14
8341#define DMCU_PERFMON_INTERRUPT_STATUS1__DCCG_PERFMON_COUNTER4_INT_CLEAR_MASK 0x100000
8342#define DMCU_PERFMON_INTERRUPT_STATUS1__DCCG_PERFMON_COUNTER4_INT_CLEAR__SHIFT 0x14
8343#define DMCU_PERFMON_INTERRUPT_STATUS1__DCCG_PERFMON_COUNTER5_INT_OCCURRED_MASK 0x200000
8344#define DMCU_PERFMON_INTERRUPT_STATUS1__DCCG_PERFMON_COUNTER5_INT_OCCURRED__SHIFT 0x15
8345#define DMCU_PERFMON_INTERRUPT_STATUS1__DCCG_PERFMON_COUNTER5_INT_CLEAR_MASK 0x200000
8346#define DMCU_PERFMON_INTERRUPT_STATUS1__DCCG_PERFMON_COUNTER5_INT_CLEAR__SHIFT 0x15
8347#define DMCU_PERFMON_INTERRUPT_STATUS1__DCCG_PERFMON_COUNTER6_INT_OCCURRED_MASK 0x400000
8348#define DMCU_PERFMON_INTERRUPT_STATUS1__DCCG_PERFMON_COUNTER6_INT_OCCURRED__SHIFT 0x16
8349#define DMCU_PERFMON_INTERRUPT_STATUS1__DCCG_PERFMON_COUNTER6_INT_CLEAR_MASK 0x400000
8350#define DMCU_PERFMON_INTERRUPT_STATUS1__DCCG_PERFMON_COUNTER6_INT_CLEAR__SHIFT 0x16
8351#define DMCU_PERFMON_INTERRUPT_STATUS1__DCCG_PERFMON_COUNTER7_INT_OCCURRED_MASK 0x800000
8352#define DMCU_PERFMON_INTERRUPT_STATUS1__DCCG_PERFMON_COUNTER7_INT_OCCURRED__SHIFT 0x17
8353#define DMCU_PERFMON_INTERRUPT_STATUS1__DCCG_PERFMON_COUNTER7_INT_CLEAR_MASK 0x800000
8354#define DMCU_PERFMON_INTERRUPT_STATUS1__DCCG_PERFMON_COUNTER7_INT_CLEAR__SHIFT 0x17
8355#define DMCU_PERFMON_INTERRUPT_STATUS1__DCI_PERFMON_COUNTER_OFF_INT_OCCURRED_MASK 0x1000000
8356#define DMCU_PERFMON_INTERRUPT_STATUS1__DCI_PERFMON_COUNTER_OFF_INT_OCCURRED__SHIFT 0x18
8357#define DMCU_PERFMON_INTERRUPT_STATUS1__DCI_PERFMON_COUNTER_OFF_INT_CLEAR_MASK 0x1000000
8358#define DMCU_PERFMON_INTERRUPT_STATUS1__DCI_PERFMON_COUNTER_OFF_INT_CLEAR__SHIFT 0x18
8359#define DMCU_PERFMON_INTERRUPT_STATUS1__DCO_PERFMON_COUNTER_OFF_INT_OCCURRED_MASK 0x2000000
8360#define DMCU_PERFMON_INTERRUPT_STATUS1__DCO_PERFMON_COUNTER_OFF_INT_OCCURRED__SHIFT 0x19
8361#define DMCU_PERFMON_INTERRUPT_STATUS1__DCO_PERFMON_COUNTER_OFF_INT_CLEAR_MASK 0x2000000
8362#define DMCU_PERFMON_INTERRUPT_STATUS1__DCO_PERFMON_COUNTER_OFF_INT_CLEAR__SHIFT 0x19
8363#define DMCU_PERFMON_INTERRUPT_STATUS1__DCCG_PERFMON_COUNTER_OFF_INT_OCCURRED_MASK 0x4000000
8364#define DMCU_PERFMON_INTERRUPT_STATUS1__DCCG_PERFMON_COUNTER_OFF_INT_OCCURRED__SHIFT 0x1a
8365#define DMCU_PERFMON_INTERRUPT_STATUS1__DCCG_PERFMON_COUNTER_OFF_INT_CLEAR_MASK 0x4000000
8366#define DMCU_PERFMON_INTERRUPT_STATUS1__DCCG_PERFMON_COUNTER_OFF_INT_CLEAR__SHIFT 0x1a
8367#define DMCU_PERFMON_INTERRUPT_STATUS2__DCFE0_PERFMON_COUNTER0_INT_OCCURRED_MASK 0x1
8368#define DMCU_PERFMON_INTERRUPT_STATUS2__DCFE0_PERFMON_COUNTER0_INT_OCCURRED__SHIFT 0x0
8369#define DMCU_PERFMON_INTERRUPT_STATUS2__DCFE0_PERFMON_COUNTER0_INT_CLEAR_MASK 0x1
8370#define DMCU_PERFMON_INTERRUPT_STATUS2__DCFE0_PERFMON_COUNTER0_INT_CLEAR__SHIFT 0x0
8371#define DMCU_PERFMON_INTERRUPT_STATUS2__DCFE0_PERFMON_COUNTER1_INT_OCCURRED_MASK 0x2
8372#define DMCU_PERFMON_INTERRUPT_STATUS2__DCFE0_PERFMON_COUNTER1_INT_OCCURRED__SHIFT 0x1
8373#define DMCU_PERFMON_INTERRUPT_STATUS2__DCFE0_PERFMON_COUNTER1_INT_CLEAR_MASK 0x2
8374#define DMCU_PERFMON_INTERRUPT_STATUS2__DCFE0_PERFMON_COUNTER1_INT_CLEAR__SHIFT 0x1
8375#define DMCU_PERFMON_INTERRUPT_STATUS2__DCFE0_PERFMON_COUNTER2_INT_OCCURRED_MASK 0x4
8376#define DMCU_PERFMON_INTERRUPT_STATUS2__DCFE0_PERFMON_COUNTER2_INT_OCCURRED__SHIFT 0x2
8377#define DMCU_PERFMON_INTERRUPT_STATUS2__DCFE0_PERFMON_COUNTER2_INT_CLEAR_MASK 0x4
8378#define DMCU_PERFMON_INTERRUPT_STATUS2__DCFE0_PERFMON_COUNTER2_INT_CLEAR__SHIFT 0x2
8379#define DMCU_PERFMON_INTERRUPT_STATUS2__DCFE0_PERFMON_COUNTER3_INT_OCCURRED_MASK 0x8
8380#define DMCU_PERFMON_INTERRUPT_STATUS2__DCFE0_PERFMON_COUNTER3_INT_OCCURRED__SHIFT 0x3
8381#define DMCU_PERFMON_INTERRUPT_STATUS2__DCFE0_PERFMON_COUNTER3_INT_CLEAR_MASK 0x8
8382#define DMCU_PERFMON_INTERRUPT_STATUS2__DCFE0_PERFMON_COUNTER3_INT_CLEAR__SHIFT 0x3
8383#define DMCU_PERFMON_INTERRUPT_STATUS2__DCFE0_PERFMON_COUNTER4_INT_OCCURRED_MASK 0x10
8384#define DMCU_PERFMON_INTERRUPT_STATUS2__DCFE0_PERFMON_COUNTER4_INT_OCCURRED__SHIFT 0x4
8385#define DMCU_PERFMON_INTERRUPT_STATUS2__DCFE0_PERFMON_COUNTER4_INT_CLEAR_MASK 0x10
8386#define DMCU_PERFMON_INTERRUPT_STATUS2__DCFE0_PERFMON_COUNTER4_INT_CLEAR__SHIFT 0x4
8387#define DMCU_PERFMON_INTERRUPT_STATUS2__DCFE0_PERFMON_COUNTER5_INT_OCCURRED_MASK 0x20
8388#define DMCU_PERFMON_INTERRUPT_STATUS2__DCFE0_PERFMON_COUNTER5_INT_OCCURRED__SHIFT 0x5
8389#define DMCU_PERFMON_INTERRUPT_STATUS2__DCFE0_PERFMON_COUNTER5_INT_CLEAR_MASK 0x20
8390#define DMCU_PERFMON_INTERRUPT_STATUS2__DCFE0_PERFMON_COUNTER5_INT_CLEAR__SHIFT 0x5
8391#define DMCU_PERFMON_INTERRUPT_STATUS2__DCFE0_PERFMON_COUNTER6_INT_OCCURRED_MASK 0x40
8392#define DMCU_PERFMON_INTERRUPT_STATUS2__DCFE0_PERFMON_COUNTER6_INT_OCCURRED__SHIFT 0x6
8393#define DMCU_PERFMON_INTERRUPT_STATUS2__DCFE0_PERFMON_COUNTER6_INT_CLEAR_MASK 0x40
8394#define DMCU_PERFMON_INTERRUPT_STATUS2__DCFE0_PERFMON_COUNTER6_INT_CLEAR__SHIFT 0x6
8395#define DMCU_PERFMON_INTERRUPT_STATUS2__DCFE0_PERFMON_COUNTER7_INT_OCCURRED_MASK 0x80
8396#define DMCU_PERFMON_INTERRUPT_STATUS2__DCFE0_PERFMON_COUNTER7_INT_OCCURRED__SHIFT 0x7
8397#define DMCU_PERFMON_INTERRUPT_STATUS2__DCFE0_PERFMON_COUNTER7_INT_CLEAR_MASK 0x80
8398#define DMCU_PERFMON_INTERRUPT_STATUS2__DCFE0_PERFMON_COUNTER7_INT_CLEAR__SHIFT 0x7
8399#define DMCU_PERFMON_INTERRUPT_STATUS2__DCFE1_PERFMON_COUNTER0_INT_OCCURRED_MASK 0x100
8400#define DMCU_PERFMON_INTERRUPT_STATUS2__DCFE1_PERFMON_COUNTER0_INT_OCCURRED__SHIFT 0x8
8401#define DMCU_PERFMON_INTERRUPT_STATUS2__DCFE1_PERFMON_COUNTER0_INT_CLEAR_MASK 0x100
8402#define DMCU_PERFMON_INTERRUPT_STATUS2__DCFE1_PERFMON_COUNTER0_INT_CLEAR__SHIFT 0x8
8403#define DMCU_PERFMON_INTERRUPT_STATUS2__DCFE1_PERFMON_COUNTER1_INT_OCCURRED_MASK 0x200
8404#define DMCU_PERFMON_INTERRUPT_STATUS2__DCFE1_PERFMON_COUNTER1_INT_OCCURRED__SHIFT 0x9
8405#define DMCU_PERFMON_INTERRUPT_STATUS2__DCFE1_PERFMON_COUNTER1_INT_CLEAR_MASK 0x200
8406#define DMCU_PERFMON_INTERRUPT_STATUS2__DCFE1_PERFMON_COUNTER1_INT_CLEAR__SHIFT 0x9
8407#define DMCU_PERFMON_INTERRUPT_STATUS2__DCFE1_PERFMON_COUNTER2_INT_OCCURRED_MASK 0x400
8408#define DMCU_PERFMON_INTERRUPT_STATUS2__DCFE1_PERFMON_COUNTER2_INT_OCCURRED__SHIFT 0xa
8409#define DMCU_PERFMON_INTERRUPT_STATUS2__DCFE1_PERFMON_COUNTER2_INT_CLEAR_MASK 0x400
8410#define DMCU_PERFMON_INTERRUPT_STATUS2__DCFE1_PERFMON_COUNTER2_INT_CLEAR__SHIFT 0xa
8411#define DMCU_PERFMON_INTERRUPT_STATUS2__DCFE1_PERFMON_COUNTER3_INT_OCCURRED_MASK 0x800
8412#define DMCU_PERFMON_INTERRUPT_STATUS2__DCFE1_PERFMON_COUNTER3_INT_OCCURRED__SHIFT 0xb
8413#define DMCU_PERFMON_INTERRUPT_STATUS2__DCFE1_PERFMON_COUNTER3_INT_CLEAR_MASK 0x800
8414#define DMCU_PERFMON_INTERRUPT_STATUS2__DCFE1_PERFMON_COUNTER3_INT_CLEAR__SHIFT 0xb
8415#define DMCU_PERFMON_INTERRUPT_STATUS2__DCFE1_PERFMON_COUNTER4_INT_OCCURRED_MASK 0x1000
8416#define DMCU_PERFMON_INTERRUPT_STATUS2__DCFE1_PERFMON_COUNTER4_INT_OCCURRED__SHIFT 0xc
8417#define DMCU_PERFMON_INTERRUPT_STATUS2__DCFE1_PERFMON_COUNTER4_INT_CLEAR_MASK 0x1000
8418#define DMCU_PERFMON_INTERRUPT_STATUS2__DCFE1_PERFMON_COUNTER4_INT_CLEAR__SHIFT 0xc
8419#define DMCU_PERFMON_INTERRUPT_STATUS2__DCFE1_PERFMON_COUNTER5_INT_OCCURRED_MASK 0x2000
8420#define DMCU_PERFMON_INTERRUPT_STATUS2__DCFE1_PERFMON_COUNTER5_INT_OCCURRED__SHIFT 0xd
8421#define DMCU_PERFMON_INTERRUPT_STATUS2__DCFE1_PERFMON_COUNTER5_INT_CLEAR_MASK 0x2000
8422#define DMCU_PERFMON_INTERRUPT_STATUS2__DCFE1_PERFMON_COUNTER5_INT_CLEAR__SHIFT 0xd
8423#define DMCU_PERFMON_INTERRUPT_STATUS2__DCFE1_PERFMON_COUNTER6_INT_OCCURRED_MASK 0x4000
8424#define DMCU_PERFMON_INTERRUPT_STATUS2__DCFE1_PERFMON_COUNTER6_INT_OCCURRED__SHIFT 0xe
8425#define DMCU_PERFMON_INTERRUPT_STATUS2__DCFE1_PERFMON_COUNTER6_INT_CLEAR_MASK 0x4000
8426#define DMCU_PERFMON_INTERRUPT_STATUS2__DCFE1_PERFMON_COUNTER6_INT_CLEAR__SHIFT 0xe
8427#define DMCU_PERFMON_INTERRUPT_STATUS2__DCFE1_PERFMON_COUNTER7_INT_OCCURRED_MASK 0x8000
8428#define DMCU_PERFMON_INTERRUPT_STATUS2__DCFE1_PERFMON_COUNTER7_INT_OCCURRED__SHIFT 0xf
8429#define DMCU_PERFMON_INTERRUPT_STATUS2__DCFE1_PERFMON_COUNTER7_INT_CLEAR_MASK 0x8000
8430#define DMCU_PERFMON_INTERRUPT_STATUS2__DCFE1_PERFMON_COUNTER7_INT_CLEAR__SHIFT 0xf
8431#define DMCU_PERFMON_INTERRUPT_STATUS2__DCFE2_PERFMON_COUNTER0_INT_OCCURRED_MASK 0x10000
8432#define DMCU_PERFMON_INTERRUPT_STATUS2__DCFE2_PERFMON_COUNTER0_INT_OCCURRED__SHIFT 0x10
8433#define DMCU_PERFMON_INTERRUPT_STATUS2__DCFE2_PERFMON_COUNTER0_INT_CLEAR_MASK 0x10000
8434#define DMCU_PERFMON_INTERRUPT_STATUS2__DCFE2_PERFMON_COUNTER0_INT_CLEAR__SHIFT 0x10
8435#define DMCU_PERFMON_INTERRUPT_STATUS2__DCFE2_PERFMON_COUNTER1_INT_OCCURRED_MASK 0x20000
8436#define DMCU_PERFMON_INTERRUPT_STATUS2__DCFE2_PERFMON_COUNTER1_INT_OCCURRED__SHIFT 0x11
8437#define DMCU_PERFMON_INTERRUPT_STATUS2__DCFE2_PERFMON_COUNTER1_INT_CLEAR_MASK 0x20000
8438#define DMCU_PERFMON_INTERRUPT_STATUS2__DCFE2_PERFMON_COUNTER1_INT_CLEAR__SHIFT 0x11
8439#define DMCU_PERFMON_INTERRUPT_STATUS2__DCFE2_PERFMON_COUNTER2_INT_OCCURRED_MASK 0x40000
8440#define DMCU_PERFMON_INTERRUPT_STATUS2__DCFE2_PERFMON_COUNTER2_INT_OCCURRED__SHIFT 0x12
8441#define DMCU_PERFMON_INTERRUPT_STATUS2__DCFE2_PERFMON_COUNTER2_INT_CLEAR_MASK 0x40000
8442#define DMCU_PERFMON_INTERRUPT_STATUS2__DCFE2_PERFMON_COUNTER2_INT_CLEAR__SHIFT 0x12
8443#define DMCU_PERFMON_INTERRUPT_STATUS2__DCFE2_PERFMON_COUNTER3_INT_OCCURRED_MASK 0x80000
8444#define DMCU_PERFMON_INTERRUPT_STATUS2__DCFE2_PERFMON_COUNTER3_INT_OCCURRED__SHIFT 0x13
8445#define DMCU_PERFMON_INTERRUPT_STATUS2__DCFE2_PERFMON_COUNTER3_INT_CLEAR_MASK 0x80000
8446#define DMCU_PERFMON_INTERRUPT_STATUS2__DCFE2_PERFMON_COUNTER3_INT_CLEAR__SHIFT 0x13
8447#define DMCU_PERFMON_INTERRUPT_STATUS2__DCFE2_PERFMON_COUNTER4_INT_OCCURRED_MASK 0x100000
8448#define DMCU_PERFMON_INTERRUPT_STATUS2__DCFE2_PERFMON_COUNTER4_INT_OCCURRED__SHIFT 0x14
8449#define DMCU_PERFMON_INTERRUPT_STATUS2__DCFE2_PERFMON_COUNTER4_INT_CLEAR_MASK 0x100000
8450#define DMCU_PERFMON_INTERRUPT_STATUS2__DCFE2_PERFMON_COUNTER4_INT_CLEAR__SHIFT 0x14
8451#define DMCU_PERFMON_INTERRUPT_STATUS2__DCFE2_PERFMON_COUNTER5_INT_OCCURRED_MASK 0x200000
8452#define DMCU_PERFMON_INTERRUPT_STATUS2__DCFE2_PERFMON_COUNTER5_INT_OCCURRED__SHIFT 0x15
8453#define DMCU_PERFMON_INTERRUPT_STATUS2__DCFE2_PERFMON_COUNTER5_INT_CLEAR_MASK 0x200000
8454#define DMCU_PERFMON_INTERRUPT_STATUS2__DCFE2_PERFMON_COUNTER5_INT_CLEAR__SHIFT 0x15
8455#define DMCU_PERFMON_INTERRUPT_STATUS2__DCFE2_PERFMON_COUNTER6_INT_OCCURRED_MASK 0x400000
8456#define DMCU_PERFMON_INTERRUPT_STATUS2__DCFE2_PERFMON_COUNTER6_INT_OCCURRED__SHIFT 0x16
8457#define DMCU_PERFMON_INTERRUPT_STATUS2__DCFE2_PERFMON_COUNTER6_INT_CLEAR_MASK 0x400000
8458#define DMCU_PERFMON_INTERRUPT_STATUS2__DCFE2_PERFMON_COUNTER6_INT_CLEAR__SHIFT 0x16
8459#define DMCU_PERFMON_INTERRUPT_STATUS2__DCFE2_PERFMON_COUNTER7_INT_OCCURRED_MASK 0x800000
8460#define DMCU_PERFMON_INTERRUPT_STATUS2__DCFE2_PERFMON_COUNTER7_INT_OCCURRED__SHIFT 0x17
8461#define DMCU_PERFMON_INTERRUPT_STATUS2__DCFE2_PERFMON_COUNTER7_INT_CLEAR_MASK 0x800000
8462#define DMCU_PERFMON_INTERRUPT_STATUS2__DCFE2_PERFMON_COUNTER7_INT_CLEAR__SHIFT 0x17
8463#define DMCU_PERFMON_INTERRUPT_STATUS2__DCFE0_PERFMON_COUNTER_OFF_INT_OCCURRED_MASK 0x1000000
8464#define DMCU_PERFMON_INTERRUPT_STATUS2__DCFE0_PERFMON_COUNTER_OFF_INT_OCCURRED__SHIFT 0x18
8465#define DMCU_PERFMON_INTERRUPT_STATUS2__DCFE0_PERFMON_COUNTER_OFF_INT_CLEAR_MASK 0x1000000
8466#define DMCU_PERFMON_INTERRUPT_STATUS2__DCFE0_PERFMON_COUNTER_OFF_INT_CLEAR__SHIFT 0x18
8467#define DMCU_PERFMON_INTERRUPT_STATUS2__DCFE1_PERFMON_COUNTER_OFF_INT_OCCURRED_MASK 0x2000000
8468#define DMCU_PERFMON_INTERRUPT_STATUS2__DCFE1_PERFMON_COUNTER_OFF_INT_OCCURRED__SHIFT 0x19
8469#define DMCU_PERFMON_INTERRUPT_STATUS2__DCFE1_PERFMON_COUNTER_OFF_INT_CLEAR_MASK 0x2000000
8470#define DMCU_PERFMON_INTERRUPT_STATUS2__DCFE1_PERFMON_COUNTER_OFF_INT_CLEAR__SHIFT 0x19
8471#define DMCU_PERFMON_INTERRUPT_STATUS2__DCFE2_PERFMON_COUNTER_OFF_INT_OCCURRED_MASK 0x4000000
8472#define DMCU_PERFMON_INTERRUPT_STATUS2__DCFE2_PERFMON_COUNTER_OFF_INT_OCCURRED__SHIFT 0x1a
8473#define DMCU_PERFMON_INTERRUPT_STATUS2__DCFE2_PERFMON_COUNTER_OFF_INT_CLEAR_MASK 0x4000000
8474#define DMCU_PERFMON_INTERRUPT_STATUS2__DCFE2_PERFMON_COUNTER_OFF_INT_CLEAR__SHIFT 0x1a
8475#define DMCU_PERFMON_INTERRUPT_STATUS3__DCFE3_PERFMON_COUNTER0_INT_OCCURRED_MASK 0x1
8476#define DMCU_PERFMON_INTERRUPT_STATUS3__DCFE3_PERFMON_COUNTER0_INT_OCCURRED__SHIFT 0x0
8477#define DMCU_PERFMON_INTERRUPT_STATUS3__DCFE3_PERFMON_COUNTER0_INT_CLEAR_MASK 0x1
8478#define DMCU_PERFMON_INTERRUPT_STATUS3__DCFE3_PERFMON_COUNTER0_INT_CLEAR__SHIFT 0x0
8479#define DMCU_PERFMON_INTERRUPT_STATUS3__DCFE3_PERFMON_COUNTER1_INT_OCCURRED_MASK 0x2
8480#define DMCU_PERFMON_INTERRUPT_STATUS3__DCFE3_PERFMON_COUNTER1_INT_OCCURRED__SHIFT 0x1
8481#define DMCU_PERFMON_INTERRUPT_STATUS3__DCFE3_PERFMON_COUNTER1_INT_CLEAR_MASK 0x2
8482#define DMCU_PERFMON_INTERRUPT_STATUS3__DCFE3_PERFMON_COUNTER1_INT_CLEAR__SHIFT 0x1
8483#define DMCU_PERFMON_INTERRUPT_STATUS3__DCFE3_PERFMON_COUNTER2_INT_OCCURRED_MASK 0x4
8484#define DMCU_PERFMON_INTERRUPT_STATUS3__DCFE3_PERFMON_COUNTER2_INT_OCCURRED__SHIFT 0x2
8485#define DMCU_PERFMON_INTERRUPT_STATUS3__DCFE3_PERFMON_COUNTER2_INT_CLEAR_MASK 0x4
8486#define DMCU_PERFMON_INTERRUPT_STATUS3__DCFE3_PERFMON_COUNTER2_INT_CLEAR__SHIFT 0x2
8487#define DMCU_PERFMON_INTERRUPT_STATUS3__DCFE3_PERFMON_COUNTER3_INT_OCCURRED_MASK 0x8
8488#define DMCU_PERFMON_INTERRUPT_STATUS3__DCFE3_PERFMON_COUNTER3_INT_OCCURRED__SHIFT 0x3
8489#define DMCU_PERFMON_INTERRUPT_STATUS3__DCFE3_PERFMON_COUNTER3_INT_CLEAR_MASK 0x8
8490#define DMCU_PERFMON_INTERRUPT_STATUS3__DCFE3_PERFMON_COUNTER3_INT_CLEAR__SHIFT 0x3
8491#define DMCU_PERFMON_INTERRUPT_STATUS3__DCFE3_PERFMON_COUNTER4_INT_OCCURRED_MASK 0x10
8492#define DMCU_PERFMON_INTERRUPT_STATUS3__DCFE3_PERFMON_COUNTER4_INT_OCCURRED__SHIFT 0x4
8493#define DMCU_PERFMON_INTERRUPT_STATUS3__DCFE3_PERFMON_COUNTER4_INT_CLEAR_MASK 0x10
8494#define DMCU_PERFMON_INTERRUPT_STATUS3__DCFE3_PERFMON_COUNTER4_INT_CLEAR__SHIFT 0x4
8495#define DMCU_PERFMON_INTERRUPT_STATUS3__DCFE3_PERFMON_COUNTER5_INT_OCCURRED_MASK 0x20
8496#define DMCU_PERFMON_INTERRUPT_STATUS3__DCFE3_PERFMON_COUNTER5_INT_OCCURRED__SHIFT 0x5
8497#define DMCU_PERFMON_INTERRUPT_STATUS3__DCFE3_PERFMON_COUNTER5_INT_CLEAR_MASK 0x20
8498#define DMCU_PERFMON_INTERRUPT_STATUS3__DCFE3_PERFMON_COUNTER5_INT_CLEAR__SHIFT 0x5
8499#define DMCU_PERFMON_INTERRUPT_STATUS3__DCFE3_PERFMON_COUNTER6_INT_OCCURRED_MASK 0x40
8500#define DMCU_PERFMON_INTERRUPT_STATUS3__DCFE3_PERFMON_COUNTER6_INT_OCCURRED__SHIFT 0x6
8501#define DMCU_PERFMON_INTERRUPT_STATUS3__DCFE3_PERFMON_COUNTER6_INT_CLEAR_MASK 0x40
8502#define DMCU_PERFMON_INTERRUPT_STATUS3__DCFE3_PERFMON_COUNTER6_INT_CLEAR__SHIFT 0x6
8503#define DMCU_PERFMON_INTERRUPT_STATUS3__DCFE3_PERFMON_COUNTER7_INT_OCCURRED_MASK 0x80
8504#define DMCU_PERFMON_INTERRUPT_STATUS3__DCFE3_PERFMON_COUNTER7_INT_OCCURRED__SHIFT 0x7
8505#define DMCU_PERFMON_INTERRUPT_STATUS3__DCFE3_PERFMON_COUNTER7_INT_CLEAR_MASK 0x80
8506#define DMCU_PERFMON_INTERRUPT_STATUS3__DCFE3_PERFMON_COUNTER7_INT_CLEAR__SHIFT 0x7
8507#define DMCU_PERFMON_INTERRUPT_STATUS3__DCFE4_PERFMON_COUNTER0_INT_OCCURRED_MASK 0x100
8508#define DMCU_PERFMON_INTERRUPT_STATUS3__DCFE4_PERFMON_COUNTER0_INT_OCCURRED__SHIFT 0x8
8509#define DMCU_PERFMON_INTERRUPT_STATUS3__DCFE4_PERFMON_COUNTER0_INT_CLEAR_MASK 0x100
8510#define DMCU_PERFMON_INTERRUPT_STATUS3__DCFE4_PERFMON_COUNTER0_INT_CLEAR__SHIFT 0x8
8511#define DMCU_PERFMON_INTERRUPT_STATUS3__DCFE4_PERFMON_COUNTER1_INT_OCCURRED_MASK 0x200
8512#define DMCU_PERFMON_INTERRUPT_STATUS3__DCFE4_PERFMON_COUNTER1_INT_OCCURRED__SHIFT 0x9
8513#define DMCU_PERFMON_INTERRUPT_STATUS3__DCFE4_PERFMON_COUNTER1_INT_CLEAR_MASK 0x200
8514#define DMCU_PERFMON_INTERRUPT_STATUS3__DCFE4_PERFMON_COUNTER1_INT_CLEAR__SHIFT 0x9
8515#define DMCU_PERFMON_INTERRUPT_STATUS3__DCFE4_PERFMON_COUNTER2_INT_OCCURRED_MASK 0x400
8516#define DMCU_PERFMON_INTERRUPT_STATUS3__DCFE4_PERFMON_COUNTER2_INT_OCCURRED__SHIFT 0xa
8517#define DMCU_PERFMON_INTERRUPT_STATUS3__DCFE4_PERFMON_COUNTER2_INT_CLEAR_MASK 0x400
8518#define DMCU_PERFMON_INTERRUPT_STATUS3__DCFE4_PERFMON_COUNTER2_INT_CLEAR__SHIFT 0xa
8519#define DMCU_PERFMON_INTERRUPT_STATUS3__DCFE4_PERFMON_COUNTER3_INT_OCCURRED_MASK 0x800
8520#define DMCU_PERFMON_INTERRUPT_STATUS3__DCFE4_PERFMON_COUNTER3_INT_OCCURRED__SHIFT 0xb
8521#define DMCU_PERFMON_INTERRUPT_STATUS3__DCFE4_PERFMON_COUNTER3_INT_CLEAR_MASK 0x800
8522#define DMCU_PERFMON_INTERRUPT_STATUS3__DCFE4_PERFMON_COUNTER3_INT_CLEAR__SHIFT 0xb
8523#define DMCU_PERFMON_INTERRUPT_STATUS3__DCFE4_PERFMON_COUNTER4_INT_OCCURRED_MASK 0x1000
8524#define DMCU_PERFMON_INTERRUPT_STATUS3__DCFE4_PERFMON_COUNTER4_INT_OCCURRED__SHIFT 0xc
8525#define DMCU_PERFMON_INTERRUPT_STATUS3__DCFE4_PERFMON_COUNTER4_INT_CLEAR_MASK 0x1000
8526#define DMCU_PERFMON_INTERRUPT_STATUS3__DCFE4_PERFMON_COUNTER4_INT_CLEAR__SHIFT 0xc
8527#define DMCU_PERFMON_INTERRUPT_STATUS3__DCFE4_PERFMON_COUNTER5_INT_OCCURRED_MASK 0x2000
8528#define DMCU_PERFMON_INTERRUPT_STATUS3__DCFE4_PERFMON_COUNTER5_INT_OCCURRED__SHIFT 0xd
8529#define DMCU_PERFMON_INTERRUPT_STATUS3__DCFE4_PERFMON_COUNTER5_INT_CLEAR_MASK 0x2000
8530#define DMCU_PERFMON_INTERRUPT_STATUS3__DCFE4_PERFMON_COUNTER5_INT_CLEAR__SHIFT 0xd
8531#define DMCU_PERFMON_INTERRUPT_STATUS3__DCFE4_PERFMON_COUNTER6_INT_OCCURRED_MASK 0x4000
8532#define DMCU_PERFMON_INTERRUPT_STATUS3__DCFE4_PERFMON_COUNTER6_INT_OCCURRED__SHIFT 0xe
8533#define DMCU_PERFMON_INTERRUPT_STATUS3__DCFE4_PERFMON_COUNTER6_INT_CLEAR_MASK 0x4000
8534#define DMCU_PERFMON_INTERRUPT_STATUS3__DCFE4_PERFMON_COUNTER6_INT_CLEAR__SHIFT 0xe
8535#define DMCU_PERFMON_INTERRUPT_STATUS3__DCFE4_PERFMON_COUNTER7_INT_OCCURRED_MASK 0x8000
8536#define DMCU_PERFMON_INTERRUPT_STATUS3__DCFE4_PERFMON_COUNTER7_INT_OCCURRED__SHIFT 0xf
8537#define DMCU_PERFMON_INTERRUPT_STATUS3__DCFE4_PERFMON_COUNTER7_INT_CLEAR_MASK 0x8000
8538#define DMCU_PERFMON_INTERRUPT_STATUS3__DCFE4_PERFMON_COUNTER7_INT_CLEAR__SHIFT 0xf
8539#define DMCU_PERFMON_INTERRUPT_STATUS3__DCFE5_PERFMON_COUNTER0_INT_OCCURRED_MASK 0x10000
8540#define DMCU_PERFMON_INTERRUPT_STATUS3__DCFE5_PERFMON_COUNTER0_INT_OCCURRED__SHIFT 0x10
8541#define DMCU_PERFMON_INTERRUPT_STATUS3__DCFE5_PERFMON_COUNTER0_INT_CLEAR_MASK 0x10000
8542#define DMCU_PERFMON_INTERRUPT_STATUS3__DCFE5_PERFMON_COUNTER0_INT_CLEAR__SHIFT 0x10
8543#define DMCU_PERFMON_INTERRUPT_STATUS3__DCFE5_PERFMON_COUNTER1_INT_OCCURRED_MASK 0x20000
8544#define DMCU_PERFMON_INTERRUPT_STATUS3__DCFE5_PERFMON_COUNTER1_INT_OCCURRED__SHIFT 0x11
8545#define DMCU_PERFMON_INTERRUPT_STATUS3__DCFE5_PERFMON_COUNTER1_INT_CLEAR_MASK 0x20000
8546#define DMCU_PERFMON_INTERRUPT_STATUS3__DCFE5_PERFMON_COUNTER1_INT_CLEAR__SHIFT 0x11
8547#define DMCU_PERFMON_INTERRUPT_STATUS3__DCFE5_PERFMON_COUNTER2_INT_OCCURRED_MASK 0x40000
8548#define DMCU_PERFMON_INTERRUPT_STATUS3__DCFE5_PERFMON_COUNTER2_INT_OCCURRED__SHIFT 0x12
8549#define DMCU_PERFMON_INTERRUPT_STATUS3__DCFE5_PERFMON_COUNTER2_INT_CLEAR_MASK 0x40000
8550#define DMCU_PERFMON_INTERRUPT_STATUS3__DCFE5_PERFMON_COUNTER2_INT_CLEAR__SHIFT 0x12
8551#define DMCU_PERFMON_INTERRUPT_STATUS3__DCFE5_PERFMON_COUNTER3_INT_OCCURRED_MASK 0x80000
8552#define DMCU_PERFMON_INTERRUPT_STATUS3__DCFE5_PERFMON_COUNTER3_INT_OCCURRED__SHIFT 0x13
8553#define DMCU_PERFMON_INTERRUPT_STATUS3__DCFE5_PERFMON_COUNTER3_INT_CLEAR_MASK 0x80000
8554#define DMCU_PERFMON_INTERRUPT_STATUS3__DCFE5_PERFMON_COUNTER3_INT_CLEAR__SHIFT 0x13
8555#define DMCU_PERFMON_INTERRUPT_STATUS3__DCFE5_PERFMON_COUNTER4_INT_OCCURRED_MASK 0x100000
8556#define DMCU_PERFMON_INTERRUPT_STATUS3__DCFE5_PERFMON_COUNTER4_INT_OCCURRED__SHIFT 0x14
8557#define DMCU_PERFMON_INTERRUPT_STATUS3__DCFE5_PERFMON_COUNTER4_INT_CLEAR_MASK 0x100000
8558#define DMCU_PERFMON_INTERRUPT_STATUS3__DCFE5_PERFMON_COUNTER4_INT_CLEAR__SHIFT 0x14
8559#define DMCU_PERFMON_INTERRUPT_STATUS3__DCFE5_PERFMON_COUNTER5_INT_OCCURRED_MASK 0x200000
8560#define DMCU_PERFMON_INTERRUPT_STATUS3__DCFE5_PERFMON_COUNTER5_INT_OCCURRED__SHIFT 0x15
8561#define DMCU_PERFMON_INTERRUPT_STATUS3__DCFE5_PERFMON_COUNTER5_INT_CLEAR_MASK 0x200000
8562#define DMCU_PERFMON_INTERRUPT_STATUS3__DCFE5_PERFMON_COUNTER5_INT_CLEAR__SHIFT 0x15
8563#define DMCU_PERFMON_INTERRUPT_STATUS3__DCFE5_PERFMON_COUNTER6_INT_OCCURRED_MASK 0x400000
8564#define DMCU_PERFMON_INTERRUPT_STATUS3__DCFE5_PERFMON_COUNTER6_INT_OCCURRED__SHIFT 0x16
8565#define DMCU_PERFMON_INTERRUPT_STATUS3__DCFE5_PERFMON_COUNTER6_INT_CLEAR_MASK 0x400000
8566#define DMCU_PERFMON_INTERRUPT_STATUS3__DCFE5_PERFMON_COUNTER6_INT_CLEAR__SHIFT 0x16
8567#define DMCU_PERFMON_INTERRUPT_STATUS3__DCFE5_PERFMON_COUNTER7_INT_OCCURRED_MASK 0x800000
8568#define DMCU_PERFMON_INTERRUPT_STATUS3__DCFE5_PERFMON_COUNTER7_INT_OCCURRED__SHIFT 0x17
8569#define DMCU_PERFMON_INTERRUPT_STATUS3__DCFE5_PERFMON_COUNTER7_INT_CLEAR_MASK 0x800000
8570#define DMCU_PERFMON_INTERRUPT_STATUS3__DCFE5_PERFMON_COUNTER7_INT_CLEAR__SHIFT 0x17
8571#define DMCU_PERFMON_INTERRUPT_STATUS3__DCFE3_PERFMON_COUNTER_OFF_INT_OCCURRED_MASK 0x1000000
8572#define DMCU_PERFMON_INTERRUPT_STATUS3__DCFE3_PERFMON_COUNTER_OFF_INT_OCCURRED__SHIFT 0x18
8573#define DMCU_PERFMON_INTERRUPT_STATUS3__DCFE3_PERFMON_COUNTER_OFF_INT_CLEAR_MASK 0x1000000
8574#define DMCU_PERFMON_INTERRUPT_STATUS3__DCFE3_PERFMON_COUNTER_OFF_INT_CLEAR__SHIFT 0x18
8575#define DMCU_PERFMON_INTERRUPT_STATUS3__DCFE4_PERFMON_COUNTER_OFF_INT_OCCURRED_MASK 0x2000000
8576#define DMCU_PERFMON_INTERRUPT_STATUS3__DCFE4_PERFMON_COUNTER_OFF_INT_OCCURRED__SHIFT 0x19
8577#define DMCU_PERFMON_INTERRUPT_STATUS3__DCFE4_PERFMON_COUNTER_OFF_INT_CLEAR_MASK 0x2000000
8578#define DMCU_PERFMON_INTERRUPT_STATUS3__DCFE4_PERFMON_COUNTER_OFF_INT_CLEAR__SHIFT 0x19
8579#define DMCU_PERFMON_INTERRUPT_STATUS3__DCFE5_PERFMON_COUNTER_OFF_INT_OCCURRED_MASK 0x4000000
8580#define DMCU_PERFMON_INTERRUPT_STATUS3__DCFE5_PERFMON_COUNTER_OFF_INT_OCCURRED__SHIFT 0x1a
8581#define DMCU_PERFMON_INTERRUPT_STATUS3__DCFE5_PERFMON_COUNTER_OFF_INT_CLEAR_MASK 0x4000000
8582#define DMCU_PERFMON_INTERRUPT_STATUS3__DCFE5_PERFMON_COUNTER_OFF_INT_CLEAR__SHIFT 0x1a
8583#define DMCU_PERFMON_INTERRUPT_STATUS4__WB_PERFMON_COUNTER0_INT_OCCURRED_MASK 0x1
8584#define DMCU_PERFMON_INTERRUPT_STATUS4__WB_PERFMON_COUNTER0_INT_OCCURRED__SHIFT 0x0
8585#define DMCU_PERFMON_INTERRUPT_STATUS4__WB_PERFMON_COUNTER0_INT_CLEAR_MASK 0x1
8586#define DMCU_PERFMON_INTERRUPT_STATUS4__WB_PERFMON_COUNTER0_INT_CLEAR__SHIFT 0x0
8587#define DMCU_PERFMON_INTERRUPT_STATUS4__WB_PERFMON_COUNTER1_INT_OCCURRED_MASK 0x2
8588#define DMCU_PERFMON_INTERRUPT_STATUS4__WB_PERFMON_COUNTER1_INT_OCCURRED__SHIFT 0x1
8589#define DMCU_PERFMON_INTERRUPT_STATUS4__WB_PERFMON_COUNTER1_INT_CLEAR_MASK 0x2
8590#define DMCU_PERFMON_INTERRUPT_STATUS4__WB_PERFMON_COUNTER1_INT_CLEAR__SHIFT 0x1
8591#define DMCU_PERFMON_INTERRUPT_STATUS4__WB_PERFMON_COUNTER2_INT_OCCURRED_MASK 0x4
8592#define DMCU_PERFMON_INTERRUPT_STATUS4__WB_PERFMON_COUNTER2_INT_OCCURRED__SHIFT 0x2
8593#define DMCU_PERFMON_INTERRUPT_STATUS4__WB_PERFMON_COUNTER2_INT_CLEAR_MASK 0x4
8594#define DMCU_PERFMON_INTERRUPT_STATUS4__WB_PERFMON_COUNTER2_INT_CLEAR__SHIFT 0x2
8595#define DMCU_PERFMON_INTERRUPT_STATUS4__WB_PERFMON_COUNTER3_INT_OCCURRED_MASK 0x8
8596#define DMCU_PERFMON_INTERRUPT_STATUS4__WB_PERFMON_COUNTER3_INT_OCCURRED__SHIFT 0x3
8597#define DMCU_PERFMON_INTERRUPT_STATUS4__WB_PERFMON_COUNTER3_INT_CLEAR_MASK 0x8
8598#define DMCU_PERFMON_INTERRUPT_STATUS4__WB_PERFMON_COUNTER3_INT_CLEAR__SHIFT 0x3
8599#define DMCU_PERFMON_INTERRUPT_STATUS4__WB_PERFMON_COUNTER4_INT_OCCURRED_MASK 0x10
8600#define DMCU_PERFMON_INTERRUPT_STATUS4__WB_PERFMON_COUNTER4_INT_OCCURRED__SHIFT 0x4
8601#define DMCU_PERFMON_INTERRUPT_STATUS4__WB_PERFMON_COUNTER4_INT_CLEAR_MASK 0x10
8602#define DMCU_PERFMON_INTERRUPT_STATUS4__WB_PERFMON_COUNTER4_INT_CLEAR__SHIFT 0x4
8603#define DMCU_PERFMON_INTERRUPT_STATUS4__WB_PERFMON_COUNTER5_INT_OCCURRED_MASK 0x20
8604#define DMCU_PERFMON_INTERRUPT_STATUS4__WB_PERFMON_COUNTER5_INT_OCCURRED__SHIFT 0x5
8605#define DMCU_PERFMON_INTERRUPT_STATUS4__WB_PERFMON_COUNTER5_INT_CLEAR_MASK 0x20
8606#define DMCU_PERFMON_INTERRUPT_STATUS4__WB_PERFMON_COUNTER5_INT_CLEAR__SHIFT 0x5
8607#define DMCU_PERFMON_INTERRUPT_STATUS4__WB_PERFMON_COUNTER6_INT_OCCURRED_MASK 0x40
8608#define DMCU_PERFMON_INTERRUPT_STATUS4__WB_PERFMON_COUNTER6_INT_OCCURRED__SHIFT 0x6
8609#define DMCU_PERFMON_INTERRUPT_STATUS4__WB_PERFMON_COUNTER6_INT_CLEAR_MASK 0x40
8610#define DMCU_PERFMON_INTERRUPT_STATUS4__WB_PERFMON_COUNTER6_INT_CLEAR__SHIFT 0x6
8611#define DMCU_PERFMON_INTERRUPT_STATUS4__WB_PERFMON_COUNTER7_INT_OCCURRED_MASK 0x80
8612#define DMCU_PERFMON_INTERRUPT_STATUS4__WB_PERFMON_COUNTER7_INT_OCCURRED__SHIFT 0x7
8613#define DMCU_PERFMON_INTERRUPT_STATUS4__WB_PERFMON_COUNTER7_INT_CLEAR_MASK 0x80
8614#define DMCU_PERFMON_INTERRUPT_STATUS4__WB_PERFMON_COUNTER7_INT_CLEAR__SHIFT 0x7
8615#define DMCU_PERFMON_INTERRUPT_STATUS4__DCRX_PERFMON_COUNTER0_INT_OCCURRED_MASK 0x100
8616#define DMCU_PERFMON_INTERRUPT_STATUS4__DCRX_PERFMON_COUNTER0_INT_OCCURRED__SHIFT 0x8
8617#define DMCU_PERFMON_INTERRUPT_STATUS4__DCRX_PERFMON_COUNTER0_INT_CLEAR_MASK 0x100
8618#define DMCU_PERFMON_INTERRUPT_STATUS4__DCRX_PERFMON_COUNTER0_INT_CLEAR__SHIFT 0x8
8619#define DMCU_PERFMON_INTERRUPT_STATUS4__DCRX_PERFMON_COUNTER1_INT_OCCURRED_MASK 0x200
8620#define DMCU_PERFMON_INTERRUPT_STATUS4__DCRX_PERFMON_COUNTER1_INT_OCCURRED__SHIFT 0x9
8621#define DMCU_PERFMON_INTERRUPT_STATUS4__DCRX_PERFMON_COUNTER1_INT_CLEAR_MASK 0x200
8622#define DMCU_PERFMON_INTERRUPT_STATUS4__DCRX_PERFMON_COUNTER1_INT_CLEAR__SHIFT 0x9
8623#define DMCU_PERFMON_INTERRUPT_STATUS4__DCRX_PERFMON_COUNTER2_INT_OCCURRED_MASK 0x400
8624#define DMCU_PERFMON_INTERRUPT_STATUS4__DCRX_PERFMON_COUNTER2_INT_OCCURRED__SHIFT 0xa
8625#define DMCU_PERFMON_INTERRUPT_STATUS4__DCRX_PERFMON_COUNTER2_INT_CLEAR_MASK 0x400
8626#define DMCU_PERFMON_INTERRUPT_STATUS4__DCRX_PERFMON_COUNTER2_INT_CLEAR__SHIFT 0xa
8627#define DMCU_PERFMON_INTERRUPT_STATUS4__DCRX_PERFMON_COUNTER3_INT_OCCURRED_MASK 0x800
8628#define DMCU_PERFMON_INTERRUPT_STATUS4__DCRX_PERFMON_COUNTER3_INT_OCCURRED__SHIFT 0xb
8629#define DMCU_PERFMON_INTERRUPT_STATUS4__DCRX_PERFMON_COUNTER3_INT_CLEAR_MASK 0x800
8630#define DMCU_PERFMON_INTERRUPT_STATUS4__DCRX_PERFMON_COUNTER3_INT_CLEAR__SHIFT 0xb
8631#define DMCU_PERFMON_INTERRUPT_STATUS4__DCRX_PERFMON_COUNTER4_INT_OCCURRED_MASK 0x1000
8632#define DMCU_PERFMON_INTERRUPT_STATUS4__DCRX_PERFMON_COUNTER4_INT_OCCURRED__SHIFT 0xc
8633#define DMCU_PERFMON_INTERRUPT_STATUS4__DCRX_PERFMON_COUNTER4_INT_CLEAR_MASK 0x1000
8634#define DMCU_PERFMON_INTERRUPT_STATUS4__DCRX_PERFMON_COUNTER4_INT_CLEAR__SHIFT 0xc
8635#define DMCU_PERFMON_INTERRUPT_STATUS4__DCRX_PERFMON_COUNTER5_INT_OCCURRED_MASK 0x2000
8636#define DMCU_PERFMON_INTERRUPT_STATUS4__DCRX_PERFMON_COUNTER5_INT_OCCURRED__SHIFT 0xd
8637#define DMCU_PERFMON_INTERRUPT_STATUS4__DCRX_PERFMON_COUNTER5_INT_CLEAR_MASK 0x2000
8638#define DMCU_PERFMON_INTERRUPT_STATUS4__DCRX_PERFMON_COUNTER5_INT_CLEAR__SHIFT 0xd
8639#define DMCU_PERFMON_INTERRUPT_STATUS4__DCRX_PERFMON_COUNTER6_INT_OCCURRED_MASK 0x4000
8640#define DMCU_PERFMON_INTERRUPT_STATUS4__DCRX_PERFMON_COUNTER6_INT_OCCURRED__SHIFT 0xe
8641#define DMCU_PERFMON_INTERRUPT_STATUS4__DCRX_PERFMON_COUNTER6_INT_CLEAR_MASK 0x4000
8642#define DMCU_PERFMON_INTERRUPT_STATUS4__DCRX_PERFMON_COUNTER6_INT_CLEAR__SHIFT 0xe
8643#define DMCU_PERFMON_INTERRUPT_STATUS4__DCRX_PERFMON_COUNTER7_INT_OCCURRED_MASK 0x8000
8644#define DMCU_PERFMON_INTERRUPT_STATUS4__DCRX_PERFMON_COUNTER7_INT_OCCURRED__SHIFT 0xf
8645#define DMCU_PERFMON_INTERRUPT_STATUS4__DCRX_PERFMON_COUNTER7_INT_CLEAR_MASK 0x8000
8646#define DMCU_PERFMON_INTERRUPT_STATUS4__DCRX_PERFMON_COUNTER7_INT_CLEAR__SHIFT 0xf
8647#define DMCU_PERFMON_INTERRUPT_STATUS4__DCCG_PERFMON2_COUNTER0_INT_OCCURRED_MASK 0x10000
8648#define DMCU_PERFMON_INTERRUPT_STATUS4__DCCG_PERFMON2_COUNTER0_INT_OCCURRED__SHIFT 0x10
8649#define DMCU_PERFMON_INTERRUPT_STATUS4__DCCG_PERFMON2_COUNTER0_INT_CLEAR_MASK 0x10000
8650#define DMCU_PERFMON_INTERRUPT_STATUS4__DCCG_PERFMON2_COUNTER0_INT_CLEAR__SHIFT 0x10
8651#define DMCU_PERFMON_INTERRUPT_STATUS4__DCCG_PERFMON2_COUNTER1_INT_OCCURRED_MASK 0x20000
8652#define DMCU_PERFMON_INTERRUPT_STATUS4__DCCG_PERFMON2_COUNTER1_INT_OCCURRED__SHIFT 0x11
8653#define DMCU_PERFMON_INTERRUPT_STATUS4__DCCG_PERFMON2_COUNTER1_INT_CLEAR_MASK 0x20000
8654#define DMCU_PERFMON_INTERRUPT_STATUS4__DCCG_PERFMON2_COUNTER1_INT_CLEAR__SHIFT 0x11
8655#define DMCU_PERFMON_INTERRUPT_STATUS4__DCCG_PERFMON2_COUNTER2_INT_OCCURRED_MASK 0x40000
8656#define DMCU_PERFMON_INTERRUPT_STATUS4__DCCG_PERFMON2_COUNTER2_INT_OCCURRED__SHIFT 0x12
8657#define DMCU_PERFMON_INTERRUPT_STATUS4__DCCG_PERFMON2_COUNTER2_INT_CLEAR_MASK 0x40000
8658#define DMCU_PERFMON_INTERRUPT_STATUS4__DCCG_PERFMON2_COUNTER2_INT_CLEAR__SHIFT 0x12
8659#define DMCU_PERFMON_INTERRUPT_STATUS4__DCCG_PERFMON2_COUNTER3_INT_OCCURRED_MASK 0x80000
8660#define DMCU_PERFMON_INTERRUPT_STATUS4__DCCG_PERFMON2_COUNTER3_INT_OCCURRED__SHIFT 0x13
8661#define DMCU_PERFMON_INTERRUPT_STATUS4__DCCG_PERFMON2_COUNTER3_INT_CLEAR_MASK 0x80000
8662#define DMCU_PERFMON_INTERRUPT_STATUS4__DCCG_PERFMON2_COUNTER3_INT_CLEAR__SHIFT 0x13
8663#define DMCU_PERFMON_INTERRUPT_STATUS4__DCCG_PERFMON2_COUNTER4_INT_OCCURRED_MASK 0x100000
8664#define DMCU_PERFMON_INTERRUPT_STATUS4__DCCG_PERFMON2_COUNTER4_INT_OCCURRED__SHIFT 0x14
8665#define DMCU_PERFMON_INTERRUPT_STATUS4__DCCG_PERFMON2_COUNTER4_INT_CLEAR_MASK 0x100000
8666#define DMCU_PERFMON_INTERRUPT_STATUS4__DCCG_PERFMON2_COUNTER4_INT_CLEAR__SHIFT 0x14
8667#define DMCU_PERFMON_INTERRUPT_STATUS4__DCCG_PERFMON2_COUNTER5_INT_OCCURRED_MASK 0x200000
8668#define DMCU_PERFMON_INTERRUPT_STATUS4__DCCG_PERFMON2_COUNTER5_INT_OCCURRED__SHIFT 0x15
8669#define DMCU_PERFMON_INTERRUPT_STATUS4__DCCG_PERFMON2_COUNTER5_INT_CLEAR_MASK 0x200000
8670#define DMCU_PERFMON_INTERRUPT_STATUS4__DCCG_PERFMON2_COUNTER5_INT_CLEAR__SHIFT 0x15
8671#define DMCU_PERFMON_INTERRUPT_STATUS4__DCCG_PERFMON2_COUNTER6_INT_OCCURRED_MASK 0x400000
8672#define DMCU_PERFMON_INTERRUPT_STATUS4__DCCG_PERFMON2_COUNTER6_INT_OCCURRED__SHIFT 0x16
8673#define DMCU_PERFMON_INTERRUPT_STATUS4__DCCG_PERFMON2_COUNTER6_INT_CLEAR_MASK 0x400000
8674#define DMCU_PERFMON_INTERRUPT_STATUS4__DCCG_PERFMON2_COUNTER6_INT_CLEAR__SHIFT 0x16
8675#define DMCU_PERFMON_INTERRUPT_STATUS4__DCCG_PERFMON2_COUNTER7_INT_OCCURRED_MASK 0x800000
8676#define DMCU_PERFMON_INTERRUPT_STATUS4__DCCG_PERFMON2_COUNTER7_INT_OCCURRED__SHIFT 0x17
8677#define DMCU_PERFMON_INTERRUPT_STATUS4__DCCG_PERFMON2_COUNTER7_INT_CLEAR_MASK 0x800000
8678#define DMCU_PERFMON_INTERRUPT_STATUS4__DCCG_PERFMON2_COUNTER7_INT_CLEAR__SHIFT 0x17
8679#define DMCU_PERFMON_INTERRUPT_STATUS4__WB_PERFMON_COUNTER_OFF_INT_OCCURRED_MASK 0x1000000
8680#define DMCU_PERFMON_INTERRUPT_STATUS4__WB_PERFMON_COUNTER_OFF_INT_OCCURRED__SHIFT 0x18
8681#define DMCU_PERFMON_INTERRUPT_STATUS4__WB_PERFMON_COUNTER_OFF_INT_CLEAR_MASK 0x1000000
8682#define DMCU_PERFMON_INTERRUPT_STATUS4__WB_PERFMON_COUNTER_OFF_INT_CLEAR__SHIFT 0x18
8683#define DMCU_PERFMON_INTERRUPT_STATUS4__DCRX_PERFMON_COUNTER_OFF_INT_OCCURRED_MASK 0x2000000
8684#define DMCU_PERFMON_INTERRUPT_STATUS4__DCRX_PERFMON_COUNTER_OFF_INT_OCCURRED__SHIFT 0x19
8685#define DMCU_PERFMON_INTERRUPT_STATUS4__DCRX_PERFMON_COUNTER_OFF_INT_CLEAR_MASK 0x2000000
8686#define DMCU_PERFMON_INTERRUPT_STATUS4__DCRX_PERFMON_COUNTER_OFF_INT_CLEAR__SHIFT 0x19
8687#define DMCU_PERFMON_INTERRUPT_STATUS4__DCCG_PERFMON2_COUNTER_OFF_INT_OCCURRED_MASK 0x4000000
8688#define DMCU_PERFMON_INTERRUPT_STATUS4__DCCG_PERFMON2_COUNTER_OFF_INT_OCCURRED__SHIFT 0x1a
8689#define DMCU_PERFMON_INTERRUPT_STATUS4__DCCG_PERFMON2_COUNTER_OFF_INT_CLEAR_MASK 0x4000000
8690#define DMCU_PERFMON_INTERRUPT_STATUS4__DCCG_PERFMON2_COUNTER_OFF_INT_CLEAR__SHIFT 0x1a
8691#define DMCU_PERFMON_INTERRUPT_STATUS5__DCFEV0_PERFMON_COUNTER0_INT_OCCURRED_MASK 0x1
8692#define DMCU_PERFMON_INTERRUPT_STATUS5__DCFEV0_PERFMON_COUNTER0_INT_OCCURRED__SHIFT 0x0
8693#define DMCU_PERFMON_INTERRUPT_STATUS5__DCFEV0_PERFMON_COUNTER0_INT_CLEAR_MASK 0x1
8694#define DMCU_PERFMON_INTERRUPT_STATUS5__DCFEV0_PERFMON_COUNTER0_INT_CLEAR__SHIFT 0x0
8695#define DMCU_PERFMON_INTERRUPT_STATUS5__DCFEV0_PERFMON_COUNTER1_INT_OCCURRED_MASK 0x2
8696#define DMCU_PERFMON_INTERRUPT_STATUS5__DCFEV0_PERFMON_COUNTER1_INT_OCCURRED__SHIFT 0x1
8697#define DMCU_PERFMON_INTERRUPT_STATUS5__DCFEV0_PERFMON_COUNTER1_INT_CLEAR_MASK 0x2
8698#define DMCU_PERFMON_INTERRUPT_STATUS5__DCFEV0_PERFMON_COUNTER1_INT_CLEAR__SHIFT 0x1
8699#define DMCU_PERFMON_INTERRUPT_STATUS5__DCFEV0_PERFMON_COUNTER2_INT_OCCURRED_MASK 0x4
8700#define DMCU_PERFMON_INTERRUPT_STATUS5__DCFEV0_PERFMON_COUNTER2_INT_OCCURRED__SHIFT 0x2
8701#define DMCU_PERFMON_INTERRUPT_STATUS5__DCFEV0_PERFMON_COUNTER2_INT_CLEAR_MASK 0x4
8702#define DMCU_PERFMON_INTERRUPT_STATUS5__DCFEV0_PERFMON_COUNTER2_INT_CLEAR__SHIFT 0x2
8703#define DMCU_PERFMON_INTERRUPT_STATUS5__DCFEV0_PERFMON_COUNTER3_INT_OCCURRED_MASK 0x8
8704#define DMCU_PERFMON_INTERRUPT_STATUS5__DCFEV0_PERFMON_COUNTER3_INT_OCCURRED__SHIFT 0x3
8705#define DMCU_PERFMON_INTERRUPT_STATUS5__DCFEV0_PERFMON_COUNTER3_INT_CLEAR_MASK 0x8
8706#define DMCU_PERFMON_INTERRUPT_STATUS5__DCFEV0_PERFMON_COUNTER3_INT_CLEAR__SHIFT 0x3
8707#define DMCU_PERFMON_INTERRUPT_STATUS5__DCFEV0_PERFMON_COUNTER4_INT_OCCURRED_MASK 0x10
8708#define DMCU_PERFMON_INTERRUPT_STATUS5__DCFEV0_PERFMON_COUNTER4_INT_OCCURRED__SHIFT 0x4
8709#define DMCU_PERFMON_INTERRUPT_STATUS5__DCFEV0_PERFMON_COUNTER4_INT_CLEAR_MASK 0x10
8710#define DMCU_PERFMON_INTERRUPT_STATUS5__DCFEV0_PERFMON_COUNTER4_INT_CLEAR__SHIFT 0x4
8711#define DMCU_PERFMON_INTERRUPT_STATUS5__DCFEV0_PERFMON_COUNTER5_INT_OCCURRED_MASK 0x20
8712#define DMCU_PERFMON_INTERRUPT_STATUS5__DCFEV0_PERFMON_COUNTER5_INT_OCCURRED__SHIFT 0x5
8713#define DMCU_PERFMON_INTERRUPT_STATUS5__DCFEV0_PERFMON_COUNTER5_INT_CLEAR_MASK 0x20
8714#define DMCU_PERFMON_INTERRUPT_STATUS5__DCFEV0_PERFMON_COUNTER5_INT_CLEAR__SHIFT 0x5
8715#define DMCU_PERFMON_INTERRUPT_STATUS5__DCFEV0_PERFMON_COUNTER6_INT_OCCURRED_MASK 0x40
8716#define DMCU_PERFMON_INTERRUPT_STATUS5__DCFEV0_PERFMON_COUNTER6_INT_OCCURRED__SHIFT 0x6
8717#define DMCU_PERFMON_INTERRUPT_STATUS5__DCFEV0_PERFMON_COUNTER6_INT_CLEAR_MASK 0x40
8718#define DMCU_PERFMON_INTERRUPT_STATUS5__DCFEV0_PERFMON_COUNTER6_INT_CLEAR__SHIFT 0x6
8719#define DMCU_PERFMON_INTERRUPT_STATUS5__DCFEV0_PERFMON_COUNTER7_INT_OCCURRED_MASK 0x80
8720#define DMCU_PERFMON_INTERRUPT_STATUS5__DCFEV0_PERFMON_COUNTER7_INT_OCCURRED__SHIFT 0x7
8721#define DMCU_PERFMON_INTERRUPT_STATUS5__DCFEV0_PERFMON_COUNTER7_INT_CLEAR_MASK 0x80
8722#define DMCU_PERFMON_INTERRUPT_STATUS5__DCFEV0_PERFMON_COUNTER7_INT_CLEAR__SHIFT 0x7
8723#define DMCU_PERFMON_INTERRUPT_STATUS5__DCFEV1_PERFMON_COUNTER0_INT_OCCURRED_MASK 0x100
8724#define DMCU_PERFMON_INTERRUPT_STATUS5__DCFEV1_PERFMON_COUNTER0_INT_OCCURRED__SHIFT 0x8
8725#define DMCU_PERFMON_INTERRUPT_STATUS5__DCFEV1_PERFMON_COUNTER0_INT_CLEAR_MASK 0x100
8726#define DMCU_PERFMON_INTERRUPT_STATUS5__DCFEV1_PERFMON_COUNTER0_INT_CLEAR__SHIFT 0x8
8727#define DMCU_PERFMON_INTERRUPT_STATUS5__DCFEV1_PERFMON_COUNTER1_INT_OCCURRED_MASK 0x200
8728#define DMCU_PERFMON_INTERRUPT_STATUS5__DCFEV1_PERFMON_COUNTER1_INT_OCCURRED__SHIFT 0x9
8729#define DMCU_PERFMON_INTERRUPT_STATUS5__DCFEV1_PERFMON_COUNTER1_INT_CLEAR_MASK 0x200
8730#define DMCU_PERFMON_INTERRUPT_STATUS5__DCFEV1_PERFMON_COUNTER1_INT_CLEAR__SHIFT 0x9
8731#define DMCU_PERFMON_INTERRUPT_STATUS5__DCFEV1_PERFMON_COUNTER2_INT_OCCURRED_MASK 0x400
8732#define DMCU_PERFMON_INTERRUPT_STATUS5__DCFEV1_PERFMON_COUNTER2_INT_OCCURRED__SHIFT 0xa
8733#define DMCU_PERFMON_INTERRUPT_STATUS5__DCFEV1_PERFMON_COUNTER2_INT_CLEAR_MASK 0x400
8734#define DMCU_PERFMON_INTERRUPT_STATUS5__DCFEV1_PERFMON_COUNTER2_INT_CLEAR__SHIFT 0xa
8735#define DMCU_PERFMON_INTERRUPT_STATUS5__DCFEV1_PERFMON_COUNTER3_INT_OCCURRED_MASK 0x800
8736#define DMCU_PERFMON_INTERRUPT_STATUS5__DCFEV1_PERFMON_COUNTER3_INT_OCCURRED__SHIFT 0xb
8737#define DMCU_PERFMON_INTERRUPT_STATUS5__DCFEV1_PERFMON_COUNTER3_INT_CLEAR_MASK 0x800
8738#define DMCU_PERFMON_INTERRUPT_STATUS5__DCFEV1_PERFMON_COUNTER3_INT_CLEAR__SHIFT 0xb
8739#define DMCU_PERFMON_INTERRUPT_STATUS5__DCFEV1_PERFMON_COUNTER4_INT_OCCURRED_MASK 0x1000
8740#define DMCU_PERFMON_INTERRUPT_STATUS5__DCFEV1_PERFMON_COUNTER4_INT_OCCURRED__SHIFT 0xc
8741#define DMCU_PERFMON_INTERRUPT_STATUS5__DCFEV1_PERFMON_COUNTER4_INT_CLEAR_MASK 0x1000
8742#define DMCU_PERFMON_INTERRUPT_STATUS5__DCFEV1_PERFMON_COUNTER4_INT_CLEAR__SHIFT 0xc
8743#define DMCU_PERFMON_INTERRUPT_STATUS5__DCFEV1_PERFMON_COUNTER5_INT_OCCURRED_MASK 0x2000
8744#define DMCU_PERFMON_INTERRUPT_STATUS5__DCFEV1_PERFMON_COUNTER5_INT_OCCURRED__SHIFT 0xd
8745#define DMCU_PERFMON_INTERRUPT_STATUS5__DCFEV1_PERFMON_COUNTER5_INT_CLEAR_MASK 0x2000
8746#define DMCU_PERFMON_INTERRUPT_STATUS5__DCFEV1_PERFMON_COUNTER5_INT_CLEAR__SHIFT 0xd
8747#define DMCU_PERFMON_INTERRUPT_STATUS5__DCFEV1_PERFMON_COUNTER6_INT_OCCURRED_MASK 0x4000
8748#define DMCU_PERFMON_INTERRUPT_STATUS5__DCFEV1_PERFMON_COUNTER6_INT_OCCURRED__SHIFT 0xe
8749#define DMCU_PERFMON_INTERRUPT_STATUS5__DCFEV1_PERFMON_COUNTER6_INT_CLEAR_MASK 0x4000
8750#define DMCU_PERFMON_INTERRUPT_STATUS5__DCFEV1_PERFMON_COUNTER6_INT_CLEAR__SHIFT 0xe
8751#define DMCU_PERFMON_INTERRUPT_STATUS5__DCFEV1_PERFMON_COUNTER7_INT_OCCURRED_MASK 0x8000
8752#define DMCU_PERFMON_INTERRUPT_STATUS5__DCFEV1_PERFMON_COUNTER7_INT_OCCURRED__SHIFT 0xf
8753#define DMCU_PERFMON_INTERRUPT_STATUS5__DCFEV1_PERFMON_COUNTER7_INT_CLEAR_MASK 0x8000
8754#define DMCU_PERFMON_INTERRUPT_STATUS5__DCFEV1_PERFMON_COUNTER7_INT_CLEAR__SHIFT 0xf
8755#define DMCU_PERFMON_INTERRUPT_STATUS5__DCFEV0_PERFMON_COUNTER_OFF_INT_OCCURRED_MASK 0x10000
8756#define DMCU_PERFMON_INTERRUPT_STATUS5__DCFEV0_PERFMON_COUNTER_OFF_INT_OCCURRED__SHIFT 0x10
8757#define DMCU_PERFMON_INTERRUPT_STATUS5__DCFEV0_PERFMON_COUNTER_OFF_INT_CLEAR_MASK 0x10000
8758#define DMCU_PERFMON_INTERRUPT_STATUS5__DCFEV0_PERFMON_COUNTER_OFF_INT_CLEAR__SHIFT 0x10
8759#define DMCU_PERFMON_INTERRUPT_STATUS5__DCFEV1_PERFMON_COUNTER_OFF_INT_OCCURRED_MASK 0x20000
8760#define DMCU_PERFMON_INTERRUPT_STATUS5__DCFEV1_PERFMON_COUNTER_OFF_INT_OCCURRED__SHIFT 0x11
8761#define DMCU_PERFMON_INTERRUPT_STATUS5__DCFEV1_PERFMON_COUNTER_OFF_INT_CLEAR_MASK 0x20000
8762#define DMCU_PERFMON_INTERRUPT_STATUS5__DCFEV1_PERFMON_COUNTER_OFF_INT_CLEAR__SHIFT 0x11
8763#define DMCU_PERFMON_INTERRUPT_TO_UC_EN_MASK1__DCI_PERFMON_COUNTER0_INT_TO_UC_EN_MASK 0x1
8764#define DMCU_PERFMON_INTERRUPT_TO_UC_EN_MASK1__DCI_PERFMON_COUNTER0_INT_TO_UC_EN__SHIFT 0x0
8765#define DMCU_PERFMON_INTERRUPT_TO_UC_EN_MASK1__DCI_PERFMON_COUNTER1_INT_TO_UC_EN_MASK 0x2
8766#define DMCU_PERFMON_INTERRUPT_TO_UC_EN_MASK1__DCI_PERFMON_COUNTER1_INT_TO_UC_EN__SHIFT 0x1
8767#define DMCU_PERFMON_INTERRUPT_TO_UC_EN_MASK1__DCI_PERFMON_COUNTER2_INT_TO_UC_EN_MASK 0x4
8768#define DMCU_PERFMON_INTERRUPT_TO_UC_EN_MASK1__DCI_PERFMON_COUNTER2_INT_TO_UC_EN__SHIFT 0x2
8769#define DMCU_PERFMON_INTERRUPT_TO_UC_EN_MASK1__DCI_PERFMON_COUNTER3_INT_TO_UC_EN_MASK 0x8
8770#define DMCU_PERFMON_INTERRUPT_TO_UC_EN_MASK1__DCI_PERFMON_COUNTER3_INT_TO_UC_EN__SHIFT 0x3
8771#define DMCU_PERFMON_INTERRUPT_TO_UC_EN_MASK1__DCI_PERFMON_COUNTER4_INT_TO_UC_EN_MASK 0x10
8772#define DMCU_PERFMON_INTERRUPT_TO_UC_EN_MASK1__DCI_PERFMON_COUNTER4_INT_TO_UC_EN__SHIFT 0x4
8773#define DMCU_PERFMON_INTERRUPT_TO_UC_EN_MASK1__DCI_PERFMON_COUNTER5_INT_TO_UC_EN_MASK 0x20
8774#define DMCU_PERFMON_INTERRUPT_TO_UC_EN_MASK1__DCI_PERFMON_COUNTER5_INT_TO_UC_EN__SHIFT 0x5
8775#define DMCU_PERFMON_INTERRUPT_TO_UC_EN_MASK1__DCI_PERFMON_COUNTER6_INT_TO_UC_EN_MASK 0x40
8776#define DMCU_PERFMON_INTERRUPT_TO_UC_EN_MASK1__DCI_PERFMON_COUNTER6_INT_TO_UC_EN__SHIFT 0x6
8777#define DMCU_PERFMON_INTERRUPT_TO_UC_EN_MASK1__DCI_PERFMON_COUNTER7_INT_TO_UC_EN_MASK 0x80
8778#define DMCU_PERFMON_INTERRUPT_TO_UC_EN_MASK1__DCI_PERFMON_COUNTER7_INT_TO_UC_EN__SHIFT 0x7
8779#define DMCU_PERFMON_INTERRUPT_TO_UC_EN_MASK1__DCO_PERFMON_COUNTER0_INT_TO_UC_EN_MASK 0x100
8780#define DMCU_PERFMON_INTERRUPT_TO_UC_EN_MASK1__DCO_PERFMON_COUNTER0_INT_TO_UC_EN__SHIFT 0x8
8781#define DMCU_PERFMON_INTERRUPT_TO_UC_EN_MASK1__DCO_PERFMON_COUNTER1_INT_TO_UC_EN_MASK 0x200
8782#define DMCU_PERFMON_INTERRUPT_TO_UC_EN_MASK1__DCO_PERFMON_COUNTER1_INT_TO_UC_EN__SHIFT 0x9
8783#define DMCU_PERFMON_INTERRUPT_TO_UC_EN_MASK1__DCO_PERFMON_COUNTER2_INT_TO_UC_EN_MASK 0x400
8784#define DMCU_PERFMON_INTERRUPT_TO_UC_EN_MASK1__DCO_PERFMON_COUNTER2_INT_TO_UC_EN__SHIFT 0xa
8785#define DMCU_PERFMON_INTERRUPT_TO_UC_EN_MASK1__DCO_PERFMON_COUNTER3_INT_TO_UC_EN_MASK 0x800
8786#define DMCU_PERFMON_INTERRUPT_TO_UC_EN_MASK1__DCO_PERFMON_COUNTER3_INT_TO_UC_EN__SHIFT 0xb
8787#define DMCU_PERFMON_INTERRUPT_TO_UC_EN_MASK1__DCO_PERFMON_COUNTER4_INT_TO_UC_EN_MASK 0x1000
8788#define DMCU_PERFMON_INTERRUPT_TO_UC_EN_MASK1__DCO_PERFMON_COUNTER4_INT_TO_UC_EN__SHIFT 0xc
8789#define DMCU_PERFMON_INTERRUPT_TO_UC_EN_MASK1__DCO_PERFMON_COUNTER5_INT_TO_UC_EN_MASK 0x2000
8790#define DMCU_PERFMON_INTERRUPT_TO_UC_EN_MASK1__DCO_PERFMON_COUNTER5_INT_TO_UC_EN__SHIFT 0xd
8791#define DMCU_PERFMON_INTERRUPT_TO_UC_EN_MASK1__DCO_PERFMON_COUNTER6_INT_TO_UC_EN_MASK 0x4000
8792#define DMCU_PERFMON_INTERRUPT_TO_UC_EN_MASK1__DCO_PERFMON_COUNTER6_INT_TO_UC_EN__SHIFT 0xe
8793#define DMCU_PERFMON_INTERRUPT_TO_UC_EN_MASK1__DCO_PERFMON_COUNTER7_INT_TO_UC_EN_MASK 0x8000
8794#define DMCU_PERFMON_INTERRUPT_TO_UC_EN_MASK1__DCO_PERFMON_COUNTER7_INT_TO_UC_EN__SHIFT 0xf
8795#define DMCU_PERFMON_INTERRUPT_TO_UC_EN_MASK1__DCCG_PERFMON_COUNTER0_INT_TO_UC_EN_MASK 0x10000
8796#define DMCU_PERFMON_INTERRUPT_TO_UC_EN_MASK1__DCCG_PERFMON_COUNTER0_INT_TO_UC_EN__SHIFT 0x10
8797#define DMCU_PERFMON_INTERRUPT_TO_UC_EN_MASK1__DCCG_PERFMON_COUNTER1_INT_TO_UC_EN_MASK 0x20000
8798#define DMCU_PERFMON_INTERRUPT_TO_UC_EN_MASK1__DCCG_PERFMON_COUNTER1_INT_TO_UC_EN__SHIFT 0x11
8799#define DMCU_PERFMON_INTERRUPT_TO_UC_EN_MASK1__DCCG_PERFMON_COUNTER2_INT_TO_UC_EN_MASK 0x40000
8800#define DMCU_PERFMON_INTERRUPT_TO_UC_EN_MASK1__DCCG_PERFMON_COUNTER2_INT_TO_UC_EN__SHIFT 0x12
8801#define DMCU_PERFMON_INTERRUPT_TO_UC_EN_MASK1__DCCG_PERFMON_COUNTER3_INT_TO_UC_EN_MASK 0x80000
8802#define DMCU_PERFMON_INTERRUPT_TO_UC_EN_MASK1__DCCG_PERFMON_COUNTER3_INT_TO_UC_EN__SHIFT 0x13
8803#define DMCU_PERFMON_INTERRUPT_TO_UC_EN_MASK1__DCCG_PERFMON_COUNTER4_INT_TO_UC_EN_MASK 0x100000
8804#define DMCU_PERFMON_INTERRUPT_TO_UC_EN_MASK1__DCCG_PERFMON_COUNTER4_INT_TO_UC_EN__SHIFT 0x14
8805#define DMCU_PERFMON_INTERRUPT_TO_UC_EN_MASK1__DCCG_PERFMON_COUNTER5_INT_TO_UC_EN_MASK 0x200000
8806#define DMCU_PERFMON_INTERRUPT_TO_UC_EN_MASK1__DCCG_PERFMON_COUNTER5_INT_TO_UC_EN__SHIFT 0x15
8807#define DMCU_PERFMON_INTERRUPT_TO_UC_EN_MASK1__DCCG_PERFMON_COUNTER6_INT_TO_UC_EN_MASK 0x400000
8808#define DMCU_PERFMON_INTERRUPT_TO_UC_EN_MASK1__DCCG_PERFMON_COUNTER6_INT_TO_UC_EN__SHIFT 0x16
8809#define DMCU_PERFMON_INTERRUPT_TO_UC_EN_MASK1__DCCG_PERFMON_COUNTER7_INT_TO_UC_EN_MASK 0x800000
8810#define DMCU_PERFMON_INTERRUPT_TO_UC_EN_MASK1__DCCG_PERFMON_COUNTER7_INT_TO_UC_EN__SHIFT 0x17
8811#define DMCU_PERFMON_INTERRUPT_TO_UC_EN_MASK1__DCI_PERFMON_COUNTER_OFF_INT_TO_UC_EN_MASK 0x1000000
8812#define DMCU_PERFMON_INTERRUPT_TO_UC_EN_MASK1__DCI_PERFMON_COUNTER_OFF_INT_TO_UC_EN__SHIFT 0x18
8813#define DMCU_PERFMON_INTERRUPT_TO_UC_EN_MASK1__DCO_PERFMON_COUNTER_OFF_INT_TO_UC_EN_MASK 0x2000000
8814#define DMCU_PERFMON_INTERRUPT_TO_UC_EN_MASK1__DCO_PERFMON_COUNTER_OFF_INT_TO_UC_EN__SHIFT 0x19
8815#define DMCU_PERFMON_INTERRUPT_TO_UC_EN_MASK1__DCCG_PERFMON_COUNTER_OFF_INT_TO_UC_EN_MASK 0x4000000
8816#define DMCU_PERFMON_INTERRUPT_TO_UC_EN_MASK1__DCCG_PERFMON_COUNTER_OFF_INT_TO_UC_EN__SHIFT 0x1a
8817#define DMCU_PERFMON_INTERRUPT_TO_UC_EN_MASK2__DCFE0_PERFMON_COUNTER0_INT_TO_UC_EN_MASK 0x1
8818#define DMCU_PERFMON_INTERRUPT_TO_UC_EN_MASK2__DCFE0_PERFMON_COUNTER0_INT_TO_UC_EN__SHIFT 0x0
8819#define DMCU_PERFMON_INTERRUPT_TO_UC_EN_MASK2__DCFE0_PERFMON_COUNTER1_INT_TO_UC_EN_MASK 0x2
8820#define DMCU_PERFMON_INTERRUPT_TO_UC_EN_MASK2__DCFE0_PERFMON_COUNTER1_INT_TO_UC_EN__SHIFT 0x1
8821#define DMCU_PERFMON_INTERRUPT_TO_UC_EN_MASK2__DCFE0_PERFMON_COUNTER2_INT_TO_UC_EN_MASK 0x4
8822#define DMCU_PERFMON_INTERRUPT_TO_UC_EN_MASK2__DCFE0_PERFMON_COUNTER2_INT_TO_UC_EN__SHIFT 0x2
8823#define DMCU_PERFMON_INTERRUPT_TO_UC_EN_MASK2__DCFE0_PERFMON_COUNTER3_INT_TO_UC_EN_MASK 0x8
8824#define DMCU_PERFMON_INTERRUPT_TO_UC_EN_MASK2__DCFE0_PERFMON_COUNTER3_INT_TO_UC_EN__SHIFT 0x3
8825#define DMCU_PERFMON_INTERRUPT_TO_UC_EN_MASK2__DCFE0_PERFMON_COUNTER4_INT_TO_UC_EN_MASK 0x10
8826#define DMCU_PERFMON_INTERRUPT_TO_UC_EN_MASK2__DCFE0_PERFMON_COUNTER4_INT_TO_UC_EN__SHIFT 0x4
8827#define DMCU_PERFMON_INTERRUPT_TO_UC_EN_MASK2__DCFE0_PERFMON_COUNTER5_INT_TO_UC_EN_MASK 0x20
8828#define DMCU_PERFMON_INTERRUPT_TO_UC_EN_MASK2__DCFE0_PERFMON_COUNTER5_INT_TO_UC_EN__SHIFT 0x5
8829#define DMCU_PERFMON_INTERRUPT_TO_UC_EN_MASK2__DCFE0_PERFMON_COUNTER6_INT_TO_UC_EN_MASK 0x40
8830#define DMCU_PERFMON_INTERRUPT_TO_UC_EN_MASK2__DCFE0_PERFMON_COUNTER6_INT_TO_UC_EN__SHIFT 0x6
8831#define DMCU_PERFMON_INTERRUPT_TO_UC_EN_MASK2__DCFE0_PERFMON_COUNTER7_INT_TO_UC_EN_MASK 0x80
8832#define DMCU_PERFMON_INTERRUPT_TO_UC_EN_MASK2__DCFE0_PERFMON_COUNTER7_INT_TO_UC_EN__SHIFT 0x7
8833#define DMCU_PERFMON_INTERRUPT_TO_UC_EN_MASK2__DCFE1_PERFMON_COUNTER0_INT_TO_UC_EN_MASK 0x100
8834#define DMCU_PERFMON_INTERRUPT_TO_UC_EN_MASK2__DCFE1_PERFMON_COUNTER0_INT_TO_UC_EN__SHIFT 0x8
8835#define DMCU_PERFMON_INTERRUPT_TO_UC_EN_MASK2__DCFE1_PERFMON_COUNTER1_INT_TO_UC_EN_MASK 0x200
8836#define DMCU_PERFMON_INTERRUPT_TO_UC_EN_MASK2__DCFE1_PERFMON_COUNTER1_INT_TO_UC_EN__SHIFT 0x9
8837#define DMCU_PERFMON_INTERRUPT_TO_UC_EN_MASK2__DCFE1_PERFMON_COUNTER2_INT_TO_UC_EN_MASK 0x400
8838#define DMCU_PERFMON_INTERRUPT_TO_UC_EN_MASK2__DCFE1_PERFMON_COUNTER2_INT_TO_UC_EN__SHIFT 0xa
8839#define DMCU_PERFMON_INTERRUPT_TO_UC_EN_MASK2__DCFE1_PERFMON_COUNTER3_INT_TO_UC_EN_MASK 0x800
8840#define DMCU_PERFMON_INTERRUPT_TO_UC_EN_MASK2__DCFE1_PERFMON_COUNTER3_INT_TO_UC_EN__SHIFT 0xb
8841#define DMCU_PERFMON_INTERRUPT_TO_UC_EN_MASK2__DCFE1_PERFMON_COUNTER4_INT_TO_UC_EN_MASK 0x1000
8842#define DMCU_PERFMON_INTERRUPT_TO_UC_EN_MASK2__DCFE1_PERFMON_COUNTER4_INT_TO_UC_EN__SHIFT 0xc
8843#define DMCU_PERFMON_INTERRUPT_TO_UC_EN_MASK2__DCFE1_PERFMON_COUNTER5_INT_TO_UC_EN_MASK 0x2000
8844#define DMCU_PERFMON_INTERRUPT_TO_UC_EN_MASK2__DCFE1_PERFMON_COUNTER5_INT_TO_UC_EN__SHIFT 0xd
8845#define DMCU_PERFMON_INTERRUPT_TO_UC_EN_MASK2__DCFE1_PERFMON_COUNTER6_INT_TO_UC_EN_MASK 0x4000
8846#define DMCU_PERFMON_INTERRUPT_TO_UC_EN_MASK2__DCFE1_PERFMON_COUNTER6_INT_TO_UC_EN__SHIFT 0xe
8847#define DMCU_PERFMON_INTERRUPT_TO_UC_EN_MASK2__DCFE1_PERFMON_COUNTER7_INT_TO_UC_EN_MASK 0x8000
8848#define DMCU_PERFMON_INTERRUPT_TO_UC_EN_MASK2__DCFE1_PERFMON_COUNTER7_INT_TO_UC_EN__SHIFT 0xf
8849#define DMCU_PERFMON_INTERRUPT_TO_UC_EN_MASK2__DCFE2_PERFMON_COUNTER0_INT_TO_UC_EN_MASK 0x10000
8850#define DMCU_PERFMON_INTERRUPT_TO_UC_EN_MASK2__DCFE2_PERFMON_COUNTER0_INT_TO_UC_EN__SHIFT 0x10
8851#define DMCU_PERFMON_INTERRUPT_TO_UC_EN_MASK2__DCFE2_PERFMON_COUNTER1_INT_TO_UC_EN_MASK 0x20000
8852#define DMCU_PERFMON_INTERRUPT_TO_UC_EN_MASK2__DCFE2_PERFMON_COUNTER1_INT_TO_UC_EN__SHIFT 0x11
8853#define DMCU_PERFMON_INTERRUPT_TO_UC_EN_MASK2__DCFE2_PERFMON_COUNTER2_INT_TO_UC_EN_MASK 0x40000
8854#define DMCU_PERFMON_INTERRUPT_TO_UC_EN_MASK2__DCFE2_PERFMON_COUNTER2_INT_TO_UC_EN__SHIFT 0x12
8855#define DMCU_PERFMON_INTERRUPT_TO_UC_EN_MASK2__DCFE2_PERFMON_COUNTER3_INT_TO_UC_EN_MASK 0x80000
8856#define DMCU_PERFMON_INTERRUPT_TO_UC_EN_MASK2__DCFE2_PERFMON_COUNTER3_INT_TO_UC_EN__SHIFT 0x13
8857#define DMCU_PERFMON_INTERRUPT_TO_UC_EN_MASK2__DCFE2_PERFMON_COUNTER4_INT_TO_UC_EN_MASK 0x100000
8858#define DMCU_PERFMON_INTERRUPT_TO_UC_EN_MASK2__DCFE2_PERFMON_COUNTER4_INT_TO_UC_EN__SHIFT 0x14
8859#define DMCU_PERFMON_INTERRUPT_TO_UC_EN_MASK2__DCFE2_PERFMON_COUNTER5_INT_TO_UC_EN_MASK 0x200000
8860#define DMCU_PERFMON_INTERRUPT_TO_UC_EN_MASK2__DCFE2_PERFMON_COUNTER5_INT_TO_UC_EN__SHIFT 0x15
8861#define DMCU_PERFMON_INTERRUPT_TO_UC_EN_MASK2__DCFE2_PERFMON_COUNTER6_INT_TO_UC_EN_MASK 0x400000
8862#define DMCU_PERFMON_INTERRUPT_TO_UC_EN_MASK2__DCFE2_PERFMON_COUNTER6_INT_TO_UC_EN__SHIFT 0x16
8863#define DMCU_PERFMON_INTERRUPT_TO_UC_EN_MASK2__DCFE2_PERFMON_COUNTER7_INT_TO_UC_EN_MASK 0x800000
8864#define DMCU_PERFMON_INTERRUPT_TO_UC_EN_MASK2__DCFE2_PERFMON_COUNTER7_INT_TO_UC_EN__SHIFT 0x17
8865#define DMCU_PERFMON_INTERRUPT_TO_UC_EN_MASK2__DCFE0_PERFMON_COUNTER_OFF_INT_TO_UC_EN_MASK 0x1000000
8866#define DMCU_PERFMON_INTERRUPT_TO_UC_EN_MASK2__DCFE0_PERFMON_COUNTER_OFF_INT_TO_UC_EN__SHIFT 0x18
8867#define DMCU_PERFMON_INTERRUPT_TO_UC_EN_MASK2__DCFE1_PERFMON_COUNTER_OFF_INT_TO_UC_EN_MASK 0x2000000
8868#define DMCU_PERFMON_INTERRUPT_TO_UC_EN_MASK2__DCFE1_PERFMON_COUNTER_OFF_INT_TO_UC_EN__SHIFT 0x19
8869#define DMCU_PERFMON_INTERRUPT_TO_UC_EN_MASK2__DCFE2_PERFMON_COUNTER_OFF_INT_TO_UC_EN_MASK 0x4000000
8870#define DMCU_PERFMON_INTERRUPT_TO_UC_EN_MASK2__DCFE2_PERFMON_COUNTER_OFF_INT_TO_UC_EN__SHIFT 0x1a
8871#define DMCU_PERFMON_INTERRUPT_TO_UC_EN_MASK3__DCFE3_PERFMON_COUNTER0_INT_TO_UC_EN_MASK 0x1
8872#define DMCU_PERFMON_INTERRUPT_TO_UC_EN_MASK3__DCFE3_PERFMON_COUNTER0_INT_TO_UC_EN__SHIFT 0x0
8873#define DMCU_PERFMON_INTERRUPT_TO_UC_EN_MASK3__DCFE3_PERFMON_COUNTER1_INT_TO_UC_EN_MASK 0x2
8874#define DMCU_PERFMON_INTERRUPT_TO_UC_EN_MASK3__DCFE3_PERFMON_COUNTER1_INT_TO_UC_EN__SHIFT 0x1
8875#define DMCU_PERFMON_INTERRUPT_TO_UC_EN_MASK3__DCFE3_PERFMON_COUNTER2_INT_TO_UC_EN_MASK 0x4
8876#define DMCU_PERFMON_INTERRUPT_TO_UC_EN_MASK3__DCFE3_PERFMON_COUNTER2_INT_TO_UC_EN__SHIFT 0x2
8877#define DMCU_PERFMON_INTERRUPT_TO_UC_EN_MASK3__DCFE3_PERFMON_COUNTER3_INT_TO_UC_EN_MASK 0x8
8878#define DMCU_PERFMON_INTERRUPT_TO_UC_EN_MASK3__DCFE3_PERFMON_COUNTER3_INT_TO_UC_EN__SHIFT 0x3
8879#define DMCU_PERFMON_INTERRUPT_TO_UC_EN_MASK3__DCFE3_PERFMON_COUNTER4_INT_TO_UC_EN_MASK 0x10
8880#define DMCU_PERFMON_INTERRUPT_TO_UC_EN_MASK3__DCFE3_PERFMON_COUNTER4_INT_TO_UC_EN__SHIFT 0x4
8881#define DMCU_PERFMON_INTERRUPT_TO_UC_EN_MASK3__DCFE3_PERFMON_COUNTER5_INT_TO_UC_EN_MASK 0x20
8882#define DMCU_PERFMON_INTERRUPT_TO_UC_EN_MASK3__DCFE3_PERFMON_COUNTER5_INT_TO_UC_EN__SHIFT 0x5
8883#define DMCU_PERFMON_INTERRUPT_TO_UC_EN_MASK3__DCFE3_PERFMON_COUNTER6_INT_TO_UC_EN_MASK 0x40
8884#define DMCU_PERFMON_INTERRUPT_TO_UC_EN_MASK3__DCFE3_PERFMON_COUNTER6_INT_TO_UC_EN__SHIFT 0x6
8885#define DMCU_PERFMON_INTERRUPT_TO_UC_EN_MASK3__DCFE3_PERFMON_COUNTER7_INT_TO_UC_EN_MASK 0x80
8886#define DMCU_PERFMON_INTERRUPT_TO_UC_EN_MASK3__DCFE3_PERFMON_COUNTER7_INT_TO_UC_EN__SHIFT 0x7
8887#define DMCU_PERFMON_INTERRUPT_TO_UC_EN_MASK3__DCFE4_PERFMON_COUNTER0_INT_TO_UC_EN_MASK 0x100
8888#define DMCU_PERFMON_INTERRUPT_TO_UC_EN_MASK3__DCFE4_PERFMON_COUNTER0_INT_TO_UC_EN__SHIFT 0x8
8889#define DMCU_PERFMON_INTERRUPT_TO_UC_EN_MASK3__DCFE4_PERFMON_COUNTER1_INT_TO_UC_EN_MASK 0x200
8890#define DMCU_PERFMON_INTERRUPT_TO_UC_EN_MASK3__DCFE4_PERFMON_COUNTER1_INT_TO_UC_EN__SHIFT 0x9
8891#define DMCU_PERFMON_INTERRUPT_TO_UC_EN_MASK3__DCFE4_PERFMON_COUNTER2_INT_TO_UC_EN_MASK 0x400
8892#define DMCU_PERFMON_INTERRUPT_TO_UC_EN_MASK3__DCFE4_PERFMON_COUNTER2_INT_TO_UC_EN__SHIFT 0xa
8893#define DMCU_PERFMON_INTERRUPT_TO_UC_EN_MASK3__DCFE4_PERFMON_COUNTER3_INT_TO_UC_EN_MASK 0x800
8894#define DMCU_PERFMON_INTERRUPT_TO_UC_EN_MASK3__DCFE4_PERFMON_COUNTER3_INT_TO_UC_EN__SHIFT 0xb
8895#define DMCU_PERFMON_INTERRUPT_TO_UC_EN_MASK3__DCFE4_PERFMON_COUNTER4_INT_TO_UC_EN_MASK 0x1000
8896#define DMCU_PERFMON_INTERRUPT_TO_UC_EN_MASK3__DCFE4_PERFMON_COUNTER4_INT_TO_UC_EN__SHIFT 0xc
8897#define DMCU_PERFMON_INTERRUPT_TO_UC_EN_MASK3__DCFE4_PERFMON_COUNTER5_INT_TO_UC_EN_MASK 0x2000
8898#define DMCU_PERFMON_INTERRUPT_TO_UC_EN_MASK3__DCFE4_PERFMON_COUNTER5_INT_TO_UC_EN__SHIFT 0xd
8899#define DMCU_PERFMON_INTERRUPT_TO_UC_EN_MASK3__DCFE4_PERFMON_COUNTER6_INT_TO_UC_EN_MASK 0x4000
8900#define DMCU_PERFMON_INTERRUPT_TO_UC_EN_MASK3__DCFE4_PERFMON_COUNTER6_INT_TO_UC_EN__SHIFT 0xe
8901#define DMCU_PERFMON_INTERRUPT_TO_UC_EN_MASK3__DCFE4_PERFMON_COUNTER7_INT_TO_UC_EN_MASK 0x8000
8902#define DMCU_PERFMON_INTERRUPT_TO_UC_EN_MASK3__DCFE4_PERFMON_COUNTER7_INT_TO_UC_EN__SHIFT 0xf
8903#define DMCU_PERFMON_INTERRUPT_TO_UC_EN_MASK3__DCFE5_PERFMON_COUNTER0_INT_TO_UC_EN_MASK 0x10000
8904#define DMCU_PERFMON_INTERRUPT_TO_UC_EN_MASK3__DCFE5_PERFMON_COUNTER0_INT_TO_UC_EN__SHIFT 0x10
8905#define DMCU_PERFMON_INTERRUPT_TO_UC_EN_MASK3__DCFE5_PERFMON_COUNTER1_INT_TO_UC_EN_MASK 0x20000
8906#define DMCU_PERFMON_INTERRUPT_TO_UC_EN_MASK3__DCFE5_PERFMON_COUNTER1_INT_TO_UC_EN__SHIFT 0x11
8907#define DMCU_PERFMON_INTERRUPT_TO_UC_EN_MASK3__DCFE5_PERFMON_COUNTER2_INT_TO_UC_EN_MASK 0x40000
8908#define DMCU_PERFMON_INTERRUPT_TO_UC_EN_MASK3__DCFE5_PERFMON_COUNTER2_INT_TO_UC_EN__SHIFT 0x12
8909#define DMCU_PERFMON_INTERRUPT_TO_UC_EN_MASK3__DCFE5_PERFMON_COUNTER3_INT_TO_UC_EN_MASK 0x80000
8910#define DMCU_PERFMON_INTERRUPT_TO_UC_EN_MASK3__DCFE5_PERFMON_COUNTER3_INT_TO_UC_EN__SHIFT 0x13
8911#define DMCU_PERFMON_INTERRUPT_TO_UC_EN_MASK3__DCFE5_PERFMON_COUNTER4_INT_TO_UC_EN_MASK 0x100000
8912#define DMCU_PERFMON_INTERRUPT_TO_UC_EN_MASK3__DCFE5_PERFMON_COUNTER4_INT_TO_UC_EN__SHIFT 0x14
8913#define DMCU_PERFMON_INTERRUPT_TO_UC_EN_MASK3__DCFE5_PERFMON_COUNTER5_INT_TO_UC_EN_MASK 0x200000
8914#define DMCU_PERFMON_INTERRUPT_TO_UC_EN_MASK3__DCFE5_PERFMON_COUNTER5_INT_TO_UC_EN__SHIFT 0x15
8915#define DMCU_PERFMON_INTERRUPT_TO_UC_EN_MASK3__DCFE5_PERFMON_COUNTER6_INT_TO_UC_EN_MASK 0x400000
8916#define DMCU_PERFMON_INTERRUPT_TO_UC_EN_MASK3__DCFE5_PERFMON_COUNTER6_INT_TO_UC_EN__SHIFT 0x16
8917#define DMCU_PERFMON_INTERRUPT_TO_UC_EN_MASK3__DCFE5_PERFMON_COUNTER7_INT_TO_UC_EN_MASK 0x800000
8918#define DMCU_PERFMON_INTERRUPT_TO_UC_EN_MASK3__DCFE5_PERFMON_COUNTER7_INT_TO_UC_EN__SHIFT 0x17
8919#define DMCU_PERFMON_INTERRUPT_TO_UC_EN_MASK3__DCFE3_PERFMON_COUNTER_OFF_INT_TO_UC_EN_MASK 0x1000000
8920#define DMCU_PERFMON_INTERRUPT_TO_UC_EN_MASK3__DCFE3_PERFMON_COUNTER_OFF_INT_TO_UC_EN__SHIFT 0x18
8921#define DMCU_PERFMON_INTERRUPT_TO_UC_EN_MASK3__DCFE4_PERFMON_COUNTER_OFF_INT_TO_UC_EN_MASK 0x2000000
8922#define DMCU_PERFMON_INTERRUPT_TO_UC_EN_MASK3__DCFE4_PERFMON_COUNTER_OFF_INT_TO_UC_EN__SHIFT 0x19
8923#define DMCU_PERFMON_INTERRUPT_TO_UC_EN_MASK3__DCFE5_PERFMON_COUNTER_OFF_INT_TO_UC_EN_MASK 0x4000000
8924#define DMCU_PERFMON_INTERRUPT_TO_UC_EN_MASK3__DCFE5_PERFMON_COUNTER_OFF_INT_TO_UC_EN__SHIFT 0x1a
8925#define DMCU_PERFMON_INTERRUPT_TO_UC_EN_MASK4__WB_PERFMON_COUNTER0_INT_TO_UC_EN_MASK 0x1
8926#define DMCU_PERFMON_INTERRUPT_TO_UC_EN_MASK4__WB_PERFMON_COUNTER0_INT_TO_UC_EN__SHIFT 0x0
8927#define DMCU_PERFMON_INTERRUPT_TO_UC_EN_MASK4__WB_PERFMON_COUNTER1_INT_TO_UC_EN_MASK 0x2
8928#define DMCU_PERFMON_INTERRUPT_TO_UC_EN_MASK4__WB_PERFMON_COUNTER1_INT_TO_UC_EN__SHIFT 0x1
8929#define DMCU_PERFMON_INTERRUPT_TO_UC_EN_MASK4__WB_PERFMON_COUNTER2_INT_TO_UC_EN_MASK 0x4
8930#define DMCU_PERFMON_INTERRUPT_TO_UC_EN_MASK4__WB_PERFMON_COUNTER2_INT_TO_UC_EN__SHIFT 0x2
8931#define DMCU_PERFMON_INTERRUPT_TO_UC_EN_MASK4__WB_PERFMON_COUNTER3_INT_TO_UC_EN_MASK 0x8
8932#define DMCU_PERFMON_INTERRUPT_TO_UC_EN_MASK4__WB_PERFMON_COUNTER3_INT_TO_UC_EN__SHIFT 0x3
8933#define DMCU_PERFMON_INTERRUPT_TO_UC_EN_MASK4__WB_PERFMON_COUNTER4_INT_TO_UC_EN_MASK 0x10
8934#define DMCU_PERFMON_INTERRUPT_TO_UC_EN_MASK4__WB_PERFMON_COUNTER4_INT_TO_UC_EN__SHIFT 0x4
8935#define DMCU_PERFMON_INTERRUPT_TO_UC_EN_MASK4__WB_PERFMON_COUNTER5_INT_TO_UC_EN_MASK 0x20
8936#define DMCU_PERFMON_INTERRUPT_TO_UC_EN_MASK4__WB_PERFMON_COUNTER5_INT_TO_UC_EN__SHIFT 0x5
8937#define DMCU_PERFMON_INTERRUPT_TO_UC_EN_MASK4__WB_PERFMON_COUNTER6_INT_TO_UC_EN_MASK 0x40
8938#define DMCU_PERFMON_INTERRUPT_TO_UC_EN_MASK4__WB_PERFMON_COUNTER6_INT_TO_UC_EN__SHIFT 0x6
8939#define DMCU_PERFMON_INTERRUPT_TO_UC_EN_MASK4__WB_PERFMON_COUNTER7_INT_TO_UC_EN_MASK 0x80
8940#define DMCU_PERFMON_INTERRUPT_TO_UC_EN_MASK4__WB_PERFMON_COUNTER7_INT_TO_UC_EN__SHIFT 0x7
8941#define DMCU_PERFMON_INTERRUPT_TO_UC_EN_MASK4__DCRX_PERFMON_COUNTER0_INT_TO_UC_EN_MASK 0x100
8942#define DMCU_PERFMON_INTERRUPT_TO_UC_EN_MASK4__DCRX_PERFMON_COUNTER0_INT_TO_UC_EN__SHIFT 0x8
8943#define DMCU_PERFMON_INTERRUPT_TO_UC_EN_MASK4__DCRX_PERFMON_COUNTER1_INT_TO_UC_EN_MASK 0x200
8944#define DMCU_PERFMON_INTERRUPT_TO_UC_EN_MASK4__DCRX_PERFMON_COUNTER1_INT_TO_UC_EN__SHIFT 0x9
8945#define DMCU_PERFMON_INTERRUPT_TO_UC_EN_MASK4__DCRX_PERFMON_COUNTER2_INT_TO_UC_EN_MASK 0x400
8946#define DMCU_PERFMON_INTERRUPT_TO_UC_EN_MASK4__DCRX_PERFMON_COUNTER2_INT_TO_UC_EN__SHIFT 0xa
8947#define DMCU_PERFMON_INTERRUPT_TO_UC_EN_MASK4__DCRX_PERFMON_COUNTER3_INT_TO_UC_EN_MASK 0x800
8948#define DMCU_PERFMON_INTERRUPT_TO_UC_EN_MASK4__DCRX_PERFMON_COUNTER3_INT_TO_UC_EN__SHIFT 0xb
8949#define DMCU_PERFMON_INTERRUPT_TO_UC_EN_MASK4__DCRX_PERFMON_COUNTER4_INT_TO_UC_EN_MASK 0x1000
8950#define DMCU_PERFMON_INTERRUPT_TO_UC_EN_MASK4__DCRX_PERFMON_COUNTER4_INT_TO_UC_EN__SHIFT 0xc
8951#define DMCU_PERFMON_INTERRUPT_TO_UC_EN_MASK4__DCRX_PERFMON_COUNTER5_INT_TO_UC_EN_MASK 0x2000
8952#define DMCU_PERFMON_INTERRUPT_TO_UC_EN_MASK4__DCRX_PERFMON_COUNTER5_INT_TO_UC_EN__SHIFT 0xd
8953#define DMCU_PERFMON_INTERRUPT_TO_UC_EN_MASK4__DCRX_PERFMON_COUNTER6_INT_TO_UC_EN_MASK 0x4000
8954#define DMCU_PERFMON_INTERRUPT_TO_UC_EN_MASK4__DCRX_PERFMON_COUNTER6_INT_TO_UC_EN__SHIFT 0xe
8955#define DMCU_PERFMON_INTERRUPT_TO_UC_EN_MASK4__DCRX_PERFMON_COUNTER7_INT_TO_UC_EN_MASK 0x8000
8956#define DMCU_PERFMON_INTERRUPT_TO_UC_EN_MASK4__DCRX_PERFMON_COUNTER7_INT_TO_UC_EN__SHIFT 0xf
8957#define DMCU_PERFMON_INTERRUPT_TO_UC_EN_MASK4__DCCG_PERFMON2_COUNTER0_INT_TO_UC_EN_MASK 0x10000
8958#define DMCU_PERFMON_INTERRUPT_TO_UC_EN_MASK4__DCCG_PERFMON2_COUNTER0_INT_TO_UC_EN__SHIFT 0x10
8959#define DMCU_PERFMON_INTERRUPT_TO_UC_EN_MASK4__DCCG_PERFMON2_COUNTER1_INT_TO_UC_EN_MASK 0x20000
8960#define DMCU_PERFMON_INTERRUPT_TO_UC_EN_MASK4__DCCG_PERFMON2_COUNTER1_INT_TO_UC_EN__SHIFT 0x11
8961#define DMCU_PERFMON_INTERRUPT_TO_UC_EN_MASK4__DCCG_PERFMON2_COUNTER2_INT_TO_UC_EN_MASK 0x40000
8962#define DMCU_PERFMON_INTERRUPT_TO_UC_EN_MASK4__DCCG_PERFMON2_COUNTER2_INT_TO_UC_EN__SHIFT 0x12
8963#define DMCU_PERFMON_INTERRUPT_TO_UC_EN_MASK4__DCCG_PERFMON2_COUNTER3_INT_TO_UC_EN_MASK 0x80000
8964#define DMCU_PERFMON_INTERRUPT_TO_UC_EN_MASK4__DCCG_PERFMON2_COUNTER3_INT_TO_UC_EN__SHIFT 0x13
8965#define DMCU_PERFMON_INTERRUPT_TO_UC_EN_MASK4__DCCG_PERFMON2_COUNTER4_INT_TO_UC_EN_MASK 0x100000
8966#define DMCU_PERFMON_INTERRUPT_TO_UC_EN_MASK4__DCCG_PERFMON2_COUNTER4_INT_TO_UC_EN__SHIFT 0x14
8967#define DMCU_PERFMON_INTERRUPT_TO_UC_EN_MASK4__DCCG_PERFMON2_COUNTER5_INT_TO_UC_EN_MASK 0x200000
8968#define DMCU_PERFMON_INTERRUPT_TO_UC_EN_MASK4__DCCG_PERFMON2_COUNTER5_INT_TO_UC_EN__SHIFT 0x15
8969#define DMCU_PERFMON_INTERRUPT_TO_UC_EN_MASK4__DCCG_PERFMON2_COUNTER6_INT_TO_UC_EN_MASK 0x400000
8970#define DMCU_PERFMON_INTERRUPT_TO_UC_EN_MASK4__DCCG_PERFMON2_COUNTER6_INT_TO_UC_EN__SHIFT 0x16
8971#define DMCU_PERFMON_INTERRUPT_TO_UC_EN_MASK4__DCCG_PERFMON2_COUNTER7_INT_TO_UC_EN_MASK 0x800000
8972#define DMCU_PERFMON_INTERRUPT_TO_UC_EN_MASK4__DCCG_PERFMON2_COUNTER7_INT_TO_UC_EN__SHIFT 0x17
8973#define DMCU_PERFMON_INTERRUPT_TO_UC_EN_MASK4__WB_PERFMON_COUNTER_OFF_INT_TO_UC_EN_MASK 0x1000000
8974#define DMCU_PERFMON_INTERRUPT_TO_UC_EN_MASK4__WB_PERFMON_COUNTER_OFF_INT_TO_UC_EN__SHIFT 0x18
8975#define DMCU_PERFMON_INTERRUPT_TO_UC_EN_MASK4__DCRX_PERFMON_COUNTER_OFF_INT_TO_UC_EN_MASK 0x2000000
8976#define DMCU_PERFMON_INTERRUPT_TO_UC_EN_MASK4__DCRX_PERFMON_COUNTER_OFF_INT_TO_UC_EN__SHIFT 0x19
8977#define DMCU_PERFMON_INTERRUPT_TO_UC_EN_MASK4__DCCG_PERFMON2_COUNTER_OFF_INT_TO_UC_EN_MASK 0x4000000
8978#define DMCU_PERFMON_INTERRUPT_TO_UC_EN_MASK4__DCCG_PERFMON2_COUNTER_OFF_INT_TO_UC_EN__SHIFT 0x1a
8979#define DMCU_PERFMON_INTERRUPT_TO_UC_EN_MASK5__DCFEV0_PERFMON_COUNTER0_INT_TO_UC_EN_MASK 0x1
8980#define DMCU_PERFMON_INTERRUPT_TO_UC_EN_MASK5__DCFEV0_PERFMON_COUNTER0_INT_TO_UC_EN__SHIFT 0x0
8981#define DMCU_PERFMON_INTERRUPT_TO_UC_EN_MASK5__DCFEV0_PERFMON_COUNTER1_INT_TO_UC_EN_MASK 0x2
8982#define DMCU_PERFMON_INTERRUPT_TO_UC_EN_MASK5__DCFEV0_PERFMON_COUNTER1_INT_TO_UC_EN__SHIFT 0x1
8983#define DMCU_PERFMON_INTERRUPT_TO_UC_EN_MASK5__DCFEV0_PERFMON_COUNTER2_INT_TO_UC_EN_MASK 0x4
8984#define DMCU_PERFMON_INTERRUPT_TO_UC_EN_MASK5__DCFEV0_PERFMON_COUNTER2_INT_TO_UC_EN__SHIFT 0x2
8985#define DMCU_PERFMON_INTERRUPT_TO_UC_EN_MASK5__DCFEV0_PERFMON_COUNTER3_INT_TO_UC_EN_MASK 0x8
8986#define DMCU_PERFMON_INTERRUPT_TO_UC_EN_MASK5__DCFEV0_PERFMON_COUNTER3_INT_TO_UC_EN__SHIFT 0x3
8987#define DMCU_PERFMON_INTERRUPT_TO_UC_EN_MASK5__DCFEV0_PERFMON_COUNTER4_INT_TO_UC_EN_MASK 0x10
8988#define DMCU_PERFMON_INTERRUPT_TO_UC_EN_MASK5__DCFEV0_PERFMON_COUNTER4_INT_TO_UC_EN__SHIFT 0x4
8989#define DMCU_PERFMON_INTERRUPT_TO_UC_EN_MASK5__DCFEV0_PERFMON_COUNTER5_INT_TO_UC_EN_MASK 0x20
8990#define DMCU_PERFMON_INTERRUPT_TO_UC_EN_MASK5__DCFEV0_PERFMON_COUNTER5_INT_TO_UC_EN__SHIFT 0x5
8991#define DMCU_PERFMON_INTERRUPT_TO_UC_EN_MASK5__DCFEV0_PERFMON_COUNTER6_INT_TO_UC_EN_MASK 0x40
8992#define DMCU_PERFMON_INTERRUPT_TO_UC_EN_MASK5__DCFEV0_PERFMON_COUNTER6_INT_TO_UC_EN__SHIFT 0x6
8993#define DMCU_PERFMON_INTERRUPT_TO_UC_EN_MASK5__DCFEV0_PERFMON_COUNTER7_INT_TO_UC_EN_MASK 0x80
8994#define DMCU_PERFMON_INTERRUPT_TO_UC_EN_MASK5__DCFEV0_PERFMON_COUNTER7_INT_TO_UC_EN__SHIFT 0x7
8995#define DMCU_PERFMON_INTERRUPT_TO_UC_EN_MASK5__DCFEV0_PERFMON_COUNTER_OFF_INT_TO_UC_EN_MASK 0x100
8996#define DMCU_PERFMON_INTERRUPT_TO_UC_EN_MASK5__DCFEV0_PERFMON_COUNTER_OFF_INT_TO_UC_EN__SHIFT 0x8
8997#define DMCU_PERFMON_INTERRUPT_TO_UC_EN_MASK5__DCFEV1_PERFMON_COUNTER0_INT_TO_UC_EN_MASK 0x200
8998#define DMCU_PERFMON_INTERRUPT_TO_UC_EN_MASK5__DCFEV1_PERFMON_COUNTER0_INT_TO_UC_EN__SHIFT 0x9
8999#define DMCU_PERFMON_INTERRUPT_TO_UC_EN_MASK5__DCFEV1_PERFMON_COUNTER1_INT_TO_UC_EN_MASK 0x400
9000#define DMCU_PERFMON_INTERRUPT_TO_UC_EN_MASK5__DCFEV1_PERFMON_COUNTER1_INT_TO_UC_EN__SHIFT 0xa
9001#define DMCU_PERFMON_INTERRUPT_TO_UC_EN_MASK5__DCFEV1_PERFMON_COUNTER2_INT_TO_UC_EN_MASK 0x800
9002#define DMCU_PERFMON_INTERRUPT_TO_UC_EN_MASK5__DCFEV1_PERFMON_COUNTER2_INT_TO_UC_EN__SHIFT 0xb
9003#define DMCU_PERFMON_INTERRUPT_TO_UC_EN_MASK5__DCFEV1_PERFMON_COUNTER3_INT_TO_UC_EN_MASK 0x1000
9004#define DMCU_PERFMON_INTERRUPT_TO_UC_EN_MASK5__DCFEV1_PERFMON_COUNTER3_INT_TO_UC_EN__SHIFT 0xc
9005#define DMCU_PERFMON_INTERRUPT_TO_UC_EN_MASK5__DCFEV1_PERFMON_COUNTER4_INT_TO_UC_EN_MASK 0x2000
9006#define DMCU_PERFMON_INTERRUPT_TO_UC_EN_MASK5__DCFEV1_PERFMON_COUNTER4_INT_TO_UC_EN__SHIFT 0xd
9007#define DMCU_PERFMON_INTERRUPT_TO_UC_EN_MASK5__DCFEV1_PERFMON_COUNTER5_INT_TO_UC_EN_MASK 0x4000
9008#define DMCU_PERFMON_INTERRUPT_TO_UC_EN_MASK5__DCFEV1_PERFMON_COUNTER5_INT_TO_UC_EN__SHIFT 0xe
9009#define DMCU_PERFMON_INTERRUPT_TO_UC_EN_MASK5__DCFEV1_PERFMON_COUNTER6_INT_TO_UC_EN_MASK 0x8000
9010#define DMCU_PERFMON_INTERRUPT_TO_UC_EN_MASK5__DCFEV1_PERFMON_COUNTER6_INT_TO_UC_EN__SHIFT 0xf
9011#define DMCU_PERFMON_INTERRUPT_TO_UC_EN_MASK5__DCFEV1_PERFMON_COUNTER7_INT_TO_UC_EN_MASK 0x10000
9012#define DMCU_PERFMON_INTERRUPT_TO_UC_EN_MASK5__DCFEV1_PERFMON_COUNTER7_INT_TO_UC_EN__SHIFT 0x10
9013#define DMCU_PERFMON_INTERRUPT_TO_UC_EN_MASK5__DCFEV1_PERFMON_COUNTER_OFF_INT_TO_UC_EN_MASK 0x20000
9014#define DMCU_PERFMON_INTERRUPT_TO_UC_EN_MASK5__DCFEV1_PERFMON_COUNTER_OFF_INT_TO_UC_EN__SHIFT 0x11
9015#define DMCU_PERFMON_INTERRUPT_TO_UC_XIRQ_IRQ_SEL1__DCI_PERFMON_COUNTER0_INT_XIRQ_IRQ_SEL_MASK 0x1
9016#define DMCU_PERFMON_INTERRUPT_TO_UC_XIRQ_IRQ_SEL1__DCI_PERFMON_COUNTER0_INT_XIRQ_IRQ_SEL__SHIFT 0x0
9017#define DMCU_PERFMON_INTERRUPT_TO_UC_XIRQ_IRQ_SEL1__DCI_PERFMON_COUNTER1_INT_XIRQ_IRQ_SEL_MASK 0x2
9018#define DMCU_PERFMON_INTERRUPT_TO_UC_XIRQ_IRQ_SEL1__DCI_PERFMON_COUNTER1_INT_XIRQ_IRQ_SEL__SHIFT 0x1
9019#define DMCU_PERFMON_INTERRUPT_TO_UC_XIRQ_IRQ_SEL1__DCI_PERFMON_COUNTER2_INT_XIRQ_IRQ_SEL_MASK 0x4
9020#define DMCU_PERFMON_INTERRUPT_TO_UC_XIRQ_IRQ_SEL1__DCI_PERFMON_COUNTER2_INT_XIRQ_IRQ_SEL__SHIFT 0x2
9021#define DMCU_PERFMON_INTERRUPT_TO_UC_XIRQ_IRQ_SEL1__DCI_PERFMON_COUNTER3_INT_XIRQ_IRQ_SEL_MASK 0x8
9022#define DMCU_PERFMON_INTERRUPT_TO_UC_XIRQ_IRQ_SEL1__DCI_PERFMON_COUNTER3_INT_XIRQ_IRQ_SEL__SHIFT 0x3
9023#define DMCU_PERFMON_INTERRUPT_TO_UC_XIRQ_IRQ_SEL1__DCI_PERFMON_COUNTER4_INT_XIRQ_IRQ_SEL_MASK 0x10
9024#define DMCU_PERFMON_INTERRUPT_TO_UC_XIRQ_IRQ_SEL1__DCI_PERFMON_COUNTER4_INT_XIRQ_IRQ_SEL__SHIFT 0x4
9025#define DMCU_PERFMON_INTERRUPT_TO_UC_XIRQ_IRQ_SEL1__DCI_PERFMON_COUNTER5_INT_XIRQ_IRQ_SEL_MASK 0x20
9026#define DMCU_PERFMON_INTERRUPT_TO_UC_XIRQ_IRQ_SEL1__DCI_PERFMON_COUNTER5_INT_XIRQ_IRQ_SEL__SHIFT 0x5
9027#define DMCU_PERFMON_INTERRUPT_TO_UC_XIRQ_IRQ_SEL1__DCI_PERFMON_COUNTER6_INT_XIRQ_IRQ_SEL_MASK 0x40
9028#define DMCU_PERFMON_INTERRUPT_TO_UC_XIRQ_IRQ_SEL1__DCI_PERFMON_COUNTER6_INT_XIRQ_IRQ_SEL__SHIFT 0x6
9029#define DMCU_PERFMON_INTERRUPT_TO_UC_XIRQ_IRQ_SEL1__DCI_PERFMON_COUNTER7_INT_XIRQ_IRQ_SEL_MASK 0x80
9030#define DMCU_PERFMON_INTERRUPT_TO_UC_XIRQ_IRQ_SEL1__DCI_PERFMON_COUNTER7_INT_XIRQ_IRQ_SEL__SHIFT 0x7
9031#define DMCU_PERFMON_INTERRUPT_TO_UC_XIRQ_IRQ_SEL1__DCO_PERFMON_COUNTER0_INT_XIRQ_IRQ_SEL_MASK 0x100
9032#define DMCU_PERFMON_INTERRUPT_TO_UC_XIRQ_IRQ_SEL1__DCO_PERFMON_COUNTER0_INT_XIRQ_IRQ_SEL__SHIFT 0x8
9033#define DMCU_PERFMON_INTERRUPT_TO_UC_XIRQ_IRQ_SEL1__DCO_PERFMON_COUNTER1_INT_XIRQ_IRQ_SEL_MASK 0x200
9034#define DMCU_PERFMON_INTERRUPT_TO_UC_XIRQ_IRQ_SEL1__DCO_PERFMON_COUNTER1_INT_XIRQ_IRQ_SEL__SHIFT 0x9
9035#define DMCU_PERFMON_INTERRUPT_TO_UC_XIRQ_IRQ_SEL1__DCO_PERFMON_COUNTER2_INT_XIRQ_IRQ_SEL_MASK 0x400
9036#define DMCU_PERFMON_INTERRUPT_TO_UC_XIRQ_IRQ_SEL1__DCO_PERFMON_COUNTER2_INT_XIRQ_IRQ_SEL__SHIFT 0xa
9037#define DMCU_PERFMON_INTERRUPT_TO_UC_XIRQ_IRQ_SEL1__DCO_PERFMON_COUNTER3_INT_XIRQ_IRQ_SEL_MASK 0x800
9038#define DMCU_PERFMON_INTERRUPT_TO_UC_XIRQ_IRQ_SEL1__DCO_PERFMON_COUNTER3_INT_XIRQ_IRQ_SEL__SHIFT 0xb
9039#define DMCU_PERFMON_INTERRUPT_TO_UC_XIRQ_IRQ_SEL1__DCO_PERFMON_COUNTER4_INT_XIRQ_IRQ_SEL_MASK 0x1000
9040#define DMCU_PERFMON_INTERRUPT_TO_UC_XIRQ_IRQ_SEL1__DCO_PERFMON_COUNTER4_INT_XIRQ_IRQ_SEL__SHIFT 0xc
9041#define DMCU_PERFMON_INTERRUPT_TO_UC_XIRQ_IRQ_SEL1__DCO_PERFMON_COUNTER5_INT_XIRQ_IRQ_SEL_MASK 0x2000
9042#define DMCU_PERFMON_INTERRUPT_TO_UC_XIRQ_IRQ_SEL1__DCO_PERFMON_COUNTER5_INT_XIRQ_IRQ_SEL__SHIFT 0xd
9043#define DMCU_PERFMON_INTERRUPT_TO_UC_XIRQ_IRQ_SEL1__DCO_PERFMON_COUNTER6_INT_XIRQ_IRQ_SEL_MASK 0x4000
9044#define DMCU_PERFMON_INTERRUPT_TO_UC_XIRQ_IRQ_SEL1__DCO_PERFMON_COUNTER6_INT_XIRQ_IRQ_SEL__SHIFT 0xe
9045#define DMCU_PERFMON_INTERRUPT_TO_UC_XIRQ_IRQ_SEL1__DCO_PERFMON_COUNTER7_INT_XIRQ_IRQ_SEL_MASK 0x8000
9046#define DMCU_PERFMON_INTERRUPT_TO_UC_XIRQ_IRQ_SEL1__DCO_PERFMON_COUNTER7_INT_XIRQ_IRQ_SEL__SHIFT 0xf
9047#define DMCU_PERFMON_INTERRUPT_TO_UC_XIRQ_IRQ_SEL1__DCCG_PERFMON_COUNTER0_INT_XIRQ_IRQ_SEL_MASK 0x10000
9048#define DMCU_PERFMON_INTERRUPT_TO_UC_XIRQ_IRQ_SEL1__DCCG_PERFMON_COUNTER0_INT_XIRQ_IRQ_SEL__SHIFT 0x10
9049#define DMCU_PERFMON_INTERRUPT_TO_UC_XIRQ_IRQ_SEL1__DCCG_PERFMON_COUNTER1_INT_XIRQ_IRQ_SEL_MASK 0x20000
9050#define DMCU_PERFMON_INTERRUPT_TO_UC_XIRQ_IRQ_SEL1__DCCG_PERFMON_COUNTER1_INT_XIRQ_IRQ_SEL__SHIFT 0x11
9051#define DMCU_PERFMON_INTERRUPT_TO_UC_XIRQ_IRQ_SEL1__DCCG_PERFMON_COUNTER2_INT_XIRQ_IRQ_SEL_MASK 0x40000
9052#define DMCU_PERFMON_INTERRUPT_TO_UC_XIRQ_IRQ_SEL1__DCCG_PERFMON_COUNTER2_INT_XIRQ_IRQ_SEL__SHIFT 0x12
9053#define DMCU_PERFMON_INTERRUPT_TO_UC_XIRQ_IRQ_SEL1__DCCG_PERFMON_COUNTER3_INT_XIRQ_IRQ_SEL_MASK 0x80000
9054#define DMCU_PERFMON_INTERRUPT_TO_UC_XIRQ_IRQ_SEL1__DCCG_PERFMON_COUNTER3_INT_XIRQ_IRQ_SEL__SHIFT 0x13
9055#define DMCU_PERFMON_INTERRUPT_TO_UC_XIRQ_IRQ_SEL1__DCCG_PERFMON_COUNTER4_INT_XIRQ_IRQ_SEL_MASK 0x100000
9056#define DMCU_PERFMON_INTERRUPT_TO_UC_XIRQ_IRQ_SEL1__DCCG_PERFMON_COUNTER4_INT_XIRQ_IRQ_SEL__SHIFT 0x14
9057#define DMCU_PERFMON_INTERRUPT_TO_UC_XIRQ_IRQ_SEL1__DCCG_PERFMON_COUNTER5_INT_XIRQ_IRQ_SEL_MASK 0x200000
9058#define DMCU_PERFMON_INTERRUPT_TO_UC_XIRQ_IRQ_SEL1__DCCG_PERFMON_COUNTER5_INT_XIRQ_IRQ_SEL__SHIFT 0x15
9059#define DMCU_PERFMON_INTERRUPT_TO_UC_XIRQ_IRQ_SEL1__DCCG_PERFMON_COUNTER6_INT_XIRQ_IRQ_SEL_MASK 0x400000
9060#define DMCU_PERFMON_INTERRUPT_TO_UC_XIRQ_IRQ_SEL1__DCCG_PERFMON_COUNTER6_INT_XIRQ_IRQ_SEL__SHIFT 0x16
9061#define DMCU_PERFMON_INTERRUPT_TO_UC_XIRQ_IRQ_SEL1__DCCG_PERFMON_COUNTER7_INT_XIRQ_IRQ_SEL_MASK 0x800000
9062#define DMCU_PERFMON_INTERRUPT_TO_UC_XIRQ_IRQ_SEL1__DCCG_PERFMON_COUNTER7_INT_XIRQ_IRQ_SEL__SHIFT 0x17
9063#define DMCU_PERFMON_INTERRUPT_TO_UC_XIRQ_IRQ_SEL1__DCI_PERFMON_COUNTER_OFF_INT_XIRQ_IRQ_SEL_MASK 0x1000000
9064#define DMCU_PERFMON_INTERRUPT_TO_UC_XIRQ_IRQ_SEL1__DCI_PERFMON_COUNTER_OFF_INT_XIRQ_IRQ_SEL__SHIFT 0x18
9065#define DMCU_PERFMON_INTERRUPT_TO_UC_XIRQ_IRQ_SEL1__DCO_PERFMON_COUNTER_OFF_INT_XIRQ_IRQ_SEL_MASK 0x2000000
9066#define DMCU_PERFMON_INTERRUPT_TO_UC_XIRQ_IRQ_SEL1__DCO_PERFMON_COUNTER_OFF_INT_XIRQ_IRQ_SEL__SHIFT 0x19
9067#define DMCU_PERFMON_INTERRUPT_TO_UC_XIRQ_IRQ_SEL1__DCCG_PERFMON_COUNTER_OFF_INT_XIRQ_IRQ_SEL_MASK 0x4000000
9068#define DMCU_PERFMON_INTERRUPT_TO_UC_XIRQ_IRQ_SEL1__DCCG_PERFMON_COUNTER_OFF_INT_XIRQ_IRQ_SEL__SHIFT 0x1a
9069#define DMCU_PERFMON_INTERRUPT_TO_UC_XIRQ_IRQ_SEL2__DCFE0_PERFMON_COUNTER0_INT_XIRQ_IRQ_SEL_MASK 0x1
9070#define DMCU_PERFMON_INTERRUPT_TO_UC_XIRQ_IRQ_SEL2__DCFE0_PERFMON_COUNTER0_INT_XIRQ_IRQ_SEL__SHIFT 0x0
9071#define DMCU_PERFMON_INTERRUPT_TO_UC_XIRQ_IRQ_SEL2__DCFE0_PERFMON_COUNTER1_INT_XIRQ_IRQ_SEL_MASK 0x2
9072#define DMCU_PERFMON_INTERRUPT_TO_UC_XIRQ_IRQ_SEL2__DCFE0_PERFMON_COUNTER1_INT_XIRQ_IRQ_SEL__SHIFT 0x1
9073#define DMCU_PERFMON_INTERRUPT_TO_UC_XIRQ_IRQ_SEL2__DCFE0_PERFMON_COUNTER2_INT_XIRQ_IRQ_SEL_MASK 0x4
9074#define DMCU_PERFMON_INTERRUPT_TO_UC_XIRQ_IRQ_SEL2__DCFE0_PERFMON_COUNTER2_INT_XIRQ_IRQ_SEL__SHIFT 0x2
9075#define DMCU_PERFMON_INTERRUPT_TO_UC_XIRQ_IRQ_SEL2__DCFE0_PERFMON_COUNTER3_INT_XIRQ_IRQ_SEL_MASK 0x8
9076#define DMCU_PERFMON_INTERRUPT_TO_UC_XIRQ_IRQ_SEL2__DCFE0_PERFMON_COUNTER3_INT_XIRQ_IRQ_SEL__SHIFT 0x3
9077#define DMCU_PERFMON_INTERRUPT_TO_UC_XIRQ_IRQ_SEL2__DCFE0_PERFMON_COUNTER4_INT_XIRQ_IRQ_SEL_MASK 0x10
9078#define DMCU_PERFMON_INTERRUPT_TO_UC_XIRQ_IRQ_SEL2__DCFE0_PERFMON_COUNTER4_INT_XIRQ_IRQ_SEL__SHIFT 0x4
9079#define DMCU_PERFMON_INTERRUPT_TO_UC_XIRQ_IRQ_SEL2__DCFE0_PERFMON_COUNTER5_INT_XIRQ_IRQ_SEL_MASK 0x20
9080#define DMCU_PERFMON_INTERRUPT_TO_UC_XIRQ_IRQ_SEL2__DCFE0_PERFMON_COUNTER5_INT_XIRQ_IRQ_SEL__SHIFT 0x5
9081#define DMCU_PERFMON_INTERRUPT_TO_UC_XIRQ_IRQ_SEL2__DCFE0_PERFMON_COUNTER6_INT_XIRQ_IRQ_SEL_MASK 0x40
9082#define DMCU_PERFMON_INTERRUPT_TO_UC_XIRQ_IRQ_SEL2__DCFE0_PERFMON_COUNTER6_INT_XIRQ_IRQ_SEL__SHIFT 0x6
9083#define DMCU_PERFMON_INTERRUPT_TO_UC_XIRQ_IRQ_SEL2__DCFE0_PERFMON_COUNTER7_INT_XIRQ_IRQ_SEL_MASK 0x80
9084#define DMCU_PERFMON_INTERRUPT_TO_UC_XIRQ_IRQ_SEL2__DCFE0_PERFMON_COUNTER7_INT_XIRQ_IRQ_SEL__SHIFT 0x7
9085#define DMCU_PERFMON_INTERRUPT_TO_UC_XIRQ_IRQ_SEL2__DCFE1_PERFMON_COUNTER0_INT_XIRQ_IRQ_SEL_MASK 0x100
9086#define DMCU_PERFMON_INTERRUPT_TO_UC_XIRQ_IRQ_SEL2__DCFE1_PERFMON_COUNTER0_INT_XIRQ_IRQ_SEL__SHIFT 0x8
9087#define DMCU_PERFMON_INTERRUPT_TO_UC_XIRQ_IRQ_SEL2__DCFE1_PERFMON_COUNTER1_INT_XIRQ_IRQ_SEL_MASK 0x200
9088#define DMCU_PERFMON_INTERRUPT_TO_UC_XIRQ_IRQ_SEL2__DCFE1_PERFMON_COUNTER1_INT_XIRQ_IRQ_SEL__SHIFT 0x9
9089#define DMCU_PERFMON_INTERRUPT_TO_UC_XIRQ_IRQ_SEL2__DCFE1_PERFMON_COUNTER2_INT_XIRQ_IRQ_SEL_MASK 0x400
9090#define DMCU_PERFMON_INTERRUPT_TO_UC_XIRQ_IRQ_SEL2__DCFE1_PERFMON_COUNTER2_INT_XIRQ_IRQ_SEL__SHIFT 0xa
9091#define DMCU_PERFMON_INTERRUPT_TO_UC_XIRQ_IRQ_SEL2__DCFE1_PERFMON_COUNTER3_INT_XIRQ_IRQ_SEL_MASK 0x800
9092#define DMCU_PERFMON_INTERRUPT_TO_UC_XIRQ_IRQ_SEL2__DCFE1_PERFMON_COUNTER3_INT_XIRQ_IRQ_SEL__SHIFT 0xb
9093#define DMCU_PERFMON_INTERRUPT_TO_UC_XIRQ_IRQ_SEL2__DCFE1_PERFMON_COUNTER4_INT_XIRQ_IRQ_SEL_MASK 0x1000
9094#define DMCU_PERFMON_INTERRUPT_TO_UC_XIRQ_IRQ_SEL2__DCFE1_PERFMON_COUNTER4_INT_XIRQ_IRQ_SEL__SHIFT 0xc
9095#define DMCU_PERFMON_INTERRUPT_TO_UC_XIRQ_IRQ_SEL2__DCFE1_PERFMON_COUNTER5_INT_XIRQ_IRQ_SEL_MASK 0x2000
9096#define DMCU_PERFMON_INTERRUPT_TO_UC_XIRQ_IRQ_SEL2__DCFE1_PERFMON_COUNTER5_INT_XIRQ_IRQ_SEL__SHIFT 0xd
9097#define DMCU_PERFMON_INTERRUPT_TO_UC_XIRQ_IRQ_SEL2__DCFE1_PERFMON_COUNTER6_INT_XIRQ_IRQ_SEL_MASK 0x4000
9098#define DMCU_PERFMON_INTERRUPT_TO_UC_XIRQ_IRQ_SEL2__DCFE1_PERFMON_COUNTER6_INT_XIRQ_IRQ_SEL__SHIFT 0xe
9099#define DMCU_PERFMON_INTERRUPT_TO_UC_XIRQ_IRQ_SEL2__DCFE1_PERFMON_COUNTER7_INT_XIRQ_IRQ_SEL_MASK 0x8000
9100#define DMCU_PERFMON_INTERRUPT_TO_UC_XIRQ_IRQ_SEL2__DCFE1_PERFMON_COUNTER7_INT_XIRQ_IRQ_SEL__SHIFT 0xf
9101#define DMCU_PERFMON_INTERRUPT_TO_UC_XIRQ_IRQ_SEL2__DCFE2_PERFMON_COUNTER0_INT_XIRQ_IRQ_SEL_MASK 0x10000
9102#define DMCU_PERFMON_INTERRUPT_TO_UC_XIRQ_IRQ_SEL2__DCFE2_PERFMON_COUNTER0_INT_XIRQ_IRQ_SEL__SHIFT 0x10
9103#define DMCU_PERFMON_INTERRUPT_TO_UC_XIRQ_IRQ_SEL2__DCFE2_PERFMON_COUNTER1_INT_XIRQ_IRQ_SEL_MASK 0x20000
9104#define DMCU_PERFMON_INTERRUPT_TO_UC_XIRQ_IRQ_SEL2__DCFE2_PERFMON_COUNTER1_INT_XIRQ_IRQ_SEL__SHIFT 0x11
9105#define DMCU_PERFMON_INTERRUPT_TO_UC_XIRQ_IRQ_SEL2__DCFE2_PERFMON_COUNTER2_INT_XIRQ_IRQ_SEL_MASK 0x40000
9106#define DMCU_PERFMON_INTERRUPT_TO_UC_XIRQ_IRQ_SEL2__DCFE2_PERFMON_COUNTER2_INT_XIRQ_IRQ_SEL__SHIFT 0x12
9107#define DMCU_PERFMON_INTERRUPT_TO_UC_XIRQ_IRQ_SEL2__DCFE2_PERFMON_COUNTER3_INT_XIRQ_IRQ_SEL_MASK 0x80000
9108#define DMCU_PERFMON_INTERRUPT_TO_UC_XIRQ_IRQ_SEL2__DCFE2_PERFMON_COUNTER3_INT_XIRQ_IRQ_SEL__SHIFT 0x13
9109#define DMCU_PERFMON_INTERRUPT_TO_UC_XIRQ_IRQ_SEL2__DCFE2_PERFMON_COUNTER4_INT_XIRQ_IRQ_SEL_MASK 0x100000
9110#define DMCU_PERFMON_INTERRUPT_TO_UC_XIRQ_IRQ_SEL2__DCFE2_PERFMON_COUNTER4_INT_XIRQ_IRQ_SEL__SHIFT 0x14
9111#define DMCU_PERFMON_INTERRUPT_TO_UC_XIRQ_IRQ_SEL2__DCFE2_PERFMON_COUNTER5_INT_XIRQ_IRQ_SEL_MASK 0x200000
9112#define DMCU_PERFMON_INTERRUPT_TO_UC_XIRQ_IRQ_SEL2__DCFE2_PERFMON_COUNTER5_INT_XIRQ_IRQ_SEL__SHIFT 0x15
9113#define DMCU_PERFMON_INTERRUPT_TO_UC_XIRQ_IRQ_SEL2__DCFE2_PERFMON_COUNTER6_INT_XIRQ_IRQ_SEL_MASK 0x400000
9114#define DMCU_PERFMON_INTERRUPT_TO_UC_XIRQ_IRQ_SEL2__DCFE2_PERFMON_COUNTER6_INT_XIRQ_IRQ_SEL__SHIFT 0x16
9115#define DMCU_PERFMON_INTERRUPT_TO_UC_XIRQ_IRQ_SEL2__DCFE2_PERFMON_COUNTER7_INT_XIRQ_IRQ_SEL_MASK 0x800000
9116#define DMCU_PERFMON_INTERRUPT_TO_UC_XIRQ_IRQ_SEL2__DCFE2_PERFMON_COUNTER7_INT_XIRQ_IRQ_SEL__SHIFT 0x17
9117#define DMCU_PERFMON_INTERRUPT_TO_UC_XIRQ_IRQ_SEL2__DCFE0_PERFMON_COUNTER_OFF_INT_XIRQ_IRQ_SEL_MASK 0x1000000
9118#define DMCU_PERFMON_INTERRUPT_TO_UC_XIRQ_IRQ_SEL2__DCFE0_PERFMON_COUNTER_OFF_INT_XIRQ_IRQ_SEL__SHIFT 0x18
9119#define DMCU_PERFMON_INTERRUPT_TO_UC_XIRQ_IRQ_SEL2__DCFE1_PERFMON_COUNTER_OFF_INT_XIRQ_IRQ_SEL_MASK 0x2000000
9120#define DMCU_PERFMON_INTERRUPT_TO_UC_XIRQ_IRQ_SEL2__DCFE1_PERFMON_COUNTER_OFF_INT_XIRQ_IRQ_SEL__SHIFT 0x19
9121#define DMCU_PERFMON_INTERRUPT_TO_UC_XIRQ_IRQ_SEL2__DCFE2_PERFMON_COUNTER_OFF_INT_XIRQ_IRQ_SEL_MASK 0x4000000
9122#define DMCU_PERFMON_INTERRUPT_TO_UC_XIRQ_IRQ_SEL2__DCFE2_PERFMON_COUNTER_OFF_INT_XIRQ_IRQ_SEL__SHIFT 0x1a
9123#define DMCU_PERFMON_INTERRUPT_TO_UC_XIRQ_IRQ_SEL3__DCFE3_PERFMON_COUNTER0_INT_XIRQ_IRQ_SEL_MASK 0x1
9124#define DMCU_PERFMON_INTERRUPT_TO_UC_XIRQ_IRQ_SEL3__DCFE3_PERFMON_COUNTER0_INT_XIRQ_IRQ_SEL__SHIFT 0x0
9125#define DMCU_PERFMON_INTERRUPT_TO_UC_XIRQ_IRQ_SEL3__DCFE3_PERFMON_COUNTER1_INT_XIRQ_IRQ_SEL_MASK 0x2
9126#define DMCU_PERFMON_INTERRUPT_TO_UC_XIRQ_IRQ_SEL3__DCFE3_PERFMON_COUNTER1_INT_XIRQ_IRQ_SEL__SHIFT 0x1
9127#define DMCU_PERFMON_INTERRUPT_TO_UC_XIRQ_IRQ_SEL3__DCFE3_PERFMON_COUNTER2_INT_XIRQ_IRQ_SEL_MASK 0x4
9128#define DMCU_PERFMON_INTERRUPT_TO_UC_XIRQ_IRQ_SEL3__DCFE3_PERFMON_COUNTER2_INT_XIRQ_IRQ_SEL__SHIFT 0x2
9129#define DMCU_PERFMON_INTERRUPT_TO_UC_XIRQ_IRQ_SEL3__DCFE3_PERFMON_COUNTER3_INT_XIRQ_IRQ_SEL_MASK 0x8
9130#define DMCU_PERFMON_INTERRUPT_TO_UC_XIRQ_IRQ_SEL3__DCFE3_PERFMON_COUNTER3_INT_XIRQ_IRQ_SEL__SHIFT 0x3
9131#define DMCU_PERFMON_INTERRUPT_TO_UC_XIRQ_IRQ_SEL3__DCFE3_PERFMON_COUNTER4_INT_XIRQ_IRQ_SEL_MASK 0x10
9132#define DMCU_PERFMON_INTERRUPT_TO_UC_XIRQ_IRQ_SEL3__DCFE3_PERFMON_COUNTER4_INT_XIRQ_IRQ_SEL__SHIFT 0x4
9133#define DMCU_PERFMON_INTERRUPT_TO_UC_XIRQ_IRQ_SEL3__DCFE3_PERFMON_COUNTER5_INT_XIRQ_IRQ_SEL_MASK 0x20
9134#define DMCU_PERFMON_INTERRUPT_TO_UC_XIRQ_IRQ_SEL3__DCFE3_PERFMON_COUNTER5_INT_XIRQ_IRQ_SEL__SHIFT 0x5
9135#define DMCU_PERFMON_INTERRUPT_TO_UC_XIRQ_IRQ_SEL3__DCFE3_PERFMON_COUNTER6_INT_XIRQ_IRQ_SEL_MASK 0x40
9136#define DMCU_PERFMON_INTERRUPT_TO_UC_XIRQ_IRQ_SEL3__DCFE3_PERFMON_COUNTER6_INT_XIRQ_IRQ_SEL__SHIFT 0x6
9137#define DMCU_PERFMON_INTERRUPT_TO_UC_XIRQ_IRQ_SEL3__DCFE3_PERFMON_COUNTER7_INT_XIRQ_IRQ_SEL_MASK 0x80
9138#define DMCU_PERFMON_INTERRUPT_TO_UC_XIRQ_IRQ_SEL3__DCFE3_PERFMON_COUNTER7_INT_XIRQ_IRQ_SEL__SHIFT 0x7
9139#define DMCU_PERFMON_INTERRUPT_TO_UC_XIRQ_IRQ_SEL3__DCFE4_PERFMON_COUNTER0_INT_XIRQ_IRQ_SEL_MASK 0x100
9140#define DMCU_PERFMON_INTERRUPT_TO_UC_XIRQ_IRQ_SEL3__DCFE4_PERFMON_COUNTER0_INT_XIRQ_IRQ_SEL__SHIFT 0x8
9141#define DMCU_PERFMON_INTERRUPT_TO_UC_XIRQ_IRQ_SEL3__DCFE4_PERFMON_COUNTER1_INT_XIRQ_IRQ_SEL_MASK 0x200
9142#define DMCU_PERFMON_INTERRUPT_TO_UC_XIRQ_IRQ_SEL3__DCFE4_PERFMON_COUNTER1_INT_XIRQ_IRQ_SEL__SHIFT 0x9
9143#define DMCU_PERFMON_INTERRUPT_TO_UC_XIRQ_IRQ_SEL3__DCFE4_PERFMON_COUNTER2_INT_XIRQ_IRQ_SEL_MASK 0x400
9144#define DMCU_PERFMON_INTERRUPT_TO_UC_XIRQ_IRQ_SEL3__DCFE4_PERFMON_COUNTER2_INT_XIRQ_IRQ_SEL__SHIFT 0xa
9145#define DMCU_PERFMON_INTERRUPT_TO_UC_XIRQ_IRQ_SEL3__DCFE4_PERFMON_COUNTER3_INT_XIRQ_IRQ_SEL_MASK 0x800
9146#define DMCU_PERFMON_INTERRUPT_TO_UC_XIRQ_IRQ_SEL3__DCFE4_PERFMON_COUNTER3_INT_XIRQ_IRQ_SEL__SHIFT 0xb
9147#define DMCU_PERFMON_INTERRUPT_TO_UC_XIRQ_IRQ_SEL3__DCFE4_PERFMON_COUNTER4_INT_XIRQ_IRQ_SEL_MASK 0x1000
9148#define DMCU_PERFMON_INTERRUPT_TO_UC_XIRQ_IRQ_SEL3__DCFE4_PERFMON_COUNTER4_INT_XIRQ_IRQ_SEL__SHIFT 0xc
9149#define DMCU_PERFMON_INTERRUPT_TO_UC_XIRQ_IRQ_SEL3__DCFE4_PERFMON_COUNTER5_INT_XIRQ_IRQ_SEL_MASK 0x2000
9150#define DMCU_PERFMON_INTERRUPT_TO_UC_XIRQ_IRQ_SEL3__DCFE4_PERFMON_COUNTER5_INT_XIRQ_IRQ_SEL__SHIFT 0xd
9151#define DMCU_PERFMON_INTERRUPT_TO_UC_XIRQ_IRQ_SEL3__DCFE4_PERFMON_COUNTER6_INT_XIRQ_IRQ_SEL_MASK 0x4000
9152#define DMCU_PERFMON_INTERRUPT_TO_UC_XIRQ_IRQ_SEL3__DCFE4_PERFMON_COUNTER6_INT_XIRQ_IRQ_SEL__SHIFT 0xe
9153#define DMCU_PERFMON_INTERRUPT_TO_UC_XIRQ_IRQ_SEL3__DCFE4_PERFMON_COUNTER7_INT_XIRQ_IRQ_SEL_MASK 0x8000
9154#define DMCU_PERFMON_INTERRUPT_TO_UC_XIRQ_IRQ_SEL3__DCFE4_PERFMON_COUNTER7_INT_XIRQ_IRQ_SEL__SHIFT 0xf
9155#define DMCU_PERFMON_INTERRUPT_TO_UC_XIRQ_IRQ_SEL3__DCFE5_PERFMON_COUNTER0_INT_XIRQ_IRQ_SEL_MASK 0x10000
9156#define DMCU_PERFMON_INTERRUPT_TO_UC_XIRQ_IRQ_SEL3__DCFE5_PERFMON_COUNTER0_INT_XIRQ_IRQ_SEL__SHIFT 0x10
9157#define DMCU_PERFMON_INTERRUPT_TO_UC_XIRQ_IRQ_SEL3__DCFE5_PERFMON_COUNTER1_INT_XIRQ_IRQ_SEL_MASK 0x20000
9158#define DMCU_PERFMON_INTERRUPT_TO_UC_XIRQ_IRQ_SEL3__DCFE5_PERFMON_COUNTER1_INT_XIRQ_IRQ_SEL__SHIFT 0x11
9159#define DMCU_PERFMON_INTERRUPT_TO_UC_XIRQ_IRQ_SEL3__DCFE5_PERFMON_COUNTER2_INT_XIRQ_IRQ_SEL_MASK 0x40000
9160#define DMCU_PERFMON_INTERRUPT_TO_UC_XIRQ_IRQ_SEL3__DCFE5_PERFMON_COUNTER2_INT_XIRQ_IRQ_SEL__SHIFT 0x12
9161#define DMCU_PERFMON_INTERRUPT_TO_UC_XIRQ_IRQ_SEL3__DCFE5_PERFMON_COUNTER3_INT_XIRQ_IRQ_SEL_MASK 0x80000
9162#define DMCU_PERFMON_INTERRUPT_TO_UC_XIRQ_IRQ_SEL3__DCFE5_PERFMON_COUNTER3_INT_XIRQ_IRQ_SEL__SHIFT 0x13
9163#define DMCU_PERFMON_INTERRUPT_TO_UC_XIRQ_IRQ_SEL3__DCFE5_PERFMON_COUNTER4_INT_XIRQ_IRQ_SEL_MASK 0x100000
9164#define DMCU_PERFMON_INTERRUPT_TO_UC_XIRQ_IRQ_SEL3__DCFE5_PERFMON_COUNTER4_INT_XIRQ_IRQ_SEL__SHIFT 0x14
9165#define DMCU_PERFMON_INTERRUPT_TO_UC_XIRQ_IRQ_SEL3__DCFE5_PERFMON_COUNTER5_INT_XIRQ_IRQ_SEL_MASK 0x200000
9166#define DMCU_PERFMON_INTERRUPT_TO_UC_XIRQ_IRQ_SEL3__DCFE5_PERFMON_COUNTER5_INT_XIRQ_IRQ_SEL__SHIFT 0x15
9167#define DMCU_PERFMON_INTERRUPT_TO_UC_XIRQ_IRQ_SEL3__DCFE5_PERFMON_COUNTER6_INT_XIRQ_IRQ_SEL_MASK 0x400000
9168#define DMCU_PERFMON_INTERRUPT_TO_UC_XIRQ_IRQ_SEL3__DCFE5_PERFMON_COUNTER6_INT_XIRQ_IRQ_SEL__SHIFT 0x16
9169#define DMCU_PERFMON_INTERRUPT_TO_UC_XIRQ_IRQ_SEL3__DCFE5_PERFMON_COUNTER7_INT_XIRQ_IRQ_SEL_MASK 0x800000
9170#define DMCU_PERFMON_INTERRUPT_TO_UC_XIRQ_IRQ_SEL3__DCFE5_PERFMON_COUNTER7_INT_XIRQ_IRQ_SEL__SHIFT 0x17
9171#define DMCU_PERFMON_INTERRUPT_TO_UC_XIRQ_IRQ_SEL3__DCFE3_PERFMON_COUNTER_OFF_INT_XIRQ_IRQ_SEL_MASK 0x1000000
9172#define DMCU_PERFMON_INTERRUPT_TO_UC_XIRQ_IRQ_SEL3__DCFE3_PERFMON_COUNTER_OFF_INT_XIRQ_IRQ_SEL__SHIFT 0x18
9173#define DMCU_PERFMON_INTERRUPT_TO_UC_XIRQ_IRQ_SEL3__DCFE4_PERFMON_COUNTER_OFF_INT_XIRQ_IRQ_SEL_MASK 0x2000000
9174#define DMCU_PERFMON_INTERRUPT_TO_UC_XIRQ_IRQ_SEL3__DCFE4_PERFMON_COUNTER_OFF_INT_XIRQ_IRQ_SEL__SHIFT 0x19
9175#define DMCU_PERFMON_INTERRUPT_TO_UC_XIRQ_IRQ_SEL3__DCFE5_PERFMON_COUNTER_OFF_INT_XIRQ_IRQ_SEL_MASK 0x4000000
9176#define DMCU_PERFMON_INTERRUPT_TO_UC_XIRQ_IRQ_SEL3__DCFE5_PERFMON_COUNTER_OFF_INT_XIRQ_IRQ_SEL__SHIFT 0x1a
9177#define DMCU_PERFMON_INTERRUPT_TO_UC_XIRQ_IRQ_SEL4__WB_PERFMON_COUNTER0_INT_XIRQ_IRQ_SEL_MASK 0x1
9178#define DMCU_PERFMON_INTERRUPT_TO_UC_XIRQ_IRQ_SEL4__WB_PERFMON_COUNTER0_INT_XIRQ_IRQ_SEL__SHIFT 0x0
9179#define DMCU_PERFMON_INTERRUPT_TO_UC_XIRQ_IRQ_SEL4__WB_PERFMON_COUNTER1_INT_XIRQ_IRQ_SEL_MASK 0x2
9180#define DMCU_PERFMON_INTERRUPT_TO_UC_XIRQ_IRQ_SEL4__WB_PERFMON_COUNTER1_INT_XIRQ_IRQ_SEL__SHIFT 0x1
9181#define DMCU_PERFMON_INTERRUPT_TO_UC_XIRQ_IRQ_SEL4__WB_PERFMON_COUNTER2_INT_XIRQ_IRQ_SEL_MASK 0x4
9182#define DMCU_PERFMON_INTERRUPT_TO_UC_XIRQ_IRQ_SEL4__WB_PERFMON_COUNTER2_INT_XIRQ_IRQ_SEL__SHIFT 0x2
9183#define DMCU_PERFMON_INTERRUPT_TO_UC_XIRQ_IRQ_SEL4__WB_PERFMON_COUNTER3_INT_XIRQ_IRQ_SEL_MASK 0x8
9184#define DMCU_PERFMON_INTERRUPT_TO_UC_XIRQ_IRQ_SEL4__WB_PERFMON_COUNTER3_INT_XIRQ_IRQ_SEL__SHIFT 0x3
9185#define DMCU_PERFMON_INTERRUPT_TO_UC_XIRQ_IRQ_SEL4__WB_PERFMON_COUNTER4_INT_XIRQ_IRQ_SEL_MASK 0x10
9186#define DMCU_PERFMON_INTERRUPT_TO_UC_XIRQ_IRQ_SEL4__WB_PERFMON_COUNTER4_INT_XIRQ_IRQ_SEL__SHIFT 0x4
9187#define DMCU_PERFMON_INTERRUPT_TO_UC_XIRQ_IRQ_SEL4__WB_PERFMON_COUNTER5_INT_XIRQ_IRQ_SEL_MASK 0x20
9188#define DMCU_PERFMON_INTERRUPT_TO_UC_XIRQ_IRQ_SEL4__WB_PERFMON_COUNTER5_INT_XIRQ_IRQ_SEL__SHIFT 0x5
9189#define DMCU_PERFMON_INTERRUPT_TO_UC_XIRQ_IRQ_SEL4__WB_PERFMON_COUNTER6_INT_XIRQ_IRQ_SEL_MASK 0x40
9190#define DMCU_PERFMON_INTERRUPT_TO_UC_XIRQ_IRQ_SEL4__WB_PERFMON_COUNTER6_INT_XIRQ_IRQ_SEL__SHIFT 0x6
9191#define DMCU_PERFMON_INTERRUPT_TO_UC_XIRQ_IRQ_SEL4__WB_PERFMON_COUNTER7_INT_XIRQ_IRQ_SEL_MASK 0x80
9192#define DMCU_PERFMON_INTERRUPT_TO_UC_XIRQ_IRQ_SEL4__WB_PERFMON_COUNTER7_INT_XIRQ_IRQ_SEL__SHIFT 0x7
9193#define DMCU_PERFMON_INTERRUPT_TO_UC_XIRQ_IRQ_SEL4__DCRX_PERFMON_COUNTER0_INT_XIRQ_IRQ_SEL_MASK 0x100
9194#define DMCU_PERFMON_INTERRUPT_TO_UC_XIRQ_IRQ_SEL4__DCRX_PERFMON_COUNTER0_INT_XIRQ_IRQ_SEL__SHIFT 0x8
9195#define DMCU_PERFMON_INTERRUPT_TO_UC_XIRQ_IRQ_SEL4__DCRX_PERFMON_COUNTER1_INT_XIRQ_IRQ_SEL_MASK 0x200
9196#define DMCU_PERFMON_INTERRUPT_TO_UC_XIRQ_IRQ_SEL4__DCRX_PERFMON_COUNTER1_INT_XIRQ_IRQ_SEL__SHIFT 0x9
9197#define DMCU_PERFMON_INTERRUPT_TO_UC_XIRQ_IRQ_SEL4__DCRX_PERFMON_COUNTER2_INT_XIRQ_IRQ_SEL_MASK 0x400
9198#define DMCU_PERFMON_INTERRUPT_TO_UC_XIRQ_IRQ_SEL4__DCRX_PERFMON_COUNTER2_INT_XIRQ_IRQ_SEL__SHIFT 0xa
9199#define DMCU_PERFMON_INTERRUPT_TO_UC_XIRQ_IRQ_SEL4__DCRX_PERFMON_COUNTER3_INT_XIRQ_IRQ_SEL_MASK 0x800
9200#define DMCU_PERFMON_INTERRUPT_TO_UC_XIRQ_IRQ_SEL4__DCRX_PERFMON_COUNTER3_INT_XIRQ_IRQ_SEL__SHIFT 0xb
9201#define DMCU_PERFMON_INTERRUPT_TO_UC_XIRQ_IRQ_SEL4__DCRX_PERFMON_COUNTER4_INT_XIRQ_IRQ_SEL_MASK 0x1000
9202#define DMCU_PERFMON_INTERRUPT_TO_UC_XIRQ_IRQ_SEL4__DCRX_PERFMON_COUNTER4_INT_XIRQ_IRQ_SEL__SHIFT 0xc
9203#define DMCU_PERFMON_INTERRUPT_TO_UC_XIRQ_IRQ_SEL4__DCRX_PERFMON_COUNTER5_INT_XIRQ_IRQ_SEL_MASK 0x2000
9204#define DMCU_PERFMON_INTERRUPT_TO_UC_XIRQ_IRQ_SEL4__DCRX_PERFMON_COUNTER5_INT_XIRQ_IRQ_SEL__SHIFT 0xd
9205#define DMCU_PERFMON_INTERRUPT_TO_UC_XIRQ_IRQ_SEL4__DCRX_PERFMON_COUNTER6_INT_XIRQ_IRQ_SEL_MASK 0x4000
9206#define DMCU_PERFMON_INTERRUPT_TO_UC_XIRQ_IRQ_SEL4__DCRX_PERFMON_COUNTER6_INT_XIRQ_IRQ_SEL__SHIFT 0xe
9207#define DMCU_PERFMON_INTERRUPT_TO_UC_XIRQ_IRQ_SEL4__DCRX_PERFMON_COUNTER7_INT_XIRQ_IRQ_SEL_MASK 0x8000
9208#define DMCU_PERFMON_INTERRUPT_TO_UC_XIRQ_IRQ_SEL4__DCRX_PERFMON_COUNTER7_INT_XIRQ_IRQ_SEL__SHIFT 0xf
9209#define DMCU_PERFMON_INTERRUPT_TO_UC_XIRQ_IRQ_SEL4__DCCG_PERFMON2_COUNTER0_INT_XIRQ_IRQ_SEL_MASK 0x10000
9210#define DMCU_PERFMON_INTERRUPT_TO_UC_XIRQ_IRQ_SEL4__DCCG_PERFMON2_COUNTER0_INT_XIRQ_IRQ_SEL__SHIFT 0x10
9211#define DMCU_PERFMON_INTERRUPT_TO_UC_XIRQ_IRQ_SEL4__DCCG_PERFMON2_COUNTER1_INT_XIRQ_IRQ_SEL_MASK 0x20000
9212#define DMCU_PERFMON_INTERRUPT_TO_UC_XIRQ_IRQ_SEL4__DCCG_PERFMON2_COUNTER1_INT_XIRQ_IRQ_SEL__SHIFT 0x11
9213#define DMCU_PERFMON_INTERRUPT_TO_UC_XIRQ_IRQ_SEL4__DCCG_PERFMON2_COUNTER2_INT_XIRQ_IRQ_SEL_MASK 0x40000
9214#define DMCU_PERFMON_INTERRUPT_TO_UC_XIRQ_IRQ_SEL4__DCCG_PERFMON2_COUNTER2_INT_XIRQ_IRQ_SEL__SHIFT 0x12
9215#define DMCU_PERFMON_INTERRUPT_TO_UC_XIRQ_IRQ_SEL4__DCCG_PERFMON2_COUNTER3_INT_XIRQ_IRQ_SEL_MASK 0x80000
9216#define DMCU_PERFMON_INTERRUPT_TO_UC_XIRQ_IRQ_SEL4__DCCG_PERFMON2_COUNTER3_INT_XIRQ_IRQ_SEL__SHIFT 0x13
9217#define DMCU_PERFMON_INTERRUPT_TO_UC_XIRQ_IRQ_SEL4__DCCG_PERFMON2_COUNTER4_INT_XIRQ_IRQ_SEL_MASK 0x100000
9218#define DMCU_PERFMON_INTERRUPT_TO_UC_XIRQ_IRQ_SEL4__DCCG_PERFMON2_COUNTER4_INT_XIRQ_IRQ_SEL__SHIFT 0x14
9219#define DMCU_PERFMON_INTERRUPT_TO_UC_XIRQ_IRQ_SEL4__DCCG_PERFMON2_COUNTER5_INT_XIRQ_IRQ_SEL_MASK 0x200000
9220#define DMCU_PERFMON_INTERRUPT_TO_UC_XIRQ_IRQ_SEL4__DCCG_PERFMON2_COUNTER5_INT_XIRQ_IRQ_SEL__SHIFT 0x15
9221#define DMCU_PERFMON_INTERRUPT_TO_UC_XIRQ_IRQ_SEL4__DCCG_PERFMON2_COUNTER6_INT_XIRQ_IRQ_SEL_MASK 0x400000
9222#define DMCU_PERFMON_INTERRUPT_TO_UC_XIRQ_IRQ_SEL4__DCCG_PERFMON2_COUNTER6_INT_XIRQ_IRQ_SEL__SHIFT 0x16
9223#define DMCU_PERFMON_INTERRUPT_TO_UC_XIRQ_IRQ_SEL4__DCCG_PERFMON2_COUNTER7_INT_XIRQ_IRQ_SEL_MASK 0x800000
9224#define DMCU_PERFMON_INTERRUPT_TO_UC_XIRQ_IRQ_SEL4__DCCG_PERFMON2_COUNTER7_INT_XIRQ_IRQ_SEL__SHIFT 0x17
9225#define DMCU_PERFMON_INTERRUPT_TO_UC_XIRQ_IRQ_SEL4__WB_PERFMON_COUNTER_OFF_INT_XIRQ_IRQ_SEL_MASK 0x1000000
9226#define DMCU_PERFMON_INTERRUPT_TO_UC_XIRQ_IRQ_SEL4__WB_PERFMON_COUNTER_OFF_INT_XIRQ_IRQ_SEL__SHIFT 0x18
9227#define DMCU_PERFMON_INTERRUPT_TO_UC_XIRQ_IRQ_SEL4__DCRX_PERFMON_COUNTER_OFF_INT_XIRQ_IRQ_SEL_MASK 0x2000000
9228#define DMCU_PERFMON_INTERRUPT_TO_UC_XIRQ_IRQ_SEL4__DCRX_PERFMON_COUNTER_OFF_INT_XIRQ_IRQ_SEL__SHIFT 0x19
9229#define DMCU_PERFMON_INTERRUPT_TO_UC_XIRQ_IRQ_SEL4__DCCG_PERFMON2_COUNTER_OFF_INT_XIRQ_IRQ_SEL_MASK 0x4000000
9230#define DMCU_PERFMON_INTERRUPT_TO_UC_XIRQ_IRQ_SEL4__DCCG_PERFMON2_COUNTER_OFF_INT_XIRQ_IRQ_SEL__SHIFT 0x1a
9231#define DMCU_PERFMON_INTERRUPT_TO_UC_XIRQ_IRQ_SEL5__DCFEV0_PERFMON_COUNTER0_INT_XIRQ_IRQ_SEL_MASK 0x1
9232#define DMCU_PERFMON_INTERRUPT_TO_UC_XIRQ_IRQ_SEL5__DCFEV0_PERFMON_COUNTER0_INT_XIRQ_IRQ_SEL__SHIFT 0x0
9233#define DMCU_PERFMON_INTERRUPT_TO_UC_XIRQ_IRQ_SEL5__DCFEV0_PERFMON_COUNTER1_INT_XIRQ_IRQ_SEL_MASK 0x2
9234#define DMCU_PERFMON_INTERRUPT_TO_UC_XIRQ_IRQ_SEL5__DCFEV0_PERFMON_COUNTER1_INT_XIRQ_IRQ_SEL__SHIFT 0x1
9235#define DMCU_PERFMON_INTERRUPT_TO_UC_XIRQ_IRQ_SEL5__DCFEV0_PERFMON_COUNTER2_INT_XIRQ_IRQ_SEL_MASK 0x4
9236#define DMCU_PERFMON_INTERRUPT_TO_UC_XIRQ_IRQ_SEL5__DCFEV0_PERFMON_COUNTER2_INT_XIRQ_IRQ_SEL__SHIFT 0x2
9237#define DMCU_PERFMON_INTERRUPT_TO_UC_XIRQ_IRQ_SEL5__DCFEV0_PERFMON_COUNTER3_INT_XIRQ_IRQ_SEL_MASK 0x8
9238#define DMCU_PERFMON_INTERRUPT_TO_UC_XIRQ_IRQ_SEL5__DCFEV0_PERFMON_COUNTER3_INT_XIRQ_IRQ_SEL__SHIFT 0x3
9239#define DMCU_PERFMON_INTERRUPT_TO_UC_XIRQ_IRQ_SEL5__DCFEV0_PERFMON_COUNTER4_INT_XIRQ_IRQ_SEL_MASK 0x10
9240#define DMCU_PERFMON_INTERRUPT_TO_UC_XIRQ_IRQ_SEL5__DCFEV0_PERFMON_COUNTER4_INT_XIRQ_IRQ_SEL__SHIFT 0x4
9241#define DMCU_PERFMON_INTERRUPT_TO_UC_XIRQ_IRQ_SEL5__DCFEV0_PERFMON_COUNTER5_INT_XIRQ_IRQ_SEL_MASK 0x20
9242#define DMCU_PERFMON_INTERRUPT_TO_UC_XIRQ_IRQ_SEL5__DCFEV0_PERFMON_COUNTER5_INT_XIRQ_IRQ_SEL__SHIFT 0x5
9243#define DMCU_PERFMON_INTERRUPT_TO_UC_XIRQ_IRQ_SEL5__DCFEV0_PERFMON_COUNTER6_INT_XIRQ_IRQ_SEL_MASK 0x40
9244#define DMCU_PERFMON_INTERRUPT_TO_UC_XIRQ_IRQ_SEL5__DCFEV0_PERFMON_COUNTER6_INT_XIRQ_IRQ_SEL__SHIFT 0x6
9245#define DMCU_PERFMON_INTERRUPT_TO_UC_XIRQ_IRQ_SEL5__DCFEV0_PERFMON_COUNTER7_INT_XIRQ_IRQ_SEL_MASK 0x80
9246#define DMCU_PERFMON_INTERRUPT_TO_UC_XIRQ_IRQ_SEL5__DCFEV0_PERFMON_COUNTER7_INT_XIRQ_IRQ_SEL__SHIFT 0x7
9247#define DMCU_PERFMON_INTERRUPT_TO_UC_XIRQ_IRQ_SEL5__DCFEV0_PERFMON_COUNTER_OFF_INT_XIRQ_IRQ_SEL_MASK 0x100
9248#define DMCU_PERFMON_INTERRUPT_TO_UC_XIRQ_IRQ_SEL5__DCFEV0_PERFMON_COUNTER_OFF_INT_XIRQ_IRQ_SEL__SHIFT 0x8
9249#define DMCU_PERFMON_INTERRUPT_TO_UC_XIRQ_IRQ_SEL5__DCFEV1_PERFMON_COUNTER0_INT_XIRQ_IRQ_SEL_MASK 0x200
9250#define DMCU_PERFMON_INTERRUPT_TO_UC_XIRQ_IRQ_SEL5__DCFEV1_PERFMON_COUNTER0_INT_XIRQ_IRQ_SEL__SHIFT 0x9
9251#define DMCU_PERFMON_INTERRUPT_TO_UC_XIRQ_IRQ_SEL5__DCFEV1_PERFMON_COUNTER1_INT_XIRQ_IRQ_SEL_MASK 0x400
9252#define DMCU_PERFMON_INTERRUPT_TO_UC_XIRQ_IRQ_SEL5__DCFEV1_PERFMON_COUNTER1_INT_XIRQ_IRQ_SEL__SHIFT 0xa
9253#define DMCU_PERFMON_INTERRUPT_TO_UC_XIRQ_IRQ_SEL5__DCFEV1_PERFMON_COUNTER2_INT_XIRQ_IRQ_SEL_MASK 0x800
9254#define DMCU_PERFMON_INTERRUPT_TO_UC_XIRQ_IRQ_SEL5__DCFEV1_PERFMON_COUNTER2_INT_XIRQ_IRQ_SEL__SHIFT 0xb
9255#define DMCU_PERFMON_INTERRUPT_TO_UC_XIRQ_IRQ_SEL5__DCFEV1_PERFMON_COUNTER3_INT_XIRQ_IRQ_SEL_MASK 0x1000
9256#define DMCU_PERFMON_INTERRUPT_TO_UC_XIRQ_IRQ_SEL5__DCFEV1_PERFMON_COUNTER3_INT_XIRQ_IRQ_SEL__SHIFT 0xc
9257#define DMCU_PERFMON_INTERRUPT_TO_UC_XIRQ_IRQ_SEL5__DCFEV1_PERFMON_COUNTER4_INT_XIRQ_IRQ_SEL_MASK 0x2000
9258#define DMCU_PERFMON_INTERRUPT_TO_UC_XIRQ_IRQ_SEL5__DCFEV1_PERFMON_COUNTER4_INT_XIRQ_IRQ_SEL__SHIFT 0xd
9259#define DMCU_PERFMON_INTERRUPT_TO_UC_XIRQ_IRQ_SEL5__DCFEV1_PERFMON_COUNTER5_INT_XIRQ_IRQ_SEL_MASK 0x4000
9260#define DMCU_PERFMON_INTERRUPT_TO_UC_XIRQ_IRQ_SEL5__DCFEV1_PERFMON_COUNTER5_INT_XIRQ_IRQ_SEL__SHIFT 0xe
9261#define DMCU_PERFMON_INTERRUPT_TO_UC_XIRQ_IRQ_SEL5__DCFEV1_PERFMON_COUNTER6_INT_XIRQ_IRQ_SEL_MASK 0x8000
9262#define DMCU_PERFMON_INTERRUPT_TO_UC_XIRQ_IRQ_SEL5__DCFEV1_PERFMON_COUNTER6_INT_XIRQ_IRQ_SEL__SHIFT 0xf
9263#define DMCU_PERFMON_INTERRUPT_TO_UC_XIRQ_IRQ_SEL5__DCFEV1_PERFMON_COUNTER7_INT_XIRQ_IRQ_SEL_MASK 0x10000
9264#define DMCU_PERFMON_INTERRUPT_TO_UC_XIRQ_IRQ_SEL5__DCFEV1_PERFMON_COUNTER7_INT_XIRQ_IRQ_SEL__SHIFT 0x10
9265#define DMCU_PERFMON_INTERRUPT_TO_UC_XIRQ_IRQ_SEL5__DCFEV1_PERFMON_COUNTER_OFF_INT_XIRQ_IRQ_SEL_MASK 0x20000
9266#define DMCU_PERFMON_INTERRUPT_TO_UC_XIRQ_IRQ_SEL5__DCFEV1_PERFMON_COUNTER_OFF_INT_XIRQ_IRQ_SEL__SHIFT 0x11
9267#define DMCU_DPRX_INTERRUPT_STATUS1__DPRX_SD0P0_MSA_RECEIVED_INT_OCCURRED_MASK 0x1
9268#define DMCU_DPRX_INTERRUPT_STATUS1__DPRX_SD0P0_MSA_RECEIVED_INT_OCCURRED__SHIFT 0x0
9269#define DMCU_DPRX_INTERRUPT_STATUS1__DPRX_SD0P0_MSA_RECEIVED_INT_CLEAR_MASK 0x1
9270#define DMCU_DPRX_INTERRUPT_STATUS1__DPRX_SD0P0_MSA_RECEIVED_INT_CLEAR__SHIFT 0x0
9271#define DMCU_DPRX_INTERRUPT_STATUS1__DPRX_SD0P0_VBID_VID_STREAM_STATUS_TOGGLED_INT_OCCURRED_MASK 0x2
9272#define DMCU_DPRX_INTERRUPT_STATUS1__DPRX_SD0P0_VBID_VID_STREAM_STATUS_TOGGLED_INT_OCCURRED__SHIFT 0x1
9273#define DMCU_DPRX_INTERRUPT_STATUS1__DPRX_SD0P0_VBID_VID_STREAM_STATUS_TOGGLED_INT_CLEAR_MASK 0x2
9274#define DMCU_DPRX_INTERRUPT_STATUS1__DPRX_SD0P0_VBID_VID_STREAM_STATUS_TOGGLED_INT_CLEAR__SHIFT 0x1
9275#define DMCU_DPRX_INTERRUPT_STATUS1__DPRX_SD0P0_VERTICAL_INT0_OCCURRED_MASK 0x4
9276#define DMCU_DPRX_INTERRUPT_STATUS1__DPRX_SD0P0_VERTICAL_INT0_OCCURRED__SHIFT 0x2
9277#define DMCU_DPRX_INTERRUPT_STATUS1__DPRX_SD0P0_VERTICAL_INT0_CLEAR_MASK 0x4
9278#define DMCU_DPRX_INTERRUPT_STATUS1__DPRX_SD0P0_VERTICAL_INT0_CLEAR__SHIFT 0x2
9279#define DMCU_DPRX_INTERRUPT_STATUS1__DPRX_SD0P0_VERTICAL_INT1_OCCURRED_MASK 0x8
9280#define DMCU_DPRX_INTERRUPT_STATUS1__DPRX_SD0P0_VERTICAL_INT1_OCCURRED__SHIFT 0x3
9281#define DMCU_DPRX_INTERRUPT_STATUS1__DPRX_SD0P0_VERTICAL_INT1_CLEAR_MASK 0x8
9282#define DMCU_DPRX_INTERRUPT_STATUS1__DPRX_SD0P0_VERTICAL_INT1_CLEAR__SHIFT 0x3
9283#define DMCU_DPRX_INTERRUPT_STATUS1__DPRX_SD0P0_SDP_RECEIVED_INT_OCCURRED_MASK 0x10
9284#define DMCU_DPRX_INTERRUPT_STATUS1__DPRX_SD0P0_SDP_RECEIVED_INT_OCCURRED__SHIFT 0x4
9285#define DMCU_DPRX_INTERRUPT_STATUS1__DPRX_SD0P0_SDP_RECEIVED_INT_CLEAR_MASK 0x10
9286#define DMCU_DPRX_INTERRUPT_STATUS1__DPRX_SD0P0_SDP_RECEIVED_INT_CLEAR__SHIFT 0x4
9287#define DMCU_DPRX_INTERRUPT_STATUS1__DPRX_SD1P0_MSA_RECEIVED_INT_OCCURRED_MASK 0x20
9288#define DMCU_DPRX_INTERRUPT_STATUS1__DPRX_SD1P0_MSA_RECEIVED_INT_OCCURRED__SHIFT 0x5
9289#define DMCU_DPRX_INTERRUPT_STATUS1__DPRX_SD1P0_MSA_RECEIVED_INT_CLEAR_MASK 0x20
9290#define DMCU_DPRX_INTERRUPT_STATUS1__DPRX_SD1P0_MSA_RECEIVED_INT_CLEAR__SHIFT 0x5
9291#define DMCU_DPRX_INTERRUPT_STATUS1__DPRX_SD1P0_VBID_VID_STREAM_STATUS_TOGGLED_INT_OCCURRED_MASK 0x40
9292#define DMCU_DPRX_INTERRUPT_STATUS1__DPRX_SD1P0_VBID_VID_STREAM_STATUS_TOGGLED_INT_OCCURRED__SHIFT 0x6
9293#define DMCU_DPRX_INTERRUPT_STATUS1__DPRX_SD1P0_VBID_VID_STREAM_STATUS_TOGGLED_INT_CLEAR_MASK 0x40
9294#define DMCU_DPRX_INTERRUPT_STATUS1__DPRX_SD1P0_VBID_VID_STREAM_STATUS_TOGGLED_INT_CLEAR__SHIFT 0x6
9295#define DMCU_DPRX_INTERRUPT_STATUS1__DPRX_SD1P0_VERTICAL_INT0_OCCURRED_MASK 0x80
9296#define DMCU_DPRX_INTERRUPT_STATUS1__DPRX_SD1P0_VERTICAL_INT0_OCCURRED__SHIFT 0x7
9297#define DMCU_DPRX_INTERRUPT_STATUS1__DPRX_SD1P0_VERTICAL_INT0_CLEAR_MASK 0x80
9298#define DMCU_DPRX_INTERRUPT_STATUS1__DPRX_SD1P0_VERTICAL_INT0_CLEAR__SHIFT 0x7
9299#define DMCU_DPRX_INTERRUPT_STATUS1__DPRX_SD1P0_VERTICAL_INT1_OCCURRED_MASK 0x100
9300#define DMCU_DPRX_INTERRUPT_STATUS1__DPRX_SD1P0_VERTICAL_INT1_OCCURRED__SHIFT 0x8
9301#define DMCU_DPRX_INTERRUPT_STATUS1__DPRX_SD1P0_VERTICAL_INT1_CLEAR_MASK 0x100
9302#define DMCU_DPRX_INTERRUPT_STATUS1__DPRX_SD1P0_VERTICAL_INT1_CLEAR__SHIFT 0x8
9303#define DMCU_DPRX_INTERRUPT_STATUS1__DPRX_SD1P0_SDP_RECEIVED_INT_OCCURRED_MASK 0x200
9304#define DMCU_DPRX_INTERRUPT_STATUS1__DPRX_SD1P0_SDP_RECEIVED_INT_OCCURRED__SHIFT 0x9
9305#define DMCU_DPRX_INTERRUPT_STATUS1__DPRX_SD1P0_SDP_RECEIVED_INT_CLEAR_MASK 0x200
9306#define DMCU_DPRX_INTERRUPT_STATUS1__DPRX_SD1P0_SDP_RECEIVED_INT_CLEAR__SHIFT 0x9
9307#define DMCU_DPRX_INTERRUPT_STATUS1__DPRX_DPHY_P0_BS_INTERVAL_ERROR_THRESH_EXCEEDED_INT_OCCURRED_MASK 0x400
9308#define DMCU_DPRX_INTERRUPT_STATUS1__DPRX_DPHY_P0_BS_INTERVAL_ERROR_THRESH_EXCEEDED_INT_OCCURRED__SHIFT 0xa
9309#define DMCU_DPRX_INTERRUPT_STATUS1__DPRX_DPHY_P0_BS_INTERVAL_ERROR_THRESH_EXCEEDED_INT_CLEAR_MASK 0x400
9310#define DMCU_DPRX_INTERRUPT_STATUS1__DPRX_DPHY_P0_BS_INTERVAL_ERROR_THRESH_EXCEEDED_INT_CLEAR__SHIFT 0xa
9311#define DMCU_DPRX_INTERRUPT_STATUS1__DPRX_DPHY_P0_SR_INTERVAL_ERROR_THRESH_EXCEEDED_INT_OCCURRED_MASK 0x800
9312#define DMCU_DPRX_INTERRUPT_STATUS1__DPRX_DPHY_P0_SR_INTERVAL_ERROR_THRESH_EXCEEDED_INT_OCCURRED__SHIFT 0xb
9313#define DMCU_DPRX_INTERRUPT_STATUS1__DPRX_DPHY_P0_SR_INTERVAL_ERROR_THRESH_EXCEEDED_INT_CLEAR_MASK 0x800
9314#define DMCU_DPRX_INTERRUPT_STATUS1__DPRX_DPHY_P0_SR_INTERVAL_ERROR_THRESH_EXCEEDED_INT_CLEAR__SHIFT 0xb
9315#define DMCU_DPRX_INTERRUPT_STATUS1__DPRX_DPHY_P0_SYMBOL_ERROR_THRESH_EXCEEDED_INT_OCCURRED_MASK 0x1000
9316#define DMCU_DPRX_INTERRUPT_STATUS1__DPRX_DPHY_P0_SYMBOL_ERROR_THRESH_EXCEEDED_INT_OCCURRED__SHIFT 0xc
9317#define DMCU_DPRX_INTERRUPT_STATUS1__DPRX_DPHY_P0_SYMBOL_ERROR_THRESH_EXCEEDED_INT_CLEAR_MASK 0x1000
9318#define DMCU_DPRX_INTERRUPT_STATUS1__DPRX_DPHY_P0_SYMBOL_ERROR_THRESH_EXCEEDED_INT_CLEAR__SHIFT 0xc
9319#define DMCU_DPRX_INTERRUPT_STATUS1__DPRX_DPHY_P0_DISPARITY_ERROR_THRESH_EXCEEDED_INT_OCCURRED_MASK 0x2000
9320#define DMCU_DPRX_INTERRUPT_STATUS1__DPRX_DPHY_P0_DISPARITY_ERROR_THRESH_EXCEEDED_INT_OCCURRED__SHIFT 0xd
9321#define DMCU_DPRX_INTERRUPT_STATUS1__DPRX_DPHY_P0_DISPARITY_ERROR_THRESH_EXCEEDED_INT_CLEAR_MASK 0x2000
9322#define DMCU_DPRX_INTERRUPT_STATUS1__DPRX_DPHY_P0_DISPARITY_ERROR_THRESH_EXCEEDED_INT_CLEAR__SHIFT 0xd
9323#define DMCU_DPRX_INTERRUPT_STATUS1__DPRX_DPHY_P0_TRAINING_ERROR_THRESH_EXCEEDED_INT_OCCURRED_MASK 0x4000
9324#define DMCU_DPRX_INTERRUPT_STATUS1__DPRX_DPHY_P0_TRAINING_ERROR_THRESH_EXCEEDED_INT_OCCURRED__SHIFT 0xe
9325#define DMCU_DPRX_INTERRUPT_STATUS1__DPRX_DPHY_P0_TRAINING_ERROR_THRESH_EXCEEDED_INT_CLEAR_MASK 0x4000
9326#define DMCU_DPRX_INTERRUPT_STATUS1__DPRX_DPHY_P0_TRAINING_ERROR_THRESH_EXCEEDED_INT_CLEAR__SHIFT 0xe
9327#define DMCU_DPRX_INTERRUPT_STATUS1__DPRX_DPHY_P0_TEST_PATTERN_ERROR_THRESH_EXCEEDED_INT_OCCURRED_MASK 0x8000
9328#define DMCU_DPRX_INTERRUPT_STATUS1__DPRX_DPHY_P0_TEST_PATTERN_ERROR_THRESH_EXCEEDED_INT_OCCURRED__SHIFT 0xf
9329#define DMCU_DPRX_INTERRUPT_STATUS1__DPRX_DPHY_P0_TEST_PATTERN_ERROR_THRESH_EXCEEDED_INT_CLEAR_MASK 0x8000
9330#define DMCU_DPRX_INTERRUPT_STATUS1__DPRX_DPHY_P0_TEST_PATTERN_ERROR_THRESH_EXCEEDED_INT_CLEAR__SHIFT 0xf
9331#define DMCU_DPRX_INTERRUPT_STATUS1__DPRX_DPHY_P0_ECF_ERROR_THRESH_EXCEEDED_INT_OCCURRED_MASK 0x10000
9332#define DMCU_DPRX_INTERRUPT_STATUS1__DPRX_DPHY_P0_ECF_ERROR_THRESH_EXCEEDED_INT_OCCURRED__SHIFT 0x10
9333#define DMCU_DPRX_INTERRUPT_STATUS1__DPRX_DPHY_P0_ECF_ERROR_THRESH_EXCEEDED_INT_CLEAR_MASK 0x10000
9334#define DMCU_DPRX_INTERRUPT_STATUS1__DPRX_DPHY_P0_ECF_ERROR_THRESH_EXCEEDED_INT_CLEAR__SHIFT 0x10
9335#define DMCU_DPRX_INTERRUPT_STATUS1__DPRX_DPHY_P0_DETECT_SR_LOCK_INT_OCCURRED_MASK 0x20000
9336#define DMCU_DPRX_INTERRUPT_STATUS1__DPRX_DPHY_P0_DETECT_SR_LOCK_INT_OCCURRED__SHIFT 0x11
9337#define DMCU_DPRX_INTERRUPT_STATUS1__DPRX_DPHY_P0_DETECT_SR_LOCK_INT_CLEAR_MASK 0x20000
9338#define DMCU_DPRX_INTERRUPT_STATUS1__DPRX_DPHY_P0_DETECT_SR_LOCK_INT_CLEAR__SHIFT 0x11
9339#define DMCU_DPRX_INTERRUPT_STATUS1__DPRX_DPHY_P0_LOSS_OF_ALIGN_INT_OCCURRED_MASK 0x40000
9340#define DMCU_DPRX_INTERRUPT_STATUS1__DPRX_DPHY_P0_LOSS_OF_ALIGN_INT_OCCURRED__SHIFT 0x12
9341#define DMCU_DPRX_INTERRUPT_STATUS1__DPRX_DPHY_P0_LOSS_OF_ALIGN_INT_CLEAR_MASK 0x40000
9342#define DMCU_DPRX_INTERRUPT_STATUS1__DPRX_DPHY_P0_LOSS_OF_ALIGN_INT_CLEAR__SHIFT 0x12
9343#define DMCU_DPRX_INTERRUPT_STATUS1__DPRX_DPHY_P0_LOSS_OF_DESKEW_INT_OCCURRED_MASK 0x80000
9344#define DMCU_DPRX_INTERRUPT_STATUS1__DPRX_DPHY_P0_LOSS_OF_DESKEW_INT_OCCURRED__SHIFT 0x13
9345#define DMCU_DPRX_INTERRUPT_STATUS1__DPRX_DPHY_P0_LOSS_OF_DESKEW_INT_CLEAR_MASK 0x80000
9346#define DMCU_DPRX_INTERRUPT_STATUS1__DPRX_DPHY_P0_LOSS_OF_DESKEW_INT_CLEAR__SHIFT 0x13
9347#define DMCU_DPRX_INTERRUPT_STATUS1__DPRX_DPHY_P0_EXCESSIVE_ERROR_INT_OCCURRED_MASK 0x100000
9348#define DMCU_DPRX_INTERRUPT_STATUS1__DPRX_DPHY_P0_EXCESSIVE_ERROR_INT_OCCURRED__SHIFT 0x14
9349#define DMCU_DPRX_INTERRUPT_STATUS1__DPRX_DPHY_P0_EXCESSIVE_ERROR_INT_CLEAR_MASK 0x100000
9350#define DMCU_DPRX_INTERRUPT_STATUS1__DPRX_DPHY_P0_EXCESSIVE_ERROR_INT_CLEAR__SHIFT 0x14
9351#define DMCU_DPRX_INTERRUPT_STATUS1__DPRX_DPHY_P0_DESKEW_FIFO_OVERFLOW_INT_OCCURRED_MASK 0x200000
9352#define DMCU_DPRX_INTERRUPT_STATUS1__DPRX_DPHY_P0_DESKEW_FIFO_OVERFLOW_INT_OCCURRED__SHIFT 0x15
9353#define DMCU_DPRX_INTERRUPT_STATUS1__DPRX_DPHY_P0_DESKEW_FIFO_OVERFLOW_INT_CLEAR_MASK 0x200000
9354#define DMCU_DPRX_INTERRUPT_STATUS1__DPRX_DPHY_P0_DESKEW_FIFO_OVERFLOW_INT_CLEAR__SHIFT 0x15
9355#define DMCU_DPRX_INTERRUPT_STATUS1__DPRX_AUX_P0_AUX_INT_OCCURRED_MASK 0x400000
9356#define DMCU_DPRX_INTERRUPT_STATUS1__DPRX_AUX_P0_AUX_INT_OCCURRED__SHIFT 0x16
9357#define DMCU_DPRX_INTERRUPT_STATUS1__DPRX_AUX_P0_AUX_INT_CLEAR_MASK 0x400000
9358#define DMCU_DPRX_INTERRUPT_STATUS1__DPRX_AUX_P0_AUX_INT_CLEAR__SHIFT 0x16
9359#define DMCU_DPRX_INTERRUPT_STATUS1__DPRX_AUX_P0_I2C_INT_OCCURRED_MASK 0x800000
9360#define DMCU_DPRX_INTERRUPT_STATUS1__DPRX_AUX_P0_I2C_INT_OCCURRED__SHIFT 0x17
9361#define DMCU_DPRX_INTERRUPT_STATUS1__DPRX_AUX_P0_I2C_INT_CLEAR_MASK 0x800000
9362#define DMCU_DPRX_INTERRUPT_STATUS1__DPRX_AUX_P0_I2C_INT_CLEAR__SHIFT 0x17
9363#define DMCU_DPRX_INTERRUPT_STATUS1__DPRX_AUX_P0_CPU_INT_OCCURRED_MASK 0x1000000
9364#define DMCU_DPRX_INTERRUPT_STATUS1__DPRX_AUX_P0_CPU_INT_OCCURRED__SHIFT 0x18
9365#define DMCU_DPRX_INTERRUPT_STATUS1__DPRX_AUX_P0_CPU_INT_CLEAR_MASK 0x1000000
9366#define DMCU_DPRX_INTERRUPT_STATUS1__DPRX_AUX_P0_CPU_INT_CLEAR__SHIFT 0x18
9367#define DMCU_DPRX_INTERRUPT_STATUS1__DPRX_AUX_P0_MSG1_TIMEOUT_INT_OCCURRED_MASK 0x2000000
9368#define DMCU_DPRX_INTERRUPT_STATUS1__DPRX_AUX_P0_MSG1_TIMEOUT_INT_OCCURRED__SHIFT 0x19
9369#define DMCU_DPRX_INTERRUPT_STATUS1__DPRX_AUX_P0_MSG1_TIMEOUT_INT_CLEAR_MASK 0x2000000
9370#define DMCU_DPRX_INTERRUPT_STATUS1__DPRX_AUX_P0_MSG1_TIMEOUT_INT_CLEAR__SHIFT 0x19
9371#define DMCU_DPRX_INTERRUPT_STATUS1__DPRX_AUX_P0_MSG2_TIMEOUT_INT_OCCURRED_MASK 0x4000000
9372#define DMCU_DPRX_INTERRUPT_STATUS1__DPRX_AUX_P0_MSG2_TIMEOUT_INT_OCCURRED__SHIFT 0x1a
9373#define DMCU_DPRX_INTERRUPT_STATUS1__DPRX_AUX_P0_MSG2_TIMEOUT_INT_CLEAR_MASK 0x4000000
9374#define DMCU_DPRX_INTERRUPT_STATUS1__DPRX_AUX_P0_MSG2_TIMEOUT_INT_CLEAR__SHIFT 0x1a
9375#define DMCU_DPRX_INTERRUPT_STATUS1__DPRX_AUX_P0_MSG3_TIMEOUT_INT_OCCURRED_MASK 0x8000000
9376#define DMCU_DPRX_INTERRUPT_STATUS1__DPRX_AUX_P0_MSG3_TIMEOUT_INT_OCCURRED__SHIFT 0x1b
9377#define DMCU_DPRX_INTERRUPT_STATUS1__DPRX_AUX_P0_MSG3_TIMEOUT_INT_CLEAR_MASK 0x8000000
9378#define DMCU_DPRX_INTERRUPT_STATUS1__DPRX_AUX_P0_MSG3_TIMEOUT_INT_CLEAR__SHIFT 0x1b
9379#define DMCU_DPRX_INTERRUPT_STATUS1__DPRX_AUX_P0_MSG4_TIMEOUT_INT_OCCURRED_MASK 0x10000000
9380#define DMCU_DPRX_INTERRUPT_STATUS1__DPRX_AUX_P0_MSG4_TIMEOUT_INT_OCCURRED__SHIFT 0x1c
9381#define DMCU_DPRX_INTERRUPT_STATUS1__DPRX_AUX_P0_MSG4_TIMEOUT_INT_CLEAR_MASK 0x10000000
9382#define DMCU_DPRX_INTERRUPT_STATUS1__DPRX_AUX_P0_MSG4_TIMEOUT_INT_CLEAR__SHIFT 0x1c
9383#define DMCU_DPRX_INTERRUPT_TO_UC_EN_MASK1__DPRX_SD0P0_MSA_RECEIVED_INT_TO_UC_EN_MASK 0x1
9384#define DMCU_DPRX_INTERRUPT_TO_UC_EN_MASK1__DPRX_SD0P0_MSA_RECEIVED_INT_TO_UC_EN__SHIFT 0x0
9385#define DMCU_DPRX_INTERRUPT_TO_UC_EN_MASK1__DPRX_SD0P0_VBID_VID_STREAM_STATUS_TOGGLED_INT_TO_UC_EN_MASK 0x2
9386#define DMCU_DPRX_INTERRUPT_TO_UC_EN_MASK1__DPRX_SD0P0_VBID_VID_STREAM_STATUS_TOGGLED_INT_TO_UC_EN__SHIFT 0x1
9387#define DMCU_DPRX_INTERRUPT_TO_UC_EN_MASK1__DPRX_SD0P0_VERTICAL_INT0_TO_UC_EN_MASK 0x4
9388#define DMCU_DPRX_INTERRUPT_TO_UC_EN_MASK1__DPRX_SD0P0_VERTICAL_INT0_TO_UC_EN__SHIFT 0x2
9389#define DMCU_DPRX_INTERRUPT_TO_UC_EN_MASK1__DPRX_SD0P0_VERTICAL_INT1_TO_UC_EN_MASK 0x8
9390#define DMCU_DPRX_INTERRUPT_TO_UC_EN_MASK1__DPRX_SD0P0_VERTICAL_INT1_TO_UC_EN__SHIFT 0x3
9391#define DMCU_DPRX_INTERRUPT_TO_UC_EN_MASK1__DPRX_SD0P0_SDP_RECEIVED_INT_TO_UC_EN_MASK 0x10
9392#define DMCU_DPRX_INTERRUPT_TO_UC_EN_MASK1__DPRX_SD0P0_SDP_RECEIVED_INT_TO_UC_EN__SHIFT 0x4
9393#define DMCU_DPRX_INTERRUPT_TO_UC_EN_MASK1__DPRX_SD1P0_MSA_RECEIVED_INT_TO_UC_EN_MASK 0x20
9394#define DMCU_DPRX_INTERRUPT_TO_UC_EN_MASK1__DPRX_SD1P0_MSA_RECEIVED_INT_TO_UC_EN__SHIFT 0x5
9395#define DMCU_DPRX_INTERRUPT_TO_UC_EN_MASK1__DPRX_SD1P0_VBID_VID_STREAM_STATUS_TOGGLED_INT_TO_UC_EN_MASK 0x40
9396#define DMCU_DPRX_INTERRUPT_TO_UC_EN_MASK1__DPRX_SD1P0_VBID_VID_STREAM_STATUS_TOGGLED_INT_TO_UC_EN__SHIFT 0x6
9397#define DMCU_DPRX_INTERRUPT_TO_UC_EN_MASK1__DPRX_SD1P0_VERTICAL_INT0_TO_UC_EN_MASK 0x80
9398#define DMCU_DPRX_INTERRUPT_TO_UC_EN_MASK1__DPRX_SD1P0_VERTICAL_INT0_TO_UC_EN__SHIFT 0x7
9399#define DMCU_DPRX_INTERRUPT_TO_UC_EN_MASK1__DPRX_SD1P0_VERTICAL_INT1_TO_UC_EN_MASK 0x100
9400#define DMCU_DPRX_INTERRUPT_TO_UC_EN_MASK1__DPRX_SD1P0_VERTICAL_INT1_TO_UC_EN__SHIFT 0x8
9401#define DMCU_DPRX_INTERRUPT_TO_UC_EN_MASK1__DPRX_SD1P0_SDP_RECEIVED_INT_TO_UC_EN_MASK 0x200
9402#define DMCU_DPRX_INTERRUPT_TO_UC_EN_MASK1__DPRX_SD1P0_SDP_RECEIVED_INT_TO_UC_EN__SHIFT 0x9
9403#define DMCU_DPRX_INTERRUPT_TO_UC_EN_MASK1__DPRX_DPHY_P0_BS_INTERVAL_ERROR_THRESH_EXCEEDED_INT_TO_UC_EN_MASK 0x400
9404#define DMCU_DPRX_INTERRUPT_TO_UC_EN_MASK1__DPRX_DPHY_P0_BS_INTERVAL_ERROR_THRESH_EXCEEDED_INT_TO_UC_EN__SHIFT 0xa
9405#define DMCU_DPRX_INTERRUPT_TO_UC_EN_MASK1__DPRX_DPHY_P0_SR_INTERVAL_ERROR_THRESH_EXCEEDED_INT_TO_UC_EN_MASK 0x800
9406#define DMCU_DPRX_INTERRUPT_TO_UC_EN_MASK1__DPRX_DPHY_P0_SR_INTERVAL_ERROR_THRESH_EXCEEDED_INT_TO_UC_EN__SHIFT 0xb
9407#define DMCU_DPRX_INTERRUPT_TO_UC_EN_MASK1__DPRX_DPHY_P0_SYMBOL_ERROR_THRESH_EXCEEDED_INT_TO_UC_EN_MASK 0x1000
9408#define DMCU_DPRX_INTERRUPT_TO_UC_EN_MASK1__DPRX_DPHY_P0_SYMBOL_ERROR_THRESH_EXCEEDED_INT_TO_UC_EN__SHIFT 0xc
9409#define DMCU_DPRX_INTERRUPT_TO_UC_EN_MASK1__DPRX_DPHY_P0_DISPARITY_ERROR_THRESH_EXCEEDED_INT_TO_UC_EN_MASK 0x2000
9410#define DMCU_DPRX_INTERRUPT_TO_UC_EN_MASK1__DPRX_DPHY_P0_DISPARITY_ERROR_THRESH_EXCEEDED_INT_TO_UC_EN__SHIFT 0xd
9411#define DMCU_DPRX_INTERRUPT_TO_UC_EN_MASK1__DPRX_DPHY_P0_TRAINING_ERROR_THRESH_EXCEEDED_INT_TO_UC_EN_MASK 0x4000
9412#define DMCU_DPRX_INTERRUPT_TO_UC_EN_MASK1__DPRX_DPHY_P0_TRAINING_ERROR_THRESH_EXCEEDED_INT_TO_UC_EN__SHIFT 0xe
9413#define DMCU_DPRX_INTERRUPT_TO_UC_EN_MASK1__DPRX_DPHY_P0_TEST_PATTERN_ERROR_THRESH_EXCEEDED_INT_TO_UC_EN_MASK 0x8000
9414#define DMCU_DPRX_INTERRUPT_TO_UC_EN_MASK1__DPRX_DPHY_P0_TEST_PATTERN_ERROR_THRESH_EXCEEDED_INT_TO_UC_EN__SHIFT 0xf
9415#define DMCU_DPRX_INTERRUPT_TO_UC_EN_MASK1__DPRX_DPHY_P0_ECF_ERROR_THRESH_EXCEEDED_INT_TO_UC_EN_MASK 0x10000
9416#define DMCU_DPRX_INTERRUPT_TO_UC_EN_MASK1__DPRX_DPHY_P0_ECF_ERROR_THRESH_EXCEEDED_INT_TO_UC_EN__SHIFT 0x10
9417#define DMCU_DPRX_INTERRUPT_TO_UC_EN_MASK1__DPRX_DPHY_P0_DETECT_SR_LOCK_INT_TO_UC_EN_MASK 0x20000
9418#define DMCU_DPRX_INTERRUPT_TO_UC_EN_MASK1__DPRX_DPHY_P0_DETECT_SR_LOCK_INT_TO_UC_EN__SHIFT 0x11
9419#define DMCU_DPRX_INTERRUPT_TO_UC_EN_MASK1__DPRX_DPHY_P0_LOSS_OF_ALIGN_INT_TO_UC_EN_MASK 0x40000
9420#define DMCU_DPRX_INTERRUPT_TO_UC_EN_MASK1__DPRX_DPHY_P0_LOSS_OF_ALIGN_INT_TO_UC_EN__SHIFT 0x12
9421#define DMCU_DPRX_INTERRUPT_TO_UC_EN_MASK1__DPRX_DPHY_P0_LOSS_OF_DESKEW_INT_TO_UC_EN_MASK 0x80000
9422#define DMCU_DPRX_INTERRUPT_TO_UC_EN_MASK1__DPRX_DPHY_P0_LOSS_OF_DESKEW_INT_TO_UC_EN__SHIFT 0x13
9423#define DMCU_DPRX_INTERRUPT_TO_UC_EN_MASK1__DPRX_DPHY_P0_EXCESSIVE_ERROR_INT_TO_UC_EN_MASK 0x100000
9424#define DMCU_DPRX_INTERRUPT_TO_UC_EN_MASK1__DPRX_DPHY_P0_EXCESSIVE_ERROR_INT_TO_UC_EN__SHIFT 0x14
9425#define DMCU_DPRX_INTERRUPT_TO_UC_EN_MASK1__DPRX_DPHY_P0_DESKEW_FIFO_OVERFLOW_INT_TO_UC_EN_MASK 0x200000
9426#define DMCU_DPRX_INTERRUPT_TO_UC_EN_MASK1__DPRX_DPHY_P0_DESKEW_FIFO_OVERFLOW_INT_TO_UC_EN__SHIFT 0x15
9427#define DMCU_DPRX_INTERRUPT_TO_UC_EN_MASK1__DPRX_AUX_P0_AUX_INT_TO_UC_EN_MASK 0x400000
9428#define DMCU_DPRX_INTERRUPT_TO_UC_EN_MASK1__DPRX_AUX_P0_AUX_INT_TO_UC_EN__SHIFT 0x16
9429#define DMCU_DPRX_INTERRUPT_TO_UC_EN_MASK1__DPRX_AUX_P0_I2C_INT_TO_UC_EN_MASK 0x800000
9430#define DMCU_DPRX_INTERRUPT_TO_UC_EN_MASK1__DPRX_AUX_P0_I2C_INT_TO_UC_EN__SHIFT 0x17
9431#define DMCU_DPRX_INTERRUPT_TO_UC_EN_MASK1__DPRX_AUX_P0_CPU_INT_TO_UC_EN_MASK 0x1000000
9432#define DMCU_DPRX_INTERRUPT_TO_UC_EN_MASK1__DPRX_AUX_P0_CPU_INT_TO_UC_EN__SHIFT 0x18
9433#define DMCU_DPRX_INTERRUPT_TO_UC_EN_MASK1__DPRX_AUX_P0_MSG1_TIMEOUT_INT_TO_UC_EN_MASK 0x2000000
9434#define DMCU_DPRX_INTERRUPT_TO_UC_EN_MASK1__DPRX_AUX_P0_MSG1_TIMEOUT_INT_TO_UC_EN__SHIFT 0x19
9435#define DMCU_DPRX_INTERRUPT_TO_UC_EN_MASK1__DPRX_AUX_P0_MSG2_TIMEOUT_INT_TO_UC_EN_MASK 0x4000000
9436#define DMCU_DPRX_INTERRUPT_TO_UC_EN_MASK1__DPRX_AUX_P0_MSG2_TIMEOUT_INT_TO_UC_EN__SHIFT 0x1a
9437#define DMCU_DPRX_INTERRUPT_TO_UC_EN_MASK1__DPRX_AUX_P0_MSG3_TIMEOUT_INT_TO_UC_EN_MASK 0x8000000
9438#define DMCU_DPRX_INTERRUPT_TO_UC_EN_MASK1__DPRX_AUX_P0_MSG3_TIMEOUT_INT_TO_UC_EN__SHIFT 0x1b
9439#define DMCU_DPRX_INTERRUPT_TO_UC_EN_MASK1__DPRX_AUX_P0_MSG4_TIMEOUT_INT_TO_UC_EN_MASK 0x10000000
9440#define DMCU_DPRX_INTERRUPT_TO_UC_EN_MASK1__DPRX_AUX_P0_MSG4_TIMEOUT_INT_TO_UC_EN__SHIFT 0x1c
9441#define DMCU_DPRX_INTERRUPT_TO_UC_XIRQ_IRQ_SEL1__DPRX_SD0P0_MSA_RECEIVED_INT_XIRQ_IRQ_SEL_MASK 0x1
9442#define DMCU_DPRX_INTERRUPT_TO_UC_XIRQ_IRQ_SEL1__DPRX_SD0P0_MSA_RECEIVED_INT_XIRQ_IRQ_SEL__SHIFT 0x0
9443#define DMCU_DPRX_INTERRUPT_TO_UC_XIRQ_IRQ_SEL1__DPRX_SD0P0_VBID_VID_STREAM_STATUS_TOGGLED_INT_XIRQ_IRQ_SEL_MASK 0x2
9444#define DMCU_DPRX_INTERRUPT_TO_UC_XIRQ_IRQ_SEL1__DPRX_SD0P0_VBID_VID_STREAM_STATUS_TOGGLED_INT_XIRQ_IRQ_SEL__SHIFT 0x1
9445#define DMCU_DPRX_INTERRUPT_TO_UC_XIRQ_IRQ_SEL1__DPRX_SD0P0_VERTICAL_INT0_XIRQ_IRQ_SEL_MASK 0x4
9446#define DMCU_DPRX_INTERRUPT_TO_UC_XIRQ_IRQ_SEL1__DPRX_SD0P0_VERTICAL_INT0_XIRQ_IRQ_SEL__SHIFT 0x2
9447#define DMCU_DPRX_INTERRUPT_TO_UC_XIRQ_IRQ_SEL1__DPRX_SD0P0_VERTICAL_INT1_XIRQ_IRQ_SEL_MASK 0x8
9448#define DMCU_DPRX_INTERRUPT_TO_UC_XIRQ_IRQ_SEL1__DPRX_SD0P0_VERTICAL_INT1_XIRQ_IRQ_SEL__SHIFT 0x3
9449#define DMCU_DPRX_INTERRUPT_TO_UC_XIRQ_IRQ_SEL1__DPRX_SD0P0_SDP_RECEIVED_INT_XIRQ_IRQ_SEL_MASK 0x10
9450#define DMCU_DPRX_INTERRUPT_TO_UC_XIRQ_IRQ_SEL1__DPRX_SD0P0_SDP_RECEIVED_INT_XIRQ_IRQ_SEL__SHIFT 0x4
9451#define DMCU_DPRX_INTERRUPT_TO_UC_XIRQ_IRQ_SEL1__DPRX_SD1P0_MSA_RECEIVED_INT_XIRQ_IRQ_SEL_MASK 0x20
9452#define DMCU_DPRX_INTERRUPT_TO_UC_XIRQ_IRQ_SEL1__DPRX_SD1P0_MSA_RECEIVED_INT_XIRQ_IRQ_SEL__SHIFT 0x5
9453#define DMCU_DPRX_INTERRUPT_TO_UC_XIRQ_IRQ_SEL1__DPRX_SD1P0_VBID_VID_STREAM_STATUS_TOGGLED_INT_XIRQ_IRQ_SEL_MASK 0x40
9454#define DMCU_DPRX_INTERRUPT_TO_UC_XIRQ_IRQ_SEL1__DPRX_SD1P0_VBID_VID_STREAM_STATUS_TOGGLED_INT_XIRQ_IRQ_SEL__SHIFT 0x6
9455#define DMCU_DPRX_INTERRUPT_TO_UC_XIRQ_IRQ_SEL1__DPRX_SD1P0_VERTICAL_INT0_XIRQ_IRQ_SEL_MASK 0x80
9456#define DMCU_DPRX_INTERRUPT_TO_UC_XIRQ_IRQ_SEL1__DPRX_SD1P0_VERTICAL_INT0_XIRQ_IRQ_SEL__SHIFT 0x7
9457#define DMCU_DPRX_INTERRUPT_TO_UC_XIRQ_IRQ_SEL1__DPRX_SD1P0_VERTICAL_INT1_XIRQ_IRQ_SEL_MASK 0x100
9458#define DMCU_DPRX_INTERRUPT_TO_UC_XIRQ_IRQ_SEL1__DPRX_SD1P0_VERTICAL_INT1_XIRQ_IRQ_SEL__SHIFT 0x8
9459#define DMCU_DPRX_INTERRUPT_TO_UC_XIRQ_IRQ_SEL1__DPRX_SD1P0_SDP_RECEIVED_INT_XIRQ_IRQ_SEL_MASK 0x200
9460#define DMCU_DPRX_INTERRUPT_TO_UC_XIRQ_IRQ_SEL1__DPRX_SD1P0_SDP_RECEIVED_INT_XIRQ_IRQ_SEL__SHIFT 0x9
9461#define DMCU_DPRX_INTERRUPT_TO_UC_XIRQ_IRQ_SEL1__DPRX_DPHY_P0_BS_INTERVAL_ERROR_THRESH_EXCEEDED_INT_XIRQ_IRQ_SEL_MASK 0x400
9462#define DMCU_DPRX_INTERRUPT_TO_UC_XIRQ_IRQ_SEL1__DPRX_DPHY_P0_BS_INTERVAL_ERROR_THRESH_EXCEEDED_INT_XIRQ_IRQ_SEL__SHIFT 0xa
9463#define DMCU_DPRX_INTERRUPT_TO_UC_XIRQ_IRQ_SEL1__DPRX_DPHY_P0_SR_INTERVAL_ERROR_THRESH_EXCEEDED_INT_XIRQ_IRQ_SEL_MASK 0x800
9464#define DMCU_DPRX_INTERRUPT_TO_UC_XIRQ_IRQ_SEL1__DPRX_DPHY_P0_SR_INTERVAL_ERROR_THRESH_EXCEEDED_INT_XIRQ_IRQ_SEL__SHIFT 0xb
9465#define DMCU_DPRX_INTERRUPT_TO_UC_XIRQ_IRQ_SEL1__DPRX_DPHY_P0_SYMBOL_ERROR_THRESH_EXCEEDED_INT_XIRQ_IRQ_SEL_MASK 0x1000
9466#define DMCU_DPRX_INTERRUPT_TO_UC_XIRQ_IRQ_SEL1__DPRX_DPHY_P0_SYMBOL_ERROR_THRESH_EXCEEDED_INT_XIRQ_IRQ_SEL__SHIFT 0xc
9467#define DMCU_DPRX_INTERRUPT_TO_UC_XIRQ_IRQ_SEL1__DPRX_DPHY_P0_DISPARITY_ERROR_THRESH_EXCEEDED_INT_XIRQ_IRQ_SEL_MASK 0x2000
9468#define DMCU_DPRX_INTERRUPT_TO_UC_XIRQ_IRQ_SEL1__DPRX_DPHY_P0_DISPARITY_ERROR_THRESH_EXCEEDED_INT_XIRQ_IRQ_SEL__SHIFT 0xd
9469#define DMCU_DPRX_INTERRUPT_TO_UC_XIRQ_IRQ_SEL1__DPRX_DPHY_P0_TRAINING_ERROR_THRESH_EXCEEDED_INT_XIRQ_IRQ_SEL_MASK 0x4000
9470#define DMCU_DPRX_INTERRUPT_TO_UC_XIRQ_IRQ_SEL1__DPRX_DPHY_P0_TRAINING_ERROR_THRESH_EXCEEDED_INT_XIRQ_IRQ_SEL__SHIFT 0xe
9471#define DMCU_DPRX_INTERRUPT_TO_UC_XIRQ_IRQ_SEL1__DPRX_DPHY_P0_TEST_PATTERN_ERROR_THRESH_EXCEEDED_INT_XIRQ_IRQ_SEL_MASK 0x8000
9472#define DMCU_DPRX_INTERRUPT_TO_UC_XIRQ_IRQ_SEL1__DPRX_DPHY_P0_TEST_PATTERN_ERROR_THRESH_EXCEEDED_INT_XIRQ_IRQ_SEL__SHIFT 0xf
9473#define DMCU_DPRX_INTERRUPT_TO_UC_XIRQ_IRQ_SEL1__DPRX_DPHY_P0_ECF_ERROR_THRESH_EXCEEDED_INT_XIRQ_IRQ_SEL_MASK 0x10000
9474#define DMCU_DPRX_INTERRUPT_TO_UC_XIRQ_IRQ_SEL1__DPRX_DPHY_P0_ECF_ERROR_THRESH_EXCEEDED_INT_XIRQ_IRQ_SEL__SHIFT 0x10
9475#define DMCU_DPRX_INTERRUPT_TO_UC_XIRQ_IRQ_SEL1__DPRX_DPHY_P0_DETECT_SR_LOCK_INT_XIRQ_IRQ_SEL_MASK 0x20000
9476#define DMCU_DPRX_INTERRUPT_TO_UC_XIRQ_IRQ_SEL1__DPRX_DPHY_P0_DETECT_SR_LOCK_INT_XIRQ_IRQ_SEL__SHIFT 0x11
9477#define DMCU_DPRX_INTERRUPT_TO_UC_XIRQ_IRQ_SEL1__DPRX_DPHY_P0_LOSS_OF_ALIGN_INT_XIRQ_IRQ_SEL_MASK 0x40000
9478#define DMCU_DPRX_INTERRUPT_TO_UC_XIRQ_IRQ_SEL1__DPRX_DPHY_P0_LOSS_OF_ALIGN_INT_XIRQ_IRQ_SEL__SHIFT 0x12
9479#define DMCU_DPRX_INTERRUPT_TO_UC_XIRQ_IRQ_SEL1__DPRX_DPHY_P0_LOSS_OF_DESKEW_INT_XIRQ_IRQ_SEL_MASK 0x80000
9480#define DMCU_DPRX_INTERRUPT_TO_UC_XIRQ_IRQ_SEL1__DPRX_DPHY_P0_LOSS_OF_DESKEW_INT_XIRQ_IRQ_SEL__SHIFT 0x13
9481#define DMCU_DPRX_INTERRUPT_TO_UC_XIRQ_IRQ_SEL1__DPRX_DPHY_P0_EXCESSIVE_ERROR_INT_XIRQ_IRQ_SEL_MASK 0x100000
9482#define DMCU_DPRX_INTERRUPT_TO_UC_XIRQ_IRQ_SEL1__DPRX_DPHY_P0_EXCESSIVE_ERROR_INT_XIRQ_IRQ_SEL__SHIFT 0x14
9483#define DMCU_DPRX_INTERRUPT_TO_UC_XIRQ_IRQ_SEL1__DPRX_DPHY_P0_DESKEW_FIFO_OVERFLOW_INT_XIRQ_IRQ_SEL_MASK 0x200000
9484#define DMCU_DPRX_INTERRUPT_TO_UC_XIRQ_IRQ_SEL1__DPRX_DPHY_P0_DESKEW_FIFO_OVERFLOW_INT_XIRQ_IRQ_SEL__SHIFT 0x15
9485#define DMCU_DPRX_INTERRUPT_TO_UC_XIRQ_IRQ_SEL1__DPRX_AUX_P0_AUX_INT_XIRQ_IRQ_SEL_MASK 0x400000
9486#define DMCU_DPRX_INTERRUPT_TO_UC_XIRQ_IRQ_SEL1__DPRX_AUX_P0_AUX_INT_XIRQ_IRQ_SEL__SHIFT 0x16
9487#define DMCU_DPRX_INTERRUPT_TO_UC_XIRQ_IRQ_SEL1__DPRX_AUX_P0_I2C_INT_XIRQ_IRQ_SEL_MASK 0x800000
9488#define DMCU_DPRX_INTERRUPT_TO_UC_XIRQ_IRQ_SEL1__DPRX_AUX_P0_I2C_INT_XIRQ_IRQ_SEL__SHIFT 0x17
9489#define DMCU_DPRX_INTERRUPT_TO_UC_XIRQ_IRQ_SEL1__DPRX_AUX_P0_CPU_INT_XIRQ_IRQ_SEL_MASK 0x1000000
9490#define DMCU_DPRX_INTERRUPT_TO_UC_XIRQ_IRQ_SEL1__DPRX_AUX_P0_CPU_INT_XIRQ_IRQ_SEL__SHIFT 0x18
9491#define DMCU_DPRX_INTERRUPT_TO_UC_XIRQ_IRQ_SEL1__DPRX_AUX_P0_MSG1_TIMEOUT_INT_XIRQ_IRQ_SEL_MASK 0x2000000
9492#define DMCU_DPRX_INTERRUPT_TO_UC_XIRQ_IRQ_SEL1__DPRX_AUX_P0_MSG1_TIMEOUT_INT_XIRQ_IRQ_SEL__SHIFT 0x19
9493#define DMCU_DPRX_INTERRUPT_TO_UC_XIRQ_IRQ_SEL1__DPRX_AUX_P0_MSG2_TIMEOUT_INT_XIRQ_IRQ_SEL_MASK 0x4000000
9494#define DMCU_DPRX_INTERRUPT_TO_UC_XIRQ_IRQ_SEL1__DPRX_AUX_P0_MSG2_TIMEOUT_INT_XIRQ_IRQ_SEL__SHIFT 0x1a
9495#define DMCU_DPRX_INTERRUPT_TO_UC_XIRQ_IRQ_SEL1__DPRX_AUX_P0_MSG3_TIMEOUT_INT_XIRQ_IRQ_SEL_MASK 0x8000000
9496#define DMCU_DPRX_INTERRUPT_TO_UC_XIRQ_IRQ_SEL1__DPRX_AUX_P0_MSG3_TIMEOUT_INT_XIRQ_IRQ_SEL__SHIFT 0x1b
9497#define DMCU_DPRX_INTERRUPT_TO_UC_XIRQ_IRQ_SEL1__DPRX_AUX_P0_MSG4_TIMEOUT_INT_XIRQ_IRQ_SEL_MASK 0x10000000
9498#define DMCU_DPRX_INTERRUPT_TO_UC_XIRQ_IRQ_SEL1__DPRX_AUX_P0_MSG4_TIMEOUT_INT_XIRQ_IRQ_SEL__SHIFT 0x1c
9499#define DP_LINK_CNTL__DP_LINK_TRAINING_COMPLETE_MASK 0x10
9500#define DP_LINK_CNTL__DP_LINK_TRAINING_COMPLETE__SHIFT 0x4
9501#define DP_LINK_CNTL__DP_LINK_STATUS_MASK 0x100
9502#define DP_LINK_CNTL__DP_LINK_STATUS__SHIFT 0x8
9503#define DP_LINK_CNTL__DP_EMBEDDED_PANEL_MODE_MASK 0x20000
9504#define DP_LINK_CNTL__DP_EMBEDDED_PANEL_MODE__SHIFT 0x11
9505#define DP_PIXEL_FORMAT__DP_PIXEL_ENCODING_MASK 0x7
9506#define DP_PIXEL_FORMAT__DP_PIXEL_ENCODING__SHIFT 0x0
9507#define DP_PIXEL_FORMAT__DP_DYN_RANGE_MASK 0x100
9508#define DP_PIXEL_FORMAT__DP_DYN_RANGE__SHIFT 0x8
9509#define DP_PIXEL_FORMAT__DP_YCBCR_RANGE_MASK 0x10000
9510#define DP_PIXEL_FORMAT__DP_YCBCR_RANGE__SHIFT 0x10
9511#define DP_PIXEL_FORMAT__DP_COMPONENT_DEPTH_MASK 0x7000000
9512#define DP_PIXEL_FORMAT__DP_COMPONENT_DEPTH__SHIFT 0x18
9513#define DP_MSA_COLORIMETRY__DP_MSA_MISC0_OVERRIDE_MASK 0xff
9514#define DP_MSA_COLORIMETRY__DP_MSA_MISC0_OVERRIDE__SHIFT 0x0
9515#define DP_MSA_COLORIMETRY__DP_MSA_MISC0_OVERRIDE_ENABLE_MASK 0x100
9516#define DP_MSA_COLORIMETRY__DP_MSA_MISC0_OVERRIDE_ENABLE__SHIFT 0x8
9517#define DP_MSA_COLORIMETRY__DP_MSA_MISC1_BIT7_OVERRIDE_MASK 0x200
9518#define DP_MSA_COLORIMETRY__DP_MSA_MISC1_BIT7_OVERRIDE__SHIFT 0x9
9519#define DP_MSA_COLORIMETRY__DP_MSA_MISC1_BIT7_OVERRIDE_ENABLE_MASK 0x20000
9520#define DP_MSA_COLORIMETRY__DP_MSA_MISC1_BIT7_OVERRIDE_ENABLE__SHIFT 0x11
9521#define DP_CONFIG__DP_UDI_LANES_MASK 0x3
9522#define DP_CONFIG__DP_UDI_LANES__SHIFT 0x0
9523#define DP_VID_STREAM_CNTL__DP_VID_STREAM_ENABLE_MASK 0x1
9524#define DP_VID_STREAM_CNTL__DP_VID_STREAM_ENABLE__SHIFT 0x0
9525#define DP_VID_STREAM_CNTL__DP_VID_STREAM_DIS_DEFER_MASK 0x300
9526#define DP_VID_STREAM_CNTL__DP_VID_STREAM_DIS_DEFER__SHIFT 0x8
9527#define DP_VID_STREAM_CNTL__DP_VID_STREAM_STATUS_MASK 0x10000
9528#define DP_VID_STREAM_CNTL__DP_VID_STREAM_STATUS__SHIFT 0x10
9529#define DP_VID_STREAM_CNTL__DP_VID_STREAM_CHANGE_KEEPOUT_MASK 0x100000
9530#define DP_VID_STREAM_CNTL__DP_VID_STREAM_CHANGE_KEEPOUT__SHIFT 0x14
9531#define DP_STEER_FIFO__DP_STEER_FIFO_RESET_MASK 0x1
9532#define DP_STEER_FIFO__DP_STEER_FIFO_RESET__SHIFT 0x0
9533#define DP_STEER_FIFO__DP_STEER_OVERFLOW_FLAG_MASK 0x10
9534#define DP_STEER_FIFO__DP_STEER_OVERFLOW_FLAG__SHIFT 0x4
9535#define DP_STEER_FIFO__DP_STEER_OVERFLOW_INT_MASK 0x20
9536#define DP_STEER_FIFO__DP_STEER_OVERFLOW_INT__SHIFT 0x5
9537#define DP_STEER_FIFO__DP_STEER_OVERFLOW_ACK_MASK 0x40
9538#define DP_STEER_FIFO__DP_STEER_OVERFLOW_ACK__SHIFT 0x6
9539#define DP_STEER_FIFO__DP_STEER_OVERFLOW_MASK_MASK 0x80
9540#define DP_STEER_FIFO__DP_STEER_OVERFLOW_MASK__SHIFT 0x7
9541#define DP_STEER_FIFO__DP_TU_OVERFLOW_FLAG_MASK 0x100
9542#define DP_STEER_FIFO__DP_TU_OVERFLOW_FLAG__SHIFT 0x8
9543#define DP_STEER_FIFO__DP_TU_OVERFLOW_ACK_MASK 0x1000
9544#define DP_STEER_FIFO__DP_TU_OVERFLOW_ACK__SHIFT 0xc
9545#define DP_MSA_MISC__DP_MSA_MISC1_MASK 0x78
9546#define DP_MSA_MISC__DP_MSA_MISC1__SHIFT 0x3
9547#define DP_MSA_MISC__DP_MSA_MISC2_MASK 0xff00
9548#define DP_MSA_MISC__DP_MSA_MISC2__SHIFT 0x8
9549#define DP_MSA_MISC__DP_MSA_MISC3_MASK 0xff0000
9550#define DP_MSA_MISC__DP_MSA_MISC3__SHIFT 0x10
9551#define DP_MSA_MISC__DP_MSA_MISC4_MASK 0xff000000
9552#define DP_MSA_MISC__DP_MSA_MISC4__SHIFT 0x18
9553#define DP_VID_TIMING__DP_VID_TIMING_MODE_MASK 0x1
9554#define DP_VID_TIMING__DP_VID_TIMING_MODE__SHIFT 0x0
9555#define DP_VID_TIMING__DP_VID_M_N_DOUBLE_BUFFER_MODE_MASK 0x10
9556#define DP_VID_TIMING__DP_VID_M_N_DOUBLE_BUFFER_MODE__SHIFT 0x4
9557#define DP_VID_TIMING__DP_VID_M_N_GEN_EN_MASK 0x100
9558#define DP_VID_TIMING__DP_VID_M_N_GEN_EN__SHIFT 0x8
9559#define DP_VID_TIMING__DP_VID_M_DOUBLE_VALUE_EN_MASK 0x200
9560#define DP_VID_TIMING__DP_VID_M_DOUBLE_VALUE_EN__SHIFT 0x9
9561#define DP_VID_TIMING__DP_VID_N_DIV_MASK 0xff000000
9562#define DP_VID_TIMING__DP_VID_N_DIV__SHIFT 0x18
9563#define DP_VID_N__DP_VID_N_MASK 0xffffff
9564#define DP_VID_N__DP_VID_N__SHIFT 0x0
9565#define DP_VID_M__DP_VID_M_MASK 0xffffff
9566#define DP_VID_M__DP_VID_M__SHIFT 0x0
9567#define DP_LINK_FRAMING_CNTL__DP_IDLE_BS_INTERVAL_MASK 0x3ffff
9568#define DP_LINK_FRAMING_CNTL__DP_IDLE_BS_INTERVAL__SHIFT 0x0
9569#define DP_LINK_FRAMING_CNTL__DP_VBID_DISABLE_MASK 0x1000000
9570#define DP_LINK_FRAMING_CNTL__DP_VBID_DISABLE__SHIFT 0x18
9571#define DP_LINK_FRAMING_CNTL__DP_VID_ENHANCED_FRAME_MODE_MASK 0x10000000
9572#define DP_LINK_FRAMING_CNTL__DP_VID_ENHANCED_FRAME_MODE__SHIFT 0x1c
9573#define DP_HBR2_EYE_PATTERN__DP_HBR2_EYE_PATTERN_ENABLE_MASK 0x1
9574#define DP_HBR2_EYE_PATTERN__DP_HBR2_EYE_PATTERN_ENABLE__SHIFT 0x0
9575#define DP_VID_MSA_VBID__DP_VID_MSA_LOCATION_MASK 0xfff
9576#define DP_VID_MSA_VBID__DP_VID_MSA_LOCATION__SHIFT 0x0
9577#define DP_VID_MSA_VBID__DP_VID_MSA_TOP_FIELD_MODE_MASK 0x10000
9578#define DP_VID_MSA_VBID__DP_VID_MSA_TOP_FIELD_MODE__SHIFT 0x10
9579#define DP_VID_MSA_VBID__DP_VID_VBID_FIELD_POL_MASK 0x1000000
9580#define DP_VID_MSA_VBID__DP_VID_VBID_FIELD_POL__SHIFT 0x18
9581#define DP_VID_INTERRUPT_CNTL__DP_VID_STREAM_DISABLE_INT_MASK 0x1
9582#define DP_VID_INTERRUPT_CNTL__DP_VID_STREAM_DISABLE_INT__SHIFT 0x0
9583#define DP_VID_INTERRUPT_CNTL__DP_VID_STREAM_DISABLE_ACK_MASK 0x2
9584#define DP_VID_INTERRUPT_CNTL__DP_VID_STREAM_DISABLE_ACK__SHIFT 0x1
9585#define DP_VID_INTERRUPT_CNTL__DP_VID_STREAM_DISABLE_MASK_MASK 0x4
9586#define DP_VID_INTERRUPT_CNTL__DP_VID_STREAM_DISABLE_MASK__SHIFT 0x2
9587#define DP_DPHY_CNTL__DPHY_ATEST_SEL_LANE0_MASK 0x1
9588#define DP_DPHY_CNTL__DPHY_ATEST_SEL_LANE0__SHIFT 0x0
9589#define DP_DPHY_CNTL__DPHY_ATEST_SEL_LANE1_MASK 0x2
9590#define DP_DPHY_CNTL__DPHY_ATEST_SEL_LANE1__SHIFT 0x1
9591#define DP_DPHY_CNTL__DPHY_ATEST_SEL_LANE2_MASK 0x4
9592#define DP_DPHY_CNTL__DPHY_ATEST_SEL_LANE2__SHIFT 0x2
9593#define DP_DPHY_CNTL__DPHY_ATEST_SEL_LANE3_MASK 0x8
9594#define DP_DPHY_CNTL__DPHY_ATEST_SEL_LANE3__SHIFT 0x3
9595#define DP_DPHY_CNTL__DPHY_BYPASS_MASK 0x10000
9596#define DP_DPHY_CNTL__DPHY_BYPASS__SHIFT 0x10
9597#define DP_DPHY_CNTL__DPHY_SKEW_BYPASS_MASK 0x1000000
9598#define DP_DPHY_CNTL__DPHY_SKEW_BYPASS__SHIFT 0x18
9599#define DP_DPHY_TRAINING_PATTERN_SEL__DPHY_TRAINING_PATTERN_SEL_MASK 0x3
9600#define DP_DPHY_TRAINING_PATTERN_SEL__DPHY_TRAINING_PATTERN_SEL__SHIFT 0x0
9601#define DP_DPHY_SYM0__DPHY_SYM1_MASK 0x3ff
9602#define DP_DPHY_SYM0__DPHY_SYM1__SHIFT 0x0
9603#define DP_DPHY_SYM0__DPHY_SYM2_MASK 0xffc00
9604#define DP_DPHY_SYM0__DPHY_SYM2__SHIFT 0xa
9605#define DP_DPHY_SYM0__DPHY_SYM3_MASK 0x3ff00000
9606#define DP_DPHY_SYM0__DPHY_SYM3__SHIFT 0x14
9607#define DP_DPHY_SYM1__DPHY_SYM4_MASK 0x3ff
9608#define DP_DPHY_SYM1__DPHY_SYM4__SHIFT 0x0
9609#define DP_DPHY_SYM1__DPHY_SYM5_MASK 0xffc00
9610#define DP_DPHY_SYM1__DPHY_SYM5__SHIFT 0xa
9611#define DP_DPHY_SYM1__DPHY_SYM6_MASK 0x3ff00000
9612#define DP_DPHY_SYM1__DPHY_SYM6__SHIFT 0x14
9613#define DP_DPHY_SYM2__DPHY_SYM7_MASK 0x3ff
9614#define DP_DPHY_SYM2__DPHY_SYM7__SHIFT 0x0
9615#define DP_DPHY_SYM2__DPHY_SYM8_MASK 0xffc00
9616#define DP_DPHY_SYM2__DPHY_SYM8__SHIFT 0xa
9617#define DP_DPHY_8B10B_CNTL__DPHY_8B10B_RESET_MASK 0x100
9618#define DP_DPHY_8B10B_CNTL__DPHY_8B10B_RESET__SHIFT 0x8
9619#define DP_DPHY_8B10B_CNTL__DPHY_8B10B_EXT_DISP_MASK 0x10000
9620#define DP_DPHY_8B10B_CNTL__DPHY_8B10B_EXT_DISP__SHIFT 0x10
9621#define DP_DPHY_8B10B_CNTL__DPHY_8B10B_CUR_DISP_MASK 0x1000000
9622#define DP_DPHY_8B10B_CNTL__DPHY_8B10B_CUR_DISP__SHIFT 0x18
9623#define DP_DPHY_PRBS_CNTL__DPHY_PRBS_EN_MASK 0x1
9624#define DP_DPHY_PRBS_CNTL__DPHY_PRBS_EN__SHIFT 0x0
9625#define DP_DPHY_PRBS_CNTL__DPHY_PRBS_SEL_MASK 0x30
9626#define DP_DPHY_PRBS_CNTL__DPHY_PRBS_SEL__SHIFT 0x4
9627#define DP_DPHY_PRBS_CNTL__DPHY_PRBS_SEED_MASK 0x7fffff00
9628#define DP_DPHY_PRBS_CNTL__DPHY_PRBS_SEED__SHIFT 0x8
9629#define DP_DPHY_BS_SR_SWAP_CNTL__DPHY_LOAD_BS_COUNT_MASK 0x3ff
9630#define DP_DPHY_BS_SR_SWAP_CNTL__DPHY_LOAD_BS_COUNT__SHIFT 0x0
9631#define DP_DPHY_BS_SR_SWAP_CNTL__DPHY_BS_SR_SWAP_DONE_MASK 0x8000
9632#define DP_DPHY_BS_SR_SWAP_CNTL__DPHY_BS_SR_SWAP_DONE__SHIFT 0xf
9633#define DP_DPHY_BS_SR_SWAP_CNTL__DPHY_LOAD_BS_COUNT_START_MASK 0x10000
9634#define DP_DPHY_BS_SR_SWAP_CNTL__DPHY_LOAD_BS_COUNT_START__SHIFT 0x10
9635#define DP_DPHY_CRC_EN__DPHY_CRC_EN_MASK 0x1
9636#define DP_DPHY_CRC_EN__DPHY_CRC_EN__SHIFT 0x0
9637#define DP_DPHY_CRC_EN__DPHY_CRC_CONT_EN_MASK 0x10
9638#define DP_DPHY_CRC_EN__DPHY_CRC_CONT_EN__SHIFT 0x4
9639#define DP_DPHY_CRC_EN__DPHY_CRC_RESULT_VALID_MASK 0x100
9640#define DP_DPHY_CRC_EN__DPHY_CRC_RESULT_VALID__SHIFT 0x8
9641#define DP_DPHY_CRC_CNTL__DPHY_CRC_FIELD_MASK 0x1
9642#define DP_DPHY_CRC_CNTL__DPHY_CRC_FIELD__SHIFT 0x0
9643#define DP_DPHY_CRC_CNTL__DPHY_CRC_SEL_MASK 0x30
9644#define DP_DPHY_CRC_CNTL__DPHY_CRC_SEL__SHIFT 0x4
9645#define DP_DPHY_CRC_CNTL__DPHY_CRC_MASK_MASK 0xff0000
9646#define DP_DPHY_CRC_CNTL__DPHY_CRC_MASK__SHIFT 0x10
9647#define DP_DPHY_CRC_RESULT__DPHY_CRC_RESULT_MASK 0xff
9648#define DP_DPHY_CRC_RESULT__DPHY_CRC_RESULT__SHIFT 0x0
9649#define DP_DPHY_CRC_RESULT__DPHY_CRC_RESULT1_MASK 0xff00
9650#define DP_DPHY_CRC_RESULT__DPHY_CRC_RESULT1__SHIFT 0x8
9651#define DP_DPHY_CRC_RESULT__DPHY_CRC_RESULT2_MASK 0xff0000
9652#define DP_DPHY_CRC_RESULT__DPHY_CRC_RESULT2__SHIFT 0x10
9653#define DP_DPHY_CRC_RESULT__DPHY_CRC_RESULT3_MASK 0xff000000
9654#define DP_DPHY_CRC_RESULT__DPHY_CRC_RESULT3__SHIFT 0x18
9655#define DP_DPHY_CRC_MST_CNTL__DPHY_CRC_MST_FIRST_SLOT_MASK 0x3f
9656#define DP_DPHY_CRC_MST_CNTL__DPHY_CRC_MST_FIRST_SLOT__SHIFT 0x0
9657#define DP_DPHY_CRC_MST_CNTL__DPHY_CRC_MST_LAST_SLOT_MASK 0x3f00
9658#define DP_DPHY_CRC_MST_CNTL__DPHY_CRC_MST_LAST_SLOT__SHIFT 0x8
9659#define DP_DPHY_CRC_MST_STATUS__DPHY_CRC_MST_PHASE_LOCK_MASK 0x1
9660#define DP_DPHY_CRC_MST_STATUS__DPHY_CRC_MST_PHASE_LOCK__SHIFT 0x0
9661#define DP_DPHY_CRC_MST_STATUS__DPHY_CRC_MST_PHASE_ERROR_MASK 0x100
9662#define DP_DPHY_CRC_MST_STATUS__DPHY_CRC_MST_PHASE_ERROR__SHIFT 0x8
9663#define DP_DPHY_CRC_MST_STATUS__DPHY_CRC_MST_PHASE_ERROR_ACK_MASK 0x10000
9664#define DP_DPHY_CRC_MST_STATUS__DPHY_CRC_MST_PHASE_ERROR_ACK__SHIFT 0x10
9665#define DP_DPHY_FAST_TRAINING__DPHY_RX_FAST_TRAINING_CAPABLE_MASK 0x1
9666#define DP_DPHY_FAST_TRAINING__DPHY_RX_FAST_TRAINING_CAPABLE__SHIFT 0x0
9667#define DP_DPHY_FAST_TRAINING__DPHY_SW_FAST_TRAINING_START_MASK 0x2
9668#define DP_DPHY_FAST_TRAINING__DPHY_SW_FAST_TRAINING_START__SHIFT 0x1
9669#define DP_DPHY_FAST_TRAINING__DPHY_FAST_TRAINING_VBLANK_EDGE_DETECT_EN_MASK 0x4
9670#define DP_DPHY_FAST_TRAINING__DPHY_FAST_TRAINING_VBLANK_EDGE_DETECT_EN__SHIFT 0x2
9671#define DP_DPHY_FAST_TRAINING__DPHY_FAST_TRAINING_TP1_TIME_MASK 0xfff00
9672#define DP_DPHY_FAST_TRAINING__DPHY_FAST_TRAINING_TP1_TIME__SHIFT 0x8
9673#define DP_DPHY_FAST_TRAINING__DPHY_FAST_TRAINING_TP2_TIME_MASK 0xfff00000
9674#define DP_DPHY_FAST_TRAINING__DPHY_FAST_TRAINING_TP2_TIME__SHIFT 0x14
9675#define DP_DPHY_FAST_TRAINING_STATUS__DPHY_FAST_TRAINING_STATE_MASK 0x7
9676#define DP_DPHY_FAST_TRAINING_STATUS__DPHY_FAST_TRAINING_STATE__SHIFT 0x0
9677#define DP_DPHY_FAST_TRAINING_STATUS__DPHY_FAST_TRAINING_COMPLETE_OCCURRED_MASK 0x10
9678#define DP_DPHY_FAST_TRAINING_STATUS__DPHY_FAST_TRAINING_COMPLETE_OCCURRED__SHIFT 0x4
9679#define DP_DPHY_FAST_TRAINING_STATUS__DPHY_FAST_TRAINING_COMPLETE_MASK_MASK 0x100
9680#define DP_DPHY_FAST_TRAINING_STATUS__DPHY_FAST_TRAINING_COMPLETE_MASK__SHIFT 0x8
9681#define DP_DPHY_FAST_TRAINING_STATUS__DPHY_FAST_TRAINING_COMPLETE_ACK_MASK 0x1000
9682#define DP_DPHY_FAST_TRAINING_STATUS__DPHY_FAST_TRAINING_COMPLETE_ACK__SHIFT 0xc
9683#define DP_DPHY_HBR2_PATTERN_CONTROL__DP_DPHY_HBR2_PATTERN_CONTROL_MASK 0x7
9684#define DP_DPHY_HBR2_PATTERN_CONTROL__DP_DPHY_HBR2_PATTERN_CONTROL__SHIFT 0x0
9685#define DP_MSA_V_TIMING_OVERRIDE1__DP_MSA_V_TIMING_OVERRIDE_EN_MASK 0x1
9686#define DP_MSA_V_TIMING_OVERRIDE1__DP_MSA_V_TIMING_OVERRIDE_EN__SHIFT 0x0
9687#define DP_MSA_V_TIMING_OVERRIDE1__DP_MSA_V_TOTAL_OVERRIDE_MASK 0x3fff0
9688#define DP_MSA_V_TIMING_OVERRIDE1__DP_MSA_V_TOTAL_OVERRIDE__SHIFT 0x4
9689#define DP_MSA_V_TIMING_OVERRIDE2__DP_MSA_V_BLANK_START_OVERRIDE_MASK 0x3fff
9690#define DP_MSA_V_TIMING_OVERRIDE2__DP_MSA_V_BLANK_START_OVERRIDE__SHIFT 0x0
9691#define DP_MSA_V_TIMING_OVERRIDE2__DP_MSA_V_BLANK_END_OVERRIDE_MASK 0x3fff0000
9692#define DP_MSA_V_TIMING_OVERRIDE2__DP_MSA_V_BLANK_END_OVERRIDE__SHIFT 0x10
9693#define DP_SEC_CNTL__DP_SEC_STREAM_ENABLE_MASK 0x1
9694#define DP_SEC_CNTL__DP_SEC_STREAM_ENABLE__SHIFT 0x0
9695#define DP_SEC_CNTL__DP_SEC_ASP_ENABLE_MASK 0x10
9696#define DP_SEC_CNTL__DP_SEC_ASP_ENABLE__SHIFT 0x4
9697#define DP_SEC_CNTL__DP_SEC_ATP_ENABLE_MASK 0x100
9698#define DP_SEC_CNTL__DP_SEC_ATP_ENABLE__SHIFT 0x8
9699#define DP_SEC_CNTL__DP_SEC_AIP_ENABLE_MASK 0x1000
9700#define DP_SEC_CNTL__DP_SEC_AIP_ENABLE__SHIFT 0xc
9701#define DP_SEC_CNTL__DP_SEC_ACM_ENABLE_MASK 0x10000
9702#define DP_SEC_CNTL__DP_SEC_ACM_ENABLE__SHIFT 0x10
9703#define DP_SEC_CNTL__DP_SEC_GSP0_ENABLE_MASK 0x100000
9704#define DP_SEC_CNTL__DP_SEC_GSP0_ENABLE__SHIFT 0x14
9705#define DP_SEC_CNTL__DP_SEC_GSP1_ENABLE_MASK 0x200000
9706#define DP_SEC_CNTL__DP_SEC_GSP1_ENABLE__SHIFT 0x15
9707#define DP_SEC_CNTL__DP_SEC_GSP2_ENABLE_MASK 0x400000
9708#define DP_SEC_CNTL__DP_SEC_GSP2_ENABLE__SHIFT 0x16
9709#define DP_SEC_CNTL__DP_SEC_GSP3_ENABLE_MASK 0x800000
9710#define DP_SEC_CNTL__DP_SEC_GSP3_ENABLE__SHIFT 0x17
9711#define DP_SEC_CNTL__DP_SEC_AVI_ENABLE_MASK 0x1000000
9712#define DP_SEC_CNTL__DP_SEC_AVI_ENABLE__SHIFT 0x18
9713#define DP_SEC_CNTL__DP_SEC_MPG_ENABLE_MASK 0x10000000
9714#define DP_SEC_CNTL__DP_SEC_MPG_ENABLE__SHIFT 0x1c
9715#define DP_SEC_CNTL1__DP_SEC_ISRC_ENABLE_MASK 0x1
9716#define DP_SEC_CNTL1__DP_SEC_ISRC_ENABLE__SHIFT 0x0
9717#define DP_SEC_CNTL1__DP_SEC_GSP0_PRIORITY_MASK 0x10
9718#define DP_SEC_CNTL1__DP_SEC_GSP0_PRIORITY__SHIFT 0x4
9719#define DP_SEC_CNTL1__DP_SEC_GSP0_SEND_MASK 0x20
9720#define DP_SEC_CNTL1__DP_SEC_GSP0_SEND__SHIFT 0x5
9721#define DP_SEC_CNTL1__DP_SEC_GSP0_SEND_PENDING_MASK 0x40
9722#define DP_SEC_CNTL1__DP_SEC_GSP0_SEND_PENDING__SHIFT 0x6
9723#define DP_SEC_CNTL1__DP_SEC_GSP0_SEND_DEADLINE_MISSED_MASK 0x80
9724#define DP_SEC_CNTL1__DP_SEC_GSP0_SEND_DEADLINE_MISSED__SHIFT 0x7
9725#define DP_SEC_CNTL1__DP_SEC_GSP0_LINE_NUM_MASK 0xffff0000
9726#define DP_SEC_CNTL1__DP_SEC_GSP0_LINE_NUM__SHIFT 0x10
9727#define DP_SEC_FRAMING1__DP_SEC_FRAME_START_LOCATION_MASK 0xfff
9728#define DP_SEC_FRAMING1__DP_SEC_FRAME_START_LOCATION__SHIFT 0x0
9729#define DP_SEC_FRAMING1__DP_SEC_VBLANK_TRANSMIT_WIDTH_MASK 0xffff0000
9730#define DP_SEC_FRAMING1__DP_SEC_VBLANK_TRANSMIT_WIDTH__SHIFT 0x10
9731#define DP_SEC_FRAMING2__DP_SEC_START_POSITION_MASK 0xffff
9732#define DP_SEC_FRAMING2__DP_SEC_START_POSITION__SHIFT 0x0
9733#define DP_SEC_FRAMING2__DP_SEC_HBLANK_TRANSMIT_WIDTH_MASK 0xffff0000
9734#define DP_SEC_FRAMING2__DP_SEC_HBLANK_TRANSMIT_WIDTH__SHIFT 0x10
9735#define DP_SEC_FRAMING3__DP_SEC_IDLE_FRAME_SIZE_MASK 0x3fff
9736#define DP_SEC_FRAMING3__DP_SEC_IDLE_FRAME_SIZE__SHIFT 0x0
9737#define DP_SEC_FRAMING3__DP_SEC_IDLE_TRANSMIT_WIDTH_MASK 0xffff0000
9738#define DP_SEC_FRAMING3__DP_SEC_IDLE_TRANSMIT_WIDTH__SHIFT 0x10
9739#define DP_SEC_FRAMING4__DP_SEC_COLLISION_STATUS_MASK 0x100000
9740#define DP_SEC_FRAMING4__DP_SEC_COLLISION_STATUS__SHIFT 0x14
9741#define DP_SEC_FRAMING4__DP_SEC_COLLISION_ACK_MASK 0x1000000
9742#define DP_SEC_FRAMING4__DP_SEC_COLLISION_ACK__SHIFT 0x18
9743#define DP_SEC_FRAMING4__DP_SEC_AUDIO_MUTE_MASK 0x10000000
9744#define DP_SEC_FRAMING4__DP_SEC_AUDIO_MUTE__SHIFT 0x1c
9745#define DP_SEC_FRAMING4__DP_SEC_AUDIO_MUTE_STATUS_MASK 0x20000000
9746#define DP_SEC_FRAMING4__DP_SEC_AUDIO_MUTE_STATUS__SHIFT 0x1d
9747#define DP_SEC_AUD_N__DP_SEC_AUD_N_MASK 0xffffff
9748#define DP_SEC_AUD_N__DP_SEC_AUD_N__SHIFT 0x0
9749#define DP_SEC_AUD_N_READBACK__DP_SEC_AUD_N_READBACK_MASK 0xffffff
9750#define DP_SEC_AUD_N_READBACK__DP_SEC_AUD_N_READBACK__SHIFT 0x0
9751#define DP_SEC_AUD_M__DP_SEC_AUD_M_MASK 0xffffff
9752#define DP_SEC_AUD_M__DP_SEC_AUD_M__SHIFT 0x0
9753#define DP_SEC_AUD_M_READBACK__DP_SEC_AUD_M_READBACK_MASK 0xffffff
9754#define DP_SEC_AUD_M_READBACK__DP_SEC_AUD_M_READBACK__SHIFT 0x0
9755#define DP_SEC_TIMESTAMP__DP_SEC_TIMESTAMP_MODE_MASK 0x1
9756#define DP_SEC_TIMESTAMP__DP_SEC_TIMESTAMP_MODE__SHIFT 0x0
9757#define DP_SEC_PACKET_CNTL__DP_SEC_ASP_CODING_TYPE_MASK 0xe
9758#define DP_SEC_PACKET_CNTL__DP_SEC_ASP_CODING_TYPE__SHIFT 0x1
9759#define DP_SEC_PACKET_CNTL__DP_SEC_ASP_PRIORITY_MASK 0x10
9760#define DP_SEC_PACKET_CNTL__DP_SEC_ASP_PRIORITY__SHIFT 0x4
9761#define DP_SEC_PACKET_CNTL__DP_SEC_VERSION_MASK 0x3f00
9762#define DP_SEC_PACKET_CNTL__DP_SEC_VERSION__SHIFT 0x8
9763#define DP_SEC_PACKET_CNTL__DP_SEC_ASP_CHANNEL_COUNT_OVERRIDE_MASK 0x10000
9764#define DP_SEC_PACKET_CNTL__DP_SEC_ASP_CHANNEL_COUNT_OVERRIDE__SHIFT 0x10
9765#define DP_MSE_RATE_CNTL__DP_MSE_RATE_Y_MASK 0x3ffffff
9766#define DP_MSE_RATE_CNTL__DP_MSE_RATE_Y__SHIFT 0x0
9767#define DP_MSE_RATE_CNTL__DP_MSE_RATE_X_MASK 0xfc000000
9768#define DP_MSE_RATE_CNTL__DP_MSE_RATE_X__SHIFT 0x1a
9769#define DP_MSE_RATE_UPDATE__DP_MSE_RATE_UPDATE_PENDING_MASK 0x1
9770#define DP_MSE_RATE_UPDATE__DP_MSE_RATE_UPDATE_PENDING__SHIFT 0x0
9771#define DP_MSE_SAT0__DP_MSE_SAT_SRC0_MASK 0x7
9772#define DP_MSE_SAT0__DP_MSE_SAT_SRC0__SHIFT 0x0
9773#define DP_MSE_SAT0__DP_MSE_SAT_SLOT_COUNT0_MASK 0x3f00
9774#define DP_MSE_SAT0__DP_MSE_SAT_SLOT_COUNT0__SHIFT 0x8
9775#define DP_MSE_SAT0__DP_MSE_SAT_SRC1_MASK 0x70000
9776#define DP_MSE_SAT0__DP_MSE_SAT_SRC1__SHIFT 0x10
9777#define DP_MSE_SAT0__DP_MSE_SAT_SLOT_COUNT1_MASK 0x3f000000
9778#define DP_MSE_SAT0__DP_MSE_SAT_SLOT_COUNT1__SHIFT 0x18
9779#define DP_MSE_SAT1__DP_MSE_SAT_SRC2_MASK 0x7
9780#define DP_MSE_SAT1__DP_MSE_SAT_SRC2__SHIFT 0x0
9781#define DP_MSE_SAT1__DP_MSE_SAT_SLOT_COUNT2_MASK 0x3f00
9782#define DP_MSE_SAT1__DP_MSE_SAT_SLOT_COUNT2__SHIFT 0x8
9783#define DP_MSE_SAT1__DP_MSE_SAT_SRC3_MASK 0x70000
9784#define DP_MSE_SAT1__DP_MSE_SAT_SRC3__SHIFT 0x10
9785#define DP_MSE_SAT1__DP_MSE_SAT_SLOT_COUNT3_MASK 0x3f000000
9786#define DP_MSE_SAT1__DP_MSE_SAT_SLOT_COUNT3__SHIFT 0x18
9787#define DP_MSE_SAT2__DP_MSE_SAT_SRC4_MASK 0x7
9788#define DP_MSE_SAT2__DP_MSE_SAT_SRC4__SHIFT 0x0
9789#define DP_MSE_SAT2__DP_MSE_SAT_SLOT_COUNT4_MASK 0x3f00
9790#define DP_MSE_SAT2__DP_MSE_SAT_SLOT_COUNT4__SHIFT 0x8
9791#define DP_MSE_SAT2__DP_MSE_SAT_SRC5_MASK 0x70000
9792#define DP_MSE_SAT2__DP_MSE_SAT_SRC5__SHIFT 0x10
9793#define DP_MSE_SAT2__DP_MSE_SAT_SLOT_COUNT5_MASK 0x3f000000
9794#define DP_MSE_SAT2__DP_MSE_SAT_SLOT_COUNT5__SHIFT 0x18
9795#define DP_MSE_SAT_UPDATE__DP_MSE_SAT_UPDATE_MASK 0x3
9796#define DP_MSE_SAT_UPDATE__DP_MSE_SAT_UPDATE__SHIFT 0x0
9797#define DP_MSE_SAT_UPDATE__DP_MSE_16_MTP_KEEPOUT_MASK 0x100
9798#define DP_MSE_SAT_UPDATE__DP_MSE_16_MTP_KEEPOUT__SHIFT 0x8
9799#define DP_MSE_LINK_TIMING__DP_MSE_LINK_FRAME_MASK 0x3ff
9800#define DP_MSE_LINK_TIMING__DP_MSE_LINK_FRAME__SHIFT 0x0
9801#define DP_MSE_LINK_TIMING__DP_MSE_LINK_LINE_MASK 0x30000
9802#define DP_MSE_LINK_TIMING__DP_MSE_LINK_LINE__SHIFT 0x10
9803#define DP_MSE_MISC_CNTL__DP_MSE_BLANK_CODE_MASK 0x1
9804#define DP_MSE_MISC_CNTL__DP_MSE_BLANK_CODE__SHIFT 0x0
9805#define DP_MSE_MISC_CNTL__DP_MSE_TIMESTAMP_MODE_MASK 0x10
9806#define DP_MSE_MISC_CNTL__DP_MSE_TIMESTAMP_MODE__SHIFT 0x4
9807#define DP_MSE_MISC_CNTL__DP_MSE_ZERO_ENCODER_MASK 0x100
9808#define DP_MSE_MISC_CNTL__DP_MSE_ZERO_ENCODER__SHIFT 0x8
9809#define DP_MSE_MISC_CNTL__DP_MSE_OUTPUT_DPDBG_DATA_MASK 0x10000
9810#define DP_MSE_MISC_CNTL__DP_MSE_OUTPUT_DPDBG_DATA__SHIFT 0x10
9811#define DP_MSE_SAT0_STATUS__DP_MSE_SAT_SRC0_STATUS_MASK 0x7
9812#define DP_MSE_SAT0_STATUS__DP_MSE_SAT_SRC0_STATUS__SHIFT 0x0
9813#define DP_MSE_SAT0_STATUS__DP_MSE_SAT_SLOT_COUNT0_STATUS_MASK 0x3f00
9814#define DP_MSE_SAT0_STATUS__DP_MSE_SAT_SLOT_COUNT0_STATUS__SHIFT 0x8
9815#define DP_MSE_SAT0_STATUS__DP_MSE_SAT_SRC1_STATUS_MASK 0x70000
9816#define DP_MSE_SAT0_STATUS__DP_MSE_SAT_SRC1_STATUS__SHIFT 0x10
9817#define DP_MSE_SAT0_STATUS__DP_MSE_SAT_SLOT_COUNT1_STATUS_MASK 0x3f000000
9818#define DP_MSE_SAT0_STATUS__DP_MSE_SAT_SLOT_COUNT1_STATUS__SHIFT 0x18
9819#define DP_MSE_SAT1_STATUS__DP_MSE_SAT_SRC2_STATUS_MASK 0x7
9820#define DP_MSE_SAT1_STATUS__DP_MSE_SAT_SRC2_STATUS__SHIFT 0x0
9821#define DP_MSE_SAT1_STATUS__DP_MSE_SAT_SLOT_COUNT2_STATUS_MASK 0x3f00
9822#define DP_MSE_SAT1_STATUS__DP_MSE_SAT_SLOT_COUNT2_STATUS__SHIFT 0x8
9823#define DP_MSE_SAT1_STATUS__DP_MSE_SAT_SRC3_STATUS_MASK 0x70000
9824#define DP_MSE_SAT1_STATUS__DP_MSE_SAT_SRC3_STATUS__SHIFT 0x10
9825#define DP_MSE_SAT1_STATUS__DP_MSE_SAT_SLOT_COUNT3_STATUS_MASK 0x3f000000
9826#define DP_MSE_SAT1_STATUS__DP_MSE_SAT_SLOT_COUNT3_STATUS__SHIFT 0x18
9827#define DP_MSE_SAT2_STATUS__DP_MSE_SAT_SRC4_STATUS_MASK 0x7
9828#define DP_MSE_SAT2_STATUS__DP_MSE_SAT_SRC4_STATUS__SHIFT 0x0
9829#define DP_MSE_SAT2_STATUS__DP_MSE_SAT_SLOT_COUNT4_STATUS_MASK 0x3f00
9830#define DP_MSE_SAT2_STATUS__DP_MSE_SAT_SLOT_COUNT4_STATUS__SHIFT 0x8
9831#define DP_MSE_SAT2_STATUS__DP_MSE_SAT_SRC5_STATUS_MASK 0x70000
9832#define DP_MSE_SAT2_STATUS__DP_MSE_SAT_SRC5_STATUS__SHIFT 0x10
9833#define DP_MSE_SAT2_STATUS__DP_MSE_SAT_SLOT_COUNT5_STATUS_MASK 0x3f000000
9834#define DP_MSE_SAT2_STATUS__DP_MSE_SAT_SLOT_COUNT5_STATUS__SHIFT 0x18
9835#define DP_TEST_DEBUG_INDEX__DP_TEST_DEBUG_INDEX_MASK 0xff
9836#define DP_TEST_DEBUG_INDEX__DP_TEST_DEBUG_INDEX__SHIFT 0x0
9837#define DP_TEST_DEBUG_INDEX__DP_TEST_DEBUG_WRITE_EN_MASK 0x100
9838#define DP_TEST_DEBUG_INDEX__DP_TEST_DEBUG_WRITE_EN__SHIFT 0x8
9839#define DP_TEST_DEBUG_DATA__DP_TEST_DEBUG_DATA_MASK 0xffffffff
9840#define DP_TEST_DEBUG_DATA__DP_TEST_DEBUG_DATA__SHIFT 0x0
9841#define DP_FE_TEST_DEBUG_INDEX__DP_FE_TEST_DEBUG_INDEX_MASK 0xff
9842#define DP_FE_TEST_DEBUG_INDEX__DP_FE_TEST_DEBUG_INDEX__SHIFT 0x0
9843#define DP_FE_TEST_DEBUG_INDEX__DP_FE_TEST_DEBUG_WRITE_EN_MASK 0x100
9844#define DP_FE_TEST_DEBUG_INDEX__DP_FE_TEST_DEBUG_WRITE_EN__SHIFT 0x8
9845#define DP_FE_TEST_DEBUG_DATA__DP_FE_TEST_DEBUG_DATA_MASK 0xffffffff
9846#define DP_FE_TEST_DEBUG_DATA__DP_FE_TEST_DEBUG_DATA__SHIFT 0x0
9847#define AUX_CONTROL__AUX_EN_MASK 0x1
9848#define AUX_CONTROL__AUX_EN__SHIFT 0x0
9849#define AUX_CONTROL__AUX_RESET_MASK 0x10
9850#define AUX_CONTROL__AUX_RESET__SHIFT 0x4
9851#define AUX_CONTROL__AUX_RESET_DONE_MASK 0x20
9852#define AUX_CONTROL__AUX_RESET_DONE__SHIFT 0x5
9853#define AUX_CONTROL__AUX_LS_READ_EN_MASK 0x100
9854#define AUX_CONTROL__AUX_LS_READ_EN__SHIFT 0x8
9855#define AUX_CONTROL__AUX_LS_UPDATE_DISABLE_MASK 0x1000
9856#define AUX_CONTROL__AUX_LS_UPDATE_DISABLE__SHIFT 0xc
9857#define AUX_CONTROL__AUX_IGNORE_HPD_DISCON_MASK 0x10000
9858#define AUX_CONTROL__AUX_IGNORE_HPD_DISCON__SHIFT 0x10
9859#define AUX_CONTROL__AUX_MODE_DET_EN_MASK 0x40000
9860#define AUX_CONTROL__AUX_MODE_DET_EN__SHIFT 0x12
9861#define AUX_CONTROL__AUX_HPD_SEL_MASK 0x700000
9862#define AUX_CONTROL__AUX_HPD_SEL__SHIFT 0x14
9863#define AUX_CONTROL__AUX_IMPCAL_REQ_EN_MASK 0x1000000
9864#define AUX_CONTROL__AUX_IMPCAL_REQ_EN__SHIFT 0x18
9865#define AUX_CONTROL__AUX_TEST_MODE_MASK 0x10000000
9866#define AUX_CONTROL__AUX_TEST_MODE__SHIFT 0x1c
9867#define AUX_CONTROL__AUX_DEGLITCH_EN_MASK 0x20000000
9868#define AUX_CONTROL__AUX_DEGLITCH_EN__SHIFT 0x1d
9869#define AUX_CONTROL__SPARE_0_MASK 0x40000000
9870#define AUX_CONTROL__SPARE_0__SHIFT 0x1e
9871#define AUX_CONTROL__SPARE_1_MASK 0x80000000
9872#define AUX_CONTROL__SPARE_1__SHIFT 0x1f
9873#define AUX_SW_CONTROL__AUX_SW_GO_MASK 0x1
9874#define AUX_SW_CONTROL__AUX_SW_GO__SHIFT 0x0
9875#define AUX_SW_CONTROL__AUX_LS_READ_TRIG_MASK 0x4
9876#define AUX_SW_CONTROL__AUX_LS_READ_TRIG__SHIFT 0x2
9877#define AUX_SW_CONTROL__AUX_SW_START_DELAY_MASK 0xf0
9878#define AUX_SW_CONTROL__AUX_SW_START_DELAY__SHIFT 0x4
9879#define AUX_SW_CONTROL__AUX_SW_WR_BYTES_MASK 0x1f0000
9880#define AUX_SW_CONTROL__AUX_SW_WR_BYTES__SHIFT 0x10
9881#define AUX_ARB_CONTROL__AUX_ARB_PRIORITY_MASK 0x3
9882#define AUX_ARB_CONTROL__AUX_ARB_PRIORITY__SHIFT 0x0
9883#define AUX_ARB_CONTROL__AUX_REG_RW_CNTL_STATUS_MASK 0xc
9884#define AUX_ARB_CONTROL__AUX_REG_RW_CNTL_STATUS__SHIFT 0x2
9885#define AUX_ARB_CONTROL__AUX_NO_QUEUED_SW_GO_MASK 0x100
9886#define AUX_ARB_CONTROL__AUX_NO_QUEUED_SW_GO__SHIFT 0x8
9887#define AUX_ARB_CONTROL__AUX_NO_QUEUED_LS_GO_MASK 0x400
9888#define AUX_ARB_CONTROL__AUX_NO_QUEUED_LS_GO__SHIFT 0xa
9889#define AUX_ARB_CONTROL__AUX_SW_USE_AUX_REG_REQ_MASK 0x10000
9890#define AUX_ARB_CONTROL__AUX_SW_USE_AUX_REG_REQ__SHIFT 0x10
9891#define AUX_ARB_CONTROL__AUX_SW_PENDING_USE_AUX_REG_REQ_MASK 0x10000
9892#define AUX_ARB_CONTROL__AUX_SW_PENDING_USE_AUX_REG_REQ__SHIFT 0x10
9893#define AUX_ARB_CONTROL__AUX_SW_DONE_USING_AUX_REG_MASK 0x20000
9894#define AUX_ARB_CONTROL__AUX_SW_DONE_USING_AUX_REG__SHIFT 0x11
9895#define AUX_ARB_CONTROL__AUX_DMCU_USE_AUX_REG_REQ_MASK 0x1000000
9896#define AUX_ARB_CONTROL__AUX_DMCU_USE_AUX_REG_REQ__SHIFT 0x18
9897#define AUX_ARB_CONTROL__AUX_DMCU_PENDING_USE_AUX_REG_REQ_MASK 0x1000000
9898#define AUX_ARB_CONTROL__AUX_DMCU_PENDING_USE_AUX_REG_REQ__SHIFT 0x18
9899#define AUX_ARB_CONTROL__AUX_DMCU_DONE_USING_AUX_REG_MASK 0x2000000
9900#define AUX_ARB_CONTROL__AUX_DMCU_DONE_USING_AUX_REG__SHIFT 0x19
9901#define AUX_INTERRUPT_CONTROL__AUX_SW_DONE_INT_MASK 0x1
9902#define AUX_INTERRUPT_CONTROL__AUX_SW_DONE_INT__SHIFT 0x0
9903#define AUX_INTERRUPT_CONTROL__AUX_SW_DONE_ACK_MASK 0x2
9904#define AUX_INTERRUPT_CONTROL__AUX_SW_DONE_ACK__SHIFT 0x1
9905#define AUX_INTERRUPT_CONTROL__AUX_SW_DONE_MASK_MASK 0x4
9906#define AUX_INTERRUPT_CONTROL__AUX_SW_DONE_MASK__SHIFT 0x2
9907#define AUX_INTERRUPT_CONTROL__AUX_LS_DONE_INT_MASK 0x10
9908#define AUX_INTERRUPT_CONTROL__AUX_LS_DONE_INT__SHIFT 0x4
9909#define AUX_INTERRUPT_CONTROL__AUX_LS_DONE_ACK_MASK 0x20
9910#define AUX_INTERRUPT_CONTROL__AUX_LS_DONE_ACK__SHIFT 0x5
9911#define AUX_INTERRUPT_CONTROL__AUX_LS_DONE_MASK_MASK 0x40
9912#define AUX_INTERRUPT_CONTROL__AUX_LS_DONE_MASK__SHIFT 0x6
9913#define AUX_INTERRUPT_CONTROL__AUX_GTC_SYNC_LOCK_DONE_INT_MASK 0x100
9914#define AUX_INTERRUPT_CONTROL__AUX_GTC_SYNC_LOCK_DONE_INT__SHIFT 0x8
9915#define AUX_INTERRUPT_CONTROL__AUX_GTC_SYNC_LOCK_DONE_ACK_MASK 0x200
9916#define AUX_INTERRUPT_CONTROL__AUX_GTC_SYNC_LOCK_DONE_ACK__SHIFT 0x9
9917#define AUX_INTERRUPT_CONTROL__AUX_GTC_SYNC_LOCK_DONE_INT_MASK_MASK 0x400
9918#define AUX_INTERRUPT_CONTROL__AUX_GTC_SYNC_LOCK_DONE_INT_MASK__SHIFT 0xa
9919#define AUX_INTERRUPT_CONTROL__AUX_GTC_SYNC_ERROR_INT_MASK 0x1000
9920#define AUX_INTERRUPT_CONTROL__AUX_GTC_SYNC_ERROR_INT__SHIFT 0xc
9921#define AUX_INTERRUPT_CONTROL__AUX_GTC_SYNC_ERROR_ACK_MASK 0x2000
9922#define AUX_INTERRUPT_CONTROL__AUX_GTC_SYNC_ERROR_ACK__SHIFT 0xd
9923#define AUX_INTERRUPT_CONTROL__AUX_GTC_SYNC_ERROR_INT_MASK_MASK 0x4000
9924#define AUX_INTERRUPT_CONTROL__AUX_GTC_SYNC_ERROR_INT_MASK__SHIFT 0xe
9925#define AUX_SW_STATUS__AUX_SW_DONE_MASK 0x1
9926#define AUX_SW_STATUS__AUX_SW_DONE__SHIFT 0x0
9927#define AUX_SW_STATUS__AUX_SW_REQ_MASK 0x2
9928#define AUX_SW_STATUS__AUX_SW_REQ__SHIFT 0x1
9929#define AUX_SW_STATUS__AUX_SW_RX_TIMEOUT_STATE_MASK 0x70
9930#define AUX_SW_STATUS__AUX_SW_RX_TIMEOUT_STATE__SHIFT 0x4
9931#define AUX_SW_STATUS__AUX_SW_RX_TIMEOUT_MASK 0x80
9932#define AUX_SW_STATUS__AUX_SW_RX_TIMEOUT__SHIFT 0x7
9933#define AUX_SW_STATUS__AUX_SW_RX_OVERFLOW_MASK 0x100
9934#define AUX_SW_STATUS__AUX_SW_RX_OVERFLOW__SHIFT 0x8
9935#define AUX_SW_STATUS__AUX_SW_HPD_DISCON_MASK 0x200
9936#define AUX_SW_STATUS__AUX_SW_HPD_DISCON__SHIFT 0x9
9937#define AUX_SW_STATUS__AUX_SW_RX_PARTIAL_BYTE_MASK 0x400
9938#define AUX_SW_STATUS__AUX_SW_RX_PARTIAL_BYTE__SHIFT 0xa
9939#define AUX_SW_STATUS__AUX_SW_NON_AUX_MODE_MASK 0x800
9940#define AUX_SW_STATUS__AUX_SW_NON_AUX_MODE__SHIFT 0xb
9941#define AUX_SW_STATUS__AUX_SW_RX_MIN_COUNT_VIOL_MASK 0x1000
9942#define AUX_SW_STATUS__AUX_SW_RX_MIN_COUNT_VIOL__SHIFT 0xc
9943#define AUX_SW_STATUS__AUX_SW_RX_INVALID_STOP_MASK 0x4000
9944#define AUX_SW_STATUS__AUX_SW_RX_INVALID_STOP__SHIFT 0xe
9945#define AUX_SW_STATUS__AUX_SW_RX_SYNC_INVALID_L_MASK 0x20000
9946#define AUX_SW_STATUS__AUX_SW_RX_SYNC_INVALID_L__SHIFT 0x11
9947#define AUX_SW_STATUS__AUX_SW_RX_SYNC_INVALID_H_MASK 0x40000
9948#define AUX_SW_STATUS__AUX_SW_RX_SYNC_INVALID_H__SHIFT 0x12
9949#define AUX_SW_STATUS__AUX_SW_RX_INVALID_START_MASK 0x80000
9950#define AUX_SW_STATUS__AUX_SW_RX_INVALID_START__SHIFT 0x13
9951#define AUX_SW_STATUS__AUX_SW_RX_RECV_NO_DET_MASK 0x100000
9952#define AUX_SW_STATUS__AUX_SW_RX_RECV_NO_DET__SHIFT 0x14
9953#define AUX_SW_STATUS__AUX_SW_RX_RECV_INVALID_H_MASK 0x400000
9954#define AUX_SW_STATUS__AUX_SW_RX_RECV_INVALID_H__SHIFT 0x16
9955#define AUX_SW_STATUS__AUX_SW_RX_RECV_INVALID_L_MASK 0x800000
9956#define AUX_SW_STATUS__AUX_SW_RX_RECV_INVALID_L__SHIFT 0x17
9957#define AUX_SW_STATUS__AUX_SW_REPLY_BYTE_COUNT_MASK 0x1f000000
9958#define AUX_SW_STATUS__AUX_SW_REPLY_BYTE_COUNT__SHIFT 0x18
9959#define AUX_SW_STATUS__AUX_ARB_STATUS_MASK 0xc0000000
9960#define AUX_SW_STATUS__AUX_ARB_STATUS__SHIFT 0x1e
9961#define AUX_LS_STATUS__AUX_LS_DONE_MASK 0x1
9962#define AUX_LS_STATUS__AUX_LS_DONE__SHIFT 0x0
9963#define AUX_LS_STATUS__AUX_LS_REQ_MASK 0x2
9964#define AUX_LS_STATUS__AUX_LS_REQ__SHIFT 0x1
9965#define AUX_LS_STATUS__AUX_LS_RX_TIMEOUT_STATE_MASK 0x70
9966#define AUX_LS_STATUS__AUX_LS_RX_TIMEOUT_STATE__SHIFT 0x4
9967#define AUX_LS_STATUS__AUX_LS_RX_TIMEOUT_MASK 0x80
9968#define AUX_LS_STATUS__AUX_LS_RX_TIMEOUT__SHIFT 0x7
9969#define AUX_LS_STATUS__AUX_LS_RX_OVERFLOW_MASK 0x100
9970#define AUX_LS_STATUS__AUX_LS_RX_OVERFLOW__SHIFT 0x8
9971#define AUX_LS_STATUS__AUX_LS_HPD_DISCON_MASK 0x200
9972#define AUX_LS_STATUS__AUX_LS_HPD_DISCON__SHIFT 0x9
9973#define AUX_LS_STATUS__AUX_LS_RX_PARTIAL_BYTE_MASK 0x400
9974#define AUX_LS_STATUS__AUX_LS_RX_PARTIAL_BYTE__SHIFT 0xa
9975#define AUX_LS_STATUS__AUX_LS_NON_AUX_MODE_MASK 0x800
9976#define AUX_LS_STATUS__AUX_LS_NON_AUX_MODE__SHIFT 0xb
9977#define AUX_LS_STATUS__AUX_LS_RX_MIN_COUNT_VIOL_MASK 0x1000
9978#define AUX_LS_STATUS__AUX_LS_RX_MIN_COUNT_VIOL__SHIFT 0xc
9979#define AUX_LS_STATUS__AUX_LS_RX_INVALID_STOP_MASK 0x4000
9980#define AUX_LS_STATUS__AUX_LS_RX_INVALID_STOP__SHIFT 0xe
9981#define AUX_LS_STATUS__AUX_LS_RX_SYNC_INVALID_L_MASK 0x20000
9982#define AUX_LS_STATUS__AUX_LS_RX_SYNC_INVALID_L__SHIFT 0x11
9983#define AUX_LS_STATUS__AUX_LS_RX_SYNC_INVALID_H_MASK 0x40000
9984#define AUX_LS_STATUS__AUX_LS_RX_SYNC_INVALID_H__SHIFT 0x12
9985#define AUX_LS_STATUS__AUX_LS_RX_INVALID_START_MASK 0x80000
9986#define AUX_LS_STATUS__AUX_LS_RX_INVALID_START__SHIFT 0x13
9987#define AUX_LS_STATUS__AUX_LS_RX_RECV_NO_DET_MASK 0x100000
9988#define AUX_LS_STATUS__AUX_LS_RX_RECV_NO_DET__SHIFT 0x14
9989#define AUX_LS_STATUS__AUX_LS_RX_RECV_INVALID_H_MASK 0x400000
9990#define AUX_LS_STATUS__AUX_LS_RX_RECV_INVALID_H__SHIFT 0x16
9991#define AUX_LS_STATUS__AUX_LS_RX_RECV_INVALID_L_MASK 0x800000
9992#define AUX_LS_STATUS__AUX_LS_RX_RECV_INVALID_L__SHIFT 0x17
9993#define AUX_LS_STATUS__AUX_LS_REPLY_BYTE_COUNT_MASK 0x1f000000
9994#define AUX_LS_STATUS__AUX_LS_REPLY_BYTE_COUNT__SHIFT 0x18
9995#define AUX_LS_STATUS__AUX_LS_CP_IRQ_MASK 0x20000000
9996#define AUX_LS_STATUS__AUX_LS_CP_IRQ__SHIFT 0x1d
9997#define AUX_LS_STATUS__AUX_LS_UPDATED_MASK 0x40000000
9998#define AUX_LS_STATUS__AUX_LS_UPDATED__SHIFT 0x1e
9999#define AUX_LS_STATUS__AUX_LS_UPDATED_ACK_MASK 0x80000000
10000#define AUX_LS_STATUS__AUX_LS_UPDATED_ACK__SHIFT 0x1f
10001#define AUX_SW_DATA__AUX_SW_DATA_RW_MASK 0x1
10002#define AUX_SW_DATA__AUX_SW_DATA_RW__SHIFT 0x0
10003#define AUX_SW_DATA__AUX_SW_DATA_MASK 0xff00
10004#define AUX_SW_DATA__AUX_SW_DATA__SHIFT 0x8
10005#define AUX_SW_DATA__AUX_SW_INDEX_MASK 0x1f0000
10006#define AUX_SW_DATA__AUX_SW_INDEX__SHIFT 0x10
10007#define AUX_SW_DATA__AUX_SW_AUTOINCREMENT_DISABLE_MASK 0x80000000
10008#define AUX_SW_DATA__AUX_SW_AUTOINCREMENT_DISABLE__SHIFT 0x1f
10009#define AUX_LS_DATA__AUX_LS_DATA_MASK 0xff00
10010#define AUX_LS_DATA__AUX_LS_DATA__SHIFT 0x8
10011#define AUX_LS_DATA__AUX_LS_INDEX_MASK 0x1f0000
10012#define AUX_LS_DATA__AUX_LS_INDEX__SHIFT 0x10
10013#define AUX_DPHY_TX_REF_CONTROL__AUX_TX_REF_SEL_MASK 0x1
10014#define AUX_DPHY_TX_REF_CONTROL__AUX_TX_REF_SEL__SHIFT 0x0
10015#define AUX_DPHY_TX_REF_CONTROL__AUX_TX_RATE_MASK 0x30
10016#define AUX_DPHY_TX_REF_CONTROL__AUX_TX_RATE__SHIFT 0x4
10017#define AUX_DPHY_TX_REF_CONTROL__AUX_TX_REF_DIV_MASK 0x1ff0000
10018#define AUX_DPHY_TX_REF_CONTROL__AUX_TX_REF_DIV__SHIFT 0x10
10019#define AUX_DPHY_TX_CONTROL__AUX_TX_PRECHARGE_LEN_MASK 0x7
10020#define AUX_DPHY_TX_CONTROL__AUX_TX_PRECHARGE_LEN__SHIFT 0x0
10021#define AUX_DPHY_TX_CONTROL__AUX_TX_PRECHARGE_SYMBOLS_MASK 0x3f00
10022#define AUX_DPHY_TX_CONTROL__AUX_TX_PRECHARGE_SYMBOLS__SHIFT 0x8
10023#define AUX_DPHY_TX_CONTROL__AUX_MODE_DET_CHECK_DELAY_MASK 0x70000
10024#define AUX_DPHY_TX_CONTROL__AUX_MODE_DET_CHECK_DELAY__SHIFT 0x10
10025#define AUX_DPHY_RX_CONTROL0__AUX_RX_START_WINDOW_MASK 0x70
10026#define AUX_DPHY_RX_CONTROL0__AUX_RX_START_WINDOW__SHIFT 0x4
10027#define AUX_DPHY_RX_CONTROL0__AUX_RX_RECEIVE_WINDOW_MASK 0x700
10028#define AUX_DPHY_RX_CONTROL0__AUX_RX_RECEIVE_WINDOW__SHIFT 0x8
10029#define AUX_DPHY_RX_CONTROL0__AUX_RX_HALF_SYM_DETECT_LEN_MASK 0x3000
10030#define AUX_DPHY_RX_CONTROL0__AUX_RX_HALF_SYM_DETECT_LEN__SHIFT 0xc
10031#define AUX_DPHY_RX_CONTROL0__AUX_RX_TRANSITION_FILTER_EN_MASK 0x10000
10032#define AUX_DPHY_RX_CONTROL0__AUX_RX_TRANSITION_FILTER_EN__SHIFT 0x10
10033#define AUX_DPHY_RX_CONTROL0__AUX_RX_ALLOW_BELOW_THRESHOLD_PHASE_DETECT_MASK 0x20000
10034#define AUX_DPHY_RX_CONTROL0__AUX_RX_ALLOW_BELOW_THRESHOLD_PHASE_DETECT__SHIFT 0x11
10035#define AUX_DPHY_RX_CONTROL0__AUX_RX_ALLOW_BELOW_THRESHOLD_START_MASK 0x40000
10036#define AUX_DPHY_RX_CONTROL0__AUX_RX_ALLOW_BELOW_THRESHOLD_START__SHIFT 0x12
10037#define AUX_DPHY_RX_CONTROL0__AUX_RX_ALLOW_BELOW_THRESHOLD_STOP_MASK 0x80000
10038#define AUX_DPHY_RX_CONTROL0__AUX_RX_ALLOW_BELOW_THRESHOLD_STOP__SHIFT 0x13
10039#define AUX_DPHY_RX_CONTROL0__AUX_RX_PHASE_DETECT_LEN_MASK 0x300000
10040#define AUX_DPHY_RX_CONTROL0__AUX_RX_PHASE_DETECT_LEN__SHIFT 0x14
10041#define AUX_DPHY_RX_CONTROL0__AUX_RX_TIMEOUT_LEN_MASK 0x7000000
10042#define AUX_DPHY_RX_CONTROL0__AUX_RX_TIMEOUT_LEN__SHIFT 0x18
10043#define AUX_DPHY_RX_CONTROL0__AUX_RX_DETECTION_THRESHOLD_MASK 0x70000000
10044#define AUX_DPHY_RX_CONTROL0__AUX_RX_DETECTION_THRESHOLD__SHIFT 0x1c
10045#define AUX_DPHY_RX_CONTROL1__AUX_RX_PRECHARGE_SKIP_MASK 0xff
10046#define AUX_DPHY_RX_CONTROL1__AUX_RX_PRECHARGE_SKIP__SHIFT 0x0
10047#define AUX_DPHY_TX_STATUS__AUX_TX_ACTIVE_MASK 0x1
10048#define AUX_DPHY_TX_STATUS__AUX_TX_ACTIVE__SHIFT 0x0
10049#define AUX_DPHY_TX_STATUS__AUX_TX_STATE_MASK 0x70
10050#define AUX_DPHY_TX_STATUS__AUX_TX_STATE__SHIFT 0x4
10051#define AUX_DPHY_TX_STATUS__AUX_TX_HALF_SYM_PERIOD_MASK 0x1ff0000
10052#define AUX_DPHY_TX_STATUS__AUX_TX_HALF_SYM_PERIOD__SHIFT 0x10
10053#define AUX_DPHY_RX_STATUS__AUX_RX_STATE_MASK 0x7
10054#define AUX_DPHY_RX_STATUS__AUX_RX_STATE__SHIFT 0x0
10055#define AUX_DPHY_RX_STATUS__AUX_RX_SYNC_VALID_COUNT_MASK 0x1f00
10056#define AUX_DPHY_RX_STATUS__AUX_RX_SYNC_VALID_COUNT__SHIFT 0x8
10057#define AUX_DPHY_RX_STATUS__AUX_RX_HALF_SYM_PERIOD_FRACT_MASK 0x1f0000
10058#define AUX_DPHY_RX_STATUS__AUX_RX_HALF_SYM_PERIOD_FRACT__SHIFT 0x10
10059#define AUX_DPHY_RX_STATUS__AUX_RX_HALF_SYM_PERIOD_MASK 0x3fe00000
10060#define AUX_DPHY_RX_STATUS__AUX_RX_HALF_SYM_PERIOD__SHIFT 0x15
10061#define AUX_GTC_SYNC_ERROR_CONTROL__AUX_GTC_POTENTIAL_ERROR_THRESHOLD_MASK 0x1f
10062#define AUX_GTC_SYNC_ERROR_CONTROL__AUX_GTC_POTENTIAL_ERROR_THRESHOLD__SHIFT 0x0
10063#define AUX_GTC_SYNC_ERROR_CONTROL__AUX_GTC_DEFINITE_ERROR_THRESHOLD_MASK 0x1f00
10064#define AUX_GTC_SYNC_ERROR_CONTROL__AUX_GTC_DEFINITE_ERROR_THRESHOLD__SHIFT 0x8
10065#define AUX_GTC_SYNC_ERROR_CONTROL__AUX_GTC_SYNC_LOCK_ACQ_TIMEOUT_LEN_MASK 0x30000
10066#define AUX_GTC_SYNC_ERROR_CONTROL__AUX_GTC_SYNC_LOCK_ACQ_TIMEOUT_LEN__SHIFT 0x10
10067#define AUX_GTC_SYNC_ERROR_CONTROL__AUX_GTC_SYNC_NUM_RETRY_FOR_LOCK_MAINT_MASK 0x300000
10068#define AUX_GTC_SYNC_ERROR_CONTROL__AUX_GTC_SYNC_NUM_RETRY_FOR_LOCK_MAINT__SHIFT 0x14
10069#define AUX_GTC_SYNC_CONTROLLER_STATUS__AUX_GTC_SYNC_LOCK_ACQ_COMPLETE_MASK 0x1
10070#define AUX_GTC_SYNC_CONTROLLER_STATUS__AUX_GTC_SYNC_LOCK_ACQ_COMPLETE__SHIFT 0x0
10071#define AUX_GTC_SYNC_CONTROLLER_STATUS__AUX_GTC_SYNC_LOCK_LOST_MASK 0x10
10072#define AUX_GTC_SYNC_CONTROLLER_STATUS__AUX_GTC_SYNC_LOCK_LOST__SHIFT 0x4
10073#define AUX_GTC_SYNC_CONTROLLER_STATUS__AUX_GTC_SYNC_LOCK_ACQ_TIMEOUT_OCCURRED_MASK 0x100
10074#define AUX_GTC_SYNC_CONTROLLER_STATUS__AUX_GTC_SYNC_LOCK_ACQ_TIMEOUT_OCCURRED__SHIFT 0x8
10075#define AUX_GTC_SYNC_CONTROLLER_STATUS__AUX_GTC_SYNC_LOCK_ACQ_TIMEOUT_STATE_MASK 0x1e00
10076#define AUX_GTC_SYNC_CONTROLLER_STATUS__AUX_GTC_SYNC_LOCK_ACQ_TIMEOUT_STATE__SHIFT 0x9
10077#define AUX_GTC_SYNC_CONTROLLER_STATUS__AUX_GTC_SYNC_PHASE_ADJUST_TIME_VIOL_MASK 0x10000
10078#define AUX_GTC_SYNC_CONTROLLER_STATUS__AUX_GTC_SYNC_PHASE_ADJUST_TIME_VIOL__SHIFT 0x10
10079#define AUX_GTC_SYNC_CONTROLLER_STATUS__AUX_GTC_SYNC_CRITICAL_ERR_OCCURRED_MASK 0x100000
10080#define AUX_GTC_SYNC_CONTROLLER_STATUS__AUX_GTC_SYNC_CRITICAL_ERR_OCCURRED__SHIFT 0x14
10081#define AUX_GTC_SYNC_CONTROLLER_STATUS__AUX_GTC_SYNC_CRITICAL_ERR_OCCURRED_ACK_MASK 0x200000
10082#define AUX_GTC_SYNC_CONTROLLER_STATUS__AUX_GTC_SYNC_CRITICAL_ERR_OCCURRED_ACK__SHIFT 0x15
10083#define AUX_GTC_SYNC_CONTROLLER_STATUS__AUX_GTC_SYNC_MAX_POTENTIAL_ERR_REACHED_MASK 0x400000
10084#define AUX_GTC_SYNC_CONTROLLER_STATUS__AUX_GTC_SYNC_MAX_POTENTIAL_ERR_REACHED__SHIFT 0x16
10085#define AUX_GTC_SYNC_CONTROLLER_STATUS__AUX_GTC_SYNC_MAX_POTENTIAL_ERR_REACHED_ACK_MASK 0x800000
10086#define AUX_GTC_SYNC_CONTROLLER_STATUS__AUX_GTC_SYNC_MAX_POTENTIAL_ERR_REACHED_ACK__SHIFT 0x17
10087#define AUX_GTC_SYNC_CONTROLLER_STATUS__AUX_GTC_SYNC_MAX_DEFINITE_ERR_REACHED_MASK 0x1000000
10088#define AUX_GTC_SYNC_CONTROLLER_STATUS__AUX_GTC_SYNC_MAX_DEFINITE_ERR_REACHED__SHIFT 0x18
10089#define AUX_GTC_SYNC_CONTROLLER_STATUS__AUX_GTC_SYNC_MAX_DEFINITE_ERR_REACHED_ACK_MASK 0x2000000
10090#define AUX_GTC_SYNC_CONTROLLER_STATUS__AUX_GTC_SYNC_MAX_DEFINITE_ERR_REACHED_ACK__SHIFT 0x19
10091#define AUX_GTC_SYNC_CONTROLLER_STATUS__AUX_GTC_SYNC_CTRL_STATE_MASK 0xf0000000
10092#define AUX_GTC_SYNC_CONTROLLER_STATUS__AUX_GTC_SYNC_CTRL_STATE__SHIFT 0x1c
10093#define AUX_GTC_SYNC_STATUS__AUX_GTC_SYNC_DONE_MASK 0x1
10094#define AUX_GTC_SYNC_STATUS__AUX_GTC_SYNC_DONE__SHIFT 0x0
10095#define AUX_GTC_SYNC_STATUS__AUX_GTC_SYNC_REQ_MASK 0x2
10096#define AUX_GTC_SYNC_STATUS__AUX_GTC_SYNC_REQ__SHIFT 0x1
10097#define AUX_GTC_SYNC_STATUS__AUX_GTC_SYNC_RX_TIMEOUT_STATE_MASK 0x70
10098#define AUX_GTC_SYNC_STATUS__AUX_GTC_SYNC_RX_TIMEOUT_STATE__SHIFT 0x4
10099#define AUX_GTC_SYNC_STATUS__AUX_GTC_SYNC_TIMEOUT_MASK 0x80
10100#define AUX_GTC_SYNC_STATUS__AUX_GTC_SYNC_TIMEOUT__SHIFT 0x7
10101#define AUX_GTC_SYNC_STATUS__AUX_GTC_SYNC_RX_OVERFLOW_MASK 0x100
10102#define AUX_GTC_SYNC_STATUS__AUX_GTC_SYNC_RX_OVERFLOW__SHIFT 0x8
10103#define AUX_GTC_SYNC_STATUS__AUX_GTC_SYNC_HPD_DISCON_MASK 0x200
10104#define AUX_GTC_SYNC_STATUS__AUX_GTC_SYNC_HPD_DISCON__SHIFT 0x9
10105#define AUX_GTC_SYNC_STATUS__AUX_GTC_SYNC_RX_PARTIAL_BYTE_MASK 0x400
10106#define AUX_GTC_SYNC_STATUS__AUX_GTC_SYNC_RX_PARTIAL_BYTE__SHIFT 0xa
10107#define AUX_GTC_SYNC_STATUS__AUX_GTC_SYNC_NON_AUX_MODE_MASK 0x800
10108#define AUX_GTC_SYNC_STATUS__AUX_GTC_SYNC_NON_AUX_MODE__SHIFT 0xb
10109#define AUX_GTC_SYNC_STATUS__AUX_GTC_SYNC_RX_MIN_COUNT_VIOL_MASK 0x1000
10110#define AUX_GTC_SYNC_STATUS__AUX_GTC_SYNC_RX_MIN_COUNT_VIOL__SHIFT 0xc
10111#define AUX_GTC_SYNC_STATUS__AUX_GTC_SYNC_RX_INVALID_STOP_MASK 0x4000
10112#define AUX_GTC_SYNC_STATUS__AUX_GTC_SYNC_RX_INVALID_STOP__SHIFT 0xe
10113#define AUX_GTC_SYNC_STATUS__AUX_GTC_SYNC_RX_SYNC_INVALID_L_MASK 0x20000
10114#define AUX_GTC_SYNC_STATUS__AUX_GTC_SYNC_RX_SYNC_INVALID_L__SHIFT 0x11
10115#define AUX_GTC_SYNC_STATUS__AUX_GTC_SYNC_RX_SYNC_INVALID_H_MASK 0x40000
10116#define AUX_GTC_SYNC_STATUS__AUX_GTC_SYNC_RX_SYNC_INVALID_H__SHIFT 0x12
10117#define AUX_GTC_SYNC_STATUS__AUX_GTC_SYNC_RX_INVALID_START_MASK 0x80000
10118#define AUX_GTC_SYNC_STATUS__AUX_GTC_SYNC_RX_INVALID_START__SHIFT 0x13
10119#define AUX_GTC_SYNC_STATUS__AUX_GTC_SYNC_RX_RECV_NO_DET_MASK 0x100000
10120#define AUX_GTC_SYNC_STATUS__AUX_GTC_SYNC_RX_RECV_NO_DET__SHIFT 0x14
10121#define AUX_GTC_SYNC_STATUS__AUX_GTC_SYNC_RX_RECV_INVALID_H_MASK 0x400000
10122#define AUX_GTC_SYNC_STATUS__AUX_GTC_SYNC_RX_RECV_INVALID_H__SHIFT 0x16
10123#define AUX_GTC_SYNC_STATUS__AUX_GTC_SYNC_RX_RECV_INVALID_L_MASK 0x800000
10124#define AUX_GTC_SYNC_STATUS__AUX_GTC_SYNC_RX_RECV_INVALID_L__SHIFT 0x17
10125#define AUX_GTC_SYNC_STATUS__AUX_GTC_SYNC_REPLY_BYTE_COUNT_MASK 0x1f000000
10126#define AUX_GTC_SYNC_STATUS__AUX_GTC_SYNC_REPLY_BYTE_COUNT__SHIFT 0x18
10127#define AUX_GTC_SYNC_STATUS__AUX_GTC_SYNC_NACKED_MASK 0x20000000
10128#define AUX_GTC_SYNC_STATUS__AUX_GTC_SYNC_NACKED__SHIFT 0x1d
10129#define AUX_GTC_SYNC_STATUS__AUX_GTC_MASTER_REQ_BY_RX_MASK 0x40000000
10130#define AUX_GTC_SYNC_STATUS__AUX_GTC_MASTER_REQ_BY_RX__SHIFT 0x1e
10131#define AUX_TEST_DEBUG_INDEX__AUX_TEST_DEBUG_INDEX_MASK 0xff
10132#define AUX_TEST_DEBUG_INDEX__AUX_TEST_DEBUG_INDEX__SHIFT 0x0
10133#define AUX_TEST_DEBUG_INDEX__AUX_TEST_DEBUG_WRITE_EN_MASK 0x100
10134#define AUX_TEST_DEBUG_INDEX__AUX_TEST_DEBUG_WRITE_EN__SHIFT 0x8
10135#define AUX_TEST_DEBUG_DATA__AUX_TEST_DEBUG_DATA_MASK 0xffffffff
10136#define AUX_TEST_DEBUG_DATA__AUX_TEST_DEBUG_DATA__SHIFT 0x0
10137#define DP_AUX_DEBUG_A__DP_AUX_DEBUG_A_MASK 0xffffffff
10138#define DP_AUX_DEBUG_A__DP_AUX_DEBUG_A__SHIFT 0x0
10139#define DP_AUX_DEBUG_B__DP_AUX_DEBUG_B_MASK 0xffffffff
10140#define DP_AUX_DEBUG_B__DP_AUX_DEBUG_B__SHIFT 0x0
10141#define DP_AUX_DEBUG_C__DP_AUX_DEBUG_C_MASK 0xffffffff
10142#define DP_AUX_DEBUG_C__DP_AUX_DEBUG_C__SHIFT 0x0
10143#define DP_AUX_DEBUG_D__DP_AUX_DEBUG_D_MASK 0xffffffff
10144#define DP_AUX_DEBUG_D__DP_AUX_DEBUG_D__SHIFT 0x0
10145#define DP_AUX_DEBUG_E__DP_AUX_DEBUG_E_MASK 0xffffffff
10146#define DP_AUX_DEBUG_E__DP_AUX_DEBUG_E__SHIFT 0x0
10147#define DP_AUX_DEBUG_F__DP_AUX_DEBUG_F_MASK 0xffffffff
10148#define DP_AUX_DEBUG_F__DP_AUX_DEBUG_F__SHIFT 0x0
10149#define DP_AUX_DEBUG_G__DP_AUX_DEBUG_G_MASK 0xffffffff
10150#define DP_AUX_DEBUG_G__DP_AUX_DEBUG_G__SHIFT 0x0
10151#define DP_AUX_DEBUG_H__DP_AUX_DEBUG_H_MASK 0xffffffff
10152#define DP_AUX_DEBUG_H__DP_AUX_DEBUG_H__SHIFT 0x0
10153#define DP_AUX_DEBUG_I__DP_AUX_DEBUG_I_MASK 0xffffffff
10154#define DP_AUX_DEBUG_I__DP_AUX_DEBUG_I__SHIFT 0x0
10155#define DP_AUX_DEBUG_J__DP_AUX_DEBUG_J_MASK 0xffffffff
10156#define DP_AUX_DEBUG_J__DP_AUX_DEBUG_J__SHIFT 0x0
10157#define DP_AUX_DEBUG_K__DP_AUX_DEBUG_K_MASK 0xffffffff
10158#define DP_AUX_DEBUG_K__DP_AUX_DEBUG_K__SHIFT 0x0
10159#define DP_AUX_DEBUG_L__DP_AUX_DEBUG_L_MASK 0xffffffff
10160#define DP_AUX_DEBUG_L__DP_AUX_DEBUG_L__SHIFT 0x0
10161#define DP_AUX_DEBUG_M__DP_AUX_DEBUG_M_MASK 0xffffffff
10162#define DP_AUX_DEBUG_M__DP_AUX_DEBUG_M__SHIFT 0x0
10163#define DP_AUX_DEBUG_N__DP_AUX_DEBUG_N_MASK 0xffffffff
10164#define DP_AUX_DEBUG_N__DP_AUX_DEBUG_N__SHIFT 0x0
10165#define DP_AUX_DEBUG_O__DP_AUX_DEBUG_O_MASK 0xffffffff
10166#define DP_AUX_DEBUG_O__DP_AUX_DEBUG_O__SHIFT 0x0
10167#define DP_AUX_DEBUG_P__DP_AUX_DEBUG_P_MASK 0xffffffff
10168#define DP_AUX_DEBUG_P__DP_AUX_DEBUG_P__SHIFT 0x0
10169#define DP_AUX_DEBUG_Q__DP_AUX_DEBUG_Q_MASK 0xffffffff
10170#define DP_AUX_DEBUG_Q__DP_AUX_DEBUG_Q__SHIFT 0x0
10171#define DVO_ENABLE__DVO_ENABLE_MASK 0x1
10172#define DVO_ENABLE__DVO_ENABLE__SHIFT 0x0
10173#define DVO_ENABLE__DVO_PIXEL_WIDTH_MASK 0x30
10174#define DVO_ENABLE__DVO_PIXEL_WIDTH__SHIFT 0x4
10175#define DVO_SOURCE_SELECT__DVO_SOURCE_SELECT_MASK 0x7
10176#define DVO_SOURCE_SELECT__DVO_SOURCE_SELECT__SHIFT 0x0
10177#define DVO_SOURCE_SELECT__DVO_STEREOSYNC_SELECT_MASK 0x70000
10178#define DVO_SOURCE_SELECT__DVO_STEREOSYNC_SELECT__SHIFT 0x10
10179#define DVO_OUTPUT__DVO_OUTPUT_ENABLE_MODE_MASK 0x3
10180#define DVO_OUTPUT__DVO_OUTPUT_ENABLE_MODE__SHIFT 0x0
10181#define DVO_OUTPUT__DVO_CLOCK_MODE_MASK 0x100
10182#define DVO_OUTPUT__DVO_CLOCK_MODE__SHIFT 0x8
10183#define DVO_CONTROL__DVO_RATE_SELECT_MASK 0x1
10184#define DVO_CONTROL__DVO_RATE_SELECT__SHIFT 0x0
10185#define DVO_CONTROL__DVO_SDRCLK_SEL_MASK 0x2
10186#define DVO_CONTROL__DVO_SDRCLK_SEL__SHIFT 0x1
10187#define DVO_CONTROL__DVO_DVPDATA_WIDTH_MASK 0x30
10188#define DVO_CONTROL__DVO_DVPDATA_WIDTH__SHIFT 0x4
10189#define DVO_CONTROL__DVO_DUAL_CHANNEL_EN_MASK 0x100
10190#define DVO_CONTROL__DVO_DUAL_CHANNEL_EN__SHIFT 0x8
10191#define DVO_CONTROL__DVO_RESET_FIFO_MASK 0x10000
10192#define DVO_CONTROL__DVO_RESET_FIFO__SHIFT 0x10
10193#define DVO_CONTROL__DVO_SYNC_PHASE_MASK 0x20000
10194#define DVO_CONTROL__DVO_SYNC_PHASE__SHIFT 0x11
10195#define DVO_CONTROL__DVO_INVERT_DVOCLK_MASK 0x40000
10196#define DVO_CONTROL__DVO_INVERT_DVOCLK__SHIFT 0x12
10197#define DVO_CONTROL__DVO_HSYNC_POLARITY_MASK 0x100000
10198#define DVO_CONTROL__DVO_HSYNC_POLARITY__SHIFT 0x14
10199#define DVO_CONTROL__DVO_VSYNC_POLARITY_MASK 0x200000
10200#define DVO_CONTROL__DVO_VSYNC_POLARITY__SHIFT 0x15
10201#define DVO_CONTROL__DVO_DE_POLARITY_MASK 0x400000
10202#define DVO_CONTROL__DVO_DE_POLARITY__SHIFT 0x16
10203#define DVO_CONTROL__DVO_COLOR_FORMAT_MASK 0x3000000
10204#define DVO_CONTROL__DVO_COLOR_FORMAT__SHIFT 0x18
10205#define DVO_CONTROL__DVO_CTL3_MASK 0x80000000
10206#define DVO_CONTROL__DVO_CTL3__SHIFT 0x1f
10207#define DVO_CRC_EN__DVO_CRC2_EN_MASK 0x10000
10208#define DVO_CRC_EN__DVO_CRC2_EN__SHIFT 0x10
10209#define DVO_CRC2_SIG_MASK__DVO_CRC2_SIG_MASK_MASK 0x7ffffff
10210#define DVO_CRC2_SIG_MASK__DVO_CRC2_SIG_MASK__SHIFT 0x0
10211#define DVO_CRC2_SIG_RESULT__DVO_CRC2_SIG_RESULT_MASK 0x7ffffff
10212#define DVO_CRC2_SIG_RESULT__DVO_CRC2_SIG_RESULT__SHIFT 0x0
10213#define DVO_FIFO_ERROR_STATUS__DVO_FIFO_LEVEL_ERROR_MASK 0x1
10214#define DVO_FIFO_ERROR_STATUS__DVO_FIFO_LEVEL_ERROR__SHIFT 0x0
10215#define DVO_FIFO_ERROR_STATUS__DVO_FIFO_USE_OVERWRITE_LEVEL_MASK 0x2
10216#define DVO_FIFO_ERROR_STATUS__DVO_FIFO_USE_OVERWRITE_LEVEL__SHIFT 0x1
10217#define DVO_FIFO_ERROR_STATUS__DVO_FIFO_OVERWRITE_LEVEL_MASK 0xfc
10218#define DVO_FIFO_ERROR_STATUS__DVO_FIFO_OVERWRITE_LEVEL__SHIFT 0x2
10219#define DVO_FIFO_ERROR_STATUS__DVO_FIFO_ERROR_ACK_MASK 0x100
10220#define DVO_FIFO_ERROR_STATUS__DVO_FIFO_ERROR_ACK__SHIFT 0x8
10221#define DVO_FIFO_ERROR_STATUS__DVO_FIFO_CAL_AVERAGE_LEVEL_MASK 0xfc00
10222#define DVO_FIFO_ERROR_STATUS__DVO_FIFO_CAL_AVERAGE_LEVEL__SHIFT 0xa
10223#define DVO_FIFO_ERROR_STATUS__DVO_FIFO_MAXIMUM_LEVEL_MASK 0xf0000
10224#define DVO_FIFO_ERROR_STATUS__DVO_FIFO_MAXIMUM_LEVEL__SHIFT 0x10
10225#define DVO_FIFO_ERROR_STATUS__DVO_FIFO_MINIMUM_LEVEL_MASK 0x3c00000
10226#define DVO_FIFO_ERROR_STATUS__DVO_FIFO_MINIMUM_LEVEL__SHIFT 0x16
10227#define DVO_FIFO_ERROR_STATUS__DVO_FIFO_CALIBRATED_MASK 0x20000000
10228#define DVO_FIFO_ERROR_STATUS__DVO_FIFO_CALIBRATED__SHIFT 0x1d
10229#define DVO_FIFO_ERROR_STATUS__DVO_FIFO_FORCE_RECAL_AVERAGE_MASK 0x40000000
10230#define DVO_FIFO_ERROR_STATUS__DVO_FIFO_FORCE_RECAL_AVERAGE__SHIFT 0x1e
10231#define DVO_FIFO_ERROR_STATUS__DVO_FIFO_FORCE_RECOMP_MINMAX_MASK 0x80000000
10232#define DVO_FIFO_ERROR_STATUS__DVO_FIFO_FORCE_RECOMP_MINMAX__SHIFT 0x1f
10233#define DVO_TEST_DEBUG_INDEX__DVO_TEST_DEBUG_INDEX_MASK 0xff
10234#define DVO_TEST_DEBUG_INDEX__DVO_TEST_DEBUG_INDEX__SHIFT 0x0
10235#define DVO_TEST_DEBUG_INDEX__DVO_TEST_DEBUG_WRITE_EN_MASK 0x100
10236#define DVO_TEST_DEBUG_INDEX__DVO_TEST_DEBUG_WRITE_EN__SHIFT 0x8
10237#define DVO_TEST_DEBUG_DATA__DVO_TEST_DEBUG_DATA_MASK 0xffffffff
10238#define DVO_TEST_DEBUG_DATA__DVO_TEST_DEBUG_DATA__SHIFT 0x0
10239#define FBC_CNTL__FBC_GRPH_COMP_EN_MASK 0x1
10240#define FBC_CNTL__FBC_GRPH_COMP_EN__SHIFT 0x0
10241#define FBC_CNTL__FBC_SRC_SEL_MASK 0xe
10242#define FBC_CNTL__FBC_SRC_SEL__SHIFT 0x1
10243#define FBC_CNTL__FBC_COMP_CLK_GATE_EN_MASK 0x100
10244#define FBC_CNTL__FBC_COMP_CLK_GATE_EN__SHIFT 0x8
10245#define FBC_CNTL__FBC_DECOMP_CLK_GATE_EN_MASK 0x400
10246#define FBC_CNTL__FBC_DECOMP_CLK_GATE_EN__SHIFT 0xa
10247#define FBC_CNTL__FBC_COHERENCY_MODE_MASK 0x30000
10248#define FBC_CNTL__FBC_COHERENCY_MODE__SHIFT 0x10
10249#define FBC_CNTL__FBC_SOFT_COMPRESS_EN_MASK 0x2000000
10250#define FBC_CNTL__FBC_SOFT_COMPRESS_EN__SHIFT 0x19
10251#define FBC_CNTL__FBC_EN_MASK 0x80000000
10252#define FBC_CNTL__FBC_EN__SHIFT 0x1f
10253#define FBC_IDLE_FORCE_CLEAR_MASK__FBC_IDLE_FORCE_CLEAR_MASK_MASK 0xffffffff
10254#define FBC_IDLE_FORCE_CLEAR_MASK__FBC_IDLE_FORCE_CLEAR_MASK__SHIFT 0x0
10255#define FBC_START_STOP_DELAY__FBC_DECOMP_START_DELAY_MASK 0x1f
10256#define FBC_START_STOP_DELAY__FBC_DECOMP_START_DELAY__SHIFT 0x0
10257#define FBC_START_STOP_DELAY__FBC_DECOMP_STOP_DELAY_MASK 0x80
10258#define FBC_START_STOP_DELAY__FBC_DECOMP_STOP_DELAY__SHIFT 0x7
10259#define FBC_START_STOP_DELAY__FBC_COMP_START_DELAY_MASK 0x1f00
10260#define FBC_START_STOP_DELAY__FBC_COMP_START_DELAY__SHIFT 0x8
10261#define FBC_COMP_CNTL__FBC_MIN_COMPRESSION_MASK 0xf
10262#define FBC_COMP_CNTL__FBC_MIN_COMPRESSION__SHIFT 0x0
10263#define FBC_COMP_CNTL__FBC_DEPTH_MONO08_EN_MASK 0x10000
10264#define FBC_COMP_CNTL__FBC_DEPTH_MONO08_EN__SHIFT 0x10
10265#define FBC_COMP_CNTL__FBC_DEPTH_MONO16_EN_MASK 0x20000
10266#define FBC_COMP_CNTL__FBC_DEPTH_MONO16_EN__SHIFT 0x11
10267#define FBC_COMP_CNTL__FBC_DEPTH_RGB04_EN_MASK 0x40000
10268#define FBC_COMP_CNTL__FBC_DEPTH_RGB04_EN__SHIFT 0x12
10269#define FBC_COMP_CNTL__FBC_DEPTH_RGB08_EN_MASK 0x80000
10270#define FBC_COMP_CNTL__FBC_DEPTH_RGB08_EN__SHIFT 0x13
10271#define FBC_COMP_CNTL__FBC_DEPTH_RGB16_EN_MASK 0x100000
10272#define FBC_COMP_CNTL__FBC_DEPTH_RGB16_EN__SHIFT 0x14
10273#define FBC_COMP_MODE__FBC_RLE_EN_MASK 0x1
10274#define FBC_COMP_MODE__FBC_RLE_EN__SHIFT 0x0
10275#define FBC_COMP_MODE__FBC_DPCM4_RGB_EN_MASK 0x100
10276#define FBC_COMP_MODE__FBC_DPCM4_RGB_EN__SHIFT 0x8
10277#define FBC_COMP_MODE__FBC_DPCM8_RGB_EN_MASK 0x200
10278#define FBC_COMP_MODE__FBC_DPCM8_RGB_EN__SHIFT 0x9
10279#define FBC_COMP_MODE__FBC_DPCM4_YUV_EN_MASK 0x400
10280#define FBC_COMP_MODE__FBC_DPCM4_YUV_EN__SHIFT 0xa
10281#define FBC_COMP_MODE__FBC_DPCM8_YUV_EN_MASK 0x800
10282#define FBC_COMP_MODE__FBC_DPCM8_YUV_EN__SHIFT 0xb
10283#define FBC_COMP_MODE__FBC_IND_EN_MASK 0x10000
10284#define FBC_COMP_MODE__FBC_IND_EN__SHIFT 0x10
10285#define FBC_DEBUG0__FBC_PERF_MUX0_MASK 0xff
10286#define FBC_DEBUG0__FBC_PERF_MUX0__SHIFT 0x0
10287#define FBC_DEBUG0__FBC_PERF_MUX1_MASK 0xff00
10288#define FBC_DEBUG0__FBC_PERF_MUX1__SHIFT 0x8
10289#define FBC_DEBUG0__FBC_COMP_WAKE_DIS_MASK 0x10000
10290#define FBC_DEBUG0__FBC_COMP_WAKE_DIS__SHIFT 0x10
10291#define FBC_DEBUG0__FBC_DEBUG0_MASK 0xfe0000
10292#define FBC_DEBUG0__FBC_DEBUG0__SHIFT 0x11
10293#define FBC_DEBUG0__FBC_DEBUG_MUX_MASK 0xff000000
10294#define FBC_DEBUG0__FBC_DEBUG_MUX__SHIFT 0x18
10295#define FBC_DEBUG1__FBC_DEBUG1_MASK 0xffffffff
10296#define FBC_DEBUG1__FBC_DEBUG1__SHIFT 0x0
10297#define FBC_DEBUG2__FBC_DEBUG2_MASK 0xffffffff
10298#define FBC_DEBUG2__FBC_DEBUG2__SHIFT 0x0
10299#define FBC_IND_LUT0__FBC_IND_LUT0_MASK 0xffffffff
10300#define FBC_IND_LUT0__FBC_IND_LUT0__SHIFT 0x0
10301#define FBC_IND_LUT1__FBC_IND_LUT1_MASK 0xffffffff
10302#define FBC_IND_LUT1__FBC_IND_LUT1__SHIFT 0x0
10303#define FBC_IND_LUT2__FBC_IND_LUT2_MASK 0xffffffff
10304#define FBC_IND_LUT2__FBC_IND_LUT2__SHIFT 0x0
10305#define FBC_IND_LUT3__FBC_IND_LUT3_MASK 0xffffffff
10306#define FBC_IND_LUT3__FBC_IND_LUT3__SHIFT 0x0
10307#define FBC_IND_LUT4__FBC_IND_LUT4_MASK 0xffffffff
10308#define FBC_IND_LUT4__FBC_IND_LUT4__SHIFT 0x0
10309#define FBC_IND_LUT5__FBC_IND_LUT5_MASK 0xffffffff
10310#define FBC_IND_LUT5__FBC_IND_LUT5__SHIFT 0x0
10311#define FBC_IND_LUT6__FBC_IND_LUT6_MASK 0xffffffff
10312#define FBC_IND_LUT6__FBC_IND_LUT6__SHIFT 0x0
10313#define FBC_IND_LUT7__FBC_IND_LUT7_MASK 0xffffffff
10314#define FBC_IND_LUT7__FBC_IND_LUT7__SHIFT 0x0
10315#define FBC_IND_LUT8__FBC_IND_LUT8_MASK 0xffffffff
10316#define FBC_IND_LUT8__FBC_IND_LUT8__SHIFT 0x0
10317#define FBC_IND_LUT9__FBC_IND_LUT9_MASK 0xffffffff
10318#define FBC_IND_LUT9__FBC_IND_LUT9__SHIFT 0x0
10319#define FBC_IND_LUT10__FBC_IND_LUT10_MASK 0xffffffff
10320#define FBC_IND_LUT10__FBC_IND_LUT10__SHIFT 0x0
10321#define FBC_IND_LUT11__FBC_IND_LUT11_MASK 0xffffffff
10322#define FBC_IND_LUT11__FBC_IND_LUT11__SHIFT 0x0
10323#define FBC_IND_LUT12__FBC_IND_LUT12_MASK 0xffffffff
10324#define FBC_IND_LUT12__FBC_IND_LUT12__SHIFT 0x0
10325#define FBC_IND_LUT13__FBC_IND_LUT13_MASK 0xffffffff
10326#define FBC_IND_LUT13__FBC_IND_LUT13__SHIFT 0x0
10327#define FBC_IND_LUT14__FBC_IND_LUT14_MASK 0xffffffff
10328#define FBC_IND_LUT14__FBC_IND_LUT14__SHIFT 0x0
10329#define FBC_IND_LUT15__FBC_IND_LUT15_MASK 0xffffffff
10330#define FBC_IND_LUT15__FBC_IND_LUT15__SHIFT 0x0
10331#define FBC_CSM_REGION_OFFSET_01__FBC_CSM_REGION_OFFSET_0_MASK 0xfff
10332#define FBC_CSM_REGION_OFFSET_01__FBC_CSM_REGION_OFFSET_0__SHIFT 0x0
10333#define FBC_CSM_REGION_OFFSET_01__FBC_CSM_REGION_OFFSET_1_MASK 0xfff0000
10334#define FBC_CSM_REGION_OFFSET_01__FBC_CSM_REGION_OFFSET_1__SHIFT 0x10
10335#define FBC_CSM_REGION_OFFSET_23__FBC_CSM_REGION_OFFSET_2_MASK 0xfff
10336#define FBC_CSM_REGION_OFFSET_23__FBC_CSM_REGION_OFFSET_2__SHIFT 0x0
10337#define FBC_CSM_REGION_OFFSET_23__FBC_CSM_REGION_OFFSET_3_MASK 0xfff0000
10338#define FBC_CSM_REGION_OFFSET_23__FBC_CSM_REGION_OFFSET_3__SHIFT 0x10
10339#define FBC_CLIENT_REGION_MASK__FBC_MEMORY_REGION_MASK_MASK 0xf0000
10340#define FBC_CLIENT_REGION_MASK__FBC_MEMORY_REGION_MASK__SHIFT 0x10
10341#define FBC_DEBUG_COMP__FBC_COMP_SWAP_MASK 0x3
10342#define FBC_DEBUG_COMP__FBC_COMP_SWAP__SHIFT 0x0
10343#define FBC_DEBUG_COMP__FBC_COMP_RSIZE_MASK 0x8
10344#define FBC_DEBUG_COMP__FBC_COMP_RSIZE__SHIFT 0x3
10345#define FBC_DEBUG_COMP__FBC_COMP_BUSY_HYSTERESIS_MASK 0xf0
10346#define FBC_DEBUG_COMP__FBC_COMP_BUSY_HYSTERESIS__SHIFT 0x4
10347#define FBC_DEBUG_COMP__FBC_COMP_CLK_CNTL_MASK 0x300
10348#define FBC_DEBUG_COMP__FBC_COMP_CLK_CNTL__SHIFT 0x8
10349#define FBC_DEBUG_COMP__FBC_COMP_PRIVILEGED_ACCESS_ENABLE_MASK 0x400
10350#define FBC_DEBUG_COMP__FBC_COMP_PRIVILEGED_ACCESS_ENABLE__SHIFT 0xa
10351#define FBC_DEBUG_COMP__FBC_COMP_ADDRESS_TRANSLATION_ENABLE_MASK 0x800
10352#define FBC_DEBUG_COMP__FBC_COMP_ADDRESS_TRANSLATION_ENABLE__SHIFT 0xb
10353#define FBC_DEBUG_CSR__FBC_DEBUG_CSR_ADDR_MASK 0xfff
10354#define FBC_DEBUG_CSR__FBC_DEBUG_CSR_ADDR__SHIFT 0x0
10355#define FBC_DEBUG_CSR__FBC_DEBUG_CSR_WR_DATA_MASK 0x10000
10356#define FBC_DEBUG_CSR__FBC_DEBUG_CSR_WR_DATA__SHIFT 0x10
10357#define FBC_DEBUG_CSR__FBC_DEBUG_CSR_RD_DATA_MASK 0x20000
10358#define FBC_DEBUG_CSR__FBC_DEBUG_CSR_RD_DATA__SHIFT 0x11
10359#define FBC_DEBUG_CSR__FBC_DEBUG_CSR_EN_MASK 0x80000000
10360#define FBC_DEBUG_CSR__FBC_DEBUG_CSR_EN__SHIFT 0x1f
10361#define FBC_DEBUG_CSR_RDATA__FBC_DEBUG_CSR_RDATA_MASK 0xffffffff
10362#define FBC_DEBUG_CSR_RDATA__FBC_DEBUG_CSR_RDATA__SHIFT 0x0
10363#define FBC_DEBUG_CSR_WDATA__FBC_DEBUG_CSR_WDATA_MASK 0xffffffff
10364#define FBC_DEBUG_CSR_WDATA__FBC_DEBUG_CSR_WDATA__SHIFT 0x0
10365#define FBC_DEBUG_CSR_RDATA_HI__FBC_DEBUG_CSR_RDATA_HI_MASK 0xff
10366#define FBC_DEBUG_CSR_RDATA_HI__FBC_DEBUG_CSR_RDATA_HI__SHIFT 0x0
10367#define FBC_DEBUG_CSR_WDATA_HI__FBC_DEBUG_CSR_WDATA_HI_MASK 0xff
10368#define FBC_DEBUG_CSR_WDATA_HI__FBC_DEBUG_CSR_WDATA_HI__SHIFT 0x0
10369#define FBC_MISC__FBC_DECOMPRESS_ERROR_MASK 0x3
10370#define FBC_MISC__FBC_DECOMPRESS_ERROR__SHIFT 0x0
10371#define FBC_MISC__FBC_STOP_ON_ERROR_MASK 0x4
10372#define FBC_MISC__FBC_STOP_ON_ERROR__SHIFT 0x2
10373#define FBC_MISC__FBC_INVALIDATE_ON_ERROR_MASK 0x8
10374#define FBC_MISC__FBC_INVALIDATE_ON_ERROR__SHIFT 0x3
10375#define FBC_MISC__FBC_ERROR_PIXEL_MASK 0xf0
10376#define FBC_MISC__FBC_ERROR_PIXEL__SHIFT 0x4
10377#define FBC_MISC__FBC_DIVIDE_X_MASK 0x300
10378#define FBC_MISC__FBC_DIVIDE_X__SHIFT 0x8
10379#define FBC_MISC__FBC_DIVIDE_Y_MASK 0x400
10380#define FBC_MISC__FBC_DIVIDE_Y__SHIFT 0xa
10381#define FBC_MISC__FBC_RSM_WRITE_VALUE_MASK 0x800
10382#define FBC_MISC__FBC_RSM_WRITE_VALUE__SHIFT 0xb
10383#define FBC_MISC__FBC_RSM_UNCOMP_DATA_IMMEDIATELY_MASK 0x1000
10384#define FBC_MISC__FBC_RSM_UNCOMP_DATA_IMMEDIATELY__SHIFT 0xc
10385#define FBC_MISC__FBC_STOP_ON_HFLIP_EVENT_MASK 0x2000
10386#define FBC_MISC__FBC_STOP_ON_HFLIP_EVENT__SHIFT 0xd
10387#define FBC_MISC__FBC_DECOMPRESS_ERROR_CLEAR_MASK 0x10000
10388#define FBC_MISC__FBC_DECOMPRESS_ERROR_CLEAR__SHIFT 0x10
10389#define FBC_MISC__FBC_RESET_AT_ENABLE_MASK 0x100000
10390#define FBC_MISC__FBC_RESET_AT_ENABLE__SHIFT 0x14
10391#define FBC_MISC__FBC_RESET_AT_DISABLE_MASK 0x200000
10392#define FBC_MISC__FBC_RESET_AT_DISABLE__SHIFT 0x15
10393#define FBC_MISC__FBC_SLOW_REQ_INTERVAL_MASK 0x1f000000
10394#define FBC_MISC__FBC_SLOW_REQ_INTERVAL__SHIFT 0x18
10395#define FBC_MISC__FBC_FORCE_DECOMPRESSOR_EN_MASK 0x80000000
10396#define FBC_MISC__FBC_FORCE_DECOMPRESSOR_EN__SHIFT 0x1f
10397#define FBC_STATUS__FBC_ENABLE_STATUS_MASK 0x1
10398#define FBC_STATUS__FBC_ENABLE_STATUS__SHIFT 0x0
10399#define FBC_ALPHA_CNTL__FBC_ALPHA_COMP_EN_MASK 0x1
10400#define FBC_ALPHA_CNTL__FBC_ALPHA_COMP_EN__SHIFT 0x0
10401#define FBC_ALPHA_CNTL__FBC_FORCE_COPY_TO_COMP_BUF_MASK 0x10
10402#define FBC_ALPHA_CNTL__FBC_FORCE_COPY_TO_COMP_BUF__SHIFT 0x4
10403#define FBC_ALPHA_CNTL__FBC_ZERO_ALPHA_CHUNK_SKIP_EN_MASK 0x100
10404#define FBC_ALPHA_CNTL__FBC_ZERO_ALPHA_CHUNK_SKIP_EN__SHIFT 0x8
10405#define FBC_ALPHA_RGB_OVERRIDE__FBC_ZERO_ALPHA_R_VAL_MASK 0xff
10406#define FBC_ALPHA_RGB_OVERRIDE__FBC_ZERO_ALPHA_R_VAL__SHIFT 0x0
10407#define FBC_ALPHA_RGB_OVERRIDE__FBC_ZERO_ALPHA_G_VAL_MASK 0xff000
10408#define FBC_ALPHA_RGB_OVERRIDE__FBC_ZERO_ALPHA_G_VAL__SHIFT 0xc
10409#define FBC_ALPHA_RGB_OVERRIDE__FBC_ZERO_ALPHA_B_VAL_MASK 0xff000000
10410#define FBC_ALPHA_RGB_OVERRIDE__FBC_ZERO_ALPHA_B_VAL__SHIFT 0x18
10411#define FBC_TEST_DEBUG_INDEX__FBC_TEST_DEBUG_INDEX_MASK 0xff
10412#define FBC_TEST_DEBUG_INDEX__FBC_TEST_DEBUG_INDEX__SHIFT 0x0
10413#define FBC_TEST_DEBUG_INDEX__FBC_TEST_DEBUG_WRITE_EN_MASK 0x100
10414#define FBC_TEST_DEBUG_INDEX__FBC_TEST_DEBUG_WRITE_EN__SHIFT 0x8
10415#define FBC_TEST_DEBUG_DATA__FBC_TEST_DEBUG_DATA_MASK 0xffffffff
10416#define FBC_TEST_DEBUG_DATA__FBC_TEST_DEBUG_DATA__SHIFT 0x0
10417#define FMT_CLAMP_COMPONENT_R__FMT_CLAMP_LOWER_R_MASK 0xffff
10418#define FMT_CLAMP_COMPONENT_R__FMT_CLAMP_LOWER_R__SHIFT 0x0
10419#define FMT_CLAMP_COMPONENT_R__FMT_CLAMP_UPPER_R_MASK 0xffff0000
10420#define FMT_CLAMP_COMPONENT_R__FMT_CLAMP_UPPER_R__SHIFT 0x10
10421#define FMT_CLAMP_COMPONENT_G__FMT_CLAMP_LOWER_G_MASK 0xffff
10422#define FMT_CLAMP_COMPONENT_G__FMT_CLAMP_LOWER_G__SHIFT 0x0
10423#define FMT_CLAMP_COMPONENT_G__FMT_CLAMP_UPPER_G_MASK 0xffff0000
10424#define FMT_CLAMP_COMPONENT_G__FMT_CLAMP_UPPER_G__SHIFT 0x10
10425#define FMT_CLAMP_COMPONENT_B__FMT_CLAMP_LOWER_B_MASK 0xffff
10426#define FMT_CLAMP_COMPONENT_B__FMT_CLAMP_LOWER_B__SHIFT 0x0
10427#define FMT_CLAMP_COMPONENT_B__FMT_CLAMP_UPPER_B_MASK 0xffff0000
10428#define FMT_CLAMP_COMPONENT_B__FMT_CLAMP_UPPER_B__SHIFT 0x10
10429#define FMT_DYNAMIC_EXP_CNTL__FMT_DYNAMIC_EXP_EN_MASK 0x1
10430#define FMT_DYNAMIC_EXP_CNTL__FMT_DYNAMIC_EXP_EN__SHIFT 0x0
10431#define FMT_DYNAMIC_EXP_CNTL__FMT_DYNAMIC_EXP_MODE_MASK 0x10
10432#define FMT_DYNAMIC_EXP_CNTL__FMT_DYNAMIC_EXP_MODE__SHIFT 0x4
10433#define FMT_CONTROL__FMT_STEREOSYNC_OVERRIDE_MASK 0x1
10434#define FMT_CONTROL__FMT_STEREOSYNC_OVERRIDE__SHIFT 0x0
10435#define FMT_CONTROL__FMT_STEREOSYNC_OVR_POL_MASK 0x10
10436#define FMT_CONTROL__FMT_STEREOSYNC_OVR_POL__SHIFT 0x4
10437#define FMT_CONTROL__FMT_SPATIAL_DITHER_FRAME_COUNTER_MAX_MASK 0xf00
10438#define FMT_CONTROL__FMT_SPATIAL_DITHER_FRAME_COUNTER_MAX__SHIFT 0x8
10439#define FMT_CONTROL__FMT_SPATIAL_DITHER_FRAME_COUNTER_BIT_SWAP_MASK 0x3000
10440#define FMT_CONTROL__FMT_SPATIAL_DITHER_FRAME_COUNTER_BIT_SWAP__SHIFT 0xc
10441#define FMT_CONTROL__FMT_PIXEL_ENCODING_MASK 0x30000
10442#define FMT_CONTROL__FMT_PIXEL_ENCODING__SHIFT 0x10
10443#define FMT_CONTROL__FMT_SUBSAMPLING_MODE_MASK 0xc0000
10444#define FMT_CONTROL__FMT_SUBSAMPLING_MODE__SHIFT 0x12
10445#define FMT_CONTROL__FMT_SUBSAMPLING_ORDER_MASK 0x100000
10446#define FMT_CONTROL__FMT_SUBSAMPLING_ORDER__SHIFT 0x14
10447#define FMT_CONTROL__FMT_CBCR_BIT_REDUCTION_BYPASS_MASK 0x200000
10448#define FMT_CONTROL__FMT_CBCR_BIT_REDUCTION_BYPASS__SHIFT 0x15
10449#define FMT_CONTROL__FMT_SRC_SELECT_MASK 0x7000000
10450#define FMT_CONTROL__FMT_SRC_SELECT__SHIFT 0x18
10451#define FMT_CONTROL__FMT_420_PIXEL_PHASE_LOCKED_MASK 0x40000000
10452#define FMT_CONTROL__FMT_420_PIXEL_PHASE_LOCKED__SHIFT 0x1e
10453#define FMT_CONTROL__FMT_420_PIXEL_PHASE_LOCKED_CLEAR_MASK 0x80000000
10454#define FMT_CONTROL__FMT_420_PIXEL_PHASE_LOCKED_CLEAR__SHIFT 0x1f
10455#define FMT_BIT_DEPTH_CONTROL__FMT_TRUNCATE_EN_MASK 0x1
10456#define FMT_BIT_DEPTH_CONTROL__FMT_TRUNCATE_EN__SHIFT 0x0
10457#define FMT_BIT_DEPTH_CONTROL__FMT_TRUNCATE_MODE_MASK 0x2
10458#define FMT_BIT_DEPTH_CONTROL__FMT_TRUNCATE_MODE__SHIFT 0x1
10459#define FMT_BIT_DEPTH_CONTROL__FMT_TRUNCATE_DEPTH_MASK 0x30
10460#define FMT_BIT_DEPTH_CONTROL__FMT_TRUNCATE_DEPTH__SHIFT 0x4
10461#define FMT_BIT_DEPTH_CONTROL__FMT_SPATIAL_DITHER_EN_MASK 0x100
10462#define FMT_BIT_DEPTH_CONTROL__FMT_SPATIAL_DITHER_EN__SHIFT 0x8
10463#define FMT_BIT_DEPTH_CONTROL__FMT_SPATIAL_DITHER_MODE_MASK 0x600
10464#define FMT_BIT_DEPTH_CONTROL__FMT_SPATIAL_DITHER_MODE__SHIFT 0x9
10465#define FMT_BIT_DEPTH_CONTROL__FMT_SPATIAL_DITHER_DEPTH_MASK 0x1800
10466#define FMT_BIT_DEPTH_CONTROL__FMT_SPATIAL_DITHER_DEPTH__SHIFT 0xb
10467#define FMT_BIT_DEPTH_CONTROL__FMT_FRAME_RANDOM_ENABLE_MASK 0x2000
10468#define FMT_BIT_DEPTH_CONTROL__FMT_FRAME_RANDOM_ENABLE__SHIFT 0xd
10469#define FMT_BIT_DEPTH_CONTROL__FMT_RGB_RANDOM_ENABLE_MASK 0x4000
10470#define FMT_BIT_DEPTH_CONTROL__FMT_RGB_RANDOM_ENABLE__SHIFT 0xe
10471#define FMT_BIT_DEPTH_CONTROL__FMT_HIGHPASS_RANDOM_ENABLE_MASK 0x8000
10472#define FMT_BIT_DEPTH_CONTROL__FMT_HIGHPASS_RANDOM_ENABLE__SHIFT 0xf
10473#define FMT_BIT_DEPTH_CONTROL__FMT_TEMPORAL_DITHER_EN_MASK 0x10000
10474#define FMT_BIT_DEPTH_CONTROL__FMT_TEMPORAL_DITHER_EN__SHIFT 0x10
10475#define FMT_BIT_DEPTH_CONTROL__FMT_TEMPORAL_DITHER_DEPTH_MASK 0x60000
10476#define FMT_BIT_DEPTH_CONTROL__FMT_TEMPORAL_DITHER_DEPTH__SHIFT 0x11
10477#define FMT_BIT_DEPTH_CONTROL__FMT_TEMPORAL_DITHER_OFFSET_MASK 0x600000
10478#define FMT_BIT_DEPTH_CONTROL__FMT_TEMPORAL_DITHER_OFFSET__SHIFT 0x15
10479#define FMT_BIT_DEPTH_CONTROL__FMT_TEMPORAL_LEVEL_MASK 0x1000000
10480#define FMT_BIT_DEPTH_CONTROL__FMT_TEMPORAL_LEVEL__SHIFT 0x18
10481#define FMT_BIT_DEPTH_CONTROL__FMT_TEMPORAL_DITHER_RESET_MASK 0x2000000
10482#define FMT_BIT_DEPTH_CONTROL__FMT_TEMPORAL_DITHER_RESET__SHIFT 0x19
10483#define FMT_BIT_DEPTH_CONTROL__FMT_25FRC_SEL_MASK 0xc000000
10484#define FMT_BIT_DEPTH_CONTROL__FMT_25FRC_SEL__SHIFT 0x1a
10485#define FMT_BIT_DEPTH_CONTROL__FMT_50FRC_SEL_MASK 0x30000000
10486#define FMT_BIT_DEPTH_CONTROL__FMT_50FRC_SEL__SHIFT 0x1c
10487#define FMT_BIT_DEPTH_CONTROL__FMT_75FRC_SEL_MASK 0xc0000000
10488#define FMT_BIT_DEPTH_CONTROL__FMT_75FRC_SEL__SHIFT 0x1e
10489#define FMT_DITHER_RAND_R_SEED__FMT_RAND_R_SEED_MASK 0xff
10490#define FMT_DITHER_RAND_R_SEED__FMT_RAND_R_SEED__SHIFT 0x0
10491#define FMT_DITHER_RAND_R_SEED__FMT_OFFSET_R_CR_MASK 0xffff0000
10492#define FMT_DITHER_RAND_R_SEED__FMT_OFFSET_R_CR__SHIFT 0x10
10493#define FMT_DITHER_RAND_G_SEED__FMT_RAND_G_SEED_MASK 0xff
10494#define FMT_DITHER_RAND_G_SEED__FMT_RAND_G_SEED__SHIFT 0x0
10495#define FMT_DITHER_RAND_G_SEED__FMT_OFFSET_G_Y_MASK 0xffff0000
10496#define FMT_DITHER_RAND_G_SEED__FMT_OFFSET_G_Y__SHIFT 0x10
10497#define FMT_DITHER_RAND_B_SEED__FMT_RAND_B_SEED_MASK 0xff
10498#define FMT_DITHER_RAND_B_SEED__FMT_RAND_B_SEED__SHIFT 0x0
10499#define FMT_DITHER_RAND_B_SEED__FMT_OFFSET_B_CB_MASK 0xffff0000
10500#define FMT_DITHER_RAND_B_SEED__FMT_OFFSET_B_CB__SHIFT 0x10
10501#define FMT_CLAMP_CNTL__FMT_CLAMP_DATA_EN_MASK 0x1
10502#define FMT_CLAMP_CNTL__FMT_CLAMP_DATA_EN__SHIFT 0x0
10503#define FMT_CLAMP_CNTL__FMT_CLAMP_COLOR_FORMAT_MASK 0x70000
10504#define FMT_CLAMP_CNTL__FMT_CLAMP_COLOR_FORMAT__SHIFT 0x10
10505#define FMT_CRC_CNTL__FMT_CRC_EN_MASK 0x1
10506#define FMT_CRC_CNTL__FMT_CRC_EN__SHIFT 0x0
10507#define FMT_CRC_CNTL__FMT_DTMTEST_CRC_EN_MASK 0x2
10508#define FMT_CRC_CNTL__FMT_DTMTEST_CRC_EN__SHIFT 0x1
10509#define FMT_CRC_CNTL__FMT_CRC_CONT_EN_MASK 0x10
10510#define FMT_CRC_CNTL__FMT_CRC_CONT_EN__SHIFT 0x4
10511#define FMT_CRC_CNTL__FMT_ONE_SHOT_CRC_PENDING_MASK 0x20
10512#define FMT_CRC_CNTL__FMT_ONE_SHOT_CRC_PENDING__SHIFT 0x5
10513#define FMT_CRC_CNTL__FMT_CRC_INCLUDE_OVERSCAN_MASK 0x40
10514#define FMT_CRC_CNTL__FMT_CRC_INCLUDE_OVERSCAN__SHIFT 0x6
10515#define FMT_CRC_CNTL__FMT_CRC_ONLY_BLANKB_MASK 0x100
10516#define FMT_CRC_CNTL__FMT_CRC_ONLY_BLANKB__SHIFT 0x8
10517#define FMT_CRC_CNTL__FMT_CRC_PSR_MODE_ENABLE_MASK 0x200
10518#define FMT_CRC_CNTL__FMT_CRC_PSR_MODE_ENABLE__SHIFT 0x9
10519#define FMT_CRC_CNTL__FMT_CRC_INTERLACE_MODE_MASK 0x3000
10520#define FMT_CRC_CNTL__FMT_CRC_INTERLACE_MODE__SHIFT 0xc
10521#define FMT_CRC_CNTL__FMT_CRC_USE_NEW_AND_REPEATED_PIXELS_MASK 0x10000
10522#define FMT_CRC_CNTL__FMT_CRC_USE_NEW_AND_REPEATED_PIXELS__SHIFT 0x10
10523#define FMT_CRC_CNTL__FMT_CRC_EVEN_ODD_PIX_ENABLE_MASK 0x100000
10524#define FMT_CRC_CNTL__FMT_CRC_EVEN_ODD_PIX_ENABLE__SHIFT 0x14
10525#define FMT_CRC_CNTL__FMT_CRC_EVEN_ODD_PIX_SELECT_MASK 0x1000000
10526#define FMT_CRC_CNTL__FMT_CRC_EVEN_ODD_PIX_SELECT__SHIFT 0x18
10527#define FMT_CRC_SIG_RED_GREEN_MASK__FMT_CRC_SIG_RED_MASK_MASK 0xffff
10528#define FMT_CRC_SIG_RED_GREEN_MASK__FMT_CRC_SIG_RED_MASK__SHIFT 0x0
10529#define FMT_CRC_SIG_RED_GREEN_MASK__FMT_CRC_SIG_GREEN_MASK_MASK 0xffff0000
10530#define FMT_CRC_SIG_RED_GREEN_MASK__FMT_CRC_SIG_GREEN_MASK__SHIFT 0x10
10531#define FMT_CRC_SIG_BLUE_CONTROL_MASK__FMT_CRC_SIG_BLUE_MASK_MASK 0xffff
10532#define FMT_CRC_SIG_BLUE_CONTROL_MASK__FMT_CRC_SIG_BLUE_MASK__SHIFT 0x0
10533#define FMT_CRC_SIG_BLUE_CONTROL_MASK__FMT_CRC_SIG_CONTROL_MASK_MASK 0xffff0000
10534#define FMT_CRC_SIG_BLUE_CONTROL_MASK__FMT_CRC_SIG_CONTROL_MASK__SHIFT 0x10
10535#define FMT_CRC_SIG_RED_GREEN__FMT_CRC_SIG_RED_MASK 0xffff
10536#define FMT_CRC_SIG_RED_GREEN__FMT_CRC_SIG_RED__SHIFT 0x0
10537#define FMT_CRC_SIG_RED_GREEN__FMT_CRC_SIG_GREEN_MASK 0xffff0000
10538#define FMT_CRC_SIG_RED_GREEN__FMT_CRC_SIG_GREEN__SHIFT 0x10
10539#define FMT_CRC_SIG_BLUE_CONTROL__FMT_CRC_SIG_BLUE_MASK 0xffff
10540#define FMT_CRC_SIG_BLUE_CONTROL__FMT_CRC_SIG_BLUE__SHIFT 0x0
10541#define FMT_CRC_SIG_BLUE_CONTROL__FMT_CRC_SIG_CONTROL_MASK 0xffff0000
10542#define FMT_CRC_SIG_BLUE_CONTROL__FMT_CRC_SIG_CONTROL__SHIFT 0x10
10543#define FMT_DEBUG_CNTL__FMT_DEBUG_COLOR_SELECT_MASK 0x3
10544#define FMT_DEBUG_CNTL__FMT_DEBUG_COLOR_SELECT__SHIFT 0x0
10545#define FMT_SIDE_BY_SIDE_STEREO_CONTROL__FMT_SIDE_BY_SIDE_STEREO_ACTIVE_WIDTH_MASK 0x1fff
10546#define FMT_SIDE_BY_SIDE_STEREO_CONTROL__FMT_SIDE_BY_SIDE_STEREO_ACTIVE_WIDTH__SHIFT 0x0
10547#define FMT_420_HBLANK_EARLY_START__FMT_420_HBLANK_EARLY_START_MASK 0xfff
10548#define FMT_420_HBLANK_EARLY_START__FMT_420_HBLANK_EARLY_START__SHIFT 0x0
10549#define FMT_TEST_DEBUG_INDEX__FMT_TEST_DEBUG_INDEX_MASK 0xff
10550#define FMT_TEST_DEBUG_INDEX__FMT_TEST_DEBUG_INDEX__SHIFT 0x0
10551#define FMT_TEST_DEBUG_INDEX__FMT_TEST_DEBUG_WRITE_EN_MASK 0x100
10552#define FMT_TEST_DEBUG_INDEX__FMT_TEST_DEBUG_WRITE_EN__SHIFT 0x8
10553#define FMT_TEST_DEBUG_DATA__FMT_TEST_DEBUG_DATA_MASK 0xffffffff
10554#define FMT_TEST_DEBUG_DATA__FMT_TEST_DEBUG_DATA__SHIFT 0x0
10555#define FMT_DEBUG0__FMT_DEBUG0_MASK 0xffffffff
10556#define FMT_DEBUG0__FMT_DEBUG0__SHIFT 0x0
10557#define FMT_DEBUG1__FMT_DEBUG1_MASK 0xffffffff
10558#define FMT_DEBUG1__FMT_DEBUG1__SHIFT 0x0
10559#define FMT_DEBUG2__FMT_DEBUG2_MASK 0xffffffff
10560#define FMT_DEBUG2__FMT_DEBUG2__SHIFT 0x0
10561#define FMT_DEBUG3__FMT_DEBUG3_MASK 0xffffffff
10562#define FMT_DEBUG3__FMT_DEBUG3__SHIFT 0x0
10563#define FMT_DEBUG_ID__FMT_DEBUG_ID_MASK 0xffffffff
10564#define FMT_DEBUG_ID__FMT_DEBUG_ID__SHIFT 0x0
10565#define LB_DATA_FORMAT__PIXEL_DEPTH_MASK 0x3
10566#define LB_DATA_FORMAT__PIXEL_DEPTH__SHIFT 0x0
10567#define LB_DATA_FORMAT__PIXEL_EXPAN_MODE_MASK 0x4
10568#define LB_DATA_FORMAT__PIXEL_EXPAN_MODE__SHIFT 0x2
10569#define LB_DATA_FORMAT__INTERLEAVE_EN_MASK 0x8
10570#define LB_DATA_FORMAT__INTERLEAVE_EN__SHIFT 0x3
10571#define LB_DATA_FORMAT__PIXEL_REDUCE_MODE_MASK 0x10
10572#define LB_DATA_FORMAT__PIXEL_REDUCE_MODE__SHIFT 0x4
10573#define LB_DATA_FORMAT__DYNAMIC_PIXEL_DEPTH_MASK 0x20
10574#define LB_DATA_FORMAT__DYNAMIC_PIXEL_DEPTH__SHIFT 0x5
10575#define LB_DATA_FORMAT__PREFILL_EN_MASK 0x100
10576#define LB_DATA_FORMAT__PREFILL_EN__SHIFT 0x8
10577#define LB_DATA_FORMAT__PREFETCH_MASK 0x1000
10578#define LB_DATA_FORMAT__PREFETCH__SHIFT 0xc
10579#define LB_DATA_FORMAT__REQUEST_MODE_MASK 0x1000000
10580#define LB_DATA_FORMAT__REQUEST_MODE__SHIFT 0x18
10581#define LB_DATA_FORMAT__ALPHA_EN_MASK 0x80000000
10582#define LB_DATA_FORMAT__ALPHA_EN__SHIFT 0x1f
10583#define LB_MEMORY_CTRL__LB_MEMORY_SIZE_MASK 0x1fff
10584#define LB_MEMORY_CTRL__LB_MEMORY_SIZE__SHIFT 0x0
10585#define LB_MEMORY_CTRL__LB_NUM_PARTITIONS_MASK 0xf0000
10586#define LB_MEMORY_CTRL__LB_NUM_PARTITIONS__SHIFT 0x10
10587#define LB_MEMORY_CTRL__LB_MEMORY_CONFIG_MASK 0x300000
10588#define LB_MEMORY_CTRL__LB_MEMORY_CONFIG__SHIFT 0x14
10589#define LB_MEMORY_SIZE_STATUS__LB_MEMORY_SIZE_STATUS_MASK 0x1fff
10590#define LB_MEMORY_SIZE_STATUS__LB_MEMORY_SIZE_STATUS__SHIFT 0x0
10591#define LB_DESKTOP_HEIGHT__DESKTOP_HEIGHT_MASK 0x7fff
10592#define LB_DESKTOP_HEIGHT__DESKTOP_HEIGHT__SHIFT 0x0
10593#define LB_VLINE_START_END__VLINE_START_MASK 0x3fff
10594#define LB_VLINE_START_END__VLINE_START__SHIFT 0x0
10595#define LB_VLINE_START_END__VLINE_END_MASK 0x7fff0000
10596#define LB_VLINE_START_END__VLINE_END__SHIFT 0x10
10597#define LB_VLINE_START_END__VLINE_INV_MASK 0x80000000
10598#define LB_VLINE_START_END__VLINE_INV__SHIFT 0x1f
10599#define LB_VLINE2_START_END__VLINE2_START_MASK 0x3fff
10600#define LB_VLINE2_START_END__VLINE2_START__SHIFT 0x0
10601#define LB_VLINE2_START_END__VLINE2_END_MASK 0x7fff0000
10602#define LB_VLINE2_START_END__VLINE2_END__SHIFT 0x10
10603#define LB_VLINE2_START_END__VLINE2_INV_MASK 0x80000000
10604#define LB_VLINE2_START_END__VLINE2_INV__SHIFT 0x1f
10605#define LB_V_COUNTER__V_COUNTER_MASK 0x7fff
10606#define LB_V_COUNTER__V_COUNTER__SHIFT 0x0
10607#define LB_SNAPSHOT_V_COUNTER__SNAPSHOT_V_COUNTER_MASK 0x7fff
10608#define LB_SNAPSHOT_V_COUNTER__SNAPSHOT_V_COUNTER__SHIFT 0x0
10609#define LB_INTERRUPT_MASK__VBLANK_INTERRUPT_MASK_MASK 0x1
10610#define LB_INTERRUPT_MASK__VBLANK_INTERRUPT_MASK__SHIFT 0x0
10611#define LB_INTERRUPT_MASK__VLINE_INTERRUPT_MASK_MASK 0x10
10612#define LB_INTERRUPT_MASK__VLINE_INTERRUPT_MASK__SHIFT 0x4
10613#define LB_INTERRUPT_MASK__VLINE2_INTERRUPT_MASK_MASK 0x100
10614#define LB_INTERRUPT_MASK__VLINE2_INTERRUPT_MASK__SHIFT 0x8
10615#define LB_VLINE_STATUS__VLINE_OCCURRED_MASK 0x1
10616#define LB_VLINE_STATUS__VLINE_OCCURRED__SHIFT 0x0
10617#define LB_VLINE_STATUS__VLINE_ACK_MASK 0x10
10618#define LB_VLINE_STATUS__VLINE_ACK__SHIFT 0x4
10619#define LB_VLINE_STATUS__VLINE_STAT_MASK 0x1000
10620#define LB_VLINE_STATUS__VLINE_STAT__SHIFT 0xc
10621#define LB_VLINE_STATUS__VLINE_INTERRUPT_MASK 0x10000
10622#define LB_VLINE_STATUS__VLINE_INTERRUPT__SHIFT 0x10
10623#define LB_VLINE_STATUS__VLINE_INTERRUPT_TYPE_MASK 0x20000
10624#define LB_VLINE_STATUS__VLINE_INTERRUPT_TYPE__SHIFT 0x11
10625#define LB_VLINE2_STATUS__VLINE2_OCCURRED_MASK 0x1
10626#define LB_VLINE2_STATUS__VLINE2_OCCURRED__SHIFT 0x0
10627#define LB_VLINE2_STATUS__VLINE2_ACK_MASK 0x10
10628#define LB_VLINE2_STATUS__VLINE2_ACK__SHIFT 0x4
10629#define LB_VLINE2_STATUS__VLINE2_STAT_MASK 0x1000
10630#define LB_VLINE2_STATUS__VLINE2_STAT__SHIFT 0xc
10631#define LB_VLINE2_STATUS__VLINE2_INTERRUPT_MASK 0x10000
10632#define LB_VLINE2_STATUS__VLINE2_INTERRUPT__SHIFT 0x10
10633#define LB_VLINE2_STATUS__VLINE2_INTERRUPT_TYPE_MASK 0x20000
10634#define LB_VLINE2_STATUS__VLINE2_INTERRUPT_TYPE__SHIFT 0x11
10635#define LB_VBLANK_STATUS__VBLANK_OCCURRED_MASK 0x1
10636#define LB_VBLANK_STATUS__VBLANK_OCCURRED__SHIFT 0x0
10637#define LB_VBLANK_STATUS__VBLANK_ACK_MASK 0x10
10638#define LB_VBLANK_STATUS__VBLANK_ACK__SHIFT 0x4
10639#define LB_VBLANK_STATUS__VBLANK_STAT_MASK 0x1000
10640#define LB_VBLANK_STATUS__VBLANK_STAT__SHIFT 0xc
10641#define LB_VBLANK_STATUS__VBLANK_INTERRUPT_MASK 0x10000
10642#define LB_VBLANK_STATUS__VBLANK_INTERRUPT__SHIFT 0x10
10643#define LB_VBLANK_STATUS__VBLANK_INTERRUPT_TYPE_MASK 0x20000
10644#define LB_VBLANK_STATUS__VBLANK_INTERRUPT_TYPE__SHIFT 0x11
10645#define LB_SYNC_RESET_SEL__LB_SYNC_RESET_SEL_MASK 0x3
10646#define LB_SYNC_RESET_SEL__LB_SYNC_RESET_SEL__SHIFT 0x0
10647#define LB_SYNC_RESET_SEL__LB_SYNC_RESET_SEL2_MASK 0x10
10648#define LB_SYNC_RESET_SEL__LB_SYNC_RESET_SEL2__SHIFT 0x4
10649#define LB_SYNC_RESET_SEL__LB_SYNC_RESET_DELAY_MASK 0xff00
10650#define LB_SYNC_RESET_SEL__LB_SYNC_RESET_DELAY__SHIFT 0x8
10651#define LB_SYNC_RESET_SEL__LB_SYNC_DURATION_MASK 0xc00000
10652#define LB_SYNC_RESET_SEL__LB_SYNC_DURATION__SHIFT 0x16
10653#define LB_BLACK_KEYER_R_CR__LB_BLACK_KEYER_R_CR_MASK 0xfff0
10654#define LB_BLACK_KEYER_R_CR__LB_BLACK_KEYER_R_CR__SHIFT 0x4
10655#define LB_BLACK_KEYER_G_Y__LB_BLACK_KEYER_G_Y_MASK 0xfff0
10656#define LB_BLACK_KEYER_G_Y__LB_BLACK_KEYER_G_Y__SHIFT 0x4
10657#define LB_BLACK_KEYER_B_CB__LB_BLACK_KEYER_B_CB_MASK 0xfff0
10658#define LB_BLACK_KEYER_B_CB__LB_BLACK_KEYER_B_CB__SHIFT 0x4
10659#define LB_KEYER_COLOR_CTRL__LB_KEYER_COLOR_EN_MASK 0x1
10660#define LB_KEYER_COLOR_CTRL__LB_KEYER_COLOR_EN__SHIFT 0x0
10661#define LB_KEYER_COLOR_CTRL__LB_KEYER_COLOR_REP_EN_MASK 0x100
10662#define LB_KEYER_COLOR_CTRL__LB_KEYER_COLOR_REP_EN__SHIFT 0x8
10663#define LB_KEYER_COLOR_R_CR__LB_KEYER_COLOR_R_CR_MASK 0xfff0
10664#define LB_KEYER_COLOR_R_CR__LB_KEYER_COLOR_R_CR__SHIFT 0x4
10665#define LB_KEYER_COLOR_G_Y__LB_KEYER_COLOR_G_Y_MASK 0xfff0
10666#define LB_KEYER_COLOR_G_Y__LB_KEYER_COLOR_G_Y__SHIFT 0x4
10667#define LB_KEYER_COLOR_B_CB__LB_KEYER_COLOR_B_CB_MASK 0xfff0
10668#define LB_KEYER_COLOR_B_CB__LB_KEYER_COLOR_B_CB__SHIFT 0x4
10669#define LB_KEYER_COLOR_REP_R_CR__LB_KEYER_COLOR_REP_R_CR_MASK 0xfff0
10670#define LB_KEYER_COLOR_REP_R_CR__LB_KEYER_COLOR_REP_R_CR__SHIFT 0x4
10671#define LB_KEYER_COLOR_REP_G_Y__LB_KEYER_COLOR_REP_G_Y_MASK 0xfff0
10672#define LB_KEYER_COLOR_REP_G_Y__LB_KEYER_COLOR_REP_G_Y__SHIFT 0x4
10673#define LB_KEYER_COLOR_REP_B_CB__LB_KEYER_COLOR_REP_B_CB_MASK 0xfff0
10674#define LB_KEYER_COLOR_REP_B_CB__LB_KEYER_COLOR_REP_B_CB__SHIFT 0x4
10675#define LB_BUFFER_LEVEL_STATUS__REQ_FIFO_LEVEL_MASK 0x3f
10676#define LB_BUFFER_LEVEL_STATUS__REQ_FIFO_LEVEL__SHIFT 0x0
10677#define LB_BUFFER_LEVEL_STATUS__REQ_FIFO_FULL_CNTL_MASK 0xfc00
10678#define LB_BUFFER_LEVEL_STATUS__REQ_FIFO_FULL_CNTL__SHIFT 0xa
10679#define LB_BUFFER_LEVEL_STATUS__DATA_BUFFER_LEVEL_MASK 0xfff0000
10680#define LB_BUFFER_LEVEL_STATUS__DATA_BUFFER_LEVEL__SHIFT 0x10
10681#define LB_BUFFER_LEVEL_STATUS__DATA_FIFO_FULL_CNTL_MASK 0xf0000000
10682#define LB_BUFFER_LEVEL_STATUS__DATA_FIFO_FULL_CNTL__SHIFT 0x1c
10683#define LB_BUFFER_URGENCY_CTRL__LB_BUFFER_URGENCY_MARK_ON_MASK 0xfff
10684#define LB_BUFFER_URGENCY_CTRL__LB_BUFFER_URGENCY_MARK_ON__SHIFT 0x0
10685#define LB_BUFFER_URGENCY_CTRL__LB_BUFFER_URGENCY_MARK_OFF_MASK 0xfff0000
10686#define LB_BUFFER_URGENCY_CTRL__LB_BUFFER_URGENCY_MARK_OFF__SHIFT 0x10
10687#define LB_BUFFER_URGENCY_STATUS__LB_BUFFER_URGENCY_LEVEL_MASK 0xfff
10688#define LB_BUFFER_URGENCY_STATUS__LB_BUFFER_URGENCY_LEVEL__SHIFT 0x0
10689#define LB_BUFFER_URGENCY_STATUS__LB_BUFFER_URGENCY_STAT_MASK 0x10000
10690#define LB_BUFFER_URGENCY_STATUS__LB_BUFFER_URGENCY_STAT__SHIFT 0x10
10691#define LB_BUFFER_STATUS__LB_BUFFER_EMPTY_MARGIN_MASK 0xf
10692#define LB_BUFFER_STATUS__LB_BUFFER_EMPTY_MARGIN__SHIFT 0x0
10693#define LB_BUFFER_STATUS__LB_BUFFER_EMPTY_STAT_MASK 0x10
10694#define LB_BUFFER_STATUS__LB_BUFFER_EMPTY_STAT__SHIFT 0x4
10695#define LB_BUFFER_STATUS__LB_BUFFER_EMPTY_OCCURRED_MASK 0x100
10696#define LB_BUFFER_STATUS__LB_BUFFER_EMPTY_OCCURRED__SHIFT 0x8
10697#define LB_BUFFER_STATUS__LB_BUFFER_EMPTY_ACK_MASK 0x1000
10698#define LB_BUFFER_STATUS__LB_BUFFER_EMPTY_ACK__SHIFT 0xc
10699#define LB_BUFFER_STATUS__LB_BUFFER_FULL_STAT_MASK 0x10000
10700#define LB_BUFFER_STATUS__LB_BUFFER_FULL_STAT__SHIFT 0x10
10701#define LB_BUFFER_STATUS__LB_BUFFER_FULL_OCCURRED_MASK 0x100000
10702#define LB_BUFFER_STATUS__LB_BUFFER_FULL_OCCURRED__SHIFT 0x14
10703#define LB_BUFFER_STATUS__LB_BUFFER_FULL_ACK_MASK 0x1000000
10704#define LB_BUFFER_STATUS__LB_BUFFER_FULL_ACK__SHIFT 0x18
10705#define LB_NO_OUTSTANDING_REQ_STATUS__LB_NO_OUTSTANDING_REQ_STAT_MASK 0x1
10706#define LB_NO_OUTSTANDING_REQ_STATUS__LB_NO_OUTSTANDING_REQ_STAT__SHIFT 0x0
10707#define MVP_AFR_FLIP_MODE__MVP_AFR_FLIP_MODE_MASK 0x3
10708#define MVP_AFR_FLIP_MODE__MVP_AFR_FLIP_MODE__SHIFT 0x0
10709#define MVP_AFR_FLIP_FIFO_CNTL__MVP_AFR_FLIP_FIFO_NUM_ENTRIES_MASK 0xf
10710#define MVP_AFR_FLIP_FIFO_CNTL__MVP_AFR_FLIP_FIFO_NUM_ENTRIES__SHIFT 0x0
10711#define MVP_AFR_FLIP_FIFO_CNTL__MVP_AFR_FLIP_FIFO_RESET_MASK 0x10
10712#define MVP_AFR_FLIP_FIFO_CNTL__MVP_AFR_FLIP_FIFO_RESET__SHIFT 0x4
10713#define MVP_AFR_FLIP_FIFO_CNTL__MVP_AFR_FLIP_FIFO_RESET_FLAG_MASK 0x100
10714#define MVP_AFR_FLIP_FIFO_CNTL__MVP_AFR_FLIP_FIFO_RESET_FLAG__SHIFT 0x8
10715#define MVP_AFR_FLIP_FIFO_CNTL__MVP_AFR_FLIP_FIFO_RESET_ACK_MASK 0x1000
10716#define MVP_AFR_FLIP_FIFO_CNTL__MVP_AFR_FLIP_FIFO_RESET_ACK__SHIFT 0xc
10717#define MVP_FLIP_LINE_NUM_INSERT__MVP_FLIP_LINE_NUM_INSERT_MODE_MASK 0x3
10718#define MVP_FLIP_LINE_NUM_INSERT__MVP_FLIP_LINE_NUM_INSERT_MODE__SHIFT 0x0
10719#define MVP_FLIP_LINE_NUM_INSERT__MVP_FLIP_LINE_NUM_INSERT_MASK 0x7fff00
10720#define MVP_FLIP_LINE_NUM_INSERT__MVP_FLIP_LINE_NUM_INSERT__SHIFT 0x8
10721#define MVP_FLIP_LINE_NUM_INSERT__MVP_FLIP_LINE_NUM_OFFSET_MASK 0x3f000000
10722#define MVP_FLIP_LINE_NUM_INSERT__MVP_FLIP_LINE_NUM_OFFSET__SHIFT 0x18
10723#define MVP_FLIP_LINE_NUM_INSERT__MVP_FLIP_AUTO_ENABLE_MASK 0x40000000
10724#define MVP_FLIP_LINE_NUM_INSERT__MVP_FLIP_AUTO_ENABLE__SHIFT 0x1e
10725#define DC_MVP_LB_CONTROL__MVP_SWAP_LOCK_IN_MODE_MASK 0x3
10726#define DC_MVP_LB_CONTROL__MVP_SWAP_LOCK_IN_MODE__SHIFT 0x0
10727#define DC_MVP_LB_CONTROL__DC_MVP_SWAP_LOCK_OUT_SEL_MASK 0x100
10728#define DC_MVP_LB_CONTROL__DC_MVP_SWAP_LOCK_OUT_SEL__SHIFT 0x8
10729#define DC_MVP_LB_CONTROL__DC_MVP_SWAP_LOCK_OUT_FORCE_ONE_MASK 0x1000
10730#define DC_MVP_LB_CONTROL__DC_MVP_SWAP_LOCK_OUT_FORCE_ONE__SHIFT 0xc
10731#define DC_MVP_LB_CONTROL__DC_MVP_SWAP_LOCK_OUT_FORCE_ZERO_MASK 0x10000
10732#define DC_MVP_LB_CONTROL__DC_MVP_SWAP_LOCK_OUT_FORCE_ZERO__SHIFT 0x10
10733#define DC_MVP_LB_CONTROL__DC_MVP_SWAP_LOCK_STATUS_MASK 0x100000
10734#define DC_MVP_LB_CONTROL__DC_MVP_SWAP_LOCK_STATUS__SHIFT 0x14
10735#define DC_MVP_LB_CONTROL__DC_MVP_SWAP_LOCK_IN_CAP_MASK 0x10000000
10736#define DC_MVP_LB_CONTROL__DC_MVP_SWAP_LOCK_IN_CAP__SHIFT 0x1c
10737#define DC_MVP_LB_CONTROL__DC_MVP_SPARE_FLOPS_MASK 0x80000000
10738#define DC_MVP_LB_CONTROL__DC_MVP_SPARE_FLOPS__SHIFT 0x1f
10739#define LB_DEBUG__LB_DEBUG_MASK 0xffffffff
10740#define LB_DEBUG__LB_DEBUG__SHIFT 0x0
10741#define LB_DEBUG2__LB_DEBUG2_MASK 0xffffffff
10742#define LB_DEBUG2__LB_DEBUG2__SHIFT 0x0
10743#define LB_DEBUG3__LB_DEBUG3_MASK 0xffffffff
10744#define LB_DEBUG3__LB_DEBUG3__SHIFT 0x0
10745#define LB_TEST_DEBUG_INDEX__LB_TEST_DEBUG_INDEX_MASK 0xff
10746#define LB_TEST_DEBUG_INDEX__LB_TEST_DEBUG_INDEX__SHIFT 0x0
10747#define LB_TEST_DEBUG_INDEX__LB_TEST_DEBUG_WRITE_EN_MASK 0x100
10748#define LB_TEST_DEBUG_INDEX__LB_TEST_DEBUG_WRITE_EN__SHIFT 0x8
10749#define LB_TEST_DEBUG_DATA__LB_TEST_DEBUG_DATA_MASK 0xffffffff
10750#define LB_TEST_DEBUG_DATA__LB_TEST_DEBUG_DATA__SHIFT 0x0
10751#define LBV_DATA_FORMAT__PIXEL_DEPTH_MASK 0x3
10752#define LBV_DATA_FORMAT__PIXEL_DEPTH__SHIFT 0x0
10753#define LBV_DATA_FORMAT__PIXEL_EXPAN_MODE_MASK 0x4
10754#define LBV_DATA_FORMAT__PIXEL_EXPAN_MODE__SHIFT 0x2
10755#define LBV_DATA_FORMAT__INTERLEAVE_EN_MASK 0x8
10756#define LBV_DATA_FORMAT__INTERLEAVE_EN__SHIFT 0x3
10757#define LBV_DATA_FORMAT__PIXEL_REDUCE_MODE_MASK 0x10
10758#define LBV_DATA_FORMAT__PIXEL_REDUCE_MODE__SHIFT 0x4
10759#define LBV_DATA_FORMAT__DYNAMIC_PIXEL_DEPTH_MASK 0x20
10760#define LBV_DATA_FORMAT__DYNAMIC_PIXEL_DEPTH__SHIFT 0x5
10761#define LBV_DATA_FORMAT__DITHER_EN_MASK 0x40
10762#define LBV_DATA_FORMAT__DITHER_EN__SHIFT 0x6
10763#define LBV_DATA_FORMAT__DOWNSCALE_PREFETCH_EN_MASK 0x80
10764#define LBV_DATA_FORMAT__DOWNSCALE_PREFETCH_EN__SHIFT 0x7
10765#define LBV_DATA_FORMAT__PREFETCH_MASK 0x1000
10766#define LBV_DATA_FORMAT__PREFETCH__SHIFT 0xc
10767#define LBV_DATA_FORMAT__REQUEST_MODE_MASK 0x1000000
10768#define LBV_DATA_FORMAT__REQUEST_MODE__SHIFT 0x18
10769#define LBV_DATA_FORMAT__ALPHA_EN_MASK 0x80000000
10770#define LBV_DATA_FORMAT__ALPHA_EN__SHIFT 0x1f
10771#define LBV_MEMORY_CTRL__LB_MEMORY_SIZE_MASK 0xfff
10772#define LBV_MEMORY_CTRL__LB_MEMORY_SIZE__SHIFT 0x0
10773#define LBV_MEMORY_CTRL__LB_NUM_PARTITIONS_MASK 0xf0000
10774#define LBV_MEMORY_CTRL__LB_NUM_PARTITIONS__SHIFT 0x10
10775#define LBV_MEMORY_CTRL__LB_MEMORY_CONFIG_MASK 0x300000
10776#define LBV_MEMORY_CTRL__LB_MEMORY_CONFIG__SHIFT 0x14
10777#define LBV_MEMORY_SIZE_STATUS__LB_MEMORY_SIZE_STATUS_MASK 0xfff
10778#define LBV_MEMORY_SIZE_STATUS__LB_MEMORY_SIZE_STATUS__SHIFT 0x0
10779#define LBV_DESKTOP_HEIGHT__DESKTOP_HEIGHT_MASK 0x7fff
10780#define LBV_DESKTOP_HEIGHT__DESKTOP_HEIGHT__SHIFT 0x0
10781#define LBV_VLINE_START_END__VLINE_START_MASK 0x3fff
10782#define LBV_VLINE_START_END__VLINE_START__SHIFT 0x0
10783#define LBV_VLINE_START_END__VLINE_END_MASK 0x7fff0000
10784#define LBV_VLINE_START_END__VLINE_END__SHIFT 0x10
10785#define LBV_VLINE_START_END__VLINE_INV_MASK 0x80000000
10786#define LBV_VLINE_START_END__VLINE_INV__SHIFT 0x1f
10787#define LBV_VLINE2_START_END__VLINE2_START_MASK 0x3fff
10788#define LBV_VLINE2_START_END__VLINE2_START__SHIFT 0x0
10789#define LBV_VLINE2_START_END__VLINE2_END_MASK 0x7fff0000
10790#define LBV_VLINE2_START_END__VLINE2_END__SHIFT 0x10
10791#define LBV_VLINE2_START_END__VLINE2_INV_MASK 0x80000000
10792#define LBV_VLINE2_START_END__VLINE2_INV__SHIFT 0x1f
10793#define LBV_V_COUNTER__V_COUNTER_MASK 0x7fff
10794#define LBV_V_COUNTER__V_COUNTER__SHIFT 0x0
10795#define LBV_SNAPSHOT_V_COUNTER__SNAPSHOT_V_COUNTER_MASK 0x7fff
10796#define LBV_SNAPSHOT_V_COUNTER__SNAPSHOT_V_COUNTER__SHIFT 0x0
10797#define LBV_V_COUNTER_CHROMA__V_COUNTER_CHROMA_MASK 0x7fff
10798#define LBV_V_COUNTER_CHROMA__V_COUNTER_CHROMA__SHIFT 0x0
10799#define LBV_SNAPSHOT_V_COUNTER_CHROMA__SNAPSHOT_V_COUNTER_CHROMA_MASK 0x7fff
10800#define LBV_SNAPSHOT_V_COUNTER_CHROMA__SNAPSHOT_V_COUNTER_CHROMA__SHIFT 0x0
10801#define LBV_INTERRUPT_MASK__VBLANK_INTERRUPT_MASK_MASK 0x1
10802#define LBV_INTERRUPT_MASK__VBLANK_INTERRUPT_MASK__SHIFT 0x0
10803#define LBV_INTERRUPT_MASK__VLINE_INTERRUPT_MASK_MASK 0x10
10804#define LBV_INTERRUPT_MASK__VLINE_INTERRUPT_MASK__SHIFT 0x4
10805#define LBV_INTERRUPT_MASK__VLINE2_INTERRUPT_MASK_MASK 0x100
10806#define LBV_INTERRUPT_MASK__VLINE2_INTERRUPT_MASK__SHIFT 0x8
10807#define LBV_VLINE_STATUS__VLINE_OCCURRED_MASK 0x1
10808#define LBV_VLINE_STATUS__VLINE_OCCURRED__SHIFT 0x0
10809#define LBV_VLINE_STATUS__VLINE_ACK_MASK 0x10
10810#define LBV_VLINE_STATUS__VLINE_ACK__SHIFT 0x4
10811#define LBV_VLINE_STATUS__VLINE_STAT_MASK 0x1000
10812#define LBV_VLINE_STATUS__VLINE_STAT__SHIFT 0xc
10813#define LBV_VLINE_STATUS__VLINE_INTERRUPT_MASK 0x10000
10814#define LBV_VLINE_STATUS__VLINE_INTERRUPT__SHIFT 0x10
10815#define LBV_VLINE_STATUS__VLINE_INTERRUPT_TYPE_MASK 0x20000
10816#define LBV_VLINE_STATUS__VLINE_INTERRUPT_TYPE__SHIFT 0x11
10817#define LBV_VLINE2_STATUS__VLINE2_OCCURRED_MASK 0x1
10818#define LBV_VLINE2_STATUS__VLINE2_OCCURRED__SHIFT 0x0
10819#define LBV_VLINE2_STATUS__VLINE2_ACK_MASK 0x10
10820#define LBV_VLINE2_STATUS__VLINE2_ACK__SHIFT 0x4
10821#define LBV_VLINE2_STATUS__VLINE2_STAT_MASK 0x1000
10822#define LBV_VLINE2_STATUS__VLINE2_STAT__SHIFT 0xc
10823#define LBV_VLINE2_STATUS__VLINE2_INTERRUPT_MASK 0x10000
10824#define LBV_VLINE2_STATUS__VLINE2_INTERRUPT__SHIFT 0x10
10825#define LBV_VLINE2_STATUS__VLINE2_INTERRUPT_TYPE_MASK 0x20000
10826#define LBV_VLINE2_STATUS__VLINE2_INTERRUPT_TYPE__SHIFT 0x11
10827#define LBV_VBLANK_STATUS__VBLANK_OCCURRED_MASK 0x1
10828#define LBV_VBLANK_STATUS__VBLANK_OCCURRED__SHIFT 0x0
10829#define LBV_VBLANK_STATUS__VBLANK_ACK_MASK 0x10
10830#define LBV_VBLANK_STATUS__VBLANK_ACK__SHIFT 0x4
10831#define LBV_VBLANK_STATUS__VBLANK_STAT_MASK 0x1000
10832#define LBV_VBLANK_STATUS__VBLANK_STAT__SHIFT 0xc
10833#define LBV_VBLANK_STATUS__VBLANK_INTERRUPT_MASK 0x10000
10834#define LBV_VBLANK_STATUS__VBLANK_INTERRUPT__SHIFT 0x10
10835#define LBV_VBLANK_STATUS__VBLANK_INTERRUPT_TYPE_MASK 0x20000
10836#define LBV_VBLANK_STATUS__VBLANK_INTERRUPT_TYPE__SHIFT 0x11
10837#define LBV_SYNC_RESET_SEL__LB_SYNC_RESET_SEL_MASK 0x3
10838#define LBV_SYNC_RESET_SEL__LB_SYNC_RESET_SEL__SHIFT 0x0
10839#define LBV_SYNC_RESET_SEL__LB_SYNC_RESET_SEL2_MASK 0x10
10840#define LBV_SYNC_RESET_SEL__LB_SYNC_RESET_SEL2__SHIFT 0x4
10841#define LBV_SYNC_RESET_SEL__LB_SYNC_RESET_DELAY_MASK 0xff00
10842#define LBV_SYNC_RESET_SEL__LB_SYNC_RESET_DELAY__SHIFT 0x8
10843#define LBV_SYNC_RESET_SEL__LB_SYNC_DURATION_MASK 0xc00000
10844#define LBV_SYNC_RESET_SEL__LB_SYNC_DURATION__SHIFT 0x16
10845#define LBV_BLACK_KEYER_R_CR__LB_BLACK_KEYER_R_CR_MASK 0xfff0
10846#define LBV_BLACK_KEYER_R_CR__LB_BLACK_KEYER_R_CR__SHIFT 0x4
10847#define LBV_BLACK_KEYER_G_Y__LB_BLACK_KEYER_G_Y_MASK 0xfff0
10848#define LBV_BLACK_KEYER_G_Y__LB_BLACK_KEYER_G_Y__SHIFT 0x4
10849#define LBV_BLACK_KEYER_B_CB__LB_BLACK_KEYER_B_CB_MASK 0xfff0
10850#define LBV_BLACK_KEYER_B_CB__LB_BLACK_KEYER_B_CB__SHIFT 0x4
10851#define LBV_KEYER_COLOR_CTRL__LB_KEYER_COLOR_EN_MASK 0x1
10852#define LBV_KEYER_COLOR_CTRL__LB_KEYER_COLOR_EN__SHIFT 0x0
10853#define LBV_KEYER_COLOR_CTRL__LB_KEYER_COLOR_REP_EN_MASK 0x100
10854#define LBV_KEYER_COLOR_CTRL__LB_KEYER_COLOR_REP_EN__SHIFT 0x8
10855#define LBV_KEYER_COLOR_R_CR__LB_KEYER_COLOR_R_CR_MASK 0xfff0
10856#define LBV_KEYER_COLOR_R_CR__LB_KEYER_COLOR_R_CR__SHIFT 0x4
10857#define LBV_KEYER_COLOR_G_Y__LB_KEYER_COLOR_G_Y_MASK 0xfff0
10858#define LBV_KEYER_COLOR_G_Y__LB_KEYER_COLOR_G_Y__SHIFT 0x4
10859#define LBV_KEYER_COLOR_B_CB__LB_KEYER_COLOR_B_CB_MASK 0xfff0
10860#define LBV_KEYER_COLOR_B_CB__LB_KEYER_COLOR_B_CB__SHIFT 0x4
10861#define LBV_KEYER_COLOR_REP_R_CR__LB_KEYER_COLOR_REP_R_CR_MASK 0xfff0
10862#define LBV_KEYER_COLOR_REP_R_CR__LB_KEYER_COLOR_REP_R_CR__SHIFT 0x4
10863#define LBV_KEYER_COLOR_REP_G_Y__LB_KEYER_COLOR_REP_G_Y_MASK 0xfff0
10864#define LBV_KEYER_COLOR_REP_G_Y__LB_KEYER_COLOR_REP_G_Y__SHIFT 0x4
10865#define LBV_KEYER_COLOR_REP_B_CB__LB_KEYER_COLOR_REP_B_CB_MASK 0xfff0
10866#define LBV_KEYER_COLOR_REP_B_CB__LB_KEYER_COLOR_REP_B_CB__SHIFT 0x4
10867#define LBV_BUFFER_LEVEL_STATUS__REQ_FIFO_LEVEL_MASK 0x3f
10868#define LBV_BUFFER_LEVEL_STATUS__REQ_FIFO_LEVEL__SHIFT 0x0
10869#define LBV_BUFFER_LEVEL_STATUS__REQ_FIFO_FULL_CNTL_MASK 0xfc00
10870#define LBV_BUFFER_LEVEL_STATUS__REQ_FIFO_FULL_CNTL__SHIFT 0xa
10871#define LBV_BUFFER_LEVEL_STATUS__DATA_BUFFER_LEVEL_MASK 0xfff0000
10872#define LBV_BUFFER_LEVEL_STATUS__DATA_BUFFER_LEVEL__SHIFT 0x10
10873#define LBV_BUFFER_LEVEL_STATUS__DATA_FIFO_FULL_CNTL_MASK 0xf0000000
10874#define LBV_BUFFER_LEVEL_STATUS__DATA_FIFO_FULL_CNTL__SHIFT 0x1c
10875#define LBV_BUFFER_URGENCY_CTRL__LB_BUFFER_URGENCY_MARK_ON_MASK 0xfff
10876#define LBV_BUFFER_URGENCY_CTRL__LB_BUFFER_URGENCY_MARK_ON__SHIFT 0x0
10877#define LBV_BUFFER_URGENCY_CTRL__LB_BUFFER_URGENCY_MARK_OFF_MASK 0xfff0000
10878#define LBV_BUFFER_URGENCY_CTRL__LB_BUFFER_URGENCY_MARK_OFF__SHIFT 0x10
10879#define LBV_BUFFER_URGENCY_STATUS__LB_BUFFER_URGENCY_LEVEL_MASK 0xfff
10880#define LBV_BUFFER_URGENCY_STATUS__LB_BUFFER_URGENCY_LEVEL__SHIFT 0x0
10881#define LBV_BUFFER_URGENCY_STATUS__LB_BUFFER_URGENCY_STAT_MASK 0x10000
10882#define LBV_BUFFER_URGENCY_STATUS__LB_BUFFER_URGENCY_STAT__SHIFT 0x10
10883#define LBV_BUFFER_STATUS__LB_BUFFER_EMPTY_MARGIN_MASK 0xf
10884#define LBV_BUFFER_STATUS__LB_BUFFER_EMPTY_MARGIN__SHIFT 0x0
10885#define LBV_BUFFER_STATUS__LB_BUFFER_EMPTY_STAT_MASK 0x10
10886#define LBV_BUFFER_STATUS__LB_BUFFER_EMPTY_STAT__SHIFT 0x4
10887#define LBV_BUFFER_STATUS__LB_BUFFER_EMPTY_OCCURRED_MASK 0x100
10888#define LBV_BUFFER_STATUS__LB_BUFFER_EMPTY_OCCURRED__SHIFT 0x8
10889#define LBV_BUFFER_STATUS__LB_BUFFER_EMPTY_ACK_MASK 0x1000
10890#define LBV_BUFFER_STATUS__LB_BUFFER_EMPTY_ACK__SHIFT 0xc
10891#define LBV_BUFFER_STATUS__LB_BUFFER_FULL_STAT_MASK 0x10000
10892#define LBV_BUFFER_STATUS__LB_BUFFER_FULL_STAT__SHIFT 0x10
10893#define LBV_BUFFER_STATUS__LB_BUFFER_FULL_OCCURRED_MASK 0x100000
10894#define LBV_BUFFER_STATUS__LB_BUFFER_FULL_OCCURRED__SHIFT 0x14
10895#define LBV_BUFFER_STATUS__LB_BUFFER_FULL_ACK_MASK 0x1000000
10896#define LBV_BUFFER_STATUS__LB_BUFFER_FULL_ACK__SHIFT 0x18
10897#define LBV_BUFFER_STATUS__LB_ENABLE_HIGH_THROUGHPUT_MASK 0x2000000
10898#define LBV_BUFFER_STATUS__LB_ENABLE_HIGH_THROUGHPUT__SHIFT 0x19
10899#define LBV_BUFFER_STATUS__LB_HIGH_THROUGHPUT_CNTL_MASK 0x1c000000
10900#define LBV_BUFFER_STATUS__LB_HIGH_THROUGHPUT_CNTL__SHIFT 0x1a
10901#define LBV_NO_OUTSTANDING_REQ_STATUS__LB_NO_OUTSTANDING_REQ_STAT_MASK 0x1
10902#define LBV_NO_OUTSTANDING_REQ_STATUS__LB_NO_OUTSTANDING_REQ_STAT__SHIFT 0x0
10903#define LBV_DEBUG__LB_DEBUG_MASK 0xffffffff
10904#define LBV_DEBUG__LB_DEBUG__SHIFT 0x0
10905#define LBV_DEBUG2__LB_DEBUG2_MASK 0xffffffff
10906#define LBV_DEBUG2__LB_DEBUG2__SHIFT 0x0
10907#define LBV_DEBUG3__LB_DEBUG3_MASK 0xffffffff
10908#define LBV_DEBUG3__LB_DEBUG3__SHIFT 0x0
10909#define LBV_TEST_DEBUG_INDEX__LB_TEST_DEBUG_INDEX_MASK 0xff
10910#define LBV_TEST_DEBUG_INDEX__LB_TEST_DEBUG_INDEX__SHIFT 0x0
10911#define LBV_TEST_DEBUG_INDEX__LB_TEST_DEBUG_WRITE_EN_MASK 0x100
10912#define LBV_TEST_DEBUG_INDEX__LB_TEST_DEBUG_WRITE_EN__SHIFT 0x8
10913#define LBV_TEST_DEBUG_DATA__LB_TEST_DEBUG_DATA_MASK 0xffffffff
10914#define LBV_TEST_DEBUG_DATA__LB_TEST_DEBUG_DATA__SHIFT 0x0
10915#define MVP_CONTROL1__MVP_EN_MASK 0x1
10916#define MVP_CONTROL1__MVP_EN__SHIFT 0x0
10917#define MVP_CONTROL1__MVP_MIXER_MODE_MASK 0x70
10918#define MVP_CONTROL1__MVP_MIXER_MODE__SHIFT 0x4
10919#define MVP_CONTROL1__MVP_MIXER_SLAVE_SEL_MASK 0x100
10920#define MVP_CONTROL1__MVP_MIXER_SLAVE_SEL__SHIFT 0x8
10921#define MVP_CONTROL1__MVP_MIXER_SLAVE_SEL_DELAY_UNTIL_END_OF_BLANK_MASK 0x200
10922#define MVP_CONTROL1__MVP_MIXER_SLAVE_SEL_DELAY_UNTIL_END_OF_BLANK__SHIFT 0x9
10923#define MVP_CONTROL1__MVP_ARBITRATION_MODE_FOR_AFR_MANUAL_SWITCH_MODE_MASK 0x400
10924#define MVP_CONTROL1__MVP_ARBITRATION_MODE_FOR_AFR_MANUAL_SWITCH_MODE__SHIFT 0xa
10925#define MVP_CONTROL1__MVP_RATE_CONTROL_MASK 0x1000
10926#define MVP_CONTROL1__MVP_RATE_CONTROL__SHIFT 0xc
10927#define MVP_CONTROL1__MVP_CHANNEL_CONTROL_MASK 0x10000
10928#define MVP_CONTROL1__MVP_CHANNEL_CONTROL__SHIFT 0x10
10929#define MVP_CONTROL1__MVP_GPU_CHAIN_LOCATION_MASK 0x300000
10930#define MVP_CONTROL1__MVP_GPU_CHAIN_LOCATION__SHIFT 0x14
10931#define MVP_CONTROL1__MVP_DISABLE_MSB_EXPAND_MASK 0x1000000
10932#define MVP_CONTROL1__MVP_DISABLE_MSB_EXPAND__SHIFT 0x18
10933#define MVP_CONTROL1__MVP_30BPP_EN_MASK 0x10000000
10934#define MVP_CONTROL1__MVP_30BPP_EN__SHIFT 0x1c
10935#define MVP_CONTROL1__MVP_TERMINATION_CNTL_A_MASK 0x40000000
10936#define MVP_CONTROL1__MVP_TERMINATION_CNTL_A__SHIFT 0x1e
10937#define MVP_CONTROL1__MVP_TERMINATION_CNTL_B_MASK 0x80000000
10938#define MVP_CONTROL1__MVP_TERMINATION_CNTL_B__SHIFT 0x1f
10939#define MVP_CONTROL2__MVP_MUX_DE_DVOCNTL0_SEL_MASK 0x1
10940#define MVP_CONTROL2__MVP_MUX_DE_DVOCNTL0_SEL__SHIFT 0x0
10941#define MVP_CONTROL2__MVP_MUX_DE_DVOCNTL2_SEL_MASK 0x10
10942#define MVP_CONTROL2__MVP_MUX_DE_DVOCNTL2_SEL__SHIFT 0x4
10943#define MVP_CONTROL2__MVP_MUXA_CLK_SEL_MASK 0x100
10944#define MVP_CONTROL2__MVP_MUXA_CLK_SEL__SHIFT 0x8
10945#define MVP_CONTROL2__MVP_MUXB_CLK_SEL_MASK 0x1000
10946#define MVP_CONTROL2__MVP_MUXB_CLK_SEL__SHIFT 0xc
10947#define MVP_CONTROL2__MVP_DVOCNTL_MUX_MASK 0x10000
10948#define MVP_CONTROL2__MVP_DVOCNTL_MUX__SHIFT 0x10
10949#define MVP_CONTROL2__MVP_FLOW_CONTROL_OUT_EN_MASK 0x100000
10950#define MVP_CONTROL2__MVP_FLOW_CONTROL_OUT_EN__SHIFT 0x14
10951#define MVP_CONTROL2__MVP_SWAP_LOCK_OUT_EN_MASK 0x1000000
10952#define MVP_CONTROL2__MVP_SWAP_LOCK_OUT_EN__SHIFT 0x18
10953#define MVP_CONTROL2__MVP_SWAP_AB_IN_DC_DDR_MASK 0x10000000
10954#define MVP_CONTROL2__MVP_SWAP_AB_IN_DC_DDR__SHIFT 0x1c
10955#define MVP_FIFO_CONTROL__MVP_STOP_SLAVE_WM_MASK 0xff
10956#define MVP_FIFO_CONTROL__MVP_STOP_SLAVE_WM__SHIFT 0x0
10957#define MVP_FIFO_CONTROL__MVP_PAUSE_SLAVE_WM_MASK 0xff00
10958#define MVP_FIFO_CONTROL__MVP_PAUSE_SLAVE_WM__SHIFT 0x8
10959#define MVP_FIFO_CONTROL__MVP_PAUSE_SLAVE_CNT_MASK 0xff0000
10960#define MVP_FIFO_CONTROL__MVP_PAUSE_SLAVE_CNT__SHIFT 0x10
10961#define MVP_FIFO_STATUS__MVP_FIFO_LEVEL_MASK 0xff
10962#define MVP_FIFO_STATUS__MVP_FIFO_LEVEL__SHIFT 0x0
10963#define MVP_FIFO_STATUS__MVP_FIFO_OVERFLOW_MASK 0x100
10964#define MVP_FIFO_STATUS__MVP_FIFO_OVERFLOW__SHIFT 0x8
10965#define MVP_FIFO_STATUS__MVP_FIFO_OVERFLOW_OCCURRED_MASK 0x1000
10966#define MVP_FIFO_STATUS__MVP_FIFO_OVERFLOW_OCCURRED__SHIFT 0xc
10967#define MVP_FIFO_STATUS__MVP_FIFO_OVERFLOW_ACK_MASK 0x10000
10968#define MVP_FIFO_STATUS__MVP_FIFO_OVERFLOW_ACK__SHIFT 0x10
10969#define MVP_FIFO_STATUS__MVP_FIFO_UNDERFLOW_MASK 0x100000
10970#define MVP_FIFO_STATUS__MVP_FIFO_UNDERFLOW__SHIFT 0x14
10971#define MVP_FIFO_STATUS__MVP_FIFO_UNDERFLOW_OCCURRED_MASK 0x1000000
10972#define MVP_FIFO_STATUS__MVP_FIFO_UNDERFLOW_OCCURRED__SHIFT 0x18
10973#define MVP_FIFO_STATUS__MVP_FIFO_UNDERFLOW_ACK_MASK 0x10000000
10974#define MVP_FIFO_STATUS__MVP_FIFO_UNDERFLOW_ACK__SHIFT 0x1c
10975#define MVP_FIFO_STATUS__MVP_FIFO_ERROR_MASK_MASK 0x40000000
10976#define MVP_FIFO_STATUS__MVP_FIFO_ERROR_MASK__SHIFT 0x1e
10977#define MVP_FIFO_STATUS__MVP_FIFO_ERROR_INT_STATUS_MASK 0x80000000
10978#define MVP_FIFO_STATUS__MVP_FIFO_ERROR_INT_STATUS__SHIFT 0x1f
10979#define MVP_SLAVE_STATUS__MVP_SLAVE_PIXELS_PER_LINE_RCVED_MASK 0x1fff
10980#define MVP_SLAVE_STATUS__MVP_SLAVE_PIXELS_PER_LINE_RCVED__SHIFT 0x0
10981#define MVP_SLAVE_STATUS__MVP_SLAVE_LINES_PER_FRAME_RCVED_MASK 0x1fff0000
10982#define MVP_SLAVE_STATUS__MVP_SLAVE_LINES_PER_FRAME_RCVED__SHIFT 0x10
10983#define MVP_INBAND_CNTL_CAP__MVP_IGNOR_INBAND_CNTL_MASK 0x1
10984#define MVP_INBAND_CNTL_CAP__MVP_IGNOR_INBAND_CNTL__SHIFT 0x0
10985#define MVP_INBAND_CNTL_CAP__MVP_PASSING_INBAND_CNTL_EN_MASK 0x10
10986#define MVP_INBAND_CNTL_CAP__MVP_PASSING_INBAND_CNTL_EN__SHIFT 0x4
10987#define MVP_INBAND_CNTL_CAP__MVP_INBAND_CNTL_CHAR_CAP_MASK 0xffffff00
10988#define MVP_INBAND_CNTL_CAP__MVP_INBAND_CNTL_CHAR_CAP__SHIFT 0x8
10989#define MVP_BLACK_KEYER__MVP_BLACK_KEYER_R_MASK 0x3ff
10990#define MVP_BLACK_KEYER__MVP_BLACK_KEYER_R__SHIFT 0x0
10991#define MVP_BLACK_KEYER__MVP_BLACK_KEYER_G_MASK 0xffc00
10992#define MVP_BLACK_KEYER__MVP_BLACK_KEYER_G__SHIFT 0xa
10993#define MVP_BLACK_KEYER__MVP_BLACK_KEYER_B_MASK 0x3ff00000
10994#define MVP_BLACK_KEYER__MVP_BLACK_KEYER_B__SHIFT 0x14
10995#define MVP_CRC_CNTL__MVP_CRC_BLUE_MASK_MASK 0xff
10996#define MVP_CRC_CNTL__MVP_CRC_BLUE_MASK__SHIFT 0x0
10997#define MVP_CRC_CNTL__MVP_CRC_GREEN_MASK_MASK 0xff00
10998#define MVP_CRC_CNTL__MVP_CRC_GREEN_MASK__SHIFT 0x8
10999#define MVP_CRC_CNTL__MVP_CRC_RED_MASK_MASK 0xff0000
11000#define MVP_CRC_CNTL__MVP_CRC_RED_MASK__SHIFT 0x10
11001#define MVP_CRC_CNTL__MVP_CRC_EN_MASK 0x10000000
11002#define MVP_CRC_CNTL__MVP_CRC_EN__SHIFT 0x1c
11003#define MVP_CRC_CNTL__MVP_CRC_CONT_EN_MASK 0x20000000
11004#define MVP_CRC_CNTL__MVP_CRC_CONT_EN__SHIFT 0x1d
11005#define MVP_CRC_CNTL__MVP_DC_DDR_CRC_EVEN_ODD_PIX_SEL_MASK 0x40000000
11006#define MVP_CRC_CNTL__MVP_DC_DDR_CRC_EVEN_ODD_PIX_SEL__SHIFT 0x1e
11007#define MVP_CRC_RESULT_BLUE_GREEN__MVP_CRC_BLUE_RESULT_MASK 0xffff
11008#define MVP_CRC_RESULT_BLUE_GREEN__MVP_CRC_BLUE_RESULT__SHIFT 0x0
11009#define MVP_CRC_RESULT_BLUE_GREEN__MVP_CRC_GREEN_RESULT_MASK 0xffff0000
11010#define MVP_CRC_RESULT_BLUE_GREEN__MVP_CRC_GREEN_RESULT__SHIFT 0x10
11011#define MVP_CRC_RESULT_RED__MVP_CRC_RED_RESULT_MASK 0xffff
11012#define MVP_CRC_RESULT_RED__MVP_CRC_RED_RESULT__SHIFT 0x0
11013#define MVP_CONTROL3__MVP_RESET_IN_BETWEEN_FRAMES_MASK 0x1
11014#define MVP_CONTROL3__MVP_RESET_IN_BETWEEN_FRAMES__SHIFT 0x0
11015#define MVP_CONTROL3__MVP_DDR_SC_AB_SEL_MASK 0x10
11016#define MVP_CONTROL3__MVP_DDR_SC_AB_SEL__SHIFT 0x4
11017#define MVP_CONTROL3__MVP_DDR_SC_B_START_MODE_MASK 0x100
11018#define MVP_CONTROL3__MVP_DDR_SC_B_START_MODE__SHIFT 0x8
11019#define MVP_CONTROL3__MVP_FLOW_CONTROL_OUT_FORCE_ONE_MASK 0x1000
11020#define MVP_CONTROL3__MVP_FLOW_CONTROL_OUT_FORCE_ONE__SHIFT 0xc
11021#define MVP_CONTROL3__MVP_FLOW_CONTROL_OUT_FORCE_ZERO_MASK 0x10000
11022#define MVP_CONTROL3__MVP_FLOW_CONTROL_OUT_FORCE_ZERO__SHIFT 0x10
11023#define MVP_CONTROL3__MVP_FLOW_CONTROL_CASCADE_EN_MASK 0x100000
11024#define MVP_CONTROL3__MVP_FLOW_CONTROL_CASCADE_EN__SHIFT 0x14
11025#define MVP_CONTROL3__MVP_SWAP_48BIT_EN_MASK 0x1000000
11026#define MVP_CONTROL3__MVP_SWAP_48BIT_EN__SHIFT 0x18
11027#define MVP_CONTROL3__MVP_FLOW_CONTROL_IN_CAP_MASK 0x10000000
11028#define MVP_CONTROL3__MVP_FLOW_CONTROL_IN_CAP__SHIFT 0x1c
11029#define MVP_RECEIVE_CNT_CNTL1__MVP_SLAVE_PIXEL_ERROR_CNT_MASK 0x1fff
11030#define MVP_RECEIVE_CNT_CNTL1__MVP_SLAVE_PIXEL_ERROR_CNT__SHIFT 0x0
11031#define MVP_RECEIVE_CNT_CNTL1__MVP_SLAVE_LINE_ERROR_CNT_MASK 0x1fff0000
11032#define MVP_RECEIVE_CNT_CNTL1__MVP_SLAVE_LINE_ERROR_CNT__SHIFT 0x10
11033#define MVP_RECEIVE_CNT_CNTL1__MVP_SLAVE_DATA_CHK_EN_MASK 0x80000000
11034#define MVP_RECEIVE_CNT_CNTL1__MVP_SLAVE_DATA_CHK_EN__SHIFT 0x1f
11035#define MVP_RECEIVE_CNT_CNTL2__MVP_SLAVE_FRAME_ERROR_CNT_MASK 0x1fff
11036#define MVP_RECEIVE_CNT_CNTL2__MVP_SLAVE_FRAME_ERROR_CNT__SHIFT 0x0
11037#define MVP_RECEIVE_CNT_CNTL2__MVP_SLAVE_FRAME_ERROR_CNT_RESET_MASK 0x80000000
11038#define MVP_RECEIVE_CNT_CNTL2__MVP_SLAVE_FRAME_ERROR_CNT_RESET__SHIFT 0x1f
11039#define MVP_DEBUG__MVP_SWAP_LOCK_IN_EN_MASK 0x1
11040#define MVP_DEBUG__MVP_SWAP_LOCK_IN_EN__SHIFT 0x0
11041#define MVP_DEBUG__MVP_FLOW_CONTROL_IN_EN_MASK 0x2
11042#define MVP_DEBUG__MVP_FLOW_CONTROL_IN_EN__SHIFT 0x1
11043#define MVP_DEBUG__MVP_SWAP_LOCK_IN_SEL_MASK 0x4
11044#define MVP_DEBUG__MVP_SWAP_LOCK_IN_SEL__SHIFT 0x2
11045#define MVP_DEBUG__MVP_FLOW_CONTROL_IN_SEL_MASK 0x8
11046#define MVP_DEBUG__MVP_FLOW_CONTROL_IN_SEL__SHIFT 0x3
11047#define MVP_DEBUG__MVP_DIS_FIX_AFR_MANUAL_HSYNC_FLIP_MASK 0x10
11048#define MVP_DEBUG__MVP_DIS_FIX_AFR_MANUAL_HSYNC_FLIP__SHIFT 0x4
11049#define MVP_DEBUG__MVP_DIS_FIX_AFR_AUTO_VSYNC_FLIP_MASK 0x20
11050#define MVP_DEBUG__MVP_DIS_FIX_AFR_AUTO_VSYNC_FLIP__SHIFT 0x5
11051#define MVP_DEBUG__MVP_EN_FIX_AFR_MANUAL_SWITCH_IN_SFR_MASK 0x40
11052#define MVP_DEBUG__MVP_EN_FIX_AFR_MANUAL_SWITCH_IN_SFR__SHIFT 0x6
11053#define MVP_DEBUG__MVP_DIS_READ_POINTER_RESET_DELAY_MASK 0x80
11054#define MVP_DEBUG__MVP_DIS_READ_POINTER_RESET_DELAY__SHIFT 0x7
11055#define MVP_DEBUG__MVP_DEBUG_BITS_MASK 0xffffff00
11056#define MVP_DEBUG__MVP_DEBUG_BITS__SHIFT 0x8
11057#define MVP_TEST_DEBUG_INDEX__MVP_TEST_DEBUG_INDEX_MASK 0xff
11058#define MVP_TEST_DEBUG_INDEX__MVP_TEST_DEBUG_INDEX__SHIFT 0x0
11059#define MVP_TEST_DEBUG_INDEX__MVP_TEST_DEBUG_WRITE_EN_MASK 0x100
11060#define MVP_TEST_DEBUG_INDEX__MVP_TEST_DEBUG_WRITE_EN__SHIFT 0x8
11061#define MVP_TEST_DEBUG_DATA__MVP_TEST_DEBUG_DATA_MASK 0xffffffff
11062#define MVP_TEST_DEBUG_DATA__MVP_TEST_DEBUG_DATA__SHIFT 0x0
11063#define MVP_DEBUG_12__IDEC_MVP_DATA_A_H_MASK 0x1
11064#define MVP_DEBUG_12__IDEC_MVP_DATA_A_H__SHIFT 0x0
11065#define MVP_DEBUG_12__IDEC_MVP_DATA_A_MASK 0x1fffffe
11066#define MVP_DEBUG_12__IDEC_MVP_DATA_A__SHIFT 0x1
11067#define MVP_DEBUG_13__IDED_MVP_DATA_B_H_MASK 0x1
11068#define MVP_DEBUG_13__IDED_MVP_DATA_B_H__SHIFT 0x0
11069#define MVP_DEBUG_13__IDED_MVP_DATA_B_MASK 0x1fffffe
11070#define MVP_DEBUG_13__IDED_MVP_DATA_B__SHIFT 0x1
11071#define MVP_DEBUG_13__IDED_START_READ_B_MASK 0x2000000
11072#define MVP_DEBUG_13__IDED_START_READ_B__SHIFT 0x19
11073#define MVP_DEBUG_13__IDED_READ_FIFO_ENTRY_DE_B_MASK 0x4000000
11074#define MVP_DEBUG_13__IDED_READ_FIFO_ENTRY_DE_B__SHIFT 0x1a
11075#define MVP_DEBUG_13__IDED_WRITE_ADD_B_MASK 0x38000000
11076#define MVP_DEBUG_13__IDED_WRITE_ADD_B__SHIFT 0x1b
11077#define MVP_DEBUG_14__IDEE_READ_ADD_MASK 0x7
11078#define MVP_DEBUG_14__IDEE_READ_ADD__SHIFT 0x0
11079#define MVP_DEBUG_14__IDEE_WRITE_ADD_A_MASK 0x38
11080#define MVP_DEBUG_14__IDEE_WRITE_ADD_A__SHIFT 0x3
11081#define MVP_DEBUG_14__IDEE_WRITE_ADD_B_MASK 0x1c0
11082#define MVP_DEBUG_14__IDEE_WRITE_ADD_B__SHIFT 0x6
11083#define MVP_DEBUG_14__IDEE_START_READ_MASK 0x200
11084#define MVP_DEBUG_14__IDEE_START_READ__SHIFT 0x9
11085#define MVP_DEBUG_14__IDEE_START_READ_B_MASK 0x400
11086#define MVP_DEBUG_14__IDEE_START_READ_B__SHIFT 0xa
11087#define MVP_DEBUG_14__IDEE_START_INCR_WR_A_MASK 0x800
11088#define MVP_DEBUG_14__IDEE_START_INCR_WR_A__SHIFT 0xb
11089#define MVP_DEBUG_14__IDEE_START_INCR_WR_B_MASK 0x1000
11090#define MVP_DEBUG_14__IDEE_START_INCR_WR_B__SHIFT 0xc
11091#define MVP_DEBUG_14__IDEE_WRITE2FIFO_MASK 0x2000
11092#define MVP_DEBUG_14__IDEE_WRITE2FIFO__SHIFT 0xd
11093#define MVP_DEBUG_14__IDEE_READ_FIFO_ENTRY_DE_MASK 0x4000
11094#define MVP_DEBUG_14__IDEE_READ_FIFO_ENTRY_DE__SHIFT 0xe
11095#define MVP_DEBUG_14__IDEE_READ_FIFO_ENTRY_DE_B_MASK 0x8000
11096#define MVP_DEBUG_14__IDEE_READ_FIFO_ENTRY_DE_B__SHIFT 0xf
11097#define MVP_DEBUG_14__IDEE_READ_FIFO_DE_MASK 0x10000
11098#define MVP_DEBUG_14__IDEE_READ_FIFO_DE__SHIFT 0x10
11099#define MVP_DEBUG_14__IDEE_READ_FIFO_DE_B_MASK 0x20000
11100#define MVP_DEBUG_14__IDEE_READ_FIFO_DE_B__SHIFT 0x11
11101#define MVP_DEBUG_14__IDEE_READ_FIFO_ENABLE_MASK 0x40000
11102#define MVP_DEBUG_14__IDEE_READ_FIFO_ENABLE__SHIFT 0x12
11103#define MVP_DEBUG_14__IDEE_CRTC1_CNTL_CAPTURE_START_A_MASK 0x80000
11104#define MVP_DEBUG_14__IDEE_CRTC1_CNTL_CAPTURE_START_A__SHIFT 0x13
11105#define MVP_DEBUG_14__IDEE_CRC_PHASE_MASK 0x100000
11106#define MVP_DEBUG_14__IDEE_CRC_PHASE__SHIFT 0x14
11107#define MVP_DEBUG_15__IDEF_MVP_ASYNC_FIFO_WEN_MASK 0x1
11108#define MVP_DEBUG_15__IDEF_MVP_ASYNC_FIFO_WEN__SHIFT 0x0
11109#define MVP_DEBUG_15__IDEF_MVP_ASYNC_FIFO_WDATA_MASK 0xfffffff0
11110#define MVP_DEBUG_15__IDEF_MVP_ASYNC_FIFO_WDATA__SHIFT 0x4
11111#define MVP_DEBUG_16__IDCC_MVP_ASYNC_FIFO_READ_MASK 0x1
11112#define MVP_DEBUG_16__IDCC_MVP_ASYNC_FIFO_READ__SHIFT 0x0
11113#define MVP_DEBUG_16__IDCC_MVP_ASYNC_FIFO_EXCEED_STOP_LEVEL_MASK 0x2
11114#define MVP_DEBUG_16__IDCC_MVP_ASYNC_FIFO_EXCEED_STOP_LEVEL__SHIFT 0x1
11115#define MVP_DEBUG_16__IDCC_MVP_ASYNC_FIFO_EXCEED_PAUSE_LEVEL_MASK 0x4
11116#define MVP_DEBUG_16__IDCC_MVP_ASYNC_FIFO_EXCEED_PAUSE_LEVEL__SHIFT 0x2
11117#define MVP_DEBUG_16__IDCC_FLOW_CONTROL_OUT_MASK 0x8
11118#define MVP_DEBUG_16__IDCC_FLOW_CONTROL_OUT__SHIFT 0x3
11119#define MVP_DEBUG_16__IDCC_MVP_ASYNC_FIFO_NUM_ENTRIES_MASK 0xff0
11120#define MVP_DEBUG_16__IDCC_MVP_ASYNC_FIFO_NUM_ENTRIES__SHIFT 0x4
11121#define MVP_DEBUG_16__IDCC_MVP_ASYNC_FIFO_OVERFLOW_MASK 0x1000
11122#define MVP_DEBUG_16__IDCC_MVP_ASYNC_FIFO_OVERFLOW__SHIFT 0xc
11123#define MVP_DEBUG_16__IDCC_MVP_ASYNC_FIFO_UNDERFLOW_MASK 0x2000
11124#define MVP_DEBUG_16__IDCC_MVP_ASYNC_FIFO_UNDERFLOW__SHIFT 0xd
11125#define MVP_DEBUG_16__IDCC_MVP_ASYNC_READ_ADDR_MASK 0xff0000
11126#define MVP_DEBUG_16__IDCC_MVP_ASYNC_READ_ADDR__SHIFT 0x10
11127#define MVP_DEBUG_16__IDCC_MVP_ASYNC_WRITE_ADDR_MASK 0xff000000
11128#define MVP_DEBUG_16__IDCC_MVP_ASYNC_WRITE_ADDR__SHIFT 0x18
11129#define MVP_DEBUG_17__IDCD_MVP_ASYNC_FIFO_READ_MASK 0x1
11130#define MVP_DEBUG_17__IDCD_MVP_ASYNC_FIFO_READ__SHIFT 0x0
11131#define MVP_DEBUG_17__IDCD_MVP_ASYNC_FIFO_PHASE_MASK 0x2
11132#define MVP_DEBUG_17__IDCD_MVP_ASYNC_FIFO_PHASE__SHIFT 0x1
11133#define MVP_DEBUG_17__IDCD_MVP_ASYNC_FIFO_READ_DATA_MASK 0xfffffffc
11134#define MVP_DEBUG_17__IDCD_MVP_ASYNC_FIFO_READ_DATA__SHIFT 0x2
11135#define SCL_COEF_RAM_SELECT__SCL_C_RAM_TAP_PAIR_IDX_MASK 0xf
11136#define SCL_COEF_RAM_SELECT__SCL_C_RAM_TAP_PAIR_IDX__SHIFT 0x0
11137#define SCL_COEF_RAM_SELECT__SCL_C_RAM_PHASE_MASK 0xf00
11138#define SCL_COEF_RAM_SELECT__SCL_C_RAM_PHASE__SHIFT 0x8
11139#define SCL_COEF_RAM_SELECT__SCL_C_RAM_FILTER_TYPE_MASK 0x70000
11140#define SCL_COEF_RAM_SELECT__SCL_C_RAM_FILTER_TYPE__SHIFT 0x10
11141#define SCL_COEF_RAM_TAP_DATA__SCL_C_RAM_EVEN_TAP_COEF_MASK 0x3fff
11142#define SCL_COEF_RAM_TAP_DATA__SCL_C_RAM_EVEN_TAP_COEF__SHIFT 0x0
11143#define SCL_COEF_RAM_TAP_DATA__SCL_C_RAM_EVEN_TAP_COEF_EN_MASK 0x8000
11144#define SCL_COEF_RAM_TAP_DATA__SCL_C_RAM_EVEN_TAP_COEF_EN__SHIFT 0xf
11145#define SCL_COEF_RAM_TAP_DATA__SCL_C_RAM_ODD_TAP_COEF_MASK 0x3fff0000
11146#define SCL_COEF_RAM_TAP_DATA__SCL_C_RAM_ODD_TAP_COEF__SHIFT 0x10
11147#define SCL_COEF_RAM_TAP_DATA__SCL_C_RAM_ODD_TAP_COEF_EN_MASK 0x80000000
11148#define SCL_COEF_RAM_TAP_DATA__SCL_C_RAM_ODD_TAP_COEF_EN__SHIFT 0x1f
11149#define SCL_MODE__SCL_MODE_MASK 0x3
11150#define SCL_MODE__SCL_MODE__SHIFT 0x0
11151#define SCL_MODE__SCL_PSCL_EN_MASK 0x10
11152#define SCL_MODE__SCL_PSCL_EN__SHIFT 0x4
11153#define SCL_TAP_CONTROL__SCL_V_NUM_OF_TAPS_MASK 0x7
11154#define SCL_TAP_CONTROL__SCL_V_NUM_OF_TAPS__SHIFT 0x0
11155#define SCL_TAP_CONTROL__SCL_H_NUM_OF_TAPS_MASK 0xf00
11156#define SCL_TAP_CONTROL__SCL_H_NUM_OF_TAPS__SHIFT 0x8
11157#define SCL_CONTROL__SCL_BOUNDARY_MODE_MASK 0x1
11158#define SCL_CONTROL__SCL_BOUNDARY_MODE__SHIFT 0x0
11159#define SCL_CONTROL__SCL_EARLY_EOL_MODE_MASK 0x10
11160#define SCL_CONTROL__SCL_EARLY_EOL_MODE__SHIFT 0x4
11161#define SCL_BYPASS_CONTROL__SCL_BYPASS_MODE_MASK 0x3
11162#define SCL_BYPASS_CONTROL__SCL_BYPASS_MODE__SHIFT 0x0
11163#define SCL_MANUAL_REPLICATE_CONTROL__SCL_V_MANUAL_REPLICATE_FACTOR_MASK 0xf
11164#define SCL_MANUAL_REPLICATE_CONTROL__SCL_V_MANUAL_REPLICATE_FACTOR__SHIFT 0x0
11165#define SCL_MANUAL_REPLICATE_CONTROL__SCL_H_MANUAL_REPLICATE_FACTOR_MASK 0xf00
11166#define SCL_MANUAL_REPLICATE_CONTROL__SCL_H_MANUAL_REPLICATE_FACTOR__SHIFT 0x8
11167#define SCL_AUTOMATIC_MODE_CONTROL__SCL_V_CALC_AUTO_RATIO_EN_MASK 0x1
11168#define SCL_AUTOMATIC_MODE_CONTROL__SCL_V_CALC_AUTO_RATIO_EN__SHIFT 0x0
11169#define SCL_AUTOMATIC_MODE_CONTROL__SCL_H_CALC_AUTO_RATIO_EN_MASK 0x10000
11170#define SCL_AUTOMATIC_MODE_CONTROL__SCL_H_CALC_AUTO_RATIO_EN__SHIFT 0x10
11171#define SCL_HORZ_FILTER_CONTROL__SCL_H_FILTER_PICK_NEAREST_MASK 0x1
11172#define SCL_HORZ_FILTER_CONTROL__SCL_H_FILTER_PICK_NEAREST__SHIFT 0x0
11173#define SCL_HORZ_FILTER_CONTROL__SCL_H_2TAP_HARDCODE_COEF_EN_MASK 0x100
11174#define SCL_HORZ_FILTER_CONTROL__SCL_H_2TAP_HARDCODE_COEF_EN__SHIFT 0x8
11175#define SCL_HORZ_FILTER_SCALE_RATIO__SCL_H_SCALE_RATIO_MASK 0x3ffffff
11176#define SCL_HORZ_FILTER_SCALE_RATIO__SCL_H_SCALE_RATIO__SHIFT 0x0
11177#define SCL_HORZ_FILTER_INIT__SCL_H_INIT_FRAC_MASK 0xffffff
11178#define SCL_HORZ_FILTER_INIT__SCL_H_INIT_FRAC__SHIFT 0x0
11179#define SCL_HORZ_FILTER_INIT__SCL_H_INIT_INT_MASK 0xf000000
11180#define SCL_HORZ_FILTER_INIT__SCL_H_INIT_INT__SHIFT 0x18
11181#define SCL_VERT_FILTER_CONTROL__SCL_V_FILTER_PICK_NEAREST_MASK 0x1
11182#define SCL_VERT_FILTER_CONTROL__SCL_V_FILTER_PICK_NEAREST__SHIFT 0x0
11183#define SCL_VERT_FILTER_CONTROL__SCL_V_2TAP_HARDCODE_COEF_EN_MASK 0x100
11184#define SCL_VERT_FILTER_CONTROL__SCL_V_2TAP_HARDCODE_COEF_EN__SHIFT 0x8
11185#define SCL_VERT_FILTER_SCALE_RATIO__SCL_V_SCALE_RATIO_MASK 0x3ffffff
11186#define SCL_VERT_FILTER_SCALE_RATIO__SCL_V_SCALE_RATIO__SHIFT 0x0
11187#define SCL_VERT_FILTER_INIT__SCL_V_INIT_FRAC_MASK 0xffffff
11188#define SCL_VERT_FILTER_INIT__SCL_V_INIT_FRAC__SHIFT 0x0
11189#define SCL_VERT_FILTER_INIT__SCL_V_INIT_INT_MASK 0x7000000
11190#define SCL_VERT_FILTER_INIT__SCL_V_INIT_INT__SHIFT 0x18
11191#define SCL_VERT_FILTER_INIT_BOT__SCL_V_INIT_FRAC_BOT_MASK 0xffffff
11192#define SCL_VERT_FILTER_INIT_BOT__SCL_V_INIT_FRAC_BOT__SHIFT 0x0
11193#define SCL_VERT_FILTER_INIT_BOT__SCL_V_INIT_INT_BOT_MASK 0x7000000
11194#define SCL_VERT_FILTER_INIT_BOT__SCL_V_INIT_INT_BOT__SHIFT 0x18
11195#define SCL_ROUND_OFFSET__SCL_ROUND_OFFSET_RGB_Y_MASK 0xffff
11196#define SCL_ROUND_OFFSET__SCL_ROUND_OFFSET_RGB_Y__SHIFT 0x0
11197#define SCL_ROUND_OFFSET__SCL_ROUND_OFFSET_CBCR_MASK 0xffff0000
11198#define SCL_ROUND_OFFSET__SCL_ROUND_OFFSET_CBCR__SHIFT 0x10
11199#define SCL_UPDATE__SCL_UPDATE_PENDING_MASK 0x1
11200#define SCL_UPDATE__SCL_UPDATE_PENDING__SHIFT 0x0
11201#define SCL_UPDATE__SCL_UPDATE_TAKEN_MASK 0x100
11202#define SCL_UPDATE__SCL_UPDATE_TAKEN__SHIFT 0x8
11203#define SCL_UPDATE__SCL_UPDATE_LOCK_MASK 0x10000
11204#define SCL_UPDATE__SCL_UPDATE_LOCK__SHIFT 0x10
11205#define SCL_UPDATE__SCL_COEF_UPDATE_COMPLETE_MASK 0x1000000
11206#define SCL_UPDATE__SCL_COEF_UPDATE_COMPLETE__SHIFT 0x18
11207#define SCL_F_SHARP_CONTROL__SCL_HF_SHARP_SCALE_FACTOR_MASK 0x7
11208#define SCL_F_SHARP_CONTROL__SCL_HF_SHARP_SCALE_FACTOR__SHIFT 0x0
11209#define SCL_F_SHARP_CONTROL__SCL_HF_SHARP_EN_MASK 0x10
11210#define SCL_F_SHARP_CONTROL__SCL_HF_SHARP_EN__SHIFT 0x4
11211#define SCL_F_SHARP_CONTROL__SCL_VF_SHARP_SCALE_FACTOR_MASK 0x700
11212#define SCL_F_SHARP_CONTROL__SCL_VF_SHARP_SCALE_FACTOR__SHIFT 0x8
11213#define SCL_F_SHARP_CONTROL__SCL_VF_SHARP_EN_MASK 0x1000
11214#define SCL_F_SHARP_CONTROL__SCL_VF_SHARP_EN__SHIFT 0xc
11215#define SCL_ALU_CONTROL__SCL_ALU_DISABLE_MASK 0x1
11216#define SCL_ALU_CONTROL__SCL_ALU_DISABLE__SHIFT 0x0
11217#define SCL_COEF_RAM_CONFLICT_STATUS__SCL_HOST_CONFLICT_FLAG_MASK 0x1
11218#define SCL_COEF_RAM_CONFLICT_STATUS__SCL_HOST_CONFLICT_FLAG__SHIFT 0x0
11219#define SCL_COEF_RAM_CONFLICT_STATUS__SCL_HOST_CONFLICT_ACK_MASK 0x100
11220#define SCL_COEF_RAM_CONFLICT_STATUS__SCL_HOST_CONFLICT_ACK__SHIFT 0x8
11221#define SCL_COEF_RAM_CONFLICT_STATUS__SCL_HOST_CONFLICT_MASK_MASK 0x1000
11222#define SCL_COEF_RAM_CONFLICT_STATUS__SCL_HOST_CONFLICT_MASK__SHIFT 0xc
11223#define SCL_COEF_RAM_CONFLICT_STATUS__SCL_HOST_CONFLICT_INT_STATUS_MASK 0x10000
11224#define SCL_COEF_RAM_CONFLICT_STATUS__SCL_HOST_CONFLICT_INT_STATUS__SHIFT 0x10
11225#define VIEWPORT_START_SECONDARY__VIEWPORT_Y_START_SECONDARY_MASK 0x3fff
11226#define VIEWPORT_START_SECONDARY__VIEWPORT_Y_START_SECONDARY__SHIFT 0x0
11227#define VIEWPORT_START_SECONDARY__VIEWPORT_X_START_SECONDARY_MASK 0x3fff0000
11228#define VIEWPORT_START_SECONDARY__VIEWPORT_X_START_SECONDARY__SHIFT 0x10
11229#define VIEWPORT_START__VIEWPORT_Y_START_MASK 0x3fff
11230#define VIEWPORT_START__VIEWPORT_Y_START__SHIFT 0x0
11231#define VIEWPORT_START__VIEWPORT_X_START_MASK 0x3fff0000
11232#define VIEWPORT_START__VIEWPORT_X_START__SHIFT 0x10
11233#define VIEWPORT_SIZE__VIEWPORT_HEIGHT_MASK 0x3fff
11234#define VIEWPORT_SIZE__VIEWPORT_HEIGHT__SHIFT 0x0
11235#define VIEWPORT_SIZE__VIEWPORT_WIDTH_MASK 0x3fff0000
11236#define VIEWPORT_SIZE__VIEWPORT_WIDTH__SHIFT 0x10
11237#define EXT_OVERSCAN_LEFT_RIGHT__EXT_OVERSCAN_RIGHT_MASK 0x1fff
11238#define EXT_OVERSCAN_LEFT_RIGHT__EXT_OVERSCAN_RIGHT__SHIFT 0x0
11239#define EXT_OVERSCAN_LEFT_RIGHT__EXT_OVERSCAN_LEFT_MASK 0x1fff0000
11240#define EXT_OVERSCAN_LEFT_RIGHT__EXT_OVERSCAN_LEFT__SHIFT 0x10
11241#define EXT_OVERSCAN_TOP_BOTTOM__EXT_OVERSCAN_BOTTOM_MASK 0x1fff
11242#define EXT_OVERSCAN_TOP_BOTTOM__EXT_OVERSCAN_BOTTOM__SHIFT 0x0
11243#define EXT_OVERSCAN_TOP_BOTTOM__EXT_OVERSCAN_TOP_MASK 0x1fff0000
11244#define EXT_OVERSCAN_TOP_BOTTOM__EXT_OVERSCAN_TOP__SHIFT 0x10
11245#define SCL_MODE_CHANGE_DET1__SCL_MODE_CHANGE_MASK 0x1
11246#define SCL_MODE_CHANGE_DET1__SCL_MODE_CHANGE__SHIFT 0x0
11247#define SCL_MODE_CHANGE_DET1__SCL_MODE_CHANGE_ACK_MASK 0x10
11248#define SCL_MODE_CHANGE_DET1__SCL_MODE_CHANGE_ACK__SHIFT 0x4
11249#define SCL_MODE_CHANGE_DET1__SCL_ALU_H_SCALE_RATIO_MASK 0xfffff80
11250#define SCL_MODE_CHANGE_DET1__SCL_ALU_H_SCALE_RATIO__SHIFT 0x7
11251#define SCL_MODE_CHANGE_DET2__SCL_ALU_V_SCALE_RATIO_MASK 0x1fffff
11252#define SCL_MODE_CHANGE_DET2__SCL_ALU_V_SCALE_RATIO__SHIFT 0x0
11253#define SCL_MODE_CHANGE_DET3__SCL_ALU_SOURCE_HEIGHT_MASK 0x3fff
11254#define SCL_MODE_CHANGE_DET3__SCL_ALU_SOURCE_HEIGHT__SHIFT 0x0
11255#define SCL_MODE_CHANGE_DET3__SCL_ALU_SOURCE_WIDTH_MASK 0x3fff0000
11256#define SCL_MODE_CHANGE_DET3__SCL_ALU_SOURCE_WIDTH__SHIFT 0x10
11257#define SCL_MODE_CHANGE_MASK__SCL_MODE_CHANGE_MASK_MASK 0x1
11258#define SCL_MODE_CHANGE_MASK__SCL_MODE_CHANGE_MASK__SHIFT 0x0
11259#define SCL_DEBUG2__SCL_DEBUG_REQ_MODE_MASK 0x1
11260#define SCL_DEBUG2__SCL_DEBUG_REQ_MODE__SHIFT 0x0
11261#define SCL_DEBUG2__SCL_DEBUG_EOF_MODE_MASK 0x6
11262#define SCL_DEBUG2__SCL_DEBUG_EOF_MODE__SHIFT 0x1
11263#define SCL_DEBUG2__SCL_DEBUG2_MASK 0xfffffff8
11264#define SCL_DEBUG2__SCL_DEBUG2__SHIFT 0x3
11265#define SCL_DEBUG__SCL_DEBUG_MASK 0xffffffff
11266#define SCL_DEBUG__SCL_DEBUG__SHIFT 0x0
11267#define SCL_TEST_DEBUG_INDEX__SCL_TEST_DEBUG_INDEX_MASK 0xff
11268#define SCL_TEST_DEBUG_INDEX__SCL_TEST_DEBUG_INDEX__SHIFT 0x0
11269#define SCL_TEST_DEBUG_INDEX__SCL_TEST_DEBUG_WRITE_EN_MASK 0x100
11270#define SCL_TEST_DEBUG_INDEX__SCL_TEST_DEBUG_WRITE_EN__SHIFT 0x8
11271#define SCL_TEST_DEBUG_DATA__SCL_TEST_DEBUG_DATA_MASK 0xffffffff
11272#define SCL_TEST_DEBUG_DATA__SCL_TEST_DEBUG_DATA__SHIFT 0x0
11273#define SCLV_COEF_RAM_SELECT__SCL_C_RAM_TAP_PAIR_IDX_MASK 0x3
11274#define SCLV_COEF_RAM_SELECT__SCL_C_RAM_TAP_PAIR_IDX__SHIFT 0x0
11275#define SCLV_COEF_RAM_SELECT__SCL_C_RAM_PHASE_MASK 0x7f00
11276#define SCLV_COEF_RAM_SELECT__SCL_C_RAM_PHASE__SHIFT 0x8
11277#define SCLV_COEF_RAM_SELECT__SCL_C_RAM_FILTER_TYPE_MASK 0x30000
11278#define SCLV_COEF_RAM_SELECT__SCL_C_RAM_FILTER_TYPE__SHIFT 0x10
11279#define SCLV_COEF_RAM_TAP_DATA__SCL_C_RAM_EVEN_TAP_COEF_MASK 0x3fff
11280#define SCLV_COEF_RAM_TAP_DATA__SCL_C_RAM_EVEN_TAP_COEF__SHIFT 0x0
11281#define SCLV_COEF_RAM_TAP_DATA__SCL_C_RAM_EVEN_TAP_COEF_EN_MASK 0x8000
11282#define SCLV_COEF_RAM_TAP_DATA__SCL_C_RAM_EVEN_TAP_COEF_EN__SHIFT 0xf
11283#define SCLV_COEF_RAM_TAP_DATA__SCL_C_RAM_ODD_TAP_COEF_MASK 0x3fff0000
11284#define SCLV_COEF_RAM_TAP_DATA__SCL_C_RAM_ODD_TAP_COEF__SHIFT 0x10
11285#define SCLV_COEF_RAM_TAP_DATA__SCL_C_RAM_ODD_TAP_COEF_EN_MASK 0x80000000
11286#define SCLV_COEF_RAM_TAP_DATA__SCL_C_RAM_ODD_TAP_COEF_EN__SHIFT 0x1f
11287#define SCLV_MODE__SCL_MODE_MASK 0x3
11288#define SCLV_MODE__SCL_MODE__SHIFT 0x0
11289#define SCLV_MODE__SCL_MODE_C_MASK 0xc
11290#define SCLV_MODE__SCL_MODE_C__SHIFT 0x2
11291#define SCLV_MODE__SCL_PSCL_EN_MASK 0x10
11292#define SCLV_MODE__SCL_PSCL_EN__SHIFT 0x4
11293#define SCLV_MODE__SCL_PSCL_EN_C_MASK 0x20
11294#define SCLV_MODE__SCL_PSCL_EN_C__SHIFT 0x5
11295#define SCLV_MODE__SCL_INTERLACE_SOURCE_MASK 0x300
11296#define SCLV_MODE__SCL_INTERLACE_SOURCE__SHIFT 0x8
11297#define SCLV_TAP_CONTROL__SCL_V_NUM_OF_TAPS_MASK 0x7
11298#define SCLV_TAP_CONTROL__SCL_V_NUM_OF_TAPS__SHIFT 0x0
11299#define SCLV_TAP_CONTROL__SCL_H_NUM_OF_TAPS_MASK 0x70
11300#define SCLV_TAP_CONTROL__SCL_H_NUM_OF_TAPS__SHIFT 0x4
11301#define SCLV_TAP_CONTROL__SCL_V_NUM_OF_TAPS_C_MASK 0x700
11302#define SCLV_TAP_CONTROL__SCL_V_NUM_OF_TAPS_C__SHIFT 0x8
11303#define SCLV_TAP_CONTROL__SCL_H_NUM_OF_TAPS_C_MASK 0x7000
11304#define SCLV_TAP_CONTROL__SCL_H_NUM_OF_TAPS_C__SHIFT 0xc
11305#define SCLV_CONTROL__SCL_BOUNDARY_MODE_MASK 0x1
11306#define SCLV_CONTROL__SCL_BOUNDARY_MODE__SHIFT 0x0
11307#define SCLV_CONTROL__SCL_EARLY_EOL_MODE_MASK 0x10
11308#define SCLV_CONTROL__SCL_EARLY_EOL_MODE__SHIFT 0x4
11309#define SCLV_CONTROL__SCL_TOTAL_PHASE_MASK 0x100
11310#define SCLV_CONTROL__SCL_TOTAL_PHASE__SHIFT 0x8
11311#define SCLV_MANUAL_REPLICATE_CONTROL__SCL_V_MANUAL_REPLICATE_FACTOR_MASK 0xf
11312#define SCLV_MANUAL_REPLICATE_CONTROL__SCL_V_MANUAL_REPLICATE_FACTOR__SHIFT 0x0
11313#define SCLV_MANUAL_REPLICATE_CONTROL__SCL_H_MANUAL_REPLICATE_FACTOR_MASK 0xf00
11314#define SCLV_MANUAL_REPLICATE_CONTROL__SCL_H_MANUAL_REPLICATE_FACTOR__SHIFT 0x8
11315#define SCLV_AUTOMATIC_MODE_CONTROL__SCL_V_CALC_AUTO_RATIO_EN_MASK 0x1
11316#define SCLV_AUTOMATIC_MODE_CONTROL__SCL_V_CALC_AUTO_RATIO_EN__SHIFT 0x0
11317#define SCLV_AUTOMATIC_MODE_CONTROL__SCL_H_CALC_AUTO_RATIO_EN_MASK 0x10000
11318#define SCLV_AUTOMATIC_MODE_CONTROL__SCL_H_CALC_AUTO_RATIO_EN__SHIFT 0x10
11319#define SCLV_HORZ_FILTER_CONTROL__SCL_H_2TAP_HARDCODE_COEF_EN_MASK 0x100
11320#define SCLV_HORZ_FILTER_CONTROL__SCL_H_2TAP_HARDCODE_COEF_EN__SHIFT 0x8
11321#define SCLV_HORZ_FILTER_SCALE_RATIO__SCL_H_SCALE_RATIO_MASK 0x3ffffff
11322#define SCLV_HORZ_FILTER_SCALE_RATIO__SCL_H_SCALE_RATIO__SHIFT 0x0
11323#define SCLV_HORZ_FILTER_INIT__SCL_H_INIT_FRAC_MASK 0xffffff
11324#define SCLV_HORZ_FILTER_INIT__SCL_H_INIT_FRAC__SHIFT 0x0
11325#define SCLV_HORZ_FILTER_INIT__SCL_H_INIT_INT_MASK 0xf000000
11326#define SCLV_HORZ_FILTER_INIT__SCL_H_INIT_INT__SHIFT 0x18
11327#define SCLV_HORZ_FILTER_SCALE_RATIO_C__SCL_H_SCALE_RATIO_C_MASK 0x3ffffff
11328#define SCLV_HORZ_FILTER_SCALE_RATIO_C__SCL_H_SCALE_RATIO_C__SHIFT 0x0
11329#define SCLV_HORZ_FILTER_INIT_C__SCL_H_INIT_FRAC_C_MASK 0xffffff
11330#define SCLV_HORZ_FILTER_INIT_C__SCL_H_INIT_FRAC_C__SHIFT 0x0
11331#define SCLV_HORZ_FILTER_INIT_C__SCL_H_INIT_INT_C_MASK 0xf000000
11332#define SCLV_HORZ_FILTER_INIT_C__SCL_H_INIT_INT_C__SHIFT 0x18
11333#define SCLV_VERT_FILTER_CONTROL__SCL_V_2TAP_HARDCODE_COEF_EN_MASK 0x100
11334#define SCLV_VERT_FILTER_CONTROL__SCL_V_2TAP_HARDCODE_COEF_EN__SHIFT 0x8
11335#define SCLV_VERT_FILTER_SCALE_RATIO__SCL_V_SCALE_RATIO_MASK 0x3ffffff
11336#define SCLV_VERT_FILTER_SCALE_RATIO__SCL_V_SCALE_RATIO__SHIFT 0x0
11337#define SCLV_VERT_FILTER_INIT__SCL_V_INIT_FRAC_MASK 0xffffff
11338#define SCLV_VERT_FILTER_INIT__SCL_V_INIT_FRAC__SHIFT 0x0
11339#define SCLV_VERT_FILTER_INIT__SCL_V_INIT_INT_MASK 0x7000000
11340#define SCLV_VERT_FILTER_INIT__SCL_V_INIT_INT__SHIFT 0x18
11341#define SCLV_VERT_FILTER_INIT_BOT__SCL_V_INIT_FRAC_BOT_MASK 0xffffff
11342#define SCLV_VERT_FILTER_INIT_BOT__SCL_V_INIT_FRAC_BOT__SHIFT 0x0
11343#define SCLV_VERT_FILTER_INIT_BOT__SCL_V_INIT_INT_BOT_MASK 0x7000000
11344#define SCLV_VERT_FILTER_INIT_BOT__SCL_V_INIT_INT_BOT__SHIFT 0x18
11345#define SCLV_VERT_FILTER_SCALE_RATIO_C__SCL_V_SCALE_RATIO_C_MASK 0x3ffffff
11346#define SCLV_VERT_FILTER_SCALE_RATIO_C__SCL_V_SCALE_RATIO_C__SHIFT 0x0
11347#define SCLV_VERT_FILTER_INIT_C__SCL_V_INIT_FRAC_C_MASK 0xffffff
11348#define SCLV_VERT_FILTER_INIT_C__SCL_V_INIT_FRAC_C__SHIFT 0x0
11349#define SCLV_VERT_FILTER_INIT_C__SCL_V_INIT_INT_C_MASK 0x7000000
11350#define SCLV_VERT_FILTER_INIT_C__SCL_V_INIT_INT_C__SHIFT 0x18
11351#define SCLV_VERT_FILTER_INIT_BOT_C__SCL_V_INIT_FRAC_BOT_C_MASK 0xffffff
11352#define SCLV_VERT_FILTER_INIT_BOT_C__SCL_V_INIT_FRAC_BOT_C__SHIFT 0x0
11353#define SCLV_VERT_FILTER_INIT_BOT_C__SCL_V_INIT_INT_BOT_C_MASK 0x7000000
11354#define SCLV_VERT_FILTER_INIT_BOT_C__SCL_V_INIT_INT_BOT_C__SHIFT 0x18
11355#define SCLV_ROUND_OFFSET__SCL_ROUND_OFFSET_RGB_Y_MASK 0xffff
11356#define SCLV_ROUND_OFFSET__SCL_ROUND_OFFSET_RGB_Y__SHIFT 0x0
11357#define SCLV_ROUND_OFFSET__SCL_ROUND_OFFSET_CBCR_MASK 0xffff0000
11358#define SCLV_ROUND_OFFSET__SCL_ROUND_OFFSET_CBCR__SHIFT 0x10
11359#define SCLV_UPDATE__SCL_UPDATE_PENDING_MASK 0x1
11360#define SCLV_UPDATE__SCL_UPDATE_PENDING__SHIFT 0x0
11361#define SCLV_UPDATE__SCL_UPDATE_TAKEN_MASK 0x100
11362#define SCLV_UPDATE__SCL_UPDATE_TAKEN__SHIFT 0x8
11363#define SCLV_UPDATE__SCL_UPDATE_LOCK_MASK 0x10000
11364#define SCLV_UPDATE__SCL_UPDATE_LOCK__SHIFT 0x10
11365#define SCLV_UPDATE__SCL_COEF_UPDATE_COMPLETE_MASK 0x1000000
11366#define SCLV_UPDATE__SCL_COEF_UPDATE_COMPLETE__SHIFT 0x18
11367#define SCLV_ALU_CONTROL__SCL_ALU_DISABLE_MASK 0x1
11368#define SCLV_ALU_CONTROL__SCL_ALU_DISABLE__SHIFT 0x0
11369#define SCLV_VIEWPORT_START__VIEWPORT_Y_START_MASK 0x3fff
11370#define SCLV_VIEWPORT_START__VIEWPORT_Y_START__SHIFT 0x0
11371#define SCLV_VIEWPORT_START__VIEWPORT_X_START_MASK 0x3fff0000
11372#define SCLV_VIEWPORT_START__VIEWPORT_X_START__SHIFT 0x10
11373#define SCLV_VIEWPORT_START_SECONDARY__VIEWPORT_Y_START_SECONDARY_MASK 0x3fff
11374#define SCLV_VIEWPORT_START_SECONDARY__VIEWPORT_Y_START_SECONDARY__SHIFT 0x0
11375#define SCLV_VIEWPORT_START_SECONDARY__VIEWPORT_X_START_SECONDARY_MASK 0x3fff0000
11376#define SCLV_VIEWPORT_START_SECONDARY__VIEWPORT_X_START_SECONDARY__SHIFT 0x10
11377#define SCLV_VIEWPORT_SIZE__VIEWPORT_HEIGHT_MASK 0x1fff
11378#define SCLV_VIEWPORT_SIZE__VIEWPORT_HEIGHT__SHIFT 0x0
11379#define SCLV_VIEWPORT_SIZE__VIEWPORT_WIDTH_MASK 0x1fff0000
11380#define SCLV_VIEWPORT_SIZE__VIEWPORT_WIDTH__SHIFT 0x10
11381#define SCLV_VIEWPORT_START_C__VIEWPORT_Y_START_C_MASK 0x3fff
11382#define SCLV_VIEWPORT_START_C__VIEWPORT_Y_START_C__SHIFT 0x0
11383#define SCLV_VIEWPORT_START_C__VIEWPORT_X_START_C_MASK 0x3fff0000
11384#define SCLV_VIEWPORT_START_C__VIEWPORT_X_START_C__SHIFT 0x10
11385#define SCLV_VIEWPORT_START_SECONDARY_C__VIEWPORT_Y_START_SECONDARY_C_MASK 0x3fff
11386#define SCLV_VIEWPORT_START_SECONDARY_C__VIEWPORT_Y_START_SECONDARY_C__SHIFT 0x0
11387#define SCLV_VIEWPORT_START_SECONDARY_C__VIEWPORT_X_START_SECONDARY_C_MASK 0x3fff0000
11388#define SCLV_VIEWPORT_START_SECONDARY_C__VIEWPORT_X_START_SECONDARY_C__SHIFT 0x10
11389#define SCLV_VIEWPORT_SIZE_C__VIEWPORT_HEIGHT_C_MASK 0x1fff
11390#define SCLV_VIEWPORT_SIZE_C__VIEWPORT_HEIGHT_C__SHIFT 0x0
11391#define SCLV_VIEWPORT_SIZE_C__VIEWPORT_WIDTH_C_MASK 0x1fff0000
11392#define SCLV_VIEWPORT_SIZE_C__VIEWPORT_WIDTH_C__SHIFT 0x10
11393#define SCLV_EXT_OVERSCAN_LEFT_RIGHT__EXT_OVERSCAN_RIGHT_MASK 0x1fff
11394#define SCLV_EXT_OVERSCAN_LEFT_RIGHT__EXT_OVERSCAN_RIGHT__SHIFT 0x0
11395#define SCLV_EXT_OVERSCAN_LEFT_RIGHT__EXT_OVERSCAN_LEFT_MASK 0x1fff0000
11396#define SCLV_EXT_OVERSCAN_LEFT_RIGHT__EXT_OVERSCAN_LEFT__SHIFT 0x10
11397#define SCLV_EXT_OVERSCAN_TOP_BOTTOM__EXT_OVERSCAN_BOTTOM_MASK 0x1fff
11398#define SCLV_EXT_OVERSCAN_TOP_BOTTOM__EXT_OVERSCAN_BOTTOM__SHIFT 0x0
11399#define SCLV_EXT_OVERSCAN_TOP_BOTTOM__EXT_OVERSCAN_TOP_MASK 0x1fff0000
11400#define SCLV_EXT_OVERSCAN_TOP_BOTTOM__EXT_OVERSCAN_TOP__SHIFT 0x10
11401#define SCLV_MODE_CHANGE_DET1__SCL_MODE_CHANGE_MASK 0x1
11402#define SCLV_MODE_CHANGE_DET1__SCL_MODE_CHANGE__SHIFT 0x0
11403#define SCLV_MODE_CHANGE_DET1__SCL_MODE_CHANGE_ACK_MASK 0x10
11404#define SCLV_MODE_CHANGE_DET1__SCL_MODE_CHANGE_ACK__SHIFT 0x4
11405#define SCLV_MODE_CHANGE_DET1__SCL_ALU_H_SCALE_RATIO_MASK 0xfffff80
11406#define SCLV_MODE_CHANGE_DET1__SCL_ALU_H_SCALE_RATIO__SHIFT 0x7
11407#define SCLV_MODE_CHANGE_DET2__SCL_ALU_V_SCALE_RATIO_MASK 0x1fffff
11408#define SCLV_MODE_CHANGE_DET2__SCL_ALU_V_SCALE_RATIO__SHIFT 0x0
11409#define SCLV_MODE_CHANGE_DET3__SCL_ALU_SOURCE_HEIGHT_MASK 0x3fff
11410#define SCLV_MODE_CHANGE_DET3__SCL_ALU_SOURCE_HEIGHT__SHIFT 0x0
11411#define SCLV_MODE_CHANGE_DET3__SCL_ALU_SOURCE_WIDTH_MASK 0x3fff0000
11412#define SCLV_MODE_CHANGE_DET3__SCL_ALU_SOURCE_WIDTH__SHIFT 0x10
11413#define SCLV_MODE_CHANGE_MASK__SCL_MODE_CHANGE_MASK_MASK 0x1
11414#define SCLV_MODE_CHANGE_MASK__SCL_MODE_CHANGE_MASK__SHIFT 0x0
11415#define SCLV_HORZ_FILTER_INIT_BOT__SCL_H_INIT_FRAC_BOT_MASK 0xffffff
11416#define SCLV_HORZ_FILTER_INIT_BOT__SCL_H_INIT_FRAC_BOT__SHIFT 0x0
11417#define SCLV_HORZ_FILTER_INIT_BOT__SCL_H_INIT_INT_BOT_MASK 0xf000000
11418#define SCLV_HORZ_FILTER_INIT_BOT__SCL_H_INIT_INT_BOT__SHIFT 0x18
11419#define SCLV_HORZ_FILTER_INIT_BOT_C__SCL_H_INIT_FRAC_BOT_C_MASK 0xffffff
11420#define SCLV_HORZ_FILTER_INIT_BOT_C__SCL_H_INIT_FRAC_BOT_C__SHIFT 0x0
11421#define SCLV_HORZ_FILTER_INIT_BOT_C__SCL_H_INIT_INT_BOT_C_MASK 0xf000000
11422#define SCLV_HORZ_FILTER_INIT_BOT_C__SCL_H_INIT_INT_BOT_C__SHIFT 0x18
11423#define SCLV_DEBUG2__SCL_DEBUG_REQ_MODE_MASK 0x1
11424#define SCLV_DEBUG2__SCL_DEBUG_REQ_MODE__SHIFT 0x0
11425#define SCLV_DEBUG2__SCL_DEBUG_EOF_MODE_MASK 0x6
11426#define SCLV_DEBUG2__SCL_DEBUG_EOF_MODE__SHIFT 0x1
11427#define SCLV_DEBUG2__SCL_DEBUG2_MASK 0xfffffff8
11428#define SCLV_DEBUG2__SCL_DEBUG2__SHIFT 0x3
11429#define SCLV_DEBUG__SCL_DEBUG_MASK 0xffffffff
11430#define SCLV_DEBUG__SCL_DEBUG__SHIFT 0x0
11431#define SCLV_TEST_DEBUG_INDEX__SCL_TEST_DEBUG_INDEX_MASK 0xff
11432#define SCLV_TEST_DEBUG_INDEX__SCL_TEST_DEBUG_INDEX__SHIFT 0x0
11433#define SCLV_TEST_DEBUG_INDEX__SCL_TEST_DEBUG_WRITE_EN_MASK 0x100
11434#define SCLV_TEST_DEBUG_INDEX__SCL_TEST_DEBUG_WRITE_EN__SHIFT 0x8
11435#define SCLV_TEST_DEBUG_DATA__SCL_TEST_DEBUG_DATA_MASK 0xffffffff
11436#define SCLV_TEST_DEBUG_DATA__SCL_TEST_DEBUG_DATA__SHIFT 0x0
11437#define COL_MAN_UPDATE__COL_MAN_UPDATE_PENDING_MASK 0x1
11438#define COL_MAN_UPDATE__COL_MAN_UPDATE_PENDING__SHIFT 0x0
11439#define COL_MAN_UPDATE__COL_MAN_UPDATE_TAKEN_MASK 0x2
11440#define COL_MAN_UPDATE__COL_MAN_UPDATE_TAKEN__SHIFT 0x1
11441#define COL_MAN_UPDATE__COL_MAN_UPDATE_LOCK_MASK 0x10000
11442#define COL_MAN_UPDATE__COL_MAN_UPDATE_LOCK__SHIFT 0x10
11443#define COL_MAN_UPDATE__COL_MAN_DISABLE_MULTIPLE_UPDATE_MASK 0x1000000
11444#define COL_MAN_UPDATE__COL_MAN_DISABLE_MULTIPLE_UPDATE__SHIFT 0x18
11445#define COL_MAN_INPUT_CSC_CONTROL__INPUT_CSC_MODE_MASK 0x3
11446#define COL_MAN_INPUT_CSC_CONTROL__INPUT_CSC_MODE__SHIFT 0x0
11447#define COL_MAN_INPUT_CSC_CONTROL__INPUT_CSC_INPUT_TYPE_MASK 0x300
11448#define COL_MAN_INPUT_CSC_CONTROL__INPUT_CSC_INPUT_TYPE__SHIFT 0x8
11449#define COL_MAN_INPUT_CSC_CONTROL__INPUT_CSC_CONVERSION_MODE_MASK 0x10000
11450#define COL_MAN_INPUT_CSC_CONTROL__INPUT_CSC_CONVERSION_MODE__SHIFT 0x10
11451#define INPUT_CSC_C11_C12_A__INPUT_CSC_C11_A_MASK 0xffff
11452#define INPUT_CSC_C11_C12_A__INPUT_CSC_C11_A__SHIFT 0x0
11453#define INPUT_CSC_C11_C12_A__INPUT_CSC_C12_A_MASK 0xffff0000
11454#define INPUT_CSC_C11_C12_A__INPUT_CSC_C12_A__SHIFT 0x10
11455#define INPUT_CSC_C13_C14_A__INPUT_CSC_C13_A_MASK 0xffff
11456#define INPUT_CSC_C13_C14_A__INPUT_CSC_C13_A__SHIFT 0x0
11457#define INPUT_CSC_C13_C14_A__INPUT_CSC_C14_A_MASK 0xffff0000
11458#define INPUT_CSC_C13_C14_A__INPUT_CSC_C14_A__SHIFT 0x10
11459#define INPUT_CSC_C21_C22_A__INPUT_CSC_C21_A_MASK 0xffff
11460#define INPUT_CSC_C21_C22_A__INPUT_CSC_C21_A__SHIFT 0x0
11461#define INPUT_CSC_C21_C22_A__INPUT_CSC_C22_A_MASK 0xffff0000
11462#define INPUT_CSC_C21_C22_A__INPUT_CSC_C22_A__SHIFT 0x10
11463#define INPUT_CSC_C23_C24_A__INPUT_CSC_C23_A_MASK 0xffff
11464#define INPUT_CSC_C23_C24_A__INPUT_CSC_C23_A__SHIFT 0x0
11465#define INPUT_CSC_C23_C24_A__INPUT_CSC_C24_A_MASK 0xffff0000
11466#define INPUT_CSC_C23_C24_A__INPUT_CSC_C24_A__SHIFT 0x10
11467#define INPUT_CSC_C31_C32_A__INPUT_CSC_C31_A_MASK 0xffff
11468#define INPUT_CSC_C31_C32_A__INPUT_CSC_C31_A__SHIFT 0x0
11469#define INPUT_CSC_C31_C32_A__INPUT_CSC_C32_A_MASK 0xffff0000
11470#define INPUT_CSC_C31_C32_A__INPUT_CSC_C32_A__SHIFT 0x10
11471#define INPUT_CSC_C33_C34_A__INPUT_CSC_C33_A_MASK 0xffff
11472#define INPUT_CSC_C33_C34_A__INPUT_CSC_C33_A__SHIFT 0x0
11473#define INPUT_CSC_C33_C34_A__INPUT_CSC_C34_A_MASK 0xffff0000
11474#define INPUT_CSC_C33_C34_A__INPUT_CSC_C34_A__SHIFT 0x10
11475#define INPUT_CSC_C11_C12_B__INPUT_CSC_C11_B_MASK 0xffff
11476#define INPUT_CSC_C11_C12_B__INPUT_CSC_C11_B__SHIFT 0x0
11477#define INPUT_CSC_C11_C12_B__INPUT_CSC_C12_B_MASK 0xffff0000
11478#define INPUT_CSC_C11_C12_B__INPUT_CSC_C12_B__SHIFT 0x10
11479#define INPUT_CSC_C13_C14_B__INPUT_CSC_C13_B_MASK 0xffff
11480#define INPUT_CSC_C13_C14_B__INPUT_CSC_C13_B__SHIFT 0x0
11481#define INPUT_CSC_C13_C14_B__INPUT_CSC_C14_B_MASK 0xffff0000
11482#define INPUT_CSC_C13_C14_B__INPUT_CSC_C14_B__SHIFT 0x10
11483#define INPUT_CSC_C21_C22_B__INPUT_CSC_C21_B_MASK 0xffff
11484#define INPUT_CSC_C21_C22_B__INPUT_CSC_C21_B__SHIFT 0x0
11485#define INPUT_CSC_C21_C22_B__INPUT_CSC_C22_B_MASK 0xffff0000
11486#define INPUT_CSC_C21_C22_B__INPUT_CSC_C22_B__SHIFT 0x10
11487#define INPUT_CSC_C23_C24_B__INPUT_CSC_C23_B_MASK 0xffff
11488#define INPUT_CSC_C23_C24_B__INPUT_CSC_C23_B__SHIFT 0x0
11489#define INPUT_CSC_C23_C24_B__INPUT_CSC_C24_B_MASK 0xffff0000
11490#define INPUT_CSC_C23_C24_B__INPUT_CSC_C24_B__SHIFT 0x10
11491#define INPUT_CSC_C31_C32_B__INPUT_CSC_C31_B_MASK 0xffff
11492#define INPUT_CSC_C31_C32_B__INPUT_CSC_C31_B__SHIFT 0x0
11493#define INPUT_CSC_C31_C32_B__INPUT_CSC_C32_B_MASK 0xffff0000
11494#define INPUT_CSC_C31_C32_B__INPUT_CSC_C32_B__SHIFT 0x10
11495#define INPUT_CSC_C33_C34_B__INPUT_CSC_C33_B_MASK 0xffff
11496#define INPUT_CSC_C33_C34_B__INPUT_CSC_C33_B__SHIFT 0x0
11497#define INPUT_CSC_C33_C34_B__INPUT_CSC_C34_B_MASK 0xffff0000
11498#define INPUT_CSC_C33_C34_B__INPUT_CSC_C34_B__SHIFT 0x10
11499#define PRESCALE_CONTROL__PRESCALE_MODE_MASK 0x3
11500#define PRESCALE_CONTROL__PRESCALE_MODE__SHIFT 0x0
11501#define PRESCALE_VALUES_R__PRESCALE_BIAS_R_MASK 0xffff
11502#define PRESCALE_VALUES_R__PRESCALE_BIAS_R__SHIFT 0x0
11503#define PRESCALE_VALUES_R__PRESCALE_SCALE_R_MASK 0xffff0000
11504#define PRESCALE_VALUES_R__PRESCALE_SCALE_R__SHIFT 0x10
11505#define PRESCALE_VALUES_G__PRESCALE_BIAS_G_MASK 0xffff
11506#define PRESCALE_VALUES_G__PRESCALE_BIAS_G__SHIFT 0x0
11507#define PRESCALE_VALUES_G__PRESCALE_SCALE_G_MASK 0xffff0000
11508#define PRESCALE_VALUES_G__PRESCALE_SCALE_G__SHIFT 0x10
11509#define PRESCALE_VALUES_B__PRESCALE_BIAS_B_MASK 0xffff
11510#define PRESCALE_VALUES_B__PRESCALE_BIAS_B__SHIFT 0x0
11511#define PRESCALE_VALUES_B__PRESCALE_SCALE_B_MASK 0xffff0000
11512#define PRESCALE_VALUES_B__PRESCALE_SCALE_B__SHIFT 0x10
11513#define COL_MAN_OUTPUT_CSC_CONTROL__OUTPUT_CSC_MODE_MASK 0x7
11514#define COL_MAN_OUTPUT_CSC_CONTROL__OUTPUT_CSC_MODE__SHIFT 0x0
11515#define OUTPUT_CSC_C11_C12_A__OUTPUT_CSC_C11_A_MASK 0xffff
11516#define OUTPUT_CSC_C11_C12_A__OUTPUT_CSC_C11_A__SHIFT 0x0
11517#define OUTPUT_CSC_C11_C12_A__OUTPUT_CSC_C12_A_MASK 0xffff0000
11518#define OUTPUT_CSC_C11_C12_A__OUTPUT_CSC_C12_A__SHIFT 0x10
11519#define OUTPUT_CSC_C13_C14_A__OUTPUT_CSC_C13_A_MASK 0xffff
11520#define OUTPUT_CSC_C13_C14_A__OUTPUT_CSC_C13_A__SHIFT 0x0
11521#define OUTPUT_CSC_C13_C14_A__OUTPUT_CSC_C14_A_MASK 0xffff0000
11522#define OUTPUT_CSC_C13_C14_A__OUTPUT_CSC_C14_A__SHIFT 0x10
11523#define OUTPUT_CSC_C21_C22_A__OUTPUT_CSC_C21_A_MASK 0xffff
11524#define OUTPUT_CSC_C21_C22_A__OUTPUT_CSC_C21_A__SHIFT 0x0
11525#define OUTPUT_CSC_C21_C22_A__OUTPUT_CSC_C22_A_MASK 0xffff0000
11526#define OUTPUT_CSC_C21_C22_A__OUTPUT_CSC_C22_A__SHIFT 0x10
11527#define OUTPUT_CSC_C23_C24_A__OUTPUT_CSC_C23_A_MASK 0xffff
11528#define OUTPUT_CSC_C23_C24_A__OUTPUT_CSC_C23_A__SHIFT 0x0
11529#define OUTPUT_CSC_C23_C24_A__OUTPUT_CSC_C24_A_MASK 0xffff0000
11530#define OUTPUT_CSC_C23_C24_A__OUTPUT_CSC_C24_A__SHIFT 0x10
11531#define OUTPUT_CSC_C31_C32_A__OUTPUT_CSC_C31_A_MASK 0xffff
11532#define OUTPUT_CSC_C31_C32_A__OUTPUT_CSC_C31_A__SHIFT 0x0
11533#define OUTPUT_CSC_C31_C32_A__OUTPUT_CSC_C32_A_MASK 0xffff0000
11534#define OUTPUT_CSC_C31_C32_A__OUTPUT_CSC_C32_A__SHIFT 0x10
11535#define OUTPUT_CSC_C33_C34_A__OUTPUT_CSC_C33_A_MASK 0xffff
11536#define OUTPUT_CSC_C33_C34_A__OUTPUT_CSC_C33_A__SHIFT 0x0
11537#define OUTPUT_CSC_C33_C34_A__OUTPUT_CSC_C34_A_MASK 0xffff0000
11538#define OUTPUT_CSC_C33_C34_A__OUTPUT_CSC_C34_A__SHIFT 0x10
11539#define OUTPUT_CSC_C11_C12_B__OUTPUT_CSC_C11_B_MASK 0xffff
11540#define OUTPUT_CSC_C11_C12_B__OUTPUT_CSC_C11_B__SHIFT 0x0
11541#define OUTPUT_CSC_C11_C12_B__OUTPUT_CSC_C12_B_MASK 0xffff0000
11542#define OUTPUT_CSC_C11_C12_B__OUTPUT_CSC_C12_B__SHIFT 0x10
11543#define OUTPUT_CSC_C13_C14_B__OUTPUT_CSC_C13_B_MASK 0xffff
11544#define OUTPUT_CSC_C13_C14_B__OUTPUT_CSC_C13_B__SHIFT 0x0
11545#define OUTPUT_CSC_C13_C14_B__OUTPUT_CSC_C14_B_MASK 0xffff0000
11546#define OUTPUT_CSC_C13_C14_B__OUTPUT_CSC_C14_B__SHIFT 0x10
11547#define OUTPUT_CSC_C21_C22_B__OUTPUT_CSC_C21_B_MASK 0xffff
11548#define OUTPUT_CSC_C21_C22_B__OUTPUT_CSC_C21_B__SHIFT 0x0
11549#define OUTPUT_CSC_C21_C22_B__OUTPUT_CSC_C22_B_MASK 0xffff0000
11550#define OUTPUT_CSC_C21_C22_B__OUTPUT_CSC_C22_B__SHIFT 0x10
11551#define OUTPUT_CSC_C23_C24_B__OUTPUT_CSC_C23_B_MASK 0xffff
11552#define OUTPUT_CSC_C23_C24_B__OUTPUT_CSC_C23_B__SHIFT 0x0
11553#define OUTPUT_CSC_C23_C24_B__OUTPUT_CSC_C24_B_MASK 0xffff0000
11554#define OUTPUT_CSC_C23_C24_B__OUTPUT_CSC_C24_B__SHIFT 0x10
11555#define OUTPUT_CSC_C31_C32_B__OUTPUT_CSC_C31_B_MASK 0xffff
11556#define OUTPUT_CSC_C31_C32_B__OUTPUT_CSC_C31_B__SHIFT 0x0
11557#define OUTPUT_CSC_C31_C32_B__OUTPUT_CSC_C32_B_MASK 0xffff0000
11558#define OUTPUT_CSC_C31_C32_B__OUTPUT_CSC_C32_B__SHIFT 0x10
11559#define OUTPUT_CSC_C33_C34_B__OUTPUT_CSC_C33_B_MASK 0xffff
11560#define OUTPUT_CSC_C33_C34_B__OUTPUT_CSC_C33_B__SHIFT 0x0
11561#define OUTPUT_CSC_C33_C34_B__OUTPUT_CSC_C34_B_MASK 0xffff0000
11562#define OUTPUT_CSC_C33_C34_B__OUTPUT_CSC_C34_B__SHIFT 0x10
11563#define DENORM_CLAMP_CONTROL__DENORM_MODE_MASK 0x3
11564#define DENORM_CLAMP_CONTROL__DENORM_MODE__SHIFT 0x0
11565#define DENORM_CLAMP_CONTROL__DENORM_10BIT_OUT_MASK 0x100
11566#define DENORM_CLAMP_CONTROL__DENORM_10BIT_OUT__SHIFT 0x8
11567#define DENORM_CLAMP_RANGE_R_CR__RANGE_CLAMP_MAX_R_CR_MASK 0xfff
11568#define DENORM_CLAMP_RANGE_R_CR__RANGE_CLAMP_MAX_R_CR__SHIFT 0x0
11569#define DENORM_CLAMP_RANGE_R_CR__RANGE_CLAMP_MIN_R_CR_MASK 0xfff000
11570#define DENORM_CLAMP_RANGE_R_CR__RANGE_CLAMP_MIN_R_CR__SHIFT 0xc
11571#define DENORM_CLAMP_RANGE_G_Y__RANGE_CLAMP_MAX_G_Y_MASK 0xfff
11572#define DENORM_CLAMP_RANGE_G_Y__RANGE_CLAMP_MAX_G_Y__SHIFT 0x0
11573#define DENORM_CLAMP_RANGE_G_Y__RANGE_CLAMP_MIN_G_Y_MASK 0xfff000
11574#define DENORM_CLAMP_RANGE_G_Y__RANGE_CLAMP_MIN_G_Y__SHIFT 0xc
11575#define DENORM_CLAMP_RANGE_B_CB__RANGE_CLAMP_MAX_B_CB_MASK 0xfff
11576#define DENORM_CLAMP_RANGE_B_CB__RANGE_CLAMP_MAX_B_CB__SHIFT 0x0
11577#define DENORM_CLAMP_RANGE_B_CB__RANGE_CLAMP_MIN_B_CB_MASK 0xfff000
11578#define DENORM_CLAMP_RANGE_B_CB__RANGE_CLAMP_MIN_B_CB__SHIFT 0xc
11579#define COL_MAN_FP_CONVERTED_FIELD__COL_MAN_FP_CONVERTED_FIELD_DATA_MASK 0x3ffff
11580#define COL_MAN_FP_CONVERTED_FIELD__COL_MAN_FP_CONVERTED_FIELD_DATA__SHIFT 0x0
11581#define COL_MAN_FP_CONVERTED_FIELD__COL_MAN_FP_CONVERTED_FIELD_INDEX_MASK 0x3f00000
11582#define COL_MAN_FP_CONVERTED_FIELD__COL_MAN_FP_CONVERTED_FIELD_INDEX__SHIFT 0x14
11583#define GAMMA_CORR_CONTROL__GAMMA_CORR_MODE_MASK 0x3
11584#define GAMMA_CORR_CONTROL__GAMMA_CORR_MODE__SHIFT 0x0
11585#define GAMMA_CORR_LUT_INDEX__GAMMA_CORR_LUT_INDEX_MASK 0xff
11586#define GAMMA_CORR_LUT_INDEX__GAMMA_CORR_LUT_INDEX__SHIFT 0x0
11587#define GAMMA_CORR_LUT_DATA__GAMMA_CORR_LUT_DATA_MASK 0x7ffff
11588#define GAMMA_CORR_LUT_DATA__GAMMA_CORR_LUT_DATA__SHIFT 0x0
11589#define GAMMA_CORR_LUT_WRITE_EN_MASK__GAMMA_CORR_LUT_WRITE_EN_MASK_MASK 0x7
11590#define GAMMA_CORR_LUT_WRITE_EN_MASK__GAMMA_CORR_LUT_WRITE_EN_MASK__SHIFT 0x0
11591#define GAMMA_CORR_CNTLA_START_CNTL__GAMMA_CORR_CNTLA_EXP_REGION_START_MASK 0x3ffff
11592#define GAMMA_CORR_CNTLA_START_CNTL__GAMMA_CORR_CNTLA_EXP_REGION_START__SHIFT 0x0
11593#define GAMMA_CORR_CNTLA_START_CNTL__GAMMA_CORR_CNTLA_EXP_REGION_START_SEGMENT_MASK 0x7f00000
11594#define GAMMA_CORR_CNTLA_START_CNTL__GAMMA_CORR_CNTLA_EXP_REGION_START_SEGMENT__SHIFT 0x14
11595#define GAMMA_CORR_CNTLA_SLOPE_CNTL__GAMMA_CORR_CNTLA_EXP_REGION_LINEAR_SLOPE_MASK 0x3ffff
11596#define GAMMA_CORR_CNTLA_SLOPE_CNTL__GAMMA_CORR_CNTLA_EXP_REGION_LINEAR_SLOPE__SHIFT 0x0
11597#define GAMMA_CORR_CNTLA_END_CNTL1__GAMMA_CORR_CNTLA_EXP_REGION_END_MASK 0xffff
11598#define GAMMA_CORR_CNTLA_END_CNTL1__GAMMA_CORR_CNTLA_EXP_REGION_END__SHIFT 0x0
11599#define GAMMA_CORR_CNTLA_END_CNTL2__GAMMA_CORR_CNTLA_EXP_REGION_END_SLOPE_MASK 0xffff
11600#define GAMMA_CORR_CNTLA_END_CNTL2__GAMMA_CORR_CNTLA_EXP_REGION_END_SLOPE__SHIFT 0x0
11601#define GAMMA_CORR_CNTLA_END_CNTL2__GAMMA_CORR_CNTLA_EXP_REGION_END_BASE_MASK 0xffff0000
11602#define GAMMA_CORR_CNTLA_END_CNTL2__GAMMA_CORR_CNTLA_EXP_REGION_END_BASE__SHIFT 0x10
11603#define GAMMA_CORR_CNTLA_REGION_0_1__GAMMA_CORR_CNTLA_EXP_REGION0_LUT_OFFSET_MASK 0xff
11604#define GAMMA_CORR_CNTLA_REGION_0_1__GAMMA_CORR_CNTLA_EXP_REGION0_LUT_OFFSET__SHIFT 0x0
11605#define GAMMA_CORR_CNTLA_REGION_0_1__GAMMA_CORR_CNTLA_EXP_REGION0_NUM_SEGMENTS_MASK 0x3800
11606#define GAMMA_CORR_CNTLA_REGION_0_1__GAMMA_CORR_CNTLA_EXP_REGION0_NUM_SEGMENTS__SHIFT 0xb
11607#define GAMMA_CORR_CNTLA_REGION_0_1__GAMMA_CORR_CNTLA_EXP_REGION1_LUT_OFFSET_MASK 0x7f8000
11608#define GAMMA_CORR_CNTLA_REGION_0_1__GAMMA_CORR_CNTLA_EXP_REGION1_LUT_OFFSET__SHIFT 0xf
11609#define GAMMA_CORR_CNTLA_REGION_0_1__GAMMA_CORR_CNTLA_EXP_REGION1_NUM_SEGMENTS_MASK 0x38000000
11610#define GAMMA_CORR_CNTLA_REGION_0_1__GAMMA_CORR_CNTLA_EXP_REGION1_NUM_SEGMENTS__SHIFT 0x1b
11611#define GAMMA_CORR_CNTLA_REGION_2_3__GAMMA_CORR_CNTLA_EXP_REGION2_LUT_OFFSET_MASK 0xff
11612#define GAMMA_CORR_CNTLA_REGION_2_3__GAMMA_CORR_CNTLA_EXP_REGION2_LUT_OFFSET__SHIFT 0x0
11613#define GAMMA_CORR_CNTLA_REGION_2_3__GAMMA_CORR_CNTLA_EXP_REGION2_NUM_SEGMENTS_MASK 0x3800
11614#define GAMMA_CORR_CNTLA_REGION_2_3__GAMMA_CORR_CNTLA_EXP_REGION2_NUM_SEGMENTS__SHIFT 0xb
11615#define GAMMA_CORR_CNTLA_REGION_2_3__GAMMA_CORR_CNTLA_EXP_REGION3_LUT_OFFSET_MASK 0x7f8000
11616#define GAMMA_CORR_CNTLA_REGION_2_3__GAMMA_CORR_CNTLA_EXP_REGION3_LUT_OFFSET__SHIFT 0xf
11617#define GAMMA_CORR_CNTLA_REGION_2_3__GAMMA_CORR_CNTLA_EXP_REGION3_NUM_SEGMENTS_MASK 0x38000000
11618#define GAMMA_CORR_CNTLA_REGION_2_3__GAMMA_CORR_CNTLA_EXP_REGION3_NUM_SEGMENTS__SHIFT 0x1b
11619#define GAMMA_CORR_CNTLA_REGION_4_5__GAMMA_CORR_CNTLA_EXP_REGION4_LUT_OFFSET_MASK 0xff
11620#define GAMMA_CORR_CNTLA_REGION_4_5__GAMMA_CORR_CNTLA_EXP_REGION4_LUT_OFFSET__SHIFT 0x0
11621#define GAMMA_CORR_CNTLA_REGION_4_5__GAMMA_CORR_CNTLA_EXP_REGION4_NUM_SEGMENTS_MASK 0x3800
11622#define GAMMA_CORR_CNTLA_REGION_4_5__GAMMA_CORR_CNTLA_EXP_REGION4_NUM_SEGMENTS__SHIFT 0xb
11623#define GAMMA_CORR_CNTLA_REGION_4_5__GAMMA_CORR_CNTLA_EXP_REGION5_LUT_OFFSET_MASK 0x7f8000
11624#define GAMMA_CORR_CNTLA_REGION_4_5__GAMMA_CORR_CNTLA_EXP_REGION5_LUT_OFFSET__SHIFT 0xf
11625#define GAMMA_CORR_CNTLA_REGION_4_5__GAMMA_CORR_CNTLA_EXP_REGION5_NUM_SEGMENTS_MASK 0x38000000
11626#define GAMMA_CORR_CNTLA_REGION_4_5__GAMMA_CORR_CNTLA_EXP_REGION5_NUM_SEGMENTS__SHIFT 0x1b
11627#define GAMMA_CORR_CNTLA_REGION_6_7__GAMMA_CORR_CNTLA_EXP_REGION6_LUT_OFFSET_MASK 0xff
11628#define GAMMA_CORR_CNTLA_REGION_6_7__GAMMA_CORR_CNTLA_EXP_REGION6_LUT_OFFSET__SHIFT 0x0
11629#define GAMMA_CORR_CNTLA_REGION_6_7__GAMMA_CORR_CNTLA_EXP_REGION6_NUM_SEGMENTS_MASK 0x3800
11630#define GAMMA_CORR_CNTLA_REGION_6_7__GAMMA_CORR_CNTLA_EXP_REGION6_NUM_SEGMENTS__SHIFT 0xb
11631#define GAMMA_CORR_CNTLA_REGION_6_7__GAMMA_CORR_CNTLA_EXP_REGION7_LUT_OFFSET_MASK 0x7f8000
11632#define GAMMA_CORR_CNTLA_REGION_6_7__GAMMA_CORR_CNTLA_EXP_REGION7_LUT_OFFSET__SHIFT 0xf
11633#define GAMMA_CORR_CNTLA_REGION_6_7__GAMMA_CORR_CNTLA_EXP_REGION7_NUM_SEGMENTS_MASK 0x38000000
11634#define GAMMA_CORR_CNTLA_REGION_6_7__GAMMA_CORR_CNTLA_EXP_REGION7_NUM_SEGMENTS__SHIFT 0x1b
11635#define GAMMA_CORR_CNTLA_REGION_8_9__GAMMA_CORR_CNTLA_EXP_REGION8_LUT_OFFSET_MASK 0xff
11636#define GAMMA_CORR_CNTLA_REGION_8_9__GAMMA_CORR_CNTLA_EXP_REGION8_LUT_OFFSET__SHIFT 0x0
11637#define GAMMA_CORR_CNTLA_REGION_8_9__GAMMA_CORR_CNTLA_EXP_REGION8_NUM_SEGMENTS_MASK 0x3800
11638#define GAMMA_CORR_CNTLA_REGION_8_9__GAMMA_CORR_CNTLA_EXP_REGION8_NUM_SEGMENTS__SHIFT 0xb
11639#define GAMMA_CORR_CNTLA_REGION_8_9__GAMMA_CORR_CNTLA_EXP_REGION9_LUT_OFFSET_MASK 0x7f8000
11640#define GAMMA_CORR_CNTLA_REGION_8_9__GAMMA_CORR_CNTLA_EXP_REGION9_LUT_OFFSET__SHIFT 0xf
11641#define GAMMA_CORR_CNTLA_REGION_8_9__GAMMA_CORR_CNTLA_EXP_REGION9_NUM_SEGMENTS_MASK 0x38000000
11642#define GAMMA_CORR_CNTLA_REGION_8_9__GAMMA_CORR_CNTLA_EXP_REGION9_NUM_SEGMENTS__SHIFT 0x1b
11643#define GAMMA_CORR_CNTLA_REGION_10_11__GAMMA_CORR_CNTLA_EXP_REGION10_LUT_OFFSET_MASK 0xff
11644#define GAMMA_CORR_CNTLA_REGION_10_11__GAMMA_CORR_CNTLA_EXP_REGION10_LUT_OFFSET__SHIFT 0x0
11645#define GAMMA_CORR_CNTLA_REGION_10_11__GAMMA_CORR_CNTLA_EXP_REGION10_NUM_SEGMENTS_MASK 0x3800
11646#define GAMMA_CORR_CNTLA_REGION_10_11__GAMMA_CORR_CNTLA_EXP_REGION10_NUM_SEGMENTS__SHIFT 0xb
11647#define GAMMA_CORR_CNTLA_REGION_10_11__GAMMA_CORR_CNTLA_EXP_REGION11_LUT_OFFSET_MASK 0x7f8000
11648#define GAMMA_CORR_CNTLA_REGION_10_11__GAMMA_CORR_CNTLA_EXP_REGION11_LUT_OFFSET__SHIFT 0xf
11649#define GAMMA_CORR_CNTLA_REGION_10_11__GAMMA_CORR_CNTLA_EXP_REGION11_NUM_SEGMENTS_MASK 0x38000000
11650#define GAMMA_CORR_CNTLA_REGION_10_11__GAMMA_CORR_CNTLA_EXP_REGION11_NUM_SEGMENTS__SHIFT 0x1b
11651#define GAMMA_CORR_CNTLA_REGION_12_13__GAMMA_CORR_CNTLA_EXP_REGION12_LUT_OFFSET_MASK 0xff
11652#define GAMMA_CORR_CNTLA_REGION_12_13__GAMMA_CORR_CNTLA_EXP_REGION12_LUT_OFFSET__SHIFT 0x0
11653#define GAMMA_CORR_CNTLA_REGION_12_13__GAMMA_CORR_CNTLA_EXP_REGION12_NUM_SEGMENTS_MASK 0x3800
11654#define GAMMA_CORR_CNTLA_REGION_12_13__GAMMA_CORR_CNTLA_EXP_REGION12_NUM_SEGMENTS__SHIFT 0xb
11655#define GAMMA_CORR_CNTLA_REGION_12_13__GAMMA_CORR_CNTLA_EXP_REGION13_LUT_OFFSET_MASK 0x7f8000
11656#define GAMMA_CORR_CNTLA_REGION_12_13__GAMMA_CORR_CNTLA_EXP_REGION13_LUT_OFFSET__SHIFT 0xf
11657#define GAMMA_CORR_CNTLA_REGION_12_13__GAMMA_CORR_CNTLA_EXP_REGION13_NUM_SEGMENTS_MASK 0x38000000
11658#define GAMMA_CORR_CNTLA_REGION_12_13__GAMMA_CORR_CNTLA_EXP_REGION13_NUM_SEGMENTS__SHIFT 0x1b
11659#define GAMMA_CORR_CNTLA_REGION_14_15__GAMMA_CORR_CNTLA_EXP_REGION14_LUT_OFFSET_MASK 0xff
11660#define GAMMA_CORR_CNTLA_REGION_14_15__GAMMA_CORR_CNTLA_EXP_REGION14_LUT_OFFSET__SHIFT 0x0
11661#define GAMMA_CORR_CNTLA_REGION_14_15__GAMMA_CORR_CNTLA_EXP_REGION14_NUM_SEGMENTS_MASK 0x3800
11662#define GAMMA_CORR_CNTLA_REGION_14_15__GAMMA_CORR_CNTLA_EXP_REGION14_NUM_SEGMENTS__SHIFT 0xb
11663#define GAMMA_CORR_CNTLA_REGION_14_15__GAMMA_CORR_CNTLA_EXP_REGION15_LUT_OFFSET_MASK 0x7f8000
11664#define GAMMA_CORR_CNTLA_REGION_14_15__GAMMA_CORR_CNTLA_EXP_REGION15_LUT_OFFSET__SHIFT 0xf
11665#define GAMMA_CORR_CNTLA_REGION_14_15__GAMMA_CORR_CNTLA_EXP_REGION15_NUM_SEGMENTS_MASK 0x38000000
11666#define GAMMA_CORR_CNTLA_REGION_14_15__GAMMA_CORR_CNTLA_EXP_REGION15_NUM_SEGMENTS__SHIFT 0x1b
11667#define GAMMA_CORR_CNTLB_START_CNTL__GAMMA_CORR_CNTLB_EXP_REGION_START_MASK 0x3ffff
11668#define GAMMA_CORR_CNTLB_START_CNTL__GAMMA_CORR_CNTLB_EXP_REGION_START__SHIFT 0x0
11669#define GAMMA_CORR_CNTLB_START_CNTL__GAMMA_CORR_CNTLB_EXP_REGION_START_SEGMENT_MASK 0x7f00000
11670#define GAMMA_CORR_CNTLB_START_CNTL__GAMMA_CORR_CNTLB_EXP_REGION_START_SEGMENT__SHIFT 0x14
11671#define GAMMA_CORR_CNTLB_SLOPE_CNTL__GAMMA_CORR_CNTLB_EXP_REGION_LINEAR_SLOPE_MASK 0x3ffff
11672#define GAMMA_CORR_CNTLB_SLOPE_CNTL__GAMMA_CORR_CNTLB_EXP_REGION_LINEAR_SLOPE__SHIFT 0x0
11673#define GAMMA_CORR_CNTLB_END_CNTL1__GAMMA_CORR_CNTLB_EXP_REGION_END_MASK 0xffff
11674#define GAMMA_CORR_CNTLB_END_CNTL1__GAMMA_CORR_CNTLB_EXP_REGION_END__SHIFT 0x0
11675#define GAMMA_CORR_CNTLB_END_CNTL2__GAMMA_CORR_CNTLB_EXP_REGION_END_SLOPE_MASK 0xffff
11676#define GAMMA_CORR_CNTLB_END_CNTL2__GAMMA_CORR_CNTLB_EXP_REGION_END_SLOPE__SHIFT 0x0
11677#define GAMMA_CORR_CNTLB_END_CNTL2__GAMMA_CORR_CNTLB_EXP_REGION_END_BASE_MASK 0xffff0000
11678#define GAMMA_CORR_CNTLB_END_CNTL2__GAMMA_CORR_CNTLB_EXP_REGION_END_BASE__SHIFT 0x10
11679#define GAMMA_CORR_CNTLB_REGION_0_1__GAMMA_CORR_CNTLB_EXP_REGION0_LUT_OFFSET_MASK 0xff
11680#define GAMMA_CORR_CNTLB_REGION_0_1__GAMMA_CORR_CNTLB_EXP_REGION0_LUT_OFFSET__SHIFT 0x0
11681#define GAMMA_CORR_CNTLB_REGION_0_1__GAMMA_CORR_CNTLB_EXP_REGION0_NUM_SEGMENTS_MASK 0x3800
11682#define GAMMA_CORR_CNTLB_REGION_0_1__GAMMA_CORR_CNTLB_EXP_REGION0_NUM_SEGMENTS__SHIFT 0xb
11683#define GAMMA_CORR_CNTLB_REGION_0_1__GAMMA_CORR_CNTLB_EXP_REGION1_LUT_OFFSET_MASK 0x7f8000
11684#define GAMMA_CORR_CNTLB_REGION_0_1__GAMMA_CORR_CNTLB_EXP_REGION1_LUT_OFFSET__SHIFT 0xf
11685#define GAMMA_CORR_CNTLB_REGION_0_1__GAMMA_CORR_CNTLB_EXP_REGION1_NUM_SEGMENTS_MASK 0x38000000
11686#define GAMMA_CORR_CNTLB_REGION_0_1__GAMMA_CORR_CNTLB_EXP_REGION1_NUM_SEGMENTS__SHIFT 0x1b
11687#define GAMMA_CORR_CNTLB_REGION_2_3__GAMMA_CORR_CNTLB_EXP_REGION2_LUT_OFFSET_MASK 0xff
11688#define GAMMA_CORR_CNTLB_REGION_2_3__GAMMA_CORR_CNTLB_EXP_REGION2_LUT_OFFSET__SHIFT 0x0
11689#define GAMMA_CORR_CNTLB_REGION_2_3__GAMMA_CORR_CNTLB_EXP_REGION2_NUM_SEGMENTS_MASK 0x3800
11690#define GAMMA_CORR_CNTLB_REGION_2_3__GAMMA_CORR_CNTLB_EXP_REGION2_NUM_SEGMENTS__SHIFT 0xb
11691#define GAMMA_CORR_CNTLB_REGION_2_3__GAMMA_CORR_CNTLB_EXP_REGION3_LUT_OFFSET_MASK 0x7f8000
11692#define GAMMA_CORR_CNTLB_REGION_2_3__GAMMA_CORR_CNTLB_EXP_REGION3_LUT_OFFSET__SHIFT 0xf
11693#define GAMMA_CORR_CNTLB_REGION_2_3__GAMMA_CORR_CNTLB_EXP_REGION3_NUM_SEGMENTS_MASK 0x38000000
11694#define GAMMA_CORR_CNTLB_REGION_2_3__GAMMA_CORR_CNTLB_EXP_REGION3_NUM_SEGMENTS__SHIFT 0x1b
11695#define GAMMA_CORR_CNTLB_REGION_4_5__GAMMA_CORR_CNTLB_EXP_REGION4_LUT_OFFSET_MASK 0xff
11696#define GAMMA_CORR_CNTLB_REGION_4_5__GAMMA_CORR_CNTLB_EXP_REGION4_LUT_OFFSET__SHIFT 0x0
11697#define GAMMA_CORR_CNTLB_REGION_4_5__GAMMA_CORR_CNTLB_EXP_REGION4_NUM_SEGMENTS_MASK 0x3800
11698#define GAMMA_CORR_CNTLB_REGION_4_5__GAMMA_CORR_CNTLB_EXP_REGION4_NUM_SEGMENTS__SHIFT 0xb
11699#define GAMMA_CORR_CNTLB_REGION_4_5__GAMMA_CORR_CNTLB_EXP_REGION5_LUT_OFFSET_MASK 0x7f8000
11700#define GAMMA_CORR_CNTLB_REGION_4_5__GAMMA_CORR_CNTLB_EXP_REGION5_LUT_OFFSET__SHIFT 0xf
11701#define GAMMA_CORR_CNTLB_REGION_4_5__GAMMA_CORR_CNTLB_EXP_REGION5_NUM_SEGMENTS_MASK 0x38000000
11702#define GAMMA_CORR_CNTLB_REGION_4_5__GAMMA_CORR_CNTLB_EXP_REGION5_NUM_SEGMENTS__SHIFT 0x1b
11703#define GAMMA_CORR_CNTLB_REGION_6_7__GAMMA_CORR_CNTLB_EXP_REGION6_LUT_OFFSET_MASK 0xff
11704#define GAMMA_CORR_CNTLB_REGION_6_7__GAMMA_CORR_CNTLB_EXP_REGION6_LUT_OFFSET__SHIFT 0x0
11705#define GAMMA_CORR_CNTLB_REGION_6_7__GAMMA_CORR_CNTLB_EXP_REGION6_NUM_SEGMENTS_MASK 0x3800
11706#define GAMMA_CORR_CNTLB_REGION_6_7__GAMMA_CORR_CNTLB_EXP_REGION6_NUM_SEGMENTS__SHIFT 0xb
11707#define GAMMA_CORR_CNTLB_REGION_6_7__GAMMA_CORR_CNTLB_EXP_REGION7_LUT_OFFSET_MASK 0x7f8000
11708#define GAMMA_CORR_CNTLB_REGION_6_7__GAMMA_CORR_CNTLB_EXP_REGION7_LUT_OFFSET__SHIFT 0xf
11709#define GAMMA_CORR_CNTLB_REGION_6_7__GAMMA_CORR_CNTLB_EXP_REGION7_NUM_SEGMENTS_MASK 0x38000000
11710#define GAMMA_CORR_CNTLB_REGION_6_7__GAMMA_CORR_CNTLB_EXP_REGION7_NUM_SEGMENTS__SHIFT 0x1b
11711#define GAMMA_CORR_CNTLB_REGION_8_9__GAMMA_CORR_CNTLB_EXP_REGION8_LUT_OFFSET_MASK 0xff
11712#define GAMMA_CORR_CNTLB_REGION_8_9__GAMMA_CORR_CNTLB_EXP_REGION8_LUT_OFFSET__SHIFT 0x0
11713#define GAMMA_CORR_CNTLB_REGION_8_9__GAMMA_CORR_CNTLB_EXP_REGION8_NUM_SEGMENTS_MASK 0x3800
11714#define GAMMA_CORR_CNTLB_REGION_8_9__GAMMA_CORR_CNTLB_EXP_REGION8_NUM_SEGMENTS__SHIFT 0xb
11715#define GAMMA_CORR_CNTLB_REGION_8_9__GAMMA_CORR_CNTLB_EXP_REGION9_LUT_OFFSET_MASK 0x7f8000
11716#define GAMMA_CORR_CNTLB_REGION_8_9__GAMMA_CORR_CNTLB_EXP_REGION9_LUT_OFFSET__SHIFT 0xf
11717#define GAMMA_CORR_CNTLB_REGION_8_9__GAMMA_CORR_CNTLB_EXP_REGION9_NUM_SEGMENTS_MASK 0x38000000
11718#define GAMMA_CORR_CNTLB_REGION_8_9__GAMMA_CORR_CNTLB_EXP_REGION9_NUM_SEGMENTS__SHIFT 0x1b
11719#define GAMMA_CORR_CNTLB_REGION_10_11__GAMMA_CORR_CNTLB_EXP_REGION10_LUT_OFFSET_MASK 0xff
11720#define GAMMA_CORR_CNTLB_REGION_10_11__GAMMA_CORR_CNTLB_EXP_REGION10_LUT_OFFSET__SHIFT 0x0
11721#define GAMMA_CORR_CNTLB_REGION_10_11__GAMMA_CORR_CNTLB_EXP_REGION10_NUM_SEGMENTS_MASK 0x3800
11722#define GAMMA_CORR_CNTLB_REGION_10_11__GAMMA_CORR_CNTLB_EXP_REGION10_NUM_SEGMENTS__SHIFT 0xb
11723#define GAMMA_CORR_CNTLB_REGION_10_11__GAMMA_CORR_CNTLB_EXP_REGION11_LUT_OFFSET_MASK 0x7f8000
11724#define GAMMA_CORR_CNTLB_REGION_10_11__GAMMA_CORR_CNTLB_EXP_REGION11_LUT_OFFSET__SHIFT 0xf
11725#define GAMMA_CORR_CNTLB_REGION_10_11__GAMMA_CORR_CNTLB_EXP_REGION11_NUM_SEGMENTS_MASK 0x38000000
11726#define GAMMA_CORR_CNTLB_REGION_10_11__GAMMA_CORR_CNTLB_EXP_REGION11_NUM_SEGMENTS__SHIFT 0x1b
11727#define GAMMA_CORR_CNTLB_REGION_12_13__GAMMA_CORR_CNTLB_EXP_REGION12_LUT_OFFSET_MASK 0xff
11728#define GAMMA_CORR_CNTLB_REGION_12_13__GAMMA_CORR_CNTLB_EXP_REGION12_LUT_OFFSET__SHIFT 0x0
11729#define GAMMA_CORR_CNTLB_REGION_12_13__GAMMA_CORR_CNTLB_EXP_REGION12_NUM_SEGMENTS_MASK 0x3800
11730#define GAMMA_CORR_CNTLB_REGION_12_13__GAMMA_CORR_CNTLB_EXP_REGION12_NUM_SEGMENTS__SHIFT 0xb
11731#define GAMMA_CORR_CNTLB_REGION_12_13__GAMMA_CORR_CNTLB_EXP_REGION13_LUT_OFFSET_MASK 0x7f8000
11732#define GAMMA_CORR_CNTLB_REGION_12_13__GAMMA_CORR_CNTLB_EXP_REGION13_LUT_OFFSET__SHIFT 0xf
11733#define GAMMA_CORR_CNTLB_REGION_12_13__GAMMA_CORR_CNTLB_EXP_REGION13_NUM_SEGMENTS_MASK 0x38000000
11734#define GAMMA_CORR_CNTLB_REGION_12_13__GAMMA_CORR_CNTLB_EXP_REGION13_NUM_SEGMENTS__SHIFT 0x1b
11735#define GAMMA_CORR_CNTLB_REGION_14_15__GAMMA_CORR_CNTLB_EXP_REGION14_LUT_OFFSET_MASK 0xff
11736#define GAMMA_CORR_CNTLB_REGION_14_15__GAMMA_CORR_CNTLB_EXP_REGION14_LUT_OFFSET__SHIFT 0x0
11737#define GAMMA_CORR_CNTLB_REGION_14_15__GAMMA_CORR_CNTLB_EXP_REGION14_NUM_SEGMENTS_MASK 0x3800
11738#define GAMMA_CORR_CNTLB_REGION_14_15__GAMMA_CORR_CNTLB_EXP_REGION14_NUM_SEGMENTS__SHIFT 0xb
11739#define GAMMA_CORR_CNTLB_REGION_14_15__GAMMA_CORR_CNTLB_EXP_REGION15_LUT_OFFSET_MASK 0x7f8000
11740#define GAMMA_CORR_CNTLB_REGION_14_15__GAMMA_CORR_CNTLB_EXP_REGION15_LUT_OFFSET__SHIFT 0xf
11741#define GAMMA_CORR_CNTLB_REGION_14_15__GAMMA_CORR_CNTLB_EXP_REGION15_NUM_SEGMENTS_MASK 0x38000000
11742#define GAMMA_CORR_CNTLB_REGION_14_15__GAMMA_CORR_CNTLB_EXP_REGION15_NUM_SEGMENTS__SHIFT 0x1b
11743#define PACK_FIFO_ERROR__PACK_FIFO_L_UNDERFLOW_OCCURED_MASK 0x1
11744#define PACK_FIFO_ERROR__PACK_FIFO_L_UNDERFLOW_OCCURED__SHIFT 0x0
11745#define PACK_FIFO_ERROR__PACK_FIFO_L_UNDERFLOW_ACK_MASK 0x2
11746#define PACK_FIFO_ERROR__PACK_FIFO_L_UNDERFLOW_ACK__SHIFT 0x1
11747#define PACK_FIFO_ERROR__PACK_FIFO_C_UNDERFLOW_OCCURED_MASK 0x100
11748#define PACK_FIFO_ERROR__PACK_FIFO_C_UNDERFLOW_OCCURED__SHIFT 0x8
11749#define PACK_FIFO_ERROR__PACK_FIFO_C_UNDERFLOW_ACK_MASK 0x200
11750#define PACK_FIFO_ERROR__PACK_FIFO_C_UNDERFLOW_ACK__SHIFT 0x9
11751#define PACK_FIFO_ERROR__PACK_FIFO_L_OVERFLOW_OCCURED_MASK 0x10000
11752#define PACK_FIFO_ERROR__PACK_FIFO_L_OVERFLOW_OCCURED__SHIFT 0x10
11753#define PACK_FIFO_ERROR__PACK_FIFO_L_OVERFLOW_ACK_MASK 0x20000
11754#define PACK_FIFO_ERROR__PACK_FIFO_L_OVERFLOW_ACK__SHIFT 0x11
11755#define PACK_FIFO_ERROR__PACK_FIFO_C_OVERFLOW_OCCURED_MASK 0x1000000
11756#define PACK_FIFO_ERROR__PACK_FIFO_C_OVERFLOW_OCCURED__SHIFT 0x18
11757#define PACK_FIFO_ERROR__PACK_FIFO_C_OVERFLOW_ACK_MASK 0x2000000
11758#define PACK_FIFO_ERROR__PACK_FIFO_C_OVERFLOW_ACK__SHIFT 0x19
11759#define OUTPUT_FIFO_ERROR__OUTPUT_FIFO_UNDERFLOW_OCCURED_MASK 0x1
11760#define OUTPUT_FIFO_ERROR__OUTPUT_FIFO_UNDERFLOW_OCCURED__SHIFT 0x0
11761#define OUTPUT_FIFO_ERROR__OUTPUT_FIFO_UNDERFLOW_ACK_MASK 0x2
11762#define OUTPUT_FIFO_ERROR__OUTPUT_FIFO_UNDERFLOW_ACK__SHIFT 0x1
11763#define OUTPUT_FIFO_ERROR__OUTPUT_FIFO_OVERFLOW_OCCURED_MASK 0x100
11764#define OUTPUT_FIFO_ERROR__OUTPUT_FIFO_OVERFLOW_OCCURED__SHIFT 0x8
11765#define OUTPUT_FIFO_ERROR__OUTPUT_FIFO_OVERFLOW_ACK_MASK 0x200
11766#define OUTPUT_FIFO_ERROR__OUTPUT_FIFO_OVERFLOW_ACK__SHIFT 0x9
11767#define INPUT_GAMMA_LUT_AUTOFILL__INPUT_GAMMA_LUT_AUTOFILL_MASK 0x1
11768#define INPUT_GAMMA_LUT_AUTOFILL__INPUT_GAMMA_LUT_AUTOFILL__SHIFT 0x0
11769#define INPUT_GAMMA_LUT_AUTOFILL__INPUT_GAMMA_LUT_AUTOFILL_DONE_MASK 0x2
11770#define INPUT_GAMMA_LUT_AUTOFILL__INPUT_GAMMA_LUT_AUTOFILL_DONE__SHIFT 0x1
11771#define INPUT_GAMMA_LUT_RW_INDEX__INPUT_GAMMA_LUT_RW_INDEX_MASK 0xff
11772#define INPUT_GAMMA_LUT_RW_INDEX__INPUT_GAMMA_LUT_RW_INDEX__SHIFT 0x0
11773#define INPUT_GAMMA_LUT_SEQ_COLOR__INPUT_GAMMA_LUT_SEQ_COLOR_MASK 0xffff
11774#define INPUT_GAMMA_LUT_SEQ_COLOR__INPUT_GAMMA_LUT_SEQ_COLOR__SHIFT 0x0
11775#define INPUT_GAMMA_LUT_PWL_DATA__INPUT_GAMMA_LUT_BASE_MASK 0xffff
11776#define INPUT_GAMMA_LUT_PWL_DATA__INPUT_GAMMA_LUT_BASE__SHIFT 0x0
11777#define INPUT_GAMMA_LUT_PWL_DATA__INPUT_GAMMA_LUT_DELTA_MASK 0xffff0000
11778#define INPUT_GAMMA_LUT_PWL_DATA__INPUT_GAMMA_LUT_DELTA__SHIFT 0x10
11779#define INPUT_GAMMA_LUT_30_COLOR__INPUT_GAMMA_LUT_COLOR_10_BLUE_MASK 0x3ff
11780#define INPUT_GAMMA_LUT_30_COLOR__INPUT_GAMMA_LUT_COLOR_10_BLUE__SHIFT 0x0
11781#define INPUT_GAMMA_LUT_30_COLOR__INPUT_GAMMA_LUT_COLOR_10_GREEN_MASK 0xffc00
11782#define INPUT_GAMMA_LUT_30_COLOR__INPUT_GAMMA_LUT_COLOR_10_GREEN__SHIFT 0xa
11783#define INPUT_GAMMA_LUT_30_COLOR__INPUT_GAMMA_LUT_COLOR_10_RED_MASK 0x3ff00000
11784#define INPUT_GAMMA_LUT_30_COLOR__INPUT_GAMMA_LUT_COLOR_10_RED__SHIFT 0x14
11785#define COL_MAN_INPUT_GAMMA_CONTROL1__INPUT_GAMMA_MODE_MASK 0x3
11786#define COL_MAN_INPUT_GAMMA_CONTROL1__INPUT_GAMMA_MODE__SHIFT 0x0
11787#define COL_MAN_INPUT_GAMMA_CONTROL1__INPUT_GAMMA_LUT_10BIT_BYPASS_EN_MASK 0x4000000
11788#define COL_MAN_INPUT_GAMMA_CONTROL1__INPUT_GAMMA_LUT_10BIT_BYPASS_EN__SHIFT 0x1a
11789#define COL_MAN_INPUT_GAMMA_CONTROL2__INPUT_GAMMA_INC_B_MASK 0x1e
11790#define COL_MAN_INPUT_GAMMA_CONTROL2__INPUT_GAMMA_INC_B__SHIFT 0x1
11791#define COL_MAN_INPUT_GAMMA_CONTROL2__INPUT_GAMMA_DATA_B_SIGNED_EN_MASK 0x20
11792#define COL_MAN_INPUT_GAMMA_CONTROL2__INPUT_GAMMA_DATA_B_SIGNED_EN__SHIFT 0x5
11793#define COL_MAN_INPUT_GAMMA_CONTROL2__INPUT_GAMMA_DATA_B_FORMAT_MASK 0xc0
11794#define COL_MAN_INPUT_GAMMA_CONTROL2__INPUT_GAMMA_DATA_B_FORMAT__SHIFT 0x6
11795#define COL_MAN_INPUT_GAMMA_CONTROL2__INPUT_GAMMA_INC_G_MASK 0xf00
11796#define COL_MAN_INPUT_GAMMA_CONTROL2__INPUT_GAMMA_INC_G__SHIFT 0x8
11797#define COL_MAN_INPUT_GAMMA_CONTROL2__INPUT_GAMMA_DATA_G_SIGNED_EN_MASK 0x1000
11798#define COL_MAN_INPUT_GAMMA_CONTROL2__INPUT_GAMMA_DATA_G_SIGNED_EN__SHIFT 0xc
11799#define COL_MAN_INPUT_GAMMA_CONTROL2__INPUT_GAMMA_DATA_G_FORMAT_MASK 0x6000
11800#define COL_MAN_INPUT_GAMMA_CONTROL2__INPUT_GAMMA_DATA_G_FORMAT__SHIFT 0xd
11801#define COL_MAN_INPUT_GAMMA_CONTROL2__INPUT_GAMMA_INC_R_MASK 0x78000
11802#define COL_MAN_INPUT_GAMMA_CONTROL2__INPUT_GAMMA_INC_R__SHIFT 0xf
11803#define COL_MAN_INPUT_GAMMA_CONTROL2__INPUT_GAMMA_DATA_R_SIGNED_EN_MASK 0x80000
11804#define COL_MAN_INPUT_GAMMA_CONTROL2__INPUT_GAMMA_DATA_R_SIGNED_EN__SHIFT 0x13
11805#define COL_MAN_INPUT_GAMMA_CONTROL2__INPUT_GAMMA_DATA_R_FORMAT_MASK 0x300000
11806#define COL_MAN_INPUT_GAMMA_CONTROL2__INPUT_GAMMA_DATA_R_FORMAT__SHIFT 0x14
11807#define COL_MAN_INPUT_GAMMA_CONTROL2__INPUT_GAMMA_LUT_RW_MODE_MASK 0x400000
11808#define COL_MAN_INPUT_GAMMA_CONTROL2__INPUT_GAMMA_LUT_RW_MODE__SHIFT 0x16
11809#define COL_MAN_INPUT_GAMMA_CONTROL2__INPUT_GAMMA_LUT_WRITE_EN_MASK_MASK 0x3800000
11810#define COL_MAN_INPUT_GAMMA_CONTROL2__INPUT_GAMMA_LUT_WRITE_EN_MASK__SHIFT 0x17
11811#define COL_MAN_INPUT_GAMMA_CONTROL2__INPUT_GAMMA_LUT_VGA_ACCESS_ENABLE_MASK 0x4000000
11812#define COL_MAN_INPUT_GAMMA_CONTROL2__INPUT_GAMMA_LUT_VGA_ACCESS_ENABLE__SHIFT 0x1a
11813#define COL_MAN_INPUT_GAMMA_CONTROL2__INPUT_GAMMA_LUT_10BIT_BYPASS_DBL_BUF_EN_MASK 0x8000000
11814#define COL_MAN_INPUT_GAMMA_CONTROL2__INPUT_GAMMA_LUT_10BIT_BYPASS_DBL_BUF_EN__SHIFT 0x1b
11815#define INPUT_GAMMA_BW_OFFSETS_B__INPUT_GAMMA_BLACK_OFFSET_B_MASK 0xffff
11816#define INPUT_GAMMA_BW_OFFSETS_B__INPUT_GAMMA_BLACK_OFFSET_B__SHIFT 0x0
11817#define INPUT_GAMMA_BW_OFFSETS_B__INPUT_GAMMA_WHITE_OFFSET_B_MASK 0xffff0000
11818#define INPUT_GAMMA_BW_OFFSETS_B__INPUT_GAMMA_WHITE_OFFSET_B__SHIFT 0x10
11819#define INPUT_GAMMA_BW_OFFSETS_G__INPUT_GAMMA_BLACK_OFFSET_G_MASK 0xffff
11820#define INPUT_GAMMA_BW_OFFSETS_G__INPUT_GAMMA_BLACK_OFFSET_G__SHIFT 0x0
11821#define INPUT_GAMMA_BW_OFFSETS_G__INPUT_GAMMA_WHITE_OFFSET_G_MASK 0xffff0000
11822#define INPUT_GAMMA_BW_OFFSETS_G__INPUT_GAMMA_WHITE_OFFSET_G__SHIFT 0x10
11823#define INPUT_GAMMA_BW_OFFSETS_R__INPUT_GAMMA_BLACK_OFFSET_R_MASK 0xffff
11824#define INPUT_GAMMA_BW_OFFSETS_R__INPUT_GAMMA_BLACK_OFFSET_R__SHIFT 0x0
11825#define INPUT_GAMMA_BW_OFFSETS_R__INPUT_GAMMA_WHITE_OFFSET_R_MASK 0xffff0000
11826#define INPUT_GAMMA_BW_OFFSETS_R__INPUT_GAMMA_WHITE_OFFSET_R__SHIFT 0x10
11827#define COL_MAN_DEBUG_CONTROL__COL_MAN_GLOBAL_PASSTHROUGH_ENABLE_MASK 0x1
11828#define COL_MAN_DEBUG_CONTROL__COL_MAN_GLOBAL_PASSTHROUGH_ENABLE__SHIFT 0x0
11829#define COL_MAN_TEST_DEBUG_INDEX__COL_MAN_TEST_DEBUG_INDEX_MASK 0xff
11830#define COL_MAN_TEST_DEBUG_INDEX__COL_MAN_TEST_DEBUG_INDEX__SHIFT 0x0
11831#define COL_MAN_TEST_DEBUG_INDEX__COL_MAN_TEST_DEBUG_WRITE_EN_MASK 0x100
11832#define COL_MAN_TEST_DEBUG_INDEX__COL_MAN_TEST_DEBUG_WRITE_EN__SHIFT 0x8
11833#define COL_MAN_TEST_DEBUG_DATA__COL_MAN_TEST_DEBUG_DATA_MASK 0xffffffff
11834#define COL_MAN_TEST_DEBUG_DATA__COL_MAN_TEST_DEBUG_DATA__SHIFT 0x0
11835#define UNP_GRPH_ENABLE__GRPH_ENABLE_MASK 0x1
11836#define UNP_GRPH_ENABLE__GRPH_ENABLE__SHIFT 0x0
11837#define UNP_GRPH_CONTROL__GRPH_DEPTH_MASK 0x3
11838#define UNP_GRPH_CONTROL__GRPH_DEPTH__SHIFT 0x0
11839#define UNP_GRPH_CONTROL__GRPH_NUM_BANKS_MASK 0xc
11840#define UNP_GRPH_CONTROL__GRPH_NUM_BANKS__SHIFT 0x2
11841#define UNP_GRPH_CONTROL__GRPH_Z_MASK 0x30
11842#define UNP_GRPH_CONTROL__GRPH_Z__SHIFT 0x4
11843#define UNP_GRPH_CONTROL__GRPH_BANK_WIDTH_L_MASK 0xc0
11844#define UNP_GRPH_CONTROL__GRPH_BANK_WIDTH_L__SHIFT 0x6
11845#define UNP_GRPH_CONTROL__GRPH_FORMAT_MASK 0x700
11846#define UNP_GRPH_CONTROL__GRPH_FORMAT__SHIFT 0x8
11847#define UNP_GRPH_CONTROL__GRPH_BANK_HEIGHT_L_MASK 0x1800
11848#define UNP_GRPH_CONTROL__GRPH_BANK_HEIGHT_L__SHIFT 0xb
11849#define UNP_GRPH_CONTROL__GRPH_TILE_SPLIT_L_MASK 0xe000
11850#define UNP_GRPH_CONTROL__GRPH_TILE_SPLIT_L__SHIFT 0xd
11851#define UNP_GRPH_CONTROL__GRPH_ADDRESS_TRANSLATION_ENABLE_MASK 0x10000
11852#define UNP_GRPH_CONTROL__GRPH_ADDRESS_TRANSLATION_ENABLE__SHIFT 0x10
11853#define UNP_GRPH_CONTROL__GRPH_PRIVILEGED_ACCESS_ENABLE_MASK 0x20000
11854#define UNP_GRPH_CONTROL__GRPH_PRIVILEGED_ACCESS_ENABLE__SHIFT 0x11
11855#define UNP_GRPH_CONTROL__GRPH_MACRO_TILE_ASPECT_L_MASK 0xc0000
11856#define UNP_GRPH_CONTROL__GRPH_MACRO_TILE_ASPECT_L__SHIFT 0x12
11857#define UNP_GRPH_CONTROL__GRPH_ARRAY_MODE_MASK 0xf00000
11858#define UNP_GRPH_CONTROL__GRPH_ARRAY_MODE__SHIFT 0x14
11859#define UNP_GRPH_CONTROL__GRPH_PIPE_CONFIG_MASK 0x1f000000
11860#define UNP_GRPH_CONTROL__GRPH_PIPE_CONFIG__SHIFT 0x18
11861#define UNP_GRPH_CONTROL__GRPH_MICRO_TILE_MODE_L_MASK 0x60000000
11862#define UNP_GRPH_CONTROL__GRPH_MICRO_TILE_MODE_L__SHIFT 0x1d
11863#define UNP_GRPH_CONTROL__GRPH_COLOR_EXPANSION_MODE_MASK 0x80000000
11864#define UNP_GRPH_CONTROL__GRPH_COLOR_EXPANSION_MODE__SHIFT 0x1f
11865#define UNP_GRPH_CONTROL_C__GRPH_BANK_WIDTH_C_MASK 0xc0
11866#define UNP_GRPH_CONTROL_C__GRPH_BANK_WIDTH_C__SHIFT 0x6
11867#define UNP_GRPH_CONTROL_C__GRPH_BANK_HEIGHT_C_MASK 0x1800
11868#define UNP_GRPH_CONTROL_C__GRPH_BANK_HEIGHT_C__SHIFT 0xb
11869#define UNP_GRPH_CONTROL_C__GRPH_TILE_SPLIT_C_MASK 0xe000
11870#define UNP_GRPH_CONTROL_C__GRPH_TILE_SPLIT_C__SHIFT 0xd
11871#define UNP_GRPH_CONTROL_C__GRPH_MACRO_TILE_ASPECT_C_MASK 0xc0000
11872#define UNP_GRPH_CONTROL_C__GRPH_MACRO_TILE_ASPECT_C__SHIFT 0x12
11873#define UNP_GRPH_CONTROL_C__GRPH_MICRO_TILE_MODE_C_MASK 0x60000000
11874#define UNP_GRPH_CONTROL_C__GRPH_MICRO_TILE_MODE_C__SHIFT 0x1d
11875#define UNP_GRPH_CONTROL_EXP__VIDEO_FORMAT_MASK 0x7
11876#define UNP_GRPH_CONTROL_EXP__VIDEO_FORMAT__SHIFT 0x0
11877#define UNP_GRPH_SWAP_CNTL__GRPH_ENDIAN_SWAP_MASK 0x3
11878#define UNP_GRPH_SWAP_CNTL__GRPH_ENDIAN_SWAP__SHIFT 0x0
11879#define UNP_GRPH_SWAP_CNTL__GRPH_RED_CROSSBAR_MASK 0x30
11880#define UNP_GRPH_SWAP_CNTL__GRPH_RED_CROSSBAR__SHIFT 0x4
11881#define UNP_GRPH_SWAP_CNTL__GRPH_GREEN_CROSSBAR_MASK 0xc0
11882#define UNP_GRPH_SWAP_CNTL__GRPH_GREEN_CROSSBAR__SHIFT 0x6
11883#define UNP_GRPH_SWAP_CNTL__GRPH_BLUE_CROSSBAR_MASK 0x300
11884#define UNP_GRPH_SWAP_CNTL__GRPH_BLUE_CROSSBAR__SHIFT 0x8
11885#define UNP_GRPH_PRIMARY_SURFACE_ADDRESS_L__GRPH_PRIMARY_SURFACE_ADDRESS_L_MASK 0xffffff00
11886#define UNP_GRPH_PRIMARY_SURFACE_ADDRESS_L__GRPH_PRIMARY_SURFACE_ADDRESS_L__SHIFT 0x8
11887#define UNP_GRPH_PRIMARY_SURFACE_ADDRESS_C__GRPH_PRIMARY_SURFACE_ADDRESS_C_MASK 0xffffff00
11888#define UNP_GRPH_PRIMARY_SURFACE_ADDRESS_C__GRPH_PRIMARY_SURFACE_ADDRESS_C__SHIFT 0x8
11889#define UNP_GRPH_PRIMARY_SURFACE_ADDRESS_HIGH_L__GRPH_PRIMARY_SURFACE_ADDRESS_HIGH_L_MASK 0xff
11890#define UNP_GRPH_PRIMARY_SURFACE_ADDRESS_HIGH_L__GRPH_PRIMARY_SURFACE_ADDRESS_HIGH_L__SHIFT 0x0
11891#define UNP_GRPH_PRIMARY_SURFACE_ADDRESS_HIGH_C__GRPH_PRIMARY_SURFACE_ADDRESS_HIGH_C_MASK 0xff
11892#define UNP_GRPH_PRIMARY_SURFACE_ADDRESS_HIGH_C__GRPH_PRIMARY_SURFACE_ADDRESS_HIGH_C__SHIFT 0x0
11893#define UNP_GRPH_PRIMARY_BOTTOM_SURFACE_ADDRESS_L__GRPH_PRIMARY_BOTTOM_SURFACE_ADDRESS_L_MASK 0xffffff00
11894#define UNP_GRPH_PRIMARY_BOTTOM_SURFACE_ADDRESS_L__GRPH_PRIMARY_BOTTOM_SURFACE_ADDRESS_L__SHIFT 0x8
11895#define UNP_GRPH_PRIMARY_BOTTOM_SURFACE_ADDRESS_C__GRPH_PRIMARY_BOTTOM_SURFACE_ADDRESS_C_MASK 0xffffff00
11896#define UNP_GRPH_PRIMARY_BOTTOM_SURFACE_ADDRESS_C__GRPH_PRIMARY_BOTTOM_SURFACE_ADDRESS_C__SHIFT 0x8
11897#define UNP_GRPH_PRIMARY_BOTTOM_SURFACE_ADDRESS_HIGH_L__GRPH_PRIMARY_BOTTOM_SURFACE_ADDRESS_HIGH_L_MASK 0xff
11898#define UNP_GRPH_PRIMARY_BOTTOM_SURFACE_ADDRESS_HIGH_L__GRPH_PRIMARY_BOTTOM_SURFACE_ADDRESS_HIGH_L__SHIFT 0x0
11899#define UNP_GRPH_PRIMARY_BOTTOM_SURFACE_ADDRESS_HIGH_C__GRPH_PRIMARY_BOTTOM_SURFACE_ADDRESS_HIGH_C_MASK 0xff
11900#define UNP_GRPH_PRIMARY_BOTTOM_SURFACE_ADDRESS_HIGH_C__GRPH_PRIMARY_BOTTOM_SURFACE_ADDRESS_HIGH_C__SHIFT 0x0
11901#define UNP_GRPH_SECONDARY_SURFACE_ADDRESS_L__GRPH_SECONDARY_SURFACE_ADDRESS_L_MASK 0xffffff00
11902#define UNP_GRPH_SECONDARY_SURFACE_ADDRESS_L__GRPH_SECONDARY_SURFACE_ADDRESS_L__SHIFT 0x8
11903#define UNP_GRPH_SECONDARY_SURFACE_ADDRESS_C__GRPH_SECONDARY_SURFACE_ADDRESS_C_MASK 0xffffff00
11904#define UNP_GRPH_SECONDARY_SURFACE_ADDRESS_C__GRPH_SECONDARY_SURFACE_ADDRESS_C__SHIFT 0x8
11905#define UNP_GRPH_SECONDARY_SURFACE_ADDRESS_HIGH_L__GRPH_SECONDARY_SURFACE_ADDRESS_HIGH_L_MASK 0xff
11906#define UNP_GRPH_SECONDARY_SURFACE_ADDRESS_HIGH_L__GRPH_SECONDARY_SURFACE_ADDRESS_HIGH_L__SHIFT 0x0
11907#define UNP_GRPH_SECONDARY_SURFACE_ADDRESS_HIGH_C__GRPH_SECONDARY_SURFACE_ADDRESS_HIGH_C_MASK 0xff
11908#define UNP_GRPH_SECONDARY_SURFACE_ADDRESS_HIGH_C__GRPH_SECONDARY_SURFACE_ADDRESS_HIGH_C__SHIFT 0x0
11909#define UNP_GRPH_SECONDARY_BOTTOM_SURFACE_ADDRESS_L__GRPH_SECONDARY_BOTTOM_SURFACE_ADDRESS_L_MASK 0xffffff00
11910#define UNP_GRPH_SECONDARY_BOTTOM_SURFACE_ADDRESS_L__GRPH_SECONDARY_BOTTOM_SURFACE_ADDRESS_L__SHIFT 0x8
11911#define UNP_GRPH_SECONDARY_BOTTOM_SURFACE_ADDRESS_C__GRPH_SECONDARY_BOTTOM_SURFACE_ADDRESS_C_MASK 0xffffff00
11912#define UNP_GRPH_SECONDARY_BOTTOM_SURFACE_ADDRESS_C__GRPH_SECONDARY_BOTTOM_SURFACE_ADDRESS_C__SHIFT 0x8
11913#define UNP_GRPH_SECONDARY_BOTTOM_SURFACE_ADDRESS_HIGH_L__GRPH_SECONDARY_BOTTOM_SURFACE_ADDRESS_HIGH_L_MASK 0xff
11914#define UNP_GRPH_SECONDARY_BOTTOM_SURFACE_ADDRESS_HIGH_L__GRPH_SECONDARY_BOTTOM_SURFACE_ADDRESS_HIGH_L__SHIFT 0x0
11915#define UNP_GRPH_SECONDARY_BOTTOM_SURFACE_ADDRESS_HIGH_C__GRPH_SECONDARY_BOTTOM_SURFACE_ADDRESS_HIGH_C_MASK 0xff
11916#define UNP_GRPH_SECONDARY_BOTTOM_SURFACE_ADDRESS_HIGH_C__GRPH_SECONDARY_BOTTOM_SURFACE_ADDRESS_HIGH_C__SHIFT 0x0
11917#define UNP_GRPH_PITCH_L__GRPH_PITCH_L_MASK 0x7fff
11918#define UNP_GRPH_PITCH_L__GRPH_PITCH_L__SHIFT 0x0
11919#define UNP_GRPH_PITCH_C__GRPH_PITCH_C_MASK 0x7fff
11920#define UNP_GRPH_PITCH_C__GRPH_PITCH_C__SHIFT 0x0
11921#define UNP_GRPH_SURFACE_OFFSET_X_L__GRPH_SURFACE_OFFSET_X_L_MASK 0x3fff
11922#define UNP_GRPH_SURFACE_OFFSET_X_L__GRPH_SURFACE_OFFSET_X_L__SHIFT 0x0
11923#define UNP_GRPH_SURFACE_OFFSET_X_C__GRPH_SURFACE_OFFSET_X_C_MASK 0x3fff
11924#define UNP_GRPH_SURFACE_OFFSET_X_C__GRPH_SURFACE_OFFSET_X_C__SHIFT 0x0
11925#define UNP_GRPH_SURFACE_OFFSET_Y_L__GRPH_SURFACE_OFFSET_Y_L_MASK 0x3fff
11926#define UNP_GRPH_SURFACE_OFFSET_Y_L__GRPH_SURFACE_OFFSET_Y_L__SHIFT 0x0
11927#define UNP_GRPH_SURFACE_OFFSET_Y_C__GRPH_SURFACE_OFFSET_Y_C_MASK 0x3fff
11928#define UNP_GRPH_SURFACE_OFFSET_Y_C__GRPH_SURFACE_OFFSET_Y_C__SHIFT 0x0
11929#define UNP_GRPH_X_START_L__GRPH_X_START_L_MASK 0x3fff
11930#define UNP_GRPH_X_START_L__GRPH_X_START_L__SHIFT 0x0
11931#define UNP_GRPH_X_START_C__GRPH_X_START_C_MASK 0x3fff
11932#define UNP_GRPH_X_START_C__GRPH_X_START_C__SHIFT 0x0
11933#define UNP_GRPH_Y_START_L__GRPH_Y_START_L_MASK 0x3fff
11934#define UNP_GRPH_Y_START_L__GRPH_Y_START_L__SHIFT 0x0
11935#define UNP_GRPH_Y_START_C__GRPH_Y_START_C_MASK 0x3fff
11936#define UNP_GRPH_Y_START_C__GRPH_Y_START_C__SHIFT 0x0
11937#define UNP_GRPH_X_END_L__GRPH_X_END_L_MASK 0x7fff
11938#define UNP_GRPH_X_END_L__GRPH_X_END_L__SHIFT 0x0
11939#define UNP_GRPH_X_END_C__GRPH_X_END_C_MASK 0x7fff
11940#define UNP_GRPH_X_END_C__GRPH_X_END_C__SHIFT 0x0
11941#define UNP_GRPH_Y_END_L__GRPH_Y_END_L_MASK 0x7fff
11942#define UNP_GRPH_Y_END_L__GRPH_Y_END_L__SHIFT 0x0
11943#define UNP_GRPH_Y_END_C__GRPH_Y_END_C_MASK 0x7fff
11944#define UNP_GRPH_Y_END_C__GRPH_Y_END_C__SHIFT 0x0
11945#define UNP_GRPH_UPDATE__GRPH_MODE_UPDATE_PENDING_MASK 0x1
11946#define UNP_GRPH_UPDATE__GRPH_MODE_UPDATE_PENDING__SHIFT 0x0
11947#define UNP_GRPH_UPDATE__GRPH_MODE_UPDATE_TAKEN_MASK 0x2
11948#define UNP_GRPH_UPDATE__GRPH_MODE_UPDATE_TAKEN__SHIFT 0x1
11949#define UNP_GRPH_UPDATE__GRPH_SURFACE_UPDATE_PENDING_MASK 0x4
11950#define UNP_GRPH_UPDATE__GRPH_SURFACE_UPDATE_PENDING__SHIFT 0x2
11951#define UNP_GRPH_UPDATE__GRPH_SURFACE_UPDATE_TAKEN_MASK 0x8
11952#define UNP_GRPH_UPDATE__GRPH_SURFACE_UPDATE_TAKEN__SHIFT 0x3
11953#define UNP_GRPH_UPDATE__GRPH_UPDATE_LOCK_MASK 0x10000
11954#define UNP_GRPH_UPDATE__GRPH_UPDATE_LOCK__SHIFT 0x10
11955#define UNP_GRPH_UPDATE__GRPH_SURFACE_IGNORE_UPDATE_LOCK_MASK 0x100000
11956#define UNP_GRPH_UPDATE__GRPH_SURFACE_IGNORE_UPDATE_LOCK__SHIFT 0x14
11957#define UNP_GRPH_UPDATE__GRPH_MODE_DISABLE_MULTIPLE_UPDATE_MASK 0x1000000
11958#define UNP_GRPH_UPDATE__GRPH_MODE_DISABLE_MULTIPLE_UPDATE__SHIFT 0x18
11959#define UNP_GRPH_UPDATE__GRPH_SURFACE_DISABLE_MULTIPLE_UPDATE_MASK 0x10000000
11960#define UNP_GRPH_UPDATE__GRPH_SURFACE_DISABLE_MULTIPLE_UPDATE__SHIFT 0x1c
11961#define UNP_PIPE_OUTSTANDING_REQUEST_LIMIT__UNP_PIPE_OUTSTANDING_REQUEST_LIMIT_L_MASK 0xff
11962#define UNP_PIPE_OUTSTANDING_REQUEST_LIMIT__UNP_PIPE_OUTSTANDING_REQUEST_LIMIT_L__SHIFT 0x0
11963#define UNP_PIPE_OUTSTANDING_REQUEST_LIMIT__UNP_PIPE_OUTSTANDING_REQUEST_LIMIT_C_MASK 0xff00
11964#define UNP_PIPE_OUTSTANDING_REQUEST_LIMIT__UNP_PIPE_OUTSTANDING_REQUEST_LIMIT_C__SHIFT 0x8
11965#define UNP_GRPH_SURFACE_ADDRESS_INUSE_L__GRPH_SURFACE_ADDRESS_INUSE_L_MASK 0xffffff00
11966#define UNP_GRPH_SURFACE_ADDRESS_INUSE_L__GRPH_SURFACE_ADDRESS_INUSE_L__SHIFT 0x8
11967#define UNP_GRPH_SURFACE_ADDRESS_INUSE_C__GRPH_SURFACE_ADDRESS_INUSE_C_MASK 0xffffff00
11968#define UNP_GRPH_SURFACE_ADDRESS_INUSE_C__GRPH_SURFACE_ADDRESS_INUSE_C__SHIFT 0x8
11969#define UNP_GRPH_SURFACE_ADDRESS_HIGH_INUSE_L__GRPH_SURFACE_ADDRESS_HIGH_INUSE_L_MASK 0xff
11970#define UNP_GRPH_SURFACE_ADDRESS_HIGH_INUSE_L__GRPH_SURFACE_ADDRESS_HIGH_INUSE_L__SHIFT 0x0
11971#define UNP_GRPH_SURFACE_ADDRESS_HIGH_INUSE_C__GRPH_SURFACE_ADDRESS_HIGH_INUSE_C_MASK 0xff
11972#define UNP_GRPH_SURFACE_ADDRESS_HIGH_INUSE_C__GRPH_SURFACE_ADDRESS_HIGH_INUSE_C__SHIFT 0x0
11973#define UNP_DVMM_PTE_CONTROL__DVMM_USE_SINGLE_PTE_MASK 0x1
11974#define UNP_DVMM_PTE_CONTROL__DVMM_USE_SINGLE_PTE__SHIFT 0x0
11975#define UNP_DVMM_PTE_CONTROL__DVMM_PAGE_WIDTH_MASK 0x1e
11976#define UNP_DVMM_PTE_CONTROL__DVMM_PAGE_WIDTH__SHIFT 0x1
11977#define UNP_DVMM_PTE_CONTROL__DVMM_PAGE_HEIGHT_MASK 0x1e0
11978#define UNP_DVMM_PTE_CONTROL__DVMM_PAGE_HEIGHT__SHIFT 0x5
11979#define UNP_DVMM_PTE_CONTROL__DVMM_MIN_PTE_BEFORE_FLIP_MASK 0x7fe00
11980#define UNP_DVMM_PTE_CONTROL__DVMM_MIN_PTE_BEFORE_FLIP__SHIFT 0x9
11981#define UNP_DVMM_PTE_CONTROL__DVMM_PTE_BUFFER_MODE0_MASK 0x100000
11982#define UNP_DVMM_PTE_CONTROL__DVMM_PTE_BUFFER_MODE0__SHIFT 0x14
11983#define UNP_DVMM_PTE_CONTROL__DVMM_PTE_BUFFER_MODE1_MASK 0x200000
11984#define UNP_DVMM_PTE_CONTROL__DVMM_PTE_BUFFER_MODE1__SHIFT 0x15
11985#define UNP_GRPH_INTERRUPT_STATUS__GRPH_PFLIP_INT_OCCURRED_MASK 0x1
11986#define UNP_GRPH_INTERRUPT_STATUS__GRPH_PFLIP_INT_OCCURRED__SHIFT 0x0
11987#define UNP_GRPH_INTERRUPT_STATUS__GRPH_PFLIP_INT_CLEAR_MASK 0x100
11988#define UNP_GRPH_INTERRUPT_STATUS__GRPH_PFLIP_INT_CLEAR__SHIFT 0x8
11989#define UNP_GRPH_INTERRUPT_CONTROL__GRPH_PFLIP_INT_MASK_MASK 0x1
11990#define UNP_GRPH_INTERRUPT_CONTROL__GRPH_PFLIP_INT_MASK__SHIFT 0x0
11991#define UNP_GRPH_INTERRUPT_CONTROL__GRPH_PFLIP_INT_TYPE_MASK 0x100
11992#define UNP_GRPH_INTERRUPT_CONTROL__GRPH_PFLIP_INT_TYPE__SHIFT 0x8
11993#define UNP_GRPH_STEREOSYNC_FLIP__GRPH_STEREOSYNC_FLIP_EN_MASK 0x1
11994#define UNP_GRPH_STEREOSYNC_FLIP__GRPH_STEREOSYNC_FLIP_EN__SHIFT 0x0
11995#define UNP_GRPH_STEREOSYNC_FLIP__GRPH_STEREOSYNC_FLIP_MODE_MASK 0x30
11996#define UNP_GRPH_STEREOSYNC_FLIP__GRPH_STEREOSYNC_FLIP_MODE__SHIFT 0x4
11997#define UNP_GRPH_STEREOSYNC_FLIP__GRPH_STACK_INTERLACE_FLIP_EN_MASK 0x100
11998#define UNP_GRPH_STEREOSYNC_FLIP__GRPH_STACK_INTERLACE_FLIP_EN__SHIFT 0x8
11999#define UNP_GRPH_STEREOSYNC_FLIP__GRPH_STACK_INTERLACE_FLIP_MODE_MASK 0x3000
12000#define UNP_GRPH_STEREOSYNC_FLIP__GRPH_STACK_INTERLACE_FLIP_MODE__SHIFT 0xc
12001#define UNP_GRPH_STEREOSYNC_FLIP__GRPH_PRIMARY_SURFACE_PENDING_MASK 0x10000
12002#define UNP_GRPH_STEREOSYNC_FLIP__GRPH_PRIMARY_SURFACE_PENDING__SHIFT 0x10
12003#define UNP_GRPH_STEREOSYNC_FLIP__GRPH_SECONDARY_SURFACE_PENDING_MASK 0x20000
12004#define UNP_GRPH_STEREOSYNC_FLIP__GRPH_SECONDARY_SURFACE_PENDING__SHIFT 0x11
12005#define UNP_GRPH_STEREOSYNC_FLIP__GRPH_PRIMARY_BOTTOM_SURFACE_PENDING_MASK 0x40000
12006#define UNP_GRPH_STEREOSYNC_FLIP__GRPH_PRIMARY_BOTTOM_SURFACE_PENDING__SHIFT 0x12
12007#define UNP_GRPH_STEREOSYNC_FLIP__GRPH_SECONDARY_BOTTOM_SURFACE_PENDING_MASK 0x80000
12008#define UNP_GRPH_STEREOSYNC_FLIP__GRPH_SECONDARY_BOTTOM_SURFACE_PENDING__SHIFT 0x13
12009#define UNP_GRPH_STEREOSYNC_FLIP__GRPH_STEREOSYNC_SELECT_DISABLE_MASK 0x10000000
12010#define UNP_GRPH_STEREOSYNC_FLIP__GRPH_STEREOSYNC_SELECT_DISABLE__SHIFT 0x1c
12011#define UNP_FLIP_CONTROL__GRPH_SURFACE_UPDATE_PENDING_MODE_MASK 0x1
12012#define UNP_FLIP_CONTROL__GRPH_SURFACE_UPDATE_PENDING_MODE__SHIFT 0x0
12013#define UNP_FLIP_CONTROL__UNP_DEBUG_SG_MASK 0xfffffffc
12014#define UNP_FLIP_CONTROL__UNP_DEBUG_SG__SHIFT 0x2
12015#define UNP_CRC_CONTROL__UNP_CRC_ENABLE_MASK 0x1
12016#define UNP_CRC_CONTROL__UNP_CRC_ENABLE__SHIFT 0x0
12017#define UNP_CRC_CONTROL__UNP_CRC_SOURCE_SEL_MASK 0x1c
12018#define UNP_CRC_CONTROL__UNP_CRC_SOURCE_SEL__SHIFT 0x2
12019#define UNP_CRC_CONTROL__UNP_CRC_LINE_SEL_MASK 0x300
12020#define UNP_CRC_CONTROL__UNP_CRC_LINE_SEL__SHIFT 0x8
12021#define UNP_CRC_MASK__UNP_CRC_MASK_MASK 0xffffffff
12022#define UNP_CRC_MASK__UNP_CRC_MASK__SHIFT 0x0
12023#define UNP_CRC_CURRENT__UNP_CRC_CURRENT_MASK 0xffffffff
12024#define UNP_CRC_CURRENT__UNP_CRC_CURRENT__SHIFT 0x0
12025#define UNP_CRC_LAST__UNP_CRC_LAST_MASK 0xffffffff
12026#define UNP_CRC_LAST__UNP_CRC_LAST__SHIFT 0x0
12027#define UNP_LB_DATA_GAP_BETWEEN_CHUNK__UNP_LB_GAP_BETWEEN_CHUNK_MASK 0x1f0
12028#define UNP_LB_DATA_GAP_BETWEEN_CHUNK__UNP_LB_GAP_BETWEEN_CHUNK__SHIFT 0x4
12029#define UNP_HW_ROTATION__ROTATION_ANGLE_MASK 0x7
12030#define UNP_HW_ROTATION__ROTATION_ANGLE__SHIFT 0x0
12031#define UNP_HW_ROTATION__PIXEL_DROP_MASK 0x10
12032#define UNP_HW_ROTATION__PIXEL_DROP__SHIFT 0x4
12033#define UNP_HW_ROTATION__BUFFER_MODE_MASK 0x100
12034#define UNP_HW_ROTATION__BUFFER_MODE__SHIFT 0x8
12035#define UNP_DEBUG__UNP_DEBUG_MASK 0xffffffff
12036#define UNP_DEBUG__UNP_DEBUG__SHIFT 0x0
12037#define UNP_DEBUG2__UNP_DEBUG2_MASK 0xffffffff
12038#define UNP_DEBUG2__UNP_DEBUG2__SHIFT 0x0
12039#define UNP_DVMM_DEBUG__UNP_L_DVMM_DEBUG_MASK 0xffff
12040#define UNP_DVMM_DEBUG__UNP_L_DVMM_DEBUG__SHIFT 0x0
12041#define UNP_DVMM_DEBUG__UNP_C_DVMM_DEBUG_MASK 0xffff0000
12042#define UNP_DVMM_DEBUG__UNP_C_DVMM_DEBUG__SHIFT 0x10
12043#define UNP_TEST_DEBUG_INDEX__UNP_TEST_DEBUG_INDEX_MASK 0xff
12044#define UNP_TEST_DEBUG_INDEX__UNP_TEST_DEBUG_INDEX__SHIFT 0x0
12045#define UNP_TEST_DEBUG_INDEX__UNP_TEST_DEBUG_WRITE_EN_MASK 0x100
12046#define UNP_TEST_DEBUG_INDEX__UNP_TEST_DEBUG_WRITE_EN__SHIFT 0x8
12047#define UNP_TEST_DEBUG_DATA__UNP_TEST_DEBUG_DATA_MASK 0xffffffff
12048#define UNP_TEST_DEBUG_DATA__UNP_TEST_DEBUG_DATA__SHIFT 0x0
12049#define GENMO_WT__GENMO_MONO_ADDRESS_B_MASK 0x1
12050#define GENMO_WT__GENMO_MONO_ADDRESS_B__SHIFT 0x0
12051#define GENMO_WT__VGA_RAM_EN_MASK 0x2
12052#define GENMO_WT__VGA_RAM_EN__SHIFT 0x1
12053#define GENMO_WT__VGA_CKSEL_MASK 0xc
12054#define GENMO_WT__VGA_CKSEL__SHIFT 0x2
12055#define GENMO_WT__ODD_EVEN_MD_PGSEL_MASK 0x20
12056#define GENMO_WT__ODD_EVEN_MD_PGSEL__SHIFT 0x5
12057#define GENMO_WT__VGA_HSYNC_POL_MASK 0x40
12058#define GENMO_WT__VGA_HSYNC_POL__SHIFT 0x6
12059#define GENMO_WT__VGA_VSYNC_POL_MASK 0x80
12060#define GENMO_WT__VGA_VSYNC_POL__SHIFT 0x7
12061#define GENMO_RD__GENMO_MONO_ADDRESS_B_MASK 0x1
12062#define GENMO_RD__GENMO_MONO_ADDRESS_B__SHIFT 0x0
12063#define GENMO_RD__VGA_RAM_EN_MASK 0x2
12064#define GENMO_RD__VGA_RAM_EN__SHIFT 0x1
12065#define GENMO_RD__VGA_CKSEL_MASK 0xc
12066#define GENMO_RD__VGA_CKSEL__SHIFT 0x2
12067#define GENMO_RD__ODD_EVEN_MD_PGSEL_MASK 0x20
12068#define GENMO_RD__ODD_EVEN_MD_PGSEL__SHIFT 0x5
12069#define GENMO_RD__VGA_HSYNC_POL_MASK 0x40
12070#define GENMO_RD__VGA_HSYNC_POL__SHIFT 0x6
12071#define GENMO_RD__VGA_VSYNC_POL_MASK 0x80
12072#define GENMO_RD__VGA_VSYNC_POL__SHIFT 0x7
12073#define GENENB__BLK_IO_BASE_MASK 0xff
12074#define GENENB__BLK_IO_BASE__SHIFT 0x0
12075#define GENFC_WT__VSYNC_SEL_W_MASK 0x8
12076#define GENFC_WT__VSYNC_SEL_W__SHIFT 0x3
12077#define GENFC_RD__VSYNC_SEL_R_MASK 0x8
12078#define GENFC_RD__VSYNC_SEL_R__SHIFT 0x3
12079#define GENS0__SENSE_SWITCH_MASK 0x10
12080#define GENS0__SENSE_SWITCH__SHIFT 0x4
12081#define GENS0__CRT_INTR_MASK 0x80
12082#define GENS0__CRT_INTR__SHIFT 0x7
12083#define GENS1__NO_DISPLAY_MASK 0x1
12084#define GENS1__NO_DISPLAY__SHIFT 0x0
12085#define GENS1__VGA_VSTATUS_MASK 0x8
12086#define GENS1__VGA_VSTATUS__SHIFT 0x3
12087#define GENS1__PIXEL_READ_BACK_MASK 0x30
12088#define GENS1__PIXEL_READ_BACK__SHIFT 0x4
12089#define DAC_DATA__DAC_DATA_MASK 0x3f
12090#define DAC_DATA__DAC_DATA__SHIFT 0x0
12091#define DAC_MASK__DAC_MASK_MASK 0xff
12092#define DAC_MASK__DAC_MASK__SHIFT 0x0
12093#define DAC_R_INDEX__DAC_R_INDEX_MASK 0xff
12094#define DAC_R_INDEX__DAC_R_INDEX__SHIFT 0x0
12095#define DAC_W_INDEX__DAC_W_INDEX_MASK 0xff
12096#define DAC_W_INDEX__DAC_W_INDEX__SHIFT 0x0
12097#define SEQ8_IDX__SEQ_IDX_MASK 0x7
12098#define SEQ8_IDX__SEQ_IDX__SHIFT 0x0
12099#define SEQ8_DATA__SEQ_DATA_MASK 0xff
12100#define SEQ8_DATA__SEQ_DATA__SHIFT 0x0
12101#define SEQ00__SEQ_RST0B_MASK 0x1
12102#define SEQ00__SEQ_RST0B__SHIFT 0x0
12103#define SEQ00__SEQ_RST1B_MASK 0x2
12104#define SEQ00__SEQ_RST1B__SHIFT 0x1
12105#define SEQ01__SEQ_DOT8_MASK 0x1
12106#define SEQ01__SEQ_DOT8__SHIFT 0x0
12107#define SEQ01__SEQ_SHIFT2_MASK 0x4
12108#define SEQ01__SEQ_SHIFT2__SHIFT 0x2
12109#define SEQ01__SEQ_PCLKBY2_MASK 0x8
12110#define SEQ01__SEQ_PCLKBY2__SHIFT 0x3
12111#define SEQ01__SEQ_SHIFT4_MASK 0x10
12112#define SEQ01__SEQ_SHIFT4__SHIFT 0x4
12113#define SEQ01__SEQ_MAXBW_MASK 0x20
12114#define SEQ01__SEQ_MAXBW__SHIFT 0x5
12115#define SEQ02__SEQ_MAP0_EN_MASK 0x1
12116#define SEQ02__SEQ_MAP0_EN__SHIFT 0x0
12117#define SEQ02__SEQ_MAP1_EN_MASK 0x2
12118#define SEQ02__SEQ_MAP1_EN__SHIFT 0x1
12119#define SEQ02__SEQ_MAP2_EN_MASK 0x4
12120#define SEQ02__SEQ_MAP2_EN__SHIFT 0x2
12121#define SEQ02__SEQ_MAP3_EN_MASK 0x8
12122#define SEQ02__SEQ_MAP3_EN__SHIFT 0x3
12123#define SEQ03__SEQ_FONT_B1_MASK 0x1
12124#define SEQ03__SEQ_FONT_B1__SHIFT 0x0
12125#define SEQ03__SEQ_FONT_B2_MASK 0x2
12126#define SEQ03__SEQ_FONT_B2__SHIFT 0x1
12127#define SEQ03__SEQ_FONT_A1_MASK 0x4
12128#define SEQ03__SEQ_FONT_A1__SHIFT 0x2
12129#define SEQ03__SEQ_FONT_A2_MASK 0x8
12130#define SEQ03__SEQ_FONT_A2__SHIFT 0x3
12131#define SEQ03__SEQ_FONT_B0_MASK 0x10
12132#define SEQ03__SEQ_FONT_B0__SHIFT 0x4
12133#define SEQ03__SEQ_FONT_A0_MASK 0x20
12134#define SEQ03__SEQ_FONT_A0__SHIFT 0x5
12135#define SEQ04__SEQ_256K_MASK 0x2
12136#define SEQ04__SEQ_256K__SHIFT 0x1
12137#define SEQ04__SEQ_ODDEVEN_MASK 0x4
12138#define SEQ04__SEQ_ODDEVEN__SHIFT 0x2
12139#define SEQ04__SEQ_CHAIN_MASK 0x8
12140#define SEQ04__SEQ_CHAIN__SHIFT 0x3
12141#define CRTC8_IDX__VCRTC_IDX_MASK 0x3f
12142#define CRTC8_IDX__VCRTC_IDX__SHIFT 0x0
12143#define CRTC8_DATA__VCRTC_DATA_MASK 0xff
12144#define CRTC8_DATA__VCRTC_DATA__SHIFT 0x0
12145#define CRT00__H_TOTAL_MASK 0xff
12146#define CRT00__H_TOTAL__SHIFT 0x0
12147#define CRT01__H_DISP_END_MASK 0xff
12148#define CRT01__H_DISP_END__SHIFT 0x0
12149#define CRT02__H_BLANK_START_MASK 0xff
12150#define CRT02__H_BLANK_START__SHIFT 0x0
12151#define CRT03__H_BLANK_END_MASK 0x1f
12152#define CRT03__H_BLANK_END__SHIFT 0x0
12153#define CRT03__H_DE_SKEW_MASK 0x60
12154#define CRT03__H_DE_SKEW__SHIFT 0x5
12155#define CRT03__CR10CR11_R_DIS_B_MASK 0x80
12156#define CRT03__CR10CR11_R_DIS_B__SHIFT 0x7
12157#define CRT04__H_SYNC_START_MASK 0xff
12158#define CRT04__H_SYNC_START__SHIFT 0x0
12159#define CRT05__H_SYNC_END_MASK 0x1f
12160#define CRT05__H_SYNC_END__SHIFT 0x0
12161#define CRT05__H_SYNC_SKEW_MASK 0x60
12162#define CRT05__H_SYNC_SKEW__SHIFT 0x5
12163#define CRT05__H_BLANK_END_B5_MASK 0x80
12164#define CRT05__H_BLANK_END_B5__SHIFT 0x7
12165#define CRT06__V_TOTAL_MASK 0xff
12166#define CRT06__V_TOTAL__SHIFT 0x0
12167#define CRT07__V_TOTAL_B8_MASK 0x1
12168#define CRT07__V_TOTAL_B8__SHIFT 0x0
12169#define CRT07__V_DISP_END_B8_MASK 0x2
12170#define CRT07__V_DISP_END_B8__SHIFT 0x1
12171#define CRT07__V_SYNC_START_B8_MASK 0x4
12172#define CRT07__V_SYNC_START_B8__SHIFT 0x2
12173#define CRT07__V_BLANK_START_B8_MASK 0x8
12174#define CRT07__V_BLANK_START_B8__SHIFT 0x3
12175#define CRT07__LINE_CMP_B8_MASK 0x10
12176#define CRT07__LINE_CMP_B8__SHIFT 0x4
12177#define CRT07__V_TOTAL_B9_MASK 0x20
12178#define CRT07__V_TOTAL_B9__SHIFT 0x5
12179#define CRT07__V_DISP_END_B9_MASK 0x40
12180#define CRT07__V_DISP_END_B9__SHIFT 0x6
12181#define CRT07__V_SYNC_START_B9_MASK 0x80
12182#define CRT07__V_SYNC_START_B9__SHIFT 0x7
12183#define CRT08__ROW_SCAN_START_MASK 0x1f
12184#define CRT08__ROW_SCAN_START__SHIFT 0x0
12185#define CRT08__BYTE_PAN_MASK 0x60
12186#define CRT08__BYTE_PAN__SHIFT 0x5
12187#define CRT09__MAX_ROW_SCAN_MASK 0x1f
12188#define CRT09__MAX_ROW_SCAN__SHIFT 0x0
12189#define CRT09__V_BLANK_START_B9_MASK 0x20
12190#define CRT09__V_BLANK_START_B9__SHIFT 0x5
12191#define CRT09__LINE_CMP_B9_MASK 0x40
12192#define CRT09__LINE_CMP_B9__SHIFT 0x6
12193#define CRT09__DOUBLE_CHAR_HEIGHT_MASK 0x80
12194#define CRT09__DOUBLE_CHAR_HEIGHT__SHIFT 0x7
12195#define CRT0A__CURSOR_START_MASK 0x1f
12196#define CRT0A__CURSOR_START__SHIFT 0x0
12197#define CRT0A__CURSOR_DISABLE_MASK 0x20
12198#define CRT0A__CURSOR_DISABLE__SHIFT 0x5
12199#define CRT0B__CURSOR_END_MASK 0x1f
12200#define CRT0B__CURSOR_END__SHIFT 0x0
12201#define CRT0B__CURSOR_SKEW_MASK 0x60
12202#define CRT0B__CURSOR_SKEW__SHIFT 0x5
12203#define CRT0C__DISP_START_MASK 0xff
12204#define CRT0C__DISP_START__SHIFT 0x0
12205#define CRT0D__DISP_START_MASK 0xff
12206#define CRT0D__DISP_START__SHIFT 0x0
12207#define CRT0E__CURSOR_LOC_HI_MASK 0xff
12208#define CRT0E__CURSOR_LOC_HI__SHIFT 0x0
12209#define CRT0F__CURSOR_LOC_LO_MASK 0xff
12210#define CRT0F__CURSOR_LOC_LO__SHIFT 0x0
12211#define CRT10__V_SYNC_START_MASK 0xff
12212#define CRT10__V_SYNC_START__SHIFT 0x0
12213#define CRT11__V_SYNC_END_MASK 0xf
12214#define CRT11__V_SYNC_END__SHIFT 0x0
12215#define CRT11__V_INTR_CLR_MASK 0x10
12216#define CRT11__V_INTR_CLR__SHIFT 0x4
12217#define CRT11__V_INTR_EN_MASK 0x20
12218#define CRT11__V_INTR_EN__SHIFT 0x5
12219#define CRT11__SEL5_REFRESH_CYC_MASK 0x40
12220#define CRT11__SEL5_REFRESH_CYC__SHIFT 0x6
12221#define CRT11__C0T7_WR_ONLY_MASK 0x80
12222#define CRT11__C0T7_WR_ONLY__SHIFT 0x7
12223#define CRT12__V_DISP_END_MASK 0xff
12224#define CRT12__V_DISP_END__SHIFT 0x0
12225#define CRT13__DISP_PITCH_MASK 0xff
12226#define CRT13__DISP_PITCH__SHIFT 0x0
12227#define CRT14__UNDRLN_LOC_MASK 0x1f
12228#define CRT14__UNDRLN_LOC__SHIFT 0x0
12229#define CRT14__ADDR_CNT_BY4_MASK 0x20
12230#define CRT14__ADDR_CNT_BY4__SHIFT 0x5
12231#define CRT14__DOUBLE_WORD_MASK 0x40
12232#define CRT14__DOUBLE_WORD__SHIFT 0x6
12233#define CRT15__V_BLANK_START_MASK 0xff
12234#define CRT15__V_BLANK_START__SHIFT 0x0
12235#define CRT16__V_BLANK_END_MASK 0xff
12236#define CRT16__V_BLANK_END__SHIFT 0x0
12237#define CRT17__RA0_AS_A13B_MASK 0x1
12238#define CRT17__RA0_AS_A13B__SHIFT 0x0
12239#define CRT17__RA1_AS_A14B_MASK 0x2
12240#define CRT17__RA1_AS_A14B__SHIFT 0x1
12241#define CRT17__VCOUNT_BY2_MASK 0x4
12242#define CRT17__VCOUNT_BY2__SHIFT 0x2
12243#define CRT17__ADDR_CNT_BY2_MASK 0x8
12244#define CRT17__ADDR_CNT_BY2__SHIFT 0x3
12245#define CRT17__WRAP_A15TOA0_MASK 0x20
12246#define CRT17__WRAP_A15TOA0__SHIFT 0x5
12247#define CRT17__BYTE_MODE_MASK 0x40
12248#define CRT17__BYTE_MODE__SHIFT 0x6
12249#define CRT17__CRTC_SYNC_EN_MASK 0x80
12250#define CRT17__CRTC_SYNC_EN__SHIFT 0x7
12251#define CRT18__LINE_CMP_MASK 0xff
12252#define CRT18__LINE_CMP__SHIFT 0x0
12253#define CRT1E__GRPH_DEC_RD1_MASK 0x2
12254#define CRT1E__GRPH_DEC_RD1__SHIFT 0x1
12255#define CRT1F__GRPH_DEC_RD0_MASK 0xff
12256#define CRT1F__GRPH_DEC_RD0__SHIFT 0x0
12257#define CRT22__GRPH_LATCH_DATA_MASK 0xff
12258#define CRT22__GRPH_LATCH_DATA__SHIFT 0x0
12259#define GRPH8_IDX__GRPH_IDX_MASK 0xf
12260#define GRPH8_IDX__GRPH_IDX__SHIFT 0x0
12261#define GRPH8_DATA__GRPH_DATA_MASK 0xff
12262#define GRPH8_DATA__GRPH_DATA__SHIFT 0x0
12263#define GRA00__GRPH_SET_RESET0_MASK 0x1
12264#define GRA00__GRPH_SET_RESET0__SHIFT 0x0
12265#define GRA00__GRPH_SET_RESET1_MASK 0x2
12266#define GRA00__GRPH_SET_RESET1__SHIFT 0x1
12267#define GRA00__GRPH_SET_RESET2_MASK 0x4
12268#define GRA00__GRPH_SET_RESET2__SHIFT 0x2
12269#define GRA00__GRPH_SET_RESET3_MASK 0x8
12270#define GRA00__GRPH_SET_RESET3__SHIFT 0x3
12271#define GRA01__GRPH_SET_RESET_ENA0_MASK 0x1
12272#define GRA01__GRPH_SET_RESET_ENA0__SHIFT 0x0
12273#define GRA01__GRPH_SET_RESET_ENA1_MASK 0x2
12274#define GRA01__GRPH_SET_RESET_ENA1__SHIFT 0x1
12275#define GRA01__GRPH_SET_RESET_ENA2_MASK 0x4
12276#define GRA01__GRPH_SET_RESET_ENA2__SHIFT 0x2
12277#define GRA01__GRPH_SET_RESET_ENA3_MASK 0x8
12278#define GRA01__GRPH_SET_RESET_ENA3__SHIFT 0x3
12279#define GRA02__GRPH_CCOMP_MASK 0xf
12280#define GRA02__GRPH_CCOMP__SHIFT 0x0
12281#define GRA03__GRPH_ROTATE_MASK 0x7
12282#define GRA03__GRPH_ROTATE__SHIFT 0x0
12283#define GRA03__GRPH_FN_SEL_MASK 0x18
12284#define GRA03__GRPH_FN_SEL__SHIFT 0x3
12285#define GRA04__GRPH_RMAP_MASK 0x3
12286#define GRA04__GRPH_RMAP__SHIFT 0x0
12287#define GRA05__GRPH_WRITE_MODE_MASK 0x3
12288#define GRA05__GRPH_WRITE_MODE__SHIFT 0x0
12289#define GRA05__GRPH_READ1_MASK 0x8
12290#define GRA05__GRPH_READ1__SHIFT 0x3
12291#define GRA05__CGA_ODDEVEN_MASK 0x10
12292#define GRA05__CGA_ODDEVEN__SHIFT 0x4
12293#define GRA05__GRPH_OES_MASK 0x20
12294#define GRA05__GRPH_OES__SHIFT 0x5
12295#define GRA05__GRPH_PACK_MASK 0x40
12296#define GRA05__GRPH_PACK__SHIFT 0x6
12297#define GRA06__GRPH_GRAPHICS_MASK 0x1
12298#define GRA06__GRPH_GRAPHICS__SHIFT 0x0
12299#define GRA06__GRPH_ODDEVEN_MASK 0x2
12300#define GRA06__GRPH_ODDEVEN__SHIFT 0x1
12301#define GRA06__GRPH_ADRSEL_MASK 0xc
12302#define GRA06__GRPH_ADRSEL__SHIFT 0x2
12303#define GRA07__GRPH_XCARE0_MASK 0x1
12304#define GRA07__GRPH_XCARE0__SHIFT 0x0
12305#define GRA07__GRPH_XCARE1_MASK 0x2
12306#define GRA07__GRPH_XCARE1__SHIFT 0x1
12307#define GRA07__GRPH_XCARE2_MASK 0x4
12308#define GRA07__GRPH_XCARE2__SHIFT 0x2
12309#define GRA07__GRPH_XCARE3_MASK 0x8
12310#define GRA07__GRPH_XCARE3__SHIFT 0x3
12311#define GRA08__GRPH_BMSK_MASK 0xff
12312#define GRA08__GRPH_BMSK__SHIFT 0x0
12313#define ATTRX__ATTR_IDX_MASK 0x1f
12314#define ATTRX__ATTR_IDX__SHIFT 0x0
12315#define ATTRX__ATTR_PAL_RW_ENB_MASK 0x20
12316#define ATTRX__ATTR_PAL_RW_ENB__SHIFT 0x5
12317#define ATTRDW__ATTR_DATA_MASK 0xff
12318#define ATTRDW__ATTR_DATA__SHIFT 0x0
12319#define ATTRDR__ATTR_DATA_MASK 0xff
12320#define ATTRDR__ATTR_DATA__SHIFT 0x0
12321#define ATTR00__ATTR_PAL_MASK 0x3f
12322#define ATTR00__ATTR_PAL__SHIFT 0x0
12323#define ATTR01__ATTR_PAL_MASK 0x3f
12324#define ATTR01__ATTR_PAL__SHIFT 0x0
12325#define ATTR02__ATTR_PAL_MASK 0x3f
12326#define ATTR02__ATTR_PAL__SHIFT 0x0
12327#define ATTR03__ATTR_PAL_MASK 0x3f
12328#define ATTR03__ATTR_PAL__SHIFT 0x0
12329#define ATTR04__ATTR_PAL_MASK 0x3f
12330#define ATTR04__ATTR_PAL__SHIFT 0x0
12331#define ATTR05__ATTR_PAL_MASK 0x3f
12332#define ATTR05__ATTR_PAL__SHIFT 0x0
12333#define ATTR06__ATTR_PAL_MASK 0x3f
12334#define ATTR06__ATTR_PAL__SHIFT 0x0
12335#define ATTR07__ATTR_PAL_MASK 0x3f
12336#define ATTR07__ATTR_PAL__SHIFT 0x0
12337#define ATTR08__ATTR_PAL_MASK 0x3f
12338#define ATTR08__ATTR_PAL__SHIFT 0x0
12339#define ATTR09__ATTR_PAL_MASK 0x3f
12340#define ATTR09__ATTR_PAL__SHIFT 0x0
12341#define ATTR0A__ATTR_PAL_MASK 0x3f
12342#define ATTR0A__ATTR_PAL__SHIFT 0x0
12343#define ATTR0B__ATTR_PAL_MASK 0x3f
12344#define ATTR0B__ATTR_PAL__SHIFT 0x0
12345#define ATTR0C__ATTR_PAL_MASK 0x3f
12346#define ATTR0C__ATTR_PAL__SHIFT 0x0
12347#define ATTR0D__ATTR_PAL_MASK 0x3f
12348#define ATTR0D__ATTR_PAL__SHIFT 0x0
12349#define ATTR0E__ATTR_PAL_MASK 0x3f
12350#define ATTR0E__ATTR_PAL__SHIFT 0x0
12351#define ATTR0F__ATTR_PAL_MASK 0x3f
12352#define ATTR0F__ATTR_PAL__SHIFT 0x0
12353#define ATTR10__ATTR_GRPH_MODE_MASK 0x1
12354#define ATTR10__ATTR_GRPH_MODE__SHIFT 0x0
12355#define ATTR10__ATTR_MONO_EN_MASK 0x2
12356#define ATTR10__ATTR_MONO_EN__SHIFT 0x1
12357#define ATTR10__ATTR_LGRPH_EN_MASK 0x4
12358#define ATTR10__ATTR_LGRPH_EN__SHIFT 0x2
12359#define ATTR10__ATTR_BLINK_EN_MASK 0x8
12360#define ATTR10__ATTR_BLINK_EN__SHIFT 0x3
12361#define ATTR10__ATTR_PANTOPONLY_MASK 0x20
12362#define ATTR10__ATTR_PANTOPONLY__SHIFT 0x5
12363#define ATTR10__ATTR_PCLKBY2_MASK 0x40
12364#define ATTR10__ATTR_PCLKBY2__SHIFT 0x6
12365#define ATTR10__ATTR_CSEL_EN_MASK 0x80
12366#define ATTR10__ATTR_CSEL_EN__SHIFT 0x7
12367#define ATTR11__ATTR_OVSC_MASK 0xff
12368#define ATTR11__ATTR_OVSC__SHIFT 0x0
12369#define ATTR12__ATTR_MAP_EN_MASK 0xf
12370#define ATTR12__ATTR_MAP_EN__SHIFT 0x0
12371#define ATTR12__ATTR_VSMUX_MASK 0x30
12372#define ATTR12__ATTR_VSMUX__SHIFT 0x4
12373#define ATTR13__ATTR_PPAN_MASK 0xf
12374#define ATTR13__ATTR_PPAN__SHIFT 0x0
12375#define ATTR14__ATTR_CSEL1_MASK 0x3
12376#define ATTR14__ATTR_CSEL1__SHIFT 0x0
12377#define ATTR14__ATTR_CSEL2_MASK 0xc
12378#define ATTR14__ATTR_CSEL2__SHIFT 0x2
12379#define VGA_RENDER_CONTROL__VGA_BLINK_RATE_MASK 0x1f
12380#define VGA_RENDER_CONTROL__VGA_BLINK_RATE__SHIFT 0x0
12381#define VGA_RENDER_CONTROL__VGA_BLINK_MODE_MASK 0x60
12382#define VGA_RENDER_CONTROL__VGA_BLINK_MODE__SHIFT 0x5
12383#define VGA_RENDER_CONTROL__VGA_CURSOR_BLINK_INVERT_MASK 0x80
12384#define VGA_RENDER_CONTROL__VGA_CURSOR_BLINK_INVERT__SHIFT 0x7
12385#define VGA_RENDER_CONTROL__VGA_EXTD_ADDR_COUNT_ENABLE_MASK 0x100
12386#define VGA_RENDER_CONTROL__VGA_EXTD_ADDR_COUNT_ENABLE__SHIFT 0x8
12387#define VGA_RENDER_CONTROL__VGA_VSTATUS_CNTL_MASK 0x30000
12388#define VGA_RENDER_CONTROL__VGA_VSTATUS_CNTL__SHIFT 0x10
12389#define VGA_RENDER_CONTROL__VGA_LOCK_8DOT_MASK 0x1000000
12390#define VGA_RENDER_CONTROL__VGA_LOCK_8DOT__SHIFT 0x18
12391#define VGA_RENDER_CONTROL__VGAREG_LINECMP_COMPATIBILITY_SEL_MASK 0x2000000
12392#define VGA_RENDER_CONTROL__VGAREG_LINECMP_COMPATIBILITY_SEL__SHIFT 0x19
12393#define VGA_SOURCE_SELECT__VGA_SOURCE_SEL_A_MASK 0x7
12394#define VGA_SOURCE_SELECT__VGA_SOURCE_SEL_A__SHIFT 0x0
12395#define VGA_SOURCE_SELECT__VGA_SOURCE_SEL_B_MASK 0x700
12396#define VGA_SOURCE_SELECT__VGA_SOURCE_SEL_B__SHIFT 0x8
12397#define VGA_SEQUENCER_RESET_CONTROL__D1_BLANK_DISPLAY_WHEN_SEQUENCER_RESET_MASK 0x1
12398#define VGA_SEQUENCER_RESET_CONTROL__D1_BLANK_DISPLAY_WHEN_SEQUENCER_RESET__SHIFT 0x0
12399#define VGA_SEQUENCER_RESET_CONTROL__D2_BLANK_DISPLAY_WHEN_SEQUENCER_RESET_MASK 0x2
12400#define VGA_SEQUENCER_RESET_CONTROL__D2_BLANK_DISPLAY_WHEN_SEQUENCER_RESET__SHIFT 0x1
12401#define VGA_SEQUENCER_RESET_CONTROL__D3_BLANK_DISPLAY_WHEN_SEQUENCER_RESET_MASK 0x4
12402#define VGA_SEQUENCER_RESET_CONTROL__D3_BLANK_DISPLAY_WHEN_SEQUENCER_RESET__SHIFT 0x2
12403#define VGA_SEQUENCER_RESET_CONTROL__D4_BLANK_DISPLAY_WHEN_SEQUENCER_RESET_MASK 0x8
12404#define VGA_SEQUENCER_RESET_CONTROL__D4_BLANK_DISPLAY_WHEN_SEQUENCER_RESET__SHIFT 0x3
12405#define VGA_SEQUENCER_RESET_CONTROL__D5_BLANK_DISPLAY_WHEN_SEQUENCER_RESET_MASK 0x10
12406#define VGA_SEQUENCER_RESET_CONTROL__D5_BLANK_DISPLAY_WHEN_SEQUENCER_RESET__SHIFT 0x4
12407#define VGA_SEQUENCER_RESET_CONTROL__D6_BLANK_DISPLAY_WHEN_SEQUENCER_RESET_MASK 0x20
12408#define VGA_SEQUENCER_RESET_CONTROL__D6_BLANK_DISPLAY_WHEN_SEQUENCER_RESET__SHIFT 0x5
12409#define VGA_SEQUENCER_RESET_CONTROL__D1_DISABLE_SYNCS_AND_DE_WHEN_SEQUENCER_RESET_MASK 0x100
12410#define VGA_SEQUENCER_RESET_CONTROL__D1_DISABLE_SYNCS_AND_DE_WHEN_SEQUENCER_RESET__SHIFT 0x8
12411#define VGA_SEQUENCER_RESET_CONTROL__D2_DISABLE_SYNCS_AND_DE_WHEN_SEQUENCER_RESET_MASK 0x200
12412#define VGA_SEQUENCER_RESET_CONTROL__D2_DISABLE_SYNCS_AND_DE_WHEN_SEQUENCER_RESET__SHIFT 0x9
12413#define VGA_SEQUENCER_RESET_CONTROL__D3_DISABLE_SYNCS_AND_DE_WHEN_SEQUENCER_RESET_MASK 0x400
12414#define VGA_SEQUENCER_RESET_CONTROL__D3_DISABLE_SYNCS_AND_DE_WHEN_SEQUENCER_RESET__SHIFT 0xa
12415#define VGA_SEQUENCER_RESET_CONTROL__D4_DISABLE_SYNCS_AND_DE_WHEN_SEQUENCER_RESET_MASK 0x800
12416#define VGA_SEQUENCER_RESET_CONTROL__D4_DISABLE_SYNCS_AND_DE_WHEN_SEQUENCER_RESET__SHIFT 0xb
12417#define VGA_SEQUENCER_RESET_CONTROL__D5_DISABLE_SYNCS_AND_DE_WHEN_SEQUENCER_RESET_MASK 0x1000
12418#define VGA_SEQUENCER_RESET_CONTROL__D5_DISABLE_SYNCS_AND_DE_WHEN_SEQUENCER_RESET__SHIFT 0xc
12419#define VGA_SEQUENCER_RESET_CONTROL__D6_DISABLE_SYNCS_AND_DE_WHEN_SEQUENCER_RESET_MASK 0x2000
12420#define VGA_SEQUENCER_RESET_CONTROL__D6_DISABLE_SYNCS_AND_DE_WHEN_SEQUENCER_RESET__SHIFT 0xd
12421#define VGA_SEQUENCER_RESET_CONTROL__VGA_MODE_AUTO_TRIGGER_ENABLE_MASK 0x10000
12422#define VGA_SEQUENCER_RESET_CONTROL__VGA_MODE_AUTO_TRIGGER_ENABLE__SHIFT 0x10
12423#define VGA_SEQUENCER_RESET_CONTROL__VGA_MODE_AUTO_TRIGGER_REGISTER_SELECT_MASK 0x20000
12424#define VGA_SEQUENCER_RESET_CONTROL__VGA_MODE_AUTO_TRIGGER_REGISTER_SELECT__SHIFT 0x11
12425#define VGA_SEQUENCER_RESET_CONTROL__VGA_MODE_AUTO_TRIGGER_INDEX_SELECT_MASK 0xfc0000
12426#define VGA_SEQUENCER_RESET_CONTROL__VGA_MODE_AUTO_TRIGGER_INDEX_SELECT__SHIFT 0x12
12427#define VGA_MODE_CONTROL__VGA_ATI_LINEAR_MASK 0x1
12428#define VGA_MODE_CONTROL__VGA_ATI_LINEAR__SHIFT 0x0
12429#define VGA_MODE_CONTROL__VGA_LUT_PALETTE_UPDATE_MODE_MASK 0x30
12430#define VGA_MODE_CONTROL__VGA_LUT_PALETTE_UPDATE_MODE__SHIFT 0x4
12431#define VGA_MODE_CONTROL__VGA_128K_APERTURE_PAGING_MASK 0x100
12432#define VGA_MODE_CONTROL__VGA_128K_APERTURE_PAGING__SHIFT 0x8
12433#define VGA_MODE_CONTROL__VGA_TEXT_132_COLUMNS_EN_MASK 0x10000
12434#define VGA_MODE_CONTROL__VGA_TEXT_132_COLUMNS_EN__SHIFT 0x10
12435#define VGA_SURFACE_PITCH_SELECT__VGA_SURFACE_PITCH_SELECT_MASK 0x3
12436#define VGA_SURFACE_PITCH_SELECT__VGA_SURFACE_PITCH_SELECT__SHIFT 0x0
12437#define VGA_SURFACE_PITCH_SELECT__VGA_SURFACE_HEIGHT_SELECT_MASK 0x300
12438#define VGA_SURFACE_PITCH_SELECT__VGA_SURFACE_HEIGHT_SELECT__SHIFT 0x8
12439#define VGA_MEMORY_BASE_ADDRESS__VGA_MEMORY_BASE_ADDRESS_MASK 0xffffffff
12440#define VGA_MEMORY_BASE_ADDRESS__VGA_MEMORY_BASE_ADDRESS__SHIFT 0x0
12441#define VGA_MEMORY_BASE_ADDRESS_HIGH__VGA_MEMORY_BASE_ADDRESS_HIGH_MASK 0xff
12442#define VGA_MEMORY_BASE_ADDRESS_HIGH__VGA_MEMORY_BASE_ADDRESS_HIGH__SHIFT 0x0
12443#define VGA_DISPBUF1_SURFACE_ADDR__VGA_DISPBUF1_SURFACE_ADDR_MASK 0x1ffffff
12444#define VGA_DISPBUF1_SURFACE_ADDR__VGA_DISPBUF1_SURFACE_ADDR__SHIFT 0x0
12445#define VGA_DISPBUF2_SURFACE_ADDR__VGA_DISPBUF2_SURFACE_ADDR_MASK 0x1ffffff
12446#define VGA_DISPBUF2_SURFACE_ADDR__VGA_DISPBUF2_SURFACE_ADDR__SHIFT 0x0
12447#define VGA_HDP_CONTROL__VGA_MEM_PAGE_SELECT_EN_MASK 0x1
12448#define VGA_HDP_CONTROL__VGA_MEM_PAGE_SELECT_EN__SHIFT 0x0
12449#define VGA_HDP_CONTROL__VGA_MEMORY_DISABLE_MASK 0x10
12450#define VGA_HDP_CONTROL__VGA_MEMORY_DISABLE__SHIFT 0x4
12451#define VGA_HDP_CONTROL__VGA_RBBM_LOCK_DISABLE_MASK 0x100
12452#define VGA_HDP_CONTROL__VGA_RBBM_LOCK_DISABLE__SHIFT 0x8
12453#define VGA_HDP_CONTROL__VGA_SOFT_RESET_MASK 0x10000
12454#define VGA_HDP_CONTROL__VGA_SOFT_RESET__SHIFT 0x10
12455#define VGA_HDP_CONTROL__VGA_TEST_RESET_CONTROL_MASK 0x1000000
12456#define VGA_HDP_CONTROL__VGA_TEST_RESET_CONTROL__SHIFT 0x18
12457#define VGA_CACHE_CONTROL__VGA_WRITE_THROUGH_CACHE_DIS_MASK 0x1
12458#define VGA_CACHE_CONTROL__VGA_WRITE_THROUGH_CACHE_DIS__SHIFT 0x0
12459#define VGA_CACHE_CONTROL__VGA_READ_CACHE_DISABLE_MASK 0x100
12460#define VGA_CACHE_CONTROL__VGA_READ_CACHE_DISABLE__SHIFT 0x8
12461#define VGA_CACHE_CONTROL__VGA_READ_BUFFER_INVALIDATE_MASK 0x10000
12462#define VGA_CACHE_CONTROL__VGA_READ_BUFFER_INVALIDATE__SHIFT 0x10
12463#define VGA_CACHE_CONTROL__VGA_DCCIF_W256ONLY_MASK 0x100000
12464#define VGA_CACHE_CONTROL__VGA_DCCIF_W256ONLY__SHIFT 0x14
12465#define VGA_CACHE_CONTROL__VGA_DCCIF_WC_TIMEOUT_MASK 0x3f000000
12466#define VGA_CACHE_CONTROL__VGA_DCCIF_WC_TIMEOUT__SHIFT 0x18
12467#define D1VGA_CONTROL__D1VGA_MODE_ENABLE_MASK 0x1
12468#define D1VGA_CONTROL__D1VGA_MODE_ENABLE__SHIFT 0x0
12469#define D1VGA_CONTROL__D1VGA_TIMING_SELECT_MASK 0x100
12470#define D1VGA_CONTROL__D1VGA_TIMING_SELECT__SHIFT 0x8
12471#define D1VGA_CONTROL__D1VGA_SYNC_POLARITY_SELECT_MASK 0x200
12472#define D1VGA_CONTROL__D1VGA_SYNC_POLARITY_SELECT__SHIFT 0x9
12473#define D1VGA_CONTROL__D1VGA_OVERSCAN_COLOR_EN_MASK 0x10000
12474#define D1VGA_CONTROL__D1VGA_OVERSCAN_COLOR_EN__SHIFT 0x10
12475#define D1VGA_CONTROL__D1VGA_ROTATE_MASK 0x3000000
12476#define D1VGA_CONTROL__D1VGA_ROTATE__SHIFT 0x18
12477#define D2VGA_CONTROL__D2VGA_MODE_ENABLE_MASK 0x1
12478#define D2VGA_CONTROL__D2VGA_MODE_ENABLE__SHIFT 0x0
12479#define D2VGA_CONTROL__D2VGA_TIMING_SELECT_MASK 0x100
12480#define D2VGA_CONTROL__D2VGA_TIMING_SELECT__SHIFT 0x8
12481#define D2VGA_CONTROL__D2VGA_SYNC_POLARITY_SELECT_MASK 0x200
12482#define D2VGA_CONTROL__D2VGA_SYNC_POLARITY_SELECT__SHIFT 0x9
12483#define D2VGA_CONTROL__D2VGA_OVERSCAN_COLOR_EN_MASK 0x10000
12484#define D2VGA_CONTROL__D2VGA_OVERSCAN_COLOR_EN__SHIFT 0x10
12485#define D2VGA_CONTROL__D2VGA_ROTATE_MASK 0x3000000
12486#define D2VGA_CONTROL__D2VGA_ROTATE__SHIFT 0x18
12487#define D3VGA_CONTROL__D3VGA_MODE_ENABLE_MASK 0x1
12488#define D3VGA_CONTROL__D3VGA_MODE_ENABLE__SHIFT 0x0
12489#define D3VGA_CONTROL__D3VGA_TIMING_SELECT_MASK 0x100
12490#define D3VGA_CONTROL__D3VGA_TIMING_SELECT__SHIFT 0x8
12491#define D3VGA_CONTROL__D3VGA_SYNC_POLARITY_SELECT_MASK 0x200
12492#define D3VGA_CONTROL__D3VGA_SYNC_POLARITY_SELECT__SHIFT 0x9
12493#define D3VGA_CONTROL__D3VGA_OVERSCAN_COLOR_EN_MASK 0x10000
12494#define D3VGA_CONTROL__D3VGA_OVERSCAN_COLOR_EN__SHIFT 0x10
12495#define D3VGA_CONTROL__D3VGA_ROTATE_MASK 0x3000000
12496#define D3VGA_CONTROL__D3VGA_ROTATE__SHIFT 0x18
12497#define D4VGA_CONTROL__D4VGA_MODE_ENABLE_MASK 0x1
12498#define D4VGA_CONTROL__D4VGA_MODE_ENABLE__SHIFT 0x0
12499#define D4VGA_CONTROL__D4VGA_TIMING_SELECT_MASK 0x100
12500#define D4VGA_CONTROL__D4VGA_TIMING_SELECT__SHIFT 0x8
12501#define D4VGA_CONTROL__D4VGA_SYNC_POLARITY_SELECT_MASK 0x200
12502#define D4VGA_CONTROL__D4VGA_SYNC_POLARITY_SELECT__SHIFT 0x9
12503#define D4VGA_CONTROL__D4VGA_OVERSCAN_COLOR_EN_MASK 0x10000
12504#define D4VGA_CONTROL__D4VGA_OVERSCAN_COLOR_EN__SHIFT 0x10
12505#define D4VGA_CONTROL__D4VGA_ROTATE_MASK 0x3000000
12506#define D4VGA_CONTROL__D4VGA_ROTATE__SHIFT 0x18
12507#define D5VGA_CONTROL__D5VGA_MODE_ENABLE_MASK 0x1
12508#define D5VGA_CONTROL__D5VGA_MODE_ENABLE__SHIFT 0x0
12509#define D5VGA_CONTROL__D5VGA_TIMING_SELECT_MASK 0x100
12510#define D5VGA_CONTROL__D5VGA_TIMING_SELECT__SHIFT 0x8
12511#define D5VGA_CONTROL__D5VGA_SYNC_POLARITY_SELECT_MASK 0x200
12512#define D5VGA_CONTROL__D5VGA_SYNC_POLARITY_SELECT__SHIFT 0x9
12513#define D5VGA_CONTROL__D5VGA_OVERSCAN_COLOR_EN_MASK 0x10000
12514#define D5VGA_CONTROL__D5VGA_OVERSCAN_COLOR_EN__SHIFT 0x10
12515#define D5VGA_CONTROL__D5VGA_ROTATE_MASK 0x3000000
12516#define D5VGA_CONTROL__D5VGA_ROTATE__SHIFT 0x18
12517#define D6VGA_CONTROL__D6VGA_MODE_ENABLE_MASK 0x1
12518#define D6VGA_CONTROL__D6VGA_MODE_ENABLE__SHIFT 0x0
12519#define D6VGA_CONTROL__D6VGA_TIMING_SELECT_MASK 0x100
12520#define D6VGA_CONTROL__D6VGA_TIMING_SELECT__SHIFT 0x8
12521#define D6VGA_CONTROL__D6VGA_SYNC_POLARITY_SELECT_MASK 0x200
12522#define D6VGA_CONTROL__D6VGA_SYNC_POLARITY_SELECT__SHIFT 0x9
12523#define D6VGA_CONTROL__D6VGA_OVERSCAN_COLOR_EN_MASK 0x10000
12524#define D6VGA_CONTROL__D6VGA_OVERSCAN_COLOR_EN__SHIFT 0x10
12525#define D6VGA_CONTROL__D6VGA_ROTATE_MASK 0x3000000
12526#define D6VGA_CONTROL__D6VGA_ROTATE__SHIFT 0x18
12527#define VGA_HW_DEBUG__VGA_HW_DEBUG_MASK 0xffffffff
12528#define VGA_HW_DEBUG__VGA_HW_DEBUG__SHIFT 0x0
12529#define VGA_STATUS__VGA_MEM_ACCESS_STATUS_MASK 0x1
12530#define VGA_STATUS__VGA_MEM_ACCESS_STATUS__SHIFT 0x0
12531#define VGA_STATUS__VGA_REG_ACCESS_STATUS_MASK 0x2
12532#define VGA_STATUS__VGA_REG_ACCESS_STATUS__SHIFT 0x1
12533#define VGA_STATUS__VGA_DISPLAY_SWITCH_STATUS_MASK 0x4
12534#define VGA_STATUS__VGA_DISPLAY_SWITCH_STATUS__SHIFT 0x2
12535#define VGA_STATUS__VGA_MODE_AUTO_TRIGGER_STATUS_MASK 0x8
12536#define VGA_STATUS__VGA_MODE_AUTO_TRIGGER_STATUS__SHIFT 0x3
12537#define VGA_INTERRUPT_CONTROL__VGA_MEM_ACCESS_INT_MASK_MASK 0x1
12538#define VGA_INTERRUPT_CONTROL__VGA_MEM_ACCESS_INT_MASK__SHIFT 0x0
12539#define VGA_INTERRUPT_CONTROL__VGA_REG_ACCESS_INT_MASK_MASK 0x100
12540#define VGA_INTERRUPT_CONTROL__VGA_REG_ACCESS_INT_MASK__SHIFT 0x8
12541#define VGA_INTERRUPT_CONTROL__VGA_DISPLAY_SWITCH_INT_MASK_MASK 0x10000
12542#define VGA_INTERRUPT_CONTROL__VGA_DISPLAY_SWITCH_INT_MASK__SHIFT 0x10
12543#define VGA_INTERRUPT_CONTROL__VGA_MODE_AUTO_TRIGGER_INT_MASK_MASK 0x1000000
12544#define VGA_INTERRUPT_CONTROL__VGA_MODE_AUTO_TRIGGER_INT_MASK__SHIFT 0x18
12545#define VGA_STATUS_CLEAR__VGA_MEM_ACCESS_INT_CLEAR_MASK 0x1
12546#define VGA_STATUS_CLEAR__VGA_MEM_ACCESS_INT_CLEAR__SHIFT 0x0
12547#define VGA_STATUS_CLEAR__VGA_REG_ACCESS_INT_CLEAR_MASK 0x100
12548#define VGA_STATUS_CLEAR__VGA_REG_ACCESS_INT_CLEAR__SHIFT 0x8
12549#define VGA_STATUS_CLEAR__VGA_DISPLAY_SWITCH_INT_CLEAR_MASK 0x10000
12550#define VGA_STATUS_CLEAR__VGA_DISPLAY_SWITCH_INT_CLEAR__SHIFT 0x10
12551#define VGA_STATUS_CLEAR__VGA_MODE_AUTO_TRIGGER_INT_CLEAR_MASK 0x1000000
12552#define VGA_STATUS_CLEAR__VGA_MODE_AUTO_TRIGGER_INT_CLEAR__SHIFT 0x18
12553#define VGA_INTERRUPT_STATUS__VGA_MEM_ACCESS_INT_STATUS_MASK 0x1
12554#define VGA_INTERRUPT_STATUS__VGA_MEM_ACCESS_INT_STATUS__SHIFT 0x0
12555#define VGA_INTERRUPT_STATUS__VGA_REG_ACCESS_INT_STATUS_MASK 0x2
12556#define VGA_INTERRUPT_STATUS__VGA_REG_ACCESS_INT_STATUS__SHIFT 0x1
12557#define VGA_INTERRUPT_STATUS__VGA_DISPLAY_SWITCH_INT_STATUS_MASK 0x4
12558#define VGA_INTERRUPT_STATUS__VGA_DISPLAY_SWITCH_INT_STATUS__SHIFT 0x2
12559#define VGA_INTERRUPT_STATUS__VGA_MODE_AUTO_TRIGGER_INT_STATUS_MASK 0x8
12560#define VGA_INTERRUPT_STATUS__VGA_MODE_AUTO_TRIGGER_INT_STATUS__SHIFT 0x3
12561#define VGA_MAIN_CONTROL__VGA_CRTC_TIMEOUT_MASK 0x3
12562#define VGA_MAIN_CONTROL__VGA_CRTC_TIMEOUT__SHIFT 0x0
12563#define VGA_MAIN_CONTROL__VGA_RENDER_TIMEOUT_COUNT_MASK 0x18
12564#define VGA_MAIN_CONTROL__VGA_RENDER_TIMEOUT_COUNT__SHIFT 0x3
12565#define VGA_MAIN_CONTROL__VGA_VIRTUAL_VERTICAL_RETRACE_DURATION_MASK 0xe0
12566#define VGA_MAIN_CONTROL__VGA_VIRTUAL_VERTICAL_RETRACE_DURATION__SHIFT 0x5
12567#define VGA_MAIN_CONTROL__VGA_READBACK_VGA_VSTATUS_SOURCE_SELECT_MASK 0x300
12568#define VGA_MAIN_CONTROL__VGA_READBACK_VGA_VSTATUS_SOURCE_SELECT__SHIFT 0x8
12569#define VGA_MAIN_CONTROL__VGA_MC_WRITE_CLEAN_WAIT_DELAY_MASK 0xf000
12570#define VGA_MAIN_CONTROL__VGA_MC_WRITE_CLEAN_WAIT_DELAY__SHIFT 0xc
12571#define VGA_MAIN_CONTROL__VGA_READBACK_NO_DISPLAY_SOURCE_SELECT_MASK 0x30000
12572#define VGA_MAIN_CONTROL__VGA_READBACK_NO_DISPLAY_SOURCE_SELECT__SHIFT 0x10
12573#define VGA_MAIN_CONTROL__VGA_READBACK_CRT_INTR_SOURCE_SELECT_MASK 0x3000000
12574#define VGA_MAIN_CONTROL__VGA_READBACK_CRT_INTR_SOURCE_SELECT__SHIFT 0x18
12575#define VGA_MAIN_CONTROL__VGA_READBACK_SENSE_SWITCH_SELECT_MASK 0x4000000
12576#define VGA_MAIN_CONTROL__VGA_READBACK_SENSE_SWITCH_SELECT__SHIFT 0x1a
12577#define VGA_MAIN_CONTROL__VGA_READ_URGENT_ENABLE_MASK 0x8000000
12578#define VGA_MAIN_CONTROL__VGA_READ_URGENT_ENABLE__SHIFT 0x1b
12579#define VGA_MAIN_CONTROL__VGA_WRITES_URGENT_ENABLE_MASK 0x10000000
12580#define VGA_MAIN_CONTROL__VGA_WRITES_URGENT_ENABLE__SHIFT 0x1c
12581#define VGA_MAIN_CONTROL__VGA_EXTERNAL_DAC_SENSE_MASK 0x20000000
12582#define VGA_MAIN_CONTROL__VGA_EXTERNAL_DAC_SENSE__SHIFT 0x1d
12583#define VGA_MAIN_CONTROL__VGA_MAIN_TEST_VSTATUS_NO_DISPLAY_CRTC_TIMEOUT_MASK 0x80000000
12584#define VGA_MAIN_CONTROL__VGA_MAIN_TEST_VSTATUS_NO_DISPLAY_CRTC_TIMEOUT__SHIFT 0x1f
12585#define VGA_TEST_CONTROL__VGA_TEST_ENABLE_MASK 0x1
12586#define VGA_TEST_CONTROL__VGA_TEST_ENABLE__SHIFT 0x0
12587#define VGA_TEST_CONTROL__VGA_TEST_RENDER_START_MASK 0x100
12588#define VGA_TEST_CONTROL__VGA_TEST_RENDER_START__SHIFT 0x8
12589#define VGA_TEST_CONTROL__VGA_TEST_RENDER_DONE_MASK 0x10000
12590#define VGA_TEST_CONTROL__VGA_TEST_RENDER_DONE__SHIFT 0x10
12591#define VGA_TEST_CONTROL__VGA_TEST_RENDER_DISPBUF_SELECT_MASK 0x1000000
12592#define VGA_TEST_CONTROL__VGA_TEST_RENDER_DISPBUF_SELECT__SHIFT 0x18
12593#define VGA_DEBUG_READBACK_INDEX__VGA_DEBUG_READBACK_INDEX_MASK 0xff
12594#define VGA_DEBUG_READBACK_INDEX__VGA_DEBUG_READBACK_INDEX__SHIFT 0x0
12595#define VGA_DEBUG_READBACK_DATA__VGA_DEBUG_READBACK_DATA_MASK 0xffffffff
12596#define VGA_DEBUG_READBACK_DATA__VGA_DEBUG_READBACK_DATA__SHIFT 0x0
12597#define VGA_MEM_WRITE_PAGE_ADDR__VGA_MEM_WRITE_PAGE0_ADDR_MASK 0x3ff
12598#define VGA_MEM_WRITE_PAGE_ADDR__VGA_MEM_WRITE_PAGE0_ADDR__SHIFT 0x0
12599#define VGA_MEM_WRITE_PAGE_ADDR__VGA_MEM_WRITE_PAGE1_ADDR_MASK 0x3ff0000
12600#define VGA_MEM_WRITE_PAGE_ADDR__VGA_MEM_WRITE_PAGE1_ADDR__SHIFT 0x10
12601#define VGA_MEM_READ_PAGE_ADDR__VGA_MEM_READ_PAGE0_ADDR_MASK 0x3ff
12602#define VGA_MEM_READ_PAGE_ADDR__VGA_MEM_READ_PAGE0_ADDR__SHIFT 0x0
12603#define VGA_MEM_READ_PAGE_ADDR__VGA_MEM_READ_PAGE1_ADDR_MASK 0x3ff0000
12604#define VGA_MEM_READ_PAGE_ADDR__VGA_MEM_READ_PAGE1_ADDR__SHIFT 0x10
12605#define VGA_TEST_DEBUG_INDEX__VGA_TEST_DEBUG_INDEX_MASK 0xff
12606#define VGA_TEST_DEBUG_INDEX__VGA_TEST_DEBUG_INDEX__SHIFT 0x0
12607#define VGA_TEST_DEBUG_INDEX__VGA_TEST_DEBUG_WRITE_EN_MASK 0x100
12608#define VGA_TEST_DEBUG_INDEX__VGA_TEST_DEBUG_WRITE_EN__SHIFT 0x8
12609#define VGA_TEST_DEBUG_DATA__VGA_TEST_DEBUG_DATA_MASK 0xffffffff
12610#define VGA_TEST_DEBUG_DATA__VGA_TEST_DEBUG_DATA__SHIFT 0x0
12611#define VGADCC_DBG_DCCIF_C__DBG_DCCIF_C_MASK 0xffffffff
12612#define VGADCC_DBG_DCCIF_C__DBG_DCCIF_C__SHIFT 0x0
12613#define BPHYC_DAC_MACRO_CNTL__BPHYC_DAC_WHITE_LEVEL_MASK 0x3
12614#define BPHYC_DAC_MACRO_CNTL__BPHYC_DAC_WHITE_LEVEL__SHIFT 0x0
12615#define BPHYC_DAC_MACRO_CNTL__BPHYC_DAC_WHITE_FINE_CONTROL_MASK 0x3f00
12616#define BPHYC_DAC_MACRO_CNTL__BPHYC_DAC_WHITE_FINE_CONTROL__SHIFT 0x8
12617#define BPHYC_DAC_MACRO_CNTL__BPHYC_DAC_BANDGAP_ADJUSTMENT_MASK 0x3f0000
12618#define BPHYC_DAC_MACRO_CNTL__BPHYC_DAC_BANDGAP_ADJUSTMENT__SHIFT 0x10
12619#define BPHYC_DAC_MACRO_CNTL__BPHYC_DAC_ANALOG_MONITOR_MASK 0xf000000
12620#define BPHYC_DAC_MACRO_CNTL__BPHYC_DAC_ANALOG_MONITOR__SHIFT 0x18
12621#define BPHYC_DAC_MACRO_CNTL__BPHYC_DAC_COREMON_MASK 0x10000000
12622#define BPHYC_DAC_MACRO_CNTL__BPHYC_DAC_COREMON__SHIFT 0x1c
12623#define BPHYC_DAC_AUTO_CALIB_CONTROL__BPHYC_DAC_CAL_INITB_MASK 0x1
12624#define BPHYC_DAC_AUTO_CALIB_CONTROL__BPHYC_DAC_CAL_INITB__SHIFT 0x0
12625#define BPHYC_DAC_AUTO_CALIB_CONTROL__BPHYC_DAC_CAL_EN_MASK 0x2
12626#define BPHYC_DAC_AUTO_CALIB_CONTROL__BPHYC_DAC_CAL_EN__SHIFT 0x1
12627#define BPHYC_DAC_AUTO_CALIB_CONTROL__BPHYC_DAC_CAL_DACADJ_EN_MASK 0x4
12628#define BPHYC_DAC_AUTO_CALIB_CONTROL__BPHYC_DAC_CAL_DACADJ_EN__SHIFT 0x2
12629#define BPHYC_DAC_AUTO_CALIB_CONTROL__BPHYC_DAC_CAL_WAIT_ADJUST_MASK 0x3ff0
12630#define BPHYC_DAC_AUTO_CALIB_CONTROL__BPHYC_DAC_CAL_WAIT_ADJUST__SHIFT 0x4
12631#define BPHYC_DAC_AUTO_CALIB_CONTROL__BPHYC_DAC_CAL_MASK_MASK 0x700000
12632#define BPHYC_DAC_AUTO_CALIB_CONTROL__BPHYC_DAC_CAL_MASK__SHIFT 0x14
12633#define BPHYC_DAC_AUTO_CALIB_CONTROL__BPHYC_DAC_CAL_COMPLETE_MASK 0x10000000
12634#define BPHYC_DAC_AUTO_CALIB_CONTROL__BPHYC_DAC_CAL_COMPLETE__SHIFT 0x1c
12635#define DPG_PIPE_ARBITRATION_CONTROL1__PIXEL_DURATION_MASK 0xffff
12636#define DPG_PIPE_ARBITRATION_CONTROL1__PIXEL_DURATION__SHIFT 0x0
12637#define DPG_PIPE_ARBITRATION_CONTROL1__BASE_WEIGHT_MASK 0xffff0000
12638#define DPG_PIPE_ARBITRATION_CONTROL1__BASE_WEIGHT__SHIFT 0x10
12639#define DPG_PIPE_ARBITRATION_CONTROL2__TIME_WEIGHT_MASK 0xffff
12640#define DPG_PIPE_ARBITRATION_CONTROL2__TIME_WEIGHT__SHIFT 0x0
12641#define DPG_PIPE_ARBITRATION_CONTROL2__URGENCY_WEIGHT_MASK 0xffff0000
12642#define DPG_PIPE_ARBITRATION_CONTROL2__URGENCY_WEIGHT__SHIFT 0x10
12643#define DPG_WATERMARK_MASK_CONTROL__STUTTER_EXIT_SELF_REFRESH_WATERMARK_MASK_MASK 0x7
12644#define DPG_WATERMARK_MASK_CONTROL__STUTTER_EXIT_SELF_REFRESH_WATERMARK_MASK__SHIFT 0x0
12645#define DPG_WATERMARK_MASK_CONTROL__URGENCY_WATERMARK_MASK_MASK 0x700
12646#define DPG_WATERMARK_MASK_CONTROL__URGENCY_WATERMARK_MASK__SHIFT 0x8
12647#define DPG_WATERMARK_MASK_CONTROL__NB_PSTATE_CHANGE_WATERMARK_MASK_MASK 0x70000
12648#define DPG_WATERMARK_MASK_CONTROL__NB_PSTATE_CHANGE_WATERMARK_MASK__SHIFT 0x10
12649#define DPG_WATERMARK_MASK_CONTROL__DISABLE_FLIP_URGENT_MASK 0x1000000
12650#define DPG_WATERMARK_MASK_CONTROL__DISABLE_FLIP_URGENT__SHIFT 0x18
12651#define DPG_PIPE_URGENCY_CONTROL__URGENCY_LOW_WATERMARK_MASK 0xffff
12652#define DPG_PIPE_URGENCY_CONTROL__URGENCY_LOW_WATERMARK__SHIFT 0x0
12653#define DPG_PIPE_URGENCY_CONTROL__URGENCY_HIGH_WATERMARK_MASK 0xffff0000
12654#define DPG_PIPE_URGENCY_CONTROL__URGENCY_HIGH_WATERMARK__SHIFT 0x10
12655#define DPG_PIPE_DPM_CONTROL__DPM_ENABLE_MASK 0x1
12656#define DPG_PIPE_DPM_CONTROL__DPM_ENABLE__SHIFT 0x0
12657#define DPG_PIPE_DPM_CONTROL__MCLK_CHANGE_ENABLE_MASK 0x10
12658#define DPG_PIPE_DPM_CONTROL__MCLK_CHANGE_ENABLE__SHIFT 0x4
12659#define DPG_PIPE_DPM_CONTROL__MCLK_CHANGE_FORCE_ON_MASK 0x100
12660#define DPG_PIPE_DPM_CONTROL__MCLK_CHANGE_FORCE_ON__SHIFT 0x8
12661#define DPG_PIPE_DPM_CONTROL__MCLK_CHANGE_WATERMARK_MASK_MASK 0x3000
12662#define DPG_PIPE_DPM_CONTROL__MCLK_CHANGE_WATERMARK_MASK__SHIFT 0xc
12663#define DPG_PIPE_DPM_CONTROL__MCLK_CHANGE_WATERMARK_MASK 0xffff0000
12664#define DPG_PIPE_DPM_CONTROL__MCLK_CHANGE_WATERMARK__SHIFT 0x10
12665#define DPG_PIPE_STUTTER_CONTROL__STUTTER_ENABLE_MASK 0x1
12666#define DPG_PIPE_STUTTER_CONTROL__STUTTER_ENABLE__SHIFT 0x0
12667#define DPG_PIPE_STUTTER_CONTROL__STUTTER_IGNORE_CURSOR_MASK 0x10
12668#define DPG_PIPE_STUTTER_CONTROL__STUTTER_IGNORE_CURSOR__SHIFT 0x4
12669#define DPG_PIPE_STUTTER_CONTROL__STUTTER_IGNORE_ICON_MASK 0x20
12670#define DPG_PIPE_STUTTER_CONTROL__STUTTER_IGNORE_ICON__SHIFT 0x5
12671#define DPG_PIPE_STUTTER_CONTROL__STUTTER_IGNORE_VGA_MASK 0x40
12672#define DPG_PIPE_STUTTER_CONTROL__STUTTER_IGNORE_VGA__SHIFT 0x6
12673#define DPG_PIPE_STUTTER_CONTROL__STUTTER_IGNORE_FBC_MASK 0x80
12674#define DPG_PIPE_STUTTER_CONTROL__STUTTER_IGNORE_FBC__SHIFT 0x7
12675#define DPG_PIPE_STUTTER_CONTROL__STUTTER_WM_HIGH_FORCE_ON_MASK 0x100
12676#define DPG_PIPE_STUTTER_CONTROL__STUTTER_WM_HIGH_FORCE_ON__SHIFT 0x8
12677#define DPG_PIPE_STUTTER_CONTROL__STUTTER_WM_HIGH_EXCLUDES_VBLANK_MASK 0x200
12678#define DPG_PIPE_STUTTER_CONTROL__STUTTER_WM_HIGH_EXCLUDES_VBLANK__SHIFT 0x9
12679#define DPG_PIPE_STUTTER_CONTROL__STUTTER_URGENT_IN_NOT_SELF_REFRESH_MASK 0x400
12680#define DPG_PIPE_STUTTER_CONTROL__STUTTER_URGENT_IN_NOT_SELF_REFRESH__SHIFT 0xa
12681#define DPG_PIPE_STUTTER_CONTROL__STUTTER_SELF_REFRESH_FORCE_ON_MASK 0x800
12682#define DPG_PIPE_STUTTER_CONTROL__STUTTER_SELF_REFRESH_FORCE_ON__SHIFT 0xb
12683#define DPG_PIPE_STUTTER_CONTROL__STUTTER_EXIT_SELF_REFRESH_WATERMARK_MASK 0xffff0000
12684#define DPG_PIPE_STUTTER_CONTROL__STUTTER_EXIT_SELF_REFRESH_WATERMARK__SHIFT 0x10
12685#define DPG_PIPE_NB_PSTATE_CHANGE_CONTROL__NB_PSTATE_CHANGE_ENABLE_MASK 0x1
12686#define DPG_PIPE_NB_PSTATE_CHANGE_CONTROL__NB_PSTATE_CHANGE_ENABLE__SHIFT 0x0
12687#define DPG_PIPE_NB_PSTATE_CHANGE_CONTROL__NB_PSTATE_CHANGE_URGENT_DURING_REQUEST_MASK 0x10
12688#define DPG_PIPE_NB_PSTATE_CHANGE_CONTROL__NB_PSTATE_CHANGE_URGENT_DURING_REQUEST__SHIFT 0x4
12689#define DPG_PIPE_NB_PSTATE_CHANGE_CONTROL__NB_PSTATE_CHANGE_NOT_SELF_REFRESH_DURING_REQUEST_MASK 0x100
12690#define DPG_PIPE_NB_PSTATE_CHANGE_CONTROL__NB_PSTATE_CHANGE_NOT_SELF_REFRESH_DURING_REQUEST__SHIFT 0x8
12691#define DPG_PIPE_NB_PSTATE_CHANGE_CONTROL__NB_PSTATE_CHANGE_FORCE_ON_MASK 0x200
12692#define DPG_PIPE_NB_PSTATE_CHANGE_CONTROL__NB_PSTATE_CHANGE_FORCE_ON__SHIFT 0x9
12693#define DPG_PIPE_NB_PSTATE_CHANGE_CONTROL__NB_PSTATE_ALLOW_FOR_URGENT_MASK 0x400
12694#define DPG_PIPE_NB_PSTATE_CHANGE_CONTROL__NB_PSTATE_ALLOW_FOR_URGENT__SHIFT 0xa
12695#define DPG_PIPE_NB_PSTATE_CHANGE_CONTROL__NB_PSTATE_CHANGE_WATERMARK_MASK 0xffff8000
12696#define DPG_PIPE_NB_PSTATE_CHANGE_CONTROL__NB_PSTATE_CHANGE_WATERMARK__SHIFT 0xf
12697#define DPG_PIPE_STUTTER_CONTROL_NONLPTCH__STUTTER_ENABLE_NONLPTCH_MASK 0x1
12698#define DPG_PIPE_STUTTER_CONTROL_NONLPTCH__STUTTER_ENABLE_NONLPTCH__SHIFT 0x0
12699#define DPG_PIPE_STUTTER_CONTROL_NONLPTCH__STUTTER_IGNORE_CURSOR_NONLPTCH_MASK 0x10
12700#define DPG_PIPE_STUTTER_CONTROL_NONLPTCH__STUTTER_IGNORE_CURSOR_NONLPTCH__SHIFT 0x4
12701#define DPG_PIPE_STUTTER_CONTROL_NONLPTCH__STUTTER_IGNORE_ICON_NONLPTCH_MASK 0x20
12702#define DPG_PIPE_STUTTER_CONTROL_NONLPTCH__STUTTER_IGNORE_ICON_NONLPTCH__SHIFT 0x5
12703#define DPG_PIPE_STUTTER_CONTROL_NONLPTCH__STUTTER_IGNORE_VGA_NONLPTCH_MASK 0x40
12704#define DPG_PIPE_STUTTER_CONTROL_NONLPTCH__STUTTER_IGNORE_VGA_NONLPTCH__SHIFT 0x6
12705#define DPG_PIPE_STUTTER_CONTROL_NONLPTCH__STUTTER_IGNORE_FBC_NONLPTCH_MASK 0x80
12706#define DPG_PIPE_STUTTER_CONTROL_NONLPTCH__STUTTER_IGNORE_FBC_NONLPTCH__SHIFT 0x7
12707#define DPG_PIPE_STUTTER_CONTROL_NONLPTCH__STUTTER_WM_HIGH_FORCE_ON_NONLPTCH_MASK 0x100
12708#define DPG_PIPE_STUTTER_CONTROL_NONLPTCH__STUTTER_WM_HIGH_FORCE_ON_NONLPTCH__SHIFT 0x8
12709#define DPG_PIPE_STUTTER_CONTROL_NONLPTCH__STUTTER_WM_HIGH_EXCLUDES_VBLANK_NONLPTCH_MASK 0x200
12710#define DPG_PIPE_STUTTER_CONTROL_NONLPTCH__STUTTER_WM_HIGH_EXCLUDES_VBLANK_NONLPTCH__SHIFT 0x9
12711#define DPG_PIPE_STUTTER_CONTROL_NONLPTCH__STUTTER_URGENT_IN_NOT_SELF_REFRESH_NONLPTCH_MASK 0x400
12712#define DPG_PIPE_STUTTER_CONTROL_NONLPTCH__STUTTER_URGENT_IN_NOT_SELF_REFRESH_NONLPTCH__SHIFT 0xa
12713#define DPG_PIPE_STUTTER_CONTROL_NONLPTCH__STUTTER_SELF_REFRESH_FORCE_ON_NONLPTCH_MASK 0x800
12714#define DPG_PIPE_STUTTER_CONTROL_NONLPTCH__STUTTER_SELF_REFRESH_FORCE_ON_NONLPTCH__SHIFT 0xb
12715#define DPG_REPEATER_PROGRAM__REG_DPG_DMIFRC_REPEATER_MASK 0x7
12716#define DPG_REPEATER_PROGRAM__REG_DPG_DMIFRC_REPEATER__SHIFT 0x0
12717#define DPG_REPEATER_PROGRAM__REG_DMIFRC_DPG_REPEATER_MASK 0x70
12718#define DPG_REPEATER_PROGRAM__REG_DMIFRC_DPG_REPEATER__SHIFT 0x4
12719#define DPG_HW_DEBUG_A__DPG_HW_DEBUG_A_MASK 0xffffffff
12720#define DPG_HW_DEBUG_A__DPG_HW_DEBUG_A__SHIFT 0x0
12721#define DPG_HW_DEBUG_B__DPG_HW_DEBUG_B_MASK 0xffffffff
12722#define DPG_HW_DEBUG_B__DPG_HW_DEBUG_B__SHIFT 0x0
12723#define DPG_HW_DEBUG_11__DPG_HW_DEBUG_11_MASK 0x1
12724#define DPG_HW_DEBUG_11__DPG_HW_DEBUG_11__SHIFT 0x0
12725#define DPG_CHK_PRE_PROC_CNTL__DPG_DISABLE_DMIF_BUF_CHK_MASK 0x1
12726#define DPG_CHK_PRE_PROC_CNTL__DPG_DISABLE_DMIF_BUF_CHK__SHIFT 0x0
12727#define DPG_DVMM_STATUS__DPG_DVMM_FORCED_FLIP_TO_UNMAPPED_MASK 0x1
12728#define DPG_DVMM_STATUS__DPG_DVMM_FORCED_FLIP_TO_UNMAPPED__SHIFT 0x0
12729#define DPG_DVMM_STATUS__DPG_DVMM_FORCED_FLIP_TO_MAPPED_MASK 0x2
12730#define DPG_DVMM_STATUS__DPG_DVMM_FORCED_FLIP_TO_MAPPED__SHIFT 0x1
12731#define DPG_DVMM_STATUS__DPG_DVMM_FORCED_FLIP_TO_UNMAPPED_CLR_MASK 0x10
12732#define DPG_DVMM_STATUS__DPG_DVMM_FORCED_FLIP_TO_UNMAPPED_CLR__SHIFT 0x4
12733#define DPG_DVMM_STATUS__DPG_DVMM_FORCED_FLIP_TO_MAPPED_CLR_MASK 0x20
12734#define DPG_DVMM_STATUS__DPG_DVMM_FORCED_FLIP_TO_MAPPED_CLR__SHIFT 0x5
12735#define DPG_TEST_DEBUG_INDEX__DPG_TEST_DEBUG_INDEX_MASK 0xff
12736#define DPG_TEST_DEBUG_INDEX__DPG_TEST_DEBUG_INDEX__SHIFT 0x0
12737#define DPG_TEST_DEBUG_INDEX__DPG_TEST_DEBUG_WRITE_EN_MASK 0x100
12738#define DPG_TEST_DEBUG_INDEX__DPG_TEST_DEBUG_WRITE_EN__SHIFT 0x8
12739#define DPG_TEST_DEBUG_DATA__DPG_TEST_DEBUG_DATA_MASK 0xffffffff
12740#define DPG_TEST_DEBUG_DATA__DPG_TEST_DEBUG_DATA__SHIFT 0x0
12741#define DPGV0_PIPE_ARBITRATION_CONTROL1__PIXEL_DURATION_MASK 0xffff
12742#define DPGV0_PIPE_ARBITRATION_CONTROL1__PIXEL_DURATION__SHIFT 0x0
12743#define DPGV0_PIPE_ARBITRATION_CONTROL1__BASE_WEIGHT_MASK 0xffff0000
12744#define DPGV0_PIPE_ARBITRATION_CONTROL1__BASE_WEIGHT__SHIFT 0x10
12745#define DPGV1_PIPE_ARBITRATION_CONTROL1__PIXEL_DURATION_MASK 0xffff
12746#define DPGV1_PIPE_ARBITRATION_CONTROL1__PIXEL_DURATION__SHIFT 0x0
12747#define DPGV1_PIPE_ARBITRATION_CONTROL1__BASE_WEIGHT_MASK 0xffff0000
12748#define DPGV1_PIPE_ARBITRATION_CONTROL1__BASE_WEIGHT__SHIFT 0x10
12749#define DPGV0_PIPE_ARBITRATION_CONTROL2__TIME_WEIGHT_MASK 0xffff
12750#define DPGV0_PIPE_ARBITRATION_CONTROL2__TIME_WEIGHT__SHIFT 0x0
12751#define DPGV0_PIPE_ARBITRATION_CONTROL2__URGENCY_WEIGHT_MASK 0xffff0000
12752#define DPGV0_PIPE_ARBITRATION_CONTROL2__URGENCY_WEIGHT__SHIFT 0x10
12753#define DPGV1_PIPE_ARBITRATION_CONTROL2__TIME_WEIGHT_MASK 0xffff
12754#define DPGV1_PIPE_ARBITRATION_CONTROL2__TIME_WEIGHT__SHIFT 0x0
12755#define DPGV1_PIPE_ARBITRATION_CONTROL2__URGENCY_WEIGHT_MASK 0xffff0000
12756#define DPGV1_PIPE_ARBITRATION_CONTROL2__URGENCY_WEIGHT__SHIFT 0x10
12757#define DPGV0_WATERMARK_MASK_CONTROL__STUTTER_EXIT_SELF_REFRESH_WATERMARK_MASK_MASK 0x3
12758#define DPGV0_WATERMARK_MASK_CONTROL__STUTTER_EXIT_SELF_REFRESH_WATERMARK_MASK__SHIFT 0x0
12759#define DPGV0_WATERMARK_MASK_CONTROL__URGENCY_WATERMARK_MASK_MASK 0x300
12760#define DPGV0_WATERMARK_MASK_CONTROL__URGENCY_WATERMARK_MASK__SHIFT 0x8
12761#define DPGV0_WATERMARK_MASK_CONTROL__NB_PSTATE_CHANGE_WATERMARK_MASK_MASK 0x30000
12762#define DPGV0_WATERMARK_MASK_CONTROL__NB_PSTATE_CHANGE_WATERMARK_MASK__SHIFT 0x10
12763#define DPGV0_WATERMARK_MASK_CONTROL__DISABLE_FLIP_URGENT_MASK 0x1000000
12764#define DPGV0_WATERMARK_MASK_CONTROL__DISABLE_FLIP_URGENT__SHIFT 0x18
12765#define DPGV1_WATERMARK_MASK_CONTROL__STUTTER_EXIT_SELF_REFRESH_WATERMARK_MASK_MASK 0x3
12766#define DPGV1_WATERMARK_MASK_CONTROL__STUTTER_EXIT_SELF_REFRESH_WATERMARK_MASK__SHIFT 0x0
12767#define DPGV1_WATERMARK_MASK_CONTROL__URGENCY_WATERMARK_MASK_MASK 0x300
12768#define DPGV1_WATERMARK_MASK_CONTROL__URGENCY_WATERMARK_MASK__SHIFT 0x8
12769#define DPGV1_WATERMARK_MASK_CONTROL__NB_PSTATE_CHANGE_WATERMARK_MASK_MASK 0x30000
12770#define DPGV1_WATERMARK_MASK_CONTROL__NB_PSTATE_CHANGE_WATERMARK_MASK__SHIFT 0x10
12771#define DPGV1_WATERMARK_MASK_CONTROL__DISABLE_FLIP_URGENT_MASK 0x1000000
12772#define DPGV1_WATERMARK_MASK_CONTROL__DISABLE_FLIP_URGENT__SHIFT 0x18
12773#define DPGV0_PIPE_URGENCY_CONTROL__URGENCY_LOW_WATERMARK_MASK 0xffff
12774#define DPGV0_PIPE_URGENCY_CONTROL__URGENCY_LOW_WATERMARK__SHIFT 0x0
12775#define DPGV0_PIPE_URGENCY_CONTROL__URGENCY_HIGH_WATERMARK_MASK 0xffff0000
12776#define DPGV0_PIPE_URGENCY_CONTROL__URGENCY_HIGH_WATERMARK__SHIFT 0x10
12777#define DPGV1_PIPE_URGENCY_CONTROL__URGENCY_LOW_WATERMARK_MASK 0xffff
12778#define DPGV1_PIPE_URGENCY_CONTROL__URGENCY_LOW_WATERMARK__SHIFT 0x0
12779#define DPGV1_PIPE_URGENCY_CONTROL__URGENCY_HIGH_WATERMARK_MASK 0xffff0000
12780#define DPGV1_PIPE_URGENCY_CONTROL__URGENCY_HIGH_WATERMARK__SHIFT 0x10
12781#define DPGV0_PIPE_DPM_CONTROL__DPM_ENABLE_MASK 0x1
12782#define DPGV0_PIPE_DPM_CONTROL__DPM_ENABLE__SHIFT 0x0
12783#define DPGV0_PIPE_DPM_CONTROL__MCLK_CHANGE_ENABLE_MASK 0x10
12784#define DPGV0_PIPE_DPM_CONTROL__MCLK_CHANGE_ENABLE__SHIFT 0x4
12785#define DPGV0_PIPE_DPM_CONTROL__MCLK_CHANGE_FORCE_ON_MASK 0x100
12786#define DPGV0_PIPE_DPM_CONTROL__MCLK_CHANGE_FORCE_ON__SHIFT 0x8
12787#define DPGV0_PIPE_DPM_CONTROL__MCLK_CHANGE_WATERMARK_MASK_MASK 0x3000
12788#define DPGV0_PIPE_DPM_CONTROL__MCLK_CHANGE_WATERMARK_MASK__SHIFT 0xc
12789#define DPGV0_PIPE_DPM_CONTROL__MCLK_CHANGE_WATERMARK_MASK 0xffff0000
12790#define DPGV0_PIPE_DPM_CONTROL__MCLK_CHANGE_WATERMARK__SHIFT 0x10
12791#define DPGV1_PIPE_DPM_CONTROL__DPM_ENABLE_MASK 0x1
12792#define DPGV1_PIPE_DPM_CONTROL__DPM_ENABLE__SHIFT 0x0
12793#define DPGV1_PIPE_DPM_CONTROL__MCLK_CHANGE_ENABLE_MASK 0x10
12794#define DPGV1_PIPE_DPM_CONTROL__MCLK_CHANGE_ENABLE__SHIFT 0x4
12795#define DPGV1_PIPE_DPM_CONTROL__MCLK_CHANGE_FORCE_ON_MASK 0x100
12796#define DPGV1_PIPE_DPM_CONTROL__MCLK_CHANGE_FORCE_ON__SHIFT 0x8
12797#define DPGV1_PIPE_DPM_CONTROL__MCLK_CHANGE_WATERMARK_MASK_MASK 0x3000
12798#define DPGV1_PIPE_DPM_CONTROL__MCLK_CHANGE_WATERMARK_MASK__SHIFT 0xc
12799#define DPGV1_PIPE_DPM_CONTROL__MCLK_CHANGE_WATERMARK_MASK 0xffff0000
12800#define DPGV1_PIPE_DPM_CONTROL__MCLK_CHANGE_WATERMARK__SHIFT 0x10
12801#define DPGV0_PIPE_STUTTER_CONTROL__STUTTER_ENABLE_MASK 0x1
12802#define DPGV0_PIPE_STUTTER_CONTROL__STUTTER_ENABLE__SHIFT 0x0
12803#define DPGV0_PIPE_STUTTER_CONTROL__STUTTER_IGNORE_CURSOR_MASK 0x10
12804#define DPGV0_PIPE_STUTTER_CONTROL__STUTTER_IGNORE_CURSOR__SHIFT 0x4
12805#define DPGV0_PIPE_STUTTER_CONTROL__STUTTER_IGNORE_ICON_MASK 0x20
12806#define DPGV0_PIPE_STUTTER_CONTROL__STUTTER_IGNORE_ICON__SHIFT 0x5
12807#define DPGV0_PIPE_STUTTER_CONTROL__STUTTER_IGNORE_VGA_MASK 0x40
12808#define DPGV0_PIPE_STUTTER_CONTROL__STUTTER_IGNORE_VGA__SHIFT 0x6
12809#define DPGV0_PIPE_STUTTER_CONTROL__STUTTER_IGNORE_FBC_MASK 0x80
12810#define DPGV0_PIPE_STUTTER_CONTROL__STUTTER_IGNORE_FBC__SHIFT 0x7
12811#define DPGV0_PIPE_STUTTER_CONTROL__STUTTER_WM_HIGH_FORCE_ON_MASK 0x100
12812#define DPGV0_PIPE_STUTTER_CONTROL__STUTTER_WM_HIGH_FORCE_ON__SHIFT 0x8
12813#define DPGV0_PIPE_STUTTER_CONTROL__STUTTER_WM_HIGH_EXCLUDES_VBLANK_MASK 0x200
12814#define DPGV0_PIPE_STUTTER_CONTROL__STUTTER_WM_HIGH_EXCLUDES_VBLANK__SHIFT 0x9
12815#define DPGV0_PIPE_STUTTER_CONTROL__STUTTER_URGENT_IN_NOT_SELF_REFRESH_MASK 0x400
12816#define DPGV0_PIPE_STUTTER_CONTROL__STUTTER_URGENT_IN_NOT_SELF_REFRESH__SHIFT 0xa
12817#define DPGV0_PIPE_STUTTER_CONTROL__STUTTER_SELF_REFRESH_FORCE_ON_MASK 0x800
12818#define DPGV0_PIPE_STUTTER_CONTROL__STUTTER_SELF_REFRESH_FORCE_ON__SHIFT 0xb
12819#define DPGV0_PIPE_STUTTER_CONTROL__STUTTER_EXIT_SELF_REFRESH_WATERMARK_MASK 0xffff0000
12820#define DPGV0_PIPE_STUTTER_CONTROL__STUTTER_EXIT_SELF_REFRESH_WATERMARK__SHIFT 0x10
12821#define DPGV1_PIPE_STUTTER_CONTROL__STUTTER_ENABLE_MASK 0x1
12822#define DPGV1_PIPE_STUTTER_CONTROL__STUTTER_ENABLE__SHIFT 0x0
12823#define DPGV1_PIPE_STUTTER_CONTROL__STUTTER_IGNORE_CURSOR_MASK 0x10
12824#define DPGV1_PIPE_STUTTER_CONTROL__STUTTER_IGNORE_CURSOR__SHIFT 0x4
12825#define DPGV1_PIPE_STUTTER_CONTROL__STUTTER_IGNORE_ICON_MASK 0x20
12826#define DPGV1_PIPE_STUTTER_CONTROL__STUTTER_IGNORE_ICON__SHIFT 0x5
12827#define DPGV1_PIPE_STUTTER_CONTROL__STUTTER_IGNORE_VGA_MASK 0x40
12828#define DPGV1_PIPE_STUTTER_CONTROL__STUTTER_IGNORE_VGA__SHIFT 0x6
12829#define DPGV1_PIPE_STUTTER_CONTROL__STUTTER_IGNORE_FBC_MASK 0x80
12830#define DPGV1_PIPE_STUTTER_CONTROL__STUTTER_IGNORE_FBC__SHIFT 0x7
12831#define DPGV1_PIPE_STUTTER_CONTROL__STUTTER_WM_HIGH_FORCE_ON_MASK 0x100
12832#define DPGV1_PIPE_STUTTER_CONTROL__STUTTER_WM_HIGH_FORCE_ON__SHIFT 0x8
12833#define DPGV1_PIPE_STUTTER_CONTROL__STUTTER_WM_HIGH_EXCLUDES_VBLANK_MASK 0x200
12834#define DPGV1_PIPE_STUTTER_CONTROL__STUTTER_WM_HIGH_EXCLUDES_VBLANK__SHIFT 0x9
12835#define DPGV1_PIPE_STUTTER_CONTROL__STUTTER_URGENT_IN_NOT_SELF_REFRESH_MASK 0x400
12836#define DPGV1_PIPE_STUTTER_CONTROL__STUTTER_URGENT_IN_NOT_SELF_REFRESH__SHIFT 0xa
12837#define DPGV1_PIPE_STUTTER_CONTROL__STUTTER_SELF_REFRESH_FORCE_ON_MASK 0x800
12838#define DPGV1_PIPE_STUTTER_CONTROL__STUTTER_SELF_REFRESH_FORCE_ON__SHIFT 0xb
12839#define DPGV1_PIPE_STUTTER_CONTROL__STUTTER_EXIT_SELF_REFRESH_WATERMARK_MASK 0xffff0000
12840#define DPGV1_PIPE_STUTTER_CONTROL__STUTTER_EXIT_SELF_REFRESH_WATERMARK__SHIFT 0x10
12841#define DPGV0_PIPE_NB_PSTATE_CHANGE_CONTROL__NB_PSTATE_CHANGE_ENABLE_MASK 0x1
12842#define DPGV0_PIPE_NB_PSTATE_CHANGE_CONTROL__NB_PSTATE_CHANGE_ENABLE__SHIFT 0x0
12843#define DPGV0_PIPE_NB_PSTATE_CHANGE_CONTROL__NB_PSTATE_CHANGE_URGENT_DURING_REQUEST_MASK 0x10
12844#define DPGV0_PIPE_NB_PSTATE_CHANGE_CONTROL__NB_PSTATE_CHANGE_URGENT_DURING_REQUEST__SHIFT 0x4
12845#define DPGV0_PIPE_NB_PSTATE_CHANGE_CONTROL__NB_PSTATE_CHANGE_NOT_SELF_REFRESH_DURING_REQUEST_MASK 0x100
12846#define DPGV0_PIPE_NB_PSTATE_CHANGE_CONTROL__NB_PSTATE_CHANGE_NOT_SELF_REFRESH_DURING_REQUEST__SHIFT 0x8
12847#define DPGV0_PIPE_NB_PSTATE_CHANGE_CONTROL__NB_PSTATE_CHANGE_FORCE_ON_MASK 0x200
12848#define DPGV0_PIPE_NB_PSTATE_CHANGE_CONTROL__NB_PSTATE_CHANGE_FORCE_ON__SHIFT 0x9
12849#define DPGV0_PIPE_NB_PSTATE_CHANGE_CONTROL__NB_PSTATE_ALLOW_FOR_URGENT_MASK 0x400
12850#define DPGV0_PIPE_NB_PSTATE_CHANGE_CONTROL__NB_PSTATE_ALLOW_FOR_URGENT__SHIFT 0xa
12851#define DPGV0_PIPE_NB_PSTATE_CHANGE_CONTROL__NB_PSTATE_CHANGE_WATERMARK_MASK 0xffff0000
12852#define DPGV0_PIPE_NB_PSTATE_CHANGE_CONTROL__NB_PSTATE_CHANGE_WATERMARK__SHIFT 0x10
12853#define DPGV1_PIPE_NB_PSTATE_CHANGE_CONTROL__NB_PSTATE_CHANGE_ENABLE_MASK 0x1
12854#define DPGV1_PIPE_NB_PSTATE_CHANGE_CONTROL__NB_PSTATE_CHANGE_ENABLE__SHIFT 0x0
12855#define DPGV1_PIPE_NB_PSTATE_CHANGE_CONTROL__NB_PSTATE_CHANGE_URGENT_DURING_REQUEST_MASK 0x10
12856#define DPGV1_PIPE_NB_PSTATE_CHANGE_CONTROL__NB_PSTATE_CHANGE_URGENT_DURING_REQUEST__SHIFT 0x4
12857#define DPGV1_PIPE_NB_PSTATE_CHANGE_CONTROL__NB_PSTATE_CHANGE_NOT_SELF_REFRESH_DURING_REQUEST_MASK 0x100
12858#define DPGV1_PIPE_NB_PSTATE_CHANGE_CONTROL__NB_PSTATE_CHANGE_NOT_SELF_REFRESH_DURING_REQUEST__SHIFT 0x8
12859#define DPGV1_PIPE_NB_PSTATE_CHANGE_CONTROL__NB_PSTATE_CHANGE_FORCE_ON_MASK 0x200
12860#define DPGV1_PIPE_NB_PSTATE_CHANGE_CONTROL__NB_PSTATE_CHANGE_FORCE_ON__SHIFT 0x9
12861#define DPGV1_PIPE_NB_PSTATE_CHANGE_CONTROL__NB_PSTATE_ALLOW_FOR_URGENT_MASK 0x400
12862#define DPGV1_PIPE_NB_PSTATE_CHANGE_CONTROL__NB_PSTATE_ALLOW_FOR_URGENT__SHIFT 0xa
12863#define DPGV1_PIPE_NB_PSTATE_CHANGE_CONTROL__NB_PSTATE_CHANGE_WATERMARK_MASK 0xffff0000
12864#define DPGV1_PIPE_NB_PSTATE_CHANGE_CONTROL__NB_PSTATE_CHANGE_WATERMARK__SHIFT 0x10
12865#define DPGV0_PIPE_STUTTER_CONTROL_NONLPTCH__STUTTER_ENABLE_NONLPTCH_MASK 0x1
12866#define DPGV0_PIPE_STUTTER_CONTROL_NONLPTCH__STUTTER_ENABLE_NONLPTCH__SHIFT 0x0
12867#define DPGV0_PIPE_STUTTER_CONTROL_NONLPTCH__STUTTER_IGNORE_CURSOR_NONLPTCH_MASK 0x10
12868#define DPGV0_PIPE_STUTTER_CONTROL_NONLPTCH__STUTTER_IGNORE_CURSOR_NONLPTCH__SHIFT 0x4
12869#define DPGV0_PIPE_STUTTER_CONTROL_NONLPTCH__STUTTER_IGNORE_ICON_NONLPTCH_MASK 0x20
12870#define DPGV0_PIPE_STUTTER_CONTROL_NONLPTCH__STUTTER_IGNORE_ICON_NONLPTCH__SHIFT 0x5
12871#define DPGV0_PIPE_STUTTER_CONTROL_NONLPTCH__STUTTER_IGNORE_VGA_NONLPTCH_MASK 0x40
12872#define DPGV0_PIPE_STUTTER_CONTROL_NONLPTCH__STUTTER_IGNORE_VGA_NONLPTCH__SHIFT 0x6
12873#define DPGV0_PIPE_STUTTER_CONTROL_NONLPTCH__STUTTER_IGNORE_FBC_NONLPTCH_MASK 0x80
12874#define DPGV0_PIPE_STUTTER_CONTROL_NONLPTCH__STUTTER_IGNORE_FBC_NONLPTCH__SHIFT 0x7
12875#define DPGV0_PIPE_STUTTER_CONTROL_NONLPTCH__STUTTER_WM_HIGH_FORCE_ON_NONLPTCH_MASK 0x100
12876#define DPGV0_PIPE_STUTTER_CONTROL_NONLPTCH__STUTTER_WM_HIGH_FORCE_ON_NONLPTCH__SHIFT 0x8
12877#define DPGV0_PIPE_STUTTER_CONTROL_NONLPTCH__STUTTER_WM_HIGH_EXCLUDES_VBLANK_NONLPTCH_MASK 0x200
12878#define DPGV0_PIPE_STUTTER_CONTROL_NONLPTCH__STUTTER_WM_HIGH_EXCLUDES_VBLANK_NONLPTCH__SHIFT 0x9
12879#define DPGV0_PIPE_STUTTER_CONTROL_NONLPTCH__STUTTER_URGENT_IN_NOT_SELF_REFRESH_NONLPTCH_MASK 0x400
12880#define DPGV0_PIPE_STUTTER_CONTROL_NONLPTCH__STUTTER_URGENT_IN_NOT_SELF_REFRESH_NONLPTCH__SHIFT 0xa
12881#define DPGV0_PIPE_STUTTER_CONTROL_NONLPTCH__STUTTER_SELF_REFRESH_FORCE_ON_NONLPTCH_MASK 0x800
12882#define DPGV0_PIPE_STUTTER_CONTROL_NONLPTCH__STUTTER_SELF_REFRESH_FORCE_ON_NONLPTCH__SHIFT 0xb
12883#define DPGV1_PIPE_STUTTER_CONTROL_NONLPTCH__STUTTER_ENABLE_NONLPTCH_MASK 0x1
12884#define DPGV1_PIPE_STUTTER_CONTROL_NONLPTCH__STUTTER_ENABLE_NONLPTCH__SHIFT 0x0
12885#define DPGV1_PIPE_STUTTER_CONTROL_NONLPTCH__STUTTER_IGNORE_CURSOR_NONLPTCH_MASK 0x10
12886#define DPGV1_PIPE_STUTTER_CONTROL_NONLPTCH__STUTTER_IGNORE_CURSOR_NONLPTCH__SHIFT 0x4
12887#define DPGV1_PIPE_STUTTER_CONTROL_NONLPTCH__STUTTER_IGNORE_ICON_NONLPTCH_MASK 0x20
12888#define DPGV1_PIPE_STUTTER_CONTROL_NONLPTCH__STUTTER_IGNORE_ICON_NONLPTCH__SHIFT 0x5
12889#define DPGV1_PIPE_STUTTER_CONTROL_NONLPTCH__STUTTER_IGNORE_VGA_NONLPTCH_MASK 0x40
12890#define DPGV1_PIPE_STUTTER_CONTROL_NONLPTCH__STUTTER_IGNORE_VGA_NONLPTCH__SHIFT 0x6
12891#define DPGV1_PIPE_STUTTER_CONTROL_NONLPTCH__STUTTER_IGNORE_FBC_NONLPTCH_MASK 0x80
12892#define DPGV1_PIPE_STUTTER_CONTROL_NONLPTCH__STUTTER_IGNORE_FBC_NONLPTCH__SHIFT 0x7
12893#define DPGV1_PIPE_STUTTER_CONTROL_NONLPTCH__STUTTER_WM_HIGH_FORCE_ON_NONLPTCH_MASK 0x100
12894#define DPGV1_PIPE_STUTTER_CONTROL_NONLPTCH__STUTTER_WM_HIGH_FORCE_ON_NONLPTCH__SHIFT 0x8
12895#define DPGV1_PIPE_STUTTER_CONTROL_NONLPTCH__STUTTER_WM_HIGH_EXCLUDES_VBLANK_NONLPTCH_MASK 0x200
12896#define DPGV1_PIPE_STUTTER_CONTROL_NONLPTCH__STUTTER_WM_HIGH_EXCLUDES_VBLANK_NONLPTCH__SHIFT 0x9
12897#define DPGV1_PIPE_STUTTER_CONTROL_NONLPTCH__STUTTER_URGENT_IN_NOT_SELF_REFRESH_NONLPTCH_MASK 0x400
12898#define DPGV1_PIPE_STUTTER_CONTROL_NONLPTCH__STUTTER_URGENT_IN_NOT_SELF_REFRESH_NONLPTCH__SHIFT 0xa
12899#define DPGV1_PIPE_STUTTER_CONTROL_NONLPTCH__STUTTER_SELF_REFRESH_FORCE_ON_NONLPTCH_MASK 0x800
12900#define DPGV1_PIPE_STUTTER_CONTROL_NONLPTCH__STUTTER_SELF_REFRESH_FORCE_ON_NONLPTCH__SHIFT 0xb
12901#define DPGV0_REPEATER_PROGRAM__REG_DPG_DMIFRC_REPEATER_MASK 0x7
12902#define DPGV0_REPEATER_PROGRAM__REG_DPG_DMIFRC_REPEATER__SHIFT 0x0
12903#define DPGV0_REPEATER_PROGRAM__REG_DMIFRC_DPG_REPEATER_MASK 0x70
12904#define DPGV0_REPEATER_PROGRAM__REG_DMIFRC_DPG_REPEATER__SHIFT 0x4
12905#define DPGV1_REPEATER_PROGRAM__REG_DPG_DMIFRC_REPEATER_MASK 0x7
12906#define DPGV1_REPEATER_PROGRAM__REG_DPG_DMIFRC_REPEATER__SHIFT 0x0
12907#define DPGV1_REPEATER_PROGRAM__REG_DMIFRC_DPG_REPEATER_MASK 0x70
12908#define DPGV1_REPEATER_PROGRAM__REG_DMIFRC_DPG_REPEATER__SHIFT 0x4
12909#define DPGV0_HW_DEBUG_A__DPG_HW_DEBUG_A_MASK 0xffffffff
12910#define DPGV0_HW_DEBUG_A__DPG_HW_DEBUG_A__SHIFT 0x0
12911#define DPGV1_HW_DEBUG_A__DPG_HW_DEBUG_A_MASK 0xffffffff
12912#define DPGV1_HW_DEBUG_A__DPG_HW_DEBUG_A__SHIFT 0x0
12913#define DPGV0_HW_DEBUG_B__DPG_HW_DEBUG_B_MASK 0xffffffff
12914#define DPGV0_HW_DEBUG_B__DPG_HW_DEBUG_B__SHIFT 0x0
12915#define DPGV1_HW_DEBUG_B__DPG_HW_DEBUG_B_MASK 0xffffffff
12916#define DPGV1_HW_DEBUG_B__DPG_HW_DEBUG_B__SHIFT 0x0
12917#define DPGV0_HW_DEBUG_11__DPG_HW_DEBUG_11_MASK 0x1
12918#define DPGV0_HW_DEBUG_11__DPG_HW_DEBUG_11__SHIFT 0x0
12919#define DPGV1_HW_DEBUG_11__DPG_HW_DEBUG_11_MASK 0x1
12920#define DPGV1_HW_DEBUG_11__DPG_HW_DEBUG_11__SHIFT 0x0
12921#define DPGV0_CHK_PRE_PROC_CNTL__DPG_DISABLE_DMIF_BUF_CHK_MASK 0x1
12922#define DPGV0_CHK_PRE_PROC_CNTL__DPG_DISABLE_DMIF_BUF_CHK__SHIFT 0x0
12923#define DPGV1_CHK_PRE_PROC_CNTL__DPG_DISABLE_DMIF_BUF_CHK_MASK 0x1
12924#define DPGV1_CHK_PRE_PROC_CNTL__DPG_DISABLE_DMIF_BUF_CHK__SHIFT 0x0
12925#define DPGV_TEST_DEBUG_INDEX__DPG_TEST_DEBUG_INDEX_MASK 0xff
12926#define DPGV_TEST_DEBUG_INDEX__DPG_TEST_DEBUG_INDEX__SHIFT 0x0
12927#define DPGV_TEST_DEBUG_INDEX__DPG_TEST_DEBUG_WRITE_EN_MASK 0x100
12928#define DPGV_TEST_DEBUG_INDEX__DPG_TEST_DEBUG_WRITE_EN__SHIFT 0x8
12929#define DPGV_TEST_DEBUG_DATA__DPG_TEST_DEBUG_DATA_MASK 0xffffffff
12930#define DPGV_TEST_DEBUG_DATA__DPG_TEST_DEBUG_DATA__SHIFT 0x0
12931#define AZROOT_IMMEDIATE_COMMAND_OUTPUT_INTERFACE_INDEX__IMMEDIATE_COMMAND_WRITE_MASK 0x1ffff
12932#define AZROOT_IMMEDIATE_COMMAND_OUTPUT_INTERFACE_INDEX__IMMEDIATE_COMMAND_WRITE__SHIFT 0x0
12933#define AZROOT_IMMEDIATE_COMMAND_OUTPUT_INTERFACE_DATA__IMMEDIATE_COMMAND_WRITE_MASK 0xffffffff
12934#define AZROOT_IMMEDIATE_COMMAND_OUTPUT_INTERFACE_DATA__IMMEDIATE_COMMAND_WRITE__SHIFT 0x0
12935#define AZALIA_F2_CODEC_ROOT_PARAMETER_VENDOR_AND_DEVICE_ID__AZALIA_CODEC_ROOT_PARAMETER_VENDOR_AND_DEVICE_ID_MASK 0xffffffff
12936#define AZALIA_F2_CODEC_ROOT_PARAMETER_VENDOR_AND_DEVICE_ID__AZALIA_CODEC_ROOT_PARAMETER_VENDOR_AND_DEVICE_ID__SHIFT 0x0
12937#define AZALIA_F2_CODEC_ROOT_PARAMETER_REVISION_ID__AZALIA_CODEC_ROOT_PARAMETER_REVISION_ID_MASK 0xffffffff
12938#define AZALIA_F2_CODEC_ROOT_PARAMETER_REVISION_ID__AZALIA_CODEC_ROOT_PARAMETER_REVISION_ID__SHIFT 0x0
12939#define AZALIA_F2_CODEC_ROOT_PARAMETER_SUBORDINATE_NODE_COUNT__AZALIA_CODEC_ROOT_PARAMETER_SUBORDINATE_NODE_COUNT_MASK 0xffffffff
12940#define AZALIA_F2_CODEC_ROOT_PARAMETER_SUBORDINATE_NODE_COUNT__AZALIA_CODEC_ROOT_PARAMETER_SUBORDINATE_NODE_COUNT__SHIFT 0x0
12941#define AZALIA_F2_CODEC_FUNCTION_PARAMETER_SUBORDINATE_NODE_COUNT__AZALIA_CODEC_FUNCTION_PARAMETER_SUBORDINATE_NODE_COUNT_MASK 0xffffffff
12942#define AZALIA_F2_CODEC_FUNCTION_PARAMETER_SUBORDINATE_NODE_COUNT__AZALIA_CODEC_FUNCTION_PARAMETER_SUBORDINATE_NODE_COUNT__SHIFT 0x0
12943#define AZALIA_F2_CODEC_FUNCTION_PARAMETER_GROUP_TYPE__AZALIA_CODEC_FUNCTION_PARAMETER_GROUP_TYPE_MASK 0xffffffff
12944#define AZALIA_F2_CODEC_FUNCTION_PARAMETER_GROUP_TYPE__AZALIA_CODEC_FUNCTION_PARAMETER_GROUP_TYPE__SHIFT 0x0
12945#define AZALIA_F2_CODEC_FUNCTION_PARAMETER_SUPPORTED_SIZE_RATES__AUDIO_RATE_CAPABILITIES_MASK 0xfff
12946#define AZALIA_F2_CODEC_FUNCTION_PARAMETER_SUPPORTED_SIZE_RATES__AUDIO_RATE_CAPABILITIES__SHIFT 0x0
12947#define AZALIA_F2_CODEC_FUNCTION_PARAMETER_SUPPORTED_SIZE_RATES__AUDIO_BIT_CAPABILITIES_MASK 0x1f0000
12948#define AZALIA_F2_CODEC_FUNCTION_PARAMETER_SUPPORTED_SIZE_RATES__AUDIO_BIT_CAPABILITIES__SHIFT 0x10
12949#define AZALIA_F2_CODEC_FUNCTION_PARAMETER_STREAM_FORMATS__AZALIA_CODEC_FUNCTION_PARAMETER_STREAM_FORMATS_MASK 0xffffffff
12950#define AZALIA_F2_CODEC_FUNCTION_PARAMETER_STREAM_FORMATS__AZALIA_CODEC_FUNCTION_PARAMETER_STREAM_FORMATS__SHIFT 0x0
12951#define AZALIA_F2_CODEC_FUNCTION_PARAMETER_POWER_STATES__AZALIA_CODEC_FUNCTION_PARAMETER_POWER_STATES_MASK 0x3fffffff
12952#define AZALIA_F2_CODEC_FUNCTION_PARAMETER_POWER_STATES__AZALIA_CODEC_FUNCTION_PARAMETER_POWER_STATES__SHIFT 0x0
12953#define AZALIA_F2_CODEC_FUNCTION_PARAMETER_POWER_STATES__CLKSTOP_MASK 0x40000000
12954#define AZALIA_F2_CODEC_FUNCTION_PARAMETER_POWER_STATES__CLKSTOP__SHIFT 0x1e
12955#define AZALIA_F2_CODEC_FUNCTION_PARAMETER_POWER_STATES__EPSS_MASK 0x80000000
12956#define AZALIA_F2_CODEC_FUNCTION_PARAMETER_POWER_STATES__EPSS__SHIFT 0x1f
12957#define AZALIA_F2_CODEC_FUNCTION_CONTROL_POWER_STATE__POWER_STATE_SET_MASK 0xf
12958#define AZALIA_F2_CODEC_FUNCTION_CONTROL_POWER_STATE__POWER_STATE_SET__SHIFT 0x0
12959#define AZALIA_F2_CODEC_FUNCTION_CONTROL_POWER_STATE__POWER_STATE_ACT_MASK 0xf0
12960#define AZALIA_F2_CODEC_FUNCTION_CONTROL_POWER_STATE__POWER_STATE_ACT__SHIFT 0x4
12961#define AZALIA_F2_CODEC_FUNCTION_CONTROL_POWER_STATE__CLKSTOPOK_MASK 0x200
12962#define AZALIA_F2_CODEC_FUNCTION_CONTROL_POWER_STATE__CLKSTOPOK__SHIFT 0x9
12963#define AZALIA_F2_CODEC_FUNCTION_CONTROL_POWER_STATE__POWER_STATE_SETTINGS_RESET_MASK 0x400
12964#define AZALIA_F2_CODEC_FUNCTION_CONTROL_POWER_STATE__POWER_STATE_SETTINGS_RESET__SHIFT 0xa
12965#define AZALIA_F2_CODEC_FUNCTION_CONTROL_RESET__CODEC_RESET_MASK 0x1
12966#define AZALIA_F2_CODEC_FUNCTION_CONTROL_RESET__CODEC_RESET__SHIFT 0x0
12967#define AZALIA_F2_CODEC_FUNCTION_CONTROL_RESPONSE_SUBSYSTEM_ID__SUBSYSTEM_ID_BYTE0_MASK 0xff
12968#define AZALIA_F2_CODEC_FUNCTION_CONTROL_RESPONSE_SUBSYSTEM_ID__SUBSYSTEM_ID_BYTE0__SHIFT 0x0
12969#define AZALIA_F2_CODEC_FUNCTION_CONTROL_RESPONSE_SUBSYSTEM_ID__SUBSYSTEM_ID_BYTE1_MASK 0xff00
12970#define AZALIA_F2_CODEC_FUNCTION_CONTROL_RESPONSE_SUBSYSTEM_ID__SUBSYSTEM_ID_BYTE1__SHIFT 0x8
12971#define AZALIA_F2_CODEC_FUNCTION_CONTROL_RESPONSE_SUBSYSTEM_ID__SUBSYSTEM_ID_BYTE2_MASK 0xff0000
12972#define AZALIA_F2_CODEC_FUNCTION_CONTROL_RESPONSE_SUBSYSTEM_ID__SUBSYSTEM_ID_BYTE2__SHIFT 0x10
12973#define AZALIA_F2_CODEC_FUNCTION_CONTROL_RESPONSE_SUBSYSTEM_ID__SUBSYSTEM_ID_BYTE3_MASK 0xff000000
12974#define AZALIA_F2_CODEC_FUNCTION_CONTROL_RESPONSE_SUBSYSTEM_ID__SUBSYSTEM_ID_BYTE3__SHIFT 0x18
12975#define AZALIA_F2_CODEC_FUNCTION_CONTROL_RESPONSE_SUBSYSTEM_ID_2__SUBSYSTEM_ID_BYTE1_MASK 0xff
12976#define AZALIA_F2_CODEC_FUNCTION_CONTROL_RESPONSE_SUBSYSTEM_ID_2__SUBSYSTEM_ID_BYTE1__SHIFT 0x0
12977#define AZALIA_F2_CODEC_FUNCTION_CONTROL_RESPONSE_SUBSYSTEM_ID_3__SUBSYSTEM_ID_BYTE2_MASK 0xff
12978#define AZALIA_F2_CODEC_FUNCTION_CONTROL_RESPONSE_SUBSYSTEM_ID_3__SUBSYSTEM_ID_BYTE2__SHIFT 0x0
12979#define AZALIA_F2_CODEC_FUNCTION_CONTROL_RESPONSE_SUBSYSTEM_ID_4__SUBSYSTEM_ID_BYTE3_MASK 0xff
12980#define AZALIA_F2_CODEC_FUNCTION_CONTROL_RESPONSE_SUBSYSTEM_ID_4__SUBSYSTEM_ID_BYTE3__SHIFT 0x0
12981#define AZALIA_F2_CODEC_FUNCTION_CONTROL_CONVERTER_SYNCHRONIZATION__CONVERTER_SYNCHRONIZATION_MASK 0x7f
12982#define AZALIA_F2_CODEC_FUNCTION_CONTROL_CONVERTER_SYNCHRONIZATION__CONVERTER_SYNCHRONIZATION__SHIFT 0x0
12983#define AZALIA_F0_CODEC_ROOT_PARAMETER_VENDOR_AND_DEVICE_ID__AZALIA_CODEC_ROOT_PARAMETER_VENDOR_AND_DEVICE_ID_MASK 0xffffffff
12984#define AZALIA_F0_CODEC_ROOT_PARAMETER_VENDOR_AND_DEVICE_ID__AZALIA_CODEC_ROOT_PARAMETER_VENDOR_AND_DEVICE_ID__SHIFT 0x0
12985#define AZALIA_F0_CODEC_ROOT_PARAMETER_REVISION_ID__AZALIA_CODEC_ROOT_PARAMETER_REVISION_ID_MASK 0xffffffff
12986#define AZALIA_F0_CODEC_ROOT_PARAMETER_REVISION_ID__AZALIA_CODEC_ROOT_PARAMETER_REVISION_ID__SHIFT 0x0
12987#define AZALIA_F0_CODEC_CHANNEL_COUNT_CONTROL__HBR_CHANNEL_COUNT_MASK 0x7
12988#define AZALIA_F0_CODEC_CHANNEL_COUNT_CONTROL__HBR_CHANNEL_COUNT__SHIFT 0x0
12989#define AZALIA_F0_CODEC_CHANNEL_COUNT_CONTROL__COMPRESSED_CHANNEL_COUNT_MASK 0x70
12990#define AZALIA_F0_CODEC_CHANNEL_COUNT_CONTROL__COMPRESSED_CHANNEL_COUNT__SHIFT 0x4
12991#define AZALIA_F0_CODEC_RESYNC_FIFO_CONTROL__RESYNC_FIFO_STARTUP_KEEPOUT_WINDOW_MASK 0x3f
12992#define AZALIA_F0_CODEC_RESYNC_FIFO_CONTROL__RESYNC_FIFO_STARTUP_KEEPOUT_WINDOW__SHIFT 0x0
12993#define AZALIA_F0_CODEC_FUNCTION_PARAMETER_GROUP_TYPE__AZALIA_CODEC_FUNCTION_PARAMETER_GROUP_TYPE_MASK 0xffffffff
12994#define AZALIA_F0_CODEC_FUNCTION_PARAMETER_GROUP_TYPE__AZALIA_CODEC_FUNCTION_PARAMETER_GROUP_TYPE__SHIFT 0x0
12995#define AZALIA_F0_CODEC_FUNCTION_PARAMETER_SUPPORTED_SIZE_RATES__AUDIO_RATE_CAPABILITIES_MASK 0xfff
12996#define AZALIA_F0_CODEC_FUNCTION_PARAMETER_SUPPORTED_SIZE_RATES__AUDIO_RATE_CAPABILITIES__SHIFT 0x0
12997#define AZALIA_F0_CODEC_FUNCTION_PARAMETER_SUPPORTED_SIZE_RATES__AUDIO_BIT_CAPABILITIES_MASK 0x1f0000
12998#define AZALIA_F0_CODEC_FUNCTION_PARAMETER_SUPPORTED_SIZE_RATES__AUDIO_BIT_CAPABILITIES__SHIFT 0x10
12999#define AZALIA_F0_CODEC_FUNCTION_PARAMETER_STREAM_FORMATS__AZALIA_CODEC_FUNCTION_PARAMETER_STREAM_FORMATS_MASK 0xffffffff
13000#define AZALIA_F0_CODEC_FUNCTION_PARAMETER_STREAM_FORMATS__AZALIA_CODEC_FUNCTION_PARAMETER_STREAM_FORMATS__SHIFT 0x0
13001#define AZALIA_F0_CODEC_FUNCTION_PARAMETER_POWER_STATES__AZALIA_CODEC_FUNCTION_PARAMETER_POWER_STATES_MASK 0x3fffffff
13002#define AZALIA_F0_CODEC_FUNCTION_PARAMETER_POWER_STATES__AZALIA_CODEC_FUNCTION_PARAMETER_POWER_STATES__SHIFT 0x0
13003#define AZALIA_F0_CODEC_FUNCTION_PARAMETER_POWER_STATES__CLKSTOP_MASK 0x40000000
13004#define AZALIA_F0_CODEC_FUNCTION_PARAMETER_POWER_STATES__CLKSTOP__SHIFT 0x1e
13005#define AZALIA_F0_CODEC_FUNCTION_PARAMETER_POWER_STATES__EPSS_MASK 0x80000000
13006#define AZALIA_F0_CODEC_FUNCTION_PARAMETER_POWER_STATES__EPSS__SHIFT 0x1f
13007#define AZALIA_F0_CODEC_FUNCTION_CONTROL_POWER_STATE__POWER_STATE_SET_MASK 0xf
13008#define AZALIA_F0_CODEC_FUNCTION_CONTROL_POWER_STATE__POWER_STATE_SET__SHIFT 0x0
13009#define AZALIA_F0_CODEC_FUNCTION_CONTROL_POWER_STATE__POWER_STATE_ACT_MASK 0xf0
13010#define AZALIA_F0_CODEC_FUNCTION_CONTROL_POWER_STATE__POWER_STATE_ACT__SHIFT 0x4
13011#define AZALIA_F0_CODEC_FUNCTION_CONTROL_POWER_STATE__CLKSTOPOK_MASK 0x200
13012#define AZALIA_F0_CODEC_FUNCTION_CONTROL_POWER_STATE__CLKSTOPOK__SHIFT 0x9
13013#define AZALIA_F0_CODEC_FUNCTION_CONTROL_POWER_STATE__POWER_STATE_SETTINGS_RESET_MASK 0x400
13014#define AZALIA_F0_CODEC_FUNCTION_CONTROL_POWER_STATE__POWER_STATE_SETTINGS_RESET__SHIFT 0xa
13015#define AZALIA_F0_CODEC_FUNCTION_CONTROL_RESET__CODEC_RESET_MASK 0x1
13016#define AZALIA_F0_CODEC_FUNCTION_CONTROL_RESET__CODEC_RESET__SHIFT 0x0
13017#define AZALIA_F0_CODEC_FUNCTION_CONTROL_RESPONSE_SUBSYSTEM_ID__SUBSYSTEM_ID_BYTE0_MASK 0xff
13018#define AZALIA_F0_CODEC_FUNCTION_CONTROL_RESPONSE_SUBSYSTEM_ID__SUBSYSTEM_ID_BYTE0__SHIFT 0x0
13019#define AZALIA_F0_CODEC_FUNCTION_CONTROL_RESPONSE_SUBSYSTEM_ID__SUBSYSTEM_ID_BYTE1_MASK 0xff00
13020#define AZALIA_F0_CODEC_FUNCTION_CONTROL_RESPONSE_SUBSYSTEM_ID__SUBSYSTEM_ID_BYTE1__SHIFT 0x8
13021#define AZALIA_F0_CODEC_FUNCTION_CONTROL_RESPONSE_SUBSYSTEM_ID__SUBSYSTEM_ID_BYTE2_MASK 0xff0000
13022#define AZALIA_F0_CODEC_FUNCTION_CONTROL_RESPONSE_SUBSYSTEM_ID__SUBSYSTEM_ID_BYTE2__SHIFT 0x10
13023#define AZALIA_F0_CODEC_FUNCTION_CONTROL_RESPONSE_SUBSYSTEM_ID__SUBSYSTEM_ID_BYTE3_MASK 0xff000000
13024#define AZALIA_F0_CODEC_FUNCTION_CONTROL_RESPONSE_SUBSYSTEM_ID__SUBSYSTEM_ID_BYTE3__SHIFT 0x18
13025#define AZALIA_F0_CODEC_FUNCTION_CONTROL_CONVERTER_SYNCHRONIZATION__CONVERTER_SYNCHRONIZATION_MASK 0x7f
13026#define AZALIA_F0_CODEC_FUNCTION_CONTROL_CONVERTER_SYNCHRONIZATION__CONVERTER_SYNCHRONIZATION__SHIFT 0x0
13027#define CC_RCU_DC_AUDIO_PORT_CONNECTIVITY__PORT_CONNECTIVITY_MASK 0x7
13028#define CC_RCU_DC_AUDIO_PORT_CONNECTIVITY__PORT_CONNECTIVITY__SHIFT 0x0
13029#define CC_RCU_DC_AUDIO_PORT_CONNECTIVITY__PORT_CONNECTIVITY_OVERRIDE_ENABLE_MASK 0x10
13030#define CC_RCU_DC_AUDIO_PORT_CONNECTIVITY__PORT_CONNECTIVITY_OVERRIDE_ENABLE__SHIFT 0x4
13031#define CC_RCU_DC_AUDIO_INPUT_PORT_CONNECTIVITY__INPUT_PORT_CONNECTIVITY_MASK 0x7
13032#define CC_RCU_DC_AUDIO_INPUT_PORT_CONNECTIVITY__INPUT_PORT_CONNECTIVITY__SHIFT 0x0
13033#define CC_RCU_DC_AUDIO_INPUT_PORT_CONNECTIVITY__INPUT_PORT_CONNECTIVITY_OVERRIDE_ENABLE_MASK 0x10
13034#define CC_RCU_DC_AUDIO_INPUT_PORT_CONNECTIVITY__INPUT_PORT_CONNECTIVITY_OVERRIDE_ENABLE__SHIFT 0x4
13035#define AZALIA_F0_CODEC_DEBUG__DISABLE_FORMAT_COMPARISON_MASK 0x3f
13036#define AZALIA_F0_CODEC_DEBUG__DISABLE_FORMAT_COMPARISON__SHIFT 0x0
13037#define AZALIA_F0_CODEC_DEBUG__CODEC_DEBUG_MASK 0xffffffc0
13038#define AZALIA_F0_CODEC_DEBUG__CODEC_DEBUG__SHIFT 0x6
13039#define AZALIA_F0_GTC_GROUP_OFFSET0__GTC_GROUP_OFFSET0_MASK 0xffffffff
13040#define AZALIA_F0_GTC_GROUP_OFFSET0__GTC_GROUP_OFFSET0__SHIFT 0x0
13041#define AZALIA_F0_GTC_GROUP_OFFSET1__GTC_GROUP_OFFSET1_MASK 0xffffffff
13042#define AZALIA_F0_GTC_GROUP_OFFSET1__GTC_GROUP_OFFSET1__SHIFT 0x0
13043#define AZALIA_F0_GTC_GROUP_OFFSET2__GTC_GROUP_OFFSET2_MASK 0xffffffff
13044#define AZALIA_F0_GTC_GROUP_OFFSET2__GTC_GROUP_OFFSET2__SHIFT 0x0
13045#define AZALIA_F0_GTC_GROUP_OFFSET3__GTC_GROUP_OFFSET3_MASK 0xffffffff
13046#define AZALIA_F0_GTC_GROUP_OFFSET3__GTC_GROUP_OFFSET3__SHIFT 0x0
13047#define AZALIA_F0_GTC_GROUP_OFFSET4__GTC_GROUP_OFFSET4_MASK 0xffffffff
13048#define AZALIA_F0_GTC_GROUP_OFFSET4__GTC_GROUP_OFFSET4__SHIFT 0x0
13049#define AZALIA_F0_GTC_GROUP_OFFSET5__GTC_GROUP_OFFSET5_MASK 0xffffffff
13050#define AZALIA_F0_GTC_GROUP_OFFSET5__GTC_GROUP_OFFSET5__SHIFT 0x0
13051#define AZALIA_F0_GTC_GROUP_OFFSET6__GTC_GROUP_OFFSET6_MASK 0xffffffff
13052#define AZALIA_F0_GTC_GROUP_OFFSET6__GTC_GROUP_OFFSET6__SHIFT 0x0
13053#define GLOBAL_CAPABILITIES__SIXTY_FOUR_BIT_ADDRESS_SUPPORTED_MASK 0x1
13054#define GLOBAL_CAPABILITIES__SIXTY_FOUR_BIT_ADDRESS_SUPPORTED__SHIFT 0x0
13055#define GLOBAL_CAPABILITIES__NUMBER_OF_SERIAL_DATA_OUTPUT_SIGNALS_MASK 0x6
13056#define GLOBAL_CAPABILITIES__NUMBER_OF_SERIAL_DATA_OUTPUT_SIGNALS__SHIFT 0x1
13057#define GLOBAL_CAPABILITIES__NUMBER_OF_BIDIRECTIONAL_STREAMS_SUPPORTED_MASK 0xf8
13058#define GLOBAL_CAPABILITIES__NUMBER_OF_BIDIRECTIONAL_STREAMS_SUPPORTED__SHIFT 0x3
13059#define GLOBAL_CAPABILITIES__NUMBER_OF_INPUT_STREAMS_SUPPORTED_MASK 0xf00
13060#define GLOBAL_CAPABILITIES__NUMBER_OF_INPUT_STREAMS_SUPPORTED__SHIFT 0x8
13061#define GLOBAL_CAPABILITIES__NUMBER_OF_OUTPUT_STREAMS_SUPPORTED_MASK 0xf000
13062#define GLOBAL_CAPABILITIES__NUMBER_OF_OUTPUT_STREAMS_SUPPORTED__SHIFT 0xc
13063#define MINOR_VERSION__MINOR_VERSION_MASK 0xff
13064#define MINOR_VERSION__MINOR_VERSION__SHIFT 0x0
13065#define MAJOR_VERSION__MAJOR_VERSION_MASK 0xff
13066#define MAJOR_VERSION__MAJOR_VERSION__SHIFT 0x0
13067#define OUTPUT_PAYLOAD_CAPABILITY__OUTPUT_PAYLOAD_CAPABILITY_MASK 0xffff
13068#define OUTPUT_PAYLOAD_CAPABILITY__OUTPUT_PAYLOAD_CAPABILITY__SHIFT 0x0
13069#define INPUT_PAYLOAD_CAPABILITY__INPUT_PAYLOAD_CAPABILITY_MASK 0xffff
13070#define INPUT_PAYLOAD_CAPABILITY__INPUT_PAYLOAD_CAPABILITY__SHIFT 0x0
13071#define GLOBAL_CONTROL__CONTROLLER_RESET_MASK 0x1
13072#define GLOBAL_CONTROL__CONTROLLER_RESET__SHIFT 0x0
13073#define GLOBAL_CONTROL__FLUSH_CONTROL_MASK 0x2
13074#define GLOBAL_CONTROL__FLUSH_CONTROL__SHIFT 0x1
13075#define GLOBAL_CONTROL__ACCEPT_UNSOLICITED_RESPONSE_ENABLE_MASK 0x100
13076#define GLOBAL_CONTROL__ACCEPT_UNSOLICITED_RESPONSE_ENABLE__SHIFT 0x8
13077#define WAKE_ENABLE__SDIN_WAKE_ENABLE_FLAG_MASK 0x1
13078#define WAKE_ENABLE__SDIN_WAKE_ENABLE_FLAG__SHIFT 0x0
13079#define STATE_CHANGE_STATUS__STATE_CHANGE_STATUS_MASK 0x1
13080#define STATE_CHANGE_STATUS__STATE_CHANGE_STATUS__SHIFT 0x0
13081#define GLOBAL_STATUS__FLUSH_STATUS_MASK 0x2
13082#define GLOBAL_STATUS__FLUSH_STATUS__SHIFT 0x1
13083#define OUTPUT_STREAM_PAYLOAD_CAPABILITY__OUTSTRMPAY_MASK 0xffff
13084#define OUTPUT_STREAM_PAYLOAD_CAPABILITY__OUTSTRMPAY__SHIFT 0x0
13085#define INPUT_STREAM_PAYLOAD_CAPABILITY__INSTRMPAY_MASK 0xffff
13086#define INPUT_STREAM_PAYLOAD_CAPABILITY__INSTRMPAY__SHIFT 0x0
13087#define INTERRUPT_CONTROL__STREAM_0_INTERRUPT_ENABLE_MASK 0x1
13088#define INTERRUPT_CONTROL__STREAM_0_INTERRUPT_ENABLE__SHIFT 0x0
13089#define INTERRUPT_CONTROL__STREAM_1_INTERRUPT_ENABLE_MASK 0x2
13090#define INTERRUPT_CONTROL__STREAM_1_INTERRUPT_ENABLE__SHIFT 0x1
13091#define INTERRUPT_CONTROL__STREAM_2_INTERRUPT_ENABLE_MASK 0x4
13092#define INTERRUPT_CONTROL__STREAM_2_INTERRUPT_ENABLE__SHIFT 0x2
13093#define INTERRUPT_CONTROL__STREAM_3_INTERRUPT_ENABLE_MASK 0x8
13094#define INTERRUPT_CONTROL__STREAM_3_INTERRUPT_ENABLE__SHIFT 0x3
13095#define INTERRUPT_CONTROL__STREAM_4_INTERRUPT_ENABLE_MASK 0x10
13096#define INTERRUPT_CONTROL__STREAM_4_INTERRUPT_ENABLE__SHIFT 0x4
13097#define INTERRUPT_CONTROL__STREAM_5_INTERRUPT_ENABLE_MASK 0x20
13098#define INTERRUPT_CONTROL__STREAM_5_INTERRUPT_ENABLE__SHIFT 0x5
13099#define INTERRUPT_CONTROL__STREAM_6_INTERRUPT_ENABLE_MASK 0x40
13100#define INTERRUPT_CONTROL__STREAM_6_INTERRUPT_ENABLE__SHIFT 0x6
13101#define INTERRUPT_CONTROL__STREAM_7_INTERRUPT_ENABLE_MASK 0x80
13102#define INTERRUPT_CONTROL__STREAM_7_INTERRUPT_ENABLE__SHIFT 0x7
13103#define INTERRUPT_CONTROL__STREAM_8_INTERRUPT_ENABLE_MASK 0x100
13104#define INTERRUPT_CONTROL__STREAM_8_INTERRUPT_ENABLE__SHIFT 0x8
13105#define INTERRUPT_CONTROL__STREAM_9_INTERRUPT_ENABLE_MASK 0x200
13106#define INTERRUPT_CONTROL__STREAM_9_INTERRUPT_ENABLE__SHIFT 0x9
13107#define INTERRUPT_CONTROL__STREAM_10_INTERRUPT_ENABLE_MASK 0x400
13108#define INTERRUPT_CONTROL__STREAM_10_INTERRUPT_ENABLE__SHIFT 0xa
13109#define INTERRUPT_CONTROL__STREAM_11_INTERRUPT_ENABLE_MASK 0x800
13110#define INTERRUPT_CONTROL__STREAM_11_INTERRUPT_ENABLE__SHIFT 0xb
13111#define INTERRUPT_CONTROL__STREAM_12_INTERRUPT_ENABLE_MASK 0x1000
13112#define INTERRUPT_CONTROL__STREAM_12_INTERRUPT_ENABLE__SHIFT 0xc
13113#define INTERRUPT_CONTROL__STREAM_13_INTERRUPT_ENABLE_MASK 0x2000
13114#define INTERRUPT_CONTROL__STREAM_13_INTERRUPT_ENABLE__SHIFT 0xd
13115#define INTERRUPT_CONTROL__STREAM_14_INTERRUPT_ENABLE_MASK 0x4000
13116#define INTERRUPT_CONTROL__STREAM_14_INTERRUPT_ENABLE__SHIFT 0xe
13117#define INTERRUPT_CONTROL__STREAM_15_INTERRUPT_ENABLE_MASK 0x8000
13118#define INTERRUPT_CONTROL__STREAM_15_INTERRUPT_ENABLE__SHIFT 0xf
13119#define INTERRUPT_CONTROL__CONTROLLER_INTERRUPT_ENABLE_MASK 0x40000000
13120#define INTERRUPT_CONTROL__CONTROLLER_INTERRUPT_ENABLE__SHIFT 0x1e
13121#define INTERRUPT_CONTROL__GLOBAL_INTERRUPT_ENABLE_MASK 0x80000000
13122#define INTERRUPT_CONTROL__GLOBAL_INTERRUPT_ENABLE__SHIFT 0x1f
13123#define INTERRUPT_STATUS__STREAM_0_INTERRUPT_STATUS_MASK 0x1
13124#define INTERRUPT_STATUS__STREAM_0_INTERRUPT_STATUS__SHIFT 0x0
13125#define INTERRUPT_STATUS__STREAM_1_INTERRUPT_STATUS_MASK 0x2
13126#define INTERRUPT_STATUS__STREAM_1_INTERRUPT_STATUS__SHIFT 0x1
13127#define INTERRUPT_STATUS__STREAM_2_INTERRUPT_STATUS_MASK 0x4
13128#define INTERRUPT_STATUS__STREAM_2_INTERRUPT_STATUS__SHIFT 0x2
13129#define INTERRUPT_STATUS__STREAM_3_INTERRUPT_STATUS_MASK 0x8
13130#define INTERRUPT_STATUS__STREAM_3_INTERRUPT_STATUS__SHIFT 0x3
13131#define INTERRUPT_STATUS__STREAM_4_INTERRUPT_STATUS_MASK 0x10
13132#define INTERRUPT_STATUS__STREAM_4_INTERRUPT_STATUS__SHIFT 0x4
13133#define INTERRUPT_STATUS__STREAM_5_INTERRUPT_STATUS_MASK 0x20
13134#define INTERRUPT_STATUS__STREAM_5_INTERRUPT_STATUS__SHIFT 0x5
13135#define INTERRUPT_STATUS__STREAM_6_INTERRUPT_STATUS_MASK 0x40
13136#define INTERRUPT_STATUS__STREAM_6_INTERRUPT_STATUS__SHIFT 0x6
13137#define INTERRUPT_STATUS__STREAM_7_INTERRUPT_STATUS_MASK 0x80
13138#define INTERRUPT_STATUS__STREAM_7_INTERRUPT_STATUS__SHIFT 0x7
13139#define INTERRUPT_STATUS__STREAM_8_INTERRUPT_STATUS_MASK 0x100
13140#define INTERRUPT_STATUS__STREAM_8_INTERRUPT_STATUS__SHIFT 0x8
13141#define INTERRUPT_STATUS__STREAM_9_INTERRUPT_STATUS_MASK 0x200
13142#define INTERRUPT_STATUS__STREAM_9_INTERRUPT_STATUS__SHIFT 0x9
13143#define INTERRUPT_STATUS__STREAM_10_INTERRUPT_STATUS_MASK 0x400
13144#define INTERRUPT_STATUS__STREAM_10_INTERRUPT_STATUS__SHIFT 0xa
13145#define INTERRUPT_STATUS__STREAM_11_INTERRUPT_STATUS_MASK 0x800
13146#define INTERRUPT_STATUS__STREAM_11_INTERRUPT_STATUS__SHIFT 0xb
13147#define INTERRUPT_STATUS__STREAM_12_INTERRUPT_STATUS_MASK 0x1000
13148#define INTERRUPT_STATUS__STREAM_12_INTERRUPT_STATUS__SHIFT 0xc
13149#define INTERRUPT_STATUS__STREAM_13_INTERRUPT_STATUS_MASK 0x2000
13150#define INTERRUPT_STATUS__STREAM_13_INTERRUPT_STATUS__SHIFT 0xd
13151#define INTERRUPT_STATUS__STREAM_14_INTERRUPT_STATUS_MASK 0x4000
13152#define INTERRUPT_STATUS__STREAM_14_INTERRUPT_STATUS__SHIFT 0xe
13153#define INTERRUPT_STATUS__STREAM_15_INTERRUPT_STATUS_MASK 0x8000
13154#define INTERRUPT_STATUS__STREAM_15_INTERRUPT_STATUS__SHIFT 0xf
13155#define INTERRUPT_STATUS__CONTROLLER_INTERRUPT_STATUS_MASK 0x40000000
13156#define INTERRUPT_STATUS__CONTROLLER_INTERRUPT_STATUS__SHIFT 0x1e
13157#define INTERRUPT_STATUS__GLOBAL_INTERRUPT_STATUS_MASK 0x80000000
13158#define INTERRUPT_STATUS__GLOBAL_INTERRUPT_STATUS__SHIFT 0x1f
13159#define WALL_CLOCK_COUNTER__WALL_CLOCK_COUNTER_MASK 0xffffffff
13160#define WALL_CLOCK_COUNTER__WALL_CLOCK_COUNTER__SHIFT 0x0
13161#define STREAM_SYNCHRONIZATION__STREAM_0_SYNCHRONIZATION_MASK 0x1
13162#define STREAM_SYNCHRONIZATION__STREAM_0_SYNCHRONIZATION__SHIFT 0x0
13163#define STREAM_SYNCHRONIZATION__STREAM_1_SYNCHRONIZATION_MASK 0x2
13164#define STREAM_SYNCHRONIZATION__STREAM_1_SYNCHRONIZATION__SHIFT 0x1
13165#define STREAM_SYNCHRONIZATION__STREAM_2_SYNCHRONIZATION_MASK 0x4
13166#define STREAM_SYNCHRONIZATION__STREAM_2_SYNCHRONIZATION__SHIFT 0x2
13167#define STREAM_SYNCHRONIZATION__STREAM_3_SYNCHRONIZATION_MASK 0x8
13168#define STREAM_SYNCHRONIZATION__STREAM_3_SYNCHRONIZATION__SHIFT 0x3
13169#define STREAM_SYNCHRONIZATION__STREAM_4_SYNCHRONIZATION_MASK 0x10
13170#define STREAM_SYNCHRONIZATION__STREAM_4_SYNCHRONIZATION__SHIFT 0x4
13171#define STREAM_SYNCHRONIZATION__STREAM_5_SYNCHRONIZATION_MASK 0x20
13172#define STREAM_SYNCHRONIZATION__STREAM_5_SYNCHRONIZATION__SHIFT 0x5
13173#define STREAM_SYNCHRONIZATION__STREAM_6_SYNCHRONIZATION_MASK 0x40
13174#define STREAM_SYNCHRONIZATION__STREAM_6_SYNCHRONIZATION__SHIFT 0x6
13175#define STREAM_SYNCHRONIZATION__STREAM_7_SYNCHRONIZATION_MASK 0x80
13176#define STREAM_SYNCHRONIZATION__STREAM_7_SYNCHRONIZATION__SHIFT 0x7
13177#define STREAM_SYNCHRONIZATION__STREAM_8_SYNCHRONIZATION_MASK 0x100
13178#define STREAM_SYNCHRONIZATION__STREAM_8_SYNCHRONIZATION__SHIFT 0x8
13179#define STREAM_SYNCHRONIZATION__STREAM_9_SYNCHRONIZATION_MASK 0x200
13180#define STREAM_SYNCHRONIZATION__STREAM_9_SYNCHRONIZATION__SHIFT 0x9
13181#define STREAM_SYNCHRONIZATION__STREAM_10_SYNCHRONIZATION_MASK 0x400
13182#define STREAM_SYNCHRONIZATION__STREAM_10_SYNCHRONIZATION__SHIFT 0xa
13183#define STREAM_SYNCHRONIZATION__STREAM_11_SYNCHRONIZATION_MASK 0x800
13184#define STREAM_SYNCHRONIZATION__STREAM_11_SYNCHRONIZATION__SHIFT 0xb
13185#define STREAM_SYNCHRONIZATION__STREAM_12_SYNCHRONIZATION_MASK 0x1000
13186#define STREAM_SYNCHRONIZATION__STREAM_12_SYNCHRONIZATION__SHIFT 0xc
13187#define STREAM_SYNCHRONIZATION__STREAM_13_SYNCHRONIZATION_MASK 0x2000
13188#define STREAM_SYNCHRONIZATION__STREAM_13_SYNCHRONIZATION__SHIFT 0xd
13189#define STREAM_SYNCHRONIZATION__STREAM_14_SYNCHRONIZATION_MASK 0x4000
13190#define STREAM_SYNCHRONIZATION__STREAM_14_SYNCHRONIZATION__SHIFT 0xe
13191#define STREAM_SYNCHRONIZATION__STREAM_15_SYNCHRONIZATION_MASK 0x8000
13192#define STREAM_SYNCHRONIZATION__STREAM_15_SYNCHRONIZATION__SHIFT 0xf
13193#define CORB_LOWER_BASE_ADDRESS__CORB_LOWER_BASE_UNIMPLEMENTED_BITS_MASK 0x7f
13194#define CORB_LOWER_BASE_ADDRESS__CORB_LOWER_BASE_UNIMPLEMENTED_BITS__SHIFT 0x0
13195#define CORB_LOWER_BASE_ADDRESS__CORB_LOWER_BASE_ADDRESS_MASK 0xffffff80
13196#define CORB_LOWER_BASE_ADDRESS__CORB_LOWER_BASE_ADDRESS__SHIFT 0x7
13197#define CORB_UPPER_BASE_ADDRESS__CORB_UPPER_BASE_ADDRESS_MASK 0xffffffff
13198#define CORB_UPPER_BASE_ADDRESS__CORB_UPPER_BASE_ADDRESS__SHIFT 0x0
13199#define CORB_WRITE_POINTER__CORB_WRITE_POINTER_MASK 0xff
13200#define CORB_WRITE_POINTER__CORB_WRITE_POINTER__SHIFT 0x0
13201#define CORB_READ_POINTER__CORB_READ_POINTER_MASK 0xff
13202#define CORB_READ_POINTER__CORB_READ_POINTER__SHIFT 0x0
13203#define CORB_READ_POINTER__CORB_READ_POINTER_RESET_MASK 0x8000
13204#define CORB_READ_POINTER__CORB_READ_POINTER_RESET__SHIFT 0xf
13205#define CORB_CONTROL__CORB_MEMORY_ERROR_INTERRUPT_ENABLE_MASK 0x1
13206#define CORB_CONTROL__CORB_MEMORY_ERROR_INTERRUPT_ENABLE__SHIFT 0x0
13207#define CORB_CONTROL__ENABLE_CORB_DMA_ENGINE_MASK 0x2
13208#define CORB_CONTROL__ENABLE_CORB_DMA_ENGINE__SHIFT 0x1
13209#define CORB_STATUS__CORB_MEMORY_ERROR_INDICATION_MASK 0x1
13210#define CORB_STATUS__CORB_MEMORY_ERROR_INDICATION__SHIFT 0x0
13211#define CORB_SIZE__CORB_SIZE_MASK 0x3
13212#define CORB_SIZE__CORB_SIZE__SHIFT 0x0
13213#define CORB_SIZE__CORB_SIZE_CAPABILITY_MASK 0xf0
13214#define CORB_SIZE__CORB_SIZE_CAPABILITY__SHIFT 0x4
13215#define RIRB_LOWER_BASE_ADDRESS__RIRB_LOWER_BASE_UNIMPLEMENTED_BITS_MASK 0x7f
13216#define RIRB_LOWER_BASE_ADDRESS__RIRB_LOWER_BASE_UNIMPLEMENTED_BITS__SHIFT 0x0
13217#define RIRB_LOWER_BASE_ADDRESS__RIRB_LOWER_BASE_ADDRESS_MASK 0xffffff80
13218#define RIRB_LOWER_BASE_ADDRESS__RIRB_LOWER_BASE_ADDRESS__SHIFT 0x7
13219#define RIRB_UPPER_BASE_ADDRESS__RIRB_UPPER_BASE_ADDRESS_MASK 0xffffffff
13220#define RIRB_UPPER_BASE_ADDRESS__RIRB_UPPER_BASE_ADDRESS__SHIFT 0x0
13221#define RIRB_WRITE_POINTER__RIRB_WRITE_POINTER_MASK 0xff
13222#define RIRB_WRITE_POINTER__RIRB_WRITE_POINTER__SHIFT 0x0
13223#define RIRB_WRITE_POINTER__RIRB_WRITE_POINTER_RESET_MASK 0x8000
13224#define RIRB_WRITE_POINTER__RIRB_WRITE_POINTER_RESET__SHIFT 0xf
13225#define RESPONSE_INTERRUPT_COUNT__N_RESPONSE_INTERRUPT_COUNT_MASK 0xff
13226#define RESPONSE_INTERRUPT_COUNT__N_RESPONSE_INTERRUPT_COUNT__SHIFT 0x0
13227#define RIRB_CONTROL__RESPONSE_INTERRUPT_CONTROL_MASK 0x1
13228#define RIRB_CONTROL__RESPONSE_INTERRUPT_CONTROL__SHIFT 0x0
13229#define RIRB_CONTROL__RIRB_DMA_ENABLE_MASK 0x2
13230#define RIRB_CONTROL__RIRB_DMA_ENABLE__SHIFT 0x1
13231#define RIRB_CONTROL__RESPONSE_OVERRUN_INTERRUPT_CONTROL_MASK 0x4
13232#define RIRB_CONTROL__RESPONSE_OVERRUN_INTERRUPT_CONTROL__SHIFT 0x2
13233#define RIRB_STATUS__RESPONSE_INTERRUPT_MASK 0x1
13234#define RIRB_STATUS__RESPONSE_INTERRUPT__SHIFT 0x0
13235#define RIRB_STATUS__RESPONSE_OVERRUN_INTERRUPT_STATUS_MASK 0x4
13236#define RIRB_STATUS__RESPONSE_OVERRUN_INTERRUPT_STATUS__SHIFT 0x2
13237#define RIRB_SIZE__RIRB_SIZE_MASK 0x3
13238#define RIRB_SIZE__RIRB_SIZE__SHIFT 0x0
13239#define RIRB_SIZE__RIRB_SIZE_CAPABILITY_MASK 0xf0
13240#define RIRB_SIZE__RIRB_SIZE_CAPABILITY__SHIFT 0x4
13241#define IMMEDIATE_COMMAND_OUTPUT_INTERFACE__IMMEDIATE_COMMAND_WRITE_VERB_AND_PAYLOAD_MASK 0xfffffff
13242#define IMMEDIATE_COMMAND_OUTPUT_INTERFACE__IMMEDIATE_COMMAND_WRITE_VERB_AND_PAYLOAD__SHIFT 0x0
13243#define IMMEDIATE_COMMAND_OUTPUT_INTERFACE__IMMEDIATE_COMMAND_WRITE_CODEC_ADDRESS_MASK 0xf0000000
13244#define IMMEDIATE_COMMAND_OUTPUT_INTERFACE__IMMEDIATE_COMMAND_WRITE_CODEC_ADDRESS__SHIFT 0x1c
13245#define IMMEDIATE_COMMAND_OUTPUT_INTERFACE_INDEX__IMMEDIATE_COMMAND_WRITE_MASK 0xffff
13246#define IMMEDIATE_COMMAND_OUTPUT_INTERFACE_INDEX__IMMEDIATE_COMMAND_WRITE__SHIFT 0x0
13247#define IMMEDIATE_COMMAND_OUTPUT_INTERFACE_DATA__IMMEDIATE_COMMAND_WRITE_MASK 0xffffffff
13248#define IMMEDIATE_COMMAND_OUTPUT_INTERFACE_DATA__IMMEDIATE_COMMAND_WRITE__SHIFT 0x0
13249#define IMMEDIATE_RESPONSE_INPUT_INTERFACE__IMMEDIATE_RESPONSE_READ_MASK 0xffffffff
13250#define IMMEDIATE_RESPONSE_INPUT_INTERFACE__IMMEDIATE_RESPONSE_READ__SHIFT 0x0
13251#define IMMEDIATE_COMMAND_STATUS__IMMEDIATE_COMMAND_BUSY_MASK 0x1
13252#define IMMEDIATE_COMMAND_STATUS__IMMEDIATE_COMMAND_BUSY__SHIFT 0x0
13253#define IMMEDIATE_COMMAND_STATUS__IMMEDIATE_RESULT_VALID_MASK 0x2
13254#define IMMEDIATE_COMMAND_STATUS__IMMEDIATE_RESULT_VALID__SHIFT 0x1
13255#define DMA_POSITION_LOWER_BASE_ADDRESS__DMA_POSITION_BUFFER_ENABLE_MASK 0x1
13256#define DMA_POSITION_LOWER_BASE_ADDRESS__DMA_POSITION_BUFFER_ENABLE__SHIFT 0x0
13257#define DMA_POSITION_LOWER_BASE_ADDRESS__DMA_POSITION_LOWER_BASE_UNIMPLEMENTED_BITS_MASK 0x7e
13258#define DMA_POSITION_LOWER_BASE_ADDRESS__DMA_POSITION_LOWER_BASE_UNIMPLEMENTED_BITS__SHIFT 0x1
13259#define DMA_POSITION_LOWER_BASE_ADDRESS__DMA_POSITION_LOWER_BASE_ADDRESS_MASK 0xffffff80
13260#define DMA_POSITION_LOWER_BASE_ADDRESS__DMA_POSITION_LOWER_BASE_ADDRESS__SHIFT 0x7
13261#define DMA_POSITION_UPPER_BASE_ADDRESS__DMA_POSITION_UPPER_BASE_ADDRESS_MASK 0xffffffff
13262#define DMA_POSITION_UPPER_BASE_ADDRESS__DMA_POSITION_UPPER_BASE_ADDRESS__SHIFT 0x0
13263#define WALL_CLOCK_COUNTER_ALIAS__WALL_CLOCK_COUNTER_ALIAS_MASK 0xffffffff
13264#define WALL_CLOCK_COUNTER_ALIAS__WALL_CLOCK_COUNTER_ALIAS__SHIFT 0x0
13265#define OUTPUT_STREAM_DESCRIPTOR_CONTROL_AND_STATUS__STREAM_RESET_MASK 0x1
13266#define OUTPUT_STREAM_DESCRIPTOR_CONTROL_AND_STATUS__STREAM_RESET__SHIFT 0x0
13267#define OUTPUT_STREAM_DESCRIPTOR_CONTROL_AND_STATUS__STREAM_RUN_MASK 0x2
13268#define OUTPUT_STREAM_DESCRIPTOR_CONTROL_AND_STATUS__STREAM_RUN__SHIFT 0x1
13269#define OUTPUT_STREAM_DESCRIPTOR_CONTROL_AND_STATUS__INTERRUPT_ON_COMPLETION_ENABLE_MASK 0x4
13270#define OUTPUT_STREAM_DESCRIPTOR_CONTROL_AND_STATUS__INTERRUPT_ON_COMPLETION_ENABLE__SHIFT 0x2
13271#define OUTPUT_STREAM_DESCRIPTOR_CONTROL_AND_STATUS__FIFO_ERROR_INTERRUPT_ENABLE_MASK 0x8
13272#define OUTPUT_STREAM_DESCRIPTOR_CONTROL_AND_STATUS__FIFO_ERROR_INTERRUPT_ENABLE__SHIFT 0x3
13273#define OUTPUT_STREAM_DESCRIPTOR_CONTROL_AND_STATUS__DESCRIPTOR_ERROR_INTERRUPT_ENABLE_MASK 0x10
13274#define OUTPUT_STREAM_DESCRIPTOR_CONTROL_AND_STATUS__DESCRIPTOR_ERROR_INTERRUPT_ENABLE__SHIFT 0x4
13275#define OUTPUT_STREAM_DESCRIPTOR_CONTROL_AND_STATUS__STRIPE_CONTROL_MASK 0x30000
13276#define OUTPUT_STREAM_DESCRIPTOR_CONTROL_AND_STATUS__STRIPE_CONTROL__SHIFT 0x10
13277#define OUTPUT_STREAM_DESCRIPTOR_CONTROL_AND_STATUS__TRAFFIC_PRIORITY_MASK 0x40000
13278#define OUTPUT_STREAM_DESCRIPTOR_CONTROL_AND_STATUS__TRAFFIC_PRIORITY__SHIFT 0x12
13279#define OUTPUT_STREAM_DESCRIPTOR_CONTROL_AND_STATUS__STREAM_NUMBER_MASK 0xf00000
13280#define OUTPUT_STREAM_DESCRIPTOR_CONTROL_AND_STATUS__STREAM_NUMBER__SHIFT 0x14
13281#define OUTPUT_STREAM_DESCRIPTOR_CONTROL_AND_STATUS__BUFFER_COMPLETION_INTERRUPT_STATUS_MASK 0x4000000
13282#define OUTPUT_STREAM_DESCRIPTOR_CONTROL_AND_STATUS__BUFFER_COMPLETION_INTERRUPT_STATUS__SHIFT 0x1a
13283#define OUTPUT_STREAM_DESCRIPTOR_CONTROL_AND_STATUS__FIFO_ERROR_MASK 0x8000000
13284#define OUTPUT_STREAM_DESCRIPTOR_CONTROL_AND_STATUS__FIFO_ERROR__SHIFT 0x1b
13285#define OUTPUT_STREAM_DESCRIPTOR_CONTROL_AND_STATUS__DESCRIPTOR_ERROR_MASK 0x10000000
13286#define OUTPUT_STREAM_DESCRIPTOR_CONTROL_AND_STATUS__DESCRIPTOR_ERROR__SHIFT 0x1c
13287#define OUTPUT_STREAM_DESCRIPTOR_CONTROL_AND_STATUS__FIFO_READY_MASK 0x20000000
13288#define OUTPUT_STREAM_DESCRIPTOR_CONTROL_AND_STATUS__FIFO_READY__SHIFT 0x1d
13289#define OUTPUT_STREAM_DESCRIPTOR_LINK_POSITION_IN_CURRENT_BUFFER__LINK_POSITION_IN_BUFFER_MASK 0xffffffff
13290#define OUTPUT_STREAM_DESCRIPTOR_LINK_POSITION_IN_CURRENT_BUFFER__LINK_POSITION_IN_BUFFER__SHIFT 0x0
13291#define OUTPUT_STREAM_DESCRIPTOR_CYCLIC_BUFFER_LENGTH__CYCLIC_BUFFER_LENGTH_MASK 0xffffffff
13292#define OUTPUT_STREAM_DESCRIPTOR_CYCLIC_BUFFER_LENGTH__CYCLIC_BUFFER_LENGTH__SHIFT 0x0
13293#define OUTPUT_STREAM_DESCRIPTOR_LAST_VALID_INDEX__LAST_VALID_INDEX_MASK 0xff
13294#define OUTPUT_STREAM_DESCRIPTOR_LAST_VALID_INDEX__LAST_VALID_INDEX__SHIFT 0x0
13295#define OUTPUT_STREAM_DESCRIPTOR_FIFO_SIZE__FIFO_SIZE_MASK 0xffff
13296#define OUTPUT_STREAM_DESCRIPTOR_FIFO_SIZE__FIFO_SIZE__SHIFT 0x0
13297#define OUTPUT_STREAM_DESCRIPTOR_FORMAT__NUMBER_OF_CHANNELS_MASK 0xf
13298#define OUTPUT_STREAM_DESCRIPTOR_FORMAT__NUMBER_OF_CHANNELS__SHIFT 0x0
13299#define OUTPUT_STREAM_DESCRIPTOR_FORMAT__BITS_PER_SAMPLE_MASK 0x70
13300#define OUTPUT_STREAM_DESCRIPTOR_FORMAT__BITS_PER_SAMPLE__SHIFT 0x4
13301#define OUTPUT_STREAM_DESCRIPTOR_FORMAT__SAMPLE_BASE_DIVISOR_MASK 0x700
13302#define OUTPUT_STREAM_DESCRIPTOR_FORMAT__SAMPLE_BASE_DIVISOR__SHIFT 0x8
13303#define OUTPUT_STREAM_DESCRIPTOR_FORMAT__SAMPLE_BASE_MULTIPLE_MASK 0x3800
13304#define OUTPUT_STREAM_DESCRIPTOR_FORMAT__SAMPLE_BASE_MULTIPLE__SHIFT 0xb
13305#define OUTPUT_STREAM_DESCRIPTOR_FORMAT__SAMPLE_BASE_RATE_MASK 0x4000
13306#define OUTPUT_STREAM_DESCRIPTOR_FORMAT__SAMPLE_BASE_RATE__SHIFT 0xe
13307#define OUTPUT_STREAM_DESCRIPTOR_BDL_POINTER_LOWER_BASE_ADDRESS__BUFFER_DESCRIPTOR_LIST_LOWER_BASE_ADDRESS_UNIMPLEMENTED_BITS_MASK 0x7f
13308#define OUTPUT_STREAM_DESCRIPTOR_BDL_POINTER_LOWER_BASE_ADDRESS__BUFFER_DESCRIPTOR_LIST_LOWER_BASE_ADDRESS_UNIMPLEMENTED_BITS__SHIFT 0x0
13309#define OUTPUT_STREAM_DESCRIPTOR_BDL_POINTER_LOWER_BASE_ADDRESS__BUFFER_DESCRIPTOR_LIST_LOWER_BASE_ADDRESS_MASK 0xffffff80
13310#define OUTPUT_STREAM_DESCRIPTOR_BDL_POINTER_LOWER_BASE_ADDRESS__BUFFER_DESCRIPTOR_LIST_LOWER_BASE_ADDRESS__SHIFT 0x7
13311#define OUTPUT_STREAM_DESCRIPTOR_BDL_POINTER_UPPER_BASE_ADDRESS__BUFFER_DESCRIPTOR_LIST_UPPER_BASE_ADDRESS_MASK 0xffffffff
13312#define OUTPUT_STREAM_DESCRIPTOR_BDL_POINTER_UPPER_BASE_ADDRESS__BUFFER_DESCRIPTOR_LIST_UPPER_BASE_ADDRESS__SHIFT 0x0
13313#define OUTPUT_STREAM_DESCRIPTOR_LINK_POSITION_IN_CURRENT_BUFFER_ALIAS__LINK_POSITION_IN_BUFFER_ALIAS_MASK 0xffffffff
13314#define OUTPUT_STREAM_DESCRIPTOR_LINK_POSITION_IN_CURRENT_BUFFER_ALIAS__LINK_POSITION_IN_BUFFER_ALIAS__SHIFT 0x0
13315#define AZENDPOINT_IMMEDIATE_COMMAND_OUTPUT_INTERFACE_INDEX__IMMEDIATE_COMMAND_WRITE_MASK 0x1ffff
13316#define AZENDPOINT_IMMEDIATE_COMMAND_OUTPUT_INTERFACE_INDEX__IMMEDIATE_COMMAND_WRITE__SHIFT 0x0
13317#define AZENDPOINT_IMMEDIATE_COMMAND_OUTPUT_INTERFACE_DATA__IMMEDIATE_COMMAND_WRITE_MASK 0xffffffff
13318#define AZENDPOINT_IMMEDIATE_COMMAND_OUTPUT_INTERFACE_DATA__IMMEDIATE_COMMAND_WRITE__SHIFT 0x0
13319#define AZALIA_F2_CODEC_CONVERTER_PARAMETER_AUDIO_WIDGET_CAPABILITIES__AUDIO_CHANNEL_CAPABILITIES_MASK 0x1
13320#define AZALIA_F2_CODEC_CONVERTER_PARAMETER_AUDIO_WIDGET_CAPABILITIES__AUDIO_CHANNEL_CAPABILITIES__SHIFT 0x0
13321#define AZALIA_F2_CODEC_CONVERTER_PARAMETER_AUDIO_WIDGET_CAPABILITIES__INPUT_AMPLIFIER_PRESENT_MASK 0x2
13322#define AZALIA_F2_CODEC_CONVERTER_PARAMETER_AUDIO_WIDGET_CAPABILITIES__INPUT_AMPLIFIER_PRESENT__SHIFT 0x1
13323#define AZALIA_F2_CODEC_CONVERTER_PARAMETER_AUDIO_WIDGET_CAPABILITIES__OUTPUT_AMPLIFIER_PRESENT_MASK 0x4
13324#define AZALIA_F2_CODEC_CONVERTER_PARAMETER_AUDIO_WIDGET_CAPABILITIES__OUTPUT_AMPLIFIER_PRESENT__SHIFT 0x2
13325#define AZALIA_F2_CODEC_CONVERTER_PARAMETER_AUDIO_WIDGET_CAPABILITIES__AMPLIFIER_PARAMETER_OVERRIDE_MASK 0x8
13326#define AZALIA_F2_CODEC_CONVERTER_PARAMETER_AUDIO_WIDGET_CAPABILITIES__AMPLIFIER_PARAMETER_OVERRIDE__SHIFT 0x3
13327#define AZALIA_F2_CODEC_CONVERTER_PARAMETER_AUDIO_WIDGET_CAPABILITIES__FORMAT_OVERRIDE_MASK 0x10
13328#define AZALIA_F2_CODEC_CONVERTER_PARAMETER_AUDIO_WIDGET_CAPABILITIES__FORMAT_OVERRIDE__SHIFT 0x4
13329#define AZALIA_F2_CODEC_CONVERTER_PARAMETER_AUDIO_WIDGET_CAPABILITIES__STRIPE_MASK 0x20
13330#define AZALIA_F2_CODEC_CONVERTER_PARAMETER_AUDIO_WIDGET_CAPABILITIES__STRIPE__SHIFT 0x5
13331#define AZALIA_F2_CODEC_CONVERTER_PARAMETER_AUDIO_WIDGET_CAPABILITIES__PROCESSING_WIDGET_MASK 0x40
13332#define AZALIA_F2_CODEC_CONVERTER_PARAMETER_AUDIO_WIDGET_CAPABILITIES__PROCESSING_WIDGET__SHIFT 0x6
13333#define AZALIA_F2_CODEC_CONVERTER_PARAMETER_AUDIO_WIDGET_CAPABILITIES__UNSOLICITED_RESPONSE_CAPABILITY_MASK 0x80
13334#define AZALIA_F2_CODEC_CONVERTER_PARAMETER_AUDIO_WIDGET_CAPABILITIES__UNSOLICITED_RESPONSE_CAPABILITY__SHIFT 0x7
13335#define AZALIA_F2_CODEC_CONVERTER_PARAMETER_AUDIO_WIDGET_CAPABILITIES__CONNECTION_LIST_MASK 0x100
13336#define AZALIA_F2_CODEC_CONVERTER_PARAMETER_AUDIO_WIDGET_CAPABILITIES__CONNECTION_LIST__SHIFT 0x8
13337#define AZALIA_F2_CODEC_CONVERTER_PARAMETER_AUDIO_WIDGET_CAPABILITIES__DIGITAL_MASK 0x200
13338#define AZALIA_F2_CODEC_CONVERTER_PARAMETER_AUDIO_WIDGET_CAPABILITIES__DIGITAL__SHIFT 0x9
13339#define AZALIA_F2_CODEC_CONVERTER_PARAMETER_AUDIO_WIDGET_CAPABILITIES__POWER_CONTROL_MASK 0x400
13340#define AZALIA_F2_CODEC_CONVERTER_PARAMETER_AUDIO_WIDGET_CAPABILITIES__POWER_CONTROL__SHIFT 0xa
13341#define AZALIA_F2_CODEC_CONVERTER_PARAMETER_AUDIO_WIDGET_CAPABILITIES__LR_SWAP_MASK 0x800
13342#define AZALIA_F2_CODEC_CONVERTER_PARAMETER_AUDIO_WIDGET_CAPABILITIES__LR_SWAP__SHIFT 0xb
13343#define AZALIA_F2_CODEC_CONVERTER_PARAMETER_AUDIO_WIDGET_CAPABILITIES__AUDIO_WIDGET_CAPABILITIES_DELAY_MASK 0xf0000
13344#define AZALIA_F2_CODEC_CONVERTER_PARAMETER_AUDIO_WIDGET_CAPABILITIES__AUDIO_WIDGET_CAPABILITIES_DELAY__SHIFT 0x10
13345#define AZALIA_F2_CODEC_CONVERTER_PARAMETER_AUDIO_WIDGET_CAPABILITIES__TYPE_MASK 0xf00000
13346#define AZALIA_F2_CODEC_CONVERTER_PARAMETER_AUDIO_WIDGET_CAPABILITIES__TYPE__SHIFT 0x14
13347#define AZALIA_F2_CODEC_CONVERTER_PARAMETER_SUPPORTED_SIZE_RATES__AUDIO_RATE_CAPABILITIES_MASK 0xfff
13348#define AZALIA_F2_CODEC_CONVERTER_PARAMETER_SUPPORTED_SIZE_RATES__AUDIO_RATE_CAPABILITIES__SHIFT 0x0
13349#define AZALIA_F2_CODEC_CONVERTER_PARAMETER_SUPPORTED_SIZE_RATES__AUDIO_BIT_CAPABILITIES_MASK 0x1f0000
13350#define AZALIA_F2_CODEC_CONVERTER_PARAMETER_SUPPORTED_SIZE_RATES__AUDIO_BIT_CAPABILITIES__SHIFT 0x10
13351#define AZALIA_F2_CODEC_CONVERTER_PARAMETER_STREAM_FORMATS__STREAM_FORMATS_MASK 0xffffffff
13352#define AZALIA_F2_CODEC_CONVERTER_PARAMETER_STREAM_FORMATS__STREAM_FORMATS__SHIFT 0x0
13353#define AZALIA_F2_CODEC_CONVERTER_CONTROL_CONVERTER_FORMAT__NUMBER_OF_CHANNELS_MASK 0xf
13354#define AZALIA_F2_CODEC_CONVERTER_CONTROL_CONVERTER_FORMAT__NUMBER_OF_CHANNELS__SHIFT 0x0
13355#define AZALIA_F2_CODEC_CONVERTER_CONTROL_CONVERTER_FORMAT__BITS_PER_SAMPLE_MASK 0x70
13356#define AZALIA_F2_CODEC_CONVERTER_CONTROL_CONVERTER_FORMAT__BITS_PER_SAMPLE__SHIFT 0x4
13357#define AZALIA_F2_CODEC_CONVERTER_CONTROL_CONVERTER_FORMAT__SAMPLE_BASE_DIVISOR_MASK 0x700
13358#define AZALIA_F2_CODEC_CONVERTER_CONTROL_CONVERTER_FORMAT__SAMPLE_BASE_DIVISOR__SHIFT 0x8
13359#define AZALIA_F2_CODEC_CONVERTER_CONTROL_CONVERTER_FORMAT__SAMPLE_BASE_MULTIPLE_MASK 0x3800
13360#define AZALIA_F2_CODEC_CONVERTER_CONTROL_CONVERTER_FORMAT__SAMPLE_BASE_MULTIPLE__SHIFT 0xb
13361#define AZALIA_F2_CODEC_CONVERTER_CONTROL_CONVERTER_FORMAT__SAMPLE_BASE_RATE_MASK 0x4000
13362#define AZALIA_F2_CODEC_CONVERTER_CONTROL_CONVERTER_FORMAT__SAMPLE_BASE_RATE__SHIFT 0xe
13363#define AZALIA_F2_CODEC_CONVERTER_CONTROL_CONVERTER_FORMAT__STREAM_TYPE_MASK 0x8000
13364#define AZALIA_F2_CODEC_CONVERTER_CONTROL_CONVERTER_FORMAT__STREAM_TYPE__SHIFT 0xf
13365#define AZALIA_F2_CODEC_CONVERTER_CONTROL_CONVERTER_FORMAT__STREAM_TYPE_R_MASK 0x8000
13366#define AZALIA_F2_CODEC_CONVERTER_CONTROL_CONVERTER_FORMAT__STREAM_TYPE_R__SHIFT 0xf
13367#define AZALIA_F2_CODEC_CONVERTER_CONTROL_CHANNEL_STREAM_ID__CHANNEL_ID_MASK 0xf
13368#define AZALIA_F2_CODEC_CONVERTER_CONTROL_CHANNEL_STREAM_ID__CHANNEL_ID__SHIFT 0x0
13369#define AZALIA_F2_CODEC_CONVERTER_CONTROL_CHANNEL_STREAM_ID__STREAM_ID_MASK 0xf0
13370#define AZALIA_F2_CODEC_CONVERTER_CONTROL_CHANNEL_STREAM_ID__STREAM_ID__SHIFT 0x4
13371#define AZALIA_F2_CODEC_CONVERTER_CONTROL_DIGITAL_CONVERTER__DIGEN_MASK 0x1
13372#define AZALIA_F2_CODEC_CONVERTER_CONTROL_DIGITAL_CONVERTER__DIGEN__SHIFT 0x0
13373#define AZALIA_F2_CODEC_CONVERTER_CONTROL_DIGITAL_CONVERTER__V_MASK 0x2
13374#define AZALIA_F2_CODEC_CONVERTER_CONTROL_DIGITAL_CONVERTER__V__SHIFT 0x1
13375#define AZALIA_F2_CODEC_CONVERTER_CONTROL_DIGITAL_CONVERTER__VCFG_MASK 0x4
13376#define AZALIA_F2_CODEC_CONVERTER_CONTROL_DIGITAL_CONVERTER__VCFG__SHIFT 0x2
13377#define AZALIA_F2_CODEC_CONVERTER_CONTROL_DIGITAL_CONVERTER__PRE_MASK 0x8
13378#define AZALIA_F2_CODEC_CONVERTER_CONTROL_DIGITAL_CONVERTER__PRE__SHIFT 0x3
13379#define AZALIA_F2_CODEC_CONVERTER_CONTROL_DIGITAL_CONVERTER__COPY_MASK 0x10
13380#define AZALIA_F2_CODEC_CONVERTER_CONTROL_DIGITAL_CONVERTER__COPY__SHIFT 0x4
13381#define AZALIA_F2_CODEC_CONVERTER_CONTROL_DIGITAL_CONVERTER__NON_AUDIO_MASK 0x20
13382#define AZALIA_F2_CODEC_CONVERTER_CONTROL_DIGITAL_CONVERTER__NON_AUDIO__SHIFT 0x5
13383#define AZALIA_F2_CODEC_CONVERTER_CONTROL_DIGITAL_CONVERTER__PRO_MASK 0x40
13384#define AZALIA_F2_CODEC_CONVERTER_CONTROL_DIGITAL_CONVERTER__PRO__SHIFT 0x6
13385#define AZALIA_F2_CODEC_CONVERTER_CONTROL_DIGITAL_CONVERTER__L_MASK 0x80
13386#define AZALIA_F2_CODEC_CONVERTER_CONTROL_DIGITAL_CONVERTER__L__SHIFT 0x7
13387#define AZALIA_F2_CODEC_CONVERTER_CONTROL_DIGITAL_CONVERTER__CC_MASK 0x7f00
13388#define AZALIA_F2_CODEC_CONVERTER_CONTROL_DIGITAL_CONVERTER__CC__SHIFT 0x8
13389#define AZALIA_F2_CODEC_CONVERTER_CONTROL_DIGITAL_CONVERTER__KEEPALIVE_MASK 0x800000
13390#define AZALIA_F2_CODEC_CONVERTER_CONTROL_DIGITAL_CONVERTER__KEEPALIVE__SHIFT 0x17
13391#define AZALIA_F2_CODEC_CONVERTER_CONTROL_DIGITAL_CONVERTER_2__CC_MASK 0x7f
13392#define AZALIA_F2_CODEC_CONVERTER_CONTROL_DIGITAL_CONVERTER_2__CC__SHIFT 0x0
13393#define AZALIA_F2_CODEC_CONVERTER_CONTROL_DIGITAL_CONVERTER_3__KEEPALIVE_MASK 0x80
13394#define AZALIA_F2_CODEC_CONVERTER_CONTROL_DIGITAL_CONVERTER_3__KEEPALIVE__SHIFT 0x7
13395#define AZALIA_F2_CODEC_CONVERTER_STRIPE_CONTROL__STRIPE_CONTROL_MASK 0x3
13396#define AZALIA_F2_CODEC_CONVERTER_STRIPE_CONTROL__STRIPE_CONTROL__SHIFT 0x0
13397#define AZALIA_F2_CODEC_CONVERTER_STRIPE_CONTROL__STRIPE_CAPABILITY_MASK 0x700000
13398#define AZALIA_F2_CODEC_CONVERTER_STRIPE_CONTROL__STRIPE_CAPABILITY__SHIFT 0x14
13399#define AZALIA_F2_CODEC_CONVERTER_CONTROL_RAMP_RATE__RAMP_RATE_MASK 0xff
13400#define AZALIA_F2_CODEC_CONVERTER_CONTROL_RAMP_RATE__RAMP_RATE__SHIFT 0x0
13401#define AZALIA_F2_CODEC_CONVERTER_CONTROL_GTC_EMBEDDING__PRESENTATION_TIME_EMBEDDING_ENABLE_MASK 0x1
13402#define AZALIA_F2_CODEC_CONVERTER_CONTROL_GTC_EMBEDDING__PRESENTATION_TIME_EMBEDDING_ENABLE__SHIFT 0x0
13403#define AZALIA_F2_CODEC_CONVERTER_CONTROL_GTC_EMBEDDING__PRESENTATION_TIME_OFFSET_CHANGED_MASK 0x2
13404#define AZALIA_F2_CODEC_CONVERTER_CONTROL_GTC_EMBEDDING__PRESENTATION_TIME_OFFSET_CHANGED__SHIFT 0x1
13405#define AZALIA_F2_CODEC_CONVERTER_CONTROL_GTC_EMBEDDING__PRESENTATION_TIME_EMBEDDING_GROUP_MASK 0x70
13406#define AZALIA_F2_CODEC_CONVERTER_CONTROL_GTC_EMBEDDING__PRESENTATION_TIME_EMBEDDING_GROUP__SHIFT 0x4
13407#define AZALIA_F2_CODEC_PIN_PARAMETER_AUDIO_WIDGET_CAPABILITIES__AUDIO_CHANNEL_CAPABILITIES_MASK 0x1
13408#define AZALIA_F2_CODEC_PIN_PARAMETER_AUDIO_WIDGET_CAPABILITIES__AUDIO_CHANNEL_CAPABILITIES__SHIFT 0x0
13409#define AZALIA_F2_CODEC_PIN_PARAMETER_AUDIO_WIDGET_CAPABILITIES__INPUT_AMPLIFIER_PRESENT_MASK 0x2
13410#define AZALIA_F2_CODEC_PIN_PARAMETER_AUDIO_WIDGET_CAPABILITIES__INPUT_AMPLIFIER_PRESENT__SHIFT 0x1
13411#define AZALIA_F2_CODEC_PIN_PARAMETER_AUDIO_WIDGET_CAPABILITIES__OUTPUT_AMPLIFIER_PRESENT_MASK 0x4
13412#define AZALIA_F2_CODEC_PIN_PARAMETER_AUDIO_WIDGET_CAPABILITIES__OUTPUT_AMPLIFIER_PRESENT__SHIFT 0x2
13413#define AZALIA_F2_CODEC_PIN_PARAMETER_AUDIO_WIDGET_CAPABILITIES__AMPLIFIER_PARAMETER_OVERRIDE_MASK 0x8
13414#define AZALIA_F2_CODEC_PIN_PARAMETER_AUDIO_WIDGET_CAPABILITIES__AMPLIFIER_PARAMETER_OVERRIDE__SHIFT 0x3
13415#define AZALIA_F2_CODEC_PIN_PARAMETER_AUDIO_WIDGET_CAPABILITIES__STRIPE_MASK 0x20
13416#define AZALIA_F2_CODEC_PIN_PARAMETER_AUDIO_WIDGET_CAPABILITIES__STRIPE__SHIFT 0x5
13417#define AZALIA_F2_CODEC_PIN_PARAMETER_AUDIO_WIDGET_CAPABILITIES__PROCESSING_WIDGET_MASK 0x40
13418#define AZALIA_F2_CODEC_PIN_PARAMETER_AUDIO_WIDGET_CAPABILITIES__PROCESSING_WIDGET__SHIFT 0x6
13419#define AZALIA_F2_CODEC_PIN_PARAMETER_AUDIO_WIDGET_CAPABILITIES__UNSOLICITED_RESPONSE_CAPABILITY_MASK 0x80
13420#define AZALIA_F2_CODEC_PIN_PARAMETER_AUDIO_WIDGET_CAPABILITIES__UNSOLICITED_RESPONSE_CAPABILITY__SHIFT 0x7
13421#define AZALIA_F2_CODEC_PIN_PARAMETER_AUDIO_WIDGET_CAPABILITIES__CONNECTION_LIST_MASK 0x100
13422#define AZALIA_F2_CODEC_PIN_PARAMETER_AUDIO_WIDGET_CAPABILITIES__CONNECTION_LIST__SHIFT 0x8
13423#define AZALIA_F2_CODEC_PIN_PARAMETER_AUDIO_WIDGET_CAPABILITIES__DIGITAL_MASK 0x200
13424#define AZALIA_F2_CODEC_PIN_PARAMETER_AUDIO_WIDGET_CAPABILITIES__DIGITAL__SHIFT 0x9
13425#define AZALIA_F2_CODEC_PIN_PARAMETER_AUDIO_WIDGET_CAPABILITIES__POWER_CONTROL_MASK 0x400
13426#define AZALIA_F2_CODEC_PIN_PARAMETER_AUDIO_WIDGET_CAPABILITIES__POWER_CONTROL__SHIFT 0xa
13427#define AZALIA_F2_CODEC_PIN_PARAMETER_AUDIO_WIDGET_CAPABILITIES__LR_SWAP_MASK 0x800
13428#define AZALIA_F2_CODEC_PIN_PARAMETER_AUDIO_WIDGET_CAPABILITIES__LR_SWAP__SHIFT 0xb
13429#define AZALIA_F2_CODEC_PIN_PARAMETER_AUDIO_WIDGET_CAPABILITIES__AUDIO_WIDGET_CAPABILITIES_DELAY_MASK 0xf0000
13430#define AZALIA_F2_CODEC_PIN_PARAMETER_AUDIO_WIDGET_CAPABILITIES__AUDIO_WIDGET_CAPABILITIES_DELAY__SHIFT 0x10
13431#define AZALIA_F2_CODEC_PIN_PARAMETER_AUDIO_WIDGET_CAPABILITIES__TYPE_MASK 0xf00000
13432#define AZALIA_F2_CODEC_PIN_PARAMETER_AUDIO_WIDGET_CAPABILITIES__TYPE__SHIFT 0x14
13433#define AZALIA_F2_CODEC_PIN_PARAMETER_CAPABILITIES__IMPEDANCE_SENSE_CAPABLE_MASK 0x1
13434#define AZALIA_F2_CODEC_PIN_PARAMETER_CAPABILITIES__IMPEDANCE_SENSE_CAPABLE__SHIFT 0x0
13435#define AZALIA_F2_CODEC_PIN_PARAMETER_CAPABILITIES__TRIGGER_REQUIRED_MASK 0x2
13436#define AZALIA_F2_CODEC_PIN_PARAMETER_CAPABILITIES__TRIGGER_REQUIRED__SHIFT 0x1
13437#define AZALIA_F2_CODEC_PIN_PARAMETER_CAPABILITIES__JACK_DETECTION_CAPABILITY_MASK 0x4
13438#define AZALIA_F2_CODEC_PIN_PARAMETER_CAPABILITIES__JACK_DETECTION_CAPABILITY__SHIFT 0x2
13439#define AZALIA_F2_CODEC_PIN_PARAMETER_CAPABILITIES__HEADPHONE_DRIVE_CAPABLE_MASK 0x8
13440#define AZALIA_F2_CODEC_PIN_PARAMETER_CAPABILITIES__HEADPHONE_DRIVE_CAPABLE__SHIFT 0x3
13441#define AZALIA_F2_CODEC_PIN_PARAMETER_CAPABILITIES__OUTPUT_CAPABLE_MASK 0x10
13442#define AZALIA_F2_CODEC_PIN_PARAMETER_CAPABILITIES__OUTPUT_CAPABLE__SHIFT 0x4
13443#define AZALIA_F2_CODEC_PIN_PARAMETER_CAPABILITIES__INPUT_CAPABLE_MASK 0x20
13444#define AZALIA_F2_CODEC_PIN_PARAMETER_CAPABILITIES__INPUT_CAPABLE__SHIFT 0x5
13445#define AZALIA_F2_CODEC_PIN_PARAMETER_CAPABILITIES__BALANCED_I_O_PINS_MASK 0x40
13446#define AZALIA_F2_CODEC_PIN_PARAMETER_CAPABILITIES__BALANCED_I_O_PINS__SHIFT 0x6
13447#define AZALIA_F2_CODEC_PIN_PARAMETER_CAPABILITIES__HDMI_MASK 0x80
13448#define AZALIA_F2_CODEC_PIN_PARAMETER_CAPABILITIES__HDMI__SHIFT 0x7
13449#define AZALIA_F2_CODEC_PIN_PARAMETER_CAPABILITIES__VREF_CONTROL_MASK 0xff00
13450#define AZALIA_F2_CODEC_PIN_PARAMETER_CAPABILITIES__VREF_CONTROL__SHIFT 0x8
13451#define AZALIA_F2_CODEC_PIN_PARAMETER_CAPABILITIES__EAPD_CAPABLE_MASK 0x10000
13452#define AZALIA_F2_CODEC_PIN_PARAMETER_CAPABILITIES__EAPD_CAPABLE__SHIFT 0x10
13453#define AZALIA_F2_CODEC_PIN_PARAMETER_CAPABILITIES__DP_MASK 0x1000000
13454#define AZALIA_F2_CODEC_PIN_PARAMETER_CAPABILITIES__DP__SHIFT 0x18
13455#define AZALIA_F2_CODEC_PIN_PARAMETER_CONNECTION_LIST_LENGTH__CONNECTION_LIST_LENGTH_MASK 0xffffffff
13456#define AZALIA_F2_CODEC_PIN_PARAMETER_CONNECTION_LIST_LENGTH__CONNECTION_LIST_LENGTH__SHIFT 0x0
13457#define AZALIA_F2_CODEC_PIN_CONTROL_RESPONSE_CONNECTION_LIST_ENTRY__CONNECTION_LIST_ENTRY_MASK 0xffffffff
13458#define AZALIA_F2_CODEC_PIN_CONTROL_RESPONSE_CONNECTION_LIST_ENTRY__CONNECTION_LIST_ENTRY__SHIFT 0x0
13459#define AZALIA_F2_CODEC_PIN_CONTROL_WIDGET_CONTROL__OUT_ENABLE_MASK 0x40
13460#define AZALIA_F2_CODEC_PIN_CONTROL_WIDGET_CONTROL__OUT_ENABLE__SHIFT 0x6
13461#define AZALIA_F2_CODEC_PIN_CONTROL_UNSOLICITED_RESPONSE__TAG_MASK 0x3f
13462#define AZALIA_F2_CODEC_PIN_CONTROL_UNSOLICITED_RESPONSE__TAG__SHIFT 0x0
13463#define AZALIA_F2_CODEC_PIN_CONTROL_UNSOLICITED_RESPONSE__ENABLE_MASK 0x80
13464#define AZALIA_F2_CODEC_PIN_CONTROL_UNSOLICITED_RESPONSE__ENABLE__SHIFT 0x7
13465#define AZALIA_F2_CODEC_PIN_CONTROL_RESPONSE_PIN_SENSE__IMPEDANCE_SENSE_MASK 0x7fffffff
13466#define AZALIA_F2_CODEC_PIN_CONTROL_RESPONSE_PIN_SENSE__IMPEDANCE_SENSE__SHIFT 0x0
13467#define AZALIA_F2_CODEC_PIN_CONTROL_RESPONSE_PIN_SENSE__PRESENCE_DETECT_MASK 0x80000000
13468#define AZALIA_F2_CODEC_PIN_CONTROL_RESPONSE_PIN_SENSE__PRESENCE_DETECT__SHIFT 0x1f
13469#define AZALIA_F2_CODEC_PIN_CONTROL_RESPONSE_CONFIGURATION_DEFAULT__SEQUENCE_MASK 0xf
13470#define AZALIA_F2_CODEC_PIN_CONTROL_RESPONSE_CONFIGURATION_DEFAULT__SEQUENCE__SHIFT 0x0
13471#define AZALIA_F2_CODEC_PIN_CONTROL_RESPONSE_CONFIGURATION_DEFAULT__DEFAULT_ASSOCIATION_MASK 0xf0
13472#define AZALIA_F2_CODEC_PIN_CONTROL_RESPONSE_CONFIGURATION_DEFAULT__DEFAULT_ASSOCIATION__SHIFT 0x4
13473#define AZALIA_F2_CODEC_PIN_CONTROL_RESPONSE_CONFIGURATION_DEFAULT__MISC_MASK 0xf00
13474#define AZALIA_F2_CODEC_PIN_CONTROL_RESPONSE_CONFIGURATION_DEFAULT__MISC__SHIFT 0x8
13475#define AZALIA_F2_CODEC_PIN_CONTROL_RESPONSE_CONFIGURATION_DEFAULT__COLOR_MASK 0xf000
13476#define AZALIA_F2_CODEC_PIN_CONTROL_RESPONSE_CONFIGURATION_DEFAULT__COLOR__SHIFT 0xc
13477#define AZALIA_F2_CODEC_PIN_CONTROL_RESPONSE_CONFIGURATION_DEFAULT__CONNECTION_TYPE_MASK 0xf0000
13478#define AZALIA_F2_CODEC_PIN_CONTROL_RESPONSE_CONFIGURATION_DEFAULT__CONNECTION_TYPE__SHIFT 0x10
13479#define AZALIA_F2_CODEC_PIN_CONTROL_RESPONSE_CONFIGURATION_DEFAULT__DEFAULT_DEVICE_MASK 0xf00000
13480#define AZALIA_F2_CODEC_PIN_CONTROL_RESPONSE_CONFIGURATION_DEFAULT__DEFAULT_DEVICE__SHIFT 0x14
13481#define AZALIA_F2_CODEC_PIN_CONTROL_RESPONSE_CONFIGURATION_DEFAULT__LOCATION_MASK 0x3f000000
13482#define AZALIA_F2_CODEC_PIN_CONTROL_RESPONSE_CONFIGURATION_DEFAULT__LOCATION__SHIFT 0x18
13483#define AZALIA_F2_CODEC_PIN_CONTROL_RESPONSE_CONFIGURATION_DEFAULT__PORT_CONNECTIVITY_MASK 0xc0000000
13484#define AZALIA_F2_CODEC_PIN_CONTROL_RESPONSE_CONFIGURATION_DEFAULT__PORT_CONNECTIVITY__SHIFT 0x1e
13485#define AZALIA_F2_CODEC_PIN_CONTROL_RESPONSE_CONFIGURATION_DEFAULT_2__MISC_MASK 0xf
13486#define AZALIA_F2_CODEC_PIN_CONTROL_RESPONSE_CONFIGURATION_DEFAULT_2__MISC__SHIFT 0x0
13487#define AZALIA_F2_CODEC_PIN_CONTROL_RESPONSE_CONFIGURATION_DEFAULT_2__COLOR_MASK 0xf0
13488#define AZALIA_F2_CODEC_PIN_CONTROL_RESPONSE_CONFIGURATION_DEFAULT_2__COLOR__SHIFT 0x4
13489#define AZALIA_F2_CODEC_PIN_CONTROL_RESPONSE_CONFIGURATION_DEFAULT_3__CONNECTION_TYPE_MASK 0xf
13490#define AZALIA_F2_CODEC_PIN_CONTROL_RESPONSE_CONFIGURATION_DEFAULT_3__CONNECTION_TYPE__SHIFT 0x0
13491#define AZALIA_F2_CODEC_PIN_CONTROL_RESPONSE_CONFIGURATION_DEFAULT_3__DEFAULT_DEVICE_MASK 0xf0
13492#define AZALIA_F2_CODEC_PIN_CONTROL_RESPONSE_CONFIGURATION_DEFAULT_3__DEFAULT_DEVICE__SHIFT 0x4
13493#define AZALIA_F2_CODEC_PIN_CONTROL_RESPONSE_CONFIGURATION_DEFAULT_4__LOCATION_MASK 0x3f
13494#define AZALIA_F2_CODEC_PIN_CONTROL_RESPONSE_CONFIGURATION_DEFAULT_4__LOCATION__SHIFT 0x0
13495#define AZALIA_F2_CODEC_PIN_CONTROL_RESPONSE_CONFIGURATION_DEFAULT_4__PORT_CONNECTIVITY_MASK 0xc0
13496#define AZALIA_F2_CODEC_PIN_CONTROL_RESPONSE_CONFIGURATION_DEFAULT_4__PORT_CONNECTIVITY__SHIFT 0x6
13497#define AZALIA_F2_CODEC_PIN_CONTROL_RESPONSE_SPEAKER_ALLOCATION__SPEAKER_ALLOCATION_MASK 0x7f
13498#define AZALIA_F2_CODEC_PIN_CONTROL_RESPONSE_SPEAKER_ALLOCATION__SPEAKER_ALLOCATION__SHIFT 0x0
13499#define AZALIA_F2_CODEC_PIN_CONTROL_RESPONSE_SPEAKER_ALLOCATION__HDMI_CONNECTION_MASK 0x100
13500#define AZALIA_F2_CODEC_PIN_CONTROL_RESPONSE_SPEAKER_ALLOCATION__HDMI_CONNECTION__SHIFT 0x8
13501#define AZALIA_F2_CODEC_PIN_CONTROL_RESPONSE_SPEAKER_ALLOCATION__DP_CONNECTION_MASK 0x200
13502#define AZALIA_F2_CODEC_PIN_CONTROL_RESPONSE_SPEAKER_ALLOCATION__DP_CONNECTION__SHIFT 0x9
13503#define AZALIA_F2_CODEC_PIN_CONTROL_RESPONSE_SPEAKER_ALLOCATION__EXTRA_CONNECTION_INFO_MASK 0xfc00
13504#define AZALIA_F2_CODEC_PIN_CONTROL_RESPONSE_SPEAKER_ALLOCATION__EXTRA_CONNECTION_INFO__SHIFT 0xa
13505#define AZALIA_F2_CODEC_PIN_CONTROL_CHANNEL_ALLOCATION__CHANNEL_ALLOCATION_MASK 0xff
13506#define AZALIA_F2_CODEC_PIN_CONTROL_CHANNEL_ALLOCATION__CHANNEL_ALLOCATION__SHIFT 0x0
13507#define AZALIA_F2_CODEC_PIN_CONTROL_DOWN_MIX_INFO__LFE_PLAYBACK_LEVEL_MASK 0x3
13508#define AZALIA_F2_CODEC_PIN_CONTROL_DOWN_MIX_INFO__LFE_PLAYBACK_LEVEL__SHIFT 0x0
13509#define AZALIA_F2_CODEC_PIN_CONTROL_DOWN_MIX_INFO__LEVEL_SHIFT_MASK 0x78
13510#define AZALIA_F2_CODEC_PIN_CONTROL_DOWN_MIX_INFO__LEVEL_SHIFT__SHIFT 0x3
13511#define AZALIA_F2_CODEC_PIN_CONTROL_DOWN_MIX_INFO__DOWN_MIX_INHIBIT_MASK 0x80
13512#define AZALIA_F2_CODEC_PIN_CONTROL_DOWN_MIX_INFO__DOWN_MIX_INHIBIT__SHIFT 0x7
13513#define AZALIA_F2_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR__MAX_CHANNELS_MASK 0x7
13514#define AZALIA_F2_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR__MAX_CHANNELS__SHIFT 0x0
13515#define AZALIA_F2_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR__FORMAT_CODE_MASK 0x78
13516#define AZALIA_F2_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR__FORMAT_CODE__SHIFT 0x3
13517#define AZALIA_F2_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR__SUPPORTED_FREQUENCIES_MASK 0xff00
13518#define AZALIA_F2_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR__SUPPORTED_FREQUENCIES__SHIFT 0x8
13519#define AZALIA_F2_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR__DESCRIPTOR_BYTE_2_MASK 0xff0000
13520#define AZALIA_F2_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR__DESCRIPTOR_BYTE_2__SHIFT 0x10
13521#define AZALIA_F2_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR__SUPPORTED_FREQUENCIES_STEREO_MASK 0xff000000
13522#define AZALIA_F2_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR__SUPPORTED_FREQUENCIES_STEREO__SHIFT 0x18
13523#define AZALIA_F2_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR_DATA__DESCRIPTOR_MASK 0xffffffff
13524#define AZALIA_F2_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR_DATA__DESCRIPTOR__SHIFT 0x0
13525#define AUDIO_DESCRIPTOR0__MAX_CHANNELS_MASK 0x7
13526#define AUDIO_DESCRIPTOR0__MAX_CHANNELS__SHIFT 0x0
13527#define AUDIO_DESCRIPTOR0__SUPPORTED_FREQUENCIES_MASK 0xff00
13528#define AUDIO_DESCRIPTOR0__SUPPORTED_FREQUENCIES__SHIFT 0x8
13529#define AUDIO_DESCRIPTOR0__DESCRIPTOR_BYTE_2_MASK 0xff0000
13530#define AUDIO_DESCRIPTOR0__DESCRIPTOR_BYTE_2__SHIFT 0x10
13531#define AUDIO_DESCRIPTOR0__SUPPORTED_FREQUENCIES_STEREO_MASK 0xff000000
13532#define AUDIO_DESCRIPTOR0__SUPPORTED_FREQUENCIES_STEREO__SHIFT 0x18
13533#define AUDIO_DESCRIPTOR1__MAX_CHANNELS_MASK 0x7
13534#define AUDIO_DESCRIPTOR1__MAX_CHANNELS__SHIFT 0x0
13535#define AUDIO_DESCRIPTOR1__SUPPORTED_FREQUENCIES_MASK 0xff00
13536#define AUDIO_DESCRIPTOR1__SUPPORTED_FREQUENCIES__SHIFT 0x8
13537#define AUDIO_DESCRIPTOR1__DESCRIPTOR_BYTE_2_MASK 0xff0000
13538#define AUDIO_DESCRIPTOR1__DESCRIPTOR_BYTE_2__SHIFT 0x10
13539#define AUDIO_DESCRIPTOR1__SUPPORTED_FREQUENCIES_STEREO_MASK 0xff000000
13540#define AUDIO_DESCRIPTOR1__SUPPORTED_FREQUENCIES_STEREO__SHIFT 0x18
13541#define AUDIO_DESCRIPTOR2__MAX_CHANNELS_MASK 0x7
13542#define AUDIO_DESCRIPTOR2__MAX_CHANNELS__SHIFT 0x0
13543#define AUDIO_DESCRIPTOR2__SUPPORTED_FREQUENCIES_MASK 0xff00
13544#define AUDIO_DESCRIPTOR2__SUPPORTED_FREQUENCIES__SHIFT 0x8
13545#define AUDIO_DESCRIPTOR2__DESCRIPTOR_BYTE_2_MASK 0xff0000
13546#define AUDIO_DESCRIPTOR2__DESCRIPTOR_BYTE_2__SHIFT 0x10
13547#define AUDIO_DESCRIPTOR2__SUPPORTED_FREQUENCIES_STEREO_MASK 0xff000000
13548#define AUDIO_DESCRIPTOR2__SUPPORTED_FREQUENCIES_STEREO__SHIFT 0x18
13549#define AUDIO_DESCRIPTOR3__MAX_CHANNELS_MASK 0x7
13550#define AUDIO_DESCRIPTOR3__MAX_CHANNELS__SHIFT 0x0
13551#define AUDIO_DESCRIPTOR3__SUPPORTED_FREQUENCIES_MASK 0xff00
13552#define AUDIO_DESCRIPTOR3__SUPPORTED_FREQUENCIES__SHIFT 0x8
13553#define AUDIO_DESCRIPTOR3__DESCRIPTOR_BYTE_2_MASK 0xff0000
13554#define AUDIO_DESCRIPTOR3__DESCRIPTOR_BYTE_2__SHIFT 0x10
13555#define AUDIO_DESCRIPTOR3__SUPPORTED_FREQUENCIES_STEREO_MASK 0xff000000
13556#define AUDIO_DESCRIPTOR3__SUPPORTED_FREQUENCIES_STEREO__SHIFT 0x18
13557#define AUDIO_DESCRIPTOR4__MAX_CHANNELS_MASK 0x7
13558#define AUDIO_DESCRIPTOR4__MAX_CHANNELS__SHIFT 0x0
13559#define AUDIO_DESCRIPTOR4__SUPPORTED_FREQUENCIES_MASK 0xff00
13560#define AUDIO_DESCRIPTOR4__SUPPORTED_FREQUENCIES__SHIFT 0x8
13561#define AUDIO_DESCRIPTOR4__DESCRIPTOR_BYTE_2_MASK 0xff0000
13562#define AUDIO_DESCRIPTOR4__DESCRIPTOR_BYTE_2__SHIFT 0x10
13563#define AUDIO_DESCRIPTOR4__SUPPORTED_FREQUENCIES_STEREO_MASK 0xff000000
13564#define AUDIO_DESCRIPTOR4__SUPPORTED_FREQUENCIES_STEREO__SHIFT 0x18
13565#define AUDIO_DESCRIPTOR5__MAX_CHANNELS_MASK 0x7
13566#define AUDIO_DESCRIPTOR5__MAX_CHANNELS__SHIFT 0x0
13567#define AUDIO_DESCRIPTOR5__SUPPORTED_FREQUENCIES_MASK 0xff00
13568#define AUDIO_DESCRIPTOR5__SUPPORTED_FREQUENCIES__SHIFT 0x8
13569#define AUDIO_DESCRIPTOR5__DESCRIPTOR_BYTE_2_MASK 0xff0000
13570#define AUDIO_DESCRIPTOR5__DESCRIPTOR_BYTE_2__SHIFT 0x10
13571#define AUDIO_DESCRIPTOR5__SUPPORTED_FREQUENCIES_STEREO_MASK 0xff000000
13572#define AUDIO_DESCRIPTOR5__SUPPORTED_FREQUENCIES_STEREO__SHIFT 0x18
13573#define AUDIO_DESCRIPTOR6__MAX_CHANNELS_MASK 0x7
13574#define AUDIO_DESCRIPTOR6__MAX_CHANNELS__SHIFT 0x0
13575#define AUDIO_DESCRIPTOR6__SUPPORTED_FREQUENCIES_MASK 0xff00
13576#define AUDIO_DESCRIPTOR6__SUPPORTED_FREQUENCIES__SHIFT 0x8
13577#define AUDIO_DESCRIPTOR6__DESCRIPTOR_BYTE_2_MASK 0xff0000
13578#define AUDIO_DESCRIPTOR6__DESCRIPTOR_BYTE_2__SHIFT 0x10
13579#define AUDIO_DESCRIPTOR6__SUPPORTED_FREQUENCIES_STEREO_MASK 0xff000000
13580#define AUDIO_DESCRIPTOR6__SUPPORTED_FREQUENCIES_STEREO__SHIFT 0x18
13581#define AUDIO_DESCRIPTOR7__MAX_CHANNELS_MASK 0x7
13582#define AUDIO_DESCRIPTOR7__MAX_CHANNELS__SHIFT 0x0
13583#define AUDIO_DESCRIPTOR7__SUPPORTED_FREQUENCIES_MASK 0xff00
13584#define AUDIO_DESCRIPTOR7__SUPPORTED_FREQUENCIES__SHIFT 0x8
13585#define AUDIO_DESCRIPTOR7__DESCRIPTOR_BYTE_2_MASK 0xff0000
13586#define AUDIO_DESCRIPTOR7__DESCRIPTOR_BYTE_2__SHIFT 0x10
13587#define AUDIO_DESCRIPTOR7__SUPPORTED_FREQUENCIES_STEREO_MASK 0xff000000
13588#define AUDIO_DESCRIPTOR7__SUPPORTED_FREQUENCIES_STEREO__SHIFT 0x18
13589#define AUDIO_DESCRIPTOR8__MAX_CHANNELS_MASK 0x7
13590#define AUDIO_DESCRIPTOR8__MAX_CHANNELS__SHIFT 0x0
13591#define AUDIO_DESCRIPTOR8__SUPPORTED_FREQUENCIES_MASK 0xff00
13592#define AUDIO_DESCRIPTOR8__SUPPORTED_FREQUENCIES__SHIFT 0x8
13593#define AUDIO_DESCRIPTOR8__DESCRIPTOR_BYTE_2_MASK 0xff0000
13594#define AUDIO_DESCRIPTOR8__DESCRIPTOR_BYTE_2__SHIFT 0x10
13595#define AUDIO_DESCRIPTOR8__SUPPORTED_FREQUENCIES_STEREO_MASK 0xff000000
13596#define AUDIO_DESCRIPTOR8__SUPPORTED_FREQUENCIES_STEREO__SHIFT 0x18
13597#define AUDIO_DESCRIPTOR9__MAX_CHANNELS_MASK 0x7
13598#define AUDIO_DESCRIPTOR9__MAX_CHANNELS__SHIFT 0x0
13599#define AUDIO_DESCRIPTOR9__SUPPORTED_FREQUENCIES_MASK 0xff00
13600#define AUDIO_DESCRIPTOR9__SUPPORTED_FREQUENCIES__SHIFT 0x8
13601#define AUDIO_DESCRIPTOR9__DESCRIPTOR_BYTE_2_MASK 0xff0000
13602#define AUDIO_DESCRIPTOR9__DESCRIPTOR_BYTE_2__SHIFT 0x10
13603#define AUDIO_DESCRIPTOR9__SUPPORTED_FREQUENCIES_STEREO_MASK 0xff000000
13604#define AUDIO_DESCRIPTOR9__SUPPORTED_FREQUENCIES_STEREO__SHIFT 0x18
13605#define AUDIO_DESCRIPTOR10__MAX_CHANNELS_MASK 0x7
13606#define AUDIO_DESCRIPTOR10__MAX_CHANNELS__SHIFT 0x0
13607#define AUDIO_DESCRIPTOR10__SUPPORTED_FREQUENCIES_MASK 0xff00
13608#define AUDIO_DESCRIPTOR10__SUPPORTED_FREQUENCIES__SHIFT 0x8
13609#define AUDIO_DESCRIPTOR10__DESCRIPTOR_BYTE_2_MASK 0xff0000
13610#define AUDIO_DESCRIPTOR10__DESCRIPTOR_BYTE_2__SHIFT 0x10
13611#define AUDIO_DESCRIPTOR10__SUPPORTED_FREQUENCIES_STEREO_MASK 0xff000000
13612#define AUDIO_DESCRIPTOR10__SUPPORTED_FREQUENCIES_STEREO__SHIFT 0x18
13613#define AUDIO_DESCRIPTOR11__MAX_CHANNELS_MASK 0x7
13614#define AUDIO_DESCRIPTOR11__MAX_CHANNELS__SHIFT 0x0
13615#define AUDIO_DESCRIPTOR11__SUPPORTED_FREQUENCIES_MASK 0xff00
13616#define AUDIO_DESCRIPTOR11__SUPPORTED_FREQUENCIES__SHIFT 0x8
13617#define AUDIO_DESCRIPTOR11__DESCRIPTOR_BYTE_2_MASK 0xff0000
13618#define AUDIO_DESCRIPTOR11__DESCRIPTOR_BYTE_2__SHIFT 0x10
13619#define AUDIO_DESCRIPTOR11__SUPPORTED_FREQUENCIES_STEREO_MASK 0xff000000
13620#define AUDIO_DESCRIPTOR11__SUPPORTED_FREQUENCIES_STEREO__SHIFT 0x18
13621#define AUDIO_DESCRIPTOR12__MAX_CHANNELS_MASK 0x7
13622#define AUDIO_DESCRIPTOR12__MAX_CHANNELS__SHIFT 0x0
13623#define AUDIO_DESCRIPTOR12__SUPPORTED_FREQUENCIES_MASK 0xff00
13624#define AUDIO_DESCRIPTOR12__SUPPORTED_FREQUENCIES__SHIFT 0x8
13625#define AUDIO_DESCRIPTOR12__DESCRIPTOR_BYTE_2_MASK 0xff0000
13626#define AUDIO_DESCRIPTOR12__DESCRIPTOR_BYTE_2__SHIFT 0x10
13627#define AUDIO_DESCRIPTOR12__SUPPORTED_FREQUENCIES_STEREO_MASK 0xff000000
13628#define AUDIO_DESCRIPTOR12__SUPPORTED_FREQUENCIES_STEREO__SHIFT 0x18
13629#define AUDIO_DESCRIPTOR13__MAX_CHANNELS_MASK 0x7
13630#define AUDIO_DESCRIPTOR13__MAX_CHANNELS__SHIFT 0x0
13631#define AUDIO_DESCRIPTOR13__SUPPORTED_FREQUENCIES_MASK 0xff00
13632#define AUDIO_DESCRIPTOR13__SUPPORTED_FREQUENCIES__SHIFT 0x8
13633#define AUDIO_DESCRIPTOR13__DESCRIPTOR_BYTE_2_MASK 0xff0000
13634#define AUDIO_DESCRIPTOR13__DESCRIPTOR_BYTE_2__SHIFT 0x10
13635#define AUDIO_DESCRIPTOR13__SUPPORTED_FREQUENCIES_STEREO_MASK 0xff000000
13636#define AUDIO_DESCRIPTOR13__SUPPORTED_FREQUENCIES_STEREO__SHIFT 0x18
13637#define AZALIA_F2_CODEC_PIN_CONTROL_MULTICHANNEL01_ENABLE__MULTICHANNEL01_ENABLE_MASK 0x1
13638#define AZALIA_F2_CODEC_PIN_CONTROL_MULTICHANNEL01_ENABLE__MULTICHANNEL01_ENABLE__SHIFT 0x0
13639#define AZALIA_F2_CODEC_PIN_CONTROL_MULTICHANNEL01_ENABLE__MULTICHANNEL01_MUTE_MASK 0x2
13640#define AZALIA_F2_CODEC_PIN_CONTROL_MULTICHANNEL01_ENABLE__MULTICHANNEL01_MUTE__SHIFT 0x1
13641#define AZALIA_F2_CODEC_PIN_CONTROL_MULTICHANNEL01_ENABLE__MULTICHANNEL01_CHANNEL_ID_MASK 0xf0
13642#define AZALIA_F2_CODEC_PIN_CONTROL_MULTICHANNEL01_ENABLE__MULTICHANNEL01_CHANNEL_ID__SHIFT 0x4
13643#define AZALIA_F2_CODEC_PIN_CONTROL_MULTICHANNEL23_ENABLE__MULTICHANNEL23_ENABLE_MASK 0x1
13644#define AZALIA_F2_CODEC_PIN_CONTROL_MULTICHANNEL23_ENABLE__MULTICHANNEL23_ENABLE__SHIFT 0x0
13645#define AZALIA_F2_CODEC_PIN_CONTROL_MULTICHANNEL23_ENABLE__MULTICHANNEL23_MUTE_MASK 0x2
13646#define AZALIA_F2_CODEC_PIN_CONTROL_MULTICHANNEL23_ENABLE__MULTICHANNEL23_MUTE__SHIFT 0x1
13647#define AZALIA_F2_CODEC_PIN_CONTROL_MULTICHANNEL23_ENABLE__MULTICHANNEL23_CHANNEL_ID_MASK 0xf0
13648#define AZALIA_F2_CODEC_PIN_CONTROL_MULTICHANNEL23_ENABLE__MULTICHANNEL23_CHANNEL_ID__SHIFT 0x4
13649#define AZALIA_F2_CODEC_PIN_CONTROL_MULTICHANNEL45_ENABLE__MULTICHANNEL45_ENABLE_MASK 0x1
13650#define AZALIA_F2_CODEC_PIN_CONTROL_MULTICHANNEL45_ENABLE__MULTICHANNEL45_ENABLE__SHIFT 0x0
13651#define AZALIA_F2_CODEC_PIN_CONTROL_MULTICHANNEL45_ENABLE__MULTICHANNEL45_MUTE_MASK 0x2
13652#define AZALIA_F2_CODEC_PIN_CONTROL_MULTICHANNEL45_ENABLE__MULTICHANNEL45_MUTE__SHIFT 0x1
13653#define AZALIA_F2_CODEC_PIN_CONTROL_MULTICHANNEL45_ENABLE__MULTICHANNEL45_CHANNEL_ID_MASK 0xf0
13654#define AZALIA_F2_CODEC_PIN_CONTROL_MULTICHANNEL45_ENABLE__MULTICHANNEL45_CHANNEL_ID__SHIFT 0x4
13655#define AZALIA_F2_CODEC_PIN_CONTROL_MULTICHANNEL67_ENABLE__MULTICHANNEL67_ENABLE_MASK 0x1
13656#define AZALIA_F2_CODEC_PIN_CONTROL_MULTICHANNEL67_ENABLE__MULTICHANNEL67_ENABLE__SHIFT 0x0
13657#define AZALIA_F2_CODEC_PIN_CONTROL_MULTICHANNEL67_ENABLE__MULTICHANNEL67_MUTE_MASK 0x2
13658#define AZALIA_F2_CODEC_PIN_CONTROL_MULTICHANNEL67_ENABLE__MULTICHANNEL67_MUTE__SHIFT 0x1
13659#define AZALIA_F2_CODEC_PIN_CONTROL_MULTICHANNEL67_ENABLE__MULTICHANNEL67_CHANNEL_ID_MASK 0xf0
13660#define AZALIA_F2_CODEC_PIN_CONTROL_MULTICHANNEL67_ENABLE__MULTICHANNEL67_CHANNEL_ID__SHIFT 0x4
13661#define AZALIA_F2_CODEC_PIN_CONTROL_LIPSYNC__VIDEO_LIPSYNC_MASK 0xff
13662#define AZALIA_F2_CODEC_PIN_CONTROL_LIPSYNC__VIDEO_LIPSYNC__SHIFT 0x0
13663#define AZALIA_F2_CODEC_PIN_CONTROL_LIPSYNC__AUDIO_LIPSYNC_MASK 0xff00
13664#define AZALIA_F2_CODEC_PIN_CONTROL_LIPSYNC__AUDIO_LIPSYNC__SHIFT 0x8
13665#define AZALIA_F2_CODEC_PIN_CONTROL_HBR__HBR_CAPABLE_MASK 0x1
13666#define AZALIA_F2_CODEC_PIN_CONTROL_HBR__HBR_CAPABLE__SHIFT 0x0
13667#define AZALIA_F2_CODEC_PIN_CONTROL_HBR__HBR_ENABLE_MASK 0x10
13668#define AZALIA_F2_CODEC_PIN_CONTROL_HBR__HBR_ENABLE__SHIFT 0x4
13669#define AZALIA_F2_CODEC_PIN_CONTROL_AUDIO_SINK_INFO_INDEX__SINK_INFO_INDEX_MASK 0xff
13670#define AZALIA_F2_CODEC_PIN_CONTROL_AUDIO_SINK_INFO_INDEX__SINK_INFO_INDEX__SHIFT 0x0
13671#define AZALIA_F2_CODEC_PIN_CONTROL_AUDIO_SINK_INFO_DATA__SINK_DATA_MASK 0xffffffff
13672#define AZALIA_F2_CODEC_PIN_CONTROL_AUDIO_SINK_INFO_DATA__SINK_DATA__SHIFT 0x0
13673#define AZALIA_F2_CODEC_PIN_CONTROL_MANUFACTURER_ID__MANUFACTURER_ID_MASK 0xffff
13674#define AZALIA_F2_CODEC_PIN_CONTROL_MANUFACTURER_ID__MANUFACTURER_ID__SHIFT 0x0
13675#define AZALIA_F2_CODEC_PIN_CONTROL_PRODUCT_ID__PRODUCT_ID_MASK 0xffff
13676#define AZALIA_F2_CODEC_PIN_CONTROL_PRODUCT_ID__PRODUCT_ID__SHIFT 0x0
13677#define AZALIA_F2_CODEC_PIN_CONTROL_SINK_DESCRIPTION_LEN__SINK_DESCRIPTION_LEN_MASK 0xff
13678#define AZALIA_F2_CODEC_PIN_CONTROL_SINK_DESCRIPTION_LEN__SINK_DESCRIPTION_LEN__SHIFT 0x0
13679#define AZALIA_F2_CODEC_PIN_CONTROL_PORTID0__PORTID_MASK 0xffffffff
13680#define AZALIA_F2_CODEC_PIN_CONTROL_PORTID0__PORTID__SHIFT 0x0
13681#define AZALIA_F2_CODEC_PIN_CONTROL_PORTID1__PORTID_MASK 0xffffffff
13682#define AZALIA_F2_CODEC_PIN_CONTROL_PORTID1__PORTID__SHIFT 0x0
13683#define SINK_DESCRIPTION0__DESCRIPTION_MASK 0xff
13684#define SINK_DESCRIPTION0__DESCRIPTION__SHIFT 0x0
13685#define SINK_DESCRIPTION1__DESCRIPTION_MASK 0xff
13686#define SINK_DESCRIPTION1__DESCRIPTION__SHIFT 0x0
13687#define SINK_DESCRIPTION2__DESCRIPTION_MASK 0xff
13688#define SINK_DESCRIPTION2__DESCRIPTION__SHIFT 0x0
13689#define SINK_DESCRIPTION3__DESCRIPTION_MASK 0xff
13690#define SINK_DESCRIPTION3__DESCRIPTION__SHIFT 0x0
13691#define SINK_DESCRIPTION4__DESCRIPTION_MASK 0xff
13692#define SINK_DESCRIPTION4__DESCRIPTION__SHIFT 0x0
13693#define SINK_DESCRIPTION5__DESCRIPTION_MASK 0xff
13694#define SINK_DESCRIPTION5__DESCRIPTION__SHIFT 0x0
13695#define SINK_DESCRIPTION6__DESCRIPTION_MASK 0xff
13696#define SINK_DESCRIPTION6__DESCRIPTION__SHIFT 0x0
13697#define SINK_DESCRIPTION7__DESCRIPTION_MASK 0xff
13698#define SINK_DESCRIPTION7__DESCRIPTION__SHIFT 0x0
13699#define SINK_DESCRIPTION8__DESCRIPTION_MASK 0xff
13700#define SINK_DESCRIPTION8__DESCRIPTION__SHIFT 0x0
13701#define SINK_DESCRIPTION9__DESCRIPTION_MASK 0xff
13702#define SINK_DESCRIPTION9__DESCRIPTION__SHIFT 0x0
13703#define SINK_DESCRIPTION10__DESCRIPTION_MASK 0xff
13704#define SINK_DESCRIPTION10__DESCRIPTION__SHIFT 0x0
13705#define SINK_DESCRIPTION11__DESCRIPTION_MASK 0xff
13706#define SINK_DESCRIPTION11__DESCRIPTION__SHIFT 0x0
13707#define SINK_DESCRIPTION12__DESCRIPTION_MASK 0xff
13708#define SINK_DESCRIPTION12__DESCRIPTION__SHIFT 0x0
13709#define SINK_DESCRIPTION13__DESCRIPTION_MASK 0xff
13710#define SINK_DESCRIPTION13__DESCRIPTION__SHIFT 0x0
13711#define SINK_DESCRIPTION14__DESCRIPTION_MASK 0xff
13712#define SINK_DESCRIPTION14__DESCRIPTION__SHIFT 0x0
13713#define SINK_DESCRIPTION15__DESCRIPTION_MASK 0xff
13714#define SINK_DESCRIPTION15__DESCRIPTION__SHIFT 0x0
13715#define SINK_DESCRIPTION16__DESCRIPTION_MASK 0xff
13716#define SINK_DESCRIPTION16__DESCRIPTION__SHIFT 0x0
13717#define SINK_DESCRIPTION17__DESCRIPTION_MASK 0xff
13718#define SINK_DESCRIPTION17__DESCRIPTION__SHIFT 0x0
13719#define AZALIA_F2_CODEC_PIN_CONTROL_MULTICHANNEL1_ENABLE__MULTICHANNEL1_ENABLE_MASK 0x1
13720#define AZALIA_F2_CODEC_PIN_CONTROL_MULTICHANNEL1_ENABLE__MULTICHANNEL1_ENABLE__SHIFT 0x0
13721#define AZALIA_F2_CODEC_PIN_CONTROL_MULTICHANNEL1_ENABLE__MULTICHANNEL1_MUTE_MASK 0x2
13722#define AZALIA_F2_CODEC_PIN_CONTROL_MULTICHANNEL1_ENABLE__MULTICHANNEL1_MUTE__SHIFT 0x1
13723#define AZALIA_F2_CODEC_PIN_CONTROL_MULTICHANNEL1_ENABLE__MULTICHANNEL1_CHANNEL_ID_MASK 0xf0
13724#define AZALIA_F2_CODEC_PIN_CONTROL_MULTICHANNEL1_ENABLE__MULTICHANNEL1_CHANNEL_ID__SHIFT 0x4
13725#define AZALIA_F2_CODEC_PIN_CONTROL_MULTICHANNEL3_ENABLE__MULTICHANNEL3_ENABLE_MASK 0x1
13726#define AZALIA_F2_CODEC_PIN_CONTROL_MULTICHANNEL3_ENABLE__MULTICHANNEL3_ENABLE__SHIFT 0x0
13727#define AZALIA_F2_CODEC_PIN_CONTROL_MULTICHANNEL3_ENABLE__MULTICHANNEL3_MUTE_MASK 0x2
13728#define AZALIA_F2_CODEC_PIN_CONTROL_MULTICHANNEL3_ENABLE__MULTICHANNEL3_MUTE__SHIFT 0x1
13729#define AZALIA_F2_CODEC_PIN_CONTROL_MULTICHANNEL3_ENABLE__MULTICHANNEL3_CHANNEL_ID_MASK 0xf0
13730#define AZALIA_F2_CODEC_PIN_CONTROL_MULTICHANNEL3_ENABLE__MULTICHANNEL3_CHANNEL_ID__SHIFT 0x4
13731#define AZALIA_F2_CODEC_PIN_CONTROL_MULTICHANNEL5_ENABLE__MULTICHANNEL5_ENABLE_MASK 0x1
13732#define AZALIA_F2_CODEC_PIN_CONTROL_MULTICHANNEL5_ENABLE__MULTICHANNEL5_ENABLE__SHIFT 0x0
13733#define AZALIA_F2_CODEC_PIN_CONTROL_MULTICHANNEL5_ENABLE__MULTICHANNEL5_MUTE_MASK 0x2
13734#define AZALIA_F2_CODEC_PIN_CONTROL_MULTICHANNEL5_ENABLE__MULTICHANNEL5_MUTE__SHIFT 0x1
13735#define AZALIA_F2_CODEC_PIN_CONTROL_MULTICHANNEL5_ENABLE__MULTICHANNEL5_CHANNEL_ID_MASK 0xf0
13736#define AZALIA_F2_CODEC_PIN_CONTROL_MULTICHANNEL5_ENABLE__MULTICHANNEL5_CHANNEL_ID__SHIFT 0x4
13737#define AZALIA_F2_CODEC_PIN_CONTROL_MULTICHANNEL7_ENABLE__MULTICHANNEL7_ENABLE_MASK 0x1
13738#define AZALIA_F2_CODEC_PIN_CONTROL_MULTICHANNEL7_ENABLE__MULTICHANNEL7_ENABLE__SHIFT 0x0
13739#define AZALIA_F2_CODEC_PIN_CONTROL_MULTICHANNEL7_ENABLE__MULTICHANNEL7_MUTE_MASK 0x2
13740#define AZALIA_F2_CODEC_PIN_CONTROL_MULTICHANNEL7_ENABLE__MULTICHANNEL7_MUTE__SHIFT 0x1
13741#define AZALIA_F2_CODEC_PIN_CONTROL_MULTICHANNEL7_ENABLE__MULTICHANNEL7_CHANNEL_ID_MASK 0xf0
13742#define AZALIA_F2_CODEC_PIN_CONTROL_MULTICHANNEL7_ENABLE__MULTICHANNEL7_CHANNEL_ID__SHIFT 0x4
13743#define AZALIA_F2_CODEC_PIN_CONTROL_MULTICHANNEL_MODE__MULTICHANNEL_MODE_MASK 0x1
13744#define AZALIA_F2_CODEC_PIN_CONTROL_MULTICHANNEL_MODE__MULTICHANNEL_MODE__SHIFT 0x0
13745#define AZALIA_F2_PIN_CONTROL_CODEC_CS_OVERRIDE_0__IEC_60958_CS_MODE_MASK 0x3
13746#define AZALIA_F2_PIN_CONTROL_CODEC_CS_OVERRIDE_0__IEC_60958_CS_MODE__SHIFT 0x0
13747#define AZALIA_F2_PIN_CONTROL_CODEC_CS_OVERRIDE_0__IEC_60958_CS_SOURCE_NUMBER_MASK 0x3c
13748#define AZALIA_F2_PIN_CONTROL_CODEC_CS_OVERRIDE_0__IEC_60958_CS_SOURCE_NUMBER__SHIFT 0x2
13749#define AZALIA_F2_PIN_CONTROL_CODEC_CS_OVERRIDE_1__IEC_60958_CS_CLOCK_ACCURACY_MASK 0x3
13750#define AZALIA_F2_PIN_CONTROL_CODEC_CS_OVERRIDE_1__IEC_60958_CS_CLOCK_ACCURACY__SHIFT 0x0
13751#define AZALIA_F2_PIN_CONTROL_CODEC_CS_OVERRIDE_1__IEC_60958_CS_CLOCK_ACCURACY_OVRRD_EN_MASK 0x4
13752#define AZALIA_F2_PIN_CONTROL_CODEC_CS_OVERRIDE_1__IEC_60958_CS_CLOCK_ACCURACY_OVRRD_EN__SHIFT 0x2
13753#define AZALIA_F2_PIN_CONTROL_CODEC_CS_OVERRIDE_1__IEC_60958_CS_WORD_LENGTH_MASK 0x78
13754#define AZALIA_F2_PIN_CONTROL_CODEC_CS_OVERRIDE_1__IEC_60958_CS_WORD_LENGTH__SHIFT 0x3
13755#define AZALIA_F2_PIN_CONTROL_CODEC_CS_OVERRIDE_1__IEC_60958_CS_WORD_LENGTH_OVRRD_EN_MASK 0x80
13756#define AZALIA_F2_PIN_CONTROL_CODEC_CS_OVERRIDE_1__IEC_60958_CS_WORD_LENGTH_OVRRD_EN__SHIFT 0x7
13757#define AZALIA_F2_PIN_CONTROL_CODEC_CS_OVERRIDE_2__IEC_60958_CS_SAMPLING_FREQUENCY_MASK 0x3f
13758#define AZALIA_F2_PIN_CONTROL_CODEC_CS_OVERRIDE_2__IEC_60958_CS_SAMPLING_FREQUENCY__SHIFT 0x0
13759#define AZALIA_F2_PIN_CONTROL_CODEC_CS_OVERRIDE_2__IEC_60958_CS_SAMPLING_FREQUENCY_OVRRD_EN_MASK 0x40
13760#define AZALIA_F2_PIN_CONTROL_CODEC_CS_OVERRIDE_2__IEC_60958_CS_SAMPLING_FREQUENCY_OVRRD_EN__SHIFT 0x6
13761#define AZALIA_F2_PIN_CONTROL_CODEC_CS_OVERRIDE_3__IEC_60958_CS_ORIGINAL_SAMPLING_FREQUENCY_MASK 0xf
13762#define AZALIA_F2_PIN_CONTROL_CODEC_CS_OVERRIDE_3__IEC_60958_CS_ORIGINAL_SAMPLING_FREQUENCY__SHIFT 0x0
13763#define AZALIA_F2_PIN_CONTROL_CODEC_CS_OVERRIDE_3__IEC_60958_CS_ORIGINAL_SAMPLING_FREQUENCY_OVRRD_EN_MASK 0x10
13764#define AZALIA_F2_PIN_CONTROL_CODEC_CS_OVERRIDE_3__IEC_60958_CS_ORIGINAL_SAMPLING_FREQUENCY_OVRRD_EN__SHIFT 0x4
13765#define AZALIA_F2_PIN_CONTROL_CODEC_CS_OVERRIDE_4__IEC_60958_CS_SAMPLING_FREQUENCY_COEFF_MASK 0xf
13766#define AZALIA_F2_PIN_CONTROL_CODEC_CS_OVERRIDE_4__IEC_60958_CS_SAMPLING_FREQUENCY_COEFF__SHIFT 0x0
13767#define AZALIA_F2_PIN_CONTROL_CODEC_CS_OVERRIDE_4__IEC_60958_CS_MPEG_SURROUND_INFO_MASK 0x10
13768#define AZALIA_F2_PIN_CONTROL_CODEC_CS_OVERRIDE_4__IEC_60958_CS_MPEG_SURROUND_INFO__SHIFT 0x4
13769#define AZALIA_F2_PIN_CONTROL_CODEC_CS_OVERRIDE_4__IEC_60958_CS_CGMS_A_MASK 0x60
13770#define AZALIA_F2_PIN_CONTROL_CODEC_CS_OVERRIDE_4__IEC_60958_CS_CGMS_A__SHIFT 0x5
13771#define AZALIA_F2_PIN_CONTROL_CODEC_CS_OVERRIDE_4__IEC_60958_CS_CGMS_A_VALID_MASK 0x80
13772#define AZALIA_F2_PIN_CONTROL_CODEC_CS_OVERRIDE_4__IEC_60958_CS_CGMS_A_VALID__SHIFT 0x7
13773#define AZALIA_F2_PIN_CONTROL_CODEC_CS_OVERRIDE_5__IEC_60958_CS_CHANNEL_NUMBER_L_MASK 0xf
13774#define AZALIA_F2_PIN_CONTROL_CODEC_CS_OVERRIDE_5__IEC_60958_CS_CHANNEL_NUMBER_L__SHIFT 0x0
13775#define AZALIA_F2_PIN_CONTROL_CODEC_CS_OVERRIDE_5__IEC_60958_CS_CHANNEL_NUMBER_R_MASK 0xf0
13776#define AZALIA_F2_PIN_CONTROL_CODEC_CS_OVERRIDE_5__IEC_60958_CS_CHANNEL_NUMBER_R__SHIFT 0x4
13777#define AZALIA_F2_PIN_CONTROL_CODEC_CS_OVERRIDE_6__IEC_60958_CS_CHANNEL_NUMBER_2_MASK 0xf
13778#define AZALIA_F2_PIN_CONTROL_CODEC_CS_OVERRIDE_6__IEC_60958_CS_CHANNEL_NUMBER_2__SHIFT 0x0
13779#define AZALIA_F2_PIN_CONTROL_CODEC_CS_OVERRIDE_6__IEC_60958_CS_CHANNEL_NUMBER_3_MASK 0xf0
13780#define AZALIA_F2_PIN_CONTROL_CODEC_CS_OVERRIDE_6__IEC_60958_CS_CHANNEL_NUMBER_3__SHIFT 0x4
13781#define AZALIA_F2_PIN_CONTROL_CODEC_CS_OVERRIDE_7__IEC_60958_CS_CHANNEL_NUMBER_4_MASK 0xf
13782#define AZALIA_F2_PIN_CONTROL_CODEC_CS_OVERRIDE_7__IEC_60958_CS_CHANNEL_NUMBER_4__SHIFT 0x0
13783#define AZALIA_F2_PIN_CONTROL_CODEC_CS_OVERRIDE_7__IEC_60958_CS_CHANNEL_NUMBER_5_MASK 0xf0
13784#define AZALIA_F2_PIN_CONTROL_CODEC_CS_OVERRIDE_7__IEC_60958_CS_CHANNEL_NUMBER_5__SHIFT 0x4
13785#define AZALIA_F2_PIN_CONTROL_CODEC_CS_OVERRIDE_8__IEC_60958_CS_CHANNEL_NUMBER_6_MASK 0xf
13786#define AZALIA_F2_PIN_CONTROL_CODEC_CS_OVERRIDE_8__IEC_60958_CS_CHANNEL_NUMBER_6__SHIFT 0x0
13787#define AZALIA_F2_PIN_CONTROL_CODEC_CS_OVERRIDE_8__IEC_60958_CS_CHANNEL_NUMBER_7_MASK 0xf0
13788#define AZALIA_F2_PIN_CONTROL_CODEC_CS_OVERRIDE_8__IEC_60958_CS_CHANNEL_NUMBER_7__SHIFT 0x4
13789#define AZALIA_F2_CODEC_PIN_ASSOCIATION_INFO__ASSOCIATION_INFO_MASK 0xffffffff
13790#define AZALIA_F2_CODEC_PIN_ASSOCIATION_INFO__ASSOCIATION_INFO__SHIFT 0x0
13791#define AZALIA_F2_CODEC_PIN_CONTROL_DIGITAL_OUTPUT_STATUS__OUTPUT_ACTIVE_MASK 0x1
13792#define AZALIA_F2_CODEC_PIN_CONTROL_DIGITAL_OUTPUT_STATUS__OUTPUT_ACTIVE__SHIFT 0x0
13793#define AZALIA_F2_CODEC_PIN_CONTROL_LPIB_SNAPSHOT_CONTROL__LPIB_SNAPSHOT_LOCK_MASK 0x1
13794#define AZALIA_F2_CODEC_PIN_CONTROL_LPIB_SNAPSHOT_CONTROL__LPIB_SNAPSHOT_LOCK__SHIFT 0x0
13795#define AZALIA_F2_CODEC_PIN_CONTROL_LPIB_SNAPSHOT_CONTROL__CYCLIC_BUFFER_WRAP_COUNT_MASK 0xff00
13796#define AZALIA_F2_CODEC_PIN_CONTROL_LPIB_SNAPSHOT_CONTROL__CYCLIC_BUFFER_WRAP_COUNT__SHIFT 0x8
13797#define AZALIA_F2_CODEC_PIN_CONTROL_LPIB__LPIB_MASK 0xffffffff
13798#define AZALIA_F2_CODEC_PIN_CONTROL_LPIB__LPIB__SHIFT 0x0
13799#define AZALIA_F2_CODEC_PIN_CONTROL_LPIB_TIMER_SNAPSHOT__LPIB_TIMER_SNAPSHOT_MASK 0xffffffff
13800#define AZALIA_F2_CODEC_PIN_CONTROL_LPIB_TIMER_SNAPSHOT__LPIB_TIMER_SNAPSHOT__SHIFT 0x0
13801#define AZALIA_F2_CODEC_PIN_CONTROL_CODING_TYPE__CODING_TYPE_MASK 0xff
13802#define AZALIA_F2_CODEC_PIN_CONTROL_CODING_TYPE__CODING_TYPE__SHIFT 0x0
13803#define AZALIA_F2_CODEC_PIN_CONTROL_FORMAT_CHANGED__FORMAT_CHANGED_MASK 0x1
13804#define AZALIA_F2_CODEC_PIN_CONTROL_FORMAT_CHANGED__FORMAT_CHANGED__SHIFT 0x0
13805#define AZALIA_F2_CODEC_PIN_CONTROL_FORMAT_CHANGED__FORMAT_CHANGED_ACK_UR_ENABLE_MASK 0x2
13806#define AZALIA_F2_CODEC_PIN_CONTROL_FORMAT_CHANGED__FORMAT_CHANGED_ACK_UR_ENABLE__SHIFT 0x1
13807#define AZALIA_F2_CODEC_PIN_CONTROL_FORMAT_CHANGED__FORMAT_CHANGE_REASON_MASK 0xff00
13808#define AZALIA_F2_CODEC_PIN_CONTROL_FORMAT_CHANGED__FORMAT_CHANGE_REASON__SHIFT 0x8
13809#define AZALIA_F2_CODEC_PIN_CONTROL_FORMAT_CHANGED__FORMAT_CHANGE_RESPONSE_MASK 0xff0000
13810#define AZALIA_F2_CODEC_PIN_CONTROL_FORMAT_CHANGED__FORMAT_CHANGE_RESPONSE__SHIFT 0x10
13811#define AZALIA_F2_CODEC_PIN_CONTROL_WIRELESS_DISPLAY_IDENTIFICATION__WIRELESS_DISPLAY_IDENTIFICATION_MASK 0x3
13812#define AZALIA_F2_CODEC_PIN_CONTROL_WIRELESS_DISPLAY_IDENTIFICATION__WIRELESS_DISPLAY_IDENTIFICATION__SHIFT 0x0
13813#define AZALIA_F2_CODEC_PIN_CONTROL_REMOTE_KEEPALIVE__REMOTE_KEEP_ALIVE_ENABLE_MASK 0x1
13814#define AZALIA_F2_CODEC_PIN_CONTROL_REMOTE_KEEPALIVE__REMOTE_KEEP_ALIVE_ENABLE__SHIFT 0x0
13815#define AZALIA_F2_CODEC_PIN_CONTROL_REMOTE_KEEPALIVE__REMOTE_KEEP_ALIVE_CAPABILITY_MASK 0x10
13816#define AZALIA_F2_CODEC_PIN_CONTROL_REMOTE_KEEPALIVE__REMOTE_KEEP_ALIVE_CAPABILITY__SHIFT 0x4
13817#define AZALIA_CONTROLLER_CLOCK_GATING__ENABLE_CLOCK_GATING_MASK 0x1
13818#define AZALIA_CONTROLLER_CLOCK_GATING__ENABLE_CLOCK_GATING__SHIFT 0x0
13819#define AZALIA_CONTROLLER_CLOCK_GATING__CLOCK_ON_STATE_MASK 0x10
13820#define AZALIA_CONTROLLER_CLOCK_GATING__CLOCK_ON_STATE__SHIFT 0x4
13821#define AZALIA_AUDIO_DTO__AZALIA_AUDIO_DTO_PHASE_MASK 0xffff
13822#define AZALIA_AUDIO_DTO__AZALIA_AUDIO_DTO_PHASE__SHIFT 0x0
13823#define AZALIA_AUDIO_DTO__AZALIA_AUDIO_DTO_MODULE_MASK 0xffff0000
13824#define AZALIA_AUDIO_DTO__AZALIA_AUDIO_DTO_MODULE__SHIFT 0x10
13825#define AZALIA_AUDIO_DTO_CONTROL__AZALIA_AUDIO_FORCE_DTO_MASK 0x300
13826#define AZALIA_AUDIO_DTO_CONTROL__AZALIA_AUDIO_FORCE_DTO__SHIFT 0x8
13827#define AZALIA_SCLK_CONTROL__AUDIO_SCLK_CONTROL_MASK 0x30
13828#define AZALIA_SCLK_CONTROL__AUDIO_SCLK_CONTROL__SHIFT 0x4
13829#define AZALIA_UNDERFLOW_FILLER_SAMPLE__AZALIA_UNDERFLOW_FILLER_SAMPLE_MASK 0xffffffff
13830#define AZALIA_UNDERFLOW_FILLER_SAMPLE__AZALIA_UNDERFLOW_FILLER_SAMPLE__SHIFT 0x0
13831#define AZALIA_DATA_DMA_CONTROL__DATA_DMA_NON_SNOOP_MASK 0x3
13832#define AZALIA_DATA_DMA_CONTROL__DATA_DMA_NON_SNOOP__SHIFT 0x0
13833#define AZALIA_DATA_DMA_CONTROL__INPUT_DATA_DMA_NON_SNOOP_MASK 0xc
13834#define AZALIA_DATA_DMA_CONTROL__INPUT_DATA_DMA_NON_SNOOP__SHIFT 0x2
13835#define AZALIA_DATA_DMA_CONTROL__DATA_DMA_ISOCHRONOUS_MASK 0x30
13836#define AZALIA_DATA_DMA_CONTROL__DATA_DMA_ISOCHRONOUS__SHIFT 0x4
13837#define AZALIA_DATA_DMA_CONTROL__INPUT_DATA_DMA_ISOCHRONOUS_MASK 0xc0
13838#define AZALIA_DATA_DMA_CONTROL__INPUT_DATA_DMA_ISOCHRONOUS__SHIFT 0x6
13839#define AZALIA_DATA_DMA_CONTROL__AZALIA_IOC_GENERATION_METHOD_MASK 0x10000
13840#define AZALIA_DATA_DMA_CONTROL__AZALIA_IOC_GENERATION_METHOD__SHIFT 0x10
13841#define AZALIA_DATA_DMA_CONTROL__AZALIA_UNDERFLOW_CONTROL_MASK 0x20000
13842#define AZALIA_DATA_DMA_CONTROL__AZALIA_UNDERFLOW_CONTROL__SHIFT 0x11
13843#define AZALIA_BDL_DMA_CONTROL__BDL_DMA_NON_SNOOP_MASK 0x3
13844#define AZALIA_BDL_DMA_CONTROL__BDL_DMA_NON_SNOOP__SHIFT 0x0
13845#define AZALIA_BDL_DMA_CONTROL__INPUT_BDL_DMA_NON_SNOOP_MASK 0xc
13846#define AZALIA_BDL_DMA_CONTROL__INPUT_BDL_DMA_NON_SNOOP__SHIFT 0x2
13847#define AZALIA_BDL_DMA_CONTROL__BDL_DMA_ISOCHRONOUS_MASK 0x30
13848#define AZALIA_BDL_DMA_CONTROL__BDL_DMA_ISOCHRONOUS__SHIFT 0x4
13849#define AZALIA_BDL_DMA_CONTROL__INPUT_BDL_DMA_ISOCHRONOUS_MASK 0xc0
13850#define AZALIA_BDL_DMA_CONTROL__INPUT_BDL_DMA_ISOCHRONOUS__SHIFT 0x6
13851#define AZALIA_RIRB_AND_DP_CONTROL__RIRB_NON_SNOOP_MASK 0x1
13852#define AZALIA_RIRB_AND_DP_CONTROL__RIRB_NON_SNOOP__SHIFT 0x0
13853#define AZALIA_RIRB_AND_DP_CONTROL__DP_DMA_NON_SNOOP_MASK 0x10
13854#define AZALIA_RIRB_AND_DP_CONTROL__DP_DMA_NON_SNOOP__SHIFT 0x4
13855#define AZALIA_RIRB_AND_DP_CONTROL__DP_UPDATE_FREQ_DIVIDER_MASK 0x1e0
13856#define AZALIA_RIRB_AND_DP_CONTROL__DP_UPDATE_FREQ_DIVIDER__SHIFT 0x5
13857#define AZALIA_CORB_DMA_CONTROL__CORB_DMA_NON_SNOOP_MASK 0x1
13858#define AZALIA_CORB_DMA_CONTROL__CORB_DMA_NON_SNOOP__SHIFT 0x0
13859#define AZALIA_CORB_DMA_CONTROL__CORB_DMA_ISOCHRONOUS_MASK 0x10
13860#define AZALIA_CORB_DMA_CONTROL__CORB_DMA_ISOCHRONOUS__SHIFT 0x4
13861#define AZALIA_APPLICATION_POSITION_IN_CYCLIC_BUFFER__APPLICATION_POSITION_IN_CYCLIC_BUFFER_MASK 0xffffffff
13862#define AZALIA_APPLICATION_POSITION_IN_CYCLIC_BUFFER__APPLICATION_POSITION_IN_CYCLIC_BUFFER__SHIFT 0x0
13863#define AZALIA_CYCLIC_BUFFER_SYNC__CYCLIC_BUFFER_SYNC_ENABLE_MASK 0x1
13864#define AZALIA_CYCLIC_BUFFER_SYNC__CYCLIC_BUFFER_SYNC_ENABLE__SHIFT 0x0
13865#define AZALIA_GLOBAL_CAPABILITIES__NUMBER_OF_SERIAL_DATA_OUTPUT_SIGNALS_MASK 0x6
13866#define AZALIA_GLOBAL_CAPABILITIES__NUMBER_OF_SERIAL_DATA_OUTPUT_SIGNALS__SHIFT 0x1
13867#define AZALIA_OUTPUT_PAYLOAD_CAPABILITY__OUTPUT_PAYLOAD_CAPABILITY_MASK 0xffff
13868#define AZALIA_OUTPUT_PAYLOAD_CAPABILITY__OUTPUT_PAYLOAD_CAPABILITY__SHIFT 0x0
13869#define AZALIA_OUTPUT_PAYLOAD_CAPABILITY__OUTSTRMPAY_MASK 0xffff0000
13870#define AZALIA_OUTPUT_PAYLOAD_CAPABILITY__OUTSTRMPAY__SHIFT 0x10
13871#define AZALIA_OUTPUT_STREAM_ARBITER_CONTROL__LATENCY_HIDING_LEVEL_MASK 0xff
13872#define AZALIA_OUTPUT_STREAM_ARBITER_CONTROL__LATENCY_HIDING_LEVEL__SHIFT 0x0
13873#define AZALIA_OUTPUT_STREAM_ARBITER_CONTROL__SYS_MEM_ACTIVE_ENABLE_MASK 0x100
13874#define AZALIA_OUTPUT_STREAM_ARBITER_CONTROL__SYS_MEM_ACTIVE_ENABLE__SHIFT 0x8
13875#define AZALIA_OUTPUT_STREAM_ARBITER_CONTROL__INPUT_LATENCY_HIDING_LEVEL_MASK 0xff0000
13876#define AZALIA_OUTPUT_STREAM_ARBITER_CONTROL__INPUT_LATENCY_HIDING_LEVEL__SHIFT 0x10
13877#define AZALIA_INPUT_PAYLOAD_CAPABILITY__INPUT_PAYLOAD_CAPABILITY_MASK 0xffff
13878#define AZALIA_INPUT_PAYLOAD_CAPABILITY__INPUT_PAYLOAD_CAPABILITY__SHIFT 0x0
13879#define AZALIA_INPUT_PAYLOAD_CAPABILITY__INSTRMPAY_MASK 0xffff0000
13880#define AZALIA_INPUT_PAYLOAD_CAPABILITY__INSTRMPAY__SHIFT 0x10
13881#define AZALIA_CONTROLLER_DEBUG__CONTROLLER_DEBUG_MASK 0xffffffff
13882#define AZALIA_CONTROLLER_DEBUG__CONTROLLER_DEBUG__SHIFT 0x0
13883#define AZALIA_MEM_PWR_CTRL__AZ_MEM_PWR_FORCE_MASK 0x3
13884#define AZALIA_MEM_PWR_CTRL__AZ_MEM_PWR_FORCE__SHIFT 0x0
13885#define AZALIA_MEM_PWR_CTRL__AZ_MEM_PWR_DIS_MASK 0x4
13886#define AZALIA_MEM_PWR_CTRL__AZ_MEM_PWR_DIS__SHIFT 0x2
13887#define AZALIA_MEM_PWR_CTRL__AZ_INPUT_STREAM0_MEM_PWR_FORCE_MASK 0x18
13888#define AZALIA_MEM_PWR_CTRL__AZ_INPUT_STREAM0_MEM_PWR_FORCE__SHIFT 0x3
13889#define AZALIA_MEM_PWR_CTRL__AZ_INPUT_STREAM0_MEM_PWR_DIS_MASK 0x20
13890#define AZALIA_MEM_PWR_CTRL__AZ_INPUT_STREAM0_MEM_PWR_DIS__SHIFT 0x5
13891#define AZALIA_MEM_PWR_CTRL__AZ_INPUT_STREAM1_MEM_PWR_FORCE_MASK 0xc0
13892#define AZALIA_MEM_PWR_CTRL__AZ_INPUT_STREAM1_MEM_PWR_FORCE__SHIFT 0x6
13893#define AZALIA_MEM_PWR_CTRL__AZ_INPUT_STREAM1_MEM_PWR_DIS_MASK 0x100
13894#define AZALIA_MEM_PWR_CTRL__AZ_INPUT_STREAM1_MEM_PWR_DIS__SHIFT 0x8
13895#define AZALIA_MEM_PWR_CTRL__AZ_INPUT_STREAM2_MEM_PWR_FORCE_MASK 0x600
13896#define AZALIA_MEM_PWR_CTRL__AZ_INPUT_STREAM2_MEM_PWR_FORCE__SHIFT 0x9
13897#define AZALIA_MEM_PWR_CTRL__AZ_INPUT_STREAM2_MEM_PWR_DIS_MASK 0x800
13898#define AZALIA_MEM_PWR_CTRL__AZ_INPUT_STREAM2_MEM_PWR_DIS__SHIFT 0xb
13899#define AZALIA_MEM_PWR_CTRL__AZ_INPUT_STREAM3_MEM_PWR_FORCE_MASK 0x3000
13900#define AZALIA_MEM_PWR_CTRL__AZ_INPUT_STREAM3_MEM_PWR_FORCE__SHIFT 0xc
13901#define AZALIA_MEM_PWR_CTRL__AZ_INPUT_STREAM3_MEM_PWR_DIS_MASK 0x4000
13902#define AZALIA_MEM_PWR_CTRL__AZ_INPUT_STREAM3_MEM_PWR_DIS__SHIFT 0xe
13903#define AZALIA_MEM_PWR_CTRL__AZ_INPUT_STREAM4_MEM_PWR_FORCE_MASK 0x18000
13904#define AZALIA_MEM_PWR_CTRL__AZ_INPUT_STREAM4_MEM_PWR_FORCE__SHIFT 0xf
13905#define AZALIA_MEM_PWR_CTRL__AZ_INPUT_STREAM4_MEM_PWR_DIS_MASK 0x20000
13906#define AZALIA_MEM_PWR_CTRL__AZ_INPUT_STREAM4_MEM_PWR_DIS__SHIFT 0x11
13907#define AZALIA_MEM_PWR_CTRL__AZ_INPUT_STREAM5_MEM_PWR_FORCE_MASK 0xc0000
13908#define AZALIA_MEM_PWR_CTRL__AZ_INPUT_STREAM5_MEM_PWR_FORCE__SHIFT 0x12
13909#define AZALIA_MEM_PWR_CTRL__AZ_INPUT_STREAM5_MEM_PWR_DIS_MASK 0x100000
13910#define AZALIA_MEM_PWR_CTRL__AZ_INPUT_STREAM5_MEM_PWR_DIS__SHIFT 0x14
13911#define AZALIA_MEM_PWR_CTRL__AZ_MEM_PWR_MODE_SEL_MASK 0x30000000
13912#define AZALIA_MEM_PWR_CTRL__AZ_MEM_PWR_MODE_SEL__SHIFT 0x1c
13913#define AZALIA_MEM_PWR_STATUS__AZ_MEM_PWR_STATE_MASK 0x3
13914#define AZALIA_MEM_PWR_STATUS__AZ_MEM_PWR_STATE__SHIFT 0x0
13915#define AZALIA_MEM_PWR_STATUS__AZ_INPUT_STREAM0_MEM_PWR_STATE_MASK 0xc
13916#define AZALIA_MEM_PWR_STATUS__AZ_INPUT_STREAM0_MEM_PWR_STATE__SHIFT 0x2
13917#define AZALIA_MEM_PWR_STATUS__AZ_INPUT_STREAM1_MEM_PWR_STATE_MASK 0x30
13918#define AZALIA_MEM_PWR_STATUS__AZ_INPUT_STREAM1_MEM_PWR_STATE__SHIFT 0x4
13919#define AZALIA_MEM_PWR_STATUS__AZ_INPUT_STREAM2_MEM_PWR_STATE_MASK 0xc0
13920#define AZALIA_MEM_PWR_STATUS__AZ_INPUT_STREAM2_MEM_PWR_STATE__SHIFT 0x6
13921#define AZALIA_MEM_PWR_STATUS__AZ_INPUT_STREAM3_MEM_PWR_STATE_MASK 0x300
13922#define AZALIA_MEM_PWR_STATUS__AZ_INPUT_STREAM3_MEM_PWR_STATE__SHIFT 0x8
13923#define AZALIA_MEM_PWR_STATUS__AZ_INPUT_STREAM4_MEM_PWR_STATE_MASK 0xc00
13924#define AZALIA_MEM_PWR_STATUS__AZ_INPUT_STREAM4_MEM_PWR_STATE__SHIFT 0xa
13925#define AZALIA_MEM_PWR_STATUS__AZ_INPUT_STREAM5_MEM_PWR_STATE_MASK 0x3000
13926#define AZALIA_MEM_PWR_STATUS__AZ_INPUT_STREAM5_MEM_PWR_STATE__SHIFT 0xc
13927#define DCI_PG_DEBUG_CONFIG__DCI_PG_DBG_EN_MASK 0x1
13928#define DCI_PG_DEBUG_CONFIG__DCI_PG_DBG_EN__SHIFT 0x0
13929#define AZALIA_INPUT_CRC0_CONTROL0__INPUT_CRC_EN_MASK 0x1
13930#define AZALIA_INPUT_CRC0_CONTROL0__INPUT_CRC_EN__SHIFT 0x0
13931#define AZALIA_INPUT_CRC0_CONTROL0__INPUT_CRC_BLOCK_MODE_MASK 0x10
13932#define AZALIA_INPUT_CRC0_CONTROL0__INPUT_CRC_BLOCK_MODE__SHIFT 0x4
13933#define AZALIA_INPUT_CRC0_CONTROL0__INPUT_CRC_INSTANCE_SEL_MASK 0x700
13934#define AZALIA_INPUT_CRC0_CONTROL0__INPUT_CRC_INSTANCE_SEL__SHIFT 0x8
13935#define AZALIA_INPUT_CRC0_CONTROL1__INPUT_CRC_BLOCK_SIZE_MASK 0xffffffff
13936#define AZALIA_INPUT_CRC0_CONTROL1__INPUT_CRC_BLOCK_SIZE__SHIFT 0x0
13937#define AZALIA_INPUT_CRC0_CONTROL2__INPUT_CRC_BLOCK_ITERATION_MASK 0xffff
13938#define AZALIA_INPUT_CRC0_CONTROL2__INPUT_CRC_BLOCK_ITERATION__SHIFT 0x0
13939#define AZALIA_INPUT_CRC0_CONTROL3__INPUT_CRC_COMPLETE_MASK 0x1
13940#define AZALIA_INPUT_CRC0_CONTROL3__INPUT_CRC_COMPLETE__SHIFT 0x0
13941#define AZALIA_INPUT_CRC0_CONTROL3__INPUT_CRC_BLOCK_COMPLETE_PHASE_MASK 0x10
13942#define AZALIA_INPUT_CRC0_CONTROL3__INPUT_CRC_BLOCK_COMPLETE_PHASE__SHIFT 0x4
13943#define AZALIA_INPUT_CRC0_CONTROL3__INPUT_CRC_CHANNEL_RESULT_SEL_MASK 0x700
13944#define AZALIA_INPUT_CRC0_CONTROL3__INPUT_CRC_CHANNEL_RESULT_SEL__SHIFT 0x8
13945#define AZALIA_INPUT_CRC0_RESULT__INPUT_CRC_RESULT_MASK 0xffffffff
13946#define AZALIA_INPUT_CRC0_RESULT__INPUT_CRC_RESULT__SHIFT 0x0
13947#define AZALIA_INPUT_CRC0_CHANNEL0__INPUT_CRC_CHANNEL0_MASK 0xffffffff
13948#define AZALIA_INPUT_CRC0_CHANNEL0__INPUT_CRC_CHANNEL0__SHIFT 0x0
13949#define AZALIA_INPUT_CRC0_CHANNEL1__INPUT_CRC_CHANNEL1_MASK 0xffffffff
13950#define AZALIA_INPUT_CRC0_CHANNEL1__INPUT_CRC_CHANNEL1__SHIFT 0x0
13951#define AZALIA_INPUT_CRC0_CHANNEL2__INPUT_CRC_CHANNEL2_MASK 0xffffffff
13952#define AZALIA_INPUT_CRC0_CHANNEL2__INPUT_CRC_CHANNEL2__SHIFT 0x0
13953#define AZALIA_INPUT_CRC0_CHANNEL3__INPUT_CRC_CHANNEL3_MASK 0xffffffff
13954#define AZALIA_INPUT_CRC0_CHANNEL3__INPUT_CRC_CHANNEL3__SHIFT 0x0
13955#define AZALIA_INPUT_CRC0_CHANNEL4__INPUT_CRC_CHANNEL4_MASK 0xffffffff
13956#define AZALIA_INPUT_CRC0_CHANNEL4__INPUT_CRC_CHANNEL4__SHIFT 0x0
13957#define AZALIA_INPUT_CRC0_CHANNEL5__INPUT_CRC_CHANNEL5_MASK 0xffffffff
13958#define AZALIA_INPUT_CRC0_CHANNEL5__INPUT_CRC_CHANNEL5__SHIFT 0x0
13959#define AZALIA_INPUT_CRC0_CHANNEL6__INPUT_CRC_CHANNEL6_MASK 0xffffffff
13960#define AZALIA_INPUT_CRC0_CHANNEL6__INPUT_CRC_CHANNEL6__SHIFT 0x0
13961#define AZALIA_INPUT_CRC0_CHANNEL7__INPUT_CRC_CHANNEL7_MASK 0xffffffff
13962#define AZALIA_INPUT_CRC0_CHANNEL7__INPUT_CRC_CHANNEL7__SHIFT 0x0
13963#define AZALIA_INPUT_CRC1_CONTROL0__INPUT_CRC_EN_MASK 0x1
13964#define AZALIA_INPUT_CRC1_CONTROL0__INPUT_CRC_EN__SHIFT 0x0
13965#define AZALIA_INPUT_CRC1_CONTROL0__INPUT_CRC_BLOCK_MODE_MASK 0x10
13966#define AZALIA_INPUT_CRC1_CONTROL0__INPUT_CRC_BLOCK_MODE__SHIFT 0x4
13967#define AZALIA_INPUT_CRC1_CONTROL0__INPUT_CRC_INSTANCE_SEL_MASK 0x700
13968#define AZALIA_INPUT_CRC1_CONTROL0__INPUT_CRC_INSTANCE_SEL__SHIFT 0x8
13969#define AZALIA_INPUT_CRC1_CONTROL1__INPUT_CRC_BLOCK_SIZE_MASK 0xffffffff
13970#define AZALIA_INPUT_CRC1_CONTROL1__INPUT_CRC_BLOCK_SIZE__SHIFT 0x0
13971#define AZALIA_INPUT_CRC1_CONTROL2__INPUT_CRC_BLOCK_ITERATION_MASK 0xffff
13972#define AZALIA_INPUT_CRC1_CONTROL2__INPUT_CRC_BLOCK_ITERATION__SHIFT 0x0
13973#define AZALIA_INPUT_CRC1_CONTROL3__INPUT_CRC_COMPLETE_MASK 0x1
13974#define AZALIA_INPUT_CRC1_CONTROL3__INPUT_CRC_COMPLETE__SHIFT 0x0
13975#define AZALIA_INPUT_CRC1_CONTROL3__INPUT_CRC_BLOCK_COMPLETE_PHASE_MASK 0x10
13976#define AZALIA_INPUT_CRC1_CONTROL3__INPUT_CRC_BLOCK_COMPLETE_PHASE__SHIFT 0x4
13977#define AZALIA_INPUT_CRC1_CONTROL3__INPUT_CRC_CHANNEL_RESULT_SEL_MASK 0x700
13978#define AZALIA_INPUT_CRC1_CONTROL3__INPUT_CRC_CHANNEL_RESULT_SEL__SHIFT 0x8
13979#define AZALIA_INPUT_CRC1_RESULT__INPUT_CRC_RESULT_MASK 0xffffffff
13980#define AZALIA_INPUT_CRC1_RESULT__INPUT_CRC_RESULT__SHIFT 0x0
13981#define AZALIA_INPUT_CRC1_CHANNEL0__INPUT_CRC_CHANNEL0_MASK 0xffffffff
13982#define AZALIA_INPUT_CRC1_CHANNEL0__INPUT_CRC_CHANNEL0__SHIFT 0x0
13983#define AZALIA_INPUT_CRC1_CHANNEL1__INPUT_CRC_CHANNEL1_MASK 0xffffffff
13984#define AZALIA_INPUT_CRC1_CHANNEL1__INPUT_CRC_CHANNEL1__SHIFT 0x0
13985#define AZALIA_INPUT_CRC1_CHANNEL2__INPUT_CRC_CHANNEL2_MASK 0xffffffff
13986#define AZALIA_INPUT_CRC1_CHANNEL2__INPUT_CRC_CHANNEL2__SHIFT 0x0
13987#define AZALIA_INPUT_CRC1_CHANNEL3__INPUT_CRC_CHANNEL3_MASK 0xffffffff
13988#define AZALIA_INPUT_CRC1_CHANNEL3__INPUT_CRC_CHANNEL3__SHIFT 0x0
13989#define AZALIA_INPUT_CRC1_CHANNEL4__INPUT_CRC_CHANNEL4_MASK 0xffffffff
13990#define AZALIA_INPUT_CRC1_CHANNEL4__INPUT_CRC_CHANNEL4__SHIFT 0x0
13991#define AZALIA_INPUT_CRC1_CHANNEL5__INPUT_CRC_CHANNEL5_MASK 0xffffffff
13992#define AZALIA_INPUT_CRC1_CHANNEL5__INPUT_CRC_CHANNEL5__SHIFT 0x0
13993#define AZALIA_INPUT_CRC1_CHANNEL6__INPUT_CRC_CHANNEL6_MASK 0xffffffff
13994#define AZALIA_INPUT_CRC1_CHANNEL6__INPUT_CRC_CHANNEL6__SHIFT 0x0
13995#define AZALIA_INPUT_CRC1_CHANNEL7__INPUT_CRC_CHANNEL7_MASK 0xffffffff
13996#define AZALIA_INPUT_CRC1_CHANNEL7__INPUT_CRC_CHANNEL7__SHIFT 0x0
13997#define AZALIA_CRC0_CONTROL0__CRC_EN_MASK 0x1
13998#define AZALIA_CRC0_CONTROL0__CRC_EN__SHIFT 0x0
13999#define AZALIA_CRC0_CONTROL0__CRC_BLOCK_MODE_MASK 0x10
14000#define AZALIA_CRC0_CONTROL0__CRC_BLOCK_MODE__SHIFT 0x4
14001#define AZALIA_CRC0_CONTROL0__CRC_INSTANCE_SEL_MASK 0x700
14002#define AZALIA_CRC0_CONTROL0__CRC_INSTANCE_SEL__SHIFT 0x8
14003#define AZALIA_CRC0_CONTROL0__CRC_SOURCE_SEL_MASK 0x1000
14004#define AZALIA_CRC0_CONTROL0__CRC_SOURCE_SEL__SHIFT 0xc
14005#define AZALIA_CRC0_CONTROL1__CRC_BLOCK_SIZE_MASK 0xffffffff
14006#define AZALIA_CRC0_CONTROL1__CRC_BLOCK_SIZE__SHIFT 0x0
14007#define AZALIA_CRC0_CONTROL2__CRC_BLOCK_ITERATION_MASK 0xffff
14008#define AZALIA_CRC0_CONTROL2__CRC_BLOCK_ITERATION__SHIFT 0x0
14009#define AZALIA_CRC0_CONTROL3__CRC_COMPLETE_MASK 0x1
14010#define AZALIA_CRC0_CONTROL3__CRC_COMPLETE__SHIFT 0x0
14011#define AZALIA_CRC0_CONTROL3__CRC_BLOCK_COMPLETE_PHASE_MASK 0x10
14012#define AZALIA_CRC0_CONTROL3__CRC_BLOCK_COMPLETE_PHASE__SHIFT 0x4
14013#define AZALIA_CRC0_CONTROL3__CRC_CHANNEL_RESULT_SEL_MASK 0x700
14014#define AZALIA_CRC0_CONTROL3__CRC_CHANNEL_RESULT_SEL__SHIFT 0x8
14015#define AZALIA_CRC0_RESULT__CRC_RESULT_MASK 0xffffffff
14016#define AZALIA_CRC0_RESULT__CRC_RESULT__SHIFT 0x0
14017#define AZALIA_CRC0_CHANNEL0__CRC_CHANNEL0_MASK 0xffffffff
14018#define AZALIA_CRC0_CHANNEL0__CRC_CHANNEL0__SHIFT 0x0
14019#define AZALIA_CRC0_CHANNEL1__CRC_CHANNEL1_MASK 0xffffffff
14020#define AZALIA_CRC0_CHANNEL1__CRC_CHANNEL1__SHIFT 0x0
14021#define AZALIA_CRC0_CHANNEL2__CRC_CHANNEL2_MASK 0xffffffff
14022#define AZALIA_CRC0_CHANNEL2__CRC_CHANNEL2__SHIFT 0x0
14023#define AZALIA_CRC0_CHANNEL3__CRC_CHANNEL3_MASK 0xffffffff
14024#define AZALIA_CRC0_CHANNEL3__CRC_CHANNEL3__SHIFT 0x0
14025#define AZALIA_CRC0_CHANNEL4__CRC_CHANNEL4_MASK 0xffffffff
14026#define AZALIA_CRC0_CHANNEL4__CRC_CHANNEL4__SHIFT 0x0
14027#define AZALIA_CRC0_CHANNEL5__CRC_CHANNEL5_MASK 0xffffffff
14028#define AZALIA_CRC0_CHANNEL5__CRC_CHANNEL5__SHIFT 0x0
14029#define AZALIA_CRC0_CHANNEL6__CRC_CHANNEL6_MASK 0xffffffff
14030#define AZALIA_CRC0_CHANNEL6__CRC_CHANNEL6__SHIFT 0x0
14031#define AZALIA_CRC0_CHANNEL7__CRC_CHANNEL7_MASK 0xffffffff
14032#define AZALIA_CRC0_CHANNEL7__CRC_CHANNEL7__SHIFT 0x0
14033#define AZALIA_CRC1_CONTROL0__CRC_EN_MASK 0x1
14034#define AZALIA_CRC1_CONTROL0__CRC_EN__SHIFT 0x0
14035#define AZALIA_CRC1_CONTROL0__CRC_BLOCK_MODE_MASK 0x10
14036#define AZALIA_CRC1_CONTROL0__CRC_BLOCK_MODE__SHIFT 0x4
14037#define AZALIA_CRC1_CONTROL0__CRC_INSTANCE_SEL_MASK 0x700
14038#define AZALIA_CRC1_CONTROL0__CRC_INSTANCE_SEL__SHIFT 0x8
14039#define AZALIA_CRC1_CONTROL0__CRC_SOURCE_SEL_MASK 0x1000
14040#define AZALIA_CRC1_CONTROL0__CRC_SOURCE_SEL__SHIFT 0xc
14041#define AZALIA_CRC1_CONTROL1__CRC_BLOCK_SIZE_MASK 0xffffffff
14042#define AZALIA_CRC1_CONTROL1__CRC_BLOCK_SIZE__SHIFT 0x0
14043#define AZALIA_CRC1_CONTROL2__CRC_BLOCK_ITERATION_MASK 0xffff
14044#define AZALIA_CRC1_CONTROL2__CRC_BLOCK_ITERATION__SHIFT 0x0
14045#define AZALIA_CRC1_CONTROL3__CRC_COMPLETE_MASK 0x1
14046#define AZALIA_CRC1_CONTROL3__CRC_COMPLETE__SHIFT 0x0
14047#define AZALIA_CRC1_CONTROL3__CRC_BLOCK_COMPLETE_PHASE_MASK 0x10
14048#define AZALIA_CRC1_CONTROL3__CRC_BLOCK_COMPLETE_PHASE__SHIFT 0x4
14049#define AZALIA_CRC1_CONTROL3__CRC_CHANNEL_RESULT_SEL_MASK 0x700
14050#define AZALIA_CRC1_CONTROL3__CRC_CHANNEL_RESULT_SEL__SHIFT 0x8
14051#define AZALIA_CRC1_RESULT__CRC_RESULT_MASK 0xffffffff
14052#define AZALIA_CRC1_RESULT__CRC_RESULT__SHIFT 0x0
14053#define AZALIA_CRC1_CHANNEL0__CRC_CHANNEL0_MASK 0xffffffff
14054#define AZALIA_CRC1_CHANNEL0__CRC_CHANNEL0__SHIFT 0x0
14055#define AZALIA_CRC1_CHANNEL1__CRC_CHANNEL1_MASK 0xffffffff
14056#define AZALIA_CRC1_CHANNEL1__CRC_CHANNEL1__SHIFT 0x0
14057#define AZALIA_CRC1_CHANNEL2__CRC_CHANNEL2_MASK 0xffffffff
14058#define AZALIA_CRC1_CHANNEL2__CRC_CHANNEL2__SHIFT 0x0
14059#define AZALIA_CRC1_CHANNEL3__CRC_CHANNEL3_MASK 0xffffffff
14060#define AZALIA_CRC1_CHANNEL3__CRC_CHANNEL3__SHIFT 0x0
14061#define AZALIA_CRC1_CHANNEL4__CRC_CHANNEL4_MASK 0xffffffff
14062#define AZALIA_CRC1_CHANNEL4__CRC_CHANNEL4__SHIFT 0x0
14063#define AZALIA_CRC1_CHANNEL5__CRC_CHANNEL5_MASK 0xffffffff
14064#define AZALIA_CRC1_CHANNEL5__CRC_CHANNEL5__SHIFT 0x0
14065#define AZALIA_CRC1_CHANNEL6__CRC_CHANNEL6_MASK 0xffffffff
14066#define AZALIA_CRC1_CHANNEL6__CRC_CHANNEL6__SHIFT 0x0
14067#define AZALIA_CRC1_CHANNEL7__CRC_CHANNEL7_MASK 0xffffffff
14068#define AZALIA_CRC1_CHANNEL7__CRC_CHANNEL7__SHIFT 0x0
14069#define AZ_TEST_DEBUG_INDEX__AZ_TEST_DEBUG_INDEX_MASK 0xff
14070#define AZ_TEST_DEBUG_INDEX__AZ_TEST_DEBUG_INDEX__SHIFT 0x0
14071#define AZ_TEST_DEBUG_INDEX__AZ_TEST_DEBUG_WRITE_EN_MASK 0x100
14072#define AZ_TEST_DEBUG_INDEX__AZ_TEST_DEBUG_WRITE_EN__SHIFT 0x8
14073#define AZ_TEST_DEBUG_DATA__AZ_TEST_DEBUG_DATA_MASK 0xffffffff
14074#define AZ_TEST_DEBUG_DATA__AZ_TEST_DEBUG_DATA__SHIFT 0x0
14075#define AZALIA_STREAM_INDEX__AZALIA_STREAM_REG_INDEX_MASK 0xff
14076#define AZALIA_STREAM_INDEX__AZALIA_STREAM_REG_INDEX__SHIFT 0x0
14077#define AZALIA_STREAM_INDEX__AZALIA_STREAM_REG_WRITE_EN_MASK 0x100
14078#define AZALIA_STREAM_INDEX__AZALIA_STREAM_REG_WRITE_EN__SHIFT 0x8
14079#define AZALIA_STREAM_DATA__AZALIA_STREAM_REG_DATA_MASK 0xffffffff
14080#define AZALIA_STREAM_DATA__AZALIA_STREAM_REG_DATA__SHIFT 0x0
14081#define AZALIA_FIFO_SIZE_CONTROL__MIN_FIFO_SIZE_MASK 0x7f
14082#define AZALIA_FIFO_SIZE_CONTROL__MIN_FIFO_SIZE__SHIFT 0x0
14083#define AZALIA_FIFO_SIZE_CONTROL__MAX_FIFO_SIZE_MASK 0x7f00
14084#define AZALIA_FIFO_SIZE_CONTROL__MAX_FIFO_SIZE__SHIFT 0x8
14085#define AZALIA_FIFO_SIZE_CONTROL__MAX_LATENCY_SUPPORT_MASK 0xff0000
14086#define AZALIA_FIFO_SIZE_CONTROL__MAX_LATENCY_SUPPORT__SHIFT 0x10
14087#define AZALIA_LATENCY_COUNTER_CONTROL__AZALIA_LATENCY_COUNTER_RESET_MASK 0x1
14088#define AZALIA_LATENCY_COUNTER_CONTROL__AZALIA_LATENCY_COUNTER_RESET__SHIFT 0x0
14089#define AZALIA_WORSTCASE_LATENCY_COUNT__AZALIA_WORSTCASE_LATENCY_COUNT_MASK 0xffffffff
14090#define AZALIA_WORSTCASE_LATENCY_COUNT__AZALIA_WORSTCASE_LATENCY_COUNT__SHIFT 0x0
14091#define AZALIA_CUMULATIVE_LATENCY_COUNT__AZALIA_CUMULATIVE_LATENCY_COUNT_MASK 0xffffffff
14092#define AZALIA_CUMULATIVE_LATENCY_COUNT__AZALIA_CUMULATIVE_LATENCY_COUNT__SHIFT 0x0
14093#define AZALIA_CUMULATIVE_REQUEST_COUNT__AZALIA_CUMULATIVE_REQUEST_COUNT_MASK 0xffffffff
14094#define AZALIA_CUMULATIVE_REQUEST_COUNT__AZALIA_CUMULATIVE_REQUEST_COUNT__SHIFT 0x0
14095#define AZALIA_STREAM_DEBUG__STREAM_DEBUG_DATA_MASK 0xffffffff
14096#define AZALIA_STREAM_DEBUG__STREAM_DEBUG_DATA__SHIFT 0x0
14097#define AZALIA_F0_CODEC_ENDPOINT_INDEX__AZALIA_ENDPOINT_REG_INDEX_MASK 0x3fff
14098#define AZALIA_F0_CODEC_ENDPOINT_INDEX__AZALIA_ENDPOINT_REG_INDEX__SHIFT 0x0
14099#define AZALIA_F0_CODEC_ENDPOINT_DATA__AZALIA_ENDPOINT_REG_DATA_MASK 0xffffffff
14100#define AZALIA_F0_CODEC_ENDPOINT_DATA__AZALIA_ENDPOINT_REG_DATA__SHIFT 0x0
14101#define AZALIA_F0_CODEC_CONVERTER_PIN_DEBUG__AZALIA_DEBUG__SHIFT 0x0
14102#define AZALIA_F0_CODEC_CONVERTER_PARAMETER_AUDIO_WIDGET_CAPABILITIES__AUDIO_CHANNEL_CAPABILITIES_MASK 0x1
14103#define AZALIA_F0_CODEC_CONVERTER_PARAMETER_AUDIO_WIDGET_CAPABILITIES__AUDIO_CHANNEL_CAPABILITIES__SHIFT 0x0
14104#define AZALIA_F0_CODEC_CONVERTER_PARAMETER_AUDIO_WIDGET_CAPABILITIES__INPUT_AMPLIFIER_PRESENT_MASK 0x2
14105#define AZALIA_F0_CODEC_CONVERTER_PARAMETER_AUDIO_WIDGET_CAPABILITIES__INPUT_AMPLIFIER_PRESENT__SHIFT 0x1
14106#define AZALIA_F0_CODEC_CONVERTER_PARAMETER_AUDIO_WIDGET_CAPABILITIES__OUTPUT_AMPLIFIER_PRESENT_MASK 0x4
14107#define AZALIA_F0_CODEC_CONVERTER_PARAMETER_AUDIO_WIDGET_CAPABILITIES__OUTPUT_AMPLIFIER_PRESENT__SHIFT 0x2
14108#define AZALIA_F0_CODEC_CONVERTER_PARAMETER_AUDIO_WIDGET_CAPABILITIES__AMPLIFIER_PARAMETER_OVERRIDE_MASK 0x8
14109#define AZALIA_F0_CODEC_CONVERTER_PARAMETER_AUDIO_WIDGET_CAPABILITIES__AMPLIFIER_PARAMETER_OVERRIDE__SHIFT 0x3
14110#define AZALIA_F0_CODEC_CONVERTER_PARAMETER_AUDIO_WIDGET_CAPABILITIES__FORMAT_OVERRIDE_MASK 0x10
14111#define AZALIA_F0_CODEC_CONVERTER_PARAMETER_AUDIO_WIDGET_CAPABILITIES__FORMAT_OVERRIDE__SHIFT 0x4
14112#define AZALIA_F0_CODEC_CONVERTER_PARAMETER_AUDIO_WIDGET_CAPABILITIES__STRIPE_MASK 0x20
14113#define AZALIA_F0_CODEC_CONVERTER_PARAMETER_AUDIO_WIDGET_CAPABILITIES__STRIPE__SHIFT 0x5
14114#define AZALIA_F0_CODEC_CONVERTER_PARAMETER_AUDIO_WIDGET_CAPABILITIES__PROCESSING_WIDGET_MASK 0x40
14115#define AZALIA_F0_CODEC_CONVERTER_PARAMETER_AUDIO_WIDGET_CAPABILITIES__PROCESSING_WIDGET__SHIFT 0x6
14116#define AZALIA_F0_CODEC_CONVERTER_PARAMETER_AUDIO_WIDGET_CAPABILITIES__UNSOLICITED_RESPONSE_CAPABILITY_MASK 0x80
14117#define AZALIA_F0_CODEC_CONVERTER_PARAMETER_AUDIO_WIDGET_CAPABILITIES__UNSOLICITED_RESPONSE_CAPABILITY__SHIFT 0x7
14118#define AZALIA_F0_CODEC_CONVERTER_PARAMETER_AUDIO_WIDGET_CAPABILITIES__CONNECTION_LIST_MASK 0x100
14119#define AZALIA_F0_CODEC_CONVERTER_PARAMETER_AUDIO_WIDGET_CAPABILITIES__CONNECTION_LIST__SHIFT 0x8
14120#define AZALIA_F0_CODEC_CONVERTER_PARAMETER_AUDIO_WIDGET_CAPABILITIES__DIGITAL_MASK 0x200
14121#define AZALIA_F0_CODEC_CONVERTER_PARAMETER_AUDIO_WIDGET_CAPABILITIES__DIGITAL__SHIFT 0x9
14122#define AZALIA_F0_CODEC_CONVERTER_PARAMETER_AUDIO_WIDGET_CAPABILITIES__POWER_CONTROL_MASK 0x400
14123#define AZALIA_F0_CODEC_CONVERTER_PARAMETER_AUDIO_WIDGET_CAPABILITIES__POWER_CONTROL__SHIFT 0xa
14124#define AZALIA_F0_CODEC_CONVERTER_PARAMETER_AUDIO_WIDGET_CAPABILITIES__LR_SWAP_MASK 0x800
14125#define AZALIA_F0_CODEC_CONVERTER_PARAMETER_AUDIO_WIDGET_CAPABILITIES__LR_SWAP__SHIFT 0xb
14126#define AZALIA_F0_CODEC_CONVERTER_PARAMETER_AUDIO_WIDGET_CAPABILITIES__AUDIO_WIDGET_CAPABILITIES_DELAY_MASK 0xf0000
14127#define AZALIA_F0_CODEC_CONVERTER_PARAMETER_AUDIO_WIDGET_CAPABILITIES__AUDIO_WIDGET_CAPABILITIES_DELAY__SHIFT 0x10
14128#define AZALIA_F0_CODEC_CONVERTER_PARAMETER_AUDIO_WIDGET_CAPABILITIES__TYPE_MASK 0xf00000
14129#define AZALIA_F0_CODEC_CONVERTER_PARAMETER_AUDIO_WIDGET_CAPABILITIES__TYPE__SHIFT 0x14
14130#define AZALIA_F0_CODEC_CONVERTER_CONTROL_CONVERTER_FORMAT__NUMBER_OF_CHANNELS_MASK 0xf
14131#define AZALIA_F0_CODEC_CONVERTER_CONTROL_CONVERTER_FORMAT__NUMBER_OF_CHANNELS__SHIFT 0x0
14132#define AZALIA_F0_CODEC_CONVERTER_CONTROL_CONVERTER_FORMAT__BITS_PER_SAMPLE_MASK 0x70
14133#define AZALIA_F0_CODEC_CONVERTER_CONTROL_CONVERTER_FORMAT__BITS_PER_SAMPLE__SHIFT 0x4
14134#define AZALIA_F0_CODEC_CONVERTER_CONTROL_CONVERTER_FORMAT__SAMPLE_BASE_DIVISOR_MASK 0x700
14135#define AZALIA_F0_CODEC_CONVERTER_CONTROL_CONVERTER_FORMAT__SAMPLE_BASE_DIVISOR__SHIFT 0x8
14136#define AZALIA_F0_CODEC_CONVERTER_CONTROL_CONVERTER_FORMAT__SAMPLE_BASE_MULTIPLE_MASK 0x3800
14137#define AZALIA_F0_CODEC_CONVERTER_CONTROL_CONVERTER_FORMAT__SAMPLE_BASE_MULTIPLE__SHIFT 0xb
14138#define AZALIA_F0_CODEC_CONVERTER_CONTROL_CONVERTER_FORMAT__SAMPLE_BASE_RATE_MASK 0x4000
14139#define AZALIA_F0_CODEC_CONVERTER_CONTROL_CONVERTER_FORMAT__SAMPLE_BASE_RATE__SHIFT 0xe
14140#define AZALIA_F0_CODEC_CONVERTER_CONTROL_CONVERTER_FORMAT__STREAM_TYPE_MASK 0x8000
14141#define AZALIA_F0_CODEC_CONVERTER_CONTROL_CONVERTER_FORMAT__STREAM_TYPE__SHIFT 0xf
14142#define AZALIA_F0_CODEC_CONVERTER_CONTROL_CHANNEL_STREAM_ID__CHANNEL_ID_MASK 0xf
14143#define AZALIA_F0_CODEC_CONVERTER_CONTROL_CHANNEL_STREAM_ID__CHANNEL_ID__SHIFT 0x0
14144#define AZALIA_F0_CODEC_CONVERTER_CONTROL_CHANNEL_STREAM_ID__STREAM_ID_MASK 0xf0
14145#define AZALIA_F0_CODEC_CONVERTER_CONTROL_CHANNEL_STREAM_ID__STREAM_ID__SHIFT 0x4
14146#define AZALIA_F0_CODEC_CONVERTER_CONTROL_DIGITAL_CONVERTER__DIGEN_MASK 0x1
14147#define AZALIA_F0_CODEC_CONVERTER_CONTROL_DIGITAL_CONVERTER__DIGEN__SHIFT 0x0
14148#define AZALIA_F0_CODEC_CONVERTER_CONTROL_DIGITAL_CONVERTER__V_MASK 0x2
14149#define AZALIA_F0_CODEC_CONVERTER_CONTROL_DIGITAL_CONVERTER__V__SHIFT 0x1
14150#define AZALIA_F0_CODEC_CONVERTER_CONTROL_DIGITAL_CONVERTER__VCFG_MASK 0x4
14151#define AZALIA_F0_CODEC_CONVERTER_CONTROL_DIGITAL_CONVERTER__VCFG__SHIFT 0x2
14152#define AZALIA_F0_CODEC_CONVERTER_CONTROL_DIGITAL_CONVERTER__PRE_MASK 0x8
14153#define AZALIA_F0_CODEC_CONVERTER_CONTROL_DIGITAL_CONVERTER__PRE__SHIFT 0x3
14154#define AZALIA_F0_CODEC_CONVERTER_CONTROL_DIGITAL_CONVERTER__COPY_MASK 0x10
14155#define AZALIA_F0_CODEC_CONVERTER_CONTROL_DIGITAL_CONVERTER__COPY__SHIFT 0x4
14156#define AZALIA_F0_CODEC_CONVERTER_CONTROL_DIGITAL_CONVERTER__NON_AUDIO_MASK 0x20
14157#define AZALIA_F0_CODEC_CONVERTER_CONTROL_DIGITAL_CONVERTER__NON_AUDIO__SHIFT 0x5
14158#define AZALIA_F0_CODEC_CONVERTER_CONTROL_DIGITAL_CONVERTER__PRO_MASK 0x40
14159#define AZALIA_F0_CODEC_CONVERTER_CONTROL_DIGITAL_CONVERTER__PRO__SHIFT 0x6
14160#define AZALIA_F0_CODEC_CONVERTER_CONTROL_DIGITAL_CONVERTER__L_MASK 0x80
14161#define AZALIA_F0_CODEC_CONVERTER_CONTROL_DIGITAL_CONVERTER__L__SHIFT 0x7
14162#define AZALIA_F0_CODEC_CONVERTER_CONTROL_DIGITAL_CONVERTER__CC_MASK 0x7f00
14163#define AZALIA_F0_CODEC_CONVERTER_CONTROL_DIGITAL_CONVERTER__CC__SHIFT 0x8
14164#define AZALIA_F0_CODEC_CONVERTER_CONTROL_DIGITAL_CONVERTER__KEEPALIVE_MASK 0x800000
14165#define AZALIA_F0_CODEC_CONVERTER_CONTROL_DIGITAL_CONVERTER__KEEPALIVE__SHIFT 0x17
14166#define AZALIA_F0_CODEC_CONVERTER_PARAMETER_STREAM_FORMATS__STREAM_FORMATS_MASK 0xffffffff
14167#define AZALIA_F0_CODEC_CONVERTER_PARAMETER_STREAM_FORMATS__STREAM_FORMATS__SHIFT 0x0
14168#define AZALIA_F0_CODEC_CONVERTER_PARAMETER_SUPPORTED_SIZE_RATES__AUDIO_RATE_CAPABILITIES_MASK 0xfff
14169#define AZALIA_F0_CODEC_CONVERTER_PARAMETER_SUPPORTED_SIZE_RATES__AUDIO_RATE_CAPABILITIES__SHIFT 0x0
14170#define AZALIA_F0_CODEC_CONVERTER_PARAMETER_SUPPORTED_SIZE_RATES__AUDIO_BIT_CAPABILITIES_MASK 0x1f0000
14171#define AZALIA_F0_CODEC_CONVERTER_PARAMETER_SUPPORTED_SIZE_RATES__AUDIO_BIT_CAPABILITIES__SHIFT 0x10
14172#define AZALIA_F0_CODEC_CONVERTER_STRIPE_CONTROL__STRIPE_CONTROL_MASK 0x3
14173#define AZALIA_F0_CODEC_CONVERTER_STRIPE_CONTROL__STRIPE_CONTROL__SHIFT 0x0
14174#define AZALIA_F0_CODEC_CONVERTER_STRIPE_CONTROL__STRIPE_CAPABILITY_MASK 0x700000
14175#define AZALIA_F0_CODEC_CONVERTER_STRIPE_CONTROL__STRIPE_CAPABILITY__SHIFT 0x14
14176#define AZALIA_F0_CODEC_CONVERTER_CONTROL_RAMP_RATE__RAMP_RATE_MASK 0xff
14177#define AZALIA_F0_CODEC_CONVERTER_CONTROL_RAMP_RATE__RAMP_RATE__SHIFT 0x0
14178#define AZALIA_F0_CODEC_CONVERTER_CONTROL_GTC_EMBEDDING__PRESENTATION_TIME_EMBEDDING_ENABLE_MASK 0x1
14179#define AZALIA_F0_CODEC_CONVERTER_CONTROL_GTC_EMBEDDING__PRESENTATION_TIME_EMBEDDING_ENABLE__SHIFT 0x0
14180#define AZALIA_F0_CODEC_CONVERTER_CONTROL_GTC_EMBEDDING__PRESENTATION_TIME_OFFSET_CHANGED_MASK 0x2
14181#define AZALIA_F0_CODEC_CONVERTER_CONTROL_GTC_EMBEDDING__PRESENTATION_TIME_OFFSET_CHANGED__SHIFT 0x1
14182#define AZALIA_F0_CODEC_CONVERTER_CONTROL_GTC_EMBEDDING__CLEAR_GTC_COUNTER_MIN_MAX_DELTA_MASK 0x4
14183#define AZALIA_F0_CODEC_CONVERTER_CONTROL_GTC_EMBEDDING__CLEAR_GTC_COUNTER_MIN_MAX_DELTA__SHIFT 0x2
14184#define AZALIA_F0_CODEC_CONVERTER_CONTROL_GTC_EMBEDDING__PRESENTATION_TIME_EMBEDDING_GROUP_MASK 0x70
14185#define AZALIA_F0_CODEC_CONVERTER_CONTROL_GTC_EMBEDDING__PRESENTATION_TIME_EMBEDDING_GROUP__SHIFT 0x4
14186#define AZALIA_F0_CODEC_CONVERTER_CONTROL_GTC_OFFSET_DEBUG__PRESENTATION_TIME_OFFSET_DEBUG_MASK 0xffffffff
14187#define AZALIA_F0_CODEC_CONVERTER_CONTROL_GTC_OFFSET_DEBUG__PRESENTATION_TIME_OFFSET_DEBUG__SHIFT 0x0
14188#define AZALIA_F0_CODEC_CONVERTER_GTC_COUNTER_DELTA__GTC_COUNTER_DELTA_MASK 0xffffffff
14189#define AZALIA_F0_CODEC_CONVERTER_GTC_COUNTER_DELTA__GTC_COUNTER_DELTA__SHIFT 0x0
14190#define AZALIA_F0_CODEC_CONVERTER_GTC_COUNTER_DELTA_MIN__GTC_COUNTER_DELTA_MIN_MASK 0xffffffff
14191#define AZALIA_F0_CODEC_CONVERTER_GTC_COUNTER_DELTA_MIN__GTC_COUNTER_DELTA_MIN__SHIFT 0x0
14192#define AZALIA_F0_CODEC_CONVERTER_GTC_COUNTER_DELTA_MAX__GTC_COUNTER_DELTA_MAX_MASK 0xffffffff
14193#define AZALIA_F0_CODEC_CONVERTER_GTC_COUNTER_DELTA_MAX__GTC_COUNTER_DELTA_MAX__SHIFT 0x0
14194#define AZALIA_F0_CODEC_PIN_PARAMETER_AUDIO_WIDGET_CAPABILITIES__AUDIO_CHANNEL_CAPABILITIES_MASK 0x1
14195#define AZALIA_F0_CODEC_PIN_PARAMETER_AUDIO_WIDGET_CAPABILITIES__AUDIO_CHANNEL_CAPABILITIES__SHIFT 0x0
14196#define AZALIA_F0_CODEC_PIN_PARAMETER_AUDIO_WIDGET_CAPABILITIES__INPUT_AMPLIFIER_PRESENT_MASK 0x2
14197#define AZALIA_F0_CODEC_PIN_PARAMETER_AUDIO_WIDGET_CAPABILITIES__INPUT_AMPLIFIER_PRESENT__SHIFT 0x1
14198#define AZALIA_F0_CODEC_PIN_PARAMETER_AUDIO_WIDGET_CAPABILITIES__OUTPUT_AMPLIFIER_PRESENT_MASK 0x4
14199#define AZALIA_F0_CODEC_PIN_PARAMETER_AUDIO_WIDGET_CAPABILITIES__OUTPUT_AMPLIFIER_PRESENT__SHIFT 0x2
14200#define AZALIA_F0_CODEC_PIN_PARAMETER_AUDIO_WIDGET_CAPABILITIES__AMPLIFIER_PARAMETER_OVERRIDE_MASK 0x8
14201#define AZALIA_F0_CODEC_PIN_PARAMETER_AUDIO_WIDGET_CAPABILITIES__AMPLIFIER_PARAMETER_OVERRIDE__SHIFT 0x3
14202#define AZALIA_F0_CODEC_PIN_PARAMETER_AUDIO_WIDGET_CAPABILITIES__STRIPE_MASK 0x20
14203#define AZALIA_F0_CODEC_PIN_PARAMETER_AUDIO_WIDGET_CAPABILITIES__STRIPE__SHIFT 0x5
14204#define AZALIA_F0_CODEC_PIN_PARAMETER_AUDIO_WIDGET_CAPABILITIES__PROCESSING_WIDGET_MASK 0x40
14205#define AZALIA_F0_CODEC_PIN_PARAMETER_AUDIO_WIDGET_CAPABILITIES__PROCESSING_WIDGET__SHIFT 0x6
14206#define AZALIA_F0_CODEC_PIN_PARAMETER_AUDIO_WIDGET_CAPABILITIES__UNSOLICITED_RESPONSE_CAPABILITY_MASK 0x80
14207#define AZALIA_F0_CODEC_PIN_PARAMETER_AUDIO_WIDGET_CAPABILITIES__UNSOLICITED_RESPONSE_CAPABILITY__SHIFT 0x7
14208#define AZALIA_F0_CODEC_PIN_PARAMETER_AUDIO_WIDGET_CAPABILITIES__CONNECTION_LIST_MASK 0x100
14209#define AZALIA_F0_CODEC_PIN_PARAMETER_AUDIO_WIDGET_CAPABILITIES__CONNECTION_LIST__SHIFT 0x8
14210#define AZALIA_F0_CODEC_PIN_PARAMETER_AUDIO_WIDGET_CAPABILITIES__DIGITAL_MASK 0x200
14211#define AZALIA_F0_CODEC_PIN_PARAMETER_AUDIO_WIDGET_CAPABILITIES__DIGITAL__SHIFT 0x9
14212#define AZALIA_F0_CODEC_PIN_PARAMETER_AUDIO_WIDGET_CAPABILITIES__POWER_CONTROL_MASK 0x400
14213#define AZALIA_F0_CODEC_PIN_PARAMETER_AUDIO_WIDGET_CAPABILITIES__POWER_CONTROL__SHIFT 0xa
14214#define AZALIA_F0_CODEC_PIN_PARAMETER_AUDIO_WIDGET_CAPABILITIES__LR_SWAP_MASK 0x800
14215#define AZALIA_F0_CODEC_PIN_PARAMETER_AUDIO_WIDGET_CAPABILITIES__LR_SWAP__SHIFT 0xb
14216#define AZALIA_F0_CODEC_PIN_PARAMETER_AUDIO_WIDGET_CAPABILITIES__AUDIO_WIDGET_CAPABILITIES_DELAY_MASK 0xf0000
14217#define AZALIA_F0_CODEC_PIN_PARAMETER_AUDIO_WIDGET_CAPABILITIES__AUDIO_WIDGET_CAPABILITIES_DELAY__SHIFT 0x10
14218#define AZALIA_F0_CODEC_PIN_PARAMETER_AUDIO_WIDGET_CAPABILITIES__TYPE_MASK 0xf00000
14219#define AZALIA_F0_CODEC_PIN_PARAMETER_AUDIO_WIDGET_CAPABILITIES__TYPE__SHIFT 0x14
14220#define AZALIA_F0_CODEC_PIN_PARAMETER_CAPABILITIES__IMPEDANCE_SENSE_CAPABLE_MASK 0x1
14221#define AZALIA_F0_CODEC_PIN_PARAMETER_CAPABILITIES__IMPEDANCE_SENSE_CAPABLE__SHIFT 0x0
14222#define AZALIA_F0_CODEC_PIN_PARAMETER_CAPABILITIES__TRIGGER_REQUIRED_MASK 0x2
14223#define AZALIA_F0_CODEC_PIN_PARAMETER_CAPABILITIES__TRIGGER_REQUIRED__SHIFT 0x1
14224#define AZALIA_F0_CODEC_PIN_PARAMETER_CAPABILITIES__JACK_DETECTION_CAPABILITY_MASK 0x4
14225#define AZALIA_F0_CODEC_PIN_PARAMETER_CAPABILITIES__JACK_DETECTION_CAPABILITY__SHIFT 0x2
14226#define AZALIA_F0_CODEC_PIN_PARAMETER_CAPABILITIES__HEADPHONE_DRIVE_CAPABLE_MASK 0x8
14227#define AZALIA_F0_CODEC_PIN_PARAMETER_CAPABILITIES__HEADPHONE_DRIVE_CAPABLE__SHIFT 0x3
14228#define AZALIA_F0_CODEC_PIN_PARAMETER_CAPABILITIES__OUTPUT_CAPABLE_MASK 0x10
14229#define AZALIA_F0_CODEC_PIN_PARAMETER_CAPABILITIES__OUTPUT_CAPABLE__SHIFT 0x4
14230#define AZALIA_F0_CODEC_PIN_PARAMETER_CAPABILITIES__INPUT_CAPABLE_MASK 0x20
14231#define AZALIA_F0_CODEC_PIN_PARAMETER_CAPABILITIES__INPUT_CAPABLE__SHIFT 0x5
14232#define AZALIA_F0_CODEC_PIN_PARAMETER_CAPABILITIES__BALANCED_I_O_PINS_MASK 0x40
14233#define AZALIA_F0_CODEC_PIN_PARAMETER_CAPABILITIES__BALANCED_I_O_PINS__SHIFT 0x6
14234#define AZALIA_F0_CODEC_PIN_PARAMETER_CAPABILITIES__HDMI_MASK 0x80
14235#define AZALIA_F0_CODEC_PIN_PARAMETER_CAPABILITIES__HDMI__SHIFT 0x7
14236#define AZALIA_F0_CODEC_PIN_PARAMETER_CAPABILITIES__VREF_CONTROL_MASK 0xff00
14237#define AZALIA_F0_CODEC_PIN_PARAMETER_CAPABILITIES__VREF_CONTROL__SHIFT 0x8
14238#define AZALIA_F0_CODEC_PIN_PARAMETER_CAPABILITIES__EAPD_CAPABLE_MASK 0x10000
14239#define AZALIA_F0_CODEC_PIN_PARAMETER_CAPABILITIES__EAPD_CAPABLE__SHIFT 0x10
14240#define AZALIA_F0_CODEC_PIN_PARAMETER_CAPABILITIES__DP_MASK 0x1000000
14241#define AZALIA_F0_CODEC_PIN_PARAMETER_CAPABILITIES__DP__SHIFT 0x18
14242#define AZALIA_F0_CODEC_PIN_CONTROL_UNSOLICITED_RESPONSE__TAG_MASK 0x3f
14243#define AZALIA_F0_CODEC_PIN_CONTROL_UNSOLICITED_RESPONSE__TAG__SHIFT 0x0
14244#define AZALIA_F0_CODEC_PIN_CONTROL_UNSOLICITED_RESPONSE__ENABLE_MASK 0x80
14245#define AZALIA_F0_CODEC_PIN_CONTROL_UNSOLICITED_RESPONSE__ENABLE__SHIFT 0x7
14246#define AZALIA_F0_CODEC_PIN_CONTROL_RESPONSE_PIN_SENSE__IMPEDANCE_SENSE_MASK 0x7fffffff
14247#define AZALIA_F0_CODEC_PIN_CONTROL_RESPONSE_PIN_SENSE__IMPEDANCE_SENSE__SHIFT 0x0
14248#define AZALIA_F0_CODEC_PIN_CONTROL_WIDGET_CONTROL__OUT_ENABLE_MASK 0x40
14249#define AZALIA_F0_CODEC_PIN_CONTROL_WIDGET_CONTROL__OUT_ENABLE__SHIFT 0x6
14250#define AZALIA_F0_CODEC_PIN_CONTROL_CHANNEL_SPEAKER__SPEAKER_ALLOCATION_MASK 0x7f
14251#define AZALIA_F0_CODEC_PIN_CONTROL_CHANNEL_SPEAKER__SPEAKER_ALLOCATION__SHIFT 0x0
14252#define AZALIA_F0_CODEC_PIN_CONTROL_CHANNEL_SPEAKER__CHANNEL_ALLOCATION_MASK 0xff00
14253#define AZALIA_F0_CODEC_PIN_CONTROL_CHANNEL_SPEAKER__CHANNEL_ALLOCATION__SHIFT 0x8
14254#define AZALIA_F0_CODEC_PIN_CONTROL_CHANNEL_SPEAKER__HDMI_CONNECTION_MASK 0x10000
14255#define AZALIA_F0_CODEC_PIN_CONTROL_CHANNEL_SPEAKER__HDMI_CONNECTION__SHIFT 0x10
14256#define AZALIA_F0_CODEC_PIN_CONTROL_CHANNEL_SPEAKER__DP_CONNECTION_MASK 0x20000
14257#define AZALIA_F0_CODEC_PIN_CONTROL_CHANNEL_SPEAKER__DP_CONNECTION__SHIFT 0x11
14258#define AZALIA_F0_CODEC_PIN_CONTROL_CHANNEL_SPEAKER__EXTRA_CONNECTION_INFO_MASK 0xfc0000
14259#define AZALIA_F0_CODEC_PIN_CONTROL_CHANNEL_SPEAKER__EXTRA_CONNECTION_INFO__SHIFT 0x12
14260#define AZALIA_F0_CODEC_PIN_CONTROL_CHANNEL_SPEAKER__LFE_PLAYBACK_LEVEL_MASK 0x3000000
14261#define AZALIA_F0_CODEC_PIN_CONTROL_CHANNEL_SPEAKER__LFE_PLAYBACK_LEVEL__SHIFT 0x18
14262#define AZALIA_F0_CODEC_PIN_CONTROL_CHANNEL_SPEAKER__LEVEL_SHIFT_MASK 0x78000000
14263#define AZALIA_F0_CODEC_PIN_CONTROL_CHANNEL_SPEAKER__LEVEL_SHIFT__SHIFT 0x1b
14264#define AZALIA_F0_CODEC_PIN_CONTROL_CHANNEL_SPEAKER__DOWN_MIX_INHIBIT_MASK 0x80000000
14265#define AZALIA_F0_CODEC_PIN_CONTROL_CHANNEL_SPEAKER__DOWN_MIX_INHIBIT__SHIFT 0x1f
14266#define AZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR0__MAX_CHANNELS_MASK 0x7
14267#define AZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR0__MAX_CHANNELS__SHIFT 0x0
14268#define AZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR0__SUPPORTED_FREQUENCIES_MASK 0xff00
14269#define AZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR0__SUPPORTED_FREQUENCIES__SHIFT 0x8
14270#define AZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR0__DESCRIPTOR_BYTE_2_MASK 0xff0000
14271#define AZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR0__DESCRIPTOR_BYTE_2__SHIFT 0x10
14272#define AZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR0__SUPPORTED_FREQUENCIES_STEREO_MASK 0xff000000
14273#define AZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR0__SUPPORTED_FREQUENCIES_STEREO__SHIFT 0x18
14274#define AZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR1__MAX_CHANNELS_MASK 0x7
14275#define AZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR1__MAX_CHANNELS__SHIFT 0x0
14276#define AZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR1__SUPPORTED_FREQUENCIES_MASK 0xff00
14277#define AZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR1__SUPPORTED_FREQUENCIES__SHIFT 0x8
14278#define AZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR1__DESCRIPTOR_BYTE_2_MASK 0xff0000
14279#define AZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR1__DESCRIPTOR_BYTE_2__SHIFT 0x10
14280#define AZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR2__MAX_CHANNELS_MASK 0x7
14281#define AZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR2__MAX_CHANNELS__SHIFT 0x0
14282#define AZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR2__SUPPORTED_FREQUENCIES_MASK 0xff00
14283#define AZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR2__SUPPORTED_FREQUENCIES__SHIFT 0x8
14284#define AZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR2__DESCRIPTOR_BYTE_2_MASK 0xff0000
14285#define AZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR2__DESCRIPTOR_BYTE_2__SHIFT 0x10
14286#define AZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR3__MAX_CHANNELS_MASK 0x7
14287#define AZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR3__MAX_CHANNELS__SHIFT 0x0
14288#define AZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR3__SUPPORTED_FREQUENCIES_MASK 0xff00
14289#define AZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR3__SUPPORTED_FREQUENCIES__SHIFT 0x8
14290#define AZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR3__DESCRIPTOR_BYTE_2_MASK 0xff0000
14291#define AZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR3__DESCRIPTOR_BYTE_2__SHIFT 0x10
14292#define AZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR4__MAX_CHANNELS_MASK 0x7
14293#define AZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR4__MAX_CHANNELS__SHIFT 0x0
14294#define AZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR4__SUPPORTED_FREQUENCIES_MASK 0xff00
14295#define AZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR4__SUPPORTED_FREQUENCIES__SHIFT 0x8
14296#define AZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR4__DESCRIPTOR_BYTE_2_MASK 0xff0000
14297#define AZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR4__DESCRIPTOR_BYTE_2__SHIFT 0x10
14298#define AZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR5__MAX_CHANNELS_MASK 0x7
14299#define AZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR5__MAX_CHANNELS__SHIFT 0x0
14300#define AZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR5__SUPPORTED_FREQUENCIES_MASK 0xff00
14301#define AZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR5__SUPPORTED_FREQUENCIES__SHIFT 0x8
14302#define AZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR5__DESCRIPTOR_BYTE_2_MASK 0xff0000
14303#define AZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR5__DESCRIPTOR_BYTE_2__SHIFT 0x10
14304#define AZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR6__MAX_CHANNELS_MASK 0x7
14305#define AZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR6__MAX_CHANNELS__SHIFT 0x0
14306#define AZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR6__SUPPORTED_FREQUENCIES_MASK 0xff00
14307#define AZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR6__SUPPORTED_FREQUENCIES__SHIFT 0x8
14308#define AZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR6__DESCRIPTOR_BYTE_2_MASK 0xff0000
14309#define AZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR6__DESCRIPTOR_BYTE_2__SHIFT 0x10
14310#define AZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR7__MAX_CHANNELS_MASK 0x7
14311#define AZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR7__MAX_CHANNELS__SHIFT 0x0
14312#define AZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR7__SUPPORTED_FREQUENCIES_MASK 0xff00
14313#define AZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR7__SUPPORTED_FREQUENCIES__SHIFT 0x8
14314#define AZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR7__DESCRIPTOR_BYTE_2_MASK 0xff0000
14315#define AZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR7__DESCRIPTOR_BYTE_2__SHIFT 0x10
14316#define AZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR8__MAX_CHANNELS_MASK 0x7
14317#define AZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR8__MAX_CHANNELS__SHIFT 0x0
14318#define AZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR8__SUPPORTED_FREQUENCIES_MASK 0xff00
14319#define AZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR8__SUPPORTED_FREQUENCIES__SHIFT 0x8
14320#define AZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR8__DESCRIPTOR_BYTE_2_MASK 0xff0000
14321#define AZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR8__DESCRIPTOR_BYTE_2__SHIFT 0x10
14322#define AZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR9__MAX_CHANNELS_MASK 0x7
14323#define AZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR9__MAX_CHANNELS__SHIFT 0x0
14324#define AZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR9__SUPPORTED_FREQUENCIES_MASK 0xff00
14325#define AZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR9__SUPPORTED_FREQUENCIES__SHIFT 0x8
14326#define AZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR9__DESCRIPTOR_BYTE_2_MASK 0xff0000
14327#define AZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR9__DESCRIPTOR_BYTE_2__SHIFT 0x10
14328#define AZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR10__MAX_CHANNELS_MASK 0x7
14329#define AZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR10__MAX_CHANNELS__SHIFT 0x0
14330#define AZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR10__SUPPORTED_FREQUENCIES_MASK 0xff00
14331#define AZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR10__SUPPORTED_FREQUENCIES__SHIFT 0x8
14332#define AZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR10__DESCRIPTOR_BYTE_2_MASK 0xff0000
14333#define AZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR10__DESCRIPTOR_BYTE_2__SHIFT 0x10
14334#define AZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR11__MAX_CHANNELS_MASK 0x7
14335#define AZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR11__MAX_CHANNELS__SHIFT 0x0
14336#define AZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR11__SUPPORTED_FREQUENCIES_MASK 0xff00
14337#define AZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR11__SUPPORTED_FREQUENCIES__SHIFT 0x8
14338#define AZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR11__DESCRIPTOR_BYTE_2_MASK 0xff0000
14339#define AZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR11__DESCRIPTOR_BYTE_2__SHIFT 0x10
14340#define AZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR12__MAX_CHANNELS_MASK 0x7
14341#define AZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR12__MAX_CHANNELS__SHIFT 0x0
14342#define AZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR12__SUPPORTED_FREQUENCIES_MASK 0xff00
14343#define AZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR12__SUPPORTED_FREQUENCIES__SHIFT 0x8
14344#define AZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR12__DESCRIPTOR_BYTE_2_MASK 0xff0000
14345#define AZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR12__DESCRIPTOR_BYTE_2__SHIFT 0x10
14346#define AZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR13__MAX_CHANNELS_MASK 0x7
14347#define AZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR13__MAX_CHANNELS__SHIFT 0x0
14348#define AZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR13__SUPPORTED_FREQUENCIES_MASK 0xff00
14349#define AZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR13__SUPPORTED_FREQUENCIES__SHIFT 0x8
14350#define AZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR13__DESCRIPTOR_BYTE_2_MASK 0xff0000
14351#define AZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR13__DESCRIPTOR_BYTE_2__SHIFT 0x10
14352#define AZALIA_F0_CODEC_PIN_CONTROL_MULTICHANNEL_ENABLE__MULTICHANNEL01_ENABLE_MASK 0x1
14353#define AZALIA_F0_CODEC_PIN_CONTROL_MULTICHANNEL_ENABLE__MULTICHANNEL01_ENABLE__SHIFT 0x0
14354#define AZALIA_F0_CODEC_PIN_CONTROL_MULTICHANNEL_ENABLE__MULTICHANNEL01_MUTE_MASK 0x2
14355#define AZALIA_F0_CODEC_PIN_CONTROL_MULTICHANNEL_ENABLE__MULTICHANNEL01_MUTE__SHIFT 0x1
14356#define AZALIA_F0_CODEC_PIN_CONTROL_MULTICHANNEL_ENABLE__MULTICHANNEL01_CHANNEL_ID_MASK 0xf0
14357#define AZALIA_F0_CODEC_PIN_CONTROL_MULTICHANNEL_ENABLE__MULTICHANNEL01_CHANNEL_ID__SHIFT 0x4
14358#define AZALIA_F0_CODEC_PIN_CONTROL_MULTICHANNEL_ENABLE__MULTICHANNEL23_ENABLE_MASK 0x100
14359#define AZALIA_F0_CODEC_PIN_CONTROL_MULTICHANNEL_ENABLE__MULTICHANNEL23_ENABLE__SHIFT 0x8
14360#define AZALIA_F0_CODEC_PIN_CONTROL_MULTICHANNEL_ENABLE__MULTICHANNEL23_MUTE_MASK 0x200
14361#define AZALIA_F0_CODEC_PIN_CONTROL_MULTICHANNEL_ENABLE__MULTICHANNEL23_MUTE__SHIFT 0x9
14362#define AZALIA_F0_CODEC_PIN_CONTROL_MULTICHANNEL_ENABLE__MULTICHANNEL23_CHANNEL_ID_MASK 0xf000
14363#define AZALIA_F0_CODEC_PIN_CONTROL_MULTICHANNEL_ENABLE__MULTICHANNEL23_CHANNEL_ID__SHIFT 0xc
14364#define AZALIA_F0_CODEC_PIN_CONTROL_MULTICHANNEL_ENABLE__MULTICHANNEL45_ENABLE_MASK 0x10000
14365#define AZALIA_F0_CODEC_PIN_CONTROL_MULTICHANNEL_ENABLE__MULTICHANNEL45_ENABLE__SHIFT 0x10
14366#define AZALIA_F0_CODEC_PIN_CONTROL_MULTICHANNEL_ENABLE__MULTICHANNEL45_MUTE_MASK 0x20000
14367#define AZALIA_F0_CODEC_PIN_CONTROL_MULTICHANNEL_ENABLE__MULTICHANNEL45_MUTE__SHIFT 0x11
14368#define AZALIA_F0_CODEC_PIN_CONTROL_MULTICHANNEL_ENABLE__MULTICHANNEL45_CHANNEL_ID_MASK 0xf00000
14369#define AZALIA_F0_CODEC_PIN_CONTROL_MULTICHANNEL_ENABLE__MULTICHANNEL45_CHANNEL_ID__SHIFT 0x14
14370#define AZALIA_F0_CODEC_PIN_CONTROL_MULTICHANNEL_ENABLE__MULTICHANNEL67_ENABLE_MASK 0x1000000
14371#define AZALIA_F0_CODEC_PIN_CONTROL_MULTICHANNEL_ENABLE__MULTICHANNEL67_ENABLE__SHIFT 0x18
14372#define AZALIA_F0_CODEC_PIN_CONTROL_MULTICHANNEL_ENABLE__MULTICHANNEL67_MUTE_MASK 0x2000000
14373#define AZALIA_F0_CODEC_PIN_CONTROL_MULTICHANNEL_ENABLE__MULTICHANNEL67_MUTE__SHIFT 0x19
14374#define AZALIA_F0_CODEC_PIN_CONTROL_MULTICHANNEL_ENABLE__MULTICHANNEL67_CHANNEL_ID_MASK 0xf0000000
14375#define AZALIA_F0_CODEC_PIN_CONTROL_MULTICHANNEL_ENABLE__MULTICHANNEL67_CHANNEL_ID__SHIFT 0x1c
14376#define AZALIA_F0_CODEC_PIN_CONTROL_MULTICHANNEL_ENABLE2__MULTICHANNEL1_ENABLE_MASK 0x1
14377#define AZALIA_F0_CODEC_PIN_CONTROL_MULTICHANNEL_ENABLE2__MULTICHANNEL1_ENABLE__SHIFT 0x0
14378#define AZALIA_F0_CODEC_PIN_CONTROL_MULTICHANNEL_ENABLE2__MULTICHANNEL1_MUTE_MASK 0x2
14379#define AZALIA_F0_CODEC_PIN_CONTROL_MULTICHANNEL_ENABLE2__MULTICHANNEL1_MUTE__SHIFT 0x1
14380#define AZALIA_F0_CODEC_PIN_CONTROL_MULTICHANNEL_ENABLE2__MULTICHANNEL1_CHANNEL_ID_MASK 0xf0
14381#define AZALIA_F0_CODEC_PIN_CONTROL_MULTICHANNEL_ENABLE2__MULTICHANNEL1_CHANNEL_ID__SHIFT 0x4
14382#define AZALIA_F0_CODEC_PIN_CONTROL_MULTICHANNEL_ENABLE2__MULTICHANNEL3_ENABLE_MASK 0x100
14383#define AZALIA_F0_CODEC_PIN_CONTROL_MULTICHANNEL_ENABLE2__MULTICHANNEL3_ENABLE__SHIFT 0x8
14384#define AZALIA_F0_CODEC_PIN_CONTROL_MULTICHANNEL_ENABLE2__MULTICHANNEL3_MUTE_MASK 0x200
14385#define AZALIA_F0_CODEC_PIN_CONTROL_MULTICHANNEL_ENABLE2__MULTICHANNEL3_MUTE__SHIFT 0x9
14386#define AZALIA_F0_CODEC_PIN_CONTROL_MULTICHANNEL_ENABLE2__MULTICHANNEL3_CHANNEL_ID_MASK 0xf000
14387#define AZALIA_F0_CODEC_PIN_CONTROL_MULTICHANNEL_ENABLE2__MULTICHANNEL3_CHANNEL_ID__SHIFT 0xc
14388#define AZALIA_F0_CODEC_PIN_CONTROL_MULTICHANNEL_ENABLE2__MULTICHANNEL5_ENABLE_MASK 0x10000
14389#define AZALIA_F0_CODEC_PIN_CONTROL_MULTICHANNEL_ENABLE2__MULTICHANNEL5_ENABLE__SHIFT 0x10
14390#define AZALIA_F0_CODEC_PIN_CONTROL_MULTICHANNEL_ENABLE2__MULTICHANNEL5_MUTE_MASK 0x20000
14391#define AZALIA_F0_CODEC_PIN_CONTROL_MULTICHANNEL_ENABLE2__MULTICHANNEL5_MUTE__SHIFT 0x11
14392#define AZALIA_F0_CODEC_PIN_CONTROL_MULTICHANNEL_ENABLE2__MULTICHANNEL5_CHANNEL_ID_MASK 0xf00000
14393#define AZALIA_F0_CODEC_PIN_CONTROL_MULTICHANNEL_ENABLE2__MULTICHANNEL5_CHANNEL_ID__SHIFT 0x14
14394#define AZALIA_F0_CODEC_PIN_CONTROL_MULTICHANNEL_ENABLE2__MULTICHANNEL7_ENABLE_MASK 0x1000000
14395#define AZALIA_F0_CODEC_PIN_CONTROL_MULTICHANNEL_ENABLE2__MULTICHANNEL7_ENABLE__SHIFT 0x18
14396#define AZALIA_F0_CODEC_PIN_CONTROL_MULTICHANNEL_ENABLE2__MULTICHANNEL7_MUTE_MASK 0x2000000
14397#define AZALIA_F0_CODEC_PIN_CONTROL_MULTICHANNEL_ENABLE2__MULTICHANNEL7_MUTE__SHIFT 0x19
14398#define AZALIA_F0_CODEC_PIN_CONTROL_MULTICHANNEL_ENABLE2__MULTICHANNEL7_CHANNEL_ID_MASK 0xf0000000
14399#define AZALIA_F0_CODEC_PIN_CONTROL_MULTICHANNEL_ENABLE2__MULTICHANNEL7_CHANNEL_ID__SHIFT 0x1c
14400#define AZALIA_F0_CODEC_PIN_CONTROL_MULTICHANNEL_MODE__MULTICHANNEL_MODE_MASK 0x1
14401#define AZALIA_F0_CODEC_PIN_CONTROL_MULTICHANNEL_MODE__MULTICHANNEL_MODE__SHIFT 0x0
14402#define AZALIA_F0_CODEC_PIN_CONTROL_RESPONSE_LIPSYNC__VIDEO_LIPSYNC_MASK 0xff
14403#define AZALIA_F0_CODEC_PIN_CONTROL_RESPONSE_LIPSYNC__VIDEO_LIPSYNC__SHIFT 0x0
14404#define AZALIA_F0_CODEC_PIN_CONTROL_RESPONSE_LIPSYNC__AUDIO_LIPSYNC_MASK 0xff00
14405#define AZALIA_F0_CODEC_PIN_CONTROL_RESPONSE_LIPSYNC__AUDIO_LIPSYNC__SHIFT 0x8
14406#define AZALIA_F0_CODEC_PIN_CONTROL_RESPONSE_HBR__HBR_CAPABLE_MASK 0x1
14407#define AZALIA_F0_CODEC_PIN_CONTROL_RESPONSE_HBR__HBR_CAPABLE__SHIFT 0x0
14408#define AZALIA_F0_CODEC_PIN_CONTROL_RESPONSE_HBR__HBR_ENABLE_MASK 0x10
14409#define AZALIA_F0_CODEC_PIN_CONTROL_RESPONSE_HBR__HBR_ENABLE__SHIFT 0x4
14410#define AZALIA_F0_CODEC_PIN_CONTROL_SINK_INFO0__MANUFACTURER_ID_MASK 0xffff
14411#define AZALIA_F0_CODEC_PIN_CONTROL_SINK_INFO0__MANUFACTURER_ID__SHIFT 0x0
14412#define AZALIA_F0_CODEC_PIN_CONTROL_SINK_INFO0__PRODUCT_ID_MASK 0xffff0000
14413#define AZALIA_F0_CODEC_PIN_CONTROL_SINK_INFO0__PRODUCT_ID__SHIFT 0x10
14414#define AZALIA_F0_CODEC_PIN_CONTROL_SINK_INFO1__SINK_DESCRIPTION_LEN_MASK 0xff
14415#define AZALIA_F0_CODEC_PIN_CONTROL_SINK_INFO1__SINK_DESCRIPTION_LEN__SHIFT 0x0
14416#define AZALIA_F0_CODEC_PIN_CONTROL_SINK_INFO2__PORT_ID0_MASK 0xffffffff
14417#define AZALIA_F0_CODEC_PIN_CONTROL_SINK_INFO2__PORT_ID0__SHIFT 0x0
14418#define AZALIA_F0_CODEC_PIN_CONTROL_SINK_INFO3__PORT_ID1_MASK 0xffffffff
14419#define AZALIA_F0_CODEC_PIN_CONTROL_SINK_INFO3__PORT_ID1__SHIFT 0x0
14420#define AZALIA_F0_CODEC_PIN_CONTROL_SINK_INFO4__DESCRIPTION0_MASK 0xff
14421#define AZALIA_F0_CODEC_PIN_CONTROL_SINK_INFO4__DESCRIPTION0__SHIFT 0x0
14422#define AZALIA_F0_CODEC_PIN_CONTROL_SINK_INFO4__DESCRIPTION1_MASK 0xff00
14423#define AZALIA_F0_CODEC_PIN_CONTROL_SINK_INFO4__DESCRIPTION1__SHIFT 0x8
14424#define AZALIA_F0_CODEC_PIN_CONTROL_SINK_INFO4__DESCRIPTION2_MASK 0xff0000
14425#define AZALIA_F0_CODEC_PIN_CONTROL_SINK_INFO4__DESCRIPTION2__SHIFT 0x10
14426#define AZALIA_F0_CODEC_PIN_CONTROL_SINK_INFO4__DESCRIPTION3_MASK 0xff000000
14427#define AZALIA_F0_CODEC_PIN_CONTROL_SINK_INFO4__DESCRIPTION3__SHIFT 0x18
14428#define AZALIA_F0_CODEC_PIN_CONTROL_SINK_INFO5__DESCRIPTION4_MASK 0xff
14429#define AZALIA_F0_CODEC_PIN_CONTROL_SINK_INFO5__DESCRIPTION4__SHIFT 0x0
14430#define AZALIA_F0_CODEC_PIN_CONTROL_SINK_INFO5__DESCRIPTION5_MASK 0xff00
14431#define AZALIA_F0_CODEC_PIN_CONTROL_SINK_INFO5__DESCRIPTION5__SHIFT 0x8
14432#define AZALIA_F0_CODEC_PIN_CONTROL_SINK_INFO5__DESCRIPTION6_MASK 0xff0000
14433#define AZALIA_F0_CODEC_PIN_CONTROL_SINK_INFO5__DESCRIPTION6__SHIFT 0x10
14434#define AZALIA_F0_CODEC_PIN_CONTROL_SINK_INFO5__DESCRIPTION7_MASK 0xff000000
14435#define AZALIA_F0_CODEC_PIN_CONTROL_SINK_INFO5__DESCRIPTION7__SHIFT 0x18
14436#define AZALIA_F0_CODEC_PIN_CONTROL_SINK_INFO6__DESCRIPTION8_MASK 0xff
14437#define AZALIA_F0_CODEC_PIN_CONTROL_SINK_INFO6__DESCRIPTION8__SHIFT 0x0
14438#define AZALIA_F0_CODEC_PIN_CONTROL_SINK_INFO6__DESCRIPTION9_MASK 0xff00
14439#define AZALIA_F0_CODEC_PIN_CONTROL_SINK_INFO6__DESCRIPTION9__SHIFT 0x8
14440#define AZALIA_F0_CODEC_PIN_CONTROL_SINK_INFO6__DESCRIPTION10_MASK 0xff0000
14441#define AZALIA_F0_CODEC_PIN_CONTROL_SINK_INFO6__DESCRIPTION10__SHIFT 0x10
14442#define AZALIA_F0_CODEC_PIN_CONTROL_SINK_INFO6__DESCRIPTION11_MASK 0xff000000
14443#define AZALIA_F0_CODEC_PIN_CONTROL_SINK_INFO6__DESCRIPTION11__SHIFT 0x18
14444#define AZALIA_F0_CODEC_PIN_CONTROL_SINK_INFO7__DESCRIPTION12_MASK 0xff
14445#define AZALIA_F0_CODEC_PIN_CONTROL_SINK_INFO7__DESCRIPTION12__SHIFT 0x0
14446#define AZALIA_F0_CODEC_PIN_CONTROL_SINK_INFO7__DESCRIPTION13_MASK 0xff00
14447#define AZALIA_F0_CODEC_PIN_CONTROL_SINK_INFO7__DESCRIPTION13__SHIFT 0x8
14448#define AZALIA_F0_CODEC_PIN_CONTROL_SINK_INFO7__DESCRIPTION14_MASK 0xff0000
14449#define AZALIA_F0_CODEC_PIN_CONTROL_SINK_INFO7__DESCRIPTION14__SHIFT 0x10
14450#define AZALIA_F0_CODEC_PIN_CONTROL_SINK_INFO7__DESCRIPTION15_MASK 0xff000000
14451#define AZALIA_F0_CODEC_PIN_CONTROL_SINK_INFO7__DESCRIPTION15__SHIFT 0x18
14452#define AZALIA_F0_CODEC_PIN_CONTROL_SINK_INFO8__DESCRIPTION16_MASK 0xff
14453#define AZALIA_F0_CODEC_PIN_CONTROL_SINK_INFO8__DESCRIPTION16__SHIFT 0x0
14454#define AZALIA_F0_CODEC_PIN_CONTROL_SINK_INFO8__DESCRIPTION17_MASK 0xff00
14455#define AZALIA_F0_CODEC_PIN_CONTROL_SINK_INFO8__DESCRIPTION17__SHIFT 0x8
14456#define AZALIA_F0_CODEC_PIN_CONTROL_HOT_PLUG_CONTROL__CLOCK_GATING_DISABLE_MASK 0x1
14457#define AZALIA_F0_CODEC_PIN_CONTROL_HOT_PLUG_CONTROL__CLOCK_GATING_DISABLE__SHIFT 0x0
14458#define AZALIA_F0_CODEC_PIN_CONTROL_HOT_PLUG_CONTROL__CLOCK_ON_STATE_MASK 0x10
14459#define AZALIA_F0_CODEC_PIN_CONTROL_HOT_PLUG_CONTROL__CLOCK_ON_STATE__SHIFT 0x4
14460#define AZALIA_F0_CODEC_PIN_CONTROL_HOT_PLUG_CONTROL__AUDIO_ENABLED_MASK 0x80000000
14461#define AZALIA_F0_CODEC_PIN_CONTROL_HOT_PLUG_CONTROL__AUDIO_ENABLED__SHIFT 0x1f
14462#define AZALIA_F0_CODEC_PIN_CONTROL_UNSOLICITED_RESPONSE_FORCE__UNSOLICITED_RESPONSE_PAYLOAD_MASK 0x3ffffff
14463#define AZALIA_F0_CODEC_PIN_CONTROL_UNSOLICITED_RESPONSE_FORCE__UNSOLICITED_RESPONSE_PAYLOAD__SHIFT 0x0
14464#define AZALIA_F0_CODEC_PIN_CONTROL_UNSOLICITED_RESPONSE_FORCE__UNSOLICITED_RESPONSE_FORCE_MASK 0x10000000
14465#define AZALIA_F0_CODEC_PIN_CONTROL_UNSOLICITED_RESPONSE_FORCE__UNSOLICITED_RESPONSE_FORCE__SHIFT 0x1c
14466#define AZALIA_F0_CODEC_PIN_CONTROL_RESPONSE_CONFIGURATION_DEFAULT__SEQUENCE_MASK 0xf
14467#define AZALIA_F0_CODEC_PIN_CONTROL_RESPONSE_CONFIGURATION_DEFAULT__SEQUENCE__SHIFT 0x0
14468#define AZALIA_F0_CODEC_PIN_CONTROL_RESPONSE_CONFIGURATION_DEFAULT__DEFAULT_ASSOCIATION_MASK 0xf0
14469#define AZALIA_F0_CODEC_PIN_CONTROL_RESPONSE_CONFIGURATION_DEFAULT__DEFAULT_ASSOCIATION__SHIFT 0x4
14470#define AZALIA_F0_CODEC_PIN_CONTROL_RESPONSE_CONFIGURATION_DEFAULT__MISC_MASK 0xf00
14471#define AZALIA_F0_CODEC_PIN_CONTROL_RESPONSE_CONFIGURATION_DEFAULT__MISC__SHIFT 0x8
14472#define AZALIA_F0_CODEC_PIN_CONTROL_RESPONSE_CONFIGURATION_DEFAULT__COLOR_MASK 0xf000
14473#define AZALIA_F0_CODEC_PIN_CONTROL_RESPONSE_CONFIGURATION_DEFAULT__COLOR__SHIFT 0xc
14474#define AZALIA_F0_CODEC_PIN_CONTROL_RESPONSE_CONFIGURATION_DEFAULT__CONNECTION_TYPE_MASK 0xf0000
14475#define AZALIA_F0_CODEC_PIN_CONTROL_RESPONSE_CONFIGURATION_DEFAULT__CONNECTION_TYPE__SHIFT 0x10
14476#define AZALIA_F0_CODEC_PIN_CONTROL_RESPONSE_CONFIGURATION_DEFAULT__DEFAULT_DEVICE_MASK 0xf00000
14477#define AZALIA_F0_CODEC_PIN_CONTROL_RESPONSE_CONFIGURATION_DEFAULT__DEFAULT_DEVICE__SHIFT 0x14
14478#define AZALIA_F0_CODEC_PIN_CONTROL_RESPONSE_CONFIGURATION_DEFAULT__LOCATION_MASK 0x3f000000
14479#define AZALIA_F0_CODEC_PIN_CONTROL_RESPONSE_CONFIGURATION_DEFAULT__LOCATION__SHIFT 0x18
14480#define AZALIA_F0_CODEC_PIN_CONTROL_RESPONSE_CONFIGURATION_DEFAULT__PORT_CONNECTIVITY_MASK 0xc0000000
14481#define AZALIA_F0_CODEC_PIN_CONTROL_RESPONSE_CONFIGURATION_DEFAULT__PORT_CONNECTIVITY__SHIFT 0x1e
14482#define AZALIA_F0_PIN_CONTROL_CODEC_CS_OVERRIDE_0__IEC_60958_CS_MODE_MASK 0x3
14483#define AZALIA_F0_PIN_CONTROL_CODEC_CS_OVERRIDE_0__IEC_60958_CS_MODE__SHIFT 0x0
14484#define AZALIA_F0_PIN_CONTROL_CODEC_CS_OVERRIDE_0__IEC_60958_CS_SOURCE_NUMBER_MASK 0x3c
14485#define AZALIA_F0_PIN_CONTROL_CODEC_CS_OVERRIDE_0__IEC_60958_CS_SOURCE_NUMBER__SHIFT 0x2
14486#define AZALIA_F0_PIN_CONTROL_CODEC_CS_OVERRIDE_1__IEC_60958_CS_CLOCK_ACCURACY_MASK 0x3
14487#define AZALIA_F0_PIN_CONTROL_CODEC_CS_OVERRIDE_1__IEC_60958_CS_CLOCK_ACCURACY__SHIFT 0x0
14488#define AZALIA_F0_PIN_CONTROL_CODEC_CS_OVERRIDE_1__IEC_60958_CS_CLOCK_ACCURACY_OVRRD_EN_MASK 0x4
14489#define AZALIA_F0_PIN_CONTROL_CODEC_CS_OVERRIDE_1__IEC_60958_CS_CLOCK_ACCURACY_OVRRD_EN__SHIFT 0x2
14490#define AZALIA_F0_PIN_CONTROL_CODEC_CS_OVERRIDE_1__IEC_60958_CS_WORD_LENGTH_MASK 0x78
14491#define AZALIA_F0_PIN_CONTROL_CODEC_CS_OVERRIDE_1__IEC_60958_CS_WORD_LENGTH__SHIFT 0x3
14492#define AZALIA_F0_PIN_CONTROL_CODEC_CS_OVERRIDE_1__IEC_60958_CS_WORD_LENGTH_OVRRD_EN_MASK 0x80
14493#define AZALIA_F0_PIN_CONTROL_CODEC_CS_OVERRIDE_1__IEC_60958_CS_WORD_LENGTH_OVRRD_EN__SHIFT 0x7
14494#define AZALIA_F0_PIN_CONTROL_CODEC_CS_OVERRIDE_2__IEC_60958_CS_SAMPLING_FREQUENCY_MASK 0x3f
14495#define AZALIA_F0_PIN_CONTROL_CODEC_CS_OVERRIDE_2__IEC_60958_CS_SAMPLING_FREQUENCY__SHIFT 0x0
14496#define AZALIA_F0_PIN_CONTROL_CODEC_CS_OVERRIDE_2__IEC_60958_CS_SAMPLING_FREQUENCY_OVRRD_EN_MASK 0x40
14497#define AZALIA_F0_PIN_CONTROL_CODEC_CS_OVERRIDE_2__IEC_60958_CS_SAMPLING_FREQUENCY_OVRRD_EN__SHIFT 0x6
14498#define AZALIA_F0_PIN_CONTROL_CODEC_CS_OVERRIDE_3__IEC_60958_CS_ORIGINAL_SAMPLING_FREQUENCY_MASK 0xf
14499#define AZALIA_F0_PIN_CONTROL_CODEC_CS_OVERRIDE_3__IEC_60958_CS_ORIGINAL_SAMPLING_FREQUENCY__SHIFT 0x0
14500#define AZALIA_F0_PIN_CONTROL_CODEC_CS_OVERRIDE_3__IEC_60958_CS_ORIGINAL_SAMPLING_FREQUENCY_OVRRD_EN_MASK 0x10
14501#define AZALIA_F0_PIN_CONTROL_CODEC_CS_OVERRIDE_3__IEC_60958_CS_ORIGINAL_SAMPLING_FREQUENCY_OVRRD_EN__SHIFT 0x4
14502#define AZALIA_F0_PIN_CONTROL_CODEC_CS_OVERRIDE_4__IEC_60958_CS_SAMPLING_FREQUENCY_COEFF_MASK 0xf
14503#define AZALIA_F0_PIN_CONTROL_CODEC_CS_OVERRIDE_4__IEC_60958_CS_SAMPLING_FREQUENCY_COEFF__SHIFT 0x0
14504#define AZALIA_F0_PIN_CONTROL_CODEC_CS_OVERRIDE_4__IEC_60958_CS_MPEG_SURROUND_INFO_MASK 0x10
14505#define AZALIA_F0_PIN_CONTROL_CODEC_CS_OVERRIDE_4__IEC_60958_CS_MPEG_SURROUND_INFO__SHIFT 0x4
14506#define AZALIA_F0_PIN_CONTROL_CODEC_CS_OVERRIDE_4__IEC_60958_CS_CGMS_A_MASK 0x60
14507#define AZALIA_F0_PIN_CONTROL_CODEC_CS_OVERRIDE_4__IEC_60958_CS_CGMS_A__SHIFT 0x5
14508#define AZALIA_F0_PIN_CONTROL_CODEC_CS_OVERRIDE_4__IEC_60958_CS_CGMS_A_VALID_MASK 0x80
14509#define AZALIA_F0_PIN_CONTROL_CODEC_CS_OVERRIDE_4__IEC_60958_CS_CGMS_A_VALID__SHIFT 0x7
14510#define AZALIA_F0_PIN_CONTROL_CODEC_CS_OVERRIDE_5__IEC_60958_CS_CHANNEL_NUMBER_L_MASK 0xf
14511#define AZALIA_F0_PIN_CONTROL_CODEC_CS_OVERRIDE_5__IEC_60958_CS_CHANNEL_NUMBER_L__SHIFT 0x0
14512#define AZALIA_F0_PIN_CONTROL_CODEC_CS_OVERRIDE_5__IEC_60958_CS_CHANNEL_NUMBER_R_MASK 0xf0
14513#define AZALIA_F0_PIN_CONTROL_CODEC_CS_OVERRIDE_5__IEC_60958_CS_CHANNEL_NUMBER_R__SHIFT 0x4
14514#define AZALIA_F0_PIN_CONTROL_CODEC_CS_OVERRIDE_6__IEC_60958_CS_CHANNEL_NUMBER_2_MASK 0xf
14515#define AZALIA_F0_PIN_CONTROL_CODEC_CS_OVERRIDE_6__IEC_60958_CS_CHANNEL_NUMBER_2__SHIFT 0x0
14516#define AZALIA_F0_PIN_CONTROL_CODEC_CS_OVERRIDE_6__IEC_60958_CS_CHANNEL_NUMBER_3_MASK 0xf0
14517#define AZALIA_F0_PIN_CONTROL_CODEC_CS_OVERRIDE_6__IEC_60958_CS_CHANNEL_NUMBER_3__SHIFT 0x4
14518#define AZALIA_F0_PIN_CONTROL_CODEC_CS_OVERRIDE_7__IEC_60958_CS_CHANNEL_NUMBER_4_MASK 0xf
14519#define AZALIA_F0_PIN_CONTROL_CODEC_CS_OVERRIDE_7__IEC_60958_CS_CHANNEL_NUMBER_4__SHIFT 0x0
14520#define AZALIA_F0_PIN_CONTROL_CODEC_CS_OVERRIDE_7__IEC_60958_CS_CHANNEL_NUMBER_5_MASK 0xf0
14521#define AZALIA_F0_PIN_CONTROL_CODEC_CS_OVERRIDE_7__IEC_60958_CS_CHANNEL_NUMBER_5__SHIFT 0x4
14522#define AZALIA_F0_PIN_CONTROL_CODEC_CS_OVERRIDE_8__IEC_60958_CS_CHANNEL_NUMBER_6_MASK 0xf
14523#define AZALIA_F0_PIN_CONTROL_CODEC_CS_OVERRIDE_8__IEC_60958_CS_CHANNEL_NUMBER_6__SHIFT 0x0
14524#define AZALIA_F0_PIN_CONTROL_CODEC_CS_OVERRIDE_8__IEC_60958_CS_CHANNEL_NUMBER_7_MASK 0xf0
14525#define AZALIA_F0_PIN_CONTROL_CODEC_CS_OVERRIDE_8__IEC_60958_CS_CHANNEL_NUMBER_7__SHIFT 0x4
14526#define AZALIA_F0_CODEC_PIN_ASSOCIATION_INFO__ASSOCIATION_INFO_MASK 0xffffffff
14527#define AZALIA_F0_CODEC_PIN_ASSOCIATION_INFO__ASSOCIATION_INFO__SHIFT 0x0
14528#define AZALIA_F0_CODEC_PIN_CONTROL_DIGITAL_OUTPUT_STATUS__OUTPUT_ACTIVE_MASK 0x1
14529#define AZALIA_F0_CODEC_PIN_CONTROL_DIGITAL_OUTPUT_STATUS__OUTPUT_ACTIVE__SHIFT 0x0
14530#define AZALIA_F0_CODEC_PIN_CONTROL_LPIB_SNAPSHOT_CONTROL__LPIB_SNAPSHOT_LOCK_MASK 0x1
14531#define AZALIA_F0_CODEC_PIN_CONTROL_LPIB_SNAPSHOT_CONTROL__LPIB_SNAPSHOT_LOCK__SHIFT 0x0
14532#define AZALIA_F0_CODEC_PIN_CONTROL_LPIB_SNAPSHOT_CONTROL__CYCLIC_BUFFER_WRAP_COUNT_MASK 0xff00
14533#define AZALIA_F0_CODEC_PIN_CONTROL_LPIB_SNAPSHOT_CONTROL__CYCLIC_BUFFER_WRAP_COUNT__SHIFT 0x8
14534#define AZALIA_F0_CODEC_PIN_CONTROL_LPIB__LPIB_MASK 0xffffffff
14535#define AZALIA_F0_CODEC_PIN_CONTROL_LPIB__LPIB__SHIFT 0x0
14536#define AZALIA_F0_CODEC_PIN_CONTROL_LPIB_TIMER_SNAPSHOT__LPIB_TIMER_SNAPSHOT_MASK 0xffffffff
14537#define AZALIA_F0_CODEC_PIN_CONTROL_LPIB_TIMER_SNAPSHOT__LPIB_TIMER_SNAPSHOT__SHIFT 0x0
14538#define AZALIA_F0_CODEC_PIN_CONTROL_CODING_TYPE__CODING_TYPE_MASK 0xff
14539#define AZALIA_F0_CODEC_PIN_CONTROL_CODING_TYPE__CODING_TYPE__SHIFT 0x0
14540#define AZALIA_F0_CODEC_PIN_CONTROL_FORMAT_CHANGED__FORMAT_CHANGED_MASK 0x1
14541#define AZALIA_F0_CODEC_PIN_CONTROL_FORMAT_CHANGED__FORMAT_CHANGED__SHIFT 0x0
14542#define AZALIA_F0_CODEC_PIN_CONTROL_FORMAT_CHANGED__FORMAT_CHANGED_ACK_UR_ENABLE_MASK 0x2
14543#define AZALIA_F0_CODEC_PIN_CONTROL_FORMAT_CHANGED__FORMAT_CHANGED_ACK_UR_ENABLE__SHIFT 0x1
14544#define AZALIA_F0_CODEC_PIN_CONTROL_FORMAT_CHANGED__FORMAT_CHANGE_REASON_MASK 0xff00
14545#define AZALIA_F0_CODEC_PIN_CONTROL_FORMAT_CHANGED__FORMAT_CHANGE_REASON__SHIFT 0x8
14546#define AZALIA_F0_CODEC_PIN_CONTROL_FORMAT_CHANGED__FORMAT_CHANGE_RESPONSE_MASK 0xff0000
14547#define AZALIA_F0_CODEC_PIN_CONTROL_FORMAT_CHANGED__FORMAT_CHANGE_RESPONSE__SHIFT 0x10
14548#define AZALIA_F0_CODEC_PIN_CONTROL_WIRELESS_DISPLAY_IDENTIFICATION__WIRELESS_DISPLAY_IDENTIFICATION_MASK 0x3
14549#define AZALIA_F0_CODEC_PIN_CONTROL_WIRELESS_DISPLAY_IDENTIFICATION__WIRELESS_DISPLAY_IDENTIFICATION__SHIFT 0x0
14550#define AZALIA_F0_CODEC_PIN_CONTROL_REMOTE_KEEPALIVE__REMOTE_KEEP_ALIVE_ENABLE_MASK 0x1
14551#define AZALIA_F0_CODEC_PIN_CONTROL_REMOTE_KEEPALIVE__REMOTE_KEEP_ALIVE_ENABLE__SHIFT 0x0
14552#define AZALIA_F0_CODEC_PIN_CONTROL_REMOTE_KEEPALIVE__REMOTE_KEEP_ALIVE_CAPABILITY_MASK 0x10
14553#define AZALIA_F0_CODEC_PIN_CONTROL_REMOTE_KEEPALIVE__REMOTE_KEEP_ALIVE_CAPABILITY__SHIFT 0x4
14554#define AZALIA_F0_AUDIO_ENABLE_STATUS__AUDIO_ENABLE_STATUS_MASK 0x1
14555#define AZALIA_F0_AUDIO_ENABLE_STATUS__AUDIO_ENABLE_STATUS__SHIFT 0x0
14556#define AZALIA_F0_AUDIO_ENABLED_INT_STATUS__AUDIO_ENABLED_FLAG_MASK 0x1
14557#define AZALIA_F0_AUDIO_ENABLED_INT_STATUS__AUDIO_ENABLED_FLAG__SHIFT 0x0
14558#define AZALIA_F0_AUDIO_ENABLED_INT_STATUS__AUDIO_ENABLED_MASK_MASK 0x10
14559#define AZALIA_F0_AUDIO_ENABLED_INT_STATUS__AUDIO_ENABLED_MASK__SHIFT 0x4
14560#define AZALIA_F0_AUDIO_ENABLED_INT_STATUS__AUDIO_ENABLED_TYPE_MASK 0x100
14561#define AZALIA_F0_AUDIO_ENABLED_INT_STATUS__AUDIO_ENABLED_TYPE__SHIFT 0x8
14562#define AZALIA_F0_AUDIO_DISABLED_INT_STATUS__AUDIO_DISABLED_FLAG_MASK 0x1
14563#define AZALIA_F0_AUDIO_DISABLED_INT_STATUS__AUDIO_DISABLED_FLAG__SHIFT 0x0
14564#define AZALIA_F0_AUDIO_DISABLED_INT_STATUS__AUDIO_DISABLED_MASK_MASK 0x10
14565#define AZALIA_F0_AUDIO_DISABLED_INT_STATUS__AUDIO_DISABLED_MASK__SHIFT 0x4
14566#define AZALIA_F0_AUDIO_DISABLED_INT_STATUS__AUDIO_DISABLED_TYPE_MASK 0x100
14567#define AZALIA_F0_AUDIO_DISABLED_INT_STATUS__AUDIO_DISABLED_TYPE__SHIFT 0x8
14568#define AZALIA_F0_AUDIO_FORMAT_CHANGED_INT_STATUS__AUDIO_FORMAT_CHANGED_FLAG_MASK 0x1
14569#define AZALIA_F0_AUDIO_FORMAT_CHANGED_INT_STATUS__AUDIO_FORMAT_CHANGED_FLAG__SHIFT 0x0
14570#define AZALIA_F0_AUDIO_FORMAT_CHANGED_INT_STATUS__AUDIO_FORMAT_CHANGED_MASK_MASK 0x10
14571#define AZALIA_F0_AUDIO_FORMAT_CHANGED_INT_STATUS__AUDIO_FORMAT_CHANGED_MASK__SHIFT 0x4
14572#define AZALIA_F0_AUDIO_FORMAT_CHANGED_INT_STATUS__AUDIO_FORMAT_CHANGED_TYPE_MASK 0x100
14573#define AZALIA_F0_AUDIO_FORMAT_CHANGED_INT_STATUS__AUDIO_FORMAT_CHANGED_TYPE__SHIFT 0x8
14574#define AZALIA_F0_CODEC_INPUT_ENDPOINT_INDEX__AZALIA_INPUT_ENDPOINT_REG_INDEX_MASK 0x3fff
14575#define AZALIA_F0_CODEC_INPUT_ENDPOINT_INDEX__AZALIA_INPUT_ENDPOINT_REG_INDEX__SHIFT 0x0
14576#define AZALIA_F0_CODEC_INPUT_ENDPOINT_DATA__AZALIA_INPUT_ENDPOINT_REG_DATA_MASK 0xffffffff
14577#define AZALIA_F0_CODEC_INPUT_ENDPOINT_DATA__AZALIA_INPUT_ENDPOINT_REG_DATA__SHIFT 0x0
14578#define AZALIA_F0_CODEC_INPUT_CONVERTER_PIN_DEBUG__AZALIA_INPUT_DEBUG_MASK 0xffffffff
14579#define AZALIA_F0_CODEC_INPUT_CONVERTER_PIN_DEBUG__AZALIA_INPUT_DEBUG__SHIFT 0x0
14580#define AZALIA_F0_CODEC_INPUT_CONVERTER_PARAMETER_AUDIO_WIDGET_CAPABILITIES__AUDIO_CHANNEL_CAPABILITIES_MASK 0x1
14581#define AZALIA_F0_CODEC_INPUT_CONVERTER_PARAMETER_AUDIO_WIDGET_CAPABILITIES__AUDIO_CHANNEL_CAPABILITIES__SHIFT 0x0
14582#define AZALIA_F0_CODEC_INPUT_CONVERTER_PARAMETER_AUDIO_WIDGET_CAPABILITIES__INPUT_AMPLIFIER_PRESENT_MASK 0x2
14583#define AZALIA_F0_CODEC_INPUT_CONVERTER_PARAMETER_AUDIO_WIDGET_CAPABILITIES__INPUT_AMPLIFIER_PRESENT__SHIFT 0x1
14584#define AZALIA_F0_CODEC_INPUT_CONVERTER_PARAMETER_AUDIO_WIDGET_CAPABILITIES__OUTPUT_AMPLIFIER_PRESENT_MASK 0x4
14585#define AZALIA_F0_CODEC_INPUT_CONVERTER_PARAMETER_AUDIO_WIDGET_CAPABILITIES__OUTPUT_AMPLIFIER_PRESENT__SHIFT 0x2
14586#define AZALIA_F0_CODEC_INPUT_CONVERTER_PARAMETER_AUDIO_WIDGET_CAPABILITIES__AMPLIFIER_PARAMETER_OVERRIDE_MASK 0x8
14587#define AZALIA_F0_CODEC_INPUT_CONVERTER_PARAMETER_AUDIO_WIDGET_CAPABILITIES__AMPLIFIER_PARAMETER_OVERRIDE__SHIFT 0x3
14588#define AZALIA_F0_CODEC_INPUT_CONVERTER_PARAMETER_AUDIO_WIDGET_CAPABILITIES__FORMAT_OVERRIDE_MASK 0x10
14589#define AZALIA_F0_CODEC_INPUT_CONVERTER_PARAMETER_AUDIO_WIDGET_CAPABILITIES__FORMAT_OVERRIDE__SHIFT 0x4
14590#define AZALIA_F0_CODEC_INPUT_CONVERTER_PARAMETER_AUDIO_WIDGET_CAPABILITIES__STRIPE_MASK 0x20
14591#define AZALIA_F0_CODEC_INPUT_CONVERTER_PARAMETER_AUDIO_WIDGET_CAPABILITIES__STRIPE__SHIFT 0x5
14592#define AZALIA_F0_CODEC_INPUT_CONVERTER_PARAMETER_AUDIO_WIDGET_CAPABILITIES__PROCESSING_WIDGET_MASK 0x40
14593#define AZALIA_F0_CODEC_INPUT_CONVERTER_PARAMETER_AUDIO_WIDGET_CAPABILITIES__PROCESSING_WIDGET__SHIFT 0x6
14594#define AZALIA_F0_CODEC_INPUT_CONVERTER_PARAMETER_AUDIO_WIDGET_CAPABILITIES__UNSOLICITED_RESPONSE_CAPABILITY_MASK 0x80
14595#define AZALIA_F0_CODEC_INPUT_CONVERTER_PARAMETER_AUDIO_WIDGET_CAPABILITIES__UNSOLICITED_RESPONSE_CAPABILITY__SHIFT 0x7
14596#define AZALIA_F0_CODEC_INPUT_CONVERTER_PARAMETER_AUDIO_WIDGET_CAPABILITIES__CONNECTION_LIST_MASK 0x100
14597#define AZALIA_F0_CODEC_INPUT_CONVERTER_PARAMETER_AUDIO_WIDGET_CAPABILITIES__CONNECTION_LIST__SHIFT 0x8
14598#define AZALIA_F0_CODEC_INPUT_CONVERTER_PARAMETER_AUDIO_WIDGET_CAPABILITIES__DIGITAL_MASK 0x200
14599#define AZALIA_F0_CODEC_INPUT_CONVERTER_PARAMETER_AUDIO_WIDGET_CAPABILITIES__DIGITAL__SHIFT 0x9
14600#define AZALIA_F0_CODEC_INPUT_CONVERTER_PARAMETER_AUDIO_WIDGET_CAPABILITIES__POWER_CONTROL_MASK 0x400
14601#define AZALIA_F0_CODEC_INPUT_CONVERTER_PARAMETER_AUDIO_WIDGET_CAPABILITIES__POWER_CONTROL__SHIFT 0xa
14602#define AZALIA_F0_CODEC_INPUT_CONVERTER_PARAMETER_AUDIO_WIDGET_CAPABILITIES__LR_SWAP_MASK 0x800
14603#define AZALIA_F0_CODEC_INPUT_CONVERTER_PARAMETER_AUDIO_WIDGET_CAPABILITIES__LR_SWAP__SHIFT 0xb
14604#define AZALIA_F0_CODEC_INPUT_CONVERTER_PARAMETER_AUDIO_WIDGET_CAPABILITIES__AUDIO_WIDGET_CAPABILITIES_DELAY_MASK 0xf0000
14605#define AZALIA_F0_CODEC_INPUT_CONVERTER_PARAMETER_AUDIO_WIDGET_CAPABILITIES__AUDIO_WIDGET_CAPABILITIES_DELAY__SHIFT 0x10
14606#define AZALIA_F0_CODEC_INPUT_CONVERTER_PARAMETER_AUDIO_WIDGET_CAPABILITIES__TYPE_MASK 0xf00000
14607#define AZALIA_F0_CODEC_INPUT_CONVERTER_PARAMETER_AUDIO_WIDGET_CAPABILITIES__TYPE__SHIFT 0x14
14608#define AZALIA_F0_CODEC_INPUT_CONVERTER_CONTROL_CONVERTER_FORMAT__NUMBER_OF_CHANNELS_MASK 0xf
14609#define AZALIA_F0_CODEC_INPUT_CONVERTER_CONTROL_CONVERTER_FORMAT__NUMBER_OF_CHANNELS__SHIFT 0x0
14610#define AZALIA_F0_CODEC_INPUT_CONVERTER_CONTROL_CONVERTER_FORMAT__BITS_PER_SAMPLE_MASK 0x70
14611#define AZALIA_F0_CODEC_INPUT_CONVERTER_CONTROL_CONVERTER_FORMAT__BITS_PER_SAMPLE__SHIFT 0x4
14612#define AZALIA_F0_CODEC_INPUT_CONVERTER_CONTROL_CONVERTER_FORMAT__SAMPLE_BASE_DIVISOR_MASK 0x700
14613#define AZALIA_F0_CODEC_INPUT_CONVERTER_CONTROL_CONVERTER_FORMAT__SAMPLE_BASE_DIVISOR__SHIFT 0x8
14614#define AZALIA_F0_CODEC_INPUT_CONVERTER_CONTROL_CONVERTER_FORMAT__SAMPLE_BASE_MULTIPLE_MASK 0x3800
14615#define AZALIA_F0_CODEC_INPUT_CONVERTER_CONTROL_CONVERTER_FORMAT__SAMPLE_BASE_MULTIPLE__SHIFT 0xb
14616#define AZALIA_F0_CODEC_INPUT_CONVERTER_CONTROL_CONVERTER_FORMAT__SAMPLE_BASE_RATE_MASK 0x4000
14617#define AZALIA_F0_CODEC_INPUT_CONVERTER_CONTROL_CONVERTER_FORMAT__SAMPLE_BASE_RATE__SHIFT 0xe
14618#define AZALIA_F0_CODEC_INPUT_CONVERTER_CONTROL_CONVERTER_FORMAT__STREAM_TYPE_MASK 0x8000
14619#define AZALIA_F0_CODEC_INPUT_CONVERTER_CONTROL_CONVERTER_FORMAT__STREAM_TYPE__SHIFT 0xf
14620#define AZALIA_F0_CODEC_INPUT_CONVERTER_CONTROL_CHANNEL_STREAM_ID__CHANNEL_ID_MASK 0xf
14621#define AZALIA_F0_CODEC_INPUT_CONVERTER_CONTROL_CHANNEL_STREAM_ID__CHANNEL_ID__SHIFT 0x0
14622#define AZALIA_F0_CODEC_INPUT_CONVERTER_CONTROL_CHANNEL_STREAM_ID__STREAM_ID_MASK 0xf0
14623#define AZALIA_F0_CODEC_INPUT_CONVERTER_CONTROL_CHANNEL_STREAM_ID__STREAM_ID__SHIFT 0x4
14624#define AZALIA_F0_CODEC_INPUT_CONVERTER_CONTROL_DIGITAL_CONVERTER__DIGEN_MASK 0x1
14625#define AZALIA_F0_CODEC_INPUT_CONVERTER_CONTROL_DIGITAL_CONVERTER__DIGEN__SHIFT 0x0
14626#define AZALIA_F0_CODEC_INPUT_CONVERTER_CONTROL_DIGITAL_CONVERTER__V_MASK 0x2
14627#define AZALIA_F0_CODEC_INPUT_CONVERTER_CONTROL_DIGITAL_CONVERTER__V__SHIFT 0x1
14628#define AZALIA_F0_CODEC_INPUT_CONVERTER_CONTROL_DIGITAL_CONVERTER__VCFG_MASK 0x4
14629#define AZALIA_F0_CODEC_INPUT_CONVERTER_CONTROL_DIGITAL_CONVERTER__VCFG__SHIFT 0x2
14630#define AZALIA_F0_CODEC_INPUT_CONVERTER_CONTROL_DIGITAL_CONVERTER__PRE_MASK 0x8
14631#define AZALIA_F0_CODEC_INPUT_CONVERTER_CONTROL_DIGITAL_CONVERTER__PRE__SHIFT 0x3
14632#define AZALIA_F0_CODEC_INPUT_CONVERTER_CONTROL_DIGITAL_CONVERTER__COPY_MASK 0x10
14633#define AZALIA_F0_CODEC_INPUT_CONVERTER_CONTROL_DIGITAL_CONVERTER__COPY__SHIFT 0x4
14634#define AZALIA_F0_CODEC_INPUT_CONVERTER_CONTROL_DIGITAL_CONVERTER__NON_AUDIO_MASK 0x20
14635#define AZALIA_F0_CODEC_INPUT_CONVERTER_CONTROL_DIGITAL_CONVERTER__NON_AUDIO__SHIFT 0x5
14636#define AZALIA_F0_CODEC_INPUT_CONVERTER_CONTROL_DIGITAL_CONVERTER__PRO_MASK 0x40
14637#define AZALIA_F0_CODEC_INPUT_CONVERTER_CONTROL_DIGITAL_CONVERTER__PRO__SHIFT 0x6
14638#define AZALIA_F0_CODEC_INPUT_CONVERTER_CONTROL_DIGITAL_CONVERTER__L_MASK 0x80
14639#define AZALIA_F0_CODEC_INPUT_CONVERTER_CONTROL_DIGITAL_CONVERTER__L__SHIFT 0x7
14640#define AZALIA_F0_CODEC_INPUT_CONVERTER_CONTROL_DIGITAL_CONVERTER__CC_MASK 0x7f00
14641#define AZALIA_F0_CODEC_INPUT_CONVERTER_CONTROL_DIGITAL_CONVERTER__CC__SHIFT 0x8
14642#define AZALIA_F0_CODEC_INPUT_CONVERTER_CONTROL_DIGITAL_CONVERTER__KEEPALIVE_MASK 0x800000
14643#define AZALIA_F0_CODEC_INPUT_CONVERTER_CONTROL_DIGITAL_CONVERTER__KEEPALIVE__SHIFT 0x17
14644#define AZALIA_F0_CODEC_INPUT_CONVERTER_PARAMETER_STREAM_FORMATS__STREAM_FORMATS_MASK 0xffffffff
14645#define AZALIA_F0_CODEC_INPUT_CONVERTER_PARAMETER_STREAM_FORMATS__STREAM_FORMATS__SHIFT 0x0
14646#define AZALIA_F0_CODEC_INPUT_CONVERTER_PARAMETER_SUPPORTED_SIZE_RATES__AUDIO_RATE_CAPABILITIES_MASK 0xfff
14647#define AZALIA_F0_CODEC_INPUT_CONVERTER_PARAMETER_SUPPORTED_SIZE_RATES__AUDIO_RATE_CAPABILITIES__SHIFT 0x0
14648#define AZALIA_F0_CODEC_INPUT_CONVERTER_PARAMETER_SUPPORTED_SIZE_RATES__AUDIO_BIT_CAPABILITIES_MASK 0x1f0000
14649#define AZALIA_F0_CODEC_INPUT_CONVERTER_PARAMETER_SUPPORTED_SIZE_RATES__AUDIO_BIT_CAPABILITIES__SHIFT 0x10
14650#define AZALIA_F0_CODEC_INPUT_PIN_PARAMETER_AUDIO_WIDGET_CAPABILITIES__AUDIO_CHANNEL_CAPABILITIES_MASK 0x1
14651#define AZALIA_F0_CODEC_INPUT_PIN_PARAMETER_AUDIO_WIDGET_CAPABILITIES__AUDIO_CHANNEL_CAPABILITIES__SHIFT 0x0
14652#define AZALIA_F0_CODEC_INPUT_PIN_PARAMETER_AUDIO_WIDGET_CAPABILITIES__INPUT_AMPLIFIER_PRESENT_MASK 0x2
14653#define AZALIA_F0_CODEC_INPUT_PIN_PARAMETER_AUDIO_WIDGET_CAPABILITIES__INPUT_AMPLIFIER_PRESENT__SHIFT 0x1
14654#define AZALIA_F0_CODEC_INPUT_PIN_PARAMETER_AUDIO_WIDGET_CAPABILITIES__OUTPUT_AMPLIFIER_PRESENT_MASK 0x4
14655#define AZALIA_F0_CODEC_INPUT_PIN_PARAMETER_AUDIO_WIDGET_CAPABILITIES__OUTPUT_AMPLIFIER_PRESENT__SHIFT 0x2
14656#define AZALIA_F0_CODEC_INPUT_PIN_PARAMETER_AUDIO_WIDGET_CAPABILITIES__AMPLIFIER_PARAMETER_OVERRIDE_MASK 0x8
14657#define AZALIA_F0_CODEC_INPUT_PIN_PARAMETER_AUDIO_WIDGET_CAPABILITIES__AMPLIFIER_PARAMETER_OVERRIDE__SHIFT 0x3
14658#define AZALIA_F0_CODEC_INPUT_PIN_PARAMETER_AUDIO_WIDGET_CAPABILITIES__STRIPE_MASK 0x20
14659#define AZALIA_F0_CODEC_INPUT_PIN_PARAMETER_AUDIO_WIDGET_CAPABILITIES__STRIPE__SHIFT 0x5
14660#define AZALIA_F0_CODEC_INPUT_PIN_PARAMETER_AUDIO_WIDGET_CAPABILITIES__PROCESSING_WIDGET_MASK 0x40
14661#define AZALIA_F0_CODEC_INPUT_PIN_PARAMETER_AUDIO_WIDGET_CAPABILITIES__PROCESSING_WIDGET__SHIFT 0x6
14662#define AZALIA_F0_CODEC_INPUT_PIN_PARAMETER_AUDIO_WIDGET_CAPABILITIES__UNSOLICITED_RESPONSE_CAPABILITY_MASK 0x80
14663#define AZALIA_F0_CODEC_INPUT_PIN_PARAMETER_AUDIO_WIDGET_CAPABILITIES__UNSOLICITED_RESPONSE_CAPABILITY__SHIFT 0x7
14664#define AZALIA_F0_CODEC_INPUT_PIN_PARAMETER_AUDIO_WIDGET_CAPABILITIES__CONNECTION_LIST_MASK 0x100
14665#define AZALIA_F0_CODEC_INPUT_PIN_PARAMETER_AUDIO_WIDGET_CAPABILITIES__CONNECTION_LIST__SHIFT 0x8
14666#define AZALIA_F0_CODEC_INPUT_PIN_PARAMETER_AUDIO_WIDGET_CAPABILITIES__DIGITAL_MASK 0x200
14667#define AZALIA_F0_CODEC_INPUT_PIN_PARAMETER_AUDIO_WIDGET_CAPABILITIES__DIGITAL__SHIFT 0x9
14668#define AZALIA_F0_CODEC_INPUT_PIN_PARAMETER_AUDIO_WIDGET_CAPABILITIES__POWER_CONTROL_MASK 0x400
14669#define AZALIA_F0_CODEC_INPUT_PIN_PARAMETER_AUDIO_WIDGET_CAPABILITIES__POWER_CONTROL__SHIFT 0xa
14670#define AZALIA_F0_CODEC_INPUT_PIN_PARAMETER_AUDIO_WIDGET_CAPABILITIES__LR_SWAP_MASK 0x800
14671#define AZALIA_F0_CODEC_INPUT_PIN_PARAMETER_AUDIO_WIDGET_CAPABILITIES__LR_SWAP__SHIFT 0xb
14672#define AZALIA_F0_CODEC_INPUT_PIN_PARAMETER_AUDIO_WIDGET_CAPABILITIES__AUDIO_WIDGET_CAPABILITIES_DELAY_MASK 0xf0000
14673#define AZALIA_F0_CODEC_INPUT_PIN_PARAMETER_AUDIO_WIDGET_CAPABILITIES__AUDIO_WIDGET_CAPABILITIES_DELAY__SHIFT 0x10
14674#define AZALIA_F0_CODEC_INPUT_PIN_PARAMETER_AUDIO_WIDGET_CAPABILITIES__TYPE_MASK 0xf00000
14675#define AZALIA_F0_CODEC_INPUT_PIN_PARAMETER_AUDIO_WIDGET_CAPABILITIES__TYPE__SHIFT 0x14
14676#define AZALIA_F0_CODEC_INPUT_PIN_PARAMETER_CAPABILITIES__IMPEDANCE_SENSE_CAPABLE_MASK 0x1
14677#define AZALIA_F0_CODEC_INPUT_PIN_PARAMETER_CAPABILITIES__IMPEDANCE_SENSE_CAPABLE__SHIFT 0x0
14678#define AZALIA_F0_CODEC_INPUT_PIN_PARAMETER_CAPABILITIES__TRIGGER_REQUIRED_MASK 0x2
14679#define AZALIA_F0_CODEC_INPUT_PIN_PARAMETER_CAPABILITIES__TRIGGER_REQUIRED__SHIFT 0x1
14680#define AZALIA_F0_CODEC_INPUT_PIN_PARAMETER_CAPABILITIES__JACK_DETECTION_CAPABILITY_MASK 0x4
14681#define AZALIA_F0_CODEC_INPUT_PIN_PARAMETER_CAPABILITIES__JACK_DETECTION_CAPABILITY__SHIFT 0x2
14682#define AZALIA_F0_CODEC_INPUT_PIN_PARAMETER_CAPABILITIES__HEADPHONE_DRIVE_CAPABLE_MASK 0x8
14683#define AZALIA_F0_CODEC_INPUT_PIN_PARAMETER_CAPABILITIES__HEADPHONE_DRIVE_CAPABLE__SHIFT 0x3
14684#define AZALIA_F0_CODEC_INPUT_PIN_PARAMETER_CAPABILITIES__OUTPUT_CAPABLE_MASK 0x10
14685#define AZALIA_F0_CODEC_INPUT_PIN_PARAMETER_CAPABILITIES__OUTPUT_CAPABLE__SHIFT 0x4
14686#define AZALIA_F0_CODEC_INPUT_PIN_PARAMETER_CAPABILITIES__INPUT_CAPABLE_MASK 0x20
14687#define AZALIA_F0_CODEC_INPUT_PIN_PARAMETER_CAPABILITIES__INPUT_CAPABLE__SHIFT 0x5
14688#define AZALIA_F0_CODEC_INPUT_PIN_PARAMETER_CAPABILITIES__BALANCED_I_O_PINS_MASK 0x40
14689#define AZALIA_F0_CODEC_INPUT_PIN_PARAMETER_CAPABILITIES__BALANCED_I_O_PINS__SHIFT 0x6
14690#define AZALIA_F0_CODEC_INPUT_PIN_PARAMETER_CAPABILITIES__HDMI_MASK 0x80
14691#define AZALIA_F0_CODEC_INPUT_PIN_PARAMETER_CAPABILITIES__HDMI__SHIFT 0x7
14692#define AZALIA_F0_CODEC_INPUT_PIN_PARAMETER_CAPABILITIES__VREF_CONTROL_MASK 0xff00
14693#define AZALIA_F0_CODEC_INPUT_PIN_PARAMETER_CAPABILITIES__VREF_CONTROL__SHIFT 0x8
14694#define AZALIA_F0_CODEC_INPUT_PIN_PARAMETER_CAPABILITIES__EAPD_CAPABLE_MASK 0x10000
14695#define AZALIA_F0_CODEC_INPUT_PIN_PARAMETER_CAPABILITIES__EAPD_CAPABLE__SHIFT 0x10
14696#define AZALIA_F0_CODEC_INPUT_PIN_PARAMETER_CAPABILITIES__DP_MASK 0x1000000
14697#define AZALIA_F0_CODEC_INPUT_PIN_PARAMETER_CAPABILITIES__DP__SHIFT 0x18
14698#define AZALIA_F0_CODEC_INPUT_PIN_CONTROL_UNSOLICITED_RESPONSE__TAG_MASK 0x3f
14699#define AZALIA_F0_CODEC_INPUT_PIN_CONTROL_UNSOLICITED_RESPONSE__TAG__SHIFT 0x0
14700#define AZALIA_F0_CODEC_INPUT_PIN_CONTROL_UNSOLICITED_RESPONSE__ENABLE_MASK 0x80
14701#define AZALIA_F0_CODEC_INPUT_PIN_CONTROL_UNSOLICITED_RESPONSE__ENABLE__SHIFT 0x7
14702#define AZALIA_F0_CODEC_INPUT_PIN_CONTROL_RESPONSE_INPUT_PIN_SENSE__IMPEDANCE_SENSE_MASK 0x7fffffff
14703#define AZALIA_F0_CODEC_INPUT_PIN_CONTROL_RESPONSE_INPUT_PIN_SENSE__IMPEDANCE_SENSE__SHIFT 0x0
14704#define AZALIA_F0_CODEC_INPUT_PIN_CONTROL_RESPONSE_INPUT_PIN_SENSE__PRESENCE_DETECT_MASK 0x80000000
14705#define AZALIA_F0_CODEC_INPUT_PIN_CONTROL_RESPONSE_INPUT_PIN_SENSE__PRESENCE_DETECT__SHIFT 0x1f
14706#define AZALIA_F0_CODEC_INPUT_PIN_CONTROL_WIDGET_CONTROL__IN_ENABLE_MASK 0x20
14707#define AZALIA_F0_CODEC_INPUT_PIN_CONTROL_WIDGET_CONTROL__IN_ENABLE__SHIFT 0x5
14708#define AZALIA_F0_CODEC_INPUT_PIN_CONTROL_MULTICHANNEL_ENABLE__MULTICHANNEL0_ENABLE_MASK 0x1
14709#define AZALIA_F0_CODEC_INPUT_PIN_CONTROL_MULTICHANNEL_ENABLE__MULTICHANNEL0_ENABLE__SHIFT 0x0
14710#define AZALIA_F0_CODEC_INPUT_PIN_CONTROL_MULTICHANNEL_ENABLE__MULTICHANNEL0_MUTE_MASK 0x2
14711#define AZALIA_F0_CODEC_INPUT_PIN_CONTROL_MULTICHANNEL_ENABLE__MULTICHANNEL0_MUTE__SHIFT 0x1
14712#define AZALIA_F0_CODEC_INPUT_PIN_CONTROL_MULTICHANNEL_ENABLE__MULTICHANNEL0_CHANNEL_ID_MASK 0xf0
14713#define AZALIA_F0_CODEC_INPUT_PIN_CONTROL_MULTICHANNEL_ENABLE__MULTICHANNEL0_CHANNEL_ID__SHIFT 0x4
14714#define AZALIA_F0_CODEC_INPUT_PIN_CONTROL_MULTICHANNEL_ENABLE__MULTICHANNEL1_ENABLE_MASK 0x100
14715#define AZALIA_F0_CODEC_INPUT_PIN_CONTROL_MULTICHANNEL_ENABLE__MULTICHANNEL1_ENABLE__SHIFT 0x8
14716#define AZALIA_F0_CODEC_INPUT_PIN_CONTROL_MULTICHANNEL_ENABLE__MULTICHANNEL1_MUTE_MASK 0x200
14717#define AZALIA_F0_CODEC_INPUT_PIN_CONTROL_MULTICHANNEL_ENABLE__MULTICHANNEL1_MUTE__SHIFT 0x9
14718#define AZALIA_F0_CODEC_INPUT_PIN_CONTROL_MULTICHANNEL_ENABLE__MULTICHANNEL1_CHANNEL_ID_MASK 0xf000
14719#define AZALIA_F0_CODEC_INPUT_PIN_CONTROL_MULTICHANNEL_ENABLE__MULTICHANNEL1_CHANNEL_ID__SHIFT 0xc
14720#define AZALIA_F0_CODEC_INPUT_PIN_CONTROL_MULTICHANNEL_ENABLE__MULTICHANNEL2_ENABLE_MASK 0x10000
14721#define AZALIA_F0_CODEC_INPUT_PIN_CONTROL_MULTICHANNEL_ENABLE__MULTICHANNEL2_ENABLE__SHIFT 0x10
14722#define AZALIA_F0_CODEC_INPUT_PIN_CONTROL_MULTICHANNEL_ENABLE__MULTICHANNEL2_MUTE_MASK 0x20000
14723#define AZALIA_F0_CODEC_INPUT_PIN_CONTROL_MULTICHANNEL_ENABLE__MULTICHANNEL2_MUTE__SHIFT 0x11
14724#define AZALIA_F0_CODEC_INPUT_PIN_CONTROL_MULTICHANNEL_ENABLE__MULTICHANNEL2_CHANNEL_ID_MASK 0xf00000
14725#define AZALIA_F0_CODEC_INPUT_PIN_CONTROL_MULTICHANNEL_ENABLE__MULTICHANNEL2_CHANNEL_ID__SHIFT 0x14
14726#define AZALIA_F0_CODEC_INPUT_PIN_CONTROL_MULTICHANNEL_ENABLE__MULTICHANNEL3_ENABLE_MASK 0x1000000
14727#define AZALIA_F0_CODEC_INPUT_PIN_CONTROL_MULTICHANNEL_ENABLE__MULTICHANNEL3_ENABLE__SHIFT 0x18
14728#define AZALIA_F0_CODEC_INPUT_PIN_CONTROL_MULTICHANNEL_ENABLE__MULTICHANNEL3_MUTE_MASK 0x2000000
14729#define AZALIA_F0_CODEC_INPUT_PIN_CONTROL_MULTICHANNEL_ENABLE__MULTICHANNEL3_MUTE__SHIFT 0x19
14730#define AZALIA_F0_CODEC_INPUT_PIN_CONTROL_MULTICHANNEL_ENABLE__MULTICHANNEL3_CHANNEL_ID_MASK 0xf0000000
14731#define AZALIA_F0_CODEC_INPUT_PIN_CONTROL_MULTICHANNEL_ENABLE__MULTICHANNEL3_CHANNEL_ID__SHIFT 0x1c
14732#define AZALIA_F0_CODEC_INPUT_PIN_CONTROL_MULTICHANNEL_ENABLE2__MULTICHANNEL4_ENABLE_MASK 0x1
14733#define AZALIA_F0_CODEC_INPUT_PIN_CONTROL_MULTICHANNEL_ENABLE2__MULTICHANNEL4_ENABLE__SHIFT 0x0
14734#define AZALIA_F0_CODEC_INPUT_PIN_CONTROL_MULTICHANNEL_ENABLE2__MULTICHANNEL4_MUTE_MASK 0x2
14735#define AZALIA_F0_CODEC_INPUT_PIN_CONTROL_MULTICHANNEL_ENABLE2__MULTICHANNEL4_MUTE__SHIFT 0x1
14736#define AZALIA_F0_CODEC_INPUT_PIN_CONTROL_MULTICHANNEL_ENABLE2__MULTICHANNEL4_CHANNEL_ID_MASK 0xf0
14737#define AZALIA_F0_CODEC_INPUT_PIN_CONTROL_MULTICHANNEL_ENABLE2__MULTICHANNEL4_CHANNEL_ID__SHIFT 0x4
14738#define AZALIA_F0_CODEC_INPUT_PIN_CONTROL_MULTICHANNEL_ENABLE2__MULTICHANNEL5_ENABLE_MASK 0x100
14739#define AZALIA_F0_CODEC_INPUT_PIN_CONTROL_MULTICHANNEL_ENABLE2__MULTICHANNEL5_ENABLE__SHIFT 0x8
14740#define AZALIA_F0_CODEC_INPUT_PIN_CONTROL_MULTICHANNEL_ENABLE2__MULTICHANNEL5_MUTE_MASK 0x200
14741#define AZALIA_F0_CODEC_INPUT_PIN_CONTROL_MULTICHANNEL_ENABLE2__MULTICHANNEL5_MUTE__SHIFT 0x9
14742#define AZALIA_F0_CODEC_INPUT_PIN_CONTROL_MULTICHANNEL_ENABLE2__MULTICHANNEL5_CHANNEL_ID_MASK 0xf000
14743#define AZALIA_F0_CODEC_INPUT_PIN_CONTROL_MULTICHANNEL_ENABLE2__MULTICHANNEL5_CHANNEL_ID__SHIFT 0xc
14744#define AZALIA_F0_CODEC_INPUT_PIN_CONTROL_MULTICHANNEL_ENABLE2__MULTICHANNEL6_ENABLE_MASK 0x10000
14745#define AZALIA_F0_CODEC_INPUT_PIN_CONTROL_MULTICHANNEL_ENABLE2__MULTICHANNEL6_ENABLE__SHIFT 0x10
14746#define AZALIA_F0_CODEC_INPUT_PIN_CONTROL_MULTICHANNEL_ENABLE2__MULTICHANNEL6_MUTE_MASK 0x20000
14747#define AZALIA_F0_CODEC_INPUT_PIN_CONTROL_MULTICHANNEL_ENABLE2__MULTICHANNEL6_MUTE__SHIFT 0x11
14748#define AZALIA_F0_CODEC_INPUT_PIN_CONTROL_MULTICHANNEL_ENABLE2__MULTICHANNEL6_CHANNEL_ID_MASK 0xf00000
14749#define AZALIA_F0_CODEC_INPUT_PIN_CONTROL_MULTICHANNEL_ENABLE2__MULTICHANNEL6_CHANNEL_ID__SHIFT 0x14
14750#define AZALIA_F0_CODEC_INPUT_PIN_CONTROL_MULTICHANNEL_ENABLE2__MULTICHANNEL7_ENABLE_MASK 0x1000000
14751#define AZALIA_F0_CODEC_INPUT_PIN_CONTROL_MULTICHANNEL_ENABLE2__MULTICHANNEL7_ENABLE__SHIFT 0x18
14752#define AZALIA_F0_CODEC_INPUT_PIN_CONTROL_MULTICHANNEL_ENABLE2__MULTICHANNEL7_MUTE_MASK 0x2000000
14753#define AZALIA_F0_CODEC_INPUT_PIN_CONTROL_MULTICHANNEL_ENABLE2__MULTICHANNEL7_MUTE__SHIFT 0x19
14754#define AZALIA_F0_CODEC_INPUT_PIN_CONTROL_MULTICHANNEL_ENABLE2__MULTICHANNEL7_CHANNEL_ID_MASK 0xf0000000
14755#define AZALIA_F0_CODEC_INPUT_PIN_CONTROL_MULTICHANNEL_ENABLE2__MULTICHANNEL7_CHANNEL_ID__SHIFT 0x1c
14756#define AZALIA_F0_CODEC_INPUT_PIN_CONTROL_RESPONSE_HBR__HBR_CAPABLE_MASK 0x1
14757#define AZALIA_F0_CODEC_INPUT_PIN_CONTROL_RESPONSE_HBR__HBR_CAPABLE__SHIFT 0x0
14758#define AZALIA_F0_CODEC_INPUT_PIN_CONTROL_RESPONSE_HBR__HBR_ENABLE_MASK 0x10
14759#define AZALIA_F0_CODEC_INPUT_PIN_CONTROL_RESPONSE_HBR__HBR_ENABLE__SHIFT 0x4
14760#define AZALIA_F0_CODEC_INPUT_PIN_CONTROL_CHANNEL_ALLOCATION__CHANNEL_ALLOCATION_MASK 0xff
14761#define AZALIA_F0_CODEC_INPUT_PIN_CONTROL_CHANNEL_ALLOCATION__CHANNEL_ALLOCATION__SHIFT 0x0
14762#define AZALIA_F0_CODEC_INPUT_PIN_CONTROL_HOT_PLUG_CONTROL__CLOCK_GATING_DISABLE_MASK 0x1
14763#define AZALIA_F0_CODEC_INPUT_PIN_CONTROL_HOT_PLUG_CONTROL__CLOCK_GATING_DISABLE__SHIFT 0x0
14764#define AZALIA_F0_CODEC_INPUT_PIN_CONTROL_HOT_PLUG_CONTROL__CLOCK_ON_STATE_MASK 0x10
14765#define AZALIA_F0_CODEC_INPUT_PIN_CONTROL_HOT_PLUG_CONTROL__CLOCK_ON_STATE__SHIFT 0x4
14766#define AZALIA_F0_CODEC_INPUT_PIN_CONTROL_HOT_PLUG_CONTROL__AUDIO_ENABLED_MASK 0x80000000
14767#define AZALIA_F0_CODEC_INPUT_PIN_CONTROL_HOT_PLUG_CONTROL__AUDIO_ENABLED__SHIFT 0x1f
14768#define AZALIA_F0_CODEC_INPUT_PIN_CONTROL_UNSOLICITED_RESPONSE_FORCE__UNSOLICITED_RESPONSE_PAYLOAD_MASK 0x3ffffff
14769#define AZALIA_F0_CODEC_INPUT_PIN_CONTROL_UNSOLICITED_RESPONSE_FORCE__UNSOLICITED_RESPONSE_PAYLOAD__SHIFT 0x0
14770#define AZALIA_F0_CODEC_INPUT_PIN_CONTROL_UNSOLICITED_RESPONSE_FORCE__UNSOLICITED_RESPONSE_FORCE_MASK 0x10000000
14771#define AZALIA_F0_CODEC_INPUT_PIN_CONTROL_UNSOLICITED_RESPONSE_FORCE__UNSOLICITED_RESPONSE_FORCE__SHIFT 0x1c
14772#define AZALIA_F0_CODEC_INPUT_PIN_CONTROL_RESPONSE_CONFIGURATION_DEFAULT__SEQUENCE_MASK 0xf
14773#define AZALIA_F0_CODEC_INPUT_PIN_CONTROL_RESPONSE_CONFIGURATION_DEFAULT__SEQUENCE__SHIFT 0x0
14774#define AZALIA_F0_CODEC_INPUT_PIN_CONTROL_RESPONSE_CONFIGURATION_DEFAULT__DEFAULT_ASSOCIATION_MASK 0xf0
14775#define AZALIA_F0_CODEC_INPUT_PIN_CONTROL_RESPONSE_CONFIGURATION_DEFAULT__DEFAULT_ASSOCIATION__SHIFT 0x4
14776#define AZALIA_F0_CODEC_INPUT_PIN_CONTROL_RESPONSE_CONFIGURATION_DEFAULT__MISC_MASK 0xf00
14777#define AZALIA_F0_CODEC_INPUT_PIN_CONTROL_RESPONSE_CONFIGURATION_DEFAULT__MISC__SHIFT 0x8
14778#define AZALIA_F0_CODEC_INPUT_PIN_CONTROL_RESPONSE_CONFIGURATION_DEFAULT__COLOR_MASK 0xf000
14779#define AZALIA_F0_CODEC_INPUT_PIN_CONTROL_RESPONSE_CONFIGURATION_DEFAULT__COLOR__SHIFT 0xc
14780#define AZALIA_F0_CODEC_INPUT_PIN_CONTROL_RESPONSE_CONFIGURATION_DEFAULT__CONNECTION_TYPE_MASK 0xf0000
14781#define AZALIA_F0_CODEC_INPUT_PIN_CONTROL_RESPONSE_CONFIGURATION_DEFAULT__CONNECTION_TYPE__SHIFT 0x10
14782#define AZALIA_F0_CODEC_INPUT_PIN_CONTROL_RESPONSE_CONFIGURATION_DEFAULT__DEFAULT_DEVICE_MASK 0xf00000
14783#define AZALIA_F0_CODEC_INPUT_PIN_CONTROL_RESPONSE_CONFIGURATION_DEFAULT__DEFAULT_DEVICE__SHIFT 0x14
14784#define AZALIA_F0_CODEC_INPUT_PIN_CONTROL_RESPONSE_CONFIGURATION_DEFAULT__LOCATION_MASK 0x3f000000
14785#define AZALIA_F0_CODEC_INPUT_PIN_CONTROL_RESPONSE_CONFIGURATION_DEFAULT__LOCATION__SHIFT 0x18
14786#define AZALIA_F0_CODEC_INPUT_PIN_CONTROL_RESPONSE_CONFIGURATION_DEFAULT__PORT_CONNECTIVITY_MASK 0xc0000000
14787#define AZALIA_F0_CODEC_INPUT_PIN_CONTROL_RESPONSE_CONFIGURATION_DEFAULT__PORT_CONNECTIVITY__SHIFT 0x1e
14788#define AZALIA_F0_CODEC_INPUT_PIN_CONTROL_INPUT_STATUS_CONTROL__INPUT_ACTIVITY_MASK 0x1
14789#define AZALIA_F0_CODEC_INPUT_PIN_CONTROL_INPUT_STATUS_CONTROL__INPUT_ACTIVITY__SHIFT 0x0
14790#define AZALIA_F0_CODEC_INPUT_PIN_CONTROL_INPUT_STATUS_CONTROL__CHANNEL_LAYOUT_MASK 0x6
14791#define AZALIA_F0_CODEC_INPUT_PIN_CONTROL_INPUT_STATUS_CONTROL__CHANNEL_LAYOUT__SHIFT 0x1
14792#define AZALIA_F0_CODEC_INPUT_PIN_CONTROL_INPUT_STATUS_CONTROL__INPUT_ACTIVITY_UR_ENABLE_MASK 0x10
14793#define AZALIA_F0_CODEC_INPUT_PIN_CONTROL_INPUT_STATUS_CONTROL__INPUT_ACTIVITY_UR_ENABLE__SHIFT 0x4
14794#define AZALIA_F0_CODEC_INPUT_PIN_CONTROL_INPUT_STATUS_CONTROL__INPUT_CL_CS_INFOFRAME_CHANGE_UR_ENABLE_MASK 0x20
14795#define AZALIA_F0_CODEC_INPUT_PIN_CONTROL_INPUT_STATUS_CONTROL__INPUT_CL_CS_INFOFRAME_CHANGE_UR_ENABLE__SHIFT 0x5
14796#define AZALIA_F0_CODEC_INPUT_PIN_CONTROL_INFOFRAME__CHANNEL_COUNT_MASK 0x7
14797#define AZALIA_F0_CODEC_INPUT_PIN_CONTROL_INFOFRAME__CHANNEL_COUNT__SHIFT 0x0
14798#define AZALIA_F0_CODEC_INPUT_PIN_CONTROL_INFOFRAME__CHANNEL_ALLOCATION_MASK 0xff00
14799#define AZALIA_F0_CODEC_INPUT_PIN_CONTROL_INFOFRAME__CHANNEL_ALLOCATION__SHIFT 0x8
14800#define AZALIA_F0_CODEC_INPUT_PIN_CONTROL_INFOFRAME__INFOFRAME_BYTE_5_MASK 0xff0000
14801#define AZALIA_F0_CODEC_INPUT_PIN_CONTROL_INFOFRAME__INFOFRAME_BYTE_5__SHIFT 0x10
14802#define AZALIA_F0_CODEC_INPUT_PIN_CONTROL_INFOFRAME__INFOFRAME_VALID_MASK 0x80000000
14803#define AZALIA_F0_CODEC_INPUT_PIN_CONTROL_INFOFRAME__INFOFRAME_VALID__SHIFT 0x1f
14804#define AZALIA_F0_CODEC_INPUT_PIN_CONTROL_LPIB_SNAPSHOT_CONTROL__LPIB_SNAPSHOT_LOCK_MASK 0x1
14805#define AZALIA_F0_CODEC_INPUT_PIN_CONTROL_LPIB_SNAPSHOT_CONTROL__LPIB_SNAPSHOT_LOCK__SHIFT 0x0
14806#define AZALIA_F0_CODEC_INPUT_PIN_CONTROL_LPIB_SNAPSHOT_CONTROL__CYCLIC_BUFFER_WRAP_COUNT_MASK 0xff00
14807#define AZALIA_F0_CODEC_INPUT_PIN_CONTROL_LPIB_SNAPSHOT_CONTROL__CYCLIC_BUFFER_WRAP_COUNT__SHIFT 0x8
14808#define AZALIA_F0_CODEC_INPUT_PIN_CONTROL_LPIB__LPIB_MASK 0xffffffff
14809#define AZALIA_F0_CODEC_INPUT_PIN_CONTROL_LPIB__LPIB__SHIFT 0x0
14810#define AZALIA_F0_CODEC_INPUT_PIN_CONTROL_LPIB_TIMER_SNAPSHOT__LPIB_TIMER_SNAPSHOT_MASK 0xffffffff
14811#define AZALIA_F0_CODEC_INPUT_PIN_CONTROL_LPIB_TIMER_SNAPSHOT__LPIB_TIMER_SNAPSHOT__SHIFT 0x0
14812#define AZENDPOINT_IMMEDIATE_COMMAND_INPUT_INTERFACE_INDEX__IMMEDIATE_COMMAND_WRITE_MASK 0x1ffff
14813#define AZENDPOINT_IMMEDIATE_COMMAND_INPUT_INTERFACE_INDEX__IMMEDIATE_COMMAND_WRITE__SHIFT 0x0
14814#define AZENDPOINT_IMMEDIATE_COMMAND_INPUT_INTERFACE_DATA__IMMEDIATE_COMMAND_WRITE_MASK 0xffffffff
14815#define AZENDPOINT_IMMEDIATE_COMMAND_INPUT_INTERFACE_DATA__IMMEDIATE_COMMAND_WRITE__SHIFT 0x0
14816#define AZALIA_F2_CODEC_INPUT_CONVERTER_PARAMETER_AUDIO_WIDGET_CAPABILITIES__AUDIO_CHANNEL_CAPABILITIES_MASK 0x1
14817#define AZALIA_F2_CODEC_INPUT_CONVERTER_PARAMETER_AUDIO_WIDGET_CAPABILITIES__AUDIO_CHANNEL_CAPABILITIES__SHIFT 0x0
14818#define AZALIA_F2_CODEC_INPUT_CONVERTER_PARAMETER_AUDIO_WIDGET_CAPABILITIES__INPUT_AMPLIFIER_PRESENT_MASK 0x2
14819#define AZALIA_F2_CODEC_INPUT_CONVERTER_PARAMETER_AUDIO_WIDGET_CAPABILITIES__INPUT_AMPLIFIER_PRESENT__SHIFT 0x1
14820#define AZALIA_F2_CODEC_INPUT_CONVERTER_PARAMETER_AUDIO_WIDGET_CAPABILITIES__OUTPUT_AMPLIFIER_PRESENT_MASK 0x4
14821#define AZALIA_F2_CODEC_INPUT_CONVERTER_PARAMETER_AUDIO_WIDGET_CAPABILITIES__OUTPUT_AMPLIFIER_PRESENT__SHIFT 0x2
14822#define AZALIA_F2_CODEC_INPUT_CONVERTER_PARAMETER_AUDIO_WIDGET_CAPABILITIES__AMPLIFIER_PARAMETER_OVERRIDE_MASK 0x8
14823#define AZALIA_F2_CODEC_INPUT_CONVERTER_PARAMETER_AUDIO_WIDGET_CAPABILITIES__AMPLIFIER_PARAMETER_OVERRIDE__SHIFT 0x3
14824#define AZALIA_F2_CODEC_INPUT_CONVERTER_PARAMETER_AUDIO_WIDGET_CAPABILITIES__FORMAT_OVERRIDE_MASK 0x10
14825#define AZALIA_F2_CODEC_INPUT_CONVERTER_PARAMETER_AUDIO_WIDGET_CAPABILITIES__FORMAT_OVERRIDE__SHIFT 0x4
14826#define AZALIA_F2_CODEC_INPUT_CONVERTER_PARAMETER_AUDIO_WIDGET_CAPABILITIES__STRIPE_MASK 0x20
14827#define AZALIA_F2_CODEC_INPUT_CONVERTER_PARAMETER_AUDIO_WIDGET_CAPABILITIES__STRIPE__SHIFT 0x5
14828#define AZALIA_F2_CODEC_INPUT_CONVERTER_PARAMETER_AUDIO_WIDGET_CAPABILITIES__PROCESSING_WIDGET_MASK 0x40
14829#define AZALIA_F2_CODEC_INPUT_CONVERTER_PARAMETER_AUDIO_WIDGET_CAPABILITIES__PROCESSING_WIDGET__SHIFT 0x6
14830#define AZALIA_F2_CODEC_INPUT_CONVERTER_PARAMETER_AUDIO_WIDGET_CAPABILITIES__UNSOLICITED_RESPONSE_CAPABILITY_MASK 0x80
14831#define AZALIA_F2_CODEC_INPUT_CONVERTER_PARAMETER_AUDIO_WIDGET_CAPABILITIES__UNSOLICITED_RESPONSE_CAPABILITY__SHIFT 0x7
14832#define AZALIA_F2_CODEC_INPUT_CONVERTER_PARAMETER_AUDIO_WIDGET_CAPABILITIES__CONNECTION_LIST_MASK 0x100
14833#define AZALIA_F2_CODEC_INPUT_CONVERTER_PARAMETER_AUDIO_WIDGET_CAPABILITIES__CONNECTION_LIST__SHIFT 0x8
14834#define AZALIA_F2_CODEC_INPUT_CONVERTER_PARAMETER_AUDIO_WIDGET_CAPABILITIES__DIGITAL_MASK 0x200
14835#define AZALIA_F2_CODEC_INPUT_CONVERTER_PARAMETER_AUDIO_WIDGET_CAPABILITIES__DIGITAL__SHIFT 0x9
14836#define AZALIA_F2_CODEC_INPUT_CONVERTER_PARAMETER_AUDIO_WIDGET_CAPABILITIES__POWER_CONTROL_MASK 0x400
14837#define AZALIA_F2_CODEC_INPUT_CONVERTER_PARAMETER_AUDIO_WIDGET_CAPABILITIES__POWER_CONTROL__SHIFT 0xa
14838#define AZALIA_F2_CODEC_INPUT_CONVERTER_PARAMETER_AUDIO_WIDGET_CAPABILITIES__LR_SWAP_MASK 0x800
14839#define AZALIA_F2_CODEC_INPUT_CONVERTER_PARAMETER_AUDIO_WIDGET_CAPABILITIES__LR_SWAP__SHIFT 0xb
14840#define AZALIA_F2_CODEC_INPUT_CONVERTER_PARAMETER_AUDIO_WIDGET_CAPABILITIES__AUDIO_WIDGET_CAPABILITIES_DELAY_MASK 0xf0000
14841#define AZALIA_F2_CODEC_INPUT_CONVERTER_PARAMETER_AUDIO_WIDGET_CAPABILITIES__AUDIO_WIDGET_CAPABILITIES_DELAY__SHIFT 0x10
14842#define AZALIA_F2_CODEC_INPUT_CONVERTER_PARAMETER_AUDIO_WIDGET_CAPABILITIES__TYPE_MASK 0xf00000
14843#define AZALIA_F2_CODEC_INPUT_CONVERTER_PARAMETER_AUDIO_WIDGET_CAPABILITIES__TYPE__SHIFT 0x14
14844#define AZALIA_F2_CODEC_INPUT_CONVERTER_PARAMETER_SUPPORTED_SIZE_RATES__AUDIO_RATE_CAPABILITIES_MASK 0xfff
14845#define AZALIA_F2_CODEC_INPUT_CONVERTER_PARAMETER_SUPPORTED_SIZE_RATES__AUDIO_RATE_CAPABILITIES__SHIFT 0x0
14846#define AZALIA_F2_CODEC_INPUT_CONVERTER_PARAMETER_SUPPORTED_SIZE_RATES__AUDIO_BIT_CAPABILITIES_MASK 0x1f0000
14847#define AZALIA_F2_CODEC_INPUT_CONVERTER_PARAMETER_SUPPORTED_SIZE_RATES__AUDIO_BIT_CAPABILITIES__SHIFT 0x10
14848#define AZALIA_F2_CODEC_INPUT_CONVERTER_PARAMETER_STREAM_FORMATS__STREAM_FORMATS_MASK 0xffffffff
14849#define AZALIA_F2_CODEC_INPUT_CONVERTER_PARAMETER_STREAM_FORMATS__STREAM_FORMATS__SHIFT 0x0
14850#define AZALIA_F2_CODEC_INPUT_CONVERTER_CONTROL_CONVERTER_FORMAT__NUMBER_OF_CHANNELS_MASK 0xf
14851#define AZALIA_F2_CODEC_INPUT_CONVERTER_CONTROL_CONVERTER_FORMAT__NUMBER_OF_CHANNELS__SHIFT 0x0
14852#define AZALIA_F2_CODEC_INPUT_CONVERTER_CONTROL_CONVERTER_FORMAT__BITS_PER_SAMPLE_MASK 0x70
14853#define AZALIA_F2_CODEC_INPUT_CONVERTER_CONTROL_CONVERTER_FORMAT__BITS_PER_SAMPLE__SHIFT 0x4
14854#define AZALIA_F2_CODEC_INPUT_CONVERTER_CONTROL_CONVERTER_FORMAT__SAMPLE_BASE_DIVISOR_MASK 0x700
14855#define AZALIA_F2_CODEC_INPUT_CONVERTER_CONTROL_CONVERTER_FORMAT__SAMPLE_BASE_DIVISOR__SHIFT 0x8
14856#define AZALIA_F2_CODEC_INPUT_CONVERTER_CONTROL_CONVERTER_FORMAT__SAMPLE_BASE_MULTIPLE_MASK 0x3800
14857#define AZALIA_F2_CODEC_INPUT_CONVERTER_CONTROL_CONVERTER_FORMAT__SAMPLE_BASE_MULTIPLE__SHIFT 0xb
14858#define AZALIA_F2_CODEC_INPUT_CONVERTER_CONTROL_CONVERTER_FORMAT__SAMPLE_BASE_RATE_MASK 0x4000
14859#define AZALIA_F2_CODEC_INPUT_CONVERTER_CONTROL_CONVERTER_FORMAT__SAMPLE_BASE_RATE__SHIFT 0xe
14860#define AZALIA_F2_CODEC_INPUT_CONVERTER_CONTROL_CONVERTER_FORMAT__STREAM_TYPE_MASK 0x8000
14861#define AZALIA_F2_CODEC_INPUT_CONVERTER_CONTROL_CONVERTER_FORMAT__STREAM_TYPE__SHIFT 0xf
14862#define AZALIA_F2_CODEC_INPUT_CONVERTER_CONTROL_CHANNEL_STREAM_ID__CHANNEL_ID_MASK 0xf
14863#define AZALIA_F2_CODEC_INPUT_CONVERTER_CONTROL_CHANNEL_STREAM_ID__CHANNEL_ID__SHIFT 0x0
14864#define AZALIA_F2_CODEC_INPUT_CONVERTER_CONTROL_CHANNEL_STREAM_ID__STREAM_ID_MASK 0xf0
14865#define AZALIA_F2_CODEC_INPUT_CONVERTER_CONTROL_CHANNEL_STREAM_ID__STREAM_ID__SHIFT 0x4
14866#define AZALIA_F2_CODEC_INPUT_CONVERTER_CONTROL_DIGITAL_CONVERTER__DIGEN_MASK 0x1
14867#define AZALIA_F2_CODEC_INPUT_CONVERTER_CONTROL_DIGITAL_CONVERTER__DIGEN__SHIFT 0x0
14868#define AZALIA_F2_CODEC_INPUT_CONVERTER_CONTROL_DIGITAL_CONVERTER__V_MASK 0x2
14869#define AZALIA_F2_CODEC_INPUT_CONVERTER_CONTROL_DIGITAL_CONVERTER__V__SHIFT 0x1
14870#define AZALIA_F2_CODEC_INPUT_CONVERTER_CONTROL_DIGITAL_CONVERTER__VCFG_MASK 0x4
14871#define AZALIA_F2_CODEC_INPUT_CONVERTER_CONTROL_DIGITAL_CONVERTER__VCFG__SHIFT 0x2
14872#define AZALIA_F2_CODEC_INPUT_CONVERTER_CONTROL_DIGITAL_CONVERTER__PRE_MASK 0x8
14873#define AZALIA_F2_CODEC_INPUT_CONVERTER_CONTROL_DIGITAL_CONVERTER__PRE__SHIFT 0x3
14874#define AZALIA_F2_CODEC_INPUT_CONVERTER_CONTROL_DIGITAL_CONVERTER__COPY_MASK 0x10
14875#define AZALIA_F2_CODEC_INPUT_CONVERTER_CONTROL_DIGITAL_CONVERTER__COPY__SHIFT 0x4
14876#define AZALIA_F2_CODEC_INPUT_CONVERTER_CONTROL_DIGITAL_CONVERTER__NON_AUDIO_MASK 0x20
14877#define AZALIA_F2_CODEC_INPUT_CONVERTER_CONTROL_DIGITAL_CONVERTER__NON_AUDIO__SHIFT 0x5
14878#define AZALIA_F2_CODEC_INPUT_CONVERTER_CONTROL_DIGITAL_CONVERTER__PRO_MASK 0x40
14879#define AZALIA_F2_CODEC_INPUT_CONVERTER_CONTROL_DIGITAL_CONVERTER__PRO__SHIFT 0x6
14880#define AZALIA_F2_CODEC_INPUT_CONVERTER_CONTROL_DIGITAL_CONVERTER__L_MASK 0x80
14881#define AZALIA_F2_CODEC_INPUT_CONVERTER_CONTROL_DIGITAL_CONVERTER__L__SHIFT 0x7
14882#define AZALIA_F2_CODEC_INPUT_CONVERTER_CONTROL_DIGITAL_CONVERTER__CC_MASK 0x7f00
14883#define AZALIA_F2_CODEC_INPUT_CONVERTER_CONTROL_DIGITAL_CONVERTER__CC__SHIFT 0x8
14884#define AZALIA_F2_CODEC_INPUT_CONVERTER_CONTROL_DIGITAL_CONVERTER__KEEPALIVE_MASK 0x800000
14885#define AZALIA_F2_CODEC_INPUT_CONVERTER_CONTROL_DIGITAL_CONVERTER__KEEPALIVE__SHIFT 0x17
14886#define AZALIA_F2_CODEC_INPUT_PIN_PARAMETER_AUDIO_WIDGET_CAPABILITIES__AUDIO_CHANNEL_CAPABILITIES_MASK 0x1
14887#define AZALIA_F2_CODEC_INPUT_PIN_PARAMETER_AUDIO_WIDGET_CAPABILITIES__AUDIO_CHANNEL_CAPABILITIES__SHIFT 0x0
14888#define AZALIA_F2_CODEC_INPUT_PIN_PARAMETER_AUDIO_WIDGET_CAPABILITIES__INPUT_AMPLIFIER_PRESENT_MASK 0x2
14889#define AZALIA_F2_CODEC_INPUT_PIN_PARAMETER_AUDIO_WIDGET_CAPABILITIES__INPUT_AMPLIFIER_PRESENT__SHIFT 0x1
14890#define AZALIA_F2_CODEC_INPUT_PIN_PARAMETER_AUDIO_WIDGET_CAPABILITIES__OUTPUT_AMPLIFIER_PRESENT_MASK 0x4
14891#define AZALIA_F2_CODEC_INPUT_PIN_PARAMETER_AUDIO_WIDGET_CAPABILITIES__OUTPUT_AMPLIFIER_PRESENT__SHIFT 0x2
14892#define AZALIA_F2_CODEC_INPUT_PIN_PARAMETER_AUDIO_WIDGET_CAPABILITIES__AMPLIFIER_PARAMETER_OVERRIDE_MASK 0x8
14893#define AZALIA_F2_CODEC_INPUT_PIN_PARAMETER_AUDIO_WIDGET_CAPABILITIES__AMPLIFIER_PARAMETER_OVERRIDE__SHIFT 0x3
14894#define AZALIA_F2_CODEC_INPUT_PIN_PARAMETER_AUDIO_WIDGET_CAPABILITIES__STRIPE_MASK 0x20
14895#define AZALIA_F2_CODEC_INPUT_PIN_PARAMETER_AUDIO_WIDGET_CAPABILITIES__STRIPE__SHIFT 0x5
14896#define AZALIA_F2_CODEC_INPUT_PIN_PARAMETER_AUDIO_WIDGET_CAPABILITIES__PROCESSING_WIDGET_MASK 0x40
14897#define AZALIA_F2_CODEC_INPUT_PIN_PARAMETER_AUDIO_WIDGET_CAPABILITIES__PROCESSING_WIDGET__SHIFT 0x6
14898#define AZALIA_F2_CODEC_INPUT_PIN_PARAMETER_AUDIO_WIDGET_CAPABILITIES__UNSOLICITED_RESPONSE_CAPABILITY_MASK 0x80
14899#define AZALIA_F2_CODEC_INPUT_PIN_PARAMETER_AUDIO_WIDGET_CAPABILITIES__UNSOLICITED_RESPONSE_CAPABILITY__SHIFT 0x7
14900#define AZALIA_F2_CODEC_INPUT_PIN_PARAMETER_AUDIO_WIDGET_CAPABILITIES__CONNECTION_LIST_MASK 0x100
14901#define AZALIA_F2_CODEC_INPUT_PIN_PARAMETER_AUDIO_WIDGET_CAPABILITIES__CONNECTION_LIST__SHIFT 0x8
14902#define AZALIA_F2_CODEC_INPUT_PIN_PARAMETER_AUDIO_WIDGET_CAPABILITIES__DIGITAL_MASK 0x200
14903#define AZALIA_F2_CODEC_INPUT_PIN_PARAMETER_AUDIO_WIDGET_CAPABILITIES__DIGITAL__SHIFT 0x9
14904#define AZALIA_F2_CODEC_INPUT_PIN_PARAMETER_AUDIO_WIDGET_CAPABILITIES__POWER_CONTROL_MASK 0x400
14905#define AZALIA_F2_CODEC_INPUT_PIN_PARAMETER_AUDIO_WIDGET_CAPABILITIES__POWER_CONTROL__SHIFT 0xa
14906#define AZALIA_F2_CODEC_INPUT_PIN_PARAMETER_AUDIO_WIDGET_CAPABILITIES__LR_SWAP_MASK 0x800
14907#define AZALIA_F2_CODEC_INPUT_PIN_PARAMETER_AUDIO_WIDGET_CAPABILITIES__LR_SWAP__SHIFT 0xb
14908#define AZALIA_F2_CODEC_INPUT_PIN_PARAMETER_AUDIO_WIDGET_CAPABILITIES__AUDIO_WIDGET_CAPABILITIES_DELAY_MASK 0xf0000
14909#define AZALIA_F2_CODEC_INPUT_PIN_PARAMETER_AUDIO_WIDGET_CAPABILITIES__AUDIO_WIDGET_CAPABILITIES_DELAY__SHIFT 0x10
14910#define AZALIA_F2_CODEC_INPUT_PIN_PARAMETER_AUDIO_WIDGET_CAPABILITIES__TYPE_MASK 0xf00000
14911#define AZALIA_F2_CODEC_INPUT_PIN_PARAMETER_AUDIO_WIDGET_CAPABILITIES__TYPE__SHIFT 0x14
14912#define AZALIA_F2_CODEC_INPUT_PIN_PARAMETER_CAPABILITIES__IMPEDANCE_SENSE_CAPABLE_MASK 0x1
14913#define AZALIA_F2_CODEC_INPUT_PIN_PARAMETER_CAPABILITIES__IMPEDANCE_SENSE_CAPABLE__SHIFT 0x0
14914#define AZALIA_F2_CODEC_INPUT_PIN_PARAMETER_CAPABILITIES__TRIGGER_REQUIRED_MASK 0x2
14915#define AZALIA_F2_CODEC_INPUT_PIN_PARAMETER_CAPABILITIES__TRIGGER_REQUIRED__SHIFT 0x1
14916#define AZALIA_F2_CODEC_INPUT_PIN_PARAMETER_CAPABILITIES__JACK_DETECTION_CAPABILITY_MASK 0x4
14917#define AZALIA_F2_CODEC_INPUT_PIN_PARAMETER_CAPABILITIES__JACK_DETECTION_CAPABILITY__SHIFT 0x2
14918#define AZALIA_F2_CODEC_INPUT_PIN_PARAMETER_CAPABILITIES__HEADPHONE_DRIVE_CAPABLE_MASK 0x8
14919#define AZALIA_F2_CODEC_INPUT_PIN_PARAMETER_CAPABILITIES__HEADPHONE_DRIVE_CAPABLE__SHIFT 0x3
14920#define AZALIA_F2_CODEC_INPUT_PIN_PARAMETER_CAPABILITIES__OUTPUT_CAPABLE_MASK 0x10
14921#define AZALIA_F2_CODEC_INPUT_PIN_PARAMETER_CAPABILITIES__OUTPUT_CAPABLE__SHIFT 0x4
14922#define AZALIA_F2_CODEC_INPUT_PIN_PARAMETER_CAPABILITIES__INPUT_CAPABLE_MASK 0x20
14923#define AZALIA_F2_CODEC_INPUT_PIN_PARAMETER_CAPABILITIES__INPUT_CAPABLE__SHIFT 0x5
14924#define AZALIA_F2_CODEC_INPUT_PIN_PARAMETER_CAPABILITIES__BALANCED_I_O_PINS_MASK 0x40
14925#define AZALIA_F2_CODEC_INPUT_PIN_PARAMETER_CAPABILITIES__BALANCED_I_O_PINS__SHIFT 0x6
14926#define AZALIA_F2_CODEC_INPUT_PIN_PARAMETER_CAPABILITIES__HDMI_MASK 0x80
14927#define AZALIA_F2_CODEC_INPUT_PIN_PARAMETER_CAPABILITIES__HDMI__SHIFT 0x7
14928#define AZALIA_F2_CODEC_INPUT_PIN_PARAMETER_CAPABILITIES__VREF_CONTROL_MASK 0xff00
14929#define AZALIA_F2_CODEC_INPUT_PIN_PARAMETER_CAPABILITIES__VREF_CONTROL__SHIFT 0x8
14930#define AZALIA_F2_CODEC_INPUT_PIN_PARAMETER_CAPABILITIES__EAPD_CAPABLE_MASK 0x10000
14931#define AZALIA_F2_CODEC_INPUT_PIN_PARAMETER_CAPABILITIES__EAPD_CAPABLE__SHIFT 0x10
14932#define AZALIA_F2_CODEC_INPUT_PIN_PARAMETER_CAPABILITIES__DP_MASK 0x1000000
14933#define AZALIA_F2_CODEC_INPUT_PIN_PARAMETER_CAPABILITIES__DP__SHIFT 0x18
14934#define AZALIA_F2_CODEC_INPUT_PIN_CONTROL_WIDGET_CONTROL__IN_ENABLE_MASK 0x20
14935#define AZALIA_F2_CODEC_INPUT_PIN_CONTROL_WIDGET_CONTROL__IN_ENABLE__SHIFT 0x5
14936#define AZALIA_F2_CODEC_INPUT_PIN_CONTROL_UNSOLICITED_RESPONSE__TAG_MASK 0x3f
14937#define AZALIA_F2_CODEC_INPUT_PIN_CONTROL_UNSOLICITED_RESPONSE__TAG__SHIFT 0x0
14938#define AZALIA_F2_CODEC_INPUT_PIN_CONTROL_UNSOLICITED_RESPONSE__ENABLE_MASK 0x80
14939#define AZALIA_F2_CODEC_INPUT_PIN_CONTROL_UNSOLICITED_RESPONSE__ENABLE__SHIFT 0x7
14940#define AZALIA_F2_CODEC_INPUT_PIN_CONTROL_RESPONSE_PIN_SENSE__IMPEDANCE_SENSE_MASK 0x7fffffff
14941#define AZALIA_F2_CODEC_INPUT_PIN_CONTROL_RESPONSE_PIN_SENSE__IMPEDANCE_SENSE__SHIFT 0x0
14942#define AZALIA_F2_CODEC_INPUT_PIN_CONTROL_RESPONSE_PIN_SENSE__PRESENCE_DETECT_MASK 0x80000000
14943#define AZALIA_F2_CODEC_INPUT_PIN_CONTROL_RESPONSE_PIN_SENSE__PRESENCE_DETECT__SHIFT 0x1f
14944#define AZALIA_F2_CODEC_INPUT_PIN_CONTROL_RESPONSE_CONFIGURATION_DEFAULT__SEQUENCE_MASK 0xf
14945#define AZALIA_F2_CODEC_INPUT_PIN_CONTROL_RESPONSE_CONFIGURATION_DEFAULT__SEQUENCE__SHIFT 0x0
14946#define AZALIA_F2_CODEC_INPUT_PIN_CONTROL_RESPONSE_CONFIGURATION_DEFAULT__DEFAULT_ASSOCIATION_MASK 0xf0
14947#define AZALIA_F2_CODEC_INPUT_PIN_CONTROL_RESPONSE_CONFIGURATION_DEFAULT__DEFAULT_ASSOCIATION__SHIFT 0x4
14948#define AZALIA_F2_CODEC_INPUT_PIN_CONTROL_RESPONSE_CONFIGURATION_DEFAULT__MISC_MASK 0xf00
14949#define AZALIA_F2_CODEC_INPUT_PIN_CONTROL_RESPONSE_CONFIGURATION_DEFAULT__MISC__SHIFT 0x8
14950#define AZALIA_F2_CODEC_INPUT_PIN_CONTROL_RESPONSE_CONFIGURATION_DEFAULT__COLOR_MASK 0xf000
14951#define AZALIA_F2_CODEC_INPUT_PIN_CONTROL_RESPONSE_CONFIGURATION_DEFAULT__COLOR__SHIFT 0xc
14952#define AZALIA_F2_CODEC_INPUT_PIN_CONTROL_RESPONSE_CONFIGURATION_DEFAULT__CONNECTION_TYPE_MASK 0xf0000
14953#define AZALIA_F2_CODEC_INPUT_PIN_CONTROL_RESPONSE_CONFIGURATION_DEFAULT__CONNECTION_TYPE__SHIFT 0x10
14954#define AZALIA_F2_CODEC_INPUT_PIN_CONTROL_RESPONSE_CONFIGURATION_DEFAULT__DEFAULT_DEVICE_MASK 0xf00000
14955#define AZALIA_F2_CODEC_INPUT_PIN_CONTROL_RESPONSE_CONFIGURATION_DEFAULT__DEFAULT_DEVICE__SHIFT 0x14
14956#define AZALIA_F2_CODEC_INPUT_PIN_CONTROL_RESPONSE_CONFIGURATION_DEFAULT__LOCATION_MASK 0x3f000000
14957#define AZALIA_F2_CODEC_INPUT_PIN_CONTROL_RESPONSE_CONFIGURATION_DEFAULT__LOCATION__SHIFT 0x18
14958#define AZALIA_F2_CODEC_INPUT_PIN_CONTROL_RESPONSE_CONFIGURATION_DEFAULT__PORT_CONNECTIVITY_MASK 0xc0000000
14959#define AZALIA_F2_CODEC_INPUT_PIN_CONTROL_RESPONSE_CONFIGURATION_DEFAULT__PORT_CONNECTIVITY__SHIFT 0x1e
14960#define AZALIA_F2_CODEC_INPUT_PIN_CONTROL_RESPONSE_CONFIGURATION_DEFAULT_2__MISC_MASK 0xf
14961#define AZALIA_F2_CODEC_INPUT_PIN_CONTROL_RESPONSE_CONFIGURATION_DEFAULT_2__MISC__SHIFT 0x0
14962#define AZALIA_F2_CODEC_INPUT_PIN_CONTROL_RESPONSE_CONFIGURATION_DEFAULT_2__COLOR_MASK 0xf0
14963#define AZALIA_F2_CODEC_INPUT_PIN_CONTROL_RESPONSE_CONFIGURATION_DEFAULT_2__COLOR__SHIFT 0x4
14964#define AZALIA_F2_CODEC_INPUT_PIN_CONTROL_RESPONSE_CONFIGURATION_DEFAULT_3__CONNECTION_TYPE_MASK 0xf
14965#define AZALIA_F2_CODEC_INPUT_PIN_CONTROL_RESPONSE_CONFIGURATION_DEFAULT_3__CONNECTION_TYPE__SHIFT 0x0
14966#define AZALIA_F2_CODEC_INPUT_PIN_CONTROL_RESPONSE_CONFIGURATION_DEFAULT_3__DEFAULT_DEVICE_MASK 0xf0
14967#define AZALIA_F2_CODEC_INPUT_PIN_CONTROL_RESPONSE_CONFIGURATION_DEFAULT_3__DEFAULT_DEVICE__SHIFT 0x4
14968#define AZALIA_F2_CODEC_INPUT_PIN_CONTROL_RESPONSE_CONFIGURATION_DEFAULT_4__LOCATION_MASK 0x3f
14969#define AZALIA_F2_CODEC_INPUT_PIN_CONTROL_RESPONSE_CONFIGURATION_DEFAULT_4__LOCATION__SHIFT 0x0
14970#define AZALIA_F2_CODEC_INPUT_PIN_CONTROL_RESPONSE_CONFIGURATION_DEFAULT_4__PORT_CONNECTIVITY_MASK 0xc0
14971#define AZALIA_F2_CODEC_INPUT_PIN_CONTROL_RESPONSE_CONFIGURATION_DEFAULT_4__PORT_CONNECTIVITY__SHIFT 0x6
14972#define AZALIA_F2_CODEC_INPUT_PIN_CONTROL_MULTICHANNEL0_ENABLE__MULTICHANNEL0_ENABLE_MASK 0x1
14973#define AZALIA_F2_CODEC_INPUT_PIN_CONTROL_MULTICHANNEL0_ENABLE__MULTICHANNEL0_ENABLE__SHIFT 0x0
14974#define AZALIA_F2_CODEC_INPUT_PIN_CONTROL_MULTICHANNEL0_ENABLE__MULTICHANNEL0_MUTE_MASK 0x2
14975#define AZALIA_F2_CODEC_INPUT_PIN_CONTROL_MULTICHANNEL0_ENABLE__MULTICHANNEL0_MUTE__SHIFT 0x1
14976#define AZALIA_F2_CODEC_INPUT_PIN_CONTROL_MULTICHANNEL0_ENABLE__MULTICHANNEL0_CHANNEL_ID_MASK 0xf0
14977#define AZALIA_F2_CODEC_INPUT_PIN_CONTROL_MULTICHANNEL0_ENABLE__MULTICHANNEL0_CHANNEL_ID__SHIFT 0x4
14978#define AZALIA_F2_CODEC_INPUT_PIN_CONTROL_MULTICHANNEL1_ENABLE__MULTICHANNEL1_ENABLE_MASK 0x1
14979#define AZALIA_F2_CODEC_INPUT_PIN_CONTROL_MULTICHANNEL1_ENABLE__MULTICHANNEL1_ENABLE__SHIFT 0x0
14980#define AZALIA_F2_CODEC_INPUT_PIN_CONTROL_MULTICHANNEL1_ENABLE__MULTICHANNEL1_MUTE_MASK 0x2
14981#define AZALIA_F2_CODEC_INPUT_PIN_CONTROL_MULTICHANNEL1_ENABLE__MULTICHANNEL1_MUTE__SHIFT 0x1
14982#define AZALIA_F2_CODEC_INPUT_PIN_CONTROL_MULTICHANNEL1_ENABLE__MULTICHANNEL1_CHANNEL_ID_MASK 0xf0
14983#define AZALIA_F2_CODEC_INPUT_PIN_CONTROL_MULTICHANNEL1_ENABLE__MULTICHANNEL1_CHANNEL_ID__SHIFT 0x4
14984#define AZALIA_F2_CODEC_INPUT_PIN_CONTROL_MULTICHANNEL2_ENABLE__MULTICHANNEL2_ENABLE_MASK 0x1
14985#define AZALIA_F2_CODEC_INPUT_PIN_CONTROL_MULTICHANNEL2_ENABLE__MULTICHANNEL2_ENABLE__SHIFT 0x0
14986#define AZALIA_F2_CODEC_INPUT_PIN_CONTROL_MULTICHANNEL2_ENABLE__MULTICHANNEL2_MUTE_MASK 0x2
14987#define AZALIA_F2_CODEC_INPUT_PIN_CONTROL_MULTICHANNEL2_ENABLE__MULTICHANNEL2_MUTE__SHIFT 0x1
14988#define AZALIA_F2_CODEC_INPUT_PIN_CONTROL_MULTICHANNEL2_ENABLE__MULTICHANNEL2_CHANNEL_ID_MASK 0xf0
14989#define AZALIA_F2_CODEC_INPUT_PIN_CONTROL_MULTICHANNEL2_ENABLE__MULTICHANNEL2_CHANNEL_ID__SHIFT 0x4
14990#define AZALIA_F2_CODEC_INPUT_PIN_CONTROL_MULTICHANNEL3_ENABLE__MULTICHANNEL3_ENABLE_MASK 0x1
14991#define AZALIA_F2_CODEC_INPUT_PIN_CONTROL_MULTICHANNEL3_ENABLE__MULTICHANNEL3_ENABLE__SHIFT 0x0
14992#define AZALIA_F2_CODEC_INPUT_PIN_CONTROL_MULTICHANNEL3_ENABLE__MULTICHANNEL3_MUTE_MASK 0x2
14993#define AZALIA_F2_CODEC_INPUT_PIN_CONTROL_MULTICHANNEL3_ENABLE__MULTICHANNEL3_MUTE__SHIFT 0x1
14994#define AZALIA_F2_CODEC_INPUT_PIN_CONTROL_MULTICHANNEL3_ENABLE__MULTICHANNEL3_CHANNEL_ID_MASK 0xf0
14995#define AZALIA_F2_CODEC_INPUT_PIN_CONTROL_MULTICHANNEL3_ENABLE__MULTICHANNEL3_CHANNEL_ID__SHIFT 0x4
14996#define AZALIA_F2_CODEC_INPUT_PIN_CONTROL_HBR__HBR_CAPABLE_MASK 0x1
14997#define AZALIA_F2_CODEC_INPUT_PIN_CONTROL_HBR__HBR_CAPABLE__SHIFT 0x0
14998#define AZALIA_F2_CODEC_INPUT_PIN_CONTROL_HBR__HBR_ENABLE_MASK 0x10
14999#define AZALIA_F2_CODEC_INPUT_PIN_CONTROL_HBR__HBR_ENABLE__SHIFT 0x4
15000#define AZALIA_F2_CODEC_INPUT_PIN_CONTROL_MULTICHANNEL4_ENABLE__MULTICHANNEL4_ENABLE_MASK 0x1
15001#define AZALIA_F2_CODEC_INPUT_PIN_CONTROL_MULTICHANNEL4_ENABLE__MULTICHANNEL4_ENABLE__SHIFT 0x0
15002#define AZALIA_F2_CODEC_INPUT_PIN_CONTROL_MULTICHANNEL4_ENABLE__MULTICHANNEL4_MUTE_MASK 0x2
15003#define AZALIA_F2_CODEC_INPUT_PIN_CONTROL_MULTICHANNEL4_ENABLE__MULTICHANNEL4_MUTE__SHIFT 0x1
15004#define AZALIA_F2_CODEC_INPUT_PIN_CONTROL_MULTICHANNEL4_ENABLE__MULTICHANNEL4_CHANNEL_ID_MASK 0xf0
15005#define AZALIA_F2_CODEC_INPUT_PIN_CONTROL_MULTICHANNEL4_ENABLE__MULTICHANNEL4_CHANNEL_ID__SHIFT 0x4
15006#define AZALIA_F2_CODEC_INPUT_PIN_CONTROL_MULTICHANNEL5_ENABLE__MULTICHANNEL5_ENABLE_MASK 0x1
15007#define AZALIA_F2_CODEC_INPUT_PIN_CONTROL_MULTICHANNEL5_ENABLE__MULTICHANNEL5_ENABLE__SHIFT 0x0
15008#define AZALIA_F2_CODEC_INPUT_PIN_CONTROL_MULTICHANNEL5_ENABLE__MULTICHANNEL5_MUTE_MASK 0x2
15009#define AZALIA_F2_CODEC_INPUT_PIN_CONTROL_MULTICHANNEL5_ENABLE__MULTICHANNEL5_MUTE__SHIFT 0x1
15010#define AZALIA_F2_CODEC_INPUT_PIN_CONTROL_MULTICHANNEL5_ENABLE__MULTICHANNEL5_CHANNEL_ID_MASK 0xf0
15011#define AZALIA_F2_CODEC_INPUT_PIN_CONTROL_MULTICHANNEL5_ENABLE__MULTICHANNEL5_CHANNEL_ID__SHIFT 0x4
15012#define AZALIA_F2_CODEC_INPUT_PIN_CONTROL_MULTICHANNEL6_ENABLE__MULTICHANNEL6_ENABLE_MASK 0x1
15013#define AZALIA_F2_CODEC_INPUT_PIN_CONTROL_MULTICHANNEL6_ENABLE__MULTICHANNEL6_ENABLE__SHIFT 0x0
15014#define AZALIA_F2_CODEC_INPUT_PIN_CONTROL_MULTICHANNEL6_ENABLE__MULTICHANNEL6_MUTE_MASK 0x2
15015#define AZALIA_F2_CODEC_INPUT_PIN_CONTROL_MULTICHANNEL6_ENABLE__MULTICHANNEL6_MUTE__SHIFT 0x1
15016#define AZALIA_F2_CODEC_INPUT_PIN_CONTROL_MULTICHANNEL6_ENABLE__MULTICHANNEL6_CHANNEL_ID_MASK 0xf0
15017#define AZALIA_F2_CODEC_INPUT_PIN_CONTROL_MULTICHANNEL6_ENABLE__MULTICHANNEL6_CHANNEL_ID__SHIFT 0x4
15018#define AZALIA_F2_CODEC_INPUT_PIN_CONTROL_MULTICHANNEL7_ENABLE__MULTICHANNEL7_ENABLE_MASK 0x1
15019#define AZALIA_F2_CODEC_INPUT_PIN_CONTROL_MULTICHANNEL7_ENABLE__MULTICHANNEL7_ENABLE__SHIFT 0x0
15020#define AZALIA_F2_CODEC_INPUT_PIN_CONTROL_MULTICHANNEL7_ENABLE__MULTICHANNEL7_MUTE_MASK 0x2
15021#define AZALIA_F2_CODEC_INPUT_PIN_CONTROL_MULTICHANNEL7_ENABLE__MULTICHANNEL7_MUTE__SHIFT 0x1
15022#define AZALIA_F2_CODEC_INPUT_PIN_CONTROL_MULTICHANNEL7_ENABLE__MULTICHANNEL7_CHANNEL_ID_MASK 0xf0
15023#define AZALIA_F2_CODEC_INPUT_PIN_CONTROL_MULTICHANNEL7_ENABLE__MULTICHANNEL7_CHANNEL_ID__SHIFT 0x4
15024#define AZALIA_F2_CODEC_INPUT_PIN_CONTROL_CHANNEL_ALLOCATION__CHANNEL_ALLOCATION_MASK 0xff
15025#define AZALIA_F2_CODEC_INPUT_PIN_CONTROL_CHANNEL_ALLOCATION__CHANNEL_ALLOCATION__SHIFT 0x0
15026#define AZALIA_F2_CODEC_INPUT_PIN_CONTROL_INPUT_STATUS_CONTROL__INPUT_ACTIVITY_MASK 0x1
15027#define AZALIA_F2_CODEC_INPUT_PIN_CONTROL_INPUT_STATUS_CONTROL__INPUT_ACTIVITY__SHIFT 0x0
15028#define AZALIA_F2_CODEC_INPUT_PIN_CONTROL_INPUT_STATUS_CONTROL__CHANNEL_LAYOUT_MASK 0x6
15029#define AZALIA_F2_CODEC_INPUT_PIN_CONTROL_INPUT_STATUS_CONTROL__CHANNEL_LAYOUT__SHIFT 0x1
15030#define AZALIA_F2_CODEC_INPUT_PIN_CONTROL_INPUT_STATUS_CONTROL__INPUT_ACTIVITY_UR_ENABLE_MASK 0x10
15031#define AZALIA_F2_CODEC_INPUT_PIN_CONTROL_INPUT_STATUS_CONTROL__INPUT_ACTIVITY_UR_ENABLE__SHIFT 0x4
15032#define AZALIA_F2_CODEC_INPUT_PIN_CONTROL_INPUT_STATUS_CONTROL__INPUT_CL_CS_INFOFRAME_CHANGE_UR_ENABLE_MASK 0x20
15033#define AZALIA_F2_CODEC_INPUT_PIN_CONTROL_INPUT_STATUS_CONTROL__INPUT_CL_CS_INFOFRAME_CHANGE_UR_ENABLE__SHIFT 0x5
15034#define AZALIA_F2_CODEC_INPUT_PIN_CONTROL_INFOFRAME__CHANNEL_COUNT_MASK 0x7
15035#define AZALIA_F2_CODEC_INPUT_PIN_CONTROL_INFOFRAME__CHANNEL_COUNT__SHIFT 0x0
15036#define AZALIA_F2_CODEC_INPUT_PIN_CONTROL_INFOFRAME__CHANNEL_ALLOCATION_MASK 0xff00
15037#define AZALIA_F2_CODEC_INPUT_PIN_CONTROL_INFOFRAME__CHANNEL_ALLOCATION__SHIFT 0x8
15038#define AZALIA_F2_CODEC_INPUT_PIN_CONTROL_INFOFRAME__INFOFRAME_BYTE_5_MASK 0xff0000
15039#define AZALIA_F2_CODEC_INPUT_PIN_CONTROL_INFOFRAME__INFOFRAME_BYTE_5__SHIFT 0x10
15040#define AZALIA_F2_CODEC_INPUT_PIN_CONTROL_INFOFRAME__INFOFRAME_VALID_MASK 0x80000000
15041#define AZALIA_F2_CODEC_INPUT_PIN_CONTROL_INFOFRAME__INFOFRAME_VALID__SHIFT 0x1f
15042#define AZALIA_F2_CODEC_INPUT_PIN_CONTROL_CHANNEL_STATUS_L__CHANNEL_STATUS_L_MASK 0xffffffff
15043#define AZALIA_F2_CODEC_INPUT_PIN_CONTROL_CHANNEL_STATUS_L__CHANNEL_STATUS_L__SHIFT 0x0
15044#define AZALIA_F2_CODEC_INPUT_PIN_CONTROL_CHANNEL_STATUS_H__CHANNEL_STATUS_H_MASK 0xffffffff
15045#define AZALIA_F2_CODEC_INPUT_PIN_CONTROL_CHANNEL_STATUS_H__CHANNEL_STATUS_H__SHIFT 0x0
15046#define AZALIA_F2_CODEC_INPUT_PIN_CONTROL_LPIB_SNAPSHOT_CONTROL__LPIB_SNAPSHOT_LOCK_MASK 0x1
15047#define AZALIA_F2_CODEC_INPUT_PIN_CONTROL_LPIB_SNAPSHOT_CONTROL__LPIB_SNAPSHOT_LOCK__SHIFT 0x0
15048#define AZALIA_F2_CODEC_INPUT_PIN_CONTROL_LPIB_SNAPSHOT_CONTROL__CYCLIC_BUFFER_WRAP_COUNT_MASK 0xff00
15049#define AZALIA_F2_CODEC_INPUT_PIN_CONTROL_LPIB_SNAPSHOT_CONTROL__CYCLIC_BUFFER_WRAP_COUNT__SHIFT 0x8
15050#define AZALIA_F2_CODEC_INPUT_PIN_CONTROL_LPIB__LPIB_MASK 0xffffffff
15051#define AZALIA_F2_CODEC_INPUT_PIN_CONTROL_LPIB__LPIB__SHIFT 0x0
15052#define AZALIA_F2_CODEC_INPUT_PIN_CONTROL_LPIB_TIMER_SNAPSHOT__LPIB_TIMER_SNAPSHOT_MASK 0xffffffff
15053#define AZALIA_F2_CODEC_INPUT_PIN_CONTROL_LPIB_TIMER_SNAPSHOT__LPIB_TIMER_SNAPSHOT__SHIFT 0x0
15054#define BLND_CONTROL__BLND_GLOBAL_GAIN_MASK 0xff
15055#define BLND_CONTROL__BLND_GLOBAL_GAIN__SHIFT 0x0
15056#define BLND_CONTROL__BLND_MODE_MASK 0x300
15057#define BLND_CONTROL__BLND_MODE__SHIFT 0x8
15058#define BLND_CONTROL__BLND_STEREO_TYPE_MASK 0xc00
15059#define BLND_CONTROL__BLND_STEREO_TYPE__SHIFT 0xa
15060#define BLND_CONTROL__BLND_STEREO_POLARITY_MASK 0x1000
15061#define BLND_CONTROL__BLND_STEREO_POLARITY__SHIFT 0xc
15062#define BLND_CONTROL__BLND_FEEDTHROUGH_EN_MASK 0x2000
15063#define BLND_CONTROL__BLND_FEEDTHROUGH_EN__SHIFT 0xd
15064#define BLND_CONTROL__BLND_ALPHA_MODE_MASK 0x30000
15065#define BLND_CONTROL__BLND_ALPHA_MODE__SHIFT 0x10
15066#define BLND_CONTROL__BLND_ACTIVE_OVERLAP_ONLY_MASK 0x40000
15067#define BLND_CONTROL__BLND_ACTIVE_OVERLAP_ONLY__SHIFT 0x12
15068#define BLND_CONTROL__BLND_MULTIPLIED_MODE_MASK 0x100000
15069#define BLND_CONTROL__BLND_MULTIPLIED_MODE__SHIFT 0x14
15070#define BLND_CONTROL__BLND_GLOBAL_ALPHA_MASK 0xff000000
15071#define BLND_CONTROL__BLND_GLOBAL_ALPHA__SHIFT 0x18
15072#define BLND_SM_CONTROL2__SM_MODE_MASK 0x7
15073#define BLND_SM_CONTROL2__SM_MODE__SHIFT 0x0
15074#define BLND_SM_CONTROL2__SM_FRAME_ALTERNATE_MASK 0x10
15075#define BLND_SM_CONTROL2__SM_FRAME_ALTERNATE__SHIFT 0x4
15076#define BLND_SM_CONTROL2__SM_FIELD_ALTERNATE_MASK 0x20
15077#define BLND_SM_CONTROL2__SM_FIELD_ALTERNATE__SHIFT 0x5
15078#define BLND_SM_CONTROL2__SM_FORCE_NEXT_FRAME_POL_MASK 0x300
15079#define BLND_SM_CONTROL2__SM_FORCE_NEXT_FRAME_POL__SHIFT 0x8
15080#define BLND_SM_CONTROL2__SM_FORCE_NEXT_TOP_POL_MASK 0x30000
15081#define BLND_SM_CONTROL2__SM_FORCE_NEXT_TOP_POL__SHIFT 0x10
15082#define BLND_SM_CONTROL2__SM_CURRENT_FRAME_POL_MASK 0x1000000
15083#define BLND_SM_CONTROL2__SM_CURRENT_FRAME_POL__SHIFT 0x18
15084#define BLND_CONTROL2__PTI_ENABLE_MASK 0x1
15085#define BLND_CONTROL2__PTI_ENABLE__SHIFT 0x0
15086#define BLND_CONTROL2__PTI_NEW_PIXEL_GAP_MASK 0x30
15087#define BLND_CONTROL2__PTI_NEW_PIXEL_GAP__SHIFT 0x4
15088#define BLND_CONTROL2__BLND_NEW_PIXEL_MODE_MASK 0x40
15089#define BLND_CONTROL2__BLND_NEW_PIXEL_MODE__SHIFT 0x6
15090#define BLND_CONTROL2__BLND_SUPERAA_DEGAMMA_EN_MASK 0x80
15091#define BLND_CONTROL2__BLND_SUPERAA_DEGAMMA_EN__SHIFT 0x7
15092#define BLND_CONTROL2__BLND_SUPERAA_REGAMMA_EN_MASK 0x100
15093#define BLND_CONTROL2__BLND_SUPERAA_REGAMMA_EN__SHIFT 0x8
15094#define BLND_UPDATE__BLND_UPDATE_PENDING_MASK 0x1
15095#define BLND_UPDATE__BLND_UPDATE_PENDING__SHIFT 0x0
15096#define BLND_UPDATE__BLND_UPDATE_TAKEN_MASK 0x100
15097#define BLND_UPDATE__BLND_UPDATE_TAKEN__SHIFT 0x8
15098#define BLND_UPDATE__BLND_UPDATE_LOCK_MASK 0x10000
15099#define BLND_UPDATE__BLND_UPDATE_LOCK__SHIFT 0x10
15100#define BLND_UNDERFLOW_INTERRUPT__BLND_UNDERFLOW_INT_OCCURED_MASK 0x1
15101#define BLND_UNDERFLOW_INTERRUPT__BLND_UNDERFLOW_INT_OCCURED__SHIFT 0x0
15102#define BLND_UNDERFLOW_INTERRUPT__BLND_UNDERFLOW_INT_ACK_MASK 0x100
15103#define BLND_UNDERFLOW_INTERRUPT__BLND_UNDERFLOW_INT_ACK__SHIFT 0x8
15104#define BLND_UNDERFLOW_INTERRUPT__BLND_UNDERFLOW_INT_MASK_MASK 0x1000
15105#define BLND_UNDERFLOW_INTERRUPT__BLND_UNDERFLOW_INT_MASK__SHIFT 0xc
15106#define BLND_UNDERFLOW_INTERRUPT__BLND_UNDERFLOW_INT_PIPE_INDEX_MASK 0x30000
15107#define BLND_UNDERFLOW_INTERRUPT__BLND_UNDERFLOW_INT_PIPE_INDEX__SHIFT 0x10
15108#define BLND_V_UPDATE_LOCK__BLND_DCP_GRPH_V_UPDATE_LOCK_MASK 0x1
15109#define BLND_V_UPDATE_LOCK__BLND_DCP_GRPH_V_UPDATE_LOCK__SHIFT 0x0
15110#define BLND_V_UPDATE_LOCK__BLND_DCP_GRPH_SURF_V_UPDATE_LOCK_MASK 0x2
15111#define BLND_V_UPDATE_LOCK__BLND_DCP_GRPH_SURF_V_UPDATE_LOCK__SHIFT 0x1
15112#define BLND_V_UPDATE_LOCK__BLND_DCP_CUR_V_UPDATE_LOCK_MASK 0x10000
15113#define BLND_V_UPDATE_LOCK__BLND_DCP_CUR_V_UPDATE_LOCK__SHIFT 0x10
15114#define BLND_V_UPDATE_LOCK__BLND_DCP_CUR2_V_UPDATE_LOCK_MASK 0x1000000
15115#define BLND_V_UPDATE_LOCK__BLND_DCP_CUR2_V_UPDATE_LOCK__SHIFT 0x18
15116#define BLND_V_UPDATE_LOCK__BLND_SCL_V_UPDATE_LOCK_MASK 0x10000000
15117#define BLND_V_UPDATE_LOCK__BLND_SCL_V_UPDATE_LOCK__SHIFT 0x1c
15118#define BLND_V_UPDATE_LOCK__BLND_BLND_V_UPDATE_LOCK_MASK 0x20000000
15119#define BLND_V_UPDATE_LOCK__BLND_BLND_V_UPDATE_LOCK__SHIFT 0x1d
15120#define BLND_V_UPDATE_LOCK__BLND_V_UPDATE_LOCK_MODE_MASK 0x80000000
15121#define BLND_V_UPDATE_LOCK__BLND_V_UPDATE_LOCK_MODE__SHIFT 0x1f
15122#define BLND_REG_UPDATE_STATUS__DCP_BLNDC_GRPH_UPDATE_PENDING_MASK 0x1
15123#define BLND_REG_UPDATE_STATUS__DCP_BLNDC_GRPH_UPDATE_PENDING__SHIFT 0x0
15124#define BLND_REG_UPDATE_STATUS__DCP_BLNDO_GRPH_UPDATE_PENDING_MASK 0x2
15125#define BLND_REG_UPDATE_STATUS__DCP_BLNDO_GRPH_UPDATE_PENDING__SHIFT 0x1
15126#define BLND_REG_UPDATE_STATUS__DCP_BLNDC_GRPH_SURF_UPDATE_PENDING_MASK 0x4
15127#define BLND_REG_UPDATE_STATUS__DCP_BLNDC_GRPH_SURF_UPDATE_PENDING__SHIFT 0x2
15128#define BLND_REG_UPDATE_STATUS__DCP_BLNDO_GRPH_SURF_UPDATE_PENDING_MASK 0x8
15129#define BLND_REG_UPDATE_STATUS__DCP_BLNDO_GRPH_SURF_UPDATE_PENDING__SHIFT 0x3
15130#define BLND_REG_UPDATE_STATUS__DCP_BLNDC_CUR_UPDATE_PENDING_MASK 0x40
15131#define BLND_REG_UPDATE_STATUS__DCP_BLNDC_CUR_UPDATE_PENDING__SHIFT 0x6
15132#define BLND_REG_UPDATE_STATUS__DCP_BLNDO_CUR_UPDATE_PENDING_MASK 0x80
15133#define BLND_REG_UPDATE_STATUS__DCP_BLNDO_CUR_UPDATE_PENDING__SHIFT 0x7
15134#define BLND_REG_UPDATE_STATUS__SCL_BLNDC_UPDATE_PENDING_MASK 0x100
15135#define BLND_REG_UPDATE_STATUS__SCL_BLNDC_UPDATE_PENDING__SHIFT 0x8
15136#define BLND_REG_UPDATE_STATUS__SCL_BLNDO_UPDATE_PENDING_MASK 0x200
15137#define BLND_REG_UPDATE_STATUS__SCL_BLNDO_UPDATE_PENDING__SHIFT 0x9
15138#define BLND_REG_UPDATE_STATUS__BLND_BLNDC_UPDATE_PENDING_MASK 0x400
15139#define BLND_REG_UPDATE_STATUS__BLND_BLNDC_UPDATE_PENDING__SHIFT 0xa
15140#define BLND_REG_UPDATE_STATUS__BLND_BLNDO_UPDATE_PENDING_MASK 0x800
15141#define BLND_REG_UPDATE_STATUS__BLND_BLNDO_UPDATE_PENDING__SHIFT 0xb
15142#define BLND_DEBUG__BLND_CNV_MUX_SELECT_MASK 0x1
15143#define BLND_DEBUG__BLND_CNV_MUX_SELECT__SHIFT 0x0
15144#define BLND_DEBUG__BLND_DEBUG_MASK 0xfffffffe
15145#define BLND_DEBUG__BLND_DEBUG__SHIFT 0x1
15146#define BLND_TEST_DEBUG_INDEX__BLND_TEST_DEBUG_INDEX_MASK 0xff
15147#define BLND_TEST_DEBUG_INDEX__BLND_TEST_DEBUG_INDEX__SHIFT 0x0
15148#define BLND_TEST_DEBUG_INDEX__BLND_TEST_DEBUG_WRITE_EN_MASK 0x100
15149#define BLND_TEST_DEBUG_INDEX__BLND_TEST_DEBUG_WRITE_EN__SHIFT 0x8
15150#define BLND_TEST_DEBUG_DATA__BLND_TEST_DEBUG_DATA_MASK 0xffffffff
15151#define BLND_TEST_DEBUG_DATA__BLND_TEST_DEBUG_DATA__SHIFT 0x0
15152#define WB_ENABLE__WB_ENABLE_MASK 0x1
15153#define WB_ENABLE__WB_ENABLE__SHIFT 0x0
15154#define WB_EC_CONFIG__DISPCLK_R_WB_GATE_DIS_MASK 0x1
15155#define WB_EC_CONFIG__DISPCLK_R_WB_GATE_DIS__SHIFT 0x0
15156#define WB_EC_CONFIG__DISPCLK_G_WB_GATE_DIS_MASK 0x2
15157#define WB_EC_CONFIG__DISPCLK_G_WB_GATE_DIS__SHIFT 0x1
15158#define WB_EC_CONFIG__DISPCLK_G_WBSCL_GATE_DIS_MASK 0x4
15159#define WB_EC_CONFIG__DISPCLK_G_WBSCL_GATE_DIS__SHIFT 0x2
15160#define WB_EC_CONFIG__WB_TEST_CLK_SEL_MASK 0x78
15161#define WB_EC_CONFIG__WB_TEST_CLK_SEL__SHIFT 0x3
15162#define WB_EC_CONFIG__WB_LB_LS_DIS_MASK 0x80
15163#define WB_EC_CONFIG__WB_LB_LS_DIS__SHIFT 0x7
15164#define WB_EC_CONFIG__WB_LB_SD_DIS_MASK 0x100
15165#define WB_EC_CONFIG__WB_LB_SD_DIS__SHIFT 0x8
15166#define WB_EC_CONFIG__WB_LUT_LS_DIS_MASK 0x200
15167#define WB_EC_CONFIG__WB_LUT_LS_DIS__SHIFT 0x9
15168#define WB_EC_CONFIG__WBSCL_LB_MEM_PWR_MODE_SEL_MASK 0x3000
15169#define WB_EC_CONFIG__WBSCL_LB_MEM_PWR_MODE_SEL__SHIFT 0xc
15170#define WB_EC_CONFIG__WBSCL_LB_MEM_PWR_DIS_MASK 0x4000
15171#define WB_EC_CONFIG__WBSCL_LB_MEM_PWR_DIS__SHIFT 0xe
15172#define WB_EC_CONFIG__WBSCL_LB_MEM_PWR_FORCE_MASK 0x18000
15173#define WB_EC_CONFIG__WBSCL_LB_MEM_PWR_FORCE__SHIFT 0xf
15174#define WB_EC_CONFIG__WBSCL_LB_MEM_PWR_STATE_SM_MASK 0x60000
15175#define WB_EC_CONFIG__WBSCL_LB_MEM_PWR_STATE_SM__SHIFT 0x11
15176#define WB_EC_CONFIG__WBSCL_LB_MEM_PWR_STATE_BG_MASK 0x180000
15177#define WB_EC_CONFIG__WBSCL_LB_MEM_PWR_STATE_BG__SHIFT 0x13
15178#define WB_EC_CONFIG__WBSCL_LB_MEM_PWR_STATE_MASK 0x600000
15179#define WB_EC_CONFIG__WBSCL_LB_MEM_PWR_STATE__SHIFT 0x15
15180#define WB_EC_CONFIG__WB_RAM_PW_SAVE_MODE_MASK 0x800000
15181#define WB_EC_CONFIG__WB_RAM_PW_SAVE_MODE__SHIFT 0x17
15182#define WB_EC_CONFIG__LB_MEM_PWR_STATE_SM_MASK 0x3000000
15183#define WB_EC_CONFIG__LB_MEM_PWR_STATE_SM__SHIFT 0x18
15184#define WB_EC_CONFIG__LB_MEM_PWR_STATE_BG_MASK 0xc000000
15185#define WB_EC_CONFIG__LB_MEM_PWR_STATE_BG__SHIFT 0x1a
15186#define WB_EC_CONFIG__LB_MEM_PWR_STATE_MASK 0x30000000
15187#define WB_EC_CONFIG__LB_MEM_PWR_STATE__SHIFT 0x1c
15188#define WB_EC_CONFIG__LUT_MEM_PWR_STATE_MASK 0xc0000000
15189#define WB_EC_CONFIG__LUT_MEM_PWR_STATE__SHIFT 0x1e
15190#define CNV_MODE__CNV_FRAME_CAPTURE_RATE_MASK 0x300
15191#define CNV_MODE__CNV_FRAME_CAPTURE_RATE__SHIFT 0x8
15192#define CNV_MODE__CNV_WINDOW_CROP_EN_MASK 0x1000
15193#define CNV_MODE__CNV_WINDOW_CROP_EN__SHIFT 0xc
15194#define CNV_MODE__CNV_STEREO_TYPE_MASK 0x6000
15195#define CNV_MODE__CNV_STEREO_TYPE__SHIFT 0xd
15196#define CNV_MODE__CNV_INTERLACED_MODE_MASK 0x8000
15197#define CNV_MODE__CNV_INTERLACED_MODE__SHIFT 0xf
15198#define CNV_MODE__CNV_EYE_SELECTION_MASK 0x30000
15199#define CNV_MODE__CNV_EYE_SELECTION__SHIFT 0x10
15200#define CNV_MODE__CNV_STEREO_POLARITY_MASK 0x40000
15201#define CNV_MODE__CNV_STEREO_POLARITY__SHIFT 0x12
15202#define CNV_MODE__CNV_INTERLACED_FIELD_ORDER_MASK 0x80000
15203#define CNV_MODE__CNV_INTERLACED_FIELD_ORDER__SHIFT 0x13
15204#define CNV_MODE__CNV_STEREO_SPLIT_MASK 0x100000
15205#define CNV_MODE__CNV_STEREO_SPLIT__SHIFT 0x14
15206#define CNV_MODE__CNV_NEW_CONTENT_MASK 0x1000000
15207#define CNV_MODE__CNV_NEW_CONTENT__SHIFT 0x18
15208#define CNV_MODE__CNV_FRAME_CAPTURE_EN_MASK 0x80000000
15209#define CNV_MODE__CNV_FRAME_CAPTURE_EN__SHIFT 0x1f
15210#define CNV_WINDOW_START__CNV_WINDOW_START_X_MASK 0xfff
15211#define CNV_WINDOW_START__CNV_WINDOW_START_X__SHIFT 0x0
15212#define CNV_WINDOW_START__CNV_WINDOW_START_Y_MASK 0xfff0000
15213#define CNV_WINDOW_START__CNV_WINDOW_START_Y__SHIFT 0x10
15214#define CNV_WINDOW_SIZE__CNV_WINDOW_WIDTH_MASK 0xfff
15215#define CNV_WINDOW_SIZE__CNV_WINDOW_WIDTH__SHIFT 0x0
15216#define CNV_WINDOW_SIZE__CNV_WINDOW_HEIGHT_MASK 0xfff0000
15217#define CNV_WINDOW_SIZE__CNV_WINDOW_HEIGHT__SHIFT 0x10
15218#define CNV_UPDATE__CNV_UPDATE_PENDING_MASK 0x1
15219#define CNV_UPDATE__CNV_UPDATE_PENDING__SHIFT 0x0
15220#define CNV_UPDATE__CNV_UPDATE_TAKEN_MASK 0x100
15221#define CNV_UPDATE__CNV_UPDATE_TAKEN__SHIFT 0x8
15222#define CNV_UPDATE__CNV_UPDATE_LOCK_MASK 0x10000
15223#define CNV_UPDATE__CNV_UPDATE_LOCK__SHIFT 0x10
15224#define CNV_SOURCE_SIZE__CNV_SOURCE_WIDTH_MASK 0x7fff
15225#define CNV_SOURCE_SIZE__CNV_SOURCE_WIDTH__SHIFT 0x0
15226#define CNV_SOURCE_SIZE__CNV_SOURCE_HEIGHT_MASK 0x7fff0000
15227#define CNV_SOURCE_SIZE__CNV_SOURCE_HEIGHT__SHIFT 0x10
15228#define CNV_CSC_CONTROL__CNV_CSC_BYPASS_MASK 0x1
15229#define CNV_CSC_CONTROL__CNV_CSC_BYPASS__SHIFT 0x0
15230#define CNV_CSC_C11_C12__CNV_CSC_C11_MASK 0x1fff
15231#define CNV_CSC_C11_C12__CNV_CSC_C11__SHIFT 0x0
15232#define CNV_CSC_C11_C12__CNV_CSC_C12_MASK 0x1fff0000
15233#define CNV_CSC_C11_C12__CNV_CSC_C12__SHIFT 0x10
15234#define CNV_CSC_C13_C14__CNV_CSC_C13_MASK 0x1fff
15235#define CNV_CSC_C13_C14__CNV_CSC_C13__SHIFT 0x0
15236#define CNV_CSC_C13_C14__CNV_CSC_C14_MASK 0x7fff0000
15237#define CNV_CSC_C13_C14__CNV_CSC_C14__SHIFT 0x10
15238#define CNV_CSC_C21_C22__CNV_CSC_C21_MASK 0x1fff
15239#define CNV_CSC_C21_C22__CNV_CSC_C21__SHIFT 0x0
15240#define CNV_CSC_C21_C22__CNV_CSC_C22_MASK 0x1fff0000
15241#define CNV_CSC_C21_C22__CNV_CSC_C22__SHIFT 0x10
15242#define CNV_CSC_C23_C24__CNV_CSC_C23_MASK 0x1fff
15243#define CNV_CSC_C23_C24__CNV_CSC_C23__SHIFT 0x0
15244#define CNV_CSC_C23_C24__CNV_CSC_C24_MASK 0x7fff0000
15245#define CNV_CSC_C23_C24__CNV_CSC_C24__SHIFT 0x10
15246#define CNV_CSC_C31_C32__CNV_CSC_C31_MASK 0x1fff
15247#define CNV_CSC_C31_C32__CNV_CSC_C31__SHIFT 0x0
15248#define CNV_CSC_C31_C32__CNV_CSC_C32_MASK 0x1fff0000
15249#define CNV_CSC_C31_C32__CNV_CSC_C32__SHIFT 0x10
15250#define CNV_CSC_C33_C34__CNV_CSC_C33_MASK 0x1fff
15251#define CNV_CSC_C33_C34__CNV_CSC_C33__SHIFT 0x0
15252#define CNV_CSC_C33_C34__CNV_CSC_C34_MASK 0x7fff0000
15253#define CNV_CSC_C33_C34__CNV_CSC_C34__SHIFT 0x10
15254#define CNV_CSC_ROUND_OFFSET_R__CNV_CSC_ROUND_OFFSET_R_MASK 0xffff
15255#define CNV_CSC_ROUND_OFFSET_R__CNV_CSC_ROUND_OFFSET_R__SHIFT 0x0
15256#define CNV_CSC_ROUND_OFFSET_G__CNV_CSC_ROUND_OFFSET_G_MASK 0xffff
15257#define CNV_CSC_ROUND_OFFSET_G__CNV_CSC_ROUND_OFFSET_G__SHIFT 0x0
15258#define CNV_CSC_ROUND_OFFSET_B__CNV_CSC_ROUND_OFFSET_B_MASK 0xffff
15259#define CNV_CSC_ROUND_OFFSET_B__CNV_CSC_ROUND_OFFSET_B__SHIFT 0x0
15260#define CNV_CSC_CLAMP_R__CNV_CSC_CLAMP_UPPER_R_MASK 0xffff
15261#define CNV_CSC_CLAMP_R__CNV_CSC_CLAMP_UPPER_R__SHIFT 0x0
15262#define CNV_CSC_CLAMP_R__CNV_CSC_CLAMP_LOWER_R_MASK 0xffff0000
15263#define CNV_CSC_CLAMP_R__CNV_CSC_CLAMP_LOWER_R__SHIFT 0x10
15264#define CNV_CSC_CLAMP_G__CNV_CSC_CLAMP_UPPER_G_MASK 0xffff
15265#define CNV_CSC_CLAMP_G__CNV_CSC_CLAMP_UPPER_G__SHIFT 0x0
15266#define CNV_CSC_CLAMP_G__CNV_CSC_CLAMP_LOWER_G_MASK 0xffff0000
15267#define CNV_CSC_CLAMP_G__CNV_CSC_CLAMP_LOWER_G__SHIFT 0x10
15268#define CNV_CSC_CLAMP_B__CNV_CSC_CLAMP_UPPER_B_MASK 0xffff
15269#define CNV_CSC_CLAMP_B__CNV_CSC_CLAMP_UPPER_B__SHIFT 0x0
15270#define CNV_CSC_CLAMP_B__CNV_CSC_CLAMP_LOWER_B_MASK 0xffff0000
15271#define CNV_CSC_CLAMP_B__CNV_CSC_CLAMP_LOWER_B__SHIFT 0x10
15272#define CNV_TEST_CNTL__CNV_TEST_CRC_EN_MASK 0x10
15273#define CNV_TEST_CNTL__CNV_TEST_CRC_EN__SHIFT 0x4
15274#define CNV_TEST_CNTL__CNV_TEST_CRC_CONT_EN_MASK 0x100
15275#define CNV_TEST_CNTL__CNV_TEST_CRC_CONT_EN__SHIFT 0x8
15276#define CNV_TEST_CNTL__CNV_TEST_CRC_DE_ONLY_MASK 0x10000
15277#define CNV_TEST_CNTL__CNV_TEST_CRC_DE_ONLY__SHIFT 0x10
15278#define CNV_TEST_CRC_RED__CNV_TEST_CRC_RED_MASK_MASK 0xfff0
15279#define CNV_TEST_CRC_RED__CNV_TEST_CRC_RED_MASK__SHIFT 0x4
15280#define CNV_TEST_CRC_RED__CNV_TEST_CRC_SIG_RED_MASK 0xffff0000
15281#define CNV_TEST_CRC_RED__CNV_TEST_CRC_SIG_RED__SHIFT 0x10
15282#define CNV_TEST_CRC_GREEN__CNV_TEST_CRC_GREEN_MASK_MASK 0xfff0
15283#define CNV_TEST_CRC_GREEN__CNV_TEST_CRC_GREEN_MASK__SHIFT 0x4
15284#define CNV_TEST_CRC_GREEN__CNV_TEST_CRC_SIG_GREEN_MASK 0xffff0000
15285#define CNV_TEST_CRC_GREEN__CNV_TEST_CRC_SIG_GREEN__SHIFT 0x10
15286#define CNV_TEST_CRC_BLUE__CNV_TEST_CRC_BLUE_MASK_MASK 0xfff0
15287#define CNV_TEST_CRC_BLUE__CNV_TEST_CRC_BLUE_MASK__SHIFT 0x4
15288#define CNV_TEST_CRC_BLUE__CNV_TEST_CRC_SIG_BLUE_MASK 0xffff0000
15289#define CNV_TEST_CRC_BLUE__CNV_TEST_CRC_SIG_BLUE__SHIFT 0x10
15290#define WB_DEBUG_CTRL__WB_DEBUG_EN_MASK 0x1
15291#define WB_DEBUG_CTRL__WB_DEBUG_EN__SHIFT 0x0
15292#define WB_DEBUG_CTRL__WB_DEBUG_SEL_MASK 0xc0
15293#define WB_DEBUG_CTRL__WB_DEBUG_SEL__SHIFT 0x6
15294#define WB_DBG_MODE__WB_DBG_MODE_EN_MASK 0x1
15295#define WB_DBG_MODE__WB_DBG_MODE_EN__SHIFT 0x0
15296#define WB_DBG_MODE__WB_DBG_DIN_FMT_MASK 0x2
15297#define WB_DBG_MODE__WB_DBG_DIN_FMT__SHIFT 0x1
15298#define WB_DBG_MODE__WB_DBG_36MODE_MASK 0x4
15299#define WB_DBG_MODE__WB_DBG_36MODE__SHIFT 0x2
15300#define WB_DBG_MODE__WB_DBG_CMAP_MASK 0x8
15301#define WB_DBG_MODE__WB_DBG_CMAP__SHIFT 0x3
15302#define WB_DBG_MODE__WB_DBG_PXLRATE_ERROR_MASK 0x100
15303#define WB_DBG_MODE__WB_DBG_PXLRATE_ERROR__SHIFT 0x8
15304#define WB_DBG_MODE__WB_DBG_SOURCE_WIDTH_MASK 0x7fff0000
15305#define WB_DBG_MODE__WB_DBG_SOURCE_WIDTH__SHIFT 0x10
15306#define WB_HW_DEBUG__WB_HW_DEBUG_MASK 0xffffffff
15307#define WB_HW_DEBUG__WB_HW_DEBUG__SHIFT 0x0
15308#define CNV_INPUT_SELECT__CNV_INPUT_SRC_SELECT_MASK 0x3
15309#define CNV_INPUT_SELECT__CNV_INPUT_SRC_SELECT__SHIFT 0x0
15310#define CNV_INPUT_SELECT__CNV_INPUT_PIPE_SELECT_MASK 0x1c
15311#define CNV_INPUT_SELECT__CNV_INPUT_PIPE_SELECT__SHIFT 0x2
15312#define WB_SOFT_RESET__WB_SOFT_RESET_MASK 0x1
15313#define WB_SOFT_RESET__WB_SOFT_RESET__SHIFT 0x0
15314#define WB_WARM_UP_MODE_CTL1__WIDTH_WARMUP_MASK 0x7fff
15315#define WB_WARM_UP_MODE_CTL1__WIDTH_WARMUP__SHIFT 0x0
15316#define WB_WARM_UP_MODE_CTL1__HEIGHT_WARMUP_MASK 0x7fff0000
15317#define WB_WARM_UP_MODE_CTL1__HEIGHT_WARMUP__SHIFT 0x10
15318#define WB_WARM_UP_MODE_CTL1__GMC_WARM_UP_ENABLE_MASK 0x80000000
15319#define WB_WARM_UP_MODE_CTL1__GMC_WARM_UP_ENABLE__SHIFT 0x1f
15320#define WB_WARM_UP_MODE_CTL2__DATA_VALUE_WARMUP_MASK 0xff
15321#define WB_WARM_UP_MODE_CTL2__DATA_VALUE_WARMUP__SHIFT 0x0
15322#define WB_WARM_UP_MODE_CTL2__MODE_WARMUP_MASK 0x100
15323#define WB_WARM_UP_MODE_CTL2__MODE_WARMUP__SHIFT 0x8
15324#define CNV_TEST_DEBUG_INDEX__CNV_TEST_DEBUG_INDEX_MASK 0xff
15325#define CNV_TEST_DEBUG_INDEX__CNV_TEST_DEBUG_INDEX__SHIFT 0x0
15326#define CNV_TEST_DEBUG_INDEX__CNV_TEST_DEBUG_WRITE_EN_MASK 0x100
15327#define CNV_TEST_DEBUG_INDEX__CNV_TEST_DEBUG_WRITE_EN__SHIFT 0x8
15328#define CNV_TEST_DEBUG_DATA__CNV_TEST_DEBUG_DATA_MASK 0xffffffff
15329#define CNV_TEST_DEBUG_DATA__CNV_TEST_DEBUG_DATA__SHIFT 0x0
15330#define DCFE_CLOCK_CONTROL__DISPCLK_R_DCFE_GATE_DISABLE_MASK 0x10
15331#define DCFE_CLOCK_CONTROL__DISPCLK_R_DCFE_GATE_DISABLE__SHIFT 0x4
15332#define DCFE_CLOCK_CONTROL__DISPCLK_G_DCP_GATE_DISABLE_MASK 0x100
15333#define DCFE_CLOCK_CONTROL__DISPCLK_G_DCP_GATE_DISABLE__SHIFT 0x8
15334#define DCFE_CLOCK_CONTROL__DISPCLK_G_SCL_GATE_DISABLE_MASK 0x1000
15335#define DCFE_CLOCK_CONTROL__DISPCLK_G_SCL_GATE_DISABLE__SHIFT 0xc
15336#define DCFE_CLOCK_CONTROL__DISPCLK_G_PSCL_GATE_DISABLE_MASK 0x8000
15337#define DCFE_CLOCK_CONTROL__DISPCLK_G_PSCL_GATE_DISABLE__SHIFT 0xf
15338#define DCFE_CLOCK_CONTROL__DISPCLK_G_PIPE_REQUEST_DIS_GATE_DISABLE_MASK 0x20000
15339#define DCFE_CLOCK_CONTROL__DISPCLK_G_PIPE_REQUEST_DIS_GATE_DISABLE__SHIFT 0x11
15340#define DCFE_CLOCK_CONTROL__DCFE_TEST_CLK_SEL_MASK 0x1f000000
15341#define DCFE_CLOCK_CONTROL__DCFE_TEST_CLK_SEL__SHIFT 0x18
15342#define DCFE_CLOCK_CONTROL__DCFE_CLOCK_ENABLE_MASK 0x80000000
15343#define DCFE_CLOCK_CONTROL__DCFE_CLOCK_ENABLE__SHIFT 0x1f
15344#define DCFE_SOFT_RESET__DCP_PIXPIPE_SOFT_RESET_MASK 0x1
15345#define DCFE_SOFT_RESET__DCP_PIXPIPE_SOFT_RESET__SHIFT 0x0
15346#define DCFE_SOFT_RESET__DCP_REQ_SOFT_RESET_MASK 0x2
15347#define DCFE_SOFT_RESET__DCP_REQ_SOFT_RESET__SHIFT 0x1
15348#define DCFE_SOFT_RESET__SCL_ALU_SOFT_RESET_MASK 0x4
15349#define DCFE_SOFT_RESET__SCL_ALU_SOFT_RESET__SHIFT 0x2
15350#define DCFE_SOFT_RESET__SCL_SOFT_RESET_MASK 0x8
15351#define DCFE_SOFT_RESET__SCL_SOFT_RESET__SHIFT 0x3
15352#define DCFE_SOFT_RESET__CRTC_SOFT_RESET_MASK 0x10
15353#define DCFE_SOFT_RESET__CRTC_SOFT_RESET__SHIFT 0x4
15354#define DCFE_SOFT_RESET__PSCL_SOFT_RESET_MASK 0x20
15355#define DCFE_SOFT_RESET__PSCL_SOFT_RESET__SHIFT 0x5
15356#define DCFE_DBG_CONFIG__DCFE_DBG_EN_MASK 0x1
15357#define DCFE_DBG_CONFIG__DCFE_DBG_EN__SHIFT 0x0
15358#define DCFE_DBG_CONFIG__DCFE_DBG_SEL_MASK 0xf0
15359#define DCFE_DBG_CONFIG__DCFE_DBG_SEL__SHIFT 0x4
15360#define DCFE_MEM_PWR_CTRL__DCP_LUT_MEM_PWR_FORCE_MASK 0x3
15361#define DCFE_MEM_PWR_CTRL__DCP_LUT_MEM_PWR_FORCE__SHIFT 0x0
15362#define DCFE_MEM_PWR_CTRL__DCP_LUT_MEM_PWR_DIS_MASK 0x4
15363#define DCFE_MEM_PWR_CTRL__DCP_LUT_MEM_PWR_DIS__SHIFT 0x2
15364#define DCFE_MEM_PWR_CTRL__DCP_REGAMMA_MEM_PWR_FORCE_MASK 0x18
15365#define DCFE_MEM_PWR_CTRL__DCP_REGAMMA_MEM_PWR_FORCE__SHIFT 0x3
15366#define DCFE_MEM_PWR_CTRL__DCP_REGAMMA_MEM_PWR_DIS_MASK 0x20
15367#define DCFE_MEM_PWR_CTRL__DCP_REGAMMA_MEM_PWR_DIS__SHIFT 0x5
15368#define DCFE_MEM_PWR_CTRL__SCL_COEFF_MEM_PWR_FORCE_MASK 0xc0
15369#define DCFE_MEM_PWR_CTRL__SCL_COEFF_MEM_PWR_FORCE__SHIFT 0x6
15370#define DCFE_MEM_PWR_CTRL__SCL_COEFF_MEM_PWR_DIS_MASK 0x100
15371#define DCFE_MEM_PWR_CTRL__SCL_COEFF_MEM_PWR_DIS__SHIFT 0x8
15372#define DCFE_MEM_PWR_CTRL__DCP_CURSOR_MEM_PWR_FORCE_MASK 0x600
15373#define DCFE_MEM_PWR_CTRL__DCP_CURSOR_MEM_PWR_FORCE__SHIFT 0x9
15374#define DCFE_MEM_PWR_CTRL__DCP_CURSOR_MEM_PWR_DIS_MASK 0x800
15375#define DCFE_MEM_PWR_CTRL__DCP_CURSOR_MEM_PWR_DIS__SHIFT 0xb
15376#define DCFE_MEM_PWR_CTRL__LB0_ALPHA_MEM_PWR_FORCE_MASK 0x3000
15377#define DCFE_MEM_PWR_CTRL__LB0_ALPHA_MEM_PWR_FORCE__SHIFT 0xc
15378#define DCFE_MEM_PWR_CTRL__LB0_ALPHA_MEM_PWR_DIS_MASK 0x4000
15379#define DCFE_MEM_PWR_CTRL__LB0_ALPHA_MEM_PWR_DIS__SHIFT 0xe
15380#define DCFE_MEM_PWR_CTRL__LB1_ALPHA_MEM_PWR_FORCE_MASK 0x18000
15381#define DCFE_MEM_PWR_CTRL__LB1_ALPHA_MEM_PWR_FORCE__SHIFT 0xf
15382#define DCFE_MEM_PWR_CTRL__LB1_ALPHA_MEM_PWR_DIS_MASK 0x20000
15383#define DCFE_MEM_PWR_CTRL__LB1_ALPHA_MEM_PWR_DIS__SHIFT 0x11
15384#define DCFE_MEM_PWR_CTRL__LB2_ALPHA_MEM_PWR_FORCE_MASK 0xc0000
15385#define DCFE_MEM_PWR_CTRL__LB2_ALPHA_MEM_PWR_FORCE__SHIFT 0x12
15386#define DCFE_MEM_PWR_CTRL__LB2_ALPHA_MEM_PWR_DIS_MASK 0x100000
15387#define DCFE_MEM_PWR_CTRL__LB2_ALPHA_MEM_PWR_DIS__SHIFT 0x14
15388#define DCFE_MEM_PWR_CTRL__LB0_MEM_PWR_FORCE_MASK 0x600000
15389#define DCFE_MEM_PWR_CTRL__LB0_MEM_PWR_FORCE__SHIFT 0x15
15390#define DCFE_MEM_PWR_CTRL__LB0_MEM_PWR_DIS_MASK 0x800000
15391#define DCFE_MEM_PWR_CTRL__LB0_MEM_PWR_DIS__SHIFT 0x17
15392#define DCFE_MEM_PWR_CTRL__LB1_MEM_PWR_FORCE_MASK 0x3000000
15393#define DCFE_MEM_PWR_CTRL__LB1_MEM_PWR_FORCE__SHIFT 0x18
15394#define DCFE_MEM_PWR_CTRL__LB1_MEM_PWR_DIS_MASK 0x4000000
15395#define DCFE_MEM_PWR_CTRL__LB1_MEM_PWR_DIS__SHIFT 0x1a
15396#define DCFE_MEM_PWR_CTRL__LB2_MEM_PWR_FORCE_MASK 0x18000000
15397#define DCFE_MEM_PWR_CTRL__LB2_MEM_PWR_FORCE__SHIFT 0x1b
15398#define DCFE_MEM_PWR_CTRL__LB2_MEM_PWR_DIS_MASK 0x20000000
15399#define DCFE_MEM_PWR_CTRL__LB2_MEM_PWR_DIS__SHIFT 0x1d
15400#define DCFE_MEM_PWR_CTRL2__DCP_LUT_MEM_PWR_MODE_SEL_MASK 0x3
15401#define DCFE_MEM_PWR_CTRL2__DCP_LUT_MEM_PWR_MODE_SEL__SHIFT 0x0
15402#define DCFE_MEM_PWR_CTRL2__DCP_REGAMMA_MEM_PWR_MODE_SEL_MASK 0xc
15403#define DCFE_MEM_PWR_CTRL2__DCP_REGAMMA_MEM_PWR_MODE_SEL__SHIFT 0x2
15404#define DCFE_MEM_PWR_CTRL2__SCL_COEFF_MEM_PWR_MODE_SEL_MASK 0x30
15405#define DCFE_MEM_PWR_CTRL2__SCL_COEFF_MEM_PWR_MODE_SEL__SHIFT 0x4
15406#define DCFE_MEM_PWR_CTRL2__DCP_CURSOR_MEM_PWR_MODE_SEL_MASK 0xc0
15407#define DCFE_MEM_PWR_CTRL2__DCP_CURSOR_MEM_PWR_MODE_SEL__SHIFT 0x6
15408#define DCFE_MEM_PWR_CTRL2__LB_ALPHA_MEM_PWR_MODE_SEL_MASK 0x300
15409#define DCFE_MEM_PWR_CTRL2__LB_ALPHA_MEM_PWR_MODE_SEL__SHIFT 0x8
15410#define DCFE_MEM_PWR_CTRL2__LB_MEM_PWR_MODE_SEL_MASK 0xc00
15411#define DCFE_MEM_PWR_CTRL2__LB_MEM_PWR_MODE_SEL__SHIFT 0xa
15412#define DCFE_MEM_PWR_CTRL2__DCP_CURSOR2_MEM_PWR_MODE_SEL_MASK 0x3000
15413#define DCFE_MEM_PWR_CTRL2__DCP_CURSOR2_MEM_PWR_MODE_SEL__SHIFT 0xc
15414#define DCFE_MEM_PWR_CTRL2__BLND_MEM_PWR_MODE_SEL_MASK 0xc000
15415#define DCFE_MEM_PWR_CTRL2__BLND_MEM_PWR_MODE_SEL__SHIFT 0xe
15416#define DCFE_MEM_PWR_CTRL2__BLND_MEM_PWR_FORCE_MASK 0x30000
15417#define DCFE_MEM_PWR_CTRL2__BLND_MEM_PWR_FORCE__SHIFT 0x10
15418#define DCFE_MEM_PWR_CTRL2__BLND_MEM_PWR_DIS_MASK 0x40000
15419#define DCFE_MEM_PWR_CTRL2__BLND_MEM_PWR_DIS__SHIFT 0x12
15420#define DCFE_MEM_PWR_CTRL2__DCP_CURSOR2_MEM_PWR_FORCE_MASK 0x600000
15421#define DCFE_MEM_PWR_CTRL2__DCP_CURSOR2_MEM_PWR_FORCE__SHIFT 0x15
15422#define DCFE_MEM_PWR_CTRL2__DCP_CURSOR2_MEM_PWR_DIS_MASK 0x800000
15423#define DCFE_MEM_PWR_CTRL2__DCP_CURSOR2_MEM_PWR_DIS__SHIFT 0x17
15424#define DCFE_MEM_PWR_STATUS__DCP_LUT_MEM_PWR_STATE_MASK 0x3
15425#define DCFE_MEM_PWR_STATUS__DCP_LUT_MEM_PWR_STATE__SHIFT 0x0
15426#define DCFE_MEM_PWR_STATUS__DCP_REGAMMA_MEM_PWR_STATE_MASK 0xc
15427#define DCFE_MEM_PWR_STATUS__DCP_REGAMMA_MEM_PWR_STATE__SHIFT 0x2
15428#define DCFE_MEM_PWR_STATUS__SCL_COEFF_MEM_PWR_STATE_MASK 0x30
15429#define DCFE_MEM_PWR_STATUS__SCL_COEFF_MEM_PWR_STATE__SHIFT 0x4
15430#define DCFE_MEM_PWR_STATUS__DCP_CURSOR_MEM_PWR_STATE_MASK 0xc0
15431#define DCFE_MEM_PWR_STATUS__DCP_CURSOR_MEM_PWR_STATE__SHIFT 0x6
15432#define DCFE_MEM_PWR_STATUS__DCP_CURSOR2_MEM_PWR_STATE_MASK 0x300
15433#define DCFE_MEM_PWR_STATUS__DCP_CURSOR2_MEM_PWR_STATE__SHIFT 0x8
15434#define DCFE_MEM_PWR_STATUS__LB0_ALPHA_MEM_PWR_STATE_MASK 0xc00
15435#define DCFE_MEM_PWR_STATUS__LB0_ALPHA_MEM_PWR_STATE__SHIFT 0xa
15436#define DCFE_MEM_PWR_STATUS__LB1_ALPHA_MEM_PWR_STATE_MASK 0x3000
15437#define DCFE_MEM_PWR_STATUS__LB1_ALPHA_MEM_PWR_STATE__SHIFT 0xc
15438#define DCFE_MEM_PWR_STATUS__LB2_ALPHA_MEM_PWR_STATE_MASK 0xc000
15439#define DCFE_MEM_PWR_STATUS__LB2_ALPHA_MEM_PWR_STATE__SHIFT 0xe
15440#define DCFE_MEM_PWR_STATUS__LB0_MEM_PWR_STATE_MASK 0x30000
15441#define DCFE_MEM_PWR_STATUS__LB0_MEM_PWR_STATE__SHIFT 0x10
15442#define DCFE_MEM_PWR_STATUS__LB1_MEM_PWR_STATE_MASK 0xc0000
15443#define DCFE_MEM_PWR_STATUS__LB1_MEM_PWR_STATE__SHIFT 0x12
15444#define DCFE_MEM_PWR_STATUS__LB2_MEM_PWR_STATE_MASK 0x300000
15445#define DCFE_MEM_PWR_STATUS__LB2_MEM_PWR_STATE__SHIFT 0x14
15446#define DCFE_MEM_PWR_STATUS__BLND_MEM_PWR_STATE_MASK 0xc00000
15447#define DCFE_MEM_PWR_STATUS__BLND_MEM_PWR_STATE__SHIFT 0x16
15448#define DCFE_MISC__DCFE_DPG_ALLOW_SR_ECO_EN_MASK 0x1
15449#define DCFE_MISC__DCFE_DPG_ALLOW_SR_ECO_EN__SHIFT 0x0
15450#define DCFE_FLUSH__FLUSH_OCCURED_MASK 0x1
15451#define DCFE_FLUSH__FLUSH_OCCURED__SHIFT 0x0
15452#define DCFE_FLUSH__CLEAR_FLUSH_OCCURED_MASK 0x2
15453#define DCFE_FLUSH__CLEAR_FLUSH_OCCURED__SHIFT 0x1
15454#define DCFE_FLUSH__FLUSH_DEEP_MASK 0x4
15455#define DCFE_FLUSH__FLUSH_DEEP__SHIFT 0x2
15456#define DCFE_FLUSH__CLEAR_FLUSH_DEEP_MASK 0x8
15457#define DCFE_FLUSH__CLEAR_FLUSH_DEEP__SHIFT 0x3
15458#define DCFE_FLUSH__ALL_MC_REQ_RET_MASK 0x10
15459#define DCFE_FLUSH__ALL_MC_REQ_RET__SHIFT 0x4
15460#define DCFEV_CLOCK_CONTROL__DISPCLK_R_DCFEV_GATE_DISABLE_MASK 0x8
15461#define DCFEV_CLOCK_CONTROL__DISPCLK_R_DCFEV_GATE_DISABLE__SHIFT 0x3
15462#define DCFEV_CLOCK_CONTROL__DISPCLK_G_UNP_GATE_DISABLE_MASK 0x80
15463#define DCFEV_CLOCK_CONTROL__DISPCLK_G_UNP_GATE_DISABLE__SHIFT 0x7
15464#define DCFEV_CLOCK_CONTROL__DISPCLK_G_SCLV_GATE_DISABLE_MASK 0x200
15465#define DCFEV_CLOCK_CONTROL__DISPCLK_G_SCLV_GATE_DISABLE__SHIFT 0x9
15466#define DCFEV_CLOCK_CONTROL__DISPCLK_G_COL_MAN_GATE_DISABLE_MASK 0x800
15467#define DCFEV_CLOCK_CONTROL__DISPCLK_G_COL_MAN_GATE_DISABLE__SHIFT 0xb
15468#define DCFEV_CLOCK_CONTROL__DISPCLK_G_PSCLV_GATE_DISABLE_MASK 0x2000
15469#define DCFEV_CLOCK_CONTROL__DISPCLK_G_PSCLV_GATE_DISABLE__SHIFT 0xd
15470#define DCFEV_CLOCK_CONTROL__DISPCLK_G_CRTC_GATE_DISABLE_MASK 0x8000
15471#define DCFEV_CLOCK_CONTROL__DISPCLK_G_CRTC_GATE_DISABLE__SHIFT 0xf
15472#define DCFEV_CLOCK_CONTROL__DCFEV_TEST_CLK_SEL_MASK 0x1f000000
15473#define DCFEV_CLOCK_CONTROL__DCFEV_TEST_CLK_SEL__SHIFT 0x18
15474#define DCFEV_CLOCK_CONTROL__DCFEV_CLOCK_ENABLE_MASK 0x80000000
15475#define DCFEV_CLOCK_CONTROL__DCFEV_CLOCK_ENABLE__SHIFT 0x1f
15476#define DCFEV_SOFT_RESET__UNP_PIXPIPE_SOFT_RESET_MASK 0x1
15477#define DCFEV_SOFT_RESET__UNP_PIXPIPE_SOFT_RESET__SHIFT 0x0
15478#define DCFEV_SOFT_RESET__UNP_REQ_SOFT_RESET_MASK 0x2
15479#define DCFEV_SOFT_RESET__UNP_REQ_SOFT_RESET__SHIFT 0x1
15480#define DCFEV_SOFT_RESET__SCLV_ALU_SOFT_RESET_MASK 0x4
15481#define DCFEV_SOFT_RESET__SCLV_ALU_SOFT_RESET__SHIFT 0x2
15482#define DCFEV_SOFT_RESET__SCLV_SOFT_RESET_MASK 0x8
15483#define DCFEV_SOFT_RESET__SCLV_SOFT_RESET__SHIFT 0x3
15484#define DCFEV_SOFT_RESET__CRTC_SOFT_RESET_MASK 0x10
15485#define DCFEV_SOFT_RESET__CRTC_SOFT_RESET__SHIFT 0x4
15486#define DCFEV_SOFT_RESET__PSCLV_SOFT_RESET_MASK 0x20
15487#define DCFEV_SOFT_RESET__PSCLV_SOFT_RESET__SHIFT 0x5
15488#define DCFEV_SOFT_RESET__COL_MAN_SOFT_RESET_MASK 0x40
15489#define DCFEV_SOFT_RESET__COL_MAN_SOFT_RESET__SHIFT 0x6
15490#define DCFEV_DMIFV_CLOCK_CONTROL__DMIFV_SCLK_G_DMIFTRK_GATE_DIS_MASK 0x8
15491#define DCFEV_DMIFV_CLOCK_CONTROL__DMIFV_SCLK_G_DMIFTRK_GATE_DIS__SHIFT 0x3
15492#define DCFEV_DMIFV_CLOCK_CONTROL__DMIFV_DISPCLK_G_DMIFVL_GATE_DIS_MASK 0x10
15493#define DCFEV_DMIFV_CLOCK_CONTROL__DMIFV_DISPCLK_G_DMIFVL_GATE_DIS__SHIFT 0x4
15494#define DCFEV_DMIFV_CLOCK_CONTROL__DMIFV_DISPCLK_G_DMIFVC_GATE_DIS_MASK 0x20
15495#define DCFEV_DMIFV_CLOCK_CONTROL__DMIFV_DISPCLK_G_DMIFVC_GATE_DIS__SHIFT 0x5
15496#define DCFEV_DMIFV_CLOCK_CONTROL__DMIFV_SOFT_RESET_MASK 0x40
15497#define DCFEV_DMIFV_CLOCK_CONTROL__DMIFV_SOFT_RESET__SHIFT 0x6
15498#define DCFEV_DMIFV_CLOCK_CONTROL__DMIFV_TEST_CLK_SEL_MASK 0x1f000000
15499#define DCFEV_DMIFV_CLOCK_CONTROL__DMIFV_TEST_CLK_SEL__SHIFT 0x18
15500#define DCFEV_DMIFV_CLOCK_CONTROL__DMIFV_BUFFER_MODE_MASK 0x80000000
15501#define DCFEV_DMIFV_CLOCK_CONTROL__DMIFV_BUFFER_MODE__SHIFT 0x1f
15502#define DCFEV_DBG_CONFIG__DCFEV_DBG_EN_MASK 0x1
15503#define DCFEV_DBG_CONFIG__DCFEV_DBG_EN__SHIFT 0x0
15504#define DCFEV_DBG_CONFIG__DCFEV_DBG_SEL_MASK 0xf0
15505#define DCFEV_DBG_CONFIG__DCFEV_DBG_SEL__SHIFT 0x4
15506#define DCFEV_DMIFV_MEM_PWR_CTRL__DMIFV_MEM_PWR_SEL_MASK 0x3
15507#define DCFEV_DMIFV_MEM_PWR_CTRL__DMIFV_MEM_PWR_SEL__SHIFT 0x0
15508#define DCFEV_DMIFV_MEM_PWR_CTRL__DMIFV_MEM_PWR_LUMA_0_FORCE_MASK 0x4
15509#define DCFEV_DMIFV_MEM_PWR_CTRL__DMIFV_MEM_PWR_LUMA_0_FORCE__SHIFT 0x2
15510#define DCFEV_DMIFV_MEM_PWR_CTRL__DMIFV_MEM_PWR_LUMA_1_FORCE_MASK 0x8
15511#define DCFEV_DMIFV_MEM_PWR_CTRL__DMIFV_MEM_PWR_LUMA_1_FORCE__SHIFT 0x3
15512#define DCFEV_DMIFV_MEM_PWR_CTRL__DMIFV_MEM_PWR_LUMA_2_FORCE_MASK 0x10
15513#define DCFEV_DMIFV_MEM_PWR_CTRL__DMIFV_MEM_PWR_LUMA_2_FORCE__SHIFT 0x4
15514#define DCFEV_DMIFV_MEM_PWR_CTRL__DMIFV_MEM_PWR_LUMA_3_FORCE_MASK 0x20
15515#define DCFEV_DMIFV_MEM_PWR_CTRL__DMIFV_MEM_PWR_LUMA_3_FORCE__SHIFT 0x5
15516#define DCFEV_DMIFV_MEM_PWR_CTRL__DMIFV_MEM_PWR_LUMA_4_FORCE_MASK 0x40
15517#define DCFEV_DMIFV_MEM_PWR_CTRL__DMIFV_MEM_PWR_LUMA_4_FORCE__SHIFT 0x6
15518#define DCFEV_DMIFV_MEM_PWR_CTRL__DMIFV_MEM_PWR_CHROMA_0_FORCE_MASK 0x80
15519#define DCFEV_DMIFV_MEM_PWR_CTRL__DMIFV_MEM_PWR_CHROMA_0_FORCE__SHIFT 0x7
15520#define DCFEV_DMIFV_MEM_PWR_CTRL__DMIFV_MEM_PWR_CHROMA_1_FORCE_MASK 0x100
15521#define DCFEV_DMIFV_MEM_PWR_CTRL__DMIFV_MEM_PWR_CHROMA_1_FORCE__SHIFT 0x8
15522#define DCFEV_DMIFV_MEM_PWR_CTRL__DMIFV_MEM_PWR_CHROMA_2_FORCE_MASK 0x200
15523#define DCFEV_DMIFV_MEM_PWR_CTRL__DMIFV_MEM_PWR_CHROMA_2_FORCE__SHIFT 0x9
15524#define DCFEV_DMIFV_MEM_PWR_CTRL__DMIFV_MEM_PWR_CHROMA_3_FORCE_MASK 0x400
15525#define DCFEV_DMIFV_MEM_PWR_CTRL__DMIFV_MEM_PWR_CHROMA_3_FORCE__SHIFT 0xa
15526#define DCFEV_DMIFV_MEM_PWR_CTRL__DMIFV_MEM_PWR_CHROMA_4_FORCE_MASK 0x800
15527#define DCFEV_DMIFV_MEM_PWR_CTRL__DMIFV_MEM_PWR_CHROMA_4_FORCE__SHIFT 0xb
15528#define DCFEV_DMIFV_MEM_PWR_STATUS__DMIFV_MEM_PWR_LUMA_0_STATE_MASK 0x3
15529#define DCFEV_DMIFV_MEM_PWR_STATUS__DMIFV_MEM_PWR_LUMA_0_STATE__SHIFT 0x0
15530#define DCFEV_DMIFV_MEM_PWR_STATUS__DMIFV_MEM_PWR_LUMA_1_STATE_MASK 0xc
15531#define DCFEV_DMIFV_MEM_PWR_STATUS__DMIFV_MEM_PWR_LUMA_1_STATE__SHIFT 0x2
15532#define DCFEV_DMIFV_MEM_PWR_STATUS__DMIFV_MEM_PWR_LUMA_2_STATE_MASK 0x30
15533#define DCFEV_DMIFV_MEM_PWR_STATUS__DMIFV_MEM_PWR_LUMA_2_STATE__SHIFT 0x4
15534#define DCFEV_DMIFV_MEM_PWR_STATUS__DMIFV_MEM_PWR_LUMA_3_STATE_MASK 0xc0
15535#define DCFEV_DMIFV_MEM_PWR_STATUS__DMIFV_MEM_PWR_LUMA_3_STATE__SHIFT 0x6
15536#define DCFEV_DMIFV_MEM_PWR_STATUS__DMIFV_MEM_PWR_LUMA_4_STATE_MASK 0x300
15537#define DCFEV_DMIFV_MEM_PWR_STATUS__DMIFV_MEM_PWR_LUMA_4_STATE__SHIFT 0x8
15538#define DCFEV_DMIFV_MEM_PWR_STATUS__DMIFV_MEM_PWR_CHROMA_0_STATE_MASK 0xc00
15539#define DCFEV_DMIFV_MEM_PWR_STATUS__DMIFV_MEM_PWR_CHROMA_0_STATE__SHIFT 0xa
15540#define DCFEV_DMIFV_MEM_PWR_STATUS__DMIFV_MEM_PWR_CHROMA_1_STATE_MASK 0x3000
15541#define DCFEV_DMIFV_MEM_PWR_STATUS__DMIFV_MEM_PWR_CHROMA_1_STATE__SHIFT 0xc
15542#define DCFEV_DMIFV_MEM_PWR_STATUS__DMIFV_MEM_PWR_CHROMA_2_STATE_MASK 0xc000
15543#define DCFEV_DMIFV_MEM_PWR_STATUS__DMIFV_MEM_PWR_CHROMA_2_STATE__SHIFT 0xe
15544#define DCFEV_DMIFV_MEM_PWR_STATUS__DMIFV_MEM_PWR_CHROMA_3_STATE_MASK 0x30000
15545#define DCFEV_DMIFV_MEM_PWR_STATUS__DMIFV_MEM_PWR_CHROMA_3_STATE__SHIFT 0x10
15546#define DCFEV_DMIFV_MEM_PWR_STATUS__DMIFV_MEM_PWR_CHROMA_4_STATE_MASK 0xc0000
15547#define DCFEV_DMIFV_MEM_PWR_STATUS__DMIFV_MEM_PWR_CHROMA_4_STATE__SHIFT 0x12
15548#define DCFEV_MEM_PWR_CTRL__COL_MAN_GAMMA_CORR_MEM_PWR_FORCE_MASK 0x3
15549#define DCFEV_MEM_PWR_CTRL__COL_MAN_GAMMA_CORR_MEM_PWR_FORCE__SHIFT 0x0
15550#define DCFEV_MEM_PWR_CTRL__COL_MAN_GAMMA_CORR_MEM_PWR_DIS_MASK 0x4
15551#define DCFEV_MEM_PWR_CTRL__COL_MAN_GAMMA_CORR_MEM_PWR_DIS__SHIFT 0x2
15552#define DCFEV_MEM_PWR_CTRL__COL_MAN_INPUT_GAMMA_MEM_PWR_FORCE_MASK 0x18
15553#define DCFEV_MEM_PWR_CTRL__COL_MAN_INPUT_GAMMA_MEM_PWR_FORCE__SHIFT 0x3
15554#define DCFEV_MEM_PWR_CTRL__COL_MAN_INPUT_GAMMA_MEM_PWR_DIS_MASK 0x20
15555#define DCFEV_MEM_PWR_CTRL__COL_MAN_INPUT_GAMMA_MEM_PWR_DIS__SHIFT 0x5
15556#define DCFEV_MEM_PWR_CTRL__SCLV_COEFF_MEM_PWR_FORCE_MASK 0xc0
15557#define DCFEV_MEM_PWR_CTRL__SCLV_COEFF_MEM_PWR_FORCE__SHIFT 0x6
15558#define DCFEV_MEM_PWR_CTRL__SCLV_COEFF_MEM_PWR_DIS_MASK 0x100
15559#define DCFEV_MEM_PWR_CTRL__SCLV_COEFF_MEM_PWR_DIS__SHIFT 0x8
15560#define DCFEV_MEM_PWR_CTRL__LBV0_MEM_PWR_FORCE_MASK 0x600
15561#define DCFEV_MEM_PWR_CTRL__LBV0_MEM_PWR_FORCE__SHIFT 0x9
15562#define DCFEV_MEM_PWR_CTRL__LBV0_MEM_PWR_DIS_MASK 0x800
15563#define DCFEV_MEM_PWR_CTRL__LBV0_MEM_PWR_DIS__SHIFT 0xb
15564#define DCFEV_MEM_PWR_CTRL__LBV1_MEM_PWR_FORCE_MASK 0x3000
15565#define DCFEV_MEM_PWR_CTRL__LBV1_MEM_PWR_FORCE__SHIFT 0xc
15566#define DCFEV_MEM_PWR_CTRL__LBV1_MEM_PWR_DIS_MASK 0x4000
15567#define DCFEV_MEM_PWR_CTRL__LBV1_MEM_PWR_DIS__SHIFT 0xe
15568#define DCFEV_MEM_PWR_CTRL__LBV2_MEM_PWR_FORCE_MASK 0x18000
15569#define DCFEV_MEM_PWR_CTRL__LBV2_MEM_PWR_FORCE__SHIFT 0xf
15570#define DCFEV_MEM_PWR_CTRL__LBV2_MEM_PWR_DIS_MASK 0x20000
15571#define DCFEV_MEM_PWR_CTRL__LBV2_MEM_PWR_DIS__SHIFT 0x11
15572#define DCFEV_MEM_PWR_CTRL2__COL_MAN_GAMMA_CORR_MEM_PWR_MODE_SEL_MASK 0x3
15573#define DCFEV_MEM_PWR_CTRL2__COL_MAN_GAMMA_CORR_MEM_PWR_MODE_SEL__SHIFT 0x0
15574#define DCFEV_MEM_PWR_CTRL2__COL_MAN_INPUT_GAMMA_MEM_PWR_MODE_SEL_MASK 0xc
15575#define DCFEV_MEM_PWR_CTRL2__COL_MAN_INPUT_GAMMA_MEM_PWR_MODE_SEL__SHIFT 0x2
15576#define DCFEV_MEM_PWR_CTRL2__SCLV_COEFF_MEM_PWR_MODE_SEL_MASK 0x30
15577#define DCFEV_MEM_PWR_CTRL2__SCLV_COEFF_MEM_PWR_MODE_SEL__SHIFT 0x4
15578#define DCFEV_MEM_PWR_CTRL2__LBV_MEM_PWR_MODE_SEL_MASK 0xc0
15579#define DCFEV_MEM_PWR_CTRL2__LBV_MEM_PWR_MODE_SEL__SHIFT 0x6
15580#define DCFEV_MEM_PWR_STATUS__COL_MAN_GAMMA_CORR_MEM_PWR_STATE_MASK 0x3
15581#define DCFEV_MEM_PWR_STATUS__COL_MAN_GAMMA_CORR_MEM_PWR_STATE__SHIFT 0x0
15582#define DCFEV_MEM_PWR_STATUS__COL_MAN_INPUT_GAMMA_MEM_PWR_STATE_MASK 0xc
15583#define DCFEV_MEM_PWR_STATUS__COL_MAN_INPUT_GAMMA_MEM_PWR_STATE__SHIFT 0x2
15584#define DCFEV_MEM_PWR_STATUS__SCLV_COEFF_MEM_PWR_STATE_MASK 0x30
15585#define DCFEV_MEM_PWR_STATUS__SCLV_COEFF_MEM_PWR_STATE__SHIFT 0x4
15586#define DCFEV_MEM_PWR_STATUS__LBV0_MEM_PWR_STATE_MASK 0xc0
15587#define DCFEV_MEM_PWR_STATUS__LBV0_MEM_PWR_STATE__SHIFT 0x6
15588#define DCFEV_MEM_PWR_STATUS__LBV1_MEM_PWR_STATE_MASK 0x300
15589#define DCFEV_MEM_PWR_STATUS__LBV1_MEM_PWR_STATE__SHIFT 0x8
15590#define DCFEV_MEM_PWR_STATUS__LBV2_MEM_PWR_STATE_MASK 0xc00
15591#define DCFEV_MEM_PWR_STATUS__LBV2_MEM_PWR_STATE__SHIFT 0xa
15592#define DCFEV_MEM_PWR_STATUS__LBV3_MEM_PWR_STATE_MASK 0x3000
15593#define DCFEV_MEM_PWR_STATUS__LBV3_MEM_PWR_STATE__SHIFT 0xc
15594#define DCFEV_L_FLUSH__FLUSH_OCCURED_MASK 0x1
15595#define DCFEV_L_FLUSH__FLUSH_OCCURED__SHIFT 0x0
15596#define DCFEV_L_FLUSH__CLEAR_FLUSH_OCCURED_MASK 0x2
15597#define DCFEV_L_FLUSH__CLEAR_FLUSH_OCCURED__SHIFT 0x1
15598#define DCFEV_L_FLUSH__FLUSH_DEEP_MASK 0x4
15599#define DCFEV_L_FLUSH__FLUSH_DEEP__SHIFT 0x2
15600#define DCFEV_L_FLUSH__CLEAR_FLUSH_DEEP_MASK 0x8
15601#define DCFEV_L_FLUSH__CLEAR_FLUSH_DEEP__SHIFT 0x3
15602#define DCFEV_L_FLUSH__ALL_MC_REQ_RET_MASK 0x10
15603#define DCFEV_L_FLUSH__ALL_MC_REQ_RET__SHIFT 0x4
15604#define DCFEV_C_FLUSH__FLUSH_OCCURED_MASK 0x1
15605#define DCFEV_C_FLUSH__FLUSH_OCCURED__SHIFT 0x0
15606#define DCFEV_C_FLUSH__CLEAR_FLUSH_OCCURED_MASK 0x2
15607#define DCFEV_C_FLUSH__CLEAR_FLUSH_OCCURED__SHIFT 0x1
15608#define DCFEV_C_FLUSH__FLUSH_DEEP_MASK 0x4
15609#define DCFEV_C_FLUSH__FLUSH_DEEP__SHIFT 0x2
15610#define DCFEV_C_FLUSH__CLEAR_FLUSH_DEEP_MASK 0x8
15611#define DCFEV_C_FLUSH__CLEAR_FLUSH_DEEP__SHIFT 0x3
15612#define DCFEV_C_FLUSH__ALL_MC_REQ_RET_MASK 0x10
15613#define DCFEV_C_FLUSH__ALL_MC_REQ_RET__SHIFT 0x4
15614#define DCFEV_DMIFV_DEBUG__DMIFV_DEBUG_BUS_SEL_MASK 0xf
15615#define DCFEV_DMIFV_DEBUG__DMIFV_DEBUG_BUS_SEL__SHIFT 0x0
15616#define DCFEV_DMIFV_DEBUG__DMIFV_DEBUG_LUMA_VS_CHROMA_MASK 0x10
15617#define DCFEV_DMIFV_DEBUG__DMIFV_DEBUG_LUMA_VS_CHROMA__SHIFT 0x4
15618#define DCFEV_DMIFV_DEBUG__DMIFV_DEBUG_LOWER_UPPER_MASK 0x20
15619#define DCFEV_DMIFV_DEBUG__DMIFV_DEBUG_LOWER_UPPER__SHIFT 0x5
15620#define DCFEV_MISC__DCFEV_DPG_ALLOW_SR_ECO_EN_MASK 0x1
15621#define DCFEV_MISC__DCFEV_DPG_ALLOW_SR_ECO_EN__SHIFT 0x0
15622#define DC_HPD_INT_STATUS__DC_HPD_INT_STATUS_MASK 0x1
15623#define DC_HPD_INT_STATUS__DC_HPD_INT_STATUS__SHIFT 0x0
15624#define DC_HPD_INT_STATUS__DC_HPD_SENSE_MASK 0x2
15625#define DC_HPD_INT_STATUS__DC_HPD_SENSE__SHIFT 0x1
15626#define DC_HPD_INT_STATUS__DC_HPD_SENSE_DELAYED_MASK 0x10
15627#define DC_HPD_INT_STATUS__DC_HPD_SENSE_DELAYED__SHIFT 0x4
15628#define DC_HPD_INT_STATUS__DC_HPD_RX_INT_STATUS_MASK 0x100
15629#define DC_HPD_INT_STATUS__DC_HPD_RX_INT_STATUS__SHIFT 0x8
15630#define DC_HPD_INT_STATUS__DC_HPD_TOGGLE_FILT_CON_TIMER_VAL_MASK 0xff000
15631#define DC_HPD_INT_STATUS__DC_HPD_TOGGLE_FILT_CON_TIMER_VAL__SHIFT 0xc
15632#define DC_HPD_INT_STATUS__DC_HPD_TOGGLE_FILT_DISCON_TIMER_VAL_MASK 0xff000000
15633#define DC_HPD_INT_STATUS__DC_HPD_TOGGLE_FILT_DISCON_TIMER_VAL__SHIFT 0x18
15634#define DC_HPD_INT_CONTROL__DC_HPD_INT_ACK_MASK 0x1
15635#define DC_HPD_INT_CONTROL__DC_HPD_INT_ACK__SHIFT 0x0
15636#define DC_HPD_INT_CONTROL__DC_HPD_INT_POLARITY_MASK 0x100
15637#define DC_HPD_INT_CONTROL__DC_HPD_INT_POLARITY__SHIFT 0x8
15638#define DC_HPD_INT_CONTROL__DC_HPD_INT_EN_MASK 0x10000
15639#define DC_HPD_INT_CONTROL__DC_HPD_INT_EN__SHIFT 0x10
15640#define DC_HPD_INT_CONTROL__DC_HPD_RX_INT_ACK_MASK 0x100000
15641#define DC_HPD_INT_CONTROL__DC_HPD_RX_INT_ACK__SHIFT 0x14
15642#define DC_HPD_INT_CONTROL__DC_HPD_RX_INT_EN_MASK 0x1000000
15643#define DC_HPD_INT_CONTROL__DC_HPD_RX_INT_EN__SHIFT 0x18
15644#define DC_HPD_CONTROL__DC_HPD_CONNECTION_TIMER_MASK 0x1fff
15645#define DC_HPD_CONTROL__DC_HPD_CONNECTION_TIMER__SHIFT 0x0
15646#define DC_HPD_CONTROL__DC_HPD_RX_INT_TIMER_MASK 0x3ff0000
15647#define DC_HPD_CONTROL__DC_HPD_RX_INT_TIMER__SHIFT 0x10
15648#define DC_HPD_CONTROL__DC_HPD_EN_MASK 0x10000000
15649#define DC_HPD_CONTROL__DC_HPD_EN__SHIFT 0x1c
15650#define DC_HPD_FAST_TRAIN_CNTL__DC_HPD_CONNECT_AUX_TX_DELAY_MASK 0xff
15651#define DC_HPD_FAST_TRAIN_CNTL__DC_HPD_CONNECT_AUX_TX_DELAY__SHIFT 0x0
15652#define DC_HPD_FAST_TRAIN_CNTL__DC_HPD_CONNECT_FAST_TRAIN_DELAY_MASK 0xff000
15653#define DC_HPD_FAST_TRAIN_CNTL__DC_HPD_CONNECT_FAST_TRAIN_DELAY__SHIFT 0xc
15654#define DC_HPD_FAST_TRAIN_CNTL__DC_HPD_CONNECT_AUX_TX_EN_MASK 0x1000000
15655#define DC_HPD_FAST_TRAIN_CNTL__DC_HPD_CONNECT_AUX_TX_EN__SHIFT 0x18
15656#define DC_HPD_FAST_TRAIN_CNTL__DC_HPD_CONNECT_FAST_TRAIN_EN_MASK 0x10000000
15657#define DC_HPD_FAST_TRAIN_CNTL__DC_HPD_CONNECT_FAST_TRAIN_EN__SHIFT 0x1c
15658#define DC_HPD_TOGGLE_FILT_CNTL__DC_HPD_CONNECT_INT_DELAY_MASK 0xff
15659#define DC_HPD_TOGGLE_FILT_CNTL__DC_HPD_CONNECT_INT_DELAY__SHIFT 0x0
15660#define DC_HPD_TOGGLE_FILT_CNTL__DC_HPD_DISCONNECT_INT_DELAY_MASK 0xff00000
15661#define DC_HPD_TOGGLE_FILT_CNTL__DC_HPD_DISCONNECT_INT_DELAY__SHIFT 0x14
15662#define DCO_SCRATCH0__DCO_SCRATCH0_MASK 0xffffffff
15663#define DCO_SCRATCH0__DCO_SCRATCH0__SHIFT 0x0
15664#define DCO_SCRATCH1__DCO_SCRATCH1_MASK 0xffffffff
15665#define DCO_SCRATCH1__DCO_SCRATCH1__SHIFT 0x0
15666#define DCO_SCRATCH2__DCO_SCRATCH2_MASK 0xffffffff
15667#define DCO_SCRATCH2__DCO_SCRATCH2__SHIFT 0x0
15668#define DCO_SCRATCH3__DCO_SCRATCH3_MASK 0xffffffff
15669#define DCO_SCRATCH3__DCO_SCRATCH3__SHIFT 0x0
15670#define DCO_SCRATCH4__DCO_SCRATCH4_MASK 0xffffffff
15671#define DCO_SCRATCH4__DCO_SCRATCH4__SHIFT 0x0
15672#define DCO_SCRATCH5__DCO_SCRATCH5_MASK 0xffffffff
15673#define DCO_SCRATCH5__DCO_SCRATCH5__SHIFT 0x0
15674#define DCO_SCRATCH6__DCO_SCRATCH6_MASK 0xffffffff
15675#define DCO_SCRATCH6__DCO_SCRATCH6__SHIFT 0x0
15676#define DCO_SCRATCH7__DCO_SCRATCH7_MASK 0xffffffff
15677#define DCO_SCRATCH7__DCO_SCRATCH7__SHIFT 0x0
15678#define DCE_VCE_CONTROL__DC_VCE_VIDEO_PIPE_SELECT_MASK 0x7
15679#define DCE_VCE_CONTROL__DC_VCE_VIDEO_PIPE_SELECT__SHIFT 0x0
15680#define DCE_VCE_CONTROL__DC_VCE_AUDIO_STREAM_SELECT_MASK 0x70
15681#define DCE_VCE_CONTROL__DC_VCE_AUDIO_STREAM_SELECT__SHIFT 0x4
15682#define DISP_INTERRUPT_STATUS__SCL_DISP1_MODE_CHANGE_INTERRUPT_MASK 0x1
15683#define DISP_INTERRUPT_STATUS__SCL_DISP1_MODE_CHANGE_INTERRUPT__SHIFT 0x0
15684#define DISP_INTERRUPT_STATUS__D1BLND_DATA_UNDERFLOW_INTERRUPT_MASK 0x2
15685#define DISP_INTERRUPT_STATUS__D1BLND_DATA_UNDERFLOW_INTERRUPT__SHIFT 0x1
15686#define DISP_INTERRUPT_STATUS__LB_D1_VLINE_INTERRUPT_MASK 0x4
15687#define DISP_INTERRUPT_STATUS__LB_D1_VLINE_INTERRUPT__SHIFT 0x2
15688#define DISP_INTERRUPT_STATUS__LB_D1_VBLANK_INTERRUPT_MASK 0x8
15689#define DISP_INTERRUPT_STATUS__LB_D1_VBLANK_INTERRUPT__SHIFT 0x3
15690#define DISP_INTERRUPT_STATUS__CRTC1_SNAPSHOT_INTERRUPT_MASK 0x10
15691#define DISP_INTERRUPT_STATUS__CRTC1_SNAPSHOT_INTERRUPT__SHIFT 0x4
15692#define DISP_INTERRUPT_STATUS__CRTC1_FORCE_VSYNC_NEXT_LINE_INTERRUPT_MASK 0x20
15693#define DISP_INTERRUPT_STATUS__CRTC1_FORCE_VSYNC_NEXT_LINE_INTERRUPT__SHIFT 0x5
15694#define DISP_INTERRUPT_STATUS__CRTC1_FORCE_COUNT_NOW_INTERRUPT_MASK 0x40
15695#define DISP_INTERRUPT_STATUS__CRTC1_FORCE_COUNT_NOW_INTERRUPT__SHIFT 0x6
15696#define DISP_INTERRUPT_STATUS__CRTC1_TRIGA_INTERRUPT_MASK 0x80
15697#define DISP_INTERRUPT_STATUS__CRTC1_TRIGA_INTERRUPT__SHIFT 0x7
15698#define DISP_INTERRUPT_STATUS__CRTC1_TRIGB_INTERRUPT_MASK 0x100
15699#define DISP_INTERRUPT_STATUS__CRTC1_TRIGB_INTERRUPT__SHIFT 0x8
15700#define DISP_INTERRUPT_STATUS__CRTC1_VSYNC_NOM_INTERRUPT_MASK 0x200
15701#define DISP_INTERRUPT_STATUS__CRTC1_VSYNC_NOM_INTERRUPT__SHIFT 0x9
15702#define DISP_INTERRUPT_STATUS__CRTC1_SET_V_TOTAL_MIN_EVENT_OCCURED_INT_MASK 0x400
15703#define DISP_INTERRUPT_STATUS__CRTC1_SET_V_TOTAL_MIN_EVENT_OCCURED_INT__SHIFT 0xa
15704#define DISP_INTERRUPT_STATUS__DIGA_DP_FAST_TRAINING_COMPLETE_INTERRUPT_MASK 0x8000
15705#define DISP_INTERRUPT_STATUS__DIGA_DP_FAST_TRAINING_COMPLETE_INTERRUPT__SHIFT 0xf
15706#define DISP_INTERRUPT_STATUS__DIGA_DP_VID_STREAM_DISABLE_INTERRUPT_MASK 0x10000
15707#define DISP_INTERRUPT_STATUS__DIGA_DP_VID_STREAM_DISABLE_INTERRUPT__SHIFT 0x10
15708#define DISP_INTERRUPT_STATUS__DC_HPD1_INTERRUPT_MASK 0x20000
15709#define DISP_INTERRUPT_STATUS__DC_HPD1_INTERRUPT__SHIFT 0x11
15710#define DISP_INTERRUPT_STATUS__DC_HPD1_RX_INTERRUPT_MASK 0x40000
15711#define DISP_INTERRUPT_STATUS__DC_HPD1_RX_INTERRUPT__SHIFT 0x12
15712#define DISP_INTERRUPT_STATUS__AUX1_SW_DONE_INTERRUPT_MASK 0x80000
15713#define DISP_INTERRUPT_STATUS__AUX1_SW_DONE_INTERRUPT__SHIFT 0x13
15714#define DISP_INTERRUPT_STATUS__AUX1_LS_DONE_INTERRUPT_MASK 0x100000
15715#define DISP_INTERRUPT_STATUS__AUX1_LS_DONE_INTERRUPT__SHIFT 0x14
15716#define DISP_INTERRUPT_STATUS__DIGA_DISPCLK_SWITCH_ALLOWED_INTERRUPT_MASK 0x200000
15717#define DISP_INTERRUPT_STATUS__DIGA_DISPCLK_SWITCH_ALLOWED_INTERRUPT__SHIFT 0x15
15718#define DISP_INTERRUPT_STATUS__DACA_AUTODETECT_INTERRUPT_MASK 0x400000
15719#define DISP_INTERRUPT_STATUS__DACA_AUTODETECT_INTERRUPT__SHIFT 0x16
15720#define DISP_INTERRUPT_STATUS__DACB_AUTODETECT_INTERRUPT_MASK 0x800000
15721#define DISP_INTERRUPT_STATUS__DACB_AUTODETECT_INTERRUPT__SHIFT 0x17
15722#define DISP_INTERRUPT_STATUS__DC_I2C_SW_DONE_INTERRUPT_MASK 0x1000000
15723#define DISP_INTERRUPT_STATUS__DC_I2C_SW_DONE_INTERRUPT__SHIFT 0x18
15724#define DISP_INTERRUPT_STATUS__DC_I2C_HW_DONE_INTERRUPT_MASK 0x2000000
15725#define DISP_INTERRUPT_STATUS__DC_I2C_HW_DONE_INTERRUPT__SHIFT 0x19
15726#define DISP_INTERRUPT_STATUS__DMCU_UC_INTERNAL_INT_MASK 0x4000000
15727#define DISP_INTERRUPT_STATUS__DMCU_UC_INTERNAL_INT__SHIFT 0x1a
15728#define DISP_INTERRUPT_STATUS__DMCU_SCP_INT_MASK 0x8000000
15729#define DISP_INTERRUPT_STATUS__DMCU_SCP_INT__SHIFT 0x1b
15730#define DISP_INTERRUPT_STATUS__ABM1_HG_READY_INT_MASK 0x10000000
15731#define DISP_INTERRUPT_STATUS__ABM1_HG_READY_INT__SHIFT 0x1c
15732#define DISP_INTERRUPT_STATUS__ABM1_LS_READY_INT_MASK 0x20000000
15733#define DISP_INTERRUPT_STATUS__ABM1_LS_READY_INT__SHIFT 0x1d
15734#define DISP_INTERRUPT_STATUS__ABM1_BL_UPDATE_INT_MASK 0x40000000
15735#define DISP_INTERRUPT_STATUS__ABM1_BL_UPDATE_INT__SHIFT 0x1e
15736#define DISP_INTERRUPT_STATUS__DISP_INTERRUPT_STATUS_CONTINUE_MASK 0x80000000
15737#define DISP_INTERRUPT_STATUS__DISP_INTERRUPT_STATUS_CONTINUE__SHIFT 0x1f
15738#define DISP_INTERRUPT_STATUS_CONTINUE__SCL_DISP2_MODE_CHANGE_INTERRUPT_MASK 0x1
15739#define DISP_INTERRUPT_STATUS_CONTINUE__SCL_DISP2_MODE_CHANGE_INTERRUPT__SHIFT 0x0
15740#define DISP_INTERRUPT_STATUS_CONTINUE__D2BLND_DATA_UNDERFLOW_INTERRUPT_MASK 0x2
15741#define DISP_INTERRUPT_STATUS_CONTINUE__D2BLND_DATA_UNDERFLOW_INTERRUPT__SHIFT 0x1
15742#define DISP_INTERRUPT_STATUS_CONTINUE__LB_D2_VLINE_INTERRUPT_MASK 0x4
15743#define DISP_INTERRUPT_STATUS_CONTINUE__LB_D2_VLINE_INTERRUPT__SHIFT 0x2
15744#define DISP_INTERRUPT_STATUS_CONTINUE__LB_D2_VBLANK_INTERRUPT_MASK 0x8
15745#define DISP_INTERRUPT_STATUS_CONTINUE__LB_D2_VBLANK_INTERRUPT__SHIFT 0x3
15746#define DISP_INTERRUPT_STATUS_CONTINUE__CRTC2_SNAPSHOT_INTERRUPT_MASK 0x10
15747#define DISP_INTERRUPT_STATUS_CONTINUE__CRTC2_SNAPSHOT_INTERRUPT__SHIFT 0x4
15748#define DISP_INTERRUPT_STATUS_CONTINUE__CRTC2_FORCE_VSYNC_NEXT_LINE_INTERRUPT_MASK 0x20
15749#define DISP_INTERRUPT_STATUS_CONTINUE__CRTC2_FORCE_VSYNC_NEXT_LINE_INTERRUPT__SHIFT 0x5
15750#define DISP_INTERRUPT_STATUS_CONTINUE__CRTC2_FORCE_COUNT_NOW_INTERRUPT_MASK 0x40
15751#define DISP_INTERRUPT_STATUS_CONTINUE__CRTC2_FORCE_COUNT_NOW_INTERRUPT__SHIFT 0x6
15752#define DISP_INTERRUPT_STATUS_CONTINUE__CRTC2_TRIGA_INTERRUPT_MASK 0x80
15753#define DISP_INTERRUPT_STATUS_CONTINUE__CRTC2_TRIGA_INTERRUPT__SHIFT 0x7
15754#define DISP_INTERRUPT_STATUS_CONTINUE__CRTC2_TRIGB_INTERRUPT_MASK 0x100
15755#define DISP_INTERRUPT_STATUS_CONTINUE__CRTC2_TRIGB_INTERRUPT__SHIFT 0x8
15756#define DISP_INTERRUPT_STATUS_CONTINUE__CRTC2_VSYNC_NOM_INTERRUPT_MASK 0x200
15757#define DISP_INTERRUPT_STATUS_CONTINUE__CRTC2_VSYNC_NOM_INTERRUPT__SHIFT 0x9
15758#define DISP_INTERRUPT_STATUS_CONTINUE__CRTC2_SET_V_TOTAL_MIN_EVENT_OCCURED_INT_MASK 0x400
15759#define DISP_INTERRUPT_STATUS_CONTINUE__CRTC2_SET_V_TOTAL_MIN_EVENT_OCCURED_INT__SHIFT 0xa
15760#define DISP_INTERRUPT_STATUS_CONTINUE__DIGB_DP_FAST_TRAINING_COMPLETE_INTERRUPT_MASK 0x8000
15761#define DISP_INTERRUPT_STATUS_CONTINUE__DIGB_DP_FAST_TRAINING_COMPLETE_INTERRUPT__SHIFT 0xf
15762#define DISP_INTERRUPT_STATUS_CONTINUE__DIGB_DP_VID_STREAM_DISABLE_INTERRUPT_MASK 0x10000
15763#define DISP_INTERRUPT_STATUS_CONTINUE__DIGB_DP_VID_STREAM_DISABLE_INTERRUPT__SHIFT 0x10
15764#define DISP_INTERRUPT_STATUS_CONTINUE__DC_HPD2_INTERRUPT_MASK 0x20000
15765#define DISP_INTERRUPT_STATUS_CONTINUE__DC_HPD2_INTERRUPT__SHIFT 0x11
15766#define DISP_INTERRUPT_STATUS_CONTINUE__DC_HPD2_RX_INTERRUPT_MASK 0x40000
15767#define DISP_INTERRUPT_STATUS_CONTINUE__DC_HPD2_RX_INTERRUPT__SHIFT 0x12
15768#define DISP_INTERRUPT_STATUS_CONTINUE__AUX2_SW_DONE_INTERRUPT_MASK 0x80000
15769#define DISP_INTERRUPT_STATUS_CONTINUE__AUX2_SW_DONE_INTERRUPT__SHIFT 0x13
15770#define DISP_INTERRUPT_STATUS_CONTINUE__AUX2_LS_DONE_INTERRUPT_MASK 0x100000
15771#define DISP_INTERRUPT_STATUS_CONTINUE__AUX2_LS_DONE_INTERRUPT__SHIFT 0x14
15772#define DISP_INTERRUPT_STATUS_CONTINUE__LB_D1_VLINE2_INTERRUPT_MASK 0x200000
15773#define DISP_INTERRUPT_STATUS_CONTINUE__LB_D1_VLINE2_INTERRUPT__SHIFT 0x15
15774#define DISP_INTERRUPT_STATUS_CONTINUE__LB_D2_VLINE2_INTERRUPT_MASK 0x400000
15775#define DISP_INTERRUPT_STATUS_CONTINUE__LB_D2_VLINE2_INTERRUPT__SHIFT 0x16
15776#define DISP_INTERRUPT_STATUS_CONTINUE__LB_D3_VLINE2_INTERRUPT_MASK 0x800000
15777#define DISP_INTERRUPT_STATUS_CONTINUE__LB_D3_VLINE2_INTERRUPT__SHIFT 0x17
15778#define DISP_INTERRUPT_STATUS_CONTINUE__CRTC1_EXT_TIMING_SYNC_LOSS_INTERRUPT_MASK 0x2000000
15779#define DISP_INTERRUPT_STATUS_CONTINUE__CRTC1_EXT_TIMING_SYNC_LOSS_INTERRUPT__SHIFT 0x19
15780#define DISP_INTERRUPT_STATUS_CONTINUE__CRTC1_EXT_TIMING_SYNC_INTERRUPT_MASK 0x4000000
15781#define DISP_INTERRUPT_STATUS_CONTINUE__CRTC1_EXT_TIMING_SYNC_INTERRUPT__SHIFT 0x1a
15782#define DISP_INTERRUPT_STATUS_CONTINUE__CRTC1_EXT_TIMING_SYNC_SIGNAL_INTERRUPT_MASK 0x8000000
15783#define DISP_INTERRUPT_STATUS_CONTINUE__CRTC1_EXT_TIMING_SYNC_SIGNAL_INTERRUPT__SHIFT 0x1b
15784#define DISP_INTERRUPT_STATUS_CONTINUE__CRTC1_VERTICAL_INTERRUPT0_MASK 0x10000000
15785#define DISP_INTERRUPT_STATUS_CONTINUE__CRTC1_VERTICAL_INTERRUPT0__SHIFT 0x1c
15786#define DISP_INTERRUPT_STATUS_CONTINUE__CRTC1_VERTICAL_INTERRUPT1_MASK 0x20000000
15787#define DISP_INTERRUPT_STATUS_CONTINUE__CRTC1_VERTICAL_INTERRUPT1__SHIFT 0x1d
15788#define DISP_INTERRUPT_STATUS_CONTINUE__CRTC1_VERTICAL_INTERRUPT2_MASK 0x40000000
15789#define DISP_INTERRUPT_STATUS_CONTINUE__CRTC1_VERTICAL_INTERRUPT2__SHIFT 0x1e
15790#define DISP_INTERRUPT_STATUS_CONTINUE__DISP_INTERRUPT_STATUS_CONTINUE2_MASK 0x80000000
15791#define DISP_INTERRUPT_STATUS_CONTINUE__DISP_INTERRUPT_STATUS_CONTINUE2__SHIFT 0x1f
15792#define DISP_INTERRUPT_STATUS_CONTINUE2__SCL_DISP3_MODE_CHANGE_INTERRUPT_MASK 0x1
15793#define DISP_INTERRUPT_STATUS_CONTINUE2__SCL_DISP3_MODE_CHANGE_INTERRUPT__SHIFT 0x0
15794#define DISP_INTERRUPT_STATUS_CONTINUE2__D3BLND_DATA_UNDERFLOW_INTERRUPT_MASK 0x2
15795#define DISP_INTERRUPT_STATUS_CONTINUE2__D3BLND_DATA_UNDERFLOW_INTERRUPT__SHIFT 0x1
15796#define DISP_INTERRUPT_STATUS_CONTINUE2__LB_D3_VLINE_INTERRUPT_MASK 0x4
15797#define DISP_INTERRUPT_STATUS_CONTINUE2__LB_D3_VLINE_INTERRUPT__SHIFT 0x2
15798#define DISP_INTERRUPT_STATUS_CONTINUE2__LB_D3_VBLANK_INTERRUPT_MASK 0x8
15799#define DISP_INTERRUPT_STATUS_CONTINUE2__LB_D3_VBLANK_INTERRUPT__SHIFT 0x3
15800#define DISP_INTERRUPT_STATUS_CONTINUE2__CRTC3_SNAPSHOT_INTERRUPT_MASK 0x10
15801#define DISP_INTERRUPT_STATUS_CONTINUE2__CRTC3_SNAPSHOT_INTERRUPT__SHIFT 0x4
15802#define DISP_INTERRUPT_STATUS_CONTINUE2__CRTC3_FORCE_VSYNC_NEXT_LINE_INTERRUPT_MASK 0x20
15803#define DISP_INTERRUPT_STATUS_CONTINUE2__CRTC3_FORCE_VSYNC_NEXT_LINE_INTERRUPT__SHIFT 0x5
15804#define DISP_INTERRUPT_STATUS_CONTINUE2__CRTC3_FORCE_COUNT_NOW_INTERRUPT_MASK 0x40
15805#define DISP_INTERRUPT_STATUS_CONTINUE2__CRTC3_FORCE_COUNT_NOW_INTERRUPT__SHIFT 0x6
15806#define DISP_INTERRUPT_STATUS_CONTINUE2__CRTC3_TRIGA_INTERRUPT_MASK 0x80
15807#define DISP_INTERRUPT_STATUS_CONTINUE2__CRTC3_TRIGA_INTERRUPT__SHIFT 0x7
15808#define DISP_INTERRUPT_STATUS_CONTINUE2__CRTC3_TRIGB_INTERRUPT_MASK 0x100
15809#define DISP_INTERRUPT_STATUS_CONTINUE2__CRTC3_TRIGB_INTERRUPT__SHIFT 0x8
15810#define DISP_INTERRUPT_STATUS_CONTINUE2__CRTC3_VSYNC_NOM_INTERRUPT_MASK 0x200
15811#define DISP_INTERRUPT_STATUS_CONTINUE2__CRTC3_VSYNC_NOM_INTERRUPT__SHIFT 0x9
15812#define DISP_INTERRUPT_STATUS_CONTINUE2__CRTC3_SET_V_TOTAL_MIN_EVENT_OCCURED_INT_MASK 0x400
15813#define DISP_INTERRUPT_STATUS_CONTINUE2__CRTC3_SET_V_TOTAL_MIN_EVENT_OCCURED_INT__SHIFT 0xa
15814#define DISP_INTERRUPT_STATUS_CONTINUE2__DIGC_DP_FAST_TRAINING_COMPLETE_INTERRUPT_MASK 0x8000
15815#define DISP_INTERRUPT_STATUS_CONTINUE2__DIGC_DP_FAST_TRAINING_COMPLETE_INTERRUPT__SHIFT 0xf
15816#define DISP_INTERRUPT_STATUS_CONTINUE2__DIGC_DP_VID_STREAM_DISABLE_INTERRUPT_MASK 0x10000
15817#define DISP_INTERRUPT_STATUS_CONTINUE2__DIGC_DP_VID_STREAM_DISABLE_INTERRUPT__SHIFT 0x10
15818#define DISP_INTERRUPT_STATUS_CONTINUE2__DC_HPD3_INTERRUPT_MASK 0x20000
15819#define DISP_INTERRUPT_STATUS_CONTINUE2__DC_HPD3_INTERRUPT__SHIFT 0x11
15820#define DISP_INTERRUPT_STATUS_CONTINUE2__DC_HPD3_RX_INTERRUPT_MASK 0x40000
15821#define DISP_INTERRUPT_STATUS_CONTINUE2__DC_HPD3_RX_INTERRUPT__SHIFT 0x12
15822#define DISP_INTERRUPT_STATUS_CONTINUE2__AUX3_SW_DONE_INTERRUPT_MASK 0x80000
15823#define DISP_INTERRUPT_STATUS_CONTINUE2__AUX3_SW_DONE_INTERRUPT__SHIFT 0x13
15824#define DISP_INTERRUPT_STATUS_CONTINUE2__AUX3_LS_DONE_INTERRUPT_MASK 0x100000
15825#define DISP_INTERRUPT_STATUS_CONTINUE2__AUX3_LS_DONE_INTERRUPT__SHIFT 0x14
15826#define DISP_INTERRUPT_STATUS_CONTINUE2__LB_D4_VLINE2_INTERRUPT_MASK 0x200000
15827#define DISP_INTERRUPT_STATUS_CONTINUE2__LB_D4_VLINE2_INTERRUPT__SHIFT 0x15
15828#define DISP_INTERRUPT_STATUS_CONTINUE2__LB_D5_VLINE2_INTERRUPT_MASK 0x400000
15829#define DISP_INTERRUPT_STATUS_CONTINUE2__LB_D5_VLINE2_INTERRUPT__SHIFT 0x16
15830#define DISP_INTERRUPT_STATUS_CONTINUE2__LB_D6_VLINE2_INTERRUPT_MASK 0x800000
15831#define DISP_INTERRUPT_STATUS_CONTINUE2__LB_D6_VLINE2_INTERRUPT__SHIFT 0x17
15832#define DISP_INTERRUPT_STATUS_CONTINUE2__CRTC2_EXT_TIMING_SYNC_LOSS_INTERRUPT_MASK 0x2000000
15833#define DISP_INTERRUPT_STATUS_CONTINUE2__CRTC2_EXT_TIMING_SYNC_LOSS_INTERRUPT__SHIFT 0x19
15834#define DISP_INTERRUPT_STATUS_CONTINUE2__CRTC2_EXT_TIMING_SYNC_INTERRUPT_MASK 0x4000000
15835#define DISP_INTERRUPT_STATUS_CONTINUE2__CRTC2_EXT_TIMING_SYNC_INTERRUPT__SHIFT 0x1a
15836#define DISP_INTERRUPT_STATUS_CONTINUE2__CRTC2_EXT_TIMING_SYNC_SIGNAL_INTERRUPT_MASK 0x8000000
15837#define DISP_INTERRUPT_STATUS_CONTINUE2__CRTC2_EXT_TIMING_SYNC_SIGNAL_INTERRUPT__SHIFT 0x1b
15838#define DISP_INTERRUPT_STATUS_CONTINUE2__CRTC2_VERTICAL_INTERRUPT0_MASK 0x10000000
15839#define DISP_INTERRUPT_STATUS_CONTINUE2__CRTC2_VERTICAL_INTERRUPT0__SHIFT 0x1c
15840#define DISP_INTERRUPT_STATUS_CONTINUE2__CRTC2_VERTICAL_INTERRUPT1_MASK 0x20000000
15841#define DISP_INTERRUPT_STATUS_CONTINUE2__CRTC2_VERTICAL_INTERRUPT1__SHIFT 0x1d
15842#define DISP_INTERRUPT_STATUS_CONTINUE2__CRTC2_VERTICAL_INTERRUPT2_MASK 0x40000000
15843#define DISP_INTERRUPT_STATUS_CONTINUE2__CRTC2_VERTICAL_INTERRUPT2__SHIFT 0x1e
15844#define DISP_INTERRUPT_STATUS_CONTINUE2__DISP_INTERRUPT_STATUS_CONTINUE3_MASK 0x80000000
15845#define DISP_INTERRUPT_STATUS_CONTINUE2__DISP_INTERRUPT_STATUS_CONTINUE3__SHIFT 0x1f
15846#define DISP_INTERRUPT_STATUS_CONTINUE3__SCL_DISP4_MODE_CHANGE_INTERRUPT_MASK 0x1
15847#define DISP_INTERRUPT_STATUS_CONTINUE3__SCL_DISP4_MODE_CHANGE_INTERRUPT__SHIFT 0x0
15848#define DISP_INTERRUPT_STATUS_CONTINUE3__D4BLND_DATA_UNDERFLOW_INTERRUPT_MASK 0x2
15849#define DISP_INTERRUPT_STATUS_CONTINUE3__D4BLND_DATA_UNDERFLOW_INTERRUPT__SHIFT 0x1
15850#define DISP_INTERRUPT_STATUS_CONTINUE3__LB_D4_VLINE_INTERRUPT_MASK 0x4
15851#define DISP_INTERRUPT_STATUS_CONTINUE3__LB_D4_VLINE_INTERRUPT__SHIFT 0x2
15852#define DISP_INTERRUPT_STATUS_CONTINUE3__LB_D4_VBLANK_INTERRUPT_MASK 0x8
15853#define DISP_INTERRUPT_STATUS_CONTINUE3__LB_D4_VBLANK_INTERRUPT__SHIFT 0x3
15854#define DISP_INTERRUPT_STATUS_CONTINUE3__CRTC4_SNAPSHOT_INTERRUPT_MASK 0x10
15855#define DISP_INTERRUPT_STATUS_CONTINUE3__CRTC4_SNAPSHOT_INTERRUPT__SHIFT 0x4
15856#define DISP_INTERRUPT_STATUS_CONTINUE3__CRTC4_FORCE_VSYNC_NEXT_LINE_INTERRUPT_MASK 0x20
15857#define DISP_INTERRUPT_STATUS_CONTINUE3__CRTC4_FORCE_VSYNC_NEXT_LINE_INTERRUPT__SHIFT 0x5
15858#define DISP_INTERRUPT_STATUS_CONTINUE3__CRTC4_FORCE_COUNT_NOW_INTERRUPT_MASK 0x40
15859#define DISP_INTERRUPT_STATUS_CONTINUE3__CRTC4_FORCE_COUNT_NOW_INTERRUPT__SHIFT 0x6
15860#define DISP_INTERRUPT_STATUS_CONTINUE3__CRTC4_TRIGA_INTERRUPT_MASK 0x80
15861#define DISP_INTERRUPT_STATUS_CONTINUE3__CRTC4_TRIGA_INTERRUPT__SHIFT 0x7
15862#define DISP_INTERRUPT_STATUS_CONTINUE3__CRTC4_TRIGB_INTERRUPT_MASK 0x100
15863#define DISP_INTERRUPT_STATUS_CONTINUE3__CRTC4_TRIGB_INTERRUPT__SHIFT 0x8
15864#define DISP_INTERRUPT_STATUS_CONTINUE3__CRTC4_VSYNC_NOM_INTERRUPT_MASK 0x200
15865#define DISP_INTERRUPT_STATUS_CONTINUE3__CRTC4_VSYNC_NOM_INTERRUPT__SHIFT 0x9
15866#define DISP_INTERRUPT_STATUS_CONTINUE3__CRTC4_SET_V_TOTAL_MIN_EVENT_OCCURED_INT_MASK 0x400
15867#define DISP_INTERRUPT_STATUS_CONTINUE3__CRTC4_SET_V_TOTAL_MIN_EVENT_OCCURED_INT__SHIFT 0xa
15868#define DISP_INTERRUPT_STATUS_CONTINUE3__DIGD_DP_FAST_TRAINING_COMPLETE_INTERRUPT_MASK 0x8000
15869#define DISP_INTERRUPT_STATUS_CONTINUE3__DIGD_DP_FAST_TRAINING_COMPLETE_INTERRUPT__SHIFT 0xf
15870#define DISP_INTERRUPT_STATUS_CONTINUE3__DIGD_DP_VID_STREAM_DISABLE_INTERRUPT_MASK 0x10000
15871#define DISP_INTERRUPT_STATUS_CONTINUE3__DIGD_DP_VID_STREAM_DISABLE_INTERRUPT__SHIFT 0x10
15872#define DISP_INTERRUPT_STATUS_CONTINUE3__DC_HPD4_INTERRUPT_MASK 0x20000
15873#define DISP_INTERRUPT_STATUS_CONTINUE3__DC_HPD4_INTERRUPT__SHIFT 0x11
15874#define DISP_INTERRUPT_STATUS_CONTINUE3__DC_HPD4_RX_INTERRUPT_MASK 0x40000
15875#define DISP_INTERRUPT_STATUS_CONTINUE3__DC_HPD4_RX_INTERRUPT__SHIFT 0x12
15876#define DISP_INTERRUPT_STATUS_CONTINUE3__AUX4_SW_DONE_INTERRUPT_MASK 0x80000
15877#define DISP_INTERRUPT_STATUS_CONTINUE3__AUX4_SW_DONE_INTERRUPT__SHIFT 0x13
15878#define DISP_INTERRUPT_STATUS_CONTINUE3__AUX4_LS_DONE_INTERRUPT_MASK 0x100000
15879#define DISP_INTERRUPT_STATUS_CONTINUE3__AUX4_LS_DONE_INTERRUPT__SHIFT 0x14
15880#define DISP_INTERRUPT_STATUS_CONTINUE3__BUFMGR_IHIF_INTERRUPT_MASK 0x200000
15881#define DISP_INTERRUPT_STATUS_CONTINUE3__BUFMGR_IHIF_INTERRUPT__SHIFT 0x15
15882#define DISP_INTERRUPT_STATUS_CONTINUE3__WBSCL_HOST_CONFLICT_INTERRUPT_MASK 0x400000
15883#define DISP_INTERRUPT_STATUS_CONTINUE3__WBSCL_HOST_CONFLICT_INTERRUPT__SHIFT 0x16
15884#define DISP_INTERRUPT_STATUS_CONTINUE3__WBSCL_DATA_OVERFLOW_INTERRUPT_MASK 0x800000
15885#define DISP_INTERRUPT_STATUS_CONTINUE3__WBSCL_DATA_OVERFLOW_INTERRUPT__SHIFT 0x17
15886#define DISP_INTERRUPT_STATUS_CONTINUE3__CRTC3_EXT_TIMING_SYNC_LOSS_INTERRUPT_MASK 0x2000000
15887#define DISP_INTERRUPT_STATUS_CONTINUE3__CRTC3_EXT_TIMING_SYNC_LOSS_INTERRUPT__SHIFT 0x19
15888#define DISP_INTERRUPT_STATUS_CONTINUE3__CRTC3_EXT_TIMING_SYNC_INTERRUPT_MASK 0x4000000
15889#define DISP_INTERRUPT_STATUS_CONTINUE3__CRTC3_EXT_TIMING_SYNC_INTERRUPT__SHIFT 0x1a
15890#define DISP_INTERRUPT_STATUS_CONTINUE3__CRTC3_EXT_TIMING_SYNC_SIGNAL_INTERRUPT_MASK 0x8000000
15891#define DISP_INTERRUPT_STATUS_CONTINUE3__CRTC3_EXT_TIMING_SYNC_SIGNAL_INTERRUPT__SHIFT 0x1b
15892#define DISP_INTERRUPT_STATUS_CONTINUE3__CRTC3_VERTICAL_INTERRUPT0_MASK 0x10000000
15893#define DISP_INTERRUPT_STATUS_CONTINUE3__CRTC3_VERTICAL_INTERRUPT0__SHIFT 0x1c
15894#define DISP_INTERRUPT_STATUS_CONTINUE3__CRTC3_VERTICAL_INTERRUPT1_MASK 0x20000000
15895#define DISP_INTERRUPT_STATUS_CONTINUE3__CRTC3_VERTICAL_INTERRUPT1__SHIFT 0x1d
15896#define DISP_INTERRUPT_STATUS_CONTINUE3__CRTC3_VERTICAL_INTERRUPT2_MASK 0x40000000
15897#define DISP_INTERRUPT_STATUS_CONTINUE3__CRTC3_VERTICAL_INTERRUPT2__SHIFT 0x1e
15898#define DISP_INTERRUPT_STATUS_CONTINUE3__DISP_INTERRUPT_STATUS_CONTINUE4_MASK 0x80000000
15899#define DISP_INTERRUPT_STATUS_CONTINUE3__DISP_INTERRUPT_STATUS_CONTINUE4__SHIFT 0x1f
15900#define DISP_INTERRUPT_STATUS_CONTINUE4__SCL_DISP5_MODE_CHANGE_INTERRUPT_MASK 0x1
15901#define DISP_INTERRUPT_STATUS_CONTINUE4__SCL_DISP5_MODE_CHANGE_INTERRUPT__SHIFT 0x0
15902#define DISP_INTERRUPT_STATUS_CONTINUE4__D5BLND_DATA_UNDERFLOW_INTERRUPT_MASK 0x2
15903#define DISP_INTERRUPT_STATUS_CONTINUE4__D5BLND_DATA_UNDERFLOW_INTERRUPT__SHIFT 0x1
15904#define DISP_INTERRUPT_STATUS_CONTINUE4__LB_D5_VLINE_INTERRUPT_MASK 0x4
15905#define DISP_INTERRUPT_STATUS_CONTINUE4__LB_D5_VLINE_INTERRUPT__SHIFT 0x2
15906#define DISP_INTERRUPT_STATUS_CONTINUE4__LB_D5_VBLANK_INTERRUPT_MASK 0x8
15907#define DISP_INTERRUPT_STATUS_CONTINUE4__LB_D5_VBLANK_INTERRUPT__SHIFT 0x3
15908#define DISP_INTERRUPT_STATUS_CONTINUE4__CRTC5_SNAPSHOT_INTERRUPT_MASK 0x10
15909#define DISP_INTERRUPT_STATUS_CONTINUE4__CRTC5_SNAPSHOT_INTERRUPT__SHIFT 0x4
15910#define DISP_INTERRUPT_STATUS_CONTINUE4__CRTC5_FORCE_VSYNC_NEXT_LINE_INTERRUPT_MASK 0x20
15911#define DISP_INTERRUPT_STATUS_CONTINUE4__CRTC5_FORCE_VSYNC_NEXT_LINE_INTERRUPT__SHIFT 0x5
15912#define DISP_INTERRUPT_STATUS_CONTINUE4__CRTC5_FORCE_COUNT_NOW_INTERRUPT_MASK 0x40
15913#define DISP_INTERRUPT_STATUS_CONTINUE4__CRTC5_FORCE_COUNT_NOW_INTERRUPT__SHIFT 0x6
15914#define DISP_INTERRUPT_STATUS_CONTINUE4__CRTC5_TRIGA_INTERRUPT_MASK 0x80
15915#define DISP_INTERRUPT_STATUS_CONTINUE4__CRTC5_TRIGA_INTERRUPT__SHIFT 0x7
15916#define DISP_INTERRUPT_STATUS_CONTINUE4__CRTC5_TRIGB_INTERRUPT_MASK 0x100
15917#define DISP_INTERRUPT_STATUS_CONTINUE4__CRTC5_TRIGB_INTERRUPT__SHIFT 0x8
15918#define DISP_INTERRUPT_STATUS_CONTINUE4__CRTC5_VSYNC_NOM_INTERRUPT_MASK 0x200
15919#define DISP_INTERRUPT_STATUS_CONTINUE4__CRTC5_VSYNC_NOM_INTERRUPT__SHIFT 0x9
15920#define DISP_INTERRUPT_STATUS_CONTINUE4__CRTC5_SET_V_TOTAL_MIN_EVENT_OCCURED_INT_MASK 0x400
15921#define DISP_INTERRUPT_STATUS_CONTINUE4__CRTC5_SET_V_TOTAL_MIN_EVENT_OCCURED_INT__SHIFT 0xa
15922#define DISP_INTERRUPT_STATUS_CONTINUE4__DIGE_DP_FAST_TRAINING_COMPLETE_INTERRUPT_MASK 0x8000
15923#define DISP_INTERRUPT_STATUS_CONTINUE4__DIGE_DP_FAST_TRAINING_COMPLETE_INTERRUPT__SHIFT 0xf
15924#define DISP_INTERRUPT_STATUS_CONTINUE4__DIGE_DP_VID_STREAM_DISABLE_INTERRUPT_MASK 0x10000
15925#define DISP_INTERRUPT_STATUS_CONTINUE4__DIGE_DP_VID_STREAM_DISABLE_INTERRUPT__SHIFT 0x10
15926#define DISP_INTERRUPT_STATUS_CONTINUE4__DC_HPD5_INTERRUPT_MASK 0x20000
15927#define DISP_INTERRUPT_STATUS_CONTINUE4__DC_HPD5_INTERRUPT__SHIFT 0x11
15928#define DISP_INTERRUPT_STATUS_CONTINUE4__DC_HPD5_RX_INTERRUPT_MASK 0x40000
15929#define DISP_INTERRUPT_STATUS_CONTINUE4__DC_HPD5_RX_INTERRUPT__SHIFT 0x12
15930#define DISP_INTERRUPT_STATUS_CONTINUE4__AUX5_SW_DONE_INTERRUPT_MASK 0x80000
15931#define DISP_INTERRUPT_STATUS_CONTINUE4__AUX5_SW_DONE_INTERRUPT__SHIFT 0x13
15932#define DISP_INTERRUPT_STATUS_CONTINUE4__AUX5_LS_DONE_INTERRUPT_MASK 0x100000
15933#define DISP_INTERRUPT_STATUS_CONTINUE4__AUX5_LS_DONE_INTERRUPT__SHIFT 0x14
15934#define DISP_INTERRUPT_STATUS_CONTINUE4__CRTC4_EXT_TIMING_SYNC_LOSS_INTERRUPT_MASK 0x400000
15935#define DISP_INTERRUPT_STATUS_CONTINUE4__CRTC4_EXT_TIMING_SYNC_LOSS_INTERRUPT__SHIFT 0x16
15936#define DISP_INTERRUPT_STATUS_CONTINUE4__CRTC4_EXT_TIMING_SYNC_INTERRUPT_MASK 0x800000
15937#define DISP_INTERRUPT_STATUS_CONTINUE4__CRTC4_EXT_TIMING_SYNC_INTERRUPT__SHIFT 0x17
15938#define DISP_INTERRUPT_STATUS_CONTINUE4__CRTC4_EXT_TIMING_SYNC_SIGNAL_INTERRUPT_MASK 0x1000000
15939#define DISP_INTERRUPT_STATUS_CONTINUE4__CRTC4_EXT_TIMING_SYNC_SIGNAL_INTERRUPT__SHIFT 0x18
15940#define DISP_INTERRUPT_STATUS_CONTINUE4__CRTC5_EXT_TIMING_SYNC_LOSS_INTERRUPT_MASK 0x2000000
15941#define DISP_INTERRUPT_STATUS_CONTINUE4__CRTC5_EXT_TIMING_SYNC_LOSS_INTERRUPT__SHIFT 0x19
15942#define DISP_INTERRUPT_STATUS_CONTINUE4__CRTC5_EXT_TIMING_SYNC_INTERRUPT_MASK 0x4000000
15943#define DISP_INTERRUPT_STATUS_CONTINUE4__CRTC5_EXT_TIMING_SYNC_INTERRUPT__SHIFT 0x1a
15944#define DISP_INTERRUPT_STATUS_CONTINUE4__CRTC5_EXT_TIMING_SYNC_SIGNAL_INTERRUPT_MASK 0x8000000
15945#define DISP_INTERRUPT_STATUS_CONTINUE4__CRTC5_EXT_TIMING_SYNC_SIGNAL_INTERRUPT__SHIFT 0x1b
15946#define DISP_INTERRUPT_STATUS_CONTINUE4__CRTC4_VERTICAL_INTERRUPT0_MASK 0x10000000
15947#define DISP_INTERRUPT_STATUS_CONTINUE4__CRTC4_VERTICAL_INTERRUPT0__SHIFT 0x1c
15948#define DISP_INTERRUPT_STATUS_CONTINUE4__CRTC4_VERTICAL_INTERRUPT1_MASK 0x20000000
15949#define DISP_INTERRUPT_STATUS_CONTINUE4__CRTC4_VERTICAL_INTERRUPT1__SHIFT 0x1d
15950#define DISP_INTERRUPT_STATUS_CONTINUE4__CRTC4_VERTICAL_INTERRUPT2_MASK 0x40000000
15951#define DISP_INTERRUPT_STATUS_CONTINUE4__CRTC4_VERTICAL_INTERRUPT2__SHIFT 0x1e
15952#define DISP_INTERRUPT_STATUS_CONTINUE4__DISP_INTERRUPT_STATUS_CONTINUE5_MASK 0x80000000
15953#define DISP_INTERRUPT_STATUS_CONTINUE4__DISP_INTERRUPT_STATUS_CONTINUE5__SHIFT 0x1f
15954#define DISP_INTERRUPT_STATUS_CONTINUE5__SCL_DISP6_MODE_CHANGE_INTERRUPT_MASK 0x1
15955#define DISP_INTERRUPT_STATUS_CONTINUE5__SCL_DISP6_MODE_CHANGE_INTERRUPT__SHIFT 0x0
15956#define DISP_INTERRUPT_STATUS_CONTINUE5__D6BLND_DATA_UNDERFLOW_INTERRUPT_MASK 0x2
15957#define DISP_INTERRUPT_STATUS_CONTINUE5__D6BLND_DATA_UNDERFLOW_INTERRUPT__SHIFT 0x1
15958#define DISP_INTERRUPT_STATUS_CONTINUE5__LB_D6_VLINE_INTERRUPT_MASK 0x4
15959#define DISP_INTERRUPT_STATUS_CONTINUE5__LB_D6_VLINE_INTERRUPT__SHIFT 0x2
15960#define DISP_INTERRUPT_STATUS_CONTINUE5__LB_D6_VBLANK_INTERRUPT_MASK 0x8
15961#define DISP_INTERRUPT_STATUS_CONTINUE5__LB_D6_VBLANK_INTERRUPT__SHIFT 0x3
15962#define DISP_INTERRUPT_STATUS_CONTINUE5__CRTC6_SNAPSHOT_INTERRUPT_MASK 0x10
15963#define DISP_INTERRUPT_STATUS_CONTINUE5__CRTC6_SNAPSHOT_INTERRUPT__SHIFT 0x4
15964#define DISP_INTERRUPT_STATUS_CONTINUE5__CRTC6_FORCE_VSYNC_NEXT_LINE_INTERRUPT_MASK 0x20
15965#define DISP_INTERRUPT_STATUS_CONTINUE5__CRTC6_FORCE_VSYNC_NEXT_LINE_INTERRUPT__SHIFT 0x5
15966#define DISP_INTERRUPT_STATUS_CONTINUE5__CRTC6_FORCE_COUNT_NOW_INTERRUPT_MASK 0x40
15967#define DISP_INTERRUPT_STATUS_CONTINUE5__CRTC6_FORCE_COUNT_NOW_INTERRUPT__SHIFT 0x6
15968#define DISP_INTERRUPT_STATUS_CONTINUE5__CRTC6_TRIGA_INTERRUPT_MASK 0x80
15969#define DISP_INTERRUPT_STATUS_CONTINUE5__CRTC6_TRIGA_INTERRUPT__SHIFT 0x7
15970#define DISP_INTERRUPT_STATUS_CONTINUE5__CRTC6_TRIGB_INTERRUPT_MASK 0x100
15971#define DISP_INTERRUPT_STATUS_CONTINUE5__CRTC6_TRIGB_INTERRUPT__SHIFT 0x8
15972#define DISP_INTERRUPT_STATUS_CONTINUE5__CRTC6_VSYNC_NOM_INTERRUPT_MASK 0x200
15973#define DISP_INTERRUPT_STATUS_CONTINUE5__CRTC6_VSYNC_NOM_INTERRUPT__SHIFT 0x9
15974#define DISP_INTERRUPT_STATUS_CONTINUE5__CRTC6_SET_V_TOTAL_MIN_EVENT_OCCURED_INT_MASK 0x400
15975#define DISP_INTERRUPT_STATUS_CONTINUE5__CRTC6_SET_V_TOTAL_MIN_EVENT_OCCURED_INT__SHIFT 0xa
15976#define DISP_INTERRUPT_STATUS_CONTINUE5__DIGF_DP_FAST_TRAINING_COMPLETE_INTERRUPT_MASK 0x8000
15977#define DISP_INTERRUPT_STATUS_CONTINUE5__DIGF_DP_FAST_TRAINING_COMPLETE_INTERRUPT__SHIFT 0xf
15978#define DISP_INTERRUPT_STATUS_CONTINUE5__DIGF_DP_VID_STREAM_DISABLE_INTERRUPT_MASK 0x10000
15979#define DISP_INTERRUPT_STATUS_CONTINUE5__DIGF_DP_VID_STREAM_DISABLE_INTERRUPT__SHIFT 0x10
15980#define DISP_INTERRUPT_STATUS_CONTINUE5__DC_HPD6_INTERRUPT_MASK 0x20000
15981#define DISP_INTERRUPT_STATUS_CONTINUE5__DC_HPD6_INTERRUPT__SHIFT 0x11
15982#define DISP_INTERRUPT_STATUS_CONTINUE5__DC_HPD6_RX_INTERRUPT_MASK 0x40000
15983#define DISP_INTERRUPT_STATUS_CONTINUE5__DC_HPD6_RX_INTERRUPT__SHIFT 0x12
15984#define DISP_INTERRUPT_STATUS_CONTINUE5__AUX6_SW_DONE_INTERRUPT_MASK 0x80000
15985#define DISP_INTERRUPT_STATUS_CONTINUE5__AUX6_SW_DONE_INTERRUPT__SHIFT 0x13
15986#define DISP_INTERRUPT_STATUS_CONTINUE5__AUX6_LS_DONE_INTERRUPT_MASK 0x100000
15987#define DISP_INTERRUPT_STATUS_CONTINUE5__AUX6_LS_DONE_INTERRUPT__SHIFT 0x14
15988#define DISP_INTERRUPT_STATUS_CONTINUE5__CRTC6_EXT_TIMING_SYNC_LOSS_INTERRUPT_MASK 0x400000
15989#define DISP_INTERRUPT_STATUS_CONTINUE5__CRTC6_EXT_TIMING_SYNC_LOSS_INTERRUPT__SHIFT 0x16
15990#define DISP_INTERRUPT_STATUS_CONTINUE5__CRTC6_EXT_TIMING_SYNC_INTERRUPT_MASK 0x800000
15991#define DISP_INTERRUPT_STATUS_CONTINUE5__CRTC6_EXT_TIMING_SYNC_INTERRUPT__SHIFT 0x17
15992#define DISP_INTERRUPT_STATUS_CONTINUE5__CRTC6_EXT_TIMING_SYNC_SIGNAL_INTERRUPT_MASK 0x1000000
15993#define DISP_INTERRUPT_STATUS_CONTINUE5__CRTC6_EXT_TIMING_SYNC_SIGNAL_INTERRUPT__SHIFT 0x18
15994#define DISP_INTERRUPT_STATUS_CONTINUE5__CRTC5_VERTICAL_INTERRUPT0_MASK 0x2000000
15995#define DISP_INTERRUPT_STATUS_CONTINUE5__CRTC5_VERTICAL_INTERRUPT0__SHIFT 0x19
15996#define DISP_INTERRUPT_STATUS_CONTINUE5__CRTC5_VERTICAL_INTERRUPT1_MASK 0x4000000
15997#define DISP_INTERRUPT_STATUS_CONTINUE5__CRTC5_VERTICAL_INTERRUPT1__SHIFT 0x1a
15998#define DISP_INTERRUPT_STATUS_CONTINUE5__CRTC5_VERTICAL_INTERRUPT2_MASK 0x8000000
15999#define DISP_INTERRUPT_STATUS_CONTINUE5__CRTC5_VERTICAL_INTERRUPT2__SHIFT 0x1b
16000#define DISP_INTERRUPT_STATUS_CONTINUE5__CRTC6_VERTICAL_INTERRUPT0_MASK 0x10000000
16001#define DISP_INTERRUPT_STATUS_CONTINUE5__CRTC6_VERTICAL_INTERRUPT0__SHIFT 0x1c
16002#define DISP_INTERRUPT_STATUS_CONTINUE5__CRTC6_VERTICAL_INTERRUPT1_MASK 0x20000000
16003#define DISP_INTERRUPT_STATUS_CONTINUE5__CRTC6_VERTICAL_INTERRUPT1__SHIFT 0x1d
16004#define DISP_INTERRUPT_STATUS_CONTINUE5__CRTC6_VERTICAL_INTERRUPT2_MASK 0x40000000
16005#define DISP_INTERRUPT_STATUS_CONTINUE5__CRTC6_VERTICAL_INTERRUPT2__SHIFT 0x1e
16006#define DISP_INTERRUPT_STATUS_CONTINUE5__DISP_INTERRUPT_STATUS_CONTINUE6_MASK 0x80000000
16007#define DISP_INTERRUPT_STATUS_CONTINUE5__DISP_INTERRUPT_STATUS_CONTINUE6__SHIFT 0x1f
16008#define DISP_INTERRUPT_STATUS_CONTINUE6__DCRX_PERFMON_COUNTER0_INTERRUPT_MASK 0x1
16009#define DISP_INTERRUPT_STATUS_CONTINUE6__DCRX_PERFMON_COUNTER0_INTERRUPT__SHIFT 0x0
16010#define DISP_INTERRUPT_STATUS_CONTINUE6__DCRX_PERFMON_COUNTER1_INTERRUPT_MASK 0x2
16011#define DISP_INTERRUPT_STATUS_CONTINUE6__DCRX_PERFMON_COUNTER1_INTERRUPT__SHIFT 0x1
16012#define DISP_INTERRUPT_STATUS_CONTINUE6__DCRX_PERFMON_COUNTER2_INTERRUPT_MASK 0x4
16013#define DISP_INTERRUPT_STATUS_CONTINUE6__DCRX_PERFMON_COUNTER2_INTERRUPT__SHIFT 0x2
16014#define DISP_INTERRUPT_STATUS_CONTINUE6__DCRX_PERFMON_COUNTER3_INTERRUPT_MASK 0x8
16015#define DISP_INTERRUPT_STATUS_CONTINUE6__DCRX_PERFMON_COUNTER3_INTERRUPT__SHIFT 0x3
16016#define DISP_INTERRUPT_STATUS_CONTINUE6__DCRX_PERFMON_COUNTER4_INTERRUPT_MASK 0x10
16017#define DISP_INTERRUPT_STATUS_CONTINUE6__DCRX_PERFMON_COUNTER4_INTERRUPT__SHIFT 0x4
16018#define DISP_INTERRUPT_STATUS_CONTINUE6__DCRX_PERFMON_COUNTER5_INTERRUPT_MASK 0x20
16019#define DISP_INTERRUPT_STATUS_CONTINUE6__DCRX_PERFMON_COUNTER5_INTERRUPT__SHIFT 0x5
16020#define DISP_INTERRUPT_STATUS_CONTINUE6__DCRX_PERFMON_COUNTER6_INTERRUPT_MASK 0x40
16021#define DISP_INTERRUPT_STATUS_CONTINUE6__DCRX_PERFMON_COUNTER6_INTERRUPT__SHIFT 0x6
16022#define DISP_INTERRUPT_STATUS_CONTINUE6__DCRX_PERFMON_COUNTER7_INTERRUPT_MASK 0x80
16023#define DISP_INTERRUPT_STATUS_CONTINUE6__DCRX_PERFMON_COUNTER7_INTERRUPT__SHIFT 0x7
16024#define DISP_INTERRUPT_STATUS_CONTINUE6__DCRX_PERFMON_COUNTER_OFF_INTERRUPT_MASK 0x100
16025#define DISP_INTERRUPT_STATUS_CONTINUE6__DCRX_PERFMON_COUNTER_OFF_INTERRUPT__SHIFT 0x8
16026#define DISP_INTERRUPT_STATUS_CONTINUE6__BUFMGR_CWB0_IHIF_INTERRUPT_MASK 0x200
16027#define DISP_INTERRUPT_STATUS_CONTINUE6__BUFMGR_CWB0_IHIF_INTERRUPT__SHIFT 0x9
16028#define DISP_INTERRUPT_STATUS_CONTINUE6__BUFMGR_CWB1_IHIF_INTERRUPT_MASK 0x400
16029#define DISP_INTERRUPT_STATUS_CONTINUE6__BUFMGR_CWB1_IHIF_INTERRUPT__SHIFT 0xa
16030#define DISP_INTERRUPT_STATUS_CONTINUE6__DIGG_DP_FAST_TRAINING_COMPLETE_INTERRUPT_MASK 0x8000
16031#define DISP_INTERRUPT_STATUS_CONTINUE6__DIGG_DP_FAST_TRAINING_COMPLETE_INTERRUPT__SHIFT 0xf
16032#define DISP_INTERRUPT_STATUS_CONTINUE6__DIGG_DP_VID_STREAM_DISABLE_INTERRUPT_MASK 0x10000
16033#define DISP_INTERRUPT_STATUS_CONTINUE6__DIGG_DP_VID_STREAM_DISABLE_INTERRUPT__SHIFT 0x10
16034#define DISP_INTERRUPT_STATUS_CONTINUE6__AUX1_GTC_SYNC_LOCK_DONE_INTERRUPT_MASK 0x20000
16035#define DISP_INTERRUPT_STATUS_CONTINUE6__AUX1_GTC_SYNC_LOCK_DONE_INTERRUPT__SHIFT 0x11
16036#define DISP_INTERRUPT_STATUS_CONTINUE6__AUX1_GTC_SYNC_ERROR_INTERRUPT_MASK 0x40000
16037#define DISP_INTERRUPT_STATUS_CONTINUE6__AUX1_GTC_SYNC_ERROR_INTERRUPT__SHIFT 0x12
16038#define DISP_INTERRUPT_STATUS_CONTINUE6__AUX2_GTC_SYNC_LOCK_DONE_INTERRUPT_MASK 0x80000
16039#define DISP_INTERRUPT_STATUS_CONTINUE6__AUX2_GTC_SYNC_LOCK_DONE_INTERRUPT__SHIFT 0x13
16040#define DISP_INTERRUPT_STATUS_CONTINUE6__AUX2_GTC_SYNC_ERROR_INTERRUPT_MASK 0x100000
16041#define DISP_INTERRUPT_STATUS_CONTINUE6__AUX2_GTC_SYNC_ERROR_INTERRUPT__SHIFT 0x14
16042#define DISP_INTERRUPT_STATUS_CONTINUE6__AUX3_GTC_SYNC_LOCK_DONE_INTERRUPT_MASK 0x200000
16043#define DISP_INTERRUPT_STATUS_CONTINUE6__AUX3_GTC_SYNC_LOCK_DONE_INTERRUPT__SHIFT 0x15
16044#define DISP_INTERRUPT_STATUS_CONTINUE6__AUX3_GTC_SYNC_ERROR_INTERRUPT_MASK 0x400000
16045#define DISP_INTERRUPT_STATUS_CONTINUE6__AUX3_GTC_SYNC_ERROR_INTERRUPT__SHIFT 0x16
16046#define DISP_INTERRUPT_STATUS_CONTINUE6__AUX4_GTC_SYNC_LOCK_DONE_INTERRUPT_MASK 0x800000
16047#define DISP_INTERRUPT_STATUS_CONTINUE6__AUX4_GTC_SYNC_LOCK_DONE_INTERRUPT__SHIFT 0x17
16048#define DISP_INTERRUPT_STATUS_CONTINUE6__AUX4_GTC_SYNC_ERROR_INTERRUPT_MASK 0x1000000
16049#define DISP_INTERRUPT_STATUS_CONTINUE6__AUX4_GTC_SYNC_ERROR_INTERRUPT__SHIFT 0x18
16050#define DISP_INTERRUPT_STATUS_CONTINUE6__AUX5_GTC_SYNC_LOCK_DONE_INTERRUPT_MASK 0x2000000
16051#define DISP_INTERRUPT_STATUS_CONTINUE6__AUX5_GTC_SYNC_LOCK_DONE_INTERRUPT__SHIFT 0x19
16052#define DISP_INTERRUPT_STATUS_CONTINUE6__AUX5_GTC_SYNC_ERROR_INTERRUPT_MASK 0x4000000
16053#define DISP_INTERRUPT_STATUS_CONTINUE6__AUX5_GTC_SYNC_ERROR_INTERRUPT__SHIFT 0x1a
16054#define DISP_INTERRUPT_STATUS_CONTINUE6__AUX6_GTC_SYNC_LOCK_DONE_INTERRUPT_MASK 0x8000000
16055#define DISP_INTERRUPT_STATUS_CONTINUE6__AUX6_GTC_SYNC_LOCK_DONE_INTERRUPT__SHIFT 0x1b
16056#define DISP_INTERRUPT_STATUS_CONTINUE6__AUX6_GTC_SYNC_ERROR_INTERRUPT_MASK 0x10000000
16057#define DISP_INTERRUPT_STATUS_CONTINUE6__AUX6_GTC_SYNC_ERROR_INTERRUPT__SHIFT 0x1c
16058#define DISP_INTERRUPT_STATUS_CONTINUE6__DISP_INTERRUPT_STATUS_CONTINUE7_MASK 0x80000000
16059#define DISP_INTERRUPT_STATUS_CONTINUE6__DISP_INTERRUPT_STATUS_CONTINUE7__SHIFT 0x1f
16060#define DISP_INTERRUPT_STATUS_CONTINUE7__DCCG_PERFMON_COUNTER0_INTERRUPT_MASK 0x1
16061#define DISP_INTERRUPT_STATUS_CONTINUE7__DCCG_PERFMON_COUNTER0_INTERRUPT__SHIFT 0x0
16062#define DISP_INTERRUPT_STATUS_CONTINUE7__DCCG_PERFMON_COUNTER1_INTERRUPT_MASK 0x2
16063#define DISP_INTERRUPT_STATUS_CONTINUE7__DCCG_PERFMON_COUNTER1_INTERRUPT__SHIFT 0x1
16064#define DISP_INTERRUPT_STATUS_CONTINUE7__DCCG_PERFMON_COUNTER2_INTERRUPT_MASK 0x4
16065#define DISP_INTERRUPT_STATUS_CONTINUE7__DCCG_PERFMON_COUNTER2_INTERRUPT__SHIFT 0x2
16066#define DISP_INTERRUPT_STATUS_CONTINUE7__DCCG_PERFMON_COUNTER3_INTERRUPT_MASK 0x8
16067#define DISP_INTERRUPT_STATUS_CONTINUE7__DCCG_PERFMON_COUNTER3_INTERRUPT__SHIFT 0x3
16068#define DISP_INTERRUPT_STATUS_CONTINUE7__DCCG_PERFMON_COUNTER4_INTERRUPT_MASK 0x10
16069#define DISP_INTERRUPT_STATUS_CONTINUE7__DCCG_PERFMON_COUNTER4_INTERRUPT__SHIFT 0x4
16070#define DISP_INTERRUPT_STATUS_CONTINUE7__DCCG_PERFMON_COUNTER5_INTERRUPT_MASK 0x20
16071#define DISP_INTERRUPT_STATUS_CONTINUE7__DCCG_PERFMON_COUNTER5_INTERRUPT__SHIFT 0x5
16072#define DISP_INTERRUPT_STATUS_CONTINUE7__DCCG_PERFMON_COUNTER6_INTERRUPT_MASK 0x40
16073#define DISP_INTERRUPT_STATUS_CONTINUE7__DCCG_PERFMON_COUNTER6_INTERRUPT__SHIFT 0x6
16074#define DISP_INTERRUPT_STATUS_CONTINUE7__DCCG_PERFMON_COUNTER7_INTERRUPT_MASK 0x80
16075#define DISP_INTERRUPT_STATUS_CONTINUE7__DCCG_PERFMON_COUNTER7_INTERRUPT__SHIFT 0x7
16076#define DISP_INTERRUPT_STATUS_CONTINUE7__DCCG_PERFMON_COUNTER_OFF_INTERRUPT_MASK 0x100
16077#define DISP_INTERRUPT_STATUS_CONTINUE7__DCCG_PERFMON_COUNTER_OFF_INTERRUPT__SHIFT 0x8
16078#define DISP_INTERRUPT_STATUS_CONTINUE7__DCI_PERFMON_COUNTER0_INTERRUPT_MASK 0x200
16079#define DISP_INTERRUPT_STATUS_CONTINUE7__DCI_PERFMON_COUNTER0_INTERRUPT__SHIFT 0x9
16080#define DISP_INTERRUPT_STATUS_CONTINUE7__DCI_PERFMON_COUNTER1_INTERRUPT_MASK 0x400
16081#define DISP_INTERRUPT_STATUS_CONTINUE7__DCI_PERFMON_COUNTER1_INTERRUPT__SHIFT 0xa
16082#define DISP_INTERRUPT_STATUS_CONTINUE7__DCI_PERFMON_COUNTER2_INTERRUPT_MASK 0x800
16083#define DISP_INTERRUPT_STATUS_CONTINUE7__DCI_PERFMON_COUNTER2_INTERRUPT__SHIFT 0xb
16084#define DISP_INTERRUPT_STATUS_CONTINUE7__DCI_PERFMON_COUNTER3_INTERRUPT_MASK 0x1000
16085#define DISP_INTERRUPT_STATUS_CONTINUE7__DCI_PERFMON_COUNTER3_INTERRUPT__SHIFT 0xc
16086#define DISP_INTERRUPT_STATUS_CONTINUE7__DCI_PERFMON_COUNTER4_INTERRUPT_MASK 0x2000
16087#define DISP_INTERRUPT_STATUS_CONTINUE7__DCI_PERFMON_COUNTER4_INTERRUPT__SHIFT 0xd
16088#define DISP_INTERRUPT_STATUS_CONTINUE7__DCI_PERFMON_COUNTER5_INTERRUPT_MASK 0x4000
16089#define DISP_INTERRUPT_STATUS_CONTINUE7__DCI_PERFMON_COUNTER5_INTERRUPT__SHIFT 0xe
16090#define DISP_INTERRUPT_STATUS_CONTINUE7__DCI_PERFMON_COUNTER6_INTERRUPT_MASK 0x8000
16091#define DISP_INTERRUPT_STATUS_CONTINUE7__DCI_PERFMON_COUNTER6_INTERRUPT__SHIFT 0xf
16092#define DISP_INTERRUPT_STATUS_CONTINUE7__DCI_PERFMON_COUNTER7_INTERRUPT_MASK 0x10000
16093#define DISP_INTERRUPT_STATUS_CONTINUE7__DCI_PERFMON_COUNTER7_INTERRUPT__SHIFT 0x10
16094#define DISP_INTERRUPT_STATUS_CONTINUE7__DCI_PERFMON_COUNTER_OFF_INTERRUPT_MASK 0x20000
16095#define DISP_INTERRUPT_STATUS_CONTINUE7__DCI_PERFMON_COUNTER_OFF_INTERRUPT__SHIFT 0x11
16096#define DISP_INTERRUPT_STATUS_CONTINUE7__DCO_PERFMON_COUNTER0_INTERRUPT_MASK 0x40000
16097#define DISP_INTERRUPT_STATUS_CONTINUE7__DCO_PERFMON_COUNTER0_INTERRUPT__SHIFT 0x12
16098#define DISP_INTERRUPT_STATUS_CONTINUE7__DCO_PERFMON_COUNTER1_INTERRUPT_MASK 0x80000
16099#define DISP_INTERRUPT_STATUS_CONTINUE7__DCO_PERFMON_COUNTER1_INTERRUPT__SHIFT 0x13
16100#define DISP_INTERRUPT_STATUS_CONTINUE7__DCO_PERFMON_COUNTER2_INTERRUPT_MASK 0x100000
16101#define DISP_INTERRUPT_STATUS_CONTINUE7__DCO_PERFMON_COUNTER2_INTERRUPT__SHIFT 0x14
16102#define DISP_INTERRUPT_STATUS_CONTINUE7__DCO_PERFMON_COUNTER3_INTERRUPT_MASK 0x200000
16103#define DISP_INTERRUPT_STATUS_CONTINUE7__DCO_PERFMON_COUNTER3_INTERRUPT__SHIFT 0x15
16104#define DISP_INTERRUPT_STATUS_CONTINUE7__DCO_PERFMON_COUNTER4_INTERRUPT_MASK 0x400000
16105#define DISP_INTERRUPT_STATUS_CONTINUE7__DCO_PERFMON_COUNTER4_INTERRUPT__SHIFT 0x16
16106#define DISP_INTERRUPT_STATUS_CONTINUE7__DCO_PERFMON_COUNTER5_INTERRUPT_MASK 0x800000
16107#define DISP_INTERRUPT_STATUS_CONTINUE7__DCO_PERFMON_COUNTER5_INTERRUPT__SHIFT 0x17
16108#define DISP_INTERRUPT_STATUS_CONTINUE7__DCO_PERFMON_COUNTER6_INTERRUPT_MASK 0x1000000
16109#define DISP_INTERRUPT_STATUS_CONTINUE7__DCO_PERFMON_COUNTER6_INTERRUPT__SHIFT 0x18
16110#define DISP_INTERRUPT_STATUS_CONTINUE7__DCO_PERFMON_COUNTER7_INTERRUPT_MASK 0x2000000
16111#define DISP_INTERRUPT_STATUS_CONTINUE7__DCO_PERFMON_COUNTER7_INTERRUPT__SHIFT 0x19
16112#define DISP_INTERRUPT_STATUS_CONTINUE7__DCO_PERFMON_COUNTER_OFF_INTERRUPT_MASK 0x4000000
16113#define DISP_INTERRUPT_STATUS_CONTINUE7__DCO_PERFMON_COUNTER_OFF_INTERRUPT__SHIFT 0x1a
16114#define DISP_INTERRUPT_STATUS_CONTINUE7__WB_PERFMON_COUNTER0_INTERRUPT_MASK 0x8000000
16115#define DISP_INTERRUPT_STATUS_CONTINUE7__WB_PERFMON_COUNTER0_INTERRUPT__SHIFT 0x1b
16116#define DISP_INTERRUPT_STATUS_CONTINUE7__WB_PERFMON_COUNTER1_INTERRUPT_MASK 0x10000000
16117#define DISP_INTERRUPT_STATUS_CONTINUE7__WB_PERFMON_COUNTER1_INTERRUPT__SHIFT 0x1c
16118#define DISP_INTERRUPT_STATUS_CONTINUE7__WB_PERFMON_COUNTER2_INTERRUPT_MASK 0x20000000
16119#define DISP_INTERRUPT_STATUS_CONTINUE7__WB_PERFMON_COUNTER2_INTERRUPT__SHIFT 0x1d
16120#define DISP_INTERRUPT_STATUS_CONTINUE7__WB_PERFMON_COUNTER3_INTERRUPT_MASK 0x40000000
16121#define DISP_INTERRUPT_STATUS_CONTINUE7__WB_PERFMON_COUNTER3_INTERRUPT__SHIFT 0x1e
16122#define DISP_INTERRUPT_STATUS_CONTINUE7__DISP_INTERRUPT_STATUS_CONTINUE8_MASK 0x80000000
16123#define DISP_INTERRUPT_STATUS_CONTINUE7__DISP_INTERRUPT_STATUS_CONTINUE8__SHIFT 0x1f
16124#define DISP_INTERRUPT_STATUS_CONTINUE8__DCFE0_PERFMON_COUNTER0_INTERRUPT_MASK 0x1
16125#define DISP_INTERRUPT_STATUS_CONTINUE8__DCFE0_PERFMON_COUNTER0_INTERRUPT__SHIFT 0x0
16126#define DISP_INTERRUPT_STATUS_CONTINUE8__DCFE0_PERFMON_COUNTER1_INTERRUPT_MASK 0x2
16127#define DISP_INTERRUPT_STATUS_CONTINUE8__DCFE0_PERFMON_COUNTER1_INTERRUPT__SHIFT 0x1
16128#define DISP_INTERRUPT_STATUS_CONTINUE8__DCFE0_PERFMON_COUNTER2_INTERRUPT_MASK 0x4
16129#define DISP_INTERRUPT_STATUS_CONTINUE8__DCFE0_PERFMON_COUNTER2_INTERRUPT__SHIFT 0x2
16130#define DISP_INTERRUPT_STATUS_CONTINUE8__DCFE0_PERFMON_COUNTER3_INTERRUPT_MASK 0x8
16131#define DISP_INTERRUPT_STATUS_CONTINUE8__DCFE0_PERFMON_COUNTER3_INTERRUPT__SHIFT 0x3
16132#define DISP_INTERRUPT_STATUS_CONTINUE8__DCFE0_PERFMON_COUNTER4_INTERRUPT_MASK 0x10
16133#define DISP_INTERRUPT_STATUS_CONTINUE8__DCFE0_PERFMON_COUNTER4_INTERRUPT__SHIFT 0x4
16134#define DISP_INTERRUPT_STATUS_CONTINUE8__DCFE0_PERFMON_COUNTER5_INTERRUPT_MASK 0x20
16135#define DISP_INTERRUPT_STATUS_CONTINUE8__DCFE0_PERFMON_COUNTER5_INTERRUPT__SHIFT 0x5
16136#define DISP_INTERRUPT_STATUS_CONTINUE8__DCFE0_PERFMON_COUNTER6_INTERRUPT_MASK 0x40
16137#define DISP_INTERRUPT_STATUS_CONTINUE8__DCFE0_PERFMON_COUNTER6_INTERRUPT__SHIFT 0x6
16138#define DISP_INTERRUPT_STATUS_CONTINUE8__DCFE0_PERFMON_COUNTER7_INTERRUPT_MASK 0x80
16139#define DISP_INTERRUPT_STATUS_CONTINUE8__DCFE0_PERFMON_COUNTER7_INTERRUPT__SHIFT 0x7
16140#define DISP_INTERRUPT_STATUS_CONTINUE8__DCFE0_PERFMON_COUNTER_OFF_INTERRUPT_MASK 0x100
16141#define DISP_INTERRUPT_STATUS_CONTINUE8__DCFE0_PERFMON_COUNTER_OFF_INTERRUPT__SHIFT 0x8
16142#define DISP_INTERRUPT_STATUS_CONTINUE8__DCFE1_PERFMON_COUNTER0_INTERRUPT_MASK 0x200
16143#define DISP_INTERRUPT_STATUS_CONTINUE8__DCFE1_PERFMON_COUNTER0_INTERRUPT__SHIFT 0x9
16144#define DISP_INTERRUPT_STATUS_CONTINUE8__DCFE1_PERFMON_COUNTER1_INTERRUPT_MASK 0x400
16145#define DISP_INTERRUPT_STATUS_CONTINUE8__DCFE1_PERFMON_COUNTER1_INTERRUPT__SHIFT 0xa
16146#define DISP_INTERRUPT_STATUS_CONTINUE8__DCFE1_PERFMON_COUNTER2_INTERRUPT_MASK 0x800
16147#define DISP_INTERRUPT_STATUS_CONTINUE8__DCFE1_PERFMON_COUNTER2_INTERRUPT__SHIFT 0xb
16148#define DISP_INTERRUPT_STATUS_CONTINUE8__DCFE1_PERFMON_COUNTER3_INTERRUPT_MASK 0x1000
16149#define DISP_INTERRUPT_STATUS_CONTINUE8__DCFE1_PERFMON_COUNTER3_INTERRUPT__SHIFT 0xc
16150#define DISP_INTERRUPT_STATUS_CONTINUE8__DCFE1_PERFMON_COUNTER4_INTERRUPT_MASK 0x2000
16151#define DISP_INTERRUPT_STATUS_CONTINUE8__DCFE1_PERFMON_COUNTER4_INTERRUPT__SHIFT 0xd
16152#define DISP_INTERRUPT_STATUS_CONTINUE8__DCFE1_PERFMON_COUNTER5_INTERRUPT_MASK 0x4000
16153#define DISP_INTERRUPT_STATUS_CONTINUE8__DCFE1_PERFMON_COUNTER5_INTERRUPT__SHIFT 0xe
16154#define DISP_INTERRUPT_STATUS_CONTINUE8__DCFE1_PERFMON_COUNTER6_INTERRUPT_MASK 0x8000
16155#define DISP_INTERRUPT_STATUS_CONTINUE8__DCFE1_PERFMON_COUNTER6_INTERRUPT__SHIFT 0xf
16156#define DISP_INTERRUPT_STATUS_CONTINUE8__DCFE1_PERFMON_COUNTER7_INTERRUPT_MASK 0x10000
16157#define DISP_INTERRUPT_STATUS_CONTINUE8__DCFE1_PERFMON_COUNTER7_INTERRUPT__SHIFT 0x10
16158#define DISP_INTERRUPT_STATUS_CONTINUE8__DCFE1_PERFMON_COUNTER_OFF_INTERRUPT_MASK 0x20000
16159#define DISP_INTERRUPT_STATUS_CONTINUE8__DCFE1_PERFMON_COUNTER_OFF_INTERRUPT__SHIFT 0x11
16160#define DISP_INTERRUPT_STATUS_CONTINUE8__DCFE2_PERFMON_COUNTER0_INTERRUPT_MASK 0x40000
16161#define DISP_INTERRUPT_STATUS_CONTINUE8__DCFE2_PERFMON_COUNTER0_INTERRUPT__SHIFT 0x12
16162#define DISP_INTERRUPT_STATUS_CONTINUE8__DCFE2_PERFMON_COUNTER1_INTERRUPT_MASK 0x80000
16163#define DISP_INTERRUPT_STATUS_CONTINUE8__DCFE2_PERFMON_COUNTER1_INTERRUPT__SHIFT 0x13
16164#define DISP_INTERRUPT_STATUS_CONTINUE8__DCFE2_PERFMON_COUNTER2_INTERRUPT_MASK 0x100000
16165#define DISP_INTERRUPT_STATUS_CONTINUE8__DCFE2_PERFMON_COUNTER2_INTERRUPT__SHIFT 0x14
16166#define DISP_INTERRUPT_STATUS_CONTINUE8__DCFE2_PERFMON_COUNTER3_INTERRUPT_MASK 0x200000
16167#define DISP_INTERRUPT_STATUS_CONTINUE8__DCFE2_PERFMON_COUNTER3_INTERRUPT__SHIFT 0x15
16168#define DISP_INTERRUPT_STATUS_CONTINUE8__DCFE2_PERFMON_COUNTER4_INTERRUPT_MASK 0x400000
16169#define DISP_INTERRUPT_STATUS_CONTINUE8__DCFE2_PERFMON_COUNTER4_INTERRUPT__SHIFT 0x16
16170#define DISP_INTERRUPT_STATUS_CONTINUE8__DCFE2_PERFMON_COUNTER5_INTERRUPT_MASK 0x800000
16171#define DISP_INTERRUPT_STATUS_CONTINUE8__DCFE2_PERFMON_COUNTER5_INTERRUPT__SHIFT 0x17
16172#define DISP_INTERRUPT_STATUS_CONTINUE8__DCFE2_PERFMON_COUNTER6_INTERRUPT_MASK 0x1000000
16173#define DISP_INTERRUPT_STATUS_CONTINUE8__DCFE2_PERFMON_COUNTER6_INTERRUPT__SHIFT 0x18
16174#define DISP_INTERRUPT_STATUS_CONTINUE8__DCFE2_PERFMON_COUNTER7_INTERRUPT_MASK 0x2000000
16175#define DISP_INTERRUPT_STATUS_CONTINUE8__DCFE2_PERFMON_COUNTER7_INTERRUPT__SHIFT 0x19
16176#define DISP_INTERRUPT_STATUS_CONTINUE8__DCFE2_PERFMON_COUNTER_OFF_INTERRUPT_MASK 0x4000000
16177#define DISP_INTERRUPT_STATUS_CONTINUE8__DCFE2_PERFMON_COUNTER_OFF_INTERRUPT__SHIFT 0x1a
16178#define DISP_INTERRUPT_STATUS_CONTINUE8__WB_PERFMON_COUNTER4_INTERRUPT_MASK 0x8000000
16179#define DISP_INTERRUPT_STATUS_CONTINUE8__WB_PERFMON_COUNTER4_INTERRUPT__SHIFT 0x1b
16180#define DISP_INTERRUPT_STATUS_CONTINUE8__WB_PERFMON_COUNTER5_INTERRUPT_MASK 0x10000000
16181#define DISP_INTERRUPT_STATUS_CONTINUE8__WB_PERFMON_COUNTER5_INTERRUPT__SHIFT 0x1c
16182#define DISP_INTERRUPT_STATUS_CONTINUE8__WB_PERFMON_COUNTER6_INTERRUPT_MASK 0x20000000
16183#define DISP_INTERRUPT_STATUS_CONTINUE8__WB_PERFMON_COUNTER6_INTERRUPT__SHIFT 0x1d
16184#define DISP_INTERRUPT_STATUS_CONTINUE8__WB_PERFMON_COUNTER7_INTERRUPT_MASK 0x40000000
16185#define DISP_INTERRUPT_STATUS_CONTINUE8__WB_PERFMON_COUNTER7_INTERRUPT__SHIFT 0x1e
16186#define DISP_INTERRUPT_STATUS_CONTINUE8__DISP_INTERRUPT_STATUS_CONTINUE9_MASK 0x80000000
16187#define DISP_INTERRUPT_STATUS_CONTINUE8__DISP_INTERRUPT_STATUS_CONTINUE9__SHIFT 0x1f
16188#define DISP_INTERRUPT_STATUS_CONTINUE9__DCFE3_PERFMON_COUNTER0_INTERRUPT_MASK 0x1
16189#define DISP_INTERRUPT_STATUS_CONTINUE9__DCFE3_PERFMON_COUNTER0_INTERRUPT__SHIFT 0x0
16190#define DISP_INTERRUPT_STATUS_CONTINUE9__DCFE3_PERFMON_COUNTER1_INTERRUPT_MASK 0x2
16191#define DISP_INTERRUPT_STATUS_CONTINUE9__DCFE3_PERFMON_COUNTER1_INTERRUPT__SHIFT 0x1
16192#define DISP_INTERRUPT_STATUS_CONTINUE9__DCFE3_PERFMON_COUNTER2_INTERRUPT_MASK 0x4
16193#define DISP_INTERRUPT_STATUS_CONTINUE9__DCFE3_PERFMON_COUNTER2_INTERRUPT__SHIFT 0x2
16194#define DISP_INTERRUPT_STATUS_CONTINUE9__DCFE3_PERFMON_COUNTER3_INTERRUPT_MASK 0x8
16195#define DISP_INTERRUPT_STATUS_CONTINUE9__DCFE3_PERFMON_COUNTER3_INTERRUPT__SHIFT 0x3
16196#define DISP_INTERRUPT_STATUS_CONTINUE9__DCFE3_PERFMON_COUNTER4_INTERRUPT_MASK 0x10
16197#define DISP_INTERRUPT_STATUS_CONTINUE9__DCFE3_PERFMON_COUNTER4_INTERRUPT__SHIFT 0x4
16198#define DISP_INTERRUPT_STATUS_CONTINUE9__DCFE3_PERFMON_COUNTER5_INTERRUPT_MASK 0x20
16199#define DISP_INTERRUPT_STATUS_CONTINUE9__DCFE3_PERFMON_COUNTER5_INTERRUPT__SHIFT 0x5
16200#define DISP_INTERRUPT_STATUS_CONTINUE9__DCFE3_PERFMON_COUNTER6_INTERRUPT_MASK 0x40
16201#define DISP_INTERRUPT_STATUS_CONTINUE9__DCFE3_PERFMON_COUNTER6_INTERRUPT__SHIFT 0x6
16202#define DISP_INTERRUPT_STATUS_CONTINUE9__DCFE3_PERFMON_COUNTER7_INTERRUPT_MASK 0x80
16203#define DISP_INTERRUPT_STATUS_CONTINUE9__DCFE3_PERFMON_COUNTER7_INTERRUPT__SHIFT 0x7
16204#define DISP_INTERRUPT_STATUS_CONTINUE9__DCFE3_PERFMON_COUNTER_OFF_INTERRUPT_MASK 0x100
16205#define DISP_INTERRUPT_STATUS_CONTINUE9__DCFE3_PERFMON_COUNTER_OFF_INTERRUPT__SHIFT 0x8
16206#define DISP_INTERRUPT_STATUS_CONTINUE9__DCFE4_PERFMON_COUNTER0_INTERRUPT_MASK 0x200
16207#define DISP_INTERRUPT_STATUS_CONTINUE9__DCFE4_PERFMON_COUNTER0_INTERRUPT__SHIFT 0x9
16208#define DISP_INTERRUPT_STATUS_CONTINUE9__DCFE4_PERFMON_COUNTER1_INTERRUPT_MASK 0x400
16209#define DISP_INTERRUPT_STATUS_CONTINUE9__DCFE4_PERFMON_COUNTER1_INTERRUPT__SHIFT 0xa
16210#define DISP_INTERRUPT_STATUS_CONTINUE9__DCFE4_PERFMON_COUNTER2_INTERRUPT_MASK 0x800
16211#define DISP_INTERRUPT_STATUS_CONTINUE9__DCFE4_PERFMON_COUNTER2_INTERRUPT__SHIFT 0xb
16212#define DISP_INTERRUPT_STATUS_CONTINUE9__DCFE4_PERFMON_COUNTER3_INTERRUPT_MASK 0x1000
16213#define DISP_INTERRUPT_STATUS_CONTINUE9__DCFE4_PERFMON_COUNTER3_INTERRUPT__SHIFT 0xc
16214#define DISP_INTERRUPT_STATUS_CONTINUE9__DCFE4_PERFMON_COUNTER4_INTERRUPT_MASK 0x2000
16215#define DISP_INTERRUPT_STATUS_CONTINUE9__DCFE4_PERFMON_COUNTER4_INTERRUPT__SHIFT 0xd
16216#define DISP_INTERRUPT_STATUS_CONTINUE9__DCFE4_PERFMON_COUNTER5_INTERRUPT_MASK 0x4000
16217#define DISP_INTERRUPT_STATUS_CONTINUE9__DCFE4_PERFMON_COUNTER5_INTERRUPT__SHIFT 0xe
16218#define DISP_INTERRUPT_STATUS_CONTINUE9__DCFE4_PERFMON_COUNTER6_INTERRUPT_MASK 0x8000
16219#define DISP_INTERRUPT_STATUS_CONTINUE9__DCFE4_PERFMON_COUNTER6_INTERRUPT__SHIFT 0xf
16220#define DISP_INTERRUPT_STATUS_CONTINUE9__DCFE4_PERFMON_COUNTER7_INTERRUPT_MASK 0x10000
16221#define DISP_INTERRUPT_STATUS_CONTINUE9__DCFE4_PERFMON_COUNTER7_INTERRUPT__SHIFT 0x10
16222#define DISP_INTERRUPT_STATUS_CONTINUE9__DCFE4_PERFMON_COUNTER_OFF_INTERRUPT_MASK 0x20000
16223#define DISP_INTERRUPT_STATUS_CONTINUE9__DCFE4_PERFMON_COUNTER_OFF_INTERRUPT__SHIFT 0x11
16224#define DISP_INTERRUPT_STATUS_CONTINUE9__DCFE5_PERFMON_COUNTER0_INTERRUPT_MASK 0x40000
16225#define DISP_INTERRUPT_STATUS_CONTINUE9__DCFE5_PERFMON_COUNTER0_INTERRUPT__SHIFT 0x12
16226#define DISP_INTERRUPT_STATUS_CONTINUE9__DCFE5_PERFMON_COUNTER1_INTERRUPT_MASK 0x80000
16227#define DISP_INTERRUPT_STATUS_CONTINUE9__DCFE5_PERFMON_COUNTER1_INTERRUPT__SHIFT 0x13
16228#define DISP_INTERRUPT_STATUS_CONTINUE9__DCFE5_PERFMON_COUNTER2_INTERRUPT_MASK 0x100000
16229#define DISP_INTERRUPT_STATUS_CONTINUE9__DCFE5_PERFMON_COUNTER2_INTERRUPT__SHIFT 0x14
16230#define DISP_INTERRUPT_STATUS_CONTINUE9__DCFE5_PERFMON_COUNTER3_INTERRUPT_MASK 0x200000
16231#define DISP_INTERRUPT_STATUS_CONTINUE9__DCFE5_PERFMON_COUNTER3_INTERRUPT__SHIFT 0x15
16232#define DISP_INTERRUPT_STATUS_CONTINUE9__DCFE5_PERFMON_COUNTER4_INTERRUPT_MASK 0x400000
16233#define DISP_INTERRUPT_STATUS_CONTINUE9__DCFE5_PERFMON_COUNTER4_INTERRUPT__SHIFT 0x16
16234#define DISP_INTERRUPT_STATUS_CONTINUE9__DCFE5_PERFMON_COUNTER5_INTERRUPT_MASK 0x800000
16235#define DISP_INTERRUPT_STATUS_CONTINUE9__DCFE5_PERFMON_COUNTER5_INTERRUPT__SHIFT 0x17
16236#define DISP_INTERRUPT_STATUS_CONTINUE9__DCFE5_PERFMON_COUNTER6_INTERRUPT_MASK 0x1000000
16237#define DISP_INTERRUPT_STATUS_CONTINUE9__DCFE5_PERFMON_COUNTER6_INTERRUPT__SHIFT 0x18
16238#define DISP_INTERRUPT_STATUS_CONTINUE9__DCFE5_PERFMON_COUNTER7_INTERRUPT_MASK 0x2000000
16239#define DISP_INTERRUPT_STATUS_CONTINUE9__DCFE5_PERFMON_COUNTER7_INTERRUPT__SHIFT 0x19
16240#define DISP_INTERRUPT_STATUS_CONTINUE9__DCFE5_PERFMON_COUNTER_OFF_INTERRUPT_MASK 0x4000000
16241#define DISP_INTERRUPT_STATUS_CONTINUE9__DCFE5_PERFMON_COUNTER_OFF_INTERRUPT__SHIFT 0x1a
16242#define DISP_INTERRUPT_STATUS_CONTINUE9__WB_PERFMON_COUNTER_OFF_INTERRUPT_MASK 0x8000000
16243#define DISP_INTERRUPT_STATUS_CONTINUE9__WB_PERFMON_COUNTER_OFF_INTERRUPT__SHIFT 0x1b
16244#define DISP_INTERRUPT_STATUS_CONTINUE9__DISP_INTERRUPT_STATUS_CONTINUE10_MASK 0x80000000
16245#define DISP_INTERRUPT_STATUS_CONTINUE9__DISP_INTERRUPT_STATUS_CONTINUE10__SHIFT 0x1f
16246#define DISP_INTERRUPT_STATUS_CONTINUE10__DIGLPA_DP_FAST_TRAINING_COMPLETE_INTERRUPT_MASK 0x10
16247#define DISP_INTERRUPT_STATUS_CONTINUE10__DIGLPA_DP_FAST_TRAINING_COMPLETE_INTERRUPT__SHIFT 0x4
16248#define DISP_INTERRUPT_STATUS_CONTINUE10__DIGLPA_DP_VID_STREAM_DISABLE_INTERRUPT_MASK 0x20
16249#define DISP_INTERRUPT_STATUS_CONTINUE10__DIGLPA_DP_VID_STREAM_DISABLE_INTERRUPT__SHIFT 0x5
16250#define DISP_INTERRUPT_STATUS_CONTINUE10__DIGLPB_DP_FAST_TRAINING_COMPLETE_INTERRUPT_MASK 0x400
16251#define DISP_INTERRUPT_STATUS_CONTINUE10__DIGLPB_DP_FAST_TRAINING_COMPLETE_INTERRUPT__SHIFT 0xa
16252#define DISP_INTERRUPT_STATUS_CONTINUE10__DIGLPB_DP_VID_STREAM_DISABLE_INTERRUPT_MASK 0x800
16253#define DISP_INTERRUPT_STATUS_CONTINUE10__DIGLPB_DP_VID_STREAM_DISABLE_INTERRUPT__SHIFT 0xb
16254#define DISP_INTERRUPT_STATUS_CONTINUE10__DCCG_PERFMON2_COUNTER0_INTERRUPT_MASK 0x1000
16255#define DISP_INTERRUPT_STATUS_CONTINUE10__DCCG_PERFMON2_COUNTER0_INTERRUPT__SHIFT 0xc
16256#define DISP_INTERRUPT_STATUS_CONTINUE10__DCCG_PERFMON2_COUNTER1_INTERRUPT_MASK 0x2000
16257#define DISP_INTERRUPT_STATUS_CONTINUE10__DCCG_PERFMON2_COUNTER1_INTERRUPT__SHIFT 0xd
16258#define DISP_INTERRUPT_STATUS_CONTINUE10__DCCG_PERFMON2_COUNTER2_INTERRUPT_MASK 0x4000
16259#define DISP_INTERRUPT_STATUS_CONTINUE10__DCCG_PERFMON2_COUNTER2_INTERRUPT__SHIFT 0xe
16260#define DISP_INTERRUPT_STATUS_CONTINUE10__DCCG_PERFMON2_COUNTER3_INTERRUPT_MASK 0x8000
16261#define DISP_INTERRUPT_STATUS_CONTINUE10__DCCG_PERFMON2_COUNTER3_INTERRUPT__SHIFT 0xf
16262#define DISP_INTERRUPT_STATUS_CONTINUE10__DCCG_PERFMON2_COUNTER4_INTERRUPT_MASK 0x10000
16263#define DISP_INTERRUPT_STATUS_CONTINUE10__DCCG_PERFMON2_COUNTER4_INTERRUPT__SHIFT 0x10
16264#define DISP_INTERRUPT_STATUS_CONTINUE10__DCCG_PERFMON2_COUNTER5_INTERRUPT_MASK 0x20000
16265#define DISP_INTERRUPT_STATUS_CONTINUE10__DCCG_PERFMON2_COUNTER5_INTERRUPT__SHIFT 0x11
16266#define DISP_INTERRUPT_STATUS_CONTINUE10__DCCG_PERFMON2_COUNTER6_INTERRUPT_MASK 0x40000
16267#define DISP_INTERRUPT_STATUS_CONTINUE10__DCCG_PERFMON2_COUNTER6_INTERRUPT__SHIFT 0x12
16268#define DISP_INTERRUPT_STATUS_CONTINUE10__DCCG_PERFMON2_COUNTER7_INTERRUPT_MASK 0x80000
16269#define DISP_INTERRUPT_STATUS_CONTINUE10__DCCG_PERFMON2_COUNTER7_INTERRUPT__SHIFT 0x13
16270#define DISP_INTERRUPT_STATUS_CONTINUE10__DCCG_PERFMON2_COUNTER_OFF_INTERRUPT_MASK 0x100000
16271#define DISP_INTERRUPT_STATUS_CONTINUE10__DCCG_PERFMON2_COUNTER_OFF_INTERRUPT__SHIFT 0x14
16272#define DCO_MEM_PWR_STATUS__I2C_MEM_PWR_STATE_MASK 0x1
16273#define DCO_MEM_PWR_STATUS__I2C_MEM_PWR_STATE__SHIFT 0x0
16274#define DCO_MEM_PWR_STATUS__MVP_MEM_PWR_STATE_MASK 0x4
16275#define DCO_MEM_PWR_STATUS__MVP_MEM_PWR_STATE__SHIFT 0x2
16276#define DCO_MEM_PWR_STATUS__DPA_MEM_PWR_STATE_MASK 0x8
16277#define DCO_MEM_PWR_STATUS__DPA_MEM_PWR_STATE__SHIFT 0x3
16278#define DCO_MEM_PWR_STATUS__DPB_MEM_PWR_STATE_MASK 0x10
16279#define DCO_MEM_PWR_STATUS__DPB_MEM_PWR_STATE__SHIFT 0x4
16280#define DCO_MEM_PWR_STATUS__DPC_MEM_PWR_STATE_MASK 0x20
16281#define DCO_MEM_PWR_STATUS__DPC_MEM_PWR_STATE__SHIFT 0x5
16282#define DCO_MEM_PWR_STATUS__DPD_MEM_PWR_STATE_MASK 0x40
16283#define DCO_MEM_PWR_STATUS__DPD_MEM_PWR_STATE__SHIFT 0x6
16284#define DCO_MEM_PWR_STATUS__DPE_MEM_PWR_STATE_MASK 0x80
16285#define DCO_MEM_PWR_STATUS__DPE_MEM_PWR_STATE__SHIFT 0x7
16286#define DCO_MEM_PWR_STATUS__DPF_MEM_PWR_STATE_MASK 0x100
16287#define DCO_MEM_PWR_STATUS__DPF_MEM_PWR_STATE__SHIFT 0x8
16288#define DCO_MEM_PWR_STATUS__DPG_MEM_PWR_STATE_MASK 0x200
16289#define DCO_MEM_PWR_STATUS__DPG_MEM_PWR_STATE__SHIFT 0x9
16290#define DCO_MEM_PWR_STATUS__HDMI0_MEM_PWR_STATE_MASK 0xc00
16291#define DCO_MEM_PWR_STATUS__HDMI0_MEM_PWR_STATE__SHIFT 0xa
16292#define DCO_MEM_PWR_STATUS__HDMI1_MEM_PWR_STATE_MASK 0x3000
16293#define DCO_MEM_PWR_STATUS__HDMI1_MEM_PWR_STATE__SHIFT 0xc
16294#define DCO_MEM_PWR_STATUS__HDMI2_MEM_PWR_STATE_MASK 0xc000
16295#define DCO_MEM_PWR_STATUS__HDMI2_MEM_PWR_STATE__SHIFT 0xe
16296#define DCO_MEM_PWR_STATUS__HDMI3_MEM_PWR_STATE_MASK 0x30000
16297#define DCO_MEM_PWR_STATUS__HDMI3_MEM_PWR_STATE__SHIFT 0x10
16298#define DCO_MEM_PWR_STATUS__HDMI4_MEM_PWR_STATE_MASK 0xc0000
16299#define DCO_MEM_PWR_STATUS__HDMI4_MEM_PWR_STATE__SHIFT 0x12
16300#define DCO_MEM_PWR_STATUS__HDMI5_MEM_PWR_STATE_MASK 0x300000
16301#define DCO_MEM_PWR_STATUS__HDMI5_MEM_PWR_STATE__SHIFT 0x14
16302#define DCO_MEM_PWR_STATUS__HDMI6_MEM_PWR_STATE_MASK 0xc00000
16303#define DCO_MEM_PWR_STATUS__HDMI6_MEM_PWR_STATE__SHIFT 0x16
16304#define DCO_MEM_PWR_STATUS1__DPLPA_MEM_PWR_STATE_MASK 0x1
16305#define DCO_MEM_PWR_STATUS1__DPLPA_MEM_PWR_STATE__SHIFT 0x0
16306#define DCO_MEM_PWR_STATUS1__DPLPB_MEM_PWR_STATE_MASK 0x2
16307#define DCO_MEM_PWR_STATUS1__DPLPB_MEM_PWR_STATE__SHIFT 0x1
16308#define DCO_MEM_PWR_STATUS1__HDMILP0_MEM_PWR_STATE_MASK 0xc00
16309#define DCO_MEM_PWR_STATUS1__HDMILP0_MEM_PWR_STATE__SHIFT 0xa
16310#define DCO_MEM_PWR_STATUS1__HDMILP1_MEM_PWR_STATE_MASK 0x3000
16311#define DCO_MEM_PWR_STATUS1__HDMILP1_MEM_PWR_STATE__SHIFT 0xc
16312#define DCO_MEM_PWR_CTRL__I2C_LIGHT_SLEEP_FORCE_MASK 0x1
16313#define DCO_MEM_PWR_CTRL__I2C_LIGHT_SLEEP_FORCE__SHIFT 0x0
16314#define DCO_MEM_PWR_CTRL__I2C_LIGHT_SLEEP_DIS_MASK 0x2
16315#define DCO_MEM_PWR_CTRL__I2C_LIGHT_SLEEP_DIS__SHIFT 0x1
16316#define DCO_MEM_PWR_CTRL__MVP_LIGHT_SLEEP_DIS_MASK 0x8
16317#define DCO_MEM_PWR_CTRL__MVP_LIGHT_SLEEP_DIS__SHIFT 0x3
16318#define DCO_MEM_PWR_CTRL__DPA_LIGHT_SLEEP_DIS_MASK 0x10
16319#define DCO_MEM_PWR_CTRL__DPA_LIGHT_SLEEP_DIS__SHIFT 0x4
16320#define DCO_MEM_PWR_CTRL__DPB_LIGHT_SLEEP_DIS_MASK 0x20
16321#define DCO_MEM_PWR_CTRL__DPB_LIGHT_SLEEP_DIS__SHIFT 0x5
16322#define DCO_MEM_PWR_CTRL__DPC_LIGHT_SLEEP_DIS_MASK 0x40
16323#define DCO_MEM_PWR_CTRL__DPC_LIGHT_SLEEP_DIS__SHIFT 0x6
16324#define DCO_MEM_PWR_CTRL__DPD_LIGHT_SLEEP_DIS_MASK 0x80
16325#define DCO_MEM_PWR_CTRL__DPD_LIGHT_SLEEP_DIS__SHIFT 0x7
16326#define DCO_MEM_PWR_CTRL__DPE_LIGHT_SLEEP_DIS_MASK 0x100
16327#define DCO_MEM_PWR_CTRL__DPE_LIGHT_SLEEP_DIS__SHIFT 0x8
16328#define DCO_MEM_PWR_CTRL__DPF_LIGHT_SLEEP_DIS_MASK 0x200
16329#define DCO_MEM_PWR_CTRL__DPF_LIGHT_SLEEP_DIS__SHIFT 0x9
16330#define DCO_MEM_PWR_CTRL__DPG_LIGHT_SLEEP_DIS_MASK 0x400
16331#define DCO_MEM_PWR_CTRL__DPG_LIGHT_SLEEP_DIS__SHIFT 0xa
16332#define DCO_MEM_PWR_CTRL__HDMI0_MEM_PWR_FORCE_MASK 0x1800
16333#define DCO_MEM_PWR_CTRL__HDMI0_MEM_PWR_FORCE__SHIFT 0xb
16334#define DCO_MEM_PWR_CTRL__HDMI0_MEM_PWR_DIS_MASK 0x2000
16335#define DCO_MEM_PWR_CTRL__HDMI0_MEM_PWR_DIS__SHIFT 0xd
16336#define DCO_MEM_PWR_CTRL__HDMI1_MEM_PWR_FORCE_MASK 0xc000
16337#define DCO_MEM_PWR_CTRL__HDMI1_MEM_PWR_FORCE__SHIFT 0xe
16338#define DCO_MEM_PWR_CTRL__HDMI1_MEM_PWR_DIS_MASK 0x10000
16339#define DCO_MEM_PWR_CTRL__HDMI1_MEM_PWR_DIS__SHIFT 0x10
16340#define DCO_MEM_PWR_CTRL__HDMI2_MEM_PWR_FORCE_MASK 0x60000
16341#define DCO_MEM_PWR_CTRL__HDMI2_MEM_PWR_FORCE__SHIFT 0x11
16342#define DCO_MEM_PWR_CTRL__HDMI2_MEM_PWR_DIS_MASK 0x80000
16343#define DCO_MEM_PWR_CTRL__HDMI2_MEM_PWR_DIS__SHIFT 0x13
16344#define DCO_MEM_PWR_CTRL__HDMI3_MEM_PWR_FORCE_MASK 0x300000
16345#define DCO_MEM_PWR_CTRL__HDMI3_MEM_PWR_FORCE__SHIFT 0x14
16346#define DCO_MEM_PWR_CTRL__HDMI3_MEM_PWR_DIS_MASK 0x400000
16347#define DCO_MEM_PWR_CTRL__HDMI3_MEM_PWR_DIS__SHIFT 0x16
16348#define DCO_MEM_PWR_CTRL__HDMI4_MEM_PWR_FORCE_MASK 0x1800000
16349#define DCO_MEM_PWR_CTRL__HDMI4_MEM_PWR_FORCE__SHIFT 0x17
16350#define DCO_MEM_PWR_CTRL__HDMI4_MEM_PWR_DIS_MASK 0x2000000
16351#define DCO_MEM_PWR_CTRL__HDMI4_MEM_PWR_DIS__SHIFT 0x19
16352#define DCO_MEM_PWR_CTRL__HDMI5_MEM_PWR_FORCE_MASK 0xc000000
16353#define DCO_MEM_PWR_CTRL__HDMI5_MEM_PWR_FORCE__SHIFT 0x1a
16354#define DCO_MEM_PWR_CTRL__HDMI5_MEM_PWR_DIS_MASK 0x10000000
16355#define DCO_MEM_PWR_CTRL__HDMI5_MEM_PWR_DIS__SHIFT 0x1c
16356#define DCO_MEM_PWR_CTRL__HDMI6_MEM_PWR_FORCE_MASK 0x60000000
16357#define DCO_MEM_PWR_CTRL__HDMI6_MEM_PWR_FORCE__SHIFT 0x1d
16358#define DCO_MEM_PWR_CTRL__HDMI6_MEM_PWR_DIS_MASK 0x80000000
16359#define DCO_MEM_PWR_CTRL__HDMI6_MEM_PWR_DIS__SHIFT 0x1f
16360#define DCO_MEM_PWR_CTRL2__HDMI_MEM_PWR_MODE_SEL_MASK 0x3
16361#define DCO_MEM_PWR_CTRL2__HDMI_MEM_PWR_MODE_SEL__SHIFT 0x0
16362#define DCO_MEM_PWR_CTRL2__DPLPA_LIGHT_SLEEP_DIS_MASK 0x4
16363#define DCO_MEM_PWR_CTRL2__DPLPA_LIGHT_SLEEP_DIS__SHIFT 0x2
16364#define DCO_MEM_PWR_CTRL2__DPLPB_LIGHT_SLEEP_DIS_MASK 0x8
16365#define DCO_MEM_PWR_CTRL2__DPLPB_LIGHT_SLEEP_DIS__SHIFT 0x3
16366#define DCO_MEM_PWR_CTRL2__HDMILP0_MEM_PWR_FORCE_MASK 0x30000
16367#define DCO_MEM_PWR_CTRL2__HDMILP0_MEM_PWR_FORCE__SHIFT 0x10
16368#define DCO_MEM_PWR_CTRL2__HDMILP0_MEM_PWR_DIS_MASK 0x40000
16369#define DCO_MEM_PWR_CTRL2__HDMILP0_MEM_PWR_DIS__SHIFT 0x12
16370#define DCO_MEM_PWR_CTRL2__HDMILP1_MEM_PWR_FORCE_MASK 0x180000
16371#define DCO_MEM_PWR_CTRL2__HDMILP1_MEM_PWR_FORCE__SHIFT 0x13
16372#define DCO_MEM_PWR_CTRL2__HDMILP1_MEM_PWR_DIS_MASK 0x200000
16373#define DCO_MEM_PWR_CTRL2__HDMILP1_MEM_PWR_DIS__SHIFT 0x15
16374#define FMT_MEMORY0_CONTROL__FMT420_MEM0_SOURCE_SEL_MASK 0x7
16375#define FMT_MEMORY0_CONTROL__FMT420_MEM0_SOURCE_SEL__SHIFT 0x0
16376#define FMT_MEMORY0_CONTROL__FMT420_MEM0_PWR_FORCE_MASK 0x30
16377#define FMT_MEMORY0_CONTROL__FMT420_MEM0_PWR_FORCE__SHIFT 0x4
16378#define FMT_MEMORY0_CONTROL__FMT420_MEM0_PWR_DIS_MASK 0x100
16379#define FMT_MEMORY0_CONTROL__FMT420_MEM0_PWR_DIS__SHIFT 0x8
16380#define FMT_MEMORY0_CONTROL__FMT420_MEM0_PWR_STATE_MASK 0x3000
16381#define FMT_MEMORY0_CONTROL__FMT420_MEM0_PWR_STATE__SHIFT 0xc
16382#define FMT_MEMORY1_CONTROL__FMT420_MEM1_SOURCE_SEL_MASK 0x7
16383#define FMT_MEMORY1_CONTROL__FMT420_MEM1_SOURCE_SEL__SHIFT 0x0
16384#define FMT_MEMORY1_CONTROL__FMT420_MEM1_PWR_FORCE_MASK 0x30
16385#define FMT_MEMORY1_CONTROL__FMT420_MEM1_PWR_FORCE__SHIFT 0x4
16386#define FMT_MEMORY1_CONTROL__FMT420_MEM1_PWR_DIS_MASK 0x100
16387#define FMT_MEMORY1_CONTROL__FMT420_MEM1_PWR_DIS__SHIFT 0x8
16388#define FMT_MEMORY1_CONTROL__FMT420_MEM1_PWR_STATE_MASK 0x3000
16389#define FMT_MEMORY1_CONTROL__FMT420_MEM1_PWR_STATE__SHIFT 0xc
16390#define FMT_MEMORY2_CONTROL__FMT420_MEM2_SOURCE_SEL_MASK 0x7
16391#define FMT_MEMORY2_CONTROL__FMT420_MEM2_SOURCE_SEL__SHIFT 0x0
16392#define FMT_MEMORY2_CONTROL__FMT420_MEM2_PWR_FORCE_MASK 0x30
16393#define FMT_MEMORY2_CONTROL__FMT420_MEM2_PWR_FORCE__SHIFT 0x4
16394#define FMT_MEMORY2_CONTROL__FMT420_MEM2_PWR_DIS_MASK 0x100
16395#define FMT_MEMORY2_CONTROL__FMT420_MEM2_PWR_DIS__SHIFT 0x8
16396#define FMT_MEMORY2_CONTROL__FMT420_MEM2_PWR_STATE_MASK 0x3000
16397#define FMT_MEMORY2_CONTROL__FMT420_MEM2_PWR_STATE__SHIFT 0xc
16398#define FMT_MEMORY3_CONTROL__FMT420_MEM3_SOURCE_SEL_MASK 0x7
16399#define FMT_MEMORY3_CONTROL__FMT420_MEM3_SOURCE_SEL__SHIFT 0x0
16400#define FMT_MEMORY3_CONTROL__FMT420_MEM3_PWR_FORCE_MASK 0x30
16401#define FMT_MEMORY3_CONTROL__FMT420_MEM3_PWR_FORCE__SHIFT 0x4
16402#define FMT_MEMORY3_CONTROL__FMT420_MEM3_PWR_DIS_MASK 0x100
16403#define FMT_MEMORY3_CONTROL__FMT420_MEM3_PWR_DIS__SHIFT 0x8
16404#define FMT_MEMORY3_CONTROL__FMT420_MEM3_PWR_STATE_MASK 0x3000
16405#define FMT_MEMORY3_CONTROL__FMT420_MEM3_PWR_STATE__SHIFT 0xc
16406#define FMT_MEMORY4_CONTROL__FMT420_MEM4_SOURCE_SEL_MASK 0x7
16407#define FMT_MEMORY4_CONTROL__FMT420_MEM4_SOURCE_SEL__SHIFT 0x0
16408#define FMT_MEMORY4_CONTROL__FMT420_MEM4_PWR_FORCE_MASK 0x30
16409#define FMT_MEMORY4_CONTROL__FMT420_MEM4_PWR_FORCE__SHIFT 0x4
16410#define FMT_MEMORY4_CONTROL__FMT420_MEM4_PWR_DIS_MASK 0x100
16411#define FMT_MEMORY4_CONTROL__FMT420_MEM4_PWR_DIS__SHIFT 0x8
16412#define FMT_MEMORY4_CONTROL__FMT420_MEM4_PWR_STATE_MASK 0x3000
16413#define FMT_MEMORY4_CONTROL__FMT420_MEM4_PWR_STATE__SHIFT 0xc
16414#define FMT_MEMORY5_CONTROL__FMT420_MEM5_SOURCE_SEL_MASK 0x7
16415#define FMT_MEMORY5_CONTROL__FMT420_MEM5_SOURCE_SEL__SHIFT 0x0
16416#define FMT_MEMORY5_CONTROL__FMT420_MEM5_PWR_FORCE_MASK 0x30
16417#define FMT_MEMORY5_CONTROL__FMT420_MEM5_PWR_FORCE__SHIFT 0x4
16418#define FMT_MEMORY5_CONTROL__FMT420_MEM5_PWR_DIS_MASK 0x100
16419#define FMT_MEMORY5_CONTROL__FMT420_MEM5_PWR_DIS__SHIFT 0x8
16420#define FMT_MEMORY5_CONTROL__FMT420_MEM5_PWR_STATE_MASK 0x3000
16421#define FMT_MEMORY5_CONTROL__FMT420_MEM5_PWR_STATE__SHIFT 0xc
16422#define DCO_CLK_CNTL__DISPCLK_R_DCO_GATE_DIS_MASK 0x20
16423#define DCO_CLK_CNTL__DISPCLK_R_DCO_GATE_DIS__SHIFT 0x5
16424#define DCO_CLK_CNTL__DISPCLK_G_ABM_GATE_DIS_MASK 0x40
16425#define DCO_CLK_CNTL__DISPCLK_G_ABM_GATE_DIS__SHIFT 0x6
16426#define DCO_CLK_CNTL__DISPCLK_G_DVO_GATE_DIS_MASK 0x80
16427#define DCO_CLK_CNTL__DISPCLK_G_DVO_GATE_DIS__SHIFT 0x7
16428#define DCO_CLK_CNTL__DISPCLK_G_DACA_GATE_DIS_MASK 0x100
16429#define DCO_CLK_CNTL__DISPCLK_G_DACA_GATE_DIS__SHIFT 0x8
16430#define DCO_CLK_CNTL__DISPCLK_G_DACB_GATE_DIS_MASK 0x200
16431#define DCO_CLK_CNTL__DISPCLK_G_DACB_GATE_DIS__SHIFT 0x9
16432#define DCO_CLK_CNTL__REFCLK_R_DCO_GATE_DIS_MASK 0x400
16433#define DCO_CLK_CNTL__REFCLK_R_DCO_GATE_DIS__SHIFT 0xa
16434#define DCO_CLK_CNTL__DISPCLK_G_FMT0_GATE_DIS_MASK 0x10000
16435#define DCO_CLK_CNTL__DISPCLK_G_FMT0_GATE_DIS__SHIFT 0x10
16436#define DCO_CLK_CNTL__DISPCLK_G_FMT1_GATE_DIS_MASK 0x20000
16437#define DCO_CLK_CNTL__DISPCLK_G_FMT1_GATE_DIS__SHIFT 0x11
16438#define DCO_CLK_CNTL__DISPCLK_G_FMT2_GATE_DIS_MASK 0x40000
16439#define DCO_CLK_CNTL__DISPCLK_G_FMT2_GATE_DIS__SHIFT 0x12
16440#define DCO_CLK_CNTL__DISPCLK_G_FMT3_GATE_DIS_MASK 0x80000
16441#define DCO_CLK_CNTL__DISPCLK_G_FMT3_GATE_DIS__SHIFT 0x13
16442#define DCO_CLK_CNTL__DISPCLK_G_FMT4_GATE_DIS_MASK 0x100000
16443#define DCO_CLK_CNTL__DISPCLK_G_FMT4_GATE_DIS__SHIFT 0x14
16444#define DCO_CLK_CNTL__DISPCLK_G_FMT5_GATE_DIS_MASK 0x200000
16445#define DCO_CLK_CNTL__DISPCLK_G_FMT5_GATE_DIS__SHIFT 0x15
16446#define DCO_CLK_CNTL__DISPCLK_G_DIGLPA_GATE_DIS_MASK 0x400000
16447#define DCO_CLK_CNTL__DISPCLK_G_DIGLPA_GATE_DIS__SHIFT 0x16
16448#define DCO_CLK_CNTL__DISPCLK_G_DIGLPB_GATE_DIS_MASK 0x800000
16449#define DCO_CLK_CNTL__DISPCLK_G_DIGLPB_GATE_DIS__SHIFT 0x17
16450#define DCO_CLK_CNTL__DISPCLK_G_DIGA_GATE_DIS_MASK 0x1000000
16451#define DCO_CLK_CNTL__DISPCLK_G_DIGA_GATE_DIS__SHIFT 0x18
16452#define DCO_CLK_CNTL__DISPCLK_G_DIGB_GATE_DIS_MASK 0x2000000
16453#define DCO_CLK_CNTL__DISPCLK_G_DIGB_GATE_DIS__SHIFT 0x19
16454#define DCO_CLK_CNTL__DISPCLK_G_DIGC_GATE_DIS_MASK 0x4000000
16455#define DCO_CLK_CNTL__DISPCLK_G_DIGC_GATE_DIS__SHIFT 0x1a
16456#define DCO_CLK_CNTL__DISPCLK_G_DIGD_GATE_DIS_MASK 0x8000000
16457#define DCO_CLK_CNTL__DISPCLK_G_DIGD_GATE_DIS__SHIFT 0x1b
16458#define DCO_CLK_CNTL__DISPCLK_G_DIGE_GATE_DIS_MASK 0x10000000
16459#define DCO_CLK_CNTL__DISPCLK_G_DIGE_GATE_DIS__SHIFT 0x1c
16460#define DCO_CLK_CNTL__DISPCLK_G_DIGF_GATE_DIS_MASK 0x20000000
16461#define DCO_CLK_CNTL__DISPCLK_G_DIGF_GATE_DIS__SHIFT 0x1d
16462#define DCO_CLK_CNTL__DISPCLK_G_DIGG_GATE_DIS_MASK 0x40000000
16463#define DCO_CLK_CNTL__DISPCLK_G_DIGG_GATE_DIS__SHIFT 0x1e
16464#define DCO_CLK_CNTL2__DCO_TEST_CLK_SEL_MASK 0x7f
16465#define DCO_CLK_CNTL2__DCO_TEST_CLK_SEL__SHIFT 0x0
16466#define DCO_CLK_CNTL2__SCLK_G_AFMTA_GATE_DIS_MASK 0x80
16467#define DCO_CLK_CNTL2__SCLK_G_AFMTA_GATE_DIS__SHIFT 0x7
16468#define DCO_CLK_CNTL2__SCLK_G_AFMTB_GATE_DIS_MASK 0x100
16469#define DCO_CLK_CNTL2__SCLK_G_AFMTB_GATE_DIS__SHIFT 0x8
16470#define DCO_CLK_CNTL2__SCLK_G_AFMTC_GATE_DIS_MASK 0x200
16471#define DCO_CLK_CNTL2__SCLK_G_AFMTC_GATE_DIS__SHIFT 0x9
16472#define DCO_CLK_CNTL2__SCLK_G_AFMTD_GATE_DIS_MASK 0x400
16473#define DCO_CLK_CNTL2__SCLK_G_AFMTD_GATE_DIS__SHIFT 0xa
16474#define DCO_CLK_CNTL2__SCLK_G_AFMTE_GATE_DIS_MASK 0x800
16475#define DCO_CLK_CNTL2__SCLK_G_AFMTE_GATE_DIS__SHIFT 0xb
16476#define DCO_CLK_CNTL2__SCLK_G_AFMTF_GATE_DIS_MASK 0x1000
16477#define DCO_CLK_CNTL2__SCLK_G_AFMTF_GATE_DIS__SHIFT 0xc
16478#define DCO_CLK_CNTL2__SCLK_G_AFMTG_GATE_DIS_MASK 0x2000
16479#define DCO_CLK_CNTL2__SCLK_G_AFMTG_GATE_DIS__SHIFT 0xd
16480#define DCO_CLK_CNTL2__SCLK_G_AFMTLPA_GATE_DIS_MASK 0x8000
16481#define DCO_CLK_CNTL2__SCLK_G_AFMTLPA_GATE_DIS__SHIFT 0xf
16482#define DCO_CLK_CNTL2__SCLK_G_AFMTLPB_GATE_DIS_MASK 0x10000
16483#define DCO_CLK_CNTL2__SCLK_G_AFMTLPB_GATE_DIS__SHIFT 0x10
16484#define DCO_CLK_CNTL2__SYMCLKA_FE_G_AFMT_GATE_DIS_MASK 0x20000
16485#define DCO_CLK_CNTL2__SYMCLKA_FE_G_AFMT_GATE_DIS__SHIFT 0x11
16486#define DCO_CLK_CNTL2__SYMCLKB_FE_G_AFMT_GATE_DIS_MASK 0x40000
16487#define DCO_CLK_CNTL2__SYMCLKB_FE_G_AFMT_GATE_DIS__SHIFT 0x12
16488#define DCO_CLK_CNTL2__SYMCLKC_FE_G_AFMT_GATE_DIS_MASK 0x80000
16489#define DCO_CLK_CNTL2__SYMCLKC_FE_G_AFMT_GATE_DIS__SHIFT 0x13
16490#define DCO_CLK_CNTL2__SYMCLKD_FE_G_AFMT_GATE_DIS_MASK 0x100000
16491#define DCO_CLK_CNTL2__SYMCLKD_FE_G_AFMT_GATE_DIS__SHIFT 0x14
16492#define DCO_CLK_CNTL2__SYMCLKE_FE_G_AFMT_GATE_DIS_MASK 0x200000
16493#define DCO_CLK_CNTL2__SYMCLKE_FE_G_AFMT_GATE_DIS__SHIFT 0x15
16494#define DCO_CLK_CNTL2__SYMCLKF_FE_G_AFMT_GATE_DIS_MASK 0x400000
16495#define DCO_CLK_CNTL2__SYMCLKF_FE_G_AFMT_GATE_DIS__SHIFT 0x16
16496#define DCO_CLK_CNTL2__SYMCLKG_FE_G_AFMT_GATE_DIS_MASK 0x800000
16497#define DCO_CLK_CNTL2__SYMCLKG_FE_G_AFMT_GATE_DIS__SHIFT 0x17
16498#define DCO_CLK_CNTL2__SYMCLKLPA_FE_G_AFMT_GATE_DIS_MASK 0x2000000
16499#define DCO_CLK_CNTL2__SYMCLKLPA_FE_G_AFMT_GATE_DIS__SHIFT 0x19
16500#define DCO_CLK_CNTL2__SYMCLKLPB_FE_G_AFMT_GATE_DIS_MASK 0x4000000
16501#define DCO_CLK_CNTL2__SYMCLKLPB_FE_G_AFMT_GATE_DIS__SHIFT 0x1a
16502#define DCO_CLK_CNTL3__SYMCLKA_FE_G_TMDS_GATE_DIS_MASK 0x1
16503#define DCO_CLK_CNTL3__SYMCLKA_FE_G_TMDS_GATE_DIS__SHIFT 0x0
16504#define DCO_CLK_CNTL3__SYMCLKB_FE_G_TMDS_GATE_DIS_MASK 0x2
16505#define DCO_CLK_CNTL3__SYMCLKB_FE_G_TMDS_GATE_DIS__SHIFT 0x1
16506#define DCO_CLK_CNTL3__SYMCLKC_FE_G_TMDS_GATE_DIS_MASK 0x4
16507#define DCO_CLK_CNTL3__SYMCLKC_FE_G_TMDS_GATE_DIS__SHIFT 0x2
16508#define DCO_CLK_CNTL3__SYMCLKD_FE_G_TMDS_GATE_DIS_MASK 0x8
16509#define DCO_CLK_CNTL3__SYMCLKD_FE_G_TMDS_GATE_DIS__SHIFT 0x3
16510#define DCO_CLK_CNTL3__SYMCLKE_FE_G_TMDS_GATE_DIS_MASK 0x10
16511#define DCO_CLK_CNTL3__SYMCLKE_FE_G_TMDS_GATE_DIS__SHIFT 0x4
16512#define DCO_CLK_CNTL3__SYMCLKF_FE_G_TMDS_GATE_DIS_MASK 0x20
16513#define DCO_CLK_CNTL3__SYMCLKF_FE_G_TMDS_GATE_DIS__SHIFT 0x5
16514#define DCO_CLK_CNTL3__SYMCLKG_FE_G_TMDS_GATE_DIS_MASK 0x40
16515#define DCO_CLK_CNTL3__SYMCLKG_FE_G_TMDS_GATE_DIS__SHIFT 0x6
16516#define DCO_CLK_CNTL3__SYMCLKLPA_FE_G_TMDS_GATE_DIS_MASK 0x100
16517#define DCO_CLK_CNTL3__SYMCLKLPA_FE_G_TMDS_GATE_DIS__SHIFT 0x8
16518#define DCO_CLK_CNTL3__SYMCLKLPB_FE_G_TMDS_GATE_DIS_MASK 0x200
16519#define DCO_CLK_CNTL3__SYMCLKLPB_FE_G_TMDS_GATE_DIS__SHIFT 0x9
16520#define DCO_CLK_CNTL3__SYMCLKA_G_TMDS_GATE_DIS_MASK 0x400
16521#define DCO_CLK_CNTL3__SYMCLKA_G_TMDS_GATE_DIS__SHIFT 0xa
16522#define DCO_CLK_CNTL3__SYMCLKB_G_TMDS_GATE_DIS_MASK 0x800
16523#define DCO_CLK_CNTL3__SYMCLKB_G_TMDS_GATE_DIS__SHIFT 0xb
16524#define DCO_CLK_CNTL3__SYMCLKC_G_TMDS_GATE_DIS_MASK 0x1000
16525#define DCO_CLK_CNTL3__SYMCLKC_G_TMDS_GATE_DIS__SHIFT 0xc
16526#define DCO_CLK_CNTL3__SYMCLKD_G_TMDS_GATE_DIS_MASK 0x2000
16527#define DCO_CLK_CNTL3__SYMCLKD_G_TMDS_GATE_DIS__SHIFT 0xd
16528#define DCO_CLK_CNTL3__SYMCLKE_G_TMDS_GATE_DIS_MASK 0x4000
16529#define DCO_CLK_CNTL3__SYMCLKE_G_TMDS_GATE_DIS__SHIFT 0xe
16530#define DCO_CLK_CNTL3__SYMCLKF_G_TMDS_GATE_DIS_MASK 0x8000
16531#define DCO_CLK_CNTL3__SYMCLKF_G_TMDS_GATE_DIS__SHIFT 0xf
16532#define DCO_CLK_CNTL3__SYMCLKG_G_TMDS_GATE_DIS_MASK 0x10000
16533#define DCO_CLK_CNTL3__SYMCLKG_G_TMDS_GATE_DIS__SHIFT 0x10
16534#define DCO_CLK_CNTL3__SYMCLKLPA_G_TMDS_GATE_DIS_MASK 0x40000
16535#define DCO_CLK_CNTL3__SYMCLKLPA_G_TMDS_GATE_DIS__SHIFT 0x12
16536#define DCO_CLK_CNTL3__SYMCLKLPB_G_TMDS_GATE_DIS_MASK 0x80000
16537#define DCO_CLK_CNTL3__SYMCLKLPB_G_TMDS_GATE_DIS__SHIFT 0x13
16538#define DPDBG_CNTL__DPDBG_ENABLE_MASK 0x1
16539#define DPDBG_CNTL__DPDBG_ENABLE__SHIFT 0x0
16540#define DPDBG_CNTL__DPDBG_INPUT_ENABLE_MASK 0x2
16541#define DPDBG_CNTL__DPDBG_INPUT_ENABLE__SHIFT 0x1
16542#define DPDBG_CNTL__DPDBG_SYMCLK_ON_MASK 0x10
16543#define DPDBG_CNTL__DPDBG_SYMCLK_ON__SHIFT 0x4
16544#define DPDBG_CNTL__DPDBG_ERROR_DETECTION_MODE_MASK 0x100
16545#define DPDBG_CNTL__DPDBG_ERROR_DETECTION_MODE__SHIFT 0x8
16546#define DPDBG_CNTL__DPDBG_LINE_LENGTH_MASK 0xffff0000
16547#define DPDBG_CNTL__DPDBG_LINE_LENGTH__SHIFT 0x10
16548#define DPDBG_INTERRUPT__DPDBG_FIFO_OVERFLOW_INT_MASK_MASK 0x1
16549#define DPDBG_INTERRUPT__DPDBG_FIFO_OVERFLOW_INT_MASK__SHIFT 0x0
16550#define DPDBG_INTERRUPT__DPDBG_FIFO_OVERFLOW_INT_TYPE_MASK 0x2
16551#define DPDBG_INTERRUPT__DPDBG_FIFO_OVERFLOW_INT_TYPE__SHIFT 0x1
16552#define DPDBG_INTERRUPT__DPDBG_FIFO_OVERFLOW_INT_ACK_MASK 0x100
16553#define DPDBG_INTERRUPT__DPDBG_FIFO_OVERFLOW_INT_ACK__SHIFT 0x8
16554#define DPDBG_INTERRUPT__DPDBG_FIFO_OVERFLOW_OCCURRED_MASK 0x10000
16555#define DPDBG_INTERRUPT__DPDBG_FIFO_OVERFLOW_OCCURRED__SHIFT 0x10
16556#define DPDBG_INTERRUPT__DPDBG_FIFO_OVERFLOW_INT_STATUS_MASK 0x1000000
16557#define DPDBG_INTERRUPT__DPDBG_FIFO_OVERFLOW_INT_STATUS__SHIFT 0x18
16558#define DCO_POWER_MANAGEMENT_CNTL__PM_ASSERT_RESET_MASK 0x1
16559#define DCO_POWER_MANAGEMENT_CNTL__PM_ASSERT_RESET__SHIFT 0x0
16560#define DCO_POWER_MANAGEMENT_CNTL__PM_ALL_BUSY_OFF_MASK 0x100
16561#define DCO_POWER_MANAGEMENT_CNTL__PM_ALL_BUSY_OFF__SHIFT 0x8
16562#define DCO_SOFT_RESET__DACA_SOFT_RESET_MASK 0x1
16563#define DCO_SOFT_RESET__DACA_SOFT_RESET__SHIFT 0x0
16564#define DCO_SOFT_RESET__I2S0_SPDIF0_SOFT_RESET_MASK 0x10
16565#define DCO_SOFT_RESET__I2S0_SPDIF0_SOFT_RESET__SHIFT 0x4
16566#define DCO_SOFT_RESET__I2S1_SOFT_RESET_MASK 0x20
16567#define DCO_SOFT_RESET__I2S1_SOFT_RESET__SHIFT 0x5
16568#define DCO_SOFT_RESET__SPDIF1_SOFT_RESET_MASK 0x40
16569#define DCO_SOFT_RESET__SPDIF1_SOFT_RESET__SHIFT 0x6
16570#define DCO_SOFT_RESET__DB_CLK_SOFT_RESET_MASK 0x1000
16571#define DCO_SOFT_RESET__DB_CLK_SOFT_RESET__SHIFT 0xc
16572#define DCO_SOFT_RESET__FMT0_SOFT_RESET_MASK 0x10000
16573#define DCO_SOFT_RESET__FMT0_SOFT_RESET__SHIFT 0x10
16574#define DCO_SOFT_RESET__FMT1_SOFT_RESET_MASK 0x20000
16575#define DCO_SOFT_RESET__FMT1_SOFT_RESET__SHIFT 0x11
16576#define DCO_SOFT_RESET__FMT2_SOFT_RESET_MASK 0x40000
16577#define DCO_SOFT_RESET__FMT2_SOFT_RESET__SHIFT 0x12
16578#define DCO_SOFT_RESET__FMT3_SOFT_RESET_MASK 0x80000
16579#define DCO_SOFT_RESET__FMT3_SOFT_RESET__SHIFT 0x13
16580#define DCO_SOFT_RESET__FMT4_SOFT_RESET_MASK 0x100000
16581#define DCO_SOFT_RESET__FMT4_SOFT_RESET__SHIFT 0x14
16582#define DCO_SOFT_RESET__FMT5_SOFT_RESET_MASK 0x200000
16583#define DCO_SOFT_RESET__FMT5_SOFT_RESET__SHIFT 0x15
16584#define DCO_SOFT_RESET__MVP_SOFT_RESET_MASK 0x1000000
16585#define DCO_SOFT_RESET__MVP_SOFT_RESET__SHIFT 0x18
16586#define DCO_SOFT_RESET__ABM_SOFT_RESET_MASK 0x2000000
16587#define DCO_SOFT_RESET__ABM_SOFT_RESET__SHIFT 0x19
16588#define DCO_SOFT_RESET__DVO_SOFT_RESET_MASK 0x8000000
16589#define DCO_SOFT_RESET__DVO_SOFT_RESET__SHIFT 0x1b
16590#define DIG_SOFT_RESET__DIGA_FE_SOFT_RESET_MASK 0x1
16591#define DIG_SOFT_RESET__DIGA_FE_SOFT_RESET__SHIFT 0x0
16592#define DIG_SOFT_RESET__DIGA_BE_SOFT_RESET_MASK 0x2
16593#define DIG_SOFT_RESET__DIGA_BE_SOFT_RESET__SHIFT 0x1
16594#define DIG_SOFT_RESET__DIGB_FE_SOFT_RESET_MASK 0x10
16595#define DIG_SOFT_RESET__DIGB_FE_SOFT_RESET__SHIFT 0x4
16596#define DIG_SOFT_RESET__DIGB_BE_SOFT_RESET_MASK 0x20
16597#define DIG_SOFT_RESET__DIGB_BE_SOFT_RESET__SHIFT 0x5
16598#define DIG_SOFT_RESET__DIGC_FE_SOFT_RESET_MASK 0x100
16599#define DIG_SOFT_RESET__DIGC_FE_SOFT_RESET__SHIFT 0x8
16600#define DIG_SOFT_RESET__DIGC_BE_SOFT_RESET_MASK 0x200
16601#define DIG_SOFT_RESET__DIGC_BE_SOFT_RESET__SHIFT 0x9
16602#define DIG_SOFT_RESET__DIGD_FE_SOFT_RESET_MASK 0x1000
16603#define DIG_SOFT_RESET__DIGD_FE_SOFT_RESET__SHIFT 0xc
16604#define DIG_SOFT_RESET__DIGD_BE_SOFT_RESET_MASK 0x2000
16605#define DIG_SOFT_RESET__DIGD_BE_SOFT_RESET__SHIFT 0xd
16606#define DIG_SOFT_RESET__DIGE_FE_SOFT_RESET_MASK 0x10000
16607#define DIG_SOFT_RESET__DIGE_FE_SOFT_RESET__SHIFT 0x10
16608#define DIG_SOFT_RESET__DIGE_BE_SOFT_RESET_MASK 0x20000
16609#define DIG_SOFT_RESET__DIGE_BE_SOFT_RESET__SHIFT 0x11
16610#define DIG_SOFT_RESET__DIGF_FE_SOFT_RESET_MASK 0x100000
16611#define DIG_SOFT_RESET__DIGF_FE_SOFT_RESET__SHIFT 0x14
16612#define DIG_SOFT_RESET__DIGF_BE_SOFT_RESET_MASK 0x200000
16613#define DIG_SOFT_RESET__DIGF_BE_SOFT_RESET__SHIFT 0x15
16614#define DIG_SOFT_RESET__DIGG_FE_SOFT_RESET_MASK 0x1000000
16615#define DIG_SOFT_RESET__DIGG_FE_SOFT_RESET__SHIFT 0x18
16616#define DIG_SOFT_RESET__DIGG_BE_SOFT_RESET_MASK 0x2000000
16617#define DIG_SOFT_RESET__DIGG_BE_SOFT_RESET__SHIFT 0x19
16618#define DIG_SOFT_RESET__DPDBG_SOFT_RESET_MASK 0x80000000
16619#define DIG_SOFT_RESET__DPDBG_SOFT_RESET__SHIFT 0x1f
16620#define DIG_SOFT_RESET_2__DIGLPA_FE_SOFT_RESET_MASK 0x1
16621#define DIG_SOFT_RESET_2__DIGLPA_FE_SOFT_RESET__SHIFT 0x0
16622#define DIG_SOFT_RESET_2__DIGLPA_BE_SOFT_RESET_MASK 0x2
16623#define DIG_SOFT_RESET_2__DIGLPA_BE_SOFT_RESET__SHIFT 0x1
16624#define DIG_SOFT_RESET_2__DIGLPB_FE_SOFT_RESET_MASK 0x10
16625#define DIG_SOFT_RESET_2__DIGLPB_FE_SOFT_RESET__SHIFT 0x4
16626#define DIG_SOFT_RESET_2__DIGLPB_BE_SOFT_RESET_MASK 0x20
16627#define DIG_SOFT_RESET_2__DIGLPB_BE_SOFT_RESET__SHIFT 0x5
16628#define DCO_STEREOSYNC_SEL__GENERICA_STEREOSYNC_SEL_MASK 0x7
16629#define DCO_STEREOSYNC_SEL__GENERICA_STEREOSYNC_SEL__SHIFT 0x0
16630#define DCO_STEREOSYNC_SEL__GENERICB_STEREOSYNC_SEL_MASK 0x70000
16631#define DCO_STEREOSYNC_SEL__GENERICB_STEREOSYNC_SEL__SHIFT 0x10
16632#define DCO_HDMI_RXSTATUS_TIMER_CONTROL__DCO_HDMI_RXSTATUS_TIMER_ENABLE_MASK 0x1
16633#define DCO_HDMI_RXSTATUS_TIMER_CONTROL__DCO_HDMI_RXSTATUS_TIMER_ENABLE__SHIFT 0x0
16634#define DCO_HDMI_RXSTATUS_TIMER_CONTROL__DCO_HDMI_RXSTATUS_TIMER_TYPE_MASK 0x10
16635#define DCO_HDMI_RXSTATUS_TIMER_CONTROL__DCO_HDMI_RXSTATUS_TIMER_TYPE__SHIFT 0x4
16636#define DCO_HDMI_RXSTATUS_TIMER_CONTROL__DCO_HDMI_RXSTATUS_TIMER_STATUS_MASK 0x100
16637#define DCO_HDMI_RXSTATUS_TIMER_CONTROL__DCO_HDMI_RXSTATUS_TIMER_STATUS__SHIFT 0x8
16638#define DCO_HDMI_RXSTATUS_TIMER_CONTROL__DCO_HDMI_RXSTATUS_TIMER_MASK_MASK 0x1000
16639#define DCO_HDMI_RXSTATUS_TIMER_CONTROL__DCO_HDMI_RXSTATUS_TIMER_MASK__SHIFT 0xc
16640#define DCO_HDMI_RXSTATUS_TIMER_CONTROL__DCO_HDMI_RXSTATUS_TIMER_INTERVAL_MASK 0xfff0000
16641#define DCO_HDMI_RXSTATUS_TIMER_CONTROL__DCO_HDMI_RXSTATUS_TIMER_INTERVAL__SHIFT 0x10
16642#define DCO_PSP_INTERRUPT_STATUS__DCO_PSP_INTERRUPT_STATUS_MASK 0x1
16643#define DCO_PSP_INTERRUPT_STATUS__DCO_PSP_INTERRUPT_STATUS__SHIFT 0x0
16644#define DCO_PSP_INTERRUPT_STATUS__DCO_PSP_INTERRUPT_MESSAGE_MASK 0xfffffffe
16645#define DCO_PSP_INTERRUPT_STATUS__DCO_PSP_INTERRUPT_MESSAGE__SHIFT 0x1
16646#define DCO_PSP_INTERRUPT_CLEAR__DCO_PSP_INTERRUPT_CLEAR_MASK 0x1
16647#define DCO_PSP_INTERRUPT_CLEAR__DCO_PSP_INTERRUPT_CLEAR__SHIFT 0x0
16648#define DCO_GENERIC_INTERRUPT_MESSAGE__DCO_GENERIC_INTERRUPT_STATUS_MASK 0x1
16649#define DCO_GENERIC_INTERRUPT_MESSAGE__DCO_GENERIC_INTERRUPT_STATUS__SHIFT 0x0
16650#define DCO_GENERIC_INTERRUPT_MESSAGE__DCO_GENERIC_INTERRUPT_MESSAGE_MASK 0xfffffffe
16651#define DCO_GENERIC_INTERRUPT_MESSAGE__DCO_GENERIC_INTERRUPT_MESSAGE__SHIFT 0x1
16652#define DCO_GENERIC_INTERRUPT_CLEAR__DCO_GENERIC_INTERRUPT_CLEAR_MASK 0x1
16653#define DCO_GENERIC_INTERRUPT_CLEAR__DCO_GENERIC_INTERRUPT_CLEAR__SHIFT 0x0
16654#define DCO_TEST_DEBUG_INDEX__DCO_TEST_DEBUG_INDEX_MASK 0xff
16655#define DCO_TEST_DEBUG_INDEX__DCO_TEST_DEBUG_INDEX__SHIFT 0x0
16656#define DCO_TEST_DEBUG_INDEX__DCO_TEST_DEBUG_WRITE_EN_MASK 0x100
16657#define DCO_TEST_DEBUG_INDEX__DCO_TEST_DEBUG_WRITE_EN__SHIFT 0x8
16658#define DCO_TEST_DEBUG_DATA__DCO_TEST_DEBUG_DATA_MASK 0xffffffff
16659#define DCO_TEST_DEBUG_DATA__DCO_TEST_DEBUG_DATA__SHIFT 0x0
16660#define DC_I2C_CONTROL__DC_I2C_GO_MASK 0x1
16661#define DC_I2C_CONTROL__DC_I2C_GO__SHIFT 0x0
16662#define DC_I2C_CONTROL__DC_I2C_SOFT_RESET_MASK 0x2
16663#define DC_I2C_CONTROL__DC_I2C_SOFT_RESET__SHIFT 0x1
16664#define DC_I2C_CONTROL__DC_I2C_SEND_RESET_MASK 0x4
16665#define DC_I2C_CONTROL__DC_I2C_SEND_RESET__SHIFT 0x2
16666#define DC_I2C_CONTROL__DC_I2C_SW_STATUS_RESET_MASK 0x8
16667#define DC_I2C_CONTROL__DC_I2C_SW_STATUS_RESET__SHIFT 0x3
16668#define DC_I2C_CONTROL__DC_I2C_DDC_SELECT_MASK 0x700
16669#define DC_I2C_CONTROL__DC_I2C_DDC_SELECT__SHIFT 0x8
16670#define DC_I2C_CONTROL__DC_I2C_TRANSACTION_COUNT_MASK 0x300000
16671#define DC_I2C_CONTROL__DC_I2C_TRANSACTION_COUNT__SHIFT 0x14
16672#define DC_I2C_CONTROL__DC_I2C_DBG_REF_SEL_MASK 0x80000000
16673#define DC_I2C_CONTROL__DC_I2C_DBG_REF_SEL__SHIFT 0x1f
16674#define DC_I2C_ARBITRATION__DC_I2C_SW_PRIORITY_MASK 0x3
16675#define DC_I2C_ARBITRATION__DC_I2C_SW_PRIORITY__SHIFT 0x0
16676#define DC_I2C_ARBITRATION__DC_I2C_REG_RW_CNTL_STATUS_MASK 0xc
16677#define DC_I2C_ARBITRATION__DC_I2C_REG_RW_CNTL_STATUS__SHIFT 0x2
16678#define DC_I2C_ARBITRATION__DC_I2C_NO_QUEUED_SW_GO_MASK 0x10
16679#define DC_I2C_ARBITRATION__DC_I2C_NO_QUEUED_SW_GO__SHIFT 0x4
16680#define DC_I2C_ARBITRATION__DC_I2C_ABORT_HW_XFER_MASK 0x100
16681#define DC_I2C_ARBITRATION__DC_I2C_ABORT_HW_XFER__SHIFT 0x8
16682#define DC_I2C_ARBITRATION__DC_I2C_ABORT_SW_XFER_MASK 0x1000
16683#define DC_I2C_ARBITRATION__DC_I2C_ABORT_SW_XFER__SHIFT 0xc
16684#define DC_I2C_ARBITRATION__DC_I2C_SW_USE_I2C_REG_REQ_MASK 0x100000
16685#define DC_I2C_ARBITRATION__DC_I2C_SW_USE_I2C_REG_REQ__SHIFT 0x14
16686#define DC_I2C_ARBITRATION__DC_I2C_SW_DONE_USING_I2C_REG_MASK 0x200000
16687#define DC_I2C_ARBITRATION__DC_I2C_SW_DONE_USING_I2C_REG__SHIFT 0x15
16688#define DC_I2C_ARBITRATION__DC_I2C_DMCU_USE_I2C_REG_REQ_MASK 0x1000000
16689#define DC_I2C_ARBITRATION__DC_I2C_DMCU_USE_I2C_REG_REQ__SHIFT 0x18
16690#define DC_I2C_ARBITRATION__DC_I2C_DMCU_DONE_USING_I2C_REG_MASK 0x2000000
16691#define DC_I2C_ARBITRATION__DC_I2C_DMCU_DONE_USING_I2C_REG__SHIFT 0x19
16692#define DC_I2C_INTERRUPT_CONTROL__DC_I2C_SW_DONE_INT_MASK 0x1
16693#define DC_I2C_INTERRUPT_CONTROL__DC_I2C_SW_DONE_INT__SHIFT 0x0
16694#define DC_I2C_INTERRUPT_CONTROL__DC_I2C_SW_DONE_ACK_MASK 0x2
16695#define DC_I2C_INTERRUPT_CONTROL__DC_I2C_SW_DONE_ACK__SHIFT 0x1
16696#define DC_I2C_INTERRUPT_CONTROL__DC_I2C_SW_DONE_MASK_MASK 0x4
16697#define DC_I2C_INTERRUPT_CONTROL__DC_I2C_SW_DONE_MASK__SHIFT 0x2
16698#define DC_I2C_INTERRUPT_CONTROL__DC_I2C_DDC1_HW_DONE_INT_MASK 0x10
16699#define DC_I2C_INTERRUPT_CONTROL__DC_I2C_DDC1_HW_DONE_INT__SHIFT 0x4
16700#define DC_I2C_INTERRUPT_CONTROL__DC_I2C_DDC1_HW_DONE_ACK_MASK 0x20
16701#define DC_I2C_INTERRUPT_CONTROL__DC_I2C_DDC1_HW_DONE_ACK__SHIFT 0x5
16702#define DC_I2C_INTERRUPT_CONTROL__DC_I2C_DDC1_HW_DONE_MASK_MASK 0x40
16703#define DC_I2C_INTERRUPT_CONTROL__DC_I2C_DDC1_HW_DONE_MASK__SHIFT 0x6
16704#define DC_I2C_INTERRUPT_CONTROL__DC_I2C_DDC2_HW_DONE_INT_MASK 0x100
16705#define DC_I2C_INTERRUPT_CONTROL__DC_I2C_DDC2_HW_DONE_INT__SHIFT 0x8
16706#define DC_I2C_INTERRUPT_CONTROL__DC_I2C_DDC2_HW_DONE_ACK_MASK 0x200
16707#define DC_I2C_INTERRUPT_CONTROL__DC_I2C_DDC2_HW_DONE_ACK__SHIFT 0x9
16708#define DC_I2C_INTERRUPT_CONTROL__DC_I2C_DDC2_HW_DONE_MASK_MASK 0x400
16709#define DC_I2C_INTERRUPT_CONTROL__DC_I2C_DDC2_HW_DONE_MASK__SHIFT 0xa
16710#define DC_I2C_INTERRUPT_CONTROL__DC_I2C_DDC3_HW_DONE_INT_MASK 0x1000
16711#define DC_I2C_INTERRUPT_CONTROL__DC_I2C_DDC3_HW_DONE_INT__SHIFT 0xc
16712#define DC_I2C_INTERRUPT_CONTROL__DC_I2C_DDC3_HW_DONE_ACK_MASK 0x2000
16713#define DC_I2C_INTERRUPT_CONTROL__DC_I2C_DDC3_HW_DONE_ACK__SHIFT 0xd
16714#define DC_I2C_INTERRUPT_CONTROL__DC_I2C_DDC3_HW_DONE_MASK_MASK 0x4000
16715#define DC_I2C_INTERRUPT_CONTROL__DC_I2C_DDC3_HW_DONE_MASK__SHIFT 0xe
16716#define DC_I2C_INTERRUPT_CONTROL__DC_I2C_DDC4_HW_DONE_INT_MASK 0x10000
16717#define DC_I2C_INTERRUPT_CONTROL__DC_I2C_DDC4_HW_DONE_INT__SHIFT 0x10
16718#define DC_I2C_INTERRUPT_CONTROL__DC_I2C_DDC4_HW_DONE_ACK_MASK 0x20000
16719#define DC_I2C_INTERRUPT_CONTROL__DC_I2C_DDC4_HW_DONE_ACK__SHIFT 0x11
16720#define DC_I2C_INTERRUPT_CONTROL__DC_I2C_DDC4_HW_DONE_MASK_MASK 0x40000
16721#define DC_I2C_INTERRUPT_CONTROL__DC_I2C_DDC4_HW_DONE_MASK__SHIFT 0x12
16722#define DC_I2C_INTERRUPT_CONTROL__DC_I2C_DDC5_HW_DONE_INT_MASK 0x100000
16723#define DC_I2C_INTERRUPT_CONTROL__DC_I2C_DDC5_HW_DONE_INT__SHIFT 0x14
16724#define DC_I2C_INTERRUPT_CONTROL__DC_I2C_DDC5_HW_DONE_ACK_MASK 0x200000
16725#define DC_I2C_INTERRUPT_CONTROL__DC_I2C_DDC5_HW_DONE_ACK__SHIFT 0x15
16726#define DC_I2C_INTERRUPT_CONTROL__DC_I2C_DDC5_HW_DONE_MASK_MASK 0x400000
16727#define DC_I2C_INTERRUPT_CONTROL__DC_I2C_DDC5_HW_DONE_MASK__SHIFT 0x16
16728#define DC_I2C_INTERRUPT_CONTROL__DC_I2C_DDC6_HW_DONE_INT_MASK 0x1000000
16729#define DC_I2C_INTERRUPT_CONTROL__DC_I2C_DDC6_HW_DONE_INT__SHIFT 0x18
16730#define DC_I2C_INTERRUPT_CONTROL__DC_I2C_DDC6_HW_DONE_ACK_MASK 0x2000000
16731#define DC_I2C_INTERRUPT_CONTROL__DC_I2C_DDC6_HW_DONE_ACK__SHIFT 0x19
16732#define DC_I2C_INTERRUPT_CONTROL__DC_I2C_DDC6_HW_DONE_MASK_MASK 0x4000000
16733#define DC_I2C_INTERRUPT_CONTROL__DC_I2C_DDC6_HW_DONE_MASK__SHIFT 0x1a
16734#define DC_I2C_INTERRUPT_CONTROL__DC_I2C_DDCVGA_HW_DONE_INT_MASK 0x8000000
16735#define DC_I2C_INTERRUPT_CONTROL__DC_I2C_DDCVGA_HW_DONE_INT__SHIFT 0x1b
16736#define DC_I2C_INTERRUPT_CONTROL__DC_I2C_DDCVGA_HW_DONE_ACK_MASK 0x10000000
16737#define DC_I2C_INTERRUPT_CONTROL__DC_I2C_DDCVGA_HW_DONE_ACK__SHIFT 0x1c
16738#define DC_I2C_INTERRUPT_CONTROL__DC_I2C_DDCVGA_HW_DONE_MASK_MASK 0x20000000
16739#define DC_I2C_INTERRUPT_CONTROL__DC_I2C_DDCVGA_HW_DONE_MASK__SHIFT 0x1d
16740#define DC_I2C_SW_STATUS__DC_I2C_SW_STATUS_MASK 0x3
16741#define DC_I2C_SW_STATUS__DC_I2C_SW_STATUS__SHIFT 0x0
16742#define DC_I2C_SW_STATUS__DC_I2C_SW_DONE_MASK 0x4
16743#define DC_I2C_SW_STATUS__DC_I2C_SW_DONE__SHIFT 0x2
16744#define DC_I2C_SW_STATUS__DC_I2C_SW_ABORTED_MASK 0x10
16745#define DC_I2C_SW_STATUS__DC_I2C_SW_ABORTED__SHIFT 0x4
16746#define DC_I2C_SW_STATUS__DC_I2C_SW_TIMEOUT_MASK 0x20
16747#define DC_I2C_SW_STATUS__DC_I2C_SW_TIMEOUT__SHIFT 0x5
16748#define DC_I2C_SW_STATUS__DC_I2C_SW_INTERRUPTED_MASK 0x40
16749#define DC_I2C_SW_STATUS__DC_I2C_SW_INTERRUPTED__SHIFT 0x6
16750#define DC_I2C_SW_STATUS__DC_I2C_SW_BUFFER_OVERFLOW_MASK 0x80
16751#define DC_I2C_SW_STATUS__DC_I2C_SW_BUFFER_OVERFLOW__SHIFT 0x7
16752#define DC_I2C_SW_STATUS__DC_I2C_SW_STOPPED_ON_NACK_MASK 0x100
16753#define DC_I2C_SW_STATUS__DC_I2C_SW_STOPPED_ON_NACK__SHIFT 0x8
16754#define DC_I2C_SW_STATUS__DC_I2C_SW_NACK0_MASK 0x1000
16755#define DC_I2C_SW_STATUS__DC_I2C_SW_NACK0__SHIFT 0xc
16756#define DC_I2C_SW_STATUS__DC_I2C_SW_NACK1_MASK 0x2000
16757#define DC_I2C_SW_STATUS__DC_I2C_SW_NACK1__SHIFT 0xd
16758#define DC_I2C_SW_STATUS__DC_I2C_SW_NACK2_MASK 0x4000
16759#define DC_I2C_SW_STATUS__DC_I2C_SW_NACK2__SHIFT 0xe
16760#define DC_I2C_SW_STATUS__DC_I2C_SW_NACK3_MASK 0x8000
16761#define DC_I2C_SW_STATUS__DC_I2C_SW_NACK3__SHIFT 0xf
16762#define DC_I2C_SW_STATUS__DC_I2C_SW_REQ_MASK 0x40000
16763#define DC_I2C_SW_STATUS__DC_I2C_SW_REQ__SHIFT 0x12
16764#define DC_I2C_DDC1_HW_STATUS__DC_I2C_DDC1_HW_STATUS_MASK 0x3
16765#define DC_I2C_DDC1_HW_STATUS__DC_I2C_DDC1_HW_STATUS__SHIFT 0x0
16766#define DC_I2C_DDC1_HW_STATUS__DC_I2C_DDC1_HW_DONE_MASK 0x8
16767#define DC_I2C_DDC1_HW_STATUS__DC_I2C_DDC1_HW_DONE__SHIFT 0x3
16768#define DC_I2C_DDC1_HW_STATUS__DC_I2C_DDC1_HW_REQ_MASK 0x10000
16769#define DC_I2C_DDC1_HW_STATUS__DC_I2C_DDC1_HW_REQ__SHIFT 0x10
16770#define DC_I2C_DDC1_HW_STATUS__DC_I2C_DDC1_HW_URG_MASK 0x20000
16771#define DC_I2C_DDC1_HW_STATUS__DC_I2C_DDC1_HW_URG__SHIFT 0x11
16772#define DC_I2C_DDC1_HW_STATUS__DC_I2C_DDC1_EDID_DETECT_STATUS_MASK 0x100000
16773#define DC_I2C_DDC1_HW_STATUS__DC_I2C_DDC1_EDID_DETECT_STATUS__SHIFT 0x14
16774#define DC_I2C_DDC1_HW_STATUS__DC_I2C_DDC1_EDID_DETECT_NUM_VALID_TRIES_MASK 0xf000000
16775#define DC_I2C_DDC1_HW_STATUS__DC_I2C_DDC1_EDID_DETECT_NUM_VALID_TRIES__SHIFT 0x18
16776#define DC_I2C_DDC1_HW_STATUS__DC_I2C_DDC1_EDID_DETECT_STATE_MASK 0x70000000
16777#define DC_I2C_DDC1_HW_STATUS__DC_I2C_DDC1_EDID_DETECT_STATE__SHIFT 0x1c
16778#define DC_I2C_DDC2_HW_STATUS__DC_I2C_DDC2_HW_STATUS_MASK 0x3
16779#define DC_I2C_DDC2_HW_STATUS__DC_I2C_DDC2_HW_STATUS__SHIFT 0x0
16780#define DC_I2C_DDC2_HW_STATUS__DC_I2C_DDC2_HW_DONE_MASK 0x8
16781#define DC_I2C_DDC2_HW_STATUS__DC_I2C_DDC2_HW_DONE__SHIFT 0x3
16782#define DC_I2C_DDC2_HW_STATUS__DC_I2C_DDC2_HW_REQ_MASK 0x10000
16783#define DC_I2C_DDC2_HW_STATUS__DC_I2C_DDC2_HW_REQ__SHIFT 0x10
16784#define DC_I2C_DDC2_HW_STATUS__DC_I2C_DDC2_HW_URG_MASK 0x20000
16785#define DC_I2C_DDC2_HW_STATUS__DC_I2C_DDC2_HW_URG__SHIFT 0x11
16786#define DC_I2C_DDC2_HW_STATUS__DC_I2C_DDC2_EDID_DETECT_STATUS_MASK 0x100000
16787#define DC_I2C_DDC2_HW_STATUS__DC_I2C_DDC2_EDID_DETECT_STATUS__SHIFT 0x14
16788#define DC_I2C_DDC2_HW_STATUS__DC_I2C_DDC2_EDID_DETECT_NUM_VALID_TRIES_MASK 0xf000000
16789#define DC_I2C_DDC2_HW_STATUS__DC_I2C_DDC2_EDID_DETECT_NUM_VALID_TRIES__SHIFT 0x18
16790#define DC_I2C_DDC2_HW_STATUS__DC_I2C_DDC2_EDID_DETECT_STATE_MASK 0x70000000
16791#define DC_I2C_DDC2_HW_STATUS__DC_I2C_DDC2_EDID_DETECT_STATE__SHIFT 0x1c
16792#define DC_I2C_DDC3_HW_STATUS__DC_I2C_DDC3_HW_STATUS_MASK 0x3
16793#define DC_I2C_DDC3_HW_STATUS__DC_I2C_DDC3_HW_STATUS__SHIFT 0x0
16794#define DC_I2C_DDC3_HW_STATUS__DC_I2C_DDC3_HW_DONE_MASK 0x8
16795#define DC_I2C_DDC3_HW_STATUS__DC_I2C_DDC3_HW_DONE__SHIFT 0x3
16796#define DC_I2C_DDC3_HW_STATUS__DC_I2C_DDC3_HW_REQ_MASK 0x10000
16797#define DC_I2C_DDC3_HW_STATUS__DC_I2C_DDC3_HW_REQ__SHIFT 0x10
16798#define DC_I2C_DDC3_HW_STATUS__DC_I2C_DDC3_HW_URG_MASK 0x20000
16799#define DC_I2C_DDC3_HW_STATUS__DC_I2C_DDC3_HW_URG__SHIFT 0x11
16800#define DC_I2C_DDC3_HW_STATUS__DC_I2C_DDC3_EDID_DETECT_STATUS_MASK 0x100000
16801#define DC_I2C_DDC3_HW_STATUS__DC_I2C_DDC3_EDID_DETECT_STATUS__SHIFT 0x14
16802#define DC_I2C_DDC3_HW_STATUS__DC_I2C_DDC3_EDID_DETECT_NUM_VALID_TRIES_MASK 0xf000000
16803#define DC_I2C_DDC3_HW_STATUS__DC_I2C_DDC3_EDID_DETECT_NUM_VALID_TRIES__SHIFT 0x18
16804#define DC_I2C_DDC3_HW_STATUS__DC_I2C_DDC3_EDID_DETECT_STATE_MASK 0x70000000
16805#define DC_I2C_DDC3_HW_STATUS__DC_I2C_DDC3_EDID_DETECT_STATE__SHIFT 0x1c
16806#define DC_I2C_DDC4_HW_STATUS__DC_I2C_DDC4_HW_STATUS_MASK 0x3
16807#define DC_I2C_DDC4_HW_STATUS__DC_I2C_DDC4_HW_STATUS__SHIFT 0x0
16808#define DC_I2C_DDC4_HW_STATUS__DC_I2C_DDC4_HW_DONE_MASK 0x8
16809#define DC_I2C_DDC4_HW_STATUS__DC_I2C_DDC4_HW_DONE__SHIFT 0x3
16810#define DC_I2C_DDC4_HW_STATUS__DC_I2C_DDC4_HW_REQ_MASK 0x10000
16811#define DC_I2C_DDC4_HW_STATUS__DC_I2C_DDC4_HW_REQ__SHIFT 0x10
16812#define DC_I2C_DDC4_HW_STATUS__DC_I2C_DDC4_HW_URG_MASK 0x20000
16813#define DC_I2C_DDC4_HW_STATUS__DC_I2C_DDC4_HW_URG__SHIFT 0x11
16814#define DC_I2C_DDC4_HW_STATUS__DC_I2C_DDC4_EDID_DETECT_STATUS_MASK 0x100000
16815#define DC_I2C_DDC4_HW_STATUS__DC_I2C_DDC4_EDID_DETECT_STATUS__SHIFT 0x14
16816#define DC_I2C_DDC4_HW_STATUS__DC_I2C_DDC4_EDID_DETECT_NUM_VALID_TRIES_MASK 0xf000000
16817#define DC_I2C_DDC4_HW_STATUS__DC_I2C_DDC4_EDID_DETECT_NUM_VALID_TRIES__SHIFT 0x18
16818#define DC_I2C_DDC4_HW_STATUS__DC_I2C_DDC4_EDID_DETECT_STATE_MASK 0x70000000
16819#define DC_I2C_DDC4_HW_STATUS__DC_I2C_DDC4_EDID_DETECT_STATE__SHIFT 0x1c
16820#define DC_I2C_DDC5_HW_STATUS__DC_I2C_DDC5_HW_STATUS_MASK 0x3
16821#define DC_I2C_DDC5_HW_STATUS__DC_I2C_DDC5_HW_STATUS__SHIFT 0x0
16822#define DC_I2C_DDC5_HW_STATUS__DC_I2C_DDC5_HW_DONE_MASK 0x8
16823#define DC_I2C_DDC5_HW_STATUS__DC_I2C_DDC5_HW_DONE__SHIFT 0x3
16824#define DC_I2C_DDC5_HW_STATUS__DC_I2C_DDC5_HW_REQ_MASK 0x10000
16825#define DC_I2C_DDC5_HW_STATUS__DC_I2C_DDC5_HW_REQ__SHIFT 0x10
16826#define DC_I2C_DDC5_HW_STATUS__DC_I2C_DDC5_HW_URG_MASK 0x20000
16827#define DC_I2C_DDC5_HW_STATUS__DC_I2C_DDC5_HW_URG__SHIFT 0x11
16828#define DC_I2C_DDC5_HW_STATUS__DC_I2C_DDC5_EDID_DETECT_STATUS_MASK 0x100000
16829#define DC_I2C_DDC5_HW_STATUS__DC_I2C_DDC5_EDID_DETECT_STATUS__SHIFT 0x14
16830#define DC_I2C_DDC5_HW_STATUS__DC_I2C_DDC5_EDID_DETECT_NUM_VALID_TRIES_MASK 0xf000000
16831#define DC_I2C_DDC5_HW_STATUS__DC_I2C_DDC5_EDID_DETECT_NUM_VALID_TRIES__SHIFT 0x18
16832#define DC_I2C_DDC5_HW_STATUS__DC_I2C_DDC5_EDID_DETECT_STATE_MASK 0x70000000
16833#define DC_I2C_DDC5_HW_STATUS__DC_I2C_DDC5_EDID_DETECT_STATE__SHIFT 0x1c
16834#define DC_I2C_DDC6_HW_STATUS__DC_I2C_DDC6_HW_STATUS_MASK 0x3
16835#define DC_I2C_DDC6_HW_STATUS__DC_I2C_DDC6_HW_STATUS__SHIFT 0x0
16836#define DC_I2C_DDC6_HW_STATUS__DC_I2C_DDC6_HW_DONE_MASK 0x8
16837#define DC_I2C_DDC6_HW_STATUS__DC_I2C_DDC6_HW_DONE__SHIFT 0x3
16838#define DC_I2C_DDC6_HW_STATUS__DC_I2C_DDC6_HW_REQ_MASK 0x10000
16839#define DC_I2C_DDC6_HW_STATUS__DC_I2C_DDC6_HW_REQ__SHIFT 0x10
16840#define DC_I2C_DDC6_HW_STATUS__DC_I2C_DDC6_HW_URG_MASK 0x20000
16841#define DC_I2C_DDC6_HW_STATUS__DC_I2C_DDC6_HW_URG__SHIFT 0x11
16842#define DC_I2C_DDC6_HW_STATUS__DC_I2C_DDC6_EDID_DETECT_STATUS_MASK 0x100000
16843#define DC_I2C_DDC6_HW_STATUS__DC_I2C_DDC6_EDID_DETECT_STATUS__SHIFT 0x14
16844#define DC_I2C_DDC6_HW_STATUS__DC_I2C_DDC6_EDID_DETECT_NUM_VALID_TRIES_MASK 0xf000000
16845#define DC_I2C_DDC6_HW_STATUS__DC_I2C_DDC6_EDID_DETECT_NUM_VALID_TRIES__SHIFT 0x18
16846#define DC_I2C_DDC6_HW_STATUS__DC_I2C_DDC6_EDID_DETECT_STATE_MASK 0x70000000
16847#define DC_I2C_DDC6_HW_STATUS__DC_I2C_DDC6_EDID_DETECT_STATE__SHIFT 0x1c
16848#define DC_I2C_DDC1_SPEED__DC_I2C_DDC1_THRESHOLD_MASK 0x3
16849#define DC_I2C_DDC1_SPEED__DC_I2C_DDC1_THRESHOLD__SHIFT 0x0
16850#define DC_I2C_DDC1_SPEED__DC_I2C_DDC1_DISABLE_FILTER_DURING_STALL_MASK 0x10
16851#define DC_I2C_DDC1_SPEED__DC_I2C_DDC1_DISABLE_FILTER_DURING_STALL__SHIFT 0x4
16852#define DC_I2C_DDC1_SPEED__DC_I2C_DDC1_START_STOP_TIMING_CNTL_MASK 0x300
16853#define DC_I2C_DDC1_SPEED__DC_I2C_DDC1_START_STOP_TIMING_CNTL__SHIFT 0x8
16854#define DC_I2C_DDC1_SPEED__DC_I2C_DDC1_PRESCALE_MASK 0xffff0000
16855#define DC_I2C_DDC1_SPEED__DC_I2C_DDC1_PRESCALE__SHIFT 0x10
16856#define DC_I2C_DDC1_SETUP__DC_I2C_DDC1_DATA_DRIVE_EN_MASK 0x1
16857#define DC_I2C_DDC1_SETUP__DC_I2C_DDC1_DATA_DRIVE_EN__SHIFT 0x0
16858#define DC_I2C_DDC1_SETUP__DC_I2C_DDC1_DATA_DRIVE_SEL_MASK 0x2
16859#define DC_I2C_DDC1_SETUP__DC_I2C_DDC1_DATA_DRIVE_SEL__SHIFT 0x1
16860#define DC_I2C_DDC1_SETUP__DC_I2C_DDC1_EDID_DETECT_ENABLE_MASK 0x10
16861#define DC_I2C_DDC1_SETUP__DC_I2C_DDC1_EDID_DETECT_ENABLE__SHIFT 0x4
16862#define DC_I2C_DDC1_SETUP__DC_I2C_DDC1_EDID_DETECT_MODE_MASK 0x20
16863#define DC_I2C_DDC1_SETUP__DC_I2C_DDC1_EDID_DETECT_MODE__SHIFT 0x5
16864#define DC_I2C_DDC1_SETUP__DC_I2C_DDC1_ENABLE_MASK 0x40
16865#define DC_I2C_DDC1_SETUP__DC_I2C_DDC1_ENABLE__SHIFT 0x6
16866#define DC_I2C_DDC1_SETUP__DC_I2C_DDC1_CLK_DRIVE_EN_MASK 0x80
16867#define DC_I2C_DDC1_SETUP__DC_I2C_DDC1_CLK_DRIVE_EN__SHIFT 0x7
16868#define DC_I2C_DDC1_SETUP__DC_I2C_DDC1_INTRA_BYTE_DELAY_MASK 0xff00
16869#define DC_I2C_DDC1_SETUP__DC_I2C_DDC1_INTRA_BYTE_DELAY__SHIFT 0x8
16870#define DC_I2C_DDC1_SETUP__DC_I2C_DDC1_INTRA_TRANSACTION_DELAY_MASK 0xff0000
16871#define DC_I2C_DDC1_SETUP__DC_I2C_DDC1_INTRA_TRANSACTION_DELAY__SHIFT 0x10
16872#define DC_I2C_DDC1_SETUP__DC_I2C_DDC1_TIME_LIMIT_MASK 0xff000000
16873#define DC_I2C_DDC1_SETUP__DC_I2C_DDC1_TIME_LIMIT__SHIFT 0x18
16874#define DC_I2C_DDC2_SPEED__DC_I2C_DDC2_THRESHOLD_MASK 0x3
16875#define DC_I2C_DDC2_SPEED__DC_I2C_DDC2_THRESHOLD__SHIFT 0x0
16876#define DC_I2C_DDC2_SPEED__DC_I2C_DDC2_DISABLE_FILTER_DURING_STALL_MASK 0x10
16877#define DC_I2C_DDC2_SPEED__DC_I2C_DDC2_DISABLE_FILTER_DURING_STALL__SHIFT 0x4
16878#define DC_I2C_DDC2_SPEED__DC_I2C_DDC2_START_STOP_TIMING_CNTL_MASK 0x300
16879#define DC_I2C_DDC2_SPEED__DC_I2C_DDC2_START_STOP_TIMING_CNTL__SHIFT 0x8
16880#define DC_I2C_DDC2_SPEED__DC_I2C_DDC2_PRESCALE_MASK 0xffff0000
16881#define DC_I2C_DDC2_SPEED__DC_I2C_DDC2_PRESCALE__SHIFT 0x10
16882#define DC_I2C_DDC2_SETUP__DC_I2C_DDC2_DATA_DRIVE_EN_MASK 0x1
16883#define DC_I2C_DDC2_SETUP__DC_I2C_DDC2_DATA_DRIVE_EN__SHIFT 0x0
16884#define DC_I2C_DDC2_SETUP__DC_I2C_DDC2_DATA_DRIVE_SEL_MASK 0x2
16885#define DC_I2C_DDC2_SETUP__DC_I2C_DDC2_DATA_DRIVE_SEL__SHIFT 0x1
16886#define DC_I2C_DDC2_SETUP__DC_I2C_DDC2_EDID_DETECT_ENABLE_MASK 0x10
16887#define DC_I2C_DDC2_SETUP__DC_I2C_DDC2_EDID_DETECT_ENABLE__SHIFT 0x4
16888#define DC_I2C_DDC2_SETUP__DC_I2C_DDC2_EDID_DETECT_MODE_MASK 0x20
16889#define DC_I2C_DDC2_SETUP__DC_I2C_DDC2_EDID_DETECT_MODE__SHIFT 0x5
16890#define DC_I2C_DDC2_SETUP__DC_I2C_DDC2_ENABLE_MASK 0x40
16891#define DC_I2C_DDC2_SETUP__DC_I2C_DDC2_ENABLE__SHIFT 0x6
16892#define DC_I2C_DDC2_SETUP__DC_I2C_DDC2_CLK_DRIVE_EN_MASK 0x80
16893#define DC_I2C_DDC2_SETUP__DC_I2C_DDC2_CLK_DRIVE_EN__SHIFT 0x7
16894#define DC_I2C_DDC2_SETUP__DC_I2C_DDC2_INTRA_BYTE_DELAY_MASK 0xff00
16895#define DC_I2C_DDC2_SETUP__DC_I2C_DDC2_INTRA_BYTE_DELAY__SHIFT 0x8
16896#define DC_I2C_DDC2_SETUP__DC_I2C_DDC2_INTRA_TRANSACTION_DELAY_MASK 0xff0000
16897#define DC_I2C_DDC2_SETUP__DC_I2C_DDC2_INTRA_TRANSACTION_DELAY__SHIFT 0x10
16898#define DC_I2C_DDC2_SETUP__DC_I2C_DDC2_TIME_LIMIT_MASK 0xff000000
16899#define DC_I2C_DDC2_SETUP__DC_I2C_DDC2_TIME_LIMIT__SHIFT 0x18
16900#define DC_I2C_DDC3_SPEED__DC_I2C_DDC3_THRESHOLD_MASK 0x3
16901#define DC_I2C_DDC3_SPEED__DC_I2C_DDC3_THRESHOLD__SHIFT 0x0
16902#define DC_I2C_DDC3_SPEED__DC_I2C_DDC3_DISABLE_FILTER_DURING_STALL_MASK 0x10
16903#define DC_I2C_DDC3_SPEED__DC_I2C_DDC3_DISABLE_FILTER_DURING_STALL__SHIFT 0x4
16904#define DC_I2C_DDC3_SPEED__DC_I2C_DDC3_START_STOP_TIMING_CNTL_MASK 0x300
16905#define DC_I2C_DDC3_SPEED__DC_I2C_DDC3_START_STOP_TIMING_CNTL__SHIFT 0x8
16906#define DC_I2C_DDC3_SPEED__DC_I2C_DDC3_PRESCALE_MASK 0xffff0000
16907#define DC_I2C_DDC3_SPEED__DC_I2C_DDC3_PRESCALE__SHIFT 0x10
16908#define DC_I2C_DDC3_SETUP__DC_I2C_DDC3_DATA_DRIVE_EN_MASK 0x1
16909#define DC_I2C_DDC3_SETUP__DC_I2C_DDC3_DATA_DRIVE_EN__SHIFT 0x0
16910#define DC_I2C_DDC3_SETUP__DC_I2C_DDC3_DATA_DRIVE_SEL_MASK 0x2
16911#define DC_I2C_DDC3_SETUP__DC_I2C_DDC3_DATA_DRIVE_SEL__SHIFT 0x1
16912#define DC_I2C_DDC3_SETUP__DC_I2C_DDC3_EDID_DETECT_ENABLE_MASK 0x10
16913#define DC_I2C_DDC3_SETUP__DC_I2C_DDC3_EDID_DETECT_ENABLE__SHIFT 0x4
16914#define DC_I2C_DDC3_SETUP__DC_I2C_DDC3_EDID_DETECT_MODE_MASK 0x20
16915#define DC_I2C_DDC3_SETUP__DC_I2C_DDC3_EDID_DETECT_MODE__SHIFT 0x5
16916#define DC_I2C_DDC3_SETUP__DC_I2C_DDC3_ENABLE_MASK 0x40
16917#define DC_I2C_DDC3_SETUP__DC_I2C_DDC3_ENABLE__SHIFT 0x6
16918#define DC_I2C_DDC3_SETUP__DC_I2C_DDC3_CLK_DRIVE_EN_MASK 0x80
16919#define DC_I2C_DDC3_SETUP__DC_I2C_DDC3_CLK_DRIVE_EN__SHIFT 0x7
16920#define DC_I2C_DDC3_SETUP__DC_I2C_DDC3_INTRA_BYTE_DELAY_MASK 0xff00
16921#define DC_I2C_DDC3_SETUP__DC_I2C_DDC3_INTRA_BYTE_DELAY__SHIFT 0x8
16922#define DC_I2C_DDC3_SETUP__DC_I2C_DDC3_INTRA_TRANSACTION_DELAY_MASK 0xff0000
16923#define DC_I2C_DDC3_SETUP__DC_I2C_DDC3_INTRA_TRANSACTION_DELAY__SHIFT 0x10
16924#define DC_I2C_DDC3_SETUP__DC_I2C_DDC3_TIME_LIMIT_MASK 0xff000000
16925#define DC_I2C_DDC3_SETUP__DC_I2C_DDC3_TIME_LIMIT__SHIFT 0x18
16926#define DC_I2C_DDC4_SPEED__DC_I2C_DDC4_THRESHOLD_MASK 0x3
16927#define DC_I2C_DDC4_SPEED__DC_I2C_DDC4_THRESHOLD__SHIFT 0x0
16928#define DC_I2C_DDC4_SPEED__DC_I2C_DDC4_DISABLE_FILTER_DURING_STALL_MASK 0x10
16929#define DC_I2C_DDC4_SPEED__DC_I2C_DDC4_DISABLE_FILTER_DURING_STALL__SHIFT 0x4
16930#define DC_I2C_DDC4_SPEED__DC_I2C_DDC4_START_STOP_TIMING_CNTL_MASK 0x300
16931#define DC_I2C_DDC4_SPEED__DC_I2C_DDC4_START_STOP_TIMING_CNTL__SHIFT 0x8
16932#define DC_I2C_DDC4_SPEED__DC_I2C_DDC4_PRESCALE_MASK 0xffff0000
16933#define DC_I2C_DDC4_SPEED__DC_I2C_DDC4_PRESCALE__SHIFT 0x10
16934#define DC_I2C_DDC4_SETUP__DC_I2C_DDC4_DATA_DRIVE_EN_MASK 0x1
16935#define DC_I2C_DDC4_SETUP__DC_I2C_DDC4_DATA_DRIVE_EN__SHIFT 0x0
16936#define DC_I2C_DDC4_SETUP__DC_I2C_DDC4_DATA_DRIVE_SEL_MASK 0x2
16937#define DC_I2C_DDC4_SETUP__DC_I2C_DDC4_DATA_DRIVE_SEL__SHIFT 0x1
16938#define DC_I2C_DDC4_SETUP__DC_I2C_DDC4_EDID_DETECT_ENABLE_MASK 0x10
16939#define DC_I2C_DDC4_SETUP__DC_I2C_DDC4_EDID_DETECT_ENABLE__SHIFT 0x4
16940#define DC_I2C_DDC4_SETUP__DC_I2C_DDC4_EDID_DETECT_MODE_MASK 0x20
16941#define DC_I2C_DDC4_SETUP__DC_I2C_DDC4_EDID_DETECT_MODE__SHIFT 0x5
16942#define DC_I2C_DDC4_SETUP__DC_I2C_DDC4_ENABLE_MASK 0x40
16943#define DC_I2C_DDC4_SETUP__DC_I2C_DDC4_ENABLE__SHIFT 0x6
16944#define DC_I2C_DDC4_SETUP__DC_I2C_DDC4_CLK_DRIVE_EN_MASK 0x80
16945#define DC_I2C_DDC4_SETUP__DC_I2C_DDC4_CLK_DRIVE_EN__SHIFT 0x7
16946#define DC_I2C_DDC4_SETUP__DC_I2C_DDC4_INTRA_BYTE_DELAY_MASK 0xff00
16947#define DC_I2C_DDC4_SETUP__DC_I2C_DDC4_INTRA_BYTE_DELAY__SHIFT 0x8
16948#define DC_I2C_DDC4_SETUP__DC_I2C_DDC4_INTRA_TRANSACTION_DELAY_MASK 0xff0000
16949#define DC_I2C_DDC4_SETUP__DC_I2C_DDC4_INTRA_TRANSACTION_DELAY__SHIFT 0x10
16950#define DC_I2C_DDC4_SETUP__DC_I2C_DDC4_TIME_LIMIT_MASK 0xff000000
16951#define DC_I2C_DDC4_SETUP__DC_I2C_DDC4_TIME_LIMIT__SHIFT 0x18
16952#define DC_I2C_DDC5_SPEED__DC_I2C_DDC5_THRESHOLD_MASK 0x3
16953#define DC_I2C_DDC5_SPEED__DC_I2C_DDC5_THRESHOLD__SHIFT 0x0
16954#define DC_I2C_DDC5_SPEED__DC_I2C_DDC5_DISABLE_FILTER_DURING_STALL_MASK 0x10
16955#define DC_I2C_DDC5_SPEED__DC_I2C_DDC5_DISABLE_FILTER_DURING_STALL__SHIFT 0x4
16956#define DC_I2C_DDC5_SPEED__DC_I2C_DDC5_START_STOP_TIMING_CNTL_MASK 0x300
16957#define DC_I2C_DDC5_SPEED__DC_I2C_DDC5_START_STOP_TIMING_CNTL__SHIFT 0x8
16958#define DC_I2C_DDC5_SPEED__DC_I2C_DDC5_PRESCALE_MASK 0xffff0000
16959#define DC_I2C_DDC5_SPEED__DC_I2C_DDC5_PRESCALE__SHIFT 0x10
16960#define DC_I2C_DDC5_SETUP__DC_I2C_DDC5_DATA_DRIVE_EN_MASK 0x1
16961#define DC_I2C_DDC5_SETUP__DC_I2C_DDC5_DATA_DRIVE_EN__SHIFT 0x0
16962#define DC_I2C_DDC5_SETUP__DC_I2C_DDC5_DATA_DRIVE_SEL_MASK 0x2
16963#define DC_I2C_DDC5_SETUP__DC_I2C_DDC5_DATA_DRIVE_SEL__SHIFT 0x1
16964#define DC_I2C_DDC5_SETUP__DC_I2C_DDC5_EDID_DETECT_ENABLE_MASK 0x10
16965#define DC_I2C_DDC5_SETUP__DC_I2C_DDC5_EDID_DETECT_ENABLE__SHIFT 0x4
16966#define DC_I2C_DDC5_SETUP__DC_I2C_DDC5_EDID_DETECT_MODE_MASK 0x20
16967#define DC_I2C_DDC5_SETUP__DC_I2C_DDC5_EDID_DETECT_MODE__SHIFT 0x5
16968#define DC_I2C_DDC5_SETUP__DC_I2C_DDC5_ENABLE_MASK 0x40
16969#define DC_I2C_DDC5_SETUP__DC_I2C_DDC5_ENABLE__SHIFT 0x6
16970#define DC_I2C_DDC5_SETUP__DC_I2C_DDC5_CLK_DRIVE_EN_MASK 0x80
16971#define DC_I2C_DDC5_SETUP__DC_I2C_DDC5_CLK_DRIVE_EN__SHIFT 0x7
16972#define DC_I2C_DDC5_SETUP__DC_I2C_DDC5_INTRA_BYTE_DELAY_MASK 0xff00
16973#define DC_I2C_DDC5_SETUP__DC_I2C_DDC5_INTRA_BYTE_DELAY__SHIFT 0x8
16974#define DC_I2C_DDC5_SETUP__DC_I2C_DDC5_INTRA_TRANSACTION_DELAY_MASK 0xff0000
16975#define DC_I2C_DDC5_SETUP__DC_I2C_DDC5_INTRA_TRANSACTION_DELAY__SHIFT 0x10
16976#define DC_I2C_DDC5_SETUP__DC_I2C_DDC5_TIME_LIMIT_MASK 0xff000000
16977#define DC_I2C_DDC5_SETUP__DC_I2C_DDC5_TIME_LIMIT__SHIFT 0x18
16978#define DC_I2C_DDC6_SPEED__DC_I2C_DDC6_THRESHOLD_MASK 0x3
16979#define DC_I2C_DDC6_SPEED__DC_I2C_DDC6_THRESHOLD__SHIFT 0x0
16980#define DC_I2C_DDC6_SPEED__DC_I2C_DDC6_DISABLE_FILTER_DURING_STALL_MASK 0x10
16981#define DC_I2C_DDC6_SPEED__DC_I2C_DDC6_DISABLE_FILTER_DURING_STALL__SHIFT 0x4
16982#define DC_I2C_DDC6_SPEED__DC_I2C_DDC6_START_STOP_TIMING_CNTL_MASK 0x300
16983#define DC_I2C_DDC6_SPEED__DC_I2C_DDC6_START_STOP_TIMING_CNTL__SHIFT 0x8
16984#define DC_I2C_DDC6_SPEED__DC_I2C_DDC6_PRESCALE_MASK 0xffff0000
16985#define DC_I2C_DDC6_SPEED__DC_I2C_DDC6_PRESCALE__SHIFT 0x10
16986#define DC_I2C_DDC6_SETUP__DC_I2C_DDC6_DATA_DRIVE_EN_MASK 0x1
16987#define DC_I2C_DDC6_SETUP__DC_I2C_DDC6_DATA_DRIVE_EN__SHIFT 0x0
16988#define DC_I2C_DDC6_SETUP__DC_I2C_DDC6_DATA_DRIVE_SEL_MASK 0x2
16989#define DC_I2C_DDC6_SETUP__DC_I2C_DDC6_DATA_DRIVE_SEL__SHIFT 0x1
16990#define DC_I2C_DDC6_SETUP__DC_I2C_DDC6_EDID_DETECT_ENABLE_MASK 0x10
16991#define DC_I2C_DDC6_SETUP__DC_I2C_DDC6_EDID_DETECT_ENABLE__SHIFT 0x4
16992#define DC_I2C_DDC6_SETUP__DC_I2C_DDC6_EDID_DETECT_MODE_MASK 0x20
16993#define DC_I2C_DDC6_SETUP__DC_I2C_DDC6_EDID_DETECT_MODE__SHIFT 0x5
16994#define DC_I2C_DDC6_SETUP__DC_I2C_DDC6_ENABLE_MASK 0x40
16995#define DC_I2C_DDC6_SETUP__DC_I2C_DDC6_ENABLE__SHIFT 0x6
16996#define DC_I2C_DDC6_SETUP__DC_I2C_DDC6_CLK_DRIVE_EN_MASK 0x80
16997#define DC_I2C_DDC6_SETUP__DC_I2C_DDC6_CLK_DRIVE_EN__SHIFT 0x7
16998#define DC_I2C_DDC6_SETUP__DC_I2C_DDC6_INTRA_BYTE_DELAY_MASK 0xff00
16999#define DC_I2C_DDC6_SETUP__DC_I2C_DDC6_INTRA_BYTE_DELAY__SHIFT 0x8
17000#define DC_I2C_DDC6_SETUP__DC_I2C_DDC6_INTRA_TRANSACTION_DELAY_MASK 0xff0000
17001#define DC_I2C_DDC6_SETUP__DC_I2C_DDC6_INTRA_TRANSACTION_DELAY__SHIFT 0x10
17002#define DC_I2C_DDC6_SETUP__DC_I2C_DDC6_TIME_LIMIT_MASK 0xff000000
17003#define DC_I2C_DDC6_SETUP__DC_I2C_DDC6_TIME_LIMIT__SHIFT 0x18
17004#define DC_I2C_TRANSACTION0__DC_I2C_RW0_MASK 0x1
17005#define DC_I2C_TRANSACTION0__DC_I2C_RW0__SHIFT 0x0
17006#define DC_I2C_TRANSACTION0__DC_I2C_STOP_ON_NACK0_MASK 0x100
17007#define DC_I2C_TRANSACTION0__DC_I2C_STOP_ON_NACK0__SHIFT 0x8
17008#define DC_I2C_TRANSACTION0__DC_I2C_START0_MASK 0x1000
17009#define DC_I2C_TRANSACTION0__DC_I2C_START0__SHIFT 0xc
17010#define DC_I2C_TRANSACTION0__DC_I2C_STOP0_MASK 0x2000
17011#define DC_I2C_TRANSACTION0__DC_I2C_STOP0__SHIFT 0xd
17012#define DC_I2C_TRANSACTION0__DC_I2C_COUNT0_MASK 0x3ff0000
17013#define DC_I2C_TRANSACTION0__DC_I2C_COUNT0__SHIFT 0x10
17014#define DC_I2C_TRANSACTION1__DC_I2C_RW1_MASK 0x1
17015#define DC_I2C_TRANSACTION1__DC_I2C_RW1__SHIFT 0x0
17016#define DC_I2C_TRANSACTION1__DC_I2C_STOP_ON_NACK1_MASK 0x100
17017#define DC_I2C_TRANSACTION1__DC_I2C_STOP_ON_NACK1__SHIFT 0x8
17018#define DC_I2C_TRANSACTION1__DC_I2C_START1_MASK 0x1000
17019#define DC_I2C_TRANSACTION1__DC_I2C_START1__SHIFT 0xc
17020#define DC_I2C_TRANSACTION1__DC_I2C_STOP1_MASK 0x2000
17021#define DC_I2C_TRANSACTION1__DC_I2C_STOP1__SHIFT 0xd
17022#define DC_I2C_TRANSACTION1__DC_I2C_COUNT1_MASK 0x3ff0000
17023#define DC_I2C_TRANSACTION1__DC_I2C_COUNT1__SHIFT 0x10
17024#define DC_I2C_TRANSACTION2__DC_I2C_RW2_MASK 0x1
17025#define DC_I2C_TRANSACTION2__DC_I2C_RW2__SHIFT 0x0
17026#define DC_I2C_TRANSACTION2__DC_I2C_STOP_ON_NACK2_MASK 0x100
17027#define DC_I2C_TRANSACTION2__DC_I2C_STOP_ON_NACK2__SHIFT 0x8
17028#define DC_I2C_TRANSACTION2__DC_I2C_START2_MASK 0x1000
17029#define DC_I2C_TRANSACTION2__DC_I2C_START2__SHIFT 0xc
17030#define DC_I2C_TRANSACTION2__DC_I2C_STOP2_MASK 0x2000
17031#define DC_I2C_TRANSACTION2__DC_I2C_STOP2__SHIFT 0xd
17032#define DC_I2C_TRANSACTION2__DC_I2C_COUNT2_MASK 0x3ff0000
17033#define DC_I2C_TRANSACTION2__DC_I2C_COUNT2__SHIFT 0x10
17034#define DC_I2C_TRANSACTION3__DC_I2C_RW3_MASK 0x1
17035#define DC_I2C_TRANSACTION3__DC_I2C_RW3__SHIFT 0x0
17036#define DC_I2C_TRANSACTION3__DC_I2C_STOP_ON_NACK3_MASK 0x100
17037#define DC_I2C_TRANSACTION3__DC_I2C_STOP_ON_NACK3__SHIFT 0x8
17038#define DC_I2C_TRANSACTION3__DC_I2C_START3_MASK 0x1000
17039#define DC_I2C_TRANSACTION3__DC_I2C_START3__SHIFT 0xc
17040#define DC_I2C_TRANSACTION3__DC_I2C_STOP3_MASK 0x2000
17041#define DC_I2C_TRANSACTION3__DC_I2C_STOP3__SHIFT 0xd
17042#define DC_I2C_TRANSACTION3__DC_I2C_COUNT3_MASK 0x3ff0000
17043#define DC_I2C_TRANSACTION3__DC_I2C_COUNT3__SHIFT 0x10
17044#define DC_I2C_DATA__DC_I2C_DATA_RW_MASK 0x1
17045#define DC_I2C_DATA__DC_I2C_DATA_RW__SHIFT 0x0
17046#define DC_I2C_DATA__DC_I2C_DATA_MASK 0xff00
17047#define DC_I2C_DATA__DC_I2C_DATA__SHIFT 0x8
17048#define DC_I2C_DATA__DC_I2C_INDEX_MASK 0x3ff0000
17049#define DC_I2C_DATA__DC_I2C_INDEX__SHIFT 0x10
17050#define DC_I2C_DATA__DC_I2C_INDEX_WRITE_MASK 0x80000000
17051#define DC_I2C_DATA__DC_I2C_INDEX_WRITE__SHIFT 0x1f
17052#define DC_I2C_DDCVGA_HW_STATUS__DC_I2C_DDCVGA_HW_STATUS_MASK 0x3
17053#define DC_I2C_DDCVGA_HW_STATUS__DC_I2C_DDCVGA_HW_STATUS__SHIFT 0x0
17054#define DC_I2C_DDCVGA_HW_STATUS__DC_I2C_DDCVGA_HW_DONE_MASK 0x8
17055#define DC_I2C_DDCVGA_HW_STATUS__DC_I2C_DDCVGA_HW_DONE__SHIFT 0x3
17056#define DC_I2C_DDCVGA_HW_STATUS__DC_I2C_DDCVGA_HW_REQ_MASK 0x10000
17057#define DC_I2C_DDCVGA_HW_STATUS__DC_I2C_DDCVGA_HW_REQ__SHIFT 0x10
17058#define DC_I2C_DDCVGA_HW_STATUS__DC_I2C_DDCVGA_HW_URG_MASK 0x20000
17059#define DC_I2C_DDCVGA_HW_STATUS__DC_I2C_DDCVGA_HW_URG__SHIFT 0x11
17060#define DC_I2C_DDCVGA_HW_STATUS__DC_I2C_DDCVGA_EDID_DETECT_STATUS_MASK 0x100000
17061#define DC_I2C_DDCVGA_HW_STATUS__DC_I2C_DDCVGA_EDID_DETECT_STATUS__SHIFT 0x14
17062#define DC_I2C_DDCVGA_HW_STATUS__DC_I2C_DDCVGA_EDID_DETECT_NUM_VALID_TRIES_MASK 0xf000000
17063#define DC_I2C_DDCVGA_HW_STATUS__DC_I2C_DDCVGA_EDID_DETECT_NUM_VALID_TRIES__SHIFT 0x18
17064#define DC_I2C_DDCVGA_HW_STATUS__DC_I2C_DDCVGA_EDID_DETECT_STATE_MASK 0x70000000
17065#define DC_I2C_DDCVGA_HW_STATUS__DC_I2C_DDCVGA_EDID_DETECT_STATE__SHIFT 0x1c
17066#define DC_I2C_DDCVGA_SPEED__DC_I2C_DDCVGA_THRESHOLD_MASK 0x3
17067#define DC_I2C_DDCVGA_SPEED__DC_I2C_DDCVGA_THRESHOLD__SHIFT 0x0
17068#define DC_I2C_DDCVGA_SPEED__DC_I2C_DDCVGA_DISABLE_FILTER_DURING_STALL_MASK 0x10
17069#define DC_I2C_DDCVGA_SPEED__DC_I2C_DDCVGA_DISABLE_FILTER_DURING_STALL__SHIFT 0x4
17070#define DC_I2C_DDCVGA_SPEED__DC_I2C_DDCVGA_START_STOP_TIMING_CNTL_MASK 0x300
17071#define DC_I2C_DDCVGA_SPEED__DC_I2C_DDCVGA_START_STOP_TIMING_CNTL__SHIFT 0x8
17072#define DC_I2C_DDCVGA_SPEED__DC_I2C_DDCVGA_PRESCALE_MASK 0xffff0000
17073#define DC_I2C_DDCVGA_SPEED__DC_I2C_DDCVGA_PRESCALE__SHIFT 0x10
17074#define DC_I2C_DDCVGA_SETUP__DC_I2C_DDCVGA_DATA_DRIVE_EN_MASK 0x1
17075#define DC_I2C_DDCVGA_SETUP__DC_I2C_DDCVGA_DATA_DRIVE_EN__SHIFT 0x0
17076#define DC_I2C_DDCVGA_SETUP__DC_I2C_DDCVGA_DATA_DRIVE_SEL_MASK 0x2
17077#define DC_I2C_DDCVGA_SETUP__DC_I2C_DDCVGA_DATA_DRIVE_SEL__SHIFT 0x1
17078#define DC_I2C_DDCVGA_SETUP__DC_I2C_DDCVGA_EDID_DETECT_ENABLE_MASK 0x10
17079#define DC_I2C_DDCVGA_SETUP__DC_I2C_DDCVGA_EDID_DETECT_ENABLE__SHIFT 0x4
17080#define DC_I2C_DDCVGA_SETUP__DC_I2C_DDCVGA_EDID_DETECT_MODE_MASK 0x20
17081#define DC_I2C_DDCVGA_SETUP__DC_I2C_DDCVGA_EDID_DETECT_MODE__SHIFT 0x5
17082#define DC_I2C_DDCVGA_SETUP__DC_I2C_DDCVGA_ENABLE_MASK 0x40
17083#define DC_I2C_DDCVGA_SETUP__DC_I2C_DDCVGA_ENABLE__SHIFT 0x6
17084#define DC_I2C_DDCVGA_SETUP__DC_I2C_DDCVGA_CLK_DRIVE_EN_MASK 0x80
17085#define DC_I2C_DDCVGA_SETUP__DC_I2C_DDCVGA_CLK_DRIVE_EN__SHIFT 0x7
17086#define DC_I2C_DDCVGA_SETUP__DC_I2C_DDCVGA_INTRA_BYTE_DELAY_MASK 0xff00
17087#define DC_I2C_DDCVGA_SETUP__DC_I2C_DDCVGA_INTRA_BYTE_DELAY__SHIFT 0x8
17088#define DC_I2C_DDCVGA_SETUP__DC_I2C_DDCVGA_INTRA_TRANSACTION_DELAY_MASK 0xff0000
17089#define DC_I2C_DDCVGA_SETUP__DC_I2C_DDCVGA_INTRA_TRANSACTION_DELAY__SHIFT 0x10
17090#define DC_I2C_DDCVGA_SETUP__DC_I2C_DDCVGA_TIME_LIMIT_MASK 0xff000000
17091#define DC_I2C_DDCVGA_SETUP__DC_I2C_DDCVGA_TIME_LIMIT__SHIFT 0x18
17092#define DC_I2C_EDID_DETECT_CTRL__DC_I2C_EDID_DETECT_WAIT_TIME_MASK 0xffff
17093#define DC_I2C_EDID_DETECT_CTRL__DC_I2C_EDID_DETECT_WAIT_TIME__SHIFT 0x0
17094#define DC_I2C_EDID_DETECT_CTRL__DC_I2C_EDID_DETECT_NUM_TRIES_UNTIL_VALID_MASK 0xf00000
17095#define DC_I2C_EDID_DETECT_CTRL__DC_I2C_EDID_DETECT_NUM_TRIES_UNTIL_VALID__SHIFT 0x14
17096#define DC_I2C_EDID_DETECT_CTRL__DC_I2C_EDID_DETECT_SEND_RESET_MASK 0x10000000
17097#define DC_I2C_EDID_DETECT_CTRL__DC_I2C_EDID_DETECT_SEND_RESET__SHIFT 0x1c
17098#define DC_I2C_READ_REQUEST_INTERRUPT__DC_I2C_DDC1_READ_REQUEST_OCCURRED_MASK 0x1
17099#define DC_I2C_READ_REQUEST_INTERRUPT__DC_I2C_DDC1_READ_REQUEST_OCCURRED__SHIFT 0x0
17100#define DC_I2C_READ_REQUEST_INTERRUPT__DC_I2C_DDC1_READ_REQUEST_INT_MASK 0x2
17101#define DC_I2C_READ_REQUEST_INTERRUPT__DC_I2C_DDC1_READ_REQUEST_INT__SHIFT 0x1
17102#define DC_I2C_READ_REQUEST_INTERRUPT__DC_I2C_DDC1_READ_REQUEST_ACK_MASK 0x4
17103#define DC_I2C_READ_REQUEST_INTERRUPT__DC_I2C_DDC1_READ_REQUEST_ACK__SHIFT 0x2
17104#define DC_I2C_READ_REQUEST_INTERRUPT__DC_I2C_DDC1_READ_REQUEST_MASK_MASK 0x8
17105#define DC_I2C_READ_REQUEST_INTERRUPT__DC_I2C_DDC1_READ_REQUEST_MASK__SHIFT 0x3
17106#define DC_I2C_READ_REQUEST_INTERRUPT__DC_I2C_DDC2_READ_REQUEST_OCCURRED_MASK 0x10
17107#define DC_I2C_READ_REQUEST_INTERRUPT__DC_I2C_DDC2_READ_REQUEST_OCCURRED__SHIFT 0x4
17108#define DC_I2C_READ_REQUEST_INTERRUPT__DC_I2C_DDC2_READ_REQUEST_INT_MASK 0x20
17109#define DC_I2C_READ_REQUEST_INTERRUPT__DC_I2C_DDC2_READ_REQUEST_INT__SHIFT 0x5
17110#define DC_I2C_READ_REQUEST_INTERRUPT__DC_I2C_DDC2_READ_REQUEST_ACK_MASK 0x40
17111#define DC_I2C_READ_REQUEST_INTERRUPT__DC_I2C_DDC2_READ_REQUEST_ACK__SHIFT 0x6
17112#define DC_I2C_READ_REQUEST_INTERRUPT__DC_I2C_DDC2_READ_REQUEST_MASK_MASK 0x80
17113#define DC_I2C_READ_REQUEST_INTERRUPT__DC_I2C_DDC2_READ_REQUEST_MASK__SHIFT 0x7
17114#define DC_I2C_READ_REQUEST_INTERRUPT__DC_I2C_DDC3_READ_REQUEST_OCCURRED_MASK 0x100
17115#define DC_I2C_READ_REQUEST_INTERRUPT__DC_I2C_DDC3_READ_REQUEST_OCCURRED__SHIFT 0x8
17116#define DC_I2C_READ_REQUEST_INTERRUPT__DC_I2C_DDC3_READ_REQUEST_INT_MASK 0x200
17117#define DC_I2C_READ_REQUEST_INTERRUPT__DC_I2C_DDC3_READ_REQUEST_INT__SHIFT 0x9
17118#define DC_I2C_READ_REQUEST_INTERRUPT__DC_I2C_DDC3_READ_REQUEST_ACK_MASK 0x400
17119#define DC_I2C_READ_REQUEST_INTERRUPT__DC_I2C_DDC3_READ_REQUEST_ACK__SHIFT 0xa
17120#define DC_I2C_READ_REQUEST_INTERRUPT__DC_I2C_DDC3_READ_REQUEST_MASK_MASK 0x800
17121#define DC_I2C_READ_REQUEST_INTERRUPT__DC_I2C_DDC3_READ_REQUEST_MASK__SHIFT 0xb
17122#define DC_I2C_READ_REQUEST_INTERRUPT__DC_I2C_DDC4_READ_REQUEST_OCCURRED_MASK 0x1000
17123#define DC_I2C_READ_REQUEST_INTERRUPT__DC_I2C_DDC4_READ_REQUEST_OCCURRED__SHIFT 0xc
17124#define DC_I2C_READ_REQUEST_INTERRUPT__DC_I2C_DDC4_READ_REQUEST_INT_MASK 0x2000
17125#define DC_I2C_READ_REQUEST_INTERRUPT__DC_I2C_DDC4_READ_REQUEST_INT__SHIFT 0xd
17126#define DC_I2C_READ_REQUEST_INTERRUPT__DC_I2C_DDC4_READ_REQUEST_ACK_MASK 0x4000
17127#define DC_I2C_READ_REQUEST_INTERRUPT__DC_I2C_DDC4_READ_REQUEST_ACK__SHIFT 0xe
17128#define DC_I2C_READ_REQUEST_INTERRUPT__DC_I2C_DDC4_READ_REQUEST_MASK_MASK 0x8000
17129#define DC_I2C_READ_REQUEST_INTERRUPT__DC_I2C_DDC4_READ_REQUEST_MASK__SHIFT 0xf
17130#define DC_I2C_READ_REQUEST_INTERRUPT__DC_I2C_DDC5_READ_REQUEST_OCCURRED_MASK 0x10000
17131#define DC_I2C_READ_REQUEST_INTERRUPT__DC_I2C_DDC5_READ_REQUEST_OCCURRED__SHIFT 0x10
17132#define DC_I2C_READ_REQUEST_INTERRUPT__DC_I2C_DDC5_READ_REQUEST_INT_MASK 0x20000
17133#define DC_I2C_READ_REQUEST_INTERRUPT__DC_I2C_DDC5_READ_REQUEST_INT__SHIFT 0x11
17134#define DC_I2C_READ_REQUEST_INTERRUPT__DC_I2C_DDC5_READ_REQUEST_ACK_MASK 0x40000
17135#define DC_I2C_READ_REQUEST_INTERRUPT__DC_I2C_DDC5_READ_REQUEST_ACK__SHIFT 0x12
17136#define DC_I2C_READ_REQUEST_INTERRUPT__DC_I2C_DDC5_READ_REQUEST_MASK_MASK 0x80000
17137#define DC_I2C_READ_REQUEST_INTERRUPT__DC_I2C_DDC5_READ_REQUEST_MASK__SHIFT 0x13
17138#define DC_I2C_READ_REQUEST_INTERRUPT__DC_I2C_DDC6_READ_REQUEST_OCCURRED_MASK 0x100000
17139#define DC_I2C_READ_REQUEST_INTERRUPT__DC_I2C_DDC6_READ_REQUEST_OCCURRED__SHIFT 0x14
17140#define DC_I2C_READ_REQUEST_INTERRUPT__DC_I2C_DDC6_READ_REQUEST_INT_MASK 0x200000
17141#define DC_I2C_READ_REQUEST_INTERRUPT__DC_I2C_DDC6_READ_REQUEST_INT__SHIFT 0x15
17142#define DC_I2C_READ_REQUEST_INTERRUPT__DC_I2C_DDC6_READ_REQUEST_ACK_MASK 0x400000
17143#define DC_I2C_READ_REQUEST_INTERRUPT__DC_I2C_DDC6_READ_REQUEST_ACK__SHIFT 0x16
17144#define DC_I2C_READ_REQUEST_INTERRUPT__DC_I2C_DDC6_READ_REQUEST_MASK_MASK 0x800000
17145#define DC_I2C_READ_REQUEST_INTERRUPT__DC_I2C_DDC6_READ_REQUEST_MASK__SHIFT 0x17
17146#define DC_I2C_READ_REQUEST_INTERRUPT__DC_I2C_DDCVGA_READ_REQUEST_OCCURRED_MASK 0x1000000
17147#define DC_I2C_READ_REQUEST_INTERRUPT__DC_I2C_DDCVGA_READ_REQUEST_OCCURRED__SHIFT 0x18
17148#define DC_I2C_READ_REQUEST_INTERRUPT__DC_I2C_DDCVGA_READ_REQUEST_INT_MASK 0x2000000
17149#define DC_I2C_READ_REQUEST_INTERRUPT__DC_I2C_DDCVGA_READ_REQUEST_INT__SHIFT 0x19
17150#define DC_I2C_READ_REQUEST_INTERRUPT__DC_I2C_DDCVGA_READ_REQUEST_ACK_MASK 0x4000000
17151#define DC_I2C_READ_REQUEST_INTERRUPT__DC_I2C_DDCVGA_READ_REQUEST_ACK__SHIFT 0x1a
17152#define DC_I2C_READ_REQUEST_INTERRUPT__DC_I2C_DDCVGA_READ_REQUEST_MASK_MASK 0x8000000
17153#define DC_I2C_READ_REQUEST_INTERRUPT__DC_I2C_DDCVGA_READ_REQUEST_MASK__SHIFT 0x1b
17154#define DC_I2C_READ_REQUEST_INTERRUPT__DC_I2C_DDC_READ_REQUEST_ACK_ENABLE_MASK 0x40000000
17155#define DC_I2C_READ_REQUEST_INTERRUPT__DC_I2C_DDC_READ_REQUEST_ACK_ENABLE__SHIFT 0x1e
17156#define DC_I2C_READ_REQUEST_INTERRUPT__DC_I2C_DDC_READ_REQUEST_INT_TYPE_MASK 0x80000000
17157#define DC_I2C_READ_REQUEST_INTERRUPT__DC_I2C_DDC_READ_REQUEST_INT_TYPE__SHIFT 0x1f
17158#define GENERIC_I2C_CONTROL__GENERIC_I2C_GO_MASK 0x1
17159#define GENERIC_I2C_CONTROL__GENERIC_I2C_GO__SHIFT 0x0
17160#define GENERIC_I2C_CONTROL__GENERIC_I2C_SOFT_RESET_MASK 0x2
17161#define GENERIC_I2C_CONTROL__GENERIC_I2C_SOFT_RESET__SHIFT 0x1
17162#define GENERIC_I2C_CONTROL__GENERIC_I2C_SEND_RESET_MASK 0x4
17163#define GENERIC_I2C_CONTROL__GENERIC_I2C_SEND_RESET__SHIFT 0x2
17164#define GENERIC_I2C_CONTROL__GENERIC_I2C_ENABLE_MASK 0x8
17165#define GENERIC_I2C_CONTROL__GENERIC_I2C_ENABLE__SHIFT 0x3
17166#define GENERIC_I2C_CONTROL__GENERIC_I2C_DBG_REF_SEL_MASK 0x80000000
17167#define GENERIC_I2C_CONTROL__GENERIC_I2C_DBG_REF_SEL__SHIFT 0x1f
17168#define GENERIC_I2C_INTERRUPT_CONTROL__GENERIC_I2C_DONE_INT_MASK 0x1
17169#define GENERIC_I2C_INTERRUPT_CONTROL__GENERIC_I2C_DONE_INT__SHIFT 0x0
17170#define GENERIC_I2C_INTERRUPT_CONTROL__GENERIC_I2C_DONE_ACK_MASK 0x2
17171#define GENERIC_I2C_INTERRUPT_CONTROL__GENERIC_I2C_DONE_ACK__SHIFT 0x1
17172#define GENERIC_I2C_INTERRUPT_CONTROL__GENERIC_I2C_DONE_MASK_MASK 0x4
17173#define GENERIC_I2C_INTERRUPT_CONTROL__GENERIC_I2C_DONE_MASK__SHIFT 0x2
17174#define GENERIC_I2C_INTERRUPT_CONTROL__GENERIC_I2C_DDC_READ_REQUEST_OCCURRED_MASK 0x100
17175#define GENERIC_I2C_INTERRUPT_CONTROL__GENERIC_I2C_DDC_READ_REQUEST_OCCURRED__SHIFT 0x8
17176#define GENERIC_I2C_INTERRUPT_CONTROL__GENERIC_I2C_DDC_READ_REQUEST_INT_MASK 0x200
17177#define GENERIC_I2C_INTERRUPT_CONTROL__GENERIC_I2C_DDC_READ_REQUEST_INT__SHIFT 0x9
17178#define GENERIC_I2C_INTERRUPT_CONTROL__GENERIC_I2C_DDC_READ_REQUEST_ACK_MASK 0x400
17179#define GENERIC_I2C_INTERRUPT_CONTROL__GENERIC_I2C_DDC_READ_REQUEST_ACK__SHIFT 0xa
17180#define GENERIC_I2C_INTERRUPT_CONTROL__GENERIC_I2C_DDC_READ_REQUEST_MASK_MASK 0x800
17181#define GENERIC_I2C_INTERRUPT_CONTROL__GENERIC_I2C_DDC_READ_REQUEST_MASK__SHIFT 0xb
17182#define GENERIC_I2C_INTERRUPT_CONTROL__GENERIC_I2C_DDC_READ_REQUEST_INT_TYPE_MASK 0x1000
17183#define GENERIC_I2C_INTERRUPT_CONTROL__GENERIC_I2C_DDC_READ_REQUEST_INT_TYPE__SHIFT 0xc
17184#define GENERIC_I2C_STATUS__GENERIC_I2C_STATUS_MASK 0xf
17185#define GENERIC_I2C_STATUS__GENERIC_I2C_STATUS__SHIFT 0x0
17186#define GENERIC_I2C_STATUS__GENERIC_I2C_DONE_MASK 0x10
17187#define GENERIC_I2C_STATUS__GENERIC_I2C_DONE__SHIFT 0x4
17188#define GENERIC_I2C_STATUS__GENERIC_I2C_ABORTED_MASK 0x20
17189#define GENERIC_I2C_STATUS__GENERIC_I2C_ABORTED__SHIFT 0x5
17190#define GENERIC_I2C_STATUS__GENERIC_I2C_TIMEOUT_MASK 0x40
17191#define GENERIC_I2C_STATUS__GENERIC_I2C_TIMEOUT__SHIFT 0x6
17192#define GENERIC_I2C_STATUS__GENERIC_I2C_STOPPED_ON_NACK_MASK 0x200
17193#define GENERIC_I2C_STATUS__GENERIC_I2C_STOPPED_ON_NACK__SHIFT 0x9
17194#define GENERIC_I2C_STATUS__GENERIC_I2C_NACK_MASK 0x400
17195#define GENERIC_I2C_STATUS__GENERIC_I2C_NACK__SHIFT 0xa
17196#define GENERIC_I2C_SPEED__GENERIC_I2C_THRESHOLD_MASK 0x3
17197#define GENERIC_I2C_SPEED__GENERIC_I2C_THRESHOLD__SHIFT 0x0
17198#define GENERIC_I2C_SPEED__GENERIC_I2C_DISABLE_FILTER_DURING_STALL_MASK 0x10
17199#define GENERIC_I2C_SPEED__GENERIC_I2C_DISABLE_FILTER_DURING_STALL__SHIFT 0x4
17200#define GENERIC_I2C_SPEED__GENERIC_I2C_START_STOP_TIMING_CNTL_MASK 0x300
17201#define GENERIC_I2C_SPEED__GENERIC_I2C_START_STOP_TIMING_CNTL__SHIFT 0x8
17202#define GENERIC_I2C_SPEED__GENERIC_I2C_PRESCALE_MASK 0xffff0000
17203#define GENERIC_I2C_SPEED__GENERIC_I2C_PRESCALE__SHIFT 0x10
17204#define GENERIC_I2C_SETUP__GENERIC_I2C_DATA_DRIVE_EN_MASK 0x1
17205#define GENERIC_I2C_SETUP__GENERIC_I2C_DATA_DRIVE_EN__SHIFT 0x0
17206#define GENERIC_I2C_SETUP__GENERIC_I2C_DATA_DRIVE_SEL_MASK 0x2
17207#define GENERIC_I2C_SETUP__GENERIC_I2C_DATA_DRIVE_SEL__SHIFT 0x1
17208#define GENERIC_I2C_SETUP__GENERIC_I2C_CLK_DRIVE_EN_MASK 0x80
17209#define GENERIC_I2C_SETUP__GENERIC_I2C_CLK_DRIVE_EN__SHIFT 0x7
17210#define GENERIC_I2C_SETUP__GENERIC_I2C_INTRA_BYTE_DELAY_MASK 0xff00
17211#define GENERIC_I2C_SETUP__GENERIC_I2C_INTRA_BYTE_DELAY__SHIFT 0x8
17212#define GENERIC_I2C_SETUP__GENERIC_I2C_TIME_LIMIT_MASK 0xff000000
17213#define GENERIC_I2C_SETUP__GENERIC_I2C_TIME_LIMIT__SHIFT 0x18
17214#define GENERIC_I2C_TRANSACTION__GENERIC_I2C_RW_MASK 0x1
17215#define GENERIC_I2C_TRANSACTION__GENERIC_I2C_RW__SHIFT 0x0
17216#define GENERIC_I2C_TRANSACTION__GENERIC_I2C_STOP_ON_NACK_MASK 0x100
17217#define GENERIC_I2C_TRANSACTION__GENERIC_I2C_STOP_ON_NACK__SHIFT 0x8
17218#define GENERIC_I2C_TRANSACTION__GENERIC_I2C_ACK_ON_READ_MASK 0x200
17219#define GENERIC_I2C_TRANSACTION__GENERIC_I2C_ACK_ON_READ__SHIFT 0x9
17220#define GENERIC_I2C_TRANSACTION__GENERIC_I2C_START_MASK 0x1000
17221#define GENERIC_I2C_TRANSACTION__GENERIC_I2C_START__SHIFT 0xc
17222#define GENERIC_I2C_TRANSACTION__GENERIC_I2C_STOP_MASK 0x2000
17223#define GENERIC_I2C_TRANSACTION__GENERIC_I2C_STOP__SHIFT 0xd
17224#define GENERIC_I2C_TRANSACTION__GENERIC_I2C_COUNT_MASK 0xf0000
17225#define GENERIC_I2C_TRANSACTION__GENERIC_I2C_COUNT__SHIFT 0x10
17226#define GENERIC_I2C_DATA__GENERIC_I2C_DATA_RW_MASK 0x1
17227#define GENERIC_I2C_DATA__GENERIC_I2C_DATA_RW__SHIFT 0x0
17228#define GENERIC_I2C_DATA__GENERIC_I2C_DATA_MASK 0xff00
17229#define GENERIC_I2C_DATA__GENERIC_I2C_DATA__SHIFT 0x8
17230#define GENERIC_I2C_DATA__GENERIC_I2C_INDEX_MASK 0xf0000
17231#define GENERIC_I2C_DATA__GENERIC_I2C_INDEX__SHIFT 0x10
17232#define GENERIC_I2C_DATA__GENERIC_I2C_INDEX_WRITE_MASK 0x80000000
17233#define GENERIC_I2C_DATA__GENERIC_I2C_INDEX_WRITE__SHIFT 0x1f
17234#define GENERIC_I2C_PIN_SELECTION__GENERIC_I2C_SCL_PIN_SEL_MASK 0x7f
17235#define GENERIC_I2C_PIN_SELECTION__GENERIC_I2C_SCL_PIN_SEL__SHIFT 0x0
17236#define GENERIC_I2C_PIN_SELECTION__GENERIC_I2C_SDA_PIN_SEL_MASK 0x7f00
17237#define GENERIC_I2C_PIN_SELECTION__GENERIC_I2C_SDA_PIN_SEL__SHIFT 0x8
17238#define GENERIC_I2C_PIN_DEBUG__GENERIC_I2C_SCL_OUTPUT_MASK 0x1
17239#define GENERIC_I2C_PIN_DEBUG__GENERIC_I2C_SCL_OUTPUT__SHIFT 0x0
17240#define GENERIC_I2C_PIN_DEBUG__GENERIC_I2C_SCL_INPUT_MASK 0x2
17241#define GENERIC_I2C_PIN_DEBUG__GENERIC_I2C_SCL_INPUT__SHIFT 0x1
17242#define GENERIC_I2C_PIN_DEBUG__GENERIC_I2C_SCL_EN_MASK 0x4
17243#define GENERIC_I2C_PIN_DEBUG__GENERIC_I2C_SCL_EN__SHIFT 0x2
17244#define GENERIC_I2C_PIN_DEBUG__GENERIC_I2C_SDA_OUTPUT_MASK 0x10
17245#define GENERIC_I2C_PIN_DEBUG__GENERIC_I2C_SDA_OUTPUT__SHIFT 0x4
17246#define GENERIC_I2C_PIN_DEBUG__GENERIC_I2C_SDA_INPUT_MASK 0x20
17247#define GENERIC_I2C_PIN_DEBUG__GENERIC_I2C_SDA_INPUT__SHIFT 0x5
17248#define GENERIC_I2C_PIN_DEBUG__GENERIC_I2C_SDA_EN_MASK 0x40
17249#define GENERIC_I2C_PIN_DEBUG__GENERIC_I2C_SDA_EN__SHIFT 0x6
17250#define BLNDV_CONTROL__BLND_GLOBAL_GAIN_MASK 0xff
17251#define BLNDV_CONTROL__BLND_GLOBAL_GAIN__SHIFT 0x0
17252#define BLNDV_CONTROL__BLND_MODE_MASK 0x300
17253#define BLNDV_CONTROL__BLND_MODE__SHIFT 0x8
17254#define BLNDV_CONTROL__BLND_STEREO_TYPE_MASK 0xc00
17255#define BLNDV_CONTROL__BLND_STEREO_TYPE__SHIFT 0xa
17256#define BLNDV_CONTROL__BLND_STEREO_POLARITY_MASK 0x1000
17257#define BLNDV_CONTROL__BLND_STEREO_POLARITY__SHIFT 0xc
17258#define BLNDV_CONTROL__BLND_FEEDTHROUGH_EN_MASK 0x2000
17259#define BLNDV_CONTROL__BLND_FEEDTHROUGH_EN__SHIFT 0xd
17260#define BLNDV_CONTROL__BLND_ALPHA_MODE_MASK 0x30000
17261#define BLNDV_CONTROL__BLND_ALPHA_MODE__SHIFT 0x10
17262#define BLNDV_CONTROL__BLND_ACTIVE_OVERLAP_ONLY_MASK 0x40000
17263#define BLNDV_CONTROL__BLND_ACTIVE_OVERLAP_ONLY__SHIFT 0x12
17264#define BLNDV_CONTROL__BLND_MULTIPLIED_MODE_MASK 0x100000
17265#define BLNDV_CONTROL__BLND_MULTIPLIED_MODE__SHIFT 0x14
17266#define BLNDV_CONTROL__BLND_GLOBAL_ALPHA_MASK 0xff000000
17267#define BLNDV_CONTROL__BLND_GLOBAL_ALPHA__SHIFT 0x18
17268#define BLNDV_SM_CONTROL2__SM_MODE_MASK 0x7
17269#define BLNDV_SM_CONTROL2__SM_MODE__SHIFT 0x0
17270#define BLNDV_SM_CONTROL2__SM_FRAME_ALTERNATE_MASK 0x10
17271#define BLNDV_SM_CONTROL2__SM_FRAME_ALTERNATE__SHIFT 0x4
17272#define BLNDV_SM_CONTROL2__SM_FIELD_ALTERNATE_MASK 0x20
17273#define BLNDV_SM_CONTROL2__SM_FIELD_ALTERNATE__SHIFT 0x5
17274#define BLNDV_SM_CONTROL2__SM_FORCE_NEXT_FRAME_POL_MASK 0x300
17275#define BLNDV_SM_CONTROL2__SM_FORCE_NEXT_FRAME_POL__SHIFT 0x8
17276#define BLNDV_SM_CONTROL2__SM_FORCE_NEXT_TOP_POL_MASK 0x30000
17277#define BLNDV_SM_CONTROL2__SM_FORCE_NEXT_TOP_POL__SHIFT 0x10
17278#define BLNDV_SM_CONTROL2__SM_CURRENT_FRAME_POL_MASK 0x1000000
17279#define BLNDV_SM_CONTROL2__SM_CURRENT_FRAME_POL__SHIFT 0x18
17280#define BLNDV_CONTROL2__PTI_ENABLE_MASK 0x1
17281#define BLNDV_CONTROL2__PTI_ENABLE__SHIFT 0x0
17282#define BLNDV_CONTROL2__PTI_NEW_PIXEL_GAP_MASK 0x30
17283#define BLNDV_CONTROL2__PTI_NEW_PIXEL_GAP__SHIFT 0x4
17284#define BLNDV_CONTROL2__BLND_NEW_PIXEL_MODE_MASK 0x40
17285#define BLNDV_CONTROL2__BLND_NEW_PIXEL_MODE__SHIFT 0x6
17286#define BLNDV_CONTROL2__BLND_SUPERAA_DEGAMMA_EN_MASK 0x80
17287#define BLNDV_CONTROL2__BLND_SUPERAA_DEGAMMA_EN__SHIFT 0x7
17288#define BLNDV_CONTROL2__BLND_SUPERAA_REGAMMA_EN_MASK 0x100
17289#define BLNDV_CONTROL2__BLND_SUPERAA_REGAMMA_EN__SHIFT 0x8
17290#define BLNDV_UPDATE__BLND_UPDATE_PENDING_MASK 0x1
17291#define BLNDV_UPDATE__BLND_UPDATE_PENDING__SHIFT 0x0
17292#define BLNDV_UPDATE__BLND_UPDATE_TAKEN_MASK 0x100
17293#define BLNDV_UPDATE__BLND_UPDATE_TAKEN__SHIFT 0x8
17294#define BLNDV_UPDATE__BLND_UPDATE_LOCK_MASK 0x10000
17295#define BLNDV_UPDATE__BLND_UPDATE_LOCK__SHIFT 0x10
17296#define BLNDV_UNDERFLOW_INTERRUPT__BLND_UNDERFLOW_INT_OCCURED_MASK 0x1
17297#define BLNDV_UNDERFLOW_INTERRUPT__BLND_UNDERFLOW_INT_OCCURED__SHIFT 0x0
17298#define BLNDV_UNDERFLOW_INTERRUPT__BLND_UNDERFLOW_INT_ACK_MASK 0x100
17299#define BLNDV_UNDERFLOW_INTERRUPT__BLND_UNDERFLOW_INT_ACK__SHIFT 0x8
17300#define BLNDV_UNDERFLOW_INTERRUPT__BLND_UNDERFLOW_INT_MASK_MASK 0x1000
17301#define BLNDV_UNDERFLOW_INTERRUPT__BLND_UNDERFLOW_INT_MASK__SHIFT 0xc
17302#define BLNDV_UNDERFLOW_INTERRUPT__BLND_UNDERFLOW_INT_PIPE_INDEX_MASK 0x30000
17303#define BLNDV_UNDERFLOW_INTERRUPT__BLND_UNDERFLOW_INT_PIPE_INDEX__SHIFT 0x10
17304#define BLNDV_V_UPDATE_LOCK__BLND_DCP_GRPH_V_UPDATE_LOCK_MASK 0x1
17305#define BLNDV_V_UPDATE_LOCK__BLND_DCP_GRPH_V_UPDATE_LOCK__SHIFT 0x0
17306#define BLNDV_V_UPDATE_LOCK__BLND_DCP_GRPH_SURF_V_UPDATE_LOCK_MASK 0x2
17307#define BLNDV_V_UPDATE_LOCK__BLND_DCP_GRPH_SURF_V_UPDATE_LOCK__SHIFT 0x1
17308#define BLNDV_V_UPDATE_LOCK__BLND_DCP_CUR_V_UPDATE_LOCK_MASK 0x10000
17309#define BLNDV_V_UPDATE_LOCK__BLND_DCP_CUR_V_UPDATE_LOCK__SHIFT 0x10
17310#define BLNDV_V_UPDATE_LOCK__BLND_DCP_CUR2_V_UPDATE_LOCK_MASK 0x1000000
17311#define BLNDV_V_UPDATE_LOCK__BLND_DCP_CUR2_V_UPDATE_LOCK__SHIFT 0x18
17312#define BLNDV_V_UPDATE_LOCK__BLND_SCL_V_UPDATE_LOCK_MASK 0x10000000
17313#define BLNDV_V_UPDATE_LOCK__BLND_SCL_V_UPDATE_LOCK__SHIFT 0x1c
17314#define BLNDV_V_UPDATE_LOCK__BLND_BLND_V_UPDATE_LOCK_MASK 0x20000000
17315#define BLNDV_V_UPDATE_LOCK__BLND_BLND_V_UPDATE_LOCK__SHIFT 0x1d
17316#define BLNDV_V_UPDATE_LOCK__BLND_V_UPDATE_LOCK_MODE_MASK 0x80000000
17317#define BLNDV_V_UPDATE_LOCK__BLND_V_UPDATE_LOCK_MODE__SHIFT 0x1f
17318#define BLNDV_REG_UPDATE_STATUS__DCP_BLNDC_GRPH_UPDATE_PENDING_MASK 0x1
17319#define BLNDV_REG_UPDATE_STATUS__DCP_BLNDC_GRPH_UPDATE_PENDING__SHIFT 0x0
17320#define BLNDV_REG_UPDATE_STATUS__DCP_BLNDO_GRPH_UPDATE_PENDING_MASK 0x2
17321#define BLNDV_REG_UPDATE_STATUS__DCP_BLNDO_GRPH_UPDATE_PENDING__SHIFT 0x1
17322#define BLNDV_REG_UPDATE_STATUS__DCP_BLNDC_GRPH_SURF_UPDATE_PENDING_MASK 0x4
17323#define BLNDV_REG_UPDATE_STATUS__DCP_BLNDC_GRPH_SURF_UPDATE_PENDING__SHIFT 0x2
17324#define BLNDV_REG_UPDATE_STATUS__DCP_BLNDO_GRPH_SURF_UPDATE_PENDING_MASK 0x8
17325#define BLNDV_REG_UPDATE_STATUS__DCP_BLNDO_GRPH_SURF_UPDATE_PENDING__SHIFT 0x3
17326#define BLNDV_REG_UPDATE_STATUS__DCP_BLNDC_CUR_UPDATE_PENDING_MASK 0x40
17327#define BLNDV_REG_UPDATE_STATUS__DCP_BLNDC_CUR_UPDATE_PENDING__SHIFT 0x6
17328#define BLNDV_REG_UPDATE_STATUS__DCP_BLNDO_CUR_UPDATE_PENDING_MASK 0x80
17329#define BLNDV_REG_UPDATE_STATUS__DCP_BLNDO_CUR_UPDATE_PENDING__SHIFT 0x7
17330#define BLNDV_REG_UPDATE_STATUS__SCL_BLNDC_UPDATE_PENDING_MASK 0x100
17331#define BLNDV_REG_UPDATE_STATUS__SCL_BLNDC_UPDATE_PENDING__SHIFT 0x8
17332#define BLNDV_REG_UPDATE_STATUS__SCL_BLNDO_UPDATE_PENDING_MASK 0x200
17333#define BLNDV_REG_UPDATE_STATUS__SCL_BLNDO_UPDATE_PENDING__SHIFT 0x9
17334#define BLNDV_REG_UPDATE_STATUS__BLND_BLNDC_UPDATE_PENDING_MASK 0x400
17335#define BLNDV_REG_UPDATE_STATUS__BLND_BLNDC_UPDATE_PENDING__SHIFT 0xa
17336#define BLNDV_REG_UPDATE_STATUS__BLND_BLNDO_UPDATE_PENDING_MASK 0x800
17337#define BLNDV_REG_UPDATE_STATUS__BLND_BLNDO_UPDATE_PENDING__SHIFT 0xb
17338#define BLNDV_DEBUG__BLND_CNV_MUX_SELECT_MASK 0x1
17339#define BLNDV_DEBUG__BLND_CNV_MUX_SELECT__SHIFT 0x0
17340#define BLNDV_DEBUG__BLND_DEBUG_MASK 0xfffffffe
17341#define BLNDV_DEBUG__BLND_DEBUG__SHIFT 0x1
17342#define BLNDV_TEST_DEBUG_INDEX__BLND_TEST_DEBUG_INDEX_MASK 0xff
17343#define BLNDV_TEST_DEBUG_INDEX__BLND_TEST_DEBUG_INDEX__SHIFT 0x0
17344#define BLNDV_TEST_DEBUG_INDEX__BLND_TEST_DEBUG_WRITE_EN_MASK 0x100
17345#define BLNDV_TEST_DEBUG_INDEX__BLND_TEST_DEBUG_WRITE_EN__SHIFT 0x8
17346#define BLNDV_TEST_DEBUG_DATA__BLND_TEST_DEBUG_DATA_MASK 0xffffffff
17347#define BLNDV_TEST_DEBUG_DATA__BLND_TEST_DEBUG_DATA__SHIFT 0x0
17348#define CRTCV_H_TOTAL__CRTC_H_TOTAL_MASK 0x3fff
17349#define CRTCV_H_TOTAL__CRTC_H_TOTAL__SHIFT 0x0
17350#define CRTCV_H_BLANK_START_END__CRTC_H_BLANK_START_MASK 0x3fff
17351#define CRTCV_H_BLANK_START_END__CRTC_H_BLANK_START__SHIFT 0x0
17352#define CRTCV_H_BLANK_START_END__CRTC_H_BLANK_END_MASK 0x3fff0000
17353#define CRTCV_H_BLANK_START_END__CRTC_H_BLANK_END__SHIFT 0x10
17354#define CRTCV_H_SYNC_A__CRTC_H_SYNC_A_START_MASK 0x3fff
17355#define CRTCV_H_SYNC_A__CRTC_H_SYNC_A_START__SHIFT 0x0
17356#define CRTCV_H_SYNC_A__CRTC_H_SYNC_A_END_MASK 0x3fff0000
17357#define CRTCV_H_SYNC_A__CRTC_H_SYNC_A_END__SHIFT 0x10
17358#define CRTCV_V_TOTAL__CRTC_V_TOTAL_MASK 0x3fff
17359#define CRTCV_V_TOTAL__CRTC_V_TOTAL__SHIFT 0x0
17360#define CRTCV_V_BLANK_START_END__CRTC_V_BLANK_START_MASK 0x3fff
17361#define CRTCV_V_BLANK_START_END__CRTC_V_BLANK_START__SHIFT 0x0
17362#define CRTCV_V_BLANK_START_END__CRTC_V_BLANK_END_MASK 0x3fff0000
17363#define CRTCV_V_BLANK_START_END__CRTC_V_BLANK_END__SHIFT 0x10
17364#define CRTCV_V_SYNC_A__CRTC_V_SYNC_A_START_MASK 0x3fff
17365#define CRTCV_V_SYNC_A__CRTC_V_SYNC_A_START__SHIFT 0x0
17366#define CRTCV_V_SYNC_A__CRTC_V_SYNC_A_END_MASK 0x3fff0000
17367#define CRTCV_V_SYNC_A__CRTC_V_SYNC_A_END__SHIFT 0x10
17368#define CRTCV_CONTROL__CRTC_MASTER_EN_MASK 0x1
17369#define CRTCV_CONTROL__CRTC_MASTER_EN__SHIFT 0x0
17370#define CRTCV_CONTROL__CRTC_SYNC_RESET_SEL_MASK 0x10
17371#define CRTCV_CONTROL__CRTC_SYNC_RESET_SEL__SHIFT 0x4
17372#define CRTCV_CONTROL__CRTC_DISABLE_POINT_CNTL_MASK 0x300
17373#define CRTCV_CONTROL__CRTC_DISABLE_POINT_CNTL__SHIFT 0x8
17374#define CRTCV_CONTROL__CRTC_START_POINT_CNTL_MASK 0x1000
17375#define CRTCV_CONTROL__CRTC_START_POINT_CNTL__SHIFT 0xc
17376#define CRTCV_CONTROL__CRTC_FIELD_NUMBER_CNTL_MASK 0x2000
17377#define CRTCV_CONTROL__CRTC_FIELD_NUMBER_CNTL__SHIFT 0xd
17378#define CRTCV_CONTROL__CRTC_FIELD_NUMBER_POLARITY_MASK 0x4000
17379#define CRTCV_CONTROL__CRTC_FIELD_NUMBER_POLARITY__SHIFT 0xe
17380#define CRTCV_CONTROL__CRTC_CURRENT_MASTER_EN_STATE_MASK 0x10000
17381#define CRTCV_CONTROL__CRTC_CURRENT_MASTER_EN_STATE__SHIFT 0x10
17382#define CRTCV_CONTROL__CRTC_HBLANK_EARLY_CONTROL_MASK 0x700000
17383#define CRTCV_CONTROL__CRTC_HBLANK_EARLY_CONTROL__SHIFT 0x14
17384#define CRTCV_CONTROL__CRTC_DISP_READ_REQUEST_DISABLE_MASK 0x1000000
17385#define CRTCV_CONTROL__CRTC_DISP_READ_REQUEST_DISABLE__SHIFT 0x18
17386#define CRTCV_CONTROL__CRTC_SOF_PULL_EN_MASK 0x20000000
17387#define CRTCV_CONTROL__CRTC_SOF_PULL_EN__SHIFT 0x1d
17388#define CRTCV_CONTROL__CRTC_AVSYNC_LOCK_SNAPSHOT_MASK 0x40000000
17389#define CRTCV_CONTROL__CRTC_AVSYNC_LOCK_SNAPSHOT__SHIFT 0x1e
17390#define CRTCV_CONTROL__CRTC_AVSYNC_VSYNC_N_HSYNC_MODE_MASK 0x80000000
17391#define CRTCV_CONTROL__CRTC_AVSYNC_VSYNC_N_HSYNC_MODE__SHIFT 0x1f
17392#define CRTCV_START_LINE_CONTROL__CRTC_PROGRESSIVE_START_LINE_EARLY_MASK 0x1
17393#define CRTCV_START_LINE_CONTROL__CRTC_PROGRESSIVE_START_LINE_EARLY__SHIFT 0x0
17394#define CRTCV_START_LINE_CONTROL__CRTC_INTERLACE_START_LINE_EARLY_MASK 0x2
17395#define CRTCV_START_LINE_CONTROL__CRTC_INTERLACE_START_LINE_EARLY__SHIFT 0x1
17396#define CRTCV_START_LINE_CONTROL__CRTC_PREFETCH_EN_MASK 0x4
17397#define CRTCV_START_LINE_CONTROL__CRTC_PREFETCH_EN__SHIFT 0x2
17398#define CRTCV_START_LINE_CONTROL__CRTC_LEGACY_REQUESTOR_EN_MASK 0x100
17399#define CRTCV_START_LINE_CONTROL__CRTC_LEGACY_REQUESTOR_EN__SHIFT 0x8
17400#define CRTCV_START_LINE_CONTROL__CRTC_ADVANCED_START_LINE_POSITION_MASK 0xff000
17401#define CRTCV_START_LINE_CONTROL__CRTC_ADVANCED_START_LINE_POSITION__SHIFT 0xc
17402#define CRTCV_OVERSCAN_COLOR__CRTC_OVERSCAN_COLOR_BLUE_MASK 0x3ff
17403#define CRTCV_OVERSCAN_COLOR__CRTC_OVERSCAN_COLOR_BLUE__SHIFT 0x0
17404#define CRTCV_OVERSCAN_COLOR__CRTC_OVERSCAN_COLOR_GREEN_MASK 0xffc00
17405#define CRTCV_OVERSCAN_COLOR__CRTC_OVERSCAN_COLOR_GREEN__SHIFT 0xa
17406#define CRTCV_OVERSCAN_COLOR__CRTC_OVERSCAN_COLOR_RED_MASK 0x3ff00000
17407#define CRTCV_OVERSCAN_COLOR__CRTC_OVERSCAN_COLOR_RED__SHIFT 0x14
17408#define CRTCV_OVERSCAN_COLOR_EXT__CRTC_OVERSCAN_COLOR_BLUE_EXT_MASK 0x3
17409#define CRTCV_OVERSCAN_COLOR_EXT__CRTC_OVERSCAN_COLOR_BLUE_EXT__SHIFT 0x0
17410#define CRTCV_OVERSCAN_COLOR_EXT__CRTC_OVERSCAN_COLOR_GREEN_EXT_MASK 0x300
17411#define CRTCV_OVERSCAN_COLOR_EXT__CRTC_OVERSCAN_COLOR_GREEN_EXT__SHIFT 0x8
17412#define CRTCV_OVERSCAN_COLOR_EXT__CRTC_OVERSCAN_COLOR_RED_EXT_MASK 0x30000
17413#define CRTCV_OVERSCAN_COLOR_EXT__CRTC_OVERSCAN_COLOR_RED_EXT__SHIFT 0x10
17414#define CRTCV_BLACK_COLOR__CRTC_BLACK_COLOR_B_CB_MASK 0x3ff
17415#define CRTCV_BLACK_COLOR__CRTC_BLACK_COLOR_B_CB__SHIFT 0x0
17416#define CRTCV_BLACK_COLOR__CRTC_BLACK_COLOR_G_Y_MASK 0xffc00
17417#define CRTCV_BLACK_COLOR__CRTC_BLACK_COLOR_G_Y__SHIFT 0xa
17418#define CRTCV_BLACK_COLOR__CRTC_BLACK_COLOR_R_CR_MASK 0x3ff00000
17419#define CRTCV_BLACK_COLOR__CRTC_BLACK_COLOR_R_CR__SHIFT 0x14
17420#define CRTCV_BLACK_COLOR_EXT__CRTC_BLACK_COLOR_B_CB_EXT_MASK 0x3
17421#define CRTCV_BLACK_COLOR_EXT__CRTC_BLACK_COLOR_B_CB_EXT__SHIFT 0x0
17422#define CRTCV_BLACK_COLOR_EXT__CRTC_BLACK_COLOR_G_Y_EXT_MASK 0x300
17423#define CRTCV_BLACK_COLOR_EXT__CRTC_BLACK_COLOR_G_Y_EXT__SHIFT 0x8
17424#define CRTCV_BLACK_COLOR_EXT__CRTC_BLACK_COLOR_R_CR_EXT_MASK 0x30000
17425#define CRTCV_BLACK_COLOR_EXT__CRTC_BLACK_COLOR_R_CR_EXT__SHIFT 0x10
17426#define CRTCV_CRC_CNTL__CRTC_CRC_EN_MASK 0x1
17427#define CRTCV_CRC_CNTL__CRTC_CRC_EN__SHIFT 0x0
17428#define CRTCV_CRC_CNTL__CRTC_CRC_CONT_EN_MASK 0x10
17429#define CRTCV_CRC_CNTL__CRTC_CRC_CONT_EN__SHIFT 0x4
17430#define CRTCV_CRC_CNTL__CRTC_CRC_STEREO_MODE_MASK 0x300
17431#define CRTCV_CRC_CNTL__CRTC_CRC_STEREO_MODE__SHIFT 0x8
17432#define CRTCV_CRC_CNTL__CRTC_CRC_INTERLACE_MODE_MASK 0x3000
17433#define CRTCV_CRC_CNTL__CRTC_CRC_INTERLACE_MODE__SHIFT 0xc
17434#define CRTCV_CRC_CNTL__CRTC_CRC_USE_NEW_AND_REPEATED_PIXELS_MASK 0x10000
17435#define CRTCV_CRC_CNTL__CRTC_CRC_USE_NEW_AND_REPEATED_PIXELS__SHIFT 0x10
17436#define CRTCV_CRC_CNTL__CRTC_CRC0_SELECT_MASK 0x700000
17437#define CRTCV_CRC_CNTL__CRTC_CRC0_SELECT__SHIFT 0x14
17438#define CRTCV_CRC_CNTL__CRTC_CRC1_SELECT_MASK 0x7000000
17439#define CRTCV_CRC_CNTL__CRTC_CRC1_SELECT__SHIFT 0x18
17440#define CRTCV_CRC0_WINDOWA_X_CONTROL__CRTC_CRC0_WINDOWA_X_START_MASK 0x3fff
17441#define CRTCV_CRC0_WINDOWA_X_CONTROL__CRTC_CRC0_WINDOWA_X_START__SHIFT 0x0
17442#define CRTCV_CRC0_WINDOWA_X_CONTROL__CRTC_CRC0_WINDOWA_X_END_MASK 0x3fff0000
17443#define CRTCV_CRC0_WINDOWA_X_CONTROL__CRTC_CRC0_WINDOWA_X_END__SHIFT 0x10
17444#define CRTCV_CRC0_WINDOWA_Y_CONTROL__CRTC_CRC0_WINDOWA_Y_START_MASK 0x3fff
17445#define CRTCV_CRC0_WINDOWA_Y_CONTROL__CRTC_CRC0_WINDOWA_Y_START__SHIFT 0x0
17446#define CRTCV_CRC0_WINDOWA_Y_CONTROL__CRTC_CRC0_WINDOWA_Y_END_MASK 0x3fff0000
17447#define CRTCV_CRC0_WINDOWA_Y_CONTROL__CRTC_CRC0_WINDOWA_Y_END__SHIFT 0x10
17448#define CRTCV_CRC0_WINDOWB_X_CONTROL__CRTC_CRC0_WINDOWB_X_START_MASK 0x3fff
17449#define CRTCV_CRC0_WINDOWB_X_CONTROL__CRTC_CRC0_WINDOWB_X_START__SHIFT 0x0
17450#define CRTCV_CRC0_WINDOWB_X_CONTROL__CRTC_CRC0_WINDOWB_X_END_MASK 0x3fff0000
17451#define CRTCV_CRC0_WINDOWB_X_CONTROL__CRTC_CRC0_WINDOWB_X_END__SHIFT 0x10
17452#define CRTCV_CRC0_WINDOWB_Y_CONTROL__CRTC_CRC0_WINDOWB_Y_START_MASK 0x3fff
17453#define CRTCV_CRC0_WINDOWB_Y_CONTROL__CRTC_CRC0_WINDOWB_Y_START__SHIFT 0x0
17454#define CRTCV_CRC0_WINDOWB_Y_CONTROL__CRTC_CRC0_WINDOWB_Y_END_MASK 0x3fff0000
17455#define CRTCV_CRC0_WINDOWB_Y_CONTROL__CRTC_CRC0_WINDOWB_Y_END__SHIFT 0x10
17456#define CRTCV_CRC0_DATA_RG__CRC0_R_CR_MASK 0xffff
17457#define CRTCV_CRC0_DATA_RG__CRC0_R_CR__SHIFT 0x0
17458#define CRTCV_CRC0_DATA_RG__CRC0_G_Y_MASK 0xffff0000
17459#define CRTCV_CRC0_DATA_RG__CRC0_G_Y__SHIFT 0x10
17460#define CRTCV_CRC0_DATA_B__CRC0_B_CB_MASK 0xffff
17461#define CRTCV_CRC0_DATA_B__CRC0_B_CB__SHIFT 0x0
17462#define CRTCV_CRC1_WINDOWA_X_CONTROL__CRTC_CRC1_WINDOWA_X_START_MASK 0x3fff
17463#define CRTCV_CRC1_WINDOWA_X_CONTROL__CRTC_CRC1_WINDOWA_X_START__SHIFT 0x0
17464#define CRTCV_CRC1_WINDOWA_X_CONTROL__CRTC_CRC1_WINDOWA_X_END_MASK 0x3fff0000
17465#define CRTCV_CRC1_WINDOWA_X_CONTROL__CRTC_CRC1_WINDOWA_X_END__SHIFT 0x10
17466#define CRTCV_CRC1_WINDOWA_Y_CONTROL__CRTC_CRC1_WINDOWA_Y_START_MASK 0x3fff
17467#define CRTCV_CRC1_WINDOWA_Y_CONTROL__CRTC_CRC1_WINDOWA_Y_START__SHIFT 0x0
17468#define CRTCV_CRC1_WINDOWA_Y_CONTROL__CRTC_CRC1_WINDOWA_Y_END_MASK 0x3fff0000
17469#define CRTCV_CRC1_WINDOWA_Y_CONTROL__CRTC_CRC1_WINDOWA_Y_END__SHIFT 0x10
17470#define CRTCV_CRC1_WINDOWB_X_CONTROL__CRTC_CRC1_WINDOWB_X_START_MASK 0x3fff
17471#define CRTCV_CRC1_WINDOWB_X_CONTROL__CRTC_CRC1_WINDOWB_X_START__SHIFT 0x0
17472#define CRTCV_CRC1_WINDOWB_X_CONTROL__CRTC_CRC1_WINDOWB_X_END_MASK 0x3fff0000
17473#define CRTCV_CRC1_WINDOWB_X_CONTROL__CRTC_CRC1_WINDOWB_X_END__SHIFT 0x10
17474#define CRTCV_CRC1_WINDOWB_Y_CONTROL__CRTC_CRC1_WINDOWB_Y_START_MASK 0x3fff
17475#define CRTCV_CRC1_WINDOWB_Y_CONTROL__CRTC_CRC1_WINDOWB_Y_START__SHIFT 0x0
17476#define CRTCV_CRC1_WINDOWB_Y_CONTROL__CRTC_CRC1_WINDOWB_Y_END_MASK 0x3fff0000
17477#define CRTCV_CRC1_WINDOWB_Y_CONTROL__CRTC_CRC1_WINDOWB_Y_END__SHIFT 0x10
17478#define CRTCV_CRC1_DATA_RG__CRC1_R_CR_MASK 0xffff
17479#define CRTCV_CRC1_DATA_RG__CRC1_R_CR__SHIFT 0x0
17480#define CRTCV_CRC1_DATA_RG__CRC1_G_Y_MASK 0xffff0000
17481#define CRTCV_CRC1_DATA_RG__CRC1_G_Y__SHIFT 0x10
17482#define CRTCV_CRC1_DATA_B__CRC1_B_CB_MASK 0xffff
17483#define CRTCV_CRC1_DATA_B__CRC1_B_CB__SHIFT 0x0
17484#define CRTCV_TEST_DEBUG_INDEX__CRTC_TEST_DEBUG_INDEX_MASK 0xff
17485#define CRTCV_TEST_DEBUG_INDEX__CRTC_TEST_DEBUG_INDEX__SHIFT 0x0
17486#define CRTCV_TEST_DEBUG_INDEX__CRTC_TEST_DEBUG_WRITE_EN_MASK 0x100
17487#define CRTCV_TEST_DEBUG_INDEX__CRTC_TEST_DEBUG_WRITE_EN__SHIFT 0x8
17488#define CRTCV_TEST_DEBUG_DATA__CRTC_TEST_DEBUG_DATA_MASK 0xffffffff
17489#define CRTCV_TEST_DEBUG_DATA__CRTC_TEST_DEBUG_DATA__SHIFT 0x0
17490#define XDMA_MC_PCIE_CLIENT_CONFIG__XDMA_MC_PCIE_SWAP_MASK 0x300
17491#define XDMA_MC_PCIE_CLIENT_CONFIG__XDMA_MC_PCIE_SWAP__SHIFT 0x8
17492#define XDMA_MC_PCIE_CLIENT_CONFIG__XDMA_MC_PCIE_VMID_MASK 0xf000
17493#define XDMA_MC_PCIE_CLIENT_CONFIG__XDMA_MC_PCIE_VMID__SHIFT 0xc
17494#define XDMA_MC_PCIE_CLIENT_CONFIG__XDMA_MC_PCIE_PRIV_MASK 0x10000
17495#define XDMA_MC_PCIE_CLIENT_CONFIG__XDMA_MC_PCIE_PRIV__SHIFT 0x10
17496#define XDMA_LOCAL_SURFACE_TILING1__XDMA_LOCAL_ARRAY_MODE_MASK 0xf
17497#define XDMA_LOCAL_SURFACE_TILING1__XDMA_LOCAL_ARRAY_MODE__SHIFT 0x0
17498#define XDMA_LOCAL_SURFACE_TILING1__XDMA_LOCAL_TILE_SPLIT_MASK 0x70
17499#define XDMA_LOCAL_SURFACE_TILING1__XDMA_LOCAL_TILE_SPLIT__SHIFT 0x4
17500#define XDMA_LOCAL_SURFACE_TILING1__XDMA_LOCAL_BANK_WIDTH_MASK 0x300
17501#define XDMA_LOCAL_SURFACE_TILING1__XDMA_LOCAL_BANK_WIDTH__SHIFT 0x8
17502#define XDMA_LOCAL_SURFACE_TILING1__XDMA_LOCAL_BANK_HEIGHT_MASK 0xc00
17503#define XDMA_LOCAL_SURFACE_TILING1__XDMA_LOCAL_BANK_HEIGHT__SHIFT 0xa
17504#define XDMA_LOCAL_SURFACE_TILING1__XDMA_LOCAL_MACRO_TILE_ASPECT_MASK 0x3000
17505#define XDMA_LOCAL_SURFACE_TILING1__XDMA_LOCAL_MACRO_TILE_ASPECT__SHIFT 0xc
17506#define XDMA_LOCAL_SURFACE_TILING1__XDMA_LOCAL_NUM_BANKS_MASK 0x300000
17507#define XDMA_LOCAL_SURFACE_TILING1__XDMA_LOCAL_NUM_BANKS__SHIFT 0x14
17508#define XDMA_LOCAL_SURFACE_TILING2__XDMA_LOCAL_PIPE_INTERLEAVE_SIZE_MASK 0x7
17509#define XDMA_LOCAL_SURFACE_TILING2__XDMA_LOCAL_PIPE_INTERLEAVE_SIZE__SHIFT 0x0
17510#define XDMA_LOCAL_SURFACE_TILING2__XDMA_LOCAL_MICRO_TILE_MODE_MASK 0x700000
17511#define XDMA_LOCAL_SURFACE_TILING2__XDMA_LOCAL_MICRO_TILE_MODE__SHIFT 0x14
17512#define XDMA_LOCAL_SURFACE_TILING2__XDMA_LOCAL_PIPE_CONFIG_MASK 0xf8000000
17513#define XDMA_LOCAL_SURFACE_TILING2__XDMA_LOCAL_PIPE_CONFIG__SHIFT 0x1b
17514#define XDMA_INTERRUPT__XDMA_MSTR_MEM_URGENT_STAT_MASK 0x100
17515#define XDMA_INTERRUPT__XDMA_MSTR_MEM_URGENT_STAT__SHIFT 0x8
17516#define XDMA_INTERRUPT__XDMA_MSTR_MEM_URGENT_MASK_MASK 0x200
17517#define XDMA_INTERRUPT__XDMA_MSTR_MEM_URGENT_MASK__SHIFT 0x9
17518#define XDMA_INTERRUPT__XDMA_MSTR_MEM_URGENT_ACK_MASK 0x400
17519#define XDMA_INTERRUPT__XDMA_MSTR_MEM_URGENT_ACK__SHIFT 0xa
17520#define XDMA_INTERRUPT__XDMA_SLV_READ_URGENT_STAT_MASK 0x10000
17521#define XDMA_INTERRUPT__XDMA_SLV_READ_URGENT_STAT__SHIFT 0x10
17522#define XDMA_INTERRUPT__XDMA_SLV_READ_URGENT_MASK_MASK 0x20000
17523#define XDMA_INTERRUPT__XDMA_SLV_READ_URGENT_MASK__SHIFT 0x11
17524#define XDMA_INTERRUPT__XDMA_SLV_READ_URGENT_ACK_MASK 0x40000
17525#define XDMA_INTERRUPT__XDMA_SLV_READ_URGENT_ACK__SHIFT 0x12
17526#define XDMA_INTERRUPT__XDMA_PERF_MEAS_STAT_MASK 0x100000
17527#define XDMA_INTERRUPT__XDMA_PERF_MEAS_STAT__SHIFT 0x14
17528#define XDMA_INTERRUPT__XDMA_PERF_MEAS_MASK_MASK 0x200000
17529#define XDMA_INTERRUPT__XDMA_PERF_MEAS_MASK__SHIFT 0x15
17530#define XDMA_INTERRUPT__XDMA_PERF_MEAS_ACK_MASK 0x400000
17531#define XDMA_INTERRUPT__XDMA_PERF_MEAS_ACK__SHIFT 0x16
17532#define XDMA_CLOCK_GATING_CNTL__XDMA_SCLK_TURN_ON_DELAY_MASK 0xf
17533#define XDMA_CLOCK_GATING_CNTL__XDMA_SCLK_TURN_ON_DELAY__SHIFT 0x0
17534#define XDMA_CLOCK_GATING_CNTL__XDMA_SCLK_TURN_OFF_DELAY_MASK 0xff0
17535#define XDMA_CLOCK_GATING_CNTL__XDMA_SCLK_TURN_OFF_DELAY__SHIFT 0x4
17536#define XDMA_CLOCK_GATING_CNTL__XDMA_SCLK_GATE_DIS_MASK 0x8000
17537#define XDMA_CLOCK_GATING_CNTL__XDMA_SCLK_GATE_DIS__SHIFT 0xf
17538#define XDMA_CLOCK_GATING_CNTL__XDMA_SCLK_REG_GATE_DIS_MASK 0x10000
17539#define XDMA_CLOCK_GATING_CNTL__XDMA_SCLK_REG_GATE_DIS__SHIFT 0x10
17540#define XDMA_CLOCK_GATING_CNTL__XDMA_SCLK_G_MDYN_GATE_DIS_PIPE_0_MASK 0x20000
17541#define XDMA_CLOCK_GATING_CNTL__XDMA_SCLK_G_MDYN_GATE_DIS_PIPE_0__SHIFT 0x11
17542#define XDMA_CLOCK_GATING_CNTL__XDMA_SCLK_G_MDYN_GATE_DIS_PIPE_1_MASK 0x40000
17543#define XDMA_CLOCK_GATING_CNTL__XDMA_SCLK_G_MDYN_GATE_DIS_PIPE_1__SHIFT 0x12
17544#define XDMA_CLOCK_GATING_CNTL__XDMA_SCLK_G_MDYN_GATE_DIS_PIPE_2_MASK 0x80000
17545#define XDMA_CLOCK_GATING_CNTL__XDMA_SCLK_G_MDYN_GATE_DIS_PIPE_2__SHIFT 0x13
17546#define XDMA_CLOCK_GATING_CNTL__XDMA_SCLK_G_MDYN_GATE_DIS_PIPE_3_MASK 0x100000
17547#define XDMA_CLOCK_GATING_CNTL__XDMA_SCLK_G_MDYN_GATE_DIS_PIPE_3__SHIFT 0x14
17548#define XDMA_CLOCK_GATING_CNTL__XDMA_SCLK_G_MDYN_GATE_DIS_PIPE_4_MASK 0x200000
17549#define XDMA_CLOCK_GATING_CNTL__XDMA_SCLK_G_MDYN_GATE_DIS_PIPE_4__SHIFT 0x15
17550#define XDMA_CLOCK_GATING_CNTL__XDMA_SCLK_G_MDYN_GATE_DIS_PIPE_5_MASK 0x400000
17551#define XDMA_CLOCK_GATING_CNTL__XDMA_SCLK_G_MDYN_GATE_DIS_PIPE_5__SHIFT 0x16
17552#define XDMA_CLOCK_GATING_CNTL__XDMA_SCLK_G_SDYN_GATE_DIS_MASK 0x800000
17553#define XDMA_CLOCK_GATING_CNTL__XDMA_SCLK_G_SDYN_GATE_DIS__SHIFT 0x17
17554#define XDMA_CLOCK_GATING_CNTL__XDMA_SCLK_G_MSTAT_GATE_DIS_MASK 0x1000000
17555#define XDMA_CLOCK_GATING_CNTL__XDMA_SCLK_G_MSTAT_GATE_DIS__SHIFT 0x18
17556#define XDMA_CLOCK_GATING_CNTL__XDMA_SCLK_G_SSTAT_GATE_DIS_MASK 0x2000000
17557#define XDMA_CLOCK_GATING_CNTL__XDMA_SCLK_G_SSTAT_GATE_DIS__SHIFT 0x19
17558#define XDMA_MEM_POWER_CNTL__XDMA_MEM_CORE_IDLE_STATE_MASK 0x3
17559#define XDMA_MEM_POWER_CNTL__XDMA_MEM_CORE_IDLE_STATE__SHIFT 0x0
17560#define XDMA_MEM_POWER_CNTL__XDMA_MEM_IF_IDLE_STATE_MASK 0xc
17561#define XDMA_MEM_POWER_CNTL__XDMA_MEM_IF_IDLE_STATE__SHIFT 0x2
17562#define XDMA_MEM_POWER_CNTL__XDMA_MEM_IF_PCIE_STATE_MASK 0x180000
17563#define XDMA_MEM_POWER_CNTL__XDMA_MEM_IF_PCIE_STATE__SHIFT 0x13
17564#define XDMA_MEM_POWER_CNTL__XDMA_MEM_IF_PCIE_TRANS_MASK 0x200000
17565#define XDMA_MEM_POWER_CNTL__XDMA_MEM_IF_PCIE_TRANS__SHIFT 0x15
17566#define XDMA_MEM_POWER_CNTL__XDMA_MEM_IF_RD_STATE_MASK 0xc00000
17567#define XDMA_MEM_POWER_CNTL__XDMA_MEM_IF_RD_STATE__SHIFT 0x16
17568#define XDMA_MEM_POWER_CNTL__XDMA_MEM_IF_RD_TRANS_MASK 0x2000000
17569#define XDMA_MEM_POWER_CNTL__XDMA_MEM_IF_RD_TRANS__SHIFT 0x19
17570#define XDMA_MEM_POWER_CNTL__XDMA_MEM_IF_WR_STATE_MASK 0xc000000
17571#define XDMA_MEM_POWER_CNTL__XDMA_MEM_IF_WR_STATE__SHIFT 0x1a
17572#define XDMA_MEM_POWER_CNTL__XDMA_MEM_IF_WR_TRANS_MASK 0x10000000
17573#define XDMA_MEM_POWER_CNTL__XDMA_MEM_IF_WR_TRANS__SHIFT 0x1c
17574#define XDMA_MEM_POWER_CNTL__XDMA_MEM_IF_BIF_STATE_MASK 0x60000000
17575#define XDMA_MEM_POWER_CNTL__XDMA_MEM_IF_BIF_STATE__SHIFT 0x1d
17576#define XDMA_MEM_POWER_CNTL__XDMA_MEM_IF_BIF_TRANS_MASK 0x80000000
17577#define XDMA_MEM_POWER_CNTL__XDMA_MEM_IF_BIF_TRANS__SHIFT 0x1f
17578#define XDMA_IF_BIF_STATUS__XDMA_IF_BIF_ERROR_STATUS_MASK 0xf
17579#define XDMA_IF_BIF_STATUS__XDMA_IF_BIF_ERROR_STATUS__SHIFT 0x0
17580#define XDMA_IF_BIF_STATUS__XDMA_IF_BIF_ERROR_CLEAR_MASK 0x100
17581#define XDMA_IF_BIF_STATUS__XDMA_IF_BIF_ERROR_CLEAR__SHIFT 0x8
17582#define XDMA_PERF_MEAS_STATUS__XDMA_PERF_MEAS_STATUS_MASK 0xff
17583#define XDMA_PERF_MEAS_STATUS__XDMA_PERF_MEAS_STATUS__SHIFT 0x0
17584#define XDMA_IF_STATUS__XDMA_MC_PCIEWR_BUSY_MASK 0x1
17585#define XDMA_IF_STATUS__XDMA_MC_PCIEWR_BUSY__SHIFT 0x0
17586#define XDMA_TEST_DEBUG_INDEX__XDMA_TEST_DEBUG_INDEX_MASK 0xff
17587#define XDMA_TEST_DEBUG_INDEX__XDMA_TEST_DEBUG_INDEX__SHIFT 0x0
17588#define XDMA_TEST_DEBUG_INDEX__XDMA_TEST_DEBUG_WRITE_EN_MASK 0x100
17589#define XDMA_TEST_DEBUG_INDEX__XDMA_TEST_DEBUG_WRITE_EN__SHIFT 0x8
17590#define XDMA_TEST_DEBUG_DATA__XDMA_TEST_DEBUG_DATA_MASK 0xffffffff
17591#define XDMA_TEST_DEBUG_DATA__XDMA_TEST_DEBUG_DATA__SHIFT 0x0
17592#define XDMA_RBBMIF_RDWR_CNTL__XDMA_RBBMIF_RDWR_DELAY_MASK 0x7
17593#define XDMA_RBBMIF_RDWR_CNTL__XDMA_RBBMIF_RDWR_DELAY__SHIFT 0x0
17594#define XDMA_RBBMIF_RDWR_CNTL__XDMA_RBBMIF_RDWR_TIMEOUT_DIS_MASK 0x8
17595#define XDMA_RBBMIF_RDWR_CNTL__XDMA_RBBMIF_RDWR_TIMEOUT_DIS__SHIFT 0x3
17596#define XDMA_RBBMIF_RDWR_CNTL__XDMA_RBBMIF_TIMEOUT_DELAY_MASK 0xffff8000
17597#define XDMA_RBBMIF_RDWR_CNTL__XDMA_RBBMIF_TIMEOUT_DELAY__SHIFT 0xf
17598#define XDMA_PG_CONTROL__XDMA_PG_CONTROL_MASK 0xffffffff
17599#define XDMA_PG_CONTROL__XDMA_PG_CONTROL__SHIFT 0x0
17600#define XDMA_PG_WDATA__XDMA_PG_WDATA_MASK 0xffffffff
17601#define XDMA_PG_WDATA__XDMA_PG_WDATA__SHIFT 0x0
17602#define XDMA_PG_STATUS__XDMA_SERDES_RDATA_MASK 0xffffff
17603#define XDMA_PG_STATUS__XDMA_SERDES_RDATA__SHIFT 0x0
17604#define XDMA_PG_STATUS__XDMA_PGFSM_READ_READY_MASK 0x1000000
17605#define XDMA_PG_STATUS__XDMA_PGFSM_READ_READY__SHIFT 0x18
17606#define XDMA_PG_STATUS__XDMA_SERDES_BUSY_MASK 0x2000000
17607#define XDMA_PG_STATUS__XDMA_SERDES_BUSY__SHIFT 0x19
17608#define XDMA_PG_STATUS__XDMA_SERDES_SMU_POWER_STATUS_MASK 0x4000000
17609#define XDMA_PG_STATUS__XDMA_SERDES_SMU_POWER_STATUS__SHIFT 0x1a
17610#define XDMA_AON_TEST_DEBUG_INDEX__XDMA_AON_TEST_DEBUG_INDEX_MASK 0xff
17611#define XDMA_AON_TEST_DEBUG_INDEX__XDMA_AON_TEST_DEBUG_INDEX__SHIFT 0x0
17612#define XDMA_AON_TEST_DEBUG_INDEX__XDMA_AON_TEST_DEBUG_WRITE_EN_MASK 0x100
17613#define XDMA_AON_TEST_DEBUG_INDEX__XDMA_AON_TEST_DEBUG_WRITE_EN__SHIFT 0x8
17614#define XDMA_AON_TEST_DEBUG_INDEX__XDMA_DEBUG_SEL_MASK 0x200
17615#define XDMA_AON_TEST_DEBUG_INDEX__XDMA_DEBUG_SEL__SHIFT 0x9
17616#define XDMA_AON_TEST_DEBUG_INDEX__XDMA_DEBUG_OUT_EN_MASK 0x400
17617#define XDMA_AON_TEST_DEBUG_INDEX__XDMA_DEBUG_OUT_EN__SHIFT 0xa
17618#define XDMA_AON_TEST_DEBUG_DATA__XDMA_AON_TEST_DEBUG_DATA_MASK 0xffffffff
17619#define XDMA_AON_TEST_DEBUG_DATA__XDMA_AON_TEST_DEBUG_DATA__SHIFT 0x0
17620#define XDMA_MSTR_CNTL__XDMA_MSTR_ALPHA_POSITION_MASK 0x3000
17621#define XDMA_MSTR_CNTL__XDMA_MSTR_ALPHA_POSITION__SHIFT 0xc
17622#define XDMA_MSTR_CNTL__XDMA_MSTR_MEM_READY_MASK 0x4000
17623#define XDMA_MSTR_CNTL__XDMA_MSTR_MEM_READY__SHIFT 0xe
17624#define XDMA_MSTR_CNTL__XDMA_MSTR_ENABLE_MASK 0x10000
17625#define XDMA_MSTR_CNTL__XDMA_MSTR_ENABLE__SHIFT 0x10
17626#define XDMA_MSTR_CNTL__XDMA_MSTR_DEBUG_MODE_MASK 0x40000
17627#define XDMA_MSTR_CNTL__XDMA_MSTR_DEBUG_MODE__SHIFT 0x12
17628#define XDMA_MSTR_CNTL__XDMA_MSTR_SOFT_RESET_MASK 0x100000
17629#define XDMA_MSTR_CNTL__XDMA_MSTR_SOFT_RESET__SHIFT 0x14
17630#define XDMA_MSTR_CNTL__XDMA_MSTR_BIF_STALL_EN_MASK 0x200000
17631#define XDMA_MSTR_CNTL__XDMA_MSTR_BIF_STALL_EN__SHIFT 0x15
17632#define XDMA_MSTR_STATUS__XDMA_MSTR_VCOUNT_CURRENT_MASK 0x3fff
17633#define XDMA_MSTR_STATUS__XDMA_MSTR_VCOUNT_CURRENT__SHIFT 0x0
17634#define XDMA_MSTR_STATUS__XDMA_MSTR_WRITE_LINE_CURRENT_MASK 0xfff0000
17635#define XDMA_MSTR_STATUS__XDMA_MSTR_WRITE_LINE_CURRENT__SHIFT 0x10
17636#define XDMA_MSTR_STATUS__XDMA_MSTR_STATUS_SELECT_MASK 0x70000000
17637#define XDMA_MSTR_STATUS__XDMA_MSTR_STATUS_SELECT__SHIFT 0x1c
17638#define XDMA_MSTR_MEM_CLIENT_CONFIG__XDMA_MSTR_MEM_CLIENT_SWAP_MASK 0x300
17639#define XDMA_MSTR_MEM_CLIENT_CONFIG__XDMA_MSTR_MEM_CLIENT_SWAP__SHIFT 0x8
17640#define XDMA_MSTR_MEM_CLIENT_CONFIG__XDMA_MSTR_MEM_CLIENT_VMID_MASK 0xf000
17641#define XDMA_MSTR_MEM_CLIENT_CONFIG__XDMA_MSTR_MEM_CLIENT_VMID__SHIFT 0xc
17642#define XDMA_MSTR_MEM_CLIENT_CONFIG__XDMA_MSTR_MEM_CLIENT_PRIV_MASK 0x10000
17643#define XDMA_MSTR_MEM_CLIENT_CONFIG__XDMA_MSTR_MEM_CLIENT_PRIV__SHIFT 0x10
17644#define XDMA_MSTR_LOCAL_SURFACE_BASE_ADDR__XDMA_MSTR_LOCAL_SURFACE_BASE_ADDR_MASK 0xffffffff
17645#define XDMA_MSTR_LOCAL_SURFACE_BASE_ADDR__XDMA_MSTR_LOCAL_SURFACE_BASE_ADDR__SHIFT 0x0
17646#define XDMA_MSTR_LOCAL_SURFACE_BASE_ADDR_HIGH__XDMA_MSTR_LOCAL_SURFACE_BASE_ADDR_HIGH_MASK 0xff
17647#define XDMA_MSTR_LOCAL_SURFACE_BASE_ADDR_HIGH__XDMA_MSTR_LOCAL_SURFACE_BASE_ADDR_HIGH__SHIFT 0x0
17648#define XDMA_MSTR_LOCAL_SURFACE_PITCH__XDMA_MSTR_LOCAL_SURFACE_PITCH_MASK 0x3fff
17649#define XDMA_MSTR_LOCAL_SURFACE_PITCH__XDMA_MSTR_LOCAL_SURFACE_PITCH__SHIFT 0x0
17650#define XDMA_MSTR_CMD_URGENT_CNTL__XDMA_MSTR_CMD_CLIENT_STALL_MASK 0x1
17651#define XDMA_MSTR_CMD_URGENT_CNTL__XDMA_MSTR_CMD_CLIENT_STALL__SHIFT 0x0
17652#define XDMA_MSTR_CMD_URGENT_CNTL__XDMA_MSTR_CMD_URGENT_LEVEL_MASK 0xf00
17653#define XDMA_MSTR_CMD_URGENT_CNTL__XDMA_MSTR_CMD_URGENT_LEVEL__SHIFT 0x8
17654#define XDMA_MSTR_CMD_URGENT_CNTL__XDMA_MSTR_CMD_STALL_DELAY_MASK 0xf000
17655#define XDMA_MSTR_CMD_URGENT_CNTL__XDMA_MSTR_CMD_STALL_DELAY__SHIFT 0xc
17656#define XDMA_MSTR_MEM_URGENT_CNTL__XDMA_MSTR_MEM_CLIENT_STALL_MASK 0x1
17657#define XDMA_MSTR_MEM_URGENT_CNTL__XDMA_MSTR_MEM_CLIENT_STALL__SHIFT 0x0
17658#define XDMA_MSTR_MEM_URGENT_CNTL__XDMA_MSTR_MEM_URGENT_LIMIT_MASK 0xf0
17659#define XDMA_MSTR_MEM_URGENT_CNTL__XDMA_MSTR_MEM_URGENT_LIMIT__SHIFT 0x4
17660#define XDMA_MSTR_MEM_URGENT_CNTL__XDMA_MSTR_MEM_URGENT_LEVEL_MASK 0xf00
17661#define XDMA_MSTR_MEM_URGENT_CNTL__XDMA_MSTR_MEM_URGENT_LEVEL__SHIFT 0x8
17662#define XDMA_MSTR_MEM_URGENT_CNTL__XDMA_MSTR_MEM_STALL_DELAY_MASK 0xf000
17663#define XDMA_MSTR_MEM_URGENT_CNTL__XDMA_MSTR_MEM_STALL_DELAY__SHIFT 0xc
17664#define XDMA_MSTR_MEM_URGENT_CNTL__XDMA_MSTR_MEM_URGENT_TIMER_MASK 0xffff0000
17665#define XDMA_MSTR_MEM_URGENT_CNTL__XDMA_MSTR_MEM_URGENT_TIMER__SHIFT 0x10
17666#define XDMA_MSTR_PCIE_NACK_STATUS__XDMA_MSTR_PCIE_NACK_TAG_MASK 0x3ff
17667#define XDMA_MSTR_PCIE_NACK_STATUS__XDMA_MSTR_PCIE_NACK_TAG__SHIFT 0x0
17668#define XDMA_MSTR_PCIE_NACK_STATUS__XDMA_MSTR_PCIE_NACK_MASK 0x3000
17669#define XDMA_MSTR_PCIE_NACK_STATUS__XDMA_MSTR_PCIE_NACK__SHIFT 0xc
17670#define XDMA_MSTR_PCIE_NACK_STATUS__XDMA_MSTR_PCIE_NACK_CLR_MASK 0x10000
17671#define XDMA_MSTR_PCIE_NACK_STATUS__XDMA_MSTR_PCIE_NACK_CLR__SHIFT 0x10
17672#define XDMA_MSTR_MEM_NACK_STATUS__XDMA_MSTR_MEM_NACK_TAG_MASK 0x3ff
17673#define XDMA_MSTR_MEM_NACK_STATUS__XDMA_MSTR_MEM_NACK_TAG__SHIFT 0x0
17674#define XDMA_MSTR_MEM_NACK_STATUS__XDMA_MSTR_MEM_NACK_MASK 0x3000
17675#define XDMA_MSTR_MEM_NACK_STATUS__XDMA_MSTR_MEM_NACK__SHIFT 0xc
17676#define XDMA_MSTR_MEM_NACK_STATUS__XDMA_MSTR_MEM_NACK_CLR_MASK 0x10000
17677#define XDMA_MSTR_MEM_NACK_STATUS__XDMA_MSTR_MEM_NACK_CLR__SHIFT 0x10
17678#define XDMA_MSTR_VSYNC_GSL_CHECK__XDMA_MSTR_VSYNC_GSL_CHECK_SEL_MASK 0x7
17679#define XDMA_MSTR_VSYNC_GSL_CHECK__XDMA_MSTR_VSYNC_GSL_CHECK_SEL__SHIFT 0x0
17680#define XDMA_MSTR_VSYNC_GSL_CHECK__XDMA_MSTR_VSYNC_GSL_CHECK_V_COUNT_MASK 0x3fff00
17681#define XDMA_MSTR_VSYNC_GSL_CHECK__XDMA_MSTR_VSYNC_GSL_CHECK_V_COUNT__SHIFT 0x8
17682#define XDMA_MSTR_PIPE_CNTL__XDMA_MSTR_CACHE_LINES_MASK 0xff
17683#define XDMA_MSTR_PIPE_CNTL__XDMA_MSTR_CACHE_LINES__SHIFT 0x0
17684#define XDMA_MSTR_PIPE_CNTL__XDMA_MSTR_READ_REQUEST_MASK 0x100
17685#define XDMA_MSTR_PIPE_CNTL__XDMA_MSTR_READ_REQUEST__SHIFT 0x8
17686#define XDMA_MSTR_PIPE_CNTL__XDMA_MSTR_PIPE_FRAME_MODE_MASK 0x200
17687#define XDMA_MSTR_PIPE_CNTL__XDMA_MSTR_PIPE_FRAME_MODE__SHIFT 0x9
17688#define XDMA_MSTR_PIPE_CNTL__XDMA_MSTR_PIPE_SOFT_RESET_MASK 0x400
17689#define XDMA_MSTR_PIPE_CNTL__XDMA_MSTR_PIPE_SOFT_RESET__SHIFT 0xa
17690#define XDMA_MSTR_PIPE_CNTL__XDMA_MSTR_CACHE_INVALIDATE_MASK 0x800
17691#define XDMA_MSTR_PIPE_CNTL__XDMA_MSTR_CACHE_INVALIDATE__SHIFT 0xb
17692#define XDMA_MSTR_PIPE_CNTL__XDMA_MSTR_REQUEST_CHANNEL_ID_MASK 0x7000
17693#define XDMA_MSTR_PIPE_CNTL__XDMA_MSTR_REQUEST_CHANNEL_ID__SHIFT 0xc
17694#define XDMA_MSTR_PIPE_CNTL__XDMA_MSTR_FLIP_MODE_MASK 0x8000
17695#define XDMA_MSTR_PIPE_CNTL__XDMA_MSTR_FLIP_MODE__SHIFT 0xf
17696#define XDMA_MSTR_PIPE_CNTL__XDMA_MSTR_REQUEST_MIN_MASK 0xff0000
17697#define XDMA_MSTR_PIPE_CNTL__XDMA_MSTR_REQUEST_MIN__SHIFT 0x10
17698#define XDMA_MSTR_PIPE_CNTL__XDMA_MSTR_PIPE_ACTIVE_MASK 0x1000000
17699#define XDMA_MSTR_PIPE_CNTL__XDMA_MSTR_PIPE_ACTIVE__SHIFT 0x18
17700#define XDMA_MSTR_PIPE_CNTL__XDMA_MSTR_PIPE_FLUSHING_MASK 0x2000000
17701#define XDMA_MSTR_PIPE_CNTL__XDMA_MSTR_PIPE_FLUSHING__SHIFT 0x19
17702#define XDMA_MSTR_PIPE_CNTL__XDMA_MSTR_PIPE_FLIP_PENDING_MASK 0x4000000
17703#define XDMA_MSTR_PIPE_CNTL__XDMA_MSTR_PIPE_FLIP_PENDING__SHIFT 0x1a
17704#define XDMA_MSTR_PIPE_CNTL__XDMA_MSTR_VSYNC_GSL_ENABLE_MASK 0x8000000
17705#define XDMA_MSTR_PIPE_CNTL__XDMA_MSTR_VSYNC_GSL_ENABLE__SHIFT 0x1b
17706#define XDMA_MSTR_PIPE_CNTL__XDMA_MSTR_SUPERAA_ENABLE_MASK 0x10000000
17707#define XDMA_MSTR_PIPE_CNTL__XDMA_MSTR_SUPERAA_ENABLE__SHIFT 0x1c
17708#define XDMA_MSTR_PIPE_CNTL__XDMA_MSTR_HSYNC_GSL_GROUP_MASK 0x60000000
17709#define XDMA_MSTR_PIPE_CNTL__XDMA_MSTR_HSYNC_GSL_GROUP__SHIFT 0x1d
17710#define XDMA_MSTR_PIPE_CNTL__XDMA_MSTR_GSL_GROUP_MASTER_MASK 0x80000000
17711#define XDMA_MSTR_PIPE_CNTL__XDMA_MSTR_GSL_GROUP_MASTER__SHIFT 0x1f
17712#define XDMA_MSTR_READ_COMMAND__XDMA_MSTR_REQUEST_SIZE_MASK 0x3fff
17713#define XDMA_MSTR_READ_COMMAND__XDMA_MSTR_REQUEST_SIZE__SHIFT 0x0
17714#define XDMA_MSTR_READ_COMMAND__XDMA_MSTR_REQUEST_PREFETCH_MASK 0x3fff0000
17715#define XDMA_MSTR_READ_COMMAND__XDMA_MSTR_REQUEST_PREFETCH__SHIFT 0x10
17716#define XDMA_MSTR_CHANNEL_DIM__XDMA_MSTR_CHANNEL_WIDTH_MASK 0x3fff
17717#define XDMA_MSTR_CHANNEL_DIM__XDMA_MSTR_CHANNEL_WIDTH__SHIFT 0x0
17718#define XDMA_MSTR_CHANNEL_DIM__XDMA_MSTR_CHANNEL_HEIGHT_MASK 0x3fff0000
17719#define XDMA_MSTR_CHANNEL_DIM__XDMA_MSTR_CHANNEL_HEIGHT__SHIFT 0x10
17720#define XDMA_MSTR_HEIGHT__XDMA_MSTR_ACTIVE_HEIGHT_MASK 0x3fff
17721#define XDMA_MSTR_HEIGHT__XDMA_MSTR_ACTIVE_HEIGHT__SHIFT 0x0
17722#define XDMA_MSTR_HEIGHT__XDMA_MSTR_FRAME_HEIGHT_MASK 0x3fff0000
17723#define XDMA_MSTR_HEIGHT__XDMA_MSTR_FRAME_HEIGHT__SHIFT 0x10
17724#define XDMA_MSTR_REMOTE_SURFACE_BASE__XDMA_MSTR_REMOTE_SURFACE_BASE_MASK 0xffffffff
17725#define XDMA_MSTR_REMOTE_SURFACE_BASE__XDMA_MSTR_REMOTE_SURFACE_BASE__SHIFT 0x0
17726#define XDMA_MSTR_REMOTE_SURFACE_BASE_HIGH__XDMA_MSTR_REMOTE_SURFACE_BASE_HIGH_MASK 0xff
17727#define XDMA_MSTR_REMOTE_SURFACE_BASE_HIGH__XDMA_MSTR_REMOTE_SURFACE_BASE_HIGH__SHIFT 0x0
17728#define XDMA_MSTR_REMOTE_GPU_ADDRESS__XDMA_MSTR_REMOTE_GPU_ADDRESS_MASK 0xffffffff
17729#define XDMA_MSTR_REMOTE_GPU_ADDRESS__XDMA_MSTR_REMOTE_GPU_ADDRESS__SHIFT 0x0
17730#define XDMA_MSTR_REMOTE_GPU_ADDRESS_HIGH__XDMA_MSTR_REMOTE_GPU_ADDRESS_HIGH_MASK 0xff
17731#define XDMA_MSTR_REMOTE_GPU_ADDRESS_HIGH__XDMA_MSTR_REMOTE_GPU_ADDRESS_HIGH__SHIFT 0x0
17732#define XDMA_MSTR_CACHE_BASE_ADDR__XDMA_MSTR_CACHE_BASE_ADDR_MASK 0xffffffff
17733#define XDMA_MSTR_CACHE_BASE_ADDR__XDMA_MSTR_CACHE_BASE_ADDR__SHIFT 0x0
17734#define XDMA_MSTR_CACHE_BASE_ADDR_HIGH__XDMA_MSTR_CACHE_BASE_ADDR_HIGH_MASK 0xff
17735#define XDMA_MSTR_CACHE_BASE_ADDR_HIGH__XDMA_MSTR_CACHE_BASE_ADDR_HIGH__SHIFT 0x0
17736#define XDMA_MSTR_CACHE__XDMA_MSTR_CACHE_PITCH_MASK 0x3fff
17737#define XDMA_MSTR_CACHE__XDMA_MSTR_CACHE_PITCH__SHIFT 0x0
17738#define XDMA_MSTR_CACHE__XDMA_MSTR_CACHE_TLB_PG_STATE_MASK 0x60000000
17739#define XDMA_MSTR_CACHE__XDMA_MSTR_CACHE_TLB_PG_STATE__SHIFT 0x1d
17740#define XDMA_MSTR_CACHE__XDMA_MSTR_CACHE_TLB_PG_TRANS_MASK 0x80000000
17741#define XDMA_MSTR_CACHE__XDMA_MSTR_CACHE_TLB_PG_TRANS__SHIFT 0x1f
17742#define XDMA_MSTR_CHANNEL_START__XDMA_MSTR_CHANNEL_START_X_MASK 0x3fff
17743#define XDMA_MSTR_CHANNEL_START__XDMA_MSTR_CHANNEL_START_X__SHIFT 0x0
17744#define XDMA_MSTR_CHANNEL_START__XDMA_MSTR_CHANNEL_START_Y_MASK 0x3fff0000
17745#define XDMA_MSTR_CHANNEL_START__XDMA_MSTR_CHANNEL_START_Y__SHIFT 0x10
17746#define XDMA_MSTR_PERFMEAS_STATUS__XDMA_MSTR_PERFMEAS_DATA_MASK 0xffffff
17747#define XDMA_MSTR_PERFMEAS_STATUS__XDMA_MSTR_PERFMEAS_DATA__SHIFT 0x0
17748#define XDMA_MSTR_PERFMEAS_STATUS__XDMA_MSTR_PERFMEAS_INDEX_MASK 0x7000000
17749#define XDMA_MSTR_PERFMEAS_STATUS__XDMA_MSTR_PERFMEAS_INDEX__SHIFT 0x18
17750#define XDMA_MSTR_PERFMEAS_STATUS__XDMA_MSTR_PERFMEAS_INDEX_MODE_MASK 0xc0000000
17751#define XDMA_MSTR_PERFMEAS_STATUS__XDMA_MSTR_PERFMEAS_INDEX_MODE__SHIFT 0x1e
17752#define XDMA_MSTR_PERFMEAS_CNTL__XDMA_MSTR_CACHE_BW_MEAS_ITER_MASK 0xfff
17753#define XDMA_MSTR_PERFMEAS_CNTL__XDMA_MSTR_CACHE_BW_MEAS_ITER__SHIFT 0x0
17754#define XDMA_MSTR_PERFMEAS_CNTL__XDMA_MSTR_CACHE_BW_SEGID_SEL_MASK 0x1f000
17755#define XDMA_MSTR_PERFMEAS_CNTL__XDMA_MSTR_CACHE_BW_SEGID_SEL__SHIFT 0xc
17756#define XDMA_MSTR_PERFMEAS_CNTL__XDMA_MSTR_CACHE_BW_COUNTER_RST_MASK 0x20000
17757#define XDMA_MSTR_PERFMEAS_CNTL__XDMA_MSTR_CACHE_BW_COUNTER_RST__SHIFT 0x11
17758#define XDMA_MSTR_PERFMEAS_CNTL__XDMA_MSTR_LT_MEAS_ITER_MASK 0x7ff80000
17759#define XDMA_MSTR_PERFMEAS_CNTL__XDMA_MSTR_LT_MEAS_ITER__SHIFT 0x13
17760#define XDMA_MSTR_PERFMEAS_CNTL__XDMA_MSTR_LT_COUNTER_RST_MASK 0x80000000
17761#define XDMA_MSTR_PERFMEAS_CNTL__XDMA_MSTR_LT_COUNTER_RST__SHIFT 0x1f
17762#define XDMA_SLV_CNTL__XDMA_SLV_READ_LINES_MASK 0x1
17763#define XDMA_SLV_CNTL__XDMA_SLV_READ_LINES__SHIFT 0x0
17764#define XDMA_SLV_CNTL__XDMA_SLV_MEM_READY_MASK 0x200
17765#define XDMA_SLV_CNTL__XDMA_SLV_MEM_READY__SHIFT 0x9
17766#define XDMA_SLV_CNTL__XDMA_SLV_ACTIVE_MASK 0x400
17767#define XDMA_SLV_CNTL__XDMA_SLV_ACTIVE__SHIFT 0xa
17768#define XDMA_SLV_CNTL__XDMA_SLV_ALPHA_POSITION_MASK 0x3000
17769#define XDMA_SLV_CNTL__XDMA_SLV_ALPHA_POSITION__SHIFT 0xc
17770#define XDMA_SLV_CNTL__XDMA_SLV_ENABLE_MASK 0x10000
17771#define XDMA_SLV_CNTL__XDMA_SLV_ENABLE__SHIFT 0x10
17772#define XDMA_SLV_CNTL__XDMA_SLV_READ_LAT_TEST_EN_MASK 0x80000
17773#define XDMA_SLV_CNTL__XDMA_SLV_READ_LAT_TEST_EN__SHIFT 0x13
17774#define XDMA_SLV_CNTL__XDMA_SLV_SOFT_RESET_MASK 0x100000
17775#define XDMA_SLV_CNTL__XDMA_SLV_SOFT_RESET__SHIFT 0x14
17776#define XDMA_SLV_CNTL__XDMA_SLV_REQ_MAXED_OUT_MASK 0x1000000
17777#define XDMA_SLV_CNTL__XDMA_SLV_REQ_MAXED_OUT__SHIFT 0x18
17778#define XDMA_SLV_CNTL__XDMA_SLV_WB_BURST_RESET_MASK 0x2000000
17779#define XDMA_SLV_CNTL__XDMA_SLV_WB_BURST_RESET__SHIFT 0x19
17780#define XDMA_SLV_MEM_CLIENT_CONFIG__XDMA_SLV_MEM_CLIENT_SWAP_MASK 0x300
17781#define XDMA_SLV_MEM_CLIENT_CONFIG__XDMA_SLV_MEM_CLIENT_SWAP__SHIFT 0x8
17782#define XDMA_SLV_MEM_CLIENT_CONFIG__XDMA_SLV_MEM_CLIENT_VMID_MASK 0xf000
17783#define XDMA_SLV_MEM_CLIENT_CONFIG__XDMA_SLV_MEM_CLIENT_VMID__SHIFT 0xc
17784#define XDMA_SLV_MEM_CLIENT_CONFIG__XDMA_SLV_MEM_CLIENT_PRIV_MASK 0x10000
17785#define XDMA_SLV_MEM_CLIENT_CONFIG__XDMA_SLV_MEM_CLIENT_PRIV__SHIFT 0x10
17786#define XDMA_SLV_SLS_PITCH__XDMA_SLV_SLS_PITCH_MASK 0x3fff
17787#define XDMA_SLV_SLS_PITCH__XDMA_SLV_SLS_PITCH__SHIFT 0x0
17788#define XDMA_SLV_SLS_PITCH__XDMA_SLV_SLS_WIDTH_MASK 0x3fff0000
17789#define XDMA_SLV_SLS_PITCH__XDMA_SLV_SLS_WIDTH__SHIFT 0x10
17790#define XDMA_SLV_READ_URGENT_CNTL__XDMA_SLV_READ_CLIENT_STALL_MASK 0x1
17791#define XDMA_SLV_READ_URGENT_CNTL__XDMA_SLV_READ_CLIENT_STALL__SHIFT 0x0
17792#define XDMA_SLV_READ_URGENT_CNTL__XDMA_SLV_READ_URGENT_LIMIT_MASK 0xf0
17793#define XDMA_SLV_READ_URGENT_CNTL__XDMA_SLV_READ_URGENT_LIMIT__SHIFT 0x4
17794#define XDMA_SLV_READ_URGENT_CNTL__XDMA_SLV_READ_URGENT_LEVEL_MASK 0xf00
17795#define XDMA_SLV_READ_URGENT_CNTL__XDMA_SLV_READ_URGENT_LEVEL__SHIFT 0x8
17796#define XDMA_SLV_READ_URGENT_CNTL__XDMA_SLV_READ_STALL_DELAY_MASK 0xf000
17797#define XDMA_SLV_READ_URGENT_CNTL__XDMA_SLV_READ_STALL_DELAY__SHIFT 0xc
17798#define XDMA_SLV_READ_URGENT_CNTL__XDMA_SLV_READ_URGENT_TIMER_MASK 0xffff0000
17799#define XDMA_SLV_READ_URGENT_CNTL__XDMA_SLV_READ_URGENT_TIMER__SHIFT 0x10
17800#define XDMA_SLV_WRITE_URGENT_CNTL__XDMA_SLV_WRITE_STALL_MASK 0x1
17801#define XDMA_SLV_WRITE_URGENT_CNTL__XDMA_SLV_WRITE_STALL__SHIFT 0x0
17802#define XDMA_SLV_WRITE_URGENT_CNTL__XDMA_SLV_WRITE_URGENT_LEVEL_MASK 0xf00
17803#define XDMA_SLV_WRITE_URGENT_CNTL__XDMA_SLV_WRITE_URGENT_LEVEL__SHIFT 0x8
17804#define XDMA_SLV_WRITE_URGENT_CNTL__XDMA_SLV_WRITE_STALL_DELAY_MASK 0xf000
17805#define XDMA_SLV_WRITE_URGENT_CNTL__XDMA_SLV_WRITE_STALL_DELAY__SHIFT 0xc
17806#define XDMA_SLV_WB_RATE_CNTL__XDMA_SLV_WB_BURST_SIZE_MASK 0x1ff
17807#define XDMA_SLV_WB_RATE_CNTL__XDMA_SLV_WB_BURST_SIZE__SHIFT 0x0
17808#define XDMA_SLV_WB_RATE_CNTL__XDMA_SLV_WB_BURST_PERIOD_MASK 0xffff0000
17809#define XDMA_SLV_WB_RATE_CNTL__XDMA_SLV_WB_BURST_PERIOD__SHIFT 0x10
17810#define XDMA_SLV_READ_LATENCY_MINMAX__XDMA_SLV_READ_LATENCY_MIN_MASK 0xffff
17811#define XDMA_SLV_READ_LATENCY_MINMAX__XDMA_SLV_READ_LATENCY_MIN__SHIFT 0x0
17812#define XDMA_SLV_READ_LATENCY_MINMAX__XDMA_SLV_READ_LATENCY_MAX_MASK 0xffff0000
17813#define XDMA_SLV_READ_LATENCY_MINMAX__XDMA_SLV_READ_LATENCY_MAX__SHIFT 0x10
17814#define XDMA_SLV_READ_LATENCY_AVE__XDMA_SLV_READ_LATENCY_ACC_MASK 0xfffff
17815#define XDMA_SLV_READ_LATENCY_AVE__XDMA_SLV_READ_LATENCY_ACC__SHIFT 0x0
17816#define XDMA_SLV_READ_LATENCY_AVE__XDMA_SLV_READ_LATENCY_COUNT_MASK 0xfff00000
17817#define XDMA_SLV_READ_LATENCY_AVE__XDMA_SLV_READ_LATENCY_COUNT__SHIFT 0x14
17818#define XDMA_SLV_PCIE_NACK_STATUS__XDMA_SLV_PCIE_NACK_TAG_MASK 0x3ff
17819#define XDMA_SLV_PCIE_NACK_STATUS__XDMA_SLV_PCIE_NACK_TAG__SHIFT 0x0
17820#define XDMA_SLV_PCIE_NACK_STATUS__XDMA_SLV_PCIE_NACK_MASK 0x3000
17821#define XDMA_SLV_PCIE_NACK_STATUS__XDMA_SLV_PCIE_NACK__SHIFT 0xc
17822#define XDMA_SLV_PCIE_NACK_STATUS__XDMA_SLV_PCIE_NACK_CLR_MASK 0x10000
17823#define XDMA_SLV_PCIE_NACK_STATUS__XDMA_SLV_PCIE_NACK_CLR__SHIFT 0x10
17824#define XDMA_SLV_MEM_NACK_STATUS__XDMA_SLV_MEM_NACK_TAG_MASK 0xffff
17825#define XDMA_SLV_MEM_NACK_STATUS__XDMA_SLV_MEM_NACK_TAG__SHIFT 0x0
17826#define XDMA_SLV_MEM_NACK_STATUS__XDMA_SLV_MEM_NACK_MASK 0x30000
17827#define XDMA_SLV_MEM_NACK_STATUS__XDMA_SLV_MEM_NACK__SHIFT 0x10
17828#define XDMA_SLV_MEM_NACK_STATUS__XDMA_SLV_MEM_NACK_CLR_MASK 0x80000000
17829#define XDMA_SLV_MEM_NACK_STATUS__XDMA_SLV_MEM_NACK_CLR__SHIFT 0x1f
17830#define XDMA_SLV_RDRET_BUF_STATUS__XDMA_SLV_RDRET_FREE_ENTRIES_MASK 0x3ff
17831#define XDMA_SLV_RDRET_BUF_STATUS__XDMA_SLV_RDRET_FREE_ENTRIES__SHIFT 0x0
17832#define XDMA_SLV_RDRET_BUF_STATUS__XDMA_SLV_RDRET_BUF_SIZE_MASK 0x3ff000
17833#define XDMA_SLV_RDRET_BUF_STATUS__XDMA_SLV_RDRET_BUF_SIZE__SHIFT 0xc
17834#define XDMA_SLV_RDRET_BUF_STATUS__XDMA_SLV_RDRET_PG_STATE_MASK 0xc00000
17835#define XDMA_SLV_RDRET_BUF_STATUS__XDMA_SLV_RDRET_PG_STATE__SHIFT 0x16
17836#define XDMA_SLV_RDRET_BUF_STATUS__XDMA_SLV_RDRET_PG_TRANS_MASK 0x1000000
17837#define XDMA_SLV_RDRET_BUF_STATUS__XDMA_SLV_RDRET_PG_TRANS__SHIFT 0x18
17838#define XDMA_SLV_READ_LATENCY_TIMER__XDMA_SLV_READ_LATENCY_TIMER_MASK 0xffff
17839#define XDMA_SLV_READ_LATENCY_TIMER__XDMA_SLV_READ_LATENCY_TIMER__SHIFT 0x0
17840#define XDMA_SLV_FLIP_PENDING__XDMA_SLV_FLIP_PENDING_MASK 0x1
17841#define XDMA_SLV_FLIP_PENDING__XDMA_SLV_FLIP_PENDING__SHIFT 0x0
17842#define XDMA_SLV_CHANNEL_CNTL__XDMA_SLV_CHANNEL_WEIGHT_MASK 0x1ff
17843#define XDMA_SLV_CHANNEL_CNTL__XDMA_SLV_CHANNEL_WEIGHT__SHIFT 0x0
17844#define XDMA_SLV_CHANNEL_CNTL__XDMA_SLV_STOP_TRANSFER_MASK 0x10000
17845#define XDMA_SLV_CHANNEL_CNTL__XDMA_SLV_STOP_TRANSFER__SHIFT 0x10
17846#define XDMA_SLV_CHANNEL_CNTL__XDMA_SLV_CHANNEL_SOFT_RESET_MASK 0x20000
17847#define XDMA_SLV_CHANNEL_CNTL__XDMA_SLV_CHANNEL_SOFT_RESET__SHIFT 0x11
17848#define XDMA_SLV_CHANNEL_CNTL__XDMA_SLV_CHANNEL_ACTIVE_MASK 0x1000000
17849#define XDMA_SLV_CHANNEL_CNTL__XDMA_SLV_CHANNEL_ACTIVE__SHIFT 0x18
17850#define XDMA_SLV_REMOTE_GPU_ADDRESS__XDMA_SLV_REMOTE_GPU_ADDRESS_MASK 0xffffffff
17851#define XDMA_SLV_REMOTE_GPU_ADDRESS__XDMA_SLV_REMOTE_GPU_ADDRESS__SHIFT 0x0
17852#define XDMA_SLV_REMOTE_GPU_ADDRESS_HIGH__XDMA_SLV_REMOTE_GPU_ADDRESS_HIGH_MASK 0xff
17853#define XDMA_SLV_REMOTE_GPU_ADDRESS_HIGH__XDMA_SLV_REMOTE_GPU_ADDRESS_HIGH__SHIFT 0x0
17854#define CMD_BUS_TX_CONTROL_LANE0__tx_pwr_MASK 0x7
17855#define CMD_BUS_TX_CONTROL_LANE0__tx_pwr__SHIFT 0x0
17856#define CMD_BUS_TX_CONTROL_LANE0__tx_pg_en_MASK 0x18
17857#define CMD_BUS_TX_CONTROL_LANE0__tx_pg_en__SHIFT 0x3
17858#define CMD_BUS_TX_CONTROL_LANE0__tx_rdy_MASK 0x100
17859#define CMD_BUS_TX_CONTROL_LANE0__tx_rdy__SHIFT 0x8
17860#define CMD_BUS_TX_CONTROL_LANE1__tx_pwr_MASK 0x7
17861#define CMD_BUS_TX_CONTROL_LANE1__tx_pwr__SHIFT 0x0
17862#define CMD_BUS_TX_CONTROL_LANE1__tx_pg_en_MASK 0x18
17863#define CMD_BUS_TX_CONTROL_LANE1__tx_pg_en__SHIFT 0x3
17864#define CMD_BUS_TX_CONTROL_LANE1__tx_rdy_MASK 0x100
17865#define CMD_BUS_TX_CONTROL_LANE1__tx_rdy__SHIFT 0x8
17866#define CMD_BUS_TX_CONTROL_LANE2__tx_pwr_MASK 0x7
17867#define CMD_BUS_TX_CONTROL_LANE2__tx_pwr__SHIFT 0x0
17868#define CMD_BUS_TX_CONTROL_LANE2__tx_pg_en_MASK 0x18
17869#define CMD_BUS_TX_CONTROL_LANE2__tx_pg_en__SHIFT 0x3
17870#define CMD_BUS_TX_CONTROL_LANE2__tx_rdy_MASK 0x100
17871#define CMD_BUS_TX_CONTROL_LANE2__tx_rdy__SHIFT 0x8
17872#define CMD_BUS_TX_CONTROL_LANE3__tx_pwr_MASK 0x7
17873#define CMD_BUS_TX_CONTROL_LANE3__tx_pwr__SHIFT 0x0
17874#define CMD_BUS_TX_CONTROL_LANE3__tx_pg_en_MASK 0x18
17875#define CMD_BUS_TX_CONTROL_LANE3__tx_pg_en__SHIFT 0x3
17876#define CMD_BUS_TX_CONTROL_LANE3__tx_rdy_MASK 0x100
17877#define CMD_BUS_TX_CONTROL_LANE3__tx_rdy__SHIFT 0x8
17878#define MARGIN_DEEMPH_LANE0__txmarg_sel_MASK 0x7
17879#define MARGIN_DEEMPH_LANE0__txmarg_sel__SHIFT 0x0
17880#define MARGIN_DEEMPH_LANE0__deemph_sel_MASK 0x18
17881#define MARGIN_DEEMPH_LANE0__deemph_sel__SHIFT 0x3
17882#define MARGIN_DEEMPH_LANE0__tx_margin_en_MASK 0x20
17883#define MARGIN_DEEMPH_LANE0__tx_margin_en__SHIFT 0x5
17884#define MARGIN_DEEMPH_LANE1__txmarg_sel_MASK 0x7
17885#define MARGIN_DEEMPH_LANE1__txmarg_sel__SHIFT 0x0
17886#define MARGIN_DEEMPH_LANE1__deemph_sel_MASK 0x18
17887#define MARGIN_DEEMPH_LANE1__deemph_sel__SHIFT 0x3
17888#define MARGIN_DEEMPH_LANE1__tx_margin_en_MASK 0x20
17889#define MARGIN_DEEMPH_LANE1__tx_margin_en__SHIFT 0x5
17890#define MARGIN_DEEMPH_LANE2__txmarg_sel_MASK 0x7
17891#define MARGIN_DEEMPH_LANE2__txmarg_sel__SHIFT 0x0
17892#define MARGIN_DEEMPH_LANE2__deemph_sel_MASK 0x18
17893#define MARGIN_DEEMPH_LANE2__deemph_sel__SHIFT 0x3
17894#define MARGIN_DEEMPH_LANE2__tx_margin_en_MASK 0x20
17895#define MARGIN_DEEMPH_LANE2__tx_margin_en__SHIFT 0x5
17896#define MARGIN_DEEMPH_LANE3__txmarg_sel_MASK 0x7
17897#define MARGIN_DEEMPH_LANE3__txmarg_sel__SHIFT 0x0
17898#define MARGIN_DEEMPH_LANE3__deemph_sel_MASK 0x18
17899#define MARGIN_DEEMPH_LANE3__deemph_sel__SHIFT 0x3
17900#define MARGIN_DEEMPH_LANE3__tx_margin_en_MASK 0x20
17901#define MARGIN_DEEMPH_LANE3__tx_margin_en__SHIFT 0x5
17902#define CMD_BUS_GLOBAL_FOR_TX_LANE0__twosym_en_MASK 0x6
17903#define CMD_BUS_GLOBAL_FOR_TX_LANE0__twosym_en__SHIFT 0x1
17904#define CMD_BUS_GLOBAL_FOR_TX_LANE0__link_speed_MASK 0x18
17905#define CMD_BUS_GLOBAL_FOR_TX_LANE0__link_speed__SHIFT 0x3
17906#define CMD_BUS_GLOBAL_FOR_TX_LANE0__gang_mode_MASK 0xe0
17907#define CMD_BUS_GLOBAL_FOR_TX_LANE0__gang_mode__SHIFT 0x5
17908#define CMD_BUS_GLOBAL_FOR_TX_LANE0__max_linkrate_MASK 0x300
17909#define CMD_BUS_GLOBAL_FOR_TX_LANE0__max_linkrate__SHIFT 0x8
17910#define CMD_BUS_GLOBAL_FOR_TX_LANE0__pcs_freq_MASK 0xc00
17911#define CMD_BUS_GLOBAL_FOR_TX_LANE0__pcs_freq__SHIFT 0xa
17912#define CMD_BUS_GLOBAL_FOR_TX_LANE0__pcs_clken_MASK 0x1000
17913#define CMD_BUS_GLOBAL_FOR_TX_LANE0__pcs_clken__SHIFT 0xc
17914#define CMD_BUS_GLOBAL_FOR_TX_LANE0__pcs_clkdone_MASK 0x2000
17915#define CMD_BUS_GLOBAL_FOR_TX_LANE0__pcs_clkdone__SHIFT 0xd
17916#define CMD_BUS_GLOBAL_FOR_TX_LANE0__pll1_always_on_MASK 0x4000
17917#define CMD_BUS_GLOBAL_FOR_TX_LANE0__pll1_always_on__SHIFT 0xe
17918#define CMD_BUS_GLOBAL_FOR_TX_LANE0__rdclk_div2_en_MASK 0x8000
17919#define CMD_BUS_GLOBAL_FOR_TX_LANE0__rdclk_div2_en__SHIFT 0xf
17920#define CMD_BUS_GLOBAL_FOR_TX_LANE0__tx_boost_adj_MASK 0xf0000
17921#define CMD_BUS_GLOBAL_FOR_TX_LANE0__tx_boost_adj__SHIFT 0x10
17922#define CMD_BUS_GLOBAL_FOR_TX_LANE0__tx_boost_en_MASK 0x100000
17923#define CMD_BUS_GLOBAL_FOR_TX_LANE0__tx_boost_en__SHIFT 0x14
17924#define CMD_BUS_GLOBAL_FOR_TX_LANE0__tx_binary_ron_code_offset_MASK 0xc00000
17925#define CMD_BUS_GLOBAL_FOR_TX_LANE0__tx_binary_ron_code_offset__SHIFT 0x16
17926#define CMD_BUS_GLOBAL_FOR_TX_LANE1__twosym_en_MASK 0x6
17927#define CMD_BUS_GLOBAL_FOR_TX_LANE1__twosym_en__SHIFT 0x1
17928#define CMD_BUS_GLOBAL_FOR_TX_LANE1__link_speed_MASK 0x18
17929#define CMD_BUS_GLOBAL_FOR_TX_LANE1__link_speed__SHIFT 0x3
17930#define CMD_BUS_GLOBAL_FOR_TX_LANE1__gang_mode_MASK 0xe0
17931#define CMD_BUS_GLOBAL_FOR_TX_LANE1__gang_mode__SHIFT 0x5
17932#define CMD_BUS_GLOBAL_FOR_TX_LANE1__max_linkrate_MASK 0x300
17933#define CMD_BUS_GLOBAL_FOR_TX_LANE1__max_linkrate__SHIFT 0x8
17934#define CMD_BUS_GLOBAL_FOR_TX_LANE1__pcs_freq_MASK 0xc00
17935#define CMD_BUS_GLOBAL_FOR_TX_LANE1__pcs_freq__SHIFT 0xa
17936#define CMD_BUS_GLOBAL_FOR_TX_LANE1__pcs_clken_MASK 0x1000
17937#define CMD_BUS_GLOBAL_FOR_TX_LANE1__pcs_clken__SHIFT 0xc
17938#define CMD_BUS_GLOBAL_FOR_TX_LANE1__pcs_clkdone_MASK 0x2000
17939#define CMD_BUS_GLOBAL_FOR_TX_LANE1__pcs_clkdone__SHIFT 0xd
17940#define CMD_BUS_GLOBAL_FOR_TX_LANE1__pll1_always_on_MASK 0x4000
17941#define CMD_BUS_GLOBAL_FOR_TX_LANE1__pll1_always_on__SHIFT 0xe
17942#define CMD_BUS_GLOBAL_FOR_TX_LANE1__rdclk_div2_en_MASK 0x8000
17943#define CMD_BUS_GLOBAL_FOR_TX_LANE1__rdclk_div2_en__SHIFT 0xf
17944#define CMD_BUS_GLOBAL_FOR_TX_LANE1__tx_boost_adj_MASK 0xf0000
17945#define CMD_BUS_GLOBAL_FOR_TX_LANE1__tx_boost_adj__SHIFT 0x10
17946#define CMD_BUS_GLOBAL_FOR_TX_LANE1__tx_boost_en_MASK 0x100000
17947#define CMD_BUS_GLOBAL_FOR_TX_LANE1__tx_boost_en__SHIFT 0x14
17948#define CMD_BUS_GLOBAL_FOR_TX_LANE1__tx_binary_ron_code_offset_MASK 0xc00000
17949#define CMD_BUS_GLOBAL_FOR_TX_LANE1__tx_binary_ron_code_offset__SHIFT 0x16
17950#define CMD_BUS_GLOBAL_FOR_TX_LANE2__twosym_en_MASK 0x6
17951#define CMD_BUS_GLOBAL_FOR_TX_LANE2__twosym_en__SHIFT 0x1
17952#define CMD_BUS_GLOBAL_FOR_TX_LANE2__link_speed_MASK 0x18
17953#define CMD_BUS_GLOBAL_FOR_TX_LANE2__link_speed__SHIFT 0x3
17954#define CMD_BUS_GLOBAL_FOR_TX_LANE2__gang_mode_MASK 0xe0
17955#define CMD_BUS_GLOBAL_FOR_TX_LANE2__gang_mode__SHIFT 0x5
17956#define CMD_BUS_GLOBAL_FOR_TX_LANE2__max_linkrate_MASK 0x300
17957#define CMD_BUS_GLOBAL_FOR_TX_LANE2__max_linkrate__SHIFT 0x8
17958#define CMD_BUS_GLOBAL_FOR_TX_LANE2__pcs_freq_MASK 0xc00
17959#define CMD_BUS_GLOBAL_FOR_TX_LANE2__pcs_freq__SHIFT 0xa
17960#define CMD_BUS_GLOBAL_FOR_TX_LANE2__pcs_clken_MASK 0x1000
17961#define CMD_BUS_GLOBAL_FOR_TX_LANE2__pcs_clken__SHIFT 0xc
17962#define CMD_BUS_GLOBAL_FOR_TX_LANE2__pcs_clkdone_MASK 0x2000
17963#define CMD_BUS_GLOBAL_FOR_TX_LANE2__pcs_clkdone__SHIFT 0xd
17964#define CMD_BUS_GLOBAL_FOR_TX_LANE2__pll1_always_on_MASK 0x4000
17965#define CMD_BUS_GLOBAL_FOR_TX_LANE2__pll1_always_on__SHIFT 0xe
17966#define CMD_BUS_GLOBAL_FOR_TX_LANE2__rdclk_div2_en_MASK 0x8000
17967#define CMD_BUS_GLOBAL_FOR_TX_LANE2__rdclk_div2_en__SHIFT 0xf
17968#define CMD_BUS_GLOBAL_FOR_TX_LANE2__tx_boost_adj_MASK 0xf0000
17969#define CMD_BUS_GLOBAL_FOR_TX_LANE2__tx_boost_adj__SHIFT 0x10
17970#define CMD_BUS_GLOBAL_FOR_TX_LANE2__tx_boost_en_MASK 0x100000
17971#define CMD_BUS_GLOBAL_FOR_TX_LANE2__tx_boost_en__SHIFT 0x14
17972#define CMD_BUS_GLOBAL_FOR_TX_LANE2__tx_binary_ron_code_offset_MASK 0xc00000
17973#define CMD_BUS_GLOBAL_FOR_TX_LANE2__tx_binary_ron_code_offset__SHIFT 0x16
17974#define CMD_BUS_GLOBAL_FOR_TX_LANE3__twosym_en_MASK 0x6
17975#define CMD_BUS_GLOBAL_FOR_TX_LANE3__twosym_en__SHIFT 0x1
17976#define CMD_BUS_GLOBAL_FOR_TX_LANE3__link_speed_MASK 0x18
17977#define CMD_BUS_GLOBAL_FOR_TX_LANE3__link_speed__SHIFT 0x3
17978#define CMD_BUS_GLOBAL_FOR_TX_LANE3__gang_mode_MASK 0xe0
17979#define CMD_BUS_GLOBAL_FOR_TX_LANE3__gang_mode__SHIFT 0x5
17980#define CMD_BUS_GLOBAL_FOR_TX_LANE3__max_linkrate_MASK 0x300
17981#define CMD_BUS_GLOBAL_FOR_TX_LANE3__max_linkrate__SHIFT 0x8
17982#define CMD_BUS_GLOBAL_FOR_TX_LANE3__pcs_freq_MASK 0xc00
17983#define CMD_BUS_GLOBAL_FOR_TX_LANE3__pcs_freq__SHIFT 0xa
17984#define CMD_BUS_GLOBAL_FOR_TX_LANE3__pcs_clken_MASK 0x1000
17985#define CMD_BUS_GLOBAL_FOR_TX_LANE3__pcs_clken__SHIFT 0xc
17986#define CMD_BUS_GLOBAL_FOR_TX_LANE3__pcs_clkdone_MASK 0x2000
17987#define CMD_BUS_GLOBAL_FOR_TX_LANE3__pcs_clkdone__SHIFT 0xd
17988#define CMD_BUS_GLOBAL_FOR_TX_LANE3__pll1_always_on_MASK 0x4000
17989#define CMD_BUS_GLOBAL_FOR_TX_LANE3__pll1_always_on__SHIFT 0xe
17990#define CMD_BUS_GLOBAL_FOR_TX_LANE3__rdclk_div2_en_MASK 0x8000
17991#define CMD_BUS_GLOBAL_FOR_TX_LANE3__rdclk_div2_en__SHIFT 0xf
17992#define CMD_BUS_GLOBAL_FOR_TX_LANE3__tx_boost_adj_MASK 0xf0000
17993#define CMD_BUS_GLOBAL_FOR_TX_LANE3__tx_boost_adj__SHIFT 0x10
17994#define CMD_BUS_GLOBAL_FOR_TX_LANE3__tx_boost_en_MASK 0x100000
17995#define CMD_BUS_GLOBAL_FOR_TX_LANE3__tx_boost_en__SHIFT 0x14
17996#define CMD_BUS_GLOBAL_FOR_TX_LANE3__tx_binary_ron_code_offset_MASK 0xc00000
17997#define CMD_BUS_GLOBAL_FOR_TX_LANE3__tx_binary_ron_code_offset__SHIFT 0x16
17998#define TX_DISP_RFU0_LANE0__rfu_value0_MASK 0xffffffff
17999#define TX_DISP_RFU0_LANE0__rfu_value0__SHIFT 0x0
18000#define TX_DISP_RFU0_LANE1__rfu_value0_MASK 0xffffffff
18001#define TX_DISP_RFU0_LANE1__rfu_value0__SHIFT 0x0
18002#define TX_DISP_RFU0_LANE2__rfu_value0_MASK 0xffffffff
18003#define TX_DISP_RFU0_LANE2__rfu_value0__SHIFT 0x0
18004#define TX_DISP_RFU0_LANE3__rfu_value0_MASK 0xffffffff
18005#define TX_DISP_RFU0_LANE3__rfu_value0__SHIFT 0x0
18006#define TX_DISP_RFU1_LANE0__rfu_value1_MASK 0xffffffff
18007#define TX_DISP_RFU1_LANE0__rfu_value1__SHIFT 0x0
18008#define TX_DISP_RFU1_LANE1__rfu_value1_MASK 0xffffffff
18009#define TX_DISP_RFU1_LANE1__rfu_value1__SHIFT 0x0
18010#define TX_DISP_RFU1_LANE2__rfu_value1_MASK 0xffffffff
18011#define TX_DISP_RFU1_LANE2__rfu_value1__SHIFT 0x0
18012#define TX_DISP_RFU1_LANE3__rfu_value1_MASK 0xffffffff
18013#define TX_DISP_RFU1_LANE3__rfu_value1__SHIFT 0x0
18014#define TX_DISP_RFU2_LANE0__rfu_value2_MASK 0xffffffff
18015#define TX_DISP_RFU2_LANE0__rfu_value2__SHIFT 0x0
18016#define TX_DISP_RFU2_LANE1__rfu_value2_MASK 0xffffffff
18017#define TX_DISP_RFU2_LANE1__rfu_value2__SHIFT 0x0
18018#define TX_DISP_RFU2_LANE2__rfu_value2_MASK 0xffffffff
18019#define TX_DISP_RFU2_LANE2__rfu_value2__SHIFT 0x0
18020#define TX_DISP_RFU2_LANE3__rfu_value2_MASK 0xffffffff
18021#define TX_DISP_RFU2_LANE3__rfu_value2__SHIFT 0x0
18022#define TX_DISP_RFU3_LANE0__rfu_value3_MASK 0xffffffff
18023#define TX_DISP_RFU3_LANE0__rfu_value3__SHIFT 0x0
18024#define TX_DISP_RFU3_LANE1__rfu_value3_MASK 0xffffffff
18025#define TX_DISP_RFU3_LANE1__rfu_value3__SHIFT 0x0
18026#define TX_DISP_RFU3_LANE2__rfu_value3_MASK 0xffffffff
18027#define TX_DISP_RFU3_LANE2__rfu_value3__SHIFT 0x0
18028#define TX_DISP_RFU3_LANE3__rfu_value3_MASK 0xffffffff
18029#define TX_DISP_RFU3_LANE3__rfu_value3__SHIFT 0x0
18030#define TX_DISP_RFU4_LANE0__rfu_value4_MASK 0xffffffff
18031#define TX_DISP_RFU4_LANE0__rfu_value4__SHIFT 0x0
18032#define TX_DISP_RFU4_LANE1__rfu_value4_MASK 0xffffffff
18033#define TX_DISP_RFU4_LANE1__rfu_value4__SHIFT 0x0
18034#define TX_DISP_RFU4_LANE2__rfu_value4_MASK 0xffffffff
18035#define TX_DISP_RFU4_LANE2__rfu_value4__SHIFT 0x0
18036#define TX_DISP_RFU4_LANE3__rfu_value4_MASK 0xffffffff
18037#define TX_DISP_RFU4_LANE3__rfu_value4__SHIFT 0x0
18038#define TX_DISP_RFU5_LANE0__rfu_value5_MASK 0xffffffff
18039#define TX_DISP_RFU5_LANE0__rfu_value5__SHIFT 0x0
18040#define TX_DISP_RFU5_LANE1__rfu_value5_MASK 0xffffffff
18041#define TX_DISP_RFU5_LANE1__rfu_value5__SHIFT 0x0
18042#define TX_DISP_RFU5_LANE2__rfu_value5_MASK 0xffffffff
18043#define TX_DISP_RFU5_LANE2__rfu_value5__SHIFT 0x0
18044#define TX_DISP_RFU5_LANE3__rfu_value5_MASK 0xffffffff
18045#define TX_DISP_RFU5_LANE3__rfu_value5__SHIFT 0x0
18046#define TX_DISP_RFU6_LANE0__rfu_value6_MASK 0xffffffff
18047#define TX_DISP_RFU6_LANE0__rfu_value6__SHIFT 0x0
18048#define TX_DISP_RFU6_LANE1__rfu_value6_MASK 0xffffffff
18049#define TX_DISP_RFU6_LANE1__rfu_value6__SHIFT 0x0
18050#define TX_DISP_RFU6_LANE2__rfu_value6_MASK 0xffffffff
18051#define TX_DISP_RFU6_LANE2__rfu_value6__SHIFT 0x0
18052#define TX_DISP_RFU6_LANE3__rfu_value6_MASK 0xffffffff
18053#define TX_DISP_RFU6_LANE3__rfu_value6__SHIFT 0x0
18054#define TX_DISP_RFU7_LANE0__rfu_value7_MASK 0xffffffff
18055#define TX_DISP_RFU7_LANE0__rfu_value7__SHIFT 0x0
18056#define TX_DISP_RFU7_LANE1__rfu_value7_MASK 0xffffffff
18057#define TX_DISP_RFU7_LANE1__rfu_value7__SHIFT 0x0
18058#define TX_DISP_RFU7_LANE2__rfu_value7_MASK 0xffffffff
18059#define TX_DISP_RFU7_LANE2__rfu_value7__SHIFT 0x0
18060#define TX_DISP_RFU7_LANE3__rfu_value7_MASK 0xffffffff
18061#define TX_DISP_RFU7_LANE3__rfu_value7__SHIFT 0x0
18062#define TX_DISP_RFU8_LANE0__rfu_value8_MASK 0xffffffff
18063#define TX_DISP_RFU8_LANE0__rfu_value8__SHIFT 0x0
18064#define TX_DISP_RFU8_LANE1__rfu_value8_MASK 0xffffffff
18065#define TX_DISP_RFU8_LANE1__rfu_value8__SHIFT 0x0
18066#define TX_DISP_RFU8_LANE2__rfu_value8_MASK 0xffffffff
18067#define TX_DISP_RFU8_LANE2__rfu_value8__SHIFT 0x0
18068#define TX_DISP_RFU8_LANE3__rfu_value8_MASK 0xffffffff
18069#define TX_DISP_RFU8_LANE3__rfu_value8__SHIFT 0x0
18070#define TX_DISP_RFU9_LANE0__rfu_value9_MASK 0xffffffff
18071#define TX_DISP_RFU9_LANE0__rfu_value9__SHIFT 0x0
18072#define TX_DISP_RFU9_LANE1__rfu_value9_MASK 0xffffffff
18073#define TX_DISP_RFU9_LANE1__rfu_value9__SHIFT 0x0
18074#define TX_DISP_RFU9_LANE2__rfu_value9_MASK 0xffffffff
18075#define TX_DISP_RFU9_LANE2__rfu_value9__SHIFT 0x0
18076#define TX_DISP_RFU9_LANE3__rfu_value9_MASK 0xffffffff
18077#define TX_DISP_RFU9_LANE3__rfu_value9__SHIFT 0x0
18078#define TX_DISP_RFU10_LANE0__rfu_value10_MASK 0xffffffff
18079#define TX_DISP_RFU10_LANE0__rfu_value10__SHIFT 0x0
18080#define TX_DISP_RFU10_LANE1__rfu_value10_MASK 0xffffffff
18081#define TX_DISP_RFU10_LANE1__rfu_value10__SHIFT 0x0
18082#define TX_DISP_RFU10_LANE2__rfu_value10_MASK 0xffffffff
18083#define TX_DISP_RFU10_LANE2__rfu_value10__SHIFT 0x0
18084#define TX_DISP_RFU10_LANE3__rfu_value10_MASK 0xffffffff
18085#define TX_DISP_RFU10_LANE3__rfu_value10__SHIFT 0x0
18086#define TX_DISP_RFU11_LANE0__rfu_value11_MASK 0xffffffff
18087#define TX_DISP_RFU11_LANE0__rfu_value11__SHIFT 0x0
18088#define TX_DISP_RFU11_LANE1__rfu_value11_MASK 0xffffffff
18089#define TX_DISP_RFU11_LANE1__rfu_value11__SHIFT 0x0
18090#define TX_DISP_RFU11_LANE2__rfu_value11_MASK 0xffffffff
18091#define TX_DISP_RFU11_LANE2__rfu_value11__SHIFT 0x0
18092#define TX_DISP_RFU11_LANE3__rfu_value11_MASK 0xffffffff
18093#define TX_DISP_RFU11_LANE3__rfu_value11__SHIFT 0x0
18094#define TX_DISP_RFU12_LANE0__rfu_value12_MASK 0xffffffff
18095#define TX_DISP_RFU12_LANE0__rfu_value12__SHIFT 0x0
18096#define TX_DISP_RFU12_LANE1__rfu_value12_MASK 0xffffffff
18097#define TX_DISP_RFU12_LANE1__rfu_value12__SHIFT 0x0
18098#define TX_DISP_RFU12_LANE2__rfu_value12_MASK 0xffffffff
18099#define TX_DISP_RFU12_LANE2__rfu_value12__SHIFT 0x0
18100#define TX_DISP_RFU12_LANE3__rfu_value12_MASK 0xffffffff
18101#define TX_DISP_RFU12_LANE3__rfu_value12__SHIFT 0x0
18102#define COMMON_MAR_DEEMPH_NOM__tx_margin_nom_MASK 0xff
18103#define COMMON_MAR_DEEMPH_NOM__tx_margin_nom__SHIFT 0x0
18104#define COMMON_MAR_DEEMPH_NOM__deemph_gen1_nom_MASK 0xff00
18105#define COMMON_MAR_DEEMPH_NOM__deemph_gen1_nom__SHIFT 0x8
18106#define COMMON_MAR_DEEMPH_NOM__deemph35_gen2_nom_MASK 0xff0000
18107#define COMMON_MAR_DEEMPH_NOM__deemph35_gen2_nom__SHIFT 0x10
18108#define COMMON_MAR_DEEMPH_NOM__deemph60_gen2_nom_MASK 0xff000000
18109#define COMMON_MAR_DEEMPH_NOM__deemph60_gen2_nom__SHIFT 0x18
18110#define COMMON_LANE_PWRMGMT__pgdelay_MASK 0xf
18111#define COMMON_LANE_PWRMGMT__pgdelay__SHIFT 0x0
18112#define COMMON_LANE_PWRMGMT__pgmask_MASK 0x3f0
18113#define COMMON_LANE_PWRMGMT__pgmask__SHIFT 0x4
18114#define COMMON_LANE_PWRMGMT__vprot_en_MASK 0x800
18115#define COMMON_LANE_PWRMGMT__vprot_en__SHIFT 0xb
18116#define COMMON_TXCNTRL__rdptr_rst_val_gen3_MASK 0x1f
18117#define COMMON_TXCNTRL__rdptr_rst_val_gen3__SHIFT 0x0
18118#define COMMON_TXCNTRL__clkgate_dis_MASK 0x20
18119#define COMMON_TXCNTRL__clkgate_dis__SHIFT 0x5
18120#define COMMON_TXCNTRL__slew_rate_ctl_gen1_MASK 0x1c0
18121#define COMMON_TXCNTRL__slew_rate_ctl_gen1__SHIFT 0x6
18122#define COMMON_TXCNTRL__slew_rate_ctl_gen2_MASK 0xe00
18123#define COMMON_TXCNTRL__slew_rate_ctl_gen2__SHIFT 0x9
18124#define COMMON_TXCNTRL__slew_rate_ctl_gen3_MASK 0x7000
18125#define COMMON_TXCNTRL__slew_rate_ctl_gen3__SHIFT 0xc
18126#define COMMON_TXCNTRL__dual_dvi_mstr_en_MASK 0x8000
18127#define COMMON_TXCNTRL__dual_dvi_mstr_en__SHIFT 0xf
18128#define COMMON_TXCNTRL__dual_dvi_en_MASK 0x10000
18129#define COMMON_TXCNTRL__dual_dvi_en__SHIFT 0x10
18130#define COMMON_TMDP__tmdp_spare_MASK 0xffffffff
18131#define COMMON_TMDP__tmdp_spare__SHIFT 0x0
18132#define COMMON_LANE_RESETS__lane_0_reset_l_MASK 0x1
18133#define COMMON_LANE_RESETS__lane_0_reset_l__SHIFT 0x0
18134#define COMMON_LANE_RESETS__lane_1_reset_l_MASK 0x2
18135#define COMMON_LANE_RESETS__lane_1_reset_l__SHIFT 0x1
18136#define COMMON_LANE_RESETS__lane_2_reset_l_MASK 0x4
18137#define COMMON_LANE_RESETS__lane_2_reset_l__SHIFT 0x2
18138#define COMMON_LANE_RESETS__lane_3_reset_l_MASK 0x8
18139#define COMMON_LANE_RESETS__lane_3_reset_l__SHIFT 0x3
18140#define COMMON_LANE_RESETS__lane_4_reset_l_MASK 0x10
18141#define COMMON_LANE_RESETS__lane_4_reset_l__SHIFT 0x4
18142#define COMMON_LANE_RESETS__lane_5_reset_l_MASK 0x20
18143#define COMMON_LANE_RESETS__lane_5_reset_l__SHIFT 0x5
18144#define COMMON_LANE_RESETS__lane_6_reset_l_MASK 0x40
18145#define COMMON_LANE_RESETS__lane_6_reset_l__SHIFT 0x6
18146#define COMMON_LANE_RESETS__lane_7_reset_l_MASK 0x80
18147#define COMMON_LANE_RESETS__lane_7_reset_l__SHIFT 0x7
18148#define COMMON_ZCALCODE_CTRL__zcalcode_override_MASK 0x1
18149#define COMMON_ZCALCODE_CTRL__zcalcode_override__SHIFT 0x0
18150#define COMMON_ZCALCODE_CTRL__tx_binary_code_override_val_MASK 0x3e
18151#define COMMON_ZCALCODE_CTRL__tx_binary_code_override_val__SHIFT 0x1
18152#define COMMON_ZCALCODE_CTRL__tx_driver_fifty_ohms_MASK 0x200000
18153#define COMMON_ZCALCODE_CTRL__tx_driver_fifty_ohms__SHIFT 0x15
18154#define COMMON_DISP_RFU1__rfu_value1_MASK 0xffffffff
18155#define COMMON_DISP_RFU1__rfu_value1__SHIFT 0x0
18156#define COMMON_DISP_RFU2__rfu_value2_MASK 0xffffffff
18157#define COMMON_DISP_RFU2__rfu_value2__SHIFT 0x0
18158#define COMMON_DISP_RFU3__rfu_value3_MASK 0xffffffff
18159#define COMMON_DISP_RFU3__rfu_value3__SHIFT 0x0
18160#define COMMON_DISP_RFU4__rfu_value4_MASK 0xffffffff
18161#define COMMON_DISP_RFU4__rfu_value4__SHIFT 0x0
18162#define COMMON_DISP_RFU5__rfu_value5_MASK 0xffffffff
18163#define COMMON_DISP_RFU5__rfu_value5__SHIFT 0x0
18164#define COMMON_DISP_RFU6__rfu_value6_MASK 0xffffffff
18165#define COMMON_DISP_RFU6__rfu_value6__SHIFT 0x0
18166#define COMMON_DISP_RFU7__rfu_value7_MASK 0xffffffff
18167#define COMMON_DISP_RFU7__rfu_value7__SHIFT 0x0
18168#define FREQ_CTRL0__fcw0_frac_MASK 0xffff
18169#define FREQ_CTRL0__fcw0_frac__SHIFT 0x0
18170#define FREQ_CTRL0__fcw0_int_MASK 0x1ff0000
18171#define FREQ_CTRL0__fcw0_int__SHIFT 0x10
18172#define FREQ_CTRL1__fcw1_frac_MASK 0xffff
18173#define FREQ_CTRL1__fcw1_frac__SHIFT 0x0
18174#define FREQ_CTRL1__fcw1_int_MASK 0x1ff0000
18175#define FREQ_CTRL1__fcw1_int__SHIFT 0x10
18176#define FREQ_CTRL2__fcw_denom_MASK 0xffff
18177#define FREQ_CTRL2__fcw_denom__SHIFT 0x0
18178#define FREQ_CTRL2__fcw_slew_frac_MASK 0xffff0000
18179#define FREQ_CTRL2__fcw_slew_frac__SHIFT 0x10
18180#define FREQ_CTRL3__refclk_div_MASK 0x3
18181#define FREQ_CTRL3__refclk_div__SHIFT 0x0
18182#define FREQ_CTRL3__vco_pre_div_MASK 0x18
18183#define FREQ_CTRL3__vco_pre_div__SHIFT 0x3
18184#define FREQ_CTRL3__fracn_en_MASK 0x40
18185#define FREQ_CTRL3__fracn_en__SHIFT 0x6
18186#define FREQ_CTRL3__ssc_en_MASK 0x100
18187#define FREQ_CTRL3__ssc_en__SHIFT 0x8
18188#define FREQ_CTRL3__fcw_sel_MASK 0x400
18189#define FREQ_CTRL3__fcw_sel__SHIFT 0xa
18190#define FREQ_CTRL3__freq_jump_en_MASK 0x1000
18191#define FREQ_CTRL3__freq_jump_en__SHIFT 0xc
18192#define FREQ_CTRL3__tdc_resolution_MASK 0xff0000
18193#define FREQ_CTRL3__tdc_resolution__SHIFT 0x10
18194#define FREQ_CTRL3__dpll_cfg_1_MASK 0xff000000
18195#define FREQ_CTRL3__dpll_cfg_1__SHIFT 0x18
18196#define BW_CTRL_COARSE__gi_coarse_mant_MASK 0x3
18197#define BW_CTRL_COARSE__gi_coarse_mant__SHIFT 0x0
18198#define BW_CTRL_COARSE__gi_coarse_exp_MASK 0x3c
18199#define BW_CTRL_COARSE__gi_coarse_exp__SHIFT 0x2
18200#define BW_CTRL_COARSE__gp_coarse_mant_MASK 0x780
18201#define BW_CTRL_COARSE__gp_coarse_mant__SHIFT 0x7
18202#define BW_CTRL_COARSE__gp_coarse_exp_MASK 0xf000
18203#define BW_CTRL_COARSE__gp_coarse_exp__SHIFT 0xc
18204#define BW_CTRL_COARSE__nctl_coarse_res_MASK 0x7e0000
18205#define BW_CTRL_COARSE__nctl_coarse_res__SHIFT 0x11
18206#define BW_CTRL_COARSE__nctl_coarse_frac_res_MASK 0x3000000
18207#define BW_CTRL_COARSE__nctl_coarse_frac_res__SHIFT 0x18
18208#define BW_CTRL_FINE__dpll_cfg_3_MASK 0x3ff
18209#define BW_CTRL_FINE__dpll_cfg_3__SHIFT 0x0
18210#define CAL_CTRL__bypass_freq_lock_MASK 0x1
18211#define CAL_CTRL__bypass_freq_lock__SHIFT 0x0
18212#define CAL_CTRL__tdc_cal_en_MASK 0x2
18213#define CAL_CTRL__tdc_cal_en__SHIFT 0x1
18214#define CAL_CTRL__tdc_cal_ctrl_MASK 0x1f8
18215#define CAL_CTRL__tdc_cal_ctrl__SHIFT 0x3
18216#define CAL_CTRL__meas_win_sel_MASK 0x600
18217#define CAL_CTRL__meas_win_sel__SHIFT 0x9
18218#define CAL_CTRL__kdco_cal_dis_MASK 0x800
18219#define CAL_CTRL__kdco_cal_dis__SHIFT 0xb
18220#define CAL_CTRL__kdco_ratio_MASK 0x1fe000
18221#define CAL_CTRL__kdco_ratio__SHIFT 0xd
18222#define CAL_CTRL__kdco_incr_cal_dis_MASK 0x400000
18223#define CAL_CTRL__kdco_incr_cal_dis__SHIFT 0x16
18224#define CAL_CTRL__nctl_adj_dis_MASK 0x800000
18225#define CAL_CTRL__nctl_adj_dis__SHIFT 0x17
18226#define CAL_CTRL__refclk_rate_MASK 0xff000000
18227#define CAL_CTRL__refclk_rate__SHIFT 0x18
18228#define LOOP_CTRL__fbdiv_mask_en_MASK 0x1
18229#define LOOP_CTRL__fbdiv_mask_en__SHIFT 0x0
18230#define LOOP_CTRL__fb_slip_dis_MASK 0x4
18231#define LOOP_CTRL__fb_slip_dis__SHIFT 0x2
18232#define LOOP_CTRL__clk_tdc_sel_MASK 0x30
18233#define LOOP_CTRL__clk_tdc_sel__SHIFT 0x4
18234#define LOOP_CTRL__clk_nctl_sel_MASK 0x180
18235#define LOOP_CTRL__clk_nctl_sel__SHIFT 0x7
18236#define LOOP_CTRL__sig_del_patt_sel_MASK 0x400
18237#define LOOP_CTRL__sig_del_patt_sel__SHIFT 0xa
18238#define LOOP_CTRL__nctl_sig_del_dis_MASK 0x1000
18239#define LOOP_CTRL__nctl_sig_del_dis__SHIFT 0xc
18240#define LOOP_CTRL__fbclk_track_refclk_MASK 0x4000
18241#define LOOP_CTRL__fbclk_track_refclk__SHIFT 0xe
18242#define LOOP_CTRL__prbs_en_MASK 0x10000
18243#define LOOP_CTRL__prbs_en__SHIFT 0x10
18244#define LOOP_CTRL__tdc_clk_gate_en_MASK 0x40000
18245#define LOOP_CTRL__tdc_clk_gate_en__SHIFT 0x12
18246#define LOOP_CTRL__phase_offset_MASK 0x7f00000
18247#define LOOP_CTRL__phase_offset__SHIFT 0x14
18248#define VREG_CFG__bleeder_ac_MASK 0x1
18249#define VREG_CFG__bleeder_ac__SHIFT 0x0
18250#define VREG_CFG__bleeder_en_MASK 0x2
18251#define VREG_CFG__bleeder_en__SHIFT 0x1
18252#define VREG_CFG__is_1p2_MASK 0x4
18253#define VREG_CFG__is_1p2__SHIFT 0x2
18254#define VREG_CFG__reg_obs_sel_MASK 0x18
18255#define VREG_CFG__reg_obs_sel__SHIFT 0x3
18256#define VREG_CFG__reg_on_mode_MASK 0x60
18257#define VREG_CFG__reg_on_mode__SHIFT 0x5
18258#define VREG_CFG__rlad_tap_sel_MASK 0x780
18259#define VREG_CFG__rlad_tap_sel__SHIFT 0x7
18260#define VREG_CFG__reg_off_hi_MASK 0x800
18261#define VREG_CFG__reg_off_hi__SHIFT 0xb
18262#define VREG_CFG__reg_off_lo_MASK 0x1000
18263#define VREG_CFG__reg_off_lo__SHIFT 0xc
18264#define VREG_CFG__scale_driver_MASK 0x6000
18265#define VREG_CFG__scale_driver__SHIFT 0xd
18266#define VREG_CFG__sel_bump_MASK 0x8000
18267#define VREG_CFG__sel_bump__SHIFT 0xf
18268#define VREG_CFG__sel_rladder_x_MASK 0x10000
18269#define VREG_CFG__sel_rladder_x__SHIFT 0x10
18270#define VREG_CFG__short_rc_filt_x_MASK 0x20000
18271#define VREG_CFG__short_rc_filt_x__SHIFT 0x11
18272#define VREG_CFG__vref_pwr_on_MASK 0x40000
18273#define VREG_CFG__vref_pwr_on__SHIFT 0x12
18274#define VREG_CFG__dpll_cfg_2_MASK 0xff00000
18275#define VREG_CFG__dpll_cfg_2__SHIFT 0x14
18276#define OBSERVE0__lock_det_tdc_steps_MASK 0x1f
18277#define OBSERVE0__lock_det_tdc_steps__SHIFT 0x0
18278#define OBSERVE0__clear_sticky_lock_MASK 0x40
18279#define OBSERVE0__clear_sticky_lock__SHIFT 0x6
18280#define OBSERVE0__lock_det_dis_MASK 0x100
18281#define OBSERVE0__lock_det_dis__SHIFT 0x8
18282#define OBSERVE0__dco_cfg_MASK 0x3fc00
18283#define OBSERVE0__dco_cfg__SHIFT 0xa
18284#define OBSERVE0__anaobs_sel_MASK 0xe00000
18285#define OBSERVE0__anaobs_sel__SHIFT 0x15
18286#define OBSERVE1__digobs_sel_MASK 0xf
18287#define OBSERVE1__digobs_sel__SHIFT 0x0
18288#define OBSERVE1__digobs_trig_sel_MASK 0x1e0
18289#define OBSERVE1__digobs_trig_sel__SHIFT 0x5
18290#define OBSERVE1__digobs_div_MASK 0xc00
18291#define OBSERVE1__digobs_div__SHIFT 0xa
18292#define OBSERVE1__digobs_trig_div_MASK 0x6000
18293#define OBSERVE1__digobs_trig_div__SHIFT 0xd
18294#define OBSERVE1__lock_timer_MASK 0x3fff0000
18295#define OBSERVE1__lock_timer__SHIFT 0x10
18296#define DFT_OUT__dft_data_MASK 0xffffffff
18297#define DFT_OUT__dft_data__SHIFT 0x0
18298#define PLL_WRAP_CNTRL1__wrap_cfg_sel_clk_MASK 0x3
18299#define PLL_WRAP_CNTRL1__wrap_cfg_sel_clk__SHIFT 0x0
18300#define PLL_WRAP_CNTRL__wrap_cfg_pll_freq_programming_ovveride_MASK 0x1
18301#define PLL_WRAP_CNTRL__wrap_cfg_pll_freq_programming_ovveride__SHIFT 0x0
18302#define PLL_WRAP_CNTRL__wrap_cfg_pll_pwr_state_ovrride_MASK 0x2
18303#define PLL_WRAP_CNTRL__wrap_cfg_pll_pwr_state_ovrride__SHIFT 0x1
18304#define PLL_WRAP_CNTRL__wrap_cfg_pll_pwr_state_MASK 0xc
18305#define PLL_WRAP_CNTRL__wrap_cfg_pll_pwr_state__SHIFT 0x2
18306#define PLL_WRAP_CNTRL__wrap_cfg_tx_pdiv_val_MASK 0xe0
18307#define PLL_WRAP_CNTRL__wrap_cfg_tx_pdiv_val__SHIFT 0x5
18308#define PLL_WRAP_CNTRL__wrap_cfg_tx_pixdiv_val_MASK 0x100
18309#define PLL_WRAP_CNTRL__wrap_cfg_tx_pixdiv_val__SHIFT 0x8
18310#define PLL_WRAP_CNTRL__wrap_cfg_cml_cmos_sel_MASK 0x400
18311#define PLL_WRAP_CNTRL__wrap_cfg_cml_cmos_sel__SHIFT 0xa
18312#define PLL_WRAP_CNTRL__wrap_cfg_pll_rdy_MASK 0x2000
18313#define PLL_WRAP_CNTRL__wrap_cfg_pll_rdy__SHIFT 0xd
18314#define PLL_WRAP_CNTRL__wrap_cfg_pll_update_MASK 0x4000
18315#define PLL_WRAP_CNTRL__wrap_cfg_pll_update__SHIFT 0xe
18316#define PLL_WRAP_CNTRL__wrap_cfg_ref_values_chg_MASK 0x8000
18317#define PLL_WRAP_CNTRL__wrap_cfg_ref_values_chg__SHIFT 0xf
18318#define PLL_WRAP_CNTRL__wrap_cfg_clk_gate_w_rdy_MASK 0x10000
18319#define PLL_WRAP_CNTRL__wrap_cfg_clk_gate_w_rdy__SHIFT 0x10
18320#define PLL_WRAP_CNTRL__wrap_cfg_pll_dsm_sel_MASK 0xe0000
18321#define PLL_WRAP_CNTRL__wrap_cfg_pll_dsm_sel__SHIFT 0x11
18322#define PPLL_VREG_CFG__pw_pc_bleeder_ac_MASK 0x1
18323#define PPLL_VREG_CFG__pw_pc_bleeder_ac__SHIFT 0x0
18324#define PPLL_VREG_CFG__pw_pc_bleeder_en_MASK 0x2
18325#define PPLL_VREG_CFG__pw_pc_bleeder_en__SHIFT 0x1
18326#define PPLL_VREG_CFG__pw_pc_is_1p2_MASK 0x4
18327#define PPLL_VREG_CFG__pw_pc_is_1p2__SHIFT 0x2
18328#define PPLL_VREG_CFG__pw_pc_reg_obs_sel_MASK 0x18
18329#define PPLL_VREG_CFG__pw_pc_reg_obs_sel__SHIFT 0x3
18330#define PPLL_VREG_CFG__pw_pc_reg_on_mode_MASK 0x60
18331#define PPLL_VREG_CFG__pw_pc_reg_on_mode__SHIFT 0x5
18332#define PPLL_VREG_CFG__pw_pc_rlad_tap_sel_MASK 0x780
18333#define PPLL_VREG_CFG__pw_pc_rlad_tap_sel__SHIFT 0x7
18334#define PPLL_VREG_CFG__pw_pc_reg_off_hi_MASK 0x800
18335#define PPLL_VREG_CFG__pw_pc_reg_off_hi__SHIFT 0xb
18336#define PPLL_VREG_CFG__pw_pc_reg_off_lo_MASK 0x1000
18337#define PPLL_VREG_CFG__pw_pc_reg_off_lo__SHIFT 0xc
18338#define PPLL_VREG_CFG__pw_pc_scale_driver_MASK 0x6000
18339#define PPLL_VREG_CFG__pw_pc_scale_driver__SHIFT 0xd
18340#define PPLL_VREG_CFG__pw_pc_sel_bump_MASK 0x8000
18341#define PPLL_VREG_CFG__pw_pc_sel_bump__SHIFT 0xf
18342#define PPLL_VREG_CFG__pw_pc_sel_rladder_x_MASK 0x10000
18343#define PPLL_VREG_CFG__pw_pc_sel_rladder_x__SHIFT 0x10
18344#define PPLL_VREG_CFG__pw_pc_short_rc_filt_x_MASK 0x20000
18345#define PPLL_VREG_CFG__pw_pc_short_rc_filt_x__SHIFT 0x11
18346#define PPLL_VREG_CFG__pw_pc_vref_pwr_on_MASK 0x40000
18347#define PPLL_VREG_CFG__pw_pc_vref_pwr_on__SHIFT 0x12
18348#define PPLL_VREG_CFG__pw_pc_dpll_cfg_2_MASK 0xff00000
18349#define PPLL_VREG_CFG__pw_pc_dpll_cfg_2__SHIFT 0x14
18350#define PPLL_MODE_CNTL__pw_pc_refclk_gate_dis_MASK 0x1
18351#define PPLL_MODE_CNTL__pw_pc_refclk_gate_dis__SHIFT 0x0
18352#define PPLL_MODE_CNTL__pw_pc_multi_phase_en_MASK 0xf00
18353#define PPLL_MODE_CNTL__pw_pc_multi_phase_en__SHIFT 0x8
18354#define PPLL_MODE_CNTL__reg_tmg_pwr_state_MASK 0x30000
18355#define PPLL_MODE_CNTL__reg_tmg_pwr_state__SHIFT 0x10
18356#define PPLL_FREQ_CTRL0__reg_tmg_fcw0_frac_MASK 0xffff
18357#define PPLL_FREQ_CTRL0__reg_tmg_fcw0_frac__SHIFT 0x0
18358#define PPLL_FREQ_CTRL0__reg_tmg_fcw0_int_MASK 0x1ff0000
18359#define PPLL_FREQ_CTRL0__reg_tmg_fcw0_int__SHIFT 0x10
18360#define PPLL_FREQ_CTRL1__reg_tmg_fcw1_frac_MASK 0xffff
18361#define PPLL_FREQ_CTRL1__reg_tmg_fcw1_frac__SHIFT 0x0
18362#define PPLL_FREQ_CTRL1__reg_tmg_fcw1_int_MASK 0x1ff0000
18363#define PPLL_FREQ_CTRL1__reg_tmg_fcw1_int__SHIFT 0x10
18364#define PPLL_FREQ_CTRL2__reg_tmg_fcw_denom_MASK 0xffff
18365#define PPLL_FREQ_CTRL2__reg_tmg_fcw_denom__SHIFT 0x0
18366#define PPLL_FREQ_CTRL2__reg_tmg_fcw_slew_frac_MASK 0xffff0000
18367#define PPLL_FREQ_CTRL2__reg_tmg_fcw_slew_frac__SHIFT 0x10
18368#define PPLL_FREQ_CTRL3__reg_tmg_refclk_div_MASK 0x3
18369#define PPLL_FREQ_CTRL3__reg_tmg_refclk_div__SHIFT 0x0
18370#define PPLL_FREQ_CTRL3__reg_tmg_vco_pre_div_MASK 0x18
18371#define PPLL_FREQ_CTRL3__reg_tmg_vco_pre_div__SHIFT 0x3
18372#define PPLL_FREQ_CTRL3__reg_tmg_fracn_en_MASK 0x40
18373#define PPLL_FREQ_CTRL3__reg_tmg_fracn_en__SHIFT 0x6
18374#define PPLL_FREQ_CTRL3__reg_tmg_ssc_en_MASK 0x100
18375#define PPLL_FREQ_CTRL3__reg_tmg_ssc_en__SHIFT 0x8
18376#define PPLL_FREQ_CTRL3__reg_tmg_fcw_sel_MASK 0x400
18377#define PPLL_FREQ_CTRL3__reg_tmg_fcw_sel__SHIFT 0xa
18378#define PPLL_FREQ_CTRL3__reg_tmg_freq_jump_en_MASK 0x1000
18379#define PPLL_FREQ_CTRL3__reg_tmg_freq_jump_en__SHIFT 0xc
18380#define PPLL_FREQ_CTRL3__reg_tmg_tdc_resol_MASK 0xff0000
18381#define PPLL_FREQ_CTRL3__reg_tmg_tdc_resol__SHIFT 0x10
18382#define PPLL_FREQ_CTRL3__pw_pc_dpll_cfg_1_MASK 0xff000000
18383#define PPLL_FREQ_CTRL3__pw_pc_dpll_cfg_1__SHIFT 0x18
18384#define PPLL_BW_CTRL_COARSE__reg_tmg_gi_crse_mant_MASK 0x3
18385#define PPLL_BW_CTRL_COARSE__reg_tmg_gi_crse_mant__SHIFT 0x0
18386#define PPLL_BW_CTRL_COARSE__reg_tmg_gi_crse_exp_MASK 0x3c
18387#define PPLL_BW_CTRL_COARSE__reg_tmg_gi_crse_exp__SHIFT 0x2
18388#define PPLL_BW_CTRL_COARSE__reg_tmg_gp_crse_mant_MASK 0x780
18389#define PPLL_BW_CTRL_COARSE__reg_tmg_gp_crse_mant__SHIFT 0x7
18390#define PPLL_BW_CTRL_COARSE__reg_tmg_gp_crse_exp_MASK 0xf000
18391#define PPLL_BW_CTRL_COARSE__reg_tmg_gp_crse_exp__SHIFT 0xc
18392#define PPLL_BW_CTRL_COARSE__reg_tmg_nctl_crse_res_MASK 0x7e0000
18393#define PPLL_BW_CTRL_COARSE__reg_tmg_nctl_crse_res__SHIFT 0x11
18394#define PPLL_BW_CTRL_COARSE__reg_tmg_nctl_crse_frac_res_MASK 0x3000000
18395#define PPLL_BW_CTRL_COARSE__reg_tmg_nctl_crse_frac_res__SHIFT 0x18
18396#define PPLL_BW_CTRL_FINE__pw_pc_dpll_cfg_3_MASK 0x3ff
18397#define PPLL_BW_CTRL_FINE__pw_pc_dpll_cfg_3__SHIFT 0x0
18398#define PPLL_CAL_CTRL__pw_pc_bypass_freq_lock_MASK 0x1
18399#define PPLL_CAL_CTRL__pw_pc_bypass_freq_lock__SHIFT 0x0
18400#define PPLL_CAL_CTRL__pw_pc_tdc_cal_en_MASK 0x2
18401#define PPLL_CAL_CTRL__pw_pc_tdc_cal_en__SHIFT 0x1
18402#define PPLL_CAL_CTRL__pw_pc_tdc_cal_ctrl_MASK 0x1f8
18403#define PPLL_CAL_CTRL__pw_pc_tdc_cal_ctrl__SHIFT 0x3
18404#define PPLL_CAL_CTRL__pw_pc_meas_win_sel_MASK 0x600
18405#define PPLL_CAL_CTRL__pw_pc_meas_win_sel__SHIFT 0x9
18406#define PPLL_CAL_CTRL__pw_pc_kdco_cal_dis_MASK 0x800
18407#define PPLL_CAL_CTRL__pw_pc_kdco_cal_dis__SHIFT 0xb
18408#define PPLL_CAL_CTRL__pw_pc_kdco_ratio_MASK 0x1fe000
18409#define PPLL_CAL_CTRL__pw_pc_kdco_ratio__SHIFT 0xd
18410#define PPLL_CAL_CTRL__pw_pc_kdco_incr_cal_dis_MASK 0x400000
18411#define PPLL_CAL_CTRL__pw_pc_kdco_incr_cal_dis__SHIFT 0x16
18412#define PPLL_CAL_CTRL__pw_pc_nctl_adj_dis_MASK 0x800000
18413#define PPLL_CAL_CTRL__pw_pc_nctl_adj_dis__SHIFT 0x17
18414#define PPLL_CAL_CTRL__pw_pc_refclk_rate_MASK 0xff000000
18415#define PPLL_CAL_CTRL__pw_pc_refclk_rate__SHIFT 0x18
18416#define PPLL_LOOP_CTRL__pw_pc_fbdiv_mask_en_MASK 0x1
18417#define PPLL_LOOP_CTRL__pw_pc_fbdiv_mask_en__SHIFT 0x0
18418#define PPLL_LOOP_CTRL__pw_pc_fb_slip_dis_MASK 0x4
18419#define PPLL_LOOP_CTRL__pw_pc_fb_slip_dis__SHIFT 0x2
18420#define PPLL_LOOP_CTRL__pw_pc_clk_tdc_sel_MASK 0x30
18421#define PPLL_LOOP_CTRL__pw_pc_clk_tdc_sel__SHIFT 0x4
18422#define PPLL_LOOP_CTRL__pw_pc_clk_nctl_sel_MASK 0x180
18423#define PPLL_LOOP_CTRL__pw_pc_clk_nctl_sel__SHIFT 0x7
18424#define PPLL_LOOP_CTRL__pw_pc_sig_del_patt_sel_MASK 0x400
18425#define PPLL_LOOP_CTRL__pw_pc_sig_del_patt_sel__SHIFT 0xa
18426#define PPLL_LOOP_CTRL__pw_pc_nctl_sig_del_dis_MASK 0x1000
18427#define PPLL_LOOP_CTRL__pw_pc_nctl_sig_del_dis__SHIFT 0xc
18428#define PPLL_LOOP_CTRL__pw_pc_fbclk_track_refclk_MASK 0x4000
18429#define PPLL_LOOP_CTRL__pw_pc_fbclk_track_refclk__SHIFT 0xe
18430#define PPLL_LOOP_CTRL__pw_pc_prbs_en_MASK 0x10000
18431#define PPLL_LOOP_CTRL__pw_pc_prbs_en__SHIFT 0x10
18432#define PPLL_LOOP_CTRL__pw_pc_tdc_clk_gate_en_MASK 0x40000
18433#define PPLL_LOOP_CTRL__pw_pc_tdc_clk_gate_en__SHIFT 0x12
18434#define PPLL_LOOP_CTRL__pw_pc_phase_offset_MASK 0x7f00000
18435#define PPLL_LOOP_CTRL__pw_pc_phase_offset__SHIFT 0x14
18436#define PPLL_REFCLK_CNTL__regs_pw_refclk0_recv_en_MASK 0x1
18437#define PPLL_REFCLK_CNTL__regs_pw_refclk0_recv_en__SHIFT 0x0
18438#define PPLL_REFCLK_CNTL__regs_pw_refclk1_recv_en_MASK 0x2
18439#define PPLL_REFCLK_CNTL__regs_pw_refclk1_recv_en__SHIFT 0x1
18440#define PPLL_REFCLK_CNTL__regs_pw_refclk2_recv_en_MASK 0x4
18441#define PPLL_REFCLK_CNTL__regs_pw_refclk2_recv_en__SHIFT 0x2
18442#define PPLL_REFCLK_CNTL__regs_pw_refclk3_recv_en_MASK 0x8
18443#define PPLL_REFCLK_CNTL__regs_pw_refclk3_recv_en__SHIFT 0x3
18444#define PPLL_REFCLK_CNTL__regs_pw_refclk0_recv_sel_MASK 0x100
18445#define PPLL_REFCLK_CNTL__regs_pw_refclk0_recv_sel__SHIFT 0x8
18446#define PPLL_REFCLK_CNTL__regs_pw_refclk1_recv_sel_MASK 0x200
18447#define PPLL_REFCLK_CNTL__regs_pw_refclk1_recv_sel__SHIFT 0x9
18448#define PPLL_REFCLK_CNTL__regs_pw_refclk2_recv_sel_MASK 0x400
18449#define PPLL_REFCLK_CNTL__regs_pw_refclk2_recv_sel__SHIFT 0xa
18450#define PPLL_REFCLK_CNTL__regs_pw_refclk3_recv_sel_MASK 0x800
18451#define PPLL_REFCLK_CNTL__regs_pw_refclk3_recv_sel__SHIFT 0xb
18452#define PPLL_REFCLK_CNTL__regs_pw_refdivsrc_MASK 0xc000
18453#define PPLL_REFCLK_CNTL__regs_pw_refdivsrc__SHIFT 0xe
18454#define PPLL_REFCLK_CNTL__regs_pw_ref2core_sel_MASK 0x10000
18455#define PPLL_REFCLK_CNTL__regs_pw_ref2core_sel__SHIFT 0x10
18456#define PPLL_CLKOUT_CNTL__regs_pw_pixclk_pre_pdivsel_MASK 0x100
18457#define PPLL_CLKOUT_CNTL__regs_pw_pixclk_pre_pdivsel__SHIFT 0x8
18458#define PPLL_CLKOUT_CNTL__regs_pw_pixclk_pdivsel_MASK 0x200
18459#define PPLL_CLKOUT_CNTL__regs_pw_pixclk_pdivsel__SHIFT 0x9
18460#define PPLL_CLKOUT_CNTL__regs_pw_dvoclk_pre_pdivsel_MASK 0x400
18461#define PPLL_CLKOUT_CNTL__regs_pw_dvoclk_pre_pdivsel__SHIFT 0xa
18462#define PPLL_CLKOUT_CNTL__regs_pw_dvoclk_pdivsel_MASK 0x800
18463#define PPLL_CLKOUT_CNTL__regs_pw_dvoclk_pdivsel__SHIFT 0xb
18464#define PPLL_CLKOUT_CNTL__regs_pw_idclk_en_MASK 0x1000
18465#define PPLL_CLKOUT_CNTL__regs_pw_idclk_en__SHIFT 0xc
18466#define PPLL_CLKOUT_CNTL__regs_pw_idclk_pre_pdivsel_MASK 0x2000
18467#define PPLL_CLKOUT_CNTL__regs_pw_idclk_pre_pdivsel__SHIFT 0xd
18468#define PPLL_CLKOUT_CNTL__regs_pw_idclk_pdivsel_MASK 0x4000
18469#define PPLL_CLKOUT_CNTL__regs_pw_idclk_pdivsel__SHIFT 0xe
18470#define PPLL_CLKOUT_CNTL__regs_pw_idclk_obs_sel_MASK 0x8000
18471#define PPLL_CLKOUT_CNTL__regs_pw_idclk_obs_sel__SHIFT 0xf
18472#define PPLL_CLKOUT_CNTL__regs_pw_refclk_sel_MASK 0x30000
18473#define PPLL_CLKOUT_CNTL__regs_pw_refclk_sel__SHIFT 0x10
18474#define PPLL_CLKOUT_CNTL__regs_cc_resetb_MASK 0x100000
18475#define PPLL_CLKOUT_CNTL__regs_cc_resetb__SHIFT 0x14
18476#define PPLL_DFT_CNTL__regs_pw_obs_en_MASK 0x1
18477#define PPLL_DFT_CNTL__regs_pw_obs_en__SHIFT 0x0
18478#define PPLL_DFT_CNTL__regs_pw_obs_div_sel_1_MASK 0x6
18479#define PPLL_DFT_CNTL__regs_pw_obs_div_sel_1__SHIFT 0x1
18480#define PPLL_DFT_CNTL__regs_pw_obs_clk_sel_1_MASK 0xf0
18481#define PPLL_DFT_CNTL__regs_pw_obs_clk_sel_1__SHIFT 0x4
18482#define PPLL_DFT_CNTL__regs_pw_obs_clk_sel_2_MASK 0xf00
18483#define PPLL_DFT_CNTL__regs_pw_obs_clk_sel_2__SHIFT 0x8
18484#define PPLL_DFT_CNTL__regs_pw_obs_sel_MASK 0x3000
18485#define PPLL_DFT_CNTL__regs_pw_obs_sel__SHIFT 0xc
18486#define PPLL_ANALOG_CNTL__regs_pw_spare_MASK 0xff
18487#define PPLL_ANALOG_CNTL__regs_pw_spare__SHIFT 0x0
18488#define PPLL_POSTDIV__reg_tmg_postdiv_MASK 0xf00
18489#define PPLL_POSTDIV__reg_tmg_postdiv__SHIFT 0x8
18490#define PPLL_POSTDIV__reg_tmg_pixclk_pdiv2_MASK 0x1000
18491#define PPLL_POSTDIV__reg_tmg_pixclk_pdiv2__SHIFT 0xc
18492#define PPLL_DEBUG0__pw_pc_phase_jump_trig_MASK 0x2
18493#define PPLL_DEBUG0__pw_pc_phase_jump_trig__SHIFT 0x1
18494#define PPLL_DEBUG0__pw_pc_fine_tdc_dis_MASK 0x4
18495#define PPLL_DEBUG0__pw_pc_fine_tdc_dis__SHIFT 0x2
18496#define PPLL_DEBUG0__pw_pc_coarse_tdc_dis_MASK 0x8
18497#define PPLL_DEBUG0__pw_pc_coarse_tdc_dis__SHIFT 0x3
18498#define PPLL_DEBUG0__pw_pc_alt_nctl_en_MASK 0x10
18499#define PPLL_DEBUG0__pw_pc_alt_nctl_en__SHIFT 0x4
18500#define PPLL_DEBUG0__pw_pc_alt_nctl_MASK 0x1ffffe0
18501#define PPLL_DEBUG0__pw_pc_alt_nctl__SHIFT 0x5
18502#define PPLL_DEBUG0__pw_pc_nctl_coarse_step_dis_MASK 0x2000000
18503#define PPLL_DEBUG0__pw_pc_nctl_coarse_step_dis__SHIFT 0x19
18504#define PPLL_DEBUG0__pw_pc_trig_coarse_step_MASK 0x4000000
18505#define PPLL_DEBUG0__pw_pc_trig_coarse_step__SHIFT 0x1a
18506#define PPLL_DEBUG0__pw_pc_dft_sel_MASK 0x38000000
18507#define PPLL_DEBUG0__pw_pc_dft_sel__SHIFT 0x1b
18508#define PPLL_DEBUG0__pw_pc_dft_capture_MASK 0x40000000
18509#define PPLL_DEBUG0__pw_pc_dft_capture__SHIFT 0x1e
18510#define PPLL_OBSERVE0__pw_pc_lock_det_tdc_steps_MASK 0x1f
18511#define PPLL_OBSERVE0__pw_pc_lock_det_tdc_steps__SHIFT 0x0
18512#define PPLL_OBSERVE0__pw_pc_clear_sticky_lock_MASK 0x40
18513#define PPLL_OBSERVE0__pw_pc_clear_sticky_lock__SHIFT 0x6
18514#define PPLL_OBSERVE0__pw_pc_lock_det_dis_MASK 0x100
18515#define PPLL_OBSERVE0__pw_pc_lock_det_dis__SHIFT 0x8
18516#define PPLL_OBSERVE0__pw_pc_dco_cfg_MASK 0x3fc00
18517#define PPLL_OBSERVE0__pw_pc_dco_cfg__SHIFT 0xa
18518#define PPLL_OBSERVE0__pw_pc_anaobs_sel_MASK 0xe00000
18519#define PPLL_OBSERVE0__pw_pc_anaobs_sel__SHIFT 0x15
18520#define PPLL_OBSERVE1__pw_pc_digobs_sel_MASK 0xf
18521#define PPLL_OBSERVE1__pw_pc_digobs_sel__SHIFT 0x0
18522#define PPLL_OBSERVE1__pw_pc_digobs_trig_sel_MASK 0x1e0
18523#define PPLL_OBSERVE1__pw_pc_digobs_trig_sel__SHIFT 0x5
18524#define PPLL_OBSERVE1__pw_pc_digobs_div_MASK 0xc00
18525#define PPLL_OBSERVE1__pw_pc_digobs_div__SHIFT 0xa
18526#define PPLL_OBSERVE1__pw_pc_digobs_trig_div_MASK 0x3000
18527#define PPLL_OBSERVE1__pw_pc_digobs_trig_div__SHIFT 0xc
18528#define PPLL_OBSERVE1__reg_tmg_lock_timer_MASK 0x3fff0000
18529#define PPLL_OBSERVE1__reg_tmg_lock_timer__SHIFT 0x10
18530#define PPLL_UPDATE_CNTL__reg_tmg_PLL_UPDATE_LOCK_MASK 0x4
18531#define PPLL_UPDATE_CNTL__reg_tmg_PLL_UPDATE_LOCK__SHIFT 0x2
18532#define PPLL_UPDATE_CNTL__reg_tmg_PLL_UPDATE_POINT_MASK 0x8
18533#define PPLL_UPDATE_CNTL__reg_tmg_PLL_UPDATE_POINT__SHIFT 0x3
18534#define PPLL_UPDATE_CNTL__tmg_reg_UPDATE_PENDING_MASK 0x100
18535#define PPLL_UPDATE_CNTL__tmg_reg_UPDATE_PENDING__SHIFT 0x8
18536#define PPLL_UPDATE_CNTL__pc_pw_pll_rdy_MASK 0x200
18537#define PPLL_UPDATE_CNTL__pc_pw_pll_rdy__SHIFT 0x9
18538#define PPLL_UPDATE_CNTL__TieLow1_MASK 0x10000
18539#define PPLL_UPDATE_CNTL__TieLow1__SHIFT 0x10
18540#define PPLL_OBSERVE0_OUT__disppll_core_obsout_MASK 0xffffffff
18541#define PPLL_OBSERVE0_OUT__disppll_core_obsout__SHIFT 0x0
18542#define PPLL_STATUS_DEBUG1__dbg_pll_rdy_MASK 0x1
18543#define PPLL_STATUS_DEBUG1__dbg_pll_rdy__SHIFT 0x0
18544#define PPLL_STATUS_DEBUG1__core_disppll_pwr_ok_vddp_MASK 0x2
18545#define PPLL_STATUS_DEBUG1__core_disppll_pwr_ok_vddp__SHIFT 0x1
18546#define PPLL_STATUS_DEBUG1__core_disppll_rcu_dc_resetb_vddp_MASK 0x4
18547#define PPLL_STATUS_DEBUG1__core_disppll_rcu_dc_resetb_vddp__SHIFT 0x2
18548#define PPLL_DEBUG_MUX_CNTL__DEBUG_BUS_MUX_SEL_MASK 0x1f
18549#define PPLL_DEBUG_MUX_CNTL__DEBUG_BUS_MUX_SEL__SHIFT 0x0
18550#define PPLL_DIV_UPDATE_DEBUG__TieLow2_MASK 0x1
18551#define PPLL_DIV_UPDATE_DEBUG__TieLow2__SHIFT 0x0
18552#define PPLL_DIV_UPDATE_DEBUG__tmg_reg_FB_DIV_CHANGED_MASK 0x2
18553#define PPLL_DIV_UPDATE_DEBUG__tmg_reg_FB_DIV_CHANGED__SHIFT 0x1
18554#define PPLL_DIV_UPDATE_DEBUG__dbg_UPDATE_PENDING_MASK 0x4
18555#define PPLL_DIV_UPDATE_DEBUG__dbg_UPDATE_PENDING__SHIFT 0x2
18556#define PPLL_DIV_UPDATE_DEBUG__tmg_reg_CURRENT_STATE_MASK 0x18
18557#define PPLL_DIV_UPDATE_DEBUG__tmg_reg_CURRENT_STATE__SHIFT 0x3
18558#define PPLL_DIV_UPDATE_DEBUG__tmg_reg_UPDATE_ENABLE_MASK 0x20
18559#define PPLL_DIV_UPDATE_DEBUG__tmg_reg_UPDATE_ENABLE__SHIFT 0x5
18560#define PPLL_DIV_UPDATE_DEBUG__tmg_reg_UPDATE_REQ_MASK 0x40
18561#define PPLL_DIV_UPDATE_DEBUG__tmg_reg_UPDATE_REQ__SHIFT 0x6
18562#define PPLL_DIV_UPDATE_DEBUG__tmg_reg_UPDATE_ACK_MASK 0x80
18563#define PPLL_DIV_UPDATE_DEBUG__tmg_reg_UPDATE_ACK__SHIFT 0x7
18564#define PPLL_STATUS_DEBUG0__obsout_MASK 0xffffffff
18565#define PPLL_STATUS_DEBUG0__obsout__SHIFT 0x0
18566#define COMP_EN_CTL__comp_en_MASK 0x1
18567#define COMP_EN_CTL__comp_en__SHIFT 0x0
18568#define COMP_EN_CTL__comp_en_override_MASK 0x4
18569#define COMP_EN_CTL__comp_en_override__SHIFT 0x2
18570#define COMP_EN_CTL__comp_done_MASK 0x10
18571#define COMP_EN_CTL__comp_done__SHIFT 0x4
18572#define COMP_EN_CTL__zcal_code_override_MASK 0x40
18573#define COMP_EN_CTL__zcal_code_override__SHIFT 0x6
18574#define COMP_EN_CTL__zcal_cal_rtt_MASK 0x80
18575#define COMP_EN_CTL__zcal_cal_rtt__SHIFT 0x7
18576#define COMP_EN_CTL__zcal_base_en_MASK 0x100
18577#define COMP_EN_CTL__zcal_base_en__SHIFT 0x8
18578#define COMP_EN_CTL__zcal_ht_rtt_sel_MASK 0x200
18579#define COMP_EN_CTL__zcal_ht_rtt_sel__SHIFT 0x9
18580#define COMP_EN_CTL__zcal_code_MASK 0x7c00
18581#define COMP_EN_CTL__zcal_code__SHIFT 0xa
18582#define COMP_EN_CTL__zcal_ron_cal_mode_MASK 0x10000
18583#define COMP_EN_CTL__zcal_ron_cal_mode__SHIFT 0x10
18584#define COMP_EN_CTL__zcal_ana_dbg_sel_MASK 0x60000
18585#define COMP_EN_CTL__zcal_ana_dbg_sel__SHIFT 0x11
18586#define COMP_EN_CTL__cfg_cml_cmos_sel_MASK 0x80000
18587#define COMP_EN_CTL__cfg_cml_cmos_sel__SHIFT 0x13
18588#define COMP_EN_CTL__dsm_sel_MASK 0xf00000
18589#define COMP_EN_CTL__dsm_sel__SHIFT 0x14
18590#define DPCSTX_PHY_CNTL__DPCS_PHY_RESET_MASK 0x1
18591#define DPCSTX_PHY_CNTL__DPCS_PHY_RESET__SHIFT 0x0
18592#define DPCSTX_TX_CLOCK_CNTL__DPCS_SYMCLK_GATE_DIS_MASK 0x1
18593#define DPCSTX_TX_CLOCK_CNTL__DPCS_SYMCLK_GATE_DIS__SHIFT 0x0
18594#define DPCSTX_TX_CLOCK_CNTL__DPCS_SYMCLK_EN_MASK 0x2
18595#define DPCSTX_TX_CLOCK_CNTL__DPCS_SYMCLK_EN__SHIFT 0x1
18596#define DPCSTX_TX_CLOCK_CNTL__DPCS_SYMCLK_CLOCK_ON_MASK 0x4
18597#define DPCSTX_TX_CLOCK_CNTL__DPCS_SYMCLK_CLOCK_ON__SHIFT 0x2
18598#define DPCSTX_TX_CLOCK_CNTL__DPCS_SYMCLK_DIV2_CLOCK_ON_MASK 0x8
18599#define DPCSTX_TX_CLOCK_CNTL__DPCS_SYMCLK_DIV2_CLOCK_ON__SHIFT 0x3
18600#define DPCSTX_TX_CLOCK_CNTL__DPCS_SYMCLK_DIV2_TX0_EN_MASK 0x10
18601#define DPCSTX_TX_CLOCK_CNTL__DPCS_SYMCLK_DIV2_TX0_EN__SHIFT 0x4
18602#define DPCSTX_TX_CLOCK_CNTL__DPCS_SYMCLK_DIV2_TX1_EN_MASK 0x20
18603#define DPCSTX_TX_CLOCK_CNTL__DPCS_SYMCLK_DIV2_TX1_EN__SHIFT 0x5
18604#define DPCSTX_TX_CLOCK_CNTL__DPCS_SYMCLK_DIV2_TX2_EN_MASK 0x40
18605#define DPCSTX_TX_CLOCK_CNTL__DPCS_SYMCLK_DIV2_TX2_EN__SHIFT 0x6
18606#define DPCSTX_TX_CLOCK_CNTL__DPCS_SYMCLK_DIV2_TX3_EN_MASK 0x80
18607#define DPCSTX_TX_CLOCK_CNTL__DPCS_SYMCLK_DIV2_TX3_EN__SHIFT 0x7
18608#define DPCSTX_TX_CNTL__DPCS_TX_RESYNC_MASK 0x1
18609#define DPCSTX_TX_CNTL__DPCS_TX_RESYNC__SHIFT 0x0
18610#define DPCSTX_TX_CNTL__DPCS_TX_STAGGERING_EN_MASK 0x2
18611#define DPCSTX_TX_CNTL__DPCS_TX_STAGGERING_EN__SHIFT 0x1
18612#define DPCSTX_TX_CNTL__DPCS_TX_HIGH_IMP_IDLE_OVERRIDE_EN_MASK 0x4
18613#define DPCSTX_TX_CNTL__DPCS_TX_HIGH_IMP_IDLE_OVERRIDE_EN__SHIFT 0x2
18614#define DPCSTX_TX_CNTL__DPCS_TX_HIGH_IMP_IDLE_MASK 0xf0
18615#define DPCSTX_TX_CNTL__DPCS_TX_HIGH_IMP_IDLE__SHIFT 0x4
18616#define DPCSTX_TX_CNTL__DPCS_TX_STAGGERING_DELAY_MASK 0x700
18617#define DPCSTX_TX_CNTL__DPCS_TX_STAGGERING_DELAY__SHIFT 0x8
18618#define DPCSTX_TX_CNTL__DPCS_TX_PLL_UPDATE_REQ_MASK 0x1000
18619#define DPCSTX_TX_CNTL__DPCS_TX_PLL_UPDATE_REQ__SHIFT 0xc
18620#define DPCSTX_TX_CNTL__DPCS_TX_PLL_UPDATE_PENDING_MASK 0x2000
18621#define DPCSTX_TX_CNTL__DPCS_TX_PLL_UPDATE_PENDING__SHIFT 0xd
18622#define DPCSTX_TX_CNTL__DPCS_TX_DATA_SWAP_MASK 0x4000
18623#define DPCSTX_TX_CNTL__DPCS_TX_DATA_SWAP__SHIFT 0xe
18624#define DPCSTX_TX_CNTL__DPCS_TX_FIFO_EN_MASK 0x10000
18625#define DPCSTX_TX_CNTL__DPCS_TX_FIFO_EN__SHIFT 0x10
18626#define DPCSTX_TX_CNTL__DPCS_TX_FIFO_START_MASK 0x20000
18627#define DPCSTX_TX_CNTL__DPCS_TX_FIFO_START__SHIFT 0x11
18628#define DPCSTX_TX_CNTL__DPCS_TX_FIFO_WR_START_DELAY_MASK 0xf00000
18629#define DPCSTX_TX_CNTL__DPCS_TX_FIFO_WR_START_DELAY__SHIFT 0x14
18630#define DPCSTX_TX_CNTL__DPCS_TX_DVI_LINK_MODE_MASK 0x3000000
18631#define DPCSTX_TX_CNTL__DPCS_TX_DVI_LINK_MODE__SHIFT 0x18
18632#define DPCSTX_TX_CNTL__DPCS_TX_SOFT_RESET_MASK 0x80000000
18633#define DPCSTX_TX_CNTL__DPCS_TX_SOFT_RESET__SHIFT 0x1f
18634#define DPCSTX_CBUS_CNTL__DPCS_CBUS_WR_CMD_DELAY_MASK 0xf
18635#define DPCSTX_CBUS_CNTL__DPCS_CBUS_WR_CMD_DELAY__SHIFT 0x0
18636#define DPCSTX_CBUS_CNTL__DPCS_PHY_MASTER_REQ_DELAY_MASK 0xff00
18637#define DPCSTX_CBUS_CNTL__DPCS_PHY_MASTER_REQ_DELAY__SHIFT 0x8
18638#define DPCSTX_CBUS_CNTL__DPCS_CBUS_SOFT_RESET_MASK 0x80000000
18639#define DPCSTX_CBUS_CNTL__DPCS_CBUS_SOFT_RESET__SHIFT 0x1f
18640#define DPCSTX_REG_ERROR_STATUS__DPCS_REG_FIFO_OVERFLOW_MASK 0x1
18641#define DPCSTX_REG_ERROR_STATUS__DPCS_REG_FIFO_OVERFLOW__SHIFT 0x0
18642#define DPCSTX_REG_ERROR_STATUS__DPCS_REG_ERROR_CLR_MASK 0x2
18643#define DPCSTX_REG_ERROR_STATUS__DPCS_REG_ERROR_CLR__SHIFT 0x1
18644#define DPCSTX_REG_ERROR_STATUS__DPCS_REG_FIFO_ERROR_MASK_MASK 0x10
18645#define DPCSTX_REG_ERROR_STATUS__DPCS_REG_FIFO_ERROR_MASK__SHIFT 0x4
18646#define DPCSTX_TX_ERROR_STATUS__DPCS_TX0_FIFO_ERROR_MASK 0x1
18647#define DPCSTX_TX_ERROR_STATUS__DPCS_TX0_FIFO_ERROR__SHIFT 0x0
18648#define DPCSTX_TX_ERROR_STATUS__DPCS_TX1_FIFO_ERROR_MASK 0x2
18649#define DPCSTX_TX_ERROR_STATUS__DPCS_TX1_FIFO_ERROR__SHIFT 0x1
18650#define DPCSTX_TX_ERROR_STATUS__DPCS_TX2_FIFO_ERROR_MASK 0x4
18651#define DPCSTX_TX_ERROR_STATUS__DPCS_TX2_FIFO_ERROR__SHIFT 0x2
18652#define DPCSTX_TX_ERROR_STATUS__DPCS_TX3_FIFO_ERROR_MASK 0x8
18653#define DPCSTX_TX_ERROR_STATUS__DPCS_TX3_FIFO_ERROR__SHIFT 0x3
18654#define DPCSTX_TX_ERROR_STATUS__DPCS_TX_ERROR_CLR_MASK 0x100
18655#define DPCSTX_TX_ERROR_STATUS__DPCS_TX_ERROR_CLR__SHIFT 0x8
18656#define DPCSTX_TX_ERROR_STATUS__DPCS_TX_FIFO_ERROR_MASK_MASK 0x1000
18657#define DPCSTX_TX_ERROR_STATUS__DPCS_TX_FIFO_ERROR_MASK__SHIFT 0xc
18658#define DPCSTX_PLL_UPDATE_ADDR__DPCS_PLL_UPDATE_ADDR_MASK 0x3ffff
18659#define DPCSTX_PLL_UPDATE_ADDR__DPCS_PLL_UPDATE_ADDR__SHIFT 0x0
18660#define DPCSTX_PLL_UPDATE_DATA__DPCS_PLL_UPDATE_DATA_MASK 0xffffffff
18661#define DPCSTX_PLL_UPDATE_DATA__DPCS_PLL_UPDATE_DATA__SHIFT 0x0
18662#define DPCSTX_INDEX_MODE_ADDR__DPCS_INDEX_MODE_ADDR_MASK 0x3ffff
18663#define DPCSTX_INDEX_MODE_ADDR__DPCS_INDEX_MODE_ADDR__SHIFT 0x0
18664#define DPCSTX_INDEX_MODE_DATA__DPCS_INDEX_MODE_DATA_MASK 0xffffffff
18665#define DPCSTX_INDEX_MODE_DATA__DPCS_INDEX_MODE_DATA__SHIFT 0x0
18666#define DPCSTX_DEBUG_CONFIG__DPCS_DBG_EN_MASK 0x1
18667#define DPCSTX_DEBUG_CONFIG__DPCS_DBG_EN__SHIFT 0x0
18668#define DPCSTX_DEBUG_CONFIG__DPCS_DBG_CFGCLK_SEL_MASK 0x6
18669#define DPCSTX_DEBUG_CONFIG__DPCS_DBG_CFGCLK_SEL__SHIFT 0x1
18670#define DPCSTX_DEBUG_CONFIG__DPCS_DBG_TX_SYMCLK_SEL_MASK 0x38
18671#define DPCSTX_DEBUG_CONFIG__DPCS_DBG_TX_SYMCLK_SEL__SHIFT 0x3
18672#define DPCSTX_DEBUG_CONFIG__DPCS_DBG_CLOCK_SEL_MASK 0x700
18673#define DPCSTX_DEBUG_CONFIG__DPCS_DBG_CLOCK_SEL__SHIFT 0x8
18674#define DPCSTX_DEBUG_CONFIG__DPCS_DBG_BLOCK_SEL_MASK 0x3800
18675#define DPCSTX_DEBUG_CONFIG__DPCS_DBG_BLOCK_SEL__SHIFT 0xb
18676#define DPCSTX_DEBUG_CONFIG__DPCS_DBG_CBUS_DIS_MASK 0x4000
18677#define DPCSTX_DEBUG_CONFIG__DPCS_DBG_CBUS_DIS__SHIFT 0xe
18678#define DPCSTX_DEBUG_CONFIG__DPCS_TEST_DEBUG_WRITE_EN_MASK 0x10000
18679#define DPCSTX_DEBUG_CONFIG__DPCS_TEST_DEBUG_WRITE_EN__SHIFT 0x10
18680#define DPCSTX_DEBUG_CONFIG__DPCS_DBG_TX_SYMCLK_DIV2_SEL_MASK 0xe0000
18681#define DPCSTX_DEBUG_CONFIG__DPCS_DBG_TX_SYMCLK_DIV2_SEL__SHIFT 0x11
18682#define DPCSTX_DEBUG_CONFIG__DPCS_TEST_DEBUG_INDEX_MASK 0xff000000
18683#define DPCSTX_DEBUG_CONFIG__DPCS_TEST_DEBUG_INDEX__SHIFT 0x18
18684#define DPCSTX_TEST_DEBUG_DATA__DPCS_TEST_DEBUG_DATA_MASK 0xffffffff
18685#define DPCSTX_TEST_DEBUG_DATA__DPCS_TEST_DEBUG_DATA__SHIFT 0x0
18686
18687#endif /* DCE_11_2_SH_MASK_H */