aboutsummaryrefslogtreecommitdiffstats
path: root/drivers/gpu
diff options
context:
space:
mode:
authorYunwei Zhang <yunwei.zhang@intel.com>2018-05-18 18:39:57 -0400
committerMika Kuoppala <mika.kuoppala@linux.intel.com>2018-05-24 05:52:51 -0400
commit1e40d4aea57bbbd277777dd1fe18599dd77c55ab (patch)
tree2ec1b243851896abde3e40dc75823f8e5d8c7bbf /drivers/gpu
parentc894d63c6b36de20f0248d88801be5ace8e6bee8 (diff)
drm/i915/cnl: Implement WaProgramMgsrForCorrectSliceSpecificMmioReads
WaProgramMgsrForCorrectSliceSpecificMmioReads dictate that before any MMIO read into Slice/Subslice specific registers, MCR packet control register(0xFDC) needs to be programmed to point to any enabled slice/subslice pair. Otherwise, incorrect value will be returned. However, that means each subsequent MMIO read will be forwarded to a specific slice/subslice combination as read is unicast. This is OK since slice/subslice specific register values are consistent in almost all cases across slice/subslice. There are rare occasions such as INSTDONE that this value will be dependent on slice/subslice combo, in such cases, we need to program 0xFDC and recover this after. This is already covered by read_subslice_reg. Also, 0xFDC will lose its information after TDR/engine reset/power state change. References: HSD#1405586840, BSID#0575 v2: - use fls() instead of find_last_bit() (Chris) - added INTEL_SSEU to extract sseu from device info. (Chris) v3: - rebase on latest tip v5: - Added references (Mika) - Change the ordered of passing arguments and etc. (Ursulin) v7: - Moved WA explanation Comments(Oscar) - Rebased. v8: - Renamed sanitize_mcr to calculate_s_ss_select. (Oscar) - calculate s/ss selector instead of whole mcr. (Oscar) v9: - Updated function name (Oscar) - Remove redundant variables (Oscar) v10: - Separate pre-GEN10 and GEN11 mask. (Oscar) Cc: Oscar Mateo <oscar.mateo@intel.com> Cc: Michel Thierry <michel.thierry@intel.com> Cc: Joonas Lahtinen <joonas.lahtinen@linux.intel.com> Cc: Chris Wilson <chris@chris-wilson.co.uk> Cc: Mika Kuoppala <mika.kuoppala@linux.intel.com> Cc: Tvrtko Ursulin <tvrtko.ursulin@linux.intel.com> Signed-off-by: Yunwei Zhang <yunwei.zhang@intel.com> Reviewed-by: Oscar Mateo <oscar.mateo@intel.com> Signed-off-by: Mika Kuoppala <mika.kuoppala@linux.intel.com> Link: https://patchwork.freedesktop.org/patch/msgid/1526683197-24656-1-git-send-email-yunwei.zhang@intel.com
Diffstat (limited to 'drivers/gpu')
-rw-r--r--drivers/gpu/drm/i915/i915_drv.h2
-rw-r--r--drivers/gpu/drm/i915/intel_engine_cs.c30
-rw-r--r--drivers/gpu/drm/i915/intel_workarounds.c27
3 files changed, 54 insertions, 5 deletions
diff --git a/drivers/gpu/drm/i915/i915_drv.h b/drivers/gpu/drm/i915/i915_drv.h
index b86ed6401120..1b8bd84f0799 100644
--- a/drivers/gpu/drm/i915/i915_drv.h
+++ b/drivers/gpu/drm/i915/i915_drv.h
@@ -2743,6 +2743,8 @@ int vlv_force_gfx_clock(struct drm_i915_private *dev_priv, bool on);
2743int intel_engines_init_mmio(struct drm_i915_private *dev_priv); 2743int intel_engines_init_mmio(struct drm_i915_private *dev_priv);
2744int intel_engines_init(struct drm_i915_private *dev_priv); 2744int intel_engines_init(struct drm_i915_private *dev_priv);
2745 2745
2746u32 intel_calculate_mcr_s_ss_select(struct drm_i915_private *dev_priv);
2747
2746/* intel_hotplug.c */ 2748/* intel_hotplug.c */
2747void intel_hpd_irq_handler(struct drm_i915_private *dev_priv, 2749void intel_hpd_irq_handler(struct drm_i915_private *dev_priv,
2748 u32 pin_mask, u32 long_mask); 2750 u32 pin_mask, u32 long_mask);
diff --git a/drivers/gpu/drm/i915/intel_engine_cs.c b/drivers/gpu/drm/i915/intel_engine_cs.c
index 0c1f084ee593..ad28680390b8 100644
--- a/drivers/gpu/drm/i915/intel_engine_cs.c
+++ b/drivers/gpu/drm/i915/intel_engine_cs.c
@@ -819,12 +819,29 @@ const char *i915_cache_level_str(struct drm_i915_private *i915, int type)
819 } 819 }
820} 820}
821 821
822u32 intel_calculate_mcr_s_ss_select(struct drm_i915_private *dev_priv)
823{
824 const struct sseu_dev_info *sseu = &(INTEL_INFO(dev_priv)->sseu);
825 u32 mcr_s_ss_select;
826 u32 slice = fls(sseu->slice_mask);
827 u32 subslice = fls(sseu->subslice_mask[slice]);
828
829 if (INTEL_GEN(dev_priv) == 10)
830 mcr_s_ss_select = GEN8_MCR_SLICE(slice) |
831 GEN8_MCR_SUBSLICE(subslice);
832 else
833 mcr_s_ss_select = 0;
834
835 return mcr_s_ss_select;
836}
837
822static inline uint32_t 838static inline uint32_t
823read_subslice_reg(struct drm_i915_private *dev_priv, int slice, 839read_subslice_reg(struct drm_i915_private *dev_priv, int slice,
824 int subslice, i915_reg_t reg) 840 int subslice, i915_reg_t reg)
825{ 841{
826 uint32_t mcr_slice_subslice_mask; 842 uint32_t mcr_slice_subslice_mask;
827 uint32_t mcr_slice_subslice_select; 843 uint32_t mcr_slice_subslice_select;
844 uint32_t default_mcr_s_ss_select;
828 uint32_t mcr; 845 uint32_t mcr;
829 uint32_t ret; 846 uint32_t ret;
830 enum forcewake_domains fw_domains; 847 enum forcewake_domains fw_domains;
@@ -841,6 +858,8 @@ read_subslice_reg(struct drm_i915_private *dev_priv, int slice,
841 GEN8_MCR_SUBSLICE(subslice); 858 GEN8_MCR_SUBSLICE(subslice);
842 } 859 }
843 860
861 default_mcr_s_ss_select = intel_calculate_mcr_s_ss_select(dev_priv);
862
844 fw_domains = intel_uncore_forcewake_for_reg(dev_priv, reg, 863 fw_domains = intel_uncore_forcewake_for_reg(dev_priv, reg,
845 FW_REG_READ); 864 FW_REG_READ);
846 fw_domains |= intel_uncore_forcewake_for_reg(dev_priv, 865 fw_domains |= intel_uncore_forcewake_for_reg(dev_priv,
@@ -851,11 +870,10 @@ read_subslice_reg(struct drm_i915_private *dev_priv, int slice,
851 intel_uncore_forcewake_get__locked(dev_priv, fw_domains); 870 intel_uncore_forcewake_get__locked(dev_priv, fw_domains);
852 871
853 mcr = I915_READ_FW(GEN8_MCR_SELECTOR); 872 mcr = I915_READ_FW(GEN8_MCR_SELECTOR);
854 /* 873
855 * The HW expects the slice and sublice selectors to be reset to 0 874 WARN_ON_ONCE((mcr & mcr_slice_subslice_mask) !=
856 * after reading out the registers. 875 default_mcr_s_ss_select);
857 */ 876
858 WARN_ON_ONCE(mcr & mcr_slice_subslice_mask);
859 mcr &= ~mcr_slice_subslice_mask; 877 mcr &= ~mcr_slice_subslice_mask;
860 mcr |= mcr_slice_subslice_select; 878 mcr |= mcr_slice_subslice_select;
861 I915_WRITE_FW(GEN8_MCR_SELECTOR, mcr); 879 I915_WRITE_FW(GEN8_MCR_SELECTOR, mcr);
@@ -863,6 +881,8 @@ read_subslice_reg(struct drm_i915_private *dev_priv, int slice,
863 ret = I915_READ_FW(reg); 881 ret = I915_READ_FW(reg);
864 882
865 mcr &= ~mcr_slice_subslice_mask; 883 mcr &= ~mcr_slice_subslice_mask;
884 mcr |= default_mcr_s_ss_select;
885
866 I915_WRITE_FW(GEN8_MCR_SELECTOR, mcr); 886 I915_WRITE_FW(GEN8_MCR_SELECTOR, mcr);
867 887
868 intel_uncore_forcewake_put__locked(dev_priv, fw_domains); 888 intel_uncore_forcewake_put__locked(dev_priv, fw_domains);
diff --git a/drivers/gpu/drm/i915/intel_workarounds.c b/drivers/gpu/drm/i915/intel_workarounds.c
index 2df3538ceba5..720d8635c2cf 100644
--- a/drivers/gpu/drm/i915/intel_workarounds.c
+++ b/drivers/gpu/drm/i915/intel_workarounds.c
@@ -672,8 +672,35 @@ static void cfl_gt_workarounds_apply(struct drm_i915_private *dev_priv)
672 GAMT_ECO_ENABLE_IN_PLACE_DECOMPRESS); 672 GAMT_ECO_ENABLE_IN_PLACE_DECOMPRESS);
673} 673}
674 674
675static void wa_init_mcr(struct drm_i915_private *dev_priv)
676{
677 u32 mcr;
678 u32 mcr_slice_subslice_mask;
679
680 mcr = I915_READ(GEN8_MCR_SELECTOR);
681
682 mcr_slice_subslice_mask = GEN8_MCR_SLICE_MASK |
683 GEN8_MCR_SUBSLICE_MASK;
684 /*
685 * WaProgramMgsrForCorrectSliceSpecificMmioReads:cnl
686 * Before any MMIO read into slice/subslice specific registers, MCR
687 * packet control register needs to be programmed to point to any
688 * enabled s/ss pair. Otherwise, incorrect values will be returned.
689 * This means each subsequent MMIO read will be forwarded to an
690 * specific s/ss combination, but this is OK since these registers
691 * are consistent across s/ss in almost all cases. In the rare
692 * occasions, such as INSTDONE, where this value is dependent
693 * on s/ss combo, the read should be done with read_subslice_reg.
694 */
695 mcr &= ~mcr_slice_subslice_mask;
696 mcr |= intel_calculate_mcr_s_ss_select(dev_priv);
697 I915_WRITE(GEN8_MCR_SELECTOR, mcr);
698}
699
675static void cnl_gt_workarounds_apply(struct drm_i915_private *dev_priv) 700static void cnl_gt_workarounds_apply(struct drm_i915_private *dev_priv)
676{ 701{
702 wa_init_mcr(dev_priv);
703
677 /* WaDisableI2mCycleOnWRPort:cnl (pre-prod) */ 704 /* WaDisableI2mCycleOnWRPort:cnl (pre-prod) */
678 if (IS_CNL_REVID(dev_priv, CNL_REVID_B0, CNL_REVID_B0)) 705 if (IS_CNL_REVID(dev_priv, CNL_REVID_B0, CNL_REVID_B0))
679 I915_WRITE(GAMT_CHKN_BIT_REG, 706 I915_WRITE(GAMT_CHKN_BIT_REG,