aboutsummaryrefslogtreecommitdiffstats
path: root/drivers/gpu/drm
diff options
context:
space:
mode:
authorDave Airlie <airlied@redhat.com>2018-03-25 20:01:11 -0400
committerDave Airlie <airlied@redhat.com>2018-03-25 20:01:11 -0400
commit33d009cd889490838c5db9b9339856c9e3d3facc (patch)
treea447078a59708c6b8ebe0a737a3be404ac98bd53 /drivers/gpu/drm
parentb4eec0fa537165efc3265cdbb4bac06e6bdaf596 (diff)
parent09695ad78f1f5f315c7e9c5090f0c7b846a43690 (diff)
Merge branch 'drm-next-4.17' of git://people.freedesktop.org/~agd5f/linux into drm-next
Last pull for 4.17. Highlights: - Vega12 support - A few more bug fixes and cleanups for powerplay * 'drm-next-4.17' of git://people.freedesktop.org/~agd5f/linux: (77 commits) drm/amd/pp: clean header file hwmgr.h drm/amd/pp: use mlck_table.count for array loop index limit drm/amdgpu: Add an ATPX quirk for hybrid laptop drm/amdgpu: fix spelling mistake: "asssert" -> "assert" drm/amd/pp: Add new asic support in pp_psm.c drm/amd/pp: Clean up powerplay code on Vega12 drm/amd/pp: Add smu irq handlers for legacy asics drm/amd/pp: Fix set wrong temperature range on smu7 drm/amdgpu: Don't change preferred domian when fallback GTT v5 drm/amdgpu: Fix NULL ptr on driver unload due to init failure. drm/amdgpu: fix "mitigate workaround for i915" drm/amd/pp: Add smu irq handlers in sw_init instand of hw_init drm/amd/pp: Refine register_thermal_interrupt function drm/amdgpu: Remove wrapper layer of cgs irq handling drm/amd/powerplay: Return per DPM level clock drm/amd/powerplay: Remove the SOC floor voltage setting drm/amdgpu: no job timeout setting on compute queues drm/amdgpu: add vega12 pci ids (v2) drm/amd/powerplay: add the hw manager for vega12 (v4) drm/amd/powerplay: add the smu manager for vega12 (v4) ...
Diffstat (limited to 'drivers/gpu/drm')
-rw-r--r--drivers/gpu/drm/amd/acp/include/acp_gfx_if.h1
-rw-r--r--drivers/gpu/drm/amd/amdgpu/amdgpu_atpx_handler.c1
-rw-r--r--drivers/gpu/drm/amd/amdgpu/amdgpu_cgs.c119
-rw-r--r--drivers/gpu/drm/amd/amdgpu/amdgpu_device.c467
-rw-r--r--drivers/gpu/drm/amd/amdgpu/amdgpu_drv.c6
-rw-r--r--drivers/gpu/drm/amd/amdgpu/amdgpu_fence.c4
-rw-r--r--drivers/gpu/drm/amd/amdgpu/amdgpu_gem.c16
-rw-r--r--drivers/gpu/drm/amd/amdgpu/amdgpu_irq.c1
-rw-r--r--drivers/gpu/drm/amd/amdgpu/amdgpu_kms.c12
-rw-r--r--drivers/gpu/drm/amd/amdgpu/amdgpu_object.c18
-rw-r--r--drivers/gpu/drm/amd/amdgpu/amdgpu_prime.c8
-rw-r--r--drivers/gpu/drm/amd/amdgpu/amdgpu_psp.c1
-rw-r--r--drivers/gpu/drm/amd/amdgpu/amdgpu_ttm.c4
-rw-r--r--drivers/gpu/drm/amd/amdgpu/amdgpu_ucode.c1
-rw-r--r--drivers/gpu/drm/amd/amdgpu/amdgpu_uvd.c9
-rw-r--r--drivers/gpu/drm/amd/amdgpu/amdgpu_vce.c9
-rw-r--r--drivers/gpu/drm/amd/amdgpu/ci_dpm.c1
-rw-r--r--drivers/gpu/drm/amd/amdgpu/dce_virtual.c1
-rw-r--r--drivers/gpu/drm/amd/amdgpu/gfx_v9_0.c65
-rw-r--r--drivers/gpu/drm/amd/amdgpu/gmc_v9_0.c4
-rw-r--r--drivers/gpu/drm/amd/amdgpu/kv_dpm.c1
-rw-r--r--drivers/gpu/drm/amd/amdgpu/mmhub_v1_0.c1
-rw-r--r--drivers/gpu/drm/amd/amdgpu/mxgpu_ai.c2
-rw-r--r--drivers/gpu/drm/amd/amdgpu/nbio_v6_1.c4
-rw-r--r--drivers/gpu/drm/amd/amdgpu/psp_v3_1.c5
-rw-r--r--drivers/gpu/drm/amd/amdgpu/sdma_v4_0.c25
-rw-r--r--drivers/gpu/drm/amd/amdgpu/si_dpm.c1
-rw-r--r--drivers/gpu/drm/amd/amdgpu/soc15.c30
-rw-r--r--drivers/gpu/drm/amd/amdgpu/vi.c5
-rw-r--r--drivers/gpu/drm/amd/display/amdgpu_dm/amdgpu_dm.c4
-rw-r--r--drivers/gpu/drm/amd/display/dc/bios/bios_parser2.c1
-rw-r--r--drivers/gpu/drm/amd/display/dc/os_types.h2
-rw-r--r--drivers/gpu/drm/amd/include/asic_reg/gc/gc_9_2_1_offset.h7497
-rw-r--r--drivers/gpu/drm/amd/include/asic_reg/gc/gc_9_2_1_sh_mask.h31160
-rw-r--r--drivers/gpu/drm/amd/include/asic_reg/mmhub/mmhub_9_3_0_offset.h1991
-rw-r--r--drivers/gpu/drm/amd/include/asic_reg/mmhub/mmhub_9_3_0_sh_mask.h10265
-rw-r--r--drivers/gpu/drm/amd/include/asic_reg/oss/osssys_4_0_1_offset.h337
-rw-r--r--drivers/gpu/drm/amd/include/asic_reg/oss/osssys_4_0_1_sh_mask.h1249
-rw-r--r--drivers/gpu/drm/amd/include/atomfirmware.h82
-rw-r--r--drivers/gpu/drm/amd/include/cgs_common.h2
-rw-r--r--drivers/gpu/drm/amd/include/cgs_linux.h119
-rw-r--r--drivers/gpu/drm/amd/include/dm_pp_interface.h2
-rw-r--r--drivers/gpu/drm/amd/powerplay/amd_powerplay.c12
-rw-r--r--drivers/gpu/drm/amd/powerplay/hwmgr/Makefile2
-rw-r--r--drivers/gpu/drm/amd/powerplay/hwmgr/hardwaremanager.c6
-rw-r--r--drivers/gpu/drm/amd/powerplay/hwmgr/hwmgr.c54
-rw-r--r--drivers/gpu/drm/amd/powerplay/hwmgr/pp_psm.c46
-rw-r--r--drivers/gpu/drm/amd/powerplay/hwmgr/ppatomfwctrl.c87
-rw-r--r--drivers/gpu/drm/amd/powerplay/hwmgr/ppatomfwctrl.h65
-rw-r--r--drivers/gpu/drm/amd/powerplay/hwmgr/smu7_hwmgr.c80
-rw-r--r--drivers/gpu/drm/amd/powerplay/hwmgr/smu7_hwmgr.h1
-rw-r--r--drivers/gpu/drm/amd/powerplay/hwmgr/smu7_thermal.c6
-rw-r--r--drivers/gpu/drm/amd/powerplay/hwmgr/smu_helper.c74
-rw-r--r--drivers/gpu/drm/amd/powerplay/hwmgr/smu_helper.h9
-rw-r--r--drivers/gpu/drm/amd/powerplay/hwmgr/vega10_hwmgr.c266
-rw-r--r--drivers/gpu/drm/amd/powerplay/hwmgr/vega10_hwmgr.h2
-rw-r--r--drivers/gpu/drm/amd/powerplay/hwmgr/vega10_powertune.c16
-rw-r--r--drivers/gpu/drm/amd/powerplay/hwmgr/vega10_thermal.c26
-rw-r--r--drivers/gpu/drm/amd/powerplay/hwmgr/vega10_thermal.h2
-rw-r--r--drivers/gpu/drm/amd/powerplay/hwmgr/vega12_hwmgr.c2090
-rw-r--r--drivers/gpu/drm/amd/powerplay/hwmgr/vega12_hwmgr.h438
-rw-r--r--drivers/gpu/drm/amd/powerplay/hwmgr/vega12_inc.h39
-rw-r--r--drivers/gpu/drm/amd/powerplay/hwmgr/vega12_powertune.c1364
-rw-r--r--drivers/gpu/drm/amd/powerplay/hwmgr/vega12_powertune.h53
-rw-r--r--drivers/gpu/drm/amd/powerplay/hwmgr/vega12_pptable.h109
-rw-r--r--drivers/gpu/drm/amd/powerplay/hwmgr/vega12_processpptables.c430
-rw-r--r--drivers/gpu/drm/amd/powerplay/hwmgr/vega12_processpptables.h58
-rw-r--r--drivers/gpu/drm/amd/powerplay/hwmgr/vega12_thermal.c324
-rw-r--r--drivers/gpu/drm/amd/powerplay/hwmgr/vega12_thermal.h66
-rw-r--r--drivers/gpu/drm/amd/powerplay/inc/hardwaremanager.h16
-rw-r--r--drivers/gpu/drm/amd/powerplay/inc/hwmgr.h44
-rw-r--r--drivers/gpu/drm/amd/powerplay/inc/smumgr.h8
-rw-r--r--drivers/gpu/drm/amd/powerplay/inc/vega12/smu9_driver_if.h758
-rw-r--r--drivers/gpu/drm/amd/powerplay/inc/vega12_ppsmc.h123
-rw-r--r--drivers/gpu/drm/amd/powerplay/smumgr/Makefile3
-rw-r--r--drivers/gpu/drm/amd/powerplay/smumgr/ci_smumgr.c2
-rw-r--r--drivers/gpu/drm/amd/powerplay/smumgr/fiji_smumgr.c5
-rw-r--r--drivers/gpu/drm/amd/powerplay/smumgr/iceland_smumgr.c2
-rw-r--r--drivers/gpu/drm/amd/powerplay/smumgr/polaris10_smumgr.c12
-rw-r--r--drivers/gpu/drm/amd/powerplay/smumgr/smu8_smumgr.c4
-rw-r--r--drivers/gpu/drm/amd/powerplay/smumgr/smumgr.c1
-rw-r--r--drivers/gpu/drm/amd/powerplay/smumgr/tonga_smumgr.c2
-rw-r--r--drivers/gpu/drm/amd/powerplay/smumgr/vega10_smumgr.c116
-rw-r--r--drivers/gpu/drm/amd/powerplay/smumgr/vega10_smumgr.h24
-rw-r--r--drivers/gpu/drm/amd/powerplay/smumgr/vega12_smumgr.c561
-rw-r--r--drivers/gpu/drm/amd/powerplay/smumgr/vega12_smumgr.h62
86 files changed, 60264 insertions, 737 deletions
diff --git a/drivers/gpu/drm/amd/acp/include/acp_gfx_if.h b/drivers/gpu/drm/amd/acp/include/acp_gfx_if.h
index a72ddb2f69ac..feab8eb7f2a8 100644
--- a/drivers/gpu/drm/amd/acp/include/acp_gfx_if.h
+++ b/drivers/gpu/drm/amd/acp/include/acp_gfx_if.h
@@ -25,7 +25,6 @@
25#define _ACP_GFX_IF_H 25#define _ACP_GFX_IF_H
26 26
27#include <linux/types.h> 27#include <linux/types.h>
28#include "cgs_linux.h"
29#include "cgs_common.h" 28#include "cgs_common.h"
30 29
31int amd_acp_hw_init(struct cgs_device *cgs_device, 30int amd_acp_hw_init(struct cgs_device *cgs_device,
diff --git a/drivers/gpu/drm/amd/amdgpu/amdgpu_atpx_handler.c b/drivers/gpu/drm/amd/amdgpu/amdgpu_atpx_handler.c
index c53095b3b0fb..1ae5ae8c45a4 100644
--- a/drivers/gpu/drm/amd/amdgpu/amdgpu_atpx_handler.c
+++ b/drivers/gpu/drm/amd/amdgpu/amdgpu_atpx_handler.c
@@ -569,6 +569,7 @@ static const struct amdgpu_px_quirk amdgpu_px_quirk_list[] = {
569 { 0x1002, 0x6900, 0x1002, 0x0124, AMDGPU_PX_QUIRK_FORCE_ATPX }, 569 { 0x1002, 0x6900, 0x1002, 0x0124, AMDGPU_PX_QUIRK_FORCE_ATPX },
570 { 0x1002, 0x6900, 0x1028, 0x0812, AMDGPU_PX_QUIRK_FORCE_ATPX }, 570 { 0x1002, 0x6900, 0x1028, 0x0812, AMDGPU_PX_QUIRK_FORCE_ATPX },
571 { 0x1002, 0x6900, 0x1028, 0x0813, AMDGPU_PX_QUIRK_FORCE_ATPX }, 571 { 0x1002, 0x6900, 0x1028, 0x0813, AMDGPU_PX_QUIRK_FORCE_ATPX },
572 { 0x1002, 0x67DF, 0x1028, 0x0774, AMDGPU_PX_QUIRK_FORCE_ATPX },
572 { 0, 0, 0, 0, 0 }, 573 { 0, 0, 0, 0, 0 },
573}; 574};
574 575
diff --git a/drivers/gpu/drm/amd/amdgpu/amdgpu_cgs.c b/drivers/gpu/drm/amd/amdgpu/amdgpu_cgs.c
index 37098c68a645..71a57b2f7f04 100644
--- a/drivers/gpu/drm/amd/amdgpu/amdgpu_cgs.c
+++ b/drivers/gpu/drm/amd/amdgpu/amdgpu_cgs.c
@@ -28,7 +28,6 @@
28#include <linux/firmware.h> 28#include <linux/firmware.h>
29#include <drm/amdgpu_drm.h> 29#include <drm/amdgpu_drm.h>
30#include "amdgpu.h" 30#include "amdgpu.h"
31#include "cgs_linux.h"
32#include "atom.h" 31#include "atom.h"
33#include "amdgpu_ucode.h" 32#include "amdgpu_ucode.h"
34 33
@@ -182,109 +181,6 @@ static int amdgpu_cgs_atom_exec_cmd_table(struct cgs_device *cgs_device, unsigne
182 adev->mode_info.atom_context, table, args); 181 adev->mode_info.atom_context, table, args);
183} 182}
184 183
185struct cgs_irq_params {
186 unsigned src_id;
187 cgs_irq_source_set_func_t set;
188 cgs_irq_handler_func_t handler;
189 void *private_data;
190};
191
192static int cgs_set_irq_state(struct amdgpu_device *adev,
193 struct amdgpu_irq_src *src,
194 unsigned type,
195 enum amdgpu_interrupt_state state)
196{
197 struct cgs_irq_params *irq_params =
198 (struct cgs_irq_params *)src->data;
199 if (!irq_params)
200 return -EINVAL;
201 if (!irq_params->set)
202 return -EINVAL;
203 return irq_params->set(irq_params->private_data,
204 irq_params->src_id,
205 type,
206 (int)state);
207}
208
209static int cgs_process_irq(struct amdgpu_device *adev,
210 struct amdgpu_irq_src *source,
211 struct amdgpu_iv_entry *entry)
212{
213 struct cgs_irq_params *irq_params =
214 (struct cgs_irq_params *)source->data;
215 if (!irq_params)
216 return -EINVAL;
217 if (!irq_params->handler)
218 return -EINVAL;
219 return irq_params->handler(irq_params->private_data,
220 irq_params->src_id,
221 entry->iv_entry);
222}
223
224static const struct amdgpu_irq_src_funcs cgs_irq_funcs = {
225 .set = cgs_set_irq_state,
226 .process = cgs_process_irq,
227};
228
229static int amdgpu_cgs_add_irq_source(void *cgs_device,
230 unsigned client_id,
231 unsigned src_id,
232 unsigned num_types,
233 cgs_irq_source_set_func_t set,
234 cgs_irq_handler_func_t handler,
235 void *private_data)
236{
237 CGS_FUNC_ADEV;
238 int ret = 0;
239 struct cgs_irq_params *irq_params;
240 struct amdgpu_irq_src *source =
241 kzalloc(sizeof(struct amdgpu_irq_src), GFP_KERNEL);
242 if (!source)
243 return -ENOMEM;
244 irq_params =
245 kzalloc(sizeof(struct cgs_irq_params), GFP_KERNEL);
246 if (!irq_params) {
247 kfree(source);
248 return -ENOMEM;
249 }
250 source->num_types = num_types;
251 source->funcs = &cgs_irq_funcs;
252 irq_params->src_id = src_id;
253 irq_params->set = set;
254 irq_params->handler = handler;
255 irq_params->private_data = private_data;
256 source->data = (void *)irq_params;
257 ret = amdgpu_irq_add_id(adev, client_id, src_id, source);
258 if (ret) {
259 kfree(irq_params);
260 kfree(source);
261 }
262
263 return ret;
264}
265
266static int amdgpu_cgs_irq_get(void *cgs_device, unsigned client_id,
267 unsigned src_id, unsigned type)
268{
269 CGS_FUNC_ADEV;
270
271 if (!adev->irq.client[client_id].sources)
272 return -EINVAL;
273
274 return amdgpu_irq_get(adev, adev->irq.client[client_id].sources[src_id], type);
275}
276
277static int amdgpu_cgs_irq_put(void *cgs_device, unsigned client_id,
278 unsigned src_id, unsigned type)
279{
280 CGS_FUNC_ADEV;
281
282 if (!adev->irq.client[client_id].sources)
283 return -EINVAL;
284
285 return amdgpu_irq_put(adev, adev->irq.client[client_id].sources[src_id], type);
286}
287
288static int amdgpu_cgs_set_clockgating_state(struct cgs_device *cgs_device, 184static int amdgpu_cgs_set_clockgating_state(struct cgs_device *cgs_device,
289 enum amd_ip_block_type block_type, 185 enum amd_ip_block_type block_type,
290 enum amd_clockgating_state state) 186 enum amd_clockgating_state state)
@@ -654,6 +550,9 @@ static int amdgpu_cgs_get_firmware_info(struct cgs_device *cgs_device,
654 else 550 else
655 strcpy(fw_name, "amdgpu/vega10_smc.bin"); 551 strcpy(fw_name, "amdgpu/vega10_smc.bin");
656 break; 552 break;
553 case CHIP_VEGA12:
554 strcpy(fw_name, "amdgpu/vega12_smc.bin");
555 break;
657 default: 556 default:
658 DRM_ERROR("SMC firmware not supported\n"); 557 DRM_ERROR("SMC firmware not supported\n");
659 return -EINVAL; 558 return -EINVAL;
@@ -715,12 +614,9 @@ static int amdgpu_cgs_get_active_displays_info(struct cgs_device *cgs_device,
715 return -EINVAL; 614 return -EINVAL;
716 615
717 mode_info = info->mode_info; 616 mode_info = info->mode_info;
718 if (mode_info) { 617 if (mode_info)
719 /* if the displays are off, vblank time is max */ 618 /* if the displays are off, vblank time is max */
720 mode_info->vblank_time_us = 0xffffffff; 619 mode_info->vblank_time_us = 0xffffffff;
721 /* always set the reference clock */
722 mode_info->ref_clock = adev->clock.spll.reference_freq;
723 }
724 620
725 if (!amdgpu_device_has_dc_support(adev)) { 621 if (!amdgpu_device_has_dc_support(adev)) {
726 struct amdgpu_crtc *amdgpu_crtc; 622 struct amdgpu_crtc *amdgpu_crtc;
@@ -795,12 +691,6 @@ static const struct cgs_ops amdgpu_cgs_ops = {
795 .lock_grbm_idx = amdgpu_cgs_lock_grbm_idx, 691 .lock_grbm_idx = amdgpu_cgs_lock_grbm_idx,
796}; 692};
797 693
798static const struct cgs_os_ops amdgpu_cgs_os_ops = {
799 .add_irq_source = amdgpu_cgs_add_irq_source,
800 .irq_get = amdgpu_cgs_irq_get,
801 .irq_put = amdgpu_cgs_irq_put
802};
803
804struct cgs_device *amdgpu_cgs_create_device(struct amdgpu_device *adev) 694struct cgs_device *amdgpu_cgs_create_device(struct amdgpu_device *adev)
805{ 695{
806 struct amdgpu_cgs_device *cgs_device = 696 struct amdgpu_cgs_device *cgs_device =
@@ -812,7 +702,6 @@ struct cgs_device *amdgpu_cgs_create_device(struct amdgpu_device *adev)
812 } 702 }
813 703
814 cgs_device->base.ops = &amdgpu_cgs_ops; 704 cgs_device->base.ops = &amdgpu_cgs_ops;
815 cgs_device->base.os_ops = &amdgpu_cgs_os_ops;
816 cgs_device->adev = adev; 705 cgs_device->adev = adev;
817 706
818 return (struct cgs_device *)cgs_device; 707 return (struct cgs_device *)cgs_device;
diff --git a/drivers/gpu/drm/amd/amdgpu/amdgpu_device.c b/drivers/gpu/drm/amd/amdgpu/amdgpu_device.c
index 690cf77b950e..34af664b9f93 100644
--- a/drivers/gpu/drm/amd/amdgpu/amdgpu_device.c
+++ b/drivers/gpu/drm/amd/amdgpu/amdgpu_device.c
@@ -59,6 +59,7 @@
59#include "amdgpu_pm.h" 59#include "amdgpu_pm.h"
60 60
61MODULE_FIRMWARE("amdgpu/vega10_gpu_info.bin"); 61MODULE_FIRMWARE("amdgpu/vega10_gpu_info.bin");
62MODULE_FIRMWARE("amdgpu/vega12_gpu_info.bin");
62MODULE_FIRMWARE("amdgpu/raven_gpu_info.bin"); 63MODULE_FIRMWARE("amdgpu/raven_gpu_info.bin");
63 64
64#define AMDGPU_RESUME_MS 2000 65#define AMDGPU_RESUME_MS 2000
@@ -83,12 +84,21 @@ static const char *amdgpu_asic_name[] = {
83 "POLARIS11", 84 "POLARIS11",
84 "POLARIS12", 85 "POLARIS12",
85 "VEGA10", 86 "VEGA10",
87 "VEGA12",
86 "RAVEN", 88 "RAVEN",
87 "LAST", 89 "LAST",
88}; 90};
89 91
90static void amdgpu_device_get_pcie_info(struct amdgpu_device *adev); 92static void amdgpu_device_get_pcie_info(struct amdgpu_device *adev);
91 93
94/**
95 * amdgpu_device_is_px - Is the device is a dGPU with HG/PX power control
96 *
97 * @dev: drm_device pointer
98 *
99 * Returns true if the device is a dGPU with HG/PX power control,
100 * otherwise return false.
101 */
92bool amdgpu_device_is_px(struct drm_device *dev) 102bool amdgpu_device_is_px(struct drm_device *dev)
93{ 103{
94 struct amdgpu_device *adev = dev->dev_private; 104 struct amdgpu_device *adev = dev->dev_private;
@@ -101,6 +111,15 @@ bool amdgpu_device_is_px(struct drm_device *dev)
101/* 111/*
102 * MMIO register access helper functions. 112 * MMIO register access helper functions.
103 */ 113 */
114/**
115 * amdgpu_mm_rreg - read a memory mapped IO register
116 *
117 * @adev: amdgpu_device pointer
118 * @reg: dword aligned register offset
119 * @acc_flags: access flags which require special behavior
120 *
121 * Returns the 32 bit value from the offset specified.
122 */
104uint32_t amdgpu_mm_rreg(struct amdgpu_device *adev, uint32_t reg, 123uint32_t amdgpu_mm_rreg(struct amdgpu_device *adev, uint32_t reg,
105 uint32_t acc_flags) 124 uint32_t acc_flags)
106{ 125{
@@ -129,6 +148,14 @@ uint32_t amdgpu_mm_rreg(struct amdgpu_device *adev, uint32_t reg,
129 * 148 *
130*/ 149*/
131 150
151/**
152 * amdgpu_mm_rreg8 - read a memory mapped IO register
153 *
154 * @adev: amdgpu_device pointer
155 * @offset: byte aligned register offset
156 *
157 * Returns the 8 bit value from the offset specified.
158 */
132uint8_t amdgpu_mm_rreg8(struct amdgpu_device *adev, uint32_t offset) { 159uint8_t amdgpu_mm_rreg8(struct amdgpu_device *adev, uint32_t offset) {
133 if (offset < adev->rmmio_size) 160 if (offset < adev->rmmio_size)
134 return (readb(adev->rmmio + offset)); 161 return (readb(adev->rmmio + offset));
@@ -141,6 +168,15 @@ uint8_t amdgpu_mm_rreg8(struct amdgpu_device *adev, uint32_t offset) {
141 * @value: the value want to be written to the register 168 * @value: the value want to be written to the register
142 * 169 *
143*/ 170*/
171/**
172 * amdgpu_mm_wreg8 - read a memory mapped IO register
173 *
174 * @adev: amdgpu_device pointer
175 * @offset: byte aligned register offset
176 * @value: 8 bit value to write
177 *
178 * Writes the value specified to the offset specified.
179 */
144void amdgpu_mm_wreg8(struct amdgpu_device *adev, uint32_t offset, uint8_t value) { 180void amdgpu_mm_wreg8(struct amdgpu_device *adev, uint32_t offset, uint8_t value) {
145 if (offset < adev->rmmio_size) 181 if (offset < adev->rmmio_size)
146 writeb(value, adev->rmmio + offset); 182 writeb(value, adev->rmmio + offset);
@@ -148,7 +184,16 @@ void amdgpu_mm_wreg8(struct amdgpu_device *adev, uint32_t offset, uint8_t value)
148 BUG(); 184 BUG();
149} 185}
150 186
151 187/**
188 * amdgpu_mm_wreg - write to a memory mapped IO register
189 *
190 * @adev: amdgpu_device pointer
191 * @reg: dword aligned register offset
192 * @v: 32 bit value to write to the register
193 * @acc_flags: access flags which require special behavior
194 *
195 * Writes the value specified to the offset specified.
196 */
152void amdgpu_mm_wreg(struct amdgpu_device *adev, uint32_t reg, uint32_t v, 197void amdgpu_mm_wreg(struct amdgpu_device *adev, uint32_t reg, uint32_t v,
153 uint32_t acc_flags) 198 uint32_t acc_flags)
154{ 199{
@@ -177,6 +222,14 @@ void amdgpu_mm_wreg(struct amdgpu_device *adev, uint32_t reg, uint32_t v,
177 } 222 }
178} 223}
179 224
225/**
226 * amdgpu_io_rreg - read an IO register
227 *
228 * @adev: amdgpu_device pointer
229 * @reg: dword aligned register offset
230 *
231 * Returns the 32 bit value from the offset specified.
232 */
180u32 amdgpu_io_rreg(struct amdgpu_device *adev, u32 reg) 233u32 amdgpu_io_rreg(struct amdgpu_device *adev, u32 reg)
181{ 234{
182 if ((reg * 4) < adev->rio_mem_size) 235 if ((reg * 4) < adev->rio_mem_size)
@@ -187,6 +240,15 @@ u32 amdgpu_io_rreg(struct amdgpu_device *adev, u32 reg)
187 } 240 }
188} 241}
189 242
243/**
244 * amdgpu_io_wreg - write to an IO register
245 *
246 * @adev: amdgpu_device pointer
247 * @reg: dword aligned register offset
248 * @v: 32 bit value to write to the register
249 *
250 * Writes the value specified to the offset specified.
251 */
190void amdgpu_io_wreg(struct amdgpu_device *adev, u32 reg, u32 v) 252void amdgpu_io_wreg(struct amdgpu_device *adev, u32 reg, u32 v)
191{ 253{
192 if (adev->asic_type >= CHIP_VEGA10 && reg == 0) { 254 if (adev->asic_type >= CHIP_VEGA10 && reg == 0) {
@@ -355,6 +417,14 @@ static void amdgpu_block_invalid_wreg(struct amdgpu_device *adev,
355 BUG(); 417 BUG();
356} 418}
357 419
420/**
421 * amdgpu_device_vram_scratch_init - allocate the VRAM scratch page
422 *
423 * @adev: amdgpu device pointer
424 *
425 * Allocates a scratch page of VRAM for use by various things in the
426 * driver.
427 */
358static int amdgpu_device_vram_scratch_init(struct amdgpu_device *adev) 428static int amdgpu_device_vram_scratch_init(struct amdgpu_device *adev)
359{ 429{
360 return amdgpu_bo_create_kernel(adev, AMDGPU_GPU_PAGE_SIZE, 430 return amdgpu_bo_create_kernel(adev, AMDGPU_GPU_PAGE_SIZE,
@@ -364,6 +434,13 @@ static int amdgpu_device_vram_scratch_init(struct amdgpu_device *adev)
364 (void **)&adev->vram_scratch.ptr); 434 (void **)&adev->vram_scratch.ptr);
365} 435}
366 436
437/**
438 * amdgpu_device_vram_scratch_fini - Free the VRAM scratch page
439 *
440 * @adev: amdgpu device pointer
441 *
442 * Frees the VRAM scratch page.
443 */
367static void amdgpu_device_vram_scratch_fini(struct amdgpu_device *adev) 444static void amdgpu_device_vram_scratch_fini(struct amdgpu_device *adev)
368{ 445{
369 amdgpu_bo_free_kernel(&adev->vram_scratch.robj, NULL, NULL); 446 amdgpu_bo_free_kernel(&adev->vram_scratch.robj, NULL, NULL);
@@ -405,6 +482,14 @@ void amdgpu_device_program_register_sequence(struct amdgpu_device *adev,
405 } 482 }
406} 483}
407 484
485/**
486 * amdgpu_device_pci_config_reset - reset the GPU
487 *
488 * @adev: amdgpu_device pointer
489 *
490 * Resets the GPU using the pci config reset sequence.
491 * Only applicable to asics prior to vega10.
492 */
408void amdgpu_device_pci_config_reset(struct amdgpu_device *adev) 493void amdgpu_device_pci_config_reset(struct amdgpu_device *adev)
409{ 494{
410 pci_write_config_dword(adev->pdev, 0x7c, AMDGPU_ASIC_RESET_DATA); 495 pci_write_config_dword(adev->pdev, 0x7c, AMDGPU_ASIC_RESET_DATA);
@@ -565,6 +650,7 @@ void amdgpu_device_wb_free(struct amdgpu_device *adev, u32 wb)
565 650
566/** 651/**
567 * amdgpu_device_vram_location - try to find VRAM location 652 * amdgpu_device_vram_location - try to find VRAM location
653 *
568 * @adev: amdgpu device structure holding all necessary informations 654 * @adev: amdgpu device structure holding all necessary informations
569 * @mc: memory controller structure holding memory informations 655 * @mc: memory controller structure holding memory informations
570 * @base: base address at which to put VRAM 656 * @base: base address at which to put VRAM
@@ -588,6 +674,7 @@ void amdgpu_device_vram_location(struct amdgpu_device *adev,
588 674
589/** 675/**
590 * amdgpu_device_gart_location - try to find GTT location 676 * amdgpu_device_gart_location - try to find GTT location
677 *
591 * @adev: amdgpu device structure holding all necessary informations 678 * @adev: amdgpu device structure holding all necessary informations
592 * @mc: memory controller structure holding memory informations 679 * @mc: memory controller structure holding memory informations
593 * 680 *
@@ -774,6 +861,16 @@ static unsigned int amdgpu_device_vga_set_decode(void *cookie, bool state)
774 return VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM; 861 return VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
775} 862}
776 863
864/**
865 * amdgpu_device_check_block_size - validate the vm block size
866 *
867 * @adev: amdgpu_device pointer
868 *
869 * Validates the vm block size specified via module parameter.
870 * The vm block size defines number of bits in page table versus page directory,
871 * a page is 4KB so we have 12 bits offset, minimum 9 bits in the
872 * page table and the remaining bits are in the page directory.
873 */
777static void amdgpu_device_check_block_size(struct amdgpu_device *adev) 874static void amdgpu_device_check_block_size(struct amdgpu_device *adev)
778{ 875{
779 /* defines number of bits in page table versus page directory, 876 /* defines number of bits in page table versus page directory,
@@ -789,6 +886,14 @@ static void amdgpu_device_check_block_size(struct amdgpu_device *adev)
789 } 886 }
790} 887}
791 888
889/**
890 * amdgpu_device_check_vm_size - validate the vm size
891 *
892 * @adev: amdgpu_device pointer
893 *
894 * Validates the vm size in GB specified via module parameter.
895 * The VM size is the size of the GPU virtual memory space in GB.
896 */
792static void amdgpu_device_check_vm_size(struct amdgpu_device *adev) 897static void amdgpu_device_check_vm_size(struct amdgpu_device *adev)
793{ 898{
794 /* no need to check the default value */ 899 /* no need to check the default value */
@@ -923,6 +1028,17 @@ static const struct vga_switcheroo_client_ops amdgpu_switcheroo_ops = {
923 .can_switch = amdgpu_switcheroo_can_switch, 1028 .can_switch = amdgpu_switcheroo_can_switch,
924}; 1029};
925 1030
1031/**
1032 * amdgpu_device_ip_set_clockgating_state - set the CG state
1033 *
1034 * @adev: amdgpu_device pointer
1035 * @block_type: Type of hardware IP (SMU, GFX, UVD, etc.)
1036 * @state: clockgating state (gate or ungate)
1037 *
1038 * Sets the requested clockgating state for all instances of
1039 * the hardware IP specified.
1040 * Returns the error code from the last instance.
1041 */
926int amdgpu_device_ip_set_clockgating_state(struct amdgpu_device *adev, 1042int amdgpu_device_ip_set_clockgating_state(struct amdgpu_device *adev,
927 enum amd_ip_block_type block_type, 1043 enum amd_ip_block_type block_type,
928 enum amd_clockgating_state state) 1044 enum amd_clockgating_state state)
@@ -945,6 +1061,17 @@ int amdgpu_device_ip_set_clockgating_state(struct amdgpu_device *adev,
945 return r; 1061 return r;
946} 1062}
947 1063
1064/**
1065 * amdgpu_device_ip_set_powergating_state - set the PG state
1066 *
1067 * @adev: amdgpu_device pointer
1068 * @block_type: Type of hardware IP (SMU, GFX, UVD, etc.)
1069 * @state: powergating state (gate or ungate)
1070 *
1071 * Sets the requested powergating state for all instances of
1072 * the hardware IP specified.
1073 * Returns the error code from the last instance.
1074 */
948int amdgpu_device_ip_set_powergating_state(struct amdgpu_device *adev, 1075int amdgpu_device_ip_set_powergating_state(struct amdgpu_device *adev,
949 enum amd_ip_block_type block_type, 1076 enum amd_ip_block_type block_type,
950 enum amd_powergating_state state) 1077 enum amd_powergating_state state)
@@ -967,6 +1094,17 @@ int amdgpu_device_ip_set_powergating_state(struct amdgpu_device *adev,
967 return r; 1094 return r;
968} 1095}
969 1096
1097/**
1098 * amdgpu_device_ip_get_clockgating_state - get the CG state
1099 *
1100 * @adev: amdgpu_device pointer
1101 * @flags: clockgating feature flags
1102 *
1103 * Walks the list of IPs on the device and updates the clockgating
1104 * flags for each IP.
1105 * Updates @flags with the feature flags for each hardware IP where
1106 * clockgating is enabled.
1107 */
970void amdgpu_device_ip_get_clockgating_state(struct amdgpu_device *adev, 1108void amdgpu_device_ip_get_clockgating_state(struct amdgpu_device *adev,
971 u32 *flags) 1109 u32 *flags)
972{ 1110{
@@ -980,6 +1118,15 @@ void amdgpu_device_ip_get_clockgating_state(struct amdgpu_device *adev,
980 } 1118 }
981} 1119}
982 1120
1121/**
1122 * amdgpu_device_ip_wait_for_idle - wait for idle
1123 *
1124 * @adev: amdgpu_device pointer
1125 * @block_type: Type of hardware IP (SMU, GFX, UVD, etc.)
1126 *
1127 * Waits for the request hardware IP to be idle.
1128 * Returns 0 for success or a negative error code on failure.
1129 */
983int amdgpu_device_ip_wait_for_idle(struct amdgpu_device *adev, 1130int amdgpu_device_ip_wait_for_idle(struct amdgpu_device *adev,
984 enum amd_ip_block_type block_type) 1131 enum amd_ip_block_type block_type)
985{ 1132{
@@ -999,6 +1146,15 @@ int amdgpu_device_ip_wait_for_idle(struct amdgpu_device *adev,
999 1146
1000} 1147}
1001 1148
1149/**
1150 * amdgpu_device_ip_is_idle - is the hardware IP idle
1151 *
1152 * @adev: amdgpu_device pointer
1153 * @block_type: Type of hardware IP (SMU, GFX, UVD, etc.)
1154 *
1155 * Check if the hardware IP is idle or not.
1156 * Returns true if it the IP is idle, false if not.
1157 */
1002bool amdgpu_device_ip_is_idle(struct amdgpu_device *adev, 1158bool amdgpu_device_ip_is_idle(struct amdgpu_device *adev,
1003 enum amd_ip_block_type block_type) 1159 enum amd_ip_block_type block_type)
1004{ 1160{
@@ -1014,6 +1170,15 @@ bool amdgpu_device_ip_is_idle(struct amdgpu_device *adev,
1014 1170
1015} 1171}
1016 1172
1173/**
1174 * amdgpu_device_ip_get_ip_block - get a hw IP pointer
1175 *
1176 * @adev: amdgpu_device pointer
1177 * @block_type: Type of hardware IP (SMU, GFX, UVD, etc.)
1178 *
1179 * Returns a pointer to the hardware IP block structure
1180 * if it exists for the asic, otherwise NULL.
1181 */
1017struct amdgpu_ip_block * 1182struct amdgpu_ip_block *
1018amdgpu_device_ip_get_ip_block(struct amdgpu_device *adev, 1183amdgpu_device_ip_get_ip_block(struct amdgpu_device *adev,
1019 enum amd_ip_block_type type) 1184 enum amd_ip_block_type type)
@@ -1075,6 +1240,18 @@ int amdgpu_device_ip_block_add(struct amdgpu_device *adev,
1075 return 0; 1240 return 0;
1076} 1241}
1077 1242
1243/**
1244 * amdgpu_device_enable_virtual_display - enable virtual display feature
1245 *
1246 * @adev: amdgpu_device pointer
1247 *
1248 * Enabled the virtual display feature if the user has enabled it via
1249 * the module parameter virtual_display. This feature provides a virtual
1250 * display hardware on headless boards or in virtualized environments.
1251 * This function parses and validates the configuration string specified by
1252 * the user and configues the virtual display configuration (number of
1253 * virtual connectors, crtcs, etc.) specified.
1254 */
1078static void amdgpu_device_enable_virtual_display(struct amdgpu_device *adev) 1255static void amdgpu_device_enable_virtual_display(struct amdgpu_device *adev)
1079{ 1256{
1080 adev->enable_virtual_display = false; 1257 adev->enable_virtual_display = false;
@@ -1120,6 +1297,16 @@ static void amdgpu_device_enable_virtual_display(struct amdgpu_device *adev)
1120 } 1297 }
1121} 1298}
1122 1299
1300/**
1301 * amdgpu_device_parse_gpu_info_fw - parse gpu info firmware
1302 *
1303 * @adev: amdgpu_device pointer
1304 *
1305 * Parses the asic configuration parameters specified in the gpu info
1306 * firmware and makes them availale to the driver for use in configuring
1307 * the asic.
1308 * Returns 0 on success, -EINVAL on failure.
1309 */
1123static int amdgpu_device_parse_gpu_info_fw(struct amdgpu_device *adev) 1310static int amdgpu_device_parse_gpu_info_fw(struct amdgpu_device *adev)
1124{ 1311{
1125 const char *chip_name; 1312 const char *chip_name;
@@ -1157,6 +1344,9 @@ static int amdgpu_device_parse_gpu_info_fw(struct amdgpu_device *adev)
1157 case CHIP_VEGA10: 1344 case CHIP_VEGA10:
1158 chip_name = "vega10"; 1345 chip_name = "vega10";
1159 break; 1346 break;
1347 case CHIP_VEGA12:
1348 chip_name = "vega12";
1349 break;
1160 case CHIP_RAVEN: 1350 case CHIP_RAVEN:
1161 chip_name = "raven"; 1351 chip_name = "raven";
1162 break; 1352 break;
@@ -1218,6 +1408,16 @@ out:
1218 return err; 1408 return err;
1219} 1409}
1220 1410
1411/**
1412 * amdgpu_device_ip_early_init - run early init for hardware IPs
1413 *
1414 * @adev: amdgpu_device pointer
1415 *
1416 * Early initialization pass for hardware IPs. The hardware IPs that make
1417 * up each asic are discovered each IP's early_init callback is run. This
1418 * is the first stage in initializing the asic.
1419 * Returns 0 on success, negative error code on failure.
1420 */
1221static int amdgpu_device_ip_early_init(struct amdgpu_device *adev) 1421static int amdgpu_device_ip_early_init(struct amdgpu_device *adev)
1222{ 1422{
1223 int i, r; 1423 int i, r;
@@ -1270,8 +1470,9 @@ static int amdgpu_device_ip_early_init(struct amdgpu_device *adev)
1270 return r; 1470 return r;
1271 break; 1471 break;
1272#endif 1472#endif
1273 case CHIP_VEGA10: 1473 case CHIP_VEGA10:
1274 case CHIP_RAVEN: 1474 case CHIP_VEGA12:
1475 case CHIP_RAVEN:
1275 if (adev->asic_type == CHIP_RAVEN) 1476 if (adev->asic_type == CHIP_RAVEN)
1276 adev->family = AMDGPU_FAMILY_RV; 1477 adev->family = AMDGPU_FAMILY_RV;
1277 else 1478 else
@@ -1327,6 +1528,17 @@ static int amdgpu_device_ip_early_init(struct amdgpu_device *adev)
1327 return 0; 1528 return 0;
1328} 1529}
1329 1530
1531/**
1532 * amdgpu_device_ip_init - run init for hardware IPs
1533 *
1534 * @adev: amdgpu_device pointer
1535 *
1536 * Main initialization pass for hardware IPs. The list of all the hardware
1537 * IPs that make up the asic is walked and the sw_init and hw_init callbacks
1538 * are run. sw_init initializes the software state associated with each IP
1539 * and hw_init initializes the hardware associated with each IP.
1540 * Returns 0 on success, negative error code on failure.
1541 */
1330static int amdgpu_device_ip_init(struct amdgpu_device *adev) 1542static int amdgpu_device_ip_init(struct amdgpu_device *adev)
1331{ 1543{
1332 int i, r; 1544 int i, r;
@@ -1394,17 +1606,47 @@ static int amdgpu_device_ip_init(struct amdgpu_device *adev)
1394 return 0; 1606 return 0;
1395} 1607}
1396 1608
1609/**
1610 * amdgpu_device_fill_reset_magic - writes reset magic to gart pointer
1611 *
1612 * @adev: amdgpu_device pointer
1613 *
1614 * Writes a reset magic value to the gart pointer in VRAM. The driver calls
1615 * this function before a GPU reset. If the value is retained after a
1616 * GPU reset, VRAM has not been lost. Some GPU resets may destry VRAM contents.
1617 */
1397static void amdgpu_device_fill_reset_magic(struct amdgpu_device *adev) 1618static void amdgpu_device_fill_reset_magic(struct amdgpu_device *adev)
1398{ 1619{
1399 memcpy(adev->reset_magic, adev->gart.ptr, AMDGPU_RESET_MAGIC_NUM); 1620 memcpy(adev->reset_magic, adev->gart.ptr, AMDGPU_RESET_MAGIC_NUM);
1400} 1621}
1401 1622
1623/**
1624 * amdgpu_device_check_vram_lost - check if vram is valid
1625 *
1626 * @adev: amdgpu_device pointer
1627 *
1628 * Checks the reset magic value written to the gart pointer in VRAM.
1629 * The driver calls this after a GPU reset to see if the contents of
1630 * VRAM is lost or now.
1631 * returns true if vram is lost, false if not.
1632 */
1402static bool amdgpu_device_check_vram_lost(struct amdgpu_device *adev) 1633static bool amdgpu_device_check_vram_lost(struct amdgpu_device *adev)
1403{ 1634{
1404 return !!memcmp(adev->gart.ptr, adev->reset_magic, 1635 return !!memcmp(adev->gart.ptr, adev->reset_magic,
1405 AMDGPU_RESET_MAGIC_NUM); 1636 AMDGPU_RESET_MAGIC_NUM);
1406} 1637}
1407 1638
1639/**
1640 * amdgpu_device_ip_late_set_cg_state - late init for clockgating
1641 *
1642 * @adev: amdgpu_device pointer
1643 *
1644 * Late initialization pass enabling clockgating for hardware IPs.
1645 * The list of all the hardware IPs that make up the asic is walked and the
1646 * set_clockgating_state callbacks are run. This stage is run late
1647 * in the init process.
1648 * Returns 0 on success, negative error code on failure.
1649 */
1408static int amdgpu_device_ip_late_set_cg_state(struct amdgpu_device *adev) 1650static int amdgpu_device_ip_late_set_cg_state(struct amdgpu_device *adev)
1409{ 1651{
1410 int i = 0, r; 1652 int i = 0, r;
@@ -1432,6 +1674,18 @@ static int amdgpu_device_ip_late_set_cg_state(struct amdgpu_device *adev)
1432 return 0; 1674 return 0;
1433} 1675}
1434 1676
1677/**
1678 * amdgpu_device_ip_late_init - run late init for hardware IPs
1679 *
1680 * @adev: amdgpu_device pointer
1681 *
1682 * Late initialization pass for hardware IPs. The list of all the hardware
1683 * IPs that make up the asic is walked and the late_init callbacks are run.
1684 * late_init covers any special initialization that an IP requires
1685 * after all of the have been initialized or something that needs to happen
1686 * late in the init process.
1687 * Returns 0 on success, negative error code on failure.
1688 */
1435static int amdgpu_device_ip_late_init(struct amdgpu_device *adev) 1689static int amdgpu_device_ip_late_init(struct amdgpu_device *adev)
1436{ 1690{
1437 int i = 0, r; 1691 int i = 0, r;
@@ -1458,6 +1712,17 @@ static int amdgpu_device_ip_late_init(struct amdgpu_device *adev)
1458 return 0; 1712 return 0;
1459} 1713}
1460 1714
1715/**
1716 * amdgpu_device_ip_fini - run fini for hardware IPs
1717 *
1718 * @adev: amdgpu_device pointer
1719 *
1720 * Main teardown pass for hardware IPs. The list of all the hardware
1721 * IPs that make up the asic is walked and the hw_fini and sw_fini callbacks
1722 * are run. hw_fini tears down the hardware associated with each IP
1723 * and sw_fini tears down any software state associated with each IP.
1724 * Returns 0 on success, negative error code on failure.
1725 */
1461static int amdgpu_device_ip_fini(struct amdgpu_device *adev) 1726static int amdgpu_device_ip_fini(struct amdgpu_device *adev)
1462{ 1727{
1463 int i, r; 1728 int i, r;
@@ -1493,7 +1758,8 @@ static int amdgpu_device_ip_fini(struct amdgpu_device *adev)
1493 continue; 1758 continue;
1494 1759
1495 if (adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_UVD && 1760 if (adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_UVD &&
1496 adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_VCE) { 1761 adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_VCE &&
1762 adev->ip_blocks[i].version->funcs->set_clockgating_state) {
1497 /* ungate blocks before hw fini so that we can shutdown the blocks safely */ 1763 /* ungate blocks before hw fini so that we can shutdown the blocks safely */
1498 r = adev->ip_blocks[i].version->funcs->set_clockgating_state((void *)adev, 1764 r = adev->ip_blocks[i].version->funcs->set_clockgating_state((void *)adev,
1499 AMD_CG_STATE_UNGATE); 1765 AMD_CG_STATE_UNGATE);
@@ -1514,8 +1780,6 @@ static int amdgpu_device_ip_fini(struct amdgpu_device *adev)
1514 adev->ip_blocks[i].status.hw = false; 1780 adev->ip_blocks[i].status.hw = false;
1515 } 1781 }
1516 1782
1517 /* disable all interrupts */
1518 amdgpu_irq_disable_all(adev);
1519 1783
1520 for (i = adev->num_ip_blocks - 1; i >= 0; i--) { 1784 for (i = adev->num_ip_blocks - 1; i >= 0; i--) {
1521 if (!adev->ip_blocks[i].status.sw) 1785 if (!adev->ip_blocks[i].status.sw)
@@ -1552,6 +1816,15 @@ static int amdgpu_device_ip_fini(struct amdgpu_device *adev)
1552 return 0; 1816 return 0;
1553} 1817}
1554 1818
1819/**
1820 * amdgpu_device_ip_late_init_func_handler - work handler for clockgating
1821 *
1822 * @work: work_struct
1823 *
1824 * Work handler for amdgpu_device_ip_late_set_cg_state. We put the
1825 * clockgating setup into a worker thread to speed up driver init and
1826 * resume from suspend.
1827 */
1555static void amdgpu_device_ip_late_init_func_handler(struct work_struct *work) 1828static void amdgpu_device_ip_late_init_func_handler(struct work_struct *work)
1556{ 1829{
1557 struct amdgpu_device *adev = 1830 struct amdgpu_device *adev =
@@ -1559,6 +1832,17 @@ static void amdgpu_device_ip_late_init_func_handler(struct work_struct *work)
1559 amdgpu_device_ip_late_set_cg_state(adev); 1832 amdgpu_device_ip_late_set_cg_state(adev);
1560} 1833}
1561 1834
1835/**
1836 * amdgpu_device_ip_suspend - run suspend for hardware IPs
1837 *
1838 * @adev: amdgpu_device pointer
1839 *
1840 * Main suspend function for hardware IPs. The list of all the hardware
1841 * IPs that make up the asic is walked, clockgating is disabled and the
1842 * suspend callbacks are run. suspend puts the hardware and software state
1843 * in each IP into a state suitable for suspend.
1844 * Returns 0 on success, negative error code on failure.
1845 */
1562int amdgpu_device_ip_suspend(struct amdgpu_device *adev) 1846int amdgpu_device_ip_suspend(struct amdgpu_device *adev)
1563{ 1847{
1564 int i, r; 1848 int i, r;
@@ -1667,6 +1951,18 @@ static int amdgpu_device_ip_reinit_late_sriov(struct amdgpu_device *adev)
1667 return 0; 1951 return 0;
1668} 1952}
1669 1953
1954/**
1955 * amdgpu_device_ip_resume_phase1 - run resume for hardware IPs
1956 *
1957 * @adev: amdgpu_device pointer
1958 *
1959 * First resume function for hardware IPs. The list of all the hardware
1960 * IPs that make up the asic is walked and the resume callbacks are run for
1961 * COMMON, GMC, and IH. resume puts the hardware into a functional state
1962 * after a suspend and updates the software state as necessary. This
1963 * function is also used for restoring the GPU after a GPU reset.
1964 * Returns 0 on success, negative error code on failure.
1965 */
1670static int amdgpu_device_ip_resume_phase1(struct amdgpu_device *adev) 1966static int amdgpu_device_ip_resume_phase1(struct amdgpu_device *adev)
1671{ 1967{
1672 int i, r; 1968 int i, r;
@@ -1675,9 +1971,8 @@ static int amdgpu_device_ip_resume_phase1(struct amdgpu_device *adev)
1675 if (!adev->ip_blocks[i].status.valid) 1971 if (!adev->ip_blocks[i].status.valid)
1676 continue; 1972 continue;
1677 if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_COMMON || 1973 if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_COMMON ||
1678 adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GMC || 1974 adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GMC ||
1679 adev->ip_blocks[i].version->type == 1975 adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_IH) {
1680 AMD_IP_BLOCK_TYPE_IH) {
1681 r = adev->ip_blocks[i].version->funcs->resume(adev); 1976 r = adev->ip_blocks[i].version->funcs->resume(adev);
1682 if (r) { 1977 if (r) {
1683 DRM_ERROR("resume of IP block <%s> failed %d\n", 1978 DRM_ERROR("resume of IP block <%s> failed %d\n",
@@ -1690,6 +1985,19 @@ static int amdgpu_device_ip_resume_phase1(struct amdgpu_device *adev)
1690 return 0; 1985 return 0;
1691} 1986}
1692 1987
1988/**
1989 * amdgpu_device_ip_resume_phase2 - run resume for hardware IPs
1990 *
1991 * @adev: amdgpu_device pointer
1992 *
1993 * First resume function for hardware IPs. The list of all the hardware
1994 * IPs that make up the asic is walked and the resume callbacks are run for
1995 * all blocks except COMMON, GMC, and IH. resume puts the hardware into a
1996 * functional state after a suspend and updates the software state as
1997 * necessary. This function is also used for restoring the GPU after a GPU
1998 * reset.
1999 * Returns 0 on success, negative error code on failure.
2000 */
1693static int amdgpu_device_ip_resume_phase2(struct amdgpu_device *adev) 2001static int amdgpu_device_ip_resume_phase2(struct amdgpu_device *adev)
1694{ 2002{
1695 int i, r; 2003 int i, r;
@@ -1698,8 +2006,8 @@ static int amdgpu_device_ip_resume_phase2(struct amdgpu_device *adev)
1698 if (!adev->ip_blocks[i].status.valid) 2006 if (!adev->ip_blocks[i].status.valid)
1699 continue; 2007 continue;
1700 if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_COMMON || 2008 if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_COMMON ||
1701 adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GMC || 2009 adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GMC ||
1702 adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_IH ) 2010 adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_IH)
1703 continue; 2011 continue;
1704 r = adev->ip_blocks[i].version->funcs->resume(adev); 2012 r = adev->ip_blocks[i].version->funcs->resume(adev);
1705 if (r) { 2013 if (r) {
@@ -1712,6 +2020,18 @@ static int amdgpu_device_ip_resume_phase2(struct amdgpu_device *adev)
1712 return 0; 2020 return 0;
1713} 2021}
1714 2022
2023/**
2024 * amdgpu_device_ip_resume - run resume for hardware IPs
2025 *
2026 * @adev: amdgpu_device pointer
2027 *
2028 * Main resume function for hardware IPs. The hardware IPs
2029 * are split into two resume functions because they are
2030 * are also used in in recovering from a GPU reset and some additional
2031 * steps need to be take between them. In this case (S3/S4) they are
2032 * run sequentially.
2033 * Returns 0 on success, negative error code on failure.
2034 */
1715static int amdgpu_device_ip_resume(struct amdgpu_device *adev) 2035static int amdgpu_device_ip_resume(struct amdgpu_device *adev)
1716{ 2036{
1717 int r; 2037 int r;
@@ -1724,6 +2044,13 @@ static int amdgpu_device_ip_resume(struct amdgpu_device *adev)
1724 return r; 2044 return r;
1725} 2045}
1726 2046
2047/**
2048 * amdgpu_device_detect_sriov_bios - determine if the board supports SR-IOV
2049 *
2050 * @adev: amdgpu_device pointer
2051 *
2052 * Query the VBIOS data tables to determine if the board supports SR-IOV.
2053 */
1727static void amdgpu_device_detect_sriov_bios(struct amdgpu_device *adev) 2054static void amdgpu_device_detect_sriov_bios(struct amdgpu_device *adev)
1728{ 2055{
1729 if (amdgpu_sriov_vf(adev)) { 2056 if (amdgpu_sriov_vf(adev)) {
@@ -1740,6 +2067,14 @@ static void amdgpu_device_detect_sriov_bios(struct amdgpu_device *adev)
1740 } 2067 }
1741} 2068}
1742 2069
2070/**
2071 * amdgpu_device_asic_has_dc_support - determine if DC supports the asic
2072 *
2073 * @asic_type: AMD asic type
2074 *
2075 * Check if there is DC (new modesetting infrastructre) support for an asic.
2076 * returns true if DC has support, false if not.
2077 */
1743bool amdgpu_device_asic_has_dc_support(enum amd_asic_type asic_type) 2078bool amdgpu_device_asic_has_dc_support(enum amd_asic_type asic_type)
1744{ 2079{
1745 switch (asic_type) { 2080 switch (asic_type) {
@@ -1760,6 +2095,7 @@ bool amdgpu_device_asic_has_dc_support(enum amd_asic_type asic_type)
1760 return amdgpu_dc != 0; 2095 return amdgpu_dc != 0;
1761#endif 2096#endif
1762 case CHIP_VEGA10: 2097 case CHIP_VEGA10:
2098 case CHIP_VEGA12:
1763#if defined(CONFIG_DRM_AMD_DC_DCN1_0) 2099#if defined(CONFIG_DRM_AMD_DC_DCN1_0)
1764 case CHIP_RAVEN: 2100 case CHIP_RAVEN:
1765#endif 2101#endif
@@ -2017,7 +2353,6 @@ fence_driver_init:
2017 } 2353 }
2018 dev_err(adev->dev, "amdgpu_device_ip_init failed\n"); 2354 dev_err(adev->dev, "amdgpu_device_ip_init failed\n");
2019 amdgpu_vf_error_put(adev, AMDGIM_ERROR_VF_AMDGPU_INIT_FAIL, 0, 0); 2355 amdgpu_vf_error_put(adev, AMDGIM_ERROR_VF_AMDGPU_INIT_FAIL, 0, 0);
2020 amdgpu_device_ip_fini(adev);
2021 goto failed; 2356 goto failed;
2022 } 2357 }
2023 2358
@@ -2116,9 +2451,14 @@ void amdgpu_device_fini(struct amdgpu_device *adev)
2116 2451
2117 DRM_INFO("amdgpu: finishing device.\n"); 2452 DRM_INFO("amdgpu: finishing device.\n");
2118 adev->shutdown = true; 2453 adev->shutdown = true;
2119 if (adev->mode_info.mode_config_initialized) 2454 /* disable all interrupts */
2120 drm_crtc_force_disable_all(adev->ddev); 2455 amdgpu_irq_disable_all(adev);
2121 2456 if (adev->mode_info.mode_config_initialized){
2457 if (!amdgpu_device_has_dc_support(adev))
2458 drm_crtc_force_disable_all(adev->ddev);
2459 else
2460 drm_atomic_helper_shutdown(adev->ddev);
2461 }
2122 amdgpu_ib_pool_fini(adev); 2462 amdgpu_ib_pool_fini(adev);
2123 amdgpu_fence_driver_fini(adev); 2463 amdgpu_fence_driver_fini(adev);
2124 amdgpu_pm_sysfs_fini(adev); 2464 amdgpu_pm_sysfs_fini(adev);
@@ -2378,6 +2718,16 @@ unlock:
2378 return r; 2718 return r;
2379} 2719}
2380 2720
2721/**
2722 * amdgpu_device_ip_check_soft_reset - did soft reset succeed
2723 *
2724 * @adev: amdgpu_device pointer
2725 *
2726 * The list of all the hardware IPs that make up the asic is walked and
2727 * the check_soft_reset callbacks are run. check_soft_reset determines
2728 * if the asic is still hung or not.
2729 * Returns true if any of the IPs are still in a hung state, false if not.
2730 */
2381static bool amdgpu_device_ip_check_soft_reset(struct amdgpu_device *adev) 2731static bool amdgpu_device_ip_check_soft_reset(struct amdgpu_device *adev)
2382{ 2732{
2383 int i; 2733 int i;
@@ -2400,6 +2750,17 @@ static bool amdgpu_device_ip_check_soft_reset(struct amdgpu_device *adev)
2400 return asic_hang; 2750 return asic_hang;
2401} 2751}
2402 2752
2753/**
2754 * amdgpu_device_ip_pre_soft_reset - prepare for soft reset
2755 *
2756 * @adev: amdgpu_device pointer
2757 *
2758 * The list of all the hardware IPs that make up the asic is walked and the
2759 * pre_soft_reset callbacks are run if the block is hung. pre_soft_reset
2760 * handles any IP specific hardware or software state changes that are
2761 * necessary for a soft reset to succeed.
2762 * Returns 0 on success, negative error code on failure.
2763 */
2403static int amdgpu_device_ip_pre_soft_reset(struct amdgpu_device *adev) 2764static int amdgpu_device_ip_pre_soft_reset(struct amdgpu_device *adev)
2404{ 2765{
2405 int i, r = 0; 2766 int i, r = 0;
@@ -2418,6 +2779,15 @@ static int amdgpu_device_ip_pre_soft_reset(struct amdgpu_device *adev)
2418 return 0; 2779 return 0;
2419} 2780}
2420 2781
2782/**
2783 * amdgpu_device_ip_need_full_reset - check if a full asic reset is needed
2784 *
2785 * @adev: amdgpu_device pointer
2786 *
2787 * Some hardware IPs cannot be soft reset. If they are hung, a full gpu
2788 * reset is necessary to recover.
2789 * Returns true if a full asic reset is required, false if not.
2790 */
2421static bool amdgpu_device_ip_need_full_reset(struct amdgpu_device *adev) 2791static bool amdgpu_device_ip_need_full_reset(struct amdgpu_device *adev)
2422{ 2792{
2423 int i; 2793 int i;
@@ -2439,6 +2809,17 @@ static bool amdgpu_device_ip_need_full_reset(struct amdgpu_device *adev)
2439 return false; 2809 return false;
2440} 2810}
2441 2811
2812/**
2813 * amdgpu_device_ip_soft_reset - do a soft reset
2814 *
2815 * @adev: amdgpu_device pointer
2816 *
2817 * The list of all the hardware IPs that make up the asic is walked and the
2818 * soft_reset callbacks are run if the block is hung. soft_reset handles any
2819 * IP specific hardware or software state changes that are necessary to soft
2820 * reset the IP.
2821 * Returns 0 on success, negative error code on failure.
2822 */
2442static int amdgpu_device_ip_soft_reset(struct amdgpu_device *adev) 2823static int amdgpu_device_ip_soft_reset(struct amdgpu_device *adev)
2443{ 2824{
2444 int i, r = 0; 2825 int i, r = 0;
@@ -2457,6 +2838,17 @@ static int amdgpu_device_ip_soft_reset(struct amdgpu_device *adev)
2457 return 0; 2838 return 0;
2458} 2839}
2459 2840
2841/**
2842 * amdgpu_device_ip_post_soft_reset - clean up from soft reset
2843 *
2844 * @adev: amdgpu_device pointer
2845 *
2846 * The list of all the hardware IPs that make up the asic is walked and the
2847 * post_soft_reset callbacks are run if the asic was hung. post_soft_reset
2848 * handles any IP specific hardware or software state changes that are
2849 * necessary after the IP has been soft reset.
2850 * Returns 0 on success, negative error code on failure.
2851 */
2460static int amdgpu_device_ip_post_soft_reset(struct amdgpu_device *adev) 2852static int amdgpu_device_ip_post_soft_reset(struct amdgpu_device *adev)
2461{ 2853{
2462 int i, r = 0; 2854 int i, r = 0;
@@ -2474,6 +2866,19 @@ static int amdgpu_device_ip_post_soft_reset(struct amdgpu_device *adev)
2474 return 0; 2866 return 0;
2475} 2867}
2476 2868
2869/**
2870 * amdgpu_device_recover_vram_from_shadow - restore shadowed VRAM buffers
2871 *
2872 * @adev: amdgpu_device pointer
2873 * @ring: amdgpu_ring for the engine handling the buffer operations
2874 * @bo: amdgpu_bo buffer whose shadow is being restored
2875 * @fence: dma_fence associated with the operation
2876 *
2877 * Restores the VRAM buffer contents from the shadow in GTT. Used to
2878 * restore things like GPUVM page tables after a GPU reset where
2879 * the contents of VRAM might be lost.
2880 * Returns 0 on success, negative error code on failure.
2881 */
2477static int amdgpu_device_recover_vram_from_shadow(struct amdgpu_device *adev, 2882static int amdgpu_device_recover_vram_from_shadow(struct amdgpu_device *adev,
2478 struct amdgpu_ring *ring, 2883 struct amdgpu_ring *ring,
2479 struct amdgpu_bo *bo, 2884 struct amdgpu_bo *bo,
@@ -2509,6 +2914,16 @@ err:
2509 return r; 2914 return r;
2510} 2915}
2511 2916
2917/**
2918 * amdgpu_device_handle_vram_lost - Handle the loss of VRAM contents
2919 *
2920 * @adev: amdgpu_device pointer
2921 *
2922 * Restores the contents of VRAM buffers from the shadows in GTT. Used to
2923 * restore things like GPUVM page tables after a GPU reset where
2924 * the contents of VRAM might be lost.
2925 * Returns 0 on success, 1 on failure.
2926 */
2512static int amdgpu_device_handle_vram_lost(struct amdgpu_device *adev) 2927static int amdgpu_device_handle_vram_lost(struct amdgpu_device *adev)
2513{ 2928{
2514 struct amdgpu_ring *ring = adev->mman.buffer_funcs_ring; 2929 struct amdgpu_ring *ring = adev->mman.buffer_funcs_ring;
@@ -2562,17 +2977,17 @@ static int amdgpu_device_handle_vram_lost(struct amdgpu_device *adev)
2562 else 2977 else
2563 DRM_ERROR("recover vram bo from shadow failed\n"); 2978 DRM_ERROR("recover vram bo from shadow failed\n");
2564 2979
2565 return (r > 0?0:1); 2980 return (r > 0) ? 0 : 1;
2566} 2981}
2567 2982
2568/* 2983/**
2569 * amdgpu_device_reset - reset ASIC/GPU for bare-metal or passthrough 2984 * amdgpu_device_reset - reset ASIC/GPU for bare-metal or passthrough
2570 * 2985 *
2571 * @adev: amdgpu device pointer 2986 * @adev: amdgpu device pointer
2572 * 2987 *
2573 * attempt to do soft-reset or full-reset and reinitialize Asic 2988 * attempt to do soft-reset or full-reset and reinitialize Asic
2574 * return 0 means successed otherwise failed 2989 * return 0 means successed otherwise failed
2575*/ 2990 */
2576static int amdgpu_device_reset(struct amdgpu_device *adev) 2991static int amdgpu_device_reset(struct amdgpu_device *adev)
2577{ 2992{
2578 bool need_full_reset, vram_lost = 0; 2993 bool need_full_reset, vram_lost = 0;
@@ -2642,15 +3057,16 @@ out:
2642 return r; 3057 return r;
2643} 3058}
2644 3059
2645/* 3060/**
2646 * amdgpu_device_reset_sriov - reset ASIC for SR-IOV vf 3061 * amdgpu_device_reset_sriov - reset ASIC for SR-IOV vf
2647 * 3062 *
2648 * @adev: amdgpu device pointer 3063 * @adev: amdgpu device pointer
2649 * 3064 *
2650 * do VF FLR and reinitialize Asic 3065 * do VF FLR and reinitialize Asic
2651 * return 0 means successed otherwise failed 3066 * return 0 means successed otherwise failed
2652*/ 3067 */
2653static int amdgpu_device_reset_sriov(struct amdgpu_device *adev, bool from_hypervisor) 3068static int amdgpu_device_reset_sriov(struct amdgpu_device *adev,
3069 bool from_hypervisor)
2654{ 3070{
2655 int r; 3071 int r;
2656 3072
@@ -2790,6 +3206,15 @@ int amdgpu_device_gpu_recover(struct amdgpu_device *adev,
2790 return r; 3206 return r;
2791} 3207}
2792 3208
3209/**
3210 * amdgpu_device_get_pcie_info - fence pcie info about the PCIE slot
3211 *
3212 * @adev: amdgpu_device pointer
3213 *
3214 * Fetchs and stores in the driver the PCIE capabilities (gen speed
3215 * and lanes) of the slot the device is in. Handles APUs and
3216 * virtualized environments where PCIE config space may not be available.
3217 */
2793static void amdgpu_device_get_pcie_info(struct amdgpu_device *adev) 3218static void amdgpu_device_get_pcie_info(struct amdgpu_device *adev)
2794{ 3219{
2795 u32 mask; 3220 u32 mask;
diff --git a/drivers/gpu/drm/amd/amdgpu/amdgpu_drv.c b/drivers/gpu/drm/amd/amdgpu/amdgpu_drv.c
index 2337d4bfd85c..7379aa5a6849 100644
--- a/drivers/gpu/drm/amd/amdgpu/amdgpu_drv.c
+++ b/drivers/gpu/drm/amd/amdgpu/amdgpu_drv.c
@@ -544,6 +544,12 @@ static const struct pci_device_id pciidlist[] = {
544 {0x1002, 0x6868, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA10}, 544 {0x1002, 0x6868, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA10},
545 {0x1002, 0x686c, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA10}, 545 {0x1002, 0x686c, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA10},
546 {0x1002, 0x687f, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA10}, 546 {0x1002, 0x687f, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA10},
547 /* Vega 12 */
548 {0x1002, 0x69A0, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA12},
549 {0x1002, 0x69A1, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA12},
550 {0x1002, 0x69A2, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA12},
551 {0x1002, 0x69A3, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA12},
552 {0x1002, 0x69AF, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA12},
547 /* Raven */ 553 /* Raven */
548 {0x1002, 0x15dd, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_RAVEN|AMD_IS_APU}, 554 {0x1002, 0x15dd, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_RAVEN|AMD_IS_APU},
549 555
diff --git a/drivers/gpu/drm/amd/amdgpu/amdgpu_fence.c b/drivers/gpu/drm/amd/amdgpu/amdgpu_fence.c
index 008e1984b7e3..455a81e4c246 100644
--- a/drivers/gpu/drm/amd/amdgpu/amdgpu_fence.c
+++ b/drivers/gpu/drm/amd/amdgpu/amdgpu_fence.c
@@ -435,7 +435,9 @@ int amdgpu_fence_driver_init_ring(struct amdgpu_ring *ring,
435 if (ring->funcs->type != AMDGPU_RING_TYPE_KIQ) { 435 if (ring->funcs->type != AMDGPU_RING_TYPE_KIQ) {
436 r = drm_sched_init(&ring->sched, &amdgpu_sched_ops, 436 r = drm_sched_init(&ring->sched, &amdgpu_sched_ops,
437 num_hw_submission, amdgpu_job_hang_limit, 437 num_hw_submission, amdgpu_job_hang_limit,
438 msecs_to_jiffies(amdgpu_lockup_timeout), ring->name); 438 (ring->funcs->type == AMDGPU_RING_TYPE_COMPUTE) ?
439 MAX_SCHEDULE_TIMEOUT : msecs_to_jiffies(amdgpu_lockup_timeout),
440 ring->name);
439 if (r) { 441 if (r) {
440 DRM_ERROR("Failed to create scheduler on ring %s.\n", 442 DRM_ERROR("Failed to create scheduler on ring %s.\n",
441 ring->name); 443 ring->name);
diff --git a/drivers/gpu/drm/amd/amdgpu/amdgpu_gem.c b/drivers/gpu/drm/amd/amdgpu/amdgpu_gem.c
index 46b9ea4e6103..28c2706e48d7 100644
--- a/drivers/gpu/drm/amd/amdgpu/amdgpu_gem.c
+++ b/drivers/gpu/drm/amd/amdgpu/amdgpu_gem.c
@@ -56,23 +56,11 @@ int amdgpu_gem_object_create(struct amdgpu_device *adev, unsigned long size,
56 alignment = PAGE_SIZE; 56 alignment = PAGE_SIZE;
57 } 57 }
58 58
59retry:
60 r = amdgpu_bo_create(adev, size, alignment, initial_domain, 59 r = amdgpu_bo_create(adev, size, alignment, initial_domain,
61 flags, type, resv, &bo); 60 flags, type, resv, &bo);
62 if (r) { 61 if (r) {
63 if (r != -ERESTARTSYS) { 62 DRM_DEBUG("Failed to allocate GEM object (%ld, %d, %u, %d)\n",
64 if (flags & AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED) { 63 size, initial_domain, alignment, r);
65 flags &= ~AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED;
66 goto retry;
67 }
68
69 if (initial_domain == AMDGPU_GEM_DOMAIN_VRAM) {
70 initial_domain |= AMDGPU_GEM_DOMAIN_GTT;
71 goto retry;
72 }
73 DRM_DEBUG("Failed to allocate GEM object (%ld, %d, %u, %d)\n",
74 size, initial_domain, alignment, r);
75 }
76 return r; 64 return r;
77 } 65 }
78 *obj = &bo->gem_base; 66 *obj = &bo->gem_base;
diff --git a/drivers/gpu/drm/amd/amdgpu/amdgpu_irq.c b/drivers/gpu/drm/amd/amdgpu/amdgpu_irq.c
index 11dfe57bd8bb..3a5ca462abf0 100644
--- a/drivers/gpu/drm/amd/amdgpu/amdgpu_irq.c
+++ b/drivers/gpu/drm/amd/amdgpu/amdgpu_irq.c
@@ -259,6 +259,7 @@ void amdgpu_irq_fini(struct amdgpu_device *adev)
259 } 259 }
260 } 260 }
261 kfree(adev->irq.client[i].sources); 261 kfree(adev->irq.client[i].sources);
262 adev->irq.client[i].sources = NULL;
262 } 263 }
263} 264}
264 265
diff --git a/drivers/gpu/drm/amd/amdgpu/amdgpu_kms.c b/drivers/gpu/drm/amd/amdgpu/amdgpu_kms.c
index e851c66cbb5e..4b7824d30e73 100644
--- a/drivers/gpu/drm/amd/amdgpu/amdgpu_kms.c
+++ b/drivers/gpu/drm/amd/amdgpu/amdgpu_kms.c
@@ -190,6 +190,10 @@ static int amdgpu_firmware_info(struct drm_amdgpu_info_firmware *fw_info,
190 fw_info->ver = adev->uvd.fw_version; 190 fw_info->ver = adev->uvd.fw_version;
191 fw_info->feature = 0; 191 fw_info->feature = 0;
192 break; 192 break;
193 case AMDGPU_INFO_FW_VCN:
194 fw_info->ver = adev->vcn.fw_version;
195 fw_info->feature = 0;
196 break;
193 case AMDGPU_INFO_FW_GMC: 197 case AMDGPU_INFO_FW_GMC:
194 fw_info->ver = adev->gmc.fw_version; 198 fw_info->ver = adev->gmc.fw_version;
195 fw_info->feature = 0; 199 fw_info->feature = 0;
@@ -1198,6 +1202,14 @@ static int amdgpu_debugfs_firmware_info(struct seq_file *m, void *data)
1198 i, fw_info.feature, fw_info.ver); 1202 i, fw_info.feature, fw_info.ver);
1199 } 1203 }
1200 1204
1205 /* VCN */
1206 query_fw.fw_type = AMDGPU_INFO_FW_VCN;
1207 ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
1208 if (ret)
1209 return ret;
1210 seq_printf(m, "VCN feature version: %u, firmware version: 0x%08x\n",
1211 fw_info.feature, fw_info.ver);
1212
1201 return 0; 1213 return 0;
1202} 1214}
1203 1215
diff --git a/drivers/gpu/drm/amd/amdgpu/amdgpu_object.c b/drivers/gpu/drm/amd/amdgpu/amdgpu_object.c
index 6d08cde8443c..fac4b6067efd 100644
--- a/drivers/gpu/drm/amd/amdgpu/amdgpu_object.c
+++ b/drivers/gpu/drm/amd/amdgpu/amdgpu_object.c
@@ -356,6 +356,7 @@ static int amdgpu_bo_do_create(struct amdgpu_device *adev, unsigned long size,
356 struct amdgpu_bo *bo; 356 struct amdgpu_bo *bo;
357 unsigned long page_align; 357 unsigned long page_align;
358 size_t acc_size; 358 size_t acc_size;
359 u32 domains;
359 int r; 360 int r;
360 361
361 page_align = roundup(byte_align, PAGE_SIZE) >> PAGE_SHIFT; 362 page_align = roundup(byte_align, PAGE_SIZE) >> PAGE_SHIFT;
@@ -417,12 +418,23 @@ static int amdgpu_bo_do_create(struct amdgpu_device *adev, unsigned long size,
417#endif 418#endif
418 419
419 bo->tbo.bdev = &adev->mman.bdev; 420 bo->tbo.bdev = &adev->mman.bdev;
420 amdgpu_ttm_placement_from_domain(bo, domain); 421 domains = bo->preferred_domains;
421 422retry:
423 amdgpu_ttm_placement_from_domain(bo, domains);
422 r = ttm_bo_init_reserved(&adev->mman.bdev, &bo->tbo, size, type, 424 r = ttm_bo_init_reserved(&adev->mman.bdev, &bo->tbo, size, type,
423 &bo->placement, page_align, &ctx, acc_size, 425 &bo->placement, page_align, &ctx, acc_size,
424 NULL, resv, &amdgpu_ttm_bo_destroy); 426 NULL, resv, &amdgpu_ttm_bo_destroy);
425 if (unlikely(r != 0)) 427
428 if (unlikely(r && r != -ERESTARTSYS)) {
429 if (bo->flags & AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED) {
430 bo->flags &= ~AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED;
431 goto retry;
432 } else if (domains != bo->preferred_domains) {
433 domains = bo->allowed_domains;
434 goto retry;
435 }
436 }
437 if (unlikely(r))
426 return r; 438 return r;
427 439
428 if (adev->gmc.visible_vram_size < adev->gmc.real_vram_size && 440 if (adev->gmc.visible_vram_size < adev->gmc.real_vram_size &&
diff --git a/drivers/gpu/drm/amd/amdgpu/amdgpu_prime.c b/drivers/gpu/drm/amd/amdgpu/amdgpu_prime.c
index 1c9991738477..4b584cb75bf4 100644
--- a/drivers/gpu/drm/amd/amdgpu/amdgpu_prime.c
+++ b/drivers/gpu/drm/amd/amdgpu/amdgpu_prime.c
@@ -132,6 +132,7 @@ static int amdgpu_gem_map_attach(struct dma_buf *dma_buf,
132{ 132{
133 struct drm_gem_object *obj = dma_buf->priv; 133 struct drm_gem_object *obj = dma_buf->priv;
134 struct amdgpu_bo *bo = gem_to_amdgpu_bo(obj); 134 struct amdgpu_bo *bo = gem_to_amdgpu_bo(obj);
135 struct amdgpu_device *adev = amdgpu_ttm_adev(bo->tbo.bdev);
135 long r; 136 long r;
136 137
137 r = drm_gem_map_attach(dma_buf, target_dev, attach); 138 r = drm_gem_map_attach(dma_buf, target_dev, attach);
@@ -143,7 +144,7 @@ static int amdgpu_gem_map_attach(struct dma_buf *dma_buf,
143 goto error_detach; 144 goto error_detach;
144 145
145 146
146 if (dma_buf->ops != &amdgpu_dmabuf_ops) { 147 if (attach->dev->driver != adev->dev->driver) {
147 /* 148 /*
148 * Wait for all shared fences to complete before we switch to future 149 * Wait for all shared fences to complete before we switch to future
149 * use of exclusive fence on this prime shared bo. 150 * use of exclusive fence on this prime shared bo.
@@ -162,7 +163,7 @@ static int amdgpu_gem_map_attach(struct dma_buf *dma_buf,
162 if (r) 163 if (r)
163 goto error_unreserve; 164 goto error_unreserve;
164 165
165 if (dma_buf->ops != &amdgpu_dmabuf_ops) 166 if (attach->dev->driver != adev->dev->driver)
166 bo->prime_shared_count++; 167 bo->prime_shared_count++;
167 168
168error_unreserve: 169error_unreserve:
@@ -179,6 +180,7 @@ static void amdgpu_gem_map_detach(struct dma_buf *dma_buf,
179{ 180{
180 struct drm_gem_object *obj = dma_buf->priv; 181 struct drm_gem_object *obj = dma_buf->priv;
181 struct amdgpu_bo *bo = gem_to_amdgpu_bo(obj); 182 struct amdgpu_bo *bo = gem_to_amdgpu_bo(obj);
183 struct amdgpu_device *adev = amdgpu_ttm_adev(bo->tbo.bdev);
182 int ret = 0; 184 int ret = 0;
183 185
184 ret = amdgpu_bo_reserve(bo, true); 186 ret = amdgpu_bo_reserve(bo, true);
@@ -186,7 +188,7 @@ static void amdgpu_gem_map_detach(struct dma_buf *dma_buf,
186 goto error; 188 goto error;
187 189
188 amdgpu_bo_unpin(bo); 190 amdgpu_bo_unpin(bo);
189 if (dma_buf->ops != &amdgpu_dmabuf_ops && bo->prime_shared_count) 191 if (attach->dev->driver != adev->dev->driver && bo->prime_shared_count)
190 bo->prime_shared_count--; 192 bo->prime_shared_count--;
191 amdgpu_bo_unreserve(bo); 193 amdgpu_bo_unreserve(bo);
192 194
diff --git a/drivers/gpu/drm/amd/amdgpu/amdgpu_psp.c b/drivers/gpu/drm/amd/amdgpu/amdgpu_psp.c
index 9a75410cd576..19e71f4a8ac2 100644
--- a/drivers/gpu/drm/amd/amdgpu/amdgpu_psp.c
+++ b/drivers/gpu/drm/amd/amdgpu/amdgpu_psp.c
@@ -51,6 +51,7 @@ static int psp_sw_init(void *handle)
51 51
52 switch (adev->asic_type) { 52 switch (adev->asic_type) {
53 case CHIP_VEGA10: 53 case CHIP_VEGA10:
54 case CHIP_VEGA12:
54 psp_v3_1_set_psp_funcs(psp); 55 psp_v3_1_set_psp_funcs(psp);
55 break; 56 break;
56 case CHIP_RAVEN: 57 case CHIP_RAVEN:
diff --git a/drivers/gpu/drm/amd/amdgpu/amdgpu_ttm.c b/drivers/gpu/drm/amd/amdgpu/amdgpu_ttm.c
index e28b73609fbc..205da3ff9cd0 100644
--- a/drivers/gpu/drm/amd/amdgpu/amdgpu_ttm.c
+++ b/drivers/gpu/drm/amd/amdgpu/amdgpu_ttm.c
@@ -2021,7 +2021,7 @@ static ssize_t amdgpu_iomem_read(struct file *f, char __user *buf,
2021 return -EPERM; 2021 return -EPERM;
2022 2022
2023 ptr = kmap(p); 2023 ptr = kmap(p);
2024 r = copy_to_user(buf, ptr, bytes); 2024 r = copy_to_user(buf, ptr + off, bytes);
2025 kunmap(p); 2025 kunmap(p);
2026 if (r) 2026 if (r)
2027 return -EFAULT; 2027 return -EFAULT;
@@ -2065,7 +2065,7 @@ static ssize_t amdgpu_iomem_write(struct file *f, const char __user *buf,
2065 return -EPERM; 2065 return -EPERM;
2066 2066
2067 ptr = kmap(p); 2067 ptr = kmap(p);
2068 r = copy_from_user(ptr, buf, bytes); 2068 r = copy_from_user(ptr + off, buf, bytes);
2069 kunmap(p); 2069 kunmap(p);
2070 if (r) 2070 if (r)
2071 return -EFAULT; 2071 return -EFAULT;
diff --git a/drivers/gpu/drm/amd/amdgpu/amdgpu_ucode.c b/drivers/gpu/drm/amd/amdgpu/amdgpu_ucode.c
index 474f88fbafce..dd6f98921918 100644
--- a/drivers/gpu/drm/amd/amdgpu/amdgpu_ucode.c
+++ b/drivers/gpu/drm/amd/amdgpu/amdgpu_ucode.c
@@ -271,6 +271,7 @@ amdgpu_ucode_get_load_type(struct amdgpu_device *adev, int load_type)
271 return AMDGPU_FW_LOAD_SMU; 271 return AMDGPU_FW_LOAD_SMU;
272 case CHIP_VEGA10: 272 case CHIP_VEGA10:
273 case CHIP_RAVEN: 273 case CHIP_RAVEN:
274 case CHIP_VEGA12:
274 if (!load_type) 275 if (!load_type)
275 return AMDGPU_FW_LOAD_DIRECT; 276 return AMDGPU_FW_LOAD_DIRECT;
276 else 277 else
diff --git a/drivers/gpu/drm/amd/amdgpu/amdgpu_uvd.c b/drivers/gpu/drm/amd/amdgpu/amdgpu_uvd.c
index f3c459b7c0bb..627542b22ae4 100644
--- a/drivers/gpu/drm/amd/amdgpu/amdgpu_uvd.c
+++ b/drivers/gpu/drm/amd/amdgpu/amdgpu_uvd.c
@@ -68,6 +68,7 @@
68#define FIRMWARE_POLARIS12 "amdgpu/polaris12_uvd.bin" 68#define FIRMWARE_POLARIS12 "amdgpu/polaris12_uvd.bin"
69 69
70#define FIRMWARE_VEGA10 "amdgpu/vega10_uvd.bin" 70#define FIRMWARE_VEGA10 "amdgpu/vega10_uvd.bin"
71#define FIRMWARE_VEGA12 "amdgpu/vega12_uvd.bin"
71 72
72#define mmUVD_GPCOM_VCPU_DATA0_VEGA10 (0x03c4 + 0x7e00) 73#define mmUVD_GPCOM_VCPU_DATA0_VEGA10 (0x03c4 + 0x7e00)
73#define mmUVD_GPCOM_VCPU_DATA1_VEGA10 (0x03c5 + 0x7e00) 74#define mmUVD_GPCOM_VCPU_DATA1_VEGA10 (0x03c5 + 0x7e00)
@@ -110,6 +111,7 @@ MODULE_FIRMWARE(FIRMWARE_POLARIS11);
110MODULE_FIRMWARE(FIRMWARE_POLARIS12); 111MODULE_FIRMWARE(FIRMWARE_POLARIS12);
111 112
112MODULE_FIRMWARE(FIRMWARE_VEGA10); 113MODULE_FIRMWARE(FIRMWARE_VEGA10);
114MODULE_FIRMWARE(FIRMWARE_VEGA12);
113 115
114static void amdgpu_uvd_idle_work_handler(struct work_struct *work); 116static void amdgpu_uvd_idle_work_handler(struct work_struct *work);
115 117
@@ -161,11 +163,14 @@ int amdgpu_uvd_sw_init(struct amdgpu_device *adev)
161 case CHIP_POLARIS11: 163 case CHIP_POLARIS11:
162 fw_name = FIRMWARE_POLARIS11; 164 fw_name = FIRMWARE_POLARIS11;
163 break; 165 break;
166 case CHIP_POLARIS12:
167 fw_name = FIRMWARE_POLARIS12;
168 break;
164 case CHIP_VEGA10: 169 case CHIP_VEGA10:
165 fw_name = FIRMWARE_VEGA10; 170 fw_name = FIRMWARE_VEGA10;
166 break; 171 break;
167 case CHIP_POLARIS12: 172 case CHIP_VEGA12:
168 fw_name = FIRMWARE_POLARIS12; 173 fw_name = FIRMWARE_VEGA12;
169 break; 174 break;
170 default: 175 default:
171 return -EINVAL; 176 return -EINVAL;
diff --git a/drivers/gpu/drm/amd/amdgpu/amdgpu_vce.c b/drivers/gpu/drm/amd/amdgpu/amdgpu_vce.c
index 9152478d7528..a33804bd3314 100644
--- a/drivers/gpu/drm/amd/amdgpu/amdgpu_vce.c
+++ b/drivers/gpu/drm/amd/amdgpu/amdgpu_vce.c
@@ -55,6 +55,7 @@
55#define FIRMWARE_POLARIS12 "amdgpu/polaris12_vce.bin" 55#define FIRMWARE_POLARIS12 "amdgpu/polaris12_vce.bin"
56 56
57#define FIRMWARE_VEGA10 "amdgpu/vega10_vce.bin" 57#define FIRMWARE_VEGA10 "amdgpu/vega10_vce.bin"
58#define FIRMWARE_VEGA12 "amdgpu/vega12_vce.bin"
58 59
59#ifdef CONFIG_DRM_AMDGPU_CIK 60#ifdef CONFIG_DRM_AMDGPU_CIK
60MODULE_FIRMWARE(FIRMWARE_BONAIRE); 61MODULE_FIRMWARE(FIRMWARE_BONAIRE);
@@ -72,6 +73,7 @@ MODULE_FIRMWARE(FIRMWARE_POLARIS11);
72MODULE_FIRMWARE(FIRMWARE_POLARIS12); 73MODULE_FIRMWARE(FIRMWARE_POLARIS12);
73 74
74MODULE_FIRMWARE(FIRMWARE_VEGA10); 75MODULE_FIRMWARE(FIRMWARE_VEGA10);
76MODULE_FIRMWARE(FIRMWARE_VEGA12);
75 77
76static void amdgpu_vce_idle_work_handler(struct work_struct *work); 78static void amdgpu_vce_idle_work_handler(struct work_struct *work);
77 79
@@ -127,11 +129,14 @@ int amdgpu_vce_sw_init(struct amdgpu_device *adev, unsigned long size)
127 case CHIP_POLARIS11: 129 case CHIP_POLARIS11:
128 fw_name = FIRMWARE_POLARIS11; 130 fw_name = FIRMWARE_POLARIS11;
129 break; 131 break;
132 case CHIP_POLARIS12:
133 fw_name = FIRMWARE_POLARIS12;
134 break;
130 case CHIP_VEGA10: 135 case CHIP_VEGA10:
131 fw_name = FIRMWARE_VEGA10; 136 fw_name = FIRMWARE_VEGA10;
132 break; 137 break;
133 case CHIP_POLARIS12: 138 case CHIP_VEGA12:
134 fw_name = FIRMWARE_POLARIS12; 139 fw_name = FIRMWARE_VEGA12;
135 break; 140 break;
136 141
137 default: 142 default:
diff --git a/drivers/gpu/drm/amd/amdgpu/ci_dpm.c b/drivers/gpu/drm/amd/amdgpu/ci_dpm.c
index 98d1dd253596..47ef3e6e7178 100644
--- a/drivers/gpu/drm/amd/amdgpu/ci_dpm.c
+++ b/drivers/gpu/drm/amd/amdgpu/ci_dpm.c
@@ -6244,6 +6244,7 @@ static int ci_dpm_early_init(void *handle)
6244 struct amdgpu_device *adev = (struct amdgpu_device *)handle; 6244 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
6245 6245
6246 adev->powerplay.pp_funcs = &ci_dpm_funcs; 6246 adev->powerplay.pp_funcs = &ci_dpm_funcs;
6247 adev->powerplay.pp_handle = adev;
6247 ci_dpm_set_irq_funcs(adev); 6248 ci_dpm_set_irq_funcs(adev);
6248 6249
6249 return 0; 6250 return 0;
diff --git a/drivers/gpu/drm/amd/amdgpu/dce_virtual.c b/drivers/gpu/drm/amd/amdgpu/dce_virtual.c
index 8201a0929ca2..b51f05dc9582 100644
--- a/drivers/gpu/drm/amd/amdgpu/dce_virtual.c
+++ b/drivers/gpu/drm/amd/amdgpu/dce_virtual.c
@@ -473,6 +473,7 @@ static int dce_virtual_hw_init(void *handle)
473 /* no DCE */ 473 /* no DCE */
474 break; 474 break;
475 case CHIP_VEGA10: 475 case CHIP_VEGA10:
476 case CHIP_VEGA12:
476 break; 477 break;
477 default: 478 default:
478 DRM_ERROR("Virtual display unsupported ASIC type: 0x%X\n", adev->asic_type); 479 DRM_ERROR("Virtual display unsupported ASIC type: 0x%X\n", adev->asic_type);
diff --git a/drivers/gpu/drm/amd/amdgpu/gfx_v9_0.c b/drivers/gpu/drm/amd/amdgpu/gfx_v9_0.c
index d1d2c27156b2..1ae3de1094f9 100644
--- a/drivers/gpu/drm/amd/amdgpu/gfx_v9_0.c
+++ b/drivers/gpu/drm/amd/amdgpu/gfx_v9_0.c
@@ -57,6 +57,13 @@ MODULE_FIRMWARE("amdgpu/vega10_mec.bin");
57MODULE_FIRMWARE("amdgpu/vega10_mec2.bin"); 57MODULE_FIRMWARE("amdgpu/vega10_mec2.bin");
58MODULE_FIRMWARE("amdgpu/vega10_rlc.bin"); 58MODULE_FIRMWARE("amdgpu/vega10_rlc.bin");
59 59
60MODULE_FIRMWARE("amdgpu/vega12_ce.bin");
61MODULE_FIRMWARE("amdgpu/vega12_pfp.bin");
62MODULE_FIRMWARE("amdgpu/vega12_me.bin");
63MODULE_FIRMWARE("amdgpu/vega12_mec.bin");
64MODULE_FIRMWARE("amdgpu/vega12_mec2.bin");
65MODULE_FIRMWARE("amdgpu/vega12_rlc.bin");
66
60MODULE_FIRMWARE("amdgpu/raven_ce.bin"); 67MODULE_FIRMWARE("amdgpu/raven_ce.bin");
61MODULE_FIRMWARE("amdgpu/raven_pfp.bin"); 68MODULE_FIRMWARE("amdgpu/raven_pfp.bin");
62MODULE_FIRMWARE("amdgpu/raven_me.bin"); 69MODULE_FIRMWARE("amdgpu/raven_me.bin");
@@ -144,7 +151,42 @@ static const struct soc15_reg_golden golden_settings_gc_9_x_common[] =
144 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_CAM_DATA, 0xffffffff, 0x2544c382) 151 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_CAM_DATA, 0xffffffff, 0x2544c382)
145}; 152};
146 153
154static const struct soc15_reg_golden golden_settings_gc_9_2_1[] =
155{
156 SOC15_REG_GOLDEN_VALUE(GC, 0, mmDB_DEBUG2, 0xf00fffff, 0x00000420),
157 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGB_GPU_ID, 0x0000000f, 0x00000000),
158 SOC15_REG_GOLDEN_VALUE(GC, 0, mmPA_SC_BINNER_EVENT_CNTL_3, 0x00000003, 0x82400024),
159 SOC15_REG_GOLDEN_VALUE(GC, 0, mmPA_SC_ENHANCE, 0x3fffffff, 0x00000001),
160 SOC15_REG_GOLDEN_VALUE(GC, 0, mmPA_SC_LINE_STIPPLE_STATE, 0x0000ff0f, 0x00000000),
161 SOC15_REG_GOLDEN_VALUE(GC, 0, mmSH_MEM_CONFIG, 0x00001000, 0x00001000),
162 SOC15_REG_GOLDEN_VALUE(GC, 0, mmSPI_RESOURCE_RESERVE_CU_0, 0x0007ffff, 0x00000800),
163 SOC15_REG_GOLDEN_VALUE(GC, 0, mmSPI_RESOURCE_RESERVE_CU_1, 0x0007ffff, 0x00000800),
164 SOC15_REG_GOLDEN_VALUE(GC, 0, mmSPI_RESOURCE_RESERVE_EN_CU_0, 0x01ffffff, 0x0000ff87),
165 SOC15_REG_GOLDEN_VALUE(GC, 0, mmSPI_RESOURCE_RESERVE_EN_CU_1, 0x01ffffff, 0x0000ff8f),
166 SOC15_REG_GOLDEN_VALUE(GC, 0, mmSQC_CONFIG, 0x03000000, 0x020a2000),
167 SOC15_REG_GOLDEN_VALUE(GC, 0, mmTA_CNTL_AUX, 0xfffffeef, 0x010b0000),
168 SOC15_REG_GOLDEN_VALUE(GC, 0, mmTCP_CHAN_STEER_HI, 0xffffffff, 0x4a2c0e68),
169 SOC15_REG_GOLDEN_VALUE(GC, 0, mmTCP_CHAN_STEER_LO, 0xffffffff, 0xb5d3f197),
170 SOC15_REG_GOLDEN_VALUE(GC, 0, mmVGT_CACHE_INVALIDATION, 0x3fff3af3, 0x19200000),
171 SOC15_REG_GOLDEN_VALUE(GC, 0, mmVGT_GS_MAX_WAVE_ID, 0x00000fff, 0x000003ff)
172};
173
174static const struct soc15_reg_golden golden_settings_gc_9_2_1_vg12[] =
175{
176 SOC15_REG_GOLDEN_VALUE(GC, 0, mmCB_DCC_CONFIG, 0x00000080, 0x04000080),
177 SOC15_REG_GOLDEN_VALUE(GC, 0, mmCB_HW_CONTROL, 0xfffdf3cf, 0x00014104),
178 SOC15_REG_GOLDEN_VALUE(GC, 0, mmCB_HW_CONTROL_2, 0x0f000000, 0x0a000000),
179 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGB_ADDR_CONFIG, 0xffff77ff, 0x24104041),
180 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGB_ADDR_CONFIG_READ, 0xffff77ff, 0x24104041),
181 SOC15_REG_GOLDEN_VALUE(GC, 0, mmPA_SC_ENHANCE_1, 0xffffffff, 0x04040000),
182 SOC15_REG_GOLDEN_VALUE(GC, 0, mmSPI_CONFIG_CNTL_1, 0xffff03ff, 0x01000107),
183 SOC15_REG_GOLDEN_VALUE(GC, 0, mmTCP_CHAN_STEER_HI, 0xffffffff, 0x00000000),
184 SOC15_REG_GOLDEN_VALUE(GC, 0, mmTCP_CHAN_STEER_LO, 0xffffffff, 0x76325410),
185 SOC15_REG_GOLDEN_VALUE(GC, 0, mmTD_CNTL, 0x01bd9f33, 0x01000000)
186};
187
147#define VEGA10_GB_ADDR_CONFIG_GOLDEN 0x2a114042 188#define VEGA10_GB_ADDR_CONFIG_GOLDEN 0x2a114042
189#define VEGA12_GB_ADDR_CONFIG_GOLDEN 0x24104041
148#define RAVEN_GB_ADDR_CONFIG_GOLDEN 0x24000042 190#define RAVEN_GB_ADDR_CONFIG_GOLDEN 0x24000042
149 191
150static void gfx_v9_0_set_ring_funcs(struct amdgpu_device *adev); 192static void gfx_v9_0_set_ring_funcs(struct amdgpu_device *adev);
@@ -168,6 +210,14 @@ static void gfx_v9_0_init_golden_registers(struct amdgpu_device *adev)
168 golden_settings_gc_9_0_vg10, 210 golden_settings_gc_9_0_vg10,
169 ARRAY_SIZE(golden_settings_gc_9_0_vg10)); 211 ARRAY_SIZE(golden_settings_gc_9_0_vg10));
170 break; 212 break;
213 case CHIP_VEGA12:
214 soc15_program_register_sequence(adev,
215 golden_settings_gc_9_2_1,
216 ARRAY_SIZE(golden_settings_gc_9_2_1));
217 soc15_program_register_sequence(adev,
218 golden_settings_gc_9_2_1_vg12,
219 ARRAY_SIZE(golden_settings_gc_9_2_1_vg12));
220 break;
171 case CHIP_RAVEN: 221 case CHIP_RAVEN:
172 soc15_program_register_sequence(adev, 222 soc15_program_register_sequence(adev,
173 golden_settings_gc_9_1, 223 golden_settings_gc_9_1,
@@ -369,6 +419,9 @@ static int gfx_v9_0_init_microcode(struct amdgpu_device *adev)
369 case CHIP_VEGA10: 419 case CHIP_VEGA10:
370 chip_name = "vega10"; 420 chip_name = "vega10";
371 break; 421 break;
422 case CHIP_VEGA12:
423 chip_name = "vega12";
424 break;
372 case CHIP_RAVEN: 425 case CHIP_RAVEN:
373 chip_name = "raven"; 426 chip_name = "raven";
374 break; 427 break;
@@ -968,6 +1021,15 @@ static void gfx_v9_0_gpu_early_init(struct amdgpu_device *adev)
968 adev->gfx.config.sc_earlyz_tile_fifo_size = 0x4C0; 1021 adev->gfx.config.sc_earlyz_tile_fifo_size = 0x4C0;
969 gb_addr_config = VEGA10_GB_ADDR_CONFIG_GOLDEN; 1022 gb_addr_config = VEGA10_GB_ADDR_CONFIG_GOLDEN;
970 break; 1023 break;
1024 case CHIP_VEGA12:
1025 adev->gfx.config.max_hw_contexts = 8;
1026 adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
1027 adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
1028 adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
1029 adev->gfx.config.sc_earlyz_tile_fifo_size = 0x4C0;
1030 gb_addr_config = VEGA12_GB_ADDR_CONFIG_GOLDEN;
1031 DRM_INFO("fix gfx.config for vega12\n");
1032 break;
971 case CHIP_RAVEN: 1033 case CHIP_RAVEN:
972 adev->gfx.config.max_hw_contexts = 8; 1034 adev->gfx.config.max_hw_contexts = 8;
973 adev->gfx.config.sc_prim_fifo_size_frontend = 0x20; 1035 adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
@@ -1249,6 +1311,7 @@ static int gfx_v9_0_sw_init(void *handle)
1249 1311
1250 switch (adev->asic_type) { 1312 switch (adev->asic_type) {
1251 case CHIP_VEGA10: 1313 case CHIP_VEGA10:
1314 case CHIP_VEGA12:
1252 case CHIP_RAVEN: 1315 case CHIP_RAVEN:
1253 adev->gfx.mec.num_mec = 2; 1316 adev->gfx.mec.num_mec = 2;
1254 break; 1317 break;
@@ -3482,6 +3545,7 @@ static int gfx_v9_0_set_clockgating_state(void *handle,
3482 3545
3483 switch (adev->asic_type) { 3546 switch (adev->asic_type) {
3484 case CHIP_VEGA10: 3547 case CHIP_VEGA10:
3548 case CHIP_VEGA12:
3485 case CHIP_RAVEN: 3549 case CHIP_RAVEN:
3486 gfx_v9_0_update_gfx_clock_gating(adev, 3550 gfx_v9_0_update_gfx_clock_gating(adev,
3487 state == AMD_CG_STATE_GATE ? true : false); 3551 state == AMD_CG_STATE_GATE ? true : false);
@@ -4453,6 +4517,7 @@ static void gfx_v9_0_set_rlc_funcs(struct amdgpu_device *adev)
4453{ 4517{
4454 switch (adev->asic_type) { 4518 switch (adev->asic_type) {
4455 case CHIP_VEGA10: 4519 case CHIP_VEGA10:
4520 case CHIP_VEGA12:
4456 case CHIP_RAVEN: 4521 case CHIP_RAVEN:
4457 adev->gfx.rlc.funcs = &gfx_v9_0_rlc_funcs; 4522 adev->gfx.rlc.funcs = &gfx_v9_0_rlc_funcs;
4458 break; 4523 break;
diff --git a/drivers/gpu/drm/amd/amdgpu/gmc_v9_0.c b/drivers/gpu/drm/amd/amdgpu/gmc_v9_0.c
index a70cbc45c4c1..e687363900bb 100644
--- a/drivers/gpu/drm/amd/amdgpu/gmc_v9_0.c
+++ b/drivers/gpu/drm/amd/amdgpu/gmc_v9_0.c
@@ -791,6 +791,7 @@ static int gmc_v9_0_mc_init(struct amdgpu_device *adev)
791 if (amdgpu_gart_size == -1) { 791 if (amdgpu_gart_size == -1) {
792 switch (adev->asic_type) { 792 switch (adev->asic_type) {
793 case CHIP_VEGA10: /* all engines support GPUVM */ 793 case CHIP_VEGA10: /* all engines support GPUVM */
794 case CHIP_VEGA12: /* all engines support GPUVM */
794 default: 795 default:
795 adev->gmc.gart_size = 512ULL << 20; 796 adev->gmc.gart_size = 512ULL << 20;
796 break; 797 break;
@@ -849,6 +850,7 @@ static int gmc_v9_0_sw_init(void *handle)
849 } 850 }
850 break; 851 break;
851 case CHIP_VEGA10: 852 case CHIP_VEGA10:
853 case CHIP_VEGA12:
852 /* 854 /*
853 * To fulfill 4-level page support, 855 * To fulfill 4-level page support,
854 * vm size is 256TB (48bit), maximum size of Vega10, 856 * vm size is 256TB (48bit), maximum size of Vega10,
@@ -965,6 +967,8 @@ static void gmc_v9_0_init_golden_registers(struct amdgpu_device *adev)
965 golden_settings_athub_1_0_0, 967 golden_settings_athub_1_0_0,
966 ARRAY_SIZE(golden_settings_athub_1_0_0)); 968 ARRAY_SIZE(golden_settings_athub_1_0_0));
967 break; 969 break;
970 case CHIP_VEGA12:
971 break;
968 case CHIP_RAVEN: 972 case CHIP_RAVEN:
969 soc15_program_register_sequence(adev, 973 soc15_program_register_sequence(adev,
970 golden_settings_athub_1_0_0, 974 golden_settings_athub_1_0_0,
diff --git a/drivers/gpu/drm/amd/amdgpu/kv_dpm.c b/drivers/gpu/drm/amd/amdgpu/kv_dpm.c
index 81babe026529..26ba984ab2b7 100644
--- a/drivers/gpu/drm/amd/amdgpu/kv_dpm.c
+++ b/drivers/gpu/drm/amd/amdgpu/kv_dpm.c
@@ -2963,6 +2963,7 @@ static int kv_dpm_early_init(void *handle)
2963 struct amdgpu_device *adev = (struct amdgpu_device *)handle; 2963 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
2964 2964
2965 adev->powerplay.pp_funcs = &kv_dpm_funcs; 2965 adev->powerplay.pp_funcs = &kv_dpm_funcs;
2966 adev->powerplay.pp_handle = adev;
2966 kv_dpm_set_irq_funcs(adev); 2967 kv_dpm_set_irq_funcs(adev);
2967 2968
2968 return 0; 2969 return 0;
diff --git a/drivers/gpu/drm/amd/amdgpu/mmhub_v1_0.c b/drivers/gpu/drm/amd/amdgpu/mmhub_v1_0.c
index 3dd5816495a5..43f925773b57 100644
--- a/drivers/gpu/drm/amd/amdgpu/mmhub_v1_0.c
+++ b/drivers/gpu/drm/amd/amdgpu/mmhub_v1_0.c
@@ -733,6 +733,7 @@ int mmhub_v1_0_set_clockgating(struct amdgpu_device *adev,
733 733
734 switch (adev->asic_type) { 734 switch (adev->asic_type) {
735 case CHIP_VEGA10: 735 case CHIP_VEGA10:
736 case CHIP_VEGA12:
736 case CHIP_RAVEN: 737 case CHIP_RAVEN:
737 mmhub_v1_0_update_medium_grain_clock_gating(adev, 738 mmhub_v1_0_update_medium_grain_clock_gating(adev,
738 state == AMD_CG_STATE_GATE ? true : false); 739 state == AMD_CG_STATE_GATE ? true : false);
diff --git a/drivers/gpu/drm/amd/amdgpu/mxgpu_ai.c b/drivers/gpu/drm/amd/amdgpu/mxgpu_ai.c
index 8fb933c62cf5..493348672475 100644
--- a/drivers/gpu/drm/amd/amdgpu/mxgpu_ai.c
+++ b/drivers/gpu/drm/amd/amdgpu/mxgpu_ai.c
@@ -129,7 +129,7 @@ static void xgpu_ai_mailbox_trans_msg (struct amdgpu_device *adev,
129 xgpu_ai_mailbox_set_valid(adev, false); 129 xgpu_ai_mailbox_set_valid(adev, false);
130 trn = xgpu_ai_peek_ack(adev); 130 trn = xgpu_ai_peek_ack(adev);
131 if (trn) { 131 if (trn) {
132 pr_err("trn=%x ACK should not asssert! wait again !\n", trn); 132 pr_err("trn=%x ACK should not assert! wait again !\n", trn);
133 msleep(1); 133 msleep(1);
134 } 134 }
135 } while(trn); 135 } while(trn);
diff --git a/drivers/gpu/drm/amd/amdgpu/nbio_v6_1.c b/drivers/gpu/drm/amd/amdgpu/nbio_v6_1.c
index 1cf34248dff4..6f9c54978cc1 100644
--- a/drivers/gpu/drm/amd/amdgpu/nbio_v6_1.c
+++ b/drivers/gpu/drm/amd/amdgpu/nbio_v6_1.c
@@ -220,12 +220,12 @@ static u32 nbio_v6_1_get_hdp_flush_done_offset(struct amdgpu_device *adev)
220 220
221static u32 nbio_v6_1_get_pcie_index_offset(struct amdgpu_device *adev) 221static u32 nbio_v6_1_get_pcie_index_offset(struct amdgpu_device *adev)
222{ 222{
223 return SOC15_REG_OFFSET(NBIO, 0, mmPCIE_INDEX); 223 return SOC15_REG_OFFSET(NBIO, 0, mmPCIE_INDEX2);
224} 224}
225 225
226static u32 nbio_v6_1_get_pcie_data_offset(struct amdgpu_device *adev) 226static u32 nbio_v6_1_get_pcie_data_offset(struct amdgpu_device *adev)
227{ 227{
228 return SOC15_REG_OFFSET(NBIO, 0, mmPCIE_DATA); 228 return SOC15_REG_OFFSET(NBIO, 0, mmPCIE_DATA2);
229} 229}
230 230
231static const struct nbio_hdp_flush_reg nbio_v6_1_hdp_flush_reg = { 231static const struct nbio_hdp_flush_reg nbio_v6_1_hdp_flush_reg = {
diff --git a/drivers/gpu/drm/amd/amdgpu/psp_v3_1.c b/drivers/gpu/drm/amd/amdgpu/psp_v3_1.c
index 690b9766d8ae..196e75def1f2 100644
--- a/drivers/gpu/drm/amd/amdgpu/psp_v3_1.c
+++ b/drivers/gpu/drm/amd/amdgpu/psp_v3_1.c
@@ -39,6 +39,8 @@
39 39
40MODULE_FIRMWARE("amdgpu/vega10_sos.bin"); 40MODULE_FIRMWARE("amdgpu/vega10_sos.bin");
41MODULE_FIRMWARE("amdgpu/vega10_asd.bin"); 41MODULE_FIRMWARE("amdgpu/vega10_asd.bin");
42MODULE_FIRMWARE("amdgpu/vega12_sos.bin");
43MODULE_FIRMWARE("amdgpu/vega12_asd.bin");
42 44
43#define smnMP1_FIRMWARE_FLAGS 0x3010028 45#define smnMP1_FIRMWARE_FLAGS 0x3010028
44 46
@@ -107,6 +109,9 @@ static int psp_v3_1_init_microcode(struct psp_context *psp)
107 case CHIP_VEGA10: 109 case CHIP_VEGA10:
108 chip_name = "vega10"; 110 chip_name = "vega10";
109 break; 111 break;
112 case CHIP_VEGA12:
113 chip_name = "vega12";
114 break;
110 default: BUG(); 115 default: BUG();
111 } 116 }
112 117
diff --git a/drivers/gpu/drm/amd/amdgpu/sdma_v4_0.c b/drivers/gpu/drm/amd/amdgpu/sdma_v4_0.c
index 9448c45d1b60..2a8184082cd1 100644
--- a/drivers/gpu/drm/amd/amdgpu/sdma_v4_0.c
+++ b/drivers/gpu/drm/amd/amdgpu/sdma_v4_0.c
@@ -40,6 +40,8 @@
40 40
41MODULE_FIRMWARE("amdgpu/vega10_sdma.bin"); 41MODULE_FIRMWARE("amdgpu/vega10_sdma.bin");
42MODULE_FIRMWARE("amdgpu/vega10_sdma1.bin"); 42MODULE_FIRMWARE("amdgpu/vega10_sdma1.bin");
43MODULE_FIRMWARE("amdgpu/vega12_sdma.bin");
44MODULE_FIRMWARE("amdgpu/vega12_sdma1.bin");
43MODULE_FIRMWARE("amdgpu/raven_sdma.bin"); 45MODULE_FIRMWARE("amdgpu/raven_sdma.bin");
44 46
45#define SDMA0_POWER_CNTL__ON_OFF_CONDITION_HOLD_TIME_MASK 0x000000F8L 47#define SDMA0_POWER_CNTL__ON_OFF_CONDITION_HOLD_TIME_MASK 0x000000F8L
@@ -84,6 +86,13 @@ static const struct soc15_reg_golden golden_settings_sdma_vg10[] = {
84 SOC15_REG_GOLDEN_VALUE(SDMA1, 0, mmSDMA1_GB_ADDR_CONFIG_READ, 0x0018773f, 0x00104002) 86 SOC15_REG_GOLDEN_VALUE(SDMA1, 0, mmSDMA1_GB_ADDR_CONFIG_READ, 0x0018773f, 0x00104002)
85}; 87};
86 88
89static const struct soc15_reg_golden golden_settings_sdma_vg12[] = {
90 SOC15_REG_GOLDEN_VALUE(SDMA0, 0, mmSDMA0_GB_ADDR_CONFIG, 0x0018773f, 0x00104001),
91 SOC15_REG_GOLDEN_VALUE(SDMA0, 0, mmSDMA0_GB_ADDR_CONFIG_READ, 0x0018773f, 0x00104001),
92 SOC15_REG_GOLDEN_VALUE(SDMA1, 0, mmSDMA1_GB_ADDR_CONFIG, 0x0018773f, 0x00104001),
93 SOC15_REG_GOLDEN_VALUE(SDMA1, 0, mmSDMA1_GB_ADDR_CONFIG_READ, 0x0018773f, 0x00104001)
94};
95
87static const struct soc15_reg_golden golden_settings_sdma_4_1[] = 96static const struct soc15_reg_golden golden_settings_sdma_4_1[] =
88{ 97{
89 SOC15_REG_GOLDEN_VALUE(SDMA0, 0, mmSDMA0_CHICKEN_BITS, 0xfe931f07, 0x02831d07), 98 SOC15_REG_GOLDEN_VALUE(SDMA0, 0, mmSDMA0_CHICKEN_BITS, 0xfe931f07, 0x02831d07),
@@ -122,6 +131,14 @@ static void sdma_v4_0_init_golden_registers(struct amdgpu_device *adev)
122 golden_settings_sdma_vg10, 131 golden_settings_sdma_vg10,
123 ARRAY_SIZE(golden_settings_sdma_vg10)); 132 ARRAY_SIZE(golden_settings_sdma_vg10));
124 break; 133 break;
134 case CHIP_VEGA12:
135 soc15_program_register_sequence(adev,
136 golden_settings_sdma_4,
137 ARRAY_SIZE(golden_settings_sdma_4));
138 soc15_program_register_sequence(adev,
139 golden_settings_sdma_vg12,
140 ARRAY_SIZE(golden_settings_sdma_vg12));
141 break;
125 case CHIP_RAVEN: 142 case CHIP_RAVEN:
126 soc15_program_register_sequence(adev, 143 soc15_program_register_sequence(adev,
127 golden_settings_sdma_4_1, 144 golden_settings_sdma_4_1,
@@ -162,6 +179,9 @@ static int sdma_v4_0_init_microcode(struct amdgpu_device *adev)
162 case CHIP_VEGA10: 179 case CHIP_VEGA10:
163 chip_name = "vega10"; 180 chip_name = "vega10";
164 break; 181 break;
182 case CHIP_VEGA12:
183 chip_name = "vega12";
184 break;
165 case CHIP_RAVEN: 185 case CHIP_RAVEN:
166 chip_name = "raven"; 186 chip_name = "raven";
167 break; 187 break;
@@ -1489,6 +1509,7 @@ static int sdma_v4_0_set_clockgating_state(void *handle,
1489 1509
1490 switch (adev->asic_type) { 1510 switch (adev->asic_type) {
1491 case CHIP_VEGA10: 1511 case CHIP_VEGA10:
1512 case CHIP_VEGA12:
1492 case CHIP_RAVEN: 1513 case CHIP_RAVEN:
1493 sdma_v4_0_update_medium_grain_clock_gating(adev, 1514 sdma_v4_0_update_medium_grain_clock_gating(adev,
1494 state == AMD_CG_STATE_GATE ? true : false); 1515 state == AMD_CG_STATE_GATE ? true : false);
@@ -1618,7 +1639,7 @@ static void sdma_v4_0_set_irq_funcs(struct amdgpu_device *adev)
1618 * @dst_offset: dst GPU address 1639 * @dst_offset: dst GPU address
1619 * @byte_count: number of bytes to xfer 1640 * @byte_count: number of bytes to xfer
1620 * 1641 *
1621 * Copy GPU buffers using the DMA engine (VEGA10). 1642 * Copy GPU buffers using the DMA engine (VEGA10/12).
1622 * Used by the amdgpu ttm implementation to move pages if 1643 * Used by the amdgpu ttm implementation to move pages if
1623 * registered as the asic copy callback. 1644 * registered as the asic copy callback.
1624 */ 1645 */
@@ -1645,7 +1666,7 @@ static void sdma_v4_0_emit_copy_buffer(struct amdgpu_ib *ib,
1645 * @dst_offset: dst GPU address 1666 * @dst_offset: dst GPU address
1646 * @byte_count: number of bytes to xfer 1667 * @byte_count: number of bytes to xfer
1647 * 1668 *
1648 * Fill GPU buffers using the DMA engine (VEGA10). 1669 * Fill GPU buffers using the DMA engine (VEGA10/12).
1649 */ 1670 */
1650static void sdma_v4_0_emit_fill_buffer(struct amdgpu_ib *ib, 1671static void sdma_v4_0_emit_fill_buffer(struct amdgpu_ib *ib,
1651 uint32_t src_data, 1672 uint32_t src_data,
diff --git a/drivers/gpu/drm/amd/amdgpu/si_dpm.c b/drivers/gpu/drm/amd/amdgpu/si_dpm.c
index 3bfcf0d257ab..672eaffac0a5 100644
--- a/drivers/gpu/drm/amd/amdgpu/si_dpm.c
+++ b/drivers/gpu/drm/amd/amdgpu/si_dpm.c
@@ -7917,6 +7917,7 @@ static int si_dpm_early_init(void *handle)
7917 struct amdgpu_device *adev = (struct amdgpu_device *)handle; 7917 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
7918 7918
7919 adev->powerplay.pp_funcs = &si_dpm_funcs; 7919 adev->powerplay.pp_funcs = &si_dpm_funcs;
7920 adev->powerplay.pp_handle = adev;
7920 si_dpm_set_irq_funcs(adev); 7921 si_dpm_set_irq_funcs(adev);
7921 return 0; 7922 return 0;
7922} 7923}
diff --git a/drivers/gpu/drm/amd/amdgpu/soc15.c b/drivers/gpu/drm/amd/amdgpu/soc15.c
index c6e857325b58..51cf8a30f6c2 100644
--- a/drivers/gpu/drm/amd/amdgpu/soc15.c
+++ b/drivers/gpu/drm/amd/amdgpu/soc15.c
@@ -508,6 +508,7 @@ int soc15_set_ip_blocks(struct amdgpu_device *adev)
508 /* Set IP register base before any HW register access */ 508 /* Set IP register base before any HW register access */
509 switch (adev->asic_type) { 509 switch (adev->asic_type) {
510 case CHIP_VEGA10: 510 case CHIP_VEGA10:
511 case CHIP_VEGA12:
511 case CHIP_RAVEN: 512 case CHIP_RAVEN:
512 vega10_reg_base_init(adev); 513 vega10_reg_base_init(adev);
513 break; 514 break;
@@ -527,6 +528,7 @@ int soc15_set_ip_blocks(struct amdgpu_device *adev)
527 528
528 switch (adev->asic_type) { 529 switch (adev->asic_type) {
529 case CHIP_VEGA10: 530 case CHIP_VEGA10:
531 case CHIP_VEGA12:
530 amdgpu_device_ip_block_add(adev, &vega10_common_ip_block); 532 amdgpu_device_ip_block_add(adev, &vega10_common_ip_block);
531 amdgpu_device_ip_block_add(adev, &gmc_v9_0_ip_block); 533 amdgpu_device_ip_block_add(adev, &gmc_v9_0_ip_block);
532 amdgpu_device_ip_block_add(adev, &vega10_ih_ip_block); 534 amdgpu_device_ip_block_add(adev, &vega10_ih_ip_block);
@@ -608,7 +610,6 @@ static const struct amdgpu_asic_funcs soc15_asic_funcs =
608 610
609static int soc15_common_early_init(void *handle) 611static int soc15_common_early_init(void *handle)
610{ 612{
611 bool psp_enabled = false;
612 struct amdgpu_device *adev = (struct amdgpu_device *)handle; 613 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
613 614
614 adev->smc_rreg = NULL; 615 adev->smc_rreg = NULL;
@@ -626,10 +627,6 @@ static int soc15_common_early_init(void *handle)
626 627
627 adev->asic_funcs = &soc15_asic_funcs; 628 adev->asic_funcs = &soc15_asic_funcs;
628 629
629 if (amdgpu_device_ip_get_ip_block(adev, AMD_IP_BLOCK_TYPE_PSP) &&
630 (amdgpu_ip_block_mask & (1 << AMD_IP_BLOCK_TYPE_PSP)))
631 psp_enabled = true;
632
633 adev->rev_id = soc15_get_rev_id(adev); 630 adev->rev_id = soc15_get_rev_id(adev);
634 adev->external_rev_id = 0xFF; 631 adev->external_rev_id = 0xFF;
635 switch (adev->asic_type) { 632 switch (adev->asic_type) {
@@ -656,6 +653,28 @@ static int soc15_common_early_init(void *handle)
656 adev->pg_flags = 0; 653 adev->pg_flags = 0;
657 adev->external_rev_id = 0x1; 654 adev->external_rev_id = 0x1;
658 break; 655 break;
656 case CHIP_VEGA12:
657 adev->cg_flags = AMD_CG_SUPPORT_GFX_MGCG |
658 AMD_CG_SUPPORT_GFX_MGLS |
659 AMD_CG_SUPPORT_GFX_CGCG |
660 AMD_CG_SUPPORT_GFX_CGLS |
661 AMD_CG_SUPPORT_GFX_3D_CGCG |
662 AMD_CG_SUPPORT_GFX_3D_CGLS |
663 AMD_CG_SUPPORT_GFX_CP_LS |
664 AMD_CG_SUPPORT_MC_LS |
665 AMD_CG_SUPPORT_MC_MGCG |
666 AMD_CG_SUPPORT_SDMA_MGCG |
667 AMD_CG_SUPPORT_SDMA_LS |
668 AMD_CG_SUPPORT_BIF_MGCG |
669 AMD_CG_SUPPORT_BIF_LS |
670 AMD_CG_SUPPORT_HDP_MGCG |
671 AMD_CG_SUPPORT_HDP_LS |
672 AMD_CG_SUPPORT_ROM_MGCG |
673 AMD_CG_SUPPORT_VCE_MGCG |
674 AMD_CG_SUPPORT_UVD_MGCG;
675 adev->pg_flags = 0;
676 adev->external_rev_id = adev->rev_id + 0x14;
677 break;
659 case CHIP_RAVEN: 678 case CHIP_RAVEN:
660 adev->cg_flags = AMD_CG_SUPPORT_GFX_MGCG | 679 adev->cg_flags = AMD_CG_SUPPORT_GFX_MGCG |
661 AMD_CG_SUPPORT_GFX_MGLS | 680 AMD_CG_SUPPORT_GFX_MGLS |
@@ -888,6 +907,7 @@ static int soc15_common_set_clockgating_state(void *handle,
888 907
889 switch (adev->asic_type) { 908 switch (adev->asic_type) {
890 case CHIP_VEGA10: 909 case CHIP_VEGA10:
910 case CHIP_VEGA12:
891 adev->nbio_funcs->update_medium_grain_clock_gating(adev, 911 adev->nbio_funcs->update_medium_grain_clock_gating(adev,
892 state == AMD_CG_STATE_GATE ? true : false); 912 state == AMD_CG_STATE_GATE ? true : false);
893 adev->nbio_funcs->update_medium_grain_light_sleep(adev, 913 adev->nbio_funcs->update_medium_grain_light_sleep(adev,
diff --git a/drivers/gpu/drm/amd/amdgpu/vi.c b/drivers/gpu/drm/amd/amdgpu/vi.c
index e7fb165cc9db..126f1276d347 100644
--- a/drivers/gpu/drm/amd/amdgpu/vi.c
+++ b/drivers/gpu/drm/amd/amdgpu/vi.c
@@ -896,7 +896,6 @@ static const struct amdgpu_asic_funcs vi_asic_funcs =
896 896
897static int vi_common_early_init(void *handle) 897static int vi_common_early_init(void *handle)
898{ 898{
899 bool smc_enabled = false;
900 struct amdgpu_device *adev = (struct amdgpu_device *)handle; 899 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
901 900
902 if (adev->flags & AMD_IS_APU) { 901 if (adev->flags & AMD_IS_APU) {
@@ -917,10 +916,6 @@ static int vi_common_early_init(void *handle)
917 916
918 adev->asic_funcs = &vi_asic_funcs; 917 adev->asic_funcs = &vi_asic_funcs;
919 918
920 if (amdgpu_device_ip_get_ip_block(adev, AMD_IP_BLOCK_TYPE_SMC) &&
921 (amdgpu_ip_block_mask & (1 << AMD_IP_BLOCK_TYPE_SMC)))
922 smc_enabled = true;
923
924 adev->rev_id = vi_get_rev_id(adev); 919 adev->rev_id = vi_get_rev_id(adev);
925 adev->external_rev_id = 0xFF; 920 adev->external_rev_id = 0xFF;
926 switch (adev->asic_type) { 921 switch (adev->asic_type) {
diff --git a/drivers/gpu/drm/amd/display/amdgpu_dm/amdgpu_dm.c b/drivers/gpu/drm/amd/display/amdgpu_dm/amdgpu_dm.c
index ae512ecb65ee..13a5362d074e 100644
--- a/drivers/gpu/drm/amd/display/amdgpu_dm/amdgpu_dm.c
+++ b/drivers/gpu/drm/amd/display/amdgpu_dm/amdgpu_dm.c
@@ -1130,6 +1130,7 @@ static int dce110_register_irq_handlers(struct amdgpu_device *adev)
1130 unsigned client_id = AMDGPU_IH_CLIENTID_LEGACY; 1130 unsigned client_id = AMDGPU_IH_CLIENTID_LEGACY;
1131 1131
1132 if (adev->asic_type == CHIP_VEGA10 || 1132 if (adev->asic_type == CHIP_VEGA10 ||
1133 adev->asic_type == CHIP_VEGA12 ||
1133 adev->asic_type == CHIP_RAVEN) 1134 adev->asic_type == CHIP_RAVEN)
1134 client_id = SOC15_IH_CLIENTID_DCE; 1135 client_id = SOC15_IH_CLIENTID_DCE;
1135 1136
@@ -1501,6 +1502,7 @@ static int amdgpu_dm_initialize_drm_device(struct amdgpu_device *adev)
1501 case CHIP_POLARIS10: 1502 case CHIP_POLARIS10:
1502 case CHIP_POLARIS12: 1503 case CHIP_POLARIS12:
1503 case CHIP_VEGA10: 1504 case CHIP_VEGA10:
1505 case CHIP_VEGA12:
1504 if (dce110_register_irq_handlers(dm->adev)) { 1506 if (dce110_register_irq_handlers(dm->adev)) {
1505 DRM_ERROR("DM: Failed to initialize IRQ\n"); 1507 DRM_ERROR("DM: Failed to initialize IRQ\n");
1506 goto fail; 1508 goto fail;
@@ -1698,6 +1700,7 @@ static int dm_early_init(void *handle)
1698 adev->mode_info.plane_type = dm_plane_type_default; 1700 adev->mode_info.plane_type = dm_plane_type_default;
1699 break; 1701 break;
1700 case CHIP_VEGA10: 1702 case CHIP_VEGA10:
1703 case CHIP_VEGA12:
1701 adev->mode_info.num_crtc = 6; 1704 adev->mode_info.num_crtc = 6;
1702 adev->mode_info.num_hpd = 6; 1705 adev->mode_info.num_hpd = 6;
1703 adev->mode_info.num_dig = 6; 1706 adev->mode_info.num_dig = 6;
@@ -1945,6 +1948,7 @@ static int fill_plane_attributes_from_fb(struct amdgpu_device *adev,
1945 AMDGPU_TILING_GET(tiling_flags, PIPE_CONFIG); 1948 AMDGPU_TILING_GET(tiling_flags, PIPE_CONFIG);
1946 1949
1947 if (adev->asic_type == CHIP_VEGA10 || 1950 if (adev->asic_type == CHIP_VEGA10 ||
1951 adev->asic_type == CHIP_VEGA12 ||
1948 adev->asic_type == CHIP_RAVEN) { 1952 adev->asic_type == CHIP_RAVEN) {
1949 /* Fill GFX9 params */ 1953 /* Fill GFX9 params */
1950 plane_state->tiling_info.gfx9.num_pipes = 1954 plane_state->tiling_info.gfx9.num_pipes =
diff --git a/drivers/gpu/drm/amd/display/dc/bios/bios_parser2.c b/drivers/gpu/drm/amd/display/dc/bios/bios_parser2.c
index e7680c41f117..985fe8c22875 100644
--- a/drivers/gpu/drm/amd/display/dc/bios/bios_parser2.c
+++ b/drivers/gpu/drm/amd/display/dc/bios/bios_parser2.c
@@ -1321,6 +1321,7 @@ static enum bp_result bios_parser_get_firmware_info(
1321 case 3: 1321 case 3:
1322 switch (revision.minor) { 1322 switch (revision.minor) {
1323 case 1: 1323 case 1:
1324 case 2:
1324 result = get_firmware_info_v3_1(bp, info); 1325 result = get_firmware_info_v3_1(bp, info);
1325 break; 1326 break;
1326 default: 1327 default:
diff --git a/drivers/gpu/drm/amd/display/dc/os_types.h b/drivers/gpu/drm/amd/display/dc/os_types.h
index 1fcbc99e63b5..a407892905af 100644
--- a/drivers/gpu/drm/amd/display/dc/os_types.h
+++ b/drivers/gpu/drm/amd/display/dc/os_types.h
@@ -32,7 +32,7 @@
32 32
33#include <linux/kref.h> 33#include <linux/kref.h>
34 34
35#include "cgs_linux.h" 35#include "cgs_common.h"
36 36
37#if defined(__BIG_ENDIAN) && !defined(BIGENDIAN_CPU) 37#if defined(__BIG_ENDIAN) && !defined(BIGENDIAN_CPU)
38#define BIGENDIAN_CPU 38#define BIGENDIAN_CPU
diff --git a/drivers/gpu/drm/amd/include/asic_reg/gc/gc_9_2_1_offset.h b/drivers/gpu/drm/amd/include/asic_reg/gc/gc_9_2_1_offset.h
new file mode 100644
index 000000000000..5ab240cc9891
--- /dev/null
+++ b/drivers/gpu/drm/amd/include/asic_reg/gc/gc_9_2_1_offset.h
@@ -0,0 +1,7497 @@
1/*
2 * Copyright (C) 2017 Advanced Micro Devices, Inc.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice shall be included
12 * in all copies or substantial portions of the Software.
13 *
14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
15 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
17 * THE COPYRIGHT HOLDER(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN
18 * AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
19 * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
20 */
21#ifndef _gc_9_2_1_OFFSET_HEADER
22#define _gc_9_2_1_OFFSET_HEADER
23
24
25
26// addressBlock: gc_grbmdec
27// base address: 0x8000
28#define mmGRBM_CNTL 0x0000
29#define mmGRBM_CNTL_BASE_IDX 0
30#define mmGRBM_SKEW_CNTL 0x0001
31#define mmGRBM_SKEW_CNTL_BASE_IDX 0
32#define mmGRBM_STATUS2 0x0002
33#define mmGRBM_STATUS2_BASE_IDX 0
34#define mmGRBM_PWR_CNTL 0x0003
35#define mmGRBM_PWR_CNTL_BASE_IDX 0
36#define mmGRBM_STATUS 0x0004
37#define mmGRBM_STATUS_BASE_IDX 0
38#define mmGRBM_STATUS_SE0 0x0005
39#define mmGRBM_STATUS_SE0_BASE_IDX 0
40#define mmGRBM_STATUS_SE1 0x0006
41#define mmGRBM_STATUS_SE1_BASE_IDX 0
42#define mmGRBM_SOFT_RESET 0x0008
43#define mmGRBM_SOFT_RESET_BASE_IDX 0
44#define mmGRBM_GFX_CLKEN_CNTL 0x000c
45#define mmGRBM_GFX_CLKEN_CNTL_BASE_IDX 0
46#define mmGRBM_WAIT_IDLE_CLOCKS 0x000d
47#define mmGRBM_WAIT_IDLE_CLOCKS_BASE_IDX 0
48#define mmGRBM_STATUS_SE2 0x000e
49#define mmGRBM_STATUS_SE2_BASE_IDX 0
50#define mmGRBM_STATUS_SE3 0x000f
51#define mmGRBM_STATUS_SE3_BASE_IDX 0
52#define mmGRBM_READ_ERROR 0x0016
53#define mmGRBM_READ_ERROR_BASE_IDX 0
54#define mmGRBM_READ_ERROR2 0x0017
55#define mmGRBM_READ_ERROR2_BASE_IDX 0
56#define mmGRBM_INT_CNTL 0x0018
57#define mmGRBM_INT_CNTL_BASE_IDX 0
58#define mmGRBM_TRAP_OP 0x0019
59#define mmGRBM_TRAP_OP_BASE_IDX 0
60#define mmGRBM_TRAP_ADDR 0x001a
61#define mmGRBM_TRAP_ADDR_BASE_IDX 0
62#define mmGRBM_TRAP_ADDR_MSK 0x001b
63#define mmGRBM_TRAP_ADDR_MSK_BASE_IDX 0
64#define mmGRBM_TRAP_WD 0x001c
65#define mmGRBM_TRAP_WD_BASE_IDX 0
66#define mmGRBM_TRAP_WD_MSK 0x001d
67#define mmGRBM_TRAP_WD_MSK_BASE_IDX 0
68#define mmGRBM_DSM_BYPASS 0x001e
69#define mmGRBM_DSM_BYPASS_BASE_IDX 0
70#define mmGRBM_WRITE_ERROR 0x001f
71#define mmGRBM_WRITE_ERROR_BASE_IDX 0
72#define mmGRBM_IOV_ERROR 0x0020
73#define mmGRBM_IOV_ERROR_BASE_IDX 0
74#define mmGRBM_CHIP_REVISION 0x0021
75#define mmGRBM_CHIP_REVISION_BASE_IDX 0
76#define mmGRBM_GFX_CNTL 0x0022
77#define mmGRBM_GFX_CNTL_BASE_IDX 0
78#define mmGRBM_RSMU_CFG 0x0023
79#define mmGRBM_RSMU_CFG_BASE_IDX 0
80#define mmGRBM_IH_CREDIT 0x0024
81#define mmGRBM_IH_CREDIT_BASE_IDX 0
82#define mmGRBM_PWR_CNTL2 0x0025
83#define mmGRBM_PWR_CNTL2_BASE_IDX 0
84#define mmGRBM_UTCL2_INVAL_RANGE_START 0x0026
85#define mmGRBM_UTCL2_INVAL_RANGE_START_BASE_IDX 0
86#define mmGRBM_UTCL2_INVAL_RANGE_END 0x0027
87#define mmGRBM_UTCL2_INVAL_RANGE_END_BASE_IDX 0
88#define mmGRBM_RSMU_READ_ERROR 0x0028
89#define mmGRBM_RSMU_READ_ERROR_BASE_IDX 0
90#define mmGRBM_CHICKEN_BITS 0x0029
91#define mmGRBM_CHICKEN_BITS_BASE_IDX 0
92#define mmGRBM_FENCE_RANGE0 0x002a
93#define mmGRBM_FENCE_RANGE0_BASE_IDX 0
94#define mmGRBM_FENCE_RANGE1 0x002b
95#define mmGRBM_FENCE_RANGE1_BASE_IDX 0
96#define mmGRBM_NOWHERE 0x003f
97#define mmGRBM_NOWHERE_BASE_IDX 0
98#define mmGRBM_SCRATCH_REG0 0x0040
99#define mmGRBM_SCRATCH_REG0_BASE_IDX 0
100#define mmGRBM_SCRATCH_REG1 0x0041
101#define mmGRBM_SCRATCH_REG1_BASE_IDX 0
102#define mmGRBM_SCRATCH_REG2 0x0042
103#define mmGRBM_SCRATCH_REG2_BASE_IDX 0
104#define mmGRBM_SCRATCH_REG3 0x0043
105#define mmGRBM_SCRATCH_REG3_BASE_IDX 0
106#define mmGRBM_SCRATCH_REG4 0x0044
107#define mmGRBM_SCRATCH_REG4_BASE_IDX 0
108#define mmGRBM_SCRATCH_REG5 0x0045
109#define mmGRBM_SCRATCH_REG5_BASE_IDX 0
110#define mmGRBM_SCRATCH_REG6 0x0046
111#define mmGRBM_SCRATCH_REG6_BASE_IDX 0
112#define mmGRBM_SCRATCH_REG7 0x0047
113#define mmGRBM_SCRATCH_REG7_BASE_IDX 0
114
115
116// addressBlock: gc_cpdec
117// base address: 0x8200
118#define mmCP_CPC_STATUS 0x0084
119#define mmCP_CPC_STATUS_BASE_IDX 0
120#define mmCP_CPC_BUSY_STAT 0x0085
121#define mmCP_CPC_BUSY_STAT_BASE_IDX 0
122#define mmCP_CPC_STALLED_STAT1 0x0086
123#define mmCP_CPC_STALLED_STAT1_BASE_IDX 0
124#define mmCP_CPF_STATUS 0x0087
125#define mmCP_CPF_STATUS_BASE_IDX 0
126#define mmCP_CPF_BUSY_STAT 0x0088
127#define mmCP_CPF_BUSY_STAT_BASE_IDX 0
128#define mmCP_CPF_STALLED_STAT1 0x0089
129#define mmCP_CPF_STALLED_STAT1_BASE_IDX 0
130#define mmCP_CPC_GRBM_FREE_COUNT 0x008b
131#define mmCP_CPC_GRBM_FREE_COUNT_BASE_IDX 0
132#define mmCP_MEC_CNTL 0x008d
133#define mmCP_MEC_CNTL_BASE_IDX 0
134#define mmCP_MEC_ME1_HEADER_DUMP 0x008e
135#define mmCP_MEC_ME1_HEADER_DUMP_BASE_IDX 0
136#define mmCP_MEC_ME2_HEADER_DUMP 0x008f
137#define mmCP_MEC_ME2_HEADER_DUMP_BASE_IDX 0
138#define mmCP_CPC_SCRATCH_INDEX 0x0090
139#define mmCP_CPC_SCRATCH_INDEX_BASE_IDX 0
140#define mmCP_CPC_SCRATCH_DATA 0x0091
141#define mmCP_CPC_SCRATCH_DATA_BASE_IDX 0
142#define mmCP_CPF_GRBM_FREE_COUNT 0x0092
143#define mmCP_CPF_GRBM_FREE_COUNT_BASE_IDX 0
144#define mmCP_CPC_HALT_HYST_COUNT 0x00a7
145#define mmCP_CPC_HALT_HYST_COUNT_BASE_IDX 0
146#define mmCP_CE_COMPARE_COUNT 0x00c0
147#define mmCP_CE_COMPARE_COUNT_BASE_IDX 0
148#define mmCP_CE_DE_COUNT 0x00c1
149#define mmCP_CE_DE_COUNT_BASE_IDX 0
150#define mmCP_DE_CE_COUNT 0x00c2
151#define mmCP_DE_CE_COUNT_BASE_IDX 0
152#define mmCP_DE_LAST_INVAL_COUNT 0x00c3
153#define mmCP_DE_LAST_INVAL_COUNT_BASE_IDX 0
154#define mmCP_DE_DE_COUNT 0x00c4
155#define mmCP_DE_DE_COUNT_BASE_IDX 0
156#define mmCP_STALLED_STAT3 0x019c
157#define mmCP_STALLED_STAT3_BASE_IDX 0
158#define mmCP_STALLED_STAT1 0x019d
159#define mmCP_STALLED_STAT1_BASE_IDX 0
160#define mmCP_STALLED_STAT2 0x019e
161#define mmCP_STALLED_STAT2_BASE_IDX 0
162#define mmCP_BUSY_STAT 0x019f
163#define mmCP_BUSY_STAT_BASE_IDX 0
164#define mmCP_STAT 0x01a0
165#define mmCP_STAT_BASE_IDX 0
166#define mmCP_ME_HEADER_DUMP 0x01a1
167#define mmCP_ME_HEADER_DUMP_BASE_IDX 0
168#define mmCP_PFP_HEADER_DUMP 0x01a2
169#define mmCP_PFP_HEADER_DUMP_BASE_IDX 0
170#define mmCP_GRBM_FREE_COUNT 0x01a3
171#define mmCP_GRBM_FREE_COUNT_BASE_IDX 0
172#define mmCP_CE_HEADER_DUMP 0x01a4
173#define mmCP_CE_HEADER_DUMP_BASE_IDX 0
174#define mmCP_PFP_INSTR_PNTR 0x01a5
175#define mmCP_PFP_INSTR_PNTR_BASE_IDX 0
176#define mmCP_ME_INSTR_PNTR 0x01a6
177#define mmCP_ME_INSTR_PNTR_BASE_IDX 0
178#define mmCP_CE_INSTR_PNTR 0x01a7
179#define mmCP_CE_INSTR_PNTR_BASE_IDX 0
180#define mmCP_MEC1_INSTR_PNTR 0x01a8
181#define mmCP_MEC1_INSTR_PNTR_BASE_IDX 0
182#define mmCP_MEC2_INSTR_PNTR 0x01a9
183#define mmCP_MEC2_INSTR_PNTR_BASE_IDX 0
184#define mmCP_CSF_STAT 0x01b4
185#define mmCP_CSF_STAT_BASE_IDX 0
186#define mmCP_ME_CNTL 0x01b6
187#define mmCP_ME_CNTL_BASE_IDX 0
188#define mmCP_CNTX_STAT 0x01b8
189#define mmCP_CNTX_STAT_BASE_IDX 0
190#define mmCP_ME_PREEMPTION 0x01b9
191#define mmCP_ME_PREEMPTION_BASE_IDX 0
192#define mmCP_ROQ_THRESHOLDS 0x01bc
193#define mmCP_ROQ_THRESHOLDS_BASE_IDX 0
194#define mmCP_MEQ_STQ_THRESHOLD 0x01bd
195#define mmCP_MEQ_STQ_THRESHOLD_BASE_IDX 0
196#define mmCP_RB2_RPTR 0x01be
197#define mmCP_RB2_RPTR_BASE_IDX 0
198#define mmCP_RB1_RPTR 0x01bf
199#define mmCP_RB1_RPTR_BASE_IDX 0
200#define mmCP_RB0_RPTR 0x01c0
201#define mmCP_RB0_RPTR_BASE_IDX 0
202#define mmCP_RB_RPTR 0x01c0
203#define mmCP_RB_RPTR_BASE_IDX 0
204#define mmCP_RB_WPTR_DELAY 0x01c1
205#define mmCP_RB_WPTR_DELAY_BASE_IDX 0
206#define mmCP_RB_WPTR_POLL_CNTL 0x01c2
207#define mmCP_RB_WPTR_POLL_CNTL_BASE_IDX 0
208#define mmCP_ROQ1_THRESHOLDS 0x01d5
209#define mmCP_ROQ1_THRESHOLDS_BASE_IDX 0
210#define mmCP_ROQ2_THRESHOLDS 0x01d6
211#define mmCP_ROQ2_THRESHOLDS_BASE_IDX 0
212#define mmCP_STQ_THRESHOLDS 0x01d7
213#define mmCP_STQ_THRESHOLDS_BASE_IDX 0
214#define mmCP_QUEUE_THRESHOLDS 0x01d8
215#define mmCP_QUEUE_THRESHOLDS_BASE_IDX 0
216#define mmCP_MEQ_THRESHOLDS 0x01d9
217#define mmCP_MEQ_THRESHOLDS_BASE_IDX 0
218#define mmCP_ROQ_AVAIL 0x01da
219#define mmCP_ROQ_AVAIL_BASE_IDX 0
220#define mmCP_STQ_AVAIL 0x01db
221#define mmCP_STQ_AVAIL_BASE_IDX 0
222#define mmCP_ROQ2_AVAIL 0x01dc
223#define mmCP_ROQ2_AVAIL_BASE_IDX 0
224#define mmCP_MEQ_AVAIL 0x01dd
225#define mmCP_MEQ_AVAIL_BASE_IDX 0
226#define mmCP_CMD_INDEX 0x01de
227#define mmCP_CMD_INDEX_BASE_IDX 0
228#define mmCP_CMD_DATA 0x01df
229#define mmCP_CMD_DATA_BASE_IDX 0
230#define mmCP_ROQ_RB_STAT 0x01e0
231#define mmCP_ROQ_RB_STAT_BASE_IDX 0
232#define mmCP_ROQ_IB1_STAT 0x01e1
233#define mmCP_ROQ_IB1_STAT_BASE_IDX 0
234#define mmCP_ROQ_IB2_STAT 0x01e2
235#define mmCP_ROQ_IB2_STAT_BASE_IDX 0
236#define mmCP_STQ_STAT 0x01e3
237#define mmCP_STQ_STAT_BASE_IDX 0
238#define mmCP_STQ_WR_STAT 0x01e4
239#define mmCP_STQ_WR_STAT_BASE_IDX 0
240#define mmCP_MEQ_STAT 0x01e5
241#define mmCP_MEQ_STAT_BASE_IDX 0
242#define mmCP_CEQ1_AVAIL 0x01e6
243#define mmCP_CEQ1_AVAIL_BASE_IDX 0
244#define mmCP_CEQ2_AVAIL 0x01e7
245#define mmCP_CEQ2_AVAIL_BASE_IDX 0
246#define mmCP_CE_ROQ_RB_STAT 0x01e8
247#define mmCP_CE_ROQ_RB_STAT_BASE_IDX 0
248#define mmCP_CE_ROQ_IB1_STAT 0x01e9
249#define mmCP_CE_ROQ_IB1_STAT_BASE_IDX 0
250#define mmCP_CE_ROQ_IB2_STAT 0x01ea
251#define mmCP_CE_ROQ_IB2_STAT_BASE_IDX 0
252
253
254// addressBlock: gc_padec
255// base address: 0x8800
256#define mmVGT_VTX_VECT_EJECT_REG 0x022c
257#define mmVGT_VTX_VECT_EJECT_REG_BASE_IDX 0
258#define mmVGT_DMA_DATA_FIFO_DEPTH 0x022d
259#define mmVGT_DMA_DATA_FIFO_DEPTH_BASE_IDX 0
260#define mmVGT_DMA_REQ_FIFO_DEPTH 0x022e
261#define mmVGT_DMA_REQ_FIFO_DEPTH_BASE_IDX 0
262#define mmVGT_DRAW_INIT_FIFO_DEPTH 0x022f
263#define mmVGT_DRAW_INIT_FIFO_DEPTH_BASE_IDX 0
264#define mmVGT_LAST_COPY_STATE 0x0230
265#define mmVGT_LAST_COPY_STATE_BASE_IDX 0
266#define mmVGT_CACHE_INVALIDATION 0x0231
267#define mmVGT_CACHE_INVALIDATION_BASE_IDX 0
268#define mmVGT_STRMOUT_DELAY 0x0233
269#define mmVGT_STRMOUT_DELAY_BASE_IDX 0
270#define mmVGT_FIFO_DEPTHS 0x0234
271#define mmVGT_FIFO_DEPTHS_BASE_IDX 0
272#define mmVGT_GS_VERTEX_REUSE 0x0235
273#define mmVGT_GS_VERTEX_REUSE_BASE_IDX 0
274#define mmVGT_MC_LAT_CNTL 0x0236
275#define mmVGT_MC_LAT_CNTL_BASE_IDX 0
276#define mmIA_CNTL_STATUS 0x0237
277#define mmIA_CNTL_STATUS_BASE_IDX 0
278#define mmVGT_CNTL_STATUS 0x023c
279#define mmVGT_CNTL_STATUS_BASE_IDX 0
280#define mmWD_CNTL_STATUS 0x023f
281#define mmWD_CNTL_STATUS_BASE_IDX 0
282#define mmCC_GC_PRIM_CONFIG 0x0240
283#define mmCC_GC_PRIM_CONFIG_BASE_IDX 0
284#define mmGC_USER_PRIM_CONFIG 0x0241
285#define mmGC_USER_PRIM_CONFIG_BASE_IDX 0
286#define mmWD_QOS 0x0242
287#define mmWD_QOS_BASE_IDX 0
288#define mmWD_UTCL1_CNTL 0x0243
289#define mmWD_UTCL1_CNTL_BASE_IDX 0
290#define mmWD_UTCL1_STATUS 0x0244
291#define mmWD_UTCL1_STATUS_BASE_IDX 0
292#define mmIA_UTCL1_CNTL 0x0246
293#define mmIA_UTCL1_CNTL_BASE_IDX 0
294#define mmIA_UTCL1_STATUS 0x0247
295#define mmIA_UTCL1_STATUS_BASE_IDX 0
296#define mmVGT_SYS_CONFIG 0x0263
297#define mmVGT_SYS_CONFIG_BASE_IDX 0
298#define mmVGT_VS_MAX_WAVE_ID 0x0268
299#define mmVGT_VS_MAX_WAVE_ID_BASE_IDX 0
300#define mmVGT_GS_MAX_WAVE_ID 0x0269
301#define mmVGT_GS_MAX_WAVE_ID_BASE_IDX 0
302#define mmGFX_PIPE_CONTROL 0x026d
303#define mmGFX_PIPE_CONTROL_BASE_IDX 0
304#define mmCC_GC_SHADER_ARRAY_CONFIG 0x026f
305#define mmCC_GC_SHADER_ARRAY_CONFIG_BASE_IDX 0
306#define mmGC_USER_SHADER_ARRAY_CONFIG 0x0270
307#define mmGC_USER_SHADER_ARRAY_CONFIG_BASE_IDX 0
308#define mmVGT_DMA_PRIMITIVE_TYPE 0x0271
309#define mmVGT_DMA_PRIMITIVE_TYPE_BASE_IDX 0
310#define mmVGT_DMA_CONTROL 0x0272
311#define mmVGT_DMA_CONTROL_BASE_IDX 0
312#define mmVGT_DMA_LS_HS_CONFIG 0x0273
313#define mmVGT_DMA_LS_HS_CONFIG_BASE_IDX 0
314#define mmWD_BUF_RESOURCE_1 0x0276
315#define mmWD_BUF_RESOURCE_1_BASE_IDX 0
316#define mmWD_BUF_RESOURCE_2 0x0277
317#define mmWD_BUF_RESOURCE_2_BASE_IDX 0
318#define mmPA_CL_CNTL_STATUS 0x0284
319#define mmPA_CL_CNTL_STATUS_BASE_IDX 0
320#define mmPA_CL_ENHANCE 0x0285
321#define mmPA_CL_ENHANCE_BASE_IDX 0
322#define mmPA_SU_CNTL_STATUS 0x0294
323#define mmPA_SU_CNTL_STATUS_BASE_IDX 0
324#define mmPA_SC_FIFO_DEPTH_CNTL 0x0295
325#define mmPA_SC_FIFO_DEPTH_CNTL_BASE_IDX 0
326#define mmPA_SC_P3D_TRAP_SCREEN_HV_LOCK 0x02c0
327#define mmPA_SC_P3D_TRAP_SCREEN_HV_LOCK_BASE_IDX 0
328#define mmPA_SC_HP3D_TRAP_SCREEN_HV_LOCK 0x02c1
329#define mmPA_SC_HP3D_TRAP_SCREEN_HV_LOCK_BASE_IDX 0
330#define mmPA_SC_TRAP_SCREEN_HV_LOCK 0x02c2
331#define mmPA_SC_TRAP_SCREEN_HV_LOCK_BASE_IDX 0
332#define mmPA_SC_FORCE_EOV_MAX_CNTS 0x02c9
333#define mmPA_SC_FORCE_EOV_MAX_CNTS_BASE_IDX 0
334#define mmPA_SC_BINNER_EVENT_CNTL_0 0x02cc
335#define mmPA_SC_BINNER_EVENT_CNTL_0_BASE_IDX 0
336#define mmPA_SC_BINNER_EVENT_CNTL_1 0x02cd
337#define mmPA_SC_BINNER_EVENT_CNTL_1_BASE_IDX 0
338#define mmPA_SC_BINNER_EVENT_CNTL_2 0x02ce
339#define mmPA_SC_BINNER_EVENT_CNTL_2_BASE_IDX 0
340#define mmPA_SC_BINNER_EVENT_CNTL_3 0x02cf
341#define mmPA_SC_BINNER_EVENT_CNTL_3_BASE_IDX 0
342#define mmPA_SC_BINNER_TIMEOUT_COUNTER 0x02d0
343#define mmPA_SC_BINNER_TIMEOUT_COUNTER_BASE_IDX 0
344#define mmPA_SC_BINNER_PERF_CNTL_0 0x02d1
345#define mmPA_SC_BINNER_PERF_CNTL_0_BASE_IDX 0
346#define mmPA_SC_BINNER_PERF_CNTL_1 0x02d2
347#define mmPA_SC_BINNER_PERF_CNTL_1_BASE_IDX 0
348#define mmPA_SC_BINNER_PERF_CNTL_2 0x02d3
349#define mmPA_SC_BINNER_PERF_CNTL_2_BASE_IDX 0
350#define mmPA_SC_BINNER_PERF_CNTL_3 0x02d4
351#define mmPA_SC_BINNER_PERF_CNTL_3_BASE_IDX 0
352#define mmPA_SC_ENHANCE_2 0x02dc
353#define mmPA_SC_ENHANCE_2_BASE_IDX 0
354#define mmPA_SC_FIFO_SIZE 0x02f3
355#define mmPA_SC_FIFO_SIZE_BASE_IDX 0
356#define mmPA_SC_IF_FIFO_SIZE 0x02f5
357#define mmPA_SC_IF_FIFO_SIZE_BASE_IDX 0
358#define mmPA_SC_PKR_WAVE_TABLE_CNTL 0x02f8
359#define mmPA_SC_PKR_WAVE_TABLE_CNTL_BASE_IDX 0
360#define mmPA_UTCL1_CNTL1 0x02f9
361#define mmPA_UTCL1_CNTL1_BASE_IDX 0
362#define mmPA_UTCL1_CNTL2 0x02fa
363#define mmPA_UTCL1_CNTL2_BASE_IDX 0
364#define mmPA_SIDEBAND_REQUEST_DELAYS 0x02fb
365#define mmPA_SIDEBAND_REQUEST_DELAYS_BASE_IDX 0
366#define mmPA_SC_ENHANCE 0x02fc
367#define mmPA_SC_ENHANCE_BASE_IDX 0
368#define mmPA_SC_ENHANCE_1 0x02fd
369#define mmPA_SC_ENHANCE_1_BASE_IDX 0
370#define mmPA_SC_DSM_CNTL 0x02fe
371#define mmPA_SC_DSM_CNTL_BASE_IDX 0
372#define mmPA_SC_TILE_STEERING_CREST_OVERRIDE 0x02ff
373#define mmPA_SC_TILE_STEERING_CREST_OVERRIDE_BASE_IDX 0
374
375
376// addressBlock: gc_sqdec
377// base address: 0x8c00
378#define mmSQ_CONFIG 0x0300
379#define mmSQ_CONFIG_BASE_IDX 0
380#define mmSQC_CONFIG 0x0301
381#define mmSQC_CONFIG_BASE_IDX 0
382#define mmLDS_CONFIG 0x0302
383#define mmLDS_CONFIG_BASE_IDX 0
384#define mmSQ_RANDOM_WAVE_PRI 0x0303
385#define mmSQ_RANDOM_WAVE_PRI_BASE_IDX 0
386#define mmSQ_REG_CREDITS 0x0304
387#define mmSQ_REG_CREDITS_BASE_IDX 0
388#define mmSQ_FIFO_SIZES 0x0305
389#define mmSQ_FIFO_SIZES_BASE_IDX 0
390#define mmSQ_DSM_CNTL 0x0306
391#define mmSQ_DSM_CNTL_BASE_IDX 0
392#define mmSQ_DSM_CNTL2 0x0307
393#define mmSQ_DSM_CNTL2_BASE_IDX 0
394#define mmSQ_RUNTIME_CONFIG 0x0308
395#define mmSQ_RUNTIME_CONFIG_BASE_IDX 0
396#define mmSH_MEM_BASES 0x030a
397#define mmSH_MEM_BASES_BASE_IDX 0
398#define mmSH_MEM_CONFIG 0x030d
399#define mmSH_MEM_CONFIG_BASE_IDX 0
400#define mmCC_GC_SHADER_RATE_CONFIG 0x0312
401#define mmCC_GC_SHADER_RATE_CONFIG_BASE_IDX 0
402#define mmGC_USER_SHADER_RATE_CONFIG 0x0313
403#define mmGC_USER_SHADER_RATE_CONFIG_BASE_IDX 0
404#define mmSQ_INTERRUPT_AUTO_MASK 0x0314
405#define mmSQ_INTERRUPT_AUTO_MASK_BASE_IDX 0
406#define mmSQ_INTERRUPT_MSG_CTRL 0x0315
407#define mmSQ_INTERRUPT_MSG_CTRL_BASE_IDX 0
408#define mmSQ_UTCL1_CNTL1 0x0317
409#define mmSQ_UTCL1_CNTL1_BASE_IDX 0
410#define mmSQ_UTCL1_CNTL2 0x0318
411#define mmSQ_UTCL1_CNTL2_BASE_IDX 0
412#define mmSQ_UTCL1_STATUS 0x0319
413#define mmSQ_UTCL1_STATUS_BASE_IDX 0
414#define mmSQ_SHADER_TBA_LO 0x031c
415#define mmSQ_SHADER_TBA_LO_BASE_IDX 0
416#define mmSQ_SHADER_TBA_HI 0x031d
417#define mmSQ_SHADER_TBA_HI_BASE_IDX 0
418#define mmSQ_SHADER_TMA_LO 0x031e
419#define mmSQ_SHADER_TMA_LO_BASE_IDX 0
420#define mmSQ_SHADER_TMA_HI 0x031f
421#define mmSQ_SHADER_TMA_HI_BASE_IDX 0
422#define mmSQC_DSM_CNTL 0x0320
423#define mmSQC_DSM_CNTL_BASE_IDX 0
424#define mmSQC_DSM_CNTLA 0x0321
425#define mmSQC_DSM_CNTLA_BASE_IDX 0
426#define mmSQC_DSM_CNTLB 0x0322
427#define mmSQC_DSM_CNTLB_BASE_IDX 0
428#define mmSQC_DSM_CNTL2 0x0325
429#define mmSQC_DSM_CNTL2_BASE_IDX 0
430#define mmSQC_DSM_CNTL2A 0x0326
431#define mmSQC_DSM_CNTL2A_BASE_IDX 0
432#define mmSQC_DSM_CNTL2B 0x0327
433#define mmSQC_DSM_CNTL2B_BASE_IDX 0
434#define mmSQ_REG_TIMESTAMP 0x0374
435#define mmSQ_REG_TIMESTAMP_BASE_IDX 0
436#define mmSQ_CMD_TIMESTAMP 0x0375
437#define mmSQ_CMD_TIMESTAMP_BASE_IDX 0
438#define mmSQ_IND_INDEX 0x0378
439#define mmSQ_IND_INDEX_BASE_IDX 0
440#define mmSQ_IND_DATA 0x0379
441#define mmSQ_IND_DATA_BASE_IDX 0
442#define mmSQ_CMD 0x037b
443#define mmSQ_CMD_BASE_IDX 0
444#define mmSQ_TIME_HI 0x037c
445#define mmSQ_TIME_HI_BASE_IDX 0
446#define mmSQ_TIME_LO 0x037d
447#define mmSQ_TIME_LO_BASE_IDX 0
448#define mmSQ_DS_0 0x037f
449#define mmSQ_DS_0_BASE_IDX 0
450#define mmSQ_DS_1 0x037f
451#define mmSQ_DS_1_BASE_IDX 0
452#define mmSQ_EXP_0 0x037f
453#define mmSQ_EXP_0_BASE_IDX 0
454#define mmSQ_EXP_1 0x037f
455#define mmSQ_EXP_1_BASE_IDX 0
456#define mmSQ_FLAT_0 0x037f
457#define mmSQ_FLAT_0_BASE_IDX 0
458#define mmSQ_FLAT_1 0x037f
459#define mmSQ_FLAT_1_BASE_IDX 0
460#define mmSQ_GLBL_0 0x037f
461#define mmSQ_GLBL_0_BASE_IDX 0
462#define mmSQ_GLBL_1 0x037f
463#define mmSQ_GLBL_1_BASE_IDX 0
464#define mmSQ_INST 0x037f
465#define mmSQ_INST_BASE_IDX 0
466#define mmSQ_MIMG_0 0x037f
467#define mmSQ_MIMG_0_BASE_IDX 0
468#define mmSQ_MIMG_1 0x037f
469#define mmSQ_MIMG_1_BASE_IDX 0
470#define mmSQ_MTBUF_0 0x037f
471#define mmSQ_MTBUF_0_BASE_IDX 0
472#define mmSQ_MTBUF_1 0x037f
473#define mmSQ_MTBUF_1_BASE_IDX 0
474#define mmSQ_MUBUF_0 0x037f
475#define mmSQ_MUBUF_0_BASE_IDX 0
476#define mmSQ_MUBUF_1 0x037f
477#define mmSQ_MUBUF_1_BASE_IDX 0
478#define mmSQ_SCRATCH_0 0x037f
479#define mmSQ_SCRATCH_0_BASE_IDX 0
480#define mmSQ_SCRATCH_1 0x037f
481#define mmSQ_SCRATCH_1_BASE_IDX 0
482#define mmSQ_SMEM_0 0x037f
483#define mmSQ_SMEM_0_BASE_IDX 0
484#define mmSQ_SMEM_1 0x037f
485#define mmSQ_SMEM_1_BASE_IDX 0
486#define mmSQ_SOP1 0x037f
487#define mmSQ_SOP1_BASE_IDX 0
488#define mmSQ_SOP2 0x037f
489#define mmSQ_SOP2_BASE_IDX 0
490#define mmSQ_SOPC 0x037f
491#define mmSQ_SOPC_BASE_IDX 0
492#define mmSQ_SOPK 0x037f
493#define mmSQ_SOPK_BASE_IDX 0
494#define mmSQ_SOPP 0x037f
495#define mmSQ_SOPP_BASE_IDX 0
496#define mmSQ_VINTRP 0x037f
497#define mmSQ_VINTRP_BASE_IDX 0
498#define mmSQ_VOP1 0x037f
499#define mmSQ_VOP1_BASE_IDX 0
500#define mmSQ_VOP2 0x037f
501#define mmSQ_VOP2_BASE_IDX 0
502#define mmSQ_VOP3P_0 0x037f
503#define mmSQ_VOP3P_0_BASE_IDX 0
504#define mmSQ_VOP3P_1 0x037f
505#define mmSQ_VOP3P_1_BASE_IDX 0
506#define mmSQ_VOP3_0 0x037f
507#define mmSQ_VOP3_0_BASE_IDX 0
508#define mmSQ_VOP3_0_SDST_ENC 0x037f
509#define mmSQ_VOP3_0_SDST_ENC_BASE_IDX 0
510#define mmSQ_VOP3_1 0x037f
511#define mmSQ_VOP3_1_BASE_IDX 0
512#define mmSQ_VOPC 0x037f
513#define mmSQ_VOPC_BASE_IDX 0
514#define mmSQ_VOP_DPP 0x037f
515#define mmSQ_VOP_DPP_BASE_IDX 0
516#define mmSQ_VOP_SDWA 0x037f
517#define mmSQ_VOP_SDWA_BASE_IDX 0
518#define mmSQ_VOP_SDWA_SDST_ENC 0x037f
519#define mmSQ_VOP_SDWA_SDST_ENC_BASE_IDX 0
520#define mmSQ_LB_CTR_CTRL 0x0398
521#define mmSQ_LB_CTR_CTRL_BASE_IDX 0
522#define mmSQ_LB_DATA0 0x0399
523#define mmSQ_LB_DATA0_BASE_IDX 0
524#define mmSQ_LB_DATA1 0x039a
525#define mmSQ_LB_DATA1_BASE_IDX 0
526#define mmSQ_LB_DATA2 0x039b
527#define mmSQ_LB_DATA2_BASE_IDX 0
528#define mmSQ_LB_DATA3 0x039c
529#define mmSQ_LB_DATA3_BASE_IDX 0
530#define mmSQ_LB_CTR_SEL 0x039d
531#define mmSQ_LB_CTR_SEL_BASE_IDX 0
532#define mmSQ_LB_CTR0_CU 0x039e
533#define mmSQ_LB_CTR0_CU_BASE_IDX 0
534#define mmSQ_LB_CTR1_CU 0x039f
535#define mmSQ_LB_CTR1_CU_BASE_IDX 0
536#define mmSQ_LB_CTR2_CU 0x03a0
537#define mmSQ_LB_CTR2_CU_BASE_IDX 0
538#define mmSQ_LB_CTR3_CU 0x03a1
539#define mmSQ_LB_CTR3_CU_BASE_IDX 0
540#define mmSQ_THREAD_TRACE_WORD_CMN 0x03b0
541#define mmSQ_THREAD_TRACE_WORD_CMN_BASE_IDX 0
542#define mmSQ_THREAD_TRACE_WORD_EVENT 0x03b0
543#define mmSQ_THREAD_TRACE_WORD_EVENT_BASE_IDX 0
544#define mmSQ_THREAD_TRACE_WORD_INST 0x03b0
545#define mmSQ_THREAD_TRACE_WORD_INST_BASE_IDX 0
546#define mmSQ_THREAD_TRACE_WORD_INST_PC_1_OF_2 0x03b0
547#define mmSQ_THREAD_TRACE_WORD_INST_PC_1_OF_2_BASE_IDX 0
548#define mmSQ_THREAD_TRACE_WORD_INST_USERDATA_1_OF_2 0x03b0
549#define mmSQ_THREAD_TRACE_WORD_INST_USERDATA_1_OF_2_BASE_IDX 0
550#define mmSQ_THREAD_TRACE_WORD_ISSUE 0x03b0
551#define mmSQ_THREAD_TRACE_WORD_ISSUE_BASE_IDX 0
552#define mmSQ_THREAD_TRACE_WORD_MISC 0x03b0
553#define mmSQ_THREAD_TRACE_WORD_MISC_BASE_IDX 0
554#define mmSQ_THREAD_TRACE_WORD_PERF_1_OF_2 0x03b0
555#define mmSQ_THREAD_TRACE_WORD_PERF_1_OF_2_BASE_IDX 0
556#define mmSQ_THREAD_TRACE_WORD_REG_1_OF_2 0x03b0
557#define mmSQ_THREAD_TRACE_WORD_REG_1_OF_2_BASE_IDX 0
558#define mmSQ_THREAD_TRACE_WORD_REG_2_OF_2 0x03b0
559#define mmSQ_THREAD_TRACE_WORD_REG_2_OF_2_BASE_IDX 0
560#define mmSQ_THREAD_TRACE_WORD_REG_CS_1_OF_2 0x03b0
561#define mmSQ_THREAD_TRACE_WORD_REG_CS_1_OF_2_BASE_IDX 0
562#define mmSQ_THREAD_TRACE_WORD_REG_CS_2_OF_2 0x03b0
563#define mmSQ_THREAD_TRACE_WORD_REG_CS_2_OF_2_BASE_IDX 0
564#define mmSQ_THREAD_TRACE_WORD_TIMESTAMP_1_OF_2 0x03b0
565#define mmSQ_THREAD_TRACE_WORD_TIMESTAMP_1_OF_2_BASE_IDX 0
566#define mmSQ_THREAD_TRACE_WORD_WAVE 0x03b0
567#define mmSQ_THREAD_TRACE_WORD_WAVE_BASE_IDX 0
568#define mmSQ_THREAD_TRACE_WORD_WAVE_START 0x03b0
569#define mmSQ_THREAD_TRACE_WORD_WAVE_START_BASE_IDX 0
570#define mmSQ_THREAD_TRACE_WORD_INST_PC_2_OF_2 0x03b1
571#define mmSQ_THREAD_TRACE_WORD_INST_PC_2_OF_2_BASE_IDX 0
572#define mmSQ_THREAD_TRACE_WORD_INST_USERDATA_2_OF_2 0x03b1
573#define mmSQ_THREAD_TRACE_WORD_INST_USERDATA_2_OF_2_BASE_IDX 0
574#define mmSQ_THREAD_TRACE_WORD_PERF_2_OF_2 0x03b1
575#define mmSQ_THREAD_TRACE_WORD_PERF_2_OF_2_BASE_IDX 0
576#define mmSQ_THREAD_TRACE_WORD_TIMESTAMP_2_OF_2 0x03b1
577#define mmSQ_THREAD_TRACE_WORD_TIMESTAMP_2_OF_2_BASE_IDX 0
578#define mmSQ_WREXEC_EXEC_HI 0x03b1
579#define mmSQ_WREXEC_EXEC_HI_BASE_IDX 0
580#define mmSQ_WREXEC_EXEC_LO 0x03b1
581#define mmSQ_WREXEC_EXEC_LO_BASE_IDX 0
582#define mmSQ_BUF_RSRC_WORD0 0x03c0
583#define mmSQ_BUF_RSRC_WORD0_BASE_IDX 0
584#define mmSQ_BUF_RSRC_WORD1 0x03c1
585#define mmSQ_BUF_RSRC_WORD1_BASE_IDX 0
586#define mmSQ_BUF_RSRC_WORD2 0x03c2
587#define mmSQ_BUF_RSRC_WORD2_BASE_IDX 0
588#define mmSQ_BUF_RSRC_WORD3 0x03c3
589#define mmSQ_BUF_RSRC_WORD3_BASE_IDX 0
590#define mmSQ_IMG_RSRC_WORD0 0x03c4
591#define mmSQ_IMG_RSRC_WORD0_BASE_IDX 0
592#define mmSQ_IMG_RSRC_WORD1 0x03c5
593#define mmSQ_IMG_RSRC_WORD1_BASE_IDX 0
594#define mmSQ_IMG_RSRC_WORD2 0x03c6
595#define mmSQ_IMG_RSRC_WORD2_BASE_IDX 0
596#define mmSQ_IMG_RSRC_WORD3 0x03c7
597#define mmSQ_IMG_RSRC_WORD3_BASE_IDX 0
598#define mmSQ_IMG_RSRC_WORD4 0x03c8
599#define mmSQ_IMG_RSRC_WORD4_BASE_IDX 0
600#define mmSQ_IMG_RSRC_WORD5 0x03c9
601#define mmSQ_IMG_RSRC_WORD5_BASE_IDX 0
602#define mmSQ_IMG_RSRC_WORD6 0x03ca
603#define mmSQ_IMG_RSRC_WORD6_BASE_IDX 0
604#define mmSQ_IMG_RSRC_WORD7 0x03cb
605#define mmSQ_IMG_RSRC_WORD7_BASE_IDX 0
606#define mmSQ_IMG_SAMP_WORD0 0x03cc
607#define mmSQ_IMG_SAMP_WORD0_BASE_IDX 0
608#define mmSQ_IMG_SAMP_WORD1 0x03cd
609#define mmSQ_IMG_SAMP_WORD1_BASE_IDX 0
610#define mmSQ_IMG_SAMP_WORD2 0x03ce
611#define mmSQ_IMG_SAMP_WORD2_BASE_IDX 0
612#define mmSQ_IMG_SAMP_WORD3 0x03cf
613#define mmSQ_IMG_SAMP_WORD3_BASE_IDX 0
614#define mmSQ_FLAT_SCRATCH_WORD0 0x03d0
615#define mmSQ_FLAT_SCRATCH_WORD0_BASE_IDX 0
616#define mmSQ_FLAT_SCRATCH_WORD1 0x03d1
617#define mmSQ_FLAT_SCRATCH_WORD1_BASE_IDX 0
618#define mmSQ_M0_GPR_IDX_WORD 0x03d2
619#define mmSQ_M0_GPR_IDX_WORD_BASE_IDX 0
620#define mmSQC_ICACHE_UTCL1_CNTL1 0x03d3
621#define mmSQC_ICACHE_UTCL1_CNTL1_BASE_IDX 0
622#define mmSQC_ICACHE_UTCL1_CNTL2 0x03d4
623#define mmSQC_ICACHE_UTCL1_CNTL2_BASE_IDX 0
624#define mmSQC_DCACHE_UTCL1_CNTL1 0x03d5
625#define mmSQC_DCACHE_UTCL1_CNTL1_BASE_IDX 0
626#define mmSQC_DCACHE_UTCL1_CNTL2 0x03d6
627#define mmSQC_DCACHE_UTCL1_CNTL2_BASE_IDX 0
628#define mmSQC_ICACHE_UTCL1_STATUS 0x03d7
629#define mmSQC_ICACHE_UTCL1_STATUS_BASE_IDX 0
630#define mmSQC_DCACHE_UTCL1_STATUS 0x03d8
631#define mmSQC_DCACHE_UTCL1_STATUS_BASE_IDX 0
632
633
634// addressBlock: gc_shsdec
635// base address: 0x9000
636#define mmSX_DEBUG_1 0x0419
637#define mmSX_DEBUG_1_BASE_IDX 0
638#define mmSPI_PS_MAX_WAVE_ID 0x043a
639#define mmSPI_PS_MAX_WAVE_ID_BASE_IDX 0
640#define mmSPI_START_PHASE 0x043b
641#define mmSPI_START_PHASE_BASE_IDX 0
642#define mmSPI_GFX_CNTL 0x043c
643#define mmSPI_GFX_CNTL_BASE_IDX 0
644#define mmSPI_DSM_CNTL 0x0443
645#define mmSPI_DSM_CNTL_BASE_IDX 0
646#define mmSPI_DSM_CNTL2 0x0444
647#define mmSPI_DSM_CNTL2_BASE_IDX 0
648#define mmSPI_CONFIG_PS_CU_EN 0x0452
649#define mmSPI_CONFIG_PS_CU_EN_BASE_IDX 0
650#define mmSPI_WF_LIFETIME_CNTL 0x04aa
651#define mmSPI_WF_LIFETIME_CNTL_BASE_IDX 0
652#define mmSPI_WF_LIFETIME_LIMIT_0 0x04ab
653#define mmSPI_WF_LIFETIME_LIMIT_0_BASE_IDX 0
654#define mmSPI_WF_LIFETIME_LIMIT_1 0x04ac
655#define mmSPI_WF_LIFETIME_LIMIT_1_BASE_IDX 0
656#define mmSPI_WF_LIFETIME_LIMIT_2 0x04ad
657#define mmSPI_WF_LIFETIME_LIMIT_2_BASE_IDX 0
658#define mmSPI_WF_LIFETIME_LIMIT_3 0x04ae
659#define mmSPI_WF_LIFETIME_LIMIT_3_BASE_IDX 0
660#define mmSPI_WF_LIFETIME_LIMIT_4 0x04af
661#define mmSPI_WF_LIFETIME_LIMIT_4_BASE_IDX 0
662#define mmSPI_WF_LIFETIME_LIMIT_5 0x04b0
663#define mmSPI_WF_LIFETIME_LIMIT_5_BASE_IDX 0
664#define mmSPI_WF_LIFETIME_LIMIT_6 0x04b1
665#define mmSPI_WF_LIFETIME_LIMIT_6_BASE_IDX 0
666#define mmSPI_WF_LIFETIME_LIMIT_7 0x04b2
667#define mmSPI_WF_LIFETIME_LIMIT_7_BASE_IDX 0
668#define mmSPI_WF_LIFETIME_LIMIT_8 0x04b3
669#define mmSPI_WF_LIFETIME_LIMIT_8_BASE_IDX 0
670#define mmSPI_WF_LIFETIME_LIMIT_9 0x04b4
671#define mmSPI_WF_LIFETIME_LIMIT_9_BASE_IDX 0
672#define mmSPI_WF_LIFETIME_STATUS_0 0x04b5
673#define mmSPI_WF_LIFETIME_STATUS_0_BASE_IDX 0
674#define mmSPI_WF_LIFETIME_STATUS_1 0x04b6
675#define mmSPI_WF_LIFETIME_STATUS_1_BASE_IDX 0
676#define mmSPI_WF_LIFETIME_STATUS_2 0x04b7
677#define mmSPI_WF_LIFETIME_STATUS_2_BASE_IDX 0
678#define mmSPI_WF_LIFETIME_STATUS_3 0x04b8
679#define mmSPI_WF_LIFETIME_STATUS_3_BASE_IDX 0
680#define mmSPI_WF_LIFETIME_STATUS_4 0x04b9
681#define mmSPI_WF_LIFETIME_STATUS_4_BASE_IDX 0
682#define mmSPI_WF_LIFETIME_STATUS_5 0x04ba
683#define mmSPI_WF_LIFETIME_STATUS_5_BASE_IDX 0
684#define mmSPI_WF_LIFETIME_STATUS_6 0x04bb
685#define mmSPI_WF_LIFETIME_STATUS_6_BASE_IDX 0
686#define mmSPI_WF_LIFETIME_STATUS_7 0x04bc
687#define mmSPI_WF_LIFETIME_STATUS_7_BASE_IDX 0
688#define mmSPI_WF_LIFETIME_STATUS_8 0x04bd
689#define mmSPI_WF_LIFETIME_STATUS_8_BASE_IDX 0
690#define mmSPI_WF_LIFETIME_STATUS_9 0x04be
691#define mmSPI_WF_LIFETIME_STATUS_9_BASE_IDX 0
692#define mmSPI_WF_LIFETIME_STATUS_10 0x04bf
693#define mmSPI_WF_LIFETIME_STATUS_10_BASE_IDX 0
694#define mmSPI_WF_LIFETIME_STATUS_11 0x04c0
695#define mmSPI_WF_LIFETIME_STATUS_11_BASE_IDX 0
696#define mmSPI_WF_LIFETIME_STATUS_12 0x04c1
697#define mmSPI_WF_LIFETIME_STATUS_12_BASE_IDX 0
698#define mmSPI_WF_LIFETIME_STATUS_13 0x04c2
699#define mmSPI_WF_LIFETIME_STATUS_13_BASE_IDX 0
700#define mmSPI_WF_LIFETIME_STATUS_14 0x04c3
701#define mmSPI_WF_LIFETIME_STATUS_14_BASE_IDX 0
702#define mmSPI_WF_LIFETIME_STATUS_15 0x04c4
703#define mmSPI_WF_LIFETIME_STATUS_15_BASE_IDX 0
704#define mmSPI_WF_LIFETIME_STATUS_16 0x04c5
705#define mmSPI_WF_LIFETIME_STATUS_16_BASE_IDX 0
706#define mmSPI_WF_LIFETIME_STATUS_17 0x04c6
707#define mmSPI_WF_LIFETIME_STATUS_17_BASE_IDX 0
708#define mmSPI_WF_LIFETIME_STATUS_18 0x04c7
709#define mmSPI_WF_LIFETIME_STATUS_18_BASE_IDX 0
710#define mmSPI_WF_LIFETIME_STATUS_19 0x04c8
711#define mmSPI_WF_LIFETIME_STATUS_19_BASE_IDX 0
712#define mmSPI_WF_LIFETIME_STATUS_20 0x04c9
713#define mmSPI_WF_LIFETIME_STATUS_20_BASE_IDX 0
714#define mmSPI_LB_CTR_CTRL 0x04d4
715#define mmSPI_LB_CTR_CTRL_BASE_IDX 0
716#define mmSPI_LB_CU_MASK 0x04d5
717#define mmSPI_LB_CU_MASK_BASE_IDX 0
718#define mmSPI_LB_DATA_REG 0x04d6
719#define mmSPI_LB_DATA_REG_BASE_IDX 0
720#define mmSPI_PG_ENABLE_STATIC_CU_MASK 0x04d7
721#define mmSPI_PG_ENABLE_STATIC_CU_MASK_BASE_IDX 0
722#define mmSPI_GDS_CREDITS 0x04d8
723#define mmSPI_GDS_CREDITS_BASE_IDX 0
724#define mmSPI_SX_EXPORT_BUFFER_SIZES 0x04d9
725#define mmSPI_SX_EXPORT_BUFFER_SIZES_BASE_IDX 0
726#define mmSPI_SX_SCOREBOARD_BUFFER_SIZES 0x04da
727#define mmSPI_SX_SCOREBOARD_BUFFER_SIZES_BASE_IDX 0
728#define mmSPI_CSQ_WF_ACTIVE_STATUS 0x04db
729#define mmSPI_CSQ_WF_ACTIVE_STATUS_BASE_IDX 0
730#define mmSPI_CSQ_WF_ACTIVE_COUNT_0 0x04dc
731#define mmSPI_CSQ_WF_ACTIVE_COUNT_0_BASE_IDX 0
732#define mmSPI_CSQ_WF_ACTIVE_COUNT_1 0x04dd
733#define mmSPI_CSQ_WF_ACTIVE_COUNT_1_BASE_IDX 0
734#define mmSPI_CSQ_WF_ACTIVE_COUNT_2 0x04de
735#define mmSPI_CSQ_WF_ACTIVE_COUNT_2_BASE_IDX 0
736#define mmSPI_CSQ_WF_ACTIVE_COUNT_3 0x04df
737#define mmSPI_CSQ_WF_ACTIVE_COUNT_3_BASE_IDX 0
738#define mmSPI_CSQ_WF_ACTIVE_COUNT_4 0x04e0
739#define mmSPI_CSQ_WF_ACTIVE_COUNT_4_BASE_IDX 0
740#define mmSPI_CSQ_WF_ACTIVE_COUNT_5 0x04e1
741#define mmSPI_CSQ_WF_ACTIVE_COUNT_5_BASE_IDX 0
742#define mmSPI_CSQ_WF_ACTIVE_COUNT_6 0x04e2
743#define mmSPI_CSQ_WF_ACTIVE_COUNT_6_BASE_IDX 0
744#define mmSPI_CSQ_WF_ACTIVE_COUNT_7 0x04e3
745#define mmSPI_CSQ_WF_ACTIVE_COUNT_7_BASE_IDX 0
746#define mmSPI_LB_DATA_WAVES 0x04e4
747#define mmSPI_LB_DATA_WAVES_BASE_IDX 0
748#define mmSPI_LB_DATA_PERCU_WAVE_HSGS 0x04e5
749#define mmSPI_LB_DATA_PERCU_WAVE_HSGS_BASE_IDX 0
750#define mmSPI_LB_DATA_PERCU_WAVE_VSPS 0x04e6
751#define mmSPI_LB_DATA_PERCU_WAVE_VSPS_BASE_IDX 0
752#define mmSPI_LB_DATA_PERCU_WAVE_CS 0x04e7
753#define mmSPI_LB_DATA_PERCU_WAVE_CS_BASE_IDX 0
754#define mmSPI_P0_TRAP_SCREEN_PSBA_LO 0x04ec
755#define mmSPI_P0_TRAP_SCREEN_PSBA_LO_BASE_IDX 0
756#define mmSPI_P0_TRAP_SCREEN_PSBA_HI 0x04ed
757#define mmSPI_P0_TRAP_SCREEN_PSBA_HI_BASE_IDX 0
758#define mmSPI_P0_TRAP_SCREEN_PSMA_LO 0x04ee
759#define mmSPI_P0_TRAP_SCREEN_PSMA_LO_BASE_IDX 0
760#define mmSPI_P0_TRAP_SCREEN_PSMA_HI 0x04ef
761#define mmSPI_P0_TRAP_SCREEN_PSMA_HI_BASE_IDX 0
762#define mmSPI_P0_TRAP_SCREEN_GPR_MIN 0x04f0
763#define mmSPI_P0_TRAP_SCREEN_GPR_MIN_BASE_IDX 0
764#define mmSPI_P1_TRAP_SCREEN_PSBA_LO 0x04f1
765#define mmSPI_P1_TRAP_SCREEN_PSBA_LO_BASE_IDX 0
766#define mmSPI_P1_TRAP_SCREEN_PSBA_HI 0x04f2
767#define mmSPI_P1_TRAP_SCREEN_PSBA_HI_BASE_IDX 0
768#define mmSPI_P1_TRAP_SCREEN_PSMA_LO 0x04f3
769#define mmSPI_P1_TRAP_SCREEN_PSMA_LO_BASE_IDX 0
770#define mmSPI_P1_TRAP_SCREEN_PSMA_HI 0x04f4
771#define mmSPI_P1_TRAP_SCREEN_PSMA_HI_BASE_IDX 0
772#define mmSPI_P1_TRAP_SCREEN_GPR_MIN 0x04f5
773#define mmSPI_P1_TRAP_SCREEN_GPR_MIN_BASE_IDX 0
774
775
776// addressBlock: gc_tpdec
777// base address: 0x9400
778#define mmTD_CNTL 0x0525
779#define mmTD_CNTL_BASE_IDX 0
780#define mmTD_STATUS 0x0526
781#define mmTD_STATUS_BASE_IDX 0
782#define mmTD_DSM_CNTL 0x052f
783#define mmTD_DSM_CNTL_BASE_IDX 0
784#define mmTD_DSM_CNTL2 0x0530
785#define mmTD_DSM_CNTL2_BASE_IDX 0
786#define mmTD_SCRATCH 0x0533
787#define mmTD_SCRATCH_BASE_IDX 0
788#define mmTA_CNTL 0x0541
789#define mmTA_CNTL_BASE_IDX 0
790#define mmTA_CNTL_AUX 0x0542
791#define mmTA_CNTL_AUX_BASE_IDX 0
792#define mmTA_RESERVED_010C 0x0543
793#define mmTA_RESERVED_010C_BASE_IDX 0
794#define mmTA_STATUS 0x0548
795#define mmTA_STATUS_BASE_IDX 0
796#define mmTA_SCRATCH 0x0564
797#define mmTA_SCRATCH_BASE_IDX 0
798
799
800// addressBlock: gc_gdsdec
801// base address: 0x9700
802#define mmGDS_CONFIG 0x05c0
803#define mmGDS_CONFIG_BASE_IDX 0
804#define mmGDS_CNTL_STATUS 0x05c1
805#define mmGDS_CNTL_STATUS_BASE_IDX 0
806#define mmGDS_ENHANCE2 0x05c2
807#define mmGDS_ENHANCE2_BASE_IDX 0
808#define mmGDS_PROTECTION_FAULT 0x05c3
809#define mmGDS_PROTECTION_FAULT_BASE_IDX 0
810#define mmGDS_VM_PROTECTION_FAULT 0x05c4
811#define mmGDS_VM_PROTECTION_FAULT_BASE_IDX 0
812#define mmGDS_DSM_CNTL 0x05ca
813#define mmGDS_DSM_CNTL_BASE_IDX 0
814#define mmGDS_DSM_CNTL2 0x05cd
815#define mmGDS_DSM_CNTL2_BASE_IDX 0
816#define mmGDS_WD_GDS_CSB 0x05ce
817#define mmGDS_WD_GDS_CSB_BASE_IDX 0
818
819
820// addressBlock: gc_rbdec
821// base address: 0x9800
822#define mmDB_DEBUG 0x060c
823#define mmDB_DEBUG_BASE_IDX 0
824#define mmDB_DEBUG2 0x060d
825#define mmDB_DEBUG2_BASE_IDX 0
826#define mmDB_DEBUG3 0x060e
827#define mmDB_DEBUG3_BASE_IDX 0
828#define mmDB_DEBUG4 0x060f
829#define mmDB_DEBUG4_BASE_IDX 0
830#define mmDB_CREDIT_LIMIT 0x0614
831#define mmDB_CREDIT_LIMIT_BASE_IDX 0
832#define mmDB_WATERMARKS 0x0615
833#define mmDB_WATERMARKS_BASE_IDX 0
834#define mmDB_SUBTILE_CONTROL 0x0616
835#define mmDB_SUBTILE_CONTROL_BASE_IDX 0
836#define mmDB_FREE_CACHELINES 0x0617
837#define mmDB_FREE_CACHELINES_BASE_IDX 0
838#define mmDB_FIFO_DEPTH1 0x0618
839#define mmDB_FIFO_DEPTH1_BASE_IDX 0
840#define mmDB_FIFO_DEPTH2 0x0619
841#define mmDB_FIFO_DEPTH2_BASE_IDX 0
842#define mmDB_EXCEPTION_CONTROL 0x061a
843#define mmDB_EXCEPTION_CONTROL_BASE_IDX 0
844#define mmDB_RING_CONTROL 0x061b
845#define mmDB_RING_CONTROL_BASE_IDX 0
846#define mmDB_MEM_ARB_WATERMARKS 0x061c
847#define mmDB_MEM_ARB_WATERMARKS_BASE_IDX 0
848#define mmDB_RMI_CACHE_POLICY 0x061e
849#define mmDB_RMI_CACHE_POLICY_BASE_IDX 0
850#define mmDB_DFSM_CONFIG 0x0630
851#define mmDB_DFSM_CONFIG_BASE_IDX 0
852#define mmDB_DFSM_WATERMARK 0x0631
853#define mmDB_DFSM_WATERMARK_BASE_IDX 0
854#define mmDB_DFSM_TILES_IN_FLIGHT 0x0632
855#define mmDB_DFSM_TILES_IN_FLIGHT_BASE_IDX 0
856#define mmDB_DFSM_PRIMS_IN_FLIGHT 0x0633
857#define mmDB_DFSM_PRIMS_IN_FLIGHT_BASE_IDX 0
858#define mmDB_DFSM_WATCHDOG 0x0634
859#define mmDB_DFSM_WATCHDOG_BASE_IDX 0
860#define mmDB_DFSM_FLUSH_ENABLE 0x0635
861#define mmDB_DFSM_FLUSH_ENABLE_BASE_IDX 0
862#define mmDB_DFSM_FLUSH_AUX_EVENT 0x0636
863#define mmDB_DFSM_FLUSH_AUX_EVENT_BASE_IDX 0
864#define mmCC_RB_REDUNDANCY 0x063c
865#define mmCC_RB_REDUNDANCY_BASE_IDX 0
866#define mmCC_RB_BACKEND_DISABLE 0x063d
867#define mmCC_RB_BACKEND_DISABLE_BASE_IDX 0
868#define mmGB_ADDR_CONFIG 0x063e
869#define mmGB_ADDR_CONFIG_BASE_IDX 0
870#define mmGB_BACKEND_MAP 0x063f
871#define mmGB_BACKEND_MAP_BASE_IDX 0
872#define mmGB_GPU_ID 0x0640
873#define mmGB_GPU_ID_BASE_IDX 0
874#define mmCC_RB_DAISY_CHAIN 0x0641
875#define mmCC_RB_DAISY_CHAIN_BASE_IDX 0
876#define mmGB_ADDR_CONFIG_READ 0x0642
877#define mmGB_ADDR_CONFIG_READ_BASE_IDX 0
878#define mmGB_TILE_MODE0 0x0644
879#define mmGB_TILE_MODE0_BASE_IDX 0
880#define mmGB_TILE_MODE1 0x0645
881#define mmGB_TILE_MODE1_BASE_IDX 0
882#define mmGB_TILE_MODE2 0x0646
883#define mmGB_TILE_MODE2_BASE_IDX 0
884#define mmGB_TILE_MODE3 0x0647
885#define mmGB_TILE_MODE3_BASE_IDX 0
886#define mmGB_TILE_MODE4 0x0648
887#define mmGB_TILE_MODE4_BASE_IDX 0
888#define mmGB_TILE_MODE5 0x0649
889#define mmGB_TILE_MODE5_BASE_IDX 0
890#define mmGB_TILE_MODE6 0x064a
891#define mmGB_TILE_MODE6_BASE_IDX 0
892#define mmGB_TILE_MODE7 0x064b
893#define mmGB_TILE_MODE7_BASE_IDX 0
894#define mmGB_TILE_MODE8 0x064c
895#define mmGB_TILE_MODE8_BASE_IDX 0
896#define mmGB_TILE_MODE9 0x064d
897#define mmGB_TILE_MODE9_BASE_IDX 0
898#define mmGB_TILE_MODE10 0x064e
899#define mmGB_TILE_MODE10_BASE_IDX 0
900#define mmGB_TILE_MODE11 0x064f
901#define mmGB_TILE_MODE11_BASE_IDX 0
902#define mmGB_TILE_MODE12 0x0650
903#define mmGB_TILE_MODE12_BASE_IDX 0
904#define mmGB_TILE_MODE13 0x0651
905#define mmGB_TILE_MODE13_BASE_IDX 0
906#define mmGB_TILE_MODE14 0x0652
907#define mmGB_TILE_MODE14_BASE_IDX 0
908#define mmGB_TILE_MODE15 0x0653
909#define mmGB_TILE_MODE15_BASE_IDX 0
910#define mmGB_TILE_MODE16 0x0654
911#define mmGB_TILE_MODE16_BASE_IDX 0
912#define mmGB_TILE_MODE17 0x0655
913#define mmGB_TILE_MODE17_BASE_IDX 0
914#define mmGB_TILE_MODE18 0x0656
915#define mmGB_TILE_MODE18_BASE_IDX 0
916#define mmGB_TILE_MODE19 0x0657
917#define mmGB_TILE_MODE19_BASE_IDX 0
918#define mmGB_TILE_MODE20 0x0658
919#define mmGB_TILE_MODE20_BASE_IDX 0
920#define mmGB_TILE_MODE21 0x0659
921#define mmGB_TILE_MODE21_BASE_IDX 0
922#define mmGB_TILE_MODE22 0x065a
923#define mmGB_TILE_MODE22_BASE_IDX 0
924#define mmGB_TILE_MODE23 0x065b
925#define mmGB_TILE_MODE23_BASE_IDX 0
926#define mmGB_TILE_MODE24 0x065c
927#define mmGB_TILE_MODE24_BASE_IDX 0
928#define mmGB_TILE_MODE25 0x065d
929#define mmGB_TILE_MODE25_BASE_IDX 0
930#define mmGB_TILE_MODE26 0x065e
931#define mmGB_TILE_MODE26_BASE_IDX 0
932#define mmGB_TILE_MODE27 0x065f
933#define mmGB_TILE_MODE27_BASE_IDX 0
934#define mmGB_TILE_MODE28 0x0660
935#define mmGB_TILE_MODE28_BASE_IDX 0
936#define mmGB_TILE_MODE29 0x0661
937#define mmGB_TILE_MODE29_BASE_IDX 0
938#define mmGB_TILE_MODE30 0x0662
939#define mmGB_TILE_MODE30_BASE_IDX 0
940#define mmGB_TILE_MODE31 0x0663
941#define mmGB_TILE_MODE31_BASE_IDX 0
942#define mmGB_MACROTILE_MODE0 0x0664
943#define mmGB_MACROTILE_MODE0_BASE_IDX 0
944#define mmGB_MACROTILE_MODE1 0x0665
945#define mmGB_MACROTILE_MODE1_BASE_IDX 0
946#define mmGB_MACROTILE_MODE2 0x0666
947#define mmGB_MACROTILE_MODE2_BASE_IDX 0
948#define mmGB_MACROTILE_MODE3 0x0667
949#define mmGB_MACROTILE_MODE3_BASE_IDX 0
950#define mmGB_MACROTILE_MODE4 0x0668
951#define mmGB_MACROTILE_MODE4_BASE_IDX 0
952#define mmGB_MACROTILE_MODE5 0x0669
953#define mmGB_MACROTILE_MODE5_BASE_IDX 0
954#define mmGB_MACROTILE_MODE6 0x066a
955#define mmGB_MACROTILE_MODE6_BASE_IDX 0
956#define mmGB_MACROTILE_MODE7 0x066b
957#define mmGB_MACROTILE_MODE7_BASE_IDX 0
958#define mmGB_MACROTILE_MODE8 0x066c
959#define mmGB_MACROTILE_MODE8_BASE_IDX 0
960#define mmGB_MACROTILE_MODE9 0x066d
961#define mmGB_MACROTILE_MODE9_BASE_IDX 0
962#define mmGB_MACROTILE_MODE10 0x066e
963#define mmGB_MACROTILE_MODE10_BASE_IDX 0
964#define mmGB_MACROTILE_MODE11 0x066f
965#define mmGB_MACROTILE_MODE11_BASE_IDX 0
966#define mmGB_MACROTILE_MODE12 0x0670
967#define mmGB_MACROTILE_MODE12_BASE_IDX 0
968#define mmGB_MACROTILE_MODE13 0x0671
969#define mmGB_MACROTILE_MODE13_BASE_IDX 0
970#define mmGB_MACROTILE_MODE14 0x0672
971#define mmGB_MACROTILE_MODE14_BASE_IDX 0
972#define mmGB_MACROTILE_MODE15 0x0673
973#define mmGB_MACROTILE_MODE15_BASE_IDX 0
974#define mmCB_HW_CONTROL 0x0680
975#define mmCB_HW_CONTROL_BASE_IDX 0
976#define mmCB_HW_CONTROL_1 0x0681
977#define mmCB_HW_CONTROL_1_BASE_IDX 0
978#define mmCB_HW_CONTROL_2 0x0682
979#define mmCB_HW_CONTROL_2_BASE_IDX 0
980#define mmCB_HW_CONTROL_3 0x0683
981#define mmCB_HW_CONTROL_3_BASE_IDX 0
982#define mmCB_HW_MEM_ARBITER_RD 0x0686
983#define mmCB_HW_MEM_ARBITER_RD_BASE_IDX 0
984#define mmCB_HW_MEM_ARBITER_WR 0x0687
985#define mmCB_HW_MEM_ARBITER_WR_BASE_IDX 0
986#define mmCB_DCC_CONFIG 0x0688
987#define mmCB_DCC_CONFIG_BASE_IDX 0
988#define mmGC_USER_RB_REDUNDANCY 0x06de
989#define mmGC_USER_RB_REDUNDANCY_BASE_IDX 0
990#define mmGC_USER_RB_BACKEND_DISABLE 0x06df
991#define mmGC_USER_RB_BACKEND_DISABLE_BASE_IDX 0
992
993
994// addressBlock: gc_ea_gceadec2
995// base address: 0x9c00
996#define mmGCEA_PERFCOUNTER_RSLT_CNTL 0x0700
997#define mmGCEA_PERFCOUNTER_RSLT_CNTL_BASE_IDX 0
998#define mmGCEA_DSM_CNTL 0x0708
999#define mmGCEA_DSM_CNTL_BASE_IDX 0
1000#define mmGCEA_DSM_CNTLA 0x0709
1001#define mmGCEA_DSM_CNTLA_BASE_IDX 0
1002#define mmGCEA_DSM_CNTLB 0x070a
1003#define mmGCEA_DSM_CNTLB_BASE_IDX 0
1004#define mmGCEA_DSM_CNTL2 0x070b
1005#define mmGCEA_DSM_CNTL2_BASE_IDX 0
1006#define mmGCEA_DSM_CNTL2A 0x070c
1007#define mmGCEA_DSM_CNTL2A_BASE_IDX 0
1008#define mmGCEA_DSM_CNTL2B 0x070d
1009#define mmGCEA_DSM_CNTL2B_BASE_IDX 0
1010#define mmGCEA_TCC_XBR_CREDITS 0x070e
1011#define mmGCEA_TCC_XBR_CREDITS_BASE_IDX 0
1012#define mmGCEA_TCC_XBR_MAXBURST 0x070f
1013#define mmGCEA_TCC_XBR_MAXBURST_BASE_IDX 0
1014#define mmGCEA_PROBE_CNTL 0x0710
1015#define mmGCEA_PROBE_CNTL_BASE_IDX 0
1016#define mmGCEA_PROBE_MAP 0x0711
1017#define mmGCEA_PROBE_MAP_BASE_IDX 0
1018#define mmGCEA_ERR_STATUS 0x0712
1019#define mmGCEA_ERR_STATUS_BASE_IDX 0
1020#define mmGCEA_MISC2 0x0713
1021#define mmGCEA_MISC2_BASE_IDX 0
1022#define mmGCEA_DRAM_BANK_ARB 0x0714
1023#define mmGCEA_DRAM_BANK_ARB_BASE_IDX 0
1024#define mmGCEA_SDP_BACKDOOR_CMDCREDITS0 0x0715
1025#define mmGCEA_SDP_BACKDOOR_CMDCREDITS0_BASE_IDX 0
1026#define mmGCEA_SDP_BACKDOOR_CMDCREDITS1 0x0716
1027#define mmGCEA_SDP_BACKDOOR_CMDCREDITS1_BASE_IDX 0
1028#define mmGCEA_SDP_BACKDOOR_DATACREDITS0 0x0717
1029#define mmGCEA_SDP_BACKDOOR_DATACREDITS0_BASE_IDX 0
1030#define mmGCEA_SDP_BACKDOOR_DATACREDITS1 0x0718
1031#define mmGCEA_SDP_BACKDOOR_DATACREDITS1_BASE_IDX 0
1032#define mmGCEA_SDP_BACKDOOR_MISCCREDITS 0x0719
1033#define mmGCEA_SDP_BACKDOOR_MISCCREDITS_BASE_IDX 0
1034#define mmGCEA_SDP_ENABLE 0x071a
1035#define mmGCEA_SDP_ENABLE_BASE_IDX 0
1036
1037
1038// addressBlock: gc_rmi_rmidec
1039// base address: 0x9e00
1040#define mmRMI_GENERAL_CNTL 0x0780
1041#define mmRMI_GENERAL_CNTL_BASE_IDX 0
1042#define mmRMI_GENERAL_CNTL1 0x0781
1043#define mmRMI_GENERAL_CNTL1_BASE_IDX 0
1044#define mmRMI_GENERAL_STATUS 0x0782
1045#define mmRMI_GENERAL_STATUS_BASE_IDX 0
1046#define mmRMI_SUBBLOCK_STATUS0 0x0783
1047#define mmRMI_SUBBLOCK_STATUS0_BASE_IDX 0
1048#define mmRMI_SUBBLOCK_STATUS1 0x0784
1049#define mmRMI_SUBBLOCK_STATUS1_BASE_IDX 0
1050#define mmRMI_SUBBLOCK_STATUS2 0x0785
1051#define mmRMI_SUBBLOCK_STATUS2_BASE_IDX 0
1052#define mmRMI_SUBBLOCK_STATUS3 0x0786
1053#define mmRMI_SUBBLOCK_STATUS3_BASE_IDX 0
1054#define mmRMI_XBAR_CONFIG 0x0787
1055#define mmRMI_XBAR_CONFIG_BASE_IDX 0
1056#define mmRMI_PROBE_POP_LOGIC_CNTL 0x0788
1057#define mmRMI_PROBE_POP_LOGIC_CNTL_BASE_IDX 0
1058#define mmRMI_UTC_XNACK_N_MISC_CNTL 0x0789
1059#define mmRMI_UTC_XNACK_N_MISC_CNTL_BASE_IDX 0
1060#define mmRMI_DEMUX_CNTL 0x078a
1061#define mmRMI_DEMUX_CNTL_BASE_IDX 0
1062#define mmRMI_UTCL1_CNTL1 0x078b
1063#define mmRMI_UTCL1_CNTL1_BASE_IDX 0
1064#define mmRMI_UTCL1_CNTL2 0x078c
1065#define mmRMI_UTCL1_CNTL2_BASE_IDX 0
1066#define mmRMI_UTC_UNIT_CONFIG 0x078d
1067#define mmRMI_UTC_UNIT_CONFIG_BASE_IDX 0
1068#define mmRMI_TCIW_FORMATTER0_CNTL 0x078e
1069#define mmRMI_TCIW_FORMATTER0_CNTL_BASE_IDX 0
1070#define mmRMI_TCIW_FORMATTER1_CNTL 0x078f
1071#define mmRMI_TCIW_FORMATTER1_CNTL_BASE_IDX 0
1072#define mmRMI_SCOREBOARD_CNTL 0x0790
1073#define mmRMI_SCOREBOARD_CNTL_BASE_IDX 0
1074#define mmRMI_SCOREBOARD_STATUS0 0x0791
1075#define mmRMI_SCOREBOARD_STATUS0_BASE_IDX 0
1076#define mmRMI_SCOREBOARD_STATUS1 0x0792
1077#define mmRMI_SCOREBOARD_STATUS1_BASE_IDX 0
1078#define mmRMI_SCOREBOARD_STATUS2 0x0793
1079#define mmRMI_SCOREBOARD_STATUS2_BASE_IDX 0
1080#define mmRMI_XBAR_ARBITER_CONFIG 0x0794
1081#define mmRMI_XBAR_ARBITER_CONFIG_BASE_IDX 0
1082#define mmRMI_XBAR_ARBITER_CONFIG_1 0x0795
1083#define mmRMI_XBAR_ARBITER_CONFIG_1_BASE_IDX 0
1084#define mmRMI_CLOCK_CNTRL 0x0796
1085#define mmRMI_CLOCK_CNTRL_BASE_IDX 0
1086#define mmRMI_UTCL1_STATUS 0x0797
1087#define mmRMI_UTCL1_STATUS_BASE_IDX 0
1088#define mmRMI_SPARE 0x079e
1089#define mmRMI_SPARE_BASE_IDX 0
1090#define mmRMI_SPARE_1 0x079f
1091#define mmRMI_SPARE_1_BASE_IDX 0
1092#define mmRMI_SPARE_2 0x07a0
1093#define mmRMI_SPARE_2_BASE_IDX 0
1094
1095
1096// addressBlock: gc_utcl2_atcl2dec
1097// base address: 0xa000
1098#define mmATC_L2_CNTL 0x0800
1099#define mmATC_L2_CNTL_BASE_IDX 0
1100#define mmATC_L2_CNTL2 0x0801
1101#define mmATC_L2_CNTL2_BASE_IDX 0
1102#define mmATC_L2_CACHE_DATA0 0x0804
1103#define mmATC_L2_CACHE_DATA0_BASE_IDX 0
1104#define mmATC_L2_CACHE_DATA1 0x0805
1105#define mmATC_L2_CACHE_DATA1_BASE_IDX 0
1106#define mmATC_L2_CACHE_DATA2 0x0806
1107#define mmATC_L2_CACHE_DATA2_BASE_IDX 0
1108#define mmATC_L2_CNTL3 0x0807
1109#define mmATC_L2_CNTL3_BASE_IDX 0
1110#define mmATC_L2_STATUS 0x0808
1111#define mmATC_L2_STATUS_BASE_IDX 0
1112#define mmATC_L2_STATUS2 0x0809
1113#define mmATC_L2_STATUS2_BASE_IDX 0
1114#define mmATC_L2_MISC_CG 0x080a
1115#define mmATC_L2_MISC_CG_BASE_IDX 0
1116#define mmATC_L2_MEM_POWER_LS 0x080b
1117#define mmATC_L2_MEM_POWER_LS_BASE_IDX 0
1118#define mmATC_L2_CGTT_CLK_CTRL 0x080c
1119#define mmATC_L2_CGTT_CLK_CTRL_BASE_IDX 0
1120
1121
1122// addressBlock: gc_utcl2_vml2pfdec
1123// base address: 0xa100
1124#define mmVM_L2_CNTL 0x0840
1125#define mmVM_L2_CNTL_BASE_IDX 0
1126#define mmVM_L2_CNTL2 0x0841
1127#define mmVM_L2_CNTL2_BASE_IDX 0
1128#define mmVM_L2_CNTL3 0x0842
1129#define mmVM_L2_CNTL3_BASE_IDX 0
1130#define mmVM_L2_STATUS 0x0843
1131#define mmVM_L2_STATUS_BASE_IDX 0
1132#define mmVM_DUMMY_PAGE_FAULT_CNTL 0x0844
1133#define mmVM_DUMMY_PAGE_FAULT_CNTL_BASE_IDX 0
1134#define mmVM_DUMMY_PAGE_FAULT_ADDR_LO32 0x0845
1135#define mmVM_DUMMY_PAGE_FAULT_ADDR_LO32_BASE_IDX 0
1136#define mmVM_DUMMY_PAGE_FAULT_ADDR_HI32 0x0846
1137#define mmVM_DUMMY_PAGE_FAULT_ADDR_HI32_BASE_IDX 0
1138#define mmVM_L2_PROTECTION_FAULT_CNTL 0x0847
1139#define mmVM_L2_PROTECTION_FAULT_CNTL_BASE_IDX 0
1140#define mmVM_L2_PROTECTION_FAULT_CNTL2 0x0848
1141#define mmVM_L2_PROTECTION_FAULT_CNTL2_BASE_IDX 0
1142#define mmVM_L2_PROTECTION_FAULT_MM_CNTL3 0x0849
1143#define mmVM_L2_PROTECTION_FAULT_MM_CNTL3_BASE_IDX 0
1144#define mmVM_L2_PROTECTION_FAULT_MM_CNTL4 0x084a
1145#define mmVM_L2_PROTECTION_FAULT_MM_CNTL4_BASE_IDX 0
1146#define mmVM_L2_PROTECTION_FAULT_STATUS 0x084b
1147#define mmVM_L2_PROTECTION_FAULT_STATUS_BASE_IDX 0
1148#define mmVM_L2_PROTECTION_FAULT_ADDR_LO32 0x084c
1149#define mmVM_L2_PROTECTION_FAULT_ADDR_LO32_BASE_IDX 0
1150#define mmVM_L2_PROTECTION_FAULT_ADDR_HI32 0x084d
1151#define mmVM_L2_PROTECTION_FAULT_ADDR_HI32_BASE_IDX 0
1152#define mmVM_L2_PROTECTION_FAULT_DEFAULT_ADDR_LO32 0x084e
1153#define mmVM_L2_PROTECTION_FAULT_DEFAULT_ADDR_LO32_BASE_IDX 0
1154#define mmVM_L2_PROTECTION_FAULT_DEFAULT_ADDR_HI32 0x084f
1155#define mmVM_L2_PROTECTION_FAULT_DEFAULT_ADDR_HI32_BASE_IDX 0
1156#define mmVM_L2_CONTEXT1_IDENTITY_APERTURE_LOW_ADDR_LO32 0x0851
1157#define mmVM_L2_CONTEXT1_IDENTITY_APERTURE_LOW_ADDR_LO32_BASE_IDX 0
1158#define mmVM_L2_CONTEXT1_IDENTITY_APERTURE_LOW_ADDR_HI32 0x0852
1159#define mmVM_L2_CONTEXT1_IDENTITY_APERTURE_LOW_ADDR_HI32_BASE_IDX 0
1160#define mmVM_L2_CONTEXT1_IDENTITY_APERTURE_HIGH_ADDR_LO32 0x0853
1161#define mmVM_L2_CONTEXT1_IDENTITY_APERTURE_HIGH_ADDR_LO32_BASE_IDX 0
1162#define mmVM_L2_CONTEXT1_IDENTITY_APERTURE_HIGH_ADDR_HI32 0x0854
1163#define mmVM_L2_CONTEXT1_IDENTITY_APERTURE_HIGH_ADDR_HI32_BASE_IDX 0
1164#define mmVM_L2_CONTEXT_IDENTITY_PHYSICAL_OFFSET_LO32 0x0855
1165#define mmVM_L2_CONTEXT_IDENTITY_PHYSICAL_OFFSET_LO32_BASE_IDX 0
1166#define mmVM_L2_CONTEXT_IDENTITY_PHYSICAL_OFFSET_HI32 0x0856
1167#define mmVM_L2_CONTEXT_IDENTITY_PHYSICAL_OFFSET_HI32_BASE_IDX 0
1168#define mmVM_L2_CNTL4 0x0857
1169#define mmVM_L2_CNTL4_BASE_IDX 0
1170#define mmVM_L2_MM_GROUP_RT_CLASSES 0x0858
1171#define mmVM_L2_MM_GROUP_RT_CLASSES_BASE_IDX 0
1172#define mmVM_L2_BANK_SELECT_RESERVED_CID 0x0859
1173#define mmVM_L2_BANK_SELECT_RESERVED_CID_BASE_IDX 0
1174#define mmVM_L2_BANK_SELECT_RESERVED_CID2 0x085a
1175#define mmVM_L2_BANK_SELECT_RESERVED_CID2_BASE_IDX 0
1176#define mmVM_L2_CACHE_PARITY_CNTL 0x085b
1177#define mmVM_L2_CACHE_PARITY_CNTL_BASE_IDX 0
1178#define mmVM_L2_CGTT_CLK_CTRL 0x085e
1179#define mmVM_L2_CGTT_CLK_CTRL_BASE_IDX 0
1180
1181
1182// addressBlock: gc_utcl2_vml2vcdec
1183// base address: 0xa200
1184#define mmVM_CONTEXT0_CNTL 0x0880
1185#define mmVM_CONTEXT0_CNTL_BASE_IDX 0
1186#define mmVM_CONTEXT1_CNTL 0x0881
1187#define mmVM_CONTEXT1_CNTL_BASE_IDX 0
1188#define mmVM_CONTEXT2_CNTL 0x0882
1189#define mmVM_CONTEXT2_CNTL_BASE_IDX 0
1190#define mmVM_CONTEXT3_CNTL 0x0883
1191#define mmVM_CONTEXT3_CNTL_BASE_IDX 0
1192#define mmVM_CONTEXT4_CNTL 0x0884
1193#define mmVM_CONTEXT4_CNTL_BASE_IDX 0
1194#define mmVM_CONTEXT5_CNTL 0x0885
1195#define mmVM_CONTEXT5_CNTL_BASE_IDX 0
1196#define mmVM_CONTEXT6_CNTL 0x0886
1197#define mmVM_CONTEXT6_CNTL_BASE_IDX 0
1198#define mmVM_CONTEXT7_CNTL 0x0887
1199#define mmVM_CONTEXT7_CNTL_BASE_IDX 0
1200#define mmVM_CONTEXT8_CNTL 0x0888
1201#define mmVM_CONTEXT8_CNTL_BASE_IDX 0
1202#define mmVM_CONTEXT9_CNTL 0x0889
1203#define mmVM_CONTEXT9_CNTL_BASE_IDX 0
1204#define mmVM_CONTEXT10_CNTL 0x088a
1205#define mmVM_CONTEXT10_CNTL_BASE_IDX 0
1206#define mmVM_CONTEXT11_CNTL 0x088b
1207#define mmVM_CONTEXT11_CNTL_BASE_IDX 0
1208#define mmVM_CONTEXT12_CNTL 0x088c
1209#define mmVM_CONTEXT12_CNTL_BASE_IDX 0
1210#define mmVM_CONTEXT13_CNTL 0x088d
1211#define mmVM_CONTEXT13_CNTL_BASE_IDX 0
1212#define mmVM_CONTEXT14_CNTL 0x088e
1213#define mmVM_CONTEXT14_CNTL_BASE_IDX 0
1214#define mmVM_CONTEXT15_CNTL 0x088f
1215#define mmVM_CONTEXT15_CNTL_BASE_IDX 0
1216#define mmVM_CONTEXTS_DISABLE 0x0890
1217#define mmVM_CONTEXTS_DISABLE_BASE_IDX 0
1218#define mmVM_INVALIDATE_ENG0_SEM 0x0891
1219#define mmVM_INVALIDATE_ENG0_SEM_BASE_IDX 0
1220#define mmVM_INVALIDATE_ENG1_SEM 0x0892
1221#define mmVM_INVALIDATE_ENG1_SEM_BASE_IDX 0
1222#define mmVM_INVALIDATE_ENG2_SEM 0x0893
1223#define mmVM_INVALIDATE_ENG2_SEM_BASE_IDX 0
1224#define mmVM_INVALIDATE_ENG3_SEM 0x0894
1225#define mmVM_INVALIDATE_ENG3_SEM_BASE_IDX 0
1226#define mmVM_INVALIDATE_ENG4_SEM 0x0895
1227#define mmVM_INVALIDATE_ENG4_SEM_BASE_IDX 0
1228#define mmVM_INVALIDATE_ENG5_SEM 0x0896
1229#define mmVM_INVALIDATE_ENG5_SEM_BASE_IDX 0
1230#define mmVM_INVALIDATE_ENG6_SEM 0x0897
1231#define mmVM_INVALIDATE_ENG6_SEM_BASE_IDX 0
1232#define mmVM_INVALIDATE_ENG7_SEM 0x0898
1233#define mmVM_INVALIDATE_ENG7_SEM_BASE_IDX 0
1234#define mmVM_INVALIDATE_ENG8_SEM 0x0899
1235#define mmVM_INVALIDATE_ENG8_SEM_BASE_IDX 0
1236#define mmVM_INVALIDATE_ENG9_SEM 0x089a
1237#define mmVM_INVALIDATE_ENG9_SEM_BASE_IDX 0
1238#define mmVM_INVALIDATE_ENG10_SEM 0x089b
1239#define mmVM_INVALIDATE_ENG10_SEM_BASE_IDX 0
1240#define mmVM_INVALIDATE_ENG11_SEM 0x089c
1241#define mmVM_INVALIDATE_ENG11_SEM_BASE_IDX 0
1242#define mmVM_INVALIDATE_ENG12_SEM 0x089d
1243#define mmVM_INVALIDATE_ENG12_SEM_BASE_IDX 0
1244#define mmVM_INVALIDATE_ENG13_SEM 0x089e
1245#define mmVM_INVALIDATE_ENG13_SEM_BASE_IDX 0
1246#define mmVM_INVALIDATE_ENG14_SEM 0x089f
1247#define mmVM_INVALIDATE_ENG14_SEM_BASE_IDX 0
1248#define mmVM_INVALIDATE_ENG15_SEM 0x08a0
1249#define mmVM_INVALIDATE_ENG15_SEM_BASE_IDX 0
1250#define mmVM_INVALIDATE_ENG16_SEM 0x08a1
1251#define mmVM_INVALIDATE_ENG16_SEM_BASE_IDX 0
1252#define mmVM_INVALIDATE_ENG17_SEM 0x08a2
1253#define mmVM_INVALIDATE_ENG17_SEM_BASE_IDX 0
1254#define mmVM_INVALIDATE_ENG0_REQ 0x08a3
1255#define mmVM_INVALIDATE_ENG0_REQ_BASE_IDX 0
1256#define mmVM_INVALIDATE_ENG1_REQ 0x08a4
1257#define mmVM_INVALIDATE_ENG1_REQ_BASE_IDX 0
1258#define mmVM_INVALIDATE_ENG2_REQ 0x08a5
1259#define mmVM_INVALIDATE_ENG2_REQ_BASE_IDX 0
1260#define mmVM_INVALIDATE_ENG3_REQ 0x08a6
1261#define mmVM_INVALIDATE_ENG3_REQ_BASE_IDX 0
1262#define mmVM_INVALIDATE_ENG4_REQ 0x08a7
1263#define mmVM_INVALIDATE_ENG4_REQ_BASE_IDX 0
1264#define mmVM_INVALIDATE_ENG5_REQ 0x08a8
1265#define mmVM_INVALIDATE_ENG5_REQ_BASE_IDX 0
1266#define mmVM_INVALIDATE_ENG6_REQ 0x08a9
1267#define mmVM_INVALIDATE_ENG6_REQ_BASE_IDX 0
1268#define mmVM_INVALIDATE_ENG7_REQ 0x08aa
1269#define mmVM_INVALIDATE_ENG7_REQ_BASE_IDX 0
1270#define mmVM_INVALIDATE_ENG8_REQ 0x08ab
1271#define mmVM_INVALIDATE_ENG8_REQ_BASE_IDX 0
1272#define mmVM_INVALIDATE_ENG9_REQ 0x08ac
1273#define mmVM_INVALIDATE_ENG9_REQ_BASE_IDX 0
1274#define mmVM_INVALIDATE_ENG10_REQ 0x08ad
1275#define mmVM_INVALIDATE_ENG10_REQ_BASE_IDX 0
1276#define mmVM_INVALIDATE_ENG11_REQ 0x08ae
1277#define mmVM_INVALIDATE_ENG11_REQ_BASE_IDX 0
1278#define mmVM_INVALIDATE_ENG12_REQ 0x08af
1279#define mmVM_INVALIDATE_ENG12_REQ_BASE_IDX 0
1280#define mmVM_INVALIDATE_ENG13_REQ 0x08b0
1281#define mmVM_INVALIDATE_ENG13_REQ_BASE_IDX 0
1282#define mmVM_INVALIDATE_ENG14_REQ 0x08b1
1283#define mmVM_INVALIDATE_ENG14_REQ_BASE_IDX 0
1284#define mmVM_INVALIDATE_ENG15_REQ 0x08b2
1285#define mmVM_INVALIDATE_ENG15_REQ_BASE_IDX 0
1286#define mmVM_INVALIDATE_ENG16_REQ 0x08b3
1287#define mmVM_INVALIDATE_ENG16_REQ_BASE_IDX 0
1288#define mmVM_INVALIDATE_ENG17_REQ 0x08b4
1289#define mmVM_INVALIDATE_ENG17_REQ_BASE_IDX 0
1290#define mmVM_INVALIDATE_ENG0_ACK 0x08b5
1291#define mmVM_INVALIDATE_ENG0_ACK_BASE_IDX 0
1292#define mmVM_INVALIDATE_ENG1_ACK 0x08b6
1293#define mmVM_INVALIDATE_ENG1_ACK_BASE_IDX 0
1294#define mmVM_INVALIDATE_ENG2_ACK 0x08b7
1295#define mmVM_INVALIDATE_ENG2_ACK_BASE_IDX 0
1296#define mmVM_INVALIDATE_ENG3_ACK 0x08b8
1297#define mmVM_INVALIDATE_ENG3_ACK_BASE_IDX 0
1298#define mmVM_INVALIDATE_ENG4_ACK 0x08b9
1299#define mmVM_INVALIDATE_ENG4_ACK_BASE_IDX 0
1300#define mmVM_INVALIDATE_ENG5_ACK 0x08ba
1301#define mmVM_INVALIDATE_ENG5_ACK_BASE_IDX 0
1302#define mmVM_INVALIDATE_ENG6_ACK 0x08bb
1303#define mmVM_INVALIDATE_ENG6_ACK_BASE_IDX 0
1304#define mmVM_INVALIDATE_ENG7_ACK 0x08bc
1305#define mmVM_INVALIDATE_ENG7_ACK_BASE_IDX 0
1306#define mmVM_INVALIDATE_ENG8_ACK 0x08bd
1307#define mmVM_INVALIDATE_ENG8_ACK_BASE_IDX 0
1308#define mmVM_INVALIDATE_ENG9_ACK 0x08be
1309#define mmVM_INVALIDATE_ENG9_ACK_BASE_IDX 0
1310#define mmVM_INVALIDATE_ENG10_ACK 0x08bf
1311#define mmVM_INVALIDATE_ENG10_ACK_BASE_IDX 0
1312#define mmVM_INVALIDATE_ENG11_ACK 0x08c0
1313#define mmVM_INVALIDATE_ENG11_ACK_BASE_IDX 0
1314#define mmVM_INVALIDATE_ENG12_ACK 0x08c1
1315#define mmVM_INVALIDATE_ENG12_ACK_BASE_IDX 0
1316#define mmVM_INVALIDATE_ENG13_ACK 0x08c2
1317#define mmVM_INVALIDATE_ENG13_ACK_BASE_IDX 0
1318#define mmVM_INVALIDATE_ENG14_ACK 0x08c3
1319#define mmVM_INVALIDATE_ENG14_ACK_BASE_IDX 0
1320#define mmVM_INVALIDATE_ENG15_ACK 0x08c4
1321#define mmVM_INVALIDATE_ENG15_ACK_BASE_IDX 0
1322#define mmVM_INVALIDATE_ENG16_ACK 0x08c5
1323#define mmVM_INVALIDATE_ENG16_ACK_BASE_IDX 0
1324#define mmVM_INVALIDATE_ENG17_ACK 0x08c6
1325#define mmVM_INVALIDATE_ENG17_ACK_BASE_IDX 0
1326#define mmVM_INVALIDATE_ENG0_ADDR_RANGE_LO32 0x08c7
1327#define mmVM_INVALIDATE_ENG0_ADDR_RANGE_LO32_BASE_IDX 0
1328#define mmVM_INVALIDATE_ENG0_ADDR_RANGE_HI32 0x08c8
1329#define mmVM_INVALIDATE_ENG0_ADDR_RANGE_HI32_BASE_IDX 0
1330#define mmVM_INVALIDATE_ENG1_ADDR_RANGE_LO32 0x08c9
1331#define mmVM_INVALIDATE_ENG1_ADDR_RANGE_LO32_BASE_IDX 0
1332#define mmVM_INVALIDATE_ENG1_ADDR_RANGE_HI32 0x08ca
1333#define mmVM_INVALIDATE_ENG1_ADDR_RANGE_HI32_BASE_IDX 0
1334#define mmVM_INVALIDATE_ENG2_ADDR_RANGE_LO32 0x08cb
1335#define mmVM_INVALIDATE_ENG2_ADDR_RANGE_LO32_BASE_IDX 0
1336#define mmVM_INVALIDATE_ENG2_ADDR_RANGE_HI32 0x08cc
1337#define mmVM_INVALIDATE_ENG2_ADDR_RANGE_HI32_BASE_IDX 0
1338#define mmVM_INVALIDATE_ENG3_ADDR_RANGE_LO32 0x08cd
1339#define mmVM_INVALIDATE_ENG3_ADDR_RANGE_LO32_BASE_IDX 0
1340#define mmVM_INVALIDATE_ENG3_ADDR_RANGE_HI32 0x08ce
1341#define mmVM_INVALIDATE_ENG3_ADDR_RANGE_HI32_BASE_IDX 0
1342#define mmVM_INVALIDATE_ENG4_ADDR_RANGE_LO32 0x08cf
1343#define mmVM_INVALIDATE_ENG4_ADDR_RANGE_LO32_BASE_IDX 0
1344#define mmVM_INVALIDATE_ENG4_ADDR_RANGE_HI32 0x08d0
1345#define mmVM_INVALIDATE_ENG4_ADDR_RANGE_HI32_BASE_IDX 0
1346#define mmVM_INVALIDATE_ENG5_ADDR_RANGE_LO32 0x08d1
1347#define mmVM_INVALIDATE_ENG5_ADDR_RANGE_LO32_BASE_IDX 0
1348#define mmVM_INVALIDATE_ENG5_ADDR_RANGE_HI32 0x08d2
1349#define mmVM_INVALIDATE_ENG5_ADDR_RANGE_HI32_BASE_IDX 0
1350#define mmVM_INVALIDATE_ENG6_ADDR_RANGE_LO32 0x08d3
1351#define mmVM_INVALIDATE_ENG6_ADDR_RANGE_LO32_BASE_IDX 0
1352#define mmVM_INVALIDATE_ENG6_ADDR_RANGE_HI32 0x08d4
1353#define mmVM_INVALIDATE_ENG6_ADDR_RANGE_HI32_BASE_IDX 0
1354#define mmVM_INVALIDATE_ENG7_ADDR_RANGE_LO32 0x08d5
1355#define mmVM_INVALIDATE_ENG7_ADDR_RANGE_LO32_BASE_IDX 0
1356#define mmVM_INVALIDATE_ENG7_ADDR_RANGE_HI32 0x08d6
1357#define mmVM_INVALIDATE_ENG7_ADDR_RANGE_HI32_BASE_IDX 0
1358#define mmVM_INVALIDATE_ENG8_ADDR_RANGE_LO32 0x08d7
1359#define mmVM_INVALIDATE_ENG8_ADDR_RANGE_LO32_BASE_IDX 0
1360#define mmVM_INVALIDATE_ENG8_ADDR_RANGE_HI32 0x08d8
1361#define mmVM_INVALIDATE_ENG8_ADDR_RANGE_HI32_BASE_IDX 0
1362#define mmVM_INVALIDATE_ENG9_ADDR_RANGE_LO32 0x08d9
1363#define mmVM_INVALIDATE_ENG9_ADDR_RANGE_LO32_BASE_IDX 0
1364#define mmVM_INVALIDATE_ENG9_ADDR_RANGE_HI32 0x08da
1365#define mmVM_INVALIDATE_ENG9_ADDR_RANGE_HI32_BASE_IDX 0
1366#define mmVM_INVALIDATE_ENG10_ADDR_RANGE_LO32 0x08db
1367#define mmVM_INVALIDATE_ENG10_ADDR_RANGE_LO32_BASE_IDX 0
1368#define mmVM_INVALIDATE_ENG10_ADDR_RANGE_HI32 0x08dc
1369#define mmVM_INVALIDATE_ENG10_ADDR_RANGE_HI32_BASE_IDX 0
1370#define mmVM_INVALIDATE_ENG11_ADDR_RANGE_LO32 0x08dd
1371#define mmVM_INVALIDATE_ENG11_ADDR_RANGE_LO32_BASE_IDX 0
1372#define mmVM_INVALIDATE_ENG11_ADDR_RANGE_HI32 0x08de
1373#define mmVM_INVALIDATE_ENG11_ADDR_RANGE_HI32_BASE_IDX 0
1374#define mmVM_INVALIDATE_ENG12_ADDR_RANGE_LO32 0x08df
1375#define mmVM_INVALIDATE_ENG12_ADDR_RANGE_LO32_BASE_IDX 0
1376#define mmVM_INVALIDATE_ENG12_ADDR_RANGE_HI32 0x08e0
1377#define mmVM_INVALIDATE_ENG12_ADDR_RANGE_HI32_BASE_IDX 0
1378#define mmVM_INVALIDATE_ENG13_ADDR_RANGE_LO32 0x08e1
1379#define mmVM_INVALIDATE_ENG13_ADDR_RANGE_LO32_BASE_IDX 0
1380#define mmVM_INVALIDATE_ENG13_ADDR_RANGE_HI32 0x08e2
1381#define mmVM_INVALIDATE_ENG13_ADDR_RANGE_HI32_BASE_IDX 0
1382#define mmVM_INVALIDATE_ENG14_ADDR_RANGE_LO32 0x08e3
1383#define mmVM_INVALIDATE_ENG14_ADDR_RANGE_LO32_BASE_IDX 0
1384#define mmVM_INVALIDATE_ENG14_ADDR_RANGE_HI32 0x08e4
1385#define mmVM_INVALIDATE_ENG14_ADDR_RANGE_HI32_BASE_IDX 0
1386#define mmVM_INVALIDATE_ENG15_ADDR_RANGE_LO32 0x08e5
1387#define mmVM_INVALIDATE_ENG15_ADDR_RANGE_LO32_BASE_IDX 0
1388#define mmVM_INVALIDATE_ENG15_ADDR_RANGE_HI32 0x08e6
1389#define mmVM_INVALIDATE_ENG15_ADDR_RANGE_HI32_BASE_IDX 0
1390#define mmVM_INVALIDATE_ENG16_ADDR_RANGE_LO32 0x08e7
1391#define mmVM_INVALIDATE_ENG16_ADDR_RANGE_LO32_BASE_IDX 0
1392#define mmVM_INVALIDATE_ENG16_ADDR_RANGE_HI32 0x08e8
1393#define mmVM_INVALIDATE_ENG16_ADDR_RANGE_HI32_BASE_IDX 0
1394#define mmVM_INVALIDATE_ENG17_ADDR_RANGE_LO32 0x08e9
1395#define mmVM_INVALIDATE_ENG17_ADDR_RANGE_LO32_BASE_IDX 0
1396#define mmVM_INVALIDATE_ENG17_ADDR_RANGE_HI32 0x08ea
1397#define mmVM_INVALIDATE_ENG17_ADDR_RANGE_HI32_BASE_IDX 0
1398#define mmVM_CONTEXT0_PAGE_TABLE_BASE_ADDR_LO32 0x08eb
1399#define mmVM_CONTEXT0_PAGE_TABLE_BASE_ADDR_LO32_BASE_IDX 0
1400#define mmVM_CONTEXT0_PAGE_TABLE_BASE_ADDR_HI32 0x08ec
1401#define mmVM_CONTEXT0_PAGE_TABLE_BASE_ADDR_HI32_BASE_IDX 0
1402#define mmVM_CONTEXT1_PAGE_TABLE_BASE_ADDR_LO32 0x08ed
1403#define mmVM_CONTEXT1_PAGE_TABLE_BASE_ADDR_LO32_BASE_IDX 0
1404#define mmVM_CONTEXT1_PAGE_TABLE_BASE_ADDR_HI32 0x08ee
1405#define mmVM_CONTEXT1_PAGE_TABLE_BASE_ADDR_HI32_BASE_IDX 0
1406#define mmVM_CONTEXT2_PAGE_TABLE_BASE_ADDR_LO32 0x08ef
1407#define mmVM_CONTEXT2_PAGE_TABLE_BASE_ADDR_LO32_BASE_IDX 0
1408#define mmVM_CONTEXT2_PAGE_TABLE_BASE_ADDR_HI32 0x08f0
1409#define mmVM_CONTEXT2_PAGE_TABLE_BASE_ADDR_HI32_BASE_IDX 0
1410#define mmVM_CONTEXT3_PAGE_TABLE_BASE_ADDR_LO32 0x08f1
1411#define mmVM_CONTEXT3_PAGE_TABLE_BASE_ADDR_LO32_BASE_IDX 0
1412#define mmVM_CONTEXT3_PAGE_TABLE_BASE_ADDR_HI32 0x08f2
1413#define mmVM_CONTEXT3_PAGE_TABLE_BASE_ADDR_HI32_BASE_IDX 0
1414#define mmVM_CONTEXT4_PAGE_TABLE_BASE_ADDR_LO32 0x08f3
1415#define mmVM_CONTEXT4_PAGE_TABLE_BASE_ADDR_LO32_BASE_IDX 0
1416#define mmVM_CONTEXT4_PAGE_TABLE_BASE_ADDR_HI32 0x08f4
1417#define mmVM_CONTEXT4_PAGE_TABLE_BASE_ADDR_HI32_BASE_IDX 0
1418#define mmVM_CONTEXT5_PAGE_TABLE_BASE_ADDR_LO32 0x08f5
1419#define mmVM_CONTEXT5_PAGE_TABLE_BASE_ADDR_LO32_BASE_IDX 0
1420#define mmVM_CONTEXT5_PAGE_TABLE_BASE_ADDR_HI32 0x08f6
1421#define mmVM_CONTEXT5_PAGE_TABLE_BASE_ADDR_HI32_BASE_IDX 0
1422#define mmVM_CONTEXT6_PAGE_TABLE_BASE_ADDR_LO32 0x08f7
1423#define mmVM_CONTEXT6_PAGE_TABLE_BASE_ADDR_LO32_BASE_IDX 0
1424#define mmVM_CONTEXT6_PAGE_TABLE_BASE_ADDR_HI32 0x08f8
1425#define mmVM_CONTEXT6_PAGE_TABLE_BASE_ADDR_HI32_BASE_IDX 0
1426#define mmVM_CONTEXT7_PAGE_TABLE_BASE_ADDR_LO32 0x08f9
1427#define mmVM_CONTEXT7_PAGE_TABLE_BASE_ADDR_LO32_BASE_IDX 0
1428#define mmVM_CONTEXT7_PAGE_TABLE_BASE_ADDR_HI32 0x08fa
1429#define mmVM_CONTEXT7_PAGE_TABLE_BASE_ADDR_HI32_BASE_IDX 0
1430#define mmVM_CONTEXT8_PAGE_TABLE_BASE_ADDR_LO32 0x08fb
1431#define mmVM_CONTEXT8_PAGE_TABLE_BASE_ADDR_LO32_BASE_IDX 0
1432#define mmVM_CONTEXT8_PAGE_TABLE_BASE_ADDR_HI32 0x08fc
1433#define mmVM_CONTEXT8_PAGE_TABLE_BASE_ADDR_HI32_BASE_IDX 0
1434#define mmVM_CONTEXT9_PAGE_TABLE_BASE_ADDR_LO32 0x08fd
1435#define mmVM_CONTEXT9_PAGE_TABLE_BASE_ADDR_LO32_BASE_IDX 0
1436#define mmVM_CONTEXT9_PAGE_TABLE_BASE_ADDR_HI32 0x08fe
1437#define mmVM_CONTEXT9_PAGE_TABLE_BASE_ADDR_HI32_BASE_IDX 0
1438#define mmVM_CONTEXT10_PAGE_TABLE_BASE_ADDR_LO32 0x08ff
1439#define mmVM_CONTEXT10_PAGE_TABLE_BASE_ADDR_LO32_BASE_IDX 0
1440#define mmVM_CONTEXT10_PAGE_TABLE_BASE_ADDR_HI32 0x0900
1441#define mmVM_CONTEXT10_PAGE_TABLE_BASE_ADDR_HI32_BASE_IDX 0
1442#define mmVM_CONTEXT11_PAGE_TABLE_BASE_ADDR_LO32 0x0901
1443#define mmVM_CONTEXT11_PAGE_TABLE_BASE_ADDR_LO32_BASE_IDX 0
1444#define mmVM_CONTEXT11_PAGE_TABLE_BASE_ADDR_HI32 0x0902
1445#define mmVM_CONTEXT11_PAGE_TABLE_BASE_ADDR_HI32_BASE_IDX 0
1446#define mmVM_CONTEXT12_PAGE_TABLE_BASE_ADDR_LO32 0x0903
1447#define mmVM_CONTEXT12_PAGE_TABLE_BASE_ADDR_LO32_BASE_IDX 0
1448#define mmVM_CONTEXT12_PAGE_TABLE_BASE_ADDR_HI32 0x0904
1449#define mmVM_CONTEXT12_PAGE_TABLE_BASE_ADDR_HI32_BASE_IDX 0
1450#define mmVM_CONTEXT13_PAGE_TABLE_BASE_ADDR_LO32 0x0905
1451#define mmVM_CONTEXT13_PAGE_TABLE_BASE_ADDR_LO32_BASE_IDX 0
1452#define mmVM_CONTEXT13_PAGE_TABLE_BASE_ADDR_HI32 0x0906
1453#define mmVM_CONTEXT13_PAGE_TABLE_BASE_ADDR_HI32_BASE_IDX 0
1454#define mmVM_CONTEXT14_PAGE_TABLE_BASE_ADDR_LO32 0x0907
1455#define mmVM_CONTEXT14_PAGE_TABLE_BASE_ADDR_LO32_BASE_IDX 0
1456#define mmVM_CONTEXT14_PAGE_TABLE_BASE_ADDR_HI32 0x0908
1457#define mmVM_CONTEXT14_PAGE_TABLE_BASE_ADDR_HI32_BASE_IDX 0
1458#define mmVM_CONTEXT15_PAGE_TABLE_BASE_ADDR_LO32 0x0909
1459#define mmVM_CONTEXT15_PAGE_TABLE_BASE_ADDR_LO32_BASE_IDX 0
1460#define mmVM_CONTEXT15_PAGE_TABLE_BASE_ADDR_HI32 0x090a
1461#define mmVM_CONTEXT15_PAGE_TABLE_BASE_ADDR_HI32_BASE_IDX 0
1462#define mmVM_CONTEXT0_PAGE_TABLE_START_ADDR_LO32 0x090b
1463#define mmVM_CONTEXT0_PAGE_TABLE_START_ADDR_LO32_BASE_IDX 0
1464#define mmVM_CONTEXT0_PAGE_TABLE_START_ADDR_HI32 0x090c
1465#define mmVM_CONTEXT0_PAGE_TABLE_START_ADDR_HI32_BASE_IDX 0
1466#define mmVM_CONTEXT1_PAGE_TABLE_START_ADDR_LO32 0x090d
1467#define mmVM_CONTEXT1_PAGE_TABLE_START_ADDR_LO32_BASE_IDX 0
1468#define mmVM_CONTEXT1_PAGE_TABLE_START_ADDR_HI32 0x090e
1469#define mmVM_CONTEXT1_PAGE_TABLE_START_ADDR_HI32_BASE_IDX 0
1470#define mmVM_CONTEXT2_PAGE_TABLE_START_ADDR_LO32 0x090f
1471#define mmVM_CONTEXT2_PAGE_TABLE_START_ADDR_LO32_BASE_IDX 0
1472#define mmVM_CONTEXT2_PAGE_TABLE_START_ADDR_HI32 0x0910
1473#define mmVM_CONTEXT2_PAGE_TABLE_START_ADDR_HI32_BASE_IDX 0
1474#define mmVM_CONTEXT3_PAGE_TABLE_START_ADDR_LO32 0x0911
1475#define mmVM_CONTEXT3_PAGE_TABLE_START_ADDR_LO32_BASE_IDX 0
1476#define mmVM_CONTEXT3_PAGE_TABLE_START_ADDR_HI32 0x0912
1477#define mmVM_CONTEXT3_PAGE_TABLE_START_ADDR_HI32_BASE_IDX 0
1478#define mmVM_CONTEXT4_PAGE_TABLE_START_ADDR_LO32 0x0913
1479#define mmVM_CONTEXT4_PAGE_TABLE_START_ADDR_LO32_BASE_IDX 0
1480#define mmVM_CONTEXT4_PAGE_TABLE_START_ADDR_HI32 0x0914
1481#define mmVM_CONTEXT4_PAGE_TABLE_START_ADDR_HI32_BASE_IDX 0
1482#define mmVM_CONTEXT5_PAGE_TABLE_START_ADDR_LO32 0x0915
1483#define mmVM_CONTEXT5_PAGE_TABLE_START_ADDR_LO32_BASE_IDX 0
1484#define mmVM_CONTEXT5_PAGE_TABLE_START_ADDR_HI32 0x0916
1485#define mmVM_CONTEXT5_PAGE_TABLE_START_ADDR_HI32_BASE_IDX 0
1486#define mmVM_CONTEXT6_PAGE_TABLE_START_ADDR_LO32 0x0917
1487#define mmVM_CONTEXT6_PAGE_TABLE_START_ADDR_LO32_BASE_IDX 0
1488#define mmVM_CONTEXT6_PAGE_TABLE_START_ADDR_HI32 0x0918
1489#define mmVM_CONTEXT6_PAGE_TABLE_START_ADDR_HI32_BASE_IDX 0
1490#define mmVM_CONTEXT7_PAGE_TABLE_START_ADDR_LO32 0x0919
1491#define mmVM_CONTEXT7_PAGE_TABLE_START_ADDR_LO32_BASE_IDX 0
1492#define mmVM_CONTEXT7_PAGE_TABLE_START_ADDR_HI32 0x091a
1493#define mmVM_CONTEXT7_PAGE_TABLE_START_ADDR_HI32_BASE_IDX 0
1494#define mmVM_CONTEXT8_PAGE_TABLE_START_ADDR_LO32 0x091b
1495#define mmVM_CONTEXT8_PAGE_TABLE_START_ADDR_LO32_BASE_IDX 0
1496#define mmVM_CONTEXT8_PAGE_TABLE_START_ADDR_HI32 0x091c
1497#define mmVM_CONTEXT8_PAGE_TABLE_START_ADDR_HI32_BASE_IDX 0
1498#define mmVM_CONTEXT9_PAGE_TABLE_START_ADDR_LO32 0x091d
1499#define mmVM_CONTEXT9_PAGE_TABLE_START_ADDR_LO32_BASE_IDX 0
1500#define mmVM_CONTEXT9_PAGE_TABLE_START_ADDR_HI32 0x091e
1501#define mmVM_CONTEXT9_PAGE_TABLE_START_ADDR_HI32_BASE_IDX 0
1502#define mmVM_CONTEXT10_PAGE_TABLE_START_ADDR_LO32 0x091f
1503#define mmVM_CONTEXT10_PAGE_TABLE_START_ADDR_LO32_BASE_IDX 0
1504#define mmVM_CONTEXT10_PAGE_TABLE_START_ADDR_HI32 0x0920
1505#define mmVM_CONTEXT10_PAGE_TABLE_START_ADDR_HI32_BASE_IDX 0
1506#define mmVM_CONTEXT11_PAGE_TABLE_START_ADDR_LO32 0x0921
1507#define mmVM_CONTEXT11_PAGE_TABLE_START_ADDR_LO32_BASE_IDX 0
1508#define mmVM_CONTEXT11_PAGE_TABLE_START_ADDR_HI32 0x0922
1509#define mmVM_CONTEXT11_PAGE_TABLE_START_ADDR_HI32_BASE_IDX 0
1510#define mmVM_CONTEXT12_PAGE_TABLE_START_ADDR_LO32 0x0923
1511#define mmVM_CONTEXT12_PAGE_TABLE_START_ADDR_LO32_BASE_IDX 0
1512#define mmVM_CONTEXT12_PAGE_TABLE_START_ADDR_HI32 0x0924
1513#define mmVM_CONTEXT12_PAGE_TABLE_START_ADDR_HI32_BASE_IDX 0
1514#define mmVM_CONTEXT13_PAGE_TABLE_START_ADDR_LO32 0x0925
1515#define mmVM_CONTEXT13_PAGE_TABLE_START_ADDR_LO32_BASE_IDX 0
1516#define mmVM_CONTEXT13_PAGE_TABLE_START_ADDR_HI32 0x0926
1517#define mmVM_CONTEXT13_PAGE_TABLE_START_ADDR_HI32_BASE_IDX 0
1518#define mmVM_CONTEXT14_PAGE_TABLE_START_ADDR_LO32 0x0927
1519#define mmVM_CONTEXT14_PAGE_TABLE_START_ADDR_LO32_BASE_IDX 0
1520#define mmVM_CONTEXT14_PAGE_TABLE_START_ADDR_HI32 0x0928
1521#define mmVM_CONTEXT14_PAGE_TABLE_START_ADDR_HI32_BASE_IDX 0
1522#define mmVM_CONTEXT15_PAGE_TABLE_START_ADDR_LO32 0x0929
1523#define mmVM_CONTEXT15_PAGE_TABLE_START_ADDR_LO32_BASE_IDX 0
1524#define mmVM_CONTEXT15_PAGE_TABLE_START_ADDR_HI32 0x092a
1525#define mmVM_CONTEXT15_PAGE_TABLE_START_ADDR_HI32_BASE_IDX 0
1526#define mmVM_CONTEXT0_PAGE_TABLE_END_ADDR_LO32 0x092b
1527#define mmVM_CONTEXT0_PAGE_TABLE_END_ADDR_LO32_BASE_IDX 0
1528#define mmVM_CONTEXT0_PAGE_TABLE_END_ADDR_HI32 0x092c
1529#define mmVM_CONTEXT0_PAGE_TABLE_END_ADDR_HI32_BASE_IDX 0
1530#define mmVM_CONTEXT1_PAGE_TABLE_END_ADDR_LO32 0x092d
1531#define mmVM_CONTEXT1_PAGE_TABLE_END_ADDR_LO32_BASE_IDX 0
1532#define mmVM_CONTEXT1_PAGE_TABLE_END_ADDR_HI32 0x092e
1533#define mmVM_CONTEXT1_PAGE_TABLE_END_ADDR_HI32_BASE_IDX 0
1534#define mmVM_CONTEXT2_PAGE_TABLE_END_ADDR_LO32 0x092f
1535#define mmVM_CONTEXT2_PAGE_TABLE_END_ADDR_LO32_BASE_IDX 0
1536#define mmVM_CONTEXT2_PAGE_TABLE_END_ADDR_HI32 0x0930
1537#define mmVM_CONTEXT2_PAGE_TABLE_END_ADDR_HI32_BASE_IDX 0
1538#define mmVM_CONTEXT3_PAGE_TABLE_END_ADDR_LO32 0x0931
1539#define mmVM_CONTEXT3_PAGE_TABLE_END_ADDR_LO32_BASE_IDX 0
1540#define mmVM_CONTEXT3_PAGE_TABLE_END_ADDR_HI32 0x0932
1541#define mmVM_CONTEXT3_PAGE_TABLE_END_ADDR_HI32_BASE_IDX 0
1542#define mmVM_CONTEXT4_PAGE_TABLE_END_ADDR_LO32 0x0933
1543#define mmVM_CONTEXT4_PAGE_TABLE_END_ADDR_LO32_BASE_IDX 0
1544#define mmVM_CONTEXT4_PAGE_TABLE_END_ADDR_HI32 0x0934
1545#define mmVM_CONTEXT4_PAGE_TABLE_END_ADDR_HI32_BASE_IDX 0
1546#define mmVM_CONTEXT5_PAGE_TABLE_END_ADDR_LO32 0x0935
1547#define mmVM_CONTEXT5_PAGE_TABLE_END_ADDR_LO32_BASE_IDX 0
1548#define mmVM_CONTEXT5_PAGE_TABLE_END_ADDR_HI32 0x0936
1549#define mmVM_CONTEXT5_PAGE_TABLE_END_ADDR_HI32_BASE_IDX 0
1550#define mmVM_CONTEXT6_PAGE_TABLE_END_ADDR_LO32 0x0937
1551#define mmVM_CONTEXT6_PAGE_TABLE_END_ADDR_LO32_BASE_IDX 0
1552#define mmVM_CONTEXT6_PAGE_TABLE_END_ADDR_HI32 0x0938
1553#define mmVM_CONTEXT6_PAGE_TABLE_END_ADDR_HI32_BASE_IDX 0
1554#define mmVM_CONTEXT7_PAGE_TABLE_END_ADDR_LO32 0x0939
1555#define mmVM_CONTEXT7_PAGE_TABLE_END_ADDR_LO32_BASE_IDX 0
1556#define mmVM_CONTEXT7_PAGE_TABLE_END_ADDR_HI32 0x093a
1557#define mmVM_CONTEXT7_PAGE_TABLE_END_ADDR_HI32_BASE_IDX 0
1558#define mmVM_CONTEXT8_PAGE_TABLE_END_ADDR_LO32 0x093b
1559#define mmVM_CONTEXT8_PAGE_TABLE_END_ADDR_LO32_BASE_IDX 0
1560#define mmVM_CONTEXT8_PAGE_TABLE_END_ADDR_HI32 0x093c
1561#define mmVM_CONTEXT8_PAGE_TABLE_END_ADDR_HI32_BASE_IDX 0
1562#define mmVM_CONTEXT9_PAGE_TABLE_END_ADDR_LO32 0x093d
1563#define mmVM_CONTEXT9_PAGE_TABLE_END_ADDR_LO32_BASE_IDX 0
1564#define mmVM_CONTEXT9_PAGE_TABLE_END_ADDR_HI32 0x093e
1565#define mmVM_CONTEXT9_PAGE_TABLE_END_ADDR_HI32_BASE_IDX 0
1566#define mmVM_CONTEXT10_PAGE_TABLE_END_ADDR_LO32 0x093f
1567#define mmVM_CONTEXT10_PAGE_TABLE_END_ADDR_LO32_BASE_IDX 0
1568#define mmVM_CONTEXT10_PAGE_TABLE_END_ADDR_HI32 0x0940
1569#define mmVM_CONTEXT10_PAGE_TABLE_END_ADDR_HI32_BASE_IDX 0
1570#define mmVM_CONTEXT11_PAGE_TABLE_END_ADDR_LO32 0x0941
1571#define mmVM_CONTEXT11_PAGE_TABLE_END_ADDR_LO32_BASE_IDX 0
1572#define mmVM_CONTEXT11_PAGE_TABLE_END_ADDR_HI32 0x0942
1573#define mmVM_CONTEXT11_PAGE_TABLE_END_ADDR_HI32_BASE_IDX 0
1574#define mmVM_CONTEXT12_PAGE_TABLE_END_ADDR_LO32 0x0943
1575#define mmVM_CONTEXT12_PAGE_TABLE_END_ADDR_LO32_BASE_IDX 0
1576#define mmVM_CONTEXT12_PAGE_TABLE_END_ADDR_HI32 0x0944
1577#define mmVM_CONTEXT12_PAGE_TABLE_END_ADDR_HI32_BASE_IDX 0
1578#define mmVM_CONTEXT13_PAGE_TABLE_END_ADDR_LO32 0x0945
1579#define mmVM_CONTEXT13_PAGE_TABLE_END_ADDR_LO32_BASE_IDX 0
1580#define mmVM_CONTEXT13_PAGE_TABLE_END_ADDR_HI32 0x0946
1581#define mmVM_CONTEXT13_PAGE_TABLE_END_ADDR_HI32_BASE_IDX 0
1582#define mmVM_CONTEXT14_PAGE_TABLE_END_ADDR_LO32 0x0947
1583#define mmVM_CONTEXT14_PAGE_TABLE_END_ADDR_LO32_BASE_IDX 0
1584#define mmVM_CONTEXT14_PAGE_TABLE_END_ADDR_HI32 0x0948
1585#define mmVM_CONTEXT14_PAGE_TABLE_END_ADDR_HI32_BASE_IDX 0
1586#define mmVM_CONTEXT15_PAGE_TABLE_END_ADDR_LO32 0x0949
1587#define mmVM_CONTEXT15_PAGE_TABLE_END_ADDR_LO32_BASE_IDX 0
1588#define mmVM_CONTEXT15_PAGE_TABLE_END_ADDR_HI32 0x094a
1589#define mmVM_CONTEXT15_PAGE_TABLE_END_ADDR_HI32_BASE_IDX 0
1590
1591
1592// addressBlock: gc_utcl2_vmsharedpfdec
1593// base address: 0xa590
1594#define mmMC_VM_NB_MMIOBASE 0x0964
1595#define mmMC_VM_NB_MMIOBASE_BASE_IDX 0
1596#define mmMC_VM_NB_MMIOLIMIT 0x0965
1597#define mmMC_VM_NB_MMIOLIMIT_BASE_IDX 0
1598#define mmMC_VM_NB_PCI_CTRL 0x0966
1599#define mmMC_VM_NB_PCI_CTRL_BASE_IDX 0
1600#define mmMC_VM_NB_PCI_ARB 0x0967
1601#define mmMC_VM_NB_PCI_ARB_BASE_IDX 0
1602#define mmMC_VM_NB_TOP_OF_DRAM_SLOT1 0x0968
1603#define mmMC_VM_NB_TOP_OF_DRAM_SLOT1_BASE_IDX 0
1604#define mmMC_VM_NB_LOWER_TOP_OF_DRAM2 0x0969
1605#define mmMC_VM_NB_LOWER_TOP_OF_DRAM2_BASE_IDX 0
1606#define mmMC_VM_NB_UPPER_TOP_OF_DRAM2 0x096a
1607#define mmMC_VM_NB_UPPER_TOP_OF_DRAM2_BASE_IDX 0
1608#define mmMC_VM_FB_OFFSET 0x096b
1609#define mmMC_VM_FB_OFFSET_BASE_IDX 0
1610#define mmMC_VM_SYSTEM_APERTURE_DEFAULT_ADDR_LSB 0x096c
1611#define mmMC_VM_SYSTEM_APERTURE_DEFAULT_ADDR_LSB_BASE_IDX 0
1612#define mmMC_VM_SYSTEM_APERTURE_DEFAULT_ADDR_MSB 0x096d
1613#define mmMC_VM_SYSTEM_APERTURE_DEFAULT_ADDR_MSB_BASE_IDX 0
1614#define mmMC_VM_STEERING 0x096e
1615#define mmMC_VM_STEERING_BASE_IDX 0
1616#define mmMC_SHARED_VIRT_RESET_REQ 0x096f
1617#define mmMC_SHARED_VIRT_RESET_REQ_BASE_IDX 0
1618#define mmMC_MEM_POWER_LS 0x0970
1619#define mmMC_MEM_POWER_LS_BASE_IDX 0
1620#define mmMC_VM_CACHEABLE_DRAM_ADDRESS_START 0x0971
1621#define mmMC_VM_CACHEABLE_DRAM_ADDRESS_START_BASE_IDX 0
1622#define mmMC_VM_CACHEABLE_DRAM_ADDRESS_END 0x0972
1623#define mmMC_VM_CACHEABLE_DRAM_ADDRESS_END_BASE_IDX 0
1624#define mmMC_VM_APT_CNTL 0x0973
1625#define mmMC_VM_APT_CNTL_BASE_IDX 0
1626#define mmMC_VM_LOCAL_HBM_ADDRESS_START 0x0974
1627#define mmMC_VM_LOCAL_HBM_ADDRESS_START_BASE_IDX 0
1628#define mmMC_VM_LOCAL_HBM_ADDRESS_END 0x0975
1629#define mmMC_VM_LOCAL_HBM_ADDRESS_END_BASE_IDX 0
1630#define mmMC_VM_LOCAL_HBM_ADDRESS_LOCK_CNTL 0x0976
1631#define mmMC_VM_LOCAL_HBM_ADDRESS_LOCK_CNTL_BASE_IDX 0
1632#define mmMC_VM_XGMI_LFB_CNTL 0x0977
1633#define mmMC_VM_XGMI_LFB_CNTL_BASE_IDX 0
1634#define mmMC_VM_XGMI_LFB_SIZE 0x0978
1635#define mmMC_VM_XGMI_LFB_SIZE_BASE_IDX 0
1636
1637
1638// addressBlock: gc_utcl2_vmsharedvcdec
1639// base address: 0xa600
1640#define mmMC_VM_FB_LOCATION_BASE 0x0980
1641#define mmMC_VM_FB_LOCATION_BASE_BASE_IDX 0
1642#define mmMC_VM_FB_LOCATION_TOP 0x0981
1643#define mmMC_VM_FB_LOCATION_TOP_BASE_IDX 0
1644#define mmMC_VM_AGP_TOP 0x0982
1645#define mmMC_VM_AGP_TOP_BASE_IDX 0
1646#define mmMC_VM_AGP_BOT 0x0983
1647#define mmMC_VM_AGP_BOT_BASE_IDX 0
1648#define mmMC_VM_AGP_BASE 0x0984
1649#define mmMC_VM_AGP_BASE_BASE_IDX 0
1650#define mmMC_VM_SYSTEM_APERTURE_LOW_ADDR 0x0985
1651#define mmMC_VM_SYSTEM_APERTURE_LOW_ADDR_BASE_IDX 0
1652#define mmMC_VM_SYSTEM_APERTURE_HIGH_ADDR 0x0986
1653#define mmMC_VM_SYSTEM_APERTURE_HIGH_ADDR_BASE_IDX 0
1654#define mmMC_VM_MX_L1_TLB_CNTL 0x0987
1655#define mmMC_VM_MX_L1_TLB_CNTL_BASE_IDX 0
1656
1657
1658// addressBlock: gc_ea_gceadec
1659// base address: 0xa800
1660#define mmGCEA_DRAM_RD_CLI2GRP_MAP0 0x0a00
1661#define mmGCEA_DRAM_RD_CLI2GRP_MAP0_BASE_IDX 0
1662#define mmGCEA_DRAM_RD_CLI2GRP_MAP1 0x0a01
1663#define mmGCEA_DRAM_RD_CLI2GRP_MAP1_BASE_IDX 0
1664#define mmGCEA_DRAM_WR_CLI2GRP_MAP0 0x0a02
1665#define mmGCEA_DRAM_WR_CLI2GRP_MAP0_BASE_IDX 0
1666#define mmGCEA_DRAM_WR_CLI2GRP_MAP1 0x0a03
1667#define mmGCEA_DRAM_WR_CLI2GRP_MAP1_BASE_IDX 0
1668#define mmGCEA_DRAM_RD_GRP2VC_MAP 0x0a04
1669#define mmGCEA_DRAM_RD_GRP2VC_MAP_BASE_IDX 0
1670#define mmGCEA_DRAM_WR_GRP2VC_MAP 0x0a05
1671#define mmGCEA_DRAM_WR_GRP2VC_MAP_BASE_IDX 0
1672#define mmGCEA_DRAM_RD_LAZY 0x0a06
1673#define mmGCEA_DRAM_RD_LAZY_BASE_IDX 0
1674#define mmGCEA_DRAM_WR_LAZY 0x0a07
1675#define mmGCEA_DRAM_WR_LAZY_BASE_IDX 0
1676#define mmGCEA_DRAM_RD_CAM_CNTL 0x0a08
1677#define mmGCEA_DRAM_RD_CAM_CNTL_BASE_IDX 0
1678#define mmGCEA_DRAM_WR_CAM_CNTL 0x0a09
1679#define mmGCEA_DRAM_WR_CAM_CNTL_BASE_IDX 0
1680#define mmGCEA_DRAM_PAGE_BURST 0x0a0a
1681#define mmGCEA_DRAM_PAGE_BURST_BASE_IDX 0
1682#define mmGCEA_DRAM_RD_PRI_AGE 0x0a0b
1683#define mmGCEA_DRAM_RD_PRI_AGE_BASE_IDX 0
1684#define mmGCEA_DRAM_WR_PRI_AGE 0x0a0c
1685#define mmGCEA_DRAM_WR_PRI_AGE_BASE_IDX 0
1686#define mmGCEA_DRAM_RD_PRI_QUEUING 0x0a0d
1687#define mmGCEA_DRAM_RD_PRI_QUEUING_BASE_IDX 0
1688#define mmGCEA_DRAM_WR_PRI_QUEUING 0x0a0e
1689#define mmGCEA_DRAM_WR_PRI_QUEUING_BASE_IDX 0
1690#define mmGCEA_DRAM_RD_PRI_FIXED 0x0a0f
1691#define mmGCEA_DRAM_RD_PRI_FIXED_BASE_IDX 0
1692#define mmGCEA_DRAM_WR_PRI_FIXED 0x0a10
1693#define mmGCEA_DRAM_WR_PRI_FIXED_BASE_IDX 0
1694#define mmGCEA_DRAM_RD_PRI_URGENCY 0x0a11
1695#define mmGCEA_DRAM_RD_PRI_URGENCY_BASE_IDX 0
1696#define mmGCEA_DRAM_WR_PRI_URGENCY 0x0a12
1697#define mmGCEA_DRAM_WR_PRI_URGENCY_BASE_IDX 0
1698#define mmGCEA_DRAM_RD_PRI_QUANT_PRI1 0x0a13
1699#define mmGCEA_DRAM_RD_PRI_QUANT_PRI1_BASE_IDX 0
1700#define mmGCEA_DRAM_RD_PRI_QUANT_PRI2 0x0a14
1701#define mmGCEA_DRAM_RD_PRI_QUANT_PRI2_BASE_IDX 0
1702#define mmGCEA_DRAM_RD_PRI_QUANT_PRI3 0x0a15
1703#define mmGCEA_DRAM_RD_PRI_QUANT_PRI3_BASE_IDX 0
1704#define mmGCEA_DRAM_WR_PRI_QUANT_PRI1 0x0a16
1705#define mmGCEA_DRAM_WR_PRI_QUANT_PRI1_BASE_IDX 0
1706#define mmGCEA_DRAM_WR_PRI_QUANT_PRI2 0x0a17
1707#define mmGCEA_DRAM_WR_PRI_QUANT_PRI2_BASE_IDX 0
1708#define mmGCEA_DRAM_WR_PRI_QUANT_PRI3 0x0a18
1709#define mmGCEA_DRAM_WR_PRI_QUANT_PRI3_BASE_IDX 0
1710#define mmGCEA_ADDRNORM_BASE_ADDR0 0x0a34
1711#define mmGCEA_ADDRNORM_BASE_ADDR0_BASE_IDX 0
1712#define mmGCEA_ADDRNORM_LIMIT_ADDR0 0x0a35
1713#define mmGCEA_ADDRNORM_LIMIT_ADDR0_BASE_IDX 0
1714#define mmGCEA_ADDRNORM_BASE_ADDR1 0x0a36
1715#define mmGCEA_ADDRNORM_BASE_ADDR1_BASE_IDX 0
1716#define mmGCEA_ADDRNORM_LIMIT_ADDR1 0x0a37
1717#define mmGCEA_ADDRNORM_LIMIT_ADDR1_BASE_IDX 0
1718#define mmGCEA_ADDRNORM_OFFSET_ADDR1 0x0a38
1719#define mmGCEA_ADDRNORM_OFFSET_ADDR1_BASE_IDX 0
1720#define mmGCEA_ADDRNORMDRAM_HOLE_CNTL 0x0a43
1721#define mmGCEA_ADDRNORMDRAM_HOLE_CNTL_BASE_IDX 0
1722#define mmGCEA_ADDRNORMDRAM_TRICHANNEL_CFG 0x0a45
1723#define mmGCEA_ADDRNORMDRAM_TRICHANNEL_CFG_BASE_IDX 0
1724#define mmGCEA_ADDRDEC_BANK_CFG 0x0a47
1725#define mmGCEA_ADDRDEC_BANK_CFG_BASE_IDX 0
1726#define mmGCEA_ADDRDEC_MISC_CFG 0x0a48
1727#define mmGCEA_ADDRDEC_MISC_CFG_BASE_IDX 0
1728#define mmGCEA_ADDRDECDRAM_ADDR_HASH_BANK0 0x0a49
1729#define mmGCEA_ADDRDECDRAM_ADDR_HASH_BANK0_BASE_IDX 0
1730#define mmGCEA_ADDRDECDRAM_ADDR_HASH_BANK1 0x0a4a
1731#define mmGCEA_ADDRDECDRAM_ADDR_HASH_BANK1_BASE_IDX 0
1732#define mmGCEA_ADDRDECDRAM_ADDR_HASH_BANK2 0x0a4b
1733#define mmGCEA_ADDRDECDRAM_ADDR_HASH_BANK2_BASE_IDX 0
1734#define mmGCEA_ADDRDECDRAM_ADDR_HASH_BANK3 0x0a4c
1735#define mmGCEA_ADDRDECDRAM_ADDR_HASH_BANK3_BASE_IDX 0
1736#define mmGCEA_ADDRDECDRAM_ADDR_HASH_BANK4 0x0a4d
1737#define mmGCEA_ADDRDECDRAM_ADDR_HASH_BANK4_BASE_IDX 0
1738#define mmGCEA_ADDRDECDRAM_ADDR_HASH_PC 0x0a4e
1739#define mmGCEA_ADDRDECDRAM_ADDR_HASH_PC_BASE_IDX 0
1740#define mmGCEA_ADDRDECDRAM_ADDR_HASH_PC2 0x0a4f
1741#define mmGCEA_ADDRDECDRAM_ADDR_HASH_PC2_BASE_IDX 0
1742#define mmGCEA_ADDRDECDRAM_ADDR_HASH_CS0 0x0a50
1743#define mmGCEA_ADDRDECDRAM_ADDR_HASH_CS0_BASE_IDX 0
1744#define mmGCEA_ADDRDECDRAM_ADDR_HASH_CS1 0x0a51
1745#define mmGCEA_ADDRDECDRAM_ADDR_HASH_CS1_BASE_IDX 0
1746#define mmGCEA_ADDRDECDRAM_HARVEST_ENABLE 0x0a52
1747#define mmGCEA_ADDRDECDRAM_HARVEST_ENABLE_BASE_IDX 0
1748#define mmGCEA_ADDRDEC0_BASE_ADDR_CS0 0x0a5d
1749#define mmGCEA_ADDRDEC0_BASE_ADDR_CS0_BASE_IDX 0
1750#define mmGCEA_ADDRDEC0_BASE_ADDR_CS1 0x0a5e
1751#define mmGCEA_ADDRDEC0_BASE_ADDR_CS1_BASE_IDX 0
1752#define mmGCEA_ADDRDEC0_BASE_ADDR_CS2 0x0a5f
1753#define mmGCEA_ADDRDEC0_BASE_ADDR_CS2_BASE_IDX 0
1754#define mmGCEA_ADDRDEC0_BASE_ADDR_CS3 0x0a60
1755#define mmGCEA_ADDRDEC0_BASE_ADDR_CS3_BASE_IDX 0
1756#define mmGCEA_ADDRDEC0_BASE_ADDR_SECCS0 0x0a61
1757#define mmGCEA_ADDRDEC0_BASE_ADDR_SECCS0_BASE_IDX 0
1758#define mmGCEA_ADDRDEC0_BASE_ADDR_SECCS1 0x0a62
1759#define mmGCEA_ADDRDEC0_BASE_ADDR_SECCS1_BASE_IDX 0
1760#define mmGCEA_ADDRDEC0_BASE_ADDR_SECCS2 0x0a63
1761#define mmGCEA_ADDRDEC0_BASE_ADDR_SECCS2_BASE_IDX 0
1762#define mmGCEA_ADDRDEC0_BASE_ADDR_SECCS3 0x0a64
1763#define mmGCEA_ADDRDEC0_BASE_ADDR_SECCS3_BASE_IDX 0
1764#define mmGCEA_ADDRDEC0_ADDR_MASK_CS01 0x0a65
1765#define mmGCEA_ADDRDEC0_ADDR_MASK_CS01_BASE_IDX 0
1766#define mmGCEA_ADDRDEC0_ADDR_MASK_CS23 0x0a66
1767#define mmGCEA_ADDRDEC0_ADDR_MASK_CS23_BASE_IDX 0
1768#define mmGCEA_ADDRDEC0_ADDR_MASK_SECCS01 0x0a67
1769#define mmGCEA_ADDRDEC0_ADDR_MASK_SECCS01_BASE_IDX 0
1770#define mmGCEA_ADDRDEC0_ADDR_MASK_SECCS23 0x0a68
1771#define mmGCEA_ADDRDEC0_ADDR_MASK_SECCS23_BASE_IDX 0
1772#define mmGCEA_ADDRDEC0_ADDR_CFG_CS01 0x0a69
1773#define mmGCEA_ADDRDEC0_ADDR_CFG_CS01_BASE_IDX 0
1774#define mmGCEA_ADDRDEC0_ADDR_CFG_CS23 0x0a6a
1775#define mmGCEA_ADDRDEC0_ADDR_CFG_CS23_BASE_IDX 0
1776#define mmGCEA_ADDRDEC0_ADDR_SEL_CS01 0x0a6b
1777#define mmGCEA_ADDRDEC0_ADDR_SEL_CS01_BASE_IDX 0
1778#define mmGCEA_ADDRDEC0_ADDR_SEL_CS23 0x0a6c
1779#define mmGCEA_ADDRDEC0_ADDR_SEL_CS23_BASE_IDX 0
1780#define mmGCEA_ADDRDEC0_COL_SEL_LO_CS01 0x0a6d
1781#define mmGCEA_ADDRDEC0_COL_SEL_LO_CS01_BASE_IDX 0
1782#define mmGCEA_ADDRDEC0_COL_SEL_LO_CS23 0x0a6e
1783#define mmGCEA_ADDRDEC0_COL_SEL_LO_CS23_BASE_IDX 0
1784#define mmGCEA_ADDRDEC0_COL_SEL_HI_CS01 0x0a6f
1785#define mmGCEA_ADDRDEC0_COL_SEL_HI_CS01_BASE_IDX 0
1786#define mmGCEA_ADDRDEC0_COL_SEL_HI_CS23 0x0a70
1787#define mmGCEA_ADDRDEC0_COL_SEL_HI_CS23_BASE_IDX 0
1788#define mmGCEA_ADDRDEC0_RM_SEL_CS01 0x0a71
1789#define mmGCEA_ADDRDEC0_RM_SEL_CS01_BASE_IDX 0
1790#define mmGCEA_ADDRDEC0_RM_SEL_CS23 0x0a72
1791#define mmGCEA_ADDRDEC0_RM_SEL_CS23_BASE_IDX 0
1792#define mmGCEA_ADDRDEC0_RM_SEL_SECCS01 0x0a73
1793#define mmGCEA_ADDRDEC0_RM_SEL_SECCS01_BASE_IDX 0
1794#define mmGCEA_ADDRDEC0_RM_SEL_SECCS23 0x0a74
1795#define mmGCEA_ADDRDEC0_RM_SEL_SECCS23_BASE_IDX 0
1796#define mmGCEA_ADDRDEC1_BASE_ADDR_CS0 0x0a75
1797#define mmGCEA_ADDRDEC1_BASE_ADDR_CS0_BASE_IDX 0
1798#define mmGCEA_ADDRDEC1_BASE_ADDR_CS1 0x0a76
1799#define mmGCEA_ADDRDEC1_BASE_ADDR_CS1_BASE_IDX 0
1800#define mmGCEA_ADDRDEC1_BASE_ADDR_CS2 0x0a77
1801#define mmGCEA_ADDRDEC1_BASE_ADDR_CS2_BASE_IDX 0
1802#define mmGCEA_ADDRDEC1_BASE_ADDR_CS3 0x0a78
1803#define mmGCEA_ADDRDEC1_BASE_ADDR_CS3_BASE_IDX 0
1804#define mmGCEA_ADDRDEC1_BASE_ADDR_SECCS0 0x0a79
1805#define mmGCEA_ADDRDEC1_BASE_ADDR_SECCS0_BASE_IDX 0
1806#define mmGCEA_ADDRDEC1_BASE_ADDR_SECCS1 0x0a7a
1807#define mmGCEA_ADDRDEC1_BASE_ADDR_SECCS1_BASE_IDX 0
1808#define mmGCEA_ADDRDEC1_BASE_ADDR_SECCS2 0x0a7b
1809#define mmGCEA_ADDRDEC1_BASE_ADDR_SECCS2_BASE_IDX 0
1810#define mmGCEA_ADDRDEC1_BASE_ADDR_SECCS3 0x0a7c
1811#define mmGCEA_ADDRDEC1_BASE_ADDR_SECCS3_BASE_IDX 0
1812#define mmGCEA_ADDRDEC1_ADDR_MASK_CS01 0x0a7d
1813#define mmGCEA_ADDRDEC1_ADDR_MASK_CS01_BASE_IDX 0
1814#define mmGCEA_ADDRDEC1_ADDR_MASK_CS23 0x0a7e
1815#define mmGCEA_ADDRDEC1_ADDR_MASK_CS23_BASE_IDX 0
1816#define mmGCEA_ADDRDEC1_ADDR_MASK_SECCS01 0x0a7f
1817#define mmGCEA_ADDRDEC1_ADDR_MASK_SECCS01_BASE_IDX 0
1818#define mmGCEA_ADDRDEC1_ADDR_MASK_SECCS23 0x0a80
1819#define mmGCEA_ADDRDEC1_ADDR_MASK_SECCS23_BASE_IDX 0
1820#define mmGCEA_ADDRDEC1_ADDR_CFG_CS01 0x0a81
1821#define mmGCEA_ADDRDEC1_ADDR_CFG_CS01_BASE_IDX 0
1822#define mmGCEA_ADDRDEC1_ADDR_CFG_CS23 0x0a82
1823#define mmGCEA_ADDRDEC1_ADDR_CFG_CS23_BASE_IDX 0
1824#define mmGCEA_ADDRDEC1_ADDR_SEL_CS01 0x0a83
1825#define mmGCEA_ADDRDEC1_ADDR_SEL_CS01_BASE_IDX 0
1826#define mmGCEA_ADDRDEC1_ADDR_SEL_CS23 0x0a84
1827#define mmGCEA_ADDRDEC1_ADDR_SEL_CS23_BASE_IDX 0
1828#define mmGCEA_ADDRDEC1_COL_SEL_LO_CS01 0x0a85
1829#define mmGCEA_ADDRDEC1_COL_SEL_LO_CS01_BASE_IDX 0
1830#define mmGCEA_ADDRDEC1_COL_SEL_LO_CS23 0x0a86
1831#define mmGCEA_ADDRDEC1_COL_SEL_LO_CS23_BASE_IDX 0
1832#define mmGCEA_ADDRDEC1_COL_SEL_HI_CS01 0x0a87
1833#define mmGCEA_ADDRDEC1_COL_SEL_HI_CS01_BASE_IDX 0
1834#define mmGCEA_ADDRDEC1_COL_SEL_HI_CS23 0x0a88
1835#define mmGCEA_ADDRDEC1_COL_SEL_HI_CS23_BASE_IDX 0
1836#define mmGCEA_ADDRDEC1_RM_SEL_CS01 0x0a89
1837#define mmGCEA_ADDRDEC1_RM_SEL_CS01_BASE_IDX 0
1838#define mmGCEA_ADDRDEC1_RM_SEL_CS23 0x0a8a
1839#define mmGCEA_ADDRDEC1_RM_SEL_CS23_BASE_IDX 0
1840#define mmGCEA_ADDRDEC1_RM_SEL_SECCS01 0x0a8b
1841#define mmGCEA_ADDRDEC1_RM_SEL_SECCS01_BASE_IDX 0
1842#define mmGCEA_ADDRDEC1_RM_SEL_SECCS23 0x0a8c
1843#define mmGCEA_ADDRDEC1_RM_SEL_SECCS23_BASE_IDX 0
1844#define mmGCEA_IO_RD_CLI2GRP_MAP0 0x0ad5
1845#define mmGCEA_IO_RD_CLI2GRP_MAP0_BASE_IDX 0
1846#define mmGCEA_IO_RD_CLI2GRP_MAP1 0x0ad6
1847#define mmGCEA_IO_RD_CLI2GRP_MAP1_BASE_IDX 0
1848#define mmGCEA_IO_WR_CLI2GRP_MAP0 0x0ad7
1849#define mmGCEA_IO_WR_CLI2GRP_MAP0_BASE_IDX 0
1850#define mmGCEA_IO_WR_CLI2GRP_MAP1 0x0ad8
1851#define mmGCEA_IO_WR_CLI2GRP_MAP1_BASE_IDX 0
1852#define mmGCEA_IO_RD_COMBINE_FLUSH 0x0ad9
1853#define mmGCEA_IO_RD_COMBINE_FLUSH_BASE_IDX 0
1854#define mmGCEA_IO_WR_COMBINE_FLUSH 0x0ada
1855#define mmGCEA_IO_WR_COMBINE_FLUSH_BASE_IDX 0
1856#define mmGCEA_IO_GROUP_BURST 0x0adb
1857#define mmGCEA_IO_GROUP_BURST_BASE_IDX 0
1858#define mmGCEA_IO_RD_PRI_AGE 0x0adc
1859#define mmGCEA_IO_RD_PRI_AGE_BASE_IDX 0
1860#define mmGCEA_IO_WR_PRI_AGE 0x0add
1861#define mmGCEA_IO_WR_PRI_AGE_BASE_IDX 0
1862#define mmGCEA_IO_RD_PRI_QUEUING 0x0ade
1863#define mmGCEA_IO_RD_PRI_QUEUING_BASE_IDX 0
1864#define mmGCEA_IO_WR_PRI_QUEUING 0x0adf
1865#define mmGCEA_IO_WR_PRI_QUEUING_BASE_IDX 0
1866#define mmGCEA_IO_RD_PRI_FIXED 0x0ae0
1867#define mmGCEA_IO_RD_PRI_FIXED_BASE_IDX 0
1868#define mmGCEA_IO_WR_PRI_FIXED 0x0ae1
1869#define mmGCEA_IO_WR_PRI_FIXED_BASE_IDX 0
1870#define mmGCEA_IO_RD_PRI_URGENCY 0x0ae2
1871#define mmGCEA_IO_RD_PRI_URGENCY_BASE_IDX 0
1872#define mmGCEA_IO_WR_PRI_URGENCY 0x0ae3
1873#define mmGCEA_IO_WR_PRI_URGENCY_BASE_IDX 0
1874#define mmGCEA_IO_RD_PRI_URGENCY_MASK 0x0ae4
1875#define mmGCEA_IO_RD_PRI_URGENCY_MASK_BASE_IDX 0
1876#define mmGCEA_IO_WR_PRI_URGENCY_MASK 0x0ae5
1877#define mmGCEA_IO_WR_PRI_URGENCY_MASK_BASE_IDX 0
1878#define mmGCEA_IO_RD_PRI_QUANT_PRI1 0x0ae6
1879#define mmGCEA_IO_RD_PRI_QUANT_PRI1_BASE_IDX 0
1880#define mmGCEA_IO_RD_PRI_QUANT_PRI2 0x0ae7
1881#define mmGCEA_IO_RD_PRI_QUANT_PRI2_BASE_IDX 0
1882#define mmGCEA_IO_RD_PRI_QUANT_PRI3 0x0ae8
1883#define mmGCEA_IO_RD_PRI_QUANT_PRI3_BASE_IDX 0
1884#define mmGCEA_IO_WR_PRI_QUANT_PRI1 0x0ae9
1885#define mmGCEA_IO_WR_PRI_QUANT_PRI1_BASE_IDX 0
1886#define mmGCEA_IO_WR_PRI_QUANT_PRI2 0x0aea
1887#define mmGCEA_IO_WR_PRI_QUANT_PRI2_BASE_IDX 0
1888#define mmGCEA_IO_WR_PRI_QUANT_PRI3 0x0aeb
1889#define mmGCEA_IO_WR_PRI_QUANT_PRI3_BASE_IDX 0
1890#define mmGCEA_SDP_ARB_DRAM 0x0aec
1891#define mmGCEA_SDP_ARB_DRAM_BASE_IDX 0
1892#define mmGCEA_SDP_ARB_FINAL 0x0aee
1893#define mmGCEA_SDP_ARB_FINAL_BASE_IDX 0
1894#define mmGCEA_SDP_DRAM_PRIORITY 0x0aef
1895#define mmGCEA_SDP_DRAM_PRIORITY_BASE_IDX 0
1896#define mmGCEA_SDP_IO_PRIORITY 0x0af1
1897#define mmGCEA_SDP_IO_PRIORITY_BASE_IDX 0
1898#define mmGCEA_SDP_CREDITS 0x0af2
1899#define mmGCEA_SDP_CREDITS_BASE_IDX 0
1900#define mmGCEA_SDP_TAG_RESERVE0 0x0af3
1901#define mmGCEA_SDP_TAG_RESERVE0_BASE_IDX 0
1902#define mmGCEA_SDP_TAG_RESERVE1 0x0af4
1903#define mmGCEA_SDP_TAG_RESERVE1_BASE_IDX 0
1904#define mmGCEA_SDP_VCC_RESERVE0 0x0af5
1905#define mmGCEA_SDP_VCC_RESERVE0_BASE_IDX 0
1906#define mmGCEA_SDP_VCC_RESERVE1 0x0af6
1907#define mmGCEA_SDP_VCC_RESERVE1_BASE_IDX 0
1908#define mmGCEA_SDP_VCD_RESERVE0 0x0af7
1909#define mmGCEA_SDP_VCD_RESERVE0_BASE_IDX 0
1910#define mmGCEA_SDP_VCD_RESERVE1 0x0af8
1911#define mmGCEA_SDP_VCD_RESERVE1_BASE_IDX 0
1912#define mmGCEA_SDP_REQ_CNTL 0x0af9
1913#define mmGCEA_SDP_REQ_CNTL_BASE_IDX 0
1914#define mmGCEA_MISC 0x0afa
1915#define mmGCEA_MISC_BASE_IDX 0
1916#define mmGCEA_LATENCY_SAMPLING 0x0afb
1917#define mmGCEA_LATENCY_SAMPLING_BASE_IDX 0
1918#define mmGCEA_PERFCOUNTER_LO 0x0afc
1919#define mmGCEA_PERFCOUNTER_LO_BASE_IDX 0
1920#define mmGCEA_PERFCOUNTER_HI 0x0afd
1921#define mmGCEA_PERFCOUNTER_HI_BASE_IDX 0
1922#define mmGCEA_PERFCOUNTER0_CFG 0x0afe
1923#define mmGCEA_PERFCOUNTER0_CFG_BASE_IDX 0
1924#define mmGCEA_PERFCOUNTER1_CFG 0x0aff
1925#define mmGCEA_PERFCOUNTER1_CFG_BASE_IDX 0
1926
1927
1928// addressBlock: gc_tcdec
1929// base address: 0xac00
1930#define mmTCP_INVALIDATE 0x0b00
1931#define mmTCP_INVALIDATE_BASE_IDX 0
1932#define mmTCP_STATUS 0x0b01
1933#define mmTCP_STATUS_BASE_IDX 0
1934#define mmTCP_CNTL 0x0b02
1935#define mmTCP_CNTL_BASE_IDX 0
1936#define mmTCP_CHAN_STEER_LO 0x0b03
1937#define mmTCP_CHAN_STEER_LO_BASE_IDX 0
1938#define mmTCP_CHAN_STEER_HI 0x0b04
1939#define mmTCP_CHAN_STEER_HI_BASE_IDX 0
1940#define mmTCP_ADDR_CONFIG 0x0b05
1941#define mmTCP_ADDR_CONFIG_BASE_IDX 0
1942#define mmTCP_CREDIT 0x0b06
1943#define mmTCP_CREDIT_BASE_IDX 0
1944#define mmTCP_BUFFER_ADDR_HASH_CNTL 0x0b16
1945#define mmTCP_BUFFER_ADDR_HASH_CNTL_BASE_IDX 0
1946#define mmTC_CFG_L1_LOAD_POLICY0 0x0b1a
1947#define mmTC_CFG_L1_LOAD_POLICY0_BASE_IDX 0
1948#define mmTC_CFG_L1_LOAD_POLICY1 0x0b1b
1949#define mmTC_CFG_L1_LOAD_POLICY1_BASE_IDX 0
1950#define mmTC_CFG_L1_STORE_POLICY 0x0b1c
1951#define mmTC_CFG_L1_STORE_POLICY_BASE_IDX 0
1952#define mmTC_CFG_L2_LOAD_POLICY0 0x0b1d
1953#define mmTC_CFG_L2_LOAD_POLICY0_BASE_IDX 0
1954#define mmTC_CFG_L2_LOAD_POLICY1 0x0b1e
1955#define mmTC_CFG_L2_LOAD_POLICY1_BASE_IDX 0
1956#define mmTC_CFG_L2_STORE_POLICY0 0x0b1f
1957#define mmTC_CFG_L2_STORE_POLICY0_BASE_IDX 0
1958#define mmTC_CFG_L2_STORE_POLICY1 0x0b20
1959#define mmTC_CFG_L2_STORE_POLICY1_BASE_IDX 0
1960#define mmTC_CFG_L2_ATOMIC_POLICY 0x0b21
1961#define mmTC_CFG_L2_ATOMIC_POLICY_BASE_IDX 0
1962#define mmTC_CFG_L1_VOLATILE 0x0b22
1963#define mmTC_CFG_L1_VOLATILE_BASE_IDX 0
1964#define mmTC_CFG_L2_VOLATILE 0x0b23
1965#define mmTC_CFG_L2_VOLATILE_BASE_IDX 0
1966#define mmTCI_STATUS 0x0b61
1967#define mmTCI_STATUS_BASE_IDX 0
1968#define mmTCI_CNTL_1 0x0b62
1969#define mmTCI_CNTL_1_BASE_IDX 0
1970#define mmTCI_CNTL_2 0x0b63
1971#define mmTCI_CNTL_2_BASE_IDX 0
1972#define mmTCC_CTRL 0x0b80
1973#define mmTCC_CTRL_BASE_IDX 0
1974#define mmTCC_CTRL2 0x0b81
1975#define mmTCC_CTRL2_BASE_IDX 0
1976#define mmTCC_REDUNDANCY 0x0b84
1977#define mmTCC_REDUNDANCY_BASE_IDX 0
1978#define mmTCC_EXE_DISABLE 0x0b85
1979#define mmTCC_EXE_DISABLE_BASE_IDX 0
1980#define mmTCC_DSM_CNTL 0x0b86
1981#define mmTCC_DSM_CNTL_BASE_IDX 0
1982#define mmTCC_DSM_CNTLA 0x0b87
1983#define mmTCC_DSM_CNTLA_BASE_IDX 0
1984#define mmTCC_DSM_CNTL2 0x0b88
1985#define mmTCC_DSM_CNTL2_BASE_IDX 0
1986#define mmTCC_DSM_CNTL2A 0x0b89
1987#define mmTCC_DSM_CNTL2A_BASE_IDX 0
1988#define mmTCC_DSM_CNTL2B 0x0b8a
1989#define mmTCC_DSM_CNTL2B_BASE_IDX 0
1990#define mmTCC_WBINVL2 0x0b8b
1991#define mmTCC_WBINVL2_BASE_IDX 0
1992#define mmTCC_SOFT_RESET 0x0b8c
1993#define mmTCC_SOFT_RESET_BASE_IDX 0
1994#define mmTCA_CTRL 0x0bc0
1995#define mmTCA_CTRL_BASE_IDX 0
1996#define mmTCA_BURST_MASK 0x0bc1
1997#define mmTCA_BURST_MASK_BASE_IDX 0
1998#define mmTCA_BURST_CTRL 0x0bc2
1999#define mmTCA_BURST_CTRL_BASE_IDX 0
2000#define mmTCA_DSM_CNTL 0x0bc3
2001#define mmTCA_DSM_CNTL_BASE_IDX 0
2002#define mmTCA_DSM_CNTL2 0x0bc4
2003#define mmTCA_DSM_CNTL2_BASE_IDX 0
2004
2005
2006// addressBlock: gc_shdec
2007// base address: 0xb000
2008#define mmSPI_SHADER_PGM_RSRC3_PS 0x0c07
2009#define mmSPI_SHADER_PGM_RSRC3_PS_BASE_IDX 0
2010#define mmSPI_SHADER_PGM_LO_PS 0x0c08
2011#define mmSPI_SHADER_PGM_LO_PS_BASE_IDX 0
2012#define mmSPI_SHADER_PGM_HI_PS 0x0c09
2013#define mmSPI_SHADER_PGM_HI_PS_BASE_IDX 0
2014#define mmSPI_SHADER_PGM_RSRC1_PS 0x0c0a
2015#define mmSPI_SHADER_PGM_RSRC1_PS_BASE_IDX 0
2016#define mmSPI_SHADER_PGM_RSRC2_PS 0x0c0b
2017#define mmSPI_SHADER_PGM_RSRC2_PS_BASE_IDX 0
2018#define mmSPI_SHADER_USER_DATA_PS_0 0x0c0c
2019#define mmSPI_SHADER_USER_DATA_PS_0_BASE_IDX 0
2020#define mmSPI_SHADER_USER_DATA_PS_1 0x0c0d
2021#define mmSPI_SHADER_USER_DATA_PS_1_BASE_IDX 0
2022#define mmSPI_SHADER_USER_DATA_PS_2 0x0c0e
2023#define mmSPI_SHADER_USER_DATA_PS_2_BASE_IDX 0
2024#define mmSPI_SHADER_USER_DATA_PS_3 0x0c0f
2025#define mmSPI_SHADER_USER_DATA_PS_3_BASE_IDX 0
2026#define mmSPI_SHADER_USER_DATA_PS_4 0x0c10
2027#define mmSPI_SHADER_USER_DATA_PS_4_BASE_IDX 0
2028#define mmSPI_SHADER_USER_DATA_PS_5 0x0c11
2029#define mmSPI_SHADER_USER_DATA_PS_5_BASE_IDX 0
2030#define mmSPI_SHADER_USER_DATA_PS_6 0x0c12
2031#define mmSPI_SHADER_USER_DATA_PS_6_BASE_IDX 0
2032#define mmSPI_SHADER_USER_DATA_PS_7 0x0c13
2033#define mmSPI_SHADER_USER_DATA_PS_7_BASE_IDX 0
2034#define mmSPI_SHADER_USER_DATA_PS_8 0x0c14
2035#define mmSPI_SHADER_USER_DATA_PS_8_BASE_IDX 0
2036#define mmSPI_SHADER_USER_DATA_PS_9 0x0c15
2037#define mmSPI_SHADER_USER_DATA_PS_9_BASE_IDX 0
2038#define mmSPI_SHADER_USER_DATA_PS_10 0x0c16
2039#define mmSPI_SHADER_USER_DATA_PS_10_BASE_IDX 0
2040#define mmSPI_SHADER_USER_DATA_PS_11 0x0c17
2041#define mmSPI_SHADER_USER_DATA_PS_11_BASE_IDX 0
2042#define mmSPI_SHADER_USER_DATA_PS_12 0x0c18
2043#define mmSPI_SHADER_USER_DATA_PS_12_BASE_IDX 0
2044#define mmSPI_SHADER_USER_DATA_PS_13 0x0c19
2045#define mmSPI_SHADER_USER_DATA_PS_13_BASE_IDX 0
2046#define mmSPI_SHADER_USER_DATA_PS_14 0x0c1a
2047#define mmSPI_SHADER_USER_DATA_PS_14_BASE_IDX 0
2048#define mmSPI_SHADER_USER_DATA_PS_15 0x0c1b
2049#define mmSPI_SHADER_USER_DATA_PS_15_BASE_IDX 0
2050#define mmSPI_SHADER_USER_DATA_PS_16 0x0c1c
2051#define mmSPI_SHADER_USER_DATA_PS_16_BASE_IDX 0
2052#define mmSPI_SHADER_USER_DATA_PS_17 0x0c1d
2053#define mmSPI_SHADER_USER_DATA_PS_17_BASE_IDX 0
2054#define mmSPI_SHADER_USER_DATA_PS_18 0x0c1e
2055#define mmSPI_SHADER_USER_DATA_PS_18_BASE_IDX 0
2056#define mmSPI_SHADER_USER_DATA_PS_19 0x0c1f
2057#define mmSPI_SHADER_USER_DATA_PS_19_BASE_IDX 0
2058#define mmSPI_SHADER_USER_DATA_PS_20 0x0c20
2059#define mmSPI_SHADER_USER_DATA_PS_20_BASE_IDX 0
2060#define mmSPI_SHADER_USER_DATA_PS_21 0x0c21
2061#define mmSPI_SHADER_USER_DATA_PS_21_BASE_IDX 0
2062#define mmSPI_SHADER_USER_DATA_PS_22 0x0c22
2063#define mmSPI_SHADER_USER_DATA_PS_22_BASE_IDX 0
2064#define mmSPI_SHADER_USER_DATA_PS_23 0x0c23
2065#define mmSPI_SHADER_USER_DATA_PS_23_BASE_IDX 0
2066#define mmSPI_SHADER_USER_DATA_PS_24 0x0c24
2067#define mmSPI_SHADER_USER_DATA_PS_24_BASE_IDX 0
2068#define mmSPI_SHADER_USER_DATA_PS_25 0x0c25
2069#define mmSPI_SHADER_USER_DATA_PS_25_BASE_IDX 0
2070#define mmSPI_SHADER_USER_DATA_PS_26 0x0c26
2071#define mmSPI_SHADER_USER_DATA_PS_26_BASE_IDX 0
2072#define mmSPI_SHADER_USER_DATA_PS_27 0x0c27
2073#define mmSPI_SHADER_USER_DATA_PS_27_BASE_IDX 0
2074#define mmSPI_SHADER_USER_DATA_PS_28 0x0c28
2075#define mmSPI_SHADER_USER_DATA_PS_28_BASE_IDX 0
2076#define mmSPI_SHADER_USER_DATA_PS_29 0x0c29
2077#define mmSPI_SHADER_USER_DATA_PS_29_BASE_IDX 0
2078#define mmSPI_SHADER_USER_DATA_PS_30 0x0c2a
2079#define mmSPI_SHADER_USER_DATA_PS_30_BASE_IDX 0
2080#define mmSPI_SHADER_USER_DATA_PS_31 0x0c2b
2081#define mmSPI_SHADER_USER_DATA_PS_31_BASE_IDX 0
2082#define mmSPI_SHADER_PGM_RSRC3_VS 0x0c46
2083#define mmSPI_SHADER_PGM_RSRC3_VS_BASE_IDX 0
2084#define mmSPI_SHADER_LATE_ALLOC_VS 0x0c47
2085#define mmSPI_SHADER_LATE_ALLOC_VS_BASE_IDX 0
2086#define mmSPI_SHADER_PGM_LO_VS 0x0c48
2087#define mmSPI_SHADER_PGM_LO_VS_BASE_IDX 0
2088#define mmSPI_SHADER_PGM_HI_VS 0x0c49
2089#define mmSPI_SHADER_PGM_HI_VS_BASE_IDX 0
2090#define mmSPI_SHADER_PGM_RSRC1_VS 0x0c4a
2091#define mmSPI_SHADER_PGM_RSRC1_VS_BASE_IDX 0
2092#define mmSPI_SHADER_PGM_RSRC2_VS 0x0c4b
2093#define mmSPI_SHADER_PGM_RSRC2_VS_BASE_IDX 0
2094#define mmSPI_SHADER_USER_DATA_VS_0 0x0c4c
2095#define mmSPI_SHADER_USER_DATA_VS_0_BASE_IDX 0
2096#define mmSPI_SHADER_USER_DATA_VS_1 0x0c4d
2097#define mmSPI_SHADER_USER_DATA_VS_1_BASE_IDX 0
2098#define mmSPI_SHADER_USER_DATA_VS_2 0x0c4e
2099#define mmSPI_SHADER_USER_DATA_VS_2_BASE_IDX 0
2100#define mmSPI_SHADER_USER_DATA_VS_3 0x0c4f
2101#define mmSPI_SHADER_USER_DATA_VS_3_BASE_IDX 0
2102#define mmSPI_SHADER_USER_DATA_VS_4 0x0c50
2103#define mmSPI_SHADER_USER_DATA_VS_4_BASE_IDX 0
2104#define mmSPI_SHADER_USER_DATA_VS_5 0x0c51
2105#define mmSPI_SHADER_USER_DATA_VS_5_BASE_IDX 0
2106#define mmSPI_SHADER_USER_DATA_VS_6 0x0c52
2107#define mmSPI_SHADER_USER_DATA_VS_6_BASE_IDX 0
2108#define mmSPI_SHADER_USER_DATA_VS_7 0x0c53
2109#define mmSPI_SHADER_USER_DATA_VS_7_BASE_IDX 0
2110#define mmSPI_SHADER_USER_DATA_VS_8 0x0c54
2111#define mmSPI_SHADER_USER_DATA_VS_8_BASE_IDX 0
2112#define mmSPI_SHADER_USER_DATA_VS_9 0x0c55
2113#define mmSPI_SHADER_USER_DATA_VS_9_BASE_IDX 0
2114#define mmSPI_SHADER_USER_DATA_VS_10 0x0c56
2115#define mmSPI_SHADER_USER_DATA_VS_10_BASE_IDX 0
2116#define mmSPI_SHADER_USER_DATA_VS_11 0x0c57
2117#define mmSPI_SHADER_USER_DATA_VS_11_BASE_IDX 0
2118#define mmSPI_SHADER_USER_DATA_VS_12 0x0c58
2119#define mmSPI_SHADER_USER_DATA_VS_12_BASE_IDX 0
2120#define mmSPI_SHADER_USER_DATA_VS_13 0x0c59
2121#define mmSPI_SHADER_USER_DATA_VS_13_BASE_IDX 0
2122#define mmSPI_SHADER_USER_DATA_VS_14 0x0c5a
2123#define mmSPI_SHADER_USER_DATA_VS_14_BASE_IDX 0
2124#define mmSPI_SHADER_USER_DATA_VS_15 0x0c5b
2125#define mmSPI_SHADER_USER_DATA_VS_15_BASE_IDX 0
2126#define mmSPI_SHADER_USER_DATA_VS_16 0x0c5c
2127#define mmSPI_SHADER_USER_DATA_VS_16_BASE_IDX 0
2128#define mmSPI_SHADER_USER_DATA_VS_17 0x0c5d
2129#define mmSPI_SHADER_USER_DATA_VS_17_BASE_IDX 0
2130#define mmSPI_SHADER_USER_DATA_VS_18 0x0c5e
2131#define mmSPI_SHADER_USER_DATA_VS_18_BASE_IDX 0
2132#define mmSPI_SHADER_USER_DATA_VS_19 0x0c5f
2133#define mmSPI_SHADER_USER_DATA_VS_19_BASE_IDX 0
2134#define mmSPI_SHADER_USER_DATA_VS_20 0x0c60
2135#define mmSPI_SHADER_USER_DATA_VS_20_BASE_IDX 0
2136#define mmSPI_SHADER_USER_DATA_VS_21 0x0c61
2137#define mmSPI_SHADER_USER_DATA_VS_21_BASE_IDX 0
2138#define mmSPI_SHADER_USER_DATA_VS_22 0x0c62
2139#define mmSPI_SHADER_USER_DATA_VS_22_BASE_IDX 0
2140#define mmSPI_SHADER_USER_DATA_VS_23 0x0c63
2141#define mmSPI_SHADER_USER_DATA_VS_23_BASE_IDX 0
2142#define mmSPI_SHADER_USER_DATA_VS_24 0x0c64
2143#define mmSPI_SHADER_USER_DATA_VS_24_BASE_IDX 0
2144#define mmSPI_SHADER_USER_DATA_VS_25 0x0c65
2145#define mmSPI_SHADER_USER_DATA_VS_25_BASE_IDX 0
2146#define mmSPI_SHADER_USER_DATA_VS_26 0x0c66
2147#define mmSPI_SHADER_USER_DATA_VS_26_BASE_IDX 0
2148#define mmSPI_SHADER_USER_DATA_VS_27 0x0c67
2149#define mmSPI_SHADER_USER_DATA_VS_27_BASE_IDX 0
2150#define mmSPI_SHADER_USER_DATA_VS_28 0x0c68
2151#define mmSPI_SHADER_USER_DATA_VS_28_BASE_IDX 0
2152#define mmSPI_SHADER_USER_DATA_VS_29 0x0c69
2153#define mmSPI_SHADER_USER_DATA_VS_29_BASE_IDX 0
2154#define mmSPI_SHADER_USER_DATA_VS_30 0x0c6a
2155#define mmSPI_SHADER_USER_DATA_VS_30_BASE_IDX 0
2156#define mmSPI_SHADER_USER_DATA_VS_31 0x0c6b
2157#define mmSPI_SHADER_USER_DATA_VS_31_BASE_IDX 0
2158#define mmSPI_SHADER_PGM_RSRC2_GS_VS 0x0c7c
2159#define mmSPI_SHADER_PGM_RSRC2_GS_VS_BASE_IDX 0
2160#define mmSPI_SHADER_PGM_RSRC4_GS 0x0c81
2161#define mmSPI_SHADER_PGM_RSRC4_GS_BASE_IDX 0
2162#define mmSPI_SHADER_USER_DATA_ADDR_LO_GS 0x0c82
2163#define mmSPI_SHADER_USER_DATA_ADDR_LO_GS_BASE_IDX 0
2164#define mmSPI_SHADER_USER_DATA_ADDR_HI_GS 0x0c83
2165#define mmSPI_SHADER_USER_DATA_ADDR_HI_GS_BASE_IDX 0
2166#define mmSPI_SHADER_PGM_LO_ES 0x0c84
2167#define mmSPI_SHADER_PGM_LO_ES_BASE_IDX 0
2168#define mmSPI_SHADER_PGM_HI_ES 0x0c85
2169#define mmSPI_SHADER_PGM_HI_ES_BASE_IDX 0
2170#define mmSPI_SHADER_PGM_RSRC3_GS 0x0c87
2171#define mmSPI_SHADER_PGM_RSRC3_GS_BASE_IDX 0
2172#define mmSPI_SHADER_PGM_LO_GS 0x0c88
2173#define mmSPI_SHADER_PGM_LO_GS_BASE_IDX 0
2174#define mmSPI_SHADER_PGM_HI_GS 0x0c89
2175#define mmSPI_SHADER_PGM_HI_GS_BASE_IDX 0
2176#define mmSPI_SHADER_PGM_RSRC1_GS 0x0c8a
2177#define mmSPI_SHADER_PGM_RSRC1_GS_BASE_IDX 0
2178#define mmSPI_SHADER_PGM_RSRC2_GS 0x0c8b
2179#define mmSPI_SHADER_PGM_RSRC2_GS_BASE_IDX 0
2180#define mmSPI_SHADER_USER_DATA_ES_0 0x0ccc
2181#define mmSPI_SHADER_USER_DATA_ES_0_BASE_IDX 0
2182#define mmSPI_SHADER_USER_DATA_ES_1 0x0ccd
2183#define mmSPI_SHADER_USER_DATA_ES_1_BASE_IDX 0
2184#define mmSPI_SHADER_USER_DATA_ES_2 0x0cce
2185#define mmSPI_SHADER_USER_DATA_ES_2_BASE_IDX 0
2186#define mmSPI_SHADER_USER_DATA_ES_3 0x0ccf
2187#define mmSPI_SHADER_USER_DATA_ES_3_BASE_IDX 0
2188#define mmSPI_SHADER_USER_DATA_ES_4 0x0cd0
2189#define mmSPI_SHADER_USER_DATA_ES_4_BASE_IDX 0
2190#define mmSPI_SHADER_USER_DATA_ES_5 0x0cd1
2191#define mmSPI_SHADER_USER_DATA_ES_5_BASE_IDX 0
2192#define mmSPI_SHADER_USER_DATA_ES_6 0x0cd2
2193#define mmSPI_SHADER_USER_DATA_ES_6_BASE_IDX 0
2194#define mmSPI_SHADER_USER_DATA_ES_7 0x0cd3
2195#define mmSPI_SHADER_USER_DATA_ES_7_BASE_IDX 0
2196#define mmSPI_SHADER_USER_DATA_ES_8 0x0cd4
2197#define mmSPI_SHADER_USER_DATA_ES_8_BASE_IDX 0
2198#define mmSPI_SHADER_USER_DATA_ES_9 0x0cd5
2199#define mmSPI_SHADER_USER_DATA_ES_9_BASE_IDX 0
2200#define mmSPI_SHADER_USER_DATA_ES_10 0x0cd6
2201#define mmSPI_SHADER_USER_DATA_ES_10_BASE_IDX 0
2202#define mmSPI_SHADER_USER_DATA_ES_11 0x0cd7
2203#define mmSPI_SHADER_USER_DATA_ES_11_BASE_IDX 0
2204#define mmSPI_SHADER_USER_DATA_ES_12 0x0cd8
2205#define mmSPI_SHADER_USER_DATA_ES_12_BASE_IDX 0
2206#define mmSPI_SHADER_USER_DATA_ES_13 0x0cd9
2207#define mmSPI_SHADER_USER_DATA_ES_13_BASE_IDX 0
2208#define mmSPI_SHADER_USER_DATA_ES_14 0x0cda
2209#define mmSPI_SHADER_USER_DATA_ES_14_BASE_IDX 0
2210#define mmSPI_SHADER_USER_DATA_ES_15 0x0cdb
2211#define mmSPI_SHADER_USER_DATA_ES_15_BASE_IDX 0
2212#define mmSPI_SHADER_USER_DATA_ES_16 0x0cdc
2213#define mmSPI_SHADER_USER_DATA_ES_16_BASE_IDX 0
2214#define mmSPI_SHADER_USER_DATA_ES_17 0x0cdd
2215#define mmSPI_SHADER_USER_DATA_ES_17_BASE_IDX 0
2216#define mmSPI_SHADER_USER_DATA_ES_18 0x0cde
2217#define mmSPI_SHADER_USER_DATA_ES_18_BASE_IDX 0
2218#define mmSPI_SHADER_USER_DATA_ES_19 0x0cdf
2219#define mmSPI_SHADER_USER_DATA_ES_19_BASE_IDX 0
2220#define mmSPI_SHADER_USER_DATA_ES_20 0x0ce0
2221#define mmSPI_SHADER_USER_DATA_ES_20_BASE_IDX 0
2222#define mmSPI_SHADER_USER_DATA_ES_21 0x0ce1
2223#define mmSPI_SHADER_USER_DATA_ES_21_BASE_IDX 0
2224#define mmSPI_SHADER_USER_DATA_ES_22 0x0ce2
2225#define mmSPI_SHADER_USER_DATA_ES_22_BASE_IDX 0
2226#define mmSPI_SHADER_USER_DATA_ES_23 0x0ce3
2227#define mmSPI_SHADER_USER_DATA_ES_23_BASE_IDX 0
2228#define mmSPI_SHADER_USER_DATA_ES_24 0x0ce4
2229#define mmSPI_SHADER_USER_DATA_ES_24_BASE_IDX 0
2230#define mmSPI_SHADER_USER_DATA_ES_25 0x0ce5
2231#define mmSPI_SHADER_USER_DATA_ES_25_BASE_IDX 0
2232#define mmSPI_SHADER_USER_DATA_ES_26 0x0ce6
2233#define mmSPI_SHADER_USER_DATA_ES_26_BASE_IDX 0
2234#define mmSPI_SHADER_USER_DATA_ES_27 0x0ce7
2235#define mmSPI_SHADER_USER_DATA_ES_27_BASE_IDX 0
2236#define mmSPI_SHADER_USER_DATA_ES_28 0x0ce8
2237#define mmSPI_SHADER_USER_DATA_ES_28_BASE_IDX 0
2238#define mmSPI_SHADER_USER_DATA_ES_29 0x0ce9
2239#define mmSPI_SHADER_USER_DATA_ES_29_BASE_IDX 0
2240#define mmSPI_SHADER_USER_DATA_ES_30 0x0cea
2241#define mmSPI_SHADER_USER_DATA_ES_30_BASE_IDX 0
2242#define mmSPI_SHADER_USER_DATA_ES_31 0x0ceb
2243#define mmSPI_SHADER_USER_DATA_ES_31_BASE_IDX 0
2244#define mmSPI_SHADER_PGM_RSRC4_HS 0x0d01
2245#define mmSPI_SHADER_PGM_RSRC4_HS_BASE_IDX 0
2246#define mmSPI_SHADER_USER_DATA_ADDR_LO_HS 0x0d02
2247#define mmSPI_SHADER_USER_DATA_ADDR_LO_HS_BASE_IDX 0
2248#define mmSPI_SHADER_USER_DATA_ADDR_HI_HS 0x0d03
2249#define mmSPI_SHADER_USER_DATA_ADDR_HI_HS_BASE_IDX 0
2250#define mmSPI_SHADER_PGM_LO_LS 0x0d04
2251#define mmSPI_SHADER_PGM_LO_LS_BASE_IDX 0
2252#define mmSPI_SHADER_PGM_HI_LS 0x0d05
2253#define mmSPI_SHADER_PGM_HI_LS_BASE_IDX 0
2254#define mmSPI_SHADER_PGM_RSRC3_HS 0x0d07
2255#define mmSPI_SHADER_PGM_RSRC3_HS_BASE_IDX 0
2256#define mmSPI_SHADER_PGM_LO_HS 0x0d08
2257#define mmSPI_SHADER_PGM_LO_HS_BASE_IDX 0
2258#define mmSPI_SHADER_PGM_HI_HS 0x0d09
2259#define mmSPI_SHADER_PGM_HI_HS_BASE_IDX 0
2260#define mmSPI_SHADER_PGM_RSRC1_HS 0x0d0a
2261#define mmSPI_SHADER_PGM_RSRC1_HS_BASE_IDX 0
2262#define mmSPI_SHADER_PGM_RSRC2_HS 0x0d0b
2263#define mmSPI_SHADER_PGM_RSRC2_HS_BASE_IDX 0
2264#define mmSPI_SHADER_USER_DATA_LS_0 0x0d0c
2265#define mmSPI_SHADER_USER_DATA_LS_0_BASE_IDX 0
2266#define mmSPI_SHADER_USER_DATA_LS_1 0x0d0d
2267#define mmSPI_SHADER_USER_DATA_LS_1_BASE_IDX 0
2268#define mmSPI_SHADER_USER_DATA_LS_2 0x0d0e
2269#define mmSPI_SHADER_USER_DATA_LS_2_BASE_IDX 0
2270#define mmSPI_SHADER_USER_DATA_LS_3 0x0d0f
2271#define mmSPI_SHADER_USER_DATA_LS_3_BASE_IDX 0
2272#define mmSPI_SHADER_USER_DATA_LS_4 0x0d10
2273#define mmSPI_SHADER_USER_DATA_LS_4_BASE_IDX 0
2274#define mmSPI_SHADER_USER_DATA_LS_5 0x0d11
2275#define mmSPI_SHADER_USER_DATA_LS_5_BASE_IDX 0
2276#define mmSPI_SHADER_USER_DATA_LS_6 0x0d12
2277#define mmSPI_SHADER_USER_DATA_LS_6_BASE_IDX 0
2278#define mmSPI_SHADER_USER_DATA_LS_7 0x0d13
2279#define mmSPI_SHADER_USER_DATA_LS_7_BASE_IDX 0
2280#define mmSPI_SHADER_USER_DATA_LS_8 0x0d14
2281#define mmSPI_SHADER_USER_DATA_LS_8_BASE_IDX 0
2282#define mmSPI_SHADER_USER_DATA_LS_9 0x0d15
2283#define mmSPI_SHADER_USER_DATA_LS_9_BASE_IDX 0
2284#define mmSPI_SHADER_USER_DATA_LS_10 0x0d16
2285#define mmSPI_SHADER_USER_DATA_LS_10_BASE_IDX 0
2286#define mmSPI_SHADER_USER_DATA_LS_11 0x0d17
2287#define mmSPI_SHADER_USER_DATA_LS_11_BASE_IDX 0
2288#define mmSPI_SHADER_USER_DATA_LS_12 0x0d18
2289#define mmSPI_SHADER_USER_DATA_LS_12_BASE_IDX 0
2290#define mmSPI_SHADER_USER_DATA_LS_13 0x0d19
2291#define mmSPI_SHADER_USER_DATA_LS_13_BASE_IDX 0
2292#define mmSPI_SHADER_USER_DATA_LS_14 0x0d1a
2293#define mmSPI_SHADER_USER_DATA_LS_14_BASE_IDX 0
2294#define mmSPI_SHADER_USER_DATA_LS_15 0x0d1b
2295#define mmSPI_SHADER_USER_DATA_LS_15_BASE_IDX 0
2296#define mmSPI_SHADER_USER_DATA_LS_16 0x0d1c
2297#define mmSPI_SHADER_USER_DATA_LS_16_BASE_IDX 0
2298#define mmSPI_SHADER_USER_DATA_LS_17 0x0d1d
2299#define mmSPI_SHADER_USER_DATA_LS_17_BASE_IDX 0
2300#define mmSPI_SHADER_USER_DATA_LS_18 0x0d1e
2301#define mmSPI_SHADER_USER_DATA_LS_18_BASE_IDX 0
2302#define mmSPI_SHADER_USER_DATA_LS_19 0x0d1f
2303#define mmSPI_SHADER_USER_DATA_LS_19_BASE_IDX 0
2304#define mmSPI_SHADER_USER_DATA_LS_20 0x0d20
2305#define mmSPI_SHADER_USER_DATA_LS_20_BASE_IDX 0
2306#define mmSPI_SHADER_USER_DATA_LS_21 0x0d21
2307#define mmSPI_SHADER_USER_DATA_LS_21_BASE_IDX 0
2308#define mmSPI_SHADER_USER_DATA_LS_22 0x0d22
2309#define mmSPI_SHADER_USER_DATA_LS_22_BASE_IDX 0
2310#define mmSPI_SHADER_USER_DATA_LS_23 0x0d23
2311#define mmSPI_SHADER_USER_DATA_LS_23_BASE_IDX 0
2312#define mmSPI_SHADER_USER_DATA_LS_24 0x0d24
2313#define mmSPI_SHADER_USER_DATA_LS_24_BASE_IDX 0
2314#define mmSPI_SHADER_USER_DATA_LS_25 0x0d25
2315#define mmSPI_SHADER_USER_DATA_LS_25_BASE_IDX 0
2316#define mmSPI_SHADER_USER_DATA_LS_26 0x0d26
2317#define mmSPI_SHADER_USER_DATA_LS_26_BASE_IDX 0
2318#define mmSPI_SHADER_USER_DATA_LS_27 0x0d27
2319#define mmSPI_SHADER_USER_DATA_LS_27_BASE_IDX 0
2320#define mmSPI_SHADER_USER_DATA_LS_28 0x0d28
2321#define mmSPI_SHADER_USER_DATA_LS_28_BASE_IDX 0
2322#define mmSPI_SHADER_USER_DATA_LS_29 0x0d29
2323#define mmSPI_SHADER_USER_DATA_LS_29_BASE_IDX 0
2324#define mmSPI_SHADER_USER_DATA_LS_30 0x0d2a
2325#define mmSPI_SHADER_USER_DATA_LS_30_BASE_IDX 0
2326#define mmSPI_SHADER_USER_DATA_LS_31 0x0d2b
2327#define mmSPI_SHADER_USER_DATA_LS_31_BASE_IDX 0
2328#define mmSPI_SHADER_USER_DATA_COMMON_0 0x0d4c
2329#define mmSPI_SHADER_USER_DATA_COMMON_0_BASE_IDX 0
2330#define mmSPI_SHADER_USER_DATA_COMMON_1 0x0d4d
2331#define mmSPI_SHADER_USER_DATA_COMMON_1_BASE_IDX 0
2332#define mmSPI_SHADER_USER_DATA_COMMON_2 0x0d4e
2333#define mmSPI_SHADER_USER_DATA_COMMON_2_BASE_IDX 0
2334#define mmSPI_SHADER_USER_DATA_COMMON_3 0x0d4f
2335#define mmSPI_SHADER_USER_DATA_COMMON_3_BASE_IDX 0
2336#define mmSPI_SHADER_USER_DATA_COMMON_4 0x0d50
2337#define mmSPI_SHADER_USER_DATA_COMMON_4_BASE_IDX 0
2338#define mmSPI_SHADER_USER_DATA_COMMON_5 0x0d51
2339#define mmSPI_SHADER_USER_DATA_COMMON_5_BASE_IDX 0
2340#define mmSPI_SHADER_USER_DATA_COMMON_6 0x0d52
2341#define mmSPI_SHADER_USER_DATA_COMMON_6_BASE_IDX 0
2342#define mmSPI_SHADER_USER_DATA_COMMON_7 0x0d53
2343#define mmSPI_SHADER_USER_DATA_COMMON_7_BASE_IDX 0
2344#define mmSPI_SHADER_USER_DATA_COMMON_8 0x0d54
2345#define mmSPI_SHADER_USER_DATA_COMMON_8_BASE_IDX 0
2346#define mmSPI_SHADER_USER_DATA_COMMON_9 0x0d55
2347#define mmSPI_SHADER_USER_DATA_COMMON_9_BASE_IDX 0
2348#define mmSPI_SHADER_USER_DATA_COMMON_10 0x0d56
2349#define mmSPI_SHADER_USER_DATA_COMMON_10_BASE_IDX 0
2350#define mmSPI_SHADER_USER_DATA_COMMON_11 0x0d57
2351#define mmSPI_SHADER_USER_DATA_COMMON_11_BASE_IDX 0
2352#define mmSPI_SHADER_USER_DATA_COMMON_12 0x0d58
2353#define mmSPI_SHADER_USER_DATA_COMMON_12_BASE_IDX 0
2354#define mmSPI_SHADER_USER_DATA_COMMON_13 0x0d59
2355#define mmSPI_SHADER_USER_DATA_COMMON_13_BASE_IDX 0
2356#define mmSPI_SHADER_USER_DATA_COMMON_14 0x0d5a
2357#define mmSPI_SHADER_USER_DATA_COMMON_14_BASE_IDX 0
2358#define mmSPI_SHADER_USER_DATA_COMMON_15 0x0d5b
2359#define mmSPI_SHADER_USER_DATA_COMMON_15_BASE_IDX 0
2360#define mmSPI_SHADER_USER_DATA_COMMON_16 0x0d5c
2361#define mmSPI_SHADER_USER_DATA_COMMON_16_BASE_IDX 0
2362#define mmSPI_SHADER_USER_DATA_COMMON_17 0x0d5d
2363#define mmSPI_SHADER_USER_DATA_COMMON_17_BASE_IDX 0
2364#define mmSPI_SHADER_USER_DATA_COMMON_18 0x0d5e
2365#define mmSPI_SHADER_USER_DATA_COMMON_18_BASE_IDX 0
2366#define mmSPI_SHADER_USER_DATA_COMMON_19 0x0d5f
2367#define mmSPI_SHADER_USER_DATA_COMMON_19_BASE_IDX 0
2368#define mmSPI_SHADER_USER_DATA_COMMON_20 0x0d60
2369#define mmSPI_SHADER_USER_DATA_COMMON_20_BASE_IDX 0
2370#define mmSPI_SHADER_USER_DATA_COMMON_21 0x0d61
2371#define mmSPI_SHADER_USER_DATA_COMMON_21_BASE_IDX 0
2372#define mmSPI_SHADER_USER_DATA_COMMON_22 0x0d62
2373#define mmSPI_SHADER_USER_DATA_COMMON_22_BASE_IDX 0
2374#define mmSPI_SHADER_USER_DATA_COMMON_23 0x0d63
2375#define mmSPI_SHADER_USER_DATA_COMMON_23_BASE_IDX 0
2376#define mmSPI_SHADER_USER_DATA_COMMON_24 0x0d64
2377#define mmSPI_SHADER_USER_DATA_COMMON_24_BASE_IDX 0
2378#define mmSPI_SHADER_USER_DATA_COMMON_25 0x0d65
2379#define mmSPI_SHADER_USER_DATA_COMMON_25_BASE_IDX 0
2380#define mmSPI_SHADER_USER_DATA_COMMON_26 0x0d66
2381#define mmSPI_SHADER_USER_DATA_COMMON_26_BASE_IDX 0
2382#define mmSPI_SHADER_USER_DATA_COMMON_27 0x0d67
2383#define mmSPI_SHADER_USER_DATA_COMMON_27_BASE_IDX 0
2384#define mmSPI_SHADER_USER_DATA_COMMON_28 0x0d68
2385#define mmSPI_SHADER_USER_DATA_COMMON_28_BASE_IDX 0
2386#define mmSPI_SHADER_USER_DATA_COMMON_29 0x0d69
2387#define mmSPI_SHADER_USER_DATA_COMMON_29_BASE_IDX 0
2388#define mmSPI_SHADER_USER_DATA_COMMON_30 0x0d6a
2389#define mmSPI_SHADER_USER_DATA_COMMON_30_BASE_IDX 0
2390#define mmSPI_SHADER_USER_DATA_COMMON_31 0x0d6b
2391#define mmSPI_SHADER_USER_DATA_COMMON_31_BASE_IDX 0
2392#define mmCOMPUTE_DISPATCH_INITIATOR 0x0e00
2393#define mmCOMPUTE_DISPATCH_INITIATOR_BASE_IDX 0
2394#define mmCOMPUTE_DIM_X 0x0e01
2395#define mmCOMPUTE_DIM_X_BASE_IDX 0
2396#define mmCOMPUTE_DIM_Y 0x0e02
2397#define mmCOMPUTE_DIM_Y_BASE_IDX 0
2398#define mmCOMPUTE_DIM_Z 0x0e03
2399#define mmCOMPUTE_DIM_Z_BASE_IDX 0
2400#define mmCOMPUTE_START_X 0x0e04
2401#define mmCOMPUTE_START_X_BASE_IDX 0
2402#define mmCOMPUTE_START_Y 0x0e05
2403#define mmCOMPUTE_START_Y_BASE_IDX 0
2404#define mmCOMPUTE_START_Z 0x0e06
2405#define mmCOMPUTE_START_Z_BASE_IDX 0
2406#define mmCOMPUTE_NUM_THREAD_X 0x0e07
2407#define mmCOMPUTE_NUM_THREAD_X_BASE_IDX 0
2408#define mmCOMPUTE_NUM_THREAD_Y 0x0e08
2409#define mmCOMPUTE_NUM_THREAD_Y_BASE_IDX 0
2410#define mmCOMPUTE_NUM_THREAD_Z 0x0e09
2411#define mmCOMPUTE_NUM_THREAD_Z_BASE_IDX 0
2412#define mmCOMPUTE_PIPELINESTAT_ENABLE 0x0e0a
2413#define mmCOMPUTE_PIPELINESTAT_ENABLE_BASE_IDX 0
2414#define mmCOMPUTE_PERFCOUNT_ENABLE 0x0e0b
2415#define mmCOMPUTE_PERFCOUNT_ENABLE_BASE_IDX 0
2416#define mmCOMPUTE_PGM_LO 0x0e0c
2417#define mmCOMPUTE_PGM_LO_BASE_IDX 0
2418#define mmCOMPUTE_PGM_HI 0x0e0d
2419#define mmCOMPUTE_PGM_HI_BASE_IDX 0
2420#define mmCOMPUTE_DISPATCH_PKT_ADDR_LO 0x0e0e
2421#define mmCOMPUTE_DISPATCH_PKT_ADDR_LO_BASE_IDX 0
2422#define mmCOMPUTE_DISPATCH_PKT_ADDR_HI 0x0e0f
2423#define mmCOMPUTE_DISPATCH_PKT_ADDR_HI_BASE_IDX 0
2424#define mmCOMPUTE_DISPATCH_SCRATCH_BASE_LO 0x0e10
2425#define mmCOMPUTE_DISPATCH_SCRATCH_BASE_LO_BASE_IDX 0
2426#define mmCOMPUTE_DISPATCH_SCRATCH_BASE_HI 0x0e11
2427#define mmCOMPUTE_DISPATCH_SCRATCH_BASE_HI_BASE_IDX 0
2428#define mmCOMPUTE_PGM_RSRC1 0x0e12
2429#define mmCOMPUTE_PGM_RSRC1_BASE_IDX 0
2430#define mmCOMPUTE_PGM_RSRC2 0x0e13
2431#define mmCOMPUTE_PGM_RSRC2_BASE_IDX 0
2432#define mmCOMPUTE_VMID 0x0e14
2433#define mmCOMPUTE_VMID_BASE_IDX 0
2434#define mmCOMPUTE_RESOURCE_LIMITS 0x0e15
2435#define mmCOMPUTE_RESOURCE_LIMITS_BASE_IDX 0
2436#define mmCOMPUTE_STATIC_THREAD_MGMT_SE0 0x0e16
2437#define mmCOMPUTE_STATIC_THREAD_MGMT_SE0_BASE_IDX 0
2438#define mmCOMPUTE_STATIC_THREAD_MGMT_SE1 0x0e17
2439#define mmCOMPUTE_STATIC_THREAD_MGMT_SE1_BASE_IDX 0
2440#define mmCOMPUTE_TMPRING_SIZE 0x0e18
2441#define mmCOMPUTE_TMPRING_SIZE_BASE_IDX 0
2442#define mmCOMPUTE_STATIC_THREAD_MGMT_SE2 0x0e19
2443#define mmCOMPUTE_STATIC_THREAD_MGMT_SE2_BASE_IDX 0
2444#define mmCOMPUTE_STATIC_THREAD_MGMT_SE3 0x0e1a
2445#define mmCOMPUTE_STATIC_THREAD_MGMT_SE3_BASE_IDX 0
2446#define mmCOMPUTE_RESTART_X 0x0e1b
2447#define mmCOMPUTE_RESTART_X_BASE_IDX 0
2448#define mmCOMPUTE_RESTART_Y 0x0e1c
2449#define mmCOMPUTE_RESTART_Y_BASE_IDX 0
2450#define mmCOMPUTE_RESTART_Z 0x0e1d
2451#define mmCOMPUTE_RESTART_Z_BASE_IDX 0
2452#define mmCOMPUTE_THREAD_TRACE_ENABLE 0x0e1e
2453#define mmCOMPUTE_THREAD_TRACE_ENABLE_BASE_IDX 0
2454#define mmCOMPUTE_MISC_RESERVED 0x0e1f
2455#define mmCOMPUTE_MISC_RESERVED_BASE_IDX 0
2456#define mmCOMPUTE_DISPATCH_ID 0x0e20
2457#define mmCOMPUTE_DISPATCH_ID_BASE_IDX 0
2458#define mmCOMPUTE_THREADGROUP_ID 0x0e21
2459#define mmCOMPUTE_THREADGROUP_ID_BASE_IDX 0
2460#define mmCOMPUTE_RELAUNCH 0x0e22
2461#define mmCOMPUTE_RELAUNCH_BASE_IDX 0
2462#define mmCOMPUTE_WAVE_RESTORE_ADDR_LO 0x0e23
2463#define mmCOMPUTE_WAVE_RESTORE_ADDR_LO_BASE_IDX 0
2464#define mmCOMPUTE_WAVE_RESTORE_ADDR_HI 0x0e24
2465#define mmCOMPUTE_WAVE_RESTORE_ADDR_HI_BASE_IDX 0
2466#define mmCOMPUTE_SHADER_CHKSUM 0x0e25
2467#define mmCOMPUTE_SHADER_CHKSUM_BASE_IDX 0
2468#define mmCOMPUTE_USER_DATA_0 0x0e40
2469#define mmCOMPUTE_USER_DATA_0_BASE_IDX 0
2470#define mmCOMPUTE_USER_DATA_1 0x0e41
2471#define mmCOMPUTE_USER_DATA_1_BASE_IDX 0
2472#define mmCOMPUTE_USER_DATA_2 0x0e42
2473#define mmCOMPUTE_USER_DATA_2_BASE_IDX 0
2474#define mmCOMPUTE_USER_DATA_3 0x0e43
2475#define mmCOMPUTE_USER_DATA_3_BASE_IDX 0
2476#define mmCOMPUTE_USER_DATA_4 0x0e44
2477#define mmCOMPUTE_USER_DATA_4_BASE_IDX 0
2478#define mmCOMPUTE_USER_DATA_5 0x0e45
2479#define mmCOMPUTE_USER_DATA_5_BASE_IDX 0
2480#define mmCOMPUTE_USER_DATA_6 0x0e46
2481#define mmCOMPUTE_USER_DATA_6_BASE_IDX 0
2482#define mmCOMPUTE_USER_DATA_7 0x0e47
2483#define mmCOMPUTE_USER_DATA_7_BASE_IDX 0
2484#define mmCOMPUTE_USER_DATA_8 0x0e48
2485#define mmCOMPUTE_USER_DATA_8_BASE_IDX 0
2486#define mmCOMPUTE_USER_DATA_9 0x0e49
2487#define mmCOMPUTE_USER_DATA_9_BASE_IDX 0
2488#define mmCOMPUTE_USER_DATA_10 0x0e4a
2489#define mmCOMPUTE_USER_DATA_10_BASE_IDX 0
2490#define mmCOMPUTE_USER_DATA_11 0x0e4b
2491#define mmCOMPUTE_USER_DATA_11_BASE_IDX 0
2492#define mmCOMPUTE_USER_DATA_12 0x0e4c
2493#define mmCOMPUTE_USER_DATA_12_BASE_IDX 0
2494#define mmCOMPUTE_USER_DATA_13 0x0e4d
2495#define mmCOMPUTE_USER_DATA_13_BASE_IDX 0
2496#define mmCOMPUTE_USER_DATA_14 0x0e4e
2497#define mmCOMPUTE_USER_DATA_14_BASE_IDX 0
2498#define mmCOMPUTE_USER_DATA_15 0x0e4f
2499#define mmCOMPUTE_USER_DATA_15_BASE_IDX 0
2500#define mmCOMPUTE_DISPATCH_END 0x0e7e
2501#define mmCOMPUTE_DISPATCH_END_BASE_IDX 0
2502#define mmCOMPUTE_NOWHERE 0x0e7f
2503#define mmCOMPUTE_NOWHERE_BASE_IDX 0
2504
2505
2506// addressBlock: gc_cppdec
2507// base address: 0xc080
2508#define mmCP_DFY_CNTL 0x1020
2509#define mmCP_DFY_CNTL_BASE_IDX 0
2510#define mmCP_DFY_STAT 0x1021
2511#define mmCP_DFY_STAT_BASE_IDX 0
2512#define mmCP_DFY_ADDR_HI 0x1022
2513#define mmCP_DFY_ADDR_HI_BASE_IDX 0
2514#define mmCP_DFY_ADDR_LO 0x1023
2515#define mmCP_DFY_ADDR_LO_BASE_IDX 0
2516#define mmCP_DFY_DATA_0 0x1024
2517#define mmCP_DFY_DATA_0_BASE_IDX 0
2518#define mmCP_DFY_DATA_1 0x1025
2519#define mmCP_DFY_DATA_1_BASE_IDX 0
2520#define mmCP_DFY_DATA_2 0x1026
2521#define mmCP_DFY_DATA_2_BASE_IDX 0
2522#define mmCP_DFY_DATA_3 0x1027
2523#define mmCP_DFY_DATA_3_BASE_IDX 0
2524#define mmCP_DFY_DATA_4 0x1028
2525#define mmCP_DFY_DATA_4_BASE_IDX 0
2526#define mmCP_DFY_DATA_5 0x1029
2527#define mmCP_DFY_DATA_5_BASE_IDX 0
2528#define mmCP_DFY_DATA_6 0x102a
2529#define mmCP_DFY_DATA_6_BASE_IDX 0
2530#define mmCP_DFY_DATA_7 0x102b
2531#define mmCP_DFY_DATA_7_BASE_IDX 0
2532#define mmCP_DFY_DATA_8 0x102c
2533#define mmCP_DFY_DATA_8_BASE_IDX 0
2534#define mmCP_DFY_DATA_9 0x102d
2535#define mmCP_DFY_DATA_9_BASE_IDX 0
2536#define mmCP_DFY_DATA_10 0x102e
2537#define mmCP_DFY_DATA_10_BASE_IDX 0
2538#define mmCP_DFY_DATA_11 0x102f
2539#define mmCP_DFY_DATA_11_BASE_IDX 0
2540#define mmCP_DFY_DATA_12 0x1030
2541#define mmCP_DFY_DATA_12_BASE_IDX 0
2542#define mmCP_DFY_DATA_13 0x1031
2543#define mmCP_DFY_DATA_13_BASE_IDX 0
2544#define mmCP_DFY_DATA_14 0x1032
2545#define mmCP_DFY_DATA_14_BASE_IDX 0
2546#define mmCP_DFY_DATA_15 0x1033
2547#define mmCP_DFY_DATA_15_BASE_IDX 0
2548#define mmCP_DFY_CMD 0x1034
2549#define mmCP_DFY_CMD_BASE_IDX 0
2550#define mmCP_EOPQ_WAIT_TIME 0x1035
2551#define mmCP_EOPQ_WAIT_TIME_BASE_IDX 0
2552#define mmCP_CPC_MGCG_SYNC_CNTL 0x1036
2553#define mmCP_CPC_MGCG_SYNC_CNTL_BASE_IDX 0
2554#define mmCPC_INT_INFO 0x1037
2555#define mmCPC_INT_INFO_BASE_IDX 0
2556#define mmCP_VIRT_STATUS 0x1038
2557#define mmCP_VIRT_STATUS_BASE_IDX 0
2558#define mmCPC_INT_ADDR 0x1039
2559#define mmCPC_INT_ADDR_BASE_IDX 0
2560#define mmCPC_INT_PASID 0x103a
2561#define mmCPC_INT_PASID_BASE_IDX 0
2562#define mmCP_GFX_ERROR 0x103b
2563#define mmCP_GFX_ERROR_BASE_IDX 0
2564#define mmCPG_UTCL1_CNTL 0x103c
2565#define mmCPG_UTCL1_CNTL_BASE_IDX 0
2566#define mmCPC_UTCL1_CNTL 0x103d
2567#define mmCPC_UTCL1_CNTL_BASE_IDX 0
2568#define mmCPF_UTCL1_CNTL 0x103e
2569#define mmCPF_UTCL1_CNTL_BASE_IDX 0
2570#define mmCP_AQL_SMM_STATUS 0x103f
2571#define mmCP_AQL_SMM_STATUS_BASE_IDX 0
2572#define mmCP_RB0_BASE 0x1040
2573#define mmCP_RB0_BASE_BASE_IDX 0
2574#define mmCP_RB_BASE 0x1040
2575#define mmCP_RB_BASE_BASE_IDX 0
2576#define mmCP_RB0_CNTL 0x1041
2577#define mmCP_RB0_CNTL_BASE_IDX 0
2578#define mmCP_RB_CNTL 0x1041
2579#define mmCP_RB_CNTL_BASE_IDX 0
2580#define mmCP_RB_RPTR_WR 0x1042
2581#define mmCP_RB_RPTR_WR_BASE_IDX 0
2582#define mmCP_RB0_RPTR_ADDR 0x1043
2583#define mmCP_RB0_RPTR_ADDR_BASE_IDX 0
2584#define mmCP_RB_RPTR_ADDR 0x1043
2585#define mmCP_RB_RPTR_ADDR_BASE_IDX 0
2586#define mmCP_RB0_RPTR_ADDR_HI 0x1044
2587#define mmCP_RB0_RPTR_ADDR_HI_BASE_IDX 0
2588#define mmCP_RB_RPTR_ADDR_HI 0x1044
2589#define mmCP_RB_RPTR_ADDR_HI_BASE_IDX 0
2590#define mmCP_RB0_BUFSZ_MASK 0x1045
2591#define mmCP_RB0_BUFSZ_MASK_BASE_IDX 0
2592#define mmCP_RB_BUFSZ_MASK 0x1045
2593#define mmCP_RB_BUFSZ_MASK_BASE_IDX 0
2594#define mmCP_RB_WPTR_POLL_ADDR_LO 0x1046
2595#define mmCP_RB_WPTR_POLL_ADDR_LO_BASE_IDX 0
2596#define mmCP_RB_WPTR_POLL_ADDR_HI 0x1047
2597#define mmCP_RB_WPTR_POLL_ADDR_HI_BASE_IDX 0
2598#define mmGC_PRIV_MODE 0x1048
2599#define mmGC_PRIV_MODE_BASE_IDX 0
2600#define mmCP_INT_CNTL 0x1049
2601#define mmCP_INT_CNTL_BASE_IDX 0
2602#define mmCP_INT_STATUS 0x104a
2603#define mmCP_INT_STATUS_BASE_IDX 0
2604#define mmCP_DEVICE_ID 0x104b
2605#define mmCP_DEVICE_ID_BASE_IDX 0
2606#define mmCP_ME0_PIPE_PRIORITY_CNTS 0x104c
2607#define mmCP_ME0_PIPE_PRIORITY_CNTS_BASE_IDX 0
2608#define mmCP_RING_PRIORITY_CNTS 0x104c
2609#define mmCP_RING_PRIORITY_CNTS_BASE_IDX 0
2610#define mmCP_ME0_PIPE0_PRIORITY 0x104d
2611#define mmCP_ME0_PIPE0_PRIORITY_BASE_IDX 0
2612#define mmCP_RING0_PRIORITY 0x104d
2613#define mmCP_RING0_PRIORITY_BASE_IDX 0
2614#define mmCP_ME0_PIPE1_PRIORITY 0x104e
2615#define mmCP_ME0_PIPE1_PRIORITY_BASE_IDX 0
2616#define mmCP_RING1_PRIORITY 0x104e
2617#define mmCP_RING1_PRIORITY_BASE_IDX 0
2618#define mmCP_ME0_PIPE2_PRIORITY 0x104f
2619#define mmCP_ME0_PIPE2_PRIORITY_BASE_IDX 0
2620#define mmCP_RING2_PRIORITY 0x104f
2621#define mmCP_RING2_PRIORITY_BASE_IDX 0
2622#define mmCP_FATAL_ERROR 0x1050
2623#define mmCP_FATAL_ERROR_BASE_IDX 0
2624#define mmCP_RB_VMID 0x1051
2625#define mmCP_RB_VMID_BASE_IDX 0
2626#define mmCP_ME0_PIPE0_VMID 0x1052
2627#define mmCP_ME0_PIPE0_VMID_BASE_IDX 0
2628#define mmCP_ME0_PIPE1_VMID 0x1053
2629#define mmCP_ME0_PIPE1_VMID_BASE_IDX 0
2630#define mmCP_RB0_WPTR 0x1054
2631#define mmCP_RB0_WPTR_BASE_IDX 0
2632#define mmCP_RB_WPTR 0x1054
2633#define mmCP_RB_WPTR_BASE_IDX 0
2634#define mmCP_RB0_WPTR_HI 0x1055
2635#define mmCP_RB0_WPTR_HI_BASE_IDX 0
2636#define mmCP_RB_WPTR_HI 0x1055
2637#define mmCP_RB_WPTR_HI_BASE_IDX 0
2638#define mmCP_RB1_WPTR 0x1056
2639#define mmCP_RB1_WPTR_BASE_IDX 0
2640#define mmCP_RB1_WPTR_HI 0x1057
2641#define mmCP_RB1_WPTR_HI_BASE_IDX 0
2642#define mmCP_RB2_WPTR 0x1058
2643#define mmCP_RB2_WPTR_BASE_IDX 0
2644#define mmCP_RB_DOORBELL_CONTROL 0x1059
2645#define mmCP_RB_DOORBELL_CONTROL_BASE_IDX 0
2646#define mmCP_RB_DOORBELL_RANGE_LOWER 0x105a
2647#define mmCP_RB_DOORBELL_RANGE_LOWER_BASE_IDX 0
2648#define mmCP_RB_DOORBELL_RANGE_UPPER 0x105b
2649#define mmCP_RB_DOORBELL_RANGE_UPPER_BASE_IDX 0
2650#define mmCP_MEC_DOORBELL_RANGE_LOWER 0x105c
2651#define mmCP_MEC_DOORBELL_RANGE_LOWER_BASE_IDX 0
2652#define mmCP_MEC_DOORBELL_RANGE_UPPER 0x105d
2653#define mmCP_MEC_DOORBELL_RANGE_UPPER_BASE_IDX 0
2654#define mmCPG_UTCL1_ERROR 0x105e
2655#define mmCPG_UTCL1_ERROR_BASE_IDX 0
2656#define mmCPC_UTCL1_ERROR 0x105f
2657#define mmCPC_UTCL1_ERROR_BASE_IDX 0
2658#define mmCP_RB1_BASE 0x1060
2659#define mmCP_RB1_BASE_BASE_IDX 0
2660#define mmCP_RB1_CNTL 0x1061
2661#define mmCP_RB1_CNTL_BASE_IDX 0
2662#define mmCP_RB1_RPTR_ADDR 0x1062
2663#define mmCP_RB1_RPTR_ADDR_BASE_IDX 0
2664#define mmCP_RB1_RPTR_ADDR_HI 0x1063
2665#define mmCP_RB1_RPTR_ADDR_HI_BASE_IDX 0
2666#define mmCP_RB2_BASE 0x1065
2667#define mmCP_RB2_BASE_BASE_IDX 0
2668#define mmCP_RB2_CNTL 0x1066
2669#define mmCP_RB2_CNTL_BASE_IDX 0
2670#define mmCP_RB2_RPTR_ADDR 0x1067
2671#define mmCP_RB2_RPTR_ADDR_BASE_IDX 0
2672#define mmCP_RB2_RPTR_ADDR_HI 0x1068
2673#define mmCP_RB2_RPTR_ADDR_HI_BASE_IDX 0
2674#define mmCP_RB0_ACTIVE 0x1069
2675#define mmCP_RB0_ACTIVE_BASE_IDX 0
2676#define mmCP_RB_ACTIVE 0x1069
2677#define mmCP_RB_ACTIVE_BASE_IDX 0
2678#define mmCP_INT_CNTL_RING0 0x106a
2679#define mmCP_INT_CNTL_RING0_BASE_IDX 0
2680#define mmCP_INT_CNTL_RING1 0x106b
2681#define mmCP_INT_CNTL_RING1_BASE_IDX 0
2682#define mmCP_INT_CNTL_RING2 0x106c
2683#define mmCP_INT_CNTL_RING2_BASE_IDX 0
2684#define mmCP_INT_STATUS_RING0 0x106d
2685#define mmCP_INT_STATUS_RING0_BASE_IDX 0
2686#define mmCP_INT_STATUS_RING1 0x106e
2687#define mmCP_INT_STATUS_RING1_BASE_IDX 0
2688#define mmCP_INT_STATUS_RING2 0x106f
2689#define mmCP_INT_STATUS_RING2_BASE_IDX 0
2690#define mmCP_PWR_CNTL 0x1078
2691#define mmCP_PWR_CNTL_BASE_IDX 0
2692#define mmCP_MEM_SLP_CNTL 0x1079
2693#define mmCP_MEM_SLP_CNTL_BASE_IDX 0
2694#define mmCP_ECC_FIRSTOCCURRENCE 0x107a
2695#define mmCP_ECC_FIRSTOCCURRENCE_BASE_IDX 0
2696#define mmCP_ECC_FIRSTOCCURRENCE_RING0 0x107b
2697#define mmCP_ECC_FIRSTOCCURRENCE_RING0_BASE_IDX 0
2698#define mmCP_ECC_FIRSTOCCURRENCE_RING1 0x107c
2699#define mmCP_ECC_FIRSTOCCURRENCE_RING1_BASE_IDX 0
2700#define mmCP_ECC_FIRSTOCCURRENCE_RING2 0x107d
2701#define mmCP_ECC_FIRSTOCCURRENCE_RING2_BASE_IDX 0
2702#define mmCP_PQ_WPTR_POLL_CNTL 0x1083
2703#define mmCP_PQ_WPTR_POLL_CNTL_BASE_IDX 0
2704#define mmCP_PQ_WPTR_POLL_CNTL1 0x1084
2705#define mmCP_PQ_WPTR_POLL_CNTL1_BASE_IDX 0
2706#define mmCP_ME1_PIPE0_INT_CNTL 0x1085
2707#define mmCP_ME1_PIPE0_INT_CNTL_BASE_IDX 0
2708#define mmCP_ME1_PIPE1_INT_CNTL 0x1086
2709#define mmCP_ME1_PIPE1_INT_CNTL_BASE_IDX 0
2710#define mmCP_ME1_PIPE2_INT_CNTL 0x1087
2711#define mmCP_ME1_PIPE2_INT_CNTL_BASE_IDX 0
2712#define mmCP_ME1_PIPE3_INT_CNTL 0x1088
2713#define mmCP_ME1_PIPE3_INT_CNTL_BASE_IDX 0
2714#define mmCP_ME2_PIPE0_INT_CNTL 0x1089
2715#define mmCP_ME2_PIPE0_INT_CNTL_BASE_IDX 0
2716#define mmCP_ME2_PIPE1_INT_CNTL 0x108a
2717#define mmCP_ME2_PIPE1_INT_CNTL_BASE_IDX 0
2718#define mmCP_ME2_PIPE2_INT_CNTL 0x108b
2719#define mmCP_ME2_PIPE2_INT_CNTL_BASE_IDX 0
2720#define mmCP_ME2_PIPE3_INT_CNTL 0x108c
2721#define mmCP_ME2_PIPE3_INT_CNTL_BASE_IDX 0
2722#define mmCP_ME1_PIPE0_INT_STATUS 0x108d
2723#define mmCP_ME1_PIPE0_INT_STATUS_BASE_IDX 0
2724#define mmCP_ME1_PIPE1_INT_STATUS 0x108e
2725#define mmCP_ME1_PIPE1_INT_STATUS_BASE_IDX 0
2726#define mmCP_ME1_PIPE2_INT_STATUS 0x108f
2727#define mmCP_ME1_PIPE2_INT_STATUS_BASE_IDX 0
2728#define mmCP_ME1_PIPE3_INT_STATUS 0x1090
2729#define mmCP_ME1_PIPE3_INT_STATUS_BASE_IDX 0
2730#define mmCP_ME2_PIPE0_INT_STATUS 0x1091
2731#define mmCP_ME2_PIPE0_INT_STATUS_BASE_IDX 0
2732#define mmCP_ME2_PIPE1_INT_STATUS 0x1092
2733#define mmCP_ME2_PIPE1_INT_STATUS_BASE_IDX 0
2734#define mmCP_ME2_PIPE2_INT_STATUS 0x1093
2735#define mmCP_ME2_PIPE2_INT_STATUS_BASE_IDX 0
2736#define mmCP_ME2_PIPE3_INT_STATUS 0x1094
2737#define mmCP_ME2_PIPE3_INT_STATUS_BASE_IDX 0
2738#define mmCP_ME1_PIPE_PRIORITY_CNTS 0x1099
2739#define mmCP_ME1_PIPE_PRIORITY_CNTS_BASE_IDX 0
2740#define mmCP_ME1_PIPE0_PRIORITY 0x109a
2741#define mmCP_ME1_PIPE0_PRIORITY_BASE_IDX 0
2742#define mmCP_ME1_PIPE1_PRIORITY 0x109b
2743#define mmCP_ME1_PIPE1_PRIORITY_BASE_IDX 0
2744#define mmCP_ME1_PIPE2_PRIORITY 0x109c
2745#define mmCP_ME1_PIPE2_PRIORITY_BASE_IDX 0
2746#define mmCP_ME1_PIPE3_PRIORITY 0x109d
2747#define mmCP_ME1_PIPE3_PRIORITY_BASE_IDX 0
2748#define mmCP_ME2_PIPE_PRIORITY_CNTS 0x109e
2749#define mmCP_ME2_PIPE_PRIORITY_CNTS_BASE_IDX 0
2750#define mmCP_ME2_PIPE0_PRIORITY 0x109f
2751#define mmCP_ME2_PIPE0_PRIORITY_BASE_IDX 0
2752#define mmCP_ME2_PIPE1_PRIORITY 0x10a0
2753#define mmCP_ME2_PIPE1_PRIORITY_BASE_IDX 0
2754#define mmCP_ME2_PIPE2_PRIORITY 0x10a1
2755#define mmCP_ME2_PIPE2_PRIORITY_BASE_IDX 0
2756#define mmCP_ME2_PIPE3_PRIORITY 0x10a2
2757#define mmCP_ME2_PIPE3_PRIORITY_BASE_IDX 0
2758#define mmCP_CE_PRGRM_CNTR_START 0x10a3
2759#define mmCP_CE_PRGRM_CNTR_START_BASE_IDX 0
2760#define mmCP_PFP_PRGRM_CNTR_START 0x10a4
2761#define mmCP_PFP_PRGRM_CNTR_START_BASE_IDX 0
2762#define mmCP_ME_PRGRM_CNTR_START 0x10a5
2763#define mmCP_ME_PRGRM_CNTR_START_BASE_IDX 0
2764#define mmCP_MEC1_PRGRM_CNTR_START 0x10a6
2765#define mmCP_MEC1_PRGRM_CNTR_START_BASE_IDX 0
2766#define mmCP_MEC2_PRGRM_CNTR_START 0x10a7
2767#define mmCP_MEC2_PRGRM_CNTR_START_BASE_IDX 0
2768#define mmCP_CE_INTR_ROUTINE_START 0x10a8
2769#define mmCP_CE_INTR_ROUTINE_START_BASE_IDX 0
2770#define mmCP_PFP_INTR_ROUTINE_START 0x10a9
2771#define mmCP_PFP_INTR_ROUTINE_START_BASE_IDX 0
2772#define mmCP_ME_INTR_ROUTINE_START 0x10aa
2773#define mmCP_ME_INTR_ROUTINE_START_BASE_IDX 0
2774#define mmCP_MEC1_INTR_ROUTINE_START 0x10ab
2775#define mmCP_MEC1_INTR_ROUTINE_START_BASE_IDX 0
2776#define mmCP_MEC2_INTR_ROUTINE_START 0x10ac
2777#define mmCP_MEC2_INTR_ROUTINE_START_BASE_IDX 0
2778#define mmCP_CONTEXT_CNTL 0x10ad
2779#define mmCP_CONTEXT_CNTL_BASE_IDX 0
2780#define mmCP_MAX_CONTEXT 0x10ae
2781#define mmCP_MAX_CONTEXT_BASE_IDX 0
2782#define mmCP_IQ_WAIT_TIME1 0x10af
2783#define mmCP_IQ_WAIT_TIME1_BASE_IDX 0
2784#define mmCP_IQ_WAIT_TIME2 0x10b0
2785#define mmCP_IQ_WAIT_TIME2_BASE_IDX 0
2786#define mmCP_RB0_BASE_HI 0x10b1
2787#define mmCP_RB0_BASE_HI_BASE_IDX 0
2788#define mmCP_RB1_BASE_HI 0x10b2
2789#define mmCP_RB1_BASE_HI_BASE_IDX 0
2790#define mmCP_VMID_RESET 0x10b3
2791#define mmCP_VMID_RESET_BASE_IDX 0
2792#define mmCPC_INT_CNTL 0x10b4
2793#define mmCPC_INT_CNTL_BASE_IDX 0
2794#define mmCPC_INT_STATUS 0x10b5
2795#define mmCPC_INT_STATUS_BASE_IDX 0
2796#define mmCP_VMID_PREEMPT 0x10b6
2797#define mmCP_VMID_PREEMPT_BASE_IDX 0
2798#define mmCPC_INT_CNTX_ID 0x10b7
2799#define mmCPC_INT_CNTX_ID_BASE_IDX 0
2800#define mmCP_PQ_STATUS 0x10b8
2801#define mmCP_PQ_STATUS_BASE_IDX 0
2802#define mmCP_CPC_IC_BASE_LO 0x10b9
2803#define mmCP_CPC_IC_BASE_LO_BASE_IDX 0
2804#define mmCP_CPC_IC_BASE_HI 0x10ba
2805#define mmCP_CPC_IC_BASE_HI_BASE_IDX 0
2806#define mmCP_CPC_IC_BASE_CNTL 0x10bb
2807#define mmCP_CPC_IC_BASE_CNTL_BASE_IDX 0
2808#define mmCP_CPC_IC_OP_CNTL 0x10bc
2809#define mmCP_CPC_IC_OP_CNTL_BASE_IDX 0
2810#define mmCP_MEC1_F32_INT_DIS 0x10bd
2811#define mmCP_MEC1_F32_INT_DIS_BASE_IDX 0
2812#define mmCP_MEC2_F32_INT_DIS 0x10be
2813#define mmCP_MEC2_F32_INT_DIS_BASE_IDX 0
2814#define mmCP_VMID_STATUS 0x10bf
2815#define mmCP_VMID_STATUS_BASE_IDX 0
2816
2817
2818// addressBlock: gc_cppdec2
2819// base address: 0xc600
2820#define mmCP_RB_DOORBELL_CONTROL_SCH_0 0x1180
2821#define mmCP_RB_DOORBELL_CONTROL_SCH_0_BASE_IDX 0
2822#define mmCP_RB_DOORBELL_CONTROL_SCH_1 0x1181
2823#define mmCP_RB_DOORBELL_CONTROL_SCH_1_BASE_IDX 0
2824#define mmCP_RB_DOORBELL_CONTROL_SCH_2 0x1182
2825#define mmCP_RB_DOORBELL_CONTROL_SCH_2_BASE_IDX 0
2826#define mmCP_RB_DOORBELL_CONTROL_SCH_3 0x1183
2827#define mmCP_RB_DOORBELL_CONTROL_SCH_3_BASE_IDX 0
2828#define mmCP_RB_DOORBELL_CONTROL_SCH_4 0x1184
2829#define mmCP_RB_DOORBELL_CONTROL_SCH_4_BASE_IDX 0
2830#define mmCP_RB_DOORBELL_CONTROL_SCH_5 0x1185
2831#define mmCP_RB_DOORBELL_CONTROL_SCH_5_BASE_IDX 0
2832#define mmCP_RB_DOORBELL_CONTROL_SCH_6 0x1186
2833#define mmCP_RB_DOORBELL_CONTROL_SCH_6_BASE_IDX 0
2834#define mmCP_RB_DOORBELL_CONTROL_SCH_7 0x1187
2835#define mmCP_RB_DOORBELL_CONTROL_SCH_7_BASE_IDX 0
2836#define mmCP_RB_DOORBELL_CLEAR 0x1188
2837#define mmCP_RB_DOORBELL_CLEAR_BASE_IDX 0
2838#define mmCP_GFX_MQD_CONTROL 0x11a0
2839#define mmCP_GFX_MQD_CONTROL_BASE_IDX 0
2840#define mmCP_GFX_MQD_BASE_ADDR 0x11a1
2841#define mmCP_GFX_MQD_BASE_ADDR_BASE_IDX 0
2842#define mmCP_GFX_MQD_BASE_ADDR_HI 0x11a2
2843#define mmCP_GFX_MQD_BASE_ADDR_HI_BASE_IDX 0
2844#define mmCP_RB_STATUS 0x11a3
2845#define mmCP_RB_STATUS_BASE_IDX 0
2846#define mmCPG_UTCL1_STATUS 0x11b4
2847#define mmCPG_UTCL1_STATUS_BASE_IDX 0
2848#define mmCPC_UTCL1_STATUS 0x11b5
2849#define mmCPC_UTCL1_STATUS_BASE_IDX 0
2850#define mmCPF_UTCL1_STATUS 0x11b6
2851#define mmCPF_UTCL1_STATUS_BASE_IDX 0
2852#define mmCP_SD_CNTL 0x11b7
2853#define mmCP_SD_CNTL_BASE_IDX 0
2854#define mmCP_SOFT_RESET_CNTL 0x11b9
2855#define mmCP_SOFT_RESET_CNTL_BASE_IDX 0
2856#define mmCP_CPC_GFX_CNTL 0x11ba
2857#define mmCP_CPC_GFX_CNTL_BASE_IDX 0
2858
2859
2860// addressBlock: gc_spipdec
2861// base address: 0xc700
2862#define mmSPI_ARB_PRIORITY 0x11c0
2863#define mmSPI_ARB_PRIORITY_BASE_IDX 0
2864#define mmSPI_ARB_CYCLES_0 0x11c1
2865#define mmSPI_ARB_CYCLES_0_BASE_IDX 0
2866#define mmSPI_ARB_CYCLES_1 0x11c2
2867#define mmSPI_ARB_CYCLES_1_BASE_IDX 0
2868#define mmSPI_CDBG_SYS_GFX 0x11c3
2869#define mmSPI_CDBG_SYS_GFX_BASE_IDX 0
2870#define mmSPI_CDBG_SYS_HP3D 0x11c4
2871#define mmSPI_CDBG_SYS_HP3D_BASE_IDX 0
2872#define mmSPI_CDBG_SYS_CS0 0x11c5
2873#define mmSPI_CDBG_SYS_CS0_BASE_IDX 0
2874#define mmSPI_CDBG_SYS_CS1 0x11c6
2875#define mmSPI_CDBG_SYS_CS1_BASE_IDX 0
2876#define mmSPI_WCL_PIPE_PERCENT_GFX 0x11c7
2877#define mmSPI_WCL_PIPE_PERCENT_GFX_BASE_IDX 0
2878#define mmSPI_WCL_PIPE_PERCENT_HP3D 0x11c8
2879#define mmSPI_WCL_PIPE_PERCENT_HP3D_BASE_IDX 0
2880#define mmSPI_WCL_PIPE_PERCENT_CS0 0x11c9
2881#define mmSPI_WCL_PIPE_PERCENT_CS0_BASE_IDX 0
2882#define mmSPI_WCL_PIPE_PERCENT_CS1 0x11ca
2883#define mmSPI_WCL_PIPE_PERCENT_CS1_BASE_IDX 0
2884#define mmSPI_WCL_PIPE_PERCENT_CS2 0x11cb
2885#define mmSPI_WCL_PIPE_PERCENT_CS2_BASE_IDX 0
2886#define mmSPI_WCL_PIPE_PERCENT_CS3 0x11cc
2887#define mmSPI_WCL_PIPE_PERCENT_CS3_BASE_IDX 0
2888#define mmSPI_WCL_PIPE_PERCENT_CS4 0x11cd
2889#define mmSPI_WCL_PIPE_PERCENT_CS4_BASE_IDX 0
2890#define mmSPI_WCL_PIPE_PERCENT_CS5 0x11ce
2891#define mmSPI_WCL_PIPE_PERCENT_CS5_BASE_IDX 0
2892#define mmSPI_WCL_PIPE_PERCENT_CS6 0x11cf
2893#define mmSPI_WCL_PIPE_PERCENT_CS6_BASE_IDX 0
2894#define mmSPI_WCL_PIPE_PERCENT_CS7 0x11d0
2895#define mmSPI_WCL_PIPE_PERCENT_CS7_BASE_IDX 0
2896#define mmSPI_GDBG_WAVE_CNTL 0x11d1
2897#define mmSPI_GDBG_WAVE_CNTL_BASE_IDX 0
2898#define mmSPI_GDBG_TRAP_CONFIG 0x11d2
2899#define mmSPI_GDBG_TRAP_CONFIG_BASE_IDX 0
2900#define mmSPI_GDBG_TRAP_MASK 0x11d3
2901#define mmSPI_GDBG_TRAP_MASK_BASE_IDX 0
2902#define mmSPI_GDBG_WAVE_CNTL2 0x11d4
2903#define mmSPI_GDBG_WAVE_CNTL2_BASE_IDX 0
2904#define mmSPI_GDBG_WAVE_CNTL3 0x11d5
2905#define mmSPI_GDBG_WAVE_CNTL3_BASE_IDX 0
2906#define mmSPI_GDBG_TRAP_DATA0 0x11d8
2907#define mmSPI_GDBG_TRAP_DATA0_BASE_IDX 0
2908#define mmSPI_GDBG_TRAP_DATA1 0x11d9
2909#define mmSPI_GDBG_TRAP_DATA1_BASE_IDX 0
2910#define mmSPI_COMPUTE_QUEUE_RESET 0x11db
2911#define mmSPI_COMPUTE_QUEUE_RESET_BASE_IDX 0
2912#define mmSPI_RESOURCE_RESERVE_CU_0 0x11dc
2913#define mmSPI_RESOURCE_RESERVE_CU_0_BASE_IDX 0
2914#define mmSPI_RESOURCE_RESERVE_CU_1 0x11dd
2915#define mmSPI_RESOURCE_RESERVE_CU_1_BASE_IDX 0
2916#define mmSPI_RESOURCE_RESERVE_CU_2 0x11de
2917#define mmSPI_RESOURCE_RESERVE_CU_2_BASE_IDX 0
2918#define mmSPI_RESOURCE_RESERVE_CU_3 0x11df
2919#define mmSPI_RESOURCE_RESERVE_CU_3_BASE_IDX 0
2920#define mmSPI_RESOURCE_RESERVE_CU_4 0x11e0
2921#define mmSPI_RESOURCE_RESERVE_CU_4_BASE_IDX 0
2922#define mmSPI_RESOURCE_RESERVE_CU_5 0x11e1
2923#define mmSPI_RESOURCE_RESERVE_CU_5_BASE_IDX 0
2924#define mmSPI_RESOURCE_RESERVE_CU_6 0x11e2
2925#define mmSPI_RESOURCE_RESERVE_CU_6_BASE_IDX 0
2926#define mmSPI_RESOURCE_RESERVE_CU_7 0x11e3
2927#define mmSPI_RESOURCE_RESERVE_CU_7_BASE_IDX 0
2928#define mmSPI_RESOURCE_RESERVE_CU_8 0x11e4
2929#define mmSPI_RESOURCE_RESERVE_CU_8_BASE_IDX 0
2930#define mmSPI_RESOURCE_RESERVE_CU_9 0x11e5
2931#define mmSPI_RESOURCE_RESERVE_CU_9_BASE_IDX 0
2932#define mmSPI_RESOURCE_RESERVE_EN_CU_0 0x11e6
2933#define mmSPI_RESOURCE_RESERVE_EN_CU_0_BASE_IDX 0
2934#define mmSPI_RESOURCE_RESERVE_EN_CU_1 0x11e7
2935#define mmSPI_RESOURCE_RESERVE_EN_CU_1_BASE_IDX 0
2936#define mmSPI_RESOURCE_RESERVE_EN_CU_2 0x11e8
2937#define mmSPI_RESOURCE_RESERVE_EN_CU_2_BASE_IDX 0
2938#define mmSPI_RESOURCE_RESERVE_EN_CU_3 0x11e9
2939#define mmSPI_RESOURCE_RESERVE_EN_CU_3_BASE_IDX 0
2940#define mmSPI_RESOURCE_RESERVE_EN_CU_4 0x11ea
2941#define mmSPI_RESOURCE_RESERVE_EN_CU_4_BASE_IDX 0
2942#define mmSPI_RESOURCE_RESERVE_EN_CU_5 0x11eb
2943#define mmSPI_RESOURCE_RESERVE_EN_CU_5_BASE_IDX 0
2944#define mmSPI_RESOURCE_RESERVE_EN_CU_6 0x11ec
2945#define mmSPI_RESOURCE_RESERVE_EN_CU_6_BASE_IDX 0
2946#define mmSPI_RESOURCE_RESERVE_EN_CU_7 0x11ed
2947#define mmSPI_RESOURCE_RESERVE_EN_CU_7_BASE_IDX 0
2948#define mmSPI_RESOURCE_RESERVE_EN_CU_8 0x11ee
2949#define mmSPI_RESOURCE_RESERVE_EN_CU_8_BASE_IDX 0
2950#define mmSPI_RESOURCE_RESERVE_EN_CU_9 0x11ef
2951#define mmSPI_RESOURCE_RESERVE_EN_CU_9_BASE_IDX 0
2952#define mmSPI_RESOURCE_RESERVE_CU_10 0x11f0
2953#define mmSPI_RESOURCE_RESERVE_CU_10_BASE_IDX 0
2954#define mmSPI_RESOURCE_RESERVE_CU_11 0x11f1
2955#define mmSPI_RESOURCE_RESERVE_CU_11_BASE_IDX 0
2956#define mmSPI_RESOURCE_RESERVE_EN_CU_10 0x11f2
2957#define mmSPI_RESOURCE_RESERVE_EN_CU_10_BASE_IDX 0
2958#define mmSPI_RESOURCE_RESERVE_EN_CU_11 0x11f3
2959#define mmSPI_RESOURCE_RESERVE_EN_CU_11_BASE_IDX 0
2960#define mmSPI_RESOURCE_RESERVE_CU_12 0x11f4
2961#define mmSPI_RESOURCE_RESERVE_CU_12_BASE_IDX 0
2962#define mmSPI_RESOURCE_RESERVE_CU_13 0x11f5
2963#define mmSPI_RESOURCE_RESERVE_CU_13_BASE_IDX 0
2964#define mmSPI_RESOURCE_RESERVE_CU_14 0x11f6
2965#define mmSPI_RESOURCE_RESERVE_CU_14_BASE_IDX 0
2966#define mmSPI_RESOURCE_RESERVE_CU_15 0x11f7
2967#define mmSPI_RESOURCE_RESERVE_CU_15_BASE_IDX 0
2968#define mmSPI_RESOURCE_RESERVE_EN_CU_12 0x11f8
2969#define mmSPI_RESOURCE_RESERVE_EN_CU_12_BASE_IDX 0
2970#define mmSPI_RESOURCE_RESERVE_EN_CU_13 0x11f9
2971#define mmSPI_RESOURCE_RESERVE_EN_CU_13_BASE_IDX 0
2972#define mmSPI_RESOURCE_RESERVE_EN_CU_14 0x11fa
2973#define mmSPI_RESOURCE_RESERVE_EN_CU_14_BASE_IDX 0
2974#define mmSPI_RESOURCE_RESERVE_EN_CU_15 0x11fb
2975#define mmSPI_RESOURCE_RESERVE_EN_CU_15_BASE_IDX 0
2976#define mmSPI_COMPUTE_WF_CTX_SAVE 0x11fc
2977#define mmSPI_COMPUTE_WF_CTX_SAVE_BASE_IDX 0
2978#define mmSPI_ARB_CNTL_0 0x11fd
2979#define mmSPI_ARB_CNTL_0_BASE_IDX 0
2980
2981
2982// addressBlock: gc_cpphqddec
2983// base address: 0xc800
2984#define mmCP_HQD_GFX_CONTROL 0x123e
2985#define mmCP_HQD_GFX_CONTROL_BASE_IDX 0
2986#define mmCP_HQD_GFX_STATUS 0x123f
2987#define mmCP_HQD_GFX_STATUS_BASE_IDX 0
2988#define mmCP_HPD_ROQ_OFFSETS 0x1240
2989#define mmCP_HPD_ROQ_OFFSETS_BASE_IDX 0
2990#define mmCP_HPD_STATUS0 0x1241
2991#define mmCP_HPD_STATUS0_BASE_IDX 0
2992#define mmCP_HPD_UTCL1_CNTL 0x1242
2993#define mmCP_HPD_UTCL1_CNTL_BASE_IDX 0
2994#define mmCP_HPD_UTCL1_ERROR 0x1243
2995#define mmCP_HPD_UTCL1_ERROR_BASE_IDX 0
2996#define mmCP_HPD_UTCL1_ERROR_ADDR 0x1244
2997#define mmCP_HPD_UTCL1_ERROR_ADDR_BASE_IDX 0
2998#define mmCP_MQD_BASE_ADDR 0x1245
2999#define mmCP_MQD_BASE_ADDR_BASE_IDX 0
3000#define mmCP_MQD_BASE_ADDR_HI 0x1246
3001#define mmCP_MQD_BASE_ADDR_HI_BASE_IDX 0
3002#define mmCP_HQD_ACTIVE 0x1247
3003#define mmCP_HQD_ACTIVE_BASE_IDX 0
3004#define mmCP_HQD_VMID 0x1248
3005#define mmCP_HQD_VMID_BASE_IDX 0
3006#define mmCP_HQD_PERSISTENT_STATE 0x1249
3007#define mmCP_HQD_PERSISTENT_STATE_BASE_IDX 0
3008#define mmCP_HQD_PIPE_PRIORITY 0x124a
3009#define mmCP_HQD_PIPE_PRIORITY_BASE_IDX 0
3010#define mmCP_HQD_QUEUE_PRIORITY 0x124b
3011#define mmCP_HQD_QUEUE_PRIORITY_BASE_IDX 0
3012#define mmCP_HQD_QUANTUM 0x124c
3013#define mmCP_HQD_QUANTUM_BASE_IDX 0
3014#define mmCP_HQD_PQ_BASE 0x124d
3015#define mmCP_HQD_PQ_BASE_BASE_IDX 0
3016#define mmCP_HQD_PQ_BASE_HI 0x124e
3017#define mmCP_HQD_PQ_BASE_HI_BASE_IDX 0
3018#define mmCP_HQD_PQ_RPTR 0x124f
3019#define mmCP_HQD_PQ_RPTR_BASE_IDX 0
3020#define mmCP_HQD_PQ_RPTR_REPORT_ADDR 0x1250
3021#define mmCP_HQD_PQ_RPTR_REPORT_ADDR_BASE_IDX 0
3022#define mmCP_HQD_PQ_RPTR_REPORT_ADDR_HI 0x1251
3023#define mmCP_HQD_PQ_RPTR_REPORT_ADDR_HI_BASE_IDX 0
3024#define mmCP_HQD_PQ_WPTR_POLL_ADDR 0x1252
3025#define mmCP_HQD_PQ_WPTR_POLL_ADDR_BASE_IDX 0
3026#define mmCP_HQD_PQ_WPTR_POLL_ADDR_HI 0x1253
3027#define mmCP_HQD_PQ_WPTR_POLL_ADDR_HI_BASE_IDX 0
3028#define mmCP_HQD_PQ_DOORBELL_CONTROL 0x1254
3029#define mmCP_HQD_PQ_DOORBELL_CONTROL_BASE_IDX 0
3030#define mmCP_HQD_PQ_CONTROL 0x1256
3031#define mmCP_HQD_PQ_CONTROL_BASE_IDX 0
3032#define mmCP_HQD_IB_BASE_ADDR 0x1257
3033#define mmCP_HQD_IB_BASE_ADDR_BASE_IDX 0
3034#define mmCP_HQD_IB_BASE_ADDR_HI 0x1258
3035#define mmCP_HQD_IB_BASE_ADDR_HI_BASE_IDX 0
3036#define mmCP_HQD_IB_RPTR 0x1259
3037#define mmCP_HQD_IB_RPTR_BASE_IDX 0
3038#define mmCP_HQD_IB_CONTROL 0x125a
3039#define mmCP_HQD_IB_CONTROL_BASE_IDX 0
3040#define mmCP_HQD_IQ_TIMER 0x125b
3041#define mmCP_HQD_IQ_TIMER_BASE_IDX 0
3042#define mmCP_HQD_IQ_RPTR 0x125c
3043#define mmCP_HQD_IQ_RPTR_BASE_IDX 0
3044#define mmCP_HQD_DEQUEUE_REQUEST 0x125d
3045#define mmCP_HQD_DEQUEUE_REQUEST_BASE_IDX 0
3046#define mmCP_HQD_DMA_OFFLOAD 0x125e
3047#define mmCP_HQD_DMA_OFFLOAD_BASE_IDX 0
3048#define mmCP_HQD_OFFLOAD 0x125e
3049#define mmCP_HQD_OFFLOAD_BASE_IDX 0
3050#define mmCP_HQD_SEMA_CMD 0x125f
3051#define mmCP_HQD_SEMA_CMD_BASE_IDX 0
3052#define mmCP_HQD_MSG_TYPE 0x1260
3053#define mmCP_HQD_MSG_TYPE_BASE_IDX 0
3054#define mmCP_HQD_ATOMIC0_PREOP_LO 0x1261
3055#define mmCP_HQD_ATOMIC0_PREOP_LO_BASE_IDX 0
3056#define mmCP_HQD_ATOMIC0_PREOP_HI 0x1262
3057#define mmCP_HQD_ATOMIC0_PREOP_HI_BASE_IDX 0
3058#define mmCP_HQD_ATOMIC1_PREOP_LO 0x1263
3059#define mmCP_HQD_ATOMIC1_PREOP_LO_BASE_IDX 0
3060#define mmCP_HQD_ATOMIC1_PREOP_HI 0x1264
3061#define mmCP_HQD_ATOMIC1_PREOP_HI_BASE_IDX 0
3062#define mmCP_HQD_HQ_SCHEDULER0 0x1265
3063#define mmCP_HQD_HQ_SCHEDULER0_BASE_IDX 0
3064#define mmCP_HQD_HQ_STATUS0 0x1265
3065#define mmCP_HQD_HQ_STATUS0_BASE_IDX 0
3066#define mmCP_HQD_HQ_CONTROL0 0x1266
3067#define mmCP_HQD_HQ_CONTROL0_BASE_IDX 0
3068#define mmCP_HQD_HQ_SCHEDULER1 0x1266
3069#define mmCP_HQD_HQ_SCHEDULER1_BASE_IDX 0
3070#define mmCP_MQD_CONTROL 0x1267
3071#define mmCP_MQD_CONTROL_BASE_IDX 0
3072#define mmCP_HQD_HQ_STATUS1 0x1268
3073#define mmCP_HQD_HQ_STATUS1_BASE_IDX 0
3074#define mmCP_HQD_HQ_CONTROL1 0x1269
3075#define mmCP_HQD_HQ_CONTROL1_BASE_IDX 0
3076#define mmCP_HQD_EOP_BASE_ADDR 0x126a
3077#define mmCP_HQD_EOP_BASE_ADDR_BASE_IDX 0
3078#define mmCP_HQD_EOP_BASE_ADDR_HI 0x126b
3079#define mmCP_HQD_EOP_BASE_ADDR_HI_BASE_IDX 0
3080#define mmCP_HQD_EOP_CONTROL 0x126c
3081#define mmCP_HQD_EOP_CONTROL_BASE_IDX 0
3082#define mmCP_HQD_EOP_RPTR 0x126d
3083#define mmCP_HQD_EOP_RPTR_BASE_IDX 0
3084#define mmCP_HQD_EOP_WPTR 0x126e
3085#define mmCP_HQD_EOP_WPTR_BASE_IDX 0
3086#define mmCP_HQD_EOP_EVENTS 0x126f
3087#define mmCP_HQD_EOP_EVENTS_BASE_IDX 0
3088#define mmCP_HQD_CTX_SAVE_BASE_ADDR_LO 0x1270
3089#define mmCP_HQD_CTX_SAVE_BASE_ADDR_LO_BASE_IDX 0
3090#define mmCP_HQD_CTX_SAVE_BASE_ADDR_HI 0x1271
3091#define mmCP_HQD_CTX_SAVE_BASE_ADDR_HI_BASE_IDX 0
3092#define mmCP_HQD_CTX_SAVE_CONTROL 0x1272
3093#define mmCP_HQD_CTX_SAVE_CONTROL_BASE_IDX 0
3094#define mmCP_HQD_CNTL_STACK_OFFSET 0x1273
3095#define mmCP_HQD_CNTL_STACK_OFFSET_BASE_IDX 0
3096#define mmCP_HQD_CNTL_STACK_SIZE 0x1274
3097#define mmCP_HQD_CNTL_STACK_SIZE_BASE_IDX 0
3098#define mmCP_HQD_WG_STATE_OFFSET 0x1275
3099#define mmCP_HQD_WG_STATE_OFFSET_BASE_IDX 0
3100#define mmCP_HQD_CTX_SAVE_SIZE 0x1276
3101#define mmCP_HQD_CTX_SAVE_SIZE_BASE_IDX 0
3102#define mmCP_HQD_GDS_RESOURCE_STATE 0x1277
3103#define mmCP_HQD_GDS_RESOURCE_STATE_BASE_IDX 0
3104#define mmCP_HQD_ERROR 0x1278
3105#define mmCP_HQD_ERROR_BASE_IDX 0
3106#define mmCP_HQD_EOP_WPTR_MEM 0x1279
3107#define mmCP_HQD_EOP_WPTR_MEM_BASE_IDX 0
3108#define mmCP_HQD_AQL_CONTROL 0x127a
3109#define mmCP_HQD_AQL_CONTROL_BASE_IDX 0
3110#define mmCP_HQD_PQ_WPTR_LO 0x127b
3111#define mmCP_HQD_PQ_WPTR_LO_BASE_IDX 0
3112#define mmCP_HQD_PQ_WPTR_HI 0x127c
3113#define mmCP_HQD_PQ_WPTR_HI_BASE_IDX 0
3114
3115
3116// addressBlock: gc_didtdec
3117// base address: 0xca00
3118#define mmDIDT_IND_INDEX 0x1280
3119#define mmDIDT_IND_INDEX_BASE_IDX 0
3120#define mmDIDT_IND_DATA 0x1281
3121#define mmDIDT_IND_DATA_BASE_IDX 0
3122#define mmDIDT_INDEX_AUTO_INCR_EN 0x1282
3123#define mmDIDT_INDEX_AUTO_INCR_EN_BASE_IDX 0
3124
3125
3126// addressBlock: gc_gccacdec
3127// base address: 0xca10
3128#define mmGC_CAC_CTRL_1 0x1284
3129#define mmGC_CAC_CTRL_1_BASE_IDX 0
3130#define mmGC_CAC_CTRL_2 0x1285
3131#define mmGC_CAC_CTRL_2_BASE_IDX 0
3132#define mmGC_CAC_INDEX_AUTO_INCR_EN 0x1286
3133#define mmGC_CAC_INDEX_AUTO_INCR_EN_BASE_IDX 0
3134#define mmGC_CAC_AGGR_LOWER 0x1287
3135#define mmGC_CAC_AGGR_LOWER_BASE_IDX 0
3136#define mmGC_CAC_AGGR_UPPER 0x1288
3137#define mmGC_CAC_AGGR_UPPER_BASE_IDX 0
3138#define mmPCC_PERF_COUNTER 0x128a
3139#define mmPCC_PERF_COUNTER_BASE_IDX 0
3140#define mmGC_CAC_SOFT_CTRL 0x128d
3141#define mmGC_CAC_SOFT_CTRL_BASE_IDX 0
3142#define mmGC_DIDT_CTRL0 0x128e
3143#define mmGC_DIDT_CTRL0_BASE_IDX 0
3144#define mmGC_DIDT_CTRL1 0x128f
3145#define mmGC_DIDT_CTRL1_BASE_IDX 0
3146#define mmGC_DIDT_CTRL2 0x1290
3147#define mmGC_DIDT_CTRL2_BASE_IDX 0
3148#define mmGC_DIDT_WEIGHT 0x1291
3149#define mmGC_DIDT_WEIGHT_BASE_IDX 0
3150#define mmGC_EDC_CTRL 0x1293
3151#define mmGC_EDC_CTRL_BASE_IDX 0
3152#define mmGC_EDC_THRESHOLD 0x1294
3153#define mmGC_EDC_THRESHOLD_BASE_IDX 0
3154#define mmGC_DIDT_DROOP_CTRL 0x1298
3155#define mmGC_DIDT_DROOP_CTRL_BASE_IDX 0
3156#define mmGC_DIDT_DROOP_CTRL1 0x1299
3157#define mmGC_DIDT_DROOP_CTRL1_BASE_IDX 0
3158#define mmGC_EDC_DROOP_CTRL 0x129a
3159#define mmGC_EDC_DROOP_CTRL_BASE_IDX 0
3160#define mmGC_THROTTLE_CTRL 0x129b
3161#define mmGC_THROTTLE_CTRL_BASE_IDX 0
3162#define mmGC_CAC_IND_INDEX 0x129c
3163#define mmGC_CAC_IND_INDEX_BASE_IDX 0
3164#define mmGC_CAC_IND_DATA 0x129d
3165#define mmGC_CAC_IND_DATA_BASE_IDX 0
3166#define mmSE_CAC_IND_INDEX 0x129e
3167#define mmSE_CAC_IND_INDEX_BASE_IDX 0
3168#define mmSE_CAC_IND_DATA 0x129f
3169#define mmSE_CAC_IND_DATA_BASE_IDX 0
3170
3171
3172// addressBlock: gc_tcpdec
3173// base address: 0xca80
3174#define mmTCP_WATCH0_ADDR_H 0x12a0
3175#define mmTCP_WATCH0_ADDR_H_BASE_IDX 0
3176#define mmTCP_WATCH0_ADDR_L 0x12a1
3177#define mmTCP_WATCH0_ADDR_L_BASE_IDX 0
3178#define mmTCP_WATCH0_CNTL 0x12a2
3179#define mmTCP_WATCH0_CNTL_BASE_IDX 0
3180#define mmTCP_WATCH1_ADDR_H 0x12a3
3181#define mmTCP_WATCH1_ADDR_H_BASE_IDX 0
3182#define mmTCP_WATCH1_ADDR_L 0x12a4
3183#define mmTCP_WATCH1_ADDR_L_BASE_IDX 0
3184#define mmTCP_WATCH1_CNTL 0x12a5
3185#define mmTCP_WATCH1_CNTL_BASE_IDX 0
3186#define mmTCP_WATCH2_ADDR_H 0x12a6
3187#define mmTCP_WATCH2_ADDR_H_BASE_IDX 0
3188#define mmTCP_WATCH2_ADDR_L 0x12a7
3189#define mmTCP_WATCH2_ADDR_L_BASE_IDX 0
3190#define mmTCP_WATCH2_CNTL 0x12a8
3191#define mmTCP_WATCH2_CNTL_BASE_IDX 0
3192#define mmTCP_WATCH3_ADDR_H 0x12a9
3193#define mmTCP_WATCH3_ADDR_H_BASE_IDX 0
3194#define mmTCP_WATCH3_ADDR_L 0x12aa
3195#define mmTCP_WATCH3_ADDR_L_BASE_IDX 0
3196#define mmTCP_WATCH3_CNTL 0x12ab
3197#define mmTCP_WATCH3_CNTL_BASE_IDX 0
3198#define mmTCP_GATCL1_CNTL 0x12b0
3199#define mmTCP_GATCL1_CNTL_BASE_IDX 0
3200#define mmTCP_GATCL1_DSM_CNTL 0x12b2
3201#define mmTCP_GATCL1_DSM_CNTL_BASE_IDX 0
3202#define mmTCP_CNTL2 0x12b4
3203#define mmTCP_CNTL2_BASE_IDX 0
3204#define mmTCP_UTCL1_CNTL1 0x12b5
3205#define mmTCP_UTCL1_CNTL1_BASE_IDX 0
3206#define mmTCP_UTCL1_CNTL2 0x12b6
3207#define mmTCP_UTCL1_CNTL2_BASE_IDX 0
3208#define mmTCP_UTCL1_STATUS 0x12b7
3209#define mmTCP_UTCL1_STATUS_BASE_IDX 0
3210#define mmTCP_PERFCOUNTER_FILTER 0x12b9
3211#define mmTCP_PERFCOUNTER_FILTER_BASE_IDX 0
3212#define mmTCP_PERFCOUNTER_FILTER_EN 0x12ba
3213#define mmTCP_PERFCOUNTER_FILTER_EN_BASE_IDX 0
3214
3215
3216// addressBlock: gc_gdspdec
3217// base address: 0xcc00
3218#define mmGDS_VMID0_BASE 0x1300
3219#define mmGDS_VMID0_BASE_BASE_IDX 0
3220#define mmGDS_VMID0_SIZE 0x1301
3221#define mmGDS_VMID0_SIZE_BASE_IDX 0
3222#define mmGDS_VMID1_BASE 0x1302
3223#define mmGDS_VMID1_BASE_BASE_IDX 0
3224#define mmGDS_VMID1_SIZE 0x1303
3225#define mmGDS_VMID1_SIZE_BASE_IDX 0
3226#define mmGDS_VMID2_BASE 0x1304
3227#define mmGDS_VMID2_BASE_BASE_IDX 0
3228#define mmGDS_VMID2_SIZE 0x1305
3229#define mmGDS_VMID2_SIZE_BASE_IDX 0
3230#define mmGDS_VMID3_BASE 0x1306
3231#define mmGDS_VMID3_BASE_BASE_IDX 0
3232#define mmGDS_VMID3_SIZE 0x1307
3233#define mmGDS_VMID3_SIZE_BASE_IDX 0
3234#define mmGDS_VMID4_BASE 0x1308
3235#define mmGDS_VMID4_BASE_BASE_IDX 0
3236#define mmGDS_VMID4_SIZE 0x1309
3237#define mmGDS_VMID4_SIZE_BASE_IDX 0
3238#define mmGDS_VMID5_BASE 0x130a
3239#define mmGDS_VMID5_BASE_BASE_IDX 0
3240#define mmGDS_VMID5_SIZE 0x130b
3241#define mmGDS_VMID5_SIZE_BASE_IDX 0
3242#define mmGDS_VMID6_BASE 0x130c
3243#define mmGDS_VMID6_BASE_BASE_IDX 0
3244#define mmGDS_VMID6_SIZE 0x130d
3245#define mmGDS_VMID6_SIZE_BASE_IDX 0
3246#define mmGDS_VMID7_BASE 0x130e
3247#define mmGDS_VMID7_BASE_BASE_IDX 0
3248#define mmGDS_VMID7_SIZE 0x130f
3249#define mmGDS_VMID7_SIZE_BASE_IDX 0
3250#define mmGDS_VMID8_BASE 0x1310
3251#define mmGDS_VMID8_BASE_BASE_IDX 0
3252#define mmGDS_VMID8_SIZE 0x1311
3253#define mmGDS_VMID8_SIZE_BASE_IDX 0
3254#define mmGDS_VMID9_BASE 0x1312
3255#define mmGDS_VMID9_BASE_BASE_IDX 0
3256#define mmGDS_VMID9_SIZE 0x1313
3257#define mmGDS_VMID9_SIZE_BASE_IDX 0
3258#define mmGDS_VMID10_BASE 0x1314
3259#define mmGDS_VMID10_BASE_BASE_IDX 0
3260#define mmGDS_VMID10_SIZE 0x1315
3261#define mmGDS_VMID10_SIZE_BASE_IDX 0
3262#define mmGDS_VMID11_BASE 0x1316
3263#define mmGDS_VMID11_BASE_BASE_IDX 0
3264#define mmGDS_VMID11_SIZE 0x1317
3265#define mmGDS_VMID11_SIZE_BASE_IDX 0
3266#define mmGDS_VMID12_BASE 0x1318
3267#define mmGDS_VMID12_BASE_BASE_IDX 0
3268#define mmGDS_VMID12_SIZE 0x1319
3269#define mmGDS_VMID12_SIZE_BASE_IDX 0
3270#define mmGDS_VMID13_BASE 0x131a
3271#define mmGDS_VMID13_BASE_BASE_IDX 0
3272#define mmGDS_VMID13_SIZE 0x131b
3273#define mmGDS_VMID13_SIZE_BASE_IDX 0
3274#define mmGDS_VMID14_BASE 0x131c
3275#define mmGDS_VMID14_BASE_BASE_IDX 0
3276#define mmGDS_VMID14_SIZE 0x131d
3277#define mmGDS_VMID14_SIZE_BASE_IDX 0
3278#define mmGDS_VMID15_BASE 0x131e
3279#define mmGDS_VMID15_BASE_BASE_IDX 0
3280#define mmGDS_VMID15_SIZE 0x131f
3281#define mmGDS_VMID15_SIZE_BASE_IDX 0
3282#define mmGDS_GWS_VMID0 0x1320
3283#define mmGDS_GWS_VMID0_BASE_IDX 0
3284#define mmGDS_GWS_VMID1 0x1321
3285#define mmGDS_GWS_VMID1_BASE_IDX 0
3286#define mmGDS_GWS_VMID2 0x1322
3287#define mmGDS_GWS_VMID2_BASE_IDX 0
3288#define mmGDS_GWS_VMID3 0x1323
3289#define mmGDS_GWS_VMID3_BASE_IDX 0
3290#define mmGDS_GWS_VMID4 0x1324
3291#define mmGDS_GWS_VMID4_BASE_IDX 0
3292#define mmGDS_GWS_VMID5 0x1325
3293#define mmGDS_GWS_VMID5_BASE_IDX 0
3294#define mmGDS_GWS_VMID6 0x1326
3295#define mmGDS_GWS_VMID6_BASE_IDX 0
3296#define mmGDS_GWS_VMID7 0x1327
3297#define mmGDS_GWS_VMID7_BASE_IDX 0
3298#define mmGDS_GWS_VMID8 0x1328
3299#define mmGDS_GWS_VMID8_BASE_IDX 0
3300#define mmGDS_GWS_VMID9 0x1329
3301#define mmGDS_GWS_VMID9_BASE_IDX 0
3302#define mmGDS_GWS_VMID10 0x132a
3303#define mmGDS_GWS_VMID10_BASE_IDX 0
3304#define mmGDS_GWS_VMID11 0x132b
3305#define mmGDS_GWS_VMID11_BASE_IDX 0
3306#define mmGDS_GWS_VMID12 0x132c
3307#define mmGDS_GWS_VMID12_BASE_IDX 0
3308#define mmGDS_GWS_VMID13 0x132d
3309#define mmGDS_GWS_VMID13_BASE_IDX 0
3310#define mmGDS_GWS_VMID14 0x132e
3311#define mmGDS_GWS_VMID14_BASE_IDX 0
3312#define mmGDS_GWS_VMID15 0x132f
3313#define mmGDS_GWS_VMID15_BASE_IDX 0
3314#define mmGDS_OA_VMID0 0x1330
3315#define mmGDS_OA_VMID0_BASE_IDX 0
3316#define mmGDS_OA_VMID1 0x1331
3317#define mmGDS_OA_VMID1_BASE_IDX 0
3318#define mmGDS_OA_VMID2 0x1332
3319#define mmGDS_OA_VMID2_BASE_IDX 0
3320#define mmGDS_OA_VMID3 0x1333
3321#define mmGDS_OA_VMID3_BASE_IDX 0
3322#define mmGDS_OA_VMID4 0x1334
3323#define mmGDS_OA_VMID4_BASE_IDX 0
3324#define mmGDS_OA_VMID5 0x1335
3325#define mmGDS_OA_VMID5_BASE_IDX 0
3326#define mmGDS_OA_VMID6 0x1336
3327#define mmGDS_OA_VMID6_BASE_IDX 0
3328#define mmGDS_OA_VMID7 0x1337
3329#define mmGDS_OA_VMID7_BASE_IDX 0
3330#define mmGDS_OA_VMID8 0x1338
3331#define mmGDS_OA_VMID8_BASE_IDX 0
3332#define mmGDS_OA_VMID9 0x1339
3333#define mmGDS_OA_VMID9_BASE_IDX 0
3334#define mmGDS_OA_VMID10 0x133a
3335#define mmGDS_OA_VMID10_BASE_IDX 0
3336#define mmGDS_OA_VMID11 0x133b
3337#define mmGDS_OA_VMID11_BASE_IDX 0
3338#define mmGDS_OA_VMID12 0x133c
3339#define mmGDS_OA_VMID12_BASE_IDX 0
3340#define mmGDS_OA_VMID13 0x133d
3341#define mmGDS_OA_VMID13_BASE_IDX 0
3342#define mmGDS_OA_VMID14 0x133e
3343#define mmGDS_OA_VMID14_BASE_IDX 0
3344#define mmGDS_OA_VMID15 0x133f
3345#define mmGDS_OA_VMID15_BASE_IDX 0
3346#define mmGDS_GWS_RESET0 0x1344
3347#define mmGDS_GWS_RESET0_BASE_IDX 0
3348#define mmGDS_GWS_RESET1 0x1345
3349#define mmGDS_GWS_RESET1_BASE_IDX 0
3350#define mmGDS_GWS_RESOURCE_RESET 0x1346
3351#define mmGDS_GWS_RESOURCE_RESET_BASE_IDX 0
3352#define mmGDS_COMPUTE_MAX_WAVE_ID 0x1348
3353#define mmGDS_COMPUTE_MAX_WAVE_ID_BASE_IDX 0
3354#define mmGDS_OA_RESET_MASK 0x1349
3355#define mmGDS_OA_RESET_MASK_BASE_IDX 0
3356#define mmGDS_OA_RESET 0x134a
3357#define mmGDS_OA_RESET_BASE_IDX 0
3358#define mmGDS_ENHANCE 0x134b
3359#define mmGDS_ENHANCE_BASE_IDX 0
3360#define mmGDS_OA_CGPG_RESTORE 0x134c
3361#define mmGDS_OA_CGPG_RESTORE_BASE_IDX 0
3362#define mmGDS_CS_CTXSW_STATUS 0x134d
3363#define mmGDS_CS_CTXSW_STATUS_BASE_IDX 0
3364#define mmGDS_CS_CTXSW_CNT0 0x134e
3365#define mmGDS_CS_CTXSW_CNT0_BASE_IDX 0
3366#define mmGDS_CS_CTXSW_CNT1 0x134f
3367#define mmGDS_CS_CTXSW_CNT1_BASE_IDX 0
3368#define mmGDS_CS_CTXSW_CNT2 0x1350
3369#define mmGDS_CS_CTXSW_CNT2_BASE_IDX 0
3370#define mmGDS_CS_CTXSW_CNT3 0x1351
3371#define mmGDS_CS_CTXSW_CNT3_BASE_IDX 0
3372#define mmGDS_GFX_CTXSW_STATUS 0x1352
3373#define mmGDS_GFX_CTXSW_STATUS_BASE_IDX 0
3374#define mmGDS_VS_CTXSW_CNT0 0x1353
3375#define mmGDS_VS_CTXSW_CNT0_BASE_IDX 0
3376#define mmGDS_VS_CTXSW_CNT1 0x1354
3377#define mmGDS_VS_CTXSW_CNT1_BASE_IDX 0
3378#define mmGDS_VS_CTXSW_CNT2 0x1355
3379#define mmGDS_VS_CTXSW_CNT2_BASE_IDX 0
3380#define mmGDS_VS_CTXSW_CNT3 0x1356
3381#define mmGDS_VS_CTXSW_CNT3_BASE_IDX 0
3382#define mmGDS_PS0_CTXSW_CNT0 0x1357
3383#define mmGDS_PS0_CTXSW_CNT0_BASE_IDX 0
3384#define mmGDS_PS0_CTXSW_CNT1 0x1358
3385#define mmGDS_PS0_CTXSW_CNT1_BASE_IDX 0
3386#define mmGDS_PS0_CTXSW_CNT2 0x1359
3387#define mmGDS_PS0_CTXSW_CNT2_BASE_IDX 0
3388#define mmGDS_PS0_CTXSW_CNT3 0x135a
3389#define mmGDS_PS0_CTXSW_CNT3_BASE_IDX 0
3390#define mmGDS_PS1_CTXSW_CNT0 0x135b
3391#define mmGDS_PS1_CTXSW_CNT0_BASE_IDX 0
3392#define mmGDS_PS1_CTXSW_CNT1 0x135c
3393#define mmGDS_PS1_CTXSW_CNT1_BASE_IDX 0
3394#define mmGDS_PS1_CTXSW_CNT2 0x135d
3395#define mmGDS_PS1_CTXSW_CNT2_BASE_IDX 0
3396#define mmGDS_PS1_CTXSW_CNT3 0x135e
3397#define mmGDS_PS1_CTXSW_CNT3_BASE_IDX 0
3398#define mmGDS_PS2_CTXSW_CNT0 0x135f
3399#define mmGDS_PS2_CTXSW_CNT0_BASE_IDX 0
3400#define mmGDS_PS2_CTXSW_CNT1 0x1360
3401#define mmGDS_PS2_CTXSW_CNT1_BASE_IDX 0
3402#define mmGDS_PS2_CTXSW_CNT2 0x1361
3403#define mmGDS_PS2_CTXSW_CNT2_BASE_IDX 0
3404#define mmGDS_PS2_CTXSW_CNT3 0x1362
3405#define mmGDS_PS2_CTXSW_CNT3_BASE_IDX 0
3406#define mmGDS_PS3_CTXSW_CNT0 0x1363
3407#define mmGDS_PS3_CTXSW_CNT0_BASE_IDX 0
3408#define mmGDS_PS3_CTXSW_CNT1 0x1364
3409#define mmGDS_PS3_CTXSW_CNT1_BASE_IDX 0
3410#define mmGDS_PS3_CTXSW_CNT2 0x1365
3411#define mmGDS_PS3_CTXSW_CNT2_BASE_IDX 0
3412#define mmGDS_PS3_CTXSW_CNT3 0x1366
3413#define mmGDS_PS3_CTXSW_CNT3_BASE_IDX 0
3414#define mmGDS_PS4_CTXSW_CNT0 0x1367
3415#define mmGDS_PS4_CTXSW_CNT0_BASE_IDX 0
3416#define mmGDS_PS4_CTXSW_CNT1 0x1368
3417#define mmGDS_PS4_CTXSW_CNT1_BASE_IDX 0
3418#define mmGDS_PS4_CTXSW_CNT2 0x1369
3419#define mmGDS_PS4_CTXSW_CNT2_BASE_IDX 0
3420#define mmGDS_PS4_CTXSW_CNT3 0x136a
3421#define mmGDS_PS4_CTXSW_CNT3_BASE_IDX 0
3422#define mmGDS_PS5_CTXSW_CNT0 0x136b
3423#define mmGDS_PS5_CTXSW_CNT0_BASE_IDX 0
3424#define mmGDS_PS5_CTXSW_CNT1 0x136c
3425#define mmGDS_PS5_CTXSW_CNT1_BASE_IDX 0
3426#define mmGDS_PS5_CTXSW_CNT2 0x136d
3427#define mmGDS_PS5_CTXSW_CNT2_BASE_IDX 0
3428#define mmGDS_PS5_CTXSW_CNT3 0x136e
3429#define mmGDS_PS5_CTXSW_CNT3_BASE_IDX 0
3430#define mmGDS_PS6_CTXSW_CNT0 0x136f
3431#define mmGDS_PS6_CTXSW_CNT0_BASE_IDX 0
3432#define mmGDS_PS6_CTXSW_CNT1 0x1370
3433#define mmGDS_PS6_CTXSW_CNT1_BASE_IDX 0
3434#define mmGDS_PS6_CTXSW_CNT2 0x1371
3435#define mmGDS_PS6_CTXSW_CNT2_BASE_IDX 0
3436#define mmGDS_PS6_CTXSW_CNT3 0x1372
3437#define mmGDS_PS6_CTXSW_CNT3_BASE_IDX 0
3438#define mmGDS_PS7_CTXSW_CNT0 0x1373
3439#define mmGDS_PS7_CTXSW_CNT0_BASE_IDX 0
3440#define mmGDS_PS7_CTXSW_CNT1 0x1374
3441#define mmGDS_PS7_CTXSW_CNT1_BASE_IDX 0
3442#define mmGDS_PS7_CTXSW_CNT2 0x1375
3443#define mmGDS_PS7_CTXSW_CNT2_BASE_IDX 0
3444#define mmGDS_PS7_CTXSW_CNT3 0x1376
3445#define mmGDS_PS7_CTXSW_CNT3_BASE_IDX 0
3446#define mmGDS_GS_CTXSW_CNT0 0x1377
3447#define mmGDS_GS_CTXSW_CNT0_BASE_IDX 0
3448#define mmGDS_GS_CTXSW_CNT1 0x1378
3449#define mmGDS_GS_CTXSW_CNT1_BASE_IDX 0
3450#define mmGDS_GS_CTXSW_CNT2 0x1379
3451#define mmGDS_GS_CTXSW_CNT2_BASE_IDX 0
3452#define mmGDS_GS_CTXSW_CNT3 0x137a
3453#define mmGDS_GS_CTXSW_CNT3_BASE_IDX 0
3454
3455
3456// addressBlock: gc_rasdec
3457// base address: 0xce00
3458#define mmRAS_SIGNATURE_CONTROL 0x1380
3459#define mmRAS_SIGNATURE_CONTROL_BASE_IDX 0
3460#define mmRAS_SIGNATURE_MASK 0x1381
3461#define mmRAS_SIGNATURE_MASK_BASE_IDX 0
3462#define mmRAS_SX_SIGNATURE0 0x1382
3463#define mmRAS_SX_SIGNATURE0_BASE_IDX 0
3464#define mmRAS_SX_SIGNATURE1 0x1383
3465#define mmRAS_SX_SIGNATURE1_BASE_IDX 0
3466#define mmRAS_SX_SIGNATURE2 0x1384
3467#define mmRAS_SX_SIGNATURE2_BASE_IDX 0
3468#define mmRAS_SX_SIGNATURE3 0x1385
3469#define mmRAS_SX_SIGNATURE3_BASE_IDX 0
3470#define mmRAS_DB_SIGNATURE0 0x138b
3471#define mmRAS_DB_SIGNATURE0_BASE_IDX 0
3472#define mmRAS_PA_SIGNATURE0 0x138c
3473#define mmRAS_PA_SIGNATURE0_BASE_IDX 0
3474#define mmRAS_VGT_SIGNATURE0 0x138d
3475#define mmRAS_VGT_SIGNATURE0_BASE_IDX 0
3476#define mmRAS_SQ_SIGNATURE0 0x138e
3477#define mmRAS_SQ_SIGNATURE0_BASE_IDX 0
3478#define mmRAS_SC_SIGNATURE0 0x138f
3479#define mmRAS_SC_SIGNATURE0_BASE_IDX 0
3480#define mmRAS_SC_SIGNATURE1 0x1390
3481#define mmRAS_SC_SIGNATURE1_BASE_IDX 0
3482#define mmRAS_SC_SIGNATURE2 0x1391
3483#define mmRAS_SC_SIGNATURE2_BASE_IDX 0
3484#define mmRAS_SC_SIGNATURE3 0x1392
3485#define mmRAS_SC_SIGNATURE3_BASE_IDX 0
3486#define mmRAS_SC_SIGNATURE4 0x1393
3487#define mmRAS_SC_SIGNATURE4_BASE_IDX 0
3488#define mmRAS_SC_SIGNATURE5 0x1394
3489#define mmRAS_SC_SIGNATURE5_BASE_IDX 0
3490#define mmRAS_SC_SIGNATURE6 0x1395
3491#define mmRAS_SC_SIGNATURE6_BASE_IDX 0
3492#define mmRAS_SC_SIGNATURE7 0x1396
3493#define mmRAS_SC_SIGNATURE7_BASE_IDX 0
3494#define mmRAS_IA_SIGNATURE0 0x1397
3495#define mmRAS_IA_SIGNATURE0_BASE_IDX 0
3496#define mmRAS_IA_SIGNATURE1 0x1398
3497#define mmRAS_IA_SIGNATURE1_BASE_IDX 0
3498#define mmRAS_SPI_SIGNATURE0 0x1399
3499#define mmRAS_SPI_SIGNATURE0_BASE_IDX 0
3500#define mmRAS_SPI_SIGNATURE1 0x139a
3501#define mmRAS_SPI_SIGNATURE1_BASE_IDX 0
3502#define mmRAS_TA_SIGNATURE0 0x139b
3503#define mmRAS_TA_SIGNATURE0_BASE_IDX 0
3504#define mmRAS_TD_SIGNATURE0 0x139c
3505#define mmRAS_TD_SIGNATURE0_BASE_IDX 0
3506#define mmRAS_CB_SIGNATURE0 0x139d
3507#define mmRAS_CB_SIGNATURE0_BASE_IDX 0
3508#define mmRAS_BCI_SIGNATURE0 0x139e
3509#define mmRAS_BCI_SIGNATURE0_BASE_IDX 0
3510#define mmRAS_BCI_SIGNATURE1 0x139f
3511#define mmRAS_BCI_SIGNATURE1_BASE_IDX 0
3512#define mmRAS_TA_SIGNATURE1 0x13a0
3513#define mmRAS_TA_SIGNATURE1_BASE_IDX 0
3514
3515
3516// addressBlock: gc_gfxdec0
3517// base address: 0x28000
3518#define mmDB_RENDER_CONTROL 0x0000
3519#define mmDB_RENDER_CONTROL_BASE_IDX 1
3520#define mmDB_COUNT_CONTROL 0x0001
3521#define mmDB_COUNT_CONTROL_BASE_IDX 1
3522#define mmDB_DEPTH_VIEW 0x0002
3523#define mmDB_DEPTH_VIEW_BASE_IDX 1
3524#define mmDB_RENDER_OVERRIDE 0x0003
3525#define mmDB_RENDER_OVERRIDE_BASE_IDX 1
3526#define mmDB_RENDER_OVERRIDE2 0x0004
3527#define mmDB_RENDER_OVERRIDE2_BASE_IDX 1
3528#define mmDB_HTILE_DATA_BASE 0x0005
3529#define mmDB_HTILE_DATA_BASE_BASE_IDX 1
3530#define mmDB_HTILE_DATA_BASE_HI 0x0006
3531#define mmDB_HTILE_DATA_BASE_HI_BASE_IDX 1
3532#define mmDB_DEPTH_SIZE 0x0007
3533#define mmDB_DEPTH_SIZE_BASE_IDX 1
3534#define mmDB_DEPTH_BOUNDS_MIN 0x0008
3535#define mmDB_DEPTH_BOUNDS_MIN_BASE_IDX 1
3536#define mmDB_DEPTH_BOUNDS_MAX 0x0009
3537#define mmDB_DEPTH_BOUNDS_MAX_BASE_IDX 1
3538#define mmDB_STENCIL_CLEAR 0x000a
3539#define mmDB_STENCIL_CLEAR_BASE_IDX 1
3540#define mmDB_DEPTH_CLEAR 0x000b
3541#define mmDB_DEPTH_CLEAR_BASE_IDX 1
3542#define mmPA_SC_SCREEN_SCISSOR_TL 0x000c
3543#define mmPA_SC_SCREEN_SCISSOR_TL_BASE_IDX 1
3544#define mmPA_SC_SCREEN_SCISSOR_BR 0x000d
3545#define mmPA_SC_SCREEN_SCISSOR_BR_BASE_IDX 1
3546#define mmDB_Z_INFO 0x000e
3547#define mmDB_Z_INFO_BASE_IDX 1
3548#define mmDB_STENCIL_INFO 0x000f
3549#define mmDB_STENCIL_INFO_BASE_IDX 1
3550#define mmDB_Z_READ_BASE 0x0010
3551#define mmDB_Z_READ_BASE_BASE_IDX 1
3552#define mmDB_Z_READ_BASE_HI 0x0011
3553#define mmDB_Z_READ_BASE_HI_BASE_IDX 1
3554#define mmDB_STENCIL_READ_BASE 0x0012
3555#define mmDB_STENCIL_READ_BASE_BASE_IDX 1
3556#define mmDB_STENCIL_READ_BASE_HI 0x0013
3557#define mmDB_STENCIL_READ_BASE_HI_BASE_IDX 1
3558#define mmDB_Z_WRITE_BASE 0x0014
3559#define mmDB_Z_WRITE_BASE_BASE_IDX 1
3560#define mmDB_Z_WRITE_BASE_HI 0x0015
3561#define mmDB_Z_WRITE_BASE_HI_BASE_IDX 1
3562#define mmDB_STENCIL_WRITE_BASE 0x0016
3563#define mmDB_STENCIL_WRITE_BASE_BASE_IDX 1
3564#define mmDB_STENCIL_WRITE_BASE_HI 0x0017
3565#define mmDB_STENCIL_WRITE_BASE_HI_BASE_IDX 1
3566#define mmDB_DFSM_CONTROL 0x0018
3567#define mmDB_DFSM_CONTROL_BASE_IDX 1
3568#define mmDB_Z_INFO2 0x001a
3569#define mmDB_Z_INFO2_BASE_IDX 1
3570#define mmDB_STENCIL_INFO2 0x001b
3571#define mmDB_STENCIL_INFO2_BASE_IDX 1
3572#define mmTA_BC_BASE_ADDR 0x0020
3573#define mmTA_BC_BASE_ADDR_BASE_IDX 1
3574#define mmTA_BC_BASE_ADDR_HI 0x0021
3575#define mmTA_BC_BASE_ADDR_HI_BASE_IDX 1
3576#define mmCOHER_DEST_BASE_HI_0 0x007a
3577#define mmCOHER_DEST_BASE_HI_0_BASE_IDX 1
3578#define mmCOHER_DEST_BASE_HI_1 0x007b
3579#define mmCOHER_DEST_BASE_HI_1_BASE_IDX 1
3580#define mmCOHER_DEST_BASE_HI_2 0x007c
3581#define mmCOHER_DEST_BASE_HI_2_BASE_IDX 1
3582#define mmCOHER_DEST_BASE_HI_3 0x007d
3583#define mmCOHER_DEST_BASE_HI_3_BASE_IDX 1
3584#define mmCOHER_DEST_BASE_2 0x007e
3585#define mmCOHER_DEST_BASE_2_BASE_IDX 1
3586#define mmCOHER_DEST_BASE_3 0x007f
3587#define mmCOHER_DEST_BASE_3_BASE_IDX 1
3588#define mmPA_SC_WINDOW_OFFSET 0x0080
3589#define mmPA_SC_WINDOW_OFFSET_BASE_IDX 1
3590#define mmPA_SC_WINDOW_SCISSOR_TL 0x0081
3591#define mmPA_SC_WINDOW_SCISSOR_TL_BASE_IDX 1
3592#define mmPA_SC_WINDOW_SCISSOR_BR 0x0082
3593#define mmPA_SC_WINDOW_SCISSOR_BR_BASE_IDX 1
3594#define mmPA_SC_CLIPRECT_RULE 0x0083
3595#define mmPA_SC_CLIPRECT_RULE_BASE_IDX 1
3596#define mmPA_SC_CLIPRECT_0_TL 0x0084
3597#define mmPA_SC_CLIPRECT_0_TL_BASE_IDX 1
3598#define mmPA_SC_CLIPRECT_0_BR 0x0085
3599#define mmPA_SC_CLIPRECT_0_BR_BASE_IDX 1
3600#define mmPA_SC_CLIPRECT_1_TL 0x0086
3601#define mmPA_SC_CLIPRECT_1_TL_BASE_IDX 1
3602#define mmPA_SC_CLIPRECT_1_BR 0x0087
3603#define mmPA_SC_CLIPRECT_1_BR_BASE_IDX 1
3604#define mmPA_SC_CLIPRECT_2_TL 0x0088
3605#define mmPA_SC_CLIPRECT_2_TL_BASE_IDX 1
3606#define mmPA_SC_CLIPRECT_2_BR 0x0089
3607#define mmPA_SC_CLIPRECT_2_BR_BASE_IDX 1
3608#define mmPA_SC_CLIPRECT_3_TL 0x008a
3609#define mmPA_SC_CLIPRECT_3_TL_BASE_IDX 1
3610#define mmPA_SC_CLIPRECT_3_BR 0x008b
3611#define mmPA_SC_CLIPRECT_3_BR_BASE_IDX 1
3612#define mmPA_SC_EDGERULE 0x008c
3613#define mmPA_SC_EDGERULE_BASE_IDX 1
3614#define mmPA_SU_HARDWARE_SCREEN_OFFSET 0x008d
3615#define mmPA_SU_HARDWARE_SCREEN_OFFSET_BASE_IDX 1
3616#define mmCB_TARGET_MASK 0x008e
3617#define mmCB_TARGET_MASK_BASE_IDX 1
3618#define mmCB_SHADER_MASK 0x008f
3619#define mmCB_SHADER_MASK_BASE_IDX 1
3620#define mmPA_SC_GENERIC_SCISSOR_TL 0x0090
3621#define mmPA_SC_GENERIC_SCISSOR_TL_BASE_IDX 1
3622#define mmPA_SC_GENERIC_SCISSOR_BR 0x0091
3623#define mmPA_SC_GENERIC_SCISSOR_BR_BASE_IDX 1
3624#define mmCOHER_DEST_BASE_0 0x0092
3625#define mmCOHER_DEST_BASE_0_BASE_IDX 1
3626#define mmCOHER_DEST_BASE_1 0x0093
3627#define mmCOHER_DEST_BASE_1_BASE_IDX 1
3628#define mmPA_SC_VPORT_SCISSOR_0_TL 0x0094
3629#define mmPA_SC_VPORT_SCISSOR_0_TL_BASE_IDX 1
3630#define mmPA_SC_VPORT_SCISSOR_0_BR 0x0095
3631#define mmPA_SC_VPORT_SCISSOR_0_BR_BASE_IDX 1
3632#define mmPA_SC_VPORT_SCISSOR_1_TL 0x0096
3633#define mmPA_SC_VPORT_SCISSOR_1_TL_BASE_IDX 1
3634#define mmPA_SC_VPORT_SCISSOR_1_BR 0x0097
3635#define mmPA_SC_VPORT_SCISSOR_1_BR_BASE_IDX 1
3636#define mmPA_SC_VPORT_SCISSOR_2_TL 0x0098
3637#define mmPA_SC_VPORT_SCISSOR_2_TL_BASE_IDX 1
3638#define mmPA_SC_VPORT_SCISSOR_2_BR 0x0099
3639#define mmPA_SC_VPORT_SCISSOR_2_BR_BASE_IDX 1
3640#define mmPA_SC_VPORT_SCISSOR_3_TL 0x009a
3641#define mmPA_SC_VPORT_SCISSOR_3_TL_BASE_IDX 1
3642#define mmPA_SC_VPORT_SCISSOR_3_BR 0x009b
3643#define mmPA_SC_VPORT_SCISSOR_3_BR_BASE_IDX 1
3644#define mmPA_SC_VPORT_SCISSOR_4_TL 0x009c
3645#define mmPA_SC_VPORT_SCISSOR_4_TL_BASE_IDX 1
3646#define mmPA_SC_VPORT_SCISSOR_4_BR 0x009d
3647#define mmPA_SC_VPORT_SCISSOR_4_BR_BASE_IDX 1
3648#define mmPA_SC_VPORT_SCISSOR_5_TL 0x009e
3649#define mmPA_SC_VPORT_SCISSOR_5_TL_BASE_IDX 1
3650#define mmPA_SC_VPORT_SCISSOR_5_BR 0x009f
3651#define mmPA_SC_VPORT_SCISSOR_5_BR_BASE_IDX 1
3652#define mmPA_SC_VPORT_SCISSOR_6_TL 0x00a0
3653#define mmPA_SC_VPORT_SCISSOR_6_TL_BASE_IDX 1
3654#define mmPA_SC_VPORT_SCISSOR_6_BR 0x00a1
3655#define mmPA_SC_VPORT_SCISSOR_6_BR_BASE_IDX 1
3656#define mmPA_SC_VPORT_SCISSOR_7_TL 0x00a2
3657#define mmPA_SC_VPORT_SCISSOR_7_TL_BASE_IDX 1
3658#define mmPA_SC_VPORT_SCISSOR_7_BR 0x00a3
3659#define mmPA_SC_VPORT_SCISSOR_7_BR_BASE_IDX 1
3660#define mmPA_SC_VPORT_SCISSOR_8_TL 0x00a4
3661#define mmPA_SC_VPORT_SCISSOR_8_TL_BASE_IDX 1
3662#define mmPA_SC_VPORT_SCISSOR_8_BR 0x00a5
3663#define mmPA_SC_VPORT_SCISSOR_8_BR_BASE_IDX 1
3664#define mmPA_SC_VPORT_SCISSOR_9_TL 0x00a6
3665#define mmPA_SC_VPORT_SCISSOR_9_TL_BASE_IDX 1
3666#define mmPA_SC_VPORT_SCISSOR_9_BR 0x00a7
3667#define mmPA_SC_VPORT_SCISSOR_9_BR_BASE_IDX 1
3668#define mmPA_SC_VPORT_SCISSOR_10_TL 0x00a8
3669#define mmPA_SC_VPORT_SCISSOR_10_TL_BASE_IDX 1
3670#define mmPA_SC_VPORT_SCISSOR_10_BR 0x00a9
3671#define mmPA_SC_VPORT_SCISSOR_10_BR_BASE_IDX 1
3672#define mmPA_SC_VPORT_SCISSOR_11_TL 0x00aa
3673#define mmPA_SC_VPORT_SCISSOR_11_TL_BASE_IDX 1
3674#define mmPA_SC_VPORT_SCISSOR_11_BR 0x00ab
3675#define mmPA_SC_VPORT_SCISSOR_11_BR_BASE_IDX 1
3676#define mmPA_SC_VPORT_SCISSOR_12_TL 0x00ac
3677#define mmPA_SC_VPORT_SCISSOR_12_TL_BASE_IDX 1
3678#define mmPA_SC_VPORT_SCISSOR_12_BR 0x00ad
3679#define mmPA_SC_VPORT_SCISSOR_12_BR_BASE_IDX 1
3680#define mmPA_SC_VPORT_SCISSOR_13_TL 0x00ae
3681#define mmPA_SC_VPORT_SCISSOR_13_TL_BASE_IDX 1
3682#define mmPA_SC_VPORT_SCISSOR_13_BR 0x00af
3683#define mmPA_SC_VPORT_SCISSOR_13_BR_BASE_IDX 1
3684#define mmPA_SC_VPORT_SCISSOR_14_TL 0x00b0
3685#define mmPA_SC_VPORT_SCISSOR_14_TL_BASE_IDX 1
3686#define mmPA_SC_VPORT_SCISSOR_14_BR 0x00b1
3687#define mmPA_SC_VPORT_SCISSOR_14_BR_BASE_IDX 1
3688#define mmPA_SC_VPORT_SCISSOR_15_TL 0x00b2
3689#define mmPA_SC_VPORT_SCISSOR_15_TL_BASE_IDX 1
3690#define mmPA_SC_VPORT_SCISSOR_15_BR 0x00b3
3691#define mmPA_SC_VPORT_SCISSOR_15_BR_BASE_IDX 1
3692#define mmPA_SC_VPORT_ZMIN_0 0x00b4
3693#define mmPA_SC_VPORT_ZMIN_0_BASE_IDX 1
3694#define mmPA_SC_VPORT_ZMAX_0 0x00b5
3695#define mmPA_SC_VPORT_ZMAX_0_BASE_IDX 1
3696#define mmPA_SC_VPORT_ZMIN_1 0x00b6
3697#define mmPA_SC_VPORT_ZMIN_1_BASE_IDX 1
3698#define mmPA_SC_VPORT_ZMAX_1 0x00b7
3699#define mmPA_SC_VPORT_ZMAX_1_BASE_IDX 1
3700#define mmPA_SC_VPORT_ZMIN_2 0x00b8
3701#define mmPA_SC_VPORT_ZMIN_2_BASE_IDX 1
3702#define mmPA_SC_VPORT_ZMAX_2 0x00b9
3703#define mmPA_SC_VPORT_ZMAX_2_BASE_IDX 1
3704#define mmPA_SC_VPORT_ZMIN_3 0x00ba
3705#define mmPA_SC_VPORT_ZMIN_3_BASE_IDX 1
3706#define mmPA_SC_VPORT_ZMAX_3 0x00bb
3707#define mmPA_SC_VPORT_ZMAX_3_BASE_IDX 1
3708#define mmPA_SC_VPORT_ZMIN_4 0x00bc
3709#define mmPA_SC_VPORT_ZMIN_4_BASE_IDX 1
3710#define mmPA_SC_VPORT_ZMAX_4 0x00bd
3711#define mmPA_SC_VPORT_ZMAX_4_BASE_IDX 1
3712#define mmPA_SC_VPORT_ZMIN_5 0x00be
3713#define mmPA_SC_VPORT_ZMIN_5_BASE_IDX 1
3714#define mmPA_SC_VPORT_ZMAX_5 0x00bf
3715#define mmPA_SC_VPORT_ZMAX_5_BASE_IDX 1
3716#define mmPA_SC_VPORT_ZMIN_6 0x00c0
3717#define mmPA_SC_VPORT_ZMIN_6_BASE_IDX 1
3718#define mmPA_SC_VPORT_ZMAX_6 0x00c1
3719#define mmPA_SC_VPORT_ZMAX_6_BASE_IDX 1
3720#define mmPA_SC_VPORT_ZMIN_7 0x00c2
3721#define mmPA_SC_VPORT_ZMIN_7_BASE_IDX 1
3722#define mmPA_SC_VPORT_ZMAX_7 0x00c3
3723#define mmPA_SC_VPORT_ZMAX_7_BASE_IDX 1
3724#define mmPA_SC_VPORT_ZMIN_8 0x00c4
3725#define mmPA_SC_VPORT_ZMIN_8_BASE_IDX 1
3726#define mmPA_SC_VPORT_ZMAX_8 0x00c5
3727#define mmPA_SC_VPORT_ZMAX_8_BASE_IDX 1
3728#define mmPA_SC_VPORT_ZMIN_9 0x00c6
3729#define mmPA_SC_VPORT_ZMIN_9_BASE_IDX 1
3730#define mmPA_SC_VPORT_ZMAX_9 0x00c7
3731#define mmPA_SC_VPORT_ZMAX_9_BASE_IDX 1
3732#define mmPA_SC_VPORT_ZMIN_10 0x00c8
3733#define mmPA_SC_VPORT_ZMIN_10_BASE_IDX 1
3734#define mmPA_SC_VPORT_ZMAX_10 0x00c9
3735#define mmPA_SC_VPORT_ZMAX_10_BASE_IDX 1
3736#define mmPA_SC_VPORT_ZMIN_11 0x00ca
3737#define mmPA_SC_VPORT_ZMIN_11_BASE_IDX 1
3738#define mmPA_SC_VPORT_ZMAX_11 0x00cb
3739#define mmPA_SC_VPORT_ZMAX_11_BASE_IDX 1
3740#define mmPA_SC_VPORT_ZMIN_12 0x00cc
3741#define mmPA_SC_VPORT_ZMIN_12_BASE_IDX 1
3742#define mmPA_SC_VPORT_ZMAX_12 0x00cd
3743#define mmPA_SC_VPORT_ZMAX_12_BASE_IDX 1
3744#define mmPA_SC_VPORT_ZMIN_13 0x00ce
3745#define mmPA_SC_VPORT_ZMIN_13_BASE_IDX 1
3746#define mmPA_SC_VPORT_ZMAX_13 0x00cf
3747#define mmPA_SC_VPORT_ZMAX_13_BASE_IDX 1
3748#define mmPA_SC_VPORT_ZMIN_14 0x00d0
3749#define mmPA_SC_VPORT_ZMIN_14_BASE_IDX 1
3750#define mmPA_SC_VPORT_ZMAX_14 0x00d1
3751#define mmPA_SC_VPORT_ZMAX_14_BASE_IDX 1
3752#define mmPA_SC_VPORT_ZMIN_15 0x00d2
3753#define mmPA_SC_VPORT_ZMIN_15_BASE_IDX 1
3754#define mmPA_SC_VPORT_ZMAX_15 0x00d3
3755#define mmPA_SC_VPORT_ZMAX_15_BASE_IDX 1
3756#define mmPA_SC_RASTER_CONFIG 0x00d4
3757#define mmPA_SC_RASTER_CONFIG_BASE_IDX 1
3758#define mmPA_SC_RASTER_CONFIG_1 0x00d5
3759#define mmPA_SC_RASTER_CONFIG_1_BASE_IDX 1
3760#define mmPA_SC_SCREEN_EXTENT_CONTROL 0x00d6
3761#define mmPA_SC_SCREEN_EXTENT_CONTROL_BASE_IDX 1
3762#define mmPA_SC_TILE_STEERING_OVERRIDE 0x00d7
3763#define mmPA_SC_TILE_STEERING_OVERRIDE_BASE_IDX 1
3764#define mmCP_PERFMON_CNTX_CNTL 0x00d8
3765#define mmCP_PERFMON_CNTX_CNTL_BASE_IDX 1
3766#define mmCP_PIPEID 0x00d9
3767#define mmCP_PIPEID_BASE_IDX 1
3768#define mmCP_RINGID 0x00d9
3769#define mmCP_RINGID_BASE_IDX 1
3770#define mmCP_VMID 0x00da
3771#define mmCP_VMID_BASE_IDX 1
3772#define mmPA_SC_RIGHT_VERT_GRID 0x00e8
3773#define mmPA_SC_RIGHT_VERT_GRID_BASE_IDX 1
3774#define mmPA_SC_LEFT_VERT_GRID 0x00e9
3775#define mmPA_SC_LEFT_VERT_GRID_BASE_IDX 1
3776#define mmPA_SC_HORIZ_GRID 0x00ea
3777#define mmPA_SC_HORIZ_GRID_BASE_IDX 1
3778#define mmVGT_MULTI_PRIM_IB_RESET_INDX 0x0103
3779#define mmVGT_MULTI_PRIM_IB_RESET_INDX_BASE_IDX 1
3780#define mmCB_BLEND_RED 0x0105
3781#define mmCB_BLEND_RED_BASE_IDX 1
3782#define mmCB_BLEND_GREEN 0x0106
3783#define mmCB_BLEND_GREEN_BASE_IDX 1
3784#define mmCB_BLEND_BLUE 0x0107
3785#define mmCB_BLEND_BLUE_BASE_IDX 1
3786#define mmCB_BLEND_ALPHA 0x0108
3787#define mmCB_BLEND_ALPHA_BASE_IDX 1
3788#define mmCB_DCC_CONTROL 0x0109
3789#define mmCB_DCC_CONTROL_BASE_IDX 1
3790#define mmDB_STENCIL_CONTROL 0x010b
3791#define mmDB_STENCIL_CONTROL_BASE_IDX 1
3792#define mmDB_STENCILREFMASK 0x010c
3793#define mmDB_STENCILREFMASK_BASE_IDX 1
3794#define mmDB_STENCILREFMASK_BF 0x010d
3795#define mmDB_STENCILREFMASK_BF_BASE_IDX 1
3796#define mmPA_CL_VPORT_XSCALE 0x010f
3797#define mmPA_CL_VPORT_XSCALE_BASE_IDX 1
3798#define mmPA_CL_VPORT_XOFFSET 0x0110
3799#define mmPA_CL_VPORT_XOFFSET_BASE_IDX 1
3800#define mmPA_CL_VPORT_YSCALE 0x0111
3801#define mmPA_CL_VPORT_YSCALE_BASE_IDX 1
3802#define mmPA_CL_VPORT_YOFFSET 0x0112
3803#define mmPA_CL_VPORT_YOFFSET_BASE_IDX 1
3804#define mmPA_CL_VPORT_ZSCALE 0x0113
3805#define mmPA_CL_VPORT_ZSCALE_BASE_IDX 1
3806#define mmPA_CL_VPORT_ZOFFSET 0x0114
3807#define mmPA_CL_VPORT_ZOFFSET_BASE_IDX 1
3808#define mmPA_CL_VPORT_XSCALE_1 0x0115
3809#define mmPA_CL_VPORT_XSCALE_1_BASE_IDX 1
3810#define mmPA_CL_VPORT_XOFFSET_1 0x0116
3811#define mmPA_CL_VPORT_XOFFSET_1_BASE_IDX 1
3812#define mmPA_CL_VPORT_YSCALE_1 0x0117
3813#define mmPA_CL_VPORT_YSCALE_1_BASE_IDX 1
3814#define mmPA_CL_VPORT_YOFFSET_1 0x0118
3815#define mmPA_CL_VPORT_YOFFSET_1_BASE_IDX 1
3816#define mmPA_CL_VPORT_ZSCALE_1 0x0119
3817#define mmPA_CL_VPORT_ZSCALE_1_BASE_IDX 1
3818#define mmPA_CL_VPORT_ZOFFSET_1 0x011a
3819#define mmPA_CL_VPORT_ZOFFSET_1_BASE_IDX 1
3820#define mmPA_CL_VPORT_XSCALE_2 0x011b
3821#define mmPA_CL_VPORT_XSCALE_2_BASE_IDX 1
3822#define mmPA_CL_VPORT_XOFFSET_2 0x011c
3823#define mmPA_CL_VPORT_XOFFSET_2_BASE_IDX 1
3824#define mmPA_CL_VPORT_YSCALE_2 0x011d
3825#define mmPA_CL_VPORT_YSCALE_2_BASE_IDX 1
3826#define mmPA_CL_VPORT_YOFFSET_2 0x011e
3827#define mmPA_CL_VPORT_YOFFSET_2_BASE_IDX 1
3828#define mmPA_CL_VPORT_ZSCALE_2 0x011f
3829#define mmPA_CL_VPORT_ZSCALE_2_BASE_IDX 1
3830#define mmPA_CL_VPORT_ZOFFSET_2 0x0120
3831#define mmPA_CL_VPORT_ZOFFSET_2_BASE_IDX 1
3832#define mmPA_CL_VPORT_XSCALE_3 0x0121
3833#define mmPA_CL_VPORT_XSCALE_3_BASE_IDX 1
3834#define mmPA_CL_VPORT_XOFFSET_3 0x0122
3835#define mmPA_CL_VPORT_XOFFSET_3_BASE_IDX 1
3836#define mmPA_CL_VPORT_YSCALE_3 0x0123
3837#define mmPA_CL_VPORT_YSCALE_3_BASE_IDX 1
3838#define mmPA_CL_VPORT_YOFFSET_3 0x0124
3839#define mmPA_CL_VPORT_YOFFSET_3_BASE_IDX 1
3840#define mmPA_CL_VPORT_ZSCALE_3 0x0125
3841#define mmPA_CL_VPORT_ZSCALE_3_BASE_IDX 1
3842#define mmPA_CL_VPORT_ZOFFSET_3 0x0126
3843#define mmPA_CL_VPORT_ZOFFSET_3_BASE_IDX 1
3844#define mmPA_CL_VPORT_XSCALE_4 0x0127
3845#define mmPA_CL_VPORT_XSCALE_4_BASE_IDX 1
3846#define mmPA_CL_VPORT_XOFFSET_4 0x0128
3847#define mmPA_CL_VPORT_XOFFSET_4_BASE_IDX 1
3848#define mmPA_CL_VPORT_YSCALE_4 0x0129
3849#define mmPA_CL_VPORT_YSCALE_4_BASE_IDX 1
3850#define mmPA_CL_VPORT_YOFFSET_4 0x012a
3851#define mmPA_CL_VPORT_YOFFSET_4_BASE_IDX 1
3852#define mmPA_CL_VPORT_ZSCALE_4 0x012b
3853#define mmPA_CL_VPORT_ZSCALE_4_BASE_IDX 1
3854#define mmPA_CL_VPORT_ZOFFSET_4 0x012c
3855#define mmPA_CL_VPORT_ZOFFSET_4_BASE_IDX 1
3856#define mmPA_CL_VPORT_XSCALE_5 0x012d
3857#define mmPA_CL_VPORT_XSCALE_5_BASE_IDX 1
3858#define mmPA_CL_VPORT_XOFFSET_5 0x012e
3859#define mmPA_CL_VPORT_XOFFSET_5_BASE_IDX 1
3860#define mmPA_CL_VPORT_YSCALE_5 0x012f
3861#define mmPA_CL_VPORT_YSCALE_5_BASE_IDX 1
3862#define mmPA_CL_VPORT_YOFFSET_5 0x0130
3863#define mmPA_CL_VPORT_YOFFSET_5_BASE_IDX 1
3864#define mmPA_CL_VPORT_ZSCALE_5 0x0131
3865#define mmPA_CL_VPORT_ZSCALE_5_BASE_IDX 1
3866#define mmPA_CL_VPORT_ZOFFSET_5 0x0132
3867#define mmPA_CL_VPORT_ZOFFSET_5_BASE_IDX 1
3868#define mmPA_CL_VPORT_XSCALE_6 0x0133
3869#define mmPA_CL_VPORT_XSCALE_6_BASE_IDX 1
3870#define mmPA_CL_VPORT_XOFFSET_6 0x0134
3871#define mmPA_CL_VPORT_XOFFSET_6_BASE_IDX 1
3872#define mmPA_CL_VPORT_YSCALE_6 0x0135
3873#define mmPA_CL_VPORT_YSCALE_6_BASE_IDX 1
3874#define mmPA_CL_VPORT_YOFFSET_6 0x0136
3875#define mmPA_CL_VPORT_YOFFSET_6_BASE_IDX 1
3876#define mmPA_CL_VPORT_ZSCALE_6 0x0137
3877#define mmPA_CL_VPORT_ZSCALE_6_BASE_IDX 1
3878#define mmPA_CL_VPORT_ZOFFSET_6 0x0138
3879#define mmPA_CL_VPORT_ZOFFSET_6_BASE_IDX 1
3880#define mmPA_CL_VPORT_XSCALE_7 0x0139
3881#define mmPA_CL_VPORT_XSCALE_7_BASE_IDX 1
3882#define mmPA_CL_VPORT_XOFFSET_7 0x013a
3883#define mmPA_CL_VPORT_XOFFSET_7_BASE_IDX 1
3884#define mmPA_CL_VPORT_YSCALE_7 0x013b
3885#define mmPA_CL_VPORT_YSCALE_7_BASE_IDX 1
3886#define mmPA_CL_VPORT_YOFFSET_7 0x013c
3887#define mmPA_CL_VPORT_YOFFSET_7_BASE_IDX 1
3888#define mmPA_CL_VPORT_ZSCALE_7 0x013d
3889#define mmPA_CL_VPORT_ZSCALE_7_BASE_IDX 1
3890#define mmPA_CL_VPORT_ZOFFSET_7 0x013e
3891#define mmPA_CL_VPORT_ZOFFSET_7_BASE_IDX 1
3892#define mmPA_CL_VPORT_XSCALE_8 0x013f
3893#define mmPA_CL_VPORT_XSCALE_8_BASE_IDX 1
3894#define mmPA_CL_VPORT_XOFFSET_8 0x0140
3895#define mmPA_CL_VPORT_XOFFSET_8_BASE_IDX 1
3896#define mmPA_CL_VPORT_YSCALE_8 0x0141
3897#define mmPA_CL_VPORT_YSCALE_8_BASE_IDX 1
3898#define mmPA_CL_VPORT_YOFFSET_8 0x0142
3899#define mmPA_CL_VPORT_YOFFSET_8_BASE_IDX 1
3900#define mmPA_CL_VPORT_ZSCALE_8 0x0143
3901#define mmPA_CL_VPORT_ZSCALE_8_BASE_IDX 1
3902#define mmPA_CL_VPORT_ZOFFSET_8 0x0144
3903#define mmPA_CL_VPORT_ZOFFSET_8_BASE_IDX 1
3904#define mmPA_CL_VPORT_XSCALE_9 0x0145
3905#define mmPA_CL_VPORT_XSCALE_9_BASE_IDX 1
3906#define mmPA_CL_VPORT_XOFFSET_9 0x0146
3907#define mmPA_CL_VPORT_XOFFSET_9_BASE_IDX 1
3908#define mmPA_CL_VPORT_YSCALE_9 0x0147
3909#define mmPA_CL_VPORT_YSCALE_9_BASE_IDX 1
3910#define mmPA_CL_VPORT_YOFFSET_9 0x0148
3911#define mmPA_CL_VPORT_YOFFSET_9_BASE_IDX 1
3912#define mmPA_CL_VPORT_ZSCALE_9 0x0149
3913#define mmPA_CL_VPORT_ZSCALE_9_BASE_IDX 1
3914#define mmPA_CL_VPORT_ZOFFSET_9 0x014a
3915#define mmPA_CL_VPORT_ZOFFSET_9_BASE_IDX 1
3916#define mmPA_CL_VPORT_XSCALE_10 0x014b
3917#define mmPA_CL_VPORT_XSCALE_10_BASE_IDX 1
3918#define mmPA_CL_VPORT_XOFFSET_10 0x014c
3919#define mmPA_CL_VPORT_XOFFSET_10_BASE_IDX 1
3920#define mmPA_CL_VPORT_YSCALE_10 0x014d
3921#define mmPA_CL_VPORT_YSCALE_10_BASE_IDX 1
3922#define mmPA_CL_VPORT_YOFFSET_10 0x014e
3923#define mmPA_CL_VPORT_YOFFSET_10_BASE_IDX 1
3924#define mmPA_CL_VPORT_ZSCALE_10 0x014f
3925#define mmPA_CL_VPORT_ZSCALE_10_BASE_IDX 1
3926#define mmPA_CL_VPORT_ZOFFSET_10 0x0150
3927#define mmPA_CL_VPORT_ZOFFSET_10_BASE_IDX 1
3928#define mmPA_CL_VPORT_XSCALE_11 0x0151
3929#define mmPA_CL_VPORT_XSCALE_11_BASE_IDX 1
3930#define mmPA_CL_VPORT_XOFFSET_11 0x0152
3931#define mmPA_CL_VPORT_XOFFSET_11_BASE_IDX 1
3932#define mmPA_CL_VPORT_YSCALE_11 0x0153
3933#define mmPA_CL_VPORT_YSCALE_11_BASE_IDX 1
3934#define mmPA_CL_VPORT_YOFFSET_11 0x0154
3935#define mmPA_CL_VPORT_YOFFSET_11_BASE_IDX 1
3936#define mmPA_CL_VPORT_ZSCALE_11 0x0155
3937#define mmPA_CL_VPORT_ZSCALE_11_BASE_IDX 1
3938#define mmPA_CL_VPORT_ZOFFSET_11 0x0156
3939#define mmPA_CL_VPORT_ZOFFSET_11_BASE_IDX 1
3940#define mmPA_CL_VPORT_XSCALE_12 0x0157
3941#define mmPA_CL_VPORT_XSCALE_12_BASE_IDX 1
3942#define mmPA_CL_VPORT_XOFFSET_12 0x0158
3943#define mmPA_CL_VPORT_XOFFSET_12_BASE_IDX 1
3944#define mmPA_CL_VPORT_YSCALE_12 0x0159
3945#define mmPA_CL_VPORT_YSCALE_12_BASE_IDX 1
3946#define mmPA_CL_VPORT_YOFFSET_12 0x015a
3947#define mmPA_CL_VPORT_YOFFSET_12_BASE_IDX 1
3948#define mmPA_CL_VPORT_ZSCALE_12 0x015b
3949#define mmPA_CL_VPORT_ZSCALE_12_BASE_IDX 1
3950#define mmPA_CL_VPORT_ZOFFSET_12 0x015c
3951#define mmPA_CL_VPORT_ZOFFSET_12_BASE_IDX 1
3952#define mmPA_CL_VPORT_XSCALE_13 0x015d
3953#define mmPA_CL_VPORT_XSCALE_13_BASE_IDX 1
3954#define mmPA_CL_VPORT_XOFFSET_13 0x015e
3955#define mmPA_CL_VPORT_XOFFSET_13_BASE_IDX 1
3956#define mmPA_CL_VPORT_YSCALE_13 0x015f
3957#define mmPA_CL_VPORT_YSCALE_13_BASE_IDX 1
3958#define mmPA_CL_VPORT_YOFFSET_13 0x0160
3959#define mmPA_CL_VPORT_YOFFSET_13_BASE_IDX 1
3960#define mmPA_CL_VPORT_ZSCALE_13 0x0161
3961#define mmPA_CL_VPORT_ZSCALE_13_BASE_IDX 1
3962#define mmPA_CL_VPORT_ZOFFSET_13 0x0162
3963#define mmPA_CL_VPORT_ZOFFSET_13_BASE_IDX 1
3964#define mmPA_CL_VPORT_XSCALE_14 0x0163
3965#define mmPA_CL_VPORT_XSCALE_14_BASE_IDX 1
3966#define mmPA_CL_VPORT_XOFFSET_14 0x0164
3967#define mmPA_CL_VPORT_XOFFSET_14_BASE_IDX 1
3968#define mmPA_CL_VPORT_YSCALE_14 0x0165
3969#define mmPA_CL_VPORT_YSCALE_14_BASE_IDX 1
3970#define mmPA_CL_VPORT_YOFFSET_14 0x0166
3971#define mmPA_CL_VPORT_YOFFSET_14_BASE_IDX 1
3972#define mmPA_CL_VPORT_ZSCALE_14 0x0167
3973#define mmPA_CL_VPORT_ZSCALE_14_BASE_IDX 1
3974#define mmPA_CL_VPORT_ZOFFSET_14 0x0168
3975#define mmPA_CL_VPORT_ZOFFSET_14_BASE_IDX 1
3976#define mmPA_CL_VPORT_XSCALE_15 0x0169
3977#define mmPA_CL_VPORT_XSCALE_15_BASE_IDX 1
3978#define mmPA_CL_VPORT_XOFFSET_15 0x016a
3979#define mmPA_CL_VPORT_XOFFSET_15_BASE_IDX 1
3980#define mmPA_CL_VPORT_YSCALE_15 0x016b
3981#define mmPA_CL_VPORT_YSCALE_15_BASE_IDX 1
3982#define mmPA_CL_VPORT_YOFFSET_15 0x016c
3983#define mmPA_CL_VPORT_YOFFSET_15_BASE_IDX 1
3984#define mmPA_CL_VPORT_ZSCALE_15 0x016d
3985#define mmPA_CL_VPORT_ZSCALE_15_BASE_IDX 1
3986#define mmPA_CL_VPORT_ZOFFSET_15 0x016e
3987#define mmPA_CL_VPORT_ZOFFSET_15_BASE_IDX 1
3988#define mmPA_CL_UCP_0_X 0x016f
3989#define mmPA_CL_UCP_0_X_BASE_IDX 1
3990#define mmPA_CL_UCP_0_Y 0x0170
3991#define mmPA_CL_UCP_0_Y_BASE_IDX 1
3992#define mmPA_CL_UCP_0_Z 0x0171
3993#define mmPA_CL_UCP_0_Z_BASE_IDX 1
3994#define mmPA_CL_UCP_0_W 0x0172
3995#define mmPA_CL_UCP_0_W_BASE_IDX 1
3996#define mmPA_CL_UCP_1_X 0x0173
3997#define mmPA_CL_UCP_1_X_BASE_IDX 1
3998#define mmPA_CL_UCP_1_Y 0x0174
3999#define mmPA_CL_UCP_1_Y_BASE_IDX 1
4000#define mmPA_CL_UCP_1_Z 0x0175
4001#define mmPA_CL_UCP_1_Z_BASE_IDX 1
4002#define mmPA_CL_UCP_1_W 0x0176
4003#define mmPA_CL_UCP_1_W_BASE_IDX 1
4004#define mmPA_CL_UCP_2_X 0x0177
4005#define mmPA_CL_UCP_2_X_BASE_IDX 1
4006#define mmPA_CL_UCP_2_Y 0x0178
4007#define mmPA_CL_UCP_2_Y_BASE_IDX 1
4008#define mmPA_CL_UCP_2_Z 0x0179
4009#define mmPA_CL_UCP_2_Z_BASE_IDX 1
4010#define mmPA_CL_UCP_2_W 0x017a
4011#define mmPA_CL_UCP_2_W_BASE_IDX 1
4012#define mmPA_CL_UCP_3_X 0x017b
4013#define mmPA_CL_UCP_3_X_BASE_IDX 1
4014#define mmPA_CL_UCP_3_Y 0x017c
4015#define mmPA_CL_UCP_3_Y_BASE_IDX 1
4016#define mmPA_CL_UCP_3_Z 0x017d
4017#define mmPA_CL_UCP_3_Z_BASE_IDX 1
4018#define mmPA_CL_UCP_3_W 0x017e
4019#define mmPA_CL_UCP_3_W_BASE_IDX 1
4020#define mmPA_CL_UCP_4_X 0x017f
4021#define mmPA_CL_UCP_4_X_BASE_IDX 1
4022#define mmPA_CL_UCP_4_Y 0x0180
4023#define mmPA_CL_UCP_4_Y_BASE_IDX 1
4024#define mmPA_CL_UCP_4_Z 0x0181
4025#define mmPA_CL_UCP_4_Z_BASE_IDX 1
4026#define mmPA_CL_UCP_4_W 0x0182
4027#define mmPA_CL_UCP_4_W_BASE_IDX 1
4028#define mmPA_CL_UCP_5_X 0x0183
4029#define mmPA_CL_UCP_5_X_BASE_IDX 1
4030#define mmPA_CL_UCP_5_Y 0x0184
4031#define mmPA_CL_UCP_5_Y_BASE_IDX 1
4032#define mmPA_CL_UCP_5_Z 0x0185
4033#define mmPA_CL_UCP_5_Z_BASE_IDX 1
4034#define mmPA_CL_UCP_5_W 0x0186
4035#define mmPA_CL_UCP_5_W_BASE_IDX 1
4036#define mmPA_CL_PROG_NEAR_CLIP_Z 0x0187
4037#define mmPA_CL_PROG_NEAR_CLIP_Z_BASE_IDX 1
4038#define mmSPI_PS_INPUT_CNTL_0 0x0191
4039#define mmSPI_PS_INPUT_CNTL_0_BASE_IDX 1
4040#define mmSPI_PS_INPUT_CNTL_1 0x0192
4041#define mmSPI_PS_INPUT_CNTL_1_BASE_IDX 1
4042#define mmSPI_PS_INPUT_CNTL_2 0x0193
4043#define mmSPI_PS_INPUT_CNTL_2_BASE_IDX 1
4044#define mmSPI_PS_INPUT_CNTL_3 0x0194
4045#define mmSPI_PS_INPUT_CNTL_3_BASE_IDX 1
4046#define mmSPI_PS_INPUT_CNTL_4 0x0195
4047#define mmSPI_PS_INPUT_CNTL_4_BASE_IDX 1
4048#define mmSPI_PS_INPUT_CNTL_5 0x0196
4049#define mmSPI_PS_INPUT_CNTL_5_BASE_IDX 1
4050#define mmSPI_PS_INPUT_CNTL_6 0x0197
4051#define mmSPI_PS_INPUT_CNTL_6_BASE_IDX 1
4052#define mmSPI_PS_INPUT_CNTL_7 0x0198
4053#define mmSPI_PS_INPUT_CNTL_7_BASE_IDX 1
4054#define mmSPI_PS_INPUT_CNTL_8 0x0199
4055#define mmSPI_PS_INPUT_CNTL_8_BASE_IDX 1
4056#define mmSPI_PS_INPUT_CNTL_9 0x019a
4057#define mmSPI_PS_INPUT_CNTL_9_BASE_IDX 1
4058#define mmSPI_PS_INPUT_CNTL_10 0x019b
4059#define mmSPI_PS_INPUT_CNTL_10_BASE_IDX 1
4060#define mmSPI_PS_INPUT_CNTL_11 0x019c
4061#define mmSPI_PS_INPUT_CNTL_11_BASE_IDX 1
4062#define mmSPI_PS_INPUT_CNTL_12 0x019d
4063#define mmSPI_PS_INPUT_CNTL_12_BASE_IDX 1
4064#define mmSPI_PS_INPUT_CNTL_13 0x019e
4065#define mmSPI_PS_INPUT_CNTL_13_BASE_IDX 1
4066#define mmSPI_PS_INPUT_CNTL_14 0x019f
4067#define mmSPI_PS_INPUT_CNTL_14_BASE_IDX 1
4068#define mmSPI_PS_INPUT_CNTL_15 0x01a0
4069#define mmSPI_PS_INPUT_CNTL_15_BASE_IDX 1
4070#define mmSPI_PS_INPUT_CNTL_16 0x01a1
4071#define mmSPI_PS_INPUT_CNTL_16_BASE_IDX 1
4072#define mmSPI_PS_INPUT_CNTL_17 0x01a2
4073#define mmSPI_PS_INPUT_CNTL_17_BASE_IDX 1
4074#define mmSPI_PS_INPUT_CNTL_18 0x01a3
4075#define mmSPI_PS_INPUT_CNTL_18_BASE_IDX 1
4076#define mmSPI_PS_INPUT_CNTL_19 0x01a4
4077#define mmSPI_PS_INPUT_CNTL_19_BASE_IDX 1
4078#define mmSPI_PS_INPUT_CNTL_20 0x01a5
4079#define mmSPI_PS_INPUT_CNTL_20_BASE_IDX 1
4080#define mmSPI_PS_INPUT_CNTL_21 0x01a6
4081#define mmSPI_PS_INPUT_CNTL_21_BASE_IDX 1
4082#define mmSPI_PS_INPUT_CNTL_22 0x01a7
4083#define mmSPI_PS_INPUT_CNTL_22_BASE_IDX 1
4084#define mmSPI_PS_INPUT_CNTL_23 0x01a8
4085#define mmSPI_PS_INPUT_CNTL_23_BASE_IDX 1
4086#define mmSPI_PS_INPUT_CNTL_24 0x01a9
4087#define mmSPI_PS_INPUT_CNTL_24_BASE_IDX 1
4088#define mmSPI_PS_INPUT_CNTL_25 0x01aa
4089#define mmSPI_PS_INPUT_CNTL_25_BASE_IDX 1
4090#define mmSPI_PS_INPUT_CNTL_26 0x01ab
4091#define mmSPI_PS_INPUT_CNTL_26_BASE_IDX 1
4092#define mmSPI_PS_INPUT_CNTL_27 0x01ac
4093#define mmSPI_PS_INPUT_CNTL_27_BASE_IDX 1
4094#define mmSPI_PS_INPUT_CNTL_28 0x01ad
4095#define mmSPI_PS_INPUT_CNTL_28_BASE_IDX 1
4096#define mmSPI_PS_INPUT_CNTL_29 0x01ae
4097#define mmSPI_PS_INPUT_CNTL_29_BASE_IDX 1
4098#define mmSPI_PS_INPUT_CNTL_30 0x01af
4099#define mmSPI_PS_INPUT_CNTL_30_BASE_IDX 1
4100#define mmSPI_PS_INPUT_CNTL_31 0x01b0
4101#define mmSPI_PS_INPUT_CNTL_31_BASE_IDX 1
4102#define mmSPI_VS_OUT_CONFIG 0x01b1
4103#define mmSPI_VS_OUT_CONFIG_BASE_IDX 1
4104#define mmSPI_PS_INPUT_ENA 0x01b3
4105#define mmSPI_PS_INPUT_ENA_BASE_IDX 1
4106#define mmSPI_PS_INPUT_ADDR 0x01b4
4107#define mmSPI_PS_INPUT_ADDR_BASE_IDX 1
4108#define mmSPI_INTERP_CONTROL_0 0x01b5
4109#define mmSPI_INTERP_CONTROL_0_BASE_IDX 1
4110#define mmSPI_PS_IN_CONTROL 0x01b6
4111#define mmSPI_PS_IN_CONTROL_BASE_IDX 1
4112#define mmSPI_BARYC_CNTL 0x01b8
4113#define mmSPI_BARYC_CNTL_BASE_IDX 1
4114#define mmSPI_TMPRING_SIZE 0x01ba
4115#define mmSPI_TMPRING_SIZE_BASE_IDX 1
4116#define mmSPI_SHADER_POS_FORMAT 0x01c3
4117#define mmSPI_SHADER_POS_FORMAT_BASE_IDX 1
4118#define mmSPI_SHADER_Z_FORMAT 0x01c4
4119#define mmSPI_SHADER_Z_FORMAT_BASE_IDX 1
4120#define mmSPI_SHADER_COL_FORMAT 0x01c5
4121#define mmSPI_SHADER_COL_FORMAT_BASE_IDX 1
4122#define mmSX_PS_DOWNCONVERT 0x01d5
4123#define mmSX_PS_DOWNCONVERT_BASE_IDX 1
4124#define mmSX_BLEND_OPT_EPSILON 0x01d6
4125#define mmSX_BLEND_OPT_EPSILON_BASE_IDX 1
4126#define mmSX_BLEND_OPT_CONTROL 0x01d7
4127#define mmSX_BLEND_OPT_CONTROL_BASE_IDX 1
4128#define mmSX_MRT0_BLEND_OPT 0x01d8
4129#define mmSX_MRT0_BLEND_OPT_BASE_IDX 1
4130#define mmSX_MRT1_BLEND_OPT 0x01d9
4131#define mmSX_MRT1_BLEND_OPT_BASE_IDX 1
4132#define mmSX_MRT2_BLEND_OPT 0x01da
4133#define mmSX_MRT2_BLEND_OPT_BASE_IDX 1
4134#define mmSX_MRT3_BLEND_OPT 0x01db
4135#define mmSX_MRT3_BLEND_OPT_BASE_IDX 1
4136#define mmSX_MRT4_BLEND_OPT 0x01dc
4137#define mmSX_MRT4_BLEND_OPT_BASE_IDX 1
4138#define mmSX_MRT5_BLEND_OPT 0x01dd
4139#define mmSX_MRT5_BLEND_OPT_BASE_IDX 1
4140#define mmSX_MRT6_BLEND_OPT 0x01de
4141#define mmSX_MRT6_BLEND_OPT_BASE_IDX 1
4142#define mmSX_MRT7_BLEND_OPT 0x01df
4143#define mmSX_MRT7_BLEND_OPT_BASE_IDX 1
4144#define mmCB_BLEND0_CONTROL 0x01e0
4145#define mmCB_BLEND0_CONTROL_BASE_IDX 1
4146#define mmCB_BLEND1_CONTROL 0x01e1
4147#define mmCB_BLEND1_CONTROL_BASE_IDX 1
4148#define mmCB_BLEND2_CONTROL 0x01e2
4149#define mmCB_BLEND2_CONTROL_BASE_IDX 1
4150#define mmCB_BLEND3_CONTROL 0x01e3
4151#define mmCB_BLEND3_CONTROL_BASE_IDX 1
4152#define mmCB_BLEND4_CONTROL 0x01e4
4153#define mmCB_BLEND4_CONTROL_BASE_IDX 1
4154#define mmCB_BLEND5_CONTROL 0x01e5
4155#define mmCB_BLEND5_CONTROL_BASE_IDX 1
4156#define mmCB_BLEND6_CONTROL 0x01e6
4157#define mmCB_BLEND6_CONTROL_BASE_IDX 1
4158#define mmCB_BLEND7_CONTROL 0x01e7
4159#define mmCB_BLEND7_CONTROL_BASE_IDX 1
4160#define mmCB_MRT0_EPITCH 0x01e8
4161#define mmCB_MRT0_EPITCH_BASE_IDX 1
4162#define mmCB_MRT1_EPITCH 0x01e9
4163#define mmCB_MRT1_EPITCH_BASE_IDX 1
4164#define mmCB_MRT2_EPITCH 0x01ea
4165#define mmCB_MRT2_EPITCH_BASE_IDX 1
4166#define mmCB_MRT3_EPITCH 0x01eb
4167#define mmCB_MRT3_EPITCH_BASE_IDX 1
4168#define mmCB_MRT4_EPITCH 0x01ec
4169#define mmCB_MRT4_EPITCH_BASE_IDX 1
4170#define mmCB_MRT5_EPITCH 0x01ed
4171#define mmCB_MRT5_EPITCH_BASE_IDX 1
4172#define mmCB_MRT6_EPITCH 0x01ee
4173#define mmCB_MRT6_EPITCH_BASE_IDX 1
4174#define mmCB_MRT7_EPITCH 0x01ef
4175#define mmCB_MRT7_EPITCH_BASE_IDX 1
4176#define mmCS_COPY_STATE 0x01f3
4177#define mmCS_COPY_STATE_BASE_IDX 1
4178#define mmGFX_COPY_STATE 0x01f4
4179#define mmGFX_COPY_STATE_BASE_IDX 1
4180#define mmPA_CL_POINT_X_RAD 0x01f5
4181#define mmPA_CL_POINT_X_RAD_BASE_IDX 1
4182#define mmPA_CL_POINT_Y_RAD 0x01f6
4183#define mmPA_CL_POINT_Y_RAD_BASE_IDX 1
4184#define mmPA_CL_POINT_SIZE 0x01f7
4185#define mmPA_CL_POINT_SIZE_BASE_IDX 1
4186#define mmPA_CL_POINT_CULL_RAD 0x01f8
4187#define mmPA_CL_POINT_CULL_RAD_BASE_IDX 1
4188#define mmVGT_DMA_BASE_HI 0x01f9
4189#define mmVGT_DMA_BASE_HI_BASE_IDX 1
4190#define mmVGT_DMA_BASE 0x01fa
4191#define mmVGT_DMA_BASE_BASE_IDX 1
4192#define mmVGT_DRAW_INITIATOR 0x01fc
4193#define mmVGT_DRAW_INITIATOR_BASE_IDX 1
4194#define mmVGT_IMMED_DATA 0x01fd
4195#define mmVGT_IMMED_DATA_BASE_IDX 1
4196#define mmVGT_EVENT_ADDRESS_REG 0x01fe
4197#define mmVGT_EVENT_ADDRESS_REG_BASE_IDX 1
4198#define mmDB_DEPTH_CONTROL 0x0200
4199#define mmDB_DEPTH_CONTROL_BASE_IDX 1
4200#define mmDB_EQAA 0x0201
4201#define mmDB_EQAA_BASE_IDX 1
4202#define mmCB_COLOR_CONTROL 0x0202
4203#define mmCB_COLOR_CONTROL_BASE_IDX 1
4204#define mmDB_SHADER_CONTROL 0x0203
4205#define mmDB_SHADER_CONTROL_BASE_IDX 1
4206#define mmPA_CL_CLIP_CNTL 0x0204
4207#define mmPA_CL_CLIP_CNTL_BASE_IDX 1
4208#define mmPA_SU_SC_MODE_CNTL 0x0205
4209#define mmPA_SU_SC_MODE_CNTL_BASE_IDX 1
4210#define mmPA_CL_VTE_CNTL 0x0206
4211#define mmPA_CL_VTE_CNTL_BASE_IDX 1
4212#define mmPA_CL_VS_OUT_CNTL 0x0207
4213#define mmPA_CL_VS_OUT_CNTL_BASE_IDX 1
4214#define mmPA_CL_NANINF_CNTL 0x0208
4215#define mmPA_CL_NANINF_CNTL_BASE_IDX 1
4216#define mmPA_SU_LINE_STIPPLE_CNTL 0x0209
4217#define mmPA_SU_LINE_STIPPLE_CNTL_BASE_IDX 1
4218#define mmPA_SU_LINE_STIPPLE_SCALE 0x020a
4219#define mmPA_SU_LINE_STIPPLE_SCALE_BASE_IDX 1
4220#define mmPA_SU_PRIM_FILTER_CNTL 0x020b
4221#define mmPA_SU_PRIM_FILTER_CNTL_BASE_IDX 1
4222#define mmPA_SU_SMALL_PRIM_FILTER_CNTL 0x020c
4223#define mmPA_SU_SMALL_PRIM_FILTER_CNTL_BASE_IDX 1
4224#define mmPA_CL_OBJPRIM_ID_CNTL 0x020d
4225#define mmPA_CL_OBJPRIM_ID_CNTL_BASE_IDX 1
4226#define mmPA_CL_NGG_CNTL 0x020e
4227#define mmPA_CL_NGG_CNTL_BASE_IDX 1
4228#define mmPA_SU_OVER_RASTERIZATION_CNTL 0x020f
4229#define mmPA_SU_OVER_RASTERIZATION_CNTL_BASE_IDX 1
4230#define mmPA_STEREO_CNTL 0x0210
4231#define mmPA_STEREO_CNTL_BASE_IDX 1
4232#define mmPA_SU_POINT_SIZE 0x0280
4233#define mmPA_SU_POINT_SIZE_BASE_IDX 1
4234#define mmPA_SU_POINT_MINMAX 0x0281
4235#define mmPA_SU_POINT_MINMAX_BASE_IDX 1
4236#define mmPA_SU_LINE_CNTL 0x0282
4237#define mmPA_SU_LINE_CNTL_BASE_IDX 1
4238#define mmPA_SC_LINE_STIPPLE 0x0283
4239#define mmPA_SC_LINE_STIPPLE_BASE_IDX 1
4240#define mmVGT_OUTPUT_PATH_CNTL 0x0284
4241#define mmVGT_OUTPUT_PATH_CNTL_BASE_IDX 1
4242#define mmVGT_HOS_CNTL 0x0285
4243#define mmVGT_HOS_CNTL_BASE_IDX 1
4244#define mmVGT_HOS_MAX_TESS_LEVEL 0x0286
4245#define mmVGT_HOS_MAX_TESS_LEVEL_BASE_IDX 1
4246#define mmVGT_HOS_MIN_TESS_LEVEL 0x0287
4247#define mmVGT_HOS_MIN_TESS_LEVEL_BASE_IDX 1
4248#define mmVGT_HOS_REUSE_DEPTH 0x0288
4249#define mmVGT_HOS_REUSE_DEPTH_BASE_IDX 1
4250#define mmVGT_GROUP_PRIM_TYPE 0x0289
4251#define mmVGT_GROUP_PRIM_TYPE_BASE_IDX 1
4252#define mmVGT_GROUP_FIRST_DECR 0x028a
4253#define mmVGT_GROUP_FIRST_DECR_BASE_IDX 1
4254#define mmVGT_GROUP_DECR 0x028b
4255#define mmVGT_GROUP_DECR_BASE_IDX 1
4256#define mmVGT_GROUP_VECT_0_CNTL 0x028c
4257#define mmVGT_GROUP_VECT_0_CNTL_BASE_IDX 1
4258#define mmVGT_GROUP_VECT_1_CNTL 0x028d
4259#define mmVGT_GROUP_VECT_1_CNTL_BASE_IDX 1
4260#define mmVGT_GROUP_VECT_0_FMT_CNTL 0x028e
4261#define mmVGT_GROUP_VECT_0_FMT_CNTL_BASE_IDX 1
4262#define mmVGT_GROUP_VECT_1_FMT_CNTL 0x028f
4263#define mmVGT_GROUP_VECT_1_FMT_CNTL_BASE_IDX 1
4264#define mmVGT_GS_MODE 0x0290
4265#define mmVGT_GS_MODE_BASE_IDX 1
4266#define mmVGT_GS_ONCHIP_CNTL 0x0291
4267#define mmVGT_GS_ONCHIP_CNTL_BASE_IDX 1
4268#define mmPA_SC_MODE_CNTL_0 0x0292
4269#define mmPA_SC_MODE_CNTL_0_BASE_IDX 1
4270#define mmPA_SC_MODE_CNTL_1 0x0293
4271#define mmPA_SC_MODE_CNTL_1_BASE_IDX 1
4272#define mmVGT_ENHANCE 0x0294
4273#define mmVGT_ENHANCE_BASE_IDX 1
4274#define mmVGT_GS_PER_ES 0x0295
4275#define mmVGT_GS_PER_ES_BASE_IDX 1
4276#define mmVGT_ES_PER_GS 0x0296
4277#define mmVGT_ES_PER_GS_BASE_IDX 1
4278#define mmVGT_GS_PER_VS 0x0297
4279#define mmVGT_GS_PER_VS_BASE_IDX 1
4280#define mmVGT_GSVS_RING_OFFSET_1 0x0298
4281#define mmVGT_GSVS_RING_OFFSET_1_BASE_IDX 1
4282#define mmVGT_GSVS_RING_OFFSET_2 0x0299
4283#define mmVGT_GSVS_RING_OFFSET_2_BASE_IDX 1
4284#define mmVGT_GSVS_RING_OFFSET_3 0x029a
4285#define mmVGT_GSVS_RING_OFFSET_3_BASE_IDX 1
4286#define mmVGT_GS_OUT_PRIM_TYPE 0x029b
4287#define mmVGT_GS_OUT_PRIM_TYPE_BASE_IDX 1
4288#define mmIA_ENHANCE 0x029c
4289#define mmIA_ENHANCE_BASE_IDX 1
4290#define mmVGT_DMA_SIZE 0x029d
4291#define mmVGT_DMA_SIZE_BASE_IDX 1
4292#define mmVGT_DMA_MAX_SIZE 0x029e
4293#define mmVGT_DMA_MAX_SIZE_BASE_IDX 1
4294#define mmVGT_DMA_INDEX_TYPE 0x029f
4295#define mmVGT_DMA_INDEX_TYPE_BASE_IDX 1
4296#define mmWD_ENHANCE 0x02a0
4297#define mmWD_ENHANCE_BASE_IDX 1
4298#define mmVGT_PRIMITIVEID_EN 0x02a1
4299#define mmVGT_PRIMITIVEID_EN_BASE_IDX 1
4300#define mmVGT_DMA_NUM_INSTANCES 0x02a2
4301#define mmVGT_DMA_NUM_INSTANCES_BASE_IDX 1
4302#define mmVGT_PRIMITIVEID_RESET 0x02a3
4303#define mmVGT_PRIMITIVEID_RESET_BASE_IDX 1
4304#define mmVGT_EVENT_INITIATOR 0x02a4
4305#define mmVGT_EVENT_INITIATOR_BASE_IDX 1
4306#define mmVGT_GS_MAX_PRIMS_PER_SUBGROUP 0x02a5
4307#define mmVGT_GS_MAX_PRIMS_PER_SUBGROUP_BASE_IDX 1
4308#define mmVGT_DRAW_PAYLOAD_CNTL 0x02a6
4309#define mmVGT_DRAW_PAYLOAD_CNTL_BASE_IDX 1
4310#define mmVGT_INSTANCE_STEP_RATE_0 0x02a8
4311#define mmVGT_INSTANCE_STEP_RATE_0_BASE_IDX 1
4312#define mmVGT_INSTANCE_STEP_RATE_1 0x02a9
4313#define mmVGT_INSTANCE_STEP_RATE_1_BASE_IDX 1
4314#define mmIA_MULTI_VGT_PARAM_BC 0x02aa
4315#define mmIA_MULTI_VGT_PARAM_BC_BASE_IDX 1
4316#define mmVGT_ESGS_RING_ITEMSIZE 0x02ab
4317#define mmVGT_ESGS_RING_ITEMSIZE_BASE_IDX 1
4318#define mmVGT_GSVS_RING_ITEMSIZE 0x02ac
4319#define mmVGT_GSVS_RING_ITEMSIZE_BASE_IDX 1
4320#define mmVGT_REUSE_OFF 0x02ad
4321#define mmVGT_REUSE_OFF_BASE_IDX 1
4322#define mmVGT_VTX_CNT_EN 0x02ae
4323#define mmVGT_VTX_CNT_EN_BASE_IDX 1
4324#define mmDB_HTILE_SURFACE 0x02af
4325#define mmDB_HTILE_SURFACE_BASE_IDX 1
4326#define mmDB_SRESULTS_COMPARE_STATE0 0x02b0
4327#define mmDB_SRESULTS_COMPARE_STATE0_BASE_IDX 1
4328#define mmDB_SRESULTS_COMPARE_STATE1 0x02b1
4329#define mmDB_SRESULTS_COMPARE_STATE1_BASE_IDX 1
4330#define mmDB_PRELOAD_CONTROL 0x02b2
4331#define mmDB_PRELOAD_CONTROL_BASE_IDX 1
4332#define mmVGT_STRMOUT_BUFFER_SIZE_0 0x02b4
4333#define mmVGT_STRMOUT_BUFFER_SIZE_0_BASE_IDX 1
4334#define mmVGT_STRMOUT_VTX_STRIDE_0 0x02b5
4335#define mmVGT_STRMOUT_VTX_STRIDE_0_BASE_IDX 1
4336#define mmVGT_STRMOUT_BUFFER_OFFSET_0 0x02b7
4337#define mmVGT_STRMOUT_BUFFER_OFFSET_0_BASE_IDX 1
4338#define mmVGT_STRMOUT_BUFFER_SIZE_1 0x02b8
4339#define mmVGT_STRMOUT_BUFFER_SIZE_1_BASE_IDX 1
4340#define mmVGT_STRMOUT_VTX_STRIDE_1 0x02b9
4341#define mmVGT_STRMOUT_VTX_STRIDE_1_BASE_IDX 1
4342#define mmVGT_STRMOUT_BUFFER_OFFSET_1 0x02bb
4343#define mmVGT_STRMOUT_BUFFER_OFFSET_1_BASE_IDX 1
4344#define mmVGT_STRMOUT_BUFFER_SIZE_2 0x02bc
4345#define mmVGT_STRMOUT_BUFFER_SIZE_2_BASE_IDX 1
4346#define mmVGT_STRMOUT_VTX_STRIDE_2 0x02bd
4347#define mmVGT_STRMOUT_VTX_STRIDE_2_BASE_IDX 1
4348#define mmVGT_STRMOUT_BUFFER_OFFSET_2 0x02bf
4349#define mmVGT_STRMOUT_BUFFER_OFFSET_2_BASE_IDX 1
4350#define mmVGT_STRMOUT_BUFFER_SIZE_3 0x02c0
4351#define mmVGT_STRMOUT_BUFFER_SIZE_3_BASE_IDX 1
4352#define mmVGT_STRMOUT_VTX_STRIDE_3 0x02c1
4353#define mmVGT_STRMOUT_VTX_STRIDE_3_BASE_IDX 1
4354#define mmVGT_STRMOUT_BUFFER_OFFSET_3 0x02c3
4355#define mmVGT_STRMOUT_BUFFER_OFFSET_3_BASE_IDX 1
4356#define mmVGT_STRMOUT_DRAW_OPAQUE_OFFSET 0x02ca
4357#define mmVGT_STRMOUT_DRAW_OPAQUE_OFFSET_BASE_IDX 1
4358#define mmVGT_STRMOUT_DRAW_OPAQUE_BUFFER_FILLED_SIZE 0x02cb
4359#define mmVGT_STRMOUT_DRAW_OPAQUE_BUFFER_FILLED_SIZE_BASE_IDX 1
4360#define mmVGT_STRMOUT_DRAW_OPAQUE_VERTEX_STRIDE 0x02cc
4361#define mmVGT_STRMOUT_DRAW_OPAQUE_VERTEX_STRIDE_BASE_IDX 1
4362#define mmVGT_GS_MAX_VERT_OUT 0x02ce
4363#define mmVGT_GS_MAX_VERT_OUT_BASE_IDX 1
4364#define mmVGT_TESS_DISTRIBUTION 0x02d4
4365#define mmVGT_TESS_DISTRIBUTION_BASE_IDX 1
4366#define mmVGT_SHADER_STAGES_EN 0x02d5
4367#define mmVGT_SHADER_STAGES_EN_BASE_IDX 1
4368#define mmVGT_LS_HS_CONFIG 0x02d6
4369#define mmVGT_LS_HS_CONFIG_BASE_IDX 1
4370#define mmVGT_GS_VERT_ITEMSIZE 0x02d7
4371#define mmVGT_GS_VERT_ITEMSIZE_BASE_IDX 1
4372#define mmVGT_GS_VERT_ITEMSIZE_1 0x02d8
4373#define mmVGT_GS_VERT_ITEMSIZE_1_BASE_IDX 1
4374#define mmVGT_GS_VERT_ITEMSIZE_2 0x02d9
4375#define mmVGT_GS_VERT_ITEMSIZE_2_BASE_IDX 1
4376#define mmVGT_GS_VERT_ITEMSIZE_3 0x02da
4377#define mmVGT_GS_VERT_ITEMSIZE_3_BASE_IDX 1
4378#define mmVGT_TF_PARAM 0x02db
4379#define mmVGT_TF_PARAM_BASE_IDX 1
4380#define mmDB_ALPHA_TO_MASK 0x02dc
4381#define mmDB_ALPHA_TO_MASK_BASE_IDX 1
4382#define mmVGT_DISPATCH_DRAW_INDEX 0x02dd
4383#define mmVGT_DISPATCH_DRAW_INDEX_BASE_IDX 1
4384#define mmPA_SU_POLY_OFFSET_DB_FMT_CNTL 0x02de
4385#define mmPA_SU_POLY_OFFSET_DB_FMT_CNTL_BASE_IDX 1
4386#define mmPA_SU_POLY_OFFSET_CLAMP 0x02df
4387#define mmPA_SU_POLY_OFFSET_CLAMP_BASE_IDX 1
4388#define mmPA_SU_POLY_OFFSET_FRONT_SCALE 0x02e0
4389#define mmPA_SU_POLY_OFFSET_FRONT_SCALE_BASE_IDX 1
4390#define mmPA_SU_POLY_OFFSET_FRONT_OFFSET 0x02e1
4391#define mmPA_SU_POLY_OFFSET_FRONT_OFFSET_BASE_IDX 1
4392#define mmPA_SU_POLY_OFFSET_BACK_SCALE 0x02e2
4393#define mmPA_SU_POLY_OFFSET_BACK_SCALE_BASE_IDX 1
4394#define mmPA_SU_POLY_OFFSET_BACK_OFFSET 0x02e3
4395#define mmPA_SU_POLY_OFFSET_BACK_OFFSET_BASE_IDX 1
4396#define mmVGT_GS_INSTANCE_CNT 0x02e4
4397#define mmVGT_GS_INSTANCE_CNT_BASE_IDX 1
4398#define mmVGT_STRMOUT_CONFIG 0x02e5
4399#define mmVGT_STRMOUT_CONFIG_BASE_IDX 1
4400#define mmVGT_STRMOUT_BUFFER_CONFIG 0x02e6
4401#define mmVGT_STRMOUT_BUFFER_CONFIG_BASE_IDX 1
4402#define mmVGT_DMA_EVENT_INITIATOR 0x02e7
4403#define mmVGT_DMA_EVENT_INITIATOR_BASE_IDX 1
4404#define mmPA_SC_CENTROID_PRIORITY_0 0x02f5
4405#define mmPA_SC_CENTROID_PRIORITY_0_BASE_IDX 1
4406#define mmPA_SC_CENTROID_PRIORITY_1 0x02f6
4407#define mmPA_SC_CENTROID_PRIORITY_1_BASE_IDX 1
4408#define mmPA_SC_LINE_CNTL 0x02f7
4409#define mmPA_SC_LINE_CNTL_BASE_IDX 1
4410#define mmPA_SC_AA_CONFIG 0x02f8
4411#define mmPA_SC_AA_CONFIG_BASE_IDX 1
4412#define mmPA_SU_VTX_CNTL 0x02f9
4413#define mmPA_SU_VTX_CNTL_BASE_IDX 1
4414#define mmPA_CL_GB_VERT_CLIP_ADJ 0x02fa
4415#define mmPA_CL_GB_VERT_CLIP_ADJ_BASE_IDX 1
4416#define mmPA_CL_GB_VERT_DISC_ADJ 0x02fb
4417#define mmPA_CL_GB_VERT_DISC_ADJ_BASE_IDX 1
4418#define mmPA_CL_GB_HORZ_CLIP_ADJ 0x02fc
4419#define mmPA_CL_GB_HORZ_CLIP_ADJ_BASE_IDX 1
4420#define mmPA_CL_GB_HORZ_DISC_ADJ 0x02fd
4421#define mmPA_CL_GB_HORZ_DISC_ADJ_BASE_IDX 1
4422#define mmPA_SC_AA_SAMPLE_LOCS_PIXEL_X0Y0_0 0x02fe
4423#define mmPA_SC_AA_SAMPLE_LOCS_PIXEL_X0Y0_0_BASE_IDX 1
4424#define mmPA_SC_AA_SAMPLE_LOCS_PIXEL_X0Y0_1 0x02ff
4425#define mmPA_SC_AA_SAMPLE_LOCS_PIXEL_X0Y0_1_BASE_IDX 1
4426#define mmPA_SC_AA_SAMPLE_LOCS_PIXEL_X0Y0_2 0x0300
4427#define mmPA_SC_AA_SAMPLE_LOCS_PIXEL_X0Y0_2_BASE_IDX 1
4428#define mmPA_SC_AA_SAMPLE_LOCS_PIXEL_X0Y0_3 0x0301
4429#define mmPA_SC_AA_SAMPLE_LOCS_PIXEL_X0Y0_3_BASE_IDX 1
4430#define mmPA_SC_AA_SAMPLE_LOCS_PIXEL_X1Y0_0 0x0302
4431#define mmPA_SC_AA_SAMPLE_LOCS_PIXEL_X1Y0_0_BASE_IDX 1
4432#define mmPA_SC_AA_SAMPLE_LOCS_PIXEL_X1Y0_1 0x0303
4433#define mmPA_SC_AA_SAMPLE_LOCS_PIXEL_X1Y0_1_BASE_IDX 1
4434#define mmPA_SC_AA_SAMPLE_LOCS_PIXEL_X1Y0_2 0x0304
4435#define mmPA_SC_AA_SAMPLE_LOCS_PIXEL_X1Y0_2_BASE_IDX 1
4436#define mmPA_SC_AA_SAMPLE_LOCS_PIXEL_X1Y0_3 0x0305
4437#define mmPA_SC_AA_SAMPLE_LOCS_PIXEL_X1Y0_3_BASE_IDX 1
4438#define mmPA_SC_AA_SAMPLE_LOCS_PIXEL_X0Y1_0 0x0306
4439#define mmPA_SC_AA_SAMPLE_LOCS_PIXEL_X0Y1_0_BASE_IDX 1
4440#define mmPA_SC_AA_SAMPLE_LOCS_PIXEL_X0Y1_1 0x0307
4441#define mmPA_SC_AA_SAMPLE_LOCS_PIXEL_X0Y1_1_BASE_IDX 1
4442#define mmPA_SC_AA_SAMPLE_LOCS_PIXEL_X0Y1_2 0x0308
4443#define mmPA_SC_AA_SAMPLE_LOCS_PIXEL_X0Y1_2_BASE_IDX 1
4444#define mmPA_SC_AA_SAMPLE_LOCS_PIXEL_X0Y1_3 0x0309
4445#define mmPA_SC_AA_SAMPLE_LOCS_PIXEL_X0Y1_3_BASE_IDX 1
4446#define mmPA_SC_AA_SAMPLE_LOCS_PIXEL_X1Y1_0 0x030a
4447#define mmPA_SC_AA_SAMPLE_LOCS_PIXEL_X1Y1_0_BASE_IDX 1
4448#define mmPA_SC_AA_SAMPLE_LOCS_PIXEL_X1Y1_1 0x030b
4449#define mmPA_SC_AA_SAMPLE_LOCS_PIXEL_X1Y1_1_BASE_IDX 1
4450#define mmPA_SC_AA_SAMPLE_LOCS_PIXEL_X1Y1_2 0x030c
4451#define mmPA_SC_AA_SAMPLE_LOCS_PIXEL_X1Y1_2_BASE_IDX 1
4452#define mmPA_SC_AA_SAMPLE_LOCS_PIXEL_X1Y1_3 0x030d
4453#define mmPA_SC_AA_SAMPLE_LOCS_PIXEL_X1Y1_3_BASE_IDX 1
4454#define mmPA_SC_AA_MASK_X0Y0_X1Y0 0x030e
4455#define mmPA_SC_AA_MASK_X0Y0_X1Y0_BASE_IDX 1
4456#define mmPA_SC_AA_MASK_X0Y1_X1Y1 0x030f
4457#define mmPA_SC_AA_MASK_X0Y1_X1Y1_BASE_IDX 1
4458#define mmPA_SC_SHADER_CONTROL 0x0310
4459#define mmPA_SC_SHADER_CONTROL_BASE_IDX 1
4460#define mmPA_SC_BINNER_CNTL_0 0x0311
4461#define mmPA_SC_BINNER_CNTL_0_BASE_IDX 1
4462#define mmPA_SC_BINNER_CNTL_1 0x0312
4463#define mmPA_SC_BINNER_CNTL_1_BASE_IDX 1
4464#define mmPA_SC_CONSERVATIVE_RASTERIZATION_CNTL 0x0313
4465#define mmPA_SC_CONSERVATIVE_RASTERIZATION_CNTL_BASE_IDX 1
4466#define mmPA_SC_NGG_MODE_CNTL 0x0314
4467#define mmPA_SC_NGG_MODE_CNTL_BASE_IDX 1
4468#define mmVGT_VERTEX_REUSE_BLOCK_CNTL 0x0316
4469#define mmVGT_VERTEX_REUSE_BLOCK_CNTL_BASE_IDX 1
4470#define mmVGT_OUT_DEALLOC_CNTL 0x0317
4471#define mmVGT_OUT_DEALLOC_CNTL_BASE_IDX 1
4472#define mmCB_COLOR0_BASE 0x0318
4473#define mmCB_COLOR0_BASE_BASE_IDX 1
4474#define mmCB_COLOR0_BASE_EXT 0x0319
4475#define mmCB_COLOR0_BASE_EXT_BASE_IDX 1
4476#define mmCB_COLOR0_ATTRIB2 0x031a
4477#define mmCB_COLOR0_ATTRIB2_BASE_IDX 1
4478#define mmCB_COLOR0_VIEW 0x031b
4479#define mmCB_COLOR0_VIEW_BASE_IDX 1
4480#define mmCB_COLOR0_INFO 0x031c
4481#define mmCB_COLOR0_INFO_BASE_IDX 1
4482#define mmCB_COLOR0_ATTRIB 0x031d
4483#define mmCB_COLOR0_ATTRIB_BASE_IDX 1
4484#define mmCB_COLOR0_DCC_CONTROL 0x031e
4485#define mmCB_COLOR0_DCC_CONTROL_BASE_IDX 1
4486#define mmCB_COLOR0_CMASK 0x031f
4487#define mmCB_COLOR0_CMASK_BASE_IDX 1
4488#define mmCB_COLOR0_CMASK_BASE_EXT 0x0320
4489#define mmCB_COLOR0_CMASK_BASE_EXT_BASE_IDX 1
4490#define mmCB_COLOR0_FMASK 0x0321
4491#define mmCB_COLOR0_FMASK_BASE_IDX 1
4492#define mmCB_COLOR0_FMASK_BASE_EXT 0x0322
4493#define mmCB_COLOR0_FMASK_BASE_EXT_BASE_IDX 1
4494#define mmCB_COLOR0_CLEAR_WORD0 0x0323
4495#define mmCB_COLOR0_CLEAR_WORD0_BASE_IDX 1
4496#define mmCB_COLOR0_CLEAR_WORD1 0x0324
4497#define mmCB_COLOR0_CLEAR_WORD1_BASE_IDX 1
4498#define mmCB_COLOR0_DCC_BASE 0x0325
4499#define mmCB_COLOR0_DCC_BASE_BASE_IDX 1
4500#define mmCB_COLOR0_DCC_BASE_EXT 0x0326
4501#define mmCB_COLOR0_DCC_BASE_EXT_BASE_IDX 1
4502#define mmCB_COLOR1_BASE 0x0327
4503#define mmCB_COLOR1_BASE_BASE_IDX 1
4504#define mmCB_COLOR1_BASE_EXT 0x0328
4505#define mmCB_COLOR1_BASE_EXT_BASE_IDX 1
4506#define mmCB_COLOR1_ATTRIB2 0x0329
4507#define mmCB_COLOR1_ATTRIB2_BASE_IDX 1
4508#define mmCB_COLOR1_VIEW 0x032a
4509#define mmCB_COLOR1_VIEW_BASE_IDX 1
4510#define mmCB_COLOR1_INFO 0x032b
4511#define mmCB_COLOR1_INFO_BASE_IDX 1
4512#define mmCB_COLOR1_ATTRIB 0x032c
4513#define mmCB_COLOR1_ATTRIB_BASE_IDX 1
4514#define mmCB_COLOR1_DCC_CONTROL 0x032d
4515#define mmCB_COLOR1_DCC_CONTROL_BASE_IDX 1
4516#define mmCB_COLOR1_CMASK 0x032e
4517#define mmCB_COLOR1_CMASK_BASE_IDX 1
4518#define mmCB_COLOR1_CMASK_BASE_EXT 0x032f
4519#define mmCB_COLOR1_CMASK_BASE_EXT_BASE_IDX 1
4520#define mmCB_COLOR1_FMASK 0x0330
4521#define mmCB_COLOR1_FMASK_BASE_IDX 1
4522#define mmCB_COLOR1_FMASK_BASE_EXT 0x0331
4523#define mmCB_COLOR1_FMASK_BASE_EXT_BASE_IDX 1
4524#define mmCB_COLOR1_CLEAR_WORD0 0x0332
4525#define mmCB_COLOR1_CLEAR_WORD0_BASE_IDX 1
4526#define mmCB_COLOR1_CLEAR_WORD1 0x0333
4527#define mmCB_COLOR1_CLEAR_WORD1_BASE_IDX 1
4528#define mmCB_COLOR1_DCC_BASE 0x0334
4529#define mmCB_COLOR1_DCC_BASE_BASE_IDX 1
4530#define mmCB_COLOR1_DCC_BASE_EXT 0x0335
4531#define mmCB_COLOR1_DCC_BASE_EXT_BASE_IDX 1
4532#define mmCB_COLOR2_BASE 0x0336
4533#define mmCB_COLOR2_BASE_BASE_IDX 1
4534#define mmCB_COLOR2_BASE_EXT 0x0337
4535#define mmCB_COLOR2_BASE_EXT_BASE_IDX 1
4536#define mmCB_COLOR2_ATTRIB2 0x0338
4537#define mmCB_COLOR2_ATTRIB2_BASE_IDX 1
4538#define mmCB_COLOR2_VIEW 0x0339
4539#define mmCB_COLOR2_VIEW_BASE_IDX 1
4540#define mmCB_COLOR2_INFO 0x033a
4541#define mmCB_COLOR2_INFO_BASE_IDX 1
4542#define mmCB_COLOR2_ATTRIB 0x033b
4543#define mmCB_COLOR2_ATTRIB_BASE_IDX 1
4544#define mmCB_COLOR2_DCC_CONTROL 0x033c
4545#define mmCB_COLOR2_DCC_CONTROL_BASE_IDX 1
4546#define mmCB_COLOR2_CMASK 0x033d
4547#define mmCB_COLOR2_CMASK_BASE_IDX 1
4548#define mmCB_COLOR2_CMASK_BASE_EXT 0x033e
4549#define mmCB_COLOR2_CMASK_BASE_EXT_BASE_IDX 1
4550#define mmCB_COLOR2_FMASK 0x033f
4551#define mmCB_COLOR2_FMASK_BASE_IDX 1
4552#define mmCB_COLOR2_FMASK_BASE_EXT 0x0340
4553#define mmCB_COLOR2_FMASK_BASE_EXT_BASE_IDX 1
4554#define mmCB_COLOR2_CLEAR_WORD0 0x0341
4555#define mmCB_COLOR2_CLEAR_WORD0_BASE_IDX 1
4556#define mmCB_COLOR2_CLEAR_WORD1 0x0342
4557#define mmCB_COLOR2_CLEAR_WORD1_BASE_IDX 1
4558#define mmCB_COLOR2_DCC_BASE 0x0343
4559#define mmCB_COLOR2_DCC_BASE_BASE_IDX 1
4560#define mmCB_COLOR2_DCC_BASE_EXT 0x0344
4561#define mmCB_COLOR2_DCC_BASE_EXT_BASE_IDX 1
4562#define mmCB_COLOR3_BASE 0x0345
4563#define mmCB_COLOR3_BASE_BASE_IDX 1
4564#define mmCB_COLOR3_BASE_EXT 0x0346
4565#define mmCB_COLOR3_BASE_EXT_BASE_IDX 1
4566#define mmCB_COLOR3_ATTRIB2 0x0347
4567#define mmCB_COLOR3_ATTRIB2_BASE_IDX 1
4568#define mmCB_COLOR3_VIEW 0x0348
4569#define mmCB_COLOR3_VIEW_BASE_IDX 1
4570#define mmCB_COLOR3_INFO 0x0349
4571#define mmCB_COLOR3_INFO_BASE_IDX 1
4572#define mmCB_COLOR3_ATTRIB 0x034a
4573#define mmCB_COLOR3_ATTRIB_BASE_IDX 1
4574#define mmCB_COLOR3_DCC_CONTROL 0x034b
4575#define mmCB_COLOR3_DCC_CONTROL_BASE_IDX 1
4576#define mmCB_COLOR3_CMASK 0x034c
4577#define mmCB_COLOR3_CMASK_BASE_IDX 1
4578#define mmCB_COLOR3_CMASK_BASE_EXT 0x034d
4579#define mmCB_COLOR3_CMASK_BASE_EXT_BASE_IDX 1
4580#define mmCB_COLOR3_FMASK 0x034e
4581#define mmCB_COLOR3_FMASK_BASE_IDX 1
4582#define mmCB_COLOR3_FMASK_BASE_EXT 0x034f
4583#define mmCB_COLOR3_FMASK_BASE_EXT_BASE_IDX 1
4584#define mmCB_COLOR3_CLEAR_WORD0 0x0350
4585#define mmCB_COLOR3_CLEAR_WORD0_BASE_IDX 1
4586#define mmCB_COLOR3_CLEAR_WORD1 0x0351
4587#define mmCB_COLOR3_CLEAR_WORD1_BASE_IDX 1
4588#define mmCB_COLOR3_DCC_BASE 0x0352
4589#define mmCB_COLOR3_DCC_BASE_BASE_IDX 1
4590#define mmCB_COLOR3_DCC_BASE_EXT 0x0353
4591#define mmCB_COLOR3_DCC_BASE_EXT_BASE_IDX 1
4592#define mmCB_COLOR4_BASE 0x0354
4593#define mmCB_COLOR4_BASE_BASE_IDX 1
4594#define mmCB_COLOR4_BASE_EXT 0x0355
4595#define mmCB_COLOR4_BASE_EXT_BASE_IDX 1
4596#define mmCB_COLOR4_ATTRIB2 0x0356
4597#define mmCB_COLOR4_ATTRIB2_BASE_IDX 1
4598#define mmCB_COLOR4_VIEW 0x0357
4599#define mmCB_COLOR4_VIEW_BASE_IDX 1
4600#define mmCB_COLOR4_INFO 0x0358
4601#define mmCB_COLOR4_INFO_BASE_IDX 1
4602#define mmCB_COLOR4_ATTRIB 0x0359
4603#define mmCB_COLOR4_ATTRIB_BASE_IDX 1
4604#define mmCB_COLOR4_DCC_CONTROL 0x035a
4605#define mmCB_COLOR4_DCC_CONTROL_BASE_IDX 1
4606#define mmCB_COLOR4_CMASK 0x035b
4607#define mmCB_COLOR4_CMASK_BASE_IDX 1
4608#define mmCB_COLOR4_CMASK_BASE_EXT 0x035c
4609#define mmCB_COLOR4_CMASK_BASE_EXT_BASE_IDX 1
4610#define mmCB_COLOR4_FMASK 0x035d
4611#define mmCB_COLOR4_FMASK_BASE_IDX 1
4612#define mmCB_COLOR4_FMASK_BASE_EXT 0x035e
4613#define mmCB_COLOR4_FMASK_BASE_EXT_BASE_IDX 1
4614#define mmCB_COLOR4_CLEAR_WORD0 0x035f
4615#define mmCB_COLOR4_CLEAR_WORD0_BASE_IDX 1
4616#define mmCB_COLOR4_CLEAR_WORD1 0x0360
4617#define mmCB_COLOR4_CLEAR_WORD1_BASE_IDX 1
4618#define mmCB_COLOR4_DCC_BASE 0x0361
4619#define mmCB_COLOR4_DCC_BASE_BASE_IDX 1
4620#define mmCB_COLOR4_DCC_BASE_EXT 0x0362
4621#define mmCB_COLOR4_DCC_BASE_EXT_BASE_IDX 1
4622#define mmCB_COLOR5_BASE 0x0363
4623#define mmCB_COLOR5_BASE_BASE_IDX 1
4624#define mmCB_COLOR5_BASE_EXT 0x0364
4625#define mmCB_COLOR5_BASE_EXT_BASE_IDX 1
4626#define mmCB_COLOR5_ATTRIB2 0x0365
4627#define mmCB_COLOR5_ATTRIB2_BASE_IDX 1
4628#define mmCB_COLOR5_VIEW 0x0366
4629#define mmCB_COLOR5_VIEW_BASE_IDX 1
4630#define mmCB_COLOR5_INFO 0x0367
4631#define mmCB_COLOR5_INFO_BASE_IDX 1
4632#define mmCB_COLOR5_ATTRIB 0x0368
4633#define mmCB_COLOR5_ATTRIB_BASE_IDX 1
4634#define mmCB_COLOR5_DCC_CONTROL 0x0369
4635#define mmCB_COLOR5_DCC_CONTROL_BASE_IDX 1
4636#define mmCB_COLOR5_CMASK 0x036a
4637#define mmCB_COLOR5_CMASK_BASE_IDX 1
4638#define mmCB_COLOR5_CMASK_BASE_EXT 0x036b
4639#define mmCB_COLOR5_CMASK_BASE_EXT_BASE_IDX 1
4640#define mmCB_COLOR5_FMASK 0x036c
4641#define mmCB_COLOR5_FMASK_BASE_IDX 1
4642#define mmCB_COLOR5_FMASK_BASE_EXT 0x036d
4643#define mmCB_COLOR5_FMASK_BASE_EXT_BASE_IDX 1
4644#define mmCB_COLOR5_CLEAR_WORD0 0x036e
4645#define mmCB_COLOR5_CLEAR_WORD0_BASE_IDX 1
4646#define mmCB_COLOR5_CLEAR_WORD1 0x036f
4647#define mmCB_COLOR5_CLEAR_WORD1_BASE_IDX 1
4648#define mmCB_COLOR5_DCC_BASE 0x0370
4649#define mmCB_COLOR5_DCC_BASE_BASE_IDX 1
4650#define mmCB_COLOR5_DCC_BASE_EXT 0x0371
4651#define mmCB_COLOR5_DCC_BASE_EXT_BASE_IDX 1
4652#define mmCB_COLOR6_BASE 0x0372
4653#define mmCB_COLOR6_BASE_BASE_IDX 1
4654#define mmCB_COLOR6_BASE_EXT 0x0373
4655#define mmCB_COLOR6_BASE_EXT_BASE_IDX 1
4656#define mmCB_COLOR6_ATTRIB2 0x0374
4657#define mmCB_COLOR6_ATTRIB2_BASE_IDX 1
4658#define mmCB_COLOR6_VIEW 0x0375
4659#define mmCB_COLOR6_VIEW_BASE_IDX 1
4660#define mmCB_COLOR6_INFO 0x0376
4661#define mmCB_COLOR6_INFO_BASE_IDX 1
4662#define mmCB_COLOR6_ATTRIB 0x0377
4663#define mmCB_COLOR6_ATTRIB_BASE_IDX 1
4664#define mmCB_COLOR6_DCC_CONTROL 0x0378
4665#define mmCB_COLOR6_DCC_CONTROL_BASE_IDX 1
4666#define mmCB_COLOR6_CMASK 0x0379
4667#define mmCB_COLOR6_CMASK_BASE_IDX 1
4668#define mmCB_COLOR6_CMASK_BASE_EXT 0x037a
4669#define mmCB_COLOR6_CMASK_BASE_EXT_BASE_IDX 1
4670#define mmCB_COLOR6_FMASK 0x037b
4671#define mmCB_COLOR6_FMASK_BASE_IDX 1
4672#define mmCB_COLOR6_FMASK_BASE_EXT 0x037c
4673#define mmCB_COLOR6_FMASK_BASE_EXT_BASE_IDX 1
4674#define mmCB_COLOR6_CLEAR_WORD0 0x037d
4675#define mmCB_COLOR6_CLEAR_WORD0_BASE_IDX 1
4676#define mmCB_COLOR6_CLEAR_WORD1 0x037e
4677#define mmCB_COLOR6_CLEAR_WORD1_BASE_IDX 1
4678#define mmCB_COLOR6_DCC_BASE 0x037f
4679#define mmCB_COLOR6_DCC_BASE_BASE_IDX 1
4680#define mmCB_COLOR6_DCC_BASE_EXT 0x0380
4681#define mmCB_COLOR6_DCC_BASE_EXT_BASE_IDX 1
4682#define mmCB_COLOR7_BASE 0x0381
4683#define mmCB_COLOR7_BASE_BASE_IDX 1
4684#define mmCB_COLOR7_BASE_EXT 0x0382
4685#define mmCB_COLOR7_BASE_EXT_BASE_IDX 1
4686#define mmCB_COLOR7_ATTRIB2 0x0383
4687#define mmCB_COLOR7_ATTRIB2_BASE_IDX 1
4688#define mmCB_COLOR7_VIEW 0x0384
4689#define mmCB_COLOR7_VIEW_BASE_IDX 1
4690#define mmCB_COLOR7_INFO 0x0385
4691#define mmCB_COLOR7_INFO_BASE_IDX 1
4692#define mmCB_COLOR7_ATTRIB 0x0386
4693#define mmCB_COLOR7_ATTRIB_BASE_IDX 1
4694#define mmCB_COLOR7_DCC_CONTROL 0x0387
4695#define mmCB_COLOR7_DCC_CONTROL_BASE_IDX 1
4696#define mmCB_COLOR7_CMASK 0x0388
4697#define mmCB_COLOR7_CMASK_BASE_IDX 1
4698#define mmCB_COLOR7_CMASK_BASE_EXT 0x0389
4699#define mmCB_COLOR7_CMASK_BASE_EXT_BASE_IDX 1
4700#define mmCB_COLOR7_FMASK 0x038a
4701#define mmCB_COLOR7_FMASK_BASE_IDX 1
4702#define mmCB_COLOR7_FMASK_BASE_EXT 0x038b
4703#define mmCB_COLOR7_FMASK_BASE_EXT_BASE_IDX 1
4704#define mmCB_COLOR7_CLEAR_WORD0 0x038c
4705#define mmCB_COLOR7_CLEAR_WORD0_BASE_IDX 1
4706#define mmCB_COLOR7_CLEAR_WORD1 0x038d
4707#define mmCB_COLOR7_CLEAR_WORD1_BASE_IDX 1
4708#define mmCB_COLOR7_DCC_BASE 0x038e
4709#define mmCB_COLOR7_DCC_BASE_BASE_IDX 1
4710#define mmCB_COLOR7_DCC_BASE_EXT 0x038f
4711#define mmCB_COLOR7_DCC_BASE_EXT_BASE_IDX 1
4712
4713
4714// addressBlock: gc_gfxudec
4715// base address: 0x30000
4716#define mmCP_EOP_DONE_ADDR_LO 0x2000
4717#define mmCP_EOP_DONE_ADDR_LO_BASE_IDX 1
4718#define mmCP_EOP_DONE_ADDR_HI 0x2001
4719#define mmCP_EOP_DONE_ADDR_HI_BASE_IDX 1
4720#define mmCP_EOP_DONE_DATA_LO 0x2002
4721#define mmCP_EOP_DONE_DATA_LO_BASE_IDX 1
4722#define mmCP_EOP_DONE_DATA_HI 0x2003
4723#define mmCP_EOP_DONE_DATA_HI_BASE_IDX 1
4724#define mmCP_EOP_LAST_FENCE_LO 0x2004
4725#define mmCP_EOP_LAST_FENCE_LO_BASE_IDX 1
4726#define mmCP_EOP_LAST_FENCE_HI 0x2005
4727#define mmCP_EOP_LAST_FENCE_HI_BASE_IDX 1
4728#define mmCP_STREAM_OUT_ADDR_LO 0x2006
4729#define mmCP_STREAM_OUT_ADDR_LO_BASE_IDX 1
4730#define mmCP_STREAM_OUT_ADDR_HI 0x2007
4731#define mmCP_STREAM_OUT_ADDR_HI_BASE_IDX 1
4732#define mmCP_NUM_PRIM_WRITTEN_COUNT0_LO 0x2008
4733#define mmCP_NUM_PRIM_WRITTEN_COUNT0_LO_BASE_IDX 1
4734#define mmCP_NUM_PRIM_WRITTEN_COUNT0_HI 0x2009
4735#define mmCP_NUM_PRIM_WRITTEN_COUNT0_HI_BASE_IDX 1
4736#define mmCP_NUM_PRIM_NEEDED_COUNT0_LO 0x200a
4737#define mmCP_NUM_PRIM_NEEDED_COUNT0_LO_BASE_IDX 1
4738#define mmCP_NUM_PRIM_NEEDED_COUNT0_HI 0x200b
4739#define mmCP_NUM_PRIM_NEEDED_COUNT0_HI_BASE_IDX 1
4740#define mmCP_NUM_PRIM_WRITTEN_COUNT1_LO 0x200c
4741#define mmCP_NUM_PRIM_WRITTEN_COUNT1_LO_BASE_IDX 1
4742#define mmCP_NUM_PRIM_WRITTEN_COUNT1_HI 0x200d
4743#define mmCP_NUM_PRIM_WRITTEN_COUNT1_HI_BASE_IDX 1
4744#define mmCP_NUM_PRIM_NEEDED_COUNT1_LO 0x200e
4745#define mmCP_NUM_PRIM_NEEDED_COUNT1_LO_BASE_IDX 1
4746#define mmCP_NUM_PRIM_NEEDED_COUNT1_HI 0x200f
4747#define mmCP_NUM_PRIM_NEEDED_COUNT1_HI_BASE_IDX 1
4748#define mmCP_NUM_PRIM_WRITTEN_COUNT2_LO 0x2010
4749#define mmCP_NUM_PRIM_WRITTEN_COUNT2_LO_BASE_IDX 1
4750#define mmCP_NUM_PRIM_WRITTEN_COUNT2_HI 0x2011
4751#define mmCP_NUM_PRIM_WRITTEN_COUNT2_HI_BASE_IDX 1
4752#define mmCP_NUM_PRIM_NEEDED_COUNT2_LO 0x2012
4753#define mmCP_NUM_PRIM_NEEDED_COUNT2_LO_BASE_IDX 1
4754#define mmCP_NUM_PRIM_NEEDED_COUNT2_HI 0x2013
4755#define mmCP_NUM_PRIM_NEEDED_COUNT2_HI_BASE_IDX 1
4756#define mmCP_NUM_PRIM_WRITTEN_COUNT3_LO 0x2014
4757#define mmCP_NUM_PRIM_WRITTEN_COUNT3_LO_BASE_IDX 1
4758#define mmCP_NUM_PRIM_WRITTEN_COUNT3_HI 0x2015
4759#define mmCP_NUM_PRIM_WRITTEN_COUNT3_HI_BASE_IDX 1
4760#define mmCP_NUM_PRIM_NEEDED_COUNT3_LO 0x2016
4761#define mmCP_NUM_PRIM_NEEDED_COUNT3_LO_BASE_IDX 1
4762#define mmCP_NUM_PRIM_NEEDED_COUNT3_HI 0x2017
4763#define mmCP_NUM_PRIM_NEEDED_COUNT3_HI_BASE_IDX 1
4764#define mmCP_PIPE_STATS_ADDR_LO 0x2018
4765#define mmCP_PIPE_STATS_ADDR_LO_BASE_IDX 1
4766#define mmCP_PIPE_STATS_ADDR_HI 0x2019
4767#define mmCP_PIPE_STATS_ADDR_HI_BASE_IDX 1
4768#define mmCP_VGT_IAVERT_COUNT_LO 0x201a
4769#define mmCP_VGT_IAVERT_COUNT_LO_BASE_IDX 1
4770#define mmCP_VGT_IAVERT_COUNT_HI 0x201b
4771#define mmCP_VGT_IAVERT_COUNT_HI_BASE_IDX 1
4772#define mmCP_VGT_IAPRIM_COUNT_LO 0x201c
4773#define mmCP_VGT_IAPRIM_COUNT_LO_BASE_IDX 1
4774#define mmCP_VGT_IAPRIM_COUNT_HI 0x201d
4775#define mmCP_VGT_IAPRIM_COUNT_HI_BASE_IDX 1
4776#define mmCP_VGT_GSPRIM_COUNT_LO 0x201e
4777#define mmCP_VGT_GSPRIM_COUNT_LO_BASE_IDX 1
4778#define mmCP_VGT_GSPRIM_COUNT_HI 0x201f
4779#define mmCP_VGT_GSPRIM_COUNT_HI_BASE_IDX 1
4780#define mmCP_VGT_VSINVOC_COUNT_LO 0x2020
4781#define mmCP_VGT_VSINVOC_COUNT_LO_BASE_IDX 1
4782#define mmCP_VGT_VSINVOC_COUNT_HI 0x2021
4783#define mmCP_VGT_VSINVOC_COUNT_HI_BASE_IDX 1
4784#define mmCP_VGT_GSINVOC_COUNT_LO 0x2022
4785#define mmCP_VGT_GSINVOC_COUNT_LO_BASE_IDX 1
4786#define mmCP_VGT_GSINVOC_COUNT_HI 0x2023
4787#define mmCP_VGT_GSINVOC_COUNT_HI_BASE_IDX 1
4788#define mmCP_VGT_HSINVOC_COUNT_LO 0x2024
4789#define mmCP_VGT_HSINVOC_COUNT_LO_BASE_IDX 1
4790#define mmCP_VGT_HSINVOC_COUNT_HI 0x2025
4791#define mmCP_VGT_HSINVOC_COUNT_HI_BASE_IDX 1
4792#define mmCP_VGT_DSINVOC_COUNT_LO 0x2026
4793#define mmCP_VGT_DSINVOC_COUNT_LO_BASE_IDX 1
4794#define mmCP_VGT_DSINVOC_COUNT_HI 0x2027
4795#define mmCP_VGT_DSINVOC_COUNT_HI_BASE_IDX 1
4796#define mmCP_PA_CINVOC_COUNT_LO 0x2028
4797#define mmCP_PA_CINVOC_COUNT_LO_BASE_IDX 1
4798#define mmCP_PA_CINVOC_COUNT_HI 0x2029
4799#define mmCP_PA_CINVOC_COUNT_HI_BASE_IDX 1
4800#define mmCP_PA_CPRIM_COUNT_LO 0x202a
4801#define mmCP_PA_CPRIM_COUNT_LO_BASE_IDX 1
4802#define mmCP_PA_CPRIM_COUNT_HI 0x202b
4803#define mmCP_PA_CPRIM_COUNT_HI_BASE_IDX 1
4804#define mmCP_SC_PSINVOC_COUNT0_LO 0x202c
4805#define mmCP_SC_PSINVOC_COUNT0_LO_BASE_IDX 1
4806#define mmCP_SC_PSINVOC_COUNT0_HI 0x202d
4807#define mmCP_SC_PSINVOC_COUNT0_HI_BASE_IDX 1
4808#define mmCP_SC_PSINVOC_COUNT1_LO 0x202e
4809#define mmCP_SC_PSINVOC_COUNT1_LO_BASE_IDX 1
4810#define mmCP_SC_PSINVOC_COUNT1_HI 0x202f
4811#define mmCP_SC_PSINVOC_COUNT1_HI_BASE_IDX 1
4812#define mmCP_VGT_CSINVOC_COUNT_LO 0x2030
4813#define mmCP_VGT_CSINVOC_COUNT_LO_BASE_IDX 1
4814#define mmCP_VGT_CSINVOC_COUNT_HI 0x2031
4815#define mmCP_VGT_CSINVOC_COUNT_HI_BASE_IDX 1
4816#define mmCP_PIPE_STATS_CONTROL 0x203d
4817#define mmCP_PIPE_STATS_CONTROL_BASE_IDX 1
4818#define mmCP_STREAM_OUT_CONTROL 0x203e
4819#define mmCP_STREAM_OUT_CONTROL_BASE_IDX 1
4820#define mmCP_STRMOUT_CNTL 0x203f
4821#define mmCP_STRMOUT_CNTL_BASE_IDX 1
4822#define mmSCRATCH_REG0 0x2040
4823#define mmSCRATCH_REG0_BASE_IDX 1
4824#define mmSCRATCH_REG1 0x2041
4825#define mmSCRATCH_REG1_BASE_IDX 1
4826#define mmSCRATCH_REG2 0x2042
4827#define mmSCRATCH_REG2_BASE_IDX 1
4828#define mmSCRATCH_REG3 0x2043
4829#define mmSCRATCH_REG3_BASE_IDX 1
4830#define mmSCRATCH_REG4 0x2044
4831#define mmSCRATCH_REG4_BASE_IDX 1
4832#define mmSCRATCH_REG5 0x2045
4833#define mmSCRATCH_REG5_BASE_IDX 1
4834#define mmSCRATCH_REG6 0x2046
4835#define mmSCRATCH_REG6_BASE_IDX 1
4836#define mmSCRATCH_REG7 0x2047
4837#define mmSCRATCH_REG7_BASE_IDX 1
4838#define mmCP_APPEND_DATA_HI 0x204c
4839#define mmCP_APPEND_DATA_HI_BASE_IDX 1
4840#define mmCP_APPEND_LAST_CS_FENCE_HI 0x204d
4841#define mmCP_APPEND_LAST_CS_FENCE_HI_BASE_IDX 1
4842#define mmCP_APPEND_LAST_PS_FENCE_HI 0x204e
4843#define mmCP_APPEND_LAST_PS_FENCE_HI_BASE_IDX 1
4844#define mmSCRATCH_UMSK 0x2050
4845#define mmSCRATCH_UMSK_BASE_IDX 1
4846#define mmSCRATCH_ADDR 0x2051
4847#define mmSCRATCH_ADDR_BASE_IDX 1
4848#define mmCP_PFP_ATOMIC_PREOP_LO 0x2052
4849#define mmCP_PFP_ATOMIC_PREOP_LO_BASE_IDX 1
4850#define mmCP_PFP_ATOMIC_PREOP_HI 0x2053
4851#define mmCP_PFP_ATOMIC_PREOP_HI_BASE_IDX 1
4852#define mmCP_PFP_GDS_ATOMIC0_PREOP_LO 0x2054
4853#define mmCP_PFP_GDS_ATOMIC0_PREOP_LO_BASE_IDX 1
4854#define mmCP_PFP_GDS_ATOMIC0_PREOP_HI 0x2055
4855#define mmCP_PFP_GDS_ATOMIC0_PREOP_HI_BASE_IDX 1
4856#define mmCP_PFP_GDS_ATOMIC1_PREOP_LO 0x2056
4857#define mmCP_PFP_GDS_ATOMIC1_PREOP_LO_BASE_IDX 1
4858#define mmCP_PFP_GDS_ATOMIC1_PREOP_HI 0x2057
4859#define mmCP_PFP_GDS_ATOMIC1_PREOP_HI_BASE_IDX 1
4860#define mmCP_APPEND_ADDR_LO 0x2058
4861#define mmCP_APPEND_ADDR_LO_BASE_IDX 1
4862#define mmCP_APPEND_ADDR_HI 0x2059
4863#define mmCP_APPEND_ADDR_HI_BASE_IDX 1
4864#define mmCP_APPEND_DATA_LO 0x205a
4865#define mmCP_APPEND_DATA_LO_BASE_IDX 1
4866#define mmCP_APPEND_LAST_CS_FENCE_LO 0x205b
4867#define mmCP_APPEND_LAST_CS_FENCE_LO_BASE_IDX 1
4868#define mmCP_APPEND_LAST_PS_FENCE_LO 0x205c
4869#define mmCP_APPEND_LAST_PS_FENCE_LO_BASE_IDX 1
4870#define mmCP_ATOMIC_PREOP_LO 0x205d
4871#define mmCP_ATOMIC_PREOP_LO_BASE_IDX 1
4872#define mmCP_ME_ATOMIC_PREOP_LO 0x205d
4873#define mmCP_ME_ATOMIC_PREOP_LO_BASE_IDX 1
4874#define mmCP_ATOMIC_PREOP_HI 0x205e
4875#define mmCP_ATOMIC_PREOP_HI_BASE_IDX 1
4876#define mmCP_ME_ATOMIC_PREOP_HI 0x205e
4877#define mmCP_ME_ATOMIC_PREOP_HI_BASE_IDX 1
4878#define mmCP_GDS_ATOMIC0_PREOP_LO 0x205f
4879#define mmCP_GDS_ATOMIC0_PREOP_LO_BASE_IDX 1
4880#define mmCP_ME_GDS_ATOMIC0_PREOP_LO 0x205f
4881#define mmCP_ME_GDS_ATOMIC0_PREOP_LO_BASE_IDX 1
4882#define mmCP_GDS_ATOMIC0_PREOP_HI 0x2060
4883#define mmCP_GDS_ATOMIC0_PREOP_HI_BASE_IDX 1
4884#define mmCP_ME_GDS_ATOMIC0_PREOP_HI 0x2060
4885#define mmCP_ME_GDS_ATOMIC0_PREOP_HI_BASE_IDX 1
4886#define mmCP_GDS_ATOMIC1_PREOP_LO 0x2061
4887#define mmCP_GDS_ATOMIC1_PREOP_LO_BASE_IDX 1
4888#define mmCP_ME_GDS_ATOMIC1_PREOP_LO 0x2061
4889#define mmCP_ME_GDS_ATOMIC1_PREOP_LO_BASE_IDX 1
4890#define mmCP_GDS_ATOMIC1_PREOP_HI 0x2062
4891#define mmCP_GDS_ATOMIC1_PREOP_HI_BASE_IDX 1
4892#define mmCP_ME_GDS_ATOMIC1_PREOP_HI 0x2062
4893#define mmCP_ME_GDS_ATOMIC1_PREOP_HI_BASE_IDX 1
4894#define mmCP_ME_MC_WADDR_LO 0x2069
4895#define mmCP_ME_MC_WADDR_LO_BASE_IDX 1
4896#define mmCP_ME_MC_WADDR_HI 0x206a
4897#define mmCP_ME_MC_WADDR_HI_BASE_IDX 1
4898#define mmCP_ME_MC_WDATA_LO 0x206b
4899#define mmCP_ME_MC_WDATA_LO_BASE_IDX 1
4900#define mmCP_ME_MC_WDATA_HI 0x206c
4901#define mmCP_ME_MC_WDATA_HI_BASE_IDX 1
4902#define mmCP_ME_MC_RADDR_LO 0x206d
4903#define mmCP_ME_MC_RADDR_LO_BASE_IDX 1
4904#define mmCP_ME_MC_RADDR_HI 0x206e
4905#define mmCP_ME_MC_RADDR_HI_BASE_IDX 1
4906#define mmCP_SEM_WAIT_TIMER 0x206f
4907#define mmCP_SEM_WAIT_TIMER_BASE_IDX 1
4908#define mmCP_SIG_SEM_ADDR_LO 0x2070
4909#define mmCP_SIG_SEM_ADDR_LO_BASE_IDX 1
4910#define mmCP_SIG_SEM_ADDR_HI 0x2071
4911#define mmCP_SIG_SEM_ADDR_HI_BASE_IDX 1
4912#define mmCP_WAIT_REG_MEM_TIMEOUT 0x2074
4913#define mmCP_WAIT_REG_MEM_TIMEOUT_BASE_IDX 1
4914#define mmCP_WAIT_SEM_ADDR_LO 0x2075
4915#define mmCP_WAIT_SEM_ADDR_LO_BASE_IDX 1
4916#define mmCP_WAIT_SEM_ADDR_HI 0x2076
4917#define mmCP_WAIT_SEM_ADDR_HI_BASE_IDX 1
4918#define mmCP_DMA_PFP_CONTROL 0x2077
4919#define mmCP_DMA_PFP_CONTROL_BASE_IDX 1
4920#define mmCP_DMA_ME_CONTROL 0x2078
4921#define mmCP_DMA_ME_CONTROL_BASE_IDX 1
4922#define mmCP_COHER_BASE_HI 0x2079
4923#define mmCP_COHER_BASE_HI_BASE_IDX 1
4924#define mmCP_COHER_START_DELAY 0x207b
4925#define mmCP_COHER_START_DELAY_BASE_IDX 1
4926#define mmCP_COHER_CNTL 0x207c
4927#define mmCP_COHER_CNTL_BASE_IDX 1
4928#define mmCP_COHER_SIZE 0x207d
4929#define mmCP_COHER_SIZE_BASE_IDX 1
4930#define mmCP_COHER_BASE 0x207e
4931#define mmCP_COHER_BASE_BASE_IDX 1
4932#define mmCP_COHER_STATUS 0x207f
4933#define mmCP_COHER_STATUS_BASE_IDX 1
4934#define mmCP_DMA_ME_SRC_ADDR 0x2080
4935#define mmCP_DMA_ME_SRC_ADDR_BASE_IDX 1
4936#define mmCP_DMA_ME_SRC_ADDR_HI 0x2081
4937#define mmCP_DMA_ME_SRC_ADDR_HI_BASE_IDX 1
4938#define mmCP_DMA_ME_DST_ADDR 0x2082
4939#define mmCP_DMA_ME_DST_ADDR_BASE_IDX 1
4940#define mmCP_DMA_ME_DST_ADDR_HI 0x2083
4941#define mmCP_DMA_ME_DST_ADDR_HI_BASE_IDX 1
4942#define mmCP_DMA_ME_COMMAND 0x2084
4943#define mmCP_DMA_ME_COMMAND_BASE_IDX 1
4944#define mmCP_DMA_PFP_SRC_ADDR 0x2085
4945#define mmCP_DMA_PFP_SRC_ADDR_BASE_IDX 1
4946#define mmCP_DMA_PFP_SRC_ADDR_HI 0x2086
4947#define mmCP_DMA_PFP_SRC_ADDR_HI_BASE_IDX 1
4948#define mmCP_DMA_PFP_DST_ADDR 0x2087
4949#define mmCP_DMA_PFP_DST_ADDR_BASE_IDX 1
4950#define mmCP_DMA_PFP_DST_ADDR_HI 0x2088
4951#define mmCP_DMA_PFP_DST_ADDR_HI_BASE_IDX 1
4952#define mmCP_DMA_PFP_COMMAND 0x2089
4953#define mmCP_DMA_PFP_COMMAND_BASE_IDX 1
4954#define mmCP_DMA_CNTL 0x208a
4955#define mmCP_DMA_CNTL_BASE_IDX 1
4956#define mmCP_DMA_READ_TAGS 0x208b
4957#define mmCP_DMA_READ_TAGS_BASE_IDX 1
4958#define mmCP_COHER_SIZE_HI 0x208c
4959#define mmCP_COHER_SIZE_HI_BASE_IDX 1
4960#define mmCP_PFP_IB_CONTROL 0x208d
4961#define mmCP_PFP_IB_CONTROL_BASE_IDX 1
4962#define mmCP_PFP_LOAD_CONTROL 0x208e
4963#define mmCP_PFP_LOAD_CONTROL_BASE_IDX 1
4964#define mmCP_SCRATCH_INDEX 0x208f
4965#define mmCP_SCRATCH_INDEX_BASE_IDX 1
4966#define mmCP_SCRATCH_DATA 0x2090
4967#define mmCP_SCRATCH_DATA_BASE_IDX 1
4968#define mmCP_RB_OFFSET 0x2091
4969#define mmCP_RB_OFFSET_BASE_IDX 1
4970#define mmCP_IB1_OFFSET 0x2092
4971#define mmCP_IB1_OFFSET_BASE_IDX 1
4972#define mmCP_IB2_OFFSET 0x2093
4973#define mmCP_IB2_OFFSET_BASE_IDX 1
4974#define mmCP_IB1_PREAMBLE_BEGIN 0x2094
4975#define mmCP_IB1_PREAMBLE_BEGIN_BASE_IDX 1
4976#define mmCP_IB1_PREAMBLE_END 0x2095
4977#define mmCP_IB1_PREAMBLE_END_BASE_IDX 1
4978#define mmCP_IB2_PREAMBLE_BEGIN 0x2096
4979#define mmCP_IB2_PREAMBLE_BEGIN_BASE_IDX 1
4980#define mmCP_IB2_PREAMBLE_END 0x2097
4981#define mmCP_IB2_PREAMBLE_END_BASE_IDX 1
4982#define mmCP_CE_IB1_OFFSET 0x2098
4983#define mmCP_CE_IB1_OFFSET_BASE_IDX 1
4984#define mmCP_CE_IB2_OFFSET 0x2099
4985#define mmCP_CE_IB2_OFFSET_BASE_IDX 1
4986#define mmCP_CE_COUNTER 0x209a
4987#define mmCP_CE_COUNTER_BASE_IDX 1
4988#define mmCP_CE_RB_OFFSET 0x209b
4989#define mmCP_CE_RB_OFFSET_BASE_IDX 1
4990#define mmCP_CE_INIT_CMD_BUFSZ 0x20bd
4991#define mmCP_CE_INIT_CMD_BUFSZ_BASE_IDX 1
4992#define mmCP_CE_IB1_CMD_BUFSZ 0x20be
4993#define mmCP_CE_IB1_CMD_BUFSZ_BASE_IDX 1
4994#define mmCP_CE_IB2_CMD_BUFSZ 0x20bf
4995#define mmCP_CE_IB2_CMD_BUFSZ_BASE_IDX 1
4996#define mmCP_IB1_CMD_BUFSZ 0x20c0
4997#define mmCP_IB1_CMD_BUFSZ_BASE_IDX 1
4998#define mmCP_IB2_CMD_BUFSZ 0x20c1
4999#define mmCP_IB2_CMD_BUFSZ_BASE_IDX 1
5000#define mmCP_ST_CMD_BUFSZ 0x20c2
5001#define mmCP_ST_CMD_BUFSZ_BASE_IDX 1
5002#define mmCP_CE_INIT_BASE_LO 0x20c3
5003#define mmCP_CE_INIT_BASE_LO_BASE_IDX 1
5004#define mmCP_CE_INIT_BASE_HI 0x20c4
5005#define mmCP_CE_INIT_BASE_HI_BASE_IDX 1
5006#define mmCP_CE_INIT_BUFSZ 0x20c5
5007#define mmCP_CE_INIT_BUFSZ_BASE_IDX 1
5008#define mmCP_CE_IB1_BASE_LO 0x20c6
5009#define mmCP_CE_IB1_BASE_LO_BASE_IDX 1
5010#define mmCP_CE_IB1_BASE_HI 0x20c7
5011#define mmCP_CE_IB1_BASE_HI_BASE_IDX 1
5012#define mmCP_CE_IB1_BUFSZ 0x20c8
5013#define mmCP_CE_IB1_BUFSZ_BASE_IDX 1
5014#define mmCP_CE_IB2_BASE_LO 0x20c9
5015#define mmCP_CE_IB2_BASE_LO_BASE_IDX 1
5016#define mmCP_CE_IB2_BASE_HI 0x20ca
5017#define mmCP_CE_IB2_BASE_HI_BASE_IDX 1
5018#define mmCP_CE_IB2_BUFSZ 0x20cb
5019#define mmCP_CE_IB2_BUFSZ_BASE_IDX 1
5020#define mmCP_IB1_BASE_LO 0x20cc
5021#define mmCP_IB1_BASE_LO_BASE_IDX 1
5022#define mmCP_IB1_BASE_HI 0x20cd
5023#define mmCP_IB1_BASE_HI_BASE_IDX 1
5024#define mmCP_IB1_BUFSZ 0x20ce
5025#define mmCP_IB1_BUFSZ_BASE_IDX 1
5026#define mmCP_IB2_BASE_LO 0x20cf
5027#define mmCP_IB2_BASE_LO_BASE_IDX 1
5028#define mmCP_IB2_BASE_HI 0x20d0
5029#define mmCP_IB2_BASE_HI_BASE_IDX 1
5030#define mmCP_IB2_BUFSZ 0x20d1
5031#define mmCP_IB2_BUFSZ_BASE_IDX 1
5032#define mmCP_ST_BASE_LO 0x20d2
5033#define mmCP_ST_BASE_LO_BASE_IDX 1
5034#define mmCP_ST_BASE_HI 0x20d3
5035#define mmCP_ST_BASE_HI_BASE_IDX 1
5036#define mmCP_ST_BUFSZ 0x20d4
5037#define mmCP_ST_BUFSZ_BASE_IDX 1
5038#define mmCP_EOP_DONE_EVENT_CNTL 0x20d5
5039#define mmCP_EOP_DONE_EVENT_CNTL_BASE_IDX 1
5040#define mmCP_EOP_DONE_DATA_CNTL 0x20d6
5041#define mmCP_EOP_DONE_DATA_CNTL_BASE_IDX 1
5042#define mmCP_EOP_DONE_CNTX_ID 0x20d7
5043#define mmCP_EOP_DONE_CNTX_ID_BASE_IDX 1
5044#define mmCP_PFP_COMPLETION_STATUS 0x20ec
5045#define mmCP_PFP_COMPLETION_STATUS_BASE_IDX 1
5046#define mmCP_CE_COMPLETION_STATUS 0x20ed
5047#define mmCP_CE_COMPLETION_STATUS_BASE_IDX 1
5048#define mmCP_PRED_NOT_VISIBLE 0x20ee
5049#define mmCP_PRED_NOT_VISIBLE_BASE_IDX 1
5050#define mmCP_PFP_METADATA_BASE_ADDR 0x20f0
5051#define mmCP_PFP_METADATA_BASE_ADDR_BASE_IDX 1
5052#define mmCP_PFP_METADATA_BASE_ADDR_HI 0x20f1
5053#define mmCP_PFP_METADATA_BASE_ADDR_HI_BASE_IDX 1
5054#define mmCP_CE_METADATA_BASE_ADDR 0x20f2
5055#define mmCP_CE_METADATA_BASE_ADDR_BASE_IDX 1
5056#define mmCP_CE_METADATA_BASE_ADDR_HI 0x20f3
5057#define mmCP_CE_METADATA_BASE_ADDR_HI_BASE_IDX 1
5058#define mmCP_DRAW_INDX_INDR_ADDR 0x20f4
5059#define mmCP_DRAW_INDX_INDR_ADDR_BASE_IDX 1
5060#define mmCP_DRAW_INDX_INDR_ADDR_HI 0x20f5
5061#define mmCP_DRAW_INDX_INDR_ADDR_HI_BASE_IDX 1
5062#define mmCP_DISPATCH_INDR_ADDR 0x20f6
5063#define mmCP_DISPATCH_INDR_ADDR_BASE_IDX 1
5064#define mmCP_DISPATCH_INDR_ADDR_HI 0x20f7
5065#define mmCP_DISPATCH_INDR_ADDR_HI_BASE_IDX 1
5066#define mmCP_INDEX_BASE_ADDR 0x20f8
5067#define mmCP_INDEX_BASE_ADDR_BASE_IDX 1
5068#define mmCP_INDEX_BASE_ADDR_HI 0x20f9
5069#define mmCP_INDEX_BASE_ADDR_HI_BASE_IDX 1
5070#define mmCP_INDEX_TYPE 0x20fa
5071#define mmCP_INDEX_TYPE_BASE_IDX 1
5072#define mmCP_GDS_BKUP_ADDR 0x20fb
5073#define mmCP_GDS_BKUP_ADDR_BASE_IDX 1
5074#define mmCP_GDS_BKUP_ADDR_HI 0x20fc
5075#define mmCP_GDS_BKUP_ADDR_HI_BASE_IDX 1
5076#define mmCP_SAMPLE_STATUS 0x20fd
5077#define mmCP_SAMPLE_STATUS_BASE_IDX 1
5078#define mmCP_ME_COHER_CNTL 0x20fe
5079#define mmCP_ME_COHER_CNTL_BASE_IDX 1
5080#define mmCP_ME_COHER_SIZE 0x20ff
5081#define mmCP_ME_COHER_SIZE_BASE_IDX 1
5082#define mmCP_ME_COHER_SIZE_HI 0x2100
5083#define mmCP_ME_COHER_SIZE_HI_BASE_IDX 1
5084#define mmCP_ME_COHER_BASE 0x2101
5085#define mmCP_ME_COHER_BASE_BASE_IDX 1
5086#define mmCP_ME_COHER_BASE_HI 0x2102
5087#define mmCP_ME_COHER_BASE_HI_BASE_IDX 1
5088#define mmCP_ME_COHER_STATUS 0x2103
5089#define mmCP_ME_COHER_STATUS_BASE_IDX 1
5090#define mmRLC_GPM_PERF_COUNT_0 0x2140
5091#define mmRLC_GPM_PERF_COUNT_0_BASE_IDX 1
5092#define mmRLC_GPM_PERF_COUNT_1 0x2141
5093#define mmRLC_GPM_PERF_COUNT_1_BASE_IDX 1
5094#define mmGRBM_GFX_INDEX 0x2200
5095#define mmGRBM_GFX_INDEX_BASE_IDX 1
5096#define mmVGT_GSVS_RING_SIZE 0x2241
5097#define mmVGT_GSVS_RING_SIZE_BASE_IDX 1
5098#define mmVGT_PRIMITIVE_TYPE 0x2242
5099#define mmVGT_PRIMITIVE_TYPE_BASE_IDX 1
5100#define mmVGT_INDEX_TYPE 0x2243
5101#define mmVGT_INDEX_TYPE_BASE_IDX 1
5102#define mmVGT_STRMOUT_BUFFER_FILLED_SIZE_0 0x2244
5103#define mmVGT_STRMOUT_BUFFER_FILLED_SIZE_0_BASE_IDX 1
5104#define mmVGT_STRMOUT_BUFFER_FILLED_SIZE_1 0x2245
5105#define mmVGT_STRMOUT_BUFFER_FILLED_SIZE_1_BASE_IDX 1
5106#define mmVGT_STRMOUT_BUFFER_FILLED_SIZE_2 0x2246
5107#define mmVGT_STRMOUT_BUFFER_FILLED_SIZE_2_BASE_IDX 1
5108#define mmVGT_STRMOUT_BUFFER_FILLED_SIZE_3 0x2247
5109#define mmVGT_STRMOUT_BUFFER_FILLED_SIZE_3_BASE_IDX 1
5110#define mmVGT_MAX_VTX_INDX 0x2248
5111#define mmVGT_MAX_VTX_INDX_BASE_IDX 1
5112#define mmVGT_MIN_VTX_INDX 0x2249
5113#define mmVGT_MIN_VTX_INDX_BASE_IDX 1
5114#define mmVGT_INDX_OFFSET 0x224a
5115#define mmVGT_INDX_OFFSET_BASE_IDX 1
5116#define mmVGT_MULTI_PRIM_IB_RESET_EN 0x224b
5117#define mmVGT_MULTI_PRIM_IB_RESET_EN_BASE_IDX 1
5118#define mmVGT_NUM_INDICES 0x224c
5119#define mmVGT_NUM_INDICES_BASE_IDX 1
5120#define mmVGT_NUM_INSTANCES 0x224d
5121#define mmVGT_NUM_INSTANCES_BASE_IDX 1
5122#define mmVGT_TF_RING_SIZE 0x224e
5123#define mmVGT_TF_RING_SIZE_BASE_IDX 1
5124#define mmVGT_HS_OFFCHIP_PARAM 0x224f
5125#define mmVGT_HS_OFFCHIP_PARAM_BASE_IDX 1
5126#define mmVGT_TF_MEMORY_BASE 0x2250
5127#define mmVGT_TF_MEMORY_BASE_BASE_IDX 1
5128#define mmVGT_TF_MEMORY_BASE_HI 0x2251
5129#define mmVGT_TF_MEMORY_BASE_HI_BASE_IDX 1
5130#define mmWD_POS_BUF_BASE 0x2252
5131#define mmWD_POS_BUF_BASE_BASE_IDX 1
5132#define mmWD_POS_BUF_BASE_HI 0x2253
5133#define mmWD_POS_BUF_BASE_HI_BASE_IDX 1
5134#define mmWD_CNTL_SB_BUF_BASE 0x2254
5135#define mmWD_CNTL_SB_BUF_BASE_BASE_IDX 1
5136#define mmWD_CNTL_SB_BUF_BASE_HI 0x2255
5137#define mmWD_CNTL_SB_BUF_BASE_HI_BASE_IDX 1
5138#define mmWD_INDEX_BUF_BASE 0x2256
5139#define mmWD_INDEX_BUF_BASE_BASE_IDX 1
5140#define mmWD_INDEX_BUF_BASE_HI 0x2257
5141#define mmWD_INDEX_BUF_BASE_HI_BASE_IDX 1
5142#define mmIA_MULTI_VGT_PARAM 0x2258
5143#define mmIA_MULTI_VGT_PARAM_BASE_IDX 1
5144#define mmVGT_INSTANCE_BASE_ID 0x225a
5145#define mmVGT_INSTANCE_BASE_ID_BASE_IDX 1
5146#define mmPA_SU_LINE_STIPPLE_VALUE 0x2280
5147#define mmPA_SU_LINE_STIPPLE_VALUE_BASE_IDX 1
5148#define mmPA_SC_LINE_STIPPLE_STATE 0x2281
5149#define mmPA_SC_LINE_STIPPLE_STATE_BASE_IDX 1
5150#define mmPA_SC_SCREEN_EXTENT_MIN_0 0x2284
5151#define mmPA_SC_SCREEN_EXTENT_MIN_0_BASE_IDX 1
5152#define mmPA_SC_SCREEN_EXTENT_MAX_0 0x2285
5153#define mmPA_SC_SCREEN_EXTENT_MAX_0_BASE_IDX 1
5154#define mmPA_SC_SCREEN_EXTENT_MIN_1 0x2286
5155#define mmPA_SC_SCREEN_EXTENT_MIN_1_BASE_IDX 1
5156#define mmPA_SC_SCREEN_EXTENT_MAX_1 0x228b
5157#define mmPA_SC_SCREEN_EXTENT_MAX_1_BASE_IDX 1
5158#define mmPA_SC_P3D_TRAP_SCREEN_HV_EN 0x22a0
5159#define mmPA_SC_P3D_TRAP_SCREEN_HV_EN_BASE_IDX 1
5160#define mmPA_SC_P3D_TRAP_SCREEN_H 0x22a1
5161#define mmPA_SC_P3D_TRAP_SCREEN_H_BASE_IDX 1
5162#define mmPA_SC_P3D_TRAP_SCREEN_V 0x22a2
5163#define mmPA_SC_P3D_TRAP_SCREEN_V_BASE_IDX 1
5164#define mmPA_SC_P3D_TRAP_SCREEN_OCCURRENCE 0x22a3
5165#define mmPA_SC_P3D_TRAP_SCREEN_OCCURRENCE_BASE_IDX 1
5166#define mmPA_SC_P3D_TRAP_SCREEN_COUNT 0x22a4
5167#define mmPA_SC_P3D_TRAP_SCREEN_COUNT_BASE_IDX 1
5168#define mmPA_SC_HP3D_TRAP_SCREEN_HV_EN 0x22a8
5169#define mmPA_SC_HP3D_TRAP_SCREEN_HV_EN_BASE_IDX 1
5170#define mmPA_SC_HP3D_TRAP_SCREEN_H 0x22a9
5171#define mmPA_SC_HP3D_TRAP_SCREEN_H_BASE_IDX 1
5172#define mmPA_SC_HP3D_TRAP_SCREEN_V 0x22aa
5173#define mmPA_SC_HP3D_TRAP_SCREEN_V_BASE_IDX 1
5174#define mmPA_SC_HP3D_TRAP_SCREEN_OCCURRENCE 0x22ab
5175#define mmPA_SC_HP3D_TRAP_SCREEN_OCCURRENCE_BASE_IDX 1
5176#define mmPA_SC_HP3D_TRAP_SCREEN_COUNT 0x22ac
5177#define mmPA_SC_HP3D_TRAP_SCREEN_COUNT_BASE_IDX 1
5178#define mmPA_SC_TRAP_SCREEN_HV_EN 0x22b0
5179#define mmPA_SC_TRAP_SCREEN_HV_EN_BASE_IDX 1
5180#define mmPA_SC_TRAP_SCREEN_H 0x22b1
5181#define mmPA_SC_TRAP_SCREEN_H_BASE_IDX 1
5182#define mmPA_SC_TRAP_SCREEN_V 0x22b2
5183#define mmPA_SC_TRAP_SCREEN_V_BASE_IDX 1
5184#define mmPA_SC_TRAP_SCREEN_OCCURRENCE 0x22b3
5185#define mmPA_SC_TRAP_SCREEN_OCCURRENCE_BASE_IDX 1
5186#define mmPA_SC_TRAP_SCREEN_COUNT 0x22b4
5187#define mmPA_SC_TRAP_SCREEN_COUNT_BASE_IDX 1
5188#define mmPA_STATE_STEREO_X 0x22b5
5189#define mmPA_STATE_STEREO_X_BASE_IDX 1
5190#define mmSQ_THREAD_TRACE_BASE 0x2330
5191#define mmSQ_THREAD_TRACE_BASE_BASE_IDX 1
5192#define mmSQ_THREAD_TRACE_SIZE 0x2331
5193#define mmSQ_THREAD_TRACE_SIZE_BASE_IDX 1
5194#define mmSQ_THREAD_TRACE_MASK 0x2332
5195#define mmSQ_THREAD_TRACE_MASK_BASE_IDX 1
5196#define mmSQ_THREAD_TRACE_TOKEN_MASK 0x2333
5197#define mmSQ_THREAD_TRACE_TOKEN_MASK_BASE_IDX 1
5198#define mmSQ_THREAD_TRACE_PERF_MASK 0x2334
5199#define mmSQ_THREAD_TRACE_PERF_MASK_BASE_IDX 1
5200#define mmSQ_THREAD_TRACE_CTRL 0x2335
5201#define mmSQ_THREAD_TRACE_CTRL_BASE_IDX 1
5202#define mmSQ_THREAD_TRACE_MODE 0x2336
5203#define mmSQ_THREAD_TRACE_MODE_BASE_IDX 1
5204#define mmSQ_THREAD_TRACE_BASE2 0x2337
5205#define mmSQ_THREAD_TRACE_BASE2_BASE_IDX 1
5206#define mmSQ_THREAD_TRACE_TOKEN_MASK2 0x2338
5207#define mmSQ_THREAD_TRACE_TOKEN_MASK2_BASE_IDX 1
5208#define mmSQ_THREAD_TRACE_WPTR 0x2339
5209#define mmSQ_THREAD_TRACE_WPTR_BASE_IDX 1
5210#define mmSQ_THREAD_TRACE_STATUS 0x233a
5211#define mmSQ_THREAD_TRACE_STATUS_BASE_IDX 1
5212#define mmSQ_THREAD_TRACE_HIWATER 0x233b
5213#define mmSQ_THREAD_TRACE_HIWATER_BASE_IDX 1
5214#define mmSQ_THREAD_TRACE_CNTR 0x233c
5215#define mmSQ_THREAD_TRACE_CNTR_BASE_IDX 1
5216#define mmSQ_THREAD_TRACE_USERDATA_0 0x2340
5217#define mmSQ_THREAD_TRACE_USERDATA_0_BASE_IDX 1
5218#define mmSQ_THREAD_TRACE_USERDATA_1 0x2341
5219#define mmSQ_THREAD_TRACE_USERDATA_1_BASE_IDX 1
5220#define mmSQ_THREAD_TRACE_USERDATA_2 0x2342
5221#define mmSQ_THREAD_TRACE_USERDATA_2_BASE_IDX 1
5222#define mmSQ_THREAD_TRACE_USERDATA_3 0x2343
5223#define mmSQ_THREAD_TRACE_USERDATA_3_BASE_IDX 1
5224#define mmSQC_CACHES 0x2348
5225#define mmSQC_CACHES_BASE_IDX 1
5226#define mmSQC_WRITEBACK 0x2349
5227#define mmSQC_WRITEBACK_BASE_IDX 1
5228#define mmTA_CS_BC_BASE_ADDR 0x2380
5229#define mmTA_CS_BC_BASE_ADDR_BASE_IDX 1
5230#define mmTA_CS_BC_BASE_ADDR_HI 0x2381
5231#define mmTA_CS_BC_BASE_ADDR_HI_BASE_IDX 1
5232#define mmDB_OCCLUSION_COUNT0_LOW 0x23c0
5233#define mmDB_OCCLUSION_COUNT0_LOW_BASE_IDX 1
5234#define mmDB_OCCLUSION_COUNT0_HI 0x23c1
5235#define mmDB_OCCLUSION_COUNT0_HI_BASE_IDX 1
5236#define mmDB_OCCLUSION_COUNT1_LOW 0x23c2
5237#define mmDB_OCCLUSION_COUNT1_LOW_BASE_IDX 1
5238#define mmDB_OCCLUSION_COUNT1_HI 0x23c3
5239#define mmDB_OCCLUSION_COUNT1_HI_BASE_IDX 1
5240#define mmDB_OCCLUSION_COUNT2_LOW 0x23c4
5241#define mmDB_OCCLUSION_COUNT2_LOW_BASE_IDX 1
5242#define mmDB_OCCLUSION_COUNT2_HI 0x23c5
5243#define mmDB_OCCLUSION_COUNT2_HI_BASE_IDX 1
5244#define mmDB_OCCLUSION_COUNT3_LOW 0x23c6
5245#define mmDB_OCCLUSION_COUNT3_LOW_BASE_IDX 1
5246#define mmDB_OCCLUSION_COUNT3_HI 0x23c7
5247#define mmDB_OCCLUSION_COUNT3_HI_BASE_IDX 1
5248#define mmDB_ZPASS_COUNT_LOW 0x23fe
5249#define mmDB_ZPASS_COUNT_LOW_BASE_IDX 1
5250#define mmDB_ZPASS_COUNT_HI 0x23ff
5251#define mmDB_ZPASS_COUNT_HI_BASE_IDX 1
5252#define mmGDS_RD_ADDR 0x2400
5253#define mmGDS_RD_ADDR_BASE_IDX 1
5254#define mmGDS_RD_DATA 0x2401
5255#define mmGDS_RD_DATA_BASE_IDX 1
5256#define mmGDS_RD_BURST_ADDR 0x2402
5257#define mmGDS_RD_BURST_ADDR_BASE_IDX 1
5258#define mmGDS_RD_BURST_COUNT 0x2403
5259#define mmGDS_RD_BURST_COUNT_BASE_IDX 1
5260#define mmGDS_RD_BURST_DATA 0x2404
5261#define mmGDS_RD_BURST_DATA_BASE_IDX 1
5262#define mmGDS_WR_ADDR 0x2405
5263#define mmGDS_WR_ADDR_BASE_IDX 1
5264#define mmGDS_WR_DATA 0x2406
5265#define mmGDS_WR_DATA_BASE_IDX 1
5266#define mmGDS_WR_BURST_ADDR 0x2407
5267#define mmGDS_WR_BURST_ADDR_BASE_IDX 1
5268#define mmGDS_WR_BURST_DATA 0x2408
5269#define mmGDS_WR_BURST_DATA_BASE_IDX 1
5270#define mmGDS_WRITE_COMPLETE 0x2409
5271#define mmGDS_WRITE_COMPLETE_BASE_IDX 1
5272#define mmGDS_ATOM_CNTL 0x240a
5273#define mmGDS_ATOM_CNTL_BASE_IDX 1
5274#define mmGDS_ATOM_COMPLETE 0x240b
5275#define mmGDS_ATOM_COMPLETE_BASE_IDX 1
5276#define mmGDS_ATOM_BASE 0x240c
5277#define mmGDS_ATOM_BASE_BASE_IDX 1
5278#define mmGDS_ATOM_SIZE 0x240d
5279#define mmGDS_ATOM_SIZE_BASE_IDX 1
5280#define mmGDS_ATOM_OFFSET0 0x240e
5281#define mmGDS_ATOM_OFFSET0_BASE_IDX 1
5282#define mmGDS_ATOM_OFFSET1 0x240f
5283#define mmGDS_ATOM_OFFSET1_BASE_IDX 1
5284#define mmGDS_ATOM_DST 0x2410
5285#define mmGDS_ATOM_DST_BASE_IDX 1
5286#define mmGDS_ATOM_OP 0x2411
5287#define mmGDS_ATOM_OP_BASE_IDX 1
5288#define mmGDS_ATOM_SRC0 0x2412
5289#define mmGDS_ATOM_SRC0_BASE_IDX 1
5290#define mmGDS_ATOM_SRC0_U 0x2413
5291#define mmGDS_ATOM_SRC0_U_BASE_IDX 1
5292#define mmGDS_ATOM_SRC1 0x2414
5293#define mmGDS_ATOM_SRC1_BASE_IDX 1
5294#define mmGDS_ATOM_SRC1_U 0x2415
5295#define mmGDS_ATOM_SRC1_U_BASE_IDX 1
5296#define mmGDS_ATOM_READ0 0x2416
5297#define mmGDS_ATOM_READ0_BASE_IDX 1
5298#define mmGDS_ATOM_READ0_U 0x2417
5299#define mmGDS_ATOM_READ0_U_BASE_IDX 1
5300#define mmGDS_ATOM_READ1 0x2418
5301#define mmGDS_ATOM_READ1_BASE_IDX 1
5302#define mmGDS_ATOM_READ1_U 0x2419
5303#define mmGDS_ATOM_READ1_U_BASE_IDX 1
5304#define mmGDS_GWS_RESOURCE_CNTL 0x241a
5305#define mmGDS_GWS_RESOURCE_CNTL_BASE_IDX 1
5306#define mmGDS_GWS_RESOURCE 0x241b
5307#define mmGDS_GWS_RESOURCE_BASE_IDX 1
5308#define mmGDS_GWS_RESOURCE_CNT 0x241c
5309#define mmGDS_GWS_RESOURCE_CNT_BASE_IDX 1
5310#define mmGDS_OA_CNTL 0x241d
5311#define mmGDS_OA_CNTL_BASE_IDX 1
5312#define mmGDS_OA_COUNTER 0x241e
5313#define mmGDS_OA_COUNTER_BASE_IDX 1
5314#define mmGDS_OA_ADDRESS 0x241f
5315#define mmGDS_OA_ADDRESS_BASE_IDX 1
5316#define mmGDS_OA_INCDEC 0x2420
5317#define mmGDS_OA_INCDEC_BASE_IDX 1
5318#define mmGDS_OA_RING_SIZE 0x2421
5319#define mmGDS_OA_RING_SIZE_BASE_IDX 1
5320#define mmSPI_CONFIG_CNTL 0x2440
5321#define mmSPI_CONFIG_CNTL_BASE_IDX 1
5322#define mmSPI_CONFIG_CNTL_1 0x2441
5323#define mmSPI_CONFIG_CNTL_1_BASE_IDX 1
5324#define mmSPI_CONFIG_CNTL_2 0x2442
5325#define mmSPI_CONFIG_CNTL_2_BASE_IDX 1
5326#define mmSPI_WAVE_LIMIT_CNTL 0x2443
5327#define mmSPI_WAVE_LIMIT_CNTL_BASE_IDX 1
5328
5329
5330// addressBlock: gc_perfddec
5331// base address: 0x34000
5332#define mmCPG_PERFCOUNTER1_LO 0x3000
5333#define mmCPG_PERFCOUNTER1_LO_BASE_IDX 1
5334#define mmCPG_PERFCOUNTER1_HI 0x3001
5335#define mmCPG_PERFCOUNTER1_HI_BASE_IDX 1
5336#define mmCPG_PERFCOUNTER0_LO 0x3002
5337#define mmCPG_PERFCOUNTER0_LO_BASE_IDX 1
5338#define mmCPG_PERFCOUNTER0_HI 0x3003
5339#define mmCPG_PERFCOUNTER0_HI_BASE_IDX 1
5340#define mmCPC_PERFCOUNTER1_LO 0x3004
5341#define mmCPC_PERFCOUNTER1_LO_BASE_IDX 1
5342#define mmCPC_PERFCOUNTER1_HI 0x3005
5343#define mmCPC_PERFCOUNTER1_HI_BASE_IDX 1
5344#define mmCPC_PERFCOUNTER0_LO 0x3006
5345#define mmCPC_PERFCOUNTER0_LO_BASE_IDX 1
5346#define mmCPC_PERFCOUNTER0_HI 0x3007
5347#define mmCPC_PERFCOUNTER0_HI_BASE_IDX 1
5348#define mmCPF_PERFCOUNTER1_LO 0x3008
5349#define mmCPF_PERFCOUNTER1_LO_BASE_IDX 1
5350#define mmCPF_PERFCOUNTER1_HI 0x3009
5351#define mmCPF_PERFCOUNTER1_HI_BASE_IDX 1
5352#define mmCPF_PERFCOUNTER0_LO 0x300a
5353#define mmCPF_PERFCOUNTER0_LO_BASE_IDX 1
5354#define mmCPF_PERFCOUNTER0_HI 0x300b
5355#define mmCPF_PERFCOUNTER0_HI_BASE_IDX 1
5356#define mmCPF_LATENCY_STATS_DATA 0x300c
5357#define mmCPF_LATENCY_STATS_DATA_BASE_IDX 1
5358#define mmCPG_LATENCY_STATS_DATA 0x300d
5359#define mmCPG_LATENCY_STATS_DATA_BASE_IDX 1
5360#define mmCPC_LATENCY_STATS_DATA 0x300e
5361#define mmCPC_LATENCY_STATS_DATA_BASE_IDX 1
5362#define mmGRBM_PERFCOUNTER0_LO 0x3040
5363#define mmGRBM_PERFCOUNTER0_LO_BASE_IDX 1
5364#define mmGRBM_PERFCOUNTER0_HI 0x3041
5365#define mmGRBM_PERFCOUNTER0_HI_BASE_IDX 1
5366#define mmGRBM_PERFCOUNTER1_LO 0x3043
5367#define mmGRBM_PERFCOUNTER1_LO_BASE_IDX 1
5368#define mmGRBM_PERFCOUNTER1_HI 0x3044
5369#define mmGRBM_PERFCOUNTER1_HI_BASE_IDX 1
5370#define mmGRBM_SE0_PERFCOUNTER_LO 0x3045
5371#define mmGRBM_SE0_PERFCOUNTER_LO_BASE_IDX 1
5372#define mmGRBM_SE0_PERFCOUNTER_HI 0x3046
5373#define mmGRBM_SE0_PERFCOUNTER_HI_BASE_IDX 1
5374#define mmGRBM_SE1_PERFCOUNTER_LO 0x3047
5375#define mmGRBM_SE1_PERFCOUNTER_LO_BASE_IDX 1
5376#define mmGRBM_SE1_PERFCOUNTER_HI 0x3048
5377#define mmGRBM_SE1_PERFCOUNTER_HI_BASE_IDX 1
5378#define mmGRBM_SE2_PERFCOUNTER_LO 0x3049
5379#define mmGRBM_SE2_PERFCOUNTER_LO_BASE_IDX 1
5380#define mmGRBM_SE2_PERFCOUNTER_HI 0x304a
5381#define mmGRBM_SE2_PERFCOUNTER_HI_BASE_IDX 1
5382#define mmGRBM_SE3_PERFCOUNTER_LO 0x304b
5383#define mmGRBM_SE3_PERFCOUNTER_LO_BASE_IDX 1
5384#define mmGRBM_SE3_PERFCOUNTER_HI 0x304c
5385#define mmGRBM_SE3_PERFCOUNTER_HI_BASE_IDX 1
5386#define mmWD_PERFCOUNTER0_LO 0x3080
5387#define mmWD_PERFCOUNTER0_LO_BASE_IDX 1
5388#define mmWD_PERFCOUNTER0_HI 0x3081
5389#define mmWD_PERFCOUNTER0_HI_BASE_IDX 1
5390#define mmWD_PERFCOUNTER1_LO 0x3082
5391#define mmWD_PERFCOUNTER1_LO_BASE_IDX 1
5392#define mmWD_PERFCOUNTER1_HI 0x3083
5393#define mmWD_PERFCOUNTER1_HI_BASE_IDX 1
5394#define mmWD_PERFCOUNTER2_LO 0x3084
5395#define mmWD_PERFCOUNTER2_LO_BASE_IDX 1
5396#define mmWD_PERFCOUNTER2_HI 0x3085
5397#define mmWD_PERFCOUNTER2_HI_BASE_IDX 1
5398#define mmWD_PERFCOUNTER3_LO 0x3086
5399#define mmWD_PERFCOUNTER3_LO_BASE_IDX 1
5400#define mmWD_PERFCOUNTER3_HI 0x3087
5401#define mmWD_PERFCOUNTER3_HI_BASE_IDX 1
5402#define mmIA_PERFCOUNTER0_LO 0x3088
5403#define mmIA_PERFCOUNTER0_LO_BASE_IDX 1
5404#define mmIA_PERFCOUNTER0_HI 0x3089
5405#define mmIA_PERFCOUNTER0_HI_BASE_IDX 1
5406#define mmIA_PERFCOUNTER1_LO 0x308a
5407#define mmIA_PERFCOUNTER1_LO_BASE_IDX 1
5408#define mmIA_PERFCOUNTER1_HI 0x308b
5409#define mmIA_PERFCOUNTER1_HI_BASE_IDX 1
5410#define mmIA_PERFCOUNTER2_LO 0x308c
5411#define mmIA_PERFCOUNTER2_LO_BASE_IDX 1
5412#define mmIA_PERFCOUNTER2_HI 0x308d
5413#define mmIA_PERFCOUNTER2_HI_BASE_IDX 1
5414#define mmIA_PERFCOUNTER3_LO 0x308e
5415#define mmIA_PERFCOUNTER3_LO_BASE_IDX 1
5416#define mmIA_PERFCOUNTER3_HI 0x308f
5417#define mmIA_PERFCOUNTER3_HI_BASE_IDX 1
5418#define mmVGT_PERFCOUNTER0_LO 0x3090
5419#define mmVGT_PERFCOUNTER0_LO_BASE_IDX 1
5420#define mmVGT_PERFCOUNTER0_HI 0x3091
5421#define mmVGT_PERFCOUNTER0_HI_BASE_IDX 1
5422#define mmVGT_PERFCOUNTER1_LO 0x3092
5423#define mmVGT_PERFCOUNTER1_LO_BASE_IDX 1
5424#define mmVGT_PERFCOUNTER1_HI 0x3093
5425#define mmVGT_PERFCOUNTER1_HI_BASE_IDX 1
5426#define mmVGT_PERFCOUNTER2_LO 0x3094
5427#define mmVGT_PERFCOUNTER2_LO_BASE_IDX 1
5428#define mmVGT_PERFCOUNTER2_HI 0x3095
5429#define mmVGT_PERFCOUNTER2_HI_BASE_IDX 1
5430#define mmVGT_PERFCOUNTER3_LO 0x3096
5431#define mmVGT_PERFCOUNTER3_LO_BASE_IDX 1
5432#define mmVGT_PERFCOUNTER3_HI 0x3097
5433#define mmVGT_PERFCOUNTER3_HI_BASE_IDX 1
5434#define mmPA_SU_PERFCOUNTER0_LO 0x3100
5435#define mmPA_SU_PERFCOUNTER0_LO_BASE_IDX 1
5436#define mmPA_SU_PERFCOUNTER0_HI 0x3101
5437#define mmPA_SU_PERFCOUNTER0_HI_BASE_IDX 1
5438#define mmPA_SU_PERFCOUNTER1_LO 0x3102
5439#define mmPA_SU_PERFCOUNTER1_LO_BASE_IDX 1
5440#define mmPA_SU_PERFCOUNTER1_HI 0x3103
5441#define mmPA_SU_PERFCOUNTER1_HI_BASE_IDX 1
5442#define mmPA_SU_PERFCOUNTER2_LO 0x3104
5443#define mmPA_SU_PERFCOUNTER2_LO_BASE_IDX 1
5444#define mmPA_SU_PERFCOUNTER2_HI 0x3105
5445#define mmPA_SU_PERFCOUNTER2_HI_BASE_IDX 1
5446#define mmPA_SU_PERFCOUNTER3_LO 0x3106
5447#define mmPA_SU_PERFCOUNTER3_LO_BASE_IDX 1
5448#define mmPA_SU_PERFCOUNTER3_HI 0x3107
5449#define mmPA_SU_PERFCOUNTER3_HI_BASE_IDX 1
5450#define mmPA_SC_PERFCOUNTER0_LO 0x3140
5451#define mmPA_SC_PERFCOUNTER0_LO_BASE_IDX 1
5452#define mmPA_SC_PERFCOUNTER0_HI 0x3141
5453#define mmPA_SC_PERFCOUNTER0_HI_BASE_IDX 1
5454#define mmPA_SC_PERFCOUNTER1_LO 0x3142
5455#define mmPA_SC_PERFCOUNTER1_LO_BASE_IDX 1
5456#define mmPA_SC_PERFCOUNTER1_HI 0x3143
5457#define mmPA_SC_PERFCOUNTER1_HI_BASE_IDX 1
5458#define mmPA_SC_PERFCOUNTER2_LO 0x3144
5459#define mmPA_SC_PERFCOUNTER2_LO_BASE_IDX 1
5460#define mmPA_SC_PERFCOUNTER2_HI 0x3145
5461#define mmPA_SC_PERFCOUNTER2_HI_BASE_IDX 1
5462#define mmPA_SC_PERFCOUNTER3_LO 0x3146
5463#define mmPA_SC_PERFCOUNTER3_LO_BASE_IDX 1
5464#define mmPA_SC_PERFCOUNTER3_HI 0x3147
5465#define mmPA_SC_PERFCOUNTER3_HI_BASE_IDX 1
5466#define mmPA_SC_PERFCOUNTER4_LO 0x3148
5467#define mmPA_SC_PERFCOUNTER4_LO_BASE_IDX 1
5468#define mmPA_SC_PERFCOUNTER4_HI 0x3149
5469#define mmPA_SC_PERFCOUNTER4_HI_BASE_IDX 1
5470#define mmPA_SC_PERFCOUNTER5_LO 0x314a
5471#define mmPA_SC_PERFCOUNTER5_LO_BASE_IDX 1
5472#define mmPA_SC_PERFCOUNTER5_HI 0x314b
5473#define mmPA_SC_PERFCOUNTER5_HI_BASE_IDX 1
5474#define mmPA_SC_PERFCOUNTER6_LO 0x314c
5475#define mmPA_SC_PERFCOUNTER6_LO_BASE_IDX 1
5476#define mmPA_SC_PERFCOUNTER6_HI 0x314d
5477#define mmPA_SC_PERFCOUNTER6_HI_BASE_IDX 1
5478#define mmPA_SC_PERFCOUNTER7_LO 0x314e
5479#define mmPA_SC_PERFCOUNTER7_LO_BASE_IDX 1
5480#define mmPA_SC_PERFCOUNTER7_HI 0x314f
5481#define mmPA_SC_PERFCOUNTER7_HI_BASE_IDX 1
5482#define mmSPI_PERFCOUNTER0_HI 0x3180
5483#define mmSPI_PERFCOUNTER0_HI_BASE_IDX 1
5484#define mmSPI_PERFCOUNTER0_LO 0x3181
5485#define mmSPI_PERFCOUNTER0_LO_BASE_IDX 1
5486#define mmSPI_PERFCOUNTER1_HI 0x3182
5487#define mmSPI_PERFCOUNTER1_HI_BASE_IDX 1
5488#define mmSPI_PERFCOUNTER1_LO 0x3183
5489#define mmSPI_PERFCOUNTER1_LO_BASE_IDX 1
5490#define mmSPI_PERFCOUNTER2_HI 0x3184
5491#define mmSPI_PERFCOUNTER2_HI_BASE_IDX 1
5492#define mmSPI_PERFCOUNTER2_LO 0x3185
5493#define mmSPI_PERFCOUNTER2_LO_BASE_IDX 1
5494#define mmSPI_PERFCOUNTER3_HI 0x3186
5495#define mmSPI_PERFCOUNTER3_HI_BASE_IDX 1
5496#define mmSPI_PERFCOUNTER3_LO 0x3187
5497#define mmSPI_PERFCOUNTER3_LO_BASE_IDX 1
5498#define mmSPI_PERFCOUNTER4_HI 0x3188
5499#define mmSPI_PERFCOUNTER4_HI_BASE_IDX 1
5500#define mmSPI_PERFCOUNTER4_LO 0x3189
5501#define mmSPI_PERFCOUNTER4_LO_BASE_IDX 1
5502#define mmSPI_PERFCOUNTER5_HI 0x318a
5503#define mmSPI_PERFCOUNTER5_HI_BASE_IDX 1
5504#define mmSPI_PERFCOUNTER5_LO 0x318b
5505#define mmSPI_PERFCOUNTER5_LO_BASE_IDX 1
5506#define mmSQ_PERFCOUNTER0_LO 0x31c0
5507#define mmSQ_PERFCOUNTER0_LO_BASE_IDX 1
5508#define mmSQ_PERFCOUNTER0_HI 0x31c1
5509#define mmSQ_PERFCOUNTER0_HI_BASE_IDX 1
5510#define mmSQ_PERFCOUNTER1_LO 0x31c2
5511#define mmSQ_PERFCOUNTER1_LO_BASE_IDX 1
5512#define mmSQ_PERFCOUNTER1_HI 0x31c3
5513#define mmSQ_PERFCOUNTER1_HI_BASE_IDX 1
5514#define mmSQ_PERFCOUNTER2_LO 0x31c4
5515#define mmSQ_PERFCOUNTER2_LO_BASE_IDX 1
5516#define mmSQ_PERFCOUNTER2_HI 0x31c5
5517#define mmSQ_PERFCOUNTER2_HI_BASE_IDX 1
5518#define mmSQ_PERFCOUNTER3_LO 0x31c6
5519#define mmSQ_PERFCOUNTER3_LO_BASE_IDX 1
5520#define mmSQ_PERFCOUNTER3_HI 0x31c7
5521#define mmSQ_PERFCOUNTER3_HI_BASE_IDX 1
5522#define mmSQ_PERFCOUNTER4_LO 0x31c8
5523#define mmSQ_PERFCOUNTER4_LO_BASE_IDX 1
5524#define mmSQ_PERFCOUNTER4_HI 0x31c9
5525#define mmSQ_PERFCOUNTER4_HI_BASE_IDX 1
5526#define mmSQ_PERFCOUNTER5_LO 0x31ca
5527#define mmSQ_PERFCOUNTER5_LO_BASE_IDX 1
5528#define mmSQ_PERFCOUNTER5_HI 0x31cb
5529#define mmSQ_PERFCOUNTER5_HI_BASE_IDX 1
5530#define mmSQ_PERFCOUNTER6_LO 0x31cc
5531#define mmSQ_PERFCOUNTER6_LO_BASE_IDX 1
5532#define mmSQ_PERFCOUNTER6_HI 0x31cd
5533#define mmSQ_PERFCOUNTER6_HI_BASE_IDX 1
5534#define mmSQ_PERFCOUNTER7_LO 0x31ce
5535#define mmSQ_PERFCOUNTER7_LO_BASE_IDX 1
5536#define mmSQ_PERFCOUNTER7_HI 0x31cf
5537#define mmSQ_PERFCOUNTER7_HI_BASE_IDX 1
5538#define mmSQ_PERFCOUNTER8_LO 0x31d0
5539#define mmSQ_PERFCOUNTER8_LO_BASE_IDX 1
5540#define mmSQ_PERFCOUNTER8_HI 0x31d1
5541#define mmSQ_PERFCOUNTER8_HI_BASE_IDX 1
5542#define mmSQ_PERFCOUNTER9_LO 0x31d2
5543#define mmSQ_PERFCOUNTER9_LO_BASE_IDX 1
5544#define mmSQ_PERFCOUNTER9_HI 0x31d3
5545#define mmSQ_PERFCOUNTER9_HI_BASE_IDX 1
5546#define mmSQ_PERFCOUNTER10_LO 0x31d4
5547#define mmSQ_PERFCOUNTER10_LO_BASE_IDX 1
5548#define mmSQ_PERFCOUNTER10_HI 0x31d5
5549#define mmSQ_PERFCOUNTER10_HI_BASE_IDX 1
5550#define mmSQ_PERFCOUNTER11_LO 0x31d6
5551#define mmSQ_PERFCOUNTER11_LO_BASE_IDX 1
5552#define mmSQ_PERFCOUNTER11_HI 0x31d7
5553#define mmSQ_PERFCOUNTER11_HI_BASE_IDX 1
5554#define mmSQ_PERFCOUNTER12_LO 0x31d8
5555#define mmSQ_PERFCOUNTER12_LO_BASE_IDX 1
5556#define mmSQ_PERFCOUNTER12_HI 0x31d9
5557#define mmSQ_PERFCOUNTER12_HI_BASE_IDX 1
5558#define mmSQ_PERFCOUNTER13_LO 0x31da
5559#define mmSQ_PERFCOUNTER13_LO_BASE_IDX 1
5560#define mmSQ_PERFCOUNTER13_HI 0x31db
5561#define mmSQ_PERFCOUNTER13_HI_BASE_IDX 1
5562#define mmSQ_PERFCOUNTER14_LO 0x31dc
5563#define mmSQ_PERFCOUNTER14_LO_BASE_IDX 1
5564#define mmSQ_PERFCOUNTER14_HI 0x31dd
5565#define mmSQ_PERFCOUNTER14_HI_BASE_IDX 1
5566#define mmSQ_PERFCOUNTER15_LO 0x31de
5567#define mmSQ_PERFCOUNTER15_LO_BASE_IDX 1
5568#define mmSQ_PERFCOUNTER15_HI 0x31df
5569#define mmSQ_PERFCOUNTER15_HI_BASE_IDX 1
5570#define mmSX_PERFCOUNTER0_LO 0x3240
5571#define mmSX_PERFCOUNTER0_LO_BASE_IDX 1
5572#define mmSX_PERFCOUNTER0_HI 0x3241
5573#define mmSX_PERFCOUNTER0_HI_BASE_IDX 1
5574#define mmSX_PERFCOUNTER1_LO 0x3242
5575#define mmSX_PERFCOUNTER1_LO_BASE_IDX 1
5576#define mmSX_PERFCOUNTER1_HI 0x3243
5577#define mmSX_PERFCOUNTER1_HI_BASE_IDX 1
5578#define mmSX_PERFCOUNTER2_LO 0x3244
5579#define mmSX_PERFCOUNTER2_LO_BASE_IDX 1
5580#define mmSX_PERFCOUNTER2_HI 0x3245
5581#define mmSX_PERFCOUNTER2_HI_BASE_IDX 1
5582#define mmSX_PERFCOUNTER3_LO 0x3246
5583#define mmSX_PERFCOUNTER3_LO_BASE_IDX 1
5584#define mmSX_PERFCOUNTER3_HI 0x3247
5585#define mmSX_PERFCOUNTER3_HI_BASE_IDX 1
5586#define mmGDS_PERFCOUNTER0_LO 0x3280
5587#define mmGDS_PERFCOUNTER0_LO_BASE_IDX 1
5588#define mmGDS_PERFCOUNTER0_HI 0x3281
5589#define mmGDS_PERFCOUNTER0_HI_BASE_IDX 1
5590#define mmGDS_PERFCOUNTER1_LO 0x3282
5591#define mmGDS_PERFCOUNTER1_LO_BASE_IDX 1
5592#define mmGDS_PERFCOUNTER1_HI 0x3283
5593#define mmGDS_PERFCOUNTER1_HI_BASE_IDX 1
5594#define mmGDS_PERFCOUNTER2_LO 0x3284
5595#define mmGDS_PERFCOUNTER2_LO_BASE_IDX 1
5596#define mmGDS_PERFCOUNTER2_HI 0x3285
5597#define mmGDS_PERFCOUNTER2_HI_BASE_IDX 1
5598#define mmGDS_PERFCOUNTER3_LO 0x3286
5599#define mmGDS_PERFCOUNTER3_LO_BASE_IDX 1
5600#define mmGDS_PERFCOUNTER3_HI 0x3287
5601#define mmGDS_PERFCOUNTER3_HI_BASE_IDX 1
5602#define mmTA_PERFCOUNTER0_LO 0x32c0
5603#define mmTA_PERFCOUNTER0_LO_BASE_IDX 1
5604#define mmTA_PERFCOUNTER0_HI 0x32c1
5605#define mmTA_PERFCOUNTER0_HI_BASE_IDX 1
5606#define mmTA_PERFCOUNTER1_LO 0x32c2
5607#define mmTA_PERFCOUNTER1_LO_BASE_IDX 1
5608#define mmTA_PERFCOUNTER1_HI 0x32c3
5609#define mmTA_PERFCOUNTER1_HI_BASE_IDX 1
5610#define mmTD_PERFCOUNTER0_LO 0x3300
5611#define mmTD_PERFCOUNTER0_LO_BASE_IDX 1
5612#define mmTD_PERFCOUNTER0_HI 0x3301
5613#define mmTD_PERFCOUNTER0_HI_BASE_IDX 1
5614#define mmTD_PERFCOUNTER1_LO 0x3302
5615#define mmTD_PERFCOUNTER1_LO_BASE_IDX 1
5616#define mmTD_PERFCOUNTER1_HI 0x3303
5617#define mmTD_PERFCOUNTER1_HI_BASE_IDX 1
5618#define mmTCP_PERFCOUNTER0_LO 0x3340
5619#define mmTCP_PERFCOUNTER0_LO_BASE_IDX 1
5620#define mmTCP_PERFCOUNTER0_HI 0x3341
5621#define mmTCP_PERFCOUNTER0_HI_BASE_IDX 1
5622#define mmTCP_PERFCOUNTER1_LO 0x3342
5623#define mmTCP_PERFCOUNTER1_LO_BASE_IDX 1
5624#define mmTCP_PERFCOUNTER1_HI 0x3343
5625#define mmTCP_PERFCOUNTER1_HI_BASE_IDX 1
5626#define mmTCP_PERFCOUNTER2_LO 0x3344
5627#define mmTCP_PERFCOUNTER2_LO_BASE_IDX 1
5628#define mmTCP_PERFCOUNTER2_HI 0x3345
5629#define mmTCP_PERFCOUNTER2_HI_BASE_IDX 1
5630#define mmTCP_PERFCOUNTER3_LO 0x3346
5631#define mmTCP_PERFCOUNTER3_LO_BASE_IDX 1
5632#define mmTCP_PERFCOUNTER3_HI 0x3347
5633#define mmTCP_PERFCOUNTER3_HI_BASE_IDX 1
5634#define mmTCC_PERFCOUNTER0_LO 0x3380
5635#define mmTCC_PERFCOUNTER0_LO_BASE_IDX 1
5636#define mmTCC_PERFCOUNTER0_HI 0x3381
5637#define mmTCC_PERFCOUNTER0_HI_BASE_IDX 1
5638#define mmTCC_PERFCOUNTER1_LO 0x3382
5639#define mmTCC_PERFCOUNTER1_LO_BASE_IDX 1
5640#define mmTCC_PERFCOUNTER1_HI 0x3383
5641#define mmTCC_PERFCOUNTER1_HI_BASE_IDX 1
5642#define mmTCC_PERFCOUNTER2_LO 0x3384
5643#define mmTCC_PERFCOUNTER2_LO_BASE_IDX 1
5644#define mmTCC_PERFCOUNTER2_HI 0x3385
5645#define mmTCC_PERFCOUNTER2_HI_BASE_IDX 1
5646#define mmTCC_PERFCOUNTER3_LO 0x3386
5647#define mmTCC_PERFCOUNTER3_LO_BASE_IDX 1
5648#define mmTCC_PERFCOUNTER3_HI 0x3387
5649#define mmTCC_PERFCOUNTER3_HI_BASE_IDX 1
5650#define mmTCA_PERFCOUNTER0_LO 0x3390
5651#define mmTCA_PERFCOUNTER0_LO_BASE_IDX 1
5652#define mmTCA_PERFCOUNTER0_HI 0x3391
5653#define mmTCA_PERFCOUNTER0_HI_BASE_IDX 1
5654#define mmTCA_PERFCOUNTER1_LO 0x3392
5655#define mmTCA_PERFCOUNTER1_LO_BASE_IDX 1
5656#define mmTCA_PERFCOUNTER1_HI 0x3393
5657#define mmTCA_PERFCOUNTER1_HI_BASE_IDX 1
5658#define mmTCA_PERFCOUNTER2_LO 0x3394
5659#define mmTCA_PERFCOUNTER2_LO_BASE_IDX 1
5660#define mmTCA_PERFCOUNTER2_HI 0x3395
5661#define mmTCA_PERFCOUNTER2_HI_BASE_IDX 1
5662#define mmTCA_PERFCOUNTER3_LO 0x3396
5663#define mmTCA_PERFCOUNTER3_LO_BASE_IDX 1
5664#define mmTCA_PERFCOUNTER3_HI 0x3397
5665#define mmTCA_PERFCOUNTER3_HI_BASE_IDX 1
5666#define mmCB_PERFCOUNTER0_LO 0x3406
5667#define mmCB_PERFCOUNTER0_LO_BASE_IDX 1
5668#define mmCB_PERFCOUNTER0_HI 0x3407
5669#define mmCB_PERFCOUNTER0_HI_BASE_IDX 1
5670#define mmCB_PERFCOUNTER1_LO 0x3408
5671#define mmCB_PERFCOUNTER1_LO_BASE_IDX 1
5672#define mmCB_PERFCOUNTER1_HI 0x3409
5673#define mmCB_PERFCOUNTER1_HI_BASE_IDX 1
5674#define mmCB_PERFCOUNTER2_LO 0x340a
5675#define mmCB_PERFCOUNTER2_LO_BASE_IDX 1
5676#define mmCB_PERFCOUNTER2_HI 0x340b
5677#define mmCB_PERFCOUNTER2_HI_BASE_IDX 1
5678#define mmCB_PERFCOUNTER3_LO 0x340c
5679#define mmCB_PERFCOUNTER3_LO_BASE_IDX 1
5680#define mmCB_PERFCOUNTER3_HI 0x340d
5681#define mmCB_PERFCOUNTER3_HI_BASE_IDX 1
5682#define mmDB_PERFCOUNTER0_LO 0x3440
5683#define mmDB_PERFCOUNTER0_LO_BASE_IDX 1
5684#define mmDB_PERFCOUNTER0_HI 0x3441
5685#define mmDB_PERFCOUNTER0_HI_BASE_IDX 1
5686#define mmDB_PERFCOUNTER1_LO 0x3442
5687#define mmDB_PERFCOUNTER1_LO_BASE_IDX 1
5688#define mmDB_PERFCOUNTER1_HI 0x3443
5689#define mmDB_PERFCOUNTER1_HI_BASE_IDX 1
5690#define mmDB_PERFCOUNTER2_LO 0x3444
5691#define mmDB_PERFCOUNTER2_LO_BASE_IDX 1
5692#define mmDB_PERFCOUNTER2_HI 0x3445
5693#define mmDB_PERFCOUNTER2_HI_BASE_IDX 1
5694#define mmDB_PERFCOUNTER3_LO 0x3446
5695#define mmDB_PERFCOUNTER3_LO_BASE_IDX 1
5696#define mmDB_PERFCOUNTER3_HI 0x3447
5697#define mmDB_PERFCOUNTER3_HI_BASE_IDX 1
5698#define mmRLC_PERFCOUNTER0_LO 0x3480
5699#define mmRLC_PERFCOUNTER0_LO_BASE_IDX 1
5700#define mmRLC_PERFCOUNTER0_HI 0x3481
5701#define mmRLC_PERFCOUNTER0_HI_BASE_IDX 1
5702#define mmRLC_PERFCOUNTER1_LO 0x3482
5703#define mmRLC_PERFCOUNTER1_LO_BASE_IDX 1
5704#define mmRLC_PERFCOUNTER1_HI 0x3483
5705#define mmRLC_PERFCOUNTER1_HI_BASE_IDX 1
5706#define mmRMI_PERFCOUNTER0_LO 0x34c0
5707#define mmRMI_PERFCOUNTER0_LO_BASE_IDX 1
5708#define mmRMI_PERFCOUNTER0_HI 0x34c1
5709#define mmRMI_PERFCOUNTER0_HI_BASE_IDX 1
5710#define mmRMI_PERFCOUNTER1_LO 0x34c2
5711#define mmRMI_PERFCOUNTER1_LO_BASE_IDX 1
5712#define mmRMI_PERFCOUNTER1_HI 0x34c3
5713#define mmRMI_PERFCOUNTER1_HI_BASE_IDX 1
5714#define mmRMI_PERFCOUNTER2_LO 0x34c4
5715#define mmRMI_PERFCOUNTER2_LO_BASE_IDX 1
5716#define mmRMI_PERFCOUNTER2_HI 0x34c5
5717#define mmRMI_PERFCOUNTER2_HI_BASE_IDX 1
5718#define mmRMI_PERFCOUNTER3_LO 0x34c6
5719#define mmRMI_PERFCOUNTER3_LO_BASE_IDX 1
5720#define mmRMI_PERFCOUNTER3_HI 0x34c7
5721#define mmRMI_PERFCOUNTER3_HI_BASE_IDX 1
5722
5723
5724// addressBlock: gc_utcl2_atcl2pfcntrdec
5725// base address: 0x35400
5726#define mmATC_L2_PERFCOUNTER_LO 0x3500
5727#define mmATC_L2_PERFCOUNTER_LO_BASE_IDX 1
5728#define mmATC_L2_PERFCOUNTER_HI 0x3501
5729#define mmATC_L2_PERFCOUNTER_HI_BASE_IDX 1
5730
5731
5732// addressBlock: gc_utcl2_vml2prdec
5733// base address: 0x35420
5734#define mmMC_VM_L2_PERFCOUNTER_LO 0x3508
5735#define mmMC_VM_L2_PERFCOUNTER_LO_BASE_IDX 1
5736#define mmMC_VM_L2_PERFCOUNTER_HI 0x3509
5737#define mmMC_VM_L2_PERFCOUNTER_HI_BASE_IDX 1
5738
5739
5740// addressBlock: gc_perfsdec
5741// base address: 0x36000
5742#define mmCPG_PERFCOUNTER1_SELECT 0x3800
5743#define mmCPG_PERFCOUNTER1_SELECT_BASE_IDX 1
5744#define mmCPG_PERFCOUNTER0_SELECT1 0x3801
5745#define mmCPG_PERFCOUNTER0_SELECT1_BASE_IDX 1
5746#define mmCPG_PERFCOUNTER0_SELECT 0x3802
5747#define mmCPG_PERFCOUNTER0_SELECT_BASE_IDX 1
5748#define mmCPC_PERFCOUNTER1_SELECT 0x3803
5749#define mmCPC_PERFCOUNTER1_SELECT_BASE_IDX 1
5750#define mmCPC_PERFCOUNTER0_SELECT1 0x3804
5751#define mmCPC_PERFCOUNTER0_SELECT1_BASE_IDX 1
5752#define mmCPF_PERFCOUNTER1_SELECT 0x3805
5753#define mmCPF_PERFCOUNTER1_SELECT_BASE_IDX 1
5754#define mmCPF_PERFCOUNTER0_SELECT1 0x3806
5755#define mmCPF_PERFCOUNTER0_SELECT1_BASE_IDX 1
5756#define mmCPF_PERFCOUNTER0_SELECT 0x3807
5757#define mmCPF_PERFCOUNTER0_SELECT_BASE_IDX 1
5758#define mmCP_PERFMON_CNTL 0x3808
5759#define mmCP_PERFMON_CNTL_BASE_IDX 1
5760#define mmCPC_PERFCOUNTER0_SELECT 0x3809
5761#define mmCPC_PERFCOUNTER0_SELECT_BASE_IDX 1
5762#define mmCPF_TC_PERF_COUNTER_WINDOW_SELECT 0x380a
5763#define mmCPF_TC_PERF_COUNTER_WINDOW_SELECT_BASE_IDX 1
5764#define mmCPG_TC_PERF_COUNTER_WINDOW_SELECT 0x380b
5765#define mmCPG_TC_PERF_COUNTER_WINDOW_SELECT_BASE_IDX 1
5766#define mmCPF_LATENCY_STATS_SELECT 0x380c
5767#define mmCPF_LATENCY_STATS_SELECT_BASE_IDX 1
5768#define mmCPG_LATENCY_STATS_SELECT 0x380d
5769#define mmCPG_LATENCY_STATS_SELECT_BASE_IDX 1
5770#define mmCPC_LATENCY_STATS_SELECT 0x380e
5771#define mmCPC_LATENCY_STATS_SELECT_BASE_IDX 1
5772#define mmCP_DRAW_OBJECT 0x3810
5773#define mmCP_DRAW_OBJECT_BASE_IDX 1
5774#define mmCP_DRAW_OBJECT_COUNTER 0x3811
5775#define mmCP_DRAW_OBJECT_COUNTER_BASE_IDX 1
5776#define mmCP_DRAW_WINDOW_MASK_HI 0x3812
5777#define mmCP_DRAW_WINDOW_MASK_HI_BASE_IDX 1
5778#define mmCP_DRAW_WINDOW_HI 0x3813
5779#define mmCP_DRAW_WINDOW_HI_BASE_IDX 1
5780#define mmCP_DRAW_WINDOW_LO 0x3814
5781#define mmCP_DRAW_WINDOW_LO_BASE_IDX 1
5782#define mmCP_DRAW_WINDOW_CNTL 0x3815
5783#define mmCP_DRAW_WINDOW_CNTL_BASE_IDX 1
5784#define mmGRBM_PERFCOUNTER0_SELECT 0x3840
5785#define mmGRBM_PERFCOUNTER0_SELECT_BASE_IDX 1
5786#define mmGRBM_PERFCOUNTER1_SELECT 0x3841
5787#define mmGRBM_PERFCOUNTER1_SELECT_BASE_IDX 1
5788#define mmGRBM_SE0_PERFCOUNTER_SELECT 0x3842
5789#define mmGRBM_SE0_PERFCOUNTER_SELECT_BASE_IDX 1
5790#define mmGRBM_SE1_PERFCOUNTER_SELECT 0x3843
5791#define mmGRBM_SE1_PERFCOUNTER_SELECT_BASE_IDX 1
5792#define mmGRBM_SE2_PERFCOUNTER_SELECT 0x3844
5793#define mmGRBM_SE2_PERFCOUNTER_SELECT_BASE_IDX 1
5794#define mmGRBM_SE3_PERFCOUNTER_SELECT 0x3845
5795#define mmGRBM_SE3_PERFCOUNTER_SELECT_BASE_IDX 1
5796#define mmWD_PERFCOUNTER0_SELECT 0x3880
5797#define mmWD_PERFCOUNTER0_SELECT_BASE_IDX 1
5798#define mmWD_PERFCOUNTER1_SELECT 0x3881
5799#define mmWD_PERFCOUNTER1_SELECT_BASE_IDX 1
5800#define mmWD_PERFCOUNTER2_SELECT 0x3882
5801#define mmWD_PERFCOUNTER2_SELECT_BASE_IDX 1
5802#define mmWD_PERFCOUNTER3_SELECT 0x3883
5803#define mmWD_PERFCOUNTER3_SELECT_BASE_IDX 1
5804#define mmIA_PERFCOUNTER0_SELECT 0x3884
5805#define mmIA_PERFCOUNTER0_SELECT_BASE_IDX 1
5806#define mmIA_PERFCOUNTER1_SELECT 0x3885
5807#define mmIA_PERFCOUNTER1_SELECT_BASE_IDX 1
5808#define mmIA_PERFCOUNTER2_SELECT 0x3886
5809#define mmIA_PERFCOUNTER2_SELECT_BASE_IDX 1
5810#define mmIA_PERFCOUNTER3_SELECT 0x3887
5811#define mmIA_PERFCOUNTER3_SELECT_BASE_IDX 1
5812#define mmIA_PERFCOUNTER0_SELECT1 0x3888
5813#define mmIA_PERFCOUNTER0_SELECT1_BASE_IDX 1
5814#define mmVGT_PERFCOUNTER0_SELECT 0x388c
5815#define mmVGT_PERFCOUNTER0_SELECT_BASE_IDX 1
5816#define mmVGT_PERFCOUNTER1_SELECT 0x388d
5817#define mmVGT_PERFCOUNTER1_SELECT_BASE_IDX 1
5818#define mmVGT_PERFCOUNTER2_SELECT 0x388e
5819#define mmVGT_PERFCOUNTER2_SELECT_BASE_IDX 1
5820#define mmVGT_PERFCOUNTER3_SELECT 0x388f
5821#define mmVGT_PERFCOUNTER3_SELECT_BASE_IDX 1
5822#define mmVGT_PERFCOUNTER0_SELECT1 0x3890
5823#define mmVGT_PERFCOUNTER0_SELECT1_BASE_IDX 1
5824#define mmVGT_PERFCOUNTER1_SELECT1 0x3891
5825#define mmVGT_PERFCOUNTER1_SELECT1_BASE_IDX 1
5826#define mmVGT_PERFCOUNTER_SEID_MASK 0x3894
5827#define mmVGT_PERFCOUNTER_SEID_MASK_BASE_IDX 1
5828#define mmPA_SU_PERFCOUNTER0_SELECT 0x3900
5829#define mmPA_SU_PERFCOUNTER0_SELECT_BASE_IDX 1
5830#define mmPA_SU_PERFCOUNTER0_SELECT1 0x3901
5831#define mmPA_SU_PERFCOUNTER0_SELECT1_BASE_IDX 1
5832#define mmPA_SU_PERFCOUNTER1_SELECT 0x3902
5833#define mmPA_SU_PERFCOUNTER1_SELECT_BASE_IDX 1
5834#define mmPA_SU_PERFCOUNTER1_SELECT1 0x3903
5835#define mmPA_SU_PERFCOUNTER1_SELECT1_BASE_IDX 1
5836#define mmPA_SU_PERFCOUNTER2_SELECT 0x3904
5837#define mmPA_SU_PERFCOUNTER2_SELECT_BASE_IDX 1
5838#define mmPA_SU_PERFCOUNTER3_SELECT 0x3905
5839#define mmPA_SU_PERFCOUNTER3_SELECT_BASE_IDX 1
5840#define mmPA_SC_PERFCOUNTER0_SELECT 0x3940
5841#define mmPA_SC_PERFCOUNTER0_SELECT_BASE_IDX 1
5842#define mmPA_SC_PERFCOUNTER0_SELECT1 0x3941
5843#define mmPA_SC_PERFCOUNTER0_SELECT1_BASE_IDX 1
5844#define mmPA_SC_PERFCOUNTER1_SELECT 0x3942
5845#define mmPA_SC_PERFCOUNTER1_SELECT_BASE_IDX 1
5846#define mmPA_SC_PERFCOUNTER2_SELECT 0x3943
5847#define mmPA_SC_PERFCOUNTER2_SELECT_BASE_IDX 1
5848#define mmPA_SC_PERFCOUNTER3_SELECT 0x3944
5849#define mmPA_SC_PERFCOUNTER3_SELECT_BASE_IDX 1
5850#define mmPA_SC_PERFCOUNTER4_SELECT 0x3945
5851#define mmPA_SC_PERFCOUNTER4_SELECT_BASE_IDX 1
5852#define mmPA_SC_PERFCOUNTER5_SELECT 0x3946
5853#define mmPA_SC_PERFCOUNTER5_SELECT_BASE_IDX 1
5854#define mmPA_SC_PERFCOUNTER6_SELECT 0x3947
5855#define mmPA_SC_PERFCOUNTER6_SELECT_BASE_IDX 1
5856#define mmPA_SC_PERFCOUNTER7_SELECT 0x3948
5857#define mmPA_SC_PERFCOUNTER7_SELECT_BASE_IDX 1
5858#define mmSPI_PERFCOUNTER0_SELECT 0x3980
5859#define mmSPI_PERFCOUNTER0_SELECT_BASE_IDX 1
5860#define mmSPI_PERFCOUNTER1_SELECT 0x3981
5861#define mmSPI_PERFCOUNTER1_SELECT_BASE_IDX 1
5862#define mmSPI_PERFCOUNTER2_SELECT 0x3982
5863#define mmSPI_PERFCOUNTER2_SELECT_BASE_IDX 1
5864#define mmSPI_PERFCOUNTER3_SELECT 0x3983
5865#define mmSPI_PERFCOUNTER3_SELECT_BASE_IDX 1
5866#define mmSPI_PERFCOUNTER0_SELECT1 0x3984
5867#define mmSPI_PERFCOUNTER0_SELECT1_BASE_IDX 1
5868#define mmSPI_PERFCOUNTER1_SELECT1 0x3985
5869#define mmSPI_PERFCOUNTER1_SELECT1_BASE_IDX 1
5870#define mmSPI_PERFCOUNTER2_SELECT1 0x3986
5871#define mmSPI_PERFCOUNTER2_SELECT1_BASE_IDX 1
5872#define mmSPI_PERFCOUNTER3_SELECT1 0x3987
5873#define mmSPI_PERFCOUNTER3_SELECT1_BASE_IDX 1
5874#define mmSPI_PERFCOUNTER4_SELECT 0x3988
5875#define mmSPI_PERFCOUNTER4_SELECT_BASE_IDX 1
5876#define mmSPI_PERFCOUNTER5_SELECT 0x3989
5877#define mmSPI_PERFCOUNTER5_SELECT_BASE_IDX 1
5878#define mmSPI_PERFCOUNTER_BINS 0x398a
5879#define mmSPI_PERFCOUNTER_BINS_BASE_IDX 1
5880#define mmSQ_PERFCOUNTER0_SELECT 0x39c0
5881#define mmSQ_PERFCOUNTER0_SELECT_BASE_IDX 1
5882#define mmSQ_PERFCOUNTER1_SELECT 0x39c1
5883#define mmSQ_PERFCOUNTER1_SELECT_BASE_IDX 1
5884#define mmSQ_PERFCOUNTER2_SELECT 0x39c2
5885#define mmSQ_PERFCOUNTER2_SELECT_BASE_IDX 1
5886#define mmSQ_PERFCOUNTER3_SELECT 0x39c3
5887#define mmSQ_PERFCOUNTER3_SELECT_BASE_IDX 1
5888#define mmSQ_PERFCOUNTER4_SELECT 0x39c4
5889#define mmSQ_PERFCOUNTER4_SELECT_BASE_IDX 1
5890#define mmSQ_PERFCOUNTER5_SELECT 0x39c5
5891#define mmSQ_PERFCOUNTER5_SELECT_BASE_IDX 1
5892#define mmSQ_PERFCOUNTER6_SELECT 0x39c6
5893#define mmSQ_PERFCOUNTER6_SELECT_BASE_IDX 1
5894#define mmSQ_PERFCOUNTER7_SELECT 0x39c7
5895#define mmSQ_PERFCOUNTER7_SELECT_BASE_IDX 1
5896#define mmSQ_PERFCOUNTER8_SELECT 0x39c8
5897#define mmSQ_PERFCOUNTER8_SELECT_BASE_IDX 1
5898#define mmSQ_PERFCOUNTER9_SELECT 0x39c9
5899#define mmSQ_PERFCOUNTER9_SELECT_BASE_IDX 1
5900#define mmSQ_PERFCOUNTER10_SELECT 0x39ca
5901#define mmSQ_PERFCOUNTER10_SELECT_BASE_IDX 1
5902#define mmSQ_PERFCOUNTER11_SELECT 0x39cb
5903#define mmSQ_PERFCOUNTER11_SELECT_BASE_IDX 1
5904#define mmSQ_PERFCOUNTER12_SELECT 0x39cc
5905#define mmSQ_PERFCOUNTER12_SELECT_BASE_IDX 1
5906#define mmSQ_PERFCOUNTER13_SELECT 0x39cd
5907#define mmSQ_PERFCOUNTER13_SELECT_BASE_IDX 1
5908#define mmSQ_PERFCOUNTER14_SELECT 0x39ce
5909#define mmSQ_PERFCOUNTER14_SELECT_BASE_IDX 1
5910#define mmSQ_PERFCOUNTER15_SELECT 0x39cf
5911#define mmSQ_PERFCOUNTER15_SELECT_BASE_IDX 1
5912#define mmSQ_PERFCOUNTER_CTRL 0x39e0
5913#define mmSQ_PERFCOUNTER_CTRL_BASE_IDX 1
5914#define mmSQ_PERFCOUNTER_MASK 0x39e1
5915#define mmSQ_PERFCOUNTER_MASK_BASE_IDX 1
5916#define mmSQ_PERFCOUNTER_CTRL2 0x39e2
5917#define mmSQ_PERFCOUNTER_CTRL2_BASE_IDX 1
5918#define mmSX_PERFCOUNTER0_SELECT 0x3a40
5919#define mmSX_PERFCOUNTER0_SELECT_BASE_IDX 1
5920#define mmSX_PERFCOUNTER1_SELECT 0x3a41
5921#define mmSX_PERFCOUNTER1_SELECT_BASE_IDX 1
5922#define mmSX_PERFCOUNTER2_SELECT 0x3a42
5923#define mmSX_PERFCOUNTER2_SELECT_BASE_IDX 1
5924#define mmSX_PERFCOUNTER3_SELECT 0x3a43
5925#define mmSX_PERFCOUNTER3_SELECT_BASE_IDX 1
5926#define mmSX_PERFCOUNTER0_SELECT1 0x3a44
5927#define mmSX_PERFCOUNTER0_SELECT1_BASE_IDX 1
5928#define mmSX_PERFCOUNTER1_SELECT1 0x3a45
5929#define mmSX_PERFCOUNTER1_SELECT1_BASE_IDX 1
5930#define mmGDS_PERFCOUNTER0_SELECT 0x3a80
5931#define mmGDS_PERFCOUNTER0_SELECT_BASE_IDX 1
5932#define mmGDS_PERFCOUNTER1_SELECT 0x3a81
5933#define mmGDS_PERFCOUNTER1_SELECT_BASE_IDX 1
5934#define mmGDS_PERFCOUNTER2_SELECT 0x3a82
5935#define mmGDS_PERFCOUNTER2_SELECT_BASE_IDX 1
5936#define mmGDS_PERFCOUNTER3_SELECT 0x3a83
5937#define mmGDS_PERFCOUNTER3_SELECT_BASE_IDX 1
5938#define mmGDS_PERFCOUNTER0_SELECT1 0x3a84
5939#define mmGDS_PERFCOUNTER0_SELECT1_BASE_IDX 1
5940#define mmTA_PERFCOUNTER0_SELECT 0x3ac0
5941#define mmTA_PERFCOUNTER0_SELECT_BASE_IDX 1
5942#define mmTA_PERFCOUNTER0_SELECT1 0x3ac1
5943#define mmTA_PERFCOUNTER0_SELECT1_BASE_IDX 1
5944#define mmTA_PERFCOUNTER1_SELECT 0x3ac2
5945#define mmTA_PERFCOUNTER1_SELECT_BASE_IDX 1
5946#define mmTD_PERFCOUNTER0_SELECT 0x3b00
5947#define mmTD_PERFCOUNTER0_SELECT_BASE_IDX 1
5948#define mmTD_PERFCOUNTER0_SELECT1 0x3b01
5949#define mmTD_PERFCOUNTER0_SELECT1_BASE_IDX 1
5950#define mmTD_PERFCOUNTER1_SELECT 0x3b02
5951#define mmTD_PERFCOUNTER1_SELECT_BASE_IDX 1
5952#define mmTCP_PERFCOUNTER0_SELECT 0x3b40
5953#define mmTCP_PERFCOUNTER0_SELECT_BASE_IDX 1
5954#define mmTCP_PERFCOUNTER0_SELECT1 0x3b41
5955#define mmTCP_PERFCOUNTER0_SELECT1_BASE_IDX 1
5956#define mmTCP_PERFCOUNTER1_SELECT 0x3b42
5957#define mmTCP_PERFCOUNTER1_SELECT_BASE_IDX 1
5958#define mmTCP_PERFCOUNTER1_SELECT1 0x3b43
5959#define mmTCP_PERFCOUNTER1_SELECT1_BASE_IDX 1
5960#define mmTCP_PERFCOUNTER2_SELECT 0x3b44
5961#define mmTCP_PERFCOUNTER2_SELECT_BASE_IDX 1
5962#define mmTCP_PERFCOUNTER3_SELECT 0x3b45
5963#define mmTCP_PERFCOUNTER3_SELECT_BASE_IDX 1
5964#define mmTCC_PERFCOUNTER0_SELECT 0x3b80
5965#define mmTCC_PERFCOUNTER0_SELECT_BASE_IDX 1
5966#define mmTCC_PERFCOUNTER0_SELECT1 0x3b81
5967#define mmTCC_PERFCOUNTER0_SELECT1_BASE_IDX 1
5968#define mmTCC_PERFCOUNTER1_SELECT 0x3b82
5969#define mmTCC_PERFCOUNTER1_SELECT_BASE_IDX 1
5970#define mmTCC_PERFCOUNTER1_SELECT1 0x3b83
5971#define mmTCC_PERFCOUNTER1_SELECT1_BASE_IDX 1
5972#define mmTCC_PERFCOUNTER2_SELECT 0x3b84
5973#define mmTCC_PERFCOUNTER2_SELECT_BASE_IDX 1
5974#define mmTCC_PERFCOUNTER3_SELECT 0x3b85
5975#define mmTCC_PERFCOUNTER3_SELECT_BASE_IDX 1
5976#define mmTCA_PERFCOUNTER0_SELECT 0x3b90
5977#define mmTCA_PERFCOUNTER0_SELECT_BASE_IDX 1
5978#define mmTCA_PERFCOUNTER0_SELECT1 0x3b91
5979#define mmTCA_PERFCOUNTER0_SELECT1_BASE_IDX 1
5980#define mmTCA_PERFCOUNTER1_SELECT 0x3b92
5981#define mmTCA_PERFCOUNTER1_SELECT_BASE_IDX 1
5982#define mmTCA_PERFCOUNTER1_SELECT1 0x3b93
5983#define mmTCA_PERFCOUNTER1_SELECT1_BASE_IDX 1
5984#define mmTCA_PERFCOUNTER2_SELECT 0x3b94
5985#define mmTCA_PERFCOUNTER2_SELECT_BASE_IDX 1
5986#define mmTCA_PERFCOUNTER3_SELECT 0x3b95
5987#define mmTCA_PERFCOUNTER3_SELECT_BASE_IDX 1
5988#define mmCB_PERFCOUNTER_FILTER 0x3c00
5989#define mmCB_PERFCOUNTER_FILTER_BASE_IDX 1
5990#define mmCB_PERFCOUNTER0_SELECT 0x3c01
5991#define mmCB_PERFCOUNTER0_SELECT_BASE_IDX 1
5992#define mmCB_PERFCOUNTER0_SELECT1 0x3c02
5993#define mmCB_PERFCOUNTER0_SELECT1_BASE_IDX 1
5994#define mmCB_PERFCOUNTER1_SELECT 0x3c03
5995#define mmCB_PERFCOUNTER1_SELECT_BASE_IDX 1
5996#define mmCB_PERFCOUNTER2_SELECT 0x3c04
5997#define mmCB_PERFCOUNTER2_SELECT_BASE_IDX 1
5998#define mmCB_PERFCOUNTER3_SELECT 0x3c05
5999#define mmCB_PERFCOUNTER3_SELECT_BASE_IDX 1
6000#define mmDB_PERFCOUNTER0_SELECT 0x3c40
6001#define mmDB_PERFCOUNTER0_SELECT_BASE_IDX 1
6002#define mmDB_PERFCOUNTER0_SELECT1 0x3c41
6003#define mmDB_PERFCOUNTER0_SELECT1_BASE_IDX 1
6004#define mmDB_PERFCOUNTER1_SELECT 0x3c42
6005#define mmDB_PERFCOUNTER1_SELECT_BASE_IDX 1
6006#define mmDB_PERFCOUNTER1_SELECT1 0x3c43
6007#define mmDB_PERFCOUNTER1_SELECT1_BASE_IDX 1
6008#define mmDB_PERFCOUNTER2_SELECT 0x3c44
6009#define mmDB_PERFCOUNTER2_SELECT_BASE_IDX 1
6010#define mmDB_PERFCOUNTER3_SELECT 0x3c46
6011#define mmDB_PERFCOUNTER3_SELECT_BASE_IDX 1
6012#define mmRLC_SPM_PERFMON_CNTL 0x3c80
6013#define mmRLC_SPM_PERFMON_CNTL_BASE_IDX 1
6014#define mmRLC_SPM_PERFMON_RING_BASE_LO 0x3c81
6015#define mmRLC_SPM_PERFMON_RING_BASE_LO_BASE_IDX 1
6016#define mmRLC_SPM_PERFMON_RING_BASE_HI 0x3c82
6017#define mmRLC_SPM_PERFMON_RING_BASE_HI_BASE_IDX 1
6018#define mmRLC_SPM_PERFMON_RING_SIZE 0x3c83
6019#define mmRLC_SPM_PERFMON_RING_SIZE_BASE_IDX 1
6020#define mmRLC_SPM_PERFMON_SEGMENT_SIZE 0x3c84
6021#define mmRLC_SPM_PERFMON_SEGMENT_SIZE_BASE_IDX 1
6022#define mmRLC_SPM_SE_MUXSEL_ADDR 0x3c85
6023#define mmRLC_SPM_SE_MUXSEL_ADDR_BASE_IDX 1
6024#define mmRLC_SPM_SE_MUXSEL_DATA 0x3c86
6025#define mmRLC_SPM_SE_MUXSEL_DATA_BASE_IDX 1
6026#define mmRLC_SPM_CPG_PERFMON_SAMPLE_DELAY 0x3c87
6027#define mmRLC_SPM_CPG_PERFMON_SAMPLE_DELAY_BASE_IDX 1
6028#define mmRLC_SPM_CPC_PERFMON_SAMPLE_DELAY 0x3c88
6029#define mmRLC_SPM_CPC_PERFMON_SAMPLE_DELAY_BASE_IDX 1
6030#define mmRLC_SPM_CPF_PERFMON_SAMPLE_DELAY 0x3c89
6031#define mmRLC_SPM_CPF_PERFMON_SAMPLE_DELAY_BASE_IDX 1
6032#define mmRLC_SPM_CB_PERFMON_SAMPLE_DELAY 0x3c8a
6033#define mmRLC_SPM_CB_PERFMON_SAMPLE_DELAY_BASE_IDX 1
6034#define mmRLC_SPM_DB_PERFMON_SAMPLE_DELAY 0x3c8b
6035#define mmRLC_SPM_DB_PERFMON_SAMPLE_DELAY_BASE_IDX 1
6036#define mmRLC_SPM_PA_PERFMON_SAMPLE_DELAY 0x3c8c
6037#define mmRLC_SPM_PA_PERFMON_SAMPLE_DELAY_BASE_IDX 1
6038#define mmRLC_SPM_GDS_PERFMON_SAMPLE_DELAY 0x3c8d
6039#define mmRLC_SPM_GDS_PERFMON_SAMPLE_DELAY_BASE_IDX 1
6040#define mmRLC_SPM_IA_PERFMON_SAMPLE_DELAY 0x3c8e
6041#define mmRLC_SPM_IA_PERFMON_SAMPLE_DELAY_BASE_IDX 1
6042#define mmRLC_SPM_SC_PERFMON_SAMPLE_DELAY 0x3c90
6043#define mmRLC_SPM_SC_PERFMON_SAMPLE_DELAY_BASE_IDX 1
6044#define mmRLC_SPM_TCC_PERFMON_SAMPLE_DELAY 0x3c91
6045#define mmRLC_SPM_TCC_PERFMON_SAMPLE_DELAY_BASE_IDX 1
6046#define mmRLC_SPM_TCA_PERFMON_SAMPLE_DELAY 0x3c92
6047#define mmRLC_SPM_TCA_PERFMON_SAMPLE_DELAY_BASE_IDX 1
6048#define mmRLC_SPM_TCP_PERFMON_SAMPLE_DELAY 0x3c93
6049#define mmRLC_SPM_TCP_PERFMON_SAMPLE_DELAY_BASE_IDX 1
6050#define mmRLC_SPM_TA_PERFMON_SAMPLE_DELAY 0x3c94
6051#define mmRLC_SPM_TA_PERFMON_SAMPLE_DELAY_BASE_IDX 1
6052#define mmRLC_SPM_TD_PERFMON_SAMPLE_DELAY 0x3c95
6053#define mmRLC_SPM_TD_PERFMON_SAMPLE_DELAY_BASE_IDX 1
6054#define mmRLC_SPM_VGT_PERFMON_SAMPLE_DELAY 0x3c96
6055#define mmRLC_SPM_VGT_PERFMON_SAMPLE_DELAY_BASE_IDX 1
6056#define mmRLC_SPM_SPI_PERFMON_SAMPLE_DELAY 0x3c97
6057#define mmRLC_SPM_SPI_PERFMON_SAMPLE_DELAY_BASE_IDX 1
6058#define mmRLC_SPM_SQG_PERFMON_SAMPLE_DELAY 0x3c98
6059#define mmRLC_SPM_SQG_PERFMON_SAMPLE_DELAY_BASE_IDX 1
6060#define mmRLC_SPM_SX_PERFMON_SAMPLE_DELAY 0x3c9a
6061#define mmRLC_SPM_SX_PERFMON_SAMPLE_DELAY_BASE_IDX 1
6062#define mmRLC_SPM_GLOBAL_MUXSEL_ADDR 0x3c9b
6063#define mmRLC_SPM_GLOBAL_MUXSEL_ADDR_BASE_IDX 1
6064#define mmRLC_SPM_GLOBAL_MUXSEL_DATA 0x3c9c
6065#define mmRLC_SPM_GLOBAL_MUXSEL_DATA_BASE_IDX 1
6066#define mmRLC_SPM_RING_RDPTR 0x3c9d
6067#define mmRLC_SPM_RING_RDPTR_BASE_IDX 1
6068#define mmRLC_SPM_SEGMENT_THRESHOLD 0x3c9e
6069#define mmRLC_SPM_SEGMENT_THRESHOLD_BASE_IDX 1
6070#define mmRLC_SPM_RMI_PERFMON_SAMPLE_DELAY 0x3ca3
6071#define mmRLC_SPM_RMI_PERFMON_SAMPLE_DELAY_BASE_IDX 1
6072#define mmRLC_SPM_PERFMON_SAMPLE_DELAY_MAX 0x3ca4
6073#define mmRLC_SPM_PERFMON_SAMPLE_DELAY_MAX_BASE_IDX 1
6074#define mmRLC_PERFMON_CLK_CNTL_UCODE 0x3cbe
6075#define mmRLC_PERFMON_CLK_CNTL_UCODE_BASE_IDX 1
6076#define mmRLC_PERFMON_CLK_CNTL 0x3cbf
6077#define mmRLC_PERFMON_CLK_CNTL_BASE_IDX 1
6078#define mmRLC_PERFMON_CNTL 0x3cc0
6079#define mmRLC_PERFMON_CNTL_BASE_IDX 1
6080#define mmRLC_PERFCOUNTER0_SELECT 0x3cc1
6081#define mmRLC_PERFCOUNTER0_SELECT_BASE_IDX 1
6082#define mmRLC_PERFCOUNTER1_SELECT 0x3cc2
6083#define mmRLC_PERFCOUNTER1_SELECT_BASE_IDX 1
6084#define mmRLC_GPU_IOV_PERF_CNT_CNTL 0x3cc3
6085#define mmRLC_GPU_IOV_PERF_CNT_CNTL_BASE_IDX 1
6086#define mmRLC_GPU_IOV_PERF_CNT_WR_ADDR 0x3cc4
6087#define mmRLC_GPU_IOV_PERF_CNT_WR_ADDR_BASE_IDX 1
6088#define mmRLC_GPU_IOV_PERF_CNT_WR_DATA 0x3cc5
6089#define mmRLC_GPU_IOV_PERF_CNT_WR_DATA_BASE_IDX 1
6090#define mmRLC_GPU_IOV_PERF_CNT_RD_ADDR 0x3cc6
6091#define mmRLC_GPU_IOV_PERF_CNT_RD_ADDR_BASE_IDX 1
6092#define mmRLC_GPU_IOV_PERF_CNT_RD_DATA 0x3cc7
6093#define mmRLC_GPU_IOV_PERF_CNT_RD_DATA_BASE_IDX 1
6094#define mmRMI_PERFCOUNTER0_SELECT 0x3d00
6095#define mmRMI_PERFCOUNTER0_SELECT_BASE_IDX 1
6096#define mmRMI_PERFCOUNTER0_SELECT1 0x3d01
6097#define mmRMI_PERFCOUNTER0_SELECT1_BASE_IDX 1
6098#define mmRMI_PERFCOUNTER1_SELECT 0x3d02
6099#define mmRMI_PERFCOUNTER1_SELECT_BASE_IDX 1
6100#define mmRMI_PERFCOUNTER2_SELECT 0x3d03
6101#define mmRMI_PERFCOUNTER2_SELECT_BASE_IDX 1
6102#define mmRMI_PERFCOUNTER2_SELECT1 0x3d04
6103#define mmRMI_PERFCOUNTER2_SELECT1_BASE_IDX 1
6104#define mmRMI_PERFCOUNTER3_SELECT 0x3d05
6105#define mmRMI_PERFCOUNTER3_SELECT_BASE_IDX 1
6106#define mmRMI_PERF_COUNTER_CNTL 0x3d06
6107#define mmRMI_PERF_COUNTER_CNTL_BASE_IDX 1
6108
6109
6110// addressBlock: gc_utcl2_atcl2pfcntldec
6111// base address: 0x37500
6112#define mmATC_L2_PERFCOUNTER0_CFG 0x3d40
6113#define mmATC_L2_PERFCOUNTER0_CFG_BASE_IDX 1
6114#define mmATC_L2_PERFCOUNTER1_CFG 0x3d41
6115#define mmATC_L2_PERFCOUNTER1_CFG_BASE_IDX 1
6116#define mmATC_L2_PERFCOUNTER_RSLT_CNTL 0x3d42
6117#define mmATC_L2_PERFCOUNTER_RSLT_CNTL_BASE_IDX 1
6118
6119
6120// addressBlock: gc_utcl2_vml2pldec
6121// base address: 0x37530
6122#define mmMC_VM_L2_PERFCOUNTER0_CFG 0x3d4c
6123#define mmMC_VM_L2_PERFCOUNTER0_CFG_BASE_IDX 1
6124#define mmMC_VM_L2_PERFCOUNTER1_CFG 0x3d4d
6125#define mmMC_VM_L2_PERFCOUNTER1_CFG_BASE_IDX 1
6126#define mmMC_VM_L2_PERFCOUNTER2_CFG 0x3d4e
6127#define mmMC_VM_L2_PERFCOUNTER2_CFG_BASE_IDX 1
6128#define mmMC_VM_L2_PERFCOUNTER3_CFG 0x3d4f
6129#define mmMC_VM_L2_PERFCOUNTER3_CFG_BASE_IDX 1
6130#define mmMC_VM_L2_PERFCOUNTER4_CFG 0x3d50
6131#define mmMC_VM_L2_PERFCOUNTER4_CFG_BASE_IDX 1
6132#define mmMC_VM_L2_PERFCOUNTER5_CFG 0x3d51
6133#define mmMC_VM_L2_PERFCOUNTER5_CFG_BASE_IDX 1
6134#define mmMC_VM_L2_PERFCOUNTER6_CFG 0x3d52
6135#define mmMC_VM_L2_PERFCOUNTER6_CFG_BASE_IDX 1
6136#define mmMC_VM_L2_PERFCOUNTER7_CFG 0x3d53
6137#define mmMC_VM_L2_PERFCOUNTER7_CFG_BASE_IDX 1
6138#define mmMC_VM_L2_PERFCOUNTER_RSLT_CNTL 0x3d54
6139#define mmMC_VM_L2_PERFCOUNTER_RSLT_CNTL_BASE_IDX 1
6140
6141
6142// addressBlock: gc_rlcpdec
6143// base address: 0x3b000
6144#define mmRLC_CNTL 0x4c00
6145#define mmRLC_CNTL_BASE_IDX 1
6146#define mmRLC_STAT 0x4c04
6147#define mmRLC_STAT_BASE_IDX 1
6148#define mmRLC_SAFE_MODE 0x4c05
6149#define mmRLC_SAFE_MODE_BASE_IDX 1
6150#define mmRLC_MEM_SLP_CNTL 0x4c06
6151#define mmRLC_MEM_SLP_CNTL_BASE_IDX 1
6152#define mmSMU_RLC_RESPONSE 0x4c07
6153#define mmSMU_RLC_RESPONSE_BASE_IDX 1
6154#define mmRLC_RLCV_SAFE_MODE 0x4c08
6155#define mmRLC_RLCV_SAFE_MODE_BASE_IDX 1
6156#define mmRLC_SMU_SAFE_MODE 0x4c09
6157#define mmRLC_SMU_SAFE_MODE_BASE_IDX 1
6158#define mmRLC_RLCV_COMMAND 0x4c0a
6159#define mmRLC_RLCV_COMMAND_BASE_IDX 1
6160#define mmRLC_REFCLOCK_TIMESTAMP_LSB 0x4c0c
6161#define mmRLC_REFCLOCK_TIMESTAMP_LSB_BASE_IDX 1
6162#define mmRLC_REFCLOCK_TIMESTAMP_MSB 0x4c0d
6163#define mmRLC_REFCLOCK_TIMESTAMP_MSB_BASE_IDX 1
6164#define mmRLC_GPM_TIMER_INT_0 0x4c0e
6165#define mmRLC_GPM_TIMER_INT_0_BASE_IDX 1
6166#define mmRLC_GPM_TIMER_INT_1 0x4c0f
6167#define mmRLC_GPM_TIMER_INT_1_BASE_IDX 1
6168#define mmRLC_GPM_TIMER_INT_2 0x4c10
6169#define mmRLC_GPM_TIMER_INT_2_BASE_IDX 1
6170#define mmRLC_GPM_TIMER_CTRL 0x4c11
6171#define mmRLC_GPM_TIMER_CTRL_BASE_IDX 1
6172#define mmRLC_LB_CNTR_MAX 0x4c12
6173#define mmRLC_LB_CNTR_MAX_BASE_IDX 1
6174#define mmRLC_GPM_TIMER_STAT 0x4c13
6175#define mmRLC_GPM_TIMER_STAT_BASE_IDX 1
6176#define mmRLC_GPM_TIMER_INT_3 0x4c15
6177#define mmRLC_GPM_TIMER_INT_3_BASE_IDX 1
6178#define mmRLC_SERDES_WR_NONCU_MASTER_MASK_1 0x4c16
6179#define mmRLC_SERDES_WR_NONCU_MASTER_MASK_1_BASE_IDX 1
6180#define mmRLC_SERDES_NONCU_MASTER_BUSY_1 0x4c17
6181#define mmRLC_SERDES_NONCU_MASTER_BUSY_1_BASE_IDX 1
6182#define mmRLC_INT_STAT 0x4c18
6183#define mmRLC_INT_STAT_BASE_IDX 1
6184#define mmRLC_LB_CNTL 0x4c19
6185#define mmRLC_LB_CNTL_BASE_IDX 1
6186#define mmRLC_MGCG_CTRL 0x4c1a
6187#define mmRLC_MGCG_CTRL_BASE_IDX 1
6188#define mmRLC_LB_CNTR_INIT 0x4c1b
6189#define mmRLC_LB_CNTR_INIT_BASE_IDX 1
6190#define mmRLC_LOAD_BALANCE_CNTR 0x4c1c
6191#define mmRLC_LOAD_BALANCE_CNTR_BASE_IDX 1
6192#define mmRLC_JUMP_TABLE_RESTORE 0x4c1e
6193#define mmRLC_JUMP_TABLE_RESTORE_BASE_IDX 1
6194#define mmRLC_PG_DELAY_2 0x4c1f
6195#define mmRLC_PG_DELAY_2_BASE_IDX 1
6196#define mmRLC_GPU_CLOCK_COUNT_LSB 0x4c24
6197#define mmRLC_GPU_CLOCK_COUNT_LSB_BASE_IDX 1
6198#define mmRLC_GPU_CLOCK_COUNT_MSB 0x4c25
6199#define mmRLC_GPU_CLOCK_COUNT_MSB_BASE_IDX 1
6200#define mmRLC_CAPTURE_GPU_CLOCK_COUNT 0x4c26
6201#define mmRLC_CAPTURE_GPU_CLOCK_COUNT_BASE_IDX 1
6202#define mmRLC_UCODE_CNTL 0x4c27
6203#define mmRLC_UCODE_CNTL_BASE_IDX 1
6204#define mmRLC_GPM_THREAD_RESET 0x4c28
6205#define mmRLC_GPM_THREAD_RESET_BASE_IDX 1
6206#define mmRLC_GPM_CP_DMA_COMPLETE_T0 0x4c29
6207#define mmRLC_GPM_CP_DMA_COMPLETE_T0_BASE_IDX 1
6208#define mmRLC_GPM_CP_DMA_COMPLETE_T1 0x4c2a
6209#define mmRLC_GPM_CP_DMA_COMPLETE_T1_BASE_IDX 1
6210#define mmRLC_FIREWALL_VIOLATION 0x4c2b
6211#define mmRLC_FIREWALL_VIOLATION_BASE_IDX 1
6212#define mmRLC_CLK_COUNT_GFXCLK_LSB 0x4c30
6213#define mmRLC_CLK_COUNT_GFXCLK_LSB_BASE_IDX 1
6214#define mmRLC_CLK_COUNT_GFXCLK_MSB 0x4c31
6215#define mmRLC_CLK_COUNT_GFXCLK_MSB_BASE_IDX 1
6216#define mmRLC_CLK_COUNT_REFCLK_LSB 0x4c32
6217#define mmRLC_CLK_COUNT_REFCLK_LSB_BASE_IDX 1
6218#define mmRLC_CLK_COUNT_REFCLK_MSB 0x4c33
6219#define mmRLC_CLK_COUNT_REFCLK_MSB_BASE_IDX 1
6220#define mmRLC_CLK_COUNT_CTRL 0x4c34
6221#define mmRLC_CLK_COUNT_CTRL_BASE_IDX 1
6222#define mmRLC_CLK_COUNT_STAT 0x4c35
6223#define mmRLC_CLK_COUNT_STAT_BASE_IDX 1
6224#define mmRLC_GPM_STAT 0x4c40
6225#define mmRLC_GPM_STAT_BASE_IDX 1
6226#define mmRLC_GPU_CLOCK_32_RES_SEL 0x4c41
6227#define mmRLC_GPU_CLOCK_32_RES_SEL_BASE_IDX 1
6228#define mmRLC_GPU_CLOCK_32 0x4c42
6229#define mmRLC_GPU_CLOCK_32_BASE_IDX 1
6230#define mmRLC_PG_CNTL 0x4c43
6231#define mmRLC_PG_CNTL_BASE_IDX 1
6232#define mmRLC_GPM_THREAD_PRIORITY 0x4c44
6233#define mmRLC_GPM_THREAD_PRIORITY_BASE_IDX 1
6234#define mmRLC_GPM_THREAD_ENABLE 0x4c45
6235#define mmRLC_GPM_THREAD_ENABLE_BASE_IDX 1
6236#define mmRLC_CGTT_MGCG_OVERRIDE 0x4c48
6237#define mmRLC_CGTT_MGCG_OVERRIDE_BASE_IDX 1
6238#define mmRLC_CGCG_CGLS_CTRL 0x4c49
6239#define mmRLC_CGCG_CGLS_CTRL_BASE_IDX 1
6240#define mmRLC_CGCG_RAMP_CTRL 0x4c4a
6241#define mmRLC_CGCG_RAMP_CTRL_BASE_IDX 1
6242#define mmRLC_DYN_PG_STATUS 0x4c4b
6243#define mmRLC_DYN_PG_STATUS_BASE_IDX 1
6244#define mmRLC_DYN_PG_REQUEST 0x4c4c
6245#define mmRLC_DYN_PG_REQUEST_BASE_IDX 1
6246#define mmRLC_PG_DELAY 0x4c4d
6247#define mmRLC_PG_DELAY_BASE_IDX 1
6248#define mmRLC_CU_STATUS 0x4c4e
6249#define mmRLC_CU_STATUS_BASE_IDX 1
6250#define mmRLC_LB_INIT_CU_MASK 0x4c4f
6251#define mmRLC_LB_INIT_CU_MASK_BASE_IDX 1
6252#define mmRLC_LB_ALWAYS_ACTIVE_CU_MASK 0x4c50
6253#define mmRLC_LB_ALWAYS_ACTIVE_CU_MASK_BASE_IDX 1
6254#define mmRLC_LB_PARAMS 0x4c51
6255#define mmRLC_LB_PARAMS_BASE_IDX 1
6256#define mmRLC_THREAD1_DELAY 0x4c52
6257#define mmRLC_THREAD1_DELAY_BASE_IDX 1
6258#define mmRLC_PG_ALWAYS_ON_CU_MASK 0x4c53
6259#define mmRLC_PG_ALWAYS_ON_CU_MASK_BASE_IDX 1
6260#define mmRLC_MAX_PG_CU 0x4c54
6261#define mmRLC_MAX_PG_CU_BASE_IDX 1
6262#define mmRLC_AUTO_PG_CTRL 0x4c55
6263#define mmRLC_AUTO_PG_CTRL_BASE_IDX 1
6264#define mmRLC_SMU_GRBM_REG_SAVE_CTRL 0x4c56
6265#define mmRLC_SMU_GRBM_REG_SAVE_CTRL_BASE_IDX 1
6266#define mmRLC_SERDES_RD_PENDING 0x4c58
6267#define mmRLC_SERDES_RD_PENDING_BASE_IDX 1
6268#define mmRLC_SERDES_RD_MASTER_INDEX 0x4c59
6269#define mmRLC_SERDES_RD_MASTER_INDEX_BASE_IDX 1
6270#define mmRLC_SERDES_RD_DATA_0 0x4c5a
6271#define mmRLC_SERDES_RD_DATA_0_BASE_IDX 1
6272#define mmRLC_SERDES_RD_DATA_1 0x4c5b
6273#define mmRLC_SERDES_RD_DATA_1_BASE_IDX 1
6274#define mmRLC_SERDES_RD_DATA_2 0x4c5c
6275#define mmRLC_SERDES_RD_DATA_2_BASE_IDX 1
6276#define mmRLC_SERDES_WR_CU_MASTER_MASK 0x4c5d
6277#define mmRLC_SERDES_WR_CU_MASTER_MASK_BASE_IDX 1
6278#define mmRLC_SERDES_WR_NONCU_MASTER_MASK 0x4c5e
6279#define mmRLC_SERDES_WR_NONCU_MASTER_MASK_BASE_IDX 1
6280#define mmRLC_SERDES_WR_CTRL 0x4c5f
6281#define mmRLC_SERDES_WR_CTRL_BASE_IDX 1
6282#define mmRLC_SERDES_WR_DATA 0x4c60
6283#define mmRLC_SERDES_WR_DATA_BASE_IDX 1
6284#define mmRLC_SERDES_CU_MASTER_BUSY 0x4c61
6285#define mmRLC_SERDES_CU_MASTER_BUSY_BASE_IDX 1
6286#define mmRLC_SERDES_NONCU_MASTER_BUSY 0x4c62
6287#define mmRLC_SERDES_NONCU_MASTER_BUSY_BASE_IDX 1
6288#define mmRLC_GPM_GENERAL_0 0x4c63
6289#define mmRLC_GPM_GENERAL_0_BASE_IDX 1
6290#define mmRLC_GPM_GENERAL_1 0x4c64
6291#define mmRLC_GPM_GENERAL_1_BASE_IDX 1
6292#define mmRLC_GPM_GENERAL_2 0x4c65
6293#define mmRLC_GPM_GENERAL_2_BASE_IDX 1
6294#define mmRLC_GPM_GENERAL_3 0x4c66
6295#define mmRLC_GPM_GENERAL_3_BASE_IDX 1
6296#define mmRLC_GPM_GENERAL_4 0x4c67
6297#define mmRLC_GPM_GENERAL_4_BASE_IDX 1
6298#define mmRLC_GPM_GENERAL_5 0x4c68
6299#define mmRLC_GPM_GENERAL_5_BASE_IDX 1
6300#define mmRLC_GPM_GENERAL_6 0x4c69
6301#define mmRLC_GPM_GENERAL_6_BASE_IDX 1
6302#define mmRLC_GPM_GENERAL_7 0x4c6a
6303#define mmRLC_GPM_GENERAL_7_BASE_IDX 1
6304#define mmRLC_GPM_SCRATCH_ADDR 0x4c6c
6305#define mmRLC_GPM_SCRATCH_ADDR_BASE_IDX 1
6306#define mmRLC_GPM_SCRATCH_DATA 0x4c6d
6307#define mmRLC_GPM_SCRATCH_DATA_BASE_IDX 1
6308#define mmRLC_STATIC_PG_STATUS 0x4c6e
6309#define mmRLC_STATIC_PG_STATUS_BASE_IDX 1
6310#define mmRLC_SPM_MC_CNTL 0x4c71
6311#define mmRLC_SPM_MC_CNTL_BASE_IDX 1
6312#define mmRLC_SPM_INT_CNTL 0x4c72
6313#define mmRLC_SPM_INT_CNTL_BASE_IDX 1
6314#define mmRLC_SPM_INT_STATUS 0x4c73
6315#define mmRLC_SPM_INT_STATUS_BASE_IDX 1
6316#define mmRLC_SMU_MESSAGE 0x4c76
6317#define mmRLC_SMU_MESSAGE_BASE_IDX 1
6318#define mmRLC_GPM_LOG_SIZE 0x4c77
6319#define mmRLC_GPM_LOG_SIZE_BASE_IDX 1
6320#define mmRLC_PG_DELAY_3 0x4c78
6321#define mmRLC_PG_DELAY_3_BASE_IDX 1
6322#define mmRLC_GPR_REG1 0x4c79
6323#define mmRLC_GPR_REG1_BASE_IDX 1
6324#define mmRLC_GPR_REG2 0x4c7a
6325#define mmRLC_GPR_REG2_BASE_IDX 1
6326#define mmRLC_GPM_LOG_CONT 0x4c7b
6327#define mmRLC_GPM_LOG_CONT_BASE_IDX 1
6328#define mmRLC_GPM_INT_DISABLE_TH0 0x4c7c
6329#define mmRLC_GPM_INT_DISABLE_TH0_BASE_IDX 1
6330#define mmRLC_GPM_INT_FORCE_TH0 0x4c7e
6331#define mmRLC_GPM_INT_FORCE_TH0_BASE_IDX 1
6332#define mmRLC_GPM_INT_FORCE_TH1 0x4c7f
6333#define mmRLC_GPM_INT_FORCE_TH1_BASE_IDX 1
6334#define mmRLC_SRM_CNTL 0x4c80
6335#define mmRLC_SRM_CNTL_BASE_IDX 1
6336#define mmRLC_SRM_ARAM_ADDR 0x4c83
6337#define mmRLC_SRM_ARAM_ADDR_BASE_IDX 1
6338#define mmRLC_SRM_ARAM_DATA 0x4c84
6339#define mmRLC_SRM_ARAM_DATA_BASE_IDX 1
6340#define mmRLC_SRM_DRAM_ADDR 0x4c85
6341#define mmRLC_SRM_DRAM_ADDR_BASE_IDX 1
6342#define mmRLC_SRM_DRAM_DATA 0x4c86
6343#define mmRLC_SRM_DRAM_DATA_BASE_IDX 1
6344#define mmRLC_SRM_GPM_COMMAND 0x4c87
6345#define mmRLC_SRM_GPM_COMMAND_BASE_IDX 1
6346#define mmRLC_SRM_GPM_COMMAND_STATUS 0x4c88
6347#define mmRLC_SRM_GPM_COMMAND_STATUS_BASE_IDX 1
6348#define mmRLC_SRM_RLCV_COMMAND 0x4c89
6349#define mmRLC_SRM_RLCV_COMMAND_BASE_IDX 1
6350#define mmRLC_SRM_RLCV_COMMAND_STATUS 0x4c8a
6351#define mmRLC_SRM_RLCV_COMMAND_STATUS_BASE_IDX 1
6352#define mmRLC_SRM_INDEX_CNTL_ADDR_0 0x4c8b
6353#define mmRLC_SRM_INDEX_CNTL_ADDR_0_BASE_IDX 1
6354#define mmRLC_SRM_INDEX_CNTL_ADDR_1 0x4c8c
6355#define mmRLC_SRM_INDEX_CNTL_ADDR_1_BASE_IDX 1
6356#define mmRLC_SRM_INDEX_CNTL_ADDR_2 0x4c8d
6357#define mmRLC_SRM_INDEX_CNTL_ADDR_2_BASE_IDX 1
6358#define mmRLC_SRM_INDEX_CNTL_ADDR_3 0x4c8e
6359#define mmRLC_SRM_INDEX_CNTL_ADDR_3_BASE_IDX 1
6360#define mmRLC_SRM_INDEX_CNTL_ADDR_4 0x4c8f
6361#define mmRLC_SRM_INDEX_CNTL_ADDR_4_BASE_IDX 1
6362#define mmRLC_SRM_INDEX_CNTL_ADDR_5 0x4c90
6363#define mmRLC_SRM_INDEX_CNTL_ADDR_5_BASE_IDX 1
6364#define mmRLC_SRM_INDEX_CNTL_ADDR_6 0x4c91
6365#define mmRLC_SRM_INDEX_CNTL_ADDR_6_BASE_IDX 1
6366#define mmRLC_SRM_INDEX_CNTL_ADDR_7 0x4c92
6367#define mmRLC_SRM_INDEX_CNTL_ADDR_7_BASE_IDX 1
6368#define mmRLC_SRM_INDEX_CNTL_DATA_0 0x4c93
6369#define mmRLC_SRM_INDEX_CNTL_DATA_0_BASE_IDX 1
6370#define mmRLC_SRM_INDEX_CNTL_DATA_1 0x4c94
6371#define mmRLC_SRM_INDEX_CNTL_DATA_1_BASE_IDX 1
6372#define mmRLC_SRM_INDEX_CNTL_DATA_2 0x4c95
6373#define mmRLC_SRM_INDEX_CNTL_DATA_2_BASE_IDX 1
6374#define mmRLC_SRM_INDEX_CNTL_DATA_3 0x4c96
6375#define mmRLC_SRM_INDEX_CNTL_DATA_3_BASE_IDX 1
6376#define mmRLC_SRM_INDEX_CNTL_DATA_4 0x4c97
6377#define mmRLC_SRM_INDEX_CNTL_DATA_4_BASE_IDX 1
6378#define mmRLC_SRM_INDEX_CNTL_DATA_5 0x4c98
6379#define mmRLC_SRM_INDEX_CNTL_DATA_5_BASE_IDX 1
6380#define mmRLC_SRM_INDEX_CNTL_DATA_6 0x4c99
6381#define mmRLC_SRM_INDEX_CNTL_DATA_6_BASE_IDX 1
6382#define mmRLC_SRM_INDEX_CNTL_DATA_7 0x4c9a
6383#define mmRLC_SRM_INDEX_CNTL_DATA_7_BASE_IDX 1
6384#define mmRLC_SRM_STAT 0x4c9b
6385#define mmRLC_SRM_STAT_BASE_IDX 1
6386#define mmRLC_SRM_GPM_ABORT 0x4c9c
6387#define mmRLC_SRM_GPM_ABORT_BASE_IDX 1
6388#define mmRLC_CSIB_ADDR_LO 0x4ca2
6389#define mmRLC_CSIB_ADDR_LO_BASE_IDX 1
6390#define mmRLC_CSIB_ADDR_HI 0x4ca3
6391#define mmRLC_CSIB_ADDR_HI_BASE_IDX 1
6392#define mmRLC_CSIB_LENGTH 0x4ca4
6393#define mmRLC_CSIB_LENGTH_BASE_IDX 1
6394#define mmRLC_SMU_COMMAND 0x4ca9
6395#define mmRLC_SMU_COMMAND_BASE_IDX 1
6396#define mmRLC_CP_SCHEDULERS 0x4caa
6397#define mmRLC_CP_SCHEDULERS_BASE_IDX 1
6398#define mmRLC_SMU_ARGUMENT_1 0x4cab
6399#define mmRLC_SMU_ARGUMENT_1_BASE_IDX 1
6400#define mmRLC_SMU_ARGUMENT_2 0x4cac
6401#define mmRLC_SMU_ARGUMENT_2_BASE_IDX 1
6402#define mmRLC_GPM_GENERAL_8 0x4cad
6403#define mmRLC_GPM_GENERAL_8_BASE_IDX 1
6404#define mmRLC_GPM_GENERAL_9 0x4cae
6405#define mmRLC_GPM_GENERAL_9_BASE_IDX 1
6406#define mmRLC_GPM_GENERAL_10 0x4caf
6407#define mmRLC_GPM_GENERAL_10_BASE_IDX 1
6408#define mmRLC_GPM_GENERAL_11 0x4cb0
6409#define mmRLC_GPM_GENERAL_11_BASE_IDX 1
6410#define mmRLC_GPM_GENERAL_12 0x4cb1
6411#define mmRLC_GPM_GENERAL_12_BASE_IDX 1
6412#define mmRLC_GPM_UTCL1_CNTL_0 0x4cb2
6413#define mmRLC_GPM_UTCL1_CNTL_0_BASE_IDX 1
6414#define mmRLC_GPM_UTCL1_CNTL_1 0x4cb3
6415#define mmRLC_GPM_UTCL1_CNTL_1_BASE_IDX 1
6416#define mmRLC_GPM_UTCL1_CNTL_2 0x4cb4
6417#define mmRLC_GPM_UTCL1_CNTL_2_BASE_IDX 1
6418#define mmRLC_SPM_UTCL1_CNTL 0x4cb5
6419#define mmRLC_SPM_UTCL1_CNTL_BASE_IDX 1
6420#define mmRLC_UTCL1_STATUS_2 0x4cb6
6421#define mmRLC_UTCL1_STATUS_2_BASE_IDX 1
6422#define mmRLC_LB_THR_CONFIG_2 0x4cb8
6423#define mmRLC_LB_THR_CONFIG_2_BASE_IDX 1
6424#define mmRLC_LB_THR_CONFIG_3 0x4cb9
6425#define mmRLC_LB_THR_CONFIG_3_BASE_IDX 1
6426#define mmRLC_LB_THR_CONFIG_4 0x4cba
6427#define mmRLC_LB_THR_CONFIG_4_BASE_IDX 1
6428#define mmRLC_SPM_UTCL1_ERROR_1 0x4cbc
6429#define mmRLC_SPM_UTCL1_ERROR_1_BASE_IDX 1
6430#define mmRLC_SPM_UTCL1_ERROR_2 0x4cbd
6431#define mmRLC_SPM_UTCL1_ERROR_2_BASE_IDX 1
6432#define mmRLC_GPM_UTCL1_TH0_ERROR_1 0x4cbe
6433#define mmRLC_GPM_UTCL1_TH0_ERROR_1_BASE_IDX 1
6434#define mmRLC_LB_THR_CONFIG_1 0x4cbf
6435#define mmRLC_LB_THR_CONFIG_1_BASE_IDX 1
6436#define mmRLC_GPM_UTCL1_TH0_ERROR_2 0x4cc0
6437#define mmRLC_GPM_UTCL1_TH0_ERROR_2_BASE_IDX 1
6438#define mmRLC_GPM_UTCL1_TH1_ERROR_1 0x4cc1
6439#define mmRLC_GPM_UTCL1_TH1_ERROR_1_BASE_IDX 1
6440#define mmRLC_GPM_UTCL1_TH1_ERROR_2 0x4cc2
6441#define mmRLC_GPM_UTCL1_TH1_ERROR_2_BASE_IDX 1
6442#define mmRLC_GPM_UTCL1_TH2_ERROR_1 0x4cc3
6443#define mmRLC_GPM_UTCL1_TH2_ERROR_1_BASE_IDX 1
6444#define mmRLC_GPM_UTCL1_TH2_ERROR_2 0x4cc4
6445#define mmRLC_GPM_UTCL1_TH2_ERROR_2_BASE_IDX 1
6446#define mmRLC_CGCG_CGLS_CTRL_3D 0x4cc5
6447#define mmRLC_CGCG_CGLS_CTRL_3D_BASE_IDX 1
6448#define mmRLC_CGCG_RAMP_CTRL_3D 0x4cc6
6449#define mmRLC_CGCG_RAMP_CTRL_3D_BASE_IDX 1
6450#define mmRLC_SEMAPHORE_0 0x4cc7
6451#define mmRLC_SEMAPHORE_0_BASE_IDX 1
6452#define mmRLC_SEMAPHORE_1 0x4cc8
6453#define mmRLC_SEMAPHORE_1_BASE_IDX 1
6454#define mmRLC_CP_EOF_INT 0x4cca
6455#define mmRLC_CP_EOF_INT_BASE_IDX 1
6456#define mmRLC_CP_EOF_INT_CNT 0x4ccb
6457#define mmRLC_CP_EOF_INT_CNT_BASE_IDX 1
6458#define mmRLC_SPARE_INT 0x4ccc
6459#define mmRLC_SPARE_INT_BASE_IDX 1
6460#define mmRLC_PREWALKER_UTCL1_CNTL 0x4ccd
6461#define mmRLC_PREWALKER_UTCL1_CNTL_BASE_IDX 1
6462#define mmRLC_PREWALKER_UTCL1_TRIG 0x4cce
6463#define mmRLC_PREWALKER_UTCL1_TRIG_BASE_IDX 1
6464#define mmRLC_PREWALKER_UTCL1_ADDR_LSB 0x4ccf
6465#define mmRLC_PREWALKER_UTCL1_ADDR_LSB_BASE_IDX 1
6466#define mmRLC_PREWALKER_UTCL1_ADDR_MSB 0x4cd0
6467#define mmRLC_PREWALKER_UTCL1_ADDR_MSB_BASE_IDX 1
6468#define mmRLC_PREWALKER_UTCL1_SIZE_LSB 0x4cd1
6469#define mmRLC_PREWALKER_UTCL1_SIZE_LSB_BASE_IDX 1
6470#define mmRLC_PREWALKER_UTCL1_SIZE_MSB 0x4cd2
6471#define mmRLC_PREWALKER_UTCL1_SIZE_MSB_BASE_IDX 1
6472#define mmRLC_DSM_TRIG 0x4cd3
6473#define mmRLC_DSM_TRIG_BASE_IDX 1
6474#define mmRLC_UTCL1_STATUS 0x4cd4
6475#define mmRLC_UTCL1_STATUS_BASE_IDX 1
6476#define mmRLC_R2I_CNTL_0 0x4cd5
6477#define mmRLC_R2I_CNTL_0_BASE_IDX 1
6478#define mmRLC_R2I_CNTL_1 0x4cd6
6479#define mmRLC_R2I_CNTL_1_BASE_IDX 1
6480#define mmRLC_R2I_CNTL_2 0x4cd7
6481#define mmRLC_R2I_CNTL_2_BASE_IDX 1
6482#define mmRLC_R2I_CNTL_3 0x4cd8
6483#define mmRLC_R2I_CNTL_3_BASE_IDX 1
6484#define mmRLC_UTCL2_CNTL 0x4cd9
6485#define mmRLC_UTCL2_CNTL_BASE_IDX 1
6486#define mmRLC_LBPW_CU_STAT 0x4cda
6487#define mmRLC_LBPW_CU_STAT_BASE_IDX 1
6488#define mmRLC_DS_CNTL 0x4cdb
6489#define mmRLC_DS_CNTL_BASE_IDX 1
6490#define mmRLC_GPM_INT_STAT_TH0 0x4cdc
6491#define mmRLC_GPM_INT_STAT_TH0_BASE_IDX 1
6492#define mmRLC_GPM_GENERAL_13 0x4cdd
6493#define mmRLC_GPM_GENERAL_13_BASE_IDX 1
6494#define mmRLC_GPM_GENERAL_14 0x4cde
6495#define mmRLC_GPM_GENERAL_14_BASE_IDX 1
6496#define mmRLC_GPM_GENERAL_15 0x4cdf
6497#define mmRLC_GPM_GENERAL_15_BASE_IDX 1
6498#define mmRLC_SPARE_INT_1 0x4ce0
6499#define mmRLC_SPARE_INT_1_BASE_IDX 1
6500#define mmRLC_RLCV_SPARE_INT_1 0x4ce1
6501#define mmRLC_RLCV_SPARE_INT_1_BASE_IDX 1
6502#define mmRLC_SEMAPHORE_2 0x4ce3
6503#define mmRLC_SEMAPHORE_2_BASE_IDX 1
6504#define mmRLC_SEMAPHORE_3 0x4ce4
6505#define mmRLC_SEMAPHORE_3_BASE_IDX 1
6506#define mmRLC_SMU_ARGUMENT_3 0x4ce5
6507#define mmRLC_SMU_ARGUMENT_3_BASE_IDX 1
6508#define mmRLC_SMU_ARGUMENT_4 0x4ce6
6509#define mmRLC_SMU_ARGUMENT_4_BASE_IDX 1
6510#define mmRLC_GPU_CLOCK_COUNT_LSB_1 0x4ce8
6511#define mmRLC_GPU_CLOCK_COUNT_LSB_1_BASE_IDX 1
6512#define mmRLC_GPU_CLOCK_COUNT_MSB_1 0x4ce9
6513#define mmRLC_GPU_CLOCK_COUNT_MSB_1_BASE_IDX 1
6514#define mmRLC_CAPTURE_GPU_CLOCK_COUNT_1 0x4cea
6515#define mmRLC_CAPTURE_GPU_CLOCK_COUNT_1_BASE_IDX 1
6516#define mmRLC_GPU_CLOCK_COUNT_LSB_2 0x4ceb
6517#define mmRLC_GPU_CLOCK_COUNT_LSB_2_BASE_IDX 1
6518#define mmRLC_GPU_CLOCK_COUNT_MSB_2 0x4cec
6519#define mmRLC_GPU_CLOCK_COUNT_MSB_2_BASE_IDX 1
6520#define mmRLC_CAPTURE_GPU_CLOCK_COUNT_2 0x4cef
6521#define mmRLC_CAPTURE_GPU_CLOCK_COUNT_2_BASE_IDX 1
6522#define mmRLC_CPG_STAT_INVAL 0x4d09
6523#define mmRLC_CPG_STAT_INVAL_BASE_IDX 1
6524#define mmRLC_RLCV_SPARE_INT 0x4f30
6525#define mmRLC_RLCV_SPARE_INT_BASE_IDX 1
6526#define mmRLC_SMU_CLK_REQ 0x4f97
6527#define mmRLC_SMU_CLK_REQ_BASE_IDX 1
6528
6529
6530// addressBlock: gc_pwrdec
6531// base address: 0x3c000
6532#define mmCGTS_SM_CTRL_REG 0x5000
6533#define mmCGTS_SM_CTRL_REG_BASE_IDX 1
6534#define mmCGTS_RD_CTRL_REG 0x5001
6535#define mmCGTS_RD_CTRL_REG_BASE_IDX 1
6536#define mmCGTS_RD_REG 0x5002
6537#define mmCGTS_RD_REG_BASE_IDX 1
6538#define mmCGTS_TCC_DISABLE 0x5003
6539#define mmCGTS_TCC_DISABLE_BASE_IDX 1
6540#define mmCGTS_USER_TCC_DISABLE 0x5004
6541#define mmCGTS_USER_TCC_DISABLE_BASE_IDX 1
6542#define mmCGTS_CU0_SP0_CTRL_REG 0x5008
6543#define mmCGTS_CU0_SP0_CTRL_REG_BASE_IDX 1
6544#define mmCGTS_CU0_LDS_SQ_CTRL_REG 0x5009
6545#define mmCGTS_CU0_LDS_SQ_CTRL_REG_BASE_IDX 1
6546#define mmCGTS_CU0_TA_SQC_CTRL_REG 0x500a
6547#define mmCGTS_CU0_TA_SQC_CTRL_REG_BASE_IDX 1
6548#define mmCGTS_CU0_SP1_CTRL_REG 0x500b
6549#define mmCGTS_CU0_SP1_CTRL_REG_BASE_IDX 1
6550#define mmCGTS_CU0_TD_TCP_CTRL_REG 0x500c
6551#define mmCGTS_CU0_TD_TCP_CTRL_REG_BASE_IDX 1
6552#define mmCGTS_CU1_SP0_CTRL_REG 0x500d
6553#define mmCGTS_CU1_SP0_CTRL_REG_BASE_IDX 1
6554#define mmCGTS_CU1_LDS_SQ_CTRL_REG 0x500e
6555#define mmCGTS_CU1_LDS_SQ_CTRL_REG_BASE_IDX 1
6556#define mmCGTS_CU1_TA_SQC_CTRL_REG 0x500f
6557#define mmCGTS_CU1_TA_SQC_CTRL_REG_BASE_IDX 1
6558#define mmCGTS_CU1_SP1_CTRL_REG 0x5010
6559#define mmCGTS_CU1_SP1_CTRL_REG_BASE_IDX 1
6560#define mmCGTS_CU1_TD_TCP_CTRL_REG 0x5011
6561#define mmCGTS_CU1_TD_TCP_CTRL_REG_BASE_IDX 1
6562#define mmCGTS_CU2_SP0_CTRL_REG 0x5012
6563#define mmCGTS_CU2_SP0_CTRL_REG_BASE_IDX 1
6564#define mmCGTS_CU2_LDS_SQ_CTRL_REG 0x5013
6565#define mmCGTS_CU2_LDS_SQ_CTRL_REG_BASE_IDX 1
6566#define mmCGTS_CU2_TA_SQC_CTRL_REG 0x5014
6567#define mmCGTS_CU2_TA_SQC_CTRL_REG_BASE_IDX 1
6568#define mmCGTS_CU2_SP1_CTRL_REG 0x5015
6569#define mmCGTS_CU2_SP1_CTRL_REG_BASE_IDX 1
6570#define mmCGTS_CU2_TD_TCP_CTRL_REG 0x5016
6571#define mmCGTS_CU2_TD_TCP_CTRL_REG_BASE_IDX 1
6572#define mmCGTS_CU3_SP0_CTRL_REG 0x5017
6573#define mmCGTS_CU3_SP0_CTRL_REG_BASE_IDX 1
6574#define mmCGTS_CU3_LDS_SQ_CTRL_REG 0x5018
6575#define mmCGTS_CU3_LDS_SQ_CTRL_REG_BASE_IDX 1
6576#define mmCGTS_CU3_TA_SQC_CTRL_REG 0x5019
6577#define mmCGTS_CU3_TA_SQC_CTRL_REG_BASE_IDX 1
6578#define mmCGTS_CU3_SP1_CTRL_REG 0x501a
6579#define mmCGTS_CU3_SP1_CTRL_REG_BASE_IDX 1
6580#define mmCGTS_CU3_TD_TCP_CTRL_REG 0x501b
6581#define mmCGTS_CU3_TD_TCP_CTRL_REG_BASE_IDX 1
6582#define mmCGTS_CU4_SP0_CTRL_REG 0x501c
6583#define mmCGTS_CU4_SP0_CTRL_REG_BASE_IDX 1
6584#define mmCGTS_CU4_LDS_SQ_CTRL_REG 0x501d
6585#define mmCGTS_CU4_LDS_SQ_CTRL_REG_BASE_IDX 1
6586#define mmCGTS_CU4_TA_SQC_CTRL_REG 0x501e
6587#define mmCGTS_CU4_TA_SQC_CTRL_REG_BASE_IDX 1
6588#define mmCGTS_CU4_SP1_CTRL_REG 0x501f
6589#define mmCGTS_CU4_SP1_CTRL_REG_BASE_IDX 1
6590#define mmCGTS_CU4_TD_TCP_CTRL_REG 0x5020
6591#define mmCGTS_CU4_TD_TCP_CTRL_REG_BASE_IDX 1
6592#define mmCGTS_CU5_SP0_CTRL_REG 0x5021
6593#define mmCGTS_CU5_SP0_CTRL_REG_BASE_IDX 1
6594#define mmCGTS_CU5_LDS_SQ_CTRL_REG 0x5022
6595#define mmCGTS_CU5_LDS_SQ_CTRL_REG_BASE_IDX 1
6596#define mmCGTS_CU5_TA_SQC_CTRL_REG 0x5023
6597#define mmCGTS_CU5_TA_SQC_CTRL_REG_BASE_IDX 1
6598#define mmCGTS_CU5_SP1_CTRL_REG 0x5024
6599#define mmCGTS_CU5_SP1_CTRL_REG_BASE_IDX 1
6600#define mmCGTS_CU5_TD_TCP_CTRL_REG 0x5025
6601#define mmCGTS_CU5_TD_TCP_CTRL_REG_BASE_IDX 1
6602#define mmCGTS_CU6_SP0_CTRL_REG 0x5026
6603#define mmCGTS_CU6_SP0_CTRL_REG_BASE_IDX 1
6604#define mmCGTS_CU6_LDS_SQ_CTRL_REG 0x5027
6605#define mmCGTS_CU6_LDS_SQ_CTRL_REG_BASE_IDX 1
6606#define mmCGTS_CU6_TA_SQC_CTRL_REG 0x5028
6607#define mmCGTS_CU6_TA_SQC_CTRL_REG_BASE_IDX 1
6608#define mmCGTS_CU6_SP1_CTRL_REG 0x5029
6609#define mmCGTS_CU6_SP1_CTRL_REG_BASE_IDX 1
6610#define mmCGTS_CU6_TD_TCP_CTRL_REG 0x502a
6611#define mmCGTS_CU6_TD_TCP_CTRL_REG_BASE_IDX 1
6612#define mmCGTS_CU7_SP0_CTRL_REG 0x502b
6613#define mmCGTS_CU7_SP0_CTRL_REG_BASE_IDX 1
6614#define mmCGTS_CU7_LDS_SQ_CTRL_REG 0x502c
6615#define mmCGTS_CU7_LDS_SQ_CTRL_REG_BASE_IDX 1
6616#define mmCGTS_CU7_TA_SQC_CTRL_REG 0x502d
6617#define mmCGTS_CU7_TA_SQC_CTRL_REG_BASE_IDX 1
6618#define mmCGTS_CU7_SP1_CTRL_REG 0x502e
6619#define mmCGTS_CU7_SP1_CTRL_REG_BASE_IDX 1
6620#define mmCGTS_CU7_TD_TCP_CTRL_REG 0x502f
6621#define mmCGTS_CU7_TD_TCP_CTRL_REG_BASE_IDX 1
6622#define mmCGTS_CU8_SP0_CTRL_REG 0x5030
6623#define mmCGTS_CU8_SP0_CTRL_REG_BASE_IDX 1
6624#define mmCGTS_CU8_LDS_SQ_CTRL_REG 0x5031
6625#define mmCGTS_CU8_LDS_SQ_CTRL_REG_BASE_IDX 1
6626#define mmCGTS_CU8_TA_SQC_CTRL_REG 0x5032
6627#define mmCGTS_CU8_TA_SQC_CTRL_REG_BASE_IDX 1
6628#define mmCGTS_CU8_SP1_CTRL_REG 0x5033
6629#define mmCGTS_CU8_SP1_CTRL_REG_BASE_IDX 1
6630#define mmCGTS_CU8_TD_TCP_CTRL_REG 0x5034
6631#define mmCGTS_CU8_TD_TCP_CTRL_REG_BASE_IDX 1
6632#define mmCGTS_CU9_SP0_CTRL_REG 0x5035
6633#define mmCGTS_CU9_SP0_CTRL_REG_BASE_IDX 1
6634#define mmCGTS_CU9_LDS_SQ_CTRL_REG 0x5036
6635#define mmCGTS_CU9_LDS_SQ_CTRL_REG_BASE_IDX 1
6636#define mmCGTS_CU9_TA_SQC_CTRL_REG 0x5037
6637#define mmCGTS_CU9_TA_SQC_CTRL_REG_BASE_IDX 1
6638#define mmCGTS_CU9_SP1_CTRL_REG 0x5038
6639#define mmCGTS_CU9_SP1_CTRL_REG_BASE_IDX 1
6640#define mmCGTS_CU9_TD_TCP_CTRL_REG 0x5039
6641#define mmCGTS_CU9_TD_TCP_CTRL_REG_BASE_IDX 1
6642#define mmCGTS_CU10_SP0_CTRL_REG 0x503a
6643#define mmCGTS_CU10_SP0_CTRL_REG_BASE_IDX 1
6644#define mmCGTS_CU10_LDS_SQ_CTRL_REG 0x503b
6645#define mmCGTS_CU10_LDS_SQ_CTRL_REG_BASE_IDX 1
6646#define mmCGTS_CU10_TA_SQC_CTRL_REG 0x503c
6647#define mmCGTS_CU10_TA_SQC_CTRL_REG_BASE_IDX 1
6648#define mmCGTS_CU10_SP1_CTRL_REG 0x503d
6649#define mmCGTS_CU10_SP1_CTRL_REG_BASE_IDX 1
6650#define mmCGTS_CU10_TD_TCP_CTRL_REG 0x503e
6651#define mmCGTS_CU10_TD_TCP_CTRL_REG_BASE_IDX 1
6652#define mmCGTS_CU11_SP0_CTRL_REG 0x503f
6653#define mmCGTS_CU11_SP0_CTRL_REG_BASE_IDX 1
6654#define mmCGTS_CU11_LDS_SQ_CTRL_REG 0x5040
6655#define mmCGTS_CU11_LDS_SQ_CTRL_REG_BASE_IDX 1
6656#define mmCGTS_CU11_TA_SQC_CTRL_REG 0x5041
6657#define mmCGTS_CU11_TA_SQC_CTRL_REG_BASE_IDX 1
6658#define mmCGTS_CU11_SP1_CTRL_REG 0x5042
6659#define mmCGTS_CU11_SP1_CTRL_REG_BASE_IDX 1
6660#define mmCGTS_CU11_TD_TCP_CTRL_REG 0x5043
6661#define mmCGTS_CU11_TD_TCP_CTRL_REG_BASE_IDX 1
6662#define mmCGTS_CU12_SP0_CTRL_REG 0x5044
6663#define mmCGTS_CU12_SP0_CTRL_REG_BASE_IDX 1
6664#define mmCGTS_CU12_LDS_SQ_CTRL_REG 0x5045
6665#define mmCGTS_CU12_LDS_SQ_CTRL_REG_BASE_IDX 1
6666#define mmCGTS_CU12_TA_SQC_CTRL_REG 0x5046
6667#define mmCGTS_CU12_TA_SQC_CTRL_REG_BASE_IDX 1
6668#define mmCGTS_CU12_SP1_CTRL_REG 0x5047
6669#define mmCGTS_CU12_SP1_CTRL_REG_BASE_IDX 1
6670#define mmCGTS_CU12_TD_TCP_CTRL_REG 0x5048
6671#define mmCGTS_CU12_TD_TCP_CTRL_REG_BASE_IDX 1
6672#define mmCGTS_CU13_SP0_CTRL_REG 0x5049
6673#define mmCGTS_CU13_SP0_CTRL_REG_BASE_IDX 1
6674#define mmCGTS_CU13_LDS_SQ_CTRL_REG 0x504a
6675#define mmCGTS_CU13_LDS_SQ_CTRL_REG_BASE_IDX 1
6676#define mmCGTS_CU13_TA_SQC_CTRL_REG 0x504b
6677#define mmCGTS_CU13_TA_SQC_CTRL_REG_BASE_IDX 1
6678#define mmCGTS_CU13_SP1_CTRL_REG 0x504c
6679#define mmCGTS_CU13_SP1_CTRL_REG_BASE_IDX 1
6680#define mmCGTS_CU13_TD_TCP_CTRL_REG 0x504d
6681#define mmCGTS_CU13_TD_TCP_CTRL_REG_BASE_IDX 1
6682#define mmCGTS_CU14_SP0_CTRL_REG 0x504e
6683#define mmCGTS_CU14_SP0_CTRL_REG_BASE_IDX 1
6684#define mmCGTS_CU14_LDS_SQ_CTRL_REG 0x504f
6685#define mmCGTS_CU14_LDS_SQ_CTRL_REG_BASE_IDX 1
6686#define mmCGTS_CU14_TA_SQC_CTRL_REG 0x5050
6687#define mmCGTS_CU14_TA_SQC_CTRL_REG_BASE_IDX 1
6688#define mmCGTS_CU14_SP1_CTRL_REG 0x5051
6689#define mmCGTS_CU14_SP1_CTRL_REG_BASE_IDX 1
6690#define mmCGTS_CU14_TD_TCP_CTRL_REG 0x5052
6691#define mmCGTS_CU14_TD_TCP_CTRL_REG_BASE_IDX 1
6692#define mmCGTS_CU15_SP0_CTRL_REG 0x5053
6693#define mmCGTS_CU15_SP0_CTRL_REG_BASE_IDX 1
6694#define mmCGTS_CU15_LDS_SQ_CTRL_REG 0x5054
6695#define mmCGTS_CU15_LDS_SQ_CTRL_REG_BASE_IDX 1
6696#define mmCGTS_CU15_TA_SQC_CTRL_REG 0x5055
6697#define mmCGTS_CU15_TA_SQC_CTRL_REG_BASE_IDX 1
6698#define mmCGTS_CU15_SP1_CTRL_REG 0x5056
6699#define mmCGTS_CU15_SP1_CTRL_REG_BASE_IDX 1
6700#define mmCGTS_CU15_TD_TCP_CTRL_REG 0x5057
6701#define mmCGTS_CU15_TD_TCP_CTRL_REG_BASE_IDX 1
6702#define mmCGTS_CU0_TCPI_CTRL_REG 0x5058
6703#define mmCGTS_CU0_TCPI_CTRL_REG_BASE_IDX 1
6704#define mmCGTS_CU1_TCPI_CTRL_REG 0x5059
6705#define mmCGTS_CU1_TCPI_CTRL_REG_BASE_IDX 1
6706#define mmCGTS_CU2_TCPI_CTRL_REG 0x505a
6707#define mmCGTS_CU2_TCPI_CTRL_REG_BASE_IDX 1
6708#define mmCGTS_CU3_TCPI_CTRL_REG 0x505b
6709#define mmCGTS_CU3_TCPI_CTRL_REG_BASE_IDX 1
6710#define mmCGTS_CU4_TCPI_CTRL_REG 0x505c
6711#define mmCGTS_CU4_TCPI_CTRL_REG_BASE_IDX 1
6712#define mmCGTS_CU5_TCPI_CTRL_REG 0x505d
6713#define mmCGTS_CU5_TCPI_CTRL_REG_BASE_IDX 1
6714#define mmCGTS_CU6_TCPI_CTRL_REG 0x505e
6715#define mmCGTS_CU6_TCPI_CTRL_REG_BASE_IDX 1
6716#define mmCGTS_CU7_TCPI_CTRL_REG 0x505f
6717#define mmCGTS_CU7_TCPI_CTRL_REG_BASE_IDX 1
6718#define mmCGTS_CU8_TCPI_CTRL_REG 0x5060
6719#define mmCGTS_CU8_TCPI_CTRL_REG_BASE_IDX 1
6720#define mmCGTS_CU9_TCPI_CTRL_REG 0x5061
6721#define mmCGTS_CU9_TCPI_CTRL_REG_BASE_IDX 1
6722#define mmCGTS_CU10_TCPI_CTRL_REG 0x5062
6723#define mmCGTS_CU10_TCPI_CTRL_REG_BASE_IDX 1
6724#define mmCGTS_CU11_TCPI_CTRL_REG 0x5063
6725#define mmCGTS_CU11_TCPI_CTRL_REG_BASE_IDX 1
6726#define mmCGTS_CU12_TCPI_CTRL_REG 0x5064
6727#define mmCGTS_CU12_TCPI_CTRL_REG_BASE_IDX 1
6728#define mmCGTS_CU13_TCPI_CTRL_REG 0x5065
6729#define mmCGTS_CU13_TCPI_CTRL_REG_BASE_IDX 1
6730#define mmCGTS_CU14_TCPI_CTRL_REG 0x5066
6731#define mmCGTS_CU14_TCPI_CTRL_REG_BASE_IDX 1
6732#define mmCGTS_CU15_TCPI_CTRL_REG 0x5067
6733#define mmCGTS_CU15_TCPI_CTRL_REG_BASE_IDX 1
6734#define mmCGTT_SPI_PS_CLK_CTRL 0x507d
6735#define mmCGTT_SPI_PS_CLK_CTRL_BASE_IDX 1
6736#define mmCGTT_SPIS_CLK_CTRL 0x507e
6737#define mmCGTT_SPIS_CLK_CTRL_BASE_IDX 1
6738#define mmCGTX_SPI_DEBUG_CLK_CTRL 0x507f
6739#define mmCGTX_SPI_DEBUG_CLK_CTRL_BASE_IDX 1
6740#define mmCGTT_SPI_CLK_CTRL 0x5080
6741#define mmCGTT_SPI_CLK_CTRL_BASE_IDX 1
6742#define mmCGTT_PC_CLK_CTRL 0x5081
6743#define mmCGTT_PC_CLK_CTRL_BASE_IDX 1
6744#define mmCGTT_BCI_CLK_CTRL 0x5082
6745#define mmCGTT_BCI_CLK_CTRL_BASE_IDX 1
6746#define mmCGTT_VGT_CLK_CTRL 0x5084
6747#define mmCGTT_VGT_CLK_CTRL_BASE_IDX 1
6748#define mmCGTT_IA_CLK_CTRL 0x5085
6749#define mmCGTT_IA_CLK_CTRL_BASE_IDX 1
6750#define mmCGTT_WD_CLK_CTRL 0x5086
6751#define mmCGTT_WD_CLK_CTRL_BASE_IDX 1
6752#define mmCGTT_PA_CLK_CTRL 0x5088
6753#define mmCGTT_PA_CLK_CTRL_BASE_IDX 1
6754#define mmCGTT_SC_CLK_CTRL0 0x5089
6755#define mmCGTT_SC_CLK_CTRL0_BASE_IDX 1
6756#define mmCGTT_SC_CLK_CTRL1 0x508a
6757#define mmCGTT_SC_CLK_CTRL1_BASE_IDX 1
6758#define mmCGTT_SC_CLK_CTRL2 0x508b
6759#define mmCGTT_SC_CLK_CTRL2_BASE_IDX 1
6760#define mmCGTT_SQ_CLK_CTRL 0x508c
6761#define mmCGTT_SQ_CLK_CTRL_BASE_IDX 1
6762#define mmCGTT_SQG_CLK_CTRL 0x508d
6763#define mmCGTT_SQG_CLK_CTRL_BASE_IDX 1
6764#define mmSQ_ALU_CLK_CTRL 0x508e
6765#define mmSQ_ALU_CLK_CTRL_BASE_IDX 1
6766#define mmSQ_TEX_CLK_CTRL 0x508f
6767#define mmSQ_TEX_CLK_CTRL_BASE_IDX 1
6768#define mmSQ_LDS_CLK_CTRL 0x5090
6769#define mmSQ_LDS_CLK_CTRL_BASE_IDX 1
6770#define mmSQ_POWER_THROTTLE 0x5091
6771#define mmSQ_POWER_THROTTLE_BASE_IDX 1
6772#define mmSQ_POWER_THROTTLE2 0x5092
6773#define mmSQ_POWER_THROTTLE2_BASE_IDX 1
6774#define mmCGTT_SX_CLK_CTRL0 0x5094
6775#define mmCGTT_SX_CLK_CTRL0_BASE_IDX 1
6776#define mmCGTT_SX_CLK_CTRL1 0x5095
6777#define mmCGTT_SX_CLK_CTRL1_BASE_IDX 1
6778#define mmCGTT_SX_CLK_CTRL2 0x5096
6779#define mmCGTT_SX_CLK_CTRL2_BASE_IDX 1
6780#define mmCGTT_SX_CLK_CTRL3 0x5097
6781#define mmCGTT_SX_CLK_CTRL3_BASE_IDX 1
6782#define mmCGTT_SX_CLK_CTRL4 0x5098
6783#define mmCGTT_SX_CLK_CTRL4_BASE_IDX 1
6784#define mmTD_CGTT_CTRL 0x509c
6785#define mmTD_CGTT_CTRL_BASE_IDX 1
6786#define mmTA_CGTT_CTRL 0x509d
6787#define mmTA_CGTT_CTRL_BASE_IDX 1
6788#define mmCGTT_TCPI_CLK_CTRL 0x509e
6789#define mmCGTT_TCPI_CLK_CTRL_BASE_IDX 1
6790#define mmCGTT_TCI_CLK_CTRL 0x509f
6791#define mmCGTT_TCI_CLK_CTRL_BASE_IDX 1
6792#define mmCGTT_GDS_CLK_CTRL 0x50a0
6793#define mmCGTT_GDS_CLK_CTRL_BASE_IDX 1
6794#define mmDB_CGTT_CLK_CTRL_0 0x50a4
6795#define mmDB_CGTT_CLK_CTRL_0_BASE_IDX 1
6796#define mmCB_CGTT_SCLK_CTRL 0x50a8
6797#define mmCB_CGTT_SCLK_CTRL_BASE_IDX 1
6798#define mmTCC_CGTT_SCLK_CTRL 0x50ac
6799#define mmTCC_CGTT_SCLK_CTRL_BASE_IDX 1
6800#define mmTCA_CGTT_SCLK_CTRL 0x50ad
6801#define mmTCA_CGTT_SCLK_CTRL_BASE_IDX 1
6802#define mmCGTT_CP_CLK_CTRL 0x50b0
6803#define mmCGTT_CP_CLK_CTRL_BASE_IDX 1
6804#define mmCGTT_CPF_CLK_CTRL 0x50b1
6805#define mmCGTT_CPF_CLK_CTRL_BASE_IDX 1
6806#define mmCGTT_CPC_CLK_CTRL 0x50b2
6807#define mmCGTT_CPC_CLK_CTRL_BASE_IDX 1
6808#define mmCGTT_RLC_CLK_CTRL 0x50b5
6809#define mmCGTT_RLC_CLK_CTRL_BASE_IDX 1
6810#define mmRLC_GFX_RM_CNTL 0x50b6
6811#define mmRLC_GFX_RM_CNTL_BASE_IDX 1
6812#define mmRMI_CGTT_SCLK_CTRL 0x50c0
6813#define mmRMI_CGTT_SCLK_CTRL_BASE_IDX 1
6814#define mmCGTT_TCPF_CLK_CTRL 0x50c1
6815#define mmCGTT_TCPF_CLK_CTRL_BASE_IDX 1
6816#define mmSE_CAC_CGTT_CLK_CTRL 0x50d0
6817#define mmSE_CAC_CGTT_CLK_CTRL_BASE_IDX 1
6818#define mmGC_CAC_CGTT_CLK_CTRL 0x50d8
6819#define mmGC_CAC_CGTT_CLK_CTRL_BASE_IDX 1
6820#define mmGRBM_CGTT_CLK_CNTL 0x50e0
6821#define mmGRBM_CGTT_CLK_CNTL_BASE_IDX 1
6822
6823
6824// addressBlock: gc_ea_pwrdec
6825// base address: 0x3c000
6826#define mmGCEA_CGTT_CLK_CTRL 0x50c4
6827#define mmGCEA_CGTT_CLK_CTRL_BASE_IDX 1
6828
6829
6830// addressBlock: gc_utcl2_vmsharedhvdec
6831// base address: 0x3ea00
6832#define mmMC_VM_FB_SIZE_OFFSET_VF0 0x5a80
6833#define mmMC_VM_FB_SIZE_OFFSET_VF0_BASE_IDX 1
6834#define mmMC_VM_FB_SIZE_OFFSET_VF1 0x5a81
6835#define mmMC_VM_FB_SIZE_OFFSET_VF1_BASE_IDX 1
6836#define mmMC_VM_FB_SIZE_OFFSET_VF2 0x5a82
6837#define mmMC_VM_FB_SIZE_OFFSET_VF2_BASE_IDX 1
6838#define mmMC_VM_FB_SIZE_OFFSET_VF3 0x5a83
6839#define mmMC_VM_FB_SIZE_OFFSET_VF3_BASE_IDX 1
6840#define mmMC_VM_FB_SIZE_OFFSET_VF4 0x5a84
6841#define mmMC_VM_FB_SIZE_OFFSET_VF4_BASE_IDX 1
6842#define mmMC_VM_FB_SIZE_OFFSET_VF5 0x5a85
6843#define mmMC_VM_FB_SIZE_OFFSET_VF5_BASE_IDX 1
6844#define mmMC_VM_FB_SIZE_OFFSET_VF6 0x5a86
6845#define mmMC_VM_FB_SIZE_OFFSET_VF6_BASE_IDX 1
6846#define mmMC_VM_FB_SIZE_OFFSET_VF7 0x5a87
6847#define mmMC_VM_FB_SIZE_OFFSET_VF7_BASE_IDX 1
6848#define mmMC_VM_FB_SIZE_OFFSET_VF8 0x5a88
6849#define mmMC_VM_FB_SIZE_OFFSET_VF8_BASE_IDX 1
6850#define mmMC_VM_FB_SIZE_OFFSET_VF9 0x5a89
6851#define mmMC_VM_FB_SIZE_OFFSET_VF9_BASE_IDX 1
6852#define mmMC_VM_FB_SIZE_OFFSET_VF10 0x5a8a
6853#define mmMC_VM_FB_SIZE_OFFSET_VF10_BASE_IDX 1
6854#define mmMC_VM_FB_SIZE_OFFSET_VF11 0x5a8b
6855#define mmMC_VM_FB_SIZE_OFFSET_VF11_BASE_IDX 1
6856#define mmMC_VM_FB_SIZE_OFFSET_VF12 0x5a8c
6857#define mmMC_VM_FB_SIZE_OFFSET_VF12_BASE_IDX 1
6858#define mmMC_VM_FB_SIZE_OFFSET_VF13 0x5a8d
6859#define mmMC_VM_FB_SIZE_OFFSET_VF13_BASE_IDX 1
6860#define mmMC_VM_FB_SIZE_OFFSET_VF14 0x5a8e
6861#define mmMC_VM_FB_SIZE_OFFSET_VF14_BASE_IDX 1
6862#define mmMC_VM_FB_SIZE_OFFSET_VF15 0x5a8f
6863#define mmMC_VM_FB_SIZE_OFFSET_VF15_BASE_IDX 1
6864#define mmVM_IOMMU_MMIO_CNTRL_1 0x5a90
6865#define mmVM_IOMMU_MMIO_CNTRL_1_BASE_IDX 1
6866#define mmMC_VM_MARC_BASE_LO_0 0x5a91
6867#define mmMC_VM_MARC_BASE_LO_0_BASE_IDX 1
6868#define mmMC_VM_MARC_BASE_LO_1 0x5a92
6869#define mmMC_VM_MARC_BASE_LO_1_BASE_IDX 1
6870#define mmMC_VM_MARC_BASE_LO_2 0x5a93
6871#define mmMC_VM_MARC_BASE_LO_2_BASE_IDX 1
6872#define mmMC_VM_MARC_BASE_LO_3 0x5a94
6873#define mmMC_VM_MARC_BASE_LO_3_BASE_IDX 1
6874#define mmMC_VM_MARC_BASE_HI_0 0x5a95
6875#define mmMC_VM_MARC_BASE_HI_0_BASE_IDX 1
6876#define mmMC_VM_MARC_BASE_HI_1 0x5a96
6877#define mmMC_VM_MARC_BASE_HI_1_BASE_IDX 1
6878#define mmMC_VM_MARC_BASE_HI_2 0x5a97
6879#define mmMC_VM_MARC_BASE_HI_2_BASE_IDX 1
6880#define mmMC_VM_MARC_BASE_HI_3 0x5a98
6881#define mmMC_VM_MARC_BASE_HI_3_BASE_IDX 1
6882#define mmMC_VM_MARC_RELOC_LO_0 0x5a99
6883#define mmMC_VM_MARC_RELOC_LO_0_BASE_IDX 1
6884#define mmMC_VM_MARC_RELOC_LO_1 0x5a9a
6885#define mmMC_VM_MARC_RELOC_LO_1_BASE_IDX 1
6886#define mmMC_VM_MARC_RELOC_LO_2 0x5a9b
6887#define mmMC_VM_MARC_RELOC_LO_2_BASE_IDX 1
6888#define mmMC_VM_MARC_RELOC_LO_3 0x5a9c
6889#define mmMC_VM_MARC_RELOC_LO_3_BASE_IDX 1
6890#define mmMC_VM_MARC_RELOC_HI_0 0x5a9d
6891#define mmMC_VM_MARC_RELOC_HI_0_BASE_IDX 1
6892#define mmMC_VM_MARC_RELOC_HI_1 0x5a9e
6893#define mmMC_VM_MARC_RELOC_HI_1_BASE_IDX 1
6894#define mmMC_VM_MARC_RELOC_HI_2 0x5a9f
6895#define mmMC_VM_MARC_RELOC_HI_2_BASE_IDX 1
6896#define mmMC_VM_MARC_RELOC_HI_3 0x5aa0
6897#define mmMC_VM_MARC_RELOC_HI_3_BASE_IDX 1
6898#define mmMC_VM_MARC_LEN_LO_0 0x5aa1
6899#define mmMC_VM_MARC_LEN_LO_0_BASE_IDX 1
6900#define mmMC_VM_MARC_LEN_LO_1 0x5aa2
6901#define mmMC_VM_MARC_LEN_LO_1_BASE_IDX 1
6902#define mmMC_VM_MARC_LEN_LO_2 0x5aa3
6903#define mmMC_VM_MARC_LEN_LO_2_BASE_IDX 1
6904#define mmMC_VM_MARC_LEN_LO_3 0x5aa4
6905#define mmMC_VM_MARC_LEN_LO_3_BASE_IDX 1
6906#define mmMC_VM_MARC_LEN_HI_0 0x5aa5
6907#define mmMC_VM_MARC_LEN_HI_0_BASE_IDX 1
6908#define mmMC_VM_MARC_LEN_HI_1 0x5aa6
6909#define mmMC_VM_MARC_LEN_HI_1_BASE_IDX 1
6910#define mmMC_VM_MARC_LEN_HI_2 0x5aa7
6911#define mmMC_VM_MARC_LEN_HI_2_BASE_IDX 1
6912#define mmMC_VM_MARC_LEN_HI_3 0x5aa8
6913#define mmMC_VM_MARC_LEN_HI_3_BASE_IDX 1
6914#define mmVM_IOMMU_CONTROL_REGISTER 0x5aa9
6915#define mmVM_IOMMU_CONTROL_REGISTER_BASE_IDX 1
6916#define mmVM_IOMMU_PERFORMANCE_OPTIMIZATION_CONTROL_REGISTER 0x5aaa
6917#define mmVM_IOMMU_PERFORMANCE_OPTIMIZATION_CONTROL_REGISTER_BASE_IDX 1
6918#define mmVM_PCIE_ATS_CNTL 0x5aab
6919#define mmVM_PCIE_ATS_CNTL_BASE_IDX 1
6920#define mmVM_PCIE_ATS_CNTL_VF_0 0x5aac
6921#define mmVM_PCIE_ATS_CNTL_VF_0_BASE_IDX 1
6922#define mmVM_PCIE_ATS_CNTL_VF_1 0x5aad
6923#define mmVM_PCIE_ATS_CNTL_VF_1_BASE_IDX 1
6924#define mmVM_PCIE_ATS_CNTL_VF_2 0x5aae
6925#define mmVM_PCIE_ATS_CNTL_VF_2_BASE_IDX 1
6926#define mmVM_PCIE_ATS_CNTL_VF_3 0x5aaf
6927#define mmVM_PCIE_ATS_CNTL_VF_3_BASE_IDX 1
6928#define mmVM_PCIE_ATS_CNTL_VF_4 0x5ab0
6929#define mmVM_PCIE_ATS_CNTL_VF_4_BASE_IDX 1
6930#define mmVM_PCIE_ATS_CNTL_VF_5 0x5ab1
6931#define mmVM_PCIE_ATS_CNTL_VF_5_BASE_IDX 1
6932#define mmVM_PCIE_ATS_CNTL_VF_6 0x5ab2
6933#define mmVM_PCIE_ATS_CNTL_VF_6_BASE_IDX 1
6934#define mmVM_PCIE_ATS_CNTL_VF_7 0x5ab3
6935#define mmVM_PCIE_ATS_CNTL_VF_7_BASE_IDX 1
6936#define mmVM_PCIE_ATS_CNTL_VF_8 0x5ab4
6937#define mmVM_PCIE_ATS_CNTL_VF_8_BASE_IDX 1
6938#define mmVM_PCIE_ATS_CNTL_VF_9 0x5ab5
6939#define mmVM_PCIE_ATS_CNTL_VF_9_BASE_IDX 1
6940#define mmVM_PCIE_ATS_CNTL_VF_10 0x5ab6
6941#define mmVM_PCIE_ATS_CNTL_VF_10_BASE_IDX 1
6942#define mmVM_PCIE_ATS_CNTL_VF_11 0x5ab7
6943#define mmVM_PCIE_ATS_CNTL_VF_11_BASE_IDX 1
6944#define mmVM_PCIE_ATS_CNTL_VF_12 0x5ab8
6945#define mmVM_PCIE_ATS_CNTL_VF_12_BASE_IDX 1
6946#define mmVM_PCIE_ATS_CNTL_VF_13 0x5ab9
6947#define mmVM_PCIE_ATS_CNTL_VF_13_BASE_IDX 1
6948#define mmVM_PCIE_ATS_CNTL_VF_14 0x5aba
6949#define mmVM_PCIE_ATS_CNTL_VF_14_BASE_IDX 1
6950#define mmVM_PCIE_ATS_CNTL_VF_15 0x5abb
6951#define mmVM_PCIE_ATS_CNTL_VF_15_BASE_IDX 1
6952#define mmUTCL2_CGTT_CLK_CTRL 0x5abc
6953#define mmUTCL2_CGTT_CLK_CTRL_BASE_IDX 1
6954#define mmMC_SHARED_ACTIVE_FCN_ID 0x5abd
6955#define mmMC_SHARED_ACTIVE_FCN_ID_BASE_IDX 1
6956#define mmMC_VM_XGMI_GPUIOV_ENABLE 0x5abe
6957#define mmMC_VM_XGMI_GPUIOV_ENABLE_BASE_IDX 1
6958
6959
6960// addressBlock: gc_hypdec
6961// base address: 0x3e000
6962#define mmCP_HYP_PFP_UCODE_ADDR 0x5814
6963#define mmCP_HYP_PFP_UCODE_ADDR_BASE_IDX 1
6964#define mmCP_PFP_UCODE_ADDR 0x5814
6965#define mmCP_PFP_UCODE_ADDR_BASE_IDX 1
6966#define mmCP_HYP_PFP_UCODE_DATA 0x5815
6967#define mmCP_HYP_PFP_UCODE_DATA_BASE_IDX 1
6968#define mmCP_PFP_UCODE_DATA 0x5815
6969#define mmCP_PFP_UCODE_DATA_BASE_IDX 1
6970#define mmCP_HYP_ME_UCODE_ADDR 0x5816
6971#define mmCP_HYP_ME_UCODE_ADDR_BASE_IDX 1
6972#define mmCP_ME_RAM_RADDR 0x5816
6973#define mmCP_ME_RAM_RADDR_BASE_IDX 1
6974#define mmCP_ME_RAM_WADDR 0x5816
6975#define mmCP_ME_RAM_WADDR_BASE_IDX 1
6976#define mmCP_HYP_ME_UCODE_DATA 0x5817
6977#define mmCP_HYP_ME_UCODE_DATA_BASE_IDX 1
6978#define mmCP_ME_RAM_DATA 0x5817
6979#define mmCP_ME_RAM_DATA_BASE_IDX 1
6980#define mmCP_CE_UCODE_ADDR 0x5818
6981#define mmCP_CE_UCODE_ADDR_BASE_IDX 1
6982#define mmCP_HYP_CE_UCODE_ADDR 0x5818
6983#define mmCP_HYP_CE_UCODE_ADDR_BASE_IDX 1
6984#define mmCP_CE_UCODE_DATA 0x5819
6985#define mmCP_CE_UCODE_DATA_BASE_IDX 1
6986#define mmCP_HYP_CE_UCODE_DATA 0x5819
6987#define mmCP_HYP_CE_UCODE_DATA_BASE_IDX 1
6988#define mmCP_HYP_MEC1_UCODE_ADDR 0x581a
6989#define mmCP_HYP_MEC1_UCODE_ADDR_BASE_IDX 1
6990#define mmCP_MEC_ME1_UCODE_ADDR 0x581a
6991#define mmCP_MEC_ME1_UCODE_ADDR_BASE_IDX 1
6992#define mmCP_HYP_MEC1_UCODE_DATA 0x581b
6993#define mmCP_HYP_MEC1_UCODE_DATA_BASE_IDX 1
6994#define mmCP_MEC_ME1_UCODE_DATA 0x581b
6995#define mmCP_MEC_ME1_UCODE_DATA_BASE_IDX 1
6996#define mmCP_HYP_MEC2_UCODE_ADDR 0x581c
6997#define mmCP_HYP_MEC2_UCODE_ADDR_BASE_IDX 1
6998#define mmCP_MEC_ME2_UCODE_ADDR 0x581c
6999#define mmCP_MEC_ME2_UCODE_ADDR_BASE_IDX 1
7000#define mmCP_HYP_MEC2_UCODE_DATA 0x581d
7001#define mmCP_HYP_MEC2_UCODE_DATA_BASE_IDX 1
7002#define mmCP_MEC_ME2_UCODE_DATA 0x581d
7003#define mmCP_MEC_ME2_UCODE_DATA_BASE_IDX 1
7004#define mmCP_HYP_PFP_UCODE_CHKSUM 0x581e
7005#define mmCP_HYP_PFP_UCODE_CHKSUM_BASE_IDX 1
7006#define mmCP_HYP_CE_UCODE_CHKSUM 0x581f
7007#define mmCP_HYP_CE_UCODE_CHKSUM_BASE_IDX 1
7008#define mmCP_HYP_ME_UCODE_CHKSUM 0x5820
7009#define mmCP_HYP_ME_UCODE_CHKSUM_BASE_IDX 1
7010#define mmCP_HYP_MEC_ME1_UCODE_CHKSUM 0x5821
7011#define mmCP_HYP_MEC_ME1_UCODE_CHKSUM_BASE_IDX 1
7012#define mmCP_HYP_MEC_ME2_UCODE_CHKSUM 0x5822
7013#define mmCP_HYP_MEC_ME2_UCODE_CHKSUM_BASE_IDX 1
7014#define mmRLC_GPM_UCODE_ADDR 0x583c
7015#define mmRLC_GPM_UCODE_ADDR_BASE_IDX 1
7016#define mmRLC_GPM_UCODE_DATA 0x583d
7017#define mmRLC_GPM_UCODE_DATA_BASE_IDX 1
7018#define mmGRBM_GFX_INDEX_SR_SELECT 0x5a00
7019#define mmGRBM_GFX_INDEX_SR_SELECT_BASE_IDX 1
7020#define mmGRBM_GFX_INDEX_SR_DATA 0x5a01
7021#define mmGRBM_GFX_INDEX_SR_DATA_BASE_IDX 1
7022#define mmGRBM_GFX_CNTL_SR_SELECT 0x5a02
7023#define mmGRBM_GFX_CNTL_SR_SELECT_BASE_IDX 1
7024#define mmGRBM_GFX_CNTL_SR_DATA 0x5a03
7025#define mmGRBM_GFX_CNTL_SR_DATA_BASE_IDX 1
7026#define mmGRBM_CAM_INDEX 0x5a04
7027#define mmGRBM_CAM_INDEX_BASE_IDX 1
7028#define mmGRBM_HYP_CAM_INDEX 0x5a04
7029#define mmGRBM_HYP_CAM_INDEX_BASE_IDX 1
7030#define mmGRBM_CAM_DATA 0x5a05
7031#define mmGRBM_CAM_DATA_BASE_IDX 1
7032#define mmGRBM_HYP_CAM_DATA 0x5a05
7033#define mmGRBM_HYP_CAM_DATA_BASE_IDX 1
7034#define mmRLC_GPU_IOV_VF_ENABLE 0x5b00
7035#define mmRLC_GPU_IOV_VF_ENABLE_BASE_IDX 1
7036#define mmRLC_GPU_IOV_CFG_REG6 0x5b06
7037#define mmRLC_GPU_IOV_CFG_REG6_BASE_IDX 1
7038#define mmRLC_GPU_IOV_CFG_REG8 0x5b20
7039#define mmRLC_GPU_IOV_CFG_REG8_BASE_IDX 1
7040#define mmRLC_RLCV_TIMER_INT_0 0x5b25
7041#define mmRLC_RLCV_TIMER_INT_0_BASE_IDX 1
7042#define mmRLC_RLCV_TIMER_CTRL 0x5b26
7043#define mmRLC_RLCV_TIMER_CTRL_BASE_IDX 1
7044#define mmRLC_RLCV_TIMER_STAT 0x5b27
7045#define mmRLC_RLCV_TIMER_STAT_BASE_IDX 1
7046#define mmRLC_GPU_IOV_VF_DOORBELL_STATUS 0x5b2a
7047#define mmRLC_GPU_IOV_VF_DOORBELL_STATUS_BASE_IDX 1
7048#define mmRLC_GPU_IOV_VF_DOORBELL_STATUS_SET 0x5b2b
7049#define mmRLC_GPU_IOV_VF_DOORBELL_STATUS_SET_BASE_IDX 1
7050#define mmRLC_GPU_IOV_VF_DOORBELL_STATUS_CLR 0x5b2c
7051#define mmRLC_GPU_IOV_VF_DOORBELL_STATUS_CLR_BASE_IDX 1
7052#define mmRLC_GPU_IOV_VF_MASK 0x5b2d
7053#define mmRLC_GPU_IOV_VF_MASK_BASE_IDX 1
7054#define mmRLC_HYP_SEMAPHORE_0 0x5b2e
7055#define mmRLC_HYP_SEMAPHORE_0_BASE_IDX 1
7056#define mmRLC_HYP_SEMAPHORE_1 0x5b2f
7057#define mmRLC_HYP_SEMAPHORE_1_BASE_IDX 1
7058#define mmRLC_CLK_CNTL 0x5b31
7059#define mmRLC_CLK_CNTL_BASE_IDX 1
7060#define mmRLC_GPU_IOV_SCH_BLOCK 0x5b34
7061#define mmRLC_GPU_IOV_SCH_BLOCK_BASE_IDX 1
7062#define mmRLC_GPU_IOV_CFG_REG1 0x5b35
7063#define mmRLC_GPU_IOV_CFG_REG1_BASE_IDX 1
7064#define mmRLC_GPU_IOV_CFG_REG2 0x5b36
7065#define mmRLC_GPU_IOV_CFG_REG2_BASE_IDX 1
7066#define mmRLC_GPU_IOV_VM_BUSY_STATUS 0x5b37
7067#define mmRLC_GPU_IOV_VM_BUSY_STATUS_BASE_IDX 1
7068#define mmRLC_GPU_IOV_SCH_0 0x5b38
7069#define mmRLC_GPU_IOV_SCH_0_BASE_IDX 1
7070#define mmRLC_GPU_IOV_ACTIVE_FCN_ID 0x5b39
7071#define mmRLC_GPU_IOV_ACTIVE_FCN_ID_BASE_IDX 1
7072#define mmRLC_GPU_IOV_SCH_3 0x5b3a
7073#define mmRLC_GPU_IOV_SCH_3_BASE_IDX 1
7074#define mmRLC_GPU_IOV_SCH_1 0x5b3b
7075#define mmRLC_GPU_IOV_SCH_1_BASE_IDX 1
7076#define mmRLC_GPU_IOV_SCH_2 0x5b3c
7077#define mmRLC_GPU_IOV_SCH_2_BASE_IDX 1
7078#define mmRLC_GPU_IOV_INT_STAT 0x5b3f
7079#define mmRLC_GPU_IOV_INT_STAT_BASE_IDX 1
7080#define mmRLC_RLCV_TIMER_INT_1 0x5b40
7081#define mmRLC_RLCV_TIMER_INT_1_BASE_IDX 1
7082#define mmRLC_GPU_IOV_UCODE_ADDR 0x5b42
7083#define mmRLC_GPU_IOV_UCODE_ADDR_BASE_IDX 1
7084#define mmRLC_GPU_IOV_UCODE_DATA 0x5b43
7085#define mmRLC_GPU_IOV_UCODE_DATA_BASE_IDX 1
7086#define mmRLC_GPU_IOV_SCRATCH_ADDR 0x5b44
7087#define mmRLC_GPU_IOV_SCRATCH_ADDR_BASE_IDX 1
7088#define mmRLC_GPU_IOV_SCRATCH_DATA 0x5b45
7089#define mmRLC_GPU_IOV_SCRATCH_DATA_BASE_IDX 1
7090#define mmRLC_GPU_IOV_F32_CNTL 0x5b46
7091#define mmRLC_GPU_IOV_F32_CNTL_BASE_IDX 1
7092#define mmRLC_GPU_IOV_F32_RESET 0x5b47
7093#define mmRLC_GPU_IOV_F32_RESET_BASE_IDX 1
7094#define mmRLC_GPU_IOV_SDMA0_STATUS 0x5b48
7095#define mmRLC_GPU_IOV_SDMA0_STATUS_BASE_IDX 1
7096#define mmRLC_GPU_IOV_SDMA1_STATUS 0x5b49
7097#define mmRLC_GPU_IOV_SDMA1_STATUS_BASE_IDX 1
7098#define mmRLC_GPU_IOV_SMU_RESPONSE 0x5b4a
7099#define mmRLC_GPU_IOV_SMU_RESPONSE_BASE_IDX 1
7100#define mmRLC_GPU_IOV_VIRT_RESET_REQ 0x5b4c
7101#define mmRLC_GPU_IOV_VIRT_RESET_REQ_BASE_IDX 1
7102#define mmRLC_GPU_IOV_RLC_RESPONSE 0x5b4d
7103#define mmRLC_GPU_IOV_RLC_RESPONSE_BASE_IDX 1
7104#define mmRLC_GPU_IOV_INT_DISABLE 0x5b4e
7105#define mmRLC_GPU_IOV_INT_DISABLE_BASE_IDX 1
7106#define mmRLC_GPU_IOV_INT_FORCE 0x5b4f
7107#define mmRLC_GPU_IOV_INT_FORCE_BASE_IDX 1
7108#define mmRLC_GPU_IOV_SDMA0_BUSY_STATUS 0x5b50
7109#define mmRLC_GPU_IOV_SDMA0_BUSY_STATUS_BASE_IDX 1
7110#define mmRLC_GPU_IOV_SDMA1_BUSY_STATUS 0x5b51
7111#define mmRLC_GPU_IOV_SDMA1_BUSY_STATUS_BASE_IDX 1
7112#define mmRLC_HYP_SEMAPHORE_2 0x5b52
7113#define mmRLC_HYP_SEMAPHORE_2_BASE_IDX 1
7114#define mmRLC_HYP_SEMAPHORE_3 0x5b53
7115#define mmRLC_HYP_SEMAPHORE_3_BASE_IDX 1
7116
7117
7118// addressBlock: gccacind
7119// base address: 0x0
7120#define ixGC_CAC_CNTL 0x0000
7121#define ixGC_CAC_OVR_SEL 0x0001
7122#define ixGC_CAC_OVR_VAL 0x0002
7123#define ixGC_CAC_WEIGHT_BCI_0 0x0003
7124#define ixGC_CAC_WEIGHT_CB_0 0x0004
7125#define ixGC_CAC_WEIGHT_CB_1 0x0005
7126#define ixGC_CAC_WEIGHT_CP_0 0x0008
7127#define ixGC_CAC_WEIGHT_CP_1 0x0009
7128#define ixGC_CAC_WEIGHT_DB_0 0x000a
7129#define ixGC_CAC_WEIGHT_DB_1 0x000b
7130#define ixGC_CAC_WEIGHT_GDS_0 0x000e
7131#define ixGC_CAC_WEIGHT_GDS_1 0x000f
7132#define ixGC_CAC_WEIGHT_IA_0 0x0010
7133#define ixGC_CAC_WEIGHT_LDS_0 0x0011
7134#define ixGC_CAC_WEIGHT_LDS_1 0x0012
7135#define ixGC_CAC_WEIGHT_PA_0 0x0013
7136#define ixGC_CAC_WEIGHT_PC_0 0x0014
7137#define ixGC_CAC_WEIGHT_SC_0 0x0015
7138#define ixGC_CAC_WEIGHT_SPI_0 0x0016
7139#define ixGC_CAC_WEIGHT_SPI_1 0x0017
7140#define ixGC_CAC_WEIGHT_SPI_2 0x0018
7141#define ixGC_CAC_WEIGHT_SQ_0 0x001a
7142#define ixGC_CAC_WEIGHT_SQ_1 0x001b
7143#define ixGC_CAC_WEIGHT_SQ_2 0x001c
7144#define ixGC_CAC_WEIGHT_SQ_3 0x001d
7145#define ixGC_CAC_WEIGHT_SQ_4 0x001e
7146#define ixGC_CAC_WEIGHT_SX_0 0x001f
7147#define ixGC_CAC_WEIGHT_SXRB_0 0x0020
7148#define ixGC_CAC_WEIGHT_TA_0 0x0021
7149#define ixGC_CAC_WEIGHT_TCC_0 0x0022
7150#define ixGC_CAC_WEIGHT_TCC_1 0x0023
7151#define ixGC_CAC_WEIGHT_TCC_2 0x0024
7152#define ixGC_CAC_WEIGHT_TCP_0 0x0025
7153#define ixGC_CAC_WEIGHT_TCP_1 0x0026
7154#define ixGC_CAC_WEIGHT_TCP_2 0x0027
7155#define ixGC_CAC_WEIGHT_TD_0 0x0028
7156#define ixGC_CAC_WEIGHT_TD_1 0x0029
7157#define ixGC_CAC_WEIGHT_TD_2 0x002a
7158#define ixGC_CAC_WEIGHT_VGT_0 0x002b
7159#define ixGC_CAC_WEIGHT_VGT_1 0x002c
7160#define ixGC_CAC_WEIGHT_WD_0 0x002d
7161#define ixGC_CAC_WEIGHT_CU_0 0x0032
7162#define ixGC_CAC_ACC_BCI0 0x0042
7163#define ixGC_CAC_ACC_CB0 0x0043
7164#define ixGC_CAC_ACC_CB1 0x0044
7165#define ixGC_CAC_ACC_CB2 0x0045
7166#define ixGC_CAC_ACC_CB3 0x0046
7167#define ixGC_CAC_ACC_CP0 0x004b
7168#define ixGC_CAC_ACC_CP1 0x004c
7169#define ixGC_CAC_ACC_CP2 0x004d
7170#define ixGC_CAC_ACC_DB0 0x004e
7171#define ixGC_CAC_ACC_DB1 0x004f
7172#define ixGC_CAC_ACC_DB2 0x0050
7173#define ixGC_CAC_ACC_DB3 0x0051
7174#define ixGC_CAC_ACC_GDS0 0x0056
7175#define ixGC_CAC_ACC_GDS1 0x0057
7176#define ixGC_CAC_ACC_GDS2 0x0058
7177#define ixGC_CAC_ACC_GDS3 0x0059
7178#define ixGC_CAC_ACC_IA0 0x005a
7179#define ixGC_CAC_ACC_LDS0 0x005b
7180#define ixGC_CAC_ACC_LDS1 0x005c
7181#define ixGC_CAC_ACC_LDS2 0x005d
7182#define ixGC_CAC_ACC_LDS3 0x005e
7183#define ixGC_CAC_ACC_PA0 0x005f
7184#define ixGC_CAC_ACC_PA1 0x0060
7185#define ixGC_CAC_ACC_PC0 0x0061
7186#define ixGC_CAC_ACC_SC0 0x0062
7187#define ixGC_CAC_ACC_SPI0 0x0063
7188#define ixGC_CAC_ACC_SPI1 0x0064
7189#define ixGC_CAC_ACC_SPI2 0x0065
7190#define ixGC_CAC_ACC_SPI3 0x0066
7191#define ixGC_CAC_ACC_SPI4 0x0067
7192#define ixGC_CAC_ACC_SPI5 0x0068
7193#define ixGC_CAC_WEIGHT_UTCL2_ATCL2_0 0x006f
7194#define ixGC_CAC_ACC_EA0 0x0070
7195#define ixGC_CAC_ACC_EA1 0x0071
7196#define ixGC_CAC_ACC_EA2 0x0072
7197#define ixGC_CAC_ACC_EA3 0x0073
7198#define ixGC_CAC_ACC_UTCL2_ATCL20 0x0074
7199#define ixGC_CAC_OVRD_EA 0x0075
7200#define ixGC_CAC_OVRD_UTCL2_ATCL2 0x0076
7201#define ixGC_CAC_WEIGHT_EA_0 0x0077
7202#define ixGC_CAC_WEIGHT_EA_1 0x0078
7203#define ixGC_CAC_WEIGHT_RMI_0 0x0079
7204#define ixGC_CAC_ACC_RMI0 0x007a
7205#define ixGC_CAC_OVRD_RMI 0x007b
7206#define ixGC_CAC_WEIGHT_UTCL2_ATCL2_1 0x007c
7207#define ixGC_CAC_ACC_UTCL2_ATCL21 0x007d
7208#define ixGC_CAC_ACC_UTCL2_ATCL22 0x007e
7209#define ixGC_CAC_ACC_UTCL2_ATCL23 0x007f
7210#define ixGC_CAC_ACC_EA4 0x0080
7211#define ixGC_CAC_ACC_EA5 0x0081
7212#define ixGC_CAC_WEIGHT_EA_2 0x0082
7213#define ixGC_CAC_ACC_SQ0_LOWER 0x0089
7214#define ixGC_CAC_ACC_SQ0_UPPER 0x008a
7215#define ixGC_CAC_ACC_SQ1_LOWER 0x008b
7216#define ixGC_CAC_ACC_SQ1_UPPER 0x008c
7217#define ixGC_CAC_ACC_SQ2_LOWER 0x008d
7218#define ixGC_CAC_ACC_SQ2_UPPER 0x008e
7219#define ixGC_CAC_ACC_SQ3_LOWER 0x008f
7220#define ixGC_CAC_ACC_SQ3_UPPER 0x0090
7221#define ixGC_CAC_ACC_SQ4_LOWER 0x0091
7222#define ixGC_CAC_ACC_SQ4_UPPER 0x0092
7223#define ixGC_CAC_ACC_SQ5_LOWER 0x0093
7224#define ixGC_CAC_ACC_SQ5_UPPER 0x0094
7225#define ixGC_CAC_ACC_SQ6_LOWER 0x0095
7226#define ixGC_CAC_ACC_SQ6_UPPER 0x0096
7227#define ixGC_CAC_ACC_SQ7_LOWER 0x0097
7228#define ixGC_CAC_ACC_SQ7_UPPER 0x0098
7229#define ixGC_CAC_ACC_SQ8_LOWER 0x0099
7230#define ixGC_CAC_ACC_SQ8_UPPER 0x009a
7231#define ixGC_CAC_ACC_SX0 0x009b
7232#define ixGC_CAC_ACC_SXRB0 0x009c
7233#define ixGC_CAC_ACC_SXRB1 0x009d
7234#define ixGC_CAC_ACC_TA0 0x009e
7235#define ixGC_CAC_ACC_TCC0 0x009f
7236#define ixGC_CAC_ACC_TCC1 0x00a0
7237#define ixGC_CAC_ACC_TCC2 0x00a1
7238#define ixGC_CAC_ACC_TCC3 0x00a2
7239#define ixGC_CAC_ACC_TCC4 0x00a3
7240#define ixGC_CAC_ACC_TCP0 0x00a4
7241#define ixGC_CAC_ACC_TCP1 0x00a5
7242#define ixGC_CAC_ACC_TCP2 0x00a6
7243#define ixGC_CAC_ACC_TCP3 0x00a7
7244#define ixGC_CAC_ACC_TCP4 0x00a8
7245#define ixGC_CAC_ACC_TD0 0x00a9
7246#define ixGC_CAC_ACC_TD1 0x00aa
7247#define ixGC_CAC_ACC_TD2 0x00ab
7248#define ixGC_CAC_ACC_TD3 0x00ac
7249#define ixGC_CAC_ACC_TD4 0x00ad
7250#define ixGC_CAC_ACC_TD5 0x00ae
7251#define ixGC_CAC_ACC_VGT0 0x00af
7252#define ixGC_CAC_ACC_VGT1 0x00b0
7253#define ixGC_CAC_ACC_VGT2 0x00b1
7254#define ixGC_CAC_ACC_WD0 0x00b2
7255#define ixGC_CAC_ACC_CU0 0x00ba
7256#define ixGC_CAC_ACC_CU1 0x00bb
7257#define ixGC_CAC_ACC_CU2 0x00bc
7258#define ixGC_CAC_ACC_CU3 0x00bd
7259#define ixGC_CAC_ACC_CU4 0x00be
7260#define ixGC_CAC_OVRD_BCI 0x00da
7261#define ixGC_CAC_OVRD_CB 0x00db
7262#define ixGC_CAC_OVRD_CP 0x00dd
7263#define ixGC_CAC_OVRD_DB 0x00de
7264#define ixGC_CAC_OVRD_GDS 0x00e0
7265#define ixGC_CAC_OVRD_IA 0x00e1
7266#define ixGC_CAC_OVRD_LDS 0x00e2
7267#define ixGC_CAC_OVRD_PA 0x00e3
7268#define ixGC_CAC_OVRD_PC 0x00e4
7269#define ixGC_CAC_OVRD_SC 0x00e5
7270#define ixGC_CAC_OVRD_SPI 0x00e6
7271#define ixGC_CAC_OVRD_CU 0x00e7
7272#define ixGC_CAC_OVRD_SQ 0x00e8
7273#define ixGC_CAC_OVRD_SX 0x00e9
7274#define ixGC_CAC_OVRD_SXRB 0x00ea
7275#define ixGC_CAC_OVRD_TA 0x00eb
7276#define ixGC_CAC_OVRD_TCC 0x00ec
7277#define ixGC_CAC_OVRD_TCP 0x00ed
7278#define ixGC_CAC_OVRD_TD 0x00ee
7279#define ixGC_CAC_OVRD_VGT 0x00ef
7280#define ixGC_CAC_OVRD_WD 0x00f0
7281#define ixGC_CAC_ACC_BCI1 0x00ff
7282#define ixGC_CAC_WEIGHT_UTCL2_ATCL2_2 0x0100
7283#define ixGC_CAC_WEIGHT_UTCL2_ROUTER_0 0x0101
7284#define ixGC_CAC_WEIGHT_UTCL2_ROUTER_1 0x0102
7285#define ixGC_CAC_WEIGHT_UTCL2_ROUTER_2 0x0103
7286#define ixGC_CAC_WEIGHT_UTCL2_ROUTER_3 0x0104
7287#define ixGC_CAC_WEIGHT_UTCL2_ROUTER_4 0x0105
7288#define ixGC_CAC_WEIGHT_UTCL2_VML2_0 0x0106
7289#define ixGC_CAC_WEIGHT_UTCL2_VML2_1 0x0107
7290#define ixGC_CAC_WEIGHT_UTCL2_VML2_2 0x0108
7291#define ixGC_CAC_ACC_UTCL2_ATCL24 0x0109
7292#define ixGC_CAC_ACC_UTCL2_ROUTER0 0x010a
7293#define ixGC_CAC_ACC_UTCL2_ROUTER1 0x010b
7294#define ixGC_CAC_ACC_UTCL2_ROUTER2 0x010c
7295#define ixGC_CAC_ACC_UTCL2_ROUTER3 0x010d
7296#define ixGC_CAC_ACC_UTCL2_ROUTER4 0x010e
7297#define ixGC_CAC_ACC_UTCL2_ROUTER5 0x010f
7298#define ixGC_CAC_ACC_UTCL2_ROUTER6 0x0110
7299#define ixGC_CAC_ACC_UTCL2_ROUTER7 0x0111
7300#define ixGC_CAC_ACC_UTCL2_ROUTER8 0x0112
7301#define ixGC_CAC_ACC_UTCL2_ROUTER9 0x0113
7302#define ixGC_CAC_ACC_UTCL2_VML20 0x0114
7303#define ixGC_CAC_ACC_UTCL2_VML21 0x0115
7304#define ixGC_CAC_ACC_UTCL2_VML22 0x0116
7305#define ixGC_CAC_ACC_UTCL2_VML23 0x0117
7306#define ixGC_CAC_ACC_UTCL2_VML24 0x0118
7307#define ixGC_CAC_OVRD_UTCL2_ROUTER 0x0119
7308#define ixGC_CAC_OVRD_UTCL2_VML2 0x011a
7309#define ixGC_CAC_WEIGHT_UTCL2_WALKER_0 0x011b
7310#define ixGC_CAC_WEIGHT_UTCL2_WALKER_1 0x011c
7311#define ixGC_CAC_WEIGHT_UTCL2_WALKER_2 0x011d
7312#define ixGC_CAC_ACC_UTCL2_WALKER0 0x011e
7313#define ixGC_CAC_ACC_UTCL2_WALKER1 0x011f
7314#define ixGC_CAC_ACC_UTCL2_WALKER2 0x0120
7315#define ixGC_CAC_ACC_UTCL2_WALKER3 0x0121
7316#define ixGC_CAC_ACC_UTCL2_WALKER4 0x0122
7317#define ixGC_CAC_OVRD_UTCL2_WALKER 0x0123
7318#define ixPCC_STALL_PATTERN_1_2 0x0134
7319#define ixPCC_STALL_PATTERN_3_4 0x0135
7320#define ixPCC_STALL_PATTERN_5_6 0x0136
7321#define ixPCC_STALL_PATTERN_7 0x0137
7322#define ixPCC_THROT_REINCR_FIRST_PATN_1_8 0x0138
7323#define ixPCC_THROT_REINCR_FIRST_PATN_9_16 0x0139
7324#define ixPCC_THROT_REINCR_FIRST_PATN_17_20 0x0140
7325#define ixPCC_THROT_DECR_FIRST_PATN_1_4 0x0141
7326#define ixPCC_THROT_DECR_FIRST_PATN_5_7 0x0142
7327
7328
7329// addressBlock: secacind
7330// base address: 0x0
7331#define ixSE_CAC_CNTL 0x0000
7332#define ixSE_CAC_OVR_SEL 0x0001
7333#define ixSE_CAC_OVR_VAL 0x0002
7334
7335
7336// addressBlock: sqind
7337// base address: 0x0
7338#define ixSQ_WAVE_MODE 0x0011
7339#define ixSQ_WAVE_STATUS 0x0012
7340#define ixSQ_WAVE_TRAPSTS 0x0013
7341#define ixSQ_WAVE_HW_ID 0x0014
7342#define ixSQ_WAVE_GPR_ALLOC 0x0015
7343#define ixSQ_WAVE_LDS_ALLOC 0x0016
7344#define ixSQ_WAVE_IB_STS 0x0017
7345#define ixSQ_WAVE_PC_LO 0x0018
7346#define ixSQ_WAVE_PC_HI 0x0019
7347#define ixSQ_WAVE_INST_DW0 0x001a
7348#define ixSQ_WAVE_INST_DW1 0x001b
7349#define ixSQ_WAVE_IB_DBG0 0x001c
7350#define ixSQ_WAVE_IB_DBG1 0x001d
7351#define ixSQ_WAVE_FLUSH_IB 0x001e
7352#define ixSQ_WAVE_TTMP0 0x026c
7353#define ixSQ_WAVE_TTMP1 0x026d
7354#define ixSQ_WAVE_TTMP2 0x026e
7355#define ixSQ_WAVE_TTMP3 0x026f
7356#define ixSQ_WAVE_TTMP4 0x0270
7357#define ixSQ_WAVE_TTMP5 0x0271
7358#define ixSQ_WAVE_TTMP6 0x0272
7359#define ixSQ_WAVE_TTMP7 0x0273
7360#define ixSQ_WAVE_TTMP8 0x0274
7361#define ixSQ_WAVE_TTMP9 0x0275
7362#define ixSQ_WAVE_TTMP10 0x0276
7363#define ixSQ_WAVE_TTMP11 0x0277
7364#define ixSQ_WAVE_TTMP12 0x0278
7365#define ixSQ_WAVE_TTMP13 0x0279
7366#define ixSQ_WAVE_TTMP14 0x027a
7367#define ixSQ_WAVE_TTMP15 0x027b
7368#define ixSQ_WAVE_M0 0x027c
7369#define ixSQ_WAVE_EXEC_LO 0x027e
7370#define ixSQ_WAVE_EXEC_HI 0x027f
7371#define ixSQ_INTERRUPT_WORD_AUTO_CTXID 0x20c0
7372#define ixSQ_INTERRUPT_WORD_AUTO_HI 0x20c0
7373#define ixSQ_INTERRUPT_WORD_AUTO_LO 0x20c0
7374#define ixSQ_INTERRUPT_WORD_CMN_CTXID 0x20c0
7375#define ixSQ_INTERRUPT_WORD_CMN_HI 0x20c0
7376#define ixSQ_INTERRUPT_WORD_WAVE_CTXID 0x20c0
7377#define ixSQ_INTERRUPT_WORD_WAVE_HI 0x20c0
7378#define ixSQ_INTERRUPT_WORD_WAVE_LO 0x20c0
7379
7380
7381// addressBlock: didtind
7382// base address: 0x0
7383#define ixDIDT_SQ_CTRL0 0x0000
7384#define ixDIDT_SQ_CTRL2 0x0002
7385#define ixDIDT_SQ_STALL_CTRL 0x0004
7386#define ixDIDT_SQ_TUNING_CTRL 0x0005
7387#define ixDIDT_SQ_STALL_AUTO_RELEASE_CTRL 0x0006
7388#define ixDIDT_SQ_CTRL3 0x0007
7389#define ixDIDT_SQ_STALL_PATTERN_1_2 0x0008
7390#define ixDIDT_SQ_STALL_PATTERN_3_4 0x0009
7391#define ixDIDT_SQ_STALL_PATTERN_5_6 0x000a
7392#define ixDIDT_SQ_STALL_PATTERN_7 0x000b
7393#define ixDIDT_SQ_MPD_SCALE_FACTOR 0x000c
7394#define ixDIDT_SQ_THROTTLE_CNTL0 0x000d
7395#define ixDIDT_SQ_THROTTLE_CNTL1 0x000e
7396#define ixDIDT_SQ_THROTTLE_CNTL_STATUS 0x000f
7397#define ixDIDT_SQ_WEIGHT0_3 0x0010
7398#define ixDIDT_SQ_WEIGHT4_7 0x0011
7399#define ixDIDT_SQ_WEIGHT8_11 0x0012
7400#define ixDIDT_SQ_EDC_CTRL 0x0013
7401#define ixDIDT_SQ_THROTTLE_CTRL 0x0014
7402#define ixDIDT_SQ_EDC_STALL_PATTERN_1_2 0x0015
7403#define ixDIDT_SQ_EDC_STALL_PATTERN_3_4 0x0016
7404#define ixDIDT_SQ_EDC_STALL_PATTERN_5_6 0x0017
7405#define ixDIDT_SQ_EDC_STALL_PATTERN_7 0x0018
7406#define ixDIDT_SQ_EDC_STALL_DELAY_1 0x001a
7407#define ixDIDT_SQ_EDC_STALL_DELAY_2 0x001b
7408#define ixDIDT_DB_CTRL0 0x0020
7409#define ixDIDT_DB_CTRL2 0x0022
7410#define ixDIDT_DB_STALL_CTRL 0x0024
7411#define ixDIDT_DB_TUNING_CTRL 0x0025
7412#define ixDIDT_DB_STALL_AUTO_RELEASE_CTRL 0x0026
7413#define ixDIDT_DB_CTRL3 0x0027
7414#define ixDIDT_DB_STALL_PATTERN_1_2 0x0028
7415#define ixDIDT_DB_STALL_PATTERN_3_4 0x0029
7416#define ixDIDT_DB_STALL_PATTERN_5_6 0x002a
7417#define ixDIDT_DB_STALL_PATTERN_7 0x002b
7418#define ixDIDT_DB_MPD_SCALE_FACTOR 0x002c
7419#define ixDIDT_DB_THROTTLE_CNTL0 0x002d
7420#define ixDIDT_DB_THROTTLE_CNTL1 0x002e
7421#define ixDIDT_DB_THROTTLE_CNTL_STATUS 0x002f
7422#define ixDIDT_DB_WEIGHT0_3 0x0030
7423#define ixDIDT_DB_WEIGHT4_7 0x0031
7424#define ixDIDT_DB_WEIGHT8_11 0x0032
7425#define ixDIDT_DB_EDC_CTRL 0x0033
7426#define ixDIDT_DB_THROTTLE_CTRL 0x0034
7427#define ixDIDT_DB_EDC_STALL_PATTERN_1_2 0x0035
7428#define ixDIDT_DB_EDC_STALL_PATTERN_3_4 0x0036
7429#define ixDIDT_DB_EDC_STALL_PATTERN_5_6 0x0037
7430#define ixDIDT_DB_EDC_STALL_PATTERN_7 0x0038
7431#define ixDIDT_DB_EDC_STALL_DELAY_1 0x003a
7432#define ixDIDT_TD_CTRL0 0x0040
7433#define ixDIDT_TD_CTRL2 0x0042
7434#define ixDIDT_TD_STALL_CTRL 0x0044
7435#define ixDIDT_TD_TUNING_CTRL 0x0045
7436#define ixDIDT_TD_STALL_AUTO_RELEASE_CTRL 0x0046
7437#define ixDIDT_TD_CTRL3 0x0047
7438#define ixDIDT_TD_STALL_PATTERN_1_2 0x0048
7439#define ixDIDT_TD_STALL_PATTERN_3_4 0x0049
7440#define ixDIDT_TD_STALL_PATTERN_5_6 0x004a
7441#define ixDIDT_TD_STALL_PATTERN_7 0x004b
7442#define ixDIDT_TD_MPD_SCALE_FACTOR 0x004c
7443#define ixDIDT_TD_THROTTLE_CNTL0 0x004d
7444#define ixDIDT_TD_THROTTLE_CNTL1 0x004e
7445#define ixDIDT_TD_THROTTLE_CNTL_STATUS 0x004f
7446#define ixDIDT_TD_WEIGHT0_3 0x0050
7447#define ixDIDT_TD_WEIGHT4_7 0x0051
7448#define ixDIDT_TD_WEIGHT8_11 0x0052
7449#define ixDIDT_TD_EDC_CTRL 0x0053
7450#define ixDIDT_TD_THROTTLE_CTRL 0x0054
7451#define ixDIDT_TD_EDC_STALL_PATTERN_1_2 0x0055
7452#define ixDIDT_TD_EDC_STALL_PATTERN_3_4 0x0056
7453#define ixDIDT_TD_EDC_STALL_PATTERN_5_6 0x0057
7454#define ixDIDT_TD_EDC_STALL_PATTERN_7 0x0058
7455#define ixDIDT_TD_EDC_STALL_DELAY_1 0x005a
7456#define ixDIDT_TD_EDC_STALL_DELAY_2 0x005b
7457#define ixDIDT_TCP_CTRL0 0x0060
7458#define ixDIDT_TCP_CTRL2 0x0062
7459#define ixDIDT_TCP_STALL_CTRL 0x0064
7460#define ixDIDT_TCP_TUNING_CTRL 0x0065
7461#define ixDIDT_TCP_STALL_AUTO_RELEASE_CTRL 0x0066
7462#define ixDIDT_TCP_CTRL3 0x0067
7463#define ixDIDT_TCP_STALL_PATTERN_1_2 0x0068
7464#define ixDIDT_TCP_STALL_PATTERN_3_4 0x0069
7465#define ixDIDT_TCP_STALL_PATTERN_5_6 0x006a
7466#define ixDIDT_TCP_STALL_PATTERN_7 0x006b
7467#define ixDIDT_TCP_MPD_SCALE_FACTOR 0x006c
7468#define ixDIDT_TCP_THROTTLE_CNTL0 0x006d
7469#define ixDIDT_TCP_THROTTLE_CNTL1 0x006e
7470#define ixDIDT_TCP_THROTTLE_CNTL_STATUS 0x006f
7471#define ixDIDT_TCP_WEIGHT0_3 0x0070
7472#define ixDIDT_TCP_WEIGHT4_7 0x0071
7473#define ixDIDT_TCP_WEIGHT8_11 0x0072
7474#define ixDIDT_TCP_EDC_CTRL 0x0073
7475#define ixDIDT_TCP_THROTTLE_CTRL 0x0074
7476#define ixDIDT_TCP_EDC_STALL_PATTERN_1_2 0x0075
7477#define ixDIDT_TCP_EDC_STALL_PATTERN_3_4 0x0076
7478#define ixDIDT_TCP_EDC_STALL_PATTERN_5_6 0x0077
7479#define ixDIDT_TCP_EDC_STALL_PATTERN_7 0x0078
7480#define ixDIDT_TCP_EDC_STALL_DELAY_1 0x007a
7481#define ixDIDT_TCP_EDC_STALL_DELAY_2 0x007b
7482#define ixDIDT_SQ_STALL_EVENT_COUNTER 0x00a0
7483#define ixDIDT_DB_STALL_EVENT_COUNTER 0x00a1
7484#define ixDIDT_TD_STALL_EVENT_COUNTER 0x00a2
7485#define ixDIDT_TCP_STALL_EVENT_COUNTER 0x00a3
7486#define ixDIDT_DBR_STALL_EVENT_COUNTER 0x00a4
7487#define ixDIDT_SQ_CTRL1 0x00b0
7488#define ixDIDT_SQ_EDC_THRESHOLD 0x00b1
7489#define ixDIDT_DB_CTRL1 0x00b2
7490#define ixDIDT_DB_EDC_THRESHOLD 0x00b3
7491#define ixDIDT_TD_CTRL1 0x00b4
7492#define ixDIDT_TD_EDC_THRESHOLD 0x00b5
7493#define ixDIDT_TCP_CTRL1 0x00b6
7494#define ixDIDT_TCP_EDC_THRESHOLD 0x00b7
7495
7496
7497#endif
diff --git a/drivers/gpu/drm/amd/include/asic_reg/gc/gc_9_2_1_sh_mask.h b/drivers/gpu/drm/amd/include/asic_reg/gc/gc_9_2_1_sh_mask.h
new file mode 100644
index 000000000000..6626fc262a0a
--- /dev/null
+++ b/drivers/gpu/drm/amd/include/asic_reg/gc/gc_9_2_1_sh_mask.h
@@ -0,0 +1,31160 @@
1/*
2 * Copyright (C) 2017 Advanced Micro Devices, Inc.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice shall be included
12 * in all copies or substantial portions of the Software.
13 *
14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
15 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
17 * THE COPYRIGHT HOLDER(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN
18 * AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
19 * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
20 */
21#ifndef _gc_9_2_1_SH_MASK_HEADER
22#define _gc_9_2_1_SH_MASK_HEADER
23
24
25// addressBlock: gc_grbmdec
26//GRBM_CNTL
27#define GRBM_CNTL__READ_TIMEOUT__SHIFT 0x0
28#define GRBM_CNTL__REPORT_LAST_RDERR__SHIFT 0x1f
29#define GRBM_CNTL__READ_TIMEOUT_MASK 0x000000FFL
30#define GRBM_CNTL__REPORT_LAST_RDERR_MASK 0x80000000L
31//GRBM_SKEW_CNTL
32#define GRBM_SKEW_CNTL__SKEW_TOP_THRESHOLD__SHIFT 0x0
33#define GRBM_SKEW_CNTL__SKEW_COUNT__SHIFT 0x6
34#define GRBM_SKEW_CNTL__SKEW_TOP_THRESHOLD_MASK 0x0000003FL
35#define GRBM_SKEW_CNTL__SKEW_COUNT_MASK 0x00000FC0L
36//GRBM_STATUS2
37#define GRBM_STATUS2__ME0PIPE1_CMDFIFO_AVAIL__SHIFT 0x0
38#define GRBM_STATUS2__ME0PIPE1_CF_RQ_PENDING__SHIFT 0x4
39#define GRBM_STATUS2__ME0PIPE1_PF_RQ_PENDING__SHIFT 0x5
40#define GRBM_STATUS2__ME1PIPE0_RQ_PENDING__SHIFT 0x6
41#define GRBM_STATUS2__ME1PIPE1_RQ_PENDING__SHIFT 0x7
42#define GRBM_STATUS2__ME1PIPE2_RQ_PENDING__SHIFT 0x8
43#define GRBM_STATUS2__ME1PIPE3_RQ_PENDING__SHIFT 0x9
44#define GRBM_STATUS2__ME2PIPE0_RQ_PENDING__SHIFT 0xa
45#define GRBM_STATUS2__ME2PIPE1_RQ_PENDING__SHIFT 0xb
46#define GRBM_STATUS2__ME2PIPE2_RQ_PENDING__SHIFT 0xc
47#define GRBM_STATUS2__ME2PIPE3_RQ_PENDING__SHIFT 0xd
48#define GRBM_STATUS2__RLC_RQ_PENDING__SHIFT 0xe
49#define GRBM_STATUS2__UTCL2_BUSY__SHIFT 0xf
50#define GRBM_STATUS2__EA_BUSY__SHIFT 0x10
51#define GRBM_STATUS2__RMI_BUSY__SHIFT 0x11
52#define GRBM_STATUS2__UTCL2_RQ_PENDING__SHIFT 0x12
53#define GRBM_STATUS2__CPF_RQ_PENDING__SHIFT 0x13
54#define GRBM_STATUS2__EA_LINK_BUSY__SHIFT 0x14
55#define GRBM_STATUS2__RLC_BUSY__SHIFT 0x18
56#define GRBM_STATUS2__TC_BUSY__SHIFT 0x19
57#define GRBM_STATUS2__TCC_CC_RESIDENT__SHIFT 0x1a
58#define GRBM_STATUS2__CPF_BUSY__SHIFT 0x1c
59#define GRBM_STATUS2__CPC_BUSY__SHIFT 0x1d
60#define GRBM_STATUS2__CPG_BUSY__SHIFT 0x1e
61#define GRBM_STATUS2__CPAXI_BUSY__SHIFT 0x1f
62#define GRBM_STATUS2__ME0PIPE1_CMDFIFO_AVAIL_MASK 0x0000000FL
63#define GRBM_STATUS2__ME0PIPE1_CF_RQ_PENDING_MASK 0x00000010L
64#define GRBM_STATUS2__ME0PIPE1_PF_RQ_PENDING_MASK 0x00000020L
65#define GRBM_STATUS2__ME1PIPE0_RQ_PENDING_MASK 0x00000040L
66#define GRBM_STATUS2__ME1PIPE1_RQ_PENDING_MASK 0x00000080L
67#define GRBM_STATUS2__ME1PIPE2_RQ_PENDING_MASK 0x00000100L
68#define GRBM_STATUS2__ME1PIPE3_RQ_PENDING_MASK 0x00000200L
69#define GRBM_STATUS2__ME2PIPE0_RQ_PENDING_MASK 0x00000400L
70#define GRBM_STATUS2__ME2PIPE1_RQ_PENDING_MASK 0x00000800L
71#define GRBM_STATUS2__ME2PIPE2_RQ_PENDING_MASK 0x00001000L
72#define GRBM_STATUS2__ME2PIPE3_RQ_PENDING_MASK 0x00002000L
73#define GRBM_STATUS2__RLC_RQ_PENDING_MASK 0x00004000L
74#define GRBM_STATUS2__UTCL2_BUSY_MASK 0x00008000L
75#define GRBM_STATUS2__EA_BUSY_MASK 0x00010000L
76#define GRBM_STATUS2__RMI_BUSY_MASK 0x00020000L
77#define GRBM_STATUS2__UTCL2_RQ_PENDING_MASK 0x00040000L
78#define GRBM_STATUS2__CPF_RQ_PENDING_MASK 0x00080000L
79#define GRBM_STATUS2__EA_LINK_BUSY_MASK 0x00100000L
80#define GRBM_STATUS2__RLC_BUSY_MASK 0x01000000L
81#define GRBM_STATUS2__TC_BUSY_MASK 0x02000000L
82#define GRBM_STATUS2__TCC_CC_RESIDENT_MASK 0x04000000L
83#define GRBM_STATUS2__CPF_BUSY_MASK 0x10000000L
84#define GRBM_STATUS2__CPC_BUSY_MASK 0x20000000L
85#define GRBM_STATUS2__CPG_BUSY_MASK 0x40000000L
86#define GRBM_STATUS2__CPAXI_BUSY_MASK 0x80000000L
87//GRBM_PWR_CNTL
88#define GRBM_PWR_CNTL__ALL_REQ_TYPE__SHIFT 0x0
89#define GRBM_PWR_CNTL__GFX_REQ_TYPE__SHIFT 0x2
90#define GRBM_PWR_CNTL__ALL_RSP_TYPE__SHIFT 0x4
91#define GRBM_PWR_CNTL__GFX_RSP_TYPE__SHIFT 0x6
92#define GRBM_PWR_CNTL__GFX_REQ_EN__SHIFT 0xe
93#define GRBM_PWR_CNTL__ALL_REQ_EN__SHIFT 0xf
94#define GRBM_PWR_CNTL__ALL_REQ_TYPE_MASK 0x00000003L
95#define GRBM_PWR_CNTL__GFX_REQ_TYPE_MASK 0x0000000CL
96#define GRBM_PWR_CNTL__ALL_RSP_TYPE_MASK 0x00000030L
97#define GRBM_PWR_CNTL__GFX_RSP_TYPE_MASK 0x000000C0L
98#define GRBM_PWR_CNTL__GFX_REQ_EN_MASK 0x00004000L
99#define GRBM_PWR_CNTL__ALL_REQ_EN_MASK 0x00008000L
100//GRBM_STATUS
101#define GRBM_STATUS__ME0PIPE0_CMDFIFO_AVAIL__SHIFT 0x0
102#define GRBM_STATUS__RSMU_RQ_PENDING__SHIFT 0x5
103#define GRBM_STATUS__ME0PIPE0_CF_RQ_PENDING__SHIFT 0x7
104#define GRBM_STATUS__ME0PIPE0_PF_RQ_PENDING__SHIFT 0x8
105#define GRBM_STATUS__GDS_DMA_RQ_PENDING__SHIFT 0x9
106#define GRBM_STATUS__DB_CLEAN__SHIFT 0xc
107#define GRBM_STATUS__CB_CLEAN__SHIFT 0xd
108#define GRBM_STATUS__TA_BUSY__SHIFT 0xe
109#define GRBM_STATUS__GDS_BUSY__SHIFT 0xf
110#define GRBM_STATUS__WD_BUSY_NO_DMA__SHIFT 0x10
111#define GRBM_STATUS__VGT_BUSY__SHIFT 0x11
112#define GRBM_STATUS__IA_BUSY_NO_DMA__SHIFT 0x12
113#define GRBM_STATUS__IA_BUSY__SHIFT 0x13
114#define GRBM_STATUS__SX_BUSY__SHIFT 0x14
115#define GRBM_STATUS__WD_BUSY__SHIFT 0x15
116#define GRBM_STATUS__SPI_BUSY__SHIFT 0x16
117#define GRBM_STATUS__BCI_BUSY__SHIFT 0x17
118#define GRBM_STATUS__SC_BUSY__SHIFT 0x18
119#define GRBM_STATUS__PA_BUSY__SHIFT 0x19
120#define GRBM_STATUS__DB_BUSY__SHIFT 0x1a
121#define GRBM_STATUS__CP_COHERENCY_BUSY__SHIFT 0x1c
122#define GRBM_STATUS__CP_BUSY__SHIFT 0x1d
123#define GRBM_STATUS__CB_BUSY__SHIFT 0x1e
124#define GRBM_STATUS__GUI_ACTIVE__SHIFT 0x1f
125#define GRBM_STATUS__ME0PIPE0_CMDFIFO_AVAIL_MASK 0x0000000FL
126#define GRBM_STATUS__RSMU_RQ_PENDING_MASK 0x00000020L
127#define GRBM_STATUS__ME0PIPE0_CF_RQ_PENDING_MASK 0x00000080L
128#define GRBM_STATUS__ME0PIPE0_PF_RQ_PENDING_MASK 0x00000100L
129#define GRBM_STATUS__GDS_DMA_RQ_PENDING_MASK 0x00000200L
130#define GRBM_STATUS__DB_CLEAN_MASK 0x00001000L
131#define GRBM_STATUS__CB_CLEAN_MASK 0x00002000L
132#define GRBM_STATUS__TA_BUSY_MASK 0x00004000L
133#define GRBM_STATUS__GDS_BUSY_MASK 0x00008000L
134#define GRBM_STATUS__WD_BUSY_NO_DMA_MASK 0x00010000L
135#define GRBM_STATUS__VGT_BUSY_MASK 0x00020000L
136#define GRBM_STATUS__IA_BUSY_NO_DMA_MASK 0x00040000L
137#define GRBM_STATUS__IA_BUSY_MASK 0x00080000L
138#define GRBM_STATUS__SX_BUSY_MASK 0x00100000L
139#define GRBM_STATUS__WD_BUSY_MASK 0x00200000L
140#define GRBM_STATUS__SPI_BUSY_MASK 0x00400000L
141#define GRBM_STATUS__BCI_BUSY_MASK 0x00800000L
142#define GRBM_STATUS__SC_BUSY_MASK 0x01000000L
143#define GRBM_STATUS__PA_BUSY_MASK 0x02000000L
144#define GRBM_STATUS__DB_BUSY_MASK 0x04000000L
145#define GRBM_STATUS__CP_COHERENCY_BUSY_MASK 0x10000000L
146#define GRBM_STATUS__CP_BUSY_MASK 0x20000000L
147#define GRBM_STATUS__CB_BUSY_MASK 0x40000000L
148#define GRBM_STATUS__GUI_ACTIVE_MASK 0x80000000L
149//GRBM_STATUS_SE0
150#define GRBM_STATUS_SE0__DB_CLEAN__SHIFT 0x1
151#define GRBM_STATUS_SE0__CB_CLEAN__SHIFT 0x2
152#define GRBM_STATUS_SE0__RMI_BUSY__SHIFT 0x15
153#define GRBM_STATUS_SE0__BCI_BUSY__SHIFT 0x16
154#define GRBM_STATUS_SE0__VGT_BUSY__SHIFT 0x17
155#define GRBM_STATUS_SE0__PA_BUSY__SHIFT 0x18
156#define GRBM_STATUS_SE0__TA_BUSY__SHIFT 0x19
157#define GRBM_STATUS_SE0__SX_BUSY__SHIFT 0x1a
158#define GRBM_STATUS_SE0__SPI_BUSY__SHIFT 0x1b
159#define GRBM_STATUS_SE0__SC_BUSY__SHIFT 0x1d
160#define GRBM_STATUS_SE0__DB_BUSY__SHIFT 0x1e
161#define GRBM_STATUS_SE0__CB_BUSY__SHIFT 0x1f
162#define GRBM_STATUS_SE0__DB_CLEAN_MASK 0x00000002L
163#define GRBM_STATUS_SE0__CB_CLEAN_MASK 0x00000004L
164#define GRBM_STATUS_SE0__RMI_BUSY_MASK 0x00200000L
165#define GRBM_STATUS_SE0__BCI_BUSY_MASK 0x00400000L
166#define GRBM_STATUS_SE0__VGT_BUSY_MASK 0x00800000L
167#define GRBM_STATUS_SE0__PA_BUSY_MASK 0x01000000L
168#define GRBM_STATUS_SE0__TA_BUSY_MASK 0x02000000L
169#define GRBM_STATUS_SE0__SX_BUSY_MASK 0x04000000L
170#define GRBM_STATUS_SE0__SPI_BUSY_MASK 0x08000000L
171#define GRBM_STATUS_SE0__SC_BUSY_MASK 0x20000000L
172#define GRBM_STATUS_SE0__DB_BUSY_MASK 0x40000000L
173#define GRBM_STATUS_SE0__CB_BUSY_MASK 0x80000000L
174//GRBM_STATUS_SE1
175#define GRBM_STATUS_SE1__DB_CLEAN__SHIFT 0x1
176#define GRBM_STATUS_SE1__CB_CLEAN__SHIFT 0x2
177#define GRBM_STATUS_SE1__RMI_BUSY__SHIFT 0x15
178#define GRBM_STATUS_SE1__BCI_BUSY__SHIFT 0x16
179#define GRBM_STATUS_SE1__VGT_BUSY__SHIFT 0x17
180#define GRBM_STATUS_SE1__PA_BUSY__SHIFT 0x18
181#define GRBM_STATUS_SE1__TA_BUSY__SHIFT 0x19
182#define GRBM_STATUS_SE1__SX_BUSY__SHIFT 0x1a
183#define GRBM_STATUS_SE1__SPI_BUSY__SHIFT 0x1b
184#define GRBM_STATUS_SE1__SC_BUSY__SHIFT 0x1d
185#define GRBM_STATUS_SE1__DB_BUSY__SHIFT 0x1e
186#define GRBM_STATUS_SE1__CB_BUSY__SHIFT 0x1f
187#define GRBM_STATUS_SE1__DB_CLEAN_MASK 0x00000002L
188#define GRBM_STATUS_SE1__CB_CLEAN_MASK 0x00000004L
189#define GRBM_STATUS_SE1__RMI_BUSY_MASK 0x00200000L
190#define GRBM_STATUS_SE1__BCI_BUSY_MASK 0x00400000L
191#define GRBM_STATUS_SE1__VGT_BUSY_MASK 0x00800000L
192#define GRBM_STATUS_SE1__PA_BUSY_MASK 0x01000000L
193#define GRBM_STATUS_SE1__TA_BUSY_MASK 0x02000000L
194#define GRBM_STATUS_SE1__SX_BUSY_MASK 0x04000000L
195#define GRBM_STATUS_SE1__SPI_BUSY_MASK 0x08000000L
196#define GRBM_STATUS_SE1__SC_BUSY_MASK 0x20000000L
197#define GRBM_STATUS_SE1__DB_BUSY_MASK 0x40000000L
198#define GRBM_STATUS_SE1__CB_BUSY_MASK 0x80000000L
199//GRBM_SOFT_RESET
200#define GRBM_SOFT_RESET__SOFT_RESET_CP__SHIFT 0x0
201#define GRBM_SOFT_RESET__SOFT_RESET_RLC__SHIFT 0x2
202#define GRBM_SOFT_RESET__SOFT_RESET_GFX__SHIFT 0x10
203#define GRBM_SOFT_RESET__SOFT_RESET_CPF__SHIFT 0x11
204#define GRBM_SOFT_RESET__SOFT_RESET_CPC__SHIFT 0x12
205#define GRBM_SOFT_RESET__SOFT_RESET_CPG__SHIFT 0x13
206#define GRBM_SOFT_RESET__SOFT_RESET_CAC__SHIFT 0x14
207#define GRBM_SOFT_RESET__SOFT_RESET_CPAXI__SHIFT 0x15
208#define GRBM_SOFT_RESET__SOFT_RESET_EA__SHIFT 0x16
209#define GRBM_SOFT_RESET__SOFT_RESET_CP_MASK 0x00000001L
210#define GRBM_SOFT_RESET__SOFT_RESET_RLC_MASK 0x00000004L
211#define GRBM_SOFT_RESET__SOFT_RESET_GFX_MASK 0x00010000L
212#define GRBM_SOFT_RESET__SOFT_RESET_CPF_MASK 0x00020000L
213#define GRBM_SOFT_RESET__SOFT_RESET_CPC_MASK 0x00040000L
214#define GRBM_SOFT_RESET__SOFT_RESET_CPG_MASK 0x00080000L
215#define GRBM_SOFT_RESET__SOFT_RESET_CAC_MASK 0x00100000L
216#define GRBM_SOFT_RESET__SOFT_RESET_CPAXI_MASK 0x00200000L
217#define GRBM_SOFT_RESET__SOFT_RESET_EA_MASK 0x00400000L
218//GRBM_GFX_CLKEN_CNTL
219#define GRBM_GFX_CLKEN_CNTL__PREFIX_DELAY_CNT__SHIFT 0x0
220#define GRBM_GFX_CLKEN_CNTL__POST_DELAY_CNT__SHIFT 0x8
221#define GRBM_GFX_CLKEN_CNTL__PREFIX_DELAY_CNT_MASK 0x0000000FL
222#define GRBM_GFX_CLKEN_CNTL__POST_DELAY_CNT_MASK 0x00001F00L
223//GRBM_WAIT_IDLE_CLOCKS
224#define GRBM_WAIT_IDLE_CLOCKS__WAIT_IDLE_CLOCKS__SHIFT 0x0
225#define GRBM_WAIT_IDLE_CLOCKS__WAIT_IDLE_CLOCKS_MASK 0x000000FFL
226//GRBM_STATUS_SE2
227#define GRBM_STATUS_SE2__DB_CLEAN__SHIFT 0x1
228#define GRBM_STATUS_SE2__CB_CLEAN__SHIFT 0x2
229#define GRBM_STATUS_SE2__RMI_BUSY__SHIFT 0x15
230#define GRBM_STATUS_SE2__BCI_BUSY__SHIFT 0x16
231#define GRBM_STATUS_SE2__VGT_BUSY__SHIFT 0x17
232#define GRBM_STATUS_SE2__PA_BUSY__SHIFT 0x18
233#define GRBM_STATUS_SE2__TA_BUSY__SHIFT 0x19
234#define GRBM_STATUS_SE2__SX_BUSY__SHIFT 0x1a
235#define GRBM_STATUS_SE2__SPI_BUSY__SHIFT 0x1b
236#define GRBM_STATUS_SE2__SC_BUSY__SHIFT 0x1d
237#define GRBM_STATUS_SE2__DB_BUSY__SHIFT 0x1e
238#define GRBM_STATUS_SE2__CB_BUSY__SHIFT 0x1f
239#define GRBM_STATUS_SE2__DB_CLEAN_MASK 0x00000002L
240#define GRBM_STATUS_SE2__CB_CLEAN_MASK 0x00000004L
241#define GRBM_STATUS_SE2__RMI_BUSY_MASK 0x00200000L
242#define GRBM_STATUS_SE2__BCI_BUSY_MASK 0x00400000L
243#define GRBM_STATUS_SE2__VGT_BUSY_MASK 0x00800000L
244#define GRBM_STATUS_SE2__PA_BUSY_MASK 0x01000000L
245#define GRBM_STATUS_SE2__TA_BUSY_MASK 0x02000000L
246#define GRBM_STATUS_SE2__SX_BUSY_MASK 0x04000000L
247#define GRBM_STATUS_SE2__SPI_BUSY_MASK 0x08000000L
248#define GRBM_STATUS_SE2__SC_BUSY_MASK 0x20000000L
249#define GRBM_STATUS_SE2__DB_BUSY_MASK 0x40000000L
250#define GRBM_STATUS_SE2__CB_BUSY_MASK 0x80000000L
251//GRBM_STATUS_SE3
252#define GRBM_STATUS_SE3__DB_CLEAN__SHIFT 0x1
253#define GRBM_STATUS_SE3__CB_CLEAN__SHIFT 0x2
254#define GRBM_STATUS_SE3__RMI_BUSY__SHIFT 0x15
255#define GRBM_STATUS_SE3__BCI_BUSY__SHIFT 0x16
256#define GRBM_STATUS_SE3__VGT_BUSY__SHIFT 0x17
257#define GRBM_STATUS_SE3__PA_BUSY__SHIFT 0x18
258#define GRBM_STATUS_SE3__TA_BUSY__SHIFT 0x19
259#define GRBM_STATUS_SE3__SX_BUSY__SHIFT 0x1a
260#define GRBM_STATUS_SE3__SPI_BUSY__SHIFT 0x1b
261#define GRBM_STATUS_SE3__SC_BUSY__SHIFT 0x1d
262#define GRBM_STATUS_SE3__DB_BUSY__SHIFT 0x1e
263#define GRBM_STATUS_SE3__CB_BUSY__SHIFT 0x1f
264#define GRBM_STATUS_SE3__DB_CLEAN_MASK 0x00000002L
265#define GRBM_STATUS_SE3__CB_CLEAN_MASK 0x00000004L
266#define GRBM_STATUS_SE3__RMI_BUSY_MASK 0x00200000L
267#define GRBM_STATUS_SE3__BCI_BUSY_MASK 0x00400000L
268#define GRBM_STATUS_SE3__VGT_BUSY_MASK 0x00800000L
269#define GRBM_STATUS_SE3__PA_BUSY_MASK 0x01000000L
270#define GRBM_STATUS_SE3__TA_BUSY_MASK 0x02000000L
271#define GRBM_STATUS_SE3__SX_BUSY_MASK 0x04000000L
272#define GRBM_STATUS_SE3__SPI_BUSY_MASK 0x08000000L
273#define GRBM_STATUS_SE3__SC_BUSY_MASK 0x20000000L
274#define GRBM_STATUS_SE3__DB_BUSY_MASK 0x40000000L
275#define GRBM_STATUS_SE3__CB_BUSY_MASK 0x80000000L
276//GRBM_READ_ERROR
277#define GRBM_READ_ERROR__READ_ADDRESS__SHIFT 0x2
278#define GRBM_READ_ERROR__READ_PIPEID__SHIFT 0x14
279#define GRBM_READ_ERROR__READ_MEID__SHIFT 0x16
280#define GRBM_READ_ERROR__READ_ERROR__SHIFT 0x1f
281#define GRBM_READ_ERROR__READ_ADDRESS_MASK 0x0003FFFCL
282#define GRBM_READ_ERROR__READ_PIPEID_MASK 0x00300000L
283#define GRBM_READ_ERROR__READ_MEID_MASK 0x00C00000L
284#define GRBM_READ_ERROR__READ_ERROR_MASK 0x80000000L
285//GRBM_READ_ERROR2
286#define GRBM_READ_ERROR2__READ_REQUESTER_CPF__SHIFT 0x10
287#define GRBM_READ_ERROR2__READ_REQUESTER_RSMU__SHIFT 0x11
288#define GRBM_READ_ERROR2__READ_REQUESTER_RLC__SHIFT 0x12
289#define GRBM_READ_ERROR2__READ_REQUESTER_GDS_DMA__SHIFT 0x13
290#define GRBM_READ_ERROR2__READ_REQUESTER_ME0PIPE0_CF__SHIFT 0x14
291#define GRBM_READ_ERROR2__READ_REQUESTER_ME0PIPE0_PF__SHIFT 0x15
292#define GRBM_READ_ERROR2__READ_REQUESTER_ME0PIPE1_CF__SHIFT 0x16
293#define GRBM_READ_ERROR2__READ_REQUESTER_ME0PIPE1_PF__SHIFT 0x17
294#define GRBM_READ_ERROR2__READ_REQUESTER_ME1PIPE0__SHIFT 0x18
295#define GRBM_READ_ERROR2__READ_REQUESTER_ME1PIPE1__SHIFT 0x19
296#define GRBM_READ_ERROR2__READ_REQUESTER_ME1PIPE2__SHIFT 0x1a
297#define GRBM_READ_ERROR2__READ_REQUESTER_ME1PIPE3__SHIFT 0x1b
298#define GRBM_READ_ERROR2__READ_REQUESTER_ME2PIPE0__SHIFT 0x1c
299#define GRBM_READ_ERROR2__READ_REQUESTER_ME2PIPE1__SHIFT 0x1d
300#define GRBM_READ_ERROR2__READ_REQUESTER_ME2PIPE2__SHIFT 0x1e
301#define GRBM_READ_ERROR2__READ_REQUESTER_ME2PIPE3__SHIFT 0x1f
302#define GRBM_READ_ERROR2__READ_REQUESTER_CPF_MASK 0x00010000L
303#define GRBM_READ_ERROR2__READ_REQUESTER_RSMU_MASK 0x00020000L
304#define GRBM_READ_ERROR2__READ_REQUESTER_RLC_MASK 0x00040000L
305#define GRBM_READ_ERROR2__READ_REQUESTER_GDS_DMA_MASK 0x00080000L
306#define GRBM_READ_ERROR2__READ_REQUESTER_ME0PIPE0_CF_MASK 0x00100000L
307#define GRBM_READ_ERROR2__READ_REQUESTER_ME0PIPE0_PF_MASK 0x00200000L
308#define GRBM_READ_ERROR2__READ_REQUESTER_ME0PIPE1_CF_MASK 0x00400000L
309#define GRBM_READ_ERROR2__READ_REQUESTER_ME0PIPE1_PF_MASK 0x00800000L
310#define GRBM_READ_ERROR2__READ_REQUESTER_ME1PIPE0_MASK 0x01000000L
311#define GRBM_READ_ERROR2__READ_REQUESTER_ME1PIPE1_MASK 0x02000000L
312#define GRBM_READ_ERROR2__READ_REQUESTER_ME1PIPE2_MASK 0x04000000L
313#define GRBM_READ_ERROR2__READ_REQUESTER_ME1PIPE3_MASK 0x08000000L
314#define GRBM_READ_ERROR2__READ_REQUESTER_ME2PIPE0_MASK 0x10000000L
315#define GRBM_READ_ERROR2__READ_REQUESTER_ME2PIPE1_MASK 0x20000000L
316#define GRBM_READ_ERROR2__READ_REQUESTER_ME2PIPE2_MASK 0x40000000L
317#define GRBM_READ_ERROR2__READ_REQUESTER_ME2PIPE3_MASK 0x80000000L
318//GRBM_INT_CNTL
319#define GRBM_INT_CNTL__RDERR_INT_ENABLE__SHIFT 0x0
320#define GRBM_INT_CNTL__GUI_IDLE_INT_ENABLE__SHIFT 0x13
321#define GRBM_INT_CNTL__RDERR_INT_ENABLE_MASK 0x00000001L
322#define GRBM_INT_CNTL__GUI_IDLE_INT_ENABLE_MASK 0x00080000L
323//GRBM_TRAP_OP
324#define GRBM_TRAP_OP__RW__SHIFT 0x0
325#define GRBM_TRAP_OP__RW_MASK 0x00000001L
326//GRBM_TRAP_ADDR
327#define GRBM_TRAP_ADDR__DATA__SHIFT 0x0
328#define GRBM_TRAP_ADDR__DATA_MASK 0x0003FFFFL
329//GRBM_TRAP_ADDR_MSK
330#define GRBM_TRAP_ADDR_MSK__DATA__SHIFT 0x0
331#define GRBM_TRAP_ADDR_MSK__DATA_MASK 0x0003FFFFL
332//GRBM_TRAP_WD
333#define GRBM_TRAP_WD__DATA__SHIFT 0x0
334#define GRBM_TRAP_WD__DATA_MASK 0xFFFFFFFFL
335//GRBM_TRAP_WD_MSK
336#define GRBM_TRAP_WD_MSK__DATA__SHIFT 0x0
337#define GRBM_TRAP_WD_MSK__DATA_MASK 0xFFFFFFFFL
338//GRBM_DSM_BYPASS
339#define GRBM_DSM_BYPASS__BYPASS_BITS__SHIFT 0x0
340#define GRBM_DSM_BYPASS__BYPASS_EN__SHIFT 0x2
341#define GRBM_DSM_BYPASS__BYPASS_BITS_MASK 0x00000003L
342#define GRBM_DSM_BYPASS__BYPASS_EN_MASK 0x00000004L
343//GRBM_WRITE_ERROR
344#define GRBM_WRITE_ERROR__WRITE_REQUESTER_RLC__SHIFT 0x0
345#define GRBM_WRITE_ERROR__WRITE_REQUESTER_RSMU__SHIFT 0x1
346#define GRBM_WRITE_ERROR__WRITE_SSRCID__SHIFT 0x2
347#define GRBM_WRITE_ERROR__WRITE_VFID__SHIFT 0x5
348#define GRBM_WRITE_ERROR__WRITE_VF__SHIFT 0xc
349#define GRBM_WRITE_ERROR__WRITE_VMID__SHIFT 0xd
350#define GRBM_WRITE_ERROR__WRITE_PIPEID__SHIFT 0x14
351#define GRBM_WRITE_ERROR__WRITE_MEID__SHIFT 0x16
352#define GRBM_WRITE_ERROR__WRITE_ERROR__SHIFT 0x1f
353#define GRBM_WRITE_ERROR__WRITE_REQUESTER_RLC_MASK 0x00000001L
354#define GRBM_WRITE_ERROR__WRITE_REQUESTER_RSMU_MASK 0x00000002L
355#define GRBM_WRITE_ERROR__WRITE_SSRCID_MASK 0x0000001CL
356#define GRBM_WRITE_ERROR__WRITE_VFID_MASK 0x000001E0L
357#define GRBM_WRITE_ERROR__WRITE_VF_MASK 0x00001000L
358#define GRBM_WRITE_ERROR__WRITE_VMID_MASK 0x0001E000L
359#define GRBM_WRITE_ERROR__WRITE_PIPEID_MASK 0x00300000L
360#define GRBM_WRITE_ERROR__WRITE_MEID_MASK 0x00C00000L
361#define GRBM_WRITE_ERROR__WRITE_ERROR_MASK 0x80000000L
362//GRBM_IOV_ERROR
363#define GRBM_IOV_ERROR__IOV_ADDR__SHIFT 0x2
364#define GRBM_IOV_ERROR__IOV_VFID__SHIFT 0x14
365#define GRBM_IOV_ERROR__IOV_VF__SHIFT 0x1a
366#define GRBM_IOV_ERROR__IOV_OP__SHIFT 0x1b
367#define GRBM_IOV_ERROR__IOV_ERROR__SHIFT 0x1f
368#define GRBM_IOV_ERROR__IOV_ADDR_MASK 0x000FFFFCL
369#define GRBM_IOV_ERROR__IOV_VFID_MASK 0x03F00000L
370#define GRBM_IOV_ERROR__IOV_VF_MASK 0x04000000L
371#define GRBM_IOV_ERROR__IOV_OP_MASK 0x08000000L
372#define GRBM_IOV_ERROR__IOV_ERROR_MASK 0x80000000L
373//GRBM_CHIP_REVISION
374#define GRBM_CHIP_REVISION__CHIP_REVISION__SHIFT 0x0
375#define GRBM_CHIP_REVISION__CHIP_REVISION_MASK 0x000000FFL
376//GRBM_GFX_CNTL
377#define GRBM_GFX_CNTL__PIPEID__SHIFT 0x0
378#define GRBM_GFX_CNTL__MEID__SHIFT 0x2
379#define GRBM_GFX_CNTL__VMID__SHIFT 0x4
380#define GRBM_GFX_CNTL__QUEUEID__SHIFT 0x8
381#define GRBM_GFX_CNTL__PIPEID_MASK 0x00000003L
382#define GRBM_GFX_CNTL__MEID_MASK 0x0000000CL
383#define GRBM_GFX_CNTL__VMID_MASK 0x000000F0L
384#define GRBM_GFX_CNTL__QUEUEID_MASK 0x00000700L
385//GRBM_RSMU_CFG
386#define GRBM_RSMU_CFG__APERTURE_ID__SHIFT 0x0
387#define GRBM_RSMU_CFG__QOS__SHIFT 0xc
388#define GRBM_RSMU_CFG__POSTED_WR__SHIFT 0x10
389#define GRBM_RSMU_CFG__DEBUG_MASK__SHIFT 0x11
390#define GRBM_RSMU_CFG__APERTURE_ID_MASK 0x00000FFFL
391#define GRBM_RSMU_CFG__QOS_MASK 0x0000F000L
392#define GRBM_RSMU_CFG__POSTED_WR_MASK 0x00010000L
393#define GRBM_RSMU_CFG__DEBUG_MASK_MASK 0x00020000L
394//GRBM_IH_CREDIT
395#define GRBM_IH_CREDIT__CREDIT_VALUE__SHIFT 0x0
396#define GRBM_IH_CREDIT__IH_CLIENT_ID__SHIFT 0x10
397#define GRBM_IH_CREDIT__CREDIT_VALUE_MASK 0x00000003L
398#define GRBM_IH_CREDIT__IH_CLIENT_ID_MASK 0x00FF0000L
399//GRBM_PWR_CNTL2
400#define GRBM_PWR_CNTL2__PWR_REQUEST_HALT__SHIFT 0x10
401#define GRBM_PWR_CNTL2__PWR_GFX3D_REQUEST_HALT__SHIFT 0x14
402#define GRBM_PWR_CNTL2__PWR_REQUEST_HALT_MASK 0x00010000L
403#define GRBM_PWR_CNTL2__PWR_GFX3D_REQUEST_HALT_MASK 0x00100000L
404//GRBM_UTCL2_INVAL_RANGE_START
405#define GRBM_UTCL2_INVAL_RANGE_START__DATA__SHIFT 0x0
406#define GRBM_UTCL2_INVAL_RANGE_START__DATA_MASK 0x0003FFFFL
407//GRBM_UTCL2_INVAL_RANGE_END
408#define GRBM_UTCL2_INVAL_RANGE_END__DATA__SHIFT 0x0
409#define GRBM_UTCL2_INVAL_RANGE_END__DATA_MASK 0x0003FFFFL
410//GRBM_RSMU_READ_ERROR
411#define GRBM_RSMU_READ_ERROR__RSMU_READ_ADDRESS__SHIFT 0x2
412#define GRBM_RSMU_READ_ERROR__RSMU_READ_VF__SHIFT 0x14
413#define GRBM_RSMU_READ_ERROR__RSMU_READ_VFID__SHIFT 0x15
414#define GRBM_RSMU_READ_ERROR__RSMU_READ_ERROR_TYPE__SHIFT 0x1b
415#define GRBM_RSMU_READ_ERROR__RSMU_READ_ERROR__SHIFT 0x1f
416#define GRBM_RSMU_READ_ERROR__RSMU_READ_ADDRESS_MASK 0x000FFFFCL
417#define GRBM_RSMU_READ_ERROR__RSMU_READ_VF_MASK 0x00100000L
418#define GRBM_RSMU_READ_ERROR__RSMU_READ_VFID_MASK 0x07E00000L
419#define GRBM_RSMU_READ_ERROR__RSMU_READ_ERROR_TYPE_MASK 0x08000000L
420#define GRBM_RSMU_READ_ERROR__RSMU_READ_ERROR_MASK 0x80000000L
421//GRBM_CHICKEN_BITS
422#define GRBM_CHICKEN_BITS__DISABLE_CP_VMID_RESET_REQ__SHIFT 0x0
423#define GRBM_CHICKEN_BITS__DISABLE_CP_VMID_RESET_REQ_MASK 0x00000001L
424//GRBM_FENCE_RANGE0
425#define GRBM_FENCE_RANGE0__START__SHIFT 0x0
426#define GRBM_FENCE_RANGE0__END__SHIFT 0x10
427#define GRBM_FENCE_RANGE0__START_MASK 0x0000FFFFL
428#define GRBM_FENCE_RANGE0__END_MASK 0xFFFF0000L
429//GRBM_FENCE_RANGE1
430#define GRBM_FENCE_RANGE1__START__SHIFT 0x0
431#define GRBM_FENCE_RANGE1__END__SHIFT 0x10
432#define GRBM_FENCE_RANGE1__START_MASK 0x0000FFFFL
433#define GRBM_FENCE_RANGE1__END_MASK 0xFFFF0000L
434//GRBM_NOWHERE
435#define GRBM_NOWHERE__DATA__SHIFT 0x0
436#define GRBM_NOWHERE__DATA_MASK 0xFFFFFFFFL
437//GRBM_SCRATCH_REG0
438#define GRBM_SCRATCH_REG0__SCRATCH_REG0__SHIFT 0x0
439#define GRBM_SCRATCH_REG0__SCRATCH_REG0_MASK 0xFFFFFFFFL
440//GRBM_SCRATCH_REG1
441#define GRBM_SCRATCH_REG1__SCRATCH_REG1__SHIFT 0x0
442#define GRBM_SCRATCH_REG1__SCRATCH_REG1_MASK 0xFFFFFFFFL
443//GRBM_SCRATCH_REG2
444#define GRBM_SCRATCH_REG2__SCRATCH_REG2__SHIFT 0x0
445#define GRBM_SCRATCH_REG2__SCRATCH_REG2_MASK 0xFFFFFFFFL
446//GRBM_SCRATCH_REG3
447#define GRBM_SCRATCH_REG3__SCRATCH_REG3__SHIFT 0x0
448#define GRBM_SCRATCH_REG3__SCRATCH_REG3_MASK 0xFFFFFFFFL
449//GRBM_SCRATCH_REG4
450#define GRBM_SCRATCH_REG4__SCRATCH_REG4__SHIFT 0x0
451#define GRBM_SCRATCH_REG4__SCRATCH_REG4_MASK 0xFFFFFFFFL
452//GRBM_SCRATCH_REG5
453#define GRBM_SCRATCH_REG5__SCRATCH_REG5__SHIFT 0x0
454#define GRBM_SCRATCH_REG5__SCRATCH_REG5_MASK 0xFFFFFFFFL
455//GRBM_SCRATCH_REG6
456#define GRBM_SCRATCH_REG6__SCRATCH_REG6__SHIFT 0x0
457#define GRBM_SCRATCH_REG6__SCRATCH_REG6_MASK 0xFFFFFFFFL
458//GRBM_SCRATCH_REG7
459#define GRBM_SCRATCH_REG7__SCRATCH_REG7__SHIFT 0x0
460#define GRBM_SCRATCH_REG7__SCRATCH_REG7_MASK 0xFFFFFFFFL
461
462
463// addressBlock: gc_cpdec
464//CP_CPC_STATUS
465#define CP_CPC_STATUS__MEC1_BUSY__SHIFT 0x0
466#define CP_CPC_STATUS__MEC2_BUSY__SHIFT 0x1
467#define CP_CPC_STATUS__DC0_BUSY__SHIFT 0x2
468#define CP_CPC_STATUS__DC1_BUSY__SHIFT 0x3
469#define CP_CPC_STATUS__RCIU1_BUSY__SHIFT 0x4
470#define CP_CPC_STATUS__RCIU2_BUSY__SHIFT 0x5
471#define CP_CPC_STATUS__ROQ1_BUSY__SHIFT 0x6
472#define CP_CPC_STATUS__ROQ2_BUSY__SHIFT 0x7
473#define CP_CPC_STATUS__TCIU_BUSY__SHIFT 0xa
474#define CP_CPC_STATUS__SCRATCH_RAM_BUSY__SHIFT 0xb
475#define CP_CPC_STATUS__QU_BUSY__SHIFT 0xc
476#define CP_CPC_STATUS__UTCL2IU_BUSY__SHIFT 0xd
477#define CP_CPC_STATUS__SAVE_RESTORE_BUSY__SHIFT 0xe
478#define CP_CPC_STATUS__CPG_CPC_BUSY__SHIFT 0x1d
479#define CP_CPC_STATUS__CPF_CPC_BUSY__SHIFT 0x1e
480#define CP_CPC_STATUS__CPC_BUSY__SHIFT 0x1f
481#define CP_CPC_STATUS__MEC1_BUSY_MASK 0x00000001L
482#define CP_CPC_STATUS__MEC2_BUSY_MASK 0x00000002L
483#define CP_CPC_STATUS__DC0_BUSY_MASK 0x00000004L
484#define CP_CPC_STATUS__DC1_BUSY_MASK 0x00000008L
485#define CP_CPC_STATUS__RCIU1_BUSY_MASK 0x00000010L
486#define CP_CPC_STATUS__RCIU2_BUSY_MASK 0x00000020L
487#define CP_CPC_STATUS__ROQ1_BUSY_MASK 0x00000040L
488#define CP_CPC_STATUS__ROQ2_BUSY_MASK 0x00000080L
489#define CP_CPC_STATUS__TCIU_BUSY_MASK 0x00000400L
490#define CP_CPC_STATUS__SCRATCH_RAM_BUSY_MASK 0x00000800L
491#define CP_CPC_STATUS__QU_BUSY_MASK 0x00001000L
492#define CP_CPC_STATUS__UTCL2IU_BUSY_MASK 0x00002000L
493#define CP_CPC_STATUS__SAVE_RESTORE_BUSY_MASK 0x00004000L
494#define CP_CPC_STATUS__CPG_CPC_BUSY_MASK 0x20000000L
495#define CP_CPC_STATUS__CPF_CPC_BUSY_MASK 0x40000000L
496#define CP_CPC_STATUS__CPC_BUSY_MASK 0x80000000L
497//CP_CPC_BUSY_STAT
498#define CP_CPC_BUSY_STAT__MEC1_LOAD_BUSY__SHIFT 0x0
499#define CP_CPC_BUSY_STAT__MEC1_SEMAPOHRE_BUSY__SHIFT 0x1
500#define CP_CPC_BUSY_STAT__MEC1_MUTEX_BUSY__SHIFT 0x2
501#define CP_CPC_BUSY_STAT__MEC1_MESSAGE_BUSY__SHIFT 0x3
502#define CP_CPC_BUSY_STAT__MEC1_EOP_QUEUE_BUSY__SHIFT 0x4
503#define CP_CPC_BUSY_STAT__MEC1_IQ_QUEUE_BUSY__SHIFT 0x5
504#define CP_CPC_BUSY_STAT__MEC1_IB_QUEUE_BUSY__SHIFT 0x6
505#define CP_CPC_BUSY_STAT__MEC1_TC_BUSY__SHIFT 0x7
506#define CP_CPC_BUSY_STAT__MEC1_DMA_BUSY__SHIFT 0x8
507#define CP_CPC_BUSY_STAT__MEC1_PARTIAL_FLUSH_BUSY__SHIFT 0x9
508#define CP_CPC_BUSY_STAT__MEC1_PIPE0_BUSY__SHIFT 0xa
509#define CP_CPC_BUSY_STAT__MEC1_PIPE1_BUSY__SHIFT 0xb
510#define CP_CPC_BUSY_STAT__MEC1_PIPE2_BUSY__SHIFT 0xc
511#define CP_CPC_BUSY_STAT__MEC1_PIPE3_BUSY__SHIFT 0xd
512#define CP_CPC_BUSY_STAT__MEC2_LOAD_BUSY__SHIFT 0x10
513#define CP_CPC_BUSY_STAT__MEC2_SEMAPOHRE_BUSY__SHIFT 0x11
514#define CP_CPC_BUSY_STAT__MEC2_MUTEX_BUSY__SHIFT 0x12
515#define CP_CPC_BUSY_STAT__MEC2_MESSAGE_BUSY__SHIFT 0x13
516#define CP_CPC_BUSY_STAT__MEC2_EOP_QUEUE_BUSY__SHIFT 0x14
517#define CP_CPC_BUSY_STAT__MEC2_IQ_QUEUE_BUSY__SHIFT 0x15
518#define CP_CPC_BUSY_STAT__MEC2_IB_QUEUE_BUSY__SHIFT 0x16
519#define CP_CPC_BUSY_STAT__MEC2_TC_BUSY__SHIFT 0x17
520#define CP_CPC_BUSY_STAT__MEC2_DMA_BUSY__SHIFT 0x18
521#define CP_CPC_BUSY_STAT__MEC2_PARTIAL_FLUSH_BUSY__SHIFT 0x19
522#define CP_CPC_BUSY_STAT__MEC2_PIPE0_BUSY__SHIFT 0x1a
523#define CP_CPC_BUSY_STAT__MEC2_PIPE1_BUSY__SHIFT 0x1b
524#define CP_CPC_BUSY_STAT__MEC2_PIPE2_BUSY__SHIFT 0x1c
525#define CP_CPC_BUSY_STAT__MEC2_PIPE3_BUSY__SHIFT 0x1d
526#define CP_CPC_BUSY_STAT__MEC1_LOAD_BUSY_MASK 0x00000001L
527#define CP_CPC_BUSY_STAT__MEC1_SEMAPOHRE_BUSY_MASK 0x00000002L
528#define CP_CPC_BUSY_STAT__MEC1_MUTEX_BUSY_MASK 0x00000004L
529#define CP_CPC_BUSY_STAT__MEC1_MESSAGE_BUSY_MASK 0x00000008L
530#define CP_CPC_BUSY_STAT__MEC1_EOP_QUEUE_BUSY_MASK 0x00000010L
531#define CP_CPC_BUSY_STAT__MEC1_IQ_QUEUE_BUSY_MASK 0x00000020L
532#define CP_CPC_BUSY_STAT__MEC1_IB_QUEUE_BUSY_MASK 0x00000040L
533#define CP_CPC_BUSY_STAT__MEC1_TC_BUSY_MASK 0x00000080L
534#define CP_CPC_BUSY_STAT__MEC1_DMA_BUSY_MASK 0x00000100L
535#define CP_CPC_BUSY_STAT__MEC1_PARTIAL_FLUSH_BUSY_MASK 0x00000200L
536#define CP_CPC_BUSY_STAT__MEC1_PIPE0_BUSY_MASK 0x00000400L
537#define CP_CPC_BUSY_STAT__MEC1_PIPE1_BUSY_MASK 0x00000800L
538#define CP_CPC_BUSY_STAT__MEC1_PIPE2_BUSY_MASK 0x00001000L
539#define CP_CPC_BUSY_STAT__MEC1_PIPE3_BUSY_MASK 0x00002000L
540#define CP_CPC_BUSY_STAT__MEC2_LOAD_BUSY_MASK 0x00010000L
541#define CP_CPC_BUSY_STAT__MEC2_SEMAPOHRE_BUSY_MASK 0x00020000L
542#define CP_CPC_BUSY_STAT__MEC2_MUTEX_BUSY_MASK 0x00040000L
543#define CP_CPC_BUSY_STAT__MEC2_MESSAGE_BUSY_MASK 0x00080000L
544#define CP_CPC_BUSY_STAT__MEC2_EOP_QUEUE_BUSY_MASK 0x00100000L
545#define CP_CPC_BUSY_STAT__MEC2_IQ_QUEUE_BUSY_MASK 0x00200000L
546#define CP_CPC_BUSY_STAT__MEC2_IB_QUEUE_BUSY_MASK 0x00400000L
547#define CP_CPC_BUSY_STAT__MEC2_TC_BUSY_MASK 0x00800000L
548#define CP_CPC_BUSY_STAT__MEC2_DMA_BUSY_MASK 0x01000000L
549#define CP_CPC_BUSY_STAT__MEC2_PARTIAL_FLUSH_BUSY_MASK 0x02000000L
550#define CP_CPC_BUSY_STAT__MEC2_PIPE0_BUSY_MASK 0x04000000L
551#define CP_CPC_BUSY_STAT__MEC2_PIPE1_BUSY_MASK 0x08000000L
552#define CP_CPC_BUSY_STAT__MEC2_PIPE2_BUSY_MASK 0x10000000L
553#define CP_CPC_BUSY_STAT__MEC2_PIPE3_BUSY_MASK 0x20000000L
554//CP_CPC_STALLED_STAT1
555#define CP_CPC_STALLED_STAT1__RCIU_TX_FREE_STALL__SHIFT 0x3
556#define CP_CPC_STALLED_STAT1__RCIU_PRIV_VIOLATION__SHIFT 0x4
557#define CP_CPC_STALLED_STAT1__TCIU_TX_FREE_STALL__SHIFT 0x6
558#define CP_CPC_STALLED_STAT1__MEC1_DECODING_PACKET__SHIFT 0x8
559#define CP_CPC_STALLED_STAT1__MEC1_WAIT_ON_RCIU__SHIFT 0x9
560#define CP_CPC_STALLED_STAT1__MEC1_WAIT_ON_RCIU_READ__SHIFT 0xa
561#define CP_CPC_STALLED_STAT1__MEC1_WAIT_ON_ROQ_DATA__SHIFT 0xd
562#define CP_CPC_STALLED_STAT1__MEC2_DECODING_PACKET__SHIFT 0x10
563#define CP_CPC_STALLED_STAT1__MEC2_WAIT_ON_RCIU__SHIFT 0x11
564#define CP_CPC_STALLED_STAT1__MEC2_WAIT_ON_RCIU_READ__SHIFT 0x12
565#define CP_CPC_STALLED_STAT1__MEC2_WAIT_ON_ROQ_DATA__SHIFT 0x15
566#define CP_CPC_STALLED_STAT1__UTCL2IU_WAITING_ON_FREE__SHIFT 0x16
567#define CP_CPC_STALLED_STAT1__UTCL2IU_WAITING_ON_TAGS__SHIFT 0x17
568#define CP_CPC_STALLED_STAT1__UTCL1_WAITING_ON_TRANS__SHIFT 0x18
569#define CP_CPC_STALLED_STAT1__RCIU_TX_FREE_STALL_MASK 0x00000008L
570#define CP_CPC_STALLED_STAT1__RCIU_PRIV_VIOLATION_MASK 0x00000010L
571#define CP_CPC_STALLED_STAT1__TCIU_TX_FREE_STALL_MASK 0x00000040L
572#define CP_CPC_STALLED_STAT1__MEC1_DECODING_PACKET_MASK 0x00000100L
573#define CP_CPC_STALLED_STAT1__MEC1_WAIT_ON_RCIU_MASK 0x00000200L
574#define CP_CPC_STALLED_STAT1__MEC1_WAIT_ON_RCIU_READ_MASK 0x00000400L
575#define CP_CPC_STALLED_STAT1__MEC1_WAIT_ON_ROQ_DATA_MASK 0x00002000L
576#define CP_CPC_STALLED_STAT1__MEC2_DECODING_PACKET_MASK 0x00010000L
577#define CP_CPC_STALLED_STAT1__MEC2_WAIT_ON_RCIU_MASK 0x00020000L
578#define CP_CPC_STALLED_STAT1__MEC2_WAIT_ON_RCIU_READ_MASK 0x00040000L
579#define CP_CPC_STALLED_STAT1__MEC2_WAIT_ON_ROQ_DATA_MASK 0x00200000L
580#define CP_CPC_STALLED_STAT1__UTCL2IU_WAITING_ON_FREE_MASK 0x00400000L
581#define CP_CPC_STALLED_STAT1__UTCL2IU_WAITING_ON_TAGS_MASK 0x00800000L
582#define CP_CPC_STALLED_STAT1__UTCL1_WAITING_ON_TRANS_MASK 0x01000000L
583//CP_CPF_STATUS
584#define CP_CPF_STATUS__POST_WPTR_GFX_BUSY__SHIFT 0x0
585#define CP_CPF_STATUS__CSF_BUSY__SHIFT 0x1
586#define CP_CPF_STATUS__ROQ_ALIGN_BUSY__SHIFT 0x4
587#define CP_CPF_STATUS__ROQ_RING_BUSY__SHIFT 0x5
588#define CP_CPF_STATUS__ROQ_INDIRECT1_BUSY__SHIFT 0x6
589#define CP_CPF_STATUS__ROQ_INDIRECT2_BUSY__SHIFT 0x7
590#define CP_CPF_STATUS__ROQ_STATE_BUSY__SHIFT 0x8
591#define CP_CPF_STATUS__ROQ_CE_RING_BUSY__SHIFT 0x9
592#define CP_CPF_STATUS__ROQ_CE_INDIRECT1_BUSY__SHIFT 0xa
593#define CP_CPF_STATUS__ROQ_CE_INDIRECT2_BUSY__SHIFT 0xb
594#define CP_CPF_STATUS__SEMAPHORE_BUSY__SHIFT 0xc
595#define CP_CPF_STATUS__INTERRUPT_BUSY__SHIFT 0xd
596#define CP_CPF_STATUS__TCIU_BUSY__SHIFT 0xe
597#define CP_CPF_STATUS__HQD_BUSY__SHIFT 0xf
598#define CP_CPF_STATUS__PRT_BUSY__SHIFT 0x10
599#define CP_CPF_STATUS__UTCL2IU_BUSY__SHIFT 0x11
600#define CP_CPF_STATUS__CPF_GFX_BUSY__SHIFT 0x1a
601#define CP_CPF_STATUS__CPF_CMP_BUSY__SHIFT 0x1b
602#define CP_CPF_STATUS__GRBM_CPF_STAT_BUSY__SHIFT 0x1c
603#define CP_CPF_STATUS__CPC_CPF_BUSY__SHIFT 0x1e
604#define CP_CPF_STATUS__CPF_BUSY__SHIFT 0x1f
605#define CP_CPF_STATUS__POST_WPTR_GFX_BUSY_MASK 0x00000001L
606#define CP_CPF_STATUS__CSF_BUSY_MASK 0x00000002L
607#define CP_CPF_STATUS__ROQ_ALIGN_BUSY_MASK 0x00000010L
608#define CP_CPF_STATUS__ROQ_RING_BUSY_MASK 0x00000020L
609#define CP_CPF_STATUS__ROQ_INDIRECT1_BUSY_MASK 0x00000040L
610#define CP_CPF_STATUS__ROQ_INDIRECT2_BUSY_MASK 0x00000080L
611#define CP_CPF_STATUS__ROQ_STATE_BUSY_MASK 0x00000100L
612#define CP_CPF_STATUS__ROQ_CE_RING_BUSY_MASK 0x00000200L
613#define CP_CPF_STATUS__ROQ_CE_INDIRECT1_BUSY_MASK 0x00000400L
614#define CP_CPF_STATUS__ROQ_CE_INDIRECT2_BUSY_MASK 0x00000800L
615#define CP_CPF_STATUS__SEMAPHORE_BUSY_MASK 0x00001000L
616#define CP_CPF_STATUS__INTERRUPT_BUSY_MASK 0x00002000L
617#define CP_CPF_STATUS__TCIU_BUSY_MASK 0x00004000L
618#define CP_CPF_STATUS__HQD_BUSY_MASK 0x00008000L
619#define CP_CPF_STATUS__PRT_BUSY_MASK 0x00010000L
620#define CP_CPF_STATUS__UTCL2IU_BUSY_MASK 0x00020000L
621#define CP_CPF_STATUS__CPF_GFX_BUSY_MASK 0x04000000L
622#define CP_CPF_STATUS__CPF_CMP_BUSY_MASK 0x08000000L
623#define CP_CPF_STATUS__GRBM_CPF_STAT_BUSY_MASK 0x30000000L
624#define CP_CPF_STATUS__CPC_CPF_BUSY_MASK 0x40000000L
625#define CP_CPF_STATUS__CPF_BUSY_MASK 0x80000000L
626//CP_CPF_BUSY_STAT
627#define CP_CPF_BUSY_STAT__REG_BUS_FIFO_BUSY__SHIFT 0x0
628#define CP_CPF_BUSY_STAT__CSF_RING_BUSY__SHIFT 0x1
629#define CP_CPF_BUSY_STAT__CSF_INDIRECT1_BUSY__SHIFT 0x2
630#define CP_CPF_BUSY_STAT__CSF_INDIRECT2_BUSY__SHIFT 0x3
631#define CP_CPF_BUSY_STAT__CSF_STATE_BUSY__SHIFT 0x4
632#define CP_CPF_BUSY_STAT__CSF_CE_INDR1_BUSY__SHIFT 0x5
633#define CP_CPF_BUSY_STAT__CSF_CE_INDR2_BUSY__SHIFT 0x6
634#define CP_CPF_BUSY_STAT__CSF_ARBITER_BUSY__SHIFT 0x7
635#define CP_CPF_BUSY_STAT__CSF_INPUT_BUSY__SHIFT 0x8
636#define CP_CPF_BUSY_STAT__OUTSTANDING_READ_TAGS__SHIFT 0x9
637#define CP_CPF_BUSY_STAT__HPD_PROCESSING_EOP_BUSY__SHIFT 0xb
638#define CP_CPF_BUSY_STAT__HQD_DISPATCH_BUSY__SHIFT 0xc
639#define CP_CPF_BUSY_STAT__HQD_IQ_TIMER_BUSY__SHIFT 0xd
640#define CP_CPF_BUSY_STAT__HQD_DMA_OFFLOAD_BUSY__SHIFT 0xe
641#define CP_CPF_BUSY_STAT__HQD_WAIT_SEMAPHORE_BUSY__SHIFT 0xf
642#define CP_CPF_BUSY_STAT__HQD_SIGNAL_SEMAPHORE_BUSY__SHIFT 0x10
643#define CP_CPF_BUSY_STAT__HQD_MESSAGE_BUSY__SHIFT 0x11
644#define CP_CPF_BUSY_STAT__HQD_PQ_FETCHER_BUSY__SHIFT 0x12
645#define CP_CPF_BUSY_STAT__HQD_IB_FETCHER_BUSY__SHIFT 0x13
646#define CP_CPF_BUSY_STAT__HQD_IQ_FETCHER_BUSY__SHIFT 0x14
647#define CP_CPF_BUSY_STAT__HQD_EOP_FETCHER_BUSY__SHIFT 0x15
648#define CP_CPF_BUSY_STAT__HQD_CONSUMED_RPTR_BUSY__SHIFT 0x16
649#define CP_CPF_BUSY_STAT__HQD_FETCHER_ARB_BUSY__SHIFT 0x17
650#define CP_CPF_BUSY_STAT__HQD_ROQ_ALIGN_BUSY__SHIFT 0x18
651#define CP_CPF_BUSY_STAT__HQD_ROQ_EOP_BUSY__SHIFT 0x19
652#define CP_CPF_BUSY_STAT__HQD_ROQ_IQ_BUSY__SHIFT 0x1a
653#define CP_CPF_BUSY_STAT__HQD_ROQ_PQ_BUSY__SHIFT 0x1b
654#define CP_CPF_BUSY_STAT__HQD_ROQ_IB_BUSY__SHIFT 0x1c
655#define CP_CPF_BUSY_STAT__HQD_WPTR_POLL_BUSY__SHIFT 0x1d
656#define CP_CPF_BUSY_STAT__HQD_PQ_BUSY__SHIFT 0x1e
657#define CP_CPF_BUSY_STAT__HQD_IB_BUSY__SHIFT 0x1f
658#define CP_CPF_BUSY_STAT__REG_BUS_FIFO_BUSY_MASK 0x00000001L
659#define CP_CPF_BUSY_STAT__CSF_RING_BUSY_MASK 0x00000002L
660#define CP_CPF_BUSY_STAT__CSF_INDIRECT1_BUSY_MASK 0x00000004L
661#define CP_CPF_BUSY_STAT__CSF_INDIRECT2_BUSY_MASK 0x00000008L
662#define CP_CPF_BUSY_STAT__CSF_STATE_BUSY_MASK 0x00000010L
663#define CP_CPF_BUSY_STAT__CSF_CE_INDR1_BUSY_MASK 0x00000020L
664#define CP_CPF_BUSY_STAT__CSF_CE_INDR2_BUSY_MASK 0x00000040L
665#define CP_CPF_BUSY_STAT__CSF_ARBITER_BUSY_MASK 0x00000080L
666#define CP_CPF_BUSY_STAT__CSF_INPUT_BUSY_MASK 0x00000100L
667#define CP_CPF_BUSY_STAT__OUTSTANDING_READ_TAGS_MASK 0x00000200L
668#define CP_CPF_BUSY_STAT__HPD_PROCESSING_EOP_BUSY_MASK 0x00000800L
669#define CP_CPF_BUSY_STAT__HQD_DISPATCH_BUSY_MASK 0x00001000L
670#define CP_CPF_BUSY_STAT__HQD_IQ_TIMER_BUSY_MASK 0x00002000L
671#define CP_CPF_BUSY_STAT__HQD_DMA_OFFLOAD_BUSY_MASK 0x00004000L
672#define CP_CPF_BUSY_STAT__HQD_WAIT_SEMAPHORE_BUSY_MASK 0x00008000L
673#define CP_CPF_BUSY_STAT__HQD_SIGNAL_SEMAPHORE_BUSY_MASK 0x00010000L
674#define CP_CPF_BUSY_STAT__HQD_MESSAGE_BUSY_MASK 0x00020000L
675#define CP_CPF_BUSY_STAT__HQD_PQ_FETCHER_BUSY_MASK 0x00040000L
676#define CP_CPF_BUSY_STAT__HQD_IB_FETCHER_BUSY_MASK 0x00080000L
677#define CP_CPF_BUSY_STAT__HQD_IQ_FETCHER_BUSY_MASK 0x00100000L
678#define CP_CPF_BUSY_STAT__HQD_EOP_FETCHER_BUSY_MASK 0x00200000L
679#define CP_CPF_BUSY_STAT__HQD_CONSUMED_RPTR_BUSY_MASK 0x00400000L
680#define CP_CPF_BUSY_STAT__HQD_FETCHER_ARB_BUSY_MASK 0x00800000L
681#define CP_CPF_BUSY_STAT__HQD_ROQ_ALIGN_BUSY_MASK 0x01000000L
682#define CP_CPF_BUSY_STAT__HQD_ROQ_EOP_BUSY_MASK 0x02000000L
683#define CP_CPF_BUSY_STAT__HQD_ROQ_IQ_BUSY_MASK 0x04000000L
684#define CP_CPF_BUSY_STAT__HQD_ROQ_PQ_BUSY_MASK 0x08000000L
685#define CP_CPF_BUSY_STAT__HQD_ROQ_IB_BUSY_MASK 0x10000000L
686#define CP_CPF_BUSY_STAT__HQD_WPTR_POLL_BUSY_MASK 0x20000000L
687#define CP_CPF_BUSY_STAT__HQD_PQ_BUSY_MASK 0x40000000L
688#define CP_CPF_BUSY_STAT__HQD_IB_BUSY_MASK 0x80000000L
689//CP_CPF_STALLED_STAT1
690#define CP_CPF_STALLED_STAT1__RING_FETCHING_DATA__SHIFT 0x0
691#define CP_CPF_STALLED_STAT1__INDR1_FETCHING_DATA__SHIFT 0x1
692#define CP_CPF_STALLED_STAT1__INDR2_FETCHING_DATA__SHIFT 0x2
693#define CP_CPF_STALLED_STAT1__STATE_FETCHING_DATA__SHIFT 0x3
694#define CP_CPF_STALLED_STAT1__TCIU_WAITING_ON_FREE__SHIFT 0x5
695#define CP_CPF_STALLED_STAT1__TCIU_WAITING_ON_TAGS__SHIFT 0x6
696#define CP_CPF_STALLED_STAT1__UTCL2IU_WAITING_ON_FREE__SHIFT 0x7
697#define CP_CPF_STALLED_STAT1__UTCL2IU_WAITING_ON_TAGS__SHIFT 0x8
698#define CP_CPF_STALLED_STAT1__GFX_UTCL1_WAITING_ON_TRANS__SHIFT 0x9
699#define CP_CPF_STALLED_STAT1__CMP_UTCL1_WAITING_ON_TRANS__SHIFT 0xa
700#define CP_CPF_STALLED_STAT1__RCIU_WAITING_ON_FREE__SHIFT 0xb
701#define CP_CPF_STALLED_STAT1__RING_FETCHING_DATA_MASK 0x00000001L
702#define CP_CPF_STALLED_STAT1__INDR1_FETCHING_DATA_MASK 0x00000002L
703#define CP_CPF_STALLED_STAT1__INDR2_FETCHING_DATA_MASK 0x00000004L
704#define CP_CPF_STALLED_STAT1__STATE_FETCHING_DATA_MASK 0x00000008L
705#define CP_CPF_STALLED_STAT1__TCIU_WAITING_ON_FREE_MASK 0x00000020L
706#define CP_CPF_STALLED_STAT1__TCIU_WAITING_ON_TAGS_MASK 0x00000040L
707#define CP_CPF_STALLED_STAT1__UTCL2IU_WAITING_ON_FREE_MASK 0x00000080L
708#define CP_CPF_STALLED_STAT1__UTCL2IU_WAITING_ON_TAGS_MASK 0x00000100L
709#define CP_CPF_STALLED_STAT1__GFX_UTCL1_WAITING_ON_TRANS_MASK 0x00000200L
710#define CP_CPF_STALLED_STAT1__CMP_UTCL1_WAITING_ON_TRANS_MASK 0x00000400L
711#define CP_CPF_STALLED_STAT1__RCIU_WAITING_ON_FREE_MASK 0x00000800L
712//CP_CPC_GRBM_FREE_COUNT
713#define CP_CPC_GRBM_FREE_COUNT__FREE_COUNT__SHIFT 0x0
714#define CP_CPC_GRBM_FREE_COUNT__FREE_COUNT_MASK 0x0000003FL
715//CP_MEC_CNTL
716#define CP_MEC_CNTL__MEC_INVALIDATE_ICACHE__SHIFT 0x4
717#define CP_MEC_CNTL__MEC_ME1_PIPE0_RESET__SHIFT 0x10
718#define CP_MEC_CNTL__MEC_ME1_PIPE1_RESET__SHIFT 0x11
719#define CP_MEC_CNTL__MEC_ME1_PIPE2_RESET__SHIFT 0x12
720#define CP_MEC_CNTL__MEC_ME1_PIPE3_RESET__SHIFT 0x13
721#define CP_MEC_CNTL__MEC_ME2_PIPE0_RESET__SHIFT 0x14
722#define CP_MEC_CNTL__MEC_ME2_PIPE1_RESET__SHIFT 0x15
723#define CP_MEC_CNTL__MEC_ME2_HALT__SHIFT 0x1c
724#define CP_MEC_CNTL__MEC_ME2_STEP__SHIFT 0x1d
725#define CP_MEC_CNTL__MEC_ME1_HALT__SHIFT 0x1e
726#define CP_MEC_CNTL__MEC_ME1_STEP__SHIFT 0x1f
727#define CP_MEC_CNTL__MEC_INVALIDATE_ICACHE_MASK 0x00000010L
728#define CP_MEC_CNTL__MEC_ME1_PIPE0_RESET_MASK 0x00010000L
729#define CP_MEC_CNTL__MEC_ME1_PIPE1_RESET_MASK 0x00020000L
730#define CP_MEC_CNTL__MEC_ME1_PIPE2_RESET_MASK 0x00040000L
731#define CP_MEC_CNTL__MEC_ME1_PIPE3_RESET_MASK 0x00080000L
732#define CP_MEC_CNTL__MEC_ME2_PIPE0_RESET_MASK 0x00100000L
733#define CP_MEC_CNTL__MEC_ME2_PIPE1_RESET_MASK 0x00200000L
734#define CP_MEC_CNTL__MEC_ME2_HALT_MASK 0x10000000L
735#define CP_MEC_CNTL__MEC_ME2_STEP_MASK 0x20000000L
736#define CP_MEC_CNTL__MEC_ME1_HALT_MASK 0x40000000L
737#define CP_MEC_CNTL__MEC_ME1_STEP_MASK 0x80000000L
738//CP_MEC_ME1_HEADER_DUMP
739#define CP_MEC_ME1_HEADER_DUMP__HEADER_DUMP__SHIFT 0x0
740#define CP_MEC_ME1_HEADER_DUMP__HEADER_DUMP_MASK 0xFFFFFFFFL
741//CP_MEC_ME2_HEADER_DUMP
742#define CP_MEC_ME2_HEADER_DUMP__HEADER_DUMP__SHIFT 0x0
743#define CP_MEC_ME2_HEADER_DUMP__HEADER_DUMP_MASK 0xFFFFFFFFL
744//CP_CPC_SCRATCH_INDEX
745#define CP_CPC_SCRATCH_INDEX__SCRATCH_INDEX__SHIFT 0x0
746#define CP_CPC_SCRATCH_INDEX__SCRATCH_INDEX_MASK 0x000001FFL
747//CP_CPC_SCRATCH_DATA
748#define CP_CPC_SCRATCH_DATA__SCRATCH_DATA__SHIFT 0x0
749#define CP_CPC_SCRATCH_DATA__SCRATCH_DATA_MASK 0xFFFFFFFFL
750//CP_CPF_GRBM_FREE_COUNT
751#define CP_CPF_GRBM_FREE_COUNT__FREE_COUNT__SHIFT 0x0
752#define CP_CPF_GRBM_FREE_COUNT__FREE_COUNT_MASK 0x00000007L
753//CP_CPC_HALT_HYST_COUNT
754#define CP_CPC_HALT_HYST_COUNT__COUNT__SHIFT 0x0
755#define CP_CPC_HALT_HYST_COUNT__COUNT_MASK 0x0000000FL
756//CP_CE_COMPARE_COUNT
757#define CP_CE_COMPARE_COUNT__COMPARE_COUNT__SHIFT 0x0
758#define CP_CE_COMPARE_COUNT__COMPARE_COUNT_MASK 0xFFFFFFFFL
759//CP_CE_DE_COUNT
760#define CP_CE_DE_COUNT__DRAW_ENGINE_COUNT__SHIFT 0x0
761#define CP_CE_DE_COUNT__DRAW_ENGINE_COUNT_MASK 0xFFFFFFFFL
762//CP_DE_CE_COUNT
763#define CP_DE_CE_COUNT__CONST_ENGINE_COUNT__SHIFT 0x0
764#define CP_DE_CE_COUNT__CONST_ENGINE_COUNT_MASK 0xFFFFFFFFL
765//CP_DE_LAST_INVAL_COUNT
766#define CP_DE_LAST_INVAL_COUNT__LAST_INVAL_COUNT__SHIFT 0x0
767#define CP_DE_LAST_INVAL_COUNT__LAST_INVAL_COUNT_MASK 0xFFFFFFFFL
768//CP_DE_DE_COUNT
769#define CP_DE_DE_COUNT__DRAW_ENGINE_COUNT__SHIFT 0x0
770#define CP_DE_DE_COUNT__DRAW_ENGINE_COUNT_MASK 0xFFFFFFFFL
771//CP_STALLED_STAT3
772#define CP_STALLED_STAT3__CE_TO_CSF_NOT_RDY_TO_RCV__SHIFT 0x0
773#define CP_STALLED_STAT3__CE_TO_RAM_INIT_FETCHER_NOT_RDY_TO_RCV__SHIFT 0x1
774#define CP_STALLED_STAT3__CE_WAITING_ON_DATA_FROM_RAM_INIT_FETCHER__SHIFT 0x2
775#define CP_STALLED_STAT3__CE_TO_RAM_INIT_NOT_RDY__SHIFT 0x3
776#define CP_STALLED_STAT3__CE_TO_RAM_DUMP_NOT_RDY__SHIFT 0x4
777#define CP_STALLED_STAT3__CE_TO_RAM_WRITE_NOT_RDY__SHIFT 0x5
778#define CP_STALLED_STAT3__CE_TO_INC_FIFO_NOT_RDY_TO_RCV__SHIFT 0x6
779#define CP_STALLED_STAT3__CE_TO_WR_FIFO_NOT_RDY_TO_RCV__SHIFT 0x7
780#define CP_STALLED_STAT3__CE_WAITING_ON_BUFFER_DATA__SHIFT 0xa
781#define CP_STALLED_STAT3__CE_WAITING_ON_CE_BUFFER_FLAG__SHIFT 0xb
782#define CP_STALLED_STAT3__CE_WAITING_ON_DE_COUNTER__SHIFT 0xc
783#define CP_STALLED_STAT3__CE_WAITING_ON_DE_COUNTER_UNDERFLOW__SHIFT 0xd
784#define CP_STALLED_STAT3__TCIU_WAITING_ON_FREE__SHIFT 0xe
785#define CP_STALLED_STAT3__TCIU_WAITING_ON_TAGS__SHIFT 0xf
786#define CP_STALLED_STAT3__CE_STALLED_ON_TC_WR_CONFIRM__SHIFT 0x10
787#define CP_STALLED_STAT3__CE_STALLED_ON_ATOMIC_RTN_DATA__SHIFT 0x11
788#define CP_STALLED_STAT3__UTCL2IU_WAITING_ON_FREE__SHIFT 0x12
789#define CP_STALLED_STAT3__UTCL2IU_WAITING_ON_TAGS__SHIFT 0x13
790#define CP_STALLED_STAT3__UTCL1_WAITING_ON_TRANS__SHIFT 0x14
791#define CP_STALLED_STAT3__CE_TO_CSF_NOT_RDY_TO_RCV_MASK 0x00000001L
792#define CP_STALLED_STAT3__CE_TO_RAM_INIT_FETCHER_NOT_RDY_TO_RCV_MASK 0x00000002L
793#define CP_STALLED_STAT3__CE_WAITING_ON_DATA_FROM_RAM_INIT_FETCHER_MASK 0x00000004L
794#define CP_STALLED_STAT3__CE_TO_RAM_INIT_NOT_RDY_MASK 0x00000008L
795#define CP_STALLED_STAT3__CE_TO_RAM_DUMP_NOT_RDY_MASK 0x00000010L
796#define CP_STALLED_STAT3__CE_TO_RAM_WRITE_NOT_RDY_MASK 0x00000020L
797#define CP_STALLED_STAT3__CE_TO_INC_FIFO_NOT_RDY_TO_RCV_MASK 0x00000040L
798#define CP_STALLED_STAT3__CE_TO_WR_FIFO_NOT_RDY_TO_RCV_MASK 0x00000080L
799#define CP_STALLED_STAT3__CE_WAITING_ON_BUFFER_DATA_MASK 0x00000400L
800#define CP_STALLED_STAT3__CE_WAITING_ON_CE_BUFFER_FLAG_MASK 0x00000800L
801#define CP_STALLED_STAT3__CE_WAITING_ON_DE_COUNTER_MASK 0x00001000L
802#define CP_STALLED_STAT3__CE_WAITING_ON_DE_COUNTER_UNDERFLOW_MASK 0x00002000L
803#define CP_STALLED_STAT3__TCIU_WAITING_ON_FREE_MASK 0x00004000L
804#define CP_STALLED_STAT3__TCIU_WAITING_ON_TAGS_MASK 0x00008000L
805#define CP_STALLED_STAT3__CE_STALLED_ON_TC_WR_CONFIRM_MASK 0x00010000L
806#define CP_STALLED_STAT3__CE_STALLED_ON_ATOMIC_RTN_DATA_MASK 0x00020000L
807#define CP_STALLED_STAT3__UTCL2IU_WAITING_ON_FREE_MASK 0x00040000L
808#define CP_STALLED_STAT3__UTCL2IU_WAITING_ON_TAGS_MASK 0x00080000L
809#define CP_STALLED_STAT3__UTCL1_WAITING_ON_TRANS_MASK 0x00100000L
810//CP_STALLED_STAT1
811#define CP_STALLED_STAT1__RBIU_TO_DMA_NOT_RDY_TO_RCV__SHIFT 0x0
812#define CP_STALLED_STAT1__RBIU_TO_SEM_NOT_RDY_TO_RCV__SHIFT 0x2
813#define CP_STALLED_STAT1__RBIU_TO_MEMWR_NOT_RDY_TO_RCV__SHIFT 0x4
814#define CP_STALLED_STAT1__ME_HAS_ACTIVE_CE_BUFFER_FLAG__SHIFT 0xa
815#define CP_STALLED_STAT1__ME_HAS_ACTIVE_DE_BUFFER_FLAG__SHIFT 0xb
816#define CP_STALLED_STAT1__ME_STALLED_ON_TC_WR_CONFIRM__SHIFT 0xc
817#define CP_STALLED_STAT1__ME_STALLED_ON_ATOMIC_RTN_DATA__SHIFT 0xd
818#define CP_STALLED_STAT1__ME_WAITING_ON_TC_READ_DATA__SHIFT 0xe
819#define CP_STALLED_STAT1__ME_WAITING_ON_REG_READ_DATA__SHIFT 0xf
820#define CP_STALLED_STAT1__RCIU_WAITING_ON_GDS_FREE__SHIFT 0x17
821#define CP_STALLED_STAT1__RCIU_WAITING_ON_GRBM_FREE__SHIFT 0x18
822#define CP_STALLED_STAT1__RCIU_WAITING_ON_VGT_FREE__SHIFT 0x19
823#define CP_STALLED_STAT1__RCIU_STALLED_ON_ME_READ__SHIFT 0x1a
824#define CP_STALLED_STAT1__RCIU_STALLED_ON_DMA_READ__SHIFT 0x1b
825#define CP_STALLED_STAT1__RCIU_STALLED_ON_APPEND_READ__SHIFT 0x1c
826#define CP_STALLED_STAT1__RCIU_HALTED_BY_REG_VIOLATION__SHIFT 0x1d
827#define CP_STALLED_STAT1__RBIU_TO_DMA_NOT_RDY_TO_RCV_MASK 0x00000001L
828#define CP_STALLED_STAT1__RBIU_TO_SEM_NOT_RDY_TO_RCV_MASK 0x00000004L
829#define CP_STALLED_STAT1__RBIU_TO_MEMWR_NOT_RDY_TO_RCV_MASK 0x00000010L
830#define CP_STALLED_STAT1__ME_HAS_ACTIVE_CE_BUFFER_FLAG_MASK 0x00000400L
831#define CP_STALLED_STAT1__ME_HAS_ACTIVE_DE_BUFFER_FLAG_MASK 0x00000800L
832#define CP_STALLED_STAT1__ME_STALLED_ON_TC_WR_CONFIRM_MASK 0x00001000L
833#define CP_STALLED_STAT1__ME_STALLED_ON_ATOMIC_RTN_DATA_MASK 0x00002000L
834#define CP_STALLED_STAT1__ME_WAITING_ON_TC_READ_DATA_MASK 0x00004000L
835#define CP_STALLED_STAT1__ME_WAITING_ON_REG_READ_DATA_MASK 0x00008000L
836#define CP_STALLED_STAT1__RCIU_WAITING_ON_GDS_FREE_MASK 0x00800000L
837#define CP_STALLED_STAT1__RCIU_WAITING_ON_GRBM_FREE_MASK 0x01000000L
838#define CP_STALLED_STAT1__RCIU_WAITING_ON_VGT_FREE_MASK 0x02000000L
839#define CP_STALLED_STAT1__RCIU_STALLED_ON_ME_READ_MASK 0x04000000L
840#define CP_STALLED_STAT1__RCIU_STALLED_ON_DMA_READ_MASK 0x08000000L
841#define CP_STALLED_STAT1__RCIU_STALLED_ON_APPEND_READ_MASK 0x10000000L
842#define CP_STALLED_STAT1__RCIU_HALTED_BY_REG_VIOLATION_MASK 0x20000000L
843//CP_STALLED_STAT2
844#define CP_STALLED_STAT2__PFP_TO_CSF_NOT_RDY_TO_RCV__SHIFT 0x0
845#define CP_STALLED_STAT2__PFP_TO_MEQ_NOT_RDY_TO_RCV__SHIFT 0x1
846#define CP_STALLED_STAT2__PFP_TO_RCIU_NOT_RDY_TO_RCV__SHIFT 0x2
847#define CP_STALLED_STAT2__PFP_TO_VGT_WRITES_PENDING__SHIFT 0x4
848#define CP_STALLED_STAT2__PFP_RCIU_READ_PENDING__SHIFT 0x5
849#define CP_STALLED_STAT2__PFP_WAITING_ON_BUFFER_DATA__SHIFT 0x8
850#define CP_STALLED_STAT2__ME_WAIT_ON_CE_COUNTER__SHIFT 0x9
851#define CP_STALLED_STAT2__ME_WAIT_ON_AVAIL_BUFFER__SHIFT 0xa
852#define CP_STALLED_STAT2__GFX_CNTX_NOT_AVAIL_TO_ME__SHIFT 0xb
853#define CP_STALLED_STAT2__ME_RCIU_NOT_RDY_TO_RCV__SHIFT 0xc
854#define CP_STALLED_STAT2__ME_TO_CONST_NOT_RDY_TO_RCV__SHIFT 0xd
855#define CP_STALLED_STAT2__ME_WAITING_DATA_FROM_PFP__SHIFT 0xe
856#define CP_STALLED_STAT2__ME_WAITING_ON_PARTIAL_FLUSH__SHIFT 0xf
857#define CP_STALLED_STAT2__MEQ_TO_ME_NOT_RDY_TO_RCV__SHIFT 0x10
858#define CP_STALLED_STAT2__STQ_TO_ME_NOT_RDY_TO_RCV__SHIFT 0x11
859#define CP_STALLED_STAT2__ME_WAITING_DATA_FROM_STQ__SHIFT 0x12
860#define CP_STALLED_STAT2__PFP_STALLED_ON_TC_WR_CONFIRM__SHIFT 0x13
861#define CP_STALLED_STAT2__PFP_STALLED_ON_ATOMIC_RTN_DATA__SHIFT 0x14
862#define CP_STALLED_STAT2__EOPD_FIFO_NEEDS_SC_EOP_DONE__SHIFT 0x15
863#define CP_STALLED_STAT2__EOPD_FIFO_NEEDS_WR_CONFIRM__SHIFT 0x16
864#define CP_STALLED_STAT2__STRMO_WR_OF_PRIM_DATA_PENDING__SHIFT 0x17
865#define CP_STALLED_STAT2__PIPE_STATS_WR_DATA_PENDING__SHIFT 0x18
866#define CP_STALLED_STAT2__APPEND_RDY_WAIT_ON_CS_DONE__SHIFT 0x19
867#define CP_STALLED_STAT2__APPEND_RDY_WAIT_ON_PS_DONE__SHIFT 0x1a
868#define CP_STALLED_STAT2__APPEND_WAIT_ON_WR_CONFIRM__SHIFT 0x1b
869#define CP_STALLED_STAT2__APPEND_ACTIVE_PARTITION__SHIFT 0x1c
870#define CP_STALLED_STAT2__APPEND_WAITING_TO_SEND_MEMWRITE__SHIFT 0x1d
871#define CP_STALLED_STAT2__SURF_SYNC_NEEDS_IDLE_CNTXS__SHIFT 0x1e
872#define CP_STALLED_STAT2__SURF_SYNC_NEEDS_ALL_CLEAN__SHIFT 0x1f
873#define CP_STALLED_STAT2__PFP_TO_CSF_NOT_RDY_TO_RCV_MASK 0x00000001L
874#define CP_STALLED_STAT2__PFP_TO_MEQ_NOT_RDY_TO_RCV_MASK 0x00000002L
875#define CP_STALLED_STAT2__PFP_TO_RCIU_NOT_RDY_TO_RCV_MASK 0x00000004L
876#define CP_STALLED_STAT2__PFP_TO_VGT_WRITES_PENDING_MASK 0x00000010L
877#define CP_STALLED_STAT2__PFP_RCIU_READ_PENDING_MASK 0x00000020L
878#define CP_STALLED_STAT2__PFP_WAITING_ON_BUFFER_DATA_MASK 0x00000100L
879#define CP_STALLED_STAT2__ME_WAIT_ON_CE_COUNTER_MASK 0x00000200L
880#define CP_STALLED_STAT2__ME_WAIT_ON_AVAIL_BUFFER_MASK 0x00000400L
881#define CP_STALLED_STAT2__GFX_CNTX_NOT_AVAIL_TO_ME_MASK 0x00000800L
882#define CP_STALLED_STAT2__ME_RCIU_NOT_RDY_TO_RCV_MASK 0x00001000L
883#define CP_STALLED_STAT2__ME_TO_CONST_NOT_RDY_TO_RCV_MASK 0x00002000L
884#define CP_STALLED_STAT2__ME_WAITING_DATA_FROM_PFP_MASK 0x00004000L
885#define CP_STALLED_STAT2__ME_WAITING_ON_PARTIAL_FLUSH_MASK 0x00008000L
886#define CP_STALLED_STAT2__MEQ_TO_ME_NOT_RDY_TO_RCV_MASK 0x00010000L
887#define CP_STALLED_STAT2__STQ_TO_ME_NOT_RDY_TO_RCV_MASK 0x00020000L
888#define CP_STALLED_STAT2__ME_WAITING_DATA_FROM_STQ_MASK 0x00040000L
889#define CP_STALLED_STAT2__PFP_STALLED_ON_TC_WR_CONFIRM_MASK 0x00080000L
890#define CP_STALLED_STAT2__PFP_STALLED_ON_ATOMIC_RTN_DATA_MASK 0x00100000L
891#define CP_STALLED_STAT2__EOPD_FIFO_NEEDS_SC_EOP_DONE_MASK 0x00200000L
892#define CP_STALLED_STAT2__EOPD_FIFO_NEEDS_WR_CONFIRM_MASK 0x00400000L
893#define CP_STALLED_STAT2__STRMO_WR_OF_PRIM_DATA_PENDING_MASK 0x00800000L
894#define CP_STALLED_STAT2__PIPE_STATS_WR_DATA_PENDING_MASK 0x01000000L
895#define CP_STALLED_STAT2__APPEND_RDY_WAIT_ON_CS_DONE_MASK 0x02000000L
896#define CP_STALLED_STAT2__APPEND_RDY_WAIT_ON_PS_DONE_MASK 0x04000000L
897#define CP_STALLED_STAT2__APPEND_WAIT_ON_WR_CONFIRM_MASK 0x08000000L
898#define CP_STALLED_STAT2__APPEND_ACTIVE_PARTITION_MASK 0x10000000L
899#define CP_STALLED_STAT2__APPEND_WAITING_TO_SEND_MEMWRITE_MASK 0x20000000L
900#define CP_STALLED_STAT2__SURF_SYNC_NEEDS_IDLE_CNTXS_MASK 0x40000000L
901#define CP_STALLED_STAT2__SURF_SYNC_NEEDS_ALL_CLEAN_MASK 0x80000000L
902//CP_BUSY_STAT
903#define CP_BUSY_STAT__REG_BUS_FIFO_BUSY__SHIFT 0x0
904#define CP_BUSY_STAT__COHER_CNT_NEQ_ZERO__SHIFT 0x6
905#define CP_BUSY_STAT__PFP_PARSING_PACKETS__SHIFT 0x7
906#define CP_BUSY_STAT__ME_PARSING_PACKETS__SHIFT 0x8
907#define CP_BUSY_STAT__RCIU_PFP_BUSY__SHIFT 0x9
908#define CP_BUSY_STAT__RCIU_ME_BUSY__SHIFT 0xa
909#define CP_BUSY_STAT__SEM_CMDFIFO_NOT_EMPTY__SHIFT 0xc
910#define CP_BUSY_STAT__SEM_FAILED_AND_HOLDING__SHIFT 0xd
911#define CP_BUSY_STAT__SEM_POLLING_FOR_PASS__SHIFT 0xe
912#define CP_BUSY_STAT__GFX_CONTEXT_BUSY__SHIFT 0xf
913#define CP_BUSY_STAT__ME_PARSER_BUSY__SHIFT 0x11
914#define CP_BUSY_STAT__EOP_DONE_BUSY__SHIFT 0x12
915#define CP_BUSY_STAT__STRM_OUT_BUSY__SHIFT 0x13
916#define CP_BUSY_STAT__PIPE_STATS_BUSY__SHIFT 0x14
917#define CP_BUSY_STAT__RCIU_CE_BUSY__SHIFT 0x15
918#define CP_BUSY_STAT__CE_PARSING_PACKETS__SHIFT 0x16
919#define CP_BUSY_STAT__REG_BUS_FIFO_BUSY_MASK 0x00000001L
920#define CP_BUSY_STAT__COHER_CNT_NEQ_ZERO_MASK 0x00000040L
921#define CP_BUSY_STAT__PFP_PARSING_PACKETS_MASK 0x00000080L
922#define CP_BUSY_STAT__ME_PARSING_PACKETS_MASK 0x00000100L
923#define CP_BUSY_STAT__RCIU_PFP_BUSY_MASK 0x00000200L
924#define CP_BUSY_STAT__RCIU_ME_BUSY_MASK 0x00000400L
925#define CP_BUSY_STAT__SEM_CMDFIFO_NOT_EMPTY_MASK 0x00001000L
926#define CP_BUSY_STAT__SEM_FAILED_AND_HOLDING_MASK 0x00002000L
927#define CP_BUSY_STAT__SEM_POLLING_FOR_PASS_MASK 0x00004000L
928#define CP_BUSY_STAT__GFX_CONTEXT_BUSY_MASK 0x00008000L
929#define CP_BUSY_STAT__ME_PARSER_BUSY_MASK 0x00020000L
930#define CP_BUSY_STAT__EOP_DONE_BUSY_MASK 0x00040000L
931#define CP_BUSY_STAT__STRM_OUT_BUSY_MASK 0x00080000L
932#define CP_BUSY_STAT__PIPE_STATS_BUSY_MASK 0x00100000L
933#define CP_BUSY_STAT__RCIU_CE_BUSY_MASK 0x00200000L
934#define CP_BUSY_STAT__CE_PARSING_PACKETS_MASK 0x00400000L
935//CP_STAT
936#define CP_STAT__ROQ_RING_BUSY__SHIFT 0x9
937#define CP_STAT__ROQ_INDIRECT1_BUSY__SHIFT 0xa
938#define CP_STAT__ROQ_INDIRECT2_BUSY__SHIFT 0xb
939#define CP_STAT__ROQ_STATE_BUSY__SHIFT 0xc
940#define CP_STAT__DC_BUSY__SHIFT 0xd
941#define CP_STAT__UTCL2IU_BUSY__SHIFT 0xe
942#define CP_STAT__PFP_BUSY__SHIFT 0xf
943#define CP_STAT__MEQ_BUSY__SHIFT 0x10
944#define CP_STAT__ME_BUSY__SHIFT 0x11
945#define CP_STAT__QUERY_BUSY__SHIFT 0x12
946#define CP_STAT__SEMAPHORE_BUSY__SHIFT 0x13
947#define CP_STAT__INTERRUPT_BUSY__SHIFT 0x14
948#define CP_STAT__SURFACE_SYNC_BUSY__SHIFT 0x15
949#define CP_STAT__DMA_BUSY__SHIFT 0x16
950#define CP_STAT__RCIU_BUSY__SHIFT 0x17
951#define CP_STAT__SCRATCH_RAM_BUSY__SHIFT 0x18
952#define CP_STAT__CE_BUSY__SHIFT 0x1a
953#define CP_STAT__TCIU_BUSY__SHIFT 0x1b
954#define CP_STAT__ROQ_CE_RING_BUSY__SHIFT 0x1c
955#define CP_STAT__ROQ_CE_INDIRECT1_BUSY__SHIFT 0x1d
956#define CP_STAT__ROQ_CE_INDIRECT2_BUSY__SHIFT 0x1e
957#define CP_STAT__CP_BUSY__SHIFT 0x1f
958#define CP_STAT__ROQ_RING_BUSY_MASK 0x00000200L
959#define CP_STAT__ROQ_INDIRECT1_BUSY_MASK 0x00000400L
960#define CP_STAT__ROQ_INDIRECT2_BUSY_MASK 0x00000800L
961#define CP_STAT__ROQ_STATE_BUSY_MASK 0x00001000L
962#define CP_STAT__DC_BUSY_MASK 0x00002000L
963#define CP_STAT__UTCL2IU_BUSY_MASK 0x00004000L
964#define CP_STAT__PFP_BUSY_MASK 0x00008000L
965#define CP_STAT__MEQ_BUSY_MASK 0x00010000L
966#define CP_STAT__ME_BUSY_MASK 0x00020000L
967#define CP_STAT__QUERY_BUSY_MASK 0x00040000L
968#define CP_STAT__SEMAPHORE_BUSY_MASK 0x00080000L
969#define CP_STAT__INTERRUPT_BUSY_MASK 0x00100000L
970#define CP_STAT__SURFACE_SYNC_BUSY_MASK 0x00200000L
971#define CP_STAT__DMA_BUSY_MASK 0x00400000L
972#define CP_STAT__RCIU_BUSY_MASK 0x00800000L
973#define CP_STAT__SCRATCH_RAM_BUSY_MASK 0x01000000L
974#define CP_STAT__CE_BUSY_MASK 0x04000000L
975#define CP_STAT__TCIU_BUSY_MASK 0x08000000L
976#define CP_STAT__ROQ_CE_RING_BUSY_MASK 0x10000000L
977#define CP_STAT__ROQ_CE_INDIRECT1_BUSY_MASK 0x20000000L
978#define CP_STAT__ROQ_CE_INDIRECT2_BUSY_MASK 0x40000000L
979#define CP_STAT__CP_BUSY_MASK 0x80000000L
980//CP_ME_HEADER_DUMP
981#define CP_ME_HEADER_DUMP__ME_HEADER_DUMP__SHIFT 0x0
982#define CP_ME_HEADER_DUMP__ME_HEADER_DUMP_MASK 0xFFFFFFFFL
983//CP_PFP_HEADER_DUMP
984#define CP_PFP_HEADER_DUMP__PFP_HEADER_DUMP__SHIFT 0x0
985#define CP_PFP_HEADER_DUMP__PFP_HEADER_DUMP_MASK 0xFFFFFFFFL
986//CP_GRBM_FREE_COUNT
987#define CP_GRBM_FREE_COUNT__FREE_COUNT__SHIFT 0x0
988#define CP_GRBM_FREE_COUNT__FREE_COUNT_GDS__SHIFT 0x8
989#define CP_GRBM_FREE_COUNT__FREE_COUNT_PFP__SHIFT 0x10
990#define CP_GRBM_FREE_COUNT__FREE_COUNT_MASK 0x0000003FL
991#define CP_GRBM_FREE_COUNT__FREE_COUNT_GDS_MASK 0x00003F00L
992#define CP_GRBM_FREE_COUNT__FREE_COUNT_PFP_MASK 0x003F0000L
993//CP_CE_HEADER_DUMP
994#define CP_CE_HEADER_DUMP__CE_HEADER_DUMP__SHIFT 0x0
995#define CP_CE_HEADER_DUMP__CE_HEADER_DUMP_MASK 0xFFFFFFFFL
996//CP_PFP_INSTR_PNTR
997#define CP_PFP_INSTR_PNTR__INSTR_PNTR__SHIFT 0x0
998#define CP_PFP_INSTR_PNTR__INSTR_PNTR_MASK 0x0000FFFFL
999//CP_ME_INSTR_PNTR
1000#define CP_ME_INSTR_PNTR__INSTR_PNTR__SHIFT 0x0
1001#define CP_ME_INSTR_PNTR__INSTR_PNTR_MASK 0x0000FFFFL
1002//CP_CE_INSTR_PNTR
1003#define CP_CE_INSTR_PNTR__INSTR_PNTR__SHIFT 0x0
1004#define CP_CE_INSTR_PNTR__INSTR_PNTR_MASK 0x0000FFFFL
1005//CP_MEC1_INSTR_PNTR
1006#define CP_MEC1_INSTR_PNTR__INSTR_PNTR__SHIFT 0x0
1007#define CP_MEC1_INSTR_PNTR__INSTR_PNTR_MASK 0x0000FFFFL
1008//CP_MEC2_INSTR_PNTR
1009#define CP_MEC2_INSTR_PNTR__INSTR_PNTR__SHIFT 0x0
1010#define CP_MEC2_INSTR_PNTR__INSTR_PNTR_MASK 0x0000FFFFL
1011//CP_CSF_STAT
1012#define CP_CSF_STAT__BUFFER_REQUEST_COUNT__SHIFT 0x8
1013#define CP_CSF_STAT__BUFFER_REQUEST_COUNT_MASK 0x0001FF00L
1014//CP_ME_CNTL
1015#define CP_ME_CNTL__CE_INVALIDATE_ICACHE__SHIFT 0x4
1016#define CP_ME_CNTL__PFP_INVALIDATE_ICACHE__SHIFT 0x6
1017#define CP_ME_CNTL__ME_INVALIDATE_ICACHE__SHIFT 0x8
1018#define CP_ME_CNTL__CE_PIPE0_RESET__SHIFT 0x10
1019#define CP_ME_CNTL__CE_PIPE1_RESET__SHIFT 0x11
1020#define CP_ME_CNTL__PFP_PIPE0_RESET__SHIFT 0x12
1021#define CP_ME_CNTL__PFP_PIPE1_RESET__SHIFT 0x13
1022#define CP_ME_CNTL__ME_PIPE0_RESET__SHIFT 0x14
1023#define CP_ME_CNTL__ME_PIPE1_RESET__SHIFT 0x15
1024#define CP_ME_CNTL__CE_HALT__SHIFT 0x18
1025#define CP_ME_CNTL__CE_STEP__SHIFT 0x19
1026#define CP_ME_CNTL__PFP_HALT__SHIFT 0x1a
1027#define CP_ME_CNTL__PFP_STEP__SHIFT 0x1b
1028#define CP_ME_CNTL__ME_HALT__SHIFT 0x1c
1029#define CP_ME_CNTL__ME_STEP__SHIFT 0x1d
1030#define CP_ME_CNTL__CE_INVALIDATE_ICACHE_MASK 0x00000010L
1031#define CP_ME_CNTL__PFP_INVALIDATE_ICACHE_MASK 0x00000040L
1032#define CP_ME_CNTL__ME_INVALIDATE_ICACHE_MASK 0x00000100L
1033#define CP_ME_CNTL__CE_PIPE0_RESET_MASK 0x00010000L
1034#define CP_ME_CNTL__CE_PIPE1_RESET_MASK 0x00020000L
1035#define CP_ME_CNTL__PFP_PIPE0_RESET_MASK 0x00040000L
1036#define CP_ME_CNTL__PFP_PIPE1_RESET_MASK 0x00080000L
1037#define CP_ME_CNTL__ME_PIPE0_RESET_MASK 0x00100000L
1038#define CP_ME_CNTL__ME_PIPE1_RESET_MASK 0x00200000L
1039#define CP_ME_CNTL__CE_HALT_MASK 0x01000000L
1040#define CP_ME_CNTL__CE_STEP_MASK 0x02000000L
1041#define CP_ME_CNTL__PFP_HALT_MASK 0x04000000L
1042#define CP_ME_CNTL__PFP_STEP_MASK 0x08000000L
1043#define CP_ME_CNTL__ME_HALT_MASK 0x10000000L
1044#define CP_ME_CNTL__ME_STEP_MASK 0x20000000L
1045//CP_CNTX_STAT
1046#define CP_CNTX_STAT__ACTIVE_HP3D_CONTEXTS__SHIFT 0x0
1047#define CP_CNTX_STAT__CURRENT_HP3D_CONTEXT__SHIFT 0x8
1048#define CP_CNTX_STAT__ACTIVE_GFX_CONTEXTS__SHIFT 0x14
1049#define CP_CNTX_STAT__CURRENT_GFX_CONTEXT__SHIFT 0x1c
1050#define CP_CNTX_STAT__ACTIVE_HP3D_CONTEXTS_MASK 0x000000FFL
1051#define CP_CNTX_STAT__CURRENT_HP3D_CONTEXT_MASK 0x00000700L
1052#define CP_CNTX_STAT__ACTIVE_GFX_CONTEXTS_MASK 0x0FF00000L
1053#define CP_CNTX_STAT__CURRENT_GFX_CONTEXT_MASK 0x70000000L
1054//CP_ME_PREEMPTION
1055#define CP_ME_PREEMPTION__OBSOLETE__SHIFT 0x0
1056#define CP_ME_PREEMPTION__OBSOLETE_MASK 0x00000001L
1057//CP_ROQ_THRESHOLDS
1058#define CP_ROQ_THRESHOLDS__IB1_START__SHIFT 0x0
1059#define CP_ROQ_THRESHOLDS__IB2_START__SHIFT 0x8
1060#define CP_ROQ_THRESHOLDS__IB1_START_MASK 0x000000FFL
1061#define CP_ROQ_THRESHOLDS__IB2_START_MASK 0x0000FF00L
1062//CP_MEQ_STQ_THRESHOLD
1063#define CP_MEQ_STQ_THRESHOLD__STQ_START__SHIFT 0x0
1064#define CP_MEQ_STQ_THRESHOLD__STQ_START_MASK 0x000000FFL
1065//CP_RB2_RPTR
1066#define CP_RB2_RPTR__RB_RPTR__SHIFT 0x0
1067#define CP_RB2_RPTR__RB_RPTR_MASK 0x000FFFFFL
1068//CP_RB1_RPTR
1069#define CP_RB1_RPTR__RB_RPTR__SHIFT 0x0
1070#define CP_RB1_RPTR__RB_RPTR_MASK 0x000FFFFFL
1071//CP_RB0_RPTR
1072#define CP_RB0_RPTR__RB_RPTR__SHIFT 0x0
1073#define CP_RB0_RPTR__RB_RPTR_MASK 0x000FFFFFL
1074//CP_RB_RPTR
1075#define CP_RB_RPTR__RB_RPTR__SHIFT 0x0
1076#define CP_RB_RPTR__RB_RPTR_MASK 0x000FFFFFL
1077//CP_RB_WPTR_DELAY
1078#define CP_RB_WPTR_DELAY__PRE_WRITE_TIMER__SHIFT 0x0
1079#define CP_RB_WPTR_DELAY__PRE_WRITE_LIMIT__SHIFT 0x1c
1080#define CP_RB_WPTR_DELAY__PRE_WRITE_TIMER_MASK 0x0FFFFFFFL
1081#define CP_RB_WPTR_DELAY__PRE_WRITE_LIMIT_MASK 0xF0000000L
1082//CP_RB_WPTR_POLL_CNTL
1083#define CP_RB_WPTR_POLL_CNTL__POLL_FREQUENCY__SHIFT 0x0
1084#define CP_RB_WPTR_POLL_CNTL__IDLE_POLL_COUNT__SHIFT 0x10
1085#define CP_RB_WPTR_POLL_CNTL__POLL_FREQUENCY_MASK 0x0000FFFFL
1086#define CP_RB_WPTR_POLL_CNTL__IDLE_POLL_COUNT_MASK 0xFFFF0000L
1087//CP_ROQ1_THRESHOLDS
1088#define CP_ROQ1_THRESHOLDS__RB1_START__SHIFT 0x0
1089#define CP_ROQ1_THRESHOLDS__RB2_START__SHIFT 0x8
1090#define CP_ROQ1_THRESHOLDS__R0_IB1_START__SHIFT 0x10
1091#define CP_ROQ1_THRESHOLDS__R1_IB1_START__SHIFT 0x18
1092#define CP_ROQ1_THRESHOLDS__RB1_START_MASK 0x000000FFL
1093#define CP_ROQ1_THRESHOLDS__RB2_START_MASK 0x0000FF00L
1094#define CP_ROQ1_THRESHOLDS__R0_IB1_START_MASK 0x00FF0000L
1095#define CP_ROQ1_THRESHOLDS__R1_IB1_START_MASK 0xFF000000L
1096//CP_ROQ2_THRESHOLDS
1097#define CP_ROQ2_THRESHOLDS__R2_IB1_START__SHIFT 0x0
1098#define CP_ROQ2_THRESHOLDS__R0_IB2_START__SHIFT 0x8
1099#define CP_ROQ2_THRESHOLDS__R1_IB2_START__SHIFT 0x10
1100#define CP_ROQ2_THRESHOLDS__R2_IB2_START__SHIFT 0x18
1101#define CP_ROQ2_THRESHOLDS__R2_IB1_START_MASK 0x000000FFL
1102#define CP_ROQ2_THRESHOLDS__R0_IB2_START_MASK 0x0000FF00L
1103#define CP_ROQ2_THRESHOLDS__R1_IB2_START_MASK 0x00FF0000L
1104#define CP_ROQ2_THRESHOLDS__R2_IB2_START_MASK 0xFF000000L
1105//CP_STQ_THRESHOLDS
1106#define CP_STQ_THRESHOLDS__STQ0_START__SHIFT 0x0
1107#define CP_STQ_THRESHOLDS__STQ1_START__SHIFT 0x8
1108#define CP_STQ_THRESHOLDS__STQ2_START__SHIFT 0x10
1109#define CP_STQ_THRESHOLDS__STQ0_START_MASK 0x000000FFL
1110#define CP_STQ_THRESHOLDS__STQ1_START_MASK 0x0000FF00L
1111#define CP_STQ_THRESHOLDS__STQ2_START_MASK 0x00FF0000L
1112//CP_QUEUE_THRESHOLDS
1113#define CP_QUEUE_THRESHOLDS__ROQ_IB1_START__SHIFT 0x0
1114#define CP_QUEUE_THRESHOLDS__ROQ_IB2_START__SHIFT 0x8
1115#define CP_QUEUE_THRESHOLDS__ROQ_IB1_START_MASK 0x0000003FL
1116#define CP_QUEUE_THRESHOLDS__ROQ_IB2_START_MASK 0x00003F00L
1117//CP_MEQ_THRESHOLDS
1118#define CP_MEQ_THRESHOLDS__MEQ1_START__SHIFT 0x0
1119#define CP_MEQ_THRESHOLDS__MEQ2_START__SHIFT 0x8
1120#define CP_MEQ_THRESHOLDS__MEQ1_START_MASK 0x000000FFL
1121#define CP_MEQ_THRESHOLDS__MEQ2_START_MASK 0x0000FF00L
1122//CP_ROQ_AVAIL
1123#define CP_ROQ_AVAIL__ROQ_CNT_RING__SHIFT 0x0
1124#define CP_ROQ_AVAIL__ROQ_CNT_IB1__SHIFT 0x10
1125#define CP_ROQ_AVAIL__ROQ_CNT_RING_MASK 0x000007FFL
1126#define CP_ROQ_AVAIL__ROQ_CNT_IB1_MASK 0x07FF0000L
1127//CP_STQ_AVAIL
1128#define CP_STQ_AVAIL__STQ_CNT__SHIFT 0x0
1129#define CP_STQ_AVAIL__STQ_CNT_MASK 0x000001FFL
1130//CP_ROQ2_AVAIL
1131#define CP_ROQ2_AVAIL__ROQ_CNT_IB2__SHIFT 0x0
1132#define CP_ROQ2_AVAIL__ROQ_CNT_IB2_MASK 0x000007FFL
1133//CP_MEQ_AVAIL
1134#define CP_MEQ_AVAIL__MEQ_CNT__SHIFT 0x0
1135#define CP_MEQ_AVAIL__MEQ_CNT_MASK 0x000003FFL
1136//CP_CMD_INDEX
1137#define CP_CMD_INDEX__CMD_INDEX__SHIFT 0x0
1138#define CP_CMD_INDEX__CMD_ME_SEL__SHIFT 0xc
1139#define CP_CMD_INDEX__CMD_QUEUE_SEL__SHIFT 0x10
1140#define CP_CMD_INDEX__CMD_INDEX_MASK 0x000007FFL
1141#define CP_CMD_INDEX__CMD_ME_SEL_MASK 0x00003000L
1142#define CP_CMD_INDEX__CMD_QUEUE_SEL_MASK 0x00070000L
1143//CP_CMD_DATA
1144#define CP_CMD_DATA__CMD_DATA__SHIFT 0x0
1145#define CP_CMD_DATA__CMD_DATA_MASK 0xFFFFFFFFL
1146//CP_ROQ_RB_STAT
1147#define CP_ROQ_RB_STAT__ROQ_RPTR_PRIMARY__SHIFT 0x0
1148#define CP_ROQ_RB_STAT__ROQ_WPTR_PRIMARY__SHIFT 0x10
1149#define CP_ROQ_RB_STAT__ROQ_RPTR_PRIMARY_MASK 0x000003FFL
1150#define CP_ROQ_RB_STAT__ROQ_WPTR_PRIMARY_MASK 0x03FF0000L
1151//CP_ROQ_IB1_STAT
1152#define CP_ROQ_IB1_STAT__ROQ_RPTR_INDIRECT1__SHIFT 0x0
1153#define CP_ROQ_IB1_STAT__ROQ_WPTR_INDIRECT1__SHIFT 0x10
1154#define CP_ROQ_IB1_STAT__ROQ_RPTR_INDIRECT1_MASK 0x000003FFL
1155#define CP_ROQ_IB1_STAT__ROQ_WPTR_INDIRECT1_MASK 0x03FF0000L
1156//CP_ROQ_IB2_STAT
1157#define CP_ROQ_IB2_STAT__ROQ_RPTR_INDIRECT2__SHIFT 0x0
1158#define CP_ROQ_IB2_STAT__ROQ_WPTR_INDIRECT2__SHIFT 0x10
1159#define CP_ROQ_IB2_STAT__ROQ_RPTR_INDIRECT2_MASK 0x000003FFL
1160#define CP_ROQ_IB2_STAT__ROQ_WPTR_INDIRECT2_MASK 0x03FF0000L
1161//CP_STQ_STAT
1162#define CP_STQ_STAT__STQ_RPTR__SHIFT 0x0
1163#define CP_STQ_STAT__STQ_RPTR_MASK 0x000003FFL
1164//CP_STQ_WR_STAT
1165#define CP_STQ_WR_STAT__STQ_WPTR__SHIFT 0x0
1166#define CP_STQ_WR_STAT__STQ_WPTR_MASK 0x000003FFL
1167//CP_MEQ_STAT
1168#define CP_MEQ_STAT__MEQ_RPTR__SHIFT 0x0
1169#define CP_MEQ_STAT__MEQ_WPTR__SHIFT 0x10
1170#define CP_MEQ_STAT__MEQ_RPTR_MASK 0x000003FFL
1171#define CP_MEQ_STAT__MEQ_WPTR_MASK 0x03FF0000L
1172//CP_CEQ1_AVAIL
1173#define CP_CEQ1_AVAIL__CEQ_CNT_RING__SHIFT 0x0
1174#define CP_CEQ1_AVAIL__CEQ_CNT_IB1__SHIFT 0x10
1175#define CP_CEQ1_AVAIL__CEQ_CNT_RING_MASK 0x000007FFL
1176#define CP_CEQ1_AVAIL__CEQ_CNT_IB1_MASK 0x07FF0000L
1177//CP_CEQ2_AVAIL
1178#define CP_CEQ2_AVAIL__CEQ_CNT_IB2__SHIFT 0x0
1179#define CP_CEQ2_AVAIL__CEQ_CNT_IB2_MASK 0x000007FFL
1180//CP_CE_ROQ_RB_STAT
1181#define CP_CE_ROQ_RB_STAT__CEQ_RPTR_PRIMARY__SHIFT 0x0
1182#define CP_CE_ROQ_RB_STAT__CEQ_WPTR_PRIMARY__SHIFT 0x10
1183#define CP_CE_ROQ_RB_STAT__CEQ_RPTR_PRIMARY_MASK 0x000003FFL
1184#define CP_CE_ROQ_RB_STAT__CEQ_WPTR_PRIMARY_MASK 0x03FF0000L
1185//CP_CE_ROQ_IB1_STAT
1186#define CP_CE_ROQ_IB1_STAT__CEQ_RPTR_INDIRECT1__SHIFT 0x0
1187#define CP_CE_ROQ_IB1_STAT__CEQ_WPTR_INDIRECT1__SHIFT 0x10
1188#define CP_CE_ROQ_IB1_STAT__CEQ_RPTR_INDIRECT1_MASK 0x000003FFL
1189#define CP_CE_ROQ_IB1_STAT__CEQ_WPTR_INDIRECT1_MASK 0x03FF0000L
1190//CP_CE_ROQ_IB2_STAT
1191#define CP_CE_ROQ_IB2_STAT__CEQ_RPTR_INDIRECT2__SHIFT 0x0
1192#define CP_CE_ROQ_IB2_STAT__CEQ_WPTR_INDIRECT2__SHIFT 0x10
1193#define CP_CE_ROQ_IB2_STAT__CEQ_RPTR_INDIRECT2_MASK 0x000003FFL
1194#define CP_CE_ROQ_IB2_STAT__CEQ_WPTR_INDIRECT2_MASK 0x03FF0000L
1195
1196
1197// addressBlock: gc_padec
1198//VGT_VTX_VECT_EJECT_REG
1199#define VGT_VTX_VECT_EJECT_REG__PRIM_COUNT__SHIFT 0x0
1200#define VGT_VTX_VECT_EJECT_REG__PRIM_COUNT_MASK 0x0000007FL
1201//VGT_DMA_DATA_FIFO_DEPTH
1202#define VGT_DMA_DATA_FIFO_DEPTH__DMA_DATA_FIFO_DEPTH__SHIFT 0x0
1203#define VGT_DMA_DATA_FIFO_DEPTH__DMA2DRAW_FIFO_DEPTH__SHIFT 0x9
1204#define VGT_DMA_DATA_FIFO_DEPTH__DMA_DATA_FIFO_DEPTH_MASK 0x000001FFL
1205#define VGT_DMA_DATA_FIFO_DEPTH__DMA2DRAW_FIFO_DEPTH_MASK 0x0007FE00L
1206//VGT_DMA_REQ_FIFO_DEPTH
1207#define VGT_DMA_REQ_FIFO_DEPTH__DMA_REQ_FIFO_DEPTH__SHIFT 0x0
1208#define VGT_DMA_REQ_FIFO_DEPTH__DMA_REQ_FIFO_DEPTH_MASK 0x0000003FL
1209//VGT_DRAW_INIT_FIFO_DEPTH
1210#define VGT_DRAW_INIT_FIFO_DEPTH__DRAW_INIT_FIFO_DEPTH__SHIFT 0x0
1211#define VGT_DRAW_INIT_FIFO_DEPTH__DRAW_INIT_FIFO_DEPTH_MASK 0x0000003FL
1212//VGT_LAST_COPY_STATE
1213#define VGT_LAST_COPY_STATE__SRC_STATE_ID__SHIFT 0x0
1214#define VGT_LAST_COPY_STATE__DST_STATE_ID__SHIFT 0x10
1215#define VGT_LAST_COPY_STATE__SRC_STATE_ID_MASK 0x00000007L
1216#define VGT_LAST_COPY_STATE__DST_STATE_ID_MASK 0x00070000L
1217//VGT_CACHE_INVALIDATION
1218#define VGT_CACHE_INVALIDATION__CACHE_INVALIDATION__SHIFT 0x0
1219#define VGT_CACHE_INVALIDATION__DIS_INSTANCING_OPT__SHIFT 0x4
1220#define VGT_CACHE_INVALIDATION__VS_NO_EXTRA_BUFFER__SHIFT 0x5
1221#define VGT_CACHE_INVALIDATION__AUTO_INVLD_EN__SHIFT 0x6
1222#define VGT_CACHE_INVALIDATION__USE_GS_DONE__SHIFT 0x9
1223#define VGT_CACHE_INVALIDATION__DIS_RANGE_FULL_INVLD__SHIFT 0xb
1224#define VGT_CACHE_INVALIDATION__GS_LATE_ALLOC_EN__SHIFT 0xc
1225#define VGT_CACHE_INVALIDATION__STREAMOUT_FULL_FLUSH__SHIFT 0xd
1226#define VGT_CACHE_INVALIDATION__ES_LIMIT__SHIFT 0x10
1227#define VGT_CACHE_INVALIDATION__ENABLE_PING_PONG__SHIFT 0x15
1228#define VGT_CACHE_INVALIDATION__OPT_FLOW_CNTL_1__SHIFT 0x16
1229#define VGT_CACHE_INVALIDATION__OPT_FLOW_CNTL_2__SHIFT 0x19
1230#define VGT_CACHE_INVALIDATION__EN_WAVE_MERGE__SHIFT 0x1c
1231#define VGT_CACHE_INVALIDATION__ENABLE_PING_PONG_EOI__SHIFT 0x1d
1232#define VGT_CACHE_INVALIDATION__CACHE_INVALIDATION_MASK 0x00000003L
1233#define VGT_CACHE_INVALIDATION__DIS_INSTANCING_OPT_MASK 0x00000010L
1234#define VGT_CACHE_INVALIDATION__VS_NO_EXTRA_BUFFER_MASK 0x00000020L
1235#define VGT_CACHE_INVALIDATION__AUTO_INVLD_EN_MASK 0x000000C0L
1236#define VGT_CACHE_INVALIDATION__USE_GS_DONE_MASK 0x00000200L
1237#define VGT_CACHE_INVALIDATION__DIS_RANGE_FULL_INVLD_MASK 0x00000800L
1238#define VGT_CACHE_INVALIDATION__GS_LATE_ALLOC_EN_MASK 0x00001000L
1239#define VGT_CACHE_INVALIDATION__STREAMOUT_FULL_FLUSH_MASK 0x00002000L
1240#define VGT_CACHE_INVALIDATION__ES_LIMIT_MASK 0x001F0000L
1241#define VGT_CACHE_INVALIDATION__ENABLE_PING_PONG_MASK 0x00200000L
1242#define VGT_CACHE_INVALIDATION__OPT_FLOW_CNTL_1_MASK 0x01C00000L
1243#define VGT_CACHE_INVALIDATION__OPT_FLOW_CNTL_2_MASK 0x0E000000L
1244#define VGT_CACHE_INVALIDATION__EN_WAVE_MERGE_MASK 0x10000000L
1245#define VGT_CACHE_INVALIDATION__ENABLE_PING_PONG_EOI_MASK 0x20000000L
1246//VGT_STRMOUT_DELAY
1247#define VGT_STRMOUT_DELAY__SKIP_DELAY__SHIFT 0x0
1248#define VGT_STRMOUT_DELAY__SE0_WD_DELAY__SHIFT 0x8
1249#define VGT_STRMOUT_DELAY__SE1_WD_DELAY__SHIFT 0xb
1250#define VGT_STRMOUT_DELAY__SE2_WD_DELAY__SHIFT 0xe
1251#define VGT_STRMOUT_DELAY__SE3_WD_DELAY__SHIFT 0x11
1252#define VGT_STRMOUT_DELAY__SKIP_DELAY_MASK 0x000000FFL
1253#define VGT_STRMOUT_DELAY__SE0_WD_DELAY_MASK 0x00000700L
1254#define VGT_STRMOUT_DELAY__SE1_WD_DELAY_MASK 0x00003800L
1255#define VGT_STRMOUT_DELAY__SE2_WD_DELAY_MASK 0x0001C000L
1256#define VGT_STRMOUT_DELAY__SE3_WD_DELAY_MASK 0x000E0000L
1257//VGT_FIFO_DEPTHS
1258#define VGT_FIFO_DEPTHS__VS_DEALLOC_TBL_DEPTH__SHIFT 0x0
1259#define VGT_FIFO_DEPTHS__RESERVED_0__SHIFT 0x7
1260#define VGT_FIFO_DEPTHS__CLIPP_FIFO_DEPTH__SHIFT 0x8
1261#define VGT_FIFO_DEPTHS__HSINPUT_FIFO_DEPTH__SHIFT 0x16
1262#define VGT_FIFO_DEPTHS__VS_DEALLOC_TBL_DEPTH_MASK 0x0000007FL
1263#define VGT_FIFO_DEPTHS__RESERVED_0_MASK 0x00000080L
1264#define VGT_FIFO_DEPTHS__CLIPP_FIFO_DEPTH_MASK 0x003FFF00L
1265#define VGT_FIFO_DEPTHS__HSINPUT_FIFO_DEPTH_MASK 0x0FC00000L
1266//VGT_GS_VERTEX_REUSE
1267#define VGT_GS_VERTEX_REUSE__VERT_REUSE__SHIFT 0x0
1268#define VGT_GS_VERTEX_REUSE__VERT_REUSE_MASK 0x0000001FL
1269//VGT_MC_LAT_CNTL
1270#define VGT_MC_LAT_CNTL__MC_TIME_STAMP_RES__SHIFT 0x0
1271#define VGT_MC_LAT_CNTL__MC_TIME_STAMP_RES_MASK 0x0000000FL
1272//IA_CNTL_STATUS
1273#define IA_CNTL_STATUS__IA_BUSY__SHIFT 0x0
1274#define IA_CNTL_STATUS__IA_DMA_BUSY__SHIFT 0x1
1275#define IA_CNTL_STATUS__IA_DMA_REQ_BUSY__SHIFT 0x2
1276#define IA_CNTL_STATUS__IA_GRP_BUSY__SHIFT 0x3
1277#define IA_CNTL_STATUS__IA_ADC_BUSY__SHIFT 0x4
1278#define IA_CNTL_STATUS__IA_BUSY_MASK 0x00000001L
1279#define IA_CNTL_STATUS__IA_DMA_BUSY_MASK 0x00000002L
1280#define IA_CNTL_STATUS__IA_DMA_REQ_BUSY_MASK 0x00000004L
1281#define IA_CNTL_STATUS__IA_GRP_BUSY_MASK 0x00000008L
1282#define IA_CNTL_STATUS__IA_ADC_BUSY_MASK 0x00000010L
1283//VGT_CNTL_STATUS
1284#define VGT_CNTL_STATUS__VGT_BUSY__SHIFT 0x0
1285#define VGT_CNTL_STATUS__VGT_OUT_INDX_BUSY__SHIFT 0x1
1286#define VGT_CNTL_STATUS__VGT_OUT_BUSY__SHIFT 0x2
1287#define VGT_CNTL_STATUS__VGT_PT_BUSY__SHIFT 0x3
1288#define VGT_CNTL_STATUS__VGT_TE_BUSY__SHIFT 0x4
1289#define VGT_CNTL_STATUS__VGT_VR_BUSY__SHIFT 0x5
1290#define VGT_CNTL_STATUS__VGT_PI_BUSY__SHIFT 0x6
1291#define VGT_CNTL_STATUS__VGT_GS_BUSY__SHIFT 0x7
1292#define VGT_CNTL_STATUS__VGT_HS_BUSY__SHIFT 0x8
1293#define VGT_CNTL_STATUS__VGT_TE11_BUSY__SHIFT 0x9
1294#define VGT_CNTL_STATUS__VGT_PRIMGEN_BUSY__SHIFT 0xa
1295#define VGT_CNTL_STATUS__VGT_BUSY_MASK 0x00000001L
1296#define VGT_CNTL_STATUS__VGT_OUT_INDX_BUSY_MASK 0x00000002L
1297#define VGT_CNTL_STATUS__VGT_OUT_BUSY_MASK 0x00000004L
1298#define VGT_CNTL_STATUS__VGT_PT_BUSY_MASK 0x00000008L
1299#define VGT_CNTL_STATUS__VGT_TE_BUSY_MASK 0x00000010L
1300#define VGT_CNTL_STATUS__VGT_VR_BUSY_MASK 0x00000020L
1301#define VGT_CNTL_STATUS__VGT_PI_BUSY_MASK 0x00000040L
1302#define VGT_CNTL_STATUS__VGT_GS_BUSY_MASK 0x00000080L
1303#define VGT_CNTL_STATUS__VGT_HS_BUSY_MASK 0x00000100L
1304#define VGT_CNTL_STATUS__VGT_TE11_BUSY_MASK 0x00000200L
1305#define VGT_CNTL_STATUS__VGT_PRIMGEN_BUSY_MASK 0x00000400L
1306//WD_CNTL_STATUS
1307#define WD_CNTL_STATUS__WD_BUSY__SHIFT 0x0
1308#define WD_CNTL_STATUS__WD_SPL_DMA_BUSY__SHIFT 0x1
1309#define WD_CNTL_STATUS__WD_SPL_DI_BUSY__SHIFT 0x2
1310#define WD_CNTL_STATUS__WD_ADC_BUSY__SHIFT 0x3
1311#define WD_CNTL_STATUS__WD_BUSY_MASK 0x00000001L
1312#define WD_CNTL_STATUS__WD_SPL_DMA_BUSY_MASK 0x00000002L
1313#define WD_CNTL_STATUS__WD_SPL_DI_BUSY_MASK 0x00000004L
1314#define WD_CNTL_STATUS__WD_ADC_BUSY_MASK 0x00000008L
1315//CC_GC_PRIM_CONFIG
1316#define CC_GC_PRIM_CONFIG__INACTIVE_IA__SHIFT 0x10
1317#define CC_GC_PRIM_CONFIG__INACTIVE_VGT_PA__SHIFT 0x18
1318#define CC_GC_PRIM_CONFIG__INACTIVE_IA_MASK 0x00030000L
1319#define CC_GC_PRIM_CONFIG__INACTIVE_VGT_PA_MASK 0x0F000000L
1320//GC_USER_PRIM_CONFIG
1321#define GC_USER_PRIM_CONFIG__INACTIVE_IA__SHIFT 0x10
1322#define GC_USER_PRIM_CONFIG__INACTIVE_VGT_PA__SHIFT 0x18
1323#define GC_USER_PRIM_CONFIG__INACTIVE_IA_MASK 0x00030000L
1324#define GC_USER_PRIM_CONFIG__INACTIVE_VGT_PA_MASK 0x0F000000L
1325//WD_QOS
1326#define WD_QOS__DRAW_STALL__SHIFT 0x0
1327#define WD_QOS__DRAW_STALL_MASK 0x00000001L
1328//WD_UTCL1_CNTL
1329#define WD_UTCL1_CNTL__XNACK_REDO_TIMER_CNT__SHIFT 0x0
1330#define WD_UTCL1_CNTL__VMID_RESET_MODE__SHIFT 0x17
1331#define WD_UTCL1_CNTL__DROP_MODE__SHIFT 0x18
1332#define WD_UTCL1_CNTL__BYPASS__SHIFT 0x19
1333#define WD_UTCL1_CNTL__INVALIDATE__SHIFT 0x1a
1334#define WD_UTCL1_CNTL__FRAG_LIMIT_MODE__SHIFT 0x1b
1335#define WD_UTCL1_CNTL__FORCE_SNOOP__SHIFT 0x1c
1336#define WD_UTCL1_CNTL__FORCE_SD_VMID_DIRTY__SHIFT 0x1d
1337#define WD_UTCL1_CNTL__XNACK_REDO_TIMER_CNT_MASK 0x000FFFFFL
1338#define WD_UTCL1_CNTL__VMID_RESET_MODE_MASK 0x00800000L
1339#define WD_UTCL1_CNTL__DROP_MODE_MASK 0x01000000L
1340#define WD_UTCL1_CNTL__BYPASS_MASK 0x02000000L
1341#define WD_UTCL1_CNTL__INVALIDATE_MASK 0x04000000L
1342#define WD_UTCL1_CNTL__FRAG_LIMIT_MODE_MASK 0x08000000L
1343#define WD_UTCL1_CNTL__FORCE_SNOOP_MASK 0x10000000L
1344#define WD_UTCL1_CNTL__FORCE_SD_VMID_DIRTY_MASK 0x20000000L
1345//WD_UTCL1_STATUS
1346#define WD_UTCL1_STATUS__FAULT_DETECTED__SHIFT 0x0
1347#define WD_UTCL1_STATUS__RETRY_DETECTED__SHIFT 0x1
1348#define WD_UTCL1_STATUS__PRT_DETECTED__SHIFT 0x2
1349#define WD_UTCL1_STATUS__FAULT_UTCL1ID__SHIFT 0x8
1350#define WD_UTCL1_STATUS__RETRY_UTCL1ID__SHIFT 0x10
1351#define WD_UTCL1_STATUS__PRT_UTCL1ID__SHIFT 0x18
1352#define WD_UTCL1_STATUS__FAULT_DETECTED_MASK 0x00000001L
1353#define WD_UTCL1_STATUS__RETRY_DETECTED_MASK 0x00000002L
1354#define WD_UTCL1_STATUS__PRT_DETECTED_MASK 0x00000004L
1355#define WD_UTCL1_STATUS__FAULT_UTCL1ID_MASK 0x00003F00L
1356#define WD_UTCL1_STATUS__RETRY_UTCL1ID_MASK 0x003F0000L
1357#define WD_UTCL1_STATUS__PRT_UTCL1ID_MASK 0x3F000000L
1358//IA_UTCL1_CNTL
1359#define IA_UTCL1_CNTL__XNACK_REDO_TIMER_CNT__SHIFT 0x0
1360#define IA_UTCL1_CNTL__VMID_RESET_MODE__SHIFT 0x17
1361#define IA_UTCL1_CNTL__DROP_MODE__SHIFT 0x18
1362#define IA_UTCL1_CNTL__BYPASS__SHIFT 0x19
1363#define IA_UTCL1_CNTL__INVALIDATE__SHIFT 0x1a
1364#define IA_UTCL1_CNTL__FRAG_LIMIT_MODE__SHIFT 0x1b
1365#define IA_UTCL1_CNTL__FORCE_SNOOP__SHIFT 0x1c
1366#define IA_UTCL1_CNTL__FORCE_SD_VMID_DIRTY__SHIFT 0x1d
1367#define IA_UTCL1_CNTL__XNACK_REDO_TIMER_CNT_MASK 0x000FFFFFL
1368#define IA_UTCL1_CNTL__VMID_RESET_MODE_MASK 0x00800000L
1369#define IA_UTCL1_CNTL__DROP_MODE_MASK 0x01000000L
1370#define IA_UTCL1_CNTL__BYPASS_MASK 0x02000000L
1371#define IA_UTCL1_CNTL__INVALIDATE_MASK 0x04000000L
1372#define IA_UTCL1_CNTL__FRAG_LIMIT_MODE_MASK 0x08000000L
1373#define IA_UTCL1_CNTL__FORCE_SNOOP_MASK 0x10000000L
1374#define IA_UTCL1_CNTL__FORCE_SD_VMID_DIRTY_MASK 0x20000000L
1375//IA_UTCL1_STATUS
1376#define IA_UTCL1_STATUS__FAULT_DETECTED__SHIFT 0x0
1377#define IA_UTCL1_STATUS__RETRY_DETECTED__SHIFT 0x1
1378#define IA_UTCL1_STATUS__PRT_DETECTED__SHIFT 0x2
1379#define IA_UTCL1_STATUS__FAULT_UTCL1ID__SHIFT 0x8
1380#define IA_UTCL1_STATUS__RETRY_UTCL1ID__SHIFT 0x10
1381#define IA_UTCL1_STATUS__PRT_UTCL1ID__SHIFT 0x18
1382#define IA_UTCL1_STATUS__FAULT_DETECTED_MASK 0x00000001L
1383#define IA_UTCL1_STATUS__RETRY_DETECTED_MASK 0x00000002L
1384#define IA_UTCL1_STATUS__PRT_DETECTED_MASK 0x00000004L
1385#define IA_UTCL1_STATUS__FAULT_UTCL1ID_MASK 0x00003F00L
1386#define IA_UTCL1_STATUS__RETRY_UTCL1ID_MASK 0x003F0000L
1387#define IA_UTCL1_STATUS__PRT_UTCL1ID_MASK 0x3F000000L
1388//VGT_SYS_CONFIG
1389#define VGT_SYS_CONFIG__DUAL_CORE_EN__SHIFT 0x0
1390#define VGT_SYS_CONFIG__MAX_LS_HS_THDGRP__SHIFT 0x1
1391#define VGT_SYS_CONFIG__ADC_EVENT_FILTER_DISABLE__SHIFT 0x7
1392#define VGT_SYS_CONFIG__DUAL_CORE_EN_MASK 0x00000001L
1393#define VGT_SYS_CONFIG__MAX_LS_HS_THDGRP_MASK 0x0000007EL
1394#define VGT_SYS_CONFIG__ADC_EVENT_FILTER_DISABLE_MASK 0x00000080L
1395//VGT_VS_MAX_WAVE_ID
1396#define VGT_VS_MAX_WAVE_ID__MAX_WAVE_ID__SHIFT 0x0
1397#define VGT_VS_MAX_WAVE_ID__MAX_WAVE_ID_MASK 0x00000FFFL
1398//VGT_GS_MAX_WAVE_ID
1399#define VGT_GS_MAX_WAVE_ID__MAX_WAVE_ID__SHIFT 0x0
1400#define VGT_GS_MAX_WAVE_ID__MAX_WAVE_ID_MASK 0x00000FFFL
1401//GFX_PIPE_CONTROL
1402#define GFX_PIPE_CONTROL__HYSTERESIS_CNT__SHIFT 0x0
1403#define GFX_PIPE_CONTROL__RESERVED__SHIFT 0xd
1404#define GFX_PIPE_CONTROL__CONTEXT_SUSPEND_EN__SHIFT 0x10
1405#define GFX_PIPE_CONTROL__HYSTERESIS_CNT_MASK 0x00001FFFL
1406#define GFX_PIPE_CONTROL__RESERVED_MASK 0x0000E000L
1407#define GFX_PIPE_CONTROL__CONTEXT_SUSPEND_EN_MASK 0x00010000L
1408//CC_GC_SHADER_ARRAY_CONFIG
1409#define CC_GC_SHADER_ARRAY_CONFIG__INACTIVE_CUS__SHIFT 0x10
1410#define CC_GC_SHADER_ARRAY_CONFIG__INACTIVE_CUS_MASK 0xFFFF0000L
1411//GC_USER_SHADER_ARRAY_CONFIG
1412#define GC_USER_SHADER_ARRAY_CONFIG__INACTIVE_CUS__SHIFT 0x10
1413#define GC_USER_SHADER_ARRAY_CONFIG__INACTIVE_CUS_MASK 0xFFFF0000L
1414//VGT_DMA_PRIMITIVE_TYPE
1415#define VGT_DMA_PRIMITIVE_TYPE__PRIM_TYPE__SHIFT 0x0
1416#define VGT_DMA_PRIMITIVE_TYPE__PRIM_TYPE_MASK 0x0000003FL
1417//VGT_DMA_CONTROL
1418#define VGT_DMA_CONTROL__PRIMGROUP_SIZE__SHIFT 0x0
1419#define VGT_DMA_CONTROL__IA_SWITCH_ON_EOP__SHIFT 0x11
1420#define VGT_DMA_CONTROL__SWITCH_ON_EOI__SHIFT 0x13
1421#define VGT_DMA_CONTROL__WD_SWITCH_ON_EOP__SHIFT 0x14
1422#define VGT_DMA_CONTROL__EN_INST_OPT_BASIC__SHIFT 0x15
1423#define VGT_DMA_CONTROL__EN_INST_OPT_ADV__SHIFT 0x16
1424#define VGT_DMA_CONTROL__HW_USE_ONLY__SHIFT 0x17
1425#define VGT_DMA_CONTROL__PRIMGROUP_SIZE_MASK 0x0000FFFFL
1426#define VGT_DMA_CONTROL__IA_SWITCH_ON_EOP_MASK 0x00020000L
1427#define VGT_DMA_CONTROL__SWITCH_ON_EOI_MASK 0x00080000L
1428#define VGT_DMA_CONTROL__WD_SWITCH_ON_EOP_MASK 0x00100000L
1429#define VGT_DMA_CONTROL__EN_INST_OPT_BASIC_MASK 0x00200000L
1430#define VGT_DMA_CONTROL__EN_INST_OPT_ADV_MASK 0x00400000L
1431#define VGT_DMA_CONTROL__HW_USE_ONLY_MASK 0x00800000L
1432//VGT_DMA_LS_HS_CONFIG
1433#define VGT_DMA_LS_HS_CONFIG__HS_NUM_INPUT_CP__SHIFT 0x8
1434#define VGT_DMA_LS_HS_CONFIG__HS_NUM_INPUT_CP_MASK 0x00003F00L
1435//WD_BUF_RESOURCE_1
1436#define WD_BUF_RESOURCE_1__POS_BUF_SIZE__SHIFT 0x0
1437#define WD_BUF_RESOURCE_1__INDEX_BUF_SIZE__SHIFT 0x10
1438#define WD_BUF_RESOURCE_1__POS_BUF_SIZE_MASK 0x0000FFFFL
1439#define WD_BUF_RESOURCE_1__INDEX_BUF_SIZE_MASK 0xFFFF0000L
1440//WD_BUF_RESOURCE_2
1441#define WD_BUF_RESOURCE_2__PARAM_BUF_SIZE__SHIFT 0x0
1442#define WD_BUF_RESOURCE_2__ADDR_MODE__SHIFT 0xf
1443#define WD_BUF_RESOURCE_2__CNTL_SB_BUF_SIZE__SHIFT 0x10
1444#define WD_BUF_RESOURCE_2__PARAM_BUF_SIZE_MASK 0x00001FFFL
1445#define WD_BUF_RESOURCE_2__ADDR_MODE_MASK 0x00008000L
1446#define WD_BUF_RESOURCE_2__CNTL_SB_BUF_SIZE_MASK 0xFFFF0000L
1447//PA_CL_CNTL_STATUS
1448#define PA_CL_CNTL_STATUS__UTC_FAULT_DETECTED__SHIFT 0x0
1449#define PA_CL_CNTL_STATUS__UTC_RETRY_DETECTED__SHIFT 0x1
1450#define PA_CL_CNTL_STATUS__UTC_PRT_DETECTED__SHIFT 0x2
1451#define PA_CL_CNTL_STATUS__UTC_FAULT_DETECTED_MASK 0x00000001L
1452#define PA_CL_CNTL_STATUS__UTC_RETRY_DETECTED_MASK 0x00000002L
1453#define PA_CL_CNTL_STATUS__UTC_PRT_DETECTED_MASK 0x00000004L
1454//PA_CL_ENHANCE
1455#define PA_CL_ENHANCE__CLIP_VTX_REORDER_ENA__SHIFT 0x0
1456#define PA_CL_ENHANCE__NUM_CLIP_SEQ__SHIFT 0x1
1457#define PA_CL_ENHANCE__CLIPPED_PRIM_SEQ_STALL__SHIFT 0x3
1458#define PA_CL_ENHANCE__VE_NAN_PROC_DISABLE__SHIFT 0x4
1459#define PA_CL_ENHANCE__XTRA_DEBUG_REG_SEL__SHIFT 0x5
1460#define PA_CL_ENHANCE__IGNORE_PIPELINE_RESET__SHIFT 0x6
1461#define PA_CL_ENHANCE__KILL_INNER_EDGE_FLAGS__SHIFT 0x7
1462#define PA_CL_ENHANCE__NGG_PA_TO_ALL_SC__SHIFT 0x8
1463#define PA_CL_ENHANCE__TC_LATENCY_TIME_STAMP_RESOLUTION__SHIFT 0x9
1464#define PA_CL_ENHANCE__NGG_BYPASS_PRIM_FILTER__SHIFT 0xb
1465#define PA_CL_ENHANCE__NGG_SIDEBAND_MEMORY_DEPTH__SHIFT 0xc
1466#define PA_CL_ENHANCE__NGG_PRIM_INDICES_FIFO_DEPTH__SHIFT 0xe
1467#define PA_CL_ENHANCE__PROG_NEAR_CLIP_PLANE_ENABLE__SHIFT 0x11
1468#define PA_CL_ENHANCE__OUTPUT_SWITCH_TO_LEGACY_EVENT__SHIFT 0x12
1469#define PA_CL_ENHANCE__NO_SWITCH_TO_LEGACY_AFTER_VMID_RESET__SHIFT 0x13
1470#define PA_CL_ENHANCE__POLY_INNER_EDGE_FLAG_DISABLE__SHIFT 0x14
1471#define PA_CL_ENHANCE__TC_REQUEST_PERF_CNTR_ENABLE__SHIFT 0x15
1472#define PA_CL_ENHANCE__ECO_SPARE3__SHIFT 0x1c
1473#define PA_CL_ENHANCE__ECO_SPARE2__SHIFT 0x1d
1474#define PA_CL_ENHANCE__ECO_SPARE1__SHIFT 0x1e
1475#define PA_CL_ENHANCE__ECO_SPARE0__SHIFT 0x1f
1476#define PA_CL_ENHANCE__CLIP_VTX_REORDER_ENA_MASK 0x00000001L
1477#define PA_CL_ENHANCE__NUM_CLIP_SEQ_MASK 0x00000006L
1478#define PA_CL_ENHANCE__CLIPPED_PRIM_SEQ_STALL_MASK 0x00000008L
1479#define PA_CL_ENHANCE__VE_NAN_PROC_DISABLE_MASK 0x00000010L
1480#define PA_CL_ENHANCE__XTRA_DEBUG_REG_SEL_MASK 0x00000020L
1481#define PA_CL_ENHANCE__IGNORE_PIPELINE_RESET_MASK 0x00000040L
1482#define PA_CL_ENHANCE__KILL_INNER_EDGE_FLAGS_MASK 0x00000080L
1483#define PA_CL_ENHANCE__NGG_PA_TO_ALL_SC_MASK 0x00000100L
1484#define PA_CL_ENHANCE__TC_LATENCY_TIME_STAMP_RESOLUTION_MASK 0x00000600L
1485#define PA_CL_ENHANCE__NGG_BYPASS_PRIM_FILTER_MASK 0x00000800L
1486#define PA_CL_ENHANCE__NGG_SIDEBAND_MEMORY_DEPTH_MASK 0x00003000L
1487#define PA_CL_ENHANCE__NGG_PRIM_INDICES_FIFO_DEPTH_MASK 0x0001C000L
1488#define PA_CL_ENHANCE__PROG_NEAR_CLIP_PLANE_ENABLE_MASK 0x00020000L
1489#define PA_CL_ENHANCE__OUTPUT_SWITCH_TO_LEGACY_EVENT_MASK 0x00040000L
1490#define PA_CL_ENHANCE__NO_SWITCH_TO_LEGACY_AFTER_VMID_RESET_MASK 0x00080000L
1491#define PA_CL_ENHANCE__POLY_INNER_EDGE_FLAG_DISABLE_MASK 0x00100000L
1492#define PA_CL_ENHANCE__TC_REQUEST_PERF_CNTR_ENABLE_MASK 0x00200000L
1493#define PA_CL_ENHANCE__ECO_SPARE3_MASK 0x10000000L
1494#define PA_CL_ENHANCE__ECO_SPARE2_MASK 0x20000000L
1495#define PA_CL_ENHANCE__ECO_SPARE1_MASK 0x40000000L
1496#define PA_CL_ENHANCE__ECO_SPARE0_MASK 0x80000000L
1497//PA_CL_RESET_DEBUG
1498#define PA_CL_RESET_DEBUG__CL_TRIV_DISC_DISABLE__SHIFT 0x0
1499#define PA_CL_RESET_DEBUG__CL_TRIV_DISC_DISABLE_MASK 0x00000001L
1500//PA_SU_CNTL_STATUS
1501#define PA_SU_CNTL_STATUS__SU_BUSY__SHIFT 0x1f
1502#define PA_SU_CNTL_STATUS__SU_BUSY_MASK 0x80000000L
1503//PA_SC_FIFO_DEPTH_CNTL
1504#define PA_SC_FIFO_DEPTH_CNTL__DEPTH__SHIFT 0x0
1505#define PA_SC_FIFO_DEPTH_CNTL__DEPTH_MASK 0x000003FFL
1506//PA_SC_P3D_TRAP_SCREEN_HV_LOCK
1507#define PA_SC_P3D_TRAP_SCREEN_HV_LOCK__DISABLE_NON_PRIV_WRITES__SHIFT 0x0
1508#define PA_SC_P3D_TRAP_SCREEN_HV_LOCK__DISABLE_NON_PRIV_WRITES_MASK 0x00000001L
1509//PA_SC_HP3D_TRAP_SCREEN_HV_LOCK
1510#define PA_SC_HP3D_TRAP_SCREEN_HV_LOCK__DISABLE_NON_PRIV_WRITES__SHIFT 0x0
1511#define PA_SC_HP3D_TRAP_SCREEN_HV_LOCK__DISABLE_NON_PRIV_WRITES_MASK 0x00000001L
1512//PA_SC_TRAP_SCREEN_HV_LOCK
1513#define PA_SC_TRAP_SCREEN_HV_LOCK__DISABLE_NON_PRIV_WRITES__SHIFT 0x0
1514#define PA_SC_TRAP_SCREEN_HV_LOCK__DISABLE_NON_PRIV_WRITES_MASK 0x00000001L
1515//PA_SC_FORCE_EOV_MAX_CNTS
1516#define PA_SC_FORCE_EOV_MAX_CNTS__FORCE_EOV_MAX_CLK_CNT__SHIFT 0x0
1517#define PA_SC_FORCE_EOV_MAX_CNTS__FORCE_EOV_MAX_REZ_CNT__SHIFT 0x10
1518#define PA_SC_FORCE_EOV_MAX_CNTS__FORCE_EOV_MAX_CLK_CNT_MASK 0x0000FFFFL
1519#define PA_SC_FORCE_EOV_MAX_CNTS__FORCE_EOV_MAX_REZ_CNT_MASK 0xFFFF0000L
1520//PA_SC_BINNER_EVENT_CNTL_0
1521#define PA_SC_BINNER_EVENT_CNTL_0__RESERVED_0__SHIFT 0x0
1522#define PA_SC_BINNER_EVENT_CNTL_0__SAMPLE_STREAMOUTSTATS1__SHIFT 0x2
1523#define PA_SC_BINNER_EVENT_CNTL_0__SAMPLE_STREAMOUTSTATS2__SHIFT 0x4
1524#define PA_SC_BINNER_EVENT_CNTL_0__SAMPLE_STREAMOUTSTATS3__SHIFT 0x6
1525#define PA_SC_BINNER_EVENT_CNTL_0__CACHE_FLUSH_TS__SHIFT 0x8
1526#define PA_SC_BINNER_EVENT_CNTL_0__CONTEXT_DONE__SHIFT 0xa
1527#define PA_SC_BINNER_EVENT_CNTL_0__CACHE_FLUSH__SHIFT 0xc
1528#define PA_SC_BINNER_EVENT_CNTL_0__CS_PARTIAL_FLUSH__SHIFT 0xe
1529#define PA_SC_BINNER_EVENT_CNTL_0__VGT_STREAMOUT_SYNC__SHIFT 0x10
1530#define PA_SC_BINNER_EVENT_CNTL_0__RESERVED_9__SHIFT 0x12
1531#define PA_SC_BINNER_EVENT_CNTL_0__VGT_STREAMOUT_RESET__SHIFT 0x14
1532#define PA_SC_BINNER_EVENT_CNTL_0__END_OF_PIPE_INCR_DE__SHIFT 0x16
1533#define PA_SC_BINNER_EVENT_CNTL_0__END_OF_PIPE_IB_END__SHIFT 0x18
1534#define PA_SC_BINNER_EVENT_CNTL_0__RST_PIX_CNT__SHIFT 0x1a
1535#define PA_SC_BINNER_EVENT_CNTL_0__BREAK_BATCH__SHIFT 0x1c
1536#define PA_SC_BINNER_EVENT_CNTL_0__VS_PARTIAL_FLUSH__SHIFT 0x1e
1537#define PA_SC_BINNER_EVENT_CNTL_0__RESERVED_0_MASK 0x00000003L
1538#define PA_SC_BINNER_EVENT_CNTL_0__SAMPLE_STREAMOUTSTATS1_MASK 0x0000000CL
1539#define PA_SC_BINNER_EVENT_CNTL_0__SAMPLE_STREAMOUTSTATS2_MASK 0x00000030L
1540#define PA_SC_BINNER_EVENT_CNTL_0__SAMPLE_STREAMOUTSTATS3_MASK 0x000000C0L
1541#define PA_SC_BINNER_EVENT_CNTL_0__CACHE_FLUSH_TS_MASK 0x00000300L
1542#define PA_SC_BINNER_EVENT_CNTL_0__CONTEXT_DONE_MASK 0x00000C00L
1543#define PA_SC_BINNER_EVENT_CNTL_0__CACHE_FLUSH_MASK 0x00003000L
1544#define PA_SC_BINNER_EVENT_CNTL_0__CS_PARTIAL_FLUSH_MASK 0x0000C000L
1545#define PA_SC_BINNER_EVENT_CNTL_0__VGT_STREAMOUT_SYNC_MASK 0x00030000L
1546#define PA_SC_BINNER_EVENT_CNTL_0__RESERVED_9_MASK 0x000C0000L
1547#define PA_SC_BINNER_EVENT_CNTL_0__VGT_STREAMOUT_RESET_MASK 0x00300000L
1548#define PA_SC_BINNER_EVENT_CNTL_0__END_OF_PIPE_INCR_DE_MASK 0x00C00000L
1549#define PA_SC_BINNER_EVENT_CNTL_0__END_OF_PIPE_IB_END_MASK 0x03000000L
1550#define PA_SC_BINNER_EVENT_CNTL_0__RST_PIX_CNT_MASK 0x0C000000L
1551#define PA_SC_BINNER_EVENT_CNTL_0__BREAK_BATCH_MASK 0x30000000L
1552#define PA_SC_BINNER_EVENT_CNTL_0__VS_PARTIAL_FLUSH_MASK 0xC0000000L
1553//PA_SC_BINNER_EVENT_CNTL_1
1554#define PA_SC_BINNER_EVENT_CNTL_1__PS_PARTIAL_FLUSH__SHIFT 0x0
1555#define PA_SC_BINNER_EVENT_CNTL_1__FLUSH_HS_OUTPUT__SHIFT 0x2
1556#define PA_SC_BINNER_EVENT_CNTL_1__FLUSH_DFSM__SHIFT 0x4
1557#define PA_SC_BINNER_EVENT_CNTL_1__RESET_TO_LOWEST_VGT__SHIFT 0x6
1558#define PA_SC_BINNER_EVENT_CNTL_1__CACHE_FLUSH_AND_INV_TS_EVENT__SHIFT 0x8
1559#define PA_SC_BINNER_EVENT_CNTL_1__ZPASS_DONE__SHIFT 0xa
1560#define PA_SC_BINNER_EVENT_CNTL_1__CACHE_FLUSH_AND_INV_EVENT__SHIFT 0xc
1561#define PA_SC_BINNER_EVENT_CNTL_1__PERFCOUNTER_START__SHIFT 0xe
1562#define PA_SC_BINNER_EVENT_CNTL_1__PERFCOUNTER_STOP__SHIFT 0x10
1563#define PA_SC_BINNER_EVENT_CNTL_1__PIPELINESTAT_START__SHIFT 0x12
1564#define PA_SC_BINNER_EVENT_CNTL_1__PIPELINESTAT_STOP__SHIFT 0x14
1565#define PA_SC_BINNER_EVENT_CNTL_1__PERFCOUNTER_SAMPLE__SHIFT 0x16
1566#define PA_SC_BINNER_EVENT_CNTL_1__FLUSH_ES_OUTPUT__SHIFT 0x18
1567#define PA_SC_BINNER_EVENT_CNTL_1__FLUSH_GS_OUTPUT__SHIFT 0x1a
1568#define PA_SC_BINNER_EVENT_CNTL_1__SAMPLE_PIPELINESTAT__SHIFT 0x1c
1569#define PA_SC_BINNER_EVENT_CNTL_1__SO_VGTSTREAMOUT_FLUSH__SHIFT 0x1e
1570#define PA_SC_BINNER_EVENT_CNTL_1__PS_PARTIAL_FLUSH_MASK 0x00000003L
1571#define PA_SC_BINNER_EVENT_CNTL_1__FLUSH_HS_OUTPUT_MASK 0x0000000CL
1572#define PA_SC_BINNER_EVENT_CNTL_1__FLUSH_DFSM_MASK 0x00000030L
1573#define PA_SC_BINNER_EVENT_CNTL_1__RESET_TO_LOWEST_VGT_MASK 0x000000C0L
1574#define PA_SC_BINNER_EVENT_CNTL_1__CACHE_FLUSH_AND_INV_TS_EVENT_MASK 0x00000300L
1575#define PA_SC_BINNER_EVENT_CNTL_1__ZPASS_DONE_MASK 0x00000C00L
1576#define PA_SC_BINNER_EVENT_CNTL_1__CACHE_FLUSH_AND_INV_EVENT_MASK 0x00003000L
1577#define PA_SC_BINNER_EVENT_CNTL_1__PERFCOUNTER_START_MASK 0x0000C000L
1578#define PA_SC_BINNER_EVENT_CNTL_1__PERFCOUNTER_STOP_MASK 0x00030000L
1579#define PA_SC_BINNER_EVENT_CNTL_1__PIPELINESTAT_START_MASK 0x000C0000L
1580#define PA_SC_BINNER_EVENT_CNTL_1__PIPELINESTAT_STOP_MASK 0x00300000L
1581#define PA_SC_BINNER_EVENT_CNTL_1__PERFCOUNTER_SAMPLE_MASK 0x00C00000L
1582#define PA_SC_BINNER_EVENT_CNTL_1__FLUSH_ES_OUTPUT_MASK 0x03000000L
1583#define PA_SC_BINNER_EVENT_CNTL_1__FLUSH_GS_OUTPUT_MASK 0x0C000000L
1584#define PA_SC_BINNER_EVENT_CNTL_1__SAMPLE_PIPELINESTAT_MASK 0x30000000L
1585#define PA_SC_BINNER_EVENT_CNTL_1__SO_VGTSTREAMOUT_FLUSH_MASK 0xC0000000L
1586//PA_SC_BINNER_EVENT_CNTL_2
1587#define PA_SC_BINNER_EVENT_CNTL_2__SAMPLE_STREAMOUTSTATS__SHIFT 0x0
1588#define PA_SC_BINNER_EVENT_CNTL_2__RESET_VTX_CNT__SHIFT 0x2
1589#define PA_SC_BINNER_EVENT_CNTL_2__BLOCK_CONTEXT_DONE__SHIFT 0x4
1590#define PA_SC_BINNER_EVENT_CNTL_2__CS_CONTEXT_DONE__SHIFT 0x6
1591#define PA_SC_BINNER_EVENT_CNTL_2__VGT_FLUSH__SHIFT 0x8
1592#define PA_SC_BINNER_EVENT_CNTL_2__TGID_ROLLOVER__SHIFT 0xa
1593#define PA_SC_BINNER_EVENT_CNTL_2__SQ_NON_EVENT__SHIFT 0xc
1594#define PA_SC_BINNER_EVENT_CNTL_2__SC_SEND_DB_VPZ__SHIFT 0xe
1595#define PA_SC_BINNER_EVENT_CNTL_2__BOTTOM_OF_PIPE_TS__SHIFT 0x10
1596#define PA_SC_BINNER_EVENT_CNTL_2__FLUSH_SX_TS__SHIFT 0x12
1597#define PA_SC_BINNER_EVENT_CNTL_2__DB_CACHE_FLUSH_AND_INV__SHIFT 0x14
1598#define PA_SC_BINNER_EVENT_CNTL_2__FLUSH_AND_INV_DB_DATA_TS__SHIFT 0x16
1599#define PA_SC_BINNER_EVENT_CNTL_2__FLUSH_AND_INV_DB_META__SHIFT 0x18
1600#define PA_SC_BINNER_EVENT_CNTL_2__FLUSH_AND_INV_CB_DATA_TS__SHIFT 0x1a
1601#define PA_SC_BINNER_EVENT_CNTL_2__FLUSH_AND_INV_CB_META__SHIFT 0x1c
1602#define PA_SC_BINNER_EVENT_CNTL_2__CS_DONE__SHIFT 0x1e
1603#define PA_SC_BINNER_EVENT_CNTL_2__SAMPLE_STREAMOUTSTATS_MASK 0x00000003L
1604#define PA_SC_BINNER_EVENT_CNTL_2__RESET_VTX_CNT_MASK 0x0000000CL
1605#define PA_SC_BINNER_EVENT_CNTL_2__BLOCK_CONTEXT_DONE_MASK 0x00000030L
1606#define PA_SC_BINNER_EVENT_CNTL_2__CS_CONTEXT_DONE_MASK 0x000000C0L
1607#define PA_SC_BINNER_EVENT_CNTL_2__VGT_FLUSH_MASK 0x00000300L
1608#define PA_SC_BINNER_EVENT_CNTL_2__TGID_ROLLOVER_MASK 0x00000C00L
1609#define PA_SC_BINNER_EVENT_CNTL_2__SQ_NON_EVENT_MASK 0x00003000L
1610#define PA_SC_BINNER_EVENT_CNTL_2__SC_SEND_DB_VPZ_MASK 0x0000C000L
1611#define PA_SC_BINNER_EVENT_CNTL_2__BOTTOM_OF_PIPE_TS_MASK 0x00030000L
1612#define PA_SC_BINNER_EVENT_CNTL_2__FLUSH_SX_TS_MASK 0x000C0000L
1613#define PA_SC_BINNER_EVENT_CNTL_2__DB_CACHE_FLUSH_AND_INV_MASK 0x00300000L
1614#define PA_SC_BINNER_EVENT_CNTL_2__FLUSH_AND_INV_DB_DATA_TS_MASK 0x00C00000L
1615#define PA_SC_BINNER_EVENT_CNTL_2__FLUSH_AND_INV_DB_META_MASK 0x03000000L
1616#define PA_SC_BINNER_EVENT_CNTL_2__FLUSH_AND_INV_CB_DATA_TS_MASK 0x0C000000L
1617#define PA_SC_BINNER_EVENT_CNTL_2__FLUSH_AND_INV_CB_META_MASK 0x30000000L
1618#define PA_SC_BINNER_EVENT_CNTL_2__CS_DONE_MASK 0xC0000000L
1619//PA_SC_BINNER_EVENT_CNTL_3
1620#define PA_SC_BINNER_EVENT_CNTL_3__PS_DONE__SHIFT 0x0
1621#define PA_SC_BINNER_EVENT_CNTL_3__FLUSH_AND_INV_CB_PIXEL_DATA__SHIFT 0x2
1622#define PA_SC_BINNER_EVENT_CNTL_3__SX_CB_RAT_ACK_REQUEST__SHIFT 0x4
1623#define PA_SC_BINNER_EVENT_CNTL_3__THREAD_TRACE_START__SHIFT 0x6
1624#define PA_SC_BINNER_EVENT_CNTL_3__THREAD_TRACE_STOP__SHIFT 0x8
1625#define PA_SC_BINNER_EVENT_CNTL_3__THREAD_TRACE_MARKER__SHIFT 0xa
1626#define PA_SC_BINNER_EVENT_CNTL_3__THREAD_TRACE_FLUSH__SHIFT 0xc
1627#define PA_SC_BINNER_EVENT_CNTL_3__THREAD_TRACE_FINISH__SHIFT 0xe
1628#define PA_SC_BINNER_EVENT_CNTL_3__PIXEL_PIPE_STAT_CONTROL__SHIFT 0x10
1629#define PA_SC_BINNER_EVENT_CNTL_3__PIXEL_PIPE_STAT_DUMP__SHIFT 0x12
1630#define PA_SC_BINNER_EVENT_CNTL_3__PIXEL_PIPE_STAT_RESET__SHIFT 0x14
1631#define PA_SC_BINNER_EVENT_CNTL_3__CONTEXT_SUSPEND__SHIFT 0x16
1632#define PA_SC_BINNER_EVENT_CNTL_3__OFFCHIP_HS_DEALLOC__SHIFT 0x18
1633#define PA_SC_BINNER_EVENT_CNTL_3__ENABLE_NGG_PIPELINE__SHIFT 0x1a
1634#define PA_SC_BINNER_EVENT_CNTL_3__ENABLE_LEGACY_PIPELINE__SHIFT 0x1c
1635#define PA_SC_BINNER_EVENT_CNTL_3__RESERVED_63__SHIFT 0x1e
1636#define PA_SC_BINNER_EVENT_CNTL_3__PS_DONE_MASK 0x00000003L
1637#define PA_SC_BINNER_EVENT_CNTL_3__FLUSH_AND_INV_CB_PIXEL_DATA_MASK 0x0000000CL
1638#define PA_SC_BINNER_EVENT_CNTL_3__SX_CB_RAT_ACK_REQUEST_MASK 0x00000030L
1639#define PA_SC_BINNER_EVENT_CNTL_3__THREAD_TRACE_START_MASK 0x000000C0L
1640#define PA_SC_BINNER_EVENT_CNTL_3__THREAD_TRACE_STOP_MASK 0x00000300L
1641#define PA_SC_BINNER_EVENT_CNTL_3__THREAD_TRACE_MARKER_MASK 0x00000C00L
1642#define PA_SC_BINNER_EVENT_CNTL_3__THREAD_TRACE_FLUSH_MASK 0x00003000L
1643#define PA_SC_BINNER_EVENT_CNTL_3__THREAD_TRACE_FINISH_MASK 0x0000C000L
1644#define PA_SC_BINNER_EVENT_CNTL_3__PIXEL_PIPE_STAT_CONTROL_MASK 0x00030000L
1645#define PA_SC_BINNER_EVENT_CNTL_3__PIXEL_PIPE_STAT_DUMP_MASK 0x000C0000L
1646#define PA_SC_BINNER_EVENT_CNTL_3__PIXEL_PIPE_STAT_RESET_MASK 0x00300000L
1647#define PA_SC_BINNER_EVENT_CNTL_3__CONTEXT_SUSPEND_MASK 0x00C00000L
1648#define PA_SC_BINNER_EVENT_CNTL_3__OFFCHIP_HS_DEALLOC_MASK 0x03000000L
1649#define PA_SC_BINNER_EVENT_CNTL_3__ENABLE_NGG_PIPELINE_MASK 0x0C000000L
1650#define PA_SC_BINNER_EVENT_CNTL_3__ENABLE_LEGACY_PIPELINE_MASK 0x30000000L
1651#define PA_SC_BINNER_EVENT_CNTL_3__RESERVED_63_MASK 0xC0000000L
1652//PA_SC_BINNER_TIMEOUT_COUNTER
1653#define PA_SC_BINNER_TIMEOUT_COUNTER__THRESHOLD__SHIFT 0x0
1654#define PA_SC_BINNER_TIMEOUT_COUNTER__THRESHOLD_MASK 0xFFFFFFFFL
1655//PA_SC_BINNER_PERF_CNTL_0
1656#define PA_SC_BINNER_PERF_CNTL_0__BIN_HIST_NUM_PRIMS_THRESHOLD__SHIFT 0x0
1657#define PA_SC_BINNER_PERF_CNTL_0__BATCH_HIST_NUM_PRIMS_THRESHOLD__SHIFT 0xa
1658#define PA_SC_BINNER_PERF_CNTL_0__BIN_HIST_NUM_CONTEXT_THRESHOLD__SHIFT 0x14
1659#define PA_SC_BINNER_PERF_CNTL_0__BATCH_HIST_NUM_CONTEXT_THRESHOLD__SHIFT 0x17
1660#define PA_SC_BINNER_PERF_CNTL_0__BIN_HIST_NUM_PRIMS_THRESHOLD_MASK 0x000003FFL
1661#define PA_SC_BINNER_PERF_CNTL_0__BATCH_HIST_NUM_PRIMS_THRESHOLD_MASK 0x000FFC00L
1662#define PA_SC_BINNER_PERF_CNTL_0__BIN_HIST_NUM_CONTEXT_THRESHOLD_MASK 0x00700000L
1663#define PA_SC_BINNER_PERF_CNTL_0__BATCH_HIST_NUM_CONTEXT_THRESHOLD_MASK 0x03800000L
1664//PA_SC_BINNER_PERF_CNTL_1
1665#define PA_SC_BINNER_PERF_CNTL_1__BIN_HIST_NUM_PERSISTENT_STATE_THRESHOLD__SHIFT 0x0
1666#define PA_SC_BINNER_PERF_CNTL_1__BATCH_HIST_NUM_PERSISTENT_STATE_THRESHOLD__SHIFT 0x5
1667#define PA_SC_BINNER_PERF_CNTL_1__BATCH_HIST_NUM_TRIV_REJECTED_PRIMS_THRESHOLD__SHIFT 0xa
1668#define PA_SC_BINNER_PERF_CNTL_1__BIN_HIST_NUM_PERSISTENT_STATE_THRESHOLD_MASK 0x0000001FL
1669#define PA_SC_BINNER_PERF_CNTL_1__BATCH_HIST_NUM_PERSISTENT_STATE_THRESHOLD_MASK 0x000003E0L
1670#define PA_SC_BINNER_PERF_CNTL_1__BATCH_HIST_NUM_TRIV_REJECTED_PRIMS_THRESHOLD_MASK 0x03FFFC00L
1671//PA_SC_BINNER_PERF_CNTL_2
1672#define PA_SC_BINNER_PERF_CNTL_2__BATCH_HIST_NUM_ROWS_PER_PRIM_THRESHOLD__SHIFT 0x0
1673#define PA_SC_BINNER_PERF_CNTL_2__BATCH_HIST_NUM_COLUMNS_PER_ROW_THRESHOLD__SHIFT 0xb
1674#define PA_SC_BINNER_PERF_CNTL_2__BATCH_HIST_NUM_ROWS_PER_PRIM_THRESHOLD_MASK 0x000007FFL
1675#define PA_SC_BINNER_PERF_CNTL_2__BATCH_HIST_NUM_COLUMNS_PER_ROW_THRESHOLD_MASK 0x003FF800L
1676//PA_SC_BINNER_PERF_CNTL_3
1677#define PA_SC_BINNER_PERF_CNTL_3__BATCH_HIST_NUM_PS_WAVE_BREAKS_THRESHOLD__SHIFT 0x0
1678#define PA_SC_BINNER_PERF_CNTL_3__BATCH_HIST_NUM_PS_WAVE_BREAKS_THRESHOLD_MASK 0xFFFFFFFFL
1679//PA_SC_ENHANCE_2
1680#define PA_SC_ENHANCE_2__RESERVED_0__SHIFT 0x0
1681#define PA_SC_ENHANCE_2__RESERVED_1__SHIFT 0x1
1682#define PA_SC_ENHANCE_2__RESERVED_2__SHIFT 0x2
1683#define PA_SC_ENHANCE_2__RESERVED_3__SHIFT 0x3
1684#define PA_SC_ENHANCE_2__RESERVED_4__SHIFT 0x4
1685#define PA_SC_ENHANCE_2__RESERVED_5__SHIFT 0x5
1686#define PA_SC_ENHANCE_2__ENABLE_SC_SEND_DB_VPZ_FOR_COMPOUND_INDEX_EN__SHIFT 0x6
1687#define PA_SC_ENHANCE_2__ENABLE_SC_SEND_DB_VPZ_FOR_EN_PIPELINE_PRIMID__SHIFT 0x7
1688#define PA_SC_ENHANCE_2__RSVD__SHIFT 0x8
1689#define PA_SC_ENHANCE_2__RESERVED_0_MASK 0x00000001L
1690#define PA_SC_ENHANCE_2__RESERVED_1_MASK 0x00000002L
1691#define PA_SC_ENHANCE_2__RESERVED_2_MASK 0x00000004L
1692#define PA_SC_ENHANCE_2__RESERVED_3_MASK 0x00000008L
1693#define PA_SC_ENHANCE_2__RESERVED_4_MASK 0x00000010L
1694#define PA_SC_ENHANCE_2__RESERVED_5_MASK 0x00000020L
1695#define PA_SC_ENHANCE_2__ENABLE_SC_SEND_DB_VPZ_FOR_COMPOUND_INDEX_EN_MASK 0x00000040L
1696#define PA_SC_ENHANCE_2__ENABLE_SC_SEND_DB_VPZ_FOR_EN_PIPELINE_PRIMID_MASK 0x00000080L
1697#define PA_SC_ENHANCE_2__RSVD_MASK 0xFFFFFF00L
1698//PA_SC_FIFO_SIZE
1699#define PA_SC_FIFO_SIZE__SC_FRONTEND_PRIM_FIFO_SIZE__SHIFT 0x0
1700#define PA_SC_FIFO_SIZE__SC_BACKEND_PRIM_FIFO_SIZE__SHIFT 0x6
1701#define PA_SC_FIFO_SIZE__SC_HIZ_TILE_FIFO_SIZE__SHIFT 0xf
1702#define PA_SC_FIFO_SIZE__SC_EARLYZ_TILE_FIFO_SIZE__SHIFT 0x15
1703#define PA_SC_FIFO_SIZE__SC_FRONTEND_PRIM_FIFO_SIZE_MASK 0x0000003FL
1704#define PA_SC_FIFO_SIZE__SC_BACKEND_PRIM_FIFO_SIZE_MASK 0x00007FC0L
1705#define PA_SC_FIFO_SIZE__SC_HIZ_TILE_FIFO_SIZE_MASK 0x001F8000L
1706#define PA_SC_FIFO_SIZE__SC_EARLYZ_TILE_FIFO_SIZE_MASK 0xFFE00000L
1707//PA_SC_IF_FIFO_SIZE
1708#define PA_SC_IF_FIFO_SIZE__SC_DB_TILE_IF_FIFO_SIZE__SHIFT 0x0
1709#define PA_SC_IF_FIFO_SIZE__SC_DB_QUAD_IF_FIFO_SIZE__SHIFT 0x6
1710#define PA_SC_IF_FIFO_SIZE__SC_SPI_IF_FIFO_SIZE__SHIFT 0xc
1711#define PA_SC_IF_FIFO_SIZE__SC_BCI_IF_FIFO_SIZE__SHIFT 0x12
1712#define PA_SC_IF_FIFO_SIZE__SC_DB_TILE_IF_FIFO_SIZE_MASK 0x0000003FL
1713#define PA_SC_IF_FIFO_SIZE__SC_DB_QUAD_IF_FIFO_SIZE_MASK 0x00000FC0L
1714#define PA_SC_IF_FIFO_SIZE__SC_SPI_IF_FIFO_SIZE_MASK 0x0003F000L
1715#define PA_SC_IF_FIFO_SIZE__SC_BCI_IF_FIFO_SIZE_MASK 0x00FC0000L
1716//PA_SC_PKR_WAVE_TABLE_CNTL
1717#define PA_SC_PKR_WAVE_TABLE_CNTL__SIZE__SHIFT 0x0
1718#define PA_SC_PKR_WAVE_TABLE_CNTL__SIZE_MASK 0x0000003FL
1719//PA_UTCL1_CNTL1
1720#define PA_UTCL1_CNTL1__FORCE_4K_L2_RESP__SHIFT 0x0
1721#define PA_UTCL1_CNTL1__GPUVM_64K_DEFAULT__SHIFT 0x1
1722#define PA_UTCL1_CNTL1__GPUVM_PERM_MODE__SHIFT 0x2
1723#define PA_UTCL1_CNTL1__RESP_MODE__SHIFT 0x3
1724#define PA_UTCL1_CNTL1__RESP_FAULT_MODE__SHIFT 0x5
1725#define PA_UTCL1_CNTL1__CLIENTID__SHIFT 0x7
1726#define PA_UTCL1_CNTL1__SPARE__SHIFT 0x10
1727#define PA_UTCL1_CNTL1__ENABLE_PUSH_LFIFO__SHIFT 0x11
1728#define PA_UTCL1_CNTL1__ENABLE_LFIFO_PRI_ARB__SHIFT 0x12
1729#define PA_UTCL1_CNTL1__REG_INV_VMID__SHIFT 0x13
1730#define PA_UTCL1_CNTL1__REG_INV_ALL_VMID__SHIFT 0x17
1731#define PA_UTCL1_CNTL1__REG_INV_TOGGLE__SHIFT 0x18
1732#define PA_UTCL1_CNTL1__INVALIDATE_ALL_VMID__SHIFT 0x19
1733#define PA_UTCL1_CNTL1__FORCE_MISS__SHIFT 0x1a
1734#define PA_UTCL1_CNTL1__FORCE_IN_ORDER__SHIFT 0x1b
1735#define PA_UTCL1_CNTL1__REDUCE_FIFO_DEPTH_BY_2__SHIFT 0x1c
1736#define PA_UTCL1_CNTL1__REDUCE_CACHE_SIZE_BY_2__SHIFT 0x1e
1737#define PA_UTCL1_CNTL1__FORCE_4K_L2_RESP_MASK 0x00000001L
1738#define PA_UTCL1_CNTL1__GPUVM_64K_DEFAULT_MASK 0x00000002L
1739#define PA_UTCL1_CNTL1__GPUVM_PERM_MODE_MASK 0x00000004L
1740#define PA_UTCL1_CNTL1__RESP_MODE_MASK 0x00000018L
1741#define PA_UTCL1_CNTL1__RESP_FAULT_MODE_MASK 0x00000060L
1742#define PA_UTCL1_CNTL1__CLIENTID_MASK 0x0000FF80L
1743#define PA_UTCL1_CNTL1__SPARE_MASK 0x00010000L
1744#define PA_UTCL1_CNTL1__ENABLE_PUSH_LFIFO_MASK 0x00020000L
1745#define PA_UTCL1_CNTL1__ENABLE_LFIFO_PRI_ARB_MASK 0x00040000L
1746#define PA_UTCL1_CNTL1__REG_INV_VMID_MASK 0x00780000L
1747#define PA_UTCL1_CNTL1__REG_INV_ALL_VMID_MASK 0x00800000L
1748#define PA_UTCL1_CNTL1__REG_INV_TOGGLE_MASK 0x01000000L
1749#define PA_UTCL1_CNTL1__INVALIDATE_ALL_VMID_MASK 0x02000000L
1750#define PA_UTCL1_CNTL1__FORCE_MISS_MASK 0x04000000L
1751#define PA_UTCL1_CNTL1__FORCE_IN_ORDER_MASK 0x08000000L
1752#define PA_UTCL1_CNTL1__REDUCE_FIFO_DEPTH_BY_2_MASK 0x30000000L
1753#define PA_UTCL1_CNTL1__REDUCE_CACHE_SIZE_BY_2_MASK 0xC0000000L
1754//PA_UTCL1_CNTL2
1755#define PA_UTCL1_CNTL2__SPARE1__SHIFT 0x0
1756#define PA_UTCL1_CNTL2__SPARE2__SHIFT 0x8
1757#define PA_UTCL1_CNTL2__MTYPE_OVRD_DIS__SHIFT 0x9
1758#define PA_UTCL1_CNTL2__LINE_VALID__SHIFT 0xa
1759#define PA_UTCL1_CNTL2__SPARE3__SHIFT 0xb
1760#define PA_UTCL1_CNTL2__GPUVM_INV_MODE__SHIFT 0xc
1761#define PA_UTCL1_CNTL2__ENABLE_SHOOTDOWN_OPT__SHIFT 0xd
1762#define PA_UTCL1_CNTL2__FORCE_SNOOP__SHIFT 0xe
1763#define PA_UTCL1_CNTL2__FORCE_GPUVM_INV_ACK__SHIFT 0xf
1764#define PA_UTCL1_CNTL2__SPARE4__SHIFT 0x10
1765#define PA_UTCL1_CNTL2__ENABLE_PERF_EVENT_RD_WR__SHIFT 0x12
1766#define PA_UTCL1_CNTL2__PERF_EVENT_RD_WR__SHIFT 0x13
1767#define PA_UTCL1_CNTL2__ENABLE_PERF_EVENT_VMID__SHIFT 0x14
1768#define PA_UTCL1_CNTL2__PERF_EVENT_VMID__SHIFT 0x15
1769#define PA_UTCL1_CNTL2__SPARE5__SHIFT 0x19
1770#define PA_UTCL1_CNTL2__FORCE_FRAG_2M_TO_64K__SHIFT 0x1a
1771#define PA_UTCL1_CNTL2__RESERVED__SHIFT 0x1b
1772#define PA_UTCL1_CNTL2__SPARE1_MASK 0x000000FFL
1773#define PA_UTCL1_CNTL2__SPARE2_MASK 0x00000100L
1774#define PA_UTCL1_CNTL2__MTYPE_OVRD_DIS_MASK 0x00000200L
1775#define PA_UTCL1_CNTL2__LINE_VALID_MASK 0x00000400L
1776#define PA_UTCL1_CNTL2__SPARE3_MASK 0x00000800L
1777#define PA_UTCL1_CNTL2__GPUVM_INV_MODE_MASK 0x00001000L
1778#define PA_UTCL1_CNTL2__ENABLE_SHOOTDOWN_OPT_MASK 0x00002000L
1779#define PA_UTCL1_CNTL2__FORCE_SNOOP_MASK 0x00004000L
1780#define PA_UTCL1_CNTL2__FORCE_GPUVM_INV_ACK_MASK 0x00008000L
1781#define PA_UTCL1_CNTL2__SPARE4_MASK 0x00030000L
1782#define PA_UTCL1_CNTL2__ENABLE_PERF_EVENT_RD_WR_MASK 0x00040000L
1783#define PA_UTCL1_CNTL2__PERF_EVENT_RD_WR_MASK 0x00080000L
1784#define PA_UTCL1_CNTL2__ENABLE_PERF_EVENT_VMID_MASK 0x00100000L
1785#define PA_UTCL1_CNTL2__PERF_EVENT_VMID_MASK 0x01E00000L
1786#define PA_UTCL1_CNTL2__SPARE5_MASK 0x02000000L
1787#define PA_UTCL1_CNTL2__FORCE_FRAG_2M_TO_64K_MASK 0x04000000L
1788#define PA_UTCL1_CNTL2__RESERVED_MASK 0xF8000000L
1789//PA_SIDEBAND_REQUEST_DELAYS
1790#define PA_SIDEBAND_REQUEST_DELAYS__RETRY_DELAY__SHIFT 0x0
1791#define PA_SIDEBAND_REQUEST_DELAYS__INITIAL_DELAY__SHIFT 0x10
1792#define PA_SIDEBAND_REQUEST_DELAYS__RETRY_DELAY_MASK 0x0000FFFFL
1793#define PA_SIDEBAND_REQUEST_DELAYS__INITIAL_DELAY_MASK 0xFFFF0000L
1794//PA_SC_ENHANCE
1795#define PA_SC_ENHANCE__ENABLE_PA_SC_OUT_OF_ORDER__SHIFT 0x0
1796#define PA_SC_ENHANCE__DISABLE_SC_DB_TILE_FIX__SHIFT 0x1
1797#define PA_SC_ENHANCE__DISABLE_AA_MASK_FULL_FIX__SHIFT 0x2
1798#define PA_SC_ENHANCE__ENABLE_1XMSAA_SAMPLE_LOCATIONS__SHIFT 0x3
1799#define PA_SC_ENHANCE__ENABLE_1XMSAA_SAMPLE_LOC_CENTROID__SHIFT 0x4
1800#define PA_SC_ENHANCE__DISABLE_SCISSOR_FIX__SHIFT 0x5
1801#define PA_SC_ENHANCE__SEND_UNLIT_STILES_TO_PACKER__SHIFT 0x6
1802#define PA_SC_ENHANCE__DISABLE_DUALGRAD_PERF_OPTIMIZATION__SHIFT 0x7
1803#define PA_SC_ENHANCE__DISABLE_SC_PROCESS_RESET_PRIM__SHIFT 0x8
1804#define PA_SC_ENHANCE__DISABLE_SC_PROCESS_RESET_SUPERTILE__SHIFT 0x9
1805#define PA_SC_ENHANCE__DISABLE_SC_PROCESS_RESET_TILE__SHIFT 0xa
1806#define PA_SC_ENHANCE__DISABLE_PA_SC_GUIDANCE__SHIFT 0xb
1807#define PA_SC_ENHANCE__DISABLE_EOV_ALL_CTRL_ONLY_COMBINATIONS__SHIFT 0xc
1808#define PA_SC_ENHANCE__ENABLE_MULTICYCLE_BUBBLE_FREEZE__SHIFT 0xd
1809#define PA_SC_ENHANCE__DISABLE_OUT_OF_ORDER_PA_SC_GUIDANCE__SHIFT 0xe
1810#define PA_SC_ENHANCE__ENABLE_OUT_OF_ORDER_POLY_MODE__SHIFT 0xf
1811#define PA_SC_ENHANCE__DISABLE_OUT_OF_ORDER_EOP_SYNC_NULL_PRIMS_LAST__SHIFT 0x10
1812#define PA_SC_ENHANCE__DISABLE_OUT_OF_ORDER_THRESHOLD_SWITCHING__SHIFT 0x11
1813#define PA_SC_ENHANCE__ENABLE_OUT_OF_ORDER_THRESHOLD_SWITCH_AT_EOPG_ONLY__SHIFT 0x12
1814#define PA_SC_ENHANCE__DISABLE_OUT_OF_ORDER_DESIRED_FIFO_EMPTY_SWITCHING__SHIFT 0x13
1815#define PA_SC_ENHANCE__DISABLE_OUT_OF_ORDER_SELECTED_FIFO_EMPTY_SWITCHING__SHIFT 0x14
1816#define PA_SC_ENHANCE__DISABLE_OUT_OF_ORDER_EMPTY_SWITCHING_HYSTERYSIS__SHIFT 0x15
1817#define PA_SC_ENHANCE__ENABLE_OUT_OF_ORDER_DESIRED_FIFO_IS_NEXT_FEID__SHIFT 0x16
1818#define PA_SC_ENHANCE__DISABLE_OOO_NO_EOPG_SKEW_DESIRED_FIFO_IS_CURRENT_FIFO__SHIFT 0x17
1819#define PA_SC_ENHANCE__OOO_DISABLE_EOP_ON_FIRST_LIVE_PRIM_HIT__SHIFT 0x18
1820#define PA_SC_ENHANCE__OOO_DISABLE_EOPG_SKEW_THRESHOLD_SWITCHING__SHIFT 0x19
1821#define PA_SC_ENHANCE__DISABLE_EOP_LINE_STIPPLE_RESET__SHIFT 0x1a
1822#define PA_SC_ENHANCE__DISABLE_VPZ_EOP_LINE_STIPPLE_RESET__SHIFT 0x1b
1823#define PA_SC_ENHANCE__IOO_DISABLE_SCAN_UNSELECTED_FIFOS_FOR_DUAL_GFX_RING_CHANGE__SHIFT 0x1c
1824#define PA_SC_ENHANCE__OOO_USE_ABSOLUTE_FIFO_COUNT_IN_THRESHOLD_SWITCHING__SHIFT 0x1d
1825#define PA_SC_ENHANCE__ENABLE_PA_SC_OUT_OF_ORDER_MASK 0x00000001L
1826#define PA_SC_ENHANCE__DISABLE_SC_DB_TILE_FIX_MASK 0x00000002L
1827#define PA_SC_ENHANCE__DISABLE_AA_MASK_FULL_FIX_MASK 0x00000004L
1828#define PA_SC_ENHANCE__ENABLE_1XMSAA_SAMPLE_LOCATIONS_MASK 0x00000008L
1829#define PA_SC_ENHANCE__ENABLE_1XMSAA_SAMPLE_LOC_CENTROID_MASK 0x00000010L
1830#define PA_SC_ENHANCE__DISABLE_SCISSOR_FIX_MASK 0x00000020L
1831#define PA_SC_ENHANCE__SEND_UNLIT_STILES_TO_PACKER_MASK 0x00000040L
1832#define PA_SC_ENHANCE__DISABLE_DUALGRAD_PERF_OPTIMIZATION_MASK 0x00000080L
1833#define PA_SC_ENHANCE__DISABLE_SC_PROCESS_RESET_PRIM_MASK 0x00000100L
1834#define PA_SC_ENHANCE__DISABLE_SC_PROCESS_RESET_SUPERTILE_MASK 0x00000200L
1835#define PA_SC_ENHANCE__DISABLE_SC_PROCESS_RESET_TILE_MASK 0x00000400L
1836#define PA_SC_ENHANCE__DISABLE_PA_SC_GUIDANCE_MASK 0x00000800L
1837#define PA_SC_ENHANCE__DISABLE_EOV_ALL_CTRL_ONLY_COMBINATIONS_MASK 0x00001000L
1838#define PA_SC_ENHANCE__ENABLE_MULTICYCLE_BUBBLE_FREEZE_MASK 0x00002000L
1839#define PA_SC_ENHANCE__DISABLE_OUT_OF_ORDER_PA_SC_GUIDANCE_MASK 0x00004000L
1840#define PA_SC_ENHANCE__ENABLE_OUT_OF_ORDER_POLY_MODE_MASK 0x00008000L
1841#define PA_SC_ENHANCE__DISABLE_OUT_OF_ORDER_EOP_SYNC_NULL_PRIMS_LAST_MASK 0x00010000L
1842#define PA_SC_ENHANCE__DISABLE_OUT_OF_ORDER_THRESHOLD_SWITCHING_MASK 0x00020000L
1843#define PA_SC_ENHANCE__ENABLE_OUT_OF_ORDER_THRESHOLD_SWITCH_AT_EOPG_ONLY_MASK 0x00040000L
1844#define PA_SC_ENHANCE__DISABLE_OUT_OF_ORDER_DESIRED_FIFO_EMPTY_SWITCHING_MASK 0x00080000L
1845#define PA_SC_ENHANCE__DISABLE_OUT_OF_ORDER_SELECTED_FIFO_EMPTY_SWITCHING_MASK 0x00100000L
1846#define PA_SC_ENHANCE__DISABLE_OUT_OF_ORDER_EMPTY_SWITCHING_HYSTERYSIS_MASK 0x00200000L
1847#define PA_SC_ENHANCE__ENABLE_OUT_OF_ORDER_DESIRED_FIFO_IS_NEXT_FEID_MASK 0x00400000L
1848#define PA_SC_ENHANCE__DISABLE_OOO_NO_EOPG_SKEW_DESIRED_FIFO_IS_CURRENT_FIFO_MASK 0x00800000L
1849#define PA_SC_ENHANCE__OOO_DISABLE_EOP_ON_FIRST_LIVE_PRIM_HIT_MASK 0x01000000L
1850#define PA_SC_ENHANCE__OOO_DISABLE_EOPG_SKEW_THRESHOLD_SWITCHING_MASK 0x02000000L
1851#define PA_SC_ENHANCE__DISABLE_EOP_LINE_STIPPLE_RESET_MASK 0x04000000L
1852#define PA_SC_ENHANCE__DISABLE_VPZ_EOP_LINE_STIPPLE_RESET_MASK 0x08000000L
1853#define PA_SC_ENHANCE__IOO_DISABLE_SCAN_UNSELECTED_FIFOS_FOR_DUAL_GFX_RING_CHANGE_MASK 0x10000000L
1854#define PA_SC_ENHANCE__OOO_USE_ABSOLUTE_FIFO_COUNT_IN_THRESHOLD_SWITCHING_MASK 0x20000000L
1855//PA_SC_ENHANCE_1
1856#define PA_SC_ENHANCE_1__REALIGN_DQUADS_OVERRIDE_ENABLE__SHIFT 0x0
1857#define PA_SC_ENHANCE_1__REALIGN_DQUADS_OVERRIDE__SHIFT 0x1
1858#define PA_SC_ENHANCE_1__DISABLE_SC_BINNING__SHIFT 0x3
1859#define PA_SC_ENHANCE_1__BYPASS_PBB__SHIFT 0x4
1860#define PA_SC_ENHANCE_1__ECO_SPARE0__SHIFT 0x5
1861#define PA_SC_ENHANCE_1__ECO_SPARE1__SHIFT 0x6
1862#define PA_SC_ENHANCE_1__ECO_SPARE2__SHIFT 0x7
1863#define PA_SC_ENHANCE_1__ECO_SPARE3__SHIFT 0x8
1864#define PA_SC_ENHANCE_1__DISABLE_SC_PROCESS_RESET_PBB__SHIFT 0x9
1865#define PA_SC_ENHANCE_1__DISABLE_PBB_SCISSOR_OPT__SHIFT 0xa
1866#define PA_SC_ENHANCE_1__ENABLE_DFSM_FLUSH_EVENT_TO_FLUSH_POPS_CAM__SHIFT 0xb
1867#define PA_SC_ENHANCE_1__DEBUG_PIXEL_PICKER_XY_UNPACK__SHIFT 0xc
1868#define PA_SC_ENHANCE_1__DISABLE_PACKER_GRAD_FDCE_ENHANCE__SHIFT 0xd
1869#define PA_SC_ENHANCE_1__DISABLE_SC_DB_TILE_INTF_FINE_CLOCK_GATE__SHIFT 0xe
1870#define PA_SC_ENHANCE_1__DISABLE_SC_PIPELINE_RESET_LEGACY_MODE_TRANSITION__SHIFT 0xf
1871#define PA_SC_ENHANCE_1__DISABLE_PACKER_ODC_ENHANCE__SHIFT 0x10
1872#define PA_SC_ENHANCE_1__ALLOW_SCALE_LINE_WIDTH_PAD_WITH_BINNING__SHIFT 0x11
1873#define PA_SC_ENHANCE_1__OPTIMAL_BIN_SELECTION__SHIFT 0x12
1874#define PA_SC_ENHANCE_1__DISABLE_FORCE_SOP_ALL_EVENTS__SHIFT 0x13
1875#define PA_SC_ENHANCE_1__DISABLE_PBB_CLK_OPTIMIZATION__SHIFT 0x14
1876#define PA_SC_ENHANCE_1__DISABLE_PBB_SCISSOR_CLK_OPTIMIZATION__SHIFT 0x15
1877#define PA_SC_ENHANCE_1__DISABLE_PBB_BINNING_CLK_OPTIMIZATION__SHIFT 0x16
1878#define PA_SC_ENHANCE_1__DISABLE_INTF_CG__SHIFT 0x17
1879#define PA_SC_ENHANCE_1__IOO_DISABLE_EOP_ON_FIRST_LIVE_PRIM_HIT__SHIFT 0x18
1880#define PA_SC_ENHANCE_1__DISABLE_SHADER_PROFILING_FOR_POWER__SHIFT 0x19
1881#define PA_SC_ENHANCE_1__FLUSH_ON_BINNING_TRANSITION__SHIFT 0x1a
1882#define PA_SC_ENHANCE_1__DISABLE_QUAD_PROC_FDCE_ENHANCE__SHIFT 0x1b
1883#define PA_SC_ENHANCE_1__DISABLE_SC_PS_PA_ARBITER_FIX__SHIFT 0x1c
1884#define PA_SC_ENHANCE_1__DISABLE_SC_PS_PA_ARBITER_FIX_1__SHIFT 0x1d
1885#define PA_SC_ENHANCE_1__PASS_VPZ_EVENT_TO_SPI__SHIFT 0x1e
1886#define PA_SC_ENHANCE_1__RSVD__SHIFT 0x1f
1887#define PA_SC_ENHANCE_1__REALIGN_DQUADS_OVERRIDE_ENABLE_MASK 0x00000001L
1888#define PA_SC_ENHANCE_1__REALIGN_DQUADS_OVERRIDE_MASK 0x00000006L
1889#define PA_SC_ENHANCE_1__DISABLE_SC_BINNING_MASK 0x00000008L
1890#define PA_SC_ENHANCE_1__BYPASS_PBB_MASK 0x00000010L
1891#define PA_SC_ENHANCE_1__ECO_SPARE0_MASK 0x00000020L
1892#define PA_SC_ENHANCE_1__ECO_SPARE1_MASK 0x00000040L
1893#define PA_SC_ENHANCE_1__ECO_SPARE2_MASK 0x00000080L
1894#define PA_SC_ENHANCE_1__ECO_SPARE3_MASK 0x00000100L
1895#define PA_SC_ENHANCE_1__DISABLE_SC_PROCESS_RESET_PBB_MASK 0x00000200L
1896#define PA_SC_ENHANCE_1__DISABLE_PBB_SCISSOR_OPT_MASK 0x00000400L
1897#define PA_SC_ENHANCE_1__ENABLE_DFSM_FLUSH_EVENT_TO_FLUSH_POPS_CAM_MASK 0x00000800L
1898#define PA_SC_ENHANCE_1__DEBUG_PIXEL_PICKER_XY_UNPACK_MASK 0x00001000L
1899#define PA_SC_ENHANCE_1__DISABLE_PACKER_GRAD_FDCE_ENHANCE_MASK 0x00002000L
1900#define PA_SC_ENHANCE_1__DISABLE_SC_DB_TILE_INTF_FINE_CLOCK_GATE_MASK 0x00004000L
1901#define PA_SC_ENHANCE_1__DISABLE_SC_PIPELINE_RESET_LEGACY_MODE_TRANSITION_MASK 0x00008000L
1902#define PA_SC_ENHANCE_1__DISABLE_PACKER_ODC_ENHANCE_MASK 0x00010000L
1903#define PA_SC_ENHANCE_1__ALLOW_SCALE_LINE_WIDTH_PAD_WITH_BINNING_MASK 0x00020000L
1904#define PA_SC_ENHANCE_1__OPTIMAL_BIN_SELECTION_MASK 0x00040000L
1905#define PA_SC_ENHANCE_1__DISABLE_FORCE_SOP_ALL_EVENTS_MASK 0x00080000L
1906#define PA_SC_ENHANCE_1__DISABLE_PBB_CLK_OPTIMIZATION_MASK 0x00100000L
1907#define PA_SC_ENHANCE_1__DISABLE_PBB_SCISSOR_CLK_OPTIMIZATION_MASK 0x00200000L
1908#define PA_SC_ENHANCE_1__DISABLE_PBB_BINNING_CLK_OPTIMIZATION_MASK 0x00400000L
1909#define PA_SC_ENHANCE_1__DISABLE_INTF_CG_MASK 0x00800000L
1910#define PA_SC_ENHANCE_1__IOO_DISABLE_EOP_ON_FIRST_LIVE_PRIM_HIT_MASK 0x01000000L
1911#define PA_SC_ENHANCE_1__DISABLE_SHADER_PROFILING_FOR_POWER_MASK 0x02000000L
1912#define PA_SC_ENHANCE_1__FLUSH_ON_BINNING_TRANSITION_MASK 0x04000000L
1913#define PA_SC_ENHANCE_1__DISABLE_QUAD_PROC_FDCE_ENHANCE_MASK 0x08000000L
1914#define PA_SC_ENHANCE_1__DISABLE_SC_PS_PA_ARBITER_FIX_MASK 0x10000000L
1915#define PA_SC_ENHANCE_1__DISABLE_SC_PS_PA_ARBITER_FIX_1_MASK 0x20000000L
1916#define PA_SC_ENHANCE_1__PASS_VPZ_EVENT_TO_SPI_MASK 0x40000000L
1917#define PA_SC_ENHANCE_1__RSVD_MASK 0x80000000L
1918//PA_SC_DSM_CNTL
1919#define PA_SC_DSM_CNTL__FORCE_EOV_REZ_0__SHIFT 0x0
1920#define PA_SC_DSM_CNTL__FORCE_EOV_REZ_1__SHIFT 0x1
1921#define PA_SC_DSM_CNTL__FORCE_EOV_REZ_0_MASK 0x00000001L
1922#define PA_SC_DSM_CNTL__FORCE_EOV_REZ_1_MASK 0x00000002L
1923//PA_SC_TILE_STEERING_CREST_OVERRIDE
1924#define PA_SC_TILE_STEERING_CREST_OVERRIDE__ONE_RB_MODE_ENABLE__SHIFT 0x0
1925#define PA_SC_TILE_STEERING_CREST_OVERRIDE__SE_SELECT__SHIFT 0x1
1926#define PA_SC_TILE_STEERING_CREST_OVERRIDE__RB_SELECT__SHIFT 0x5
1927#define PA_SC_TILE_STEERING_CREST_OVERRIDE__ONE_RB_MODE_ENABLE_MASK 0x00000001L
1928#define PA_SC_TILE_STEERING_CREST_OVERRIDE__SE_SELECT_MASK 0x00000006L
1929#define PA_SC_TILE_STEERING_CREST_OVERRIDE__RB_SELECT_MASK 0x00000060L
1930
1931
1932// addressBlock: gc_sqdec
1933//SQ_CONFIG
1934#define SQ_CONFIG__UNUSED__SHIFT 0x0
1935#define SQ_CONFIG__OVERRIDE_ALU_BUSY__SHIFT 0x7
1936#define SQ_CONFIG__DEBUG_EN__SHIFT 0x8
1937#define SQ_CONFIG__DEBUG_SINGLE_MEMOP__SHIFT 0x9
1938#define SQ_CONFIG__DEBUG_ONE_INST_CLAUSE__SHIFT 0xa
1939#define SQ_CONFIG__OVERRIDE_LDS_IDX_BUSY__SHIFT 0xb
1940#define SQ_CONFIG__EARLY_TA_DONE_DISABLE__SHIFT 0xc
1941#define SQ_CONFIG__DUA_FLAT_LOCK_ENABLE__SHIFT 0xd
1942#define SQ_CONFIG__DUA_LDS_BYPASS_DISABLE__SHIFT 0xe
1943#define SQ_CONFIG__DUA_FLAT_LDS_PINGPONG_DISABLE__SHIFT 0xf
1944#define SQ_CONFIG__DISABLE_VMEM_SOFT_CLAUSE__SHIFT 0x10
1945#define SQ_CONFIG__DISABLE_SMEM_SOFT_CLAUSE__SHIFT 0x11
1946#define SQ_CONFIG__ENABLE_HIPRIO_ON_EXP_RDY_VS__SHIFT 0x12
1947#define SQ_CONFIG__PRIO_VAL_ON_EXP_RDY_VS__SHIFT 0x13
1948#define SQ_CONFIG__REPLAY_SLEEP_CNT__SHIFT 0x15
1949#define SQ_CONFIG__DISABLE_SP_VGPR_WRITE_SKIP__SHIFT 0x1c
1950#define SQ_CONFIG__DISABLE_SP_REDUNDANT_THREAD_GATING__SHIFT 0x1d
1951#define SQ_CONFIG__DISABLE_FLAT_SOFT_CLAUSE__SHIFT 0x1e
1952#define SQ_CONFIG__DISABLE_MIMG_SOFT_CLAUSE__SHIFT 0x1f
1953#define SQ_CONFIG__UNUSED_MASK 0x0000007FL
1954#define SQ_CONFIG__OVERRIDE_ALU_BUSY_MASK 0x00000080L
1955#define SQ_CONFIG__DEBUG_EN_MASK 0x00000100L
1956#define SQ_CONFIG__DEBUG_SINGLE_MEMOP_MASK 0x00000200L
1957#define SQ_CONFIG__DEBUG_ONE_INST_CLAUSE_MASK 0x00000400L
1958#define SQ_CONFIG__OVERRIDE_LDS_IDX_BUSY_MASK 0x00000800L
1959#define SQ_CONFIG__EARLY_TA_DONE_DISABLE_MASK 0x00001000L
1960#define SQ_CONFIG__DUA_FLAT_LOCK_ENABLE_MASK 0x00002000L
1961#define SQ_CONFIG__DUA_LDS_BYPASS_DISABLE_MASK 0x00004000L
1962#define SQ_CONFIG__DUA_FLAT_LDS_PINGPONG_DISABLE_MASK 0x00008000L
1963#define SQ_CONFIG__DISABLE_VMEM_SOFT_CLAUSE_MASK 0x00010000L
1964#define SQ_CONFIG__DISABLE_SMEM_SOFT_CLAUSE_MASK 0x00020000L
1965#define SQ_CONFIG__ENABLE_HIPRIO_ON_EXP_RDY_VS_MASK 0x00040000L
1966#define SQ_CONFIG__PRIO_VAL_ON_EXP_RDY_VS_MASK 0x00180000L
1967#define SQ_CONFIG__REPLAY_SLEEP_CNT_MASK 0x0FE00000L
1968#define SQ_CONFIG__DISABLE_SP_VGPR_WRITE_SKIP_MASK 0x10000000L
1969#define SQ_CONFIG__DISABLE_SP_REDUNDANT_THREAD_GATING_MASK 0x20000000L
1970#define SQ_CONFIG__DISABLE_FLAT_SOFT_CLAUSE_MASK 0x40000000L
1971#define SQ_CONFIG__DISABLE_MIMG_SOFT_CLAUSE_MASK 0x80000000L
1972//SQC_CONFIG
1973#define SQC_CONFIG__INST_CACHE_SIZE__SHIFT 0x0
1974#define SQC_CONFIG__DATA_CACHE_SIZE__SHIFT 0x2
1975#define SQC_CONFIG__MISS_FIFO_DEPTH__SHIFT 0x4
1976#define SQC_CONFIG__HIT_FIFO_DEPTH__SHIFT 0x6
1977#define SQC_CONFIG__FORCE_ALWAYS_MISS__SHIFT 0x7
1978#define SQC_CONFIG__FORCE_IN_ORDER__SHIFT 0x8
1979#define SQC_CONFIG__IDENTITY_HASH_BANK__SHIFT 0x9
1980#define SQC_CONFIG__IDENTITY_HASH_SET__SHIFT 0xa
1981#define SQC_CONFIG__PER_VMID_INV_DISABLE__SHIFT 0xb
1982#define SQC_CONFIG__EVICT_LRU__SHIFT 0xc
1983#define SQC_CONFIG__FORCE_2_BANK__SHIFT 0xe
1984#define SQC_CONFIG__FORCE_1_BANK__SHIFT 0xf
1985#define SQC_CONFIG__LS_DISABLE_CLOCKS__SHIFT 0x10
1986#define SQC_CONFIG__INST_PRF_COUNT__SHIFT 0x18
1987#define SQC_CONFIG__INST_PRF_FILTER_DIS__SHIFT 0x1a
1988#define SQC_CONFIG__INST_CACHE_SIZE_MASK 0x00000003L
1989#define SQC_CONFIG__DATA_CACHE_SIZE_MASK 0x0000000CL
1990#define SQC_CONFIG__MISS_FIFO_DEPTH_MASK 0x00000030L
1991#define SQC_CONFIG__HIT_FIFO_DEPTH_MASK 0x00000040L
1992#define SQC_CONFIG__FORCE_ALWAYS_MISS_MASK 0x00000080L
1993#define SQC_CONFIG__FORCE_IN_ORDER_MASK 0x00000100L
1994#define SQC_CONFIG__IDENTITY_HASH_BANK_MASK 0x00000200L
1995#define SQC_CONFIG__IDENTITY_HASH_SET_MASK 0x00000400L
1996#define SQC_CONFIG__PER_VMID_INV_DISABLE_MASK 0x00000800L
1997#define SQC_CONFIG__EVICT_LRU_MASK 0x00003000L
1998#define SQC_CONFIG__FORCE_2_BANK_MASK 0x00004000L
1999#define SQC_CONFIG__FORCE_1_BANK_MASK 0x00008000L
2000#define SQC_CONFIG__LS_DISABLE_CLOCKS_MASK 0x00FF0000L
2001#define SQC_CONFIG__INST_PRF_COUNT_MASK 0x03000000L
2002#define SQC_CONFIG__INST_PRF_FILTER_DIS_MASK 0x04000000L
2003//LDS_CONFIG
2004#define LDS_CONFIG__ADDR_OUT_OF_RANGE_REPORTING__SHIFT 0x0
2005#define LDS_CONFIG__DISABLE_RAM_CLOCK_GATING__SHIFT 0x2
2006#define LDS_CONFIG__ADDR_OUT_OF_RANGE_REPORTING_MASK 0x00000001L
2007#define LDS_CONFIG__DISABLE_RAM_CLOCK_GATING_MASK 0x00000004L
2008//SQ_RANDOM_WAVE_PRI
2009#define SQ_RANDOM_WAVE_PRI__RET__SHIFT 0x0
2010#define SQ_RANDOM_WAVE_PRI__RUI__SHIFT 0x7
2011#define SQ_RANDOM_WAVE_PRI__RNG__SHIFT 0xa
2012#define SQ_RANDOM_WAVE_PRI__RET_MASK 0x0000007FL
2013#define SQ_RANDOM_WAVE_PRI__RUI_MASK 0x00000380L
2014#define SQ_RANDOM_WAVE_PRI__RNG_MASK 0x007FFC00L
2015//SQ_REG_CREDITS
2016#define SQ_REG_CREDITS__SRBM_CREDITS__SHIFT 0x0
2017#define SQ_REG_CREDITS__CMD_CREDITS__SHIFT 0x8
2018#define SQ_REG_CREDITS__REG_BUSY__SHIFT 0x1c
2019#define SQ_REG_CREDITS__SRBM_OVERFLOW__SHIFT 0x1d
2020#define SQ_REG_CREDITS__IMMED_OVERFLOW__SHIFT 0x1e
2021#define SQ_REG_CREDITS__CMD_OVERFLOW__SHIFT 0x1f
2022#define SQ_REG_CREDITS__SRBM_CREDITS_MASK 0x0000003FL
2023#define SQ_REG_CREDITS__CMD_CREDITS_MASK 0x00000F00L
2024#define SQ_REG_CREDITS__REG_BUSY_MASK 0x10000000L
2025#define SQ_REG_CREDITS__SRBM_OVERFLOW_MASK 0x20000000L
2026#define SQ_REG_CREDITS__IMMED_OVERFLOW_MASK 0x40000000L
2027#define SQ_REG_CREDITS__CMD_OVERFLOW_MASK 0x80000000L
2028//SQ_FIFO_SIZES
2029#define SQ_FIFO_SIZES__INTERRUPT_FIFO_SIZE__SHIFT 0x0
2030#define SQ_FIFO_SIZES__TTRACE_FIFO_SIZE__SHIFT 0x8
2031#define SQ_FIFO_SIZES__EXPORT_BUF_SIZE__SHIFT 0x10
2032#define SQ_FIFO_SIZES__VMEM_DATA_FIFO_SIZE__SHIFT 0x12
2033#define SQ_FIFO_SIZES__INTERRUPT_FIFO_SIZE_MASK 0x0000000FL
2034#define SQ_FIFO_SIZES__TTRACE_FIFO_SIZE_MASK 0x00000F00L
2035#define SQ_FIFO_SIZES__EXPORT_BUF_SIZE_MASK 0x00030000L
2036#define SQ_FIFO_SIZES__VMEM_DATA_FIFO_SIZE_MASK 0x000C0000L
2037//SQ_DSM_CNTL
2038#define SQ_DSM_CNTL__WAVEFRONT_STALL_0__SHIFT 0x0
2039#define SQ_DSM_CNTL__WAVEFRONT_STALL_1__SHIFT 0x1
2040#define SQ_DSM_CNTL__SPI_BACKPRESSURE_0__SHIFT 0x2
2041#define SQ_DSM_CNTL__SPI_BACKPRESSURE_1__SHIFT 0x3
2042#define SQ_DSM_CNTL__SEL_DSM_SGPR_IRRITATOR_DATA0__SHIFT 0x8
2043#define SQ_DSM_CNTL__SEL_DSM_SGPR_IRRITATOR_DATA1__SHIFT 0x9
2044#define SQ_DSM_CNTL__SGPR_ENABLE_SINGLE_WRITE__SHIFT 0xa
2045#define SQ_DSM_CNTL__SEL_DSM_LDS_IRRITATOR_DATA0__SHIFT 0x10
2046#define SQ_DSM_CNTL__SEL_DSM_LDS_IRRITATOR_DATA1__SHIFT 0x11
2047#define SQ_DSM_CNTL__LDS_ENABLE_SINGLE_WRITE01__SHIFT 0x12
2048#define SQ_DSM_CNTL__SEL_DSM_LDS_IRRITATOR_DATA2__SHIFT 0x13
2049#define SQ_DSM_CNTL__SEL_DSM_LDS_IRRITATOR_DATA3__SHIFT 0x14
2050#define SQ_DSM_CNTL__LDS_ENABLE_SINGLE_WRITE23__SHIFT 0x15
2051#define SQ_DSM_CNTL__SEL_DSM_SP_IRRITATOR_DATA0__SHIFT 0x18
2052#define SQ_DSM_CNTL__SEL_DSM_SP_IRRITATOR_DATA1__SHIFT 0x19
2053#define SQ_DSM_CNTL__SP_ENABLE_SINGLE_WRITE__SHIFT 0x1a
2054#define SQ_DSM_CNTL__WAVEFRONT_STALL_0_MASK 0x00000001L
2055#define SQ_DSM_CNTL__WAVEFRONT_STALL_1_MASK 0x00000002L
2056#define SQ_DSM_CNTL__SPI_BACKPRESSURE_0_MASK 0x00000004L
2057#define SQ_DSM_CNTL__SPI_BACKPRESSURE_1_MASK 0x00000008L
2058#define SQ_DSM_CNTL__SEL_DSM_SGPR_IRRITATOR_DATA0_MASK 0x00000100L
2059#define SQ_DSM_CNTL__SEL_DSM_SGPR_IRRITATOR_DATA1_MASK 0x00000200L
2060#define SQ_DSM_CNTL__SGPR_ENABLE_SINGLE_WRITE_MASK 0x00000400L
2061#define SQ_DSM_CNTL__SEL_DSM_LDS_IRRITATOR_DATA0_MASK 0x00010000L
2062#define SQ_DSM_CNTL__SEL_DSM_LDS_IRRITATOR_DATA1_MASK 0x00020000L
2063#define SQ_DSM_CNTL__LDS_ENABLE_SINGLE_WRITE01_MASK 0x00040000L
2064#define SQ_DSM_CNTL__SEL_DSM_LDS_IRRITATOR_DATA2_MASK 0x00080000L
2065#define SQ_DSM_CNTL__SEL_DSM_LDS_IRRITATOR_DATA3_MASK 0x00100000L
2066#define SQ_DSM_CNTL__LDS_ENABLE_SINGLE_WRITE23_MASK 0x00200000L
2067#define SQ_DSM_CNTL__SEL_DSM_SP_IRRITATOR_DATA0_MASK 0x01000000L
2068#define SQ_DSM_CNTL__SEL_DSM_SP_IRRITATOR_DATA1_MASK 0x02000000L
2069#define SQ_DSM_CNTL__SP_ENABLE_SINGLE_WRITE_MASK 0x04000000L
2070//SQ_DSM_CNTL2
2071#define SQ_DSM_CNTL2__SGPR_ENABLE_ERROR_INJECT__SHIFT 0x0
2072#define SQ_DSM_CNTL2__SGPR_SELECT_INJECT_DELAY__SHIFT 0x2
2073#define SQ_DSM_CNTL2__LDS_D_ENABLE_ERROR_INJECT__SHIFT 0x3
2074#define SQ_DSM_CNTL2__LDS_D_SELECT_INJECT_DELAY__SHIFT 0x5
2075#define SQ_DSM_CNTL2__LDS_I_ENABLE_ERROR_INJECT__SHIFT 0x6
2076#define SQ_DSM_CNTL2__LDS_I_SELECT_INJECT_DELAY__SHIFT 0x8
2077#define SQ_DSM_CNTL2__SP_ENABLE_ERROR_INJECT__SHIFT 0x9
2078#define SQ_DSM_CNTL2__SP_SELECT_INJECT_DELAY__SHIFT 0xb
2079#define SQ_DSM_CNTL2__LDS_INJECT_DELAY__SHIFT 0xe
2080#define SQ_DSM_CNTL2__SP_INJECT_DELAY__SHIFT 0x14
2081#define SQ_DSM_CNTL2__SQ_INJECT_DELAY__SHIFT 0x1a
2082#define SQ_DSM_CNTL2__SGPR_ENABLE_ERROR_INJECT_MASK 0x00000003L
2083#define SQ_DSM_CNTL2__SGPR_SELECT_INJECT_DELAY_MASK 0x00000004L
2084#define SQ_DSM_CNTL2__LDS_D_ENABLE_ERROR_INJECT_MASK 0x00000018L
2085#define SQ_DSM_CNTL2__LDS_D_SELECT_INJECT_DELAY_MASK 0x00000020L
2086#define SQ_DSM_CNTL2__LDS_I_ENABLE_ERROR_INJECT_MASK 0x000000C0L
2087#define SQ_DSM_CNTL2__LDS_I_SELECT_INJECT_DELAY_MASK 0x00000100L
2088#define SQ_DSM_CNTL2__SP_ENABLE_ERROR_INJECT_MASK 0x00000600L
2089#define SQ_DSM_CNTL2__SP_SELECT_INJECT_DELAY_MASK 0x00000800L
2090#define SQ_DSM_CNTL2__LDS_INJECT_DELAY_MASK 0x000FC000L
2091#define SQ_DSM_CNTL2__SP_INJECT_DELAY_MASK 0x03F00000L
2092#define SQ_DSM_CNTL2__SQ_INJECT_DELAY_MASK 0xFC000000L
2093//SQ_RUNTIME_CONFIG
2094#define SQ_RUNTIME_CONFIG__ENABLE_TEX_ARB_OLDEST__SHIFT 0x0
2095#define SQ_RUNTIME_CONFIG__ENABLE_TEX_ARB_OLDEST_MASK 0x00000001L
2096//SH_MEM_BASES
2097#define SH_MEM_BASES__PRIVATE_BASE__SHIFT 0x0
2098#define SH_MEM_BASES__SHARED_BASE__SHIFT 0x10
2099#define SH_MEM_BASES__PRIVATE_BASE_MASK 0x0000FFFFL
2100#define SH_MEM_BASES__SHARED_BASE_MASK 0xFFFF0000L
2101//SH_MEM_CONFIG
2102#define SH_MEM_CONFIG__ADDRESS_MODE__SHIFT 0x0
2103#define SH_MEM_CONFIG__ALIGNMENT_MODE__SHIFT 0x3
2104#define SH_MEM_CONFIG__RETRY_DISABLE__SHIFT 0xc
2105#define SH_MEM_CONFIG__PRIVATE_NV__SHIFT 0xd
2106#define SH_MEM_CONFIG__ADDRESS_MODE_MASK 0x00000001L
2107#define SH_MEM_CONFIG__ALIGNMENT_MODE_MASK 0x00000018L
2108#define SH_MEM_CONFIG__RETRY_DISABLE_MASK 0x00001000L
2109#define SH_MEM_CONFIG__PRIVATE_NV_MASK 0x00002000L
2110//CC_GC_SHADER_RATE_CONFIG
2111#define CC_GC_SHADER_RATE_CONFIG__DPFP_RATE__SHIFT 0x1
2112#define CC_GC_SHADER_RATE_CONFIG__SQC_BALANCE_DISABLE__SHIFT 0x3
2113#define CC_GC_SHADER_RATE_CONFIG__HALF_LDS__SHIFT 0x4
2114#define CC_GC_SHADER_RATE_CONFIG__DPFP_RATE_MASK 0x00000006L
2115#define CC_GC_SHADER_RATE_CONFIG__SQC_BALANCE_DISABLE_MASK 0x00000008L
2116#define CC_GC_SHADER_RATE_CONFIG__HALF_LDS_MASK 0x00000010L
2117//GC_USER_SHADER_RATE_CONFIG
2118#define GC_USER_SHADER_RATE_CONFIG__DPFP_RATE__SHIFT 0x1
2119#define GC_USER_SHADER_RATE_CONFIG__SQC_BALANCE_DISABLE__SHIFT 0x3
2120#define GC_USER_SHADER_RATE_CONFIG__HALF_LDS__SHIFT 0x4
2121#define GC_USER_SHADER_RATE_CONFIG__DPFP_RATE_MASK 0x00000006L
2122#define GC_USER_SHADER_RATE_CONFIG__SQC_BALANCE_DISABLE_MASK 0x00000008L
2123#define GC_USER_SHADER_RATE_CONFIG__HALF_LDS_MASK 0x00000010L
2124//SQ_INTERRUPT_AUTO_MASK
2125#define SQ_INTERRUPT_AUTO_MASK__MASK__SHIFT 0x0
2126#define SQ_INTERRUPT_AUTO_MASK__MASK_MASK 0x00FFFFFFL
2127//SQ_INTERRUPT_MSG_CTRL
2128#define SQ_INTERRUPT_MSG_CTRL__STALL__SHIFT 0x0
2129#define SQ_INTERRUPT_MSG_CTRL__STALL_MASK 0x00000001L
2130//SQ_UTCL1_CNTL1
2131#define SQ_UTCL1_CNTL1__FORCE_4K_L2_RESP__SHIFT 0x0
2132#define SQ_UTCL1_CNTL1__GPUVM_64K_DEF__SHIFT 0x1
2133#define SQ_UTCL1_CNTL1__GPUVM_PERM_MODE__SHIFT 0x2
2134#define SQ_UTCL1_CNTL1__RESP_MODE__SHIFT 0x3
2135#define SQ_UTCL1_CNTL1__RESP_FAULT_MODE__SHIFT 0x5
2136#define SQ_UTCL1_CNTL1__CLIENTID__SHIFT 0x7
2137#define SQ_UTCL1_CNTL1__USERVM_DIS__SHIFT 0x10
2138#define SQ_UTCL1_CNTL1__ENABLE_PUSH_LFIFO__SHIFT 0x11
2139#define SQ_UTCL1_CNTL1__ENABLE_LFIFO_PRI_ARB__SHIFT 0x12
2140#define SQ_UTCL1_CNTL1__REG_INVALIDATE_VMID__SHIFT 0x13
2141#define SQ_UTCL1_CNTL1__REG_INVALIDATE_ALL_VMID__SHIFT 0x17
2142#define SQ_UTCL1_CNTL1__REG_INVALIDATE_TOGGLE__SHIFT 0x18
2143#define SQ_UTCL1_CNTL1__REG_INVALIDATE_ALL__SHIFT 0x19
2144#define SQ_UTCL1_CNTL1__FORCE_MISS__SHIFT 0x1a
2145#define SQ_UTCL1_CNTL1__FORCE_IN_ORDER__SHIFT 0x1b
2146#define SQ_UTCL1_CNTL1__REDUCE_FIFO_DEPTH_BY_2__SHIFT 0x1c
2147#define SQ_UTCL1_CNTL1__REDUCE_CACHE_SIZE_BY_2__SHIFT 0x1e
2148#define SQ_UTCL1_CNTL1__FORCE_4K_L2_RESP_MASK 0x00000001L
2149#define SQ_UTCL1_CNTL1__GPUVM_64K_DEF_MASK 0x00000002L
2150#define SQ_UTCL1_CNTL1__GPUVM_PERM_MODE_MASK 0x00000004L
2151#define SQ_UTCL1_CNTL1__RESP_MODE_MASK 0x00000018L
2152#define SQ_UTCL1_CNTL1__RESP_FAULT_MODE_MASK 0x00000060L
2153#define SQ_UTCL1_CNTL1__CLIENTID_MASK 0x0000FF80L
2154#define SQ_UTCL1_CNTL1__USERVM_DIS_MASK 0x00010000L
2155#define SQ_UTCL1_CNTL1__ENABLE_PUSH_LFIFO_MASK 0x00020000L
2156#define SQ_UTCL1_CNTL1__ENABLE_LFIFO_PRI_ARB_MASK 0x00040000L
2157#define SQ_UTCL1_CNTL1__REG_INVALIDATE_VMID_MASK 0x00780000L
2158#define SQ_UTCL1_CNTL1__REG_INVALIDATE_ALL_VMID_MASK 0x00800000L
2159#define SQ_UTCL1_CNTL1__REG_INVALIDATE_TOGGLE_MASK 0x01000000L
2160#define SQ_UTCL1_CNTL1__REG_INVALIDATE_ALL_MASK 0x02000000L
2161#define SQ_UTCL1_CNTL1__FORCE_MISS_MASK 0x04000000L
2162#define SQ_UTCL1_CNTL1__FORCE_IN_ORDER_MASK 0x08000000L
2163#define SQ_UTCL1_CNTL1__REDUCE_FIFO_DEPTH_BY_2_MASK 0x30000000L
2164#define SQ_UTCL1_CNTL1__REDUCE_CACHE_SIZE_BY_2_MASK 0xC0000000L
2165//SQ_UTCL1_CNTL2
2166#define SQ_UTCL1_CNTL2__SPARE__SHIFT 0x0
2167#define SQ_UTCL1_CNTL2__LFIFO_SCAN_DISABLE__SHIFT 0x8
2168#define SQ_UTCL1_CNTL2__MTYPE_OVRD_DIS__SHIFT 0x9
2169#define SQ_UTCL1_CNTL2__LINE_VALID__SHIFT 0xa
2170#define SQ_UTCL1_CNTL2__GPUVM_INV_MODE__SHIFT 0xc
2171#define SQ_UTCL1_CNTL2__SHOOTDOWN_OPT__SHIFT 0xd
2172#define SQ_UTCL1_CNTL2__FORCE_SNOOP__SHIFT 0xe
2173#define SQ_UTCL1_CNTL2__FORCE_GPUVM_INV_ACK__SHIFT 0xf
2174#define SQ_UTCL1_CNTL2__RETRY_TIMER__SHIFT 0x10
2175#define SQ_UTCL1_CNTL2__FORCE_FRAG_2M_TO_64K__SHIFT 0x1a
2176#define SQ_UTCL1_CNTL2__PREFETCH_PAGE__SHIFT 0x1c
2177#define SQ_UTCL1_CNTL2__SPARE_MASK 0x000000FFL
2178#define SQ_UTCL1_CNTL2__LFIFO_SCAN_DISABLE_MASK 0x00000100L
2179#define SQ_UTCL1_CNTL2__MTYPE_OVRD_DIS_MASK 0x00000200L
2180#define SQ_UTCL1_CNTL2__LINE_VALID_MASK 0x00000400L
2181#define SQ_UTCL1_CNTL2__GPUVM_INV_MODE_MASK 0x00001000L
2182#define SQ_UTCL1_CNTL2__SHOOTDOWN_OPT_MASK 0x00002000L
2183#define SQ_UTCL1_CNTL2__FORCE_SNOOP_MASK 0x00004000L
2184#define SQ_UTCL1_CNTL2__FORCE_GPUVM_INV_ACK_MASK 0x00008000L
2185#define SQ_UTCL1_CNTL2__RETRY_TIMER_MASK 0x007F0000L
2186#define SQ_UTCL1_CNTL2__FORCE_FRAG_2M_TO_64K_MASK 0x04000000L
2187#define SQ_UTCL1_CNTL2__PREFETCH_PAGE_MASK 0xF0000000L
2188//SQ_UTCL1_STATUS
2189#define SQ_UTCL1_STATUS__FAULT_DETECTED__SHIFT 0x0
2190#define SQ_UTCL1_STATUS__RETRY_DETECTED__SHIFT 0x1
2191#define SQ_UTCL1_STATUS__PRT_DETECTED__SHIFT 0x2
2192#define SQ_UTCL1_STATUS__RESERVED__SHIFT 0x3
2193#define SQ_UTCL1_STATUS__UNUSED__SHIFT 0x10
2194#define SQ_UTCL1_STATUS__FAULT_DETECTED_MASK 0x00000001L
2195#define SQ_UTCL1_STATUS__RETRY_DETECTED_MASK 0x00000002L
2196#define SQ_UTCL1_STATUS__PRT_DETECTED_MASK 0x00000004L
2197#define SQ_UTCL1_STATUS__RESERVED_MASK 0x0000FFF8L
2198#define SQ_UTCL1_STATUS__UNUSED_MASK 0xFFFF0000L
2199//SQ_SHADER_TBA_LO
2200#define SQ_SHADER_TBA_LO__ADDR_LO__SHIFT 0x0
2201#define SQ_SHADER_TBA_LO__ADDR_LO_MASK 0xFFFFFFFFL
2202//SQ_SHADER_TBA_HI
2203#define SQ_SHADER_TBA_HI__ADDR_HI__SHIFT 0x0
2204#define SQ_SHADER_TBA_HI__ADDR_HI_MASK 0x000000FFL
2205//SQ_SHADER_TMA_LO
2206#define SQ_SHADER_TMA_LO__ADDR_LO__SHIFT 0x0
2207#define SQ_SHADER_TMA_LO__ADDR_LO_MASK 0xFFFFFFFFL
2208//SQ_SHADER_TMA_HI
2209#define SQ_SHADER_TMA_HI__ADDR_HI__SHIFT 0x0
2210#define SQ_SHADER_TMA_HI__ADDR_HI_MASK 0x000000FFL
2211//SQC_DSM_CNTL
2212#define SQC_DSM_CNTL__INST_UTCL1_LFIFO_DSM_IRRITATOR_DATA__SHIFT 0x0
2213#define SQC_DSM_CNTL__INST_UTCL1_LFIFO_ENABLE_SINGLE_WRITE__SHIFT 0x2
2214#define SQC_DSM_CNTL__DATA_CU0_WRITE_DATA_BUF_DSM_IRRITATOR_DATA__SHIFT 0x3
2215#define SQC_DSM_CNTL__DATA_CU0_WRITE_DATA_BUF_ENABLE_SINGLE_WRITE__SHIFT 0x5
2216#define SQC_DSM_CNTL__DATA_CU0_UTCL1_LFIFO_DSM_IRRITATOR_DATA__SHIFT 0x6
2217#define SQC_DSM_CNTL__DATA_CU0_UTCL1_LFIFO_ENABLE_SINGLE_WRITE__SHIFT 0x8
2218#define SQC_DSM_CNTL__DATA_CU1_WRITE_DATA_BUF_DSM_IRRITATOR_DATA__SHIFT 0x9
2219#define SQC_DSM_CNTL__DATA_CU1_WRITE_DATA_BUF_ENABLE_SINGLE_WRITE__SHIFT 0xb
2220#define SQC_DSM_CNTL__DATA_CU1_UTCL1_LFIFO_DSM_IRRITATOR_DATA__SHIFT 0xc
2221#define SQC_DSM_CNTL__DATA_CU1_UTCL1_LFIFO_ENABLE_SINGLE_WRITE__SHIFT 0xe
2222#define SQC_DSM_CNTL__DATA_CU2_WRITE_DATA_BUF_DSM_IRRITATOR_DATA__SHIFT 0xf
2223#define SQC_DSM_CNTL__DATA_CU2_WRITE_DATA_BUF_ENABLE_SINGLE_WRITE__SHIFT 0x11
2224#define SQC_DSM_CNTL__DATA_CU2_UTCL1_LFIFO_DSM_IRRITATOR_DATA__SHIFT 0x12
2225#define SQC_DSM_CNTL__DATA_CU2_UTCL1_LFIFO_ENABLE_SINGLE_WRITE__SHIFT 0x14
2226#define SQC_DSM_CNTL__INST_UTCL1_LFIFO_DSM_IRRITATOR_DATA_MASK 0x00000003L
2227#define SQC_DSM_CNTL__INST_UTCL1_LFIFO_ENABLE_SINGLE_WRITE_MASK 0x00000004L
2228#define SQC_DSM_CNTL__DATA_CU0_WRITE_DATA_BUF_DSM_IRRITATOR_DATA_MASK 0x00000018L
2229#define SQC_DSM_CNTL__DATA_CU0_WRITE_DATA_BUF_ENABLE_SINGLE_WRITE_MASK 0x00000020L
2230#define SQC_DSM_CNTL__DATA_CU0_UTCL1_LFIFO_DSM_IRRITATOR_DATA_MASK 0x000000C0L
2231#define SQC_DSM_CNTL__DATA_CU0_UTCL1_LFIFO_ENABLE_SINGLE_WRITE_MASK 0x00000100L
2232#define SQC_DSM_CNTL__DATA_CU1_WRITE_DATA_BUF_DSM_IRRITATOR_DATA_MASK 0x00000600L
2233#define SQC_DSM_CNTL__DATA_CU1_WRITE_DATA_BUF_ENABLE_SINGLE_WRITE_MASK 0x00000800L
2234#define SQC_DSM_CNTL__DATA_CU1_UTCL1_LFIFO_DSM_IRRITATOR_DATA_MASK 0x00003000L
2235#define SQC_DSM_CNTL__DATA_CU1_UTCL1_LFIFO_ENABLE_SINGLE_WRITE_MASK 0x00004000L
2236#define SQC_DSM_CNTL__DATA_CU2_WRITE_DATA_BUF_DSM_IRRITATOR_DATA_MASK 0x00018000L
2237#define SQC_DSM_CNTL__DATA_CU2_WRITE_DATA_BUF_ENABLE_SINGLE_WRITE_MASK 0x00020000L
2238#define SQC_DSM_CNTL__DATA_CU2_UTCL1_LFIFO_DSM_IRRITATOR_DATA_MASK 0x000C0000L
2239#define SQC_DSM_CNTL__DATA_CU2_UTCL1_LFIFO_ENABLE_SINGLE_WRITE_MASK 0x00100000L
2240//SQC_DSM_CNTLA
2241#define SQC_DSM_CNTLA__INST_TAG_RAM_DSM_IRRITATOR_DATA__SHIFT 0x0
2242#define SQC_DSM_CNTLA__INST_TAG_RAM_ENABLE_SINGLE_WRITE__SHIFT 0x2
2243#define SQC_DSM_CNTLA__INST_UTCL1_MISS_FIFO_DSM_IRRITATOR_DATA__SHIFT 0x3
2244#define SQC_DSM_CNTLA__INST_UTCL1_MISS_FIFO_ENABLE_SINGLE_WRITE__SHIFT 0x5
2245#define SQC_DSM_CNTLA__INST_MISS_FIFO_DSM_IRRITATOR_DATA__SHIFT 0x6
2246#define SQC_DSM_CNTLA__INST_MISS_FIFO_ENABLE_SINGLE_WRITE__SHIFT 0x8
2247#define SQC_DSM_CNTLA__INST_BANK_RAM_DSM_IRRITATOR_DATA__SHIFT 0x9
2248#define SQC_DSM_CNTLA__INST_BANK_RAM_ENABLE_SINGLE_WRITE__SHIFT 0xb
2249#define SQC_DSM_CNTLA__DATA_TAG_RAM_DSM_IRRITATOR_DATA__SHIFT 0xc
2250#define SQC_DSM_CNTLA__DATA_TAG_RAM_ENABLE_SINGLE_WRITE__SHIFT 0xe
2251#define SQC_DSM_CNTLA__DATA_HIT_FIFO_DSM_IRRITATOR_DATA__SHIFT 0xf
2252#define SQC_DSM_CNTLA__DATA_HIT_FIFO_ENABLE_SINGLE_WRITE__SHIFT 0x11
2253#define SQC_DSM_CNTLA__DATA_MISS_FIFO_DSM_IRRITATOR_DATA__SHIFT 0x12
2254#define SQC_DSM_CNTLA__DATA_MISS_FIFO_ENABLE_SINGLE_WRITE__SHIFT 0x14
2255#define SQC_DSM_CNTLA__DATA_DIRTY_BIT_RAM_DSM_IRRITATOR_DATA__SHIFT 0x15
2256#define SQC_DSM_CNTLA__DATA_DIRTY_BIT_RAM_ENABLE_SINGLE_WRITE__SHIFT 0x17
2257#define SQC_DSM_CNTLA__DATA_BANK_RAM_DSM_IRRITATOR_DATA__SHIFT 0x18
2258#define SQC_DSM_CNTLA__DATA_BANK_RAM_ENABLE_SINGLE_WRITE__SHIFT 0x1a
2259#define SQC_DSM_CNTLA__INST_TAG_RAM_DSM_IRRITATOR_DATA_MASK 0x00000003L
2260#define SQC_DSM_CNTLA__INST_TAG_RAM_ENABLE_SINGLE_WRITE_MASK 0x00000004L
2261#define SQC_DSM_CNTLA__INST_UTCL1_MISS_FIFO_DSM_IRRITATOR_DATA_MASK 0x00000018L
2262#define SQC_DSM_CNTLA__INST_UTCL1_MISS_FIFO_ENABLE_SINGLE_WRITE_MASK 0x00000020L
2263#define SQC_DSM_CNTLA__INST_MISS_FIFO_DSM_IRRITATOR_DATA_MASK 0x000000C0L
2264#define SQC_DSM_CNTLA__INST_MISS_FIFO_ENABLE_SINGLE_WRITE_MASK 0x00000100L
2265#define SQC_DSM_CNTLA__INST_BANK_RAM_DSM_IRRITATOR_DATA_MASK 0x00000600L
2266#define SQC_DSM_CNTLA__INST_BANK_RAM_ENABLE_SINGLE_WRITE_MASK 0x00000800L
2267#define SQC_DSM_CNTLA__DATA_TAG_RAM_DSM_IRRITATOR_DATA_MASK 0x00003000L
2268#define SQC_DSM_CNTLA__DATA_TAG_RAM_ENABLE_SINGLE_WRITE_MASK 0x00004000L
2269#define SQC_DSM_CNTLA__DATA_HIT_FIFO_DSM_IRRITATOR_DATA_MASK 0x00018000L
2270#define SQC_DSM_CNTLA__DATA_HIT_FIFO_ENABLE_SINGLE_WRITE_MASK 0x00020000L
2271#define SQC_DSM_CNTLA__DATA_MISS_FIFO_DSM_IRRITATOR_DATA_MASK 0x000C0000L
2272#define SQC_DSM_CNTLA__DATA_MISS_FIFO_ENABLE_SINGLE_WRITE_MASK 0x00100000L
2273#define SQC_DSM_CNTLA__DATA_DIRTY_BIT_RAM_DSM_IRRITATOR_DATA_MASK 0x00600000L
2274#define SQC_DSM_CNTLA__DATA_DIRTY_BIT_RAM_ENABLE_SINGLE_WRITE_MASK 0x00800000L
2275#define SQC_DSM_CNTLA__DATA_BANK_RAM_DSM_IRRITATOR_DATA_MASK 0x03000000L
2276#define SQC_DSM_CNTLA__DATA_BANK_RAM_ENABLE_SINGLE_WRITE_MASK 0x04000000L
2277//SQC_DSM_CNTLB
2278#define SQC_DSM_CNTLB__INST_TAG_RAM_DSM_IRRITATOR_DATA__SHIFT 0x0
2279#define SQC_DSM_CNTLB__INST_TAG_RAM_ENABLE_SINGLE_WRITE__SHIFT 0x2
2280#define SQC_DSM_CNTLB__INST_UTCL1_MISS_FIFO_DSM_IRRITATOR_DATA__SHIFT 0x3
2281#define SQC_DSM_CNTLB__INST_UTCL1_MISS_FIFO_ENABLE_SINGLE_WRITE__SHIFT 0x5
2282#define SQC_DSM_CNTLB__INST_MISS_FIFO_DSM_IRRITATOR_DATA__SHIFT 0x6
2283#define SQC_DSM_CNTLB__INST_MISS_FIFO_ENABLE_SINGLE_WRITE__SHIFT 0x8
2284#define SQC_DSM_CNTLB__INST_BANK_RAM_DSM_IRRITATOR_DATA__SHIFT 0x9
2285#define SQC_DSM_CNTLB__INST_BANK_RAM_ENABLE_SINGLE_WRITE__SHIFT 0xb
2286#define SQC_DSM_CNTLB__DATA_TAG_RAM_DSM_IRRITATOR_DATA__SHIFT 0xc
2287#define SQC_DSM_CNTLB__DATA_TAG_RAM_ENABLE_SINGLE_WRITE__SHIFT 0xe
2288#define SQC_DSM_CNTLB__DATA_HIT_FIFO_DSM_IRRITATOR_DATA__SHIFT 0xf
2289#define SQC_DSM_CNTLB__DATA_HIT_FIFO_ENABLE_SINGLE_WRITE__SHIFT 0x11
2290#define SQC_DSM_CNTLB__DATA_MISS_FIFO_DSM_IRRITATOR_DATA__SHIFT 0x12
2291#define SQC_DSM_CNTLB__DATA_MISS_FIFO_ENABLE_SINGLE_WRITE__SHIFT 0x14
2292#define SQC_DSM_CNTLB__DATA_DIRTY_BIT_RAM_DSM_IRRITATOR_DATA__SHIFT 0x15
2293#define SQC_DSM_CNTLB__DATA_DIRTY_BIT_RAM_ENABLE_SINGLE_WRITE__SHIFT 0x17
2294#define SQC_DSM_CNTLB__DATA_BANK_RAM_DSM_IRRITATOR_DATA__SHIFT 0x18
2295#define SQC_DSM_CNTLB__DATA_BANK_RAM_ENABLE_SINGLE_WRITE__SHIFT 0x1a
2296#define SQC_DSM_CNTLB__INST_TAG_RAM_DSM_IRRITATOR_DATA_MASK 0x00000003L
2297#define SQC_DSM_CNTLB__INST_TAG_RAM_ENABLE_SINGLE_WRITE_MASK 0x00000004L
2298#define SQC_DSM_CNTLB__INST_UTCL1_MISS_FIFO_DSM_IRRITATOR_DATA_MASK 0x00000018L
2299#define SQC_DSM_CNTLB__INST_UTCL1_MISS_FIFO_ENABLE_SINGLE_WRITE_MASK 0x00000020L
2300#define SQC_DSM_CNTLB__INST_MISS_FIFO_DSM_IRRITATOR_DATA_MASK 0x000000C0L
2301#define SQC_DSM_CNTLB__INST_MISS_FIFO_ENABLE_SINGLE_WRITE_MASK 0x00000100L
2302#define SQC_DSM_CNTLB__INST_BANK_RAM_DSM_IRRITATOR_DATA_MASK 0x00000600L
2303#define SQC_DSM_CNTLB__INST_BANK_RAM_ENABLE_SINGLE_WRITE_MASK 0x00000800L
2304#define SQC_DSM_CNTLB__DATA_TAG_RAM_DSM_IRRITATOR_DATA_MASK 0x00003000L
2305#define SQC_DSM_CNTLB__DATA_TAG_RAM_ENABLE_SINGLE_WRITE_MASK 0x00004000L
2306#define SQC_DSM_CNTLB__DATA_HIT_FIFO_DSM_IRRITATOR_DATA_MASK 0x00018000L
2307#define SQC_DSM_CNTLB__DATA_HIT_FIFO_ENABLE_SINGLE_WRITE_MASK 0x00020000L
2308#define SQC_DSM_CNTLB__DATA_MISS_FIFO_DSM_IRRITATOR_DATA_MASK 0x000C0000L
2309#define SQC_DSM_CNTLB__DATA_MISS_FIFO_ENABLE_SINGLE_WRITE_MASK 0x00100000L
2310#define SQC_DSM_CNTLB__DATA_DIRTY_BIT_RAM_DSM_IRRITATOR_DATA_MASK 0x00600000L
2311#define SQC_DSM_CNTLB__DATA_DIRTY_BIT_RAM_ENABLE_SINGLE_WRITE_MASK 0x00800000L
2312#define SQC_DSM_CNTLB__DATA_BANK_RAM_DSM_IRRITATOR_DATA_MASK 0x03000000L
2313#define SQC_DSM_CNTLB__DATA_BANK_RAM_ENABLE_SINGLE_WRITE_MASK 0x04000000L
2314//SQC_DSM_CNTL2
2315#define SQC_DSM_CNTL2__INST_UTCL1_LFIFO_ENABLE_ERROR_INJECT__SHIFT 0x0
2316#define SQC_DSM_CNTL2__INST_UTCL1_LFIFO_SELECT_INJECT_DELAY__SHIFT 0x2
2317#define SQC_DSM_CNTL2__DATA_CU0_WRITE_DATA_BUF_ENABLE_ERROR_INJECT__SHIFT 0x3
2318#define SQC_DSM_CNTL2__DATA_CU0_WRITE_DATA_BUF_SELECT_INJECT_DELAY__SHIFT 0x5
2319#define SQC_DSM_CNTL2__DATA_CU0_UTCL1_LFIFO_ENABLE_ERROR_INJECT__SHIFT 0x6
2320#define SQC_DSM_CNTL2__DATA_CU0_UTCL1_LFIFO_SELECT_INJECT_DELAY__SHIFT 0x8
2321#define SQC_DSM_CNTL2__DATA_CU1_WRITE_DATA_BUF_ENABLE_ERROR_INJECT__SHIFT 0x9
2322#define SQC_DSM_CNTL2__DATA_CU1_WRITE_DATA_BUF_SELECT_INJECT_DELAY__SHIFT 0xb
2323#define SQC_DSM_CNTL2__DATA_CU1_UTCL1_LFIFO_ENABLE_ERROR_INJECT__SHIFT 0xc
2324#define SQC_DSM_CNTL2__DATA_CU1_UTCL1_LFIFO_SELECT_INJECT_DELAY__SHIFT 0xe
2325#define SQC_DSM_CNTL2__DATA_CU2_WRITE_DATA_BUF_ENABLE_ERROR_INJECT__SHIFT 0xf
2326#define SQC_DSM_CNTL2__DATA_CU2_WRITE_DATA_BUF_SELECT_INJECT_DELAY__SHIFT 0x11
2327#define SQC_DSM_CNTL2__DATA_CU2_UTCL1_LFIFO_ENABLE_ERROR_INJECT__SHIFT 0x12
2328#define SQC_DSM_CNTL2__DATA_CU2_UTCL1_LFIFO_SELECT_INJECT_DELAY__SHIFT 0x14
2329#define SQC_DSM_CNTL2__INJECT_DELAY__SHIFT 0x1a
2330#define SQC_DSM_CNTL2__INST_UTCL1_LFIFO_ENABLE_ERROR_INJECT_MASK 0x00000003L
2331#define SQC_DSM_CNTL2__INST_UTCL1_LFIFO_SELECT_INJECT_DELAY_MASK 0x00000004L
2332#define SQC_DSM_CNTL2__DATA_CU0_WRITE_DATA_BUF_ENABLE_ERROR_INJECT_MASK 0x00000018L
2333#define SQC_DSM_CNTL2__DATA_CU0_WRITE_DATA_BUF_SELECT_INJECT_DELAY_MASK 0x00000020L
2334#define SQC_DSM_CNTL2__DATA_CU0_UTCL1_LFIFO_ENABLE_ERROR_INJECT_MASK 0x000000C0L
2335#define SQC_DSM_CNTL2__DATA_CU0_UTCL1_LFIFO_SELECT_INJECT_DELAY_MASK 0x00000100L
2336#define SQC_DSM_CNTL2__DATA_CU1_WRITE_DATA_BUF_ENABLE_ERROR_INJECT_MASK 0x00000600L
2337#define SQC_DSM_CNTL2__DATA_CU1_WRITE_DATA_BUF_SELECT_INJECT_DELAY_MASK 0x00000800L
2338#define SQC_DSM_CNTL2__DATA_CU1_UTCL1_LFIFO_ENABLE_ERROR_INJECT_MASK 0x00003000L
2339#define SQC_DSM_CNTL2__DATA_CU1_UTCL1_LFIFO_SELECT_INJECT_DELAY_MASK 0x00004000L
2340#define SQC_DSM_CNTL2__DATA_CU2_WRITE_DATA_BUF_ENABLE_ERROR_INJECT_MASK 0x00018000L
2341#define SQC_DSM_CNTL2__DATA_CU2_WRITE_DATA_BUF_SELECT_INJECT_DELAY_MASK 0x00020000L
2342#define SQC_DSM_CNTL2__DATA_CU2_UTCL1_LFIFO_ENABLE_ERROR_INJECT_MASK 0x000C0000L
2343#define SQC_DSM_CNTL2__DATA_CU2_UTCL1_LFIFO_SELECT_INJECT_DELAY_MASK 0x00100000L
2344#define SQC_DSM_CNTL2__INJECT_DELAY_MASK 0xFC000000L
2345//SQC_DSM_CNTL2A
2346#define SQC_DSM_CNTL2A__INST_TAG_RAM_ENABLE_ERROR_INJECT__SHIFT 0x0
2347#define SQC_DSM_CNTL2A__INST_TAG_RAM_SELECT_INJECT_DELAY__SHIFT 0x2
2348#define SQC_DSM_CNTL2A__INST_UTCL1_MISS_FIFO_ENABLE_ERROR_INJECT__SHIFT 0x3
2349#define SQC_DSM_CNTL2A__INST_UTCL1_MISS_FIFO_SELECT_INJECT_DELAY__SHIFT 0x5
2350#define SQC_DSM_CNTL2A__INST_MISS_FIFO_ENABLE_ERROR_INJECT__SHIFT 0x6
2351#define SQC_DSM_CNTL2A__INST_MISS_FIFO_SELECT_INJECT_DELAY__SHIFT 0x8
2352#define SQC_DSM_CNTL2A__INST_BANK_RAM_ENABLE_ERROR_INJECT__SHIFT 0x9
2353#define SQC_DSM_CNTL2A__INST_BANK_RAM_SELECT_INJECT_DELAY__SHIFT 0xb
2354#define SQC_DSM_CNTL2A__DATA_TAG_RAM_ENABLE_ERROR_INJECT__SHIFT 0xc
2355#define SQC_DSM_CNTL2A__DATA_TAG_RAM_SELECT_INJECT_DELAY__SHIFT 0xe
2356#define SQC_DSM_CNTL2A__DATA_HIT_FIFO_ENABLE_ERROR_INJECT__SHIFT 0xf
2357#define SQC_DSM_CNTL2A__DATA_HIT_FIFO_SELECT_INJECT_DELAY__SHIFT 0x11
2358#define SQC_DSM_CNTL2A__DATA_MISS_FIFO_ENABLE_ERROR_INJECT__SHIFT 0x12
2359#define SQC_DSM_CNTL2A__DATA_MISS_FIFO_SELECT_INJECT_DELAY__SHIFT 0x14
2360#define SQC_DSM_CNTL2A__DATA_DIRTY_BIT_RAM_ENABLE_ERROR_INJECT__SHIFT 0x15
2361#define SQC_DSM_CNTL2A__DATA_DIRTY_BIT_RAM_SELECT_INJECT_DELAY__SHIFT 0x17
2362#define SQC_DSM_CNTL2A__DATA_BANK_RAM_ENABLE_ERROR_INJECT__SHIFT 0x18
2363#define SQC_DSM_CNTL2A__DATA_BANK_RAM_SELECT_INJECT_DELAY__SHIFT 0x1a
2364#define SQC_DSM_CNTL2A__INST_TAG_RAM_ENABLE_ERROR_INJECT_MASK 0x00000003L
2365#define SQC_DSM_CNTL2A__INST_TAG_RAM_SELECT_INJECT_DELAY_MASK 0x00000004L
2366#define SQC_DSM_CNTL2A__INST_UTCL1_MISS_FIFO_ENABLE_ERROR_INJECT_MASK 0x00000018L
2367#define SQC_DSM_CNTL2A__INST_UTCL1_MISS_FIFO_SELECT_INJECT_DELAY_MASK 0x00000020L
2368#define SQC_DSM_CNTL2A__INST_MISS_FIFO_ENABLE_ERROR_INJECT_MASK 0x000000C0L
2369#define SQC_DSM_CNTL2A__INST_MISS_FIFO_SELECT_INJECT_DELAY_MASK 0x00000100L
2370#define SQC_DSM_CNTL2A__INST_BANK_RAM_ENABLE_ERROR_INJECT_MASK 0x00000600L
2371#define SQC_DSM_CNTL2A__INST_BANK_RAM_SELECT_INJECT_DELAY_MASK 0x00000800L
2372#define SQC_DSM_CNTL2A__DATA_TAG_RAM_ENABLE_ERROR_INJECT_MASK 0x00003000L
2373#define SQC_DSM_CNTL2A__DATA_TAG_RAM_SELECT_INJECT_DELAY_MASK 0x00004000L
2374#define SQC_DSM_CNTL2A__DATA_HIT_FIFO_ENABLE_ERROR_INJECT_MASK 0x00018000L
2375#define SQC_DSM_CNTL2A__DATA_HIT_FIFO_SELECT_INJECT_DELAY_MASK 0x00020000L
2376#define SQC_DSM_CNTL2A__DATA_MISS_FIFO_ENABLE_ERROR_INJECT_MASK 0x000C0000L
2377#define SQC_DSM_CNTL2A__DATA_MISS_FIFO_SELECT_INJECT_DELAY_MASK 0x00100000L
2378#define SQC_DSM_CNTL2A__DATA_DIRTY_BIT_RAM_ENABLE_ERROR_INJECT_MASK 0x00600000L
2379#define SQC_DSM_CNTL2A__DATA_DIRTY_BIT_RAM_SELECT_INJECT_DELAY_MASK 0x00800000L
2380#define SQC_DSM_CNTL2A__DATA_BANK_RAM_ENABLE_ERROR_INJECT_MASK 0x03000000L
2381#define SQC_DSM_CNTL2A__DATA_BANK_RAM_SELECT_INJECT_DELAY_MASK 0x04000000L
2382//SQC_DSM_CNTL2B
2383#define SQC_DSM_CNTL2B__INST_TAG_RAM_ENABLE_ERROR_INJECT__SHIFT 0x0
2384#define SQC_DSM_CNTL2B__INST_TAG_RAM_SELECT_INJECT_DELAY__SHIFT 0x2
2385#define SQC_DSM_CNTL2B__INST_UTCL1_MISS_FIFO_ENABLE_ERROR_INJECT__SHIFT 0x3
2386#define SQC_DSM_CNTL2B__INST_UTCL1_MISS_FIFO_SELECT_INJECT_DELAY__SHIFT 0x5
2387#define SQC_DSM_CNTL2B__INST_MISS_FIFO_ENABLE_ERROR_INJECT__SHIFT 0x6
2388#define SQC_DSM_CNTL2B__INST_MISS_FIFO_SELECT_INJECT_DELAY__SHIFT 0x8
2389#define SQC_DSM_CNTL2B__INST_BANK_RAM_ENABLE_ERROR_INJECT__SHIFT 0x9
2390#define SQC_DSM_CNTL2B__INST_BANK_RAM_SELECT_INJECT_DELAY__SHIFT 0xb
2391#define SQC_DSM_CNTL2B__DATA_TAG_RAM_ENABLE_ERROR_INJECT__SHIFT 0xc
2392#define SQC_DSM_CNTL2B__DATA_TAG_RAM_SELECT_INJECT_DELAY__SHIFT 0xe
2393#define SQC_DSM_CNTL2B__DATA_HIT_FIFO_ENABLE_ERROR_INJECT__SHIFT 0xf
2394#define SQC_DSM_CNTL2B__DATA_HIT_FIFO_SELECT_INJECT_DELAY__SHIFT 0x11
2395#define SQC_DSM_CNTL2B__DATA_MISS_FIFO_ENABLE_ERROR_INJECT__SHIFT 0x12
2396#define SQC_DSM_CNTL2B__DATA_MISS_FIFO_SELECT_INJECT_DELAY__SHIFT 0x14
2397#define SQC_DSM_CNTL2B__DATA_DIRTY_BIT_RAM_ENABLE_ERROR_INJECT__SHIFT 0x15
2398#define SQC_DSM_CNTL2B__DATA_DIRTY_BIT_RAM_SELECT_INJECT_DELAY__SHIFT 0x17
2399#define SQC_DSM_CNTL2B__DATA_BANK_RAM_ENABLE_ERROR_INJECT__SHIFT 0x18
2400#define SQC_DSM_CNTL2B__DATA_BANK_RAM_SELECT_INJECT_DELAY__SHIFT 0x1a
2401#define SQC_DSM_CNTL2B__INST_TAG_RAM_ENABLE_ERROR_INJECT_MASK 0x00000003L
2402#define SQC_DSM_CNTL2B__INST_TAG_RAM_SELECT_INJECT_DELAY_MASK 0x00000004L
2403#define SQC_DSM_CNTL2B__INST_UTCL1_MISS_FIFO_ENABLE_ERROR_INJECT_MASK 0x00000018L
2404#define SQC_DSM_CNTL2B__INST_UTCL1_MISS_FIFO_SELECT_INJECT_DELAY_MASK 0x00000020L
2405#define SQC_DSM_CNTL2B__INST_MISS_FIFO_ENABLE_ERROR_INJECT_MASK 0x000000C0L
2406#define SQC_DSM_CNTL2B__INST_MISS_FIFO_SELECT_INJECT_DELAY_MASK 0x00000100L
2407#define SQC_DSM_CNTL2B__INST_BANK_RAM_ENABLE_ERROR_INJECT_MASK 0x00000600L
2408#define SQC_DSM_CNTL2B__INST_BANK_RAM_SELECT_INJECT_DELAY_MASK 0x00000800L
2409#define SQC_DSM_CNTL2B__DATA_TAG_RAM_ENABLE_ERROR_INJECT_MASK 0x00003000L
2410#define SQC_DSM_CNTL2B__DATA_TAG_RAM_SELECT_INJECT_DELAY_MASK 0x00004000L
2411#define SQC_DSM_CNTL2B__DATA_HIT_FIFO_ENABLE_ERROR_INJECT_MASK 0x00018000L
2412#define SQC_DSM_CNTL2B__DATA_HIT_FIFO_SELECT_INJECT_DELAY_MASK 0x00020000L
2413#define SQC_DSM_CNTL2B__DATA_MISS_FIFO_ENABLE_ERROR_INJECT_MASK 0x000C0000L
2414#define SQC_DSM_CNTL2B__DATA_MISS_FIFO_SELECT_INJECT_DELAY_MASK 0x00100000L
2415#define SQC_DSM_CNTL2B__DATA_DIRTY_BIT_RAM_ENABLE_ERROR_INJECT_MASK 0x00600000L
2416#define SQC_DSM_CNTL2B__DATA_DIRTY_BIT_RAM_SELECT_INJECT_DELAY_MASK 0x00800000L
2417#define SQC_DSM_CNTL2B__DATA_BANK_RAM_ENABLE_ERROR_INJECT_MASK 0x03000000L
2418#define SQC_DSM_CNTL2B__DATA_BANK_RAM_SELECT_INJECT_DELAY_MASK 0x04000000L
2419//SQ_REG_TIMESTAMP
2420#define SQ_REG_TIMESTAMP__TIMESTAMP__SHIFT 0x0
2421#define SQ_REG_TIMESTAMP__TIMESTAMP_MASK 0x000000FFL
2422//SQ_CMD_TIMESTAMP
2423#define SQ_CMD_TIMESTAMP__TIMESTAMP__SHIFT 0x0
2424#define SQ_CMD_TIMESTAMP__TIMESTAMP_MASK 0x000000FFL
2425//SQ_IND_INDEX
2426#define SQ_IND_INDEX__WAVE_ID__SHIFT 0x0
2427#define SQ_IND_INDEX__SIMD_ID__SHIFT 0x4
2428#define SQ_IND_INDEX__THREAD_ID__SHIFT 0x6
2429#define SQ_IND_INDEX__AUTO_INCR__SHIFT 0xc
2430#define SQ_IND_INDEX__FORCE_READ__SHIFT 0xd
2431#define SQ_IND_INDEX__READ_TIMEOUT__SHIFT 0xe
2432#define SQ_IND_INDEX__UNINDEXED__SHIFT 0xf
2433#define SQ_IND_INDEX__INDEX__SHIFT 0x10
2434#define SQ_IND_INDEX__WAVE_ID_MASK 0x0000000FL
2435#define SQ_IND_INDEX__SIMD_ID_MASK 0x00000030L
2436#define SQ_IND_INDEX__THREAD_ID_MASK 0x00000FC0L
2437#define SQ_IND_INDEX__AUTO_INCR_MASK 0x00001000L
2438#define SQ_IND_INDEX__FORCE_READ_MASK 0x00002000L
2439#define SQ_IND_INDEX__READ_TIMEOUT_MASK 0x00004000L
2440#define SQ_IND_INDEX__UNINDEXED_MASK 0x00008000L
2441#define SQ_IND_INDEX__INDEX_MASK 0xFFFF0000L
2442//SQ_IND_DATA
2443#define SQ_IND_DATA__DATA__SHIFT 0x0
2444#define SQ_IND_DATA__DATA_MASK 0xFFFFFFFFL
2445//SQ_CMD
2446#define SQ_CMD__CMD__SHIFT 0x0
2447#define SQ_CMD__MODE__SHIFT 0x4
2448#define SQ_CMD__CHECK_VMID__SHIFT 0x7
2449#define SQ_CMD__DATA__SHIFT 0x8
2450#define SQ_CMD__WAVE_ID__SHIFT 0x10
2451#define SQ_CMD__SIMD_ID__SHIFT 0x14
2452#define SQ_CMD__QUEUE_ID__SHIFT 0x18
2453#define SQ_CMD__VM_ID__SHIFT 0x1c
2454#define SQ_CMD__CMD_MASK 0x00000007L
2455#define SQ_CMD__MODE_MASK 0x00000070L
2456#define SQ_CMD__CHECK_VMID_MASK 0x00000080L
2457#define SQ_CMD__DATA_MASK 0x00000F00L
2458#define SQ_CMD__WAVE_ID_MASK 0x000F0000L
2459#define SQ_CMD__SIMD_ID_MASK 0x00300000L
2460#define SQ_CMD__QUEUE_ID_MASK 0x07000000L
2461#define SQ_CMD__VM_ID_MASK 0xF0000000L
2462//SQ_TIME_HI
2463#define SQ_TIME_HI__TIME__SHIFT 0x0
2464#define SQ_TIME_HI__TIME_MASK 0xFFFFFFFFL
2465//SQ_TIME_LO
2466#define SQ_TIME_LO__TIME__SHIFT 0x0
2467#define SQ_TIME_LO__TIME_MASK 0xFFFFFFFFL
2468//SQ_DS_0
2469#define SQ_DS_0__OFFSET0__SHIFT 0x0
2470#define SQ_DS_0__OFFSET1__SHIFT 0x8
2471#define SQ_DS_0__GDS__SHIFT 0x10
2472#define SQ_DS_0__OP__SHIFT 0x11
2473#define SQ_DS_0__ENCODING__SHIFT 0x1a
2474#define SQ_DS_0__OFFSET0_MASK 0x000000FFL
2475#define SQ_DS_0__OFFSET1_MASK 0x0000FF00L
2476#define SQ_DS_0__GDS_MASK 0x00010000L
2477#define SQ_DS_0__OP_MASK 0x01FE0000L
2478#define SQ_DS_0__ENCODING_MASK 0xFC000000L
2479//SQ_DS_1
2480#define SQ_DS_1__ADDR__SHIFT 0x0
2481#define SQ_DS_1__DATA0__SHIFT 0x8
2482#define SQ_DS_1__DATA1__SHIFT 0x10
2483#define SQ_DS_1__VDST__SHIFT 0x18
2484#define SQ_DS_1__ADDR_MASK 0x000000FFL
2485#define SQ_DS_1__DATA0_MASK 0x0000FF00L
2486#define SQ_DS_1__DATA1_MASK 0x00FF0000L
2487#define SQ_DS_1__VDST_MASK 0xFF000000L
2488//SQ_EXP_0
2489#define SQ_EXP_0__EN__SHIFT 0x0
2490#define SQ_EXP_0__TGT__SHIFT 0x4
2491#define SQ_EXP_0__COMPR__SHIFT 0xa
2492#define SQ_EXP_0__DONE__SHIFT 0xb
2493#define SQ_EXP_0__VM__SHIFT 0xc
2494#define SQ_EXP_0__ENCODING__SHIFT 0x1a
2495#define SQ_EXP_0__EN_MASK 0x0000000FL
2496#define SQ_EXP_0__TGT_MASK 0x000003F0L
2497#define SQ_EXP_0__COMPR_MASK 0x00000400L
2498#define SQ_EXP_0__DONE_MASK 0x00000800L
2499#define SQ_EXP_0__VM_MASK 0x00001000L
2500#define SQ_EXP_0__ENCODING_MASK 0xFC000000L
2501//SQ_EXP_1
2502#define SQ_EXP_1__VSRC0__SHIFT 0x0
2503#define SQ_EXP_1__VSRC1__SHIFT 0x8
2504#define SQ_EXP_1__VSRC2__SHIFT 0x10
2505#define SQ_EXP_1__VSRC3__SHIFT 0x18
2506#define SQ_EXP_1__VSRC0_MASK 0x000000FFL
2507#define SQ_EXP_1__VSRC1_MASK 0x0000FF00L
2508#define SQ_EXP_1__VSRC2_MASK 0x00FF0000L
2509#define SQ_EXP_1__VSRC3_MASK 0xFF000000L
2510//SQ_FLAT_0
2511#define SQ_FLAT_0__OFFSET__SHIFT 0x0
2512#define SQ_FLAT_0__LDS__SHIFT 0xd
2513#define SQ_FLAT_0__SEG__SHIFT 0xe
2514#define SQ_FLAT_0__GLC__SHIFT 0x10
2515#define SQ_FLAT_0__SLC__SHIFT 0x11
2516#define SQ_FLAT_0__OP__SHIFT 0x12
2517#define SQ_FLAT_0__ENCODING__SHIFT 0x1a
2518#define SQ_FLAT_0__OFFSET_MASK 0x00000FFFL
2519#define SQ_FLAT_0__LDS_MASK 0x00002000L
2520#define SQ_FLAT_0__SEG_MASK 0x0000C000L
2521#define SQ_FLAT_0__GLC_MASK 0x00010000L
2522#define SQ_FLAT_0__SLC_MASK 0x00020000L
2523#define SQ_FLAT_0__OP_MASK 0x01FC0000L
2524#define SQ_FLAT_0__ENCODING_MASK 0xFC000000L
2525//SQ_FLAT_1
2526#define SQ_FLAT_1__ADDR__SHIFT 0x0
2527#define SQ_FLAT_1__DATA__SHIFT 0x8
2528#define SQ_FLAT_1__SADDR__SHIFT 0x10
2529#define SQ_FLAT_1__NV__SHIFT 0x17
2530#define SQ_FLAT_1__VDST__SHIFT 0x18
2531#define SQ_FLAT_1__ADDR_MASK 0x000000FFL
2532#define SQ_FLAT_1__DATA_MASK 0x0000FF00L
2533#define SQ_FLAT_1__SADDR_MASK 0x007F0000L
2534#define SQ_FLAT_1__NV_MASK 0x00800000L
2535#define SQ_FLAT_1__VDST_MASK 0xFF000000L
2536//SQ_GLBL_0
2537#define SQ_GLBL_0__OFFSET__SHIFT 0x0
2538#define SQ_GLBL_0__LDS__SHIFT 0xd
2539#define SQ_GLBL_0__SEG__SHIFT 0xe
2540#define SQ_GLBL_0__GLC__SHIFT 0x10
2541#define SQ_GLBL_0__SLC__SHIFT 0x11
2542#define SQ_GLBL_0__OP__SHIFT 0x12
2543#define SQ_GLBL_0__ENCODING__SHIFT 0x1a
2544#define SQ_GLBL_0__OFFSET_MASK 0x00001FFFL
2545#define SQ_GLBL_0__LDS_MASK 0x00002000L
2546#define SQ_GLBL_0__SEG_MASK 0x0000C000L
2547#define SQ_GLBL_0__GLC_MASK 0x00010000L
2548#define SQ_GLBL_0__SLC_MASK 0x00020000L
2549#define SQ_GLBL_0__OP_MASK 0x01FC0000L
2550#define SQ_GLBL_0__ENCODING_MASK 0xFC000000L
2551//SQ_GLBL_1
2552#define SQ_GLBL_1__ADDR__SHIFT 0x0
2553#define SQ_GLBL_1__DATA__SHIFT 0x8
2554#define SQ_GLBL_1__SADDR__SHIFT 0x10
2555#define SQ_GLBL_1__NV__SHIFT 0x17
2556#define SQ_GLBL_1__VDST__SHIFT 0x18
2557#define SQ_GLBL_1__ADDR_MASK 0x000000FFL
2558#define SQ_GLBL_1__DATA_MASK 0x0000FF00L
2559#define SQ_GLBL_1__SADDR_MASK 0x007F0000L
2560#define SQ_GLBL_1__NV_MASK 0x00800000L
2561#define SQ_GLBL_1__VDST_MASK 0xFF000000L
2562//SQ_INST
2563#define SQ_INST__ENCODING__SHIFT 0x0
2564#define SQ_INST__ENCODING_MASK 0xFFFFFFFFL
2565//SQ_MIMG_0
2566#define SQ_MIMG_0__OPM__SHIFT 0x0
2567#define SQ_MIMG_0__DMASK__SHIFT 0x8
2568#define SQ_MIMG_0__UNORM__SHIFT 0xc
2569#define SQ_MIMG_0__GLC__SHIFT 0xd
2570#define SQ_MIMG_0__DA__SHIFT 0xe
2571#define SQ_MIMG_0__A16__SHIFT 0xf
2572#define SQ_MIMG_0__TFE__SHIFT 0x10
2573#define SQ_MIMG_0__LWE__SHIFT 0x11
2574#define SQ_MIMG_0__OP__SHIFT 0x12
2575#define SQ_MIMG_0__SLC__SHIFT 0x19
2576#define SQ_MIMG_0__ENCODING__SHIFT 0x1a
2577#define SQ_MIMG_0__OPM_MASK 0x00000001L
2578#define SQ_MIMG_0__DMASK_MASK 0x00000F00L
2579#define SQ_MIMG_0__UNORM_MASK 0x00001000L
2580#define SQ_MIMG_0__GLC_MASK 0x00002000L
2581#define SQ_MIMG_0__DA_MASK 0x00004000L
2582#define SQ_MIMG_0__A16_MASK 0x00008000L
2583#define SQ_MIMG_0__TFE_MASK 0x00010000L
2584#define SQ_MIMG_0__LWE_MASK 0x00020000L
2585#define SQ_MIMG_0__OP_MASK 0x01FC0000L
2586#define SQ_MIMG_0__SLC_MASK 0x02000000L
2587#define SQ_MIMG_0__ENCODING_MASK 0xFC000000L
2588//SQ_MIMG_1
2589#define SQ_MIMG_1__VADDR__SHIFT 0x0
2590#define SQ_MIMG_1__VDATA__SHIFT 0x8
2591#define SQ_MIMG_1__SRSRC__SHIFT 0x10
2592#define SQ_MIMG_1__SSAMP__SHIFT 0x15
2593#define SQ_MIMG_1__D16__SHIFT 0x1f
2594#define SQ_MIMG_1__VADDR_MASK 0x000000FFL
2595#define SQ_MIMG_1__VDATA_MASK 0x0000FF00L
2596#define SQ_MIMG_1__SRSRC_MASK 0x001F0000L
2597#define SQ_MIMG_1__SSAMP_MASK 0x03E00000L
2598#define SQ_MIMG_1__D16_MASK 0x80000000L
2599//SQ_MTBUF_0
2600#define SQ_MTBUF_0__OFFSET__SHIFT 0x0
2601#define SQ_MTBUF_0__OFFEN__SHIFT 0xc
2602#define SQ_MTBUF_0__IDXEN__SHIFT 0xd
2603#define SQ_MTBUF_0__GLC__SHIFT 0xe
2604#define SQ_MTBUF_0__OP__SHIFT 0xf
2605#define SQ_MTBUF_0__DFMT__SHIFT 0x13
2606#define SQ_MTBUF_0__NFMT__SHIFT 0x17
2607#define SQ_MTBUF_0__ENCODING__SHIFT 0x1a
2608#define SQ_MTBUF_0__OFFSET_MASK 0x00000FFFL
2609#define SQ_MTBUF_0__OFFEN_MASK 0x00001000L
2610#define SQ_MTBUF_0__IDXEN_MASK 0x00002000L
2611#define SQ_MTBUF_0__GLC_MASK 0x00004000L
2612#define SQ_MTBUF_0__OP_MASK 0x00078000L
2613#define SQ_MTBUF_0__DFMT_MASK 0x00780000L
2614#define SQ_MTBUF_0__NFMT_MASK 0x03800000L
2615#define SQ_MTBUF_0__ENCODING_MASK 0xFC000000L
2616//SQ_MTBUF_1
2617#define SQ_MTBUF_1__VADDR__SHIFT 0x0
2618#define SQ_MTBUF_1__VDATA__SHIFT 0x8
2619#define SQ_MTBUF_1__SRSRC__SHIFT 0x10
2620#define SQ_MTBUF_1__SLC__SHIFT 0x16
2621#define SQ_MTBUF_1__TFE__SHIFT 0x17
2622#define SQ_MTBUF_1__SOFFSET__SHIFT 0x18
2623#define SQ_MTBUF_1__VADDR_MASK 0x000000FFL
2624#define SQ_MTBUF_1__VDATA_MASK 0x0000FF00L
2625#define SQ_MTBUF_1__SRSRC_MASK 0x001F0000L
2626#define SQ_MTBUF_1__SLC_MASK 0x00400000L
2627#define SQ_MTBUF_1__TFE_MASK 0x00800000L
2628#define SQ_MTBUF_1__SOFFSET_MASK 0xFF000000L
2629//SQ_MUBUF_0
2630#define SQ_MUBUF_0__OFFSET__SHIFT 0x0
2631#define SQ_MUBUF_0__OFFEN__SHIFT 0xc
2632#define SQ_MUBUF_0__IDXEN__SHIFT 0xd
2633#define SQ_MUBUF_0__GLC__SHIFT 0xe
2634#define SQ_MUBUF_0__LDS__SHIFT 0x10
2635#define SQ_MUBUF_0__SLC__SHIFT 0x11
2636#define SQ_MUBUF_0__OP__SHIFT 0x12
2637#define SQ_MUBUF_0__ENCODING__SHIFT 0x1a
2638#define SQ_MUBUF_0__OFFSET_MASK 0x00000FFFL
2639#define SQ_MUBUF_0__OFFEN_MASK 0x00001000L
2640#define SQ_MUBUF_0__IDXEN_MASK 0x00002000L
2641#define SQ_MUBUF_0__GLC_MASK 0x00004000L
2642#define SQ_MUBUF_0__LDS_MASK 0x00010000L
2643#define SQ_MUBUF_0__SLC_MASK 0x00020000L
2644#define SQ_MUBUF_0__OP_MASK 0x01FC0000L
2645#define SQ_MUBUF_0__ENCODING_MASK 0xFC000000L
2646//SQ_MUBUF_1
2647#define SQ_MUBUF_1__VADDR__SHIFT 0x0
2648#define SQ_MUBUF_1__VDATA__SHIFT 0x8
2649#define SQ_MUBUF_1__SRSRC__SHIFT 0x10
2650#define SQ_MUBUF_1__TFE__SHIFT 0x17
2651#define SQ_MUBUF_1__SOFFSET__SHIFT 0x18
2652#define SQ_MUBUF_1__VADDR_MASK 0x000000FFL
2653#define SQ_MUBUF_1__VDATA_MASK 0x0000FF00L
2654#define SQ_MUBUF_1__SRSRC_MASK 0x001F0000L
2655#define SQ_MUBUF_1__TFE_MASK 0x00800000L
2656#define SQ_MUBUF_1__SOFFSET_MASK 0xFF000000L
2657//SQ_SCRATCH_0
2658#define SQ_SCRATCH_0__OFFSET__SHIFT 0x0
2659#define SQ_SCRATCH_0__LDS__SHIFT 0xd
2660#define SQ_SCRATCH_0__SEG__SHIFT 0xe
2661#define SQ_SCRATCH_0__GLC__SHIFT 0x10
2662#define SQ_SCRATCH_0__SLC__SHIFT 0x11
2663#define SQ_SCRATCH_0__OP__SHIFT 0x12
2664#define SQ_SCRATCH_0__ENCODING__SHIFT 0x1a
2665#define SQ_SCRATCH_0__OFFSET_MASK 0x00001FFFL
2666#define SQ_SCRATCH_0__LDS_MASK 0x00002000L
2667#define SQ_SCRATCH_0__SEG_MASK 0x0000C000L
2668#define SQ_SCRATCH_0__GLC_MASK 0x00010000L
2669#define SQ_SCRATCH_0__SLC_MASK 0x00020000L
2670#define SQ_SCRATCH_0__OP_MASK 0x01FC0000L
2671#define SQ_SCRATCH_0__ENCODING_MASK 0xFC000000L
2672//SQ_SCRATCH_1
2673#define SQ_SCRATCH_1__ADDR__SHIFT 0x0
2674#define SQ_SCRATCH_1__DATA__SHIFT 0x8
2675#define SQ_SCRATCH_1__SADDR__SHIFT 0x10
2676#define SQ_SCRATCH_1__NV__SHIFT 0x17
2677#define SQ_SCRATCH_1__VDST__SHIFT 0x18
2678#define SQ_SCRATCH_1__ADDR_MASK 0x000000FFL
2679#define SQ_SCRATCH_1__DATA_MASK 0x0000FF00L
2680#define SQ_SCRATCH_1__SADDR_MASK 0x007F0000L
2681#define SQ_SCRATCH_1__NV_MASK 0x00800000L
2682#define SQ_SCRATCH_1__VDST_MASK 0xFF000000L
2683//SQ_SMEM_0
2684#define SQ_SMEM_0__SBASE__SHIFT 0x0
2685#define SQ_SMEM_0__SDATA__SHIFT 0x6
2686#define SQ_SMEM_0__SOFFSET_EN__SHIFT 0xe
2687#define SQ_SMEM_0__NV__SHIFT 0xf
2688#define SQ_SMEM_0__GLC__SHIFT 0x10
2689#define SQ_SMEM_0__IMM__SHIFT 0x11
2690#define SQ_SMEM_0__OP__SHIFT 0x12
2691#define SQ_SMEM_0__ENCODING__SHIFT 0x1a
2692#define SQ_SMEM_0__SBASE_MASK 0x0000003FL
2693#define SQ_SMEM_0__SDATA_MASK 0x00001FC0L
2694#define SQ_SMEM_0__SOFFSET_EN_MASK 0x00004000L
2695#define SQ_SMEM_0__NV_MASK 0x00008000L
2696#define SQ_SMEM_0__GLC_MASK 0x00010000L
2697#define SQ_SMEM_0__IMM_MASK 0x00020000L
2698#define SQ_SMEM_0__OP_MASK 0x03FC0000L
2699#define SQ_SMEM_0__ENCODING_MASK 0xFC000000L
2700//SQ_SMEM_1
2701#define SQ_SMEM_1__OFFSET__SHIFT 0x0
2702#define SQ_SMEM_1__SOFFSET__SHIFT 0x19
2703#define SQ_SMEM_1__OFFSET_MASK 0x001FFFFFL
2704#define SQ_SMEM_1__SOFFSET_MASK 0xFE000000L
2705//SQ_SOP1
2706#define SQ_SOP1__SSRC0__SHIFT 0x0
2707#define SQ_SOP1__OP__SHIFT 0x8
2708#define SQ_SOP1__SDST__SHIFT 0x10
2709#define SQ_SOP1__ENCODING__SHIFT 0x17
2710#define SQ_SOP1__SSRC0_MASK 0x000000FFL
2711#define SQ_SOP1__OP_MASK 0x0000FF00L
2712#define SQ_SOP1__SDST_MASK 0x007F0000L
2713#define SQ_SOP1__ENCODING_MASK 0xFF800000L
2714//SQ_SOP2
2715#define SQ_SOP2__SSRC0__SHIFT 0x0
2716#define SQ_SOP2__SSRC1__SHIFT 0x8
2717#define SQ_SOP2__SDST__SHIFT 0x10
2718#define SQ_SOP2__OP__SHIFT 0x17
2719#define SQ_SOP2__ENCODING__SHIFT 0x1e
2720#define SQ_SOP2__SSRC0_MASK 0x000000FFL
2721#define SQ_SOP2__SSRC1_MASK 0x0000FF00L
2722#define SQ_SOP2__SDST_MASK 0x007F0000L
2723#define SQ_SOP2__OP_MASK 0x3F800000L
2724#define SQ_SOP2__ENCODING_MASK 0xC0000000L
2725//SQ_SOPC
2726#define SQ_SOPC__SSRC0__SHIFT 0x0
2727#define SQ_SOPC__SSRC1__SHIFT 0x8
2728#define SQ_SOPC__OP__SHIFT 0x10
2729#define SQ_SOPC__ENCODING__SHIFT 0x17
2730#define SQ_SOPC__SSRC0_MASK 0x000000FFL
2731#define SQ_SOPC__SSRC1_MASK 0x0000FF00L
2732#define SQ_SOPC__OP_MASK 0x007F0000L
2733#define SQ_SOPC__ENCODING_MASK 0xFF800000L
2734//SQ_SOPK
2735#define SQ_SOPK__SIMM16__SHIFT 0x0
2736#define SQ_SOPK__SDST__SHIFT 0x10
2737#define SQ_SOPK__OP__SHIFT 0x17
2738#define SQ_SOPK__ENCODING__SHIFT 0x1c
2739#define SQ_SOPK__SIMM16_MASK 0x0000FFFFL
2740#define SQ_SOPK__SDST_MASK 0x007F0000L
2741#define SQ_SOPK__OP_MASK 0x0F800000L
2742#define SQ_SOPK__ENCODING_MASK 0xF0000000L
2743//SQ_SOPP
2744#define SQ_SOPP__SIMM16__SHIFT 0x0
2745#define SQ_SOPP__OP__SHIFT 0x10
2746#define SQ_SOPP__ENCODING__SHIFT 0x17
2747#define SQ_SOPP__SIMM16_MASK 0x0000FFFFL
2748#define SQ_SOPP__OP_MASK 0x007F0000L
2749#define SQ_SOPP__ENCODING_MASK 0xFF800000L
2750//SQ_VINTRP
2751#define SQ_VINTRP__VSRC__SHIFT 0x0
2752#define SQ_VINTRP__ATTRCHAN__SHIFT 0x8
2753#define SQ_VINTRP__ATTR__SHIFT 0xa
2754#define SQ_VINTRP__OP__SHIFT 0x10
2755#define SQ_VINTRP__VDST__SHIFT 0x12
2756#define SQ_VINTRP__ENCODING__SHIFT 0x1a
2757#define SQ_VINTRP__VSRC_MASK 0x000000FFL
2758#define SQ_VINTRP__ATTRCHAN_MASK 0x00000300L
2759#define SQ_VINTRP__ATTR_MASK 0x0000FC00L
2760#define SQ_VINTRP__OP_MASK 0x00030000L
2761#define SQ_VINTRP__VDST_MASK 0x03FC0000L
2762#define SQ_VINTRP__ENCODING_MASK 0xFC000000L
2763//SQ_VOP1
2764#define SQ_VOP1__SRC0__SHIFT 0x0
2765#define SQ_VOP1__OP__SHIFT 0x9
2766#define SQ_VOP1__VDST__SHIFT 0x11
2767#define SQ_VOP1__ENCODING__SHIFT 0x19
2768#define SQ_VOP1__SRC0_MASK 0x000001FFL
2769#define SQ_VOP1__OP_MASK 0x0001FE00L
2770#define SQ_VOP1__VDST_MASK 0x01FE0000L
2771#define SQ_VOP1__ENCODING_MASK 0xFE000000L
2772//SQ_VOP2
2773#define SQ_VOP2__SRC0__SHIFT 0x0
2774#define SQ_VOP2__VSRC1__SHIFT 0x9
2775#define SQ_VOP2__VDST__SHIFT 0x11
2776#define SQ_VOP2__OP__SHIFT 0x19
2777#define SQ_VOP2__ENCODING__SHIFT 0x1f
2778#define SQ_VOP2__SRC0_MASK 0x000001FFL
2779#define SQ_VOP2__VSRC1_MASK 0x0001FE00L
2780#define SQ_VOP2__VDST_MASK 0x01FE0000L
2781#define SQ_VOP2__OP_MASK 0x7E000000L
2782#define SQ_VOP2__ENCODING_MASK 0x80000000L
2783//SQ_VOP3P_0
2784#define SQ_VOP3P_0__VDST__SHIFT 0x0
2785#define SQ_VOP3P_0__NEG_HI__SHIFT 0x8
2786#define SQ_VOP3P_0__OP_SEL__SHIFT 0xb
2787#define SQ_VOP3P_0__OP_SEL_HI_2__SHIFT 0xe
2788#define SQ_VOP3P_0__CLAMP__SHIFT 0xf
2789#define SQ_VOP3P_0__OP__SHIFT 0x10
2790#define SQ_VOP3P_0__ENCODING__SHIFT 0x17
2791#define SQ_VOP3P_0__VDST_MASK 0x000000FFL
2792#define SQ_VOP3P_0__NEG_HI_MASK 0x00000700L
2793#define SQ_VOP3P_0__OP_SEL_MASK 0x00003800L
2794#define SQ_VOP3P_0__OP_SEL_HI_2_MASK 0x00004000L
2795#define SQ_VOP3P_0__CLAMP_MASK 0x00008000L
2796#define SQ_VOP3P_0__OP_MASK 0x007F0000L
2797#define SQ_VOP3P_0__ENCODING_MASK 0xFF800000L
2798//SQ_VOP3P_1
2799#define SQ_VOP3P_1__SRC0__SHIFT 0x0
2800#define SQ_VOP3P_1__SRC1__SHIFT 0x9
2801#define SQ_VOP3P_1__SRC2__SHIFT 0x12
2802#define SQ_VOP3P_1__OP_SEL_HI__SHIFT 0x1b
2803#define SQ_VOP3P_1__NEG__SHIFT 0x1d
2804#define SQ_VOP3P_1__SRC0_MASK 0x000001FFL
2805#define SQ_VOP3P_1__SRC1_MASK 0x0003FE00L
2806#define SQ_VOP3P_1__SRC2_MASK 0x07FC0000L
2807#define SQ_VOP3P_1__OP_SEL_HI_MASK 0x18000000L
2808#define SQ_VOP3P_1__NEG_MASK 0xE0000000L
2809//SQ_VOP3_0
2810#define SQ_VOP3_0__VDST__SHIFT 0x0
2811#define SQ_VOP3_0__ABS__SHIFT 0x8
2812#define SQ_VOP3_0__OP_SEL__SHIFT 0xb
2813#define SQ_VOP3_0__CLAMP__SHIFT 0xf
2814#define SQ_VOP3_0__OP__SHIFT 0x10
2815#define SQ_VOP3_0__ENCODING__SHIFT 0x1a
2816#define SQ_VOP3_0__VDST_MASK 0x000000FFL
2817#define SQ_VOP3_0__ABS_MASK 0x00000700L
2818#define SQ_VOP3_0__OP_SEL_MASK 0x00007800L
2819#define SQ_VOP3_0__CLAMP_MASK 0x00008000L
2820#define SQ_VOP3_0__OP_MASK 0x03FF0000L
2821#define SQ_VOP3_0__ENCODING_MASK 0xFC000000L
2822//SQ_VOP3_0_SDST_ENC
2823#define SQ_VOP3_0_SDST_ENC__VDST__SHIFT 0x0
2824#define SQ_VOP3_0_SDST_ENC__SDST__SHIFT 0x8
2825#define SQ_VOP3_0_SDST_ENC__CLAMP__SHIFT 0xf
2826#define SQ_VOP3_0_SDST_ENC__OP__SHIFT 0x10
2827#define SQ_VOP3_0_SDST_ENC__ENCODING__SHIFT 0x1a
2828#define SQ_VOP3_0_SDST_ENC__VDST_MASK 0x000000FFL
2829#define SQ_VOP3_0_SDST_ENC__SDST_MASK 0x00007F00L
2830#define SQ_VOP3_0_SDST_ENC__CLAMP_MASK 0x00008000L
2831#define SQ_VOP3_0_SDST_ENC__OP_MASK 0x03FF0000L
2832#define SQ_VOP3_0_SDST_ENC__ENCODING_MASK 0xFC000000L
2833//SQ_VOP3_1
2834#define SQ_VOP3_1__SRC0__SHIFT 0x0
2835#define SQ_VOP3_1__SRC1__SHIFT 0x9
2836#define SQ_VOP3_1__SRC2__SHIFT 0x12
2837#define SQ_VOP3_1__OMOD__SHIFT 0x1b
2838#define SQ_VOP3_1__NEG__SHIFT 0x1d
2839#define SQ_VOP3_1__SRC0_MASK 0x000001FFL
2840#define SQ_VOP3_1__SRC1_MASK 0x0003FE00L
2841#define SQ_VOP3_1__SRC2_MASK 0x07FC0000L
2842#define SQ_VOP3_1__OMOD_MASK 0x18000000L
2843#define SQ_VOP3_1__NEG_MASK 0xE0000000L
2844//SQ_VOPC
2845#define SQ_VOPC__SRC0__SHIFT 0x0
2846#define SQ_VOPC__VSRC1__SHIFT 0x9
2847#define SQ_VOPC__OP__SHIFT 0x11
2848#define SQ_VOPC__ENCODING__SHIFT 0x19
2849#define SQ_VOPC__SRC0_MASK 0x000001FFL
2850#define SQ_VOPC__VSRC1_MASK 0x0001FE00L
2851#define SQ_VOPC__OP_MASK 0x01FE0000L
2852#define SQ_VOPC__ENCODING_MASK 0xFE000000L
2853//SQ_VOP_DPP
2854#define SQ_VOP_DPP__SRC0__SHIFT 0x0
2855#define SQ_VOP_DPP__DPP_CTRL__SHIFT 0x8
2856#define SQ_VOP_DPP__BOUND_CTRL__SHIFT 0x13
2857#define SQ_VOP_DPP__SRC0_NEG__SHIFT 0x14
2858#define SQ_VOP_DPP__SRC0_ABS__SHIFT 0x15
2859#define SQ_VOP_DPP__SRC1_NEG__SHIFT 0x16
2860#define SQ_VOP_DPP__SRC1_ABS__SHIFT 0x17
2861#define SQ_VOP_DPP__BANK_MASK__SHIFT 0x18
2862#define SQ_VOP_DPP__ROW_MASK__SHIFT 0x1c
2863#define SQ_VOP_DPP__SRC0_MASK 0x000000FFL
2864#define SQ_VOP_DPP__DPP_CTRL_MASK 0x0001FF00L
2865#define SQ_VOP_DPP__BOUND_CTRL_MASK 0x00080000L
2866#define SQ_VOP_DPP__SRC0_NEG_MASK 0x00100000L
2867#define SQ_VOP_DPP__SRC0_ABS_MASK 0x00200000L
2868#define SQ_VOP_DPP__SRC1_NEG_MASK 0x00400000L
2869#define SQ_VOP_DPP__SRC1_ABS_MASK 0x00800000L
2870#define SQ_VOP_DPP__BANK_MASK_MASK 0x0F000000L
2871#define SQ_VOP_DPP__ROW_MASK_MASK 0xF0000000L
2872//SQ_VOP_SDWA
2873#define SQ_VOP_SDWA__SRC0__SHIFT 0x0
2874#define SQ_VOP_SDWA__DST_SEL__SHIFT 0x8
2875#define SQ_VOP_SDWA__DST_UNUSED__SHIFT 0xb
2876#define SQ_VOP_SDWA__CLAMP__SHIFT 0xd
2877#define SQ_VOP_SDWA__OMOD__SHIFT 0xe
2878#define SQ_VOP_SDWA__SRC0_SEL__SHIFT 0x10
2879#define SQ_VOP_SDWA__SRC0_SEXT__SHIFT 0x13
2880#define SQ_VOP_SDWA__SRC0_NEG__SHIFT 0x14
2881#define SQ_VOP_SDWA__SRC0_ABS__SHIFT 0x15
2882#define SQ_VOP_SDWA__S0__SHIFT 0x17
2883#define SQ_VOP_SDWA__SRC1_SEL__SHIFT 0x18
2884#define SQ_VOP_SDWA__SRC1_SEXT__SHIFT 0x1b
2885#define SQ_VOP_SDWA__SRC1_NEG__SHIFT 0x1c
2886#define SQ_VOP_SDWA__SRC1_ABS__SHIFT 0x1d
2887#define SQ_VOP_SDWA__S1__SHIFT 0x1f
2888#define SQ_VOP_SDWA__SRC0_MASK 0x000000FFL
2889#define SQ_VOP_SDWA__DST_SEL_MASK 0x00000700L
2890#define SQ_VOP_SDWA__DST_UNUSED_MASK 0x00001800L
2891#define SQ_VOP_SDWA__CLAMP_MASK 0x00002000L
2892#define SQ_VOP_SDWA__OMOD_MASK 0x0000C000L
2893#define SQ_VOP_SDWA__SRC0_SEL_MASK 0x00070000L
2894#define SQ_VOP_SDWA__SRC0_SEXT_MASK 0x00080000L
2895#define SQ_VOP_SDWA__SRC0_NEG_MASK 0x00100000L
2896#define SQ_VOP_SDWA__SRC0_ABS_MASK 0x00200000L
2897#define SQ_VOP_SDWA__S0_MASK 0x00800000L
2898#define SQ_VOP_SDWA__SRC1_SEL_MASK 0x07000000L
2899#define SQ_VOP_SDWA__SRC1_SEXT_MASK 0x08000000L
2900#define SQ_VOP_SDWA__SRC1_NEG_MASK 0x10000000L
2901#define SQ_VOP_SDWA__SRC1_ABS_MASK 0x20000000L
2902#define SQ_VOP_SDWA__S1_MASK 0x80000000L
2903//SQ_VOP_SDWA_SDST_ENC
2904#define SQ_VOP_SDWA_SDST_ENC__SRC0__SHIFT 0x0
2905#define SQ_VOP_SDWA_SDST_ENC__SDST__SHIFT 0x8
2906#define SQ_VOP_SDWA_SDST_ENC__SD__SHIFT 0xf
2907#define SQ_VOP_SDWA_SDST_ENC__SRC0_SEL__SHIFT 0x10
2908#define SQ_VOP_SDWA_SDST_ENC__SRC0_SEXT__SHIFT 0x13
2909#define SQ_VOP_SDWA_SDST_ENC__SRC0_NEG__SHIFT 0x14
2910#define SQ_VOP_SDWA_SDST_ENC__SRC0_ABS__SHIFT 0x15
2911#define SQ_VOP_SDWA_SDST_ENC__S0__SHIFT 0x17
2912#define SQ_VOP_SDWA_SDST_ENC__SRC1_SEL__SHIFT 0x18
2913#define SQ_VOP_SDWA_SDST_ENC__SRC1_SEXT__SHIFT 0x1b
2914#define SQ_VOP_SDWA_SDST_ENC__SRC1_NEG__SHIFT 0x1c
2915#define SQ_VOP_SDWA_SDST_ENC__SRC1_ABS__SHIFT 0x1d
2916#define SQ_VOP_SDWA_SDST_ENC__S1__SHIFT 0x1f
2917#define SQ_VOP_SDWA_SDST_ENC__SRC0_MASK 0x000000FFL
2918#define SQ_VOP_SDWA_SDST_ENC__SDST_MASK 0x00007F00L
2919#define SQ_VOP_SDWA_SDST_ENC__SD_MASK 0x00008000L
2920#define SQ_VOP_SDWA_SDST_ENC__SRC0_SEL_MASK 0x00070000L
2921#define SQ_VOP_SDWA_SDST_ENC__SRC0_SEXT_MASK 0x00080000L
2922#define SQ_VOP_SDWA_SDST_ENC__SRC0_NEG_MASK 0x00100000L
2923#define SQ_VOP_SDWA_SDST_ENC__SRC0_ABS_MASK 0x00200000L
2924#define SQ_VOP_SDWA_SDST_ENC__S0_MASK 0x00800000L
2925#define SQ_VOP_SDWA_SDST_ENC__SRC1_SEL_MASK 0x07000000L
2926#define SQ_VOP_SDWA_SDST_ENC__SRC1_SEXT_MASK 0x08000000L
2927#define SQ_VOP_SDWA_SDST_ENC__SRC1_NEG_MASK 0x10000000L
2928#define SQ_VOP_SDWA_SDST_ENC__SRC1_ABS_MASK 0x20000000L
2929#define SQ_VOP_SDWA_SDST_ENC__S1_MASK 0x80000000L
2930//SQ_LB_CTR_CTRL
2931#define SQ_LB_CTR_CTRL__START__SHIFT 0x0
2932#define SQ_LB_CTR_CTRL__LOAD__SHIFT 0x1
2933#define SQ_LB_CTR_CTRL__CLEAR__SHIFT 0x2
2934#define SQ_LB_CTR_CTRL__START_MASK 0x00000001L
2935#define SQ_LB_CTR_CTRL__LOAD_MASK 0x00000002L
2936#define SQ_LB_CTR_CTRL__CLEAR_MASK 0x00000004L
2937//SQ_LB_DATA0
2938#define SQ_LB_DATA0__DATA__SHIFT 0x0
2939#define SQ_LB_DATA0__DATA_MASK 0xFFFFFFFFL
2940//SQ_LB_DATA1
2941#define SQ_LB_DATA1__DATA__SHIFT 0x0
2942#define SQ_LB_DATA1__DATA_MASK 0xFFFFFFFFL
2943//SQ_LB_DATA2
2944#define SQ_LB_DATA2__DATA__SHIFT 0x0
2945#define SQ_LB_DATA2__DATA_MASK 0xFFFFFFFFL
2946//SQ_LB_DATA3
2947#define SQ_LB_DATA3__DATA__SHIFT 0x0
2948#define SQ_LB_DATA3__DATA_MASK 0xFFFFFFFFL
2949//SQ_LB_CTR_SEL
2950#define SQ_LB_CTR_SEL__SEL0__SHIFT 0x0
2951#define SQ_LB_CTR_SEL__SEL1__SHIFT 0x4
2952#define SQ_LB_CTR_SEL__SEL2__SHIFT 0x8
2953#define SQ_LB_CTR_SEL__SEL3__SHIFT 0xc
2954#define SQ_LB_CTR_SEL__SEL0_MASK 0x0000000FL
2955#define SQ_LB_CTR_SEL__SEL1_MASK 0x000000F0L
2956#define SQ_LB_CTR_SEL__SEL2_MASK 0x00000F00L
2957#define SQ_LB_CTR_SEL__SEL3_MASK 0x0000F000L
2958//SQ_LB_CTR0_CU
2959#define SQ_LB_CTR0_CU__SH0_MASK__SHIFT 0x0
2960#define SQ_LB_CTR0_CU__SH1_MASK__SHIFT 0x10
2961#define SQ_LB_CTR0_CU__SH0_MASK_MASK 0x0000FFFFL
2962#define SQ_LB_CTR0_CU__SH1_MASK_MASK 0xFFFF0000L
2963//SQ_LB_CTR1_CU
2964#define SQ_LB_CTR1_CU__SH0_MASK__SHIFT 0x0
2965#define SQ_LB_CTR1_CU__SH1_MASK__SHIFT 0x10
2966#define SQ_LB_CTR1_CU__SH0_MASK_MASK 0x0000FFFFL
2967#define SQ_LB_CTR1_CU__SH1_MASK_MASK 0xFFFF0000L
2968//SQ_LB_CTR2_CU
2969#define SQ_LB_CTR2_CU__SH0_MASK__SHIFT 0x0
2970#define SQ_LB_CTR2_CU__SH1_MASK__SHIFT 0x10
2971#define SQ_LB_CTR2_CU__SH0_MASK_MASK 0x0000FFFFL
2972#define SQ_LB_CTR2_CU__SH1_MASK_MASK 0xFFFF0000L
2973//SQ_LB_CTR3_CU
2974#define SQ_LB_CTR3_CU__SH0_MASK__SHIFT 0x0
2975#define SQ_LB_CTR3_CU__SH1_MASK__SHIFT 0x10
2976#define SQ_LB_CTR3_CU__SH0_MASK_MASK 0x0000FFFFL
2977#define SQ_LB_CTR3_CU__SH1_MASK_MASK 0xFFFF0000L
2978//SQ_THREAD_TRACE_WORD_CMN
2979#define SQ_THREAD_TRACE_WORD_CMN__TOKEN_TYPE__SHIFT 0x0
2980#define SQ_THREAD_TRACE_WORD_CMN__TIME_DELTA__SHIFT 0x4
2981#define SQ_THREAD_TRACE_WORD_CMN__TOKEN_TYPE_MASK 0x000FL
2982#define SQ_THREAD_TRACE_WORD_CMN__TIME_DELTA_MASK 0x0010L
2983//SQ_THREAD_TRACE_WORD_EVENT
2984#define SQ_THREAD_TRACE_WORD_EVENT__TOKEN_TYPE__SHIFT 0x0
2985#define SQ_THREAD_TRACE_WORD_EVENT__TIME_DELTA__SHIFT 0x4
2986#define SQ_THREAD_TRACE_WORD_EVENT__SH_ID__SHIFT 0x5
2987#define SQ_THREAD_TRACE_WORD_EVENT__STAGE__SHIFT 0x6
2988#define SQ_THREAD_TRACE_WORD_EVENT__EVENT_TYPE__SHIFT 0xa
2989#define SQ_THREAD_TRACE_WORD_EVENT__TOKEN_TYPE_MASK 0x000FL
2990#define SQ_THREAD_TRACE_WORD_EVENT__TIME_DELTA_MASK 0x0010L
2991#define SQ_THREAD_TRACE_WORD_EVENT__SH_ID_MASK 0x0020L
2992#define SQ_THREAD_TRACE_WORD_EVENT__STAGE_MASK 0x01C0L
2993#define SQ_THREAD_TRACE_WORD_EVENT__EVENT_TYPE_MASK 0xFC00L
2994//SQ_THREAD_TRACE_WORD_INST
2995#define SQ_THREAD_TRACE_WORD_INST__TOKEN_TYPE__SHIFT 0x0
2996#define SQ_THREAD_TRACE_WORD_INST__TIME_DELTA__SHIFT 0x4
2997#define SQ_THREAD_TRACE_WORD_INST__WAVE_ID__SHIFT 0x5
2998#define SQ_THREAD_TRACE_WORD_INST__SIMD_ID__SHIFT 0x9
2999#define SQ_THREAD_TRACE_WORD_INST__INST_TYPE__SHIFT 0xb
3000#define SQ_THREAD_TRACE_WORD_INST__TOKEN_TYPE_MASK 0x000FL
3001#define SQ_THREAD_TRACE_WORD_INST__TIME_DELTA_MASK 0x0010L
3002#define SQ_THREAD_TRACE_WORD_INST__WAVE_ID_MASK 0x01E0L
3003#define SQ_THREAD_TRACE_WORD_INST__SIMD_ID_MASK 0x0600L
3004#define SQ_THREAD_TRACE_WORD_INST__INST_TYPE_MASK 0xF800L
3005//SQ_THREAD_TRACE_WORD_INST_PC_1_OF_2
3006#define SQ_THREAD_TRACE_WORD_INST_PC_1_OF_2__TOKEN_TYPE__SHIFT 0x0
3007#define SQ_THREAD_TRACE_WORD_INST_PC_1_OF_2__TIME_DELTA__SHIFT 0x4
3008#define SQ_THREAD_TRACE_WORD_INST_PC_1_OF_2__WAVE_ID__SHIFT 0x5
3009#define SQ_THREAD_TRACE_WORD_INST_PC_1_OF_2__SIMD_ID__SHIFT 0x9
3010#define SQ_THREAD_TRACE_WORD_INST_PC_1_OF_2__TRAP_ERROR__SHIFT 0xf
3011#define SQ_THREAD_TRACE_WORD_INST_PC_1_OF_2__PC_LO__SHIFT 0x10
3012#define SQ_THREAD_TRACE_WORD_INST_PC_1_OF_2__TOKEN_TYPE_MASK 0x0000000FL
3013#define SQ_THREAD_TRACE_WORD_INST_PC_1_OF_2__TIME_DELTA_MASK 0x00000010L
3014#define SQ_THREAD_TRACE_WORD_INST_PC_1_OF_2__WAVE_ID_MASK 0x000001E0L
3015#define SQ_THREAD_TRACE_WORD_INST_PC_1_OF_2__SIMD_ID_MASK 0x00000600L
3016#define SQ_THREAD_TRACE_WORD_INST_PC_1_OF_2__TRAP_ERROR_MASK 0x00008000L
3017#define SQ_THREAD_TRACE_WORD_INST_PC_1_OF_2__PC_LO_MASK 0xFFFF0000L
3018//SQ_THREAD_TRACE_WORD_INST_USERDATA_1_OF_2
3019#define SQ_THREAD_TRACE_WORD_INST_USERDATA_1_OF_2__TOKEN_TYPE__SHIFT 0x0
3020#define SQ_THREAD_TRACE_WORD_INST_USERDATA_1_OF_2__TIME_DELTA__SHIFT 0x4
3021#define SQ_THREAD_TRACE_WORD_INST_USERDATA_1_OF_2__SH_ID__SHIFT 0x5
3022#define SQ_THREAD_TRACE_WORD_INST_USERDATA_1_OF_2__CU_ID__SHIFT 0x6
3023#define SQ_THREAD_TRACE_WORD_INST_USERDATA_1_OF_2__WAVE_ID__SHIFT 0xa
3024#define SQ_THREAD_TRACE_WORD_INST_USERDATA_1_OF_2__SIMD_ID__SHIFT 0xe
3025#define SQ_THREAD_TRACE_WORD_INST_USERDATA_1_OF_2__DATA_LO__SHIFT 0x10
3026#define SQ_THREAD_TRACE_WORD_INST_USERDATA_1_OF_2__TOKEN_TYPE_MASK 0x0000000FL
3027#define SQ_THREAD_TRACE_WORD_INST_USERDATA_1_OF_2__TIME_DELTA_MASK 0x00000010L
3028#define SQ_THREAD_TRACE_WORD_INST_USERDATA_1_OF_2__SH_ID_MASK 0x00000020L
3029#define SQ_THREAD_TRACE_WORD_INST_USERDATA_1_OF_2__CU_ID_MASK 0x000003C0L
3030#define SQ_THREAD_TRACE_WORD_INST_USERDATA_1_OF_2__WAVE_ID_MASK 0x00003C00L
3031#define SQ_THREAD_TRACE_WORD_INST_USERDATA_1_OF_2__SIMD_ID_MASK 0x0000C000L
3032#define SQ_THREAD_TRACE_WORD_INST_USERDATA_1_OF_2__DATA_LO_MASK 0xFFFF0000L
3033//SQ_THREAD_TRACE_WORD_ISSUE
3034#define SQ_THREAD_TRACE_WORD_ISSUE__TOKEN_TYPE__SHIFT 0x0
3035#define SQ_THREAD_TRACE_WORD_ISSUE__TIME_DELTA__SHIFT 0x4
3036#define SQ_THREAD_TRACE_WORD_ISSUE__SIMD_ID__SHIFT 0x5
3037#define SQ_THREAD_TRACE_WORD_ISSUE__INST0__SHIFT 0x8
3038#define SQ_THREAD_TRACE_WORD_ISSUE__INST1__SHIFT 0xa
3039#define SQ_THREAD_TRACE_WORD_ISSUE__INST2__SHIFT 0xc
3040#define SQ_THREAD_TRACE_WORD_ISSUE__INST3__SHIFT 0xe
3041#define SQ_THREAD_TRACE_WORD_ISSUE__INST4__SHIFT 0x10
3042#define SQ_THREAD_TRACE_WORD_ISSUE__INST5__SHIFT 0x12
3043#define SQ_THREAD_TRACE_WORD_ISSUE__INST6__SHIFT 0x14
3044#define SQ_THREAD_TRACE_WORD_ISSUE__INST7__SHIFT 0x16
3045#define SQ_THREAD_TRACE_WORD_ISSUE__INST8__SHIFT 0x18
3046#define SQ_THREAD_TRACE_WORD_ISSUE__INST9__SHIFT 0x1a
3047#define SQ_THREAD_TRACE_WORD_ISSUE__TOKEN_TYPE_MASK 0x0000000FL
3048#define SQ_THREAD_TRACE_WORD_ISSUE__TIME_DELTA_MASK 0x00000010L
3049#define SQ_THREAD_TRACE_WORD_ISSUE__SIMD_ID_MASK 0x00000060L
3050#define SQ_THREAD_TRACE_WORD_ISSUE__INST0_MASK 0x00000300L
3051#define SQ_THREAD_TRACE_WORD_ISSUE__INST1_MASK 0x00000C00L
3052#define SQ_THREAD_TRACE_WORD_ISSUE__INST2_MASK 0x00003000L
3053#define SQ_THREAD_TRACE_WORD_ISSUE__INST3_MASK 0x0000C000L
3054#define SQ_THREAD_TRACE_WORD_ISSUE__INST4_MASK 0x00030000L
3055#define SQ_THREAD_TRACE_WORD_ISSUE__INST5_MASK 0x000C0000L
3056#define SQ_THREAD_TRACE_WORD_ISSUE__INST6_MASK 0x00300000L
3057#define SQ_THREAD_TRACE_WORD_ISSUE__INST7_MASK 0x00C00000L
3058#define SQ_THREAD_TRACE_WORD_ISSUE__INST8_MASK 0x03000000L
3059#define SQ_THREAD_TRACE_WORD_ISSUE__INST9_MASK 0x0C000000L
3060//SQ_THREAD_TRACE_WORD_MISC
3061#define SQ_THREAD_TRACE_WORD_MISC__TOKEN_TYPE__SHIFT 0x0
3062#define SQ_THREAD_TRACE_WORD_MISC__TIME_DELTA__SHIFT 0x4
3063#define SQ_THREAD_TRACE_WORD_MISC__SH_ID__SHIFT 0xc
3064#define SQ_THREAD_TRACE_WORD_MISC__MISC_TOKEN_TYPE__SHIFT 0xd
3065#define SQ_THREAD_TRACE_WORD_MISC__TOKEN_TYPE_MASK 0x000FL
3066#define SQ_THREAD_TRACE_WORD_MISC__TIME_DELTA_MASK 0x0FF0L
3067#define SQ_THREAD_TRACE_WORD_MISC__SH_ID_MASK 0x1000L
3068#define SQ_THREAD_TRACE_WORD_MISC__MISC_TOKEN_TYPE_MASK 0xE000L
3069//SQ_THREAD_TRACE_WORD_PERF_1_OF_2
3070#define SQ_THREAD_TRACE_WORD_PERF_1_OF_2__TOKEN_TYPE__SHIFT 0x0
3071#define SQ_THREAD_TRACE_WORD_PERF_1_OF_2__TIME_DELTA__SHIFT 0x4
3072#define SQ_THREAD_TRACE_WORD_PERF_1_OF_2__SH_ID__SHIFT 0x5
3073#define SQ_THREAD_TRACE_WORD_PERF_1_OF_2__CU_ID__SHIFT 0x6
3074#define SQ_THREAD_TRACE_WORD_PERF_1_OF_2__CNTR_BANK__SHIFT 0xa
3075#define SQ_THREAD_TRACE_WORD_PERF_1_OF_2__CNTR0__SHIFT 0xc
3076#define SQ_THREAD_TRACE_WORD_PERF_1_OF_2__CNTR1_LO__SHIFT 0x19
3077#define SQ_THREAD_TRACE_WORD_PERF_1_OF_2__TOKEN_TYPE_MASK 0x0000000FL
3078#define SQ_THREAD_TRACE_WORD_PERF_1_OF_2__TIME_DELTA_MASK 0x00000010L
3079#define SQ_THREAD_TRACE_WORD_PERF_1_OF_2__SH_ID_MASK 0x00000020L
3080#define SQ_THREAD_TRACE_WORD_PERF_1_OF_2__CU_ID_MASK 0x000003C0L
3081#define SQ_THREAD_TRACE_WORD_PERF_1_OF_2__CNTR_BANK_MASK 0x00000C00L
3082#define SQ_THREAD_TRACE_WORD_PERF_1_OF_2__CNTR0_MASK 0x01FFF000L
3083#define SQ_THREAD_TRACE_WORD_PERF_1_OF_2__CNTR1_LO_MASK 0xFE000000L
3084//SQ_THREAD_TRACE_WORD_REG_1_OF_2
3085#define SQ_THREAD_TRACE_WORD_REG_1_OF_2__TOKEN_TYPE__SHIFT 0x0
3086#define SQ_THREAD_TRACE_WORD_REG_1_OF_2__TIME_DELTA__SHIFT 0x4
3087#define SQ_THREAD_TRACE_WORD_REG_1_OF_2__PIPE_ID__SHIFT 0x5
3088#define SQ_THREAD_TRACE_WORD_REG_1_OF_2__ME_ID__SHIFT 0x7
3089#define SQ_THREAD_TRACE_WORD_REG_1_OF_2__REG_DROPPED_PREV__SHIFT 0x9
3090#define SQ_THREAD_TRACE_WORD_REG_1_OF_2__REG_TYPE__SHIFT 0xa
3091#define SQ_THREAD_TRACE_WORD_REG_1_OF_2__REG_PRIV__SHIFT 0xe
3092#define SQ_THREAD_TRACE_WORD_REG_1_OF_2__REG_OP__SHIFT 0xf
3093#define SQ_THREAD_TRACE_WORD_REG_1_OF_2__REG_ADDR__SHIFT 0x10
3094#define SQ_THREAD_TRACE_WORD_REG_1_OF_2__TOKEN_TYPE_MASK 0x0000000FL
3095#define SQ_THREAD_TRACE_WORD_REG_1_OF_2__TIME_DELTA_MASK 0x00000010L
3096#define SQ_THREAD_TRACE_WORD_REG_1_OF_2__PIPE_ID_MASK 0x00000060L
3097#define SQ_THREAD_TRACE_WORD_REG_1_OF_2__ME_ID_MASK 0x00000180L
3098#define SQ_THREAD_TRACE_WORD_REG_1_OF_2__REG_DROPPED_PREV_MASK 0x00000200L
3099#define SQ_THREAD_TRACE_WORD_REG_1_OF_2__REG_TYPE_MASK 0x00001C00L
3100#define SQ_THREAD_TRACE_WORD_REG_1_OF_2__REG_PRIV_MASK 0x00004000L
3101#define SQ_THREAD_TRACE_WORD_REG_1_OF_2__REG_OP_MASK 0x00008000L
3102#define SQ_THREAD_TRACE_WORD_REG_1_OF_2__REG_ADDR_MASK 0xFFFF0000L
3103//SQ_THREAD_TRACE_WORD_REG_2_OF_2
3104#define SQ_THREAD_TRACE_WORD_REG_2_OF_2__DATA__SHIFT 0x0
3105#define SQ_THREAD_TRACE_WORD_REG_2_OF_2__DATA_MASK 0xFFFFFFFFL
3106//SQ_THREAD_TRACE_WORD_REG_CS_1_OF_2
3107#define SQ_THREAD_TRACE_WORD_REG_CS_1_OF_2__TOKEN_TYPE__SHIFT 0x0
3108#define SQ_THREAD_TRACE_WORD_REG_CS_1_OF_2__TIME_DELTA__SHIFT 0x4
3109#define SQ_THREAD_TRACE_WORD_REG_CS_1_OF_2__PIPE_ID__SHIFT 0x5
3110#define SQ_THREAD_TRACE_WORD_REG_CS_1_OF_2__ME_ID__SHIFT 0x7
3111#define SQ_THREAD_TRACE_WORD_REG_CS_1_OF_2__REG_ADDR__SHIFT 0x9
3112#define SQ_THREAD_TRACE_WORD_REG_CS_1_OF_2__DATA_LO__SHIFT 0x10
3113#define SQ_THREAD_TRACE_WORD_REG_CS_1_OF_2__TOKEN_TYPE_MASK 0x0000000FL
3114#define SQ_THREAD_TRACE_WORD_REG_CS_1_OF_2__TIME_DELTA_MASK 0x00000010L
3115#define SQ_THREAD_TRACE_WORD_REG_CS_1_OF_2__PIPE_ID_MASK 0x00000060L
3116#define SQ_THREAD_TRACE_WORD_REG_CS_1_OF_2__ME_ID_MASK 0x00000180L
3117#define SQ_THREAD_TRACE_WORD_REG_CS_1_OF_2__REG_ADDR_MASK 0x0000FE00L
3118#define SQ_THREAD_TRACE_WORD_REG_CS_1_OF_2__DATA_LO_MASK 0xFFFF0000L
3119//SQ_THREAD_TRACE_WORD_REG_CS_2_OF_2
3120#define SQ_THREAD_TRACE_WORD_REG_CS_2_OF_2__DATA_HI__SHIFT 0x0
3121#define SQ_THREAD_TRACE_WORD_REG_CS_2_OF_2__DATA_HI_MASK 0x0000FFFFL
3122//SQ_THREAD_TRACE_WORD_TIMESTAMP_1_OF_2
3123#define SQ_THREAD_TRACE_WORD_TIMESTAMP_1_OF_2__TOKEN_TYPE__SHIFT 0x0
3124#define SQ_THREAD_TRACE_WORD_TIMESTAMP_1_OF_2__TIME_LO__SHIFT 0x10
3125#define SQ_THREAD_TRACE_WORD_TIMESTAMP_1_OF_2__TOKEN_TYPE_MASK 0x0000000FL
3126#define SQ_THREAD_TRACE_WORD_TIMESTAMP_1_OF_2__TIME_LO_MASK 0xFFFF0000L
3127//SQ_THREAD_TRACE_WORD_WAVE
3128#define SQ_THREAD_TRACE_WORD_WAVE__TOKEN_TYPE__SHIFT 0x0
3129#define SQ_THREAD_TRACE_WORD_WAVE__TIME_DELTA__SHIFT 0x4
3130#define SQ_THREAD_TRACE_WORD_WAVE__SH_ID__SHIFT 0x5
3131#define SQ_THREAD_TRACE_WORD_WAVE__CU_ID__SHIFT 0x6
3132#define SQ_THREAD_TRACE_WORD_WAVE__WAVE_ID__SHIFT 0xa
3133#define SQ_THREAD_TRACE_WORD_WAVE__SIMD_ID__SHIFT 0xe
3134#define SQ_THREAD_TRACE_WORD_WAVE__TOKEN_TYPE_MASK 0x000FL
3135#define SQ_THREAD_TRACE_WORD_WAVE__TIME_DELTA_MASK 0x0010L
3136#define SQ_THREAD_TRACE_WORD_WAVE__SH_ID_MASK 0x0020L
3137#define SQ_THREAD_TRACE_WORD_WAVE__CU_ID_MASK 0x03C0L
3138#define SQ_THREAD_TRACE_WORD_WAVE__WAVE_ID_MASK 0x3C00L
3139#define SQ_THREAD_TRACE_WORD_WAVE__SIMD_ID_MASK 0xC000L
3140//SQ_THREAD_TRACE_WORD_WAVE_START
3141#define SQ_THREAD_TRACE_WORD_WAVE_START__TOKEN_TYPE__SHIFT 0x0
3142#define SQ_THREAD_TRACE_WORD_WAVE_START__TIME_DELTA__SHIFT 0x4
3143#define SQ_THREAD_TRACE_WORD_WAVE_START__SH_ID__SHIFT 0x5
3144#define SQ_THREAD_TRACE_WORD_WAVE_START__CU_ID__SHIFT 0x6
3145#define SQ_THREAD_TRACE_WORD_WAVE_START__WAVE_ID__SHIFT 0xa
3146#define SQ_THREAD_TRACE_WORD_WAVE_START__SIMD_ID__SHIFT 0xe
3147#define SQ_THREAD_TRACE_WORD_WAVE_START__DISPATCHER__SHIFT 0x10
3148#define SQ_THREAD_TRACE_WORD_WAVE_START__VS_NO_ALLOC_OR_GROUPED__SHIFT 0x15
3149#define SQ_THREAD_TRACE_WORD_WAVE_START__COUNT__SHIFT 0x16
3150#define SQ_THREAD_TRACE_WORD_WAVE_START__TG_ID__SHIFT 0x1d
3151#define SQ_THREAD_TRACE_WORD_WAVE_START__TOKEN_TYPE_MASK 0x0000000FL
3152#define SQ_THREAD_TRACE_WORD_WAVE_START__TIME_DELTA_MASK 0x00000010L
3153#define SQ_THREAD_TRACE_WORD_WAVE_START__SH_ID_MASK 0x00000020L
3154#define SQ_THREAD_TRACE_WORD_WAVE_START__CU_ID_MASK 0x000003C0L
3155#define SQ_THREAD_TRACE_WORD_WAVE_START__WAVE_ID_MASK 0x00003C00L
3156#define SQ_THREAD_TRACE_WORD_WAVE_START__SIMD_ID_MASK 0x0000C000L
3157#define SQ_THREAD_TRACE_WORD_WAVE_START__DISPATCHER_MASK 0x001F0000L
3158#define SQ_THREAD_TRACE_WORD_WAVE_START__VS_NO_ALLOC_OR_GROUPED_MASK 0x00200000L
3159#define SQ_THREAD_TRACE_WORD_WAVE_START__COUNT_MASK 0x1FC00000L
3160#define SQ_THREAD_TRACE_WORD_WAVE_START__TG_ID_MASK 0xE0000000L
3161//SQ_THREAD_TRACE_WORD_INST_PC_2_OF_2
3162#define SQ_THREAD_TRACE_WORD_INST_PC_2_OF_2__PC_HI__SHIFT 0x0
3163#define SQ_THREAD_TRACE_WORD_INST_PC_2_OF_2__PC_HI_MASK 0x00FFFFFFL
3164//SQ_THREAD_TRACE_WORD_INST_USERDATA_2_OF_2
3165#define SQ_THREAD_TRACE_WORD_INST_USERDATA_2_OF_2__DATA_HI__SHIFT 0x0
3166#define SQ_THREAD_TRACE_WORD_INST_USERDATA_2_OF_2__DATA_HI_MASK 0xFFFFL
3167//SQ_THREAD_TRACE_WORD_PERF_2_OF_2
3168#define SQ_THREAD_TRACE_WORD_PERF_2_OF_2__CNTR1_HI__SHIFT 0x0
3169#define SQ_THREAD_TRACE_WORD_PERF_2_OF_2__CNTR2__SHIFT 0x6
3170#define SQ_THREAD_TRACE_WORD_PERF_2_OF_2__CNTR3__SHIFT 0x13
3171#define SQ_THREAD_TRACE_WORD_PERF_2_OF_2__CNTR1_HI_MASK 0x0000003FL
3172#define SQ_THREAD_TRACE_WORD_PERF_2_OF_2__CNTR2_MASK 0x0007FFC0L
3173#define SQ_THREAD_TRACE_WORD_PERF_2_OF_2__CNTR3_MASK 0xFFF80000L
3174//SQ_THREAD_TRACE_WORD_TIMESTAMP_2_OF_2
3175#define SQ_THREAD_TRACE_WORD_TIMESTAMP_2_OF_2__TIME_HI__SHIFT 0x0
3176#define SQ_THREAD_TRACE_WORD_TIMESTAMP_2_OF_2__TIME_HI_MASK 0xFFFFFFFFL
3177//SQ_WREXEC_EXEC_HI
3178#define SQ_WREXEC_EXEC_HI__ADDR_HI__SHIFT 0x0
3179#define SQ_WREXEC_EXEC_HI__FIRST_WAVE__SHIFT 0x1a
3180#define SQ_WREXEC_EXEC_HI__ATC__SHIFT 0x1b
3181#define SQ_WREXEC_EXEC_HI__MTYPE__SHIFT 0x1c
3182#define SQ_WREXEC_EXEC_HI__MSB__SHIFT 0x1f
3183#define SQ_WREXEC_EXEC_HI__ADDR_HI_MASK 0x0000FFFFL
3184#define SQ_WREXEC_EXEC_HI__FIRST_WAVE_MASK 0x04000000L
3185#define SQ_WREXEC_EXEC_HI__ATC_MASK 0x08000000L
3186#define SQ_WREXEC_EXEC_HI__MTYPE_MASK 0x70000000L
3187#define SQ_WREXEC_EXEC_HI__MSB_MASK 0x80000000L
3188//SQ_WREXEC_EXEC_LO
3189#define SQ_WREXEC_EXEC_LO__ADDR_LO__SHIFT 0x0
3190#define SQ_WREXEC_EXEC_LO__ADDR_LO_MASK 0xFFFFFFFFL
3191//SQ_BUF_RSRC_WORD0
3192#define SQ_BUF_RSRC_WORD0__BASE_ADDRESS__SHIFT 0x0
3193#define SQ_BUF_RSRC_WORD0__BASE_ADDRESS_MASK 0xFFFFFFFFL
3194//SQ_BUF_RSRC_WORD1
3195#define SQ_BUF_RSRC_WORD1__BASE_ADDRESS_HI__SHIFT 0x0
3196#define SQ_BUF_RSRC_WORD1__STRIDE__SHIFT 0x10
3197#define SQ_BUF_RSRC_WORD1__CACHE_SWIZZLE__SHIFT 0x1e
3198#define SQ_BUF_RSRC_WORD1__SWIZZLE_ENABLE__SHIFT 0x1f
3199#define SQ_BUF_RSRC_WORD1__BASE_ADDRESS_HI_MASK 0x0000FFFFL
3200#define SQ_BUF_RSRC_WORD1__STRIDE_MASK 0x3FFF0000L
3201#define SQ_BUF_RSRC_WORD1__CACHE_SWIZZLE_MASK 0x40000000L
3202#define SQ_BUF_RSRC_WORD1__SWIZZLE_ENABLE_MASK 0x80000000L
3203//SQ_BUF_RSRC_WORD2
3204#define SQ_BUF_RSRC_WORD2__NUM_RECORDS__SHIFT 0x0
3205#define SQ_BUF_RSRC_WORD2__NUM_RECORDS_MASK 0xFFFFFFFFL
3206//SQ_BUF_RSRC_WORD3
3207#define SQ_BUF_RSRC_WORD3__DST_SEL_X__SHIFT 0x0
3208#define SQ_BUF_RSRC_WORD3__DST_SEL_Y__SHIFT 0x3
3209#define SQ_BUF_RSRC_WORD3__DST_SEL_Z__SHIFT 0x6
3210#define SQ_BUF_RSRC_WORD3__DST_SEL_W__SHIFT 0x9
3211#define SQ_BUF_RSRC_WORD3__NUM_FORMAT__SHIFT 0xc
3212#define SQ_BUF_RSRC_WORD3__DATA_FORMAT__SHIFT 0xf
3213#define SQ_BUF_RSRC_WORD3__USER_VM_ENABLE__SHIFT 0x13
3214#define SQ_BUF_RSRC_WORD3__USER_VM_MODE__SHIFT 0x14
3215#define SQ_BUF_RSRC_WORD3__INDEX_STRIDE__SHIFT 0x15
3216#define SQ_BUF_RSRC_WORD3__ADD_TID_ENABLE__SHIFT 0x17
3217#define SQ_BUF_RSRC_WORD3__NV__SHIFT 0x1b
3218#define SQ_BUF_RSRC_WORD3__TYPE__SHIFT 0x1e
3219#define SQ_BUF_RSRC_WORD3__DST_SEL_X_MASK 0x00000007L
3220#define SQ_BUF_RSRC_WORD3__DST_SEL_Y_MASK 0x00000038L
3221#define SQ_BUF_RSRC_WORD3__DST_SEL_Z_MASK 0x000001C0L
3222#define SQ_BUF_RSRC_WORD3__DST_SEL_W_MASK 0x00000E00L
3223#define SQ_BUF_RSRC_WORD3__NUM_FORMAT_MASK 0x00007000L
3224#define SQ_BUF_RSRC_WORD3__DATA_FORMAT_MASK 0x00078000L
3225#define SQ_BUF_RSRC_WORD3__USER_VM_ENABLE_MASK 0x00080000L
3226#define SQ_BUF_RSRC_WORD3__USER_VM_MODE_MASK 0x00100000L
3227#define SQ_BUF_RSRC_WORD3__INDEX_STRIDE_MASK 0x00600000L
3228#define SQ_BUF_RSRC_WORD3__ADD_TID_ENABLE_MASK 0x00800000L
3229#define SQ_BUF_RSRC_WORD3__NV_MASK 0x08000000L
3230#define SQ_BUF_RSRC_WORD3__TYPE_MASK 0xC0000000L
3231//SQ_IMG_RSRC_WORD0
3232#define SQ_IMG_RSRC_WORD0__BASE_ADDRESS__SHIFT 0x0
3233#define SQ_IMG_RSRC_WORD0__BASE_ADDRESS_MASK 0xFFFFFFFFL
3234//SQ_IMG_RSRC_WORD1
3235#define SQ_IMG_RSRC_WORD1__BASE_ADDRESS_HI__SHIFT 0x0
3236#define SQ_IMG_RSRC_WORD1__MIN_LOD__SHIFT 0x8
3237#define SQ_IMG_RSRC_WORD1__DATA_FORMAT__SHIFT 0x14
3238#define SQ_IMG_RSRC_WORD1__NUM_FORMAT__SHIFT 0x1a
3239#define SQ_IMG_RSRC_WORD1__NV__SHIFT 0x1e
3240#define SQ_IMG_RSRC_WORD1__META_DIRECT__SHIFT 0x1f
3241#define SQ_IMG_RSRC_WORD1__BASE_ADDRESS_HI_MASK 0x000000FFL
3242#define SQ_IMG_RSRC_WORD1__MIN_LOD_MASK 0x000FFF00L
3243#define SQ_IMG_RSRC_WORD1__DATA_FORMAT_MASK 0x03F00000L
3244#define SQ_IMG_RSRC_WORD1__NUM_FORMAT_MASK 0x3C000000L
3245#define SQ_IMG_RSRC_WORD1__NV_MASK 0x40000000L
3246#define SQ_IMG_RSRC_WORD1__META_DIRECT_MASK 0x80000000L
3247//SQ_IMG_RSRC_WORD2
3248#define SQ_IMG_RSRC_WORD2__WIDTH__SHIFT 0x0
3249#define SQ_IMG_RSRC_WORD2__HEIGHT__SHIFT 0xe
3250#define SQ_IMG_RSRC_WORD2__PERF_MOD__SHIFT 0x1c
3251#define SQ_IMG_RSRC_WORD2__WIDTH_MASK 0x00003FFFL
3252#define SQ_IMG_RSRC_WORD2__HEIGHT_MASK 0x0FFFC000L
3253#define SQ_IMG_RSRC_WORD2__PERF_MOD_MASK 0x70000000L
3254//SQ_IMG_RSRC_WORD3
3255#define SQ_IMG_RSRC_WORD3__DST_SEL_X__SHIFT 0x0
3256#define SQ_IMG_RSRC_WORD3__DST_SEL_Y__SHIFT 0x3
3257#define SQ_IMG_RSRC_WORD3__DST_SEL_Z__SHIFT 0x6
3258#define SQ_IMG_RSRC_WORD3__DST_SEL_W__SHIFT 0x9
3259#define SQ_IMG_RSRC_WORD3__BASE_LEVEL__SHIFT 0xc
3260#define SQ_IMG_RSRC_WORD3__LAST_LEVEL__SHIFT 0x10
3261#define SQ_IMG_RSRC_WORD3__SW_MODE__SHIFT 0x14
3262#define SQ_IMG_RSRC_WORD3__TYPE__SHIFT 0x1c
3263#define SQ_IMG_RSRC_WORD3__DST_SEL_X_MASK 0x00000007L
3264#define SQ_IMG_RSRC_WORD3__DST_SEL_Y_MASK 0x00000038L
3265#define SQ_IMG_RSRC_WORD3__DST_SEL_Z_MASK 0x000001C0L
3266#define SQ_IMG_RSRC_WORD3__DST_SEL_W_MASK 0x00000E00L
3267#define SQ_IMG_RSRC_WORD3__BASE_LEVEL_MASK 0x0000F000L
3268#define SQ_IMG_RSRC_WORD3__LAST_LEVEL_MASK 0x000F0000L
3269#define SQ_IMG_RSRC_WORD3__SW_MODE_MASK 0x01F00000L
3270#define SQ_IMG_RSRC_WORD3__TYPE_MASK 0xF0000000L
3271//SQ_IMG_RSRC_WORD4
3272#define SQ_IMG_RSRC_WORD4__DEPTH__SHIFT 0x0
3273#define SQ_IMG_RSRC_WORD4__PITCH__SHIFT 0xd
3274#define SQ_IMG_RSRC_WORD4__BC_SWIZZLE__SHIFT 0x1d
3275#define SQ_IMG_RSRC_WORD4__DEPTH_MASK 0x00001FFFL
3276#define SQ_IMG_RSRC_WORD4__PITCH_MASK 0x1FFFE000L
3277#define SQ_IMG_RSRC_WORD4__BC_SWIZZLE_MASK 0xE0000000L
3278//SQ_IMG_RSRC_WORD5
3279#define SQ_IMG_RSRC_WORD5__BASE_ARRAY__SHIFT 0x0
3280#define SQ_IMG_RSRC_WORD5__ARRAY_PITCH__SHIFT 0xd
3281#define SQ_IMG_RSRC_WORD5__META_DATA_ADDRESS__SHIFT 0x11
3282#define SQ_IMG_RSRC_WORD5__META_LINEAR__SHIFT 0x19
3283#define SQ_IMG_RSRC_WORD5__META_PIPE_ALIGNED__SHIFT 0x1a
3284#define SQ_IMG_RSRC_WORD5__META_RB_ALIGNED__SHIFT 0x1b
3285#define SQ_IMG_RSRC_WORD5__MAX_MIP__SHIFT 0x1c
3286#define SQ_IMG_RSRC_WORD5__BASE_ARRAY_MASK 0x00001FFFL
3287#define SQ_IMG_RSRC_WORD5__ARRAY_PITCH_MASK 0x0001E000L
3288#define SQ_IMG_RSRC_WORD5__META_DATA_ADDRESS_MASK 0x01FE0000L
3289#define SQ_IMG_RSRC_WORD5__META_LINEAR_MASK 0x02000000L
3290#define SQ_IMG_RSRC_WORD5__META_PIPE_ALIGNED_MASK 0x04000000L
3291#define SQ_IMG_RSRC_WORD5__META_RB_ALIGNED_MASK 0x08000000L
3292#define SQ_IMG_RSRC_WORD5__MAX_MIP_MASK 0xF0000000L
3293//SQ_IMG_RSRC_WORD6
3294#define SQ_IMG_RSRC_WORD6__MIN_LOD_WARN__SHIFT 0x0
3295#define SQ_IMG_RSRC_WORD6__COUNTER_BANK_ID__SHIFT 0xc
3296#define SQ_IMG_RSRC_WORD6__LOD_HDW_CNT_EN__SHIFT 0x14
3297#define SQ_IMG_RSRC_WORD6__COMPRESSION_EN__SHIFT 0x15
3298#define SQ_IMG_RSRC_WORD6__ALPHA_IS_ON_MSB__SHIFT 0x16
3299#define SQ_IMG_RSRC_WORD6__COLOR_TRANSFORM__SHIFT 0x17
3300#define SQ_IMG_RSRC_WORD6__LOST_ALPHA_BITS__SHIFT 0x18
3301#define SQ_IMG_RSRC_WORD6__LOST_COLOR_BITS__SHIFT 0x1c
3302#define SQ_IMG_RSRC_WORD6__MIN_LOD_WARN_MASK 0x00000FFFL
3303#define SQ_IMG_RSRC_WORD6__COUNTER_BANK_ID_MASK 0x000FF000L
3304#define SQ_IMG_RSRC_WORD6__LOD_HDW_CNT_EN_MASK 0x00100000L
3305#define SQ_IMG_RSRC_WORD6__COMPRESSION_EN_MASK 0x00200000L
3306#define SQ_IMG_RSRC_WORD6__ALPHA_IS_ON_MSB_MASK 0x00400000L
3307#define SQ_IMG_RSRC_WORD6__COLOR_TRANSFORM_MASK 0x00800000L
3308#define SQ_IMG_RSRC_WORD6__LOST_ALPHA_BITS_MASK 0x0F000000L
3309#define SQ_IMG_RSRC_WORD6__LOST_COLOR_BITS_MASK 0xF0000000L
3310//SQ_IMG_RSRC_WORD7
3311#define SQ_IMG_RSRC_WORD7__META_DATA_ADDRESS__SHIFT 0x0
3312#define SQ_IMG_RSRC_WORD7__META_DATA_ADDRESS_MASK 0xFFFFFFFFL
3313//SQ_IMG_SAMP_WORD0
3314#define SQ_IMG_SAMP_WORD0__CLAMP_X__SHIFT 0x0
3315#define SQ_IMG_SAMP_WORD0__CLAMP_Y__SHIFT 0x3
3316#define SQ_IMG_SAMP_WORD0__CLAMP_Z__SHIFT 0x6
3317#define SQ_IMG_SAMP_WORD0__MAX_ANISO_RATIO__SHIFT 0x9
3318#define SQ_IMG_SAMP_WORD0__DEPTH_COMPARE_FUNC__SHIFT 0xc
3319#define SQ_IMG_SAMP_WORD0__FORCE_UNNORMALIZED__SHIFT 0xf
3320#define SQ_IMG_SAMP_WORD0__ANISO_THRESHOLD__SHIFT 0x10
3321#define SQ_IMG_SAMP_WORD0__MC_COORD_TRUNC__SHIFT 0x13
3322#define SQ_IMG_SAMP_WORD0__FORCE_DEGAMMA__SHIFT 0x14
3323#define SQ_IMG_SAMP_WORD0__ANISO_BIAS__SHIFT 0x15
3324#define SQ_IMG_SAMP_WORD0__TRUNC_COORD__SHIFT 0x1b
3325#define SQ_IMG_SAMP_WORD0__DISABLE_CUBE_WRAP__SHIFT 0x1c
3326#define SQ_IMG_SAMP_WORD0__FILTER_MODE__SHIFT 0x1d
3327#define SQ_IMG_SAMP_WORD0__COMPAT_MODE__SHIFT 0x1f
3328#define SQ_IMG_SAMP_WORD0__CLAMP_X_MASK 0x00000007L
3329#define SQ_IMG_SAMP_WORD0__CLAMP_Y_MASK 0x00000038L
3330#define SQ_IMG_SAMP_WORD0__CLAMP_Z_MASK 0x000001C0L
3331#define SQ_IMG_SAMP_WORD0__MAX_ANISO_RATIO_MASK 0x00000E00L
3332#define SQ_IMG_SAMP_WORD0__DEPTH_COMPARE_FUNC_MASK 0x00007000L
3333#define SQ_IMG_SAMP_WORD0__FORCE_UNNORMALIZED_MASK 0x00008000L
3334#define SQ_IMG_SAMP_WORD0__ANISO_THRESHOLD_MASK 0x00070000L
3335#define SQ_IMG_SAMP_WORD0__MC_COORD_TRUNC_MASK 0x00080000L
3336#define SQ_IMG_SAMP_WORD0__FORCE_DEGAMMA_MASK 0x00100000L
3337#define SQ_IMG_SAMP_WORD0__ANISO_BIAS_MASK 0x07E00000L
3338#define SQ_IMG_SAMP_WORD0__TRUNC_COORD_MASK 0x08000000L
3339#define SQ_IMG_SAMP_WORD0__DISABLE_CUBE_WRAP_MASK 0x10000000L
3340#define SQ_IMG_SAMP_WORD0__FILTER_MODE_MASK 0x60000000L
3341#define SQ_IMG_SAMP_WORD0__COMPAT_MODE_MASK 0x80000000L
3342//SQ_IMG_SAMP_WORD1
3343#define SQ_IMG_SAMP_WORD1__MIN_LOD__SHIFT 0x0
3344#define SQ_IMG_SAMP_WORD1__MAX_LOD__SHIFT 0xc
3345#define SQ_IMG_SAMP_WORD1__PERF_MIP__SHIFT 0x18
3346#define SQ_IMG_SAMP_WORD1__PERF_Z__SHIFT 0x1c
3347#define SQ_IMG_SAMP_WORD1__MIN_LOD_MASK 0x00000FFFL
3348#define SQ_IMG_SAMP_WORD1__MAX_LOD_MASK 0x00FFF000L
3349#define SQ_IMG_SAMP_WORD1__PERF_MIP_MASK 0x0F000000L
3350#define SQ_IMG_SAMP_WORD1__PERF_Z_MASK 0xF0000000L
3351//SQ_IMG_SAMP_WORD2
3352#define SQ_IMG_SAMP_WORD2__LOD_BIAS__SHIFT 0x0
3353#define SQ_IMG_SAMP_WORD2__LOD_BIAS_SEC__SHIFT 0xe
3354#define SQ_IMG_SAMP_WORD2__XY_MAG_FILTER__SHIFT 0x14
3355#define SQ_IMG_SAMP_WORD2__XY_MIN_FILTER__SHIFT 0x16
3356#define SQ_IMG_SAMP_WORD2__Z_FILTER__SHIFT 0x18
3357#define SQ_IMG_SAMP_WORD2__MIP_FILTER__SHIFT 0x1a
3358#define SQ_IMG_SAMP_WORD2__MIP_POINT_PRECLAMP__SHIFT 0x1c
3359#define SQ_IMG_SAMP_WORD2__BLEND_ZERO_PRT__SHIFT 0x1d
3360#define SQ_IMG_SAMP_WORD2__FILTER_PREC_FIX__SHIFT 0x1e
3361#define SQ_IMG_SAMP_WORD2__ANISO_OVERRIDE__SHIFT 0x1f
3362#define SQ_IMG_SAMP_WORD2__LOD_BIAS_MASK 0x00003FFFL
3363#define SQ_IMG_SAMP_WORD2__LOD_BIAS_SEC_MASK 0x000FC000L
3364#define SQ_IMG_SAMP_WORD2__XY_MAG_FILTER_MASK 0x00300000L
3365#define SQ_IMG_SAMP_WORD2__XY_MIN_FILTER_MASK 0x00C00000L
3366#define SQ_IMG_SAMP_WORD2__Z_FILTER_MASK 0x03000000L
3367#define SQ_IMG_SAMP_WORD2__MIP_FILTER_MASK 0x0C000000L
3368#define SQ_IMG_SAMP_WORD2__MIP_POINT_PRECLAMP_MASK 0x10000000L
3369#define SQ_IMG_SAMP_WORD2__BLEND_ZERO_PRT_MASK 0x20000000L
3370#define SQ_IMG_SAMP_WORD2__FILTER_PREC_FIX_MASK 0x40000000L
3371#define SQ_IMG_SAMP_WORD2__ANISO_OVERRIDE_MASK 0x80000000L
3372//SQ_IMG_SAMP_WORD3
3373#define SQ_IMG_SAMP_WORD3__BORDER_COLOR_PTR__SHIFT 0x0
3374#define SQ_IMG_SAMP_WORD3__SKIP_DEGAMMA__SHIFT 0xc
3375#define SQ_IMG_SAMP_WORD3__BORDER_COLOR_TYPE__SHIFT 0x1e
3376#define SQ_IMG_SAMP_WORD3__BORDER_COLOR_PTR_MASK 0x00000FFFL
3377#define SQ_IMG_SAMP_WORD3__SKIP_DEGAMMA_MASK 0x00001000L
3378#define SQ_IMG_SAMP_WORD3__BORDER_COLOR_TYPE_MASK 0xC0000000L
3379//SQ_FLAT_SCRATCH_WORD0
3380#define SQ_FLAT_SCRATCH_WORD0__SIZE__SHIFT 0x0
3381#define SQ_FLAT_SCRATCH_WORD0__SIZE_MASK 0x0007FFFFL
3382//SQ_FLAT_SCRATCH_WORD1
3383#define SQ_FLAT_SCRATCH_WORD1__OFFSET__SHIFT 0x0
3384#define SQ_FLAT_SCRATCH_WORD1__OFFSET_MASK 0x00FFFFFFL
3385//SQ_M0_GPR_IDX_WORD
3386#define SQ_M0_GPR_IDX_WORD__INDEX__SHIFT 0x0
3387#define SQ_M0_GPR_IDX_WORD__VSRC0_REL__SHIFT 0xc
3388#define SQ_M0_GPR_IDX_WORD__VSRC1_REL__SHIFT 0xd
3389#define SQ_M0_GPR_IDX_WORD__VSRC2_REL__SHIFT 0xe
3390#define SQ_M0_GPR_IDX_WORD__VDST_REL__SHIFT 0xf
3391#define SQ_M0_GPR_IDX_WORD__INDEX_MASK 0x000000FFL
3392#define SQ_M0_GPR_IDX_WORD__VSRC0_REL_MASK 0x00001000L
3393#define SQ_M0_GPR_IDX_WORD__VSRC1_REL_MASK 0x00002000L
3394#define SQ_M0_GPR_IDX_WORD__VSRC2_REL_MASK 0x00004000L
3395#define SQ_M0_GPR_IDX_WORD__VDST_REL_MASK 0x00008000L
3396//SQC_ICACHE_UTCL1_CNTL1
3397#define SQC_ICACHE_UTCL1_CNTL1__FORCE_4K_L2_RESP__SHIFT 0x0
3398#define SQC_ICACHE_UTCL1_CNTL1__GPUVM_64K_DEF__SHIFT 0x1
3399#define SQC_ICACHE_UTCL1_CNTL1__GPUVM_PERM_MODE__SHIFT 0x2
3400#define SQC_ICACHE_UTCL1_CNTL1__RESP_MODE__SHIFT 0x3
3401#define SQC_ICACHE_UTCL1_CNTL1__RESP_FAULT_MODE__SHIFT 0x5
3402#define SQC_ICACHE_UTCL1_CNTL1__CLIENTID__SHIFT 0x7
3403#define SQC_ICACHE_UTCL1_CNTL1__ENABLE_PUSH_LFIFO__SHIFT 0x11
3404#define SQC_ICACHE_UTCL1_CNTL1__ENABLE_LFIFO_PRI_ARB__SHIFT 0x12
3405#define SQC_ICACHE_UTCL1_CNTL1__REG_INVALIDATE_VMID__SHIFT 0x13
3406#define SQC_ICACHE_UTCL1_CNTL1__REG_INVALIDATE_ALL_VMID__SHIFT 0x17
3407#define SQC_ICACHE_UTCL1_CNTL1__REG_INVALIDATE_TOGGLE__SHIFT 0x18
3408#define SQC_ICACHE_UTCL1_CNTL1__CLIENT_INVALIDATE_ALL_VMID__SHIFT 0x19
3409#define SQC_ICACHE_UTCL1_CNTL1__FORCE_MISS__SHIFT 0x1a
3410#define SQC_ICACHE_UTCL1_CNTL1__FORCE_IN_ORDER__SHIFT 0x1b
3411#define SQC_ICACHE_UTCL1_CNTL1__REDUCE_FIFO_DEPTH_BY_2__SHIFT 0x1c
3412#define SQC_ICACHE_UTCL1_CNTL1__REDUCE_CACHE_SIZE_BY_2__SHIFT 0x1e
3413#define SQC_ICACHE_UTCL1_CNTL1__FORCE_4K_L2_RESP_MASK 0x00000001L
3414#define SQC_ICACHE_UTCL1_CNTL1__GPUVM_64K_DEF_MASK 0x00000002L
3415#define SQC_ICACHE_UTCL1_CNTL1__GPUVM_PERM_MODE_MASK 0x00000004L
3416#define SQC_ICACHE_UTCL1_CNTL1__RESP_MODE_MASK 0x00000018L
3417#define SQC_ICACHE_UTCL1_CNTL1__RESP_FAULT_MODE_MASK 0x00000060L
3418#define SQC_ICACHE_UTCL1_CNTL1__CLIENTID_MASK 0x0000FF80L
3419#define SQC_ICACHE_UTCL1_CNTL1__ENABLE_PUSH_LFIFO_MASK 0x00020000L
3420#define SQC_ICACHE_UTCL1_CNTL1__ENABLE_LFIFO_PRI_ARB_MASK 0x00040000L
3421#define SQC_ICACHE_UTCL1_CNTL1__REG_INVALIDATE_VMID_MASK 0x00780000L
3422#define SQC_ICACHE_UTCL1_CNTL1__REG_INVALIDATE_ALL_VMID_MASK 0x00800000L
3423#define SQC_ICACHE_UTCL1_CNTL1__REG_INVALIDATE_TOGGLE_MASK 0x01000000L
3424#define SQC_ICACHE_UTCL1_CNTL1__CLIENT_INVALIDATE_ALL_VMID_MASK 0x02000000L
3425#define SQC_ICACHE_UTCL1_CNTL1__FORCE_MISS_MASK 0x04000000L
3426#define SQC_ICACHE_UTCL1_CNTL1__FORCE_IN_ORDER_MASK 0x08000000L
3427#define SQC_ICACHE_UTCL1_CNTL1__REDUCE_FIFO_DEPTH_BY_2_MASK 0x30000000L
3428#define SQC_ICACHE_UTCL1_CNTL1__REDUCE_CACHE_SIZE_BY_2_MASK 0xC0000000L
3429//SQC_ICACHE_UTCL1_CNTL2
3430#define SQC_ICACHE_UTCL1_CNTL2__SPARE__SHIFT 0x0
3431#define SQC_ICACHE_UTCL1_CNTL2__LFIFO_SCAN_DISABLE__SHIFT 0x8
3432#define SQC_ICACHE_UTCL1_CNTL2__MTYPE_OVRD_DIS__SHIFT 0x9
3433#define SQC_ICACHE_UTCL1_CNTL2__LINE_VALID__SHIFT 0xa
3434#define SQC_ICACHE_UTCL1_CNTL2__GPUVM_INV_MODE__SHIFT 0xc
3435#define SQC_ICACHE_UTCL1_CNTL2__SHOOTDOWN_OPT__SHIFT 0xd
3436#define SQC_ICACHE_UTCL1_CNTL2__FORCE_SNOOP__SHIFT 0xe
3437#define SQC_ICACHE_UTCL1_CNTL2__FORCE_GPUVM_INV_ACK__SHIFT 0xf
3438#define SQC_ICACHE_UTCL1_CNTL2__ARB_BURST_MODE__SHIFT 0x10
3439#define SQC_ICACHE_UTCL1_CNTL2__ENABLE_PERF_EVENT_RD_WR__SHIFT 0x12
3440#define SQC_ICACHE_UTCL1_CNTL2__PERF_EVENT_RD_WR__SHIFT 0x13
3441#define SQC_ICACHE_UTCL1_CNTL2__ENABLE_PERF_EVENT_VMID__SHIFT 0x14
3442#define SQC_ICACHE_UTCL1_CNTL2__PERF_EVENT_VMID__SHIFT 0x15
3443#define SQC_ICACHE_UTCL1_CNTL2__FORCE_FRAG_2M_TO_64K__SHIFT 0x1a
3444#define SQC_ICACHE_UTCL1_CNTL2__SPARE_MASK 0x000000FFL
3445#define SQC_ICACHE_UTCL1_CNTL2__LFIFO_SCAN_DISABLE_MASK 0x00000100L
3446#define SQC_ICACHE_UTCL1_CNTL2__MTYPE_OVRD_DIS_MASK 0x00000200L
3447#define SQC_ICACHE_UTCL1_CNTL2__LINE_VALID_MASK 0x00000400L
3448#define SQC_ICACHE_UTCL1_CNTL2__GPUVM_INV_MODE_MASK 0x00001000L
3449#define SQC_ICACHE_UTCL1_CNTL2__SHOOTDOWN_OPT_MASK 0x00002000L
3450#define SQC_ICACHE_UTCL1_CNTL2__FORCE_SNOOP_MASK 0x00004000L
3451#define SQC_ICACHE_UTCL1_CNTL2__FORCE_GPUVM_INV_ACK_MASK 0x00008000L
3452#define SQC_ICACHE_UTCL1_CNTL2__ARB_BURST_MODE_MASK 0x00030000L
3453#define SQC_ICACHE_UTCL1_CNTL2__ENABLE_PERF_EVENT_RD_WR_MASK 0x00040000L
3454#define SQC_ICACHE_UTCL1_CNTL2__PERF_EVENT_RD_WR_MASK 0x00080000L
3455#define SQC_ICACHE_UTCL1_CNTL2__ENABLE_PERF_EVENT_VMID_MASK 0x00100000L
3456#define SQC_ICACHE_UTCL1_CNTL2__PERF_EVENT_VMID_MASK 0x01E00000L
3457#define SQC_ICACHE_UTCL1_CNTL2__FORCE_FRAG_2M_TO_64K_MASK 0x04000000L
3458//SQC_DCACHE_UTCL1_CNTL1
3459#define SQC_DCACHE_UTCL1_CNTL1__FORCE_4K_L2_RESP__SHIFT 0x0
3460#define SQC_DCACHE_UTCL1_CNTL1__GPUVM_64K_DEF__SHIFT 0x1
3461#define SQC_DCACHE_UTCL1_CNTL1__GPUVM_PERM_MODE__SHIFT 0x2
3462#define SQC_DCACHE_UTCL1_CNTL1__RESP_MODE__SHIFT 0x3
3463#define SQC_DCACHE_UTCL1_CNTL1__RESP_FAULT_MODE__SHIFT 0x5
3464#define SQC_DCACHE_UTCL1_CNTL1__CLIENTID__SHIFT 0x7
3465#define SQC_DCACHE_UTCL1_CNTL1__ENABLE_PUSH_LFIFO__SHIFT 0x11
3466#define SQC_DCACHE_UTCL1_CNTL1__ENABLE_LFIFO_PRI_ARB__SHIFT 0x12
3467#define SQC_DCACHE_UTCL1_CNTL1__REG_INVALIDATE_VMID__SHIFT 0x13
3468#define SQC_DCACHE_UTCL1_CNTL1__REG_INVALIDATE_ALL_VMID__SHIFT 0x17
3469#define SQC_DCACHE_UTCL1_CNTL1__REG_INVALIDATE_TOGGLE__SHIFT 0x18
3470#define SQC_DCACHE_UTCL1_CNTL1__CLIENT_INVALIDATE_ALL_VMID__SHIFT 0x19
3471#define SQC_DCACHE_UTCL1_CNTL1__FORCE_MISS__SHIFT 0x1a
3472#define SQC_DCACHE_UTCL1_CNTL1__FORCE_IN_ORDER__SHIFT 0x1b
3473#define SQC_DCACHE_UTCL1_CNTL1__REDUCE_FIFO_DEPTH_BY_2__SHIFT 0x1c
3474#define SQC_DCACHE_UTCL1_CNTL1__REDUCE_CACHE_SIZE_BY_2__SHIFT 0x1e
3475#define SQC_DCACHE_UTCL1_CNTL1__FORCE_4K_L2_RESP_MASK 0x00000001L
3476#define SQC_DCACHE_UTCL1_CNTL1__GPUVM_64K_DEF_MASK 0x00000002L
3477#define SQC_DCACHE_UTCL1_CNTL1__GPUVM_PERM_MODE_MASK 0x00000004L
3478#define SQC_DCACHE_UTCL1_CNTL1__RESP_MODE_MASK 0x00000018L
3479#define SQC_DCACHE_UTCL1_CNTL1__RESP_FAULT_MODE_MASK 0x00000060L
3480#define SQC_DCACHE_UTCL1_CNTL1__CLIENTID_MASK 0x0000FF80L
3481#define SQC_DCACHE_UTCL1_CNTL1__ENABLE_PUSH_LFIFO_MASK 0x00020000L
3482#define SQC_DCACHE_UTCL1_CNTL1__ENABLE_LFIFO_PRI_ARB_MASK 0x00040000L
3483#define SQC_DCACHE_UTCL1_CNTL1__REG_INVALIDATE_VMID_MASK 0x00780000L
3484#define SQC_DCACHE_UTCL1_CNTL1__REG_INVALIDATE_ALL_VMID_MASK 0x00800000L
3485#define SQC_DCACHE_UTCL1_CNTL1__REG_INVALIDATE_TOGGLE_MASK 0x01000000L
3486#define SQC_DCACHE_UTCL1_CNTL1__CLIENT_INVALIDATE_ALL_VMID_MASK 0x02000000L
3487#define SQC_DCACHE_UTCL1_CNTL1__FORCE_MISS_MASK 0x04000000L
3488#define SQC_DCACHE_UTCL1_CNTL1__FORCE_IN_ORDER_MASK 0x08000000L
3489#define SQC_DCACHE_UTCL1_CNTL1__REDUCE_FIFO_DEPTH_BY_2_MASK 0x30000000L
3490#define SQC_DCACHE_UTCL1_CNTL1__REDUCE_CACHE_SIZE_BY_2_MASK 0xC0000000L
3491//SQC_DCACHE_UTCL1_CNTL2
3492#define SQC_DCACHE_UTCL1_CNTL2__SPARE__SHIFT 0x0
3493#define SQC_DCACHE_UTCL1_CNTL2__LFIFO_SCAN_DISABLE__SHIFT 0x8
3494#define SQC_DCACHE_UTCL1_CNTL2__MTYPE_OVRD_DIS__SHIFT 0x9
3495#define SQC_DCACHE_UTCL1_CNTL2__LINE_VALID__SHIFT 0xa
3496#define SQC_DCACHE_UTCL1_CNTL2__GPUVM_INV_MODE__SHIFT 0xc
3497#define SQC_DCACHE_UTCL1_CNTL2__SHOOTDOWN_OPT__SHIFT 0xd
3498#define SQC_DCACHE_UTCL1_CNTL2__FORCE_SNOOP__SHIFT 0xe
3499#define SQC_DCACHE_UTCL1_CNTL2__FORCE_GPUVM_INV_ACK__SHIFT 0xf
3500#define SQC_DCACHE_UTCL1_CNTL2__ARB_BURST_MODE__SHIFT 0x10
3501#define SQC_DCACHE_UTCL1_CNTL2__ENABLE_PERF_EVENT_RD_WR__SHIFT 0x12
3502#define SQC_DCACHE_UTCL1_CNTL2__PERF_EVENT_RD_WR__SHIFT 0x13
3503#define SQC_DCACHE_UTCL1_CNTL2__ENABLE_PERF_EVENT_VMID__SHIFT 0x14
3504#define SQC_DCACHE_UTCL1_CNTL2__PERF_EVENT_VMID__SHIFT 0x15
3505#define SQC_DCACHE_UTCL1_CNTL2__FORCE_FRAG_2M_TO_64K__SHIFT 0x1a
3506#define SQC_DCACHE_UTCL1_CNTL2__SPARE_MASK 0x000000FFL
3507#define SQC_DCACHE_UTCL1_CNTL2__LFIFO_SCAN_DISABLE_MASK 0x00000100L
3508#define SQC_DCACHE_UTCL1_CNTL2__MTYPE_OVRD_DIS_MASK 0x00000200L
3509#define SQC_DCACHE_UTCL1_CNTL2__LINE_VALID_MASK 0x00000400L
3510#define SQC_DCACHE_UTCL1_CNTL2__GPUVM_INV_MODE_MASK 0x00001000L
3511#define SQC_DCACHE_UTCL1_CNTL2__SHOOTDOWN_OPT_MASK 0x00002000L
3512#define SQC_DCACHE_UTCL1_CNTL2__FORCE_SNOOP_MASK 0x00004000L
3513#define SQC_DCACHE_UTCL1_CNTL2__FORCE_GPUVM_INV_ACK_MASK 0x00008000L
3514#define SQC_DCACHE_UTCL1_CNTL2__ARB_BURST_MODE_MASK 0x00030000L
3515#define SQC_DCACHE_UTCL1_CNTL2__ENABLE_PERF_EVENT_RD_WR_MASK 0x00040000L
3516#define SQC_DCACHE_UTCL1_CNTL2__PERF_EVENT_RD_WR_MASK 0x00080000L
3517#define SQC_DCACHE_UTCL1_CNTL2__ENABLE_PERF_EVENT_VMID_MASK 0x00100000L
3518#define SQC_DCACHE_UTCL1_CNTL2__PERF_EVENT_VMID_MASK 0x01E00000L
3519#define SQC_DCACHE_UTCL1_CNTL2__FORCE_FRAG_2M_TO_64K_MASK 0x04000000L
3520//SQC_ICACHE_UTCL1_STATUS
3521#define SQC_ICACHE_UTCL1_STATUS__FAULT_DETECTED__SHIFT 0x0
3522#define SQC_ICACHE_UTCL1_STATUS__RETRY_DETECTED__SHIFT 0x1
3523#define SQC_ICACHE_UTCL1_STATUS__PRT_DETECTED__SHIFT 0x2
3524#define SQC_ICACHE_UTCL1_STATUS__FAULT_DETECTED_MASK 0x00000001L
3525#define SQC_ICACHE_UTCL1_STATUS__RETRY_DETECTED_MASK 0x00000002L
3526#define SQC_ICACHE_UTCL1_STATUS__PRT_DETECTED_MASK 0x00000004L
3527//SQC_DCACHE_UTCL1_STATUS
3528#define SQC_DCACHE_UTCL1_STATUS__FAULT_DETECTED__SHIFT 0x0
3529#define SQC_DCACHE_UTCL1_STATUS__RETRY_DETECTED__SHIFT 0x1
3530#define SQC_DCACHE_UTCL1_STATUS__PRT_DETECTED__SHIFT 0x2
3531#define SQC_DCACHE_UTCL1_STATUS__FAULT_DETECTED_MASK 0x00000001L
3532#define SQC_DCACHE_UTCL1_STATUS__RETRY_DETECTED_MASK 0x00000002L
3533#define SQC_DCACHE_UTCL1_STATUS__PRT_DETECTED_MASK 0x00000004L
3534
3535
3536// addressBlock: gc_shsdec
3537//SX_DEBUG_1
3538#define SX_DEBUG_1__SX_DB_QUAD_CREDIT__SHIFT 0x0
3539#define SX_DEBUG_1__DISABLE_BLEND_OPT_DONT_RD_DST__SHIFT 0x8
3540#define SX_DEBUG_1__DISABLE_BLEND_OPT_BYPASS__SHIFT 0x9
3541#define SX_DEBUG_1__DISABLE_BLEND_OPT_DISCARD_PIXEL__SHIFT 0xa
3542#define SX_DEBUG_1__DISABLE_QUAD_PAIR_OPT__SHIFT 0xb
3543#define SX_DEBUG_1__DISABLE_PIX_EN_ZERO_OPT__SHIFT 0xc
3544#define SX_DEBUG_1__DISABLE_SX_DB_FGCG__SHIFT 0xd
3545#define SX_DEBUG_1__DEBUG_DATA__SHIFT 0xe
3546#define SX_DEBUG_1__SX_DB_QUAD_CREDIT_MASK 0x0000007FL
3547#define SX_DEBUG_1__DISABLE_BLEND_OPT_DONT_RD_DST_MASK 0x00000100L
3548#define SX_DEBUG_1__DISABLE_BLEND_OPT_BYPASS_MASK 0x00000200L
3549#define SX_DEBUG_1__DISABLE_BLEND_OPT_DISCARD_PIXEL_MASK 0x00000400L
3550#define SX_DEBUG_1__DISABLE_QUAD_PAIR_OPT_MASK 0x00000800L
3551#define SX_DEBUG_1__DISABLE_PIX_EN_ZERO_OPT_MASK 0x00001000L
3552#define SX_DEBUG_1__DISABLE_SX_DB_FGCG_MASK 0x00002000L
3553#define SX_DEBUG_1__DEBUG_DATA_MASK 0xFFFFC000L
3554//SPI_PS_MAX_WAVE_ID
3555#define SPI_PS_MAX_WAVE_ID__MAX_WAVE_ID__SHIFT 0x0
3556#define SPI_PS_MAX_WAVE_ID__MAX_COLLISION_WAVE_ID__SHIFT 0x10
3557#define SPI_PS_MAX_WAVE_ID__MAX_WAVE_ID_MASK 0x00000FFFL
3558#define SPI_PS_MAX_WAVE_ID__MAX_COLLISION_WAVE_ID_MASK 0x03FF0000L
3559//SPI_START_PHASE
3560#define SPI_START_PHASE__VGPR_START_PHASE__SHIFT 0x0
3561#define SPI_START_PHASE__SGPR_START_PHASE__SHIFT 0x2
3562#define SPI_START_PHASE__WAVE_START_PHASE__SHIFT 0x4
3563#define SPI_START_PHASE__VGPR_START_PHASE_MASK 0x00000003L
3564#define SPI_START_PHASE__SGPR_START_PHASE_MASK 0x0000000CL
3565#define SPI_START_PHASE__WAVE_START_PHASE_MASK 0x00000030L
3566//SPI_GFX_CNTL
3567#define SPI_GFX_CNTL__RESET_COUNTS__SHIFT 0x0
3568#define SPI_GFX_CNTL__RESET_COUNTS_MASK 0x00000001L
3569//SPI_DSM_CNTL
3570#define SPI_DSM_CNTL__SPI_SR_MEM_DSM_IRRITATOR_DATA__SHIFT 0x0
3571#define SPI_DSM_CNTL__SPI_SR_MEM_ENABLE_SINGLE_WRITE__SHIFT 0x2
3572#define SPI_DSM_CNTL__UNUSED__SHIFT 0x3
3573#define SPI_DSM_CNTL__SPI_SR_MEM_DSM_IRRITATOR_DATA_MASK 0x00000003L
3574#define SPI_DSM_CNTL__SPI_SR_MEM_ENABLE_SINGLE_WRITE_MASK 0x00000004L
3575#define SPI_DSM_CNTL__UNUSED_MASK 0xFFFFFFF8L
3576//SPI_DSM_CNTL2
3577#define SPI_DSM_CNTL2__SPI_SR_MEM_ENABLE_ERROR_INJECT__SHIFT 0x0
3578#define SPI_DSM_CNTL2__SPI_SR_MEM_SELECT_INJECT_DELAY__SHIFT 0x2
3579#define SPI_DSM_CNTL2__SPI_SR_MEM_INJECT_DELAY__SHIFT 0x4
3580#define SPI_DSM_CNTL2__UNUSED__SHIFT 0xa
3581#define SPI_DSM_CNTL2__SPI_SR_MEM_ENABLE_ERROR_INJECT_MASK 0x00000003L
3582#define SPI_DSM_CNTL2__SPI_SR_MEM_SELECT_INJECT_DELAY_MASK 0x00000004L
3583#define SPI_DSM_CNTL2__SPI_SR_MEM_INJECT_DELAY_MASK 0x000003F0L
3584#define SPI_DSM_CNTL2__UNUSED_MASK 0xFFFFFC00L
3585//SPI_DEBUG_BUSY
3586#define SPI_DEBUG_BUSY__HS_BUSY__SHIFT 0x0
3587#define SPI_DEBUG_BUSY__GS_BUSY__SHIFT 0x1
3588#define SPI_DEBUG_BUSY__VS_BUSY__SHIFT 0x2
3589#define SPI_DEBUG_BUSY__PS0_BUSY__SHIFT 0x3
3590#define SPI_DEBUG_BUSY__PS1_BUSY__SHIFT 0x4
3591#define SPI_DEBUG_BUSY__CSG_BUSY__SHIFT 0x5
3592#define SPI_DEBUG_BUSY__CS0_BUSY__SHIFT 0x6
3593#define SPI_DEBUG_BUSY__CS1_BUSY__SHIFT 0x7
3594#define SPI_DEBUG_BUSY__CS2_BUSY__SHIFT 0x8
3595#define SPI_DEBUG_BUSY__CS3_BUSY__SHIFT 0x9
3596#define SPI_DEBUG_BUSY__CS4_BUSY__SHIFT 0xa
3597#define SPI_DEBUG_BUSY__CS5_BUSY__SHIFT 0xb
3598#define SPI_DEBUG_BUSY__CS6_BUSY__SHIFT 0xc
3599#define SPI_DEBUG_BUSY__CS7_BUSY__SHIFT 0xd
3600#define SPI_DEBUG_BUSY__LDS_WR_CTL0_BUSY__SHIFT 0xe
3601#define SPI_DEBUG_BUSY__LDS_WR_CTL1_BUSY__SHIFT 0xf
3602#define SPI_DEBUG_BUSY__RSRC_ALLOC0_BUSY__SHIFT 0x10
3603#define SPI_DEBUG_BUSY__RSRC_ALLOC1_BUSY__SHIFT 0x11
3604#define SPI_DEBUG_BUSY__PC_DEALLOC_BUSY__SHIFT 0x12
3605#define SPI_DEBUG_BUSY__EVENT_CLCTR_BUSY__SHIFT 0x13
3606#define SPI_DEBUG_BUSY__GRBM_BUSY__SHIFT 0x14
3607#define SPI_DEBUG_BUSY__SPIS_BUSY__SHIFT 0x15
3608#define SPI_DEBUG_BUSY__HS_BUSY_MASK 0x00000001L
3609#define SPI_DEBUG_BUSY__GS_BUSY_MASK 0x00000002L
3610#define SPI_DEBUG_BUSY__VS_BUSY_MASK 0x00000004L
3611#define SPI_DEBUG_BUSY__PS0_BUSY_MASK 0x00000008L
3612#define SPI_DEBUG_BUSY__PS1_BUSY_MASK 0x00000010L
3613#define SPI_DEBUG_BUSY__CSG_BUSY_MASK 0x00000020L
3614#define SPI_DEBUG_BUSY__CS0_BUSY_MASK 0x00000040L
3615#define SPI_DEBUG_BUSY__CS1_BUSY_MASK 0x00000080L
3616#define SPI_DEBUG_BUSY__CS2_BUSY_MASK 0x00000100L
3617#define SPI_DEBUG_BUSY__CS3_BUSY_MASK 0x00000200L
3618#define SPI_DEBUG_BUSY__CS4_BUSY_MASK 0x00000400L
3619#define SPI_DEBUG_BUSY__CS5_BUSY_MASK 0x00000800L
3620#define SPI_DEBUG_BUSY__CS6_BUSY_MASK 0x00001000L
3621#define SPI_DEBUG_BUSY__CS7_BUSY_MASK 0x00002000L
3622#define SPI_DEBUG_BUSY__LDS_WR_CTL0_BUSY_MASK 0x00004000L
3623#define SPI_DEBUG_BUSY__LDS_WR_CTL1_BUSY_MASK 0x00008000L
3624#define SPI_DEBUG_BUSY__RSRC_ALLOC0_BUSY_MASK 0x00010000L
3625#define SPI_DEBUG_BUSY__RSRC_ALLOC1_BUSY_MASK 0x00020000L
3626#define SPI_DEBUG_BUSY__PC_DEALLOC_BUSY_MASK 0x00040000L
3627#define SPI_DEBUG_BUSY__EVENT_CLCTR_BUSY_MASK 0x00080000L
3628#define SPI_DEBUG_BUSY__GRBM_BUSY_MASK 0x00100000L
3629#define SPI_DEBUG_BUSY__SPIS_BUSY_MASK 0x00200000L
3630//SPI_CONFIG_PS_CU_EN
3631#define SPI_CONFIG_PS_CU_EN__ENABLE__SHIFT 0x0
3632#define SPI_CONFIG_PS_CU_EN__PKR0_CU_EN__SHIFT 0x1
3633#define SPI_CONFIG_PS_CU_EN__PKR1_CU_EN__SHIFT 0x10
3634#define SPI_CONFIG_PS_CU_EN__ENABLE_MASK 0x00000001L
3635#define SPI_CONFIG_PS_CU_EN__PKR0_CU_EN_MASK 0x0000FFFEL
3636#define SPI_CONFIG_PS_CU_EN__PKR1_CU_EN_MASK 0xFFFF0000L
3637//SPI_WF_LIFETIME_CNTL
3638#define SPI_WF_LIFETIME_CNTL__SAMPLE_PERIOD__SHIFT 0x0
3639#define SPI_WF_LIFETIME_CNTL__EN__SHIFT 0x4
3640#define SPI_WF_LIFETIME_CNTL__SAMPLE_PERIOD_MASK 0x0000000FL
3641#define SPI_WF_LIFETIME_CNTL__EN_MASK 0x00000010L
3642//SPI_WF_LIFETIME_LIMIT_0
3643#define SPI_WF_LIFETIME_LIMIT_0__MAX_CNT__SHIFT 0x0
3644#define SPI_WF_LIFETIME_LIMIT_0__EN_WARN__SHIFT 0x1f
3645#define SPI_WF_LIFETIME_LIMIT_0__MAX_CNT_MASK 0x7FFFFFFFL
3646#define SPI_WF_LIFETIME_LIMIT_0__EN_WARN_MASK 0x80000000L
3647//SPI_WF_LIFETIME_LIMIT_1
3648#define SPI_WF_LIFETIME_LIMIT_1__MAX_CNT__SHIFT 0x0
3649#define SPI_WF_LIFETIME_LIMIT_1__EN_WARN__SHIFT 0x1f
3650#define SPI_WF_LIFETIME_LIMIT_1__MAX_CNT_MASK 0x7FFFFFFFL
3651#define SPI_WF_LIFETIME_LIMIT_1__EN_WARN_MASK 0x80000000L
3652//SPI_WF_LIFETIME_LIMIT_2
3653#define SPI_WF_LIFETIME_LIMIT_2__MAX_CNT__SHIFT 0x0
3654#define SPI_WF_LIFETIME_LIMIT_2__EN_WARN__SHIFT 0x1f
3655#define SPI_WF_LIFETIME_LIMIT_2__MAX_CNT_MASK 0x7FFFFFFFL
3656#define SPI_WF_LIFETIME_LIMIT_2__EN_WARN_MASK 0x80000000L
3657//SPI_WF_LIFETIME_LIMIT_3
3658#define SPI_WF_LIFETIME_LIMIT_3__MAX_CNT__SHIFT 0x0
3659#define SPI_WF_LIFETIME_LIMIT_3__EN_WARN__SHIFT 0x1f
3660#define SPI_WF_LIFETIME_LIMIT_3__MAX_CNT_MASK 0x7FFFFFFFL
3661#define SPI_WF_LIFETIME_LIMIT_3__EN_WARN_MASK 0x80000000L
3662//SPI_WF_LIFETIME_LIMIT_4
3663#define SPI_WF_LIFETIME_LIMIT_4__MAX_CNT__SHIFT 0x0
3664#define SPI_WF_LIFETIME_LIMIT_4__EN_WARN__SHIFT 0x1f
3665#define SPI_WF_LIFETIME_LIMIT_4__MAX_CNT_MASK 0x7FFFFFFFL
3666#define SPI_WF_LIFETIME_LIMIT_4__EN_WARN_MASK 0x80000000L
3667//SPI_WF_LIFETIME_LIMIT_5
3668#define SPI_WF_LIFETIME_LIMIT_5__MAX_CNT__SHIFT 0x0
3669#define SPI_WF_LIFETIME_LIMIT_5__EN_WARN__SHIFT 0x1f
3670#define SPI_WF_LIFETIME_LIMIT_5__MAX_CNT_MASK 0x7FFFFFFFL
3671#define SPI_WF_LIFETIME_LIMIT_5__EN_WARN_MASK 0x80000000L
3672//SPI_WF_LIFETIME_LIMIT_6
3673#define SPI_WF_LIFETIME_LIMIT_6__MAX_CNT__SHIFT 0x0
3674#define SPI_WF_LIFETIME_LIMIT_6__EN_WARN__SHIFT 0x1f
3675#define SPI_WF_LIFETIME_LIMIT_6__MAX_CNT_MASK 0x7FFFFFFFL
3676#define SPI_WF_LIFETIME_LIMIT_6__EN_WARN_MASK 0x80000000L
3677//SPI_WF_LIFETIME_LIMIT_7
3678#define SPI_WF_LIFETIME_LIMIT_7__MAX_CNT__SHIFT 0x0
3679#define SPI_WF_LIFETIME_LIMIT_7__EN_WARN__SHIFT 0x1f
3680#define SPI_WF_LIFETIME_LIMIT_7__MAX_CNT_MASK 0x7FFFFFFFL
3681#define SPI_WF_LIFETIME_LIMIT_7__EN_WARN_MASK 0x80000000L
3682//SPI_WF_LIFETIME_LIMIT_8
3683#define SPI_WF_LIFETIME_LIMIT_8__MAX_CNT__SHIFT 0x0
3684#define SPI_WF_LIFETIME_LIMIT_8__EN_WARN__SHIFT 0x1f
3685#define SPI_WF_LIFETIME_LIMIT_8__MAX_CNT_MASK 0x7FFFFFFFL
3686#define SPI_WF_LIFETIME_LIMIT_8__EN_WARN_MASK 0x80000000L
3687//SPI_WF_LIFETIME_LIMIT_9
3688#define SPI_WF_LIFETIME_LIMIT_9__MAX_CNT__SHIFT 0x0
3689#define SPI_WF_LIFETIME_LIMIT_9__EN_WARN__SHIFT 0x1f
3690#define SPI_WF_LIFETIME_LIMIT_9__MAX_CNT_MASK 0x7FFFFFFFL
3691#define SPI_WF_LIFETIME_LIMIT_9__EN_WARN_MASK 0x80000000L
3692//SPI_WF_LIFETIME_STATUS_0
3693#define SPI_WF_LIFETIME_STATUS_0__MAX_CNT__SHIFT 0x0
3694#define SPI_WF_LIFETIME_STATUS_0__INT_SENT__SHIFT 0x1f
3695#define SPI_WF_LIFETIME_STATUS_0__MAX_CNT_MASK 0x7FFFFFFFL
3696#define SPI_WF_LIFETIME_STATUS_0__INT_SENT_MASK 0x80000000L
3697//SPI_WF_LIFETIME_STATUS_1
3698#define SPI_WF_LIFETIME_STATUS_1__MAX_CNT__SHIFT 0x0
3699#define SPI_WF_LIFETIME_STATUS_1__INT_SENT__SHIFT 0x1f
3700#define SPI_WF_LIFETIME_STATUS_1__MAX_CNT_MASK 0x7FFFFFFFL
3701#define SPI_WF_LIFETIME_STATUS_1__INT_SENT_MASK 0x80000000L
3702//SPI_WF_LIFETIME_STATUS_2
3703#define SPI_WF_LIFETIME_STATUS_2__MAX_CNT__SHIFT 0x0
3704#define SPI_WF_LIFETIME_STATUS_2__INT_SENT__SHIFT 0x1f
3705#define SPI_WF_LIFETIME_STATUS_2__MAX_CNT_MASK 0x7FFFFFFFL
3706#define SPI_WF_LIFETIME_STATUS_2__INT_SENT_MASK 0x80000000L
3707//SPI_WF_LIFETIME_STATUS_3
3708#define SPI_WF_LIFETIME_STATUS_3__MAX_CNT__SHIFT 0x0
3709#define SPI_WF_LIFETIME_STATUS_3__INT_SENT__SHIFT 0x1f
3710#define SPI_WF_LIFETIME_STATUS_3__MAX_CNT_MASK 0x7FFFFFFFL
3711#define SPI_WF_LIFETIME_STATUS_3__INT_SENT_MASK 0x80000000L
3712//SPI_WF_LIFETIME_STATUS_4
3713#define SPI_WF_LIFETIME_STATUS_4__MAX_CNT__SHIFT 0x0
3714#define SPI_WF_LIFETIME_STATUS_4__INT_SENT__SHIFT 0x1f
3715#define SPI_WF_LIFETIME_STATUS_4__MAX_CNT_MASK 0x7FFFFFFFL
3716#define SPI_WF_LIFETIME_STATUS_4__INT_SENT_MASK 0x80000000L
3717//SPI_WF_LIFETIME_STATUS_5
3718#define SPI_WF_LIFETIME_STATUS_5__MAX_CNT__SHIFT 0x0
3719#define SPI_WF_LIFETIME_STATUS_5__INT_SENT__SHIFT 0x1f
3720#define SPI_WF_LIFETIME_STATUS_5__MAX_CNT_MASK 0x7FFFFFFFL
3721#define SPI_WF_LIFETIME_STATUS_5__INT_SENT_MASK 0x80000000L
3722//SPI_WF_LIFETIME_STATUS_6
3723#define SPI_WF_LIFETIME_STATUS_6__MAX_CNT__SHIFT 0x0
3724#define SPI_WF_LIFETIME_STATUS_6__INT_SENT__SHIFT 0x1f
3725#define SPI_WF_LIFETIME_STATUS_6__MAX_CNT_MASK 0x7FFFFFFFL
3726#define SPI_WF_LIFETIME_STATUS_6__INT_SENT_MASK 0x80000000L
3727//SPI_WF_LIFETIME_STATUS_7
3728#define SPI_WF_LIFETIME_STATUS_7__MAX_CNT__SHIFT 0x0
3729#define SPI_WF_LIFETIME_STATUS_7__INT_SENT__SHIFT 0x1f
3730#define SPI_WF_LIFETIME_STATUS_7__MAX_CNT_MASK 0x7FFFFFFFL
3731#define SPI_WF_LIFETIME_STATUS_7__INT_SENT_MASK 0x80000000L
3732//SPI_WF_LIFETIME_STATUS_8
3733#define SPI_WF_LIFETIME_STATUS_8__MAX_CNT__SHIFT 0x0
3734#define SPI_WF_LIFETIME_STATUS_8__INT_SENT__SHIFT 0x1f
3735#define SPI_WF_LIFETIME_STATUS_8__MAX_CNT_MASK 0x7FFFFFFFL
3736#define SPI_WF_LIFETIME_STATUS_8__INT_SENT_MASK 0x80000000L
3737//SPI_WF_LIFETIME_STATUS_9
3738#define SPI_WF_LIFETIME_STATUS_9__MAX_CNT__SHIFT 0x0
3739#define SPI_WF_LIFETIME_STATUS_9__INT_SENT__SHIFT 0x1f
3740#define SPI_WF_LIFETIME_STATUS_9__MAX_CNT_MASK 0x7FFFFFFFL
3741#define SPI_WF_LIFETIME_STATUS_9__INT_SENT_MASK 0x80000000L
3742//SPI_WF_LIFETIME_STATUS_10
3743#define SPI_WF_LIFETIME_STATUS_10__MAX_CNT__SHIFT 0x0
3744#define SPI_WF_LIFETIME_STATUS_10__INT_SENT__SHIFT 0x1f
3745#define SPI_WF_LIFETIME_STATUS_10__MAX_CNT_MASK 0x7FFFFFFFL
3746#define SPI_WF_LIFETIME_STATUS_10__INT_SENT_MASK 0x80000000L
3747//SPI_WF_LIFETIME_STATUS_11
3748#define SPI_WF_LIFETIME_STATUS_11__MAX_CNT__SHIFT 0x0
3749#define SPI_WF_LIFETIME_STATUS_11__INT_SENT__SHIFT 0x1f
3750#define SPI_WF_LIFETIME_STATUS_11__MAX_CNT_MASK 0x7FFFFFFFL
3751#define SPI_WF_LIFETIME_STATUS_11__INT_SENT_MASK 0x80000000L
3752//SPI_WF_LIFETIME_STATUS_12
3753#define SPI_WF_LIFETIME_STATUS_12__MAX_CNT__SHIFT 0x0
3754#define SPI_WF_LIFETIME_STATUS_12__INT_SENT__SHIFT 0x1f
3755#define SPI_WF_LIFETIME_STATUS_12__MAX_CNT_MASK 0x7FFFFFFFL
3756#define SPI_WF_LIFETIME_STATUS_12__INT_SENT_MASK 0x80000000L
3757//SPI_WF_LIFETIME_STATUS_13
3758#define SPI_WF_LIFETIME_STATUS_13__MAX_CNT__SHIFT 0x0
3759#define SPI_WF_LIFETIME_STATUS_13__INT_SENT__SHIFT 0x1f
3760#define SPI_WF_LIFETIME_STATUS_13__MAX_CNT_MASK 0x7FFFFFFFL
3761#define SPI_WF_LIFETIME_STATUS_13__INT_SENT_MASK 0x80000000L
3762//SPI_WF_LIFETIME_STATUS_14
3763#define SPI_WF_LIFETIME_STATUS_14__MAX_CNT__SHIFT 0x0
3764#define SPI_WF_LIFETIME_STATUS_14__INT_SENT__SHIFT 0x1f
3765#define SPI_WF_LIFETIME_STATUS_14__MAX_CNT_MASK 0x7FFFFFFFL
3766#define SPI_WF_LIFETIME_STATUS_14__INT_SENT_MASK 0x80000000L
3767//SPI_WF_LIFETIME_STATUS_15
3768#define SPI_WF_LIFETIME_STATUS_15__MAX_CNT__SHIFT 0x0
3769#define SPI_WF_LIFETIME_STATUS_15__INT_SENT__SHIFT 0x1f
3770#define SPI_WF_LIFETIME_STATUS_15__MAX_CNT_MASK 0x7FFFFFFFL
3771#define SPI_WF_LIFETIME_STATUS_15__INT_SENT_MASK 0x80000000L
3772//SPI_WF_LIFETIME_STATUS_16
3773#define SPI_WF_LIFETIME_STATUS_16__MAX_CNT__SHIFT 0x0
3774#define SPI_WF_LIFETIME_STATUS_16__INT_SENT__SHIFT 0x1f
3775#define SPI_WF_LIFETIME_STATUS_16__MAX_CNT_MASK 0x7FFFFFFFL
3776#define SPI_WF_LIFETIME_STATUS_16__INT_SENT_MASK 0x80000000L
3777//SPI_WF_LIFETIME_STATUS_17
3778#define SPI_WF_LIFETIME_STATUS_17__MAX_CNT__SHIFT 0x0
3779#define SPI_WF_LIFETIME_STATUS_17__INT_SENT__SHIFT 0x1f
3780#define SPI_WF_LIFETIME_STATUS_17__MAX_CNT_MASK 0x7FFFFFFFL
3781#define SPI_WF_LIFETIME_STATUS_17__INT_SENT_MASK 0x80000000L
3782//SPI_WF_LIFETIME_STATUS_18
3783#define SPI_WF_LIFETIME_STATUS_18__MAX_CNT__SHIFT 0x0
3784#define SPI_WF_LIFETIME_STATUS_18__INT_SENT__SHIFT 0x1f
3785#define SPI_WF_LIFETIME_STATUS_18__MAX_CNT_MASK 0x7FFFFFFFL
3786#define SPI_WF_LIFETIME_STATUS_18__INT_SENT_MASK 0x80000000L
3787//SPI_WF_LIFETIME_STATUS_19
3788#define SPI_WF_LIFETIME_STATUS_19__MAX_CNT__SHIFT 0x0
3789#define SPI_WF_LIFETIME_STATUS_19__INT_SENT__SHIFT 0x1f
3790#define SPI_WF_LIFETIME_STATUS_19__MAX_CNT_MASK 0x7FFFFFFFL
3791#define SPI_WF_LIFETIME_STATUS_19__INT_SENT_MASK 0x80000000L
3792//SPI_WF_LIFETIME_STATUS_20
3793#define SPI_WF_LIFETIME_STATUS_20__MAX_CNT__SHIFT 0x0
3794#define SPI_WF_LIFETIME_STATUS_20__INT_SENT__SHIFT 0x1f
3795#define SPI_WF_LIFETIME_STATUS_20__MAX_CNT_MASK 0x7FFFFFFFL
3796#define SPI_WF_LIFETIME_STATUS_20__INT_SENT_MASK 0x80000000L
3797//SPI_LB_CTR_CTRL
3798#define SPI_LB_CTR_CTRL__LOAD__SHIFT 0x0
3799#define SPI_LB_CTR_CTRL__WAVES_SELECT__SHIFT 0x1
3800#define SPI_LB_CTR_CTRL__CLEAR_ON_READ__SHIFT 0x3
3801#define SPI_LB_CTR_CTRL__RESET_COUNTS__SHIFT 0x4
3802#define SPI_LB_CTR_CTRL__LOAD_MASK 0x00000001L
3803#define SPI_LB_CTR_CTRL__WAVES_SELECT_MASK 0x00000006L
3804#define SPI_LB_CTR_CTRL__CLEAR_ON_READ_MASK 0x00000008L
3805#define SPI_LB_CTR_CTRL__RESET_COUNTS_MASK 0x00000010L
3806//SPI_LB_CU_MASK
3807#define SPI_LB_CU_MASK__CU_MASK__SHIFT 0x0
3808#define SPI_LB_CU_MASK__CU_MASK_MASK 0xFFFFL
3809//SPI_LB_DATA_REG
3810#define SPI_LB_DATA_REG__CNT_DATA__SHIFT 0x0
3811#define SPI_LB_DATA_REG__CNT_DATA_MASK 0xFFFFFFFFL
3812//SPI_PG_ENABLE_STATIC_CU_MASK
3813#define SPI_PG_ENABLE_STATIC_CU_MASK__CU_MASK__SHIFT 0x0
3814#define SPI_PG_ENABLE_STATIC_CU_MASK__CU_MASK_MASK 0xFFFFL
3815//SPI_GDS_CREDITS
3816#define SPI_GDS_CREDITS__DS_DATA_CREDITS__SHIFT 0x0
3817#define SPI_GDS_CREDITS__DS_CMD_CREDITS__SHIFT 0x8
3818#define SPI_GDS_CREDITS__UNUSED__SHIFT 0x10
3819#define SPI_GDS_CREDITS__DS_DATA_CREDITS_MASK 0x000000FFL
3820#define SPI_GDS_CREDITS__DS_CMD_CREDITS_MASK 0x0000FF00L
3821#define SPI_GDS_CREDITS__UNUSED_MASK 0xFFFF0000L
3822//SPI_SX_EXPORT_BUFFER_SIZES
3823#define SPI_SX_EXPORT_BUFFER_SIZES__COLOR_BUFFER_SIZE__SHIFT 0x0
3824#define SPI_SX_EXPORT_BUFFER_SIZES__POSITION_BUFFER_SIZE__SHIFT 0x10
3825#define SPI_SX_EXPORT_BUFFER_SIZES__COLOR_BUFFER_SIZE_MASK 0x0000FFFFL
3826#define SPI_SX_EXPORT_BUFFER_SIZES__POSITION_BUFFER_SIZE_MASK 0xFFFF0000L
3827//SPI_SX_SCOREBOARD_BUFFER_SIZES
3828#define SPI_SX_SCOREBOARD_BUFFER_SIZES__COLOR_SCOREBOARD_SIZE__SHIFT 0x0
3829#define SPI_SX_SCOREBOARD_BUFFER_SIZES__POSITION_SCOREBOARD_SIZE__SHIFT 0x10
3830#define SPI_SX_SCOREBOARD_BUFFER_SIZES__COLOR_SCOREBOARD_SIZE_MASK 0x0000FFFFL
3831#define SPI_SX_SCOREBOARD_BUFFER_SIZES__POSITION_SCOREBOARD_SIZE_MASK 0xFFFF0000L
3832//SPI_CSQ_WF_ACTIVE_STATUS
3833#define SPI_CSQ_WF_ACTIVE_STATUS__ACTIVE__SHIFT 0x0
3834#define SPI_CSQ_WF_ACTIVE_STATUS__ACTIVE_MASK 0xFFFFFFFFL
3835//SPI_CSQ_WF_ACTIVE_COUNT_0
3836#define SPI_CSQ_WF_ACTIVE_COUNT_0__COUNT__SHIFT 0x0
3837#define SPI_CSQ_WF_ACTIVE_COUNT_0__EVENTS__SHIFT 0x10
3838#define SPI_CSQ_WF_ACTIVE_COUNT_0__COUNT_MASK 0x000007FFL
3839#define SPI_CSQ_WF_ACTIVE_COUNT_0__EVENTS_MASK 0x07FF0000L
3840//SPI_CSQ_WF_ACTIVE_COUNT_1
3841#define SPI_CSQ_WF_ACTIVE_COUNT_1__COUNT__SHIFT 0x0
3842#define SPI_CSQ_WF_ACTIVE_COUNT_1__EVENTS__SHIFT 0x10
3843#define SPI_CSQ_WF_ACTIVE_COUNT_1__COUNT_MASK 0x000007FFL
3844#define SPI_CSQ_WF_ACTIVE_COUNT_1__EVENTS_MASK 0x07FF0000L
3845//SPI_CSQ_WF_ACTIVE_COUNT_2
3846#define SPI_CSQ_WF_ACTIVE_COUNT_2__COUNT__SHIFT 0x0
3847#define SPI_CSQ_WF_ACTIVE_COUNT_2__EVENTS__SHIFT 0x10
3848#define SPI_CSQ_WF_ACTIVE_COUNT_2__COUNT_MASK 0x000007FFL
3849#define SPI_CSQ_WF_ACTIVE_COUNT_2__EVENTS_MASK 0x07FF0000L
3850//SPI_CSQ_WF_ACTIVE_COUNT_3
3851#define SPI_CSQ_WF_ACTIVE_COUNT_3__COUNT__SHIFT 0x0
3852#define SPI_CSQ_WF_ACTIVE_COUNT_3__EVENTS__SHIFT 0x10
3853#define SPI_CSQ_WF_ACTIVE_COUNT_3__COUNT_MASK 0x000007FFL
3854#define SPI_CSQ_WF_ACTIVE_COUNT_3__EVENTS_MASK 0x07FF0000L
3855//SPI_CSQ_WF_ACTIVE_COUNT_4
3856#define SPI_CSQ_WF_ACTIVE_COUNT_4__COUNT__SHIFT 0x0
3857#define SPI_CSQ_WF_ACTIVE_COUNT_4__EVENTS__SHIFT 0x10
3858#define SPI_CSQ_WF_ACTIVE_COUNT_4__COUNT_MASK 0x000007FFL
3859#define SPI_CSQ_WF_ACTIVE_COUNT_4__EVENTS_MASK 0x07FF0000L
3860//SPI_CSQ_WF_ACTIVE_COUNT_5
3861#define SPI_CSQ_WF_ACTIVE_COUNT_5__COUNT__SHIFT 0x0
3862#define SPI_CSQ_WF_ACTIVE_COUNT_5__EVENTS__SHIFT 0x10
3863#define SPI_CSQ_WF_ACTIVE_COUNT_5__COUNT_MASK 0x000007FFL
3864#define SPI_CSQ_WF_ACTIVE_COUNT_5__EVENTS_MASK 0x07FF0000L
3865//SPI_CSQ_WF_ACTIVE_COUNT_6
3866#define SPI_CSQ_WF_ACTIVE_COUNT_6__COUNT__SHIFT 0x0
3867#define SPI_CSQ_WF_ACTIVE_COUNT_6__EVENTS__SHIFT 0x10
3868#define SPI_CSQ_WF_ACTIVE_COUNT_6__COUNT_MASK 0x000007FFL
3869#define SPI_CSQ_WF_ACTIVE_COUNT_6__EVENTS_MASK 0x07FF0000L
3870//SPI_CSQ_WF_ACTIVE_COUNT_7
3871#define SPI_CSQ_WF_ACTIVE_COUNT_7__COUNT__SHIFT 0x0
3872#define SPI_CSQ_WF_ACTIVE_COUNT_7__EVENTS__SHIFT 0x10
3873#define SPI_CSQ_WF_ACTIVE_COUNT_7__COUNT_MASK 0x000007FFL
3874#define SPI_CSQ_WF_ACTIVE_COUNT_7__EVENTS_MASK 0x07FF0000L
3875//SPI_LB_DATA_WAVES
3876#define SPI_LB_DATA_WAVES__COUNT0__SHIFT 0x0
3877#define SPI_LB_DATA_WAVES__COUNT1__SHIFT 0x10
3878#define SPI_LB_DATA_WAVES__COUNT0_MASK 0x0000FFFFL
3879#define SPI_LB_DATA_WAVES__COUNT1_MASK 0xFFFF0000L
3880//SPI_LB_DATA_PERCU_WAVE_HSGS
3881#define SPI_LB_DATA_PERCU_WAVE_HSGS__CU_USED_HS__SHIFT 0x0
3882#define SPI_LB_DATA_PERCU_WAVE_HSGS__CU_USED_GS__SHIFT 0x10
3883#define SPI_LB_DATA_PERCU_WAVE_HSGS__CU_USED_HS_MASK 0x0000FFFFL
3884#define SPI_LB_DATA_PERCU_WAVE_HSGS__CU_USED_GS_MASK 0xFFFF0000L
3885//SPI_LB_DATA_PERCU_WAVE_VSPS
3886#define SPI_LB_DATA_PERCU_WAVE_VSPS__CU_USED_VS__SHIFT 0x0
3887#define SPI_LB_DATA_PERCU_WAVE_VSPS__CU_USED_PS__SHIFT 0x10
3888#define SPI_LB_DATA_PERCU_WAVE_VSPS__CU_USED_VS_MASK 0x0000FFFFL
3889#define SPI_LB_DATA_PERCU_WAVE_VSPS__CU_USED_PS_MASK 0xFFFF0000L
3890//SPI_LB_DATA_PERCU_WAVE_CS
3891#define SPI_LB_DATA_PERCU_WAVE_CS__ACTIVE__SHIFT 0x0
3892#define SPI_LB_DATA_PERCU_WAVE_CS__ACTIVE_MASK 0xFFFFL
3893//SPI_P0_TRAP_SCREEN_PSBA_LO
3894#define SPI_P0_TRAP_SCREEN_PSBA_LO__MEM_BASE__SHIFT 0x0
3895#define SPI_P0_TRAP_SCREEN_PSBA_LO__MEM_BASE_MASK 0xFFFFFFFFL
3896//SPI_P0_TRAP_SCREEN_PSBA_HI
3897#define SPI_P0_TRAP_SCREEN_PSBA_HI__MEM_BASE__SHIFT 0x0
3898#define SPI_P0_TRAP_SCREEN_PSBA_HI__MEM_BASE_MASK 0xFFL
3899//SPI_P0_TRAP_SCREEN_PSMA_LO
3900#define SPI_P0_TRAP_SCREEN_PSMA_LO__MEM_BASE__SHIFT 0x0
3901#define SPI_P0_TRAP_SCREEN_PSMA_LO__MEM_BASE_MASK 0xFFFFFFFFL
3902//SPI_P0_TRAP_SCREEN_PSMA_HI
3903#define SPI_P0_TRAP_SCREEN_PSMA_HI__MEM_BASE__SHIFT 0x0
3904#define SPI_P0_TRAP_SCREEN_PSMA_HI__MEM_BASE_MASK 0xFFL
3905//SPI_P0_TRAP_SCREEN_GPR_MIN
3906#define SPI_P0_TRAP_SCREEN_GPR_MIN__VGPR_MIN__SHIFT 0x0
3907#define SPI_P0_TRAP_SCREEN_GPR_MIN__SGPR_MIN__SHIFT 0x6
3908#define SPI_P0_TRAP_SCREEN_GPR_MIN__VGPR_MIN_MASK 0x003FL
3909#define SPI_P0_TRAP_SCREEN_GPR_MIN__SGPR_MIN_MASK 0x03C0L
3910//SPI_P1_TRAP_SCREEN_PSBA_LO
3911#define SPI_P1_TRAP_SCREEN_PSBA_LO__MEM_BASE__SHIFT 0x0
3912#define SPI_P1_TRAP_SCREEN_PSBA_LO__MEM_BASE_MASK 0xFFFFFFFFL
3913//SPI_P1_TRAP_SCREEN_PSBA_HI
3914#define SPI_P1_TRAP_SCREEN_PSBA_HI__MEM_BASE__SHIFT 0x0
3915#define SPI_P1_TRAP_SCREEN_PSBA_HI__MEM_BASE_MASK 0xFFL
3916//SPI_P1_TRAP_SCREEN_PSMA_LO
3917#define SPI_P1_TRAP_SCREEN_PSMA_LO__MEM_BASE__SHIFT 0x0
3918#define SPI_P1_TRAP_SCREEN_PSMA_LO__MEM_BASE_MASK 0xFFFFFFFFL
3919//SPI_P1_TRAP_SCREEN_PSMA_HI
3920#define SPI_P1_TRAP_SCREEN_PSMA_HI__MEM_BASE__SHIFT 0x0
3921#define SPI_P1_TRAP_SCREEN_PSMA_HI__MEM_BASE_MASK 0xFFL
3922//SPI_P1_TRAP_SCREEN_GPR_MIN
3923#define SPI_P1_TRAP_SCREEN_GPR_MIN__VGPR_MIN__SHIFT 0x0
3924#define SPI_P1_TRAP_SCREEN_GPR_MIN__SGPR_MIN__SHIFT 0x6
3925#define SPI_P1_TRAP_SCREEN_GPR_MIN__VGPR_MIN_MASK 0x003FL
3926#define SPI_P1_TRAP_SCREEN_GPR_MIN__SGPR_MIN_MASK 0x03C0L
3927
3928
3929// addressBlock: gc_tpdec
3930//TD_CNTL
3931#define TD_CNTL__SYNC_PHASE_SH__SHIFT 0x0
3932#define TD_CNTL__SYNC_PHASE_VC_SMX__SHIFT 0x4
3933#define TD_CNTL__PAD_STALL_EN__SHIFT 0x8
3934#define TD_CNTL__EXTEND_LDS_STALL__SHIFT 0x9
3935#define TD_CNTL__LDS_STALL_PHASE_ADJUST__SHIFT 0xb
3936#define TD_CNTL__PRECISION_COMPATIBILITY__SHIFT 0xf
3937#define TD_CNTL__GATHER4_FLOAT_MODE__SHIFT 0x10
3938#define TD_CNTL__LD_FLOAT_MODE__SHIFT 0x12
3939#define TD_CNTL__GATHER4_DX9_MODE__SHIFT 0x13
3940#define TD_CNTL__DISABLE_POWER_THROTTLE__SHIFT 0x14
3941#define TD_CNTL__ENABLE_ROUND_TO_ZERO__SHIFT 0x15
3942#define TD_CNTL__DISABLE_2BIT_SIGNED_FORMAT__SHIFT 0x17
3943#define TD_CNTL__DISABLE_MM_QNAN_COMPARE_RESULT__SHIFT 0x18
3944#define TD_CNTL__SYNC_PHASE_SH_MASK 0x00000003L
3945#define TD_CNTL__SYNC_PHASE_VC_SMX_MASK 0x00000030L
3946#define TD_CNTL__PAD_STALL_EN_MASK 0x00000100L
3947#define TD_CNTL__EXTEND_LDS_STALL_MASK 0x00000600L
3948#define TD_CNTL__LDS_STALL_PHASE_ADJUST_MASK 0x00001800L
3949#define TD_CNTL__PRECISION_COMPATIBILITY_MASK 0x00008000L
3950#define TD_CNTL__GATHER4_FLOAT_MODE_MASK 0x00010000L
3951#define TD_CNTL__LD_FLOAT_MODE_MASK 0x00040000L
3952#define TD_CNTL__GATHER4_DX9_MODE_MASK 0x00080000L
3953#define TD_CNTL__DISABLE_POWER_THROTTLE_MASK 0x00100000L
3954#define TD_CNTL__ENABLE_ROUND_TO_ZERO_MASK 0x00200000L
3955#define TD_CNTL__DISABLE_2BIT_SIGNED_FORMAT_MASK 0x00800000L
3956#define TD_CNTL__DISABLE_MM_QNAN_COMPARE_RESULT_MASK 0x01000000L
3957//TD_STATUS
3958#define TD_STATUS__BUSY__SHIFT 0x1f
3959#define TD_STATUS__BUSY_MASK 0x80000000L
3960//TD_DSM_CNTL
3961#define TD_DSM_CNTL__TD_SS_FIFO_LO_DSM_IRRITATOR_DATA__SHIFT 0x0
3962#define TD_DSM_CNTL__TD_SS_FIFO_LO_ENABLE_SINGLE_WRITE__SHIFT 0x2
3963#define TD_DSM_CNTL__TD_SS_FIFO_HI_DSM_IRRITATOR_DATA__SHIFT 0x3
3964#define TD_DSM_CNTL__TD_SS_FIFO_HI_ENABLE_SINGLE_WRITE__SHIFT 0x5
3965#define TD_DSM_CNTL__TD_CS_FIFO_DSM_IRRITATOR_DATA__SHIFT 0x6
3966#define TD_DSM_CNTL__TD_CS_FIFO_ENABLE_SINGLE_WRITE__SHIFT 0x8
3967#define TD_DSM_CNTL__TD_SS_FIFO_LO_DSM_IRRITATOR_DATA_MASK 0x00000003L
3968#define TD_DSM_CNTL__TD_SS_FIFO_LO_ENABLE_SINGLE_WRITE_MASK 0x00000004L
3969#define TD_DSM_CNTL__TD_SS_FIFO_HI_DSM_IRRITATOR_DATA_MASK 0x00000018L
3970#define TD_DSM_CNTL__TD_SS_FIFO_HI_ENABLE_SINGLE_WRITE_MASK 0x00000020L
3971#define TD_DSM_CNTL__TD_CS_FIFO_DSM_IRRITATOR_DATA_MASK 0x000000C0L
3972#define TD_DSM_CNTL__TD_CS_FIFO_ENABLE_SINGLE_WRITE_MASK 0x00000100L
3973//TD_DSM_CNTL2
3974#define TD_DSM_CNTL2__TD_SS_FIFO_LO_ENABLE_ERROR_INJECT__SHIFT 0x0
3975#define TD_DSM_CNTL2__TD_SS_FIFO_LO_SELECT_INJECT_DELAY__SHIFT 0x2
3976#define TD_DSM_CNTL2__TD_SS_FIFO_HI_ENABLE_ERROR_INJECT__SHIFT 0x3
3977#define TD_DSM_CNTL2__TD_SS_FIFO_HI_SELECT_INJECT_DELAY__SHIFT 0x5
3978#define TD_DSM_CNTL2__TD_CS_FIFO_ENABLE_ERROR_INJECT__SHIFT 0x6
3979#define TD_DSM_CNTL2__TD_CS_FIFO_SELECT_INJECT_DELAY__SHIFT 0x8
3980#define TD_DSM_CNTL2__TD_INJECT_DELAY__SHIFT 0x1a
3981#define TD_DSM_CNTL2__TD_SS_FIFO_LO_ENABLE_ERROR_INJECT_MASK 0x00000003L
3982#define TD_DSM_CNTL2__TD_SS_FIFO_LO_SELECT_INJECT_DELAY_MASK 0x00000004L
3983#define TD_DSM_CNTL2__TD_SS_FIFO_HI_ENABLE_ERROR_INJECT_MASK 0x00000018L
3984#define TD_DSM_CNTL2__TD_SS_FIFO_HI_SELECT_INJECT_DELAY_MASK 0x00000020L
3985#define TD_DSM_CNTL2__TD_CS_FIFO_ENABLE_ERROR_INJECT_MASK 0x000000C0L
3986#define TD_DSM_CNTL2__TD_CS_FIFO_SELECT_INJECT_DELAY_MASK 0x00000100L
3987#define TD_DSM_CNTL2__TD_INJECT_DELAY_MASK 0xFC000000L
3988//TD_SCRATCH
3989#define TD_SCRATCH__SCRATCH__SHIFT 0x0
3990#define TD_SCRATCH__SCRATCH_MASK 0xFFFFFFFFL
3991//TA_CNTL
3992#define TA_CNTL__FX_XNACK_CREDIT__SHIFT 0x0
3993#define TA_CNTL__SQ_XNACK_CREDIT__SHIFT 0x9
3994#define TA_CNTL__TC_DATA_CREDIT__SHIFT 0xd
3995#define TA_CNTL__ALIGNER_CREDIT__SHIFT 0x10
3996#define TA_CNTL__TD_FIFO_CREDIT__SHIFT 0x16
3997#define TA_CNTL__FX_XNACK_CREDIT_MASK 0x0000007FL
3998#define TA_CNTL__SQ_XNACK_CREDIT_MASK 0x00001E00L
3999#define TA_CNTL__TC_DATA_CREDIT_MASK 0x0000E000L
4000#define TA_CNTL__ALIGNER_CREDIT_MASK 0x001F0000L
4001#define TA_CNTL__TD_FIFO_CREDIT_MASK 0xFFC00000L
4002//TA_CNTL_AUX
4003#define TA_CNTL_AUX__SCOAL_DSWIZZLE_N__SHIFT 0x0
4004#define TA_CNTL_AUX__RESERVED__SHIFT 0x1
4005#define TA_CNTL_AUX__TFAULT_EN_OVERRIDE__SHIFT 0x5
4006#define TA_CNTL_AUX__GATHERH_DST_SEL__SHIFT 0x6
4007#define TA_CNTL_AUX__DISABLE_GATHER4_BC_SWIZZLE__SHIFT 0x7
4008#define TA_CNTL_AUX__NONIMG_ANISO_BYPASS__SHIFT 0x9
4009#define TA_CNTL_AUX__ANISO_HALF_THRESH__SHIFT 0xa
4010#define TA_CNTL_AUX__ANISO_ERROR_FP_VBIAS__SHIFT 0xc
4011#define TA_CNTL_AUX__ANISO_STEP_ORDER__SHIFT 0xd
4012#define TA_CNTL_AUX__ANISO_STEP__SHIFT 0xe
4013#define TA_CNTL_AUX__MINMAG_UNNORM__SHIFT 0xf
4014#define TA_CNTL_AUX__ANISO_WEIGHT_MODE__SHIFT 0x10
4015#define TA_CNTL_AUX__ANISO_RATIO_LUT__SHIFT 0x11
4016#define TA_CNTL_AUX__ANISO_TAP__SHIFT 0x12
4017#define TA_CNTL_AUX__ANISO_MIP_ADJ_MODE__SHIFT 0x13
4018#define TA_CNTL_AUX__DETERMINISM_RESERVED_DISABLE__SHIFT 0x14
4019#define TA_CNTL_AUX__DETERMINISM_OPCODE_STRICT_DISABLE__SHIFT 0x15
4020#define TA_CNTL_AUX__DETERMINISM_MISC_DISABLE__SHIFT 0x16
4021#define TA_CNTL_AUX__DETERMINISM_SAMPLE_C_DFMT_DISABLE__SHIFT 0x17
4022#define TA_CNTL_AUX__DETERMINISM_SAMPLER_MSAA_DISABLE__SHIFT 0x18
4023#define TA_CNTL_AUX__DETERMINISM_WRITEOP_READFMT_DISABLE__SHIFT 0x19
4024#define TA_CNTL_AUX__DETERMINISM_DFMT_NFMT_DISABLE__SHIFT 0x1a
4025#define TA_CNTL_AUX__DISABLE_DWORD_X2_COALESCE__SHIFT 0x1b
4026#define TA_CNTL_AUX__CUBEMAP_SLICE_CLAMP__SHIFT 0x1c
4027#define TA_CNTL_AUX__TRUNC_SMALL_NEG__SHIFT 0x1d
4028#define TA_CNTL_AUX__ARRAY_ROUND_MODE__SHIFT 0x1e
4029#define TA_CNTL_AUX__SCOAL_DSWIZZLE_N_MASK 0x00000001L
4030#define TA_CNTL_AUX__RESERVED_MASK 0x0000000EL
4031#define TA_CNTL_AUX__TFAULT_EN_OVERRIDE_MASK 0x00000020L
4032#define TA_CNTL_AUX__GATHERH_DST_SEL_MASK 0x00000040L
4033#define TA_CNTL_AUX__DISABLE_GATHER4_BC_SWIZZLE_MASK 0x00000080L
4034#define TA_CNTL_AUX__NONIMG_ANISO_BYPASS_MASK 0x00000200L
4035#define TA_CNTL_AUX__ANISO_HALF_THRESH_MASK 0x00000C00L
4036#define TA_CNTL_AUX__ANISO_ERROR_FP_VBIAS_MASK 0x00001000L
4037#define TA_CNTL_AUX__ANISO_STEP_ORDER_MASK 0x00002000L
4038#define TA_CNTL_AUX__ANISO_STEP_MASK 0x00004000L
4039#define TA_CNTL_AUX__MINMAG_UNNORM_MASK 0x00008000L
4040#define TA_CNTL_AUX__ANISO_WEIGHT_MODE_MASK 0x00010000L
4041#define TA_CNTL_AUX__ANISO_RATIO_LUT_MASK 0x00020000L
4042#define TA_CNTL_AUX__ANISO_TAP_MASK 0x00040000L
4043#define TA_CNTL_AUX__ANISO_MIP_ADJ_MODE_MASK 0x00080000L
4044#define TA_CNTL_AUX__DETERMINISM_RESERVED_DISABLE_MASK 0x00100000L
4045#define TA_CNTL_AUX__DETERMINISM_OPCODE_STRICT_DISABLE_MASK 0x00200000L
4046#define TA_CNTL_AUX__DETERMINISM_MISC_DISABLE_MASK 0x00400000L
4047#define TA_CNTL_AUX__DETERMINISM_SAMPLE_C_DFMT_DISABLE_MASK 0x00800000L
4048#define TA_CNTL_AUX__DETERMINISM_SAMPLER_MSAA_DISABLE_MASK 0x01000000L
4049#define TA_CNTL_AUX__DETERMINISM_WRITEOP_READFMT_DISABLE_MASK 0x02000000L
4050#define TA_CNTL_AUX__DETERMINISM_DFMT_NFMT_DISABLE_MASK 0x04000000L
4051#define TA_CNTL_AUX__DISABLE_DWORD_X2_COALESCE_MASK 0x08000000L
4052#define TA_CNTL_AUX__CUBEMAP_SLICE_CLAMP_MASK 0x10000000L
4053#define TA_CNTL_AUX__TRUNC_SMALL_NEG_MASK 0x20000000L
4054#define TA_CNTL_AUX__ARRAY_ROUND_MODE_MASK 0xC0000000L
4055//TA_RESERVED_010C
4056#define TA_RESERVED_010C__Unused__SHIFT 0x0
4057#define TA_RESERVED_010C__Unused_MASK 0xFFFFFFFFL
4058//TA_STATUS
4059#define TA_STATUS__FG_PFIFO_EMPTYB__SHIFT 0xc
4060#define TA_STATUS__FG_LFIFO_EMPTYB__SHIFT 0xd
4061#define TA_STATUS__FG_SFIFO_EMPTYB__SHIFT 0xe
4062#define TA_STATUS__FL_PFIFO_EMPTYB__SHIFT 0x10
4063#define TA_STATUS__FL_LFIFO_EMPTYB__SHIFT 0x11
4064#define TA_STATUS__FL_SFIFO_EMPTYB__SHIFT 0x12
4065#define TA_STATUS__FA_PFIFO_EMPTYB__SHIFT 0x14
4066#define TA_STATUS__FA_LFIFO_EMPTYB__SHIFT 0x15
4067#define TA_STATUS__FA_SFIFO_EMPTYB__SHIFT 0x16
4068#define TA_STATUS__IN_BUSY__SHIFT 0x18
4069#define TA_STATUS__FG_BUSY__SHIFT 0x19
4070#define TA_STATUS__LA_BUSY__SHIFT 0x1a
4071#define TA_STATUS__FL_BUSY__SHIFT 0x1b
4072#define TA_STATUS__TA_BUSY__SHIFT 0x1c
4073#define TA_STATUS__FA_BUSY__SHIFT 0x1d
4074#define TA_STATUS__AL_BUSY__SHIFT 0x1e
4075#define TA_STATUS__BUSY__SHIFT 0x1f
4076#define TA_STATUS__FG_PFIFO_EMPTYB_MASK 0x00001000L
4077#define TA_STATUS__FG_LFIFO_EMPTYB_MASK 0x00002000L
4078#define TA_STATUS__FG_SFIFO_EMPTYB_MASK 0x00004000L
4079#define TA_STATUS__FL_PFIFO_EMPTYB_MASK 0x00010000L
4080#define TA_STATUS__FL_LFIFO_EMPTYB_MASK 0x00020000L
4081#define TA_STATUS__FL_SFIFO_EMPTYB_MASK 0x00040000L
4082#define TA_STATUS__FA_PFIFO_EMPTYB_MASK 0x00100000L
4083#define TA_STATUS__FA_LFIFO_EMPTYB_MASK 0x00200000L
4084#define TA_STATUS__FA_SFIFO_EMPTYB_MASK 0x00400000L
4085#define TA_STATUS__IN_BUSY_MASK 0x01000000L
4086#define TA_STATUS__FG_BUSY_MASK 0x02000000L
4087#define TA_STATUS__LA_BUSY_MASK 0x04000000L
4088#define TA_STATUS__FL_BUSY_MASK 0x08000000L
4089#define TA_STATUS__TA_BUSY_MASK 0x10000000L
4090#define TA_STATUS__FA_BUSY_MASK 0x20000000L
4091#define TA_STATUS__AL_BUSY_MASK 0x40000000L
4092#define TA_STATUS__BUSY_MASK 0x80000000L
4093//TA_SCRATCH
4094#define TA_SCRATCH__SCRATCH__SHIFT 0x0
4095#define TA_SCRATCH__SCRATCH_MASK 0xFFFFFFFFL
4096
4097
4098// addressBlock: gc_gdsdec
4099//GDS_CONFIG
4100#define GDS_CONFIG__SH0_GPR_PHASE_SEL__SHIFT 0x1
4101#define GDS_CONFIG__SH1_GPR_PHASE_SEL__SHIFT 0x3
4102#define GDS_CONFIG__SH2_GPR_PHASE_SEL__SHIFT 0x5
4103#define GDS_CONFIG__SH3_GPR_PHASE_SEL__SHIFT 0x7
4104#define GDS_CONFIG__SH0_GPR_PHASE_SEL_MASK 0x00000006L
4105#define GDS_CONFIG__SH1_GPR_PHASE_SEL_MASK 0x00000018L
4106#define GDS_CONFIG__SH2_GPR_PHASE_SEL_MASK 0x00000060L
4107#define GDS_CONFIG__SH3_GPR_PHASE_SEL_MASK 0x00000180L
4108//GDS_CNTL_STATUS
4109#define GDS_CNTL_STATUS__GDS_BUSY__SHIFT 0x0
4110#define GDS_CNTL_STATUS__GRBM_WBUF_BUSY__SHIFT 0x1
4111#define GDS_CNTL_STATUS__ORD_APP_BUSY__SHIFT 0x2
4112#define GDS_CNTL_STATUS__DS_BANK_CONFLICT__SHIFT 0x3
4113#define GDS_CNTL_STATUS__DS_ADDR_CONFLICT__SHIFT 0x4
4114#define GDS_CNTL_STATUS__DS_WR_CLAMP__SHIFT 0x5
4115#define GDS_CNTL_STATUS__DS_RD_CLAMP__SHIFT 0x6
4116#define GDS_CNTL_STATUS__GRBM_RBUF_BUSY__SHIFT 0x7
4117#define GDS_CNTL_STATUS__DS_BUSY__SHIFT 0x8
4118#define GDS_CNTL_STATUS__GWS_BUSY__SHIFT 0x9
4119#define GDS_CNTL_STATUS__ORD_FIFO_BUSY__SHIFT 0xa
4120#define GDS_CNTL_STATUS__CREDIT_BUSY0__SHIFT 0xb
4121#define GDS_CNTL_STATUS__CREDIT_BUSY1__SHIFT 0xc
4122#define GDS_CNTL_STATUS__CREDIT_BUSY2__SHIFT 0xd
4123#define GDS_CNTL_STATUS__CREDIT_BUSY3__SHIFT 0xe
4124#define GDS_CNTL_STATUS__GDS_BUSY_MASK 0x00000001L
4125#define GDS_CNTL_STATUS__GRBM_WBUF_BUSY_MASK 0x00000002L
4126#define GDS_CNTL_STATUS__ORD_APP_BUSY_MASK 0x00000004L
4127#define GDS_CNTL_STATUS__DS_BANK_CONFLICT_MASK 0x00000008L
4128#define GDS_CNTL_STATUS__DS_ADDR_CONFLICT_MASK 0x00000010L
4129#define GDS_CNTL_STATUS__DS_WR_CLAMP_MASK 0x00000020L
4130#define GDS_CNTL_STATUS__DS_RD_CLAMP_MASK 0x00000040L
4131#define GDS_CNTL_STATUS__GRBM_RBUF_BUSY_MASK 0x00000080L
4132#define GDS_CNTL_STATUS__DS_BUSY_MASK 0x00000100L
4133#define GDS_CNTL_STATUS__GWS_BUSY_MASK 0x00000200L
4134#define GDS_CNTL_STATUS__ORD_FIFO_BUSY_MASK 0x00000400L
4135#define GDS_CNTL_STATUS__CREDIT_BUSY0_MASK 0x00000800L
4136#define GDS_CNTL_STATUS__CREDIT_BUSY1_MASK 0x00001000L
4137#define GDS_CNTL_STATUS__CREDIT_BUSY2_MASK 0x00002000L
4138#define GDS_CNTL_STATUS__CREDIT_BUSY3_MASK 0x00004000L
4139//GDS_ENHANCE2
4140#define GDS_ENHANCE2__MISC__SHIFT 0x0
4141#define GDS_ENHANCE2__UNUSED__SHIFT 0x10
4142#define GDS_ENHANCE2__MISC_MASK 0x0000FFFFL
4143#define GDS_ENHANCE2__UNUSED_MASK 0xFFFF0000L
4144//GDS_PROTECTION_FAULT
4145#define GDS_PROTECTION_FAULT__FAULT_DETECTED__SHIFT 0x1
4146#define GDS_PROTECTION_FAULT__GRBM__SHIFT 0x2
4147#define GDS_PROTECTION_FAULT__SH_ID__SHIFT 0x3
4148#define GDS_PROTECTION_FAULT__CU_ID__SHIFT 0x6
4149#define GDS_PROTECTION_FAULT__SIMD_ID__SHIFT 0xa
4150#define GDS_PROTECTION_FAULT__WAVE_ID__SHIFT 0xc
4151#define GDS_PROTECTION_FAULT__ADDRESS__SHIFT 0x10
4152#define GDS_PROTECTION_FAULT__FAULT_DETECTED_MASK 0x00000002L
4153#define GDS_PROTECTION_FAULT__GRBM_MASK 0x00000004L
4154#define GDS_PROTECTION_FAULT__SH_ID_MASK 0x00000038L
4155#define GDS_PROTECTION_FAULT__CU_ID_MASK 0x000003C0L
4156#define GDS_PROTECTION_FAULT__SIMD_ID_MASK 0x00000C00L
4157#define GDS_PROTECTION_FAULT__WAVE_ID_MASK 0x0000F000L
4158#define GDS_PROTECTION_FAULT__ADDRESS_MASK 0xFFFF0000L
4159//GDS_VM_PROTECTION_FAULT
4160#define GDS_VM_PROTECTION_FAULT__FAULT_DETECTED__SHIFT 0x1
4161#define GDS_VM_PROTECTION_FAULT__GWS__SHIFT 0x2
4162#define GDS_VM_PROTECTION_FAULT__OA__SHIFT 0x3
4163#define GDS_VM_PROTECTION_FAULT__GRBM__SHIFT 0x4
4164#define GDS_VM_PROTECTION_FAULT__VMID__SHIFT 0x8
4165#define GDS_VM_PROTECTION_FAULT__ADDRESS__SHIFT 0x10
4166#define GDS_VM_PROTECTION_FAULT__FAULT_DETECTED_MASK 0x00000002L
4167#define GDS_VM_PROTECTION_FAULT__GWS_MASK 0x00000004L
4168#define GDS_VM_PROTECTION_FAULT__OA_MASK 0x00000008L
4169#define GDS_VM_PROTECTION_FAULT__GRBM_MASK 0x00000010L
4170#define GDS_VM_PROTECTION_FAULT__VMID_MASK 0x00000F00L
4171#define GDS_VM_PROTECTION_FAULT__ADDRESS_MASK 0xFFFF0000L
4172//GDS_DSM_CNTL
4173#define GDS_DSM_CNTL__SEL_DSM_GDS_MEM_IRRITATOR_DATA_0__SHIFT 0x0
4174#define GDS_DSM_CNTL__SEL_DSM_GDS_MEM_IRRITATOR_DATA_1__SHIFT 0x1
4175#define GDS_DSM_CNTL__GDS_MEM_ENABLE_SINGLE_WRITE__SHIFT 0x2
4176#define GDS_DSM_CNTL__SEL_DSM_GDS_INPUT_QUEUE_IRRITATOR_DATA_0__SHIFT 0x3
4177#define GDS_DSM_CNTL__SEL_DSM_GDS_INPUT_QUEUE_IRRITATOR_DATA_1__SHIFT 0x4
4178#define GDS_DSM_CNTL__GDS_INPUT_QUEUE_ENABLE_SINGLE_WRITE__SHIFT 0x5
4179#define GDS_DSM_CNTL__SEL_DSM_GDS_PHY_CMD_RAM_IRRITATOR_DATA_0__SHIFT 0x6
4180#define GDS_DSM_CNTL__SEL_DSM_GDS_PHY_CMD_RAM_IRRITATOR_DATA_1__SHIFT 0x7
4181#define GDS_DSM_CNTL__GDS_PHY_CMD_RAM_ENABLE_SINGLE_WRITE__SHIFT 0x8
4182#define GDS_DSM_CNTL__SEL_DSM_GDS_PHY_DATA_RAM_IRRITATOR_DATA_0__SHIFT 0x9
4183#define GDS_DSM_CNTL__SEL_DSM_GDS_PHY_DATA_RAM_IRRITATOR_DATA_1__SHIFT 0xa
4184#define GDS_DSM_CNTL__GDS_PHY_DATA_RAM_ENABLE_SINGLE_WRITE__SHIFT 0xb
4185#define GDS_DSM_CNTL__SEL_DSM_GDS_PIPE_MEM_IRRITATOR_DATA_0__SHIFT 0xc
4186#define GDS_DSM_CNTL__SEL_DSM_GDS_PIPE_MEM_IRRITATOR_DATA_1__SHIFT 0xd
4187#define GDS_DSM_CNTL__GDS_PIPE_MEM_ENABLE_SINGLE_WRITE__SHIFT 0xe
4188#define GDS_DSM_CNTL__UNUSED__SHIFT 0xf
4189#define GDS_DSM_CNTL__SEL_DSM_GDS_MEM_IRRITATOR_DATA_0_MASK 0x00000001L
4190#define GDS_DSM_CNTL__SEL_DSM_GDS_MEM_IRRITATOR_DATA_1_MASK 0x00000002L
4191#define GDS_DSM_CNTL__GDS_MEM_ENABLE_SINGLE_WRITE_MASK 0x00000004L
4192#define GDS_DSM_CNTL__SEL_DSM_GDS_INPUT_QUEUE_IRRITATOR_DATA_0_MASK 0x00000008L
4193#define GDS_DSM_CNTL__SEL_DSM_GDS_INPUT_QUEUE_IRRITATOR_DATA_1_MASK 0x00000010L
4194#define GDS_DSM_CNTL__GDS_INPUT_QUEUE_ENABLE_SINGLE_WRITE_MASK 0x00000020L
4195#define GDS_DSM_CNTL__SEL_DSM_GDS_PHY_CMD_RAM_IRRITATOR_DATA_0_MASK 0x00000040L
4196#define GDS_DSM_CNTL__SEL_DSM_GDS_PHY_CMD_RAM_IRRITATOR_DATA_1_MASK 0x00000080L
4197#define GDS_DSM_CNTL__GDS_PHY_CMD_RAM_ENABLE_SINGLE_WRITE_MASK 0x00000100L
4198#define GDS_DSM_CNTL__SEL_DSM_GDS_PHY_DATA_RAM_IRRITATOR_DATA_0_MASK 0x00000200L
4199#define GDS_DSM_CNTL__SEL_DSM_GDS_PHY_DATA_RAM_IRRITATOR_DATA_1_MASK 0x00000400L
4200#define GDS_DSM_CNTL__GDS_PHY_DATA_RAM_ENABLE_SINGLE_WRITE_MASK 0x00000800L
4201#define GDS_DSM_CNTL__SEL_DSM_GDS_PIPE_MEM_IRRITATOR_DATA_0_MASK 0x00001000L
4202#define GDS_DSM_CNTL__SEL_DSM_GDS_PIPE_MEM_IRRITATOR_DATA_1_MASK 0x00002000L
4203#define GDS_DSM_CNTL__GDS_PIPE_MEM_ENABLE_SINGLE_WRITE_MASK 0x00004000L
4204#define GDS_DSM_CNTL__UNUSED_MASK 0xFFFF8000L
4205//GDS_DSM_CNTL2
4206#define GDS_DSM_CNTL2__GDS_MEM_ENABLE_ERROR_INJECT__SHIFT 0x0
4207#define GDS_DSM_CNTL2__GDS_MEM_SELECT_INJECT_DELAY__SHIFT 0x2
4208#define GDS_DSM_CNTL2__GDS_INPUT_QUEUE_ENABLE_ERROR_INJECT__SHIFT 0x3
4209#define GDS_DSM_CNTL2__GDS_INPUT_QUEUE_SELECT_INJECT_DELAY__SHIFT 0x5
4210#define GDS_DSM_CNTL2__GDS_PHY_CMD_RAM_ENABLE_ERROR_INJECT__SHIFT 0x6
4211#define GDS_DSM_CNTL2__GDS_PHY_CMD_RAM_SELECT_INJECT_DELAY__SHIFT 0x8
4212#define GDS_DSM_CNTL2__GDS_PHY_DATA_RAM_ENABLE_ERROR_INJECT__SHIFT 0x9
4213#define GDS_DSM_CNTL2__GDS_PHY_DATA_RAM_SELECT_INJECT_DELAY__SHIFT 0xb
4214#define GDS_DSM_CNTL2__GDS_PIPE_MEM_ENABLE_ERROR_INJECT__SHIFT 0xc
4215#define GDS_DSM_CNTL2__GDS_PIPE_MEM_SELECT_INJECT_DELAY__SHIFT 0xe
4216#define GDS_DSM_CNTL2__UNUSED__SHIFT 0xf
4217#define GDS_DSM_CNTL2__GDS_INJECT_DELAY__SHIFT 0x1a
4218#define GDS_DSM_CNTL2__GDS_MEM_ENABLE_ERROR_INJECT_MASK 0x00000003L
4219#define GDS_DSM_CNTL2__GDS_MEM_SELECT_INJECT_DELAY_MASK 0x00000004L
4220#define GDS_DSM_CNTL2__GDS_INPUT_QUEUE_ENABLE_ERROR_INJECT_MASK 0x00000018L
4221#define GDS_DSM_CNTL2__GDS_INPUT_QUEUE_SELECT_INJECT_DELAY_MASK 0x00000020L
4222#define GDS_DSM_CNTL2__GDS_PHY_CMD_RAM_ENABLE_ERROR_INJECT_MASK 0x000000C0L
4223#define GDS_DSM_CNTL2__GDS_PHY_CMD_RAM_SELECT_INJECT_DELAY_MASK 0x00000100L
4224#define GDS_DSM_CNTL2__GDS_PHY_DATA_RAM_ENABLE_ERROR_INJECT_MASK 0x00000600L
4225#define GDS_DSM_CNTL2__GDS_PHY_DATA_RAM_SELECT_INJECT_DELAY_MASK 0x00000800L
4226#define GDS_DSM_CNTL2__GDS_PIPE_MEM_ENABLE_ERROR_INJECT_MASK 0x00003000L
4227#define GDS_DSM_CNTL2__GDS_PIPE_MEM_SELECT_INJECT_DELAY_MASK 0x00004000L
4228#define GDS_DSM_CNTL2__UNUSED_MASK 0x03FF8000L
4229#define GDS_DSM_CNTL2__GDS_INJECT_DELAY_MASK 0xFC000000L
4230//GDS_WD_GDS_CSB
4231#define GDS_WD_GDS_CSB__COUNTER__SHIFT 0x0
4232#define GDS_WD_GDS_CSB__UNUSED__SHIFT 0xd
4233#define GDS_WD_GDS_CSB__COUNTER_MASK 0x00001FFFL
4234#define GDS_WD_GDS_CSB__UNUSED_MASK 0xFFFFE000L
4235
4236
4237// addressBlock: gc_rbdec
4238//DB_DEBUG
4239#define DB_DEBUG__DEBUG_STENCIL_COMPRESS_DISABLE__SHIFT 0x0
4240#define DB_DEBUG__DEBUG_DEPTH_COMPRESS_DISABLE__SHIFT 0x1
4241#define DB_DEBUG__FETCH_FULL_Z_TILE__SHIFT 0x2
4242#define DB_DEBUG__FETCH_FULL_STENCIL_TILE__SHIFT 0x3
4243#define DB_DEBUG__FORCE_Z_MODE__SHIFT 0x4
4244#define DB_DEBUG__DEBUG_FORCE_DEPTH_READ__SHIFT 0x6
4245#define DB_DEBUG__DEBUG_FORCE_STENCIL_READ__SHIFT 0x7
4246#define DB_DEBUG__DEBUG_FORCE_HIZ_ENABLE__SHIFT 0x8
4247#define DB_DEBUG__DEBUG_FORCE_HIS_ENABLE0__SHIFT 0xa
4248#define DB_DEBUG__DEBUG_FORCE_HIS_ENABLE1__SHIFT 0xc
4249#define DB_DEBUG__DEBUG_FAST_Z_DISABLE__SHIFT 0xe
4250#define DB_DEBUG__DEBUG_FAST_STENCIL_DISABLE__SHIFT 0xf
4251#define DB_DEBUG__DEBUG_NOOP_CULL_DISABLE__SHIFT 0x10
4252#define DB_DEBUG__DISABLE_SUMM_SQUADS__SHIFT 0x11
4253#define DB_DEBUG__DEPTH_CACHE_FORCE_MISS__SHIFT 0x12
4254#define DB_DEBUG__DEBUG_FORCE_FULL_Z_RANGE__SHIFT 0x13
4255#define DB_DEBUG__NEVER_FREE_Z_ONLY__SHIFT 0x15
4256#define DB_DEBUG__ZPASS_COUNTS_LOOK_AT_PIPE_STAT_EVENTS__SHIFT 0x16
4257#define DB_DEBUG__DISABLE_VPORT_ZPLANE_OPTIMIZATION__SHIFT 0x17
4258#define DB_DEBUG__DECOMPRESS_AFTER_N_ZPLANES__SHIFT 0x18
4259#define DB_DEBUG__ONE_FREE_IN_FLIGHT__SHIFT 0x1c
4260#define DB_DEBUG__FORCE_MISS_IF_NOT_INFLIGHT__SHIFT 0x1d
4261#define DB_DEBUG__DISABLE_DEPTH_SURFACE_SYNC__SHIFT 0x1e
4262#define DB_DEBUG__DISABLE_HTILE_SURFACE_SYNC__SHIFT 0x1f
4263#define DB_DEBUG__DEBUG_STENCIL_COMPRESS_DISABLE_MASK 0x00000001L
4264#define DB_DEBUG__DEBUG_DEPTH_COMPRESS_DISABLE_MASK 0x00000002L
4265#define DB_DEBUG__FETCH_FULL_Z_TILE_MASK 0x00000004L
4266#define DB_DEBUG__FETCH_FULL_STENCIL_TILE_MASK 0x00000008L
4267#define DB_DEBUG__FORCE_Z_MODE_MASK 0x00000030L
4268#define DB_DEBUG__DEBUG_FORCE_DEPTH_READ_MASK 0x00000040L
4269#define DB_DEBUG__DEBUG_FORCE_STENCIL_READ_MASK 0x00000080L
4270#define DB_DEBUG__DEBUG_FORCE_HIZ_ENABLE_MASK 0x00000300L
4271#define DB_DEBUG__DEBUG_FORCE_HIS_ENABLE0_MASK 0x00000C00L
4272#define DB_DEBUG__DEBUG_FORCE_HIS_ENABLE1_MASK 0x00003000L
4273#define DB_DEBUG__DEBUG_FAST_Z_DISABLE_MASK 0x00004000L
4274#define DB_DEBUG__DEBUG_FAST_STENCIL_DISABLE_MASK 0x00008000L
4275#define DB_DEBUG__DEBUG_NOOP_CULL_DISABLE_MASK 0x00010000L
4276#define DB_DEBUG__DISABLE_SUMM_SQUADS_MASK 0x00020000L
4277#define DB_DEBUG__DEPTH_CACHE_FORCE_MISS_MASK 0x00040000L
4278#define DB_DEBUG__DEBUG_FORCE_FULL_Z_RANGE_MASK 0x00180000L
4279#define DB_DEBUG__NEVER_FREE_Z_ONLY_MASK 0x00200000L
4280#define DB_DEBUG__ZPASS_COUNTS_LOOK_AT_PIPE_STAT_EVENTS_MASK 0x00400000L
4281#define DB_DEBUG__DISABLE_VPORT_ZPLANE_OPTIMIZATION_MASK 0x00800000L
4282#define DB_DEBUG__DECOMPRESS_AFTER_N_ZPLANES_MASK 0x0F000000L
4283#define DB_DEBUG__ONE_FREE_IN_FLIGHT_MASK 0x10000000L
4284#define DB_DEBUG__FORCE_MISS_IF_NOT_INFLIGHT_MASK 0x20000000L
4285#define DB_DEBUG__DISABLE_DEPTH_SURFACE_SYNC_MASK 0x40000000L
4286#define DB_DEBUG__DISABLE_HTILE_SURFACE_SYNC_MASK 0x80000000L
4287//DB_DEBUG2
4288#define DB_DEBUG2__ALLOW_COMPZ_BYTE_MASKING__SHIFT 0x0
4289#define DB_DEBUG2__DISABLE_TC_ZRANGE_L0_CACHE__SHIFT 0x1
4290#define DB_DEBUG2__DISABLE_TC_MASK_L0_CACHE__SHIFT 0x2
4291#define DB_DEBUG2__DTR_ROUND_ROBIN_ARB__SHIFT 0x3
4292#define DB_DEBUG2__DTR_PREZ_STALLS_FOR_ETF_ROOM__SHIFT 0x4
4293#define DB_DEBUG2__DISABLE_PREZL_FIFO_STALL__SHIFT 0x5
4294#define DB_DEBUG2__DISABLE_PREZL_FIFO_STALL_REZ__SHIFT 0x6
4295#define DB_DEBUG2__ENABLE_VIEWPORT_STALL_ON_ALL__SHIFT 0x7
4296#define DB_DEBUG2__OPTIMIZE_HIZ_MATCHES_FB_DISABLE__SHIFT 0x8
4297#define DB_DEBUG2__CLK_OFF_DELAY__SHIFT 0x9
4298#define DB_DEBUG2__DISABLE_TILE_COVERED_FOR_PS_ITER__SHIFT 0xe
4299#define DB_DEBUG2__ENABLE_SUBTILE_GROUPING__SHIFT 0xf
4300#define DB_DEBUG2__RESERVED__SHIFT 0x10
4301#define DB_DEBUG2__DISABLE_NULL_EOT_FORWARDING__SHIFT 0x11
4302#define DB_DEBUG2__DISABLE_DTT_DATA_FORWARDING__SHIFT 0x12
4303#define DB_DEBUG2__DISABLE_QUAD_COHERENCY_STALL__SHIFT 0x13
4304#define DB_DEBUG2__DISABLE_VR_OBJ_PRIM_ID__SHIFT 0x1a
4305#define DB_DEBUG2__DISABLE_VR_PS_INVOKE__SHIFT 0x1b
4306#define DB_DEBUG2__ENABLE_PREZ_OF_REZ_SUMM__SHIFT 0x1c
4307#define DB_DEBUG2__DISABLE_PREZL_VIEWPORT_STALL__SHIFT 0x1d
4308#define DB_DEBUG2__DISABLE_SINGLE_STENCIL_QUAD_SUMM__SHIFT 0x1e
4309#define DB_DEBUG2__DISABLE_WRITE_STALL_ON_RDWR_CONFLICT__SHIFT 0x1f
4310#define DB_DEBUG2__ALLOW_COMPZ_BYTE_MASKING_MASK 0x00000001L
4311#define DB_DEBUG2__DISABLE_TC_ZRANGE_L0_CACHE_MASK 0x00000002L
4312#define DB_DEBUG2__DISABLE_TC_MASK_L0_CACHE_MASK 0x00000004L
4313#define DB_DEBUG2__DTR_ROUND_ROBIN_ARB_MASK 0x00000008L
4314#define DB_DEBUG2__DTR_PREZ_STALLS_FOR_ETF_ROOM_MASK 0x00000010L
4315#define DB_DEBUG2__DISABLE_PREZL_FIFO_STALL_MASK 0x00000020L
4316#define DB_DEBUG2__DISABLE_PREZL_FIFO_STALL_REZ_MASK 0x00000040L
4317#define DB_DEBUG2__ENABLE_VIEWPORT_STALL_ON_ALL_MASK 0x00000080L
4318#define DB_DEBUG2__OPTIMIZE_HIZ_MATCHES_FB_DISABLE_MASK 0x00000100L
4319#define DB_DEBUG2__CLK_OFF_DELAY_MASK 0x00003E00L
4320#define DB_DEBUG2__DISABLE_TILE_COVERED_FOR_PS_ITER_MASK 0x00004000L
4321#define DB_DEBUG2__ENABLE_SUBTILE_GROUPING_MASK 0x00008000L
4322#define DB_DEBUG2__RESERVED_MASK 0x00010000L
4323#define DB_DEBUG2__DISABLE_NULL_EOT_FORWARDING_MASK 0x00020000L
4324#define DB_DEBUG2__DISABLE_DTT_DATA_FORWARDING_MASK 0x00040000L
4325#define DB_DEBUG2__DISABLE_QUAD_COHERENCY_STALL_MASK 0x00080000L
4326#define DB_DEBUG2__DISABLE_VR_OBJ_PRIM_ID_MASK 0x04000000L
4327#define DB_DEBUG2__DISABLE_VR_PS_INVOKE_MASK 0x08000000L
4328#define DB_DEBUG2__ENABLE_PREZ_OF_REZ_SUMM_MASK 0x10000000L
4329#define DB_DEBUG2__DISABLE_PREZL_VIEWPORT_STALL_MASK 0x20000000L
4330#define DB_DEBUG2__DISABLE_SINGLE_STENCIL_QUAD_SUMM_MASK 0x40000000L
4331#define DB_DEBUG2__DISABLE_WRITE_STALL_ON_RDWR_CONFLICT_MASK 0x80000000L
4332//DB_DEBUG3
4333#define DB_DEBUG3__DISABLE_CLEAR_ZRANGE_CORRECTION__SHIFT 0x0
4334#define DB_DEBUG3__ROUND_ZRANGE_CORRECTION__SHIFT 0x1
4335#define DB_DEBUG3__FORCE_DB_IS_GOOD__SHIFT 0x2
4336#define DB_DEBUG3__DISABLE_TL_SSO_NULL_SUPPRESSION__SHIFT 0x3
4337#define DB_DEBUG3__DISABLE_HIZ_ON_VPORT_CLAMP__SHIFT 0x4
4338#define DB_DEBUG3__EQAA_INTERPOLATE_COMP_Z__SHIFT 0x5
4339#define DB_DEBUG3__EQAA_INTERPOLATE_SRC_Z__SHIFT 0x6
4340#define DB_DEBUG3__DISABLE_TCP_CAM_BYPASS__SHIFT 0x7
4341#define DB_DEBUG3__DISABLE_ZCMP_DIRTY_SUPPRESSION__SHIFT 0x8
4342#define DB_DEBUG3__DISABLE_REDUNDANT_PLANE_FLUSHES_OPT__SHIFT 0x9
4343#define DB_DEBUG3__DISABLE_RECOMP_TO_1ZPLANE_WITHOUT_FASTOP__SHIFT 0xa
4344#define DB_DEBUG3__ENABLE_INCOHERENT_EQAA_READS__SHIFT 0xb
4345#define DB_DEBUG3__DISABLE_OP_Z_DATA_FORWARDING__SHIFT 0xc
4346#define DB_DEBUG3__DISABLE_OP_DF_BYPASS__SHIFT 0xd
4347#define DB_DEBUG3__DISABLE_OP_DF_WRITE_COMBINE__SHIFT 0xe
4348#define DB_DEBUG3__DISABLE_OP_DF_DIRECT_FEEDBACK__SHIFT 0xf
4349#define DB_DEBUG3__ALLOW_RF2P_RW_COLLISION__SHIFT 0x10
4350#define DB_DEBUG3__SLOW_PREZ_TO_A2M_OMASK_RATE__SHIFT 0x11
4351#define DB_DEBUG3__DISABLE_OP_S_DATA_FORWARDING__SHIFT 0x12
4352#define DB_DEBUG3__DISABLE_TC_UPDATE_WRITE_COMBINE__SHIFT 0x13
4353#define DB_DEBUG3__DISABLE_HZ_TC_WRITE_COMBINE__SHIFT 0x14
4354#define DB_DEBUG3__ENABLE_RECOMP_ZDIRTY_SUPPRESSION_OPT__SHIFT 0x15
4355#define DB_DEBUG3__ENABLE_TC_MA_ROUND_ROBIN_ARB__SHIFT 0x16
4356#define DB_DEBUG3__DISABLE_RAM_READ_SUPPRESION_ON_FWD__SHIFT 0x17
4357#define DB_DEBUG3__DISABLE_EQAA_A2M_PERF_OPT__SHIFT 0x18
4358#define DB_DEBUG3__DISABLE_DI_DT_STALL__SHIFT 0x19
4359#define DB_DEBUG3__ENABLE_DB_PROCESS_RESET__SHIFT 0x1a
4360#define DB_DEBUG3__DISABLE_OVERRASTERIZATION_FIX__SHIFT 0x1b
4361#define DB_DEBUG3__DONT_INSERT_CONTEXT_SUSPEND__SHIFT 0x1c
4362#define DB_DEBUG3__DONT_DELETE_CONTEXT_SUSPEND__SHIFT 0x1d
4363#define DB_DEBUG3__DISABLE_4XAA_2P_DELAYED_WRITE__SHIFT 0x1e
4364#define DB_DEBUG3__DISABLE_4XAA_2P_INTERLEAVED_PMASK__SHIFT 0x1f
4365#define DB_DEBUG3__DISABLE_CLEAR_ZRANGE_CORRECTION_MASK 0x00000001L
4366#define DB_DEBUG3__ROUND_ZRANGE_CORRECTION_MASK 0x00000002L
4367#define DB_DEBUG3__FORCE_DB_IS_GOOD_MASK 0x00000004L
4368#define DB_DEBUG3__DISABLE_TL_SSO_NULL_SUPPRESSION_MASK 0x00000008L
4369#define DB_DEBUG3__DISABLE_HIZ_ON_VPORT_CLAMP_MASK 0x00000010L
4370#define DB_DEBUG3__EQAA_INTERPOLATE_COMP_Z_MASK 0x00000020L
4371#define DB_DEBUG3__EQAA_INTERPOLATE_SRC_Z_MASK 0x00000040L
4372#define DB_DEBUG3__DISABLE_TCP_CAM_BYPASS_MASK 0x00000080L
4373#define DB_DEBUG3__DISABLE_ZCMP_DIRTY_SUPPRESSION_MASK 0x00000100L
4374#define DB_DEBUG3__DISABLE_REDUNDANT_PLANE_FLUSHES_OPT_MASK 0x00000200L
4375#define DB_DEBUG3__DISABLE_RECOMP_TO_1ZPLANE_WITHOUT_FASTOP_MASK 0x00000400L
4376#define DB_DEBUG3__ENABLE_INCOHERENT_EQAA_READS_MASK 0x00000800L
4377#define DB_DEBUG3__DISABLE_OP_Z_DATA_FORWARDING_MASK 0x00001000L
4378#define DB_DEBUG3__DISABLE_OP_DF_BYPASS_MASK 0x00002000L
4379#define DB_DEBUG3__DISABLE_OP_DF_WRITE_COMBINE_MASK 0x00004000L
4380#define DB_DEBUG3__DISABLE_OP_DF_DIRECT_FEEDBACK_MASK 0x00008000L
4381#define DB_DEBUG3__ALLOW_RF2P_RW_COLLISION_MASK 0x00010000L
4382#define DB_DEBUG3__SLOW_PREZ_TO_A2M_OMASK_RATE_MASK 0x00020000L
4383#define DB_DEBUG3__DISABLE_OP_S_DATA_FORWARDING_MASK 0x00040000L
4384#define DB_DEBUG3__DISABLE_TC_UPDATE_WRITE_COMBINE_MASK 0x00080000L
4385#define DB_DEBUG3__DISABLE_HZ_TC_WRITE_COMBINE_MASK 0x00100000L
4386#define DB_DEBUG3__ENABLE_RECOMP_ZDIRTY_SUPPRESSION_OPT_MASK 0x00200000L
4387#define DB_DEBUG3__ENABLE_TC_MA_ROUND_ROBIN_ARB_MASK 0x00400000L
4388#define DB_DEBUG3__DISABLE_RAM_READ_SUPPRESION_ON_FWD_MASK 0x00800000L
4389#define DB_DEBUG3__DISABLE_EQAA_A2M_PERF_OPT_MASK 0x01000000L
4390#define DB_DEBUG3__DISABLE_DI_DT_STALL_MASK 0x02000000L
4391#define DB_DEBUG3__ENABLE_DB_PROCESS_RESET_MASK 0x04000000L
4392#define DB_DEBUG3__DISABLE_OVERRASTERIZATION_FIX_MASK 0x08000000L
4393#define DB_DEBUG3__DONT_INSERT_CONTEXT_SUSPEND_MASK 0x10000000L
4394#define DB_DEBUG3__DONT_DELETE_CONTEXT_SUSPEND_MASK 0x20000000L
4395#define DB_DEBUG3__DISABLE_4XAA_2P_DELAYED_WRITE_MASK 0x40000000L
4396#define DB_DEBUG3__DISABLE_4XAA_2P_INTERLEAVED_PMASK_MASK 0x80000000L
4397//DB_DEBUG4
4398#define DB_DEBUG4__DISABLE_QC_Z_MASK_SUMMATION__SHIFT 0x0
4399#define DB_DEBUG4__DISABLE_QC_STENCIL_MASK_SUMMATION__SHIFT 0x1
4400#define DB_DEBUG4__DISABLE_RESUMM_TO_SINGLE_STENCIL__SHIFT 0x2
4401#define DB_DEBUG4__DISABLE_PREZ_POSTZ_DTILE_CONFLICT_STALL__SHIFT 0x3
4402#define DB_DEBUG4__DISABLE_4XAA_2P_ZD_HOLDOFF__SHIFT 0x4
4403#define DB_DEBUG4__ENABLE_A2M_DQUAD_OPTIMIZATION__SHIFT 0x5
4404#define DB_DEBUG4__ENABLE_DBCB_SLOW_FORMAT_COLLAPSE__SHIFT 0x6
4405#define DB_DEBUG4__ALWAYS_ON_RMI_CLK_EN__SHIFT 0x7
4406#define DB_DEBUG4__DFSM_CONVERT_PASSTHROUGH_TO_BYPASS__SHIFT 0x8
4407#define DB_DEBUG4__DISABLE_UNMAPPED_Z_INDICATOR__SHIFT 0x9
4408#define DB_DEBUG4__DISABLE_UNMAPPED_S_INDICATOR__SHIFT 0xa
4409#define DB_DEBUG4__DISABLE_UNMAPPED_H_INDICATOR__SHIFT 0xb
4410#define DB_DEBUG4__DISABLE_SEPARATE_DFSM_CLK__SHIFT 0xc
4411#define DB_DEBUG4__DISABLE_DTT_FAST_HTILENACK_LOOKUP__SHIFT 0xd
4412#define DB_DEBUG4__DISABLE_RESCHECK_MEMCOHER_OPTIMIZATION__SHIFT 0xe
4413#define DB_DEBUG4__DISABLE_TS_WRITE_L0__SHIFT 0xf
4414#define DB_DEBUG4__DISABLE_DYNAMIC_RAM_LIGHT_SLEEP_MODE__SHIFT 0x10
4415#define DB_DEBUG4__DISABLE_HIZ_Q1_TS_COLLISION_DETECT__SHIFT 0x11
4416#define DB_DEBUG4__DISABLE_HIZ_Q2_TS_COLLISION_DETECT__SHIFT 0x12
4417#define DB_DEBUG4__DB_EXTRA_DEBUG4__SHIFT 0x13
4418#define DB_DEBUG4__DISABLE_8PPC_OBJPRIMID_WHEN_NO_SHADER_EXPORTS__SHIFT 0x1e
4419#define DB_DEBUG4__FULL_TILE_CACHE_EVICT_ON_HALF_FULL__SHIFT 0x1f
4420#define DB_DEBUG4__DISABLE_QC_Z_MASK_SUMMATION_MASK 0x00000001L
4421#define DB_DEBUG4__DISABLE_QC_STENCIL_MASK_SUMMATION_MASK 0x00000002L
4422#define DB_DEBUG4__DISABLE_RESUMM_TO_SINGLE_STENCIL_MASK 0x00000004L
4423#define DB_DEBUG4__DISABLE_PREZ_POSTZ_DTILE_CONFLICT_STALL_MASK 0x00000008L
4424#define DB_DEBUG4__DISABLE_4XAA_2P_ZD_HOLDOFF_MASK 0x00000010L
4425#define DB_DEBUG4__ENABLE_A2M_DQUAD_OPTIMIZATION_MASK 0x00000020L
4426#define DB_DEBUG4__ENABLE_DBCB_SLOW_FORMAT_COLLAPSE_MASK 0x00000040L
4427#define DB_DEBUG4__ALWAYS_ON_RMI_CLK_EN_MASK 0x00000080L
4428#define DB_DEBUG4__DFSM_CONVERT_PASSTHROUGH_TO_BYPASS_MASK 0x00000100L
4429#define DB_DEBUG4__DISABLE_UNMAPPED_Z_INDICATOR_MASK 0x00000200L
4430#define DB_DEBUG4__DISABLE_UNMAPPED_S_INDICATOR_MASK 0x00000400L
4431#define DB_DEBUG4__DISABLE_UNMAPPED_H_INDICATOR_MASK 0x00000800L
4432#define DB_DEBUG4__DISABLE_SEPARATE_DFSM_CLK_MASK 0x00001000L
4433#define DB_DEBUG4__DISABLE_DTT_FAST_HTILENACK_LOOKUP_MASK 0x00002000L
4434#define DB_DEBUG4__DISABLE_RESCHECK_MEMCOHER_OPTIMIZATION_MASK 0x00004000L
4435#define DB_DEBUG4__DISABLE_TS_WRITE_L0_MASK 0x00008000L
4436#define DB_DEBUG4__DISABLE_DYNAMIC_RAM_LIGHT_SLEEP_MODE_MASK 0x00010000L
4437#define DB_DEBUG4__DISABLE_HIZ_Q1_TS_COLLISION_DETECT_MASK 0x00020000L
4438#define DB_DEBUG4__DISABLE_HIZ_Q2_TS_COLLISION_DETECT_MASK 0x00040000L
4439#define DB_DEBUG4__DB_EXTRA_DEBUG4_MASK 0x3FF80000L
4440#define DB_DEBUG4__DISABLE_8PPC_OBJPRIMID_WHEN_NO_SHADER_EXPORTS_MASK 0x40000000L
4441#define DB_DEBUG4__FULL_TILE_CACHE_EVICT_ON_HALF_FULL_MASK 0x80000000L
4442//DB_CREDIT_LIMIT
4443#define DB_CREDIT_LIMIT__DB_SC_TILE_CREDITS__SHIFT 0x0
4444#define DB_CREDIT_LIMIT__DB_SC_QUAD_CREDITS__SHIFT 0x5
4445#define DB_CREDIT_LIMIT__DB_CB_LQUAD_CREDITS__SHIFT 0xa
4446#define DB_CREDIT_LIMIT__DB_CB_TILE_CREDITS__SHIFT 0x18
4447#define DB_CREDIT_LIMIT__DB_SC_TILE_CREDITS_MASK 0x0000001FL
4448#define DB_CREDIT_LIMIT__DB_SC_QUAD_CREDITS_MASK 0x000003E0L
4449#define DB_CREDIT_LIMIT__DB_CB_LQUAD_CREDITS_MASK 0x00001C00L
4450#define DB_CREDIT_LIMIT__DB_CB_TILE_CREDITS_MASK 0x7F000000L
4451//DB_WATERMARKS
4452#define DB_WATERMARKS__DEPTH_FREE__SHIFT 0x0
4453#define DB_WATERMARKS__DEPTH_FLUSH__SHIFT 0x5
4454#define DB_WATERMARKS__FORCE_SUMMARIZE__SHIFT 0xb
4455#define DB_WATERMARKS__DEPTH_PENDING_FREE__SHIFT 0xf
4456#define DB_WATERMARKS__DEPTH_CACHELINE_FREE__SHIFT 0x14
4457#define DB_WATERMARKS__AUTO_FLUSH_HTILE__SHIFT 0x1e
4458#define DB_WATERMARKS__AUTO_FLUSH_QUAD__SHIFT 0x1f
4459#define DB_WATERMARKS__DEPTH_FREE_MASK 0x0000001FL
4460#define DB_WATERMARKS__DEPTH_FLUSH_MASK 0x000007E0L
4461#define DB_WATERMARKS__FORCE_SUMMARIZE_MASK 0x00007800L
4462#define DB_WATERMARKS__DEPTH_PENDING_FREE_MASK 0x000F8000L
4463#define DB_WATERMARKS__DEPTH_CACHELINE_FREE_MASK 0x0FF00000L
4464#define DB_WATERMARKS__AUTO_FLUSH_HTILE_MASK 0x40000000L
4465#define DB_WATERMARKS__AUTO_FLUSH_QUAD_MASK 0x80000000L
4466//DB_SUBTILE_CONTROL
4467#define DB_SUBTILE_CONTROL__MSAA1_X__SHIFT 0x0
4468#define DB_SUBTILE_CONTROL__MSAA1_Y__SHIFT 0x2
4469#define DB_SUBTILE_CONTROL__MSAA2_X__SHIFT 0x4
4470#define DB_SUBTILE_CONTROL__MSAA2_Y__SHIFT 0x6
4471#define DB_SUBTILE_CONTROL__MSAA4_X__SHIFT 0x8
4472#define DB_SUBTILE_CONTROL__MSAA4_Y__SHIFT 0xa
4473#define DB_SUBTILE_CONTROL__MSAA8_X__SHIFT 0xc
4474#define DB_SUBTILE_CONTROL__MSAA8_Y__SHIFT 0xe
4475#define DB_SUBTILE_CONTROL__MSAA16_X__SHIFT 0x10
4476#define DB_SUBTILE_CONTROL__MSAA16_Y__SHIFT 0x12
4477#define DB_SUBTILE_CONTROL__MSAA1_X_MASK 0x00000003L
4478#define DB_SUBTILE_CONTROL__MSAA1_Y_MASK 0x0000000CL
4479#define DB_SUBTILE_CONTROL__MSAA2_X_MASK 0x00000030L
4480#define DB_SUBTILE_CONTROL__MSAA2_Y_MASK 0x000000C0L
4481#define DB_SUBTILE_CONTROL__MSAA4_X_MASK 0x00000300L
4482#define DB_SUBTILE_CONTROL__MSAA4_Y_MASK 0x00000C00L
4483#define DB_SUBTILE_CONTROL__MSAA8_X_MASK 0x00003000L
4484#define DB_SUBTILE_CONTROL__MSAA8_Y_MASK 0x0000C000L
4485#define DB_SUBTILE_CONTROL__MSAA16_X_MASK 0x00030000L
4486#define DB_SUBTILE_CONTROL__MSAA16_Y_MASK 0x000C0000L
4487//DB_FREE_CACHELINES
4488#define DB_FREE_CACHELINES__FREE_DTILE_DEPTH__SHIFT 0x0
4489#define DB_FREE_CACHELINES__FREE_PLANE_DEPTH__SHIFT 0x7
4490#define DB_FREE_CACHELINES__FREE_Z_DEPTH__SHIFT 0xe
4491#define DB_FREE_CACHELINES__FREE_HTILE_DEPTH__SHIFT 0x14
4492#define DB_FREE_CACHELINES__QUAD_READ_REQS__SHIFT 0x18
4493#define DB_FREE_CACHELINES__FREE_DTILE_DEPTH_MASK 0x0000007FL
4494#define DB_FREE_CACHELINES__FREE_PLANE_DEPTH_MASK 0x00003F80L
4495#define DB_FREE_CACHELINES__FREE_Z_DEPTH_MASK 0x000FC000L
4496#define DB_FREE_CACHELINES__FREE_HTILE_DEPTH_MASK 0x00F00000L
4497#define DB_FREE_CACHELINES__QUAD_READ_REQS_MASK 0xFF000000L
4498//DB_FIFO_DEPTH1
4499#define DB_FIFO_DEPTH1__DB_RMI_RDREQ_CREDITS__SHIFT 0x0
4500#define DB_FIFO_DEPTH1__DB_RMI_WRREQ_CREDITS__SHIFT 0x5
4501#define DB_FIFO_DEPTH1__MCC_DEPTH__SHIFT 0xa
4502#define DB_FIFO_DEPTH1__QC_DEPTH__SHIFT 0x10
4503#define DB_FIFO_DEPTH1__LTILE_PROBE_FIFO_DEPTH__SHIFT 0x15
4504#define DB_FIFO_DEPTH1__DB_RMI_RDREQ_CREDITS_MASK 0x0000001FL
4505#define DB_FIFO_DEPTH1__DB_RMI_WRREQ_CREDITS_MASK 0x000003E0L
4506#define DB_FIFO_DEPTH1__MCC_DEPTH_MASK 0x0000FC00L
4507#define DB_FIFO_DEPTH1__QC_DEPTH_MASK 0x001F0000L
4508#define DB_FIFO_DEPTH1__LTILE_PROBE_FIFO_DEPTH_MASK 0x1FE00000L
4509//DB_FIFO_DEPTH2
4510#define DB_FIFO_DEPTH2__EQUAD_FIFO_DEPTH__SHIFT 0x0
4511#define DB_FIFO_DEPTH2__ETILE_OP_FIFO_DEPTH__SHIFT 0x8
4512#define DB_FIFO_DEPTH2__LQUAD_FIFO_DEPTH__SHIFT 0xf
4513#define DB_FIFO_DEPTH2__LTILE_OP_FIFO_DEPTH__SHIFT 0x19
4514#define DB_FIFO_DEPTH2__EQUAD_FIFO_DEPTH_MASK 0x000000FFL
4515#define DB_FIFO_DEPTH2__ETILE_OP_FIFO_DEPTH_MASK 0x00007F00L
4516#define DB_FIFO_DEPTH2__LQUAD_FIFO_DEPTH_MASK 0x01FF8000L
4517#define DB_FIFO_DEPTH2__LTILE_OP_FIFO_DEPTH_MASK 0xFE000000L
4518//DB_EXCEPTION_CONTROL
4519#define DB_EXCEPTION_CONTROL__EARLY_Z_PANIC_DISABLE__SHIFT 0x0
4520#define DB_EXCEPTION_CONTROL__LATE_Z_PANIC_DISABLE__SHIFT 0x1
4521#define DB_EXCEPTION_CONTROL__RE_Z_PANIC_DISABLE__SHIFT 0x2
4522#define DB_EXCEPTION_CONTROL__EARLY_Z_PANIC_DISABLE_MASK 0x00000001L
4523#define DB_EXCEPTION_CONTROL__LATE_Z_PANIC_DISABLE_MASK 0x00000002L
4524#define DB_EXCEPTION_CONTROL__RE_Z_PANIC_DISABLE_MASK 0x00000004L
4525//DB_RING_CONTROL
4526#define DB_RING_CONTROL__COUNTER_CONTROL__SHIFT 0x0
4527#define DB_RING_CONTROL__COUNTER_CONTROL_MASK 0x00000003L
4528//DB_MEM_ARB_WATERMARKS
4529#define DB_MEM_ARB_WATERMARKS__CLIENT0_WATERMARK__SHIFT 0x0
4530#define DB_MEM_ARB_WATERMARKS__CLIENT1_WATERMARK__SHIFT 0x8
4531#define DB_MEM_ARB_WATERMARKS__CLIENT2_WATERMARK__SHIFT 0x10
4532#define DB_MEM_ARB_WATERMARKS__CLIENT3_WATERMARK__SHIFT 0x18
4533#define DB_MEM_ARB_WATERMARKS__CLIENT0_WATERMARK_MASK 0x00000007L
4534#define DB_MEM_ARB_WATERMARKS__CLIENT1_WATERMARK_MASK 0x00000700L
4535#define DB_MEM_ARB_WATERMARKS__CLIENT2_WATERMARK_MASK 0x00070000L
4536#define DB_MEM_ARB_WATERMARKS__CLIENT3_WATERMARK_MASK 0x07000000L
4537//DB_RMI_CACHE_POLICY
4538#define DB_RMI_CACHE_POLICY__Z_RD__SHIFT 0x0
4539#define DB_RMI_CACHE_POLICY__S_RD__SHIFT 0x1
4540#define DB_RMI_CACHE_POLICY__HTILE_RD__SHIFT 0x2
4541#define DB_RMI_CACHE_POLICY__Z_WR__SHIFT 0x8
4542#define DB_RMI_CACHE_POLICY__S_WR__SHIFT 0x9
4543#define DB_RMI_CACHE_POLICY__HTILE_WR__SHIFT 0xa
4544#define DB_RMI_CACHE_POLICY__ZPCPSD_WR__SHIFT 0xb
4545#define DB_RMI_CACHE_POLICY__CC_RD__SHIFT 0x10
4546#define DB_RMI_CACHE_POLICY__FMASK_RD__SHIFT 0x11
4547#define DB_RMI_CACHE_POLICY__CMASK_RD__SHIFT 0x12
4548#define DB_RMI_CACHE_POLICY__DCC_RD__SHIFT 0x13
4549#define DB_RMI_CACHE_POLICY__CC_WR__SHIFT 0x18
4550#define DB_RMI_CACHE_POLICY__FMASK_WR__SHIFT 0x19
4551#define DB_RMI_CACHE_POLICY__CMASK_WR__SHIFT 0x1a
4552#define DB_RMI_CACHE_POLICY__DCC_WR__SHIFT 0x1b
4553#define DB_RMI_CACHE_POLICY__Z_RD_MASK 0x00000001L
4554#define DB_RMI_CACHE_POLICY__S_RD_MASK 0x00000002L
4555#define DB_RMI_CACHE_POLICY__HTILE_RD_MASK 0x00000004L
4556#define DB_RMI_CACHE_POLICY__Z_WR_MASK 0x00000100L
4557#define DB_RMI_CACHE_POLICY__S_WR_MASK 0x00000200L
4558#define DB_RMI_CACHE_POLICY__HTILE_WR_MASK 0x00000400L
4559#define DB_RMI_CACHE_POLICY__ZPCPSD_WR_MASK 0x00000800L
4560#define DB_RMI_CACHE_POLICY__CC_RD_MASK 0x00010000L
4561#define DB_RMI_CACHE_POLICY__FMASK_RD_MASK 0x00020000L
4562#define DB_RMI_CACHE_POLICY__CMASK_RD_MASK 0x00040000L
4563#define DB_RMI_CACHE_POLICY__DCC_RD_MASK 0x00080000L
4564#define DB_RMI_CACHE_POLICY__CC_WR_MASK 0x01000000L
4565#define DB_RMI_CACHE_POLICY__FMASK_WR_MASK 0x02000000L
4566#define DB_RMI_CACHE_POLICY__CMASK_WR_MASK 0x04000000L
4567#define DB_RMI_CACHE_POLICY__DCC_WR_MASK 0x08000000L
4568//DB_DFSM_CONFIG
4569#define DB_DFSM_CONFIG__BYPASS_DFSM__SHIFT 0x0
4570#define DB_DFSM_CONFIG__DISABLE_PUNCHOUT__SHIFT 0x1
4571#define DB_DFSM_CONFIG__DISABLE_POPS__SHIFT 0x2
4572#define DB_DFSM_CONFIG__FORCE_FLUSH__SHIFT 0x3
4573#define DB_DFSM_CONFIG__MIDDLE_PIPE_MAX_DEPTH__SHIFT 0x8
4574#define DB_DFSM_CONFIG__BYPASS_DFSM_MASK 0x00000001L
4575#define DB_DFSM_CONFIG__DISABLE_PUNCHOUT_MASK 0x00000002L
4576#define DB_DFSM_CONFIG__DISABLE_POPS_MASK 0x00000004L
4577#define DB_DFSM_CONFIG__FORCE_FLUSH_MASK 0x00000008L
4578#define DB_DFSM_CONFIG__MIDDLE_PIPE_MAX_DEPTH_MASK 0x00007F00L
4579//DB_DFSM_WATERMARK
4580#define DB_DFSM_WATERMARK__DFSM_HIGH_WATERMARK__SHIFT 0x0
4581#define DB_DFSM_WATERMARK__POPS_HIGH_WATERMARK__SHIFT 0x10
4582#define DB_DFSM_WATERMARK__DFSM_HIGH_WATERMARK_MASK 0x0000FFFFL
4583#define DB_DFSM_WATERMARK__POPS_HIGH_WATERMARK_MASK 0xFFFF0000L
4584//DB_DFSM_TILES_IN_FLIGHT
4585#define DB_DFSM_TILES_IN_FLIGHT__HIGH_WATERMARK__SHIFT 0x0
4586#define DB_DFSM_TILES_IN_FLIGHT__HARD_LIMIT__SHIFT 0x10
4587#define DB_DFSM_TILES_IN_FLIGHT__HIGH_WATERMARK_MASK 0x0000FFFFL
4588#define DB_DFSM_TILES_IN_FLIGHT__HARD_LIMIT_MASK 0xFFFF0000L
4589//DB_DFSM_PRIMS_IN_FLIGHT
4590#define DB_DFSM_PRIMS_IN_FLIGHT__HIGH_WATERMARK__SHIFT 0x0
4591#define DB_DFSM_PRIMS_IN_FLIGHT__HARD_LIMIT__SHIFT 0x10
4592#define DB_DFSM_PRIMS_IN_FLIGHT__HIGH_WATERMARK_MASK 0x0000FFFFL
4593#define DB_DFSM_PRIMS_IN_FLIGHT__HARD_LIMIT_MASK 0xFFFF0000L
4594//DB_DFSM_WATCHDOG
4595#define DB_DFSM_WATCHDOG__TIMER_TARGET__SHIFT 0x0
4596#define DB_DFSM_WATCHDOG__TIMER_TARGET_MASK 0xFFFFFFFFL
4597//DB_DFSM_FLUSH_ENABLE
4598#define DB_DFSM_FLUSH_ENABLE__PRIMARY_EVENTS__SHIFT 0x0
4599#define DB_DFSM_FLUSH_ENABLE__AUX_FORCE_PASSTHRU__SHIFT 0x18
4600#define DB_DFSM_FLUSH_ENABLE__AUX_EVENTS__SHIFT 0x1c
4601#define DB_DFSM_FLUSH_ENABLE__PRIMARY_EVENTS_MASK 0x000003FFL
4602#define DB_DFSM_FLUSH_ENABLE__AUX_FORCE_PASSTHRU_MASK 0x0F000000L
4603#define DB_DFSM_FLUSH_ENABLE__AUX_EVENTS_MASK 0xF0000000L
4604//DB_DFSM_FLUSH_AUX_EVENT
4605#define DB_DFSM_FLUSH_AUX_EVENT__EVENT_A__SHIFT 0x0
4606#define DB_DFSM_FLUSH_AUX_EVENT__EVENT_B__SHIFT 0x8
4607#define DB_DFSM_FLUSH_AUX_EVENT__EVENT_C__SHIFT 0x10
4608#define DB_DFSM_FLUSH_AUX_EVENT__EVENT_D__SHIFT 0x18
4609#define DB_DFSM_FLUSH_AUX_EVENT__EVENT_A_MASK 0x000000FFL
4610#define DB_DFSM_FLUSH_AUX_EVENT__EVENT_B_MASK 0x0000FF00L
4611#define DB_DFSM_FLUSH_AUX_EVENT__EVENT_C_MASK 0x00FF0000L
4612#define DB_DFSM_FLUSH_AUX_EVENT__EVENT_D_MASK 0xFF000000L
4613//CC_RB_REDUNDANCY
4614#define CC_RB_REDUNDANCY__FAILED_RB0__SHIFT 0x8
4615#define CC_RB_REDUNDANCY__EN_REDUNDANCY0__SHIFT 0xc
4616#define CC_RB_REDUNDANCY__FAILED_RB1__SHIFT 0x10
4617#define CC_RB_REDUNDANCY__EN_REDUNDANCY1__SHIFT 0x14
4618#define CC_RB_REDUNDANCY__FAILED_RB0_MASK 0x00000F00L
4619#define CC_RB_REDUNDANCY__EN_REDUNDANCY0_MASK 0x00001000L
4620#define CC_RB_REDUNDANCY__FAILED_RB1_MASK 0x000F0000L
4621#define CC_RB_REDUNDANCY__EN_REDUNDANCY1_MASK 0x00100000L
4622//CC_RB_BACKEND_DISABLE
4623#define CC_RB_BACKEND_DISABLE__BACKEND_DISABLE__SHIFT 0x10
4624#define CC_RB_BACKEND_DISABLE__BACKEND_DISABLE_MASK 0x00FF0000L
4625//GB_ADDR_CONFIG
4626#define GB_ADDR_CONFIG__NUM_PIPES__SHIFT 0x0
4627#define GB_ADDR_CONFIG__PIPE_INTERLEAVE_SIZE__SHIFT 0x3
4628#define GB_ADDR_CONFIG__MAX_COMPRESSED_FRAGS__SHIFT 0x6
4629#define GB_ADDR_CONFIG__BANK_INTERLEAVE_SIZE__SHIFT 0x8
4630#define GB_ADDR_CONFIG__NUM_BANKS__SHIFT 0xc
4631#define GB_ADDR_CONFIG__SHADER_ENGINE_TILE_SIZE__SHIFT 0x10
4632#define GB_ADDR_CONFIG__NUM_SHADER_ENGINES__SHIFT 0x13
4633#define GB_ADDR_CONFIG__NUM_GPUS__SHIFT 0x15
4634#define GB_ADDR_CONFIG__MULTI_GPU_TILE_SIZE__SHIFT 0x18
4635#define GB_ADDR_CONFIG__NUM_RB_PER_SE__SHIFT 0x1a
4636#define GB_ADDR_CONFIG__ROW_SIZE__SHIFT 0x1c
4637#define GB_ADDR_CONFIG__NUM_LOWER_PIPES__SHIFT 0x1e
4638#define GB_ADDR_CONFIG__SE_ENABLE__SHIFT 0x1f
4639#define GB_ADDR_CONFIG__NUM_PIPES_MASK 0x00000007L
4640#define GB_ADDR_CONFIG__PIPE_INTERLEAVE_SIZE_MASK 0x00000038L
4641#define GB_ADDR_CONFIG__MAX_COMPRESSED_FRAGS_MASK 0x000000C0L
4642#define GB_ADDR_CONFIG__BANK_INTERLEAVE_SIZE_MASK 0x00000700L
4643#define GB_ADDR_CONFIG__NUM_BANKS_MASK 0x00007000L
4644#define GB_ADDR_CONFIG__SHADER_ENGINE_TILE_SIZE_MASK 0x00070000L
4645#define GB_ADDR_CONFIG__NUM_SHADER_ENGINES_MASK 0x00180000L
4646#define GB_ADDR_CONFIG__NUM_GPUS_MASK 0x00E00000L
4647#define GB_ADDR_CONFIG__MULTI_GPU_TILE_SIZE_MASK 0x03000000L
4648#define GB_ADDR_CONFIG__NUM_RB_PER_SE_MASK 0x0C000000L
4649#define GB_ADDR_CONFIG__ROW_SIZE_MASK 0x30000000L
4650#define GB_ADDR_CONFIG__NUM_LOWER_PIPES_MASK 0x40000000L
4651#define GB_ADDR_CONFIG__SE_ENABLE_MASK 0x80000000L
4652//GB_BACKEND_MAP
4653#define GB_BACKEND_MAP__BACKEND_MAP__SHIFT 0x0
4654#define GB_BACKEND_MAP__BACKEND_MAP_MASK 0xFFFFFFFFL
4655//GB_GPU_ID
4656#define GB_GPU_ID__GPU_ID__SHIFT 0x0
4657#define GB_GPU_ID__GPU_ID_MASK 0x0000000FL
4658//CC_RB_DAISY_CHAIN
4659#define CC_RB_DAISY_CHAIN__RB_0__SHIFT 0x0
4660#define CC_RB_DAISY_CHAIN__RB_1__SHIFT 0x4
4661#define CC_RB_DAISY_CHAIN__RB_2__SHIFT 0x8
4662#define CC_RB_DAISY_CHAIN__RB_3__SHIFT 0xc
4663#define CC_RB_DAISY_CHAIN__RB_4__SHIFT 0x10
4664#define CC_RB_DAISY_CHAIN__RB_5__SHIFT 0x14
4665#define CC_RB_DAISY_CHAIN__RB_6__SHIFT 0x18
4666#define CC_RB_DAISY_CHAIN__RB_7__SHIFT 0x1c
4667#define CC_RB_DAISY_CHAIN__RB_0_MASK 0x0000000FL
4668#define CC_RB_DAISY_CHAIN__RB_1_MASK 0x000000F0L
4669#define CC_RB_DAISY_CHAIN__RB_2_MASK 0x00000F00L
4670#define CC_RB_DAISY_CHAIN__RB_3_MASK 0x0000F000L
4671#define CC_RB_DAISY_CHAIN__RB_4_MASK 0x000F0000L
4672#define CC_RB_DAISY_CHAIN__RB_5_MASK 0x00F00000L
4673#define CC_RB_DAISY_CHAIN__RB_6_MASK 0x0F000000L
4674#define CC_RB_DAISY_CHAIN__RB_7_MASK 0xF0000000L
4675//GB_ADDR_CONFIG_READ
4676#define GB_ADDR_CONFIG_READ__NUM_PIPES__SHIFT 0x0
4677#define GB_ADDR_CONFIG_READ__PIPE_INTERLEAVE_SIZE__SHIFT 0x3
4678#define GB_ADDR_CONFIG_READ__MAX_COMPRESSED_FRAGS__SHIFT 0x6
4679#define GB_ADDR_CONFIG_READ__BANK_INTERLEAVE_SIZE__SHIFT 0x8
4680#define GB_ADDR_CONFIG_READ__NUM_BANKS__SHIFT 0xc
4681#define GB_ADDR_CONFIG_READ__SHADER_ENGINE_TILE_SIZE__SHIFT 0x10
4682#define GB_ADDR_CONFIG_READ__NUM_SHADER_ENGINES__SHIFT 0x13
4683#define GB_ADDR_CONFIG_READ__NUM_GPUS__SHIFT 0x15
4684#define GB_ADDR_CONFIG_READ__MULTI_GPU_TILE_SIZE__SHIFT 0x18
4685#define GB_ADDR_CONFIG_READ__NUM_RB_PER_SE__SHIFT 0x1a
4686#define GB_ADDR_CONFIG_READ__ROW_SIZE__SHIFT 0x1c
4687#define GB_ADDR_CONFIG_READ__NUM_LOWER_PIPES__SHIFT 0x1e
4688#define GB_ADDR_CONFIG_READ__SE_ENABLE__SHIFT 0x1f
4689#define GB_ADDR_CONFIG_READ__NUM_PIPES_MASK 0x00000007L
4690#define GB_ADDR_CONFIG_READ__PIPE_INTERLEAVE_SIZE_MASK 0x00000038L
4691#define GB_ADDR_CONFIG_READ__MAX_COMPRESSED_FRAGS_MASK 0x000000C0L
4692#define GB_ADDR_CONFIG_READ__BANK_INTERLEAVE_SIZE_MASK 0x00000700L
4693#define GB_ADDR_CONFIG_READ__NUM_BANKS_MASK 0x00007000L
4694#define GB_ADDR_CONFIG_READ__SHADER_ENGINE_TILE_SIZE_MASK 0x00070000L
4695#define GB_ADDR_CONFIG_READ__NUM_SHADER_ENGINES_MASK 0x00180000L
4696#define GB_ADDR_CONFIG_READ__NUM_GPUS_MASK 0x00E00000L
4697#define GB_ADDR_CONFIG_READ__MULTI_GPU_TILE_SIZE_MASK 0x03000000L
4698#define GB_ADDR_CONFIG_READ__NUM_RB_PER_SE_MASK 0x0C000000L
4699#define GB_ADDR_CONFIG_READ__ROW_SIZE_MASK 0x30000000L
4700#define GB_ADDR_CONFIG_READ__NUM_LOWER_PIPES_MASK 0x40000000L
4701#define GB_ADDR_CONFIG_READ__SE_ENABLE_MASK 0x80000000L
4702//GB_TILE_MODE0
4703#define GB_TILE_MODE0__ARRAY_MODE__SHIFT 0x2
4704#define GB_TILE_MODE0__PIPE_CONFIG__SHIFT 0x6
4705#define GB_TILE_MODE0__TILE_SPLIT__SHIFT 0xb
4706#define GB_TILE_MODE0__MICRO_TILE_MODE_NEW__SHIFT 0x16
4707#define GB_TILE_MODE0__SAMPLE_SPLIT__SHIFT 0x19
4708#define GB_TILE_MODE0__ARRAY_MODE_MASK 0x0000003CL
4709#define GB_TILE_MODE0__PIPE_CONFIG_MASK 0x000007C0L
4710#define GB_TILE_MODE0__TILE_SPLIT_MASK 0x00003800L
4711#define GB_TILE_MODE0__MICRO_TILE_MODE_NEW_MASK 0x01C00000L
4712#define GB_TILE_MODE0__SAMPLE_SPLIT_MASK 0x06000000L
4713//GB_TILE_MODE1
4714#define GB_TILE_MODE1__ARRAY_MODE__SHIFT 0x2
4715#define GB_TILE_MODE1__PIPE_CONFIG__SHIFT 0x6
4716#define GB_TILE_MODE1__TILE_SPLIT__SHIFT 0xb
4717#define GB_TILE_MODE1__MICRO_TILE_MODE_NEW__SHIFT 0x16
4718#define GB_TILE_MODE1__SAMPLE_SPLIT__SHIFT 0x19
4719#define GB_TILE_MODE1__ARRAY_MODE_MASK 0x0000003CL
4720#define GB_TILE_MODE1__PIPE_CONFIG_MASK 0x000007C0L
4721#define GB_TILE_MODE1__TILE_SPLIT_MASK 0x00003800L
4722#define GB_TILE_MODE1__MICRO_TILE_MODE_NEW_MASK 0x01C00000L
4723#define GB_TILE_MODE1__SAMPLE_SPLIT_MASK 0x06000000L
4724//GB_TILE_MODE2
4725#define GB_TILE_MODE2__ARRAY_MODE__SHIFT 0x2
4726#define GB_TILE_MODE2__PIPE_CONFIG__SHIFT 0x6
4727#define GB_TILE_MODE2__TILE_SPLIT__SHIFT 0xb
4728#define GB_TILE_MODE2__MICRO_TILE_MODE_NEW__SHIFT 0x16
4729#define GB_TILE_MODE2__SAMPLE_SPLIT__SHIFT 0x19
4730#define GB_TILE_MODE2__ARRAY_MODE_MASK 0x0000003CL
4731#define GB_TILE_MODE2__PIPE_CONFIG_MASK 0x000007C0L
4732#define GB_TILE_MODE2__TILE_SPLIT_MASK 0x00003800L
4733#define GB_TILE_MODE2__MICRO_TILE_MODE_NEW_MASK 0x01C00000L
4734#define GB_TILE_MODE2__SAMPLE_SPLIT_MASK 0x06000000L
4735//GB_TILE_MODE3
4736#define GB_TILE_MODE3__ARRAY_MODE__SHIFT 0x2
4737#define GB_TILE_MODE3__PIPE_CONFIG__SHIFT 0x6
4738#define GB_TILE_MODE3__TILE_SPLIT__SHIFT 0xb
4739#define GB_TILE_MODE3__MICRO_TILE_MODE_NEW__SHIFT 0x16
4740#define GB_TILE_MODE3__SAMPLE_SPLIT__SHIFT 0x19
4741#define GB_TILE_MODE3__ARRAY_MODE_MASK 0x0000003CL
4742#define GB_TILE_MODE3__PIPE_CONFIG_MASK 0x000007C0L
4743#define GB_TILE_MODE3__TILE_SPLIT_MASK 0x00003800L
4744#define GB_TILE_MODE3__MICRO_TILE_MODE_NEW_MASK 0x01C00000L
4745#define GB_TILE_MODE3__SAMPLE_SPLIT_MASK 0x06000000L
4746//GB_TILE_MODE4
4747#define GB_TILE_MODE4__ARRAY_MODE__SHIFT 0x2
4748#define GB_TILE_MODE4__PIPE_CONFIG__SHIFT 0x6
4749#define GB_TILE_MODE4__TILE_SPLIT__SHIFT 0xb
4750#define GB_TILE_MODE4__MICRO_TILE_MODE_NEW__SHIFT 0x16
4751#define GB_TILE_MODE4__SAMPLE_SPLIT__SHIFT 0x19
4752#define GB_TILE_MODE4__ARRAY_MODE_MASK 0x0000003CL
4753#define GB_TILE_MODE4__PIPE_CONFIG_MASK 0x000007C0L
4754#define GB_TILE_MODE4__TILE_SPLIT_MASK 0x00003800L
4755#define GB_TILE_MODE4__MICRO_TILE_MODE_NEW_MASK 0x01C00000L
4756#define GB_TILE_MODE4__SAMPLE_SPLIT_MASK 0x06000000L
4757//GB_TILE_MODE5
4758#define GB_TILE_MODE5__ARRAY_MODE__SHIFT 0x2
4759#define GB_TILE_MODE5__PIPE_CONFIG__SHIFT 0x6
4760#define GB_TILE_MODE5__TILE_SPLIT__SHIFT 0xb
4761#define GB_TILE_MODE5__MICRO_TILE_MODE_NEW__SHIFT 0x16
4762#define GB_TILE_MODE5__SAMPLE_SPLIT__SHIFT 0x19
4763#define GB_TILE_MODE5__ARRAY_MODE_MASK 0x0000003CL
4764#define GB_TILE_MODE5__PIPE_CONFIG_MASK 0x000007C0L
4765#define GB_TILE_MODE5__TILE_SPLIT_MASK 0x00003800L
4766#define GB_TILE_MODE5__MICRO_TILE_MODE_NEW_MASK 0x01C00000L
4767#define GB_TILE_MODE5__SAMPLE_SPLIT_MASK 0x06000000L
4768//GB_TILE_MODE6
4769#define GB_TILE_MODE6__ARRAY_MODE__SHIFT 0x2
4770#define GB_TILE_MODE6__PIPE_CONFIG__SHIFT 0x6
4771#define GB_TILE_MODE6__TILE_SPLIT__SHIFT 0xb
4772#define GB_TILE_MODE6__MICRO_TILE_MODE_NEW__SHIFT 0x16
4773#define GB_TILE_MODE6__SAMPLE_SPLIT__SHIFT 0x19
4774#define GB_TILE_MODE6__ARRAY_MODE_MASK 0x0000003CL
4775#define GB_TILE_MODE6__PIPE_CONFIG_MASK 0x000007C0L
4776#define GB_TILE_MODE6__TILE_SPLIT_MASK 0x00003800L
4777#define GB_TILE_MODE6__MICRO_TILE_MODE_NEW_MASK 0x01C00000L
4778#define GB_TILE_MODE6__SAMPLE_SPLIT_MASK 0x06000000L
4779//GB_TILE_MODE7
4780#define GB_TILE_MODE7__ARRAY_MODE__SHIFT 0x2
4781#define GB_TILE_MODE7__PIPE_CONFIG__SHIFT 0x6
4782#define GB_TILE_MODE7__TILE_SPLIT__SHIFT 0xb
4783#define GB_TILE_MODE7__MICRO_TILE_MODE_NEW__SHIFT 0x16
4784#define GB_TILE_MODE7__SAMPLE_SPLIT__SHIFT 0x19
4785#define GB_TILE_MODE7__ARRAY_MODE_MASK 0x0000003CL
4786#define GB_TILE_MODE7__PIPE_CONFIG_MASK 0x000007C0L
4787#define GB_TILE_MODE7__TILE_SPLIT_MASK 0x00003800L
4788#define GB_TILE_MODE7__MICRO_TILE_MODE_NEW_MASK 0x01C00000L
4789#define GB_TILE_MODE7__SAMPLE_SPLIT_MASK 0x06000000L
4790//GB_TILE_MODE8
4791#define GB_TILE_MODE8__ARRAY_MODE__SHIFT 0x2
4792#define GB_TILE_MODE8__PIPE_CONFIG__SHIFT 0x6
4793#define GB_TILE_MODE8__TILE_SPLIT__SHIFT 0xb
4794#define GB_TILE_MODE8__MICRO_TILE_MODE_NEW__SHIFT 0x16
4795#define GB_TILE_MODE8__SAMPLE_SPLIT__SHIFT 0x19
4796#define GB_TILE_MODE8__ARRAY_MODE_MASK 0x0000003CL
4797#define GB_TILE_MODE8__PIPE_CONFIG_MASK 0x000007C0L
4798#define GB_TILE_MODE8__TILE_SPLIT_MASK 0x00003800L
4799#define GB_TILE_MODE8__MICRO_TILE_MODE_NEW_MASK 0x01C00000L
4800#define GB_TILE_MODE8__SAMPLE_SPLIT_MASK 0x06000000L
4801//GB_TILE_MODE9
4802#define GB_TILE_MODE9__ARRAY_MODE__SHIFT 0x2
4803#define GB_TILE_MODE9__PIPE_CONFIG__SHIFT 0x6
4804#define GB_TILE_MODE9__TILE_SPLIT__SHIFT 0xb
4805#define GB_TILE_MODE9__MICRO_TILE_MODE_NEW__SHIFT 0x16
4806#define GB_TILE_MODE9__SAMPLE_SPLIT__SHIFT 0x19
4807#define GB_TILE_MODE9__ARRAY_MODE_MASK 0x0000003CL
4808#define GB_TILE_MODE9__PIPE_CONFIG_MASK 0x000007C0L
4809#define GB_TILE_MODE9__TILE_SPLIT_MASK 0x00003800L
4810#define GB_TILE_MODE9__MICRO_TILE_MODE_NEW_MASK 0x01C00000L
4811#define GB_TILE_MODE9__SAMPLE_SPLIT_MASK 0x06000000L
4812//GB_TILE_MODE10
4813#define GB_TILE_MODE10__ARRAY_MODE__SHIFT 0x2
4814#define GB_TILE_MODE10__PIPE_CONFIG__SHIFT 0x6
4815#define GB_TILE_MODE10__TILE_SPLIT__SHIFT 0xb
4816#define GB_TILE_MODE10__MICRO_TILE_MODE_NEW__SHIFT 0x16
4817#define GB_TILE_MODE10__SAMPLE_SPLIT__SHIFT 0x19
4818#define GB_TILE_MODE10__ARRAY_MODE_MASK 0x0000003CL
4819#define GB_TILE_MODE10__PIPE_CONFIG_MASK 0x000007C0L
4820#define GB_TILE_MODE10__TILE_SPLIT_MASK 0x00003800L
4821#define GB_TILE_MODE10__MICRO_TILE_MODE_NEW_MASK 0x01C00000L
4822#define GB_TILE_MODE10__SAMPLE_SPLIT_MASK 0x06000000L
4823//GB_TILE_MODE11
4824#define GB_TILE_MODE11__ARRAY_MODE__SHIFT 0x2
4825#define GB_TILE_MODE11__PIPE_CONFIG__SHIFT 0x6
4826#define GB_TILE_MODE11__TILE_SPLIT__SHIFT 0xb
4827#define GB_TILE_MODE11__MICRO_TILE_MODE_NEW__SHIFT 0x16
4828#define GB_TILE_MODE11__SAMPLE_SPLIT__SHIFT 0x19
4829#define GB_TILE_MODE11__ARRAY_MODE_MASK 0x0000003CL
4830#define GB_TILE_MODE11__PIPE_CONFIG_MASK 0x000007C0L
4831#define GB_TILE_MODE11__TILE_SPLIT_MASK 0x00003800L
4832#define GB_TILE_MODE11__MICRO_TILE_MODE_NEW_MASK 0x01C00000L
4833#define GB_TILE_MODE11__SAMPLE_SPLIT_MASK 0x06000000L
4834//GB_TILE_MODE12
4835#define GB_TILE_MODE12__ARRAY_MODE__SHIFT 0x2
4836#define GB_TILE_MODE12__PIPE_CONFIG__SHIFT 0x6
4837#define GB_TILE_MODE12__TILE_SPLIT__SHIFT 0xb
4838#define GB_TILE_MODE12__MICRO_TILE_MODE_NEW__SHIFT 0x16
4839#define GB_TILE_MODE12__SAMPLE_SPLIT__SHIFT 0x19
4840#define GB_TILE_MODE12__ARRAY_MODE_MASK 0x0000003CL
4841#define GB_TILE_MODE12__PIPE_CONFIG_MASK 0x000007C0L
4842#define GB_TILE_MODE12__TILE_SPLIT_MASK 0x00003800L
4843#define GB_TILE_MODE12__MICRO_TILE_MODE_NEW_MASK 0x01C00000L
4844#define GB_TILE_MODE12__SAMPLE_SPLIT_MASK 0x06000000L
4845//GB_TILE_MODE13
4846#define GB_TILE_MODE13__ARRAY_MODE__SHIFT 0x2
4847#define GB_TILE_MODE13__PIPE_CONFIG__SHIFT 0x6
4848#define GB_TILE_MODE13__TILE_SPLIT__SHIFT 0xb
4849#define GB_TILE_MODE13__MICRO_TILE_MODE_NEW__SHIFT 0x16
4850#define GB_TILE_MODE13__SAMPLE_SPLIT__SHIFT 0x19
4851#define GB_TILE_MODE13__ARRAY_MODE_MASK 0x0000003CL
4852#define GB_TILE_MODE13__PIPE_CONFIG_MASK 0x000007C0L
4853#define GB_TILE_MODE13__TILE_SPLIT_MASK 0x00003800L
4854#define GB_TILE_MODE13__MICRO_TILE_MODE_NEW_MASK 0x01C00000L
4855#define GB_TILE_MODE13__SAMPLE_SPLIT_MASK 0x06000000L
4856//GB_TILE_MODE14
4857#define GB_TILE_MODE14__ARRAY_MODE__SHIFT 0x2
4858#define GB_TILE_MODE14__PIPE_CONFIG__SHIFT 0x6
4859#define GB_TILE_MODE14__TILE_SPLIT__SHIFT 0xb
4860#define GB_TILE_MODE14__MICRO_TILE_MODE_NEW__SHIFT 0x16
4861#define GB_TILE_MODE14__SAMPLE_SPLIT__SHIFT 0x19
4862#define GB_TILE_MODE14__ARRAY_MODE_MASK 0x0000003CL
4863#define GB_TILE_MODE14__PIPE_CONFIG_MASK 0x000007C0L
4864#define GB_TILE_MODE14__TILE_SPLIT_MASK 0x00003800L
4865#define GB_TILE_MODE14__MICRO_TILE_MODE_NEW_MASK 0x01C00000L
4866#define GB_TILE_MODE14__SAMPLE_SPLIT_MASK 0x06000000L
4867//GB_TILE_MODE15
4868#define GB_TILE_MODE15__ARRAY_MODE__SHIFT 0x2
4869#define GB_TILE_MODE15__PIPE_CONFIG__SHIFT 0x6
4870#define GB_TILE_MODE15__TILE_SPLIT__SHIFT 0xb
4871#define GB_TILE_MODE15__MICRO_TILE_MODE_NEW__SHIFT 0x16
4872#define GB_TILE_MODE15__SAMPLE_SPLIT__SHIFT 0x19
4873#define GB_TILE_MODE15__ARRAY_MODE_MASK 0x0000003CL
4874#define GB_TILE_MODE15__PIPE_CONFIG_MASK 0x000007C0L
4875#define GB_TILE_MODE15__TILE_SPLIT_MASK 0x00003800L
4876#define GB_TILE_MODE15__MICRO_TILE_MODE_NEW_MASK 0x01C00000L
4877#define GB_TILE_MODE15__SAMPLE_SPLIT_MASK 0x06000000L
4878//GB_TILE_MODE16
4879#define GB_TILE_MODE16__ARRAY_MODE__SHIFT 0x2
4880#define GB_TILE_MODE16__PIPE_CONFIG__SHIFT 0x6
4881#define GB_TILE_MODE16__TILE_SPLIT__SHIFT 0xb
4882#define GB_TILE_MODE16__MICRO_TILE_MODE_NEW__SHIFT 0x16
4883#define GB_TILE_MODE16__SAMPLE_SPLIT__SHIFT 0x19
4884#define GB_TILE_MODE16__ARRAY_MODE_MASK 0x0000003CL
4885#define GB_TILE_MODE16__PIPE_CONFIG_MASK 0x000007C0L
4886#define GB_TILE_MODE16__TILE_SPLIT_MASK 0x00003800L
4887#define GB_TILE_MODE16__MICRO_TILE_MODE_NEW_MASK 0x01C00000L
4888#define GB_TILE_MODE16__SAMPLE_SPLIT_MASK 0x06000000L
4889//GB_TILE_MODE17
4890#define GB_TILE_MODE17__ARRAY_MODE__SHIFT 0x2
4891#define GB_TILE_MODE17__PIPE_CONFIG__SHIFT 0x6
4892#define GB_TILE_MODE17__TILE_SPLIT__SHIFT 0xb
4893#define GB_TILE_MODE17__MICRO_TILE_MODE_NEW__SHIFT 0x16
4894#define GB_TILE_MODE17__SAMPLE_SPLIT__SHIFT 0x19
4895#define GB_TILE_MODE17__ARRAY_MODE_MASK 0x0000003CL
4896#define GB_TILE_MODE17__PIPE_CONFIG_MASK 0x000007C0L
4897#define GB_TILE_MODE17__TILE_SPLIT_MASK 0x00003800L
4898#define GB_TILE_MODE17__MICRO_TILE_MODE_NEW_MASK 0x01C00000L
4899#define GB_TILE_MODE17__SAMPLE_SPLIT_MASK 0x06000000L
4900//GB_TILE_MODE18
4901#define GB_TILE_MODE18__ARRAY_MODE__SHIFT 0x2
4902#define GB_TILE_MODE18__PIPE_CONFIG__SHIFT 0x6
4903#define GB_TILE_MODE18__TILE_SPLIT__SHIFT 0xb
4904#define GB_TILE_MODE18__MICRO_TILE_MODE_NEW__SHIFT 0x16
4905#define GB_TILE_MODE18__SAMPLE_SPLIT__SHIFT 0x19
4906#define GB_TILE_MODE18__ARRAY_MODE_MASK 0x0000003CL
4907#define GB_TILE_MODE18__PIPE_CONFIG_MASK 0x000007C0L
4908#define GB_TILE_MODE18__TILE_SPLIT_MASK 0x00003800L
4909#define GB_TILE_MODE18__MICRO_TILE_MODE_NEW_MASK 0x01C00000L
4910#define GB_TILE_MODE18__SAMPLE_SPLIT_MASK 0x06000000L
4911//GB_TILE_MODE19
4912#define GB_TILE_MODE19__ARRAY_MODE__SHIFT 0x2
4913#define GB_TILE_MODE19__PIPE_CONFIG__SHIFT 0x6
4914#define GB_TILE_MODE19__TILE_SPLIT__SHIFT 0xb
4915#define GB_TILE_MODE19__MICRO_TILE_MODE_NEW__SHIFT 0x16
4916#define GB_TILE_MODE19__SAMPLE_SPLIT__SHIFT 0x19
4917#define GB_TILE_MODE19__ARRAY_MODE_MASK 0x0000003CL
4918#define GB_TILE_MODE19__PIPE_CONFIG_MASK 0x000007C0L
4919#define GB_TILE_MODE19__TILE_SPLIT_MASK 0x00003800L
4920#define GB_TILE_MODE19__MICRO_TILE_MODE_NEW_MASK 0x01C00000L
4921#define GB_TILE_MODE19__SAMPLE_SPLIT_MASK 0x06000000L
4922//GB_TILE_MODE20
4923#define GB_TILE_MODE20__ARRAY_MODE__SHIFT 0x2
4924#define GB_TILE_MODE20__PIPE_CONFIG__SHIFT 0x6
4925#define GB_TILE_MODE20__TILE_SPLIT__SHIFT 0xb
4926#define GB_TILE_MODE20__MICRO_TILE_MODE_NEW__SHIFT 0x16
4927#define GB_TILE_MODE20__SAMPLE_SPLIT__SHIFT 0x19
4928#define GB_TILE_MODE20__ARRAY_MODE_MASK 0x0000003CL
4929#define GB_TILE_MODE20__PIPE_CONFIG_MASK 0x000007C0L
4930#define GB_TILE_MODE20__TILE_SPLIT_MASK 0x00003800L
4931#define GB_TILE_MODE20__MICRO_TILE_MODE_NEW_MASK 0x01C00000L
4932#define GB_TILE_MODE20__SAMPLE_SPLIT_MASK 0x06000000L
4933//GB_TILE_MODE21
4934#define GB_TILE_MODE21__ARRAY_MODE__SHIFT 0x2
4935#define GB_TILE_MODE21__PIPE_CONFIG__SHIFT 0x6
4936#define GB_TILE_MODE21__TILE_SPLIT__SHIFT 0xb
4937#define GB_TILE_MODE21__MICRO_TILE_MODE_NEW__SHIFT 0x16
4938#define GB_TILE_MODE21__SAMPLE_SPLIT__SHIFT 0x19
4939#define GB_TILE_MODE21__ARRAY_MODE_MASK 0x0000003CL
4940#define GB_TILE_MODE21__PIPE_CONFIG_MASK 0x000007C0L
4941#define GB_TILE_MODE21__TILE_SPLIT_MASK 0x00003800L
4942#define GB_TILE_MODE21__MICRO_TILE_MODE_NEW_MASK 0x01C00000L
4943#define GB_TILE_MODE21__SAMPLE_SPLIT_MASK 0x06000000L
4944//GB_TILE_MODE22
4945#define GB_TILE_MODE22__ARRAY_MODE__SHIFT 0x2
4946#define GB_TILE_MODE22__PIPE_CONFIG__SHIFT 0x6
4947#define GB_TILE_MODE22__TILE_SPLIT__SHIFT 0xb
4948#define GB_TILE_MODE22__MICRO_TILE_MODE_NEW__SHIFT 0x16
4949#define GB_TILE_MODE22__SAMPLE_SPLIT__SHIFT 0x19
4950#define GB_TILE_MODE22__ARRAY_MODE_MASK 0x0000003CL
4951#define GB_TILE_MODE22__PIPE_CONFIG_MASK 0x000007C0L
4952#define GB_TILE_MODE22__TILE_SPLIT_MASK 0x00003800L
4953#define GB_TILE_MODE22__MICRO_TILE_MODE_NEW_MASK 0x01C00000L
4954#define GB_TILE_MODE22__SAMPLE_SPLIT_MASK 0x06000000L
4955//GB_TILE_MODE23
4956#define GB_TILE_MODE23__ARRAY_MODE__SHIFT 0x2
4957#define GB_TILE_MODE23__PIPE_CONFIG__SHIFT 0x6
4958#define GB_TILE_MODE23__TILE_SPLIT__SHIFT 0xb
4959#define GB_TILE_MODE23__MICRO_TILE_MODE_NEW__SHIFT 0x16
4960#define GB_TILE_MODE23__SAMPLE_SPLIT__SHIFT 0x19
4961#define GB_TILE_MODE23__ARRAY_MODE_MASK 0x0000003CL
4962#define GB_TILE_MODE23__PIPE_CONFIG_MASK 0x000007C0L
4963#define GB_TILE_MODE23__TILE_SPLIT_MASK 0x00003800L
4964#define GB_TILE_MODE23__MICRO_TILE_MODE_NEW_MASK 0x01C00000L
4965#define GB_TILE_MODE23__SAMPLE_SPLIT_MASK 0x06000000L
4966//GB_TILE_MODE24
4967#define GB_TILE_MODE24__ARRAY_MODE__SHIFT 0x2
4968#define GB_TILE_MODE24__PIPE_CONFIG__SHIFT 0x6
4969#define GB_TILE_MODE24__TILE_SPLIT__SHIFT 0xb
4970#define GB_TILE_MODE24__MICRO_TILE_MODE_NEW__SHIFT 0x16
4971#define GB_TILE_MODE24__SAMPLE_SPLIT__SHIFT 0x19
4972#define GB_TILE_MODE24__ARRAY_MODE_MASK 0x0000003CL
4973#define GB_TILE_MODE24__PIPE_CONFIG_MASK 0x000007C0L
4974#define GB_TILE_MODE24__TILE_SPLIT_MASK 0x00003800L
4975#define GB_TILE_MODE24__MICRO_TILE_MODE_NEW_MASK 0x01C00000L
4976#define GB_TILE_MODE24__SAMPLE_SPLIT_MASK 0x06000000L
4977//GB_TILE_MODE25
4978#define GB_TILE_MODE25__ARRAY_MODE__SHIFT 0x2
4979#define GB_TILE_MODE25__PIPE_CONFIG__SHIFT 0x6
4980#define GB_TILE_MODE25__TILE_SPLIT__SHIFT 0xb
4981#define GB_TILE_MODE25__MICRO_TILE_MODE_NEW__SHIFT 0x16
4982#define GB_TILE_MODE25__SAMPLE_SPLIT__SHIFT 0x19
4983#define GB_TILE_MODE25__ARRAY_MODE_MASK 0x0000003CL
4984#define GB_TILE_MODE25__PIPE_CONFIG_MASK 0x000007C0L
4985#define GB_TILE_MODE25__TILE_SPLIT_MASK 0x00003800L
4986#define GB_TILE_MODE25__MICRO_TILE_MODE_NEW_MASK 0x01C00000L
4987#define GB_TILE_MODE25__SAMPLE_SPLIT_MASK 0x06000000L
4988//GB_TILE_MODE26
4989#define GB_TILE_MODE26__ARRAY_MODE__SHIFT 0x2
4990#define GB_TILE_MODE26__PIPE_CONFIG__SHIFT 0x6
4991#define GB_TILE_MODE26__TILE_SPLIT__SHIFT 0xb
4992#define GB_TILE_MODE26__MICRO_TILE_MODE_NEW__SHIFT 0x16
4993#define GB_TILE_MODE26__SAMPLE_SPLIT__SHIFT 0x19
4994#define GB_TILE_MODE26__ARRAY_MODE_MASK 0x0000003CL
4995#define GB_TILE_MODE26__PIPE_CONFIG_MASK 0x000007C0L
4996#define GB_TILE_MODE26__TILE_SPLIT_MASK 0x00003800L
4997#define GB_TILE_MODE26__MICRO_TILE_MODE_NEW_MASK 0x01C00000L
4998#define GB_TILE_MODE26__SAMPLE_SPLIT_MASK 0x06000000L
4999//GB_TILE_MODE27
5000#define GB_TILE_MODE27__ARRAY_MODE__SHIFT 0x2
5001#define GB_TILE_MODE27__PIPE_CONFIG__SHIFT 0x6
5002#define GB_TILE_MODE27__TILE_SPLIT__SHIFT 0xb
5003#define GB_TILE_MODE27__MICRO_TILE_MODE_NEW__SHIFT 0x16
5004#define GB_TILE_MODE27__SAMPLE_SPLIT__SHIFT 0x19
5005#define GB_TILE_MODE27__ARRAY_MODE_MASK 0x0000003CL
5006#define GB_TILE_MODE27__PIPE_CONFIG_MASK 0x000007C0L
5007#define GB_TILE_MODE27__TILE_SPLIT_MASK 0x00003800L
5008#define GB_TILE_MODE27__MICRO_TILE_MODE_NEW_MASK 0x01C00000L
5009#define GB_TILE_MODE27__SAMPLE_SPLIT_MASK 0x06000000L
5010//GB_TILE_MODE28
5011#define GB_TILE_MODE28__ARRAY_MODE__SHIFT 0x2
5012#define GB_TILE_MODE28__PIPE_CONFIG__SHIFT 0x6
5013#define GB_TILE_MODE28__TILE_SPLIT__SHIFT 0xb
5014#define GB_TILE_MODE28__MICRO_TILE_MODE_NEW__SHIFT 0x16
5015#define GB_TILE_MODE28__SAMPLE_SPLIT__SHIFT 0x19
5016#define GB_TILE_MODE28__ARRAY_MODE_MASK 0x0000003CL
5017#define GB_TILE_MODE28__PIPE_CONFIG_MASK 0x000007C0L
5018#define GB_TILE_MODE28__TILE_SPLIT_MASK 0x00003800L
5019#define GB_TILE_MODE28__MICRO_TILE_MODE_NEW_MASK 0x01C00000L
5020#define GB_TILE_MODE28__SAMPLE_SPLIT_MASK 0x06000000L
5021//GB_TILE_MODE29
5022#define GB_TILE_MODE29__ARRAY_MODE__SHIFT 0x2
5023#define GB_TILE_MODE29__PIPE_CONFIG__SHIFT 0x6
5024#define GB_TILE_MODE29__TILE_SPLIT__SHIFT 0xb
5025#define GB_TILE_MODE29__MICRO_TILE_MODE_NEW__SHIFT 0x16
5026#define GB_TILE_MODE29__SAMPLE_SPLIT__SHIFT 0x19
5027#define GB_TILE_MODE29__ARRAY_MODE_MASK 0x0000003CL
5028#define GB_TILE_MODE29__PIPE_CONFIG_MASK 0x000007C0L
5029#define GB_TILE_MODE29__TILE_SPLIT_MASK 0x00003800L
5030#define GB_TILE_MODE29__MICRO_TILE_MODE_NEW_MASK 0x01C00000L
5031#define GB_TILE_MODE29__SAMPLE_SPLIT_MASK 0x06000000L
5032//GB_TILE_MODE30
5033#define GB_TILE_MODE30__ARRAY_MODE__SHIFT 0x2
5034#define GB_TILE_MODE30__PIPE_CONFIG__SHIFT 0x6
5035#define GB_TILE_MODE30__TILE_SPLIT__SHIFT 0xb
5036#define GB_TILE_MODE30__MICRO_TILE_MODE_NEW__SHIFT 0x16
5037#define GB_TILE_MODE30__SAMPLE_SPLIT__SHIFT 0x19
5038#define GB_TILE_MODE30__ARRAY_MODE_MASK 0x0000003CL
5039#define GB_TILE_MODE30__PIPE_CONFIG_MASK 0x000007C0L
5040#define GB_TILE_MODE30__TILE_SPLIT_MASK 0x00003800L
5041#define GB_TILE_MODE30__MICRO_TILE_MODE_NEW_MASK 0x01C00000L
5042#define GB_TILE_MODE30__SAMPLE_SPLIT_MASK 0x06000000L
5043//GB_TILE_MODE31
5044#define GB_TILE_MODE31__ARRAY_MODE__SHIFT 0x2
5045#define GB_TILE_MODE31__PIPE_CONFIG__SHIFT 0x6
5046#define GB_TILE_MODE31__TILE_SPLIT__SHIFT 0xb
5047#define GB_TILE_MODE31__MICRO_TILE_MODE_NEW__SHIFT 0x16
5048#define GB_TILE_MODE31__SAMPLE_SPLIT__SHIFT 0x19
5049#define GB_TILE_MODE31__ARRAY_MODE_MASK 0x0000003CL
5050#define GB_TILE_MODE31__PIPE_CONFIG_MASK 0x000007C0L
5051#define GB_TILE_MODE31__TILE_SPLIT_MASK 0x00003800L
5052#define GB_TILE_MODE31__MICRO_TILE_MODE_NEW_MASK 0x01C00000L
5053#define GB_TILE_MODE31__SAMPLE_SPLIT_MASK 0x06000000L
5054//GB_MACROTILE_MODE0
5055#define GB_MACROTILE_MODE0__BANK_WIDTH__SHIFT 0x0
5056#define GB_MACROTILE_MODE0__BANK_HEIGHT__SHIFT 0x2
5057#define GB_MACROTILE_MODE0__MACRO_TILE_ASPECT__SHIFT 0x4
5058#define GB_MACROTILE_MODE0__NUM_BANKS__SHIFT 0x6
5059#define GB_MACROTILE_MODE0__BANK_WIDTH_MASK 0x00000003L
5060#define GB_MACROTILE_MODE0__BANK_HEIGHT_MASK 0x0000000CL
5061#define GB_MACROTILE_MODE0__MACRO_TILE_ASPECT_MASK 0x00000030L
5062#define GB_MACROTILE_MODE0__NUM_BANKS_MASK 0x000000C0L
5063//GB_MACROTILE_MODE1
5064#define GB_MACROTILE_MODE1__BANK_WIDTH__SHIFT 0x0
5065#define GB_MACROTILE_MODE1__BANK_HEIGHT__SHIFT 0x2
5066#define GB_MACROTILE_MODE1__MACRO_TILE_ASPECT__SHIFT 0x4
5067#define GB_MACROTILE_MODE1__NUM_BANKS__SHIFT 0x6
5068#define GB_MACROTILE_MODE1__BANK_WIDTH_MASK 0x00000003L
5069#define GB_MACROTILE_MODE1__BANK_HEIGHT_MASK 0x0000000CL
5070#define GB_MACROTILE_MODE1__MACRO_TILE_ASPECT_MASK 0x00000030L
5071#define GB_MACROTILE_MODE1__NUM_BANKS_MASK 0x000000C0L
5072//GB_MACROTILE_MODE2
5073#define GB_MACROTILE_MODE2__BANK_WIDTH__SHIFT 0x0
5074#define GB_MACROTILE_MODE2__BANK_HEIGHT__SHIFT 0x2
5075#define GB_MACROTILE_MODE2__MACRO_TILE_ASPECT__SHIFT 0x4
5076#define GB_MACROTILE_MODE2__NUM_BANKS__SHIFT 0x6
5077#define GB_MACROTILE_MODE2__BANK_WIDTH_MASK 0x00000003L
5078#define GB_MACROTILE_MODE2__BANK_HEIGHT_MASK 0x0000000CL
5079#define GB_MACROTILE_MODE2__MACRO_TILE_ASPECT_MASK 0x00000030L
5080#define GB_MACROTILE_MODE2__NUM_BANKS_MASK 0x000000C0L
5081//GB_MACROTILE_MODE3
5082#define GB_MACROTILE_MODE3__BANK_WIDTH__SHIFT 0x0
5083#define GB_MACROTILE_MODE3__BANK_HEIGHT__SHIFT 0x2
5084#define GB_MACROTILE_MODE3__MACRO_TILE_ASPECT__SHIFT 0x4
5085#define GB_MACROTILE_MODE3__NUM_BANKS__SHIFT 0x6
5086#define GB_MACROTILE_MODE3__BANK_WIDTH_MASK 0x00000003L
5087#define GB_MACROTILE_MODE3__BANK_HEIGHT_MASK 0x0000000CL
5088#define GB_MACROTILE_MODE3__MACRO_TILE_ASPECT_MASK 0x00000030L
5089#define GB_MACROTILE_MODE3__NUM_BANKS_MASK 0x000000C0L
5090//GB_MACROTILE_MODE4
5091#define GB_MACROTILE_MODE4__BANK_WIDTH__SHIFT 0x0
5092#define GB_MACROTILE_MODE4__BANK_HEIGHT__SHIFT 0x2
5093#define GB_MACROTILE_MODE4__MACRO_TILE_ASPECT__SHIFT 0x4
5094#define GB_MACROTILE_MODE4__NUM_BANKS__SHIFT 0x6
5095#define GB_MACROTILE_MODE4__BANK_WIDTH_MASK 0x00000003L
5096#define GB_MACROTILE_MODE4__BANK_HEIGHT_MASK 0x0000000CL
5097#define GB_MACROTILE_MODE4__MACRO_TILE_ASPECT_MASK 0x00000030L
5098#define GB_MACROTILE_MODE4__NUM_BANKS_MASK 0x000000C0L
5099//GB_MACROTILE_MODE5
5100#define GB_MACROTILE_MODE5__BANK_WIDTH__SHIFT 0x0
5101#define GB_MACROTILE_MODE5__BANK_HEIGHT__SHIFT 0x2
5102#define GB_MACROTILE_MODE5__MACRO_TILE_ASPECT__SHIFT 0x4
5103#define GB_MACROTILE_MODE5__NUM_BANKS__SHIFT 0x6
5104#define GB_MACROTILE_MODE5__BANK_WIDTH_MASK 0x00000003L
5105#define GB_MACROTILE_MODE5__BANK_HEIGHT_MASK 0x0000000CL
5106#define GB_MACROTILE_MODE5__MACRO_TILE_ASPECT_MASK 0x00000030L
5107#define GB_MACROTILE_MODE5__NUM_BANKS_MASK 0x000000C0L
5108//GB_MACROTILE_MODE6
5109#define GB_MACROTILE_MODE6__BANK_WIDTH__SHIFT 0x0
5110#define GB_MACROTILE_MODE6__BANK_HEIGHT__SHIFT 0x2
5111#define GB_MACROTILE_MODE6__MACRO_TILE_ASPECT__SHIFT 0x4
5112#define GB_MACROTILE_MODE6__NUM_BANKS__SHIFT 0x6
5113#define GB_MACROTILE_MODE6__BANK_WIDTH_MASK 0x00000003L
5114#define GB_MACROTILE_MODE6__BANK_HEIGHT_MASK 0x0000000CL
5115#define GB_MACROTILE_MODE6__MACRO_TILE_ASPECT_MASK 0x00000030L
5116#define GB_MACROTILE_MODE6__NUM_BANKS_MASK 0x000000C0L
5117//GB_MACROTILE_MODE7
5118#define GB_MACROTILE_MODE7__BANK_WIDTH__SHIFT 0x0
5119#define GB_MACROTILE_MODE7__BANK_HEIGHT__SHIFT 0x2
5120#define GB_MACROTILE_MODE7__MACRO_TILE_ASPECT__SHIFT 0x4
5121#define GB_MACROTILE_MODE7__NUM_BANKS__SHIFT 0x6
5122#define GB_MACROTILE_MODE7__BANK_WIDTH_MASK 0x00000003L
5123#define GB_MACROTILE_MODE7__BANK_HEIGHT_MASK 0x0000000CL
5124#define GB_MACROTILE_MODE7__MACRO_TILE_ASPECT_MASK 0x00000030L
5125#define GB_MACROTILE_MODE7__NUM_BANKS_MASK 0x000000C0L
5126//GB_MACROTILE_MODE8
5127#define GB_MACROTILE_MODE8__BANK_WIDTH__SHIFT 0x0
5128#define GB_MACROTILE_MODE8__BANK_HEIGHT__SHIFT 0x2
5129#define GB_MACROTILE_MODE8__MACRO_TILE_ASPECT__SHIFT 0x4
5130#define GB_MACROTILE_MODE8__NUM_BANKS__SHIFT 0x6
5131#define GB_MACROTILE_MODE8__BANK_WIDTH_MASK 0x00000003L
5132#define GB_MACROTILE_MODE8__BANK_HEIGHT_MASK 0x0000000CL
5133#define GB_MACROTILE_MODE8__MACRO_TILE_ASPECT_MASK 0x00000030L
5134#define GB_MACROTILE_MODE8__NUM_BANKS_MASK 0x000000C0L
5135//GB_MACROTILE_MODE9
5136#define GB_MACROTILE_MODE9__BANK_WIDTH__SHIFT 0x0
5137#define GB_MACROTILE_MODE9__BANK_HEIGHT__SHIFT 0x2
5138#define GB_MACROTILE_MODE9__MACRO_TILE_ASPECT__SHIFT 0x4
5139#define GB_MACROTILE_MODE9__NUM_BANKS__SHIFT 0x6
5140#define GB_MACROTILE_MODE9__BANK_WIDTH_MASK 0x00000003L
5141#define GB_MACROTILE_MODE9__BANK_HEIGHT_MASK 0x0000000CL
5142#define GB_MACROTILE_MODE9__MACRO_TILE_ASPECT_MASK 0x00000030L
5143#define GB_MACROTILE_MODE9__NUM_BANKS_MASK 0x000000C0L
5144//GB_MACROTILE_MODE10
5145#define GB_MACROTILE_MODE10__BANK_WIDTH__SHIFT 0x0
5146#define GB_MACROTILE_MODE10__BANK_HEIGHT__SHIFT 0x2
5147#define GB_MACROTILE_MODE10__MACRO_TILE_ASPECT__SHIFT 0x4
5148#define GB_MACROTILE_MODE10__NUM_BANKS__SHIFT 0x6
5149#define GB_MACROTILE_MODE10__BANK_WIDTH_MASK 0x00000003L
5150#define GB_MACROTILE_MODE10__BANK_HEIGHT_MASK 0x0000000CL
5151#define GB_MACROTILE_MODE10__MACRO_TILE_ASPECT_MASK 0x00000030L
5152#define GB_MACROTILE_MODE10__NUM_BANKS_MASK 0x000000C0L
5153//GB_MACROTILE_MODE11
5154#define GB_MACROTILE_MODE11__BANK_WIDTH__SHIFT 0x0
5155#define GB_MACROTILE_MODE11__BANK_HEIGHT__SHIFT 0x2
5156#define GB_MACROTILE_MODE11__MACRO_TILE_ASPECT__SHIFT 0x4
5157#define GB_MACROTILE_MODE11__NUM_BANKS__SHIFT 0x6
5158#define GB_MACROTILE_MODE11__BANK_WIDTH_MASK 0x00000003L
5159#define GB_MACROTILE_MODE11__BANK_HEIGHT_MASK 0x0000000CL
5160#define GB_MACROTILE_MODE11__MACRO_TILE_ASPECT_MASK 0x00000030L
5161#define GB_MACROTILE_MODE11__NUM_BANKS_MASK 0x000000C0L
5162//GB_MACROTILE_MODE12
5163#define GB_MACROTILE_MODE12__BANK_WIDTH__SHIFT 0x0
5164#define GB_MACROTILE_MODE12__BANK_HEIGHT__SHIFT 0x2
5165#define GB_MACROTILE_MODE12__MACRO_TILE_ASPECT__SHIFT 0x4
5166#define GB_MACROTILE_MODE12__NUM_BANKS__SHIFT 0x6
5167#define GB_MACROTILE_MODE12__BANK_WIDTH_MASK 0x00000003L
5168#define GB_MACROTILE_MODE12__BANK_HEIGHT_MASK 0x0000000CL
5169#define GB_MACROTILE_MODE12__MACRO_TILE_ASPECT_MASK 0x00000030L
5170#define GB_MACROTILE_MODE12__NUM_BANKS_MASK 0x000000C0L
5171//GB_MACROTILE_MODE13
5172#define GB_MACROTILE_MODE13__BANK_WIDTH__SHIFT 0x0
5173#define GB_MACROTILE_MODE13__BANK_HEIGHT__SHIFT 0x2
5174#define GB_MACROTILE_MODE13__MACRO_TILE_ASPECT__SHIFT 0x4
5175#define GB_MACROTILE_MODE13__NUM_BANKS__SHIFT 0x6
5176#define GB_MACROTILE_MODE13__BANK_WIDTH_MASK 0x00000003L
5177#define GB_MACROTILE_MODE13__BANK_HEIGHT_MASK 0x0000000CL
5178#define GB_MACROTILE_MODE13__MACRO_TILE_ASPECT_MASK 0x00000030L
5179#define GB_MACROTILE_MODE13__NUM_BANKS_MASK 0x000000C0L
5180//GB_MACROTILE_MODE14
5181#define GB_MACROTILE_MODE14__BANK_WIDTH__SHIFT 0x0
5182#define GB_MACROTILE_MODE14__BANK_HEIGHT__SHIFT 0x2
5183#define GB_MACROTILE_MODE14__MACRO_TILE_ASPECT__SHIFT 0x4
5184#define GB_MACROTILE_MODE14__NUM_BANKS__SHIFT 0x6
5185#define GB_MACROTILE_MODE14__BANK_WIDTH_MASK 0x00000003L
5186#define GB_MACROTILE_MODE14__BANK_HEIGHT_MASK 0x0000000CL
5187#define GB_MACROTILE_MODE14__MACRO_TILE_ASPECT_MASK 0x00000030L
5188#define GB_MACROTILE_MODE14__NUM_BANKS_MASK 0x000000C0L
5189//GB_MACROTILE_MODE15
5190#define GB_MACROTILE_MODE15__BANK_WIDTH__SHIFT 0x0
5191#define GB_MACROTILE_MODE15__BANK_HEIGHT__SHIFT 0x2
5192#define GB_MACROTILE_MODE15__MACRO_TILE_ASPECT__SHIFT 0x4
5193#define GB_MACROTILE_MODE15__NUM_BANKS__SHIFT 0x6
5194#define GB_MACROTILE_MODE15__BANK_WIDTH_MASK 0x00000003L
5195#define GB_MACROTILE_MODE15__BANK_HEIGHT_MASK 0x0000000CL
5196#define GB_MACROTILE_MODE15__MACRO_TILE_ASPECT_MASK 0x00000030L
5197#define GB_MACROTILE_MODE15__NUM_BANKS_MASK 0x000000C0L
5198//CB_HW_CONTROL
5199#define CB_HW_CONTROL__CM_CACHE_EVICT_POINT__SHIFT 0x0
5200#define CB_HW_CONTROL__FC_CACHE_EVICT_POINT__SHIFT 0x6
5201#define CB_HW_CONTROL__CC_CACHE_EVICT_POINT__SHIFT 0xc
5202#define CB_HW_CONTROL__ALLOW_MRT_WITH_DUAL_SOURCE__SHIFT 0x10
5203#define CB_HW_CONTROL__DISABLE_INTNORM_LE11BPC_CLAMPING__SHIFT 0x12
5204#define CB_HW_CONTROL__FORCE_NEEDS_DST__SHIFT 0x13
5205#define CB_HW_CONTROL__FORCE_ALWAYS_TOGGLE__SHIFT 0x14
5206#define CB_HW_CONTROL__DISABLE_BLEND_OPT_RESULT_EQ_DEST__SHIFT 0x15
5207#define CB_HW_CONTROL__DISABLE_FULL_WRITE_MASK__SHIFT 0x16
5208#define CB_HW_CONTROL__DISABLE_RESOLVE_OPT_FOR_SINGLE_FRAG__SHIFT 0x17
5209#define CB_HW_CONTROL__DISABLE_BLEND_OPT_DONT_RD_DST__SHIFT 0x18
5210#define CB_HW_CONTROL__DISABLE_BLEND_OPT_BYPASS__SHIFT 0x19
5211#define CB_HW_CONTROL__DISABLE_BLEND_OPT_DISCARD_PIXEL__SHIFT 0x1a
5212#define CB_HW_CONTROL__DISABLE_BLEND_OPT_WHEN_DISABLED_SRCALPHA_IS_USED__SHIFT 0x1b
5213#define CB_HW_CONTROL__PRIORITIZE_FC_WR_OVER_FC_RD_ON_CMASK_CONFLICT__SHIFT 0x1c
5214#define CB_HW_CONTROL__PRIORITIZE_FC_EVICT_OVER_FOP_RD_ON_BANK_CONFLICT__SHIFT 0x1d
5215#define CB_HW_CONTROL__DISABLE_CC_IB_SERIALIZER_STATE_OPT__SHIFT 0x1e
5216#define CB_HW_CONTROL__DISABLE_PIXEL_IN_QUAD_FIX_FOR_LINEAR_SURFACE__SHIFT 0x1f
5217#define CB_HW_CONTROL__CM_CACHE_EVICT_POINT_MASK 0x0000000FL
5218#define CB_HW_CONTROL__FC_CACHE_EVICT_POINT_MASK 0x000003C0L
5219#define CB_HW_CONTROL__CC_CACHE_EVICT_POINT_MASK 0x0000F000L
5220#define CB_HW_CONTROL__ALLOW_MRT_WITH_DUAL_SOURCE_MASK 0x00010000L
5221#define CB_HW_CONTROL__DISABLE_INTNORM_LE11BPC_CLAMPING_MASK 0x00040000L
5222#define CB_HW_CONTROL__FORCE_NEEDS_DST_MASK 0x00080000L
5223#define CB_HW_CONTROL__FORCE_ALWAYS_TOGGLE_MASK 0x00100000L
5224#define CB_HW_CONTROL__DISABLE_BLEND_OPT_RESULT_EQ_DEST_MASK 0x00200000L
5225#define CB_HW_CONTROL__DISABLE_FULL_WRITE_MASK_MASK 0x00400000L
5226#define CB_HW_CONTROL__DISABLE_RESOLVE_OPT_FOR_SINGLE_FRAG_MASK 0x00800000L
5227#define CB_HW_CONTROL__DISABLE_BLEND_OPT_DONT_RD_DST_MASK 0x01000000L
5228#define CB_HW_CONTROL__DISABLE_BLEND_OPT_BYPASS_MASK 0x02000000L
5229#define CB_HW_CONTROL__DISABLE_BLEND_OPT_DISCARD_PIXEL_MASK 0x04000000L
5230#define CB_HW_CONTROL__DISABLE_BLEND_OPT_WHEN_DISABLED_SRCALPHA_IS_USED_MASK 0x08000000L
5231#define CB_HW_CONTROL__PRIORITIZE_FC_WR_OVER_FC_RD_ON_CMASK_CONFLICT_MASK 0x10000000L
5232#define CB_HW_CONTROL__PRIORITIZE_FC_EVICT_OVER_FOP_RD_ON_BANK_CONFLICT_MASK 0x20000000L
5233#define CB_HW_CONTROL__DISABLE_CC_IB_SERIALIZER_STATE_OPT_MASK 0x40000000L
5234#define CB_HW_CONTROL__DISABLE_PIXEL_IN_QUAD_FIX_FOR_LINEAR_SURFACE_MASK 0x80000000L
5235//CB_HW_CONTROL_1
5236#define CB_HW_CONTROL_1__CM_CACHE_NUM_TAGS__SHIFT 0x0
5237#define CB_HW_CONTROL_1__FC_CACHE_NUM_TAGS__SHIFT 0x5
5238#define CB_HW_CONTROL_1__CC_CACHE_NUM_TAGS__SHIFT 0xb
5239#define CB_HW_CONTROL_1__CM_TILE_FIFO_DEPTH__SHIFT 0x11
5240#define CB_HW_CONTROL_1__RMI_CREDITS__SHIFT 0x1a
5241#define CB_HW_CONTROL_1__CM_CACHE_NUM_TAGS_MASK 0x0000001FL
5242#define CB_HW_CONTROL_1__FC_CACHE_NUM_TAGS_MASK 0x000007E0L
5243#define CB_HW_CONTROL_1__CC_CACHE_NUM_TAGS_MASK 0x0001F800L
5244#define CB_HW_CONTROL_1__CM_TILE_FIFO_DEPTH_MASK 0x03FE0000L
5245#define CB_HW_CONTROL_1__RMI_CREDITS_MASK 0xFC000000L
5246//CB_HW_CONTROL_2
5247#define CB_HW_CONTROL_2__CC_EVEN_ODD_FIFO_DEPTH__SHIFT 0x0
5248#define CB_HW_CONTROL_2__FC_RDLAT_TILE_FIFO_DEPTH__SHIFT 0x8
5249#define CB_HW_CONTROL_2__FC_RDLAT_QUAD_FIFO_DEPTH__SHIFT 0xf
5250#define CB_HW_CONTROL_2__DRR_ASSUMED_FIFO_DEPTH_DIV8__SHIFT 0x18
5251#define CB_HW_CONTROL_2__CHICKEN_BITS__SHIFT 0x1c
5252#define CB_HW_CONTROL_2__CC_EVEN_ODD_FIFO_DEPTH_MASK 0x000000FFL
5253#define CB_HW_CONTROL_2__FC_RDLAT_TILE_FIFO_DEPTH_MASK 0x00007F00L
5254#define CB_HW_CONTROL_2__FC_RDLAT_QUAD_FIFO_DEPTH_MASK 0x007F8000L
5255#define CB_HW_CONTROL_2__DRR_ASSUMED_FIFO_DEPTH_DIV8_MASK 0x0F000000L
5256#define CB_HW_CONTROL_2__CHICKEN_BITS_MASK 0xF0000000L
5257//CB_HW_CONTROL_3
5258#define CB_HW_CONTROL_3__DISABLE_SLOW_MODE_EMPTY_HALF_QUAD_KILL__SHIFT 0x0
5259#define CB_HW_CONTROL_3__RAM_ADDRESS_CONFLICTS_DISALLOWED__SHIFT 0x1
5260#define CB_HW_CONTROL_3__DISABLE_FAST_CLEAR_FETCH_OPT__SHIFT 0x2
5261#define CB_HW_CONTROL_3__DISABLE_QUAD_MARKER_DROP_STOP__SHIFT 0x3
5262#define CB_HW_CONTROL_3__DISABLE_OVERWRITE_COMBINER_CAM_CLR__SHIFT 0x4
5263#define CB_HW_CONTROL_3__DISABLE_CC_CACHE_OVWR_STATUS_ACCUM__SHIFT 0x5
5264#define CB_HW_CONTROL_3__DISABLE_CC_CACHE_OVWR_KEY_MOD__SHIFT 0x6
5265#define CB_HW_CONTROL_3__DISABLE_CC_CACHE_PANIC_GATING__SHIFT 0x7
5266#define CB_HW_CONTROL_3__DISABLE_OVERWRITE_COMBINER_TARGET_MASK_VALIDATION__SHIFT 0x8
5267#define CB_HW_CONTROL_3__SPLIT_ALL_FAST_MODE_TRANSFERS__SHIFT 0x9
5268#define CB_HW_CONTROL_3__DISABLE_SHADER_BLEND_OPTS__SHIFT 0xa
5269#define CB_HW_CONTROL_3__DISABLE_CMASK_LAST_QUAD_INSERTION__SHIFT 0xb
5270#define CB_HW_CONTROL_3__DISABLE_ROP3_FIXES_OF_BUG_511967__SHIFT 0xc
5271#define CB_HW_CONTROL_3__DISABLE_ROP3_FIXES_OF_BUG_520657__SHIFT 0xd
5272#define CB_HW_CONTROL_3__DISABLE_OC_FIXES_OF_BUG_522542__SHIFT 0xe
5273#define CB_HW_CONTROL_3__FORCE_RMI_LAST_HIGH__SHIFT 0xf
5274#define CB_HW_CONTROL_3__FORCE_RMI_CLKEN_HIGH__SHIFT 0x10
5275#define CB_HW_CONTROL_3__DISABLE_EARLY_WRACKS_CC__SHIFT 0x11
5276#define CB_HW_CONTROL_3__DISABLE_EARLY_WRACKS_FC__SHIFT 0x12
5277#define CB_HW_CONTROL_3__DISABLE_EARLY_WRACKS_DC__SHIFT 0x13
5278#define CB_HW_CONTROL_3__DISABLE_EARLY_WRACKS_CM__SHIFT 0x14
5279#define CB_HW_CONTROL_3__DISABLE_NACK_PROCESSING_CC__SHIFT 0x15
5280#define CB_HW_CONTROL_3__DISABLE_NACK_PROCESSING_FC__SHIFT 0x16
5281#define CB_HW_CONTROL_3__DISABLE_NACK_PROCESSING_DC__SHIFT 0x17
5282#define CB_HW_CONTROL_3__DISABLE_NACK_PROCESSING_CM__SHIFT 0x18
5283#define CB_HW_CONTROL_3__DISABLE_NACK_COLOR_RD_WR_OPT__SHIFT 0x19
5284#define CB_HW_CONTROL_3__DISABLE_BLENDER_CLOCK_GATING__SHIFT 0x1a
5285#define CB_HW_CONTROL_3__DISABLE_DUALSRC_WITH_OBJPRIMID_FIX__SHIFT 0x1b
5286#define CB_HW_CONTROL_3__COLOR_CACHE_PREFETCH_NUM_CLS__SHIFT 0x1c
5287#define CB_HW_CONTROL_3__DISABLE_SLOW_MODE_EMPTY_HALF_QUAD_KILL_MASK 0x00000001L
5288#define CB_HW_CONTROL_3__RAM_ADDRESS_CONFLICTS_DISALLOWED_MASK 0x00000002L
5289#define CB_HW_CONTROL_3__DISABLE_FAST_CLEAR_FETCH_OPT_MASK 0x00000004L
5290#define CB_HW_CONTROL_3__DISABLE_QUAD_MARKER_DROP_STOP_MASK 0x00000008L
5291#define CB_HW_CONTROL_3__DISABLE_OVERWRITE_COMBINER_CAM_CLR_MASK 0x00000010L
5292#define CB_HW_CONTROL_3__DISABLE_CC_CACHE_OVWR_STATUS_ACCUM_MASK 0x00000020L
5293#define CB_HW_CONTROL_3__DISABLE_CC_CACHE_OVWR_KEY_MOD_MASK 0x00000040L
5294#define CB_HW_CONTROL_3__DISABLE_CC_CACHE_PANIC_GATING_MASK 0x00000080L
5295#define CB_HW_CONTROL_3__DISABLE_OVERWRITE_COMBINER_TARGET_MASK_VALIDATION_MASK 0x00000100L
5296#define CB_HW_CONTROL_3__SPLIT_ALL_FAST_MODE_TRANSFERS_MASK 0x00000200L
5297#define CB_HW_CONTROL_3__DISABLE_SHADER_BLEND_OPTS_MASK 0x00000400L
5298#define CB_HW_CONTROL_3__DISABLE_CMASK_LAST_QUAD_INSERTION_MASK 0x00000800L
5299#define CB_HW_CONTROL_3__DISABLE_ROP3_FIXES_OF_BUG_511967_MASK 0x00001000L
5300#define CB_HW_CONTROL_3__DISABLE_ROP3_FIXES_OF_BUG_520657_MASK 0x00002000L
5301#define CB_HW_CONTROL_3__DISABLE_OC_FIXES_OF_BUG_522542_MASK 0x00004000L
5302#define CB_HW_CONTROL_3__FORCE_RMI_LAST_HIGH_MASK 0x00008000L
5303#define CB_HW_CONTROL_3__FORCE_RMI_CLKEN_HIGH_MASK 0x00010000L
5304#define CB_HW_CONTROL_3__DISABLE_EARLY_WRACKS_CC_MASK 0x00020000L
5305#define CB_HW_CONTROL_3__DISABLE_EARLY_WRACKS_FC_MASK 0x00040000L
5306#define CB_HW_CONTROL_3__DISABLE_EARLY_WRACKS_DC_MASK 0x00080000L
5307#define CB_HW_CONTROL_3__DISABLE_EARLY_WRACKS_CM_MASK 0x00100000L
5308#define CB_HW_CONTROL_3__DISABLE_NACK_PROCESSING_CC_MASK 0x00200000L
5309#define CB_HW_CONTROL_3__DISABLE_NACK_PROCESSING_FC_MASK 0x00400000L
5310#define CB_HW_CONTROL_3__DISABLE_NACK_PROCESSING_DC_MASK 0x00800000L
5311#define CB_HW_CONTROL_3__DISABLE_NACK_PROCESSING_CM_MASK 0x01000000L
5312#define CB_HW_CONTROL_3__DISABLE_NACK_COLOR_RD_WR_OPT_MASK 0x02000000L
5313#define CB_HW_CONTROL_3__DISABLE_BLENDER_CLOCK_GATING_MASK 0x04000000L
5314#define CB_HW_CONTROL_3__DISABLE_DUALSRC_WITH_OBJPRIMID_FIX_MASK 0x08000000L
5315#define CB_HW_CONTROL_3__COLOR_CACHE_PREFETCH_NUM_CLS_MASK 0x30000000L
5316//CB_HW_MEM_ARBITER_RD
5317#define CB_HW_MEM_ARBITER_RD__MODE__SHIFT 0x0
5318#define CB_HW_MEM_ARBITER_RD__IGNORE_URGENT_AGE__SHIFT 0x2
5319#define CB_HW_MEM_ARBITER_RD__BREAK_GROUP_AGE__SHIFT 0x6
5320#define CB_HW_MEM_ARBITER_RD__WEIGHT_CC__SHIFT 0xa
5321#define CB_HW_MEM_ARBITER_RD__WEIGHT_FC__SHIFT 0xc
5322#define CB_HW_MEM_ARBITER_RD__WEIGHT_CM__SHIFT 0xe
5323#define CB_HW_MEM_ARBITER_RD__WEIGHT_DC__SHIFT 0x10
5324#define CB_HW_MEM_ARBITER_RD__WEIGHT_DECAY_REQS__SHIFT 0x12
5325#define CB_HW_MEM_ARBITER_RD__WEIGHT_DECAY_NOREQS__SHIFT 0x14
5326#define CB_HW_MEM_ARBITER_RD__WEIGHT_IGNORE_NUM_TIDS__SHIFT 0x16
5327#define CB_HW_MEM_ARBITER_RD__SCALE_AGE__SHIFT 0x17
5328#define CB_HW_MEM_ARBITER_RD__SCALE_WEIGHT__SHIFT 0x1a
5329#define CB_HW_MEM_ARBITER_RD__SEND_LASTS_WITHIN_GROUPS__SHIFT 0x1d
5330#define CB_HW_MEM_ARBITER_RD__MODE_MASK 0x00000003L
5331#define CB_HW_MEM_ARBITER_RD__IGNORE_URGENT_AGE_MASK 0x0000003CL
5332#define CB_HW_MEM_ARBITER_RD__BREAK_GROUP_AGE_MASK 0x000003C0L
5333#define CB_HW_MEM_ARBITER_RD__WEIGHT_CC_MASK 0x00000C00L
5334#define CB_HW_MEM_ARBITER_RD__WEIGHT_FC_MASK 0x00003000L
5335#define CB_HW_MEM_ARBITER_RD__WEIGHT_CM_MASK 0x0000C000L
5336#define CB_HW_MEM_ARBITER_RD__WEIGHT_DC_MASK 0x00030000L
5337#define CB_HW_MEM_ARBITER_RD__WEIGHT_DECAY_REQS_MASK 0x000C0000L
5338#define CB_HW_MEM_ARBITER_RD__WEIGHT_DECAY_NOREQS_MASK 0x00300000L
5339#define CB_HW_MEM_ARBITER_RD__WEIGHT_IGNORE_NUM_TIDS_MASK 0x00400000L
5340#define CB_HW_MEM_ARBITER_RD__SCALE_AGE_MASK 0x03800000L
5341#define CB_HW_MEM_ARBITER_RD__SCALE_WEIGHT_MASK 0x1C000000L
5342#define CB_HW_MEM_ARBITER_RD__SEND_LASTS_WITHIN_GROUPS_MASK 0x20000000L
5343//CB_HW_MEM_ARBITER_WR
5344#define CB_HW_MEM_ARBITER_WR__MODE__SHIFT 0x0
5345#define CB_HW_MEM_ARBITER_WR__IGNORE_URGENT_AGE__SHIFT 0x2
5346#define CB_HW_MEM_ARBITER_WR__BREAK_GROUP_AGE__SHIFT 0x6
5347#define CB_HW_MEM_ARBITER_WR__WEIGHT_CC__SHIFT 0xa
5348#define CB_HW_MEM_ARBITER_WR__WEIGHT_FC__SHIFT 0xc
5349#define CB_HW_MEM_ARBITER_WR__WEIGHT_CM__SHIFT 0xe
5350#define CB_HW_MEM_ARBITER_WR__WEIGHT_DC__SHIFT 0x10
5351#define CB_HW_MEM_ARBITER_WR__WEIGHT_DECAY_REQS__SHIFT 0x12
5352#define CB_HW_MEM_ARBITER_WR__WEIGHT_DECAY_NOREQS__SHIFT 0x14
5353#define CB_HW_MEM_ARBITER_WR__WEIGHT_IGNORE_BYTE_MASK__SHIFT 0x16
5354#define CB_HW_MEM_ARBITER_WR__SCALE_AGE__SHIFT 0x17
5355#define CB_HW_MEM_ARBITER_WR__SCALE_WEIGHT__SHIFT 0x1a
5356#define CB_HW_MEM_ARBITER_WR__SEND_LASTS_WITHIN_GROUPS__SHIFT 0x1d
5357#define CB_HW_MEM_ARBITER_WR__MODE_MASK 0x00000003L
5358#define CB_HW_MEM_ARBITER_WR__IGNORE_URGENT_AGE_MASK 0x0000003CL
5359#define CB_HW_MEM_ARBITER_WR__BREAK_GROUP_AGE_MASK 0x000003C0L
5360#define CB_HW_MEM_ARBITER_WR__WEIGHT_CC_MASK 0x00000C00L
5361#define CB_HW_MEM_ARBITER_WR__WEIGHT_FC_MASK 0x00003000L
5362#define CB_HW_MEM_ARBITER_WR__WEIGHT_CM_MASK 0x0000C000L
5363#define CB_HW_MEM_ARBITER_WR__WEIGHT_DC_MASK 0x00030000L
5364#define CB_HW_MEM_ARBITER_WR__WEIGHT_DECAY_REQS_MASK 0x000C0000L
5365#define CB_HW_MEM_ARBITER_WR__WEIGHT_DECAY_NOREQS_MASK 0x00300000L
5366#define CB_HW_MEM_ARBITER_WR__WEIGHT_IGNORE_BYTE_MASK_MASK 0x00400000L
5367#define CB_HW_MEM_ARBITER_WR__SCALE_AGE_MASK 0x03800000L
5368#define CB_HW_MEM_ARBITER_WR__SCALE_WEIGHT_MASK 0x1C000000L
5369#define CB_HW_MEM_ARBITER_WR__SEND_LASTS_WITHIN_GROUPS_MASK 0x20000000L
5370//CB_DCC_CONFIG
5371#define CB_DCC_CONFIG__OVERWRITE_COMBINER_DEPTH__SHIFT 0x0
5372#define CB_DCC_CONFIG__OVERWRITE_COMBINER_DISABLE__SHIFT 0x5
5373#define CB_DCC_CONFIG__OVERWRITE_COMBINER_CC_POP_DISABLE__SHIFT 0x6
5374#define CB_DCC_CONFIG__DISABLE_CONSTANT_ENCODE__SHIFT 0x7
5375#define CB_DCC_CONFIG__FC_RDLAT_KEYID_FIFO_DEPTH__SHIFT 0x8
5376#define CB_DCC_CONFIG__READ_RETURN_SKID_FIFO_DEPTH__SHIFT 0x10
5377#define CB_DCC_CONFIG__DCC_CACHE_EVICT_POINT__SHIFT 0x18
5378#define CB_DCC_CONFIG__DCC_CACHE_NUM_TAGS__SHIFT 0x1c
5379#define CB_DCC_CONFIG__OVERWRITE_COMBINER_DEPTH_MASK 0x0000001FL
5380#define CB_DCC_CONFIG__OVERWRITE_COMBINER_DISABLE_MASK 0x00000020L
5381#define CB_DCC_CONFIG__OVERWRITE_COMBINER_CC_POP_DISABLE_MASK 0x00000040L
5382#define CB_DCC_CONFIG__DISABLE_CONSTANT_ENCODE_MASK 0x00000080L
5383#define CB_DCC_CONFIG__FC_RDLAT_KEYID_FIFO_DEPTH_MASK 0x0000FF00L
5384#define CB_DCC_CONFIG__READ_RETURN_SKID_FIFO_DEPTH_MASK 0x007F0000L
5385#define CB_DCC_CONFIG__DCC_CACHE_EVICT_POINT_MASK 0x0F000000L
5386#define CB_DCC_CONFIG__DCC_CACHE_NUM_TAGS_MASK 0xF0000000L
5387//GC_USER_RB_REDUNDANCY
5388#define GC_USER_RB_REDUNDANCY__FAILED_RB0__SHIFT 0x8
5389#define GC_USER_RB_REDUNDANCY__EN_REDUNDANCY0__SHIFT 0xc
5390#define GC_USER_RB_REDUNDANCY__FAILED_RB1__SHIFT 0x10
5391#define GC_USER_RB_REDUNDANCY__EN_REDUNDANCY1__SHIFT 0x14
5392#define GC_USER_RB_REDUNDANCY__FAILED_RB0_MASK 0x00000F00L
5393#define GC_USER_RB_REDUNDANCY__EN_REDUNDANCY0_MASK 0x00001000L
5394#define GC_USER_RB_REDUNDANCY__FAILED_RB1_MASK 0x000F0000L
5395#define GC_USER_RB_REDUNDANCY__EN_REDUNDANCY1_MASK 0x00100000L
5396//GC_USER_RB_BACKEND_DISABLE
5397#define GC_USER_RB_BACKEND_DISABLE__BACKEND_DISABLE__SHIFT 0x10
5398#define GC_USER_RB_BACKEND_DISABLE__BACKEND_DISABLE_MASK 0x00FF0000L
5399
5400
5401// addressBlock: gc_ea_gceadec2
5402//GCEA_PERFCOUNTER_RSLT_CNTL
5403#define GCEA_PERFCOUNTER_RSLT_CNTL__PERF_COUNTER_SELECT__SHIFT 0x0
5404#define GCEA_PERFCOUNTER_RSLT_CNTL__START_TRIGGER__SHIFT 0x8
5405#define GCEA_PERFCOUNTER_RSLT_CNTL__STOP_TRIGGER__SHIFT 0x10
5406#define GCEA_PERFCOUNTER_RSLT_CNTL__ENABLE_ANY__SHIFT 0x18
5407#define GCEA_PERFCOUNTER_RSLT_CNTL__CLEAR_ALL__SHIFT 0x19
5408#define GCEA_PERFCOUNTER_RSLT_CNTL__STOP_ALL_ON_SATURATE__SHIFT 0x1a
5409#define GCEA_PERFCOUNTER_RSLT_CNTL__PERF_COUNTER_SELECT_MASK 0x0000000FL
5410#define GCEA_PERFCOUNTER_RSLT_CNTL__START_TRIGGER_MASK 0x0000FF00L
5411#define GCEA_PERFCOUNTER_RSLT_CNTL__STOP_TRIGGER_MASK 0x00FF0000L
5412#define GCEA_PERFCOUNTER_RSLT_CNTL__ENABLE_ANY_MASK 0x01000000L
5413#define GCEA_PERFCOUNTER_RSLT_CNTL__CLEAR_ALL_MASK 0x02000000L
5414#define GCEA_PERFCOUNTER_RSLT_CNTL__STOP_ALL_ON_SATURATE_MASK 0x04000000L
5415//GCEA_DSM_CNTL
5416#define GCEA_DSM_CNTL__DRAMRD_CMDMEM_DSM_IRRITATOR_DATA__SHIFT 0x0
5417#define GCEA_DSM_CNTL__DRAMRD_CMDMEM_ENABLE_SINGLE_WRITE__SHIFT 0x2
5418#define GCEA_DSM_CNTL__DRAMWR_CMDMEM_DSM_IRRITATOR_DATA__SHIFT 0x3
5419#define GCEA_DSM_CNTL__DRAMWR_CMDMEM_ENABLE_SINGLE_WRITE__SHIFT 0x5
5420#define GCEA_DSM_CNTL__DRAMWR_DATAMEM_DSM_IRRITATOR_DATA__SHIFT 0x6
5421#define GCEA_DSM_CNTL__DRAMWR_DATAMEM_ENABLE_SINGLE_WRITE__SHIFT 0x8
5422#define GCEA_DSM_CNTL__RRET_TAGMEM_DSM_IRRITATOR_DATA__SHIFT 0x9
5423#define GCEA_DSM_CNTL__RRET_TAGMEM_ENABLE_SINGLE_WRITE__SHIFT 0xb
5424#define GCEA_DSM_CNTL__WRET_TAGMEM_DSM_IRRITATOR_DATA__SHIFT 0xc
5425#define GCEA_DSM_CNTL__WRET_TAGMEM_ENABLE_SINGLE_WRITE__SHIFT 0xe
5426#define GCEA_DSM_CNTL__GMIRD_CMDMEM_DSM_IRRITATOR_DATA__SHIFT 0xf
5427#define GCEA_DSM_CNTL__GMIRD_CMDMEM_ENABLE_SINGLE_WRITE__SHIFT 0x11
5428#define GCEA_DSM_CNTL__GMIWR_CMDMEM_DSM_IRRITATOR_DATA__SHIFT 0x12
5429#define GCEA_DSM_CNTL__GMIWR_CMDMEM_ENABLE_SINGLE_WRITE__SHIFT 0x14
5430#define GCEA_DSM_CNTL__GMIWR_DATAMEM_DSM_IRRITATOR_DATA__SHIFT 0x15
5431#define GCEA_DSM_CNTL__GMIWR_DATAMEM_ENABLE_SINGLE_WRITE__SHIFT 0x17
5432#define GCEA_DSM_CNTL__DRAMRD_CMDMEM_DSM_IRRITATOR_DATA_MASK 0x00000003L
5433#define GCEA_DSM_CNTL__DRAMRD_CMDMEM_ENABLE_SINGLE_WRITE_MASK 0x00000004L
5434#define GCEA_DSM_CNTL__DRAMWR_CMDMEM_DSM_IRRITATOR_DATA_MASK 0x00000018L
5435#define GCEA_DSM_CNTL__DRAMWR_CMDMEM_ENABLE_SINGLE_WRITE_MASK 0x00000020L
5436#define GCEA_DSM_CNTL__DRAMWR_DATAMEM_DSM_IRRITATOR_DATA_MASK 0x000000C0L
5437#define GCEA_DSM_CNTL__DRAMWR_DATAMEM_ENABLE_SINGLE_WRITE_MASK 0x00000100L
5438#define GCEA_DSM_CNTL__RRET_TAGMEM_DSM_IRRITATOR_DATA_MASK 0x00000600L
5439#define GCEA_DSM_CNTL__RRET_TAGMEM_ENABLE_SINGLE_WRITE_MASK 0x00000800L
5440#define GCEA_DSM_CNTL__WRET_TAGMEM_DSM_IRRITATOR_DATA_MASK 0x00003000L
5441#define GCEA_DSM_CNTL__WRET_TAGMEM_ENABLE_SINGLE_WRITE_MASK 0x00004000L
5442#define GCEA_DSM_CNTL__GMIRD_CMDMEM_DSM_IRRITATOR_DATA_MASK 0x00018000L
5443#define GCEA_DSM_CNTL__GMIRD_CMDMEM_ENABLE_SINGLE_WRITE_MASK 0x00020000L
5444#define GCEA_DSM_CNTL__GMIWR_CMDMEM_DSM_IRRITATOR_DATA_MASK 0x000C0000L
5445#define GCEA_DSM_CNTL__GMIWR_CMDMEM_ENABLE_SINGLE_WRITE_MASK 0x00100000L
5446#define GCEA_DSM_CNTL__GMIWR_DATAMEM_DSM_IRRITATOR_DATA_MASK 0x00600000L
5447#define GCEA_DSM_CNTL__GMIWR_DATAMEM_ENABLE_SINGLE_WRITE_MASK 0x00800000L
5448//GCEA_DSM_CNTLA
5449#define GCEA_DSM_CNTLA__DRAMRD_PAGEMEM_DSM_IRRITATOR_DATA__SHIFT 0x0
5450#define GCEA_DSM_CNTLA__DRAMRD_PAGEMEM_ENABLE_SINGLE_WRITE__SHIFT 0x2
5451#define GCEA_DSM_CNTLA__DRAMWR_PAGEMEM_DSM_IRRITATOR_DATA__SHIFT 0x3
5452#define GCEA_DSM_CNTLA__DRAMWR_PAGEMEM_ENABLE_SINGLE_WRITE__SHIFT 0x5
5453#define GCEA_DSM_CNTLA__IORD_CMDMEM_DSM_IRRITATOR_DATA__SHIFT 0x6
5454#define GCEA_DSM_CNTLA__IORD_CMDMEM_ENABLE_SINGLE_WRITE__SHIFT 0x8
5455#define GCEA_DSM_CNTLA__IOWR_CMDMEM_DSM_IRRITATOR_DATA__SHIFT 0x9
5456#define GCEA_DSM_CNTLA__IOWR_CMDMEM_ENABLE_SINGLE_WRITE__SHIFT 0xb
5457#define GCEA_DSM_CNTLA__IOWR_DATAMEM_DSM_IRRITATOR_DATA__SHIFT 0xc
5458#define GCEA_DSM_CNTLA__IOWR_DATAMEM_ENABLE_SINGLE_WRITE__SHIFT 0xe
5459#define GCEA_DSM_CNTLA__GMIRD_PAGEMEM_DSM_IRRITATOR_DATA__SHIFT 0xf
5460#define GCEA_DSM_CNTLA__GMIRD_PAGEMEM_ENABLE_SINGLE_WRITE__SHIFT 0x11
5461#define GCEA_DSM_CNTLA__GMIWR_PAGEMEM_DSM_IRRITATOR_DATA__SHIFT 0x12
5462#define GCEA_DSM_CNTLA__GMIWR_PAGEMEM_ENABLE_SINGLE_WRITE__SHIFT 0x14
5463#define GCEA_DSM_CNTLA__DRAMRD_PAGEMEM_DSM_IRRITATOR_DATA_MASK 0x00000003L
5464#define GCEA_DSM_CNTLA__DRAMRD_PAGEMEM_ENABLE_SINGLE_WRITE_MASK 0x00000004L
5465#define GCEA_DSM_CNTLA__DRAMWR_PAGEMEM_DSM_IRRITATOR_DATA_MASK 0x00000018L
5466#define GCEA_DSM_CNTLA__DRAMWR_PAGEMEM_ENABLE_SINGLE_WRITE_MASK 0x00000020L
5467#define GCEA_DSM_CNTLA__IORD_CMDMEM_DSM_IRRITATOR_DATA_MASK 0x000000C0L
5468#define GCEA_DSM_CNTLA__IORD_CMDMEM_ENABLE_SINGLE_WRITE_MASK 0x00000100L
5469#define GCEA_DSM_CNTLA__IOWR_CMDMEM_DSM_IRRITATOR_DATA_MASK 0x00000600L
5470#define GCEA_DSM_CNTLA__IOWR_CMDMEM_ENABLE_SINGLE_WRITE_MASK 0x00000800L
5471#define GCEA_DSM_CNTLA__IOWR_DATAMEM_DSM_IRRITATOR_DATA_MASK 0x00003000L
5472#define GCEA_DSM_CNTLA__IOWR_DATAMEM_ENABLE_SINGLE_WRITE_MASK 0x00004000L
5473#define GCEA_DSM_CNTLA__GMIRD_PAGEMEM_DSM_IRRITATOR_DATA_MASK 0x00018000L
5474#define GCEA_DSM_CNTLA__GMIRD_PAGEMEM_ENABLE_SINGLE_WRITE_MASK 0x00020000L
5475#define GCEA_DSM_CNTLA__GMIWR_PAGEMEM_DSM_IRRITATOR_DATA_MASK 0x000C0000L
5476#define GCEA_DSM_CNTLA__GMIWR_PAGEMEM_ENABLE_SINGLE_WRITE_MASK 0x00100000L
5477//GCEA_DSM_CNTLB
5478#define GCEA_DSM_CNTLB__MAM_D0MEM_DSM_IRRITATOR_DATA__SHIFT 0x0
5479#define GCEA_DSM_CNTLB__MAM_D0MEM_ENABLE_SINGLE_WRITE__SHIFT 0x2
5480#define GCEA_DSM_CNTLB__MAM_D1MEM_DSM_IRRITATOR_DATA__SHIFT 0x3
5481#define GCEA_DSM_CNTLB__MAM_D1MEM_ENABLE_SINGLE_WRITE__SHIFT 0x5
5482#define GCEA_DSM_CNTLB__MAM_D2MEM_DSM_IRRITATOR_DATA__SHIFT 0x6
5483#define GCEA_DSM_CNTLB__MAM_D2MEM_ENABLE_SINGLE_WRITE__SHIFT 0x8
5484#define GCEA_DSM_CNTLB__MAM_D3MEM_DSM_IRRITATOR_DATA__SHIFT 0x9
5485#define GCEA_DSM_CNTLB__MAM_D3MEM_ENABLE_SINGLE_WRITE__SHIFT 0xb
5486#define GCEA_DSM_CNTLB__MAM_D0MEM_DSM_IRRITATOR_DATA_MASK 0x00000003L
5487#define GCEA_DSM_CNTLB__MAM_D0MEM_ENABLE_SINGLE_WRITE_MASK 0x00000004L
5488#define GCEA_DSM_CNTLB__MAM_D1MEM_DSM_IRRITATOR_DATA_MASK 0x00000018L
5489#define GCEA_DSM_CNTLB__MAM_D1MEM_ENABLE_SINGLE_WRITE_MASK 0x00000020L
5490#define GCEA_DSM_CNTLB__MAM_D2MEM_DSM_IRRITATOR_DATA_MASK 0x000000C0L
5491#define GCEA_DSM_CNTLB__MAM_D2MEM_ENABLE_SINGLE_WRITE_MASK 0x00000100L
5492#define GCEA_DSM_CNTLB__MAM_D3MEM_DSM_IRRITATOR_DATA_MASK 0x00000600L
5493#define GCEA_DSM_CNTLB__MAM_D3MEM_ENABLE_SINGLE_WRITE_MASK 0x00000800L
5494//GCEA_DSM_CNTL2
5495#define GCEA_DSM_CNTL2__DRAMRD_CMDMEM_ENABLE_ERROR_INJECT__SHIFT 0x0
5496#define GCEA_DSM_CNTL2__DRAMRD_CMDMEM_SELECT_INJECT_DELAY__SHIFT 0x2
5497#define GCEA_DSM_CNTL2__DRAMWR_CMDMEM_ENABLE_ERROR_INJECT__SHIFT 0x3
5498#define GCEA_DSM_CNTL2__DRAMWR_CMDMEM_SELECT_INJECT_DELAY__SHIFT 0x5
5499#define GCEA_DSM_CNTL2__DRAMWR_DATAMEM_ENABLE_ERROR_INJECT__SHIFT 0x6
5500#define GCEA_DSM_CNTL2__DRAMWR_DATAMEM_SELECT_INJECT_DELAY__SHIFT 0x8
5501#define GCEA_DSM_CNTL2__RRET_TAGMEM_ENABLE_ERROR_INJECT__SHIFT 0x9
5502#define GCEA_DSM_CNTL2__RRET_TAGMEM_SELECT_INJECT_DELAY__SHIFT 0xb
5503#define GCEA_DSM_CNTL2__WRET_TAGMEM_ENABLE_ERROR_INJECT__SHIFT 0xc
5504#define GCEA_DSM_CNTL2__WRET_TAGMEM_SELECT_INJECT_DELAY__SHIFT 0xe
5505#define GCEA_DSM_CNTL2__GMIRD_CMDMEM_ENABLE_ERROR_INJECT__SHIFT 0xf
5506#define GCEA_DSM_CNTL2__GMIRD_CMDMEM_SELECT_INJECT_DELAY__SHIFT 0x11
5507#define GCEA_DSM_CNTL2__GMIWR_CMDMEM_ENABLE_ERROR_INJECT__SHIFT 0x12
5508#define GCEA_DSM_CNTL2__GMIWR_CMDMEM_SELECT_INJECT_DELAY__SHIFT 0x14
5509#define GCEA_DSM_CNTL2__GMIWR_DATAMEM_ENABLE_ERROR_INJECT__SHIFT 0x15
5510#define GCEA_DSM_CNTL2__GMIWR_DATAMEM_SELECT_INJECT_DELAY__SHIFT 0x17
5511#define GCEA_DSM_CNTL2__INJECT_DELAY__SHIFT 0x1a
5512#define GCEA_DSM_CNTL2__DRAMRD_CMDMEM_ENABLE_ERROR_INJECT_MASK 0x00000003L
5513#define GCEA_DSM_CNTL2__DRAMRD_CMDMEM_SELECT_INJECT_DELAY_MASK 0x00000004L
5514#define GCEA_DSM_CNTL2__DRAMWR_CMDMEM_ENABLE_ERROR_INJECT_MASK 0x00000018L
5515#define GCEA_DSM_CNTL2__DRAMWR_CMDMEM_SELECT_INJECT_DELAY_MASK 0x00000020L
5516#define GCEA_DSM_CNTL2__DRAMWR_DATAMEM_ENABLE_ERROR_INJECT_MASK 0x000000C0L
5517#define GCEA_DSM_CNTL2__DRAMWR_DATAMEM_SELECT_INJECT_DELAY_MASK 0x00000100L
5518#define GCEA_DSM_CNTL2__RRET_TAGMEM_ENABLE_ERROR_INJECT_MASK 0x00000600L
5519#define GCEA_DSM_CNTL2__RRET_TAGMEM_SELECT_INJECT_DELAY_MASK 0x00000800L
5520#define GCEA_DSM_CNTL2__WRET_TAGMEM_ENABLE_ERROR_INJECT_MASK 0x00003000L
5521#define GCEA_DSM_CNTL2__WRET_TAGMEM_SELECT_INJECT_DELAY_MASK 0x00004000L
5522#define GCEA_DSM_CNTL2__GMIRD_CMDMEM_ENABLE_ERROR_INJECT_MASK 0x00018000L
5523#define GCEA_DSM_CNTL2__GMIRD_CMDMEM_SELECT_INJECT_DELAY_MASK 0x00020000L
5524#define GCEA_DSM_CNTL2__GMIWR_CMDMEM_ENABLE_ERROR_INJECT_MASK 0x000C0000L
5525#define GCEA_DSM_CNTL2__GMIWR_CMDMEM_SELECT_INJECT_DELAY_MASK 0x00100000L
5526#define GCEA_DSM_CNTL2__GMIWR_DATAMEM_ENABLE_ERROR_INJECT_MASK 0x00600000L
5527#define GCEA_DSM_CNTL2__GMIWR_DATAMEM_SELECT_INJECT_DELAY_MASK 0x00800000L
5528#define GCEA_DSM_CNTL2__INJECT_DELAY_MASK 0xFC000000L
5529//GCEA_DSM_CNTL2A
5530#define GCEA_DSM_CNTL2A__DRAMRD_PAGEMEM_ENABLE_ERROR_INJECT__SHIFT 0x0
5531#define GCEA_DSM_CNTL2A__DRAMRD_PAGEMEM_SELECT_INJECT_DELAY__SHIFT 0x2
5532#define GCEA_DSM_CNTL2A__DRAMWR_PAGEMEM_ENABLE_ERROR_INJECT__SHIFT 0x3
5533#define GCEA_DSM_CNTL2A__DRAMWR_PAGEMEM_SELECT_INJECT_DELAY__SHIFT 0x5
5534#define GCEA_DSM_CNTL2A__IORD_CMDMEM_ENABLE_ERROR_INJECT__SHIFT 0x6
5535#define GCEA_DSM_CNTL2A__IORD_CMDMEM_SELECT_INJECT_DELAY__SHIFT 0x8
5536#define GCEA_DSM_CNTL2A__IOWR_CMDMEM_ENABLE_ERROR_INJECT__SHIFT 0x9
5537#define GCEA_DSM_CNTL2A__IOWR_CMDMEM_SELECT_INJECT_DELAY__SHIFT 0xb
5538#define GCEA_DSM_CNTL2A__IOWR_DATAMEM_ENABLE_ERROR_INJECT__SHIFT 0xc
5539#define GCEA_DSM_CNTL2A__IOWR_DATAMEM_SELECT_INJECT_DELAY__SHIFT 0xe
5540#define GCEA_DSM_CNTL2A__GMIRD_PAGEMEM_ENABLE_ERROR_INJECT__SHIFT 0xf
5541#define GCEA_DSM_CNTL2A__GMIRD_PAGEMEM_SELECT_INJECT_DELAY__SHIFT 0x11
5542#define GCEA_DSM_CNTL2A__GMIWR_PAGEMEM_ENABLE_ERROR_INJECT__SHIFT 0x12
5543#define GCEA_DSM_CNTL2A__GMIWR_PAGEMEM_SELECT_INJECT_DELAY__SHIFT 0x14
5544#define GCEA_DSM_CNTL2A__DRAMRD_PAGEMEM_ENABLE_ERROR_INJECT_MASK 0x00000003L
5545#define GCEA_DSM_CNTL2A__DRAMRD_PAGEMEM_SELECT_INJECT_DELAY_MASK 0x00000004L
5546#define GCEA_DSM_CNTL2A__DRAMWR_PAGEMEM_ENABLE_ERROR_INJECT_MASK 0x00000018L
5547#define GCEA_DSM_CNTL2A__DRAMWR_PAGEMEM_SELECT_INJECT_DELAY_MASK 0x00000020L
5548#define GCEA_DSM_CNTL2A__IORD_CMDMEM_ENABLE_ERROR_INJECT_MASK 0x000000C0L
5549#define GCEA_DSM_CNTL2A__IORD_CMDMEM_SELECT_INJECT_DELAY_MASK 0x00000100L
5550#define GCEA_DSM_CNTL2A__IOWR_CMDMEM_ENABLE_ERROR_INJECT_MASK 0x00000600L
5551#define GCEA_DSM_CNTL2A__IOWR_CMDMEM_SELECT_INJECT_DELAY_MASK 0x00000800L
5552#define GCEA_DSM_CNTL2A__IOWR_DATAMEM_ENABLE_ERROR_INJECT_MASK 0x00003000L
5553#define GCEA_DSM_CNTL2A__IOWR_DATAMEM_SELECT_INJECT_DELAY_MASK 0x00004000L
5554#define GCEA_DSM_CNTL2A__GMIRD_PAGEMEM_ENABLE_ERROR_INJECT_MASK 0x00018000L
5555#define GCEA_DSM_CNTL2A__GMIRD_PAGEMEM_SELECT_INJECT_DELAY_MASK 0x00020000L
5556#define GCEA_DSM_CNTL2A__GMIWR_PAGEMEM_ENABLE_ERROR_INJECT_MASK 0x000C0000L
5557#define GCEA_DSM_CNTL2A__GMIWR_PAGEMEM_SELECT_INJECT_DELAY_MASK 0x00100000L
5558//GCEA_DSM_CNTL2B
5559#define GCEA_DSM_CNTL2B__MAM_D0MEM_ENABLE_ERROR_INJECT__SHIFT 0x0
5560#define GCEA_DSM_CNTL2B__MAM_D0MEM_SELECT_INJECT_DELAY__SHIFT 0x2
5561#define GCEA_DSM_CNTL2B__MAM_D1MEM_ENABLE_ERROR_INJECT__SHIFT 0x3
5562#define GCEA_DSM_CNTL2B__MAM_D1MEM_SELECT_INJECT_DELAY__SHIFT 0x5
5563#define GCEA_DSM_CNTL2B__MAM_D2MEM_ENABLE_ERROR_INJECT__SHIFT 0x6
5564#define GCEA_DSM_CNTL2B__MAM_D2MEM_SELECT_INJECT_DELAY__SHIFT 0x8
5565#define GCEA_DSM_CNTL2B__MAM_D3MEM_ENABLE_ERROR_INJECT__SHIFT 0x9
5566#define GCEA_DSM_CNTL2B__MAM_D3MEM_SELECT_INJECT_DELAY__SHIFT 0xb
5567#define GCEA_DSM_CNTL2B__MAM_D0MEM_ENABLE_ERROR_INJECT_MASK 0x00000003L
5568#define GCEA_DSM_CNTL2B__MAM_D0MEM_SELECT_INJECT_DELAY_MASK 0x00000004L
5569#define GCEA_DSM_CNTL2B__MAM_D1MEM_ENABLE_ERROR_INJECT_MASK 0x00000018L
5570#define GCEA_DSM_CNTL2B__MAM_D1MEM_SELECT_INJECT_DELAY_MASK 0x00000020L
5571#define GCEA_DSM_CNTL2B__MAM_D2MEM_ENABLE_ERROR_INJECT_MASK 0x000000C0L
5572#define GCEA_DSM_CNTL2B__MAM_D2MEM_SELECT_INJECT_DELAY_MASK 0x00000100L
5573#define GCEA_DSM_CNTL2B__MAM_D3MEM_ENABLE_ERROR_INJECT_MASK 0x00000600L
5574#define GCEA_DSM_CNTL2B__MAM_D3MEM_SELECT_INJECT_DELAY_MASK 0x00000800L
5575//GCEA_TCC_XBR_CREDITS
5576#define GCEA_TCC_XBR_CREDITS__DRAM_RD_LIMIT__SHIFT 0x0
5577#define GCEA_TCC_XBR_CREDITS__DRAM_RD_RESERVE__SHIFT 0x6
5578#define GCEA_TCC_XBR_CREDITS__IO_RD_LIMIT__SHIFT 0x8
5579#define GCEA_TCC_XBR_CREDITS__IO_RD_RESERVE__SHIFT 0xe
5580#define GCEA_TCC_XBR_CREDITS__DRAM_WR_LIMIT__SHIFT 0x10
5581#define GCEA_TCC_XBR_CREDITS__DRAM_WR_RESERVE__SHIFT 0x16
5582#define GCEA_TCC_XBR_CREDITS__IO_WR_LIMIT__SHIFT 0x18
5583#define GCEA_TCC_XBR_CREDITS__IO_WR_RESERVE__SHIFT 0x1e
5584#define GCEA_TCC_XBR_CREDITS__DRAM_RD_LIMIT_MASK 0x0000003FL
5585#define GCEA_TCC_XBR_CREDITS__DRAM_RD_RESERVE_MASK 0x000000C0L
5586#define GCEA_TCC_XBR_CREDITS__IO_RD_LIMIT_MASK 0x00003F00L
5587#define GCEA_TCC_XBR_CREDITS__IO_RD_RESERVE_MASK 0x0000C000L
5588#define GCEA_TCC_XBR_CREDITS__DRAM_WR_LIMIT_MASK 0x003F0000L
5589#define GCEA_TCC_XBR_CREDITS__DRAM_WR_RESERVE_MASK 0x00C00000L
5590#define GCEA_TCC_XBR_CREDITS__IO_WR_LIMIT_MASK 0x3F000000L
5591#define GCEA_TCC_XBR_CREDITS__IO_WR_RESERVE_MASK 0xC0000000L
5592//GCEA_TCC_XBR_MAXBURST
5593#define GCEA_TCC_XBR_MAXBURST__DRAM_RD__SHIFT 0x0
5594#define GCEA_TCC_XBR_MAXBURST__IO_RD__SHIFT 0x4
5595#define GCEA_TCC_XBR_MAXBURST__DRAM_WR__SHIFT 0x8
5596#define GCEA_TCC_XBR_MAXBURST__IO_WR__SHIFT 0xc
5597#define GCEA_TCC_XBR_MAXBURST__DRAM_RD_MASK 0x0000000FL
5598#define GCEA_TCC_XBR_MAXBURST__IO_RD_MASK 0x000000F0L
5599#define GCEA_TCC_XBR_MAXBURST__DRAM_WR_MASK 0x00000F00L
5600#define GCEA_TCC_XBR_MAXBURST__IO_WR_MASK 0x0000F000L
5601//GCEA_PROBE_CNTL
5602#define GCEA_PROBE_CNTL__REQ2RSP_DELAY__SHIFT 0x0
5603#define GCEA_PROBE_CNTL__PRB_FILTER_DISABLE__SHIFT 0x5
5604#define GCEA_PROBE_CNTL__REQ2RSP_DELAY_MASK 0x0000001FL
5605#define GCEA_PROBE_CNTL__PRB_FILTER_DISABLE_MASK 0x00000020L
5606//GCEA_PROBE_MAP
5607#define GCEA_PROBE_MAP__CHADDR0_TO_RIGHTTCC__SHIFT 0x0
5608#define GCEA_PROBE_MAP__CHADDR1_TO_RIGHTTCC__SHIFT 0x1
5609#define GCEA_PROBE_MAP__CHADDR2_TO_RIGHTTCC__SHIFT 0x2
5610#define GCEA_PROBE_MAP__CHADDR3_TO_RIGHTTCC__SHIFT 0x3
5611#define GCEA_PROBE_MAP__CHADDR4_TO_RIGHTTCC__SHIFT 0x4
5612#define GCEA_PROBE_MAP__CHADDR5_TO_RIGHTTCC__SHIFT 0x5
5613#define GCEA_PROBE_MAP__CHADDR6_TO_RIGHTTCC__SHIFT 0x6
5614#define GCEA_PROBE_MAP__CHADDR7_TO_RIGHTTCC__SHIFT 0x7
5615#define GCEA_PROBE_MAP__CHADDR8_TO_RIGHTTCC__SHIFT 0x8
5616#define GCEA_PROBE_MAP__CHADDR9_TO_RIGHTTCC__SHIFT 0x9
5617#define GCEA_PROBE_MAP__CHADDR10_TO_RIGHTTCC__SHIFT 0xa
5618#define GCEA_PROBE_MAP__CHADDR11_TO_RIGHTTCC__SHIFT 0xb
5619#define GCEA_PROBE_MAP__CHADDR12_TO_RIGHTTCC__SHIFT 0xc
5620#define GCEA_PROBE_MAP__CHADDR13_TO_RIGHTTCC__SHIFT 0xd
5621#define GCEA_PROBE_MAP__CHADDR14_TO_RIGHTTCC__SHIFT 0xe
5622#define GCEA_PROBE_MAP__CHADDR15_TO_RIGHTTCC__SHIFT 0xf
5623#define GCEA_PROBE_MAP__INTLV_SIZE__SHIFT 0x10
5624#define GCEA_PROBE_MAP__CHADDR0_TO_RIGHTTCC_MASK 0x00000001L
5625#define GCEA_PROBE_MAP__CHADDR1_TO_RIGHTTCC_MASK 0x00000002L
5626#define GCEA_PROBE_MAP__CHADDR2_TO_RIGHTTCC_MASK 0x00000004L
5627#define GCEA_PROBE_MAP__CHADDR3_TO_RIGHTTCC_MASK 0x00000008L
5628#define GCEA_PROBE_MAP__CHADDR4_TO_RIGHTTCC_MASK 0x00000010L
5629#define GCEA_PROBE_MAP__CHADDR5_TO_RIGHTTCC_MASK 0x00000020L
5630#define GCEA_PROBE_MAP__CHADDR6_TO_RIGHTTCC_MASK 0x00000040L
5631#define GCEA_PROBE_MAP__CHADDR7_TO_RIGHTTCC_MASK 0x00000080L
5632#define GCEA_PROBE_MAP__CHADDR8_TO_RIGHTTCC_MASK 0x00000100L
5633#define GCEA_PROBE_MAP__CHADDR9_TO_RIGHTTCC_MASK 0x00000200L
5634#define GCEA_PROBE_MAP__CHADDR10_TO_RIGHTTCC_MASK 0x00000400L
5635#define GCEA_PROBE_MAP__CHADDR11_TO_RIGHTTCC_MASK 0x00000800L
5636#define GCEA_PROBE_MAP__CHADDR12_TO_RIGHTTCC_MASK 0x00001000L
5637#define GCEA_PROBE_MAP__CHADDR13_TO_RIGHTTCC_MASK 0x00002000L
5638#define GCEA_PROBE_MAP__CHADDR14_TO_RIGHTTCC_MASK 0x00004000L
5639#define GCEA_PROBE_MAP__CHADDR15_TO_RIGHTTCC_MASK 0x00008000L
5640#define GCEA_PROBE_MAP__INTLV_SIZE_MASK 0x00030000L
5641//GCEA_ERR_STATUS
5642#define GCEA_ERR_STATUS__SDP_RDRSP_STATUS__SHIFT 0x0
5643#define GCEA_ERR_STATUS__SDP_WRRSP_STATUS__SHIFT 0x4
5644#define GCEA_ERR_STATUS__SDP_RDRSP_DATASTATUS__SHIFT 0x8
5645#define GCEA_ERR_STATUS__SDP_RDRSP_DATAPARITY_ERROR__SHIFT 0xa
5646#define GCEA_ERR_STATUS__CLEAR_ERROR_STATUS__SHIFT 0xb
5647#define GCEA_ERR_STATUS__BUSY_ON_ERROR__SHIFT 0xc
5648#define GCEA_ERR_STATUS__FUE_FLAG__SHIFT 0xd
5649#define GCEA_ERR_STATUS__SDP_RDRSP_STATUS_MASK 0x0000000FL
5650#define GCEA_ERR_STATUS__SDP_WRRSP_STATUS_MASK 0x000000F0L
5651#define GCEA_ERR_STATUS__SDP_RDRSP_DATASTATUS_MASK 0x00000300L
5652#define GCEA_ERR_STATUS__SDP_RDRSP_DATAPARITY_ERROR_MASK 0x00000400L
5653#define GCEA_ERR_STATUS__CLEAR_ERROR_STATUS_MASK 0x00000800L
5654#define GCEA_ERR_STATUS__BUSY_ON_ERROR_MASK 0x00001000L
5655#define GCEA_ERR_STATUS__FUE_FLAG_MASK 0x00002000L
5656//GCEA_MISC2
5657#define GCEA_MISC2__CSGROUP_SWAP_IN_DRAM_ARB__SHIFT 0x0
5658#define GCEA_MISC2__CSGROUP_SWAP_IN_GMI_ARB__SHIFT 0x1
5659#define GCEA_MISC2__CSGRP_BURST_LIMIT_DATA_DRAM__SHIFT 0x2
5660#define GCEA_MISC2__CSGRP_BURST_LIMIT_DATA_GMI__SHIFT 0x7
5661#define GCEA_MISC2__IO_RDWR_PRIORITY_ENABLE__SHIFT 0xc
5662#define GCEA_MISC2__CSGROUP_SWAP_IN_DRAM_ARB_MASK 0x00000001L
5663#define GCEA_MISC2__CSGROUP_SWAP_IN_GMI_ARB_MASK 0x00000002L
5664#define GCEA_MISC2__CSGRP_BURST_LIMIT_DATA_DRAM_MASK 0x0000007CL
5665#define GCEA_MISC2__CSGRP_BURST_LIMIT_DATA_GMI_MASK 0x00000F80L
5666#define GCEA_MISC2__IO_RDWR_PRIORITY_ENABLE_MASK 0x00001000L
5667//GCEA_DRAM_BANK_ARB
5668#define GCEA_DRAM_BANK_ARB__AGEBASED_BANKARB__SHIFT 0x0
5669#define GCEA_DRAM_BANK_ARB__BANK_STAY_AWAY_CYCLIM__SHIFT 0x1
5670#define GCEA_DRAM_BANK_ARB__BANK_STAY_AWAY_REQLIM__SHIFT 0x8
5671#define GCEA_DRAM_BANK_ARB__BANK_STAY_AWAY_STALLMODE__SHIFT 0xe
5672#define GCEA_DRAM_BANK_ARB__AGEBASED_BANKARB_MASK 0x00000001L
5673#define GCEA_DRAM_BANK_ARB__BANK_STAY_AWAY_CYCLIM_MASK 0x000000FEL
5674#define GCEA_DRAM_BANK_ARB__BANK_STAY_AWAY_REQLIM_MASK 0x00003F00L
5675#define GCEA_DRAM_BANK_ARB__BANK_STAY_AWAY_STALLMODE_MASK 0x00004000L
5676//GCEA_SDP_BACKDOOR_CMDCREDITS0
5677#define GCEA_SDP_BACKDOOR_CMDCREDITS0__VC0_CREDITS_RECEIVED__SHIFT 0x0
5678#define GCEA_SDP_BACKDOOR_CMDCREDITS0__VC1_CREDITS_RECEIVED__SHIFT 0x7
5679#define GCEA_SDP_BACKDOOR_CMDCREDITS0__VC2_CREDITS_RECEIVED__SHIFT 0xe
5680#define GCEA_SDP_BACKDOOR_CMDCREDITS0__VC3_CREDITS_RECEIVED__SHIFT 0x15
5681#define GCEA_SDP_BACKDOOR_CMDCREDITS0__VC4_CREDITS_RECEIVED__SHIFT 0x1c
5682#define GCEA_SDP_BACKDOOR_CMDCREDITS0__VC0_CREDITS_RECEIVED_MASK 0x0000007FL
5683#define GCEA_SDP_BACKDOOR_CMDCREDITS0__VC1_CREDITS_RECEIVED_MASK 0x00003F80L
5684#define GCEA_SDP_BACKDOOR_CMDCREDITS0__VC2_CREDITS_RECEIVED_MASK 0x001FC000L
5685#define GCEA_SDP_BACKDOOR_CMDCREDITS0__VC3_CREDITS_RECEIVED_MASK 0x0FE00000L
5686#define GCEA_SDP_BACKDOOR_CMDCREDITS0__VC4_CREDITS_RECEIVED_MASK 0xF0000000L
5687//GCEA_SDP_BACKDOOR_CMDCREDITS1
5688#define GCEA_SDP_BACKDOOR_CMDCREDITS1__VC4_CREDITS_RECEIVED__SHIFT 0x0
5689#define GCEA_SDP_BACKDOOR_CMDCREDITS1__VC5_CREDITS_RECEIVED__SHIFT 0x3
5690#define GCEA_SDP_BACKDOOR_CMDCREDITS1__VC6_CREDITS_RECEIVED__SHIFT 0xa
5691#define GCEA_SDP_BACKDOOR_CMDCREDITS1__VC7_CREDITS_RECEIVED__SHIFT 0x11
5692#define GCEA_SDP_BACKDOOR_CMDCREDITS1__POOL_CREDITS_RECEIVED__SHIFT 0x18
5693#define GCEA_SDP_BACKDOOR_CMDCREDITS1__VC4_CREDITS_RECEIVED_MASK 0x00000007L
5694#define GCEA_SDP_BACKDOOR_CMDCREDITS1__VC5_CREDITS_RECEIVED_MASK 0x000003F8L
5695#define GCEA_SDP_BACKDOOR_CMDCREDITS1__VC6_CREDITS_RECEIVED_MASK 0x0001FC00L
5696#define GCEA_SDP_BACKDOOR_CMDCREDITS1__VC7_CREDITS_RECEIVED_MASK 0x00FE0000L
5697#define GCEA_SDP_BACKDOOR_CMDCREDITS1__POOL_CREDITS_RECEIVED_MASK 0x7F000000L
5698//GCEA_SDP_BACKDOOR_DATACREDITS0
5699#define GCEA_SDP_BACKDOOR_DATACREDITS0__VC0_CREDITS_RECEIVED__SHIFT 0x0
5700#define GCEA_SDP_BACKDOOR_DATACREDITS0__VC1_CREDITS_RECEIVED__SHIFT 0x7
5701#define GCEA_SDP_BACKDOOR_DATACREDITS0__VC2_CREDITS_RECEIVED__SHIFT 0xe
5702#define GCEA_SDP_BACKDOOR_DATACREDITS0__VC3_CREDITS_RECEIVED__SHIFT 0x15
5703#define GCEA_SDP_BACKDOOR_DATACREDITS0__VC4_CREDITS_RECEIVED__SHIFT 0x1c
5704#define GCEA_SDP_BACKDOOR_DATACREDITS0__VC0_CREDITS_RECEIVED_MASK 0x0000007FL
5705#define GCEA_SDP_BACKDOOR_DATACREDITS0__VC1_CREDITS_RECEIVED_MASK 0x00003F80L
5706#define GCEA_SDP_BACKDOOR_DATACREDITS0__VC2_CREDITS_RECEIVED_MASK 0x001FC000L
5707#define GCEA_SDP_BACKDOOR_DATACREDITS0__VC3_CREDITS_RECEIVED_MASK 0x0FE00000L
5708#define GCEA_SDP_BACKDOOR_DATACREDITS0__VC4_CREDITS_RECEIVED_MASK 0xF0000000L
5709//GCEA_SDP_BACKDOOR_DATACREDITS1
5710#define GCEA_SDP_BACKDOOR_DATACREDITS1__VC4_CREDITS_RECEIVED__SHIFT 0x0
5711#define GCEA_SDP_BACKDOOR_DATACREDITS1__VC5_CREDITS_RECEIVED__SHIFT 0x3
5712#define GCEA_SDP_BACKDOOR_DATACREDITS1__VC6_CREDITS_RECEIVED__SHIFT 0xa
5713#define GCEA_SDP_BACKDOOR_DATACREDITS1__VC7_CREDITS_RECEIVED__SHIFT 0x11
5714#define GCEA_SDP_BACKDOOR_DATACREDITS1__POOL_CREDITS_RECEIVED__SHIFT 0x18
5715#define GCEA_SDP_BACKDOOR_DATACREDITS1__VC4_CREDITS_RECEIVED_MASK 0x00000007L
5716#define GCEA_SDP_BACKDOOR_DATACREDITS1__VC5_CREDITS_RECEIVED_MASK 0x000003F8L
5717#define GCEA_SDP_BACKDOOR_DATACREDITS1__VC6_CREDITS_RECEIVED_MASK 0x0001FC00L
5718#define GCEA_SDP_BACKDOOR_DATACREDITS1__VC7_CREDITS_RECEIVED_MASK 0x00FE0000L
5719#define GCEA_SDP_BACKDOOR_DATACREDITS1__POOL_CREDITS_RECEIVED_MASK 0x7F000000L
5720//GCEA_SDP_BACKDOOR_MISCCREDITS
5721#define GCEA_SDP_BACKDOOR_MISCCREDITS__RDRSP_CREDITS_RELEASED__SHIFT 0x0
5722#define GCEA_SDP_BACKDOOR_MISCCREDITS__WRRSP_CREDITS_RELEASED__SHIFT 0x8
5723#define GCEA_SDP_BACKDOOR_MISCCREDITS__PRB_REQ_CREDITS_RELEASED__SHIFT 0x10
5724#define GCEA_SDP_BACKDOOR_MISCCREDITS__PRB_RSP_CREDITS_RECEIVED__SHIFT 0x17
5725#define GCEA_SDP_BACKDOOR_MISCCREDITS__RDRSP_CREDITS_RELEASED_MASK 0x000000FFL
5726#define GCEA_SDP_BACKDOOR_MISCCREDITS__WRRSP_CREDITS_RELEASED_MASK 0x0000FF00L
5727#define GCEA_SDP_BACKDOOR_MISCCREDITS__PRB_REQ_CREDITS_RELEASED_MASK 0x007F0000L
5728#define GCEA_SDP_BACKDOOR_MISCCREDITS__PRB_RSP_CREDITS_RECEIVED_MASK 0x3F800000L
5729//GCEA_SDP_ENABLE
5730#define GCEA_SDP_ENABLE__ENABLE__SHIFT 0x0
5731#define GCEA_SDP_ENABLE__ENABLE_MASK 0x00000001L
5732
5733
5734// addressBlock: gc_rmi_rmidec
5735//RMI_GENERAL_CNTL
5736#define RMI_GENERAL_CNTL__BURST_DISABLE__SHIFT 0x0
5737#define RMI_GENERAL_CNTL__VMID_BYPASS_ENABLE__SHIFT 0x1
5738#define RMI_GENERAL_CNTL__XBAR_MUX_CONFIG__SHIFT 0x11
5739#define RMI_GENERAL_CNTL__RB0_HARVEST_EN__SHIFT 0x13
5740#define RMI_GENERAL_CNTL__RB1_HARVEST_EN__SHIFT 0x14
5741#define RMI_GENERAL_CNTL__LOOPBACK_DIS_BY_REQ_TYPE__SHIFT 0x15
5742#define RMI_GENERAL_CNTL__XBAR_MUX_CONFIG_UPDATE__SHIFT 0x19
5743#define RMI_GENERAL_CNTL__SKID_FIFO_0_OVERFLOW_ERROR_MASK__SHIFT 0x1a
5744#define RMI_GENERAL_CNTL__SKID_FIFO_0_UNDERFLOW_ERROR_MASK__SHIFT 0x1b
5745#define RMI_GENERAL_CNTL__SKID_FIFO_1_OVERFLOW_ERROR_MASK__SHIFT 0x1c
5746#define RMI_GENERAL_CNTL__SKID_FIFO_1_UNDERFLOW_ERROR_MASK__SHIFT 0x1d
5747#define RMI_GENERAL_CNTL__SKID_FIFO_FREESPACE_IS_ZERO_ERROR_MASK__SHIFT 0x1e
5748#define RMI_GENERAL_CNTL__BURST_DISABLE_MASK 0x00000001L
5749#define RMI_GENERAL_CNTL__VMID_BYPASS_ENABLE_MASK 0x0001FFFEL
5750#define RMI_GENERAL_CNTL__XBAR_MUX_CONFIG_MASK 0x00060000L
5751#define RMI_GENERAL_CNTL__RB0_HARVEST_EN_MASK 0x00080000L
5752#define RMI_GENERAL_CNTL__RB1_HARVEST_EN_MASK 0x00100000L
5753#define RMI_GENERAL_CNTL__LOOPBACK_DIS_BY_REQ_TYPE_MASK 0x01E00000L
5754#define RMI_GENERAL_CNTL__XBAR_MUX_CONFIG_UPDATE_MASK 0x02000000L
5755#define RMI_GENERAL_CNTL__SKID_FIFO_0_OVERFLOW_ERROR_MASK_MASK 0x04000000L
5756#define RMI_GENERAL_CNTL__SKID_FIFO_0_UNDERFLOW_ERROR_MASK_MASK 0x08000000L
5757#define RMI_GENERAL_CNTL__SKID_FIFO_1_OVERFLOW_ERROR_MASK_MASK 0x10000000L
5758#define RMI_GENERAL_CNTL__SKID_FIFO_1_UNDERFLOW_ERROR_MASK_MASK 0x20000000L
5759#define RMI_GENERAL_CNTL__SKID_FIFO_FREESPACE_IS_ZERO_ERROR_MASK_MASK 0x40000000L
5760//RMI_GENERAL_CNTL1
5761#define RMI_GENERAL_CNTL1__EARLY_WRACK_ENABLE_PER_MTYPE__SHIFT 0x0
5762#define RMI_GENERAL_CNTL1__TCIW0_64B_RD_STALL_MODE__SHIFT 0x4
5763#define RMI_GENERAL_CNTL1__TCIW1_64B_RD_STALL_MODE__SHIFT 0x6
5764#define RMI_GENERAL_CNTL1__EARLY_WRACK_DISABLE_FOR_LOOPBACK__SHIFT 0x8
5765#define RMI_GENERAL_CNTL1__POLICY_OVERRIDE_VALUE__SHIFT 0x9
5766#define RMI_GENERAL_CNTL1__POLICY_OVERRIDE__SHIFT 0xa
5767#define RMI_GENERAL_CNTL1__UTCL1_PROBE0_RR_ARB_BURST_HINT_EN__SHIFT 0xb
5768#define RMI_GENERAL_CNTL1__UTCL1_PROBE1_RR_ARB_BURST_HINT_EN__SHIFT 0xc
5769#define RMI_GENERAL_CNTL1__EARLY_WRACK_ENABLE_PER_MTYPE_MASK 0x0000000FL
5770#define RMI_GENERAL_CNTL1__TCIW0_64B_RD_STALL_MODE_MASK 0x00000030L
5771#define RMI_GENERAL_CNTL1__TCIW1_64B_RD_STALL_MODE_MASK 0x000000C0L
5772#define RMI_GENERAL_CNTL1__EARLY_WRACK_DISABLE_FOR_LOOPBACK_MASK 0x00000100L
5773#define RMI_GENERAL_CNTL1__POLICY_OVERRIDE_VALUE_MASK 0x00000200L
5774#define RMI_GENERAL_CNTL1__POLICY_OVERRIDE_MASK 0x00000400L
5775#define RMI_GENERAL_CNTL1__UTCL1_PROBE0_RR_ARB_BURST_HINT_EN_MASK 0x00000800L
5776#define RMI_GENERAL_CNTL1__UTCL1_PROBE1_RR_ARB_BURST_HINT_EN_MASK 0x00001000L
5777//RMI_GENERAL_STATUS
5778#define RMI_GENERAL_STATUS__GENERAL_RMI_ERRORS_COMBINED__SHIFT 0x0
5779#define RMI_GENERAL_STATUS__SKID_FIFO_0_OVERFLOW_ERROR__SHIFT 0x1
5780#define RMI_GENERAL_STATUS__SKID_FIFO_0_UNDERFLOW_ERROR__SHIFT 0x2
5781#define RMI_GENERAL_STATUS__SKID_FIFO_1_OVERFLOW_ERROR__SHIFT 0x3
5782#define RMI_GENERAL_STATUS__SKID_FIFO_1_UNDERFLOW_ERROR__SHIFT 0x4
5783#define RMI_GENERAL_STATUS__RMI_XBAR_BUSY__SHIFT 0x5
5784#define RMI_GENERAL_STATUS__RMI_UTCL1_BUSY__SHIFT 0x6
5785#define RMI_GENERAL_STATUS__RMI_SCOREBOARD_BUSY__SHIFT 0x7
5786#define RMI_GENERAL_STATUS__TCIW0_PRT_FIFO_BUSY__SHIFT 0x8
5787#define RMI_GENERAL_STATUS__TCIW_FRMTR0_BUSY__SHIFT 0x9
5788#define RMI_GENERAL_STATUS__TCIW_RTN_FRMTR0_BUSY__SHIFT 0xa
5789#define RMI_GENERAL_STATUS__WRREQ_CONSUMER_FIFO_0_BUSY__SHIFT 0xb
5790#define RMI_GENERAL_STATUS__RDREQ_CONSUMER_FIFO_0_BUSY__SHIFT 0xc
5791#define RMI_GENERAL_STATUS__TCIW1_PRT_FIFO_BUSY__SHIFT 0xd
5792#define RMI_GENERAL_STATUS__TCIW_FRMTR1_BUSY__SHIFT 0xe
5793#define RMI_GENERAL_STATUS__TCIW_RTN_FRMTR1_BUSY__SHIFT 0xf
5794#define RMI_GENERAL_STATUS__WRREQ_CONSUMER_FIFO_1_BUSY__SHIFT 0x10
5795#define RMI_GENERAL_STATUS__RDREQ_CONSUMER_FIFO_1_BUSY__SHIFT 0x11
5796#define RMI_GENERAL_STATUS__UTC_PROBE1_BUSY__SHIFT 0x12
5797#define RMI_GENERAL_STATUS__UTC_PROBE0_BUSY__SHIFT 0x13
5798#define RMI_GENERAL_STATUS__RMI_XNACK_BUSY__SHIFT 0x14
5799#define RMI_GENERAL_STATUS__XNACK_FIFO_NUM_USED__SHIFT 0x15
5800#define RMI_GENERAL_STATUS__XNACK_FIFO_EMPTY__SHIFT 0x1d
5801#define RMI_GENERAL_STATUS__XNACK_FIFO_FULL__SHIFT 0x1e
5802#define RMI_GENERAL_STATUS__SKID_FIFO_FREESPACE_IS_ZERO_ERROR__SHIFT 0x1f
5803#define RMI_GENERAL_STATUS__GENERAL_RMI_ERRORS_COMBINED_MASK 0x00000001L
5804#define RMI_GENERAL_STATUS__SKID_FIFO_0_OVERFLOW_ERROR_MASK 0x00000002L
5805#define RMI_GENERAL_STATUS__SKID_FIFO_0_UNDERFLOW_ERROR_MASK 0x00000004L
5806#define RMI_GENERAL_STATUS__SKID_FIFO_1_OVERFLOW_ERROR_MASK 0x00000008L
5807#define RMI_GENERAL_STATUS__SKID_FIFO_1_UNDERFLOW_ERROR_MASK 0x00000010L
5808#define RMI_GENERAL_STATUS__RMI_XBAR_BUSY_MASK 0x00000020L
5809#define RMI_GENERAL_STATUS__RMI_UTCL1_BUSY_MASK 0x00000040L
5810#define RMI_GENERAL_STATUS__RMI_SCOREBOARD_BUSY_MASK 0x00000080L
5811#define RMI_GENERAL_STATUS__TCIW0_PRT_FIFO_BUSY_MASK 0x00000100L
5812#define RMI_GENERAL_STATUS__TCIW_FRMTR0_BUSY_MASK 0x00000200L
5813#define RMI_GENERAL_STATUS__TCIW_RTN_FRMTR0_BUSY_MASK 0x00000400L
5814#define RMI_GENERAL_STATUS__WRREQ_CONSUMER_FIFO_0_BUSY_MASK 0x00000800L
5815#define RMI_GENERAL_STATUS__RDREQ_CONSUMER_FIFO_0_BUSY_MASK 0x00001000L
5816#define RMI_GENERAL_STATUS__TCIW1_PRT_FIFO_BUSY_MASK 0x00002000L
5817#define RMI_GENERAL_STATUS__TCIW_FRMTR1_BUSY_MASK 0x00004000L
5818#define RMI_GENERAL_STATUS__TCIW_RTN_FRMTR1_BUSY_MASK 0x00008000L
5819#define RMI_GENERAL_STATUS__WRREQ_CONSUMER_FIFO_1_BUSY_MASK 0x00010000L
5820#define RMI_GENERAL_STATUS__RDREQ_CONSUMER_FIFO_1_BUSY_MASK 0x00020000L
5821#define RMI_GENERAL_STATUS__UTC_PROBE1_BUSY_MASK 0x00040000L
5822#define RMI_GENERAL_STATUS__UTC_PROBE0_BUSY_MASK 0x00080000L
5823#define RMI_GENERAL_STATUS__RMI_XNACK_BUSY_MASK 0x00100000L
5824#define RMI_GENERAL_STATUS__XNACK_FIFO_NUM_USED_MASK 0x1FE00000L
5825#define RMI_GENERAL_STATUS__XNACK_FIFO_EMPTY_MASK 0x20000000L
5826#define RMI_GENERAL_STATUS__XNACK_FIFO_FULL_MASK 0x40000000L
5827#define RMI_GENERAL_STATUS__SKID_FIFO_FREESPACE_IS_ZERO_ERROR_MASK 0x80000000L
5828//RMI_SUBBLOCK_STATUS0
5829#define RMI_SUBBLOCK_STATUS0__UTC_EXT_LAT_HID_FIFO_NUM_USED_PROBE0__SHIFT 0x0
5830#define RMI_SUBBLOCK_STATUS0__UTC_EXT_LAT_HID_FIFO_FULL_PROBE0__SHIFT 0x7
5831#define RMI_SUBBLOCK_STATUS0__UTC_EXT_LAT_HID_FIFO_EMPTY_PROBE0__SHIFT 0x8
5832#define RMI_SUBBLOCK_STATUS0__UTC_EXT_LAT_HID_FIFO_NUM_USED_PROBE1__SHIFT 0x9
5833#define RMI_SUBBLOCK_STATUS0__UTC_EXT_LAT_HID_FIFO_FULL_PROBE1__SHIFT 0x10
5834#define RMI_SUBBLOCK_STATUS0__UTC_EXT_LAT_HID_FIFO_EMPTY_PROBE1__SHIFT 0x11
5835#define RMI_SUBBLOCK_STATUS0__TCIW0_INFLIGHT_CNT__SHIFT 0x12
5836#define RMI_SUBBLOCK_STATUS0__UTC_EXT_LAT_HID_FIFO_NUM_USED_PROBE0_MASK 0x0000007FL
5837#define RMI_SUBBLOCK_STATUS0__UTC_EXT_LAT_HID_FIFO_FULL_PROBE0_MASK 0x00000080L
5838#define RMI_SUBBLOCK_STATUS0__UTC_EXT_LAT_HID_FIFO_EMPTY_PROBE0_MASK 0x00000100L
5839#define RMI_SUBBLOCK_STATUS0__UTC_EXT_LAT_HID_FIFO_NUM_USED_PROBE1_MASK 0x0000FE00L
5840#define RMI_SUBBLOCK_STATUS0__UTC_EXT_LAT_HID_FIFO_FULL_PROBE1_MASK 0x00010000L
5841#define RMI_SUBBLOCK_STATUS0__UTC_EXT_LAT_HID_FIFO_EMPTY_PROBE1_MASK 0x00020000L
5842#define RMI_SUBBLOCK_STATUS0__TCIW0_INFLIGHT_CNT_MASK 0x0FFC0000L
5843//RMI_SUBBLOCK_STATUS1
5844#define RMI_SUBBLOCK_STATUS1__SKID_FIFO_0_FREE_SPACE__SHIFT 0x0
5845#define RMI_SUBBLOCK_STATUS1__SKID_FIFO_1_FREE_SPACE__SHIFT 0xa
5846#define RMI_SUBBLOCK_STATUS1__TCIW1_INFLIGHT_CNT__SHIFT 0x14
5847#define RMI_SUBBLOCK_STATUS1__SKID_FIFO_0_FREE_SPACE_MASK 0x000003FFL
5848#define RMI_SUBBLOCK_STATUS1__SKID_FIFO_1_FREE_SPACE_MASK 0x000FFC00L
5849#define RMI_SUBBLOCK_STATUS1__TCIW1_INFLIGHT_CNT_MASK 0x3FF00000L
5850//RMI_SUBBLOCK_STATUS2
5851#define RMI_SUBBLOCK_STATUS2__PRT_FIFO_0_NUM_USED__SHIFT 0x0
5852#define RMI_SUBBLOCK_STATUS2__PRT_FIFO_1_NUM_USED__SHIFT 0x9
5853#define RMI_SUBBLOCK_STATUS2__PRT_FIFO_0_NUM_USED_MASK 0x000001FFL
5854#define RMI_SUBBLOCK_STATUS2__PRT_FIFO_1_NUM_USED_MASK 0x0003FE00L
5855//RMI_SUBBLOCK_STATUS3
5856#define RMI_SUBBLOCK_STATUS3__SKID_FIFO_0_FREE_SPACE_TOTAL__SHIFT 0x0
5857#define RMI_SUBBLOCK_STATUS3__SKID_FIFO_1_FREE_SPACE_TOTAL__SHIFT 0xa
5858#define RMI_SUBBLOCK_STATUS3__SKID_FIFO_0_FREE_SPACE_TOTAL_MASK 0x000003FFL
5859#define RMI_SUBBLOCK_STATUS3__SKID_FIFO_1_FREE_SPACE_TOTAL_MASK 0x000FFC00L
5860//RMI_XBAR_CONFIG
5861#define RMI_XBAR_CONFIG__XBAR_MUX_CONFIG_OVERRIDE__SHIFT 0x0
5862#define RMI_XBAR_CONFIG__XBAR_MUX_CONFIG_REQ_TYPE_OVERRIDE__SHIFT 0x2
5863#define RMI_XBAR_CONFIG__XBAR_MUX_CONFIG_CB_DB_OVERRIDE__SHIFT 0x6
5864#define RMI_XBAR_CONFIG__ARBITER_DIS__SHIFT 0x7
5865#define RMI_XBAR_CONFIG__XBAR_EN_IN_REQ__SHIFT 0x8
5866#define RMI_XBAR_CONFIG__XBAR_EN_IN_REQ_OVERRIDE__SHIFT 0xc
5867#define RMI_XBAR_CONFIG__XBAR_EN_IN_RB0__SHIFT 0xd
5868#define RMI_XBAR_CONFIG__XBAR_EN_IN_RB1__SHIFT 0xe
5869#define RMI_XBAR_CONFIG__XBAR_MUX_CONFIG_OVERRIDE_MASK 0x00000003L
5870#define RMI_XBAR_CONFIG__XBAR_MUX_CONFIG_REQ_TYPE_OVERRIDE_MASK 0x0000003CL
5871#define RMI_XBAR_CONFIG__XBAR_MUX_CONFIG_CB_DB_OVERRIDE_MASK 0x00000040L
5872#define RMI_XBAR_CONFIG__ARBITER_DIS_MASK 0x00000080L
5873#define RMI_XBAR_CONFIG__XBAR_EN_IN_REQ_MASK 0x00000F00L
5874#define RMI_XBAR_CONFIG__XBAR_EN_IN_REQ_OVERRIDE_MASK 0x00001000L
5875#define RMI_XBAR_CONFIG__XBAR_EN_IN_RB0_MASK 0x00002000L
5876#define RMI_XBAR_CONFIG__XBAR_EN_IN_RB1_MASK 0x00004000L
5877//RMI_PROBE_POP_LOGIC_CNTL
5878#define RMI_PROBE_POP_LOGIC_CNTL__EXT_LAT_FIFO_0_MAX_DEPTH__SHIFT 0x0
5879#define RMI_PROBE_POP_LOGIC_CNTL__XLAT_COMBINE0_DIS__SHIFT 0x7
5880#define RMI_PROBE_POP_LOGIC_CNTL__REDUCE_MAX_XLAT_CHAIN_SIZE_BY_2__SHIFT 0x8
5881#define RMI_PROBE_POP_LOGIC_CNTL__EXT_LAT_FIFO_1_MAX_DEPTH__SHIFT 0xa
5882#define RMI_PROBE_POP_LOGIC_CNTL__XLAT_COMBINE1_DIS__SHIFT 0x11
5883#define RMI_PROBE_POP_LOGIC_CNTL__EXT_LAT_FIFO_0_MAX_DEPTH_MASK 0x0000007FL
5884#define RMI_PROBE_POP_LOGIC_CNTL__XLAT_COMBINE0_DIS_MASK 0x00000080L
5885#define RMI_PROBE_POP_LOGIC_CNTL__REDUCE_MAX_XLAT_CHAIN_SIZE_BY_2_MASK 0x00000300L
5886#define RMI_PROBE_POP_LOGIC_CNTL__EXT_LAT_FIFO_1_MAX_DEPTH_MASK 0x0001FC00L
5887#define RMI_PROBE_POP_LOGIC_CNTL__XLAT_COMBINE1_DIS_MASK 0x00020000L
5888//RMI_UTC_XNACK_N_MISC_CNTL
5889#define RMI_UTC_XNACK_N_MISC_CNTL__MASTER_XNACK_TIMER_INC__SHIFT 0x0
5890#define RMI_UTC_XNACK_N_MISC_CNTL__IND_XNACK_TIMER_START_VALUE__SHIFT 0x8
5891#define RMI_UTC_XNACK_N_MISC_CNTL__UTCL1_PERM_MODE__SHIFT 0xc
5892#define RMI_UTC_XNACK_N_MISC_CNTL__CP_VMID_RESET_REQUEST_DISABLE__SHIFT 0xd
5893#define RMI_UTC_XNACK_N_MISC_CNTL__MASTER_XNACK_TIMER_INC_MASK 0x000000FFL
5894#define RMI_UTC_XNACK_N_MISC_CNTL__IND_XNACK_TIMER_START_VALUE_MASK 0x00000F00L
5895#define RMI_UTC_XNACK_N_MISC_CNTL__UTCL1_PERM_MODE_MASK 0x00001000L
5896#define RMI_UTC_XNACK_N_MISC_CNTL__CP_VMID_RESET_REQUEST_DISABLE_MASK 0x00002000L
5897//RMI_DEMUX_CNTL
5898#define RMI_DEMUX_CNTL__DEMUX_ARB0_STALL__SHIFT 0x0
5899#define RMI_DEMUX_CNTL__DEMUX_ARB0_BREAK_LOB_ON_IDLEIN__SHIFT 0x1
5900#define RMI_DEMUX_CNTL__DEMUX_ARB0_STALL_TIMER_OVERRIDE__SHIFT 0x4
5901#define RMI_DEMUX_CNTL__DEMUX_ARB0_STALL_TIMER_START_VALUE__SHIFT 0x6
5902#define RMI_DEMUX_CNTL__DEMUX_ARB0_MODE__SHIFT 0xe
5903#define RMI_DEMUX_CNTL__DEMUX_ARB1_STALL__SHIFT 0x10
5904#define RMI_DEMUX_CNTL__DEMUX_ARB1_BREAK_LOB_ON_IDLEIN__SHIFT 0x11
5905#define RMI_DEMUX_CNTL__DEMUX_ARB1_STALL_TIMER_OVERRIDE__SHIFT 0x14
5906#define RMI_DEMUX_CNTL__DEMUX_ARB1_STALL_TIMER_START_VALUE__SHIFT 0x16
5907#define RMI_DEMUX_CNTL__DEMUX_ARB1_MODE__SHIFT 0x1e
5908#define RMI_DEMUX_CNTL__DEMUX_ARB0_STALL_MASK 0x00000001L
5909#define RMI_DEMUX_CNTL__DEMUX_ARB0_BREAK_LOB_ON_IDLEIN_MASK 0x00000002L
5910#define RMI_DEMUX_CNTL__DEMUX_ARB0_STALL_TIMER_OVERRIDE_MASK 0x00000030L
5911#define RMI_DEMUX_CNTL__DEMUX_ARB0_STALL_TIMER_START_VALUE_MASK 0x00003FC0L
5912#define RMI_DEMUX_CNTL__DEMUX_ARB0_MODE_MASK 0x0000C000L
5913#define RMI_DEMUX_CNTL__DEMUX_ARB1_STALL_MASK 0x00010000L
5914#define RMI_DEMUX_CNTL__DEMUX_ARB1_BREAK_LOB_ON_IDLEIN_MASK 0x00020000L
5915#define RMI_DEMUX_CNTL__DEMUX_ARB1_STALL_TIMER_OVERRIDE_MASK 0x00300000L
5916#define RMI_DEMUX_CNTL__DEMUX_ARB1_STALL_TIMER_START_VALUE_MASK 0x3FC00000L
5917#define RMI_DEMUX_CNTL__DEMUX_ARB1_MODE_MASK 0xC0000000L
5918//RMI_UTCL1_CNTL1
5919#define RMI_UTCL1_CNTL1__FORCE_4K_L2_RESP__SHIFT 0x0
5920#define RMI_UTCL1_CNTL1__GPUVM_64K_DEF__SHIFT 0x1
5921#define RMI_UTCL1_CNTL1__GPUVM_PERM_MODE__SHIFT 0x2
5922#define RMI_UTCL1_CNTL1__RESP_MODE__SHIFT 0x3
5923#define RMI_UTCL1_CNTL1__RESP_FAULT_MODE__SHIFT 0x5
5924#define RMI_UTCL1_CNTL1__CLIENTID__SHIFT 0x7
5925#define RMI_UTCL1_CNTL1__USERVM_DIS__SHIFT 0x10
5926#define RMI_UTCL1_CNTL1__ENABLE_PUSH_LFIFO__SHIFT 0x11
5927#define RMI_UTCL1_CNTL1__ENABLE_LFIFO_PRI_ARB__SHIFT 0x12
5928#define RMI_UTCL1_CNTL1__REG_INV_VMID__SHIFT 0x13
5929#define RMI_UTCL1_CNTL1__REG_INV_ALL_VMID__SHIFT 0x17
5930#define RMI_UTCL1_CNTL1__REG_INV_TOGGLE__SHIFT 0x18
5931#define RMI_UTCL1_CNTL1__CLIENT_INVALIDATE_ALL_VMID__SHIFT 0x19
5932#define RMI_UTCL1_CNTL1__FORCE_MISS__SHIFT 0x1a
5933#define RMI_UTCL1_CNTL1__FORCE_IN_ORDER__SHIFT 0x1b
5934#define RMI_UTCL1_CNTL1__REDUCE_FIFO_DEPTH_BY_2__SHIFT 0x1c
5935#define RMI_UTCL1_CNTL1__REDUCE_CACHE_SIZE_BY_2__SHIFT 0x1e
5936#define RMI_UTCL1_CNTL1__FORCE_4K_L2_RESP_MASK 0x00000001L
5937#define RMI_UTCL1_CNTL1__GPUVM_64K_DEF_MASK 0x00000002L
5938#define RMI_UTCL1_CNTL1__GPUVM_PERM_MODE_MASK 0x00000004L
5939#define RMI_UTCL1_CNTL1__RESP_MODE_MASK 0x00000018L
5940#define RMI_UTCL1_CNTL1__RESP_FAULT_MODE_MASK 0x00000060L
5941#define RMI_UTCL1_CNTL1__CLIENTID_MASK 0x0000FF80L
5942#define RMI_UTCL1_CNTL1__USERVM_DIS_MASK 0x00010000L
5943#define RMI_UTCL1_CNTL1__ENABLE_PUSH_LFIFO_MASK 0x00020000L
5944#define RMI_UTCL1_CNTL1__ENABLE_LFIFO_PRI_ARB_MASK 0x00040000L
5945#define RMI_UTCL1_CNTL1__REG_INV_VMID_MASK 0x00780000L
5946#define RMI_UTCL1_CNTL1__REG_INV_ALL_VMID_MASK 0x00800000L
5947#define RMI_UTCL1_CNTL1__REG_INV_TOGGLE_MASK 0x01000000L
5948#define RMI_UTCL1_CNTL1__CLIENT_INVALIDATE_ALL_VMID_MASK 0x02000000L
5949#define RMI_UTCL1_CNTL1__FORCE_MISS_MASK 0x04000000L
5950#define RMI_UTCL1_CNTL1__FORCE_IN_ORDER_MASK 0x08000000L
5951#define RMI_UTCL1_CNTL1__REDUCE_FIFO_DEPTH_BY_2_MASK 0x30000000L
5952#define RMI_UTCL1_CNTL1__REDUCE_CACHE_SIZE_BY_2_MASK 0xC0000000L
5953//RMI_UTCL1_CNTL2
5954#define RMI_UTCL1_CNTL2__UTC_SPARE__SHIFT 0x0
5955#define RMI_UTCL1_CNTL2__MTYPE_OVRD_DIS__SHIFT 0x9
5956#define RMI_UTCL1_CNTL2__LINE_VALID__SHIFT 0xa
5957#define RMI_UTCL1_CNTL2__GPUVM_INV_MODE__SHIFT 0xc
5958#define RMI_UTCL1_CNTL2__SHOOTDOWN_OPT__SHIFT 0xd
5959#define RMI_UTCL1_CNTL2__FORCE_SNOOP__SHIFT 0xe
5960#define RMI_UTCL1_CNTL2__FORCE_GPUVM_INV_ACK__SHIFT 0xf
5961#define RMI_UTCL1_CNTL2__UTCL1_ARB_BURST_MODE__SHIFT 0x10
5962#define RMI_UTCL1_CNTL2__UTCL1_ENABLE_PERF_EVENT_RD_WR__SHIFT 0x12
5963#define RMI_UTCL1_CNTL2__UTCL1_PERF_EVENT_RD_WR__SHIFT 0x13
5964#define RMI_UTCL1_CNTL2__UTCL1_ENABLE_PERF_EVENT_VMID__SHIFT 0x14
5965#define RMI_UTCL1_CNTL2__UTCL1_PERF_EVENT_VMID__SHIFT 0x15
5966#define RMI_UTCL1_CNTL2__UTCL1_DIS_DUAL_L2_REQ__SHIFT 0x19
5967#define RMI_UTCL1_CNTL2__UTCL1_FORCE_FRAG_2M_TO_64K__SHIFT 0x1a
5968#define RMI_UTCL1_CNTL2__UTC_SPARE_MASK 0x000000FFL
5969#define RMI_UTCL1_CNTL2__MTYPE_OVRD_DIS_MASK 0x00000200L
5970#define RMI_UTCL1_CNTL2__LINE_VALID_MASK 0x00000400L
5971#define RMI_UTCL1_CNTL2__GPUVM_INV_MODE_MASK 0x00001000L
5972#define RMI_UTCL1_CNTL2__SHOOTDOWN_OPT_MASK 0x00002000L
5973#define RMI_UTCL1_CNTL2__FORCE_SNOOP_MASK 0x00004000L
5974#define RMI_UTCL1_CNTL2__FORCE_GPUVM_INV_ACK_MASK 0x00008000L
5975#define RMI_UTCL1_CNTL2__UTCL1_ARB_BURST_MODE_MASK 0x00030000L
5976#define RMI_UTCL1_CNTL2__UTCL1_ENABLE_PERF_EVENT_RD_WR_MASK 0x00040000L
5977#define RMI_UTCL1_CNTL2__UTCL1_PERF_EVENT_RD_WR_MASK 0x00080000L
5978#define RMI_UTCL1_CNTL2__UTCL1_ENABLE_PERF_EVENT_VMID_MASK 0x00100000L
5979#define RMI_UTCL1_CNTL2__UTCL1_PERF_EVENT_VMID_MASK 0x01E00000L
5980#define RMI_UTCL1_CNTL2__UTCL1_DIS_DUAL_L2_REQ_MASK 0x02000000L
5981#define RMI_UTCL1_CNTL2__UTCL1_FORCE_FRAG_2M_TO_64K_MASK 0x04000000L
5982//RMI_TCIW_FORMATTER0_CNTL
5983#define RMI_TCIW_FORMATTER0_CNTL__WR_COMBINE0_DIS_OVERRIDE__SHIFT 0x0
5984#define RMI_TCIW_FORMATTER0_CNTL__WR_COMBINE0_TIME_OUT_WINDOW__SHIFT 0x1
5985#define RMI_TCIW_FORMATTER0_CNTL__TCIW0_MAX_ALLOWED_INFLIGHT_REQ__SHIFT 0x9
5986#define RMI_TCIW_FORMATTER0_CNTL__SKID_FIFO_0_FREE_SPACE_DELTA__SHIFT 0x13
5987#define RMI_TCIW_FORMATTER0_CNTL__SKID_FIFO_0_FREE_SPACE_DELTA_UPDATE__SHIFT 0x1b
5988#define RMI_TCIW_FORMATTER0_CNTL__TCIW0_REQ_SAFE_MODE__SHIFT 0x1c
5989#define RMI_TCIW_FORMATTER0_CNTL__RMI_IN0_REORDER_DIS__SHIFT 0x1d
5990#define RMI_TCIW_FORMATTER0_CNTL__WR_COMBINE0_DIS_AT_LAST_OF_BURST__SHIFT 0x1e
5991#define RMI_TCIW_FORMATTER0_CNTL__ALL_FAULT_RET0_DATA__SHIFT 0x1f
5992#define RMI_TCIW_FORMATTER0_CNTL__WR_COMBINE0_DIS_OVERRIDE_MASK 0x00000001L
5993#define RMI_TCIW_FORMATTER0_CNTL__WR_COMBINE0_TIME_OUT_WINDOW_MASK 0x000001FEL
5994#define RMI_TCIW_FORMATTER0_CNTL__TCIW0_MAX_ALLOWED_INFLIGHT_REQ_MASK 0x0007FE00L
5995#define RMI_TCIW_FORMATTER0_CNTL__SKID_FIFO_0_FREE_SPACE_DELTA_MASK 0x07F80000L
5996#define RMI_TCIW_FORMATTER0_CNTL__SKID_FIFO_0_FREE_SPACE_DELTA_UPDATE_MASK 0x08000000L
5997#define RMI_TCIW_FORMATTER0_CNTL__TCIW0_REQ_SAFE_MODE_MASK 0x10000000L
5998#define RMI_TCIW_FORMATTER0_CNTL__RMI_IN0_REORDER_DIS_MASK 0x20000000L
5999#define RMI_TCIW_FORMATTER0_CNTL__WR_COMBINE0_DIS_AT_LAST_OF_BURST_MASK 0x40000000L
6000#define RMI_TCIW_FORMATTER0_CNTL__ALL_FAULT_RET0_DATA_MASK 0x80000000L
6001//RMI_TCIW_FORMATTER1_CNTL
6002#define RMI_TCIW_FORMATTER1_CNTL__WR_COMBINE1_DIS_OVERRIDE__SHIFT 0x0
6003#define RMI_TCIW_FORMATTER1_CNTL__WR_COMBINE1_TIME_OUT_WINDOW__SHIFT 0x1
6004#define RMI_TCIW_FORMATTER1_CNTL__TCIW1_MAX_ALLOWED_INFLIGHT_REQ__SHIFT 0x9
6005#define RMI_TCIW_FORMATTER1_CNTL__SKID_FIFO_1_FREE_SPACE_DELTA__SHIFT 0x13
6006#define RMI_TCIW_FORMATTER1_CNTL__SKID_FIFO_1_FREE_SPACE_DELTA_UPDATE__SHIFT 0x1b
6007#define RMI_TCIW_FORMATTER1_CNTL__TCIW1_REQ_SAFE_MODE__SHIFT 0x1c
6008#define RMI_TCIW_FORMATTER1_CNTL__RMI_IN1_REORDER_DIS__SHIFT 0x1d
6009#define RMI_TCIW_FORMATTER1_CNTL__WR_COMBINE1_DIS_AT_LAST_OF_BURST__SHIFT 0x1e
6010#define RMI_TCIW_FORMATTER1_CNTL__ALL_FAULT_RET1_DATA__SHIFT 0x1f
6011#define RMI_TCIW_FORMATTER1_CNTL__WR_COMBINE1_DIS_OVERRIDE_MASK 0x00000001L
6012#define RMI_TCIW_FORMATTER1_CNTL__WR_COMBINE1_TIME_OUT_WINDOW_MASK 0x000001FEL
6013#define RMI_TCIW_FORMATTER1_CNTL__TCIW1_MAX_ALLOWED_INFLIGHT_REQ_MASK 0x0007FE00L
6014#define RMI_TCIW_FORMATTER1_CNTL__SKID_FIFO_1_FREE_SPACE_DELTA_MASK 0x07F80000L
6015#define RMI_TCIW_FORMATTER1_CNTL__SKID_FIFO_1_FREE_SPACE_DELTA_UPDATE_MASK 0x08000000L
6016#define RMI_TCIW_FORMATTER1_CNTL__TCIW1_REQ_SAFE_MODE_MASK 0x10000000L
6017#define RMI_TCIW_FORMATTER1_CNTL__RMI_IN1_REORDER_DIS_MASK 0x20000000L
6018#define RMI_TCIW_FORMATTER1_CNTL__WR_COMBINE1_DIS_AT_LAST_OF_BURST_MASK 0x40000000L
6019#define RMI_TCIW_FORMATTER1_CNTL__ALL_FAULT_RET1_DATA_MASK 0x80000000L
6020//RMI_SCOREBOARD_CNTL
6021#define RMI_SCOREBOARD_CNTL__COMPLETE_RB0_FLUSH__SHIFT 0x0
6022#define RMI_SCOREBOARD_CNTL__REQ_IN_RE_EN_AFTER_FLUSH_RB0__SHIFT 0x1
6023#define RMI_SCOREBOARD_CNTL__COMPLETE_RB1_FLUSH__SHIFT 0x2
6024#define RMI_SCOREBOARD_CNTL__REQ_IN_RE_EN_AFTER_FLUSH_RB1__SHIFT 0x3
6025#define RMI_SCOREBOARD_CNTL__TIME_STAMP_FLUSH_RB1__SHIFT 0x4
6026#define RMI_SCOREBOARD_CNTL__VMID_INVAL_FLUSH_TYPE_OVERRIDE_EN__SHIFT 0x5
6027#define RMI_SCOREBOARD_CNTL__VMID_INVAL_FLUSH_TYPE_OVERRIDE_VALUE__SHIFT 0x6
6028#define RMI_SCOREBOARD_CNTL__TIME_STAMP_FLUSH_RB0__SHIFT 0x7
6029#define RMI_SCOREBOARD_CNTL__FORCE_VMID_INVAL_DONE_EN__SHIFT 0x8
6030#define RMI_SCOREBOARD_CNTL__FORCE_VMID_INVAL_DONE_TIMER_START_VALUE__SHIFT 0x9
6031#define RMI_SCOREBOARD_CNTL__COMPLETE_RB0_FLUSH_MASK 0x00000001L
6032#define RMI_SCOREBOARD_CNTL__REQ_IN_RE_EN_AFTER_FLUSH_RB0_MASK 0x00000002L
6033#define RMI_SCOREBOARD_CNTL__COMPLETE_RB1_FLUSH_MASK 0x00000004L
6034#define RMI_SCOREBOARD_CNTL__REQ_IN_RE_EN_AFTER_FLUSH_RB1_MASK 0x00000008L
6035#define RMI_SCOREBOARD_CNTL__TIME_STAMP_FLUSH_RB1_MASK 0x00000010L
6036#define RMI_SCOREBOARD_CNTL__VMID_INVAL_FLUSH_TYPE_OVERRIDE_EN_MASK 0x00000020L
6037#define RMI_SCOREBOARD_CNTL__VMID_INVAL_FLUSH_TYPE_OVERRIDE_VALUE_MASK 0x00000040L
6038#define RMI_SCOREBOARD_CNTL__TIME_STAMP_FLUSH_RB0_MASK 0x00000080L
6039#define RMI_SCOREBOARD_CNTL__FORCE_VMID_INVAL_DONE_EN_MASK 0x00000100L
6040#define RMI_SCOREBOARD_CNTL__FORCE_VMID_INVAL_DONE_TIMER_START_VALUE_MASK 0x001FFE00L
6041//RMI_SCOREBOARD_STATUS0
6042#define RMI_SCOREBOARD_STATUS0__CURRENT_SESSION_ID__SHIFT 0x0
6043#define RMI_SCOREBOARD_STATUS0__CP_VMID_INV_IN_PROG__SHIFT 0x1
6044#define RMI_SCOREBOARD_STATUS0__CP_VMID_INV_REQ_VMID__SHIFT 0x2
6045#define RMI_SCOREBOARD_STATUS0__CP_VMID_INV_UTC_DONE__SHIFT 0x12
6046#define RMI_SCOREBOARD_STATUS0__CP_VMID_INV_DONE__SHIFT 0x13
6047#define RMI_SCOREBOARD_STATUS0__CP_VMID_INV_FLUSH_TYPE__SHIFT 0x14
6048#define RMI_SCOREBOARD_STATUS0__FORCE_VMID_INV_DONE__SHIFT 0x15
6049#define RMI_SCOREBOARD_STATUS0__CURRENT_SESSION_ID_MASK 0x00000001L
6050#define RMI_SCOREBOARD_STATUS0__CP_VMID_INV_IN_PROG_MASK 0x00000002L
6051#define RMI_SCOREBOARD_STATUS0__CP_VMID_INV_REQ_VMID_MASK 0x0003FFFCL
6052#define RMI_SCOREBOARD_STATUS0__CP_VMID_INV_UTC_DONE_MASK 0x00040000L
6053#define RMI_SCOREBOARD_STATUS0__CP_VMID_INV_DONE_MASK 0x00080000L
6054#define RMI_SCOREBOARD_STATUS0__CP_VMID_INV_FLUSH_TYPE_MASK 0x00100000L
6055#define RMI_SCOREBOARD_STATUS0__FORCE_VMID_INV_DONE_MASK 0x00200000L
6056//RMI_SCOREBOARD_STATUS1
6057#define RMI_SCOREBOARD_STATUS1__RUNNING_CNT_RB0__SHIFT 0x0
6058#define RMI_SCOREBOARD_STATUS1__RUNNING_CNT_UNDERFLOW_RB0__SHIFT 0xc
6059#define RMI_SCOREBOARD_STATUS1__RUNNING_CNT_OVERFLOW_RB0__SHIFT 0xd
6060#define RMI_SCOREBOARD_STATUS1__MULTI_VMID_INVAL_FROM_CP_DETECTED__SHIFT 0xe
6061#define RMI_SCOREBOARD_STATUS1__RUNNING_CNT_RB1__SHIFT 0xf
6062#define RMI_SCOREBOARD_STATUS1__RUNNING_CNT_UNDERFLOW_RB1__SHIFT 0x1b
6063#define RMI_SCOREBOARD_STATUS1__RUNNING_CNT_OVERFLOW_RB1__SHIFT 0x1c
6064#define RMI_SCOREBOARD_STATUS1__COM_FLUSH_IN_PROG_RB1__SHIFT 0x1d
6065#define RMI_SCOREBOARD_STATUS1__COM_FLUSH_IN_PROG_RB0__SHIFT 0x1e
6066#define RMI_SCOREBOARD_STATUS1__RUNNING_CNT_RB0_MASK 0x00000FFFL
6067#define RMI_SCOREBOARD_STATUS1__RUNNING_CNT_UNDERFLOW_RB0_MASK 0x00001000L
6068#define RMI_SCOREBOARD_STATUS1__RUNNING_CNT_OVERFLOW_RB0_MASK 0x00002000L
6069#define RMI_SCOREBOARD_STATUS1__MULTI_VMID_INVAL_FROM_CP_DETECTED_MASK 0x00004000L
6070#define RMI_SCOREBOARD_STATUS1__RUNNING_CNT_RB1_MASK 0x07FF8000L
6071#define RMI_SCOREBOARD_STATUS1__RUNNING_CNT_UNDERFLOW_RB1_MASK 0x08000000L
6072#define RMI_SCOREBOARD_STATUS1__RUNNING_CNT_OVERFLOW_RB1_MASK 0x10000000L
6073#define RMI_SCOREBOARD_STATUS1__COM_FLUSH_IN_PROG_RB1_MASK 0x20000000L
6074#define RMI_SCOREBOARD_STATUS1__COM_FLUSH_IN_PROG_RB0_MASK 0x40000000L
6075//RMI_SCOREBOARD_STATUS2
6076#define RMI_SCOREBOARD_STATUS2__SNAPSHOT_CNT_RB0__SHIFT 0x0
6077#define RMI_SCOREBOARD_STATUS2__SNAPSHOT_CNT_UNDERFLOW_RB0__SHIFT 0xc
6078#define RMI_SCOREBOARD_STATUS2__SNAPSHOT_CNT_RB1__SHIFT 0xd
6079#define RMI_SCOREBOARD_STATUS2__SNAPSHOT_CNT_UNDERFLOW_RB1__SHIFT 0x19
6080#define RMI_SCOREBOARD_STATUS2__COM_FLUSH_DONE_RB1__SHIFT 0x1a
6081#define RMI_SCOREBOARD_STATUS2__COM_FLUSH_DONE_RB0__SHIFT 0x1b
6082#define RMI_SCOREBOARD_STATUS2__TIME_STAMP_FLUSH_IN_PROG_RB0__SHIFT 0x1c
6083#define RMI_SCOREBOARD_STATUS2__TIME_STAMP_FLUSH_IN_PROG_RB1__SHIFT 0x1d
6084#define RMI_SCOREBOARD_STATUS2__TIME_STAMP_FLUSH_DONE_RB0__SHIFT 0x1e
6085#define RMI_SCOREBOARD_STATUS2__TIME_STAMP_FLUSH_DONE_RB1__SHIFT 0x1f
6086#define RMI_SCOREBOARD_STATUS2__SNAPSHOT_CNT_RB0_MASK 0x00000FFFL
6087#define RMI_SCOREBOARD_STATUS2__SNAPSHOT_CNT_UNDERFLOW_RB0_MASK 0x00001000L
6088#define RMI_SCOREBOARD_STATUS2__SNAPSHOT_CNT_RB1_MASK 0x01FFE000L
6089#define RMI_SCOREBOARD_STATUS2__SNAPSHOT_CNT_UNDERFLOW_RB1_MASK 0x02000000L
6090#define RMI_SCOREBOARD_STATUS2__COM_FLUSH_DONE_RB1_MASK 0x04000000L
6091#define RMI_SCOREBOARD_STATUS2__COM_FLUSH_DONE_RB0_MASK 0x08000000L
6092#define RMI_SCOREBOARD_STATUS2__TIME_STAMP_FLUSH_IN_PROG_RB0_MASK 0x10000000L
6093#define RMI_SCOREBOARD_STATUS2__TIME_STAMP_FLUSH_IN_PROG_RB1_MASK 0x20000000L
6094#define RMI_SCOREBOARD_STATUS2__TIME_STAMP_FLUSH_DONE_RB0_MASK 0x40000000L
6095#define RMI_SCOREBOARD_STATUS2__TIME_STAMP_FLUSH_DONE_RB1_MASK 0x80000000L
6096//RMI_XBAR_ARBITER_CONFIG
6097#define RMI_XBAR_ARBITER_CONFIG__XBAR_ARB0_MODE__SHIFT 0x0
6098#define RMI_XBAR_ARBITER_CONFIG__XBAR_ARB0_BREAK_LOB_ON_WEIGHTEDRR__SHIFT 0x2
6099#define RMI_XBAR_ARBITER_CONFIG__XBAR_ARB0_STALL__SHIFT 0x3
6100#define RMI_XBAR_ARBITER_CONFIG__XBAR_ARB0_BREAK_LOB_ON_IDLEIN__SHIFT 0x4
6101#define RMI_XBAR_ARBITER_CONFIG__XBAR_ARB0_STALL_TIMER_OVERRIDE__SHIFT 0x6
6102#define RMI_XBAR_ARBITER_CONFIG__XBAR_ARB0_STALL_TIMER_START_VALUE__SHIFT 0x8
6103#define RMI_XBAR_ARBITER_CONFIG__XBAR_ARB1_MODE__SHIFT 0x10
6104#define RMI_XBAR_ARBITER_CONFIG__XBAR_ARB1_BREAK_LOB_ON_WEIGHTEDRR__SHIFT 0x12
6105#define RMI_XBAR_ARBITER_CONFIG__XBAR_ARB1_STALL__SHIFT 0x13
6106#define RMI_XBAR_ARBITER_CONFIG__XBAR_ARB1_BREAK_LOB_ON_IDLEIN__SHIFT 0x14
6107#define RMI_XBAR_ARBITER_CONFIG__XBAR_ARB1_STALL_TIMER_OVERRIDE__SHIFT 0x16
6108#define RMI_XBAR_ARBITER_CONFIG__XBAR_ARB1_STALL_TIMER_START_VALUE__SHIFT 0x18
6109#define RMI_XBAR_ARBITER_CONFIG__XBAR_ARB0_MODE_MASK 0x00000003L
6110#define RMI_XBAR_ARBITER_CONFIG__XBAR_ARB0_BREAK_LOB_ON_WEIGHTEDRR_MASK 0x00000004L
6111#define RMI_XBAR_ARBITER_CONFIG__XBAR_ARB0_STALL_MASK 0x00000008L
6112#define RMI_XBAR_ARBITER_CONFIG__XBAR_ARB0_BREAK_LOB_ON_IDLEIN_MASK 0x00000010L
6113#define RMI_XBAR_ARBITER_CONFIG__XBAR_ARB0_STALL_TIMER_OVERRIDE_MASK 0x000000C0L
6114#define RMI_XBAR_ARBITER_CONFIG__XBAR_ARB0_STALL_TIMER_START_VALUE_MASK 0x0000FF00L
6115#define RMI_XBAR_ARBITER_CONFIG__XBAR_ARB1_MODE_MASK 0x00030000L
6116#define RMI_XBAR_ARBITER_CONFIG__XBAR_ARB1_BREAK_LOB_ON_WEIGHTEDRR_MASK 0x00040000L
6117#define RMI_XBAR_ARBITER_CONFIG__XBAR_ARB1_STALL_MASK 0x00080000L
6118#define RMI_XBAR_ARBITER_CONFIG__XBAR_ARB1_BREAK_LOB_ON_IDLEIN_MASK 0x00100000L
6119#define RMI_XBAR_ARBITER_CONFIG__XBAR_ARB1_STALL_TIMER_OVERRIDE_MASK 0x00C00000L
6120#define RMI_XBAR_ARBITER_CONFIG__XBAR_ARB1_STALL_TIMER_START_VALUE_MASK 0xFF000000L
6121//RMI_XBAR_ARBITER_CONFIG_1
6122#define RMI_XBAR_ARBITER_CONFIG_1__XBAR_ARB_ROUND_ROBIN_WEIGHT_RB0_RD__SHIFT 0x0
6123#define RMI_XBAR_ARBITER_CONFIG_1__XBAR_ARB_ROUND_ROBIN_WEIGHT_RB0_WR__SHIFT 0x8
6124#define RMI_XBAR_ARBITER_CONFIG_1__XBAR_ARB_ROUND_ROBIN_WEIGHT_RB1_RD__SHIFT 0x10
6125#define RMI_XBAR_ARBITER_CONFIG_1__XBAR_ARB_ROUND_ROBIN_WEIGHT_RB1_WR__SHIFT 0x18
6126#define RMI_XBAR_ARBITER_CONFIG_1__XBAR_ARB_ROUND_ROBIN_WEIGHT_RB0_RD_MASK 0x000000FFL
6127#define RMI_XBAR_ARBITER_CONFIG_1__XBAR_ARB_ROUND_ROBIN_WEIGHT_RB0_WR_MASK 0x0000FF00L
6128#define RMI_XBAR_ARBITER_CONFIG_1__XBAR_ARB_ROUND_ROBIN_WEIGHT_RB1_RD_MASK 0x00FF0000L
6129#define RMI_XBAR_ARBITER_CONFIG_1__XBAR_ARB_ROUND_ROBIN_WEIGHT_RB1_WR_MASK 0xFF000000L
6130//RMI_CLOCK_CNTRL
6131#define RMI_CLOCK_CNTRL__DYN_CLK_RB0_BUSY_MASK__SHIFT 0x0
6132#define RMI_CLOCK_CNTRL__DYN_CLK_CMN_BUSY_MASK__SHIFT 0x5
6133#define RMI_CLOCK_CNTRL__DYN_CLK_RB0_WAKEUP_MASK__SHIFT 0xa
6134#define RMI_CLOCK_CNTRL__DYN_CLK_CMN_WAKEUP_MASK__SHIFT 0xf
6135#define RMI_CLOCK_CNTRL__DYN_CLK_RB1_BUSY_MASK__SHIFT 0x14
6136#define RMI_CLOCK_CNTRL__DYN_CLK_RB1_WAKEUP_MASK__SHIFT 0x19
6137#define RMI_CLOCK_CNTRL__DYN_CLK_RB0_BUSY_MASK_MASK 0x0000001FL
6138#define RMI_CLOCK_CNTRL__DYN_CLK_CMN_BUSY_MASK_MASK 0x000003E0L
6139#define RMI_CLOCK_CNTRL__DYN_CLK_RB0_WAKEUP_MASK_MASK 0x00007C00L
6140#define RMI_CLOCK_CNTRL__DYN_CLK_CMN_WAKEUP_MASK_MASK 0x000F8000L
6141#define RMI_CLOCK_CNTRL__DYN_CLK_RB1_BUSY_MASK_MASK 0x01F00000L
6142#define RMI_CLOCK_CNTRL__DYN_CLK_RB1_WAKEUP_MASK_MASK 0x3E000000L
6143//RMI_UTCL1_STATUS
6144#define RMI_UTCL1_STATUS__FAULT_DETECTED__SHIFT 0x0
6145#define RMI_UTCL1_STATUS__RETRY_DETECTED__SHIFT 0x1
6146#define RMI_UTCL1_STATUS__PRT_DETECTED__SHIFT 0x2
6147#define RMI_UTCL1_STATUS__FAULT_DETECTED_MASK 0x00000001L
6148#define RMI_UTCL1_STATUS__RETRY_DETECTED_MASK 0x00000002L
6149#define RMI_UTCL1_STATUS__PRT_DETECTED_MASK 0x00000004L
6150//RMI_SPARE
6151#define RMI_SPARE__RMI_ARBITER_STALL_TIMER_ENABLED_ALLOW_STREAMING__SHIFT 0x0
6152#define RMI_SPARE__SPARE_BIT_1__SHIFT 0x1
6153#define RMI_SPARE__SPARE_BIT_2__SHIFT 0x2
6154#define RMI_SPARE__SPARE_BIT_3__SHIFT 0x3
6155#define RMI_SPARE__SPARE_BIT_4__SHIFT 0x4
6156#define RMI_SPARE__SPARE_BIT_5__SHIFT 0x5
6157#define RMI_SPARE__SPARE_BIT_6__SHIFT 0x6
6158#define RMI_SPARE__SPARE_BIT_7__SHIFT 0x7
6159#define RMI_SPARE__SPARE_BIT_8_0__SHIFT 0x8
6160#define RMI_SPARE__SPARE_BIT_16_0__SHIFT 0x10
6161#define RMI_SPARE__RMI_ARBITER_STALL_TIMER_ENABLED_ALLOW_STREAMING_MASK 0x00000001L
6162#define RMI_SPARE__SPARE_BIT_1_MASK 0x00000002L
6163#define RMI_SPARE__SPARE_BIT_2_MASK 0x00000004L
6164#define RMI_SPARE__SPARE_BIT_3_MASK 0x00000008L
6165#define RMI_SPARE__SPARE_BIT_4_MASK 0x00000010L
6166#define RMI_SPARE__SPARE_BIT_5_MASK 0x00000020L
6167#define RMI_SPARE__SPARE_BIT_6_MASK 0x00000040L
6168#define RMI_SPARE__SPARE_BIT_7_MASK 0x00000080L
6169#define RMI_SPARE__SPARE_BIT_8_0_MASK 0x0000FF00L
6170#define RMI_SPARE__SPARE_BIT_16_0_MASK 0xFFFF0000L
6171//RMI_SPARE_1
6172#define RMI_SPARE_1__SPARE_BIT_8__SHIFT 0x0
6173#define RMI_SPARE_1__SPARE_BIT_9__SHIFT 0x1
6174#define RMI_SPARE_1__SPARE_BIT_10__SHIFT 0x2
6175#define RMI_SPARE_1__SPARE_BIT_11__SHIFT 0x3
6176#define RMI_SPARE_1__SPARE_BIT_12__SHIFT 0x4
6177#define RMI_SPARE_1__SPARE_BIT_13__SHIFT 0x5
6178#define RMI_SPARE_1__SPARE_BIT_14__SHIFT 0x6
6179#define RMI_SPARE_1__SPARE_BIT_15__SHIFT 0x7
6180#define RMI_SPARE_1__SPARE_BIT_8_1__SHIFT 0x8
6181#define RMI_SPARE_1__SPARE_BIT_16_1__SHIFT 0x10
6182#define RMI_SPARE_1__SPARE_BIT_8_MASK 0x00000001L
6183#define RMI_SPARE_1__SPARE_BIT_9_MASK 0x00000002L
6184#define RMI_SPARE_1__SPARE_BIT_10_MASK 0x00000004L
6185#define RMI_SPARE_1__SPARE_BIT_11_MASK 0x00000008L
6186#define RMI_SPARE_1__SPARE_BIT_12_MASK 0x00000010L
6187#define RMI_SPARE_1__SPARE_BIT_13_MASK 0x00000020L
6188#define RMI_SPARE_1__SPARE_BIT_14_MASK 0x00000040L
6189#define RMI_SPARE_1__SPARE_BIT_15_MASK 0x00000080L
6190#define RMI_SPARE_1__SPARE_BIT_8_1_MASK 0x0000FF00L
6191#define RMI_SPARE_1__SPARE_BIT_16_1_MASK 0xFFFF0000L
6192//RMI_SPARE_2
6193#define RMI_SPARE_2__SPARE_BIT_16__SHIFT 0x0
6194#define RMI_SPARE_2__SPARE_BIT_17__SHIFT 0x1
6195#define RMI_SPARE_2__SPARE_BIT_18__SHIFT 0x2
6196#define RMI_SPARE_2__SPARE_BIT_19__SHIFT 0x3
6197#define RMI_SPARE_2__SPARE_BIT_20__SHIFT 0x4
6198#define RMI_SPARE_2__SPARE_BIT_21__SHIFT 0x5
6199#define RMI_SPARE_2__SPARE_BIT_22__SHIFT 0x6
6200#define RMI_SPARE_2__SPARE_BIT_23__SHIFT 0x7
6201#define RMI_SPARE_2__SPARE_BIT_4_0__SHIFT 0x8
6202#define RMI_SPARE_2__SPARE_BIT_4_1__SHIFT 0xc
6203#define RMI_SPARE_2__SPARE_BIT_8_2__SHIFT 0x10
6204#define RMI_SPARE_2__SPARE_BIT_8_3__SHIFT 0x18
6205#define RMI_SPARE_2__SPARE_BIT_16_MASK 0x00000001L
6206#define RMI_SPARE_2__SPARE_BIT_17_MASK 0x00000002L
6207#define RMI_SPARE_2__SPARE_BIT_18_MASK 0x00000004L
6208#define RMI_SPARE_2__SPARE_BIT_19_MASK 0x00000008L
6209#define RMI_SPARE_2__SPARE_BIT_20_MASK 0x00000010L
6210#define RMI_SPARE_2__SPARE_BIT_21_MASK 0x00000020L
6211#define RMI_SPARE_2__SPARE_BIT_22_MASK 0x00000040L
6212#define RMI_SPARE_2__SPARE_BIT_23_MASK 0x00000080L
6213#define RMI_SPARE_2__SPARE_BIT_4_0_MASK 0x00000F00L
6214#define RMI_SPARE_2__SPARE_BIT_4_1_MASK 0x0000F000L
6215#define RMI_SPARE_2__SPARE_BIT_8_2_MASK 0x00FF0000L
6216#define RMI_SPARE_2__SPARE_BIT_8_3_MASK 0xFF000000L
6217
6218
6219// addressBlock: gc_utcl2_atcl2dec
6220//ATC_L2_CNTL
6221#define ATC_L2_CNTL__NUMBER_OF_TRANSLATION_READ_REQUESTS__SHIFT 0x0
6222#define ATC_L2_CNTL__NUMBER_OF_TRANSLATION_WRITE_REQUESTS__SHIFT 0x3
6223#define ATC_L2_CNTL__NUMBER_OF_TRANSLATION_READS_DEPENDS_ON_ADDR_MOD__SHIFT 0x6
6224#define ATC_L2_CNTL__NUMBER_OF_TRANSLATION_WRITES_DEPENDS_ON_ADDR_MOD__SHIFT 0x7
6225#define ATC_L2_CNTL__CACHE_INVALIDATE_MODE__SHIFT 0x8
6226#define ATC_L2_CNTL__ENABLE_DEFAULT_PAGE_OUT_TO_SYSTEM_MEMORY__SHIFT 0xb
6227#define ATC_L2_CNTL__NUMBER_OF_TRANSLATION_READ_REQUESTS_MASK 0x00000003L
6228#define ATC_L2_CNTL__NUMBER_OF_TRANSLATION_WRITE_REQUESTS_MASK 0x00000018L
6229#define ATC_L2_CNTL__NUMBER_OF_TRANSLATION_READS_DEPENDS_ON_ADDR_MOD_MASK 0x00000040L
6230#define ATC_L2_CNTL__NUMBER_OF_TRANSLATION_WRITES_DEPENDS_ON_ADDR_MOD_MASK 0x00000080L
6231#define ATC_L2_CNTL__CACHE_INVALIDATE_MODE_MASK 0x00000700L
6232#define ATC_L2_CNTL__ENABLE_DEFAULT_PAGE_OUT_TO_SYSTEM_MEMORY_MASK 0x00000800L
6233//ATC_L2_CNTL2
6234#define ATC_L2_CNTL2__BANK_SELECT__SHIFT 0x0
6235#define ATC_L2_CNTL2__L2_CACHE_UPDATE_MODE__SHIFT 0x6
6236#define ATC_L2_CNTL2__ENABLE_L2_CACHE_LRU_UPDATE_BY_WRITE__SHIFT 0x8
6237#define ATC_L2_CNTL2__L2_CACHE_SWAP_TAG_INDEX_LSBS__SHIFT 0x9
6238#define ATC_L2_CNTL2__L2_CACHE_VMID_MODE__SHIFT 0xc
6239#define ATC_L2_CNTL2__L2_CACHE_UPDATE_WILDCARD_REFERENCE_VALUE__SHIFT 0xf
6240#define ATC_L2_CNTL2__BANK_SELECT_MASK 0x0000003FL
6241#define ATC_L2_CNTL2__L2_CACHE_UPDATE_MODE_MASK 0x000000C0L
6242#define ATC_L2_CNTL2__ENABLE_L2_CACHE_LRU_UPDATE_BY_WRITE_MASK 0x00000100L
6243#define ATC_L2_CNTL2__L2_CACHE_SWAP_TAG_INDEX_LSBS_MASK 0x00000E00L
6244#define ATC_L2_CNTL2__L2_CACHE_VMID_MODE_MASK 0x00007000L
6245#define ATC_L2_CNTL2__L2_CACHE_UPDATE_WILDCARD_REFERENCE_VALUE_MASK 0x001F8000L
6246//ATC_L2_CACHE_DATA0
6247#define ATC_L2_CACHE_DATA0__DATA_REGISTER_VALID__SHIFT 0x0
6248#define ATC_L2_CACHE_DATA0__CACHE_ENTRY_VALID__SHIFT 0x1
6249#define ATC_L2_CACHE_DATA0__CACHED_ATTRIBUTES__SHIFT 0x2
6250#define ATC_L2_CACHE_DATA0__VIRTUAL_PAGE_ADDRESS_HIGH__SHIFT 0x17
6251#define ATC_L2_CACHE_DATA0__DATA_REGISTER_VALID_MASK 0x00000001L
6252#define ATC_L2_CACHE_DATA0__CACHE_ENTRY_VALID_MASK 0x00000002L
6253#define ATC_L2_CACHE_DATA0__CACHED_ATTRIBUTES_MASK 0x007FFFFCL
6254#define ATC_L2_CACHE_DATA0__VIRTUAL_PAGE_ADDRESS_HIGH_MASK 0x07800000L
6255//ATC_L2_CACHE_DATA1
6256#define ATC_L2_CACHE_DATA1__VIRTUAL_PAGE_ADDRESS_LOW__SHIFT 0x0
6257#define ATC_L2_CACHE_DATA1__VIRTUAL_PAGE_ADDRESS_LOW_MASK 0xFFFFFFFFL
6258//ATC_L2_CACHE_DATA2
6259#define ATC_L2_CACHE_DATA2__PHYSICAL_PAGE_ADDRESS__SHIFT 0x0
6260#define ATC_L2_CACHE_DATA2__PHYSICAL_PAGE_ADDRESS_MASK 0xFFFFFFFFL
6261//ATC_L2_CNTL3
6262#define ATC_L2_CNTL3__DELAY_SEND_INVALIDATION_REQUEST__SHIFT 0x0
6263#define ATC_L2_CNTL3__ATS_REQUEST_CREDIT_MINUS1__SHIFT 0x3
6264#define ATC_L2_CNTL3__COMPCLKREQ_OFF_HYSTERESIS__SHIFT 0x9
6265#define ATC_L2_CNTL3__DELAY_SEND_INVALIDATION_REQUEST_MASK 0x00000007L
6266#define ATC_L2_CNTL3__ATS_REQUEST_CREDIT_MINUS1_MASK 0x000001F8L
6267#define ATC_L2_CNTL3__COMPCLKREQ_OFF_HYSTERESIS_MASK 0x00000E00L
6268//ATC_L2_STATUS
6269#define ATC_L2_STATUS__BUSY__SHIFT 0x0
6270#define ATC_L2_STATUS__PARITY_ERROR_INFO__SHIFT 0x1
6271#define ATC_L2_STATUS__BUSY_MASK 0x00000001L
6272#define ATC_L2_STATUS__PARITY_ERROR_INFO_MASK 0x3FFFFFFEL
6273//ATC_L2_STATUS2
6274#define ATC_L2_STATUS2__IFIFO_NON_FATAL_PARITY_ERROR_INFO__SHIFT 0x0
6275#define ATC_L2_STATUS2__IFIFO_FATAL_PARITY_ERROR_INFO__SHIFT 0x8
6276#define ATC_L2_STATUS2__IFIFO_NON_FATAL_PARITY_ERROR_INFO_MASK 0x000000FFL
6277#define ATC_L2_STATUS2__IFIFO_FATAL_PARITY_ERROR_INFO_MASK 0x0000FF00L
6278//ATC_L2_MISC_CG
6279#define ATC_L2_MISC_CG__OFFDLY__SHIFT 0x6
6280#define ATC_L2_MISC_CG__ENABLE__SHIFT 0x12
6281#define ATC_L2_MISC_CG__MEM_LS_ENABLE__SHIFT 0x13
6282#define ATC_L2_MISC_CG__OFFDLY_MASK 0x00000FC0L
6283#define ATC_L2_MISC_CG__ENABLE_MASK 0x00040000L
6284#define ATC_L2_MISC_CG__MEM_LS_ENABLE_MASK 0x00080000L
6285//ATC_L2_MEM_POWER_LS
6286#define ATC_L2_MEM_POWER_LS__LS_SETUP__SHIFT 0x0
6287#define ATC_L2_MEM_POWER_LS__LS_HOLD__SHIFT 0x6
6288#define ATC_L2_MEM_POWER_LS__LS_SETUP_MASK 0x0000003FL
6289#define ATC_L2_MEM_POWER_LS__LS_HOLD_MASK 0x00000FC0L
6290//ATC_L2_CGTT_CLK_CTRL
6291#define ATC_L2_CGTT_CLK_CTRL__ON_DELAY__SHIFT 0x0
6292#define ATC_L2_CGTT_CLK_CTRL__OFF_HYSTERESIS__SHIFT 0x4
6293#define ATC_L2_CGTT_CLK_CTRL__MGLS_OVERRIDE__SHIFT 0xf
6294#define ATC_L2_CGTT_CLK_CTRL__SOFT_STALL_OVERRIDE__SHIFT 0x10
6295#define ATC_L2_CGTT_CLK_CTRL__SOFT_OVERRIDE__SHIFT 0x18
6296#define ATC_L2_CGTT_CLK_CTRL__ON_DELAY_MASK 0x0000000FL
6297#define ATC_L2_CGTT_CLK_CTRL__OFF_HYSTERESIS_MASK 0x00000FF0L
6298#define ATC_L2_CGTT_CLK_CTRL__MGLS_OVERRIDE_MASK 0x00008000L
6299#define ATC_L2_CGTT_CLK_CTRL__SOFT_STALL_OVERRIDE_MASK 0x00FF0000L
6300#define ATC_L2_CGTT_CLK_CTRL__SOFT_OVERRIDE_MASK 0xFF000000L
6301
6302
6303// addressBlock: gc_utcl2_vml2pfdec
6304//VM_L2_CNTL
6305#define VM_L2_CNTL__ENABLE_L2_CACHE__SHIFT 0x0
6306#define VM_L2_CNTL__ENABLE_L2_FRAGMENT_PROCESSING__SHIFT 0x1
6307#define VM_L2_CNTL__L2_CACHE_PTE_ENDIAN_SWAP_MODE__SHIFT 0x2
6308#define VM_L2_CNTL__L2_CACHE_PDE_ENDIAN_SWAP_MODE__SHIFT 0x4
6309#define VM_L2_CNTL__L2_PDE0_CACHE_TAG_GENERATION_MODE__SHIFT 0x8
6310#define VM_L2_CNTL__ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE__SHIFT 0x9
6311#define VM_L2_CNTL__ENABLE_L2_PDE0_CACHE_LRU_UPDATE_BY_WRITE__SHIFT 0xa
6312#define VM_L2_CNTL__ENABLE_DEFAULT_PAGE_OUT_TO_SYSTEM_MEMORY__SHIFT 0xb
6313#define VM_L2_CNTL__L2_PDE0_CACHE_SPLIT_MODE__SHIFT 0xc
6314#define VM_L2_CNTL__EFFECTIVE_L2_QUEUE_SIZE__SHIFT 0xf
6315#define VM_L2_CNTL__PDE_FAULT_CLASSIFICATION__SHIFT 0x12
6316#define VM_L2_CNTL__CONTEXT1_IDENTITY_ACCESS_MODE__SHIFT 0x13
6317#define VM_L2_CNTL__IDENTITY_MODE_FRAGMENT_SIZE__SHIFT 0x15
6318#define VM_L2_CNTL__L2_PTE_CACHE_ADDR_MODE__SHIFT 0x1a
6319#define VM_L2_CNTL__ENABLE_L2_CACHE_MASK 0x00000001L
6320#define VM_L2_CNTL__ENABLE_L2_FRAGMENT_PROCESSING_MASK 0x00000002L
6321#define VM_L2_CNTL__L2_CACHE_PTE_ENDIAN_SWAP_MODE_MASK 0x0000000CL
6322#define VM_L2_CNTL__L2_CACHE_PDE_ENDIAN_SWAP_MODE_MASK 0x00000030L
6323#define VM_L2_CNTL__L2_PDE0_CACHE_TAG_GENERATION_MODE_MASK 0x00000100L
6324#define VM_L2_CNTL__ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE_MASK 0x00000200L
6325#define VM_L2_CNTL__ENABLE_L2_PDE0_CACHE_LRU_UPDATE_BY_WRITE_MASK 0x00000400L
6326#define VM_L2_CNTL__ENABLE_DEFAULT_PAGE_OUT_TO_SYSTEM_MEMORY_MASK 0x00000800L
6327#define VM_L2_CNTL__L2_PDE0_CACHE_SPLIT_MODE_MASK 0x00007000L
6328#define VM_L2_CNTL__EFFECTIVE_L2_QUEUE_SIZE_MASK 0x00038000L
6329#define VM_L2_CNTL__PDE_FAULT_CLASSIFICATION_MASK 0x00040000L
6330#define VM_L2_CNTL__CONTEXT1_IDENTITY_ACCESS_MODE_MASK 0x00180000L
6331#define VM_L2_CNTL__IDENTITY_MODE_FRAGMENT_SIZE_MASK 0x03E00000L
6332#define VM_L2_CNTL__L2_PTE_CACHE_ADDR_MODE_MASK 0x0C000000L
6333//VM_L2_CNTL2
6334#define VM_L2_CNTL2__INVALIDATE_ALL_L1_TLBS__SHIFT 0x0
6335#define VM_L2_CNTL2__INVALIDATE_L2_CACHE__SHIFT 0x1
6336#define VM_L2_CNTL2__DISABLE_INVALIDATE_PER_DOMAIN__SHIFT 0x15
6337#define VM_L2_CNTL2__DISABLE_BIGK_CACHE_OPTIMIZATION__SHIFT 0x16
6338#define VM_L2_CNTL2__L2_PTE_CACHE_VMID_MODE__SHIFT 0x17
6339#define VM_L2_CNTL2__INVALIDATE_CACHE_MODE__SHIFT 0x1a
6340#define VM_L2_CNTL2__PDE_CACHE_EFFECTIVE_SIZE__SHIFT 0x1c
6341#define VM_L2_CNTL2__INVALIDATE_ALL_L1_TLBS_MASK 0x00000001L
6342#define VM_L2_CNTL2__INVALIDATE_L2_CACHE_MASK 0x00000002L
6343#define VM_L2_CNTL2__DISABLE_INVALIDATE_PER_DOMAIN_MASK 0x00200000L
6344#define VM_L2_CNTL2__DISABLE_BIGK_CACHE_OPTIMIZATION_MASK 0x00400000L
6345#define VM_L2_CNTL2__L2_PTE_CACHE_VMID_MODE_MASK 0x03800000L
6346#define VM_L2_CNTL2__INVALIDATE_CACHE_MODE_MASK 0x0C000000L
6347#define VM_L2_CNTL2__PDE_CACHE_EFFECTIVE_SIZE_MASK 0x70000000L
6348//VM_L2_CNTL3
6349#define VM_L2_CNTL3__BANK_SELECT__SHIFT 0x0
6350#define VM_L2_CNTL3__L2_CACHE_UPDATE_MODE__SHIFT 0x6
6351#define VM_L2_CNTL3__L2_CACHE_UPDATE_WILDCARD_REFERENCE_VALUE__SHIFT 0x8
6352#define VM_L2_CNTL3__L2_CACHE_BIGK_FRAGMENT_SIZE__SHIFT 0xf
6353#define VM_L2_CNTL3__L2_CACHE_BIGK_ASSOCIATIVITY__SHIFT 0x14
6354#define VM_L2_CNTL3__L2_CACHE_4K_EFFECTIVE_SIZE__SHIFT 0x15
6355#define VM_L2_CNTL3__L2_CACHE_BIGK_EFFECTIVE_SIZE__SHIFT 0x18
6356#define VM_L2_CNTL3__L2_CACHE_4K_FORCE_MISS__SHIFT 0x1c
6357#define VM_L2_CNTL3__L2_CACHE_BIGK_FORCE_MISS__SHIFT 0x1d
6358#define VM_L2_CNTL3__PDE_CACHE_FORCE_MISS__SHIFT 0x1e
6359#define VM_L2_CNTL3__L2_CACHE_4K_ASSOCIATIVITY__SHIFT 0x1f
6360#define VM_L2_CNTL3__BANK_SELECT_MASK 0x0000003FL
6361#define VM_L2_CNTL3__L2_CACHE_UPDATE_MODE_MASK 0x000000C0L
6362#define VM_L2_CNTL3__L2_CACHE_UPDATE_WILDCARD_REFERENCE_VALUE_MASK 0x00001F00L
6363#define VM_L2_CNTL3__L2_CACHE_BIGK_FRAGMENT_SIZE_MASK 0x000F8000L
6364#define VM_L2_CNTL3__L2_CACHE_BIGK_ASSOCIATIVITY_MASK 0x00100000L
6365#define VM_L2_CNTL3__L2_CACHE_4K_EFFECTIVE_SIZE_MASK 0x00E00000L
6366#define VM_L2_CNTL3__L2_CACHE_BIGK_EFFECTIVE_SIZE_MASK 0x0F000000L
6367#define VM_L2_CNTL3__L2_CACHE_4K_FORCE_MISS_MASK 0x10000000L
6368#define VM_L2_CNTL3__L2_CACHE_BIGK_FORCE_MISS_MASK 0x20000000L
6369#define VM_L2_CNTL3__PDE_CACHE_FORCE_MISS_MASK 0x40000000L
6370#define VM_L2_CNTL3__L2_CACHE_4K_ASSOCIATIVITY_MASK 0x80000000L
6371//VM_L2_STATUS
6372#define VM_L2_STATUS__L2_BUSY__SHIFT 0x0
6373#define VM_L2_STATUS__CONTEXT_DOMAIN_BUSY__SHIFT 0x1
6374#define VM_L2_STATUS__FOUND_4K_PTE_CACHE_PARITY_ERRORS__SHIFT 0x11
6375#define VM_L2_STATUS__FOUND_BIGK_PTE_CACHE_PARITY_ERRORS__SHIFT 0x12
6376#define VM_L2_STATUS__FOUND_PDE0_CACHE_PARITY_ERRORS__SHIFT 0x13
6377#define VM_L2_STATUS__FOUND_PDE1_CACHE_PARITY_ERRORS__SHIFT 0x14
6378#define VM_L2_STATUS__FOUND_PDE2_CACHE_PARITY_ERRORS__SHIFT 0x15
6379#define VM_L2_STATUS__L2_BUSY_MASK 0x00000001L
6380#define VM_L2_STATUS__CONTEXT_DOMAIN_BUSY_MASK 0x0001FFFEL
6381#define VM_L2_STATUS__FOUND_4K_PTE_CACHE_PARITY_ERRORS_MASK 0x00020000L
6382#define VM_L2_STATUS__FOUND_BIGK_PTE_CACHE_PARITY_ERRORS_MASK 0x00040000L
6383#define VM_L2_STATUS__FOUND_PDE0_CACHE_PARITY_ERRORS_MASK 0x00080000L
6384#define VM_L2_STATUS__FOUND_PDE1_CACHE_PARITY_ERRORS_MASK 0x00100000L
6385#define VM_L2_STATUS__FOUND_PDE2_CACHE_PARITY_ERRORS_MASK 0x00200000L
6386//VM_DUMMY_PAGE_FAULT_CNTL
6387#define VM_DUMMY_PAGE_FAULT_CNTL__DUMMY_PAGE_FAULT_ENABLE__SHIFT 0x0
6388#define VM_DUMMY_PAGE_FAULT_CNTL__DUMMY_PAGE_ADDRESS_LOGICAL__SHIFT 0x1
6389#define VM_DUMMY_PAGE_FAULT_CNTL__DUMMY_PAGE_COMPARE_MSBS__SHIFT 0x2
6390#define VM_DUMMY_PAGE_FAULT_CNTL__DUMMY_PAGE_FAULT_ENABLE_MASK 0x00000001L
6391#define VM_DUMMY_PAGE_FAULT_CNTL__DUMMY_PAGE_ADDRESS_LOGICAL_MASK 0x00000002L
6392#define VM_DUMMY_PAGE_FAULT_CNTL__DUMMY_PAGE_COMPARE_MSBS_MASK 0x000000FCL
6393//VM_DUMMY_PAGE_FAULT_ADDR_LO32
6394#define VM_DUMMY_PAGE_FAULT_ADDR_LO32__DUMMY_PAGE_ADDR_LO32__SHIFT 0x0
6395#define VM_DUMMY_PAGE_FAULT_ADDR_LO32__DUMMY_PAGE_ADDR_LO32_MASK 0xFFFFFFFFL
6396//VM_DUMMY_PAGE_FAULT_ADDR_HI32
6397#define VM_DUMMY_PAGE_FAULT_ADDR_HI32__DUMMY_PAGE_ADDR_HI4__SHIFT 0x0
6398#define VM_DUMMY_PAGE_FAULT_ADDR_HI32__DUMMY_PAGE_ADDR_HI4_MASK 0x0000000FL
6399//VM_L2_PROTECTION_FAULT_CNTL
6400#define VM_L2_PROTECTION_FAULT_CNTL__CLEAR_PROTECTION_FAULT_STATUS_ADDR__SHIFT 0x0
6401#define VM_L2_PROTECTION_FAULT_CNTL__ALLOW_SUBSEQUENT_PROTECTION_FAULT_STATUS_ADDR_UPDATES__SHIFT 0x1
6402#define VM_L2_PROTECTION_FAULT_CNTL__RANGE_PROTECTION_FAULT_ENABLE_DEFAULT__SHIFT 0x2
6403#define VM_L2_PROTECTION_FAULT_CNTL__PDE0_PROTECTION_FAULT_ENABLE_DEFAULT__SHIFT 0x3
6404#define VM_L2_PROTECTION_FAULT_CNTL__PDE1_PROTECTION_FAULT_ENABLE_DEFAULT__SHIFT 0x4
6405#define VM_L2_PROTECTION_FAULT_CNTL__PDE2_PROTECTION_FAULT_ENABLE_DEFAULT__SHIFT 0x5
6406#define VM_L2_PROTECTION_FAULT_CNTL__TRANSLATE_FURTHER_PROTECTION_FAULT_ENABLE_DEFAULT__SHIFT 0x6
6407#define VM_L2_PROTECTION_FAULT_CNTL__NACK_PROTECTION_FAULT_ENABLE_DEFAULT__SHIFT 0x7
6408#define VM_L2_PROTECTION_FAULT_CNTL__DUMMY_PAGE_PROTECTION_FAULT_ENABLE_DEFAULT__SHIFT 0x8
6409#define VM_L2_PROTECTION_FAULT_CNTL__VALID_PROTECTION_FAULT_ENABLE_DEFAULT__SHIFT 0x9
6410#define VM_L2_PROTECTION_FAULT_CNTL__READ_PROTECTION_FAULT_ENABLE_DEFAULT__SHIFT 0xa
6411#define VM_L2_PROTECTION_FAULT_CNTL__WRITE_PROTECTION_FAULT_ENABLE_DEFAULT__SHIFT 0xb
6412#define VM_L2_PROTECTION_FAULT_CNTL__EXECUTE_PROTECTION_FAULT_ENABLE_DEFAULT__SHIFT 0xc
6413#define VM_L2_PROTECTION_FAULT_CNTL__CLIENT_ID_NO_RETRY_FAULT_INTERRUPT__SHIFT 0xd
6414#define VM_L2_PROTECTION_FAULT_CNTL__OTHER_CLIENT_ID_NO_RETRY_FAULT_INTERRUPT__SHIFT 0x1d
6415#define VM_L2_PROTECTION_FAULT_CNTL__CRASH_ON_NO_RETRY_FAULT__SHIFT 0x1e
6416#define VM_L2_PROTECTION_FAULT_CNTL__CRASH_ON_RETRY_FAULT__SHIFT 0x1f
6417#define VM_L2_PROTECTION_FAULT_CNTL__CLEAR_PROTECTION_FAULT_STATUS_ADDR_MASK 0x00000001L
6418#define VM_L2_PROTECTION_FAULT_CNTL__ALLOW_SUBSEQUENT_PROTECTION_FAULT_STATUS_ADDR_UPDATES_MASK 0x00000002L
6419#define VM_L2_PROTECTION_FAULT_CNTL__RANGE_PROTECTION_FAULT_ENABLE_DEFAULT_MASK 0x00000004L
6420#define VM_L2_PROTECTION_FAULT_CNTL__PDE0_PROTECTION_FAULT_ENABLE_DEFAULT_MASK 0x00000008L
6421#define VM_L2_PROTECTION_FAULT_CNTL__PDE1_PROTECTION_FAULT_ENABLE_DEFAULT_MASK 0x00000010L
6422#define VM_L2_PROTECTION_FAULT_CNTL__PDE2_PROTECTION_FAULT_ENABLE_DEFAULT_MASK 0x00000020L
6423#define VM_L2_PROTECTION_FAULT_CNTL__TRANSLATE_FURTHER_PROTECTION_FAULT_ENABLE_DEFAULT_MASK 0x00000040L
6424#define VM_L2_PROTECTION_FAULT_CNTL__NACK_PROTECTION_FAULT_ENABLE_DEFAULT_MASK 0x00000080L
6425#define VM_L2_PROTECTION_FAULT_CNTL__DUMMY_PAGE_PROTECTION_FAULT_ENABLE_DEFAULT_MASK 0x00000100L
6426#define VM_L2_PROTECTION_FAULT_CNTL__VALID_PROTECTION_FAULT_ENABLE_DEFAULT_MASK 0x00000200L
6427#define VM_L2_PROTECTION_FAULT_CNTL__READ_PROTECTION_FAULT_ENABLE_DEFAULT_MASK 0x00000400L
6428#define VM_L2_PROTECTION_FAULT_CNTL__WRITE_PROTECTION_FAULT_ENABLE_DEFAULT_MASK 0x00000800L
6429#define VM_L2_PROTECTION_FAULT_CNTL__EXECUTE_PROTECTION_FAULT_ENABLE_DEFAULT_MASK 0x00001000L
6430#define VM_L2_PROTECTION_FAULT_CNTL__CLIENT_ID_NO_RETRY_FAULT_INTERRUPT_MASK 0x1FFFE000L
6431#define VM_L2_PROTECTION_FAULT_CNTL__OTHER_CLIENT_ID_NO_RETRY_FAULT_INTERRUPT_MASK 0x20000000L
6432#define VM_L2_PROTECTION_FAULT_CNTL__CRASH_ON_NO_RETRY_FAULT_MASK 0x40000000L
6433#define VM_L2_PROTECTION_FAULT_CNTL__CRASH_ON_RETRY_FAULT_MASK 0x80000000L
6434//VM_L2_PROTECTION_FAULT_CNTL2
6435#define VM_L2_PROTECTION_FAULT_CNTL2__CLIENT_ID_PRT_FAULT_INTERRUPT__SHIFT 0x0
6436#define VM_L2_PROTECTION_FAULT_CNTL2__OTHER_CLIENT_ID_PRT_FAULT_INTERRUPT__SHIFT 0x10
6437#define VM_L2_PROTECTION_FAULT_CNTL2__ACTIVE_PAGE_MIGRATION_PTE__SHIFT 0x11
6438#define VM_L2_PROTECTION_FAULT_CNTL2__ACTIVE_PAGE_MIGRATION_PTE_READ_RETRY__SHIFT 0x12
6439#define VM_L2_PROTECTION_FAULT_CNTL2__ENABLE_RETRY_FAULT_INTERRUPT__SHIFT 0x13
6440#define VM_L2_PROTECTION_FAULT_CNTL2__CLIENT_ID_PRT_FAULT_INTERRUPT_MASK 0x0000FFFFL
6441#define VM_L2_PROTECTION_FAULT_CNTL2__OTHER_CLIENT_ID_PRT_FAULT_INTERRUPT_MASK 0x00010000L
6442#define VM_L2_PROTECTION_FAULT_CNTL2__ACTIVE_PAGE_MIGRATION_PTE_MASK 0x00020000L
6443#define VM_L2_PROTECTION_FAULT_CNTL2__ACTIVE_PAGE_MIGRATION_PTE_READ_RETRY_MASK 0x00040000L
6444#define VM_L2_PROTECTION_FAULT_CNTL2__ENABLE_RETRY_FAULT_INTERRUPT_MASK 0x00080000L
6445//VM_L2_PROTECTION_FAULT_MM_CNTL3
6446#define VM_L2_PROTECTION_FAULT_MM_CNTL3__VML1_READ_CLIENT_ID_NO_RETRY_FAULT_INTERRUPT__SHIFT 0x0
6447#define VM_L2_PROTECTION_FAULT_MM_CNTL3__VML1_READ_CLIENT_ID_NO_RETRY_FAULT_INTERRUPT_MASK 0xFFFFFFFFL
6448//VM_L2_PROTECTION_FAULT_MM_CNTL4
6449#define VM_L2_PROTECTION_FAULT_MM_CNTL4__VML1_WRITE_CLIENT_ID_NO_RETRY_FAULT_INTERRUPT__SHIFT 0x0
6450#define VM_L2_PROTECTION_FAULT_MM_CNTL4__VML1_WRITE_CLIENT_ID_NO_RETRY_FAULT_INTERRUPT_MASK 0xFFFFFFFFL
6451//VM_L2_PROTECTION_FAULT_STATUS
6452#define VM_L2_PROTECTION_FAULT_STATUS__MORE_FAULTS__SHIFT 0x0
6453#define VM_L2_PROTECTION_FAULT_STATUS__WALKER_ERROR__SHIFT 0x1
6454#define VM_L2_PROTECTION_FAULT_STATUS__PERMISSION_FAULTS__SHIFT 0x4
6455#define VM_L2_PROTECTION_FAULT_STATUS__MAPPING_ERROR__SHIFT 0x8
6456#define VM_L2_PROTECTION_FAULT_STATUS__CID__SHIFT 0x9
6457#define VM_L2_PROTECTION_FAULT_STATUS__RW__SHIFT 0x12
6458#define VM_L2_PROTECTION_FAULT_STATUS__ATOMIC__SHIFT 0x13
6459#define VM_L2_PROTECTION_FAULT_STATUS__VMID__SHIFT 0x14
6460#define VM_L2_PROTECTION_FAULT_STATUS__VF__SHIFT 0x18
6461#define VM_L2_PROTECTION_FAULT_STATUS__VFID__SHIFT 0x19
6462#define VM_L2_PROTECTION_FAULT_STATUS__MORE_FAULTS_MASK 0x00000001L
6463#define VM_L2_PROTECTION_FAULT_STATUS__WALKER_ERROR_MASK 0x0000000EL
6464#define VM_L2_PROTECTION_FAULT_STATUS__PERMISSION_FAULTS_MASK 0x000000F0L
6465#define VM_L2_PROTECTION_FAULT_STATUS__MAPPING_ERROR_MASK 0x00000100L
6466#define VM_L2_PROTECTION_FAULT_STATUS__CID_MASK 0x0003FE00L
6467#define VM_L2_PROTECTION_FAULT_STATUS__RW_MASK 0x00040000L
6468#define VM_L2_PROTECTION_FAULT_STATUS__ATOMIC_MASK 0x00080000L
6469#define VM_L2_PROTECTION_FAULT_STATUS__VMID_MASK 0x00F00000L
6470#define VM_L2_PROTECTION_FAULT_STATUS__VF_MASK 0x01000000L
6471#define VM_L2_PROTECTION_FAULT_STATUS__VFID_MASK 0x1E000000L
6472//VM_L2_PROTECTION_FAULT_ADDR_LO32
6473#define VM_L2_PROTECTION_FAULT_ADDR_LO32__LOGICAL_PAGE_ADDR_LO32__SHIFT 0x0
6474#define VM_L2_PROTECTION_FAULT_ADDR_LO32__LOGICAL_PAGE_ADDR_LO32_MASK 0xFFFFFFFFL
6475//VM_L2_PROTECTION_FAULT_ADDR_HI32
6476#define VM_L2_PROTECTION_FAULT_ADDR_HI32__LOGICAL_PAGE_ADDR_HI4__SHIFT 0x0
6477#define VM_L2_PROTECTION_FAULT_ADDR_HI32__LOGICAL_PAGE_ADDR_HI4_MASK 0x0000000FL
6478//VM_L2_PROTECTION_FAULT_DEFAULT_ADDR_LO32
6479#define VM_L2_PROTECTION_FAULT_DEFAULT_ADDR_LO32__PHYSICAL_PAGE_ADDR_LO32__SHIFT 0x0
6480#define VM_L2_PROTECTION_FAULT_DEFAULT_ADDR_LO32__PHYSICAL_PAGE_ADDR_LO32_MASK 0xFFFFFFFFL
6481//VM_L2_PROTECTION_FAULT_DEFAULT_ADDR_HI32
6482#define VM_L2_PROTECTION_FAULT_DEFAULT_ADDR_HI32__PHYSICAL_PAGE_ADDR_HI4__SHIFT 0x0
6483#define VM_L2_PROTECTION_FAULT_DEFAULT_ADDR_HI32__PHYSICAL_PAGE_ADDR_HI4_MASK 0x0000000FL
6484//VM_L2_CONTEXT1_IDENTITY_APERTURE_LOW_ADDR_LO32
6485#define VM_L2_CONTEXT1_IDENTITY_APERTURE_LOW_ADDR_LO32__LOGICAL_PAGE_NUMBER_LO32__SHIFT 0x0
6486#define VM_L2_CONTEXT1_IDENTITY_APERTURE_LOW_ADDR_LO32__LOGICAL_PAGE_NUMBER_LO32_MASK 0xFFFFFFFFL
6487//VM_L2_CONTEXT1_IDENTITY_APERTURE_LOW_ADDR_HI32
6488#define VM_L2_CONTEXT1_IDENTITY_APERTURE_LOW_ADDR_HI32__LOGICAL_PAGE_NUMBER_HI4__SHIFT 0x0
6489#define VM_L2_CONTEXT1_IDENTITY_APERTURE_LOW_ADDR_HI32__LOGICAL_PAGE_NUMBER_HI4_MASK 0x0000000FL
6490//VM_L2_CONTEXT1_IDENTITY_APERTURE_HIGH_ADDR_LO32
6491#define VM_L2_CONTEXT1_IDENTITY_APERTURE_HIGH_ADDR_LO32__LOGICAL_PAGE_NUMBER_LO32__SHIFT 0x0
6492#define VM_L2_CONTEXT1_IDENTITY_APERTURE_HIGH_ADDR_LO32__LOGICAL_PAGE_NUMBER_LO32_MASK 0xFFFFFFFFL
6493//VM_L2_CONTEXT1_IDENTITY_APERTURE_HIGH_ADDR_HI32
6494#define VM_L2_CONTEXT1_IDENTITY_APERTURE_HIGH_ADDR_HI32__LOGICAL_PAGE_NUMBER_HI4__SHIFT 0x0
6495#define VM_L2_CONTEXT1_IDENTITY_APERTURE_HIGH_ADDR_HI32__LOGICAL_PAGE_NUMBER_HI4_MASK 0x0000000FL
6496//VM_L2_CONTEXT_IDENTITY_PHYSICAL_OFFSET_LO32
6497#define VM_L2_CONTEXT_IDENTITY_PHYSICAL_OFFSET_LO32__PHYSICAL_PAGE_OFFSET_LO32__SHIFT 0x0
6498#define VM_L2_CONTEXT_IDENTITY_PHYSICAL_OFFSET_LO32__PHYSICAL_PAGE_OFFSET_LO32_MASK 0xFFFFFFFFL
6499//VM_L2_CONTEXT_IDENTITY_PHYSICAL_OFFSET_HI32
6500#define VM_L2_CONTEXT_IDENTITY_PHYSICAL_OFFSET_HI32__PHYSICAL_PAGE_OFFSET_HI4__SHIFT 0x0
6501#define VM_L2_CONTEXT_IDENTITY_PHYSICAL_OFFSET_HI32__PHYSICAL_PAGE_OFFSET_HI4_MASK 0x0000000FL
6502//VM_L2_CNTL4
6503#define VM_L2_CNTL4__L2_CACHE_4K_PARTITION_COUNT__SHIFT 0x0
6504#define VM_L2_CNTL4__VMC_TAP_PDE_REQUEST_PHYSICAL__SHIFT 0x6
6505#define VM_L2_CNTL4__VMC_TAP_PTE_REQUEST_PHYSICAL__SHIFT 0x7
6506#define VM_L2_CNTL4__MM_NONRT_IFIFO_ACTIVE_TRANSACTION_LIMIT__SHIFT 0x8
6507#define VM_L2_CNTL4__MM_SOFTRT_IFIFO_ACTIVE_TRANSACTION_LIMIT__SHIFT 0x12
6508#define VM_L2_CNTL4__BPM_CGCGLS_OVERRIDE__SHIFT 0x1c
6509#define VM_L2_CNTL4__L2_CACHE_4K_PARTITION_COUNT_MASK 0x0000003FL
6510#define VM_L2_CNTL4__VMC_TAP_PDE_REQUEST_PHYSICAL_MASK 0x00000040L
6511#define VM_L2_CNTL4__VMC_TAP_PTE_REQUEST_PHYSICAL_MASK 0x00000080L
6512#define VM_L2_CNTL4__MM_NONRT_IFIFO_ACTIVE_TRANSACTION_LIMIT_MASK 0x0003FF00L
6513#define VM_L2_CNTL4__MM_SOFTRT_IFIFO_ACTIVE_TRANSACTION_LIMIT_MASK 0x0FFC0000L
6514#define VM_L2_CNTL4__BPM_CGCGLS_OVERRIDE_MASK 0x10000000L
6515//VM_L2_MM_GROUP_RT_CLASSES
6516#define VM_L2_MM_GROUP_RT_CLASSES__GROUP_0_RT_CLASS__SHIFT 0x0
6517#define VM_L2_MM_GROUP_RT_CLASSES__GROUP_1_RT_CLASS__SHIFT 0x1
6518#define VM_L2_MM_GROUP_RT_CLASSES__GROUP_2_RT_CLASS__SHIFT 0x2
6519#define VM_L2_MM_GROUP_RT_CLASSES__GROUP_3_RT_CLASS__SHIFT 0x3
6520#define VM_L2_MM_GROUP_RT_CLASSES__GROUP_4_RT_CLASS__SHIFT 0x4
6521#define VM_L2_MM_GROUP_RT_CLASSES__GROUP_5_RT_CLASS__SHIFT 0x5
6522#define VM_L2_MM_GROUP_RT_CLASSES__GROUP_6_RT_CLASS__SHIFT 0x6
6523#define VM_L2_MM_GROUP_RT_CLASSES__GROUP_7_RT_CLASS__SHIFT 0x7
6524#define VM_L2_MM_GROUP_RT_CLASSES__GROUP_8_RT_CLASS__SHIFT 0x8
6525#define VM_L2_MM_GROUP_RT_CLASSES__GROUP_9_RT_CLASS__SHIFT 0x9
6526#define VM_L2_MM_GROUP_RT_CLASSES__GROUP_10_RT_CLASS__SHIFT 0xa
6527#define VM_L2_MM_GROUP_RT_CLASSES__GROUP_11_RT_CLASS__SHIFT 0xb
6528#define VM_L2_MM_GROUP_RT_CLASSES__GROUP_12_RT_CLASS__SHIFT 0xc
6529#define VM_L2_MM_GROUP_RT_CLASSES__GROUP_13_RT_CLASS__SHIFT 0xd
6530#define VM_L2_MM_GROUP_RT_CLASSES__GROUP_14_RT_CLASS__SHIFT 0xe
6531#define VM_L2_MM_GROUP_RT_CLASSES__GROUP_15_RT_CLASS__SHIFT 0xf
6532#define VM_L2_MM_GROUP_RT_CLASSES__GROUP_16_RT_CLASS__SHIFT 0x10
6533#define VM_L2_MM_GROUP_RT_CLASSES__GROUP_17_RT_CLASS__SHIFT 0x11
6534#define VM_L2_MM_GROUP_RT_CLASSES__GROUP_18_RT_CLASS__SHIFT 0x12
6535#define VM_L2_MM_GROUP_RT_CLASSES__GROUP_19_RT_CLASS__SHIFT 0x13
6536#define VM_L2_MM_GROUP_RT_CLASSES__GROUP_20_RT_CLASS__SHIFT 0x14
6537#define VM_L2_MM_GROUP_RT_CLASSES__GROUP_21_RT_CLASS__SHIFT 0x15
6538#define VM_L2_MM_GROUP_RT_CLASSES__GROUP_22_RT_CLASS__SHIFT 0x16
6539#define VM_L2_MM_GROUP_RT_CLASSES__GROUP_23_RT_CLASS__SHIFT 0x17
6540#define VM_L2_MM_GROUP_RT_CLASSES__GROUP_24_RT_CLASS__SHIFT 0x18
6541#define VM_L2_MM_GROUP_RT_CLASSES__GROUP_25_RT_CLASS__SHIFT 0x19
6542#define VM_L2_MM_GROUP_RT_CLASSES__GROUP_26_RT_CLASS__SHIFT 0x1a
6543#define VM_L2_MM_GROUP_RT_CLASSES__GROUP_27_RT_CLASS__SHIFT 0x1b
6544#define VM_L2_MM_GROUP_RT_CLASSES__GROUP_28_RT_CLASS__SHIFT 0x1c
6545#define VM_L2_MM_GROUP_RT_CLASSES__GROUP_29_RT_CLASS__SHIFT 0x1d
6546#define VM_L2_MM_GROUP_RT_CLASSES__GROUP_30_RT_CLASS__SHIFT 0x1e
6547#define VM_L2_MM_GROUP_RT_CLASSES__GROUP_31_RT_CLASS__SHIFT 0x1f
6548#define VM_L2_MM_GROUP_RT_CLASSES__GROUP_0_RT_CLASS_MASK 0x00000001L
6549#define VM_L2_MM_GROUP_RT_CLASSES__GROUP_1_RT_CLASS_MASK 0x00000002L
6550#define VM_L2_MM_GROUP_RT_CLASSES__GROUP_2_RT_CLASS_MASK 0x00000004L
6551#define VM_L2_MM_GROUP_RT_CLASSES__GROUP_3_RT_CLASS_MASK 0x00000008L
6552#define VM_L2_MM_GROUP_RT_CLASSES__GROUP_4_RT_CLASS_MASK 0x00000010L
6553#define VM_L2_MM_GROUP_RT_CLASSES__GROUP_5_RT_CLASS_MASK 0x00000020L
6554#define VM_L2_MM_GROUP_RT_CLASSES__GROUP_6_RT_CLASS_MASK 0x00000040L
6555#define VM_L2_MM_GROUP_RT_CLASSES__GROUP_7_RT_CLASS_MASK 0x00000080L
6556#define VM_L2_MM_GROUP_RT_CLASSES__GROUP_8_RT_CLASS_MASK 0x00000100L
6557#define VM_L2_MM_GROUP_RT_CLASSES__GROUP_9_RT_CLASS_MASK 0x00000200L
6558#define VM_L2_MM_GROUP_RT_CLASSES__GROUP_10_RT_CLASS_MASK 0x00000400L
6559#define VM_L2_MM_GROUP_RT_CLASSES__GROUP_11_RT_CLASS_MASK 0x00000800L
6560#define VM_L2_MM_GROUP_RT_CLASSES__GROUP_12_RT_CLASS_MASK 0x00001000L
6561#define VM_L2_MM_GROUP_RT_CLASSES__GROUP_13_RT_CLASS_MASK 0x00002000L
6562#define VM_L2_MM_GROUP_RT_CLASSES__GROUP_14_RT_CLASS_MASK 0x00004000L
6563#define VM_L2_MM_GROUP_RT_CLASSES__GROUP_15_RT_CLASS_MASK 0x00008000L
6564#define VM_L2_MM_GROUP_RT_CLASSES__GROUP_16_RT_CLASS_MASK 0x00010000L
6565#define VM_L2_MM_GROUP_RT_CLASSES__GROUP_17_RT_CLASS_MASK 0x00020000L
6566#define VM_L2_MM_GROUP_RT_CLASSES__GROUP_18_RT_CLASS_MASK 0x00040000L
6567#define VM_L2_MM_GROUP_RT_CLASSES__GROUP_19_RT_CLASS_MASK 0x00080000L
6568#define VM_L2_MM_GROUP_RT_CLASSES__GROUP_20_RT_CLASS_MASK 0x00100000L
6569#define VM_L2_MM_GROUP_RT_CLASSES__GROUP_21_RT_CLASS_MASK 0x00200000L
6570#define VM_L2_MM_GROUP_RT_CLASSES__GROUP_22_RT_CLASS_MASK 0x00400000L
6571#define VM_L2_MM_GROUP_RT_CLASSES__GROUP_23_RT_CLASS_MASK 0x00800000L
6572#define VM_L2_MM_GROUP_RT_CLASSES__GROUP_24_RT_CLASS_MASK 0x01000000L
6573#define VM_L2_MM_GROUP_RT_CLASSES__GROUP_25_RT_CLASS_MASK 0x02000000L
6574#define VM_L2_MM_GROUP_RT_CLASSES__GROUP_26_RT_CLASS_MASK 0x04000000L
6575#define VM_L2_MM_GROUP_RT_CLASSES__GROUP_27_RT_CLASS_MASK 0x08000000L
6576#define VM_L2_MM_GROUP_RT_CLASSES__GROUP_28_RT_CLASS_MASK 0x10000000L
6577#define VM_L2_MM_GROUP_RT_CLASSES__GROUP_29_RT_CLASS_MASK 0x20000000L
6578#define VM_L2_MM_GROUP_RT_CLASSES__GROUP_30_RT_CLASS_MASK 0x40000000L
6579#define VM_L2_MM_GROUP_RT_CLASSES__GROUP_31_RT_CLASS_MASK 0x80000000L
6580//VM_L2_BANK_SELECT_RESERVED_CID
6581#define VM_L2_BANK_SELECT_RESERVED_CID__RESERVED_READ_CLIENT_ID__SHIFT 0x0
6582#define VM_L2_BANK_SELECT_RESERVED_CID__RESERVED_WRITE_CLIENT_ID__SHIFT 0xa
6583#define VM_L2_BANK_SELECT_RESERVED_CID__ENABLE__SHIFT 0x14
6584#define VM_L2_BANK_SELECT_RESERVED_CID__RESERVED_CACHE_INVALIDATION_MODE__SHIFT 0x18
6585#define VM_L2_BANK_SELECT_RESERVED_CID__RESERVED_CACHE_PRIVATE_INVALIDATION__SHIFT 0x19
6586#define VM_L2_BANK_SELECT_RESERVED_CID__RESERVED_READ_CLIENT_ID_MASK 0x000001FFL
6587#define VM_L2_BANK_SELECT_RESERVED_CID__RESERVED_WRITE_CLIENT_ID_MASK 0x0007FC00L
6588#define VM_L2_BANK_SELECT_RESERVED_CID__ENABLE_MASK 0x00100000L
6589#define VM_L2_BANK_SELECT_RESERVED_CID__RESERVED_CACHE_INVALIDATION_MODE_MASK 0x01000000L
6590#define VM_L2_BANK_SELECT_RESERVED_CID__RESERVED_CACHE_PRIVATE_INVALIDATION_MASK 0x02000000L
6591//VM_L2_BANK_SELECT_RESERVED_CID2
6592#define VM_L2_BANK_SELECT_RESERVED_CID2__RESERVED_READ_CLIENT_ID__SHIFT 0x0
6593#define VM_L2_BANK_SELECT_RESERVED_CID2__RESERVED_WRITE_CLIENT_ID__SHIFT 0xa
6594#define VM_L2_BANK_SELECT_RESERVED_CID2__ENABLE__SHIFT 0x14
6595#define VM_L2_BANK_SELECT_RESERVED_CID2__RESERVED_CACHE_INVALIDATION_MODE__SHIFT 0x18
6596#define VM_L2_BANK_SELECT_RESERVED_CID2__RESERVED_CACHE_PRIVATE_INVALIDATION__SHIFT 0x19
6597#define VM_L2_BANK_SELECT_RESERVED_CID2__RESERVED_READ_CLIENT_ID_MASK 0x000001FFL
6598#define VM_L2_BANK_SELECT_RESERVED_CID2__RESERVED_WRITE_CLIENT_ID_MASK 0x0007FC00L
6599#define VM_L2_BANK_SELECT_RESERVED_CID2__ENABLE_MASK 0x00100000L
6600#define VM_L2_BANK_SELECT_RESERVED_CID2__RESERVED_CACHE_INVALIDATION_MODE_MASK 0x01000000L
6601#define VM_L2_BANK_SELECT_RESERVED_CID2__RESERVED_CACHE_PRIVATE_INVALIDATION_MASK 0x02000000L
6602//VM_L2_CACHE_PARITY_CNTL
6603#define VM_L2_CACHE_PARITY_CNTL__ENABLE_PARITY_CHECKS_IN_4K_PTE_CACHES__SHIFT 0x0
6604#define VM_L2_CACHE_PARITY_CNTL__ENABLE_PARITY_CHECKS_IN_BIGK_PTE_CACHES__SHIFT 0x1
6605#define VM_L2_CACHE_PARITY_CNTL__ENABLE_PARITY_CHECKS_IN_PDE_CACHES__SHIFT 0x2
6606#define VM_L2_CACHE_PARITY_CNTL__FORCE_PARITY_MISMATCH_IN_4K_PTE_CACHE__SHIFT 0x3
6607#define VM_L2_CACHE_PARITY_CNTL__FORCE_PARITY_MISMATCH_IN_BIGK_PTE_CACHE__SHIFT 0x4
6608#define VM_L2_CACHE_PARITY_CNTL__FORCE_PARITY_MISMATCH_IN_PDE_CACHE__SHIFT 0x5
6609#define VM_L2_CACHE_PARITY_CNTL__FORCE_CACHE_BANK__SHIFT 0x6
6610#define VM_L2_CACHE_PARITY_CNTL__FORCE_CACHE_NUMBER__SHIFT 0x9
6611#define VM_L2_CACHE_PARITY_CNTL__FORCE_CACHE_ASSOC__SHIFT 0xc
6612#define VM_L2_CACHE_PARITY_CNTL__ENABLE_PARITY_CHECKS_IN_4K_PTE_CACHES_MASK 0x00000001L
6613#define VM_L2_CACHE_PARITY_CNTL__ENABLE_PARITY_CHECKS_IN_BIGK_PTE_CACHES_MASK 0x00000002L
6614#define VM_L2_CACHE_PARITY_CNTL__ENABLE_PARITY_CHECKS_IN_PDE_CACHES_MASK 0x00000004L
6615#define VM_L2_CACHE_PARITY_CNTL__FORCE_PARITY_MISMATCH_IN_4K_PTE_CACHE_MASK 0x00000008L
6616#define VM_L2_CACHE_PARITY_CNTL__FORCE_PARITY_MISMATCH_IN_BIGK_PTE_CACHE_MASK 0x00000010L
6617#define VM_L2_CACHE_PARITY_CNTL__FORCE_PARITY_MISMATCH_IN_PDE_CACHE_MASK 0x00000020L
6618#define VM_L2_CACHE_PARITY_CNTL__FORCE_CACHE_BANK_MASK 0x000001C0L
6619#define VM_L2_CACHE_PARITY_CNTL__FORCE_CACHE_NUMBER_MASK 0x00000E00L
6620#define VM_L2_CACHE_PARITY_CNTL__FORCE_CACHE_ASSOC_MASK 0x0000F000L
6621//VM_L2_CGTT_CLK_CTRL
6622#define VM_L2_CGTT_CLK_CTRL__ON_DELAY__SHIFT 0x0
6623#define VM_L2_CGTT_CLK_CTRL__OFF_HYSTERESIS__SHIFT 0x4
6624#define VM_L2_CGTT_CLK_CTRL__MGLS_OVERRIDE__SHIFT 0xf
6625#define VM_L2_CGTT_CLK_CTRL__SOFT_STALL_OVERRIDE__SHIFT 0x10
6626#define VM_L2_CGTT_CLK_CTRL__SOFT_OVERRIDE__SHIFT 0x18
6627#define VM_L2_CGTT_CLK_CTRL__ON_DELAY_MASK 0x0000000FL
6628#define VM_L2_CGTT_CLK_CTRL__OFF_HYSTERESIS_MASK 0x00000FF0L
6629#define VM_L2_CGTT_CLK_CTRL__MGLS_OVERRIDE_MASK 0x00008000L
6630#define VM_L2_CGTT_CLK_CTRL__SOFT_STALL_OVERRIDE_MASK 0x00FF0000L
6631#define VM_L2_CGTT_CLK_CTRL__SOFT_OVERRIDE_MASK 0xFF000000L
6632
6633
6634// addressBlock: gc_utcl2_vml2vcdec
6635//VM_CONTEXT0_CNTL
6636#define VM_CONTEXT0_CNTL__ENABLE_CONTEXT__SHIFT 0x0
6637#define VM_CONTEXT0_CNTL__PAGE_TABLE_DEPTH__SHIFT 0x1
6638#define VM_CONTEXT0_CNTL__PAGE_TABLE_BLOCK_SIZE__SHIFT 0x3
6639#define VM_CONTEXT0_CNTL__RETRY_PERMISSION_OR_INVALID_PAGE_FAULT__SHIFT 0x7
6640#define VM_CONTEXT0_CNTL__RETRY_OTHER_FAULT__SHIFT 0x8
6641#define VM_CONTEXT0_CNTL__RANGE_PROTECTION_FAULT_ENABLE_INTERRUPT__SHIFT 0x9
6642#define VM_CONTEXT0_CNTL__RANGE_PROTECTION_FAULT_ENABLE_DEFAULT__SHIFT 0xa
6643#define VM_CONTEXT0_CNTL__DUMMY_PAGE_PROTECTION_FAULT_ENABLE_INTERRUPT__SHIFT 0xb
6644#define VM_CONTEXT0_CNTL__DUMMY_PAGE_PROTECTION_FAULT_ENABLE_DEFAULT__SHIFT 0xc
6645#define VM_CONTEXT0_CNTL__PDE0_PROTECTION_FAULT_ENABLE_INTERRUPT__SHIFT 0xd
6646#define VM_CONTEXT0_CNTL__PDE0_PROTECTION_FAULT_ENABLE_DEFAULT__SHIFT 0xe
6647#define VM_CONTEXT0_CNTL__VALID_PROTECTION_FAULT_ENABLE_INTERRUPT__SHIFT 0xf
6648#define VM_CONTEXT0_CNTL__VALID_PROTECTION_FAULT_ENABLE_DEFAULT__SHIFT 0x10
6649#define VM_CONTEXT0_CNTL__READ_PROTECTION_FAULT_ENABLE_INTERRUPT__SHIFT 0x11
6650#define VM_CONTEXT0_CNTL__READ_PROTECTION_FAULT_ENABLE_DEFAULT__SHIFT 0x12
6651#define VM_CONTEXT0_CNTL__WRITE_PROTECTION_FAULT_ENABLE_INTERRUPT__SHIFT 0x13
6652#define VM_CONTEXT0_CNTL__WRITE_PROTECTION_FAULT_ENABLE_DEFAULT__SHIFT 0x14
6653#define VM_CONTEXT0_CNTL__EXECUTE_PROTECTION_FAULT_ENABLE_INTERRUPT__SHIFT 0x15
6654#define VM_CONTEXT0_CNTL__EXECUTE_PROTECTION_FAULT_ENABLE_DEFAULT__SHIFT 0x16
6655#define VM_CONTEXT0_CNTL__ENABLE_CONTEXT_MASK 0x00000001L
6656#define VM_CONTEXT0_CNTL__PAGE_TABLE_DEPTH_MASK 0x00000006L
6657#define VM_CONTEXT0_CNTL__PAGE_TABLE_BLOCK_SIZE_MASK 0x00000078L
6658#define VM_CONTEXT0_CNTL__RETRY_PERMISSION_OR_INVALID_PAGE_FAULT_MASK 0x00000080L
6659#define VM_CONTEXT0_CNTL__RETRY_OTHER_FAULT_MASK 0x00000100L
6660#define VM_CONTEXT0_CNTL__RANGE_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK 0x00000200L
6661#define VM_CONTEXT0_CNTL__RANGE_PROTECTION_FAULT_ENABLE_DEFAULT_MASK 0x00000400L
6662#define VM_CONTEXT0_CNTL__DUMMY_PAGE_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK 0x00000800L
6663#define VM_CONTEXT0_CNTL__DUMMY_PAGE_PROTECTION_FAULT_ENABLE_DEFAULT_MASK 0x00001000L
6664#define VM_CONTEXT0_CNTL__PDE0_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK 0x00002000L
6665#define VM_CONTEXT0_CNTL__PDE0_PROTECTION_FAULT_ENABLE_DEFAULT_MASK 0x00004000L
6666#define VM_CONTEXT0_CNTL__VALID_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK 0x00008000L
6667#define VM_CONTEXT0_CNTL__VALID_PROTECTION_FAULT_ENABLE_DEFAULT_MASK 0x00010000L
6668#define VM_CONTEXT0_CNTL__READ_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK 0x00020000L
6669#define VM_CONTEXT0_CNTL__READ_PROTECTION_FAULT_ENABLE_DEFAULT_MASK 0x00040000L
6670#define VM_CONTEXT0_CNTL__WRITE_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK 0x00080000L
6671#define VM_CONTEXT0_CNTL__WRITE_PROTECTION_FAULT_ENABLE_DEFAULT_MASK 0x00100000L
6672#define VM_CONTEXT0_CNTL__EXECUTE_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK 0x00200000L
6673#define VM_CONTEXT0_CNTL__EXECUTE_PROTECTION_FAULT_ENABLE_DEFAULT_MASK 0x00400000L
6674//VM_CONTEXT1_CNTL
6675#define VM_CONTEXT1_CNTL__ENABLE_CONTEXT__SHIFT 0x0
6676#define VM_CONTEXT1_CNTL__PAGE_TABLE_DEPTH__SHIFT 0x1
6677#define VM_CONTEXT1_CNTL__PAGE_TABLE_BLOCK_SIZE__SHIFT 0x3
6678#define VM_CONTEXT1_CNTL__RETRY_PERMISSION_OR_INVALID_PAGE_FAULT__SHIFT 0x7
6679#define VM_CONTEXT1_CNTL__RETRY_OTHER_FAULT__SHIFT 0x8
6680#define VM_CONTEXT1_CNTL__RANGE_PROTECTION_FAULT_ENABLE_INTERRUPT__SHIFT 0x9
6681#define VM_CONTEXT1_CNTL__RANGE_PROTECTION_FAULT_ENABLE_DEFAULT__SHIFT 0xa
6682#define VM_CONTEXT1_CNTL__DUMMY_PAGE_PROTECTION_FAULT_ENABLE_INTERRUPT__SHIFT 0xb
6683#define VM_CONTEXT1_CNTL__DUMMY_PAGE_PROTECTION_FAULT_ENABLE_DEFAULT__SHIFT 0xc
6684#define VM_CONTEXT1_CNTL__PDE0_PROTECTION_FAULT_ENABLE_INTERRUPT__SHIFT 0xd
6685#define VM_CONTEXT1_CNTL__PDE0_PROTECTION_FAULT_ENABLE_DEFAULT__SHIFT 0xe
6686#define VM_CONTEXT1_CNTL__VALID_PROTECTION_FAULT_ENABLE_INTERRUPT__SHIFT 0xf
6687#define VM_CONTEXT1_CNTL__VALID_PROTECTION_FAULT_ENABLE_DEFAULT__SHIFT 0x10
6688#define VM_CONTEXT1_CNTL__READ_PROTECTION_FAULT_ENABLE_INTERRUPT__SHIFT 0x11
6689#define VM_CONTEXT1_CNTL__READ_PROTECTION_FAULT_ENABLE_DEFAULT__SHIFT 0x12
6690#define VM_CONTEXT1_CNTL__WRITE_PROTECTION_FAULT_ENABLE_INTERRUPT__SHIFT 0x13
6691#define VM_CONTEXT1_CNTL__WRITE_PROTECTION_FAULT_ENABLE_DEFAULT__SHIFT 0x14
6692#define VM_CONTEXT1_CNTL__EXECUTE_PROTECTION_FAULT_ENABLE_INTERRUPT__SHIFT 0x15
6693#define VM_CONTEXT1_CNTL__EXECUTE_PROTECTION_FAULT_ENABLE_DEFAULT__SHIFT 0x16
6694#define VM_CONTEXT1_CNTL__ENABLE_CONTEXT_MASK 0x00000001L
6695#define VM_CONTEXT1_CNTL__PAGE_TABLE_DEPTH_MASK 0x00000006L
6696#define VM_CONTEXT1_CNTL__PAGE_TABLE_BLOCK_SIZE_MASK 0x00000078L
6697#define VM_CONTEXT1_CNTL__RETRY_PERMISSION_OR_INVALID_PAGE_FAULT_MASK 0x00000080L
6698#define VM_CONTEXT1_CNTL__RETRY_OTHER_FAULT_MASK 0x00000100L
6699#define VM_CONTEXT1_CNTL__RANGE_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK 0x00000200L
6700#define VM_CONTEXT1_CNTL__RANGE_PROTECTION_FAULT_ENABLE_DEFAULT_MASK 0x00000400L
6701#define VM_CONTEXT1_CNTL__DUMMY_PAGE_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK 0x00000800L
6702#define VM_CONTEXT1_CNTL__DUMMY_PAGE_PROTECTION_FAULT_ENABLE_DEFAULT_MASK 0x00001000L
6703#define VM_CONTEXT1_CNTL__PDE0_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK 0x00002000L
6704#define VM_CONTEXT1_CNTL__PDE0_PROTECTION_FAULT_ENABLE_DEFAULT_MASK 0x00004000L
6705#define VM_CONTEXT1_CNTL__VALID_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK 0x00008000L
6706#define VM_CONTEXT1_CNTL__VALID_PROTECTION_FAULT_ENABLE_DEFAULT_MASK 0x00010000L
6707#define VM_CONTEXT1_CNTL__READ_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK 0x00020000L
6708#define VM_CONTEXT1_CNTL__READ_PROTECTION_FAULT_ENABLE_DEFAULT_MASK 0x00040000L
6709#define VM_CONTEXT1_CNTL__WRITE_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK 0x00080000L
6710#define VM_CONTEXT1_CNTL__WRITE_PROTECTION_FAULT_ENABLE_DEFAULT_MASK 0x00100000L
6711#define VM_CONTEXT1_CNTL__EXECUTE_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK 0x00200000L
6712#define VM_CONTEXT1_CNTL__EXECUTE_PROTECTION_FAULT_ENABLE_DEFAULT_MASK 0x00400000L
6713//VM_CONTEXT2_CNTL
6714#define VM_CONTEXT2_CNTL__ENABLE_CONTEXT__SHIFT 0x0
6715#define VM_CONTEXT2_CNTL__PAGE_TABLE_DEPTH__SHIFT 0x1
6716#define VM_CONTEXT2_CNTL__PAGE_TABLE_BLOCK_SIZE__SHIFT 0x3
6717#define VM_CONTEXT2_CNTL__RETRY_PERMISSION_OR_INVALID_PAGE_FAULT__SHIFT 0x7
6718#define VM_CONTEXT2_CNTL__RETRY_OTHER_FAULT__SHIFT 0x8
6719#define VM_CONTEXT2_CNTL__RANGE_PROTECTION_FAULT_ENABLE_INTERRUPT__SHIFT 0x9
6720#define VM_CONTEXT2_CNTL__RANGE_PROTECTION_FAULT_ENABLE_DEFAULT__SHIFT 0xa
6721#define VM_CONTEXT2_CNTL__DUMMY_PAGE_PROTECTION_FAULT_ENABLE_INTERRUPT__SHIFT 0xb
6722#define VM_CONTEXT2_CNTL__DUMMY_PAGE_PROTECTION_FAULT_ENABLE_DEFAULT__SHIFT 0xc
6723#define VM_CONTEXT2_CNTL__PDE0_PROTECTION_FAULT_ENABLE_INTERRUPT__SHIFT 0xd
6724#define VM_CONTEXT2_CNTL__PDE0_PROTECTION_FAULT_ENABLE_DEFAULT__SHIFT 0xe
6725#define VM_CONTEXT2_CNTL__VALID_PROTECTION_FAULT_ENABLE_INTERRUPT__SHIFT 0xf
6726#define VM_CONTEXT2_CNTL__VALID_PROTECTION_FAULT_ENABLE_DEFAULT__SHIFT 0x10
6727#define VM_CONTEXT2_CNTL__READ_PROTECTION_FAULT_ENABLE_INTERRUPT__SHIFT 0x11
6728#define VM_CONTEXT2_CNTL__READ_PROTECTION_FAULT_ENABLE_DEFAULT__SHIFT 0x12
6729#define VM_CONTEXT2_CNTL__WRITE_PROTECTION_FAULT_ENABLE_INTERRUPT__SHIFT 0x13
6730#define VM_CONTEXT2_CNTL__WRITE_PROTECTION_FAULT_ENABLE_DEFAULT__SHIFT 0x14
6731#define VM_CONTEXT2_CNTL__EXECUTE_PROTECTION_FAULT_ENABLE_INTERRUPT__SHIFT 0x15
6732#define VM_CONTEXT2_CNTL__EXECUTE_PROTECTION_FAULT_ENABLE_DEFAULT__SHIFT 0x16
6733#define VM_CONTEXT2_CNTL__ENABLE_CONTEXT_MASK 0x00000001L
6734#define VM_CONTEXT2_CNTL__PAGE_TABLE_DEPTH_MASK 0x00000006L
6735#define VM_CONTEXT2_CNTL__PAGE_TABLE_BLOCK_SIZE_MASK 0x00000078L
6736#define VM_CONTEXT2_CNTL__RETRY_PERMISSION_OR_INVALID_PAGE_FAULT_MASK 0x00000080L
6737#define VM_CONTEXT2_CNTL__RETRY_OTHER_FAULT_MASK 0x00000100L
6738#define VM_CONTEXT2_CNTL__RANGE_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK 0x00000200L
6739#define VM_CONTEXT2_CNTL__RANGE_PROTECTION_FAULT_ENABLE_DEFAULT_MASK 0x00000400L
6740#define VM_CONTEXT2_CNTL__DUMMY_PAGE_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK 0x00000800L
6741#define VM_CONTEXT2_CNTL__DUMMY_PAGE_PROTECTION_FAULT_ENABLE_DEFAULT_MASK 0x00001000L
6742#define VM_CONTEXT2_CNTL__PDE0_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK 0x00002000L
6743#define VM_CONTEXT2_CNTL__PDE0_PROTECTION_FAULT_ENABLE_DEFAULT_MASK 0x00004000L
6744#define VM_CONTEXT2_CNTL__VALID_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK 0x00008000L
6745#define VM_CONTEXT2_CNTL__VALID_PROTECTION_FAULT_ENABLE_DEFAULT_MASK 0x00010000L
6746#define VM_CONTEXT2_CNTL__READ_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK 0x00020000L
6747#define VM_CONTEXT2_CNTL__READ_PROTECTION_FAULT_ENABLE_DEFAULT_MASK 0x00040000L
6748#define VM_CONTEXT2_CNTL__WRITE_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK 0x00080000L
6749#define VM_CONTEXT2_CNTL__WRITE_PROTECTION_FAULT_ENABLE_DEFAULT_MASK 0x00100000L
6750#define VM_CONTEXT2_CNTL__EXECUTE_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK 0x00200000L
6751#define VM_CONTEXT2_CNTL__EXECUTE_PROTECTION_FAULT_ENABLE_DEFAULT_MASK 0x00400000L
6752//VM_CONTEXT3_CNTL
6753#define VM_CONTEXT3_CNTL__ENABLE_CONTEXT__SHIFT 0x0
6754#define VM_CONTEXT3_CNTL__PAGE_TABLE_DEPTH__SHIFT 0x1
6755#define VM_CONTEXT3_CNTL__PAGE_TABLE_BLOCK_SIZE__SHIFT 0x3
6756#define VM_CONTEXT3_CNTL__RETRY_PERMISSION_OR_INVALID_PAGE_FAULT__SHIFT 0x7
6757#define VM_CONTEXT3_CNTL__RETRY_OTHER_FAULT__SHIFT 0x8
6758#define VM_CONTEXT3_CNTL__RANGE_PROTECTION_FAULT_ENABLE_INTERRUPT__SHIFT 0x9
6759#define VM_CONTEXT3_CNTL__RANGE_PROTECTION_FAULT_ENABLE_DEFAULT__SHIFT 0xa
6760#define VM_CONTEXT3_CNTL__DUMMY_PAGE_PROTECTION_FAULT_ENABLE_INTERRUPT__SHIFT 0xb
6761#define VM_CONTEXT3_CNTL__DUMMY_PAGE_PROTECTION_FAULT_ENABLE_DEFAULT__SHIFT 0xc
6762#define VM_CONTEXT3_CNTL__PDE0_PROTECTION_FAULT_ENABLE_INTERRUPT__SHIFT 0xd
6763#define VM_CONTEXT3_CNTL__PDE0_PROTECTION_FAULT_ENABLE_DEFAULT__SHIFT 0xe
6764#define VM_CONTEXT3_CNTL__VALID_PROTECTION_FAULT_ENABLE_INTERRUPT__SHIFT 0xf
6765#define VM_CONTEXT3_CNTL__VALID_PROTECTION_FAULT_ENABLE_DEFAULT__SHIFT 0x10
6766#define VM_CONTEXT3_CNTL__READ_PROTECTION_FAULT_ENABLE_INTERRUPT__SHIFT 0x11
6767#define VM_CONTEXT3_CNTL__READ_PROTECTION_FAULT_ENABLE_DEFAULT__SHIFT 0x12
6768#define VM_CONTEXT3_CNTL__WRITE_PROTECTION_FAULT_ENABLE_INTERRUPT__SHIFT 0x13
6769#define VM_CONTEXT3_CNTL__WRITE_PROTECTION_FAULT_ENABLE_DEFAULT__SHIFT 0x14
6770#define VM_CONTEXT3_CNTL__EXECUTE_PROTECTION_FAULT_ENABLE_INTERRUPT__SHIFT 0x15
6771#define VM_CONTEXT3_CNTL__EXECUTE_PROTECTION_FAULT_ENABLE_DEFAULT__SHIFT 0x16
6772#define VM_CONTEXT3_CNTL__ENABLE_CONTEXT_MASK 0x00000001L
6773#define VM_CONTEXT3_CNTL__PAGE_TABLE_DEPTH_MASK 0x00000006L
6774#define VM_CONTEXT3_CNTL__PAGE_TABLE_BLOCK_SIZE_MASK 0x00000078L
6775#define VM_CONTEXT3_CNTL__RETRY_PERMISSION_OR_INVALID_PAGE_FAULT_MASK 0x00000080L
6776#define VM_CONTEXT3_CNTL__RETRY_OTHER_FAULT_MASK 0x00000100L
6777#define VM_CONTEXT3_CNTL__RANGE_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK 0x00000200L
6778#define VM_CONTEXT3_CNTL__RANGE_PROTECTION_FAULT_ENABLE_DEFAULT_MASK 0x00000400L
6779#define VM_CONTEXT3_CNTL__DUMMY_PAGE_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK 0x00000800L
6780#define VM_CONTEXT3_CNTL__DUMMY_PAGE_PROTECTION_FAULT_ENABLE_DEFAULT_MASK 0x00001000L
6781#define VM_CONTEXT3_CNTL__PDE0_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK 0x00002000L
6782#define VM_CONTEXT3_CNTL__PDE0_PROTECTION_FAULT_ENABLE_DEFAULT_MASK 0x00004000L
6783#define VM_CONTEXT3_CNTL__VALID_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK 0x00008000L
6784#define VM_CONTEXT3_CNTL__VALID_PROTECTION_FAULT_ENABLE_DEFAULT_MASK 0x00010000L
6785#define VM_CONTEXT3_CNTL__READ_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK 0x00020000L
6786#define VM_CONTEXT3_CNTL__READ_PROTECTION_FAULT_ENABLE_DEFAULT_MASK 0x00040000L
6787#define VM_CONTEXT3_CNTL__WRITE_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK 0x00080000L
6788#define VM_CONTEXT3_CNTL__WRITE_PROTECTION_FAULT_ENABLE_DEFAULT_MASK 0x00100000L
6789#define VM_CONTEXT3_CNTL__EXECUTE_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK 0x00200000L
6790#define VM_CONTEXT3_CNTL__EXECUTE_PROTECTION_FAULT_ENABLE_DEFAULT_MASK 0x00400000L
6791//VM_CONTEXT4_CNTL
6792#define VM_CONTEXT4_CNTL__ENABLE_CONTEXT__SHIFT 0x0
6793#define VM_CONTEXT4_CNTL__PAGE_TABLE_DEPTH__SHIFT 0x1
6794#define VM_CONTEXT4_CNTL__PAGE_TABLE_BLOCK_SIZE__SHIFT 0x3
6795#define VM_CONTEXT4_CNTL__RETRY_PERMISSION_OR_INVALID_PAGE_FAULT__SHIFT 0x7
6796#define VM_CONTEXT4_CNTL__RETRY_OTHER_FAULT__SHIFT 0x8
6797#define VM_CONTEXT4_CNTL__RANGE_PROTECTION_FAULT_ENABLE_INTERRUPT__SHIFT 0x9
6798#define VM_CONTEXT4_CNTL__RANGE_PROTECTION_FAULT_ENABLE_DEFAULT__SHIFT 0xa
6799#define VM_CONTEXT4_CNTL__DUMMY_PAGE_PROTECTION_FAULT_ENABLE_INTERRUPT__SHIFT 0xb
6800#define VM_CONTEXT4_CNTL__DUMMY_PAGE_PROTECTION_FAULT_ENABLE_DEFAULT__SHIFT 0xc
6801#define VM_CONTEXT4_CNTL__PDE0_PROTECTION_FAULT_ENABLE_INTERRUPT__SHIFT 0xd
6802#define VM_CONTEXT4_CNTL__PDE0_PROTECTION_FAULT_ENABLE_DEFAULT__SHIFT 0xe
6803#define VM_CONTEXT4_CNTL__VALID_PROTECTION_FAULT_ENABLE_INTERRUPT__SHIFT 0xf
6804#define VM_CONTEXT4_CNTL__VALID_PROTECTION_FAULT_ENABLE_DEFAULT__SHIFT 0x10
6805#define VM_CONTEXT4_CNTL__READ_PROTECTION_FAULT_ENABLE_INTERRUPT__SHIFT 0x11
6806#define VM_CONTEXT4_CNTL__READ_PROTECTION_FAULT_ENABLE_DEFAULT__SHIFT 0x12
6807#define VM_CONTEXT4_CNTL__WRITE_PROTECTION_FAULT_ENABLE_INTERRUPT__SHIFT 0x13
6808#define VM_CONTEXT4_CNTL__WRITE_PROTECTION_FAULT_ENABLE_DEFAULT__SHIFT 0x14
6809#define VM_CONTEXT4_CNTL__EXECUTE_PROTECTION_FAULT_ENABLE_INTERRUPT__SHIFT 0x15
6810#define VM_CONTEXT4_CNTL__EXECUTE_PROTECTION_FAULT_ENABLE_DEFAULT__SHIFT 0x16
6811#define VM_CONTEXT4_CNTL__ENABLE_CONTEXT_MASK 0x00000001L
6812#define VM_CONTEXT4_CNTL__PAGE_TABLE_DEPTH_MASK 0x00000006L
6813#define VM_CONTEXT4_CNTL__PAGE_TABLE_BLOCK_SIZE_MASK 0x00000078L
6814#define VM_CONTEXT4_CNTL__RETRY_PERMISSION_OR_INVALID_PAGE_FAULT_MASK 0x00000080L
6815#define VM_CONTEXT4_CNTL__RETRY_OTHER_FAULT_MASK 0x00000100L
6816#define VM_CONTEXT4_CNTL__RANGE_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK 0x00000200L
6817#define VM_CONTEXT4_CNTL__RANGE_PROTECTION_FAULT_ENABLE_DEFAULT_MASK 0x00000400L
6818#define VM_CONTEXT4_CNTL__DUMMY_PAGE_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK 0x00000800L
6819#define VM_CONTEXT4_CNTL__DUMMY_PAGE_PROTECTION_FAULT_ENABLE_DEFAULT_MASK 0x00001000L
6820#define VM_CONTEXT4_CNTL__PDE0_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK 0x00002000L
6821#define VM_CONTEXT4_CNTL__PDE0_PROTECTION_FAULT_ENABLE_DEFAULT_MASK 0x00004000L
6822#define VM_CONTEXT4_CNTL__VALID_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK 0x00008000L
6823#define VM_CONTEXT4_CNTL__VALID_PROTECTION_FAULT_ENABLE_DEFAULT_MASK 0x00010000L
6824#define VM_CONTEXT4_CNTL__READ_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK 0x00020000L
6825#define VM_CONTEXT4_CNTL__READ_PROTECTION_FAULT_ENABLE_DEFAULT_MASK 0x00040000L
6826#define VM_CONTEXT4_CNTL__WRITE_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK 0x00080000L
6827#define VM_CONTEXT4_CNTL__WRITE_PROTECTION_FAULT_ENABLE_DEFAULT_MASK 0x00100000L
6828#define VM_CONTEXT4_CNTL__EXECUTE_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK 0x00200000L
6829#define VM_CONTEXT4_CNTL__EXECUTE_PROTECTION_FAULT_ENABLE_DEFAULT_MASK 0x00400000L
6830//VM_CONTEXT5_CNTL
6831#define VM_CONTEXT5_CNTL__ENABLE_CONTEXT__SHIFT 0x0
6832#define VM_CONTEXT5_CNTL__PAGE_TABLE_DEPTH__SHIFT 0x1
6833#define VM_CONTEXT5_CNTL__PAGE_TABLE_BLOCK_SIZE__SHIFT 0x3
6834#define VM_CONTEXT5_CNTL__RETRY_PERMISSION_OR_INVALID_PAGE_FAULT__SHIFT 0x7
6835#define VM_CONTEXT5_CNTL__RETRY_OTHER_FAULT__SHIFT 0x8
6836#define VM_CONTEXT5_CNTL__RANGE_PROTECTION_FAULT_ENABLE_INTERRUPT__SHIFT 0x9
6837#define VM_CONTEXT5_CNTL__RANGE_PROTECTION_FAULT_ENABLE_DEFAULT__SHIFT 0xa
6838#define VM_CONTEXT5_CNTL__DUMMY_PAGE_PROTECTION_FAULT_ENABLE_INTERRUPT__SHIFT 0xb
6839#define VM_CONTEXT5_CNTL__DUMMY_PAGE_PROTECTION_FAULT_ENABLE_DEFAULT__SHIFT 0xc
6840#define VM_CONTEXT5_CNTL__PDE0_PROTECTION_FAULT_ENABLE_INTERRUPT__SHIFT 0xd
6841#define VM_CONTEXT5_CNTL__PDE0_PROTECTION_FAULT_ENABLE_DEFAULT__SHIFT 0xe
6842#define VM_CONTEXT5_CNTL__VALID_PROTECTION_FAULT_ENABLE_INTERRUPT__SHIFT 0xf
6843#define VM_CONTEXT5_CNTL__VALID_PROTECTION_FAULT_ENABLE_DEFAULT__SHIFT 0x10
6844#define VM_CONTEXT5_CNTL__READ_PROTECTION_FAULT_ENABLE_INTERRUPT__SHIFT 0x11
6845#define VM_CONTEXT5_CNTL__READ_PROTECTION_FAULT_ENABLE_DEFAULT__SHIFT 0x12
6846#define VM_CONTEXT5_CNTL__WRITE_PROTECTION_FAULT_ENABLE_INTERRUPT__SHIFT 0x13
6847#define VM_CONTEXT5_CNTL__WRITE_PROTECTION_FAULT_ENABLE_DEFAULT__SHIFT 0x14
6848#define VM_CONTEXT5_CNTL__EXECUTE_PROTECTION_FAULT_ENABLE_INTERRUPT__SHIFT 0x15
6849#define VM_CONTEXT5_CNTL__EXECUTE_PROTECTION_FAULT_ENABLE_DEFAULT__SHIFT 0x16
6850#define VM_CONTEXT5_CNTL__ENABLE_CONTEXT_MASK 0x00000001L
6851#define VM_CONTEXT5_CNTL__PAGE_TABLE_DEPTH_MASK 0x00000006L
6852#define VM_CONTEXT5_CNTL__PAGE_TABLE_BLOCK_SIZE_MASK 0x00000078L
6853#define VM_CONTEXT5_CNTL__RETRY_PERMISSION_OR_INVALID_PAGE_FAULT_MASK 0x00000080L
6854#define VM_CONTEXT5_CNTL__RETRY_OTHER_FAULT_MASK 0x00000100L
6855#define VM_CONTEXT5_CNTL__RANGE_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK 0x00000200L
6856#define VM_CONTEXT5_CNTL__RANGE_PROTECTION_FAULT_ENABLE_DEFAULT_MASK 0x00000400L
6857#define VM_CONTEXT5_CNTL__DUMMY_PAGE_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK 0x00000800L
6858#define VM_CONTEXT5_CNTL__DUMMY_PAGE_PROTECTION_FAULT_ENABLE_DEFAULT_MASK 0x00001000L
6859#define VM_CONTEXT5_CNTL__PDE0_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK 0x00002000L
6860#define VM_CONTEXT5_CNTL__PDE0_PROTECTION_FAULT_ENABLE_DEFAULT_MASK 0x00004000L
6861#define VM_CONTEXT5_CNTL__VALID_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK 0x00008000L
6862#define VM_CONTEXT5_CNTL__VALID_PROTECTION_FAULT_ENABLE_DEFAULT_MASK 0x00010000L
6863#define VM_CONTEXT5_CNTL__READ_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK 0x00020000L
6864#define VM_CONTEXT5_CNTL__READ_PROTECTION_FAULT_ENABLE_DEFAULT_MASK 0x00040000L
6865#define VM_CONTEXT5_CNTL__WRITE_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK 0x00080000L
6866#define VM_CONTEXT5_CNTL__WRITE_PROTECTION_FAULT_ENABLE_DEFAULT_MASK 0x00100000L
6867#define VM_CONTEXT5_CNTL__EXECUTE_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK 0x00200000L
6868#define VM_CONTEXT5_CNTL__EXECUTE_PROTECTION_FAULT_ENABLE_DEFAULT_MASK 0x00400000L
6869//VM_CONTEXT6_CNTL
6870#define VM_CONTEXT6_CNTL__ENABLE_CONTEXT__SHIFT 0x0
6871#define VM_CONTEXT6_CNTL__PAGE_TABLE_DEPTH__SHIFT 0x1
6872#define VM_CONTEXT6_CNTL__PAGE_TABLE_BLOCK_SIZE__SHIFT 0x3
6873#define VM_CONTEXT6_CNTL__RETRY_PERMISSION_OR_INVALID_PAGE_FAULT__SHIFT 0x7
6874#define VM_CONTEXT6_CNTL__RETRY_OTHER_FAULT__SHIFT 0x8
6875#define VM_CONTEXT6_CNTL__RANGE_PROTECTION_FAULT_ENABLE_INTERRUPT__SHIFT 0x9
6876#define VM_CONTEXT6_CNTL__RANGE_PROTECTION_FAULT_ENABLE_DEFAULT__SHIFT 0xa
6877#define VM_CONTEXT6_CNTL__DUMMY_PAGE_PROTECTION_FAULT_ENABLE_INTERRUPT__SHIFT 0xb
6878#define VM_CONTEXT6_CNTL__DUMMY_PAGE_PROTECTION_FAULT_ENABLE_DEFAULT__SHIFT 0xc
6879#define VM_CONTEXT6_CNTL__PDE0_PROTECTION_FAULT_ENABLE_INTERRUPT__SHIFT 0xd
6880#define VM_CONTEXT6_CNTL__PDE0_PROTECTION_FAULT_ENABLE_DEFAULT__SHIFT 0xe
6881#define VM_CONTEXT6_CNTL__VALID_PROTECTION_FAULT_ENABLE_INTERRUPT__SHIFT 0xf
6882#define VM_CONTEXT6_CNTL__VALID_PROTECTION_FAULT_ENABLE_DEFAULT__SHIFT 0x10
6883#define VM_CONTEXT6_CNTL__READ_PROTECTION_FAULT_ENABLE_INTERRUPT__SHIFT 0x11
6884#define VM_CONTEXT6_CNTL__READ_PROTECTION_FAULT_ENABLE_DEFAULT__SHIFT 0x12
6885#define VM_CONTEXT6_CNTL__WRITE_PROTECTION_FAULT_ENABLE_INTERRUPT__SHIFT 0x13
6886#define VM_CONTEXT6_CNTL__WRITE_PROTECTION_FAULT_ENABLE_DEFAULT__SHIFT 0x14
6887#define VM_CONTEXT6_CNTL__EXECUTE_PROTECTION_FAULT_ENABLE_INTERRUPT__SHIFT 0x15
6888#define VM_CONTEXT6_CNTL__EXECUTE_PROTECTION_FAULT_ENABLE_DEFAULT__SHIFT 0x16
6889#define VM_CONTEXT6_CNTL__ENABLE_CONTEXT_MASK 0x00000001L
6890#define VM_CONTEXT6_CNTL__PAGE_TABLE_DEPTH_MASK 0x00000006L
6891#define VM_CONTEXT6_CNTL__PAGE_TABLE_BLOCK_SIZE_MASK 0x00000078L
6892#define VM_CONTEXT6_CNTL__RETRY_PERMISSION_OR_INVALID_PAGE_FAULT_MASK 0x00000080L
6893#define VM_CONTEXT6_CNTL__RETRY_OTHER_FAULT_MASK 0x00000100L
6894#define VM_CONTEXT6_CNTL__RANGE_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK 0x00000200L
6895#define VM_CONTEXT6_CNTL__RANGE_PROTECTION_FAULT_ENABLE_DEFAULT_MASK 0x00000400L
6896#define VM_CONTEXT6_CNTL__DUMMY_PAGE_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK 0x00000800L
6897#define VM_CONTEXT6_CNTL__DUMMY_PAGE_PROTECTION_FAULT_ENABLE_DEFAULT_MASK 0x00001000L
6898#define VM_CONTEXT6_CNTL__PDE0_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK 0x00002000L
6899#define VM_CONTEXT6_CNTL__PDE0_PROTECTION_FAULT_ENABLE_DEFAULT_MASK 0x00004000L
6900#define VM_CONTEXT6_CNTL__VALID_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK 0x00008000L
6901#define VM_CONTEXT6_CNTL__VALID_PROTECTION_FAULT_ENABLE_DEFAULT_MASK 0x00010000L
6902#define VM_CONTEXT6_CNTL__READ_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK 0x00020000L
6903#define VM_CONTEXT6_CNTL__READ_PROTECTION_FAULT_ENABLE_DEFAULT_MASK 0x00040000L
6904#define VM_CONTEXT6_CNTL__WRITE_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK 0x00080000L
6905#define VM_CONTEXT6_CNTL__WRITE_PROTECTION_FAULT_ENABLE_DEFAULT_MASK 0x00100000L
6906#define VM_CONTEXT6_CNTL__EXECUTE_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK 0x00200000L
6907#define VM_CONTEXT6_CNTL__EXECUTE_PROTECTION_FAULT_ENABLE_DEFAULT_MASK 0x00400000L
6908//VM_CONTEXT7_CNTL
6909#define VM_CONTEXT7_CNTL__ENABLE_CONTEXT__SHIFT 0x0
6910#define VM_CONTEXT7_CNTL__PAGE_TABLE_DEPTH__SHIFT 0x1
6911#define VM_CONTEXT7_CNTL__PAGE_TABLE_BLOCK_SIZE__SHIFT 0x3
6912#define VM_CONTEXT7_CNTL__RETRY_PERMISSION_OR_INVALID_PAGE_FAULT__SHIFT 0x7
6913#define VM_CONTEXT7_CNTL__RETRY_OTHER_FAULT__SHIFT 0x8
6914#define VM_CONTEXT7_CNTL__RANGE_PROTECTION_FAULT_ENABLE_INTERRUPT__SHIFT 0x9
6915#define VM_CONTEXT7_CNTL__RANGE_PROTECTION_FAULT_ENABLE_DEFAULT__SHIFT 0xa
6916#define VM_CONTEXT7_CNTL__DUMMY_PAGE_PROTECTION_FAULT_ENABLE_INTERRUPT__SHIFT 0xb
6917#define VM_CONTEXT7_CNTL__DUMMY_PAGE_PROTECTION_FAULT_ENABLE_DEFAULT__SHIFT 0xc
6918#define VM_CONTEXT7_CNTL__PDE0_PROTECTION_FAULT_ENABLE_INTERRUPT__SHIFT 0xd
6919#define VM_CONTEXT7_CNTL__PDE0_PROTECTION_FAULT_ENABLE_DEFAULT__SHIFT 0xe
6920#define VM_CONTEXT7_CNTL__VALID_PROTECTION_FAULT_ENABLE_INTERRUPT__SHIFT 0xf
6921#define VM_CONTEXT7_CNTL__VALID_PROTECTION_FAULT_ENABLE_DEFAULT__SHIFT 0x10
6922#define VM_CONTEXT7_CNTL__READ_PROTECTION_FAULT_ENABLE_INTERRUPT__SHIFT 0x11
6923#define VM_CONTEXT7_CNTL__READ_PROTECTION_FAULT_ENABLE_DEFAULT__SHIFT 0x12
6924#define VM_CONTEXT7_CNTL__WRITE_PROTECTION_FAULT_ENABLE_INTERRUPT__SHIFT 0x13
6925#define VM_CONTEXT7_CNTL__WRITE_PROTECTION_FAULT_ENABLE_DEFAULT__SHIFT 0x14
6926#define VM_CONTEXT7_CNTL__EXECUTE_PROTECTION_FAULT_ENABLE_INTERRUPT__SHIFT 0x15
6927#define VM_CONTEXT7_CNTL__EXECUTE_PROTECTION_FAULT_ENABLE_DEFAULT__SHIFT 0x16
6928#define VM_CONTEXT7_CNTL__ENABLE_CONTEXT_MASK 0x00000001L
6929#define VM_CONTEXT7_CNTL__PAGE_TABLE_DEPTH_MASK 0x00000006L
6930#define VM_CONTEXT7_CNTL__PAGE_TABLE_BLOCK_SIZE_MASK 0x00000078L
6931#define VM_CONTEXT7_CNTL__RETRY_PERMISSION_OR_INVALID_PAGE_FAULT_MASK 0x00000080L
6932#define VM_CONTEXT7_CNTL__RETRY_OTHER_FAULT_MASK 0x00000100L
6933#define VM_CONTEXT7_CNTL__RANGE_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK 0x00000200L
6934#define VM_CONTEXT7_CNTL__RANGE_PROTECTION_FAULT_ENABLE_DEFAULT_MASK 0x00000400L
6935#define VM_CONTEXT7_CNTL__DUMMY_PAGE_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK 0x00000800L
6936#define VM_CONTEXT7_CNTL__DUMMY_PAGE_PROTECTION_FAULT_ENABLE_DEFAULT_MASK 0x00001000L
6937#define VM_CONTEXT7_CNTL__PDE0_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK 0x00002000L
6938#define VM_CONTEXT7_CNTL__PDE0_PROTECTION_FAULT_ENABLE_DEFAULT_MASK 0x00004000L
6939#define VM_CONTEXT7_CNTL__VALID_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK 0x00008000L
6940#define VM_CONTEXT7_CNTL__VALID_PROTECTION_FAULT_ENABLE_DEFAULT_MASK 0x00010000L
6941#define VM_CONTEXT7_CNTL__READ_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK 0x00020000L
6942#define VM_CONTEXT7_CNTL__READ_PROTECTION_FAULT_ENABLE_DEFAULT_MASK 0x00040000L
6943#define VM_CONTEXT7_CNTL__WRITE_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK 0x00080000L
6944#define VM_CONTEXT7_CNTL__WRITE_PROTECTION_FAULT_ENABLE_DEFAULT_MASK 0x00100000L
6945#define VM_CONTEXT7_CNTL__EXECUTE_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK 0x00200000L
6946#define VM_CONTEXT7_CNTL__EXECUTE_PROTECTION_FAULT_ENABLE_DEFAULT_MASK 0x00400000L
6947//VM_CONTEXT8_CNTL
6948#define VM_CONTEXT8_CNTL__ENABLE_CONTEXT__SHIFT 0x0
6949#define VM_CONTEXT8_CNTL__PAGE_TABLE_DEPTH__SHIFT 0x1
6950#define VM_CONTEXT8_CNTL__PAGE_TABLE_BLOCK_SIZE__SHIFT 0x3
6951#define VM_CONTEXT8_CNTL__RETRY_PERMISSION_OR_INVALID_PAGE_FAULT__SHIFT 0x7
6952#define VM_CONTEXT8_CNTL__RETRY_OTHER_FAULT__SHIFT 0x8
6953#define VM_CONTEXT8_CNTL__RANGE_PROTECTION_FAULT_ENABLE_INTERRUPT__SHIFT 0x9
6954#define VM_CONTEXT8_CNTL__RANGE_PROTECTION_FAULT_ENABLE_DEFAULT__SHIFT 0xa
6955#define VM_CONTEXT8_CNTL__DUMMY_PAGE_PROTECTION_FAULT_ENABLE_INTERRUPT__SHIFT 0xb
6956#define VM_CONTEXT8_CNTL__DUMMY_PAGE_PROTECTION_FAULT_ENABLE_DEFAULT__SHIFT 0xc
6957#define VM_CONTEXT8_CNTL__PDE0_PROTECTION_FAULT_ENABLE_INTERRUPT__SHIFT 0xd
6958#define VM_CONTEXT8_CNTL__PDE0_PROTECTION_FAULT_ENABLE_DEFAULT__SHIFT 0xe
6959#define VM_CONTEXT8_CNTL__VALID_PROTECTION_FAULT_ENABLE_INTERRUPT__SHIFT 0xf
6960#define VM_CONTEXT8_CNTL__VALID_PROTECTION_FAULT_ENABLE_DEFAULT__SHIFT 0x10
6961#define VM_CONTEXT8_CNTL__READ_PROTECTION_FAULT_ENABLE_INTERRUPT__SHIFT 0x11
6962#define VM_CONTEXT8_CNTL__READ_PROTECTION_FAULT_ENABLE_DEFAULT__SHIFT 0x12
6963#define VM_CONTEXT8_CNTL__WRITE_PROTECTION_FAULT_ENABLE_INTERRUPT__SHIFT 0x13
6964#define VM_CONTEXT8_CNTL__WRITE_PROTECTION_FAULT_ENABLE_DEFAULT__SHIFT 0x14
6965#define VM_CONTEXT8_CNTL__EXECUTE_PROTECTION_FAULT_ENABLE_INTERRUPT__SHIFT 0x15
6966#define VM_CONTEXT8_CNTL__EXECUTE_PROTECTION_FAULT_ENABLE_DEFAULT__SHIFT 0x16
6967#define VM_CONTEXT8_CNTL__ENABLE_CONTEXT_MASK 0x00000001L
6968#define VM_CONTEXT8_CNTL__PAGE_TABLE_DEPTH_MASK 0x00000006L
6969#define VM_CONTEXT8_CNTL__PAGE_TABLE_BLOCK_SIZE_MASK 0x00000078L
6970#define VM_CONTEXT8_CNTL__RETRY_PERMISSION_OR_INVALID_PAGE_FAULT_MASK 0x00000080L
6971#define VM_CONTEXT8_CNTL__RETRY_OTHER_FAULT_MASK 0x00000100L
6972#define VM_CONTEXT8_CNTL__RANGE_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK 0x00000200L
6973#define VM_CONTEXT8_CNTL__RANGE_PROTECTION_FAULT_ENABLE_DEFAULT_MASK 0x00000400L
6974#define VM_CONTEXT8_CNTL__DUMMY_PAGE_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK 0x00000800L
6975#define VM_CONTEXT8_CNTL__DUMMY_PAGE_PROTECTION_FAULT_ENABLE_DEFAULT_MASK 0x00001000L
6976#define VM_CONTEXT8_CNTL__PDE0_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK 0x00002000L
6977#define VM_CONTEXT8_CNTL__PDE0_PROTECTION_FAULT_ENABLE_DEFAULT_MASK 0x00004000L
6978#define VM_CONTEXT8_CNTL__VALID_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK 0x00008000L
6979#define VM_CONTEXT8_CNTL__VALID_PROTECTION_FAULT_ENABLE_DEFAULT_MASK 0x00010000L
6980#define VM_CONTEXT8_CNTL__READ_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK 0x00020000L
6981#define VM_CONTEXT8_CNTL__READ_PROTECTION_FAULT_ENABLE_DEFAULT_MASK 0x00040000L
6982#define VM_CONTEXT8_CNTL__WRITE_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK 0x00080000L
6983#define VM_CONTEXT8_CNTL__WRITE_PROTECTION_FAULT_ENABLE_DEFAULT_MASK 0x00100000L
6984#define VM_CONTEXT8_CNTL__EXECUTE_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK 0x00200000L
6985#define VM_CONTEXT8_CNTL__EXECUTE_PROTECTION_FAULT_ENABLE_DEFAULT_MASK 0x00400000L
6986//VM_CONTEXT9_CNTL
6987#define VM_CONTEXT9_CNTL__ENABLE_CONTEXT__SHIFT 0x0
6988#define VM_CONTEXT9_CNTL__PAGE_TABLE_DEPTH__SHIFT 0x1
6989#define VM_CONTEXT9_CNTL__PAGE_TABLE_BLOCK_SIZE__SHIFT 0x3
6990#define VM_CONTEXT9_CNTL__RETRY_PERMISSION_OR_INVALID_PAGE_FAULT__SHIFT 0x7
6991#define VM_CONTEXT9_CNTL__RETRY_OTHER_FAULT__SHIFT 0x8
6992#define VM_CONTEXT9_CNTL__RANGE_PROTECTION_FAULT_ENABLE_INTERRUPT__SHIFT 0x9
6993#define VM_CONTEXT9_CNTL__RANGE_PROTECTION_FAULT_ENABLE_DEFAULT__SHIFT 0xa
6994#define VM_CONTEXT9_CNTL__DUMMY_PAGE_PROTECTION_FAULT_ENABLE_INTERRUPT__SHIFT 0xb
6995#define VM_CONTEXT9_CNTL__DUMMY_PAGE_PROTECTION_FAULT_ENABLE_DEFAULT__SHIFT 0xc
6996#define VM_CONTEXT9_CNTL__PDE0_PROTECTION_FAULT_ENABLE_INTERRUPT__SHIFT 0xd
6997#define VM_CONTEXT9_CNTL__PDE0_PROTECTION_FAULT_ENABLE_DEFAULT__SHIFT 0xe
6998#define VM_CONTEXT9_CNTL__VALID_PROTECTION_FAULT_ENABLE_INTERRUPT__SHIFT 0xf
6999#define VM_CONTEXT9_CNTL__VALID_PROTECTION_FAULT_ENABLE_DEFAULT__SHIFT 0x10
7000#define VM_CONTEXT9_CNTL__READ_PROTECTION_FAULT_ENABLE_INTERRUPT__SHIFT 0x11
7001#define VM_CONTEXT9_CNTL__READ_PROTECTION_FAULT_ENABLE_DEFAULT__SHIFT 0x12
7002#define VM_CONTEXT9_CNTL__WRITE_PROTECTION_FAULT_ENABLE_INTERRUPT__SHIFT 0x13
7003#define VM_CONTEXT9_CNTL__WRITE_PROTECTION_FAULT_ENABLE_DEFAULT__SHIFT 0x14
7004#define VM_CONTEXT9_CNTL__EXECUTE_PROTECTION_FAULT_ENABLE_INTERRUPT__SHIFT 0x15
7005#define VM_CONTEXT9_CNTL__EXECUTE_PROTECTION_FAULT_ENABLE_DEFAULT__SHIFT 0x16
7006#define VM_CONTEXT9_CNTL__ENABLE_CONTEXT_MASK 0x00000001L
7007#define VM_CONTEXT9_CNTL__PAGE_TABLE_DEPTH_MASK 0x00000006L
7008#define VM_CONTEXT9_CNTL__PAGE_TABLE_BLOCK_SIZE_MASK 0x00000078L
7009#define VM_CONTEXT9_CNTL__RETRY_PERMISSION_OR_INVALID_PAGE_FAULT_MASK 0x00000080L
7010#define VM_CONTEXT9_CNTL__RETRY_OTHER_FAULT_MASK 0x00000100L
7011#define VM_CONTEXT9_CNTL__RANGE_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK 0x00000200L
7012#define VM_CONTEXT9_CNTL__RANGE_PROTECTION_FAULT_ENABLE_DEFAULT_MASK 0x00000400L
7013#define VM_CONTEXT9_CNTL__DUMMY_PAGE_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK 0x00000800L
7014#define VM_CONTEXT9_CNTL__DUMMY_PAGE_PROTECTION_FAULT_ENABLE_DEFAULT_MASK 0x00001000L
7015#define VM_CONTEXT9_CNTL__PDE0_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK 0x00002000L
7016#define VM_CONTEXT9_CNTL__PDE0_PROTECTION_FAULT_ENABLE_DEFAULT_MASK 0x00004000L
7017#define VM_CONTEXT9_CNTL__VALID_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK 0x00008000L
7018#define VM_CONTEXT9_CNTL__VALID_PROTECTION_FAULT_ENABLE_DEFAULT_MASK 0x00010000L
7019#define VM_CONTEXT9_CNTL__READ_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK 0x00020000L
7020#define VM_CONTEXT9_CNTL__READ_PROTECTION_FAULT_ENABLE_DEFAULT_MASK 0x00040000L
7021#define VM_CONTEXT9_CNTL__WRITE_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK 0x00080000L
7022#define VM_CONTEXT9_CNTL__WRITE_PROTECTION_FAULT_ENABLE_DEFAULT_MASK 0x00100000L
7023#define VM_CONTEXT9_CNTL__EXECUTE_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK 0x00200000L
7024#define VM_CONTEXT9_CNTL__EXECUTE_PROTECTION_FAULT_ENABLE_DEFAULT_MASK 0x00400000L
7025//VM_CONTEXT10_CNTL
7026#define VM_CONTEXT10_CNTL__ENABLE_CONTEXT__SHIFT 0x0
7027#define VM_CONTEXT10_CNTL__PAGE_TABLE_DEPTH__SHIFT 0x1
7028#define VM_CONTEXT10_CNTL__PAGE_TABLE_BLOCK_SIZE__SHIFT 0x3
7029#define VM_CONTEXT10_CNTL__RETRY_PERMISSION_OR_INVALID_PAGE_FAULT__SHIFT 0x7
7030#define VM_CONTEXT10_CNTL__RETRY_OTHER_FAULT__SHIFT 0x8
7031#define VM_CONTEXT10_CNTL__RANGE_PROTECTION_FAULT_ENABLE_INTERRUPT__SHIFT 0x9
7032#define VM_CONTEXT10_CNTL__RANGE_PROTECTION_FAULT_ENABLE_DEFAULT__SHIFT 0xa
7033#define VM_CONTEXT10_CNTL__DUMMY_PAGE_PROTECTION_FAULT_ENABLE_INTERRUPT__SHIFT 0xb
7034#define VM_CONTEXT10_CNTL__DUMMY_PAGE_PROTECTION_FAULT_ENABLE_DEFAULT__SHIFT 0xc
7035#define VM_CONTEXT10_CNTL__PDE0_PROTECTION_FAULT_ENABLE_INTERRUPT__SHIFT 0xd
7036#define VM_CONTEXT10_CNTL__PDE0_PROTECTION_FAULT_ENABLE_DEFAULT__SHIFT 0xe
7037#define VM_CONTEXT10_CNTL__VALID_PROTECTION_FAULT_ENABLE_INTERRUPT__SHIFT 0xf
7038#define VM_CONTEXT10_CNTL__VALID_PROTECTION_FAULT_ENABLE_DEFAULT__SHIFT 0x10
7039#define VM_CONTEXT10_CNTL__READ_PROTECTION_FAULT_ENABLE_INTERRUPT__SHIFT 0x11
7040#define VM_CONTEXT10_CNTL__READ_PROTECTION_FAULT_ENABLE_DEFAULT__SHIFT 0x12
7041#define VM_CONTEXT10_CNTL__WRITE_PROTECTION_FAULT_ENABLE_INTERRUPT__SHIFT 0x13
7042#define VM_CONTEXT10_CNTL__WRITE_PROTECTION_FAULT_ENABLE_DEFAULT__SHIFT 0x14
7043#define VM_CONTEXT10_CNTL__EXECUTE_PROTECTION_FAULT_ENABLE_INTERRUPT__SHIFT 0x15
7044#define VM_CONTEXT10_CNTL__EXECUTE_PROTECTION_FAULT_ENABLE_DEFAULT__SHIFT 0x16
7045#define VM_CONTEXT10_CNTL__ENABLE_CONTEXT_MASK 0x00000001L
7046#define VM_CONTEXT10_CNTL__PAGE_TABLE_DEPTH_MASK 0x00000006L
7047#define VM_CONTEXT10_CNTL__PAGE_TABLE_BLOCK_SIZE_MASK 0x00000078L
7048#define VM_CONTEXT10_CNTL__RETRY_PERMISSION_OR_INVALID_PAGE_FAULT_MASK 0x00000080L
7049#define VM_CONTEXT10_CNTL__RETRY_OTHER_FAULT_MASK 0x00000100L
7050#define VM_CONTEXT10_CNTL__RANGE_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK 0x00000200L
7051#define VM_CONTEXT10_CNTL__RANGE_PROTECTION_FAULT_ENABLE_DEFAULT_MASK 0x00000400L
7052#define VM_CONTEXT10_CNTL__DUMMY_PAGE_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK 0x00000800L
7053#define VM_CONTEXT10_CNTL__DUMMY_PAGE_PROTECTION_FAULT_ENABLE_DEFAULT_MASK 0x00001000L
7054#define VM_CONTEXT10_CNTL__PDE0_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK 0x00002000L
7055#define VM_CONTEXT10_CNTL__PDE0_PROTECTION_FAULT_ENABLE_DEFAULT_MASK 0x00004000L
7056#define VM_CONTEXT10_CNTL__VALID_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK 0x00008000L
7057#define VM_CONTEXT10_CNTL__VALID_PROTECTION_FAULT_ENABLE_DEFAULT_MASK 0x00010000L
7058#define VM_CONTEXT10_CNTL__READ_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK 0x00020000L
7059#define VM_CONTEXT10_CNTL__READ_PROTECTION_FAULT_ENABLE_DEFAULT_MASK 0x00040000L
7060#define VM_CONTEXT10_CNTL__WRITE_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK 0x00080000L
7061#define VM_CONTEXT10_CNTL__WRITE_PROTECTION_FAULT_ENABLE_DEFAULT_MASK 0x00100000L
7062#define VM_CONTEXT10_CNTL__EXECUTE_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK 0x00200000L
7063#define VM_CONTEXT10_CNTL__EXECUTE_PROTECTION_FAULT_ENABLE_DEFAULT_MASK 0x00400000L
7064//VM_CONTEXT11_CNTL
7065#define VM_CONTEXT11_CNTL__ENABLE_CONTEXT__SHIFT 0x0
7066#define VM_CONTEXT11_CNTL__PAGE_TABLE_DEPTH__SHIFT 0x1
7067#define VM_CONTEXT11_CNTL__PAGE_TABLE_BLOCK_SIZE__SHIFT 0x3
7068#define VM_CONTEXT11_CNTL__RETRY_PERMISSION_OR_INVALID_PAGE_FAULT__SHIFT 0x7
7069#define VM_CONTEXT11_CNTL__RETRY_OTHER_FAULT__SHIFT 0x8
7070#define VM_CONTEXT11_CNTL__RANGE_PROTECTION_FAULT_ENABLE_INTERRUPT__SHIFT 0x9
7071#define VM_CONTEXT11_CNTL__RANGE_PROTECTION_FAULT_ENABLE_DEFAULT__SHIFT 0xa
7072#define VM_CONTEXT11_CNTL__DUMMY_PAGE_PROTECTION_FAULT_ENABLE_INTERRUPT__SHIFT 0xb
7073#define VM_CONTEXT11_CNTL__DUMMY_PAGE_PROTECTION_FAULT_ENABLE_DEFAULT__SHIFT 0xc
7074#define VM_CONTEXT11_CNTL__PDE0_PROTECTION_FAULT_ENABLE_INTERRUPT__SHIFT 0xd
7075#define VM_CONTEXT11_CNTL__PDE0_PROTECTION_FAULT_ENABLE_DEFAULT__SHIFT 0xe
7076#define VM_CONTEXT11_CNTL__VALID_PROTECTION_FAULT_ENABLE_INTERRUPT__SHIFT 0xf
7077#define VM_CONTEXT11_CNTL__VALID_PROTECTION_FAULT_ENABLE_DEFAULT__SHIFT 0x10
7078#define VM_CONTEXT11_CNTL__READ_PROTECTION_FAULT_ENABLE_INTERRUPT__SHIFT 0x11
7079#define VM_CONTEXT11_CNTL__READ_PROTECTION_FAULT_ENABLE_DEFAULT__SHIFT 0x12
7080#define VM_CONTEXT11_CNTL__WRITE_PROTECTION_FAULT_ENABLE_INTERRUPT__SHIFT 0x13
7081#define VM_CONTEXT11_CNTL__WRITE_PROTECTION_FAULT_ENABLE_DEFAULT__SHIFT 0x14
7082#define VM_CONTEXT11_CNTL__EXECUTE_PROTECTION_FAULT_ENABLE_INTERRUPT__SHIFT 0x15
7083#define VM_CONTEXT11_CNTL__EXECUTE_PROTECTION_FAULT_ENABLE_DEFAULT__SHIFT 0x16
7084#define VM_CONTEXT11_CNTL__ENABLE_CONTEXT_MASK 0x00000001L
7085#define VM_CONTEXT11_CNTL__PAGE_TABLE_DEPTH_MASK 0x00000006L
7086#define VM_CONTEXT11_CNTL__PAGE_TABLE_BLOCK_SIZE_MASK 0x00000078L
7087#define VM_CONTEXT11_CNTL__RETRY_PERMISSION_OR_INVALID_PAGE_FAULT_MASK 0x00000080L
7088#define VM_CONTEXT11_CNTL__RETRY_OTHER_FAULT_MASK 0x00000100L
7089#define VM_CONTEXT11_CNTL__RANGE_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK 0x00000200L
7090#define VM_CONTEXT11_CNTL__RANGE_PROTECTION_FAULT_ENABLE_DEFAULT_MASK 0x00000400L
7091#define VM_CONTEXT11_CNTL__DUMMY_PAGE_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK 0x00000800L
7092#define VM_CONTEXT11_CNTL__DUMMY_PAGE_PROTECTION_FAULT_ENABLE_DEFAULT_MASK 0x00001000L
7093#define VM_CONTEXT11_CNTL__PDE0_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK 0x00002000L
7094#define VM_CONTEXT11_CNTL__PDE0_PROTECTION_FAULT_ENABLE_DEFAULT_MASK 0x00004000L
7095#define VM_CONTEXT11_CNTL__VALID_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK 0x00008000L
7096#define VM_CONTEXT11_CNTL__VALID_PROTECTION_FAULT_ENABLE_DEFAULT_MASK 0x00010000L
7097#define VM_CONTEXT11_CNTL__READ_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK 0x00020000L
7098#define VM_CONTEXT11_CNTL__READ_PROTECTION_FAULT_ENABLE_DEFAULT_MASK 0x00040000L
7099#define VM_CONTEXT11_CNTL__WRITE_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK 0x00080000L
7100#define VM_CONTEXT11_CNTL__WRITE_PROTECTION_FAULT_ENABLE_DEFAULT_MASK 0x00100000L
7101#define VM_CONTEXT11_CNTL__EXECUTE_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK 0x00200000L
7102#define VM_CONTEXT11_CNTL__EXECUTE_PROTECTION_FAULT_ENABLE_DEFAULT_MASK 0x00400000L
7103//VM_CONTEXT12_CNTL
7104#define VM_CONTEXT12_CNTL__ENABLE_CONTEXT__SHIFT 0x0
7105#define VM_CONTEXT12_CNTL__PAGE_TABLE_DEPTH__SHIFT 0x1
7106#define VM_CONTEXT12_CNTL__PAGE_TABLE_BLOCK_SIZE__SHIFT 0x3
7107#define VM_CONTEXT12_CNTL__RETRY_PERMISSION_OR_INVALID_PAGE_FAULT__SHIFT 0x7
7108#define VM_CONTEXT12_CNTL__RETRY_OTHER_FAULT__SHIFT 0x8
7109#define VM_CONTEXT12_CNTL__RANGE_PROTECTION_FAULT_ENABLE_INTERRUPT__SHIFT 0x9
7110#define VM_CONTEXT12_CNTL__RANGE_PROTECTION_FAULT_ENABLE_DEFAULT__SHIFT 0xa
7111#define VM_CONTEXT12_CNTL__DUMMY_PAGE_PROTECTION_FAULT_ENABLE_INTERRUPT__SHIFT 0xb
7112#define VM_CONTEXT12_CNTL__DUMMY_PAGE_PROTECTION_FAULT_ENABLE_DEFAULT__SHIFT 0xc
7113#define VM_CONTEXT12_CNTL__PDE0_PROTECTION_FAULT_ENABLE_INTERRUPT__SHIFT 0xd
7114#define VM_CONTEXT12_CNTL__PDE0_PROTECTION_FAULT_ENABLE_DEFAULT__SHIFT 0xe
7115#define VM_CONTEXT12_CNTL__VALID_PROTECTION_FAULT_ENABLE_INTERRUPT__SHIFT 0xf
7116#define VM_CONTEXT12_CNTL__VALID_PROTECTION_FAULT_ENABLE_DEFAULT__SHIFT 0x10
7117#define VM_CONTEXT12_CNTL__READ_PROTECTION_FAULT_ENABLE_INTERRUPT__SHIFT 0x11
7118#define VM_CONTEXT12_CNTL__READ_PROTECTION_FAULT_ENABLE_DEFAULT__SHIFT 0x12
7119#define VM_CONTEXT12_CNTL__WRITE_PROTECTION_FAULT_ENABLE_INTERRUPT__SHIFT 0x13
7120#define VM_CONTEXT12_CNTL__WRITE_PROTECTION_FAULT_ENABLE_DEFAULT__SHIFT 0x14
7121#define VM_CONTEXT12_CNTL__EXECUTE_PROTECTION_FAULT_ENABLE_INTERRUPT__SHIFT 0x15
7122#define VM_CONTEXT12_CNTL__EXECUTE_PROTECTION_FAULT_ENABLE_DEFAULT__SHIFT 0x16
7123#define VM_CONTEXT12_CNTL__ENABLE_CONTEXT_MASK 0x00000001L
7124#define VM_CONTEXT12_CNTL__PAGE_TABLE_DEPTH_MASK 0x00000006L
7125#define VM_CONTEXT12_CNTL__PAGE_TABLE_BLOCK_SIZE_MASK 0x00000078L
7126#define VM_CONTEXT12_CNTL__RETRY_PERMISSION_OR_INVALID_PAGE_FAULT_MASK 0x00000080L
7127#define VM_CONTEXT12_CNTL__RETRY_OTHER_FAULT_MASK 0x00000100L
7128#define VM_CONTEXT12_CNTL__RANGE_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK 0x00000200L
7129#define VM_CONTEXT12_CNTL__RANGE_PROTECTION_FAULT_ENABLE_DEFAULT_MASK 0x00000400L
7130#define VM_CONTEXT12_CNTL__DUMMY_PAGE_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK 0x00000800L
7131#define VM_CONTEXT12_CNTL__DUMMY_PAGE_PROTECTION_FAULT_ENABLE_DEFAULT_MASK 0x00001000L
7132#define VM_CONTEXT12_CNTL__PDE0_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK 0x00002000L
7133#define VM_CONTEXT12_CNTL__PDE0_PROTECTION_FAULT_ENABLE_DEFAULT_MASK 0x00004000L
7134#define VM_CONTEXT12_CNTL__VALID_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK 0x00008000L
7135#define VM_CONTEXT12_CNTL__VALID_PROTECTION_FAULT_ENABLE_DEFAULT_MASK 0x00010000L
7136#define VM_CONTEXT12_CNTL__READ_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK 0x00020000L
7137#define VM_CONTEXT12_CNTL__READ_PROTECTION_FAULT_ENABLE_DEFAULT_MASK 0x00040000L
7138#define VM_CONTEXT12_CNTL__WRITE_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK 0x00080000L
7139#define VM_CONTEXT12_CNTL__WRITE_PROTECTION_FAULT_ENABLE_DEFAULT_MASK 0x00100000L
7140#define VM_CONTEXT12_CNTL__EXECUTE_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK 0x00200000L
7141#define VM_CONTEXT12_CNTL__EXECUTE_PROTECTION_FAULT_ENABLE_DEFAULT_MASK 0x00400000L
7142//VM_CONTEXT13_CNTL
7143#define VM_CONTEXT13_CNTL__ENABLE_CONTEXT__SHIFT 0x0
7144#define VM_CONTEXT13_CNTL__PAGE_TABLE_DEPTH__SHIFT 0x1
7145#define VM_CONTEXT13_CNTL__PAGE_TABLE_BLOCK_SIZE__SHIFT 0x3
7146#define VM_CONTEXT13_CNTL__RETRY_PERMISSION_OR_INVALID_PAGE_FAULT__SHIFT 0x7
7147#define VM_CONTEXT13_CNTL__RETRY_OTHER_FAULT__SHIFT 0x8
7148#define VM_CONTEXT13_CNTL__RANGE_PROTECTION_FAULT_ENABLE_INTERRUPT__SHIFT 0x9
7149#define VM_CONTEXT13_CNTL__RANGE_PROTECTION_FAULT_ENABLE_DEFAULT__SHIFT 0xa
7150#define VM_CONTEXT13_CNTL__DUMMY_PAGE_PROTECTION_FAULT_ENABLE_INTERRUPT__SHIFT 0xb
7151#define VM_CONTEXT13_CNTL__DUMMY_PAGE_PROTECTION_FAULT_ENABLE_DEFAULT__SHIFT 0xc
7152#define VM_CONTEXT13_CNTL__PDE0_PROTECTION_FAULT_ENABLE_INTERRUPT__SHIFT 0xd
7153#define VM_CONTEXT13_CNTL__PDE0_PROTECTION_FAULT_ENABLE_DEFAULT__SHIFT 0xe
7154#define VM_CONTEXT13_CNTL__VALID_PROTECTION_FAULT_ENABLE_INTERRUPT__SHIFT 0xf
7155#define VM_CONTEXT13_CNTL__VALID_PROTECTION_FAULT_ENABLE_DEFAULT__SHIFT 0x10
7156#define VM_CONTEXT13_CNTL__READ_PROTECTION_FAULT_ENABLE_INTERRUPT__SHIFT 0x11
7157#define VM_CONTEXT13_CNTL__READ_PROTECTION_FAULT_ENABLE_DEFAULT__SHIFT 0x12
7158#define VM_CONTEXT13_CNTL__WRITE_PROTECTION_FAULT_ENABLE_INTERRUPT__SHIFT 0x13
7159#define VM_CONTEXT13_CNTL__WRITE_PROTECTION_FAULT_ENABLE_DEFAULT__SHIFT 0x14
7160#define VM_CONTEXT13_CNTL__EXECUTE_PROTECTION_FAULT_ENABLE_INTERRUPT__SHIFT 0x15
7161#define VM_CONTEXT13_CNTL__EXECUTE_PROTECTION_FAULT_ENABLE_DEFAULT__SHIFT 0x16
7162#define VM_CONTEXT13_CNTL__ENABLE_CONTEXT_MASK 0x00000001L
7163#define VM_CONTEXT13_CNTL__PAGE_TABLE_DEPTH_MASK 0x00000006L
7164#define VM_CONTEXT13_CNTL__PAGE_TABLE_BLOCK_SIZE_MASK 0x00000078L
7165#define VM_CONTEXT13_CNTL__RETRY_PERMISSION_OR_INVALID_PAGE_FAULT_MASK 0x00000080L
7166#define VM_CONTEXT13_CNTL__RETRY_OTHER_FAULT_MASK 0x00000100L
7167#define VM_CONTEXT13_CNTL__RANGE_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK 0x00000200L
7168#define VM_CONTEXT13_CNTL__RANGE_PROTECTION_FAULT_ENABLE_DEFAULT_MASK 0x00000400L
7169#define VM_CONTEXT13_CNTL__DUMMY_PAGE_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK 0x00000800L
7170#define VM_CONTEXT13_CNTL__DUMMY_PAGE_PROTECTION_FAULT_ENABLE_DEFAULT_MASK 0x00001000L
7171#define VM_CONTEXT13_CNTL__PDE0_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK 0x00002000L
7172#define VM_CONTEXT13_CNTL__PDE0_PROTECTION_FAULT_ENABLE_DEFAULT_MASK 0x00004000L
7173#define VM_CONTEXT13_CNTL__VALID_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK 0x00008000L
7174#define VM_CONTEXT13_CNTL__VALID_PROTECTION_FAULT_ENABLE_DEFAULT_MASK 0x00010000L
7175#define VM_CONTEXT13_CNTL__READ_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK 0x00020000L
7176#define VM_CONTEXT13_CNTL__READ_PROTECTION_FAULT_ENABLE_DEFAULT_MASK 0x00040000L
7177#define VM_CONTEXT13_CNTL__WRITE_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK 0x00080000L
7178#define VM_CONTEXT13_CNTL__WRITE_PROTECTION_FAULT_ENABLE_DEFAULT_MASK 0x00100000L
7179#define VM_CONTEXT13_CNTL__EXECUTE_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK 0x00200000L
7180#define VM_CONTEXT13_CNTL__EXECUTE_PROTECTION_FAULT_ENABLE_DEFAULT_MASK 0x00400000L
7181//VM_CONTEXT14_CNTL
7182#define VM_CONTEXT14_CNTL__ENABLE_CONTEXT__SHIFT 0x0
7183#define VM_CONTEXT14_CNTL__PAGE_TABLE_DEPTH__SHIFT 0x1
7184#define VM_CONTEXT14_CNTL__PAGE_TABLE_BLOCK_SIZE__SHIFT 0x3
7185#define VM_CONTEXT14_CNTL__RETRY_PERMISSION_OR_INVALID_PAGE_FAULT__SHIFT 0x7
7186#define VM_CONTEXT14_CNTL__RETRY_OTHER_FAULT__SHIFT 0x8
7187#define VM_CONTEXT14_CNTL__RANGE_PROTECTION_FAULT_ENABLE_INTERRUPT__SHIFT 0x9
7188#define VM_CONTEXT14_CNTL__RANGE_PROTECTION_FAULT_ENABLE_DEFAULT__SHIFT 0xa
7189#define VM_CONTEXT14_CNTL__DUMMY_PAGE_PROTECTION_FAULT_ENABLE_INTERRUPT__SHIFT 0xb
7190#define VM_CONTEXT14_CNTL__DUMMY_PAGE_PROTECTION_FAULT_ENABLE_DEFAULT__SHIFT 0xc
7191#define VM_CONTEXT14_CNTL__PDE0_PROTECTION_FAULT_ENABLE_INTERRUPT__SHIFT 0xd
7192#define VM_CONTEXT14_CNTL__PDE0_PROTECTION_FAULT_ENABLE_DEFAULT__SHIFT 0xe
7193#define VM_CONTEXT14_CNTL__VALID_PROTECTION_FAULT_ENABLE_INTERRUPT__SHIFT 0xf
7194#define VM_CONTEXT14_CNTL__VALID_PROTECTION_FAULT_ENABLE_DEFAULT__SHIFT 0x10
7195#define VM_CONTEXT14_CNTL__READ_PROTECTION_FAULT_ENABLE_INTERRUPT__SHIFT 0x11
7196#define VM_CONTEXT14_CNTL__READ_PROTECTION_FAULT_ENABLE_DEFAULT__SHIFT 0x12
7197#define VM_CONTEXT14_CNTL__WRITE_PROTECTION_FAULT_ENABLE_INTERRUPT__SHIFT 0x13
7198#define VM_CONTEXT14_CNTL__WRITE_PROTECTION_FAULT_ENABLE_DEFAULT__SHIFT 0x14
7199#define VM_CONTEXT14_CNTL__EXECUTE_PROTECTION_FAULT_ENABLE_INTERRUPT__SHIFT 0x15
7200#define VM_CONTEXT14_CNTL__EXECUTE_PROTECTION_FAULT_ENABLE_DEFAULT__SHIFT 0x16
7201#define VM_CONTEXT14_CNTL__ENABLE_CONTEXT_MASK 0x00000001L
7202#define VM_CONTEXT14_CNTL__PAGE_TABLE_DEPTH_MASK 0x00000006L
7203#define VM_CONTEXT14_CNTL__PAGE_TABLE_BLOCK_SIZE_MASK 0x00000078L
7204#define VM_CONTEXT14_CNTL__RETRY_PERMISSION_OR_INVALID_PAGE_FAULT_MASK 0x00000080L
7205#define VM_CONTEXT14_CNTL__RETRY_OTHER_FAULT_MASK 0x00000100L
7206#define VM_CONTEXT14_CNTL__RANGE_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK 0x00000200L
7207#define VM_CONTEXT14_CNTL__RANGE_PROTECTION_FAULT_ENABLE_DEFAULT_MASK 0x00000400L
7208#define VM_CONTEXT14_CNTL__DUMMY_PAGE_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK 0x00000800L
7209#define VM_CONTEXT14_CNTL__DUMMY_PAGE_PROTECTION_FAULT_ENABLE_DEFAULT_MASK 0x00001000L
7210#define VM_CONTEXT14_CNTL__PDE0_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK 0x00002000L
7211#define VM_CONTEXT14_CNTL__PDE0_PROTECTION_FAULT_ENABLE_DEFAULT_MASK 0x00004000L
7212#define VM_CONTEXT14_CNTL__VALID_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK 0x00008000L
7213#define VM_CONTEXT14_CNTL__VALID_PROTECTION_FAULT_ENABLE_DEFAULT_MASK 0x00010000L
7214#define VM_CONTEXT14_CNTL__READ_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK 0x00020000L
7215#define VM_CONTEXT14_CNTL__READ_PROTECTION_FAULT_ENABLE_DEFAULT_MASK 0x00040000L
7216#define VM_CONTEXT14_CNTL__WRITE_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK 0x00080000L
7217#define VM_CONTEXT14_CNTL__WRITE_PROTECTION_FAULT_ENABLE_DEFAULT_MASK 0x00100000L
7218#define VM_CONTEXT14_CNTL__EXECUTE_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK 0x00200000L
7219#define VM_CONTEXT14_CNTL__EXECUTE_PROTECTION_FAULT_ENABLE_DEFAULT_MASK 0x00400000L
7220//VM_CONTEXT15_CNTL
7221#define VM_CONTEXT15_CNTL__ENABLE_CONTEXT__SHIFT 0x0
7222#define VM_CONTEXT15_CNTL__PAGE_TABLE_DEPTH__SHIFT 0x1
7223#define VM_CONTEXT15_CNTL__PAGE_TABLE_BLOCK_SIZE__SHIFT 0x3
7224#define VM_CONTEXT15_CNTL__RETRY_PERMISSION_OR_INVALID_PAGE_FAULT__SHIFT 0x7
7225#define VM_CONTEXT15_CNTL__RETRY_OTHER_FAULT__SHIFT 0x8
7226#define VM_CONTEXT15_CNTL__RANGE_PROTECTION_FAULT_ENABLE_INTERRUPT__SHIFT 0x9
7227#define VM_CONTEXT15_CNTL__RANGE_PROTECTION_FAULT_ENABLE_DEFAULT__SHIFT 0xa
7228#define VM_CONTEXT15_CNTL__DUMMY_PAGE_PROTECTION_FAULT_ENABLE_INTERRUPT__SHIFT 0xb
7229#define VM_CONTEXT15_CNTL__DUMMY_PAGE_PROTECTION_FAULT_ENABLE_DEFAULT__SHIFT 0xc
7230#define VM_CONTEXT15_CNTL__PDE0_PROTECTION_FAULT_ENABLE_INTERRUPT__SHIFT 0xd
7231#define VM_CONTEXT15_CNTL__PDE0_PROTECTION_FAULT_ENABLE_DEFAULT__SHIFT 0xe
7232#define VM_CONTEXT15_CNTL__VALID_PROTECTION_FAULT_ENABLE_INTERRUPT__SHIFT 0xf
7233#define VM_CONTEXT15_CNTL__VALID_PROTECTION_FAULT_ENABLE_DEFAULT__SHIFT 0x10
7234#define VM_CONTEXT15_CNTL__READ_PROTECTION_FAULT_ENABLE_INTERRUPT__SHIFT 0x11
7235#define VM_CONTEXT15_CNTL__READ_PROTECTION_FAULT_ENABLE_DEFAULT__SHIFT 0x12
7236#define VM_CONTEXT15_CNTL__WRITE_PROTECTION_FAULT_ENABLE_INTERRUPT__SHIFT 0x13
7237#define VM_CONTEXT15_CNTL__WRITE_PROTECTION_FAULT_ENABLE_DEFAULT__SHIFT 0x14
7238#define VM_CONTEXT15_CNTL__EXECUTE_PROTECTION_FAULT_ENABLE_INTERRUPT__SHIFT 0x15
7239#define VM_CONTEXT15_CNTL__EXECUTE_PROTECTION_FAULT_ENABLE_DEFAULT__SHIFT 0x16
7240#define VM_CONTEXT15_CNTL__ENABLE_CONTEXT_MASK 0x00000001L
7241#define VM_CONTEXT15_CNTL__PAGE_TABLE_DEPTH_MASK 0x00000006L
7242#define VM_CONTEXT15_CNTL__PAGE_TABLE_BLOCK_SIZE_MASK 0x00000078L
7243#define VM_CONTEXT15_CNTL__RETRY_PERMISSION_OR_INVALID_PAGE_FAULT_MASK 0x00000080L
7244#define VM_CONTEXT15_CNTL__RETRY_OTHER_FAULT_MASK 0x00000100L
7245#define VM_CONTEXT15_CNTL__RANGE_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK 0x00000200L
7246#define VM_CONTEXT15_CNTL__RANGE_PROTECTION_FAULT_ENABLE_DEFAULT_MASK 0x00000400L
7247#define VM_CONTEXT15_CNTL__DUMMY_PAGE_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK 0x00000800L
7248#define VM_CONTEXT15_CNTL__DUMMY_PAGE_PROTECTION_FAULT_ENABLE_DEFAULT_MASK 0x00001000L
7249#define VM_CONTEXT15_CNTL__PDE0_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK 0x00002000L
7250#define VM_CONTEXT15_CNTL__PDE0_PROTECTION_FAULT_ENABLE_DEFAULT_MASK 0x00004000L
7251#define VM_CONTEXT15_CNTL__VALID_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK 0x00008000L
7252#define VM_CONTEXT15_CNTL__VALID_PROTECTION_FAULT_ENABLE_DEFAULT_MASK 0x00010000L
7253#define VM_CONTEXT15_CNTL__READ_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK 0x00020000L
7254#define VM_CONTEXT15_CNTL__READ_PROTECTION_FAULT_ENABLE_DEFAULT_MASK 0x00040000L
7255#define VM_CONTEXT15_CNTL__WRITE_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK 0x00080000L
7256#define VM_CONTEXT15_CNTL__WRITE_PROTECTION_FAULT_ENABLE_DEFAULT_MASK 0x00100000L
7257#define VM_CONTEXT15_CNTL__EXECUTE_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK 0x00200000L
7258#define VM_CONTEXT15_CNTL__EXECUTE_PROTECTION_FAULT_ENABLE_DEFAULT_MASK 0x00400000L
7259//VM_CONTEXTS_DISABLE
7260#define VM_CONTEXTS_DISABLE__DISABLE_CONTEXT_0__SHIFT 0x0
7261#define VM_CONTEXTS_DISABLE__DISABLE_CONTEXT_1__SHIFT 0x1
7262#define VM_CONTEXTS_DISABLE__DISABLE_CONTEXT_2__SHIFT 0x2
7263#define VM_CONTEXTS_DISABLE__DISABLE_CONTEXT_3__SHIFT 0x3
7264#define VM_CONTEXTS_DISABLE__DISABLE_CONTEXT_4__SHIFT 0x4
7265#define VM_CONTEXTS_DISABLE__DISABLE_CONTEXT_5__SHIFT 0x5
7266#define VM_CONTEXTS_DISABLE__DISABLE_CONTEXT_6__SHIFT 0x6
7267#define VM_CONTEXTS_DISABLE__DISABLE_CONTEXT_7__SHIFT 0x7
7268#define VM_CONTEXTS_DISABLE__DISABLE_CONTEXT_8__SHIFT 0x8
7269#define VM_CONTEXTS_DISABLE__DISABLE_CONTEXT_9__SHIFT 0x9
7270#define VM_CONTEXTS_DISABLE__DISABLE_CONTEXT_10__SHIFT 0xa
7271#define VM_CONTEXTS_DISABLE__DISABLE_CONTEXT_11__SHIFT 0xb
7272#define VM_CONTEXTS_DISABLE__DISABLE_CONTEXT_12__SHIFT 0xc
7273#define VM_CONTEXTS_DISABLE__DISABLE_CONTEXT_13__SHIFT 0xd
7274#define VM_CONTEXTS_DISABLE__DISABLE_CONTEXT_14__SHIFT 0xe
7275#define VM_CONTEXTS_DISABLE__DISABLE_CONTEXT_15__SHIFT 0xf
7276#define VM_CONTEXTS_DISABLE__DISABLE_CONTEXT_0_MASK 0x00000001L
7277#define VM_CONTEXTS_DISABLE__DISABLE_CONTEXT_1_MASK 0x00000002L
7278#define VM_CONTEXTS_DISABLE__DISABLE_CONTEXT_2_MASK 0x00000004L
7279#define VM_CONTEXTS_DISABLE__DISABLE_CONTEXT_3_MASK 0x00000008L
7280#define VM_CONTEXTS_DISABLE__DISABLE_CONTEXT_4_MASK 0x00000010L
7281#define VM_CONTEXTS_DISABLE__DISABLE_CONTEXT_5_MASK 0x00000020L
7282#define VM_CONTEXTS_DISABLE__DISABLE_CONTEXT_6_MASK 0x00000040L
7283#define VM_CONTEXTS_DISABLE__DISABLE_CONTEXT_7_MASK 0x00000080L
7284#define VM_CONTEXTS_DISABLE__DISABLE_CONTEXT_8_MASK 0x00000100L
7285#define VM_CONTEXTS_DISABLE__DISABLE_CONTEXT_9_MASK 0x00000200L
7286#define VM_CONTEXTS_DISABLE__DISABLE_CONTEXT_10_MASK 0x00000400L
7287#define VM_CONTEXTS_DISABLE__DISABLE_CONTEXT_11_MASK 0x00000800L
7288#define VM_CONTEXTS_DISABLE__DISABLE_CONTEXT_12_MASK 0x00001000L
7289#define VM_CONTEXTS_DISABLE__DISABLE_CONTEXT_13_MASK 0x00002000L
7290#define VM_CONTEXTS_DISABLE__DISABLE_CONTEXT_14_MASK 0x00004000L
7291#define VM_CONTEXTS_DISABLE__DISABLE_CONTEXT_15_MASK 0x00008000L
7292//VM_INVALIDATE_ENG0_SEM
7293#define VM_INVALIDATE_ENG0_SEM__SEMAPHORE__SHIFT 0x0
7294#define VM_INVALIDATE_ENG0_SEM__SEMAPHORE_MASK 0x00000001L
7295//VM_INVALIDATE_ENG1_SEM
7296#define VM_INVALIDATE_ENG1_SEM__SEMAPHORE__SHIFT 0x0
7297#define VM_INVALIDATE_ENG1_SEM__SEMAPHORE_MASK 0x00000001L
7298//VM_INVALIDATE_ENG2_SEM
7299#define VM_INVALIDATE_ENG2_SEM__SEMAPHORE__SHIFT 0x0
7300#define VM_INVALIDATE_ENG2_SEM__SEMAPHORE_MASK 0x00000001L
7301//VM_INVALIDATE_ENG3_SEM
7302#define VM_INVALIDATE_ENG3_SEM__SEMAPHORE__SHIFT 0x0
7303#define VM_INVALIDATE_ENG3_SEM__SEMAPHORE_MASK 0x00000001L
7304//VM_INVALIDATE_ENG4_SEM
7305#define VM_INVALIDATE_ENG4_SEM__SEMAPHORE__SHIFT 0x0
7306#define VM_INVALIDATE_ENG4_SEM__SEMAPHORE_MASK 0x00000001L
7307//VM_INVALIDATE_ENG5_SEM
7308#define VM_INVALIDATE_ENG5_SEM__SEMAPHORE__SHIFT 0x0
7309#define VM_INVALIDATE_ENG5_SEM__SEMAPHORE_MASK 0x00000001L
7310//VM_INVALIDATE_ENG6_SEM
7311#define VM_INVALIDATE_ENG6_SEM__SEMAPHORE__SHIFT 0x0
7312#define VM_INVALIDATE_ENG6_SEM__SEMAPHORE_MASK 0x00000001L
7313//VM_INVALIDATE_ENG7_SEM
7314#define VM_INVALIDATE_ENG7_SEM__SEMAPHORE__SHIFT 0x0
7315#define VM_INVALIDATE_ENG7_SEM__SEMAPHORE_MASK 0x00000001L
7316//VM_INVALIDATE_ENG8_SEM
7317#define VM_INVALIDATE_ENG8_SEM__SEMAPHORE__SHIFT 0x0
7318#define VM_INVALIDATE_ENG8_SEM__SEMAPHORE_MASK 0x00000001L
7319//VM_INVALIDATE_ENG9_SEM
7320#define VM_INVALIDATE_ENG9_SEM__SEMAPHORE__SHIFT 0x0
7321#define VM_INVALIDATE_ENG9_SEM__SEMAPHORE_MASK 0x00000001L
7322//VM_INVALIDATE_ENG10_SEM
7323#define VM_INVALIDATE_ENG10_SEM__SEMAPHORE__SHIFT 0x0
7324#define VM_INVALIDATE_ENG10_SEM__SEMAPHORE_MASK 0x00000001L
7325//VM_INVALIDATE_ENG11_SEM
7326#define VM_INVALIDATE_ENG11_SEM__SEMAPHORE__SHIFT 0x0
7327#define VM_INVALIDATE_ENG11_SEM__SEMAPHORE_MASK 0x00000001L
7328//VM_INVALIDATE_ENG12_SEM
7329#define VM_INVALIDATE_ENG12_SEM__SEMAPHORE__SHIFT 0x0
7330#define VM_INVALIDATE_ENG12_SEM__SEMAPHORE_MASK 0x00000001L
7331//VM_INVALIDATE_ENG13_SEM
7332#define VM_INVALIDATE_ENG13_SEM__SEMAPHORE__SHIFT 0x0
7333#define VM_INVALIDATE_ENG13_SEM__SEMAPHORE_MASK 0x00000001L
7334//VM_INVALIDATE_ENG14_SEM
7335#define VM_INVALIDATE_ENG14_SEM__SEMAPHORE__SHIFT 0x0
7336#define VM_INVALIDATE_ENG14_SEM__SEMAPHORE_MASK 0x00000001L
7337//VM_INVALIDATE_ENG15_SEM
7338#define VM_INVALIDATE_ENG15_SEM__SEMAPHORE__SHIFT 0x0
7339#define VM_INVALIDATE_ENG15_SEM__SEMAPHORE_MASK 0x00000001L
7340//VM_INVALIDATE_ENG16_SEM
7341#define VM_INVALIDATE_ENG16_SEM__SEMAPHORE__SHIFT 0x0
7342#define VM_INVALIDATE_ENG16_SEM__SEMAPHORE_MASK 0x00000001L
7343//VM_INVALIDATE_ENG17_SEM
7344#define VM_INVALIDATE_ENG17_SEM__SEMAPHORE__SHIFT 0x0
7345#define VM_INVALIDATE_ENG17_SEM__SEMAPHORE_MASK 0x00000001L
7346//VM_INVALIDATE_ENG0_REQ
7347#define VM_INVALIDATE_ENG0_REQ__PER_VMID_INVALIDATE_REQ__SHIFT 0x0
7348#define VM_INVALIDATE_ENG0_REQ__FLUSH_TYPE__SHIFT 0x10
7349#define VM_INVALIDATE_ENG0_REQ__INVALIDATE_L2_PTES__SHIFT 0x12
7350#define VM_INVALIDATE_ENG0_REQ__INVALIDATE_L2_PDE0__SHIFT 0x13
7351#define VM_INVALIDATE_ENG0_REQ__INVALIDATE_L2_PDE1__SHIFT 0x14
7352#define VM_INVALIDATE_ENG0_REQ__INVALIDATE_L2_PDE2__SHIFT 0x15
7353#define VM_INVALIDATE_ENG0_REQ__INVALIDATE_L1_PTES__SHIFT 0x16
7354#define VM_INVALIDATE_ENG0_REQ__CLEAR_PROTECTION_FAULT_STATUS_ADDR__SHIFT 0x17
7355#define VM_INVALIDATE_ENG0_REQ__PER_VMID_INVALIDATE_REQ_MASK 0x0000FFFFL
7356#define VM_INVALIDATE_ENG0_REQ__FLUSH_TYPE_MASK 0x00030000L
7357#define VM_INVALIDATE_ENG0_REQ__INVALIDATE_L2_PTES_MASK 0x00040000L
7358#define VM_INVALIDATE_ENG0_REQ__INVALIDATE_L2_PDE0_MASK 0x00080000L
7359#define VM_INVALIDATE_ENG0_REQ__INVALIDATE_L2_PDE1_MASK 0x00100000L
7360#define VM_INVALIDATE_ENG0_REQ__INVALIDATE_L2_PDE2_MASK 0x00200000L
7361#define VM_INVALIDATE_ENG0_REQ__INVALIDATE_L1_PTES_MASK 0x00400000L
7362#define VM_INVALIDATE_ENG0_REQ__CLEAR_PROTECTION_FAULT_STATUS_ADDR_MASK 0x00800000L
7363//VM_INVALIDATE_ENG1_REQ
7364#define VM_INVALIDATE_ENG1_REQ__PER_VMID_INVALIDATE_REQ__SHIFT 0x0
7365#define VM_INVALIDATE_ENG1_REQ__FLUSH_TYPE__SHIFT 0x10
7366#define VM_INVALIDATE_ENG1_REQ__INVALIDATE_L2_PTES__SHIFT 0x12
7367#define VM_INVALIDATE_ENG1_REQ__INVALIDATE_L2_PDE0__SHIFT 0x13
7368#define VM_INVALIDATE_ENG1_REQ__INVALIDATE_L2_PDE1__SHIFT 0x14
7369#define VM_INVALIDATE_ENG1_REQ__INVALIDATE_L2_PDE2__SHIFT 0x15
7370#define VM_INVALIDATE_ENG1_REQ__INVALIDATE_L1_PTES__SHIFT 0x16
7371#define VM_INVALIDATE_ENG1_REQ__CLEAR_PROTECTION_FAULT_STATUS_ADDR__SHIFT 0x17
7372#define VM_INVALIDATE_ENG1_REQ__PER_VMID_INVALIDATE_REQ_MASK 0x0000FFFFL
7373#define VM_INVALIDATE_ENG1_REQ__FLUSH_TYPE_MASK 0x00030000L
7374#define VM_INVALIDATE_ENG1_REQ__INVALIDATE_L2_PTES_MASK 0x00040000L
7375#define VM_INVALIDATE_ENG1_REQ__INVALIDATE_L2_PDE0_MASK 0x00080000L
7376#define VM_INVALIDATE_ENG1_REQ__INVALIDATE_L2_PDE1_MASK 0x00100000L
7377#define VM_INVALIDATE_ENG1_REQ__INVALIDATE_L2_PDE2_MASK 0x00200000L
7378#define VM_INVALIDATE_ENG1_REQ__INVALIDATE_L1_PTES_MASK 0x00400000L
7379#define VM_INVALIDATE_ENG1_REQ__CLEAR_PROTECTION_FAULT_STATUS_ADDR_MASK 0x00800000L
7380//VM_INVALIDATE_ENG2_REQ
7381#define VM_INVALIDATE_ENG2_REQ__PER_VMID_INVALIDATE_REQ__SHIFT 0x0
7382#define VM_INVALIDATE_ENG2_REQ__FLUSH_TYPE__SHIFT 0x10
7383#define VM_INVALIDATE_ENG2_REQ__INVALIDATE_L2_PTES__SHIFT 0x12
7384#define VM_INVALIDATE_ENG2_REQ__INVALIDATE_L2_PDE0__SHIFT 0x13
7385#define VM_INVALIDATE_ENG2_REQ__INVALIDATE_L2_PDE1__SHIFT 0x14
7386#define VM_INVALIDATE_ENG2_REQ__INVALIDATE_L2_PDE2__SHIFT 0x15
7387#define VM_INVALIDATE_ENG2_REQ__INVALIDATE_L1_PTES__SHIFT 0x16
7388#define VM_INVALIDATE_ENG2_REQ__CLEAR_PROTECTION_FAULT_STATUS_ADDR__SHIFT 0x17
7389#define VM_INVALIDATE_ENG2_REQ__PER_VMID_INVALIDATE_REQ_MASK 0x0000FFFFL
7390#define VM_INVALIDATE_ENG2_REQ__FLUSH_TYPE_MASK 0x00030000L
7391#define VM_INVALIDATE_ENG2_REQ__INVALIDATE_L2_PTES_MASK 0x00040000L
7392#define VM_INVALIDATE_ENG2_REQ__INVALIDATE_L2_PDE0_MASK 0x00080000L
7393#define VM_INVALIDATE_ENG2_REQ__INVALIDATE_L2_PDE1_MASK 0x00100000L
7394#define VM_INVALIDATE_ENG2_REQ__INVALIDATE_L2_PDE2_MASK 0x00200000L
7395#define VM_INVALIDATE_ENG2_REQ__INVALIDATE_L1_PTES_MASK 0x00400000L
7396#define VM_INVALIDATE_ENG2_REQ__CLEAR_PROTECTION_FAULT_STATUS_ADDR_MASK 0x00800000L
7397//VM_INVALIDATE_ENG3_REQ
7398#define VM_INVALIDATE_ENG3_REQ__PER_VMID_INVALIDATE_REQ__SHIFT 0x0
7399#define VM_INVALIDATE_ENG3_REQ__FLUSH_TYPE__SHIFT 0x10
7400#define VM_INVALIDATE_ENG3_REQ__INVALIDATE_L2_PTES__SHIFT 0x12
7401#define VM_INVALIDATE_ENG3_REQ__INVALIDATE_L2_PDE0__SHIFT 0x13
7402#define VM_INVALIDATE_ENG3_REQ__INVALIDATE_L2_PDE1__SHIFT 0x14
7403#define VM_INVALIDATE_ENG3_REQ__INVALIDATE_L2_PDE2__SHIFT 0x15
7404#define VM_INVALIDATE_ENG3_REQ__INVALIDATE_L1_PTES__SHIFT 0x16
7405#define VM_INVALIDATE_ENG3_REQ__CLEAR_PROTECTION_FAULT_STATUS_ADDR__SHIFT 0x17
7406#define VM_INVALIDATE_ENG3_REQ__PER_VMID_INVALIDATE_REQ_MASK 0x0000FFFFL
7407#define VM_INVALIDATE_ENG3_REQ__FLUSH_TYPE_MASK 0x00030000L
7408#define VM_INVALIDATE_ENG3_REQ__INVALIDATE_L2_PTES_MASK 0x00040000L
7409#define VM_INVALIDATE_ENG3_REQ__INVALIDATE_L2_PDE0_MASK 0x00080000L
7410#define VM_INVALIDATE_ENG3_REQ__INVALIDATE_L2_PDE1_MASK 0x00100000L
7411#define VM_INVALIDATE_ENG3_REQ__INVALIDATE_L2_PDE2_MASK 0x00200000L
7412#define VM_INVALIDATE_ENG3_REQ__INVALIDATE_L1_PTES_MASK 0x00400000L
7413#define VM_INVALIDATE_ENG3_REQ__CLEAR_PROTECTION_FAULT_STATUS_ADDR_MASK 0x00800000L
7414//VM_INVALIDATE_ENG4_REQ
7415#define VM_INVALIDATE_ENG4_REQ__PER_VMID_INVALIDATE_REQ__SHIFT 0x0
7416#define VM_INVALIDATE_ENG4_REQ__FLUSH_TYPE__SHIFT 0x10
7417#define VM_INVALIDATE_ENG4_REQ__INVALIDATE_L2_PTES__SHIFT 0x12
7418#define VM_INVALIDATE_ENG4_REQ__INVALIDATE_L2_PDE0__SHIFT 0x13
7419#define VM_INVALIDATE_ENG4_REQ__INVALIDATE_L2_PDE1__SHIFT 0x14
7420#define VM_INVALIDATE_ENG4_REQ__INVALIDATE_L2_PDE2__SHIFT 0x15
7421#define VM_INVALIDATE_ENG4_REQ__INVALIDATE_L1_PTES__SHIFT 0x16
7422#define VM_INVALIDATE_ENG4_REQ__CLEAR_PROTECTION_FAULT_STATUS_ADDR__SHIFT 0x17
7423#define VM_INVALIDATE_ENG4_REQ__PER_VMID_INVALIDATE_REQ_MASK 0x0000FFFFL
7424#define VM_INVALIDATE_ENG4_REQ__FLUSH_TYPE_MASK 0x00030000L
7425#define VM_INVALIDATE_ENG4_REQ__INVALIDATE_L2_PTES_MASK 0x00040000L
7426#define VM_INVALIDATE_ENG4_REQ__INVALIDATE_L2_PDE0_MASK 0x00080000L
7427#define VM_INVALIDATE_ENG4_REQ__INVALIDATE_L2_PDE1_MASK 0x00100000L
7428#define VM_INVALIDATE_ENG4_REQ__INVALIDATE_L2_PDE2_MASK 0x00200000L
7429#define VM_INVALIDATE_ENG4_REQ__INVALIDATE_L1_PTES_MASK 0x00400000L
7430#define VM_INVALIDATE_ENG4_REQ__CLEAR_PROTECTION_FAULT_STATUS_ADDR_MASK 0x00800000L
7431//VM_INVALIDATE_ENG5_REQ
7432#define VM_INVALIDATE_ENG5_REQ__PER_VMID_INVALIDATE_REQ__SHIFT 0x0
7433#define VM_INVALIDATE_ENG5_REQ__FLUSH_TYPE__SHIFT 0x10
7434#define VM_INVALIDATE_ENG5_REQ__INVALIDATE_L2_PTES__SHIFT 0x12
7435#define VM_INVALIDATE_ENG5_REQ__INVALIDATE_L2_PDE0__SHIFT 0x13
7436#define VM_INVALIDATE_ENG5_REQ__INVALIDATE_L2_PDE1__SHIFT 0x14
7437#define VM_INVALIDATE_ENG5_REQ__INVALIDATE_L2_PDE2__SHIFT 0x15
7438#define VM_INVALIDATE_ENG5_REQ__INVALIDATE_L1_PTES__SHIFT 0x16
7439#define VM_INVALIDATE_ENG5_REQ__CLEAR_PROTECTION_FAULT_STATUS_ADDR__SHIFT 0x17
7440#define VM_INVALIDATE_ENG5_REQ__PER_VMID_INVALIDATE_REQ_MASK 0x0000FFFFL
7441#define VM_INVALIDATE_ENG5_REQ__FLUSH_TYPE_MASK 0x00030000L
7442#define VM_INVALIDATE_ENG5_REQ__INVALIDATE_L2_PTES_MASK 0x00040000L
7443#define VM_INVALIDATE_ENG5_REQ__INVALIDATE_L2_PDE0_MASK 0x00080000L
7444#define VM_INVALIDATE_ENG5_REQ__INVALIDATE_L2_PDE1_MASK 0x00100000L
7445#define VM_INVALIDATE_ENG5_REQ__INVALIDATE_L2_PDE2_MASK 0x00200000L
7446#define VM_INVALIDATE_ENG5_REQ__INVALIDATE_L1_PTES_MASK 0x00400000L
7447#define VM_INVALIDATE_ENG5_REQ__CLEAR_PROTECTION_FAULT_STATUS_ADDR_MASK 0x00800000L
7448//VM_INVALIDATE_ENG6_REQ
7449#define VM_INVALIDATE_ENG6_REQ__PER_VMID_INVALIDATE_REQ__SHIFT 0x0
7450#define VM_INVALIDATE_ENG6_REQ__FLUSH_TYPE__SHIFT 0x10
7451#define VM_INVALIDATE_ENG6_REQ__INVALIDATE_L2_PTES__SHIFT 0x12
7452#define VM_INVALIDATE_ENG6_REQ__INVALIDATE_L2_PDE0__SHIFT 0x13
7453#define VM_INVALIDATE_ENG6_REQ__INVALIDATE_L2_PDE1__SHIFT 0x14
7454#define VM_INVALIDATE_ENG6_REQ__INVALIDATE_L2_PDE2__SHIFT 0x15
7455#define VM_INVALIDATE_ENG6_REQ__INVALIDATE_L1_PTES__SHIFT 0x16
7456#define VM_INVALIDATE_ENG6_REQ__CLEAR_PROTECTION_FAULT_STATUS_ADDR__SHIFT 0x17
7457#define VM_INVALIDATE_ENG6_REQ__PER_VMID_INVALIDATE_REQ_MASK 0x0000FFFFL
7458#define VM_INVALIDATE_ENG6_REQ__FLUSH_TYPE_MASK 0x00030000L
7459#define VM_INVALIDATE_ENG6_REQ__INVALIDATE_L2_PTES_MASK 0x00040000L
7460#define VM_INVALIDATE_ENG6_REQ__INVALIDATE_L2_PDE0_MASK 0x00080000L
7461#define VM_INVALIDATE_ENG6_REQ__INVALIDATE_L2_PDE1_MASK 0x00100000L
7462#define VM_INVALIDATE_ENG6_REQ__INVALIDATE_L2_PDE2_MASK 0x00200000L
7463#define VM_INVALIDATE_ENG6_REQ__INVALIDATE_L1_PTES_MASK 0x00400000L
7464#define VM_INVALIDATE_ENG6_REQ__CLEAR_PROTECTION_FAULT_STATUS_ADDR_MASK 0x00800000L
7465//VM_INVALIDATE_ENG7_REQ
7466#define VM_INVALIDATE_ENG7_REQ__PER_VMID_INVALIDATE_REQ__SHIFT 0x0
7467#define VM_INVALIDATE_ENG7_REQ__FLUSH_TYPE__SHIFT 0x10
7468#define VM_INVALIDATE_ENG7_REQ__INVALIDATE_L2_PTES__SHIFT 0x12
7469#define VM_INVALIDATE_ENG7_REQ__INVALIDATE_L2_PDE0__SHIFT 0x13
7470#define VM_INVALIDATE_ENG7_REQ__INVALIDATE_L2_PDE1__SHIFT 0x14
7471#define VM_INVALIDATE_ENG7_REQ__INVALIDATE_L2_PDE2__SHIFT 0x15
7472#define VM_INVALIDATE_ENG7_REQ__INVALIDATE_L1_PTES__SHIFT 0x16
7473#define VM_INVALIDATE_ENG7_REQ__CLEAR_PROTECTION_FAULT_STATUS_ADDR__SHIFT 0x17
7474#define VM_INVALIDATE_ENG7_REQ__PER_VMID_INVALIDATE_REQ_MASK 0x0000FFFFL
7475#define VM_INVALIDATE_ENG7_REQ__FLUSH_TYPE_MASK 0x00030000L
7476#define VM_INVALIDATE_ENG7_REQ__INVALIDATE_L2_PTES_MASK 0x00040000L
7477#define VM_INVALIDATE_ENG7_REQ__INVALIDATE_L2_PDE0_MASK 0x00080000L
7478#define VM_INVALIDATE_ENG7_REQ__INVALIDATE_L2_PDE1_MASK 0x00100000L
7479#define VM_INVALIDATE_ENG7_REQ__INVALIDATE_L2_PDE2_MASK 0x00200000L
7480#define VM_INVALIDATE_ENG7_REQ__INVALIDATE_L1_PTES_MASK 0x00400000L
7481#define VM_INVALIDATE_ENG7_REQ__CLEAR_PROTECTION_FAULT_STATUS_ADDR_MASK 0x00800000L
7482//VM_INVALIDATE_ENG8_REQ
7483#define VM_INVALIDATE_ENG8_REQ__PER_VMID_INVALIDATE_REQ__SHIFT 0x0
7484#define VM_INVALIDATE_ENG8_REQ__FLUSH_TYPE__SHIFT 0x10
7485#define VM_INVALIDATE_ENG8_REQ__INVALIDATE_L2_PTES__SHIFT 0x12
7486#define VM_INVALIDATE_ENG8_REQ__INVALIDATE_L2_PDE0__SHIFT 0x13
7487#define VM_INVALIDATE_ENG8_REQ__INVALIDATE_L2_PDE1__SHIFT 0x14
7488#define VM_INVALIDATE_ENG8_REQ__INVALIDATE_L2_PDE2__SHIFT 0x15
7489#define VM_INVALIDATE_ENG8_REQ__INVALIDATE_L1_PTES__SHIFT 0x16
7490#define VM_INVALIDATE_ENG8_REQ__CLEAR_PROTECTION_FAULT_STATUS_ADDR__SHIFT 0x17
7491#define VM_INVALIDATE_ENG8_REQ__PER_VMID_INVALIDATE_REQ_MASK 0x0000FFFFL
7492#define VM_INVALIDATE_ENG8_REQ__FLUSH_TYPE_MASK 0x00030000L
7493#define VM_INVALIDATE_ENG8_REQ__INVALIDATE_L2_PTES_MASK 0x00040000L
7494#define VM_INVALIDATE_ENG8_REQ__INVALIDATE_L2_PDE0_MASK 0x00080000L
7495#define VM_INVALIDATE_ENG8_REQ__INVALIDATE_L2_PDE1_MASK 0x00100000L
7496#define VM_INVALIDATE_ENG8_REQ__INVALIDATE_L2_PDE2_MASK 0x00200000L
7497#define VM_INVALIDATE_ENG8_REQ__INVALIDATE_L1_PTES_MASK 0x00400000L
7498#define VM_INVALIDATE_ENG8_REQ__CLEAR_PROTECTION_FAULT_STATUS_ADDR_MASK 0x00800000L
7499//VM_INVALIDATE_ENG9_REQ
7500#define VM_INVALIDATE_ENG9_REQ__PER_VMID_INVALIDATE_REQ__SHIFT 0x0
7501#define VM_INVALIDATE_ENG9_REQ__FLUSH_TYPE__SHIFT 0x10
7502#define VM_INVALIDATE_ENG9_REQ__INVALIDATE_L2_PTES__SHIFT 0x12
7503#define VM_INVALIDATE_ENG9_REQ__INVALIDATE_L2_PDE0__SHIFT 0x13
7504#define VM_INVALIDATE_ENG9_REQ__INVALIDATE_L2_PDE1__SHIFT 0x14
7505#define VM_INVALIDATE_ENG9_REQ__INVALIDATE_L2_PDE2__SHIFT 0x15
7506#define VM_INVALIDATE_ENG9_REQ__INVALIDATE_L1_PTES__SHIFT 0x16
7507#define VM_INVALIDATE_ENG9_REQ__CLEAR_PROTECTION_FAULT_STATUS_ADDR__SHIFT 0x17
7508#define VM_INVALIDATE_ENG9_REQ__PER_VMID_INVALIDATE_REQ_MASK 0x0000FFFFL
7509#define VM_INVALIDATE_ENG9_REQ__FLUSH_TYPE_MASK 0x00030000L
7510#define VM_INVALIDATE_ENG9_REQ__INVALIDATE_L2_PTES_MASK 0x00040000L
7511#define VM_INVALIDATE_ENG9_REQ__INVALIDATE_L2_PDE0_MASK 0x00080000L
7512#define VM_INVALIDATE_ENG9_REQ__INVALIDATE_L2_PDE1_MASK 0x00100000L
7513#define VM_INVALIDATE_ENG9_REQ__INVALIDATE_L2_PDE2_MASK 0x00200000L
7514#define VM_INVALIDATE_ENG9_REQ__INVALIDATE_L1_PTES_MASK 0x00400000L
7515#define VM_INVALIDATE_ENG9_REQ__CLEAR_PROTECTION_FAULT_STATUS_ADDR_MASK 0x00800000L
7516//VM_INVALIDATE_ENG10_REQ
7517#define VM_INVALIDATE_ENG10_REQ__PER_VMID_INVALIDATE_REQ__SHIFT 0x0
7518#define VM_INVALIDATE_ENG10_REQ__FLUSH_TYPE__SHIFT 0x10
7519#define VM_INVALIDATE_ENG10_REQ__INVALIDATE_L2_PTES__SHIFT 0x12
7520#define VM_INVALIDATE_ENG10_REQ__INVALIDATE_L2_PDE0__SHIFT 0x13
7521#define VM_INVALIDATE_ENG10_REQ__INVALIDATE_L2_PDE1__SHIFT 0x14
7522#define VM_INVALIDATE_ENG10_REQ__INVALIDATE_L2_PDE2__SHIFT 0x15
7523#define VM_INVALIDATE_ENG10_REQ__INVALIDATE_L1_PTES__SHIFT 0x16
7524#define VM_INVALIDATE_ENG10_REQ__CLEAR_PROTECTION_FAULT_STATUS_ADDR__SHIFT 0x17
7525#define VM_INVALIDATE_ENG10_REQ__PER_VMID_INVALIDATE_REQ_MASK 0x0000FFFFL
7526#define VM_INVALIDATE_ENG10_REQ__FLUSH_TYPE_MASK 0x00030000L
7527#define VM_INVALIDATE_ENG10_REQ__INVALIDATE_L2_PTES_MASK 0x00040000L
7528#define VM_INVALIDATE_ENG10_REQ__INVALIDATE_L2_PDE0_MASK 0x00080000L
7529#define VM_INVALIDATE_ENG10_REQ__INVALIDATE_L2_PDE1_MASK 0x00100000L
7530#define VM_INVALIDATE_ENG10_REQ__INVALIDATE_L2_PDE2_MASK 0x00200000L
7531#define VM_INVALIDATE_ENG10_REQ__INVALIDATE_L1_PTES_MASK 0x00400000L
7532#define VM_INVALIDATE_ENG10_REQ__CLEAR_PROTECTION_FAULT_STATUS_ADDR_MASK 0x00800000L
7533//VM_INVALIDATE_ENG11_REQ
7534#define VM_INVALIDATE_ENG11_REQ__PER_VMID_INVALIDATE_REQ__SHIFT 0x0
7535#define VM_INVALIDATE_ENG11_REQ__FLUSH_TYPE__SHIFT 0x10
7536#define VM_INVALIDATE_ENG11_REQ__INVALIDATE_L2_PTES__SHIFT 0x12
7537#define VM_INVALIDATE_ENG11_REQ__INVALIDATE_L2_PDE0__SHIFT 0x13
7538#define VM_INVALIDATE_ENG11_REQ__INVALIDATE_L2_PDE1__SHIFT 0x14
7539#define VM_INVALIDATE_ENG11_REQ__INVALIDATE_L2_PDE2__SHIFT 0x15
7540#define VM_INVALIDATE_ENG11_REQ__INVALIDATE_L1_PTES__SHIFT 0x16
7541#define VM_INVALIDATE_ENG11_REQ__CLEAR_PROTECTION_FAULT_STATUS_ADDR__SHIFT 0x17
7542#define VM_INVALIDATE_ENG11_REQ__PER_VMID_INVALIDATE_REQ_MASK 0x0000FFFFL
7543#define VM_INVALIDATE_ENG11_REQ__FLUSH_TYPE_MASK 0x00030000L
7544#define VM_INVALIDATE_ENG11_REQ__INVALIDATE_L2_PTES_MASK 0x00040000L
7545#define VM_INVALIDATE_ENG11_REQ__INVALIDATE_L2_PDE0_MASK 0x00080000L
7546#define VM_INVALIDATE_ENG11_REQ__INVALIDATE_L2_PDE1_MASK 0x00100000L
7547#define VM_INVALIDATE_ENG11_REQ__INVALIDATE_L2_PDE2_MASK 0x00200000L
7548#define VM_INVALIDATE_ENG11_REQ__INVALIDATE_L1_PTES_MASK 0x00400000L
7549#define VM_INVALIDATE_ENG11_REQ__CLEAR_PROTECTION_FAULT_STATUS_ADDR_MASK 0x00800000L
7550//VM_INVALIDATE_ENG12_REQ
7551#define VM_INVALIDATE_ENG12_REQ__PER_VMID_INVALIDATE_REQ__SHIFT 0x0
7552#define VM_INVALIDATE_ENG12_REQ__FLUSH_TYPE__SHIFT 0x10
7553#define VM_INVALIDATE_ENG12_REQ__INVALIDATE_L2_PTES__SHIFT 0x12
7554#define VM_INVALIDATE_ENG12_REQ__INVALIDATE_L2_PDE0__SHIFT 0x13
7555#define VM_INVALIDATE_ENG12_REQ__INVALIDATE_L2_PDE1__SHIFT 0x14
7556#define VM_INVALIDATE_ENG12_REQ__INVALIDATE_L2_PDE2__SHIFT 0x15
7557#define VM_INVALIDATE_ENG12_REQ__INVALIDATE_L1_PTES__SHIFT 0x16
7558#define VM_INVALIDATE_ENG12_REQ__CLEAR_PROTECTION_FAULT_STATUS_ADDR__SHIFT 0x17
7559#define VM_INVALIDATE_ENG12_REQ__PER_VMID_INVALIDATE_REQ_MASK 0x0000FFFFL
7560#define VM_INVALIDATE_ENG12_REQ__FLUSH_TYPE_MASK 0x00030000L
7561#define VM_INVALIDATE_ENG12_REQ__INVALIDATE_L2_PTES_MASK 0x00040000L
7562#define VM_INVALIDATE_ENG12_REQ__INVALIDATE_L2_PDE0_MASK 0x00080000L
7563#define VM_INVALIDATE_ENG12_REQ__INVALIDATE_L2_PDE1_MASK 0x00100000L
7564#define VM_INVALIDATE_ENG12_REQ__INVALIDATE_L2_PDE2_MASK 0x00200000L
7565#define VM_INVALIDATE_ENG12_REQ__INVALIDATE_L1_PTES_MASK 0x00400000L
7566#define VM_INVALIDATE_ENG12_REQ__CLEAR_PROTECTION_FAULT_STATUS_ADDR_MASK 0x00800000L
7567//VM_INVALIDATE_ENG13_REQ
7568#define VM_INVALIDATE_ENG13_REQ__PER_VMID_INVALIDATE_REQ__SHIFT 0x0
7569#define VM_INVALIDATE_ENG13_REQ__FLUSH_TYPE__SHIFT 0x10
7570#define VM_INVALIDATE_ENG13_REQ__INVALIDATE_L2_PTES__SHIFT 0x12
7571#define VM_INVALIDATE_ENG13_REQ__INVALIDATE_L2_PDE0__SHIFT 0x13
7572#define VM_INVALIDATE_ENG13_REQ__INVALIDATE_L2_PDE1__SHIFT 0x14
7573#define VM_INVALIDATE_ENG13_REQ__INVALIDATE_L2_PDE2__SHIFT 0x15
7574#define VM_INVALIDATE_ENG13_REQ__INVALIDATE_L1_PTES__SHIFT 0x16
7575#define VM_INVALIDATE_ENG13_REQ__CLEAR_PROTECTION_FAULT_STATUS_ADDR__SHIFT 0x17
7576#define VM_INVALIDATE_ENG13_REQ__PER_VMID_INVALIDATE_REQ_MASK 0x0000FFFFL
7577#define VM_INVALIDATE_ENG13_REQ__FLUSH_TYPE_MASK 0x00030000L
7578#define VM_INVALIDATE_ENG13_REQ__INVALIDATE_L2_PTES_MASK 0x00040000L
7579#define VM_INVALIDATE_ENG13_REQ__INVALIDATE_L2_PDE0_MASK 0x00080000L
7580#define VM_INVALIDATE_ENG13_REQ__INVALIDATE_L2_PDE1_MASK 0x00100000L
7581#define VM_INVALIDATE_ENG13_REQ__INVALIDATE_L2_PDE2_MASK 0x00200000L
7582#define VM_INVALIDATE_ENG13_REQ__INVALIDATE_L1_PTES_MASK 0x00400000L
7583#define VM_INVALIDATE_ENG13_REQ__CLEAR_PROTECTION_FAULT_STATUS_ADDR_MASK 0x00800000L
7584//VM_INVALIDATE_ENG14_REQ
7585#define VM_INVALIDATE_ENG14_REQ__PER_VMID_INVALIDATE_REQ__SHIFT 0x0
7586#define VM_INVALIDATE_ENG14_REQ__FLUSH_TYPE__SHIFT 0x10
7587#define VM_INVALIDATE_ENG14_REQ__INVALIDATE_L2_PTES__SHIFT 0x12
7588#define VM_INVALIDATE_ENG14_REQ__INVALIDATE_L2_PDE0__SHIFT 0x13
7589#define VM_INVALIDATE_ENG14_REQ__INVALIDATE_L2_PDE1__SHIFT 0x14
7590#define VM_INVALIDATE_ENG14_REQ__INVALIDATE_L2_PDE2__SHIFT 0x15
7591#define VM_INVALIDATE_ENG14_REQ__INVALIDATE_L1_PTES__SHIFT 0x16
7592#define VM_INVALIDATE_ENG14_REQ__CLEAR_PROTECTION_FAULT_STATUS_ADDR__SHIFT 0x17
7593#define VM_INVALIDATE_ENG14_REQ__PER_VMID_INVALIDATE_REQ_MASK 0x0000FFFFL
7594#define VM_INVALIDATE_ENG14_REQ__FLUSH_TYPE_MASK 0x00030000L
7595#define VM_INVALIDATE_ENG14_REQ__INVALIDATE_L2_PTES_MASK 0x00040000L
7596#define VM_INVALIDATE_ENG14_REQ__INVALIDATE_L2_PDE0_MASK 0x00080000L
7597#define VM_INVALIDATE_ENG14_REQ__INVALIDATE_L2_PDE1_MASK 0x00100000L
7598#define VM_INVALIDATE_ENG14_REQ__INVALIDATE_L2_PDE2_MASK 0x00200000L
7599#define VM_INVALIDATE_ENG14_REQ__INVALIDATE_L1_PTES_MASK 0x00400000L
7600#define VM_INVALIDATE_ENG14_REQ__CLEAR_PROTECTION_FAULT_STATUS_ADDR_MASK 0x00800000L
7601//VM_INVALIDATE_ENG15_REQ
7602#define VM_INVALIDATE_ENG15_REQ__PER_VMID_INVALIDATE_REQ__SHIFT 0x0
7603#define VM_INVALIDATE_ENG15_REQ__FLUSH_TYPE__SHIFT 0x10
7604#define VM_INVALIDATE_ENG15_REQ__INVALIDATE_L2_PTES__SHIFT 0x12
7605#define VM_INVALIDATE_ENG15_REQ__INVALIDATE_L2_PDE0__SHIFT 0x13
7606#define VM_INVALIDATE_ENG15_REQ__INVALIDATE_L2_PDE1__SHIFT 0x14
7607#define VM_INVALIDATE_ENG15_REQ__INVALIDATE_L2_PDE2__SHIFT 0x15
7608#define VM_INVALIDATE_ENG15_REQ__INVALIDATE_L1_PTES__SHIFT 0x16
7609#define VM_INVALIDATE_ENG15_REQ__CLEAR_PROTECTION_FAULT_STATUS_ADDR__SHIFT 0x17
7610#define VM_INVALIDATE_ENG15_REQ__PER_VMID_INVALIDATE_REQ_MASK 0x0000FFFFL
7611#define VM_INVALIDATE_ENG15_REQ__FLUSH_TYPE_MASK 0x00030000L
7612#define VM_INVALIDATE_ENG15_REQ__INVALIDATE_L2_PTES_MASK 0x00040000L
7613#define VM_INVALIDATE_ENG15_REQ__INVALIDATE_L2_PDE0_MASK 0x00080000L
7614#define VM_INVALIDATE_ENG15_REQ__INVALIDATE_L2_PDE1_MASK 0x00100000L
7615#define VM_INVALIDATE_ENG15_REQ__INVALIDATE_L2_PDE2_MASK 0x00200000L
7616#define VM_INVALIDATE_ENG15_REQ__INVALIDATE_L1_PTES_MASK 0x00400000L
7617#define VM_INVALIDATE_ENG15_REQ__CLEAR_PROTECTION_FAULT_STATUS_ADDR_MASK 0x00800000L
7618//VM_INVALIDATE_ENG16_REQ
7619#define VM_INVALIDATE_ENG16_REQ__PER_VMID_INVALIDATE_REQ__SHIFT 0x0
7620#define VM_INVALIDATE_ENG16_REQ__FLUSH_TYPE__SHIFT 0x10
7621#define VM_INVALIDATE_ENG16_REQ__INVALIDATE_L2_PTES__SHIFT 0x12
7622#define VM_INVALIDATE_ENG16_REQ__INVALIDATE_L2_PDE0__SHIFT 0x13
7623#define VM_INVALIDATE_ENG16_REQ__INVALIDATE_L2_PDE1__SHIFT 0x14
7624#define VM_INVALIDATE_ENG16_REQ__INVALIDATE_L2_PDE2__SHIFT 0x15
7625#define VM_INVALIDATE_ENG16_REQ__INVALIDATE_L1_PTES__SHIFT 0x16
7626#define VM_INVALIDATE_ENG16_REQ__CLEAR_PROTECTION_FAULT_STATUS_ADDR__SHIFT 0x17
7627#define VM_INVALIDATE_ENG16_REQ__PER_VMID_INVALIDATE_REQ_MASK 0x0000FFFFL
7628#define VM_INVALIDATE_ENG16_REQ__FLUSH_TYPE_MASK 0x00030000L
7629#define VM_INVALIDATE_ENG16_REQ__INVALIDATE_L2_PTES_MASK 0x00040000L
7630#define VM_INVALIDATE_ENG16_REQ__INVALIDATE_L2_PDE0_MASK 0x00080000L
7631#define VM_INVALIDATE_ENG16_REQ__INVALIDATE_L2_PDE1_MASK 0x00100000L
7632#define VM_INVALIDATE_ENG16_REQ__INVALIDATE_L2_PDE2_MASK 0x00200000L
7633#define VM_INVALIDATE_ENG16_REQ__INVALIDATE_L1_PTES_MASK 0x00400000L
7634#define VM_INVALIDATE_ENG16_REQ__CLEAR_PROTECTION_FAULT_STATUS_ADDR_MASK 0x00800000L
7635//VM_INVALIDATE_ENG17_REQ
7636#define VM_INVALIDATE_ENG17_REQ__PER_VMID_INVALIDATE_REQ__SHIFT 0x0
7637#define VM_INVALIDATE_ENG17_REQ__FLUSH_TYPE__SHIFT 0x10
7638#define VM_INVALIDATE_ENG17_REQ__INVALIDATE_L2_PTES__SHIFT 0x12
7639#define VM_INVALIDATE_ENG17_REQ__INVALIDATE_L2_PDE0__SHIFT 0x13
7640#define VM_INVALIDATE_ENG17_REQ__INVALIDATE_L2_PDE1__SHIFT 0x14
7641#define VM_INVALIDATE_ENG17_REQ__INVALIDATE_L2_PDE2__SHIFT 0x15
7642#define VM_INVALIDATE_ENG17_REQ__INVALIDATE_L1_PTES__SHIFT 0x16
7643#define VM_INVALIDATE_ENG17_REQ__CLEAR_PROTECTION_FAULT_STATUS_ADDR__SHIFT 0x17
7644#define VM_INVALIDATE_ENG17_REQ__PER_VMID_INVALIDATE_REQ_MASK 0x0000FFFFL
7645#define VM_INVALIDATE_ENG17_REQ__FLUSH_TYPE_MASK 0x00030000L
7646#define VM_INVALIDATE_ENG17_REQ__INVALIDATE_L2_PTES_MASK 0x00040000L
7647#define VM_INVALIDATE_ENG17_REQ__INVALIDATE_L2_PDE0_MASK 0x00080000L
7648#define VM_INVALIDATE_ENG17_REQ__INVALIDATE_L2_PDE1_MASK 0x00100000L
7649#define VM_INVALIDATE_ENG17_REQ__INVALIDATE_L2_PDE2_MASK 0x00200000L
7650#define VM_INVALIDATE_ENG17_REQ__INVALIDATE_L1_PTES_MASK 0x00400000L
7651#define VM_INVALIDATE_ENG17_REQ__CLEAR_PROTECTION_FAULT_STATUS_ADDR_MASK 0x00800000L
7652//VM_INVALIDATE_ENG0_ACK
7653#define VM_INVALIDATE_ENG0_ACK__PER_VMID_INVALIDATE_ACK__SHIFT 0x0
7654#define VM_INVALIDATE_ENG0_ACK__SEMAPHORE__SHIFT 0x10
7655#define VM_INVALIDATE_ENG0_ACK__PER_VMID_INVALIDATE_ACK_MASK 0x0000FFFFL
7656#define VM_INVALIDATE_ENG0_ACK__SEMAPHORE_MASK 0x00010000L
7657//VM_INVALIDATE_ENG1_ACK
7658#define VM_INVALIDATE_ENG1_ACK__PER_VMID_INVALIDATE_ACK__SHIFT 0x0
7659#define VM_INVALIDATE_ENG1_ACK__SEMAPHORE__SHIFT 0x10
7660#define VM_INVALIDATE_ENG1_ACK__PER_VMID_INVALIDATE_ACK_MASK 0x0000FFFFL
7661#define VM_INVALIDATE_ENG1_ACK__SEMAPHORE_MASK 0x00010000L
7662//VM_INVALIDATE_ENG2_ACK
7663#define VM_INVALIDATE_ENG2_ACK__PER_VMID_INVALIDATE_ACK__SHIFT 0x0
7664#define VM_INVALIDATE_ENG2_ACK__SEMAPHORE__SHIFT 0x10
7665#define VM_INVALIDATE_ENG2_ACK__PER_VMID_INVALIDATE_ACK_MASK 0x0000FFFFL
7666#define VM_INVALIDATE_ENG2_ACK__SEMAPHORE_MASK 0x00010000L
7667//VM_INVALIDATE_ENG3_ACK
7668#define VM_INVALIDATE_ENG3_ACK__PER_VMID_INVALIDATE_ACK__SHIFT 0x0
7669#define VM_INVALIDATE_ENG3_ACK__SEMAPHORE__SHIFT 0x10
7670#define VM_INVALIDATE_ENG3_ACK__PER_VMID_INVALIDATE_ACK_MASK 0x0000FFFFL
7671#define VM_INVALIDATE_ENG3_ACK__SEMAPHORE_MASK 0x00010000L
7672//VM_INVALIDATE_ENG4_ACK
7673#define VM_INVALIDATE_ENG4_ACK__PER_VMID_INVALIDATE_ACK__SHIFT 0x0
7674#define VM_INVALIDATE_ENG4_ACK__SEMAPHORE__SHIFT 0x10
7675#define VM_INVALIDATE_ENG4_ACK__PER_VMID_INVALIDATE_ACK_MASK 0x0000FFFFL
7676#define VM_INVALIDATE_ENG4_ACK__SEMAPHORE_MASK 0x00010000L
7677//VM_INVALIDATE_ENG5_ACK
7678#define VM_INVALIDATE_ENG5_ACK__PER_VMID_INVALIDATE_ACK__SHIFT 0x0
7679#define VM_INVALIDATE_ENG5_ACK__SEMAPHORE__SHIFT 0x10
7680#define VM_INVALIDATE_ENG5_ACK__PER_VMID_INVALIDATE_ACK_MASK 0x0000FFFFL
7681#define VM_INVALIDATE_ENG5_ACK__SEMAPHORE_MASK 0x00010000L
7682//VM_INVALIDATE_ENG6_ACK
7683#define VM_INVALIDATE_ENG6_ACK__PER_VMID_INVALIDATE_ACK__SHIFT 0x0
7684#define VM_INVALIDATE_ENG6_ACK__SEMAPHORE__SHIFT 0x10
7685#define VM_INVALIDATE_ENG6_ACK__PER_VMID_INVALIDATE_ACK_MASK 0x0000FFFFL
7686#define VM_INVALIDATE_ENG6_ACK__SEMAPHORE_MASK 0x00010000L
7687//VM_INVALIDATE_ENG7_ACK
7688#define VM_INVALIDATE_ENG7_ACK__PER_VMID_INVALIDATE_ACK__SHIFT 0x0
7689#define VM_INVALIDATE_ENG7_ACK__SEMAPHORE__SHIFT 0x10
7690#define VM_INVALIDATE_ENG7_ACK__PER_VMID_INVALIDATE_ACK_MASK 0x0000FFFFL
7691#define VM_INVALIDATE_ENG7_ACK__SEMAPHORE_MASK 0x00010000L
7692//VM_INVALIDATE_ENG8_ACK
7693#define VM_INVALIDATE_ENG8_ACK__PER_VMID_INVALIDATE_ACK__SHIFT 0x0
7694#define VM_INVALIDATE_ENG8_ACK__SEMAPHORE__SHIFT 0x10
7695#define VM_INVALIDATE_ENG8_ACK__PER_VMID_INVALIDATE_ACK_MASK 0x0000FFFFL
7696#define VM_INVALIDATE_ENG8_ACK__SEMAPHORE_MASK 0x00010000L
7697//VM_INVALIDATE_ENG9_ACK
7698#define VM_INVALIDATE_ENG9_ACK__PER_VMID_INVALIDATE_ACK__SHIFT 0x0
7699#define VM_INVALIDATE_ENG9_ACK__SEMAPHORE__SHIFT 0x10
7700#define VM_INVALIDATE_ENG9_ACK__PER_VMID_INVALIDATE_ACK_MASK 0x0000FFFFL
7701#define VM_INVALIDATE_ENG9_ACK__SEMAPHORE_MASK 0x00010000L
7702//VM_INVALIDATE_ENG10_ACK
7703#define VM_INVALIDATE_ENG10_ACK__PER_VMID_INVALIDATE_ACK__SHIFT 0x0
7704#define VM_INVALIDATE_ENG10_ACK__SEMAPHORE__SHIFT 0x10
7705#define VM_INVALIDATE_ENG10_ACK__PER_VMID_INVALIDATE_ACK_MASK 0x0000FFFFL
7706#define VM_INVALIDATE_ENG10_ACK__SEMAPHORE_MASK 0x00010000L
7707//VM_INVALIDATE_ENG11_ACK
7708#define VM_INVALIDATE_ENG11_ACK__PER_VMID_INVALIDATE_ACK__SHIFT 0x0
7709#define VM_INVALIDATE_ENG11_ACK__SEMAPHORE__SHIFT 0x10
7710#define VM_INVALIDATE_ENG11_ACK__PER_VMID_INVALIDATE_ACK_MASK 0x0000FFFFL
7711#define VM_INVALIDATE_ENG11_ACK__SEMAPHORE_MASK 0x00010000L
7712//VM_INVALIDATE_ENG12_ACK
7713#define VM_INVALIDATE_ENG12_ACK__PER_VMID_INVALIDATE_ACK__SHIFT 0x0
7714#define VM_INVALIDATE_ENG12_ACK__SEMAPHORE__SHIFT 0x10
7715#define VM_INVALIDATE_ENG12_ACK__PER_VMID_INVALIDATE_ACK_MASK 0x0000FFFFL
7716#define VM_INVALIDATE_ENG12_ACK__SEMAPHORE_MASK 0x00010000L
7717//VM_INVALIDATE_ENG13_ACK
7718#define VM_INVALIDATE_ENG13_ACK__PER_VMID_INVALIDATE_ACK__SHIFT 0x0
7719#define VM_INVALIDATE_ENG13_ACK__SEMAPHORE__SHIFT 0x10
7720#define VM_INVALIDATE_ENG13_ACK__PER_VMID_INVALIDATE_ACK_MASK 0x0000FFFFL
7721#define VM_INVALIDATE_ENG13_ACK__SEMAPHORE_MASK 0x00010000L
7722//VM_INVALIDATE_ENG14_ACK
7723#define VM_INVALIDATE_ENG14_ACK__PER_VMID_INVALIDATE_ACK__SHIFT 0x0
7724#define VM_INVALIDATE_ENG14_ACK__SEMAPHORE__SHIFT 0x10
7725#define VM_INVALIDATE_ENG14_ACK__PER_VMID_INVALIDATE_ACK_MASK 0x0000FFFFL
7726#define VM_INVALIDATE_ENG14_ACK__SEMAPHORE_MASK 0x00010000L
7727//VM_INVALIDATE_ENG15_ACK
7728#define VM_INVALIDATE_ENG15_ACK__PER_VMID_INVALIDATE_ACK__SHIFT 0x0
7729#define VM_INVALIDATE_ENG15_ACK__SEMAPHORE__SHIFT 0x10
7730#define VM_INVALIDATE_ENG15_ACK__PER_VMID_INVALIDATE_ACK_MASK 0x0000FFFFL
7731#define VM_INVALIDATE_ENG15_ACK__SEMAPHORE_MASK 0x00010000L
7732//VM_INVALIDATE_ENG16_ACK
7733#define VM_INVALIDATE_ENG16_ACK__PER_VMID_INVALIDATE_ACK__SHIFT 0x0
7734#define VM_INVALIDATE_ENG16_ACK__SEMAPHORE__SHIFT 0x10
7735#define VM_INVALIDATE_ENG16_ACK__PER_VMID_INVALIDATE_ACK_MASK 0x0000FFFFL
7736#define VM_INVALIDATE_ENG16_ACK__SEMAPHORE_MASK 0x00010000L
7737//VM_INVALIDATE_ENG17_ACK
7738#define VM_INVALIDATE_ENG17_ACK__PER_VMID_INVALIDATE_ACK__SHIFT 0x0
7739#define VM_INVALIDATE_ENG17_ACK__SEMAPHORE__SHIFT 0x10
7740#define VM_INVALIDATE_ENG17_ACK__PER_VMID_INVALIDATE_ACK_MASK 0x0000FFFFL
7741#define VM_INVALIDATE_ENG17_ACK__SEMAPHORE_MASK 0x00010000L
7742//VM_INVALIDATE_ENG0_ADDR_RANGE_LO32
7743#define VM_INVALIDATE_ENG0_ADDR_RANGE_LO32__S_BIT__SHIFT 0x0
7744#define VM_INVALIDATE_ENG0_ADDR_RANGE_LO32__LOGI_PAGE_ADDR_RANGE_LO31__SHIFT 0x1
7745#define VM_INVALIDATE_ENG0_ADDR_RANGE_LO32__S_BIT_MASK 0x00000001L
7746#define VM_INVALIDATE_ENG0_ADDR_RANGE_LO32__LOGI_PAGE_ADDR_RANGE_LO31_MASK 0xFFFFFFFEL
7747//VM_INVALIDATE_ENG0_ADDR_RANGE_HI32
7748#define VM_INVALIDATE_ENG0_ADDR_RANGE_HI32__LOGI_PAGE_ADDR_RANGE_HI5__SHIFT 0x0
7749#define VM_INVALIDATE_ENG0_ADDR_RANGE_HI32__LOGI_PAGE_ADDR_RANGE_HI5_MASK 0x0000001FL
7750//VM_INVALIDATE_ENG1_ADDR_RANGE_LO32
7751#define VM_INVALIDATE_ENG1_ADDR_RANGE_LO32__S_BIT__SHIFT 0x0
7752#define VM_INVALIDATE_ENG1_ADDR_RANGE_LO32__LOGI_PAGE_ADDR_RANGE_LO31__SHIFT 0x1
7753#define VM_INVALIDATE_ENG1_ADDR_RANGE_LO32__S_BIT_MASK 0x00000001L
7754#define VM_INVALIDATE_ENG1_ADDR_RANGE_LO32__LOGI_PAGE_ADDR_RANGE_LO31_MASK 0xFFFFFFFEL
7755//VM_INVALIDATE_ENG1_ADDR_RANGE_HI32
7756#define VM_INVALIDATE_ENG1_ADDR_RANGE_HI32__LOGI_PAGE_ADDR_RANGE_HI5__SHIFT 0x0
7757#define VM_INVALIDATE_ENG1_ADDR_RANGE_HI32__LOGI_PAGE_ADDR_RANGE_HI5_MASK 0x0000001FL
7758//VM_INVALIDATE_ENG2_ADDR_RANGE_LO32
7759#define VM_INVALIDATE_ENG2_ADDR_RANGE_LO32__S_BIT__SHIFT 0x0
7760#define VM_INVALIDATE_ENG2_ADDR_RANGE_LO32__LOGI_PAGE_ADDR_RANGE_LO31__SHIFT 0x1
7761#define VM_INVALIDATE_ENG2_ADDR_RANGE_LO32__S_BIT_MASK 0x00000001L
7762#define VM_INVALIDATE_ENG2_ADDR_RANGE_LO32__LOGI_PAGE_ADDR_RANGE_LO31_MASK 0xFFFFFFFEL
7763//VM_INVALIDATE_ENG2_ADDR_RANGE_HI32
7764#define VM_INVALIDATE_ENG2_ADDR_RANGE_HI32__LOGI_PAGE_ADDR_RANGE_HI5__SHIFT 0x0
7765#define VM_INVALIDATE_ENG2_ADDR_RANGE_HI32__LOGI_PAGE_ADDR_RANGE_HI5_MASK 0x0000001FL
7766//VM_INVALIDATE_ENG3_ADDR_RANGE_LO32
7767#define VM_INVALIDATE_ENG3_ADDR_RANGE_LO32__S_BIT__SHIFT 0x0
7768#define VM_INVALIDATE_ENG3_ADDR_RANGE_LO32__LOGI_PAGE_ADDR_RANGE_LO31__SHIFT 0x1
7769#define VM_INVALIDATE_ENG3_ADDR_RANGE_LO32__S_BIT_MASK 0x00000001L
7770#define VM_INVALIDATE_ENG3_ADDR_RANGE_LO32__LOGI_PAGE_ADDR_RANGE_LO31_MASK 0xFFFFFFFEL
7771//VM_INVALIDATE_ENG3_ADDR_RANGE_HI32
7772#define VM_INVALIDATE_ENG3_ADDR_RANGE_HI32__LOGI_PAGE_ADDR_RANGE_HI5__SHIFT 0x0
7773#define VM_INVALIDATE_ENG3_ADDR_RANGE_HI32__LOGI_PAGE_ADDR_RANGE_HI5_MASK 0x0000001FL
7774//VM_INVALIDATE_ENG4_ADDR_RANGE_LO32
7775#define VM_INVALIDATE_ENG4_ADDR_RANGE_LO32__S_BIT__SHIFT 0x0
7776#define VM_INVALIDATE_ENG4_ADDR_RANGE_LO32__LOGI_PAGE_ADDR_RANGE_LO31__SHIFT 0x1
7777#define VM_INVALIDATE_ENG4_ADDR_RANGE_LO32__S_BIT_MASK 0x00000001L
7778#define VM_INVALIDATE_ENG4_ADDR_RANGE_LO32__LOGI_PAGE_ADDR_RANGE_LO31_MASK 0xFFFFFFFEL
7779//VM_INVALIDATE_ENG4_ADDR_RANGE_HI32
7780#define VM_INVALIDATE_ENG4_ADDR_RANGE_HI32__LOGI_PAGE_ADDR_RANGE_HI5__SHIFT 0x0
7781#define VM_INVALIDATE_ENG4_ADDR_RANGE_HI32__LOGI_PAGE_ADDR_RANGE_HI5_MASK 0x0000001FL
7782//VM_INVALIDATE_ENG5_ADDR_RANGE_LO32
7783#define VM_INVALIDATE_ENG5_ADDR_RANGE_LO32__S_BIT__SHIFT 0x0
7784#define VM_INVALIDATE_ENG5_ADDR_RANGE_LO32__LOGI_PAGE_ADDR_RANGE_LO31__SHIFT 0x1
7785#define VM_INVALIDATE_ENG5_ADDR_RANGE_LO32__S_BIT_MASK 0x00000001L
7786#define VM_INVALIDATE_ENG5_ADDR_RANGE_LO32__LOGI_PAGE_ADDR_RANGE_LO31_MASK 0xFFFFFFFEL
7787//VM_INVALIDATE_ENG5_ADDR_RANGE_HI32
7788#define VM_INVALIDATE_ENG5_ADDR_RANGE_HI32__LOGI_PAGE_ADDR_RANGE_HI5__SHIFT 0x0
7789#define VM_INVALIDATE_ENG5_ADDR_RANGE_HI32__LOGI_PAGE_ADDR_RANGE_HI5_MASK 0x0000001FL
7790//VM_INVALIDATE_ENG6_ADDR_RANGE_LO32
7791#define VM_INVALIDATE_ENG6_ADDR_RANGE_LO32__S_BIT__SHIFT 0x0
7792#define VM_INVALIDATE_ENG6_ADDR_RANGE_LO32__LOGI_PAGE_ADDR_RANGE_LO31__SHIFT 0x1
7793#define VM_INVALIDATE_ENG6_ADDR_RANGE_LO32__S_BIT_MASK 0x00000001L
7794#define VM_INVALIDATE_ENG6_ADDR_RANGE_LO32__LOGI_PAGE_ADDR_RANGE_LO31_MASK 0xFFFFFFFEL
7795//VM_INVALIDATE_ENG6_ADDR_RANGE_HI32
7796#define VM_INVALIDATE_ENG6_ADDR_RANGE_HI32__LOGI_PAGE_ADDR_RANGE_HI5__SHIFT 0x0
7797#define VM_INVALIDATE_ENG6_ADDR_RANGE_HI32__LOGI_PAGE_ADDR_RANGE_HI5_MASK 0x0000001FL
7798//VM_INVALIDATE_ENG7_ADDR_RANGE_LO32
7799#define VM_INVALIDATE_ENG7_ADDR_RANGE_LO32__S_BIT__SHIFT 0x0
7800#define VM_INVALIDATE_ENG7_ADDR_RANGE_LO32__LOGI_PAGE_ADDR_RANGE_LO31__SHIFT 0x1
7801#define VM_INVALIDATE_ENG7_ADDR_RANGE_LO32__S_BIT_MASK 0x00000001L
7802#define VM_INVALIDATE_ENG7_ADDR_RANGE_LO32__LOGI_PAGE_ADDR_RANGE_LO31_MASK 0xFFFFFFFEL
7803//VM_INVALIDATE_ENG7_ADDR_RANGE_HI32
7804#define VM_INVALIDATE_ENG7_ADDR_RANGE_HI32__LOGI_PAGE_ADDR_RANGE_HI5__SHIFT 0x0
7805#define VM_INVALIDATE_ENG7_ADDR_RANGE_HI32__LOGI_PAGE_ADDR_RANGE_HI5_MASK 0x0000001FL
7806//VM_INVALIDATE_ENG8_ADDR_RANGE_LO32
7807#define VM_INVALIDATE_ENG8_ADDR_RANGE_LO32__S_BIT__SHIFT 0x0
7808#define VM_INVALIDATE_ENG8_ADDR_RANGE_LO32__LOGI_PAGE_ADDR_RANGE_LO31__SHIFT 0x1
7809#define VM_INVALIDATE_ENG8_ADDR_RANGE_LO32__S_BIT_MASK 0x00000001L
7810#define VM_INVALIDATE_ENG8_ADDR_RANGE_LO32__LOGI_PAGE_ADDR_RANGE_LO31_MASK 0xFFFFFFFEL
7811//VM_INVALIDATE_ENG8_ADDR_RANGE_HI32
7812#define VM_INVALIDATE_ENG8_ADDR_RANGE_HI32__LOGI_PAGE_ADDR_RANGE_HI5__SHIFT 0x0
7813#define VM_INVALIDATE_ENG8_ADDR_RANGE_HI32__LOGI_PAGE_ADDR_RANGE_HI5_MASK 0x0000001FL
7814//VM_INVALIDATE_ENG9_ADDR_RANGE_LO32
7815#define VM_INVALIDATE_ENG9_ADDR_RANGE_LO32__S_BIT__SHIFT 0x0
7816#define VM_INVALIDATE_ENG9_ADDR_RANGE_LO32__LOGI_PAGE_ADDR_RANGE_LO31__SHIFT 0x1
7817#define VM_INVALIDATE_ENG9_ADDR_RANGE_LO32__S_BIT_MASK 0x00000001L
7818#define VM_INVALIDATE_ENG9_ADDR_RANGE_LO32__LOGI_PAGE_ADDR_RANGE_LO31_MASK 0xFFFFFFFEL
7819//VM_INVALIDATE_ENG9_ADDR_RANGE_HI32
7820#define VM_INVALIDATE_ENG9_ADDR_RANGE_HI32__LOGI_PAGE_ADDR_RANGE_HI5__SHIFT 0x0
7821#define VM_INVALIDATE_ENG9_ADDR_RANGE_HI32__LOGI_PAGE_ADDR_RANGE_HI5_MASK 0x0000001FL
7822//VM_INVALIDATE_ENG10_ADDR_RANGE_LO32
7823#define VM_INVALIDATE_ENG10_ADDR_RANGE_LO32__S_BIT__SHIFT 0x0
7824#define VM_INVALIDATE_ENG10_ADDR_RANGE_LO32__LOGI_PAGE_ADDR_RANGE_LO31__SHIFT 0x1
7825#define VM_INVALIDATE_ENG10_ADDR_RANGE_LO32__S_BIT_MASK 0x00000001L
7826#define VM_INVALIDATE_ENG10_ADDR_RANGE_LO32__LOGI_PAGE_ADDR_RANGE_LO31_MASK 0xFFFFFFFEL
7827//VM_INVALIDATE_ENG10_ADDR_RANGE_HI32
7828#define VM_INVALIDATE_ENG10_ADDR_RANGE_HI32__LOGI_PAGE_ADDR_RANGE_HI5__SHIFT 0x0
7829#define VM_INVALIDATE_ENG10_ADDR_RANGE_HI32__LOGI_PAGE_ADDR_RANGE_HI5_MASK 0x0000001FL
7830//VM_INVALIDATE_ENG11_ADDR_RANGE_LO32
7831#define VM_INVALIDATE_ENG11_ADDR_RANGE_LO32__S_BIT__SHIFT 0x0
7832#define VM_INVALIDATE_ENG11_ADDR_RANGE_LO32__LOGI_PAGE_ADDR_RANGE_LO31__SHIFT 0x1
7833#define VM_INVALIDATE_ENG11_ADDR_RANGE_LO32__S_BIT_MASK 0x00000001L
7834#define VM_INVALIDATE_ENG11_ADDR_RANGE_LO32__LOGI_PAGE_ADDR_RANGE_LO31_MASK 0xFFFFFFFEL
7835//VM_INVALIDATE_ENG11_ADDR_RANGE_HI32
7836#define VM_INVALIDATE_ENG11_ADDR_RANGE_HI32__LOGI_PAGE_ADDR_RANGE_HI5__SHIFT 0x0
7837#define VM_INVALIDATE_ENG11_ADDR_RANGE_HI32__LOGI_PAGE_ADDR_RANGE_HI5_MASK 0x0000001FL
7838//VM_INVALIDATE_ENG12_ADDR_RANGE_LO32
7839#define VM_INVALIDATE_ENG12_ADDR_RANGE_LO32__S_BIT__SHIFT 0x0
7840#define VM_INVALIDATE_ENG12_ADDR_RANGE_LO32__LOGI_PAGE_ADDR_RANGE_LO31__SHIFT 0x1
7841#define VM_INVALIDATE_ENG12_ADDR_RANGE_LO32__S_BIT_MASK 0x00000001L
7842#define VM_INVALIDATE_ENG12_ADDR_RANGE_LO32__LOGI_PAGE_ADDR_RANGE_LO31_MASK 0xFFFFFFFEL
7843//VM_INVALIDATE_ENG12_ADDR_RANGE_HI32
7844#define VM_INVALIDATE_ENG12_ADDR_RANGE_HI32__LOGI_PAGE_ADDR_RANGE_HI5__SHIFT 0x0
7845#define VM_INVALIDATE_ENG12_ADDR_RANGE_HI32__LOGI_PAGE_ADDR_RANGE_HI5_MASK 0x0000001FL
7846//VM_INVALIDATE_ENG13_ADDR_RANGE_LO32
7847#define VM_INVALIDATE_ENG13_ADDR_RANGE_LO32__S_BIT__SHIFT 0x0
7848#define VM_INVALIDATE_ENG13_ADDR_RANGE_LO32__LOGI_PAGE_ADDR_RANGE_LO31__SHIFT 0x1
7849#define VM_INVALIDATE_ENG13_ADDR_RANGE_LO32__S_BIT_MASK 0x00000001L
7850#define VM_INVALIDATE_ENG13_ADDR_RANGE_LO32__LOGI_PAGE_ADDR_RANGE_LO31_MASK 0xFFFFFFFEL
7851//VM_INVALIDATE_ENG13_ADDR_RANGE_HI32
7852#define VM_INVALIDATE_ENG13_ADDR_RANGE_HI32__LOGI_PAGE_ADDR_RANGE_HI5__SHIFT 0x0
7853#define VM_INVALIDATE_ENG13_ADDR_RANGE_HI32__LOGI_PAGE_ADDR_RANGE_HI5_MASK 0x0000001FL
7854//VM_INVALIDATE_ENG14_ADDR_RANGE_LO32
7855#define VM_INVALIDATE_ENG14_ADDR_RANGE_LO32__S_BIT__SHIFT 0x0
7856#define VM_INVALIDATE_ENG14_ADDR_RANGE_LO32__LOGI_PAGE_ADDR_RANGE_LO31__SHIFT 0x1
7857#define VM_INVALIDATE_ENG14_ADDR_RANGE_LO32__S_BIT_MASK 0x00000001L
7858#define VM_INVALIDATE_ENG14_ADDR_RANGE_LO32__LOGI_PAGE_ADDR_RANGE_LO31_MASK 0xFFFFFFFEL
7859//VM_INVALIDATE_ENG14_ADDR_RANGE_HI32
7860#define VM_INVALIDATE_ENG14_ADDR_RANGE_HI32__LOGI_PAGE_ADDR_RANGE_HI5__SHIFT 0x0
7861#define VM_INVALIDATE_ENG14_ADDR_RANGE_HI32__LOGI_PAGE_ADDR_RANGE_HI5_MASK 0x0000001FL
7862//VM_INVALIDATE_ENG15_ADDR_RANGE_LO32
7863#define VM_INVALIDATE_ENG15_ADDR_RANGE_LO32__S_BIT__SHIFT 0x0
7864#define VM_INVALIDATE_ENG15_ADDR_RANGE_LO32__LOGI_PAGE_ADDR_RANGE_LO31__SHIFT 0x1
7865#define VM_INVALIDATE_ENG15_ADDR_RANGE_LO32__S_BIT_MASK 0x00000001L
7866#define VM_INVALIDATE_ENG15_ADDR_RANGE_LO32__LOGI_PAGE_ADDR_RANGE_LO31_MASK 0xFFFFFFFEL
7867//VM_INVALIDATE_ENG15_ADDR_RANGE_HI32
7868#define VM_INVALIDATE_ENG15_ADDR_RANGE_HI32__LOGI_PAGE_ADDR_RANGE_HI5__SHIFT 0x0
7869#define VM_INVALIDATE_ENG15_ADDR_RANGE_HI32__LOGI_PAGE_ADDR_RANGE_HI5_MASK 0x0000001FL
7870//VM_INVALIDATE_ENG16_ADDR_RANGE_LO32
7871#define VM_INVALIDATE_ENG16_ADDR_RANGE_LO32__S_BIT__SHIFT 0x0
7872#define VM_INVALIDATE_ENG16_ADDR_RANGE_LO32__LOGI_PAGE_ADDR_RANGE_LO31__SHIFT 0x1
7873#define VM_INVALIDATE_ENG16_ADDR_RANGE_LO32__S_BIT_MASK 0x00000001L
7874#define VM_INVALIDATE_ENG16_ADDR_RANGE_LO32__LOGI_PAGE_ADDR_RANGE_LO31_MASK 0xFFFFFFFEL
7875//VM_INVALIDATE_ENG16_ADDR_RANGE_HI32
7876#define VM_INVALIDATE_ENG16_ADDR_RANGE_HI32__LOGI_PAGE_ADDR_RANGE_HI5__SHIFT 0x0
7877#define VM_INVALIDATE_ENG16_ADDR_RANGE_HI32__LOGI_PAGE_ADDR_RANGE_HI5_MASK 0x0000001FL
7878//VM_INVALIDATE_ENG17_ADDR_RANGE_LO32
7879#define VM_INVALIDATE_ENG17_ADDR_RANGE_LO32__S_BIT__SHIFT 0x0
7880#define VM_INVALIDATE_ENG17_ADDR_RANGE_LO32__LOGI_PAGE_ADDR_RANGE_LO31__SHIFT 0x1
7881#define VM_INVALIDATE_ENG17_ADDR_RANGE_LO32__S_BIT_MASK 0x00000001L
7882#define VM_INVALIDATE_ENG17_ADDR_RANGE_LO32__LOGI_PAGE_ADDR_RANGE_LO31_MASK 0xFFFFFFFEL
7883//VM_INVALIDATE_ENG17_ADDR_RANGE_HI32
7884#define VM_INVALIDATE_ENG17_ADDR_RANGE_HI32__LOGI_PAGE_ADDR_RANGE_HI5__SHIFT 0x0
7885#define VM_INVALIDATE_ENG17_ADDR_RANGE_HI32__LOGI_PAGE_ADDR_RANGE_HI5_MASK 0x0000001FL
7886//VM_CONTEXT0_PAGE_TABLE_BASE_ADDR_LO32
7887#define VM_CONTEXT0_PAGE_TABLE_BASE_ADDR_LO32__PAGE_DIRECTORY_ENTRY_LO32__SHIFT 0x0
7888#define VM_CONTEXT0_PAGE_TABLE_BASE_ADDR_LO32__PAGE_DIRECTORY_ENTRY_LO32_MASK 0xFFFFFFFFL
7889//VM_CONTEXT0_PAGE_TABLE_BASE_ADDR_HI32
7890#define VM_CONTEXT0_PAGE_TABLE_BASE_ADDR_HI32__PAGE_DIRECTORY_ENTRY_HI32__SHIFT 0x0
7891#define VM_CONTEXT0_PAGE_TABLE_BASE_ADDR_HI32__PAGE_DIRECTORY_ENTRY_HI32_MASK 0xFFFFFFFFL
7892//VM_CONTEXT1_PAGE_TABLE_BASE_ADDR_LO32
7893#define VM_CONTEXT1_PAGE_TABLE_BASE_ADDR_LO32__PAGE_DIRECTORY_ENTRY_LO32__SHIFT 0x0
7894#define VM_CONTEXT1_PAGE_TABLE_BASE_ADDR_LO32__PAGE_DIRECTORY_ENTRY_LO32_MASK 0xFFFFFFFFL
7895//VM_CONTEXT1_PAGE_TABLE_BASE_ADDR_HI32
7896#define VM_CONTEXT1_PAGE_TABLE_BASE_ADDR_HI32__PAGE_DIRECTORY_ENTRY_HI32__SHIFT 0x0
7897#define VM_CONTEXT1_PAGE_TABLE_BASE_ADDR_HI32__PAGE_DIRECTORY_ENTRY_HI32_MASK 0xFFFFFFFFL
7898//VM_CONTEXT2_PAGE_TABLE_BASE_ADDR_LO32
7899#define VM_CONTEXT2_PAGE_TABLE_BASE_ADDR_LO32__PAGE_DIRECTORY_ENTRY_LO32__SHIFT 0x0
7900#define VM_CONTEXT2_PAGE_TABLE_BASE_ADDR_LO32__PAGE_DIRECTORY_ENTRY_LO32_MASK 0xFFFFFFFFL
7901//VM_CONTEXT2_PAGE_TABLE_BASE_ADDR_HI32
7902#define VM_CONTEXT2_PAGE_TABLE_BASE_ADDR_HI32__PAGE_DIRECTORY_ENTRY_HI32__SHIFT 0x0
7903#define VM_CONTEXT2_PAGE_TABLE_BASE_ADDR_HI32__PAGE_DIRECTORY_ENTRY_HI32_MASK 0xFFFFFFFFL
7904//VM_CONTEXT3_PAGE_TABLE_BASE_ADDR_LO32
7905#define VM_CONTEXT3_PAGE_TABLE_BASE_ADDR_LO32__PAGE_DIRECTORY_ENTRY_LO32__SHIFT 0x0
7906#define VM_CONTEXT3_PAGE_TABLE_BASE_ADDR_LO32__PAGE_DIRECTORY_ENTRY_LO32_MASK 0xFFFFFFFFL
7907//VM_CONTEXT3_PAGE_TABLE_BASE_ADDR_HI32
7908#define VM_CONTEXT3_PAGE_TABLE_BASE_ADDR_HI32__PAGE_DIRECTORY_ENTRY_HI32__SHIFT 0x0
7909#define VM_CONTEXT3_PAGE_TABLE_BASE_ADDR_HI32__PAGE_DIRECTORY_ENTRY_HI32_MASK 0xFFFFFFFFL
7910//VM_CONTEXT4_PAGE_TABLE_BASE_ADDR_LO32
7911#define VM_CONTEXT4_PAGE_TABLE_BASE_ADDR_LO32__PAGE_DIRECTORY_ENTRY_LO32__SHIFT 0x0
7912#define VM_CONTEXT4_PAGE_TABLE_BASE_ADDR_LO32__PAGE_DIRECTORY_ENTRY_LO32_MASK 0xFFFFFFFFL
7913//VM_CONTEXT4_PAGE_TABLE_BASE_ADDR_HI32
7914#define VM_CONTEXT4_PAGE_TABLE_BASE_ADDR_HI32__PAGE_DIRECTORY_ENTRY_HI32__SHIFT 0x0
7915#define VM_CONTEXT4_PAGE_TABLE_BASE_ADDR_HI32__PAGE_DIRECTORY_ENTRY_HI32_MASK 0xFFFFFFFFL
7916//VM_CONTEXT5_PAGE_TABLE_BASE_ADDR_LO32
7917#define VM_CONTEXT5_PAGE_TABLE_BASE_ADDR_LO32__PAGE_DIRECTORY_ENTRY_LO32__SHIFT 0x0
7918#define VM_CONTEXT5_PAGE_TABLE_BASE_ADDR_LO32__PAGE_DIRECTORY_ENTRY_LO32_MASK 0xFFFFFFFFL
7919//VM_CONTEXT5_PAGE_TABLE_BASE_ADDR_HI32
7920#define VM_CONTEXT5_PAGE_TABLE_BASE_ADDR_HI32__PAGE_DIRECTORY_ENTRY_HI32__SHIFT 0x0
7921#define VM_CONTEXT5_PAGE_TABLE_BASE_ADDR_HI32__PAGE_DIRECTORY_ENTRY_HI32_MASK 0xFFFFFFFFL
7922//VM_CONTEXT6_PAGE_TABLE_BASE_ADDR_LO32
7923#define VM_CONTEXT6_PAGE_TABLE_BASE_ADDR_LO32__PAGE_DIRECTORY_ENTRY_LO32__SHIFT 0x0
7924#define VM_CONTEXT6_PAGE_TABLE_BASE_ADDR_LO32__PAGE_DIRECTORY_ENTRY_LO32_MASK 0xFFFFFFFFL
7925//VM_CONTEXT6_PAGE_TABLE_BASE_ADDR_HI32
7926#define VM_CONTEXT6_PAGE_TABLE_BASE_ADDR_HI32__PAGE_DIRECTORY_ENTRY_HI32__SHIFT 0x0
7927#define VM_CONTEXT6_PAGE_TABLE_BASE_ADDR_HI32__PAGE_DIRECTORY_ENTRY_HI32_MASK 0xFFFFFFFFL
7928//VM_CONTEXT7_PAGE_TABLE_BASE_ADDR_LO32
7929#define VM_CONTEXT7_PAGE_TABLE_BASE_ADDR_LO32__PAGE_DIRECTORY_ENTRY_LO32__SHIFT 0x0
7930#define VM_CONTEXT7_PAGE_TABLE_BASE_ADDR_LO32__PAGE_DIRECTORY_ENTRY_LO32_MASK 0xFFFFFFFFL
7931//VM_CONTEXT7_PAGE_TABLE_BASE_ADDR_HI32
7932#define VM_CONTEXT7_PAGE_TABLE_BASE_ADDR_HI32__PAGE_DIRECTORY_ENTRY_HI32__SHIFT 0x0
7933#define VM_CONTEXT7_PAGE_TABLE_BASE_ADDR_HI32__PAGE_DIRECTORY_ENTRY_HI32_MASK 0xFFFFFFFFL
7934//VM_CONTEXT8_PAGE_TABLE_BASE_ADDR_LO32
7935#define VM_CONTEXT8_PAGE_TABLE_BASE_ADDR_LO32__PAGE_DIRECTORY_ENTRY_LO32__SHIFT 0x0
7936#define VM_CONTEXT8_PAGE_TABLE_BASE_ADDR_LO32__PAGE_DIRECTORY_ENTRY_LO32_MASK 0xFFFFFFFFL
7937//VM_CONTEXT8_PAGE_TABLE_BASE_ADDR_HI32
7938#define VM_CONTEXT8_PAGE_TABLE_BASE_ADDR_HI32__PAGE_DIRECTORY_ENTRY_HI32__SHIFT 0x0
7939#define VM_CONTEXT8_PAGE_TABLE_BASE_ADDR_HI32__PAGE_DIRECTORY_ENTRY_HI32_MASK 0xFFFFFFFFL
7940//VM_CONTEXT9_PAGE_TABLE_BASE_ADDR_LO32
7941#define VM_CONTEXT9_PAGE_TABLE_BASE_ADDR_LO32__PAGE_DIRECTORY_ENTRY_LO32__SHIFT 0x0
7942#define VM_CONTEXT9_PAGE_TABLE_BASE_ADDR_LO32__PAGE_DIRECTORY_ENTRY_LO32_MASK 0xFFFFFFFFL
7943//VM_CONTEXT9_PAGE_TABLE_BASE_ADDR_HI32
7944#define VM_CONTEXT9_PAGE_TABLE_BASE_ADDR_HI32__PAGE_DIRECTORY_ENTRY_HI32__SHIFT 0x0
7945#define VM_CONTEXT9_PAGE_TABLE_BASE_ADDR_HI32__PAGE_DIRECTORY_ENTRY_HI32_MASK 0xFFFFFFFFL
7946//VM_CONTEXT10_PAGE_TABLE_BASE_ADDR_LO32
7947#define VM_CONTEXT10_PAGE_TABLE_BASE_ADDR_LO32__PAGE_DIRECTORY_ENTRY_LO32__SHIFT 0x0
7948#define VM_CONTEXT10_PAGE_TABLE_BASE_ADDR_LO32__PAGE_DIRECTORY_ENTRY_LO32_MASK 0xFFFFFFFFL
7949//VM_CONTEXT10_PAGE_TABLE_BASE_ADDR_HI32
7950#define VM_CONTEXT10_PAGE_TABLE_BASE_ADDR_HI32__PAGE_DIRECTORY_ENTRY_HI32__SHIFT 0x0
7951#define VM_CONTEXT10_PAGE_TABLE_BASE_ADDR_HI32__PAGE_DIRECTORY_ENTRY_HI32_MASK 0xFFFFFFFFL
7952//VM_CONTEXT11_PAGE_TABLE_BASE_ADDR_LO32
7953#define VM_CONTEXT11_PAGE_TABLE_BASE_ADDR_LO32__PAGE_DIRECTORY_ENTRY_LO32__SHIFT 0x0
7954#define VM_CONTEXT11_PAGE_TABLE_BASE_ADDR_LO32__PAGE_DIRECTORY_ENTRY_LO32_MASK 0xFFFFFFFFL
7955//VM_CONTEXT11_PAGE_TABLE_BASE_ADDR_HI32
7956#define VM_CONTEXT11_PAGE_TABLE_BASE_ADDR_HI32__PAGE_DIRECTORY_ENTRY_HI32__SHIFT 0x0
7957#define VM_CONTEXT11_PAGE_TABLE_BASE_ADDR_HI32__PAGE_DIRECTORY_ENTRY_HI32_MASK 0xFFFFFFFFL
7958//VM_CONTEXT12_PAGE_TABLE_BASE_ADDR_LO32
7959#define VM_CONTEXT12_PAGE_TABLE_BASE_ADDR_LO32__PAGE_DIRECTORY_ENTRY_LO32__SHIFT 0x0
7960#define VM_CONTEXT12_PAGE_TABLE_BASE_ADDR_LO32__PAGE_DIRECTORY_ENTRY_LO32_MASK 0xFFFFFFFFL
7961//VM_CONTEXT12_PAGE_TABLE_BASE_ADDR_HI32
7962#define VM_CONTEXT12_PAGE_TABLE_BASE_ADDR_HI32__PAGE_DIRECTORY_ENTRY_HI32__SHIFT 0x0
7963#define VM_CONTEXT12_PAGE_TABLE_BASE_ADDR_HI32__PAGE_DIRECTORY_ENTRY_HI32_MASK 0xFFFFFFFFL
7964//VM_CONTEXT13_PAGE_TABLE_BASE_ADDR_LO32
7965#define VM_CONTEXT13_PAGE_TABLE_BASE_ADDR_LO32__PAGE_DIRECTORY_ENTRY_LO32__SHIFT 0x0
7966#define VM_CONTEXT13_PAGE_TABLE_BASE_ADDR_LO32__PAGE_DIRECTORY_ENTRY_LO32_MASK 0xFFFFFFFFL
7967//VM_CONTEXT13_PAGE_TABLE_BASE_ADDR_HI32
7968#define VM_CONTEXT13_PAGE_TABLE_BASE_ADDR_HI32__PAGE_DIRECTORY_ENTRY_HI32__SHIFT 0x0
7969#define VM_CONTEXT13_PAGE_TABLE_BASE_ADDR_HI32__PAGE_DIRECTORY_ENTRY_HI32_MASK 0xFFFFFFFFL
7970//VM_CONTEXT14_PAGE_TABLE_BASE_ADDR_LO32
7971#define VM_CONTEXT14_PAGE_TABLE_BASE_ADDR_LO32__PAGE_DIRECTORY_ENTRY_LO32__SHIFT 0x0
7972#define VM_CONTEXT14_PAGE_TABLE_BASE_ADDR_LO32__PAGE_DIRECTORY_ENTRY_LO32_MASK 0xFFFFFFFFL
7973//VM_CONTEXT14_PAGE_TABLE_BASE_ADDR_HI32
7974#define VM_CONTEXT14_PAGE_TABLE_BASE_ADDR_HI32__PAGE_DIRECTORY_ENTRY_HI32__SHIFT 0x0
7975#define VM_CONTEXT14_PAGE_TABLE_BASE_ADDR_HI32__PAGE_DIRECTORY_ENTRY_HI32_MASK 0xFFFFFFFFL
7976//VM_CONTEXT15_PAGE_TABLE_BASE_ADDR_LO32
7977#define VM_CONTEXT15_PAGE_TABLE_BASE_ADDR_LO32__PAGE_DIRECTORY_ENTRY_LO32__SHIFT 0x0
7978#define VM_CONTEXT15_PAGE_TABLE_BASE_ADDR_LO32__PAGE_DIRECTORY_ENTRY_LO32_MASK 0xFFFFFFFFL
7979//VM_CONTEXT15_PAGE_TABLE_BASE_ADDR_HI32
7980#define VM_CONTEXT15_PAGE_TABLE_BASE_ADDR_HI32__PAGE_DIRECTORY_ENTRY_HI32__SHIFT 0x0
7981#define VM_CONTEXT15_PAGE_TABLE_BASE_ADDR_HI32__PAGE_DIRECTORY_ENTRY_HI32_MASK 0xFFFFFFFFL
7982//VM_CONTEXT0_PAGE_TABLE_START_ADDR_LO32
7983#define VM_CONTEXT0_PAGE_TABLE_START_ADDR_LO32__LOGICAL_PAGE_NUMBER_LO32__SHIFT 0x0
7984#define VM_CONTEXT0_PAGE_TABLE_START_ADDR_LO32__LOGICAL_PAGE_NUMBER_LO32_MASK 0xFFFFFFFFL
7985//VM_CONTEXT0_PAGE_TABLE_START_ADDR_HI32
7986#define VM_CONTEXT0_PAGE_TABLE_START_ADDR_HI32__LOGICAL_PAGE_NUMBER_HI4__SHIFT 0x0
7987#define VM_CONTEXT0_PAGE_TABLE_START_ADDR_HI32__LOGICAL_PAGE_NUMBER_HI4_MASK 0x0000000FL
7988//VM_CONTEXT1_PAGE_TABLE_START_ADDR_LO32
7989#define VM_CONTEXT1_PAGE_TABLE_START_ADDR_LO32__LOGICAL_PAGE_NUMBER_LO32__SHIFT 0x0
7990#define VM_CONTEXT1_PAGE_TABLE_START_ADDR_LO32__LOGICAL_PAGE_NUMBER_LO32_MASK 0xFFFFFFFFL
7991//VM_CONTEXT1_PAGE_TABLE_START_ADDR_HI32
7992#define VM_CONTEXT1_PAGE_TABLE_START_ADDR_HI32__LOGICAL_PAGE_NUMBER_HI4__SHIFT 0x0
7993#define VM_CONTEXT1_PAGE_TABLE_START_ADDR_HI32__LOGICAL_PAGE_NUMBER_HI4_MASK 0x0000000FL
7994//VM_CONTEXT2_PAGE_TABLE_START_ADDR_LO32
7995#define VM_CONTEXT2_PAGE_TABLE_START_ADDR_LO32__LOGICAL_PAGE_NUMBER_LO32__SHIFT 0x0
7996#define VM_CONTEXT2_PAGE_TABLE_START_ADDR_LO32__LOGICAL_PAGE_NUMBER_LO32_MASK 0xFFFFFFFFL
7997//VM_CONTEXT2_PAGE_TABLE_START_ADDR_HI32
7998#define VM_CONTEXT2_PAGE_TABLE_START_ADDR_HI32__LOGICAL_PAGE_NUMBER_HI4__SHIFT 0x0
7999#define VM_CONTEXT2_PAGE_TABLE_START_ADDR_HI32__LOGICAL_PAGE_NUMBER_HI4_MASK 0x0000000FL
8000//VM_CONTEXT3_PAGE_TABLE_START_ADDR_LO32
8001#define VM_CONTEXT3_PAGE_TABLE_START_ADDR_LO32__LOGICAL_PAGE_NUMBER_LO32__SHIFT 0x0
8002#define VM_CONTEXT3_PAGE_TABLE_START_ADDR_LO32__LOGICAL_PAGE_NUMBER_LO32_MASK 0xFFFFFFFFL
8003//VM_CONTEXT3_PAGE_TABLE_START_ADDR_HI32
8004#define VM_CONTEXT3_PAGE_TABLE_START_ADDR_HI32__LOGICAL_PAGE_NUMBER_HI4__SHIFT 0x0
8005#define VM_CONTEXT3_PAGE_TABLE_START_ADDR_HI32__LOGICAL_PAGE_NUMBER_HI4_MASK 0x0000000FL
8006//VM_CONTEXT4_PAGE_TABLE_START_ADDR_LO32
8007#define VM_CONTEXT4_PAGE_TABLE_START_ADDR_LO32__LOGICAL_PAGE_NUMBER_LO32__SHIFT 0x0
8008#define VM_CONTEXT4_PAGE_TABLE_START_ADDR_LO32__LOGICAL_PAGE_NUMBER_LO32_MASK 0xFFFFFFFFL
8009//VM_CONTEXT4_PAGE_TABLE_START_ADDR_HI32
8010#define VM_CONTEXT4_PAGE_TABLE_START_ADDR_HI32__LOGICAL_PAGE_NUMBER_HI4__SHIFT 0x0
8011#define VM_CONTEXT4_PAGE_TABLE_START_ADDR_HI32__LOGICAL_PAGE_NUMBER_HI4_MASK 0x0000000FL
8012//VM_CONTEXT5_PAGE_TABLE_START_ADDR_LO32
8013#define VM_CONTEXT5_PAGE_TABLE_START_ADDR_LO32__LOGICAL_PAGE_NUMBER_LO32__SHIFT 0x0
8014#define VM_CONTEXT5_PAGE_TABLE_START_ADDR_LO32__LOGICAL_PAGE_NUMBER_LO32_MASK 0xFFFFFFFFL
8015//VM_CONTEXT5_PAGE_TABLE_START_ADDR_HI32
8016#define VM_CONTEXT5_PAGE_TABLE_START_ADDR_HI32__LOGICAL_PAGE_NUMBER_HI4__SHIFT 0x0
8017#define VM_CONTEXT5_PAGE_TABLE_START_ADDR_HI32__LOGICAL_PAGE_NUMBER_HI4_MASK 0x0000000FL
8018//VM_CONTEXT6_PAGE_TABLE_START_ADDR_LO32
8019#define VM_CONTEXT6_PAGE_TABLE_START_ADDR_LO32__LOGICAL_PAGE_NUMBER_LO32__SHIFT 0x0
8020#define VM_CONTEXT6_PAGE_TABLE_START_ADDR_LO32__LOGICAL_PAGE_NUMBER_LO32_MASK 0xFFFFFFFFL
8021//VM_CONTEXT6_PAGE_TABLE_START_ADDR_HI32
8022#define VM_CONTEXT6_PAGE_TABLE_START_ADDR_HI32__LOGICAL_PAGE_NUMBER_HI4__SHIFT 0x0
8023#define VM_CONTEXT6_PAGE_TABLE_START_ADDR_HI32__LOGICAL_PAGE_NUMBER_HI4_MASK 0x0000000FL
8024//VM_CONTEXT7_PAGE_TABLE_START_ADDR_LO32
8025#define VM_CONTEXT7_PAGE_TABLE_START_ADDR_LO32__LOGICAL_PAGE_NUMBER_LO32__SHIFT 0x0
8026#define VM_CONTEXT7_PAGE_TABLE_START_ADDR_LO32__LOGICAL_PAGE_NUMBER_LO32_MASK 0xFFFFFFFFL
8027//VM_CONTEXT7_PAGE_TABLE_START_ADDR_HI32
8028#define VM_CONTEXT7_PAGE_TABLE_START_ADDR_HI32__LOGICAL_PAGE_NUMBER_HI4__SHIFT 0x0
8029#define VM_CONTEXT7_PAGE_TABLE_START_ADDR_HI32__LOGICAL_PAGE_NUMBER_HI4_MASK 0x0000000FL
8030//VM_CONTEXT8_PAGE_TABLE_START_ADDR_LO32
8031#define VM_CONTEXT8_PAGE_TABLE_START_ADDR_LO32__LOGICAL_PAGE_NUMBER_LO32__SHIFT 0x0
8032#define VM_CONTEXT8_PAGE_TABLE_START_ADDR_LO32__LOGICAL_PAGE_NUMBER_LO32_MASK 0xFFFFFFFFL
8033//VM_CONTEXT8_PAGE_TABLE_START_ADDR_HI32
8034#define VM_CONTEXT8_PAGE_TABLE_START_ADDR_HI32__LOGICAL_PAGE_NUMBER_HI4__SHIFT 0x0
8035#define VM_CONTEXT8_PAGE_TABLE_START_ADDR_HI32__LOGICAL_PAGE_NUMBER_HI4_MASK 0x0000000FL
8036//VM_CONTEXT9_PAGE_TABLE_START_ADDR_LO32
8037#define VM_CONTEXT9_PAGE_TABLE_START_ADDR_LO32__LOGICAL_PAGE_NUMBER_LO32__SHIFT 0x0
8038#define VM_CONTEXT9_PAGE_TABLE_START_ADDR_LO32__LOGICAL_PAGE_NUMBER_LO32_MASK 0xFFFFFFFFL
8039//VM_CONTEXT9_PAGE_TABLE_START_ADDR_HI32
8040#define VM_CONTEXT9_PAGE_TABLE_START_ADDR_HI32__LOGICAL_PAGE_NUMBER_HI4__SHIFT 0x0
8041#define VM_CONTEXT9_PAGE_TABLE_START_ADDR_HI32__LOGICAL_PAGE_NUMBER_HI4_MASK 0x0000000FL
8042//VM_CONTEXT10_PAGE_TABLE_START_ADDR_LO32
8043#define VM_CONTEXT10_PAGE_TABLE_START_ADDR_LO32__LOGICAL_PAGE_NUMBER_LO32__SHIFT 0x0
8044#define VM_CONTEXT10_PAGE_TABLE_START_ADDR_LO32__LOGICAL_PAGE_NUMBER_LO32_MASK 0xFFFFFFFFL
8045//VM_CONTEXT10_PAGE_TABLE_START_ADDR_HI32
8046#define VM_CONTEXT10_PAGE_TABLE_START_ADDR_HI32__LOGICAL_PAGE_NUMBER_HI4__SHIFT 0x0
8047#define VM_CONTEXT10_PAGE_TABLE_START_ADDR_HI32__LOGICAL_PAGE_NUMBER_HI4_MASK 0x0000000FL
8048//VM_CONTEXT11_PAGE_TABLE_START_ADDR_LO32
8049#define VM_CONTEXT11_PAGE_TABLE_START_ADDR_LO32__LOGICAL_PAGE_NUMBER_LO32__SHIFT 0x0
8050#define VM_CONTEXT11_PAGE_TABLE_START_ADDR_LO32__LOGICAL_PAGE_NUMBER_LO32_MASK 0xFFFFFFFFL
8051//VM_CONTEXT11_PAGE_TABLE_START_ADDR_HI32
8052#define VM_CONTEXT11_PAGE_TABLE_START_ADDR_HI32__LOGICAL_PAGE_NUMBER_HI4__SHIFT 0x0
8053#define VM_CONTEXT11_PAGE_TABLE_START_ADDR_HI32__LOGICAL_PAGE_NUMBER_HI4_MASK 0x0000000FL
8054//VM_CONTEXT12_PAGE_TABLE_START_ADDR_LO32
8055#define VM_CONTEXT12_PAGE_TABLE_START_ADDR_LO32__LOGICAL_PAGE_NUMBER_LO32__SHIFT 0x0
8056#define VM_CONTEXT12_PAGE_TABLE_START_ADDR_LO32__LOGICAL_PAGE_NUMBER_LO32_MASK 0xFFFFFFFFL
8057//VM_CONTEXT12_PAGE_TABLE_START_ADDR_HI32
8058#define VM_CONTEXT12_PAGE_TABLE_START_ADDR_HI32__LOGICAL_PAGE_NUMBER_HI4__SHIFT 0x0
8059#define VM_CONTEXT12_PAGE_TABLE_START_ADDR_HI32__LOGICAL_PAGE_NUMBER_HI4_MASK 0x0000000FL
8060//VM_CONTEXT13_PAGE_TABLE_START_ADDR_LO32
8061#define VM_CONTEXT13_PAGE_TABLE_START_ADDR_LO32__LOGICAL_PAGE_NUMBER_LO32__SHIFT 0x0
8062#define VM_CONTEXT13_PAGE_TABLE_START_ADDR_LO32__LOGICAL_PAGE_NUMBER_LO32_MASK 0xFFFFFFFFL
8063//VM_CONTEXT13_PAGE_TABLE_START_ADDR_HI32
8064#define VM_CONTEXT13_PAGE_TABLE_START_ADDR_HI32__LOGICAL_PAGE_NUMBER_HI4__SHIFT 0x0
8065#define VM_CONTEXT13_PAGE_TABLE_START_ADDR_HI32__LOGICAL_PAGE_NUMBER_HI4_MASK 0x0000000FL
8066//VM_CONTEXT14_PAGE_TABLE_START_ADDR_LO32
8067#define VM_CONTEXT14_PAGE_TABLE_START_ADDR_LO32__LOGICAL_PAGE_NUMBER_LO32__SHIFT 0x0
8068#define VM_CONTEXT14_PAGE_TABLE_START_ADDR_LO32__LOGICAL_PAGE_NUMBER_LO32_MASK 0xFFFFFFFFL
8069//VM_CONTEXT14_PAGE_TABLE_START_ADDR_HI32
8070#define VM_CONTEXT14_PAGE_TABLE_START_ADDR_HI32__LOGICAL_PAGE_NUMBER_HI4__SHIFT 0x0
8071#define VM_CONTEXT14_PAGE_TABLE_START_ADDR_HI32__LOGICAL_PAGE_NUMBER_HI4_MASK 0x0000000FL
8072//VM_CONTEXT15_PAGE_TABLE_START_ADDR_LO32
8073#define VM_CONTEXT15_PAGE_TABLE_START_ADDR_LO32__LOGICAL_PAGE_NUMBER_LO32__SHIFT 0x0
8074#define VM_CONTEXT15_PAGE_TABLE_START_ADDR_LO32__LOGICAL_PAGE_NUMBER_LO32_MASK 0xFFFFFFFFL
8075//VM_CONTEXT15_PAGE_TABLE_START_ADDR_HI32
8076#define VM_CONTEXT15_PAGE_TABLE_START_ADDR_HI32__LOGICAL_PAGE_NUMBER_HI4__SHIFT 0x0
8077#define VM_CONTEXT15_PAGE_TABLE_START_ADDR_HI32__LOGICAL_PAGE_NUMBER_HI4_MASK 0x0000000FL
8078//VM_CONTEXT0_PAGE_TABLE_END_ADDR_LO32
8079#define VM_CONTEXT0_PAGE_TABLE_END_ADDR_LO32__LOGICAL_PAGE_NUMBER_LO32__SHIFT 0x0
8080#define VM_CONTEXT0_PAGE_TABLE_END_ADDR_LO32__LOGICAL_PAGE_NUMBER_LO32_MASK 0xFFFFFFFFL
8081//VM_CONTEXT0_PAGE_TABLE_END_ADDR_HI32
8082#define VM_CONTEXT0_PAGE_TABLE_END_ADDR_HI32__LOGICAL_PAGE_NUMBER_HI4__SHIFT 0x0
8083#define VM_CONTEXT0_PAGE_TABLE_END_ADDR_HI32__LOGICAL_PAGE_NUMBER_HI4_MASK 0x0000000FL
8084//VM_CONTEXT1_PAGE_TABLE_END_ADDR_LO32
8085#define VM_CONTEXT1_PAGE_TABLE_END_ADDR_LO32__LOGICAL_PAGE_NUMBER_LO32__SHIFT 0x0
8086#define VM_CONTEXT1_PAGE_TABLE_END_ADDR_LO32__LOGICAL_PAGE_NUMBER_LO32_MASK 0xFFFFFFFFL
8087//VM_CONTEXT1_PAGE_TABLE_END_ADDR_HI32
8088#define VM_CONTEXT1_PAGE_TABLE_END_ADDR_HI32__LOGICAL_PAGE_NUMBER_HI4__SHIFT 0x0
8089#define VM_CONTEXT1_PAGE_TABLE_END_ADDR_HI32__LOGICAL_PAGE_NUMBER_HI4_MASK 0x0000000FL
8090//VM_CONTEXT2_PAGE_TABLE_END_ADDR_LO32
8091#define VM_CONTEXT2_PAGE_TABLE_END_ADDR_LO32__LOGICAL_PAGE_NUMBER_LO32__SHIFT 0x0
8092#define VM_CONTEXT2_PAGE_TABLE_END_ADDR_LO32__LOGICAL_PAGE_NUMBER_LO32_MASK 0xFFFFFFFFL
8093//VM_CONTEXT2_PAGE_TABLE_END_ADDR_HI32
8094#define VM_CONTEXT2_PAGE_TABLE_END_ADDR_HI32__LOGICAL_PAGE_NUMBER_HI4__SHIFT 0x0
8095#define VM_CONTEXT2_PAGE_TABLE_END_ADDR_HI32__LOGICAL_PAGE_NUMBER_HI4_MASK 0x0000000FL
8096//VM_CONTEXT3_PAGE_TABLE_END_ADDR_LO32
8097#define VM_CONTEXT3_PAGE_TABLE_END_ADDR_LO32__LOGICAL_PAGE_NUMBER_LO32__SHIFT 0x0
8098#define VM_CONTEXT3_PAGE_TABLE_END_ADDR_LO32__LOGICAL_PAGE_NUMBER_LO32_MASK 0xFFFFFFFFL
8099//VM_CONTEXT3_PAGE_TABLE_END_ADDR_HI32
8100#define VM_CONTEXT3_PAGE_TABLE_END_ADDR_HI32__LOGICAL_PAGE_NUMBER_HI4__SHIFT 0x0
8101#define VM_CONTEXT3_PAGE_TABLE_END_ADDR_HI32__LOGICAL_PAGE_NUMBER_HI4_MASK 0x0000000FL
8102//VM_CONTEXT4_PAGE_TABLE_END_ADDR_LO32
8103#define VM_CONTEXT4_PAGE_TABLE_END_ADDR_LO32__LOGICAL_PAGE_NUMBER_LO32__SHIFT 0x0
8104#define VM_CONTEXT4_PAGE_TABLE_END_ADDR_LO32__LOGICAL_PAGE_NUMBER_LO32_MASK 0xFFFFFFFFL
8105//VM_CONTEXT4_PAGE_TABLE_END_ADDR_HI32
8106#define VM_CONTEXT4_PAGE_TABLE_END_ADDR_HI32__LOGICAL_PAGE_NUMBER_HI4__SHIFT 0x0
8107#define VM_CONTEXT4_PAGE_TABLE_END_ADDR_HI32__LOGICAL_PAGE_NUMBER_HI4_MASK 0x0000000FL
8108//VM_CONTEXT5_PAGE_TABLE_END_ADDR_LO32
8109#define VM_CONTEXT5_PAGE_TABLE_END_ADDR_LO32__LOGICAL_PAGE_NUMBER_LO32__SHIFT 0x0
8110#define VM_CONTEXT5_PAGE_TABLE_END_ADDR_LO32__LOGICAL_PAGE_NUMBER_LO32_MASK 0xFFFFFFFFL
8111//VM_CONTEXT5_PAGE_TABLE_END_ADDR_HI32
8112#define VM_CONTEXT5_PAGE_TABLE_END_ADDR_HI32__LOGICAL_PAGE_NUMBER_HI4__SHIFT 0x0
8113#define VM_CONTEXT5_PAGE_TABLE_END_ADDR_HI32__LOGICAL_PAGE_NUMBER_HI4_MASK 0x0000000FL
8114//VM_CONTEXT6_PAGE_TABLE_END_ADDR_LO32
8115#define VM_CONTEXT6_PAGE_TABLE_END_ADDR_LO32__LOGICAL_PAGE_NUMBER_LO32__SHIFT 0x0
8116#define VM_CONTEXT6_PAGE_TABLE_END_ADDR_LO32__LOGICAL_PAGE_NUMBER_LO32_MASK 0xFFFFFFFFL
8117//VM_CONTEXT6_PAGE_TABLE_END_ADDR_HI32
8118#define VM_CONTEXT6_PAGE_TABLE_END_ADDR_HI32__LOGICAL_PAGE_NUMBER_HI4__SHIFT 0x0
8119#define VM_CONTEXT6_PAGE_TABLE_END_ADDR_HI32__LOGICAL_PAGE_NUMBER_HI4_MASK 0x0000000FL
8120//VM_CONTEXT7_PAGE_TABLE_END_ADDR_LO32
8121#define VM_CONTEXT7_PAGE_TABLE_END_ADDR_LO32__LOGICAL_PAGE_NUMBER_LO32__SHIFT 0x0
8122#define VM_CONTEXT7_PAGE_TABLE_END_ADDR_LO32__LOGICAL_PAGE_NUMBER_LO32_MASK 0xFFFFFFFFL
8123//VM_CONTEXT7_PAGE_TABLE_END_ADDR_HI32
8124#define VM_CONTEXT7_PAGE_TABLE_END_ADDR_HI32__LOGICAL_PAGE_NUMBER_HI4__SHIFT 0x0
8125#define VM_CONTEXT7_PAGE_TABLE_END_ADDR_HI32__LOGICAL_PAGE_NUMBER_HI4_MASK 0x0000000FL
8126//VM_CONTEXT8_PAGE_TABLE_END_ADDR_LO32
8127#define VM_CONTEXT8_PAGE_TABLE_END_ADDR_LO32__LOGICAL_PAGE_NUMBER_LO32__SHIFT 0x0
8128#define VM_CONTEXT8_PAGE_TABLE_END_ADDR_LO32__LOGICAL_PAGE_NUMBER_LO32_MASK 0xFFFFFFFFL
8129//VM_CONTEXT8_PAGE_TABLE_END_ADDR_HI32
8130#define VM_CONTEXT8_PAGE_TABLE_END_ADDR_HI32__LOGICAL_PAGE_NUMBER_HI4__SHIFT 0x0
8131#define VM_CONTEXT8_PAGE_TABLE_END_ADDR_HI32__LOGICAL_PAGE_NUMBER_HI4_MASK 0x0000000FL
8132//VM_CONTEXT9_PAGE_TABLE_END_ADDR_LO32
8133#define VM_CONTEXT9_PAGE_TABLE_END_ADDR_LO32__LOGICAL_PAGE_NUMBER_LO32__SHIFT 0x0
8134#define VM_CONTEXT9_PAGE_TABLE_END_ADDR_LO32__LOGICAL_PAGE_NUMBER_LO32_MASK 0xFFFFFFFFL
8135//VM_CONTEXT9_PAGE_TABLE_END_ADDR_HI32
8136#define VM_CONTEXT9_PAGE_TABLE_END_ADDR_HI32__LOGICAL_PAGE_NUMBER_HI4__SHIFT 0x0
8137#define VM_CONTEXT9_PAGE_TABLE_END_ADDR_HI32__LOGICAL_PAGE_NUMBER_HI4_MASK 0x0000000FL
8138//VM_CONTEXT10_PAGE_TABLE_END_ADDR_LO32
8139#define VM_CONTEXT10_PAGE_TABLE_END_ADDR_LO32__LOGICAL_PAGE_NUMBER_LO32__SHIFT 0x0
8140#define VM_CONTEXT10_PAGE_TABLE_END_ADDR_LO32__LOGICAL_PAGE_NUMBER_LO32_MASK 0xFFFFFFFFL
8141//VM_CONTEXT10_PAGE_TABLE_END_ADDR_HI32
8142#define VM_CONTEXT10_PAGE_TABLE_END_ADDR_HI32__LOGICAL_PAGE_NUMBER_HI4__SHIFT 0x0
8143#define VM_CONTEXT10_PAGE_TABLE_END_ADDR_HI32__LOGICAL_PAGE_NUMBER_HI4_MASK 0x0000000FL
8144//VM_CONTEXT11_PAGE_TABLE_END_ADDR_LO32
8145#define VM_CONTEXT11_PAGE_TABLE_END_ADDR_LO32__LOGICAL_PAGE_NUMBER_LO32__SHIFT 0x0
8146#define VM_CONTEXT11_PAGE_TABLE_END_ADDR_LO32__LOGICAL_PAGE_NUMBER_LO32_MASK 0xFFFFFFFFL
8147//VM_CONTEXT11_PAGE_TABLE_END_ADDR_HI32
8148#define VM_CONTEXT11_PAGE_TABLE_END_ADDR_HI32__LOGICAL_PAGE_NUMBER_HI4__SHIFT 0x0
8149#define VM_CONTEXT11_PAGE_TABLE_END_ADDR_HI32__LOGICAL_PAGE_NUMBER_HI4_MASK 0x0000000FL
8150//VM_CONTEXT12_PAGE_TABLE_END_ADDR_LO32
8151#define VM_CONTEXT12_PAGE_TABLE_END_ADDR_LO32__LOGICAL_PAGE_NUMBER_LO32__SHIFT 0x0
8152#define VM_CONTEXT12_PAGE_TABLE_END_ADDR_LO32__LOGICAL_PAGE_NUMBER_LO32_MASK 0xFFFFFFFFL
8153//VM_CONTEXT12_PAGE_TABLE_END_ADDR_HI32
8154#define VM_CONTEXT12_PAGE_TABLE_END_ADDR_HI32__LOGICAL_PAGE_NUMBER_HI4__SHIFT 0x0
8155#define VM_CONTEXT12_PAGE_TABLE_END_ADDR_HI32__LOGICAL_PAGE_NUMBER_HI4_MASK 0x0000000FL
8156//VM_CONTEXT13_PAGE_TABLE_END_ADDR_LO32
8157#define VM_CONTEXT13_PAGE_TABLE_END_ADDR_LO32__LOGICAL_PAGE_NUMBER_LO32__SHIFT 0x0
8158#define VM_CONTEXT13_PAGE_TABLE_END_ADDR_LO32__LOGICAL_PAGE_NUMBER_LO32_MASK 0xFFFFFFFFL
8159//VM_CONTEXT13_PAGE_TABLE_END_ADDR_HI32
8160#define VM_CONTEXT13_PAGE_TABLE_END_ADDR_HI32__LOGICAL_PAGE_NUMBER_HI4__SHIFT 0x0
8161#define VM_CONTEXT13_PAGE_TABLE_END_ADDR_HI32__LOGICAL_PAGE_NUMBER_HI4_MASK 0x0000000FL
8162//VM_CONTEXT14_PAGE_TABLE_END_ADDR_LO32
8163#define VM_CONTEXT14_PAGE_TABLE_END_ADDR_LO32__LOGICAL_PAGE_NUMBER_LO32__SHIFT 0x0
8164#define VM_CONTEXT14_PAGE_TABLE_END_ADDR_LO32__LOGICAL_PAGE_NUMBER_LO32_MASK 0xFFFFFFFFL
8165//VM_CONTEXT14_PAGE_TABLE_END_ADDR_HI32
8166#define VM_CONTEXT14_PAGE_TABLE_END_ADDR_HI32__LOGICAL_PAGE_NUMBER_HI4__SHIFT 0x0
8167#define VM_CONTEXT14_PAGE_TABLE_END_ADDR_HI32__LOGICAL_PAGE_NUMBER_HI4_MASK 0x0000000FL
8168//VM_CONTEXT15_PAGE_TABLE_END_ADDR_LO32
8169#define VM_CONTEXT15_PAGE_TABLE_END_ADDR_LO32__LOGICAL_PAGE_NUMBER_LO32__SHIFT 0x0
8170#define VM_CONTEXT15_PAGE_TABLE_END_ADDR_LO32__LOGICAL_PAGE_NUMBER_LO32_MASK 0xFFFFFFFFL
8171//VM_CONTEXT15_PAGE_TABLE_END_ADDR_HI32
8172#define VM_CONTEXT15_PAGE_TABLE_END_ADDR_HI32__LOGICAL_PAGE_NUMBER_HI4__SHIFT 0x0
8173#define VM_CONTEXT15_PAGE_TABLE_END_ADDR_HI32__LOGICAL_PAGE_NUMBER_HI4_MASK 0x0000000FL
8174
8175
8176// addressBlock: gc_utcl2_vmsharedpfdec
8177//MC_VM_NB_MMIOBASE
8178#define MC_VM_NB_MMIOBASE__MMIOBASE__SHIFT 0x0
8179#define MC_VM_NB_MMIOBASE__MMIOBASE_MASK 0xFFFFFFFFL
8180//MC_VM_NB_MMIOLIMIT
8181#define MC_VM_NB_MMIOLIMIT__MMIOLIMIT__SHIFT 0x0
8182#define MC_VM_NB_MMIOLIMIT__MMIOLIMIT_MASK 0xFFFFFFFFL
8183//MC_VM_NB_PCI_CTRL
8184#define MC_VM_NB_PCI_CTRL__MMIOENABLE__SHIFT 0x17
8185#define MC_VM_NB_PCI_CTRL__MMIOENABLE_MASK 0x00800000L
8186//MC_VM_NB_PCI_ARB
8187#define MC_VM_NB_PCI_ARB__VGA_HOLE__SHIFT 0x3
8188#define MC_VM_NB_PCI_ARB__VGA_HOLE_MASK 0x00000008L
8189//MC_VM_NB_TOP_OF_DRAM_SLOT1
8190#define MC_VM_NB_TOP_OF_DRAM_SLOT1__TOP_OF_DRAM__SHIFT 0x17
8191#define MC_VM_NB_TOP_OF_DRAM_SLOT1__TOP_OF_DRAM_MASK 0xFF800000L
8192//MC_VM_NB_LOWER_TOP_OF_DRAM2
8193#define MC_VM_NB_LOWER_TOP_OF_DRAM2__ENABLE__SHIFT 0x0
8194#define MC_VM_NB_LOWER_TOP_OF_DRAM2__LOWER_TOM2__SHIFT 0x17
8195#define MC_VM_NB_LOWER_TOP_OF_DRAM2__ENABLE_MASK 0x00000001L
8196#define MC_VM_NB_LOWER_TOP_OF_DRAM2__LOWER_TOM2_MASK 0xFF800000L
8197//MC_VM_NB_UPPER_TOP_OF_DRAM2
8198#define MC_VM_NB_UPPER_TOP_OF_DRAM2__UPPER_TOM2__SHIFT 0x0
8199#define MC_VM_NB_UPPER_TOP_OF_DRAM2__UPPER_TOM2_MASK 0x00000FFFL
8200//MC_VM_FB_OFFSET
8201#define MC_VM_FB_OFFSET__FB_OFFSET__SHIFT 0x0
8202#define MC_VM_FB_OFFSET__FB_OFFSET_MASK 0x00FFFFFFL
8203//MC_VM_SYSTEM_APERTURE_DEFAULT_ADDR_LSB
8204#define MC_VM_SYSTEM_APERTURE_DEFAULT_ADDR_LSB__PHYSICAL_PAGE_NUMBER_LSB__SHIFT 0x0
8205#define MC_VM_SYSTEM_APERTURE_DEFAULT_ADDR_LSB__PHYSICAL_PAGE_NUMBER_LSB_MASK 0xFFFFFFFFL
8206//MC_VM_SYSTEM_APERTURE_DEFAULT_ADDR_MSB
8207#define MC_VM_SYSTEM_APERTURE_DEFAULT_ADDR_MSB__PHYSICAL_PAGE_NUMBER_MSB__SHIFT 0x0
8208#define MC_VM_SYSTEM_APERTURE_DEFAULT_ADDR_MSB__PHYSICAL_PAGE_NUMBER_MSB_MASK 0x0000000FL
8209//MC_VM_STEERING
8210#define MC_VM_STEERING__DEFAULT_STEERING__SHIFT 0x0
8211#define MC_VM_STEERING__DEFAULT_STEERING_MASK 0x00000003L
8212//MC_SHARED_VIRT_RESET_REQ
8213#define MC_SHARED_VIRT_RESET_REQ__VF__SHIFT 0x0
8214#define MC_SHARED_VIRT_RESET_REQ__PF__SHIFT 0x1f
8215#define MC_SHARED_VIRT_RESET_REQ__VF_MASK 0x0000FFFFL
8216#define MC_SHARED_VIRT_RESET_REQ__PF_MASK 0x80000000L
8217//MC_MEM_POWER_LS
8218#define MC_MEM_POWER_LS__LS_SETUP__SHIFT 0x0
8219#define MC_MEM_POWER_LS__LS_HOLD__SHIFT 0x6
8220#define MC_MEM_POWER_LS__LS_SETUP_MASK 0x0000003FL
8221#define MC_MEM_POWER_LS__LS_HOLD_MASK 0x00000FC0L
8222//MC_VM_CACHEABLE_DRAM_ADDRESS_START
8223#define MC_VM_CACHEABLE_DRAM_ADDRESS_START__ADDRESS__SHIFT 0x0
8224#define MC_VM_CACHEABLE_DRAM_ADDRESS_START__ADDRESS_MASK 0x000FFFFFL
8225//MC_VM_CACHEABLE_DRAM_ADDRESS_END
8226#define MC_VM_CACHEABLE_DRAM_ADDRESS_END__ADDRESS__SHIFT 0x0
8227#define MC_VM_CACHEABLE_DRAM_ADDRESS_END__ADDRESS_MASK 0x000FFFFFL
8228//MC_VM_APT_CNTL
8229#define MC_VM_APT_CNTL__FORCE_MTYPE_UC__SHIFT 0x0
8230#define MC_VM_APT_CNTL__DIRECT_SYSTEM_EN__SHIFT 0x1
8231#define MC_VM_APT_CNTL__FORCE_MTYPE_UC_MASK 0x00000001L
8232#define MC_VM_APT_CNTL__DIRECT_SYSTEM_EN_MASK 0x00000002L
8233//MC_VM_LOCAL_HBM_ADDRESS_START
8234#define MC_VM_LOCAL_HBM_ADDRESS_START__ADDRESS__SHIFT 0x0
8235#define MC_VM_LOCAL_HBM_ADDRESS_START__ADDRESS_MASK 0x000FFFFFL
8236//MC_VM_LOCAL_HBM_ADDRESS_END
8237#define MC_VM_LOCAL_HBM_ADDRESS_END__ADDRESS__SHIFT 0x0
8238#define MC_VM_LOCAL_HBM_ADDRESS_END__ADDRESS_MASK 0x000FFFFFL
8239//MC_VM_LOCAL_HBM_ADDRESS_LOCK_CNTL
8240#define MC_VM_LOCAL_HBM_ADDRESS_LOCK_CNTL__LOCK__SHIFT 0x0
8241#define MC_VM_LOCAL_HBM_ADDRESS_LOCK_CNTL__LOCK_MASK 0x00000001L
8242//MC_VM_XGMI_LFB_CNTL
8243#define MC_VM_XGMI_LFB_CNTL__PF_LFB_REGION__SHIFT 0x0
8244#define MC_VM_XGMI_LFB_CNTL__PF_MAX_REGION__SHIFT 0x3
8245#define MC_VM_XGMI_LFB_CNTL__PF_LFB_REGION_MASK 0x00000007L
8246#define MC_VM_XGMI_LFB_CNTL__PF_MAX_REGION_MASK 0x00000038L
8247//MC_VM_XGMI_LFB_SIZE
8248#define MC_VM_XGMI_LFB_SIZE__PF_LFB_SIZE__SHIFT 0x0
8249#define MC_VM_XGMI_LFB_SIZE__PF_LFB_SIZE_MASK 0x0000FFFFL
8250
8251
8252// addressBlock: gc_utcl2_vmsharedvcdec
8253//MC_VM_FB_LOCATION_BASE
8254#define MC_VM_FB_LOCATION_BASE__FB_BASE__SHIFT 0x0
8255#define MC_VM_FB_LOCATION_BASE__FB_BASE_MASK 0x00FFFFFFL
8256//MC_VM_FB_LOCATION_TOP
8257#define MC_VM_FB_LOCATION_TOP__FB_TOP__SHIFT 0x0
8258#define MC_VM_FB_LOCATION_TOP__FB_TOP_MASK 0x00FFFFFFL
8259//MC_VM_AGP_TOP
8260#define MC_VM_AGP_TOP__AGP_TOP__SHIFT 0x0
8261#define MC_VM_AGP_TOP__AGP_TOP_MASK 0x00FFFFFFL
8262//MC_VM_AGP_BOT
8263#define MC_VM_AGP_BOT__AGP_BOT__SHIFT 0x0
8264#define MC_VM_AGP_BOT__AGP_BOT_MASK 0x00FFFFFFL
8265//MC_VM_AGP_BASE
8266#define MC_VM_AGP_BASE__AGP_BASE__SHIFT 0x0
8267#define MC_VM_AGP_BASE__AGP_BASE_MASK 0x00FFFFFFL
8268//MC_VM_SYSTEM_APERTURE_LOW_ADDR
8269#define MC_VM_SYSTEM_APERTURE_LOW_ADDR__LOGICAL_ADDR__SHIFT 0x0
8270#define MC_VM_SYSTEM_APERTURE_LOW_ADDR__LOGICAL_ADDR_MASK 0x3FFFFFFFL
8271//MC_VM_SYSTEM_APERTURE_HIGH_ADDR
8272#define MC_VM_SYSTEM_APERTURE_HIGH_ADDR__LOGICAL_ADDR__SHIFT 0x0
8273#define MC_VM_SYSTEM_APERTURE_HIGH_ADDR__LOGICAL_ADDR_MASK 0x3FFFFFFFL
8274//MC_VM_MX_L1_TLB_CNTL
8275#define MC_VM_MX_L1_TLB_CNTL__ENABLE_L1_TLB__SHIFT 0x0
8276#define MC_VM_MX_L1_TLB_CNTL__SYSTEM_ACCESS_MODE__SHIFT 0x3
8277#define MC_VM_MX_L1_TLB_CNTL__SYSTEM_APERTURE_UNMAPPED_ACCESS__SHIFT 0x5
8278#define MC_VM_MX_L1_TLB_CNTL__ENABLE_ADVANCED_DRIVER_MODEL__SHIFT 0x6
8279#define MC_VM_MX_L1_TLB_CNTL__ECO_BITS__SHIFT 0x7
8280#define MC_VM_MX_L1_TLB_CNTL__MTYPE__SHIFT 0xb
8281#define MC_VM_MX_L1_TLB_CNTL__ATC_EN__SHIFT 0xd
8282#define MC_VM_MX_L1_TLB_CNTL__ENABLE_L1_TLB_MASK 0x00000001L
8283#define MC_VM_MX_L1_TLB_CNTL__SYSTEM_ACCESS_MODE_MASK 0x00000018L
8284#define MC_VM_MX_L1_TLB_CNTL__SYSTEM_APERTURE_UNMAPPED_ACCESS_MASK 0x00000020L
8285#define MC_VM_MX_L1_TLB_CNTL__ENABLE_ADVANCED_DRIVER_MODEL_MASK 0x00000040L
8286#define MC_VM_MX_L1_TLB_CNTL__ECO_BITS_MASK 0x00000780L
8287#define MC_VM_MX_L1_TLB_CNTL__MTYPE_MASK 0x00001800L
8288#define MC_VM_MX_L1_TLB_CNTL__ATC_EN_MASK 0x00002000L
8289
8290
8291// addressBlock: gc_ea_gceadec
8292//GCEA_DRAM_RD_CLI2GRP_MAP0
8293#define GCEA_DRAM_RD_CLI2GRP_MAP0__CID0_GROUP__SHIFT 0x0
8294#define GCEA_DRAM_RD_CLI2GRP_MAP0__CID1_GROUP__SHIFT 0x2
8295#define GCEA_DRAM_RD_CLI2GRP_MAP0__CID2_GROUP__SHIFT 0x4
8296#define GCEA_DRAM_RD_CLI2GRP_MAP0__CID3_GROUP__SHIFT 0x6
8297#define GCEA_DRAM_RD_CLI2GRP_MAP0__CID4_GROUP__SHIFT 0x8
8298#define GCEA_DRAM_RD_CLI2GRP_MAP0__CID5_GROUP__SHIFT 0xa
8299#define GCEA_DRAM_RD_CLI2GRP_MAP0__CID6_GROUP__SHIFT 0xc
8300#define GCEA_DRAM_RD_CLI2GRP_MAP0__CID7_GROUP__SHIFT 0xe
8301#define GCEA_DRAM_RD_CLI2GRP_MAP0__CID8_GROUP__SHIFT 0x10
8302#define GCEA_DRAM_RD_CLI2GRP_MAP0__CID9_GROUP__SHIFT 0x12
8303#define GCEA_DRAM_RD_CLI2GRP_MAP0__CID10_GROUP__SHIFT 0x14
8304#define GCEA_DRAM_RD_CLI2GRP_MAP0__CID11_GROUP__SHIFT 0x16
8305#define GCEA_DRAM_RD_CLI2GRP_MAP0__CID12_GROUP__SHIFT 0x18
8306#define GCEA_DRAM_RD_CLI2GRP_MAP0__CID13_GROUP__SHIFT 0x1a
8307#define GCEA_DRAM_RD_CLI2GRP_MAP0__CID14_GROUP__SHIFT 0x1c
8308#define GCEA_DRAM_RD_CLI2GRP_MAP0__CID15_GROUP__SHIFT 0x1e
8309#define GCEA_DRAM_RD_CLI2GRP_MAP0__CID0_GROUP_MASK 0x00000003L
8310#define GCEA_DRAM_RD_CLI2GRP_MAP0__CID1_GROUP_MASK 0x0000000CL
8311#define GCEA_DRAM_RD_CLI2GRP_MAP0__CID2_GROUP_MASK 0x00000030L
8312#define GCEA_DRAM_RD_CLI2GRP_MAP0__CID3_GROUP_MASK 0x000000C0L
8313#define GCEA_DRAM_RD_CLI2GRP_MAP0__CID4_GROUP_MASK 0x00000300L
8314#define GCEA_DRAM_RD_CLI2GRP_MAP0__CID5_GROUP_MASK 0x00000C00L
8315#define GCEA_DRAM_RD_CLI2GRP_MAP0__CID6_GROUP_MASK 0x00003000L
8316#define GCEA_DRAM_RD_CLI2GRP_MAP0__CID7_GROUP_MASK 0x0000C000L
8317#define GCEA_DRAM_RD_CLI2GRP_MAP0__CID8_GROUP_MASK 0x00030000L
8318#define GCEA_DRAM_RD_CLI2GRP_MAP0__CID9_GROUP_MASK 0x000C0000L
8319#define GCEA_DRAM_RD_CLI2GRP_MAP0__CID10_GROUP_MASK 0x00300000L
8320#define GCEA_DRAM_RD_CLI2GRP_MAP0__CID11_GROUP_MASK 0x00C00000L
8321#define GCEA_DRAM_RD_CLI2GRP_MAP0__CID12_GROUP_MASK 0x03000000L
8322#define GCEA_DRAM_RD_CLI2GRP_MAP0__CID13_GROUP_MASK 0x0C000000L
8323#define GCEA_DRAM_RD_CLI2GRP_MAP0__CID14_GROUP_MASK 0x30000000L
8324#define GCEA_DRAM_RD_CLI2GRP_MAP0__CID15_GROUP_MASK 0xC0000000L
8325//GCEA_DRAM_RD_CLI2GRP_MAP1
8326#define GCEA_DRAM_RD_CLI2GRP_MAP1__CID16_GROUP__SHIFT 0x0
8327#define GCEA_DRAM_RD_CLI2GRP_MAP1__CID17_GROUP__SHIFT 0x2
8328#define GCEA_DRAM_RD_CLI2GRP_MAP1__CID18_GROUP__SHIFT 0x4
8329#define GCEA_DRAM_RD_CLI2GRP_MAP1__CID19_GROUP__SHIFT 0x6
8330#define GCEA_DRAM_RD_CLI2GRP_MAP1__CID20_GROUP__SHIFT 0x8
8331#define GCEA_DRAM_RD_CLI2GRP_MAP1__CID21_GROUP__SHIFT 0xa
8332#define GCEA_DRAM_RD_CLI2GRP_MAP1__CID22_GROUP__SHIFT 0xc
8333#define GCEA_DRAM_RD_CLI2GRP_MAP1__CID23_GROUP__SHIFT 0xe
8334#define GCEA_DRAM_RD_CLI2GRP_MAP1__CID24_GROUP__SHIFT 0x10
8335#define GCEA_DRAM_RD_CLI2GRP_MAP1__CID25_GROUP__SHIFT 0x12
8336#define GCEA_DRAM_RD_CLI2GRP_MAP1__CID26_GROUP__SHIFT 0x14
8337#define GCEA_DRAM_RD_CLI2GRP_MAP1__CID27_GROUP__SHIFT 0x16
8338#define GCEA_DRAM_RD_CLI2GRP_MAP1__CID28_GROUP__SHIFT 0x18
8339#define GCEA_DRAM_RD_CLI2GRP_MAP1__CID29_GROUP__SHIFT 0x1a
8340#define GCEA_DRAM_RD_CLI2GRP_MAP1__CID30_GROUP__SHIFT 0x1c
8341#define GCEA_DRAM_RD_CLI2GRP_MAP1__CID31_GROUP__SHIFT 0x1e
8342#define GCEA_DRAM_RD_CLI2GRP_MAP1__CID16_GROUP_MASK 0x00000003L
8343#define GCEA_DRAM_RD_CLI2GRP_MAP1__CID17_GROUP_MASK 0x0000000CL
8344#define GCEA_DRAM_RD_CLI2GRP_MAP1__CID18_GROUP_MASK 0x00000030L
8345#define GCEA_DRAM_RD_CLI2GRP_MAP1__CID19_GROUP_MASK 0x000000C0L
8346#define GCEA_DRAM_RD_CLI2GRP_MAP1__CID20_GROUP_MASK 0x00000300L
8347#define GCEA_DRAM_RD_CLI2GRP_MAP1__CID21_GROUP_MASK 0x00000C00L
8348#define GCEA_DRAM_RD_CLI2GRP_MAP1__CID22_GROUP_MASK 0x00003000L
8349#define GCEA_DRAM_RD_CLI2GRP_MAP1__CID23_GROUP_MASK 0x0000C000L
8350#define GCEA_DRAM_RD_CLI2GRP_MAP1__CID24_GROUP_MASK 0x00030000L
8351#define GCEA_DRAM_RD_CLI2GRP_MAP1__CID25_GROUP_MASK 0x000C0000L
8352#define GCEA_DRAM_RD_CLI2GRP_MAP1__CID26_GROUP_MASK 0x00300000L
8353#define GCEA_DRAM_RD_CLI2GRP_MAP1__CID27_GROUP_MASK 0x00C00000L
8354#define GCEA_DRAM_RD_CLI2GRP_MAP1__CID28_GROUP_MASK 0x03000000L
8355#define GCEA_DRAM_RD_CLI2GRP_MAP1__CID29_GROUP_MASK 0x0C000000L
8356#define GCEA_DRAM_RD_CLI2GRP_MAP1__CID30_GROUP_MASK 0x30000000L
8357#define GCEA_DRAM_RD_CLI2GRP_MAP1__CID31_GROUP_MASK 0xC0000000L
8358//GCEA_DRAM_WR_CLI2GRP_MAP0
8359#define GCEA_DRAM_WR_CLI2GRP_MAP0__CID0_GROUP__SHIFT 0x0
8360#define GCEA_DRAM_WR_CLI2GRP_MAP0__CID1_GROUP__SHIFT 0x2
8361#define GCEA_DRAM_WR_CLI2GRP_MAP0__CID2_GROUP__SHIFT 0x4
8362#define GCEA_DRAM_WR_CLI2GRP_MAP0__CID3_GROUP__SHIFT 0x6
8363#define GCEA_DRAM_WR_CLI2GRP_MAP0__CID4_GROUP__SHIFT 0x8
8364#define GCEA_DRAM_WR_CLI2GRP_MAP0__CID5_GROUP__SHIFT 0xa
8365#define GCEA_DRAM_WR_CLI2GRP_MAP0__CID6_GROUP__SHIFT 0xc
8366#define GCEA_DRAM_WR_CLI2GRP_MAP0__CID7_GROUP__SHIFT 0xe
8367#define GCEA_DRAM_WR_CLI2GRP_MAP0__CID8_GROUP__SHIFT 0x10
8368#define GCEA_DRAM_WR_CLI2GRP_MAP0__CID9_GROUP__SHIFT 0x12
8369#define GCEA_DRAM_WR_CLI2GRP_MAP0__CID10_GROUP__SHIFT 0x14
8370#define GCEA_DRAM_WR_CLI2GRP_MAP0__CID11_GROUP__SHIFT 0x16
8371#define GCEA_DRAM_WR_CLI2GRP_MAP0__CID12_GROUP__SHIFT 0x18
8372#define GCEA_DRAM_WR_CLI2GRP_MAP0__CID13_GROUP__SHIFT 0x1a
8373#define GCEA_DRAM_WR_CLI2GRP_MAP0__CID14_GROUP__SHIFT 0x1c
8374#define GCEA_DRAM_WR_CLI2GRP_MAP0__CID15_GROUP__SHIFT 0x1e
8375#define GCEA_DRAM_WR_CLI2GRP_MAP0__CID0_GROUP_MASK 0x00000003L
8376#define GCEA_DRAM_WR_CLI2GRP_MAP0__CID1_GROUP_MASK 0x0000000CL
8377#define GCEA_DRAM_WR_CLI2GRP_MAP0__CID2_GROUP_MASK 0x00000030L
8378#define GCEA_DRAM_WR_CLI2GRP_MAP0__CID3_GROUP_MASK 0x000000C0L
8379#define GCEA_DRAM_WR_CLI2GRP_MAP0__CID4_GROUP_MASK 0x00000300L
8380#define GCEA_DRAM_WR_CLI2GRP_MAP0__CID5_GROUP_MASK 0x00000C00L
8381#define GCEA_DRAM_WR_CLI2GRP_MAP0__CID6_GROUP_MASK 0x00003000L
8382#define GCEA_DRAM_WR_CLI2GRP_MAP0__CID7_GROUP_MASK 0x0000C000L
8383#define GCEA_DRAM_WR_CLI2GRP_MAP0__CID8_GROUP_MASK 0x00030000L
8384#define GCEA_DRAM_WR_CLI2GRP_MAP0__CID9_GROUP_MASK 0x000C0000L
8385#define GCEA_DRAM_WR_CLI2GRP_MAP0__CID10_GROUP_MASK 0x00300000L
8386#define GCEA_DRAM_WR_CLI2GRP_MAP0__CID11_GROUP_MASK 0x00C00000L
8387#define GCEA_DRAM_WR_CLI2GRP_MAP0__CID12_GROUP_MASK 0x03000000L
8388#define GCEA_DRAM_WR_CLI2GRP_MAP0__CID13_GROUP_MASK 0x0C000000L
8389#define GCEA_DRAM_WR_CLI2GRP_MAP0__CID14_GROUP_MASK 0x30000000L
8390#define GCEA_DRAM_WR_CLI2GRP_MAP0__CID15_GROUP_MASK 0xC0000000L
8391//GCEA_DRAM_WR_CLI2GRP_MAP1
8392#define GCEA_DRAM_WR_CLI2GRP_MAP1__CID16_GROUP__SHIFT 0x0
8393#define GCEA_DRAM_WR_CLI2GRP_MAP1__CID17_GROUP__SHIFT 0x2
8394#define GCEA_DRAM_WR_CLI2GRP_MAP1__CID18_GROUP__SHIFT 0x4
8395#define GCEA_DRAM_WR_CLI2GRP_MAP1__CID19_GROUP__SHIFT 0x6
8396#define GCEA_DRAM_WR_CLI2GRP_MAP1__CID20_GROUP__SHIFT 0x8
8397#define GCEA_DRAM_WR_CLI2GRP_MAP1__CID21_GROUP__SHIFT 0xa
8398#define GCEA_DRAM_WR_CLI2GRP_MAP1__CID22_GROUP__SHIFT 0xc
8399#define GCEA_DRAM_WR_CLI2GRP_MAP1__CID23_GROUP__SHIFT 0xe
8400#define GCEA_DRAM_WR_CLI2GRP_MAP1__CID24_GROUP__SHIFT 0x10
8401#define GCEA_DRAM_WR_CLI2GRP_MAP1__CID25_GROUP__SHIFT 0x12
8402#define GCEA_DRAM_WR_CLI2GRP_MAP1__CID26_GROUP__SHIFT 0x14
8403#define GCEA_DRAM_WR_CLI2GRP_MAP1__CID27_GROUP__SHIFT 0x16
8404#define GCEA_DRAM_WR_CLI2GRP_MAP1__CID28_GROUP__SHIFT 0x18
8405#define GCEA_DRAM_WR_CLI2GRP_MAP1__CID29_GROUP__SHIFT 0x1a
8406#define GCEA_DRAM_WR_CLI2GRP_MAP1__CID30_GROUP__SHIFT 0x1c
8407#define GCEA_DRAM_WR_CLI2GRP_MAP1__CID31_GROUP__SHIFT 0x1e
8408#define GCEA_DRAM_WR_CLI2GRP_MAP1__CID16_GROUP_MASK 0x00000003L
8409#define GCEA_DRAM_WR_CLI2GRP_MAP1__CID17_GROUP_MASK 0x0000000CL
8410#define GCEA_DRAM_WR_CLI2GRP_MAP1__CID18_GROUP_MASK 0x00000030L
8411#define GCEA_DRAM_WR_CLI2GRP_MAP1__CID19_GROUP_MASK 0x000000C0L
8412#define GCEA_DRAM_WR_CLI2GRP_MAP1__CID20_GROUP_MASK 0x00000300L
8413#define GCEA_DRAM_WR_CLI2GRP_MAP1__CID21_GROUP_MASK 0x00000C00L
8414#define GCEA_DRAM_WR_CLI2GRP_MAP1__CID22_GROUP_MASK 0x00003000L
8415#define GCEA_DRAM_WR_CLI2GRP_MAP1__CID23_GROUP_MASK 0x0000C000L
8416#define GCEA_DRAM_WR_CLI2GRP_MAP1__CID24_GROUP_MASK 0x00030000L
8417#define GCEA_DRAM_WR_CLI2GRP_MAP1__CID25_GROUP_MASK 0x000C0000L
8418#define GCEA_DRAM_WR_CLI2GRP_MAP1__CID26_GROUP_MASK 0x00300000L
8419#define GCEA_DRAM_WR_CLI2GRP_MAP1__CID27_GROUP_MASK 0x00C00000L
8420#define GCEA_DRAM_WR_CLI2GRP_MAP1__CID28_GROUP_MASK 0x03000000L
8421#define GCEA_DRAM_WR_CLI2GRP_MAP1__CID29_GROUP_MASK 0x0C000000L
8422#define GCEA_DRAM_WR_CLI2GRP_MAP1__CID30_GROUP_MASK 0x30000000L
8423#define GCEA_DRAM_WR_CLI2GRP_MAP1__CID31_GROUP_MASK 0xC0000000L
8424//GCEA_DRAM_RD_GRP2VC_MAP
8425#define GCEA_DRAM_RD_GRP2VC_MAP__GROUP0_VC__SHIFT 0x0
8426#define GCEA_DRAM_RD_GRP2VC_MAP__GROUP1_VC__SHIFT 0x3
8427#define GCEA_DRAM_RD_GRP2VC_MAP__GROUP2_VC__SHIFT 0x6
8428#define GCEA_DRAM_RD_GRP2VC_MAP__GROUP3_VC__SHIFT 0x9
8429#define GCEA_DRAM_RD_GRP2VC_MAP__GROUP0_VC_MASK 0x00000007L
8430#define GCEA_DRAM_RD_GRP2VC_MAP__GROUP1_VC_MASK 0x00000038L
8431#define GCEA_DRAM_RD_GRP2VC_MAP__GROUP2_VC_MASK 0x000001C0L
8432#define GCEA_DRAM_RD_GRP2VC_MAP__GROUP3_VC_MASK 0x00000E00L
8433//GCEA_DRAM_WR_GRP2VC_MAP
8434#define GCEA_DRAM_WR_GRP2VC_MAP__GROUP0_VC__SHIFT 0x0
8435#define GCEA_DRAM_WR_GRP2VC_MAP__GROUP1_VC__SHIFT 0x3
8436#define GCEA_DRAM_WR_GRP2VC_MAP__GROUP2_VC__SHIFT 0x6
8437#define GCEA_DRAM_WR_GRP2VC_MAP__GROUP3_VC__SHIFT 0x9
8438#define GCEA_DRAM_WR_GRP2VC_MAP__GROUP0_VC_MASK 0x00000007L
8439#define GCEA_DRAM_WR_GRP2VC_MAP__GROUP1_VC_MASK 0x00000038L
8440#define GCEA_DRAM_WR_GRP2VC_MAP__GROUP2_VC_MASK 0x000001C0L
8441#define GCEA_DRAM_WR_GRP2VC_MAP__GROUP3_VC_MASK 0x00000E00L
8442//GCEA_DRAM_RD_LAZY
8443#define GCEA_DRAM_RD_LAZY__GROUP0_DELAY__SHIFT 0x0
8444#define GCEA_DRAM_RD_LAZY__GROUP1_DELAY__SHIFT 0x3
8445#define GCEA_DRAM_RD_LAZY__GROUP2_DELAY__SHIFT 0x6
8446#define GCEA_DRAM_RD_LAZY__GROUP3_DELAY__SHIFT 0x9
8447#define GCEA_DRAM_RD_LAZY__REQ_ACCUM_THRESH__SHIFT 0xc
8448#define GCEA_DRAM_RD_LAZY__REQ_ACCUM_TIMEOUT__SHIFT 0x14
8449#define GCEA_DRAM_RD_LAZY__GROUP0_DELAY_MASK 0x00000007L
8450#define GCEA_DRAM_RD_LAZY__GROUP1_DELAY_MASK 0x00000038L
8451#define GCEA_DRAM_RD_LAZY__GROUP2_DELAY_MASK 0x000001C0L
8452#define GCEA_DRAM_RD_LAZY__GROUP3_DELAY_MASK 0x00000E00L
8453#define GCEA_DRAM_RD_LAZY__REQ_ACCUM_THRESH_MASK 0x0003F000L
8454#define GCEA_DRAM_RD_LAZY__REQ_ACCUM_TIMEOUT_MASK 0x07F00000L
8455//GCEA_DRAM_WR_LAZY
8456#define GCEA_DRAM_WR_LAZY__GROUP0_DELAY__SHIFT 0x0
8457#define GCEA_DRAM_WR_LAZY__GROUP1_DELAY__SHIFT 0x3
8458#define GCEA_DRAM_WR_LAZY__GROUP2_DELAY__SHIFT 0x6
8459#define GCEA_DRAM_WR_LAZY__GROUP3_DELAY__SHIFT 0x9
8460#define GCEA_DRAM_WR_LAZY__REQ_ACCUM_THRESH__SHIFT 0xc
8461#define GCEA_DRAM_WR_LAZY__REQ_ACCUM_TIMEOUT__SHIFT 0x14
8462#define GCEA_DRAM_WR_LAZY__GROUP0_DELAY_MASK 0x00000007L
8463#define GCEA_DRAM_WR_LAZY__GROUP1_DELAY_MASK 0x00000038L
8464#define GCEA_DRAM_WR_LAZY__GROUP2_DELAY_MASK 0x000001C0L
8465#define GCEA_DRAM_WR_LAZY__GROUP3_DELAY_MASK 0x00000E00L
8466#define GCEA_DRAM_WR_LAZY__REQ_ACCUM_THRESH_MASK 0x0003F000L
8467#define GCEA_DRAM_WR_LAZY__REQ_ACCUM_TIMEOUT_MASK 0x07F00000L
8468//GCEA_DRAM_RD_CAM_CNTL
8469#define GCEA_DRAM_RD_CAM_CNTL__DEPTH_GROUP0__SHIFT 0x0
8470#define GCEA_DRAM_RD_CAM_CNTL__DEPTH_GROUP1__SHIFT 0x4
8471#define GCEA_DRAM_RD_CAM_CNTL__DEPTH_GROUP2__SHIFT 0x8
8472#define GCEA_DRAM_RD_CAM_CNTL__DEPTH_GROUP3__SHIFT 0xc
8473#define GCEA_DRAM_RD_CAM_CNTL__REORDER_LIMIT_GROUP0__SHIFT 0x10
8474#define GCEA_DRAM_RD_CAM_CNTL__REORDER_LIMIT_GROUP1__SHIFT 0x13
8475#define GCEA_DRAM_RD_CAM_CNTL__REORDER_LIMIT_GROUP2__SHIFT 0x16
8476#define GCEA_DRAM_RD_CAM_CNTL__REORDER_LIMIT_GROUP3__SHIFT 0x19
8477#define GCEA_DRAM_RD_CAM_CNTL__DEPTH_GROUP0_MASK 0x0000000FL
8478#define GCEA_DRAM_RD_CAM_CNTL__DEPTH_GROUP1_MASK 0x000000F0L
8479#define GCEA_DRAM_RD_CAM_CNTL__DEPTH_GROUP2_MASK 0x00000F00L
8480#define GCEA_DRAM_RD_CAM_CNTL__DEPTH_GROUP3_MASK 0x0000F000L
8481#define GCEA_DRAM_RD_CAM_CNTL__REORDER_LIMIT_GROUP0_MASK 0x00070000L
8482#define GCEA_DRAM_RD_CAM_CNTL__REORDER_LIMIT_GROUP1_MASK 0x00380000L
8483#define GCEA_DRAM_RD_CAM_CNTL__REORDER_LIMIT_GROUP2_MASK 0x01C00000L
8484#define GCEA_DRAM_RD_CAM_CNTL__REORDER_LIMIT_GROUP3_MASK 0x0E000000L
8485//GCEA_DRAM_WR_CAM_CNTL
8486#define GCEA_DRAM_WR_CAM_CNTL__DEPTH_GROUP0__SHIFT 0x0
8487#define GCEA_DRAM_WR_CAM_CNTL__DEPTH_GROUP1__SHIFT 0x4
8488#define GCEA_DRAM_WR_CAM_CNTL__DEPTH_GROUP2__SHIFT 0x8
8489#define GCEA_DRAM_WR_CAM_CNTL__DEPTH_GROUP3__SHIFT 0xc
8490#define GCEA_DRAM_WR_CAM_CNTL__REORDER_LIMIT_GROUP0__SHIFT 0x10
8491#define GCEA_DRAM_WR_CAM_CNTL__REORDER_LIMIT_GROUP1__SHIFT 0x13
8492#define GCEA_DRAM_WR_CAM_CNTL__REORDER_LIMIT_GROUP2__SHIFT 0x16
8493#define GCEA_DRAM_WR_CAM_CNTL__REORDER_LIMIT_GROUP3__SHIFT 0x19
8494#define GCEA_DRAM_WR_CAM_CNTL__DEPTH_GROUP0_MASK 0x0000000FL
8495#define GCEA_DRAM_WR_CAM_CNTL__DEPTH_GROUP1_MASK 0x000000F0L
8496#define GCEA_DRAM_WR_CAM_CNTL__DEPTH_GROUP2_MASK 0x00000F00L
8497#define GCEA_DRAM_WR_CAM_CNTL__DEPTH_GROUP3_MASK 0x0000F000L
8498#define GCEA_DRAM_WR_CAM_CNTL__REORDER_LIMIT_GROUP0_MASK 0x00070000L
8499#define GCEA_DRAM_WR_CAM_CNTL__REORDER_LIMIT_GROUP1_MASK 0x00380000L
8500#define GCEA_DRAM_WR_CAM_CNTL__REORDER_LIMIT_GROUP2_MASK 0x01C00000L
8501#define GCEA_DRAM_WR_CAM_CNTL__REORDER_LIMIT_GROUP3_MASK 0x0E000000L
8502//GCEA_DRAM_PAGE_BURST
8503#define GCEA_DRAM_PAGE_BURST__RD_LIMIT_LO__SHIFT 0x0
8504#define GCEA_DRAM_PAGE_BURST__RD_LIMIT_HI__SHIFT 0x8
8505#define GCEA_DRAM_PAGE_BURST__WR_LIMIT_LO__SHIFT 0x10
8506#define GCEA_DRAM_PAGE_BURST__WR_LIMIT_HI__SHIFT 0x18
8507#define GCEA_DRAM_PAGE_BURST__RD_LIMIT_LO_MASK 0x000000FFL
8508#define GCEA_DRAM_PAGE_BURST__RD_LIMIT_HI_MASK 0x0000FF00L
8509#define GCEA_DRAM_PAGE_BURST__WR_LIMIT_LO_MASK 0x00FF0000L
8510#define GCEA_DRAM_PAGE_BURST__WR_LIMIT_HI_MASK 0xFF000000L
8511//GCEA_DRAM_RD_PRI_AGE
8512#define GCEA_DRAM_RD_PRI_AGE__GROUP0_AGING_RATE__SHIFT 0x0
8513#define GCEA_DRAM_RD_PRI_AGE__GROUP1_AGING_RATE__SHIFT 0x3
8514#define GCEA_DRAM_RD_PRI_AGE__GROUP2_AGING_RATE__SHIFT 0x6
8515#define GCEA_DRAM_RD_PRI_AGE__GROUP3_AGING_RATE__SHIFT 0x9
8516#define GCEA_DRAM_RD_PRI_AGE__GROUP0_AGE_COEFFICIENT__SHIFT 0xc
8517#define GCEA_DRAM_RD_PRI_AGE__GROUP1_AGE_COEFFICIENT__SHIFT 0xf
8518#define GCEA_DRAM_RD_PRI_AGE__GROUP2_AGE_COEFFICIENT__SHIFT 0x12
8519#define GCEA_DRAM_RD_PRI_AGE__GROUP3_AGE_COEFFICIENT__SHIFT 0x15
8520#define GCEA_DRAM_RD_PRI_AGE__GROUP0_AGING_RATE_MASK 0x00000007L
8521#define GCEA_DRAM_RD_PRI_AGE__GROUP1_AGING_RATE_MASK 0x00000038L
8522#define GCEA_DRAM_RD_PRI_AGE__GROUP2_AGING_RATE_MASK 0x000001C0L
8523#define GCEA_DRAM_RD_PRI_AGE__GROUP3_AGING_RATE_MASK 0x00000E00L
8524#define GCEA_DRAM_RD_PRI_AGE__GROUP0_AGE_COEFFICIENT_MASK 0x00007000L
8525#define GCEA_DRAM_RD_PRI_AGE__GROUP1_AGE_COEFFICIENT_MASK 0x00038000L
8526#define GCEA_DRAM_RD_PRI_AGE__GROUP2_AGE_COEFFICIENT_MASK 0x001C0000L
8527#define GCEA_DRAM_RD_PRI_AGE__GROUP3_AGE_COEFFICIENT_MASK 0x00E00000L
8528//GCEA_DRAM_WR_PRI_AGE
8529#define GCEA_DRAM_WR_PRI_AGE__GROUP0_AGING_RATE__SHIFT 0x0
8530#define GCEA_DRAM_WR_PRI_AGE__GROUP1_AGING_RATE__SHIFT 0x3
8531#define GCEA_DRAM_WR_PRI_AGE__GROUP2_AGING_RATE__SHIFT 0x6
8532#define GCEA_DRAM_WR_PRI_AGE__GROUP3_AGING_RATE__SHIFT 0x9
8533#define GCEA_DRAM_WR_PRI_AGE__GROUP0_AGE_COEFFICIENT__SHIFT 0xc
8534#define GCEA_DRAM_WR_PRI_AGE__GROUP1_AGE_COEFFICIENT__SHIFT 0xf
8535#define GCEA_DRAM_WR_PRI_AGE__GROUP2_AGE_COEFFICIENT__SHIFT 0x12
8536#define GCEA_DRAM_WR_PRI_AGE__GROUP3_AGE_COEFFICIENT__SHIFT 0x15
8537#define GCEA_DRAM_WR_PRI_AGE__GROUP0_AGING_RATE_MASK 0x00000007L
8538#define GCEA_DRAM_WR_PRI_AGE__GROUP1_AGING_RATE_MASK 0x00000038L
8539#define GCEA_DRAM_WR_PRI_AGE__GROUP2_AGING_RATE_MASK 0x000001C0L
8540#define GCEA_DRAM_WR_PRI_AGE__GROUP3_AGING_RATE_MASK 0x00000E00L
8541#define GCEA_DRAM_WR_PRI_AGE__GROUP0_AGE_COEFFICIENT_MASK 0x00007000L
8542#define GCEA_DRAM_WR_PRI_AGE__GROUP1_AGE_COEFFICIENT_MASK 0x00038000L
8543#define GCEA_DRAM_WR_PRI_AGE__GROUP2_AGE_COEFFICIENT_MASK 0x001C0000L
8544#define GCEA_DRAM_WR_PRI_AGE__GROUP3_AGE_COEFFICIENT_MASK 0x00E00000L
8545//GCEA_DRAM_RD_PRI_QUEUING
8546#define GCEA_DRAM_RD_PRI_QUEUING__GROUP0_QUEUING_COEFFICIENT__SHIFT 0x0
8547#define GCEA_DRAM_RD_PRI_QUEUING__GROUP1_QUEUING_COEFFICIENT__SHIFT 0x3
8548#define GCEA_DRAM_RD_PRI_QUEUING__GROUP2_QUEUING_COEFFICIENT__SHIFT 0x6
8549#define GCEA_DRAM_RD_PRI_QUEUING__GROUP3_QUEUING_COEFFICIENT__SHIFT 0x9
8550#define GCEA_DRAM_RD_PRI_QUEUING__GROUP0_QUEUING_COEFFICIENT_MASK 0x00000007L
8551#define GCEA_DRAM_RD_PRI_QUEUING__GROUP1_QUEUING_COEFFICIENT_MASK 0x00000038L
8552#define GCEA_DRAM_RD_PRI_QUEUING__GROUP2_QUEUING_COEFFICIENT_MASK 0x000001C0L
8553#define GCEA_DRAM_RD_PRI_QUEUING__GROUP3_QUEUING_COEFFICIENT_MASK 0x00000E00L
8554//GCEA_DRAM_WR_PRI_QUEUING
8555#define GCEA_DRAM_WR_PRI_QUEUING__GROUP0_QUEUING_COEFFICIENT__SHIFT 0x0
8556#define GCEA_DRAM_WR_PRI_QUEUING__GROUP1_QUEUING_COEFFICIENT__SHIFT 0x3
8557#define GCEA_DRAM_WR_PRI_QUEUING__GROUP2_QUEUING_COEFFICIENT__SHIFT 0x6
8558#define GCEA_DRAM_WR_PRI_QUEUING__GROUP3_QUEUING_COEFFICIENT__SHIFT 0x9
8559#define GCEA_DRAM_WR_PRI_QUEUING__GROUP0_QUEUING_COEFFICIENT_MASK 0x00000007L
8560#define GCEA_DRAM_WR_PRI_QUEUING__GROUP1_QUEUING_COEFFICIENT_MASK 0x00000038L
8561#define GCEA_DRAM_WR_PRI_QUEUING__GROUP2_QUEUING_COEFFICIENT_MASK 0x000001C0L
8562#define GCEA_DRAM_WR_PRI_QUEUING__GROUP3_QUEUING_COEFFICIENT_MASK 0x00000E00L
8563//GCEA_DRAM_RD_PRI_FIXED
8564#define GCEA_DRAM_RD_PRI_FIXED__GROUP0_FIXED_COEFFICIENT__SHIFT 0x0
8565#define GCEA_DRAM_RD_PRI_FIXED__GROUP1_FIXED_COEFFICIENT__SHIFT 0x3
8566#define GCEA_DRAM_RD_PRI_FIXED__GROUP2_FIXED_COEFFICIENT__SHIFT 0x6
8567#define GCEA_DRAM_RD_PRI_FIXED__GROUP3_FIXED_COEFFICIENT__SHIFT 0x9
8568#define GCEA_DRAM_RD_PRI_FIXED__GROUP0_FIXED_COEFFICIENT_MASK 0x00000007L
8569#define GCEA_DRAM_RD_PRI_FIXED__GROUP1_FIXED_COEFFICIENT_MASK 0x00000038L
8570#define GCEA_DRAM_RD_PRI_FIXED__GROUP2_FIXED_COEFFICIENT_MASK 0x000001C0L
8571#define GCEA_DRAM_RD_PRI_FIXED__GROUP3_FIXED_COEFFICIENT_MASK 0x00000E00L
8572//GCEA_DRAM_WR_PRI_FIXED
8573#define GCEA_DRAM_WR_PRI_FIXED__GROUP0_FIXED_COEFFICIENT__SHIFT 0x0
8574#define GCEA_DRAM_WR_PRI_FIXED__GROUP1_FIXED_COEFFICIENT__SHIFT 0x3
8575#define GCEA_DRAM_WR_PRI_FIXED__GROUP2_FIXED_COEFFICIENT__SHIFT 0x6
8576#define GCEA_DRAM_WR_PRI_FIXED__GROUP3_FIXED_COEFFICIENT__SHIFT 0x9
8577#define GCEA_DRAM_WR_PRI_FIXED__GROUP0_FIXED_COEFFICIENT_MASK 0x00000007L
8578#define GCEA_DRAM_WR_PRI_FIXED__GROUP1_FIXED_COEFFICIENT_MASK 0x00000038L
8579#define GCEA_DRAM_WR_PRI_FIXED__GROUP2_FIXED_COEFFICIENT_MASK 0x000001C0L
8580#define GCEA_DRAM_WR_PRI_FIXED__GROUP3_FIXED_COEFFICIENT_MASK 0x00000E00L
8581//GCEA_DRAM_RD_PRI_URGENCY
8582#define GCEA_DRAM_RD_PRI_URGENCY__GROUP0_URGENCY_COEFFICIENT__SHIFT 0x0
8583#define GCEA_DRAM_RD_PRI_URGENCY__GROUP1_URGENCY_COEFFICIENT__SHIFT 0x3
8584#define GCEA_DRAM_RD_PRI_URGENCY__GROUP2_URGENCY_COEFFICIENT__SHIFT 0x6
8585#define GCEA_DRAM_RD_PRI_URGENCY__GROUP3_URGENCY_COEFFICIENT__SHIFT 0x9
8586#define GCEA_DRAM_RD_PRI_URGENCY__GROUP0_URGENCY_MODE__SHIFT 0xc
8587#define GCEA_DRAM_RD_PRI_URGENCY__GROUP1_URGENCY_MODE__SHIFT 0xd
8588#define GCEA_DRAM_RD_PRI_URGENCY__GROUP2_URGENCY_MODE__SHIFT 0xe
8589#define GCEA_DRAM_RD_PRI_URGENCY__GROUP3_URGENCY_MODE__SHIFT 0xf
8590#define GCEA_DRAM_RD_PRI_URGENCY__GROUP0_URGENCY_COEFFICIENT_MASK 0x00000007L
8591#define GCEA_DRAM_RD_PRI_URGENCY__GROUP1_URGENCY_COEFFICIENT_MASK 0x00000038L
8592#define GCEA_DRAM_RD_PRI_URGENCY__GROUP2_URGENCY_COEFFICIENT_MASK 0x000001C0L
8593#define GCEA_DRAM_RD_PRI_URGENCY__GROUP3_URGENCY_COEFFICIENT_MASK 0x00000E00L
8594#define GCEA_DRAM_RD_PRI_URGENCY__GROUP0_URGENCY_MODE_MASK 0x00001000L
8595#define GCEA_DRAM_RD_PRI_URGENCY__GROUP1_URGENCY_MODE_MASK 0x00002000L
8596#define GCEA_DRAM_RD_PRI_URGENCY__GROUP2_URGENCY_MODE_MASK 0x00004000L
8597#define GCEA_DRAM_RD_PRI_URGENCY__GROUP3_URGENCY_MODE_MASK 0x00008000L
8598//GCEA_DRAM_WR_PRI_URGENCY
8599#define GCEA_DRAM_WR_PRI_URGENCY__GROUP0_URGENCY_COEFFICIENT__SHIFT 0x0
8600#define GCEA_DRAM_WR_PRI_URGENCY__GROUP1_URGENCY_COEFFICIENT__SHIFT 0x3
8601#define GCEA_DRAM_WR_PRI_URGENCY__GROUP2_URGENCY_COEFFICIENT__SHIFT 0x6
8602#define GCEA_DRAM_WR_PRI_URGENCY__GROUP3_URGENCY_COEFFICIENT__SHIFT 0x9
8603#define GCEA_DRAM_WR_PRI_URGENCY__GROUP0_URGENCY_MODE__SHIFT 0xc
8604#define GCEA_DRAM_WR_PRI_URGENCY__GROUP1_URGENCY_MODE__SHIFT 0xd
8605#define GCEA_DRAM_WR_PRI_URGENCY__GROUP2_URGENCY_MODE__SHIFT 0xe
8606#define GCEA_DRAM_WR_PRI_URGENCY__GROUP3_URGENCY_MODE__SHIFT 0xf
8607#define GCEA_DRAM_WR_PRI_URGENCY__GROUP0_URGENCY_COEFFICIENT_MASK 0x00000007L
8608#define GCEA_DRAM_WR_PRI_URGENCY__GROUP1_URGENCY_COEFFICIENT_MASK 0x00000038L
8609#define GCEA_DRAM_WR_PRI_URGENCY__GROUP2_URGENCY_COEFFICIENT_MASK 0x000001C0L
8610#define GCEA_DRAM_WR_PRI_URGENCY__GROUP3_URGENCY_COEFFICIENT_MASK 0x00000E00L
8611#define GCEA_DRAM_WR_PRI_URGENCY__GROUP0_URGENCY_MODE_MASK 0x00001000L
8612#define GCEA_DRAM_WR_PRI_URGENCY__GROUP1_URGENCY_MODE_MASK 0x00002000L
8613#define GCEA_DRAM_WR_PRI_URGENCY__GROUP2_URGENCY_MODE_MASK 0x00004000L
8614#define GCEA_DRAM_WR_PRI_URGENCY__GROUP3_URGENCY_MODE_MASK 0x00008000L
8615//GCEA_DRAM_RD_PRI_QUANT_PRI1
8616#define GCEA_DRAM_RD_PRI_QUANT_PRI1__GROUP0_THRESHOLD__SHIFT 0x0
8617#define GCEA_DRAM_RD_PRI_QUANT_PRI1__GROUP1_THRESHOLD__SHIFT 0x8
8618#define GCEA_DRAM_RD_PRI_QUANT_PRI1__GROUP2_THRESHOLD__SHIFT 0x10
8619#define GCEA_DRAM_RD_PRI_QUANT_PRI1__GROUP3_THRESHOLD__SHIFT 0x18
8620#define GCEA_DRAM_RD_PRI_QUANT_PRI1__GROUP0_THRESHOLD_MASK 0x000000FFL
8621#define GCEA_DRAM_RD_PRI_QUANT_PRI1__GROUP1_THRESHOLD_MASK 0x0000FF00L
8622#define GCEA_DRAM_RD_PRI_QUANT_PRI1__GROUP2_THRESHOLD_MASK 0x00FF0000L
8623#define GCEA_DRAM_RD_PRI_QUANT_PRI1__GROUP3_THRESHOLD_MASK 0xFF000000L
8624//GCEA_DRAM_RD_PRI_QUANT_PRI2
8625#define GCEA_DRAM_RD_PRI_QUANT_PRI2__GROUP0_THRESHOLD__SHIFT 0x0
8626#define GCEA_DRAM_RD_PRI_QUANT_PRI2__GROUP1_THRESHOLD__SHIFT 0x8
8627#define GCEA_DRAM_RD_PRI_QUANT_PRI2__GROUP2_THRESHOLD__SHIFT 0x10
8628#define GCEA_DRAM_RD_PRI_QUANT_PRI2__GROUP3_THRESHOLD__SHIFT 0x18
8629#define GCEA_DRAM_RD_PRI_QUANT_PRI2__GROUP0_THRESHOLD_MASK 0x000000FFL
8630#define GCEA_DRAM_RD_PRI_QUANT_PRI2__GROUP1_THRESHOLD_MASK 0x0000FF00L
8631#define GCEA_DRAM_RD_PRI_QUANT_PRI2__GROUP2_THRESHOLD_MASK 0x00FF0000L
8632#define GCEA_DRAM_RD_PRI_QUANT_PRI2__GROUP3_THRESHOLD_MASK 0xFF000000L
8633//GCEA_DRAM_RD_PRI_QUANT_PRI3
8634#define GCEA_DRAM_RD_PRI_QUANT_PRI3__GROUP0_THRESHOLD__SHIFT 0x0
8635#define GCEA_DRAM_RD_PRI_QUANT_PRI3__GROUP1_THRESHOLD__SHIFT 0x8
8636#define GCEA_DRAM_RD_PRI_QUANT_PRI3__GROUP2_THRESHOLD__SHIFT 0x10
8637#define GCEA_DRAM_RD_PRI_QUANT_PRI3__GROUP3_THRESHOLD__SHIFT 0x18
8638#define GCEA_DRAM_RD_PRI_QUANT_PRI3__GROUP0_THRESHOLD_MASK 0x000000FFL
8639#define GCEA_DRAM_RD_PRI_QUANT_PRI3__GROUP1_THRESHOLD_MASK 0x0000FF00L
8640#define GCEA_DRAM_RD_PRI_QUANT_PRI3__GROUP2_THRESHOLD_MASK 0x00FF0000L
8641#define GCEA_DRAM_RD_PRI_QUANT_PRI3__GROUP3_THRESHOLD_MASK 0xFF000000L
8642//GCEA_DRAM_WR_PRI_QUANT_PRI1
8643#define GCEA_DRAM_WR_PRI_QUANT_PRI1__GROUP0_THRESHOLD__SHIFT 0x0
8644#define GCEA_DRAM_WR_PRI_QUANT_PRI1__GROUP1_THRESHOLD__SHIFT 0x8
8645#define GCEA_DRAM_WR_PRI_QUANT_PRI1__GROUP2_THRESHOLD__SHIFT 0x10
8646#define GCEA_DRAM_WR_PRI_QUANT_PRI1__GROUP3_THRESHOLD__SHIFT 0x18
8647#define GCEA_DRAM_WR_PRI_QUANT_PRI1__GROUP0_THRESHOLD_MASK 0x000000FFL
8648#define GCEA_DRAM_WR_PRI_QUANT_PRI1__GROUP1_THRESHOLD_MASK 0x0000FF00L
8649#define GCEA_DRAM_WR_PRI_QUANT_PRI1__GROUP2_THRESHOLD_MASK 0x00FF0000L
8650#define GCEA_DRAM_WR_PRI_QUANT_PRI1__GROUP3_THRESHOLD_MASK 0xFF000000L
8651//GCEA_DRAM_WR_PRI_QUANT_PRI2
8652#define GCEA_DRAM_WR_PRI_QUANT_PRI2__GROUP0_THRESHOLD__SHIFT 0x0
8653#define GCEA_DRAM_WR_PRI_QUANT_PRI2__GROUP1_THRESHOLD__SHIFT 0x8
8654#define GCEA_DRAM_WR_PRI_QUANT_PRI2__GROUP2_THRESHOLD__SHIFT 0x10
8655#define GCEA_DRAM_WR_PRI_QUANT_PRI2__GROUP3_THRESHOLD__SHIFT 0x18
8656#define GCEA_DRAM_WR_PRI_QUANT_PRI2__GROUP0_THRESHOLD_MASK 0x000000FFL
8657#define GCEA_DRAM_WR_PRI_QUANT_PRI2__GROUP1_THRESHOLD_MASK 0x0000FF00L
8658#define GCEA_DRAM_WR_PRI_QUANT_PRI2__GROUP2_THRESHOLD_MASK 0x00FF0000L
8659#define GCEA_DRAM_WR_PRI_QUANT_PRI2__GROUP3_THRESHOLD_MASK 0xFF000000L
8660//GCEA_DRAM_WR_PRI_QUANT_PRI3
8661#define GCEA_DRAM_WR_PRI_QUANT_PRI3__GROUP0_THRESHOLD__SHIFT 0x0
8662#define GCEA_DRAM_WR_PRI_QUANT_PRI3__GROUP1_THRESHOLD__SHIFT 0x8
8663#define GCEA_DRAM_WR_PRI_QUANT_PRI3__GROUP2_THRESHOLD__SHIFT 0x10
8664#define GCEA_DRAM_WR_PRI_QUANT_PRI3__GROUP3_THRESHOLD__SHIFT 0x18
8665#define GCEA_DRAM_WR_PRI_QUANT_PRI3__GROUP0_THRESHOLD_MASK 0x000000FFL
8666#define GCEA_DRAM_WR_PRI_QUANT_PRI3__GROUP1_THRESHOLD_MASK 0x0000FF00L
8667#define GCEA_DRAM_WR_PRI_QUANT_PRI3__GROUP2_THRESHOLD_MASK 0x00FF0000L
8668#define GCEA_DRAM_WR_PRI_QUANT_PRI3__GROUP3_THRESHOLD_MASK 0xFF000000L
8669//GCEA_ADDRNORM_BASE_ADDR0
8670#define GCEA_ADDRNORM_BASE_ADDR0__ADDR_RNG_VAL__SHIFT 0x0
8671#define GCEA_ADDRNORM_BASE_ADDR0__LGCY_MMIO_HOLE_EN__SHIFT 0x1
8672#define GCEA_ADDRNORM_BASE_ADDR0__INTLV_NUM_CHAN__SHIFT 0x4
8673#define GCEA_ADDRNORM_BASE_ADDR0__INTLV_ADDR_SEL__SHIFT 0x8
8674#define GCEA_ADDRNORM_BASE_ADDR0__BASE_ADDR__SHIFT 0xc
8675#define GCEA_ADDRNORM_BASE_ADDR0__ADDR_RNG_VAL_MASK 0x00000001L
8676#define GCEA_ADDRNORM_BASE_ADDR0__LGCY_MMIO_HOLE_EN_MASK 0x00000002L
8677#define GCEA_ADDRNORM_BASE_ADDR0__INTLV_NUM_CHAN_MASK 0x000000F0L
8678#define GCEA_ADDRNORM_BASE_ADDR0__INTLV_ADDR_SEL_MASK 0x00000700L
8679#define GCEA_ADDRNORM_BASE_ADDR0__BASE_ADDR_MASK 0xFFFFF000L
8680//GCEA_ADDRNORM_LIMIT_ADDR0
8681#define GCEA_ADDRNORM_LIMIT_ADDR0__DST_FABRIC_ID__SHIFT 0x0
8682#define GCEA_ADDRNORM_LIMIT_ADDR0__INTLV_NUM_SOCKETS__SHIFT 0x8
8683#define GCEA_ADDRNORM_LIMIT_ADDR0__INTLV_NUM_DIES__SHIFT 0xa
8684#define GCEA_ADDRNORM_LIMIT_ADDR0__LIMIT_ADDR__SHIFT 0xc
8685#define GCEA_ADDRNORM_LIMIT_ADDR0__DST_FABRIC_ID_MASK 0x0000001FL
8686#define GCEA_ADDRNORM_LIMIT_ADDR0__INTLV_NUM_SOCKETS_MASK 0x00000100L
8687#define GCEA_ADDRNORM_LIMIT_ADDR0__INTLV_NUM_DIES_MASK 0x00000C00L
8688#define GCEA_ADDRNORM_LIMIT_ADDR0__LIMIT_ADDR_MASK 0xFFFFF000L
8689//GCEA_ADDRNORM_BASE_ADDR1
8690#define GCEA_ADDRNORM_BASE_ADDR1__ADDR_RNG_VAL__SHIFT 0x0
8691#define GCEA_ADDRNORM_BASE_ADDR1__LGCY_MMIO_HOLE_EN__SHIFT 0x1
8692#define GCEA_ADDRNORM_BASE_ADDR1__INTLV_NUM_CHAN__SHIFT 0x4
8693#define GCEA_ADDRNORM_BASE_ADDR1__INTLV_ADDR_SEL__SHIFT 0x8
8694#define GCEA_ADDRNORM_BASE_ADDR1__BASE_ADDR__SHIFT 0xc
8695#define GCEA_ADDRNORM_BASE_ADDR1__ADDR_RNG_VAL_MASK 0x00000001L
8696#define GCEA_ADDRNORM_BASE_ADDR1__LGCY_MMIO_HOLE_EN_MASK 0x00000002L
8697#define GCEA_ADDRNORM_BASE_ADDR1__INTLV_NUM_CHAN_MASK 0x000000F0L
8698#define GCEA_ADDRNORM_BASE_ADDR1__INTLV_ADDR_SEL_MASK 0x00000700L
8699#define GCEA_ADDRNORM_BASE_ADDR1__BASE_ADDR_MASK 0xFFFFF000L
8700//GCEA_ADDRNORM_LIMIT_ADDR1
8701#define GCEA_ADDRNORM_LIMIT_ADDR1__DST_FABRIC_ID__SHIFT 0x0
8702#define GCEA_ADDRNORM_LIMIT_ADDR1__INTLV_NUM_SOCKETS__SHIFT 0x8
8703#define GCEA_ADDRNORM_LIMIT_ADDR1__INTLV_NUM_DIES__SHIFT 0xa
8704#define GCEA_ADDRNORM_LIMIT_ADDR1__LIMIT_ADDR__SHIFT 0xc
8705#define GCEA_ADDRNORM_LIMIT_ADDR1__DST_FABRIC_ID_MASK 0x0000001FL
8706#define GCEA_ADDRNORM_LIMIT_ADDR1__INTLV_NUM_SOCKETS_MASK 0x00000100L
8707#define GCEA_ADDRNORM_LIMIT_ADDR1__INTLV_NUM_DIES_MASK 0x00000C00L
8708#define GCEA_ADDRNORM_LIMIT_ADDR1__LIMIT_ADDR_MASK 0xFFFFF000L
8709//GCEA_ADDRNORM_OFFSET_ADDR1
8710#define GCEA_ADDRNORM_OFFSET_ADDR1__HI_ADDR_OFFSET_EN__SHIFT 0x0
8711#define GCEA_ADDRNORM_OFFSET_ADDR1__HI_ADDR_OFFSET__SHIFT 0x14
8712#define GCEA_ADDRNORM_OFFSET_ADDR1__HI_ADDR_OFFSET_EN_MASK 0x00000001L
8713#define GCEA_ADDRNORM_OFFSET_ADDR1__HI_ADDR_OFFSET_MASK 0xFFF00000L
8714//GCEA_ADDRNORMDRAM_HOLE_CNTL
8715#define GCEA_ADDRNORMDRAM_HOLE_CNTL__DRAM_HOLE_VALID__SHIFT 0x0
8716#define GCEA_ADDRNORMDRAM_HOLE_CNTL__DRAM_HOLE_OFFSET__SHIFT 0x7
8717#define GCEA_ADDRNORMDRAM_HOLE_CNTL__DRAM_HOLE_VALID_MASK 0x00000001L
8718#define GCEA_ADDRNORMDRAM_HOLE_CNTL__DRAM_HOLE_OFFSET_MASK 0x0000FF80L
8719//GCEA_ADDRNORMDRAM_TRICHANNEL_CFG
8720#define GCEA_ADDRNORMDRAM_TRICHANNEL_CFG__LOG2_ADDR64K_SPACE__SHIFT 0x0
8721#define GCEA_ADDRNORMDRAM_TRICHANNEL_CFG__LOG2_ADDR64K_SPACE_MASK 0x0000003FL
8722//GCEA_ADDRDEC_BANK_CFG
8723#define GCEA_ADDRDEC_BANK_CFG__BANK_MASK_DRAM__SHIFT 0x0
8724#define GCEA_ADDRDEC_BANK_CFG__BANK_MASK_GMI__SHIFT 0x5
8725#define GCEA_ADDRDEC_BANK_CFG__BANKGROUP_SEL_DRAM__SHIFT 0xa
8726#define GCEA_ADDRDEC_BANK_CFG__BANKGROUP_SEL_GMI__SHIFT 0xd
8727#define GCEA_ADDRDEC_BANK_CFG__BANKGROUP_INTERLEAVE_DRAM__SHIFT 0x10
8728#define GCEA_ADDRDEC_BANK_CFG__BANKGROUP_INTERLEAVE_GMI__SHIFT 0x11
8729#define GCEA_ADDRDEC_BANK_CFG__BANK_MASK_DRAM_MASK 0x0000001FL
8730#define GCEA_ADDRDEC_BANK_CFG__BANK_MASK_GMI_MASK 0x000003E0L
8731#define GCEA_ADDRDEC_BANK_CFG__BANKGROUP_SEL_DRAM_MASK 0x00001C00L
8732#define GCEA_ADDRDEC_BANK_CFG__BANKGROUP_SEL_GMI_MASK 0x0000E000L
8733#define GCEA_ADDRDEC_BANK_CFG__BANKGROUP_INTERLEAVE_DRAM_MASK 0x00010000L
8734#define GCEA_ADDRDEC_BANK_CFG__BANKGROUP_INTERLEAVE_GMI_MASK 0x00020000L
8735//GCEA_ADDRDEC_MISC_CFG
8736#define GCEA_ADDRDEC_MISC_CFG__VCM_EN0__SHIFT 0x0
8737#define GCEA_ADDRDEC_MISC_CFG__VCM_EN1__SHIFT 0x1
8738#define GCEA_ADDRDEC_MISC_CFG__VCM_EN2__SHIFT 0x2
8739#define GCEA_ADDRDEC_MISC_CFG__VCM_EN3__SHIFT 0x3
8740#define GCEA_ADDRDEC_MISC_CFG__VCM_EN4__SHIFT 0x4
8741#define GCEA_ADDRDEC_MISC_CFG__PCH_MASK_DRAM__SHIFT 0x8
8742#define GCEA_ADDRDEC_MISC_CFG__PCH_MASK_GMI__SHIFT 0x9
8743#define GCEA_ADDRDEC_MISC_CFG__CH_MASK_DRAM__SHIFT 0xc
8744#define GCEA_ADDRDEC_MISC_CFG__CH_MASK_GMI__SHIFT 0x11
8745#define GCEA_ADDRDEC_MISC_CFG__CS_MASK_DRAM__SHIFT 0x16
8746#define GCEA_ADDRDEC_MISC_CFG__CS_MASK_GMI__SHIFT 0x18
8747#define GCEA_ADDRDEC_MISC_CFG__RM_MASK_DRAM__SHIFT 0x1a
8748#define GCEA_ADDRDEC_MISC_CFG__RM_MASK_GMI__SHIFT 0x1d
8749#define GCEA_ADDRDEC_MISC_CFG__VCM_EN0_MASK 0x00000001L
8750#define GCEA_ADDRDEC_MISC_CFG__VCM_EN1_MASK 0x00000002L
8751#define GCEA_ADDRDEC_MISC_CFG__VCM_EN2_MASK 0x00000004L
8752#define GCEA_ADDRDEC_MISC_CFG__VCM_EN3_MASK 0x00000008L
8753#define GCEA_ADDRDEC_MISC_CFG__VCM_EN4_MASK 0x00000010L
8754#define GCEA_ADDRDEC_MISC_CFG__PCH_MASK_DRAM_MASK 0x00000100L
8755#define GCEA_ADDRDEC_MISC_CFG__PCH_MASK_GMI_MASK 0x00000200L
8756#define GCEA_ADDRDEC_MISC_CFG__CH_MASK_DRAM_MASK 0x0001F000L
8757#define GCEA_ADDRDEC_MISC_CFG__CH_MASK_GMI_MASK 0x003E0000L
8758#define GCEA_ADDRDEC_MISC_CFG__CS_MASK_DRAM_MASK 0x00C00000L
8759#define GCEA_ADDRDEC_MISC_CFG__CS_MASK_GMI_MASK 0x03000000L
8760#define GCEA_ADDRDEC_MISC_CFG__RM_MASK_DRAM_MASK 0x1C000000L
8761#define GCEA_ADDRDEC_MISC_CFG__RM_MASK_GMI_MASK 0xE0000000L
8762//GCEA_ADDRDECDRAM_ADDR_HASH_BANK0
8763#define GCEA_ADDRDECDRAM_ADDR_HASH_BANK0__XOR_ENABLE__SHIFT 0x0
8764#define GCEA_ADDRDECDRAM_ADDR_HASH_BANK0__COL_XOR__SHIFT 0x1
8765#define GCEA_ADDRDECDRAM_ADDR_HASH_BANK0__ROW_XOR__SHIFT 0xe
8766#define GCEA_ADDRDECDRAM_ADDR_HASH_BANK0__XOR_ENABLE_MASK 0x00000001L
8767#define GCEA_ADDRDECDRAM_ADDR_HASH_BANK0__COL_XOR_MASK 0x00003FFEL
8768#define GCEA_ADDRDECDRAM_ADDR_HASH_BANK0__ROW_XOR_MASK 0xFFFFC000L
8769//GCEA_ADDRDECDRAM_ADDR_HASH_BANK1
8770#define GCEA_ADDRDECDRAM_ADDR_HASH_BANK1__XOR_ENABLE__SHIFT 0x0
8771#define GCEA_ADDRDECDRAM_ADDR_HASH_BANK1__COL_XOR__SHIFT 0x1
8772#define GCEA_ADDRDECDRAM_ADDR_HASH_BANK1__ROW_XOR__SHIFT 0xe
8773#define GCEA_ADDRDECDRAM_ADDR_HASH_BANK1__XOR_ENABLE_MASK 0x00000001L
8774#define GCEA_ADDRDECDRAM_ADDR_HASH_BANK1__COL_XOR_MASK 0x00003FFEL
8775#define GCEA_ADDRDECDRAM_ADDR_HASH_BANK1__ROW_XOR_MASK 0xFFFFC000L
8776//GCEA_ADDRDECDRAM_ADDR_HASH_BANK2
8777#define GCEA_ADDRDECDRAM_ADDR_HASH_BANK2__XOR_ENABLE__SHIFT 0x0
8778#define GCEA_ADDRDECDRAM_ADDR_HASH_BANK2__COL_XOR__SHIFT 0x1
8779#define GCEA_ADDRDECDRAM_ADDR_HASH_BANK2__ROW_XOR__SHIFT 0xe
8780#define GCEA_ADDRDECDRAM_ADDR_HASH_BANK2__XOR_ENABLE_MASK 0x00000001L
8781#define GCEA_ADDRDECDRAM_ADDR_HASH_BANK2__COL_XOR_MASK 0x00003FFEL
8782#define GCEA_ADDRDECDRAM_ADDR_HASH_BANK2__ROW_XOR_MASK 0xFFFFC000L
8783//GCEA_ADDRDECDRAM_ADDR_HASH_BANK3
8784#define GCEA_ADDRDECDRAM_ADDR_HASH_BANK3__XOR_ENABLE__SHIFT 0x0
8785#define GCEA_ADDRDECDRAM_ADDR_HASH_BANK3__COL_XOR__SHIFT 0x1
8786#define GCEA_ADDRDECDRAM_ADDR_HASH_BANK3__ROW_XOR__SHIFT 0xe
8787#define GCEA_ADDRDECDRAM_ADDR_HASH_BANK3__XOR_ENABLE_MASK 0x00000001L
8788#define GCEA_ADDRDECDRAM_ADDR_HASH_BANK3__COL_XOR_MASK 0x00003FFEL
8789#define GCEA_ADDRDECDRAM_ADDR_HASH_BANK3__ROW_XOR_MASK 0xFFFFC000L
8790//GCEA_ADDRDECDRAM_ADDR_HASH_BANK4
8791#define GCEA_ADDRDECDRAM_ADDR_HASH_BANK4__XOR_ENABLE__SHIFT 0x0
8792#define GCEA_ADDRDECDRAM_ADDR_HASH_BANK4__COL_XOR__SHIFT 0x1
8793#define GCEA_ADDRDECDRAM_ADDR_HASH_BANK4__ROW_XOR__SHIFT 0xe
8794#define GCEA_ADDRDECDRAM_ADDR_HASH_BANK4__XOR_ENABLE_MASK 0x00000001L
8795#define GCEA_ADDRDECDRAM_ADDR_HASH_BANK4__COL_XOR_MASK 0x00003FFEL
8796#define GCEA_ADDRDECDRAM_ADDR_HASH_BANK4__ROW_XOR_MASK 0xFFFFC000L
8797//GCEA_ADDRDECDRAM_ADDR_HASH_PC
8798#define GCEA_ADDRDECDRAM_ADDR_HASH_PC__XOR_ENABLE__SHIFT 0x0
8799#define GCEA_ADDRDECDRAM_ADDR_HASH_PC__COL_XOR__SHIFT 0x1
8800#define GCEA_ADDRDECDRAM_ADDR_HASH_PC__ROW_XOR__SHIFT 0xe
8801#define GCEA_ADDRDECDRAM_ADDR_HASH_PC__XOR_ENABLE_MASK 0x00000001L
8802#define GCEA_ADDRDECDRAM_ADDR_HASH_PC__COL_XOR_MASK 0x00003FFEL
8803#define GCEA_ADDRDECDRAM_ADDR_HASH_PC__ROW_XOR_MASK 0xFFFFC000L
8804//GCEA_ADDRDECDRAM_ADDR_HASH_PC2
8805#define GCEA_ADDRDECDRAM_ADDR_HASH_PC2__BANK_XOR__SHIFT 0x0
8806#define GCEA_ADDRDECDRAM_ADDR_HASH_PC2__BANK_XOR_MASK 0x0000001FL
8807//GCEA_ADDRDECDRAM_ADDR_HASH_CS0
8808#define GCEA_ADDRDECDRAM_ADDR_HASH_CS0__XOR_ENABLE__SHIFT 0x0
8809#define GCEA_ADDRDECDRAM_ADDR_HASH_CS0__NA_XOR__SHIFT 0x1
8810#define GCEA_ADDRDECDRAM_ADDR_HASH_CS0__XOR_ENABLE_MASK 0x00000001L
8811#define GCEA_ADDRDECDRAM_ADDR_HASH_CS0__NA_XOR_MASK 0xFFFFFFFEL
8812//GCEA_ADDRDECDRAM_ADDR_HASH_CS1
8813#define GCEA_ADDRDECDRAM_ADDR_HASH_CS1__XOR_ENABLE__SHIFT 0x0
8814#define GCEA_ADDRDECDRAM_ADDR_HASH_CS1__NA_XOR__SHIFT 0x1
8815#define GCEA_ADDRDECDRAM_ADDR_HASH_CS1__XOR_ENABLE_MASK 0x00000001L
8816#define GCEA_ADDRDECDRAM_ADDR_HASH_CS1__NA_XOR_MASK 0xFFFFFFFEL
8817//GCEA_ADDRDECDRAM_HARVEST_ENABLE
8818#define GCEA_ADDRDECDRAM_HARVEST_ENABLE__FORCE_B3_EN__SHIFT 0x0
8819#define GCEA_ADDRDECDRAM_HARVEST_ENABLE__FORCE_B3_VAL__SHIFT 0x1
8820#define GCEA_ADDRDECDRAM_HARVEST_ENABLE__FORCE_B4_EN__SHIFT 0x2
8821#define GCEA_ADDRDECDRAM_HARVEST_ENABLE__FORCE_B4_VAL__SHIFT 0x3
8822#define GCEA_ADDRDECDRAM_HARVEST_ENABLE__FORCE_B3_EN_MASK 0x00000001L
8823#define GCEA_ADDRDECDRAM_HARVEST_ENABLE__FORCE_B3_VAL_MASK 0x00000002L
8824#define GCEA_ADDRDECDRAM_HARVEST_ENABLE__FORCE_B4_EN_MASK 0x00000004L
8825#define GCEA_ADDRDECDRAM_HARVEST_ENABLE__FORCE_B4_VAL_MASK 0x00000008L
8826//GCEA_ADDRDEC0_BASE_ADDR_CS0
8827#define GCEA_ADDRDEC0_BASE_ADDR_CS0__CS_EN__SHIFT 0x0
8828#define GCEA_ADDRDEC0_BASE_ADDR_CS0__BASE_ADDR__SHIFT 0x1
8829#define GCEA_ADDRDEC0_BASE_ADDR_CS0__CS_EN_MASK 0x00000001L
8830#define GCEA_ADDRDEC0_BASE_ADDR_CS0__BASE_ADDR_MASK 0xFFFFFFFEL
8831//GCEA_ADDRDEC0_BASE_ADDR_CS1
8832#define GCEA_ADDRDEC0_BASE_ADDR_CS1__CS_EN__SHIFT 0x0
8833#define GCEA_ADDRDEC0_BASE_ADDR_CS1__BASE_ADDR__SHIFT 0x1
8834#define GCEA_ADDRDEC0_BASE_ADDR_CS1__CS_EN_MASK 0x00000001L
8835#define GCEA_ADDRDEC0_BASE_ADDR_CS1__BASE_ADDR_MASK 0xFFFFFFFEL
8836//GCEA_ADDRDEC0_BASE_ADDR_CS2
8837#define GCEA_ADDRDEC0_BASE_ADDR_CS2__CS_EN__SHIFT 0x0
8838#define GCEA_ADDRDEC0_BASE_ADDR_CS2__BASE_ADDR__SHIFT 0x1
8839#define GCEA_ADDRDEC0_BASE_ADDR_CS2__CS_EN_MASK 0x00000001L
8840#define GCEA_ADDRDEC0_BASE_ADDR_CS2__BASE_ADDR_MASK 0xFFFFFFFEL
8841//GCEA_ADDRDEC0_BASE_ADDR_CS3
8842#define GCEA_ADDRDEC0_BASE_ADDR_CS3__CS_EN__SHIFT 0x0
8843#define GCEA_ADDRDEC0_BASE_ADDR_CS3__BASE_ADDR__SHIFT 0x1
8844#define GCEA_ADDRDEC0_BASE_ADDR_CS3__CS_EN_MASK 0x00000001L
8845#define GCEA_ADDRDEC0_BASE_ADDR_CS3__BASE_ADDR_MASK 0xFFFFFFFEL
8846//GCEA_ADDRDEC0_BASE_ADDR_SECCS0
8847#define GCEA_ADDRDEC0_BASE_ADDR_SECCS0__CS_EN__SHIFT 0x0
8848#define GCEA_ADDRDEC0_BASE_ADDR_SECCS0__BASE_ADDR__SHIFT 0x1
8849#define GCEA_ADDRDEC0_BASE_ADDR_SECCS0__CS_EN_MASK 0x00000001L
8850#define GCEA_ADDRDEC0_BASE_ADDR_SECCS0__BASE_ADDR_MASK 0xFFFFFFFEL
8851//GCEA_ADDRDEC0_BASE_ADDR_SECCS1
8852#define GCEA_ADDRDEC0_BASE_ADDR_SECCS1__CS_EN__SHIFT 0x0
8853#define GCEA_ADDRDEC0_BASE_ADDR_SECCS1__BASE_ADDR__SHIFT 0x1
8854#define GCEA_ADDRDEC0_BASE_ADDR_SECCS1__CS_EN_MASK 0x00000001L
8855#define GCEA_ADDRDEC0_BASE_ADDR_SECCS1__BASE_ADDR_MASK 0xFFFFFFFEL
8856//GCEA_ADDRDEC0_BASE_ADDR_SECCS2
8857#define GCEA_ADDRDEC0_BASE_ADDR_SECCS2__CS_EN__SHIFT 0x0
8858#define GCEA_ADDRDEC0_BASE_ADDR_SECCS2__BASE_ADDR__SHIFT 0x1
8859#define GCEA_ADDRDEC0_BASE_ADDR_SECCS2__CS_EN_MASK 0x00000001L
8860#define GCEA_ADDRDEC0_BASE_ADDR_SECCS2__BASE_ADDR_MASK 0xFFFFFFFEL
8861//GCEA_ADDRDEC0_BASE_ADDR_SECCS3
8862#define GCEA_ADDRDEC0_BASE_ADDR_SECCS3__CS_EN__SHIFT 0x0
8863#define GCEA_ADDRDEC0_BASE_ADDR_SECCS3__BASE_ADDR__SHIFT 0x1
8864#define GCEA_ADDRDEC0_BASE_ADDR_SECCS3__CS_EN_MASK 0x00000001L
8865#define GCEA_ADDRDEC0_BASE_ADDR_SECCS3__BASE_ADDR_MASK 0xFFFFFFFEL
8866//GCEA_ADDRDEC0_ADDR_MASK_CS01
8867#define GCEA_ADDRDEC0_ADDR_MASK_CS01__ADDR_MASK__SHIFT 0x1
8868#define GCEA_ADDRDEC0_ADDR_MASK_CS01__ADDR_MASK_MASK 0xFFFFFFFEL
8869//GCEA_ADDRDEC0_ADDR_MASK_CS23
8870#define GCEA_ADDRDEC0_ADDR_MASK_CS23__ADDR_MASK__SHIFT 0x1
8871#define GCEA_ADDRDEC0_ADDR_MASK_CS23__ADDR_MASK_MASK 0xFFFFFFFEL
8872//GCEA_ADDRDEC0_ADDR_MASK_SECCS01
8873#define GCEA_ADDRDEC0_ADDR_MASK_SECCS01__ADDR_MASK__SHIFT 0x1
8874#define GCEA_ADDRDEC0_ADDR_MASK_SECCS01__ADDR_MASK_MASK 0xFFFFFFFEL
8875//GCEA_ADDRDEC0_ADDR_MASK_SECCS23
8876#define GCEA_ADDRDEC0_ADDR_MASK_SECCS23__ADDR_MASK__SHIFT 0x1
8877#define GCEA_ADDRDEC0_ADDR_MASK_SECCS23__ADDR_MASK_MASK 0xFFFFFFFEL
8878//GCEA_ADDRDEC0_ADDR_CFG_CS01
8879#define GCEA_ADDRDEC0_ADDR_CFG_CS01__NUM_BANK_GROUPS__SHIFT 0x2
8880#define GCEA_ADDRDEC0_ADDR_CFG_CS01__NUM_RM__SHIFT 0x4
8881#define GCEA_ADDRDEC0_ADDR_CFG_CS01__NUM_ROW_LO__SHIFT 0x8
8882#define GCEA_ADDRDEC0_ADDR_CFG_CS01__NUM_ROW_HI__SHIFT 0xc
8883#define GCEA_ADDRDEC0_ADDR_CFG_CS01__NUM_COL__SHIFT 0x10
8884#define GCEA_ADDRDEC0_ADDR_CFG_CS01__NUM_BANKS__SHIFT 0x14
8885#define GCEA_ADDRDEC0_ADDR_CFG_CS01__HI_COL_EN__SHIFT 0x1f
8886#define GCEA_ADDRDEC0_ADDR_CFG_CS01__NUM_BANK_GROUPS_MASK 0x0000000CL
8887#define GCEA_ADDRDEC0_ADDR_CFG_CS01__NUM_RM_MASK 0x00000030L
8888#define GCEA_ADDRDEC0_ADDR_CFG_CS01__NUM_ROW_LO_MASK 0x00000F00L
8889#define GCEA_ADDRDEC0_ADDR_CFG_CS01__NUM_ROW_HI_MASK 0x0000F000L
8890#define GCEA_ADDRDEC0_ADDR_CFG_CS01__NUM_COL_MASK 0x000F0000L
8891#define GCEA_ADDRDEC0_ADDR_CFG_CS01__NUM_BANKS_MASK 0x00300000L
8892#define GCEA_ADDRDEC0_ADDR_CFG_CS01__HI_COL_EN_MASK 0x80000000L
8893//GCEA_ADDRDEC0_ADDR_CFG_CS23
8894#define GCEA_ADDRDEC0_ADDR_CFG_CS23__NUM_BANK_GROUPS__SHIFT 0x2
8895#define GCEA_ADDRDEC0_ADDR_CFG_CS23__NUM_RM__SHIFT 0x4
8896#define GCEA_ADDRDEC0_ADDR_CFG_CS23__NUM_ROW_LO__SHIFT 0x8
8897#define GCEA_ADDRDEC0_ADDR_CFG_CS23__NUM_ROW_HI__SHIFT 0xc
8898#define GCEA_ADDRDEC0_ADDR_CFG_CS23__NUM_COL__SHIFT 0x10
8899#define GCEA_ADDRDEC0_ADDR_CFG_CS23__NUM_BANKS__SHIFT 0x14
8900#define GCEA_ADDRDEC0_ADDR_CFG_CS23__HI_COL_EN__SHIFT 0x1f
8901#define GCEA_ADDRDEC0_ADDR_CFG_CS23__NUM_BANK_GROUPS_MASK 0x0000000CL
8902#define GCEA_ADDRDEC0_ADDR_CFG_CS23__NUM_RM_MASK 0x00000030L
8903#define GCEA_ADDRDEC0_ADDR_CFG_CS23__NUM_ROW_LO_MASK 0x00000F00L
8904#define GCEA_ADDRDEC0_ADDR_CFG_CS23__NUM_ROW_HI_MASK 0x0000F000L
8905#define GCEA_ADDRDEC0_ADDR_CFG_CS23__NUM_COL_MASK 0x000F0000L
8906#define GCEA_ADDRDEC0_ADDR_CFG_CS23__NUM_BANKS_MASK 0x00300000L
8907#define GCEA_ADDRDEC0_ADDR_CFG_CS23__HI_COL_EN_MASK 0x80000000L
8908//GCEA_ADDRDEC0_ADDR_SEL_CS01
8909#define GCEA_ADDRDEC0_ADDR_SEL_CS01__BANK0__SHIFT 0x0
8910#define GCEA_ADDRDEC0_ADDR_SEL_CS01__BANK1__SHIFT 0x4
8911#define GCEA_ADDRDEC0_ADDR_SEL_CS01__BANK2__SHIFT 0x8
8912#define GCEA_ADDRDEC0_ADDR_SEL_CS01__BANK3__SHIFT 0xc
8913#define GCEA_ADDRDEC0_ADDR_SEL_CS01__BANK4__SHIFT 0x10
8914#define GCEA_ADDRDEC0_ADDR_SEL_CS01__ROW_LO__SHIFT 0x18
8915#define GCEA_ADDRDEC0_ADDR_SEL_CS01__ROW_HI__SHIFT 0x1c
8916#define GCEA_ADDRDEC0_ADDR_SEL_CS01__BANK0_MASK 0x0000000FL
8917#define GCEA_ADDRDEC0_ADDR_SEL_CS01__BANK1_MASK 0x000000F0L
8918#define GCEA_ADDRDEC0_ADDR_SEL_CS01__BANK2_MASK 0x00000F00L
8919#define GCEA_ADDRDEC0_ADDR_SEL_CS01__BANK3_MASK 0x0000F000L
8920#define GCEA_ADDRDEC0_ADDR_SEL_CS01__BANK4_MASK 0x001F0000L
8921#define GCEA_ADDRDEC0_ADDR_SEL_CS01__ROW_LO_MASK 0x0F000000L
8922#define GCEA_ADDRDEC0_ADDR_SEL_CS01__ROW_HI_MASK 0xF0000000L
8923//GCEA_ADDRDEC0_ADDR_SEL_CS23
8924#define GCEA_ADDRDEC0_ADDR_SEL_CS23__BANK0__SHIFT 0x0
8925#define GCEA_ADDRDEC0_ADDR_SEL_CS23__BANK1__SHIFT 0x4
8926#define GCEA_ADDRDEC0_ADDR_SEL_CS23__BANK2__SHIFT 0x8
8927#define GCEA_ADDRDEC0_ADDR_SEL_CS23__BANK3__SHIFT 0xc
8928#define GCEA_ADDRDEC0_ADDR_SEL_CS23__BANK4__SHIFT 0x10
8929#define GCEA_ADDRDEC0_ADDR_SEL_CS23__ROW_LO__SHIFT 0x18
8930#define GCEA_ADDRDEC0_ADDR_SEL_CS23__ROW_HI__SHIFT 0x1c
8931#define GCEA_ADDRDEC0_ADDR_SEL_CS23__BANK0_MASK 0x0000000FL
8932#define GCEA_ADDRDEC0_ADDR_SEL_CS23__BANK1_MASK 0x000000F0L
8933#define GCEA_ADDRDEC0_ADDR_SEL_CS23__BANK2_MASK 0x00000F00L
8934#define GCEA_ADDRDEC0_ADDR_SEL_CS23__BANK3_MASK 0x0000F000L
8935#define GCEA_ADDRDEC0_ADDR_SEL_CS23__BANK4_MASK 0x001F0000L
8936#define GCEA_ADDRDEC0_ADDR_SEL_CS23__ROW_LO_MASK 0x0F000000L
8937#define GCEA_ADDRDEC0_ADDR_SEL_CS23__ROW_HI_MASK 0xF0000000L
8938//GCEA_ADDRDEC0_COL_SEL_LO_CS01
8939#define GCEA_ADDRDEC0_COL_SEL_LO_CS01__COL0__SHIFT 0x0
8940#define GCEA_ADDRDEC0_COL_SEL_LO_CS01__COL1__SHIFT 0x4
8941#define GCEA_ADDRDEC0_COL_SEL_LO_CS01__COL2__SHIFT 0x8
8942#define GCEA_ADDRDEC0_COL_SEL_LO_CS01__COL3__SHIFT 0xc
8943#define GCEA_ADDRDEC0_COL_SEL_LO_CS01__COL4__SHIFT 0x10
8944#define GCEA_ADDRDEC0_COL_SEL_LO_CS01__COL5__SHIFT 0x14
8945#define GCEA_ADDRDEC0_COL_SEL_LO_CS01__COL6__SHIFT 0x18
8946#define GCEA_ADDRDEC0_COL_SEL_LO_CS01__COL7__SHIFT 0x1c
8947#define GCEA_ADDRDEC0_COL_SEL_LO_CS01__COL0_MASK 0x0000000FL
8948#define GCEA_ADDRDEC0_COL_SEL_LO_CS01__COL1_MASK 0x000000F0L
8949#define GCEA_ADDRDEC0_COL_SEL_LO_CS01__COL2_MASK 0x00000F00L
8950#define GCEA_ADDRDEC0_COL_SEL_LO_CS01__COL3_MASK 0x0000F000L
8951#define GCEA_ADDRDEC0_COL_SEL_LO_CS01__COL4_MASK 0x000F0000L
8952#define GCEA_ADDRDEC0_COL_SEL_LO_CS01__COL5_MASK 0x00F00000L
8953#define GCEA_ADDRDEC0_COL_SEL_LO_CS01__COL6_MASK 0x0F000000L
8954#define GCEA_ADDRDEC0_COL_SEL_LO_CS01__COL7_MASK 0xF0000000L
8955//GCEA_ADDRDEC0_COL_SEL_LO_CS23
8956#define GCEA_ADDRDEC0_COL_SEL_LO_CS23__COL0__SHIFT 0x0
8957#define GCEA_ADDRDEC0_COL_SEL_LO_CS23__COL1__SHIFT 0x4
8958#define GCEA_ADDRDEC0_COL_SEL_LO_CS23__COL2__SHIFT 0x8
8959#define GCEA_ADDRDEC0_COL_SEL_LO_CS23__COL3__SHIFT 0xc
8960#define GCEA_ADDRDEC0_COL_SEL_LO_CS23__COL4__SHIFT 0x10
8961#define GCEA_ADDRDEC0_COL_SEL_LO_CS23__COL5__SHIFT 0x14
8962#define GCEA_ADDRDEC0_COL_SEL_LO_CS23__COL6__SHIFT 0x18
8963#define GCEA_ADDRDEC0_COL_SEL_LO_CS23__COL7__SHIFT 0x1c
8964#define GCEA_ADDRDEC0_COL_SEL_LO_CS23__COL0_MASK 0x0000000FL
8965#define GCEA_ADDRDEC0_COL_SEL_LO_CS23__COL1_MASK 0x000000F0L
8966#define GCEA_ADDRDEC0_COL_SEL_LO_CS23__COL2_MASK 0x00000F00L
8967#define GCEA_ADDRDEC0_COL_SEL_LO_CS23__COL3_MASK 0x0000F000L
8968#define GCEA_ADDRDEC0_COL_SEL_LO_CS23__COL4_MASK 0x000F0000L
8969#define GCEA_ADDRDEC0_COL_SEL_LO_CS23__COL5_MASK 0x00F00000L
8970#define GCEA_ADDRDEC0_COL_SEL_LO_CS23__COL6_MASK 0x0F000000L
8971#define GCEA_ADDRDEC0_COL_SEL_LO_CS23__COL7_MASK 0xF0000000L
8972//GCEA_ADDRDEC0_COL_SEL_HI_CS01
8973#define GCEA_ADDRDEC0_COL_SEL_HI_CS01__COL8__SHIFT 0x0
8974#define GCEA_ADDRDEC0_COL_SEL_HI_CS01__COL9__SHIFT 0x4
8975#define GCEA_ADDRDEC0_COL_SEL_HI_CS01__COL10__SHIFT 0x8
8976#define GCEA_ADDRDEC0_COL_SEL_HI_CS01__COL11__SHIFT 0xc
8977#define GCEA_ADDRDEC0_COL_SEL_HI_CS01__COL12__SHIFT 0x10
8978#define GCEA_ADDRDEC0_COL_SEL_HI_CS01__COL13__SHIFT 0x14
8979#define GCEA_ADDRDEC0_COL_SEL_HI_CS01__COL14__SHIFT 0x18
8980#define GCEA_ADDRDEC0_COL_SEL_HI_CS01__COL15__SHIFT 0x1c
8981#define GCEA_ADDRDEC0_COL_SEL_HI_CS01__COL8_MASK 0x0000000FL
8982#define GCEA_ADDRDEC0_COL_SEL_HI_CS01__COL9_MASK 0x000000F0L
8983#define GCEA_ADDRDEC0_COL_SEL_HI_CS01__COL10_MASK 0x00000F00L
8984#define GCEA_ADDRDEC0_COL_SEL_HI_CS01__COL11_MASK 0x0000F000L
8985#define GCEA_ADDRDEC0_COL_SEL_HI_CS01__COL12_MASK 0x000F0000L
8986#define GCEA_ADDRDEC0_COL_SEL_HI_CS01__COL13_MASK 0x00F00000L
8987#define GCEA_ADDRDEC0_COL_SEL_HI_CS01__COL14_MASK 0x0F000000L
8988#define GCEA_ADDRDEC0_COL_SEL_HI_CS01__COL15_MASK 0xF0000000L
8989//GCEA_ADDRDEC0_COL_SEL_HI_CS23
8990#define GCEA_ADDRDEC0_COL_SEL_HI_CS23__COL8__SHIFT 0x0
8991#define GCEA_ADDRDEC0_COL_SEL_HI_CS23__COL9__SHIFT 0x4
8992#define GCEA_ADDRDEC0_COL_SEL_HI_CS23__COL10__SHIFT 0x8
8993#define GCEA_ADDRDEC0_COL_SEL_HI_CS23__COL11__SHIFT 0xc
8994#define GCEA_ADDRDEC0_COL_SEL_HI_CS23__COL12__SHIFT 0x10
8995#define GCEA_ADDRDEC0_COL_SEL_HI_CS23__COL13__SHIFT 0x14
8996#define GCEA_ADDRDEC0_COL_SEL_HI_CS23__COL14__SHIFT 0x18
8997#define GCEA_ADDRDEC0_COL_SEL_HI_CS23__COL15__SHIFT 0x1c
8998#define GCEA_ADDRDEC0_COL_SEL_HI_CS23__COL8_MASK 0x0000000FL
8999#define GCEA_ADDRDEC0_COL_SEL_HI_CS23__COL9_MASK 0x000000F0L
9000#define GCEA_ADDRDEC0_COL_SEL_HI_CS23__COL10_MASK 0x00000F00L
9001#define GCEA_ADDRDEC0_COL_SEL_HI_CS23__COL11_MASK 0x0000F000L
9002#define GCEA_ADDRDEC0_COL_SEL_HI_CS23__COL12_MASK 0x000F0000L
9003#define GCEA_ADDRDEC0_COL_SEL_HI_CS23__COL13_MASK 0x00F00000L
9004#define GCEA_ADDRDEC0_COL_SEL_HI_CS23__COL14_MASK 0x0F000000L
9005#define GCEA_ADDRDEC0_COL_SEL_HI_CS23__COL15_MASK 0xF0000000L
9006//GCEA_ADDRDEC0_RM_SEL_CS01
9007#define GCEA_ADDRDEC0_RM_SEL_CS01__RM0__SHIFT 0x0
9008#define GCEA_ADDRDEC0_RM_SEL_CS01__RM1__SHIFT 0x4
9009#define GCEA_ADDRDEC0_RM_SEL_CS01__RM2__SHIFT 0x8
9010#define GCEA_ADDRDEC0_RM_SEL_CS01__CHAN_BIT__SHIFT 0xc
9011#define GCEA_ADDRDEC0_RM_SEL_CS01__INVERT_ROW_MSBS_EVEN__SHIFT 0x10
9012#define GCEA_ADDRDEC0_RM_SEL_CS01__INVERT_ROW_MSBS_ODD__SHIFT 0x12
9013#define GCEA_ADDRDEC0_RM_SEL_CS01__RM0_MASK 0x0000000FL
9014#define GCEA_ADDRDEC0_RM_SEL_CS01__RM1_MASK 0x000000F0L
9015#define GCEA_ADDRDEC0_RM_SEL_CS01__RM2_MASK 0x00000F00L
9016#define GCEA_ADDRDEC0_RM_SEL_CS01__CHAN_BIT_MASK 0x0000F000L
9017#define GCEA_ADDRDEC0_RM_SEL_CS01__INVERT_ROW_MSBS_EVEN_MASK 0x00030000L
9018#define GCEA_ADDRDEC0_RM_SEL_CS01__INVERT_ROW_MSBS_ODD_MASK 0x000C0000L
9019//GCEA_ADDRDEC0_RM_SEL_CS23
9020#define GCEA_ADDRDEC0_RM_SEL_CS23__RM0__SHIFT 0x0
9021#define GCEA_ADDRDEC0_RM_SEL_CS23__RM1__SHIFT 0x4
9022#define GCEA_ADDRDEC0_RM_SEL_CS23__RM2__SHIFT 0x8
9023#define GCEA_ADDRDEC0_RM_SEL_CS23__CHAN_BIT__SHIFT 0xc
9024#define GCEA_ADDRDEC0_RM_SEL_CS23__INVERT_ROW_MSBS_EVEN__SHIFT 0x10
9025#define GCEA_ADDRDEC0_RM_SEL_CS23__INVERT_ROW_MSBS_ODD__SHIFT 0x12
9026#define GCEA_ADDRDEC0_RM_SEL_CS23__RM0_MASK 0x0000000FL
9027#define GCEA_ADDRDEC0_RM_SEL_CS23__RM1_MASK 0x000000F0L
9028#define GCEA_ADDRDEC0_RM_SEL_CS23__RM2_MASK 0x00000F00L
9029#define GCEA_ADDRDEC0_RM_SEL_CS23__CHAN_BIT_MASK 0x0000F000L
9030#define GCEA_ADDRDEC0_RM_SEL_CS23__INVERT_ROW_MSBS_EVEN_MASK 0x00030000L
9031#define GCEA_ADDRDEC0_RM_SEL_CS23__INVERT_ROW_MSBS_ODD_MASK 0x000C0000L
9032//GCEA_ADDRDEC0_RM_SEL_SECCS01
9033#define GCEA_ADDRDEC0_RM_SEL_SECCS01__RM0__SHIFT 0x0
9034#define GCEA_ADDRDEC0_RM_SEL_SECCS01__RM1__SHIFT 0x4
9035#define GCEA_ADDRDEC0_RM_SEL_SECCS01__RM2__SHIFT 0x8
9036#define GCEA_ADDRDEC0_RM_SEL_SECCS01__CHAN_BIT__SHIFT 0xc
9037#define GCEA_ADDRDEC0_RM_SEL_SECCS01__INVERT_ROW_MSBS_EVEN__SHIFT 0x10
9038#define GCEA_ADDRDEC0_RM_SEL_SECCS01__INVERT_ROW_MSBS_ODD__SHIFT 0x12
9039#define GCEA_ADDRDEC0_RM_SEL_SECCS01__RM0_MASK 0x0000000FL
9040#define GCEA_ADDRDEC0_RM_SEL_SECCS01__RM1_MASK 0x000000F0L
9041#define GCEA_ADDRDEC0_RM_SEL_SECCS01__RM2_MASK 0x00000F00L
9042#define GCEA_ADDRDEC0_RM_SEL_SECCS01__CHAN_BIT_MASK 0x0000F000L
9043#define GCEA_ADDRDEC0_RM_SEL_SECCS01__INVERT_ROW_MSBS_EVEN_MASK 0x00030000L
9044#define GCEA_ADDRDEC0_RM_SEL_SECCS01__INVERT_ROW_MSBS_ODD_MASK 0x000C0000L
9045//GCEA_ADDRDEC0_RM_SEL_SECCS23
9046#define GCEA_ADDRDEC0_RM_SEL_SECCS23__RM0__SHIFT 0x0
9047#define GCEA_ADDRDEC0_RM_SEL_SECCS23__RM1__SHIFT 0x4
9048#define GCEA_ADDRDEC0_RM_SEL_SECCS23__RM2__SHIFT 0x8
9049#define GCEA_ADDRDEC0_RM_SEL_SECCS23__CHAN_BIT__SHIFT 0xc
9050#define GCEA_ADDRDEC0_RM_SEL_SECCS23__INVERT_ROW_MSBS_EVEN__SHIFT 0x10
9051#define GCEA_ADDRDEC0_RM_SEL_SECCS23__INVERT_ROW_MSBS_ODD__SHIFT 0x12
9052#define GCEA_ADDRDEC0_RM_SEL_SECCS23__RM0_MASK 0x0000000FL
9053#define GCEA_ADDRDEC0_RM_SEL_SECCS23__RM1_MASK 0x000000F0L
9054#define GCEA_ADDRDEC0_RM_SEL_SECCS23__RM2_MASK 0x00000F00L
9055#define GCEA_ADDRDEC0_RM_SEL_SECCS23__CHAN_BIT_MASK 0x0000F000L
9056#define GCEA_ADDRDEC0_RM_SEL_SECCS23__INVERT_ROW_MSBS_EVEN_MASK 0x00030000L
9057#define GCEA_ADDRDEC0_RM_SEL_SECCS23__INVERT_ROW_MSBS_ODD_MASK 0x000C0000L
9058//GCEA_ADDRDEC1_BASE_ADDR_CS0
9059#define GCEA_ADDRDEC1_BASE_ADDR_CS0__CS_EN__SHIFT 0x0
9060#define GCEA_ADDRDEC1_BASE_ADDR_CS0__BASE_ADDR__SHIFT 0x1
9061#define GCEA_ADDRDEC1_BASE_ADDR_CS0__CS_EN_MASK 0x00000001L
9062#define GCEA_ADDRDEC1_BASE_ADDR_CS0__BASE_ADDR_MASK 0xFFFFFFFEL
9063//GCEA_ADDRDEC1_BASE_ADDR_CS1
9064#define GCEA_ADDRDEC1_BASE_ADDR_CS1__CS_EN__SHIFT 0x0
9065#define GCEA_ADDRDEC1_BASE_ADDR_CS1__BASE_ADDR__SHIFT 0x1
9066#define GCEA_ADDRDEC1_BASE_ADDR_CS1__CS_EN_MASK 0x00000001L
9067#define GCEA_ADDRDEC1_BASE_ADDR_CS1__BASE_ADDR_MASK 0xFFFFFFFEL
9068//GCEA_ADDRDEC1_BASE_ADDR_CS2
9069#define GCEA_ADDRDEC1_BASE_ADDR_CS2__CS_EN__SHIFT 0x0
9070#define GCEA_ADDRDEC1_BASE_ADDR_CS2__BASE_ADDR__SHIFT 0x1
9071#define GCEA_ADDRDEC1_BASE_ADDR_CS2__CS_EN_MASK 0x00000001L
9072#define GCEA_ADDRDEC1_BASE_ADDR_CS2__BASE_ADDR_MASK 0xFFFFFFFEL
9073//GCEA_ADDRDEC1_BASE_ADDR_CS3
9074#define GCEA_ADDRDEC1_BASE_ADDR_CS3__CS_EN__SHIFT 0x0
9075#define GCEA_ADDRDEC1_BASE_ADDR_CS3__BASE_ADDR__SHIFT 0x1
9076#define GCEA_ADDRDEC1_BASE_ADDR_CS3__CS_EN_MASK 0x00000001L
9077#define GCEA_ADDRDEC1_BASE_ADDR_CS3__BASE_ADDR_MASK 0xFFFFFFFEL
9078//GCEA_ADDRDEC1_BASE_ADDR_SECCS0
9079#define GCEA_ADDRDEC1_BASE_ADDR_SECCS0__CS_EN__SHIFT 0x0
9080#define GCEA_ADDRDEC1_BASE_ADDR_SECCS0__BASE_ADDR__SHIFT 0x1
9081#define GCEA_ADDRDEC1_BASE_ADDR_SECCS0__CS_EN_MASK 0x00000001L
9082#define GCEA_ADDRDEC1_BASE_ADDR_SECCS0__BASE_ADDR_MASK 0xFFFFFFFEL
9083//GCEA_ADDRDEC1_BASE_ADDR_SECCS1
9084#define GCEA_ADDRDEC1_BASE_ADDR_SECCS1__CS_EN__SHIFT 0x0
9085#define GCEA_ADDRDEC1_BASE_ADDR_SECCS1__BASE_ADDR__SHIFT 0x1
9086#define GCEA_ADDRDEC1_BASE_ADDR_SECCS1__CS_EN_MASK 0x00000001L
9087#define GCEA_ADDRDEC1_BASE_ADDR_SECCS1__BASE_ADDR_MASK 0xFFFFFFFEL
9088//GCEA_ADDRDEC1_BASE_ADDR_SECCS2
9089#define GCEA_ADDRDEC1_BASE_ADDR_SECCS2__CS_EN__SHIFT 0x0
9090#define GCEA_ADDRDEC1_BASE_ADDR_SECCS2__BASE_ADDR__SHIFT 0x1
9091#define GCEA_ADDRDEC1_BASE_ADDR_SECCS2__CS_EN_MASK 0x00000001L
9092#define GCEA_ADDRDEC1_BASE_ADDR_SECCS2__BASE_ADDR_MASK 0xFFFFFFFEL
9093//GCEA_ADDRDEC1_BASE_ADDR_SECCS3
9094#define GCEA_ADDRDEC1_BASE_ADDR_SECCS3__CS_EN__SHIFT 0x0
9095#define GCEA_ADDRDEC1_BASE_ADDR_SECCS3__BASE_ADDR__SHIFT 0x1
9096#define GCEA_ADDRDEC1_BASE_ADDR_SECCS3__CS_EN_MASK 0x00000001L
9097#define GCEA_ADDRDEC1_BASE_ADDR_SECCS3__BASE_ADDR_MASK 0xFFFFFFFEL
9098//GCEA_ADDRDEC1_ADDR_MASK_CS01
9099#define GCEA_ADDRDEC1_ADDR_MASK_CS01__ADDR_MASK__SHIFT 0x1
9100#define GCEA_ADDRDEC1_ADDR_MASK_CS01__ADDR_MASK_MASK 0xFFFFFFFEL
9101//GCEA_ADDRDEC1_ADDR_MASK_CS23
9102#define GCEA_ADDRDEC1_ADDR_MASK_CS23__ADDR_MASK__SHIFT 0x1
9103#define GCEA_ADDRDEC1_ADDR_MASK_CS23__ADDR_MASK_MASK 0xFFFFFFFEL
9104//GCEA_ADDRDEC1_ADDR_MASK_SECCS01
9105#define GCEA_ADDRDEC1_ADDR_MASK_SECCS01__ADDR_MASK__SHIFT 0x1
9106#define GCEA_ADDRDEC1_ADDR_MASK_SECCS01__ADDR_MASK_MASK 0xFFFFFFFEL
9107//GCEA_ADDRDEC1_ADDR_MASK_SECCS23
9108#define GCEA_ADDRDEC1_ADDR_MASK_SECCS23__ADDR_MASK__SHIFT 0x1
9109#define GCEA_ADDRDEC1_ADDR_MASK_SECCS23__ADDR_MASK_MASK 0xFFFFFFFEL
9110//GCEA_ADDRDEC1_ADDR_CFG_CS01
9111#define GCEA_ADDRDEC1_ADDR_CFG_CS01__NUM_BANK_GROUPS__SHIFT 0x2
9112#define GCEA_ADDRDEC1_ADDR_CFG_CS01__NUM_RM__SHIFT 0x4
9113#define GCEA_ADDRDEC1_ADDR_CFG_CS01__NUM_ROW_LO__SHIFT 0x8
9114#define GCEA_ADDRDEC1_ADDR_CFG_CS01__NUM_ROW_HI__SHIFT 0xc
9115#define GCEA_ADDRDEC1_ADDR_CFG_CS01__NUM_COL__SHIFT 0x10
9116#define GCEA_ADDRDEC1_ADDR_CFG_CS01__NUM_BANKS__SHIFT 0x14
9117#define GCEA_ADDRDEC1_ADDR_CFG_CS01__HI_COL_EN__SHIFT 0x1f
9118#define GCEA_ADDRDEC1_ADDR_CFG_CS01__NUM_BANK_GROUPS_MASK 0x0000000CL
9119#define GCEA_ADDRDEC1_ADDR_CFG_CS01__NUM_RM_MASK 0x00000030L
9120#define GCEA_ADDRDEC1_ADDR_CFG_CS01__NUM_ROW_LO_MASK 0x00000F00L
9121#define GCEA_ADDRDEC1_ADDR_CFG_CS01__NUM_ROW_HI_MASK 0x0000F000L
9122#define GCEA_ADDRDEC1_ADDR_CFG_CS01__NUM_COL_MASK 0x000F0000L
9123#define GCEA_ADDRDEC1_ADDR_CFG_CS01__NUM_BANKS_MASK 0x00300000L
9124#define GCEA_ADDRDEC1_ADDR_CFG_CS01__HI_COL_EN_MASK 0x80000000L
9125//GCEA_ADDRDEC1_ADDR_CFG_CS23
9126#define GCEA_ADDRDEC1_ADDR_CFG_CS23__NUM_BANK_GROUPS__SHIFT 0x2
9127#define GCEA_ADDRDEC1_ADDR_CFG_CS23__NUM_RM__SHIFT 0x4
9128#define GCEA_ADDRDEC1_ADDR_CFG_CS23__NUM_ROW_LO__SHIFT 0x8
9129#define GCEA_ADDRDEC1_ADDR_CFG_CS23__NUM_ROW_HI__SHIFT 0xc
9130#define GCEA_ADDRDEC1_ADDR_CFG_CS23__NUM_COL__SHIFT 0x10
9131#define GCEA_ADDRDEC1_ADDR_CFG_CS23__NUM_BANKS__SHIFT 0x14
9132#define GCEA_ADDRDEC1_ADDR_CFG_CS23__HI_COL_EN__SHIFT 0x1f
9133#define GCEA_ADDRDEC1_ADDR_CFG_CS23__NUM_BANK_GROUPS_MASK 0x0000000CL
9134#define GCEA_ADDRDEC1_ADDR_CFG_CS23__NUM_RM_MASK 0x00000030L
9135#define GCEA_ADDRDEC1_ADDR_CFG_CS23__NUM_ROW_LO_MASK 0x00000F00L
9136#define GCEA_ADDRDEC1_ADDR_CFG_CS23__NUM_ROW_HI_MASK 0x0000F000L
9137#define GCEA_ADDRDEC1_ADDR_CFG_CS23__NUM_COL_MASK 0x000F0000L
9138#define GCEA_ADDRDEC1_ADDR_CFG_CS23__NUM_BANKS_MASK 0x00300000L
9139#define GCEA_ADDRDEC1_ADDR_CFG_CS23__HI_COL_EN_MASK 0x80000000L
9140//GCEA_ADDRDEC1_ADDR_SEL_CS01
9141#define GCEA_ADDRDEC1_ADDR_SEL_CS01__BANK0__SHIFT 0x0
9142#define GCEA_ADDRDEC1_ADDR_SEL_CS01__BANK1__SHIFT 0x4
9143#define GCEA_ADDRDEC1_ADDR_SEL_CS01__BANK2__SHIFT 0x8
9144#define GCEA_ADDRDEC1_ADDR_SEL_CS01__BANK3__SHIFT 0xc
9145#define GCEA_ADDRDEC1_ADDR_SEL_CS01__BANK4__SHIFT 0x10
9146#define GCEA_ADDRDEC1_ADDR_SEL_CS01__ROW_LO__SHIFT 0x18
9147#define GCEA_ADDRDEC1_ADDR_SEL_CS01__ROW_HI__SHIFT 0x1c
9148#define GCEA_ADDRDEC1_ADDR_SEL_CS01__BANK0_MASK 0x0000000FL
9149#define GCEA_ADDRDEC1_ADDR_SEL_CS01__BANK1_MASK 0x000000F0L
9150#define GCEA_ADDRDEC1_ADDR_SEL_CS01__BANK2_MASK 0x00000F00L
9151#define GCEA_ADDRDEC1_ADDR_SEL_CS01__BANK3_MASK 0x0000F000L
9152#define GCEA_ADDRDEC1_ADDR_SEL_CS01__BANK4_MASK 0x001F0000L
9153#define GCEA_ADDRDEC1_ADDR_SEL_CS01__ROW_LO_MASK 0x0F000000L
9154#define GCEA_ADDRDEC1_ADDR_SEL_CS01__ROW_HI_MASK 0xF0000000L
9155//GCEA_ADDRDEC1_ADDR_SEL_CS23
9156#define GCEA_ADDRDEC1_ADDR_SEL_CS23__BANK0__SHIFT 0x0
9157#define GCEA_ADDRDEC1_ADDR_SEL_CS23__BANK1__SHIFT 0x4
9158#define GCEA_ADDRDEC1_ADDR_SEL_CS23__BANK2__SHIFT 0x8
9159#define GCEA_ADDRDEC1_ADDR_SEL_CS23__BANK3__SHIFT 0xc
9160#define GCEA_ADDRDEC1_ADDR_SEL_CS23__BANK4__SHIFT 0x10
9161#define GCEA_ADDRDEC1_ADDR_SEL_CS23__ROW_LO__SHIFT 0x18
9162#define GCEA_ADDRDEC1_ADDR_SEL_CS23__ROW_HI__SHIFT 0x1c
9163#define GCEA_ADDRDEC1_ADDR_SEL_CS23__BANK0_MASK 0x0000000FL
9164#define GCEA_ADDRDEC1_ADDR_SEL_CS23__BANK1_MASK 0x000000F0L
9165#define GCEA_ADDRDEC1_ADDR_SEL_CS23__BANK2_MASK 0x00000F00L
9166#define GCEA_ADDRDEC1_ADDR_SEL_CS23__BANK3_MASK 0x0000F000L
9167#define GCEA_ADDRDEC1_ADDR_SEL_CS23__BANK4_MASK 0x001F0000L
9168#define GCEA_ADDRDEC1_ADDR_SEL_CS23__ROW_LO_MASK 0x0F000000L
9169#define GCEA_ADDRDEC1_ADDR_SEL_CS23__ROW_HI_MASK 0xF0000000L
9170//GCEA_ADDRDEC1_COL_SEL_LO_CS01
9171#define GCEA_ADDRDEC1_COL_SEL_LO_CS01__COL0__SHIFT 0x0
9172#define GCEA_ADDRDEC1_COL_SEL_LO_CS01__COL1__SHIFT 0x4
9173#define GCEA_ADDRDEC1_COL_SEL_LO_CS01__COL2__SHIFT 0x8
9174#define GCEA_ADDRDEC1_COL_SEL_LO_CS01__COL3__SHIFT 0xc
9175#define GCEA_ADDRDEC1_COL_SEL_LO_CS01__COL4__SHIFT 0x10
9176#define GCEA_ADDRDEC1_COL_SEL_LO_CS01__COL5__SHIFT 0x14
9177#define GCEA_ADDRDEC1_COL_SEL_LO_CS01__COL6__SHIFT 0x18
9178#define GCEA_ADDRDEC1_COL_SEL_LO_CS01__COL7__SHIFT 0x1c
9179#define GCEA_ADDRDEC1_COL_SEL_LO_CS01__COL0_MASK 0x0000000FL
9180#define GCEA_ADDRDEC1_COL_SEL_LO_CS01__COL1_MASK 0x000000F0L
9181#define GCEA_ADDRDEC1_COL_SEL_LO_CS01__COL2_MASK 0x00000F00L
9182#define GCEA_ADDRDEC1_COL_SEL_LO_CS01__COL3_MASK 0x0000F000L
9183#define GCEA_ADDRDEC1_COL_SEL_LO_CS01__COL4_MASK 0x000F0000L
9184#define GCEA_ADDRDEC1_COL_SEL_LO_CS01__COL5_MASK 0x00F00000L
9185#define GCEA_ADDRDEC1_COL_SEL_LO_CS01__COL6_MASK 0x0F000000L
9186#define GCEA_ADDRDEC1_COL_SEL_LO_CS01__COL7_MASK 0xF0000000L
9187//GCEA_ADDRDEC1_COL_SEL_LO_CS23
9188#define GCEA_ADDRDEC1_COL_SEL_LO_CS23__COL0__SHIFT 0x0
9189#define GCEA_ADDRDEC1_COL_SEL_LO_CS23__COL1__SHIFT 0x4
9190#define GCEA_ADDRDEC1_COL_SEL_LO_CS23__COL2__SHIFT 0x8
9191#define GCEA_ADDRDEC1_COL_SEL_LO_CS23__COL3__SHIFT 0xc
9192#define GCEA_ADDRDEC1_COL_SEL_LO_CS23__COL4__SHIFT 0x10
9193#define GCEA_ADDRDEC1_COL_SEL_LO_CS23__COL5__SHIFT 0x14
9194#define GCEA_ADDRDEC1_COL_SEL_LO_CS23__COL6__SHIFT 0x18
9195#define GCEA_ADDRDEC1_COL_SEL_LO_CS23__COL7__SHIFT 0x1c
9196#define GCEA_ADDRDEC1_COL_SEL_LO_CS23__COL0_MASK 0x0000000FL
9197#define GCEA_ADDRDEC1_COL_SEL_LO_CS23__COL1_MASK 0x000000F0L
9198#define GCEA_ADDRDEC1_COL_SEL_LO_CS23__COL2_MASK 0x00000F00L
9199#define GCEA_ADDRDEC1_COL_SEL_LO_CS23__COL3_MASK 0x0000F000L
9200#define GCEA_ADDRDEC1_COL_SEL_LO_CS23__COL4_MASK 0x000F0000L
9201#define GCEA_ADDRDEC1_COL_SEL_LO_CS23__COL5_MASK 0x00F00000L
9202#define GCEA_ADDRDEC1_COL_SEL_LO_CS23__COL6_MASK 0x0F000000L
9203#define GCEA_ADDRDEC1_COL_SEL_LO_CS23__COL7_MASK 0xF0000000L
9204//GCEA_ADDRDEC1_COL_SEL_HI_CS01
9205#define GCEA_ADDRDEC1_COL_SEL_HI_CS01__COL8__SHIFT 0x0
9206#define GCEA_ADDRDEC1_COL_SEL_HI_CS01__COL9__SHIFT 0x4
9207#define GCEA_ADDRDEC1_COL_SEL_HI_CS01__COL10__SHIFT 0x8
9208#define GCEA_ADDRDEC1_COL_SEL_HI_CS01__COL11__SHIFT 0xc
9209#define GCEA_ADDRDEC1_COL_SEL_HI_CS01__COL12__SHIFT 0x10
9210#define GCEA_ADDRDEC1_COL_SEL_HI_CS01__COL13__SHIFT 0x14
9211#define GCEA_ADDRDEC1_COL_SEL_HI_CS01__COL14__SHIFT 0x18
9212#define GCEA_ADDRDEC1_COL_SEL_HI_CS01__COL15__SHIFT 0x1c
9213#define GCEA_ADDRDEC1_COL_SEL_HI_CS01__COL8_MASK 0x0000000FL
9214#define GCEA_ADDRDEC1_COL_SEL_HI_CS01__COL9_MASK 0x000000F0L
9215#define GCEA_ADDRDEC1_COL_SEL_HI_CS01__COL10_MASK 0x00000F00L
9216#define GCEA_ADDRDEC1_COL_SEL_HI_CS01__COL11_MASK 0x0000F000L
9217#define GCEA_ADDRDEC1_COL_SEL_HI_CS01__COL12_MASK 0x000F0000L
9218#define GCEA_ADDRDEC1_COL_SEL_HI_CS01__COL13_MASK 0x00F00000L
9219#define GCEA_ADDRDEC1_COL_SEL_HI_CS01__COL14_MASK 0x0F000000L
9220#define GCEA_ADDRDEC1_COL_SEL_HI_CS01__COL15_MASK 0xF0000000L
9221//GCEA_ADDRDEC1_COL_SEL_HI_CS23
9222#define GCEA_ADDRDEC1_COL_SEL_HI_CS23__COL8__SHIFT 0x0
9223#define GCEA_ADDRDEC1_COL_SEL_HI_CS23__COL9__SHIFT 0x4
9224#define GCEA_ADDRDEC1_COL_SEL_HI_CS23__COL10__SHIFT 0x8
9225#define GCEA_ADDRDEC1_COL_SEL_HI_CS23__COL11__SHIFT 0xc
9226#define GCEA_ADDRDEC1_COL_SEL_HI_CS23__COL12__SHIFT 0x10
9227#define GCEA_ADDRDEC1_COL_SEL_HI_CS23__COL13__SHIFT 0x14
9228#define GCEA_ADDRDEC1_COL_SEL_HI_CS23__COL14__SHIFT 0x18
9229#define GCEA_ADDRDEC1_COL_SEL_HI_CS23__COL15__SHIFT 0x1c
9230#define GCEA_ADDRDEC1_COL_SEL_HI_CS23__COL8_MASK 0x0000000FL
9231#define GCEA_ADDRDEC1_COL_SEL_HI_CS23__COL9_MASK 0x000000F0L
9232#define GCEA_ADDRDEC1_COL_SEL_HI_CS23__COL10_MASK 0x00000F00L
9233#define GCEA_ADDRDEC1_COL_SEL_HI_CS23__COL11_MASK 0x0000F000L
9234#define GCEA_ADDRDEC1_COL_SEL_HI_CS23__COL12_MASK 0x000F0000L
9235#define GCEA_ADDRDEC1_COL_SEL_HI_CS23__COL13_MASK 0x00F00000L
9236#define GCEA_ADDRDEC1_COL_SEL_HI_CS23__COL14_MASK 0x0F000000L
9237#define GCEA_ADDRDEC1_COL_SEL_HI_CS23__COL15_MASK 0xF0000000L
9238//GCEA_ADDRDEC1_RM_SEL_CS01
9239#define GCEA_ADDRDEC1_RM_SEL_CS01__RM0__SHIFT 0x0
9240#define GCEA_ADDRDEC1_RM_SEL_CS01__RM1__SHIFT 0x4
9241#define GCEA_ADDRDEC1_RM_SEL_CS01__RM2__SHIFT 0x8
9242#define GCEA_ADDRDEC1_RM_SEL_CS01__CHAN_BIT__SHIFT 0xc
9243#define GCEA_ADDRDEC1_RM_SEL_CS01__INVERT_ROW_MSBS_EVEN__SHIFT 0x10
9244#define GCEA_ADDRDEC1_RM_SEL_CS01__INVERT_ROW_MSBS_ODD__SHIFT 0x12
9245#define GCEA_ADDRDEC1_RM_SEL_CS01__RM0_MASK 0x0000000FL
9246#define GCEA_ADDRDEC1_RM_SEL_CS01__RM1_MASK 0x000000F0L
9247#define GCEA_ADDRDEC1_RM_SEL_CS01__RM2_MASK 0x00000F00L
9248#define GCEA_ADDRDEC1_RM_SEL_CS01__CHAN_BIT_MASK 0x0000F000L
9249#define GCEA_ADDRDEC1_RM_SEL_CS01__INVERT_ROW_MSBS_EVEN_MASK 0x00030000L
9250#define GCEA_ADDRDEC1_RM_SEL_CS01__INVERT_ROW_MSBS_ODD_MASK 0x000C0000L
9251//GCEA_ADDRDEC1_RM_SEL_CS23
9252#define GCEA_ADDRDEC1_RM_SEL_CS23__RM0__SHIFT 0x0
9253#define GCEA_ADDRDEC1_RM_SEL_CS23__RM1__SHIFT 0x4
9254#define GCEA_ADDRDEC1_RM_SEL_CS23__RM2__SHIFT 0x8
9255#define GCEA_ADDRDEC1_RM_SEL_CS23__CHAN_BIT__SHIFT 0xc
9256#define GCEA_ADDRDEC1_RM_SEL_CS23__INVERT_ROW_MSBS_EVEN__SHIFT 0x10
9257#define GCEA_ADDRDEC1_RM_SEL_CS23__INVERT_ROW_MSBS_ODD__SHIFT 0x12
9258#define GCEA_ADDRDEC1_RM_SEL_CS23__RM0_MASK 0x0000000FL
9259#define GCEA_ADDRDEC1_RM_SEL_CS23__RM1_MASK 0x000000F0L
9260#define GCEA_ADDRDEC1_RM_SEL_CS23__RM2_MASK 0x00000F00L
9261#define GCEA_ADDRDEC1_RM_SEL_CS23__CHAN_BIT_MASK 0x0000F000L
9262#define GCEA_ADDRDEC1_RM_SEL_CS23__INVERT_ROW_MSBS_EVEN_MASK 0x00030000L
9263#define GCEA_ADDRDEC1_RM_SEL_CS23__INVERT_ROW_MSBS_ODD_MASK 0x000C0000L
9264//GCEA_ADDRDEC1_RM_SEL_SECCS01
9265#define GCEA_ADDRDEC1_RM_SEL_SECCS01__RM0__SHIFT 0x0
9266#define GCEA_ADDRDEC1_RM_SEL_SECCS01__RM1__SHIFT 0x4
9267#define GCEA_ADDRDEC1_RM_SEL_SECCS01__RM2__SHIFT 0x8
9268#define GCEA_ADDRDEC1_RM_SEL_SECCS01__CHAN_BIT__SHIFT 0xc
9269#define GCEA_ADDRDEC1_RM_SEL_SECCS01__INVERT_ROW_MSBS_EVEN__SHIFT 0x10
9270#define GCEA_ADDRDEC1_RM_SEL_SECCS01__INVERT_ROW_MSBS_ODD__SHIFT 0x12
9271#define GCEA_ADDRDEC1_RM_SEL_SECCS01__RM0_MASK 0x0000000FL
9272#define GCEA_ADDRDEC1_RM_SEL_SECCS01__RM1_MASK 0x000000F0L
9273#define GCEA_ADDRDEC1_RM_SEL_SECCS01__RM2_MASK 0x00000F00L
9274#define GCEA_ADDRDEC1_RM_SEL_SECCS01__CHAN_BIT_MASK 0x0000F000L
9275#define GCEA_ADDRDEC1_RM_SEL_SECCS01__INVERT_ROW_MSBS_EVEN_MASK 0x00030000L
9276#define GCEA_ADDRDEC1_RM_SEL_SECCS01__INVERT_ROW_MSBS_ODD_MASK 0x000C0000L
9277//GCEA_ADDRDEC1_RM_SEL_SECCS23
9278#define GCEA_ADDRDEC1_RM_SEL_SECCS23__RM0__SHIFT 0x0
9279#define GCEA_ADDRDEC1_RM_SEL_SECCS23__RM1__SHIFT 0x4
9280#define GCEA_ADDRDEC1_RM_SEL_SECCS23__RM2__SHIFT 0x8
9281#define GCEA_ADDRDEC1_RM_SEL_SECCS23__CHAN_BIT__SHIFT 0xc
9282#define GCEA_ADDRDEC1_RM_SEL_SECCS23__INVERT_ROW_MSBS_EVEN__SHIFT 0x10
9283#define GCEA_ADDRDEC1_RM_SEL_SECCS23__INVERT_ROW_MSBS_ODD__SHIFT 0x12
9284#define GCEA_ADDRDEC1_RM_SEL_SECCS23__RM0_MASK 0x0000000FL
9285#define GCEA_ADDRDEC1_RM_SEL_SECCS23__RM1_MASK 0x000000F0L
9286#define GCEA_ADDRDEC1_RM_SEL_SECCS23__RM2_MASK 0x00000F00L
9287#define GCEA_ADDRDEC1_RM_SEL_SECCS23__CHAN_BIT_MASK 0x0000F000L
9288#define GCEA_ADDRDEC1_RM_SEL_SECCS23__INVERT_ROW_MSBS_EVEN_MASK 0x00030000L
9289#define GCEA_ADDRDEC1_RM_SEL_SECCS23__INVERT_ROW_MSBS_ODD_MASK 0x000C0000L
9290//GCEA_IO_RD_CLI2GRP_MAP0
9291#define GCEA_IO_RD_CLI2GRP_MAP0__CID0_GROUP__SHIFT 0x0
9292#define GCEA_IO_RD_CLI2GRP_MAP0__CID1_GROUP__SHIFT 0x2
9293#define GCEA_IO_RD_CLI2GRP_MAP0__CID2_GROUP__SHIFT 0x4
9294#define GCEA_IO_RD_CLI2GRP_MAP0__CID3_GROUP__SHIFT 0x6
9295#define GCEA_IO_RD_CLI2GRP_MAP0__CID4_GROUP__SHIFT 0x8
9296#define GCEA_IO_RD_CLI2GRP_MAP0__CID5_GROUP__SHIFT 0xa
9297#define GCEA_IO_RD_CLI2GRP_MAP0__CID6_GROUP__SHIFT 0xc
9298#define GCEA_IO_RD_CLI2GRP_MAP0__CID7_GROUP__SHIFT 0xe
9299#define GCEA_IO_RD_CLI2GRP_MAP0__CID8_GROUP__SHIFT 0x10
9300#define GCEA_IO_RD_CLI2GRP_MAP0__CID9_GROUP__SHIFT 0x12
9301#define GCEA_IO_RD_CLI2GRP_MAP0__CID10_GROUP__SHIFT 0x14
9302#define GCEA_IO_RD_CLI2GRP_MAP0__CID11_GROUP__SHIFT 0x16
9303#define GCEA_IO_RD_CLI2GRP_MAP0__CID12_GROUP__SHIFT 0x18
9304#define GCEA_IO_RD_CLI2GRP_MAP0__CID13_GROUP__SHIFT 0x1a
9305#define GCEA_IO_RD_CLI2GRP_MAP0__CID14_GROUP__SHIFT 0x1c
9306#define GCEA_IO_RD_CLI2GRP_MAP0__CID15_GROUP__SHIFT 0x1e
9307#define GCEA_IO_RD_CLI2GRP_MAP0__CID0_GROUP_MASK 0x00000003L
9308#define GCEA_IO_RD_CLI2GRP_MAP0__CID1_GROUP_MASK 0x0000000CL
9309#define GCEA_IO_RD_CLI2GRP_MAP0__CID2_GROUP_MASK 0x00000030L
9310#define GCEA_IO_RD_CLI2GRP_MAP0__CID3_GROUP_MASK 0x000000C0L
9311#define GCEA_IO_RD_CLI2GRP_MAP0__CID4_GROUP_MASK 0x00000300L
9312#define GCEA_IO_RD_CLI2GRP_MAP0__CID5_GROUP_MASK 0x00000C00L
9313#define GCEA_IO_RD_CLI2GRP_MAP0__CID6_GROUP_MASK 0x00003000L
9314#define GCEA_IO_RD_CLI2GRP_MAP0__CID7_GROUP_MASK 0x0000C000L
9315#define GCEA_IO_RD_CLI2GRP_MAP0__CID8_GROUP_MASK 0x00030000L
9316#define GCEA_IO_RD_CLI2GRP_MAP0__CID9_GROUP_MASK 0x000C0000L
9317#define GCEA_IO_RD_CLI2GRP_MAP0__CID10_GROUP_MASK 0x00300000L
9318#define GCEA_IO_RD_CLI2GRP_MAP0__CID11_GROUP_MASK 0x00C00000L
9319#define GCEA_IO_RD_CLI2GRP_MAP0__CID12_GROUP_MASK 0x03000000L
9320#define GCEA_IO_RD_CLI2GRP_MAP0__CID13_GROUP_MASK 0x0C000000L
9321#define GCEA_IO_RD_CLI2GRP_MAP0__CID14_GROUP_MASK 0x30000000L
9322#define GCEA_IO_RD_CLI2GRP_MAP0__CID15_GROUP_MASK 0xC0000000L
9323//GCEA_IO_RD_CLI2GRP_MAP1
9324#define GCEA_IO_RD_CLI2GRP_MAP1__CID16_GROUP__SHIFT 0x0
9325#define GCEA_IO_RD_CLI2GRP_MAP1__CID17_GROUP__SHIFT 0x2
9326#define GCEA_IO_RD_CLI2GRP_MAP1__CID18_GROUP__SHIFT 0x4
9327#define GCEA_IO_RD_CLI2GRP_MAP1__CID19_GROUP__SHIFT 0x6
9328#define GCEA_IO_RD_CLI2GRP_MAP1__CID20_GROUP__SHIFT 0x8
9329#define GCEA_IO_RD_CLI2GRP_MAP1__CID21_GROUP__SHIFT 0xa
9330#define GCEA_IO_RD_CLI2GRP_MAP1__CID22_GROUP__SHIFT 0xc
9331#define GCEA_IO_RD_CLI2GRP_MAP1__CID23_GROUP__SHIFT 0xe
9332#define GCEA_IO_RD_CLI2GRP_MAP1__CID24_GROUP__SHIFT 0x10
9333#define GCEA_IO_RD_CLI2GRP_MAP1__CID25_GROUP__SHIFT 0x12
9334#define GCEA_IO_RD_CLI2GRP_MAP1__CID26_GROUP__SHIFT 0x14
9335#define GCEA_IO_RD_CLI2GRP_MAP1__CID27_GROUP__SHIFT 0x16
9336#define GCEA_IO_RD_CLI2GRP_MAP1__CID28_GROUP__SHIFT 0x18
9337#define GCEA_IO_RD_CLI2GRP_MAP1__CID29_GROUP__SHIFT 0x1a
9338#define GCEA_IO_RD_CLI2GRP_MAP1__CID30_GROUP__SHIFT 0x1c
9339#define GCEA_IO_RD_CLI2GRP_MAP1__CID31_GROUP__SHIFT 0x1e
9340#define GCEA_IO_RD_CLI2GRP_MAP1__CID16_GROUP_MASK 0x00000003L
9341#define GCEA_IO_RD_CLI2GRP_MAP1__CID17_GROUP_MASK 0x0000000CL
9342#define GCEA_IO_RD_CLI2GRP_MAP1__CID18_GROUP_MASK 0x00000030L
9343#define GCEA_IO_RD_CLI2GRP_MAP1__CID19_GROUP_MASK 0x000000C0L
9344#define GCEA_IO_RD_CLI2GRP_MAP1__CID20_GROUP_MASK 0x00000300L
9345#define GCEA_IO_RD_CLI2GRP_MAP1__CID21_GROUP_MASK 0x00000C00L
9346#define GCEA_IO_RD_CLI2GRP_MAP1__CID22_GROUP_MASK 0x00003000L
9347#define GCEA_IO_RD_CLI2GRP_MAP1__CID23_GROUP_MASK 0x0000C000L
9348#define GCEA_IO_RD_CLI2GRP_MAP1__CID24_GROUP_MASK 0x00030000L
9349#define GCEA_IO_RD_CLI2GRP_MAP1__CID25_GROUP_MASK 0x000C0000L
9350#define GCEA_IO_RD_CLI2GRP_MAP1__CID26_GROUP_MASK 0x00300000L
9351#define GCEA_IO_RD_CLI2GRP_MAP1__CID27_GROUP_MASK 0x00C00000L
9352#define GCEA_IO_RD_CLI2GRP_MAP1__CID28_GROUP_MASK 0x03000000L
9353#define GCEA_IO_RD_CLI2GRP_MAP1__CID29_GROUP_MASK 0x0C000000L
9354#define GCEA_IO_RD_CLI2GRP_MAP1__CID30_GROUP_MASK 0x30000000L
9355#define GCEA_IO_RD_CLI2GRP_MAP1__CID31_GROUP_MASK 0xC0000000L
9356//GCEA_IO_WR_CLI2GRP_MAP0
9357#define GCEA_IO_WR_CLI2GRP_MAP0__CID0_GROUP__SHIFT 0x0
9358#define GCEA_IO_WR_CLI2GRP_MAP0__CID1_GROUP__SHIFT 0x2
9359#define GCEA_IO_WR_CLI2GRP_MAP0__CID2_GROUP__SHIFT 0x4
9360#define GCEA_IO_WR_CLI2GRP_MAP0__CID3_GROUP__SHIFT 0x6
9361#define GCEA_IO_WR_CLI2GRP_MAP0__CID4_GROUP__SHIFT 0x8
9362#define GCEA_IO_WR_CLI2GRP_MAP0__CID5_GROUP__SHIFT 0xa
9363#define GCEA_IO_WR_CLI2GRP_MAP0__CID6_GROUP__SHIFT 0xc
9364#define GCEA_IO_WR_CLI2GRP_MAP0__CID7_GROUP__SHIFT 0xe
9365#define GCEA_IO_WR_CLI2GRP_MAP0__CID8_GROUP__SHIFT 0x10
9366#define GCEA_IO_WR_CLI2GRP_MAP0__CID9_GROUP__SHIFT 0x12
9367#define GCEA_IO_WR_CLI2GRP_MAP0__CID10_GROUP__SHIFT 0x14
9368#define GCEA_IO_WR_CLI2GRP_MAP0__CID11_GROUP__SHIFT 0x16
9369#define GCEA_IO_WR_CLI2GRP_MAP0__CID12_GROUP__SHIFT 0x18
9370#define GCEA_IO_WR_CLI2GRP_MAP0__CID13_GROUP__SHIFT 0x1a
9371#define GCEA_IO_WR_CLI2GRP_MAP0__CID14_GROUP__SHIFT 0x1c
9372#define GCEA_IO_WR_CLI2GRP_MAP0__CID15_GROUP__SHIFT 0x1e
9373#define GCEA_IO_WR_CLI2GRP_MAP0__CID0_GROUP_MASK 0x00000003L
9374#define GCEA_IO_WR_CLI2GRP_MAP0__CID1_GROUP_MASK 0x0000000CL
9375#define GCEA_IO_WR_CLI2GRP_MAP0__CID2_GROUP_MASK 0x00000030L
9376#define GCEA_IO_WR_CLI2GRP_MAP0__CID3_GROUP_MASK 0x000000C0L
9377#define GCEA_IO_WR_CLI2GRP_MAP0__CID4_GROUP_MASK 0x00000300L
9378#define GCEA_IO_WR_CLI2GRP_MAP0__CID5_GROUP_MASK 0x00000C00L
9379#define GCEA_IO_WR_CLI2GRP_MAP0__CID6_GROUP_MASK 0x00003000L
9380#define GCEA_IO_WR_CLI2GRP_MAP0__CID7_GROUP_MASK 0x0000C000L
9381#define GCEA_IO_WR_CLI2GRP_MAP0__CID8_GROUP_MASK 0x00030000L
9382#define GCEA_IO_WR_CLI2GRP_MAP0__CID9_GROUP_MASK 0x000C0000L
9383#define GCEA_IO_WR_CLI2GRP_MAP0__CID10_GROUP_MASK 0x00300000L
9384#define GCEA_IO_WR_CLI2GRP_MAP0__CID11_GROUP_MASK 0x00C00000L
9385#define GCEA_IO_WR_CLI2GRP_MAP0__CID12_GROUP_MASK 0x03000000L
9386#define GCEA_IO_WR_CLI2GRP_MAP0__CID13_GROUP_MASK 0x0C000000L
9387#define GCEA_IO_WR_CLI2GRP_MAP0__CID14_GROUP_MASK 0x30000000L
9388#define GCEA_IO_WR_CLI2GRP_MAP0__CID15_GROUP_MASK 0xC0000000L
9389//GCEA_IO_WR_CLI2GRP_MAP1
9390#define GCEA_IO_WR_CLI2GRP_MAP1__CID16_GROUP__SHIFT 0x0
9391#define GCEA_IO_WR_CLI2GRP_MAP1__CID17_GROUP__SHIFT 0x2
9392#define GCEA_IO_WR_CLI2GRP_MAP1__CID18_GROUP__SHIFT 0x4
9393#define GCEA_IO_WR_CLI2GRP_MAP1__CID19_GROUP__SHIFT 0x6
9394#define GCEA_IO_WR_CLI2GRP_MAP1__CID20_GROUP__SHIFT 0x8
9395#define GCEA_IO_WR_CLI2GRP_MAP1__CID21_GROUP__SHIFT 0xa
9396#define GCEA_IO_WR_CLI2GRP_MAP1__CID22_GROUP__SHIFT 0xc
9397#define GCEA_IO_WR_CLI2GRP_MAP1__CID23_GROUP__SHIFT 0xe
9398#define GCEA_IO_WR_CLI2GRP_MAP1__CID24_GROUP__SHIFT 0x10
9399#define GCEA_IO_WR_CLI2GRP_MAP1__CID25_GROUP__SHIFT 0x12
9400#define GCEA_IO_WR_CLI2GRP_MAP1__CID26_GROUP__SHIFT 0x14
9401#define GCEA_IO_WR_CLI2GRP_MAP1__CID27_GROUP__SHIFT 0x16
9402#define GCEA_IO_WR_CLI2GRP_MAP1__CID28_GROUP__SHIFT 0x18
9403#define GCEA_IO_WR_CLI2GRP_MAP1__CID29_GROUP__SHIFT 0x1a
9404#define GCEA_IO_WR_CLI2GRP_MAP1__CID30_GROUP__SHIFT 0x1c
9405#define GCEA_IO_WR_CLI2GRP_MAP1__CID31_GROUP__SHIFT 0x1e
9406#define GCEA_IO_WR_CLI2GRP_MAP1__CID16_GROUP_MASK 0x00000003L
9407#define GCEA_IO_WR_CLI2GRP_MAP1__CID17_GROUP_MASK 0x0000000CL
9408#define GCEA_IO_WR_CLI2GRP_MAP1__CID18_GROUP_MASK 0x00000030L
9409#define GCEA_IO_WR_CLI2GRP_MAP1__CID19_GROUP_MASK 0x000000C0L
9410#define GCEA_IO_WR_CLI2GRP_MAP1__CID20_GROUP_MASK 0x00000300L
9411#define GCEA_IO_WR_CLI2GRP_MAP1__CID21_GROUP_MASK 0x00000C00L
9412#define GCEA_IO_WR_CLI2GRP_MAP1__CID22_GROUP_MASK 0x00003000L
9413#define GCEA_IO_WR_CLI2GRP_MAP1__CID23_GROUP_MASK 0x0000C000L
9414#define GCEA_IO_WR_CLI2GRP_MAP1__CID24_GROUP_MASK 0x00030000L
9415#define GCEA_IO_WR_CLI2GRP_MAP1__CID25_GROUP_MASK 0x000C0000L
9416#define GCEA_IO_WR_CLI2GRP_MAP1__CID26_GROUP_MASK 0x00300000L
9417#define GCEA_IO_WR_CLI2GRP_MAP1__CID27_GROUP_MASK 0x00C00000L
9418#define GCEA_IO_WR_CLI2GRP_MAP1__CID28_GROUP_MASK 0x03000000L
9419#define GCEA_IO_WR_CLI2GRP_MAP1__CID29_GROUP_MASK 0x0C000000L
9420#define GCEA_IO_WR_CLI2GRP_MAP1__CID30_GROUP_MASK 0x30000000L
9421#define GCEA_IO_WR_CLI2GRP_MAP1__CID31_GROUP_MASK 0xC0000000L
9422//GCEA_IO_RD_COMBINE_FLUSH
9423#define GCEA_IO_RD_COMBINE_FLUSH__GROUP0_TIMER__SHIFT 0x0
9424#define GCEA_IO_RD_COMBINE_FLUSH__GROUP1_TIMER__SHIFT 0x4
9425#define GCEA_IO_RD_COMBINE_FLUSH__GROUP2_TIMER__SHIFT 0x8
9426#define GCEA_IO_RD_COMBINE_FLUSH__GROUP3_TIMER__SHIFT 0xc
9427#define GCEA_IO_RD_COMBINE_FLUSH__GROUP0_TIMER_MASK 0x0000000FL
9428#define GCEA_IO_RD_COMBINE_FLUSH__GROUP1_TIMER_MASK 0x000000F0L
9429#define GCEA_IO_RD_COMBINE_FLUSH__GROUP2_TIMER_MASK 0x00000F00L
9430#define GCEA_IO_RD_COMBINE_FLUSH__GROUP3_TIMER_MASK 0x0000F000L
9431//GCEA_IO_WR_COMBINE_FLUSH
9432#define GCEA_IO_WR_COMBINE_FLUSH__GROUP0_TIMER__SHIFT 0x0
9433#define GCEA_IO_WR_COMBINE_FLUSH__GROUP1_TIMER__SHIFT 0x4
9434#define GCEA_IO_WR_COMBINE_FLUSH__GROUP2_TIMER__SHIFT 0x8
9435#define GCEA_IO_WR_COMBINE_FLUSH__GROUP3_TIMER__SHIFT 0xc
9436#define GCEA_IO_WR_COMBINE_FLUSH__GROUP0_TIMER_MASK 0x0000000FL
9437#define GCEA_IO_WR_COMBINE_FLUSH__GROUP1_TIMER_MASK 0x000000F0L
9438#define GCEA_IO_WR_COMBINE_FLUSH__GROUP2_TIMER_MASK 0x00000F00L
9439#define GCEA_IO_WR_COMBINE_FLUSH__GROUP3_TIMER_MASK 0x0000F000L
9440//GCEA_IO_GROUP_BURST
9441#define GCEA_IO_GROUP_BURST__RD_LIMIT_LO__SHIFT 0x0
9442#define GCEA_IO_GROUP_BURST__RD_LIMIT_HI__SHIFT 0x8
9443#define GCEA_IO_GROUP_BURST__WR_LIMIT_LO__SHIFT 0x10
9444#define GCEA_IO_GROUP_BURST__WR_LIMIT_HI__SHIFT 0x18
9445#define GCEA_IO_GROUP_BURST__RD_LIMIT_LO_MASK 0x000000FFL
9446#define GCEA_IO_GROUP_BURST__RD_LIMIT_HI_MASK 0x0000FF00L
9447#define GCEA_IO_GROUP_BURST__WR_LIMIT_LO_MASK 0x00FF0000L
9448#define GCEA_IO_GROUP_BURST__WR_LIMIT_HI_MASK 0xFF000000L
9449//GCEA_IO_RD_PRI_AGE
9450#define GCEA_IO_RD_PRI_AGE__GROUP0_AGING_RATE__SHIFT 0x0
9451#define GCEA_IO_RD_PRI_AGE__GROUP1_AGING_RATE__SHIFT 0x3
9452#define GCEA_IO_RD_PRI_AGE__GROUP2_AGING_RATE__SHIFT 0x6
9453#define GCEA_IO_RD_PRI_AGE__GROUP3_AGING_RATE__SHIFT 0x9
9454#define GCEA_IO_RD_PRI_AGE__GROUP0_AGE_COEFFICIENT__SHIFT 0xc
9455#define GCEA_IO_RD_PRI_AGE__GROUP1_AGE_COEFFICIENT__SHIFT 0xf
9456#define GCEA_IO_RD_PRI_AGE__GROUP2_AGE_COEFFICIENT__SHIFT 0x12
9457#define GCEA_IO_RD_PRI_AGE__GROUP3_AGE_COEFFICIENT__SHIFT 0x15
9458#define GCEA_IO_RD_PRI_AGE__GROUP0_AGING_RATE_MASK 0x00000007L
9459#define GCEA_IO_RD_PRI_AGE__GROUP1_AGING_RATE_MASK 0x00000038L
9460#define GCEA_IO_RD_PRI_AGE__GROUP2_AGING_RATE_MASK 0x000001C0L
9461#define GCEA_IO_RD_PRI_AGE__GROUP3_AGING_RATE_MASK 0x00000E00L
9462#define GCEA_IO_RD_PRI_AGE__GROUP0_AGE_COEFFICIENT_MASK 0x00007000L
9463#define GCEA_IO_RD_PRI_AGE__GROUP1_AGE_COEFFICIENT_MASK 0x00038000L
9464#define GCEA_IO_RD_PRI_AGE__GROUP2_AGE_COEFFICIENT_MASK 0x001C0000L
9465#define GCEA_IO_RD_PRI_AGE__GROUP3_AGE_COEFFICIENT_MASK 0x00E00000L
9466//GCEA_IO_WR_PRI_AGE
9467#define GCEA_IO_WR_PRI_AGE__GROUP0_AGING_RATE__SHIFT 0x0
9468#define GCEA_IO_WR_PRI_AGE__GROUP1_AGING_RATE__SHIFT 0x3
9469#define GCEA_IO_WR_PRI_AGE__GROUP2_AGING_RATE__SHIFT 0x6
9470#define GCEA_IO_WR_PRI_AGE__GROUP3_AGING_RATE__SHIFT 0x9
9471#define GCEA_IO_WR_PRI_AGE__GROUP0_AGE_COEFFICIENT__SHIFT 0xc
9472#define GCEA_IO_WR_PRI_AGE__GROUP1_AGE_COEFFICIENT__SHIFT 0xf
9473#define GCEA_IO_WR_PRI_AGE__GROUP2_AGE_COEFFICIENT__SHIFT 0x12
9474#define GCEA_IO_WR_PRI_AGE__GROUP3_AGE_COEFFICIENT__SHIFT 0x15
9475#define GCEA_IO_WR_PRI_AGE__GROUP0_AGING_RATE_MASK 0x00000007L
9476#define GCEA_IO_WR_PRI_AGE__GROUP1_AGING_RATE_MASK 0x00000038L
9477#define GCEA_IO_WR_PRI_AGE__GROUP2_AGING_RATE_MASK 0x000001C0L
9478#define GCEA_IO_WR_PRI_AGE__GROUP3_AGING_RATE_MASK 0x00000E00L
9479#define GCEA_IO_WR_PRI_AGE__GROUP0_AGE_COEFFICIENT_MASK 0x00007000L
9480#define GCEA_IO_WR_PRI_AGE__GROUP1_AGE_COEFFICIENT_MASK 0x00038000L
9481#define GCEA_IO_WR_PRI_AGE__GROUP2_AGE_COEFFICIENT_MASK 0x001C0000L
9482#define GCEA_IO_WR_PRI_AGE__GROUP3_AGE_COEFFICIENT_MASK 0x00E00000L
9483//GCEA_IO_RD_PRI_QUEUING
9484#define GCEA_IO_RD_PRI_QUEUING__GROUP0_QUEUING_COEFFICIENT__SHIFT 0x0
9485#define GCEA_IO_RD_PRI_QUEUING__GROUP1_QUEUING_COEFFICIENT__SHIFT 0x3
9486#define GCEA_IO_RD_PRI_QUEUING__GROUP2_QUEUING_COEFFICIENT__SHIFT 0x6
9487#define GCEA_IO_RD_PRI_QUEUING__GROUP3_QUEUING_COEFFICIENT__SHIFT 0x9
9488#define GCEA_IO_RD_PRI_QUEUING__GROUP0_QUEUING_COEFFICIENT_MASK 0x00000007L
9489#define GCEA_IO_RD_PRI_QUEUING__GROUP1_QUEUING_COEFFICIENT_MASK 0x00000038L
9490#define GCEA_IO_RD_PRI_QUEUING__GROUP2_QUEUING_COEFFICIENT_MASK 0x000001C0L
9491#define GCEA_IO_RD_PRI_QUEUING__GROUP3_QUEUING_COEFFICIENT_MASK 0x00000E00L
9492//GCEA_IO_WR_PRI_QUEUING
9493#define GCEA_IO_WR_PRI_QUEUING__GROUP0_QUEUING_COEFFICIENT__SHIFT 0x0
9494#define GCEA_IO_WR_PRI_QUEUING__GROUP1_QUEUING_COEFFICIENT__SHIFT 0x3
9495#define GCEA_IO_WR_PRI_QUEUING__GROUP2_QUEUING_COEFFICIENT__SHIFT 0x6
9496#define GCEA_IO_WR_PRI_QUEUING__GROUP3_QUEUING_COEFFICIENT__SHIFT 0x9
9497#define GCEA_IO_WR_PRI_QUEUING__GROUP0_QUEUING_COEFFICIENT_MASK 0x00000007L
9498#define GCEA_IO_WR_PRI_QUEUING__GROUP1_QUEUING_COEFFICIENT_MASK 0x00000038L
9499#define GCEA_IO_WR_PRI_QUEUING__GROUP2_QUEUING_COEFFICIENT_MASK 0x000001C0L
9500#define GCEA_IO_WR_PRI_QUEUING__GROUP3_QUEUING_COEFFICIENT_MASK 0x00000E00L
9501//GCEA_IO_RD_PRI_FIXED
9502#define GCEA_IO_RD_PRI_FIXED__GROUP0_FIXED_COEFFICIENT__SHIFT 0x0
9503#define GCEA_IO_RD_PRI_FIXED__GROUP1_FIXED_COEFFICIENT__SHIFT 0x3
9504#define GCEA_IO_RD_PRI_FIXED__GROUP2_FIXED_COEFFICIENT__SHIFT 0x6
9505#define GCEA_IO_RD_PRI_FIXED__GROUP3_FIXED_COEFFICIENT__SHIFT 0x9
9506#define GCEA_IO_RD_PRI_FIXED__GROUP0_FIXED_COEFFICIENT_MASK 0x00000007L
9507#define GCEA_IO_RD_PRI_FIXED__GROUP1_FIXED_COEFFICIENT_MASK 0x00000038L
9508#define GCEA_IO_RD_PRI_FIXED__GROUP2_FIXED_COEFFICIENT_MASK 0x000001C0L
9509#define GCEA_IO_RD_PRI_FIXED__GROUP3_FIXED_COEFFICIENT_MASK 0x00000E00L
9510//GCEA_IO_WR_PRI_FIXED
9511#define GCEA_IO_WR_PRI_FIXED__GROUP0_FIXED_COEFFICIENT__SHIFT 0x0
9512#define GCEA_IO_WR_PRI_FIXED__GROUP1_FIXED_COEFFICIENT__SHIFT 0x3
9513#define GCEA_IO_WR_PRI_FIXED__GROUP2_FIXED_COEFFICIENT__SHIFT 0x6
9514#define GCEA_IO_WR_PRI_FIXED__GROUP3_FIXED_COEFFICIENT__SHIFT 0x9
9515#define GCEA_IO_WR_PRI_FIXED__GROUP0_FIXED_COEFFICIENT_MASK 0x00000007L
9516#define GCEA_IO_WR_PRI_FIXED__GROUP1_FIXED_COEFFICIENT_MASK 0x00000038L
9517#define GCEA_IO_WR_PRI_FIXED__GROUP2_FIXED_COEFFICIENT_MASK 0x000001C0L
9518#define GCEA_IO_WR_PRI_FIXED__GROUP3_FIXED_COEFFICIENT_MASK 0x00000E00L
9519//GCEA_IO_RD_PRI_URGENCY
9520#define GCEA_IO_RD_PRI_URGENCY__GROUP0_URGENCY_COEFFICIENT__SHIFT 0x0
9521#define GCEA_IO_RD_PRI_URGENCY__GROUP1_URGENCY_COEFFICIENT__SHIFT 0x3
9522#define GCEA_IO_RD_PRI_URGENCY__GROUP2_URGENCY_COEFFICIENT__SHIFT 0x6
9523#define GCEA_IO_RD_PRI_URGENCY__GROUP3_URGENCY_COEFFICIENT__SHIFT 0x9
9524#define GCEA_IO_RD_PRI_URGENCY__GROUP0_URGENCY_MODE__SHIFT 0xc
9525#define GCEA_IO_RD_PRI_URGENCY__GROUP1_URGENCY_MODE__SHIFT 0xd
9526#define GCEA_IO_RD_PRI_URGENCY__GROUP2_URGENCY_MODE__SHIFT 0xe
9527#define GCEA_IO_RD_PRI_URGENCY__GROUP3_URGENCY_MODE__SHIFT 0xf
9528#define GCEA_IO_RD_PRI_URGENCY__GROUP0_URGENCY_COEFFICIENT_MASK 0x00000007L
9529#define GCEA_IO_RD_PRI_URGENCY__GROUP1_URGENCY_COEFFICIENT_MASK 0x00000038L
9530#define GCEA_IO_RD_PRI_URGENCY__GROUP2_URGENCY_COEFFICIENT_MASK 0x000001C0L
9531#define GCEA_IO_RD_PRI_URGENCY__GROUP3_URGENCY_COEFFICIENT_MASK 0x00000E00L
9532#define GCEA_IO_RD_PRI_URGENCY__GROUP0_URGENCY_MODE_MASK 0x00001000L
9533#define GCEA_IO_RD_PRI_URGENCY__GROUP1_URGENCY_MODE_MASK 0x00002000L
9534#define GCEA_IO_RD_PRI_URGENCY__GROUP2_URGENCY_MODE_MASK 0x00004000L
9535#define GCEA_IO_RD_PRI_URGENCY__GROUP3_URGENCY_MODE_MASK 0x00008000L
9536//GCEA_IO_WR_PRI_URGENCY
9537#define GCEA_IO_WR_PRI_URGENCY__GROUP0_URGENCY_COEFFICIENT__SHIFT 0x0
9538#define GCEA_IO_WR_PRI_URGENCY__GROUP1_URGENCY_COEFFICIENT__SHIFT 0x3
9539#define GCEA_IO_WR_PRI_URGENCY__GROUP2_URGENCY_COEFFICIENT__SHIFT 0x6
9540#define GCEA_IO_WR_PRI_URGENCY__GROUP3_URGENCY_COEFFICIENT__SHIFT 0x9
9541#define GCEA_IO_WR_PRI_URGENCY__GROUP0_URGENCY_MODE__SHIFT 0xc
9542#define GCEA_IO_WR_PRI_URGENCY__GROUP1_URGENCY_MODE__SHIFT 0xd
9543#define GCEA_IO_WR_PRI_URGENCY__GROUP2_URGENCY_MODE__SHIFT 0xe
9544#define GCEA_IO_WR_PRI_URGENCY__GROUP3_URGENCY_MODE__SHIFT 0xf
9545#define GCEA_IO_WR_PRI_URGENCY__GROUP0_URGENCY_COEFFICIENT_MASK 0x00000007L
9546#define GCEA_IO_WR_PRI_URGENCY__GROUP1_URGENCY_COEFFICIENT_MASK 0x00000038L
9547#define GCEA_IO_WR_PRI_URGENCY__GROUP2_URGENCY_COEFFICIENT_MASK 0x000001C0L
9548#define GCEA_IO_WR_PRI_URGENCY__GROUP3_URGENCY_COEFFICIENT_MASK 0x00000E00L
9549#define GCEA_IO_WR_PRI_URGENCY__GROUP0_URGENCY_MODE_MASK 0x00001000L
9550#define GCEA_IO_WR_PRI_URGENCY__GROUP1_URGENCY_MODE_MASK 0x00002000L
9551#define GCEA_IO_WR_PRI_URGENCY__GROUP2_URGENCY_MODE_MASK 0x00004000L
9552#define GCEA_IO_WR_PRI_URGENCY__GROUP3_URGENCY_MODE_MASK 0x00008000L
9553//GCEA_IO_RD_PRI_URGENCY_MASK
9554#define GCEA_IO_RD_PRI_URGENCY_MASK__CID0_MASK__SHIFT 0x0
9555#define GCEA_IO_RD_PRI_URGENCY_MASK__CID1_MASK__SHIFT 0x1
9556#define GCEA_IO_RD_PRI_URGENCY_MASK__CID2_MASK__SHIFT 0x2
9557#define GCEA_IO_RD_PRI_URGENCY_MASK__CID3_MASK__SHIFT 0x3
9558#define GCEA_IO_RD_PRI_URGENCY_MASK__CID4_MASK__SHIFT 0x4
9559#define GCEA_IO_RD_PRI_URGENCY_MASK__CID5_MASK__SHIFT 0x5
9560#define GCEA_IO_RD_PRI_URGENCY_MASK__CID6_MASK__SHIFT 0x6
9561#define GCEA_IO_RD_PRI_URGENCY_MASK__CID7_MASK__SHIFT 0x7
9562#define GCEA_IO_RD_PRI_URGENCY_MASK__CID8_MASK__SHIFT 0x8
9563#define GCEA_IO_RD_PRI_URGENCY_MASK__CID9_MASK__SHIFT 0x9
9564#define GCEA_IO_RD_PRI_URGENCY_MASK__CID10_MASK__SHIFT 0xa
9565#define GCEA_IO_RD_PRI_URGENCY_MASK__CID11_MASK__SHIFT 0xb
9566#define GCEA_IO_RD_PRI_URGENCY_MASK__CID12_MASK__SHIFT 0xc
9567#define GCEA_IO_RD_PRI_URGENCY_MASK__CID13_MASK__SHIFT 0xd
9568#define GCEA_IO_RD_PRI_URGENCY_MASK__CID14_MASK__SHIFT 0xe
9569#define GCEA_IO_RD_PRI_URGENCY_MASK__CID15_MASK__SHIFT 0xf
9570#define GCEA_IO_RD_PRI_URGENCY_MASK__CID16_MASK__SHIFT 0x10
9571#define GCEA_IO_RD_PRI_URGENCY_MASK__CID17_MASK__SHIFT 0x11
9572#define GCEA_IO_RD_PRI_URGENCY_MASK__CID18_MASK__SHIFT 0x12
9573#define GCEA_IO_RD_PRI_URGENCY_MASK__CID19_MASK__SHIFT 0x13
9574#define GCEA_IO_RD_PRI_URGENCY_MASK__CID20_MASK__SHIFT 0x14
9575#define GCEA_IO_RD_PRI_URGENCY_MASK__CID21_MASK__SHIFT 0x15
9576#define GCEA_IO_RD_PRI_URGENCY_MASK__CID22_MASK__SHIFT 0x16
9577#define GCEA_IO_RD_PRI_URGENCY_MASK__CID23_MASK__SHIFT 0x17
9578#define GCEA_IO_RD_PRI_URGENCY_MASK__CID24_MASK__SHIFT 0x18
9579#define GCEA_IO_RD_PRI_URGENCY_MASK__CID25_MASK__SHIFT 0x19
9580#define GCEA_IO_RD_PRI_URGENCY_MASK__CID26_MASK__SHIFT 0x1a
9581#define GCEA_IO_RD_PRI_URGENCY_MASK__CID27_MASK__SHIFT 0x1b
9582#define GCEA_IO_RD_PRI_URGENCY_MASK__CID28_MASK__SHIFT 0x1c
9583#define GCEA_IO_RD_PRI_URGENCY_MASK__CID29_MASK__SHIFT 0x1d
9584#define GCEA_IO_RD_PRI_URGENCY_MASK__CID30_MASK__SHIFT 0x1e
9585#define GCEA_IO_RD_PRI_URGENCY_MASK__CID31_MASK__SHIFT 0x1f
9586#define GCEA_IO_RD_PRI_URGENCY_MASK__CID0_MASK_MASK 0x00000001L
9587#define GCEA_IO_RD_PRI_URGENCY_MASK__CID1_MASK_MASK 0x00000002L
9588#define GCEA_IO_RD_PRI_URGENCY_MASK__CID2_MASK_MASK 0x00000004L
9589#define GCEA_IO_RD_PRI_URGENCY_MASK__CID3_MASK_MASK 0x00000008L
9590#define GCEA_IO_RD_PRI_URGENCY_MASK__CID4_MASK_MASK 0x00000010L
9591#define GCEA_IO_RD_PRI_URGENCY_MASK__CID5_MASK_MASK 0x00000020L
9592#define GCEA_IO_RD_PRI_URGENCY_MASK__CID6_MASK_MASK 0x00000040L
9593#define GCEA_IO_RD_PRI_URGENCY_MASK__CID7_MASK_MASK 0x00000080L
9594#define GCEA_IO_RD_PRI_URGENCY_MASK__CID8_MASK_MASK 0x00000100L
9595#define GCEA_IO_RD_PRI_URGENCY_MASK__CID9_MASK_MASK 0x00000200L
9596#define GCEA_IO_RD_PRI_URGENCY_MASK__CID10_MASK_MASK 0x00000400L
9597#define GCEA_IO_RD_PRI_URGENCY_MASK__CID11_MASK_MASK 0x00000800L
9598#define GCEA_IO_RD_PRI_URGENCY_MASK__CID12_MASK_MASK 0x00001000L
9599#define GCEA_IO_RD_PRI_URGENCY_MASK__CID13_MASK_MASK 0x00002000L
9600#define GCEA_IO_RD_PRI_URGENCY_MASK__CID14_MASK_MASK 0x00004000L
9601#define GCEA_IO_RD_PRI_URGENCY_MASK__CID15_MASK_MASK 0x00008000L
9602#define GCEA_IO_RD_PRI_URGENCY_MASK__CID16_MASK_MASK 0x00010000L
9603#define GCEA_IO_RD_PRI_URGENCY_MASK__CID17_MASK_MASK 0x00020000L
9604#define GCEA_IO_RD_PRI_URGENCY_MASK__CID18_MASK_MASK 0x00040000L
9605#define GCEA_IO_RD_PRI_URGENCY_MASK__CID19_MASK_MASK 0x00080000L
9606#define GCEA_IO_RD_PRI_URGENCY_MASK__CID20_MASK_MASK 0x00100000L
9607#define GCEA_IO_RD_PRI_URGENCY_MASK__CID21_MASK_MASK 0x00200000L
9608#define GCEA_IO_RD_PRI_URGENCY_MASK__CID22_MASK_MASK 0x00400000L
9609#define GCEA_IO_RD_PRI_URGENCY_MASK__CID23_MASK_MASK 0x00800000L
9610#define GCEA_IO_RD_PRI_URGENCY_MASK__CID24_MASK_MASK 0x01000000L
9611#define GCEA_IO_RD_PRI_URGENCY_MASK__CID25_MASK_MASK 0x02000000L
9612#define GCEA_IO_RD_PRI_URGENCY_MASK__CID26_MASK_MASK 0x04000000L
9613#define GCEA_IO_RD_PRI_URGENCY_MASK__CID27_MASK_MASK 0x08000000L
9614#define GCEA_IO_RD_PRI_URGENCY_MASK__CID28_MASK_MASK 0x10000000L
9615#define GCEA_IO_RD_PRI_URGENCY_MASK__CID29_MASK_MASK 0x20000000L
9616#define GCEA_IO_RD_PRI_URGENCY_MASK__CID30_MASK_MASK 0x40000000L
9617#define GCEA_IO_RD_PRI_URGENCY_MASK__CID31_MASK_MASK 0x80000000L
9618//GCEA_IO_WR_PRI_URGENCY_MASK
9619#define GCEA_IO_WR_PRI_URGENCY_MASK__CID0_MASK__SHIFT 0x0
9620#define GCEA_IO_WR_PRI_URGENCY_MASK__CID1_MASK__SHIFT 0x1
9621#define GCEA_IO_WR_PRI_URGENCY_MASK__CID2_MASK__SHIFT 0x2
9622#define GCEA_IO_WR_PRI_URGENCY_MASK__CID3_MASK__SHIFT 0x3
9623#define GCEA_IO_WR_PRI_URGENCY_MASK__CID4_MASK__SHIFT 0x4
9624#define GCEA_IO_WR_PRI_URGENCY_MASK__CID5_MASK__SHIFT 0x5
9625#define GCEA_IO_WR_PRI_URGENCY_MASK__CID6_MASK__SHIFT 0x6
9626#define GCEA_IO_WR_PRI_URGENCY_MASK__CID7_MASK__SHIFT 0x7
9627#define GCEA_IO_WR_PRI_URGENCY_MASK__CID8_MASK__SHIFT 0x8
9628#define GCEA_IO_WR_PRI_URGENCY_MASK__CID9_MASK__SHIFT 0x9
9629#define GCEA_IO_WR_PRI_URGENCY_MASK__CID10_MASK__SHIFT 0xa
9630#define GCEA_IO_WR_PRI_URGENCY_MASK__CID11_MASK__SHIFT 0xb
9631#define GCEA_IO_WR_PRI_URGENCY_MASK__CID12_MASK__SHIFT 0xc
9632#define GCEA_IO_WR_PRI_URGENCY_MASK__CID13_MASK__SHIFT 0xd
9633#define GCEA_IO_WR_PRI_URGENCY_MASK__CID14_MASK__SHIFT 0xe
9634#define GCEA_IO_WR_PRI_URGENCY_MASK__CID15_MASK__SHIFT 0xf
9635#define GCEA_IO_WR_PRI_URGENCY_MASK__CID16_MASK__SHIFT 0x10
9636#define GCEA_IO_WR_PRI_URGENCY_MASK__CID17_MASK__SHIFT 0x11
9637#define GCEA_IO_WR_PRI_URGENCY_MASK__CID18_MASK__SHIFT 0x12
9638#define GCEA_IO_WR_PRI_URGENCY_MASK__CID19_MASK__SHIFT 0x13
9639#define GCEA_IO_WR_PRI_URGENCY_MASK__CID20_MASK__SHIFT 0x14
9640#define GCEA_IO_WR_PRI_URGENCY_MASK__CID21_MASK__SHIFT 0x15
9641#define GCEA_IO_WR_PRI_URGENCY_MASK__CID22_MASK__SHIFT 0x16
9642#define GCEA_IO_WR_PRI_URGENCY_MASK__CID23_MASK__SHIFT 0x17
9643#define GCEA_IO_WR_PRI_URGENCY_MASK__CID24_MASK__SHIFT 0x18
9644#define GCEA_IO_WR_PRI_URGENCY_MASK__CID25_MASK__SHIFT 0x19
9645#define GCEA_IO_WR_PRI_URGENCY_MASK__CID26_MASK__SHIFT 0x1a
9646#define GCEA_IO_WR_PRI_URGENCY_MASK__CID27_MASK__SHIFT 0x1b
9647#define GCEA_IO_WR_PRI_URGENCY_MASK__CID28_MASK__SHIFT 0x1c
9648#define GCEA_IO_WR_PRI_URGENCY_MASK__CID29_MASK__SHIFT 0x1d
9649#define GCEA_IO_WR_PRI_URGENCY_MASK__CID30_MASK__SHIFT 0x1e
9650#define GCEA_IO_WR_PRI_URGENCY_MASK__CID31_MASK__SHIFT 0x1f
9651#define GCEA_IO_WR_PRI_URGENCY_MASK__CID0_MASK_MASK 0x00000001L
9652#define GCEA_IO_WR_PRI_URGENCY_MASK__CID1_MASK_MASK 0x00000002L
9653#define GCEA_IO_WR_PRI_URGENCY_MASK__CID2_MASK_MASK 0x00000004L
9654#define GCEA_IO_WR_PRI_URGENCY_MASK__CID3_MASK_MASK 0x00000008L
9655#define GCEA_IO_WR_PRI_URGENCY_MASK__CID4_MASK_MASK 0x00000010L
9656#define GCEA_IO_WR_PRI_URGENCY_MASK__CID5_MASK_MASK 0x00000020L
9657#define GCEA_IO_WR_PRI_URGENCY_MASK__CID6_MASK_MASK 0x00000040L
9658#define GCEA_IO_WR_PRI_URGENCY_MASK__CID7_MASK_MASK 0x00000080L
9659#define GCEA_IO_WR_PRI_URGENCY_MASK__CID8_MASK_MASK 0x00000100L
9660#define GCEA_IO_WR_PRI_URGENCY_MASK__CID9_MASK_MASK 0x00000200L
9661#define GCEA_IO_WR_PRI_URGENCY_MASK__CID10_MASK_MASK 0x00000400L
9662#define GCEA_IO_WR_PRI_URGENCY_MASK__CID11_MASK_MASK 0x00000800L
9663#define GCEA_IO_WR_PRI_URGENCY_MASK__CID12_MASK_MASK 0x00001000L
9664#define GCEA_IO_WR_PRI_URGENCY_MASK__CID13_MASK_MASK 0x00002000L
9665#define GCEA_IO_WR_PRI_URGENCY_MASK__CID14_MASK_MASK 0x00004000L
9666#define GCEA_IO_WR_PRI_URGENCY_MASK__CID15_MASK_MASK 0x00008000L
9667#define GCEA_IO_WR_PRI_URGENCY_MASK__CID16_MASK_MASK 0x00010000L
9668#define GCEA_IO_WR_PRI_URGENCY_MASK__CID17_MASK_MASK 0x00020000L
9669#define GCEA_IO_WR_PRI_URGENCY_MASK__CID18_MASK_MASK 0x00040000L
9670#define GCEA_IO_WR_PRI_URGENCY_MASK__CID19_MASK_MASK 0x00080000L
9671#define GCEA_IO_WR_PRI_URGENCY_MASK__CID20_MASK_MASK 0x00100000L
9672#define GCEA_IO_WR_PRI_URGENCY_MASK__CID21_MASK_MASK 0x00200000L
9673#define GCEA_IO_WR_PRI_URGENCY_MASK__CID22_MASK_MASK 0x00400000L
9674#define GCEA_IO_WR_PRI_URGENCY_MASK__CID23_MASK_MASK 0x00800000L
9675#define GCEA_IO_WR_PRI_URGENCY_MASK__CID24_MASK_MASK 0x01000000L
9676#define GCEA_IO_WR_PRI_URGENCY_MASK__CID25_MASK_MASK 0x02000000L
9677#define GCEA_IO_WR_PRI_URGENCY_MASK__CID26_MASK_MASK 0x04000000L
9678#define GCEA_IO_WR_PRI_URGENCY_MASK__CID27_MASK_MASK 0x08000000L
9679#define GCEA_IO_WR_PRI_URGENCY_MASK__CID28_MASK_MASK 0x10000000L
9680#define GCEA_IO_WR_PRI_URGENCY_MASK__CID29_MASK_MASK 0x20000000L
9681#define GCEA_IO_WR_PRI_URGENCY_MASK__CID30_MASK_MASK 0x40000000L
9682#define GCEA_IO_WR_PRI_URGENCY_MASK__CID31_MASK_MASK 0x80000000L
9683//GCEA_IO_RD_PRI_QUANT_PRI1
9684#define GCEA_IO_RD_PRI_QUANT_PRI1__GROUP0_THRESHOLD__SHIFT 0x0
9685#define GCEA_IO_RD_PRI_QUANT_PRI1__GROUP1_THRESHOLD__SHIFT 0x8
9686#define GCEA_IO_RD_PRI_QUANT_PRI1__GROUP2_THRESHOLD__SHIFT 0x10
9687#define GCEA_IO_RD_PRI_QUANT_PRI1__GROUP3_THRESHOLD__SHIFT 0x18
9688#define GCEA_IO_RD_PRI_QUANT_PRI1__GROUP0_THRESHOLD_MASK 0x000000FFL
9689#define GCEA_IO_RD_PRI_QUANT_PRI1__GROUP1_THRESHOLD_MASK 0x0000FF00L
9690#define GCEA_IO_RD_PRI_QUANT_PRI1__GROUP2_THRESHOLD_MASK 0x00FF0000L
9691#define GCEA_IO_RD_PRI_QUANT_PRI1__GROUP3_THRESHOLD_MASK 0xFF000000L
9692//GCEA_IO_RD_PRI_QUANT_PRI2
9693#define GCEA_IO_RD_PRI_QUANT_PRI2__GROUP0_THRESHOLD__SHIFT 0x0
9694#define GCEA_IO_RD_PRI_QUANT_PRI2__GROUP1_THRESHOLD__SHIFT 0x8
9695#define GCEA_IO_RD_PRI_QUANT_PRI2__GROUP2_THRESHOLD__SHIFT 0x10
9696#define GCEA_IO_RD_PRI_QUANT_PRI2__GROUP3_THRESHOLD__SHIFT 0x18
9697#define GCEA_IO_RD_PRI_QUANT_PRI2__GROUP0_THRESHOLD_MASK 0x000000FFL
9698#define GCEA_IO_RD_PRI_QUANT_PRI2__GROUP1_THRESHOLD_MASK 0x0000FF00L
9699#define GCEA_IO_RD_PRI_QUANT_PRI2__GROUP2_THRESHOLD_MASK 0x00FF0000L
9700#define GCEA_IO_RD_PRI_QUANT_PRI2__GROUP3_THRESHOLD_MASK 0xFF000000L
9701//GCEA_IO_RD_PRI_QUANT_PRI3
9702#define GCEA_IO_RD_PRI_QUANT_PRI3__GROUP0_THRESHOLD__SHIFT 0x0
9703#define GCEA_IO_RD_PRI_QUANT_PRI3__GROUP1_THRESHOLD__SHIFT 0x8
9704#define GCEA_IO_RD_PRI_QUANT_PRI3__GROUP2_THRESHOLD__SHIFT 0x10
9705#define GCEA_IO_RD_PRI_QUANT_PRI3__GROUP3_THRESHOLD__SHIFT 0x18
9706#define GCEA_IO_RD_PRI_QUANT_PRI3__GROUP0_THRESHOLD_MASK 0x000000FFL
9707#define GCEA_IO_RD_PRI_QUANT_PRI3__GROUP1_THRESHOLD_MASK 0x0000FF00L
9708#define GCEA_IO_RD_PRI_QUANT_PRI3__GROUP2_THRESHOLD_MASK 0x00FF0000L
9709#define GCEA_IO_RD_PRI_QUANT_PRI3__GROUP3_THRESHOLD_MASK 0xFF000000L
9710//GCEA_IO_WR_PRI_QUANT_PRI1
9711#define GCEA_IO_WR_PRI_QUANT_PRI1__GROUP0_THRESHOLD__SHIFT 0x0
9712#define GCEA_IO_WR_PRI_QUANT_PRI1__GROUP1_THRESHOLD__SHIFT 0x8
9713#define GCEA_IO_WR_PRI_QUANT_PRI1__GROUP2_THRESHOLD__SHIFT 0x10
9714#define GCEA_IO_WR_PRI_QUANT_PRI1__GROUP3_THRESHOLD__SHIFT 0x18
9715#define GCEA_IO_WR_PRI_QUANT_PRI1__GROUP0_THRESHOLD_MASK 0x000000FFL
9716#define GCEA_IO_WR_PRI_QUANT_PRI1__GROUP1_THRESHOLD_MASK 0x0000FF00L
9717#define GCEA_IO_WR_PRI_QUANT_PRI1__GROUP2_THRESHOLD_MASK 0x00FF0000L
9718#define GCEA_IO_WR_PRI_QUANT_PRI1__GROUP3_THRESHOLD_MASK 0xFF000000L
9719//GCEA_IO_WR_PRI_QUANT_PRI2
9720#define GCEA_IO_WR_PRI_QUANT_PRI2__GROUP0_THRESHOLD__SHIFT 0x0
9721#define GCEA_IO_WR_PRI_QUANT_PRI2__GROUP1_THRESHOLD__SHIFT 0x8
9722#define GCEA_IO_WR_PRI_QUANT_PRI2__GROUP2_THRESHOLD__SHIFT 0x10
9723#define GCEA_IO_WR_PRI_QUANT_PRI2__GROUP3_THRESHOLD__SHIFT 0x18
9724#define GCEA_IO_WR_PRI_QUANT_PRI2__GROUP0_THRESHOLD_MASK 0x000000FFL
9725#define GCEA_IO_WR_PRI_QUANT_PRI2__GROUP1_THRESHOLD_MASK 0x0000FF00L
9726#define GCEA_IO_WR_PRI_QUANT_PRI2__GROUP2_THRESHOLD_MASK 0x00FF0000L
9727#define GCEA_IO_WR_PRI_QUANT_PRI2__GROUP3_THRESHOLD_MASK 0xFF000000L
9728//GCEA_IO_WR_PRI_QUANT_PRI3
9729#define GCEA_IO_WR_PRI_QUANT_PRI3__GROUP0_THRESHOLD__SHIFT 0x0
9730#define GCEA_IO_WR_PRI_QUANT_PRI3__GROUP1_THRESHOLD__SHIFT 0x8
9731#define GCEA_IO_WR_PRI_QUANT_PRI3__GROUP2_THRESHOLD__SHIFT 0x10
9732#define GCEA_IO_WR_PRI_QUANT_PRI3__GROUP3_THRESHOLD__SHIFT 0x18
9733#define GCEA_IO_WR_PRI_QUANT_PRI3__GROUP0_THRESHOLD_MASK 0x000000FFL
9734#define GCEA_IO_WR_PRI_QUANT_PRI3__GROUP1_THRESHOLD_MASK 0x0000FF00L
9735#define GCEA_IO_WR_PRI_QUANT_PRI3__GROUP2_THRESHOLD_MASK 0x00FF0000L
9736#define GCEA_IO_WR_PRI_QUANT_PRI3__GROUP3_THRESHOLD_MASK 0xFF000000L
9737//GCEA_SDP_ARB_DRAM
9738#define GCEA_SDP_ARB_DRAM__RDWR_BURST_LIMIT_CYCL__SHIFT 0x0
9739#define GCEA_SDP_ARB_DRAM__RDWR_BURST_LIMIT_DATA__SHIFT 0x8
9740#define GCEA_SDP_ARB_DRAM__EARLY_SW2RD_ON_PRI__SHIFT 0x10
9741#define GCEA_SDP_ARB_DRAM__EARLY_SW2WR_ON_PRI__SHIFT 0x11
9742#define GCEA_SDP_ARB_DRAM__EARLY_SW2RD_ON_RES__SHIFT 0x12
9743#define GCEA_SDP_ARB_DRAM__EARLY_SW2WR_ON_RES__SHIFT 0x13
9744#define GCEA_SDP_ARB_DRAM__EOB_ON_EXPIRE__SHIFT 0x14
9745#define GCEA_SDP_ARB_DRAM__RDWR_BURST_LIMIT_CYCL_MASK 0x0000007FL
9746#define GCEA_SDP_ARB_DRAM__RDWR_BURST_LIMIT_DATA_MASK 0x00007F00L
9747#define GCEA_SDP_ARB_DRAM__EARLY_SW2RD_ON_PRI_MASK 0x00010000L
9748#define GCEA_SDP_ARB_DRAM__EARLY_SW2WR_ON_PRI_MASK 0x00020000L
9749#define GCEA_SDP_ARB_DRAM__EARLY_SW2RD_ON_RES_MASK 0x00040000L
9750#define GCEA_SDP_ARB_DRAM__EARLY_SW2WR_ON_RES_MASK 0x00080000L
9751#define GCEA_SDP_ARB_DRAM__EOB_ON_EXPIRE_MASK 0x00100000L
9752//GCEA_SDP_ARB_FINAL
9753#define GCEA_SDP_ARB_FINAL__DRAM_BURST_LIMIT__SHIFT 0x0
9754#define GCEA_SDP_ARB_FINAL__GMI_BURST_LIMIT__SHIFT 0x5
9755#define GCEA_SDP_ARB_FINAL__IO_BURST_LIMIT__SHIFT 0xa
9756#define GCEA_SDP_ARB_FINAL__BURST_LIMIT_MULTIPLIER__SHIFT 0xf
9757#define GCEA_SDP_ARB_FINAL__RDONLY_VC0__SHIFT 0x11
9758#define GCEA_SDP_ARB_FINAL__RDONLY_VC1__SHIFT 0x12
9759#define GCEA_SDP_ARB_FINAL__RDONLY_VC2__SHIFT 0x13
9760#define GCEA_SDP_ARB_FINAL__RDONLY_VC3__SHIFT 0x14
9761#define GCEA_SDP_ARB_FINAL__RDONLY_VC4__SHIFT 0x15
9762#define GCEA_SDP_ARB_FINAL__RDONLY_VC5__SHIFT 0x16
9763#define GCEA_SDP_ARB_FINAL__RDONLY_VC6__SHIFT 0x17
9764#define GCEA_SDP_ARB_FINAL__RDONLY_VC7__SHIFT 0x18
9765#define GCEA_SDP_ARB_FINAL__ERREVENT_ON_ERROR__SHIFT 0x19
9766#define GCEA_SDP_ARB_FINAL__HALTREQ_ON_ERROR__SHIFT 0x1a
9767#define GCEA_SDP_ARB_FINAL__DRAM_BURST_LIMIT_MASK 0x0000001FL
9768#define GCEA_SDP_ARB_FINAL__GMI_BURST_LIMIT_MASK 0x000003E0L
9769#define GCEA_SDP_ARB_FINAL__IO_BURST_LIMIT_MASK 0x00007C00L
9770#define GCEA_SDP_ARB_FINAL__BURST_LIMIT_MULTIPLIER_MASK 0x00018000L
9771#define GCEA_SDP_ARB_FINAL__RDONLY_VC0_MASK 0x00020000L
9772#define GCEA_SDP_ARB_FINAL__RDONLY_VC1_MASK 0x00040000L
9773#define GCEA_SDP_ARB_FINAL__RDONLY_VC2_MASK 0x00080000L
9774#define GCEA_SDP_ARB_FINAL__RDONLY_VC3_MASK 0x00100000L
9775#define GCEA_SDP_ARB_FINAL__RDONLY_VC4_MASK 0x00200000L
9776#define GCEA_SDP_ARB_FINAL__RDONLY_VC5_MASK 0x00400000L
9777#define GCEA_SDP_ARB_FINAL__RDONLY_VC6_MASK 0x00800000L
9778#define GCEA_SDP_ARB_FINAL__RDONLY_VC7_MASK 0x01000000L
9779#define GCEA_SDP_ARB_FINAL__ERREVENT_ON_ERROR_MASK 0x02000000L
9780#define GCEA_SDP_ARB_FINAL__HALTREQ_ON_ERROR_MASK 0x04000000L
9781//GCEA_SDP_DRAM_PRIORITY
9782#define GCEA_SDP_DRAM_PRIORITY__RD_GROUP0_PRIORITY__SHIFT 0x0
9783#define GCEA_SDP_DRAM_PRIORITY__RD_GROUP1_PRIORITY__SHIFT 0x4
9784#define GCEA_SDP_DRAM_PRIORITY__RD_GROUP2_PRIORITY__SHIFT 0x8
9785#define GCEA_SDP_DRAM_PRIORITY__RD_GROUP3_PRIORITY__SHIFT 0xc
9786#define GCEA_SDP_DRAM_PRIORITY__WR_GROUP0_PRIORITY__SHIFT 0x10
9787#define GCEA_SDP_DRAM_PRIORITY__WR_GROUP1_PRIORITY__SHIFT 0x14
9788#define GCEA_SDP_DRAM_PRIORITY__WR_GROUP2_PRIORITY__SHIFT 0x18
9789#define GCEA_SDP_DRAM_PRIORITY__WR_GROUP3_PRIORITY__SHIFT 0x1c
9790#define GCEA_SDP_DRAM_PRIORITY__RD_GROUP0_PRIORITY_MASK 0x0000000FL
9791#define GCEA_SDP_DRAM_PRIORITY__RD_GROUP1_PRIORITY_MASK 0x000000F0L
9792#define GCEA_SDP_DRAM_PRIORITY__RD_GROUP2_PRIORITY_MASK 0x00000F00L
9793#define GCEA_SDP_DRAM_PRIORITY__RD_GROUP3_PRIORITY_MASK 0x0000F000L
9794#define GCEA_SDP_DRAM_PRIORITY__WR_GROUP0_PRIORITY_MASK 0x000F0000L
9795#define GCEA_SDP_DRAM_PRIORITY__WR_GROUP1_PRIORITY_MASK 0x00F00000L
9796#define GCEA_SDP_DRAM_PRIORITY__WR_GROUP2_PRIORITY_MASK 0x0F000000L
9797#define GCEA_SDP_DRAM_PRIORITY__WR_GROUP3_PRIORITY_MASK 0xF0000000L
9798//GCEA_SDP_IO_PRIORITY
9799#define GCEA_SDP_IO_PRIORITY__RD_GROUP0_PRIORITY__SHIFT 0x0
9800#define GCEA_SDP_IO_PRIORITY__RD_GROUP1_PRIORITY__SHIFT 0x4
9801#define GCEA_SDP_IO_PRIORITY__RD_GROUP2_PRIORITY__SHIFT 0x8
9802#define GCEA_SDP_IO_PRIORITY__RD_GROUP3_PRIORITY__SHIFT 0xc
9803#define GCEA_SDP_IO_PRIORITY__WR_GROUP0_PRIORITY__SHIFT 0x10
9804#define GCEA_SDP_IO_PRIORITY__WR_GROUP1_PRIORITY__SHIFT 0x14
9805#define GCEA_SDP_IO_PRIORITY__WR_GROUP2_PRIORITY__SHIFT 0x18
9806#define GCEA_SDP_IO_PRIORITY__WR_GROUP3_PRIORITY__SHIFT 0x1c
9807#define GCEA_SDP_IO_PRIORITY__RD_GROUP0_PRIORITY_MASK 0x0000000FL
9808#define GCEA_SDP_IO_PRIORITY__RD_GROUP1_PRIORITY_MASK 0x000000F0L
9809#define GCEA_SDP_IO_PRIORITY__RD_GROUP2_PRIORITY_MASK 0x00000F00L
9810#define GCEA_SDP_IO_PRIORITY__RD_GROUP3_PRIORITY_MASK 0x0000F000L
9811#define GCEA_SDP_IO_PRIORITY__WR_GROUP0_PRIORITY_MASK 0x000F0000L
9812#define GCEA_SDP_IO_PRIORITY__WR_GROUP1_PRIORITY_MASK 0x00F00000L
9813#define GCEA_SDP_IO_PRIORITY__WR_GROUP2_PRIORITY_MASK 0x0F000000L
9814#define GCEA_SDP_IO_PRIORITY__WR_GROUP3_PRIORITY_MASK 0xF0000000L
9815//GCEA_SDP_CREDITS
9816#define GCEA_SDP_CREDITS__TAG_LIMIT__SHIFT 0x0
9817#define GCEA_SDP_CREDITS__WR_RESP_CREDITS__SHIFT 0x8
9818#define GCEA_SDP_CREDITS__RD_RESP_CREDITS__SHIFT 0x10
9819#define GCEA_SDP_CREDITS__PRB_REQ_CREDITS__SHIFT 0x18
9820#define GCEA_SDP_CREDITS__TAG_LIMIT_MASK 0x000000FFL
9821#define GCEA_SDP_CREDITS__WR_RESP_CREDITS_MASK 0x00007F00L
9822#define GCEA_SDP_CREDITS__RD_RESP_CREDITS_MASK 0x007F0000L
9823#define GCEA_SDP_CREDITS__PRB_REQ_CREDITS_MASK 0x3F000000L
9824//GCEA_SDP_TAG_RESERVE0
9825#define GCEA_SDP_TAG_RESERVE0__VC0__SHIFT 0x0
9826#define GCEA_SDP_TAG_RESERVE0__VC1__SHIFT 0x8
9827#define GCEA_SDP_TAG_RESERVE0__VC2__SHIFT 0x10
9828#define GCEA_SDP_TAG_RESERVE0__VC3__SHIFT 0x18
9829#define GCEA_SDP_TAG_RESERVE0__VC0_MASK 0x000000FFL
9830#define GCEA_SDP_TAG_RESERVE0__VC1_MASK 0x0000FF00L
9831#define GCEA_SDP_TAG_RESERVE0__VC2_MASK 0x00FF0000L
9832#define GCEA_SDP_TAG_RESERVE0__VC3_MASK 0xFF000000L
9833//GCEA_SDP_TAG_RESERVE1
9834#define GCEA_SDP_TAG_RESERVE1__VC4__SHIFT 0x0
9835#define GCEA_SDP_TAG_RESERVE1__VC5__SHIFT 0x8
9836#define GCEA_SDP_TAG_RESERVE1__VC6__SHIFT 0x10
9837#define GCEA_SDP_TAG_RESERVE1__VC7__SHIFT 0x18
9838#define GCEA_SDP_TAG_RESERVE1__VC4_MASK 0x000000FFL
9839#define GCEA_SDP_TAG_RESERVE1__VC5_MASK 0x0000FF00L
9840#define GCEA_SDP_TAG_RESERVE1__VC6_MASK 0x00FF0000L
9841#define GCEA_SDP_TAG_RESERVE1__VC7_MASK 0xFF000000L
9842//GCEA_SDP_VCC_RESERVE0
9843#define GCEA_SDP_VCC_RESERVE0__VC0_CREDITS__SHIFT 0x0
9844#define GCEA_SDP_VCC_RESERVE0__VC1_CREDITS__SHIFT 0x6
9845#define GCEA_SDP_VCC_RESERVE0__VC2_CREDITS__SHIFT 0xc
9846#define GCEA_SDP_VCC_RESERVE0__VC3_CREDITS__SHIFT 0x12
9847#define GCEA_SDP_VCC_RESERVE0__VC4_CREDITS__SHIFT 0x18
9848#define GCEA_SDP_VCC_RESERVE0__VC0_CREDITS_MASK 0x0000003FL
9849#define GCEA_SDP_VCC_RESERVE0__VC1_CREDITS_MASK 0x00000FC0L
9850#define GCEA_SDP_VCC_RESERVE0__VC2_CREDITS_MASK 0x0003F000L
9851#define GCEA_SDP_VCC_RESERVE0__VC3_CREDITS_MASK 0x00FC0000L
9852#define GCEA_SDP_VCC_RESERVE0__VC4_CREDITS_MASK 0x3F000000L
9853//GCEA_SDP_VCC_RESERVE1
9854#define GCEA_SDP_VCC_RESERVE1__VC5_CREDITS__SHIFT 0x0
9855#define GCEA_SDP_VCC_RESERVE1__VC6_CREDITS__SHIFT 0x6
9856#define GCEA_SDP_VCC_RESERVE1__VC7_CREDITS__SHIFT 0xc
9857#define GCEA_SDP_VCC_RESERVE1__DISTRIBUTE_POOL__SHIFT 0x1f
9858#define GCEA_SDP_VCC_RESERVE1__VC5_CREDITS_MASK 0x0000003FL
9859#define GCEA_SDP_VCC_RESERVE1__VC6_CREDITS_MASK 0x00000FC0L
9860#define GCEA_SDP_VCC_RESERVE1__VC7_CREDITS_MASK 0x0003F000L
9861#define GCEA_SDP_VCC_RESERVE1__DISTRIBUTE_POOL_MASK 0x80000000L
9862//GCEA_SDP_VCD_RESERVE0
9863#define GCEA_SDP_VCD_RESERVE0__VC0_CREDITS__SHIFT 0x0
9864#define GCEA_SDP_VCD_RESERVE0__VC1_CREDITS__SHIFT 0x6
9865#define GCEA_SDP_VCD_RESERVE0__VC2_CREDITS__SHIFT 0xc
9866#define GCEA_SDP_VCD_RESERVE0__VC3_CREDITS__SHIFT 0x12
9867#define GCEA_SDP_VCD_RESERVE0__VC4_CREDITS__SHIFT 0x18
9868#define GCEA_SDP_VCD_RESERVE0__VC0_CREDITS_MASK 0x0000003FL
9869#define GCEA_SDP_VCD_RESERVE0__VC1_CREDITS_MASK 0x00000FC0L
9870#define GCEA_SDP_VCD_RESERVE0__VC2_CREDITS_MASK 0x0003F000L
9871#define GCEA_SDP_VCD_RESERVE0__VC3_CREDITS_MASK 0x00FC0000L
9872#define GCEA_SDP_VCD_RESERVE0__VC4_CREDITS_MASK 0x3F000000L
9873//GCEA_SDP_VCD_RESERVE1
9874#define GCEA_SDP_VCD_RESERVE1__VC5_CREDITS__SHIFT 0x0
9875#define GCEA_SDP_VCD_RESERVE1__VC6_CREDITS__SHIFT 0x6
9876#define GCEA_SDP_VCD_RESERVE1__VC7_CREDITS__SHIFT 0xc
9877#define GCEA_SDP_VCD_RESERVE1__DISTRIBUTE_POOL__SHIFT 0x1f
9878#define GCEA_SDP_VCD_RESERVE1__VC5_CREDITS_MASK 0x0000003FL
9879#define GCEA_SDP_VCD_RESERVE1__VC6_CREDITS_MASK 0x00000FC0L
9880#define GCEA_SDP_VCD_RESERVE1__VC7_CREDITS_MASK 0x0003F000L
9881#define GCEA_SDP_VCD_RESERVE1__DISTRIBUTE_POOL_MASK 0x80000000L
9882//GCEA_SDP_REQ_CNTL
9883#define GCEA_SDP_REQ_CNTL__REQ_PASS_PW_OVERRIDE_READ__SHIFT 0x0
9884#define GCEA_SDP_REQ_CNTL__REQ_PASS_PW_OVERRIDE_WRITE__SHIFT 0x1
9885#define GCEA_SDP_REQ_CNTL__REQ_PASS_PW_OVERRIDE_ATOMIC__SHIFT 0x2
9886#define GCEA_SDP_REQ_CNTL__REQ_CHAIN_OVERRIDE_DRAM__SHIFT 0x3
9887#define GCEA_SDP_REQ_CNTL__INNER_DOMAIN_MODE__SHIFT 0x4
9888#define GCEA_SDP_REQ_CNTL__REQ_PASS_PW_OVERRIDE_READ_MASK 0x00000001L
9889#define GCEA_SDP_REQ_CNTL__REQ_PASS_PW_OVERRIDE_WRITE_MASK 0x00000002L
9890#define GCEA_SDP_REQ_CNTL__REQ_PASS_PW_OVERRIDE_ATOMIC_MASK 0x00000004L
9891#define GCEA_SDP_REQ_CNTL__REQ_CHAIN_OVERRIDE_DRAM_MASK 0x00000008L
9892#define GCEA_SDP_REQ_CNTL__INNER_DOMAIN_MODE_MASK 0x00000010L
9893//GCEA_MISC
9894#define GCEA_MISC__RELATIVE_PRI_IN_DRAM_RD_ARB__SHIFT 0x0
9895#define GCEA_MISC__RELATIVE_PRI_IN_DRAM_WR_ARB__SHIFT 0x1
9896#define GCEA_MISC__RELATIVE_PRI_IN_GMI_RD_ARB__SHIFT 0x2
9897#define GCEA_MISC__RELATIVE_PRI_IN_GMI_WR_ARB__SHIFT 0x3
9898#define GCEA_MISC__RELATIVE_PRI_IN_IO_RD_ARB__SHIFT 0x4
9899#define GCEA_MISC__RELATIVE_PRI_IN_IO_WR_ARB__SHIFT 0x5
9900#define GCEA_MISC__EARLYWRRET_ENABLE_VC0__SHIFT 0x6
9901#define GCEA_MISC__EARLYWRRET_ENABLE_VC1__SHIFT 0x7
9902#define GCEA_MISC__EARLYWRRET_ENABLE_VC2__SHIFT 0x8
9903#define GCEA_MISC__EARLYWRRET_ENABLE_VC3__SHIFT 0x9
9904#define GCEA_MISC__EARLYWRRET_ENABLE_VC4__SHIFT 0xa
9905#define GCEA_MISC__EARLYWRRET_ENABLE_VC5__SHIFT 0xb
9906#define GCEA_MISC__EARLYWRRET_ENABLE_VC6__SHIFT 0xc
9907#define GCEA_MISC__EARLYWRRET_ENABLE_VC7__SHIFT 0xd
9908#define GCEA_MISC__EARLY_SDP_ORIGDATA__SHIFT 0xe
9909#define GCEA_MISC__LINKMGR_DYNAMIC_MODE__SHIFT 0xf
9910#define GCEA_MISC__LINKMGR_HALT_THRESHOLD__SHIFT 0x11
9911#define GCEA_MISC__LINKMGR_RECONNECT_DELAY__SHIFT 0x13
9912#define GCEA_MISC__LINKMGR_IDLE_THRESHOLD__SHIFT 0x15
9913#define GCEA_MISC__FAVOUR_MIDCHAIN_CS_IN_DRAM_ARB__SHIFT 0x1a
9914#define GCEA_MISC__FAVOUR_MIDCHAIN_CS_IN_GMI_ARB__SHIFT 0x1b
9915#define GCEA_MISC__FAVOUR_LAST_CS_IN_DRAM_ARB__SHIFT 0x1c
9916#define GCEA_MISC__FAVOUR_LAST_CS_IN_GMI_ARB__SHIFT 0x1d
9917#define GCEA_MISC__SWITCH_CS_ON_W2R_IN_DRAM_ARB__SHIFT 0x1e
9918#define GCEA_MISC__SWITCH_CS_ON_W2R_IN_GMI_ARB__SHIFT 0x1f
9919#define GCEA_MISC__RELATIVE_PRI_IN_DRAM_RD_ARB_MASK 0x00000001L
9920#define GCEA_MISC__RELATIVE_PRI_IN_DRAM_WR_ARB_MASK 0x00000002L
9921#define GCEA_MISC__RELATIVE_PRI_IN_GMI_RD_ARB_MASK 0x00000004L
9922#define GCEA_MISC__RELATIVE_PRI_IN_GMI_WR_ARB_MASK 0x00000008L
9923#define GCEA_MISC__RELATIVE_PRI_IN_IO_RD_ARB_MASK 0x00000010L
9924#define GCEA_MISC__RELATIVE_PRI_IN_IO_WR_ARB_MASK 0x00000020L
9925#define GCEA_MISC__EARLYWRRET_ENABLE_VC0_MASK 0x00000040L
9926#define GCEA_MISC__EARLYWRRET_ENABLE_VC1_MASK 0x00000080L
9927#define GCEA_MISC__EARLYWRRET_ENABLE_VC2_MASK 0x00000100L
9928#define GCEA_MISC__EARLYWRRET_ENABLE_VC3_MASK 0x00000200L
9929#define GCEA_MISC__EARLYWRRET_ENABLE_VC4_MASK 0x00000400L
9930#define GCEA_MISC__EARLYWRRET_ENABLE_VC5_MASK 0x00000800L
9931#define GCEA_MISC__EARLYWRRET_ENABLE_VC6_MASK 0x00001000L
9932#define GCEA_MISC__EARLYWRRET_ENABLE_VC7_MASK 0x00002000L
9933#define GCEA_MISC__EARLY_SDP_ORIGDATA_MASK 0x00004000L
9934#define GCEA_MISC__LINKMGR_DYNAMIC_MODE_MASK 0x00018000L
9935#define GCEA_MISC__LINKMGR_HALT_THRESHOLD_MASK 0x00060000L
9936#define GCEA_MISC__LINKMGR_RECONNECT_DELAY_MASK 0x00180000L
9937#define GCEA_MISC__LINKMGR_IDLE_THRESHOLD_MASK 0x03E00000L
9938#define GCEA_MISC__FAVOUR_MIDCHAIN_CS_IN_DRAM_ARB_MASK 0x04000000L
9939#define GCEA_MISC__FAVOUR_MIDCHAIN_CS_IN_GMI_ARB_MASK 0x08000000L
9940#define GCEA_MISC__FAVOUR_LAST_CS_IN_DRAM_ARB_MASK 0x10000000L
9941#define GCEA_MISC__FAVOUR_LAST_CS_IN_GMI_ARB_MASK 0x20000000L
9942#define GCEA_MISC__SWITCH_CS_ON_W2R_IN_DRAM_ARB_MASK 0x40000000L
9943#define GCEA_MISC__SWITCH_CS_ON_W2R_IN_GMI_ARB_MASK 0x80000000L
9944//GCEA_LATENCY_SAMPLING
9945#define GCEA_LATENCY_SAMPLING__SAMPLER0_DRAM__SHIFT 0x0
9946#define GCEA_LATENCY_SAMPLING__SAMPLER1_DRAM__SHIFT 0x1
9947#define GCEA_LATENCY_SAMPLING__SAMPLER0_GMI__SHIFT 0x2
9948#define GCEA_LATENCY_SAMPLING__SAMPLER1_GMI__SHIFT 0x3
9949#define GCEA_LATENCY_SAMPLING__SAMPLER0_IO__SHIFT 0x4
9950#define GCEA_LATENCY_SAMPLING__SAMPLER1_IO__SHIFT 0x5
9951#define GCEA_LATENCY_SAMPLING__SAMPLER0_READ__SHIFT 0x6
9952#define GCEA_LATENCY_SAMPLING__SAMPLER1_READ__SHIFT 0x7
9953#define GCEA_LATENCY_SAMPLING__SAMPLER0_WRITE__SHIFT 0x8
9954#define GCEA_LATENCY_SAMPLING__SAMPLER1_WRITE__SHIFT 0x9
9955#define GCEA_LATENCY_SAMPLING__SAMPLER0_ATOMIC_RET__SHIFT 0xa
9956#define GCEA_LATENCY_SAMPLING__SAMPLER1_ATOMIC_RET__SHIFT 0xb
9957#define GCEA_LATENCY_SAMPLING__SAMPLER0_ATOMIC_NORET__SHIFT 0xc
9958#define GCEA_LATENCY_SAMPLING__SAMPLER1_ATOMIC_NORET__SHIFT 0xd
9959#define GCEA_LATENCY_SAMPLING__SAMPLER0_VC__SHIFT 0xe
9960#define GCEA_LATENCY_SAMPLING__SAMPLER1_VC__SHIFT 0x16
9961#define GCEA_LATENCY_SAMPLING__SAMPLER0_DRAM_MASK 0x00000001L
9962#define GCEA_LATENCY_SAMPLING__SAMPLER1_DRAM_MASK 0x00000002L
9963#define GCEA_LATENCY_SAMPLING__SAMPLER0_GMI_MASK 0x00000004L
9964#define GCEA_LATENCY_SAMPLING__SAMPLER1_GMI_MASK 0x00000008L
9965#define GCEA_LATENCY_SAMPLING__SAMPLER0_IO_MASK 0x00000010L
9966#define GCEA_LATENCY_SAMPLING__SAMPLER1_IO_MASK 0x00000020L
9967#define GCEA_LATENCY_SAMPLING__SAMPLER0_READ_MASK 0x00000040L
9968#define GCEA_LATENCY_SAMPLING__SAMPLER1_READ_MASK 0x00000080L
9969#define GCEA_LATENCY_SAMPLING__SAMPLER0_WRITE_MASK 0x00000100L
9970#define GCEA_LATENCY_SAMPLING__SAMPLER1_WRITE_MASK 0x00000200L
9971#define GCEA_LATENCY_SAMPLING__SAMPLER0_ATOMIC_RET_MASK 0x00000400L
9972#define GCEA_LATENCY_SAMPLING__SAMPLER1_ATOMIC_RET_MASK 0x00000800L
9973#define GCEA_LATENCY_SAMPLING__SAMPLER0_ATOMIC_NORET_MASK 0x00001000L
9974#define GCEA_LATENCY_SAMPLING__SAMPLER1_ATOMIC_NORET_MASK 0x00002000L
9975#define GCEA_LATENCY_SAMPLING__SAMPLER0_VC_MASK 0x003FC000L
9976#define GCEA_LATENCY_SAMPLING__SAMPLER1_VC_MASK 0x3FC00000L
9977//GCEA_PERFCOUNTER_LO
9978#define GCEA_PERFCOUNTER_LO__COUNTER_LO__SHIFT 0x0
9979#define GCEA_PERFCOUNTER_LO__COUNTER_LO_MASK 0xFFFFFFFFL
9980//GCEA_PERFCOUNTER_HI
9981#define GCEA_PERFCOUNTER_HI__COUNTER_HI__SHIFT 0x0
9982#define GCEA_PERFCOUNTER_HI__COMPARE_VALUE__SHIFT 0x10
9983#define GCEA_PERFCOUNTER_HI__COUNTER_HI_MASK 0x0000FFFFL
9984#define GCEA_PERFCOUNTER_HI__COMPARE_VALUE_MASK 0xFFFF0000L
9985//GCEA_PERFCOUNTER0_CFG
9986#define GCEA_PERFCOUNTER0_CFG__PERF_SEL__SHIFT 0x0
9987#define GCEA_PERFCOUNTER0_CFG__PERF_SEL_END__SHIFT 0x8
9988#define GCEA_PERFCOUNTER0_CFG__PERF_MODE__SHIFT 0x18
9989#define GCEA_PERFCOUNTER0_CFG__ENABLE__SHIFT 0x1c
9990#define GCEA_PERFCOUNTER0_CFG__CLEAR__SHIFT 0x1d
9991#define GCEA_PERFCOUNTER0_CFG__PERF_SEL_MASK 0x000000FFL
9992#define GCEA_PERFCOUNTER0_CFG__PERF_SEL_END_MASK 0x0000FF00L
9993#define GCEA_PERFCOUNTER0_CFG__PERF_MODE_MASK 0x0F000000L
9994#define GCEA_PERFCOUNTER0_CFG__ENABLE_MASK 0x10000000L
9995#define GCEA_PERFCOUNTER0_CFG__CLEAR_MASK 0x20000000L
9996//GCEA_PERFCOUNTER1_CFG
9997#define GCEA_PERFCOUNTER1_CFG__PERF_SEL__SHIFT 0x0
9998#define GCEA_PERFCOUNTER1_CFG__PERF_SEL_END__SHIFT 0x8
9999#define GCEA_PERFCOUNTER1_CFG__PERF_MODE__SHIFT 0x18
10000#define GCEA_PERFCOUNTER1_CFG__ENABLE__SHIFT 0x1c
10001#define GCEA_PERFCOUNTER1_CFG__CLEAR__SHIFT 0x1d
10002#define GCEA_PERFCOUNTER1_CFG__PERF_SEL_MASK 0x000000FFL
10003#define GCEA_PERFCOUNTER1_CFG__PERF_SEL_END_MASK 0x0000FF00L
10004#define GCEA_PERFCOUNTER1_CFG__PERF_MODE_MASK 0x0F000000L
10005#define GCEA_PERFCOUNTER1_CFG__ENABLE_MASK 0x10000000L
10006#define GCEA_PERFCOUNTER1_CFG__CLEAR_MASK 0x20000000L
10007
10008
10009// addressBlock: gc_tcdec
10010//TCP_INVALIDATE
10011#define TCP_INVALIDATE__START__SHIFT 0x0
10012#define TCP_INVALIDATE__START_MASK 0x00000001L
10013//TCP_STATUS
10014#define TCP_STATUS__TCP_BUSY__SHIFT 0x0
10015#define TCP_STATUS__INPUT_BUSY__SHIFT 0x1
10016#define TCP_STATUS__ADRS_BUSY__SHIFT 0x2
10017#define TCP_STATUS__TAGRAMS_BUSY__SHIFT 0x3
10018#define TCP_STATUS__CNTRL_BUSY__SHIFT 0x4
10019#define TCP_STATUS__LFIFO_BUSY__SHIFT 0x5
10020#define TCP_STATUS__READ_BUSY__SHIFT 0x6
10021#define TCP_STATUS__FORMAT_BUSY__SHIFT 0x7
10022#define TCP_STATUS__VM_BUSY__SHIFT 0x8
10023#define TCP_STATUS__TCP_BUSY_MASK 0x00000001L
10024#define TCP_STATUS__INPUT_BUSY_MASK 0x00000002L
10025#define TCP_STATUS__ADRS_BUSY_MASK 0x00000004L
10026#define TCP_STATUS__TAGRAMS_BUSY_MASK 0x00000008L
10027#define TCP_STATUS__CNTRL_BUSY_MASK 0x00000010L
10028#define TCP_STATUS__LFIFO_BUSY_MASK 0x00000020L
10029#define TCP_STATUS__READ_BUSY_MASK 0x00000040L
10030#define TCP_STATUS__FORMAT_BUSY_MASK 0x00000080L
10031#define TCP_STATUS__VM_BUSY_MASK 0x00000100L
10032//TCP_CNTL
10033#define TCP_CNTL__FORCE_HIT__SHIFT 0x0
10034#define TCP_CNTL__FORCE_MISS__SHIFT 0x1
10035#define TCP_CNTL__L1_SIZE__SHIFT 0x2
10036#define TCP_CNTL__FLAT_BUF_HASH_ENABLE__SHIFT 0x4
10037#define TCP_CNTL__FLAT_BUF_CACHE_SWIZZLE__SHIFT 0x5
10038#define TCP_CNTL__FORCE_EOW_TOTAL_CNT__SHIFT 0xf
10039#define TCP_CNTL__FORCE_EOW_TAGRAM_CNT__SHIFT 0x16
10040#define TCP_CNTL__DISABLE_Z_MAP__SHIFT 0x1c
10041#define TCP_CNTL__INV_ALL_VMIDS__SHIFT 0x1d
10042#define TCP_CNTL__ASTC_VE_MSB_TOLERANT__SHIFT 0x1e
10043#define TCP_CNTL__FORCE_HIT_MASK 0x00000001L
10044#define TCP_CNTL__FORCE_MISS_MASK 0x00000002L
10045#define TCP_CNTL__L1_SIZE_MASK 0x0000000CL
10046#define TCP_CNTL__FLAT_BUF_HASH_ENABLE_MASK 0x00000010L
10047#define TCP_CNTL__FLAT_BUF_CACHE_SWIZZLE_MASK 0x00000020L
10048#define TCP_CNTL__FORCE_EOW_TOTAL_CNT_MASK 0x001F8000L
10049#define TCP_CNTL__FORCE_EOW_TAGRAM_CNT_MASK 0x0FC00000L
10050#define TCP_CNTL__DISABLE_Z_MAP_MASK 0x10000000L
10051#define TCP_CNTL__INV_ALL_VMIDS_MASK 0x20000000L
10052#define TCP_CNTL__ASTC_VE_MSB_TOLERANT_MASK 0x40000000L
10053//TCP_CHAN_STEER_LO
10054#define TCP_CHAN_STEER_LO__CHAN0__SHIFT 0x0
10055#define TCP_CHAN_STEER_LO__CHAN1__SHIFT 0x4
10056#define TCP_CHAN_STEER_LO__CHAN2__SHIFT 0x8
10057#define TCP_CHAN_STEER_LO__CHAN3__SHIFT 0xc
10058#define TCP_CHAN_STEER_LO__CHAN4__SHIFT 0x10
10059#define TCP_CHAN_STEER_LO__CHAN5__SHIFT 0x14
10060#define TCP_CHAN_STEER_LO__CHAN6__SHIFT 0x18
10061#define TCP_CHAN_STEER_LO__CHAN7__SHIFT 0x1c
10062#define TCP_CHAN_STEER_LO__CHAN0_MASK 0x0000000FL
10063#define TCP_CHAN_STEER_LO__CHAN1_MASK 0x000000F0L
10064#define TCP_CHAN_STEER_LO__CHAN2_MASK 0x00000F00L
10065#define TCP_CHAN_STEER_LO__CHAN3_MASK 0x0000F000L
10066#define TCP_CHAN_STEER_LO__CHAN4_MASK 0x000F0000L
10067#define TCP_CHAN_STEER_LO__CHAN5_MASK 0x00F00000L
10068#define TCP_CHAN_STEER_LO__CHAN6_MASK 0x0F000000L
10069#define TCP_CHAN_STEER_LO__CHAN7_MASK 0xF0000000L
10070//TCP_CHAN_STEER_HI
10071#define TCP_CHAN_STEER_HI__CHAN8__SHIFT 0x0
10072#define TCP_CHAN_STEER_HI__CHAN9__SHIFT 0x4
10073#define TCP_CHAN_STEER_HI__CHANA__SHIFT 0x8
10074#define TCP_CHAN_STEER_HI__CHANB__SHIFT 0xc
10075#define TCP_CHAN_STEER_HI__CHANC__SHIFT 0x10
10076#define TCP_CHAN_STEER_HI__CHAND__SHIFT 0x14
10077#define TCP_CHAN_STEER_HI__CHANE__SHIFT 0x18
10078#define TCP_CHAN_STEER_HI__CHANF__SHIFT 0x1c
10079#define TCP_CHAN_STEER_HI__CHAN8_MASK 0x0000000FL
10080#define TCP_CHAN_STEER_HI__CHAN9_MASK 0x000000F0L
10081#define TCP_CHAN_STEER_HI__CHANA_MASK 0x00000F00L
10082#define TCP_CHAN_STEER_HI__CHANB_MASK 0x0000F000L
10083#define TCP_CHAN_STEER_HI__CHANC_MASK 0x000F0000L
10084#define TCP_CHAN_STEER_HI__CHAND_MASK 0x00F00000L
10085#define TCP_CHAN_STEER_HI__CHANE_MASK 0x0F000000L
10086#define TCP_CHAN_STEER_HI__CHANF_MASK 0xF0000000L
10087//TCP_ADDR_CONFIG
10088#define TCP_ADDR_CONFIG__NUM_TCC_BANKS__SHIFT 0x0
10089#define TCP_ADDR_CONFIG__NUM_BANKS__SHIFT 0x4
10090#define TCP_ADDR_CONFIG__COLHI_WIDTH__SHIFT 0x6
10091#define TCP_ADDR_CONFIG__RB_SPLIT_COLHI__SHIFT 0x9
10092#define TCP_ADDR_CONFIG__NUM_TCC_BANKS_MASK 0x0000000FL
10093#define TCP_ADDR_CONFIG__NUM_BANKS_MASK 0x00000030L
10094#define TCP_ADDR_CONFIG__COLHI_WIDTH_MASK 0x000001C0L
10095#define TCP_ADDR_CONFIG__RB_SPLIT_COLHI_MASK 0x00000200L
10096//TCP_CREDIT
10097#define TCP_CREDIT__LFIFO_CREDIT__SHIFT 0x0
10098#define TCP_CREDIT__REQ_FIFO_CREDIT__SHIFT 0x10
10099#define TCP_CREDIT__TD_CREDIT__SHIFT 0x1d
10100#define TCP_CREDIT__LFIFO_CREDIT_MASK 0x000003FFL
10101#define TCP_CREDIT__REQ_FIFO_CREDIT_MASK 0x007F0000L
10102#define TCP_CREDIT__TD_CREDIT_MASK 0xE0000000L
10103//TCP_BUFFER_ADDR_HASH_CNTL
10104#define TCP_BUFFER_ADDR_HASH_CNTL__CHANNEL_BITS__SHIFT 0x0
10105#define TCP_BUFFER_ADDR_HASH_CNTL__BANK_BITS__SHIFT 0x8
10106#define TCP_BUFFER_ADDR_HASH_CNTL__CHANNEL_XOR_COUNT__SHIFT 0x10
10107#define TCP_BUFFER_ADDR_HASH_CNTL__BANK_XOR_COUNT__SHIFT 0x18
10108#define TCP_BUFFER_ADDR_HASH_CNTL__CHANNEL_BITS_MASK 0x00000007L
10109#define TCP_BUFFER_ADDR_HASH_CNTL__BANK_BITS_MASK 0x00000700L
10110#define TCP_BUFFER_ADDR_HASH_CNTL__CHANNEL_XOR_COUNT_MASK 0x00070000L
10111#define TCP_BUFFER_ADDR_HASH_CNTL__BANK_XOR_COUNT_MASK 0x07000000L
10112//TC_CFG_L1_LOAD_POLICY0
10113#define TC_CFG_L1_LOAD_POLICY0__POLICY_0__SHIFT 0x0
10114#define TC_CFG_L1_LOAD_POLICY0__POLICY_1__SHIFT 0x2
10115#define TC_CFG_L1_LOAD_POLICY0__POLICY_2__SHIFT 0x4
10116#define TC_CFG_L1_LOAD_POLICY0__POLICY_3__SHIFT 0x6
10117#define TC_CFG_L1_LOAD_POLICY0__POLICY_4__SHIFT 0x8
10118#define TC_CFG_L1_LOAD_POLICY0__POLICY_5__SHIFT 0xa
10119#define TC_CFG_L1_LOAD_POLICY0__POLICY_6__SHIFT 0xc
10120#define TC_CFG_L1_LOAD_POLICY0__POLICY_7__SHIFT 0xe
10121#define TC_CFG_L1_LOAD_POLICY0__POLICY_8__SHIFT 0x10
10122#define TC_CFG_L1_LOAD_POLICY0__POLICY_9__SHIFT 0x12
10123#define TC_CFG_L1_LOAD_POLICY0__POLICY_10__SHIFT 0x14
10124#define TC_CFG_L1_LOAD_POLICY0__POLICY_11__SHIFT 0x16
10125#define TC_CFG_L1_LOAD_POLICY0__POLICY_12__SHIFT 0x18
10126#define TC_CFG_L1_LOAD_POLICY0__POLICY_13__SHIFT 0x1a
10127#define TC_CFG_L1_LOAD_POLICY0__POLICY_14__SHIFT 0x1c
10128#define TC_CFG_L1_LOAD_POLICY0__POLICY_15__SHIFT 0x1e
10129#define TC_CFG_L1_LOAD_POLICY0__POLICY_0_MASK 0x00000003L
10130#define TC_CFG_L1_LOAD_POLICY0__POLICY_1_MASK 0x0000000CL
10131#define TC_CFG_L1_LOAD_POLICY0__POLICY_2_MASK 0x00000030L
10132#define TC_CFG_L1_LOAD_POLICY0__POLICY_3_MASK 0x000000C0L
10133#define TC_CFG_L1_LOAD_POLICY0__POLICY_4_MASK 0x00000300L
10134#define TC_CFG_L1_LOAD_POLICY0__POLICY_5_MASK 0x00000C00L
10135#define TC_CFG_L1_LOAD_POLICY0__POLICY_6_MASK 0x00003000L
10136#define TC_CFG_L1_LOAD_POLICY0__POLICY_7_MASK 0x0000C000L
10137#define TC_CFG_L1_LOAD_POLICY0__POLICY_8_MASK 0x00030000L
10138#define TC_CFG_L1_LOAD_POLICY0__POLICY_9_MASK 0x000C0000L
10139#define TC_CFG_L1_LOAD_POLICY0__POLICY_10_MASK 0x00300000L
10140#define TC_CFG_L1_LOAD_POLICY0__POLICY_11_MASK 0x00C00000L
10141#define TC_CFG_L1_LOAD_POLICY0__POLICY_12_MASK 0x03000000L
10142#define TC_CFG_L1_LOAD_POLICY0__POLICY_13_MASK 0x0C000000L
10143#define TC_CFG_L1_LOAD_POLICY0__POLICY_14_MASK 0x30000000L
10144#define TC_CFG_L1_LOAD_POLICY0__POLICY_15_MASK 0xC0000000L
10145//TC_CFG_L1_LOAD_POLICY1
10146#define TC_CFG_L1_LOAD_POLICY1__POLICY_16__SHIFT 0x0
10147#define TC_CFG_L1_LOAD_POLICY1__POLICY_17__SHIFT 0x2
10148#define TC_CFG_L1_LOAD_POLICY1__POLICY_18__SHIFT 0x4
10149#define TC_CFG_L1_LOAD_POLICY1__POLICY_19__SHIFT 0x6
10150#define TC_CFG_L1_LOAD_POLICY1__POLICY_20__SHIFT 0x8
10151#define TC_CFG_L1_LOAD_POLICY1__POLICY_21__SHIFT 0xa
10152#define TC_CFG_L1_LOAD_POLICY1__POLICY_22__SHIFT 0xc
10153#define TC_CFG_L1_LOAD_POLICY1__POLICY_23__SHIFT 0xe
10154#define TC_CFG_L1_LOAD_POLICY1__POLICY_24__SHIFT 0x10
10155#define TC_CFG_L1_LOAD_POLICY1__POLICY_25__SHIFT 0x12
10156#define TC_CFG_L1_LOAD_POLICY1__POLICY_26__SHIFT 0x14
10157#define TC_CFG_L1_LOAD_POLICY1__POLICY_27__SHIFT 0x16
10158#define TC_CFG_L1_LOAD_POLICY1__POLICY_28__SHIFT 0x18
10159#define TC_CFG_L1_LOAD_POLICY1__POLICY_29__SHIFT 0x1a
10160#define TC_CFG_L1_LOAD_POLICY1__POLICY_30__SHIFT 0x1c
10161#define TC_CFG_L1_LOAD_POLICY1__POLICY_31__SHIFT 0x1e
10162#define TC_CFG_L1_LOAD_POLICY1__POLICY_16_MASK 0x00000003L
10163#define TC_CFG_L1_LOAD_POLICY1__POLICY_17_MASK 0x0000000CL
10164#define TC_CFG_L1_LOAD_POLICY1__POLICY_18_MASK 0x00000030L
10165#define TC_CFG_L1_LOAD_POLICY1__POLICY_19_MASK 0x000000C0L
10166#define TC_CFG_L1_LOAD_POLICY1__POLICY_20_MASK 0x00000300L
10167#define TC_CFG_L1_LOAD_POLICY1__POLICY_21_MASK 0x00000C00L
10168#define TC_CFG_L1_LOAD_POLICY1__POLICY_22_MASK 0x00003000L
10169#define TC_CFG_L1_LOAD_POLICY1__POLICY_23_MASK 0x0000C000L
10170#define TC_CFG_L1_LOAD_POLICY1__POLICY_24_MASK 0x00030000L
10171#define TC_CFG_L1_LOAD_POLICY1__POLICY_25_MASK 0x000C0000L
10172#define TC_CFG_L1_LOAD_POLICY1__POLICY_26_MASK 0x00300000L
10173#define TC_CFG_L1_LOAD_POLICY1__POLICY_27_MASK 0x00C00000L
10174#define TC_CFG_L1_LOAD_POLICY1__POLICY_28_MASK 0x03000000L
10175#define TC_CFG_L1_LOAD_POLICY1__POLICY_29_MASK 0x0C000000L
10176#define TC_CFG_L1_LOAD_POLICY1__POLICY_30_MASK 0x30000000L
10177#define TC_CFG_L1_LOAD_POLICY1__POLICY_31_MASK 0xC0000000L
10178//TC_CFG_L1_STORE_POLICY
10179#define TC_CFG_L1_STORE_POLICY__POLICY_0__SHIFT 0x0
10180#define TC_CFG_L1_STORE_POLICY__POLICY_1__SHIFT 0x1
10181#define TC_CFG_L1_STORE_POLICY__POLICY_2__SHIFT 0x2
10182#define TC_CFG_L1_STORE_POLICY__POLICY_3__SHIFT 0x3
10183#define TC_CFG_L1_STORE_POLICY__POLICY_4__SHIFT 0x4
10184#define TC_CFG_L1_STORE_POLICY__POLICY_5__SHIFT 0x5
10185#define TC_CFG_L1_STORE_POLICY__POLICY_6__SHIFT 0x6
10186#define TC_CFG_L1_STORE_POLICY__POLICY_7__SHIFT 0x7
10187#define TC_CFG_L1_STORE_POLICY__POLICY_8__SHIFT 0x8
10188#define TC_CFG_L1_STORE_POLICY__POLICY_9__SHIFT 0x9
10189#define TC_CFG_L1_STORE_POLICY__POLICY_10__SHIFT 0xa
10190#define TC_CFG_L1_STORE_POLICY__POLICY_11__SHIFT 0xb
10191#define TC_CFG_L1_STORE_POLICY__POLICY_12__SHIFT 0xc
10192#define TC_CFG_L1_STORE_POLICY__POLICY_13__SHIFT 0xd
10193#define TC_CFG_L1_STORE_POLICY__POLICY_14__SHIFT 0xe
10194#define TC_CFG_L1_STORE_POLICY__POLICY_15__SHIFT 0xf
10195#define TC_CFG_L1_STORE_POLICY__POLICY_16__SHIFT 0x10
10196#define TC_CFG_L1_STORE_POLICY__POLICY_17__SHIFT 0x11
10197#define TC_CFG_L1_STORE_POLICY__POLICY_18__SHIFT 0x12
10198#define TC_CFG_L1_STORE_POLICY__POLICY_19__SHIFT 0x13
10199#define TC_CFG_L1_STORE_POLICY__POLICY_20__SHIFT 0x14
10200#define TC_CFG_L1_STORE_POLICY__POLICY_21__SHIFT 0x15
10201#define TC_CFG_L1_STORE_POLICY__POLICY_22__SHIFT 0x16
10202#define TC_CFG_L1_STORE_POLICY__POLICY_23__SHIFT 0x17
10203#define TC_CFG_L1_STORE_POLICY__POLICY_24__SHIFT 0x18
10204#define TC_CFG_L1_STORE_POLICY__POLICY_25__SHIFT 0x19
10205#define TC_CFG_L1_STORE_POLICY__POLICY_26__SHIFT 0x1a
10206#define TC_CFG_L1_STORE_POLICY__POLICY_27__SHIFT 0x1b
10207#define TC_CFG_L1_STORE_POLICY__POLICY_28__SHIFT 0x1c
10208#define TC_CFG_L1_STORE_POLICY__POLICY_29__SHIFT 0x1d
10209#define TC_CFG_L1_STORE_POLICY__POLICY_30__SHIFT 0x1e
10210#define TC_CFG_L1_STORE_POLICY__POLICY_31__SHIFT 0x1f
10211#define TC_CFG_L1_STORE_POLICY__POLICY_0_MASK 0x00000001L
10212#define TC_CFG_L1_STORE_POLICY__POLICY_1_MASK 0x00000002L
10213#define TC_CFG_L1_STORE_POLICY__POLICY_2_MASK 0x00000004L
10214#define TC_CFG_L1_STORE_POLICY__POLICY_3_MASK 0x00000008L
10215#define TC_CFG_L1_STORE_POLICY__POLICY_4_MASK 0x00000010L
10216#define TC_CFG_L1_STORE_POLICY__POLICY_5_MASK 0x00000020L
10217#define TC_CFG_L1_STORE_POLICY__POLICY_6_MASK 0x00000040L
10218#define TC_CFG_L1_STORE_POLICY__POLICY_7_MASK 0x00000080L
10219#define TC_CFG_L1_STORE_POLICY__POLICY_8_MASK 0x00000100L
10220#define TC_CFG_L1_STORE_POLICY__POLICY_9_MASK 0x00000200L
10221#define TC_CFG_L1_STORE_POLICY__POLICY_10_MASK 0x00000400L
10222#define TC_CFG_L1_STORE_POLICY__POLICY_11_MASK 0x00000800L
10223#define TC_CFG_L1_STORE_POLICY__POLICY_12_MASK 0x00001000L
10224#define TC_CFG_L1_STORE_POLICY__POLICY_13_MASK 0x00002000L
10225#define TC_CFG_L1_STORE_POLICY__POLICY_14_MASK 0x00004000L
10226#define TC_CFG_L1_STORE_POLICY__POLICY_15_MASK 0x00008000L
10227#define TC_CFG_L1_STORE_POLICY__POLICY_16_MASK 0x00010000L
10228#define TC_CFG_L1_STORE_POLICY__POLICY_17_MASK 0x00020000L
10229#define TC_CFG_L1_STORE_POLICY__POLICY_18_MASK 0x00040000L
10230#define TC_CFG_L1_STORE_POLICY__POLICY_19_MASK 0x00080000L
10231#define TC_CFG_L1_STORE_POLICY__POLICY_20_MASK 0x00100000L
10232#define TC_CFG_L1_STORE_POLICY__POLICY_21_MASK 0x00200000L
10233#define TC_CFG_L1_STORE_POLICY__POLICY_22_MASK 0x00400000L
10234#define TC_CFG_L1_STORE_POLICY__POLICY_23_MASK 0x00800000L
10235#define TC_CFG_L1_STORE_POLICY__POLICY_24_MASK 0x01000000L
10236#define TC_CFG_L1_STORE_POLICY__POLICY_25_MASK 0x02000000L
10237#define TC_CFG_L1_STORE_POLICY__POLICY_26_MASK 0x04000000L
10238#define TC_CFG_L1_STORE_POLICY__POLICY_27_MASK 0x08000000L
10239#define TC_CFG_L1_STORE_POLICY__POLICY_28_MASK 0x10000000L
10240#define TC_CFG_L1_STORE_POLICY__POLICY_29_MASK 0x20000000L
10241#define TC_CFG_L1_STORE_POLICY__POLICY_30_MASK 0x40000000L
10242#define TC_CFG_L1_STORE_POLICY__POLICY_31_MASK 0x80000000L
10243//TC_CFG_L2_LOAD_POLICY0
10244#define TC_CFG_L2_LOAD_POLICY0__POLICY_0__SHIFT 0x0
10245#define TC_CFG_L2_LOAD_POLICY0__POLICY_1__SHIFT 0x2
10246#define TC_CFG_L2_LOAD_POLICY0__POLICY_2__SHIFT 0x4
10247#define TC_CFG_L2_LOAD_POLICY0__POLICY_3__SHIFT 0x6
10248#define TC_CFG_L2_LOAD_POLICY0__POLICY_4__SHIFT 0x8
10249#define TC_CFG_L2_LOAD_POLICY0__POLICY_5__SHIFT 0xa
10250#define TC_CFG_L2_LOAD_POLICY0__POLICY_6__SHIFT 0xc
10251#define TC_CFG_L2_LOAD_POLICY0__POLICY_7__SHIFT 0xe
10252#define TC_CFG_L2_LOAD_POLICY0__POLICY_8__SHIFT 0x10
10253#define TC_CFG_L2_LOAD_POLICY0__POLICY_9__SHIFT 0x12
10254#define TC_CFG_L2_LOAD_POLICY0__POLICY_10__SHIFT 0x14
10255#define TC_CFG_L2_LOAD_POLICY0__POLICY_11__SHIFT 0x16
10256#define TC_CFG_L2_LOAD_POLICY0__POLICY_12__SHIFT 0x18
10257#define TC_CFG_L2_LOAD_POLICY0__POLICY_13__SHIFT 0x1a
10258#define TC_CFG_L2_LOAD_POLICY0__POLICY_14__SHIFT 0x1c
10259#define TC_CFG_L2_LOAD_POLICY0__POLICY_15__SHIFT 0x1e
10260#define TC_CFG_L2_LOAD_POLICY0__POLICY_0_MASK 0x00000003L
10261#define TC_CFG_L2_LOAD_POLICY0__POLICY_1_MASK 0x0000000CL
10262#define TC_CFG_L2_LOAD_POLICY0__POLICY_2_MASK 0x00000030L
10263#define TC_CFG_L2_LOAD_POLICY0__POLICY_3_MASK 0x000000C0L
10264#define TC_CFG_L2_LOAD_POLICY0__POLICY_4_MASK 0x00000300L
10265#define TC_CFG_L2_LOAD_POLICY0__POLICY_5_MASK 0x00000C00L
10266#define TC_CFG_L2_LOAD_POLICY0__POLICY_6_MASK 0x00003000L
10267#define TC_CFG_L2_LOAD_POLICY0__POLICY_7_MASK 0x0000C000L
10268#define TC_CFG_L2_LOAD_POLICY0__POLICY_8_MASK 0x00030000L
10269#define TC_CFG_L2_LOAD_POLICY0__POLICY_9_MASK 0x000C0000L
10270#define TC_CFG_L2_LOAD_POLICY0__POLICY_10_MASK 0x00300000L
10271#define TC_CFG_L2_LOAD_POLICY0__POLICY_11_MASK 0x00C00000L
10272#define TC_CFG_L2_LOAD_POLICY0__POLICY_12_MASK 0x03000000L
10273#define TC_CFG_L2_LOAD_POLICY0__POLICY_13_MASK 0x0C000000L
10274#define TC_CFG_L2_LOAD_POLICY0__POLICY_14_MASK 0x30000000L
10275#define TC_CFG_L2_LOAD_POLICY0__POLICY_15_MASK 0xC0000000L
10276//TC_CFG_L2_LOAD_POLICY1
10277#define TC_CFG_L2_LOAD_POLICY1__POLICY_16__SHIFT 0x0
10278#define TC_CFG_L2_LOAD_POLICY1__POLICY_17__SHIFT 0x2
10279#define TC_CFG_L2_LOAD_POLICY1__POLICY_18__SHIFT 0x4
10280#define TC_CFG_L2_LOAD_POLICY1__POLICY_19__SHIFT 0x6
10281#define TC_CFG_L2_LOAD_POLICY1__POLICY_20__SHIFT 0x8
10282#define TC_CFG_L2_LOAD_POLICY1__POLICY_21__SHIFT 0xa
10283#define TC_CFG_L2_LOAD_POLICY1__POLICY_22__SHIFT 0xc
10284#define TC_CFG_L2_LOAD_POLICY1__POLICY_23__SHIFT 0xe
10285#define TC_CFG_L2_LOAD_POLICY1__POLICY_24__SHIFT 0x10
10286#define TC_CFG_L2_LOAD_POLICY1__POLICY_25__SHIFT 0x12
10287#define TC_CFG_L2_LOAD_POLICY1__POLICY_26__SHIFT 0x14
10288#define TC_CFG_L2_LOAD_POLICY1__POLICY_27__SHIFT 0x16
10289#define TC_CFG_L2_LOAD_POLICY1__POLICY_28__SHIFT 0x18
10290#define TC_CFG_L2_LOAD_POLICY1__POLICY_29__SHIFT 0x1a
10291#define TC_CFG_L2_LOAD_POLICY1__POLICY_30__SHIFT 0x1c
10292#define TC_CFG_L2_LOAD_POLICY1__POLICY_31__SHIFT 0x1e
10293#define TC_CFG_L2_LOAD_POLICY1__POLICY_16_MASK 0x00000003L
10294#define TC_CFG_L2_LOAD_POLICY1__POLICY_17_MASK 0x0000000CL
10295#define TC_CFG_L2_LOAD_POLICY1__POLICY_18_MASK 0x00000030L
10296#define TC_CFG_L2_LOAD_POLICY1__POLICY_19_MASK 0x000000C0L
10297#define TC_CFG_L2_LOAD_POLICY1__POLICY_20_MASK 0x00000300L
10298#define TC_CFG_L2_LOAD_POLICY1__POLICY_21_MASK 0x00000C00L
10299#define TC_CFG_L2_LOAD_POLICY1__POLICY_22_MASK 0x00003000L
10300#define TC_CFG_L2_LOAD_POLICY1__POLICY_23_MASK 0x0000C000L
10301#define TC_CFG_L2_LOAD_POLICY1__POLICY_24_MASK 0x00030000L
10302#define TC_CFG_L2_LOAD_POLICY1__POLICY_25_MASK 0x000C0000L
10303#define TC_CFG_L2_LOAD_POLICY1__POLICY_26_MASK 0x00300000L
10304#define TC_CFG_L2_LOAD_POLICY1__POLICY_27_MASK 0x00C00000L
10305#define TC_CFG_L2_LOAD_POLICY1__POLICY_28_MASK 0x03000000L
10306#define TC_CFG_L2_LOAD_POLICY1__POLICY_29_MASK 0x0C000000L
10307#define TC_CFG_L2_LOAD_POLICY1__POLICY_30_MASK 0x30000000L
10308#define TC_CFG_L2_LOAD_POLICY1__POLICY_31_MASK 0xC0000000L
10309//TC_CFG_L2_STORE_POLICY0
10310#define TC_CFG_L2_STORE_POLICY0__POLICY_0__SHIFT 0x0
10311#define TC_CFG_L2_STORE_POLICY0__POLICY_1__SHIFT 0x2
10312#define TC_CFG_L2_STORE_POLICY0__POLICY_2__SHIFT 0x4
10313#define TC_CFG_L2_STORE_POLICY0__POLICY_3__SHIFT 0x6
10314#define TC_CFG_L2_STORE_POLICY0__POLICY_4__SHIFT 0x8
10315#define TC_CFG_L2_STORE_POLICY0__POLICY_5__SHIFT 0xa
10316#define TC_CFG_L2_STORE_POLICY0__POLICY_6__SHIFT 0xc
10317#define TC_CFG_L2_STORE_POLICY0__POLICY_7__SHIFT 0xe
10318#define TC_CFG_L2_STORE_POLICY0__POLICY_8__SHIFT 0x10
10319#define TC_CFG_L2_STORE_POLICY0__POLICY_9__SHIFT 0x12
10320#define TC_CFG_L2_STORE_POLICY0__POLICY_10__SHIFT 0x14
10321#define TC_CFG_L2_STORE_POLICY0__POLICY_11__SHIFT 0x16
10322#define TC_CFG_L2_STORE_POLICY0__POLICY_12__SHIFT 0x18
10323#define TC_CFG_L2_STORE_POLICY0__POLICY_13__SHIFT 0x1a
10324#define TC_CFG_L2_STORE_POLICY0__POLICY_14__SHIFT 0x1c
10325#define TC_CFG_L2_STORE_POLICY0__POLICY_15__SHIFT 0x1e
10326#define TC_CFG_L2_STORE_POLICY0__POLICY_0_MASK 0x00000003L
10327#define TC_CFG_L2_STORE_POLICY0__POLICY_1_MASK 0x0000000CL
10328#define TC_CFG_L2_STORE_POLICY0__POLICY_2_MASK 0x00000030L
10329#define TC_CFG_L2_STORE_POLICY0__POLICY_3_MASK 0x000000C0L
10330#define TC_CFG_L2_STORE_POLICY0__POLICY_4_MASK 0x00000300L
10331#define TC_CFG_L2_STORE_POLICY0__POLICY_5_MASK 0x00000C00L
10332#define TC_CFG_L2_STORE_POLICY0__POLICY_6_MASK 0x00003000L
10333#define TC_CFG_L2_STORE_POLICY0__POLICY_7_MASK 0x0000C000L
10334#define TC_CFG_L2_STORE_POLICY0__POLICY_8_MASK 0x00030000L
10335#define TC_CFG_L2_STORE_POLICY0__POLICY_9_MASK 0x000C0000L
10336#define TC_CFG_L2_STORE_POLICY0__POLICY_10_MASK 0x00300000L
10337#define TC_CFG_L2_STORE_POLICY0__POLICY_11_MASK 0x00C00000L
10338#define TC_CFG_L2_STORE_POLICY0__POLICY_12_MASK 0x03000000L
10339#define TC_CFG_L2_STORE_POLICY0__POLICY_13_MASK 0x0C000000L
10340#define TC_CFG_L2_STORE_POLICY0__POLICY_14_MASK 0x30000000L
10341#define TC_CFG_L2_STORE_POLICY0__POLICY_15_MASK 0xC0000000L
10342//TC_CFG_L2_STORE_POLICY1
10343#define TC_CFG_L2_STORE_POLICY1__POLICY_16__SHIFT 0x0
10344#define TC_CFG_L2_STORE_POLICY1__POLICY_17__SHIFT 0x2
10345#define TC_CFG_L2_STORE_POLICY1__POLICY_18__SHIFT 0x4
10346#define TC_CFG_L2_STORE_POLICY1__POLICY_19__SHIFT 0x6
10347#define TC_CFG_L2_STORE_POLICY1__POLICY_20__SHIFT 0x8
10348#define TC_CFG_L2_STORE_POLICY1__POLICY_21__SHIFT 0xa
10349#define TC_CFG_L2_STORE_POLICY1__POLICY_22__SHIFT 0xc
10350#define TC_CFG_L2_STORE_POLICY1__POLICY_23__SHIFT 0xe
10351#define TC_CFG_L2_STORE_POLICY1__POLICY_24__SHIFT 0x10
10352#define TC_CFG_L2_STORE_POLICY1__POLICY_25__SHIFT 0x12
10353#define TC_CFG_L2_STORE_POLICY1__POLICY_26__SHIFT 0x14
10354#define TC_CFG_L2_STORE_POLICY1__POLICY_27__SHIFT 0x16
10355#define TC_CFG_L2_STORE_POLICY1__POLICY_28__SHIFT 0x18
10356#define TC_CFG_L2_STORE_POLICY1__POLICY_29__SHIFT 0x1a
10357#define TC_CFG_L2_STORE_POLICY1__POLICY_30__SHIFT 0x1c
10358#define TC_CFG_L2_STORE_POLICY1__POLICY_31__SHIFT 0x1e
10359#define TC_CFG_L2_STORE_POLICY1__POLICY_16_MASK 0x00000003L
10360#define TC_CFG_L2_STORE_POLICY1__POLICY_17_MASK 0x0000000CL
10361#define TC_CFG_L2_STORE_POLICY1__POLICY_18_MASK 0x00000030L
10362#define TC_CFG_L2_STORE_POLICY1__POLICY_19_MASK 0x000000C0L
10363#define TC_CFG_L2_STORE_POLICY1__POLICY_20_MASK 0x00000300L
10364#define TC_CFG_L2_STORE_POLICY1__POLICY_21_MASK 0x00000C00L
10365#define TC_CFG_L2_STORE_POLICY1__POLICY_22_MASK 0x00003000L
10366#define TC_CFG_L2_STORE_POLICY1__POLICY_23_MASK 0x0000C000L
10367#define TC_CFG_L2_STORE_POLICY1__POLICY_24_MASK 0x00030000L
10368#define TC_CFG_L2_STORE_POLICY1__POLICY_25_MASK 0x000C0000L
10369#define TC_CFG_L2_STORE_POLICY1__POLICY_26_MASK 0x00300000L
10370#define TC_CFG_L2_STORE_POLICY1__POLICY_27_MASK 0x00C00000L
10371#define TC_CFG_L2_STORE_POLICY1__POLICY_28_MASK 0x03000000L
10372#define TC_CFG_L2_STORE_POLICY1__POLICY_29_MASK 0x0C000000L
10373#define TC_CFG_L2_STORE_POLICY1__POLICY_30_MASK 0x30000000L
10374#define TC_CFG_L2_STORE_POLICY1__POLICY_31_MASK 0xC0000000L
10375//TC_CFG_L2_ATOMIC_POLICY
10376#define TC_CFG_L2_ATOMIC_POLICY__POLICY_0__SHIFT 0x0
10377#define TC_CFG_L2_ATOMIC_POLICY__POLICY_1__SHIFT 0x2
10378#define TC_CFG_L2_ATOMIC_POLICY__POLICY_2__SHIFT 0x4
10379#define TC_CFG_L2_ATOMIC_POLICY__POLICY_3__SHIFT 0x6
10380#define TC_CFG_L2_ATOMIC_POLICY__POLICY_4__SHIFT 0x8
10381#define TC_CFG_L2_ATOMIC_POLICY__POLICY_5__SHIFT 0xa
10382#define TC_CFG_L2_ATOMIC_POLICY__POLICY_6__SHIFT 0xc
10383#define TC_CFG_L2_ATOMIC_POLICY__POLICY_7__SHIFT 0xe
10384#define TC_CFG_L2_ATOMIC_POLICY__POLICY_8__SHIFT 0x10
10385#define TC_CFG_L2_ATOMIC_POLICY__POLICY_9__SHIFT 0x12
10386#define TC_CFG_L2_ATOMIC_POLICY__POLICY_10__SHIFT 0x14
10387#define TC_CFG_L2_ATOMIC_POLICY__POLICY_11__SHIFT 0x16
10388#define TC_CFG_L2_ATOMIC_POLICY__POLICY_12__SHIFT 0x18
10389#define TC_CFG_L2_ATOMIC_POLICY__POLICY_13__SHIFT 0x1a
10390#define TC_CFG_L2_ATOMIC_POLICY__POLICY_14__SHIFT 0x1c
10391#define TC_CFG_L2_ATOMIC_POLICY__POLICY_15__SHIFT 0x1e
10392#define TC_CFG_L2_ATOMIC_POLICY__POLICY_0_MASK 0x00000003L
10393#define TC_CFG_L2_ATOMIC_POLICY__POLICY_1_MASK 0x0000000CL
10394#define TC_CFG_L2_ATOMIC_POLICY__POLICY_2_MASK 0x00000030L
10395#define TC_CFG_L2_ATOMIC_POLICY__POLICY_3_MASK 0x000000C0L
10396#define TC_CFG_L2_ATOMIC_POLICY__POLICY_4_MASK 0x00000300L
10397#define TC_CFG_L2_ATOMIC_POLICY__POLICY_5_MASK 0x00000C00L
10398#define TC_CFG_L2_ATOMIC_POLICY__POLICY_6_MASK 0x00003000L
10399#define TC_CFG_L2_ATOMIC_POLICY__POLICY_7_MASK 0x0000C000L
10400#define TC_CFG_L2_ATOMIC_POLICY__POLICY_8_MASK 0x00030000L
10401#define TC_CFG_L2_ATOMIC_POLICY__POLICY_9_MASK 0x000C0000L
10402#define TC_CFG_L2_ATOMIC_POLICY__POLICY_10_MASK 0x00300000L
10403#define TC_CFG_L2_ATOMIC_POLICY__POLICY_11_MASK 0x00C00000L
10404#define TC_CFG_L2_ATOMIC_POLICY__POLICY_12_MASK 0x03000000L
10405#define TC_CFG_L2_ATOMIC_POLICY__POLICY_13_MASK 0x0C000000L
10406#define TC_CFG_L2_ATOMIC_POLICY__POLICY_14_MASK 0x30000000L
10407#define TC_CFG_L2_ATOMIC_POLICY__POLICY_15_MASK 0xC0000000L
10408//TC_CFG_L1_VOLATILE
10409#define TC_CFG_L1_VOLATILE__VOL__SHIFT 0x0
10410#define TC_CFG_L1_VOLATILE__VOL_MASK 0x0000000FL
10411//TC_CFG_L2_VOLATILE
10412#define TC_CFG_L2_VOLATILE__VOL__SHIFT 0x0
10413#define TC_CFG_L2_VOLATILE__VOL_MASK 0x0000000FL
10414//TCI_STATUS
10415#define TCI_STATUS__TCI_BUSY__SHIFT 0x0
10416#define TCI_STATUS__TCI_BUSY_MASK 0x00000001L
10417//TCI_CNTL_1
10418#define TCI_CNTL_1__WBINVL1_NUM_CYCLES__SHIFT 0x0
10419#define TCI_CNTL_1__REQ_FIFO_DEPTH__SHIFT 0x10
10420#define TCI_CNTL_1__WDATA_RAM_DEPTH__SHIFT 0x18
10421#define TCI_CNTL_1__WBINVL1_NUM_CYCLES_MASK 0x0000FFFFL
10422#define TCI_CNTL_1__REQ_FIFO_DEPTH_MASK 0x00FF0000L
10423#define TCI_CNTL_1__WDATA_RAM_DEPTH_MASK 0xFF000000L
10424//TCI_CNTL_2
10425#define TCI_CNTL_2__L1_INVAL_ON_WBINVL2__SHIFT 0x0
10426#define TCI_CNTL_2__TCA_MAX_CREDIT__SHIFT 0x1
10427#define TCI_CNTL_2__L1_INVAL_ON_WBINVL2_MASK 0x00000001L
10428#define TCI_CNTL_2__TCA_MAX_CREDIT_MASK 0x000001FEL
10429//TCC_CTRL
10430#define TCC_CTRL__CACHE_SIZE__SHIFT 0x0
10431#define TCC_CTRL__RATE__SHIFT 0x2
10432#define TCC_CTRL__WRITEBACK_MARGIN__SHIFT 0x4
10433#define TCC_CTRL__METADATA_LATENCY_FIFO_SIZE__SHIFT 0x8
10434#define TCC_CTRL__SRC_FIFO_SIZE__SHIFT 0xc
10435#define TCC_CTRL__LATENCY_FIFO_SIZE__SHIFT 0x10
10436#define TCC_CTRL__LINEAR_SET_HASH__SHIFT 0x15
10437#define TCC_CTRL__MDC_SIZE__SHIFT 0x18
10438#define TCC_CTRL__MDC_SECTOR_SIZE__SHIFT 0x1a
10439#define TCC_CTRL__MDC_SIDEBAND_FIFO_SIZE__SHIFT 0x1c
10440#define TCC_CTRL__CACHE_SIZE_MASK 0x00000003L
10441#define TCC_CTRL__RATE_MASK 0x0000000CL
10442#define TCC_CTRL__WRITEBACK_MARGIN_MASK 0x000000F0L
10443#define TCC_CTRL__METADATA_LATENCY_FIFO_SIZE_MASK 0x00000F00L
10444#define TCC_CTRL__SRC_FIFO_SIZE_MASK 0x0000F000L
10445#define TCC_CTRL__LATENCY_FIFO_SIZE_MASK 0x000F0000L
10446#define TCC_CTRL__LINEAR_SET_HASH_MASK 0x00200000L
10447#define TCC_CTRL__MDC_SIZE_MASK 0x03000000L
10448#define TCC_CTRL__MDC_SECTOR_SIZE_MASK 0x0C000000L
10449#define TCC_CTRL__MDC_SIDEBAND_FIFO_SIZE_MASK 0xF0000000L
10450//TCC_CTRL2
10451#define TCC_CTRL2__PROBE_FIFO_SIZE__SHIFT 0x0
10452#define TCC_CTRL2__PROBE_FIFO_SIZE_MASK 0x0000000FL
10453//TCC_REDUNDANCY
10454#define TCC_REDUNDANCY__MC_SEL0__SHIFT 0x0
10455#define TCC_REDUNDANCY__MC_SEL1__SHIFT 0x1
10456#define TCC_REDUNDANCY__MC_SEL0_MASK 0x00000001L
10457#define TCC_REDUNDANCY__MC_SEL1_MASK 0x00000002L
10458//TCC_EXE_DISABLE
10459#define TCC_EXE_DISABLE__EXE_DISABLE__SHIFT 0x1
10460#define TCC_EXE_DISABLE__EXE_DISABLE_MASK 0x00000002L
10461//TCC_DSM_CNTL
10462#define TCC_DSM_CNTL__CACHE_DATA_IRRITATOR_DATA_SEL__SHIFT 0x0
10463#define TCC_DSM_CNTL__CACHE_DATA_IRRITATOR_SINGLE_WRITE__SHIFT 0x2
10464#define TCC_DSM_CNTL__CACHE_DATA_BANK_0_1_IRRITATOR_DATA_SEL__SHIFT 0x3
10465#define TCC_DSM_CNTL__CACHE_DATA_BANK_0_1_IRRITATOR_SINGLE_WRITE__SHIFT 0x5
10466#define TCC_DSM_CNTL__CACHE_DATA_BANK_1_0_IRRITATOR_DATA_SEL__SHIFT 0x6
10467#define TCC_DSM_CNTL__CACHE_DATA_BANK_1_0_IRRITATOR_SINGLE_WRITE__SHIFT 0x8
10468#define TCC_DSM_CNTL__CACHE_DATA_BANK_1_1_IRRITATOR_DATA_SEL__SHIFT 0x9
10469#define TCC_DSM_CNTL__CACHE_DATA_BANK_1_1_IRRITATOR_SINGLE_WRITE__SHIFT 0xb
10470#define TCC_DSM_CNTL__CACHE_DIRTY_BANK_0_IRRITATOR_DATA_SEL__SHIFT 0xc
10471#define TCC_DSM_CNTL__CACHE_DIRTY_BANK_0_IRRITATOR_SINGLE_WRITE__SHIFT 0xe
10472#define TCC_DSM_CNTL__CACHE_DIRTY_BANK_1_IRRITATOR_DATA_SEL__SHIFT 0xf
10473#define TCC_DSM_CNTL__CACHE_DIRTY_BANK_1_IRRITATOR_SINGLE_WRITE__SHIFT 0x11
10474#define TCC_DSM_CNTL__HIGH_RATE_TAG_IRRITATOR_DATA_SEL__SHIFT 0x12
10475#define TCC_DSM_CNTL__HIGH_RATE_TAG_IRRITATOR_SINGLE_WRITE__SHIFT 0x14
10476#define TCC_DSM_CNTL__LOW_RATE_TAG_IRRITATOR_DATA_SEL__SHIFT 0x15
10477#define TCC_DSM_CNTL__LOW_RATE_TAG_IRRITATOR_SINGLE_WRITE__SHIFT 0x17
10478#define TCC_DSM_CNTL__IN_USE_DEC_IRRITATOR_DATA_SEL__SHIFT 0x18
10479#define TCC_DSM_CNTL__IN_USE_DEC_IRRITATOR_SINGLE_WRITE__SHIFT 0x1a
10480#define TCC_DSM_CNTL__IN_USE_TRANSFER_IRRITATOR_DATA_SEL__SHIFT 0x1b
10481#define TCC_DSM_CNTL__IN_USE_TRANSFER_IRRITATOR_SINGLE_WRITE__SHIFT 0x1d
10482#define TCC_DSM_CNTL__CACHE_DATA_IRRITATOR_DATA_SEL_MASK 0x00000003L
10483#define TCC_DSM_CNTL__CACHE_DATA_IRRITATOR_SINGLE_WRITE_MASK 0x00000004L
10484#define TCC_DSM_CNTL__CACHE_DATA_BANK_0_1_IRRITATOR_DATA_SEL_MASK 0x00000018L
10485#define TCC_DSM_CNTL__CACHE_DATA_BANK_0_1_IRRITATOR_SINGLE_WRITE_MASK 0x00000020L
10486#define TCC_DSM_CNTL__CACHE_DATA_BANK_1_0_IRRITATOR_DATA_SEL_MASK 0x000000C0L
10487#define TCC_DSM_CNTL__CACHE_DATA_BANK_1_0_IRRITATOR_SINGLE_WRITE_MASK 0x00000100L
10488#define TCC_DSM_CNTL__CACHE_DATA_BANK_1_1_IRRITATOR_DATA_SEL_MASK 0x00000600L
10489#define TCC_DSM_CNTL__CACHE_DATA_BANK_1_1_IRRITATOR_SINGLE_WRITE_MASK 0x00000800L
10490#define TCC_DSM_CNTL__CACHE_DIRTY_BANK_0_IRRITATOR_DATA_SEL_MASK 0x00003000L
10491#define TCC_DSM_CNTL__CACHE_DIRTY_BANK_0_IRRITATOR_SINGLE_WRITE_MASK 0x00004000L
10492#define TCC_DSM_CNTL__CACHE_DIRTY_BANK_1_IRRITATOR_DATA_SEL_MASK 0x00018000L
10493#define TCC_DSM_CNTL__CACHE_DIRTY_BANK_1_IRRITATOR_SINGLE_WRITE_MASK 0x00020000L
10494#define TCC_DSM_CNTL__HIGH_RATE_TAG_IRRITATOR_DATA_SEL_MASK 0x000C0000L
10495#define TCC_DSM_CNTL__HIGH_RATE_TAG_IRRITATOR_SINGLE_WRITE_MASK 0x00100000L
10496#define TCC_DSM_CNTL__LOW_RATE_TAG_IRRITATOR_DATA_SEL_MASK 0x00600000L
10497#define TCC_DSM_CNTL__LOW_RATE_TAG_IRRITATOR_SINGLE_WRITE_MASK 0x00800000L
10498#define TCC_DSM_CNTL__IN_USE_DEC_IRRITATOR_DATA_SEL_MASK 0x03000000L
10499#define TCC_DSM_CNTL__IN_USE_DEC_IRRITATOR_SINGLE_WRITE_MASK 0x04000000L
10500#define TCC_DSM_CNTL__IN_USE_TRANSFER_IRRITATOR_DATA_SEL_MASK 0x18000000L
10501#define TCC_DSM_CNTL__IN_USE_TRANSFER_IRRITATOR_SINGLE_WRITE_MASK 0x20000000L
10502//TCC_DSM_CNTLA
10503#define TCC_DSM_CNTLA__SRC_FIFO_IRRITATOR_DATA_SEL__SHIFT 0x0
10504#define TCC_DSM_CNTLA__SRC_FIFO_IRRITATOR_SINGLE_WRITE__SHIFT 0x2
10505#define TCC_DSM_CNTLA__UC_ATOMIC_FIFO_IRRITATOR_DATA_SEL__SHIFT 0x3
10506#define TCC_DSM_CNTLA__UC_ATOMIC_FIFO_IRRITATOR_SINGLE_WRITE__SHIFT 0x5
10507#define TCC_DSM_CNTLA__WRITE_RETURN_IRRITATOR_DATA_SEL__SHIFT 0x6
10508#define TCC_DSM_CNTLA__WRITE_RETURN_IRRITATOR_SINGLE_WRITE__SHIFT 0x8
10509#define TCC_DSM_CNTLA__WRITE_CACHE_READ_IRRITATOR_DATA_SEL__SHIFT 0x9
10510#define TCC_DSM_CNTLA__WRITE_CACHE_READ_IRRITATOR_SINGLE_WRITE__SHIFT 0xb
10511#define TCC_DSM_CNTLA__SRC_FIFO_NEXT_RAM_IRRITATOR_DATA_SEL__SHIFT 0xc
10512#define TCC_DSM_CNTLA__SRC_FIFO_NEXT_RAM_IRRITATOR_SINGLE_WRITE__SHIFT 0xe
10513#define TCC_DSM_CNTLA__LATENCY_FIFO_NEXT_RAM_IRRITATOR_DATA_SEL__SHIFT 0xf
10514#define TCC_DSM_CNTLA__LATENCY_FIFO_NEXT_RAM_IRRITATOR_SINGLE_WRITE__SHIFT 0x11
10515#define TCC_DSM_CNTLA__CACHE_TAG_PROBE_FIFO_IRRITATOR_DATA_SEL__SHIFT 0x12
10516#define TCC_DSM_CNTLA__CACHE_TAG_PROBE_FIFO_IRRITATOR_SINGLE_WRITE__SHIFT 0x14
10517#define TCC_DSM_CNTLA__LATENCY_FIFO_IRRITATOR_DATA_SEL__SHIFT 0x15
10518#define TCC_DSM_CNTLA__LATENCY_FIFO_IRRITATOR_SINGLE_WRITE__SHIFT 0x17
10519#define TCC_DSM_CNTLA__RETURN_DATA_IRRITATOR_DATA_SEL__SHIFT 0x18
10520#define TCC_DSM_CNTLA__RETURN_DATA_IRRITATOR_SINGLE_WRITE__SHIFT 0x1a
10521#define TCC_DSM_CNTLA__RETURN_CONTROL_IRRITATOR_DATA_SEL__SHIFT 0x1b
10522#define TCC_DSM_CNTLA__RETURN_CONTROL_IRRITATOR_SINGLE_WRITE__SHIFT 0x1d
10523#define TCC_DSM_CNTLA__SRC_FIFO_IRRITATOR_DATA_SEL_MASK 0x00000003L
10524#define TCC_DSM_CNTLA__SRC_FIFO_IRRITATOR_SINGLE_WRITE_MASK 0x00000004L
10525#define TCC_DSM_CNTLA__UC_ATOMIC_FIFO_IRRITATOR_DATA_SEL_MASK 0x00000018L
10526#define TCC_DSM_CNTLA__UC_ATOMIC_FIFO_IRRITATOR_SINGLE_WRITE_MASK 0x00000020L
10527#define TCC_DSM_CNTLA__WRITE_RETURN_IRRITATOR_DATA_SEL_MASK 0x000000C0L
10528#define TCC_DSM_CNTLA__WRITE_RETURN_IRRITATOR_SINGLE_WRITE_MASK 0x00000100L
10529#define TCC_DSM_CNTLA__WRITE_CACHE_READ_IRRITATOR_DATA_SEL_MASK 0x00000600L
10530#define TCC_DSM_CNTLA__WRITE_CACHE_READ_IRRITATOR_SINGLE_WRITE_MASK 0x00000800L
10531#define TCC_DSM_CNTLA__SRC_FIFO_NEXT_RAM_IRRITATOR_DATA_SEL_MASK 0x00003000L
10532#define TCC_DSM_CNTLA__SRC_FIFO_NEXT_RAM_IRRITATOR_SINGLE_WRITE_MASK 0x00004000L
10533#define TCC_DSM_CNTLA__LATENCY_FIFO_NEXT_RAM_IRRITATOR_DATA_SEL_MASK 0x00018000L
10534#define TCC_DSM_CNTLA__LATENCY_FIFO_NEXT_RAM_IRRITATOR_SINGLE_WRITE_MASK 0x00020000L
10535#define TCC_DSM_CNTLA__CACHE_TAG_PROBE_FIFO_IRRITATOR_DATA_SEL_MASK 0x000C0000L
10536#define TCC_DSM_CNTLA__CACHE_TAG_PROBE_FIFO_IRRITATOR_SINGLE_WRITE_MASK 0x00100000L
10537#define TCC_DSM_CNTLA__LATENCY_FIFO_IRRITATOR_DATA_SEL_MASK 0x00600000L
10538#define TCC_DSM_CNTLA__LATENCY_FIFO_IRRITATOR_SINGLE_WRITE_MASK 0x00800000L
10539#define TCC_DSM_CNTLA__RETURN_DATA_IRRITATOR_DATA_SEL_MASK 0x03000000L
10540#define TCC_DSM_CNTLA__RETURN_DATA_IRRITATOR_SINGLE_WRITE_MASK 0x04000000L
10541#define TCC_DSM_CNTLA__RETURN_CONTROL_IRRITATOR_DATA_SEL_MASK 0x18000000L
10542#define TCC_DSM_CNTLA__RETURN_CONTROL_IRRITATOR_SINGLE_WRITE_MASK 0x20000000L
10543//TCC_DSM_CNTL2
10544#define TCC_DSM_CNTL2__CACHE_DATA_ENABLE_ERROR_INJECT__SHIFT 0x0
10545#define TCC_DSM_CNTL2__CACHE_DATA_SELECT_INJECT_DELAY__SHIFT 0x2
10546#define TCC_DSM_CNTL2__CACHE_DATA_BANK_0_1_ENABLE_ERROR_INJECT__SHIFT 0x3
10547#define TCC_DSM_CNTL2__CACHE_DATA_BANK_0_1_SELECT_INJECT_DELAY__SHIFT 0x5
10548#define TCC_DSM_CNTL2__CACHE_DATA_BANK_1_0_ENABLE_ERROR_INJECT__SHIFT 0x6
10549#define TCC_DSM_CNTL2__CACHE_DATA_BANK_1_0_SELECT_INJECT_DELAY__SHIFT 0x8
10550#define TCC_DSM_CNTL2__CACHE_DATA_BANK_1_1_ENABLE_ERROR_INJECT__SHIFT 0x9
10551#define TCC_DSM_CNTL2__CACHE_DATA_BANK_1_1_SELECT_INJECT_DELAY__SHIFT 0xb
10552#define TCC_DSM_CNTL2__CACHE_DIRTY_BANK_0_ENABLE_ERROR_INJECT__SHIFT 0xc
10553#define TCC_DSM_CNTL2__CACHE_DIRTY_BANK_0_SELECT_INJECT_DELAY__SHIFT 0xe
10554#define TCC_DSM_CNTL2__CACHE_DIRTY_BANK_1_ENABLE_ERROR_INJECT__SHIFT 0xf
10555#define TCC_DSM_CNTL2__CACHE_DIRTY_BANK_1_SELECT_INJECT_DELAY__SHIFT 0x11
10556#define TCC_DSM_CNTL2__HIGH_RATE_TAG_ENABLE_ERROR_INJECT__SHIFT 0x12
10557#define TCC_DSM_CNTL2__HIGH_RATE_TAG_SELECT_INJECT_DELAY__SHIFT 0x14
10558#define TCC_DSM_CNTL2__LOW_RATE_TAG_ENABLE_ERROR_INJECT__SHIFT 0x15
10559#define TCC_DSM_CNTL2__LOW_RATE_TAG_SELECT_INJECT_DELAY__SHIFT 0x17
10560#define TCC_DSM_CNTL2__INJECT_DELAY__SHIFT 0x1a
10561#define TCC_DSM_CNTL2__CACHE_DATA_ENABLE_ERROR_INJECT_MASK 0x00000003L
10562#define TCC_DSM_CNTL2__CACHE_DATA_SELECT_INJECT_DELAY_MASK 0x00000004L
10563#define TCC_DSM_CNTL2__CACHE_DATA_BANK_0_1_ENABLE_ERROR_INJECT_MASK 0x00000018L
10564#define TCC_DSM_CNTL2__CACHE_DATA_BANK_0_1_SELECT_INJECT_DELAY_MASK 0x00000020L
10565#define TCC_DSM_CNTL2__CACHE_DATA_BANK_1_0_ENABLE_ERROR_INJECT_MASK 0x000000C0L
10566#define TCC_DSM_CNTL2__CACHE_DATA_BANK_1_0_SELECT_INJECT_DELAY_MASK 0x00000100L
10567#define TCC_DSM_CNTL2__CACHE_DATA_BANK_1_1_ENABLE_ERROR_INJECT_MASK 0x00000600L
10568#define TCC_DSM_CNTL2__CACHE_DATA_BANK_1_1_SELECT_INJECT_DELAY_MASK 0x00000800L
10569#define TCC_DSM_CNTL2__CACHE_DIRTY_BANK_0_ENABLE_ERROR_INJECT_MASK 0x00003000L
10570#define TCC_DSM_CNTL2__CACHE_DIRTY_BANK_0_SELECT_INJECT_DELAY_MASK 0x00004000L
10571#define TCC_DSM_CNTL2__CACHE_DIRTY_BANK_1_ENABLE_ERROR_INJECT_MASK 0x00018000L
10572#define TCC_DSM_CNTL2__CACHE_DIRTY_BANK_1_SELECT_INJECT_DELAY_MASK 0x00020000L
10573#define TCC_DSM_CNTL2__HIGH_RATE_TAG_ENABLE_ERROR_INJECT_MASK 0x000C0000L
10574#define TCC_DSM_CNTL2__HIGH_RATE_TAG_SELECT_INJECT_DELAY_MASK 0x00100000L
10575#define TCC_DSM_CNTL2__LOW_RATE_TAG_ENABLE_ERROR_INJECT_MASK 0x00600000L
10576#define TCC_DSM_CNTL2__LOW_RATE_TAG_SELECT_INJECT_DELAY_MASK 0x00800000L
10577#define TCC_DSM_CNTL2__INJECT_DELAY_MASK 0xFC000000L
10578//TCC_DSM_CNTL2A
10579#define TCC_DSM_CNTL2A__IN_USE_DEC_ENABLE_ERROR_INJECT__SHIFT 0x0
10580#define TCC_DSM_CNTL2A__IN_USE_DEC_SELECT_INJECT_DELAY__SHIFT 0x2
10581#define TCC_DSM_CNTL2A__IN_USE_TRANSFER_ENABLE_ERROR_INJECT__SHIFT 0x3
10582#define TCC_DSM_CNTL2A__IN_USE_TRANSFER_SELECT_INJECT_DELAY__SHIFT 0x5
10583#define TCC_DSM_CNTL2A__RETURN_DATA_ENABLE_ERROR_INJECT__SHIFT 0x6
10584#define TCC_DSM_CNTL2A__RETURN_DATA_SELECT_INJECT_DELAY__SHIFT 0x8
10585#define TCC_DSM_CNTL2A__RETURN_CONTROL_ENABLE_ERROR_INJECT__SHIFT 0x9
10586#define TCC_DSM_CNTL2A__RETURN_CONTROL_SELECT_INJECT_DELAY__SHIFT 0xb
10587#define TCC_DSM_CNTL2A__UC_ATOMIC_FIFO_ENABLE_ERROR_INJECT__SHIFT 0xc
10588#define TCC_DSM_CNTL2A__UC_ATOMIC_FIFO_SELECT_INJECT_DELAY__SHIFT 0xe
10589#define TCC_DSM_CNTL2A__WRITE_RETURN_ENABLE_ERROR_INJECT__SHIFT 0xf
10590#define TCC_DSM_CNTL2A__WRITE_RETURN_SELECT_INJECT_DELAY__SHIFT 0x11
10591#define TCC_DSM_CNTL2A__WRITE_CACHE_READ_ENABLE_ERROR_INJECT__SHIFT 0x12
10592#define TCC_DSM_CNTL2A__WRITE_CACHE_READ_SELECT_INJECT_DELAY__SHIFT 0x14
10593#define TCC_DSM_CNTL2A__SRC_FIFO_ENABLE_ERROR_INJECT__SHIFT 0x15
10594#define TCC_DSM_CNTL2A__SRC_FIFO_SELECT_INJECT_DELAY__SHIFT 0x17
10595#define TCC_DSM_CNTL2A__SRC_FIFO_NEXT_RAM_ENABLE_ERROR_INJECT__SHIFT 0x18
10596#define TCC_DSM_CNTL2A__SRC_FIFO_NEXT_RAM_SELECT_INJECT_DELAY__SHIFT 0x1a
10597#define TCC_DSM_CNTL2A__CACHE_TAG_PROBE_FIFO_ENABLE_ERROR_INJECT__SHIFT 0x1b
10598#define TCC_DSM_CNTL2A__CACHE_TAG_PROBE_FIFO_SELECT_INJECT_DELAY__SHIFT 0x1d
10599#define TCC_DSM_CNTL2A__IN_USE_DEC_ENABLE_ERROR_INJECT_MASK 0x00000003L
10600#define TCC_DSM_CNTL2A__IN_USE_DEC_SELECT_INJECT_DELAY_MASK 0x00000004L
10601#define TCC_DSM_CNTL2A__IN_USE_TRANSFER_ENABLE_ERROR_INJECT_MASK 0x00000018L
10602#define TCC_DSM_CNTL2A__IN_USE_TRANSFER_SELECT_INJECT_DELAY_MASK 0x00000020L
10603#define TCC_DSM_CNTL2A__RETURN_DATA_ENABLE_ERROR_INJECT_MASK 0x000000C0L
10604#define TCC_DSM_CNTL2A__RETURN_DATA_SELECT_INJECT_DELAY_MASK 0x00000100L
10605#define TCC_DSM_CNTL2A__RETURN_CONTROL_ENABLE_ERROR_INJECT_MASK 0x00000600L
10606#define TCC_DSM_CNTL2A__RETURN_CONTROL_SELECT_INJECT_DELAY_MASK 0x00000800L
10607#define TCC_DSM_CNTL2A__UC_ATOMIC_FIFO_ENABLE_ERROR_INJECT_MASK 0x00003000L
10608#define TCC_DSM_CNTL2A__UC_ATOMIC_FIFO_SELECT_INJECT_DELAY_MASK 0x00004000L
10609#define TCC_DSM_CNTL2A__WRITE_RETURN_ENABLE_ERROR_INJECT_MASK 0x00018000L
10610#define TCC_DSM_CNTL2A__WRITE_RETURN_SELECT_INJECT_DELAY_MASK 0x00020000L
10611#define TCC_DSM_CNTL2A__WRITE_CACHE_READ_ENABLE_ERROR_INJECT_MASK 0x000C0000L
10612#define TCC_DSM_CNTL2A__WRITE_CACHE_READ_SELECT_INJECT_DELAY_MASK 0x00100000L
10613#define TCC_DSM_CNTL2A__SRC_FIFO_ENABLE_ERROR_INJECT_MASK 0x00600000L
10614#define TCC_DSM_CNTL2A__SRC_FIFO_SELECT_INJECT_DELAY_MASK 0x00800000L
10615#define TCC_DSM_CNTL2A__SRC_FIFO_NEXT_RAM_ENABLE_ERROR_INJECT_MASK 0x03000000L
10616#define TCC_DSM_CNTL2A__SRC_FIFO_NEXT_RAM_SELECT_INJECT_DELAY_MASK 0x04000000L
10617#define TCC_DSM_CNTL2A__CACHE_TAG_PROBE_FIFO_ENABLE_ERROR_INJECT_MASK 0x18000000L
10618#define TCC_DSM_CNTL2A__CACHE_TAG_PROBE_FIFO_SELECT_INJECT_DELAY_MASK 0x20000000L
10619//TCC_DSM_CNTL2B
10620#define TCC_DSM_CNTL2B__LATENCY_FIFO_ENABLE_ERROR_INJECT__SHIFT 0x0
10621#define TCC_DSM_CNTL2B__LATENCY_FIFO_SELECT_INJECT_DELAY__SHIFT 0x2
10622#define TCC_DSM_CNTL2B__LATENCY_FIFO_NEXT_RAM_ENABLE_ERROR_INJECT__SHIFT 0x3
10623#define TCC_DSM_CNTL2B__LATENCY_FIFO_NEXT_RAM_SELECT_INJECT_DELAY__SHIFT 0x5
10624#define TCC_DSM_CNTL2B__LATENCY_FIFO_ENABLE_ERROR_INJECT_MASK 0x00000003L
10625#define TCC_DSM_CNTL2B__LATENCY_FIFO_SELECT_INJECT_DELAY_MASK 0x00000004L
10626#define TCC_DSM_CNTL2B__LATENCY_FIFO_NEXT_RAM_ENABLE_ERROR_INJECT_MASK 0x00000018L
10627#define TCC_DSM_CNTL2B__LATENCY_FIFO_NEXT_RAM_SELECT_INJECT_DELAY_MASK 0x00000020L
10628//TCC_WBINVL2
10629#define TCC_WBINVL2__DONE__SHIFT 0x4
10630#define TCC_WBINVL2__DONE_MASK 0x00000010L
10631//TCC_SOFT_RESET
10632#define TCC_SOFT_RESET__HALT_FOR_RESET__SHIFT 0x0
10633#define TCC_SOFT_RESET__HALT_FOR_RESET_MASK 0x00000001L
10634//TCA_CTRL
10635#define TCA_CTRL__HOLE_TIMEOUT__SHIFT 0x0
10636#define TCA_CTRL__RB_STILL_4_PHASE__SHIFT 0x4
10637#define TCA_CTRL__RB_AS_TCI__SHIFT 0x5
10638#define TCA_CTRL__DISABLE_UTCL2_PRIORITY__SHIFT 0x6
10639#define TCA_CTRL__DISABLE_RB_ONLY_TCA_ARBITER__SHIFT 0x7
10640#define TCA_CTRL__HOLE_TIMEOUT_MASK 0x0000000FL
10641#define TCA_CTRL__RB_STILL_4_PHASE_MASK 0x00000010L
10642#define TCA_CTRL__RB_AS_TCI_MASK 0x00000020L
10643#define TCA_CTRL__DISABLE_UTCL2_PRIORITY_MASK 0x00000040L
10644#define TCA_CTRL__DISABLE_RB_ONLY_TCA_ARBITER_MASK 0x00000080L
10645//TCA_BURST_MASK
10646#define TCA_BURST_MASK__ADDR_MASK__SHIFT 0x0
10647#define TCA_BURST_MASK__ADDR_MASK_MASK 0xFFFFFFFFL
10648//TCA_BURST_CTRL
10649#define TCA_BURST_CTRL__MAX_BURST__SHIFT 0x0
10650#define TCA_BURST_CTRL__RB_DISABLE__SHIFT 0x3
10651#define TCA_BURST_CTRL__TCP_DISABLE__SHIFT 0x4
10652#define TCA_BURST_CTRL__SQC_DISABLE__SHIFT 0x5
10653#define TCA_BURST_CTRL__CPF_DISABLE__SHIFT 0x6
10654#define TCA_BURST_CTRL__CPG_DISABLE__SHIFT 0x7
10655#define TCA_BURST_CTRL__IA_DISABLE__SHIFT 0x8
10656#define TCA_BURST_CTRL__WD_DISABLE__SHIFT 0x9
10657#define TCA_BURST_CTRL__SQG_DISABLE__SHIFT 0xa
10658#define TCA_BURST_CTRL__UTCL2_DISABLE__SHIFT 0xb
10659#define TCA_BURST_CTRL__TPI_DISABLE__SHIFT 0xc
10660#define TCA_BURST_CTRL__RLC_DISABLE__SHIFT 0xd
10661#define TCA_BURST_CTRL__PA_DISABLE__SHIFT 0xe
10662#define TCA_BURST_CTRL__MAX_BURST_MASK 0x00000007L
10663#define TCA_BURST_CTRL__RB_DISABLE_MASK 0x00000008L
10664#define TCA_BURST_CTRL__TCP_DISABLE_MASK 0x00000010L
10665#define TCA_BURST_CTRL__SQC_DISABLE_MASK 0x00000020L
10666#define TCA_BURST_CTRL__CPF_DISABLE_MASK 0x00000040L
10667#define TCA_BURST_CTRL__CPG_DISABLE_MASK 0x00000080L
10668#define TCA_BURST_CTRL__IA_DISABLE_MASK 0x00000100L
10669#define TCA_BURST_CTRL__WD_DISABLE_MASK 0x00000200L
10670#define TCA_BURST_CTRL__SQG_DISABLE_MASK 0x00000400L
10671#define TCA_BURST_CTRL__UTCL2_DISABLE_MASK 0x00000800L
10672#define TCA_BURST_CTRL__TPI_DISABLE_MASK 0x00001000L
10673#define TCA_BURST_CTRL__RLC_DISABLE_MASK 0x00002000L
10674#define TCA_BURST_CTRL__PA_DISABLE_MASK 0x00004000L
10675//TCA_DSM_CNTL
10676#define TCA_DSM_CNTL__HOLE_FIFO_SED_IRRITATOR_DATA_SEL__SHIFT 0x0
10677#define TCA_DSM_CNTL__HOLE_FIFO_SED_IRRITATOR_SINGLE_WRITE__SHIFT 0x2
10678#define TCA_DSM_CNTL__REQ_FIFO_SED_IRRITATOR_DATA_SEL__SHIFT 0x3
10679#define TCA_DSM_CNTL__REQ_FIFO_SED_IRRITATOR_SINGLE_WRITE__SHIFT 0x5
10680#define TCA_DSM_CNTL__HOLE_FIFO_SED_IRRITATOR_DATA_SEL_MASK 0x00000003L
10681#define TCA_DSM_CNTL__HOLE_FIFO_SED_IRRITATOR_SINGLE_WRITE_MASK 0x00000004L
10682#define TCA_DSM_CNTL__REQ_FIFO_SED_IRRITATOR_DATA_SEL_MASK 0x00000018L
10683#define TCA_DSM_CNTL__REQ_FIFO_SED_IRRITATOR_SINGLE_WRITE_MASK 0x00000020L
10684//TCA_DSM_CNTL2
10685#define TCA_DSM_CNTL2__HOLE_FIFO_SED_ENABLE_ERROR_INJECT__SHIFT 0x0
10686#define TCA_DSM_CNTL2__HOLE_FIFO_SED_SELECT_INJECT_DELAY__SHIFT 0x2
10687#define TCA_DSM_CNTL2__REQ_FIFO_SED_ENABLE_ERROR_INJECT__SHIFT 0x3
10688#define TCA_DSM_CNTL2__REQ_FIFO_SED_SELECT_INJECT_DELAY__SHIFT 0x5
10689#define TCA_DSM_CNTL2__INJECT_DELAY__SHIFT 0x1a
10690#define TCA_DSM_CNTL2__HOLE_FIFO_SED_ENABLE_ERROR_INJECT_MASK 0x00000003L
10691#define TCA_DSM_CNTL2__HOLE_FIFO_SED_SELECT_INJECT_DELAY_MASK 0x00000004L
10692#define TCA_DSM_CNTL2__REQ_FIFO_SED_ENABLE_ERROR_INJECT_MASK 0x00000018L
10693#define TCA_DSM_CNTL2__REQ_FIFO_SED_SELECT_INJECT_DELAY_MASK 0x00000020L
10694#define TCA_DSM_CNTL2__INJECT_DELAY_MASK 0xFC000000L
10695
10696
10697// addressBlock: gc_shdec
10698//SPI_SHADER_PGM_RSRC3_PS
10699#define SPI_SHADER_PGM_RSRC3_PS__CU_EN__SHIFT 0x0
10700#define SPI_SHADER_PGM_RSRC3_PS__WAVE_LIMIT__SHIFT 0x10
10701#define SPI_SHADER_PGM_RSRC3_PS__LOCK_LOW_THRESHOLD__SHIFT 0x16
10702#define SPI_SHADER_PGM_RSRC3_PS__SIMD_DISABLE__SHIFT 0x1a
10703#define SPI_SHADER_PGM_RSRC3_PS__CU_EN_MASK 0x0000FFFFL
10704#define SPI_SHADER_PGM_RSRC3_PS__WAVE_LIMIT_MASK 0x003F0000L
10705#define SPI_SHADER_PGM_RSRC3_PS__LOCK_LOW_THRESHOLD_MASK 0x03C00000L
10706#define SPI_SHADER_PGM_RSRC3_PS__SIMD_DISABLE_MASK 0x3C000000L
10707//SPI_SHADER_PGM_LO_PS
10708#define SPI_SHADER_PGM_LO_PS__MEM_BASE__SHIFT 0x0
10709#define SPI_SHADER_PGM_LO_PS__MEM_BASE_MASK 0xFFFFFFFFL
10710//SPI_SHADER_PGM_HI_PS
10711#define SPI_SHADER_PGM_HI_PS__MEM_BASE__SHIFT 0x0
10712#define SPI_SHADER_PGM_HI_PS__MEM_BASE_MASK 0xFFL
10713//SPI_SHADER_PGM_RSRC1_PS
10714#define SPI_SHADER_PGM_RSRC1_PS__VGPRS__SHIFT 0x0
10715#define SPI_SHADER_PGM_RSRC1_PS__SGPRS__SHIFT 0x6
10716#define SPI_SHADER_PGM_RSRC1_PS__PRIORITY__SHIFT 0xa
10717#define SPI_SHADER_PGM_RSRC1_PS__FLOAT_MODE__SHIFT 0xc
10718#define SPI_SHADER_PGM_RSRC1_PS__PRIV__SHIFT 0x14
10719#define SPI_SHADER_PGM_RSRC1_PS__DX10_CLAMP__SHIFT 0x15
10720#define SPI_SHADER_PGM_RSRC1_PS__DEBUG_MODE__SHIFT 0x16
10721#define SPI_SHADER_PGM_RSRC1_PS__IEEE_MODE__SHIFT 0x17
10722#define SPI_SHADER_PGM_RSRC1_PS__CU_GROUP_DISABLE__SHIFT 0x18
10723#define SPI_SHADER_PGM_RSRC1_PS__CDBG_USER__SHIFT 0x1c
10724#define SPI_SHADER_PGM_RSRC1_PS__FP16_OVFL__SHIFT 0x1d
10725#define SPI_SHADER_PGM_RSRC1_PS__VGPRS_MASK 0x0000003FL
10726#define SPI_SHADER_PGM_RSRC1_PS__SGPRS_MASK 0x000003C0L
10727#define SPI_SHADER_PGM_RSRC1_PS__PRIORITY_MASK 0x00000C00L
10728#define SPI_SHADER_PGM_RSRC1_PS__FLOAT_MODE_MASK 0x000FF000L
10729#define SPI_SHADER_PGM_RSRC1_PS__PRIV_MASK 0x00100000L
10730#define SPI_SHADER_PGM_RSRC1_PS__DX10_CLAMP_MASK 0x00200000L
10731#define SPI_SHADER_PGM_RSRC1_PS__DEBUG_MODE_MASK 0x00400000L
10732#define SPI_SHADER_PGM_RSRC1_PS__IEEE_MODE_MASK 0x00800000L
10733#define SPI_SHADER_PGM_RSRC1_PS__CU_GROUP_DISABLE_MASK 0x01000000L
10734#define SPI_SHADER_PGM_RSRC1_PS__CDBG_USER_MASK 0x10000000L
10735#define SPI_SHADER_PGM_RSRC1_PS__FP16_OVFL_MASK 0x20000000L
10736//SPI_SHADER_PGM_RSRC2_PS
10737#define SPI_SHADER_PGM_RSRC2_PS__SCRATCH_EN__SHIFT 0x0
10738#define SPI_SHADER_PGM_RSRC2_PS__USER_SGPR__SHIFT 0x1
10739#define SPI_SHADER_PGM_RSRC2_PS__TRAP_PRESENT__SHIFT 0x6
10740#define SPI_SHADER_PGM_RSRC2_PS__WAVE_CNT_EN__SHIFT 0x7
10741#define SPI_SHADER_PGM_RSRC2_PS__EXTRA_LDS_SIZE__SHIFT 0x8
10742#define SPI_SHADER_PGM_RSRC2_PS__EXCP_EN__SHIFT 0x10
10743#define SPI_SHADER_PGM_RSRC2_PS__LOAD_COLLISION_WAVEID__SHIFT 0x19
10744#define SPI_SHADER_PGM_RSRC2_PS__LOAD_INTRAWAVE_COLLISION__SHIFT 0x1a
10745#define SPI_SHADER_PGM_RSRC2_PS__SKIP_USGPR0__SHIFT 0x1b
10746#define SPI_SHADER_PGM_RSRC2_PS__USER_SGPR_MSB__SHIFT 0x1c
10747#define SPI_SHADER_PGM_RSRC2_PS__SCRATCH_EN_MASK 0x00000001L
10748#define SPI_SHADER_PGM_RSRC2_PS__USER_SGPR_MASK 0x0000003EL
10749#define SPI_SHADER_PGM_RSRC2_PS__TRAP_PRESENT_MASK 0x00000040L
10750#define SPI_SHADER_PGM_RSRC2_PS__WAVE_CNT_EN_MASK 0x00000080L
10751#define SPI_SHADER_PGM_RSRC2_PS__EXTRA_LDS_SIZE_MASK 0x0000FF00L
10752#define SPI_SHADER_PGM_RSRC2_PS__EXCP_EN_MASK 0x01FF0000L
10753#define SPI_SHADER_PGM_RSRC2_PS__LOAD_COLLISION_WAVEID_MASK 0x02000000L
10754#define SPI_SHADER_PGM_RSRC2_PS__LOAD_INTRAWAVE_COLLISION_MASK 0x04000000L
10755#define SPI_SHADER_PGM_RSRC2_PS__SKIP_USGPR0_MASK 0x08000000L
10756#define SPI_SHADER_PGM_RSRC2_PS__USER_SGPR_MSB_MASK 0x10000000L
10757//SPI_SHADER_USER_DATA_PS_0
10758#define SPI_SHADER_USER_DATA_PS_0__DATA__SHIFT 0x0
10759#define SPI_SHADER_USER_DATA_PS_0__DATA_MASK 0xFFFFFFFFL
10760//SPI_SHADER_USER_DATA_PS_1
10761#define SPI_SHADER_USER_DATA_PS_1__DATA__SHIFT 0x0
10762#define SPI_SHADER_USER_DATA_PS_1__DATA_MASK 0xFFFFFFFFL
10763//SPI_SHADER_USER_DATA_PS_2
10764#define SPI_SHADER_USER_DATA_PS_2__DATA__SHIFT 0x0
10765#define SPI_SHADER_USER_DATA_PS_2__DATA_MASK 0xFFFFFFFFL
10766//SPI_SHADER_USER_DATA_PS_3
10767#define SPI_SHADER_USER_DATA_PS_3__DATA__SHIFT 0x0
10768#define SPI_SHADER_USER_DATA_PS_3__DATA_MASK 0xFFFFFFFFL
10769//SPI_SHADER_USER_DATA_PS_4
10770#define SPI_SHADER_USER_DATA_PS_4__DATA__SHIFT 0x0
10771#define SPI_SHADER_USER_DATA_PS_4__DATA_MASK 0xFFFFFFFFL
10772//SPI_SHADER_USER_DATA_PS_5
10773#define SPI_SHADER_USER_DATA_PS_5__DATA__SHIFT 0x0
10774#define SPI_SHADER_USER_DATA_PS_5__DATA_MASK 0xFFFFFFFFL
10775//SPI_SHADER_USER_DATA_PS_6
10776#define SPI_SHADER_USER_DATA_PS_6__DATA__SHIFT 0x0
10777#define SPI_SHADER_USER_DATA_PS_6__DATA_MASK 0xFFFFFFFFL
10778//SPI_SHADER_USER_DATA_PS_7
10779#define SPI_SHADER_USER_DATA_PS_7__DATA__SHIFT 0x0
10780#define SPI_SHADER_USER_DATA_PS_7__DATA_MASK 0xFFFFFFFFL
10781//SPI_SHADER_USER_DATA_PS_8
10782#define SPI_SHADER_USER_DATA_PS_8__DATA__SHIFT 0x0
10783#define SPI_SHADER_USER_DATA_PS_8__DATA_MASK 0xFFFFFFFFL
10784//SPI_SHADER_USER_DATA_PS_9
10785#define SPI_SHADER_USER_DATA_PS_9__DATA__SHIFT 0x0
10786#define SPI_SHADER_USER_DATA_PS_9__DATA_MASK 0xFFFFFFFFL
10787//SPI_SHADER_USER_DATA_PS_10
10788#define SPI_SHADER_USER_DATA_PS_10__DATA__SHIFT 0x0
10789#define SPI_SHADER_USER_DATA_PS_10__DATA_MASK 0xFFFFFFFFL
10790//SPI_SHADER_USER_DATA_PS_11
10791#define SPI_SHADER_USER_DATA_PS_11__DATA__SHIFT 0x0
10792#define SPI_SHADER_USER_DATA_PS_11__DATA_MASK 0xFFFFFFFFL
10793//SPI_SHADER_USER_DATA_PS_12
10794#define SPI_SHADER_USER_DATA_PS_12__DATA__SHIFT 0x0
10795#define SPI_SHADER_USER_DATA_PS_12__DATA_MASK 0xFFFFFFFFL
10796//SPI_SHADER_USER_DATA_PS_13
10797#define SPI_SHADER_USER_DATA_PS_13__DATA__SHIFT 0x0
10798#define SPI_SHADER_USER_DATA_PS_13__DATA_MASK 0xFFFFFFFFL
10799//SPI_SHADER_USER_DATA_PS_14
10800#define SPI_SHADER_USER_DATA_PS_14__DATA__SHIFT 0x0
10801#define SPI_SHADER_USER_DATA_PS_14__DATA_MASK 0xFFFFFFFFL
10802//SPI_SHADER_USER_DATA_PS_15
10803#define SPI_SHADER_USER_DATA_PS_15__DATA__SHIFT 0x0
10804#define SPI_SHADER_USER_DATA_PS_15__DATA_MASK 0xFFFFFFFFL
10805//SPI_SHADER_USER_DATA_PS_16
10806#define SPI_SHADER_USER_DATA_PS_16__DATA__SHIFT 0x0
10807#define SPI_SHADER_USER_DATA_PS_16__DATA_MASK 0xFFFFFFFFL
10808//SPI_SHADER_USER_DATA_PS_17
10809#define SPI_SHADER_USER_DATA_PS_17__DATA__SHIFT 0x0
10810#define SPI_SHADER_USER_DATA_PS_17__DATA_MASK 0xFFFFFFFFL
10811//SPI_SHADER_USER_DATA_PS_18
10812#define SPI_SHADER_USER_DATA_PS_18__DATA__SHIFT 0x0
10813#define SPI_SHADER_USER_DATA_PS_18__DATA_MASK 0xFFFFFFFFL
10814//SPI_SHADER_USER_DATA_PS_19
10815#define SPI_SHADER_USER_DATA_PS_19__DATA__SHIFT 0x0
10816#define SPI_SHADER_USER_DATA_PS_19__DATA_MASK 0xFFFFFFFFL
10817//SPI_SHADER_USER_DATA_PS_20
10818#define SPI_SHADER_USER_DATA_PS_20__DATA__SHIFT 0x0
10819#define SPI_SHADER_USER_DATA_PS_20__DATA_MASK 0xFFFFFFFFL
10820//SPI_SHADER_USER_DATA_PS_21
10821#define SPI_SHADER_USER_DATA_PS_21__DATA__SHIFT 0x0
10822#define SPI_SHADER_USER_DATA_PS_21__DATA_MASK 0xFFFFFFFFL
10823//SPI_SHADER_USER_DATA_PS_22
10824#define SPI_SHADER_USER_DATA_PS_22__DATA__SHIFT 0x0
10825#define SPI_SHADER_USER_DATA_PS_22__DATA_MASK 0xFFFFFFFFL
10826//SPI_SHADER_USER_DATA_PS_23
10827#define SPI_SHADER_USER_DATA_PS_23__DATA__SHIFT 0x0
10828#define SPI_SHADER_USER_DATA_PS_23__DATA_MASK 0xFFFFFFFFL
10829//SPI_SHADER_USER_DATA_PS_24
10830#define SPI_SHADER_USER_DATA_PS_24__DATA__SHIFT 0x0
10831#define SPI_SHADER_USER_DATA_PS_24__DATA_MASK 0xFFFFFFFFL
10832//SPI_SHADER_USER_DATA_PS_25
10833#define SPI_SHADER_USER_DATA_PS_25__DATA__SHIFT 0x0
10834#define SPI_SHADER_USER_DATA_PS_25__DATA_MASK 0xFFFFFFFFL
10835//SPI_SHADER_USER_DATA_PS_26
10836#define SPI_SHADER_USER_DATA_PS_26__DATA__SHIFT 0x0
10837#define SPI_SHADER_USER_DATA_PS_26__DATA_MASK 0xFFFFFFFFL
10838//SPI_SHADER_USER_DATA_PS_27
10839#define SPI_SHADER_USER_DATA_PS_27__DATA__SHIFT 0x0
10840#define SPI_SHADER_USER_DATA_PS_27__DATA_MASK 0xFFFFFFFFL
10841//SPI_SHADER_USER_DATA_PS_28
10842#define SPI_SHADER_USER_DATA_PS_28__DATA__SHIFT 0x0
10843#define SPI_SHADER_USER_DATA_PS_28__DATA_MASK 0xFFFFFFFFL
10844//SPI_SHADER_USER_DATA_PS_29
10845#define SPI_SHADER_USER_DATA_PS_29__DATA__SHIFT 0x0
10846#define SPI_SHADER_USER_DATA_PS_29__DATA_MASK 0xFFFFFFFFL
10847//SPI_SHADER_USER_DATA_PS_30
10848#define SPI_SHADER_USER_DATA_PS_30__DATA__SHIFT 0x0
10849#define SPI_SHADER_USER_DATA_PS_30__DATA_MASK 0xFFFFFFFFL
10850//SPI_SHADER_USER_DATA_PS_31
10851#define SPI_SHADER_USER_DATA_PS_31__DATA__SHIFT 0x0
10852#define SPI_SHADER_USER_DATA_PS_31__DATA_MASK 0xFFFFFFFFL
10853//SPI_SHADER_PGM_RSRC3_VS
10854#define SPI_SHADER_PGM_RSRC3_VS__CU_EN__SHIFT 0x0
10855#define SPI_SHADER_PGM_RSRC3_VS__WAVE_LIMIT__SHIFT 0x10
10856#define SPI_SHADER_PGM_RSRC3_VS__LOCK_LOW_THRESHOLD__SHIFT 0x16
10857#define SPI_SHADER_PGM_RSRC3_VS__SIMD_DISABLE__SHIFT 0x1a
10858#define SPI_SHADER_PGM_RSRC3_VS__CU_EN_MASK 0x0000FFFFL
10859#define SPI_SHADER_PGM_RSRC3_VS__WAVE_LIMIT_MASK 0x003F0000L
10860#define SPI_SHADER_PGM_RSRC3_VS__LOCK_LOW_THRESHOLD_MASK 0x03C00000L
10861#define SPI_SHADER_PGM_RSRC3_VS__SIMD_DISABLE_MASK 0x3C000000L
10862//SPI_SHADER_LATE_ALLOC_VS
10863#define SPI_SHADER_LATE_ALLOC_VS__LIMIT__SHIFT 0x0
10864#define SPI_SHADER_LATE_ALLOC_VS__LIMIT_MASK 0x0000003FL
10865//SPI_SHADER_PGM_LO_VS
10866#define SPI_SHADER_PGM_LO_VS__MEM_BASE__SHIFT 0x0
10867#define SPI_SHADER_PGM_LO_VS__MEM_BASE_MASK 0xFFFFFFFFL
10868//SPI_SHADER_PGM_HI_VS
10869#define SPI_SHADER_PGM_HI_VS__MEM_BASE__SHIFT 0x0
10870#define SPI_SHADER_PGM_HI_VS__MEM_BASE_MASK 0xFFL
10871//SPI_SHADER_PGM_RSRC1_VS
10872#define SPI_SHADER_PGM_RSRC1_VS__VGPRS__SHIFT 0x0
10873#define SPI_SHADER_PGM_RSRC1_VS__SGPRS__SHIFT 0x6
10874#define SPI_SHADER_PGM_RSRC1_VS__PRIORITY__SHIFT 0xa
10875#define SPI_SHADER_PGM_RSRC1_VS__FLOAT_MODE__SHIFT 0xc
10876#define SPI_SHADER_PGM_RSRC1_VS__PRIV__SHIFT 0x14
10877#define SPI_SHADER_PGM_RSRC1_VS__DX10_CLAMP__SHIFT 0x15
10878#define SPI_SHADER_PGM_RSRC1_VS__DEBUG_MODE__SHIFT 0x16
10879#define SPI_SHADER_PGM_RSRC1_VS__IEEE_MODE__SHIFT 0x17
10880#define SPI_SHADER_PGM_RSRC1_VS__VGPR_COMP_CNT__SHIFT 0x18
10881#define SPI_SHADER_PGM_RSRC1_VS__CU_GROUP_ENABLE__SHIFT 0x1a
10882#define SPI_SHADER_PGM_RSRC1_VS__CDBG_USER__SHIFT 0x1e
10883#define SPI_SHADER_PGM_RSRC1_VS__FP16_OVFL__SHIFT 0x1f
10884#define SPI_SHADER_PGM_RSRC1_VS__VGPRS_MASK 0x0000003FL
10885#define SPI_SHADER_PGM_RSRC1_VS__SGPRS_MASK 0x000003C0L
10886#define SPI_SHADER_PGM_RSRC1_VS__PRIORITY_MASK 0x00000C00L
10887#define SPI_SHADER_PGM_RSRC1_VS__FLOAT_MODE_MASK 0x000FF000L
10888#define SPI_SHADER_PGM_RSRC1_VS__PRIV_MASK 0x00100000L
10889#define SPI_SHADER_PGM_RSRC1_VS__DX10_CLAMP_MASK 0x00200000L
10890#define SPI_SHADER_PGM_RSRC1_VS__DEBUG_MODE_MASK 0x00400000L
10891#define SPI_SHADER_PGM_RSRC1_VS__IEEE_MODE_MASK 0x00800000L
10892#define SPI_SHADER_PGM_RSRC1_VS__VGPR_COMP_CNT_MASK 0x03000000L
10893#define SPI_SHADER_PGM_RSRC1_VS__CU_GROUP_ENABLE_MASK 0x04000000L
10894#define SPI_SHADER_PGM_RSRC1_VS__CDBG_USER_MASK 0x40000000L
10895#define SPI_SHADER_PGM_RSRC1_VS__FP16_OVFL_MASK 0x80000000L
10896//SPI_SHADER_PGM_RSRC2_VS
10897#define SPI_SHADER_PGM_RSRC2_VS__SCRATCH_EN__SHIFT 0x0
10898#define SPI_SHADER_PGM_RSRC2_VS__USER_SGPR__SHIFT 0x1
10899#define SPI_SHADER_PGM_RSRC2_VS__TRAP_PRESENT__SHIFT 0x6
10900#define SPI_SHADER_PGM_RSRC2_VS__OC_LDS_EN__SHIFT 0x7
10901#define SPI_SHADER_PGM_RSRC2_VS__SO_BASE0_EN__SHIFT 0x8
10902#define SPI_SHADER_PGM_RSRC2_VS__SO_BASE1_EN__SHIFT 0x9
10903#define SPI_SHADER_PGM_RSRC2_VS__SO_BASE2_EN__SHIFT 0xa
10904#define SPI_SHADER_PGM_RSRC2_VS__SO_BASE3_EN__SHIFT 0xb
10905#define SPI_SHADER_PGM_RSRC2_VS__SO_EN__SHIFT 0xc
10906#define SPI_SHADER_PGM_RSRC2_VS__EXCP_EN__SHIFT 0xd
10907#define SPI_SHADER_PGM_RSRC2_VS__PC_BASE_EN__SHIFT 0x16
10908#define SPI_SHADER_PGM_RSRC2_VS__DISPATCH_DRAW_EN__SHIFT 0x18
10909#define SPI_SHADER_PGM_RSRC2_VS__SKIP_USGPR0__SHIFT 0x1b
10910#define SPI_SHADER_PGM_RSRC2_VS__USER_SGPR_MSB__SHIFT 0x1c
10911#define SPI_SHADER_PGM_RSRC2_VS__SCRATCH_EN_MASK 0x00000001L
10912#define SPI_SHADER_PGM_RSRC2_VS__USER_SGPR_MASK 0x0000003EL
10913#define SPI_SHADER_PGM_RSRC2_VS__TRAP_PRESENT_MASK 0x00000040L
10914#define SPI_SHADER_PGM_RSRC2_VS__OC_LDS_EN_MASK 0x00000080L
10915#define SPI_SHADER_PGM_RSRC2_VS__SO_BASE0_EN_MASK 0x00000100L
10916#define SPI_SHADER_PGM_RSRC2_VS__SO_BASE1_EN_MASK 0x00000200L
10917#define SPI_SHADER_PGM_RSRC2_VS__SO_BASE2_EN_MASK 0x00000400L
10918#define SPI_SHADER_PGM_RSRC2_VS__SO_BASE3_EN_MASK 0x00000800L
10919#define SPI_SHADER_PGM_RSRC2_VS__SO_EN_MASK 0x00001000L
10920#define SPI_SHADER_PGM_RSRC2_VS__EXCP_EN_MASK 0x003FE000L
10921#define SPI_SHADER_PGM_RSRC2_VS__PC_BASE_EN_MASK 0x00400000L
10922#define SPI_SHADER_PGM_RSRC2_VS__DISPATCH_DRAW_EN_MASK 0x01000000L
10923#define SPI_SHADER_PGM_RSRC2_VS__SKIP_USGPR0_MASK 0x08000000L
10924#define SPI_SHADER_PGM_RSRC2_VS__USER_SGPR_MSB_MASK 0x10000000L
10925//SPI_SHADER_USER_DATA_VS_0
10926#define SPI_SHADER_USER_DATA_VS_0__DATA__SHIFT 0x0
10927#define SPI_SHADER_USER_DATA_VS_0__DATA_MASK 0xFFFFFFFFL
10928//SPI_SHADER_USER_DATA_VS_1
10929#define SPI_SHADER_USER_DATA_VS_1__DATA__SHIFT 0x0
10930#define SPI_SHADER_USER_DATA_VS_1__DATA_MASK 0xFFFFFFFFL
10931//SPI_SHADER_USER_DATA_VS_2
10932#define SPI_SHADER_USER_DATA_VS_2__DATA__SHIFT 0x0
10933#define SPI_SHADER_USER_DATA_VS_2__DATA_MASK 0xFFFFFFFFL
10934//SPI_SHADER_USER_DATA_VS_3
10935#define SPI_SHADER_USER_DATA_VS_3__DATA__SHIFT 0x0
10936#define SPI_SHADER_USER_DATA_VS_3__DATA_MASK 0xFFFFFFFFL
10937//SPI_SHADER_USER_DATA_VS_4
10938#define SPI_SHADER_USER_DATA_VS_4__DATA__SHIFT 0x0
10939#define SPI_SHADER_USER_DATA_VS_4__DATA_MASK 0xFFFFFFFFL
10940//SPI_SHADER_USER_DATA_VS_5
10941#define SPI_SHADER_USER_DATA_VS_5__DATA__SHIFT 0x0
10942#define SPI_SHADER_USER_DATA_VS_5__DATA_MASK 0xFFFFFFFFL
10943//SPI_SHADER_USER_DATA_VS_6
10944#define SPI_SHADER_USER_DATA_VS_6__DATA__SHIFT 0x0
10945#define SPI_SHADER_USER_DATA_VS_6__DATA_MASK 0xFFFFFFFFL
10946//SPI_SHADER_USER_DATA_VS_7
10947#define SPI_SHADER_USER_DATA_VS_7__DATA__SHIFT 0x0
10948#define SPI_SHADER_USER_DATA_VS_7__DATA_MASK 0xFFFFFFFFL
10949//SPI_SHADER_USER_DATA_VS_8
10950#define SPI_SHADER_USER_DATA_VS_8__DATA__SHIFT 0x0
10951#define SPI_SHADER_USER_DATA_VS_8__DATA_MASK 0xFFFFFFFFL
10952//SPI_SHADER_USER_DATA_VS_9
10953#define SPI_SHADER_USER_DATA_VS_9__DATA__SHIFT 0x0
10954#define SPI_SHADER_USER_DATA_VS_9__DATA_MASK 0xFFFFFFFFL
10955//SPI_SHADER_USER_DATA_VS_10
10956#define SPI_SHADER_USER_DATA_VS_10__DATA__SHIFT 0x0
10957#define SPI_SHADER_USER_DATA_VS_10__DATA_MASK 0xFFFFFFFFL
10958//SPI_SHADER_USER_DATA_VS_11
10959#define SPI_SHADER_USER_DATA_VS_11__DATA__SHIFT 0x0
10960#define SPI_SHADER_USER_DATA_VS_11__DATA_MASK 0xFFFFFFFFL
10961//SPI_SHADER_USER_DATA_VS_12
10962#define SPI_SHADER_USER_DATA_VS_12__DATA__SHIFT 0x0
10963#define SPI_SHADER_USER_DATA_VS_12__DATA_MASK 0xFFFFFFFFL
10964//SPI_SHADER_USER_DATA_VS_13
10965#define SPI_SHADER_USER_DATA_VS_13__DATA__SHIFT 0x0
10966#define SPI_SHADER_USER_DATA_VS_13__DATA_MASK 0xFFFFFFFFL
10967//SPI_SHADER_USER_DATA_VS_14
10968#define SPI_SHADER_USER_DATA_VS_14__DATA__SHIFT 0x0
10969#define SPI_SHADER_USER_DATA_VS_14__DATA_MASK 0xFFFFFFFFL
10970//SPI_SHADER_USER_DATA_VS_15
10971#define SPI_SHADER_USER_DATA_VS_15__DATA__SHIFT 0x0
10972#define SPI_SHADER_USER_DATA_VS_15__DATA_MASK 0xFFFFFFFFL
10973//SPI_SHADER_USER_DATA_VS_16
10974#define SPI_SHADER_USER_DATA_VS_16__DATA__SHIFT 0x0
10975#define SPI_SHADER_USER_DATA_VS_16__DATA_MASK 0xFFFFFFFFL
10976//SPI_SHADER_USER_DATA_VS_17
10977#define SPI_SHADER_USER_DATA_VS_17__DATA__SHIFT 0x0
10978#define SPI_SHADER_USER_DATA_VS_17__DATA_MASK 0xFFFFFFFFL
10979//SPI_SHADER_USER_DATA_VS_18
10980#define SPI_SHADER_USER_DATA_VS_18__DATA__SHIFT 0x0
10981#define SPI_SHADER_USER_DATA_VS_18__DATA_MASK 0xFFFFFFFFL
10982//SPI_SHADER_USER_DATA_VS_19
10983#define SPI_SHADER_USER_DATA_VS_19__DATA__SHIFT 0x0
10984#define SPI_SHADER_USER_DATA_VS_19__DATA_MASK 0xFFFFFFFFL
10985//SPI_SHADER_USER_DATA_VS_20
10986#define SPI_SHADER_USER_DATA_VS_20__DATA__SHIFT 0x0
10987#define SPI_SHADER_USER_DATA_VS_20__DATA_MASK 0xFFFFFFFFL
10988//SPI_SHADER_USER_DATA_VS_21
10989#define SPI_SHADER_USER_DATA_VS_21__DATA__SHIFT 0x0
10990#define SPI_SHADER_USER_DATA_VS_21__DATA_MASK 0xFFFFFFFFL
10991//SPI_SHADER_USER_DATA_VS_22
10992#define SPI_SHADER_USER_DATA_VS_22__DATA__SHIFT 0x0
10993#define SPI_SHADER_USER_DATA_VS_22__DATA_MASK 0xFFFFFFFFL
10994//SPI_SHADER_USER_DATA_VS_23
10995#define SPI_SHADER_USER_DATA_VS_23__DATA__SHIFT 0x0
10996#define SPI_SHADER_USER_DATA_VS_23__DATA_MASK 0xFFFFFFFFL
10997//SPI_SHADER_USER_DATA_VS_24
10998#define SPI_SHADER_USER_DATA_VS_24__DATA__SHIFT 0x0
10999#define SPI_SHADER_USER_DATA_VS_24__DATA_MASK 0xFFFFFFFFL
11000//SPI_SHADER_USER_DATA_VS_25
11001#define SPI_SHADER_USER_DATA_VS_25__DATA__SHIFT 0x0
11002#define SPI_SHADER_USER_DATA_VS_25__DATA_MASK 0xFFFFFFFFL
11003//SPI_SHADER_USER_DATA_VS_26
11004#define SPI_SHADER_USER_DATA_VS_26__DATA__SHIFT 0x0
11005#define SPI_SHADER_USER_DATA_VS_26__DATA_MASK 0xFFFFFFFFL
11006//SPI_SHADER_USER_DATA_VS_27
11007#define SPI_SHADER_USER_DATA_VS_27__DATA__SHIFT 0x0
11008#define SPI_SHADER_USER_DATA_VS_27__DATA_MASK 0xFFFFFFFFL
11009//SPI_SHADER_USER_DATA_VS_28
11010#define SPI_SHADER_USER_DATA_VS_28__DATA__SHIFT 0x0
11011#define SPI_SHADER_USER_DATA_VS_28__DATA_MASK 0xFFFFFFFFL
11012//SPI_SHADER_USER_DATA_VS_29
11013#define SPI_SHADER_USER_DATA_VS_29__DATA__SHIFT 0x0
11014#define SPI_SHADER_USER_DATA_VS_29__DATA_MASK 0xFFFFFFFFL
11015//SPI_SHADER_USER_DATA_VS_30
11016#define SPI_SHADER_USER_DATA_VS_30__DATA__SHIFT 0x0
11017#define SPI_SHADER_USER_DATA_VS_30__DATA_MASK 0xFFFFFFFFL
11018//SPI_SHADER_USER_DATA_VS_31
11019#define SPI_SHADER_USER_DATA_VS_31__DATA__SHIFT 0x0
11020#define SPI_SHADER_USER_DATA_VS_31__DATA_MASK 0xFFFFFFFFL
11021//SPI_SHADER_PGM_RSRC2_GS_VS
11022#define SPI_SHADER_PGM_RSRC2_GS_VS__SCRATCH_EN__SHIFT 0x0
11023#define SPI_SHADER_PGM_RSRC2_GS_VS__USER_SGPR__SHIFT 0x1
11024#define SPI_SHADER_PGM_RSRC2_GS_VS__TRAP_PRESENT__SHIFT 0x6
11025#define SPI_SHADER_PGM_RSRC2_GS_VS__EXCP_EN__SHIFT 0x7
11026#define SPI_SHADER_PGM_RSRC2_GS_VS__VGPR_COMP_CNT__SHIFT 0x10
11027#define SPI_SHADER_PGM_RSRC2_GS_VS__OC_LDS_EN__SHIFT 0x12
11028#define SPI_SHADER_PGM_RSRC2_GS_VS__LDS_SIZE__SHIFT 0x13
11029#define SPI_SHADER_PGM_RSRC2_GS_VS__SKIP_USGPR0__SHIFT 0x1b
11030#define SPI_SHADER_PGM_RSRC2_GS_VS__USER_SGPR_MSB__SHIFT 0x1c
11031#define SPI_SHADER_PGM_RSRC2_GS_VS__SCRATCH_EN_MASK 0x00000001L
11032#define SPI_SHADER_PGM_RSRC2_GS_VS__USER_SGPR_MASK 0x0000003EL
11033#define SPI_SHADER_PGM_RSRC2_GS_VS__TRAP_PRESENT_MASK 0x00000040L
11034#define SPI_SHADER_PGM_RSRC2_GS_VS__EXCP_EN_MASK 0x0000FF80L
11035#define SPI_SHADER_PGM_RSRC2_GS_VS__VGPR_COMP_CNT_MASK 0x00030000L
11036#define SPI_SHADER_PGM_RSRC2_GS_VS__OC_LDS_EN_MASK 0x00040000L
11037#define SPI_SHADER_PGM_RSRC2_GS_VS__LDS_SIZE_MASK 0x07F80000L
11038#define SPI_SHADER_PGM_RSRC2_GS_VS__SKIP_USGPR0_MASK 0x08000000L
11039#define SPI_SHADER_PGM_RSRC2_GS_VS__USER_SGPR_MSB_MASK 0x10000000L
11040//SPI_SHADER_PGM_RSRC4_GS
11041#define SPI_SHADER_PGM_RSRC4_GS__GROUP_FIFO_DEPTH__SHIFT 0x0
11042#define SPI_SHADER_PGM_RSRC4_GS__SPI_SHADER_LATE_ALLOC_GS__SHIFT 0x7
11043#define SPI_SHADER_PGM_RSRC4_GS__GROUP_FIFO_DEPTH_MASK 0x0000007FL
11044#define SPI_SHADER_PGM_RSRC4_GS__SPI_SHADER_LATE_ALLOC_GS_MASK 0x00003F80L
11045//SPI_SHADER_USER_DATA_ADDR_LO_GS
11046#define SPI_SHADER_USER_DATA_ADDR_LO_GS__MEM_BASE__SHIFT 0x0
11047#define SPI_SHADER_USER_DATA_ADDR_LO_GS__MEM_BASE_MASK 0xFFFFFFFFL
11048//SPI_SHADER_USER_DATA_ADDR_HI_GS
11049#define SPI_SHADER_USER_DATA_ADDR_HI_GS__MEM_BASE__SHIFT 0x0
11050#define SPI_SHADER_USER_DATA_ADDR_HI_GS__MEM_BASE_MASK 0xFFFFFFFFL
11051//SPI_SHADER_PGM_LO_ES
11052#define SPI_SHADER_PGM_LO_ES__MEM_BASE__SHIFT 0x0
11053#define SPI_SHADER_PGM_LO_ES__MEM_BASE_MASK 0xFFFFFFFFL
11054//SPI_SHADER_PGM_HI_ES
11055#define SPI_SHADER_PGM_HI_ES__MEM_BASE__SHIFT 0x0
11056#define SPI_SHADER_PGM_HI_ES__MEM_BASE_MASK 0xFFL
11057//SPI_SHADER_PGM_RSRC3_GS
11058#define SPI_SHADER_PGM_RSRC3_GS__CU_EN__SHIFT 0x0
11059#define SPI_SHADER_PGM_RSRC3_GS__WAVE_LIMIT__SHIFT 0x10
11060#define SPI_SHADER_PGM_RSRC3_GS__LOCK_LOW_THRESHOLD__SHIFT 0x16
11061#define SPI_SHADER_PGM_RSRC3_GS__SIMD_DISABLE__SHIFT 0x1a
11062#define SPI_SHADER_PGM_RSRC3_GS__CU_EN_MASK 0x0000FFFFL
11063#define SPI_SHADER_PGM_RSRC3_GS__WAVE_LIMIT_MASK 0x003F0000L
11064#define SPI_SHADER_PGM_RSRC3_GS__LOCK_LOW_THRESHOLD_MASK 0x03C00000L
11065#define SPI_SHADER_PGM_RSRC3_GS__SIMD_DISABLE_MASK 0x3C000000L
11066//SPI_SHADER_PGM_LO_GS
11067#define SPI_SHADER_PGM_LO_GS__MEM_BASE__SHIFT 0x0
11068#define SPI_SHADER_PGM_LO_GS__MEM_BASE_MASK 0xFFFFFFFFL
11069//SPI_SHADER_PGM_HI_GS
11070#define SPI_SHADER_PGM_HI_GS__MEM_BASE__SHIFT 0x0
11071#define SPI_SHADER_PGM_HI_GS__MEM_BASE_MASK 0xFFL
11072//SPI_SHADER_PGM_RSRC1_GS
11073#define SPI_SHADER_PGM_RSRC1_GS__VGPRS__SHIFT 0x0
11074#define SPI_SHADER_PGM_RSRC1_GS__SGPRS__SHIFT 0x6
11075#define SPI_SHADER_PGM_RSRC1_GS__PRIORITY__SHIFT 0xa
11076#define SPI_SHADER_PGM_RSRC1_GS__FLOAT_MODE__SHIFT 0xc
11077#define SPI_SHADER_PGM_RSRC1_GS__PRIV__SHIFT 0x14
11078#define SPI_SHADER_PGM_RSRC1_GS__DX10_CLAMP__SHIFT 0x15
11079#define SPI_SHADER_PGM_RSRC1_GS__DEBUG_MODE__SHIFT 0x16
11080#define SPI_SHADER_PGM_RSRC1_GS__IEEE_MODE__SHIFT 0x17
11081#define SPI_SHADER_PGM_RSRC1_GS__CU_GROUP_ENABLE__SHIFT 0x18
11082#define SPI_SHADER_PGM_RSRC1_GS__CDBG_USER__SHIFT 0x1c
11083#define SPI_SHADER_PGM_RSRC1_GS__GS_VGPR_COMP_CNT__SHIFT 0x1d
11084#define SPI_SHADER_PGM_RSRC1_GS__FP16_OVFL__SHIFT 0x1f
11085#define SPI_SHADER_PGM_RSRC1_GS__VGPRS_MASK 0x0000003FL
11086#define SPI_SHADER_PGM_RSRC1_GS__SGPRS_MASK 0x000003C0L
11087#define SPI_SHADER_PGM_RSRC1_GS__PRIORITY_MASK 0x00000C00L
11088#define SPI_SHADER_PGM_RSRC1_GS__FLOAT_MODE_MASK 0x000FF000L
11089#define SPI_SHADER_PGM_RSRC1_GS__PRIV_MASK 0x00100000L
11090#define SPI_SHADER_PGM_RSRC1_GS__DX10_CLAMP_MASK 0x00200000L
11091#define SPI_SHADER_PGM_RSRC1_GS__DEBUG_MODE_MASK 0x00400000L
11092#define SPI_SHADER_PGM_RSRC1_GS__IEEE_MODE_MASK 0x00800000L
11093#define SPI_SHADER_PGM_RSRC1_GS__CU_GROUP_ENABLE_MASK 0x01000000L
11094#define SPI_SHADER_PGM_RSRC1_GS__CDBG_USER_MASK 0x10000000L
11095#define SPI_SHADER_PGM_RSRC1_GS__GS_VGPR_COMP_CNT_MASK 0x60000000L
11096#define SPI_SHADER_PGM_RSRC1_GS__FP16_OVFL_MASK 0x80000000L
11097//SPI_SHADER_PGM_RSRC2_GS
11098#define SPI_SHADER_PGM_RSRC2_GS__SCRATCH_EN__SHIFT 0x0
11099#define SPI_SHADER_PGM_RSRC2_GS__USER_SGPR__SHIFT 0x1
11100#define SPI_SHADER_PGM_RSRC2_GS__TRAP_PRESENT__SHIFT 0x6
11101#define SPI_SHADER_PGM_RSRC2_GS__EXCP_EN__SHIFT 0x7
11102#define SPI_SHADER_PGM_RSRC2_GS__ES_VGPR_COMP_CNT__SHIFT 0x10
11103#define SPI_SHADER_PGM_RSRC2_GS__OC_LDS_EN__SHIFT 0x12
11104#define SPI_SHADER_PGM_RSRC2_GS__LDS_SIZE__SHIFT 0x13
11105#define SPI_SHADER_PGM_RSRC2_GS__SKIP_USGPR0__SHIFT 0x1b
11106#define SPI_SHADER_PGM_RSRC2_GS__USER_SGPR_MSB__SHIFT 0x1c
11107#define SPI_SHADER_PGM_RSRC2_GS__SCRATCH_EN_MASK 0x00000001L
11108#define SPI_SHADER_PGM_RSRC2_GS__USER_SGPR_MASK 0x0000003EL
11109#define SPI_SHADER_PGM_RSRC2_GS__TRAP_PRESENT_MASK 0x00000040L
11110#define SPI_SHADER_PGM_RSRC2_GS__EXCP_EN_MASK 0x0000FF80L
11111#define SPI_SHADER_PGM_RSRC2_GS__ES_VGPR_COMP_CNT_MASK 0x00030000L
11112#define SPI_SHADER_PGM_RSRC2_GS__OC_LDS_EN_MASK 0x00040000L
11113#define SPI_SHADER_PGM_RSRC2_GS__LDS_SIZE_MASK 0x07F80000L
11114#define SPI_SHADER_PGM_RSRC2_GS__SKIP_USGPR0_MASK 0x08000000L
11115#define SPI_SHADER_PGM_RSRC2_GS__USER_SGPR_MSB_MASK 0x10000000L
11116//SPI_SHADER_USER_DATA_ES_0
11117#define SPI_SHADER_USER_DATA_ES_0__DATA__SHIFT 0x0
11118#define SPI_SHADER_USER_DATA_ES_0__DATA_MASK 0xFFFFFFFFL
11119//SPI_SHADER_USER_DATA_ES_1
11120#define SPI_SHADER_USER_DATA_ES_1__DATA__SHIFT 0x0
11121#define SPI_SHADER_USER_DATA_ES_1__DATA_MASK 0xFFFFFFFFL
11122//SPI_SHADER_USER_DATA_ES_2
11123#define SPI_SHADER_USER_DATA_ES_2__DATA__SHIFT 0x0
11124#define SPI_SHADER_USER_DATA_ES_2__DATA_MASK 0xFFFFFFFFL
11125//SPI_SHADER_USER_DATA_ES_3
11126#define SPI_SHADER_USER_DATA_ES_3__DATA__SHIFT 0x0
11127#define SPI_SHADER_USER_DATA_ES_3__DATA_MASK 0xFFFFFFFFL
11128//SPI_SHADER_USER_DATA_ES_4
11129#define SPI_SHADER_USER_DATA_ES_4__DATA__SHIFT 0x0
11130#define SPI_SHADER_USER_DATA_ES_4__DATA_MASK 0xFFFFFFFFL
11131//SPI_SHADER_USER_DATA_ES_5
11132#define SPI_SHADER_USER_DATA_ES_5__DATA__SHIFT 0x0
11133#define SPI_SHADER_USER_DATA_ES_5__DATA_MASK 0xFFFFFFFFL
11134//SPI_SHADER_USER_DATA_ES_6
11135#define SPI_SHADER_USER_DATA_ES_6__DATA__SHIFT 0x0
11136#define SPI_SHADER_USER_DATA_ES_6__DATA_MASK 0xFFFFFFFFL
11137//SPI_SHADER_USER_DATA_ES_7
11138#define SPI_SHADER_USER_DATA_ES_7__DATA__SHIFT 0x0
11139#define SPI_SHADER_USER_DATA_ES_7__DATA_MASK 0xFFFFFFFFL
11140//SPI_SHADER_USER_DATA_ES_8
11141#define SPI_SHADER_USER_DATA_ES_8__DATA__SHIFT 0x0
11142#define SPI_SHADER_USER_DATA_ES_8__DATA_MASK 0xFFFFFFFFL
11143//SPI_SHADER_USER_DATA_ES_9
11144#define SPI_SHADER_USER_DATA_ES_9__DATA__SHIFT 0x0
11145#define SPI_SHADER_USER_DATA_ES_9__DATA_MASK 0xFFFFFFFFL
11146//SPI_SHADER_USER_DATA_ES_10
11147#define SPI_SHADER_USER_DATA_ES_10__DATA__SHIFT 0x0
11148#define SPI_SHADER_USER_DATA_ES_10__DATA_MASK 0xFFFFFFFFL
11149//SPI_SHADER_USER_DATA_ES_11
11150#define SPI_SHADER_USER_DATA_ES_11__DATA__SHIFT 0x0
11151#define SPI_SHADER_USER_DATA_ES_11__DATA_MASK 0xFFFFFFFFL
11152//SPI_SHADER_USER_DATA_ES_12
11153#define SPI_SHADER_USER_DATA_ES_12__DATA__SHIFT 0x0
11154#define SPI_SHADER_USER_DATA_ES_12__DATA_MASK 0xFFFFFFFFL
11155//SPI_SHADER_USER_DATA_ES_13
11156#define SPI_SHADER_USER_DATA_ES_13__DATA__SHIFT 0x0
11157#define SPI_SHADER_USER_DATA_ES_13__DATA_MASK 0xFFFFFFFFL
11158//SPI_SHADER_USER_DATA_ES_14
11159#define SPI_SHADER_USER_DATA_ES_14__DATA__SHIFT 0x0
11160#define SPI_SHADER_USER_DATA_ES_14__DATA_MASK 0xFFFFFFFFL
11161//SPI_SHADER_USER_DATA_ES_15
11162#define SPI_SHADER_USER_DATA_ES_15__DATA__SHIFT 0x0
11163#define SPI_SHADER_USER_DATA_ES_15__DATA_MASK 0xFFFFFFFFL
11164//SPI_SHADER_USER_DATA_ES_16
11165#define SPI_SHADER_USER_DATA_ES_16__DATA__SHIFT 0x0
11166#define SPI_SHADER_USER_DATA_ES_16__DATA_MASK 0xFFFFFFFFL
11167//SPI_SHADER_USER_DATA_ES_17
11168#define SPI_SHADER_USER_DATA_ES_17__DATA__SHIFT 0x0
11169#define SPI_SHADER_USER_DATA_ES_17__DATA_MASK 0xFFFFFFFFL
11170//SPI_SHADER_USER_DATA_ES_18
11171#define SPI_SHADER_USER_DATA_ES_18__DATA__SHIFT 0x0
11172#define SPI_SHADER_USER_DATA_ES_18__DATA_MASK 0xFFFFFFFFL
11173//SPI_SHADER_USER_DATA_ES_19
11174#define SPI_SHADER_USER_DATA_ES_19__DATA__SHIFT 0x0
11175#define SPI_SHADER_USER_DATA_ES_19__DATA_MASK 0xFFFFFFFFL
11176//SPI_SHADER_USER_DATA_ES_20
11177#define SPI_SHADER_USER_DATA_ES_20__DATA__SHIFT 0x0
11178#define SPI_SHADER_USER_DATA_ES_20__DATA_MASK 0xFFFFFFFFL
11179//SPI_SHADER_USER_DATA_ES_21
11180#define SPI_SHADER_USER_DATA_ES_21__DATA__SHIFT 0x0
11181#define SPI_SHADER_USER_DATA_ES_21__DATA_MASK 0xFFFFFFFFL
11182//SPI_SHADER_USER_DATA_ES_22
11183#define SPI_SHADER_USER_DATA_ES_22__DATA__SHIFT 0x0
11184#define SPI_SHADER_USER_DATA_ES_22__DATA_MASK 0xFFFFFFFFL
11185//SPI_SHADER_USER_DATA_ES_23
11186#define SPI_SHADER_USER_DATA_ES_23__DATA__SHIFT 0x0
11187#define SPI_SHADER_USER_DATA_ES_23__DATA_MASK 0xFFFFFFFFL
11188//SPI_SHADER_USER_DATA_ES_24
11189#define SPI_SHADER_USER_DATA_ES_24__DATA__SHIFT 0x0
11190#define SPI_SHADER_USER_DATA_ES_24__DATA_MASK 0xFFFFFFFFL
11191//SPI_SHADER_USER_DATA_ES_25
11192#define SPI_SHADER_USER_DATA_ES_25__DATA__SHIFT 0x0
11193#define SPI_SHADER_USER_DATA_ES_25__DATA_MASK 0xFFFFFFFFL
11194//SPI_SHADER_USER_DATA_ES_26
11195#define SPI_SHADER_USER_DATA_ES_26__DATA__SHIFT 0x0
11196#define SPI_SHADER_USER_DATA_ES_26__DATA_MASK 0xFFFFFFFFL
11197//SPI_SHADER_USER_DATA_ES_27
11198#define SPI_SHADER_USER_DATA_ES_27__DATA__SHIFT 0x0
11199#define SPI_SHADER_USER_DATA_ES_27__DATA_MASK 0xFFFFFFFFL
11200//SPI_SHADER_USER_DATA_ES_28
11201#define SPI_SHADER_USER_DATA_ES_28__DATA__SHIFT 0x0
11202#define SPI_SHADER_USER_DATA_ES_28__DATA_MASK 0xFFFFFFFFL
11203//SPI_SHADER_USER_DATA_ES_29
11204#define SPI_SHADER_USER_DATA_ES_29__DATA__SHIFT 0x0
11205#define SPI_SHADER_USER_DATA_ES_29__DATA_MASK 0xFFFFFFFFL
11206//SPI_SHADER_USER_DATA_ES_30
11207#define SPI_SHADER_USER_DATA_ES_30__DATA__SHIFT 0x0
11208#define SPI_SHADER_USER_DATA_ES_30__DATA_MASK 0xFFFFFFFFL
11209//SPI_SHADER_USER_DATA_ES_31
11210#define SPI_SHADER_USER_DATA_ES_31__DATA__SHIFT 0x0
11211#define SPI_SHADER_USER_DATA_ES_31__DATA_MASK 0xFFFFFFFFL
11212//SPI_SHADER_PGM_RSRC4_HS
11213#define SPI_SHADER_PGM_RSRC4_HS__GROUP_FIFO_DEPTH__SHIFT 0x0
11214#define SPI_SHADER_PGM_RSRC4_HS__GROUP_FIFO_DEPTH_MASK 0x0000007FL
11215//SPI_SHADER_USER_DATA_ADDR_LO_HS
11216#define SPI_SHADER_USER_DATA_ADDR_LO_HS__MEM_BASE__SHIFT 0x0
11217#define SPI_SHADER_USER_DATA_ADDR_LO_HS__MEM_BASE_MASK 0xFFFFFFFFL
11218//SPI_SHADER_USER_DATA_ADDR_HI_HS
11219#define SPI_SHADER_USER_DATA_ADDR_HI_HS__MEM_BASE__SHIFT 0x0
11220#define SPI_SHADER_USER_DATA_ADDR_HI_HS__MEM_BASE_MASK 0xFFFFFFFFL
11221//SPI_SHADER_PGM_LO_LS
11222#define SPI_SHADER_PGM_LO_LS__MEM_BASE__SHIFT 0x0
11223#define SPI_SHADER_PGM_LO_LS__MEM_BASE_MASK 0xFFFFFFFFL
11224//SPI_SHADER_PGM_HI_LS
11225#define SPI_SHADER_PGM_HI_LS__MEM_BASE__SHIFT 0x0
11226#define SPI_SHADER_PGM_HI_LS__MEM_BASE_MASK 0xFFL
11227//SPI_SHADER_PGM_RSRC3_HS
11228#define SPI_SHADER_PGM_RSRC3_HS__WAVE_LIMIT__SHIFT 0x0
11229#define SPI_SHADER_PGM_RSRC3_HS__LOCK_LOW_THRESHOLD__SHIFT 0x6
11230#define SPI_SHADER_PGM_RSRC3_HS__SIMD_DISABLE__SHIFT 0xa
11231#define SPI_SHADER_PGM_RSRC3_HS__CU_EN__SHIFT 0x10
11232#define SPI_SHADER_PGM_RSRC3_HS__WAVE_LIMIT_MASK 0x0000003FL
11233#define SPI_SHADER_PGM_RSRC3_HS__LOCK_LOW_THRESHOLD_MASK 0x000003C0L
11234#define SPI_SHADER_PGM_RSRC3_HS__SIMD_DISABLE_MASK 0x00003C00L
11235#define SPI_SHADER_PGM_RSRC3_HS__CU_EN_MASK 0xFFFF0000L
11236//SPI_SHADER_PGM_LO_HS
11237#define SPI_SHADER_PGM_LO_HS__MEM_BASE__SHIFT 0x0
11238#define SPI_SHADER_PGM_LO_HS__MEM_BASE_MASK 0xFFFFFFFFL
11239//SPI_SHADER_PGM_HI_HS
11240#define SPI_SHADER_PGM_HI_HS__MEM_BASE__SHIFT 0x0
11241#define SPI_SHADER_PGM_HI_HS__MEM_BASE_MASK 0xFFL
11242//SPI_SHADER_PGM_RSRC1_HS
11243#define SPI_SHADER_PGM_RSRC1_HS__VGPRS__SHIFT 0x0
11244#define SPI_SHADER_PGM_RSRC1_HS__SGPRS__SHIFT 0x6
11245#define SPI_SHADER_PGM_RSRC1_HS__PRIORITY__SHIFT 0xa
11246#define SPI_SHADER_PGM_RSRC1_HS__FLOAT_MODE__SHIFT 0xc
11247#define SPI_SHADER_PGM_RSRC1_HS__PRIV__SHIFT 0x14
11248#define SPI_SHADER_PGM_RSRC1_HS__DX10_CLAMP__SHIFT 0x15
11249#define SPI_SHADER_PGM_RSRC1_HS__DEBUG_MODE__SHIFT 0x16
11250#define SPI_SHADER_PGM_RSRC1_HS__IEEE_MODE__SHIFT 0x17
11251#define SPI_SHADER_PGM_RSRC1_HS__CDBG_USER__SHIFT 0x1b
11252#define SPI_SHADER_PGM_RSRC1_HS__LS_VGPR_COMP_CNT__SHIFT 0x1c
11253#define SPI_SHADER_PGM_RSRC1_HS__FP16_OVFL__SHIFT 0x1e
11254#define SPI_SHADER_PGM_RSRC1_HS__VGPRS_MASK 0x0000003FL
11255#define SPI_SHADER_PGM_RSRC1_HS__SGPRS_MASK 0x000003C0L
11256#define SPI_SHADER_PGM_RSRC1_HS__PRIORITY_MASK 0x00000C00L
11257#define SPI_SHADER_PGM_RSRC1_HS__FLOAT_MODE_MASK 0x000FF000L
11258#define SPI_SHADER_PGM_RSRC1_HS__PRIV_MASK 0x00100000L
11259#define SPI_SHADER_PGM_RSRC1_HS__DX10_CLAMP_MASK 0x00200000L
11260#define SPI_SHADER_PGM_RSRC1_HS__DEBUG_MODE_MASK 0x00400000L
11261#define SPI_SHADER_PGM_RSRC1_HS__IEEE_MODE_MASK 0x00800000L
11262#define SPI_SHADER_PGM_RSRC1_HS__CDBG_USER_MASK 0x08000000L
11263#define SPI_SHADER_PGM_RSRC1_HS__LS_VGPR_COMP_CNT_MASK 0x30000000L
11264#define SPI_SHADER_PGM_RSRC1_HS__FP16_OVFL_MASK 0x40000000L
11265//SPI_SHADER_PGM_RSRC2_HS
11266#define SPI_SHADER_PGM_RSRC2_HS__SCRATCH_EN__SHIFT 0x0
11267#define SPI_SHADER_PGM_RSRC2_HS__USER_SGPR__SHIFT 0x1
11268#define SPI_SHADER_PGM_RSRC2_HS__TRAP_PRESENT__SHIFT 0x6
11269#define SPI_SHADER_PGM_RSRC2_HS__EXCP_EN__SHIFT 0x7
11270#define SPI_SHADER_PGM_RSRC2_HS__LDS_SIZE__SHIFT 0x10
11271#define SPI_SHADER_PGM_RSRC2_HS__SKIP_USGPR0__SHIFT 0x1b
11272#define SPI_SHADER_PGM_RSRC2_HS__USER_SGPR_MSB__SHIFT 0x1c
11273#define SPI_SHADER_PGM_RSRC2_HS__SCRATCH_EN_MASK 0x00000001L
11274#define SPI_SHADER_PGM_RSRC2_HS__USER_SGPR_MASK 0x0000003EL
11275#define SPI_SHADER_PGM_RSRC2_HS__TRAP_PRESENT_MASK 0x00000040L
11276#define SPI_SHADER_PGM_RSRC2_HS__EXCP_EN_MASK 0x0000FF80L
11277#define SPI_SHADER_PGM_RSRC2_HS__LDS_SIZE_MASK 0x01FF0000L
11278#define SPI_SHADER_PGM_RSRC2_HS__SKIP_USGPR0_MASK 0x08000000L
11279#define SPI_SHADER_PGM_RSRC2_HS__USER_SGPR_MSB_MASK 0x10000000L
11280//SPI_SHADER_USER_DATA_LS_0
11281#define SPI_SHADER_USER_DATA_LS_0__DATA__SHIFT 0x0
11282#define SPI_SHADER_USER_DATA_LS_0__DATA_MASK 0xFFFFFFFFL
11283//SPI_SHADER_USER_DATA_LS_1
11284#define SPI_SHADER_USER_DATA_LS_1__DATA__SHIFT 0x0
11285#define SPI_SHADER_USER_DATA_LS_1__DATA_MASK 0xFFFFFFFFL
11286//SPI_SHADER_USER_DATA_LS_2
11287#define SPI_SHADER_USER_DATA_LS_2__DATA__SHIFT 0x0
11288#define SPI_SHADER_USER_DATA_LS_2__DATA_MASK 0xFFFFFFFFL
11289//SPI_SHADER_USER_DATA_LS_3
11290#define SPI_SHADER_USER_DATA_LS_3__DATA__SHIFT 0x0
11291#define SPI_SHADER_USER_DATA_LS_3__DATA_MASK 0xFFFFFFFFL
11292//SPI_SHADER_USER_DATA_LS_4
11293#define SPI_SHADER_USER_DATA_LS_4__DATA__SHIFT 0x0
11294#define SPI_SHADER_USER_DATA_LS_4__DATA_MASK 0xFFFFFFFFL
11295//SPI_SHADER_USER_DATA_LS_5
11296#define SPI_SHADER_USER_DATA_LS_5__DATA__SHIFT 0x0
11297#define SPI_SHADER_USER_DATA_LS_5__DATA_MASK 0xFFFFFFFFL
11298//SPI_SHADER_USER_DATA_LS_6
11299#define SPI_SHADER_USER_DATA_LS_6__DATA__SHIFT 0x0
11300#define SPI_SHADER_USER_DATA_LS_6__DATA_MASK 0xFFFFFFFFL
11301//SPI_SHADER_USER_DATA_LS_7
11302#define SPI_SHADER_USER_DATA_LS_7__DATA__SHIFT 0x0
11303#define SPI_SHADER_USER_DATA_LS_7__DATA_MASK 0xFFFFFFFFL
11304//SPI_SHADER_USER_DATA_LS_8
11305#define SPI_SHADER_USER_DATA_LS_8__DATA__SHIFT 0x0
11306#define SPI_SHADER_USER_DATA_LS_8__DATA_MASK 0xFFFFFFFFL
11307//SPI_SHADER_USER_DATA_LS_9
11308#define SPI_SHADER_USER_DATA_LS_9__DATA__SHIFT 0x0
11309#define SPI_SHADER_USER_DATA_LS_9__DATA_MASK 0xFFFFFFFFL
11310//SPI_SHADER_USER_DATA_LS_10
11311#define SPI_SHADER_USER_DATA_LS_10__DATA__SHIFT 0x0
11312#define SPI_SHADER_USER_DATA_LS_10__DATA_MASK 0xFFFFFFFFL
11313//SPI_SHADER_USER_DATA_LS_11
11314#define SPI_SHADER_USER_DATA_LS_11__DATA__SHIFT 0x0
11315#define SPI_SHADER_USER_DATA_LS_11__DATA_MASK 0xFFFFFFFFL
11316//SPI_SHADER_USER_DATA_LS_12
11317#define SPI_SHADER_USER_DATA_LS_12__DATA__SHIFT 0x0
11318#define SPI_SHADER_USER_DATA_LS_12__DATA_MASK 0xFFFFFFFFL
11319//SPI_SHADER_USER_DATA_LS_13
11320#define SPI_SHADER_USER_DATA_LS_13__DATA__SHIFT 0x0
11321#define SPI_SHADER_USER_DATA_LS_13__DATA_MASK 0xFFFFFFFFL
11322//SPI_SHADER_USER_DATA_LS_14
11323#define SPI_SHADER_USER_DATA_LS_14__DATA__SHIFT 0x0
11324#define SPI_SHADER_USER_DATA_LS_14__DATA_MASK 0xFFFFFFFFL
11325//SPI_SHADER_USER_DATA_LS_15
11326#define SPI_SHADER_USER_DATA_LS_15__DATA__SHIFT 0x0
11327#define SPI_SHADER_USER_DATA_LS_15__DATA_MASK 0xFFFFFFFFL
11328//SPI_SHADER_USER_DATA_LS_16
11329#define SPI_SHADER_USER_DATA_LS_16__DATA__SHIFT 0x0
11330#define SPI_SHADER_USER_DATA_LS_16__DATA_MASK 0xFFFFFFFFL
11331//SPI_SHADER_USER_DATA_LS_17
11332#define SPI_SHADER_USER_DATA_LS_17__DATA__SHIFT 0x0
11333#define SPI_SHADER_USER_DATA_LS_17__DATA_MASK 0xFFFFFFFFL
11334//SPI_SHADER_USER_DATA_LS_18
11335#define SPI_SHADER_USER_DATA_LS_18__DATA__SHIFT 0x0
11336#define SPI_SHADER_USER_DATA_LS_18__DATA_MASK 0xFFFFFFFFL
11337//SPI_SHADER_USER_DATA_LS_19
11338#define SPI_SHADER_USER_DATA_LS_19__DATA__SHIFT 0x0
11339#define SPI_SHADER_USER_DATA_LS_19__DATA_MASK 0xFFFFFFFFL
11340//SPI_SHADER_USER_DATA_LS_20
11341#define SPI_SHADER_USER_DATA_LS_20__DATA__SHIFT 0x0
11342#define SPI_SHADER_USER_DATA_LS_20__DATA_MASK 0xFFFFFFFFL
11343//SPI_SHADER_USER_DATA_LS_21
11344#define SPI_SHADER_USER_DATA_LS_21__DATA__SHIFT 0x0
11345#define SPI_SHADER_USER_DATA_LS_21__DATA_MASK 0xFFFFFFFFL
11346//SPI_SHADER_USER_DATA_LS_22
11347#define SPI_SHADER_USER_DATA_LS_22__DATA__SHIFT 0x0
11348#define SPI_SHADER_USER_DATA_LS_22__DATA_MASK 0xFFFFFFFFL
11349//SPI_SHADER_USER_DATA_LS_23
11350#define SPI_SHADER_USER_DATA_LS_23__DATA__SHIFT 0x0
11351#define SPI_SHADER_USER_DATA_LS_23__DATA_MASK 0xFFFFFFFFL
11352//SPI_SHADER_USER_DATA_LS_24
11353#define SPI_SHADER_USER_DATA_LS_24__DATA__SHIFT 0x0
11354#define SPI_SHADER_USER_DATA_LS_24__DATA_MASK 0xFFFFFFFFL
11355//SPI_SHADER_USER_DATA_LS_25
11356#define SPI_SHADER_USER_DATA_LS_25__DATA__SHIFT 0x0
11357#define SPI_SHADER_USER_DATA_LS_25__DATA_MASK 0xFFFFFFFFL
11358//SPI_SHADER_USER_DATA_LS_26
11359#define SPI_SHADER_USER_DATA_LS_26__DATA__SHIFT 0x0
11360#define SPI_SHADER_USER_DATA_LS_26__DATA_MASK 0xFFFFFFFFL
11361//SPI_SHADER_USER_DATA_LS_27
11362#define SPI_SHADER_USER_DATA_LS_27__DATA__SHIFT 0x0
11363#define SPI_SHADER_USER_DATA_LS_27__DATA_MASK 0xFFFFFFFFL
11364//SPI_SHADER_USER_DATA_LS_28
11365#define SPI_SHADER_USER_DATA_LS_28__DATA__SHIFT 0x0
11366#define SPI_SHADER_USER_DATA_LS_28__DATA_MASK 0xFFFFFFFFL
11367//SPI_SHADER_USER_DATA_LS_29
11368#define SPI_SHADER_USER_DATA_LS_29__DATA__SHIFT 0x0
11369#define SPI_SHADER_USER_DATA_LS_29__DATA_MASK 0xFFFFFFFFL
11370//SPI_SHADER_USER_DATA_LS_30
11371#define SPI_SHADER_USER_DATA_LS_30__DATA__SHIFT 0x0
11372#define SPI_SHADER_USER_DATA_LS_30__DATA_MASK 0xFFFFFFFFL
11373//SPI_SHADER_USER_DATA_LS_31
11374#define SPI_SHADER_USER_DATA_LS_31__DATA__SHIFT 0x0
11375#define SPI_SHADER_USER_DATA_LS_31__DATA_MASK 0xFFFFFFFFL
11376//SPI_SHADER_USER_DATA_COMMON_0
11377#define SPI_SHADER_USER_DATA_COMMON_0__DATA__SHIFT 0x0
11378#define SPI_SHADER_USER_DATA_COMMON_0__DATA_MASK 0xFFFFFFFFL
11379//SPI_SHADER_USER_DATA_COMMON_1
11380#define SPI_SHADER_USER_DATA_COMMON_1__DATA__SHIFT 0x0
11381#define SPI_SHADER_USER_DATA_COMMON_1__DATA_MASK 0xFFFFFFFFL
11382//SPI_SHADER_USER_DATA_COMMON_2
11383#define SPI_SHADER_USER_DATA_COMMON_2__DATA__SHIFT 0x0
11384#define SPI_SHADER_USER_DATA_COMMON_2__DATA_MASK 0xFFFFFFFFL
11385//SPI_SHADER_USER_DATA_COMMON_3
11386#define SPI_SHADER_USER_DATA_COMMON_3__DATA__SHIFT 0x0
11387#define SPI_SHADER_USER_DATA_COMMON_3__DATA_MASK 0xFFFFFFFFL
11388//SPI_SHADER_USER_DATA_COMMON_4
11389#define SPI_SHADER_USER_DATA_COMMON_4__DATA__SHIFT 0x0
11390#define SPI_SHADER_USER_DATA_COMMON_4__DATA_MASK 0xFFFFFFFFL
11391//SPI_SHADER_USER_DATA_COMMON_5
11392#define SPI_SHADER_USER_DATA_COMMON_5__DATA__SHIFT 0x0
11393#define SPI_SHADER_USER_DATA_COMMON_5__DATA_MASK 0xFFFFFFFFL
11394//SPI_SHADER_USER_DATA_COMMON_6
11395#define SPI_SHADER_USER_DATA_COMMON_6__DATA__SHIFT 0x0
11396#define SPI_SHADER_USER_DATA_COMMON_6__DATA_MASK 0xFFFFFFFFL
11397//SPI_SHADER_USER_DATA_COMMON_7
11398#define SPI_SHADER_USER_DATA_COMMON_7__DATA__SHIFT 0x0
11399#define SPI_SHADER_USER_DATA_COMMON_7__DATA_MASK 0xFFFFFFFFL
11400//SPI_SHADER_USER_DATA_COMMON_8
11401#define SPI_SHADER_USER_DATA_COMMON_8__DATA__SHIFT 0x0
11402#define SPI_SHADER_USER_DATA_COMMON_8__DATA_MASK 0xFFFFFFFFL
11403//SPI_SHADER_USER_DATA_COMMON_9
11404#define SPI_SHADER_USER_DATA_COMMON_9__DATA__SHIFT 0x0
11405#define SPI_SHADER_USER_DATA_COMMON_9__DATA_MASK 0xFFFFFFFFL
11406//SPI_SHADER_USER_DATA_COMMON_10
11407#define SPI_SHADER_USER_DATA_COMMON_10__DATA__SHIFT 0x0
11408#define SPI_SHADER_USER_DATA_COMMON_10__DATA_MASK 0xFFFFFFFFL
11409//SPI_SHADER_USER_DATA_COMMON_11
11410#define SPI_SHADER_USER_DATA_COMMON_11__DATA__SHIFT 0x0
11411#define SPI_SHADER_USER_DATA_COMMON_11__DATA_MASK 0xFFFFFFFFL
11412//SPI_SHADER_USER_DATA_COMMON_12
11413#define SPI_SHADER_USER_DATA_COMMON_12__DATA__SHIFT 0x0
11414#define SPI_SHADER_USER_DATA_COMMON_12__DATA_MASK 0xFFFFFFFFL
11415//SPI_SHADER_USER_DATA_COMMON_13
11416#define SPI_SHADER_USER_DATA_COMMON_13__DATA__SHIFT 0x0
11417#define SPI_SHADER_USER_DATA_COMMON_13__DATA_MASK 0xFFFFFFFFL
11418//SPI_SHADER_USER_DATA_COMMON_14
11419#define SPI_SHADER_USER_DATA_COMMON_14__DATA__SHIFT 0x0
11420#define SPI_SHADER_USER_DATA_COMMON_14__DATA_MASK 0xFFFFFFFFL
11421//SPI_SHADER_USER_DATA_COMMON_15
11422#define SPI_SHADER_USER_DATA_COMMON_15__DATA__SHIFT 0x0
11423#define SPI_SHADER_USER_DATA_COMMON_15__DATA_MASK 0xFFFFFFFFL
11424//SPI_SHADER_USER_DATA_COMMON_16
11425#define SPI_SHADER_USER_DATA_COMMON_16__DATA__SHIFT 0x0
11426#define SPI_SHADER_USER_DATA_COMMON_16__DATA_MASK 0xFFFFFFFFL
11427//SPI_SHADER_USER_DATA_COMMON_17
11428#define SPI_SHADER_USER_DATA_COMMON_17__DATA__SHIFT 0x0
11429#define SPI_SHADER_USER_DATA_COMMON_17__DATA_MASK 0xFFFFFFFFL
11430//SPI_SHADER_USER_DATA_COMMON_18
11431#define SPI_SHADER_USER_DATA_COMMON_18__DATA__SHIFT 0x0
11432#define SPI_SHADER_USER_DATA_COMMON_18__DATA_MASK 0xFFFFFFFFL
11433//SPI_SHADER_USER_DATA_COMMON_19
11434#define SPI_SHADER_USER_DATA_COMMON_19__DATA__SHIFT 0x0
11435#define SPI_SHADER_USER_DATA_COMMON_19__DATA_MASK 0xFFFFFFFFL
11436//SPI_SHADER_USER_DATA_COMMON_20
11437#define SPI_SHADER_USER_DATA_COMMON_20__DATA__SHIFT 0x0
11438#define SPI_SHADER_USER_DATA_COMMON_20__DATA_MASK 0xFFFFFFFFL
11439//SPI_SHADER_USER_DATA_COMMON_21
11440#define SPI_SHADER_USER_DATA_COMMON_21__DATA__SHIFT 0x0
11441#define SPI_SHADER_USER_DATA_COMMON_21__DATA_MASK 0xFFFFFFFFL
11442//SPI_SHADER_USER_DATA_COMMON_22
11443#define SPI_SHADER_USER_DATA_COMMON_22__DATA__SHIFT 0x0
11444#define SPI_SHADER_USER_DATA_COMMON_22__DATA_MASK 0xFFFFFFFFL
11445//SPI_SHADER_USER_DATA_COMMON_23
11446#define SPI_SHADER_USER_DATA_COMMON_23__DATA__SHIFT 0x0
11447#define SPI_SHADER_USER_DATA_COMMON_23__DATA_MASK 0xFFFFFFFFL
11448//SPI_SHADER_USER_DATA_COMMON_24
11449#define SPI_SHADER_USER_DATA_COMMON_24__DATA__SHIFT 0x0
11450#define SPI_SHADER_USER_DATA_COMMON_24__DATA_MASK 0xFFFFFFFFL
11451//SPI_SHADER_USER_DATA_COMMON_25
11452#define SPI_SHADER_USER_DATA_COMMON_25__DATA__SHIFT 0x0
11453#define SPI_SHADER_USER_DATA_COMMON_25__DATA_MASK 0xFFFFFFFFL
11454//SPI_SHADER_USER_DATA_COMMON_26
11455#define SPI_SHADER_USER_DATA_COMMON_26__DATA__SHIFT 0x0
11456#define SPI_SHADER_USER_DATA_COMMON_26__DATA_MASK 0xFFFFFFFFL
11457//SPI_SHADER_USER_DATA_COMMON_27
11458#define SPI_SHADER_USER_DATA_COMMON_27__DATA__SHIFT 0x0
11459#define SPI_SHADER_USER_DATA_COMMON_27__DATA_MASK 0xFFFFFFFFL
11460//SPI_SHADER_USER_DATA_COMMON_28
11461#define SPI_SHADER_USER_DATA_COMMON_28__DATA__SHIFT 0x0
11462#define SPI_SHADER_USER_DATA_COMMON_28__DATA_MASK 0xFFFFFFFFL
11463//SPI_SHADER_USER_DATA_COMMON_29
11464#define SPI_SHADER_USER_DATA_COMMON_29__DATA__SHIFT 0x0
11465#define SPI_SHADER_USER_DATA_COMMON_29__DATA_MASK 0xFFFFFFFFL
11466//SPI_SHADER_USER_DATA_COMMON_30
11467#define SPI_SHADER_USER_DATA_COMMON_30__DATA__SHIFT 0x0
11468#define SPI_SHADER_USER_DATA_COMMON_30__DATA_MASK 0xFFFFFFFFL
11469//SPI_SHADER_USER_DATA_COMMON_31
11470#define SPI_SHADER_USER_DATA_COMMON_31__DATA__SHIFT 0x0
11471#define SPI_SHADER_USER_DATA_COMMON_31__DATA_MASK 0xFFFFFFFFL
11472//COMPUTE_DISPATCH_INITIATOR
11473#define COMPUTE_DISPATCH_INITIATOR__COMPUTE_SHADER_EN__SHIFT 0x0
11474#define COMPUTE_DISPATCH_INITIATOR__PARTIAL_TG_EN__SHIFT 0x1
11475#define COMPUTE_DISPATCH_INITIATOR__FORCE_START_AT_000__SHIFT 0x2
11476#define COMPUTE_DISPATCH_INITIATOR__ORDERED_APPEND_ENBL__SHIFT 0x3
11477#define COMPUTE_DISPATCH_INITIATOR__ORDERED_APPEND_MODE__SHIFT 0x4
11478#define COMPUTE_DISPATCH_INITIATOR__USE_THREAD_DIMENSIONS__SHIFT 0x5
11479#define COMPUTE_DISPATCH_INITIATOR__ORDER_MODE__SHIFT 0x6
11480#define COMPUTE_DISPATCH_INITIATOR__SCALAR_L1_INV_VOL__SHIFT 0xa
11481#define COMPUTE_DISPATCH_INITIATOR__VECTOR_L1_INV_VOL__SHIFT 0xb
11482#define COMPUTE_DISPATCH_INITIATOR__RESERVED__SHIFT 0xc
11483#define COMPUTE_DISPATCH_INITIATOR__RESTORE__SHIFT 0xe
11484#define COMPUTE_DISPATCH_INITIATOR__COMPUTE_SHADER_EN_MASK 0x00000001L
11485#define COMPUTE_DISPATCH_INITIATOR__PARTIAL_TG_EN_MASK 0x00000002L
11486#define COMPUTE_DISPATCH_INITIATOR__FORCE_START_AT_000_MASK 0x00000004L
11487#define COMPUTE_DISPATCH_INITIATOR__ORDERED_APPEND_ENBL_MASK 0x00000008L
11488#define COMPUTE_DISPATCH_INITIATOR__ORDERED_APPEND_MODE_MASK 0x00000010L
11489#define COMPUTE_DISPATCH_INITIATOR__USE_THREAD_DIMENSIONS_MASK 0x00000020L
11490#define COMPUTE_DISPATCH_INITIATOR__ORDER_MODE_MASK 0x00000040L
11491#define COMPUTE_DISPATCH_INITIATOR__SCALAR_L1_INV_VOL_MASK 0x00000400L
11492#define COMPUTE_DISPATCH_INITIATOR__VECTOR_L1_INV_VOL_MASK 0x00000800L
11493#define COMPUTE_DISPATCH_INITIATOR__RESERVED_MASK 0x00001000L
11494#define COMPUTE_DISPATCH_INITIATOR__RESTORE_MASK 0x00004000L
11495//COMPUTE_DIM_X
11496#define COMPUTE_DIM_X__SIZE__SHIFT 0x0
11497#define COMPUTE_DIM_X__SIZE_MASK 0xFFFFFFFFL
11498//COMPUTE_DIM_Y
11499#define COMPUTE_DIM_Y__SIZE__SHIFT 0x0
11500#define COMPUTE_DIM_Y__SIZE_MASK 0xFFFFFFFFL
11501//COMPUTE_DIM_Z
11502#define COMPUTE_DIM_Z__SIZE__SHIFT 0x0
11503#define COMPUTE_DIM_Z__SIZE_MASK 0xFFFFFFFFL
11504//COMPUTE_START_X
11505#define COMPUTE_START_X__START__SHIFT 0x0
11506#define COMPUTE_START_X__START_MASK 0xFFFFFFFFL
11507//COMPUTE_START_Y
11508#define COMPUTE_START_Y__START__SHIFT 0x0
11509#define COMPUTE_START_Y__START_MASK 0xFFFFFFFFL
11510//COMPUTE_START_Z
11511#define COMPUTE_START_Z__START__SHIFT 0x0
11512#define COMPUTE_START_Z__START_MASK 0xFFFFFFFFL
11513//COMPUTE_NUM_THREAD_X
11514#define COMPUTE_NUM_THREAD_X__NUM_THREAD_FULL__SHIFT 0x0
11515#define COMPUTE_NUM_THREAD_X__NUM_THREAD_PARTIAL__SHIFT 0x10
11516#define COMPUTE_NUM_THREAD_X__NUM_THREAD_FULL_MASK 0x0000FFFFL
11517#define COMPUTE_NUM_THREAD_X__NUM_THREAD_PARTIAL_MASK 0xFFFF0000L
11518//COMPUTE_NUM_THREAD_Y
11519#define COMPUTE_NUM_THREAD_Y__NUM_THREAD_FULL__SHIFT 0x0
11520#define COMPUTE_NUM_THREAD_Y__NUM_THREAD_PARTIAL__SHIFT 0x10
11521#define COMPUTE_NUM_THREAD_Y__NUM_THREAD_FULL_MASK 0x0000FFFFL
11522#define COMPUTE_NUM_THREAD_Y__NUM_THREAD_PARTIAL_MASK 0xFFFF0000L
11523//COMPUTE_NUM_THREAD_Z
11524#define COMPUTE_NUM_THREAD_Z__NUM_THREAD_FULL__SHIFT 0x0
11525#define COMPUTE_NUM_THREAD_Z__NUM_THREAD_PARTIAL__SHIFT 0x10
11526#define COMPUTE_NUM_THREAD_Z__NUM_THREAD_FULL_MASK 0x0000FFFFL
11527#define COMPUTE_NUM_THREAD_Z__NUM_THREAD_PARTIAL_MASK 0xFFFF0000L
11528//COMPUTE_PIPELINESTAT_ENABLE
11529#define COMPUTE_PIPELINESTAT_ENABLE__PIPELINESTAT_ENABLE__SHIFT 0x0
11530#define COMPUTE_PIPELINESTAT_ENABLE__PIPELINESTAT_ENABLE_MASK 0x00000001L
11531//COMPUTE_PERFCOUNT_ENABLE
11532#define COMPUTE_PERFCOUNT_ENABLE__PERFCOUNT_ENABLE__SHIFT 0x0
11533#define COMPUTE_PERFCOUNT_ENABLE__PERFCOUNT_ENABLE_MASK 0x00000001L
11534//COMPUTE_PGM_LO
11535#define COMPUTE_PGM_LO__DATA__SHIFT 0x0
11536#define COMPUTE_PGM_LO__DATA_MASK 0xFFFFFFFFL
11537//COMPUTE_PGM_HI
11538#define COMPUTE_PGM_HI__DATA__SHIFT 0x0
11539#define COMPUTE_PGM_HI__DATA_MASK 0x000000FFL
11540//COMPUTE_DISPATCH_PKT_ADDR_LO
11541#define COMPUTE_DISPATCH_PKT_ADDR_LO__DATA__SHIFT 0x0
11542#define COMPUTE_DISPATCH_PKT_ADDR_LO__DATA_MASK 0xFFFFFFFFL
11543//COMPUTE_DISPATCH_PKT_ADDR_HI
11544#define COMPUTE_DISPATCH_PKT_ADDR_HI__DATA__SHIFT 0x0
11545#define COMPUTE_DISPATCH_PKT_ADDR_HI__DATA_MASK 0x000000FFL
11546//COMPUTE_DISPATCH_SCRATCH_BASE_LO
11547#define COMPUTE_DISPATCH_SCRATCH_BASE_LO__DATA__SHIFT 0x0
11548#define COMPUTE_DISPATCH_SCRATCH_BASE_LO__DATA_MASK 0xFFFFFFFFL
11549//COMPUTE_DISPATCH_SCRATCH_BASE_HI
11550#define COMPUTE_DISPATCH_SCRATCH_BASE_HI__DATA__SHIFT 0x0
11551#define COMPUTE_DISPATCH_SCRATCH_BASE_HI__DATA_MASK 0x000000FFL
11552//COMPUTE_PGM_RSRC1
11553#define COMPUTE_PGM_RSRC1__VGPRS__SHIFT 0x0
11554#define COMPUTE_PGM_RSRC1__SGPRS__SHIFT 0x6
11555#define COMPUTE_PGM_RSRC1__PRIORITY__SHIFT 0xa
11556#define COMPUTE_PGM_RSRC1__FLOAT_MODE__SHIFT 0xc
11557#define COMPUTE_PGM_RSRC1__PRIV__SHIFT 0x14
11558#define COMPUTE_PGM_RSRC1__DX10_CLAMP__SHIFT 0x15
11559#define COMPUTE_PGM_RSRC1__DEBUG_MODE__SHIFT 0x16
11560#define COMPUTE_PGM_RSRC1__IEEE_MODE__SHIFT 0x17
11561#define COMPUTE_PGM_RSRC1__BULKY__SHIFT 0x18
11562#define COMPUTE_PGM_RSRC1__CDBG_USER__SHIFT 0x19
11563#define COMPUTE_PGM_RSRC1__FP16_OVFL__SHIFT 0x1a
11564#define COMPUTE_PGM_RSRC1__VGPRS_MASK 0x0000003FL
11565#define COMPUTE_PGM_RSRC1__SGPRS_MASK 0x000003C0L
11566#define COMPUTE_PGM_RSRC1__PRIORITY_MASK 0x00000C00L
11567#define COMPUTE_PGM_RSRC1__FLOAT_MODE_MASK 0x000FF000L
11568#define COMPUTE_PGM_RSRC1__PRIV_MASK 0x00100000L
11569#define COMPUTE_PGM_RSRC1__DX10_CLAMP_MASK 0x00200000L
11570#define COMPUTE_PGM_RSRC1__DEBUG_MODE_MASK 0x00400000L
11571#define COMPUTE_PGM_RSRC1__IEEE_MODE_MASK 0x00800000L
11572#define COMPUTE_PGM_RSRC1__BULKY_MASK 0x01000000L
11573#define COMPUTE_PGM_RSRC1__CDBG_USER_MASK 0x02000000L
11574#define COMPUTE_PGM_RSRC1__FP16_OVFL_MASK 0x04000000L
11575//COMPUTE_PGM_RSRC2
11576#define COMPUTE_PGM_RSRC2__SCRATCH_EN__SHIFT 0x0
11577#define COMPUTE_PGM_RSRC2__USER_SGPR__SHIFT 0x1
11578#define COMPUTE_PGM_RSRC2__TRAP_PRESENT__SHIFT 0x6
11579#define COMPUTE_PGM_RSRC2__TGID_X_EN__SHIFT 0x7
11580#define COMPUTE_PGM_RSRC2__TGID_Y_EN__SHIFT 0x8
11581#define COMPUTE_PGM_RSRC2__TGID_Z_EN__SHIFT 0x9
11582#define COMPUTE_PGM_RSRC2__TG_SIZE_EN__SHIFT 0xa
11583#define COMPUTE_PGM_RSRC2__TIDIG_COMP_CNT__SHIFT 0xb
11584#define COMPUTE_PGM_RSRC2__EXCP_EN_MSB__SHIFT 0xd
11585#define COMPUTE_PGM_RSRC2__LDS_SIZE__SHIFT 0xf
11586#define COMPUTE_PGM_RSRC2__EXCP_EN__SHIFT 0x18
11587#define COMPUTE_PGM_RSRC2__SKIP_USGPR0__SHIFT 0x1f
11588#define COMPUTE_PGM_RSRC2__SCRATCH_EN_MASK 0x00000001L
11589#define COMPUTE_PGM_RSRC2__USER_SGPR_MASK 0x0000003EL
11590#define COMPUTE_PGM_RSRC2__TRAP_PRESENT_MASK 0x00000040L
11591#define COMPUTE_PGM_RSRC2__TGID_X_EN_MASK 0x00000080L
11592#define COMPUTE_PGM_RSRC2__TGID_Y_EN_MASK 0x00000100L
11593#define COMPUTE_PGM_RSRC2__TGID_Z_EN_MASK 0x00000200L
11594#define COMPUTE_PGM_RSRC2__TG_SIZE_EN_MASK 0x00000400L
11595#define COMPUTE_PGM_RSRC2__TIDIG_COMP_CNT_MASK 0x00001800L
11596#define COMPUTE_PGM_RSRC2__EXCP_EN_MSB_MASK 0x00006000L
11597#define COMPUTE_PGM_RSRC2__LDS_SIZE_MASK 0x00FF8000L
11598#define COMPUTE_PGM_RSRC2__EXCP_EN_MASK 0x7F000000L
11599#define COMPUTE_PGM_RSRC2__SKIP_USGPR0_MASK 0x80000000L
11600//COMPUTE_VMID
11601#define COMPUTE_VMID__DATA__SHIFT 0x0
11602#define COMPUTE_VMID__DATA_MASK 0x0000000FL
11603//COMPUTE_RESOURCE_LIMITS
11604#define COMPUTE_RESOURCE_LIMITS__WAVES_PER_SH__SHIFT 0x0
11605#define COMPUTE_RESOURCE_LIMITS__TG_PER_CU__SHIFT 0xc
11606#define COMPUTE_RESOURCE_LIMITS__LOCK_THRESHOLD__SHIFT 0x10
11607#define COMPUTE_RESOURCE_LIMITS__SIMD_DEST_CNTL__SHIFT 0x16
11608#define COMPUTE_RESOURCE_LIMITS__FORCE_SIMD_DIST__SHIFT 0x17
11609#define COMPUTE_RESOURCE_LIMITS__CU_GROUP_COUNT__SHIFT 0x18
11610#define COMPUTE_RESOURCE_LIMITS__SIMD_DISABLE__SHIFT 0x1b
11611#define COMPUTE_RESOURCE_LIMITS__WAVES_PER_SH_MASK 0x000003FFL
11612#define COMPUTE_RESOURCE_LIMITS__TG_PER_CU_MASK 0x0000F000L
11613#define COMPUTE_RESOURCE_LIMITS__LOCK_THRESHOLD_MASK 0x003F0000L
11614#define COMPUTE_RESOURCE_LIMITS__SIMD_DEST_CNTL_MASK 0x00400000L
11615#define COMPUTE_RESOURCE_LIMITS__FORCE_SIMD_DIST_MASK 0x00800000L
11616#define COMPUTE_RESOURCE_LIMITS__CU_GROUP_COUNT_MASK 0x07000000L
11617#define COMPUTE_RESOURCE_LIMITS__SIMD_DISABLE_MASK 0x78000000L
11618//COMPUTE_STATIC_THREAD_MGMT_SE0
11619#define COMPUTE_STATIC_THREAD_MGMT_SE0__SH0_CU_EN__SHIFT 0x0
11620#define COMPUTE_STATIC_THREAD_MGMT_SE0__SH1_CU_EN__SHIFT 0x10
11621#define COMPUTE_STATIC_THREAD_MGMT_SE0__SH0_CU_EN_MASK 0x0000FFFFL
11622#define COMPUTE_STATIC_THREAD_MGMT_SE0__SH1_CU_EN_MASK 0xFFFF0000L
11623//COMPUTE_STATIC_THREAD_MGMT_SE1
11624#define COMPUTE_STATIC_THREAD_MGMT_SE1__SH0_CU_EN__SHIFT 0x0
11625#define COMPUTE_STATIC_THREAD_MGMT_SE1__SH1_CU_EN__SHIFT 0x10
11626#define COMPUTE_STATIC_THREAD_MGMT_SE1__SH0_CU_EN_MASK 0x0000FFFFL
11627#define COMPUTE_STATIC_THREAD_MGMT_SE1__SH1_CU_EN_MASK 0xFFFF0000L
11628//COMPUTE_TMPRING_SIZE
11629#define COMPUTE_TMPRING_SIZE__WAVES__SHIFT 0x0
11630#define COMPUTE_TMPRING_SIZE__WAVESIZE__SHIFT 0xc
11631#define COMPUTE_TMPRING_SIZE__WAVES_MASK 0x00000FFFL
11632#define COMPUTE_TMPRING_SIZE__WAVESIZE_MASK 0x01FFF000L
11633//COMPUTE_STATIC_THREAD_MGMT_SE2
11634#define COMPUTE_STATIC_THREAD_MGMT_SE2__SH0_CU_EN__SHIFT 0x0
11635#define COMPUTE_STATIC_THREAD_MGMT_SE2__SH1_CU_EN__SHIFT 0x10
11636#define COMPUTE_STATIC_THREAD_MGMT_SE2__SH0_CU_EN_MASK 0x0000FFFFL
11637#define COMPUTE_STATIC_THREAD_MGMT_SE2__SH1_CU_EN_MASK 0xFFFF0000L
11638//COMPUTE_STATIC_THREAD_MGMT_SE3
11639#define COMPUTE_STATIC_THREAD_MGMT_SE3__SH0_CU_EN__SHIFT 0x0
11640#define COMPUTE_STATIC_THREAD_MGMT_SE3__SH1_CU_EN__SHIFT 0x10
11641#define COMPUTE_STATIC_THREAD_MGMT_SE3__SH0_CU_EN_MASK 0x0000FFFFL
11642#define COMPUTE_STATIC_THREAD_MGMT_SE3__SH1_CU_EN_MASK 0xFFFF0000L
11643//COMPUTE_RESTART_X
11644#define COMPUTE_RESTART_X__RESTART__SHIFT 0x0
11645#define COMPUTE_RESTART_X__RESTART_MASK 0xFFFFFFFFL
11646//COMPUTE_RESTART_Y
11647#define COMPUTE_RESTART_Y__RESTART__SHIFT 0x0
11648#define COMPUTE_RESTART_Y__RESTART_MASK 0xFFFFFFFFL
11649//COMPUTE_RESTART_Z
11650#define COMPUTE_RESTART_Z__RESTART__SHIFT 0x0
11651#define COMPUTE_RESTART_Z__RESTART_MASK 0xFFFFFFFFL
11652//COMPUTE_THREAD_TRACE_ENABLE
11653#define COMPUTE_THREAD_TRACE_ENABLE__THREAD_TRACE_ENABLE__SHIFT 0x0
11654#define COMPUTE_THREAD_TRACE_ENABLE__THREAD_TRACE_ENABLE_MASK 0x00000001L
11655//COMPUTE_MISC_RESERVED
11656#define COMPUTE_MISC_RESERVED__SEND_SEID__SHIFT 0x0
11657#define COMPUTE_MISC_RESERVED__RESERVED2__SHIFT 0x2
11658#define COMPUTE_MISC_RESERVED__RESERVED3__SHIFT 0x3
11659#define COMPUTE_MISC_RESERVED__RESERVED4__SHIFT 0x4
11660#define COMPUTE_MISC_RESERVED__WAVE_ID_BASE__SHIFT 0x5
11661#define COMPUTE_MISC_RESERVED__SEND_SEID_MASK 0x00000003L
11662#define COMPUTE_MISC_RESERVED__RESERVED2_MASK 0x00000004L
11663#define COMPUTE_MISC_RESERVED__RESERVED3_MASK 0x00000008L
11664#define COMPUTE_MISC_RESERVED__RESERVED4_MASK 0x00000010L
11665#define COMPUTE_MISC_RESERVED__WAVE_ID_BASE_MASK 0x0001FFE0L
11666//COMPUTE_DISPATCH_ID
11667#define COMPUTE_DISPATCH_ID__DISPATCH_ID__SHIFT 0x0
11668#define COMPUTE_DISPATCH_ID__DISPATCH_ID_MASK 0xFFFFFFFFL
11669//COMPUTE_THREADGROUP_ID
11670#define COMPUTE_THREADGROUP_ID__THREADGROUP_ID__SHIFT 0x0
11671#define COMPUTE_THREADGROUP_ID__THREADGROUP_ID_MASK 0xFFFFFFFFL
11672//COMPUTE_RELAUNCH
11673#define COMPUTE_RELAUNCH__PAYLOAD__SHIFT 0x0
11674#define COMPUTE_RELAUNCH__IS_EVENT__SHIFT 0x1e
11675#define COMPUTE_RELAUNCH__IS_STATE__SHIFT 0x1f
11676#define COMPUTE_RELAUNCH__PAYLOAD_MASK 0x3FFFFFFFL
11677#define COMPUTE_RELAUNCH__IS_EVENT_MASK 0x40000000L
11678#define COMPUTE_RELAUNCH__IS_STATE_MASK 0x80000000L
11679//COMPUTE_WAVE_RESTORE_ADDR_LO
11680#define COMPUTE_WAVE_RESTORE_ADDR_LO__ADDR__SHIFT 0x0
11681#define COMPUTE_WAVE_RESTORE_ADDR_LO__ADDR_MASK 0xFFFFFFFFL
11682//COMPUTE_WAVE_RESTORE_ADDR_HI
11683#define COMPUTE_WAVE_RESTORE_ADDR_HI__ADDR__SHIFT 0x0
11684#define COMPUTE_WAVE_RESTORE_ADDR_HI__ADDR_MASK 0xFFFFL
11685//COMPUTE_SHADER_CHKSUM
11686#define COMPUTE_SHADER_CHKSUM__CHECKSUM__SHIFT 0x0
11687#define COMPUTE_SHADER_CHKSUM__CHECKSUM_MASK 0xFFFFFFFFL
11688//COMPUTE_USER_DATA_0
11689#define COMPUTE_USER_DATA_0__DATA__SHIFT 0x0
11690#define COMPUTE_USER_DATA_0__DATA_MASK 0xFFFFFFFFL
11691//COMPUTE_USER_DATA_1
11692#define COMPUTE_USER_DATA_1__DATA__SHIFT 0x0
11693#define COMPUTE_USER_DATA_1__DATA_MASK 0xFFFFFFFFL
11694//COMPUTE_USER_DATA_2
11695#define COMPUTE_USER_DATA_2__DATA__SHIFT 0x0
11696#define COMPUTE_USER_DATA_2__DATA_MASK 0xFFFFFFFFL
11697//COMPUTE_USER_DATA_3
11698#define COMPUTE_USER_DATA_3__DATA__SHIFT 0x0
11699#define COMPUTE_USER_DATA_3__DATA_MASK 0xFFFFFFFFL
11700//COMPUTE_USER_DATA_4
11701#define COMPUTE_USER_DATA_4__DATA__SHIFT 0x0
11702#define COMPUTE_USER_DATA_4__DATA_MASK 0xFFFFFFFFL
11703//COMPUTE_USER_DATA_5
11704#define COMPUTE_USER_DATA_5__DATA__SHIFT 0x0
11705#define COMPUTE_USER_DATA_5__DATA_MASK 0xFFFFFFFFL
11706//COMPUTE_USER_DATA_6
11707#define COMPUTE_USER_DATA_6__DATA__SHIFT 0x0
11708#define COMPUTE_USER_DATA_6__DATA_MASK 0xFFFFFFFFL
11709//COMPUTE_USER_DATA_7
11710#define COMPUTE_USER_DATA_7__DATA__SHIFT 0x0
11711#define COMPUTE_USER_DATA_7__DATA_MASK 0xFFFFFFFFL
11712//COMPUTE_USER_DATA_8
11713#define COMPUTE_USER_DATA_8__DATA__SHIFT 0x0
11714#define COMPUTE_USER_DATA_8__DATA_MASK 0xFFFFFFFFL
11715//COMPUTE_USER_DATA_9
11716#define COMPUTE_USER_DATA_9__DATA__SHIFT 0x0
11717#define COMPUTE_USER_DATA_9__DATA_MASK 0xFFFFFFFFL
11718//COMPUTE_USER_DATA_10
11719#define COMPUTE_USER_DATA_10__DATA__SHIFT 0x0
11720#define COMPUTE_USER_DATA_10__DATA_MASK 0xFFFFFFFFL
11721//COMPUTE_USER_DATA_11
11722#define COMPUTE_USER_DATA_11__DATA__SHIFT 0x0
11723#define COMPUTE_USER_DATA_11__DATA_MASK 0xFFFFFFFFL
11724//COMPUTE_USER_DATA_12
11725#define COMPUTE_USER_DATA_12__DATA__SHIFT 0x0
11726#define COMPUTE_USER_DATA_12__DATA_MASK 0xFFFFFFFFL
11727//COMPUTE_USER_DATA_13
11728#define COMPUTE_USER_DATA_13__DATA__SHIFT 0x0
11729#define COMPUTE_USER_DATA_13__DATA_MASK 0xFFFFFFFFL
11730//COMPUTE_USER_DATA_14
11731#define COMPUTE_USER_DATA_14__DATA__SHIFT 0x0
11732#define COMPUTE_USER_DATA_14__DATA_MASK 0xFFFFFFFFL
11733//COMPUTE_USER_DATA_15
11734#define COMPUTE_USER_DATA_15__DATA__SHIFT 0x0
11735#define COMPUTE_USER_DATA_15__DATA_MASK 0xFFFFFFFFL
11736//COMPUTE_DISPATCH_END
11737#define COMPUTE_DISPATCH_END__DATA__SHIFT 0x0
11738#define COMPUTE_DISPATCH_END__DATA_MASK 0xFFFFFFFFL
11739//COMPUTE_NOWHERE
11740#define COMPUTE_NOWHERE__DATA__SHIFT 0x0
11741#define COMPUTE_NOWHERE__DATA_MASK 0xFFFFFFFFL
11742
11743
11744// addressBlock: gc_cppdec
11745//CP_DFY_CNTL
11746#define CP_DFY_CNTL__POLICY__SHIFT 0x0
11747#define CP_DFY_CNTL__MTYPE__SHIFT 0x2
11748#define CP_DFY_CNTL__TPI_SDP_SEL__SHIFT 0x1a
11749#define CP_DFY_CNTL__LFSR_RESET__SHIFT 0x1c
11750#define CP_DFY_CNTL__MODE__SHIFT 0x1d
11751#define CP_DFY_CNTL__ENABLE__SHIFT 0x1f
11752#define CP_DFY_CNTL__POLICY_MASK 0x00000001L
11753#define CP_DFY_CNTL__MTYPE_MASK 0x0000000CL
11754#define CP_DFY_CNTL__TPI_SDP_SEL_MASK 0x04000000L
11755#define CP_DFY_CNTL__LFSR_RESET_MASK 0x10000000L
11756#define CP_DFY_CNTL__MODE_MASK 0x60000000L
11757#define CP_DFY_CNTL__ENABLE_MASK 0x80000000L
11758//CP_DFY_STAT
11759#define CP_DFY_STAT__BURST_COUNT__SHIFT 0x0
11760#define CP_DFY_STAT__TAGS_PENDING__SHIFT 0x10
11761#define CP_DFY_STAT__BUSY__SHIFT 0x1f
11762#define CP_DFY_STAT__BURST_COUNT_MASK 0x0000FFFFL
11763#define CP_DFY_STAT__TAGS_PENDING_MASK 0x07FF0000L
11764#define CP_DFY_STAT__BUSY_MASK 0x80000000L
11765//CP_DFY_ADDR_HI
11766#define CP_DFY_ADDR_HI__ADDR_HI__SHIFT 0x0
11767#define CP_DFY_ADDR_HI__ADDR_HI_MASK 0xFFFFFFFFL
11768//CP_DFY_ADDR_LO
11769#define CP_DFY_ADDR_LO__ADDR_LO__SHIFT 0x5
11770#define CP_DFY_ADDR_LO__ADDR_LO_MASK 0xFFFFFFE0L
11771//CP_DFY_DATA_0
11772#define CP_DFY_DATA_0__DATA__SHIFT 0x0
11773#define CP_DFY_DATA_0__DATA_MASK 0xFFFFFFFFL
11774//CP_DFY_DATA_1
11775#define CP_DFY_DATA_1__DATA__SHIFT 0x0
11776#define CP_DFY_DATA_1__DATA_MASK 0xFFFFFFFFL
11777//CP_DFY_DATA_2
11778#define CP_DFY_DATA_2__DATA__SHIFT 0x0
11779#define CP_DFY_DATA_2__DATA_MASK 0xFFFFFFFFL
11780//CP_DFY_DATA_3
11781#define CP_DFY_DATA_3__DATA__SHIFT 0x0
11782#define CP_DFY_DATA_3__DATA_MASK 0xFFFFFFFFL
11783//CP_DFY_DATA_4
11784#define CP_DFY_DATA_4__DATA__SHIFT 0x0
11785#define CP_DFY_DATA_4__DATA_MASK 0xFFFFFFFFL
11786//CP_DFY_DATA_5
11787#define CP_DFY_DATA_5__DATA__SHIFT 0x0
11788#define CP_DFY_DATA_5__DATA_MASK 0xFFFFFFFFL
11789//CP_DFY_DATA_6
11790#define CP_DFY_DATA_6__DATA__SHIFT 0x0
11791#define CP_DFY_DATA_6__DATA_MASK 0xFFFFFFFFL
11792//CP_DFY_DATA_7
11793#define CP_DFY_DATA_7__DATA__SHIFT 0x0
11794#define CP_DFY_DATA_7__DATA_MASK 0xFFFFFFFFL
11795//CP_DFY_DATA_8
11796#define CP_DFY_DATA_8__DATA__SHIFT 0x0
11797#define CP_DFY_DATA_8__DATA_MASK 0xFFFFFFFFL
11798//CP_DFY_DATA_9
11799#define CP_DFY_DATA_9__DATA__SHIFT 0x0
11800#define CP_DFY_DATA_9__DATA_MASK 0xFFFFFFFFL
11801//CP_DFY_DATA_10
11802#define CP_DFY_DATA_10__DATA__SHIFT 0x0
11803#define CP_DFY_DATA_10__DATA_MASK 0xFFFFFFFFL
11804//CP_DFY_DATA_11
11805#define CP_DFY_DATA_11__DATA__SHIFT 0x0
11806#define CP_DFY_DATA_11__DATA_MASK 0xFFFFFFFFL
11807//CP_DFY_DATA_12
11808#define CP_DFY_DATA_12__DATA__SHIFT 0x0
11809#define CP_DFY_DATA_12__DATA_MASK 0xFFFFFFFFL
11810//CP_DFY_DATA_13
11811#define CP_DFY_DATA_13__DATA__SHIFT 0x0
11812#define CP_DFY_DATA_13__DATA_MASK 0xFFFFFFFFL
11813//CP_DFY_DATA_14
11814#define CP_DFY_DATA_14__DATA__SHIFT 0x0
11815#define CP_DFY_DATA_14__DATA_MASK 0xFFFFFFFFL
11816//CP_DFY_DATA_15
11817#define CP_DFY_DATA_15__DATA__SHIFT 0x0
11818#define CP_DFY_DATA_15__DATA_MASK 0xFFFFFFFFL
11819//CP_DFY_CMD
11820#define CP_DFY_CMD__OFFSET__SHIFT 0x0
11821#define CP_DFY_CMD__SIZE__SHIFT 0x10
11822#define CP_DFY_CMD__OFFSET_MASK 0x000001FFL
11823#define CP_DFY_CMD__SIZE_MASK 0xFFFF0000L
11824//CP_EOPQ_WAIT_TIME
11825#define CP_EOPQ_WAIT_TIME__WAIT_TIME__SHIFT 0x0
11826#define CP_EOPQ_WAIT_TIME__SCALE_COUNT__SHIFT 0xa
11827#define CP_EOPQ_WAIT_TIME__WAIT_TIME_MASK 0x000003FFL
11828#define CP_EOPQ_WAIT_TIME__SCALE_COUNT_MASK 0x0003FC00L
11829//CP_CPC_MGCG_SYNC_CNTL
11830#define CP_CPC_MGCG_SYNC_CNTL__COOLDOWN_PERIOD__SHIFT 0x0
11831#define CP_CPC_MGCG_SYNC_CNTL__WARMUP_PERIOD__SHIFT 0x8
11832#define CP_CPC_MGCG_SYNC_CNTL__COOLDOWN_PERIOD_MASK 0x000000FFL
11833#define CP_CPC_MGCG_SYNC_CNTL__WARMUP_PERIOD_MASK 0x0000FF00L
11834//CPC_INT_INFO
11835#define CPC_INT_INFO__ADDR_HI__SHIFT 0x0
11836#define CPC_INT_INFO__TYPE__SHIFT 0x10
11837#define CPC_INT_INFO__VMID__SHIFT 0x14
11838#define CPC_INT_INFO__QUEUE_ID__SHIFT 0x1c
11839#define CPC_INT_INFO__ADDR_HI_MASK 0x0000FFFFL
11840#define CPC_INT_INFO__TYPE_MASK 0x00010000L
11841#define CPC_INT_INFO__VMID_MASK 0x00F00000L
11842#define CPC_INT_INFO__QUEUE_ID_MASK 0x70000000L
11843//CP_VIRT_STATUS
11844#define CP_VIRT_STATUS__VIRT_STATUS__SHIFT 0x0
11845#define CP_VIRT_STATUS__VIRT_STATUS_MASK 0xFFFFFFFFL
11846//CPC_INT_ADDR
11847#define CPC_INT_ADDR__ADDR__SHIFT 0x0
11848#define CPC_INT_ADDR__ADDR_MASK 0xFFFFFFFFL
11849//CPC_INT_PASID
11850#define CPC_INT_PASID__PASID__SHIFT 0x0
11851#define CPC_INT_PASID__PASID_MASK 0x0000FFFFL
11852//CP_GFX_ERROR
11853#define CP_GFX_ERROR__SUA_ERROR__SHIFT 0x4
11854#define CP_GFX_ERROR__RSVD1_ERROR__SHIFT 0x5
11855#define CP_GFX_ERROR__RSVD2_ERROR__SHIFT 0x6
11856#define CP_GFX_ERROR__SEM_UTCL1_ERROR__SHIFT 0x7
11857#define CP_GFX_ERROR__QU_STRM_UTCL1_ERROR__SHIFT 0x8
11858#define CP_GFX_ERROR__QU_EOP_UTCL1_ERROR__SHIFT 0x9
11859#define CP_GFX_ERROR__QU_PIPE_UTCL1_ERROR__SHIFT 0xa
11860#define CP_GFX_ERROR__QU_READ_UTCL1_ERROR__SHIFT 0xb
11861#define CP_GFX_ERROR__SYNC_MEMRD_UTCL1_ERROR__SHIFT 0xc
11862#define CP_GFX_ERROR__SYNC_MEMWR_UTCL1_ERROR__SHIFT 0xd
11863#define CP_GFX_ERROR__SHADOW_UTCL1_ERROR__SHIFT 0xe
11864#define CP_GFX_ERROR__APPEND_UTCL1_ERROR__SHIFT 0xf
11865#define CP_GFX_ERROR__CE_DMA_UTCL1_ERROR__SHIFT 0x10
11866#define CP_GFX_ERROR__PFP_VGTDMA_UTCL1_ERROR__SHIFT 0x11
11867#define CP_GFX_ERROR__DMA_SRC_UTCL1_ERROR__SHIFT 0x12
11868#define CP_GFX_ERROR__DMA_DST_UTCL1_ERROR__SHIFT 0x13
11869#define CP_GFX_ERROR__PFP_TC_UTCL1_ERROR__SHIFT 0x14
11870#define CP_GFX_ERROR__ME_TC_UTCL1_ERROR__SHIFT 0x15
11871#define CP_GFX_ERROR__CE_TC_UTCL1_ERROR__SHIFT 0x16
11872#define CP_GFX_ERROR__PRT_LOD_UTCL1_ERROR__SHIFT 0x17
11873#define CP_GFX_ERROR__RDPTR_RPT_UTCL1_ERROR__SHIFT 0x18
11874#define CP_GFX_ERROR__RB_FETCHER_UTCL1_ERROR__SHIFT 0x19
11875#define CP_GFX_ERROR__I1_FETCHER_UTCL1_ERROR__SHIFT 0x1a
11876#define CP_GFX_ERROR__I2_FETCHER_UTCL1_ERROR__SHIFT 0x1b
11877#define CP_GFX_ERROR__C1_FETCHER_UTCL1_ERROR__SHIFT 0x1c
11878#define CP_GFX_ERROR__C2_FETCHER_UTCL1_ERROR__SHIFT 0x1d
11879#define CP_GFX_ERROR__ST_FETCHER_UTCL1_ERROR__SHIFT 0x1e
11880#define CP_GFX_ERROR__CE_INIT_UTCL1_ERROR__SHIFT 0x1f
11881#define CP_GFX_ERROR__SUA_ERROR_MASK 0x00000010L
11882#define CP_GFX_ERROR__RSVD1_ERROR_MASK 0x00000020L
11883#define CP_GFX_ERROR__RSVD2_ERROR_MASK 0x00000040L
11884#define CP_GFX_ERROR__SEM_UTCL1_ERROR_MASK 0x00000080L
11885#define CP_GFX_ERROR__QU_STRM_UTCL1_ERROR_MASK 0x00000100L
11886#define CP_GFX_ERROR__QU_EOP_UTCL1_ERROR_MASK 0x00000200L
11887#define CP_GFX_ERROR__QU_PIPE_UTCL1_ERROR_MASK 0x00000400L
11888#define CP_GFX_ERROR__QU_READ_UTCL1_ERROR_MASK 0x00000800L
11889#define CP_GFX_ERROR__SYNC_MEMRD_UTCL1_ERROR_MASK 0x00001000L
11890#define CP_GFX_ERROR__SYNC_MEMWR_UTCL1_ERROR_MASK 0x00002000L
11891#define CP_GFX_ERROR__SHADOW_UTCL1_ERROR_MASK 0x00004000L
11892#define CP_GFX_ERROR__APPEND_UTCL1_ERROR_MASK 0x00008000L
11893#define CP_GFX_ERROR__CE_DMA_UTCL1_ERROR_MASK 0x00010000L
11894#define CP_GFX_ERROR__PFP_VGTDMA_UTCL1_ERROR_MASK 0x00020000L
11895#define CP_GFX_ERROR__DMA_SRC_UTCL1_ERROR_MASK 0x00040000L
11896#define CP_GFX_ERROR__DMA_DST_UTCL1_ERROR_MASK 0x00080000L
11897#define CP_GFX_ERROR__PFP_TC_UTCL1_ERROR_MASK 0x00100000L
11898#define CP_GFX_ERROR__ME_TC_UTCL1_ERROR_MASK 0x00200000L
11899#define CP_GFX_ERROR__CE_TC_UTCL1_ERROR_MASK 0x00400000L
11900#define CP_GFX_ERROR__PRT_LOD_UTCL1_ERROR_MASK 0x00800000L
11901#define CP_GFX_ERROR__RDPTR_RPT_UTCL1_ERROR_MASK 0x01000000L
11902#define CP_GFX_ERROR__RB_FETCHER_UTCL1_ERROR_MASK 0x02000000L
11903#define CP_GFX_ERROR__I1_FETCHER_UTCL1_ERROR_MASK 0x04000000L
11904#define CP_GFX_ERROR__I2_FETCHER_UTCL1_ERROR_MASK 0x08000000L
11905#define CP_GFX_ERROR__C1_FETCHER_UTCL1_ERROR_MASK 0x10000000L
11906#define CP_GFX_ERROR__C2_FETCHER_UTCL1_ERROR_MASK 0x20000000L
11907#define CP_GFX_ERROR__ST_FETCHER_UTCL1_ERROR_MASK 0x40000000L
11908#define CP_GFX_ERROR__CE_INIT_UTCL1_ERROR_MASK 0x80000000L
11909//CPG_UTCL1_CNTL
11910#define CPG_UTCL1_CNTL__XNACK_REDO_TIMER_CNT__SHIFT 0x0
11911#define CPG_UTCL1_CNTL__VMID_RESET_MODE__SHIFT 0x17
11912#define CPG_UTCL1_CNTL__DROP_MODE__SHIFT 0x18
11913#define CPG_UTCL1_CNTL__BYPASS__SHIFT 0x19
11914#define CPG_UTCL1_CNTL__INVALIDATE__SHIFT 0x1a
11915#define CPG_UTCL1_CNTL__FRAG_LIMIT_MODE__SHIFT 0x1b
11916#define CPG_UTCL1_CNTL__FORCE_SNOOP__SHIFT 0x1c
11917#define CPG_UTCL1_CNTL__FORCE_SD_VMID_DIRTY__SHIFT 0x1d
11918#define CPG_UTCL1_CNTL__MTYPE_NO_PTE_MODE__SHIFT 0x1e
11919#define CPG_UTCL1_CNTL__XNACK_REDO_TIMER_CNT_MASK 0x000FFFFFL
11920#define CPG_UTCL1_CNTL__VMID_RESET_MODE_MASK 0x00800000L
11921#define CPG_UTCL1_CNTL__DROP_MODE_MASK 0x01000000L
11922#define CPG_UTCL1_CNTL__BYPASS_MASK 0x02000000L
11923#define CPG_UTCL1_CNTL__INVALIDATE_MASK 0x04000000L
11924#define CPG_UTCL1_CNTL__FRAG_LIMIT_MODE_MASK 0x08000000L
11925#define CPG_UTCL1_CNTL__FORCE_SNOOP_MASK 0x10000000L
11926#define CPG_UTCL1_CNTL__FORCE_SD_VMID_DIRTY_MASK 0x20000000L
11927#define CPG_UTCL1_CNTL__MTYPE_NO_PTE_MODE_MASK 0x40000000L
11928//CPC_UTCL1_CNTL
11929#define CPC_UTCL1_CNTL__XNACK_REDO_TIMER_CNT__SHIFT 0x0
11930#define CPC_UTCL1_CNTL__DROP_MODE__SHIFT 0x18
11931#define CPC_UTCL1_CNTL__BYPASS__SHIFT 0x19
11932#define CPC_UTCL1_CNTL__INVALIDATE__SHIFT 0x1a
11933#define CPC_UTCL1_CNTL__FRAG_LIMIT_MODE__SHIFT 0x1b
11934#define CPC_UTCL1_CNTL__FORCE_SNOOP__SHIFT 0x1c
11935#define CPC_UTCL1_CNTL__FORCE_SD_VMID_DIRTY__SHIFT 0x1d
11936#define CPC_UTCL1_CNTL__MTYPE_NO_PTE_MODE__SHIFT 0x1e
11937#define CPC_UTCL1_CNTL__XNACK_REDO_TIMER_CNT_MASK 0x000FFFFFL
11938#define CPC_UTCL1_CNTL__DROP_MODE_MASK 0x01000000L
11939#define CPC_UTCL1_CNTL__BYPASS_MASK 0x02000000L
11940#define CPC_UTCL1_CNTL__INVALIDATE_MASK 0x04000000L
11941#define CPC_UTCL1_CNTL__FRAG_LIMIT_MODE_MASK 0x08000000L
11942#define CPC_UTCL1_CNTL__FORCE_SNOOP_MASK 0x10000000L
11943#define CPC_UTCL1_CNTL__FORCE_SD_VMID_DIRTY_MASK 0x20000000L
11944#define CPC_UTCL1_CNTL__MTYPE_NO_PTE_MODE_MASK 0x40000000L
11945//CPF_UTCL1_CNTL
11946#define CPF_UTCL1_CNTL__XNACK_REDO_TIMER_CNT__SHIFT 0x0
11947#define CPF_UTCL1_CNTL__VMID_RESET_MODE__SHIFT 0x17
11948#define CPF_UTCL1_CNTL__DROP_MODE__SHIFT 0x18
11949#define CPF_UTCL1_CNTL__BYPASS__SHIFT 0x19
11950#define CPF_UTCL1_CNTL__INVALIDATE__SHIFT 0x1a
11951#define CPF_UTCL1_CNTL__FRAG_LIMIT_MODE__SHIFT 0x1b
11952#define CPF_UTCL1_CNTL__FORCE_SNOOP__SHIFT 0x1c
11953#define CPF_UTCL1_CNTL__FORCE_SD_VMID_DIRTY__SHIFT 0x1d
11954#define CPF_UTCL1_CNTL__MTYPE_NO_PTE_MODE__SHIFT 0x1e
11955#define CPF_UTCL1_CNTL__FORCE_NO_EXE__SHIFT 0x1f
11956#define CPF_UTCL1_CNTL__XNACK_REDO_TIMER_CNT_MASK 0x000FFFFFL
11957#define CPF_UTCL1_CNTL__VMID_RESET_MODE_MASK 0x00800000L
11958#define CPF_UTCL1_CNTL__DROP_MODE_MASK 0x01000000L
11959#define CPF_UTCL1_CNTL__BYPASS_MASK 0x02000000L
11960#define CPF_UTCL1_CNTL__INVALIDATE_MASK 0x04000000L
11961#define CPF_UTCL1_CNTL__FRAG_LIMIT_MODE_MASK 0x08000000L
11962#define CPF_UTCL1_CNTL__FORCE_SNOOP_MASK 0x10000000L
11963#define CPF_UTCL1_CNTL__FORCE_SD_VMID_DIRTY_MASK 0x20000000L
11964#define CPF_UTCL1_CNTL__MTYPE_NO_PTE_MODE_MASK 0x40000000L
11965#define CPF_UTCL1_CNTL__FORCE_NO_EXE_MASK 0x80000000L
11966//CP_AQL_SMM_STATUS
11967#define CP_AQL_SMM_STATUS__AQL_QUEUE_SMM__SHIFT 0x0
11968#define CP_AQL_SMM_STATUS__AQL_QUEUE_SMM_MASK 0xFFFFFFFFL
11969//CP_RB0_BASE
11970#define CP_RB0_BASE__RB_BASE__SHIFT 0x0
11971#define CP_RB0_BASE__RB_BASE_MASK 0xFFFFFFFFL
11972//CP_RB_BASE
11973#define CP_RB_BASE__RB_BASE__SHIFT 0x0
11974#define CP_RB_BASE__RB_BASE_MASK 0xFFFFFFFFL
11975//CP_RB0_CNTL
11976#define CP_RB0_CNTL__RB_BUFSZ__SHIFT 0x0
11977#define CP_RB0_CNTL__RB_BLKSZ__SHIFT 0x8
11978#define CP_RB0_CNTL__BUF_SWAP__SHIFT 0x11
11979#define CP_RB0_CNTL__MIN_AVAILSZ__SHIFT 0x14
11980#define CP_RB0_CNTL__MIN_IB_AVAILSZ__SHIFT 0x16
11981#define CP_RB0_CNTL__CACHE_POLICY__SHIFT 0x18
11982#define CP_RB0_CNTL__RB_NO_UPDATE__SHIFT 0x1b
11983#define CP_RB0_CNTL__RB_RPTR_WR_ENA__SHIFT 0x1f
11984#define CP_RB0_CNTL__RB_BUFSZ_MASK 0x0000003FL
11985#define CP_RB0_CNTL__RB_BLKSZ_MASK 0x00003F00L
11986#define CP_RB0_CNTL__BUF_SWAP_MASK 0x00060000L
11987#define CP_RB0_CNTL__MIN_AVAILSZ_MASK 0x00300000L
11988#define CP_RB0_CNTL__MIN_IB_AVAILSZ_MASK 0x00C00000L
11989#define CP_RB0_CNTL__CACHE_POLICY_MASK 0x01000000L
11990#define CP_RB0_CNTL__RB_NO_UPDATE_MASK 0x08000000L
11991#define CP_RB0_CNTL__RB_RPTR_WR_ENA_MASK 0x80000000L
11992//CP_RB_CNTL
11993#define CP_RB_CNTL__RB_BUFSZ__SHIFT 0x0
11994#define CP_RB_CNTL__RB_BLKSZ__SHIFT 0x8
11995#define CP_RB_CNTL__MIN_AVAILSZ__SHIFT 0x14
11996#define CP_RB_CNTL__MIN_IB_AVAILSZ__SHIFT 0x16
11997#define CP_RB_CNTL__CACHE_POLICY__SHIFT 0x18
11998#define CP_RB_CNTL__RB_NO_UPDATE__SHIFT 0x1b
11999#define CP_RB_CNTL__RB_RPTR_WR_ENA__SHIFT 0x1f
12000#define CP_RB_CNTL__RB_BUFSZ_MASK 0x0000003FL
12001#define CP_RB_CNTL__RB_BLKSZ_MASK 0x00003F00L
12002#define CP_RB_CNTL__MIN_AVAILSZ_MASK 0x00300000L
12003#define CP_RB_CNTL__MIN_IB_AVAILSZ_MASK 0x00C00000L
12004#define CP_RB_CNTL__CACHE_POLICY_MASK 0x01000000L
12005#define CP_RB_CNTL__RB_NO_UPDATE_MASK 0x08000000L
12006#define CP_RB_CNTL__RB_RPTR_WR_ENA_MASK 0x80000000L
12007//CP_RB_RPTR_WR
12008#define CP_RB_RPTR_WR__RB_RPTR_WR__SHIFT 0x0
12009#define CP_RB_RPTR_WR__RB_RPTR_WR_MASK 0x000FFFFFL
12010//CP_RB0_RPTR_ADDR
12011#define CP_RB0_RPTR_ADDR__RB_RPTR_ADDR__SHIFT 0x2
12012#define CP_RB0_RPTR_ADDR__RB_RPTR_ADDR_MASK 0xFFFFFFFCL
12013//CP_RB_RPTR_ADDR
12014#define CP_RB_RPTR_ADDR__RB_RPTR_ADDR__SHIFT 0x2
12015#define CP_RB_RPTR_ADDR__RB_RPTR_ADDR_MASK 0xFFFFFFFCL
12016//CP_RB0_RPTR_ADDR_HI
12017#define CP_RB0_RPTR_ADDR_HI__RB_RPTR_ADDR_HI__SHIFT 0x0
12018#define CP_RB0_RPTR_ADDR_HI__RB_RPTR_ADDR_HI_MASK 0x0000FFFFL
12019//CP_RB_RPTR_ADDR_HI
12020#define CP_RB_RPTR_ADDR_HI__RB_RPTR_ADDR_HI__SHIFT 0x0
12021#define CP_RB_RPTR_ADDR_HI__RB_RPTR_ADDR_HI_MASK 0x0000FFFFL
12022//CP_RB0_BUFSZ_MASK
12023#define CP_RB0_BUFSZ_MASK__DATA__SHIFT 0x0
12024#define CP_RB0_BUFSZ_MASK__DATA_MASK 0x000FFFFFL
12025//CP_RB_BUFSZ_MASK
12026#define CP_RB_BUFSZ_MASK__DATA__SHIFT 0x0
12027#define CP_RB_BUFSZ_MASK__DATA_MASK 0x000FFFFFL
12028//CP_RB_WPTR_POLL_ADDR_LO
12029#define CP_RB_WPTR_POLL_ADDR_LO__RB_WPTR_POLL_ADDR_LO__SHIFT 0x2
12030#define CP_RB_WPTR_POLL_ADDR_LO__RB_WPTR_POLL_ADDR_LO_MASK 0xFFFFFFFCL
12031//CP_RB_WPTR_POLL_ADDR_HI
12032#define CP_RB_WPTR_POLL_ADDR_HI__RB_WPTR_POLL_ADDR_HI__SHIFT 0x0
12033#define CP_RB_WPTR_POLL_ADDR_HI__RB_WPTR_POLL_ADDR_HI_MASK 0x0000FFFFL
12034//CP_INT_CNTL
12035#define CP_INT_CNTL__CP_VM_DOORBELL_WR_INT_ENABLE__SHIFT 0xb
12036#define CP_INT_CNTL__CP_ECC_ERROR_INT_ENABLE__SHIFT 0xe
12037#define CP_INT_CNTL__GPF_INT_ENABLE__SHIFT 0x10
12038#define CP_INT_CNTL__WRM_POLL_TIMEOUT_INT_ENABLE__SHIFT 0x11
12039#define CP_INT_CNTL__CMP_BUSY_INT_ENABLE__SHIFT 0x12
12040#define CP_INT_CNTL__CNTX_BUSY_INT_ENABLE__SHIFT 0x13
12041#define CP_INT_CNTL__CNTX_EMPTY_INT_ENABLE__SHIFT 0x14
12042#define CP_INT_CNTL__GFX_IDLE_INT_ENABLE__SHIFT 0x15
12043#define CP_INT_CNTL__PRIV_INSTR_INT_ENABLE__SHIFT 0x16
12044#define CP_INT_CNTL__PRIV_REG_INT_ENABLE__SHIFT 0x17
12045#define CP_INT_CNTL__OPCODE_ERROR_INT_ENABLE__SHIFT 0x18
12046#define CP_INT_CNTL__TIME_STAMP_INT_ENABLE__SHIFT 0x1a
12047#define CP_INT_CNTL__RESERVED_BIT_ERROR_INT_ENABLE__SHIFT 0x1b
12048#define CP_INT_CNTL__GENERIC2_INT_ENABLE__SHIFT 0x1d
12049#define CP_INT_CNTL__GENERIC1_INT_ENABLE__SHIFT 0x1e
12050#define CP_INT_CNTL__GENERIC0_INT_ENABLE__SHIFT 0x1f
12051#define CP_INT_CNTL__CP_VM_DOORBELL_WR_INT_ENABLE_MASK 0x00000800L
12052#define CP_INT_CNTL__CP_ECC_ERROR_INT_ENABLE_MASK 0x00004000L
12053#define CP_INT_CNTL__GPF_INT_ENABLE_MASK 0x00010000L
12054#define CP_INT_CNTL__WRM_POLL_TIMEOUT_INT_ENABLE_MASK 0x00020000L
12055#define CP_INT_CNTL__CMP_BUSY_INT_ENABLE_MASK 0x00040000L
12056#define CP_INT_CNTL__CNTX_BUSY_INT_ENABLE_MASK 0x00080000L
12057#define CP_INT_CNTL__CNTX_EMPTY_INT_ENABLE_MASK 0x00100000L
12058#define CP_INT_CNTL__GFX_IDLE_INT_ENABLE_MASK 0x00200000L
12059#define CP_INT_CNTL__PRIV_INSTR_INT_ENABLE_MASK 0x00400000L
12060#define CP_INT_CNTL__PRIV_REG_INT_ENABLE_MASK 0x00800000L
12061#define CP_INT_CNTL__OPCODE_ERROR_INT_ENABLE_MASK 0x01000000L
12062#define CP_INT_CNTL__TIME_STAMP_INT_ENABLE_MASK 0x04000000L
12063#define CP_INT_CNTL__RESERVED_BIT_ERROR_INT_ENABLE_MASK 0x08000000L
12064#define CP_INT_CNTL__GENERIC2_INT_ENABLE_MASK 0x20000000L
12065#define CP_INT_CNTL__GENERIC1_INT_ENABLE_MASK 0x40000000L
12066#define CP_INT_CNTL__GENERIC0_INT_ENABLE_MASK 0x80000000L
12067//CP_INT_STATUS
12068#define CP_INT_STATUS__CP_VM_DOORBELL_WR_INT_STAT__SHIFT 0xb
12069#define CP_INT_STATUS__CP_ECC_ERROR_INT_STAT__SHIFT 0xe
12070#define CP_INT_STATUS__GPF_INT_STAT__SHIFT 0x10
12071#define CP_INT_STATUS__WRM_POLL_TIMEOUT_INT_STAT__SHIFT 0x11
12072#define CP_INT_STATUS__CMP_BUSY_INT_STAT__SHIFT 0x12
12073#define CP_INT_STATUS__CNTX_BUSY_INT_STAT__SHIFT 0x13
12074#define CP_INT_STATUS__CNTX_EMPTY_INT_STAT__SHIFT 0x14
12075#define CP_INT_STATUS__GFX_IDLE_INT_STAT__SHIFT 0x15
12076#define CP_INT_STATUS__PRIV_INSTR_INT_STAT__SHIFT 0x16
12077#define CP_INT_STATUS__PRIV_REG_INT_STAT__SHIFT 0x17
12078#define CP_INT_STATUS__OPCODE_ERROR_INT_STAT__SHIFT 0x18
12079#define CP_INT_STATUS__TIME_STAMP_INT_STAT__SHIFT 0x1a
12080#define CP_INT_STATUS__RESERVED_BIT_ERROR_INT_STAT__SHIFT 0x1b
12081#define CP_INT_STATUS__GENERIC2_INT_STAT__SHIFT 0x1d
12082#define CP_INT_STATUS__GENERIC1_INT_STAT__SHIFT 0x1e
12083#define CP_INT_STATUS__GENERIC0_INT_STAT__SHIFT 0x1f
12084#define CP_INT_STATUS__CP_VM_DOORBELL_WR_INT_STAT_MASK 0x00000800L
12085#define CP_INT_STATUS__CP_ECC_ERROR_INT_STAT_MASK 0x00004000L
12086#define CP_INT_STATUS__GPF_INT_STAT_MASK 0x00010000L
12087#define CP_INT_STATUS__WRM_POLL_TIMEOUT_INT_STAT_MASK 0x00020000L
12088#define CP_INT_STATUS__CMP_BUSY_INT_STAT_MASK 0x00040000L
12089#define CP_INT_STATUS__CNTX_BUSY_INT_STAT_MASK 0x00080000L
12090#define CP_INT_STATUS__CNTX_EMPTY_INT_STAT_MASK 0x00100000L
12091#define CP_INT_STATUS__GFX_IDLE_INT_STAT_MASK 0x00200000L
12092#define CP_INT_STATUS__PRIV_INSTR_INT_STAT_MASK 0x00400000L
12093#define CP_INT_STATUS__PRIV_REG_INT_STAT_MASK 0x00800000L
12094#define CP_INT_STATUS__OPCODE_ERROR_INT_STAT_MASK 0x01000000L
12095#define CP_INT_STATUS__TIME_STAMP_INT_STAT_MASK 0x04000000L
12096#define CP_INT_STATUS__RESERVED_BIT_ERROR_INT_STAT_MASK 0x08000000L
12097#define CP_INT_STATUS__GENERIC2_INT_STAT_MASK 0x20000000L
12098#define CP_INT_STATUS__GENERIC1_INT_STAT_MASK 0x40000000L
12099#define CP_INT_STATUS__GENERIC0_INT_STAT_MASK 0x80000000L
12100//CP_DEVICE_ID
12101#define CP_DEVICE_ID__DEVICE_ID__SHIFT 0x0
12102#define CP_DEVICE_ID__DEVICE_ID_MASK 0x000000FFL
12103//CP_ME0_PIPE_PRIORITY_CNTS
12104#define CP_ME0_PIPE_PRIORITY_CNTS__PRIORITY1_CNT__SHIFT 0x0
12105#define CP_ME0_PIPE_PRIORITY_CNTS__PRIORITY2A_CNT__SHIFT 0x8
12106#define CP_ME0_PIPE_PRIORITY_CNTS__PRIORITY2B_CNT__SHIFT 0x10
12107#define CP_ME0_PIPE_PRIORITY_CNTS__PRIORITY3_CNT__SHIFT 0x18
12108#define CP_ME0_PIPE_PRIORITY_CNTS__PRIORITY1_CNT_MASK 0x000000FFL
12109#define CP_ME0_PIPE_PRIORITY_CNTS__PRIORITY2A_CNT_MASK 0x0000FF00L
12110#define CP_ME0_PIPE_PRIORITY_CNTS__PRIORITY2B_CNT_MASK 0x00FF0000L
12111#define CP_ME0_PIPE_PRIORITY_CNTS__PRIORITY3_CNT_MASK 0xFF000000L
12112//CP_RING_PRIORITY_CNTS
12113#define CP_RING_PRIORITY_CNTS__PRIORITY1_CNT__SHIFT 0x0
12114#define CP_RING_PRIORITY_CNTS__PRIORITY2A_CNT__SHIFT 0x8
12115#define CP_RING_PRIORITY_CNTS__PRIORITY2B_CNT__SHIFT 0x10
12116#define CP_RING_PRIORITY_CNTS__PRIORITY3_CNT__SHIFT 0x18
12117#define CP_RING_PRIORITY_CNTS__PRIORITY1_CNT_MASK 0x000000FFL
12118#define CP_RING_PRIORITY_CNTS__PRIORITY2A_CNT_MASK 0x0000FF00L
12119#define CP_RING_PRIORITY_CNTS__PRIORITY2B_CNT_MASK 0x00FF0000L
12120#define CP_RING_PRIORITY_CNTS__PRIORITY3_CNT_MASK 0xFF000000L
12121//CP_ME0_PIPE0_PRIORITY
12122#define CP_ME0_PIPE0_PRIORITY__PRIORITY__SHIFT 0x0
12123#define CP_ME0_PIPE0_PRIORITY__PRIORITY_MASK 0x00000003L
12124//CP_RING0_PRIORITY
12125#define CP_RING0_PRIORITY__PRIORITY__SHIFT 0x0
12126#define CP_RING0_PRIORITY__PRIORITY_MASK 0x00000003L
12127//CP_ME0_PIPE1_PRIORITY
12128#define CP_ME0_PIPE1_PRIORITY__PRIORITY__SHIFT 0x0
12129#define CP_ME0_PIPE1_PRIORITY__PRIORITY_MASK 0x00000003L
12130//CP_RING1_PRIORITY
12131#define CP_RING1_PRIORITY__PRIORITY__SHIFT 0x0
12132#define CP_RING1_PRIORITY__PRIORITY_MASK 0x00000003L
12133//CP_ME0_PIPE2_PRIORITY
12134#define CP_ME0_PIPE2_PRIORITY__PRIORITY__SHIFT 0x0
12135#define CP_ME0_PIPE2_PRIORITY__PRIORITY_MASK 0x00000003L
12136//CP_RING2_PRIORITY
12137#define CP_RING2_PRIORITY__PRIORITY__SHIFT 0x0
12138#define CP_RING2_PRIORITY__PRIORITY_MASK 0x00000003L
12139//CP_FATAL_ERROR
12140#define CP_FATAL_ERROR__CPF_FATAL_ERROR__SHIFT 0x0
12141#define CP_FATAL_ERROR__CPG_FATAL_ERROR__SHIFT 0x1
12142#define CP_FATAL_ERROR__GFX_HALT_PROC__SHIFT 0x2
12143#define CP_FATAL_ERROR__DIS_CPG_FATAL_ERROR__SHIFT 0x3
12144#define CP_FATAL_ERROR__CPG_TAG_FATAL_ERROR_EN__SHIFT 0x4
12145#define CP_FATAL_ERROR__CPF_FATAL_ERROR_MASK 0x00000001L
12146#define CP_FATAL_ERROR__CPG_FATAL_ERROR_MASK 0x00000002L
12147#define CP_FATAL_ERROR__GFX_HALT_PROC_MASK 0x00000004L
12148#define CP_FATAL_ERROR__DIS_CPG_FATAL_ERROR_MASK 0x00000008L
12149#define CP_FATAL_ERROR__CPG_TAG_FATAL_ERROR_EN_MASK 0x00000010L
12150//CP_RB_VMID
12151#define CP_RB_VMID__RB0_VMID__SHIFT 0x0
12152#define CP_RB_VMID__RB1_VMID__SHIFT 0x8
12153#define CP_RB_VMID__RB2_VMID__SHIFT 0x10
12154#define CP_RB_VMID__RB0_VMID_MASK 0x0000000FL
12155#define CP_RB_VMID__RB1_VMID_MASK 0x00000F00L
12156#define CP_RB_VMID__RB2_VMID_MASK 0x000F0000L
12157//CP_ME0_PIPE0_VMID
12158#define CP_ME0_PIPE0_VMID__VMID__SHIFT 0x0
12159#define CP_ME0_PIPE0_VMID__VMID_MASK 0x0000000FL
12160//CP_ME0_PIPE1_VMID
12161#define CP_ME0_PIPE1_VMID__VMID__SHIFT 0x0
12162#define CP_ME0_PIPE1_VMID__VMID_MASK 0x0000000FL
12163//CP_RB0_WPTR
12164#define CP_RB0_WPTR__RB_WPTR__SHIFT 0x0
12165#define CP_RB0_WPTR__RB_WPTR_MASK 0xFFFFFFFFL
12166//CP_RB_WPTR
12167#define CP_RB_WPTR__RB_WPTR__SHIFT 0x0
12168#define CP_RB_WPTR__RB_WPTR_MASK 0xFFFFFFFFL
12169//CP_RB0_WPTR_HI
12170#define CP_RB0_WPTR_HI__RB_WPTR__SHIFT 0x0
12171#define CP_RB0_WPTR_HI__RB_WPTR_MASK 0xFFFFFFFFL
12172//CP_RB_WPTR_HI
12173#define CP_RB_WPTR_HI__RB_WPTR__SHIFT 0x0
12174#define CP_RB_WPTR_HI__RB_WPTR_MASK 0xFFFFFFFFL
12175//CP_RB1_WPTR
12176#define CP_RB1_WPTR__RB_WPTR__SHIFT 0x0
12177#define CP_RB1_WPTR__RB_WPTR_MASK 0xFFFFFFFFL
12178//CP_RB1_WPTR_HI
12179#define CP_RB1_WPTR_HI__RB_WPTR__SHIFT 0x0
12180#define CP_RB1_WPTR_HI__RB_WPTR_MASK 0xFFFFFFFFL
12181//CP_RB2_WPTR
12182#define CP_RB2_WPTR__RB_WPTR__SHIFT 0x0
12183#define CP_RB2_WPTR__RB_WPTR_MASK 0x000FFFFFL
12184//CP_RB_DOORBELL_CONTROL
12185#define CP_RB_DOORBELL_CONTROL__DOORBELL_BIF_DROP__SHIFT 0x1
12186#define CP_RB_DOORBELL_CONTROL__DOORBELL_OFFSET__SHIFT 0x2
12187#define CP_RB_DOORBELL_CONTROL__DOORBELL_EN__SHIFT 0x1e
12188#define CP_RB_DOORBELL_CONTROL__DOORBELL_HIT__SHIFT 0x1f
12189#define CP_RB_DOORBELL_CONTROL__DOORBELL_BIF_DROP_MASK 0x00000002L
12190#define CP_RB_DOORBELL_CONTROL__DOORBELL_OFFSET_MASK 0x0FFFFFFCL
12191#define CP_RB_DOORBELL_CONTROL__DOORBELL_EN_MASK 0x40000000L
12192#define CP_RB_DOORBELL_CONTROL__DOORBELL_HIT_MASK 0x80000000L
12193//CP_RB_DOORBELL_RANGE_LOWER
12194#define CP_RB_DOORBELL_RANGE_LOWER__DOORBELL_RANGE_LOWER__SHIFT 0x2
12195#define CP_RB_DOORBELL_RANGE_LOWER__DOORBELL_RANGE_LOWER_MASK 0x0FFFFFFCL
12196//CP_RB_DOORBELL_RANGE_UPPER
12197#define CP_RB_DOORBELL_RANGE_UPPER__DOORBELL_RANGE_UPPER__SHIFT 0x2
12198#define CP_RB_DOORBELL_RANGE_UPPER__DOORBELL_RANGE_UPPER_MASK 0x0FFFFFFCL
12199//CP_MEC_DOORBELL_RANGE_LOWER
12200#define CP_MEC_DOORBELL_RANGE_LOWER__DOORBELL_RANGE_LOWER__SHIFT 0x2
12201#define CP_MEC_DOORBELL_RANGE_LOWER__DOORBELL_RANGE_LOWER_MASK 0x0FFFFFFCL
12202//CP_MEC_DOORBELL_RANGE_UPPER
12203#define CP_MEC_DOORBELL_RANGE_UPPER__DOORBELL_RANGE_UPPER__SHIFT 0x2
12204#define CP_MEC_DOORBELL_RANGE_UPPER__DOORBELL_RANGE_UPPER_MASK 0x0FFFFFFCL
12205//CPG_UTCL1_ERROR
12206#define CPG_UTCL1_ERROR__ERROR_DETECTED_HALT__SHIFT 0x0
12207#define CPG_UTCL1_ERROR__ERROR_DETECTED_HALT_MASK 0x00000001L
12208//CPC_UTCL1_ERROR
12209#define CPC_UTCL1_ERROR__ERROR_DETECTED_HALT__SHIFT 0x0
12210#define CPC_UTCL1_ERROR__ERROR_DETECTED_HALT_MASK 0x00000001L
12211//CP_RB1_BASE
12212#define CP_RB1_BASE__RB_BASE__SHIFT 0x0
12213#define CP_RB1_BASE__RB_BASE_MASK 0xFFFFFFFFL
12214//CP_RB1_CNTL
12215#define CP_RB1_CNTL__RB_BUFSZ__SHIFT 0x0
12216#define CP_RB1_CNTL__RB_BLKSZ__SHIFT 0x8
12217#define CP_RB1_CNTL__MIN_AVAILSZ__SHIFT 0x14
12218#define CP_RB1_CNTL__MIN_IB_AVAILSZ__SHIFT 0x16
12219#define CP_RB1_CNTL__CACHE_POLICY__SHIFT 0x18
12220#define CP_RB1_CNTL__RB_NO_UPDATE__SHIFT 0x1b
12221#define CP_RB1_CNTL__RB_RPTR_WR_ENA__SHIFT 0x1f
12222#define CP_RB1_CNTL__RB_BUFSZ_MASK 0x0000003FL
12223#define CP_RB1_CNTL__RB_BLKSZ_MASK 0x00003F00L
12224#define CP_RB1_CNTL__MIN_AVAILSZ_MASK 0x00300000L
12225#define CP_RB1_CNTL__MIN_IB_AVAILSZ_MASK 0x00C00000L
12226#define CP_RB1_CNTL__CACHE_POLICY_MASK 0x01000000L
12227#define CP_RB1_CNTL__RB_NO_UPDATE_MASK 0x08000000L
12228#define CP_RB1_CNTL__RB_RPTR_WR_ENA_MASK 0x80000000L
12229//CP_RB1_RPTR_ADDR
12230#define CP_RB1_RPTR_ADDR__RB_RPTR_ADDR__SHIFT 0x2
12231#define CP_RB1_RPTR_ADDR__RB_RPTR_ADDR_MASK 0xFFFFFFFCL
12232//CP_RB1_RPTR_ADDR_HI
12233#define CP_RB1_RPTR_ADDR_HI__RB_RPTR_ADDR_HI__SHIFT 0x0
12234#define CP_RB1_RPTR_ADDR_HI__RB_RPTR_ADDR_HI_MASK 0x0000FFFFL
12235//CP_RB2_BASE
12236#define CP_RB2_BASE__RB_BASE__SHIFT 0x0
12237#define CP_RB2_BASE__RB_BASE_MASK 0xFFFFFFFFL
12238//CP_RB2_CNTL
12239#define CP_RB2_CNTL__RB_BUFSZ__SHIFT 0x0
12240#define CP_RB2_CNTL__RB_BLKSZ__SHIFT 0x8
12241#define CP_RB2_CNTL__MIN_AVAILSZ__SHIFT 0x14
12242#define CP_RB2_CNTL__MIN_IB_AVAILSZ__SHIFT 0x16
12243#define CP_RB2_CNTL__CACHE_POLICY__SHIFT 0x18
12244#define CP_RB2_CNTL__RB_NO_UPDATE__SHIFT 0x1b
12245#define CP_RB2_CNTL__RB_RPTR_WR_ENA__SHIFT 0x1f
12246#define CP_RB2_CNTL__RB_BUFSZ_MASK 0x0000003FL
12247#define CP_RB2_CNTL__RB_BLKSZ_MASK 0x00003F00L
12248#define CP_RB2_CNTL__MIN_AVAILSZ_MASK 0x00300000L
12249#define CP_RB2_CNTL__MIN_IB_AVAILSZ_MASK 0x00C00000L
12250#define CP_RB2_CNTL__CACHE_POLICY_MASK 0x01000000L
12251#define CP_RB2_CNTL__RB_NO_UPDATE_MASK 0x08000000L
12252#define CP_RB2_CNTL__RB_RPTR_WR_ENA_MASK 0x80000000L
12253//CP_RB2_RPTR_ADDR
12254#define CP_RB2_RPTR_ADDR__RB_RPTR_ADDR__SHIFT 0x2
12255#define CP_RB2_RPTR_ADDR__RB_RPTR_ADDR_MASK 0xFFFFFFFCL
12256//CP_RB2_RPTR_ADDR_HI
12257#define CP_RB2_RPTR_ADDR_HI__RB_RPTR_ADDR_HI__SHIFT 0x0
12258#define CP_RB2_RPTR_ADDR_HI__RB_RPTR_ADDR_HI_MASK 0x0000FFFFL
12259//CP_RB0_ACTIVE
12260#define CP_RB0_ACTIVE__ACTIVE__SHIFT 0x0
12261#define CP_RB0_ACTIVE__ACTIVE_MASK 0x00000001L
12262//CP_RB_ACTIVE
12263#define CP_RB_ACTIVE__ACTIVE__SHIFT 0x0
12264#define CP_RB_ACTIVE__ACTIVE_MASK 0x00000001L
12265//CP_INT_CNTL_RING0
12266#define CP_INT_CNTL_RING0__CP_VM_DOORBELL_WR_INT_ENABLE__SHIFT 0xb
12267#define CP_INT_CNTL_RING0__CP_ECC_ERROR_INT_ENABLE__SHIFT 0xe
12268#define CP_INT_CNTL_RING0__GPF_INT_ENABLE__SHIFT 0x10
12269#define CP_INT_CNTL_RING0__WRM_POLL_TIMEOUT_INT_ENABLE__SHIFT 0x11
12270#define CP_INT_CNTL_RING0__CMP_BUSY_INT_ENABLE__SHIFT 0x12
12271#define CP_INT_CNTL_RING0__CNTX_BUSY_INT_ENABLE__SHIFT 0x13
12272#define CP_INT_CNTL_RING0__CNTX_EMPTY_INT_ENABLE__SHIFT 0x14
12273#define CP_INT_CNTL_RING0__GFX_IDLE_INT_ENABLE__SHIFT 0x15
12274#define CP_INT_CNTL_RING0__PRIV_INSTR_INT_ENABLE__SHIFT 0x16
12275#define CP_INT_CNTL_RING0__PRIV_REG_INT_ENABLE__SHIFT 0x17
12276#define CP_INT_CNTL_RING0__OPCODE_ERROR_INT_ENABLE__SHIFT 0x18
12277#define CP_INT_CNTL_RING0__TIME_STAMP_INT_ENABLE__SHIFT 0x1a
12278#define CP_INT_CNTL_RING0__RESERVED_BIT_ERROR_INT_ENABLE__SHIFT 0x1b
12279#define CP_INT_CNTL_RING0__GENERIC2_INT_ENABLE__SHIFT 0x1d
12280#define CP_INT_CNTL_RING0__GENERIC1_INT_ENABLE__SHIFT 0x1e
12281#define CP_INT_CNTL_RING0__GENERIC0_INT_ENABLE__SHIFT 0x1f
12282#define CP_INT_CNTL_RING0__CP_VM_DOORBELL_WR_INT_ENABLE_MASK 0x00000800L
12283#define CP_INT_CNTL_RING0__CP_ECC_ERROR_INT_ENABLE_MASK 0x00004000L
12284#define CP_INT_CNTL_RING0__GPF_INT_ENABLE_MASK 0x00010000L
12285#define CP_INT_CNTL_RING0__WRM_POLL_TIMEOUT_INT_ENABLE_MASK 0x00020000L
12286#define CP_INT_CNTL_RING0__CMP_BUSY_INT_ENABLE_MASK 0x00040000L
12287#define CP_INT_CNTL_RING0__CNTX_BUSY_INT_ENABLE_MASK 0x00080000L
12288#define CP_INT_CNTL_RING0__CNTX_EMPTY_INT_ENABLE_MASK 0x00100000L
12289#define CP_INT_CNTL_RING0__GFX_IDLE_INT_ENABLE_MASK 0x00200000L
12290#define CP_INT_CNTL_RING0__PRIV_INSTR_INT_ENABLE_MASK 0x00400000L
12291#define CP_INT_CNTL_RING0__PRIV_REG_INT_ENABLE_MASK 0x00800000L
12292#define CP_INT_CNTL_RING0__OPCODE_ERROR_INT_ENABLE_MASK 0x01000000L
12293#define CP_INT_CNTL_RING0__TIME_STAMP_INT_ENABLE_MASK 0x04000000L
12294#define CP_INT_CNTL_RING0__RESERVED_BIT_ERROR_INT_ENABLE_MASK 0x08000000L
12295#define CP_INT_CNTL_RING0__GENERIC2_INT_ENABLE_MASK 0x20000000L
12296#define CP_INT_CNTL_RING0__GENERIC1_INT_ENABLE_MASK 0x40000000L
12297#define CP_INT_CNTL_RING0__GENERIC0_INT_ENABLE_MASK 0x80000000L
12298//CP_INT_CNTL_RING1
12299#define CP_INT_CNTL_RING1__CP_VM_DOORBELL_WR_INT_ENABLE__SHIFT 0xb
12300#define CP_INT_CNTL_RING1__CP_ECC_ERROR_INT_ENABLE__SHIFT 0xe
12301#define CP_INT_CNTL_RING1__GPF_INT_ENABLE__SHIFT 0x10
12302#define CP_INT_CNTL_RING1__WRM_POLL_TIMEOUT_INT_ENABLE__SHIFT 0x11
12303#define CP_INT_CNTL_RING1__CMP_BUSY_INT_ENABLE__SHIFT 0x12
12304#define CP_INT_CNTL_RING1__CNTX_BUSY_INT_ENABLE__SHIFT 0x13
12305#define CP_INT_CNTL_RING1__CNTX_EMPTY_INT_ENABLE__SHIFT 0x14
12306#define CP_INT_CNTL_RING1__GFX_IDLE_INT_ENABLE__SHIFT 0x15
12307#define CP_INT_CNTL_RING1__PRIV_INSTR_INT_ENABLE__SHIFT 0x16
12308#define CP_INT_CNTL_RING1__PRIV_REG_INT_ENABLE__SHIFT 0x17
12309#define CP_INT_CNTL_RING1__OPCODE_ERROR_INT_ENABLE__SHIFT 0x18
12310#define CP_INT_CNTL_RING1__TIME_STAMP_INT_ENABLE__SHIFT 0x1a
12311#define CP_INT_CNTL_RING1__RESERVED_BIT_ERROR_INT_ENABLE__SHIFT 0x1b
12312#define CP_INT_CNTL_RING1__GENERIC2_INT_ENABLE__SHIFT 0x1d
12313#define CP_INT_CNTL_RING1__GENERIC1_INT_ENABLE__SHIFT 0x1e
12314#define CP_INT_CNTL_RING1__GENERIC0_INT_ENABLE__SHIFT 0x1f
12315#define CP_INT_CNTL_RING1__CP_VM_DOORBELL_WR_INT_ENABLE_MASK 0x00000800L
12316#define CP_INT_CNTL_RING1__CP_ECC_ERROR_INT_ENABLE_MASK 0x00004000L
12317#define CP_INT_CNTL_RING1__GPF_INT_ENABLE_MASK 0x00010000L
12318#define CP_INT_CNTL_RING1__WRM_POLL_TIMEOUT_INT_ENABLE_MASK 0x00020000L
12319#define CP_INT_CNTL_RING1__CMP_BUSY_INT_ENABLE_MASK 0x00040000L
12320#define CP_INT_CNTL_RING1__CNTX_BUSY_INT_ENABLE_MASK 0x00080000L
12321#define CP_INT_CNTL_RING1__CNTX_EMPTY_INT_ENABLE_MASK 0x00100000L
12322#define CP_INT_CNTL_RING1__GFX_IDLE_INT_ENABLE_MASK 0x00200000L
12323#define CP_INT_CNTL_RING1__PRIV_INSTR_INT_ENABLE_MASK 0x00400000L
12324#define CP_INT_CNTL_RING1__PRIV_REG_INT_ENABLE_MASK 0x00800000L
12325#define CP_INT_CNTL_RING1__OPCODE_ERROR_INT_ENABLE_MASK 0x01000000L
12326#define CP_INT_CNTL_RING1__TIME_STAMP_INT_ENABLE_MASK 0x04000000L
12327#define CP_INT_CNTL_RING1__RESERVED_BIT_ERROR_INT_ENABLE_MASK 0x08000000L
12328#define CP_INT_CNTL_RING1__GENERIC2_INT_ENABLE_MASK 0x20000000L
12329#define CP_INT_CNTL_RING1__GENERIC1_INT_ENABLE_MASK 0x40000000L
12330#define CP_INT_CNTL_RING1__GENERIC0_INT_ENABLE_MASK 0x80000000L
12331//CP_INT_CNTL_RING2
12332#define CP_INT_CNTL_RING2__CP_VM_DOORBELL_WR_INT_ENABLE__SHIFT 0xb
12333#define CP_INT_CNTL_RING2__CP_ECC_ERROR_INT_ENABLE__SHIFT 0xe
12334#define CP_INT_CNTL_RING2__GPF_INT_ENABLE__SHIFT 0x10
12335#define CP_INT_CNTL_RING2__WRM_POLL_TIMEOUT_INT_ENABLE__SHIFT 0x11
12336#define CP_INT_CNTL_RING2__CMP_BUSY_INT_ENABLE__SHIFT 0x12
12337#define CP_INT_CNTL_RING2__CNTX_BUSY_INT_ENABLE__SHIFT 0x13
12338#define CP_INT_CNTL_RING2__CNTX_EMPTY_INT_ENABLE__SHIFT 0x14
12339#define CP_INT_CNTL_RING2__GFX_IDLE_INT_ENABLE__SHIFT 0x15
12340#define CP_INT_CNTL_RING2__PRIV_INSTR_INT_ENABLE__SHIFT 0x16
12341#define CP_INT_CNTL_RING2__PRIV_REG_INT_ENABLE__SHIFT 0x17
12342#define CP_INT_CNTL_RING2__OPCODE_ERROR_INT_ENABLE__SHIFT 0x18
12343#define CP_INT_CNTL_RING2__TIME_STAMP_INT_ENABLE__SHIFT 0x1a
12344#define CP_INT_CNTL_RING2__RESERVED_BIT_ERROR_INT_ENABLE__SHIFT 0x1b
12345#define CP_INT_CNTL_RING2__GENERIC2_INT_ENABLE__SHIFT 0x1d
12346#define CP_INT_CNTL_RING2__GENERIC1_INT_ENABLE__SHIFT 0x1e
12347#define CP_INT_CNTL_RING2__GENERIC0_INT_ENABLE__SHIFT 0x1f
12348#define CP_INT_CNTL_RING2__CP_VM_DOORBELL_WR_INT_ENABLE_MASK 0x00000800L
12349#define CP_INT_CNTL_RING2__CP_ECC_ERROR_INT_ENABLE_MASK 0x00004000L
12350#define CP_INT_CNTL_RING2__GPF_INT_ENABLE_MASK 0x00010000L
12351#define CP_INT_CNTL_RING2__WRM_POLL_TIMEOUT_INT_ENABLE_MASK 0x00020000L
12352#define CP_INT_CNTL_RING2__CMP_BUSY_INT_ENABLE_MASK 0x00040000L
12353#define CP_INT_CNTL_RING2__CNTX_BUSY_INT_ENABLE_MASK 0x00080000L
12354#define CP_INT_CNTL_RING2__CNTX_EMPTY_INT_ENABLE_MASK 0x00100000L
12355#define CP_INT_CNTL_RING2__GFX_IDLE_INT_ENABLE_MASK 0x00200000L
12356#define CP_INT_CNTL_RING2__PRIV_INSTR_INT_ENABLE_MASK 0x00400000L
12357#define CP_INT_CNTL_RING2__PRIV_REG_INT_ENABLE_MASK 0x00800000L
12358#define CP_INT_CNTL_RING2__OPCODE_ERROR_INT_ENABLE_MASK 0x01000000L
12359#define CP_INT_CNTL_RING2__TIME_STAMP_INT_ENABLE_MASK 0x04000000L
12360#define CP_INT_CNTL_RING2__RESERVED_BIT_ERROR_INT_ENABLE_MASK 0x08000000L
12361#define CP_INT_CNTL_RING2__GENERIC2_INT_ENABLE_MASK 0x20000000L
12362#define CP_INT_CNTL_RING2__GENERIC1_INT_ENABLE_MASK 0x40000000L
12363#define CP_INT_CNTL_RING2__GENERIC0_INT_ENABLE_MASK 0x80000000L
12364//CP_INT_STATUS_RING0
12365#define CP_INT_STATUS_RING0__CP_VM_DOORBELL_WR_INT_STAT__SHIFT 0xb
12366#define CP_INT_STATUS_RING0__CP_ECC_ERROR_INT_STAT__SHIFT 0xe
12367#define CP_INT_STATUS_RING0__GPF_INT_STAT__SHIFT 0x10
12368#define CP_INT_STATUS_RING0__WRM_POLL_TIMEOUT_INT_STAT__SHIFT 0x11
12369#define CP_INT_STATUS_RING0__CMP_BUSY_INT_STAT__SHIFT 0x12
12370#define CP_INT_STATUS_RING0__GCNTX_BUSY_INT_STAT__SHIFT 0x13
12371#define CP_INT_STATUS_RING0__CNTX_EMPTY_INT_STAT__SHIFT 0x14
12372#define CP_INT_STATUS_RING0__GFX_IDLE_INT_STAT__SHIFT 0x15
12373#define CP_INT_STATUS_RING0__PRIV_INSTR_INT_STAT__SHIFT 0x16
12374#define CP_INT_STATUS_RING0__PRIV_REG_INT_STAT__SHIFT 0x17
12375#define CP_INT_STATUS_RING0__OPCODE_ERROR_INT_STAT__SHIFT 0x18
12376#define CP_INT_STATUS_RING0__TIME_STAMP_INT_STAT__SHIFT 0x1a
12377#define CP_INT_STATUS_RING0__RESERVED_BIT_ERROR_INT_STAT__SHIFT 0x1b
12378#define CP_INT_STATUS_RING0__GENERIC2_INT_STAT__SHIFT 0x1d
12379#define CP_INT_STATUS_RING0__GENERIC1_INT_STAT__SHIFT 0x1e
12380#define CP_INT_STATUS_RING0__GENERIC0_INT_STAT__SHIFT 0x1f
12381#define CP_INT_STATUS_RING0__CP_VM_DOORBELL_WR_INT_STAT_MASK 0x00000800L
12382#define CP_INT_STATUS_RING0__CP_ECC_ERROR_INT_STAT_MASK 0x00004000L
12383#define CP_INT_STATUS_RING0__GPF_INT_STAT_MASK 0x00010000L
12384#define CP_INT_STATUS_RING0__WRM_POLL_TIMEOUT_INT_STAT_MASK 0x00020000L
12385#define CP_INT_STATUS_RING0__CMP_BUSY_INT_STAT_MASK 0x00040000L
12386#define CP_INT_STATUS_RING0__GCNTX_BUSY_INT_STAT_MASK 0x00080000L
12387#define CP_INT_STATUS_RING0__CNTX_EMPTY_INT_STAT_MASK 0x00100000L
12388#define CP_INT_STATUS_RING0__GFX_IDLE_INT_STAT_MASK 0x00200000L
12389#define CP_INT_STATUS_RING0__PRIV_INSTR_INT_STAT_MASK 0x00400000L
12390#define CP_INT_STATUS_RING0__PRIV_REG_INT_STAT_MASK 0x00800000L
12391#define CP_INT_STATUS_RING0__OPCODE_ERROR_INT_STAT_MASK 0x01000000L
12392#define CP_INT_STATUS_RING0__TIME_STAMP_INT_STAT_MASK 0x04000000L
12393#define CP_INT_STATUS_RING0__RESERVED_BIT_ERROR_INT_STAT_MASK 0x08000000L
12394#define CP_INT_STATUS_RING0__GENERIC2_INT_STAT_MASK 0x20000000L
12395#define CP_INT_STATUS_RING0__GENERIC1_INT_STAT_MASK 0x40000000L
12396#define CP_INT_STATUS_RING0__GENERIC0_INT_STAT_MASK 0x80000000L
12397//CP_INT_STATUS_RING1
12398#define CP_INT_STATUS_RING1__CP_VM_DOORBELL_WR_INT_STAT__SHIFT 0xb
12399#define CP_INT_STATUS_RING1__CP_ECC_ERROR_INT_STAT__SHIFT 0xe
12400#define CP_INT_STATUS_RING1__GPF_INT_STAT__SHIFT 0x10
12401#define CP_INT_STATUS_RING1__WRM_POLL_TIMEOUT_INT_STAT__SHIFT 0x11
12402#define CP_INT_STATUS_RING1__CMP_BUSY_INT_STAT__SHIFT 0x12
12403#define CP_INT_STATUS_RING1__CNTX_BUSY_INT_STAT__SHIFT 0x13
12404#define CP_INT_STATUS_RING1__CNTX_EMPTY_INT_STAT__SHIFT 0x14
12405#define CP_INT_STATUS_RING1__GFX_IDLE_INT_STAT__SHIFT 0x15
12406#define CP_INT_STATUS_RING1__PRIV_INSTR_INT_STAT__SHIFT 0x16
12407#define CP_INT_STATUS_RING1__PRIV_REG_INT_STAT__SHIFT 0x17
12408#define CP_INT_STATUS_RING1__OPCODE_ERROR_INT_STAT__SHIFT 0x18
12409#define CP_INT_STATUS_RING1__TIME_STAMP_INT_STAT__SHIFT 0x1a
12410#define CP_INT_STATUS_RING1__RESERVED_BIT_ERROR_INT_STAT__SHIFT 0x1b
12411#define CP_INT_STATUS_RING1__GENERIC2_INT_STAT__SHIFT 0x1d
12412#define CP_INT_STATUS_RING1__GENERIC1_INT_STAT__SHIFT 0x1e
12413#define CP_INT_STATUS_RING1__GENERIC0_INT_STAT__SHIFT 0x1f
12414#define CP_INT_STATUS_RING1__CP_VM_DOORBELL_WR_INT_STAT_MASK 0x00000800L
12415#define CP_INT_STATUS_RING1__CP_ECC_ERROR_INT_STAT_MASK 0x00004000L
12416#define CP_INT_STATUS_RING1__GPF_INT_STAT_MASK 0x00010000L
12417#define CP_INT_STATUS_RING1__WRM_POLL_TIMEOUT_INT_STAT_MASK 0x00020000L
12418#define CP_INT_STATUS_RING1__CMP_BUSY_INT_STAT_MASK 0x00040000L
12419#define CP_INT_STATUS_RING1__CNTX_BUSY_INT_STAT_MASK 0x00080000L
12420#define CP_INT_STATUS_RING1__CNTX_EMPTY_INT_STAT_MASK 0x00100000L
12421#define CP_INT_STATUS_RING1__GFX_IDLE_INT_STAT_MASK 0x00200000L
12422#define CP_INT_STATUS_RING1__PRIV_INSTR_INT_STAT_MASK 0x00400000L
12423#define CP_INT_STATUS_RING1__PRIV_REG_INT_STAT_MASK 0x00800000L
12424#define CP_INT_STATUS_RING1__OPCODE_ERROR_INT_STAT_MASK 0x01000000L
12425#define CP_INT_STATUS_RING1__TIME_STAMP_INT_STAT_MASK 0x04000000L
12426#define CP_INT_STATUS_RING1__RESERVED_BIT_ERROR_INT_STAT_MASK 0x08000000L
12427#define CP_INT_STATUS_RING1__GENERIC2_INT_STAT_MASK 0x20000000L
12428#define CP_INT_STATUS_RING1__GENERIC1_INT_STAT_MASK 0x40000000L
12429#define CP_INT_STATUS_RING1__GENERIC0_INT_STAT_MASK 0x80000000L
12430//CP_INT_STATUS_RING2
12431#define CP_INT_STATUS_RING2__CP_VM_DOORBELL_WR_INT_STAT__SHIFT 0xb
12432#define CP_INT_STATUS_RING2__CP_ECC_ERROR_INT_STAT__SHIFT 0xe
12433#define CP_INT_STATUS_RING2__GPF_INT_STAT__SHIFT 0x10
12434#define CP_INT_STATUS_RING2__WRM_POLL_TIMEOUT_INT_STAT__SHIFT 0x11
12435#define CP_INT_STATUS_RING2__CMP_BUSY_INT_STAT__SHIFT 0x12
12436#define CP_INT_STATUS_RING2__CNTX_BUSY_INT_STAT__SHIFT 0x13
12437#define CP_INT_STATUS_RING2__CNTX_EMPTY_INT_STAT__SHIFT 0x14
12438#define CP_INT_STATUS_RING2__GFX_IDLE_INT_STAT__SHIFT 0x15
12439#define CP_INT_STATUS_RING2__PRIV_INSTR_INT_STAT__SHIFT 0x16
12440#define CP_INT_STATUS_RING2__PRIV_REG_INT_STAT__SHIFT 0x17
12441#define CP_INT_STATUS_RING2__OPCODE_ERROR_INT_STAT__SHIFT 0x18
12442#define CP_INT_STATUS_RING2__TIME_STAMP_INT_STAT__SHIFT 0x1a
12443#define CP_INT_STATUS_RING2__RESERVED_BIT_ERROR_INT_STAT__SHIFT 0x1b
12444#define CP_INT_STATUS_RING2__GENERIC2_INT_STAT__SHIFT 0x1d
12445#define CP_INT_STATUS_RING2__GENERIC1_INT_STAT__SHIFT 0x1e
12446#define CP_INT_STATUS_RING2__GENERIC0_INT_STAT__SHIFT 0x1f
12447#define CP_INT_STATUS_RING2__CP_VM_DOORBELL_WR_INT_STAT_MASK 0x00000800L
12448#define CP_INT_STATUS_RING2__CP_ECC_ERROR_INT_STAT_MASK 0x00004000L
12449#define CP_INT_STATUS_RING2__GPF_INT_STAT_MASK 0x00010000L
12450#define CP_INT_STATUS_RING2__WRM_POLL_TIMEOUT_INT_STAT_MASK 0x00020000L
12451#define CP_INT_STATUS_RING2__CMP_BUSY_INT_STAT_MASK 0x00040000L
12452#define CP_INT_STATUS_RING2__CNTX_BUSY_INT_STAT_MASK 0x00080000L
12453#define CP_INT_STATUS_RING2__CNTX_EMPTY_INT_STAT_MASK 0x00100000L
12454#define CP_INT_STATUS_RING2__GFX_IDLE_INT_STAT_MASK 0x00200000L
12455#define CP_INT_STATUS_RING2__PRIV_INSTR_INT_STAT_MASK 0x00400000L
12456#define CP_INT_STATUS_RING2__PRIV_REG_INT_STAT_MASK 0x00800000L
12457#define CP_INT_STATUS_RING2__OPCODE_ERROR_INT_STAT_MASK 0x01000000L
12458#define CP_INT_STATUS_RING2__TIME_STAMP_INT_STAT_MASK 0x04000000L
12459#define CP_INT_STATUS_RING2__RESERVED_BIT_ERROR_INT_STAT_MASK 0x08000000L
12460#define CP_INT_STATUS_RING2__GENERIC2_INT_STAT_MASK 0x20000000L
12461#define CP_INT_STATUS_RING2__GENERIC1_INT_STAT_MASK 0x40000000L
12462#define CP_INT_STATUS_RING2__GENERIC0_INT_STAT_MASK 0x80000000L
12463//CP_PWR_CNTL
12464#define CP_PWR_CNTL__GFX_CLK_HALT_ME0_PIPE0__SHIFT 0x0
12465#define CP_PWR_CNTL__GFX_CLK_HALT_ME0_PIPE1__SHIFT 0x1
12466#define CP_PWR_CNTL__CMP_CLK_HALT_ME1_PIPE0__SHIFT 0x8
12467#define CP_PWR_CNTL__CMP_CLK_HALT_ME1_PIPE1__SHIFT 0x9
12468#define CP_PWR_CNTL__CMP_CLK_HALT_ME1_PIPE2__SHIFT 0xa
12469#define CP_PWR_CNTL__CMP_CLK_HALT_ME1_PIPE3__SHIFT 0xb
12470#define CP_PWR_CNTL__CMP_CLK_HALT_ME2_PIPE0__SHIFT 0x10
12471#define CP_PWR_CNTL__CMP_CLK_HALT_ME2_PIPE1__SHIFT 0x11
12472#define CP_PWR_CNTL__CMP_CLK_HALT_ME2_PIPE2__SHIFT 0x12
12473#define CP_PWR_CNTL__CMP_CLK_HALT_ME2_PIPE3__SHIFT 0x13
12474#define CP_PWR_CNTL__GFX_CLK_HALT_ME0_PIPE0_MASK 0x00000001L
12475#define CP_PWR_CNTL__GFX_CLK_HALT_ME0_PIPE1_MASK 0x00000002L
12476#define CP_PWR_CNTL__CMP_CLK_HALT_ME1_PIPE0_MASK 0x00000100L
12477#define CP_PWR_CNTL__CMP_CLK_HALT_ME1_PIPE1_MASK 0x00000200L
12478#define CP_PWR_CNTL__CMP_CLK_HALT_ME1_PIPE2_MASK 0x00000400L
12479#define CP_PWR_CNTL__CMP_CLK_HALT_ME1_PIPE3_MASK 0x00000800L
12480#define CP_PWR_CNTL__CMP_CLK_HALT_ME2_PIPE0_MASK 0x00010000L
12481#define CP_PWR_CNTL__CMP_CLK_HALT_ME2_PIPE1_MASK 0x00020000L
12482#define CP_PWR_CNTL__CMP_CLK_HALT_ME2_PIPE2_MASK 0x00040000L
12483#define CP_PWR_CNTL__CMP_CLK_HALT_ME2_PIPE3_MASK 0x00080000L
12484//CP_MEM_SLP_CNTL
12485#define CP_MEM_SLP_CNTL__CP_MEM_LS_EN__SHIFT 0x0
12486#define CP_MEM_SLP_CNTL__CP_MEM_DS_EN__SHIFT 0x1
12487#define CP_MEM_SLP_CNTL__RESERVED__SHIFT 0x2
12488#define CP_MEM_SLP_CNTL__CP_LS_DS_BUSY_OVERRIDE__SHIFT 0x7
12489#define CP_MEM_SLP_CNTL__CP_MEM_LS_ON_DELAY__SHIFT 0x8
12490#define CP_MEM_SLP_CNTL__CP_MEM_LS_OFF_DELAY__SHIFT 0x10
12491#define CP_MEM_SLP_CNTL__RESERVED1__SHIFT 0x18
12492#define CP_MEM_SLP_CNTL__CP_MEM_LS_EN_MASK 0x00000001L
12493#define CP_MEM_SLP_CNTL__CP_MEM_DS_EN_MASK 0x00000002L
12494#define CP_MEM_SLP_CNTL__RESERVED_MASK 0x0000007CL
12495#define CP_MEM_SLP_CNTL__CP_LS_DS_BUSY_OVERRIDE_MASK 0x00000080L
12496#define CP_MEM_SLP_CNTL__CP_MEM_LS_ON_DELAY_MASK 0x0000FF00L
12497#define CP_MEM_SLP_CNTL__CP_MEM_LS_OFF_DELAY_MASK 0x00FF0000L
12498#define CP_MEM_SLP_CNTL__RESERVED1_MASK 0xFF000000L
12499//CP_ECC_FIRSTOCCURRENCE
12500#define CP_ECC_FIRSTOCCURRENCE__INTERFACE__SHIFT 0x0
12501#define CP_ECC_FIRSTOCCURRENCE__CLIENT__SHIFT 0x4
12502#define CP_ECC_FIRSTOCCURRENCE__ME__SHIFT 0x8
12503#define CP_ECC_FIRSTOCCURRENCE__PIPE__SHIFT 0xa
12504#define CP_ECC_FIRSTOCCURRENCE__QUEUE__SHIFT 0xc
12505#define CP_ECC_FIRSTOCCURRENCE__VMID__SHIFT 0x10
12506#define CP_ECC_FIRSTOCCURRENCE__INTERFACE_MASK 0x00000003L
12507#define CP_ECC_FIRSTOCCURRENCE__CLIENT_MASK 0x000000F0L
12508#define CP_ECC_FIRSTOCCURRENCE__ME_MASK 0x00000300L
12509#define CP_ECC_FIRSTOCCURRENCE__PIPE_MASK 0x00000C00L
12510#define CP_ECC_FIRSTOCCURRENCE__QUEUE_MASK 0x00007000L
12511#define CP_ECC_FIRSTOCCURRENCE__VMID_MASK 0x000F0000L
12512//CP_ECC_FIRSTOCCURRENCE_RING0
12513#define CP_ECC_FIRSTOCCURRENCE_RING0__OBSOLETE__SHIFT 0x0
12514#define CP_ECC_FIRSTOCCURRENCE_RING0__OBSOLETE_MASK 0xFFFFFFFFL
12515//CP_ECC_FIRSTOCCURRENCE_RING1
12516#define CP_ECC_FIRSTOCCURRENCE_RING1__OBSOLETE__SHIFT 0x0
12517#define CP_ECC_FIRSTOCCURRENCE_RING1__OBSOLETE_MASK 0xFFFFFFFFL
12518//CP_ECC_FIRSTOCCURRENCE_RING2
12519#define CP_ECC_FIRSTOCCURRENCE_RING2__OBSOLETE__SHIFT 0x0
12520#define CP_ECC_FIRSTOCCURRENCE_RING2__OBSOLETE_MASK 0xFFFFFFFFL
12521//CP_PQ_WPTR_POLL_CNTL
12522#define CP_PQ_WPTR_POLL_CNTL__PERIOD__SHIFT 0x0
12523#define CP_PQ_WPTR_POLL_CNTL__DISABLE_PEND_REQ_ONE_SHOT__SHIFT 0x1d
12524#define CP_PQ_WPTR_POLL_CNTL__POLL_ACTIVE__SHIFT 0x1e
12525#define CP_PQ_WPTR_POLL_CNTL__EN__SHIFT 0x1f
12526#define CP_PQ_WPTR_POLL_CNTL__PERIOD_MASK 0x000000FFL
12527#define CP_PQ_WPTR_POLL_CNTL__DISABLE_PEND_REQ_ONE_SHOT_MASK 0x20000000L
12528#define CP_PQ_WPTR_POLL_CNTL__POLL_ACTIVE_MASK 0x40000000L
12529#define CP_PQ_WPTR_POLL_CNTL__EN_MASK 0x80000000L
12530//CP_PQ_WPTR_POLL_CNTL1
12531#define CP_PQ_WPTR_POLL_CNTL1__QUEUE_MASK__SHIFT 0x0
12532#define CP_PQ_WPTR_POLL_CNTL1__QUEUE_MASK_MASK 0xFFFFFFFFL
12533//CP_ME1_PIPE0_INT_CNTL
12534#define CP_ME1_PIPE0_INT_CNTL__CMP_QUERY_STATUS_INT_ENABLE__SHIFT 0xc
12535#define CP_ME1_PIPE0_INT_CNTL__DEQUEUE_REQUEST_INT_ENABLE__SHIFT 0xd
12536#define CP_ME1_PIPE0_INT_CNTL__CP_ECC_ERROR_INT_ENABLE__SHIFT 0xe
12537#define CP_ME1_PIPE0_INT_CNTL__SUA_VIOLATION_INT_ENABLE__SHIFT 0xf
12538#define CP_ME1_PIPE0_INT_CNTL__GPF_INT_ENABLE__SHIFT 0x10
12539#define CP_ME1_PIPE0_INT_CNTL__WRM_POLL_TIMEOUT_INT_ENABLE__SHIFT 0x11
12540#define CP_ME1_PIPE0_INT_CNTL__PRIV_REG_INT_ENABLE__SHIFT 0x17
12541#define CP_ME1_PIPE0_INT_CNTL__OPCODE_ERROR_INT_ENABLE__SHIFT 0x18
12542#define CP_ME1_PIPE0_INT_CNTL__TIME_STAMP_INT_ENABLE__SHIFT 0x1a
12543#define CP_ME1_PIPE0_INT_CNTL__RESERVED_BIT_ERROR_INT_ENABLE__SHIFT 0x1b
12544#define CP_ME1_PIPE0_INT_CNTL__GENERIC2_INT_ENABLE__SHIFT 0x1d
12545#define CP_ME1_PIPE0_INT_CNTL__GENERIC1_INT_ENABLE__SHIFT 0x1e
12546#define CP_ME1_PIPE0_INT_CNTL__GENERIC0_INT_ENABLE__SHIFT 0x1f
12547#define CP_ME1_PIPE0_INT_CNTL__CMP_QUERY_STATUS_INT_ENABLE_MASK 0x00001000L
12548#define CP_ME1_PIPE0_INT_CNTL__DEQUEUE_REQUEST_INT_ENABLE_MASK 0x00002000L
12549#define CP_ME1_PIPE0_INT_CNTL__CP_ECC_ERROR_INT_ENABLE_MASK 0x00004000L
12550#define CP_ME1_PIPE0_INT_CNTL__SUA_VIOLATION_INT_ENABLE_MASK 0x00008000L
12551#define CP_ME1_PIPE0_INT_CNTL__GPF_INT_ENABLE_MASK 0x00010000L
12552#define CP_ME1_PIPE0_INT_CNTL__WRM_POLL_TIMEOUT_INT_ENABLE_MASK 0x00020000L
12553#define CP_ME1_PIPE0_INT_CNTL__PRIV_REG_INT_ENABLE_MASK 0x00800000L
12554#define CP_ME1_PIPE0_INT_CNTL__OPCODE_ERROR_INT_ENABLE_MASK 0x01000000L
12555#define CP_ME1_PIPE0_INT_CNTL__TIME_STAMP_INT_ENABLE_MASK 0x04000000L
12556#define CP_ME1_PIPE0_INT_CNTL__RESERVED_BIT_ERROR_INT_ENABLE_MASK 0x08000000L
12557#define CP_ME1_PIPE0_INT_CNTL__GENERIC2_INT_ENABLE_MASK 0x20000000L
12558#define CP_ME1_PIPE0_INT_CNTL__GENERIC1_INT_ENABLE_MASK 0x40000000L
12559#define CP_ME1_PIPE0_INT_CNTL__GENERIC0_INT_ENABLE_MASK 0x80000000L
12560//CP_ME1_PIPE1_INT_CNTL
12561#define CP_ME1_PIPE1_INT_CNTL__CMP_QUERY_STATUS_INT_ENABLE__SHIFT 0xc
12562#define CP_ME1_PIPE1_INT_CNTL__DEQUEUE_REQUEST_INT_ENABLE__SHIFT 0xd
12563#define CP_ME1_PIPE1_INT_CNTL__CP_ECC_ERROR_INT_ENABLE__SHIFT 0xe
12564#define CP_ME1_PIPE1_INT_CNTL__SUA_VIOLATION_INT_ENABLE__SHIFT 0xf
12565#define CP_ME1_PIPE1_INT_CNTL__GPF_INT_ENABLE__SHIFT 0x10
12566#define CP_ME1_PIPE1_INT_CNTL__WRM_POLL_TIMEOUT_INT_ENABLE__SHIFT 0x11
12567#define CP_ME1_PIPE1_INT_CNTL__PRIV_REG_INT_ENABLE__SHIFT 0x17
12568#define CP_ME1_PIPE1_INT_CNTL__OPCODE_ERROR_INT_ENABLE__SHIFT 0x18
12569#define CP_ME1_PIPE1_INT_CNTL__TIME_STAMP_INT_ENABLE__SHIFT 0x1a
12570#define CP_ME1_PIPE1_INT_CNTL__RESERVED_BIT_ERROR_INT_ENABLE__SHIFT 0x1b
12571#define CP_ME1_PIPE1_INT_CNTL__GENERIC2_INT_ENABLE__SHIFT 0x1d
12572#define CP_ME1_PIPE1_INT_CNTL__GENERIC1_INT_ENABLE__SHIFT 0x1e
12573#define CP_ME1_PIPE1_INT_CNTL__GENERIC0_INT_ENABLE__SHIFT 0x1f
12574#define CP_ME1_PIPE1_INT_CNTL__CMP_QUERY_STATUS_INT_ENABLE_MASK 0x00001000L
12575#define CP_ME1_PIPE1_INT_CNTL__DEQUEUE_REQUEST_INT_ENABLE_MASK 0x00002000L
12576#define CP_ME1_PIPE1_INT_CNTL__CP_ECC_ERROR_INT_ENABLE_MASK 0x00004000L
12577#define CP_ME1_PIPE1_INT_CNTL__SUA_VIOLATION_INT_ENABLE_MASK 0x00008000L
12578#define CP_ME1_PIPE1_INT_CNTL__GPF_INT_ENABLE_MASK 0x00010000L
12579#define CP_ME1_PIPE1_INT_CNTL__WRM_POLL_TIMEOUT_INT_ENABLE_MASK 0x00020000L
12580#define CP_ME1_PIPE1_INT_CNTL__PRIV_REG_INT_ENABLE_MASK 0x00800000L
12581#define CP_ME1_PIPE1_INT_CNTL__OPCODE_ERROR_INT_ENABLE_MASK 0x01000000L
12582#define CP_ME1_PIPE1_INT_CNTL__TIME_STAMP_INT_ENABLE_MASK 0x04000000L
12583#define CP_ME1_PIPE1_INT_CNTL__RESERVED_BIT_ERROR_INT_ENABLE_MASK 0x08000000L
12584#define CP_ME1_PIPE1_INT_CNTL__GENERIC2_INT_ENABLE_MASK 0x20000000L
12585#define CP_ME1_PIPE1_INT_CNTL__GENERIC1_INT_ENABLE_MASK 0x40000000L
12586#define CP_ME1_PIPE1_INT_CNTL__GENERIC0_INT_ENABLE_MASK 0x80000000L
12587//CP_ME1_PIPE2_INT_CNTL
12588#define CP_ME1_PIPE2_INT_CNTL__CMP_QUERY_STATUS_INT_ENABLE__SHIFT 0xc
12589#define CP_ME1_PIPE2_INT_CNTL__DEQUEUE_REQUEST_INT_ENABLE__SHIFT 0xd
12590#define CP_ME1_PIPE2_INT_CNTL__CP_ECC_ERROR_INT_ENABLE__SHIFT 0xe
12591#define CP_ME1_PIPE2_INT_CNTL__SUA_VIOLATION_INT_ENABLE__SHIFT 0xf
12592#define CP_ME1_PIPE2_INT_CNTL__GPF_INT_ENABLE__SHIFT 0x10
12593#define CP_ME1_PIPE2_INT_CNTL__WRM_POLL_TIMEOUT_INT_ENABLE__SHIFT 0x11
12594#define CP_ME1_PIPE2_INT_CNTL__PRIV_REG_INT_ENABLE__SHIFT 0x17
12595#define CP_ME1_PIPE2_INT_CNTL__OPCODE_ERROR_INT_ENABLE__SHIFT 0x18
12596#define CP_ME1_PIPE2_INT_CNTL__TIME_STAMP_INT_ENABLE__SHIFT 0x1a
12597#define CP_ME1_PIPE2_INT_CNTL__RESERVED_BIT_ERROR_INT_ENABLE__SHIFT 0x1b
12598#define CP_ME1_PIPE2_INT_CNTL__GENERIC2_INT_ENABLE__SHIFT 0x1d
12599#define CP_ME1_PIPE2_INT_CNTL__GENERIC1_INT_ENABLE__SHIFT 0x1e
12600#define CP_ME1_PIPE2_INT_CNTL__GENERIC0_INT_ENABLE__SHIFT 0x1f
12601#define CP_ME1_PIPE2_INT_CNTL__CMP_QUERY_STATUS_INT_ENABLE_MASK 0x00001000L
12602#define CP_ME1_PIPE2_INT_CNTL__DEQUEUE_REQUEST_INT_ENABLE_MASK 0x00002000L
12603#define CP_ME1_PIPE2_INT_CNTL__CP_ECC_ERROR_INT_ENABLE_MASK 0x00004000L
12604#define CP_ME1_PIPE2_INT_CNTL__SUA_VIOLATION_INT_ENABLE_MASK 0x00008000L
12605#define CP_ME1_PIPE2_INT_CNTL__GPF_INT_ENABLE_MASK 0x00010000L
12606#define CP_ME1_PIPE2_INT_CNTL__WRM_POLL_TIMEOUT_INT_ENABLE_MASK 0x00020000L
12607#define CP_ME1_PIPE2_INT_CNTL__PRIV_REG_INT_ENABLE_MASK 0x00800000L
12608#define CP_ME1_PIPE2_INT_CNTL__OPCODE_ERROR_INT_ENABLE_MASK 0x01000000L
12609#define CP_ME1_PIPE2_INT_CNTL__TIME_STAMP_INT_ENABLE_MASK 0x04000000L
12610#define CP_ME1_PIPE2_INT_CNTL__RESERVED_BIT_ERROR_INT_ENABLE_MASK 0x08000000L
12611#define CP_ME1_PIPE2_INT_CNTL__GENERIC2_INT_ENABLE_MASK 0x20000000L
12612#define CP_ME1_PIPE2_INT_CNTL__GENERIC1_INT_ENABLE_MASK 0x40000000L
12613#define CP_ME1_PIPE2_INT_CNTL__GENERIC0_INT_ENABLE_MASK 0x80000000L
12614//CP_ME1_PIPE3_INT_CNTL
12615#define CP_ME1_PIPE3_INT_CNTL__CMP_QUERY_STATUS_INT_ENABLE__SHIFT 0xc
12616#define CP_ME1_PIPE3_INT_CNTL__DEQUEUE_REQUEST_INT_ENABLE__SHIFT 0xd
12617#define CP_ME1_PIPE3_INT_CNTL__CP_ECC_ERROR_INT_ENABLE__SHIFT 0xe
12618#define CP_ME1_PIPE3_INT_CNTL__SUA_VIOLATION_INT_ENABLE__SHIFT 0xf
12619#define CP_ME1_PIPE3_INT_CNTL__GPF_INT_ENABLE__SHIFT 0x10
12620#define CP_ME1_PIPE3_INT_CNTL__WRM_POLL_TIMEOUT_INT_ENABLE__SHIFT 0x11
12621#define CP_ME1_PIPE3_INT_CNTL__PRIV_REG_INT_ENABLE__SHIFT 0x17
12622#define CP_ME1_PIPE3_INT_CNTL__OPCODE_ERROR_INT_ENABLE__SHIFT 0x18
12623#define CP_ME1_PIPE3_INT_CNTL__TIME_STAMP_INT_ENABLE__SHIFT 0x1a
12624#define CP_ME1_PIPE3_INT_CNTL__RESERVED_BIT_ERROR_INT_ENABLE__SHIFT 0x1b
12625#define CP_ME1_PIPE3_INT_CNTL__GENERIC2_INT_ENABLE__SHIFT 0x1d
12626#define CP_ME1_PIPE3_INT_CNTL__GENERIC1_INT_ENABLE__SHIFT 0x1e
12627#define CP_ME1_PIPE3_INT_CNTL__GENERIC0_INT_ENABLE__SHIFT 0x1f
12628#define CP_ME1_PIPE3_INT_CNTL__CMP_QUERY_STATUS_INT_ENABLE_MASK 0x00001000L
12629#define CP_ME1_PIPE3_INT_CNTL__DEQUEUE_REQUEST_INT_ENABLE_MASK 0x00002000L
12630#define CP_ME1_PIPE3_INT_CNTL__CP_ECC_ERROR_INT_ENABLE_MASK 0x00004000L
12631#define CP_ME1_PIPE3_INT_CNTL__SUA_VIOLATION_INT_ENABLE_MASK 0x00008000L
12632#define CP_ME1_PIPE3_INT_CNTL__GPF_INT_ENABLE_MASK 0x00010000L
12633#define CP_ME1_PIPE3_INT_CNTL__WRM_POLL_TIMEOUT_INT_ENABLE_MASK 0x00020000L
12634#define CP_ME1_PIPE3_INT_CNTL__PRIV_REG_INT_ENABLE_MASK 0x00800000L
12635#define CP_ME1_PIPE3_INT_CNTL__OPCODE_ERROR_INT_ENABLE_MASK 0x01000000L
12636#define CP_ME1_PIPE3_INT_CNTL__TIME_STAMP_INT_ENABLE_MASK 0x04000000L
12637#define CP_ME1_PIPE3_INT_CNTL__RESERVED_BIT_ERROR_INT_ENABLE_MASK 0x08000000L
12638#define CP_ME1_PIPE3_INT_CNTL__GENERIC2_INT_ENABLE_MASK 0x20000000L
12639#define CP_ME1_PIPE3_INT_CNTL__GENERIC1_INT_ENABLE_MASK 0x40000000L
12640#define CP_ME1_PIPE3_INT_CNTL__GENERIC0_INT_ENABLE_MASK 0x80000000L
12641//CP_ME2_PIPE0_INT_CNTL
12642#define CP_ME2_PIPE0_INT_CNTL__CMP_QUERY_STATUS_INT_ENABLE__SHIFT 0xc
12643#define CP_ME2_PIPE0_INT_CNTL__DEQUEUE_REQUEST_INT_ENABLE__SHIFT 0xd
12644#define CP_ME2_PIPE0_INT_CNTL__CP_ECC_ERROR_INT_ENABLE__SHIFT 0xe
12645#define CP_ME2_PIPE0_INT_CNTL__SUA_VIOLATION_INT_ENABLE__SHIFT 0xf
12646#define CP_ME2_PIPE0_INT_CNTL__GPF_INT_ENABLE__SHIFT 0x10
12647#define CP_ME2_PIPE0_INT_CNTL__WRM_POLL_TIMEOUT_INT_ENABLE__SHIFT 0x11
12648#define CP_ME2_PIPE0_INT_CNTL__PRIV_REG_INT_ENABLE__SHIFT 0x17
12649#define CP_ME2_PIPE0_INT_CNTL__OPCODE_ERROR_INT_ENABLE__SHIFT 0x18
12650#define CP_ME2_PIPE0_INT_CNTL__TIME_STAMP_INT_ENABLE__SHIFT 0x1a
12651#define CP_ME2_PIPE0_INT_CNTL__RESERVED_BIT_ERROR_INT_ENABLE__SHIFT 0x1b
12652#define CP_ME2_PIPE0_INT_CNTL__GENERIC2_INT_ENABLE__SHIFT 0x1d
12653#define CP_ME2_PIPE0_INT_CNTL__GENERIC1_INT_ENABLE__SHIFT 0x1e
12654#define CP_ME2_PIPE0_INT_CNTL__GENERIC0_INT_ENABLE__SHIFT 0x1f
12655#define CP_ME2_PIPE0_INT_CNTL__CMP_QUERY_STATUS_INT_ENABLE_MASK 0x00001000L
12656#define CP_ME2_PIPE0_INT_CNTL__DEQUEUE_REQUEST_INT_ENABLE_MASK 0x00002000L
12657#define CP_ME2_PIPE0_INT_CNTL__CP_ECC_ERROR_INT_ENABLE_MASK 0x00004000L
12658#define CP_ME2_PIPE0_INT_CNTL__SUA_VIOLATION_INT_ENABLE_MASK 0x00008000L
12659#define CP_ME2_PIPE0_INT_CNTL__GPF_INT_ENABLE_MASK 0x00010000L
12660#define CP_ME2_PIPE0_INT_CNTL__WRM_POLL_TIMEOUT_INT_ENABLE_MASK 0x00020000L
12661#define CP_ME2_PIPE0_INT_CNTL__PRIV_REG_INT_ENABLE_MASK 0x00800000L
12662#define CP_ME2_PIPE0_INT_CNTL__OPCODE_ERROR_INT_ENABLE_MASK 0x01000000L
12663#define CP_ME2_PIPE0_INT_CNTL__TIME_STAMP_INT_ENABLE_MASK 0x04000000L
12664#define CP_ME2_PIPE0_INT_CNTL__RESERVED_BIT_ERROR_INT_ENABLE_MASK 0x08000000L
12665#define CP_ME2_PIPE0_INT_CNTL__GENERIC2_INT_ENABLE_MASK 0x20000000L
12666#define CP_ME2_PIPE0_INT_CNTL__GENERIC1_INT_ENABLE_MASK 0x40000000L
12667#define CP_ME2_PIPE0_INT_CNTL__GENERIC0_INT_ENABLE_MASK 0x80000000L
12668//CP_ME2_PIPE1_INT_CNTL
12669#define CP_ME2_PIPE1_INT_CNTL__CMP_QUERY_STATUS_INT_ENABLE__SHIFT 0xc
12670#define CP_ME2_PIPE1_INT_CNTL__DEQUEUE_REQUEST_INT_ENABLE__SHIFT 0xd
12671#define CP_ME2_PIPE1_INT_CNTL__CP_ECC_ERROR_INT_ENABLE__SHIFT 0xe
12672#define CP_ME2_PIPE1_INT_CNTL__SUA_VIOLATION_INT_ENABLE__SHIFT 0xf
12673#define CP_ME2_PIPE1_INT_CNTL__GPF_INT_ENABLE__SHIFT 0x10
12674#define CP_ME2_PIPE1_INT_CNTL__WRM_POLL_TIMEOUT_INT_ENABLE__SHIFT 0x11
12675#define CP_ME2_PIPE1_INT_CNTL__PRIV_REG_INT_ENABLE__SHIFT 0x17
12676#define CP_ME2_PIPE1_INT_CNTL__OPCODE_ERROR_INT_ENABLE__SHIFT 0x18
12677#define CP_ME2_PIPE1_INT_CNTL__TIME_STAMP_INT_ENABLE__SHIFT 0x1a
12678#define CP_ME2_PIPE1_INT_CNTL__RESERVED_BIT_ERROR_INT_ENABLE__SHIFT 0x1b
12679#define CP_ME2_PIPE1_INT_CNTL__GENERIC2_INT_ENABLE__SHIFT 0x1d
12680#define CP_ME2_PIPE1_INT_CNTL__GENERIC1_INT_ENABLE__SHIFT 0x1e
12681#define CP_ME2_PIPE1_INT_CNTL__GENERIC0_INT_ENABLE__SHIFT 0x1f
12682#define CP_ME2_PIPE1_INT_CNTL__CMP_QUERY_STATUS_INT_ENABLE_MASK 0x00001000L
12683#define CP_ME2_PIPE1_INT_CNTL__DEQUEUE_REQUEST_INT_ENABLE_MASK 0x00002000L
12684#define CP_ME2_PIPE1_INT_CNTL__CP_ECC_ERROR_INT_ENABLE_MASK 0x00004000L
12685#define CP_ME2_PIPE1_INT_CNTL__SUA_VIOLATION_INT_ENABLE_MASK 0x00008000L
12686#define CP_ME2_PIPE1_INT_CNTL__GPF_INT_ENABLE_MASK 0x00010000L
12687#define CP_ME2_PIPE1_INT_CNTL__WRM_POLL_TIMEOUT_INT_ENABLE_MASK 0x00020000L
12688#define CP_ME2_PIPE1_INT_CNTL__PRIV_REG_INT_ENABLE_MASK 0x00800000L
12689#define CP_ME2_PIPE1_INT_CNTL__OPCODE_ERROR_INT_ENABLE_MASK 0x01000000L
12690#define CP_ME2_PIPE1_INT_CNTL__TIME_STAMP_INT_ENABLE_MASK 0x04000000L
12691#define CP_ME2_PIPE1_INT_CNTL__RESERVED_BIT_ERROR_INT_ENABLE_MASK 0x08000000L
12692#define CP_ME2_PIPE1_INT_CNTL__GENERIC2_INT_ENABLE_MASK 0x20000000L
12693#define CP_ME2_PIPE1_INT_CNTL__GENERIC1_INT_ENABLE_MASK 0x40000000L
12694#define CP_ME2_PIPE1_INT_CNTL__GENERIC0_INT_ENABLE_MASK 0x80000000L
12695//CP_ME2_PIPE2_INT_CNTL
12696#define CP_ME2_PIPE2_INT_CNTL__CMP_QUERY_STATUS_INT_ENABLE__SHIFT 0xc
12697#define CP_ME2_PIPE2_INT_CNTL__DEQUEUE_REQUEST_INT_ENABLE__SHIFT 0xd
12698#define CP_ME2_PIPE2_INT_CNTL__CP_ECC_ERROR_INT_ENABLE__SHIFT 0xe
12699#define CP_ME2_PIPE2_INT_CNTL__SUA_VIOLATION_INT_ENABLE__SHIFT 0xf
12700#define CP_ME2_PIPE2_INT_CNTL__GPF_INT_ENABLE__SHIFT 0x10
12701#define CP_ME2_PIPE2_INT_CNTL__WRM_POLL_TIMEOUT_INT_ENABLE__SHIFT 0x11
12702#define CP_ME2_PIPE2_INT_CNTL__PRIV_REG_INT_ENABLE__SHIFT 0x17
12703#define CP_ME2_PIPE2_INT_CNTL__OPCODE_ERROR_INT_ENABLE__SHIFT 0x18
12704#define CP_ME2_PIPE2_INT_CNTL__TIME_STAMP_INT_ENABLE__SHIFT 0x1a
12705#define CP_ME2_PIPE2_INT_CNTL__RESERVED_BIT_ERROR_INT_ENABLE__SHIFT 0x1b
12706#define CP_ME2_PIPE2_INT_CNTL__GENERIC2_INT_ENABLE__SHIFT 0x1d
12707#define CP_ME2_PIPE2_INT_CNTL__GENERIC1_INT_ENABLE__SHIFT 0x1e
12708#define CP_ME2_PIPE2_INT_CNTL__GENERIC0_INT_ENABLE__SHIFT 0x1f
12709#define CP_ME2_PIPE2_INT_CNTL__CMP_QUERY_STATUS_INT_ENABLE_MASK 0x00001000L
12710#define CP_ME2_PIPE2_INT_CNTL__DEQUEUE_REQUEST_INT_ENABLE_MASK 0x00002000L
12711#define CP_ME2_PIPE2_INT_CNTL__CP_ECC_ERROR_INT_ENABLE_MASK 0x00004000L
12712#define CP_ME2_PIPE2_INT_CNTL__SUA_VIOLATION_INT_ENABLE_MASK 0x00008000L
12713#define CP_ME2_PIPE2_INT_CNTL__GPF_INT_ENABLE_MASK 0x00010000L
12714#define CP_ME2_PIPE2_INT_CNTL__WRM_POLL_TIMEOUT_INT_ENABLE_MASK 0x00020000L
12715#define CP_ME2_PIPE2_INT_CNTL__PRIV_REG_INT_ENABLE_MASK 0x00800000L
12716#define CP_ME2_PIPE2_INT_CNTL__OPCODE_ERROR_INT_ENABLE_MASK 0x01000000L
12717#define CP_ME2_PIPE2_INT_CNTL__TIME_STAMP_INT_ENABLE_MASK 0x04000000L
12718#define CP_ME2_PIPE2_INT_CNTL__RESERVED_BIT_ERROR_INT_ENABLE_MASK 0x08000000L
12719#define CP_ME2_PIPE2_INT_CNTL__GENERIC2_INT_ENABLE_MASK 0x20000000L
12720#define CP_ME2_PIPE2_INT_CNTL__GENERIC1_INT_ENABLE_MASK 0x40000000L
12721#define CP_ME2_PIPE2_INT_CNTL__GENERIC0_INT_ENABLE_MASK 0x80000000L
12722//CP_ME2_PIPE3_INT_CNTL
12723#define CP_ME2_PIPE3_INT_CNTL__CMP_QUERY_STATUS_INT_ENABLE__SHIFT 0xc
12724#define CP_ME2_PIPE3_INT_CNTL__DEQUEUE_REQUEST_INT_ENABLE__SHIFT 0xd
12725#define CP_ME2_PIPE3_INT_CNTL__CP_ECC_ERROR_INT_ENABLE__SHIFT 0xe
12726#define CP_ME2_PIPE3_INT_CNTL__SUA_VIOLATION_INT_ENABLE__SHIFT 0xf
12727#define CP_ME2_PIPE3_INT_CNTL__GPF_INT_ENABLE__SHIFT 0x10
12728#define CP_ME2_PIPE3_INT_CNTL__WRM_POLL_TIMEOUT_INT_ENABLE__SHIFT 0x11
12729#define CP_ME2_PIPE3_INT_CNTL__PRIV_REG_INT_ENABLE__SHIFT 0x17
12730#define CP_ME2_PIPE3_INT_CNTL__OPCODE_ERROR_INT_ENABLE__SHIFT 0x18
12731#define CP_ME2_PIPE3_INT_CNTL__TIME_STAMP_INT_ENABLE__SHIFT 0x1a
12732#define CP_ME2_PIPE3_INT_CNTL__RESERVED_BIT_ERROR_INT_ENABLE__SHIFT 0x1b
12733#define CP_ME2_PIPE3_INT_CNTL__GENERIC2_INT_ENABLE__SHIFT 0x1d
12734#define CP_ME2_PIPE3_INT_CNTL__GENERIC1_INT_ENABLE__SHIFT 0x1e
12735#define CP_ME2_PIPE3_INT_CNTL__GENERIC0_INT_ENABLE__SHIFT 0x1f
12736#define CP_ME2_PIPE3_INT_CNTL__CMP_QUERY_STATUS_INT_ENABLE_MASK 0x00001000L
12737#define CP_ME2_PIPE3_INT_CNTL__DEQUEUE_REQUEST_INT_ENABLE_MASK 0x00002000L
12738#define CP_ME2_PIPE3_INT_CNTL__CP_ECC_ERROR_INT_ENABLE_MASK 0x00004000L
12739#define CP_ME2_PIPE3_INT_CNTL__SUA_VIOLATION_INT_ENABLE_MASK 0x00008000L
12740#define CP_ME2_PIPE3_INT_CNTL__GPF_INT_ENABLE_MASK 0x00010000L
12741#define CP_ME2_PIPE3_INT_CNTL__WRM_POLL_TIMEOUT_INT_ENABLE_MASK 0x00020000L
12742#define CP_ME2_PIPE3_INT_CNTL__PRIV_REG_INT_ENABLE_MASK 0x00800000L
12743#define CP_ME2_PIPE3_INT_CNTL__OPCODE_ERROR_INT_ENABLE_MASK 0x01000000L
12744#define CP_ME2_PIPE3_INT_CNTL__TIME_STAMP_INT_ENABLE_MASK 0x04000000L
12745#define CP_ME2_PIPE3_INT_CNTL__RESERVED_BIT_ERROR_INT_ENABLE_MASK 0x08000000L
12746#define CP_ME2_PIPE3_INT_CNTL__GENERIC2_INT_ENABLE_MASK 0x20000000L
12747#define CP_ME2_PIPE3_INT_CNTL__GENERIC1_INT_ENABLE_MASK 0x40000000L
12748#define CP_ME2_PIPE3_INT_CNTL__GENERIC0_INT_ENABLE_MASK 0x80000000L
12749//CP_ME1_PIPE0_INT_STATUS
12750#define CP_ME1_PIPE0_INT_STATUS__CMP_QUERY_STATUS_INT_STATUS__SHIFT 0xc
12751#define CP_ME1_PIPE0_INT_STATUS__DEQUEUE_REQUEST_INT_STATUS__SHIFT 0xd
12752#define CP_ME1_PIPE0_INT_STATUS__CP_ECC_ERROR_INT_STATUS__SHIFT 0xe
12753#define CP_ME1_PIPE0_INT_STATUS__SUA_VIOLATION_INT_STATUS__SHIFT 0xf
12754#define CP_ME1_PIPE0_INT_STATUS__GPF_INT_STATUS__SHIFT 0x10
12755#define CP_ME1_PIPE0_INT_STATUS__WRM_POLL_TIMEOUT_INT_STATUS__SHIFT 0x11
12756#define CP_ME1_PIPE0_INT_STATUS__PRIV_REG_INT_STATUS__SHIFT 0x17
12757#define CP_ME1_PIPE0_INT_STATUS__OPCODE_ERROR_INT_STATUS__SHIFT 0x18
12758#define CP_ME1_PIPE0_INT_STATUS__TIME_STAMP_INT_STATUS__SHIFT 0x1a
12759#define CP_ME1_PIPE0_INT_STATUS__RESERVED_BIT_ERROR_INT_STATUS__SHIFT 0x1b
12760#define CP_ME1_PIPE0_INT_STATUS__GENERIC2_INT_STATUS__SHIFT 0x1d
12761#define CP_ME1_PIPE0_INT_STATUS__GENERIC1_INT_STATUS__SHIFT 0x1e
12762#define CP_ME1_PIPE0_INT_STATUS__GENERIC0_INT_STATUS__SHIFT 0x1f
12763#define CP_ME1_PIPE0_INT_STATUS__CMP_QUERY_STATUS_INT_STATUS_MASK 0x00001000L
12764#define CP_ME1_PIPE0_INT_STATUS__DEQUEUE_REQUEST_INT_STATUS_MASK 0x00002000L
12765#define CP_ME1_PIPE0_INT_STATUS__CP_ECC_ERROR_INT_STATUS_MASK 0x00004000L
12766#define CP_ME1_PIPE0_INT_STATUS__SUA_VIOLATION_INT_STATUS_MASK 0x00008000L
12767#define CP_ME1_PIPE0_INT_STATUS__GPF_INT_STATUS_MASK 0x00010000L
12768#define CP_ME1_PIPE0_INT_STATUS__WRM_POLL_TIMEOUT_INT_STATUS_MASK 0x00020000L
12769#define CP_ME1_PIPE0_INT_STATUS__PRIV_REG_INT_STATUS_MASK 0x00800000L
12770#define CP_ME1_PIPE0_INT_STATUS__OPCODE_ERROR_INT_STATUS_MASK 0x01000000L
12771#define CP_ME1_PIPE0_INT_STATUS__TIME_STAMP_INT_STATUS_MASK 0x04000000L
12772#define CP_ME1_PIPE0_INT_STATUS__RESERVED_BIT_ERROR_INT_STATUS_MASK 0x08000000L
12773#define CP_ME1_PIPE0_INT_STATUS__GENERIC2_INT_STATUS_MASK 0x20000000L
12774#define CP_ME1_PIPE0_INT_STATUS__GENERIC1_INT_STATUS_MASK 0x40000000L
12775#define CP_ME1_PIPE0_INT_STATUS__GENERIC0_INT_STATUS_MASK 0x80000000L
12776//CP_ME1_PIPE1_INT_STATUS
12777#define CP_ME1_PIPE1_INT_STATUS__CMP_QUERY_STATUS_INT_STATUS__SHIFT 0xc
12778#define CP_ME1_PIPE1_INT_STATUS__DEQUEUE_REQUEST_INT_STATUS__SHIFT 0xd
12779#define CP_ME1_PIPE1_INT_STATUS__CP_ECC_ERROR_INT_STATUS__SHIFT 0xe
12780#define CP_ME1_PIPE1_INT_STATUS__SUA_VIOLATION_INT_STATUS__SHIFT 0xf
12781#define CP_ME1_PIPE1_INT_STATUS__GPF_INT_STATUS__SHIFT 0x10
12782#define CP_ME1_PIPE1_INT_STATUS__WRM_POLL_TIMEOUT_INT_STATUS__SHIFT 0x11
12783#define CP_ME1_PIPE1_INT_STATUS__PRIV_REG_INT_STATUS__SHIFT 0x17
12784#define CP_ME1_PIPE1_INT_STATUS__OPCODE_ERROR_INT_STATUS__SHIFT 0x18
12785#define CP_ME1_PIPE1_INT_STATUS__TIME_STAMP_INT_STATUS__SHIFT 0x1a
12786#define CP_ME1_PIPE1_INT_STATUS__RESERVED_BIT_ERROR_INT_STATUS__SHIFT 0x1b
12787#define CP_ME1_PIPE1_INT_STATUS__GENERIC2_INT_STATUS__SHIFT 0x1d
12788#define CP_ME1_PIPE1_INT_STATUS__GENERIC1_INT_STATUS__SHIFT 0x1e
12789#define CP_ME1_PIPE1_INT_STATUS__GENERIC0_INT_STATUS__SHIFT 0x1f
12790#define CP_ME1_PIPE1_INT_STATUS__CMP_QUERY_STATUS_INT_STATUS_MASK 0x00001000L
12791#define CP_ME1_PIPE1_INT_STATUS__DEQUEUE_REQUEST_INT_STATUS_MASK 0x00002000L
12792#define CP_ME1_PIPE1_INT_STATUS__CP_ECC_ERROR_INT_STATUS_MASK 0x00004000L
12793#define CP_ME1_PIPE1_INT_STATUS__SUA_VIOLATION_INT_STATUS_MASK 0x00008000L
12794#define CP_ME1_PIPE1_INT_STATUS__GPF_INT_STATUS_MASK 0x00010000L
12795#define CP_ME1_PIPE1_INT_STATUS__WRM_POLL_TIMEOUT_INT_STATUS_MASK 0x00020000L
12796#define CP_ME1_PIPE1_INT_STATUS__PRIV_REG_INT_STATUS_MASK 0x00800000L
12797#define CP_ME1_PIPE1_INT_STATUS__OPCODE_ERROR_INT_STATUS_MASK 0x01000000L
12798#define CP_ME1_PIPE1_INT_STATUS__TIME_STAMP_INT_STATUS_MASK 0x04000000L
12799#define CP_ME1_PIPE1_INT_STATUS__RESERVED_BIT_ERROR_INT_STATUS_MASK 0x08000000L
12800#define CP_ME1_PIPE1_INT_STATUS__GENERIC2_INT_STATUS_MASK 0x20000000L
12801#define CP_ME1_PIPE1_INT_STATUS__GENERIC1_INT_STATUS_MASK 0x40000000L
12802#define CP_ME1_PIPE1_INT_STATUS__GENERIC0_INT_STATUS_MASK 0x80000000L
12803//CP_ME1_PIPE2_INT_STATUS
12804#define CP_ME1_PIPE2_INT_STATUS__CMP_QUERY_STATUS_INT_STATUS__SHIFT 0xc
12805#define CP_ME1_PIPE2_INT_STATUS__DEQUEUE_REQUEST_INT_STATUS__SHIFT 0xd
12806#define CP_ME1_PIPE2_INT_STATUS__CP_ECC_ERROR_INT_STATUS__SHIFT 0xe
12807#define CP_ME1_PIPE2_INT_STATUS__SUA_VIOLATION_INT_STATUS__SHIFT 0xf
12808#define CP_ME1_PIPE2_INT_STATUS__GPF_INT_STATUS__SHIFT 0x10
12809#define CP_ME1_PIPE2_INT_STATUS__WRM_POLL_TIMEOUT_INT_STATUS__SHIFT 0x11
12810#define CP_ME1_PIPE2_INT_STATUS__PRIV_REG_INT_STATUS__SHIFT 0x17
12811#define CP_ME1_PIPE2_INT_STATUS__OPCODE_ERROR_INT_STATUS__SHIFT 0x18
12812#define CP_ME1_PIPE2_INT_STATUS__TIME_STAMP_INT_STATUS__SHIFT 0x1a
12813#define CP_ME1_PIPE2_INT_STATUS__RESERVED_BIT_ERROR_INT_STATUS__SHIFT 0x1b
12814#define CP_ME1_PIPE2_INT_STATUS__GENERIC2_INT_STATUS__SHIFT 0x1d
12815#define CP_ME1_PIPE2_INT_STATUS__GENERIC1_INT_STATUS__SHIFT 0x1e
12816#define CP_ME1_PIPE2_INT_STATUS__GENERIC0_INT_STATUS__SHIFT 0x1f
12817#define CP_ME1_PIPE2_INT_STATUS__CMP_QUERY_STATUS_INT_STATUS_MASK 0x00001000L
12818#define CP_ME1_PIPE2_INT_STATUS__DEQUEUE_REQUEST_INT_STATUS_MASK 0x00002000L
12819#define CP_ME1_PIPE2_INT_STATUS__CP_ECC_ERROR_INT_STATUS_MASK 0x00004000L
12820#define CP_ME1_PIPE2_INT_STATUS__SUA_VIOLATION_INT_STATUS_MASK 0x00008000L
12821#define CP_ME1_PIPE2_INT_STATUS__GPF_INT_STATUS_MASK 0x00010000L
12822#define CP_ME1_PIPE2_INT_STATUS__WRM_POLL_TIMEOUT_INT_STATUS_MASK 0x00020000L
12823#define CP_ME1_PIPE2_INT_STATUS__PRIV_REG_INT_STATUS_MASK 0x00800000L
12824#define CP_ME1_PIPE2_INT_STATUS__OPCODE_ERROR_INT_STATUS_MASK 0x01000000L
12825#define CP_ME1_PIPE2_INT_STATUS__TIME_STAMP_INT_STATUS_MASK 0x04000000L
12826#define CP_ME1_PIPE2_INT_STATUS__RESERVED_BIT_ERROR_INT_STATUS_MASK 0x08000000L
12827#define CP_ME1_PIPE2_INT_STATUS__GENERIC2_INT_STATUS_MASK 0x20000000L
12828#define CP_ME1_PIPE2_INT_STATUS__GENERIC1_INT_STATUS_MASK 0x40000000L
12829#define CP_ME1_PIPE2_INT_STATUS__GENERIC0_INT_STATUS_MASK 0x80000000L
12830//CP_ME1_PIPE3_INT_STATUS
12831#define CP_ME1_PIPE3_INT_STATUS__CMP_QUERY_STATUS_INT_STATUS__SHIFT 0xc
12832#define CP_ME1_PIPE3_INT_STATUS__DEQUEUE_REQUEST_INT_STATUS__SHIFT 0xd
12833#define CP_ME1_PIPE3_INT_STATUS__CP_ECC_ERROR_INT_STATUS__SHIFT 0xe
12834#define CP_ME1_PIPE3_INT_STATUS__SUA_VIOLATION_INT_STATUS__SHIFT 0xf
12835#define CP_ME1_PIPE3_INT_STATUS__GPF_INT_STATUS__SHIFT 0x10
12836#define CP_ME1_PIPE3_INT_STATUS__WRM_POLL_TIMEOUT_INT_STATUS__SHIFT 0x11
12837#define CP_ME1_PIPE3_INT_STATUS__PRIV_REG_INT_STATUS__SHIFT 0x17
12838#define CP_ME1_PIPE3_INT_STATUS__OPCODE_ERROR_INT_STATUS__SHIFT 0x18
12839#define CP_ME1_PIPE3_INT_STATUS__TIME_STAMP_INT_STATUS__SHIFT 0x1a
12840#define CP_ME1_PIPE3_INT_STATUS__RESERVED_BIT_ERROR_INT_STATUS__SHIFT 0x1b
12841#define CP_ME1_PIPE3_INT_STATUS__GENERIC2_INT_STATUS__SHIFT 0x1d
12842#define CP_ME1_PIPE3_INT_STATUS__GENERIC1_INT_STATUS__SHIFT 0x1e
12843#define CP_ME1_PIPE3_INT_STATUS__GENERIC0_INT_STATUS__SHIFT 0x1f
12844#define CP_ME1_PIPE3_INT_STATUS__CMP_QUERY_STATUS_INT_STATUS_MASK 0x00001000L
12845#define CP_ME1_PIPE3_INT_STATUS__DEQUEUE_REQUEST_INT_STATUS_MASK 0x00002000L
12846#define CP_ME1_PIPE3_INT_STATUS__CP_ECC_ERROR_INT_STATUS_MASK 0x00004000L
12847#define CP_ME1_PIPE3_INT_STATUS__SUA_VIOLATION_INT_STATUS_MASK 0x00008000L
12848#define CP_ME1_PIPE3_INT_STATUS__GPF_INT_STATUS_MASK 0x00010000L
12849#define CP_ME1_PIPE3_INT_STATUS__WRM_POLL_TIMEOUT_INT_STATUS_MASK 0x00020000L
12850#define CP_ME1_PIPE3_INT_STATUS__PRIV_REG_INT_STATUS_MASK 0x00800000L
12851#define CP_ME1_PIPE3_INT_STATUS__OPCODE_ERROR_INT_STATUS_MASK 0x01000000L
12852#define CP_ME1_PIPE3_INT_STATUS__TIME_STAMP_INT_STATUS_MASK 0x04000000L
12853#define CP_ME1_PIPE3_INT_STATUS__RESERVED_BIT_ERROR_INT_STATUS_MASK 0x08000000L
12854#define CP_ME1_PIPE3_INT_STATUS__GENERIC2_INT_STATUS_MASK 0x20000000L
12855#define CP_ME1_PIPE3_INT_STATUS__GENERIC1_INT_STATUS_MASK 0x40000000L
12856#define CP_ME1_PIPE3_INT_STATUS__GENERIC0_INT_STATUS_MASK 0x80000000L
12857//CP_ME2_PIPE0_INT_STATUS
12858#define CP_ME2_PIPE0_INT_STATUS__CMP_QUERY_STATUS_INT_STATUS__SHIFT 0xc
12859#define CP_ME2_PIPE0_INT_STATUS__DEQUEUE_REQUEST_INT_STATUS__SHIFT 0xd
12860#define CP_ME2_PIPE0_INT_STATUS__CP_ECC_ERROR_INT_STATUS__SHIFT 0xe
12861#define CP_ME2_PIPE0_INT_STATUS__SUA_VIOLATION_INT_STATUS__SHIFT 0xf
12862#define CP_ME2_PIPE0_INT_STATUS__GPF_INT_STATUS__SHIFT 0x10
12863#define CP_ME2_PIPE0_INT_STATUS__WRM_POLL_TIMEOUT_INT_STATUS__SHIFT 0x11
12864#define CP_ME2_PIPE0_INT_STATUS__PRIV_REG_INT_STATUS__SHIFT 0x17
12865#define CP_ME2_PIPE0_INT_STATUS__OPCODE_ERROR_INT_STATUS__SHIFT 0x18
12866#define CP_ME2_PIPE0_INT_STATUS__TIME_STAMP_INT_STATUS__SHIFT 0x1a
12867#define CP_ME2_PIPE0_INT_STATUS__RESERVED_BIT_ERROR_INT_STATUS__SHIFT 0x1b
12868#define CP_ME2_PIPE0_INT_STATUS__GENERIC2_INT_STATUS__SHIFT 0x1d
12869#define CP_ME2_PIPE0_INT_STATUS__GENERIC1_INT_STATUS__SHIFT 0x1e
12870#define CP_ME2_PIPE0_INT_STATUS__GENERIC0_INT_STATUS__SHIFT 0x1f
12871#define CP_ME2_PIPE0_INT_STATUS__CMP_QUERY_STATUS_INT_STATUS_MASK 0x00001000L
12872#define CP_ME2_PIPE0_INT_STATUS__DEQUEUE_REQUEST_INT_STATUS_MASK 0x00002000L
12873#define CP_ME2_PIPE0_INT_STATUS__CP_ECC_ERROR_INT_STATUS_MASK 0x00004000L
12874#define CP_ME2_PIPE0_INT_STATUS__SUA_VIOLATION_INT_STATUS_MASK 0x00008000L
12875#define CP_ME2_PIPE0_INT_STATUS__GPF_INT_STATUS_MASK 0x00010000L
12876#define CP_ME2_PIPE0_INT_STATUS__WRM_POLL_TIMEOUT_INT_STATUS_MASK 0x00020000L
12877#define CP_ME2_PIPE0_INT_STATUS__PRIV_REG_INT_STATUS_MASK 0x00800000L
12878#define CP_ME2_PIPE0_INT_STATUS__OPCODE_ERROR_INT_STATUS_MASK 0x01000000L
12879#define CP_ME2_PIPE0_INT_STATUS__TIME_STAMP_INT_STATUS_MASK 0x04000000L
12880#define CP_ME2_PIPE0_INT_STATUS__RESERVED_BIT_ERROR_INT_STATUS_MASK 0x08000000L
12881#define CP_ME2_PIPE0_INT_STATUS__GENERIC2_INT_STATUS_MASK 0x20000000L
12882#define CP_ME2_PIPE0_INT_STATUS__GENERIC1_INT_STATUS_MASK 0x40000000L
12883#define CP_ME2_PIPE0_INT_STATUS__GENERIC0_INT_STATUS_MASK 0x80000000L
12884//CP_ME2_PIPE1_INT_STATUS
12885#define CP_ME2_PIPE1_INT_STATUS__CMP_QUERY_STATUS_INT_STATUS__SHIFT 0xc
12886#define CP_ME2_PIPE1_INT_STATUS__DEQUEUE_REQUEST_INT_STATUS__SHIFT 0xd
12887#define CP_ME2_PIPE1_INT_STATUS__CP_ECC_ERROR_INT_STATUS__SHIFT 0xe
12888#define CP_ME2_PIPE1_INT_STATUS__SUA_VIOLATION_INT_STATUS__SHIFT 0xf
12889#define CP_ME2_PIPE1_INT_STATUS__GPF_INT_STATUS__SHIFT 0x10
12890#define CP_ME2_PIPE1_INT_STATUS__WRM_POLL_TIMEOUT_INT_STATUS__SHIFT 0x11
12891#define CP_ME2_PIPE1_INT_STATUS__PRIV_REG_INT_STATUS__SHIFT 0x17
12892#define CP_ME2_PIPE1_INT_STATUS__OPCODE_ERROR_INT_STATUS__SHIFT 0x18
12893#define CP_ME2_PIPE1_INT_STATUS__TIME_STAMP_INT_STATUS__SHIFT 0x1a
12894#define CP_ME2_PIPE1_INT_STATUS__RESERVED_BIT_ERROR_INT_STATUS__SHIFT 0x1b
12895#define CP_ME2_PIPE1_INT_STATUS__GENERIC2_INT_STATUS__SHIFT 0x1d
12896#define CP_ME2_PIPE1_INT_STATUS__GENERIC1_INT_STATUS__SHIFT 0x1e
12897#define CP_ME2_PIPE1_INT_STATUS__GENERIC0_INT_STATUS__SHIFT 0x1f
12898#define CP_ME2_PIPE1_INT_STATUS__CMP_QUERY_STATUS_INT_STATUS_MASK 0x00001000L
12899#define CP_ME2_PIPE1_INT_STATUS__DEQUEUE_REQUEST_INT_STATUS_MASK 0x00002000L
12900#define CP_ME2_PIPE1_INT_STATUS__CP_ECC_ERROR_INT_STATUS_MASK 0x00004000L
12901#define CP_ME2_PIPE1_INT_STATUS__SUA_VIOLATION_INT_STATUS_MASK 0x00008000L
12902#define CP_ME2_PIPE1_INT_STATUS__GPF_INT_STATUS_MASK 0x00010000L
12903#define CP_ME2_PIPE1_INT_STATUS__WRM_POLL_TIMEOUT_INT_STATUS_MASK 0x00020000L
12904#define CP_ME2_PIPE1_INT_STATUS__PRIV_REG_INT_STATUS_MASK 0x00800000L
12905#define CP_ME2_PIPE1_INT_STATUS__OPCODE_ERROR_INT_STATUS_MASK 0x01000000L
12906#define CP_ME2_PIPE1_INT_STATUS__TIME_STAMP_INT_STATUS_MASK 0x04000000L
12907#define CP_ME2_PIPE1_INT_STATUS__RESERVED_BIT_ERROR_INT_STATUS_MASK 0x08000000L
12908#define CP_ME2_PIPE1_INT_STATUS__GENERIC2_INT_STATUS_MASK 0x20000000L
12909#define CP_ME2_PIPE1_INT_STATUS__GENERIC1_INT_STATUS_MASK 0x40000000L
12910#define CP_ME2_PIPE1_INT_STATUS__GENERIC0_INT_STATUS_MASK 0x80000000L
12911//CP_ME2_PIPE2_INT_STATUS
12912#define CP_ME2_PIPE2_INT_STATUS__CMP_QUERY_STATUS_INT_STATUS__SHIFT 0xc
12913#define CP_ME2_PIPE2_INT_STATUS__DEQUEUE_REQUEST_INT_STATUS__SHIFT 0xd
12914#define CP_ME2_PIPE2_INT_STATUS__CP_ECC_ERROR_INT_STATUS__SHIFT 0xe
12915#define CP_ME2_PIPE2_INT_STATUS__SUA_VIOLATION_INT_STATUS__SHIFT 0xf
12916#define CP_ME2_PIPE2_INT_STATUS__GPF_INT_STATUS__SHIFT 0x10
12917#define CP_ME2_PIPE2_INT_STATUS__WRM_POLL_TIMEOUT_INT_STATUS__SHIFT 0x11
12918#define CP_ME2_PIPE2_INT_STATUS__PRIV_REG_INT_STATUS__SHIFT 0x17
12919#define CP_ME2_PIPE2_INT_STATUS__OPCODE_ERROR_INT_STATUS__SHIFT 0x18
12920#define CP_ME2_PIPE2_INT_STATUS__TIME_STAMP_INT_STATUS__SHIFT 0x1a
12921#define CP_ME2_PIPE2_INT_STATUS__RESERVED_BIT_ERROR_INT_STATUS__SHIFT 0x1b
12922#define CP_ME2_PIPE2_INT_STATUS__GENERIC2_INT_STATUS__SHIFT 0x1d
12923#define CP_ME2_PIPE2_INT_STATUS__GENERIC1_INT_STATUS__SHIFT 0x1e
12924#define CP_ME2_PIPE2_INT_STATUS__GENERIC0_INT_STATUS__SHIFT 0x1f
12925#define CP_ME2_PIPE2_INT_STATUS__CMP_QUERY_STATUS_INT_STATUS_MASK 0x00001000L
12926#define CP_ME2_PIPE2_INT_STATUS__DEQUEUE_REQUEST_INT_STATUS_MASK 0x00002000L
12927#define CP_ME2_PIPE2_INT_STATUS__CP_ECC_ERROR_INT_STATUS_MASK 0x00004000L
12928#define CP_ME2_PIPE2_INT_STATUS__SUA_VIOLATION_INT_STATUS_MASK 0x00008000L
12929#define CP_ME2_PIPE2_INT_STATUS__GPF_INT_STATUS_MASK 0x00010000L
12930#define CP_ME2_PIPE2_INT_STATUS__WRM_POLL_TIMEOUT_INT_STATUS_MASK 0x00020000L
12931#define CP_ME2_PIPE2_INT_STATUS__PRIV_REG_INT_STATUS_MASK 0x00800000L
12932#define CP_ME2_PIPE2_INT_STATUS__OPCODE_ERROR_INT_STATUS_MASK 0x01000000L
12933#define CP_ME2_PIPE2_INT_STATUS__TIME_STAMP_INT_STATUS_MASK 0x04000000L
12934#define CP_ME2_PIPE2_INT_STATUS__RESERVED_BIT_ERROR_INT_STATUS_MASK 0x08000000L
12935#define CP_ME2_PIPE2_INT_STATUS__GENERIC2_INT_STATUS_MASK 0x20000000L
12936#define CP_ME2_PIPE2_INT_STATUS__GENERIC1_INT_STATUS_MASK 0x40000000L
12937#define CP_ME2_PIPE2_INT_STATUS__GENERIC0_INT_STATUS_MASK 0x80000000L
12938//CP_ME2_PIPE3_INT_STATUS
12939#define CP_ME2_PIPE3_INT_STATUS__CMP_QUERY_STATUS_INT_STATUS__SHIFT 0xc
12940#define CP_ME2_PIPE3_INT_STATUS__DEQUEUE_REQUEST_INT_STATUS__SHIFT 0xd
12941#define CP_ME2_PIPE3_INT_STATUS__CP_ECC_ERROR_INT_STATUS__SHIFT 0xe
12942#define CP_ME2_PIPE3_INT_STATUS__SUA_VIOLATION_INT_STATUS__SHIFT 0xf
12943#define CP_ME2_PIPE3_INT_STATUS__GPF_INT_STATUS__SHIFT 0x10
12944#define CP_ME2_PIPE3_INT_STATUS__WRM_POLL_TIMEOUT_INT_STATUS__SHIFT 0x11
12945#define CP_ME2_PIPE3_INT_STATUS__PRIV_REG_INT_STATUS__SHIFT 0x17
12946#define CP_ME2_PIPE3_INT_STATUS__OPCODE_ERROR_INT_STATUS__SHIFT 0x18
12947#define CP_ME2_PIPE3_INT_STATUS__TIME_STAMP_INT_STATUS__SHIFT 0x1a
12948#define CP_ME2_PIPE3_INT_STATUS__RESERVED_BIT_ERROR_INT_STATUS__SHIFT 0x1b
12949#define CP_ME2_PIPE3_INT_STATUS__GENERIC2_INT_STATUS__SHIFT 0x1d
12950#define CP_ME2_PIPE3_INT_STATUS__GENERIC1_INT_STATUS__SHIFT 0x1e
12951#define CP_ME2_PIPE3_INT_STATUS__GENERIC0_INT_STATUS__SHIFT 0x1f
12952#define CP_ME2_PIPE3_INT_STATUS__CMP_QUERY_STATUS_INT_STATUS_MASK 0x00001000L
12953#define CP_ME2_PIPE3_INT_STATUS__DEQUEUE_REQUEST_INT_STATUS_MASK 0x00002000L
12954#define CP_ME2_PIPE3_INT_STATUS__CP_ECC_ERROR_INT_STATUS_MASK 0x00004000L
12955#define CP_ME2_PIPE3_INT_STATUS__SUA_VIOLATION_INT_STATUS_MASK 0x00008000L
12956#define CP_ME2_PIPE3_INT_STATUS__GPF_INT_STATUS_MASK 0x00010000L
12957#define CP_ME2_PIPE3_INT_STATUS__WRM_POLL_TIMEOUT_INT_STATUS_MASK 0x00020000L
12958#define CP_ME2_PIPE3_INT_STATUS__PRIV_REG_INT_STATUS_MASK 0x00800000L
12959#define CP_ME2_PIPE3_INT_STATUS__OPCODE_ERROR_INT_STATUS_MASK 0x01000000L
12960#define CP_ME2_PIPE3_INT_STATUS__TIME_STAMP_INT_STATUS_MASK 0x04000000L
12961#define CP_ME2_PIPE3_INT_STATUS__RESERVED_BIT_ERROR_INT_STATUS_MASK 0x08000000L
12962#define CP_ME2_PIPE3_INT_STATUS__GENERIC2_INT_STATUS_MASK 0x20000000L
12963#define CP_ME2_PIPE3_INT_STATUS__GENERIC1_INT_STATUS_MASK 0x40000000L
12964#define CP_ME2_PIPE3_INT_STATUS__GENERIC0_INT_STATUS_MASK 0x80000000L
12965//CP_ME1_PIPE_PRIORITY_CNTS
12966#define CP_ME1_PIPE_PRIORITY_CNTS__PRIORITY1_CNT__SHIFT 0x0
12967#define CP_ME1_PIPE_PRIORITY_CNTS__PRIORITY2A_CNT__SHIFT 0x8
12968#define CP_ME1_PIPE_PRIORITY_CNTS__PRIORITY2B_CNT__SHIFT 0x10
12969#define CP_ME1_PIPE_PRIORITY_CNTS__PRIORITY3_CNT__SHIFT 0x18
12970#define CP_ME1_PIPE_PRIORITY_CNTS__PRIORITY1_CNT_MASK 0x000000FFL
12971#define CP_ME1_PIPE_PRIORITY_CNTS__PRIORITY2A_CNT_MASK 0x0000FF00L
12972#define CP_ME1_PIPE_PRIORITY_CNTS__PRIORITY2B_CNT_MASK 0x00FF0000L
12973#define CP_ME1_PIPE_PRIORITY_CNTS__PRIORITY3_CNT_MASK 0xFF000000L
12974//CP_ME1_PIPE0_PRIORITY
12975#define CP_ME1_PIPE0_PRIORITY__PRIORITY__SHIFT 0x0
12976#define CP_ME1_PIPE0_PRIORITY__PRIORITY_MASK 0x00000003L
12977//CP_ME1_PIPE1_PRIORITY
12978#define CP_ME1_PIPE1_PRIORITY__PRIORITY__SHIFT 0x0
12979#define CP_ME1_PIPE1_PRIORITY__PRIORITY_MASK 0x00000003L
12980//CP_ME1_PIPE2_PRIORITY
12981#define CP_ME1_PIPE2_PRIORITY__PRIORITY__SHIFT 0x0
12982#define CP_ME1_PIPE2_PRIORITY__PRIORITY_MASK 0x00000003L
12983//CP_ME1_PIPE3_PRIORITY
12984#define CP_ME1_PIPE3_PRIORITY__PRIORITY__SHIFT 0x0
12985#define CP_ME1_PIPE3_PRIORITY__PRIORITY_MASK 0x00000003L
12986//CP_ME2_PIPE_PRIORITY_CNTS
12987#define CP_ME2_PIPE_PRIORITY_CNTS__PRIORITY1_CNT__SHIFT 0x0
12988#define CP_ME2_PIPE_PRIORITY_CNTS__PRIORITY2A_CNT__SHIFT 0x8
12989#define CP_ME2_PIPE_PRIORITY_CNTS__PRIORITY2B_CNT__SHIFT 0x10
12990#define CP_ME2_PIPE_PRIORITY_CNTS__PRIORITY3_CNT__SHIFT 0x18
12991#define CP_ME2_PIPE_PRIORITY_CNTS__PRIORITY1_CNT_MASK 0x000000FFL
12992#define CP_ME2_PIPE_PRIORITY_CNTS__PRIORITY2A_CNT_MASK 0x0000FF00L
12993#define CP_ME2_PIPE_PRIORITY_CNTS__PRIORITY2B_CNT_MASK 0x00FF0000L
12994#define CP_ME2_PIPE_PRIORITY_CNTS__PRIORITY3_CNT_MASK 0xFF000000L
12995//CP_ME2_PIPE0_PRIORITY
12996#define CP_ME2_PIPE0_PRIORITY__PRIORITY__SHIFT 0x0
12997#define CP_ME2_PIPE0_PRIORITY__PRIORITY_MASK 0x00000003L
12998//CP_ME2_PIPE1_PRIORITY
12999#define CP_ME2_PIPE1_PRIORITY__PRIORITY__SHIFT 0x0
13000#define CP_ME2_PIPE1_PRIORITY__PRIORITY_MASK 0x00000003L
13001//CP_ME2_PIPE2_PRIORITY
13002#define CP_ME2_PIPE2_PRIORITY__PRIORITY__SHIFT 0x0
13003#define CP_ME2_PIPE2_PRIORITY__PRIORITY_MASK 0x00000003L
13004//CP_ME2_PIPE3_PRIORITY
13005#define CP_ME2_PIPE3_PRIORITY__PRIORITY__SHIFT 0x0
13006#define CP_ME2_PIPE3_PRIORITY__PRIORITY_MASK 0x00000003L
13007//CP_CE_PRGRM_CNTR_START
13008#define CP_CE_PRGRM_CNTR_START__IP_START__SHIFT 0x0
13009#define CP_CE_PRGRM_CNTR_START__IP_START_MASK 0x000007FFL
13010//CP_PFP_PRGRM_CNTR_START
13011#define CP_PFP_PRGRM_CNTR_START__IP_START__SHIFT 0x0
13012#define CP_PFP_PRGRM_CNTR_START__IP_START_MASK 0x00001FFFL
13013//CP_ME_PRGRM_CNTR_START
13014#define CP_ME_PRGRM_CNTR_START__IP_START__SHIFT 0x0
13015#define CP_ME_PRGRM_CNTR_START__IP_START_MASK 0x00000FFFL
13016//CP_MEC1_PRGRM_CNTR_START
13017#define CP_MEC1_PRGRM_CNTR_START__IP_START__SHIFT 0x0
13018#define CP_MEC1_PRGRM_CNTR_START__IP_START_MASK 0x0000FFFFL
13019//CP_MEC2_PRGRM_CNTR_START
13020#define CP_MEC2_PRGRM_CNTR_START__IP_START__SHIFT 0x0
13021#define CP_MEC2_PRGRM_CNTR_START__IP_START_MASK 0x0000FFFFL
13022//CP_CE_INTR_ROUTINE_START
13023#define CP_CE_INTR_ROUTINE_START__IR_START__SHIFT 0x0
13024#define CP_CE_INTR_ROUTINE_START__IR_START_MASK 0x000007FFL
13025//CP_PFP_INTR_ROUTINE_START
13026#define CP_PFP_INTR_ROUTINE_START__IR_START__SHIFT 0x0
13027#define CP_PFP_INTR_ROUTINE_START__IR_START_MASK 0x00001FFFL
13028//CP_ME_INTR_ROUTINE_START
13029#define CP_ME_INTR_ROUTINE_START__IR_START__SHIFT 0x0
13030#define CP_ME_INTR_ROUTINE_START__IR_START_MASK 0x00000FFFL
13031//CP_MEC1_INTR_ROUTINE_START
13032#define CP_MEC1_INTR_ROUTINE_START__IR_START__SHIFT 0x0
13033#define CP_MEC1_INTR_ROUTINE_START__IR_START_MASK 0x0000FFFFL
13034//CP_MEC2_INTR_ROUTINE_START
13035#define CP_MEC2_INTR_ROUTINE_START__IR_START__SHIFT 0x0
13036#define CP_MEC2_INTR_ROUTINE_START__IR_START_MASK 0x0000FFFFL
13037//CP_CONTEXT_CNTL
13038#define CP_CONTEXT_CNTL__ME0PIPE0_MAX_WD_CNTX__SHIFT 0x0
13039#define CP_CONTEXT_CNTL__ME0PIPE0_MAX_PIPE_CNTX__SHIFT 0x4
13040#define CP_CONTEXT_CNTL__ME0PIPE1_MAX_WD_CNTX__SHIFT 0x10
13041#define CP_CONTEXT_CNTL__ME0PIPE1_MAX_PIPE_CNTX__SHIFT 0x14
13042#define CP_CONTEXT_CNTL__ME0PIPE0_MAX_WD_CNTX_MASK 0x00000007L
13043#define CP_CONTEXT_CNTL__ME0PIPE0_MAX_PIPE_CNTX_MASK 0x00000070L
13044#define CP_CONTEXT_CNTL__ME0PIPE1_MAX_WD_CNTX_MASK 0x00070000L
13045#define CP_CONTEXT_CNTL__ME0PIPE1_MAX_PIPE_CNTX_MASK 0x00700000L
13046//CP_MAX_CONTEXT
13047#define CP_MAX_CONTEXT__MAX_CONTEXT__SHIFT 0x0
13048#define CP_MAX_CONTEXT__MAX_CONTEXT_MASK 0x00000007L
13049//CP_IQ_WAIT_TIME1
13050#define CP_IQ_WAIT_TIME1__IB_OFFLOAD__SHIFT 0x0
13051#define CP_IQ_WAIT_TIME1__ATOMIC_OFFLOAD__SHIFT 0x8
13052#define CP_IQ_WAIT_TIME1__WRM_OFFLOAD__SHIFT 0x10
13053#define CP_IQ_WAIT_TIME1__GWS__SHIFT 0x18
13054#define CP_IQ_WAIT_TIME1__IB_OFFLOAD_MASK 0x000000FFL
13055#define CP_IQ_WAIT_TIME1__ATOMIC_OFFLOAD_MASK 0x0000FF00L
13056#define CP_IQ_WAIT_TIME1__WRM_OFFLOAD_MASK 0x00FF0000L
13057#define CP_IQ_WAIT_TIME1__GWS_MASK 0xFF000000L
13058//CP_IQ_WAIT_TIME2
13059#define CP_IQ_WAIT_TIME2__QUE_SLEEP__SHIFT 0x0
13060#define CP_IQ_WAIT_TIME2__SCH_WAVE__SHIFT 0x8
13061#define CP_IQ_WAIT_TIME2__SEM_REARM__SHIFT 0x10
13062#define CP_IQ_WAIT_TIME2__DEQ_RETRY__SHIFT 0x18
13063#define CP_IQ_WAIT_TIME2__QUE_SLEEP_MASK 0x000000FFL
13064#define CP_IQ_WAIT_TIME2__SCH_WAVE_MASK 0x0000FF00L
13065#define CP_IQ_WAIT_TIME2__SEM_REARM_MASK 0x00FF0000L
13066#define CP_IQ_WAIT_TIME2__DEQ_RETRY_MASK 0xFF000000L
13067//CP_RB0_BASE_HI
13068#define CP_RB0_BASE_HI__RB_BASE_HI__SHIFT 0x0
13069#define CP_RB0_BASE_HI__RB_BASE_HI_MASK 0x000000FFL
13070//CP_RB1_BASE_HI
13071#define CP_RB1_BASE_HI__RB_BASE_HI__SHIFT 0x0
13072#define CP_RB1_BASE_HI__RB_BASE_HI_MASK 0x000000FFL
13073//CP_VMID_RESET
13074#define CP_VMID_RESET__RESET_REQUEST__SHIFT 0x0
13075#define CP_VMID_RESET__RESET_REQUEST_MASK 0x0000FFFFL
13076//CPC_INT_CNTL
13077#define CPC_INT_CNTL__CMP_QUERY_STATUS_INT_ENABLE__SHIFT 0xc
13078#define CPC_INT_CNTL__DEQUEUE_REQUEST_INT_ENABLE__SHIFT 0xd
13079#define CPC_INT_CNTL__CP_ECC_ERROR_INT_ENABLE__SHIFT 0xe
13080#define CPC_INT_CNTL__SUA_VIOLATION_INT_ENABLE__SHIFT 0xf
13081#define CPC_INT_CNTL__GPF_INT_ENABLE__SHIFT 0x10
13082#define CPC_INT_CNTL__WRM_POLL_TIMEOUT_INT_ENABLE__SHIFT 0x11
13083#define CPC_INT_CNTL__PRIV_REG_INT_ENABLE__SHIFT 0x17
13084#define CPC_INT_CNTL__OPCODE_ERROR_INT_ENABLE__SHIFT 0x18
13085#define CPC_INT_CNTL__TIME_STAMP_INT_ENABLE__SHIFT 0x1a
13086#define CPC_INT_CNTL__RESERVED_BIT_ERROR_INT_ENABLE__SHIFT 0x1b
13087#define CPC_INT_CNTL__GENERIC2_INT_ENABLE__SHIFT 0x1d
13088#define CPC_INT_CNTL__GENERIC1_INT_ENABLE__SHIFT 0x1e
13089#define CPC_INT_CNTL__GENERIC0_INT_ENABLE__SHIFT 0x1f
13090#define CPC_INT_CNTL__CMP_QUERY_STATUS_INT_ENABLE_MASK 0x00001000L
13091#define CPC_INT_CNTL__DEQUEUE_REQUEST_INT_ENABLE_MASK 0x00002000L
13092#define CPC_INT_CNTL__CP_ECC_ERROR_INT_ENABLE_MASK 0x00004000L
13093#define CPC_INT_CNTL__SUA_VIOLATION_INT_ENABLE_MASK 0x00008000L
13094#define CPC_INT_CNTL__GPF_INT_ENABLE_MASK 0x00010000L
13095#define CPC_INT_CNTL__WRM_POLL_TIMEOUT_INT_ENABLE_MASK 0x00020000L
13096#define CPC_INT_CNTL__PRIV_REG_INT_ENABLE_MASK 0x00800000L
13097#define CPC_INT_CNTL__OPCODE_ERROR_INT_ENABLE_MASK 0x01000000L
13098#define CPC_INT_CNTL__TIME_STAMP_INT_ENABLE_MASK 0x04000000L
13099#define CPC_INT_CNTL__RESERVED_BIT_ERROR_INT_ENABLE_MASK 0x08000000L
13100#define CPC_INT_CNTL__GENERIC2_INT_ENABLE_MASK 0x20000000L
13101#define CPC_INT_CNTL__GENERIC1_INT_ENABLE_MASK 0x40000000L
13102#define CPC_INT_CNTL__GENERIC0_INT_ENABLE_MASK 0x80000000L
13103//CPC_INT_STATUS
13104#define CPC_INT_STATUS__CMP_QUERY_STATUS_INT_STATUS__SHIFT 0xc
13105#define CPC_INT_STATUS__DEQUEUE_REQUEST_INT_STATUS__SHIFT 0xd
13106#define CPC_INT_STATUS__CP_ECC_ERROR_INT_STATUS__SHIFT 0xe
13107#define CPC_INT_STATUS__SUA_VIOLATION_INT_STATUS__SHIFT 0xf
13108#define CPC_INT_STATUS__GPF_INT_STATUS__SHIFT 0x10
13109#define CPC_INT_STATUS__WRM_POLL_TIMEOUT_INT_STATUS__SHIFT 0x11
13110#define CPC_INT_STATUS__PRIV_REG_INT_STATUS__SHIFT 0x17
13111#define CPC_INT_STATUS__OPCODE_ERROR_INT_STATUS__SHIFT 0x18
13112#define CPC_INT_STATUS__TIME_STAMP_INT_STATUS__SHIFT 0x1a
13113#define CPC_INT_STATUS__RESERVED_BIT_ERROR_INT_STATUS__SHIFT 0x1b
13114#define CPC_INT_STATUS__GENERIC2_INT_STATUS__SHIFT 0x1d
13115#define CPC_INT_STATUS__GENERIC1_INT_STATUS__SHIFT 0x1e
13116#define CPC_INT_STATUS__GENERIC0_INT_STATUS__SHIFT 0x1f
13117#define CPC_INT_STATUS__CMP_QUERY_STATUS_INT_STATUS_MASK 0x00001000L
13118#define CPC_INT_STATUS__DEQUEUE_REQUEST_INT_STATUS_MASK 0x00002000L
13119#define CPC_INT_STATUS__CP_ECC_ERROR_INT_STATUS_MASK 0x00004000L
13120#define CPC_INT_STATUS__SUA_VIOLATION_INT_STATUS_MASK 0x00008000L
13121#define CPC_INT_STATUS__GPF_INT_STATUS_MASK 0x00010000L
13122#define CPC_INT_STATUS__WRM_POLL_TIMEOUT_INT_STATUS_MASK 0x00020000L
13123#define CPC_INT_STATUS__PRIV_REG_INT_STATUS_MASK 0x00800000L
13124#define CPC_INT_STATUS__OPCODE_ERROR_INT_STATUS_MASK 0x01000000L
13125#define CPC_INT_STATUS__TIME_STAMP_INT_STATUS_MASK 0x04000000L
13126#define CPC_INT_STATUS__RESERVED_BIT_ERROR_INT_STATUS_MASK 0x08000000L
13127#define CPC_INT_STATUS__GENERIC2_INT_STATUS_MASK 0x20000000L
13128#define CPC_INT_STATUS__GENERIC1_INT_STATUS_MASK 0x40000000L
13129#define CPC_INT_STATUS__GENERIC0_INT_STATUS_MASK 0x80000000L
13130//CP_VMID_PREEMPT
13131#define CP_VMID_PREEMPT__PREEMPT_REQUEST__SHIFT 0x0
13132#define CP_VMID_PREEMPT__VIRT_COMMAND__SHIFT 0x10
13133#define CP_VMID_PREEMPT__PREEMPT_REQUEST_MASK 0x0000FFFFL
13134#define CP_VMID_PREEMPT__VIRT_COMMAND_MASK 0x000F0000L
13135//CPC_INT_CNTX_ID
13136#define CPC_INT_CNTX_ID__CNTX_ID__SHIFT 0x0
13137#define CPC_INT_CNTX_ID__CNTX_ID_MASK 0xFFFFFFFFL
13138//CP_PQ_STATUS
13139#define CP_PQ_STATUS__DOORBELL_UPDATED__SHIFT 0x0
13140#define CP_PQ_STATUS__DOORBELL_ENABLE__SHIFT 0x1
13141#define CP_PQ_STATUS__DOORBELL_UPDATED_MASK 0x00000001L
13142#define CP_PQ_STATUS__DOORBELL_ENABLE_MASK 0x00000002L
13143//CP_CPC_IC_BASE_LO
13144#define CP_CPC_IC_BASE_LO__IC_BASE_LO__SHIFT 0xc
13145#define CP_CPC_IC_BASE_LO__IC_BASE_LO_MASK 0xFFFFF000L
13146//CP_CPC_IC_BASE_HI
13147#define CP_CPC_IC_BASE_HI__IC_BASE_HI__SHIFT 0x0
13148#define CP_CPC_IC_BASE_HI__IC_BASE_HI_MASK 0x0000FFFFL
13149//CP_CPC_IC_BASE_CNTL
13150#define CP_CPC_IC_BASE_CNTL__VMID__SHIFT 0x0
13151#define CP_CPC_IC_BASE_CNTL__CACHE_POLICY__SHIFT 0x18
13152#define CP_CPC_IC_BASE_CNTL__VMID_MASK 0x0000000FL
13153#define CP_CPC_IC_BASE_CNTL__CACHE_POLICY_MASK 0x01000000L
13154//CP_CPC_IC_OP_CNTL
13155#define CP_CPC_IC_OP_CNTL__INVALIDATE_CACHE__SHIFT 0x0
13156#define CP_CPC_IC_OP_CNTL__PRIME_ICACHE__SHIFT 0x4
13157#define CP_CPC_IC_OP_CNTL__ICACHE_PRIMED__SHIFT 0x5
13158#define CP_CPC_IC_OP_CNTL__INVALIDATE_CACHE_MASK 0x00000001L
13159#define CP_CPC_IC_OP_CNTL__PRIME_ICACHE_MASK 0x00000010L
13160#define CP_CPC_IC_OP_CNTL__ICACHE_PRIMED_MASK 0x00000020L
13161//CP_MEC1_F32_INT_DIS
13162#define CP_MEC1_F32_INT_DIS__PRIV_REG_INT__SHIFT 0x1
13163#define CP_MEC1_F32_INT_DIS__RESERVED_BIT_ERR_INT__SHIFT 0x2
13164#define CP_MEC1_F32_INT_DIS__WAVE_RESTORE_INT__SHIFT 0x6
13165#define CP_MEC1_F32_INT_DIS__SUA_VIOLATION_INT__SHIFT 0x7
13166#define CP_MEC1_F32_INT_DIS__IQ_TIMER_INT__SHIFT 0x9
13167#define CP_MEC1_F32_INT_DIS__GPF_INT_CPF__SHIFT 0xa
13168#define CP_MEC1_F32_INT_DIS__GPF_INT_DMA__SHIFT 0xb
13169#define CP_MEC1_F32_INT_DIS__GPF_INT_CPC__SHIFT 0xc
13170#define CP_MEC1_F32_INT_DIS__QUEUE_MESSAGE_INT__SHIFT 0xe
13171#define CP_MEC1_F32_INT_DIS__PRIV_REG_INT_MASK 0x00000002L
13172#define CP_MEC1_F32_INT_DIS__RESERVED_BIT_ERR_INT_MASK 0x00000004L
13173#define CP_MEC1_F32_INT_DIS__WAVE_RESTORE_INT_MASK 0x00000040L
13174#define CP_MEC1_F32_INT_DIS__SUA_VIOLATION_INT_MASK 0x00000080L
13175#define CP_MEC1_F32_INT_DIS__IQ_TIMER_INT_MASK 0x00000200L
13176#define CP_MEC1_F32_INT_DIS__GPF_INT_CPF_MASK 0x00000400L
13177#define CP_MEC1_F32_INT_DIS__GPF_INT_DMA_MASK 0x00000800L
13178#define CP_MEC1_F32_INT_DIS__GPF_INT_CPC_MASK 0x00001000L
13179#define CP_MEC1_F32_INT_DIS__QUEUE_MESSAGE_INT_MASK 0x00004000L
13180//CP_MEC2_F32_INT_DIS
13181#define CP_MEC2_F32_INT_DIS__PRIV_REG_INT__SHIFT 0x1
13182#define CP_MEC2_F32_INT_DIS__RESERVED_BIT_ERR_INT__SHIFT 0x2
13183#define CP_MEC2_F32_INT_DIS__WAVE_RESTORE_INT__SHIFT 0x6
13184#define CP_MEC2_F32_INT_DIS__SUA_VIOLATION_INT__SHIFT 0x7
13185#define CP_MEC2_F32_INT_DIS__IQ_TIMER_INT__SHIFT 0x9
13186#define CP_MEC2_F32_INT_DIS__GPF_INT_CPF__SHIFT 0xa
13187#define CP_MEC2_F32_INT_DIS__GPF_INT_DMA__SHIFT 0xb
13188#define CP_MEC2_F32_INT_DIS__GPF_INT_CPC__SHIFT 0xc
13189#define CP_MEC2_F32_INT_DIS__QUEUE_MESSAGE_INT__SHIFT 0xe
13190#define CP_MEC2_F32_INT_DIS__PRIV_REG_INT_MASK 0x00000002L
13191#define CP_MEC2_F32_INT_DIS__RESERVED_BIT_ERR_INT_MASK 0x00000004L
13192#define CP_MEC2_F32_INT_DIS__WAVE_RESTORE_INT_MASK 0x00000040L
13193#define CP_MEC2_F32_INT_DIS__SUA_VIOLATION_INT_MASK 0x00000080L
13194#define CP_MEC2_F32_INT_DIS__IQ_TIMER_INT_MASK 0x00000200L
13195#define CP_MEC2_F32_INT_DIS__GPF_INT_CPF_MASK 0x00000400L
13196#define CP_MEC2_F32_INT_DIS__GPF_INT_DMA_MASK 0x00000800L
13197#define CP_MEC2_F32_INT_DIS__GPF_INT_CPC_MASK 0x00001000L
13198#define CP_MEC2_F32_INT_DIS__QUEUE_MESSAGE_INT_MASK 0x00004000L
13199//CP_VMID_STATUS
13200#define CP_VMID_STATUS__PREEMPT_DE_STATUS__SHIFT 0x0
13201#define CP_VMID_STATUS__PREEMPT_CE_STATUS__SHIFT 0x10
13202#define CP_VMID_STATUS__PREEMPT_DE_STATUS_MASK 0x0000FFFFL
13203#define CP_VMID_STATUS__PREEMPT_CE_STATUS_MASK 0xFFFF0000L
13204
13205
13206// addressBlock: gc_cppdec2
13207//CP_RB_DOORBELL_CONTROL_SCH_0
13208#define CP_RB_DOORBELL_CONTROL_SCH_0__DOORBELL_OFFSET__SHIFT 0x2
13209#define CP_RB_DOORBELL_CONTROL_SCH_0__DOORBELL_EN__SHIFT 0x1e
13210#define CP_RB_DOORBELL_CONTROL_SCH_0__DOORBELL_HIT__SHIFT 0x1f
13211#define CP_RB_DOORBELL_CONTROL_SCH_0__DOORBELL_OFFSET_MASK 0x0FFFFFFCL
13212#define CP_RB_DOORBELL_CONTROL_SCH_0__DOORBELL_EN_MASK 0x40000000L
13213#define CP_RB_DOORBELL_CONTROL_SCH_0__DOORBELL_HIT_MASK 0x80000000L
13214//CP_RB_DOORBELL_CONTROL_SCH_1
13215#define CP_RB_DOORBELL_CONTROL_SCH_1__DOORBELL_OFFSET__SHIFT 0x2
13216#define CP_RB_DOORBELL_CONTROL_SCH_1__DOORBELL_EN__SHIFT 0x1e
13217#define CP_RB_DOORBELL_CONTROL_SCH_1__DOORBELL_HIT__SHIFT 0x1f
13218#define CP_RB_DOORBELL_CONTROL_SCH_1__DOORBELL_OFFSET_MASK 0x0FFFFFFCL
13219#define CP_RB_DOORBELL_CONTROL_SCH_1__DOORBELL_EN_MASK 0x40000000L
13220#define CP_RB_DOORBELL_CONTROL_SCH_1__DOORBELL_HIT_MASK 0x80000000L
13221//CP_RB_DOORBELL_CONTROL_SCH_2
13222#define CP_RB_DOORBELL_CONTROL_SCH_2__DOORBELL_OFFSET__SHIFT 0x2
13223#define CP_RB_DOORBELL_CONTROL_SCH_2__DOORBELL_EN__SHIFT 0x1e
13224#define CP_RB_DOORBELL_CONTROL_SCH_2__DOORBELL_HIT__SHIFT 0x1f
13225#define CP_RB_DOORBELL_CONTROL_SCH_2__DOORBELL_OFFSET_MASK 0x0FFFFFFCL
13226#define CP_RB_DOORBELL_CONTROL_SCH_2__DOORBELL_EN_MASK 0x40000000L
13227#define CP_RB_DOORBELL_CONTROL_SCH_2__DOORBELL_HIT_MASK 0x80000000L
13228//CP_RB_DOORBELL_CONTROL_SCH_3
13229#define CP_RB_DOORBELL_CONTROL_SCH_3__DOORBELL_OFFSET__SHIFT 0x2
13230#define CP_RB_DOORBELL_CONTROL_SCH_3__DOORBELL_EN__SHIFT 0x1e
13231#define CP_RB_DOORBELL_CONTROL_SCH_3__DOORBELL_HIT__SHIFT 0x1f
13232#define CP_RB_DOORBELL_CONTROL_SCH_3__DOORBELL_OFFSET_MASK 0x0FFFFFFCL
13233#define CP_RB_DOORBELL_CONTROL_SCH_3__DOORBELL_EN_MASK 0x40000000L
13234#define CP_RB_DOORBELL_CONTROL_SCH_3__DOORBELL_HIT_MASK 0x80000000L
13235//CP_RB_DOORBELL_CONTROL_SCH_4
13236#define CP_RB_DOORBELL_CONTROL_SCH_4__DOORBELL_OFFSET__SHIFT 0x2
13237#define CP_RB_DOORBELL_CONTROL_SCH_4__DOORBELL_EN__SHIFT 0x1e
13238#define CP_RB_DOORBELL_CONTROL_SCH_4__DOORBELL_HIT__SHIFT 0x1f
13239#define CP_RB_DOORBELL_CONTROL_SCH_4__DOORBELL_OFFSET_MASK 0x0FFFFFFCL
13240#define CP_RB_DOORBELL_CONTROL_SCH_4__DOORBELL_EN_MASK 0x40000000L
13241#define CP_RB_DOORBELL_CONTROL_SCH_4__DOORBELL_HIT_MASK 0x80000000L
13242//CP_RB_DOORBELL_CONTROL_SCH_5
13243#define CP_RB_DOORBELL_CONTROL_SCH_5__DOORBELL_OFFSET__SHIFT 0x2
13244#define CP_RB_DOORBELL_CONTROL_SCH_5__DOORBELL_EN__SHIFT 0x1e
13245#define CP_RB_DOORBELL_CONTROL_SCH_5__DOORBELL_HIT__SHIFT 0x1f
13246#define CP_RB_DOORBELL_CONTROL_SCH_5__DOORBELL_OFFSET_MASK 0x0FFFFFFCL
13247#define CP_RB_DOORBELL_CONTROL_SCH_5__DOORBELL_EN_MASK 0x40000000L
13248#define CP_RB_DOORBELL_CONTROL_SCH_5__DOORBELL_HIT_MASK 0x80000000L
13249//CP_RB_DOORBELL_CONTROL_SCH_6
13250#define CP_RB_DOORBELL_CONTROL_SCH_6__DOORBELL_OFFSET__SHIFT 0x2
13251#define CP_RB_DOORBELL_CONTROL_SCH_6__DOORBELL_EN__SHIFT 0x1e
13252#define CP_RB_DOORBELL_CONTROL_SCH_6__DOORBELL_HIT__SHIFT 0x1f
13253#define CP_RB_DOORBELL_CONTROL_SCH_6__DOORBELL_OFFSET_MASK 0x0FFFFFFCL
13254#define CP_RB_DOORBELL_CONTROL_SCH_6__DOORBELL_EN_MASK 0x40000000L
13255#define CP_RB_DOORBELL_CONTROL_SCH_6__DOORBELL_HIT_MASK 0x80000000L
13256//CP_RB_DOORBELL_CONTROL_SCH_7
13257#define CP_RB_DOORBELL_CONTROL_SCH_7__DOORBELL_OFFSET__SHIFT 0x2
13258#define CP_RB_DOORBELL_CONTROL_SCH_7__DOORBELL_EN__SHIFT 0x1e
13259#define CP_RB_DOORBELL_CONTROL_SCH_7__DOORBELL_HIT__SHIFT 0x1f
13260#define CP_RB_DOORBELL_CONTROL_SCH_7__DOORBELL_OFFSET_MASK 0x0FFFFFFCL
13261#define CP_RB_DOORBELL_CONTROL_SCH_7__DOORBELL_EN_MASK 0x40000000L
13262#define CP_RB_DOORBELL_CONTROL_SCH_7__DOORBELL_HIT_MASK 0x80000000L
13263//CP_RB_DOORBELL_CLEAR
13264#define CP_RB_DOORBELL_CLEAR__MAPPED_QUEUE__SHIFT 0x0
13265#define CP_RB_DOORBELL_CLEAR__MAPPED_QUE_DOORBELL_EN_CLEAR__SHIFT 0x8
13266#define CP_RB_DOORBELL_CLEAR__MAPPED_QUE_DOORBELL_HIT_CLEAR__SHIFT 0x9
13267#define CP_RB_DOORBELL_CLEAR__MASTER_DOORBELL_EN_CLEAR__SHIFT 0xa
13268#define CP_RB_DOORBELL_CLEAR__MASTER_DOORBELL_HIT_CLEAR__SHIFT 0xb
13269#define CP_RB_DOORBELL_CLEAR__QUEUES_DOORBELL_EN_CLEAR__SHIFT 0xc
13270#define CP_RB_DOORBELL_CLEAR__QUEUES_DOORBELL_HIT_CLEAR__SHIFT 0xd
13271#define CP_RB_DOORBELL_CLEAR__MAPPED_QUEUE_MASK 0x00000007L
13272#define CP_RB_DOORBELL_CLEAR__MAPPED_QUE_DOORBELL_EN_CLEAR_MASK 0x00000100L
13273#define CP_RB_DOORBELL_CLEAR__MAPPED_QUE_DOORBELL_HIT_CLEAR_MASK 0x00000200L
13274#define CP_RB_DOORBELL_CLEAR__MASTER_DOORBELL_EN_CLEAR_MASK 0x00000400L
13275#define CP_RB_DOORBELL_CLEAR__MASTER_DOORBELL_HIT_CLEAR_MASK 0x00000800L
13276#define CP_RB_DOORBELL_CLEAR__QUEUES_DOORBELL_EN_CLEAR_MASK 0x00001000L
13277#define CP_RB_DOORBELL_CLEAR__QUEUES_DOORBELL_HIT_CLEAR_MASK 0x00002000L
13278//CP_GFX_MQD_CONTROL
13279#define CP_GFX_MQD_CONTROL__VMID__SHIFT 0x0
13280#define CP_GFX_MQD_CONTROL__EXE_DISABLE__SHIFT 0x17
13281#define CP_GFX_MQD_CONTROL__CACHE_POLICY__SHIFT 0x18
13282#define CP_GFX_MQD_CONTROL__VMID_MASK 0x0000000FL
13283#define CP_GFX_MQD_CONTROL__EXE_DISABLE_MASK 0x00800000L
13284#define CP_GFX_MQD_CONTROL__CACHE_POLICY_MASK 0x01000000L
13285//CP_GFX_MQD_BASE_ADDR
13286#define CP_GFX_MQD_BASE_ADDR__BASE_ADDR__SHIFT 0x2
13287#define CP_GFX_MQD_BASE_ADDR__BASE_ADDR_MASK 0xFFFFFFFCL
13288//CP_GFX_MQD_BASE_ADDR_HI
13289#define CP_GFX_MQD_BASE_ADDR_HI__BASE_ADDR_HI__SHIFT 0x0
13290#define CP_GFX_MQD_BASE_ADDR_HI__BASE_ADDR_HI_MASK 0x0000FFFFL
13291//CP_RB_STATUS
13292#define CP_RB_STATUS__DOORBELL_UPDATED__SHIFT 0x0
13293#define CP_RB_STATUS__DOORBELL_ENABLE__SHIFT 0x1
13294#define CP_RB_STATUS__DOORBELL_UPDATED_MASK 0x00000001L
13295#define CP_RB_STATUS__DOORBELL_ENABLE_MASK 0x00000002L
13296//CPG_UTCL1_STATUS
13297#define CPG_UTCL1_STATUS__FAULT_DETECTED__SHIFT 0x0
13298#define CPG_UTCL1_STATUS__RETRY_DETECTED__SHIFT 0x1
13299#define CPG_UTCL1_STATUS__PRT_DETECTED__SHIFT 0x2
13300#define CPG_UTCL1_STATUS__FAULT_UTCL1ID__SHIFT 0x8
13301#define CPG_UTCL1_STATUS__RETRY_UTCL1ID__SHIFT 0x10
13302#define CPG_UTCL1_STATUS__PRT_UTCL1ID__SHIFT 0x18
13303#define CPG_UTCL1_STATUS__FAULT_DETECTED_MASK 0x00000001L
13304#define CPG_UTCL1_STATUS__RETRY_DETECTED_MASK 0x00000002L
13305#define CPG_UTCL1_STATUS__PRT_DETECTED_MASK 0x00000004L
13306#define CPG_UTCL1_STATUS__FAULT_UTCL1ID_MASK 0x00003F00L
13307#define CPG_UTCL1_STATUS__RETRY_UTCL1ID_MASK 0x003F0000L
13308#define CPG_UTCL1_STATUS__PRT_UTCL1ID_MASK 0x3F000000L
13309//CPC_UTCL1_STATUS
13310#define CPC_UTCL1_STATUS__FAULT_DETECTED__SHIFT 0x0
13311#define CPC_UTCL1_STATUS__RETRY_DETECTED__SHIFT 0x1
13312#define CPC_UTCL1_STATUS__PRT_DETECTED__SHIFT 0x2
13313#define CPC_UTCL1_STATUS__FAULT_UTCL1ID__SHIFT 0x8
13314#define CPC_UTCL1_STATUS__RETRY_UTCL1ID__SHIFT 0x10
13315#define CPC_UTCL1_STATUS__PRT_UTCL1ID__SHIFT 0x18
13316#define CPC_UTCL1_STATUS__FAULT_DETECTED_MASK 0x00000001L
13317#define CPC_UTCL1_STATUS__RETRY_DETECTED_MASK 0x00000002L
13318#define CPC_UTCL1_STATUS__PRT_DETECTED_MASK 0x00000004L
13319#define CPC_UTCL1_STATUS__FAULT_UTCL1ID_MASK 0x00003F00L
13320#define CPC_UTCL1_STATUS__RETRY_UTCL1ID_MASK 0x003F0000L
13321#define CPC_UTCL1_STATUS__PRT_UTCL1ID_MASK 0x3F000000L
13322//CPF_UTCL1_STATUS
13323#define CPF_UTCL1_STATUS__FAULT_DETECTED__SHIFT 0x0
13324#define CPF_UTCL1_STATUS__RETRY_DETECTED__SHIFT 0x1
13325#define CPF_UTCL1_STATUS__PRT_DETECTED__SHIFT 0x2
13326#define CPF_UTCL1_STATUS__FAULT_UTCL1ID__SHIFT 0x8
13327#define CPF_UTCL1_STATUS__RETRY_UTCL1ID__SHIFT 0x10
13328#define CPF_UTCL1_STATUS__PRT_UTCL1ID__SHIFT 0x18
13329#define CPF_UTCL1_STATUS__FAULT_DETECTED_MASK 0x00000001L
13330#define CPF_UTCL1_STATUS__RETRY_DETECTED_MASK 0x00000002L
13331#define CPF_UTCL1_STATUS__PRT_DETECTED_MASK 0x00000004L
13332#define CPF_UTCL1_STATUS__FAULT_UTCL1ID_MASK 0x00003F00L
13333#define CPF_UTCL1_STATUS__RETRY_UTCL1ID_MASK 0x003F0000L
13334#define CPF_UTCL1_STATUS__PRT_UTCL1ID_MASK 0x3F000000L
13335//CP_SD_CNTL
13336#define CP_SD_CNTL__CPF_EN__SHIFT 0x0
13337#define CP_SD_CNTL__CPG_EN__SHIFT 0x1
13338#define CP_SD_CNTL__CPC_EN__SHIFT 0x2
13339#define CP_SD_CNTL__RLC_EN__SHIFT 0x3
13340#define CP_SD_CNTL__SPI_EN__SHIFT 0x4
13341#define CP_SD_CNTL__WD_EN__SHIFT 0x5
13342#define CP_SD_CNTL__IA_EN__SHIFT 0x6
13343#define CP_SD_CNTL__PA_EN__SHIFT 0x7
13344#define CP_SD_CNTL__RMI_EN__SHIFT 0x8
13345#define CP_SD_CNTL__EA_EN__SHIFT 0x9
13346#define CP_SD_CNTL__CPF_EN_MASK 0x00000001L
13347#define CP_SD_CNTL__CPG_EN_MASK 0x00000002L
13348#define CP_SD_CNTL__CPC_EN_MASK 0x00000004L
13349#define CP_SD_CNTL__RLC_EN_MASK 0x00000008L
13350#define CP_SD_CNTL__SPI_EN_MASK 0x00000010L
13351#define CP_SD_CNTL__WD_EN_MASK 0x00000020L
13352#define CP_SD_CNTL__IA_EN_MASK 0x00000040L
13353#define CP_SD_CNTL__PA_EN_MASK 0x00000080L
13354#define CP_SD_CNTL__RMI_EN_MASK 0x00000100L
13355#define CP_SD_CNTL__EA_EN_MASK 0x00000200L
13356//CP_SOFT_RESET_CNTL
13357#define CP_SOFT_RESET_CNTL__CMP_ONLY_SOFT_RESET__SHIFT 0x0
13358#define CP_SOFT_RESET_CNTL__GFX_ONLY_SOFT_RESET__SHIFT 0x1
13359#define CP_SOFT_RESET_CNTL__CMP_HQD_REG_RESET__SHIFT 0x2
13360#define CP_SOFT_RESET_CNTL__CMP_INTR_REG_RESET__SHIFT 0x3
13361#define CP_SOFT_RESET_CNTL__CMP_HQD_QUEUE_DOORBELL_RESET__SHIFT 0x4
13362#define CP_SOFT_RESET_CNTL__GFX_RB_DOORBELL_RESET__SHIFT 0x5
13363#define CP_SOFT_RESET_CNTL__GFX_INTR_REG_RESET__SHIFT 0x6
13364#define CP_SOFT_RESET_CNTL__CMP_ONLY_SOFT_RESET_MASK 0x00000001L
13365#define CP_SOFT_RESET_CNTL__GFX_ONLY_SOFT_RESET_MASK 0x00000002L
13366#define CP_SOFT_RESET_CNTL__CMP_HQD_REG_RESET_MASK 0x00000004L
13367#define CP_SOFT_RESET_CNTL__CMP_INTR_REG_RESET_MASK 0x00000008L
13368#define CP_SOFT_RESET_CNTL__CMP_HQD_QUEUE_DOORBELL_RESET_MASK 0x00000010L
13369#define CP_SOFT_RESET_CNTL__GFX_RB_DOORBELL_RESET_MASK 0x00000020L
13370#define CP_SOFT_RESET_CNTL__GFX_INTR_REG_RESET_MASK 0x00000040L
13371//CP_CPC_GFX_CNTL
13372#define CP_CPC_GFX_CNTL__QUEUEID__SHIFT 0x0
13373#define CP_CPC_GFX_CNTL__PIPEID__SHIFT 0x3
13374#define CP_CPC_GFX_CNTL__MEID__SHIFT 0x5
13375#define CP_CPC_GFX_CNTL__VALID__SHIFT 0x7
13376#define CP_CPC_GFX_CNTL__QUEUEID_MASK 0x00000007L
13377#define CP_CPC_GFX_CNTL__PIPEID_MASK 0x00000018L
13378#define CP_CPC_GFX_CNTL__MEID_MASK 0x00000060L
13379#define CP_CPC_GFX_CNTL__VALID_MASK 0x00000080L
13380
13381
13382// addressBlock: gc_spipdec
13383//SPI_ARB_PRIORITY
13384#define SPI_ARB_PRIORITY__PIPE_ORDER_TS0__SHIFT 0x0
13385#define SPI_ARB_PRIORITY__PIPE_ORDER_TS1__SHIFT 0x3
13386#define SPI_ARB_PRIORITY__PIPE_ORDER_TS2__SHIFT 0x6
13387#define SPI_ARB_PRIORITY__PIPE_ORDER_TS3__SHIFT 0x9
13388#define SPI_ARB_PRIORITY__TS0_DUR_MULT__SHIFT 0xc
13389#define SPI_ARB_PRIORITY__TS1_DUR_MULT__SHIFT 0xe
13390#define SPI_ARB_PRIORITY__TS2_DUR_MULT__SHIFT 0x10
13391#define SPI_ARB_PRIORITY__TS3_DUR_MULT__SHIFT 0x12
13392#define SPI_ARB_PRIORITY__PIPE_ORDER_TS0_MASK 0x00000007L
13393#define SPI_ARB_PRIORITY__PIPE_ORDER_TS1_MASK 0x00000038L
13394#define SPI_ARB_PRIORITY__PIPE_ORDER_TS2_MASK 0x000001C0L
13395#define SPI_ARB_PRIORITY__PIPE_ORDER_TS3_MASK 0x00000E00L
13396#define SPI_ARB_PRIORITY__TS0_DUR_MULT_MASK 0x00003000L
13397#define SPI_ARB_PRIORITY__TS1_DUR_MULT_MASK 0x0000C000L
13398#define SPI_ARB_PRIORITY__TS2_DUR_MULT_MASK 0x00030000L
13399#define SPI_ARB_PRIORITY__TS3_DUR_MULT_MASK 0x000C0000L
13400//SPI_ARB_CYCLES_0
13401#define SPI_ARB_CYCLES_0__TS0_DURATION__SHIFT 0x0
13402#define SPI_ARB_CYCLES_0__TS1_DURATION__SHIFT 0x10
13403#define SPI_ARB_CYCLES_0__TS0_DURATION_MASK 0x0000FFFFL
13404#define SPI_ARB_CYCLES_0__TS1_DURATION_MASK 0xFFFF0000L
13405//SPI_ARB_CYCLES_1
13406#define SPI_ARB_CYCLES_1__TS2_DURATION__SHIFT 0x0
13407#define SPI_ARB_CYCLES_1__TS3_DURATION__SHIFT 0x10
13408#define SPI_ARB_CYCLES_1__TS2_DURATION_MASK 0x0000FFFFL
13409#define SPI_ARB_CYCLES_1__TS3_DURATION_MASK 0xFFFF0000L
13410//SPI_CDBG_SYS_GFX
13411#define SPI_CDBG_SYS_GFX__PS_EN__SHIFT 0x0
13412#define SPI_CDBG_SYS_GFX__VS_EN__SHIFT 0x1
13413#define SPI_CDBG_SYS_GFX__GS_EN__SHIFT 0x2
13414#define SPI_CDBG_SYS_GFX__ES_EN__SHIFT 0x3
13415#define SPI_CDBG_SYS_GFX__HS_EN__SHIFT 0x4
13416#define SPI_CDBG_SYS_GFX__LS_EN__SHIFT 0x5
13417#define SPI_CDBG_SYS_GFX__CS_EN__SHIFT 0x6
13418#define SPI_CDBG_SYS_GFX__PS_EN_MASK 0x0001L
13419#define SPI_CDBG_SYS_GFX__VS_EN_MASK 0x0002L
13420#define SPI_CDBG_SYS_GFX__GS_EN_MASK 0x0004L
13421#define SPI_CDBG_SYS_GFX__ES_EN_MASK 0x0008L
13422#define SPI_CDBG_SYS_GFX__HS_EN_MASK 0x0010L
13423#define SPI_CDBG_SYS_GFX__LS_EN_MASK 0x0020L
13424#define SPI_CDBG_SYS_GFX__CS_EN_MASK 0x0040L
13425//SPI_CDBG_SYS_HP3D
13426#define SPI_CDBG_SYS_HP3D__PS_EN__SHIFT 0x0
13427#define SPI_CDBG_SYS_HP3D__VS_EN__SHIFT 0x1
13428#define SPI_CDBG_SYS_HP3D__GS_EN__SHIFT 0x2
13429#define SPI_CDBG_SYS_HP3D__ES_EN__SHIFT 0x3
13430#define SPI_CDBG_SYS_HP3D__HS_EN__SHIFT 0x4
13431#define SPI_CDBG_SYS_HP3D__LS_EN__SHIFT 0x5
13432#define SPI_CDBG_SYS_HP3D__PS_EN_MASK 0x0001L
13433#define SPI_CDBG_SYS_HP3D__VS_EN_MASK 0x0002L
13434#define SPI_CDBG_SYS_HP3D__GS_EN_MASK 0x0004L
13435#define SPI_CDBG_SYS_HP3D__ES_EN_MASK 0x0008L
13436#define SPI_CDBG_SYS_HP3D__HS_EN_MASK 0x0010L
13437#define SPI_CDBG_SYS_HP3D__LS_EN_MASK 0x0020L
13438//SPI_CDBG_SYS_CS0
13439#define SPI_CDBG_SYS_CS0__PIPE0__SHIFT 0x0
13440#define SPI_CDBG_SYS_CS0__PIPE1__SHIFT 0x8
13441#define SPI_CDBG_SYS_CS0__PIPE2__SHIFT 0x10
13442#define SPI_CDBG_SYS_CS0__PIPE3__SHIFT 0x18
13443#define SPI_CDBG_SYS_CS0__PIPE0_MASK 0x000000FFL
13444#define SPI_CDBG_SYS_CS0__PIPE1_MASK 0x0000FF00L
13445#define SPI_CDBG_SYS_CS0__PIPE2_MASK 0x00FF0000L
13446#define SPI_CDBG_SYS_CS0__PIPE3_MASK 0xFF000000L
13447//SPI_CDBG_SYS_CS1
13448#define SPI_CDBG_SYS_CS1__PIPE0__SHIFT 0x0
13449#define SPI_CDBG_SYS_CS1__PIPE1__SHIFT 0x8
13450#define SPI_CDBG_SYS_CS1__PIPE2__SHIFT 0x10
13451#define SPI_CDBG_SYS_CS1__PIPE3__SHIFT 0x18
13452#define SPI_CDBG_SYS_CS1__PIPE0_MASK 0x000000FFL
13453#define SPI_CDBG_SYS_CS1__PIPE1_MASK 0x0000FF00L
13454#define SPI_CDBG_SYS_CS1__PIPE2_MASK 0x00FF0000L
13455#define SPI_CDBG_SYS_CS1__PIPE3_MASK 0xFF000000L
13456//SPI_WCL_PIPE_PERCENT_GFX
13457#define SPI_WCL_PIPE_PERCENT_GFX__VALUE__SHIFT 0x0
13458#define SPI_WCL_PIPE_PERCENT_GFX__LS_GRP_VALUE__SHIFT 0x7
13459#define SPI_WCL_PIPE_PERCENT_GFX__HS_GRP_VALUE__SHIFT 0xc
13460#define SPI_WCL_PIPE_PERCENT_GFX__ES_GRP_VALUE__SHIFT 0x11
13461#define SPI_WCL_PIPE_PERCENT_GFX__GS_GRP_VALUE__SHIFT 0x16
13462#define SPI_WCL_PIPE_PERCENT_GFX__VALUE_MASK 0x0000007FL
13463#define SPI_WCL_PIPE_PERCENT_GFX__LS_GRP_VALUE_MASK 0x00000F80L
13464#define SPI_WCL_PIPE_PERCENT_GFX__HS_GRP_VALUE_MASK 0x0001F000L
13465#define SPI_WCL_PIPE_PERCENT_GFX__ES_GRP_VALUE_MASK 0x003E0000L
13466#define SPI_WCL_PIPE_PERCENT_GFX__GS_GRP_VALUE_MASK 0x07C00000L
13467//SPI_WCL_PIPE_PERCENT_HP3D
13468#define SPI_WCL_PIPE_PERCENT_HP3D__VALUE__SHIFT 0x0
13469#define SPI_WCL_PIPE_PERCENT_HP3D__HS_GRP_VALUE__SHIFT 0xc
13470#define SPI_WCL_PIPE_PERCENT_HP3D__GS_GRP_VALUE__SHIFT 0x16
13471#define SPI_WCL_PIPE_PERCENT_HP3D__VALUE_MASK 0x0000007FL
13472#define SPI_WCL_PIPE_PERCENT_HP3D__HS_GRP_VALUE_MASK 0x0001F000L
13473#define SPI_WCL_PIPE_PERCENT_HP3D__GS_GRP_VALUE_MASK 0x07C00000L
13474//SPI_WCL_PIPE_PERCENT_CS0
13475#define SPI_WCL_PIPE_PERCENT_CS0__VALUE__SHIFT 0x0
13476#define SPI_WCL_PIPE_PERCENT_CS0__VALUE_MASK 0x7FL
13477//SPI_WCL_PIPE_PERCENT_CS1
13478#define SPI_WCL_PIPE_PERCENT_CS1__VALUE__SHIFT 0x0
13479#define SPI_WCL_PIPE_PERCENT_CS1__VALUE_MASK 0x7FL
13480//SPI_WCL_PIPE_PERCENT_CS2
13481#define SPI_WCL_PIPE_PERCENT_CS2__VALUE__SHIFT 0x0
13482#define SPI_WCL_PIPE_PERCENT_CS2__VALUE_MASK 0x7FL
13483//SPI_WCL_PIPE_PERCENT_CS3
13484#define SPI_WCL_PIPE_PERCENT_CS3__VALUE__SHIFT 0x0
13485#define SPI_WCL_PIPE_PERCENT_CS3__VALUE_MASK 0x7FL
13486//SPI_WCL_PIPE_PERCENT_CS4
13487#define SPI_WCL_PIPE_PERCENT_CS4__VALUE__SHIFT 0x0
13488#define SPI_WCL_PIPE_PERCENT_CS4__VALUE_MASK 0x7FL
13489//SPI_WCL_PIPE_PERCENT_CS5
13490#define SPI_WCL_PIPE_PERCENT_CS5__VALUE__SHIFT 0x0
13491#define SPI_WCL_PIPE_PERCENT_CS5__VALUE_MASK 0x7FL
13492//SPI_WCL_PIPE_PERCENT_CS6
13493#define SPI_WCL_PIPE_PERCENT_CS6__VALUE__SHIFT 0x0
13494#define SPI_WCL_PIPE_PERCENT_CS6__VALUE_MASK 0x7FL
13495//SPI_WCL_PIPE_PERCENT_CS7
13496#define SPI_WCL_PIPE_PERCENT_CS7__VALUE__SHIFT 0x0
13497#define SPI_WCL_PIPE_PERCENT_CS7__VALUE_MASK 0x7FL
13498//SPI_GDBG_WAVE_CNTL
13499#define SPI_GDBG_WAVE_CNTL__STALL_RA__SHIFT 0x0
13500#define SPI_GDBG_WAVE_CNTL__STALL_VMID__SHIFT 0x1
13501#define SPI_GDBG_WAVE_CNTL__STALL_RA_MASK 0x00000001L
13502#define SPI_GDBG_WAVE_CNTL__STALL_VMID_MASK 0x0001FFFEL
13503//SPI_GDBG_TRAP_CONFIG
13504#define SPI_GDBG_TRAP_CONFIG__ME_SEL__SHIFT 0x0
13505#define SPI_GDBG_TRAP_CONFIG__PIPE_SEL__SHIFT 0x2
13506#define SPI_GDBG_TRAP_CONFIG__QUEUE_SEL__SHIFT 0x4
13507#define SPI_GDBG_TRAP_CONFIG__ME_MATCH__SHIFT 0x7
13508#define SPI_GDBG_TRAP_CONFIG__PIPE_MATCH__SHIFT 0x8
13509#define SPI_GDBG_TRAP_CONFIG__QUEUE_MATCH__SHIFT 0x9
13510#define SPI_GDBG_TRAP_CONFIG__TRAP_EN__SHIFT 0xf
13511#define SPI_GDBG_TRAP_CONFIG__VMID_SEL__SHIFT 0x10
13512#define SPI_GDBG_TRAP_CONFIG__ME_SEL_MASK 0x00000003L
13513#define SPI_GDBG_TRAP_CONFIG__PIPE_SEL_MASK 0x0000000CL
13514#define SPI_GDBG_TRAP_CONFIG__QUEUE_SEL_MASK 0x00000070L
13515#define SPI_GDBG_TRAP_CONFIG__ME_MATCH_MASK 0x00000080L
13516#define SPI_GDBG_TRAP_CONFIG__PIPE_MATCH_MASK 0x00000100L
13517#define SPI_GDBG_TRAP_CONFIG__QUEUE_MATCH_MASK 0x00000200L
13518#define SPI_GDBG_TRAP_CONFIG__TRAP_EN_MASK 0x00008000L
13519#define SPI_GDBG_TRAP_CONFIG__VMID_SEL_MASK 0xFFFF0000L
13520//SPI_GDBG_TRAP_MASK
13521#define SPI_GDBG_TRAP_MASK__EXCP_EN__SHIFT 0x0
13522#define SPI_GDBG_TRAP_MASK__REPLACE__SHIFT 0x9
13523#define SPI_GDBG_TRAP_MASK__EXCP_EN_MASK 0x01FFL
13524#define SPI_GDBG_TRAP_MASK__REPLACE_MASK 0x0200L
13525//SPI_GDBG_WAVE_CNTL2
13526#define SPI_GDBG_WAVE_CNTL2__VMID_MASK__SHIFT 0x0
13527#define SPI_GDBG_WAVE_CNTL2__MODE__SHIFT 0x10
13528#define SPI_GDBG_WAVE_CNTL2__VMID_MASK_MASK 0x0000FFFFL
13529#define SPI_GDBG_WAVE_CNTL2__MODE_MASK 0x00030000L
13530//SPI_GDBG_WAVE_CNTL3
13531#define SPI_GDBG_WAVE_CNTL3__STALL_PS__SHIFT 0x0
13532#define SPI_GDBG_WAVE_CNTL3__STALL_VS__SHIFT 0x1
13533#define SPI_GDBG_WAVE_CNTL3__STALL_GS__SHIFT 0x2
13534#define SPI_GDBG_WAVE_CNTL3__STALL_HS__SHIFT 0x3
13535#define SPI_GDBG_WAVE_CNTL3__STALL_CSG__SHIFT 0x4
13536#define SPI_GDBG_WAVE_CNTL3__STALL_CS0__SHIFT 0x5
13537#define SPI_GDBG_WAVE_CNTL3__STALL_CS1__SHIFT 0x6
13538#define SPI_GDBG_WAVE_CNTL3__STALL_CS2__SHIFT 0x7
13539#define SPI_GDBG_WAVE_CNTL3__STALL_CS3__SHIFT 0x8
13540#define SPI_GDBG_WAVE_CNTL3__STALL_CS4__SHIFT 0x9
13541#define SPI_GDBG_WAVE_CNTL3__STALL_CS5__SHIFT 0xa
13542#define SPI_GDBG_WAVE_CNTL3__STALL_CS6__SHIFT 0xb
13543#define SPI_GDBG_WAVE_CNTL3__STALL_CS7__SHIFT 0xc
13544#define SPI_GDBG_WAVE_CNTL3__STALL_DURATION__SHIFT 0xd
13545#define SPI_GDBG_WAVE_CNTL3__STALL_MULT__SHIFT 0x1c
13546#define SPI_GDBG_WAVE_CNTL3__STALL_PS_MASK 0x00000001L
13547#define SPI_GDBG_WAVE_CNTL3__STALL_VS_MASK 0x00000002L
13548#define SPI_GDBG_WAVE_CNTL3__STALL_GS_MASK 0x00000004L
13549#define SPI_GDBG_WAVE_CNTL3__STALL_HS_MASK 0x00000008L
13550#define SPI_GDBG_WAVE_CNTL3__STALL_CSG_MASK 0x00000010L
13551#define SPI_GDBG_WAVE_CNTL3__STALL_CS0_MASK 0x00000020L
13552#define SPI_GDBG_WAVE_CNTL3__STALL_CS1_MASK 0x00000040L
13553#define SPI_GDBG_WAVE_CNTL3__STALL_CS2_MASK 0x00000080L
13554#define SPI_GDBG_WAVE_CNTL3__STALL_CS3_MASK 0x00000100L
13555#define SPI_GDBG_WAVE_CNTL3__STALL_CS4_MASK 0x00000200L
13556#define SPI_GDBG_WAVE_CNTL3__STALL_CS5_MASK 0x00000400L
13557#define SPI_GDBG_WAVE_CNTL3__STALL_CS6_MASK 0x00000800L
13558#define SPI_GDBG_WAVE_CNTL3__STALL_CS7_MASK 0x00001000L
13559#define SPI_GDBG_WAVE_CNTL3__STALL_DURATION_MASK 0x0FFFE000L
13560#define SPI_GDBG_WAVE_CNTL3__STALL_MULT_MASK 0x10000000L
13561//SPI_GDBG_TRAP_DATA0
13562#define SPI_GDBG_TRAP_DATA0__DATA__SHIFT 0x0
13563#define SPI_GDBG_TRAP_DATA0__DATA_MASK 0xFFFFFFFFL
13564//SPI_GDBG_TRAP_DATA1
13565#define SPI_GDBG_TRAP_DATA1__DATA__SHIFT 0x0
13566#define SPI_GDBG_TRAP_DATA1__DATA_MASK 0xFFFFFFFFL
13567//SPI_COMPUTE_QUEUE_RESET
13568#define SPI_COMPUTE_QUEUE_RESET__RESET__SHIFT 0x0
13569#define SPI_COMPUTE_QUEUE_RESET__RESET_MASK 0x01L
13570//SPI_RESOURCE_RESERVE_CU_0
13571#define SPI_RESOURCE_RESERVE_CU_0__VGPR__SHIFT 0x0
13572#define SPI_RESOURCE_RESERVE_CU_0__SGPR__SHIFT 0x4
13573#define SPI_RESOURCE_RESERVE_CU_0__LDS__SHIFT 0x8
13574#define SPI_RESOURCE_RESERVE_CU_0__WAVES__SHIFT 0xc
13575#define SPI_RESOURCE_RESERVE_CU_0__BARRIERS__SHIFT 0xf
13576#define SPI_RESOURCE_RESERVE_CU_0__VGPR_MASK 0x0000000FL
13577#define SPI_RESOURCE_RESERVE_CU_0__SGPR_MASK 0x000000F0L
13578#define SPI_RESOURCE_RESERVE_CU_0__LDS_MASK 0x00000F00L
13579#define SPI_RESOURCE_RESERVE_CU_0__WAVES_MASK 0x00007000L
13580#define SPI_RESOURCE_RESERVE_CU_0__BARRIERS_MASK 0x00078000L
13581//SPI_RESOURCE_RESERVE_CU_1
13582#define SPI_RESOURCE_RESERVE_CU_1__VGPR__SHIFT 0x0
13583#define SPI_RESOURCE_RESERVE_CU_1__SGPR__SHIFT 0x4
13584#define SPI_RESOURCE_RESERVE_CU_1__LDS__SHIFT 0x8
13585#define SPI_RESOURCE_RESERVE_CU_1__WAVES__SHIFT 0xc
13586#define SPI_RESOURCE_RESERVE_CU_1__BARRIERS__SHIFT 0xf
13587#define SPI_RESOURCE_RESERVE_CU_1__VGPR_MASK 0x0000000FL
13588#define SPI_RESOURCE_RESERVE_CU_1__SGPR_MASK 0x000000F0L
13589#define SPI_RESOURCE_RESERVE_CU_1__LDS_MASK 0x00000F00L
13590#define SPI_RESOURCE_RESERVE_CU_1__WAVES_MASK 0x00007000L
13591#define SPI_RESOURCE_RESERVE_CU_1__BARRIERS_MASK 0x00078000L
13592//SPI_RESOURCE_RESERVE_CU_2
13593#define SPI_RESOURCE_RESERVE_CU_2__VGPR__SHIFT 0x0
13594#define SPI_RESOURCE_RESERVE_CU_2__SGPR__SHIFT 0x4
13595#define SPI_RESOURCE_RESERVE_CU_2__LDS__SHIFT 0x8
13596#define SPI_RESOURCE_RESERVE_CU_2__WAVES__SHIFT 0xc
13597#define SPI_RESOURCE_RESERVE_CU_2__BARRIERS__SHIFT 0xf
13598#define SPI_RESOURCE_RESERVE_CU_2__VGPR_MASK 0x0000000FL
13599#define SPI_RESOURCE_RESERVE_CU_2__SGPR_MASK 0x000000F0L
13600#define SPI_RESOURCE_RESERVE_CU_2__LDS_MASK 0x00000F00L
13601#define SPI_RESOURCE_RESERVE_CU_2__WAVES_MASK 0x00007000L
13602#define SPI_RESOURCE_RESERVE_CU_2__BARRIERS_MASK 0x00078000L
13603//SPI_RESOURCE_RESERVE_CU_3
13604#define SPI_RESOURCE_RESERVE_CU_3__VGPR__SHIFT 0x0
13605#define SPI_RESOURCE_RESERVE_CU_3__SGPR__SHIFT 0x4
13606#define SPI_RESOURCE_RESERVE_CU_3__LDS__SHIFT 0x8
13607#define SPI_RESOURCE_RESERVE_CU_3__WAVES__SHIFT 0xc
13608#define SPI_RESOURCE_RESERVE_CU_3__BARRIERS__SHIFT 0xf
13609#define SPI_RESOURCE_RESERVE_CU_3__VGPR_MASK 0x0000000FL
13610#define SPI_RESOURCE_RESERVE_CU_3__SGPR_MASK 0x000000F0L
13611#define SPI_RESOURCE_RESERVE_CU_3__LDS_MASK 0x00000F00L
13612#define SPI_RESOURCE_RESERVE_CU_3__WAVES_MASK 0x00007000L
13613#define SPI_RESOURCE_RESERVE_CU_3__BARRIERS_MASK 0x00078000L
13614//SPI_RESOURCE_RESERVE_CU_4
13615#define SPI_RESOURCE_RESERVE_CU_4__VGPR__SHIFT 0x0
13616#define SPI_RESOURCE_RESERVE_CU_4__SGPR__SHIFT 0x4
13617#define SPI_RESOURCE_RESERVE_CU_4__LDS__SHIFT 0x8
13618#define SPI_RESOURCE_RESERVE_CU_4__WAVES__SHIFT 0xc
13619#define SPI_RESOURCE_RESERVE_CU_4__BARRIERS__SHIFT 0xf
13620#define SPI_RESOURCE_RESERVE_CU_4__VGPR_MASK 0x0000000FL
13621#define SPI_RESOURCE_RESERVE_CU_4__SGPR_MASK 0x000000F0L
13622#define SPI_RESOURCE_RESERVE_CU_4__LDS_MASK 0x00000F00L
13623#define SPI_RESOURCE_RESERVE_CU_4__WAVES_MASK 0x00007000L
13624#define SPI_RESOURCE_RESERVE_CU_4__BARRIERS_MASK 0x00078000L
13625//SPI_RESOURCE_RESERVE_CU_5
13626#define SPI_RESOURCE_RESERVE_CU_5__VGPR__SHIFT 0x0
13627#define SPI_RESOURCE_RESERVE_CU_5__SGPR__SHIFT 0x4
13628#define SPI_RESOURCE_RESERVE_CU_5__LDS__SHIFT 0x8
13629#define SPI_RESOURCE_RESERVE_CU_5__WAVES__SHIFT 0xc
13630#define SPI_RESOURCE_RESERVE_CU_5__BARRIERS__SHIFT 0xf
13631#define SPI_RESOURCE_RESERVE_CU_5__VGPR_MASK 0x0000000FL
13632#define SPI_RESOURCE_RESERVE_CU_5__SGPR_MASK 0x000000F0L
13633#define SPI_RESOURCE_RESERVE_CU_5__LDS_MASK 0x00000F00L
13634#define SPI_RESOURCE_RESERVE_CU_5__WAVES_MASK 0x00007000L
13635#define SPI_RESOURCE_RESERVE_CU_5__BARRIERS_MASK 0x00078000L
13636//SPI_RESOURCE_RESERVE_CU_6
13637#define SPI_RESOURCE_RESERVE_CU_6__VGPR__SHIFT 0x0
13638#define SPI_RESOURCE_RESERVE_CU_6__SGPR__SHIFT 0x4
13639#define SPI_RESOURCE_RESERVE_CU_6__LDS__SHIFT 0x8
13640#define SPI_RESOURCE_RESERVE_CU_6__WAVES__SHIFT 0xc
13641#define SPI_RESOURCE_RESERVE_CU_6__BARRIERS__SHIFT 0xf
13642#define SPI_RESOURCE_RESERVE_CU_6__VGPR_MASK 0x0000000FL
13643#define SPI_RESOURCE_RESERVE_CU_6__SGPR_MASK 0x000000F0L
13644#define SPI_RESOURCE_RESERVE_CU_6__LDS_MASK 0x00000F00L
13645#define SPI_RESOURCE_RESERVE_CU_6__WAVES_MASK 0x00007000L
13646#define SPI_RESOURCE_RESERVE_CU_6__BARRIERS_MASK 0x00078000L
13647//SPI_RESOURCE_RESERVE_CU_7
13648#define SPI_RESOURCE_RESERVE_CU_7__VGPR__SHIFT 0x0
13649#define SPI_RESOURCE_RESERVE_CU_7__SGPR__SHIFT 0x4
13650#define SPI_RESOURCE_RESERVE_CU_7__LDS__SHIFT 0x8
13651#define SPI_RESOURCE_RESERVE_CU_7__WAVES__SHIFT 0xc
13652#define SPI_RESOURCE_RESERVE_CU_7__BARRIERS__SHIFT 0xf
13653#define SPI_RESOURCE_RESERVE_CU_7__VGPR_MASK 0x0000000FL
13654#define SPI_RESOURCE_RESERVE_CU_7__SGPR_MASK 0x000000F0L
13655#define SPI_RESOURCE_RESERVE_CU_7__LDS_MASK 0x00000F00L
13656#define SPI_RESOURCE_RESERVE_CU_7__WAVES_MASK 0x00007000L
13657#define SPI_RESOURCE_RESERVE_CU_7__BARRIERS_MASK 0x00078000L
13658//SPI_RESOURCE_RESERVE_CU_8
13659#define SPI_RESOURCE_RESERVE_CU_8__VGPR__SHIFT 0x0
13660#define SPI_RESOURCE_RESERVE_CU_8__SGPR__SHIFT 0x4
13661#define SPI_RESOURCE_RESERVE_CU_8__LDS__SHIFT 0x8
13662#define SPI_RESOURCE_RESERVE_CU_8__WAVES__SHIFT 0xc
13663#define SPI_RESOURCE_RESERVE_CU_8__BARRIERS__SHIFT 0xf
13664#define SPI_RESOURCE_RESERVE_CU_8__VGPR_MASK 0x0000000FL
13665#define SPI_RESOURCE_RESERVE_CU_8__SGPR_MASK 0x000000F0L
13666#define SPI_RESOURCE_RESERVE_CU_8__LDS_MASK 0x00000F00L
13667#define SPI_RESOURCE_RESERVE_CU_8__WAVES_MASK 0x00007000L
13668#define SPI_RESOURCE_RESERVE_CU_8__BARRIERS_MASK 0x00078000L
13669//SPI_RESOURCE_RESERVE_CU_9
13670#define SPI_RESOURCE_RESERVE_CU_9__VGPR__SHIFT 0x0
13671#define SPI_RESOURCE_RESERVE_CU_9__SGPR__SHIFT 0x4
13672#define SPI_RESOURCE_RESERVE_CU_9__LDS__SHIFT 0x8
13673#define SPI_RESOURCE_RESERVE_CU_9__WAVES__SHIFT 0xc
13674#define SPI_RESOURCE_RESERVE_CU_9__BARRIERS__SHIFT 0xf
13675#define SPI_RESOURCE_RESERVE_CU_9__VGPR_MASK 0x0000000FL
13676#define SPI_RESOURCE_RESERVE_CU_9__SGPR_MASK 0x000000F0L
13677#define SPI_RESOURCE_RESERVE_CU_9__LDS_MASK 0x00000F00L
13678#define SPI_RESOURCE_RESERVE_CU_9__WAVES_MASK 0x00007000L
13679#define SPI_RESOURCE_RESERVE_CU_9__BARRIERS_MASK 0x00078000L
13680//SPI_RESOURCE_RESERVE_EN_CU_0
13681#define SPI_RESOURCE_RESERVE_EN_CU_0__EN__SHIFT 0x0
13682#define SPI_RESOURCE_RESERVE_EN_CU_0__TYPE_MASK__SHIFT 0x1
13683#define SPI_RESOURCE_RESERVE_EN_CU_0__QUEUE_MASK__SHIFT 0x10
13684#define SPI_RESOURCE_RESERVE_EN_CU_0__RESERVE_SPACE_ONLY__SHIFT 0x18
13685#define SPI_RESOURCE_RESERVE_EN_CU_0__EN_MASK 0x00000001L
13686#define SPI_RESOURCE_RESERVE_EN_CU_0__TYPE_MASK_MASK 0x0000FFFEL
13687#define SPI_RESOURCE_RESERVE_EN_CU_0__QUEUE_MASK_MASK 0x00FF0000L
13688#define SPI_RESOURCE_RESERVE_EN_CU_0__RESERVE_SPACE_ONLY_MASK 0x01000000L
13689//SPI_RESOURCE_RESERVE_EN_CU_1
13690#define SPI_RESOURCE_RESERVE_EN_CU_1__EN__SHIFT 0x0
13691#define SPI_RESOURCE_RESERVE_EN_CU_1__TYPE_MASK__SHIFT 0x1
13692#define SPI_RESOURCE_RESERVE_EN_CU_1__QUEUE_MASK__SHIFT 0x10
13693#define SPI_RESOURCE_RESERVE_EN_CU_1__RESERVE_SPACE_ONLY__SHIFT 0x18
13694#define SPI_RESOURCE_RESERVE_EN_CU_1__EN_MASK 0x00000001L
13695#define SPI_RESOURCE_RESERVE_EN_CU_1__TYPE_MASK_MASK 0x0000FFFEL
13696#define SPI_RESOURCE_RESERVE_EN_CU_1__QUEUE_MASK_MASK 0x00FF0000L
13697#define SPI_RESOURCE_RESERVE_EN_CU_1__RESERVE_SPACE_ONLY_MASK 0x01000000L
13698//SPI_RESOURCE_RESERVE_EN_CU_2
13699#define SPI_RESOURCE_RESERVE_EN_CU_2__EN__SHIFT 0x0
13700#define SPI_RESOURCE_RESERVE_EN_CU_2__TYPE_MASK__SHIFT 0x1
13701#define SPI_RESOURCE_RESERVE_EN_CU_2__QUEUE_MASK__SHIFT 0x10
13702#define SPI_RESOURCE_RESERVE_EN_CU_2__RESERVE_SPACE_ONLY__SHIFT 0x18
13703#define SPI_RESOURCE_RESERVE_EN_CU_2__EN_MASK 0x00000001L
13704#define SPI_RESOURCE_RESERVE_EN_CU_2__TYPE_MASK_MASK 0x0000FFFEL
13705#define SPI_RESOURCE_RESERVE_EN_CU_2__QUEUE_MASK_MASK 0x00FF0000L
13706#define SPI_RESOURCE_RESERVE_EN_CU_2__RESERVE_SPACE_ONLY_MASK 0x01000000L
13707//SPI_RESOURCE_RESERVE_EN_CU_3
13708#define SPI_RESOURCE_RESERVE_EN_CU_3__EN__SHIFT 0x0
13709#define SPI_RESOURCE_RESERVE_EN_CU_3__TYPE_MASK__SHIFT 0x1
13710#define SPI_RESOURCE_RESERVE_EN_CU_3__QUEUE_MASK__SHIFT 0x10
13711#define SPI_RESOURCE_RESERVE_EN_CU_3__RESERVE_SPACE_ONLY__SHIFT 0x18
13712#define SPI_RESOURCE_RESERVE_EN_CU_3__EN_MASK 0x00000001L
13713#define SPI_RESOURCE_RESERVE_EN_CU_3__TYPE_MASK_MASK 0x0000FFFEL
13714#define SPI_RESOURCE_RESERVE_EN_CU_3__QUEUE_MASK_MASK 0x00FF0000L
13715#define SPI_RESOURCE_RESERVE_EN_CU_3__RESERVE_SPACE_ONLY_MASK 0x01000000L
13716//SPI_RESOURCE_RESERVE_EN_CU_4
13717#define SPI_RESOURCE_RESERVE_EN_CU_4__EN__SHIFT 0x0
13718#define SPI_RESOURCE_RESERVE_EN_CU_4__TYPE_MASK__SHIFT 0x1
13719#define SPI_RESOURCE_RESERVE_EN_CU_4__QUEUE_MASK__SHIFT 0x10
13720#define SPI_RESOURCE_RESERVE_EN_CU_4__RESERVE_SPACE_ONLY__SHIFT 0x18
13721#define SPI_RESOURCE_RESERVE_EN_CU_4__EN_MASK 0x00000001L
13722#define SPI_RESOURCE_RESERVE_EN_CU_4__TYPE_MASK_MASK 0x0000FFFEL
13723#define SPI_RESOURCE_RESERVE_EN_CU_4__QUEUE_MASK_MASK 0x00FF0000L
13724#define SPI_RESOURCE_RESERVE_EN_CU_4__RESERVE_SPACE_ONLY_MASK 0x01000000L
13725//SPI_RESOURCE_RESERVE_EN_CU_5
13726#define SPI_RESOURCE_RESERVE_EN_CU_5__EN__SHIFT 0x0
13727#define SPI_RESOURCE_RESERVE_EN_CU_5__TYPE_MASK__SHIFT 0x1
13728#define SPI_RESOURCE_RESERVE_EN_CU_5__QUEUE_MASK__SHIFT 0x10
13729#define SPI_RESOURCE_RESERVE_EN_CU_5__RESERVE_SPACE_ONLY__SHIFT 0x18
13730#define SPI_RESOURCE_RESERVE_EN_CU_5__EN_MASK 0x00000001L
13731#define SPI_RESOURCE_RESERVE_EN_CU_5__TYPE_MASK_MASK 0x0000FFFEL
13732#define SPI_RESOURCE_RESERVE_EN_CU_5__QUEUE_MASK_MASK 0x00FF0000L
13733#define SPI_RESOURCE_RESERVE_EN_CU_5__RESERVE_SPACE_ONLY_MASK 0x01000000L
13734//SPI_RESOURCE_RESERVE_EN_CU_6
13735#define SPI_RESOURCE_RESERVE_EN_CU_6__EN__SHIFT 0x0
13736#define SPI_RESOURCE_RESERVE_EN_CU_6__TYPE_MASK__SHIFT 0x1
13737#define SPI_RESOURCE_RESERVE_EN_CU_6__QUEUE_MASK__SHIFT 0x10
13738#define SPI_RESOURCE_RESERVE_EN_CU_6__RESERVE_SPACE_ONLY__SHIFT 0x18
13739#define SPI_RESOURCE_RESERVE_EN_CU_6__EN_MASK 0x00000001L
13740#define SPI_RESOURCE_RESERVE_EN_CU_6__TYPE_MASK_MASK 0x0000FFFEL
13741#define SPI_RESOURCE_RESERVE_EN_CU_6__QUEUE_MASK_MASK 0x00FF0000L
13742#define SPI_RESOURCE_RESERVE_EN_CU_6__RESERVE_SPACE_ONLY_MASK 0x01000000L
13743//SPI_RESOURCE_RESERVE_EN_CU_7
13744#define SPI_RESOURCE_RESERVE_EN_CU_7__EN__SHIFT 0x0
13745#define SPI_RESOURCE_RESERVE_EN_CU_7__TYPE_MASK__SHIFT 0x1
13746#define SPI_RESOURCE_RESERVE_EN_CU_7__QUEUE_MASK__SHIFT 0x10
13747#define SPI_RESOURCE_RESERVE_EN_CU_7__RESERVE_SPACE_ONLY__SHIFT 0x18
13748#define SPI_RESOURCE_RESERVE_EN_CU_7__EN_MASK 0x00000001L
13749#define SPI_RESOURCE_RESERVE_EN_CU_7__TYPE_MASK_MASK 0x0000FFFEL
13750#define SPI_RESOURCE_RESERVE_EN_CU_7__QUEUE_MASK_MASK 0x00FF0000L
13751#define SPI_RESOURCE_RESERVE_EN_CU_7__RESERVE_SPACE_ONLY_MASK 0x01000000L
13752//SPI_RESOURCE_RESERVE_EN_CU_8
13753#define SPI_RESOURCE_RESERVE_EN_CU_8__EN__SHIFT 0x0
13754#define SPI_RESOURCE_RESERVE_EN_CU_8__TYPE_MASK__SHIFT 0x1
13755#define SPI_RESOURCE_RESERVE_EN_CU_8__QUEUE_MASK__SHIFT 0x10
13756#define SPI_RESOURCE_RESERVE_EN_CU_8__RESERVE_SPACE_ONLY__SHIFT 0x18
13757#define SPI_RESOURCE_RESERVE_EN_CU_8__EN_MASK 0x00000001L
13758#define SPI_RESOURCE_RESERVE_EN_CU_8__TYPE_MASK_MASK 0x0000FFFEL
13759#define SPI_RESOURCE_RESERVE_EN_CU_8__QUEUE_MASK_MASK 0x00FF0000L
13760#define SPI_RESOURCE_RESERVE_EN_CU_8__RESERVE_SPACE_ONLY_MASK 0x01000000L
13761//SPI_RESOURCE_RESERVE_EN_CU_9
13762#define SPI_RESOURCE_RESERVE_EN_CU_9__EN__SHIFT 0x0
13763#define SPI_RESOURCE_RESERVE_EN_CU_9__TYPE_MASK__SHIFT 0x1
13764#define SPI_RESOURCE_RESERVE_EN_CU_9__QUEUE_MASK__SHIFT 0x10
13765#define SPI_RESOURCE_RESERVE_EN_CU_9__RESERVE_SPACE_ONLY__SHIFT 0x18
13766#define SPI_RESOURCE_RESERVE_EN_CU_9__EN_MASK 0x00000001L
13767#define SPI_RESOURCE_RESERVE_EN_CU_9__TYPE_MASK_MASK 0x0000FFFEL
13768#define SPI_RESOURCE_RESERVE_EN_CU_9__QUEUE_MASK_MASK 0x00FF0000L
13769#define SPI_RESOURCE_RESERVE_EN_CU_9__RESERVE_SPACE_ONLY_MASK 0x01000000L
13770//SPI_RESOURCE_RESERVE_CU_10
13771#define SPI_RESOURCE_RESERVE_CU_10__VGPR__SHIFT 0x0
13772#define SPI_RESOURCE_RESERVE_CU_10__SGPR__SHIFT 0x4
13773#define SPI_RESOURCE_RESERVE_CU_10__LDS__SHIFT 0x8
13774#define SPI_RESOURCE_RESERVE_CU_10__WAVES__SHIFT 0xc
13775#define SPI_RESOURCE_RESERVE_CU_10__BARRIERS__SHIFT 0xf
13776#define SPI_RESOURCE_RESERVE_CU_10__VGPR_MASK 0x0000000FL
13777#define SPI_RESOURCE_RESERVE_CU_10__SGPR_MASK 0x000000F0L
13778#define SPI_RESOURCE_RESERVE_CU_10__LDS_MASK 0x00000F00L
13779#define SPI_RESOURCE_RESERVE_CU_10__WAVES_MASK 0x00007000L
13780#define SPI_RESOURCE_RESERVE_CU_10__BARRIERS_MASK 0x00078000L
13781//SPI_RESOURCE_RESERVE_CU_11
13782#define SPI_RESOURCE_RESERVE_CU_11__VGPR__SHIFT 0x0
13783#define SPI_RESOURCE_RESERVE_CU_11__SGPR__SHIFT 0x4
13784#define SPI_RESOURCE_RESERVE_CU_11__LDS__SHIFT 0x8
13785#define SPI_RESOURCE_RESERVE_CU_11__WAVES__SHIFT 0xc
13786#define SPI_RESOURCE_RESERVE_CU_11__BARRIERS__SHIFT 0xf
13787#define SPI_RESOURCE_RESERVE_CU_11__VGPR_MASK 0x0000000FL
13788#define SPI_RESOURCE_RESERVE_CU_11__SGPR_MASK 0x000000F0L
13789#define SPI_RESOURCE_RESERVE_CU_11__LDS_MASK 0x00000F00L
13790#define SPI_RESOURCE_RESERVE_CU_11__WAVES_MASK 0x00007000L
13791#define SPI_RESOURCE_RESERVE_CU_11__BARRIERS_MASK 0x00078000L
13792//SPI_RESOURCE_RESERVE_EN_CU_10
13793#define SPI_RESOURCE_RESERVE_EN_CU_10__EN__SHIFT 0x0
13794#define SPI_RESOURCE_RESERVE_EN_CU_10__TYPE_MASK__SHIFT 0x1
13795#define SPI_RESOURCE_RESERVE_EN_CU_10__QUEUE_MASK__SHIFT 0x10
13796#define SPI_RESOURCE_RESERVE_EN_CU_10__RESERVE_SPACE_ONLY__SHIFT 0x18
13797#define SPI_RESOURCE_RESERVE_EN_CU_10__EN_MASK 0x00000001L
13798#define SPI_RESOURCE_RESERVE_EN_CU_10__TYPE_MASK_MASK 0x0000FFFEL
13799#define SPI_RESOURCE_RESERVE_EN_CU_10__QUEUE_MASK_MASK 0x00FF0000L
13800#define SPI_RESOURCE_RESERVE_EN_CU_10__RESERVE_SPACE_ONLY_MASK 0x01000000L
13801//SPI_RESOURCE_RESERVE_EN_CU_11
13802#define SPI_RESOURCE_RESERVE_EN_CU_11__EN__SHIFT 0x0
13803#define SPI_RESOURCE_RESERVE_EN_CU_11__TYPE_MASK__SHIFT 0x1
13804#define SPI_RESOURCE_RESERVE_EN_CU_11__QUEUE_MASK__SHIFT 0x10
13805#define SPI_RESOURCE_RESERVE_EN_CU_11__RESERVE_SPACE_ONLY__SHIFT 0x18
13806#define SPI_RESOURCE_RESERVE_EN_CU_11__EN_MASK 0x00000001L
13807#define SPI_RESOURCE_RESERVE_EN_CU_11__TYPE_MASK_MASK 0x0000FFFEL
13808#define SPI_RESOURCE_RESERVE_EN_CU_11__QUEUE_MASK_MASK 0x00FF0000L
13809#define SPI_RESOURCE_RESERVE_EN_CU_11__RESERVE_SPACE_ONLY_MASK 0x01000000L
13810//SPI_RESOURCE_RESERVE_CU_12
13811#define SPI_RESOURCE_RESERVE_CU_12__VGPR__SHIFT 0x0
13812#define SPI_RESOURCE_RESERVE_CU_12__SGPR__SHIFT 0x4
13813#define SPI_RESOURCE_RESERVE_CU_12__LDS__SHIFT 0x8
13814#define SPI_RESOURCE_RESERVE_CU_12__WAVES__SHIFT 0xc
13815#define SPI_RESOURCE_RESERVE_CU_12__BARRIERS__SHIFT 0xf
13816#define SPI_RESOURCE_RESERVE_CU_12__VGPR_MASK 0x0000000FL
13817#define SPI_RESOURCE_RESERVE_CU_12__SGPR_MASK 0x000000F0L
13818#define SPI_RESOURCE_RESERVE_CU_12__LDS_MASK 0x00000F00L
13819#define SPI_RESOURCE_RESERVE_CU_12__WAVES_MASK 0x00007000L
13820#define SPI_RESOURCE_RESERVE_CU_12__BARRIERS_MASK 0x00078000L
13821//SPI_RESOURCE_RESERVE_CU_13
13822#define SPI_RESOURCE_RESERVE_CU_13__VGPR__SHIFT 0x0
13823#define SPI_RESOURCE_RESERVE_CU_13__SGPR__SHIFT 0x4
13824#define SPI_RESOURCE_RESERVE_CU_13__LDS__SHIFT 0x8
13825#define SPI_RESOURCE_RESERVE_CU_13__WAVES__SHIFT 0xc
13826#define SPI_RESOURCE_RESERVE_CU_13__BARRIERS__SHIFT 0xf
13827#define SPI_RESOURCE_RESERVE_CU_13__VGPR_MASK 0x0000000FL
13828#define SPI_RESOURCE_RESERVE_CU_13__SGPR_MASK 0x000000F0L
13829#define SPI_RESOURCE_RESERVE_CU_13__LDS_MASK 0x00000F00L
13830#define SPI_RESOURCE_RESERVE_CU_13__WAVES_MASK 0x00007000L
13831#define SPI_RESOURCE_RESERVE_CU_13__BARRIERS_MASK 0x00078000L
13832//SPI_RESOURCE_RESERVE_CU_14
13833#define SPI_RESOURCE_RESERVE_CU_14__VGPR__SHIFT 0x0
13834#define SPI_RESOURCE_RESERVE_CU_14__SGPR__SHIFT 0x4
13835#define SPI_RESOURCE_RESERVE_CU_14__LDS__SHIFT 0x8
13836#define SPI_RESOURCE_RESERVE_CU_14__WAVES__SHIFT 0xc
13837#define SPI_RESOURCE_RESERVE_CU_14__BARRIERS__SHIFT 0xf
13838#define SPI_RESOURCE_RESERVE_CU_14__VGPR_MASK 0x0000000FL
13839#define SPI_RESOURCE_RESERVE_CU_14__SGPR_MASK 0x000000F0L
13840#define SPI_RESOURCE_RESERVE_CU_14__LDS_MASK 0x00000F00L
13841#define SPI_RESOURCE_RESERVE_CU_14__WAVES_MASK 0x00007000L
13842#define SPI_RESOURCE_RESERVE_CU_14__BARRIERS_MASK 0x00078000L
13843//SPI_RESOURCE_RESERVE_CU_15
13844#define SPI_RESOURCE_RESERVE_CU_15__VGPR__SHIFT 0x0
13845#define SPI_RESOURCE_RESERVE_CU_15__SGPR__SHIFT 0x4
13846#define SPI_RESOURCE_RESERVE_CU_15__LDS__SHIFT 0x8
13847#define SPI_RESOURCE_RESERVE_CU_15__WAVES__SHIFT 0xc
13848#define SPI_RESOURCE_RESERVE_CU_15__BARRIERS__SHIFT 0xf
13849#define SPI_RESOURCE_RESERVE_CU_15__VGPR_MASK 0x0000000FL
13850#define SPI_RESOURCE_RESERVE_CU_15__SGPR_MASK 0x000000F0L
13851#define SPI_RESOURCE_RESERVE_CU_15__LDS_MASK 0x00000F00L
13852#define SPI_RESOURCE_RESERVE_CU_15__WAVES_MASK 0x00007000L
13853#define SPI_RESOURCE_RESERVE_CU_15__BARRIERS_MASK 0x00078000L
13854//SPI_RESOURCE_RESERVE_EN_CU_12
13855#define SPI_RESOURCE_RESERVE_EN_CU_12__EN__SHIFT 0x0
13856#define SPI_RESOURCE_RESERVE_EN_CU_12__TYPE_MASK__SHIFT 0x1
13857#define SPI_RESOURCE_RESERVE_EN_CU_12__QUEUE_MASK__SHIFT 0x10
13858#define SPI_RESOURCE_RESERVE_EN_CU_12__RESERVE_SPACE_ONLY__SHIFT 0x18
13859#define SPI_RESOURCE_RESERVE_EN_CU_12__EN_MASK 0x00000001L
13860#define SPI_RESOURCE_RESERVE_EN_CU_12__TYPE_MASK_MASK 0x0000FFFEL
13861#define SPI_RESOURCE_RESERVE_EN_CU_12__QUEUE_MASK_MASK 0x00FF0000L
13862#define SPI_RESOURCE_RESERVE_EN_CU_12__RESERVE_SPACE_ONLY_MASK 0x01000000L
13863//SPI_RESOURCE_RESERVE_EN_CU_13
13864#define SPI_RESOURCE_RESERVE_EN_CU_13__EN__SHIFT 0x0
13865#define SPI_RESOURCE_RESERVE_EN_CU_13__TYPE_MASK__SHIFT 0x1
13866#define SPI_RESOURCE_RESERVE_EN_CU_13__QUEUE_MASK__SHIFT 0x10
13867#define SPI_RESOURCE_RESERVE_EN_CU_13__RESERVE_SPACE_ONLY__SHIFT 0x18
13868#define SPI_RESOURCE_RESERVE_EN_CU_13__EN_MASK 0x00000001L
13869#define SPI_RESOURCE_RESERVE_EN_CU_13__TYPE_MASK_MASK 0x0000FFFEL
13870#define SPI_RESOURCE_RESERVE_EN_CU_13__QUEUE_MASK_MASK 0x00FF0000L
13871#define SPI_RESOURCE_RESERVE_EN_CU_13__RESERVE_SPACE_ONLY_MASK 0x01000000L
13872//SPI_RESOURCE_RESERVE_EN_CU_14
13873#define SPI_RESOURCE_RESERVE_EN_CU_14__EN__SHIFT 0x0
13874#define SPI_RESOURCE_RESERVE_EN_CU_14__TYPE_MASK__SHIFT 0x1
13875#define SPI_RESOURCE_RESERVE_EN_CU_14__QUEUE_MASK__SHIFT 0x10
13876#define SPI_RESOURCE_RESERVE_EN_CU_14__RESERVE_SPACE_ONLY__SHIFT 0x18
13877#define SPI_RESOURCE_RESERVE_EN_CU_14__EN_MASK 0x00000001L
13878#define SPI_RESOURCE_RESERVE_EN_CU_14__TYPE_MASK_MASK 0x0000FFFEL
13879#define SPI_RESOURCE_RESERVE_EN_CU_14__QUEUE_MASK_MASK 0x00FF0000L
13880#define SPI_RESOURCE_RESERVE_EN_CU_14__RESERVE_SPACE_ONLY_MASK 0x01000000L
13881//SPI_RESOURCE_RESERVE_EN_CU_15
13882#define SPI_RESOURCE_RESERVE_EN_CU_15__EN__SHIFT 0x0
13883#define SPI_RESOURCE_RESERVE_EN_CU_15__TYPE_MASK__SHIFT 0x1
13884#define SPI_RESOURCE_RESERVE_EN_CU_15__QUEUE_MASK__SHIFT 0x10
13885#define SPI_RESOURCE_RESERVE_EN_CU_15__RESERVE_SPACE_ONLY__SHIFT 0x18
13886#define SPI_RESOURCE_RESERVE_EN_CU_15__EN_MASK 0x00000001L
13887#define SPI_RESOURCE_RESERVE_EN_CU_15__TYPE_MASK_MASK 0x0000FFFEL
13888#define SPI_RESOURCE_RESERVE_EN_CU_15__QUEUE_MASK_MASK 0x00FF0000L
13889#define SPI_RESOURCE_RESERVE_EN_CU_15__RESERVE_SPACE_ONLY_MASK 0x01000000L
13890//SPI_COMPUTE_WF_CTX_SAVE
13891#define SPI_COMPUTE_WF_CTX_SAVE__INITIATE__SHIFT 0x0
13892#define SPI_COMPUTE_WF_CTX_SAVE__GDS_INTERRUPT_EN__SHIFT 0x1
13893#define SPI_COMPUTE_WF_CTX_SAVE__DONE_INTERRUPT_EN__SHIFT 0x2
13894#define SPI_COMPUTE_WF_CTX_SAVE__GDS_REQ_BUSY__SHIFT 0x1e
13895#define SPI_COMPUTE_WF_CTX_SAVE__SAVE_BUSY__SHIFT 0x1f
13896#define SPI_COMPUTE_WF_CTX_SAVE__INITIATE_MASK 0x00000001L
13897#define SPI_COMPUTE_WF_CTX_SAVE__GDS_INTERRUPT_EN_MASK 0x00000002L
13898#define SPI_COMPUTE_WF_CTX_SAVE__DONE_INTERRUPT_EN_MASK 0x00000004L
13899#define SPI_COMPUTE_WF_CTX_SAVE__GDS_REQ_BUSY_MASK 0x40000000L
13900#define SPI_COMPUTE_WF_CTX_SAVE__SAVE_BUSY_MASK 0x80000000L
13901//SPI_ARB_CNTL_0
13902#define SPI_ARB_CNTL_0__EXP_ARB_COL_WT__SHIFT 0x0
13903#define SPI_ARB_CNTL_0__EXP_ARB_POS_WT__SHIFT 0x4
13904#define SPI_ARB_CNTL_0__EXP_ARB_GDS_WT__SHIFT 0x8
13905#define SPI_ARB_CNTL_0__EXP_ARB_COL_WT_MASK 0x0000000FL
13906#define SPI_ARB_CNTL_0__EXP_ARB_POS_WT_MASK 0x000000F0L
13907#define SPI_ARB_CNTL_0__EXP_ARB_GDS_WT_MASK 0x00000F00L
13908
13909
13910// addressBlock: gc_cpphqddec
13911//CP_HQD_GFX_CONTROL
13912#define CP_HQD_GFX_CONTROL__MESSAGE__SHIFT 0x0
13913#define CP_HQD_GFX_CONTROL__MISC__SHIFT 0x4
13914#define CP_HQD_GFX_CONTROL__DB_UPDATED_MSG_EN__SHIFT 0xf
13915#define CP_HQD_GFX_CONTROL__MESSAGE_MASK 0x0000000FL
13916#define CP_HQD_GFX_CONTROL__MISC_MASK 0x00007FF0L
13917#define CP_HQD_GFX_CONTROL__DB_UPDATED_MSG_EN_MASK 0x00008000L
13918//CP_HQD_GFX_STATUS
13919#define CP_HQD_GFX_STATUS__STATUS__SHIFT 0x0
13920#define CP_HQD_GFX_STATUS__STATUS_MASK 0x0000FFFFL
13921//CP_HPD_ROQ_OFFSETS
13922#define CP_HPD_ROQ_OFFSETS__IQ_OFFSET__SHIFT 0x0
13923#define CP_HPD_ROQ_OFFSETS__PQ_OFFSET__SHIFT 0x8
13924#define CP_HPD_ROQ_OFFSETS__IB_OFFSET__SHIFT 0x10
13925#define CP_HPD_ROQ_OFFSETS__IQ_OFFSET_MASK 0x00000007L
13926#define CP_HPD_ROQ_OFFSETS__PQ_OFFSET_MASK 0x00003F00L
13927#define CP_HPD_ROQ_OFFSETS__IB_OFFSET_MASK 0x003F0000L
13928//CP_HPD_STATUS0
13929#define CP_HPD_STATUS0__QUEUE_STATE__SHIFT 0x0
13930#define CP_HPD_STATUS0__MAPPED_QUEUE__SHIFT 0x5
13931#define CP_HPD_STATUS0__QUEUE_AVAILABLE__SHIFT 0x8
13932#define CP_HPD_STATUS0__FETCHING_MQD__SHIFT 0x10
13933#define CP_HPD_STATUS0__PEND_TXFER_SIZE_PQIB__SHIFT 0x11
13934#define CP_HPD_STATUS0__PEND_TXFER_SIZE_IQ__SHIFT 0x12
13935#define CP_HPD_STATUS0__FORCE_QUEUE_STATE__SHIFT 0x14
13936#define CP_HPD_STATUS0__FORCE_QUEUE__SHIFT 0x1f
13937#define CP_HPD_STATUS0__QUEUE_STATE_MASK 0x0000001FL
13938#define CP_HPD_STATUS0__MAPPED_QUEUE_MASK 0x000000E0L
13939#define CP_HPD_STATUS0__QUEUE_AVAILABLE_MASK 0x0000FF00L
13940#define CP_HPD_STATUS0__FETCHING_MQD_MASK 0x00010000L
13941#define CP_HPD_STATUS0__PEND_TXFER_SIZE_PQIB_MASK 0x00020000L
13942#define CP_HPD_STATUS0__PEND_TXFER_SIZE_IQ_MASK 0x00040000L
13943#define CP_HPD_STATUS0__FORCE_QUEUE_STATE_MASK 0x01F00000L
13944#define CP_HPD_STATUS0__FORCE_QUEUE_MASK 0x80000000L
13945//CP_HPD_UTCL1_CNTL
13946#define CP_HPD_UTCL1_CNTL__SELECT__SHIFT 0x0
13947#define CP_HPD_UTCL1_CNTL__SELECT_MASK 0x0000000FL
13948//CP_HPD_UTCL1_ERROR
13949#define CP_HPD_UTCL1_ERROR__ADDR_HI__SHIFT 0x0
13950#define CP_HPD_UTCL1_ERROR__TYPE__SHIFT 0x10
13951#define CP_HPD_UTCL1_ERROR__VMID__SHIFT 0x14
13952#define CP_HPD_UTCL1_ERROR__ADDR_HI_MASK 0x0000FFFFL
13953#define CP_HPD_UTCL1_ERROR__TYPE_MASK 0x00010000L
13954#define CP_HPD_UTCL1_ERROR__VMID_MASK 0x00F00000L
13955//CP_HPD_UTCL1_ERROR_ADDR
13956#define CP_HPD_UTCL1_ERROR_ADDR__ADDR__SHIFT 0xc
13957#define CP_HPD_UTCL1_ERROR_ADDR__ADDR_MASK 0xFFFFF000L
13958//CP_MQD_BASE_ADDR
13959#define CP_MQD_BASE_ADDR__BASE_ADDR__SHIFT 0x2
13960#define CP_MQD_BASE_ADDR__BASE_ADDR_MASK 0xFFFFFFFCL
13961//CP_MQD_BASE_ADDR_HI
13962#define CP_MQD_BASE_ADDR_HI__BASE_ADDR_HI__SHIFT 0x0
13963#define CP_MQD_BASE_ADDR_HI__BASE_ADDR_HI_MASK 0x0000FFFFL
13964//CP_HQD_ACTIVE
13965#define CP_HQD_ACTIVE__ACTIVE__SHIFT 0x0
13966#define CP_HQD_ACTIVE__BUSY_GATE__SHIFT 0x1
13967#define CP_HQD_ACTIVE__ACTIVE_MASK 0x00000001L
13968#define CP_HQD_ACTIVE__BUSY_GATE_MASK 0x00000002L
13969//CP_HQD_VMID
13970#define CP_HQD_VMID__VMID__SHIFT 0x0
13971#define CP_HQD_VMID__IB_VMID__SHIFT 0x8
13972#define CP_HQD_VMID__VQID__SHIFT 0x10
13973#define CP_HQD_VMID__VMID_MASK 0x0000000FL
13974#define CP_HQD_VMID__IB_VMID_MASK 0x00000F00L
13975#define CP_HQD_VMID__VQID_MASK 0x03FF0000L
13976//CP_HQD_PERSISTENT_STATE
13977#define CP_HQD_PERSISTENT_STATE__PRELOAD_REQ__SHIFT 0x0
13978#define CP_HQD_PERSISTENT_STATE__PRELOAD_SIZE__SHIFT 0x8
13979#define CP_HQD_PERSISTENT_STATE__WPP_SWITCH_QOS_EN__SHIFT 0x15
13980#define CP_HQD_PERSISTENT_STATE__IQ_SWITCH_QOS_EN__SHIFT 0x16
13981#define CP_HQD_PERSISTENT_STATE__IB_SWITCH_QOS_EN__SHIFT 0x17
13982#define CP_HQD_PERSISTENT_STATE__EOP_SWITCH_QOS_EN__SHIFT 0x18
13983#define CP_HQD_PERSISTENT_STATE__PQ_SWITCH_QOS_EN__SHIFT 0x19
13984#define CP_HQD_PERSISTENT_STATE__TC_OFFLOAD_QOS_EN__SHIFT 0x1a
13985#define CP_HQD_PERSISTENT_STATE__CACHE_FULL_PACKET_EN__SHIFT 0x1b
13986#define CP_HQD_PERSISTENT_STATE__RESTORE_ACTIVE__SHIFT 0x1c
13987#define CP_HQD_PERSISTENT_STATE__RELAUNCH_WAVES__SHIFT 0x1d
13988#define CP_HQD_PERSISTENT_STATE__QSWITCH_MODE__SHIFT 0x1e
13989#define CP_HQD_PERSISTENT_STATE__DISP_ACTIVE__SHIFT 0x1f
13990#define CP_HQD_PERSISTENT_STATE__PRELOAD_REQ_MASK 0x00000001L
13991#define CP_HQD_PERSISTENT_STATE__PRELOAD_SIZE_MASK 0x0003FF00L
13992#define CP_HQD_PERSISTENT_STATE__WPP_SWITCH_QOS_EN_MASK 0x00200000L
13993#define CP_HQD_PERSISTENT_STATE__IQ_SWITCH_QOS_EN_MASK 0x00400000L
13994#define CP_HQD_PERSISTENT_STATE__IB_SWITCH_QOS_EN_MASK 0x00800000L
13995#define CP_HQD_PERSISTENT_STATE__EOP_SWITCH_QOS_EN_MASK 0x01000000L
13996#define CP_HQD_PERSISTENT_STATE__PQ_SWITCH_QOS_EN_MASK 0x02000000L
13997#define CP_HQD_PERSISTENT_STATE__TC_OFFLOAD_QOS_EN_MASK 0x04000000L
13998#define CP_HQD_PERSISTENT_STATE__CACHE_FULL_PACKET_EN_MASK 0x08000000L
13999#define CP_HQD_PERSISTENT_STATE__RESTORE_ACTIVE_MASK 0x10000000L
14000#define CP_HQD_PERSISTENT_STATE__RELAUNCH_WAVES_MASK 0x20000000L
14001#define CP_HQD_PERSISTENT_STATE__QSWITCH_MODE_MASK 0x40000000L
14002#define CP_HQD_PERSISTENT_STATE__DISP_ACTIVE_MASK 0x80000000L
14003//CP_HQD_PIPE_PRIORITY
14004#define CP_HQD_PIPE_PRIORITY__PIPE_PRIORITY__SHIFT 0x0
14005#define CP_HQD_PIPE_PRIORITY__PIPE_PRIORITY_MASK 0x00000003L
14006//CP_HQD_QUEUE_PRIORITY
14007#define CP_HQD_QUEUE_PRIORITY__PRIORITY_LEVEL__SHIFT 0x0
14008#define CP_HQD_QUEUE_PRIORITY__PRIORITY_LEVEL_MASK 0x0000000FL
14009//CP_HQD_QUANTUM
14010#define CP_HQD_QUANTUM__QUANTUM_EN__SHIFT 0x0
14011#define CP_HQD_QUANTUM__QUANTUM_SCALE__SHIFT 0x4
14012#define CP_HQD_QUANTUM__QUANTUM_DURATION__SHIFT 0x8
14013#define CP_HQD_QUANTUM__QUANTUM_ACTIVE__SHIFT 0x1f
14014#define CP_HQD_QUANTUM__QUANTUM_EN_MASK 0x00000001L
14015#define CP_HQD_QUANTUM__QUANTUM_SCALE_MASK 0x00000010L
14016#define CP_HQD_QUANTUM__QUANTUM_DURATION_MASK 0x00003F00L
14017#define CP_HQD_QUANTUM__QUANTUM_ACTIVE_MASK 0x80000000L
14018//CP_HQD_PQ_BASE
14019#define CP_HQD_PQ_BASE__ADDR__SHIFT 0x0
14020#define CP_HQD_PQ_BASE__ADDR_MASK 0xFFFFFFFFL
14021//CP_HQD_PQ_BASE_HI
14022#define CP_HQD_PQ_BASE_HI__ADDR_HI__SHIFT 0x0
14023#define CP_HQD_PQ_BASE_HI__ADDR_HI_MASK 0x000000FFL
14024//CP_HQD_PQ_RPTR
14025#define CP_HQD_PQ_RPTR__CONSUMED_OFFSET__SHIFT 0x0
14026#define CP_HQD_PQ_RPTR__CONSUMED_OFFSET_MASK 0xFFFFFFFFL
14027//CP_HQD_PQ_RPTR_REPORT_ADDR
14028#define CP_HQD_PQ_RPTR_REPORT_ADDR__RPTR_REPORT_ADDR__SHIFT 0x2
14029#define CP_HQD_PQ_RPTR_REPORT_ADDR__RPTR_REPORT_ADDR_MASK 0xFFFFFFFCL
14030//CP_HQD_PQ_RPTR_REPORT_ADDR_HI
14031#define CP_HQD_PQ_RPTR_REPORT_ADDR_HI__RPTR_REPORT_ADDR_HI__SHIFT 0x0
14032#define CP_HQD_PQ_RPTR_REPORT_ADDR_HI__RPTR_REPORT_ADDR_HI_MASK 0x0000FFFFL
14033//CP_HQD_PQ_WPTR_POLL_ADDR
14034#define CP_HQD_PQ_WPTR_POLL_ADDR__WPTR_ADDR__SHIFT 0x3
14035#define CP_HQD_PQ_WPTR_POLL_ADDR__WPTR_ADDR_MASK 0xFFFFFFF8L
14036//CP_HQD_PQ_WPTR_POLL_ADDR_HI
14037#define CP_HQD_PQ_WPTR_POLL_ADDR_HI__WPTR_ADDR_HI__SHIFT 0x0
14038#define CP_HQD_PQ_WPTR_POLL_ADDR_HI__WPTR_ADDR_HI_MASK 0x0000FFFFL
14039//CP_HQD_PQ_DOORBELL_CONTROL
14040#define CP_HQD_PQ_DOORBELL_CONTROL__DOORBELL_MODE__SHIFT 0x0
14041#define CP_HQD_PQ_DOORBELL_CONTROL__DOORBELL_BIF_DROP__SHIFT 0x1
14042#define CP_HQD_PQ_DOORBELL_CONTROL__DOORBELL_OFFSET__SHIFT 0x2
14043#define CP_HQD_PQ_DOORBELL_CONTROL__DOORBELL_SOURCE__SHIFT 0x1c
14044#define CP_HQD_PQ_DOORBELL_CONTROL__DOORBELL_SCHD_HIT__SHIFT 0x1d
14045#define CP_HQD_PQ_DOORBELL_CONTROL__DOORBELL_EN__SHIFT 0x1e
14046#define CP_HQD_PQ_DOORBELL_CONTROL__DOORBELL_HIT__SHIFT 0x1f
14047#define CP_HQD_PQ_DOORBELL_CONTROL__DOORBELL_MODE_MASK 0x00000001L
14048#define CP_HQD_PQ_DOORBELL_CONTROL__DOORBELL_BIF_DROP_MASK 0x00000002L
14049#define CP_HQD_PQ_DOORBELL_CONTROL__DOORBELL_OFFSET_MASK 0x0FFFFFFCL
14050#define CP_HQD_PQ_DOORBELL_CONTROL__DOORBELL_SOURCE_MASK 0x10000000L
14051#define CP_HQD_PQ_DOORBELL_CONTROL__DOORBELL_SCHD_HIT_MASK 0x20000000L
14052#define CP_HQD_PQ_DOORBELL_CONTROL__DOORBELL_EN_MASK 0x40000000L
14053#define CP_HQD_PQ_DOORBELL_CONTROL__DOORBELL_HIT_MASK 0x80000000L
14054//CP_HQD_PQ_CONTROL
14055#define CP_HQD_PQ_CONTROL__QUEUE_SIZE__SHIFT 0x0
14056#define CP_HQD_PQ_CONTROL__WPTR_CARRY__SHIFT 0x6
14057#define CP_HQD_PQ_CONTROL__RPTR_CARRY__SHIFT 0x7
14058#define CP_HQD_PQ_CONTROL__RPTR_BLOCK_SIZE__SHIFT 0x8
14059#define CP_HQD_PQ_CONTROL__QUEUE_FULL_EN__SHIFT 0xe
14060#define CP_HQD_PQ_CONTROL__PQ_EMPTY__SHIFT 0xf
14061#define CP_HQD_PQ_CONTROL__WPP_CLAMP_EN__SHIFT 0x10
14062#define CP_HQD_PQ_CONTROL__ENDIAN_SWAP__SHIFT 0x11
14063#define CP_HQD_PQ_CONTROL__MIN_AVAIL_SIZE__SHIFT 0x14
14064#define CP_HQD_PQ_CONTROL__EXE_DISABLE__SHIFT 0x17
14065#define CP_HQD_PQ_CONTROL__CACHE_POLICY__SHIFT 0x18
14066#define CP_HQD_PQ_CONTROL__SLOT_BASED_WPTR__SHIFT 0x19
14067#define CP_HQD_PQ_CONTROL__NO_UPDATE_RPTR__SHIFT 0x1b
14068#define CP_HQD_PQ_CONTROL__UNORD_DISPATCH__SHIFT 0x1c
14069#define CP_HQD_PQ_CONTROL__ROQ_PQ_IB_FLIP__SHIFT 0x1d
14070#define CP_HQD_PQ_CONTROL__PRIV_STATE__SHIFT 0x1e
14071#define CP_HQD_PQ_CONTROL__KMD_QUEUE__SHIFT 0x1f
14072#define CP_HQD_PQ_CONTROL__QUEUE_SIZE_MASK 0x0000003FL
14073#define CP_HQD_PQ_CONTROL__WPTR_CARRY_MASK 0x00000040L
14074#define CP_HQD_PQ_CONTROL__RPTR_CARRY_MASK 0x00000080L
14075#define CP_HQD_PQ_CONTROL__RPTR_BLOCK_SIZE_MASK 0x00003F00L
14076#define CP_HQD_PQ_CONTROL__QUEUE_FULL_EN_MASK 0x00004000L
14077#define CP_HQD_PQ_CONTROL__PQ_EMPTY_MASK 0x00008000L
14078#define CP_HQD_PQ_CONTROL__WPP_CLAMP_EN_MASK 0x00010000L
14079#define CP_HQD_PQ_CONTROL__ENDIAN_SWAP_MASK 0x00060000L
14080#define CP_HQD_PQ_CONTROL__MIN_AVAIL_SIZE_MASK 0x00300000L
14081#define CP_HQD_PQ_CONTROL__EXE_DISABLE_MASK 0x00800000L
14082#define CP_HQD_PQ_CONTROL__CACHE_POLICY_MASK 0x01000000L
14083#define CP_HQD_PQ_CONTROL__SLOT_BASED_WPTR_MASK 0x06000000L
14084#define CP_HQD_PQ_CONTROL__NO_UPDATE_RPTR_MASK 0x08000000L
14085#define CP_HQD_PQ_CONTROL__UNORD_DISPATCH_MASK 0x10000000L
14086#define CP_HQD_PQ_CONTROL__ROQ_PQ_IB_FLIP_MASK 0x20000000L
14087#define CP_HQD_PQ_CONTROL__PRIV_STATE_MASK 0x40000000L
14088#define CP_HQD_PQ_CONTROL__KMD_QUEUE_MASK 0x80000000L
14089//CP_HQD_IB_BASE_ADDR
14090#define CP_HQD_IB_BASE_ADDR__IB_BASE_ADDR__SHIFT 0x2
14091#define CP_HQD_IB_BASE_ADDR__IB_BASE_ADDR_MASK 0xFFFFFFFCL
14092//CP_HQD_IB_BASE_ADDR_HI
14093#define CP_HQD_IB_BASE_ADDR_HI__IB_BASE_ADDR_HI__SHIFT 0x0
14094#define CP_HQD_IB_BASE_ADDR_HI__IB_BASE_ADDR_HI_MASK 0x0000FFFFL
14095//CP_HQD_IB_RPTR
14096#define CP_HQD_IB_RPTR__CONSUMED_OFFSET__SHIFT 0x0
14097#define CP_HQD_IB_RPTR__CONSUMED_OFFSET_MASK 0x000FFFFFL
14098//CP_HQD_IB_CONTROL
14099#define CP_HQD_IB_CONTROL__IB_SIZE__SHIFT 0x0
14100#define CP_HQD_IB_CONTROL__MIN_IB_AVAIL_SIZE__SHIFT 0x14
14101#define CP_HQD_IB_CONTROL__IB_EXE_DISABLE__SHIFT 0x17
14102#define CP_HQD_IB_CONTROL__IB_CACHE_POLICY__SHIFT 0x18
14103#define CP_HQD_IB_CONTROL__PROCESSING_IB__SHIFT 0x1f
14104#define CP_HQD_IB_CONTROL__IB_SIZE_MASK 0x000FFFFFL
14105#define CP_HQD_IB_CONTROL__MIN_IB_AVAIL_SIZE_MASK 0x00300000L
14106#define CP_HQD_IB_CONTROL__IB_EXE_DISABLE_MASK 0x00800000L
14107#define CP_HQD_IB_CONTROL__IB_CACHE_POLICY_MASK 0x01000000L
14108#define CP_HQD_IB_CONTROL__PROCESSING_IB_MASK 0x80000000L
14109//CP_HQD_IQ_TIMER
14110#define CP_HQD_IQ_TIMER__WAIT_TIME__SHIFT 0x0
14111#define CP_HQD_IQ_TIMER__RETRY_TYPE__SHIFT 0x8
14112#define CP_HQD_IQ_TIMER__IMMEDIATE_EXPIRE__SHIFT 0xb
14113#define CP_HQD_IQ_TIMER__INTERRUPT_TYPE__SHIFT 0xc
14114#define CP_HQD_IQ_TIMER__CLOCK_COUNT__SHIFT 0xe
14115#define CP_HQD_IQ_TIMER__INTERRUPT_SIZE__SHIFT 0x10
14116#define CP_HQD_IQ_TIMER__QUANTUM_TIMER__SHIFT 0x16
14117#define CP_HQD_IQ_TIMER__EXE_DISABLE__SHIFT 0x17
14118#define CP_HQD_IQ_TIMER__CACHE_POLICY__SHIFT 0x18
14119#define CP_HQD_IQ_TIMER__QUEUE_TYPE__SHIFT 0x19
14120#define CP_HQD_IQ_TIMER__REARM_TIMER__SHIFT 0x1c
14121#define CP_HQD_IQ_TIMER__PROCESS_IQ_EN__SHIFT 0x1d
14122#define CP_HQD_IQ_TIMER__PROCESSING_IQ__SHIFT 0x1e
14123#define CP_HQD_IQ_TIMER__ACTIVE__SHIFT 0x1f
14124#define CP_HQD_IQ_TIMER__WAIT_TIME_MASK 0x000000FFL
14125#define CP_HQD_IQ_TIMER__RETRY_TYPE_MASK 0x00000700L
14126#define CP_HQD_IQ_TIMER__IMMEDIATE_EXPIRE_MASK 0x00000800L
14127#define CP_HQD_IQ_TIMER__INTERRUPT_TYPE_MASK 0x00003000L
14128#define CP_HQD_IQ_TIMER__CLOCK_COUNT_MASK 0x0000C000L
14129#define CP_HQD_IQ_TIMER__INTERRUPT_SIZE_MASK 0x003F0000L
14130#define CP_HQD_IQ_TIMER__QUANTUM_TIMER_MASK 0x00400000L
14131#define CP_HQD_IQ_TIMER__EXE_DISABLE_MASK 0x00800000L
14132#define CP_HQD_IQ_TIMER__CACHE_POLICY_MASK 0x01000000L
14133#define CP_HQD_IQ_TIMER__QUEUE_TYPE_MASK 0x02000000L
14134#define CP_HQD_IQ_TIMER__REARM_TIMER_MASK 0x10000000L
14135#define CP_HQD_IQ_TIMER__PROCESS_IQ_EN_MASK 0x20000000L
14136#define CP_HQD_IQ_TIMER__PROCESSING_IQ_MASK 0x40000000L
14137#define CP_HQD_IQ_TIMER__ACTIVE_MASK 0x80000000L
14138//CP_HQD_IQ_RPTR
14139#define CP_HQD_IQ_RPTR__OFFSET__SHIFT 0x0
14140#define CP_HQD_IQ_RPTR__OFFSET_MASK 0x0000003FL
14141//CP_HQD_DEQUEUE_REQUEST
14142#define CP_HQD_DEQUEUE_REQUEST__DEQUEUE_REQ__SHIFT 0x0
14143#define CP_HQD_DEQUEUE_REQUEST__IQ_REQ_PEND__SHIFT 0x4
14144#define CP_HQD_DEQUEUE_REQUEST__DEQUEUE_INT__SHIFT 0x8
14145#define CP_HQD_DEQUEUE_REQUEST__IQ_REQ_PEND_EN__SHIFT 0x9
14146#define CP_HQD_DEQUEUE_REQUEST__DEQUEUE_REQ_EN__SHIFT 0xa
14147#define CP_HQD_DEQUEUE_REQUEST__DEQUEUE_REQ_MASK 0x00000007L
14148#define CP_HQD_DEQUEUE_REQUEST__IQ_REQ_PEND_MASK 0x00000010L
14149#define CP_HQD_DEQUEUE_REQUEST__DEQUEUE_INT_MASK 0x00000100L
14150#define CP_HQD_DEQUEUE_REQUEST__IQ_REQ_PEND_EN_MASK 0x00000200L
14151#define CP_HQD_DEQUEUE_REQUEST__DEQUEUE_REQ_EN_MASK 0x00000400L
14152//CP_HQD_DMA_OFFLOAD
14153#define CP_HQD_DMA_OFFLOAD__DMA_OFFLOAD__SHIFT 0x0
14154#define CP_HQD_DMA_OFFLOAD__DMA_OFFLOAD_MASK 0x00000001L
14155//CP_HQD_OFFLOAD
14156#define CP_HQD_OFFLOAD__DMA_OFFLOAD__SHIFT 0x0
14157#define CP_HQD_OFFLOAD__DMA_OFFLOAD_EN__SHIFT 0x1
14158#define CP_HQD_OFFLOAD__AQL_OFFLOAD__SHIFT 0x2
14159#define CP_HQD_OFFLOAD__AQL_OFFLOAD_EN__SHIFT 0x3
14160#define CP_HQD_OFFLOAD__EOP_OFFLOAD__SHIFT 0x4
14161#define CP_HQD_OFFLOAD__EOP_OFFLOAD_EN__SHIFT 0x5
14162#define CP_HQD_OFFLOAD__DMA_OFFLOAD_MASK 0x00000001L
14163#define CP_HQD_OFFLOAD__DMA_OFFLOAD_EN_MASK 0x00000002L
14164#define CP_HQD_OFFLOAD__AQL_OFFLOAD_MASK 0x00000004L
14165#define CP_HQD_OFFLOAD__AQL_OFFLOAD_EN_MASK 0x00000008L
14166#define CP_HQD_OFFLOAD__EOP_OFFLOAD_MASK 0x00000010L
14167#define CP_HQD_OFFLOAD__EOP_OFFLOAD_EN_MASK 0x00000020L
14168//CP_HQD_SEMA_CMD
14169#define CP_HQD_SEMA_CMD__RETRY__SHIFT 0x0
14170#define CP_HQD_SEMA_CMD__RESULT__SHIFT 0x1
14171#define CP_HQD_SEMA_CMD__RETRY_MASK 0x00000001L
14172#define CP_HQD_SEMA_CMD__RESULT_MASK 0x00000006L
14173//CP_HQD_MSG_TYPE
14174#define CP_HQD_MSG_TYPE__ACTION__SHIFT 0x0
14175#define CP_HQD_MSG_TYPE__SAVE_STATE__SHIFT 0x4
14176#define CP_HQD_MSG_TYPE__ACTION_MASK 0x00000007L
14177#define CP_HQD_MSG_TYPE__SAVE_STATE_MASK 0x00000070L
14178//CP_HQD_ATOMIC0_PREOP_LO
14179#define CP_HQD_ATOMIC0_PREOP_LO__ATOMIC0_PREOP_LO__SHIFT 0x0
14180#define CP_HQD_ATOMIC0_PREOP_LO__ATOMIC0_PREOP_LO_MASK 0xFFFFFFFFL
14181//CP_HQD_ATOMIC0_PREOP_HI
14182#define CP_HQD_ATOMIC0_PREOP_HI__ATOMIC0_PREOP_HI__SHIFT 0x0
14183#define CP_HQD_ATOMIC0_PREOP_HI__ATOMIC0_PREOP_HI_MASK 0xFFFFFFFFL
14184//CP_HQD_ATOMIC1_PREOP_LO
14185#define CP_HQD_ATOMIC1_PREOP_LO__ATOMIC1_PREOP_LO__SHIFT 0x0
14186#define CP_HQD_ATOMIC1_PREOP_LO__ATOMIC1_PREOP_LO_MASK 0xFFFFFFFFL
14187//CP_HQD_ATOMIC1_PREOP_HI
14188#define CP_HQD_ATOMIC1_PREOP_HI__ATOMIC1_PREOP_HI__SHIFT 0x0
14189#define CP_HQD_ATOMIC1_PREOP_HI__ATOMIC1_PREOP_HI_MASK 0xFFFFFFFFL
14190//CP_HQD_HQ_SCHEDULER0
14191#define CP_HQD_HQ_SCHEDULER0__SCHEDULER__SHIFT 0x0
14192#define CP_HQD_HQ_SCHEDULER0__SCHEDULER_MASK 0xFFFFFFFFL
14193//CP_HQD_HQ_STATUS0
14194#define CP_HQD_HQ_STATUS0__DEQUEUE_STATUS__SHIFT 0x0
14195#define CP_HQD_HQ_STATUS0__DEQUEUE_RETRY_CNT__SHIFT 0x2
14196#define CP_HQD_HQ_STATUS0__RSV_6_4__SHIFT 0x4
14197#define CP_HQD_HQ_STATUS0__SCRATCH_RAM_INIT__SHIFT 0x7
14198#define CP_HQD_HQ_STATUS0__TCL2_DIRTY__SHIFT 0x8
14199#define CP_HQD_HQ_STATUS0__PG_ACTIVATED__SHIFT 0x9
14200#define CP_HQD_HQ_STATUS0__RSVR_29_10__SHIFT 0xa
14201#define CP_HQD_HQ_STATUS0__QUEUE_IDLE__SHIFT 0x1e
14202#define CP_HQD_HQ_STATUS0__DB_UPDATED_MSG_EN__SHIFT 0x1f
14203#define CP_HQD_HQ_STATUS0__DEQUEUE_STATUS_MASK 0x00000003L
14204#define CP_HQD_HQ_STATUS0__DEQUEUE_RETRY_CNT_MASK 0x0000000CL
14205#define CP_HQD_HQ_STATUS0__RSV_6_4_MASK 0x00000070L
14206#define CP_HQD_HQ_STATUS0__SCRATCH_RAM_INIT_MASK 0x00000080L
14207#define CP_HQD_HQ_STATUS0__TCL2_DIRTY_MASK 0x00000100L
14208#define CP_HQD_HQ_STATUS0__PG_ACTIVATED_MASK 0x00000200L
14209#define CP_HQD_HQ_STATUS0__RSVR_29_10_MASK 0x3FFFFC00L
14210#define CP_HQD_HQ_STATUS0__QUEUE_IDLE_MASK 0x40000000L
14211#define CP_HQD_HQ_STATUS0__DB_UPDATED_MSG_EN_MASK 0x80000000L
14212//CP_HQD_HQ_CONTROL0
14213#define CP_HQD_HQ_CONTROL0__CONTROL__SHIFT 0x0
14214#define CP_HQD_HQ_CONTROL0__CONTROL_MASK 0xFFFFFFFFL
14215//CP_HQD_HQ_SCHEDULER1
14216#define CP_HQD_HQ_SCHEDULER1__SCHEDULER__SHIFT 0x0
14217#define CP_HQD_HQ_SCHEDULER1__SCHEDULER_MASK 0xFFFFFFFFL
14218//CP_MQD_CONTROL
14219#define CP_MQD_CONTROL__VMID__SHIFT 0x0
14220#define CP_MQD_CONTROL__PRIV_STATE__SHIFT 0x8
14221#define CP_MQD_CONTROL__PROCESSING_MQD__SHIFT 0xc
14222#define CP_MQD_CONTROL__PROCESSING_MQD_EN__SHIFT 0xd
14223#define CP_MQD_CONTROL__EXE_DISABLE__SHIFT 0x17
14224#define CP_MQD_CONTROL__CACHE_POLICY__SHIFT 0x18
14225#define CP_MQD_CONTROL__VMID_MASK 0x0000000FL
14226#define CP_MQD_CONTROL__PRIV_STATE_MASK 0x00000100L
14227#define CP_MQD_CONTROL__PROCESSING_MQD_MASK 0x00001000L
14228#define CP_MQD_CONTROL__PROCESSING_MQD_EN_MASK 0x00002000L
14229#define CP_MQD_CONTROL__EXE_DISABLE_MASK 0x00800000L
14230#define CP_MQD_CONTROL__CACHE_POLICY_MASK 0x01000000L
14231//CP_HQD_HQ_STATUS1
14232#define CP_HQD_HQ_STATUS1__STATUS__SHIFT 0x0
14233#define CP_HQD_HQ_STATUS1__STATUS_MASK 0xFFFFFFFFL
14234//CP_HQD_HQ_CONTROL1
14235#define CP_HQD_HQ_CONTROL1__CONTROL__SHIFT 0x0
14236#define CP_HQD_HQ_CONTROL1__CONTROL_MASK 0xFFFFFFFFL
14237//CP_HQD_EOP_BASE_ADDR
14238#define CP_HQD_EOP_BASE_ADDR__BASE_ADDR__SHIFT 0x0
14239#define CP_HQD_EOP_BASE_ADDR__BASE_ADDR_MASK 0xFFFFFFFFL
14240//CP_HQD_EOP_BASE_ADDR_HI
14241#define CP_HQD_EOP_BASE_ADDR_HI__BASE_ADDR_HI__SHIFT 0x0
14242#define CP_HQD_EOP_BASE_ADDR_HI__BASE_ADDR_HI_MASK 0x000000FFL
14243//CP_HQD_EOP_CONTROL
14244#define CP_HQD_EOP_CONTROL__EOP_SIZE__SHIFT 0x0
14245#define CP_HQD_EOP_CONTROL__PROCESSING_EOP__SHIFT 0x8
14246#define CP_HQD_EOP_CONTROL__PROCESS_EOP_EN__SHIFT 0xc
14247#define CP_HQD_EOP_CONTROL__PROCESSING_EOPIB__SHIFT 0xd
14248#define CP_HQD_EOP_CONTROL__PROCESS_EOPIB_EN__SHIFT 0xe
14249#define CP_HQD_EOP_CONTROL__HALT_FETCHER__SHIFT 0x15
14250#define CP_HQD_EOP_CONTROL__HALT_FETCHER_EN__SHIFT 0x16
14251#define CP_HQD_EOP_CONTROL__EXE_DISABLE__SHIFT 0x17
14252#define CP_HQD_EOP_CONTROL__CACHE_POLICY__SHIFT 0x18
14253#define CP_HQD_EOP_CONTROL__SIG_SEM_RESULT__SHIFT 0x1d
14254#define CP_HQD_EOP_CONTROL__PEND_SIG_SEM__SHIFT 0x1f
14255#define CP_HQD_EOP_CONTROL__EOP_SIZE_MASK 0x0000003FL
14256#define CP_HQD_EOP_CONTROL__PROCESSING_EOP_MASK 0x00000100L
14257#define CP_HQD_EOP_CONTROL__PROCESS_EOP_EN_MASK 0x00001000L
14258#define CP_HQD_EOP_CONTROL__PROCESSING_EOPIB_MASK 0x00002000L
14259#define CP_HQD_EOP_CONTROL__PROCESS_EOPIB_EN_MASK 0x00004000L
14260#define CP_HQD_EOP_CONTROL__HALT_FETCHER_MASK 0x00200000L
14261#define CP_HQD_EOP_CONTROL__HALT_FETCHER_EN_MASK 0x00400000L
14262#define CP_HQD_EOP_CONTROL__EXE_DISABLE_MASK 0x00800000L
14263#define CP_HQD_EOP_CONTROL__CACHE_POLICY_MASK 0x01000000L
14264#define CP_HQD_EOP_CONTROL__SIG_SEM_RESULT_MASK 0x60000000L
14265#define CP_HQD_EOP_CONTROL__PEND_SIG_SEM_MASK 0x80000000L
14266//CP_HQD_EOP_RPTR
14267#define CP_HQD_EOP_RPTR__RPTR__SHIFT 0x0
14268#define CP_HQD_EOP_RPTR__RESET_FETCHER__SHIFT 0x1c
14269#define CP_HQD_EOP_RPTR__DEQUEUE_PEND__SHIFT 0x1d
14270#define CP_HQD_EOP_RPTR__RPTR_EQ_CSMD_WPTR__SHIFT 0x1e
14271#define CP_HQD_EOP_RPTR__INIT_FETCHER__SHIFT 0x1f
14272#define CP_HQD_EOP_RPTR__RPTR_MASK 0x00001FFFL
14273#define CP_HQD_EOP_RPTR__RESET_FETCHER_MASK 0x10000000L
14274#define CP_HQD_EOP_RPTR__DEQUEUE_PEND_MASK 0x20000000L
14275#define CP_HQD_EOP_RPTR__RPTR_EQ_CSMD_WPTR_MASK 0x40000000L
14276#define CP_HQD_EOP_RPTR__INIT_FETCHER_MASK 0x80000000L
14277//CP_HQD_EOP_WPTR
14278#define CP_HQD_EOP_WPTR__WPTR__SHIFT 0x0
14279#define CP_HQD_EOP_WPTR__EOP_EMPTY__SHIFT 0xf
14280#define CP_HQD_EOP_WPTR__EOP_AVAIL__SHIFT 0x10
14281#define CP_HQD_EOP_WPTR__WPTR_MASK 0x00001FFFL
14282#define CP_HQD_EOP_WPTR__EOP_EMPTY_MASK 0x00008000L
14283#define CP_HQD_EOP_WPTR__EOP_AVAIL_MASK 0x1FFF0000L
14284//CP_HQD_EOP_EVENTS
14285#define CP_HQD_EOP_EVENTS__EVENT_COUNT__SHIFT 0x0
14286#define CP_HQD_EOP_EVENTS__CS_PARTIAL_FLUSH_PEND__SHIFT 0x10
14287#define CP_HQD_EOP_EVENTS__EVENT_COUNT_MASK 0x00000FFFL
14288#define CP_HQD_EOP_EVENTS__CS_PARTIAL_FLUSH_PEND_MASK 0x00010000L
14289//CP_HQD_CTX_SAVE_BASE_ADDR_LO
14290#define CP_HQD_CTX_SAVE_BASE_ADDR_LO__ADDR__SHIFT 0xc
14291#define CP_HQD_CTX_SAVE_BASE_ADDR_LO__ADDR_MASK 0xFFFFF000L
14292//CP_HQD_CTX_SAVE_BASE_ADDR_HI
14293#define CP_HQD_CTX_SAVE_BASE_ADDR_HI__ADDR_HI__SHIFT 0x0
14294#define CP_HQD_CTX_SAVE_BASE_ADDR_HI__ADDR_HI_MASK 0x0000FFFFL
14295//CP_HQD_CTX_SAVE_CONTROL
14296#define CP_HQD_CTX_SAVE_CONTROL__POLICY__SHIFT 0x3
14297#define CP_HQD_CTX_SAVE_CONTROL__EXE_DISABLE__SHIFT 0x17
14298#define CP_HQD_CTX_SAVE_CONTROL__POLICY_MASK 0x00000008L
14299#define CP_HQD_CTX_SAVE_CONTROL__EXE_DISABLE_MASK 0x00800000L
14300//CP_HQD_CNTL_STACK_OFFSET
14301#define CP_HQD_CNTL_STACK_OFFSET__OFFSET__SHIFT 0x2
14302#define CP_HQD_CNTL_STACK_OFFSET__OFFSET_MASK 0x00007FFCL
14303//CP_HQD_CNTL_STACK_SIZE
14304#define CP_HQD_CNTL_STACK_SIZE__SIZE__SHIFT 0xc
14305#define CP_HQD_CNTL_STACK_SIZE__SIZE_MASK 0x00007000L
14306//CP_HQD_WG_STATE_OFFSET
14307#define CP_HQD_WG_STATE_OFFSET__OFFSET__SHIFT 0x2
14308#define CP_HQD_WG_STATE_OFFSET__OFFSET_MASK 0x01FFFFFCL
14309//CP_HQD_CTX_SAVE_SIZE
14310#define CP_HQD_CTX_SAVE_SIZE__SIZE__SHIFT 0xc
14311#define CP_HQD_CTX_SAVE_SIZE__SIZE_MASK 0x01FFF000L
14312//CP_HQD_GDS_RESOURCE_STATE
14313#define CP_HQD_GDS_RESOURCE_STATE__OA_REQUIRED__SHIFT 0x0
14314#define CP_HQD_GDS_RESOURCE_STATE__OA_ACQUIRED__SHIFT 0x1
14315#define CP_HQD_GDS_RESOURCE_STATE__GWS_SIZE__SHIFT 0x4
14316#define CP_HQD_GDS_RESOURCE_STATE__GWS_PNTR__SHIFT 0xc
14317#define CP_HQD_GDS_RESOURCE_STATE__OA_REQUIRED_MASK 0x00000001L
14318#define CP_HQD_GDS_RESOURCE_STATE__OA_ACQUIRED_MASK 0x00000002L
14319#define CP_HQD_GDS_RESOURCE_STATE__GWS_SIZE_MASK 0x000003F0L
14320#define CP_HQD_GDS_RESOURCE_STATE__GWS_PNTR_MASK 0x0003F000L
14321//CP_HQD_ERROR
14322#define CP_HQD_ERROR__SUA_ERROR__SHIFT 0x4
14323#define CP_HQD_ERROR__AQL_ERROR__SHIFT 0x5
14324#define CP_HQD_ERROR__PQ_UTCL1_ERROR__SHIFT 0x8
14325#define CP_HQD_ERROR__IB_UTCL1_ERROR__SHIFT 0x9
14326#define CP_HQD_ERROR__EOP_UTCL1_ERROR__SHIFT 0xa
14327#define CP_HQD_ERROR__IQ_UTCL1_ERROR__SHIFT 0xb
14328#define CP_HQD_ERROR__RRPT_UTCL1_ERROR__SHIFT 0xc
14329#define CP_HQD_ERROR__WPP_UTCL1_ERROR__SHIFT 0xd
14330#define CP_HQD_ERROR__SEM_UTCL1_ERROR__SHIFT 0xe
14331#define CP_HQD_ERROR__DMA_SRC_UTCL1_ERROR__SHIFT 0xf
14332#define CP_HQD_ERROR__DMA_DST_UTCL1_ERROR__SHIFT 0x10
14333#define CP_HQD_ERROR__SR_UTCL1_ERROR__SHIFT 0x11
14334#define CP_HQD_ERROR__QU_UTCL1_ERROR__SHIFT 0x12
14335#define CP_HQD_ERROR__TC_UTCL1_ERROR__SHIFT 0x13
14336#define CP_HQD_ERROR__SUA_ERROR_MASK 0x00000010L
14337#define CP_HQD_ERROR__AQL_ERROR_MASK 0x00000020L
14338#define CP_HQD_ERROR__PQ_UTCL1_ERROR_MASK 0x00000100L
14339#define CP_HQD_ERROR__IB_UTCL1_ERROR_MASK 0x00000200L
14340#define CP_HQD_ERROR__EOP_UTCL1_ERROR_MASK 0x00000400L
14341#define CP_HQD_ERROR__IQ_UTCL1_ERROR_MASK 0x00000800L
14342#define CP_HQD_ERROR__RRPT_UTCL1_ERROR_MASK 0x00001000L
14343#define CP_HQD_ERROR__WPP_UTCL1_ERROR_MASK 0x00002000L
14344#define CP_HQD_ERROR__SEM_UTCL1_ERROR_MASK 0x00004000L
14345#define CP_HQD_ERROR__DMA_SRC_UTCL1_ERROR_MASK 0x00008000L
14346#define CP_HQD_ERROR__DMA_DST_UTCL1_ERROR_MASK 0x00010000L
14347#define CP_HQD_ERROR__SR_UTCL1_ERROR_MASK 0x00020000L
14348#define CP_HQD_ERROR__QU_UTCL1_ERROR_MASK 0x00040000L
14349#define CP_HQD_ERROR__TC_UTCL1_ERROR_MASK 0x00080000L
14350//CP_HQD_EOP_WPTR_MEM
14351#define CP_HQD_EOP_WPTR_MEM__WPTR__SHIFT 0x0
14352#define CP_HQD_EOP_WPTR_MEM__WPTR_MASK 0x00001FFFL
14353//CP_HQD_AQL_CONTROL
14354#define CP_HQD_AQL_CONTROL__CONTROL0__SHIFT 0x0
14355#define CP_HQD_AQL_CONTROL__CONTROL0_EN__SHIFT 0xf
14356#define CP_HQD_AQL_CONTROL__CONTROL1__SHIFT 0x10
14357#define CP_HQD_AQL_CONTROL__CONTROL1_EN__SHIFT 0x1f
14358#define CP_HQD_AQL_CONTROL__CONTROL0_MASK 0x00007FFFL
14359#define CP_HQD_AQL_CONTROL__CONTROL0_EN_MASK 0x00008000L
14360#define CP_HQD_AQL_CONTROL__CONTROL1_MASK 0x7FFF0000L
14361#define CP_HQD_AQL_CONTROL__CONTROL1_EN_MASK 0x80000000L
14362//CP_HQD_PQ_WPTR_LO
14363#define CP_HQD_PQ_WPTR_LO__OFFSET__SHIFT 0x0
14364#define CP_HQD_PQ_WPTR_LO__OFFSET_MASK 0xFFFFFFFFL
14365//CP_HQD_PQ_WPTR_HI
14366#define CP_HQD_PQ_WPTR_HI__DATA__SHIFT 0x0
14367#define CP_HQD_PQ_WPTR_HI__DATA_MASK 0xFFFFFFFFL
14368
14369
14370// addressBlock: gc_didtdec
14371//DIDT_IND_INDEX
14372#define DIDT_IND_INDEX__DIDT_IND_INDEX__SHIFT 0x0
14373#define DIDT_IND_INDEX__DIDT_IND_INDEX_MASK 0xFFFFFFFFL
14374//DIDT_IND_DATA
14375#define DIDT_IND_DATA__DIDT_IND_DATA__SHIFT 0x0
14376#define DIDT_IND_DATA__DIDT_IND_DATA_MASK 0xFFFFFFFFL
14377//DIDT_INDEX_AUTO_INCR_EN
14378#define DIDT_INDEX_AUTO_INCR_EN__DIDT_INDEX_AUTO_INCR_EN__SHIFT 0x0
14379#define DIDT_INDEX_AUTO_INCR_EN__DIDT_INDEX_AUTO_INCR_EN_MASK 0x00000001L
14380
14381
14382// addressBlock: gc_gccacdec
14383//GC_CAC_CTRL_1
14384#define GC_CAC_CTRL_1__CAC_WINDOW__SHIFT 0x0
14385#define GC_CAC_CTRL_1__TDP_WINDOW__SHIFT 0x18
14386#define GC_CAC_CTRL_1__CAC_WINDOW_MASK 0x00FFFFFFL
14387#define GC_CAC_CTRL_1__TDP_WINDOW_MASK 0xFF000000L
14388//GC_CAC_CTRL_2
14389#define GC_CAC_CTRL_2__CAC_ENABLE__SHIFT 0x0
14390#define GC_CAC_CTRL_2__CAC_SOFT_CTRL_ENABLE__SHIFT 0x1
14391#define GC_CAC_CTRL_2__GC_LCAC_ENABLE__SHIFT 0x2
14392#define GC_CAC_CTRL_2__SE_LCAC_ENABLE__SHIFT 0x3
14393#define GC_CAC_CTRL_2__CAC_ENABLE_MASK 0x00000001L
14394#define GC_CAC_CTRL_2__CAC_SOFT_CTRL_ENABLE_MASK 0x00000002L
14395#define GC_CAC_CTRL_2__GC_LCAC_ENABLE_MASK 0x00000004L
14396#define GC_CAC_CTRL_2__SE_LCAC_ENABLE_MASK 0x00000008L
14397//GC_CAC_INDEX_AUTO_INCR_EN
14398#define GC_CAC_INDEX_AUTO_INCR_EN__GC_CAC_INDEX_AUTO_INCR_EN__SHIFT 0x0
14399#define GC_CAC_INDEX_AUTO_INCR_EN__GC_CAC_INDEX_AUTO_INCR_EN_MASK 0x00000001L
14400//GC_CAC_AGGR_LOWER
14401#define GC_CAC_AGGR_LOWER__AGGR_31_0__SHIFT 0x0
14402#define GC_CAC_AGGR_LOWER__AGGR_31_0_MASK 0xFFFFFFFFL
14403//GC_CAC_AGGR_UPPER
14404#define GC_CAC_AGGR_UPPER__AGGR_63_32__SHIFT 0x0
14405#define GC_CAC_AGGR_UPPER__AGGR_63_32_MASK 0xFFFFFFFFL
14406//PCC_PERF_COUNTER
14407#define PCC_PERF_COUNTER__PCC_PERF_COUNTER__SHIFT 0x0
14408#define PCC_PERF_COUNTER__PCC_PERF_COUNTER_MASK 0xFFFFFFFFL
14409//GC_CAC_SOFT_CTRL
14410#define GC_CAC_SOFT_CTRL__SOFT_SNAP__SHIFT 0x0
14411#define GC_CAC_SOFT_CTRL__SOFT_SNAP_MASK 0x00000001L
14412//GC_DIDT_CTRL0
14413#define GC_DIDT_CTRL0__DIDT_CTRL_EN__SHIFT 0x0
14414#define GC_DIDT_CTRL0__PHASE_OFFSET__SHIFT 0x1
14415#define GC_DIDT_CTRL0__DIDT_SW_RST__SHIFT 0x3
14416#define GC_DIDT_CTRL0__DIDT_CLK_EN_OVERRIDE__SHIFT 0x4
14417#define GC_DIDT_CTRL0__DIDT_TRIGGER_THROTTLE_LOWBIT__SHIFT 0x5
14418#define GC_DIDT_CTRL0__DIDT_CTRL_EN_MASK 0x00000001L
14419#define GC_DIDT_CTRL0__PHASE_OFFSET_MASK 0x00000006L
14420#define GC_DIDT_CTRL0__DIDT_SW_RST_MASK 0x00000008L
14421#define GC_DIDT_CTRL0__DIDT_CLK_EN_OVERRIDE_MASK 0x00000010L
14422#define GC_DIDT_CTRL0__DIDT_TRIGGER_THROTTLE_LOWBIT_MASK 0x000001E0L
14423//GC_DIDT_CTRL1
14424#define GC_DIDT_CTRL1__MIN_POWER__SHIFT 0x0
14425#define GC_DIDT_CTRL1__MAX_POWER__SHIFT 0x10
14426#define GC_DIDT_CTRL1__MIN_POWER_MASK 0x0000FFFFL
14427#define GC_DIDT_CTRL1__MAX_POWER_MASK 0xFFFF0000L
14428//GC_DIDT_CTRL2
14429#define GC_DIDT_CTRL2__MAX_POWER_DELTA__SHIFT 0x0
14430#define GC_DIDT_CTRL2__SHORT_TERM_INTERVAL_SIZE__SHIFT 0x10
14431#define GC_DIDT_CTRL2__LONG_TERM_INTERVAL_RATIO__SHIFT 0x1b
14432#define GC_DIDT_CTRL2__MAX_POWER_DELTA_MASK 0x00003FFFL
14433#define GC_DIDT_CTRL2__SHORT_TERM_INTERVAL_SIZE_MASK 0x03FF0000L
14434#define GC_DIDT_CTRL2__LONG_TERM_INTERVAL_RATIO_MASK 0x78000000L
14435//GC_DIDT_WEIGHT
14436#define GC_DIDT_WEIGHT__SQ_WEIGHT__SHIFT 0x0
14437#define GC_DIDT_WEIGHT__DB_WEIGHT__SHIFT 0x8
14438#define GC_DIDT_WEIGHT__TD_WEIGHT__SHIFT 0x10
14439#define GC_DIDT_WEIGHT__TCP_WEIGHT__SHIFT 0x18
14440#define GC_DIDT_WEIGHT__SQ_WEIGHT_MASK 0x000000FFL
14441#define GC_DIDT_WEIGHT__DB_WEIGHT_MASK 0x0000FF00L
14442#define GC_DIDT_WEIGHT__TD_WEIGHT_MASK 0x00FF0000L
14443#define GC_DIDT_WEIGHT__TCP_WEIGHT_MASK 0xFF000000L
14444//GC_EDC_CTRL
14445#define GC_EDC_CTRL__EDC_EN__SHIFT 0x0
14446#define GC_EDC_CTRL__EDC_SW_RST__SHIFT 0x1
14447#define GC_EDC_CTRL__EDC_CLK_EN_OVERRIDE__SHIFT 0x2
14448#define GC_EDC_CTRL__EDC_FORCE_STALL__SHIFT 0x3
14449#define GC_EDC_CTRL__EDC_TRIGGER_THROTTLE_LOWBIT__SHIFT 0x4
14450#define GC_EDC_CTRL__EDC_ALLOW_WRITE_PWRDELTA__SHIFT 0x9
14451#define GC_EDC_CTRL__GC_EDC_ONLY_MODE__SHIFT 0xb
14452#define GC_EDC_CTRL__EDC_THROTTLE_PATTERN_BIT_NUMS__SHIFT 0xc
14453#define GC_EDC_CTRL__PCC_THROTTLE_PATTERN_BIT_NUMS__SHIFT 0x10
14454#define GC_EDC_CTRL__RELEASE_STEP_INTERVAL__SHIFT 0x14
14455#define GC_EDC_CTRL__EDC_EN_MASK 0x00000001L
14456#define GC_EDC_CTRL__EDC_SW_RST_MASK 0x00000002L
14457#define GC_EDC_CTRL__EDC_CLK_EN_OVERRIDE_MASK 0x00000004L
14458#define GC_EDC_CTRL__EDC_FORCE_STALL_MASK 0x00000008L
14459#define GC_EDC_CTRL__EDC_TRIGGER_THROTTLE_LOWBIT_MASK 0x000001F0L
14460#define GC_EDC_CTRL__EDC_ALLOW_WRITE_PWRDELTA_MASK 0x00000200L
14461#define GC_EDC_CTRL__GC_EDC_ONLY_MODE_MASK 0x00000800L
14462#define GC_EDC_CTRL__EDC_THROTTLE_PATTERN_BIT_NUMS_MASK 0x0000F000L
14463#define GC_EDC_CTRL__PCC_THROTTLE_PATTERN_BIT_NUMS_MASK 0x000F0000L
14464#define GC_EDC_CTRL__RELEASE_STEP_INTERVAL_MASK 0x3FF00000L
14465//GC_EDC_THRESHOLD
14466#define GC_EDC_THRESHOLD__EDC_THRESHOLD__SHIFT 0x0
14467#define GC_EDC_THRESHOLD__EDC_THRESHOLD_MASK 0xFFFFFFFFL
14468//GC_DIDT_DROOP_CTRL
14469#define GC_DIDT_DROOP_CTRL__DIDT_DROOP_LEVEL_EN__SHIFT 0x0
14470#define GC_DIDT_DROOP_CTRL__DIDT_DROOP_THRESHOLD__SHIFT 0x1
14471#define GC_DIDT_DROOP_CTRL__DIDT_DROOP_LEVEL_INDEX__SHIFT 0xf
14472#define GC_DIDT_DROOP_CTRL__DIDT_LEVEL_SEL__SHIFT 0x13
14473#define GC_DIDT_DROOP_CTRL__DIDT_DROOP_LEVEL_OVERFLOW__SHIFT 0x1f
14474#define GC_DIDT_DROOP_CTRL__DIDT_DROOP_LEVEL_EN_MASK 0x00000001L
14475#define GC_DIDT_DROOP_CTRL__DIDT_DROOP_THRESHOLD_MASK 0x00007FFEL
14476#define GC_DIDT_DROOP_CTRL__DIDT_DROOP_LEVEL_INDEX_MASK 0x00078000L
14477#define GC_DIDT_DROOP_CTRL__DIDT_LEVEL_SEL_MASK 0x00080000L
14478#define GC_DIDT_DROOP_CTRL__DIDT_DROOP_LEVEL_OVERFLOW_MASK 0x80000000L
14479//GC_DIDT_DROOP_CTRL1
14480#define GC_DIDT_DROOP_CTRL1__DIDT_DROOP_LEVEL_RELEASE_EN__SHIFT 0x0
14481#define GC_DIDT_DROOP_CTRL1__DIDT_DROOP_DELTA_THRESHOLD__SHIFT 0x1
14482#define GC_DIDT_DROOP_CTRL1__DIDT_DROOP_LEVEL_RELEASE_EN_MASK 0x00000001L
14483#define GC_DIDT_DROOP_CTRL1__DIDT_DROOP_DELTA_THRESHOLD_MASK 0x00007FFEL
14484//GC_EDC_DROOP_CTRL
14485#define GC_EDC_DROOP_CTRL__EDC_DROOP_LEVEL_EN__SHIFT 0x0
14486#define GC_EDC_DROOP_CTRL__EDC_DROOP_THRESHOLD__SHIFT 0x1
14487#define GC_EDC_DROOP_CTRL__EDC_DROOP_LEVEL_INDEX__SHIFT 0xf
14488#define GC_EDC_DROOP_CTRL__AVG_PSM_SEL__SHIFT 0x14
14489#define GC_EDC_DROOP_CTRL__EDC_LEVEL_SEL__SHIFT 0x15
14490#define GC_EDC_DROOP_CTRL__EDC_DROOP_LEVEL_EN_MASK 0x00000001L
14491#define GC_EDC_DROOP_CTRL__EDC_DROOP_THRESHOLD_MASK 0x00007FFEL
14492#define GC_EDC_DROOP_CTRL__EDC_DROOP_LEVEL_INDEX_MASK 0x000F8000L
14493#define GC_EDC_DROOP_CTRL__AVG_PSM_SEL_MASK 0x00100000L
14494#define GC_EDC_DROOP_CTRL__EDC_LEVEL_SEL_MASK 0x00200000L
14495//GC_THROTTLE_CTRL
14496#define GC_THROTTLE_CTRL__THROTTLE_CTRL_SW_RST__SHIFT 0x0
14497#define GC_THROTTLE_CTRL__PCC_STALL_EN__SHIFT 0x2
14498#define GC_THROTTLE_CTRL__PATTERN_MODE__SHIFT 0x3
14499#define GC_THROTTLE_CTRL__PCC_OVERRIDE__SHIFT 0x7
14500#define GC_THROTTLE_CTRL__PCC_PERF_COUNTER_EN__SHIFT 0x9
14501#define GC_THROTTLE_CTRL__PCC_THROT_INCR_STEP_INTERVAL__SHIFT 0xa
14502#define GC_THROTTLE_CTRL__PCC_FIXED_PATTERN_MIN__SHIFT 0x14
14503#define GC_THROTTLE_CTRL__PCC_FIXED_PATTERN_MAX__SHIFT 0x19
14504#define GC_THROTTLE_CTRL__INST_THROT_INCR__SHIFT 0x1e
14505#define GC_THROTTLE_CTRL__INST_THROT_DECR__SHIFT 0x1f
14506#define GC_THROTTLE_CTRL__THROTTLE_CTRL_SW_RST_MASK 0x00000001L
14507#define GC_THROTTLE_CTRL__PCC_STALL_EN_MASK 0x00000004L
14508#define GC_THROTTLE_CTRL__PATTERN_MODE_MASK 0x00000008L
14509#define GC_THROTTLE_CTRL__PCC_OVERRIDE_MASK 0x00000080L
14510#define GC_THROTTLE_CTRL__PCC_PERF_COUNTER_EN_MASK 0x00000200L
14511#define GC_THROTTLE_CTRL__PCC_THROT_INCR_STEP_INTERVAL_MASK 0x000FFC00L
14512#define GC_THROTTLE_CTRL__PCC_FIXED_PATTERN_MIN_MASK 0x01F00000L
14513#define GC_THROTTLE_CTRL__PCC_FIXED_PATTERN_MAX_MASK 0x3E000000L
14514#define GC_THROTTLE_CTRL__INST_THROT_INCR_MASK 0x40000000L
14515#define GC_THROTTLE_CTRL__INST_THROT_DECR_MASK 0x80000000L
14516//GC_CAC_IND_INDEX
14517#define GC_CAC_IND_INDEX__GC_CAC_IND_ADDR__SHIFT 0x0
14518#define GC_CAC_IND_INDEX__GC_CAC_IND_ADDR_MASK 0xFFFFFFFFL
14519//GC_CAC_IND_DATA
14520#define GC_CAC_IND_DATA__GC_CAC_IND_DATA__SHIFT 0x0
14521#define GC_CAC_IND_DATA__GC_CAC_IND_DATA_MASK 0xFFFFFFFFL
14522//SE_CAC_IND_INDEX
14523#define SE_CAC_IND_INDEX__SE_CAC_IND_ADDR__SHIFT 0x0
14524#define SE_CAC_IND_INDEX__SE_CAC_IND_ADDR_MASK 0xFFFFFFFFL
14525//SE_CAC_IND_DATA
14526#define SE_CAC_IND_DATA__SE_CAC_IND_DATA__SHIFT 0x0
14527#define SE_CAC_IND_DATA__SE_CAC_IND_DATA_MASK 0xFFFFFFFFL
14528
14529
14530// addressBlock: gc_tcpdec
14531//TCP_WATCH0_ADDR_H
14532#define TCP_WATCH0_ADDR_H__ADDR__SHIFT 0x0
14533#define TCP_WATCH0_ADDR_H__ADDR_MASK 0x0000FFFFL
14534//TCP_WATCH0_ADDR_L
14535#define TCP_WATCH0_ADDR_L__ADDR__SHIFT 0x6
14536#define TCP_WATCH0_ADDR_L__ADDR_MASK 0xFFFFFFC0L
14537//TCP_WATCH0_CNTL
14538#define TCP_WATCH0_CNTL__MASK__SHIFT 0x0
14539#define TCP_WATCH0_CNTL__VMID__SHIFT 0x18
14540#define TCP_WATCH0_CNTL__ATC__SHIFT 0x1c
14541#define TCP_WATCH0_CNTL__MODE__SHIFT 0x1d
14542#define TCP_WATCH0_CNTL__VALID__SHIFT 0x1f
14543#define TCP_WATCH0_CNTL__MASK_MASK 0x00FFFFFFL
14544#define TCP_WATCH0_CNTL__VMID_MASK 0x0F000000L
14545#define TCP_WATCH0_CNTL__ATC_MASK 0x10000000L
14546#define TCP_WATCH0_CNTL__MODE_MASK 0x60000000L
14547#define TCP_WATCH0_CNTL__VALID_MASK 0x80000000L
14548//TCP_WATCH1_ADDR_H
14549#define TCP_WATCH1_ADDR_H__ADDR__SHIFT 0x0
14550#define TCP_WATCH1_ADDR_H__ADDR_MASK 0x0000FFFFL
14551//TCP_WATCH1_ADDR_L
14552#define TCP_WATCH1_ADDR_L__ADDR__SHIFT 0x6
14553#define TCP_WATCH1_ADDR_L__ADDR_MASK 0xFFFFFFC0L
14554//TCP_WATCH1_CNTL
14555#define TCP_WATCH1_CNTL__MASK__SHIFT 0x0
14556#define TCP_WATCH1_CNTL__VMID__SHIFT 0x18
14557#define TCP_WATCH1_CNTL__ATC__SHIFT 0x1c
14558#define TCP_WATCH1_CNTL__MODE__SHIFT 0x1d
14559#define TCP_WATCH1_CNTL__VALID__SHIFT 0x1f
14560#define TCP_WATCH1_CNTL__MASK_MASK 0x00FFFFFFL
14561#define TCP_WATCH1_CNTL__VMID_MASK 0x0F000000L
14562#define TCP_WATCH1_CNTL__ATC_MASK 0x10000000L
14563#define TCP_WATCH1_CNTL__MODE_MASK 0x60000000L
14564#define TCP_WATCH1_CNTL__VALID_MASK 0x80000000L
14565//TCP_WATCH2_ADDR_H
14566#define TCP_WATCH2_ADDR_H__ADDR__SHIFT 0x0
14567#define TCP_WATCH2_ADDR_H__ADDR_MASK 0x0000FFFFL
14568//TCP_WATCH2_ADDR_L
14569#define TCP_WATCH2_ADDR_L__ADDR__SHIFT 0x6
14570#define TCP_WATCH2_ADDR_L__ADDR_MASK 0xFFFFFFC0L
14571//TCP_WATCH2_CNTL
14572#define TCP_WATCH2_CNTL__MASK__SHIFT 0x0
14573#define TCP_WATCH2_CNTL__VMID__SHIFT 0x18
14574#define TCP_WATCH2_CNTL__ATC__SHIFT 0x1c
14575#define TCP_WATCH2_CNTL__MODE__SHIFT 0x1d
14576#define TCP_WATCH2_CNTL__VALID__SHIFT 0x1f
14577#define TCP_WATCH2_CNTL__MASK_MASK 0x00FFFFFFL
14578#define TCP_WATCH2_CNTL__VMID_MASK 0x0F000000L
14579#define TCP_WATCH2_CNTL__ATC_MASK 0x10000000L
14580#define TCP_WATCH2_CNTL__MODE_MASK 0x60000000L
14581#define TCP_WATCH2_CNTL__VALID_MASK 0x80000000L
14582//TCP_WATCH3_ADDR_H
14583#define TCP_WATCH3_ADDR_H__ADDR__SHIFT 0x0
14584#define TCP_WATCH3_ADDR_H__ADDR_MASK 0x0000FFFFL
14585//TCP_WATCH3_ADDR_L
14586#define TCP_WATCH3_ADDR_L__ADDR__SHIFT 0x6
14587#define TCP_WATCH3_ADDR_L__ADDR_MASK 0xFFFFFFC0L
14588//TCP_WATCH3_CNTL
14589#define TCP_WATCH3_CNTL__MASK__SHIFT 0x0
14590#define TCP_WATCH3_CNTL__VMID__SHIFT 0x18
14591#define TCP_WATCH3_CNTL__ATC__SHIFT 0x1c
14592#define TCP_WATCH3_CNTL__MODE__SHIFT 0x1d
14593#define TCP_WATCH3_CNTL__VALID__SHIFT 0x1f
14594#define TCP_WATCH3_CNTL__MASK_MASK 0x00FFFFFFL
14595#define TCP_WATCH3_CNTL__VMID_MASK 0x0F000000L
14596#define TCP_WATCH3_CNTL__ATC_MASK 0x10000000L
14597#define TCP_WATCH3_CNTL__MODE_MASK 0x60000000L
14598#define TCP_WATCH3_CNTL__VALID_MASK 0x80000000L
14599//TCP_GATCL1_CNTL
14600#define TCP_GATCL1_CNTL__INVALIDATE_ALL_VMID__SHIFT 0x19
14601#define TCP_GATCL1_CNTL__FORCE_MISS__SHIFT 0x1a
14602#define TCP_GATCL1_CNTL__FORCE_IN_ORDER__SHIFT 0x1b
14603#define TCP_GATCL1_CNTL__REDUCE_FIFO_DEPTH_BY_2__SHIFT 0x1c
14604#define TCP_GATCL1_CNTL__REDUCE_CACHE_SIZE_BY_2__SHIFT 0x1e
14605#define TCP_GATCL1_CNTL__INVALIDATE_ALL_VMID_MASK 0x02000000L
14606#define TCP_GATCL1_CNTL__FORCE_MISS_MASK 0x04000000L
14607#define TCP_GATCL1_CNTL__FORCE_IN_ORDER_MASK 0x08000000L
14608#define TCP_GATCL1_CNTL__REDUCE_FIFO_DEPTH_BY_2_MASK 0x30000000L
14609#define TCP_GATCL1_CNTL__REDUCE_CACHE_SIZE_BY_2_MASK 0xC0000000L
14610//TCP_GATCL1_DSM_CNTL
14611#define TCP_GATCL1_DSM_CNTL__SEL_DSM_TCP_GATCL1_IRRITATOR_DATA_A0__SHIFT 0x0
14612#define TCP_GATCL1_DSM_CNTL__SEL_DSM_TCP_GATCL1_IRRITATOR_DATA_A1__SHIFT 0x1
14613#define TCP_GATCL1_DSM_CNTL__TCP_GATCL1_ENABLE_SINGLE_WRITE_A__SHIFT 0x2
14614#define TCP_GATCL1_DSM_CNTL__SEL_DSM_TCP_GATCL1_IRRITATOR_DATA_A0_MASK 0x00000001L
14615#define TCP_GATCL1_DSM_CNTL__SEL_DSM_TCP_GATCL1_IRRITATOR_DATA_A1_MASK 0x00000002L
14616#define TCP_GATCL1_DSM_CNTL__TCP_GATCL1_ENABLE_SINGLE_WRITE_A_MASK 0x00000004L
14617//TCP_CNTL2
14618#define TCP_CNTL2__LS_DISABLE_CLOCKS__SHIFT 0x0
14619#define TCP_CNTL2__TCPF_FMT_MGCG_DISABLE__SHIFT 0x8
14620#define TCP_CNTL2__TCPF_LATENCY_BYPASS_DISABLE__SHIFT 0x9
14621#define TCP_CNTL2__LS_DISABLE_CLOCKS_MASK 0x000000FFL
14622#define TCP_CNTL2__TCPF_FMT_MGCG_DISABLE_MASK 0x00000100L
14623#define TCP_CNTL2__TCPF_LATENCY_BYPASS_DISABLE_MASK 0x00000200L
14624//TCP_UTCL1_CNTL1
14625#define TCP_UTCL1_CNTL1__FORCE_4K_L2_RESP__SHIFT 0x0
14626#define TCP_UTCL1_CNTL1__GPUVM_64K_DEFAULT__SHIFT 0x1
14627#define TCP_UTCL1_CNTL1__GPUVM_PERM_MODE__SHIFT 0x2
14628#define TCP_UTCL1_CNTL1__RESP_MODE__SHIFT 0x3
14629#define TCP_UTCL1_CNTL1__RESP_FAULT_MODE__SHIFT 0x5
14630#define TCP_UTCL1_CNTL1__CLIENTID__SHIFT 0x7
14631#define TCP_UTCL1_CNTL1__REG_INV_VMID__SHIFT 0x13
14632#define TCP_UTCL1_CNTL1__REG_INV_ALL_VMID__SHIFT 0x17
14633#define TCP_UTCL1_CNTL1__REG_INV_TOGGLE__SHIFT 0x18
14634#define TCP_UTCL1_CNTL1__CLIENT_INVALIDATE_ALL_VMID__SHIFT 0x19
14635#define TCP_UTCL1_CNTL1__FORCE_MISS__SHIFT 0x1a
14636#define TCP_UTCL1_CNTL1__REDUCE_FIFO_DEPTH_BY_2__SHIFT 0x1c
14637#define TCP_UTCL1_CNTL1__REDUCE_CACHE_SIZE_BY_2__SHIFT 0x1e
14638#define TCP_UTCL1_CNTL1__FORCE_4K_L2_RESP_MASK 0x00000001L
14639#define TCP_UTCL1_CNTL1__GPUVM_64K_DEFAULT_MASK 0x00000002L
14640#define TCP_UTCL1_CNTL1__GPUVM_PERM_MODE_MASK 0x00000004L
14641#define TCP_UTCL1_CNTL1__RESP_MODE_MASK 0x00000018L
14642#define TCP_UTCL1_CNTL1__RESP_FAULT_MODE_MASK 0x00000060L
14643#define TCP_UTCL1_CNTL1__CLIENTID_MASK 0x0000FF80L
14644#define TCP_UTCL1_CNTL1__REG_INV_VMID_MASK 0x00780000L
14645#define TCP_UTCL1_CNTL1__REG_INV_ALL_VMID_MASK 0x00800000L
14646#define TCP_UTCL1_CNTL1__REG_INV_TOGGLE_MASK 0x01000000L
14647#define TCP_UTCL1_CNTL1__CLIENT_INVALIDATE_ALL_VMID_MASK 0x02000000L
14648#define TCP_UTCL1_CNTL1__FORCE_MISS_MASK 0x04000000L
14649#define TCP_UTCL1_CNTL1__REDUCE_FIFO_DEPTH_BY_2_MASK 0x30000000L
14650#define TCP_UTCL1_CNTL1__REDUCE_CACHE_SIZE_BY_2_MASK 0xC0000000L
14651//TCP_UTCL1_CNTL2
14652#define TCP_UTCL1_CNTL2__SPARE__SHIFT 0x0
14653#define TCP_UTCL1_CNTL2__MTYPE_OVRD_DIS__SHIFT 0x9
14654#define TCP_UTCL1_CNTL2__ANY_LINE_VALID__SHIFT 0xa
14655#define TCP_UTCL1_CNTL2__GPUVM_INV_MODE__SHIFT 0xc
14656#define TCP_UTCL1_CNTL2__FORCE_SNOOP__SHIFT 0xe
14657#define TCP_UTCL1_CNTL2__FORCE_GPUVM_INV_ACK__SHIFT 0xf
14658#define TCP_UTCL1_CNTL2__FORCE_FRAG_2M_TO_64K__SHIFT 0x1a
14659#define TCP_UTCL1_CNTL2__SPARE_MASK 0x000000FFL
14660#define TCP_UTCL1_CNTL2__MTYPE_OVRD_DIS_MASK 0x00000200L
14661#define TCP_UTCL1_CNTL2__ANY_LINE_VALID_MASK 0x00000400L
14662#define TCP_UTCL1_CNTL2__GPUVM_INV_MODE_MASK 0x00001000L
14663#define TCP_UTCL1_CNTL2__FORCE_SNOOP_MASK 0x00004000L
14664#define TCP_UTCL1_CNTL2__FORCE_GPUVM_INV_ACK_MASK 0x00008000L
14665#define TCP_UTCL1_CNTL2__FORCE_FRAG_2M_TO_64K_MASK 0x04000000L
14666//TCP_UTCL1_STATUS
14667#define TCP_UTCL1_STATUS__FAULT_DETECTED__SHIFT 0x0
14668#define TCP_UTCL1_STATUS__RETRY_DETECTED__SHIFT 0x1
14669#define TCP_UTCL1_STATUS__PRT_DETECTED__SHIFT 0x2
14670#define TCP_UTCL1_STATUS__FAULT_DETECTED_MASK 0x00000001L
14671#define TCP_UTCL1_STATUS__RETRY_DETECTED_MASK 0x00000002L
14672#define TCP_UTCL1_STATUS__PRT_DETECTED_MASK 0x00000004L
14673//TCP_PERFCOUNTER_FILTER
14674#define TCP_PERFCOUNTER_FILTER__BUFFER__SHIFT 0x0
14675#define TCP_PERFCOUNTER_FILTER__FLAT__SHIFT 0x1
14676#define TCP_PERFCOUNTER_FILTER__DIM__SHIFT 0x2
14677#define TCP_PERFCOUNTER_FILTER__DATA_FORMAT__SHIFT 0x5
14678#define TCP_PERFCOUNTER_FILTER__NUM_FORMAT__SHIFT 0xb
14679#define TCP_PERFCOUNTER_FILTER__SW_MODE__SHIFT 0xf
14680#define TCP_PERFCOUNTER_FILTER__NUM_SAMPLES__SHIFT 0x14
14681#define TCP_PERFCOUNTER_FILTER__OPCODE_TYPE__SHIFT 0x16
14682#define TCP_PERFCOUNTER_FILTER__GLC__SHIFT 0x19
14683#define TCP_PERFCOUNTER_FILTER__SLC__SHIFT 0x1a
14684#define TCP_PERFCOUNTER_FILTER__COMPRESSION_ENABLE__SHIFT 0x1b
14685#define TCP_PERFCOUNTER_FILTER__ADDR_MODE__SHIFT 0x1c
14686#define TCP_PERFCOUNTER_FILTER__BUFFER_MASK 0x00000001L
14687#define TCP_PERFCOUNTER_FILTER__FLAT_MASK 0x00000002L
14688#define TCP_PERFCOUNTER_FILTER__DIM_MASK 0x0000001CL
14689#define TCP_PERFCOUNTER_FILTER__DATA_FORMAT_MASK 0x000007E0L
14690#define TCP_PERFCOUNTER_FILTER__NUM_FORMAT_MASK 0x00007800L
14691#define TCP_PERFCOUNTER_FILTER__SW_MODE_MASK 0x000F8000L
14692#define TCP_PERFCOUNTER_FILTER__NUM_SAMPLES_MASK 0x00300000L
14693#define TCP_PERFCOUNTER_FILTER__OPCODE_TYPE_MASK 0x01C00000L
14694#define TCP_PERFCOUNTER_FILTER__GLC_MASK 0x02000000L
14695#define TCP_PERFCOUNTER_FILTER__SLC_MASK 0x04000000L
14696#define TCP_PERFCOUNTER_FILTER__COMPRESSION_ENABLE_MASK 0x08000000L
14697#define TCP_PERFCOUNTER_FILTER__ADDR_MODE_MASK 0x70000000L
14698//TCP_PERFCOUNTER_FILTER_EN
14699#define TCP_PERFCOUNTER_FILTER_EN__BUFFER__SHIFT 0x0
14700#define TCP_PERFCOUNTER_FILTER_EN__FLAT__SHIFT 0x1
14701#define TCP_PERFCOUNTER_FILTER_EN__DIM__SHIFT 0x2
14702#define TCP_PERFCOUNTER_FILTER_EN__DATA_FORMAT__SHIFT 0x3
14703#define TCP_PERFCOUNTER_FILTER_EN__NUM_FORMAT__SHIFT 0x4
14704#define TCP_PERFCOUNTER_FILTER_EN__SW_MODE__SHIFT 0x5
14705#define TCP_PERFCOUNTER_FILTER_EN__NUM_SAMPLES__SHIFT 0x6
14706#define TCP_PERFCOUNTER_FILTER_EN__OPCODE_TYPE__SHIFT 0x7
14707#define TCP_PERFCOUNTER_FILTER_EN__GLC__SHIFT 0x8
14708#define TCP_PERFCOUNTER_FILTER_EN__SLC__SHIFT 0x9
14709#define TCP_PERFCOUNTER_FILTER_EN__COMPRESSION_ENABLE__SHIFT 0xa
14710#define TCP_PERFCOUNTER_FILTER_EN__ADDR_MODE__SHIFT 0xb
14711#define TCP_PERFCOUNTER_FILTER_EN__BUFFER_MASK 0x00000001L
14712#define TCP_PERFCOUNTER_FILTER_EN__FLAT_MASK 0x00000002L
14713#define TCP_PERFCOUNTER_FILTER_EN__DIM_MASK 0x00000004L
14714#define TCP_PERFCOUNTER_FILTER_EN__DATA_FORMAT_MASK 0x00000008L
14715#define TCP_PERFCOUNTER_FILTER_EN__NUM_FORMAT_MASK 0x00000010L
14716#define TCP_PERFCOUNTER_FILTER_EN__SW_MODE_MASK 0x00000020L
14717#define TCP_PERFCOUNTER_FILTER_EN__NUM_SAMPLES_MASK 0x00000040L
14718#define TCP_PERFCOUNTER_FILTER_EN__OPCODE_TYPE_MASK 0x00000080L
14719#define TCP_PERFCOUNTER_FILTER_EN__GLC_MASK 0x00000100L
14720#define TCP_PERFCOUNTER_FILTER_EN__SLC_MASK 0x00000200L
14721#define TCP_PERFCOUNTER_FILTER_EN__COMPRESSION_ENABLE_MASK 0x00000400L
14722#define TCP_PERFCOUNTER_FILTER_EN__ADDR_MODE_MASK 0x00000800L
14723
14724
14725// addressBlock: gc_gdspdec
14726//GDS_VMID0_BASE
14727#define GDS_VMID0_BASE__BASE__SHIFT 0x0
14728#define GDS_VMID0_BASE__BASE_MASK 0x0000FFFFL
14729//GDS_VMID0_SIZE
14730#define GDS_VMID0_SIZE__SIZE__SHIFT 0x0
14731#define GDS_VMID0_SIZE__SIZE_MASK 0x0001FFFFL
14732//GDS_VMID1_BASE
14733#define GDS_VMID1_BASE__BASE__SHIFT 0x0
14734#define GDS_VMID1_BASE__BASE_MASK 0x0000FFFFL
14735//GDS_VMID1_SIZE
14736#define GDS_VMID1_SIZE__SIZE__SHIFT 0x0
14737#define GDS_VMID1_SIZE__SIZE_MASK 0x0001FFFFL
14738//GDS_VMID2_BASE
14739#define GDS_VMID2_BASE__BASE__SHIFT 0x0
14740#define GDS_VMID2_BASE__BASE_MASK 0x0000FFFFL
14741//GDS_VMID2_SIZE
14742#define GDS_VMID2_SIZE__SIZE__SHIFT 0x0
14743#define GDS_VMID2_SIZE__SIZE_MASK 0x0001FFFFL
14744//GDS_VMID3_BASE
14745#define GDS_VMID3_BASE__BASE__SHIFT 0x0
14746#define GDS_VMID3_BASE__BASE_MASK 0x0000FFFFL
14747//GDS_VMID3_SIZE
14748#define GDS_VMID3_SIZE__SIZE__SHIFT 0x0
14749#define GDS_VMID3_SIZE__SIZE_MASK 0x0001FFFFL
14750//GDS_VMID4_BASE
14751#define GDS_VMID4_BASE__BASE__SHIFT 0x0
14752#define GDS_VMID4_BASE__BASE_MASK 0x0000FFFFL
14753//GDS_VMID4_SIZE
14754#define GDS_VMID4_SIZE__SIZE__SHIFT 0x0
14755#define GDS_VMID4_SIZE__SIZE_MASK 0x0001FFFFL
14756//GDS_VMID5_BASE
14757#define GDS_VMID5_BASE__BASE__SHIFT 0x0
14758#define GDS_VMID5_BASE__BASE_MASK 0x0000FFFFL
14759//GDS_VMID5_SIZE
14760#define GDS_VMID5_SIZE__SIZE__SHIFT 0x0
14761#define GDS_VMID5_SIZE__SIZE_MASK 0x0001FFFFL
14762//GDS_VMID6_BASE
14763#define GDS_VMID6_BASE__BASE__SHIFT 0x0
14764#define GDS_VMID6_BASE__BASE_MASK 0x0000FFFFL
14765//GDS_VMID6_SIZE
14766#define GDS_VMID6_SIZE__SIZE__SHIFT 0x0
14767#define GDS_VMID6_SIZE__SIZE_MASK 0x0001FFFFL
14768//GDS_VMID7_BASE
14769#define GDS_VMID7_BASE__BASE__SHIFT 0x0
14770#define GDS_VMID7_BASE__BASE_MASK 0x0000FFFFL
14771//GDS_VMID7_SIZE
14772#define GDS_VMID7_SIZE__SIZE__SHIFT 0x0
14773#define GDS_VMID7_SIZE__SIZE_MASK 0x0001FFFFL
14774//GDS_VMID8_BASE
14775#define GDS_VMID8_BASE__BASE__SHIFT 0x0
14776#define GDS_VMID8_BASE__BASE_MASK 0x0000FFFFL
14777//GDS_VMID8_SIZE
14778#define GDS_VMID8_SIZE__SIZE__SHIFT 0x0
14779#define GDS_VMID8_SIZE__SIZE_MASK 0x0001FFFFL
14780//GDS_VMID9_BASE
14781#define GDS_VMID9_BASE__BASE__SHIFT 0x0
14782#define GDS_VMID9_BASE__BASE_MASK 0x0000FFFFL
14783//GDS_VMID9_SIZE
14784#define GDS_VMID9_SIZE__SIZE__SHIFT 0x0
14785#define GDS_VMID9_SIZE__SIZE_MASK 0x0001FFFFL
14786//GDS_VMID10_BASE
14787#define GDS_VMID10_BASE__BASE__SHIFT 0x0
14788#define GDS_VMID10_BASE__BASE_MASK 0x0000FFFFL
14789//GDS_VMID10_SIZE
14790#define GDS_VMID10_SIZE__SIZE__SHIFT 0x0
14791#define GDS_VMID10_SIZE__SIZE_MASK 0x0001FFFFL
14792//GDS_VMID11_BASE
14793#define GDS_VMID11_BASE__BASE__SHIFT 0x0
14794#define GDS_VMID11_BASE__BASE_MASK 0x0000FFFFL
14795//GDS_VMID11_SIZE
14796#define GDS_VMID11_SIZE__SIZE__SHIFT 0x0
14797#define GDS_VMID11_SIZE__SIZE_MASK 0x0001FFFFL
14798//GDS_VMID12_BASE
14799#define GDS_VMID12_BASE__BASE__SHIFT 0x0
14800#define GDS_VMID12_BASE__BASE_MASK 0x0000FFFFL
14801//GDS_VMID12_SIZE
14802#define GDS_VMID12_SIZE__SIZE__SHIFT 0x0
14803#define GDS_VMID12_SIZE__SIZE_MASK 0x0001FFFFL
14804//GDS_VMID13_BASE
14805#define GDS_VMID13_BASE__BASE__SHIFT 0x0
14806#define GDS_VMID13_BASE__BASE_MASK 0x0000FFFFL
14807//GDS_VMID13_SIZE
14808#define GDS_VMID13_SIZE__SIZE__SHIFT 0x0
14809#define GDS_VMID13_SIZE__SIZE_MASK 0x0001FFFFL
14810//GDS_VMID14_BASE
14811#define GDS_VMID14_BASE__BASE__SHIFT 0x0
14812#define GDS_VMID14_BASE__BASE_MASK 0x0000FFFFL
14813//GDS_VMID14_SIZE
14814#define GDS_VMID14_SIZE__SIZE__SHIFT 0x0
14815#define GDS_VMID14_SIZE__SIZE_MASK 0x0001FFFFL
14816//GDS_VMID15_BASE
14817#define GDS_VMID15_BASE__BASE__SHIFT 0x0
14818#define GDS_VMID15_BASE__BASE_MASK 0x0000FFFFL
14819//GDS_VMID15_SIZE
14820#define GDS_VMID15_SIZE__SIZE__SHIFT 0x0
14821#define GDS_VMID15_SIZE__SIZE_MASK 0x0001FFFFL
14822//GDS_GWS_VMID0
14823#define GDS_GWS_VMID0__BASE__SHIFT 0x0
14824#define GDS_GWS_VMID0__SIZE__SHIFT 0x10
14825#define GDS_GWS_VMID0__BASE_MASK 0x0000003FL
14826#define GDS_GWS_VMID0__SIZE_MASK 0x007F0000L
14827//GDS_GWS_VMID1
14828#define GDS_GWS_VMID1__BASE__SHIFT 0x0
14829#define GDS_GWS_VMID1__SIZE__SHIFT 0x10
14830#define GDS_GWS_VMID1__BASE_MASK 0x0000003FL
14831#define GDS_GWS_VMID1__SIZE_MASK 0x007F0000L
14832//GDS_GWS_VMID2
14833#define GDS_GWS_VMID2__BASE__SHIFT 0x0
14834#define GDS_GWS_VMID2__SIZE__SHIFT 0x10
14835#define GDS_GWS_VMID2__BASE_MASK 0x0000003FL
14836#define GDS_GWS_VMID2__SIZE_MASK 0x007F0000L
14837//GDS_GWS_VMID3
14838#define GDS_GWS_VMID3__BASE__SHIFT 0x0
14839#define GDS_GWS_VMID3__SIZE__SHIFT 0x10
14840#define GDS_GWS_VMID3__BASE_MASK 0x0000003FL
14841#define GDS_GWS_VMID3__SIZE_MASK 0x007F0000L
14842//GDS_GWS_VMID4
14843#define GDS_GWS_VMID4__BASE__SHIFT 0x0
14844#define GDS_GWS_VMID4__SIZE__SHIFT 0x10
14845#define GDS_GWS_VMID4__BASE_MASK 0x0000003FL
14846#define GDS_GWS_VMID4__SIZE_MASK 0x007F0000L
14847//GDS_GWS_VMID5
14848#define GDS_GWS_VMID5__BASE__SHIFT 0x0
14849#define GDS_GWS_VMID5__SIZE__SHIFT 0x10
14850#define GDS_GWS_VMID5__BASE_MASK 0x0000003FL
14851#define GDS_GWS_VMID5__SIZE_MASK 0x007F0000L
14852//GDS_GWS_VMID6
14853#define GDS_GWS_VMID6__BASE__SHIFT 0x0
14854#define GDS_GWS_VMID6__SIZE__SHIFT 0x10
14855#define GDS_GWS_VMID6__BASE_MASK 0x0000003FL
14856#define GDS_GWS_VMID6__SIZE_MASK 0x007F0000L
14857//GDS_GWS_VMID7
14858#define GDS_GWS_VMID7__BASE__SHIFT 0x0
14859#define GDS_GWS_VMID7__SIZE__SHIFT 0x10
14860#define GDS_GWS_VMID7__BASE_MASK 0x0000003FL
14861#define GDS_GWS_VMID7__SIZE_MASK 0x007F0000L
14862//GDS_GWS_VMID8
14863#define GDS_GWS_VMID8__BASE__SHIFT 0x0
14864#define GDS_GWS_VMID8__SIZE__SHIFT 0x10
14865#define GDS_GWS_VMID8__BASE_MASK 0x0000003FL
14866#define GDS_GWS_VMID8__SIZE_MASK 0x007F0000L
14867//GDS_GWS_VMID9
14868#define GDS_GWS_VMID9__BASE__SHIFT 0x0
14869#define GDS_GWS_VMID9__SIZE__SHIFT 0x10
14870#define GDS_GWS_VMID9__BASE_MASK 0x0000003FL
14871#define GDS_GWS_VMID9__SIZE_MASK 0x007F0000L
14872//GDS_GWS_VMID10
14873#define GDS_GWS_VMID10__BASE__SHIFT 0x0
14874#define GDS_GWS_VMID10__SIZE__SHIFT 0x10
14875#define GDS_GWS_VMID10__BASE_MASK 0x0000003FL
14876#define GDS_GWS_VMID10__SIZE_MASK 0x007F0000L
14877//GDS_GWS_VMID11
14878#define GDS_GWS_VMID11__BASE__SHIFT 0x0
14879#define GDS_GWS_VMID11__SIZE__SHIFT 0x10
14880#define GDS_GWS_VMID11__BASE_MASK 0x0000003FL
14881#define GDS_GWS_VMID11__SIZE_MASK 0x007F0000L
14882//GDS_GWS_VMID12
14883#define GDS_GWS_VMID12__BASE__SHIFT 0x0
14884#define GDS_GWS_VMID12__SIZE__SHIFT 0x10
14885#define GDS_GWS_VMID12__BASE_MASK 0x0000003FL
14886#define GDS_GWS_VMID12__SIZE_MASK 0x007F0000L
14887//GDS_GWS_VMID13
14888#define GDS_GWS_VMID13__BASE__SHIFT 0x0
14889#define GDS_GWS_VMID13__SIZE__SHIFT 0x10
14890#define GDS_GWS_VMID13__BASE_MASK 0x0000003FL
14891#define GDS_GWS_VMID13__SIZE_MASK 0x007F0000L
14892//GDS_GWS_VMID14
14893#define GDS_GWS_VMID14__BASE__SHIFT 0x0
14894#define GDS_GWS_VMID14__SIZE__SHIFT 0x10
14895#define GDS_GWS_VMID14__BASE_MASK 0x0000003FL
14896#define GDS_GWS_VMID14__SIZE_MASK 0x007F0000L
14897//GDS_GWS_VMID15
14898#define GDS_GWS_VMID15__BASE__SHIFT 0x0
14899#define GDS_GWS_VMID15__SIZE__SHIFT 0x10
14900#define GDS_GWS_VMID15__BASE_MASK 0x0000003FL
14901#define GDS_GWS_VMID15__SIZE_MASK 0x007F0000L
14902//GDS_OA_VMID0
14903#define GDS_OA_VMID0__MASK__SHIFT 0x0
14904#define GDS_OA_VMID0__UNUSED__SHIFT 0x10
14905#define GDS_OA_VMID0__MASK_MASK 0x0000FFFFL
14906#define GDS_OA_VMID0__UNUSED_MASK 0xFFFF0000L
14907//GDS_OA_VMID1
14908#define GDS_OA_VMID1__MASK__SHIFT 0x0
14909#define GDS_OA_VMID1__UNUSED__SHIFT 0x10
14910#define GDS_OA_VMID1__MASK_MASK 0x0000FFFFL
14911#define GDS_OA_VMID1__UNUSED_MASK 0xFFFF0000L
14912//GDS_OA_VMID2
14913#define GDS_OA_VMID2__MASK__SHIFT 0x0
14914#define GDS_OA_VMID2__UNUSED__SHIFT 0x10
14915#define GDS_OA_VMID2__MASK_MASK 0x0000FFFFL
14916#define GDS_OA_VMID2__UNUSED_MASK 0xFFFF0000L
14917//GDS_OA_VMID3
14918#define GDS_OA_VMID3__MASK__SHIFT 0x0
14919#define GDS_OA_VMID3__UNUSED__SHIFT 0x10
14920#define GDS_OA_VMID3__MASK_MASK 0x0000FFFFL
14921#define GDS_OA_VMID3__UNUSED_MASK 0xFFFF0000L
14922//GDS_OA_VMID4
14923#define GDS_OA_VMID4__MASK__SHIFT 0x0
14924#define GDS_OA_VMID4__UNUSED__SHIFT 0x10
14925#define GDS_OA_VMID4__MASK_MASK 0x0000FFFFL
14926#define GDS_OA_VMID4__UNUSED_MASK 0xFFFF0000L
14927//GDS_OA_VMID5
14928#define GDS_OA_VMID5__MASK__SHIFT 0x0
14929#define GDS_OA_VMID5__UNUSED__SHIFT 0x10
14930#define GDS_OA_VMID5__MASK_MASK 0x0000FFFFL
14931#define GDS_OA_VMID5__UNUSED_MASK 0xFFFF0000L
14932//GDS_OA_VMID6
14933#define GDS_OA_VMID6__MASK__SHIFT 0x0
14934#define GDS_OA_VMID6__UNUSED__SHIFT 0x10
14935#define GDS_OA_VMID6__MASK_MASK 0x0000FFFFL
14936#define GDS_OA_VMID6__UNUSED_MASK 0xFFFF0000L
14937//GDS_OA_VMID7
14938#define GDS_OA_VMID7__MASK__SHIFT 0x0
14939#define GDS_OA_VMID7__UNUSED__SHIFT 0x10
14940#define GDS_OA_VMID7__MASK_MASK 0x0000FFFFL
14941#define GDS_OA_VMID7__UNUSED_MASK 0xFFFF0000L
14942//GDS_OA_VMID8
14943#define GDS_OA_VMID8__MASK__SHIFT 0x0
14944#define GDS_OA_VMID8__UNUSED__SHIFT 0x10
14945#define GDS_OA_VMID8__MASK_MASK 0x0000FFFFL
14946#define GDS_OA_VMID8__UNUSED_MASK 0xFFFF0000L
14947//GDS_OA_VMID9
14948#define GDS_OA_VMID9__MASK__SHIFT 0x0
14949#define GDS_OA_VMID9__UNUSED__SHIFT 0x10
14950#define GDS_OA_VMID9__MASK_MASK 0x0000FFFFL
14951#define GDS_OA_VMID9__UNUSED_MASK 0xFFFF0000L
14952//GDS_OA_VMID10
14953#define GDS_OA_VMID10__MASK__SHIFT 0x0
14954#define GDS_OA_VMID10__UNUSED__SHIFT 0x10
14955#define GDS_OA_VMID10__MASK_MASK 0x0000FFFFL
14956#define GDS_OA_VMID10__UNUSED_MASK 0xFFFF0000L
14957//GDS_OA_VMID11
14958#define GDS_OA_VMID11__MASK__SHIFT 0x0
14959#define GDS_OA_VMID11__UNUSED__SHIFT 0x10
14960#define GDS_OA_VMID11__MASK_MASK 0x0000FFFFL
14961#define GDS_OA_VMID11__UNUSED_MASK 0xFFFF0000L
14962//GDS_OA_VMID12
14963#define GDS_OA_VMID12__MASK__SHIFT 0x0
14964#define GDS_OA_VMID12__UNUSED__SHIFT 0x10
14965#define GDS_OA_VMID12__MASK_MASK 0x0000FFFFL
14966#define GDS_OA_VMID12__UNUSED_MASK 0xFFFF0000L
14967//GDS_OA_VMID13
14968#define GDS_OA_VMID13__MASK__SHIFT 0x0
14969#define GDS_OA_VMID13__UNUSED__SHIFT 0x10
14970#define GDS_OA_VMID13__MASK_MASK 0x0000FFFFL
14971#define GDS_OA_VMID13__UNUSED_MASK 0xFFFF0000L
14972//GDS_OA_VMID14
14973#define GDS_OA_VMID14__MASK__SHIFT 0x0
14974#define GDS_OA_VMID14__UNUSED__SHIFT 0x10
14975#define GDS_OA_VMID14__MASK_MASK 0x0000FFFFL
14976#define GDS_OA_VMID14__UNUSED_MASK 0xFFFF0000L
14977//GDS_OA_VMID15
14978#define GDS_OA_VMID15__MASK__SHIFT 0x0
14979#define GDS_OA_VMID15__UNUSED__SHIFT 0x10
14980#define GDS_OA_VMID15__MASK_MASK 0x0000FFFFL
14981#define GDS_OA_VMID15__UNUSED_MASK 0xFFFF0000L
14982//GDS_GWS_RESET0
14983#define GDS_GWS_RESET0__RESOURCE0_RESET__SHIFT 0x0
14984#define GDS_GWS_RESET0__RESOURCE1_RESET__SHIFT 0x1
14985#define GDS_GWS_RESET0__RESOURCE2_RESET__SHIFT 0x2
14986#define GDS_GWS_RESET0__RESOURCE3_RESET__SHIFT 0x3
14987#define GDS_GWS_RESET0__RESOURCE4_RESET__SHIFT 0x4
14988#define GDS_GWS_RESET0__RESOURCE5_RESET__SHIFT 0x5
14989#define GDS_GWS_RESET0__RESOURCE6_RESET__SHIFT 0x6
14990#define GDS_GWS_RESET0__RESOURCE7_RESET__SHIFT 0x7
14991#define GDS_GWS_RESET0__RESOURCE8_RESET__SHIFT 0x8
14992#define GDS_GWS_RESET0__RESOURCE9_RESET__SHIFT 0x9
14993#define GDS_GWS_RESET0__RESOURCE10_RESET__SHIFT 0xa
14994#define GDS_GWS_RESET0__RESOURCE11_RESET__SHIFT 0xb
14995#define GDS_GWS_RESET0__RESOURCE12_RESET__SHIFT 0xc
14996#define GDS_GWS_RESET0__RESOURCE13_RESET__SHIFT 0xd
14997#define GDS_GWS_RESET0__RESOURCE14_RESET__SHIFT 0xe
14998#define GDS_GWS_RESET0__RESOURCE15_RESET__SHIFT 0xf
14999#define GDS_GWS_RESET0__RESOURCE16_RESET__SHIFT 0x10
15000#define GDS_GWS_RESET0__RESOURCE17_RESET__SHIFT 0x11
15001#define GDS_GWS_RESET0__RESOURCE18_RESET__SHIFT 0x12
15002#define GDS_GWS_RESET0__RESOURCE19_RESET__SHIFT 0x13
15003#define GDS_GWS_RESET0__RESOURCE20_RESET__SHIFT 0x14
15004#define GDS_GWS_RESET0__RESOURCE21_RESET__SHIFT 0x15
15005#define GDS_GWS_RESET0__RESOURCE22_RESET__SHIFT 0x16
15006#define GDS_GWS_RESET0__RESOURCE23_RESET__SHIFT 0x17
15007#define GDS_GWS_RESET0__RESOURCE24_RESET__SHIFT 0x18
15008#define GDS_GWS_RESET0__RESOURCE25_RESET__SHIFT 0x19
15009#define GDS_GWS_RESET0__RESOURCE26_RESET__SHIFT 0x1a
15010#define GDS_GWS_RESET0__RESOURCE27_RESET__SHIFT 0x1b
15011#define GDS_GWS_RESET0__RESOURCE28_RESET__SHIFT 0x1c
15012#define GDS_GWS_RESET0__RESOURCE29_RESET__SHIFT 0x1d
15013#define GDS_GWS_RESET0__RESOURCE30_RESET__SHIFT 0x1e
15014#define GDS_GWS_RESET0__RESOURCE31_RESET__SHIFT 0x1f
15015#define GDS_GWS_RESET0__RESOURCE0_RESET_MASK 0x00000001L
15016#define GDS_GWS_RESET0__RESOURCE1_RESET_MASK 0x00000002L
15017#define GDS_GWS_RESET0__RESOURCE2_RESET_MASK 0x00000004L
15018#define GDS_GWS_RESET0__RESOURCE3_RESET_MASK 0x00000008L
15019#define GDS_GWS_RESET0__RESOURCE4_RESET_MASK 0x00000010L
15020#define GDS_GWS_RESET0__RESOURCE5_RESET_MASK 0x00000020L
15021#define GDS_GWS_RESET0__RESOURCE6_RESET_MASK 0x00000040L
15022#define GDS_GWS_RESET0__RESOURCE7_RESET_MASK 0x00000080L
15023#define GDS_GWS_RESET0__RESOURCE8_RESET_MASK 0x00000100L
15024#define GDS_GWS_RESET0__RESOURCE9_RESET_MASK 0x00000200L
15025#define GDS_GWS_RESET0__RESOURCE10_RESET_MASK 0x00000400L
15026#define GDS_GWS_RESET0__RESOURCE11_RESET_MASK 0x00000800L
15027#define GDS_GWS_RESET0__RESOURCE12_RESET_MASK 0x00001000L
15028#define GDS_GWS_RESET0__RESOURCE13_RESET_MASK 0x00002000L
15029#define GDS_GWS_RESET0__RESOURCE14_RESET_MASK 0x00004000L
15030#define GDS_GWS_RESET0__RESOURCE15_RESET_MASK 0x00008000L
15031#define GDS_GWS_RESET0__RESOURCE16_RESET_MASK 0x00010000L
15032#define GDS_GWS_RESET0__RESOURCE17_RESET_MASK 0x00020000L
15033#define GDS_GWS_RESET0__RESOURCE18_RESET_MASK 0x00040000L
15034#define GDS_GWS_RESET0__RESOURCE19_RESET_MASK 0x00080000L
15035#define GDS_GWS_RESET0__RESOURCE20_RESET_MASK 0x00100000L
15036#define GDS_GWS_RESET0__RESOURCE21_RESET_MASK 0x00200000L
15037#define GDS_GWS_RESET0__RESOURCE22_RESET_MASK 0x00400000L
15038#define GDS_GWS_RESET0__RESOURCE23_RESET_MASK 0x00800000L
15039#define GDS_GWS_RESET0__RESOURCE24_RESET_MASK 0x01000000L
15040#define GDS_GWS_RESET0__RESOURCE25_RESET_MASK 0x02000000L
15041#define GDS_GWS_RESET0__RESOURCE26_RESET_MASK 0x04000000L
15042#define GDS_GWS_RESET0__RESOURCE27_RESET_MASK 0x08000000L
15043#define GDS_GWS_RESET0__RESOURCE28_RESET_MASK 0x10000000L
15044#define GDS_GWS_RESET0__RESOURCE29_RESET_MASK 0x20000000L
15045#define GDS_GWS_RESET0__RESOURCE30_RESET_MASK 0x40000000L
15046#define GDS_GWS_RESET0__RESOURCE31_RESET_MASK 0x80000000L
15047//GDS_GWS_RESET1
15048#define GDS_GWS_RESET1__RESOURCE32_RESET__SHIFT 0x0
15049#define GDS_GWS_RESET1__RESOURCE33_RESET__SHIFT 0x1
15050#define GDS_GWS_RESET1__RESOURCE34_RESET__SHIFT 0x2
15051#define GDS_GWS_RESET1__RESOURCE35_RESET__SHIFT 0x3
15052#define GDS_GWS_RESET1__RESOURCE36_RESET__SHIFT 0x4
15053#define GDS_GWS_RESET1__RESOURCE37_RESET__SHIFT 0x5
15054#define GDS_GWS_RESET1__RESOURCE38_RESET__SHIFT 0x6
15055#define GDS_GWS_RESET1__RESOURCE39_RESET__SHIFT 0x7
15056#define GDS_GWS_RESET1__RESOURCE40_RESET__SHIFT 0x8
15057#define GDS_GWS_RESET1__RESOURCE41_RESET__SHIFT 0x9
15058#define GDS_GWS_RESET1__RESOURCE42_RESET__SHIFT 0xa
15059#define GDS_GWS_RESET1__RESOURCE43_RESET__SHIFT 0xb
15060#define GDS_GWS_RESET1__RESOURCE44_RESET__SHIFT 0xc
15061#define GDS_GWS_RESET1__RESOURCE45_RESET__SHIFT 0xd
15062#define GDS_GWS_RESET1__RESOURCE46_RESET__SHIFT 0xe
15063#define GDS_GWS_RESET1__RESOURCE47_RESET__SHIFT 0xf
15064#define GDS_GWS_RESET1__RESOURCE48_RESET__SHIFT 0x10
15065#define GDS_GWS_RESET1__RESOURCE49_RESET__SHIFT 0x11
15066#define GDS_GWS_RESET1__RESOURCE50_RESET__SHIFT 0x12
15067#define GDS_GWS_RESET1__RESOURCE51_RESET__SHIFT 0x13
15068#define GDS_GWS_RESET1__RESOURCE52_RESET__SHIFT 0x14
15069#define GDS_GWS_RESET1__RESOURCE53_RESET__SHIFT 0x15
15070#define GDS_GWS_RESET1__RESOURCE54_RESET__SHIFT 0x16
15071#define GDS_GWS_RESET1__RESOURCE55_RESET__SHIFT 0x17
15072#define GDS_GWS_RESET1__RESOURCE56_RESET__SHIFT 0x18
15073#define GDS_GWS_RESET1__RESOURCE57_RESET__SHIFT 0x19
15074#define GDS_GWS_RESET1__RESOURCE58_RESET__SHIFT 0x1a
15075#define GDS_GWS_RESET1__RESOURCE59_RESET__SHIFT 0x1b
15076#define GDS_GWS_RESET1__RESOURCE60_RESET__SHIFT 0x1c
15077#define GDS_GWS_RESET1__RESOURCE61_RESET__SHIFT 0x1d
15078#define GDS_GWS_RESET1__RESOURCE62_RESET__SHIFT 0x1e
15079#define GDS_GWS_RESET1__RESOURCE63_RESET__SHIFT 0x1f
15080#define GDS_GWS_RESET1__RESOURCE32_RESET_MASK 0x00000001L
15081#define GDS_GWS_RESET1__RESOURCE33_RESET_MASK 0x00000002L
15082#define GDS_GWS_RESET1__RESOURCE34_RESET_MASK 0x00000004L
15083#define GDS_GWS_RESET1__RESOURCE35_RESET_MASK 0x00000008L
15084#define GDS_GWS_RESET1__RESOURCE36_RESET_MASK 0x00000010L
15085#define GDS_GWS_RESET1__RESOURCE37_RESET_MASK 0x00000020L
15086#define GDS_GWS_RESET1__RESOURCE38_RESET_MASK 0x00000040L
15087#define GDS_GWS_RESET1__RESOURCE39_RESET_MASK 0x00000080L
15088#define GDS_GWS_RESET1__RESOURCE40_RESET_MASK 0x00000100L
15089#define GDS_GWS_RESET1__RESOURCE41_RESET_MASK 0x00000200L
15090#define GDS_GWS_RESET1__RESOURCE42_RESET_MASK 0x00000400L
15091#define GDS_GWS_RESET1__RESOURCE43_RESET_MASK 0x00000800L
15092#define GDS_GWS_RESET1__RESOURCE44_RESET_MASK 0x00001000L
15093#define GDS_GWS_RESET1__RESOURCE45_RESET_MASK 0x00002000L
15094#define GDS_GWS_RESET1__RESOURCE46_RESET_MASK 0x00004000L
15095#define GDS_GWS_RESET1__RESOURCE47_RESET_MASK 0x00008000L
15096#define GDS_GWS_RESET1__RESOURCE48_RESET_MASK 0x00010000L
15097#define GDS_GWS_RESET1__RESOURCE49_RESET_MASK 0x00020000L
15098#define GDS_GWS_RESET1__RESOURCE50_RESET_MASK 0x00040000L
15099#define GDS_GWS_RESET1__RESOURCE51_RESET_MASK 0x00080000L
15100#define GDS_GWS_RESET1__RESOURCE52_RESET_MASK 0x00100000L
15101#define GDS_GWS_RESET1__RESOURCE53_RESET_MASK 0x00200000L
15102#define GDS_GWS_RESET1__RESOURCE54_RESET_MASK 0x00400000L
15103#define GDS_GWS_RESET1__RESOURCE55_RESET_MASK 0x00800000L
15104#define GDS_GWS_RESET1__RESOURCE56_RESET_MASK 0x01000000L
15105#define GDS_GWS_RESET1__RESOURCE57_RESET_MASK 0x02000000L
15106#define GDS_GWS_RESET1__RESOURCE58_RESET_MASK 0x04000000L
15107#define GDS_GWS_RESET1__RESOURCE59_RESET_MASK 0x08000000L
15108#define GDS_GWS_RESET1__RESOURCE60_RESET_MASK 0x10000000L
15109#define GDS_GWS_RESET1__RESOURCE61_RESET_MASK 0x20000000L
15110#define GDS_GWS_RESET1__RESOURCE62_RESET_MASK 0x40000000L
15111#define GDS_GWS_RESET1__RESOURCE63_RESET_MASK 0x80000000L
15112//GDS_GWS_RESOURCE_RESET
15113#define GDS_GWS_RESOURCE_RESET__RESET__SHIFT 0x0
15114#define GDS_GWS_RESOURCE_RESET__RESOURCE_ID__SHIFT 0x8
15115#define GDS_GWS_RESOURCE_RESET__RESET_MASK 0x00000001L
15116#define GDS_GWS_RESOURCE_RESET__RESOURCE_ID_MASK 0x0000FF00L
15117//GDS_COMPUTE_MAX_WAVE_ID
15118#define GDS_COMPUTE_MAX_WAVE_ID__MAX_WAVE_ID__SHIFT 0x0
15119#define GDS_COMPUTE_MAX_WAVE_ID__MAX_WAVE_ID_MASK 0x00000FFFL
15120//GDS_OA_RESET_MASK
15121#define GDS_OA_RESET_MASK__ME0_GFXHP3D_PIX_RESET__SHIFT 0x0
15122#define GDS_OA_RESET_MASK__ME0_GFXHP3D_VTX_RESET__SHIFT 0x1
15123#define GDS_OA_RESET_MASK__ME0_CS_RESET__SHIFT 0x2
15124#define GDS_OA_RESET_MASK__ME0_GFXHP3D_GS_RESET__SHIFT 0x3
15125#define GDS_OA_RESET_MASK__ME1_PIPE0_RESET__SHIFT 0x4
15126#define GDS_OA_RESET_MASK__ME1_PIPE1_RESET__SHIFT 0x5
15127#define GDS_OA_RESET_MASK__ME1_PIPE2_RESET__SHIFT 0x6
15128#define GDS_OA_RESET_MASK__ME1_PIPE3_RESET__SHIFT 0x7
15129#define GDS_OA_RESET_MASK__ME2_PIPE0_RESET__SHIFT 0x8
15130#define GDS_OA_RESET_MASK__ME2_PIPE1_RESET__SHIFT 0x9
15131#define GDS_OA_RESET_MASK__ME2_PIPE2_RESET__SHIFT 0xa
15132#define GDS_OA_RESET_MASK__ME2_PIPE3_RESET__SHIFT 0xb
15133#define GDS_OA_RESET_MASK__UNUSED1__SHIFT 0xc
15134#define GDS_OA_RESET_MASK__ME0_GFXHP3D_PIX_RESET_MASK 0x00000001L
15135#define GDS_OA_RESET_MASK__ME0_GFXHP3D_VTX_RESET_MASK 0x00000002L
15136#define GDS_OA_RESET_MASK__ME0_CS_RESET_MASK 0x00000004L
15137#define GDS_OA_RESET_MASK__ME0_GFXHP3D_GS_RESET_MASK 0x00000008L
15138#define GDS_OA_RESET_MASK__ME1_PIPE0_RESET_MASK 0x00000010L
15139#define GDS_OA_RESET_MASK__ME1_PIPE1_RESET_MASK 0x00000020L
15140#define GDS_OA_RESET_MASK__ME1_PIPE2_RESET_MASK 0x00000040L
15141#define GDS_OA_RESET_MASK__ME1_PIPE3_RESET_MASK 0x00000080L
15142#define GDS_OA_RESET_MASK__ME2_PIPE0_RESET_MASK 0x00000100L
15143#define GDS_OA_RESET_MASK__ME2_PIPE1_RESET_MASK 0x00000200L
15144#define GDS_OA_RESET_MASK__ME2_PIPE2_RESET_MASK 0x00000400L
15145#define GDS_OA_RESET_MASK__ME2_PIPE3_RESET_MASK 0x00000800L
15146#define GDS_OA_RESET_MASK__UNUSED1_MASK 0xFFFFF000L
15147//GDS_OA_RESET
15148#define GDS_OA_RESET__RESET__SHIFT 0x0
15149#define GDS_OA_RESET__PIPE_ID__SHIFT 0x8
15150#define GDS_OA_RESET__RESET_MASK 0x00000001L
15151#define GDS_OA_RESET__PIPE_ID_MASK 0x0000FF00L
15152//GDS_ENHANCE
15153#define GDS_ENHANCE__MISC__SHIFT 0x0
15154#define GDS_ENHANCE__AUTO_INC_INDEX__SHIFT 0x10
15155#define GDS_ENHANCE__CGPG_RESTORE__SHIFT 0x11
15156#define GDS_ENHANCE__RD_BUF_TAG_MISS__SHIFT 0x12
15157#define GDS_ENHANCE__GDSA_PC_CGTS_DIS__SHIFT 0x13
15158#define GDS_ENHANCE__GDSO_PC_CGTS_DIS__SHIFT 0x14
15159#define GDS_ENHANCE__WD_GDS_CSB_OVERRIDE__SHIFT 0x15
15160#define GDS_ENHANCE__GDS_CLK_ENHANCE_DIS__SHIFT 0x16
15161#define GDS_ENHANCE__DS_MEM_CLK_GATE_DIS__SHIFT 0x17
15162#define GDS_ENHANCE__UNUSED__SHIFT 0x18
15163#define GDS_ENHANCE__MISC_MASK 0x0000FFFFL
15164#define GDS_ENHANCE__AUTO_INC_INDEX_MASK 0x00010000L
15165#define GDS_ENHANCE__CGPG_RESTORE_MASK 0x00020000L
15166#define GDS_ENHANCE__RD_BUF_TAG_MISS_MASK 0x00040000L
15167#define GDS_ENHANCE__GDSA_PC_CGTS_DIS_MASK 0x00080000L
15168#define GDS_ENHANCE__GDSO_PC_CGTS_DIS_MASK 0x00100000L
15169#define GDS_ENHANCE__WD_GDS_CSB_OVERRIDE_MASK 0x00200000L
15170#define GDS_ENHANCE__GDS_CLK_ENHANCE_DIS_MASK 0x00400000L
15171#define GDS_ENHANCE__DS_MEM_CLK_GATE_DIS_MASK 0x00800000L
15172#define GDS_ENHANCE__UNUSED_MASK 0xFF000000L
15173//GDS_OA_CGPG_RESTORE
15174#define GDS_OA_CGPG_RESTORE__VMID__SHIFT 0x0
15175#define GDS_OA_CGPG_RESTORE__MEID__SHIFT 0x8
15176#define GDS_OA_CGPG_RESTORE__PIPEID__SHIFT 0xc
15177#define GDS_OA_CGPG_RESTORE__QUEUEID__SHIFT 0x10
15178#define GDS_OA_CGPG_RESTORE__UNUSED__SHIFT 0x14
15179#define GDS_OA_CGPG_RESTORE__VMID_MASK 0x000000FFL
15180#define GDS_OA_CGPG_RESTORE__MEID_MASK 0x00000F00L
15181#define GDS_OA_CGPG_RESTORE__PIPEID_MASK 0x0000F000L
15182#define GDS_OA_CGPG_RESTORE__QUEUEID_MASK 0x000F0000L
15183#define GDS_OA_CGPG_RESTORE__UNUSED_MASK 0xFFF00000L
15184//GDS_CS_CTXSW_STATUS
15185#define GDS_CS_CTXSW_STATUS__R__SHIFT 0x0
15186#define GDS_CS_CTXSW_STATUS__W__SHIFT 0x1
15187#define GDS_CS_CTXSW_STATUS__UNUSED__SHIFT 0x2
15188#define GDS_CS_CTXSW_STATUS__R_MASK 0x00000001L
15189#define GDS_CS_CTXSW_STATUS__W_MASK 0x00000002L
15190#define GDS_CS_CTXSW_STATUS__UNUSED_MASK 0xFFFFFFFCL
15191//GDS_CS_CTXSW_CNT0
15192#define GDS_CS_CTXSW_CNT0__UPDN__SHIFT 0x0
15193#define GDS_CS_CTXSW_CNT0__PTR__SHIFT 0x10
15194#define GDS_CS_CTXSW_CNT0__UPDN_MASK 0x0000FFFFL
15195#define GDS_CS_CTXSW_CNT0__PTR_MASK 0xFFFF0000L
15196//GDS_CS_CTXSW_CNT1
15197#define GDS_CS_CTXSW_CNT1__UPDN__SHIFT 0x0
15198#define GDS_CS_CTXSW_CNT1__PTR__SHIFT 0x10
15199#define GDS_CS_CTXSW_CNT1__UPDN_MASK 0x0000FFFFL
15200#define GDS_CS_CTXSW_CNT1__PTR_MASK 0xFFFF0000L
15201//GDS_CS_CTXSW_CNT2
15202#define GDS_CS_CTXSW_CNT2__UPDN__SHIFT 0x0
15203#define GDS_CS_CTXSW_CNT2__PTR__SHIFT 0x10
15204#define GDS_CS_CTXSW_CNT2__UPDN_MASK 0x0000FFFFL
15205#define GDS_CS_CTXSW_CNT2__PTR_MASK 0xFFFF0000L
15206//GDS_CS_CTXSW_CNT3
15207#define GDS_CS_CTXSW_CNT3__UPDN__SHIFT 0x0
15208#define GDS_CS_CTXSW_CNT3__PTR__SHIFT 0x10
15209#define GDS_CS_CTXSW_CNT3__UPDN_MASK 0x0000FFFFL
15210#define GDS_CS_CTXSW_CNT3__PTR_MASK 0xFFFF0000L
15211//GDS_GFX_CTXSW_STATUS
15212#define GDS_GFX_CTXSW_STATUS__R__SHIFT 0x0
15213#define GDS_GFX_CTXSW_STATUS__W__SHIFT 0x1
15214#define GDS_GFX_CTXSW_STATUS__UNUSED__SHIFT 0x2
15215#define GDS_GFX_CTXSW_STATUS__R_MASK 0x00000001L
15216#define GDS_GFX_CTXSW_STATUS__W_MASK 0x00000002L
15217#define GDS_GFX_CTXSW_STATUS__UNUSED_MASK 0xFFFFFFFCL
15218//GDS_VS_CTXSW_CNT0
15219#define GDS_VS_CTXSW_CNT0__UPDN__SHIFT 0x0
15220#define GDS_VS_CTXSW_CNT0__PTR__SHIFT 0x10
15221#define GDS_VS_CTXSW_CNT0__UPDN_MASK 0x0000FFFFL
15222#define GDS_VS_CTXSW_CNT0__PTR_MASK 0xFFFF0000L
15223//GDS_VS_CTXSW_CNT1
15224#define GDS_VS_CTXSW_CNT1__UPDN__SHIFT 0x0
15225#define GDS_VS_CTXSW_CNT1__PTR__SHIFT 0x10
15226#define GDS_VS_CTXSW_CNT1__UPDN_MASK 0x0000FFFFL
15227#define GDS_VS_CTXSW_CNT1__PTR_MASK 0xFFFF0000L
15228//GDS_VS_CTXSW_CNT2
15229#define GDS_VS_CTXSW_CNT2__UPDN__SHIFT 0x0
15230#define GDS_VS_CTXSW_CNT2__PTR__SHIFT 0x10
15231#define GDS_VS_CTXSW_CNT2__UPDN_MASK 0x0000FFFFL
15232#define GDS_VS_CTXSW_CNT2__PTR_MASK 0xFFFF0000L
15233//GDS_VS_CTXSW_CNT3
15234#define GDS_VS_CTXSW_CNT3__UPDN__SHIFT 0x0
15235#define GDS_VS_CTXSW_CNT3__PTR__SHIFT 0x10
15236#define GDS_VS_CTXSW_CNT3__UPDN_MASK 0x0000FFFFL
15237#define GDS_VS_CTXSW_CNT3__PTR_MASK 0xFFFF0000L
15238//GDS_PS0_CTXSW_CNT0
15239#define GDS_PS0_CTXSW_CNT0__UPDN__SHIFT 0x0
15240#define GDS_PS0_CTXSW_CNT0__PTR__SHIFT 0x10
15241#define GDS_PS0_CTXSW_CNT0__UPDN_MASK 0x0000FFFFL
15242#define GDS_PS0_CTXSW_CNT0__PTR_MASK 0xFFFF0000L
15243//GDS_PS0_CTXSW_CNT1
15244#define GDS_PS0_CTXSW_CNT1__UPDN__SHIFT 0x0
15245#define GDS_PS0_CTXSW_CNT1__PTR__SHIFT 0x10
15246#define GDS_PS0_CTXSW_CNT1__UPDN_MASK 0x0000FFFFL
15247#define GDS_PS0_CTXSW_CNT1__PTR_MASK 0xFFFF0000L
15248//GDS_PS0_CTXSW_CNT2
15249#define GDS_PS0_CTXSW_CNT2__UPDN__SHIFT 0x0
15250#define GDS_PS0_CTXSW_CNT2__PTR__SHIFT 0x10
15251#define GDS_PS0_CTXSW_CNT2__UPDN_MASK 0x0000FFFFL
15252#define GDS_PS0_CTXSW_CNT2__PTR_MASK 0xFFFF0000L
15253//GDS_PS0_CTXSW_CNT3
15254#define GDS_PS0_CTXSW_CNT3__UPDN__SHIFT 0x0
15255#define GDS_PS0_CTXSW_CNT3__PTR__SHIFT 0x10
15256#define GDS_PS0_CTXSW_CNT3__UPDN_MASK 0x0000FFFFL
15257#define GDS_PS0_CTXSW_CNT3__PTR_MASK 0xFFFF0000L
15258//GDS_PS1_CTXSW_CNT0
15259#define GDS_PS1_CTXSW_CNT0__UPDN__SHIFT 0x0
15260#define GDS_PS1_CTXSW_CNT0__PTR__SHIFT 0x10
15261#define GDS_PS1_CTXSW_CNT0__UPDN_MASK 0x0000FFFFL
15262#define GDS_PS1_CTXSW_CNT0__PTR_MASK 0xFFFF0000L
15263//GDS_PS1_CTXSW_CNT1
15264#define GDS_PS1_CTXSW_CNT1__UPDN__SHIFT 0x0
15265#define GDS_PS1_CTXSW_CNT1__PTR__SHIFT 0x10
15266#define GDS_PS1_CTXSW_CNT1__UPDN_MASK 0x0000FFFFL
15267#define GDS_PS1_CTXSW_CNT1__PTR_MASK 0xFFFF0000L
15268//GDS_PS1_CTXSW_CNT2
15269#define GDS_PS1_CTXSW_CNT2__UPDN__SHIFT 0x0
15270#define GDS_PS1_CTXSW_CNT2__PTR__SHIFT 0x10
15271#define GDS_PS1_CTXSW_CNT2__UPDN_MASK 0x0000FFFFL
15272#define GDS_PS1_CTXSW_CNT2__PTR_MASK 0xFFFF0000L
15273//GDS_PS1_CTXSW_CNT3
15274#define GDS_PS1_CTXSW_CNT3__UPDN__SHIFT 0x0
15275#define GDS_PS1_CTXSW_CNT3__PTR__SHIFT 0x10
15276#define GDS_PS1_CTXSW_CNT3__UPDN_MASK 0x0000FFFFL
15277#define GDS_PS1_CTXSW_CNT3__PTR_MASK 0xFFFF0000L
15278//GDS_PS2_CTXSW_CNT0
15279#define GDS_PS2_CTXSW_CNT0__UPDN__SHIFT 0x0
15280#define GDS_PS2_CTXSW_CNT0__PTR__SHIFT 0x10
15281#define GDS_PS2_CTXSW_CNT0__UPDN_MASK 0x0000FFFFL
15282#define GDS_PS2_CTXSW_CNT0__PTR_MASK 0xFFFF0000L
15283//GDS_PS2_CTXSW_CNT1
15284#define GDS_PS2_CTXSW_CNT1__UPDN__SHIFT 0x0
15285#define GDS_PS2_CTXSW_CNT1__PTR__SHIFT 0x10
15286#define GDS_PS2_CTXSW_CNT1__UPDN_MASK 0x0000FFFFL
15287#define GDS_PS2_CTXSW_CNT1__PTR_MASK 0xFFFF0000L
15288//GDS_PS2_CTXSW_CNT2
15289#define GDS_PS2_CTXSW_CNT2__UPDN__SHIFT 0x0
15290#define GDS_PS2_CTXSW_CNT2__PTR__SHIFT 0x10
15291#define GDS_PS2_CTXSW_CNT2__UPDN_MASK 0x0000FFFFL
15292#define GDS_PS2_CTXSW_CNT2__PTR_MASK 0xFFFF0000L
15293//GDS_PS2_CTXSW_CNT3
15294#define GDS_PS2_CTXSW_CNT3__UPDN__SHIFT 0x0
15295#define GDS_PS2_CTXSW_CNT3__PTR__SHIFT 0x10
15296#define GDS_PS2_CTXSW_CNT3__UPDN_MASK 0x0000FFFFL
15297#define GDS_PS2_CTXSW_CNT3__PTR_MASK 0xFFFF0000L
15298//GDS_PS3_CTXSW_CNT0
15299#define GDS_PS3_CTXSW_CNT0__UPDN__SHIFT 0x0
15300#define GDS_PS3_CTXSW_CNT0__PTR__SHIFT 0x10
15301#define GDS_PS3_CTXSW_CNT0__UPDN_MASK 0x0000FFFFL
15302#define GDS_PS3_CTXSW_CNT0__PTR_MASK 0xFFFF0000L
15303//GDS_PS3_CTXSW_CNT1
15304#define GDS_PS3_CTXSW_CNT1__UPDN__SHIFT 0x0
15305#define GDS_PS3_CTXSW_CNT1__PTR__SHIFT 0x10
15306#define GDS_PS3_CTXSW_CNT1__UPDN_MASK 0x0000FFFFL
15307#define GDS_PS3_CTXSW_CNT1__PTR_MASK 0xFFFF0000L
15308//GDS_PS3_CTXSW_CNT2
15309#define GDS_PS3_CTXSW_CNT2__UPDN__SHIFT 0x0
15310#define GDS_PS3_CTXSW_CNT2__PTR__SHIFT 0x10
15311#define GDS_PS3_CTXSW_CNT2__UPDN_MASK 0x0000FFFFL
15312#define GDS_PS3_CTXSW_CNT2__PTR_MASK 0xFFFF0000L
15313//GDS_PS3_CTXSW_CNT3
15314#define GDS_PS3_CTXSW_CNT3__UPDN__SHIFT 0x0
15315#define GDS_PS3_CTXSW_CNT3__PTR__SHIFT 0x10
15316#define GDS_PS3_CTXSW_CNT3__UPDN_MASK 0x0000FFFFL
15317#define GDS_PS3_CTXSW_CNT3__PTR_MASK 0xFFFF0000L
15318//GDS_PS4_CTXSW_CNT0
15319#define GDS_PS4_CTXSW_CNT0__UPDN__SHIFT 0x0
15320#define GDS_PS4_CTXSW_CNT0__PTR__SHIFT 0x10
15321#define GDS_PS4_CTXSW_CNT0__UPDN_MASK 0x0000FFFFL
15322#define GDS_PS4_CTXSW_CNT0__PTR_MASK 0xFFFF0000L
15323//GDS_PS4_CTXSW_CNT1
15324#define GDS_PS4_CTXSW_CNT1__UPDN__SHIFT 0x0
15325#define GDS_PS4_CTXSW_CNT1__PTR__SHIFT 0x10
15326#define GDS_PS4_CTXSW_CNT1__UPDN_MASK 0x0000FFFFL
15327#define GDS_PS4_CTXSW_CNT1__PTR_MASK 0xFFFF0000L
15328//GDS_PS4_CTXSW_CNT2
15329#define GDS_PS4_CTXSW_CNT2__UPDN__SHIFT 0x0
15330#define GDS_PS4_CTXSW_CNT2__PTR__SHIFT 0x10
15331#define GDS_PS4_CTXSW_CNT2__UPDN_MASK 0x0000FFFFL
15332#define GDS_PS4_CTXSW_CNT2__PTR_MASK 0xFFFF0000L
15333//GDS_PS4_CTXSW_CNT3
15334#define GDS_PS4_CTXSW_CNT3__UPDN__SHIFT 0x0
15335#define GDS_PS4_CTXSW_CNT3__PTR__SHIFT 0x10
15336#define GDS_PS4_CTXSW_CNT3__UPDN_MASK 0x0000FFFFL
15337#define GDS_PS4_CTXSW_CNT3__PTR_MASK 0xFFFF0000L
15338//GDS_PS5_CTXSW_CNT0
15339#define GDS_PS5_CTXSW_CNT0__UPDN__SHIFT 0x0
15340#define GDS_PS5_CTXSW_CNT0__PTR__SHIFT 0x10
15341#define GDS_PS5_CTXSW_CNT0__UPDN_MASK 0x0000FFFFL
15342#define GDS_PS5_CTXSW_CNT0__PTR_MASK 0xFFFF0000L
15343//GDS_PS5_CTXSW_CNT1
15344#define GDS_PS5_CTXSW_CNT1__UPDN__SHIFT 0x0
15345#define GDS_PS5_CTXSW_CNT1__PTR__SHIFT 0x10
15346#define GDS_PS5_CTXSW_CNT1__UPDN_MASK 0x0000FFFFL
15347#define GDS_PS5_CTXSW_CNT1__PTR_MASK 0xFFFF0000L
15348//GDS_PS5_CTXSW_CNT2
15349#define GDS_PS5_CTXSW_CNT2__UPDN__SHIFT 0x0
15350#define GDS_PS5_CTXSW_CNT2__PTR__SHIFT 0x10
15351#define GDS_PS5_CTXSW_CNT2__UPDN_MASK 0x0000FFFFL
15352#define GDS_PS5_CTXSW_CNT2__PTR_MASK 0xFFFF0000L
15353//GDS_PS5_CTXSW_CNT3
15354#define GDS_PS5_CTXSW_CNT3__UPDN__SHIFT 0x0
15355#define GDS_PS5_CTXSW_CNT3__PTR__SHIFT 0x10
15356#define GDS_PS5_CTXSW_CNT3__UPDN_MASK 0x0000FFFFL
15357#define GDS_PS5_CTXSW_CNT3__PTR_MASK 0xFFFF0000L
15358//GDS_PS6_CTXSW_CNT0
15359#define GDS_PS6_CTXSW_CNT0__UPDN__SHIFT 0x0
15360#define GDS_PS6_CTXSW_CNT0__PTR__SHIFT 0x10
15361#define GDS_PS6_CTXSW_CNT0__UPDN_MASK 0x0000FFFFL
15362#define GDS_PS6_CTXSW_CNT0__PTR_MASK 0xFFFF0000L
15363//GDS_PS6_CTXSW_CNT1
15364#define GDS_PS6_CTXSW_CNT1__UPDN__SHIFT 0x0
15365#define GDS_PS6_CTXSW_CNT1__PTR__SHIFT 0x10
15366#define GDS_PS6_CTXSW_CNT1__UPDN_MASK 0x0000FFFFL
15367#define GDS_PS6_CTXSW_CNT1__PTR_MASK 0xFFFF0000L
15368//GDS_PS6_CTXSW_CNT2
15369#define GDS_PS6_CTXSW_CNT2__UPDN__SHIFT 0x0
15370#define GDS_PS6_CTXSW_CNT2__PTR__SHIFT 0x10
15371#define GDS_PS6_CTXSW_CNT2__UPDN_MASK 0x0000FFFFL
15372#define GDS_PS6_CTXSW_CNT2__PTR_MASK 0xFFFF0000L
15373//GDS_PS6_CTXSW_CNT3
15374#define GDS_PS6_CTXSW_CNT3__UPDN__SHIFT 0x0
15375#define GDS_PS6_CTXSW_CNT3__PTR__SHIFT 0x10
15376#define GDS_PS6_CTXSW_CNT3__UPDN_MASK 0x0000FFFFL
15377#define GDS_PS6_CTXSW_CNT3__PTR_MASK 0xFFFF0000L
15378//GDS_PS7_CTXSW_CNT0
15379#define GDS_PS7_CTXSW_CNT0__UPDN__SHIFT 0x0
15380#define GDS_PS7_CTXSW_CNT0__PTR__SHIFT 0x10
15381#define GDS_PS7_CTXSW_CNT0__UPDN_MASK 0x0000FFFFL
15382#define GDS_PS7_CTXSW_CNT0__PTR_MASK 0xFFFF0000L
15383//GDS_PS7_CTXSW_CNT1
15384#define GDS_PS7_CTXSW_CNT1__UPDN__SHIFT 0x0
15385#define GDS_PS7_CTXSW_CNT1__PTR__SHIFT 0x10
15386#define GDS_PS7_CTXSW_CNT1__UPDN_MASK 0x0000FFFFL
15387#define GDS_PS7_CTXSW_CNT1__PTR_MASK 0xFFFF0000L
15388//GDS_PS7_CTXSW_CNT2
15389#define GDS_PS7_CTXSW_CNT2__UPDN__SHIFT 0x0
15390#define GDS_PS7_CTXSW_CNT2__PTR__SHIFT 0x10
15391#define GDS_PS7_CTXSW_CNT2__UPDN_MASK 0x0000FFFFL
15392#define GDS_PS7_CTXSW_CNT2__PTR_MASK 0xFFFF0000L
15393//GDS_PS7_CTXSW_CNT3
15394#define GDS_PS7_CTXSW_CNT3__UPDN__SHIFT 0x0
15395#define GDS_PS7_CTXSW_CNT3__PTR__SHIFT 0x10
15396#define GDS_PS7_CTXSW_CNT3__UPDN_MASK 0x0000FFFFL
15397#define GDS_PS7_CTXSW_CNT3__PTR_MASK 0xFFFF0000L
15398//GDS_GS_CTXSW_CNT0
15399#define GDS_GS_CTXSW_CNT0__UPDN__SHIFT 0x0
15400#define GDS_GS_CTXSW_CNT0__PTR__SHIFT 0x10
15401#define GDS_GS_CTXSW_CNT0__UPDN_MASK 0x0000FFFFL
15402#define GDS_GS_CTXSW_CNT0__PTR_MASK 0xFFFF0000L
15403//GDS_GS_CTXSW_CNT1
15404#define GDS_GS_CTXSW_CNT1__UPDN__SHIFT 0x0
15405#define GDS_GS_CTXSW_CNT1__PTR__SHIFT 0x10
15406#define GDS_GS_CTXSW_CNT1__UPDN_MASK 0x0000FFFFL
15407#define GDS_GS_CTXSW_CNT1__PTR_MASK 0xFFFF0000L
15408//GDS_GS_CTXSW_CNT2
15409#define GDS_GS_CTXSW_CNT2__UPDN__SHIFT 0x0
15410#define GDS_GS_CTXSW_CNT2__PTR__SHIFT 0x10
15411#define GDS_GS_CTXSW_CNT2__UPDN_MASK 0x0000FFFFL
15412#define GDS_GS_CTXSW_CNT2__PTR_MASK 0xFFFF0000L
15413//GDS_GS_CTXSW_CNT3
15414#define GDS_GS_CTXSW_CNT3__UPDN__SHIFT 0x0
15415#define GDS_GS_CTXSW_CNT3__PTR__SHIFT 0x10
15416#define GDS_GS_CTXSW_CNT3__UPDN_MASK 0x0000FFFFL
15417#define GDS_GS_CTXSW_CNT3__PTR_MASK 0xFFFF0000L
15418
15419
15420// addressBlock: gc_rasdec
15421//RAS_SIGNATURE_CONTROL
15422#define RAS_SIGNATURE_CONTROL__ENABLE__SHIFT 0x0
15423#define RAS_SIGNATURE_CONTROL__ENABLE_MASK 0x00000001L
15424//RAS_SIGNATURE_MASK
15425#define RAS_SIGNATURE_MASK__INPUT_BUS_MASK__SHIFT 0x0
15426#define RAS_SIGNATURE_MASK__INPUT_BUS_MASK_MASK 0xFFFFFFFFL
15427//RAS_SX_SIGNATURE0
15428#define RAS_SX_SIGNATURE0__SIGNATURE__SHIFT 0x0
15429#define RAS_SX_SIGNATURE0__SIGNATURE_MASK 0xFFFFFFFFL
15430//RAS_SX_SIGNATURE1
15431#define RAS_SX_SIGNATURE1__SIGNATURE__SHIFT 0x0
15432#define RAS_SX_SIGNATURE1__SIGNATURE_MASK 0xFFFFFFFFL
15433//RAS_SX_SIGNATURE2
15434#define RAS_SX_SIGNATURE2__SIGNATURE__SHIFT 0x0
15435#define RAS_SX_SIGNATURE2__SIGNATURE_MASK 0xFFFFFFFFL
15436//RAS_SX_SIGNATURE3
15437#define RAS_SX_SIGNATURE3__SIGNATURE__SHIFT 0x0
15438#define RAS_SX_SIGNATURE3__SIGNATURE_MASK 0xFFFFFFFFL
15439//RAS_DB_SIGNATURE0
15440#define RAS_DB_SIGNATURE0__SIGNATURE__SHIFT 0x0
15441#define RAS_DB_SIGNATURE0__SIGNATURE_MASK 0xFFFFFFFFL
15442//RAS_PA_SIGNATURE0
15443#define RAS_PA_SIGNATURE0__SIGNATURE__SHIFT 0x0
15444#define RAS_PA_SIGNATURE0__SIGNATURE_MASK 0xFFFFFFFFL
15445//RAS_VGT_SIGNATURE0
15446#define RAS_VGT_SIGNATURE0__SIGNATURE__SHIFT 0x0
15447#define RAS_VGT_SIGNATURE0__SIGNATURE_MASK 0xFFFFFFFFL
15448//RAS_SQ_SIGNATURE0
15449#define RAS_SQ_SIGNATURE0__SIGNATURE__SHIFT 0x0
15450#define RAS_SQ_SIGNATURE0__SIGNATURE_MASK 0xFFFFFFFFL
15451//RAS_SC_SIGNATURE0
15452#define RAS_SC_SIGNATURE0__SIGNATURE__SHIFT 0x0
15453#define RAS_SC_SIGNATURE0__SIGNATURE_MASK 0xFFFFFFFFL
15454//RAS_SC_SIGNATURE1
15455#define RAS_SC_SIGNATURE1__SIGNATURE__SHIFT 0x0
15456#define RAS_SC_SIGNATURE1__SIGNATURE_MASK 0xFFFFFFFFL
15457//RAS_SC_SIGNATURE2
15458#define RAS_SC_SIGNATURE2__SIGNATURE__SHIFT 0x0
15459#define RAS_SC_SIGNATURE2__SIGNATURE_MASK 0xFFFFFFFFL
15460//RAS_SC_SIGNATURE3
15461#define RAS_SC_SIGNATURE3__SIGNATURE__SHIFT 0x0
15462#define RAS_SC_SIGNATURE3__SIGNATURE_MASK 0xFFFFFFFFL
15463//RAS_SC_SIGNATURE4
15464#define RAS_SC_SIGNATURE4__SIGNATURE__SHIFT 0x0
15465#define RAS_SC_SIGNATURE4__SIGNATURE_MASK 0xFFFFFFFFL
15466//RAS_SC_SIGNATURE5
15467#define RAS_SC_SIGNATURE5__SIGNATURE__SHIFT 0x0
15468#define RAS_SC_SIGNATURE5__SIGNATURE_MASK 0xFFFFFFFFL
15469//RAS_SC_SIGNATURE6
15470#define RAS_SC_SIGNATURE6__SIGNATURE__SHIFT 0x0
15471#define RAS_SC_SIGNATURE6__SIGNATURE_MASK 0xFFFFFFFFL
15472//RAS_SC_SIGNATURE7
15473#define RAS_SC_SIGNATURE7__SIGNATURE__SHIFT 0x0
15474#define RAS_SC_SIGNATURE7__SIGNATURE_MASK 0xFFFFFFFFL
15475//RAS_IA_SIGNATURE0
15476#define RAS_IA_SIGNATURE0__SIGNATURE__SHIFT 0x0
15477#define RAS_IA_SIGNATURE0__SIGNATURE_MASK 0xFFFFFFFFL
15478//RAS_IA_SIGNATURE1
15479#define RAS_IA_SIGNATURE1__SIGNATURE__SHIFT 0x0
15480#define RAS_IA_SIGNATURE1__SIGNATURE_MASK 0xFFFFFFFFL
15481//RAS_SPI_SIGNATURE0
15482#define RAS_SPI_SIGNATURE0__SIGNATURE__SHIFT 0x0
15483#define RAS_SPI_SIGNATURE0__SIGNATURE_MASK 0xFFFFFFFFL
15484//RAS_SPI_SIGNATURE1
15485#define RAS_SPI_SIGNATURE1__SIGNATURE__SHIFT 0x0
15486#define RAS_SPI_SIGNATURE1__SIGNATURE_MASK 0xFFFFFFFFL
15487//RAS_TA_SIGNATURE0
15488#define RAS_TA_SIGNATURE0__SIGNATURE__SHIFT 0x0
15489#define RAS_TA_SIGNATURE0__SIGNATURE_MASK 0xFFFFFFFFL
15490//RAS_TD_SIGNATURE0
15491#define RAS_TD_SIGNATURE0__SIGNATURE__SHIFT 0x0
15492#define RAS_TD_SIGNATURE0__SIGNATURE_MASK 0xFFFFFFFFL
15493//RAS_CB_SIGNATURE0
15494#define RAS_CB_SIGNATURE0__SIGNATURE__SHIFT 0x0
15495#define RAS_CB_SIGNATURE0__SIGNATURE_MASK 0xFFFFFFFFL
15496//RAS_BCI_SIGNATURE0
15497#define RAS_BCI_SIGNATURE0__SIGNATURE__SHIFT 0x0
15498#define RAS_BCI_SIGNATURE0__SIGNATURE_MASK 0xFFFFFFFFL
15499//RAS_BCI_SIGNATURE1
15500#define RAS_BCI_SIGNATURE1__SIGNATURE__SHIFT 0x0
15501#define RAS_BCI_SIGNATURE1__SIGNATURE_MASK 0xFFFFFFFFL
15502//RAS_TA_SIGNATURE1
15503#define RAS_TA_SIGNATURE1__SIGNATURE__SHIFT 0x0
15504#define RAS_TA_SIGNATURE1__SIGNATURE_MASK 0xFFFFFFFFL
15505
15506
15507// addressBlock: gc_gfxdec0
15508//DB_RENDER_CONTROL
15509#define DB_RENDER_CONTROL__DEPTH_CLEAR_ENABLE__SHIFT 0x0
15510#define DB_RENDER_CONTROL__STENCIL_CLEAR_ENABLE__SHIFT 0x1
15511#define DB_RENDER_CONTROL__DEPTH_COPY__SHIFT 0x2
15512#define DB_RENDER_CONTROL__STENCIL_COPY__SHIFT 0x3
15513#define DB_RENDER_CONTROL__RESUMMARIZE_ENABLE__SHIFT 0x4
15514#define DB_RENDER_CONTROL__STENCIL_COMPRESS_DISABLE__SHIFT 0x5
15515#define DB_RENDER_CONTROL__DEPTH_COMPRESS_DISABLE__SHIFT 0x6
15516#define DB_RENDER_CONTROL__COPY_CENTROID__SHIFT 0x7
15517#define DB_RENDER_CONTROL__COPY_SAMPLE__SHIFT 0x8
15518#define DB_RENDER_CONTROL__DECOMPRESS_ENABLE__SHIFT 0xc
15519#define DB_RENDER_CONTROL__DEPTH_CLEAR_ENABLE_MASK 0x00000001L
15520#define DB_RENDER_CONTROL__STENCIL_CLEAR_ENABLE_MASK 0x00000002L
15521#define DB_RENDER_CONTROL__DEPTH_COPY_MASK 0x00000004L
15522#define DB_RENDER_CONTROL__STENCIL_COPY_MASK 0x00000008L
15523#define DB_RENDER_CONTROL__RESUMMARIZE_ENABLE_MASK 0x00000010L
15524#define DB_RENDER_CONTROL__STENCIL_COMPRESS_DISABLE_MASK 0x00000020L
15525#define DB_RENDER_CONTROL__DEPTH_COMPRESS_DISABLE_MASK 0x00000040L
15526#define DB_RENDER_CONTROL__COPY_CENTROID_MASK 0x00000080L
15527#define DB_RENDER_CONTROL__COPY_SAMPLE_MASK 0x00000F00L
15528#define DB_RENDER_CONTROL__DECOMPRESS_ENABLE_MASK 0x00001000L
15529//DB_COUNT_CONTROL
15530#define DB_COUNT_CONTROL__ZPASS_INCREMENT_DISABLE__SHIFT 0x0
15531#define DB_COUNT_CONTROL__PERFECT_ZPASS_COUNTS__SHIFT 0x1
15532#define DB_COUNT_CONTROL__SAMPLE_RATE__SHIFT 0x4
15533#define DB_COUNT_CONTROL__ZPASS_ENABLE__SHIFT 0x8
15534#define DB_COUNT_CONTROL__ZFAIL_ENABLE__SHIFT 0xc
15535#define DB_COUNT_CONTROL__SFAIL_ENABLE__SHIFT 0x10
15536#define DB_COUNT_CONTROL__DBFAIL_ENABLE__SHIFT 0x14
15537#define DB_COUNT_CONTROL__SLICE_EVEN_ENABLE__SHIFT 0x18
15538#define DB_COUNT_CONTROL__SLICE_ODD_ENABLE__SHIFT 0x1c
15539#define DB_COUNT_CONTROL__ZPASS_INCREMENT_DISABLE_MASK 0x00000001L
15540#define DB_COUNT_CONTROL__PERFECT_ZPASS_COUNTS_MASK 0x00000002L
15541#define DB_COUNT_CONTROL__SAMPLE_RATE_MASK 0x00000070L
15542#define DB_COUNT_CONTROL__ZPASS_ENABLE_MASK 0x00000F00L
15543#define DB_COUNT_CONTROL__ZFAIL_ENABLE_MASK 0x0000F000L
15544#define DB_COUNT_CONTROL__SFAIL_ENABLE_MASK 0x000F0000L
15545#define DB_COUNT_CONTROL__DBFAIL_ENABLE_MASK 0x00F00000L
15546#define DB_COUNT_CONTROL__SLICE_EVEN_ENABLE_MASK 0x0F000000L
15547#define DB_COUNT_CONTROL__SLICE_ODD_ENABLE_MASK 0xF0000000L
15548//DB_DEPTH_VIEW
15549#define DB_DEPTH_VIEW__SLICE_START__SHIFT 0x0
15550#define DB_DEPTH_VIEW__SLICE_MAX__SHIFT 0xd
15551#define DB_DEPTH_VIEW__Z_READ_ONLY__SHIFT 0x18
15552#define DB_DEPTH_VIEW__STENCIL_READ_ONLY__SHIFT 0x19
15553#define DB_DEPTH_VIEW__MIPID__SHIFT 0x1a
15554#define DB_DEPTH_VIEW__SLICE_START_MASK 0x000007FFL
15555#define DB_DEPTH_VIEW__SLICE_MAX_MASK 0x00FFE000L
15556#define DB_DEPTH_VIEW__Z_READ_ONLY_MASK 0x01000000L
15557#define DB_DEPTH_VIEW__STENCIL_READ_ONLY_MASK 0x02000000L
15558#define DB_DEPTH_VIEW__MIPID_MASK 0x3C000000L
15559//DB_RENDER_OVERRIDE
15560#define DB_RENDER_OVERRIDE__FORCE_HIZ_ENABLE__SHIFT 0x0
15561#define DB_RENDER_OVERRIDE__FORCE_HIS_ENABLE0__SHIFT 0x2
15562#define DB_RENDER_OVERRIDE__FORCE_HIS_ENABLE1__SHIFT 0x4
15563#define DB_RENDER_OVERRIDE__FORCE_SHADER_Z_ORDER__SHIFT 0x6
15564#define DB_RENDER_OVERRIDE__FAST_Z_DISABLE__SHIFT 0x7
15565#define DB_RENDER_OVERRIDE__FAST_STENCIL_DISABLE__SHIFT 0x8
15566#define DB_RENDER_OVERRIDE__NOOP_CULL_DISABLE__SHIFT 0x9
15567#define DB_RENDER_OVERRIDE__FORCE_COLOR_KILL__SHIFT 0xa
15568#define DB_RENDER_OVERRIDE__FORCE_Z_READ__SHIFT 0xb
15569#define DB_RENDER_OVERRIDE__FORCE_STENCIL_READ__SHIFT 0xc
15570#define DB_RENDER_OVERRIDE__FORCE_FULL_Z_RANGE__SHIFT 0xd
15571#define DB_RENDER_OVERRIDE__FORCE_QC_SMASK_CONFLICT__SHIFT 0xf
15572#define DB_RENDER_OVERRIDE__DISABLE_VIEWPORT_CLAMP__SHIFT 0x10
15573#define DB_RENDER_OVERRIDE__IGNORE_SC_ZRANGE__SHIFT 0x11
15574#define DB_RENDER_OVERRIDE__DISABLE_FULLY_COVERED__SHIFT 0x12
15575#define DB_RENDER_OVERRIDE__FORCE_Z_LIMIT_SUMM__SHIFT 0x13
15576#define DB_RENDER_OVERRIDE__MAX_TILES_IN_DTT__SHIFT 0x15
15577#define DB_RENDER_OVERRIDE__DISABLE_TILE_RATE_TILES__SHIFT 0x1a
15578#define DB_RENDER_OVERRIDE__FORCE_Z_DIRTY__SHIFT 0x1b
15579#define DB_RENDER_OVERRIDE__FORCE_STENCIL_DIRTY__SHIFT 0x1c
15580#define DB_RENDER_OVERRIDE__FORCE_Z_VALID__SHIFT 0x1d
15581#define DB_RENDER_OVERRIDE__FORCE_STENCIL_VALID__SHIFT 0x1e
15582#define DB_RENDER_OVERRIDE__PRESERVE_COMPRESSION__SHIFT 0x1f
15583#define DB_RENDER_OVERRIDE__FORCE_HIZ_ENABLE_MASK 0x00000003L
15584#define DB_RENDER_OVERRIDE__FORCE_HIS_ENABLE0_MASK 0x0000000CL
15585#define DB_RENDER_OVERRIDE__FORCE_HIS_ENABLE1_MASK 0x00000030L
15586#define DB_RENDER_OVERRIDE__FORCE_SHADER_Z_ORDER_MASK 0x00000040L
15587#define DB_RENDER_OVERRIDE__FAST_Z_DISABLE_MASK 0x00000080L
15588#define DB_RENDER_OVERRIDE__FAST_STENCIL_DISABLE_MASK 0x00000100L
15589#define DB_RENDER_OVERRIDE__NOOP_CULL_DISABLE_MASK 0x00000200L
15590#define DB_RENDER_OVERRIDE__FORCE_COLOR_KILL_MASK 0x00000400L
15591#define DB_RENDER_OVERRIDE__FORCE_Z_READ_MASK 0x00000800L
15592#define DB_RENDER_OVERRIDE__FORCE_STENCIL_READ_MASK 0x00001000L
15593#define DB_RENDER_OVERRIDE__FORCE_FULL_Z_RANGE_MASK 0x00006000L
15594#define DB_RENDER_OVERRIDE__FORCE_QC_SMASK_CONFLICT_MASK 0x00008000L
15595#define DB_RENDER_OVERRIDE__DISABLE_VIEWPORT_CLAMP_MASK 0x00010000L
15596#define DB_RENDER_OVERRIDE__IGNORE_SC_ZRANGE_MASK 0x00020000L
15597#define DB_RENDER_OVERRIDE__DISABLE_FULLY_COVERED_MASK 0x00040000L
15598#define DB_RENDER_OVERRIDE__FORCE_Z_LIMIT_SUMM_MASK 0x00180000L
15599#define DB_RENDER_OVERRIDE__MAX_TILES_IN_DTT_MASK 0x03E00000L
15600#define DB_RENDER_OVERRIDE__DISABLE_TILE_RATE_TILES_MASK 0x04000000L
15601#define DB_RENDER_OVERRIDE__FORCE_Z_DIRTY_MASK 0x08000000L
15602#define DB_RENDER_OVERRIDE__FORCE_STENCIL_DIRTY_MASK 0x10000000L
15603#define DB_RENDER_OVERRIDE__FORCE_Z_VALID_MASK 0x20000000L
15604#define DB_RENDER_OVERRIDE__FORCE_STENCIL_VALID_MASK 0x40000000L
15605#define DB_RENDER_OVERRIDE__PRESERVE_COMPRESSION_MASK 0x80000000L
15606//DB_RENDER_OVERRIDE2
15607#define DB_RENDER_OVERRIDE2__PARTIAL_SQUAD_LAUNCH_CONTROL__SHIFT 0x0
15608#define DB_RENDER_OVERRIDE2__PARTIAL_SQUAD_LAUNCH_COUNTDOWN__SHIFT 0x2
15609#define DB_RENDER_OVERRIDE2__DISABLE_ZMASK_EXPCLEAR_OPTIMIZATION__SHIFT 0x5
15610#define DB_RENDER_OVERRIDE2__DISABLE_SMEM_EXPCLEAR_OPTIMIZATION__SHIFT 0x6
15611#define DB_RENDER_OVERRIDE2__DISABLE_COLOR_ON_VALIDATION__SHIFT 0x7
15612#define DB_RENDER_OVERRIDE2__DECOMPRESS_Z_ON_FLUSH__SHIFT 0x8
15613#define DB_RENDER_OVERRIDE2__DISABLE_REG_SNOOP__SHIFT 0x9
15614#define DB_RENDER_OVERRIDE2__DEPTH_BOUNDS_HIER_DEPTH_DISABLE__SHIFT 0xa
15615#define DB_RENDER_OVERRIDE2__SEPARATE_HIZS_FUNC_ENABLE__SHIFT 0xb
15616#define DB_RENDER_OVERRIDE2__HIZ_ZFUNC__SHIFT 0xc
15617#define DB_RENDER_OVERRIDE2__HIS_SFUNC_FF__SHIFT 0xf
15618#define DB_RENDER_OVERRIDE2__HIS_SFUNC_BF__SHIFT 0x12
15619#define DB_RENDER_OVERRIDE2__PRESERVE_ZRANGE__SHIFT 0x15
15620#define DB_RENDER_OVERRIDE2__PRESERVE_SRESULTS__SHIFT 0x16
15621#define DB_RENDER_OVERRIDE2__DISABLE_FAST_PASS__SHIFT 0x17
15622#define DB_RENDER_OVERRIDE2__ALLOW_PARTIAL_RES_HIER_KILL__SHIFT 0x19
15623#define DB_RENDER_OVERRIDE2__PARTIAL_SQUAD_LAUNCH_CONTROL_MASK 0x00000003L
15624#define DB_RENDER_OVERRIDE2__PARTIAL_SQUAD_LAUNCH_COUNTDOWN_MASK 0x0000001CL
15625#define DB_RENDER_OVERRIDE2__DISABLE_ZMASK_EXPCLEAR_OPTIMIZATION_MASK 0x00000020L
15626#define DB_RENDER_OVERRIDE2__DISABLE_SMEM_EXPCLEAR_OPTIMIZATION_MASK 0x00000040L
15627#define DB_RENDER_OVERRIDE2__DISABLE_COLOR_ON_VALIDATION_MASK 0x00000080L
15628#define DB_RENDER_OVERRIDE2__DECOMPRESS_Z_ON_FLUSH_MASK 0x00000100L
15629#define DB_RENDER_OVERRIDE2__DISABLE_REG_SNOOP_MASK 0x00000200L
15630#define DB_RENDER_OVERRIDE2__DEPTH_BOUNDS_HIER_DEPTH_DISABLE_MASK 0x00000400L
15631#define DB_RENDER_OVERRIDE2__SEPARATE_HIZS_FUNC_ENABLE_MASK 0x00000800L
15632#define DB_RENDER_OVERRIDE2__HIZ_ZFUNC_MASK 0x00007000L
15633#define DB_RENDER_OVERRIDE2__HIS_SFUNC_FF_MASK 0x00038000L
15634#define DB_RENDER_OVERRIDE2__HIS_SFUNC_BF_MASK 0x001C0000L
15635#define DB_RENDER_OVERRIDE2__PRESERVE_ZRANGE_MASK 0x00200000L
15636#define DB_RENDER_OVERRIDE2__PRESERVE_SRESULTS_MASK 0x00400000L
15637#define DB_RENDER_OVERRIDE2__DISABLE_FAST_PASS_MASK 0x00800000L
15638#define DB_RENDER_OVERRIDE2__ALLOW_PARTIAL_RES_HIER_KILL_MASK 0x02000000L
15639//DB_HTILE_DATA_BASE
15640#define DB_HTILE_DATA_BASE__BASE_256B__SHIFT 0x0
15641#define DB_HTILE_DATA_BASE__BASE_256B_MASK 0xFFFFFFFFL
15642//DB_HTILE_DATA_BASE_HI
15643#define DB_HTILE_DATA_BASE_HI__BASE_HI__SHIFT 0x0
15644#define DB_HTILE_DATA_BASE_HI__BASE_HI_MASK 0x000000FFL
15645//DB_DEPTH_SIZE
15646#define DB_DEPTH_SIZE__X_MAX__SHIFT 0x0
15647#define DB_DEPTH_SIZE__Y_MAX__SHIFT 0x10
15648#define DB_DEPTH_SIZE__X_MAX_MASK 0x00003FFFL
15649#define DB_DEPTH_SIZE__Y_MAX_MASK 0x3FFF0000L
15650//DB_DEPTH_BOUNDS_MIN
15651#define DB_DEPTH_BOUNDS_MIN__MIN__SHIFT 0x0
15652#define DB_DEPTH_BOUNDS_MIN__MIN_MASK 0xFFFFFFFFL
15653//DB_DEPTH_BOUNDS_MAX
15654#define DB_DEPTH_BOUNDS_MAX__MAX__SHIFT 0x0
15655#define DB_DEPTH_BOUNDS_MAX__MAX_MASK 0xFFFFFFFFL
15656//DB_STENCIL_CLEAR
15657#define DB_STENCIL_CLEAR__CLEAR__SHIFT 0x0
15658#define DB_STENCIL_CLEAR__CLEAR_MASK 0x000000FFL
15659//DB_DEPTH_CLEAR
15660#define DB_DEPTH_CLEAR__DEPTH_CLEAR__SHIFT 0x0
15661#define DB_DEPTH_CLEAR__DEPTH_CLEAR_MASK 0xFFFFFFFFL
15662//PA_SC_SCREEN_SCISSOR_TL
15663#define PA_SC_SCREEN_SCISSOR_TL__TL_X__SHIFT 0x0
15664#define PA_SC_SCREEN_SCISSOR_TL__TL_Y__SHIFT 0x10
15665#define PA_SC_SCREEN_SCISSOR_TL__TL_X_MASK 0x0000FFFFL
15666#define PA_SC_SCREEN_SCISSOR_TL__TL_Y_MASK 0xFFFF0000L
15667//PA_SC_SCREEN_SCISSOR_BR
15668#define PA_SC_SCREEN_SCISSOR_BR__BR_X__SHIFT 0x0
15669#define PA_SC_SCREEN_SCISSOR_BR__BR_Y__SHIFT 0x10
15670#define PA_SC_SCREEN_SCISSOR_BR__BR_X_MASK 0x0000FFFFL
15671#define PA_SC_SCREEN_SCISSOR_BR__BR_Y_MASK 0xFFFF0000L
15672//DB_Z_INFO
15673#define DB_Z_INFO__FORMAT__SHIFT 0x0
15674#define DB_Z_INFO__NUM_SAMPLES__SHIFT 0x2
15675#define DB_Z_INFO__SW_MODE__SHIFT 0x4
15676#define DB_Z_INFO__PARTIALLY_RESIDENT__SHIFT 0xc
15677#define DB_Z_INFO__FAULT_BEHAVIOR__SHIFT 0xd
15678#define DB_Z_INFO__ITERATE_FLUSH__SHIFT 0xf
15679#define DB_Z_INFO__MAXMIP__SHIFT 0x10
15680#define DB_Z_INFO__DECOMPRESS_ON_N_ZPLANES__SHIFT 0x17
15681#define DB_Z_INFO__ALLOW_EXPCLEAR__SHIFT 0x1b
15682#define DB_Z_INFO__READ_SIZE__SHIFT 0x1c
15683#define DB_Z_INFO__TILE_SURFACE_ENABLE__SHIFT 0x1d
15684#define DB_Z_INFO__CLEAR_DISALLOWED__SHIFT 0x1e
15685#define DB_Z_INFO__ZRANGE_PRECISION__SHIFT 0x1f
15686#define DB_Z_INFO__FORMAT_MASK 0x00000003L
15687#define DB_Z_INFO__NUM_SAMPLES_MASK 0x0000000CL
15688#define DB_Z_INFO__SW_MODE_MASK 0x000001F0L
15689#define DB_Z_INFO__PARTIALLY_RESIDENT_MASK 0x00001000L
15690#define DB_Z_INFO__FAULT_BEHAVIOR_MASK 0x00006000L
15691#define DB_Z_INFO__ITERATE_FLUSH_MASK 0x00008000L
15692#define DB_Z_INFO__MAXMIP_MASK 0x000F0000L
15693#define DB_Z_INFO__DECOMPRESS_ON_N_ZPLANES_MASK 0x07800000L
15694#define DB_Z_INFO__ALLOW_EXPCLEAR_MASK 0x08000000L
15695#define DB_Z_INFO__READ_SIZE_MASK 0x10000000L
15696#define DB_Z_INFO__TILE_SURFACE_ENABLE_MASK 0x20000000L
15697#define DB_Z_INFO__CLEAR_DISALLOWED_MASK 0x40000000L
15698#define DB_Z_INFO__ZRANGE_PRECISION_MASK 0x80000000L
15699//DB_STENCIL_INFO
15700#define DB_STENCIL_INFO__FORMAT__SHIFT 0x0
15701#define DB_STENCIL_INFO__SW_MODE__SHIFT 0x4
15702#define DB_STENCIL_INFO__PARTIALLY_RESIDENT__SHIFT 0xc
15703#define DB_STENCIL_INFO__FAULT_BEHAVIOR__SHIFT 0xd
15704#define DB_STENCIL_INFO__ITERATE_FLUSH__SHIFT 0xf
15705#define DB_STENCIL_INFO__ALLOW_EXPCLEAR__SHIFT 0x1b
15706#define DB_STENCIL_INFO__TILE_STENCIL_DISABLE__SHIFT 0x1d
15707#define DB_STENCIL_INFO__CLEAR_DISALLOWED__SHIFT 0x1e
15708#define DB_STENCIL_INFO__FORMAT_MASK 0x00000001L
15709#define DB_STENCIL_INFO__SW_MODE_MASK 0x000001F0L
15710#define DB_STENCIL_INFO__PARTIALLY_RESIDENT_MASK 0x00001000L
15711#define DB_STENCIL_INFO__FAULT_BEHAVIOR_MASK 0x00006000L
15712#define DB_STENCIL_INFO__ITERATE_FLUSH_MASK 0x00008000L
15713#define DB_STENCIL_INFO__ALLOW_EXPCLEAR_MASK 0x08000000L
15714#define DB_STENCIL_INFO__TILE_STENCIL_DISABLE_MASK 0x20000000L
15715#define DB_STENCIL_INFO__CLEAR_DISALLOWED_MASK 0x40000000L
15716//DB_Z_READ_BASE
15717#define DB_Z_READ_BASE__BASE_256B__SHIFT 0x0
15718#define DB_Z_READ_BASE__BASE_256B_MASK 0xFFFFFFFFL
15719//DB_Z_READ_BASE_HI
15720#define DB_Z_READ_BASE_HI__BASE_HI__SHIFT 0x0
15721#define DB_Z_READ_BASE_HI__BASE_HI_MASK 0x000000FFL
15722//DB_STENCIL_READ_BASE
15723#define DB_STENCIL_READ_BASE__BASE_256B__SHIFT 0x0
15724#define DB_STENCIL_READ_BASE__BASE_256B_MASK 0xFFFFFFFFL
15725//DB_STENCIL_READ_BASE_HI
15726#define DB_STENCIL_READ_BASE_HI__BASE_HI__SHIFT 0x0
15727#define DB_STENCIL_READ_BASE_HI__BASE_HI_MASK 0x000000FFL
15728//DB_Z_WRITE_BASE
15729#define DB_Z_WRITE_BASE__BASE_256B__SHIFT 0x0
15730#define DB_Z_WRITE_BASE__BASE_256B_MASK 0xFFFFFFFFL
15731//DB_Z_WRITE_BASE_HI
15732#define DB_Z_WRITE_BASE_HI__BASE_HI__SHIFT 0x0
15733#define DB_Z_WRITE_BASE_HI__BASE_HI_MASK 0x000000FFL
15734//DB_STENCIL_WRITE_BASE
15735#define DB_STENCIL_WRITE_BASE__BASE_256B__SHIFT 0x0
15736#define DB_STENCIL_WRITE_BASE__BASE_256B_MASK 0xFFFFFFFFL
15737//DB_STENCIL_WRITE_BASE_HI
15738#define DB_STENCIL_WRITE_BASE_HI__BASE_HI__SHIFT 0x0
15739#define DB_STENCIL_WRITE_BASE_HI__BASE_HI_MASK 0x000000FFL
15740//DB_DFSM_CONTROL
15741#define DB_DFSM_CONTROL__PUNCHOUT_MODE__SHIFT 0x0
15742#define DB_DFSM_CONTROL__POPS_DRAIN_PS_ON_OVERLAP__SHIFT 0x2
15743#define DB_DFSM_CONTROL__DISALLOW_OVERFLOW__SHIFT 0x3
15744#define DB_DFSM_CONTROL__PUNCHOUT_MODE_MASK 0x00000003L
15745#define DB_DFSM_CONTROL__POPS_DRAIN_PS_ON_OVERLAP_MASK 0x00000004L
15746#define DB_DFSM_CONTROL__DISALLOW_OVERFLOW_MASK 0x00000008L
15747//DB_Z_INFO2
15748#define DB_Z_INFO2__EPITCH__SHIFT 0x0
15749#define DB_Z_INFO2__EPITCH_MASK 0x0000FFFFL
15750//DB_STENCIL_INFO2
15751#define DB_STENCIL_INFO2__EPITCH__SHIFT 0x0
15752#define DB_STENCIL_INFO2__EPITCH_MASK 0x0000FFFFL
15753//TA_BC_BASE_ADDR
15754#define TA_BC_BASE_ADDR__ADDRESS__SHIFT 0x0
15755#define TA_BC_BASE_ADDR__ADDRESS_MASK 0xFFFFFFFFL
15756//TA_BC_BASE_ADDR_HI
15757#define TA_BC_BASE_ADDR_HI__ADDRESS__SHIFT 0x0
15758#define TA_BC_BASE_ADDR_HI__ADDRESS_MASK 0x000000FFL
15759//COHER_DEST_BASE_HI_0
15760#define COHER_DEST_BASE_HI_0__DEST_BASE_HI_256B__SHIFT 0x0
15761#define COHER_DEST_BASE_HI_0__DEST_BASE_HI_256B_MASK 0x000000FFL
15762//COHER_DEST_BASE_HI_1
15763#define COHER_DEST_BASE_HI_1__DEST_BASE_HI_256B__SHIFT 0x0
15764#define COHER_DEST_BASE_HI_1__DEST_BASE_HI_256B_MASK 0x000000FFL
15765//COHER_DEST_BASE_HI_2
15766#define COHER_DEST_BASE_HI_2__DEST_BASE_HI_256B__SHIFT 0x0
15767#define COHER_DEST_BASE_HI_2__DEST_BASE_HI_256B_MASK 0x000000FFL
15768//COHER_DEST_BASE_HI_3
15769#define COHER_DEST_BASE_HI_3__DEST_BASE_HI_256B__SHIFT 0x0
15770#define COHER_DEST_BASE_HI_3__DEST_BASE_HI_256B_MASK 0x000000FFL
15771//COHER_DEST_BASE_2
15772#define COHER_DEST_BASE_2__DEST_BASE_256B__SHIFT 0x0
15773#define COHER_DEST_BASE_2__DEST_BASE_256B_MASK 0xFFFFFFFFL
15774//COHER_DEST_BASE_3
15775#define COHER_DEST_BASE_3__DEST_BASE_256B__SHIFT 0x0
15776#define COHER_DEST_BASE_3__DEST_BASE_256B_MASK 0xFFFFFFFFL
15777//PA_SC_WINDOW_OFFSET
15778#define PA_SC_WINDOW_OFFSET__WINDOW_X_OFFSET__SHIFT 0x0
15779#define PA_SC_WINDOW_OFFSET__WINDOW_Y_OFFSET__SHIFT 0x10
15780#define PA_SC_WINDOW_OFFSET__WINDOW_X_OFFSET_MASK 0x0000FFFFL
15781#define PA_SC_WINDOW_OFFSET__WINDOW_Y_OFFSET_MASK 0xFFFF0000L
15782//PA_SC_WINDOW_SCISSOR_TL
15783#define PA_SC_WINDOW_SCISSOR_TL__TL_X__SHIFT 0x0
15784#define PA_SC_WINDOW_SCISSOR_TL__TL_Y__SHIFT 0x10
15785#define PA_SC_WINDOW_SCISSOR_TL__WINDOW_OFFSET_DISABLE__SHIFT 0x1f
15786#define PA_SC_WINDOW_SCISSOR_TL__TL_X_MASK 0x00007FFFL
15787#define PA_SC_WINDOW_SCISSOR_TL__TL_Y_MASK 0x7FFF0000L
15788#define PA_SC_WINDOW_SCISSOR_TL__WINDOW_OFFSET_DISABLE_MASK 0x80000000L
15789//PA_SC_WINDOW_SCISSOR_BR
15790#define PA_SC_WINDOW_SCISSOR_BR__BR_X__SHIFT 0x0
15791#define PA_SC_WINDOW_SCISSOR_BR__BR_Y__SHIFT 0x10
15792#define PA_SC_WINDOW_SCISSOR_BR__BR_X_MASK 0x00007FFFL
15793#define PA_SC_WINDOW_SCISSOR_BR__BR_Y_MASK 0x7FFF0000L
15794//PA_SC_CLIPRECT_RULE
15795#define PA_SC_CLIPRECT_RULE__CLIP_RULE__SHIFT 0x0
15796#define PA_SC_CLIPRECT_RULE__CLIP_RULE_MASK 0x0000FFFFL
15797//PA_SC_CLIPRECT_0_TL
15798#define PA_SC_CLIPRECT_0_TL__TL_X__SHIFT 0x0
15799#define PA_SC_CLIPRECT_0_TL__TL_Y__SHIFT 0x10
15800#define PA_SC_CLIPRECT_0_TL__TL_X_MASK 0x00007FFFL
15801#define PA_SC_CLIPRECT_0_TL__TL_Y_MASK 0x7FFF0000L
15802//PA_SC_CLIPRECT_0_BR
15803#define PA_SC_CLIPRECT_0_BR__BR_X__SHIFT 0x0
15804#define PA_SC_CLIPRECT_0_BR__BR_Y__SHIFT 0x10
15805#define PA_SC_CLIPRECT_0_BR__BR_X_MASK 0x00007FFFL
15806#define PA_SC_CLIPRECT_0_BR__BR_Y_MASK 0x7FFF0000L
15807//PA_SC_CLIPRECT_1_TL
15808#define PA_SC_CLIPRECT_1_TL__TL_X__SHIFT 0x0
15809#define PA_SC_CLIPRECT_1_TL__TL_Y__SHIFT 0x10
15810#define PA_SC_CLIPRECT_1_TL__TL_X_MASK 0x00007FFFL
15811#define PA_SC_CLIPRECT_1_TL__TL_Y_MASK 0x7FFF0000L
15812//PA_SC_CLIPRECT_1_BR
15813#define PA_SC_CLIPRECT_1_BR__BR_X__SHIFT 0x0
15814#define PA_SC_CLIPRECT_1_BR__BR_Y__SHIFT 0x10
15815#define PA_SC_CLIPRECT_1_BR__BR_X_MASK 0x00007FFFL
15816#define PA_SC_CLIPRECT_1_BR__BR_Y_MASK 0x7FFF0000L
15817//PA_SC_CLIPRECT_2_TL
15818#define PA_SC_CLIPRECT_2_TL__TL_X__SHIFT 0x0
15819#define PA_SC_CLIPRECT_2_TL__TL_Y__SHIFT 0x10
15820#define PA_SC_CLIPRECT_2_TL__TL_X_MASK 0x00007FFFL
15821#define PA_SC_CLIPRECT_2_TL__TL_Y_MASK 0x7FFF0000L
15822//PA_SC_CLIPRECT_2_BR
15823#define PA_SC_CLIPRECT_2_BR__BR_X__SHIFT 0x0
15824#define PA_SC_CLIPRECT_2_BR__BR_Y__SHIFT 0x10
15825#define PA_SC_CLIPRECT_2_BR__BR_X_MASK 0x00007FFFL
15826#define PA_SC_CLIPRECT_2_BR__BR_Y_MASK 0x7FFF0000L
15827//PA_SC_CLIPRECT_3_TL
15828#define PA_SC_CLIPRECT_3_TL__TL_X__SHIFT 0x0
15829#define PA_SC_CLIPRECT_3_TL__TL_Y__SHIFT 0x10
15830#define PA_SC_CLIPRECT_3_TL__TL_X_MASK 0x00007FFFL
15831#define PA_SC_CLIPRECT_3_TL__TL_Y_MASK 0x7FFF0000L
15832//PA_SC_CLIPRECT_3_BR
15833#define PA_SC_CLIPRECT_3_BR__BR_X__SHIFT 0x0
15834#define PA_SC_CLIPRECT_3_BR__BR_Y__SHIFT 0x10
15835#define PA_SC_CLIPRECT_3_BR__BR_X_MASK 0x00007FFFL
15836#define PA_SC_CLIPRECT_3_BR__BR_Y_MASK 0x7FFF0000L
15837//PA_SC_EDGERULE
15838#define PA_SC_EDGERULE__ER_TRI__SHIFT 0x0
15839#define PA_SC_EDGERULE__ER_POINT__SHIFT 0x4
15840#define PA_SC_EDGERULE__ER_RECT__SHIFT 0x8
15841#define PA_SC_EDGERULE__ER_LINE_LR__SHIFT 0xc
15842#define PA_SC_EDGERULE__ER_LINE_RL__SHIFT 0x12
15843#define PA_SC_EDGERULE__ER_LINE_TB__SHIFT 0x18
15844#define PA_SC_EDGERULE__ER_LINE_BT__SHIFT 0x1c
15845#define PA_SC_EDGERULE__ER_TRI_MASK 0x0000000FL
15846#define PA_SC_EDGERULE__ER_POINT_MASK 0x000000F0L
15847#define PA_SC_EDGERULE__ER_RECT_MASK 0x00000F00L
15848#define PA_SC_EDGERULE__ER_LINE_LR_MASK 0x0003F000L
15849#define PA_SC_EDGERULE__ER_LINE_RL_MASK 0x00FC0000L
15850#define PA_SC_EDGERULE__ER_LINE_TB_MASK 0x0F000000L
15851#define PA_SC_EDGERULE__ER_LINE_BT_MASK 0xF0000000L
15852//PA_SU_HARDWARE_SCREEN_OFFSET
15853#define PA_SU_HARDWARE_SCREEN_OFFSET__HW_SCREEN_OFFSET_X__SHIFT 0x0
15854#define PA_SU_HARDWARE_SCREEN_OFFSET__HW_SCREEN_OFFSET_Y__SHIFT 0x10
15855#define PA_SU_HARDWARE_SCREEN_OFFSET__HW_SCREEN_OFFSET_X_MASK 0x000001FFL
15856#define PA_SU_HARDWARE_SCREEN_OFFSET__HW_SCREEN_OFFSET_Y_MASK 0x01FF0000L
15857//CB_TARGET_MASK
15858#define CB_TARGET_MASK__TARGET0_ENABLE__SHIFT 0x0
15859#define CB_TARGET_MASK__TARGET1_ENABLE__SHIFT 0x4
15860#define CB_TARGET_MASK__TARGET2_ENABLE__SHIFT 0x8
15861#define CB_TARGET_MASK__TARGET3_ENABLE__SHIFT 0xc
15862#define CB_TARGET_MASK__TARGET4_ENABLE__SHIFT 0x10
15863#define CB_TARGET_MASK__TARGET5_ENABLE__SHIFT 0x14
15864#define CB_TARGET_MASK__TARGET6_ENABLE__SHIFT 0x18
15865#define CB_TARGET_MASK__TARGET7_ENABLE__SHIFT 0x1c
15866#define CB_TARGET_MASK__TARGET0_ENABLE_MASK 0x0000000FL
15867#define CB_TARGET_MASK__TARGET1_ENABLE_MASK 0x000000F0L
15868#define CB_TARGET_MASK__TARGET2_ENABLE_MASK 0x00000F00L
15869#define CB_TARGET_MASK__TARGET3_ENABLE_MASK 0x0000F000L
15870#define CB_TARGET_MASK__TARGET4_ENABLE_MASK 0x000F0000L
15871#define CB_TARGET_MASK__TARGET5_ENABLE_MASK 0x00F00000L
15872#define CB_TARGET_MASK__TARGET6_ENABLE_MASK 0x0F000000L
15873#define CB_TARGET_MASK__TARGET7_ENABLE_MASK 0xF0000000L
15874//CB_SHADER_MASK
15875#define CB_SHADER_MASK__OUTPUT0_ENABLE__SHIFT 0x0
15876#define CB_SHADER_MASK__OUTPUT1_ENABLE__SHIFT 0x4
15877#define CB_SHADER_MASK__OUTPUT2_ENABLE__SHIFT 0x8
15878#define CB_SHADER_MASK__OUTPUT3_ENABLE__SHIFT 0xc
15879#define CB_SHADER_MASK__OUTPUT4_ENABLE__SHIFT 0x10
15880#define CB_SHADER_MASK__OUTPUT5_ENABLE__SHIFT 0x14
15881#define CB_SHADER_MASK__OUTPUT6_ENABLE__SHIFT 0x18
15882#define CB_SHADER_MASK__OUTPUT7_ENABLE__SHIFT 0x1c
15883#define CB_SHADER_MASK__OUTPUT0_ENABLE_MASK 0x0000000FL
15884#define CB_SHADER_MASK__OUTPUT1_ENABLE_MASK 0x000000F0L
15885#define CB_SHADER_MASK__OUTPUT2_ENABLE_MASK 0x00000F00L
15886#define CB_SHADER_MASK__OUTPUT3_ENABLE_MASK 0x0000F000L
15887#define CB_SHADER_MASK__OUTPUT4_ENABLE_MASK 0x000F0000L
15888#define CB_SHADER_MASK__OUTPUT5_ENABLE_MASK 0x00F00000L
15889#define CB_SHADER_MASK__OUTPUT6_ENABLE_MASK 0x0F000000L
15890#define CB_SHADER_MASK__OUTPUT7_ENABLE_MASK 0xF0000000L
15891//PA_SC_GENERIC_SCISSOR_TL
15892#define PA_SC_GENERIC_SCISSOR_TL__TL_X__SHIFT 0x0
15893#define PA_SC_GENERIC_SCISSOR_TL__TL_Y__SHIFT 0x10
15894#define PA_SC_GENERIC_SCISSOR_TL__WINDOW_OFFSET_DISABLE__SHIFT 0x1f
15895#define PA_SC_GENERIC_SCISSOR_TL__TL_X_MASK 0x00007FFFL
15896#define PA_SC_GENERIC_SCISSOR_TL__TL_Y_MASK 0x7FFF0000L
15897#define PA_SC_GENERIC_SCISSOR_TL__WINDOW_OFFSET_DISABLE_MASK 0x80000000L
15898//PA_SC_GENERIC_SCISSOR_BR
15899#define PA_SC_GENERIC_SCISSOR_BR__BR_X__SHIFT 0x0
15900#define PA_SC_GENERIC_SCISSOR_BR__BR_Y__SHIFT 0x10
15901#define PA_SC_GENERIC_SCISSOR_BR__BR_X_MASK 0x00007FFFL
15902#define PA_SC_GENERIC_SCISSOR_BR__BR_Y_MASK 0x7FFF0000L
15903//COHER_DEST_BASE_0
15904#define COHER_DEST_BASE_0__DEST_BASE_256B__SHIFT 0x0
15905#define COHER_DEST_BASE_0__DEST_BASE_256B_MASK 0xFFFFFFFFL
15906//COHER_DEST_BASE_1
15907#define COHER_DEST_BASE_1__DEST_BASE_256B__SHIFT 0x0
15908#define COHER_DEST_BASE_1__DEST_BASE_256B_MASK 0xFFFFFFFFL
15909//PA_SC_VPORT_SCISSOR_0_TL
15910#define PA_SC_VPORT_SCISSOR_0_TL__TL_X__SHIFT 0x0
15911#define PA_SC_VPORT_SCISSOR_0_TL__TL_Y__SHIFT 0x10
15912#define PA_SC_VPORT_SCISSOR_0_TL__WINDOW_OFFSET_DISABLE__SHIFT 0x1f
15913#define PA_SC_VPORT_SCISSOR_0_TL__TL_X_MASK 0x00007FFFL
15914#define PA_SC_VPORT_SCISSOR_0_TL__TL_Y_MASK 0x7FFF0000L
15915#define PA_SC_VPORT_SCISSOR_0_TL__WINDOW_OFFSET_DISABLE_MASK 0x80000000L
15916//PA_SC_VPORT_SCISSOR_0_BR
15917#define PA_SC_VPORT_SCISSOR_0_BR__BR_X__SHIFT 0x0
15918#define PA_SC_VPORT_SCISSOR_0_BR__BR_Y__SHIFT 0x10
15919#define PA_SC_VPORT_SCISSOR_0_BR__BR_X_MASK 0x00007FFFL
15920#define PA_SC_VPORT_SCISSOR_0_BR__BR_Y_MASK 0x7FFF0000L
15921//PA_SC_VPORT_SCISSOR_1_TL
15922#define PA_SC_VPORT_SCISSOR_1_TL__TL_X__SHIFT 0x0
15923#define PA_SC_VPORT_SCISSOR_1_TL__TL_Y__SHIFT 0x10
15924#define PA_SC_VPORT_SCISSOR_1_TL__WINDOW_OFFSET_DISABLE__SHIFT 0x1f
15925#define PA_SC_VPORT_SCISSOR_1_TL__TL_X_MASK 0x00007FFFL
15926#define PA_SC_VPORT_SCISSOR_1_TL__TL_Y_MASK 0x7FFF0000L
15927#define PA_SC_VPORT_SCISSOR_1_TL__WINDOW_OFFSET_DISABLE_MASK 0x80000000L
15928//PA_SC_VPORT_SCISSOR_1_BR
15929#define PA_SC_VPORT_SCISSOR_1_BR__BR_X__SHIFT 0x0
15930#define PA_SC_VPORT_SCISSOR_1_BR__BR_Y__SHIFT 0x10
15931#define PA_SC_VPORT_SCISSOR_1_BR__BR_X_MASK 0x00007FFFL
15932#define PA_SC_VPORT_SCISSOR_1_BR__BR_Y_MASK 0x7FFF0000L
15933//PA_SC_VPORT_SCISSOR_2_TL
15934#define PA_SC_VPORT_SCISSOR_2_TL__TL_X__SHIFT 0x0
15935#define PA_SC_VPORT_SCISSOR_2_TL__TL_Y__SHIFT 0x10
15936#define PA_SC_VPORT_SCISSOR_2_TL__WINDOW_OFFSET_DISABLE__SHIFT 0x1f
15937#define PA_SC_VPORT_SCISSOR_2_TL__TL_X_MASK 0x00007FFFL
15938#define PA_SC_VPORT_SCISSOR_2_TL__TL_Y_MASK 0x7FFF0000L
15939#define PA_SC_VPORT_SCISSOR_2_TL__WINDOW_OFFSET_DISABLE_MASK 0x80000000L
15940//PA_SC_VPORT_SCISSOR_2_BR
15941#define PA_SC_VPORT_SCISSOR_2_BR__BR_X__SHIFT 0x0
15942#define PA_SC_VPORT_SCISSOR_2_BR__BR_Y__SHIFT 0x10
15943#define PA_SC_VPORT_SCISSOR_2_BR__BR_X_MASK 0x00007FFFL
15944#define PA_SC_VPORT_SCISSOR_2_BR__BR_Y_MASK 0x7FFF0000L
15945//PA_SC_VPORT_SCISSOR_3_TL
15946#define PA_SC_VPORT_SCISSOR_3_TL__TL_X__SHIFT 0x0
15947#define PA_SC_VPORT_SCISSOR_3_TL__TL_Y__SHIFT 0x10
15948#define PA_SC_VPORT_SCISSOR_3_TL__WINDOW_OFFSET_DISABLE__SHIFT 0x1f
15949#define PA_SC_VPORT_SCISSOR_3_TL__TL_X_MASK 0x00007FFFL
15950#define PA_SC_VPORT_SCISSOR_3_TL__TL_Y_MASK 0x7FFF0000L
15951#define PA_SC_VPORT_SCISSOR_3_TL__WINDOW_OFFSET_DISABLE_MASK 0x80000000L
15952//PA_SC_VPORT_SCISSOR_3_BR
15953#define PA_SC_VPORT_SCISSOR_3_BR__BR_X__SHIFT 0x0
15954#define PA_SC_VPORT_SCISSOR_3_BR__BR_Y__SHIFT 0x10
15955#define PA_SC_VPORT_SCISSOR_3_BR__BR_X_MASK 0x00007FFFL
15956#define PA_SC_VPORT_SCISSOR_3_BR__BR_Y_MASK 0x7FFF0000L
15957//PA_SC_VPORT_SCISSOR_4_TL
15958#define PA_SC_VPORT_SCISSOR_4_TL__TL_X__SHIFT 0x0
15959#define PA_SC_VPORT_SCISSOR_4_TL__TL_Y__SHIFT 0x10
15960#define PA_SC_VPORT_SCISSOR_4_TL__WINDOW_OFFSET_DISABLE__SHIFT 0x1f
15961#define PA_SC_VPORT_SCISSOR_4_TL__TL_X_MASK 0x00007FFFL
15962#define PA_SC_VPORT_SCISSOR_4_TL__TL_Y_MASK 0x7FFF0000L
15963#define PA_SC_VPORT_SCISSOR_4_TL__WINDOW_OFFSET_DISABLE_MASK 0x80000000L
15964//PA_SC_VPORT_SCISSOR_4_BR
15965#define PA_SC_VPORT_SCISSOR_4_BR__BR_X__SHIFT 0x0
15966#define PA_SC_VPORT_SCISSOR_4_BR__BR_Y__SHIFT 0x10
15967#define PA_SC_VPORT_SCISSOR_4_BR__BR_X_MASK 0x00007FFFL
15968#define PA_SC_VPORT_SCISSOR_4_BR__BR_Y_MASK 0x7FFF0000L
15969//PA_SC_VPORT_SCISSOR_5_TL
15970#define PA_SC_VPORT_SCISSOR_5_TL__TL_X__SHIFT 0x0
15971#define PA_SC_VPORT_SCISSOR_5_TL__TL_Y__SHIFT 0x10
15972#define PA_SC_VPORT_SCISSOR_5_TL__WINDOW_OFFSET_DISABLE__SHIFT 0x1f
15973#define PA_SC_VPORT_SCISSOR_5_TL__TL_X_MASK 0x00007FFFL
15974#define PA_SC_VPORT_SCISSOR_5_TL__TL_Y_MASK 0x7FFF0000L
15975#define PA_SC_VPORT_SCISSOR_5_TL__WINDOW_OFFSET_DISABLE_MASK 0x80000000L
15976//PA_SC_VPORT_SCISSOR_5_BR
15977#define PA_SC_VPORT_SCISSOR_5_BR__BR_X__SHIFT 0x0
15978#define PA_SC_VPORT_SCISSOR_5_BR__BR_Y__SHIFT 0x10
15979#define PA_SC_VPORT_SCISSOR_5_BR__BR_X_MASK 0x00007FFFL
15980#define PA_SC_VPORT_SCISSOR_5_BR__BR_Y_MASK 0x7FFF0000L
15981//PA_SC_VPORT_SCISSOR_6_TL
15982#define PA_SC_VPORT_SCISSOR_6_TL__TL_X__SHIFT 0x0
15983#define PA_SC_VPORT_SCISSOR_6_TL__TL_Y__SHIFT 0x10
15984#define PA_SC_VPORT_SCISSOR_6_TL__WINDOW_OFFSET_DISABLE__SHIFT 0x1f
15985#define PA_SC_VPORT_SCISSOR_6_TL__TL_X_MASK 0x00007FFFL
15986#define PA_SC_VPORT_SCISSOR_6_TL__TL_Y_MASK 0x7FFF0000L
15987#define PA_SC_VPORT_SCISSOR_6_TL__WINDOW_OFFSET_DISABLE_MASK 0x80000000L
15988//PA_SC_VPORT_SCISSOR_6_BR
15989#define PA_SC_VPORT_SCISSOR_6_BR__BR_X__SHIFT 0x0
15990#define PA_SC_VPORT_SCISSOR_6_BR__BR_Y__SHIFT 0x10
15991#define PA_SC_VPORT_SCISSOR_6_BR__BR_X_MASK 0x00007FFFL
15992#define PA_SC_VPORT_SCISSOR_6_BR__BR_Y_MASK 0x7FFF0000L
15993//PA_SC_VPORT_SCISSOR_7_TL
15994#define PA_SC_VPORT_SCISSOR_7_TL__TL_X__SHIFT 0x0
15995#define PA_SC_VPORT_SCISSOR_7_TL__TL_Y__SHIFT 0x10
15996#define PA_SC_VPORT_SCISSOR_7_TL__WINDOW_OFFSET_DISABLE__SHIFT 0x1f
15997#define PA_SC_VPORT_SCISSOR_7_TL__TL_X_MASK 0x00007FFFL
15998#define PA_SC_VPORT_SCISSOR_7_TL__TL_Y_MASK 0x7FFF0000L
15999#define PA_SC_VPORT_SCISSOR_7_TL__WINDOW_OFFSET_DISABLE_MASK 0x80000000L
16000//PA_SC_VPORT_SCISSOR_7_BR
16001#define PA_SC_VPORT_SCISSOR_7_BR__BR_X__SHIFT 0x0
16002#define PA_SC_VPORT_SCISSOR_7_BR__BR_Y__SHIFT 0x10
16003#define PA_SC_VPORT_SCISSOR_7_BR__BR_X_MASK 0x00007FFFL
16004#define PA_SC_VPORT_SCISSOR_7_BR__BR_Y_MASK 0x7FFF0000L
16005//PA_SC_VPORT_SCISSOR_8_TL
16006#define PA_SC_VPORT_SCISSOR_8_TL__TL_X__SHIFT 0x0
16007#define PA_SC_VPORT_SCISSOR_8_TL__TL_Y__SHIFT 0x10
16008#define PA_SC_VPORT_SCISSOR_8_TL__WINDOW_OFFSET_DISABLE__SHIFT 0x1f
16009#define PA_SC_VPORT_SCISSOR_8_TL__TL_X_MASK 0x00007FFFL
16010#define PA_SC_VPORT_SCISSOR_8_TL__TL_Y_MASK 0x7FFF0000L
16011#define PA_SC_VPORT_SCISSOR_8_TL__WINDOW_OFFSET_DISABLE_MASK 0x80000000L
16012//PA_SC_VPORT_SCISSOR_8_BR
16013#define PA_SC_VPORT_SCISSOR_8_BR__BR_X__SHIFT 0x0
16014#define PA_SC_VPORT_SCISSOR_8_BR__BR_Y__SHIFT 0x10
16015#define PA_SC_VPORT_SCISSOR_8_BR__BR_X_MASK 0x00007FFFL
16016#define PA_SC_VPORT_SCISSOR_8_BR__BR_Y_MASK 0x7FFF0000L
16017//PA_SC_VPORT_SCISSOR_9_TL
16018#define PA_SC_VPORT_SCISSOR_9_TL__TL_X__SHIFT 0x0
16019#define PA_SC_VPORT_SCISSOR_9_TL__TL_Y__SHIFT 0x10
16020#define PA_SC_VPORT_SCISSOR_9_TL__WINDOW_OFFSET_DISABLE__SHIFT 0x1f
16021#define PA_SC_VPORT_SCISSOR_9_TL__TL_X_MASK 0x00007FFFL
16022#define PA_SC_VPORT_SCISSOR_9_TL__TL_Y_MASK 0x7FFF0000L
16023#define PA_SC_VPORT_SCISSOR_9_TL__WINDOW_OFFSET_DISABLE_MASK 0x80000000L
16024//PA_SC_VPORT_SCISSOR_9_BR
16025#define PA_SC_VPORT_SCISSOR_9_BR__BR_X__SHIFT 0x0
16026#define PA_SC_VPORT_SCISSOR_9_BR__BR_Y__SHIFT 0x10
16027#define PA_SC_VPORT_SCISSOR_9_BR__BR_X_MASK 0x00007FFFL
16028#define PA_SC_VPORT_SCISSOR_9_BR__BR_Y_MASK 0x7FFF0000L
16029//PA_SC_VPORT_SCISSOR_10_TL
16030#define PA_SC_VPORT_SCISSOR_10_TL__TL_X__SHIFT 0x0
16031#define PA_SC_VPORT_SCISSOR_10_TL__TL_Y__SHIFT 0x10
16032#define PA_SC_VPORT_SCISSOR_10_TL__WINDOW_OFFSET_DISABLE__SHIFT 0x1f
16033#define PA_SC_VPORT_SCISSOR_10_TL__TL_X_MASK 0x00007FFFL
16034#define PA_SC_VPORT_SCISSOR_10_TL__TL_Y_MASK 0x7FFF0000L
16035#define PA_SC_VPORT_SCISSOR_10_TL__WINDOW_OFFSET_DISABLE_MASK 0x80000000L
16036//PA_SC_VPORT_SCISSOR_10_BR
16037#define PA_SC_VPORT_SCISSOR_10_BR__BR_X__SHIFT 0x0
16038#define PA_SC_VPORT_SCISSOR_10_BR__BR_Y__SHIFT 0x10
16039#define PA_SC_VPORT_SCISSOR_10_BR__BR_X_MASK 0x00007FFFL
16040#define PA_SC_VPORT_SCISSOR_10_BR__BR_Y_MASK 0x7FFF0000L
16041//PA_SC_VPORT_SCISSOR_11_TL
16042#define PA_SC_VPORT_SCISSOR_11_TL__TL_X__SHIFT 0x0
16043#define PA_SC_VPORT_SCISSOR_11_TL__TL_Y__SHIFT 0x10
16044#define PA_SC_VPORT_SCISSOR_11_TL__WINDOW_OFFSET_DISABLE__SHIFT 0x1f
16045#define PA_SC_VPORT_SCISSOR_11_TL__TL_X_MASK 0x00007FFFL
16046#define PA_SC_VPORT_SCISSOR_11_TL__TL_Y_MASK 0x7FFF0000L
16047#define PA_SC_VPORT_SCISSOR_11_TL__WINDOW_OFFSET_DISABLE_MASK 0x80000000L
16048//PA_SC_VPORT_SCISSOR_11_BR
16049#define PA_SC_VPORT_SCISSOR_11_BR__BR_X__SHIFT 0x0
16050#define PA_SC_VPORT_SCISSOR_11_BR__BR_Y__SHIFT 0x10
16051#define PA_SC_VPORT_SCISSOR_11_BR__BR_X_MASK 0x00007FFFL
16052#define PA_SC_VPORT_SCISSOR_11_BR__BR_Y_MASK 0x7FFF0000L
16053//PA_SC_VPORT_SCISSOR_12_TL
16054#define PA_SC_VPORT_SCISSOR_12_TL__TL_X__SHIFT 0x0
16055#define PA_SC_VPORT_SCISSOR_12_TL__TL_Y__SHIFT 0x10
16056#define PA_SC_VPORT_SCISSOR_12_TL__WINDOW_OFFSET_DISABLE__SHIFT 0x1f
16057#define PA_SC_VPORT_SCISSOR_12_TL__TL_X_MASK 0x00007FFFL
16058#define PA_SC_VPORT_SCISSOR_12_TL__TL_Y_MASK 0x7FFF0000L
16059#define PA_SC_VPORT_SCISSOR_12_TL__WINDOW_OFFSET_DISABLE_MASK 0x80000000L
16060//PA_SC_VPORT_SCISSOR_12_BR
16061#define PA_SC_VPORT_SCISSOR_12_BR__BR_X__SHIFT 0x0
16062#define PA_SC_VPORT_SCISSOR_12_BR__BR_Y__SHIFT 0x10
16063#define PA_SC_VPORT_SCISSOR_12_BR__BR_X_MASK 0x00007FFFL
16064#define PA_SC_VPORT_SCISSOR_12_BR__BR_Y_MASK 0x7FFF0000L
16065//PA_SC_VPORT_SCISSOR_13_TL
16066#define PA_SC_VPORT_SCISSOR_13_TL__TL_X__SHIFT 0x0
16067#define PA_SC_VPORT_SCISSOR_13_TL__TL_Y__SHIFT 0x10
16068#define PA_SC_VPORT_SCISSOR_13_TL__WINDOW_OFFSET_DISABLE__SHIFT 0x1f
16069#define PA_SC_VPORT_SCISSOR_13_TL__TL_X_MASK 0x00007FFFL
16070#define PA_SC_VPORT_SCISSOR_13_TL__TL_Y_MASK 0x7FFF0000L
16071#define PA_SC_VPORT_SCISSOR_13_TL__WINDOW_OFFSET_DISABLE_MASK 0x80000000L
16072//PA_SC_VPORT_SCISSOR_13_BR
16073#define PA_SC_VPORT_SCISSOR_13_BR__BR_X__SHIFT 0x0
16074#define PA_SC_VPORT_SCISSOR_13_BR__BR_Y__SHIFT 0x10
16075#define PA_SC_VPORT_SCISSOR_13_BR__BR_X_MASK 0x00007FFFL
16076#define PA_SC_VPORT_SCISSOR_13_BR__BR_Y_MASK 0x7FFF0000L
16077//PA_SC_VPORT_SCISSOR_14_TL
16078#define PA_SC_VPORT_SCISSOR_14_TL__TL_X__SHIFT 0x0
16079#define PA_SC_VPORT_SCISSOR_14_TL__TL_Y__SHIFT 0x10
16080#define PA_SC_VPORT_SCISSOR_14_TL__WINDOW_OFFSET_DISABLE__SHIFT 0x1f
16081#define PA_SC_VPORT_SCISSOR_14_TL__TL_X_MASK 0x00007FFFL
16082#define PA_SC_VPORT_SCISSOR_14_TL__TL_Y_MASK 0x7FFF0000L
16083#define PA_SC_VPORT_SCISSOR_14_TL__WINDOW_OFFSET_DISABLE_MASK 0x80000000L
16084//PA_SC_VPORT_SCISSOR_14_BR
16085#define PA_SC_VPORT_SCISSOR_14_BR__BR_X__SHIFT 0x0
16086#define PA_SC_VPORT_SCISSOR_14_BR__BR_Y__SHIFT 0x10
16087#define PA_SC_VPORT_SCISSOR_14_BR__BR_X_MASK 0x00007FFFL
16088#define PA_SC_VPORT_SCISSOR_14_BR__BR_Y_MASK 0x7FFF0000L
16089//PA_SC_VPORT_SCISSOR_15_TL
16090#define PA_SC_VPORT_SCISSOR_15_TL__TL_X__SHIFT 0x0
16091#define PA_SC_VPORT_SCISSOR_15_TL__TL_Y__SHIFT 0x10
16092#define PA_SC_VPORT_SCISSOR_15_TL__WINDOW_OFFSET_DISABLE__SHIFT 0x1f
16093#define PA_SC_VPORT_SCISSOR_15_TL__TL_X_MASK 0x00007FFFL
16094#define PA_SC_VPORT_SCISSOR_15_TL__TL_Y_MASK 0x7FFF0000L
16095#define PA_SC_VPORT_SCISSOR_15_TL__WINDOW_OFFSET_DISABLE_MASK 0x80000000L
16096//PA_SC_VPORT_SCISSOR_15_BR
16097#define PA_SC_VPORT_SCISSOR_15_BR__BR_X__SHIFT 0x0
16098#define PA_SC_VPORT_SCISSOR_15_BR__BR_Y__SHIFT 0x10
16099#define PA_SC_VPORT_SCISSOR_15_BR__BR_X_MASK 0x00007FFFL
16100#define PA_SC_VPORT_SCISSOR_15_BR__BR_Y_MASK 0x7FFF0000L
16101//PA_SC_VPORT_ZMIN_0
16102#define PA_SC_VPORT_ZMIN_0__VPORT_ZMIN__SHIFT 0x0
16103#define PA_SC_VPORT_ZMIN_0__VPORT_ZMIN_MASK 0xFFFFFFFFL
16104//PA_SC_VPORT_ZMAX_0
16105#define PA_SC_VPORT_ZMAX_0__VPORT_ZMAX__SHIFT 0x0
16106#define PA_SC_VPORT_ZMAX_0__VPORT_ZMAX_MASK 0xFFFFFFFFL
16107//PA_SC_VPORT_ZMIN_1
16108#define PA_SC_VPORT_ZMIN_1__VPORT_ZMIN__SHIFT 0x0
16109#define PA_SC_VPORT_ZMIN_1__VPORT_ZMIN_MASK 0xFFFFFFFFL
16110//PA_SC_VPORT_ZMAX_1
16111#define PA_SC_VPORT_ZMAX_1__VPORT_ZMAX__SHIFT 0x0
16112#define PA_SC_VPORT_ZMAX_1__VPORT_ZMAX_MASK 0xFFFFFFFFL
16113//PA_SC_VPORT_ZMIN_2
16114#define PA_SC_VPORT_ZMIN_2__VPORT_ZMIN__SHIFT 0x0
16115#define PA_SC_VPORT_ZMIN_2__VPORT_ZMIN_MASK 0xFFFFFFFFL
16116//PA_SC_VPORT_ZMAX_2
16117#define PA_SC_VPORT_ZMAX_2__VPORT_ZMAX__SHIFT 0x0
16118#define PA_SC_VPORT_ZMAX_2__VPORT_ZMAX_MASK 0xFFFFFFFFL
16119//PA_SC_VPORT_ZMIN_3
16120#define PA_SC_VPORT_ZMIN_3__VPORT_ZMIN__SHIFT 0x0
16121#define PA_SC_VPORT_ZMIN_3__VPORT_ZMIN_MASK 0xFFFFFFFFL
16122//PA_SC_VPORT_ZMAX_3
16123#define PA_SC_VPORT_ZMAX_3__VPORT_ZMAX__SHIFT 0x0
16124#define PA_SC_VPORT_ZMAX_3__VPORT_ZMAX_MASK 0xFFFFFFFFL
16125//PA_SC_VPORT_ZMIN_4
16126#define PA_SC_VPORT_ZMIN_4__VPORT_ZMIN__SHIFT 0x0
16127#define PA_SC_VPORT_ZMIN_4__VPORT_ZMIN_MASK 0xFFFFFFFFL
16128//PA_SC_VPORT_ZMAX_4
16129#define PA_SC_VPORT_ZMAX_4__VPORT_ZMAX__SHIFT 0x0
16130#define PA_SC_VPORT_ZMAX_4__VPORT_ZMAX_MASK 0xFFFFFFFFL
16131//PA_SC_VPORT_ZMIN_5
16132#define PA_SC_VPORT_ZMIN_5__VPORT_ZMIN__SHIFT 0x0
16133#define PA_SC_VPORT_ZMIN_5__VPORT_ZMIN_MASK 0xFFFFFFFFL
16134//PA_SC_VPORT_ZMAX_5
16135#define PA_SC_VPORT_ZMAX_5__VPORT_ZMAX__SHIFT 0x0
16136#define PA_SC_VPORT_ZMAX_5__VPORT_ZMAX_MASK 0xFFFFFFFFL
16137//PA_SC_VPORT_ZMIN_6
16138#define PA_SC_VPORT_ZMIN_6__VPORT_ZMIN__SHIFT 0x0
16139#define PA_SC_VPORT_ZMIN_6__VPORT_ZMIN_MASK 0xFFFFFFFFL
16140//PA_SC_VPORT_ZMAX_6
16141#define PA_SC_VPORT_ZMAX_6__VPORT_ZMAX__SHIFT 0x0
16142#define PA_SC_VPORT_ZMAX_6__VPORT_ZMAX_MASK 0xFFFFFFFFL
16143//PA_SC_VPORT_ZMIN_7
16144#define PA_SC_VPORT_ZMIN_7__VPORT_ZMIN__SHIFT 0x0
16145#define PA_SC_VPORT_ZMIN_7__VPORT_ZMIN_MASK 0xFFFFFFFFL
16146//PA_SC_VPORT_ZMAX_7
16147#define PA_SC_VPORT_ZMAX_7__VPORT_ZMAX__SHIFT 0x0
16148#define PA_SC_VPORT_ZMAX_7__VPORT_ZMAX_MASK 0xFFFFFFFFL
16149//PA_SC_VPORT_ZMIN_8
16150#define PA_SC_VPORT_ZMIN_8__VPORT_ZMIN__SHIFT 0x0
16151#define PA_SC_VPORT_ZMIN_8__VPORT_ZMIN_MASK 0xFFFFFFFFL
16152//PA_SC_VPORT_ZMAX_8
16153#define PA_SC_VPORT_ZMAX_8__VPORT_ZMAX__SHIFT 0x0
16154#define PA_SC_VPORT_ZMAX_8__VPORT_ZMAX_MASK 0xFFFFFFFFL
16155//PA_SC_VPORT_ZMIN_9
16156#define PA_SC_VPORT_ZMIN_9__VPORT_ZMIN__SHIFT 0x0
16157#define PA_SC_VPORT_ZMIN_9__VPORT_ZMIN_MASK 0xFFFFFFFFL
16158//PA_SC_VPORT_ZMAX_9
16159#define PA_SC_VPORT_ZMAX_9__VPORT_ZMAX__SHIFT 0x0
16160#define PA_SC_VPORT_ZMAX_9__VPORT_ZMAX_MASK 0xFFFFFFFFL
16161//PA_SC_VPORT_ZMIN_10
16162#define PA_SC_VPORT_ZMIN_10__VPORT_ZMIN__SHIFT 0x0
16163#define PA_SC_VPORT_ZMIN_10__VPORT_ZMIN_MASK 0xFFFFFFFFL
16164//PA_SC_VPORT_ZMAX_10
16165#define PA_SC_VPORT_ZMAX_10__VPORT_ZMAX__SHIFT 0x0
16166#define PA_SC_VPORT_ZMAX_10__VPORT_ZMAX_MASK 0xFFFFFFFFL
16167//PA_SC_VPORT_ZMIN_11
16168#define PA_SC_VPORT_ZMIN_11__VPORT_ZMIN__SHIFT 0x0
16169#define PA_SC_VPORT_ZMIN_11__VPORT_ZMIN_MASK 0xFFFFFFFFL
16170//PA_SC_VPORT_ZMAX_11
16171#define PA_SC_VPORT_ZMAX_11__VPORT_ZMAX__SHIFT 0x0
16172#define PA_SC_VPORT_ZMAX_11__VPORT_ZMAX_MASK 0xFFFFFFFFL
16173//PA_SC_VPORT_ZMIN_12
16174#define PA_SC_VPORT_ZMIN_12__VPORT_ZMIN__SHIFT 0x0
16175#define PA_SC_VPORT_ZMIN_12__VPORT_ZMIN_MASK 0xFFFFFFFFL
16176//PA_SC_VPORT_ZMAX_12
16177#define PA_SC_VPORT_ZMAX_12__VPORT_ZMAX__SHIFT 0x0
16178#define PA_SC_VPORT_ZMAX_12__VPORT_ZMAX_MASK 0xFFFFFFFFL
16179//PA_SC_VPORT_ZMIN_13
16180#define PA_SC_VPORT_ZMIN_13__VPORT_ZMIN__SHIFT 0x0
16181#define PA_SC_VPORT_ZMIN_13__VPORT_ZMIN_MASK 0xFFFFFFFFL
16182//PA_SC_VPORT_ZMAX_13
16183#define PA_SC_VPORT_ZMAX_13__VPORT_ZMAX__SHIFT 0x0
16184#define PA_SC_VPORT_ZMAX_13__VPORT_ZMAX_MASK 0xFFFFFFFFL
16185//PA_SC_VPORT_ZMIN_14
16186#define PA_SC_VPORT_ZMIN_14__VPORT_ZMIN__SHIFT 0x0
16187#define PA_SC_VPORT_ZMIN_14__VPORT_ZMIN_MASK 0xFFFFFFFFL
16188//PA_SC_VPORT_ZMAX_14
16189#define PA_SC_VPORT_ZMAX_14__VPORT_ZMAX__SHIFT 0x0
16190#define PA_SC_VPORT_ZMAX_14__VPORT_ZMAX_MASK 0xFFFFFFFFL
16191//PA_SC_VPORT_ZMIN_15
16192#define PA_SC_VPORT_ZMIN_15__VPORT_ZMIN__SHIFT 0x0
16193#define PA_SC_VPORT_ZMIN_15__VPORT_ZMIN_MASK 0xFFFFFFFFL
16194//PA_SC_VPORT_ZMAX_15
16195#define PA_SC_VPORT_ZMAX_15__VPORT_ZMAX__SHIFT 0x0
16196#define PA_SC_VPORT_ZMAX_15__VPORT_ZMAX_MASK 0xFFFFFFFFL
16197//PA_SC_RASTER_CONFIG
16198#define PA_SC_RASTER_CONFIG__RB_MAP_PKR0__SHIFT 0x0
16199#define PA_SC_RASTER_CONFIG__RB_MAP_PKR1__SHIFT 0x2
16200#define PA_SC_RASTER_CONFIG__RB_XSEL2__SHIFT 0x4
16201#define PA_SC_RASTER_CONFIG__RB_XSEL__SHIFT 0x6
16202#define PA_SC_RASTER_CONFIG__RB_YSEL__SHIFT 0x7
16203#define PA_SC_RASTER_CONFIG__PKR_MAP__SHIFT 0x8
16204#define PA_SC_RASTER_CONFIG__PKR_XSEL__SHIFT 0xa
16205#define PA_SC_RASTER_CONFIG__PKR_YSEL__SHIFT 0xc
16206#define PA_SC_RASTER_CONFIG__PKR_XSEL2__SHIFT 0xe
16207#define PA_SC_RASTER_CONFIG__SC_MAP__SHIFT 0x10
16208#define PA_SC_RASTER_CONFIG__SC_XSEL__SHIFT 0x12
16209#define PA_SC_RASTER_CONFIG__SC_YSEL__SHIFT 0x14
16210#define PA_SC_RASTER_CONFIG__SE_MAP__SHIFT 0x18
16211#define PA_SC_RASTER_CONFIG__SE_XSEL__SHIFT 0x1a
16212#define PA_SC_RASTER_CONFIG__SE_YSEL__SHIFT 0x1d
16213#define PA_SC_RASTER_CONFIG__RB_MAP_PKR0_MASK 0x00000003L
16214#define PA_SC_RASTER_CONFIG__RB_MAP_PKR1_MASK 0x0000000CL
16215#define PA_SC_RASTER_CONFIG__RB_XSEL2_MASK 0x00000030L
16216#define PA_SC_RASTER_CONFIG__RB_XSEL_MASK 0x00000040L
16217#define PA_SC_RASTER_CONFIG__RB_YSEL_MASK 0x00000080L
16218#define PA_SC_RASTER_CONFIG__PKR_MAP_MASK 0x00000300L
16219#define PA_SC_RASTER_CONFIG__PKR_XSEL_MASK 0x00000C00L
16220#define PA_SC_RASTER_CONFIG__PKR_YSEL_MASK 0x00003000L
16221#define PA_SC_RASTER_CONFIG__PKR_XSEL2_MASK 0x0000C000L
16222#define PA_SC_RASTER_CONFIG__SC_MAP_MASK 0x00030000L
16223#define PA_SC_RASTER_CONFIG__SC_XSEL_MASK 0x000C0000L
16224#define PA_SC_RASTER_CONFIG__SC_YSEL_MASK 0x00300000L
16225#define PA_SC_RASTER_CONFIG__SE_MAP_MASK 0x03000000L
16226#define PA_SC_RASTER_CONFIG__SE_XSEL_MASK 0x1C000000L
16227#define PA_SC_RASTER_CONFIG__SE_YSEL_MASK 0xE0000000L
16228//PA_SC_RASTER_CONFIG_1
16229#define PA_SC_RASTER_CONFIG_1__SE_PAIR_MAP__SHIFT 0x0
16230#define PA_SC_RASTER_CONFIG_1__SE_PAIR_XSEL__SHIFT 0x2
16231#define PA_SC_RASTER_CONFIG_1__SE_PAIR_YSEL__SHIFT 0x5
16232#define PA_SC_RASTER_CONFIG_1__SE_PAIR_MAP_MASK 0x00000003L
16233#define PA_SC_RASTER_CONFIG_1__SE_PAIR_XSEL_MASK 0x0000001CL
16234#define PA_SC_RASTER_CONFIG_1__SE_PAIR_YSEL_MASK 0x000000E0L
16235//PA_SC_SCREEN_EXTENT_CONTROL
16236#define PA_SC_SCREEN_EXTENT_CONTROL__SLICE_EVEN_ENABLE__SHIFT 0x0
16237#define PA_SC_SCREEN_EXTENT_CONTROL__SLICE_ODD_ENABLE__SHIFT 0x2
16238#define PA_SC_SCREEN_EXTENT_CONTROL__SLICE_EVEN_ENABLE_MASK 0x00000003L
16239#define PA_SC_SCREEN_EXTENT_CONTROL__SLICE_ODD_ENABLE_MASK 0x0000000CL
16240//PA_SC_TILE_STEERING_OVERRIDE
16241#define PA_SC_TILE_STEERING_OVERRIDE__ENABLE__SHIFT 0x0
16242#define PA_SC_TILE_STEERING_OVERRIDE__NUM_SE__SHIFT 0x1
16243#define PA_SC_TILE_STEERING_OVERRIDE__NUM_RB_PER_SE__SHIFT 0x5
16244#define PA_SC_TILE_STEERING_OVERRIDE__ENABLE_MASK 0x00000001L
16245#define PA_SC_TILE_STEERING_OVERRIDE__NUM_SE_MASK 0x00000006L
16246#define PA_SC_TILE_STEERING_OVERRIDE__NUM_RB_PER_SE_MASK 0x00000060L
16247//CP_PERFMON_CNTX_CNTL
16248#define CP_PERFMON_CNTX_CNTL__PERFMON_ENABLE__SHIFT 0x1f
16249#define CP_PERFMON_CNTX_CNTL__PERFMON_ENABLE_MASK 0x80000000L
16250//CP_PIPEID
16251#define CP_PIPEID__PIPE_ID__SHIFT 0x0
16252#define CP_PIPEID__PIPE_ID_MASK 0x00000003L
16253//CP_RINGID
16254#define CP_RINGID__RINGID__SHIFT 0x0
16255#define CP_RINGID__RINGID_MASK 0x00000003L
16256//CP_VMID
16257#define CP_VMID__VMID__SHIFT 0x0
16258#define CP_VMID__VMID_MASK 0x0000000FL
16259//PA_SC_RIGHT_VERT_GRID
16260#define PA_SC_RIGHT_VERT_GRID__LEFT_QTR__SHIFT 0x0
16261#define PA_SC_RIGHT_VERT_GRID__LEFT_HALF__SHIFT 0x8
16262#define PA_SC_RIGHT_VERT_GRID__RIGHT_HALF__SHIFT 0x10
16263#define PA_SC_RIGHT_VERT_GRID__RIGHT_QTR__SHIFT 0x18
16264#define PA_SC_RIGHT_VERT_GRID__LEFT_QTR_MASK 0x000000FFL
16265#define PA_SC_RIGHT_VERT_GRID__LEFT_HALF_MASK 0x0000FF00L
16266#define PA_SC_RIGHT_VERT_GRID__RIGHT_HALF_MASK 0x00FF0000L
16267#define PA_SC_RIGHT_VERT_GRID__RIGHT_QTR_MASK 0xFF000000L
16268//PA_SC_LEFT_VERT_GRID
16269#define PA_SC_LEFT_VERT_GRID__LEFT_QTR__SHIFT 0x0
16270#define PA_SC_LEFT_VERT_GRID__LEFT_HALF__SHIFT 0x8
16271#define PA_SC_LEFT_VERT_GRID__RIGHT_HALF__SHIFT 0x10
16272#define PA_SC_LEFT_VERT_GRID__RIGHT_QTR__SHIFT 0x18
16273#define PA_SC_LEFT_VERT_GRID__LEFT_QTR_MASK 0x000000FFL
16274#define PA_SC_LEFT_VERT_GRID__LEFT_HALF_MASK 0x0000FF00L
16275#define PA_SC_LEFT_VERT_GRID__RIGHT_HALF_MASK 0x00FF0000L
16276#define PA_SC_LEFT_VERT_GRID__RIGHT_QTR_MASK 0xFF000000L
16277//PA_SC_HORIZ_GRID
16278#define PA_SC_HORIZ_GRID__TOP_QTR__SHIFT 0x0
16279#define PA_SC_HORIZ_GRID__TOP_HALF__SHIFT 0x8
16280#define PA_SC_HORIZ_GRID__BOT_HALF__SHIFT 0x10
16281#define PA_SC_HORIZ_GRID__BOT_QTR__SHIFT 0x18
16282#define PA_SC_HORIZ_GRID__TOP_QTR_MASK 0x000000FFL
16283#define PA_SC_HORIZ_GRID__TOP_HALF_MASK 0x0000FF00L
16284#define PA_SC_HORIZ_GRID__BOT_HALF_MASK 0x00FF0000L
16285#define PA_SC_HORIZ_GRID__BOT_QTR_MASK 0xFF000000L
16286//VGT_MULTI_PRIM_IB_RESET_INDX
16287#define VGT_MULTI_PRIM_IB_RESET_INDX__RESET_INDX__SHIFT 0x0
16288#define VGT_MULTI_PRIM_IB_RESET_INDX__RESET_INDX_MASK 0xFFFFFFFFL
16289//CB_BLEND_RED
16290#define CB_BLEND_RED__BLEND_RED__SHIFT 0x0
16291#define CB_BLEND_RED__BLEND_RED_MASK 0xFFFFFFFFL
16292//CB_BLEND_GREEN
16293#define CB_BLEND_GREEN__BLEND_GREEN__SHIFT 0x0
16294#define CB_BLEND_GREEN__BLEND_GREEN_MASK 0xFFFFFFFFL
16295//CB_BLEND_BLUE
16296#define CB_BLEND_BLUE__BLEND_BLUE__SHIFT 0x0
16297#define CB_BLEND_BLUE__BLEND_BLUE_MASK 0xFFFFFFFFL
16298//CB_BLEND_ALPHA
16299#define CB_BLEND_ALPHA__BLEND_ALPHA__SHIFT 0x0
16300#define CB_BLEND_ALPHA__BLEND_ALPHA_MASK 0xFFFFFFFFL
16301//CB_DCC_CONTROL
16302#define CB_DCC_CONTROL__OVERWRITE_COMBINER_DISABLE__SHIFT 0x0
16303#define CB_DCC_CONTROL__OVERWRITE_COMBINER_MRT_SHARING_DISABLE__SHIFT 0x1
16304#define CB_DCC_CONTROL__OVERWRITE_COMBINER_WATERMARK__SHIFT 0x2
16305#define CB_DCC_CONTROL__DISABLE_CONSTANT_ENCODE_AC01__SHIFT 0x8
16306#define CB_DCC_CONTROL__DISABLE_CONSTANT_ENCODE_SINGLE__SHIFT 0x9
16307#define CB_DCC_CONTROL__DISABLE_CONSTANT_ENCODE_REG__SHIFT 0xa
16308#define CB_DCC_CONTROL__DISABLE_ELIMFC_SKIP_OF_AC01__SHIFT 0xc
16309#define CB_DCC_CONTROL__DISABLE_ELIMFC_SKIP_OF_SINGLE__SHIFT 0xd
16310#define CB_DCC_CONTROL__ENABLE_ELIMFC_SKIP_OF_REG__SHIFT 0xe
16311#define CB_DCC_CONTROL__OVERWRITE_COMBINER_DISABLE_MASK 0x00000001L
16312#define CB_DCC_CONTROL__OVERWRITE_COMBINER_MRT_SHARING_DISABLE_MASK 0x00000002L
16313#define CB_DCC_CONTROL__OVERWRITE_COMBINER_WATERMARK_MASK 0x0000007CL
16314#define CB_DCC_CONTROL__DISABLE_CONSTANT_ENCODE_AC01_MASK 0x00000100L
16315#define CB_DCC_CONTROL__DISABLE_CONSTANT_ENCODE_SINGLE_MASK 0x00000200L
16316#define CB_DCC_CONTROL__DISABLE_CONSTANT_ENCODE_REG_MASK 0x00000400L
16317#define CB_DCC_CONTROL__DISABLE_ELIMFC_SKIP_OF_AC01_MASK 0x00001000L
16318#define CB_DCC_CONTROL__DISABLE_ELIMFC_SKIP_OF_SINGLE_MASK 0x00002000L
16319#define CB_DCC_CONTROL__ENABLE_ELIMFC_SKIP_OF_REG_MASK 0x00004000L
16320//DB_STENCIL_CONTROL
16321#define DB_STENCIL_CONTROL__STENCILFAIL__SHIFT 0x0
16322#define DB_STENCIL_CONTROL__STENCILZPASS__SHIFT 0x4
16323#define DB_STENCIL_CONTROL__STENCILZFAIL__SHIFT 0x8
16324#define DB_STENCIL_CONTROL__STENCILFAIL_BF__SHIFT 0xc
16325#define DB_STENCIL_CONTROL__STENCILZPASS_BF__SHIFT 0x10
16326#define DB_STENCIL_CONTROL__STENCILZFAIL_BF__SHIFT 0x14
16327#define DB_STENCIL_CONTROL__STENCILFAIL_MASK 0x0000000FL
16328#define DB_STENCIL_CONTROL__STENCILZPASS_MASK 0x000000F0L
16329#define DB_STENCIL_CONTROL__STENCILZFAIL_MASK 0x00000F00L
16330#define DB_STENCIL_CONTROL__STENCILFAIL_BF_MASK 0x0000F000L
16331#define DB_STENCIL_CONTROL__STENCILZPASS_BF_MASK 0x000F0000L
16332#define DB_STENCIL_CONTROL__STENCILZFAIL_BF_MASK 0x00F00000L
16333//DB_STENCILREFMASK
16334#define DB_STENCILREFMASK__STENCILTESTVAL__SHIFT 0x0
16335#define DB_STENCILREFMASK__STENCILMASK__SHIFT 0x8
16336#define DB_STENCILREFMASK__STENCILWRITEMASK__SHIFT 0x10
16337#define DB_STENCILREFMASK__STENCILOPVAL__SHIFT 0x18
16338#define DB_STENCILREFMASK__STENCILTESTVAL_MASK 0x000000FFL
16339#define DB_STENCILREFMASK__STENCILMASK_MASK 0x0000FF00L
16340#define DB_STENCILREFMASK__STENCILWRITEMASK_MASK 0x00FF0000L
16341#define DB_STENCILREFMASK__STENCILOPVAL_MASK 0xFF000000L
16342//DB_STENCILREFMASK_BF
16343#define DB_STENCILREFMASK_BF__STENCILTESTVAL_BF__SHIFT 0x0
16344#define DB_STENCILREFMASK_BF__STENCILMASK_BF__SHIFT 0x8
16345#define DB_STENCILREFMASK_BF__STENCILWRITEMASK_BF__SHIFT 0x10
16346#define DB_STENCILREFMASK_BF__STENCILOPVAL_BF__SHIFT 0x18
16347#define DB_STENCILREFMASK_BF__STENCILTESTVAL_BF_MASK 0x000000FFL
16348#define DB_STENCILREFMASK_BF__STENCILMASK_BF_MASK 0x0000FF00L
16349#define DB_STENCILREFMASK_BF__STENCILWRITEMASK_BF_MASK 0x00FF0000L
16350#define DB_STENCILREFMASK_BF__STENCILOPVAL_BF_MASK 0xFF000000L
16351//PA_CL_VPORT_XSCALE
16352#define PA_CL_VPORT_XSCALE__VPORT_XSCALE__SHIFT 0x0
16353#define PA_CL_VPORT_XSCALE__VPORT_XSCALE_MASK 0xFFFFFFFFL
16354//PA_CL_VPORT_XOFFSET
16355#define PA_CL_VPORT_XOFFSET__VPORT_XOFFSET__SHIFT 0x0
16356#define PA_CL_VPORT_XOFFSET__VPORT_XOFFSET_MASK 0xFFFFFFFFL
16357//PA_CL_VPORT_YSCALE
16358#define PA_CL_VPORT_YSCALE__VPORT_YSCALE__SHIFT 0x0
16359#define PA_CL_VPORT_YSCALE__VPORT_YSCALE_MASK 0xFFFFFFFFL
16360//PA_CL_VPORT_YOFFSET
16361#define PA_CL_VPORT_YOFFSET__VPORT_YOFFSET__SHIFT 0x0
16362#define PA_CL_VPORT_YOFFSET__VPORT_YOFFSET_MASK 0xFFFFFFFFL
16363//PA_CL_VPORT_ZSCALE
16364#define PA_CL_VPORT_ZSCALE__VPORT_ZSCALE__SHIFT 0x0
16365#define PA_CL_VPORT_ZSCALE__VPORT_ZSCALE_MASK 0xFFFFFFFFL
16366//PA_CL_VPORT_ZOFFSET
16367#define PA_CL_VPORT_ZOFFSET__VPORT_ZOFFSET__SHIFT 0x0
16368#define PA_CL_VPORT_ZOFFSET__VPORT_ZOFFSET_MASK 0xFFFFFFFFL
16369//PA_CL_VPORT_XSCALE_1
16370#define PA_CL_VPORT_XSCALE_1__VPORT_XSCALE__SHIFT 0x0
16371#define PA_CL_VPORT_XSCALE_1__VPORT_XSCALE_MASK 0xFFFFFFFFL
16372//PA_CL_VPORT_XOFFSET_1
16373#define PA_CL_VPORT_XOFFSET_1__VPORT_XOFFSET__SHIFT 0x0
16374#define PA_CL_VPORT_XOFFSET_1__VPORT_XOFFSET_MASK 0xFFFFFFFFL
16375//PA_CL_VPORT_YSCALE_1
16376#define PA_CL_VPORT_YSCALE_1__VPORT_YSCALE__SHIFT 0x0
16377#define PA_CL_VPORT_YSCALE_1__VPORT_YSCALE_MASK 0xFFFFFFFFL
16378//PA_CL_VPORT_YOFFSET_1
16379#define PA_CL_VPORT_YOFFSET_1__VPORT_YOFFSET__SHIFT 0x0
16380#define PA_CL_VPORT_YOFFSET_1__VPORT_YOFFSET_MASK 0xFFFFFFFFL
16381//PA_CL_VPORT_ZSCALE_1
16382#define PA_CL_VPORT_ZSCALE_1__VPORT_ZSCALE__SHIFT 0x0
16383#define PA_CL_VPORT_ZSCALE_1__VPORT_ZSCALE_MASK 0xFFFFFFFFL
16384//PA_CL_VPORT_ZOFFSET_1
16385#define PA_CL_VPORT_ZOFFSET_1__VPORT_ZOFFSET__SHIFT 0x0
16386#define PA_CL_VPORT_ZOFFSET_1__VPORT_ZOFFSET_MASK 0xFFFFFFFFL
16387//PA_CL_VPORT_XSCALE_2
16388#define PA_CL_VPORT_XSCALE_2__VPORT_XSCALE__SHIFT 0x0
16389#define PA_CL_VPORT_XSCALE_2__VPORT_XSCALE_MASK 0xFFFFFFFFL
16390//PA_CL_VPORT_XOFFSET_2
16391#define PA_CL_VPORT_XOFFSET_2__VPORT_XOFFSET__SHIFT 0x0
16392#define PA_CL_VPORT_XOFFSET_2__VPORT_XOFFSET_MASK 0xFFFFFFFFL
16393//PA_CL_VPORT_YSCALE_2
16394#define PA_CL_VPORT_YSCALE_2__VPORT_YSCALE__SHIFT 0x0
16395#define PA_CL_VPORT_YSCALE_2__VPORT_YSCALE_MASK 0xFFFFFFFFL
16396//PA_CL_VPORT_YOFFSET_2
16397#define PA_CL_VPORT_YOFFSET_2__VPORT_YOFFSET__SHIFT 0x0
16398#define PA_CL_VPORT_YOFFSET_2__VPORT_YOFFSET_MASK 0xFFFFFFFFL
16399//PA_CL_VPORT_ZSCALE_2
16400#define PA_CL_VPORT_ZSCALE_2__VPORT_ZSCALE__SHIFT 0x0
16401#define PA_CL_VPORT_ZSCALE_2__VPORT_ZSCALE_MASK 0xFFFFFFFFL
16402//PA_CL_VPORT_ZOFFSET_2
16403#define PA_CL_VPORT_ZOFFSET_2__VPORT_ZOFFSET__SHIFT 0x0
16404#define PA_CL_VPORT_ZOFFSET_2__VPORT_ZOFFSET_MASK 0xFFFFFFFFL
16405//PA_CL_VPORT_XSCALE_3
16406#define PA_CL_VPORT_XSCALE_3__VPORT_XSCALE__SHIFT 0x0
16407#define PA_CL_VPORT_XSCALE_3__VPORT_XSCALE_MASK 0xFFFFFFFFL
16408//PA_CL_VPORT_XOFFSET_3
16409#define PA_CL_VPORT_XOFFSET_3__VPORT_XOFFSET__SHIFT 0x0
16410#define PA_CL_VPORT_XOFFSET_3__VPORT_XOFFSET_MASK 0xFFFFFFFFL
16411//PA_CL_VPORT_YSCALE_3
16412#define PA_CL_VPORT_YSCALE_3__VPORT_YSCALE__SHIFT 0x0
16413#define PA_CL_VPORT_YSCALE_3__VPORT_YSCALE_MASK 0xFFFFFFFFL
16414//PA_CL_VPORT_YOFFSET_3
16415#define PA_CL_VPORT_YOFFSET_3__VPORT_YOFFSET__SHIFT 0x0
16416#define PA_CL_VPORT_YOFFSET_3__VPORT_YOFFSET_MASK 0xFFFFFFFFL
16417//PA_CL_VPORT_ZSCALE_3
16418#define PA_CL_VPORT_ZSCALE_3__VPORT_ZSCALE__SHIFT 0x0
16419#define PA_CL_VPORT_ZSCALE_3__VPORT_ZSCALE_MASK 0xFFFFFFFFL
16420//PA_CL_VPORT_ZOFFSET_3
16421#define PA_CL_VPORT_ZOFFSET_3__VPORT_ZOFFSET__SHIFT 0x0
16422#define PA_CL_VPORT_ZOFFSET_3__VPORT_ZOFFSET_MASK 0xFFFFFFFFL
16423//PA_CL_VPORT_XSCALE_4
16424#define PA_CL_VPORT_XSCALE_4__VPORT_XSCALE__SHIFT 0x0
16425#define PA_CL_VPORT_XSCALE_4__VPORT_XSCALE_MASK 0xFFFFFFFFL
16426//PA_CL_VPORT_XOFFSET_4
16427#define PA_CL_VPORT_XOFFSET_4__VPORT_XOFFSET__SHIFT 0x0
16428#define PA_CL_VPORT_XOFFSET_4__VPORT_XOFFSET_MASK 0xFFFFFFFFL
16429//PA_CL_VPORT_YSCALE_4
16430#define PA_CL_VPORT_YSCALE_4__VPORT_YSCALE__SHIFT 0x0
16431#define PA_CL_VPORT_YSCALE_4__VPORT_YSCALE_MASK 0xFFFFFFFFL
16432//PA_CL_VPORT_YOFFSET_4
16433#define PA_CL_VPORT_YOFFSET_4__VPORT_YOFFSET__SHIFT 0x0
16434#define PA_CL_VPORT_YOFFSET_4__VPORT_YOFFSET_MASK 0xFFFFFFFFL
16435//PA_CL_VPORT_ZSCALE_4
16436#define PA_CL_VPORT_ZSCALE_4__VPORT_ZSCALE__SHIFT 0x0
16437#define PA_CL_VPORT_ZSCALE_4__VPORT_ZSCALE_MASK 0xFFFFFFFFL
16438//PA_CL_VPORT_ZOFFSET_4
16439#define PA_CL_VPORT_ZOFFSET_4__VPORT_ZOFFSET__SHIFT 0x0
16440#define PA_CL_VPORT_ZOFFSET_4__VPORT_ZOFFSET_MASK 0xFFFFFFFFL
16441//PA_CL_VPORT_XSCALE_5
16442#define PA_CL_VPORT_XSCALE_5__VPORT_XSCALE__SHIFT 0x0
16443#define PA_CL_VPORT_XSCALE_5__VPORT_XSCALE_MASK 0xFFFFFFFFL
16444//PA_CL_VPORT_XOFFSET_5
16445#define PA_CL_VPORT_XOFFSET_5__VPORT_XOFFSET__SHIFT 0x0
16446#define PA_CL_VPORT_XOFFSET_5__VPORT_XOFFSET_MASK 0xFFFFFFFFL
16447//PA_CL_VPORT_YSCALE_5
16448#define PA_CL_VPORT_YSCALE_5__VPORT_YSCALE__SHIFT 0x0
16449#define PA_CL_VPORT_YSCALE_5__VPORT_YSCALE_MASK 0xFFFFFFFFL
16450//PA_CL_VPORT_YOFFSET_5
16451#define PA_CL_VPORT_YOFFSET_5__VPORT_YOFFSET__SHIFT 0x0
16452#define PA_CL_VPORT_YOFFSET_5__VPORT_YOFFSET_MASK 0xFFFFFFFFL
16453//PA_CL_VPORT_ZSCALE_5
16454#define PA_CL_VPORT_ZSCALE_5__VPORT_ZSCALE__SHIFT 0x0
16455#define PA_CL_VPORT_ZSCALE_5__VPORT_ZSCALE_MASK 0xFFFFFFFFL
16456//PA_CL_VPORT_ZOFFSET_5
16457#define PA_CL_VPORT_ZOFFSET_5__VPORT_ZOFFSET__SHIFT 0x0
16458#define PA_CL_VPORT_ZOFFSET_5__VPORT_ZOFFSET_MASK 0xFFFFFFFFL
16459//PA_CL_VPORT_XSCALE_6
16460#define PA_CL_VPORT_XSCALE_6__VPORT_XSCALE__SHIFT 0x0
16461#define PA_CL_VPORT_XSCALE_6__VPORT_XSCALE_MASK 0xFFFFFFFFL
16462//PA_CL_VPORT_XOFFSET_6
16463#define PA_CL_VPORT_XOFFSET_6__VPORT_XOFFSET__SHIFT 0x0
16464#define PA_CL_VPORT_XOFFSET_6__VPORT_XOFFSET_MASK 0xFFFFFFFFL
16465//PA_CL_VPORT_YSCALE_6
16466#define PA_CL_VPORT_YSCALE_6__VPORT_YSCALE__SHIFT 0x0
16467#define PA_CL_VPORT_YSCALE_6__VPORT_YSCALE_MASK 0xFFFFFFFFL
16468//PA_CL_VPORT_YOFFSET_6
16469#define PA_CL_VPORT_YOFFSET_6__VPORT_YOFFSET__SHIFT 0x0
16470#define PA_CL_VPORT_YOFFSET_6__VPORT_YOFFSET_MASK 0xFFFFFFFFL
16471//PA_CL_VPORT_ZSCALE_6
16472#define PA_CL_VPORT_ZSCALE_6__VPORT_ZSCALE__SHIFT 0x0
16473#define PA_CL_VPORT_ZSCALE_6__VPORT_ZSCALE_MASK 0xFFFFFFFFL
16474//PA_CL_VPORT_ZOFFSET_6
16475#define PA_CL_VPORT_ZOFFSET_6__VPORT_ZOFFSET__SHIFT 0x0
16476#define PA_CL_VPORT_ZOFFSET_6__VPORT_ZOFFSET_MASK 0xFFFFFFFFL
16477//PA_CL_VPORT_XSCALE_7
16478#define PA_CL_VPORT_XSCALE_7__VPORT_XSCALE__SHIFT 0x0
16479#define PA_CL_VPORT_XSCALE_7__VPORT_XSCALE_MASK 0xFFFFFFFFL
16480//PA_CL_VPORT_XOFFSET_7
16481#define PA_CL_VPORT_XOFFSET_7__VPORT_XOFFSET__SHIFT 0x0
16482#define PA_CL_VPORT_XOFFSET_7__VPORT_XOFFSET_MASK 0xFFFFFFFFL
16483//PA_CL_VPORT_YSCALE_7
16484#define PA_CL_VPORT_YSCALE_7__VPORT_YSCALE__SHIFT 0x0
16485#define PA_CL_VPORT_YSCALE_7__VPORT_YSCALE_MASK 0xFFFFFFFFL
16486//PA_CL_VPORT_YOFFSET_7
16487#define PA_CL_VPORT_YOFFSET_7__VPORT_YOFFSET__SHIFT 0x0
16488#define PA_CL_VPORT_YOFFSET_7__VPORT_YOFFSET_MASK 0xFFFFFFFFL
16489//PA_CL_VPORT_ZSCALE_7
16490#define PA_CL_VPORT_ZSCALE_7__VPORT_ZSCALE__SHIFT 0x0
16491#define PA_CL_VPORT_ZSCALE_7__VPORT_ZSCALE_MASK 0xFFFFFFFFL
16492//PA_CL_VPORT_ZOFFSET_7
16493#define PA_CL_VPORT_ZOFFSET_7__VPORT_ZOFFSET__SHIFT 0x0
16494#define PA_CL_VPORT_ZOFFSET_7__VPORT_ZOFFSET_MASK 0xFFFFFFFFL
16495//PA_CL_VPORT_XSCALE_8
16496#define PA_CL_VPORT_XSCALE_8__VPORT_XSCALE__SHIFT 0x0
16497#define PA_CL_VPORT_XSCALE_8__VPORT_XSCALE_MASK 0xFFFFFFFFL
16498//PA_CL_VPORT_XOFFSET_8
16499#define PA_CL_VPORT_XOFFSET_8__VPORT_XOFFSET__SHIFT 0x0
16500#define PA_CL_VPORT_XOFFSET_8__VPORT_XOFFSET_MASK 0xFFFFFFFFL
16501//PA_CL_VPORT_YSCALE_8
16502#define PA_CL_VPORT_YSCALE_8__VPORT_YSCALE__SHIFT 0x0
16503#define PA_CL_VPORT_YSCALE_8__VPORT_YSCALE_MASK 0xFFFFFFFFL
16504//PA_CL_VPORT_YOFFSET_8
16505#define PA_CL_VPORT_YOFFSET_8__VPORT_YOFFSET__SHIFT 0x0
16506#define PA_CL_VPORT_YOFFSET_8__VPORT_YOFFSET_MASK 0xFFFFFFFFL
16507//PA_CL_VPORT_ZSCALE_8
16508#define PA_CL_VPORT_ZSCALE_8__VPORT_ZSCALE__SHIFT 0x0
16509#define PA_CL_VPORT_ZSCALE_8__VPORT_ZSCALE_MASK 0xFFFFFFFFL
16510//PA_CL_VPORT_ZOFFSET_8
16511#define PA_CL_VPORT_ZOFFSET_8__VPORT_ZOFFSET__SHIFT 0x0
16512#define PA_CL_VPORT_ZOFFSET_8__VPORT_ZOFFSET_MASK 0xFFFFFFFFL
16513//PA_CL_VPORT_XSCALE_9
16514#define PA_CL_VPORT_XSCALE_9__VPORT_XSCALE__SHIFT 0x0
16515#define PA_CL_VPORT_XSCALE_9__VPORT_XSCALE_MASK 0xFFFFFFFFL
16516//PA_CL_VPORT_XOFFSET_9
16517#define PA_CL_VPORT_XOFFSET_9__VPORT_XOFFSET__SHIFT 0x0
16518#define PA_CL_VPORT_XOFFSET_9__VPORT_XOFFSET_MASK 0xFFFFFFFFL
16519//PA_CL_VPORT_YSCALE_9
16520#define PA_CL_VPORT_YSCALE_9__VPORT_YSCALE__SHIFT 0x0
16521#define PA_CL_VPORT_YSCALE_9__VPORT_YSCALE_MASK 0xFFFFFFFFL
16522//PA_CL_VPORT_YOFFSET_9
16523#define PA_CL_VPORT_YOFFSET_9__VPORT_YOFFSET__SHIFT 0x0
16524#define PA_CL_VPORT_YOFFSET_9__VPORT_YOFFSET_MASK 0xFFFFFFFFL
16525//PA_CL_VPORT_ZSCALE_9
16526#define PA_CL_VPORT_ZSCALE_9__VPORT_ZSCALE__SHIFT 0x0
16527#define PA_CL_VPORT_ZSCALE_9__VPORT_ZSCALE_MASK 0xFFFFFFFFL
16528//PA_CL_VPORT_ZOFFSET_9
16529#define PA_CL_VPORT_ZOFFSET_9__VPORT_ZOFFSET__SHIFT 0x0
16530#define PA_CL_VPORT_ZOFFSET_9__VPORT_ZOFFSET_MASK 0xFFFFFFFFL
16531//PA_CL_VPORT_XSCALE_10
16532#define PA_CL_VPORT_XSCALE_10__VPORT_XSCALE__SHIFT 0x0
16533#define PA_CL_VPORT_XSCALE_10__VPORT_XSCALE_MASK 0xFFFFFFFFL
16534//PA_CL_VPORT_XOFFSET_10
16535#define PA_CL_VPORT_XOFFSET_10__VPORT_XOFFSET__SHIFT 0x0
16536#define PA_CL_VPORT_XOFFSET_10__VPORT_XOFFSET_MASK 0xFFFFFFFFL
16537//PA_CL_VPORT_YSCALE_10
16538#define PA_CL_VPORT_YSCALE_10__VPORT_YSCALE__SHIFT 0x0
16539#define PA_CL_VPORT_YSCALE_10__VPORT_YSCALE_MASK 0xFFFFFFFFL
16540//PA_CL_VPORT_YOFFSET_10
16541#define PA_CL_VPORT_YOFFSET_10__VPORT_YOFFSET__SHIFT 0x0
16542#define PA_CL_VPORT_YOFFSET_10__VPORT_YOFFSET_MASK 0xFFFFFFFFL
16543//PA_CL_VPORT_ZSCALE_10
16544#define PA_CL_VPORT_ZSCALE_10__VPORT_ZSCALE__SHIFT 0x0
16545#define PA_CL_VPORT_ZSCALE_10__VPORT_ZSCALE_MASK 0xFFFFFFFFL
16546//PA_CL_VPORT_ZOFFSET_10
16547#define PA_CL_VPORT_ZOFFSET_10__VPORT_ZOFFSET__SHIFT 0x0
16548#define PA_CL_VPORT_ZOFFSET_10__VPORT_ZOFFSET_MASK 0xFFFFFFFFL
16549//PA_CL_VPORT_XSCALE_11
16550#define PA_CL_VPORT_XSCALE_11__VPORT_XSCALE__SHIFT 0x0
16551#define PA_CL_VPORT_XSCALE_11__VPORT_XSCALE_MASK 0xFFFFFFFFL
16552//PA_CL_VPORT_XOFFSET_11
16553#define PA_CL_VPORT_XOFFSET_11__VPORT_XOFFSET__SHIFT 0x0
16554#define PA_CL_VPORT_XOFFSET_11__VPORT_XOFFSET_MASK 0xFFFFFFFFL
16555//PA_CL_VPORT_YSCALE_11
16556#define PA_CL_VPORT_YSCALE_11__VPORT_YSCALE__SHIFT 0x0
16557#define PA_CL_VPORT_YSCALE_11__VPORT_YSCALE_MASK 0xFFFFFFFFL
16558//PA_CL_VPORT_YOFFSET_11
16559#define PA_CL_VPORT_YOFFSET_11__VPORT_YOFFSET__SHIFT 0x0
16560#define PA_CL_VPORT_YOFFSET_11__VPORT_YOFFSET_MASK 0xFFFFFFFFL
16561//PA_CL_VPORT_ZSCALE_11
16562#define PA_CL_VPORT_ZSCALE_11__VPORT_ZSCALE__SHIFT 0x0
16563#define PA_CL_VPORT_ZSCALE_11__VPORT_ZSCALE_MASK 0xFFFFFFFFL
16564//PA_CL_VPORT_ZOFFSET_11
16565#define PA_CL_VPORT_ZOFFSET_11__VPORT_ZOFFSET__SHIFT 0x0
16566#define PA_CL_VPORT_ZOFFSET_11__VPORT_ZOFFSET_MASK 0xFFFFFFFFL
16567//PA_CL_VPORT_XSCALE_12
16568#define PA_CL_VPORT_XSCALE_12__VPORT_XSCALE__SHIFT 0x0
16569#define PA_CL_VPORT_XSCALE_12__VPORT_XSCALE_MASK 0xFFFFFFFFL
16570//PA_CL_VPORT_XOFFSET_12
16571#define PA_CL_VPORT_XOFFSET_12__VPORT_XOFFSET__SHIFT 0x0
16572#define PA_CL_VPORT_XOFFSET_12__VPORT_XOFFSET_MASK 0xFFFFFFFFL
16573//PA_CL_VPORT_YSCALE_12
16574#define PA_CL_VPORT_YSCALE_12__VPORT_YSCALE__SHIFT 0x0
16575#define PA_CL_VPORT_YSCALE_12__VPORT_YSCALE_MASK 0xFFFFFFFFL
16576//PA_CL_VPORT_YOFFSET_12
16577#define PA_CL_VPORT_YOFFSET_12__VPORT_YOFFSET__SHIFT 0x0
16578#define PA_CL_VPORT_YOFFSET_12__VPORT_YOFFSET_MASK 0xFFFFFFFFL
16579//PA_CL_VPORT_ZSCALE_12
16580#define PA_CL_VPORT_ZSCALE_12__VPORT_ZSCALE__SHIFT 0x0
16581#define PA_CL_VPORT_ZSCALE_12__VPORT_ZSCALE_MASK 0xFFFFFFFFL
16582//PA_CL_VPORT_ZOFFSET_12
16583#define PA_CL_VPORT_ZOFFSET_12__VPORT_ZOFFSET__SHIFT 0x0
16584#define PA_CL_VPORT_ZOFFSET_12__VPORT_ZOFFSET_MASK 0xFFFFFFFFL
16585//PA_CL_VPORT_XSCALE_13
16586#define PA_CL_VPORT_XSCALE_13__VPORT_XSCALE__SHIFT 0x0
16587#define PA_CL_VPORT_XSCALE_13__VPORT_XSCALE_MASK 0xFFFFFFFFL
16588//PA_CL_VPORT_XOFFSET_13
16589#define PA_CL_VPORT_XOFFSET_13__VPORT_XOFFSET__SHIFT 0x0
16590#define PA_CL_VPORT_XOFFSET_13__VPORT_XOFFSET_MASK 0xFFFFFFFFL
16591//PA_CL_VPORT_YSCALE_13
16592#define PA_CL_VPORT_YSCALE_13__VPORT_YSCALE__SHIFT 0x0
16593#define PA_CL_VPORT_YSCALE_13__VPORT_YSCALE_MASK 0xFFFFFFFFL
16594//PA_CL_VPORT_YOFFSET_13
16595#define PA_CL_VPORT_YOFFSET_13__VPORT_YOFFSET__SHIFT 0x0
16596#define PA_CL_VPORT_YOFFSET_13__VPORT_YOFFSET_MASK 0xFFFFFFFFL
16597//PA_CL_VPORT_ZSCALE_13
16598#define PA_CL_VPORT_ZSCALE_13__VPORT_ZSCALE__SHIFT 0x0
16599#define PA_CL_VPORT_ZSCALE_13__VPORT_ZSCALE_MASK 0xFFFFFFFFL
16600//PA_CL_VPORT_ZOFFSET_13
16601#define PA_CL_VPORT_ZOFFSET_13__VPORT_ZOFFSET__SHIFT 0x0
16602#define PA_CL_VPORT_ZOFFSET_13__VPORT_ZOFFSET_MASK 0xFFFFFFFFL
16603//PA_CL_VPORT_XSCALE_14
16604#define PA_CL_VPORT_XSCALE_14__VPORT_XSCALE__SHIFT 0x0
16605#define PA_CL_VPORT_XSCALE_14__VPORT_XSCALE_MASK 0xFFFFFFFFL
16606//PA_CL_VPORT_XOFFSET_14
16607#define PA_CL_VPORT_XOFFSET_14__VPORT_XOFFSET__SHIFT 0x0
16608#define PA_CL_VPORT_XOFFSET_14__VPORT_XOFFSET_MASK 0xFFFFFFFFL
16609//PA_CL_VPORT_YSCALE_14
16610#define PA_CL_VPORT_YSCALE_14__VPORT_YSCALE__SHIFT 0x0
16611#define PA_CL_VPORT_YSCALE_14__VPORT_YSCALE_MASK 0xFFFFFFFFL
16612//PA_CL_VPORT_YOFFSET_14
16613#define PA_CL_VPORT_YOFFSET_14__VPORT_YOFFSET__SHIFT 0x0
16614#define PA_CL_VPORT_YOFFSET_14__VPORT_YOFFSET_MASK 0xFFFFFFFFL
16615//PA_CL_VPORT_ZSCALE_14
16616#define PA_CL_VPORT_ZSCALE_14__VPORT_ZSCALE__SHIFT 0x0
16617#define PA_CL_VPORT_ZSCALE_14__VPORT_ZSCALE_MASK 0xFFFFFFFFL
16618//PA_CL_VPORT_ZOFFSET_14
16619#define PA_CL_VPORT_ZOFFSET_14__VPORT_ZOFFSET__SHIFT 0x0
16620#define PA_CL_VPORT_ZOFFSET_14__VPORT_ZOFFSET_MASK 0xFFFFFFFFL
16621//PA_CL_VPORT_XSCALE_15
16622#define PA_CL_VPORT_XSCALE_15__VPORT_XSCALE__SHIFT 0x0
16623#define PA_CL_VPORT_XSCALE_15__VPORT_XSCALE_MASK 0xFFFFFFFFL
16624//PA_CL_VPORT_XOFFSET_15
16625#define PA_CL_VPORT_XOFFSET_15__VPORT_XOFFSET__SHIFT 0x0
16626#define PA_CL_VPORT_XOFFSET_15__VPORT_XOFFSET_MASK 0xFFFFFFFFL
16627//PA_CL_VPORT_YSCALE_15
16628#define PA_CL_VPORT_YSCALE_15__VPORT_YSCALE__SHIFT 0x0
16629#define PA_CL_VPORT_YSCALE_15__VPORT_YSCALE_MASK 0xFFFFFFFFL
16630//PA_CL_VPORT_YOFFSET_15
16631#define PA_CL_VPORT_YOFFSET_15__VPORT_YOFFSET__SHIFT 0x0
16632#define PA_CL_VPORT_YOFFSET_15__VPORT_YOFFSET_MASK 0xFFFFFFFFL
16633//PA_CL_VPORT_ZSCALE_15
16634#define PA_CL_VPORT_ZSCALE_15__VPORT_ZSCALE__SHIFT 0x0
16635#define PA_CL_VPORT_ZSCALE_15__VPORT_ZSCALE_MASK 0xFFFFFFFFL
16636//PA_CL_VPORT_ZOFFSET_15
16637#define PA_CL_VPORT_ZOFFSET_15__VPORT_ZOFFSET__SHIFT 0x0
16638#define PA_CL_VPORT_ZOFFSET_15__VPORT_ZOFFSET_MASK 0xFFFFFFFFL
16639//PA_CL_UCP_0_X
16640#define PA_CL_UCP_0_X__DATA_REGISTER__SHIFT 0x0
16641#define PA_CL_UCP_0_X__DATA_REGISTER_MASK 0xFFFFFFFFL
16642//PA_CL_UCP_0_Y
16643#define PA_CL_UCP_0_Y__DATA_REGISTER__SHIFT 0x0
16644#define PA_CL_UCP_0_Y__DATA_REGISTER_MASK 0xFFFFFFFFL
16645//PA_CL_UCP_0_Z
16646#define PA_CL_UCP_0_Z__DATA_REGISTER__SHIFT 0x0
16647#define PA_CL_UCP_0_Z__DATA_REGISTER_MASK 0xFFFFFFFFL
16648//PA_CL_UCP_0_W
16649#define PA_CL_UCP_0_W__DATA_REGISTER__SHIFT 0x0
16650#define PA_CL_UCP_0_W__DATA_REGISTER_MASK 0xFFFFFFFFL
16651//PA_CL_UCP_1_X
16652#define PA_CL_UCP_1_X__DATA_REGISTER__SHIFT 0x0
16653#define PA_CL_UCP_1_X__DATA_REGISTER_MASK 0xFFFFFFFFL
16654//PA_CL_UCP_1_Y
16655#define PA_CL_UCP_1_Y__DATA_REGISTER__SHIFT 0x0
16656#define PA_CL_UCP_1_Y__DATA_REGISTER_MASK 0xFFFFFFFFL
16657//PA_CL_UCP_1_Z
16658#define PA_CL_UCP_1_Z__DATA_REGISTER__SHIFT 0x0
16659#define PA_CL_UCP_1_Z__DATA_REGISTER_MASK 0xFFFFFFFFL
16660//PA_CL_UCP_1_W
16661#define PA_CL_UCP_1_W__DATA_REGISTER__SHIFT 0x0
16662#define PA_CL_UCP_1_W__DATA_REGISTER_MASK 0xFFFFFFFFL
16663//PA_CL_UCP_2_X
16664#define PA_CL_UCP_2_X__DATA_REGISTER__SHIFT 0x0
16665#define PA_CL_UCP_2_X__DATA_REGISTER_MASK 0xFFFFFFFFL
16666//PA_CL_UCP_2_Y
16667#define PA_CL_UCP_2_Y__DATA_REGISTER__SHIFT 0x0
16668#define PA_CL_UCP_2_Y__DATA_REGISTER_MASK 0xFFFFFFFFL
16669//PA_CL_UCP_2_Z
16670#define PA_CL_UCP_2_Z__DATA_REGISTER__SHIFT 0x0
16671#define PA_CL_UCP_2_Z__DATA_REGISTER_MASK 0xFFFFFFFFL
16672//PA_CL_UCP_2_W
16673#define PA_CL_UCP_2_W__DATA_REGISTER__SHIFT 0x0
16674#define PA_CL_UCP_2_W__DATA_REGISTER_MASK 0xFFFFFFFFL
16675//PA_CL_UCP_3_X
16676#define PA_CL_UCP_3_X__DATA_REGISTER__SHIFT 0x0
16677#define PA_CL_UCP_3_X__DATA_REGISTER_MASK 0xFFFFFFFFL
16678//PA_CL_UCP_3_Y
16679#define PA_CL_UCP_3_Y__DATA_REGISTER__SHIFT 0x0
16680#define PA_CL_UCP_3_Y__DATA_REGISTER_MASK 0xFFFFFFFFL
16681//PA_CL_UCP_3_Z
16682#define PA_CL_UCP_3_Z__DATA_REGISTER__SHIFT 0x0
16683#define PA_CL_UCP_3_Z__DATA_REGISTER_MASK 0xFFFFFFFFL
16684//PA_CL_UCP_3_W
16685#define PA_CL_UCP_3_W__DATA_REGISTER__SHIFT 0x0
16686#define PA_CL_UCP_3_W__DATA_REGISTER_MASK 0xFFFFFFFFL
16687//PA_CL_UCP_4_X
16688#define PA_CL_UCP_4_X__DATA_REGISTER__SHIFT 0x0
16689#define PA_CL_UCP_4_X__DATA_REGISTER_MASK 0xFFFFFFFFL
16690//PA_CL_UCP_4_Y
16691#define PA_CL_UCP_4_Y__DATA_REGISTER__SHIFT 0x0
16692#define PA_CL_UCP_4_Y__DATA_REGISTER_MASK 0xFFFFFFFFL
16693//PA_CL_UCP_4_Z
16694#define PA_CL_UCP_4_Z__DATA_REGISTER__SHIFT 0x0
16695#define PA_CL_UCP_4_Z__DATA_REGISTER_MASK 0xFFFFFFFFL
16696//PA_CL_UCP_4_W
16697#define PA_CL_UCP_4_W__DATA_REGISTER__SHIFT 0x0
16698#define PA_CL_UCP_4_W__DATA_REGISTER_MASK 0xFFFFFFFFL
16699//PA_CL_UCP_5_X
16700#define PA_CL_UCP_5_X__DATA_REGISTER__SHIFT 0x0
16701#define PA_CL_UCP_5_X__DATA_REGISTER_MASK 0xFFFFFFFFL
16702//PA_CL_UCP_5_Y
16703#define PA_CL_UCP_5_Y__DATA_REGISTER__SHIFT 0x0
16704#define PA_CL_UCP_5_Y__DATA_REGISTER_MASK 0xFFFFFFFFL
16705//PA_CL_UCP_5_Z
16706#define PA_CL_UCP_5_Z__DATA_REGISTER__SHIFT 0x0
16707#define PA_CL_UCP_5_Z__DATA_REGISTER_MASK 0xFFFFFFFFL
16708//PA_CL_UCP_5_W
16709#define PA_CL_UCP_5_W__DATA_REGISTER__SHIFT 0x0
16710#define PA_CL_UCP_5_W__DATA_REGISTER_MASK 0xFFFFFFFFL
16711//PA_CL_PROG_NEAR_CLIP_Z
16712#define PA_CL_PROG_NEAR_CLIP_Z__DATA_REGISTER__SHIFT 0x0
16713#define PA_CL_PROG_NEAR_CLIP_Z__DATA_REGISTER_MASK 0xFFFFFFFFL
16714//SPI_PS_INPUT_CNTL_0
16715#define SPI_PS_INPUT_CNTL_0__OFFSET__SHIFT 0x0
16716#define SPI_PS_INPUT_CNTL_0__DEFAULT_VAL__SHIFT 0x8
16717#define SPI_PS_INPUT_CNTL_0__FLAT_SHADE__SHIFT 0xa
16718#define SPI_PS_INPUT_CNTL_0__CYL_WRAP__SHIFT 0xd
16719#define SPI_PS_INPUT_CNTL_0__PT_SPRITE_TEX__SHIFT 0x11
16720#define SPI_PS_INPUT_CNTL_0__DUP__SHIFT 0x12
16721#define SPI_PS_INPUT_CNTL_0__FP16_INTERP_MODE__SHIFT 0x13
16722#define SPI_PS_INPUT_CNTL_0__USE_DEFAULT_ATTR1__SHIFT 0x14
16723#define SPI_PS_INPUT_CNTL_0__DEFAULT_VAL_ATTR1__SHIFT 0x15
16724#define SPI_PS_INPUT_CNTL_0__PT_SPRITE_TEX_ATTR1__SHIFT 0x17
16725#define SPI_PS_INPUT_CNTL_0__ATTR0_VALID__SHIFT 0x18
16726#define SPI_PS_INPUT_CNTL_0__ATTR1_VALID__SHIFT 0x19
16727#define SPI_PS_INPUT_CNTL_0__OFFSET_MASK 0x0000003FL
16728#define SPI_PS_INPUT_CNTL_0__DEFAULT_VAL_MASK 0x00000300L
16729#define SPI_PS_INPUT_CNTL_0__FLAT_SHADE_MASK 0x00000400L
16730#define SPI_PS_INPUT_CNTL_0__CYL_WRAP_MASK 0x0001E000L
16731#define SPI_PS_INPUT_CNTL_0__PT_SPRITE_TEX_MASK 0x00020000L
16732#define SPI_PS_INPUT_CNTL_0__DUP_MASK 0x00040000L
16733#define SPI_PS_INPUT_CNTL_0__FP16_INTERP_MODE_MASK 0x00080000L
16734#define SPI_PS_INPUT_CNTL_0__USE_DEFAULT_ATTR1_MASK 0x00100000L
16735#define SPI_PS_INPUT_CNTL_0__DEFAULT_VAL_ATTR1_MASK 0x00600000L
16736#define SPI_PS_INPUT_CNTL_0__PT_SPRITE_TEX_ATTR1_MASK 0x00800000L
16737#define SPI_PS_INPUT_CNTL_0__ATTR0_VALID_MASK 0x01000000L
16738#define SPI_PS_INPUT_CNTL_0__ATTR1_VALID_MASK 0x02000000L
16739//SPI_PS_INPUT_CNTL_1
16740#define SPI_PS_INPUT_CNTL_1__OFFSET__SHIFT 0x0
16741#define SPI_PS_INPUT_CNTL_1__DEFAULT_VAL__SHIFT 0x8
16742#define SPI_PS_INPUT_CNTL_1__FLAT_SHADE__SHIFT 0xa
16743#define SPI_PS_INPUT_CNTL_1__CYL_WRAP__SHIFT 0xd
16744#define SPI_PS_INPUT_CNTL_1__PT_SPRITE_TEX__SHIFT 0x11
16745#define SPI_PS_INPUT_CNTL_1__DUP__SHIFT 0x12
16746#define SPI_PS_INPUT_CNTL_1__FP16_INTERP_MODE__SHIFT 0x13
16747#define SPI_PS_INPUT_CNTL_1__USE_DEFAULT_ATTR1__SHIFT 0x14
16748#define SPI_PS_INPUT_CNTL_1__DEFAULT_VAL_ATTR1__SHIFT 0x15
16749#define SPI_PS_INPUT_CNTL_1__PT_SPRITE_TEX_ATTR1__SHIFT 0x17
16750#define SPI_PS_INPUT_CNTL_1__ATTR0_VALID__SHIFT 0x18
16751#define SPI_PS_INPUT_CNTL_1__ATTR1_VALID__SHIFT 0x19
16752#define SPI_PS_INPUT_CNTL_1__OFFSET_MASK 0x0000003FL
16753#define SPI_PS_INPUT_CNTL_1__DEFAULT_VAL_MASK 0x00000300L
16754#define SPI_PS_INPUT_CNTL_1__FLAT_SHADE_MASK 0x00000400L
16755#define SPI_PS_INPUT_CNTL_1__CYL_WRAP_MASK 0x0001E000L
16756#define SPI_PS_INPUT_CNTL_1__PT_SPRITE_TEX_MASK 0x00020000L
16757#define SPI_PS_INPUT_CNTL_1__DUP_MASK 0x00040000L
16758#define SPI_PS_INPUT_CNTL_1__FP16_INTERP_MODE_MASK 0x00080000L
16759#define SPI_PS_INPUT_CNTL_1__USE_DEFAULT_ATTR1_MASK 0x00100000L
16760#define SPI_PS_INPUT_CNTL_1__DEFAULT_VAL_ATTR1_MASK 0x00600000L
16761#define SPI_PS_INPUT_CNTL_1__PT_SPRITE_TEX_ATTR1_MASK 0x00800000L
16762#define SPI_PS_INPUT_CNTL_1__ATTR0_VALID_MASK 0x01000000L
16763#define SPI_PS_INPUT_CNTL_1__ATTR1_VALID_MASK 0x02000000L
16764//SPI_PS_INPUT_CNTL_2
16765#define SPI_PS_INPUT_CNTL_2__OFFSET__SHIFT 0x0
16766#define SPI_PS_INPUT_CNTL_2__DEFAULT_VAL__SHIFT 0x8
16767#define SPI_PS_INPUT_CNTL_2__FLAT_SHADE__SHIFT 0xa
16768#define SPI_PS_INPUT_CNTL_2__CYL_WRAP__SHIFT 0xd
16769#define SPI_PS_INPUT_CNTL_2__PT_SPRITE_TEX__SHIFT 0x11
16770#define SPI_PS_INPUT_CNTL_2__DUP__SHIFT 0x12
16771#define SPI_PS_INPUT_CNTL_2__FP16_INTERP_MODE__SHIFT 0x13
16772#define SPI_PS_INPUT_CNTL_2__USE_DEFAULT_ATTR1__SHIFT 0x14
16773#define SPI_PS_INPUT_CNTL_2__DEFAULT_VAL_ATTR1__SHIFT 0x15
16774#define SPI_PS_INPUT_CNTL_2__PT_SPRITE_TEX_ATTR1__SHIFT 0x17
16775#define SPI_PS_INPUT_CNTL_2__ATTR0_VALID__SHIFT 0x18
16776#define SPI_PS_INPUT_CNTL_2__ATTR1_VALID__SHIFT 0x19
16777#define SPI_PS_INPUT_CNTL_2__OFFSET_MASK 0x0000003FL
16778#define SPI_PS_INPUT_CNTL_2__DEFAULT_VAL_MASK 0x00000300L
16779#define SPI_PS_INPUT_CNTL_2__FLAT_SHADE_MASK 0x00000400L
16780#define SPI_PS_INPUT_CNTL_2__CYL_WRAP_MASK 0x0001E000L
16781#define SPI_PS_INPUT_CNTL_2__PT_SPRITE_TEX_MASK 0x00020000L
16782#define SPI_PS_INPUT_CNTL_2__DUP_MASK 0x00040000L
16783#define SPI_PS_INPUT_CNTL_2__FP16_INTERP_MODE_MASK 0x00080000L
16784#define SPI_PS_INPUT_CNTL_2__USE_DEFAULT_ATTR1_MASK 0x00100000L
16785#define SPI_PS_INPUT_CNTL_2__DEFAULT_VAL_ATTR1_MASK 0x00600000L
16786#define SPI_PS_INPUT_CNTL_2__PT_SPRITE_TEX_ATTR1_MASK 0x00800000L
16787#define SPI_PS_INPUT_CNTL_2__ATTR0_VALID_MASK 0x01000000L
16788#define SPI_PS_INPUT_CNTL_2__ATTR1_VALID_MASK 0x02000000L
16789//SPI_PS_INPUT_CNTL_3
16790#define SPI_PS_INPUT_CNTL_3__OFFSET__SHIFT 0x0
16791#define SPI_PS_INPUT_CNTL_3__DEFAULT_VAL__SHIFT 0x8
16792#define SPI_PS_INPUT_CNTL_3__FLAT_SHADE__SHIFT 0xa
16793#define SPI_PS_INPUT_CNTL_3__CYL_WRAP__SHIFT 0xd
16794#define SPI_PS_INPUT_CNTL_3__PT_SPRITE_TEX__SHIFT 0x11
16795#define SPI_PS_INPUT_CNTL_3__DUP__SHIFT 0x12
16796#define SPI_PS_INPUT_CNTL_3__FP16_INTERP_MODE__SHIFT 0x13
16797#define SPI_PS_INPUT_CNTL_3__USE_DEFAULT_ATTR1__SHIFT 0x14
16798#define SPI_PS_INPUT_CNTL_3__DEFAULT_VAL_ATTR1__SHIFT 0x15
16799#define SPI_PS_INPUT_CNTL_3__PT_SPRITE_TEX_ATTR1__SHIFT 0x17
16800#define SPI_PS_INPUT_CNTL_3__ATTR0_VALID__SHIFT 0x18
16801#define SPI_PS_INPUT_CNTL_3__ATTR1_VALID__SHIFT 0x19
16802#define SPI_PS_INPUT_CNTL_3__OFFSET_MASK 0x0000003FL
16803#define SPI_PS_INPUT_CNTL_3__DEFAULT_VAL_MASK 0x00000300L
16804#define SPI_PS_INPUT_CNTL_3__FLAT_SHADE_MASK 0x00000400L
16805#define SPI_PS_INPUT_CNTL_3__CYL_WRAP_MASK 0x0001E000L
16806#define SPI_PS_INPUT_CNTL_3__PT_SPRITE_TEX_MASK 0x00020000L
16807#define SPI_PS_INPUT_CNTL_3__DUP_MASK 0x00040000L
16808#define SPI_PS_INPUT_CNTL_3__FP16_INTERP_MODE_MASK 0x00080000L
16809#define SPI_PS_INPUT_CNTL_3__USE_DEFAULT_ATTR1_MASK 0x00100000L
16810#define SPI_PS_INPUT_CNTL_3__DEFAULT_VAL_ATTR1_MASK 0x00600000L
16811#define SPI_PS_INPUT_CNTL_3__PT_SPRITE_TEX_ATTR1_MASK 0x00800000L
16812#define SPI_PS_INPUT_CNTL_3__ATTR0_VALID_MASK 0x01000000L
16813#define SPI_PS_INPUT_CNTL_3__ATTR1_VALID_MASK 0x02000000L
16814//SPI_PS_INPUT_CNTL_4
16815#define SPI_PS_INPUT_CNTL_4__OFFSET__SHIFT 0x0
16816#define SPI_PS_INPUT_CNTL_4__DEFAULT_VAL__SHIFT 0x8
16817#define SPI_PS_INPUT_CNTL_4__FLAT_SHADE__SHIFT 0xa
16818#define SPI_PS_INPUT_CNTL_4__CYL_WRAP__SHIFT 0xd
16819#define SPI_PS_INPUT_CNTL_4__PT_SPRITE_TEX__SHIFT 0x11
16820#define SPI_PS_INPUT_CNTL_4__DUP__SHIFT 0x12
16821#define SPI_PS_INPUT_CNTL_4__FP16_INTERP_MODE__SHIFT 0x13
16822#define SPI_PS_INPUT_CNTL_4__USE_DEFAULT_ATTR1__SHIFT 0x14
16823#define SPI_PS_INPUT_CNTL_4__DEFAULT_VAL_ATTR1__SHIFT 0x15
16824#define SPI_PS_INPUT_CNTL_4__PT_SPRITE_TEX_ATTR1__SHIFT 0x17
16825#define SPI_PS_INPUT_CNTL_4__ATTR0_VALID__SHIFT 0x18
16826#define SPI_PS_INPUT_CNTL_4__ATTR1_VALID__SHIFT 0x19
16827#define SPI_PS_INPUT_CNTL_4__OFFSET_MASK 0x0000003FL
16828#define SPI_PS_INPUT_CNTL_4__DEFAULT_VAL_MASK 0x00000300L
16829#define SPI_PS_INPUT_CNTL_4__FLAT_SHADE_MASK 0x00000400L
16830#define SPI_PS_INPUT_CNTL_4__CYL_WRAP_MASK 0x0001E000L
16831#define SPI_PS_INPUT_CNTL_4__PT_SPRITE_TEX_MASK 0x00020000L
16832#define SPI_PS_INPUT_CNTL_4__DUP_MASK 0x00040000L
16833#define SPI_PS_INPUT_CNTL_4__FP16_INTERP_MODE_MASK 0x00080000L
16834#define SPI_PS_INPUT_CNTL_4__USE_DEFAULT_ATTR1_MASK 0x00100000L
16835#define SPI_PS_INPUT_CNTL_4__DEFAULT_VAL_ATTR1_MASK 0x00600000L
16836#define SPI_PS_INPUT_CNTL_4__PT_SPRITE_TEX_ATTR1_MASK 0x00800000L
16837#define SPI_PS_INPUT_CNTL_4__ATTR0_VALID_MASK 0x01000000L
16838#define SPI_PS_INPUT_CNTL_4__ATTR1_VALID_MASK 0x02000000L
16839//SPI_PS_INPUT_CNTL_5
16840#define SPI_PS_INPUT_CNTL_5__OFFSET__SHIFT 0x0
16841#define SPI_PS_INPUT_CNTL_5__DEFAULT_VAL__SHIFT 0x8
16842#define SPI_PS_INPUT_CNTL_5__FLAT_SHADE__SHIFT 0xa
16843#define SPI_PS_INPUT_CNTL_5__CYL_WRAP__SHIFT 0xd
16844#define SPI_PS_INPUT_CNTL_5__PT_SPRITE_TEX__SHIFT 0x11
16845#define SPI_PS_INPUT_CNTL_5__DUP__SHIFT 0x12
16846#define SPI_PS_INPUT_CNTL_5__FP16_INTERP_MODE__SHIFT 0x13
16847#define SPI_PS_INPUT_CNTL_5__USE_DEFAULT_ATTR1__SHIFT 0x14
16848#define SPI_PS_INPUT_CNTL_5__DEFAULT_VAL_ATTR1__SHIFT 0x15
16849#define SPI_PS_INPUT_CNTL_5__PT_SPRITE_TEX_ATTR1__SHIFT 0x17
16850#define SPI_PS_INPUT_CNTL_5__ATTR0_VALID__SHIFT 0x18
16851#define SPI_PS_INPUT_CNTL_5__ATTR1_VALID__SHIFT 0x19
16852#define SPI_PS_INPUT_CNTL_5__OFFSET_MASK 0x0000003FL
16853#define SPI_PS_INPUT_CNTL_5__DEFAULT_VAL_MASK 0x00000300L
16854#define SPI_PS_INPUT_CNTL_5__FLAT_SHADE_MASK 0x00000400L
16855#define SPI_PS_INPUT_CNTL_5__CYL_WRAP_MASK 0x0001E000L
16856#define SPI_PS_INPUT_CNTL_5__PT_SPRITE_TEX_MASK 0x00020000L
16857#define SPI_PS_INPUT_CNTL_5__DUP_MASK 0x00040000L
16858#define SPI_PS_INPUT_CNTL_5__FP16_INTERP_MODE_MASK 0x00080000L
16859#define SPI_PS_INPUT_CNTL_5__USE_DEFAULT_ATTR1_MASK 0x00100000L
16860#define SPI_PS_INPUT_CNTL_5__DEFAULT_VAL_ATTR1_MASK 0x00600000L
16861#define SPI_PS_INPUT_CNTL_5__PT_SPRITE_TEX_ATTR1_MASK 0x00800000L
16862#define SPI_PS_INPUT_CNTL_5__ATTR0_VALID_MASK 0x01000000L
16863#define SPI_PS_INPUT_CNTL_5__ATTR1_VALID_MASK 0x02000000L
16864//SPI_PS_INPUT_CNTL_6
16865#define SPI_PS_INPUT_CNTL_6__OFFSET__SHIFT 0x0
16866#define SPI_PS_INPUT_CNTL_6__DEFAULT_VAL__SHIFT 0x8
16867#define SPI_PS_INPUT_CNTL_6__FLAT_SHADE__SHIFT 0xa
16868#define SPI_PS_INPUT_CNTL_6__CYL_WRAP__SHIFT 0xd
16869#define SPI_PS_INPUT_CNTL_6__PT_SPRITE_TEX__SHIFT 0x11
16870#define SPI_PS_INPUT_CNTL_6__DUP__SHIFT 0x12
16871#define SPI_PS_INPUT_CNTL_6__FP16_INTERP_MODE__SHIFT 0x13
16872#define SPI_PS_INPUT_CNTL_6__USE_DEFAULT_ATTR1__SHIFT 0x14
16873#define SPI_PS_INPUT_CNTL_6__DEFAULT_VAL_ATTR1__SHIFT 0x15
16874#define SPI_PS_INPUT_CNTL_6__PT_SPRITE_TEX_ATTR1__SHIFT 0x17
16875#define SPI_PS_INPUT_CNTL_6__ATTR0_VALID__SHIFT 0x18
16876#define SPI_PS_INPUT_CNTL_6__ATTR1_VALID__SHIFT 0x19
16877#define SPI_PS_INPUT_CNTL_6__OFFSET_MASK 0x0000003FL
16878#define SPI_PS_INPUT_CNTL_6__DEFAULT_VAL_MASK 0x00000300L
16879#define SPI_PS_INPUT_CNTL_6__FLAT_SHADE_MASK 0x00000400L
16880#define SPI_PS_INPUT_CNTL_6__CYL_WRAP_MASK 0x0001E000L
16881#define SPI_PS_INPUT_CNTL_6__PT_SPRITE_TEX_MASK 0x00020000L
16882#define SPI_PS_INPUT_CNTL_6__DUP_MASK 0x00040000L
16883#define SPI_PS_INPUT_CNTL_6__FP16_INTERP_MODE_MASK 0x00080000L
16884#define SPI_PS_INPUT_CNTL_6__USE_DEFAULT_ATTR1_MASK 0x00100000L
16885#define SPI_PS_INPUT_CNTL_6__DEFAULT_VAL_ATTR1_MASK 0x00600000L
16886#define SPI_PS_INPUT_CNTL_6__PT_SPRITE_TEX_ATTR1_MASK 0x00800000L
16887#define SPI_PS_INPUT_CNTL_6__ATTR0_VALID_MASK 0x01000000L
16888#define SPI_PS_INPUT_CNTL_6__ATTR1_VALID_MASK 0x02000000L
16889//SPI_PS_INPUT_CNTL_7
16890#define SPI_PS_INPUT_CNTL_7__OFFSET__SHIFT 0x0
16891#define SPI_PS_INPUT_CNTL_7__DEFAULT_VAL__SHIFT 0x8
16892#define SPI_PS_INPUT_CNTL_7__FLAT_SHADE__SHIFT 0xa
16893#define SPI_PS_INPUT_CNTL_7__CYL_WRAP__SHIFT 0xd
16894#define SPI_PS_INPUT_CNTL_7__PT_SPRITE_TEX__SHIFT 0x11
16895#define SPI_PS_INPUT_CNTL_7__DUP__SHIFT 0x12
16896#define SPI_PS_INPUT_CNTL_7__FP16_INTERP_MODE__SHIFT 0x13
16897#define SPI_PS_INPUT_CNTL_7__USE_DEFAULT_ATTR1__SHIFT 0x14
16898#define SPI_PS_INPUT_CNTL_7__DEFAULT_VAL_ATTR1__SHIFT 0x15
16899#define SPI_PS_INPUT_CNTL_7__PT_SPRITE_TEX_ATTR1__SHIFT 0x17
16900#define SPI_PS_INPUT_CNTL_7__ATTR0_VALID__SHIFT 0x18
16901#define SPI_PS_INPUT_CNTL_7__ATTR1_VALID__SHIFT 0x19
16902#define SPI_PS_INPUT_CNTL_7__OFFSET_MASK 0x0000003FL
16903#define SPI_PS_INPUT_CNTL_7__DEFAULT_VAL_MASK 0x00000300L
16904#define SPI_PS_INPUT_CNTL_7__FLAT_SHADE_MASK 0x00000400L
16905#define SPI_PS_INPUT_CNTL_7__CYL_WRAP_MASK 0x0001E000L
16906#define SPI_PS_INPUT_CNTL_7__PT_SPRITE_TEX_MASK 0x00020000L
16907#define SPI_PS_INPUT_CNTL_7__DUP_MASK 0x00040000L
16908#define SPI_PS_INPUT_CNTL_7__FP16_INTERP_MODE_MASK 0x00080000L
16909#define SPI_PS_INPUT_CNTL_7__USE_DEFAULT_ATTR1_MASK 0x00100000L
16910#define SPI_PS_INPUT_CNTL_7__DEFAULT_VAL_ATTR1_MASK 0x00600000L
16911#define SPI_PS_INPUT_CNTL_7__PT_SPRITE_TEX_ATTR1_MASK 0x00800000L
16912#define SPI_PS_INPUT_CNTL_7__ATTR0_VALID_MASK 0x01000000L
16913#define SPI_PS_INPUT_CNTL_7__ATTR1_VALID_MASK 0x02000000L
16914//SPI_PS_INPUT_CNTL_8
16915#define SPI_PS_INPUT_CNTL_8__OFFSET__SHIFT 0x0
16916#define SPI_PS_INPUT_CNTL_8__DEFAULT_VAL__SHIFT 0x8
16917#define SPI_PS_INPUT_CNTL_8__FLAT_SHADE__SHIFT 0xa
16918#define SPI_PS_INPUT_CNTL_8__CYL_WRAP__SHIFT 0xd
16919#define SPI_PS_INPUT_CNTL_8__PT_SPRITE_TEX__SHIFT 0x11
16920#define SPI_PS_INPUT_CNTL_8__DUP__SHIFT 0x12
16921#define SPI_PS_INPUT_CNTL_8__FP16_INTERP_MODE__SHIFT 0x13
16922#define SPI_PS_INPUT_CNTL_8__USE_DEFAULT_ATTR1__SHIFT 0x14
16923#define SPI_PS_INPUT_CNTL_8__DEFAULT_VAL_ATTR1__SHIFT 0x15
16924#define SPI_PS_INPUT_CNTL_8__PT_SPRITE_TEX_ATTR1__SHIFT 0x17
16925#define SPI_PS_INPUT_CNTL_8__ATTR0_VALID__SHIFT 0x18
16926#define SPI_PS_INPUT_CNTL_8__ATTR1_VALID__SHIFT 0x19
16927#define SPI_PS_INPUT_CNTL_8__OFFSET_MASK 0x0000003FL
16928#define SPI_PS_INPUT_CNTL_8__DEFAULT_VAL_MASK 0x00000300L
16929#define SPI_PS_INPUT_CNTL_8__FLAT_SHADE_MASK 0x00000400L
16930#define SPI_PS_INPUT_CNTL_8__CYL_WRAP_MASK 0x0001E000L
16931#define SPI_PS_INPUT_CNTL_8__PT_SPRITE_TEX_MASK 0x00020000L
16932#define SPI_PS_INPUT_CNTL_8__DUP_MASK 0x00040000L
16933#define SPI_PS_INPUT_CNTL_8__FP16_INTERP_MODE_MASK 0x00080000L
16934#define SPI_PS_INPUT_CNTL_8__USE_DEFAULT_ATTR1_MASK 0x00100000L
16935#define SPI_PS_INPUT_CNTL_8__DEFAULT_VAL_ATTR1_MASK 0x00600000L
16936#define SPI_PS_INPUT_CNTL_8__PT_SPRITE_TEX_ATTR1_MASK 0x00800000L
16937#define SPI_PS_INPUT_CNTL_8__ATTR0_VALID_MASK 0x01000000L
16938#define SPI_PS_INPUT_CNTL_8__ATTR1_VALID_MASK 0x02000000L
16939//SPI_PS_INPUT_CNTL_9
16940#define SPI_PS_INPUT_CNTL_9__OFFSET__SHIFT 0x0
16941#define SPI_PS_INPUT_CNTL_9__DEFAULT_VAL__SHIFT 0x8
16942#define SPI_PS_INPUT_CNTL_9__FLAT_SHADE__SHIFT 0xa
16943#define SPI_PS_INPUT_CNTL_9__CYL_WRAP__SHIFT 0xd
16944#define SPI_PS_INPUT_CNTL_9__PT_SPRITE_TEX__SHIFT 0x11
16945#define SPI_PS_INPUT_CNTL_9__DUP__SHIFT 0x12
16946#define SPI_PS_INPUT_CNTL_9__FP16_INTERP_MODE__SHIFT 0x13
16947#define SPI_PS_INPUT_CNTL_9__USE_DEFAULT_ATTR1__SHIFT 0x14
16948#define SPI_PS_INPUT_CNTL_9__DEFAULT_VAL_ATTR1__SHIFT 0x15
16949#define SPI_PS_INPUT_CNTL_9__PT_SPRITE_TEX_ATTR1__SHIFT 0x17
16950#define SPI_PS_INPUT_CNTL_9__ATTR0_VALID__SHIFT 0x18
16951#define SPI_PS_INPUT_CNTL_9__ATTR1_VALID__SHIFT 0x19
16952#define SPI_PS_INPUT_CNTL_9__OFFSET_MASK 0x0000003FL
16953#define SPI_PS_INPUT_CNTL_9__DEFAULT_VAL_MASK 0x00000300L
16954#define SPI_PS_INPUT_CNTL_9__FLAT_SHADE_MASK 0x00000400L
16955#define SPI_PS_INPUT_CNTL_9__CYL_WRAP_MASK 0x0001E000L
16956#define SPI_PS_INPUT_CNTL_9__PT_SPRITE_TEX_MASK 0x00020000L
16957#define SPI_PS_INPUT_CNTL_9__DUP_MASK 0x00040000L
16958#define SPI_PS_INPUT_CNTL_9__FP16_INTERP_MODE_MASK 0x00080000L
16959#define SPI_PS_INPUT_CNTL_9__USE_DEFAULT_ATTR1_MASK 0x00100000L
16960#define SPI_PS_INPUT_CNTL_9__DEFAULT_VAL_ATTR1_MASK 0x00600000L
16961#define SPI_PS_INPUT_CNTL_9__PT_SPRITE_TEX_ATTR1_MASK 0x00800000L
16962#define SPI_PS_INPUT_CNTL_9__ATTR0_VALID_MASK 0x01000000L
16963#define SPI_PS_INPUT_CNTL_9__ATTR1_VALID_MASK 0x02000000L
16964//SPI_PS_INPUT_CNTL_10
16965#define SPI_PS_INPUT_CNTL_10__OFFSET__SHIFT 0x0
16966#define SPI_PS_INPUT_CNTL_10__DEFAULT_VAL__SHIFT 0x8
16967#define SPI_PS_INPUT_CNTL_10__FLAT_SHADE__SHIFT 0xa
16968#define SPI_PS_INPUT_CNTL_10__CYL_WRAP__SHIFT 0xd
16969#define SPI_PS_INPUT_CNTL_10__PT_SPRITE_TEX__SHIFT 0x11
16970#define SPI_PS_INPUT_CNTL_10__DUP__SHIFT 0x12
16971#define SPI_PS_INPUT_CNTL_10__FP16_INTERP_MODE__SHIFT 0x13
16972#define SPI_PS_INPUT_CNTL_10__USE_DEFAULT_ATTR1__SHIFT 0x14
16973#define SPI_PS_INPUT_CNTL_10__DEFAULT_VAL_ATTR1__SHIFT 0x15
16974#define SPI_PS_INPUT_CNTL_10__PT_SPRITE_TEX_ATTR1__SHIFT 0x17
16975#define SPI_PS_INPUT_CNTL_10__ATTR0_VALID__SHIFT 0x18
16976#define SPI_PS_INPUT_CNTL_10__ATTR1_VALID__SHIFT 0x19
16977#define SPI_PS_INPUT_CNTL_10__OFFSET_MASK 0x0000003FL
16978#define SPI_PS_INPUT_CNTL_10__DEFAULT_VAL_MASK 0x00000300L
16979#define SPI_PS_INPUT_CNTL_10__FLAT_SHADE_MASK 0x00000400L
16980#define SPI_PS_INPUT_CNTL_10__CYL_WRAP_MASK 0x0001E000L
16981#define SPI_PS_INPUT_CNTL_10__PT_SPRITE_TEX_MASK 0x00020000L
16982#define SPI_PS_INPUT_CNTL_10__DUP_MASK 0x00040000L
16983#define SPI_PS_INPUT_CNTL_10__FP16_INTERP_MODE_MASK 0x00080000L
16984#define SPI_PS_INPUT_CNTL_10__USE_DEFAULT_ATTR1_MASK 0x00100000L
16985#define SPI_PS_INPUT_CNTL_10__DEFAULT_VAL_ATTR1_MASK 0x00600000L
16986#define SPI_PS_INPUT_CNTL_10__PT_SPRITE_TEX_ATTR1_MASK 0x00800000L
16987#define SPI_PS_INPUT_CNTL_10__ATTR0_VALID_MASK 0x01000000L
16988#define SPI_PS_INPUT_CNTL_10__ATTR1_VALID_MASK 0x02000000L
16989//SPI_PS_INPUT_CNTL_11
16990#define SPI_PS_INPUT_CNTL_11__OFFSET__SHIFT 0x0
16991#define SPI_PS_INPUT_CNTL_11__DEFAULT_VAL__SHIFT 0x8
16992#define SPI_PS_INPUT_CNTL_11__FLAT_SHADE__SHIFT 0xa
16993#define SPI_PS_INPUT_CNTL_11__CYL_WRAP__SHIFT 0xd
16994#define SPI_PS_INPUT_CNTL_11__PT_SPRITE_TEX__SHIFT 0x11
16995#define SPI_PS_INPUT_CNTL_11__DUP__SHIFT 0x12
16996#define SPI_PS_INPUT_CNTL_11__FP16_INTERP_MODE__SHIFT 0x13
16997#define SPI_PS_INPUT_CNTL_11__USE_DEFAULT_ATTR1__SHIFT 0x14
16998#define SPI_PS_INPUT_CNTL_11__DEFAULT_VAL_ATTR1__SHIFT 0x15
16999#define SPI_PS_INPUT_CNTL_11__PT_SPRITE_TEX_ATTR1__SHIFT 0x17
17000#define SPI_PS_INPUT_CNTL_11__ATTR0_VALID__SHIFT 0x18
17001#define SPI_PS_INPUT_CNTL_11__ATTR1_VALID__SHIFT 0x19
17002#define SPI_PS_INPUT_CNTL_11__OFFSET_MASK 0x0000003FL
17003#define SPI_PS_INPUT_CNTL_11__DEFAULT_VAL_MASK 0x00000300L
17004#define SPI_PS_INPUT_CNTL_11__FLAT_SHADE_MASK 0x00000400L
17005#define SPI_PS_INPUT_CNTL_11__CYL_WRAP_MASK 0x0001E000L
17006#define SPI_PS_INPUT_CNTL_11__PT_SPRITE_TEX_MASK 0x00020000L
17007#define SPI_PS_INPUT_CNTL_11__DUP_MASK 0x00040000L
17008#define SPI_PS_INPUT_CNTL_11__FP16_INTERP_MODE_MASK 0x00080000L
17009#define SPI_PS_INPUT_CNTL_11__USE_DEFAULT_ATTR1_MASK 0x00100000L
17010#define SPI_PS_INPUT_CNTL_11__DEFAULT_VAL_ATTR1_MASK 0x00600000L
17011#define SPI_PS_INPUT_CNTL_11__PT_SPRITE_TEX_ATTR1_MASK 0x00800000L
17012#define SPI_PS_INPUT_CNTL_11__ATTR0_VALID_MASK 0x01000000L
17013#define SPI_PS_INPUT_CNTL_11__ATTR1_VALID_MASK 0x02000000L
17014//SPI_PS_INPUT_CNTL_12
17015#define SPI_PS_INPUT_CNTL_12__OFFSET__SHIFT 0x0
17016#define SPI_PS_INPUT_CNTL_12__DEFAULT_VAL__SHIFT 0x8
17017#define SPI_PS_INPUT_CNTL_12__FLAT_SHADE__SHIFT 0xa
17018#define SPI_PS_INPUT_CNTL_12__CYL_WRAP__SHIFT 0xd
17019#define SPI_PS_INPUT_CNTL_12__PT_SPRITE_TEX__SHIFT 0x11
17020#define SPI_PS_INPUT_CNTL_12__DUP__SHIFT 0x12
17021#define SPI_PS_INPUT_CNTL_12__FP16_INTERP_MODE__SHIFT 0x13
17022#define SPI_PS_INPUT_CNTL_12__USE_DEFAULT_ATTR1__SHIFT 0x14
17023#define SPI_PS_INPUT_CNTL_12__DEFAULT_VAL_ATTR1__SHIFT 0x15
17024#define SPI_PS_INPUT_CNTL_12__PT_SPRITE_TEX_ATTR1__SHIFT 0x17
17025#define SPI_PS_INPUT_CNTL_12__ATTR0_VALID__SHIFT 0x18
17026#define SPI_PS_INPUT_CNTL_12__ATTR1_VALID__SHIFT 0x19
17027#define SPI_PS_INPUT_CNTL_12__OFFSET_MASK 0x0000003FL
17028#define SPI_PS_INPUT_CNTL_12__DEFAULT_VAL_MASK 0x00000300L
17029#define SPI_PS_INPUT_CNTL_12__FLAT_SHADE_MASK 0x00000400L
17030#define SPI_PS_INPUT_CNTL_12__CYL_WRAP_MASK 0x0001E000L
17031#define SPI_PS_INPUT_CNTL_12__PT_SPRITE_TEX_MASK 0x00020000L
17032#define SPI_PS_INPUT_CNTL_12__DUP_MASK 0x00040000L
17033#define SPI_PS_INPUT_CNTL_12__FP16_INTERP_MODE_MASK 0x00080000L
17034#define SPI_PS_INPUT_CNTL_12__USE_DEFAULT_ATTR1_MASK 0x00100000L
17035#define SPI_PS_INPUT_CNTL_12__DEFAULT_VAL_ATTR1_MASK 0x00600000L
17036#define SPI_PS_INPUT_CNTL_12__PT_SPRITE_TEX_ATTR1_MASK 0x00800000L
17037#define SPI_PS_INPUT_CNTL_12__ATTR0_VALID_MASK 0x01000000L
17038#define SPI_PS_INPUT_CNTL_12__ATTR1_VALID_MASK 0x02000000L
17039//SPI_PS_INPUT_CNTL_13
17040#define SPI_PS_INPUT_CNTL_13__OFFSET__SHIFT 0x0
17041#define SPI_PS_INPUT_CNTL_13__DEFAULT_VAL__SHIFT 0x8
17042#define SPI_PS_INPUT_CNTL_13__FLAT_SHADE__SHIFT 0xa
17043#define SPI_PS_INPUT_CNTL_13__CYL_WRAP__SHIFT 0xd
17044#define SPI_PS_INPUT_CNTL_13__PT_SPRITE_TEX__SHIFT 0x11
17045#define SPI_PS_INPUT_CNTL_13__DUP__SHIFT 0x12
17046#define SPI_PS_INPUT_CNTL_13__FP16_INTERP_MODE__SHIFT 0x13
17047#define SPI_PS_INPUT_CNTL_13__USE_DEFAULT_ATTR1__SHIFT 0x14
17048#define SPI_PS_INPUT_CNTL_13__DEFAULT_VAL_ATTR1__SHIFT 0x15
17049#define SPI_PS_INPUT_CNTL_13__PT_SPRITE_TEX_ATTR1__SHIFT 0x17
17050#define SPI_PS_INPUT_CNTL_13__ATTR0_VALID__SHIFT 0x18
17051#define SPI_PS_INPUT_CNTL_13__ATTR1_VALID__SHIFT 0x19
17052#define SPI_PS_INPUT_CNTL_13__OFFSET_MASK 0x0000003FL
17053#define SPI_PS_INPUT_CNTL_13__DEFAULT_VAL_MASK 0x00000300L
17054#define SPI_PS_INPUT_CNTL_13__FLAT_SHADE_MASK 0x00000400L
17055#define SPI_PS_INPUT_CNTL_13__CYL_WRAP_MASK 0x0001E000L
17056#define SPI_PS_INPUT_CNTL_13__PT_SPRITE_TEX_MASK 0x00020000L
17057#define SPI_PS_INPUT_CNTL_13__DUP_MASK 0x00040000L
17058#define SPI_PS_INPUT_CNTL_13__FP16_INTERP_MODE_MASK 0x00080000L
17059#define SPI_PS_INPUT_CNTL_13__USE_DEFAULT_ATTR1_MASK 0x00100000L
17060#define SPI_PS_INPUT_CNTL_13__DEFAULT_VAL_ATTR1_MASK 0x00600000L
17061#define SPI_PS_INPUT_CNTL_13__PT_SPRITE_TEX_ATTR1_MASK 0x00800000L
17062#define SPI_PS_INPUT_CNTL_13__ATTR0_VALID_MASK 0x01000000L
17063#define SPI_PS_INPUT_CNTL_13__ATTR1_VALID_MASK 0x02000000L
17064//SPI_PS_INPUT_CNTL_14
17065#define SPI_PS_INPUT_CNTL_14__OFFSET__SHIFT 0x0
17066#define SPI_PS_INPUT_CNTL_14__DEFAULT_VAL__SHIFT 0x8
17067#define SPI_PS_INPUT_CNTL_14__FLAT_SHADE__SHIFT 0xa
17068#define SPI_PS_INPUT_CNTL_14__CYL_WRAP__SHIFT 0xd
17069#define SPI_PS_INPUT_CNTL_14__PT_SPRITE_TEX__SHIFT 0x11
17070#define SPI_PS_INPUT_CNTL_14__DUP__SHIFT 0x12
17071#define SPI_PS_INPUT_CNTL_14__FP16_INTERP_MODE__SHIFT 0x13
17072#define SPI_PS_INPUT_CNTL_14__USE_DEFAULT_ATTR1__SHIFT 0x14
17073#define SPI_PS_INPUT_CNTL_14__DEFAULT_VAL_ATTR1__SHIFT 0x15
17074#define SPI_PS_INPUT_CNTL_14__PT_SPRITE_TEX_ATTR1__SHIFT 0x17
17075#define SPI_PS_INPUT_CNTL_14__ATTR0_VALID__SHIFT 0x18
17076#define SPI_PS_INPUT_CNTL_14__ATTR1_VALID__SHIFT 0x19
17077#define SPI_PS_INPUT_CNTL_14__OFFSET_MASK 0x0000003FL
17078#define SPI_PS_INPUT_CNTL_14__DEFAULT_VAL_MASK 0x00000300L
17079#define SPI_PS_INPUT_CNTL_14__FLAT_SHADE_MASK 0x00000400L
17080#define SPI_PS_INPUT_CNTL_14__CYL_WRAP_MASK 0x0001E000L
17081#define SPI_PS_INPUT_CNTL_14__PT_SPRITE_TEX_MASK 0x00020000L
17082#define SPI_PS_INPUT_CNTL_14__DUP_MASK 0x00040000L
17083#define SPI_PS_INPUT_CNTL_14__FP16_INTERP_MODE_MASK 0x00080000L
17084#define SPI_PS_INPUT_CNTL_14__USE_DEFAULT_ATTR1_MASK 0x00100000L
17085#define SPI_PS_INPUT_CNTL_14__DEFAULT_VAL_ATTR1_MASK 0x00600000L
17086#define SPI_PS_INPUT_CNTL_14__PT_SPRITE_TEX_ATTR1_MASK 0x00800000L
17087#define SPI_PS_INPUT_CNTL_14__ATTR0_VALID_MASK 0x01000000L
17088#define SPI_PS_INPUT_CNTL_14__ATTR1_VALID_MASK 0x02000000L
17089//SPI_PS_INPUT_CNTL_15
17090#define SPI_PS_INPUT_CNTL_15__OFFSET__SHIFT 0x0
17091#define SPI_PS_INPUT_CNTL_15__DEFAULT_VAL__SHIFT 0x8
17092#define SPI_PS_INPUT_CNTL_15__FLAT_SHADE__SHIFT 0xa
17093#define SPI_PS_INPUT_CNTL_15__CYL_WRAP__SHIFT 0xd
17094#define SPI_PS_INPUT_CNTL_15__PT_SPRITE_TEX__SHIFT 0x11
17095#define SPI_PS_INPUT_CNTL_15__DUP__SHIFT 0x12
17096#define SPI_PS_INPUT_CNTL_15__FP16_INTERP_MODE__SHIFT 0x13
17097#define SPI_PS_INPUT_CNTL_15__USE_DEFAULT_ATTR1__SHIFT 0x14
17098#define SPI_PS_INPUT_CNTL_15__DEFAULT_VAL_ATTR1__SHIFT 0x15
17099#define SPI_PS_INPUT_CNTL_15__PT_SPRITE_TEX_ATTR1__SHIFT 0x17
17100#define SPI_PS_INPUT_CNTL_15__ATTR0_VALID__SHIFT 0x18
17101#define SPI_PS_INPUT_CNTL_15__ATTR1_VALID__SHIFT 0x19
17102#define SPI_PS_INPUT_CNTL_15__OFFSET_MASK 0x0000003FL
17103#define SPI_PS_INPUT_CNTL_15__DEFAULT_VAL_MASK 0x00000300L
17104#define SPI_PS_INPUT_CNTL_15__FLAT_SHADE_MASK 0x00000400L
17105#define SPI_PS_INPUT_CNTL_15__CYL_WRAP_MASK 0x0001E000L
17106#define SPI_PS_INPUT_CNTL_15__PT_SPRITE_TEX_MASK 0x00020000L
17107#define SPI_PS_INPUT_CNTL_15__DUP_MASK 0x00040000L
17108#define SPI_PS_INPUT_CNTL_15__FP16_INTERP_MODE_MASK 0x00080000L
17109#define SPI_PS_INPUT_CNTL_15__USE_DEFAULT_ATTR1_MASK 0x00100000L
17110#define SPI_PS_INPUT_CNTL_15__DEFAULT_VAL_ATTR1_MASK 0x00600000L
17111#define SPI_PS_INPUT_CNTL_15__PT_SPRITE_TEX_ATTR1_MASK 0x00800000L
17112#define SPI_PS_INPUT_CNTL_15__ATTR0_VALID_MASK 0x01000000L
17113#define SPI_PS_INPUT_CNTL_15__ATTR1_VALID_MASK 0x02000000L
17114//SPI_PS_INPUT_CNTL_16
17115#define SPI_PS_INPUT_CNTL_16__OFFSET__SHIFT 0x0
17116#define SPI_PS_INPUT_CNTL_16__DEFAULT_VAL__SHIFT 0x8
17117#define SPI_PS_INPUT_CNTL_16__FLAT_SHADE__SHIFT 0xa
17118#define SPI_PS_INPUT_CNTL_16__CYL_WRAP__SHIFT 0xd
17119#define SPI_PS_INPUT_CNTL_16__PT_SPRITE_TEX__SHIFT 0x11
17120#define SPI_PS_INPUT_CNTL_16__DUP__SHIFT 0x12
17121#define SPI_PS_INPUT_CNTL_16__FP16_INTERP_MODE__SHIFT 0x13
17122#define SPI_PS_INPUT_CNTL_16__USE_DEFAULT_ATTR1__SHIFT 0x14
17123#define SPI_PS_INPUT_CNTL_16__DEFAULT_VAL_ATTR1__SHIFT 0x15
17124#define SPI_PS_INPUT_CNTL_16__PT_SPRITE_TEX_ATTR1__SHIFT 0x17
17125#define SPI_PS_INPUT_CNTL_16__ATTR0_VALID__SHIFT 0x18
17126#define SPI_PS_INPUT_CNTL_16__ATTR1_VALID__SHIFT 0x19
17127#define SPI_PS_INPUT_CNTL_16__OFFSET_MASK 0x0000003FL
17128#define SPI_PS_INPUT_CNTL_16__DEFAULT_VAL_MASK 0x00000300L
17129#define SPI_PS_INPUT_CNTL_16__FLAT_SHADE_MASK 0x00000400L
17130#define SPI_PS_INPUT_CNTL_16__CYL_WRAP_MASK 0x0001E000L
17131#define SPI_PS_INPUT_CNTL_16__PT_SPRITE_TEX_MASK 0x00020000L
17132#define SPI_PS_INPUT_CNTL_16__DUP_MASK 0x00040000L
17133#define SPI_PS_INPUT_CNTL_16__FP16_INTERP_MODE_MASK 0x00080000L
17134#define SPI_PS_INPUT_CNTL_16__USE_DEFAULT_ATTR1_MASK 0x00100000L
17135#define SPI_PS_INPUT_CNTL_16__DEFAULT_VAL_ATTR1_MASK 0x00600000L
17136#define SPI_PS_INPUT_CNTL_16__PT_SPRITE_TEX_ATTR1_MASK 0x00800000L
17137#define SPI_PS_INPUT_CNTL_16__ATTR0_VALID_MASK 0x01000000L
17138#define SPI_PS_INPUT_CNTL_16__ATTR1_VALID_MASK 0x02000000L
17139//SPI_PS_INPUT_CNTL_17
17140#define SPI_PS_INPUT_CNTL_17__OFFSET__SHIFT 0x0
17141#define SPI_PS_INPUT_CNTL_17__DEFAULT_VAL__SHIFT 0x8
17142#define SPI_PS_INPUT_CNTL_17__FLAT_SHADE__SHIFT 0xa
17143#define SPI_PS_INPUT_CNTL_17__CYL_WRAP__SHIFT 0xd
17144#define SPI_PS_INPUT_CNTL_17__PT_SPRITE_TEX__SHIFT 0x11
17145#define SPI_PS_INPUT_CNTL_17__DUP__SHIFT 0x12
17146#define SPI_PS_INPUT_CNTL_17__FP16_INTERP_MODE__SHIFT 0x13
17147#define SPI_PS_INPUT_CNTL_17__USE_DEFAULT_ATTR1__SHIFT 0x14
17148#define SPI_PS_INPUT_CNTL_17__DEFAULT_VAL_ATTR1__SHIFT 0x15
17149#define SPI_PS_INPUT_CNTL_17__PT_SPRITE_TEX_ATTR1__SHIFT 0x17
17150#define SPI_PS_INPUT_CNTL_17__ATTR0_VALID__SHIFT 0x18
17151#define SPI_PS_INPUT_CNTL_17__ATTR1_VALID__SHIFT 0x19
17152#define SPI_PS_INPUT_CNTL_17__OFFSET_MASK 0x0000003FL
17153#define SPI_PS_INPUT_CNTL_17__DEFAULT_VAL_MASK 0x00000300L
17154#define SPI_PS_INPUT_CNTL_17__FLAT_SHADE_MASK 0x00000400L
17155#define SPI_PS_INPUT_CNTL_17__CYL_WRAP_MASK 0x0001E000L
17156#define SPI_PS_INPUT_CNTL_17__PT_SPRITE_TEX_MASK 0x00020000L
17157#define SPI_PS_INPUT_CNTL_17__DUP_MASK 0x00040000L
17158#define SPI_PS_INPUT_CNTL_17__FP16_INTERP_MODE_MASK 0x00080000L
17159#define SPI_PS_INPUT_CNTL_17__USE_DEFAULT_ATTR1_MASK 0x00100000L
17160#define SPI_PS_INPUT_CNTL_17__DEFAULT_VAL_ATTR1_MASK 0x00600000L
17161#define SPI_PS_INPUT_CNTL_17__PT_SPRITE_TEX_ATTR1_MASK 0x00800000L
17162#define SPI_PS_INPUT_CNTL_17__ATTR0_VALID_MASK 0x01000000L
17163#define SPI_PS_INPUT_CNTL_17__ATTR1_VALID_MASK 0x02000000L
17164//SPI_PS_INPUT_CNTL_18
17165#define SPI_PS_INPUT_CNTL_18__OFFSET__SHIFT 0x0
17166#define SPI_PS_INPUT_CNTL_18__DEFAULT_VAL__SHIFT 0x8
17167#define SPI_PS_INPUT_CNTL_18__FLAT_SHADE__SHIFT 0xa
17168#define SPI_PS_INPUT_CNTL_18__CYL_WRAP__SHIFT 0xd
17169#define SPI_PS_INPUT_CNTL_18__PT_SPRITE_TEX__SHIFT 0x11
17170#define SPI_PS_INPUT_CNTL_18__DUP__SHIFT 0x12
17171#define SPI_PS_INPUT_CNTL_18__FP16_INTERP_MODE__SHIFT 0x13
17172#define SPI_PS_INPUT_CNTL_18__USE_DEFAULT_ATTR1__SHIFT 0x14
17173#define SPI_PS_INPUT_CNTL_18__DEFAULT_VAL_ATTR1__SHIFT 0x15
17174#define SPI_PS_INPUT_CNTL_18__PT_SPRITE_TEX_ATTR1__SHIFT 0x17
17175#define SPI_PS_INPUT_CNTL_18__ATTR0_VALID__SHIFT 0x18
17176#define SPI_PS_INPUT_CNTL_18__ATTR1_VALID__SHIFT 0x19
17177#define SPI_PS_INPUT_CNTL_18__OFFSET_MASK 0x0000003FL
17178#define SPI_PS_INPUT_CNTL_18__DEFAULT_VAL_MASK 0x00000300L
17179#define SPI_PS_INPUT_CNTL_18__FLAT_SHADE_MASK 0x00000400L
17180#define SPI_PS_INPUT_CNTL_18__CYL_WRAP_MASK 0x0001E000L
17181#define SPI_PS_INPUT_CNTL_18__PT_SPRITE_TEX_MASK 0x00020000L
17182#define SPI_PS_INPUT_CNTL_18__DUP_MASK 0x00040000L
17183#define SPI_PS_INPUT_CNTL_18__FP16_INTERP_MODE_MASK 0x00080000L
17184#define SPI_PS_INPUT_CNTL_18__USE_DEFAULT_ATTR1_MASK 0x00100000L
17185#define SPI_PS_INPUT_CNTL_18__DEFAULT_VAL_ATTR1_MASK 0x00600000L
17186#define SPI_PS_INPUT_CNTL_18__PT_SPRITE_TEX_ATTR1_MASK 0x00800000L
17187#define SPI_PS_INPUT_CNTL_18__ATTR0_VALID_MASK 0x01000000L
17188#define SPI_PS_INPUT_CNTL_18__ATTR1_VALID_MASK 0x02000000L
17189//SPI_PS_INPUT_CNTL_19
17190#define SPI_PS_INPUT_CNTL_19__OFFSET__SHIFT 0x0
17191#define SPI_PS_INPUT_CNTL_19__DEFAULT_VAL__SHIFT 0x8
17192#define SPI_PS_INPUT_CNTL_19__FLAT_SHADE__SHIFT 0xa
17193#define SPI_PS_INPUT_CNTL_19__CYL_WRAP__SHIFT 0xd
17194#define SPI_PS_INPUT_CNTL_19__PT_SPRITE_TEX__SHIFT 0x11
17195#define SPI_PS_INPUT_CNTL_19__DUP__SHIFT 0x12
17196#define SPI_PS_INPUT_CNTL_19__FP16_INTERP_MODE__SHIFT 0x13
17197#define SPI_PS_INPUT_CNTL_19__USE_DEFAULT_ATTR1__SHIFT 0x14
17198#define SPI_PS_INPUT_CNTL_19__DEFAULT_VAL_ATTR1__SHIFT 0x15
17199#define SPI_PS_INPUT_CNTL_19__PT_SPRITE_TEX_ATTR1__SHIFT 0x17
17200#define SPI_PS_INPUT_CNTL_19__ATTR0_VALID__SHIFT 0x18
17201#define SPI_PS_INPUT_CNTL_19__ATTR1_VALID__SHIFT 0x19
17202#define SPI_PS_INPUT_CNTL_19__OFFSET_MASK 0x0000003FL
17203#define SPI_PS_INPUT_CNTL_19__DEFAULT_VAL_MASK 0x00000300L
17204#define SPI_PS_INPUT_CNTL_19__FLAT_SHADE_MASK 0x00000400L
17205#define SPI_PS_INPUT_CNTL_19__CYL_WRAP_MASK 0x0001E000L
17206#define SPI_PS_INPUT_CNTL_19__PT_SPRITE_TEX_MASK 0x00020000L
17207#define SPI_PS_INPUT_CNTL_19__DUP_MASK 0x00040000L
17208#define SPI_PS_INPUT_CNTL_19__FP16_INTERP_MODE_MASK 0x00080000L
17209#define SPI_PS_INPUT_CNTL_19__USE_DEFAULT_ATTR1_MASK 0x00100000L
17210#define SPI_PS_INPUT_CNTL_19__DEFAULT_VAL_ATTR1_MASK 0x00600000L
17211#define SPI_PS_INPUT_CNTL_19__PT_SPRITE_TEX_ATTR1_MASK 0x00800000L
17212#define SPI_PS_INPUT_CNTL_19__ATTR0_VALID_MASK 0x01000000L
17213#define SPI_PS_INPUT_CNTL_19__ATTR1_VALID_MASK 0x02000000L
17214//SPI_PS_INPUT_CNTL_20
17215#define SPI_PS_INPUT_CNTL_20__OFFSET__SHIFT 0x0
17216#define SPI_PS_INPUT_CNTL_20__DEFAULT_VAL__SHIFT 0x8
17217#define SPI_PS_INPUT_CNTL_20__FLAT_SHADE__SHIFT 0xa
17218#define SPI_PS_INPUT_CNTL_20__DUP__SHIFT 0x12
17219#define SPI_PS_INPUT_CNTL_20__FP16_INTERP_MODE__SHIFT 0x13
17220#define SPI_PS_INPUT_CNTL_20__USE_DEFAULT_ATTR1__SHIFT 0x14
17221#define SPI_PS_INPUT_CNTL_20__DEFAULT_VAL_ATTR1__SHIFT 0x15
17222#define SPI_PS_INPUT_CNTL_20__ATTR0_VALID__SHIFT 0x18
17223#define SPI_PS_INPUT_CNTL_20__ATTR1_VALID__SHIFT 0x19
17224#define SPI_PS_INPUT_CNTL_20__OFFSET_MASK 0x0000003FL
17225#define SPI_PS_INPUT_CNTL_20__DEFAULT_VAL_MASK 0x00000300L
17226#define SPI_PS_INPUT_CNTL_20__FLAT_SHADE_MASK 0x00000400L
17227#define SPI_PS_INPUT_CNTL_20__DUP_MASK 0x00040000L
17228#define SPI_PS_INPUT_CNTL_20__FP16_INTERP_MODE_MASK 0x00080000L
17229#define SPI_PS_INPUT_CNTL_20__USE_DEFAULT_ATTR1_MASK 0x00100000L
17230#define SPI_PS_INPUT_CNTL_20__DEFAULT_VAL_ATTR1_MASK 0x00600000L
17231#define SPI_PS_INPUT_CNTL_20__ATTR0_VALID_MASK 0x01000000L
17232#define SPI_PS_INPUT_CNTL_20__ATTR1_VALID_MASK 0x02000000L
17233//SPI_PS_INPUT_CNTL_21
17234#define SPI_PS_INPUT_CNTL_21__OFFSET__SHIFT 0x0
17235#define SPI_PS_INPUT_CNTL_21__DEFAULT_VAL__SHIFT 0x8
17236#define SPI_PS_INPUT_CNTL_21__FLAT_SHADE__SHIFT 0xa
17237#define SPI_PS_INPUT_CNTL_21__DUP__SHIFT 0x12
17238#define SPI_PS_INPUT_CNTL_21__FP16_INTERP_MODE__SHIFT 0x13
17239#define SPI_PS_INPUT_CNTL_21__USE_DEFAULT_ATTR1__SHIFT 0x14
17240#define SPI_PS_INPUT_CNTL_21__DEFAULT_VAL_ATTR1__SHIFT 0x15
17241#define SPI_PS_INPUT_CNTL_21__ATTR0_VALID__SHIFT 0x18
17242#define SPI_PS_INPUT_CNTL_21__ATTR1_VALID__SHIFT 0x19
17243#define SPI_PS_INPUT_CNTL_21__OFFSET_MASK 0x0000003FL
17244#define SPI_PS_INPUT_CNTL_21__DEFAULT_VAL_MASK 0x00000300L
17245#define SPI_PS_INPUT_CNTL_21__FLAT_SHADE_MASK 0x00000400L
17246#define SPI_PS_INPUT_CNTL_21__DUP_MASK 0x00040000L
17247#define SPI_PS_INPUT_CNTL_21__FP16_INTERP_MODE_MASK 0x00080000L
17248#define SPI_PS_INPUT_CNTL_21__USE_DEFAULT_ATTR1_MASK 0x00100000L
17249#define SPI_PS_INPUT_CNTL_21__DEFAULT_VAL_ATTR1_MASK 0x00600000L
17250#define SPI_PS_INPUT_CNTL_21__ATTR0_VALID_MASK 0x01000000L
17251#define SPI_PS_INPUT_CNTL_21__ATTR1_VALID_MASK 0x02000000L
17252//SPI_PS_INPUT_CNTL_22
17253#define SPI_PS_INPUT_CNTL_22__OFFSET__SHIFT 0x0
17254#define SPI_PS_INPUT_CNTL_22__DEFAULT_VAL__SHIFT 0x8
17255#define SPI_PS_INPUT_CNTL_22__FLAT_SHADE__SHIFT 0xa
17256#define SPI_PS_INPUT_CNTL_22__DUP__SHIFT 0x12
17257#define SPI_PS_INPUT_CNTL_22__FP16_INTERP_MODE__SHIFT 0x13
17258#define SPI_PS_INPUT_CNTL_22__USE_DEFAULT_ATTR1__SHIFT 0x14
17259#define SPI_PS_INPUT_CNTL_22__DEFAULT_VAL_ATTR1__SHIFT 0x15
17260#define SPI_PS_INPUT_CNTL_22__ATTR0_VALID__SHIFT 0x18
17261#define SPI_PS_INPUT_CNTL_22__ATTR1_VALID__SHIFT 0x19
17262#define SPI_PS_INPUT_CNTL_22__OFFSET_MASK 0x0000003FL
17263#define SPI_PS_INPUT_CNTL_22__DEFAULT_VAL_MASK 0x00000300L
17264#define SPI_PS_INPUT_CNTL_22__FLAT_SHADE_MASK 0x00000400L
17265#define SPI_PS_INPUT_CNTL_22__DUP_MASK 0x00040000L
17266#define SPI_PS_INPUT_CNTL_22__FP16_INTERP_MODE_MASK 0x00080000L
17267#define SPI_PS_INPUT_CNTL_22__USE_DEFAULT_ATTR1_MASK 0x00100000L
17268#define SPI_PS_INPUT_CNTL_22__DEFAULT_VAL_ATTR1_MASK 0x00600000L
17269#define SPI_PS_INPUT_CNTL_22__ATTR0_VALID_MASK 0x01000000L
17270#define SPI_PS_INPUT_CNTL_22__ATTR1_VALID_MASK 0x02000000L
17271//SPI_PS_INPUT_CNTL_23
17272#define SPI_PS_INPUT_CNTL_23__OFFSET__SHIFT 0x0
17273#define SPI_PS_INPUT_CNTL_23__DEFAULT_VAL__SHIFT 0x8
17274#define SPI_PS_INPUT_CNTL_23__FLAT_SHADE__SHIFT 0xa
17275#define SPI_PS_INPUT_CNTL_23__DUP__SHIFT 0x12
17276#define SPI_PS_INPUT_CNTL_23__FP16_INTERP_MODE__SHIFT 0x13
17277#define SPI_PS_INPUT_CNTL_23__USE_DEFAULT_ATTR1__SHIFT 0x14
17278#define SPI_PS_INPUT_CNTL_23__DEFAULT_VAL_ATTR1__SHIFT 0x15
17279#define SPI_PS_INPUT_CNTL_23__ATTR0_VALID__SHIFT 0x18
17280#define SPI_PS_INPUT_CNTL_23__ATTR1_VALID__SHIFT 0x19
17281#define SPI_PS_INPUT_CNTL_23__OFFSET_MASK 0x0000003FL
17282#define SPI_PS_INPUT_CNTL_23__DEFAULT_VAL_MASK 0x00000300L
17283#define SPI_PS_INPUT_CNTL_23__FLAT_SHADE_MASK 0x00000400L
17284#define SPI_PS_INPUT_CNTL_23__DUP_MASK 0x00040000L
17285#define SPI_PS_INPUT_CNTL_23__FP16_INTERP_MODE_MASK 0x00080000L
17286#define SPI_PS_INPUT_CNTL_23__USE_DEFAULT_ATTR1_MASK 0x00100000L
17287#define SPI_PS_INPUT_CNTL_23__DEFAULT_VAL_ATTR1_MASK 0x00600000L
17288#define SPI_PS_INPUT_CNTL_23__ATTR0_VALID_MASK 0x01000000L
17289#define SPI_PS_INPUT_CNTL_23__ATTR1_VALID_MASK 0x02000000L
17290//SPI_PS_INPUT_CNTL_24
17291#define SPI_PS_INPUT_CNTL_24__OFFSET__SHIFT 0x0
17292#define SPI_PS_INPUT_CNTL_24__DEFAULT_VAL__SHIFT 0x8
17293#define SPI_PS_INPUT_CNTL_24__FLAT_SHADE__SHIFT 0xa
17294#define SPI_PS_INPUT_CNTL_24__DUP__SHIFT 0x12
17295#define SPI_PS_INPUT_CNTL_24__FP16_INTERP_MODE__SHIFT 0x13
17296#define SPI_PS_INPUT_CNTL_24__USE_DEFAULT_ATTR1__SHIFT 0x14
17297#define SPI_PS_INPUT_CNTL_24__DEFAULT_VAL_ATTR1__SHIFT 0x15
17298#define SPI_PS_INPUT_CNTL_24__ATTR0_VALID__SHIFT 0x18
17299#define SPI_PS_INPUT_CNTL_24__ATTR1_VALID__SHIFT 0x19
17300#define SPI_PS_INPUT_CNTL_24__OFFSET_MASK 0x0000003FL
17301#define SPI_PS_INPUT_CNTL_24__DEFAULT_VAL_MASK 0x00000300L
17302#define SPI_PS_INPUT_CNTL_24__FLAT_SHADE_MASK 0x00000400L
17303#define SPI_PS_INPUT_CNTL_24__DUP_MASK 0x00040000L
17304#define SPI_PS_INPUT_CNTL_24__FP16_INTERP_MODE_MASK 0x00080000L
17305#define SPI_PS_INPUT_CNTL_24__USE_DEFAULT_ATTR1_MASK 0x00100000L
17306#define SPI_PS_INPUT_CNTL_24__DEFAULT_VAL_ATTR1_MASK 0x00600000L
17307#define SPI_PS_INPUT_CNTL_24__ATTR0_VALID_MASK 0x01000000L
17308#define SPI_PS_INPUT_CNTL_24__ATTR1_VALID_MASK 0x02000000L
17309//SPI_PS_INPUT_CNTL_25
17310#define SPI_PS_INPUT_CNTL_25__OFFSET__SHIFT 0x0
17311#define SPI_PS_INPUT_CNTL_25__DEFAULT_VAL__SHIFT 0x8
17312#define SPI_PS_INPUT_CNTL_25__FLAT_SHADE__SHIFT 0xa
17313#define SPI_PS_INPUT_CNTL_25__DUP__SHIFT 0x12
17314#define SPI_PS_INPUT_CNTL_25__FP16_INTERP_MODE__SHIFT 0x13
17315#define SPI_PS_INPUT_CNTL_25__USE_DEFAULT_ATTR1__SHIFT 0x14
17316#define SPI_PS_INPUT_CNTL_25__DEFAULT_VAL_ATTR1__SHIFT 0x15
17317#define SPI_PS_INPUT_CNTL_25__ATTR0_VALID__SHIFT 0x18
17318#define SPI_PS_INPUT_CNTL_25__ATTR1_VALID__SHIFT 0x19
17319#define SPI_PS_INPUT_CNTL_25__OFFSET_MASK 0x0000003FL
17320#define SPI_PS_INPUT_CNTL_25__DEFAULT_VAL_MASK 0x00000300L
17321#define SPI_PS_INPUT_CNTL_25__FLAT_SHADE_MASK 0x00000400L
17322#define SPI_PS_INPUT_CNTL_25__DUP_MASK 0x00040000L
17323#define SPI_PS_INPUT_CNTL_25__FP16_INTERP_MODE_MASK 0x00080000L
17324#define SPI_PS_INPUT_CNTL_25__USE_DEFAULT_ATTR1_MASK 0x00100000L
17325#define SPI_PS_INPUT_CNTL_25__DEFAULT_VAL_ATTR1_MASK 0x00600000L
17326#define SPI_PS_INPUT_CNTL_25__ATTR0_VALID_MASK 0x01000000L
17327#define SPI_PS_INPUT_CNTL_25__ATTR1_VALID_MASK 0x02000000L
17328//SPI_PS_INPUT_CNTL_26
17329#define SPI_PS_INPUT_CNTL_26__OFFSET__SHIFT 0x0
17330#define SPI_PS_INPUT_CNTL_26__DEFAULT_VAL__SHIFT 0x8
17331#define SPI_PS_INPUT_CNTL_26__FLAT_SHADE__SHIFT 0xa
17332#define SPI_PS_INPUT_CNTL_26__DUP__SHIFT 0x12
17333#define SPI_PS_INPUT_CNTL_26__FP16_INTERP_MODE__SHIFT 0x13
17334#define SPI_PS_INPUT_CNTL_26__USE_DEFAULT_ATTR1__SHIFT 0x14
17335#define SPI_PS_INPUT_CNTL_26__DEFAULT_VAL_ATTR1__SHIFT 0x15
17336#define SPI_PS_INPUT_CNTL_26__ATTR0_VALID__SHIFT 0x18
17337#define SPI_PS_INPUT_CNTL_26__ATTR1_VALID__SHIFT 0x19
17338#define SPI_PS_INPUT_CNTL_26__OFFSET_MASK 0x0000003FL
17339#define SPI_PS_INPUT_CNTL_26__DEFAULT_VAL_MASK 0x00000300L
17340#define SPI_PS_INPUT_CNTL_26__FLAT_SHADE_MASK 0x00000400L
17341#define SPI_PS_INPUT_CNTL_26__DUP_MASK 0x00040000L
17342#define SPI_PS_INPUT_CNTL_26__FP16_INTERP_MODE_MASK 0x00080000L
17343#define SPI_PS_INPUT_CNTL_26__USE_DEFAULT_ATTR1_MASK 0x00100000L
17344#define SPI_PS_INPUT_CNTL_26__DEFAULT_VAL_ATTR1_MASK 0x00600000L
17345#define SPI_PS_INPUT_CNTL_26__ATTR0_VALID_MASK 0x01000000L
17346#define SPI_PS_INPUT_CNTL_26__ATTR1_VALID_MASK 0x02000000L
17347//SPI_PS_INPUT_CNTL_27
17348#define SPI_PS_INPUT_CNTL_27__OFFSET__SHIFT 0x0
17349#define SPI_PS_INPUT_CNTL_27__DEFAULT_VAL__SHIFT 0x8
17350#define SPI_PS_INPUT_CNTL_27__FLAT_SHADE__SHIFT 0xa
17351#define SPI_PS_INPUT_CNTL_27__DUP__SHIFT 0x12
17352#define SPI_PS_INPUT_CNTL_27__FP16_INTERP_MODE__SHIFT 0x13
17353#define SPI_PS_INPUT_CNTL_27__USE_DEFAULT_ATTR1__SHIFT 0x14
17354#define SPI_PS_INPUT_CNTL_27__DEFAULT_VAL_ATTR1__SHIFT 0x15
17355#define SPI_PS_INPUT_CNTL_27__ATTR0_VALID__SHIFT 0x18
17356#define SPI_PS_INPUT_CNTL_27__ATTR1_VALID__SHIFT 0x19
17357#define SPI_PS_INPUT_CNTL_27__OFFSET_MASK 0x0000003FL
17358#define SPI_PS_INPUT_CNTL_27__DEFAULT_VAL_MASK 0x00000300L
17359#define SPI_PS_INPUT_CNTL_27__FLAT_SHADE_MASK 0x00000400L
17360#define SPI_PS_INPUT_CNTL_27__DUP_MASK 0x00040000L
17361#define SPI_PS_INPUT_CNTL_27__FP16_INTERP_MODE_MASK 0x00080000L
17362#define SPI_PS_INPUT_CNTL_27__USE_DEFAULT_ATTR1_MASK 0x00100000L
17363#define SPI_PS_INPUT_CNTL_27__DEFAULT_VAL_ATTR1_MASK 0x00600000L
17364#define SPI_PS_INPUT_CNTL_27__ATTR0_VALID_MASK 0x01000000L
17365#define SPI_PS_INPUT_CNTL_27__ATTR1_VALID_MASK 0x02000000L
17366//SPI_PS_INPUT_CNTL_28
17367#define SPI_PS_INPUT_CNTL_28__OFFSET__SHIFT 0x0
17368#define SPI_PS_INPUT_CNTL_28__DEFAULT_VAL__SHIFT 0x8
17369#define SPI_PS_INPUT_CNTL_28__FLAT_SHADE__SHIFT 0xa
17370#define SPI_PS_INPUT_CNTL_28__DUP__SHIFT 0x12
17371#define SPI_PS_INPUT_CNTL_28__FP16_INTERP_MODE__SHIFT 0x13
17372#define SPI_PS_INPUT_CNTL_28__USE_DEFAULT_ATTR1__SHIFT 0x14
17373#define SPI_PS_INPUT_CNTL_28__DEFAULT_VAL_ATTR1__SHIFT 0x15
17374#define SPI_PS_INPUT_CNTL_28__ATTR0_VALID__SHIFT 0x18
17375#define SPI_PS_INPUT_CNTL_28__ATTR1_VALID__SHIFT 0x19
17376#define SPI_PS_INPUT_CNTL_28__OFFSET_MASK 0x0000003FL
17377#define SPI_PS_INPUT_CNTL_28__DEFAULT_VAL_MASK 0x00000300L
17378#define SPI_PS_INPUT_CNTL_28__FLAT_SHADE_MASK 0x00000400L
17379#define SPI_PS_INPUT_CNTL_28__DUP_MASK 0x00040000L
17380#define SPI_PS_INPUT_CNTL_28__FP16_INTERP_MODE_MASK 0x00080000L
17381#define SPI_PS_INPUT_CNTL_28__USE_DEFAULT_ATTR1_MASK 0x00100000L
17382#define SPI_PS_INPUT_CNTL_28__DEFAULT_VAL_ATTR1_MASK 0x00600000L
17383#define SPI_PS_INPUT_CNTL_28__ATTR0_VALID_MASK 0x01000000L
17384#define SPI_PS_INPUT_CNTL_28__ATTR1_VALID_MASK 0x02000000L
17385//SPI_PS_INPUT_CNTL_29
17386#define SPI_PS_INPUT_CNTL_29__OFFSET__SHIFT 0x0
17387#define SPI_PS_INPUT_CNTL_29__DEFAULT_VAL__SHIFT 0x8
17388#define SPI_PS_INPUT_CNTL_29__FLAT_SHADE__SHIFT 0xa
17389#define SPI_PS_INPUT_CNTL_29__DUP__SHIFT 0x12
17390#define SPI_PS_INPUT_CNTL_29__FP16_INTERP_MODE__SHIFT 0x13
17391#define SPI_PS_INPUT_CNTL_29__USE_DEFAULT_ATTR1__SHIFT 0x14
17392#define SPI_PS_INPUT_CNTL_29__DEFAULT_VAL_ATTR1__SHIFT 0x15
17393#define SPI_PS_INPUT_CNTL_29__ATTR0_VALID__SHIFT 0x18
17394#define SPI_PS_INPUT_CNTL_29__ATTR1_VALID__SHIFT 0x19
17395#define SPI_PS_INPUT_CNTL_29__OFFSET_MASK 0x0000003FL
17396#define SPI_PS_INPUT_CNTL_29__DEFAULT_VAL_MASK 0x00000300L
17397#define SPI_PS_INPUT_CNTL_29__FLAT_SHADE_MASK 0x00000400L
17398#define SPI_PS_INPUT_CNTL_29__DUP_MASK 0x00040000L
17399#define SPI_PS_INPUT_CNTL_29__FP16_INTERP_MODE_MASK 0x00080000L
17400#define SPI_PS_INPUT_CNTL_29__USE_DEFAULT_ATTR1_MASK 0x00100000L
17401#define SPI_PS_INPUT_CNTL_29__DEFAULT_VAL_ATTR1_MASK 0x00600000L
17402#define SPI_PS_INPUT_CNTL_29__ATTR0_VALID_MASK 0x01000000L
17403#define SPI_PS_INPUT_CNTL_29__ATTR1_VALID_MASK 0x02000000L
17404//SPI_PS_INPUT_CNTL_30
17405#define SPI_PS_INPUT_CNTL_30__OFFSET__SHIFT 0x0
17406#define SPI_PS_INPUT_CNTL_30__DEFAULT_VAL__SHIFT 0x8
17407#define SPI_PS_INPUT_CNTL_30__FLAT_SHADE__SHIFT 0xa
17408#define SPI_PS_INPUT_CNTL_30__DUP__SHIFT 0x12
17409#define SPI_PS_INPUT_CNTL_30__FP16_INTERP_MODE__SHIFT 0x13
17410#define SPI_PS_INPUT_CNTL_30__USE_DEFAULT_ATTR1__SHIFT 0x14
17411#define SPI_PS_INPUT_CNTL_30__DEFAULT_VAL_ATTR1__SHIFT 0x15
17412#define SPI_PS_INPUT_CNTL_30__ATTR0_VALID__SHIFT 0x18
17413#define SPI_PS_INPUT_CNTL_30__ATTR1_VALID__SHIFT 0x19
17414#define SPI_PS_INPUT_CNTL_30__OFFSET_MASK 0x0000003FL
17415#define SPI_PS_INPUT_CNTL_30__DEFAULT_VAL_MASK 0x00000300L
17416#define SPI_PS_INPUT_CNTL_30__FLAT_SHADE_MASK 0x00000400L
17417#define SPI_PS_INPUT_CNTL_30__DUP_MASK 0x00040000L
17418#define SPI_PS_INPUT_CNTL_30__FP16_INTERP_MODE_MASK 0x00080000L
17419#define SPI_PS_INPUT_CNTL_30__USE_DEFAULT_ATTR1_MASK 0x00100000L
17420#define SPI_PS_INPUT_CNTL_30__DEFAULT_VAL_ATTR1_MASK 0x00600000L
17421#define SPI_PS_INPUT_CNTL_30__ATTR0_VALID_MASK 0x01000000L
17422#define SPI_PS_INPUT_CNTL_30__ATTR1_VALID_MASK 0x02000000L
17423//SPI_PS_INPUT_CNTL_31
17424#define SPI_PS_INPUT_CNTL_31__OFFSET__SHIFT 0x0
17425#define SPI_PS_INPUT_CNTL_31__DEFAULT_VAL__SHIFT 0x8
17426#define SPI_PS_INPUT_CNTL_31__FLAT_SHADE__SHIFT 0xa
17427#define SPI_PS_INPUT_CNTL_31__DUP__SHIFT 0x12
17428#define SPI_PS_INPUT_CNTL_31__FP16_INTERP_MODE__SHIFT 0x13
17429#define SPI_PS_INPUT_CNTL_31__USE_DEFAULT_ATTR1__SHIFT 0x14
17430#define SPI_PS_INPUT_CNTL_31__DEFAULT_VAL_ATTR1__SHIFT 0x15
17431#define SPI_PS_INPUT_CNTL_31__ATTR0_VALID__SHIFT 0x18
17432#define SPI_PS_INPUT_CNTL_31__ATTR1_VALID__SHIFT 0x19
17433#define SPI_PS_INPUT_CNTL_31__OFFSET_MASK 0x0000003FL
17434#define SPI_PS_INPUT_CNTL_31__DEFAULT_VAL_MASK 0x00000300L
17435#define SPI_PS_INPUT_CNTL_31__FLAT_SHADE_MASK 0x00000400L
17436#define SPI_PS_INPUT_CNTL_31__DUP_MASK 0x00040000L
17437#define SPI_PS_INPUT_CNTL_31__FP16_INTERP_MODE_MASK 0x00080000L
17438#define SPI_PS_INPUT_CNTL_31__USE_DEFAULT_ATTR1_MASK 0x00100000L
17439#define SPI_PS_INPUT_CNTL_31__DEFAULT_VAL_ATTR1_MASK 0x00600000L
17440#define SPI_PS_INPUT_CNTL_31__ATTR0_VALID_MASK 0x01000000L
17441#define SPI_PS_INPUT_CNTL_31__ATTR1_VALID_MASK 0x02000000L
17442//SPI_VS_OUT_CONFIG
17443#define SPI_VS_OUT_CONFIG__VS_EXPORT_COUNT__SHIFT 0x1
17444#define SPI_VS_OUT_CONFIG__VS_HALF_PACK__SHIFT 0x6
17445#define SPI_VS_OUT_CONFIG__VS_EXPORT_COUNT_MASK 0x0000003EL
17446#define SPI_VS_OUT_CONFIG__VS_HALF_PACK_MASK 0x00000040L
17447//SPI_PS_INPUT_ENA
17448#define SPI_PS_INPUT_ENA__PERSP_SAMPLE_ENA__SHIFT 0x0
17449#define SPI_PS_INPUT_ENA__PERSP_CENTER_ENA__SHIFT 0x1
17450#define SPI_PS_INPUT_ENA__PERSP_CENTROID_ENA__SHIFT 0x2
17451#define SPI_PS_INPUT_ENA__PERSP_PULL_MODEL_ENA__SHIFT 0x3
17452#define SPI_PS_INPUT_ENA__LINEAR_SAMPLE_ENA__SHIFT 0x4
17453#define SPI_PS_INPUT_ENA__LINEAR_CENTER_ENA__SHIFT 0x5
17454#define SPI_PS_INPUT_ENA__LINEAR_CENTROID_ENA__SHIFT 0x6
17455#define SPI_PS_INPUT_ENA__LINE_STIPPLE_TEX_ENA__SHIFT 0x7
17456#define SPI_PS_INPUT_ENA__POS_X_FLOAT_ENA__SHIFT 0x8
17457#define SPI_PS_INPUT_ENA__POS_Y_FLOAT_ENA__SHIFT 0x9
17458#define SPI_PS_INPUT_ENA__POS_Z_FLOAT_ENA__SHIFT 0xa
17459#define SPI_PS_INPUT_ENA__POS_W_FLOAT_ENA__SHIFT 0xb
17460#define SPI_PS_INPUT_ENA__FRONT_FACE_ENA__SHIFT 0xc
17461#define SPI_PS_INPUT_ENA__ANCILLARY_ENA__SHIFT 0xd
17462#define SPI_PS_INPUT_ENA__SAMPLE_COVERAGE_ENA__SHIFT 0xe
17463#define SPI_PS_INPUT_ENA__POS_FIXED_PT_ENA__SHIFT 0xf
17464#define SPI_PS_INPUT_ENA__PERSP_SAMPLE_ENA_MASK 0x00000001L
17465#define SPI_PS_INPUT_ENA__PERSP_CENTER_ENA_MASK 0x00000002L
17466#define SPI_PS_INPUT_ENA__PERSP_CENTROID_ENA_MASK 0x00000004L
17467#define SPI_PS_INPUT_ENA__PERSP_PULL_MODEL_ENA_MASK 0x00000008L
17468#define SPI_PS_INPUT_ENA__LINEAR_SAMPLE_ENA_MASK 0x00000010L
17469#define SPI_PS_INPUT_ENA__LINEAR_CENTER_ENA_MASK 0x00000020L
17470#define SPI_PS_INPUT_ENA__LINEAR_CENTROID_ENA_MASK 0x00000040L
17471#define SPI_PS_INPUT_ENA__LINE_STIPPLE_TEX_ENA_MASK 0x00000080L
17472#define SPI_PS_INPUT_ENA__POS_X_FLOAT_ENA_MASK 0x00000100L
17473#define SPI_PS_INPUT_ENA__POS_Y_FLOAT_ENA_MASK 0x00000200L
17474#define SPI_PS_INPUT_ENA__POS_Z_FLOAT_ENA_MASK 0x00000400L
17475#define SPI_PS_INPUT_ENA__POS_W_FLOAT_ENA_MASK 0x00000800L
17476#define SPI_PS_INPUT_ENA__FRONT_FACE_ENA_MASK 0x00001000L
17477#define SPI_PS_INPUT_ENA__ANCILLARY_ENA_MASK 0x00002000L
17478#define SPI_PS_INPUT_ENA__SAMPLE_COVERAGE_ENA_MASK 0x00004000L
17479#define SPI_PS_INPUT_ENA__POS_FIXED_PT_ENA_MASK 0x00008000L
17480//SPI_PS_INPUT_ADDR
17481#define SPI_PS_INPUT_ADDR__PERSP_SAMPLE_ENA__SHIFT 0x0
17482#define SPI_PS_INPUT_ADDR__PERSP_CENTER_ENA__SHIFT 0x1
17483#define SPI_PS_INPUT_ADDR__PERSP_CENTROID_ENA__SHIFT 0x2
17484#define SPI_PS_INPUT_ADDR__PERSP_PULL_MODEL_ENA__SHIFT 0x3
17485#define SPI_PS_INPUT_ADDR__LINEAR_SAMPLE_ENA__SHIFT 0x4
17486#define SPI_PS_INPUT_ADDR__LINEAR_CENTER_ENA__SHIFT 0x5
17487#define SPI_PS_INPUT_ADDR__LINEAR_CENTROID_ENA__SHIFT 0x6
17488#define SPI_PS_INPUT_ADDR__LINE_STIPPLE_TEX_ENA__SHIFT 0x7
17489#define SPI_PS_INPUT_ADDR__POS_X_FLOAT_ENA__SHIFT 0x8
17490#define SPI_PS_INPUT_ADDR__POS_Y_FLOAT_ENA__SHIFT 0x9
17491#define SPI_PS_INPUT_ADDR__POS_Z_FLOAT_ENA__SHIFT 0xa
17492#define SPI_PS_INPUT_ADDR__POS_W_FLOAT_ENA__SHIFT 0xb
17493#define SPI_PS_INPUT_ADDR__FRONT_FACE_ENA__SHIFT 0xc
17494#define SPI_PS_INPUT_ADDR__ANCILLARY_ENA__SHIFT 0xd
17495#define SPI_PS_INPUT_ADDR__SAMPLE_COVERAGE_ENA__SHIFT 0xe
17496#define SPI_PS_INPUT_ADDR__POS_FIXED_PT_ENA__SHIFT 0xf
17497#define SPI_PS_INPUT_ADDR__PERSP_SAMPLE_ENA_MASK 0x00000001L
17498#define SPI_PS_INPUT_ADDR__PERSP_CENTER_ENA_MASK 0x00000002L
17499#define SPI_PS_INPUT_ADDR__PERSP_CENTROID_ENA_MASK 0x00000004L
17500#define SPI_PS_INPUT_ADDR__PERSP_PULL_MODEL_ENA_MASK 0x00000008L
17501#define SPI_PS_INPUT_ADDR__LINEAR_SAMPLE_ENA_MASK 0x00000010L
17502#define SPI_PS_INPUT_ADDR__LINEAR_CENTER_ENA_MASK 0x00000020L
17503#define SPI_PS_INPUT_ADDR__LINEAR_CENTROID_ENA_MASK 0x00000040L
17504#define SPI_PS_INPUT_ADDR__LINE_STIPPLE_TEX_ENA_MASK 0x00000080L
17505#define SPI_PS_INPUT_ADDR__POS_X_FLOAT_ENA_MASK 0x00000100L
17506#define SPI_PS_INPUT_ADDR__POS_Y_FLOAT_ENA_MASK 0x00000200L
17507#define SPI_PS_INPUT_ADDR__POS_Z_FLOAT_ENA_MASK 0x00000400L
17508#define SPI_PS_INPUT_ADDR__POS_W_FLOAT_ENA_MASK 0x00000800L
17509#define SPI_PS_INPUT_ADDR__FRONT_FACE_ENA_MASK 0x00001000L
17510#define SPI_PS_INPUT_ADDR__ANCILLARY_ENA_MASK 0x00002000L
17511#define SPI_PS_INPUT_ADDR__SAMPLE_COVERAGE_ENA_MASK 0x00004000L
17512#define SPI_PS_INPUT_ADDR__POS_FIXED_PT_ENA_MASK 0x00008000L
17513//SPI_INTERP_CONTROL_0
17514#define SPI_INTERP_CONTROL_0__FLAT_SHADE_ENA__SHIFT 0x0
17515#define SPI_INTERP_CONTROL_0__PNT_SPRITE_ENA__SHIFT 0x1
17516#define SPI_INTERP_CONTROL_0__PNT_SPRITE_OVRD_X__SHIFT 0x2
17517#define SPI_INTERP_CONTROL_0__PNT_SPRITE_OVRD_Y__SHIFT 0x5
17518#define SPI_INTERP_CONTROL_0__PNT_SPRITE_OVRD_Z__SHIFT 0x8
17519#define SPI_INTERP_CONTROL_0__PNT_SPRITE_OVRD_W__SHIFT 0xb
17520#define SPI_INTERP_CONTROL_0__PNT_SPRITE_TOP_1__SHIFT 0xe
17521#define SPI_INTERP_CONTROL_0__FLAT_SHADE_ENA_MASK 0x00000001L
17522#define SPI_INTERP_CONTROL_0__PNT_SPRITE_ENA_MASK 0x00000002L
17523#define SPI_INTERP_CONTROL_0__PNT_SPRITE_OVRD_X_MASK 0x0000001CL
17524#define SPI_INTERP_CONTROL_0__PNT_SPRITE_OVRD_Y_MASK 0x000000E0L
17525#define SPI_INTERP_CONTROL_0__PNT_SPRITE_OVRD_Z_MASK 0x00000700L
17526#define SPI_INTERP_CONTROL_0__PNT_SPRITE_OVRD_W_MASK 0x00003800L
17527#define SPI_INTERP_CONTROL_0__PNT_SPRITE_TOP_1_MASK 0x00004000L
17528//SPI_PS_IN_CONTROL
17529#define SPI_PS_IN_CONTROL__NUM_INTERP__SHIFT 0x0
17530#define SPI_PS_IN_CONTROL__PARAM_GEN__SHIFT 0x6
17531#define SPI_PS_IN_CONTROL__OFFCHIP_PARAM_EN__SHIFT 0x7
17532#define SPI_PS_IN_CONTROL__LATE_PC_DEALLOC__SHIFT 0x8
17533#define SPI_PS_IN_CONTROL__BC_OPTIMIZE_DISABLE__SHIFT 0xe
17534#define SPI_PS_IN_CONTROL__NUM_INTERP_MASK 0x0000003FL
17535#define SPI_PS_IN_CONTROL__PARAM_GEN_MASK 0x00000040L
17536#define SPI_PS_IN_CONTROL__OFFCHIP_PARAM_EN_MASK 0x00000080L
17537#define SPI_PS_IN_CONTROL__LATE_PC_DEALLOC_MASK 0x00000100L
17538#define SPI_PS_IN_CONTROL__BC_OPTIMIZE_DISABLE_MASK 0x00004000L
17539//SPI_BARYC_CNTL
17540#define SPI_BARYC_CNTL__PERSP_CENTER_CNTL__SHIFT 0x0
17541#define SPI_BARYC_CNTL__PERSP_CENTROID_CNTL__SHIFT 0x4
17542#define SPI_BARYC_CNTL__LINEAR_CENTER_CNTL__SHIFT 0x8
17543#define SPI_BARYC_CNTL__LINEAR_CENTROID_CNTL__SHIFT 0xc
17544#define SPI_BARYC_CNTL__POS_FLOAT_LOCATION__SHIFT 0x10
17545#define SPI_BARYC_CNTL__POS_FLOAT_ULC__SHIFT 0x14
17546#define SPI_BARYC_CNTL__FRONT_FACE_ALL_BITS__SHIFT 0x18
17547#define SPI_BARYC_CNTL__PERSP_CENTER_CNTL_MASK 0x00000001L
17548#define SPI_BARYC_CNTL__PERSP_CENTROID_CNTL_MASK 0x00000010L
17549#define SPI_BARYC_CNTL__LINEAR_CENTER_CNTL_MASK 0x00000100L
17550#define SPI_BARYC_CNTL__LINEAR_CENTROID_CNTL_MASK 0x00001000L
17551#define SPI_BARYC_CNTL__POS_FLOAT_LOCATION_MASK 0x00030000L
17552#define SPI_BARYC_CNTL__POS_FLOAT_ULC_MASK 0x00100000L
17553#define SPI_BARYC_CNTL__FRONT_FACE_ALL_BITS_MASK 0x01000000L
17554//SPI_TMPRING_SIZE
17555#define SPI_TMPRING_SIZE__WAVES__SHIFT 0x0
17556#define SPI_TMPRING_SIZE__WAVESIZE__SHIFT 0xc
17557#define SPI_TMPRING_SIZE__WAVES_MASK 0x00000FFFL
17558#define SPI_TMPRING_SIZE__WAVESIZE_MASK 0x01FFF000L
17559//SPI_SHADER_POS_FORMAT
17560#define SPI_SHADER_POS_FORMAT__POS0_EXPORT_FORMAT__SHIFT 0x0
17561#define SPI_SHADER_POS_FORMAT__POS1_EXPORT_FORMAT__SHIFT 0x4
17562#define SPI_SHADER_POS_FORMAT__POS2_EXPORT_FORMAT__SHIFT 0x8
17563#define SPI_SHADER_POS_FORMAT__POS3_EXPORT_FORMAT__SHIFT 0xc
17564#define SPI_SHADER_POS_FORMAT__POS0_EXPORT_FORMAT_MASK 0x0000000FL
17565#define SPI_SHADER_POS_FORMAT__POS1_EXPORT_FORMAT_MASK 0x000000F0L
17566#define SPI_SHADER_POS_FORMAT__POS2_EXPORT_FORMAT_MASK 0x00000F00L
17567#define SPI_SHADER_POS_FORMAT__POS3_EXPORT_FORMAT_MASK 0x0000F000L
17568//SPI_SHADER_Z_FORMAT
17569#define SPI_SHADER_Z_FORMAT__Z_EXPORT_FORMAT__SHIFT 0x0
17570#define SPI_SHADER_Z_FORMAT__Z_EXPORT_FORMAT_MASK 0x0000000FL
17571//SPI_SHADER_COL_FORMAT
17572#define SPI_SHADER_COL_FORMAT__COL0_EXPORT_FORMAT__SHIFT 0x0
17573#define SPI_SHADER_COL_FORMAT__COL1_EXPORT_FORMAT__SHIFT 0x4
17574#define SPI_SHADER_COL_FORMAT__COL2_EXPORT_FORMAT__SHIFT 0x8
17575#define SPI_SHADER_COL_FORMAT__COL3_EXPORT_FORMAT__SHIFT 0xc
17576#define SPI_SHADER_COL_FORMAT__COL4_EXPORT_FORMAT__SHIFT 0x10
17577#define SPI_SHADER_COL_FORMAT__COL5_EXPORT_FORMAT__SHIFT 0x14
17578#define SPI_SHADER_COL_FORMAT__COL6_EXPORT_FORMAT__SHIFT 0x18
17579#define SPI_SHADER_COL_FORMAT__COL7_EXPORT_FORMAT__SHIFT 0x1c
17580#define SPI_SHADER_COL_FORMAT__COL0_EXPORT_FORMAT_MASK 0x0000000FL
17581#define SPI_SHADER_COL_FORMAT__COL1_EXPORT_FORMAT_MASK 0x000000F0L
17582#define SPI_SHADER_COL_FORMAT__COL2_EXPORT_FORMAT_MASK 0x00000F00L
17583#define SPI_SHADER_COL_FORMAT__COL3_EXPORT_FORMAT_MASK 0x0000F000L
17584#define SPI_SHADER_COL_FORMAT__COL4_EXPORT_FORMAT_MASK 0x000F0000L
17585#define SPI_SHADER_COL_FORMAT__COL5_EXPORT_FORMAT_MASK 0x00F00000L
17586#define SPI_SHADER_COL_FORMAT__COL6_EXPORT_FORMAT_MASK 0x0F000000L
17587#define SPI_SHADER_COL_FORMAT__COL7_EXPORT_FORMAT_MASK 0xF0000000L
17588//SX_PS_DOWNCONVERT
17589#define SX_PS_DOWNCONVERT__MRT0__SHIFT 0x0
17590#define SX_PS_DOWNCONVERT__MRT1__SHIFT 0x4
17591#define SX_PS_DOWNCONVERT__MRT2__SHIFT 0x8
17592#define SX_PS_DOWNCONVERT__MRT3__SHIFT 0xc
17593#define SX_PS_DOWNCONVERT__MRT4__SHIFT 0x10
17594#define SX_PS_DOWNCONVERT__MRT5__SHIFT 0x14
17595#define SX_PS_DOWNCONVERT__MRT6__SHIFT 0x18
17596#define SX_PS_DOWNCONVERT__MRT7__SHIFT 0x1c
17597#define SX_PS_DOWNCONVERT__MRT0_MASK 0x0000000FL
17598#define SX_PS_DOWNCONVERT__MRT1_MASK 0x000000F0L
17599#define SX_PS_DOWNCONVERT__MRT2_MASK 0x00000F00L
17600#define SX_PS_DOWNCONVERT__MRT3_MASK 0x0000F000L
17601#define SX_PS_DOWNCONVERT__MRT4_MASK 0x000F0000L
17602#define SX_PS_DOWNCONVERT__MRT5_MASK 0x00F00000L
17603#define SX_PS_DOWNCONVERT__MRT6_MASK 0x0F000000L
17604#define SX_PS_DOWNCONVERT__MRT7_MASK 0xF0000000L
17605//SX_BLEND_OPT_EPSILON
17606#define SX_BLEND_OPT_EPSILON__MRT0_EPSILON__SHIFT 0x0
17607#define SX_BLEND_OPT_EPSILON__MRT1_EPSILON__SHIFT 0x4
17608#define SX_BLEND_OPT_EPSILON__MRT2_EPSILON__SHIFT 0x8
17609#define SX_BLEND_OPT_EPSILON__MRT3_EPSILON__SHIFT 0xc
17610#define SX_BLEND_OPT_EPSILON__MRT4_EPSILON__SHIFT 0x10
17611#define SX_BLEND_OPT_EPSILON__MRT5_EPSILON__SHIFT 0x14
17612#define SX_BLEND_OPT_EPSILON__MRT6_EPSILON__SHIFT 0x18
17613#define SX_BLEND_OPT_EPSILON__MRT7_EPSILON__SHIFT 0x1c
17614#define SX_BLEND_OPT_EPSILON__MRT0_EPSILON_MASK 0x0000000FL
17615#define SX_BLEND_OPT_EPSILON__MRT1_EPSILON_MASK 0x000000F0L
17616#define SX_BLEND_OPT_EPSILON__MRT2_EPSILON_MASK 0x00000F00L
17617#define SX_BLEND_OPT_EPSILON__MRT3_EPSILON_MASK 0x0000F000L
17618#define SX_BLEND_OPT_EPSILON__MRT4_EPSILON_MASK 0x000F0000L
17619#define SX_BLEND_OPT_EPSILON__MRT5_EPSILON_MASK 0x00F00000L
17620#define SX_BLEND_OPT_EPSILON__MRT6_EPSILON_MASK 0x0F000000L
17621#define SX_BLEND_OPT_EPSILON__MRT7_EPSILON_MASK 0xF0000000L
17622//SX_BLEND_OPT_CONTROL
17623#define SX_BLEND_OPT_CONTROL__MRT0_COLOR_OPT_DISABLE__SHIFT 0x0
17624#define SX_BLEND_OPT_CONTROL__MRT0_ALPHA_OPT_DISABLE__SHIFT 0x1
17625#define SX_BLEND_OPT_CONTROL__MRT1_COLOR_OPT_DISABLE__SHIFT 0x4
17626#define SX_BLEND_OPT_CONTROL__MRT1_ALPHA_OPT_DISABLE__SHIFT 0x5
17627#define SX_BLEND_OPT_CONTROL__MRT2_COLOR_OPT_DISABLE__SHIFT 0x8
17628#define SX_BLEND_OPT_CONTROL__MRT2_ALPHA_OPT_DISABLE__SHIFT 0x9
17629#define SX_BLEND_OPT_CONTROL__MRT3_COLOR_OPT_DISABLE__SHIFT 0xc
17630#define SX_BLEND_OPT_CONTROL__MRT3_ALPHA_OPT_DISABLE__SHIFT 0xd
17631#define SX_BLEND_OPT_CONTROL__MRT4_COLOR_OPT_DISABLE__SHIFT 0x10
17632#define SX_BLEND_OPT_CONTROL__MRT4_ALPHA_OPT_DISABLE__SHIFT 0x11
17633#define SX_BLEND_OPT_CONTROL__MRT5_COLOR_OPT_DISABLE__SHIFT 0x14
17634#define SX_BLEND_OPT_CONTROL__MRT5_ALPHA_OPT_DISABLE__SHIFT 0x15
17635#define SX_BLEND_OPT_CONTROL__MRT6_COLOR_OPT_DISABLE__SHIFT 0x18
17636#define SX_BLEND_OPT_CONTROL__MRT6_ALPHA_OPT_DISABLE__SHIFT 0x19
17637#define SX_BLEND_OPT_CONTROL__MRT7_COLOR_OPT_DISABLE__SHIFT 0x1c
17638#define SX_BLEND_OPT_CONTROL__MRT7_ALPHA_OPT_DISABLE__SHIFT 0x1d
17639#define SX_BLEND_OPT_CONTROL__PIXEN_ZERO_OPT_DISABLE__SHIFT 0x1f
17640#define SX_BLEND_OPT_CONTROL__MRT0_COLOR_OPT_DISABLE_MASK 0x00000001L
17641#define SX_BLEND_OPT_CONTROL__MRT0_ALPHA_OPT_DISABLE_MASK 0x00000002L
17642#define SX_BLEND_OPT_CONTROL__MRT1_COLOR_OPT_DISABLE_MASK 0x00000010L
17643#define SX_BLEND_OPT_CONTROL__MRT1_ALPHA_OPT_DISABLE_MASK 0x00000020L
17644#define SX_BLEND_OPT_CONTROL__MRT2_COLOR_OPT_DISABLE_MASK 0x00000100L
17645#define SX_BLEND_OPT_CONTROL__MRT2_ALPHA_OPT_DISABLE_MASK 0x00000200L
17646#define SX_BLEND_OPT_CONTROL__MRT3_COLOR_OPT_DISABLE_MASK 0x00001000L
17647#define SX_BLEND_OPT_CONTROL__MRT3_ALPHA_OPT_DISABLE_MASK 0x00002000L
17648#define SX_BLEND_OPT_CONTROL__MRT4_COLOR_OPT_DISABLE_MASK 0x00010000L
17649#define SX_BLEND_OPT_CONTROL__MRT4_ALPHA_OPT_DISABLE_MASK 0x00020000L
17650#define SX_BLEND_OPT_CONTROL__MRT5_COLOR_OPT_DISABLE_MASK 0x00100000L
17651#define SX_BLEND_OPT_CONTROL__MRT5_ALPHA_OPT_DISABLE_MASK 0x00200000L
17652#define SX_BLEND_OPT_CONTROL__MRT6_COLOR_OPT_DISABLE_MASK 0x01000000L
17653#define SX_BLEND_OPT_CONTROL__MRT6_ALPHA_OPT_DISABLE_MASK 0x02000000L
17654#define SX_BLEND_OPT_CONTROL__MRT7_COLOR_OPT_DISABLE_MASK 0x10000000L
17655#define SX_BLEND_OPT_CONTROL__MRT7_ALPHA_OPT_DISABLE_MASK 0x20000000L
17656#define SX_BLEND_OPT_CONTROL__PIXEN_ZERO_OPT_DISABLE_MASK 0x80000000L
17657//SX_MRT0_BLEND_OPT
17658#define SX_MRT0_BLEND_OPT__COLOR_SRC_OPT__SHIFT 0x0
17659#define SX_MRT0_BLEND_OPT__COLOR_DST_OPT__SHIFT 0x4
17660#define SX_MRT0_BLEND_OPT__COLOR_COMB_FCN__SHIFT 0x8
17661#define SX_MRT0_BLEND_OPT__ALPHA_SRC_OPT__SHIFT 0x10
17662#define SX_MRT0_BLEND_OPT__ALPHA_DST_OPT__SHIFT 0x14
17663#define SX_MRT0_BLEND_OPT__ALPHA_COMB_FCN__SHIFT 0x18
17664#define SX_MRT0_BLEND_OPT__COLOR_SRC_OPT_MASK 0x00000007L
17665#define SX_MRT0_BLEND_OPT__COLOR_DST_OPT_MASK 0x00000070L
17666#define SX_MRT0_BLEND_OPT__COLOR_COMB_FCN_MASK 0x00000700L
17667#define SX_MRT0_BLEND_OPT__ALPHA_SRC_OPT_MASK 0x00070000L
17668#define SX_MRT0_BLEND_OPT__ALPHA_DST_OPT_MASK 0x00700000L
17669#define SX_MRT0_BLEND_OPT__ALPHA_COMB_FCN_MASK 0x07000000L
17670//SX_MRT1_BLEND_OPT
17671#define SX_MRT1_BLEND_OPT__COLOR_SRC_OPT__SHIFT 0x0
17672#define SX_MRT1_BLEND_OPT__COLOR_DST_OPT__SHIFT 0x4
17673#define SX_MRT1_BLEND_OPT__COLOR_COMB_FCN__SHIFT 0x8
17674#define SX_MRT1_BLEND_OPT__ALPHA_SRC_OPT__SHIFT 0x10
17675#define SX_MRT1_BLEND_OPT__ALPHA_DST_OPT__SHIFT 0x14
17676#define SX_MRT1_BLEND_OPT__ALPHA_COMB_FCN__SHIFT 0x18
17677#define SX_MRT1_BLEND_OPT__COLOR_SRC_OPT_MASK 0x00000007L
17678#define SX_MRT1_BLEND_OPT__COLOR_DST_OPT_MASK 0x00000070L
17679#define SX_MRT1_BLEND_OPT__COLOR_COMB_FCN_MASK 0x00000700L
17680#define SX_MRT1_BLEND_OPT__ALPHA_SRC_OPT_MASK 0x00070000L
17681#define SX_MRT1_BLEND_OPT__ALPHA_DST_OPT_MASK 0x00700000L
17682#define SX_MRT1_BLEND_OPT__ALPHA_COMB_FCN_MASK 0x07000000L
17683//SX_MRT2_BLEND_OPT
17684#define SX_MRT2_BLEND_OPT__COLOR_SRC_OPT__SHIFT 0x0
17685#define SX_MRT2_BLEND_OPT__COLOR_DST_OPT__SHIFT 0x4
17686#define SX_MRT2_BLEND_OPT__COLOR_COMB_FCN__SHIFT 0x8
17687#define SX_MRT2_BLEND_OPT__ALPHA_SRC_OPT__SHIFT 0x10
17688#define SX_MRT2_BLEND_OPT__ALPHA_DST_OPT__SHIFT 0x14
17689#define SX_MRT2_BLEND_OPT__ALPHA_COMB_FCN__SHIFT 0x18
17690#define SX_MRT2_BLEND_OPT__COLOR_SRC_OPT_MASK 0x00000007L
17691#define SX_MRT2_BLEND_OPT__COLOR_DST_OPT_MASK 0x00000070L
17692#define SX_MRT2_BLEND_OPT__COLOR_COMB_FCN_MASK 0x00000700L
17693#define SX_MRT2_BLEND_OPT__ALPHA_SRC_OPT_MASK 0x00070000L
17694#define SX_MRT2_BLEND_OPT__ALPHA_DST_OPT_MASK 0x00700000L
17695#define SX_MRT2_BLEND_OPT__ALPHA_COMB_FCN_MASK 0x07000000L
17696//SX_MRT3_BLEND_OPT
17697#define SX_MRT3_BLEND_OPT__COLOR_SRC_OPT__SHIFT 0x0
17698#define SX_MRT3_BLEND_OPT__COLOR_DST_OPT__SHIFT 0x4
17699#define SX_MRT3_BLEND_OPT__COLOR_COMB_FCN__SHIFT 0x8
17700#define SX_MRT3_BLEND_OPT__ALPHA_SRC_OPT__SHIFT 0x10
17701#define SX_MRT3_BLEND_OPT__ALPHA_DST_OPT__SHIFT 0x14
17702#define SX_MRT3_BLEND_OPT__ALPHA_COMB_FCN__SHIFT 0x18
17703#define SX_MRT3_BLEND_OPT__COLOR_SRC_OPT_MASK 0x00000007L
17704#define SX_MRT3_BLEND_OPT__COLOR_DST_OPT_MASK 0x00000070L
17705#define SX_MRT3_BLEND_OPT__COLOR_COMB_FCN_MASK 0x00000700L
17706#define SX_MRT3_BLEND_OPT__ALPHA_SRC_OPT_MASK 0x00070000L
17707#define SX_MRT3_BLEND_OPT__ALPHA_DST_OPT_MASK 0x00700000L
17708#define SX_MRT3_BLEND_OPT__ALPHA_COMB_FCN_MASK 0x07000000L
17709//SX_MRT4_BLEND_OPT
17710#define SX_MRT4_BLEND_OPT__COLOR_SRC_OPT__SHIFT 0x0
17711#define SX_MRT4_BLEND_OPT__COLOR_DST_OPT__SHIFT 0x4
17712#define SX_MRT4_BLEND_OPT__COLOR_COMB_FCN__SHIFT 0x8
17713#define SX_MRT4_BLEND_OPT__ALPHA_SRC_OPT__SHIFT 0x10
17714#define SX_MRT4_BLEND_OPT__ALPHA_DST_OPT__SHIFT 0x14
17715#define SX_MRT4_BLEND_OPT__ALPHA_COMB_FCN__SHIFT 0x18
17716#define SX_MRT4_BLEND_OPT__COLOR_SRC_OPT_MASK 0x00000007L
17717#define SX_MRT4_BLEND_OPT__COLOR_DST_OPT_MASK 0x00000070L
17718#define SX_MRT4_BLEND_OPT__COLOR_COMB_FCN_MASK 0x00000700L
17719#define SX_MRT4_BLEND_OPT__ALPHA_SRC_OPT_MASK 0x00070000L
17720#define SX_MRT4_BLEND_OPT__ALPHA_DST_OPT_MASK 0x00700000L
17721#define SX_MRT4_BLEND_OPT__ALPHA_COMB_FCN_MASK 0x07000000L
17722//SX_MRT5_BLEND_OPT
17723#define SX_MRT5_BLEND_OPT__COLOR_SRC_OPT__SHIFT 0x0
17724#define SX_MRT5_BLEND_OPT__COLOR_DST_OPT__SHIFT 0x4
17725#define SX_MRT5_BLEND_OPT__COLOR_COMB_FCN__SHIFT 0x8
17726#define SX_MRT5_BLEND_OPT__ALPHA_SRC_OPT__SHIFT 0x10
17727#define SX_MRT5_BLEND_OPT__ALPHA_DST_OPT__SHIFT 0x14
17728#define SX_MRT5_BLEND_OPT__ALPHA_COMB_FCN__SHIFT 0x18
17729#define SX_MRT5_BLEND_OPT__COLOR_SRC_OPT_MASK 0x00000007L
17730#define SX_MRT5_BLEND_OPT__COLOR_DST_OPT_MASK 0x00000070L
17731#define SX_MRT5_BLEND_OPT__COLOR_COMB_FCN_MASK 0x00000700L
17732#define SX_MRT5_BLEND_OPT__ALPHA_SRC_OPT_MASK 0x00070000L
17733#define SX_MRT5_BLEND_OPT__ALPHA_DST_OPT_MASK 0x00700000L
17734#define SX_MRT5_BLEND_OPT__ALPHA_COMB_FCN_MASK 0x07000000L
17735//SX_MRT6_BLEND_OPT
17736#define SX_MRT6_BLEND_OPT__COLOR_SRC_OPT__SHIFT 0x0
17737#define SX_MRT6_BLEND_OPT__COLOR_DST_OPT__SHIFT 0x4
17738#define SX_MRT6_BLEND_OPT__COLOR_COMB_FCN__SHIFT 0x8
17739#define SX_MRT6_BLEND_OPT__ALPHA_SRC_OPT__SHIFT 0x10
17740#define SX_MRT6_BLEND_OPT__ALPHA_DST_OPT__SHIFT 0x14
17741#define SX_MRT6_BLEND_OPT__ALPHA_COMB_FCN__SHIFT 0x18
17742#define SX_MRT6_BLEND_OPT__COLOR_SRC_OPT_MASK 0x00000007L
17743#define SX_MRT6_BLEND_OPT__COLOR_DST_OPT_MASK 0x00000070L
17744#define SX_MRT6_BLEND_OPT__COLOR_COMB_FCN_MASK 0x00000700L
17745#define SX_MRT6_BLEND_OPT__ALPHA_SRC_OPT_MASK 0x00070000L
17746#define SX_MRT6_BLEND_OPT__ALPHA_DST_OPT_MASK 0x00700000L
17747#define SX_MRT6_BLEND_OPT__ALPHA_COMB_FCN_MASK 0x07000000L
17748//SX_MRT7_BLEND_OPT
17749#define SX_MRT7_BLEND_OPT__COLOR_SRC_OPT__SHIFT 0x0
17750#define SX_MRT7_BLEND_OPT__COLOR_DST_OPT__SHIFT 0x4
17751#define SX_MRT7_BLEND_OPT__COLOR_COMB_FCN__SHIFT 0x8
17752#define SX_MRT7_BLEND_OPT__ALPHA_SRC_OPT__SHIFT 0x10
17753#define SX_MRT7_BLEND_OPT__ALPHA_DST_OPT__SHIFT 0x14
17754#define SX_MRT7_BLEND_OPT__ALPHA_COMB_FCN__SHIFT 0x18
17755#define SX_MRT7_BLEND_OPT__COLOR_SRC_OPT_MASK 0x00000007L
17756#define SX_MRT7_BLEND_OPT__COLOR_DST_OPT_MASK 0x00000070L
17757#define SX_MRT7_BLEND_OPT__COLOR_COMB_FCN_MASK 0x00000700L
17758#define SX_MRT7_BLEND_OPT__ALPHA_SRC_OPT_MASK 0x00070000L
17759#define SX_MRT7_BLEND_OPT__ALPHA_DST_OPT_MASK 0x00700000L
17760#define SX_MRT7_BLEND_OPT__ALPHA_COMB_FCN_MASK 0x07000000L
17761//CB_BLEND0_CONTROL
17762#define CB_BLEND0_CONTROL__COLOR_SRCBLEND__SHIFT 0x0
17763#define CB_BLEND0_CONTROL__COLOR_COMB_FCN__SHIFT 0x5
17764#define CB_BLEND0_CONTROL__COLOR_DESTBLEND__SHIFT 0x8
17765#define CB_BLEND0_CONTROL__ALPHA_SRCBLEND__SHIFT 0x10
17766#define CB_BLEND0_CONTROL__ALPHA_COMB_FCN__SHIFT 0x15
17767#define CB_BLEND0_CONTROL__ALPHA_DESTBLEND__SHIFT 0x18
17768#define CB_BLEND0_CONTROL__SEPARATE_ALPHA_BLEND__SHIFT 0x1d
17769#define CB_BLEND0_CONTROL__ENABLE__SHIFT 0x1e
17770#define CB_BLEND0_CONTROL__DISABLE_ROP3__SHIFT 0x1f
17771#define CB_BLEND0_CONTROL__COLOR_SRCBLEND_MASK 0x0000001FL
17772#define CB_BLEND0_CONTROL__COLOR_COMB_FCN_MASK 0x000000E0L
17773#define CB_BLEND0_CONTROL__COLOR_DESTBLEND_MASK 0x00001F00L
17774#define CB_BLEND0_CONTROL__ALPHA_SRCBLEND_MASK 0x001F0000L
17775#define CB_BLEND0_CONTROL__ALPHA_COMB_FCN_MASK 0x00E00000L
17776#define CB_BLEND0_CONTROL__ALPHA_DESTBLEND_MASK 0x1F000000L
17777#define CB_BLEND0_CONTROL__SEPARATE_ALPHA_BLEND_MASK 0x20000000L
17778#define CB_BLEND0_CONTROL__ENABLE_MASK 0x40000000L
17779#define CB_BLEND0_CONTROL__DISABLE_ROP3_MASK 0x80000000L
17780//CB_BLEND1_CONTROL
17781#define CB_BLEND1_CONTROL__COLOR_SRCBLEND__SHIFT 0x0
17782#define CB_BLEND1_CONTROL__COLOR_COMB_FCN__SHIFT 0x5
17783#define CB_BLEND1_CONTROL__COLOR_DESTBLEND__SHIFT 0x8
17784#define CB_BLEND1_CONTROL__ALPHA_SRCBLEND__SHIFT 0x10
17785#define CB_BLEND1_CONTROL__ALPHA_COMB_FCN__SHIFT 0x15
17786#define CB_BLEND1_CONTROL__ALPHA_DESTBLEND__SHIFT 0x18
17787#define CB_BLEND1_CONTROL__SEPARATE_ALPHA_BLEND__SHIFT 0x1d
17788#define CB_BLEND1_CONTROL__ENABLE__SHIFT 0x1e
17789#define CB_BLEND1_CONTROL__DISABLE_ROP3__SHIFT 0x1f
17790#define CB_BLEND1_CONTROL__COLOR_SRCBLEND_MASK 0x0000001FL
17791#define CB_BLEND1_CONTROL__COLOR_COMB_FCN_MASK 0x000000E0L
17792#define CB_BLEND1_CONTROL__COLOR_DESTBLEND_MASK 0x00001F00L
17793#define CB_BLEND1_CONTROL__ALPHA_SRCBLEND_MASK 0x001F0000L
17794#define CB_BLEND1_CONTROL__ALPHA_COMB_FCN_MASK 0x00E00000L
17795#define CB_BLEND1_CONTROL__ALPHA_DESTBLEND_MASK 0x1F000000L
17796#define CB_BLEND1_CONTROL__SEPARATE_ALPHA_BLEND_MASK 0x20000000L
17797#define CB_BLEND1_CONTROL__ENABLE_MASK 0x40000000L
17798#define CB_BLEND1_CONTROL__DISABLE_ROP3_MASK 0x80000000L
17799//CB_BLEND2_CONTROL
17800#define CB_BLEND2_CONTROL__COLOR_SRCBLEND__SHIFT 0x0
17801#define CB_BLEND2_CONTROL__COLOR_COMB_FCN__SHIFT 0x5
17802#define CB_BLEND2_CONTROL__COLOR_DESTBLEND__SHIFT 0x8
17803#define CB_BLEND2_CONTROL__ALPHA_SRCBLEND__SHIFT 0x10
17804#define CB_BLEND2_CONTROL__ALPHA_COMB_FCN__SHIFT 0x15
17805#define CB_BLEND2_CONTROL__ALPHA_DESTBLEND__SHIFT 0x18
17806#define CB_BLEND2_CONTROL__SEPARATE_ALPHA_BLEND__SHIFT 0x1d
17807#define CB_BLEND2_CONTROL__ENABLE__SHIFT 0x1e
17808#define CB_BLEND2_CONTROL__DISABLE_ROP3__SHIFT 0x1f
17809#define CB_BLEND2_CONTROL__COLOR_SRCBLEND_MASK 0x0000001FL
17810#define CB_BLEND2_CONTROL__COLOR_COMB_FCN_MASK 0x000000E0L
17811#define CB_BLEND2_CONTROL__COLOR_DESTBLEND_MASK 0x00001F00L
17812#define CB_BLEND2_CONTROL__ALPHA_SRCBLEND_MASK 0x001F0000L
17813#define CB_BLEND2_CONTROL__ALPHA_COMB_FCN_MASK 0x00E00000L
17814#define CB_BLEND2_CONTROL__ALPHA_DESTBLEND_MASK 0x1F000000L
17815#define CB_BLEND2_CONTROL__SEPARATE_ALPHA_BLEND_MASK 0x20000000L
17816#define CB_BLEND2_CONTROL__ENABLE_MASK 0x40000000L
17817#define CB_BLEND2_CONTROL__DISABLE_ROP3_MASK 0x80000000L
17818//CB_BLEND3_CONTROL
17819#define CB_BLEND3_CONTROL__COLOR_SRCBLEND__SHIFT 0x0
17820#define CB_BLEND3_CONTROL__COLOR_COMB_FCN__SHIFT 0x5
17821#define CB_BLEND3_CONTROL__COLOR_DESTBLEND__SHIFT 0x8
17822#define CB_BLEND3_CONTROL__ALPHA_SRCBLEND__SHIFT 0x10
17823#define CB_BLEND3_CONTROL__ALPHA_COMB_FCN__SHIFT 0x15
17824#define CB_BLEND3_CONTROL__ALPHA_DESTBLEND__SHIFT 0x18
17825#define CB_BLEND3_CONTROL__SEPARATE_ALPHA_BLEND__SHIFT 0x1d
17826#define CB_BLEND3_CONTROL__ENABLE__SHIFT 0x1e
17827#define CB_BLEND3_CONTROL__DISABLE_ROP3__SHIFT 0x1f
17828#define CB_BLEND3_CONTROL__COLOR_SRCBLEND_MASK 0x0000001FL
17829#define CB_BLEND3_CONTROL__COLOR_COMB_FCN_MASK 0x000000E0L
17830#define CB_BLEND3_CONTROL__COLOR_DESTBLEND_MASK 0x00001F00L
17831#define CB_BLEND3_CONTROL__ALPHA_SRCBLEND_MASK 0x001F0000L
17832#define CB_BLEND3_CONTROL__ALPHA_COMB_FCN_MASK 0x00E00000L
17833#define CB_BLEND3_CONTROL__ALPHA_DESTBLEND_MASK 0x1F000000L
17834#define CB_BLEND3_CONTROL__SEPARATE_ALPHA_BLEND_MASK 0x20000000L
17835#define CB_BLEND3_CONTROL__ENABLE_MASK 0x40000000L
17836#define CB_BLEND3_CONTROL__DISABLE_ROP3_MASK 0x80000000L
17837//CB_BLEND4_CONTROL
17838#define CB_BLEND4_CONTROL__COLOR_SRCBLEND__SHIFT 0x0
17839#define CB_BLEND4_CONTROL__COLOR_COMB_FCN__SHIFT 0x5
17840#define CB_BLEND4_CONTROL__COLOR_DESTBLEND__SHIFT 0x8
17841#define CB_BLEND4_CONTROL__ALPHA_SRCBLEND__SHIFT 0x10
17842#define CB_BLEND4_CONTROL__ALPHA_COMB_FCN__SHIFT 0x15
17843#define CB_BLEND4_CONTROL__ALPHA_DESTBLEND__SHIFT 0x18
17844#define CB_BLEND4_CONTROL__SEPARATE_ALPHA_BLEND__SHIFT 0x1d
17845#define CB_BLEND4_CONTROL__ENABLE__SHIFT 0x1e
17846#define CB_BLEND4_CONTROL__DISABLE_ROP3__SHIFT 0x1f
17847#define CB_BLEND4_CONTROL__COLOR_SRCBLEND_MASK 0x0000001FL
17848#define CB_BLEND4_CONTROL__COLOR_COMB_FCN_MASK 0x000000E0L
17849#define CB_BLEND4_CONTROL__COLOR_DESTBLEND_MASK 0x00001F00L
17850#define CB_BLEND4_CONTROL__ALPHA_SRCBLEND_MASK 0x001F0000L
17851#define CB_BLEND4_CONTROL__ALPHA_COMB_FCN_MASK 0x00E00000L
17852#define CB_BLEND4_CONTROL__ALPHA_DESTBLEND_MASK 0x1F000000L
17853#define CB_BLEND4_CONTROL__SEPARATE_ALPHA_BLEND_MASK 0x20000000L
17854#define CB_BLEND4_CONTROL__ENABLE_MASK 0x40000000L
17855#define CB_BLEND4_CONTROL__DISABLE_ROP3_MASK 0x80000000L
17856//CB_BLEND5_CONTROL
17857#define CB_BLEND5_CONTROL__COLOR_SRCBLEND__SHIFT 0x0
17858#define CB_BLEND5_CONTROL__COLOR_COMB_FCN__SHIFT 0x5
17859#define CB_BLEND5_CONTROL__COLOR_DESTBLEND__SHIFT 0x8
17860#define CB_BLEND5_CONTROL__ALPHA_SRCBLEND__SHIFT 0x10
17861#define CB_BLEND5_CONTROL__ALPHA_COMB_FCN__SHIFT 0x15
17862#define CB_BLEND5_CONTROL__ALPHA_DESTBLEND__SHIFT 0x18
17863#define CB_BLEND5_CONTROL__SEPARATE_ALPHA_BLEND__SHIFT 0x1d
17864#define CB_BLEND5_CONTROL__ENABLE__SHIFT 0x1e
17865#define CB_BLEND5_CONTROL__DISABLE_ROP3__SHIFT 0x1f
17866#define CB_BLEND5_CONTROL__COLOR_SRCBLEND_MASK 0x0000001FL
17867#define CB_BLEND5_CONTROL__COLOR_COMB_FCN_MASK 0x000000E0L
17868#define CB_BLEND5_CONTROL__COLOR_DESTBLEND_MASK 0x00001F00L
17869#define CB_BLEND5_CONTROL__ALPHA_SRCBLEND_MASK 0x001F0000L
17870#define CB_BLEND5_CONTROL__ALPHA_COMB_FCN_MASK 0x00E00000L
17871#define CB_BLEND5_CONTROL__ALPHA_DESTBLEND_MASK 0x1F000000L
17872#define CB_BLEND5_CONTROL__SEPARATE_ALPHA_BLEND_MASK 0x20000000L
17873#define CB_BLEND5_CONTROL__ENABLE_MASK 0x40000000L
17874#define CB_BLEND5_CONTROL__DISABLE_ROP3_MASK 0x80000000L
17875//CB_BLEND6_CONTROL
17876#define CB_BLEND6_CONTROL__COLOR_SRCBLEND__SHIFT 0x0
17877#define CB_BLEND6_CONTROL__COLOR_COMB_FCN__SHIFT 0x5
17878#define CB_BLEND6_CONTROL__COLOR_DESTBLEND__SHIFT 0x8
17879#define CB_BLEND6_CONTROL__ALPHA_SRCBLEND__SHIFT 0x10
17880#define CB_BLEND6_CONTROL__ALPHA_COMB_FCN__SHIFT 0x15
17881#define CB_BLEND6_CONTROL__ALPHA_DESTBLEND__SHIFT 0x18
17882#define CB_BLEND6_CONTROL__SEPARATE_ALPHA_BLEND__SHIFT 0x1d
17883#define CB_BLEND6_CONTROL__ENABLE__SHIFT 0x1e
17884#define CB_BLEND6_CONTROL__DISABLE_ROP3__SHIFT 0x1f
17885#define CB_BLEND6_CONTROL__COLOR_SRCBLEND_MASK 0x0000001FL
17886#define CB_BLEND6_CONTROL__COLOR_COMB_FCN_MASK 0x000000E0L
17887#define CB_BLEND6_CONTROL__COLOR_DESTBLEND_MASK 0x00001F00L
17888#define CB_BLEND6_CONTROL__ALPHA_SRCBLEND_MASK 0x001F0000L
17889#define CB_BLEND6_CONTROL__ALPHA_COMB_FCN_MASK 0x00E00000L
17890#define CB_BLEND6_CONTROL__ALPHA_DESTBLEND_MASK 0x1F000000L
17891#define CB_BLEND6_CONTROL__SEPARATE_ALPHA_BLEND_MASK 0x20000000L
17892#define CB_BLEND6_CONTROL__ENABLE_MASK 0x40000000L
17893#define CB_BLEND6_CONTROL__DISABLE_ROP3_MASK 0x80000000L
17894//CB_BLEND7_CONTROL
17895#define CB_BLEND7_CONTROL__COLOR_SRCBLEND__SHIFT 0x0
17896#define CB_BLEND7_CONTROL__COLOR_COMB_FCN__SHIFT 0x5
17897#define CB_BLEND7_CONTROL__COLOR_DESTBLEND__SHIFT 0x8
17898#define CB_BLEND7_CONTROL__ALPHA_SRCBLEND__SHIFT 0x10
17899#define CB_BLEND7_CONTROL__ALPHA_COMB_FCN__SHIFT 0x15
17900#define CB_BLEND7_CONTROL__ALPHA_DESTBLEND__SHIFT 0x18
17901#define CB_BLEND7_CONTROL__SEPARATE_ALPHA_BLEND__SHIFT 0x1d
17902#define CB_BLEND7_CONTROL__ENABLE__SHIFT 0x1e
17903#define CB_BLEND7_CONTROL__DISABLE_ROP3__SHIFT 0x1f
17904#define CB_BLEND7_CONTROL__COLOR_SRCBLEND_MASK 0x0000001FL
17905#define CB_BLEND7_CONTROL__COLOR_COMB_FCN_MASK 0x000000E0L
17906#define CB_BLEND7_CONTROL__COLOR_DESTBLEND_MASK 0x00001F00L
17907#define CB_BLEND7_CONTROL__ALPHA_SRCBLEND_MASK 0x001F0000L
17908#define CB_BLEND7_CONTROL__ALPHA_COMB_FCN_MASK 0x00E00000L
17909#define CB_BLEND7_CONTROL__ALPHA_DESTBLEND_MASK 0x1F000000L
17910#define CB_BLEND7_CONTROL__SEPARATE_ALPHA_BLEND_MASK 0x20000000L
17911#define CB_BLEND7_CONTROL__ENABLE_MASK 0x40000000L
17912#define CB_BLEND7_CONTROL__DISABLE_ROP3_MASK 0x80000000L
17913//CB_MRT0_EPITCH
17914#define CB_MRT0_EPITCH__EPITCH__SHIFT 0x0
17915#define CB_MRT0_EPITCH__EPITCH_MASK 0x0000FFFFL
17916//CB_MRT1_EPITCH
17917#define CB_MRT1_EPITCH__EPITCH__SHIFT 0x0
17918#define CB_MRT1_EPITCH__EPITCH_MASK 0x0000FFFFL
17919//CB_MRT2_EPITCH
17920#define CB_MRT2_EPITCH__EPITCH__SHIFT 0x0
17921#define CB_MRT2_EPITCH__EPITCH_MASK 0x0000FFFFL
17922//CB_MRT3_EPITCH
17923#define CB_MRT3_EPITCH__EPITCH__SHIFT 0x0
17924#define CB_MRT3_EPITCH__EPITCH_MASK 0x0000FFFFL
17925//CB_MRT4_EPITCH
17926#define CB_MRT4_EPITCH__EPITCH__SHIFT 0x0
17927#define CB_MRT4_EPITCH__EPITCH_MASK 0x0000FFFFL
17928//CB_MRT5_EPITCH
17929#define CB_MRT5_EPITCH__EPITCH__SHIFT 0x0
17930#define CB_MRT5_EPITCH__EPITCH_MASK 0x0000FFFFL
17931//CB_MRT6_EPITCH
17932#define CB_MRT6_EPITCH__EPITCH__SHIFT 0x0
17933#define CB_MRT6_EPITCH__EPITCH_MASK 0x0000FFFFL
17934//CB_MRT7_EPITCH
17935#define CB_MRT7_EPITCH__EPITCH__SHIFT 0x0
17936#define CB_MRT7_EPITCH__EPITCH_MASK 0x0000FFFFL
17937//CS_COPY_STATE
17938#define CS_COPY_STATE__SRC_STATE_ID__SHIFT 0x0
17939#define CS_COPY_STATE__SRC_STATE_ID_MASK 0x00000007L
17940//GFX_COPY_STATE
17941#define GFX_COPY_STATE__SRC_STATE_ID__SHIFT 0x0
17942#define GFX_COPY_STATE__SRC_STATE_ID_MASK 0x00000007L
17943//PA_CL_POINT_X_RAD
17944#define PA_CL_POINT_X_RAD__DATA_REGISTER__SHIFT 0x0
17945#define PA_CL_POINT_X_RAD__DATA_REGISTER_MASK 0xFFFFFFFFL
17946//PA_CL_POINT_Y_RAD
17947#define PA_CL_POINT_Y_RAD__DATA_REGISTER__SHIFT 0x0
17948#define PA_CL_POINT_Y_RAD__DATA_REGISTER_MASK 0xFFFFFFFFL
17949//PA_CL_POINT_SIZE
17950#define PA_CL_POINT_SIZE__DATA_REGISTER__SHIFT 0x0
17951#define PA_CL_POINT_SIZE__DATA_REGISTER_MASK 0xFFFFFFFFL
17952//PA_CL_POINT_CULL_RAD
17953#define PA_CL_POINT_CULL_RAD__DATA_REGISTER__SHIFT 0x0
17954#define PA_CL_POINT_CULL_RAD__DATA_REGISTER_MASK 0xFFFFFFFFL
17955//VGT_DMA_BASE_HI
17956#define VGT_DMA_BASE_HI__BASE_ADDR__SHIFT 0x0
17957#define VGT_DMA_BASE_HI__BASE_ADDR_MASK 0x0000FFFFL
17958//VGT_DMA_BASE
17959#define VGT_DMA_BASE__BASE_ADDR__SHIFT 0x0
17960#define VGT_DMA_BASE__BASE_ADDR_MASK 0xFFFFFFFFL
17961//VGT_DRAW_INITIATOR
17962#define VGT_DRAW_INITIATOR__SOURCE_SELECT__SHIFT 0x0
17963#define VGT_DRAW_INITIATOR__MAJOR_MODE__SHIFT 0x2
17964#define VGT_DRAW_INITIATOR__SPRITE_EN_R6XX__SHIFT 0x4
17965#define VGT_DRAW_INITIATOR__NOT_EOP__SHIFT 0x5
17966#define VGT_DRAW_INITIATOR__USE_OPAQUE__SHIFT 0x6
17967#define VGT_DRAW_INITIATOR__UNROLLED_INST__SHIFT 0x7
17968#define VGT_DRAW_INITIATOR__GRBM_SKEW_NO_DEC__SHIFT 0x8
17969#define VGT_DRAW_INITIATOR__REG_RT_INDEX__SHIFT 0x1d
17970#define VGT_DRAW_INITIATOR__SOURCE_SELECT_MASK 0x00000003L
17971#define VGT_DRAW_INITIATOR__MAJOR_MODE_MASK 0x0000000CL
17972#define VGT_DRAW_INITIATOR__SPRITE_EN_R6XX_MASK 0x00000010L
17973#define VGT_DRAW_INITIATOR__NOT_EOP_MASK 0x00000020L
17974#define VGT_DRAW_INITIATOR__USE_OPAQUE_MASK 0x00000040L
17975#define VGT_DRAW_INITIATOR__UNROLLED_INST_MASK 0x00000080L
17976#define VGT_DRAW_INITIATOR__GRBM_SKEW_NO_DEC_MASK 0x00000100L
17977#define VGT_DRAW_INITIATOR__REG_RT_INDEX_MASK 0xE0000000L
17978//VGT_IMMED_DATA
17979#define VGT_IMMED_DATA__DATA__SHIFT 0x0
17980#define VGT_IMMED_DATA__DATA_MASK 0xFFFFFFFFL
17981//VGT_EVENT_ADDRESS_REG
17982#define VGT_EVENT_ADDRESS_REG__ADDRESS_LOW__SHIFT 0x0
17983#define VGT_EVENT_ADDRESS_REG__ADDRESS_LOW_MASK 0x0FFFFFFFL
17984//DB_DEPTH_CONTROL
17985#define DB_DEPTH_CONTROL__STENCIL_ENABLE__SHIFT 0x0
17986#define DB_DEPTH_CONTROL__Z_ENABLE__SHIFT 0x1
17987#define DB_DEPTH_CONTROL__Z_WRITE_ENABLE__SHIFT 0x2
17988#define DB_DEPTH_CONTROL__DEPTH_BOUNDS_ENABLE__SHIFT 0x3
17989#define DB_DEPTH_CONTROL__ZFUNC__SHIFT 0x4
17990#define DB_DEPTH_CONTROL__BACKFACE_ENABLE__SHIFT 0x7
17991#define DB_DEPTH_CONTROL__STENCILFUNC__SHIFT 0x8
17992#define DB_DEPTH_CONTROL__STENCILFUNC_BF__SHIFT 0x14
17993#define DB_DEPTH_CONTROL__ENABLE_COLOR_WRITES_ON_DEPTH_FAIL__SHIFT 0x1e
17994#define DB_DEPTH_CONTROL__DISABLE_COLOR_WRITES_ON_DEPTH_PASS__SHIFT 0x1f
17995#define DB_DEPTH_CONTROL__STENCIL_ENABLE_MASK 0x00000001L
17996#define DB_DEPTH_CONTROL__Z_ENABLE_MASK 0x00000002L
17997#define DB_DEPTH_CONTROL__Z_WRITE_ENABLE_MASK 0x00000004L
17998#define DB_DEPTH_CONTROL__DEPTH_BOUNDS_ENABLE_MASK 0x00000008L
17999#define DB_DEPTH_CONTROL__ZFUNC_MASK 0x00000070L
18000#define DB_DEPTH_CONTROL__BACKFACE_ENABLE_MASK 0x00000080L
18001#define DB_DEPTH_CONTROL__STENCILFUNC_MASK 0x00000700L
18002#define DB_DEPTH_CONTROL__STENCILFUNC_BF_MASK 0x00700000L
18003#define DB_DEPTH_CONTROL__ENABLE_COLOR_WRITES_ON_DEPTH_FAIL_MASK 0x40000000L
18004#define DB_DEPTH_CONTROL__DISABLE_COLOR_WRITES_ON_DEPTH_PASS_MASK 0x80000000L
18005//DB_EQAA
18006#define DB_EQAA__MAX_ANCHOR_SAMPLES__SHIFT 0x0
18007#define DB_EQAA__PS_ITER_SAMPLES__SHIFT 0x4
18008#define DB_EQAA__MASK_EXPORT_NUM_SAMPLES__SHIFT 0x8
18009#define DB_EQAA__ALPHA_TO_MASK_NUM_SAMPLES__SHIFT 0xc
18010#define DB_EQAA__HIGH_QUALITY_INTERSECTIONS__SHIFT 0x10
18011#define DB_EQAA__INCOHERENT_EQAA_READS__SHIFT 0x11
18012#define DB_EQAA__INTERPOLATE_COMP_Z__SHIFT 0x12
18013#define DB_EQAA__INTERPOLATE_SRC_Z__SHIFT 0x13
18014#define DB_EQAA__STATIC_ANCHOR_ASSOCIATIONS__SHIFT 0x14
18015#define DB_EQAA__ALPHA_TO_MASK_EQAA_DISABLE__SHIFT 0x15
18016#define DB_EQAA__OVERRASTERIZATION_AMOUNT__SHIFT 0x18
18017#define DB_EQAA__ENABLE_POSTZ_OVERRASTERIZATION__SHIFT 0x1b
18018#define DB_EQAA__MAX_ANCHOR_SAMPLES_MASK 0x00000007L
18019#define DB_EQAA__PS_ITER_SAMPLES_MASK 0x00000070L
18020#define DB_EQAA__MASK_EXPORT_NUM_SAMPLES_MASK 0x00000700L
18021#define DB_EQAA__ALPHA_TO_MASK_NUM_SAMPLES_MASK 0x00007000L
18022#define DB_EQAA__HIGH_QUALITY_INTERSECTIONS_MASK 0x00010000L
18023#define DB_EQAA__INCOHERENT_EQAA_READS_MASK 0x00020000L
18024#define DB_EQAA__INTERPOLATE_COMP_Z_MASK 0x00040000L
18025#define DB_EQAA__INTERPOLATE_SRC_Z_MASK 0x00080000L
18026#define DB_EQAA__STATIC_ANCHOR_ASSOCIATIONS_MASK 0x00100000L
18027#define DB_EQAA__ALPHA_TO_MASK_EQAA_DISABLE_MASK 0x00200000L
18028#define DB_EQAA__OVERRASTERIZATION_AMOUNT_MASK 0x07000000L
18029#define DB_EQAA__ENABLE_POSTZ_OVERRASTERIZATION_MASK 0x08000000L
18030//CB_COLOR_CONTROL
18031#define CB_COLOR_CONTROL__DISABLE_DUAL_QUAD__SHIFT 0x0
18032#define CB_COLOR_CONTROL__DEGAMMA_ENABLE__SHIFT 0x3
18033#define CB_COLOR_CONTROL__MODE__SHIFT 0x4
18034#define CB_COLOR_CONTROL__ROP3__SHIFT 0x10
18035#define CB_COLOR_CONTROL__DISABLE_DUAL_QUAD_MASK 0x00000001L
18036#define CB_COLOR_CONTROL__DEGAMMA_ENABLE_MASK 0x00000008L
18037#define CB_COLOR_CONTROL__MODE_MASK 0x00000070L
18038#define CB_COLOR_CONTROL__ROP3_MASK 0x00FF0000L
18039//DB_SHADER_CONTROL
18040#define DB_SHADER_CONTROL__Z_EXPORT_ENABLE__SHIFT 0x0
18041#define DB_SHADER_CONTROL__STENCIL_TEST_VAL_EXPORT_ENABLE__SHIFT 0x1
18042#define DB_SHADER_CONTROL__STENCIL_OP_VAL_EXPORT_ENABLE__SHIFT 0x2
18043#define DB_SHADER_CONTROL__Z_ORDER__SHIFT 0x4
18044#define DB_SHADER_CONTROL__KILL_ENABLE__SHIFT 0x6
18045#define DB_SHADER_CONTROL__COVERAGE_TO_MASK_ENABLE__SHIFT 0x7
18046#define DB_SHADER_CONTROL__MASK_EXPORT_ENABLE__SHIFT 0x8
18047#define DB_SHADER_CONTROL__EXEC_ON_HIER_FAIL__SHIFT 0x9
18048#define DB_SHADER_CONTROL__EXEC_ON_NOOP__SHIFT 0xa
18049#define DB_SHADER_CONTROL__ALPHA_TO_MASK_DISABLE__SHIFT 0xb
18050#define DB_SHADER_CONTROL__DEPTH_BEFORE_SHADER__SHIFT 0xc
18051#define DB_SHADER_CONTROL__CONSERVATIVE_Z_EXPORT__SHIFT 0xd
18052#define DB_SHADER_CONTROL__DUAL_QUAD_DISABLE__SHIFT 0xf
18053#define DB_SHADER_CONTROL__PRIMITIVE_ORDERED_PIXEL_SHADER__SHIFT 0x10
18054#define DB_SHADER_CONTROL__EXEC_IF_OVERLAPPED__SHIFT 0x11
18055#define DB_SHADER_CONTROL__POPS_OVERLAP_NUM_SAMPLES__SHIFT 0x14
18056#define DB_SHADER_CONTROL__Z_EXPORT_ENABLE_MASK 0x00000001L
18057#define DB_SHADER_CONTROL__STENCIL_TEST_VAL_EXPORT_ENABLE_MASK 0x00000002L
18058#define DB_SHADER_CONTROL__STENCIL_OP_VAL_EXPORT_ENABLE_MASK 0x00000004L
18059#define DB_SHADER_CONTROL__Z_ORDER_MASK 0x00000030L
18060#define DB_SHADER_CONTROL__KILL_ENABLE_MASK 0x00000040L
18061#define DB_SHADER_CONTROL__COVERAGE_TO_MASK_ENABLE_MASK 0x00000080L
18062#define DB_SHADER_CONTROL__MASK_EXPORT_ENABLE_MASK 0x00000100L
18063#define DB_SHADER_CONTROL__EXEC_ON_HIER_FAIL_MASK 0x00000200L
18064#define DB_SHADER_CONTROL__EXEC_ON_NOOP_MASK 0x00000400L
18065#define DB_SHADER_CONTROL__ALPHA_TO_MASK_DISABLE_MASK 0x00000800L
18066#define DB_SHADER_CONTROL__DEPTH_BEFORE_SHADER_MASK 0x00001000L
18067#define DB_SHADER_CONTROL__CONSERVATIVE_Z_EXPORT_MASK 0x00006000L
18068#define DB_SHADER_CONTROL__DUAL_QUAD_DISABLE_MASK 0x00008000L
18069#define DB_SHADER_CONTROL__PRIMITIVE_ORDERED_PIXEL_SHADER_MASK 0x00010000L
18070#define DB_SHADER_CONTROL__EXEC_IF_OVERLAPPED_MASK 0x00020000L
18071#define DB_SHADER_CONTROL__POPS_OVERLAP_NUM_SAMPLES_MASK 0x00700000L
18072//PA_CL_CLIP_CNTL
18073#define PA_CL_CLIP_CNTL__UCP_ENA_0__SHIFT 0x0
18074#define PA_CL_CLIP_CNTL__UCP_ENA_1__SHIFT 0x1
18075#define PA_CL_CLIP_CNTL__UCP_ENA_2__SHIFT 0x2
18076#define PA_CL_CLIP_CNTL__UCP_ENA_3__SHIFT 0x3
18077#define PA_CL_CLIP_CNTL__UCP_ENA_4__SHIFT 0x4
18078#define PA_CL_CLIP_CNTL__UCP_ENA_5__SHIFT 0x5
18079#define PA_CL_CLIP_CNTL__PS_UCP_Y_SCALE_NEG__SHIFT 0xd
18080#define PA_CL_CLIP_CNTL__PS_UCP_MODE__SHIFT 0xe
18081#define PA_CL_CLIP_CNTL__CLIP_DISABLE__SHIFT 0x10
18082#define PA_CL_CLIP_CNTL__UCP_CULL_ONLY_ENA__SHIFT 0x11
18083#define PA_CL_CLIP_CNTL__BOUNDARY_EDGE_FLAG_ENA__SHIFT 0x12
18084#define PA_CL_CLIP_CNTL__DX_CLIP_SPACE_DEF__SHIFT 0x13
18085#define PA_CL_CLIP_CNTL__DIS_CLIP_ERR_DETECT__SHIFT 0x14
18086#define PA_CL_CLIP_CNTL__VTX_KILL_OR__SHIFT 0x15
18087#define PA_CL_CLIP_CNTL__DX_RASTERIZATION_KILL__SHIFT 0x16
18088#define PA_CL_CLIP_CNTL__DX_LINEAR_ATTR_CLIP_ENA__SHIFT 0x18
18089#define PA_CL_CLIP_CNTL__VTE_VPORT_PROVOKE_DISABLE__SHIFT 0x19
18090#define PA_CL_CLIP_CNTL__ZCLIP_NEAR_DISABLE__SHIFT 0x1a
18091#define PA_CL_CLIP_CNTL__ZCLIP_FAR_DISABLE__SHIFT 0x1b
18092#define PA_CL_CLIP_CNTL__ZCLIP_PROG_NEAR_ENA__SHIFT 0x1c
18093#define PA_CL_CLIP_CNTL__UCP_ENA_0_MASK 0x00000001L
18094#define PA_CL_CLIP_CNTL__UCP_ENA_1_MASK 0x00000002L
18095#define PA_CL_CLIP_CNTL__UCP_ENA_2_MASK 0x00000004L
18096#define PA_CL_CLIP_CNTL__UCP_ENA_3_MASK 0x00000008L
18097#define PA_CL_CLIP_CNTL__UCP_ENA_4_MASK 0x00000010L
18098#define PA_CL_CLIP_CNTL__UCP_ENA_5_MASK 0x00000020L
18099#define PA_CL_CLIP_CNTL__PS_UCP_Y_SCALE_NEG_MASK 0x00002000L
18100#define PA_CL_CLIP_CNTL__PS_UCP_MODE_MASK 0x0000C000L
18101#define PA_CL_CLIP_CNTL__CLIP_DISABLE_MASK 0x00010000L
18102#define PA_CL_CLIP_CNTL__UCP_CULL_ONLY_ENA_MASK 0x00020000L
18103#define PA_CL_CLIP_CNTL__BOUNDARY_EDGE_FLAG_ENA_MASK 0x00040000L
18104#define PA_CL_CLIP_CNTL__DX_CLIP_SPACE_DEF_MASK 0x00080000L
18105#define PA_CL_CLIP_CNTL__DIS_CLIP_ERR_DETECT_MASK 0x00100000L
18106#define PA_CL_CLIP_CNTL__VTX_KILL_OR_MASK 0x00200000L
18107#define PA_CL_CLIP_CNTL__DX_RASTERIZATION_KILL_MASK 0x00400000L
18108#define PA_CL_CLIP_CNTL__DX_LINEAR_ATTR_CLIP_ENA_MASK 0x01000000L
18109#define PA_CL_CLIP_CNTL__VTE_VPORT_PROVOKE_DISABLE_MASK 0x02000000L
18110#define PA_CL_CLIP_CNTL__ZCLIP_NEAR_DISABLE_MASK 0x04000000L
18111#define PA_CL_CLIP_CNTL__ZCLIP_FAR_DISABLE_MASK 0x08000000L
18112#define PA_CL_CLIP_CNTL__ZCLIP_PROG_NEAR_ENA_MASK 0x10000000L
18113//PA_SU_SC_MODE_CNTL
18114#define PA_SU_SC_MODE_CNTL__CULL_FRONT__SHIFT 0x0
18115#define PA_SU_SC_MODE_CNTL__CULL_BACK__SHIFT 0x1
18116#define PA_SU_SC_MODE_CNTL__FACE__SHIFT 0x2
18117#define PA_SU_SC_MODE_CNTL__POLY_MODE__SHIFT 0x3
18118#define PA_SU_SC_MODE_CNTL__POLYMODE_FRONT_PTYPE__SHIFT 0x5
18119#define PA_SU_SC_MODE_CNTL__POLYMODE_BACK_PTYPE__SHIFT 0x8
18120#define PA_SU_SC_MODE_CNTL__POLY_OFFSET_FRONT_ENABLE__SHIFT 0xb
18121#define PA_SU_SC_MODE_CNTL__POLY_OFFSET_BACK_ENABLE__SHIFT 0xc
18122#define PA_SU_SC_MODE_CNTL__POLY_OFFSET_PARA_ENABLE__SHIFT 0xd
18123#define PA_SU_SC_MODE_CNTL__VTX_WINDOW_OFFSET_ENABLE__SHIFT 0x10
18124#define PA_SU_SC_MODE_CNTL__PROVOKING_VTX_LAST__SHIFT 0x13
18125#define PA_SU_SC_MODE_CNTL__PERSP_CORR_DIS__SHIFT 0x14
18126#define PA_SU_SC_MODE_CNTL__MULTI_PRIM_IB_ENA__SHIFT 0x15
18127#define PA_SU_SC_MODE_CNTL__RIGHT_TRIANGLE_ALTERNATE_GRADIENT_REF__SHIFT 0x16
18128#define PA_SU_SC_MODE_CNTL__NEW_QUAD_DECOMPOSITION__SHIFT 0x17
18129#define PA_SU_SC_MODE_CNTL__CULL_FRONT_MASK 0x00000001L
18130#define PA_SU_SC_MODE_CNTL__CULL_BACK_MASK 0x00000002L
18131#define PA_SU_SC_MODE_CNTL__FACE_MASK 0x00000004L
18132#define PA_SU_SC_MODE_CNTL__POLY_MODE_MASK 0x00000018L
18133#define PA_SU_SC_MODE_CNTL__POLYMODE_FRONT_PTYPE_MASK 0x000000E0L
18134#define PA_SU_SC_MODE_CNTL__POLYMODE_BACK_PTYPE_MASK 0x00000700L
18135#define PA_SU_SC_MODE_CNTL__POLY_OFFSET_FRONT_ENABLE_MASK 0x00000800L
18136#define PA_SU_SC_MODE_CNTL__POLY_OFFSET_BACK_ENABLE_MASK 0x00001000L
18137#define PA_SU_SC_MODE_CNTL__POLY_OFFSET_PARA_ENABLE_MASK 0x00002000L
18138#define PA_SU_SC_MODE_CNTL__VTX_WINDOW_OFFSET_ENABLE_MASK 0x00010000L
18139#define PA_SU_SC_MODE_CNTL__PROVOKING_VTX_LAST_MASK 0x00080000L
18140#define PA_SU_SC_MODE_CNTL__PERSP_CORR_DIS_MASK 0x00100000L
18141#define PA_SU_SC_MODE_CNTL__MULTI_PRIM_IB_ENA_MASK 0x00200000L
18142#define PA_SU_SC_MODE_CNTL__RIGHT_TRIANGLE_ALTERNATE_GRADIENT_REF_MASK 0x00400000L
18143#define PA_SU_SC_MODE_CNTL__NEW_QUAD_DECOMPOSITION_MASK 0x00800000L
18144//PA_CL_VTE_CNTL
18145#define PA_CL_VTE_CNTL__VPORT_X_SCALE_ENA__SHIFT 0x0
18146#define PA_CL_VTE_CNTL__VPORT_X_OFFSET_ENA__SHIFT 0x1
18147#define PA_CL_VTE_CNTL__VPORT_Y_SCALE_ENA__SHIFT 0x2
18148#define PA_CL_VTE_CNTL__VPORT_Y_OFFSET_ENA__SHIFT 0x3
18149#define PA_CL_VTE_CNTL__VPORT_Z_SCALE_ENA__SHIFT 0x4
18150#define PA_CL_VTE_CNTL__VPORT_Z_OFFSET_ENA__SHIFT 0x5
18151#define PA_CL_VTE_CNTL__VTX_XY_FMT__SHIFT 0x8
18152#define PA_CL_VTE_CNTL__VTX_Z_FMT__SHIFT 0x9
18153#define PA_CL_VTE_CNTL__VTX_W0_FMT__SHIFT 0xa
18154#define PA_CL_VTE_CNTL__PERFCOUNTER_REF__SHIFT 0xb
18155#define PA_CL_VTE_CNTL__VPORT_X_SCALE_ENA_MASK 0x00000001L
18156#define PA_CL_VTE_CNTL__VPORT_X_OFFSET_ENA_MASK 0x00000002L
18157#define PA_CL_VTE_CNTL__VPORT_Y_SCALE_ENA_MASK 0x00000004L
18158#define PA_CL_VTE_CNTL__VPORT_Y_OFFSET_ENA_MASK 0x00000008L
18159#define PA_CL_VTE_CNTL__VPORT_Z_SCALE_ENA_MASK 0x00000010L
18160#define PA_CL_VTE_CNTL__VPORT_Z_OFFSET_ENA_MASK 0x00000020L
18161#define PA_CL_VTE_CNTL__VTX_XY_FMT_MASK 0x00000100L
18162#define PA_CL_VTE_CNTL__VTX_Z_FMT_MASK 0x00000200L
18163#define PA_CL_VTE_CNTL__VTX_W0_FMT_MASK 0x00000400L
18164#define PA_CL_VTE_CNTL__PERFCOUNTER_REF_MASK 0x00000800L
18165//PA_CL_VS_OUT_CNTL
18166#define PA_CL_VS_OUT_CNTL__CLIP_DIST_ENA_0__SHIFT 0x0
18167#define PA_CL_VS_OUT_CNTL__CLIP_DIST_ENA_1__SHIFT 0x1
18168#define PA_CL_VS_OUT_CNTL__CLIP_DIST_ENA_2__SHIFT 0x2
18169#define PA_CL_VS_OUT_CNTL__CLIP_DIST_ENA_3__SHIFT 0x3
18170#define PA_CL_VS_OUT_CNTL__CLIP_DIST_ENA_4__SHIFT 0x4
18171#define PA_CL_VS_OUT_CNTL__CLIP_DIST_ENA_5__SHIFT 0x5
18172#define PA_CL_VS_OUT_CNTL__CLIP_DIST_ENA_6__SHIFT 0x6
18173#define PA_CL_VS_OUT_CNTL__CLIP_DIST_ENA_7__SHIFT 0x7
18174#define PA_CL_VS_OUT_CNTL__CULL_DIST_ENA_0__SHIFT 0x8
18175#define PA_CL_VS_OUT_CNTL__CULL_DIST_ENA_1__SHIFT 0x9
18176#define PA_CL_VS_OUT_CNTL__CULL_DIST_ENA_2__SHIFT 0xa
18177#define PA_CL_VS_OUT_CNTL__CULL_DIST_ENA_3__SHIFT 0xb
18178#define PA_CL_VS_OUT_CNTL__CULL_DIST_ENA_4__SHIFT 0xc
18179#define PA_CL_VS_OUT_CNTL__CULL_DIST_ENA_5__SHIFT 0xd
18180#define PA_CL_VS_OUT_CNTL__CULL_DIST_ENA_6__SHIFT 0xe
18181#define PA_CL_VS_OUT_CNTL__CULL_DIST_ENA_7__SHIFT 0xf
18182#define PA_CL_VS_OUT_CNTL__USE_VTX_POINT_SIZE__SHIFT 0x10
18183#define PA_CL_VS_OUT_CNTL__USE_VTX_EDGE_FLAG__SHIFT 0x11
18184#define PA_CL_VS_OUT_CNTL__USE_VTX_RENDER_TARGET_INDX__SHIFT 0x12
18185#define PA_CL_VS_OUT_CNTL__USE_VTX_VIEWPORT_INDX__SHIFT 0x13
18186#define PA_CL_VS_OUT_CNTL__USE_VTX_KILL_FLAG__SHIFT 0x14
18187#define PA_CL_VS_OUT_CNTL__VS_OUT_MISC_VEC_ENA__SHIFT 0x15
18188#define PA_CL_VS_OUT_CNTL__VS_OUT_CCDIST0_VEC_ENA__SHIFT 0x16
18189#define PA_CL_VS_OUT_CNTL__VS_OUT_CCDIST1_VEC_ENA__SHIFT 0x17
18190#define PA_CL_VS_OUT_CNTL__VS_OUT_MISC_SIDE_BUS_ENA__SHIFT 0x18
18191#define PA_CL_VS_OUT_CNTL__USE_VTX_GS_CUT_FLAG__SHIFT 0x19
18192#define PA_CL_VS_OUT_CNTL__USE_VTX_LINE_WIDTH__SHIFT 0x1a
18193#define PA_CL_VS_OUT_CNTL__USE_VTX_SHD_OBJPRIM_ID__SHIFT 0x1b
18194#define PA_CL_VS_OUT_CNTL__CLIP_DIST_ENA_0_MASK 0x00000001L
18195#define PA_CL_VS_OUT_CNTL__CLIP_DIST_ENA_1_MASK 0x00000002L
18196#define PA_CL_VS_OUT_CNTL__CLIP_DIST_ENA_2_MASK 0x00000004L
18197#define PA_CL_VS_OUT_CNTL__CLIP_DIST_ENA_3_MASK 0x00000008L
18198#define PA_CL_VS_OUT_CNTL__CLIP_DIST_ENA_4_MASK 0x00000010L
18199#define PA_CL_VS_OUT_CNTL__CLIP_DIST_ENA_5_MASK 0x00000020L
18200#define PA_CL_VS_OUT_CNTL__CLIP_DIST_ENA_6_MASK 0x00000040L
18201#define PA_CL_VS_OUT_CNTL__CLIP_DIST_ENA_7_MASK 0x00000080L
18202#define PA_CL_VS_OUT_CNTL__CULL_DIST_ENA_0_MASK 0x00000100L
18203#define PA_CL_VS_OUT_CNTL__CULL_DIST_ENA_1_MASK 0x00000200L
18204#define PA_CL_VS_OUT_CNTL__CULL_DIST_ENA_2_MASK 0x00000400L
18205#define PA_CL_VS_OUT_CNTL__CULL_DIST_ENA_3_MASK 0x00000800L
18206#define PA_CL_VS_OUT_CNTL__CULL_DIST_ENA_4_MASK 0x00001000L
18207#define PA_CL_VS_OUT_CNTL__CULL_DIST_ENA_5_MASK 0x00002000L
18208#define PA_CL_VS_OUT_CNTL__CULL_DIST_ENA_6_MASK 0x00004000L
18209#define PA_CL_VS_OUT_CNTL__CULL_DIST_ENA_7_MASK 0x00008000L
18210#define PA_CL_VS_OUT_CNTL__USE_VTX_POINT_SIZE_MASK 0x00010000L
18211#define PA_CL_VS_OUT_CNTL__USE_VTX_EDGE_FLAG_MASK 0x00020000L
18212#define PA_CL_VS_OUT_CNTL__USE_VTX_RENDER_TARGET_INDX_MASK 0x00040000L
18213#define PA_CL_VS_OUT_CNTL__USE_VTX_VIEWPORT_INDX_MASK 0x00080000L
18214#define PA_CL_VS_OUT_CNTL__USE_VTX_KILL_FLAG_MASK 0x00100000L
18215#define PA_CL_VS_OUT_CNTL__VS_OUT_MISC_VEC_ENA_MASK 0x00200000L
18216#define PA_CL_VS_OUT_CNTL__VS_OUT_CCDIST0_VEC_ENA_MASK 0x00400000L
18217#define PA_CL_VS_OUT_CNTL__VS_OUT_CCDIST1_VEC_ENA_MASK 0x00800000L
18218#define PA_CL_VS_OUT_CNTL__VS_OUT_MISC_SIDE_BUS_ENA_MASK 0x01000000L
18219#define PA_CL_VS_OUT_CNTL__USE_VTX_GS_CUT_FLAG_MASK 0x02000000L
18220#define PA_CL_VS_OUT_CNTL__USE_VTX_LINE_WIDTH_MASK 0x04000000L
18221#define PA_CL_VS_OUT_CNTL__USE_VTX_SHD_OBJPRIM_ID_MASK 0x08000000L
18222//PA_CL_NANINF_CNTL
18223#define PA_CL_NANINF_CNTL__VTE_XY_INF_DISCARD__SHIFT 0x0
18224#define PA_CL_NANINF_CNTL__VTE_Z_INF_DISCARD__SHIFT 0x1
18225#define PA_CL_NANINF_CNTL__VTE_W_INF_DISCARD__SHIFT 0x2
18226#define PA_CL_NANINF_CNTL__VTE_0XNANINF_IS_0__SHIFT 0x3
18227#define PA_CL_NANINF_CNTL__VTE_XY_NAN_RETAIN__SHIFT 0x4
18228#define PA_CL_NANINF_CNTL__VTE_Z_NAN_RETAIN__SHIFT 0x5
18229#define PA_CL_NANINF_CNTL__VTE_W_NAN_RETAIN__SHIFT 0x6
18230#define PA_CL_NANINF_CNTL__VTE_W_RECIP_NAN_IS_0__SHIFT 0x7
18231#define PA_CL_NANINF_CNTL__VS_XY_NAN_TO_INF__SHIFT 0x8
18232#define PA_CL_NANINF_CNTL__VS_XY_INF_RETAIN__SHIFT 0x9
18233#define PA_CL_NANINF_CNTL__VS_Z_NAN_TO_INF__SHIFT 0xa
18234#define PA_CL_NANINF_CNTL__VS_Z_INF_RETAIN__SHIFT 0xb
18235#define PA_CL_NANINF_CNTL__VS_W_NAN_TO_INF__SHIFT 0xc
18236#define PA_CL_NANINF_CNTL__VS_W_INF_RETAIN__SHIFT 0xd
18237#define PA_CL_NANINF_CNTL__VS_CLIP_DIST_INF_DISCARD__SHIFT 0xe
18238#define PA_CL_NANINF_CNTL__VTE_NO_OUTPUT_NEG_0__SHIFT 0x14
18239#define PA_CL_NANINF_CNTL__VTE_XY_INF_DISCARD_MASK 0x00000001L
18240#define PA_CL_NANINF_CNTL__VTE_Z_INF_DISCARD_MASK 0x00000002L
18241#define PA_CL_NANINF_CNTL__VTE_W_INF_DISCARD_MASK 0x00000004L
18242#define PA_CL_NANINF_CNTL__VTE_0XNANINF_IS_0_MASK 0x00000008L
18243#define PA_CL_NANINF_CNTL__VTE_XY_NAN_RETAIN_MASK 0x00000010L
18244#define PA_CL_NANINF_CNTL__VTE_Z_NAN_RETAIN_MASK 0x00000020L
18245#define PA_CL_NANINF_CNTL__VTE_W_NAN_RETAIN_MASK 0x00000040L
18246#define PA_CL_NANINF_CNTL__VTE_W_RECIP_NAN_IS_0_MASK 0x00000080L
18247#define PA_CL_NANINF_CNTL__VS_XY_NAN_TO_INF_MASK 0x00000100L
18248#define PA_CL_NANINF_CNTL__VS_XY_INF_RETAIN_MASK 0x00000200L
18249#define PA_CL_NANINF_CNTL__VS_Z_NAN_TO_INF_MASK 0x00000400L
18250#define PA_CL_NANINF_CNTL__VS_Z_INF_RETAIN_MASK 0x00000800L
18251#define PA_CL_NANINF_CNTL__VS_W_NAN_TO_INF_MASK 0x00001000L
18252#define PA_CL_NANINF_CNTL__VS_W_INF_RETAIN_MASK 0x00002000L
18253#define PA_CL_NANINF_CNTL__VS_CLIP_DIST_INF_DISCARD_MASK 0x00004000L
18254#define PA_CL_NANINF_CNTL__VTE_NO_OUTPUT_NEG_0_MASK 0x00100000L
18255//PA_SU_LINE_STIPPLE_CNTL
18256#define PA_SU_LINE_STIPPLE_CNTL__LINE_STIPPLE_RESET__SHIFT 0x0
18257#define PA_SU_LINE_STIPPLE_CNTL__EXPAND_FULL_LENGTH__SHIFT 0x2
18258#define PA_SU_LINE_STIPPLE_CNTL__FRACTIONAL_ACCUM__SHIFT 0x3
18259#define PA_SU_LINE_STIPPLE_CNTL__DIAMOND_ADJUST__SHIFT 0x4
18260#define PA_SU_LINE_STIPPLE_CNTL__LINE_STIPPLE_RESET_MASK 0x00000003L
18261#define PA_SU_LINE_STIPPLE_CNTL__EXPAND_FULL_LENGTH_MASK 0x00000004L
18262#define PA_SU_LINE_STIPPLE_CNTL__FRACTIONAL_ACCUM_MASK 0x00000008L
18263#define PA_SU_LINE_STIPPLE_CNTL__DIAMOND_ADJUST_MASK 0x00000010L
18264//PA_SU_LINE_STIPPLE_SCALE
18265#define PA_SU_LINE_STIPPLE_SCALE__LINE_STIPPLE_SCALE__SHIFT 0x0
18266#define PA_SU_LINE_STIPPLE_SCALE__LINE_STIPPLE_SCALE_MASK 0xFFFFFFFFL
18267//PA_SU_PRIM_FILTER_CNTL
18268#define PA_SU_PRIM_FILTER_CNTL__TRIANGLE_FILTER_DISABLE__SHIFT 0x0
18269#define PA_SU_PRIM_FILTER_CNTL__LINE_FILTER_DISABLE__SHIFT 0x1
18270#define PA_SU_PRIM_FILTER_CNTL__POINT_FILTER_DISABLE__SHIFT 0x2
18271#define PA_SU_PRIM_FILTER_CNTL__RECTANGLE_FILTER_DISABLE__SHIFT 0x3
18272#define PA_SU_PRIM_FILTER_CNTL__TRIANGLE_EXPAND_ENA__SHIFT 0x4
18273#define PA_SU_PRIM_FILTER_CNTL__LINE_EXPAND_ENA__SHIFT 0x5
18274#define PA_SU_PRIM_FILTER_CNTL__POINT_EXPAND_ENA__SHIFT 0x6
18275#define PA_SU_PRIM_FILTER_CNTL__RECTANGLE_EXPAND_ENA__SHIFT 0x7
18276#define PA_SU_PRIM_FILTER_CNTL__PRIM_EXPAND_CONSTANT__SHIFT 0x8
18277#define PA_SU_PRIM_FILTER_CNTL__XMAX_RIGHT_EXCLUSION__SHIFT 0x1e
18278#define PA_SU_PRIM_FILTER_CNTL__YMAX_BOTTOM_EXCLUSION__SHIFT 0x1f
18279#define PA_SU_PRIM_FILTER_CNTL__TRIANGLE_FILTER_DISABLE_MASK 0x00000001L
18280#define PA_SU_PRIM_FILTER_CNTL__LINE_FILTER_DISABLE_MASK 0x00000002L
18281#define PA_SU_PRIM_FILTER_CNTL__POINT_FILTER_DISABLE_MASK 0x00000004L
18282#define PA_SU_PRIM_FILTER_CNTL__RECTANGLE_FILTER_DISABLE_MASK 0x00000008L
18283#define PA_SU_PRIM_FILTER_CNTL__TRIANGLE_EXPAND_ENA_MASK 0x00000010L
18284#define PA_SU_PRIM_FILTER_CNTL__LINE_EXPAND_ENA_MASK 0x00000020L
18285#define PA_SU_PRIM_FILTER_CNTL__POINT_EXPAND_ENA_MASK 0x00000040L
18286#define PA_SU_PRIM_FILTER_CNTL__RECTANGLE_EXPAND_ENA_MASK 0x00000080L
18287#define PA_SU_PRIM_FILTER_CNTL__PRIM_EXPAND_CONSTANT_MASK 0x0000FF00L
18288#define PA_SU_PRIM_FILTER_CNTL__XMAX_RIGHT_EXCLUSION_MASK 0x40000000L
18289#define PA_SU_PRIM_FILTER_CNTL__YMAX_BOTTOM_EXCLUSION_MASK 0x80000000L
18290//PA_SU_SMALL_PRIM_FILTER_CNTL
18291#define PA_SU_SMALL_PRIM_FILTER_CNTL__SMALL_PRIM_FILTER_ENABLE__SHIFT 0x0
18292#define PA_SU_SMALL_PRIM_FILTER_CNTL__TRIANGLE_FILTER_DISABLE__SHIFT 0x1
18293#define PA_SU_SMALL_PRIM_FILTER_CNTL__LINE_FILTER_DISABLE__SHIFT 0x2
18294#define PA_SU_SMALL_PRIM_FILTER_CNTL__POINT_FILTER_DISABLE__SHIFT 0x3
18295#define PA_SU_SMALL_PRIM_FILTER_CNTL__RECTANGLE_FILTER_DISABLE__SHIFT 0x4
18296#define PA_SU_SMALL_PRIM_FILTER_CNTL__SC_1XMSAA_COMPATIBLE_DISABLE__SHIFT 0x6
18297#define PA_SU_SMALL_PRIM_FILTER_CNTL__SMALL_PRIM_FILTER_ENABLE_MASK 0x00000001L
18298#define PA_SU_SMALL_PRIM_FILTER_CNTL__TRIANGLE_FILTER_DISABLE_MASK 0x00000002L
18299#define PA_SU_SMALL_PRIM_FILTER_CNTL__LINE_FILTER_DISABLE_MASK 0x00000004L
18300#define PA_SU_SMALL_PRIM_FILTER_CNTL__POINT_FILTER_DISABLE_MASK 0x00000008L
18301#define PA_SU_SMALL_PRIM_FILTER_CNTL__RECTANGLE_FILTER_DISABLE_MASK 0x00000010L
18302#define PA_SU_SMALL_PRIM_FILTER_CNTL__SC_1XMSAA_COMPATIBLE_DISABLE_MASK 0x00000040L
18303//PA_CL_OBJPRIM_ID_CNTL
18304#define PA_CL_OBJPRIM_ID_CNTL__OBJ_ID_SEL__SHIFT 0x0
18305#define PA_CL_OBJPRIM_ID_CNTL__ADD_PIPED_PRIM_ID__SHIFT 0x1
18306#define PA_CL_OBJPRIM_ID_CNTL__EN_32BIT_OBJPRIMID__SHIFT 0x2
18307#define PA_CL_OBJPRIM_ID_CNTL__OBJ_ID_SEL_MASK 0x00000001L
18308#define PA_CL_OBJPRIM_ID_CNTL__ADD_PIPED_PRIM_ID_MASK 0x00000002L
18309#define PA_CL_OBJPRIM_ID_CNTL__EN_32BIT_OBJPRIMID_MASK 0x00000004L
18310//PA_CL_NGG_CNTL
18311#define PA_CL_NGG_CNTL__VERTEX_REUSE_OFF__SHIFT 0x0
18312#define PA_CL_NGG_CNTL__INDEX_BUF_EDGE_FLAG_ENA__SHIFT 0x1
18313#define PA_CL_NGG_CNTL__VERTEX_REUSE_OFF_MASK 0x00000001L
18314#define PA_CL_NGG_CNTL__INDEX_BUF_EDGE_FLAG_ENA_MASK 0x00000002L
18315//PA_SU_OVER_RASTERIZATION_CNTL
18316#define PA_SU_OVER_RASTERIZATION_CNTL__DISCARD_0_AREA_TRIANGLES__SHIFT 0x0
18317#define PA_SU_OVER_RASTERIZATION_CNTL__DISCARD_0_AREA_LINES__SHIFT 0x1
18318#define PA_SU_OVER_RASTERIZATION_CNTL__DISCARD_0_AREA_POINTS__SHIFT 0x2
18319#define PA_SU_OVER_RASTERIZATION_CNTL__DISCARD_0_AREA_RECTANGLES__SHIFT 0x3
18320#define PA_SU_OVER_RASTERIZATION_CNTL__USE_PROVOKING_ZW__SHIFT 0x4
18321#define PA_SU_OVER_RASTERIZATION_CNTL__DISCARD_0_AREA_TRIANGLES_MASK 0x00000001L
18322#define PA_SU_OVER_RASTERIZATION_CNTL__DISCARD_0_AREA_LINES_MASK 0x00000002L
18323#define PA_SU_OVER_RASTERIZATION_CNTL__DISCARD_0_AREA_POINTS_MASK 0x00000004L
18324#define PA_SU_OVER_RASTERIZATION_CNTL__DISCARD_0_AREA_RECTANGLES_MASK 0x00000008L
18325#define PA_SU_OVER_RASTERIZATION_CNTL__USE_PROVOKING_ZW_MASK 0x00000010L
18326//PA_STEREO_CNTL
18327#define PA_STEREO_CNTL__EN_STEREO__SHIFT 0x0
18328#define PA_STEREO_CNTL__STEREO_MODE__SHIFT 0x1
18329#define PA_STEREO_CNTL__RT_SLICE_MODE__SHIFT 0x5
18330#define PA_STEREO_CNTL__RT_SLICE_OFFSET__SHIFT 0x8
18331#define PA_STEREO_CNTL__VP_ID_MODE__SHIFT 0xa
18332#define PA_STEREO_CNTL__VP_ID_OFFSET__SHIFT 0xd
18333#define PA_STEREO_CNTL__EN_STEREO_MASK 0x00000001L
18334#define PA_STEREO_CNTL__STEREO_MODE_MASK 0x0000001EL
18335#define PA_STEREO_CNTL__RT_SLICE_MODE_MASK 0x000000E0L
18336#define PA_STEREO_CNTL__RT_SLICE_OFFSET_MASK 0x00000300L
18337#define PA_STEREO_CNTL__VP_ID_MODE_MASK 0x00001C00L
18338#define PA_STEREO_CNTL__VP_ID_OFFSET_MASK 0x0001E000L
18339//PA_SU_POINT_SIZE
18340#define PA_SU_POINT_SIZE__HEIGHT__SHIFT 0x0
18341#define PA_SU_POINT_SIZE__WIDTH__SHIFT 0x10
18342#define PA_SU_POINT_SIZE__HEIGHT_MASK 0x0000FFFFL
18343#define PA_SU_POINT_SIZE__WIDTH_MASK 0xFFFF0000L
18344//PA_SU_POINT_MINMAX
18345#define PA_SU_POINT_MINMAX__MIN_SIZE__SHIFT 0x0
18346#define PA_SU_POINT_MINMAX__MAX_SIZE__SHIFT 0x10
18347#define PA_SU_POINT_MINMAX__MIN_SIZE_MASK 0x0000FFFFL
18348#define PA_SU_POINT_MINMAX__MAX_SIZE_MASK 0xFFFF0000L
18349//PA_SU_LINE_CNTL
18350#define PA_SU_LINE_CNTL__WIDTH__SHIFT 0x0
18351#define PA_SU_LINE_CNTL__WIDTH_MASK 0x0000FFFFL
18352//PA_SC_LINE_STIPPLE
18353#define PA_SC_LINE_STIPPLE__LINE_PATTERN__SHIFT 0x0
18354#define PA_SC_LINE_STIPPLE__REPEAT_COUNT__SHIFT 0x10
18355#define PA_SC_LINE_STIPPLE__PATTERN_BIT_ORDER__SHIFT 0x1c
18356#define PA_SC_LINE_STIPPLE__AUTO_RESET_CNTL__SHIFT 0x1d
18357#define PA_SC_LINE_STIPPLE__LINE_PATTERN_MASK 0x0000FFFFL
18358#define PA_SC_LINE_STIPPLE__REPEAT_COUNT_MASK 0x00FF0000L
18359#define PA_SC_LINE_STIPPLE__PATTERN_BIT_ORDER_MASK 0x10000000L
18360#define PA_SC_LINE_STIPPLE__AUTO_RESET_CNTL_MASK 0x60000000L
18361//VGT_OUTPUT_PATH_CNTL
18362#define VGT_OUTPUT_PATH_CNTL__PATH_SELECT__SHIFT 0x0
18363#define VGT_OUTPUT_PATH_CNTL__PATH_SELECT_MASK 0x00000007L
18364//VGT_HOS_CNTL
18365#define VGT_HOS_CNTL__TESS_MODE__SHIFT 0x0
18366#define VGT_HOS_CNTL__TESS_MODE_MASK 0x00000003L
18367//VGT_HOS_MAX_TESS_LEVEL
18368#define VGT_HOS_MAX_TESS_LEVEL__MAX_TESS__SHIFT 0x0
18369#define VGT_HOS_MAX_TESS_LEVEL__MAX_TESS_MASK 0xFFFFFFFFL
18370//VGT_HOS_MIN_TESS_LEVEL
18371#define VGT_HOS_MIN_TESS_LEVEL__MIN_TESS__SHIFT 0x0
18372#define VGT_HOS_MIN_TESS_LEVEL__MIN_TESS_MASK 0xFFFFFFFFL
18373//VGT_HOS_REUSE_DEPTH
18374#define VGT_HOS_REUSE_DEPTH__REUSE_DEPTH__SHIFT 0x0
18375#define VGT_HOS_REUSE_DEPTH__REUSE_DEPTH_MASK 0x000000FFL
18376//VGT_GROUP_PRIM_TYPE
18377#define VGT_GROUP_PRIM_TYPE__PRIM_TYPE__SHIFT 0x0
18378#define VGT_GROUP_PRIM_TYPE__RETAIN_ORDER__SHIFT 0xe
18379#define VGT_GROUP_PRIM_TYPE__RETAIN_QUADS__SHIFT 0xf
18380#define VGT_GROUP_PRIM_TYPE__PRIM_ORDER__SHIFT 0x10
18381#define VGT_GROUP_PRIM_TYPE__PRIM_TYPE_MASK 0x0000001FL
18382#define VGT_GROUP_PRIM_TYPE__RETAIN_ORDER_MASK 0x00004000L
18383#define VGT_GROUP_PRIM_TYPE__RETAIN_QUADS_MASK 0x00008000L
18384#define VGT_GROUP_PRIM_TYPE__PRIM_ORDER_MASK 0x00070000L
18385//VGT_GROUP_FIRST_DECR
18386#define VGT_GROUP_FIRST_DECR__FIRST_DECR__SHIFT 0x0
18387#define VGT_GROUP_FIRST_DECR__FIRST_DECR_MASK 0x0000000FL
18388//VGT_GROUP_DECR
18389#define VGT_GROUP_DECR__DECR__SHIFT 0x0
18390#define VGT_GROUP_DECR__DECR_MASK 0x0000000FL
18391//VGT_GROUP_VECT_0_CNTL
18392#define VGT_GROUP_VECT_0_CNTL__COMP_X_EN__SHIFT 0x0
18393#define VGT_GROUP_VECT_0_CNTL__COMP_Y_EN__SHIFT 0x1
18394#define VGT_GROUP_VECT_0_CNTL__COMP_Z_EN__SHIFT 0x2
18395#define VGT_GROUP_VECT_0_CNTL__COMP_W_EN__SHIFT 0x3
18396#define VGT_GROUP_VECT_0_CNTL__STRIDE__SHIFT 0x8
18397#define VGT_GROUP_VECT_0_CNTL__SHIFT__SHIFT 0x10
18398#define VGT_GROUP_VECT_0_CNTL__COMP_X_EN_MASK 0x00000001L
18399#define VGT_GROUP_VECT_0_CNTL__COMP_Y_EN_MASK 0x00000002L
18400#define VGT_GROUP_VECT_0_CNTL__COMP_Z_EN_MASK 0x00000004L
18401#define VGT_GROUP_VECT_0_CNTL__COMP_W_EN_MASK 0x00000008L
18402#define VGT_GROUP_VECT_0_CNTL__STRIDE_MASK 0x0000FF00L
18403#define VGT_GROUP_VECT_0_CNTL__SHIFT_MASK 0x00FF0000L
18404//VGT_GROUP_VECT_1_CNTL
18405#define VGT_GROUP_VECT_1_CNTL__COMP_X_EN__SHIFT 0x0
18406#define VGT_GROUP_VECT_1_CNTL__COMP_Y_EN__SHIFT 0x1
18407#define VGT_GROUP_VECT_1_CNTL__COMP_Z_EN__SHIFT 0x2
18408#define VGT_GROUP_VECT_1_CNTL__COMP_W_EN__SHIFT 0x3
18409#define VGT_GROUP_VECT_1_CNTL__STRIDE__SHIFT 0x8
18410#define VGT_GROUP_VECT_1_CNTL__SHIFT__SHIFT 0x10
18411#define VGT_GROUP_VECT_1_CNTL__COMP_X_EN_MASK 0x00000001L
18412#define VGT_GROUP_VECT_1_CNTL__COMP_Y_EN_MASK 0x00000002L
18413#define VGT_GROUP_VECT_1_CNTL__COMP_Z_EN_MASK 0x00000004L
18414#define VGT_GROUP_VECT_1_CNTL__COMP_W_EN_MASK 0x00000008L
18415#define VGT_GROUP_VECT_1_CNTL__STRIDE_MASK 0x0000FF00L
18416#define VGT_GROUP_VECT_1_CNTL__SHIFT_MASK 0x00FF0000L
18417//VGT_GROUP_VECT_0_FMT_CNTL
18418#define VGT_GROUP_VECT_0_FMT_CNTL__X_CONV__SHIFT 0x0
18419#define VGT_GROUP_VECT_0_FMT_CNTL__X_OFFSET__SHIFT 0x4
18420#define VGT_GROUP_VECT_0_FMT_CNTL__Y_CONV__SHIFT 0x8
18421#define VGT_GROUP_VECT_0_FMT_CNTL__Y_OFFSET__SHIFT 0xc
18422#define VGT_GROUP_VECT_0_FMT_CNTL__Z_CONV__SHIFT 0x10
18423#define VGT_GROUP_VECT_0_FMT_CNTL__Z_OFFSET__SHIFT 0x14
18424#define VGT_GROUP_VECT_0_FMT_CNTL__W_CONV__SHIFT 0x18
18425#define VGT_GROUP_VECT_0_FMT_CNTL__W_OFFSET__SHIFT 0x1c
18426#define VGT_GROUP_VECT_0_FMT_CNTL__X_CONV_MASK 0x0000000FL
18427#define VGT_GROUP_VECT_0_FMT_CNTL__X_OFFSET_MASK 0x000000F0L
18428#define VGT_GROUP_VECT_0_FMT_CNTL__Y_CONV_MASK 0x00000F00L
18429#define VGT_GROUP_VECT_0_FMT_CNTL__Y_OFFSET_MASK 0x0000F000L
18430#define VGT_GROUP_VECT_0_FMT_CNTL__Z_CONV_MASK 0x000F0000L
18431#define VGT_GROUP_VECT_0_FMT_CNTL__Z_OFFSET_MASK 0x00F00000L
18432#define VGT_GROUP_VECT_0_FMT_CNTL__W_CONV_MASK 0x0F000000L
18433#define VGT_GROUP_VECT_0_FMT_CNTL__W_OFFSET_MASK 0xF0000000L
18434//VGT_GROUP_VECT_1_FMT_CNTL
18435#define VGT_GROUP_VECT_1_FMT_CNTL__X_CONV__SHIFT 0x0
18436#define VGT_GROUP_VECT_1_FMT_CNTL__X_OFFSET__SHIFT 0x4
18437#define VGT_GROUP_VECT_1_FMT_CNTL__Y_CONV__SHIFT 0x8
18438#define VGT_GROUP_VECT_1_FMT_CNTL__Y_OFFSET__SHIFT 0xc
18439#define VGT_GROUP_VECT_1_FMT_CNTL__Z_CONV__SHIFT 0x10
18440#define VGT_GROUP_VECT_1_FMT_CNTL__Z_OFFSET__SHIFT 0x14
18441#define VGT_GROUP_VECT_1_FMT_CNTL__W_CONV__SHIFT 0x18
18442#define VGT_GROUP_VECT_1_FMT_CNTL__W_OFFSET__SHIFT 0x1c
18443#define VGT_GROUP_VECT_1_FMT_CNTL__X_CONV_MASK 0x0000000FL
18444#define VGT_GROUP_VECT_1_FMT_CNTL__X_OFFSET_MASK 0x000000F0L
18445#define VGT_GROUP_VECT_1_FMT_CNTL__Y_CONV_MASK 0x00000F00L
18446#define VGT_GROUP_VECT_1_FMT_CNTL__Y_OFFSET_MASK 0x0000F000L
18447#define VGT_GROUP_VECT_1_FMT_CNTL__Z_CONV_MASK 0x000F0000L
18448#define VGT_GROUP_VECT_1_FMT_CNTL__Z_OFFSET_MASK 0x00F00000L
18449#define VGT_GROUP_VECT_1_FMT_CNTL__W_CONV_MASK 0x0F000000L
18450#define VGT_GROUP_VECT_1_FMT_CNTL__W_OFFSET_MASK 0xF0000000L
18451//VGT_GS_MODE
18452#define VGT_GS_MODE__MODE__SHIFT 0x0
18453#define VGT_GS_MODE__RESERVED_0__SHIFT 0x3
18454#define VGT_GS_MODE__CUT_MODE__SHIFT 0x4
18455#define VGT_GS_MODE__RESERVED_1__SHIFT 0x6
18456#define VGT_GS_MODE__GS_C_PACK_EN__SHIFT 0xb
18457#define VGT_GS_MODE__RESERVED_2__SHIFT 0xc
18458#define VGT_GS_MODE__ES_PASSTHRU__SHIFT 0xd
18459#define VGT_GS_MODE__RESERVED_3__SHIFT 0xe
18460#define VGT_GS_MODE__RESERVED_4__SHIFT 0xf
18461#define VGT_GS_MODE__RESERVED_5__SHIFT 0x10
18462#define VGT_GS_MODE__PARTIAL_THD_AT_EOI__SHIFT 0x11
18463#define VGT_GS_MODE__SUPPRESS_CUTS__SHIFT 0x12
18464#define VGT_GS_MODE__ES_WRITE_OPTIMIZE__SHIFT 0x13
18465#define VGT_GS_MODE__GS_WRITE_OPTIMIZE__SHIFT 0x14
18466#define VGT_GS_MODE__ONCHIP__SHIFT 0x15
18467#define VGT_GS_MODE__MODE_MASK 0x00000007L
18468#define VGT_GS_MODE__RESERVED_0_MASK 0x00000008L
18469#define VGT_GS_MODE__CUT_MODE_MASK 0x00000030L
18470#define VGT_GS_MODE__RESERVED_1_MASK 0x000007C0L
18471#define VGT_GS_MODE__GS_C_PACK_EN_MASK 0x00000800L
18472#define VGT_GS_MODE__RESERVED_2_MASK 0x00001000L
18473#define VGT_GS_MODE__ES_PASSTHRU_MASK 0x00002000L
18474#define VGT_GS_MODE__RESERVED_3_MASK 0x00004000L
18475#define VGT_GS_MODE__RESERVED_4_MASK 0x00008000L
18476#define VGT_GS_MODE__RESERVED_5_MASK 0x00010000L
18477#define VGT_GS_MODE__PARTIAL_THD_AT_EOI_MASK 0x00020000L
18478#define VGT_GS_MODE__SUPPRESS_CUTS_MASK 0x00040000L
18479#define VGT_GS_MODE__ES_WRITE_OPTIMIZE_MASK 0x00080000L
18480#define VGT_GS_MODE__GS_WRITE_OPTIMIZE_MASK 0x00100000L
18481#define VGT_GS_MODE__ONCHIP_MASK 0x00600000L
18482//VGT_GS_ONCHIP_CNTL
18483#define VGT_GS_ONCHIP_CNTL__ES_VERTS_PER_SUBGRP__SHIFT 0x0
18484#define VGT_GS_ONCHIP_CNTL__GS_PRIMS_PER_SUBGRP__SHIFT 0xb
18485#define VGT_GS_ONCHIP_CNTL__GS_INST_PRIMS_IN_SUBGRP__SHIFT 0x16
18486#define VGT_GS_ONCHIP_CNTL__ES_VERTS_PER_SUBGRP_MASK 0x000007FFL
18487#define VGT_GS_ONCHIP_CNTL__GS_PRIMS_PER_SUBGRP_MASK 0x003FF800L
18488#define VGT_GS_ONCHIP_CNTL__GS_INST_PRIMS_IN_SUBGRP_MASK 0xFFC00000L
18489//PA_SC_MODE_CNTL_0
18490#define PA_SC_MODE_CNTL_0__MSAA_ENABLE__SHIFT 0x0
18491#define PA_SC_MODE_CNTL_0__VPORT_SCISSOR_ENABLE__SHIFT 0x1
18492#define PA_SC_MODE_CNTL_0__LINE_STIPPLE_ENABLE__SHIFT 0x2
18493#define PA_SC_MODE_CNTL_0__SEND_UNLIT_STILES_TO_PKR__SHIFT 0x3
18494#define PA_SC_MODE_CNTL_0__SCALE_LINE_WIDTH_PAD__SHIFT 0x4
18495#define PA_SC_MODE_CNTL_0__ALTERNATE_RBS_PER_TILE__SHIFT 0x5
18496#define PA_SC_MODE_CNTL_0__COARSE_TILE_STARTS_ON_EVEN_RB__SHIFT 0x6
18497#define PA_SC_MODE_CNTL_0__MSAA_ENABLE_MASK 0x00000001L
18498#define PA_SC_MODE_CNTL_0__VPORT_SCISSOR_ENABLE_MASK 0x00000002L
18499#define PA_SC_MODE_CNTL_0__LINE_STIPPLE_ENABLE_MASK 0x00000004L
18500#define PA_SC_MODE_CNTL_0__SEND_UNLIT_STILES_TO_PKR_MASK 0x00000008L
18501#define PA_SC_MODE_CNTL_0__SCALE_LINE_WIDTH_PAD_MASK 0x00000010L
18502#define PA_SC_MODE_CNTL_0__ALTERNATE_RBS_PER_TILE_MASK 0x00000020L
18503#define PA_SC_MODE_CNTL_0__COARSE_TILE_STARTS_ON_EVEN_RB_MASK 0x00000040L
18504//PA_SC_MODE_CNTL_1
18505#define PA_SC_MODE_CNTL_1__WALK_SIZE__SHIFT 0x0
18506#define PA_SC_MODE_CNTL_1__WALK_ALIGNMENT__SHIFT 0x1
18507#define PA_SC_MODE_CNTL_1__WALK_ALIGN8_PRIM_FITS_ST__SHIFT 0x2
18508#define PA_SC_MODE_CNTL_1__WALK_FENCE_ENABLE__SHIFT 0x3
18509#define PA_SC_MODE_CNTL_1__WALK_FENCE_SIZE__SHIFT 0x4
18510#define PA_SC_MODE_CNTL_1__SUPERTILE_WALK_ORDER_ENABLE__SHIFT 0x7
18511#define PA_SC_MODE_CNTL_1__TILE_WALK_ORDER_ENABLE__SHIFT 0x8
18512#define PA_SC_MODE_CNTL_1__TILE_COVER_DISABLE__SHIFT 0x9
18513#define PA_SC_MODE_CNTL_1__TILE_COVER_NO_SCISSOR__SHIFT 0xa
18514#define PA_SC_MODE_CNTL_1__ZMM_LINE_EXTENT__SHIFT 0xb
18515#define PA_SC_MODE_CNTL_1__ZMM_LINE_OFFSET__SHIFT 0xc
18516#define PA_SC_MODE_CNTL_1__ZMM_RECT_EXTENT__SHIFT 0xd
18517#define PA_SC_MODE_CNTL_1__KILL_PIX_POST_HI_Z__SHIFT 0xe
18518#define PA_SC_MODE_CNTL_1__KILL_PIX_POST_DETAIL_MASK__SHIFT 0xf
18519#define PA_SC_MODE_CNTL_1__PS_ITER_SAMPLE__SHIFT 0x10
18520#define PA_SC_MODE_CNTL_1__MULTI_SHADER_ENGINE_PRIM_DISCARD_ENABLE__SHIFT 0x11
18521#define PA_SC_MODE_CNTL_1__MULTI_GPU_SUPERTILE_ENABLE__SHIFT 0x12
18522#define PA_SC_MODE_CNTL_1__GPU_ID_OVERRIDE_ENABLE__SHIFT 0x13
18523#define PA_SC_MODE_CNTL_1__GPU_ID_OVERRIDE__SHIFT 0x14
18524#define PA_SC_MODE_CNTL_1__MULTI_GPU_PRIM_DISCARD_ENABLE__SHIFT 0x18
18525#define PA_SC_MODE_CNTL_1__FORCE_EOV_CNTDWN_ENABLE__SHIFT 0x19
18526#define PA_SC_MODE_CNTL_1__FORCE_EOV_REZ_ENABLE__SHIFT 0x1a
18527#define PA_SC_MODE_CNTL_1__OUT_OF_ORDER_PRIMITIVE_ENABLE__SHIFT 0x1b
18528#define PA_SC_MODE_CNTL_1__OUT_OF_ORDER_WATER_MARK__SHIFT 0x1c
18529#define PA_SC_MODE_CNTL_1__WALK_SIZE_MASK 0x00000001L
18530#define PA_SC_MODE_CNTL_1__WALK_ALIGNMENT_MASK 0x00000002L
18531#define PA_SC_MODE_CNTL_1__WALK_ALIGN8_PRIM_FITS_ST_MASK 0x00000004L
18532#define PA_SC_MODE_CNTL_1__WALK_FENCE_ENABLE_MASK 0x00000008L
18533#define PA_SC_MODE_CNTL_1__WALK_FENCE_SIZE_MASK 0x00000070L
18534#define PA_SC_MODE_CNTL_1__SUPERTILE_WALK_ORDER_ENABLE_MASK 0x00000080L
18535#define PA_SC_MODE_CNTL_1__TILE_WALK_ORDER_ENABLE_MASK 0x00000100L
18536#define PA_SC_MODE_CNTL_1__TILE_COVER_DISABLE_MASK 0x00000200L
18537#define PA_SC_MODE_CNTL_1__TILE_COVER_NO_SCISSOR_MASK 0x00000400L
18538#define PA_SC_MODE_CNTL_1__ZMM_LINE_EXTENT_MASK 0x00000800L
18539#define PA_SC_MODE_CNTL_1__ZMM_LINE_OFFSET_MASK 0x00001000L
18540#define PA_SC_MODE_CNTL_1__ZMM_RECT_EXTENT_MASK 0x00002000L
18541#define PA_SC_MODE_CNTL_1__KILL_PIX_POST_HI_Z_MASK 0x00004000L
18542#define PA_SC_MODE_CNTL_1__KILL_PIX_POST_DETAIL_MASK_MASK 0x00008000L
18543#define PA_SC_MODE_CNTL_1__PS_ITER_SAMPLE_MASK 0x00010000L
18544#define PA_SC_MODE_CNTL_1__MULTI_SHADER_ENGINE_PRIM_DISCARD_ENABLE_MASK 0x00020000L
18545#define PA_SC_MODE_CNTL_1__MULTI_GPU_SUPERTILE_ENABLE_MASK 0x00040000L
18546#define PA_SC_MODE_CNTL_1__GPU_ID_OVERRIDE_ENABLE_MASK 0x00080000L
18547#define PA_SC_MODE_CNTL_1__GPU_ID_OVERRIDE_MASK 0x00F00000L
18548#define PA_SC_MODE_CNTL_1__MULTI_GPU_PRIM_DISCARD_ENABLE_MASK 0x01000000L
18549#define PA_SC_MODE_CNTL_1__FORCE_EOV_CNTDWN_ENABLE_MASK 0x02000000L
18550#define PA_SC_MODE_CNTL_1__FORCE_EOV_REZ_ENABLE_MASK 0x04000000L
18551#define PA_SC_MODE_CNTL_1__OUT_OF_ORDER_PRIMITIVE_ENABLE_MASK 0x08000000L
18552#define PA_SC_MODE_CNTL_1__OUT_OF_ORDER_WATER_MARK_MASK 0x70000000L
18553//VGT_ENHANCE
18554#define VGT_ENHANCE__MISC__SHIFT 0x0
18555#define VGT_ENHANCE__MISC_MASK 0xFFFFFFFFL
18556//VGT_GS_PER_ES
18557#define VGT_GS_PER_ES__GS_PER_ES__SHIFT 0x0
18558#define VGT_GS_PER_ES__GS_PER_ES_MASK 0x000007FFL
18559//VGT_ES_PER_GS
18560#define VGT_ES_PER_GS__ES_PER_GS__SHIFT 0x0
18561#define VGT_ES_PER_GS__ES_PER_GS_MASK 0x000007FFL
18562//VGT_GS_PER_VS
18563#define VGT_GS_PER_VS__GS_PER_VS__SHIFT 0x0
18564#define VGT_GS_PER_VS__GS_PER_VS_MASK 0x0000000FL
18565//VGT_GSVS_RING_OFFSET_1
18566#define VGT_GSVS_RING_OFFSET_1__OFFSET__SHIFT 0x0
18567#define VGT_GSVS_RING_OFFSET_1__OFFSET_MASK 0x00007FFFL
18568//VGT_GSVS_RING_OFFSET_2
18569#define VGT_GSVS_RING_OFFSET_2__OFFSET__SHIFT 0x0
18570#define VGT_GSVS_RING_OFFSET_2__OFFSET_MASK 0x00007FFFL
18571//VGT_GSVS_RING_OFFSET_3
18572#define VGT_GSVS_RING_OFFSET_3__OFFSET__SHIFT 0x0
18573#define VGT_GSVS_RING_OFFSET_3__OFFSET_MASK 0x00007FFFL
18574//VGT_GS_OUT_PRIM_TYPE
18575#define VGT_GS_OUT_PRIM_TYPE__OUTPRIM_TYPE__SHIFT 0x0
18576#define VGT_GS_OUT_PRIM_TYPE__OUTPRIM_TYPE_1__SHIFT 0x8
18577#define VGT_GS_OUT_PRIM_TYPE__OUTPRIM_TYPE_2__SHIFT 0x10
18578#define VGT_GS_OUT_PRIM_TYPE__OUTPRIM_TYPE_3__SHIFT 0x16
18579#define VGT_GS_OUT_PRIM_TYPE__UNIQUE_TYPE_PER_STREAM__SHIFT 0x1f
18580#define VGT_GS_OUT_PRIM_TYPE__OUTPRIM_TYPE_MASK 0x0000003FL
18581#define VGT_GS_OUT_PRIM_TYPE__OUTPRIM_TYPE_1_MASK 0x00003F00L
18582#define VGT_GS_OUT_PRIM_TYPE__OUTPRIM_TYPE_2_MASK 0x003F0000L
18583#define VGT_GS_OUT_PRIM_TYPE__OUTPRIM_TYPE_3_MASK 0x0FC00000L
18584#define VGT_GS_OUT_PRIM_TYPE__UNIQUE_TYPE_PER_STREAM_MASK 0x80000000L
18585//IA_ENHANCE
18586#define IA_ENHANCE__MISC__SHIFT 0x0
18587#define IA_ENHANCE__MISC_MASK 0xFFFFFFFFL
18588//VGT_DMA_SIZE
18589#define VGT_DMA_SIZE__NUM_INDICES__SHIFT 0x0
18590#define VGT_DMA_SIZE__NUM_INDICES_MASK 0xFFFFFFFFL
18591//VGT_DMA_MAX_SIZE
18592#define VGT_DMA_MAX_SIZE__MAX_SIZE__SHIFT 0x0
18593#define VGT_DMA_MAX_SIZE__MAX_SIZE_MASK 0xFFFFFFFFL
18594//VGT_DMA_INDEX_TYPE
18595#define VGT_DMA_INDEX_TYPE__INDEX_TYPE__SHIFT 0x0
18596#define VGT_DMA_INDEX_TYPE__SWAP_MODE__SHIFT 0x2
18597#define VGT_DMA_INDEX_TYPE__BUF_TYPE__SHIFT 0x4
18598#define VGT_DMA_INDEX_TYPE__RDREQ_POLICY__SHIFT 0x6
18599#define VGT_DMA_INDEX_TYPE__PRIMGEN_EN__SHIFT 0x8
18600#define VGT_DMA_INDEX_TYPE__NOT_EOP__SHIFT 0x9
18601#define VGT_DMA_INDEX_TYPE__REQ_PATH__SHIFT 0xa
18602#define VGT_DMA_INDEX_TYPE__INDEX_TYPE_MASK 0x00000003L
18603#define VGT_DMA_INDEX_TYPE__SWAP_MODE_MASK 0x0000000CL
18604#define VGT_DMA_INDEX_TYPE__BUF_TYPE_MASK 0x00000030L
18605#define VGT_DMA_INDEX_TYPE__RDREQ_POLICY_MASK 0x00000040L
18606#define VGT_DMA_INDEX_TYPE__PRIMGEN_EN_MASK 0x00000100L
18607#define VGT_DMA_INDEX_TYPE__NOT_EOP_MASK 0x00000200L
18608#define VGT_DMA_INDEX_TYPE__REQ_PATH_MASK 0x00000400L
18609//WD_ENHANCE
18610#define WD_ENHANCE__MISC__SHIFT 0x0
18611#define WD_ENHANCE__MISC_MASK 0xFFFFFFFFL
18612//VGT_PRIMITIVEID_EN
18613#define VGT_PRIMITIVEID_EN__PRIMITIVEID_EN__SHIFT 0x0
18614#define VGT_PRIMITIVEID_EN__DISABLE_RESET_ON_EOI__SHIFT 0x1
18615#define VGT_PRIMITIVEID_EN__NGG_DISABLE_PROVOK_REUSE__SHIFT 0x2
18616#define VGT_PRIMITIVEID_EN__PRIMITIVEID_EN_MASK 0x00000001L
18617#define VGT_PRIMITIVEID_EN__DISABLE_RESET_ON_EOI_MASK 0x00000002L
18618#define VGT_PRIMITIVEID_EN__NGG_DISABLE_PROVOK_REUSE_MASK 0x00000004L
18619//VGT_DMA_NUM_INSTANCES
18620#define VGT_DMA_NUM_INSTANCES__NUM_INSTANCES__SHIFT 0x0
18621#define VGT_DMA_NUM_INSTANCES__NUM_INSTANCES_MASK 0xFFFFFFFFL
18622//VGT_PRIMITIVEID_RESET
18623#define VGT_PRIMITIVEID_RESET__VALUE__SHIFT 0x0
18624#define VGT_PRIMITIVEID_RESET__VALUE_MASK 0xFFFFFFFFL
18625//VGT_EVENT_INITIATOR
18626#define VGT_EVENT_INITIATOR__EVENT_TYPE__SHIFT 0x0
18627#define VGT_EVENT_INITIATOR__ADDRESS_HI__SHIFT 0xa
18628#define VGT_EVENT_INITIATOR__EXTENDED_EVENT__SHIFT 0x1b
18629#define VGT_EVENT_INITIATOR__EVENT_TYPE_MASK 0x0000003FL
18630#define VGT_EVENT_INITIATOR__ADDRESS_HI_MASK 0x07FFFC00L
18631#define VGT_EVENT_INITIATOR__EXTENDED_EVENT_MASK 0x08000000L
18632//VGT_GS_MAX_PRIMS_PER_SUBGROUP
18633#define VGT_GS_MAX_PRIMS_PER_SUBGROUP__MAX_PRIMS_PER_SUBGROUP__SHIFT 0x0
18634#define VGT_GS_MAX_PRIMS_PER_SUBGROUP__MAX_PRIMS_PER_SUBGROUP_MASK 0x0000FFFFL
18635//VGT_DRAW_PAYLOAD_CNTL
18636#define VGT_DRAW_PAYLOAD_CNTL__OBJPRIM_ID_EN__SHIFT 0x0
18637#define VGT_DRAW_PAYLOAD_CNTL__EN_REG_RT_INDEX__SHIFT 0x1
18638#define VGT_DRAW_PAYLOAD_CNTL__EN_PIPELINE_PRIMID__SHIFT 0x2
18639#define VGT_DRAW_PAYLOAD_CNTL__OBJECT_ID_INST_EN__SHIFT 0x3
18640#define VGT_DRAW_PAYLOAD_CNTL__OBJPRIM_ID_EN_MASK 0x00000001L
18641#define VGT_DRAW_PAYLOAD_CNTL__EN_REG_RT_INDEX_MASK 0x00000002L
18642#define VGT_DRAW_PAYLOAD_CNTL__EN_PIPELINE_PRIMID_MASK 0x00000004L
18643#define VGT_DRAW_PAYLOAD_CNTL__OBJECT_ID_INST_EN_MASK 0x00000008L
18644//VGT_INSTANCE_STEP_RATE_0
18645#define VGT_INSTANCE_STEP_RATE_0__STEP_RATE__SHIFT 0x0
18646#define VGT_INSTANCE_STEP_RATE_0__STEP_RATE_MASK 0xFFFFFFFFL
18647//VGT_INSTANCE_STEP_RATE_1
18648#define VGT_INSTANCE_STEP_RATE_1__STEP_RATE__SHIFT 0x0
18649#define VGT_INSTANCE_STEP_RATE_1__STEP_RATE_MASK 0xFFFFFFFFL
18650//IA_MULTI_VGT_PARAM_BC
18651//VGT_ESGS_RING_ITEMSIZE
18652#define VGT_ESGS_RING_ITEMSIZE__ITEMSIZE__SHIFT 0x0
18653#define VGT_ESGS_RING_ITEMSIZE__ITEMSIZE_MASK 0x00007FFFL
18654//VGT_GSVS_RING_ITEMSIZE
18655#define VGT_GSVS_RING_ITEMSIZE__ITEMSIZE__SHIFT 0x0
18656#define VGT_GSVS_RING_ITEMSIZE__ITEMSIZE_MASK 0x00007FFFL
18657//VGT_REUSE_OFF
18658#define VGT_REUSE_OFF__REUSE_OFF__SHIFT 0x0
18659#define VGT_REUSE_OFF__REUSE_OFF_MASK 0x00000001L
18660//VGT_VTX_CNT_EN
18661#define VGT_VTX_CNT_EN__VTX_CNT_EN__SHIFT 0x0
18662#define VGT_VTX_CNT_EN__VTX_CNT_EN_MASK 0x00000001L
18663//DB_HTILE_SURFACE
18664#define DB_HTILE_SURFACE__FULL_CACHE__SHIFT 0x1
18665#define DB_HTILE_SURFACE__HTILE_USES_PRELOAD_WIN__SHIFT 0x2
18666#define DB_HTILE_SURFACE__PRELOAD__SHIFT 0x3
18667#define DB_HTILE_SURFACE__PREFETCH_WIDTH__SHIFT 0x4
18668#define DB_HTILE_SURFACE__PREFETCH_HEIGHT__SHIFT 0xa
18669#define DB_HTILE_SURFACE__DST_OUTSIDE_ZERO_TO_ONE__SHIFT 0x10
18670#define DB_HTILE_SURFACE__PIPE_ALIGNED__SHIFT 0x12
18671#define DB_HTILE_SURFACE__RB_ALIGNED__SHIFT 0x13
18672#define DB_HTILE_SURFACE__FULL_CACHE_MASK 0x00000002L
18673#define DB_HTILE_SURFACE__HTILE_USES_PRELOAD_WIN_MASK 0x00000004L
18674#define DB_HTILE_SURFACE__PRELOAD_MASK 0x00000008L
18675#define DB_HTILE_SURFACE__PREFETCH_WIDTH_MASK 0x000003F0L
18676#define DB_HTILE_SURFACE__PREFETCH_HEIGHT_MASK 0x0000FC00L
18677#define DB_HTILE_SURFACE__DST_OUTSIDE_ZERO_TO_ONE_MASK 0x00010000L
18678#define DB_HTILE_SURFACE__PIPE_ALIGNED_MASK 0x00040000L
18679#define DB_HTILE_SURFACE__RB_ALIGNED_MASK 0x00080000L
18680//DB_SRESULTS_COMPARE_STATE0
18681#define DB_SRESULTS_COMPARE_STATE0__COMPAREFUNC0__SHIFT 0x0
18682#define DB_SRESULTS_COMPARE_STATE0__COMPAREVALUE0__SHIFT 0x4
18683#define DB_SRESULTS_COMPARE_STATE0__COMPAREMASK0__SHIFT 0xc
18684#define DB_SRESULTS_COMPARE_STATE0__ENABLE0__SHIFT 0x18
18685#define DB_SRESULTS_COMPARE_STATE0__COMPAREFUNC0_MASK 0x00000007L
18686#define DB_SRESULTS_COMPARE_STATE0__COMPAREVALUE0_MASK 0x00000FF0L
18687#define DB_SRESULTS_COMPARE_STATE0__COMPAREMASK0_MASK 0x000FF000L
18688#define DB_SRESULTS_COMPARE_STATE0__ENABLE0_MASK 0x01000000L
18689//DB_SRESULTS_COMPARE_STATE1
18690#define DB_SRESULTS_COMPARE_STATE1__COMPAREFUNC1__SHIFT 0x0
18691#define DB_SRESULTS_COMPARE_STATE1__COMPAREVALUE1__SHIFT 0x4
18692#define DB_SRESULTS_COMPARE_STATE1__COMPAREMASK1__SHIFT 0xc
18693#define DB_SRESULTS_COMPARE_STATE1__ENABLE1__SHIFT 0x18
18694#define DB_SRESULTS_COMPARE_STATE1__COMPAREFUNC1_MASK 0x00000007L
18695#define DB_SRESULTS_COMPARE_STATE1__COMPAREVALUE1_MASK 0x00000FF0L
18696#define DB_SRESULTS_COMPARE_STATE1__COMPAREMASK1_MASK 0x000FF000L
18697#define DB_SRESULTS_COMPARE_STATE1__ENABLE1_MASK 0x01000000L
18698//DB_PRELOAD_CONTROL
18699#define DB_PRELOAD_CONTROL__START_X__SHIFT 0x0
18700#define DB_PRELOAD_CONTROL__START_Y__SHIFT 0x8
18701#define DB_PRELOAD_CONTROL__MAX_X__SHIFT 0x10
18702#define DB_PRELOAD_CONTROL__MAX_Y__SHIFT 0x18
18703#define DB_PRELOAD_CONTROL__START_X_MASK 0x000000FFL
18704#define DB_PRELOAD_CONTROL__START_Y_MASK 0x0000FF00L
18705#define DB_PRELOAD_CONTROL__MAX_X_MASK 0x00FF0000L
18706#define DB_PRELOAD_CONTROL__MAX_Y_MASK 0xFF000000L
18707//VGT_STRMOUT_BUFFER_SIZE_0
18708#define VGT_STRMOUT_BUFFER_SIZE_0__SIZE__SHIFT 0x0
18709#define VGT_STRMOUT_BUFFER_SIZE_0__SIZE_MASK 0xFFFFFFFFL
18710//VGT_STRMOUT_VTX_STRIDE_0
18711#define VGT_STRMOUT_VTX_STRIDE_0__STRIDE__SHIFT 0x0
18712#define VGT_STRMOUT_VTX_STRIDE_0__STRIDE_MASK 0x000003FFL
18713//VGT_STRMOUT_BUFFER_OFFSET_0
18714#define VGT_STRMOUT_BUFFER_OFFSET_0__OFFSET__SHIFT 0x0
18715#define VGT_STRMOUT_BUFFER_OFFSET_0__OFFSET_MASK 0xFFFFFFFFL
18716//VGT_STRMOUT_BUFFER_SIZE_1
18717#define VGT_STRMOUT_BUFFER_SIZE_1__SIZE__SHIFT 0x0
18718#define VGT_STRMOUT_BUFFER_SIZE_1__SIZE_MASK 0xFFFFFFFFL
18719//VGT_STRMOUT_VTX_STRIDE_1
18720#define VGT_STRMOUT_VTX_STRIDE_1__STRIDE__SHIFT 0x0
18721#define VGT_STRMOUT_VTX_STRIDE_1__STRIDE_MASK 0x000003FFL
18722//VGT_STRMOUT_BUFFER_OFFSET_1
18723#define VGT_STRMOUT_BUFFER_OFFSET_1__OFFSET__SHIFT 0x0
18724#define VGT_STRMOUT_BUFFER_OFFSET_1__OFFSET_MASK 0xFFFFFFFFL
18725//VGT_STRMOUT_BUFFER_SIZE_2
18726#define VGT_STRMOUT_BUFFER_SIZE_2__SIZE__SHIFT 0x0
18727#define VGT_STRMOUT_BUFFER_SIZE_2__SIZE_MASK 0xFFFFFFFFL
18728//VGT_STRMOUT_VTX_STRIDE_2
18729#define VGT_STRMOUT_VTX_STRIDE_2__STRIDE__SHIFT 0x0
18730#define VGT_STRMOUT_VTX_STRIDE_2__STRIDE_MASK 0x000003FFL
18731//VGT_STRMOUT_BUFFER_OFFSET_2
18732#define VGT_STRMOUT_BUFFER_OFFSET_2__OFFSET__SHIFT 0x0
18733#define VGT_STRMOUT_BUFFER_OFFSET_2__OFFSET_MASK 0xFFFFFFFFL
18734//VGT_STRMOUT_BUFFER_SIZE_3
18735#define VGT_STRMOUT_BUFFER_SIZE_3__SIZE__SHIFT 0x0
18736#define VGT_STRMOUT_BUFFER_SIZE_3__SIZE_MASK 0xFFFFFFFFL
18737//VGT_STRMOUT_VTX_STRIDE_3
18738#define VGT_STRMOUT_VTX_STRIDE_3__STRIDE__SHIFT 0x0
18739#define VGT_STRMOUT_VTX_STRIDE_3__STRIDE_MASK 0x000003FFL
18740//VGT_STRMOUT_BUFFER_OFFSET_3
18741#define VGT_STRMOUT_BUFFER_OFFSET_3__OFFSET__SHIFT 0x0
18742#define VGT_STRMOUT_BUFFER_OFFSET_3__OFFSET_MASK 0xFFFFFFFFL
18743//VGT_STRMOUT_DRAW_OPAQUE_OFFSET
18744#define VGT_STRMOUT_DRAW_OPAQUE_OFFSET__OFFSET__SHIFT 0x0
18745#define VGT_STRMOUT_DRAW_OPAQUE_OFFSET__OFFSET_MASK 0xFFFFFFFFL
18746//VGT_STRMOUT_DRAW_OPAQUE_BUFFER_FILLED_SIZE
18747#define VGT_STRMOUT_DRAW_OPAQUE_BUFFER_FILLED_SIZE__SIZE__SHIFT 0x0
18748#define VGT_STRMOUT_DRAW_OPAQUE_BUFFER_FILLED_SIZE__SIZE_MASK 0xFFFFFFFFL
18749//VGT_STRMOUT_DRAW_OPAQUE_VERTEX_STRIDE
18750#define VGT_STRMOUT_DRAW_OPAQUE_VERTEX_STRIDE__VERTEX_STRIDE__SHIFT 0x0
18751#define VGT_STRMOUT_DRAW_OPAQUE_VERTEX_STRIDE__VERTEX_STRIDE_MASK 0x000001FFL
18752//VGT_GS_MAX_VERT_OUT
18753#define VGT_GS_MAX_VERT_OUT__MAX_VERT_OUT__SHIFT 0x0
18754#define VGT_GS_MAX_VERT_OUT__MAX_VERT_OUT_MASK 0x000007FFL
18755//VGT_TESS_DISTRIBUTION
18756#define VGT_TESS_DISTRIBUTION__ACCUM_ISOLINE__SHIFT 0x0
18757#define VGT_TESS_DISTRIBUTION__ACCUM_TRI__SHIFT 0x8
18758#define VGT_TESS_DISTRIBUTION__ACCUM_QUAD__SHIFT 0x10
18759#define VGT_TESS_DISTRIBUTION__DONUT_SPLIT__SHIFT 0x18
18760#define VGT_TESS_DISTRIBUTION__TRAP_SPLIT__SHIFT 0x1d
18761#define VGT_TESS_DISTRIBUTION__ACCUM_ISOLINE_MASK 0x000000FFL
18762#define VGT_TESS_DISTRIBUTION__ACCUM_TRI_MASK 0x0000FF00L
18763#define VGT_TESS_DISTRIBUTION__ACCUM_QUAD_MASK 0x00FF0000L
18764#define VGT_TESS_DISTRIBUTION__DONUT_SPLIT_MASK 0x1F000000L
18765#define VGT_TESS_DISTRIBUTION__TRAP_SPLIT_MASK 0xE0000000L
18766//VGT_SHADER_STAGES_EN
18767#define VGT_SHADER_STAGES_EN__LS_EN__SHIFT 0x0
18768#define VGT_SHADER_STAGES_EN__HS_EN__SHIFT 0x2
18769#define VGT_SHADER_STAGES_EN__ES_EN__SHIFT 0x3
18770#define VGT_SHADER_STAGES_EN__GS_EN__SHIFT 0x5
18771#define VGT_SHADER_STAGES_EN__VS_EN__SHIFT 0x6
18772#define VGT_SHADER_STAGES_EN__DISPATCH_DRAW_EN__SHIFT 0x9
18773#define VGT_SHADER_STAGES_EN__DIS_DEALLOC_ACCUM_0__SHIFT 0xa
18774#define VGT_SHADER_STAGES_EN__DIS_DEALLOC_ACCUM_1__SHIFT 0xb
18775#define VGT_SHADER_STAGES_EN__VS_WAVE_ID_EN__SHIFT 0xc
18776#define VGT_SHADER_STAGES_EN__PRIMGEN_EN__SHIFT 0xd
18777#define VGT_SHADER_STAGES_EN__ORDERED_ID_MODE__SHIFT 0xe
18778#define VGT_SHADER_STAGES_EN__MAX_PRIMGRP_IN_WAVE__SHIFT 0xf
18779#define VGT_SHADER_STAGES_EN__GS_FAST_LAUNCH__SHIFT 0x13
18780#define VGT_SHADER_STAGES_EN__LS_EN_MASK 0x00000003L
18781#define VGT_SHADER_STAGES_EN__HS_EN_MASK 0x00000004L
18782#define VGT_SHADER_STAGES_EN__ES_EN_MASK 0x00000018L
18783#define VGT_SHADER_STAGES_EN__GS_EN_MASK 0x00000020L
18784#define VGT_SHADER_STAGES_EN__VS_EN_MASK 0x000000C0L
18785#define VGT_SHADER_STAGES_EN__DISPATCH_DRAW_EN_MASK 0x00000200L
18786#define VGT_SHADER_STAGES_EN__DIS_DEALLOC_ACCUM_0_MASK 0x00000400L
18787#define VGT_SHADER_STAGES_EN__DIS_DEALLOC_ACCUM_1_MASK 0x00000800L
18788#define VGT_SHADER_STAGES_EN__VS_WAVE_ID_EN_MASK 0x00001000L
18789#define VGT_SHADER_STAGES_EN__PRIMGEN_EN_MASK 0x00002000L
18790#define VGT_SHADER_STAGES_EN__ORDERED_ID_MODE_MASK 0x00004000L
18791#define VGT_SHADER_STAGES_EN__MAX_PRIMGRP_IN_WAVE_MASK 0x00078000L
18792#define VGT_SHADER_STAGES_EN__GS_FAST_LAUNCH_MASK 0x00180000L
18793//VGT_LS_HS_CONFIG
18794#define VGT_LS_HS_CONFIG__NUM_PATCHES__SHIFT 0x0
18795#define VGT_LS_HS_CONFIG__HS_NUM_INPUT_CP__SHIFT 0x8
18796#define VGT_LS_HS_CONFIG__HS_NUM_OUTPUT_CP__SHIFT 0xe
18797#define VGT_LS_HS_CONFIG__NUM_PATCHES_MASK 0x000000FFL
18798#define VGT_LS_HS_CONFIG__HS_NUM_INPUT_CP_MASK 0x00003F00L
18799#define VGT_LS_HS_CONFIG__HS_NUM_OUTPUT_CP_MASK 0x000FC000L
18800//VGT_GS_VERT_ITEMSIZE
18801#define VGT_GS_VERT_ITEMSIZE__ITEMSIZE__SHIFT 0x0
18802#define VGT_GS_VERT_ITEMSIZE__ITEMSIZE_MASK 0x00007FFFL
18803//VGT_GS_VERT_ITEMSIZE_1
18804#define VGT_GS_VERT_ITEMSIZE_1__ITEMSIZE__SHIFT 0x0
18805#define VGT_GS_VERT_ITEMSIZE_1__ITEMSIZE_MASK 0x00007FFFL
18806//VGT_GS_VERT_ITEMSIZE_2
18807#define VGT_GS_VERT_ITEMSIZE_2__ITEMSIZE__SHIFT 0x0
18808#define VGT_GS_VERT_ITEMSIZE_2__ITEMSIZE_MASK 0x00007FFFL
18809//VGT_GS_VERT_ITEMSIZE_3
18810#define VGT_GS_VERT_ITEMSIZE_3__ITEMSIZE__SHIFT 0x0
18811#define VGT_GS_VERT_ITEMSIZE_3__ITEMSIZE_MASK 0x00007FFFL
18812//VGT_TF_PARAM
18813#define VGT_TF_PARAM__TYPE__SHIFT 0x0
18814#define VGT_TF_PARAM__PARTITIONING__SHIFT 0x2
18815#define VGT_TF_PARAM__TOPOLOGY__SHIFT 0x5
18816#define VGT_TF_PARAM__RESERVED_REDUC_AXIS__SHIFT 0x8
18817#define VGT_TF_PARAM__DEPRECATED__SHIFT 0x9
18818#define VGT_TF_PARAM__DISABLE_DONUTS__SHIFT 0xe
18819#define VGT_TF_PARAM__RDREQ_POLICY__SHIFT 0xf
18820#define VGT_TF_PARAM__DISTRIBUTION_MODE__SHIFT 0x11
18821#define VGT_TF_PARAM__TYPE_MASK 0x00000003L
18822#define VGT_TF_PARAM__PARTITIONING_MASK 0x0000001CL
18823#define VGT_TF_PARAM__TOPOLOGY_MASK 0x000000E0L
18824#define VGT_TF_PARAM__RESERVED_REDUC_AXIS_MASK 0x00000100L
18825#define VGT_TF_PARAM__DEPRECATED_MASK 0x00000200L
18826#define VGT_TF_PARAM__DISABLE_DONUTS_MASK 0x00004000L
18827#define VGT_TF_PARAM__RDREQ_POLICY_MASK 0x00008000L
18828#define VGT_TF_PARAM__DISTRIBUTION_MODE_MASK 0x00060000L
18829//DB_ALPHA_TO_MASK
18830#define DB_ALPHA_TO_MASK__ALPHA_TO_MASK_ENABLE__SHIFT 0x0
18831#define DB_ALPHA_TO_MASK__ALPHA_TO_MASK_OFFSET0__SHIFT 0x8
18832#define DB_ALPHA_TO_MASK__ALPHA_TO_MASK_OFFSET1__SHIFT 0xa
18833#define DB_ALPHA_TO_MASK__ALPHA_TO_MASK_OFFSET2__SHIFT 0xc
18834#define DB_ALPHA_TO_MASK__ALPHA_TO_MASK_OFFSET3__SHIFT 0xe
18835#define DB_ALPHA_TO_MASK__OFFSET_ROUND__SHIFT 0x10
18836#define DB_ALPHA_TO_MASK__ALPHA_TO_MASK_ENABLE_MASK 0x00000001L
18837#define DB_ALPHA_TO_MASK__ALPHA_TO_MASK_OFFSET0_MASK 0x00000300L
18838#define DB_ALPHA_TO_MASK__ALPHA_TO_MASK_OFFSET1_MASK 0x00000C00L
18839#define DB_ALPHA_TO_MASK__ALPHA_TO_MASK_OFFSET2_MASK 0x00003000L
18840#define DB_ALPHA_TO_MASK__ALPHA_TO_MASK_OFFSET3_MASK 0x0000C000L
18841#define DB_ALPHA_TO_MASK__OFFSET_ROUND_MASK 0x00010000L
18842//VGT_DISPATCH_DRAW_INDEX
18843#define VGT_DISPATCH_DRAW_INDEX__MATCH_INDEX__SHIFT 0x0
18844#define VGT_DISPATCH_DRAW_INDEX__MATCH_INDEX_MASK 0xFFFFFFFFL
18845//PA_SU_POLY_OFFSET_DB_FMT_CNTL
18846#define PA_SU_POLY_OFFSET_DB_FMT_CNTL__POLY_OFFSET_NEG_NUM_DB_BITS__SHIFT 0x0
18847#define PA_SU_POLY_OFFSET_DB_FMT_CNTL__POLY_OFFSET_DB_IS_FLOAT_FMT__SHIFT 0x8
18848#define PA_SU_POLY_OFFSET_DB_FMT_CNTL__POLY_OFFSET_NEG_NUM_DB_BITS_MASK 0x000000FFL
18849#define PA_SU_POLY_OFFSET_DB_FMT_CNTL__POLY_OFFSET_DB_IS_FLOAT_FMT_MASK 0x00000100L
18850//PA_SU_POLY_OFFSET_CLAMP
18851#define PA_SU_POLY_OFFSET_CLAMP__CLAMP__SHIFT 0x0
18852#define PA_SU_POLY_OFFSET_CLAMP__CLAMP_MASK 0xFFFFFFFFL
18853//PA_SU_POLY_OFFSET_FRONT_SCALE
18854#define PA_SU_POLY_OFFSET_FRONT_SCALE__SCALE__SHIFT 0x0
18855#define PA_SU_POLY_OFFSET_FRONT_SCALE__SCALE_MASK 0xFFFFFFFFL
18856//PA_SU_POLY_OFFSET_FRONT_OFFSET
18857#define PA_SU_POLY_OFFSET_FRONT_OFFSET__OFFSET__SHIFT 0x0
18858#define PA_SU_POLY_OFFSET_FRONT_OFFSET__OFFSET_MASK 0xFFFFFFFFL
18859//PA_SU_POLY_OFFSET_BACK_SCALE
18860#define PA_SU_POLY_OFFSET_BACK_SCALE__SCALE__SHIFT 0x0
18861#define PA_SU_POLY_OFFSET_BACK_SCALE__SCALE_MASK 0xFFFFFFFFL
18862//PA_SU_POLY_OFFSET_BACK_OFFSET
18863#define PA_SU_POLY_OFFSET_BACK_OFFSET__OFFSET__SHIFT 0x0
18864#define PA_SU_POLY_OFFSET_BACK_OFFSET__OFFSET_MASK 0xFFFFFFFFL
18865//VGT_GS_INSTANCE_CNT
18866#define VGT_GS_INSTANCE_CNT__ENABLE__SHIFT 0x0
18867#define VGT_GS_INSTANCE_CNT__CNT__SHIFT 0x2
18868#define VGT_GS_INSTANCE_CNT__ENABLE_MASK 0x00000001L
18869#define VGT_GS_INSTANCE_CNT__CNT_MASK 0x000001FCL
18870//VGT_STRMOUT_CONFIG
18871#define VGT_STRMOUT_CONFIG__STREAMOUT_0_EN__SHIFT 0x0
18872#define VGT_STRMOUT_CONFIG__STREAMOUT_1_EN__SHIFT 0x1
18873#define VGT_STRMOUT_CONFIG__STREAMOUT_2_EN__SHIFT 0x2
18874#define VGT_STRMOUT_CONFIG__STREAMOUT_3_EN__SHIFT 0x3
18875#define VGT_STRMOUT_CONFIG__RAST_STREAM__SHIFT 0x4
18876#define VGT_STRMOUT_CONFIG__EN_PRIMS_NEEDED_CNT__SHIFT 0x7
18877#define VGT_STRMOUT_CONFIG__RAST_STREAM_MASK__SHIFT 0x8
18878#define VGT_STRMOUT_CONFIG__USE_RAST_STREAM_MASK__SHIFT 0x1f
18879#define VGT_STRMOUT_CONFIG__STREAMOUT_0_EN_MASK 0x00000001L
18880#define VGT_STRMOUT_CONFIG__STREAMOUT_1_EN_MASK 0x00000002L
18881#define VGT_STRMOUT_CONFIG__STREAMOUT_2_EN_MASK 0x00000004L
18882#define VGT_STRMOUT_CONFIG__STREAMOUT_3_EN_MASK 0x00000008L
18883#define VGT_STRMOUT_CONFIG__RAST_STREAM_MASK 0x00000070L
18884#define VGT_STRMOUT_CONFIG__EN_PRIMS_NEEDED_CNT_MASK 0x00000080L
18885#define VGT_STRMOUT_CONFIG__RAST_STREAM_MASK_MASK 0x00000F00L
18886#define VGT_STRMOUT_CONFIG__USE_RAST_STREAM_MASK_MASK 0x80000000L
18887//VGT_STRMOUT_BUFFER_CONFIG
18888#define VGT_STRMOUT_BUFFER_CONFIG__STREAM_0_BUFFER_EN__SHIFT 0x0
18889#define VGT_STRMOUT_BUFFER_CONFIG__STREAM_1_BUFFER_EN__SHIFT 0x4
18890#define VGT_STRMOUT_BUFFER_CONFIG__STREAM_2_BUFFER_EN__SHIFT 0x8
18891#define VGT_STRMOUT_BUFFER_CONFIG__STREAM_3_BUFFER_EN__SHIFT 0xc
18892#define VGT_STRMOUT_BUFFER_CONFIG__STREAM_0_BUFFER_EN_MASK 0x0000000FL
18893#define VGT_STRMOUT_BUFFER_CONFIG__STREAM_1_BUFFER_EN_MASK 0x000000F0L
18894#define VGT_STRMOUT_BUFFER_CONFIG__STREAM_2_BUFFER_EN_MASK 0x00000F00L
18895#define VGT_STRMOUT_BUFFER_CONFIG__STREAM_3_BUFFER_EN_MASK 0x0000F000L
18896//VGT_DMA_EVENT_INITIATOR
18897#define VGT_DMA_EVENT_INITIATOR__EVENT_TYPE__SHIFT 0x0
18898#define VGT_DMA_EVENT_INITIATOR__ADDRESS_HI__SHIFT 0xa
18899#define VGT_DMA_EVENT_INITIATOR__EXTENDED_EVENT__SHIFT 0x1b
18900#define VGT_DMA_EVENT_INITIATOR__EVENT_TYPE_MASK 0x0000003FL
18901#define VGT_DMA_EVENT_INITIATOR__ADDRESS_HI_MASK 0x07FFFC00L
18902#define VGT_DMA_EVENT_INITIATOR__EXTENDED_EVENT_MASK 0x08000000L
18903//PA_SC_CENTROID_PRIORITY_0
18904#define PA_SC_CENTROID_PRIORITY_0__DISTANCE_0__SHIFT 0x0
18905#define PA_SC_CENTROID_PRIORITY_0__DISTANCE_1__SHIFT 0x4
18906#define PA_SC_CENTROID_PRIORITY_0__DISTANCE_2__SHIFT 0x8
18907#define PA_SC_CENTROID_PRIORITY_0__DISTANCE_3__SHIFT 0xc
18908#define PA_SC_CENTROID_PRIORITY_0__DISTANCE_4__SHIFT 0x10
18909#define PA_SC_CENTROID_PRIORITY_0__DISTANCE_5__SHIFT 0x14
18910#define PA_SC_CENTROID_PRIORITY_0__DISTANCE_6__SHIFT 0x18
18911#define PA_SC_CENTROID_PRIORITY_0__DISTANCE_7__SHIFT 0x1c
18912#define PA_SC_CENTROID_PRIORITY_0__DISTANCE_0_MASK 0x0000000FL
18913#define PA_SC_CENTROID_PRIORITY_0__DISTANCE_1_MASK 0x000000F0L
18914#define PA_SC_CENTROID_PRIORITY_0__DISTANCE_2_MASK 0x00000F00L
18915#define PA_SC_CENTROID_PRIORITY_0__DISTANCE_3_MASK 0x0000F000L
18916#define PA_SC_CENTROID_PRIORITY_0__DISTANCE_4_MASK 0x000F0000L
18917#define PA_SC_CENTROID_PRIORITY_0__DISTANCE_5_MASK 0x00F00000L
18918#define PA_SC_CENTROID_PRIORITY_0__DISTANCE_6_MASK 0x0F000000L
18919#define PA_SC_CENTROID_PRIORITY_0__DISTANCE_7_MASK 0xF0000000L
18920//PA_SC_CENTROID_PRIORITY_1
18921#define PA_SC_CENTROID_PRIORITY_1__DISTANCE_8__SHIFT 0x0
18922#define PA_SC_CENTROID_PRIORITY_1__DISTANCE_9__SHIFT 0x4
18923#define PA_SC_CENTROID_PRIORITY_1__DISTANCE_10__SHIFT 0x8
18924#define PA_SC_CENTROID_PRIORITY_1__DISTANCE_11__SHIFT 0xc
18925#define PA_SC_CENTROID_PRIORITY_1__DISTANCE_12__SHIFT 0x10
18926#define PA_SC_CENTROID_PRIORITY_1__DISTANCE_13__SHIFT 0x14
18927#define PA_SC_CENTROID_PRIORITY_1__DISTANCE_14__SHIFT 0x18
18928#define PA_SC_CENTROID_PRIORITY_1__DISTANCE_15__SHIFT 0x1c
18929#define PA_SC_CENTROID_PRIORITY_1__DISTANCE_8_MASK 0x0000000FL
18930#define PA_SC_CENTROID_PRIORITY_1__DISTANCE_9_MASK 0x000000F0L
18931#define PA_SC_CENTROID_PRIORITY_1__DISTANCE_10_MASK 0x00000F00L
18932#define PA_SC_CENTROID_PRIORITY_1__DISTANCE_11_MASK 0x0000F000L
18933#define PA_SC_CENTROID_PRIORITY_1__DISTANCE_12_MASK 0x000F0000L
18934#define PA_SC_CENTROID_PRIORITY_1__DISTANCE_13_MASK 0x00F00000L
18935#define PA_SC_CENTROID_PRIORITY_1__DISTANCE_14_MASK 0x0F000000L
18936#define PA_SC_CENTROID_PRIORITY_1__DISTANCE_15_MASK 0xF0000000L
18937//PA_SC_LINE_CNTL
18938#define PA_SC_LINE_CNTL__EXPAND_LINE_WIDTH__SHIFT 0x9
18939#define PA_SC_LINE_CNTL__LAST_PIXEL__SHIFT 0xa
18940#define PA_SC_LINE_CNTL__PERPENDICULAR_ENDCAP_ENA__SHIFT 0xb
18941#define PA_SC_LINE_CNTL__DX10_DIAMOND_TEST_ENA__SHIFT 0xc
18942#define PA_SC_LINE_CNTL__EXTRA_DX_DY_PRECISION__SHIFT 0xd
18943#define PA_SC_LINE_CNTL__EXPAND_LINE_WIDTH_MASK 0x00000200L
18944#define PA_SC_LINE_CNTL__LAST_PIXEL_MASK 0x00000400L
18945#define PA_SC_LINE_CNTL__PERPENDICULAR_ENDCAP_ENA_MASK 0x00000800L
18946#define PA_SC_LINE_CNTL__DX10_DIAMOND_TEST_ENA_MASK 0x00001000L
18947#define PA_SC_LINE_CNTL__EXTRA_DX_DY_PRECISION_MASK 0x00002000L
18948//PA_SC_AA_CONFIG
18949#define PA_SC_AA_CONFIG__MSAA_NUM_SAMPLES__SHIFT 0x0
18950#define PA_SC_AA_CONFIG__AA_MASK_CENTROID_DTMN__SHIFT 0x4
18951#define PA_SC_AA_CONFIG__MAX_SAMPLE_DIST__SHIFT 0xd
18952#define PA_SC_AA_CONFIG__MSAA_EXPOSED_SAMPLES__SHIFT 0x14
18953#define PA_SC_AA_CONFIG__DETAIL_TO_EXPOSED_MODE__SHIFT 0x18
18954#define PA_SC_AA_CONFIG__COVERAGE_TO_SHADER_SELECT__SHIFT 0x1a
18955#define PA_SC_AA_CONFIG__MSAA_NUM_SAMPLES_MASK 0x00000007L
18956#define PA_SC_AA_CONFIG__AA_MASK_CENTROID_DTMN_MASK 0x00000010L
18957#define PA_SC_AA_CONFIG__MAX_SAMPLE_DIST_MASK 0x0001E000L
18958#define PA_SC_AA_CONFIG__MSAA_EXPOSED_SAMPLES_MASK 0x00700000L
18959#define PA_SC_AA_CONFIG__DETAIL_TO_EXPOSED_MODE_MASK 0x03000000L
18960#define PA_SC_AA_CONFIG__COVERAGE_TO_SHADER_SELECT_MASK 0x0C000000L
18961//PA_SU_VTX_CNTL
18962#define PA_SU_VTX_CNTL__PIX_CENTER__SHIFT 0x0
18963#define PA_SU_VTX_CNTL__ROUND_MODE__SHIFT 0x1
18964#define PA_SU_VTX_CNTL__QUANT_MODE__SHIFT 0x3
18965#define PA_SU_VTX_CNTL__PIX_CENTER_MASK 0x00000001L
18966#define PA_SU_VTX_CNTL__ROUND_MODE_MASK 0x00000006L
18967#define PA_SU_VTX_CNTL__QUANT_MODE_MASK 0x00000038L
18968//PA_CL_GB_VERT_CLIP_ADJ
18969#define PA_CL_GB_VERT_CLIP_ADJ__DATA_REGISTER__SHIFT 0x0
18970#define PA_CL_GB_VERT_CLIP_ADJ__DATA_REGISTER_MASK 0xFFFFFFFFL
18971//PA_CL_GB_VERT_DISC_ADJ
18972#define PA_CL_GB_VERT_DISC_ADJ__DATA_REGISTER__SHIFT 0x0
18973#define PA_CL_GB_VERT_DISC_ADJ__DATA_REGISTER_MASK 0xFFFFFFFFL
18974//PA_CL_GB_HORZ_CLIP_ADJ
18975#define PA_CL_GB_HORZ_CLIP_ADJ__DATA_REGISTER__SHIFT 0x0
18976#define PA_CL_GB_HORZ_CLIP_ADJ__DATA_REGISTER_MASK 0xFFFFFFFFL
18977//PA_CL_GB_HORZ_DISC_ADJ
18978#define PA_CL_GB_HORZ_DISC_ADJ__DATA_REGISTER__SHIFT 0x0
18979#define PA_CL_GB_HORZ_DISC_ADJ__DATA_REGISTER_MASK 0xFFFFFFFFL
18980//PA_SC_AA_SAMPLE_LOCS_PIXEL_X0Y0_0
18981#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X0Y0_0__S0_X__SHIFT 0x0
18982#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X0Y0_0__S0_Y__SHIFT 0x4
18983#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X0Y0_0__S1_X__SHIFT 0x8
18984#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X0Y0_0__S1_Y__SHIFT 0xc
18985#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X0Y0_0__S2_X__SHIFT 0x10
18986#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X0Y0_0__S2_Y__SHIFT 0x14
18987#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X0Y0_0__S3_X__SHIFT 0x18
18988#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X0Y0_0__S3_Y__SHIFT 0x1c
18989#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X0Y0_0__S0_X_MASK 0x0000000FL
18990#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X0Y0_0__S0_Y_MASK 0x000000F0L
18991#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X0Y0_0__S1_X_MASK 0x00000F00L
18992#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X0Y0_0__S1_Y_MASK 0x0000F000L
18993#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X0Y0_0__S2_X_MASK 0x000F0000L
18994#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X0Y0_0__S2_Y_MASK 0x00F00000L
18995#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X0Y0_0__S3_X_MASK 0x0F000000L
18996#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X0Y0_0__S3_Y_MASK 0xF0000000L
18997//PA_SC_AA_SAMPLE_LOCS_PIXEL_X0Y0_1
18998#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X0Y0_1__S4_X__SHIFT 0x0
18999#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X0Y0_1__S4_Y__SHIFT 0x4
19000#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X0Y0_1__S5_X__SHIFT 0x8
19001#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X0Y0_1__S5_Y__SHIFT 0xc
19002#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X0Y0_1__S6_X__SHIFT 0x10
19003#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X0Y0_1__S6_Y__SHIFT 0x14
19004#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X0Y0_1__S7_X__SHIFT 0x18
19005#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X0Y0_1__S7_Y__SHIFT 0x1c
19006#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X0Y0_1__S4_X_MASK 0x0000000FL
19007#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X0Y0_1__S4_Y_MASK 0x000000F0L
19008#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X0Y0_1__S5_X_MASK 0x00000F00L
19009#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X0Y0_1__S5_Y_MASK 0x0000F000L
19010#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X0Y0_1__S6_X_MASK 0x000F0000L
19011#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X0Y0_1__S6_Y_MASK 0x00F00000L
19012#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X0Y0_1__S7_X_MASK 0x0F000000L
19013#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X0Y0_1__S7_Y_MASK 0xF0000000L
19014//PA_SC_AA_SAMPLE_LOCS_PIXEL_X0Y0_2
19015#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X0Y0_2__S8_X__SHIFT 0x0
19016#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X0Y0_2__S8_Y__SHIFT 0x4
19017#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X0Y0_2__S9_X__SHIFT 0x8
19018#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X0Y0_2__S9_Y__SHIFT 0xc
19019#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X0Y0_2__S10_X__SHIFT 0x10
19020#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X0Y0_2__S10_Y__SHIFT 0x14
19021#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X0Y0_2__S11_X__SHIFT 0x18
19022#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X0Y0_2__S11_Y__SHIFT 0x1c
19023#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X0Y0_2__S8_X_MASK 0x0000000FL
19024#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X0Y0_2__S8_Y_MASK 0x000000F0L
19025#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X0Y0_2__S9_X_MASK 0x00000F00L
19026#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X0Y0_2__S9_Y_MASK 0x0000F000L
19027#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X0Y0_2__S10_X_MASK 0x000F0000L
19028#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X0Y0_2__S10_Y_MASK 0x00F00000L
19029#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X0Y0_2__S11_X_MASK 0x0F000000L
19030#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X0Y0_2__S11_Y_MASK 0xF0000000L
19031//PA_SC_AA_SAMPLE_LOCS_PIXEL_X0Y0_3
19032#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X0Y0_3__S12_X__SHIFT 0x0
19033#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X0Y0_3__S12_Y__SHIFT 0x4
19034#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X0Y0_3__S13_X__SHIFT 0x8
19035#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X0Y0_3__S13_Y__SHIFT 0xc
19036#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X0Y0_3__S14_X__SHIFT 0x10
19037#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X0Y0_3__S14_Y__SHIFT 0x14
19038#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X0Y0_3__S15_X__SHIFT 0x18
19039#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X0Y0_3__S15_Y__SHIFT 0x1c
19040#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X0Y0_3__S12_X_MASK 0x0000000FL
19041#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X0Y0_3__S12_Y_MASK 0x000000F0L
19042#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X0Y0_3__S13_X_MASK 0x00000F00L
19043#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X0Y0_3__S13_Y_MASK 0x0000F000L
19044#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X0Y0_3__S14_X_MASK 0x000F0000L
19045#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X0Y0_3__S14_Y_MASK 0x00F00000L
19046#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X0Y0_3__S15_X_MASK 0x0F000000L
19047#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X0Y0_3__S15_Y_MASK 0xF0000000L
19048//PA_SC_AA_SAMPLE_LOCS_PIXEL_X1Y0_0
19049#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X1Y0_0__S0_X__SHIFT 0x0
19050#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X1Y0_0__S0_Y__SHIFT 0x4
19051#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X1Y0_0__S1_X__SHIFT 0x8
19052#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X1Y0_0__S1_Y__SHIFT 0xc
19053#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X1Y0_0__S2_X__SHIFT 0x10
19054#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X1Y0_0__S2_Y__SHIFT 0x14
19055#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X1Y0_0__S3_X__SHIFT 0x18
19056#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X1Y0_0__S3_Y__SHIFT 0x1c
19057#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X1Y0_0__S0_X_MASK 0x0000000FL
19058#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X1Y0_0__S0_Y_MASK 0x000000F0L
19059#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X1Y0_0__S1_X_MASK 0x00000F00L
19060#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X1Y0_0__S1_Y_MASK 0x0000F000L
19061#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X1Y0_0__S2_X_MASK 0x000F0000L
19062#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X1Y0_0__S2_Y_MASK 0x00F00000L
19063#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X1Y0_0__S3_X_MASK 0x0F000000L
19064#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X1Y0_0__S3_Y_MASK 0xF0000000L
19065//PA_SC_AA_SAMPLE_LOCS_PIXEL_X1Y0_1
19066#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X1Y0_1__S4_X__SHIFT 0x0
19067#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X1Y0_1__S4_Y__SHIFT 0x4
19068#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X1Y0_1__S5_X__SHIFT 0x8
19069#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X1Y0_1__S5_Y__SHIFT 0xc
19070#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X1Y0_1__S6_X__SHIFT 0x10
19071#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X1Y0_1__S6_Y__SHIFT 0x14
19072#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X1Y0_1__S7_X__SHIFT 0x18
19073#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X1Y0_1__S7_Y__SHIFT 0x1c
19074#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X1Y0_1__S4_X_MASK 0x0000000FL
19075#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X1Y0_1__S4_Y_MASK 0x000000F0L
19076#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X1Y0_1__S5_X_MASK 0x00000F00L
19077#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X1Y0_1__S5_Y_MASK 0x0000F000L
19078#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X1Y0_1__S6_X_MASK 0x000F0000L
19079#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X1Y0_1__S6_Y_MASK 0x00F00000L
19080#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X1Y0_1__S7_X_MASK 0x0F000000L
19081#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X1Y0_1__S7_Y_MASK 0xF0000000L
19082//PA_SC_AA_SAMPLE_LOCS_PIXEL_X1Y0_2
19083#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X1Y0_2__S8_X__SHIFT 0x0
19084#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X1Y0_2__S8_Y__SHIFT 0x4
19085#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X1Y0_2__S9_X__SHIFT 0x8
19086#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X1Y0_2__S9_Y__SHIFT 0xc
19087#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X1Y0_2__S10_X__SHIFT 0x10
19088#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X1Y0_2__S10_Y__SHIFT 0x14
19089#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X1Y0_2__S11_X__SHIFT 0x18
19090#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X1Y0_2__S11_Y__SHIFT 0x1c
19091#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X1Y0_2__S8_X_MASK 0x0000000FL
19092#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X1Y0_2__S8_Y_MASK 0x000000F0L
19093#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X1Y0_2__S9_X_MASK 0x00000F00L
19094#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X1Y0_2__S9_Y_MASK 0x0000F000L
19095#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X1Y0_2__S10_X_MASK 0x000F0000L
19096#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X1Y0_2__S10_Y_MASK 0x00F00000L
19097#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X1Y0_2__S11_X_MASK 0x0F000000L
19098#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X1Y0_2__S11_Y_MASK 0xF0000000L
19099//PA_SC_AA_SAMPLE_LOCS_PIXEL_X1Y0_3
19100#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X1Y0_3__S12_X__SHIFT 0x0
19101#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X1Y0_3__S12_Y__SHIFT 0x4
19102#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X1Y0_3__S13_X__SHIFT 0x8
19103#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X1Y0_3__S13_Y__SHIFT 0xc
19104#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X1Y0_3__S14_X__SHIFT 0x10
19105#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X1Y0_3__S14_Y__SHIFT 0x14
19106#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X1Y0_3__S15_X__SHIFT 0x18
19107#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X1Y0_3__S15_Y__SHIFT 0x1c
19108#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X1Y0_3__S12_X_MASK 0x0000000FL
19109#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X1Y0_3__S12_Y_MASK 0x000000F0L
19110#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X1Y0_3__S13_X_MASK 0x00000F00L
19111#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X1Y0_3__S13_Y_MASK 0x0000F000L
19112#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X1Y0_3__S14_X_MASK 0x000F0000L
19113#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X1Y0_3__S14_Y_MASK 0x00F00000L
19114#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X1Y0_3__S15_X_MASK 0x0F000000L
19115#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X1Y0_3__S15_Y_MASK 0xF0000000L
19116//PA_SC_AA_SAMPLE_LOCS_PIXEL_X0Y1_0
19117#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X0Y1_0__S0_X__SHIFT 0x0
19118#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X0Y1_0__S0_Y__SHIFT 0x4
19119#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X0Y1_0__S1_X__SHIFT 0x8
19120#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X0Y1_0__S1_Y__SHIFT 0xc
19121#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X0Y1_0__S2_X__SHIFT 0x10
19122#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X0Y1_0__S2_Y__SHIFT 0x14
19123#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X0Y1_0__S3_X__SHIFT 0x18
19124#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X0Y1_0__S3_Y__SHIFT 0x1c
19125#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X0Y1_0__S0_X_MASK 0x0000000FL
19126#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X0Y1_0__S0_Y_MASK 0x000000F0L
19127#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X0Y1_0__S1_X_MASK 0x00000F00L
19128#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X0Y1_0__S1_Y_MASK 0x0000F000L
19129#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X0Y1_0__S2_X_MASK 0x000F0000L
19130#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X0Y1_0__S2_Y_MASK 0x00F00000L
19131#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X0Y1_0__S3_X_MASK 0x0F000000L
19132#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X0Y1_0__S3_Y_MASK 0xF0000000L
19133//PA_SC_AA_SAMPLE_LOCS_PIXEL_X0Y1_1
19134#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X0Y1_1__S4_X__SHIFT 0x0
19135#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X0Y1_1__S4_Y__SHIFT 0x4
19136#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X0Y1_1__S5_X__SHIFT 0x8
19137#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X0Y1_1__S5_Y__SHIFT 0xc
19138#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X0Y1_1__S6_X__SHIFT 0x10
19139#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X0Y1_1__S6_Y__SHIFT 0x14
19140#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X0Y1_1__S7_X__SHIFT 0x18
19141#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X0Y1_1__S7_Y__SHIFT 0x1c
19142#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X0Y1_1__S4_X_MASK 0x0000000FL
19143#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X0Y1_1__S4_Y_MASK 0x000000F0L
19144#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X0Y1_1__S5_X_MASK 0x00000F00L
19145#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X0Y1_1__S5_Y_MASK 0x0000F000L
19146#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X0Y1_1__S6_X_MASK 0x000F0000L
19147#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X0Y1_1__S6_Y_MASK 0x00F00000L
19148#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X0Y1_1__S7_X_MASK 0x0F000000L
19149#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X0Y1_1__S7_Y_MASK 0xF0000000L
19150//PA_SC_AA_SAMPLE_LOCS_PIXEL_X0Y1_2
19151#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X0Y1_2__S8_X__SHIFT 0x0
19152#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X0Y1_2__S8_Y__SHIFT 0x4
19153#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X0Y1_2__S9_X__SHIFT 0x8
19154#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X0Y1_2__S9_Y__SHIFT 0xc
19155#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X0Y1_2__S10_X__SHIFT 0x10
19156#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X0Y1_2__S10_Y__SHIFT 0x14
19157#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X0Y1_2__S11_X__SHIFT 0x18
19158#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X0Y1_2__S11_Y__SHIFT 0x1c
19159#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X0Y1_2__S8_X_MASK 0x0000000FL
19160#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X0Y1_2__S8_Y_MASK 0x000000F0L
19161#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X0Y1_2__S9_X_MASK 0x00000F00L
19162#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X0Y1_2__S9_Y_MASK 0x0000F000L
19163#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X0Y1_2__S10_X_MASK 0x000F0000L
19164#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X0Y1_2__S10_Y_MASK 0x00F00000L
19165#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X0Y1_2__S11_X_MASK 0x0F000000L
19166#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X0Y1_2__S11_Y_MASK 0xF0000000L
19167//PA_SC_AA_SAMPLE_LOCS_PIXEL_X0Y1_3
19168#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X0Y1_3__S12_X__SHIFT 0x0
19169#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X0Y1_3__S12_Y__SHIFT 0x4
19170#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X0Y1_3__S13_X__SHIFT 0x8
19171#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X0Y1_3__S13_Y__SHIFT 0xc
19172#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X0Y1_3__S14_X__SHIFT 0x10
19173#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X0Y1_3__S14_Y__SHIFT 0x14
19174#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X0Y1_3__S15_X__SHIFT 0x18
19175#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X0Y1_3__S15_Y__SHIFT 0x1c
19176#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X0Y1_3__S12_X_MASK 0x0000000FL
19177#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X0Y1_3__S12_Y_MASK 0x000000F0L
19178#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X0Y1_3__S13_X_MASK 0x00000F00L
19179#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X0Y1_3__S13_Y_MASK 0x0000F000L
19180#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X0Y1_3__S14_X_MASK 0x000F0000L
19181#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X0Y1_3__S14_Y_MASK 0x00F00000L
19182#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X0Y1_3__S15_X_MASK 0x0F000000L
19183#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X0Y1_3__S15_Y_MASK 0xF0000000L
19184//PA_SC_AA_SAMPLE_LOCS_PIXEL_X1Y1_0
19185#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X1Y1_0__S0_X__SHIFT 0x0
19186#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X1Y1_0__S0_Y__SHIFT 0x4
19187#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X1Y1_0__S1_X__SHIFT 0x8
19188#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X1Y1_0__S1_Y__SHIFT 0xc
19189#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X1Y1_0__S2_X__SHIFT 0x10
19190#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X1Y1_0__S2_Y__SHIFT 0x14
19191#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X1Y1_0__S3_X__SHIFT 0x18
19192#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X1Y1_0__S3_Y__SHIFT 0x1c
19193#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X1Y1_0__S0_X_MASK 0x0000000FL
19194#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X1Y1_0__S0_Y_MASK 0x000000F0L
19195#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X1Y1_0__S1_X_MASK 0x00000F00L
19196#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X1Y1_0__S1_Y_MASK 0x0000F000L
19197#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X1Y1_0__S2_X_MASK 0x000F0000L
19198#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X1Y1_0__S2_Y_MASK 0x00F00000L
19199#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X1Y1_0__S3_X_MASK 0x0F000000L
19200#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X1Y1_0__S3_Y_MASK 0xF0000000L
19201//PA_SC_AA_SAMPLE_LOCS_PIXEL_X1Y1_1
19202#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X1Y1_1__S4_X__SHIFT 0x0
19203#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X1Y1_1__S4_Y__SHIFT 0x4
19204#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X1Y1_1__S5_X__SHIFT 0x8
19205#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X1Y1_1__S5_Y__SHIFT 0xc
19206#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X1Y1_1__S6_X__SHIFT 0x10
19207#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X1Y1_1__S6_Y__SHIFT 0x14
19208#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X1Y1_1__S7_X__SHIFT 0x18
19209#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X1Y1_1__S7_Y__SHIFT 0x1c
19210#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X1Y1_1__S4_X_MASK 0x0000000FL
19211#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X1Y1_1__S4_Y_MASK 0x000000F0L
19212#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X1Y1_1__S5_X_MASK 0x00000F00L
19213#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X1Y1_1__S5_Y_MASK 0x0000F000L
19214#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X1Y1_1__S6_X_MASK 0x000F0000L
19215#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X1Y1_1__S6_Y_MASK 0x00F00000L
19216#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X1Y1_1__S7_X_MASK 0x0F000000L
19217#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X1Y1_1__S7_Y_MASK 0xF0000000L
19218//PA_SC_AA_SAMPLE_LOCS_PIXEL_X1Y1_2
19219#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X1Y1_2__S8_X__SHIFT 0x0
19220#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X1Y1_2__S8_Y__SHIFT 0x4
19221#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X1Y1_2__S9_X__SHIFT 0x8
19222#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X1Y1_2__S9_Y__SHIFT 0xc
19223#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X1Y1_2__S10_X__SHIFT 0x10
19224#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X1Y1_2__S10_Y__SHIFT 0x14
19225#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X1Y1_2__S11_X__SHIFT 0x18
19226#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X1Y1_2__S11_Y__SHIFT 0x1c
19227#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X1Y1_2__S8_X_MASK 0x0000000FL
19228#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X1Y1_2__S8_Y_MASK 0x000000F0L
19229#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X1Y1_2__S9_X_MASK 0x00000F00L
19230#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X1Y1_2__S9_Y_MASK 0x0000F000L
19231#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X1Y1_2__S10_X_MASK 0x000F0000L
19232#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X1Y1_2__S10_Y_MASK 0x00F00000L
19233#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X1Y1_2__S11_X_MASK 0x0F000000L
19234#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X1Y1_2__S11_Y_MASK 0xF0000000L
19235//PA_SC_AA_SAMPLE_LOCS_PIXEL_X1Y1_3
19236#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X1Y1_3__S12_X__SHIFT 0x0
19237#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X1Y1_3__S12_Y__SHIFT 0x4
19238#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X1Y1_3__S13_X__SHIFT 0x8
19239#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X1Y1_3__S13_Y__SHIFT 0xc
19240#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X1Y1_3__S14_X__SHIFT 0x10
19241#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X1Y1_3__S14_Y__SHIFT 0x14
19242#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X1Y1_3__S15_X__SHIFT 0x18
19243#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X1Y1_3__S15_Y__SHIFT 0x1c
19244#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X1Y1_3__S12_X_MASK 0x0000000FL
19245#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X1Y1_3__S12_Y_MASK 0x000000F0L
19246#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X1Y1_3__S13_X_MASK 0x00000F00L
19247#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X1Y1_3__S13_Y_MASK 0x0000F000L
19248#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X1Y1_3__S14_X_MASK 0x000F0000L
19249#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X1Y1_3__S14_Y_MASK 0x00F00000L
19250#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X1Y1_3__S15_X_MASK 0x0F000000L
19251#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X1Y1_3__S15_Y_MASK 0xF0000000L
19252//PA_SC_AA_MASK_X0Y0_X1Y0
19253#define PA_SC_AA_MASK_X0Y0_X1Y0__AA_MASK_X0Y0__SHIFT 0x0
19254#define PA_SC_AA_MASK_X0Y0_X1Y0__AA_MASK_X1Y0__SHIFT 0x10
19255#define PA_SC_AA_MASK_X0Y0_X1Y0__AA_MASK_X0Y0_MASK 0x0000FFFFL
19256#define PA_SC_AA_MASK_X0Y0_X1Y0__AA_MASK_X1Y0_MASK 0xFFFF0000L
19257//PA_SC_AA_MASK_X0Y1_X1Y1
19258#define PA_SC_AA_MASK_X0Y1_X1Y1__AA_MASK_X0Y1__SHIFT 0x0
19259#define PA_SC_AA_MASK_X0Y1_X1Y1__AA_MASK_X1Y1__SHIFT 0x10
19260#define PA_SC_AA_MASK_X0Y1_X1Y1__AA_MASK_X0Y1_MASK 0x0000FFFFL
19261#define PA_SC_AA_MASK_X0Y1_X1Y1__AA_MASK_X1Y1_MASK 0xFFFF0000L
19262//PA_SC_SHADER_CONTROL
19263#define PA_SC_SHADER_CONTROL__REALIGN_DQUADS_AFTER_N_WAVES__SHIFT 0x0
19264#define PA_SC_SHADER_CONTROL__LOAD_COLLISION_WAVEID__SHIFT 0x2
19265#define PA_SC_SHADER_CONTROL__LOAD_INTRAWAVE_COLLISION__SHIFT 0x3
19266#define PA_SC_SHADER_CONTROL__REALIGN_DQUADS_AFTER_N_WAVES_MASK 0x00000003L
19267#define PA_SC_SHADER_CONTROL__LOAD_COLLISION_WAVEID_MASK 0x00000004L
19268#define PA_SC_SHADER_CONTROL__LOAD_INTRAWAVE_COLLISION_MASK 0x00000008L
19269//PA_SC_BINNER_CNTL_0
19270#define PA_SC_BINNER_CNTL_0__BINNING_MODE__SHIFT 0x0
19271#define PA_SC_BINNER_CNTL_0__BIN_SIZE_X__SHIFT 0x2
19272#define PA_SC_BINNER_CNTL_0__BIN_SIZE_Y__SHIFT 0x3
19273#define PA_SC_BINNER_CNTL_0__BIN_SIZE_X_EXTEND__SHIFT 0x4
19274#define PA_SC_BINNER_CNTL_0__BIN_SIZE_Y_EXTEND__SHIFT 0x7
19275#define PA_SC_BINNER_CNTL_0__CONTEXT_STATES_PER_BIN__SHIFT 0xa
19276#define PA_SC_BINNER_CNTL_0__PERSISTENT_STATES_PER_BIN__SHIFT 0xd
19277#define PA_SC_BINNER_CNTL_0__DISABLE_START_OF_PRIM__SHIFT 0x12
19278#define PA_SC_BINNER_CNTL_0__FPOVS_PER_BATCH__SHIFT 0x13
19279#define PA_SC_BINNER_CNTL_0__OPTIMAL_BIN_SELECTION__SHIFT 0x1b
19280#define PA_SC_BINNER_CNTL_0__FLUSH_ON_BINNING_TRANSITION__SHIFT 0x1c
19281#define PA_SC_BINNER_CNTL_0__BINNING_MODE_MASK 0x00000003L
19282#define PA_SC_BINNER_CNTL_0__BIN_SIZE_X_MASK 0x00000004L
19283#define PA_SC_BINNER_CNTL_0__BIN_SIZE_Y_MASK 0x00000008L
19284#define PA_SC_BINNER_CNTL_0__BIN_SIZE_X_EXTEND_MASK 0x00000070L
19285#define PA_SC_BINNER_CNTL_0__BIN_SIZE_Y_EXTEND_MASK 0x00000380L
19286#define PA_SC_BINNER_CNTL_0__CONTEXT_STATES_PER_BIN_MASK 0x00001C00L
19287#define PA_SC_BINNER_CNTL_0__PERSISTENT_STATES_PER_BIN_MASK 0x0003E000L
19288#define PA_SC_BINNER_CNTL_0__DISABLE_START_OF_PRIM_MASK 0x00040000L
19289#define PA_SC_BINNER_CNTL_0__FPOVS_PER_BATCH_MASK 0x07F80000L
19290#define PA_SC_BINNER_CNTL_0__OPTIMAL_BIN_SELECTION_MASK 0x08000000L
19291#define PA_SC_BINNER_CNTL_0__FLUSH_ON_BINNING_TRANSITION_MASK 0x10000000L
19292//PA_SC_BINNER_CNTL_1
19293#define PA_SC_BINNER_CNTL_1__MAX_ALLOC_COUNT__SHIFT 0x0
19294#define PA_SC_BINNER_CNTL_1__MAX_PRIM_PER_BATCH__SHIFT 0x10
19295#define PA_SC_BINNER_CNTL_1__MAX_ALLOC_COUNT_MASK 0x0000FFFFL
19296#define PA_SC_BINNER_CNTL_1__MAX_PRIM_PER_BATCH_MASK 0xFFFF0000L
19297//PA_SC_CONSERVATIVE_RASTERIZATION_CNTL
19298#define PA_SC_CONSERVATIVE_RASTERIZATION_CNTL__OVER_RAST_ENABLE__SHIFT 0x0
19299#define PA_SC_CONSERVATIVE_RASTERIZATION_CNTL__OVER_RAST_SAMPLE_SELECT__SHIFT 0x1
19300#define PA_SC_CONSERVATIVE_RASTERIZATION_CNTL__UNDER_RAST_ENABLE__SHIFT 0x5
19301#define PA_SC_CONSERVATIVE_RASTERIZATION_CNTL__UNDER_RAST_SAMPLE_SELECT__SHIFT 0x6
19302#define PA_SC_CONSERVATIVE_RASTERIZATION_CNTL__PBB_UNCERTAINTY_REGION_ENABLE__SHIFT 0xa
19303#define PA_SC_CONSERVATIVE_RASTERIZATION_CNTL__ZMM_TRI_EXTENT__SHIFT 0xb
19304#define PA_SC_CONSERVATIVE_RASTERIZATION_CNTL__ZMM_TRI_OFFSET__SHIFT 0xc
19305#define PA_SC_CONSERVATIVE_RASTERIZATION_CNTL__OVERRIDE_OVER_RAST_INNER_TO_NORMAL__SHIFT 0xd
19306#define PA_SC_CONSERVATIVE_RASTERIZATION_CNTL__OVERRIDE_UNDER_RAST_INNER_TO_NORMAL__SHIFT 0xe
19307#define PA_SC_CONSERVATIVE_RASTERIZATION_CNTL__DEGENERATE_OVERRIDE_INNER_TO_NORMAL_DISABLE__SHIFT 0xf
19308#define PA_SC_CONSERVATIVE_RASTERIZATION_CNTL__UNCERTAINTY_REGION_MODE__SHIFT 0x10
19309#define PA_SC_CONSERVATIVE_RASTERIZATION_CNTL__OUTER_UNCERTAINTY_EDGERULE_OVERRIDE__SHIFT 0x12
19310#define PA_SC_CONSERVATIVE_RASTERIZATION_CNTL__INNER_UNCERTAINTY_EDGERULE_OVERRIDE__SHIFT 0x13
19311#define PA_SC_CONSERVATIVE_RASTERIZATION_CNTL__NULL_SQUAD_AA_MASK_ENABLE__SHIFT 0x14
19312#define PA_SC_CONSERVATIVE_RASTERIZATION_CNTL__COVERAGE_AA_MASK_ENABLE__SHIFT 0x15
19313#define PA_SC_CONSERVATIVE_RASTERIZATION_CNTL__PREZ_AA_MASK_ENABLE__SHIFT 0x16
19314#define PA_SC_CONSERVATIVE_RASTERIZATION_CNTL__POSTZ_AA_MASK_ENABLE__SHIFT 0x17
19315#define PA_SC_CONSERVATIVE_RASTERIZATION_CNTL__CENTROID_SAMPLE_OVERRIDE__SHIFT 0x18
19316#define PA_SC_CONSERVATIVE_RASTERIZATION_CNTL__OVER_RAST_ENABLE_MASK 0x00000001L
19317#define PA_SC_CONSERVATIVE_RASTERIZATION_CNTL__OVER_RAST_SAMPLE_SELECT_MASK 0x0000001EL
19318#define PA_SC_CONSERVATIVE_RASTERIZATION_CNTL__UNDER_RAST_ENABLE_MASK 0x00000020L
19319#define PA_SC_CONSERVATIVE_RASTERIZATION_CNTL__UNDER_RAST_SAMPLE_SELECT_MASK 0x000003C0L
19320#define PA_SC_CONSERVATIVE_RASTERIZATION_CNTL__PBB_UNCERTAINTY_REGION_ENABLE_MASK 0x00000400L
19321#define PA_SC_CONSERVATIVE_RASTERIZATION_CNTL__ZMM_TRI_EXTENT_MASK 0x00000800L
19322#define PA_SC_CONSERVATIVE_RASTERIZATION_CNTL__ZMM_TRI_OFFSET_MASK 0x00001000L
19323#define PA_SC_CONSERVATIVE_RASTERIZATION_CNTL__OVERRIDE_OVER_RAST_INNER_TO_NORMAL_MASK 0x00002000L
19324#define PA_SC_CONSERVATIVE_RASTERIZATION_CNTL__OVERRIDE_UNDER_RAST_INNER_TO_NORMAL_MASK 0x00004000L
19325#define PA_SC_CONSERVATIVE_RASTERIZATION_CNTL__DEGENERATE_OVERRIDE_INNER_TO_NORMAL_DISABLE_MASK 0x00008000L
19326#define PA_SC_CONSERVATIVE_RASTERIZATION_CNTL__UNCERTAINTY_REGION_MODE_MASK 0x00030000L
19327#define PA_SC_CONSERVATIVE_RASTERIZATION_CNTL__OUTER_UNCERTAINTY_EDGERULE_OVERRIDE_MASK 0x00040000L
19328#define PA_SC_CONSERVATIVE_RASTERIZATION_CNTL__INNER_UNCERTAINTY_EDGERULE_OVERRIDE_MASK 0x00080000L
19329#define PA_SC_CONSERVATIVE_RASTERIZATION_CNTL__NULL_SQUAD_AA_MASK_ENABLE_MASK 0x00100000L
19330#define PA_SC_CONSERVATIVE_RASTERIZATION_CNTL__COVERAGE_AA_MASK_ENABLE_MASK 0x00200000L
19331#define PA_SC_CONSERVATIVE_RASTERIZATION_CNTL__PREZ_AA_MASK_ENABLE_MASK 0x00400000L
19332#define PA_SC_CONSERVATIVE_RASTERIZATION_CNTL__POSTZ_AA_MASK_ENABLE_MASK 0x00800000L
19333#define PA_SC_CONSERVATIVE_RASTERIZATION_CNTL__CENTROID_SAMPLE_OVERRIDE_MASK 0x01000000L
19334//PA_SC_NGG_MODE_CNTL
19335#define PA_SC_NGG_MODE_CNTL__MAX_DEALLOCS_IN_WAVE__SHIFT 0x0
19336#define PA_SC_NGG_MODE_CNTL__MAX_DEALLOCS_IN_WAVE_MASK 0x000007FFL
19337//VGT_VERTEX_REUSE_BLOCK_CNTL
19338#define VGT_VERTEX_REUSE_BLOCK_CNTL__VTX_REUSE_DEPTH__SHIFT 0x0
19339#define VGT_VERTEX_REUSE_BLOCK_CNTL__VTX_REUSE_DEPTH_MASK 0x000000FFL
19340//VGT_OUT_DEALLOC_CNTL
19341#define VGT_OUT_DEALLOC_CNTL__DEALLOC_DIST__SHIFT 0x0
19342#define VGT_OUT_DEALLOC_CNTL__DEALLOC_DIST_MASK 0x0000007FL
19343//CB_COLOR0_BASE
19344#define CB_COLOR0_BASE__BASE_256B__SHIFT 0x0
19345#define CB_COLOR0_BASE__BASE_256B_MASK 0xFFFFFFFFL
19346//CB_COLOR0_BASE_EXT
19347#define CB_COLOR0_BASE_EXT__BASE_256B__SHIFT 0x0
19348#define CB_COLOR0_BASE_EXT__BASE_256B_MASK 0x000000FFL
19349//CB_COLOR0_ATTRIB2
19350#define CB_COLOR0_ATTRIB2__MIP0_HEIGHT__SHIFT 0x0
19351#define CB_COLOR0_ATTRIB2__MIP0_WIDTH__SHIFT 0xe
19352#define CB_COLOR0_ATTRIB2__MAX_MIP__SHIFT 0x1c
19353#define CB_COLOR0_ATTRIB2__MIP0_HEIGHT_MASK 0x00003FFFL
19354#define CB_COLOR0_ATTRIB2__MIP0_WIDTH_MASK 0x0FFFC000L
19355#define CB_COLOR0_ATTRIB2__MAX_MIP_MASK 0xF0000000L
19356//CB_COLOR0_VIEW
19357#define CB_COLOR0_VIEW__SLICE_START__SHIFT 0x0
19358#define CB_COLOR0_VIEW__SLICE_MAX__SHIFT 0xd
19359#define CB_COLOR0_VIEW__MIP_LEVEL__SHIFT 0x18
19360#define CB_COLOR0_VIEW__SLICE_START_MASK 0x000007FFL
19361#define CB_COLOR0_VIEW__SLICE_MAX_MASK 0x00FFE000L
19362#define CB_COLOR0_VIEW__MIP_LEVEL_MASK 0x0F000000L
19363//CB_COLOR0_INFO
19364#define CB_COLOR0_INFO__ENDIAN__SHIFT 0x0
19365#define CB_COLOR0_INFO__FORMAT__SHIFT 0x2
19366#define CB_COLOR0_INFO__NUMBER_TYPE__SHIFT 0x8
19367#define CB_COLOR0_INFO__COMP_SWAP__SHIFT 0xb
19368#define CB_COLOR0_INFO__FAST_CLEAR__SHIFT 0xd
19369#define CB_COLOR0_INFO__COMPRESSION__SHIFT 0xe
19370#define CB_COLOR0_INFO__BLEND_CLAMP__SHIFT 0xf
19371#define CB_COLOR0_INFO__BLEND_BYPASS__SHIFT 0x10
19372#define CB_COLOR0_INFO__SIMPLE_FLOAT__SHIFT 0x11
19373#define CB_COLOR0_INFO__ROUND_MODE__SHIFT 0x12
19374#define CB_COLOR0_INFO__BLEND_OPT_DONT_RD_DST__SHIFT 0x14
19375#define CB_COLOR0_INFO__BLEND_OPT_DISCARD_PIXEL__SHIFT 0x17
19376#define CB_COLOR0_INFO__FMASK_COMPRESSION_DISABLE__SHIFT 0x1a
19377#define CB_COLOR0_INFO__FMASK_COMPRESS_1FRAG_ONLY__SHIFT 0x1b
19378#define CB_COLOR0_INFO__DCC_ENABLE__SHIFT 0x1c
19379#define CB_COLOR0_INFO__CMASK_ADDR_TYPE__SHIFT 0x1d
19380#define CB_COLOR0_INFO__ENDIAN_MASK 0x00000003L
19381#define CB_COLOR0_INFO__FORMAT_MASK 0x0000007CL
19382#define CB_COLOR0_INFO__NUMBER_TYPE_MASK 0x00000700L
19383#define CB_COLOR0_INFO__COMP_SWAP_MASK 0x00001800L
19384#define CB_COLOR0_INFO__FAST_CLEAR_MASK 0x00002000L
19385#define CB_COLOR0_INFO__COMPRESSION_MASK 0x00004000L
19386#define CB_COLOR0_INFO__BLEND_CLAMP_MASK 0x00008000L
19387#define CB_COLOR0_INFO__BLEND_BYPASS_MASK 0x00010000L
19388#define CB_COLOR0_INFO__SIMPLE_FLOAT_MASK 0x00020000L
19389#define CB_COLOR0_INFO__ROUND_MODE_MASK 0x00040000L
19390#define CB_COLOR0_INFO__BLEND_OPT_DONT_RD_DST_MASK 0x00700000L
19391#define CB_COLOR0_INFO__BLEND_OPT_DISCARD_PIXEL_MASK 0x03800000L
19392#define CB_COLOR0_INFO__FMASK_COMPRESSION_DISABLE_MASK 0x04000000L
19393#define CB_COLOR0_INFO__FMASK_COMPRESS_1FRAG_ONLY_MASK 0x08000000L
19394#define CB_COLOR0_INFO__DCC_ENABLE_MASK 0x10000000L
19395#define CB_COLOR0_INFO__CMASK_ADDR_TYPE_MASK 0x60000000L
19396//CB_COLOR0_ATTRIB
19397#define CB_COLOR0_ATTRIB__MIP0_DEPTH__SHIFT 0x0
19398#define CB_COLOR0_ATTRIB__META_LINEAR__SHIFT 0xb
19399#define CB_COLOR0_ATTRIB__NUM_SAMPLES__SHIFT 0xc
19400#define CB_COLOR0_ATTRIB__NUM_FRAGMENTS__SHIFT 0xf
19401#define CB_COLOR0_ATTRIB__FORCE_DST_ALPHA_1__SHIFT 0x11
19402#define CB_COLOR0_ATTRIB__COLOR_SW_MODE__SHIFT 0x12
19403#define CB_COLOR0_ATTRIB__FMASK_SW_MODE__SHIFT 0x17
19404#define CB_COLOR0_ATTRIB__RESOURCE_TYPE__SHIFT 0x1c
19405#define CB_COLOR0_ATTRIB__RB_ALIGNED__SHIFT 0x1e
19406#define CB_COLOR0_ATTRIB__PIPE_ALIGNED__SHIFT 0x1f
19407#define CB_COLOR0_ATTRIB__MIP0_DEPTH_MASK 0x000007FFL
19408#define CB_COLOR0_ATTRIB__META_LINEAR_MASK 0x00000800L
19409#define CB_COLOR0_ATTRIB__NUM_SAMPLES_MASK 0x00007000L
19410#define CB_COLOR0_ATTRIB__NUM_FRAGMENTS_MASK 0x00018000L
19411#define CB_COLOR0_ATTRIB__FORCE_DST_ALPHA_1_MASK 0x00020000L
19412#define CB_COLOR0_ATTRIB__COLOR_SW_MODE_MASK 0x007C0000L
19413#define CB_COLOR0_ATTRIB__FMASK_SW_MODE_MASK 0x0F800000L
19414#define CB_COLOR0_ATTRIB__RESOURCE_TYPE_MASK 0x30000000L
19415#define CB_COLOR0_ATTRIB__RB_ALIGNED_MASK 0x40000000L
19416#define CB_COLOR0_ATTRIB__PIPE_ALIGNED_MASK 0x80000000L
19417//CB_COLOR0_DCC_CONTROL
19418#define CB_COLOR0_DCC_CONTROL__OVERWRITE_COMBINER_DISABLE__SHIFT 0x0
19419#define CB_COLOR0_DCC_CONTROL__KEY_CLEAR_ENABLE__SHIFT 0x1
19420#define CB_COLOR0_DCC_CONTROL__MAX_UNCOMPRESSED_BLOCK_SIZE__SHIFT 0x2
19421#define CB_COLOR0_DCC_CONTROL__MIN_COMPRESSED_BLOCK_SIZE__SHIFT 0x4
19422#define CB_COLOR0_DCC_CONTROL__MAX_COMPRESSED_BLOCK_SIZE__SHIFT 0x5
19423#define CB_COLOR0_DCC_CONTROL__COLOR_TRANSFORM__SHIFT 0x7
19424#define CB_COLOR0_DCC_CONTROL__INDEPENDENT_64B_BLOCKS__SHIFT 0x9
19425#define CB_COLOR0_DCC_CONTROL__LOSSY_RGB_PRECISION__SHIFT 0xa
19426#define CB_COLOR0_DCC_CONTROL__LOSSY_ALPHA_PRECISION__SHIFT 0xe
19427#define CB_COLOR0_DCC_CONTROL__DISABLE_CONSTANT_ENCODE_REG__SHIFT 0x12
19428#define CB_COLOR0_DCC_CONTROL__ENABLE_CONSTANT_ENCODE_REG_WRITE__SHIFT 0x13
19429#define CB_COLOR0_DCC_CONTROL__OVERWRITE_COMBINER_DISABLE_MASK 0x00000001L
19430#define CB_COLOR0_DCC_CONTROL__KEY_CLEAR_ENABLE_MASK 0x00000002L
19431#define CB_COLOR0_DCC_CONTROL__MAX_UNCOMPRESSED_BLOCK_SIZE_MASK 0x0000000CL
19432#define CB_COLOR0_DCC_CONTROL__MIN_COMPRESSED_BLOCK_SIZE_MASK 0x00000010L
19433#define CB_COLOR0_DCC_CONTROL__MAX_COMPRESSED_BLOCK_SIZE_MASK 0x00000060L
19434#define CB_COLOR0_DCC_CONTROL__COLOR_TRANSFORM_MASK 0x00000180L
19435#define CB_COLOR0_DCC_CONTROL__INDEPENDENT_64B_BLOCKS_MASK 0x00000200L
19436#define CB_COLOR0_DCC_CONTROL__LOSSY_RGB_PRECISION_MASK 0x00003C00L
19437#define CB_COLOR0_DCC_CONTROL__LOSSY_ALPHA_PRECISION_MASK 0x0003C000L
19438#define CB_COLOR0_DCC_CONTROL__DISABLE_CONSTANT_ENCODE_REG_MASK 0x00040000L
19439#define CB_COLOR0_DCC_CONTROL__ENABLE_CONSTANT_ENCODE_REG_WRITE_MASK 0x00080000L
19440//CB_COLOR0_CMASK
19441#define CB_COLOR0_CMASK__BASE_256B__SHIFT 0x0
19442#define CB_COLOR0_CMASK__BASE_256B_MASK 0xFFFFFFFFL
19443//CB_COLOR0_CMASK_BASE_EXT
19444#define CB_COLOR0_CMASK_BASE_EXT__BASE_256B__SHIFT 0x0
19445#define CB_COLOR0_CMASK_BASE_EXT__BASE_256B_MASK 0x000000FFL
19446//CB_COLOR0_FMASK
19447#define CB_COLOR0_FMASK__BASE_256B__SHIFT 0x0
19448#define CB_COLOR0_FMASK__BASE_256B_MASK 0xFFFFFFFFL
19449//CB_COLOR0_FMASK_BASE_EXT
19450#define CB_COLOR0_FMASK_BASE_EXT__BASE_256B__SHIFT 0x0
19451#define CB_COLOR0_FMASK_BASE_EXT__BASE_256B_MASK 0x000000FFL
19452//CB_COLOR0_CLEAR_WORD0
19453#define CB_COLOR0_CLEAR_WORD0__CLEAR_WORD0__SHIFT 0x0
19454#define CB_COLOR0_CLEAR_WORD0__CLEAR_WORD0_MASK 0xFFFFFFFFL
19455//CB_COLOR0_CLEAR_WORD1
19456#define CB_COLOR0_CLEAR_WORD1__CLEAR_WORD1__SHIFT 0x0
19457#define CB_COLOR0_CLEAR_WORD1__CLEAR_WORD1_MASK 0xFFFFFFFFL
19458//CB_COLOR0_DCC_BASE
19459#define CB_COLOR0_DCC_BASE__BASE_256B__SHIFT 0x0
19460#define CB_COLOR0_DCC_BASE__BASE_256B_MASK 0xFFFFFFFFL
19461//CB_COLOR0_DCC_BASE_EXT
19462#define CB_COLOR0_DCC_BASE_EXT__BASE_256B__SHIFT 0x0
19463#define CB_COLOR0_DCC_BASE_EXT__BASE_256B_MASK 0x000000FFL
19464//CB_COLOR1_BASE
19465#define CB_COLOR1_BASE__BASE_256B__SHIFT 0x0
19466#define CB_COLOR1_BASE__BASE_256B_MASK 0xFFFFFFFFL
19467//CB_COLOR1_BASE_EXT
19468#define CB_COLOR1_BASE_EXT__BASE_256B__SHIFT 0x0
19469#define CB_COLOR1_BASE_EXT__BASE_256B_MASK 0x000000FFL
19470//CB_COLOR1_ATTRIB2
19471#define CB_COLOR1_ATTRIB2__MIP0_HEIGHT__SHIFT 0x0
19472#define CB_COLOR1_ATTRIB2__MIP0_WIDTH__SHIFT 0xe
19473#define CB_COLOR1_ATTRIB2__MAX_MIP__SHIFT 0x1c
19474#define CB_COLOR1_ATTRIB2__MIP0_HEIGHT_MASK 0x00003FFFL
19475#define CB_COLOR1_ATTRIB2__MIP0_WIDTH_MASK 0x0FFFC000L
19476#define CB_COLOR1_ATTRIB2__MAX_MIP_MASK 0xF0000000L
19477//CB_COLOR1_VIEW
19478#define CB_COLOR1_VIEW__SLICE_START__SHIFT 0x0
19479#define CB_COLOR1_VIEW__SLICE_MAX__SHIFT 0xd
19480#define CB_COLOR1_VIEW__MIP_LEVEL__SHIFT 0x18
19481#define CB_COLOR1_VIEW__SLICE_START_MASK 0x000007FFL
19482#define CB_COLOR1_VIEW__SLICE_MAX_MASK 0x00FFE000L
19483#define CB_COLOR1_VIEW__MIP_LEVEL_MASK 0x0F000000L
19484//CB_COLOR1_INFO
19485#define CB_COLOR1_INFO__ENDIAN__SHIFT 0x0
19486#define CB_COLOR1_INFO__FORMAT__SHIFT 0x2
19487#define CB_COLOR1_INFO__NUMBER_TYPE__SHIFT 0x8
19488#define CB_COLOR1_INFO__COMP_SWAP__SHIFT 0xb
19489#define CB_COLOR1_INFO__FAST_CLEAR__SHIFT 0xd
19490#define CB_COLOR1_INFO__COMPRESSION__SHIFT 0xe
19491#define CB_COLOR1_INFO__BLEND_CLAMP__SHIFT 0xf
19492#define CB_COLOR1_INFO__BLEND_BYPASS__SHIFT 0x10
19493#define CB_COLOR1_INFO__SIMPLE_FLOAT__SHIFT 0x11
19494#define CB_COLOR1_INFO__ROUND_MODE__SHIFT 0x12
19495#define CB_COLOR1_INFO__BLEND_OPT_DONT_RD_DST__SHIFT 0x14
19496#define CB_COLOR1_INFO__BLEND_OPT_DISCARD_PIXEL__SHIFT 0x17
19497#define CB_COLOR1_INFO__FMASK_COMPRESSION_DISABLE__SHIFT 0x1a
19498#define CB_COLOR1_INFO__FMASK_COMPRESS_1FRAG_ONLY__SHIFT 0x1b
19499#define CB_COLOR1_INFO__DCC_ENABLE__SHIFT 0x1c
19500#define CB_COLOR1_INFO__CMASK_ADDR_TYPE__SHIFT 0x1d
19501#define CB_COLOR1_INFO__ENDIAN_MASK 0x00000003L
19502#define CB_COLOR1_INFO__FORMAT_MASK 0x0000007CL
19503#define CB_COLOR1_INFO__NUMBER_TYPE_MASK 0x00000700L
19504#define CB_COLOR1_INFO__COMP_SWAP_MASK 0x00001800L
19505#define CB_COLOR1_INFO__FAST_CLEAR_MASK 0x00002000L
19506#define CB_COLOR1_INFO__COMPRESSION_MASK 0x00004000L
19507#define CB_COLOR1_INFO__BLEND_CLAMP_MASK 0x00008000L
19508#define CB_COLOR1_INFO__BLEND_BYPASS_MASK 0x00010000L
19509#define CB_COLOR1_INFO__SIMPLE_FLOAT_MASK 0x00020000L
19510#define CB_COLOR1_INFO__ROUND_MODE_MASK 0x00040000L
19511#define CB_COLOR1_INFO__BLEND_OPT_DONT_RD_DST_MASK 0x00700000L
19512#define CB_COLOR1_INFO__BLEND_OPT_DISCARD_PIXEL_MASK 0x03800000L
19513#define CB_COLOR1_INFO__FMASK_COMPRESSION_DISABLE_MASK 0x04000000L
19514#define CB_COLOR1_INFO__FMASK_COMPRESS_1FRAG_ONLY_MASK 0x08000000L
19515#define CB_COLOR1_INFO__DCC_ENABLE_MASK 0x10000000L
19516#define CB_COLOR1_INFO__CMASK_ADDR_TYPE_MASK 0x60000000L
19517//CB_COLOR1_ATTRIB
19518#define CB_COLOR1_ATTRIB__MIP0_DEPTH__SHIFT 0x0
19519#define CB_COLOR1_ATTRIB__META_LINEAR__SHIFT 0xb
19520#define CB_COLOR1_ATTRIB__NUM_SAMPLES__SHIFT 0xc
19521#define CB_COLOR1_ATTRIB__NUM_FRAGMENTS__SHIFT 0xf
19522#define CB_COLOR1_ATTRIB__FORCE_DST_ALPHA_1__SHIFT 0x11
19523#define CB_COLOR1_ATTRIB__COLOR_SW_MODE__SHIFT 0x12
19524#define CB_COLOR1_ATTRIB__FMASK_SW_MODE__SHIFT 0x17
19525#define CB_COLOR1_ATTRIB__RESOURCE_TYPE__SHIFT 0x1c
19526#define CB_COLOR1_ATTRIB__RB_ALIGNED__SHIFT 0x1e
19527#define CB_COLOR1_ATTRIB__PIPE_ALIGNED__SHIFT 0x1f
19528#define CB_COLOR1_ATTRIB__MIP0_DEPTH_MASK 0x000007FFL
19529#define CB_COLOR1_ATTRIB__META_LINEAR_MASK 0x00000800L
19530#define CB_COLOR1_ATTRIB__NUM_SAMPLES_MASK 0x00007000L
19531#define CB_COLOR1_ATTRIB__NUM_FRAGMENTS_MASK 0x00018000L
19532#define CB_COLOR1_ATTRIB__FORCE_DST_ALPHA_1_MASK 0x00020000L
19533#define CB_COLOR1_ATTRIB__COLOR_SW_MODE_MASK 0x007C0000L
19534#define CB_COLOR1_ATTRIB__FMASK_SW_MODE_MASK 0x0F800000L
19535#define CB_COLOR1_ATTRIB__RESOURCE_TYPE_MASK 0x30000000L
19536#define CB_COLOR1_ATTRIB__RB_ALIGNED_MASK 0x40000000L
19537#define CB_COLOR1_ATTRIB__PIPE_ALIGNED_MASK 0x80000000L
19538//CB_COLOR1_DCC_CONTROL
19539#define CB_COLOR1_DCC_CONTROL__OVERWRITE_COMBINER_DISABLE__SHIFT 0x0
19540#define CB_COLOR1_DCC_CONTROL__KEY_CLEAR_ENABLE__SHIFT 0x1
19541#define CB_COLOR1_DCC_CONTROL__MAX_UNCOMPRESSED_BLOCK_SIZE__SHIFT 0x2
19542#define CB_COLOR1_DCC_CONTROL__MIN_COMPRESSED_BLOCK_SIZE__SHIFT 0x4
19543#define CB_COLOR1_DCC_CONTROL__MAX_COMPRESSED_BLOCK_SIZE__SHIFT 0x5
19544#define CB_COLOR1_DCC_CONTROL__COLOR_TRANSFORM__SHIFT 0x7
19545#define CB_COLOR1_DCC_CONTROL__INDEPENDENT_64B_BLOCKS__SHIFT 0x9
19546#define CB_COLOR1_DCC_CONTROL__LOSSY_RGB_PRECISION__SHIFT 0xa
19547#define CB_COLOR1_DCC_CONTROL__LOSSY_ALPHA_PRECISION__SHIFT 0xe
19548#define CB_COLOR1_DCC_CONTROL__DISABLE_CONSTANT_ENCODE_REG__SHIFT 0x12
19549#define CB_COLOR1_DCC_CONTROL__ENABLE_CONSTANT_ENCODE_REG_WRITE__SHIFT 0x13
19550#define CB_COLOR1_DCC_CONTROL__OVERWRITE_COMBINER_DISABLE_MASK 0x00000001L
19551#define CB_COLOR1_DCC_CONTROL__KEY_CLEAR_ENABLE_MASK 0x00000002L
19552#define CB_COLOR1_DCC_CONTROL__MAX_UNCOMPRESSED_BLOCK_SIZE_MASK 0x0000000CL
19553#define CB_COLOR1_DCC_CONTROL__MIN_COMPRESSED_BLOCK_SIZE_MASK 0x00000010L
19554#define CB_COLOR1_DCC_CONTROL__MAX_COMPRESSED_BLOCK_SIZE_MASK 0x00000060L
19555#define CB_COLOR1_DCC_CONTROL__COLOR_TRANSFORM_MASK 0x00000180L
19556#define CB_COLOR1_DCC_CONTROL__INDEPENDENT_64B_BLOCKS_MASK 0x00000200L
19557#define CB_COLOR1_DCC_CONTROL__LOSSY_RGB_PRECISION_MASK 0x00003C00L
19558#define CB_COLOR1_DCC_CONTROL__LOSSY_ALPHA_PRECISION_MASK 0x0003C000L
19559#define CB_COLOR1_DCC_CONTROL__DISABLE_CONSTANT_ENCODE_REG_MASK 0x00040000L
19560#define CB_COLOR1_DCC_CONTROL__ENABLE_CONSTANT_ENCODE_REG_WRITE_MASK 0x00080000L
19561//CB_COLOR1_CMASK
19562#define CB_COLOR1_CMASK__BASE_256B__SHIFT 0x0
19563#define CB_COLOR1_CMASK__BASE_256B_MASK 0xFFFFFFFFL
19564//CB_COLOR1_CMASK_BASE_EXT
19565#define CB_COLOR1_CMASK_BASE_EXT__BASE_256B__SHIFT 0x0
19566#define CB_COLOR1_CMASK_BASE_EXT__BASE_256B_MASK 0x000000FFL
19567//CB_COLOR1_FMASK
19568#define CB_COLOR1_FMASK__BASE_256B__SHIFT 0x0
19569#define CB_COLOR1_FMASK__BASE_256B_MASK 0xFFFFFFFFL
19570//CB_COLOR1_FMASK_BASE_EXT
19571#define CB_COLOR1_FMASK_BASE_EXT__BASE_256B__SHIFT 0x0
19572#define CB_COLOR1_FMASK_BASE_EXT__BASE_256B_MASK 0x000000FFL
19573//CB_COLOR1_CLEAR_WORD0
19574#define CB_COLOR1_CLEAR_WORD0__CLEAR_WORD0__SHIFT 0x0
19575#define CB_COLOR1_CLEAR_WORD0__CLEAR_WORD0_MASK 0xFFFFFFFFL
19576//CB_COLOR1_CLEAR_WORD1
19577#define CB_COLOR1_CLEAR_WORD1__CLEAR_WORD1__SHIFT 0x0
19578#define CB_COLOR1_CLEAR_WORD1__CLEAR_WORD1_MASK 0xFFFFFFFFL
19579//CB_COLOR1_DCC_BASE
19580#define CB_COLOR1_DCC_BASE__BASE_256B__SHIFT 0x0
19581#define CB_COLOR1_DCC_BASE__BASE_256B_MASK 0xFFFFFFFFL
19582//CB_COLOR1_DCC_BASE_EXT
19583#define CB_COLOR1_DCC_BASE_EXT__BASE_256B__SHIFT 0x0
19584#define CB_COLOR1_DCC_BASE_EXT__BASE_256B_MASK 0x000000FFL
19585//CB_COLOR2_BASE
19586#define CB_COLOR2_BASE__BASE_256B__SHIFT 0x0
19587#define CB_COLOR2_BASE__BASE_256B_MASK 0xFFFFFFFFL
19588//CB_COLOR2_BASE_EXT
19589#define CB_COLOR2_BASE_EXT__BASE_256B__SHIFT 0x0
19590#define CB_COLOR2_BASE_EXT__BASE_256B_MASK 0x000000FFL
19591//CB_COLOR2_ATTRIB2
19592#define CB_COLOR2_ATTRIB2__MIP0_HEIGHT__SHIFT 0x0
19593#define CB_COLOR2_ATTRIB2__MIP0_WIDTH__SHIFT 0xe
19594#define CB_COLOR2_ATTRIB2__MAX_MIP__SHIFT 0x1c
19595#define CB_COLOR2_ATTRIB2__MIP0_HEIGHT_MASK 0x00003FFFL
19596#define CB_COLOR2_ATTRIB2__MIP0_WIDTH_MASK 0x0FFFC000L
19597#define CB_COLOR2_ATTRIB2__MAX_MIP_MASK 0xF0000000L
19598//CB_COLOR2_VIEW
19599#define CB_COLOR2_VIEW__SLICE_START__SHIFT 0x0
19600#define CB_COLOR2_VIEW__SLICE_MAX__SHIFT 0xd
19601#define CB_COLOR2_VIEW__MIP_LEVEL__SHIFT 0x18
19602#define CB_COLOR2_VIEW__SLICE_START_MASK 0x000007FFL
19603#define CB_COLOR2_VIEW__SLICE_MAX_MASK 0x00FFE000L
19604#define CB_COLOR2_VIEW__MIP_LEVEL_MASK 0x0F000000L
19605//CB_COLOR2_INFO
19606#define CB_COLOR2_INFO__ENDIAN__SHIFT 0x0
19607#define CB_COLOR2_INFO__FORMAT__SHIFT 0x2
19608#define CB_COLOR2_INFO__NUMBER_TYPE__SHIFT 0x8
19609#define CB_COLOR2_INFO__COMP_SWAP__SHIFT 0xb
19610#define CB_COLOR2_INFO__FAST_CLEAR__SHIFT 0xd
19611#define CB_COLOR2_INFO__COMPRESSION__SHIFT 0xe
19612#define CB_COLOR2_INFO__BLEND_CLAMP__SHIFT 0xf
19613#define CB_COLOR2_INFO__BLEND_BYPASS__SHIFT 0x10
19614#define CB_COLOR2_INFO__SIMPLE_FLOAT__SHIFT 0x11
19615#define CB_COLOR2_INFO__ROUND_MODE__SHIFT 0x12
19616#define CB_COLOR2_INFO__BLEND_OPT_DONT_RD_DST__SHIFT 0x14
19617#define CB_COLOR2_INFO__BLEND_OPT_DISCARD_PIXEL__SHIFT 0x17
19618#define CB_COLOR2_INFO__FMASK_COMPRESSION_DISABLE__SHIFT 0x1a
19619#define CB_COLOR2_INFO__FMASK_COMPRESS_1FRAG_ONLY__SHIFT 0x1b
19620#define CB_COLOR2_INFO__DCC_ENABLE__SHIFT 0x1c
19621#define CB_COLOR2_INFO__CMASK_ADDR_TYPE__SHIFT 0x1d
19622#define CB_COLOR2_INFO__ENDIAN_MASK 0x00000003L
19623#define CB_COLOR2_INFO__FORMAT_MASK 0x0000007CL
19624#define CB_COLOR2_INFO__NUMBER_TYPE_MASK 0x00000700L
19625#define CB_COLOR2_INFO__COMP_SWAP_MASK 0x00001800L
19626#define CB_COLOR2_INFO__FAST_CLEAR_MASK 0x00002000L
19627#define CB_COLOR2_INFO__COMPRESSION_MASK 0x00004000L
19628#define CB_COLOR2_INFO__BLEND_CLAMP_MASK 0x00008000L
19629#define CB_COLOR2_INFO__BLEND_BYPASS_MASK 0x00010000L
19630#define CB_COLOR2_INFO__SIMPLE_FLOAT_MASK 0x00020000L
19631#define CB_COLOR2_INFO__ROUND_MODE_MASK 0x00040000L
19632#define CB_COLOR2_INFO__BLEND_OPT_DONT_RD_DST_MASK 0x00700000L
19633#define CB_COLOR2_INFO__BLEND_OPT_DISCARD_PIXEL_MASK 0x03800000L
19634#define CB_COLOR2_INFO__FMASK_COMPRESSION_DISABLE_MASK 0x04000000L
19635#define CB_COLOR2_INFO__FMASK_COMPRESS_1FRAG_ONLY_MASK 0x08000000L
19636#define CB_COLOR2_INFO__DCC_ENABLE_MASK 0x10000000L
19637#define CB_COLOR2_INFO__CMASK_ADDR_TYPE_MASK 0x60000000L
19638//CB_COLOR2_ATTRIB
19639#define CB_COLOR2_ATTRIB__MIP0_DEPTH__SHIFT 0x0
19640#define CB_COLOR2_ATTRIB__META_LINEAR__SHIFT 0xb
19641#define CB_COLOR2_ATTRIB__NUM_SAMPLES__SHIFT 0xc
19642#define CB_COLOR2_ATTRIB__NUM_FRAGMENTS__SHIFT 0xf
19643#define CB_COLOR2_ATTRIB__FORCE_DST_ALPHA_1__SHIFT 0x11
19644#define CB_COLOR2_ATTRIB__COLOR_SW_MODE__SHIFT 0x12
19645#define CB_COLOR2_ATTRIB__FMASK_SW_MODE__SHIFT 0x17
19646#define CB_COLOR2_ATTRIB__RESOURCE_TYPE__SHIFT 0x1c
19647#define CB_COLOR2_ATTRIB__RB_ALIGNED__SHIFT 0x1e
19648#define CB_COLOR2_ATTRIB__PIPE_ALIGNED__SHIFT 0x1f
19649#define CB_COLOR2_ATTRIB__MIP0_DEPTH_MASK 0x000007FFL
19650#define CB_COLOR2_ATTRIB__META_LINEAR_MASK 0x00000800L
19651#define CB_COLOR2_ATTRIB__NUM_SAMPLES_MASK 0x00007000L
19652#define CB_COLOR2_ATTRIB__NUM_FRAGMENTS_MASK 0x00018000L
19653#define CB_COLOR2_ATTRIB__FORCE_DST_ALPHA_1_MASK 0x00020000L
19654#define CB_COLOR2_ATTRIB__COLOR_SW_MODE_MASK 0x007C0000L
19655#define CB_COLOR2_ATTRIB__FMASK_SW_MODE_MASK 0x0F800000L
19656#define CB_COLOR2_ATTRIB__RESOURCE_TYPE_MASK 0x30000000L
19657#define CB_COLOR2_ATTRIB__RB_ALIGNED_MASK 0x40000000L
19658#define CB_COLOR2_ATTRIB__PIPE_ALIGNED_MASK 0x80000000L
19659//CB_COLOR2_DCC_CONTROL
19660#define CB_COLOR2_DCC_CONTROL__OVERWRITE_COMBINER_DISABLE__SHIFT 0x0
19661#define CB_COLOR2_DCC_CONTROL__KEY_CLEAR_ENABLE__SHIFT 0x1
19662#define CB_COLOR2_DCC_CONTROL__MAX_UNCOMPRESSED_BLOCK_SIZE__SHIFT 0x2
19663#define CB_COLOR2_DCC_CONTROL__MIN_COMPRESSED_BLOCK_SIZE__SHIFT 0x4
19664#define CB_COLOR2_DCC_CONTROL__MAX_COMPRESSED_BLOCK_SIZE__SHIFT 0x5
19665#define CB_COLOR2_DCC_CONTROL__COLOR_TRANSFORM__SHIFT 0x7
19666#define CB_COLOR2_DCC_CONTROL__INDEPENDENT_64B_BLOCKS__SHIFT 0x9
19667#define CB_COLOR2_DCC_CONTROL__LOSSY_RGB_PRECISION__SHIFT 0xa
19668#define CB_COLOR2_DCC_CONTROL__LOSSY_ALPHA_PRECISION__SHIFT 0xe
19669#define CB_COLOR2_DCC_CONTROL__DISABLE_CONSTANT_ENCODE_REG__SHIFT 0x12
19670#define CB_COLOR2_DCC_CONTROL__ENABLE_CONSTANT_ENCODE_REG_WRITE__SHIFT 0x13
19671#define CB_COLOR2_DCC_CONTROL__OVERWRITE_COMBINER_DISABLE_MASK 0x00000001L
19672#define CB_COLOR2_DCC_CONTROL__KEY_CLEAR_ENABLE_MASK 0x00000002L
19673#define CB_COLOR2_DCC_CONTROL__MAX_UNCOMPRESSED_BLOCK_SIZE_MASK 0x0000000CL
19674#define CB_COLOR2_DCC_CONTROL__MIN_COMPRESSED_BLOCK_SIZE_MASK 0x00000010L
19675#define CB_COLOR2_DCC_CONTROL__MAX_COMPRESSED_BLOCK_SIZE_MASK 0x00000060L
19676#define CB_COLOR2_DCC_CONTROL__COLOR_TRANSFORM_MASK 0x00000180L
19677#define CB_COLOR2_DCC_CONTROL__INDEPENDENT_64B_BLOCKS_MASK 0x00000200L
19678#define CB_COLOR2_DCC_CONTROL__LOSSY_RGB_PRECISION_MASK 0x00003C00L
19679#define CB_COLOR2_DCC_CONTROL__LOSSY_ALPHA_PRECISION_MASK 0x0003C000L
19680#define CB_COLOR2_DCC_CONTROL__DISABLE_CONSTANT_ENCODE_REG_MASK 0x00040000L
19681#define CB_COLOR2_DCC_CONTROL__ENABLE_CONSTANT_ENCODE_REG_WRITE_MASK 0x00080000L
19682//CB_COLOR2_CMASK
19683#define CB_COLOR2_CMASK__BASE_256B__SHIFT 0x0
19684#define CB_COLOR2_CMASK__BASE_256B_MASK 0xFFFFFFFFL
19685//CB_COLOR2_CMASK_BASE_EXT
19686#define CB_COLOR2_CMASK_BASE_EXT__BASE_256B__SHIFT 0x0
19687#define CB_COLOR2_CMASK_BASE_EXT__BASE_256B_MASK 0x000000FFL
19688//CB_COLOR2_FMASK
19689#define CB_COLOR2_FMASK__BASE_256B__SHIFT 0x0
19690#define CB_COLOR2_FMASK__BASE_256B_MASK 0xFFFFFFFFL
19691//CB_COLOR2_FMASK_BASE_EXT
19692#define CB_COLOR2_FMASK_BASE_EXT__BASE_256B__SHIFT 0x0
19693#define CB_COLOR2_FMASK_BASE_EXT__BASE_256B_MASK 0x000000FFL
19694//CB_COLOR2_CLEAR_WORD0
19695#define CB_COLOR2_CLEAR_WORD0__CLEAR_WORD0__SHIFT 0x0
19696#define CB_COLOR2_CLEAR_WORD0__CLEAR_WORD0_MASK 0xFFFFFFFFL
19697//CB_COLOR2_CLEAR_WORD1
19698#define CB_COLOR2_CLEAR_WORD1__CLEAR_WORD1__SHIFT 0x0
19699#define CB_COLOR2_CLEAR_WORD1__CLEAR_WORD1_MASK 0xFFFFFFFFL
19700//CB_COLOR2_DCC_BASE
19701#define CB_COLOR2_DCC_BASE__BASE_256B__SHIFT 0x0
19702#define CB_COLOR2_DCC_BASE__BASE_256B_MASK 0xFFFFFFFFL
19703//CB_COLOR2_DCC_BASE_EXT
19704#define CB_COLOR2_DCC_BASE_EXT__BASE_256B__SHIFT 0x0
19705#define CB_COLOR2_DCC_BASE_EXT__BASE_256B_MASK 0x000000FFL
19706//CB_COLOR3_BASE
19707#define CB_COLOR3_BASE__BASE_256B__SHIFT 0x0
19708#define CB_COLOR3_BASE__BASE_256B_MASK 0xFFFFFFFFL
19709//CB_COLOR3_BASE_EXT
19710#define CB_COLOR3_BASE_EXT__BASE_256B__SHIFT 0x0
19711#define CB_COLOR3_BASE_EXT__BASE_256B_MASK 0x000000FFL
19712//CB_COLOR3_ATTRIB2
19713#define CB_COLOR3_ATTRIB2__MIP0_HEIGHT__SHIFT 0x0
19714#define CB_COLOR3_ATTRIB2__MIP0_WIDTH__SHIFT 0xe
19715#define CB_COLOR3_ATTRIB2__MAX_MIP__SHIFT 0x1c
19716#define CB_COLOR3_ATTRIB2__MIP0_HEIGHT_MASK 0x00003FFFL
19717#define CB_COLOR3_ATTRIB2__MIP0_WIDTH_MASK 0x0FFFC000L
19718#define CB_COLOR3_ATTRIB2__MAX_MIP_MASK 0xF0000000L
19719//CB_COLOR3_VIEW
19720#define CB_COLOR3_VIEW__SLICE_START__SHIFT 0x0
19721#define CB_COLOR3_VIEW__SLICE_MAX__SHIFT 0xd
19722#define CB_COLOR3_VIEW__MIP_LEVEL__SHIFT 0x18
19723#define CB_COLOR3_VIEW__SLICE_START_MASK 0x000007FFL
19724#define CB_COLOR3_VIEW__SLICE_MAX_MASK 0x00FFE000L
19725#define CB_COLOR3_VIEW__MIP_LEVEL_MASK 0x0F000000L
19726//CB_COLOR3_INFO
19727#define CB_COLOR3_INFO__ENDIAN__SHIFT 0x0
19728#define CB_COLOR3_INFO__FORMAT__SHIFT 0x2
19729#define CB_COLOR3_INFO__NUMBER_TYPE__SHIFT 0x8
19730#define CB_COLOR3_INFO__COMP_SWAP__SHIFT 0xb
19731#define CB_COLOR3_INFO__FAST_CLEAR__SHIFT 0xd
19732#define CB_COLOR3_INFO__COMPRESSION__SHIFT 0xe
19733#define CB_COLOR3_INFO__BLEND_CLAMP__SHIFT 0xf
19734#define CB_COLOR3_INFO__BLEND_BYPASS__SHIFT 0x10
19735#define CB_COLOR3_INFO__SIMPLE_FLOAT__SHIFT 0x11
19736#define CB_COLOR3_INFO__ROUND_MODE__SHIFT 0x12
19737#define CB_COLOR3_INFO__BLEND_OPT_DONT_RD_DST__SHIFT 0x14
19738#define CB_COLOR3_INFO__BLEND_OPT_DISCARD_PIXEL__SHIFT 0x17
19739#define CB_COLOR3_INFO__FMASK_COMPRESSION_DISABLE__SHIFT 0x1a
19740#define CB_COLOR3_INFO__FMASK_COMPRESS_1FRAG_ONLY__SHIFT 0x1b
19741#define CB_COLOR3_INFO__DCC_ENABLE__SHIFT 0x1c
19742#define CB_COLOR3_INFO__CMASK_ADDR_TYPE__SHIFT 0x1d
19743#define CB_COLOR3_INFO__ENDIAN_MASK 0x00000003L
19744#define CB_COLOR3_INFO__FORMAT_MASK 0x0000007CL
19745#define CB_COLOR3_INFO__NUMBER_TYPE_MASK 0x00000700L
19746#define CB_COLOR3_INFO__COMP_SWAP_MASK 0x00001800L
19747#define CB_COLOR3_INFO__FAST_CLEAR_MASK 0x00002000L
19748#define CB_COLOR3_INFO__COMPRESSION_MASK 0x00004000L
19749#define CB_COLOR3_INFO__BLEND_CLAMP_MASK 0x00008000L
19750#define CB_COLOR3_INFO__BLEND_BYPASS_MASK 0x00010000L
19751#define CB_COLOR3_INFO__SIMPLE_FLOAT_MASK 0x00020000L
19752#define CB_COLOR3_INFO__ROUND_MODE_MASK 0x00040000L
19753#define CB_COLOR3_INFO__BLEND_OPT_DONT_RD_DST_MASK 0x00700000L
19754#define CB_COLOR3_INFO__BLEND_OPT_DISCARD_PIXEL_MASK 0x03800000L
19755#define CB_COLOR3_INFO__FMASK_COMPRESSION_DISABLE_MASK 0x04000000L
19756#define CB_COLOR3_INFO__FMASK_COMPRESS_1FRAG_ONLY_MASK 0x08000000L
19757#define CB_COLOR3_INFO__DCC_ENABLE_MASK 0x10000000L
19758#define CB_COLOR3_INFO__CMASK_ADDR_TYPE_MASK 0x60000000L
19759//CB_COLOR3_ATTRIB
19760#define CB_COLOR3_ATTRIB__MIP0_DEPTH__SHIFT 0x0
19761#define CB_COLOR3_ATTRIB__META_LINEAR__SHIFT 0xb
19762#define CB_COLOR3_ATTRIB__NUM_SAMPLES__SHIFT 0xc
19763#define CB_COLOR3_ATTRIB__NUM_FRAGMENTS__SHIFT 0xf
19764#define CB_COLOR3_ATTRIB__FORCE_DST_ALPHA_1__SHIFT 0x11
19765#define CB_COLOR3_ATTRIB__COLOR_SW_MODE__SHIFT 0x12
19766#define CB_COLOR3_ATTRIB__FMASK_SW_MODE__SHIFT 0x17
19767#define CB_COLOR3_ATTRIB__RESOURCE_TYPE__SHIFT 0x1c
19768#define CB_COLOR3_ATTRIB__RB_ALIGNED__SHIFT 0x1e
19769#define CB_COLOR3_ATTRIB__PIPE_ALIGNED__SHIFT 0x1f
19770#define CB_COLOR3_ATTRIB__MIP0_DEPTH_MASK 0x000007FFL
19771#define CB_COLOR3_ATTRIB__META_LINEAR_MASK 0x00000800L
19772#define CB_COLOR3_ATTRIB__NUM_SAMPLES_MASK 0x00007000L
19773#define CB_COLOR3_ATTRIB__NUM_FRAGMENTS_MASK 0x00018000L
19774#define CB_COLOR3_ATTRIB__FORCE_DST_ALPHA_1_MASK 0x00020000L
19775#define CB_COLOR3_ATTRIB__COLOR_SW_MODE_MASK 0x007C0000L
19776#define CB_COLOR3_ATTRIB__FMASK_SW_MODE_MASK 0x0F800000L
19777#define CB_COLOR3_ATTRIB__RESOURCE_TYPE_MASK 0x30000000L
19778#define CB_COLOR3_ATTRIB__RB_ALIGNED_MASK 0x40000000L
19779#define CB_COLOR3_ATTRIB__PIPE_ALIGNED_MASK 0x80000000L
19780//CB_COLOR3_DCC_CONTROL
19781#define CB_COLOR3_DCC_CONTROL__OVERWRITE_COMBINER_DISABLE__SHIFT 0x0
19782#define CB_COLOR3_DCC_CONTROL__KEY_CLEAR_ENABLE__SHIFT 0x1
19783#define CB_COLOR3_DCC_CONTROL__MAX_UNCOMPRESSED_BLOCK_SIZE__SHIFT 0x2
19784#define CB_COLOR3_DCC_CONTROL__MIN_COMPRESSED_BLOCK_SIZE__SHIFT 0x4
19785#define CB_COLOR3_DCC_CONTROL__MAX_COMPRESSED_BLOCK_SIZE__SHIFT 0x5
19786#define CB_COLOR3_DCC_CONTROL__COLOR_TRANSFORM__SHIFT 0x7
19787#define CB_COLOR3_DCC_CONTROL__INDEPENDENT_64B_BLOCKS__SHIFT 0x9
19788#define CB_COLOR3_DCC_CONTROL__LOSSY_RGB_PRECISION__SHIFT 0xa
19789#define CB_COLOR3_DCC_CONTROL__LOSSY_ALPHA_PRECISION__SHIFT 0xe
19790#define CB_COLOR3_DCC_CONTROL__DISABLE_CONSTANT_ENCODE_REG__SHIFT 0x12
19791#define CB_COLOR3_DCC_CONTROL__ENABLE_CONSTANT_ENCODE_REG_WRITE__SHIFT 0x13
19792#define CB_COLOR3_DCC_CONTROL__OVERWRITE_COMBINER_DISABLE_MASK 0x00000001L
19793#define CB_COLOR3_DCC_CONTROL__KEY_CLEAR_ENABLE_MASK 0x00000002L
19794#define CB_COLOR3_DCC_CONTROL__MAX_UNCOMPRESSED_BLOCK_SIZE_MASK 0x0000000CL
19795#define CB_COLOR3_DCC_CONTROL__MIN_COMPRESSED_BLOCK_SIZE_MASK 0x00000010L
19796#define CB_COLOR3_DCC_CONTROL__MAX_COMPRESSED_BLOCK_SIZE_MASK 0x00000060L
19797#define CB_COLOR3_DCC_CONTROL__COLOR_TRANSFORM_MASK 0x00000180L
19798#define CB_COLOR3_DCC_CONTROL__INDEPENDENT_64B_BLOCKS_MASK 0x00000200L
19799#define CB_COLOR3_DCC_CONTROL__LOSSY_RGB_PRECISION_MASK 0x00003C00L
19800#define CB_COLOR3_DCC_CONTROL__LOSSY_ALPHA_PRECISION_MASK 0x0003C000L
19801#define CB_COLOR3_DCC_CONTROL__DISABLE_CONSTANT_ENCODE_REG_MASK 0x00040000L
19802#define CB_COLOR3_DCC_CONTROL__ENABLE_CONSTANT_ENCODE_REG_WRITE_MASK 0x00080000L
19803//CB_COLOR3_CMASK
19804#define CB_COLOR3_CMASK__BASE_256B__SHIFT 0x0
19805#define CB_COLOR3_CMASK__BASE_256B_MASK 0xFFFFFFFFL
19806//CB_COLOR3_CMASK_BASE_EXT
19807#define CB_COLOR3_CMASK_BASE_EXT__BASE_256B__SHIFT 0x0
19808#define CB_COLOR3_CMASK_BASE_EXT__BASE_256B_MASK 0x000000FFL
19809//CB_COLOR3_FMASK
19810#define CB_COLOR3_FMASK__BASE_256B__SHIFT 0x0
19811#define CB_COLOR3_FMASK__BASE_256B_MASK 0xFFFFFFFFL
19812//CB_COLOR3_FMASK_BASE_EXT
19813#define CB_COLOR3_FMASK_BASE_EXT__BASE_256B__SHIFT 0x0
19814#define CB_COLOR3_FMASK_BASE_EXT__BASE_256B_MASK 0x000000FFL
19815//CB_COLOR3_CLEAR_WORD0
19816#define CB_COLOR3_CLEAR_WORD0__CLEAR_WORD0__SHIFT 0x0
19817#define CB_COLOR3_CLEAR_WORD0__CLEAR_WORD0_MASK 0xFFFFFFFFL
19818//CB_COLOR3_CLEAR_WORD1
19819#define CB_COLOR3_CLEAR_WORD1__CLEAR_WORD1__SHIFT 0x0
19820#define CB_COLOR3_CLEAR_WORD1__CLEAR_WORD1_MASK 0xFFFFFFFFL
19821//CB_COLOR3_DCC_BASE
19822#define CB_COLOR3_DCC_BASE__BASE_256B__SHIFT 0x0
19823#define CB_COLOR3_DCC_BASE__BASE_256B_MASK 0xFFFFFFFFL
19824//CB_COLOR3_DCC_BASE_EXT
19825#define CB_COLOR3_DCC_BASE_EXT__BASE_256B__SHIFT 0x0
19826#define CB_COLOR3_DCC_BASE_EXT__BASE_256B_MASK 0x000000FFL
19827//CB_COLOR4_BASE
19828#define CB_COLOR4_BASE__BASE_256B__SHIFT 0x0
19829#define CB_COLOR4_BASE__BASE_256B_MASK 0xFFFFFFFFL
19830//CB_COLOR4_BASE_EXT
19831#define CB_COLOR4_BASE_EXT__BASE_256B__SHIFT 0x0
19832#define CB_COLOR4_BASE_EXT__BASE_256B_MASK 0x000000FFL
19833//CB_COLOR4_ATTRIB2
19834#define CB_COLOR4_ATTRIB2__MIP0_HEIGHT__SHIFT 0x0
19835#define CB_COLOR4_ATTRIB2__MIP0_WIDTH__SHIFT 0xe
19836#define CB_COLOR4_ATTRIB2__MAX_MIP__SHIFT 0x1c
19837#define CB_COLOR4_ATTRIB2__MIP0_HEIGHT_MASK 0x00003FFFL
19838#define CB_COLOR4_ATTRIB2__MIP0_WIDTH_MASK 0x0FFFC000L
19839#define CB_COLOR4_ATTRIB2__MAX_MIP_MASK 0xF0000000L
19840//CB_COLOR4_VIEW
19841#define CB_COLOR4_VIEW__SLICE_START__SHIFT 0x0
19842#define CB_COLOR4_VIEW__SLICE_MAX__SHIFT 0xd
19843#define CB_COLOR4_VIEW__MIP_LEVEL__SHIFT 0x18
19844#define CB_COLOR4_VIEW__SLICE_START_MASK 0x000007FFL
19845#define CB_COLOR4_VIEW__SLICE_MAX_MASK 0x00FFE000L
19846#define CB_COLOR4_VIEW__MIP_LEVEL_MASK 0x0F000000L
19847//CB_COLOR4_INFO
19848#define CB_COLOR4_INFO__ENDIAN__SHIFT 0x0
19849#define CB_COLOR4_INFO__FORMAT__SHIFT 0x2
19850#define CB_COLOR4_INFO__NUMBER_TYPE__SHIFT 0x8
19851#define CB_COLOR4_INFO__COMP_SWAP__SHIFT 0xb
19852#define CB_COLOR4_INFO__FAST_CLEAR__SHIFT 0xd
19853#define CB_COLOR4_INFO__COMPRESSION__SHIFT 0xe
19854#define CB_COLOR4_INFO__BLEND_CLAMP__SHIFT 0xf
19855#define CB_COLOR4_INFO__BLEND_BYPASS__SHIFT 0x10
19856#define CB_COLOR4_INFO__SIMPLE_FLOAT__SHIFT 0x11
19857#define CB_COLOR4_INFO__ROUND_MODE__SHIFT 0x12
19858#define CB_COLOR4_INFO__BLEND_OPT_DONT_RD_DST__SHIFT 0x14
19859#define CB_COLOR4_INFO__BLEND_OPT_DISCARD_PIXEL__SHIFT 0x17
19860#define CB_COLOR4_INFO__FMASK_COMPRESSION_DISABLE__SHIFT 0x1a
19861#define CB_COLOR4_INFO__FMASK_COMPRESS_1FRAG_ONLY__SHIFT 0x1b
19862#define CB_COLOR4_INFO__DCC_ENABLE__SHIFT 0x1c
19863#define CB_COLOR4_INFO__CMASK_ADDR_TYPE__SHIFT 0x1d
19864#define CB_COLOR4_INFO__ENDIAN_MASK 0x00000003L
19865#define CB_COLOR4_INFO__FORMAT_MASK 0x0000007CL
19866#define CB_COLOR4_INFO__NUMBER_TYPE_MASK 0x00000700L
19867#define CB_COLOR4_INFO__COMP_SWAP_MASK 0x00001800L
19868#define CB_COLOR4_INFO__FAST_CLEAR_MASK 0x00002000L
19869#define CB_COLOR4_INFO__COMPRESSION_MASK 0x00004000L
19870#define CB_COLOR4_INFO__BLEND_CLAMP_MASK 0x00008000L
19871#define CB_COLOR4_INFO__BLEND_BYPASS_MASK 0x00010000L
19872#define CB_COLOR4_INFO__SIMPLE_FLOAT_MASK 0x00020000L
19873#define CB_COLOR4_INFO__ROUND_MODE_MASK 0x00040000L
19874#define CB_COLOR4_INFO__BLEND_OPT_DONT_RD_DST_MASK 0x00700000L
19875#define CB_COLOR4_INFO__BLEND_OPT_DISCARD_PIXEL_MASK 0x03800000L
19876#define CB_COLOR4_INFO__FMASK_COMPRESSION_DISABLE_MASK 0x04000000L
19877#define CB_COLOR4_INFO__FMASK_COMPRESS_1FRAG_ONLY_MASK 0x08000000L
19878#define CB_COLOR4_INFO__DCC_ENABLE_MASK 0x10000000L
19879#define CB_COLOR4_INFO__CMASK_ADDR_TYPE_MASK 0x60000000L
19880//CB_COLOR4_ATTRIB
19881#define CB_COLOR4_ATTRIB__MIP0_DEPTH__SHIFT 0x0
19882#define CB_COLOR4_ATTRIB__META_LINEAR__SHIFT 0xb
19883#define CB_COLOR4_ATTRIB__NUM_SAMPLES__SHIFT 0xc
19884#define CB_COLOR4_ATTRIB__NUM_FRAGMENTS__SHIFT 0xf
19885#define CB_COLOR4_ATTRIB__FORCE_DST_ALPHA_1__SHIFT 0x11
19886#define CB_COLOR4_ATTRIB__COLOR_SW_MODE__SHIFT 0x12
19887#define CB_COLOR4_ATTRIB__FMASK_SW_MODE__SHIFT 0x17
19888#define CB_COLOR4_ATTRIB__RESOURCE_TYPE__SHIFT 0x1c
19889#define CB_COLOR4_ATTRIB__RB_ALIGNED__SHIFT 0x1e
19890#define CB_COLOR4_ATTRIB__PIPE_ALIGNED__SHIFT 0x1f
19891#define CB_COLOR4_ATTRIB__MIP0_DEPTH_MASK 0x000007FFL
19892#define CB_COLOR4_ATTRIB__META_LINEAR_MASK 0x00000800L
19893#define CB_COLOR4_ATTRIB__NUM_SAMPLES_MASK 0x00007000L
19894#define CB_COLOR4_ATTRIB__NUM_FRAGMENTS_MASK 0x00018000L
19895#define CB_COLOR4_ATTRIB__FORCE_DST_ALPHA_1_MASK 0x00020000L
19896#define CB_COLOR4_ATTRIB__COLOR_SW_MODE_MASK 0x007C0000L
19897#define CB_COLOR4_ATTRIB__FMASK_SW_MODE_MASK 0x0F800000L
19898#define CB_COLOR4_ATTRIB__RESOURCE_TYPE_MASK 0x30000000L
19899#define CB_COLOR4_ATTRIB__RB_ALIGNED_MASK 0x40000000L
19900#define CB_COLOR4_ATTRIB__PIPE_ALIGNED_MASK 0x80000000L
19901//CB_COLOR4_DCC_CONTROL
19902#define CB_COLOR4_DCC_CONTROL__OVERWRITE_COMBINER_DISABLE__SHIFT 0x0
19903#define CB_COLOR4_DCC_CONTROL__KEY_CLEAR_ENABLE__SHIFT 0x1
19904#define CB_COLOR4_DCC_CONTROL__MAX_UNCOMPRESSED_BLOCK_SIZE__SHIFT 0x2
19905#define CB_COLOR4_DCC_CONTROL__MIN_COMPRESSED_BLOCK_SIZE__SHIFT 0x4
19906#define CB_COLOR4_DCC_CONTROL__MAX_COMPRESSED_BLOCK_SIZE__SHIFT 0x5
19907#define CB_COLOR4_DCC_CONTROL__COLOR_TRANSFORM__SHIFT 0x7
19908#define CB_COLOR4_DCC_CONTROL__INDEPENDENT_64B_BLOCKS__SHIFT 0x9
19909#define CB_COLOR4_DCC_CONTROL__LOSSY_RGB_PRECISION__SHIFT 0xa
19910#define CB_COLOR4_DCC_CONTROL__LOSSY_ALPHA_PRECISION__SHIFT 0xe
19911#define CB_COLOR4_DCC_CONTROL__DISABLE_CONSTANT_ENCODE_REG__SHIFT 0x12
19912#define CB_COLOR4_DCC_CONTROL__ENABLE_CONSTANT_ENCODE_REG_WRITE__SHIFT 0x13
19913#define CB_COLOR4_DCC_CONTROL__OVERWRITE_COMBINER_DISABLE_MASK 0x00000001L
19914#define CB_COLOR4_DCC_CONTROL__KEY_CLEAR_ENABLE_MASK 0x00000002L
19915#define CB_COLOR4_DCC_CONTROL__MAX_UNCOMPRESSED_BLOCK_SIZE_MASK 0x0000000CL
19916#define CB_COLOR4_DCC_CONTROL__MIN_COMPRESSED_BLOCK_SIZE_MASK 0x00000010L
19917#define CB_COLOR4_DCC_CONTROL__MAX_COMPRESSED_BLOCK_SIZE_MASK 0x00000060L
19918#define CB_COLOR4_DCC_CONTROL__COLOR_TRANSFORM_MASK 0x00000180L
19919#define CB_COLOR4_DCC_CONTROL__INDEPENDENT_64B_BLOCKS_MASK 0x00000200L
19920#define CB_COLOR4_DCC_CONTROL__LOSSY_RGB_PRECISION_MASK 0x00003C00L
19921#define CB_COLOR4_DCC_CONTROL__LOSSY_ALPHA_PRECISION_MASK 0x0003C000L
19922#define CB_COLOR4_DCC_CONTROL__DISABLE_CONSTANT_ENCODE_REG_MASK 0x00040000L
19923#define CB_COLOR4_DCC_CONTROL__ENABLE_CONSTANT_ENCODE_REG_WRITE_MASK 0x00080000L
19924//CB_COLOR4_CMASK
19925#define CB_COLOR4_CMASK__BASE_256B__SHIFT 0x0
19926#define CB_COLOR4_CMASK__BASE_256B_MASK 0xFFFFFFFFL
19927//CB_COLOR4_CMASK_BASE_EXT
19928#define CB_COLOR4_CMASK_BASE_EXT__BASE_256B__SHIFT 0x0
19929#define CB_COLOR4_CMASK_BASE_EXT__BASE_256B_MASK 0x000000FFL
19930//CB_COLOR4_FMASK
19931#define CB_COLOR4_FMASK__BASE_256B__SHIFT 0x0
19932#define CB_COLOR4_FMASK__BASE_256B_MASK 0xFFFFFFFFL
19933//CB_COLOR4_FMASK_BASE_EXT
19934#define CB_COLOR4_FMASK_BASE_EXT__BASE_256B__SHIFT 0x0
19935#define CB_COLOR4_FMASK_BASE_EXT__BASE_256B_MASK 0x000000FFL
19936//CB_COLOR4_CLEAR_WORD0
19937#define CB_COLOR4_CLEAR_WORD0__CLEAR_WORD0__SHIFT 0x0
19938#define CB_COLOR4_CLEAR_WORD0__CLEAR_WORD0_MASK 0xFFFFFFFFL
19939//CB_COLOR4_CLEAR_WORD1
19940#define CB_COLOR4_CLEAR_WORD1__CLEAR_WORD1__SHIFT 0x0
19941#define CB_COLOR4_CLEAR_WORD1__CLEAR_WORD1_MASK 0xFFFFFFFFL
19942//CB_COLOR4_DCC_BASE
19943#define CB_COLOR4_DCC_BASE__BASE_256B__SHIFT 0x0
19944#define CB_COLOR4_DCC_BASE__BASE_256B_MASK 0xFFFFFFFFL
19945//CB_COLOR4_DCC_BASE_EXT
19946#define CB_COLOR4_DCC_BASE_EXT__BASE_256B__SHIFT 0x0
19947#define CB_COLOR4_DCC_BASE_EXT__BASE_256B_MASK 0x000000FFL
19948//CB_COLOR5_BASE
19949#define CB_COLOR5_BASE__BASE_256B__SHIFT 0x0
19950#define CB_COLOR5_BASE__BASE_256B_MASK 0xFFFFFFFFL
19951//CB_COLOR5_BASE_EXT
19952#define CB_COLOR5_BASE_EXT__BASE_256B__SHIFT 0x0
19953#define CB_COLOR5_BASE_EXT__BASE_256B_MASK 0x000000FFL
19954//CB_COLOR5_ATTRIB2
19955#define CB_COLOR5_ATTRIB2__MIP0_HEIGHT__SHIFT 0x0
19956#define CB_COLOR5_ATTRIB2__MIP0_WIDTH__SHIFT 0xe
19957#define CB_COLOR5_ATTRIB2__MAX_MIP__SHIFT 0x1c
19958#define CB_COLOR5_ATTRIB2__MIP0_HEIGHT_MASK 0x00003FFFL
19959#define CB_COLOR5_ATTRIB2__MIP0_WIDTH_MASK 0x0FFFC000L
19960#define CB_COLOR5_ATTRIB2__MAX_MIP_MASK 0xF0000000L
19961//CB_COLOR5_VIEW
19962#define CB_COLOR5_VIEW__SLICE_START__SHIFT 0x0
19963#define CB_COLOR5_VIEW__SLICE_MAX__SHIFT 0xd
19964#define CB_COLOR5_VIEW__MIP_LEVEL__SHIFT 0x18
19965#define CB_COLOR5_VIEW__SLICE_START_MASK 0x000007FFL
19966#define CB_COLOR5_VIEW__SLICE_MAX_MASK 0x00FFE000L
19967#define CB_COLOR5_VIEW__MIP_LEVEL_MASK 0x0F000000L
19968//CB_COLOR5_INFO
19969#define CB_COLOR5_INFO__ENDIAN__SHIFT 0x0
19970#define CB_COLOR5_INFO__FORMAT__SHIFT 0x2
19971#define CB_COLOR5_INFO__NUMBER_TYPE__SHIFT 0x8
19972#define CB_COLOR5_INFO__COMP_SWAP__SHIFT 0xb
19973#define CB_COLOR5_INFO__FAST_CLEAR__SHIFT 0xd
19974#define CB_COLOR5_INFO__COMPRESSION__SHIFT 0xe
19975#define CB_COLOR5_INFO__BLEND_CLAMP__SHIFT 0xf
19976#define CB_COLOR5_INFO__BLEND_BYPASS__SHIFT 0x10
19977#define CB_COLOR5_INFO__SIMPLE_FLOAT__SHIFT 0x11
19978#define CB_COLOR5_INFO__ROUND_MODE__SHIFT 0x12
19979#define CB_COLOR5_INFO__BLEND_OPT_DONT_RD_DST__SHIFT 0x14
19980#define CB_COLOR5_INFO__BLEND_OPT_DISCARD_PIXEL__SHIFT 0x17
19981#define CB_COLOR5_INFO__FMASK_COMPRESSION_DISABLE__SHIFT 0x1a
19982#define CB_COLOR5_INFO__FMASK_COMPRESS_1FRAG_ONLY__SHIFT 0x1b
19983#define CB_COLOR5_INFO__DCC_ENABLE__SHIFT 0x1c
19984#define CB_COLOR5_INFO__CMASK_ADDR_TYPE__SHIFT 0x1d
19985#define CB_COLOR5_INFO__ENDIAN_MASK 0x00000003L
19986#define CB_COLOR5_INFO__FORMAT_MASK 0x0000007CL
19987#define CB_COLOR5_INFO__NUMBER_TYPE_MASK 0x00000700L
19988#define CB_COLOR5_INFO__COMP_SWAP_MASK 0x00001800L
19989#define CB_COLOR5_INFO__FAST_CLEAR_MASK 0x00002000L
19990#define CB_COLOR5_INFO__COMPRESSION_MASK 0x00004000L
19991#define CB_COLOR5_INFO__BLEND_CLAMP_MASK 0x00008000L
19992#define CB_COLOR5_INFO__BLEND_BYPASS_MASK 0x00010000L
19993#define CB_COLOR5_INFO__SIMPLE_FLOAT_MASK 0x00020000L
19994#define CB_COLOR5_INFO__ROUND_MODE_MASK 0x00040000L
19995#define CB_COLOR5_INFO__BLEND_OPT_DONT_RD_DST_MASK 0x00700000L
19996#define CB_COLOR5_INFO__BLEND_OPT_DISCARD_PIXEL_MASK 0x03800000L
19997#define CB_COLOR5_INFO__FMASK_COMPRESSION_DISABLE_MASK 0x04000000L
19998#define CB_COLOR5_INFO__FMASK_COMPRESS_1FRAG_ONLY_MASK 0x08000000L
19999#define CB_COLOR5_INFO__DCC_ENABLE_MASK 0x10000000L
20000#define CB_COLOR5_INFO__CMASK_ADDR_TYPE_MASK 0x60000000L
20001//CB_COLOR5_ATTRIB
20002#define CB_COLOR5_ATTRIB__MIP0_DEPTH__SHIFT 0x0
20003#define CB_COLOR5_ATTRIB__META_LINEAR__SHIFT 0xb
20004#define CB_COLOR5_ATTRIB__NUM_SAMPLES__SHIFT 0xc
20005#define CB_COLOR5_ATTRIB__NUM_FRAGMENTS__SHIFT 0xf
20006#define CB_COLOR5_ATTRIB__FORCE_DST_ALPHA_1__SHIFT 0x11
20007#define CB_COLOR5_ATTRIB__COLOR_SW_MODE__SHIFT 0x12
20008#define CB_COLOR5_ATTRIB__FMASK_SW_MODE__SHIFT 0x17
20009#define CB_COLOR5_ATTRIB__RESOURCE_TYPE__SHIFT 0x1c
20010#define CB_COLOR5_ATTRIB__RB_ALIGNED__SHIFT 0x1e
20011#define CB_COLOR5_ATTRIB__PIPE_ALIGNED__SHIFT 0x1f
20012#define CB_COLOR5_ATTRIB__MIP0_DEPTH_MASK 0x000007FFL
20013#define CB_COLOR5_ATTRIB__META_LINEAR_MASK 0x00000800L
20014#define CB_COLOR5_ATTRIB__NUM_SAMPLES_MASK 0x00007000L
20015#define CB_COLOR5_ATTRIB__NUM_FRAGMENTS_MASK 0x00018000L
20016#define CB_COLOR5_ATTRIB__FORCE_DST_ALPHA_1_MASK 0x00020000L
20017#define CB_COLOR5_ATTRIB__COLOR_SW_MODE_MASK 0x007C0000L
20018#define CB_COLOR5_ATTRIB__FMASK_SW_MODE_MASK 0x0F800000L
20019#define CB_COLOR5_ATTRIB__RESOURCE_TYPE_MASK 0x30000000L
20020#define CB_COLOR5_ATTRIB__RB_ALIGNED_MASK 0x40000000L
20021#define CB_COLOR5_ATTRIB__PIPE_ALIGNED_MASK 0x80000000L
20022//CB_COLOR5_DCC_CONTROL
20023#define CB_COLOR5_DCC_CONTROL__OVERWRITE_COMBINER_DISABLE__SHIFT 0x0
20024#define CB_COLOR5_DCC_CONTROL__KEY_CLEAR_ENABLE__SHIFT 0x1
20025#define CB_COLOR5_DCC_CONTROL__MAX_UNCOMPRESSED_BLOCK_SIZE__SHIFT 0x2
20026#define CB_COLOR5_DCC_CONTROL__MIN_COMPRESSED_BLOCK_SIZE__SHIFT 0x4
20027#define CB_COLOR5_DCC_CONTROL__MAX_COMPRESSED_BLOCK_SIZE__SHIFT 0x5
20028#define CB_COLOR5_DCC_CONTROL__COLOR_TRANSFORM__SHIFT 0x7
20029#define CB_COLOR5_DCC_CONTROL__INDEPENDENT_64B_BLOCKS__SHIFT 0x9
20030#define CB_COLOR5_DCC_CONTROL__LOSSY_RGB_PRECISION__SHIFT 0xa
20031#define CB_COLOR5_DCC_CONTROL__LOSSY_ALPHA_PRECISION__SHIFT 0xe
20032#define CB_COLOR5_DCC_CONTROL__DISABLE_CONSTANT_ENCODE_REG__SHIFT 0x12
20033#define CB_COLOR5_DCC_CONTROL__ENABLE_CONSTANT_ENCODE_REG_WRITE__SHIFT 0x13
20034#define CB_COLOR5_DCC_CONTROL__OVERWRITE_COMBINER_DISABLE_MASK 0x00000001L
20035#define CB_COLOR5_DCC_CONTROL__KEY_CLEAR_ENABLE_MASK 0x00000002L
20036#define CB_COLOR5_DCC_CONTROL__MAX_UNCOMPRESSED_BLOCK_SIZE_MASK 0x0000000CL
20037#define CB_COLOR5_DCC_CONTROL__MIN_COMPRESSED_BLOCK_SIZE_MASK 0x00000010L
20038#define CB_COLOR5_DCC_CONTROL__MAX_COMPRESSED_BLOCK_SIZE_MASK 0x00000060L
20039#define CB_COLOR5_DCC_CONTROL__COLOR_TRANSFORM_MASK 0x00000180L
20040#define CB_COLOR5_DCC_CONTROL__INDEPENDENT_64B_BLOCKS_MASK 0x00000200L
20041#define CB_COLOR5_DCC_CONTROL__LOSSY_RGB_PRECISION_MASK 0x00003C00L
20042#define CB_COLOR5_DCC_CONTROL__LOSSY_ALPHA_PRECISION_MASK 0x0003C000L
20043#define CB_COLOR5_DCC_CONTROL__DISABLE_CONSTANT_ENCODE_REG_MASK 0x00040000L
20044#define CB_COLOR5_DCC_CONTROL__ENABLE_CONSTANT_ENCODE_REG_WRITE_MASK 0x00080000L
20045//CB_COLOR5_CMASK
20046#define CB_COLOR5_CMASK__BASE_256B__SHIFT 0x0
20047#define CB_COLOR5_CMASK__BASE_256B_MASK 0xFFFFFFFFL
20048//CB_COLOR5_CMASK_BASE_EXT
20049#define CB_COLOR5_CMASK_BASE_EXT__BASE_256B__SHIFT 0x0
20050#define CB_COLOR5_CMASK_BASE_EXT__BASE_256B_MASK 0x000000FFL
20051//CB_COLOR5_FMASK
20052#define CB_COLOR5_FMASK__BASE_256B__SHIFT 0x0
20053#define CB_COLOR5_FMASK__BASE_256B_MASK 0xFFFFFFFFL
20054//CB_COLOR5_FMASK_BASE_EXT
20055#define CB_COLOR5_FMASK_BASE_EXT__BASE_256B__SHIFT 0x0
20056#define CB_COLOR5_FMASK_BASE_EXT__BASE_256B_MASK 0x000000FFL
20057//CB_COLOR5_CLEAR_WORD0
20058#define CB_COLOR5_CLEAR_WORD0__CLEAR_WORD0__SHIFT 0x0
20059#define CB_COLOR5_CLEAR_WORD0__CLEAR_WORD0_MASK 0xFFFFFFFFL
20060//CB_COLOR5_CLEAR_WORD1
20061#define CB_COLOR5_CLEAR_WORD1__CLEAR_WORD1__SHIFT 0x0
20062#define CB_COLOR5_CLEAR_WORD1__CLEAR_WORD1_MASK 0xFFFFFFFFL
20063//CB_COLOR5_DCC_BASE
20064#define CB_COLOR5_DCC_BASE__BASE_256B__SHIFT 0x0
20065#define CB_COLOR5_DCC_BASE__BASE_256B_MASK 0xFFFFFFFFL
20066//CB_COLOR5_DCC_BASE_EXT
20067#define CB_COLOR5_DCC_BASE_EXT__BASE_256B__SHIFT 0x0
20068#define CB_COLOR5_DCC_BASE_EXT__BASE_256B_MASK 0x000000FFL
20069//CB_COLOR6_BASE
20070#define CB_COLOR6_BASE__BASE_256B__SHIFT 0x0
20071#define CB_COLOR6_BASE__BASE_256B_MASK 0xFFFFFFFFL
20072//CB_COLOR6_BASE_EXT
20073#define CB_COLOR6_BASE_EXT__BASE_256B__SHIFT 0x0
20074#define CB_COLOR6_BASE_EXT__BASE_256B_MASK 0x000000FFL
20075//CB_COLOR6_ATTRIB2
20076#define CB_COLOR6_ATTRIB2__MIP0_HEIGHT__SHIFT 0x0
20077#define CB_COLOR6_ATTRIB2__MIP0_WIDTH__SHIFT 0xe
20078#define CB_COLOR6_ATTRIB2__MAX_MIP__SHIFT 0x1c
20079#define CB_COLOR6_ATTRIB2__MIP0_HEIGHT_MASK 0x00003FFFL
20080#define CB_COLOR6_ATTRIB2__MIP0_WIDTH_MASK 0x0FFFC000L
20081#define CB_COLOR6_ATTRIB2__MAX_MIP_MASK 0xF0000000L
20082//CB_COLOR6_VIEW
20083#define CB_COLOR6_VIEW__SLICE_START__SHIFT 0x0
20084#define CB_COLOR6_VIEW__SLICE_MAX__SHIFT 0xd
20085#define CB_COLOR6_VIEW__MIP_LEVEL__SHIFT 0x18
20086#define CB_COLOR6_VIEW__SLICE_START_MASK 0x000007FFL
20087#define CB_COLOR6_VIEW__SLICE_MAX_MASK 0x00FFE000L
20088#define CB_COLOR6_VIEW__MIP_LEVEL_MASK 0x0F000000L
20089//CB_COLOR6_INFO
20090#define CB_COLOR6_INFO__ENDIAN__SHIFT 0x0
20091#define CB_COLOR6_INFO__FORMAT__SHIFT 0x2
20092#define CB_COLOR6_INFO__NUMBER_TYPE__SHIFT 0x8
20093#define CB_COLOR6_INFO__COMP_SWAP__SHIFT 0xb
20094#define CB_COLOR6_INFO__FAST_CLEAR__SHIFT 0xd
20095#define CB_COLOR6_INFO__COMPRESSION__SHIFT 0xe
20096#define CB_COLOR6_INFO__BLEND_CLAMP__SHIFT 0xf
20097#define CB_COLOR6_INFO__BLEND_BYPASS__SHIFT 0x10
20098#define CB_COLOR6_INFO__SIMPLE_FLOAT__SHIFT 0x11
20099#define CB_COLOR6_INFO__ROUND_MODE__SHIFT 0x12
20100#define CB_COLOR6_INFO__BLEND_OPT_DONT_RD_DST__SHIFT 0x14
20101#define CB_COLOR6_INFO__BLEND_OPT_DISCARD_PIXEL__SHIFT 0x17
20102#define CB_COLOR6_INFO__FMASK_COMPRESSION_DISABLE__SHIFT 0x1a
20103#define CB_COLOR6_INFO__FMASK_COMPRESS_1FRAG_ONLY__SHIFT 0x1b
20104#define CB_COLOR6_INFO__DCC_ENABLE__SHIFT 0x1c
20105#define CB_COLOR6_INFO__CMASK_ADDR_TYPE__SHIFT 0x1d
20106#define CB_COLOR6_INFO__ENDIAN_MASK 0x00000003L
20107#define CB_COLOR6_INFO__FORMAT_MASK 0x0000007CL
20108#define CB_COLOR6_INFO__NUMBER_TYPE_MASK 0x00000700L
20109#define CB_COLOR6_INFO__COMP_SWAP_MASK 0x00001800L
20110#define CB_COLOR6_INFO__FAST_CLEAR_MASK 0x00002000L
20111#define CB_COLOR6_INFO__COMPRESSION_MASK 0x00004000L
20112#define CB_COLOR6_INFO__BLEND_CLAMP_MASK 0x00008000L
20113#define CB_COLOR6_INFO__BLEND_BYPASS_MASK 0x00010000L
20114#define CB_COLOR6_INFO__SIMPLE_FLOAT_MASK 0x00020000L
20115#define CB_COLOR6_INFO__ROUND_MODE_MASK 0x00040000L
20116#define CB_COLOR6_INFO__BLEND_OPT_DONT_RD_DST_MASK 0x00700000L
20117#define CB_COLOR6_INFO__BLEND_OPT_DISCARD_PIXEL_MASK 0x03800000L
20118#define CB_COLOR6_INFO__FMASK_COMPRESSION_DISABLE_MASK 0x04000000L
20119#define CB_COLOR6_INFO__FMASK_COMPRESS_1FRAG_ONLY_MASK 0x08000000L
20120#define CB_COLOR6_INFO__DCC_ENABLE_MASK 0x10000000L
20121#define CB_COLOR6_INFO__CMASK_ADDR_TYPE_MASK 0x60000000L
20122//CB_COLOR6_ATTRIB
20123#define CB_COLOR6_ATTRIB__MIP0_DEPTH__SHIFT 0x0
20124#define CB_COLOR6_ATTRIB__META_LINEAR__SHIFT 0xb
20125#define CB_COLOR6_ATTRIB__NUM_SAMPLES__SHIFT 0xc
20126#define CB_COLOR6_ATTRIB__NUM_FRAGMENTS__SHIFT 0xf
20127#define CB_COLOR6_ATTRIB__FORCE_DST_ALPHA_1__SHIFT 0x11
20128#define CB_COLOR6_ATTRIB__COLOR_SW_MODE__SHIFT 0x12
20129#define CB_COLOR6_ATTRIB__FMASK_SW_MODE__SHIFT 0x17
20130#define CB_COLOR6_ATTRIB__RESOURCE_TYPE__SHIFT 0x1c
20131#define CB_COLOR6_ATTRIB__RB_ALIGNED__SHIFT 0x1e
20132#define CB_COLOR6_ATTRIB__PIPE_ALIGNED__SHIFT 0x1f
20133#define CB_COLOR6_ATTRIB__MIP0_DEPTH_MASK 0x000007FFL
20134#define CB_COLOR6_ATTRIB__META_LINEAR_MASK 0x00000800L
20135#define CB_COLOR6_ATTRIB__NUM_SAMPLES_MASK 0x00007000L
20136#define CB_COLOR6_ATTRIB__NUM_FRAGMENTS_MASK 0x00018000L
20137#define CB_COLOR6_ATTRIB__FORCE_DST_ALPHA_1_MASK 0x00020000L
20138#define CB_COLOR6_ATTRIB__COLOR_SW_MODE_MASK 0x007C0000L
20139#define CB_COLOR6_ATTRIB__FMASK_SW_MODE_MASK 0x0F800000L
20140#define CB_COLOR6_ATTRIB__RESOURCE_TYPE_MASK 0x30000000L
20141#define CB_COLOR6_ATTRIB__RB_ALIGNED_MASK 0x40000000L
20142#define CB_COLOR6_ATTRIB__PIPE_ALIGNED_MASK 0x80000000L
20143//CB_COLOR6_DCC_CONTROL
20144#define CB_COLOR6_DCC_CONTROL__OVERWRITE_COMBINER_DISABLE__SHIFT 0x0
20145#define CB_COLOR6_DCC_CONTROL__KEY_CLEAR_ENABLE__SHIFT 0x1
20146#define CB_COLOR6_DCC_CONTROL__MAX_UNCOMPRESSED_BLOCK_SIZE__SHIFT 0x2
20147#define CB_COLOR6_DCC_CONTROL__MIN_COMPRESSED_BLOCK_SIZE__SHIFT 0x4
20148#define CB_COLOR6_DCC_CONTROL__MAX_COMPRESSED_BLOCK_SIZE__SHIFT 0x5
20149#define CB_COLOR6_DCC_CONTROL__COLOR_TRANSFORM__SHIFT 0x7
20150#define CB_COLOR6_DCC_CONTROL__INDEPENDENT_64B_BLOCKS__SHIFT 0x9
20151#define CB_COLOR6_DCC_CONTROL__LOSSY_RGB_PRECISION__SHIFT 0xa
20152#define CB_COLOR6_DCC_CONTROL__LOSSY_ALPHA_PRECISION__SHIFT 0xe
20153#define CB_COLOR6_DCC_CONTROL__DISABLE_CONSTANT_ENCODE_REG__SHIFT 0x12
20154#define CB_COLOR6_DCC_CONTROL__ENABLE_CONSTANT_ENCODE_REG_WRITE__SHIFT 0x13
20155#define CB_COLOR6_DCC_CONTROL__OVERWRITE_COMBINER_DISABLE_MASK 0x00000001L
20156#define CB_COLOR6_DCC_CONTROL__KEY_CLEAR_ENABLE_MASK 0x00000002L
20157#define CB_COLOR6_DCC_CONTROL__MAX_UNCOMPRESSED_BLOCK_SIZE_MASK 0x0000000CL
20158#define CB_COLOR6_DCC_CONTROL__MIN_COMPRESSED_BLOCK_SIZE_MASK 0x00000010L
20159#define CB_COLOR6_DCC_CONTROL__MAX_COMPRESSED_BLOCK_SIZE_MASK 0x00000060L
20160#define CB_COLOR6_DCC_CONTROL__COLOR_TRANSFORM_MASK 0x00000180L
20161#define CB_COLOR6_DCC_CONTROL__INDEPENDENT_64B_BLOCKS_MASK 0x00000200L
20162#define CB_COLOR6_DCC_CONTROL__LOSSY_RGB_PRECISION_MASK 0x00003C00L
20163#define CB_COLOR6_DCC_CONTROL__LOSSY_ALPHA_PRECISION_MASK 0x0003C000L
20164#define CB_COLOR6_DCC_CONTROL__DISABLE_CONSTANT_ENCODE_REG_MASK 0x00040000L
20165#define CB_COLOR6_DCC_CONTROL__ENABLE_CONSTANT_ENCODE_REG_WRITE_MASK 0x00080000L
20166//CB_COLOR6_CMASK
20167#define CB_COLOR6_CMASK__BASE_256B__SHIFT 0x0
20168#define CB_COLOR6_CMASK__BASE_256B_MASK 0xFFFFFFFFL
20169//CB_COLOR6_CMASK_BASE_EXT
20170#define CB_COLOR6_CMASK_BASE_EXT__BASE_256B__SHIFT 0x0
20171#define CB_COLOR6_CMASK_BASE_EXT__BASE_256B_MASK 0x000000FFL
20172//CB_COLOR6_FMASK
20173#define CB_COLOR6_FMASK__BASE_256B__SHIFT 0x0
20174#define CB_COLOR6_FMASK__BASE_256B_MASK 0xFFFFFFFFL
20175//CB_COLOR6_FMASK_BASE_EXT
20176#define CB_COLOR6_FMASK_BASE_EXT__BASE_256B__SHIFT 0x0
20177#define CB_COLOR6_FMASK_BASE_EXT__BASE_256B_MASK 0x000000FFL
20178//CB_COLOR6_CLEAR_WORD0
20179#define CB_COLOR6_CLEAR_WORD0__CLEAR_WORD0__SHIFT 0x0
20180#define CB_COLOR6_CLEAR_WORD0__CLEAR_WORD0_MASK 0xFFFFFFFFL
20181//CB_COLOR6_CLEAR_WORD1
20182#define CB_COLOR6_CLEAR_WORD1__CLEAR_WORD1__SHIFT 0x0
20183#define CB_COLOR6_CLEAR_WORD1__CLEAR_WORD1_MASK 0xFFFFFFFFL
20184//CB_COLOR6_DCC_BASE
20185#define CB_COLOR6_DCC_BASE__BASE_256B__SHIFT 0x0
20186#define CB_COLOR6_DCC_BASE__BASE_256B_MASK 0xFFFFFFFFL
20187//CB_COLOR6_DCC_BASE_EXT
20188#define CB_COLOR6_DCC_BASE_EXT__BASE_256B__SHIFT 0x0
20189#define CB_COLOR6_DCC_BASE_EXT__BASE_256B_MASK 0x000000FFL
20190//CB_COLOR7_BASE
20191#define CB_COLOR7_BASE__BASE_256B__SHIFT 0x0
20192#define CB_COLOR7_BASE__BASE_256B_MASK 0xFFFFFFFFL
20193//CB_COLOR7_BASE_EXT
20194#define CB_COLOR7_BASE_EXT__BASE_256B__SHIFT 0x0
20195#define CB_COLOR7_BASE_EXT__BASE_256B_MASK 0x000000FFL
20196//CB_COLOR7_ATTRIB2
20197#define CB_COLOR7_ATTRIB2__MIP0_HEIGHT__SHIFT 0x0
20198#define CB_COLOR7_ATTRIB2__MIP0_WIDTH__SHIFT 0xe
20199#define CB_COLOR7_ATTRIB2__MAX_MIP__SHIFT 0x1c
20200#define CB_COLOR7_ATTRIB2__MIP0_HEIGHT_MASK 0x00003FFFL
20201#define CB_COLOR7_ATTRIB2__MIP0_WIDTH_MASK 0x0FFFC000L
20202#define CB_COLOR7_ATTRIB2__MAX_MIP_MASK 0xF0000000L
20203//CB_COLOR7_VIEW
20204#define CB_COLOR7_VIEW__SLICE_START__SHIFT 0x0
20205#define CB_COLOR7_VIEW__SLICE_MAX__SHIFT 0xd
20206#define CB_COLOR7_VIEW__MIP_LEVEL__SHIFT 0x18
20207#define CB_COLOR7_VIEW__SLICE_START_MASK 0x000007FFL
20208#define CB_COLOR7_VIEW__SLICE_MAX_MASK 0x00FFE000L
20209#define CB_COLOR7_VIEW__MIP_LEVEL_MASK 0x0F000000L
20210//CB_COLOR7_INFO
20211#define CB_COLOR7_INFO__ENDIAN__SHIFT 0x0
20212#define CB_COLOR7_INFO__FORMAT__SHIFT 0x2
20213#define CB_COLOR7_INFO__NUMBER_TYPE__SHIFT 0x8
20214#define CB_COLOR7_INFO__COMP_SWAP__SHIFT 0xb
20215#define CB_COLOR7_INFO__FAST_CLEAR__SHIFT 0xd
20216#define CB_COLOR7_INFO__COMPRESSION__SHIFT 0xe
20217#define CB_COLOR7_INFO__BLEND_CLAMP__SHIFT 0xf
20218#define CB_COLOR7_INFO__BLEND_BYPASS__SHIFT 0x10
20219#define CB_COLOR7_INFO__SIMPLE_FLOAT__SHIFT 0x11
20220#define CB_COLOR7_INFO__ROUND_MODE__SHIFT 0x12
20221#define CB_COLOR7_INFO__BLEND_OPT_DONT_RD_DST__SHIFT 0x14
20222#define CB_COLOR7_INFO__BLEND_OPT_DISCARD_PIXEL__SHIFT 0x17
20223#define CB_COLOR7_INFO__FMASK_COMPRESSION_DISABLE__SHIFT 0x1a
20224#define CB_COLOR7_INFO__FMASK_COMPRESS_1FRAG_ONLY__SHIFT 0x1b
20225#define CB_COLOR7_INFO__DCC_ENABLE__SHIFT 0x1c
20226#define CB_COLOR7_INFO__CMASK_ADDR_TYPE__SHIFT 0x1d
20227#define CB_COLOR7_INFO__ENDIAN_MASK 0x00000003L
20228#define CB_COLOR7_INFO__FORMAT_MASK 0x0000007CL
20229#define CB_COLOR7_INFO__NUMBER_TYPE_MASK 0x00000700L
20230#define CB_COLOR7_INFO__COMP_SWAP_MASK 0x00001800L
20231#define CB_COLOR7_INFO__FAST_CLEAR_MASK 0x00002000L
20232#define CB_COLOR7_INFO__COMPRESSION_MASK 0x00004000L
20233#define CB_COLOR7_INFO__BLEND_CLAMP_MASK 0x00008000L
20234#define CB_COLOR7_INFO__BLEND_BYPASS_MASK 0x00010000L
20235#define CB_COLOR7_INFO__SIMPLE_FLOAT_MASK 0x00020000L
20236#define CB_COLOR7_INFO__ROUND_MODE_MASK 0x00040000L
20237#define CB_COLOR7_INFO__BLEND_OPT_DONT_RD_DST_MASK 0x00700000L
20238#define CB_COLOR7_INFO__BLEND_OPT_DISCARD_PIXEL_MASK 0x03800000L
20239#define CB_COLOR7_INFO__FMASK_COMPRESSION_DISABLE_MASK 0x04000000L
20240#define CB_COLOR7_INFO__FMASK_COMPRESS_1FRAG_ONLY_MASK 0x08000000L
20241#define CB_COLOR7_INFO__DCC_ENABLE_MASK 0x10000000L
20242#define CB_COLOR7_INFO__CMASK_ADDR_TYPE_MASK 0x60000000L
20243//CB_COLOR7_ATTRIB
20244#define CB_COLOR7_ATTRIB__MIP0_DEPTH__SHIFT 0x0
20245#define CB_COLOR7_ATTRIB__META_LINEAR__SHIFT 0xb
20246#define CB_COLOR7_ATTRIB__NUM_SAMPLES__SHIFT 0xc
20247#define CB_COLOR7_ATTRIB__NUM_FRAGMENTS__SHIFT 0xf
20248#define CB_COLOR7_ATTRIB__FORCE_DST_ALPHA_1__SHIFT 0x11
20249#define CB_COLOR7_ATTRIB__COLOR_SW_MODE__SHIFT 0x12
20250#define CB_COLOR7_ATTRIB__FMASK_SW_MODE__SHIFT 0x17
20251#define CB_COLOR7_ATTRIB__RESOURCE_TYPE__SHIFT 0x1c
20252#define CB_COLOR7_ATTRIB__RB_ALIGNED__SHIFT 0x1e
20253#define CB_COLOR7_ATTRIB__PIPE_ALIGNED__SHIFT 0x1f
20254#define CB_COLOR7_ATTRIB__MIP0_DEPTH_MASK 0x000007FFL
20255#define CB_COLOR7_ATTRIB__META_LINEAR_MASK 0x00000800L
20256#define CB_COLOR7_ATTRIB__NUM_SAMPLES_MASK 0x00007000L
20257#define CB_COLOR7_ATTRIB__NUM_FRAGMENTS_MASK 0x00018000L
20258#define CB_COLOR7_ATTRIB__FORCE_DST_ALPHA_1_MASK 0x00020000L
20259#define CB_COLOR7_ATTRIB__COLOR_SW_MODE_MASK 0x007C0000L
20260#define CB_COLOR7_ATTRIB__FMASK_SW_MODE_MASK 0x0F800000L
20261#define CB_COLOR7_ATTRIB__RESOURCE_TYPE_MASK 0x30000000L
20262#define CB_COLOR7_ATTRIB__RB_ALIGNED_MASK 0x40000000L
20263#define CB_COLOR7_ATTRIB__PIPE_ALIGNED_MASK 0x80000000L
20264//CB_COLOR7_DCC_CONTROL
20265#define CB_COLOR7_DCC_CONTROL__OVERWRITE_COMBINER_DISABLE__SHIFT 0x0
20266#define CB_COLOR7_DCC_CONTROL__KEY_CLEAR_ENABLE__SHIFT 0x1
20267#define CB_COLOR7_DCC_CONTROL__MAX_UNCOMPRESSED_BLOCK_SIZE__SHIFT 0x2
20268#define CB_COLOR7_DCC_CONTROL__MIN_COMPRESSED_BLOCK_SIZE__SHIFT 0x4
20269#define CB_COLOR7_DCC_CONTROL__MAX_COMPRESSED_BLOCK_SIZE__SHIFT 0x5
20270#define CB_COLOR7_DCC_CONTROL__COLOR_TRANSFORM__SHIFT 0x7
20271#define CB_COLOR7_DCC_CONTROL__INDEPENDENT_64B_BLOCKS__SHIFT 0x9
20272#define CB_COLOR7_DCC_CONTROL__LOSSY_RGB_PRECISION__SHIFT 0xa
20273#define CB_COLOR7_DCC_CONTROL__LOSSY_ALPHA_PRECISION__SHIFT 0xe
20274#define CB_COLOR7_DCC_CONTROL__DISABLE_CONSTANT_ENCODE_REG__SHIFT 0x12
20275#define CB_COLOR7_DCC_CONTROL__ENABLE_CONSTANT_ENCODE_REG_WRITE__SHIFT 0x13
20276#define CB_COLOR7_DCC_CONTROL__OVERWRITE_COMBINER_DISABLE_MASK 0x00000001L
20277#define CB_COLOR7_DCC_CONTROL__KEY_CLEAR_ENABLE_MASK 0x00000002L
20278#define CB_COLOR7_DCC_CONTROL__MAX_UNCOMPRESSED_BLOCK_SIZE_MASK 0x0000000CL
20279#define CB_COLOR7_DCC_CONTROL__MIN_COMPRESSED_BLOCK_SIZE_MASK 0x00000010L
20280#define CB_COLOR7_DCC_CONTROL__MAX_COMPRESSED_BLOCK_SIZE_MASK 0x00000060L
20281#define CB_COLOR7_DCC_CONTROL__COLOR_TRANSFORM_MASK 0x00000180L
20282#define CB_COLOR7_DCC_CONTROL__INDEPENDENT_64B_BLOCKS_MASK 0x00000200L
20283#define CB_COLOR7_DCC_CONTROL__LOSSY_RGB_PRECISION_MASK 0x00003C00L
20284#define CB_COLOR7_DCC_CONTROL__LOSSY_ALPHA_PRECISION_MASK 0x0003C000L
20285#define CB_COLOR7_DCC_CONTROL__DISABLE_CONSTANT_ENCODE_REG_MASK 0x00040000L
20286#define CB_COLOR7_DCC_CONTROL__ENABLE_CONSTANT_ENCODE_REG_WRITE_MASK 0x00080000L
20287//CB_COLOR7_CMASK
20288#define CB_COLOR7_CMASK__BASE_256B__SHIFT 0x0
20289#define CB_COLOR7_CMASK__BASE_256B_MASK 0xFFFFFFFFL
20290//CB_COLOR7_CMASK_BASE_EXT
20291#define CB_COLOR7_CMASK_BASE_EXT__BASE_256B__SHIFT 0x0
20292#define CB_COLOR7_CMASK_BASE_EXT__BASE_256B_MASK 0x000000FFL
20293//CB_COLOR7_FMASK
20294#define CB_COLOR7_FMASK__BASE_256B__SHIFT 0x0
20295#define CB_COLOR7_FMASK__BASE_256B_MASK 0xFFFFFFFFL
20296//CB_COLOR7_FMASK_BASE_EXT
20297#define CB_COLOR7_FMASK_BASE_EXT__BASE_256B__SHIFT 0x0
20298#define CB_COLOR7_FMASK_BASE_EXT__BASE_256B_MASK 0x000000FFL
20299//CB_COLOR7_CLEAR_WORD0
20300#define CB_COLOR7_CLEAR_WORD0__CLEAR_WORD0__SHIFT 0x0
20301#define CB_COLOR7_CLEAR_WORD0__CLEAR_WORD0_MASK 0xFFFFFFFFL
20302//CB_COLOR7_CLEAR_WORD1
20303#define CB_COLOR7_CLEAR_WORD1__CLEAR_WORD1__SHIFT 0x0
20304#define CB_COLOR7_CLEAR_WORD1__CLEAR_WORD1_MASK 0xFFFFFFFFL
20305//CB_COLOR7_DCC_BASE
20306#define CB_COLOR7_DCC_BASE__BASE_256B__SHIFT 0x0
20307#define CB_COLOR7_DCC_BASE__BASE_256B_MASK 0xFFFFFFFFL
20308//CB_COLOR7_DCC_BASE_EXT
20309#define CB_COLOR7_DCC_BASE_EXT__BASE_256B__SHIFT 0x0
20310#define CB_COLOR7_DCC_BASE_EXT__BASE_256B_MASK 0x000000FFL
20311
20312
20313// addressBlock: gc_gfxudec
20314//CP_EOP_DONE_ADDR_LO
20315#define CP_EOP_DONE_ADDR_LO__ADDR_LO__SHIFT 0x2
20316#define CP_EOP_DONE_ADDR_LO__ADDR_LO_MASK 0xFFFFFFFCL
20317//CP_EOP_DONE_ADDR_HI
20318#define CP_EOP_DONE_ADDR_HI__ADDR_HI__SHIFT 0x0
20319#define CP_EOP_DONE_ADDR_HI__ADDR_HI_MASK 0x0000FFFFL
20320//CP_EOP_DONE_DATA_LO
20321#define CP_EOP_DONE_DATA_LO__DATA_LO__SHIFT 0x0
20322#define CP_EOP_DONE_DATA_LO__DATA_LO_MASK 0xFFFFFFFFL
20323//CP_EOP_DONE_DATA_HI
20324#define CP_EOP_DONE_DATA_HI__DATA_HI__SHIFT 0x0
20325#define CP_EOP_DONE_DATA_HI__DATA_HI_MASK 0xFFFFFFFFL
20326//CP_EOP_LAST_FENCE_LO
20327#define CP_EOP_LAST_FENCE_LO__LAST_FENCE_LO__SHIFT 0x0
20328#define CP_EOP_LAST_FENCE_LO__LAST_FENCE_LO_MASK 0xFFFFFFFFL
20329//CP_EOP_LAST_FENCE_HI
20330#define CP_EOP_LAST_FENCE_HI__LAST_FENCE_HI__SHIFT 0x0
20331#define CP_EOP_LAST_FENCE_HI__LAST_FENCE_HI_MASK 0xFFFFFFFFL
20332//CP_STREAM_OUT_ADDR_LO
20333#define CP_STREAM_OUT_ADDR_LO__STREAM_OUT_ADDR_LO__SHIFT 0x2
20334#define CP_STREAM_OUT_ADDR_LO__STREAM_OUT_ADDR_LO_MASK 0xFFFFFFFCL
20335//CP_STREAM_OUT_ADDR_HI
20336#define CP_STREAM_OUT_ADDR_HI__STREAM_OUT_ADDR_HI__SHIFT 0x0
20337#define CP_STREAM_OUT_ADDR_HI__STREAM_OUT_ADDR_HI_MASK 0x0000FFFFL
20338//CP_NUM_PRIM_WRITTEN_COUNT0_LO
20339#define CP_NUM_PRIM_WRITTEN_COUNT0_LO__NUM_PRIM_WRITTEN_CNT0_LO__SHIFT 0x0
20340#define CP_NUM_PRIM_WRITTEN_COUNT0_LO__NUM_PRIM_WRITTEN_CNT0_LO_MASK 0xFFFFFFFFL
20341//CP_NUM_PRIM_WRITTEN_COUNT0_HI
20342#define CP_NUM_PRIM_WRITTEN_COUNT0_HI__NUM_PRIM_WRITTEN_CNT0_HI__SHIFT 0x0
20343#define CP_NUM_PRIM_WRITTEN_COUNT0_HI__NUM_PRIM_WRITTEN_CNT0_HI_MASK 0xFFFFFFFFL
20344//CP_NUM_PRIM_NEEDED_COUNT0_LO
20345#define CP_NUM_PRIM_NEEDED_COUNT0_LO__NUM_PRIM_NEEDED_CNT0_LO__SHIFT 0x0
20346#define CP_NUM_PRIM_NEEDED_COUNT0_LO__NUM_PRIM_NEEDED_CNT0_LO_MASK 0xFFFFFFFFL
20347//CP_NUM_PRIM_NEEDED_COUNT0_HI
20348#define CP_NUM_PRIM_NEEDED_COUNT0_HI__NUM_PRIM_NEEDED_CNT0_HI__SHIFT 0x0
20349#define CP_NUM_PRIM_NEEDED_COUNT0_HI__NUM_PRIM_NEEDED_CNT0_HI_MASK 0xFFFFFFFFL
20350//CP_NUM_PRIM_WRITTEN_COUNT1_LO
20351#define CP_NUM_PRIM_WRITTEN_COUNT1_LO__NUM_PRIM_WRITTEN_CNT1_LO__SHIFT 0x0
20352#define CP_NUM_PRIM_WRITTEN_COUNT1_LO__NUM_PRIM_WRITTEN_CNT1_LO_MASK 0xFFFFFFFFL
20353//CP_NUM_PRIM_WRITTEN_COUNT1_HI
20354#define CP_NUM_PRIM_WRITTEN_COUNT1_HI__NUM_PRIM_WRITTEN_CNT1_HI__SHIFT 0x0
20355#define CP_NUM_PRIM_WRITTEN_COUNT1_HI__NUM_PRIM_WRITTEN_CNT1_HI_MASK 0xFFFFFFFFL
20356//CP_NUM_PRIM_NEEDED_COUNT1_LO
20357#define CP_NUM_PRIM_NEEDED_COUNT1_LO__NUM_PRIM_NEEDED_CNT1_LO__SHIFT 0x0
20358#define CP_NUM_PRIM_NEEDED_COUNT1_LO__NUM_PRIM_NEEDED_CNT1_LO_MASK 0xFFFFFFFFL
20359//CP_NUM_PRIM_NEEDED_COUNT1_HI
20360#define CP_NUM_PRIM_NEEDED_COUNT1_HI__NUM_PRIM_NEEDED_CNT1_HI__SHIFT 0x0
20361#define CP_NUM_PRIM_NEEDED_COUNT1_HI__NUM_PRIM_NEEDED_CNT1_HI_MASK 0xFFFFFFFFL
20362//CP_NUM_PRIM_WRITTEN_COUNT2_LO
20363#define CP_NUM_PRIM_WRITTEN_COUNT2_LO__NUM_PRIM_WRITTEN_CNT2_LO__SHIFT 0x0
20364#define CP_NUM_PRIM_WRITTEN_COUNT2_LO__NUM_PRIM_WRITTEN_CNT2_LO_MASK 0xFFFFFFFFL
20365//CP_NUM_PRIM_WRITTEN_COUNT2_HI
20366#define CP_NUM_PRIM_WRITTEN_COUNT2_HI__NUM_PRIM_WRITTEN_CNT2_HI__SHIFT 0x0
20367#define CP_NUM_PRIM_WRITTEN_COUNT2_HI__NUM_PRIM_WRITTEN_CNT2_HI_MASK 0xFFFFFFFFL
20368//CP_NUM_PRIM_NEEDED_COUNT2_LO
20369#define CP_NUM_PRIM_NEEDED_COUNT2_LO__NUM_PRIM_NEEDED_CNT2_LO__SHIFT 0x0
20370#define CP_NUM_PRIM_NEEDED_COUNT2_LO__NUM_PRIM_NEEDED_CNT2_LO_MASK 0xFFFFFFFFL
20371//CP_NUM_PRIM_NEEDED_COUNT2_HI
20372#define CP_NUM_PRIM_NEEDED_COUNT2_HI__NUM_PRIM_NEEDED_CNT2_HI__SHIFT 0x0
20373#define CP_NUM_PRIM_NEEDED_COUNT2_HI__NUM_PRIM_NEEDED_CNT2_HI_MASK 0xFFFFFFFFL
20374//CP_NUM_PRIM_WRITTEN_COUNT3_LO
20375#define CP_NUM_PRIM_WRITTEN_COUNT3_LO__NUM_PRIM_WRITTEN_CNT3_LO__SHIFT 0x0
20376#define CP_NUM_PRIM_WRITTEN_COUNT3_LO__NUM_PRIM_WRITTEN_CNT3_LO_MASK 0xFFFFFFFFL
20377//CP_NUM_PRIM_WRITTEN_COUNT3_HI
20378#define CP_NUM_PRIM_WRITTEN_COUNT3_HI__NUM_PRIM_WRITTEN_CNT3_HI__SHIFT 0x0
20379#define CP_NUM_PRIM_WRITTEN_COUNT3_HI__NUM_PRIM_WRITTEN_CNT3_HI_MASK 0xFFFFFFFFL
20380//CP_NUM_PRIM_NEEDED_COUNT3_LO
20381#define CP_NUM_PRIM_NEEDED_COUNT3_LO__NUM_PRIM_NEEDED_CNT3_LO__SHIFT 0x0
20382#define CP_NUM_PRIM_NEEDED_COUNT3_LO__NUM_PRIM_NEEDED_CNT3_LO_MASK 0xFFFFFFFFL
20383//CP_NUM_PRIM_NEEDED_COUNT3_HI
20384#define CP_NUM_PRIM_NEEDED_COUNT3_HI__NUM_PRIM_NEEDED_CNT3_HI__SHIFT 0x0
20385#define CP_NUM_PRIM_NEEDED_COUNT3_HI__NUM_PRIM_NEEDED_CNT3_HI_MASK 0xFFFFFFFFL
20386//CP_PIPE_STATS_ADDR_LO
20387#define CP_PIPE_STATS_ADDR_LO__PIPE_STATS_ADDR_LO__SHIFT 0x2
20388#define CP_PIPE_STATS_ADDR_LO__PIPE_STATS_ADDR_LO_MASK 0xFFFFFFFCL
20389//CP_PIPE_STATS_ADDR_HI
20390#define CP_PIPE_STATS_ADDR_HI__PIPE_STATS_ADDR_HI__SHIFT 0x0
20391#define CP_PIPE_STATS_ADDR_HI__PIPE_STATS_ADDR_HI_MASK 0x0000FFFFL
20392//CP_VGT_IAVERT_COUNT_LO
20393#define CP_VGT_IAVERT_COUNT_LO__IAVERT_COUNT_LO__SHIFT 0x0
20394#define CP_VGT_IAVERT_COUNT_LO__IAVERT_COUNT_LO_MASK 0xFFFFFFFFL
20395//CP_VGT_IAVERT_COUNT_HI
20396#define CP_VGT_IAVERT_COUNT_HI__IAVERT_COUNT_HI__SHIFT 0x0
20397#define CP_VGT_IAVERT_COUNT_HI__IAVERT_COUNT_HI_MASK 0xFFFFFFFFL
20398//CP_VGT_IAPRIM_COUNT_LO
20399#define CP_VGT_IAPRIM_COUNT_LO__IAPRIM_COUNT_LO__SHIFT 0x0
20400#define CP_VGT_IAPRIM_COUNT_LO__IAPRIM_COUNT_LO_MASK 0xFFFFFFFFL
20401//CP_VGT_IAPRIM_COUNT_HI
20402#define CP_VGT_IAPRIM_COUNT_HI__IAPRIM_COUNT_HI__SHIFT 0x0
20403#define CP_VGT_IAPRIM_COUNT_HI__IAPRIM_COUNT_HI_MASK 0xFFFFFFFFL
20404//CP_VGT_GSPRIM_COUNT_LO
20405#define CP_VGT_GSPRIM_COUNT_LO__GSPRIM_COUNT_LO__SHIFT 0x0
20406#define CP_VGT_GSPRIM_COUNT_LO__GSPRIM_COUNT_LO_MASK 0xFFFFFFFFL
20407//CP_VGT_GSPRIM_COUNT_HI
20408#define CP_VGT_GSPRIM_COUNT_HI__GSPRIM_COUNT_HI__SHIFT 0x0
20409#define CP_VGT_GSPRIM_COUNT_HI__GSPRIM_COUNT_HI_MASK 0xFFFFFFFFL
20410//CP_VGT_VSINVOC_COUNT_LO
20411#define CP_VGT_VSINVOC_COUNT_LO__VSINVOC_COUNT_LO__SHIFT 0x0
20412#define CP_VGT_VSINVOC_COUNT_LO__VSINVOC_COUNT_LO_MASK 0xFFFFFFFFL
20413//CP_VGT_VSINVOC_COUNT_HI
20414#define CP_VGT_VSINVOC_COUNT_HI__VSINVOC_COUNT_HI__SHIFT 0x0
20415#define CP_VGT_VSINVOC_COUNT_HI__VSINVOC_COUNT_HI_MASK 0xFFFFFFFFL
20416//CP_VGT_GSINVOC_COUNT_LO
20417#define CP_VGT_GSINVOC_COUNT_LO__GSINVOC_COUNT_LO__SHIFT 0x0
20418#define CP_VGT_GSINVOC_COUNT_LO__GSINVOC_COUNT_LO_MASK 0xFFFFFFFFL
20419//CP_VGT_GSINVOC_COUNT_HI
20420#define CP_VGT_GSINVOC_COUNT_HI__GSINVOC_COUNT_HI__SHIFT 0x0
20421#define CP_VGT_GSINVOC_COUNT_HI__GSINVOC_COUNT_HI_MASK 0xFFFFFFFFL
20422//CP_VGT_HSINVOC_COUNT_LO
20423#define CP_VGT_HSINVOC_COUNT_LO__HSINVOC_COUNT_LO__SHIFT 0x0
20424#define CP_VGT_HSINVOC_COUNT_LO__HSINVOC_COUNT_LO_MASK 0xFFFFFFFFL
20425//CP_VGT_HSINVOC_COUNT_HI
20426#define CP_VGT_HSINVOC_COUNT_HI__HSINVOC_COUNT_HI__SHIFT 0x0
20427#define CP_VGT_HSINVOC_COUNT_HI__HSINVOC_COUNT_HI_MASK 0xFFFFFFFFL
20428//CP_VGT_DSINVOC_COUNT_LO
20429#define CP_VGT_DSINVOC_COUNT_LO__DSINVOC_COUNT_LO__SHIFT 0x0
20430#define CP_VGT_DSINVOC_COUNT_LO__DSINVOC_COUNT_LO_MASK 0xFFFFFFFFL
20431//CP_VGT_DSINVOC_COUNT_HI
20432#define CP_VGT_DSINVOC_COUNT_HI__DSINVOC_COUNT_HI__SHIFT 0x0
20433#define CP_VGT_DSINVOC_COUNT_HI__DSINVOC_COUNT_HI_MASK 0xFFFFFFFFL
20434//CP_PA_CINVOC_COUNT_LO
20435#define CP_PA_CINVOC_COUNT_LO__CINVOC_COUNT_LO__SHIFT 0x0
20436#define CP_PA_CINVOC_COUNT_LO__CINVOC_COUNT_LO_MASK 0xFFFFFFFFL
20437//CP_PA_CINVOC_COUNT_HI
20438#define CP_PA_CINVOC_COUNT_HI__CINVOC_COUNT_HI__SHIFT 0x0
20439#define CP_PA_CINVOC_COUNT_HI__CINVOC_COUNT_HI_MASK 0xFFFFFFFFL
20440//CP_PA_CPRIM_COUNT_LO
20441#define CP_PA_CPRIM_COUNT_LO__CPRIM_COUNT_LO__SHIFT 0x0
20442#define CP_PA_CPRIM_COUNT_LO__CPRIM_COUNT_LO_MASK 0xFFFFFFFFL
20443//CP_PA_CPRIM_COUNT_HI
20444#define CP_PA_CPRIM_COUNT_HI__CPRIM_COUNT_HI__SHIFT 0x0
20445#define CP_PA_CPRIM_COUNT_HI__CPRIM_COUNT_HI_MASK 0xFFFFFFFFL
20446//CP_SC_PSINVOC_COUNT0_LO
20447#define CP_SC_PSINVOC_COUNT0_LO__PSINVOC_COUNT0_LO__SHIFT 0x0
20448#define CP_SC_PSINVOC_COUNT0_LO__PSINVOC_COUNT0_LO_MASK 0xFFFFFFFFL
20449//CP_SC_PSINVOC_COUNT0_HI
20450#define CP_SC_PSINVOC_COUNT0_HI__PSINVOC_COUNT0_HI__SHIFT 0x0
20451#define CP_SC_PSINVOC_COUNT0_HI__PSINVOC_COUNT0_HI_MASK 0xFFFFFFFFL
20452//CP_SC_PSINVOC_COUNT1_LO
20453#define CP_SC_PSINVOC_COUNT1_LO__OBSOLETE__SHIFT 0x0
20454#define CP_SC_PSINVOC_COUNT1_LO__OBSOLETE_MASK 0xFFFFFFFFL
20455//CP_SC_PSINVOC_COUNT1_HI
20456#define CP_SC_PSINVOC_COUNT1_HI__OBSOLETE__SHIFT 0x0
20457#define CP_SC_PSINVOC_COUNT1_HI__OBSOLETE_MASK 0xFFFFFFFFL
20458//CP_VGT_CSINVOC_COUNT_LO
20459#define CP_VGT_CSINVOC_COUNT_LO__CSINVOC_COUNT_LO__SHIFT 0x0
20460#define CP_VGT_CSINVOC_COUNT_LO__CSINVOC_COUNT_LO_MASK 0xFFFFFFFFL
20461//CP_VGT_CSINVOC_COUNT_HI
20462#define CP_VGT_CSINVOC_COUNT_HI__CSINVOC_COUNT_HI__SHIFT 0x0
20463#define CP_VGT_CSINVOC_COUNT_HI__CSINVOC_COUNT_HI_MASK 0xFFFFFFFFL
20464//CP_PIPE_STATS_CONTROL
20465#define CP_PIPE_STATS_CONTROL__CACHE_POLICY__SHIFT 0x19
20466#define CP_PIPE_STATS_CONTROL__CACHE_POLICY_MASK 0x02000000L
20467//CP_STREAM_OUT_CONTROL
20468#define CP_STREAM_OUT_CONTROL__CACHE_POLICY__SHIFT 0x19
20469#define CP_STREAM_OUT_CONTROL__CACHE_POLICY_MASK 0x02000000L
20470//CP_STRMOUT_CNTL
20471#define CP_STRMOUT_CNTL__OFFSET_UPDATE_DONE__SHIFT 0x0
20472#define CP_STRMOUT_CNTL__OFFSET_UPDATE_DONE_MASK 0x00000001L
20473//SCRATCH_REG0
20474#define SCRATCH_REG0__SCRATCH_REG0__SHIFT 0x0
20475#define SCRATCH_REG0__SCRATCH_REG0_MASK 0xFFFFFFFFL
20476//SCRATCH_REG1
20477#define SCRATCH_REG1__SCRATCH_REG1__SHIFT 0x0
20478#define SCRATCH_REG1__SCRATCH_REG1_MASK 0xFFFFFFFFL
20479//SCRATCH_REG2
20480#define SCRATCH_REG2__SCRATCH_REG2__SHIFT 0x0
20481#define SCRATCH_REG2__SCRATCH_REG2_MASK 0xFFFFFFFFL
20482//SCRATCH_REG3
20483#define SCRATCH_REG3__SCRATCH_REG3__SHIFT 0x0
20484#define SCRATCH_REG3__SCRATCH_REG3_MASK 0xFFFFFFFFL
20485//SCRATCH_REG4
20486#define SCRATCH_REG4__SCRATCH_REG4__SHIFT 0x0
20487#define SCRATCH_REG4__SCRATCH_REG4_MASK 0xFFFFFFFFL
20488//SCRATCH_REG5
20489#define SCRATCH_REG5__SCRATCH_REG5__SHIFT 0x0
20490#define SCRATCH_REG5__SCRATCH_REG5_MASK 0xFFFFFFFFL
20491//SCRATCH_REG6
20492#define SCRATCH_REG6__SCRATCH_REG6__SHIFT 0x0
20493#define SCRATCH_REG6__SCRATCH_REG6_MASK 0xFFFFFFFFL
20494//SCRATCH_REG7
20495#define SCRATCH_REG7__SCRATCH_REG7__SHIFT 0x0
20496#define SCRATCH_REG7__SCRATCH_REG7_MASK 0xFFFFFFFFL
20497//CP_APPEND_DATA_HI
20498#define CP_APPEND_DATA_HI__DATA__SHIFT 0x0
20499#define CP_APPEND_DATA_HI__DATA_MASK 0xFFFFFFFFL
20500//CP_APPEND_LAST_CS_FENCE_HI
20501#define CP_APPEND_LAST_CS_FENCE_HI__LAST_FENCE__SHIFT 0x0
20502#define CP_APPEND_LAST_CS_FENCE_HI__LAST_FENCE_MASK 0xFFFFFFFFL
20503//CP_APPEND_LAST_PS_FENCE_HI
20504#define CP_APPEND_LAST_PS_FENCE_HI__LAST_FENCE__SHIFT 0x0
20505#define CP_APPEND_LAST_PS_FENCE_HI__LAST_FENCE_MASK 0xFFFFFFFFL
20506//SCRATCH_UMSK
20507#define SCRATCH_UMSK__OBSOLETE_UMSK__SHIFT 0x0
20508#define SCRATCH_UMSK__OBSOLETE_SWAP__SHIFT 0x10
20509#define SCRATCH_UMSK__OBSOLETE_UMSK_MASK 0x000000FFL
20510#define SCRATCH_UMSK__OBSOLETE_SWAP_MASK 0x00030000L
20511//SCRATCH_ADDR
20512#define SCRATCH_ADDR__OBSOLETE_ADDR__SHIFT 0x0
20513#define SCRATCH_ADDR__OBSOLETE_ADDR_MASK 0xFFFFFFFFL
20514//CP_PFP_ATOMIC_PREOP_LO
20515#define CP_PFP_ATOMIC_PREOP_LO__ATOMIC_PREOP_LO__SHIFT 0x0
20516#define CP_PFP_ATOMIC_PREOP_LO__ATOMIC_PREOP_LO_MASK 0xFFFFFFFFL
20517//CP_PFP_ATOMIC_PREOP_HI
20518#define CP_PFP_ATOMIC_PREOP_HI__ATOMIC_PREOP_HI__SHIFT 0x0
20519#define CP_PFP_ATOMIC_PREOP_HI__ATOMIC_PREOP_HI_MASK 0xFFFFFFFFL
20520//CP_PFP_GDS_ATOMIC0_PREOP_LO
20521#define CP_PFP_GDS_ATOMIC0_PREOP_LO__GDS_ATOMIC0_PREOP_LO__SHIFT 0x0
20522#define CP_PFP_GDS_ATOMIC0_PREOP_LO__GDS_ATOMIC0_PREOP_LO_MASK 0xFFFFFFFFL
20523//CP_PFP_GDS_ATOMIC0_PREOP_HI
20524#define CP_PFP_GDS_ATOMIC0_PREOP_HI__GDS_ATOMIC0_PREOP_HI__SHIFT 0x0
20525#define CP_PFP_GDS_ATOMIC0_PREOP_HI__GDS_ATOMIC0_PREOP_HI_MASK 0xFFFFFFFFL
20526//CP_PFP_GDS_ATOMIC1_PREOP_LO
20527#define CP_PFP_GDS_ATOMIC1_PREOP_LO__GDS_ATOMIC1_PREOP_LO__SHIFT 0x0
20528#define CP_PFP_GDS_ATOMIC1_PREOP_LO__GDS_ATOMIC1_PREOP_LO_MASK 0xFFFFFFFFL
20529//CP_PFP_GDS_ATOMIC1_PREOP_HI
20530#define CP_PFP_GDS_ATOMIC1_PREOP_HI__GDS_ATOMIC1_PREOP_HI__SHIFT 0x0
20531#define CP_PFP_GDS_ATOMIC1_PREOP_HI__GDS_ATOMIC1_PREOP_HI_MASK 0xFFFFFFFFL
20532//CP_APPEND_ADDR_LO
20533#define CP_APPEND_ADDR_LO__MEM_ADDR_LO__SHIFT 0x2
20534#define CP_APPEND_ADDR_LO__MEM_ADDR_LO_MASK 0xFFFFFFFCL
20535//CP_APPEND_ADDR_HI
20536#define CP_APPEND_ADDR_HI__MEM_ADDR_HI__SHIFT 0x0
20537#define CP_APPEND_ADDR_HI__CS_PS_SEL__SHIFT 0x10
20538#define CP_APPEND_ADDR_HI__CACHE_POLICY__SHIFT 0x19
20539#define CP_APPEND_ADDR_HI__COMMAND__SHIFT 0x1d
20540#define CP_APPEND_ADDR_HI__MEM_ADDR_HI_MASK 0x0000FFFFL
20541#define CP_APPEND_ADDR_HI__CS_PS_SEL_MASK 0x00010000L
20542#define CP_APPEND_ADDR_HI__CACHE_POLICY_MASK 0x02000000L
20543#define CP_APPEND_ADDR_HI__COMMAND_MASK 0xE0000000L
20544//CP_APPEND_DATA_LO
20545#define CP_APPEND_DATA_LO__DATA__SHIFT 0x0
20546#define CP_APPEND_DATA_LO__DATA_MASK 0xFFFFFFFFL
20547//CP_APPEND_LAST_CS_FENCE_LO
20548#define CP_APPEND_LAST_CS_FENCE_LO__LAST_FENCE__SHIFT 0x0
20549#define CP_APPEND_LAST_CS_FENCE_LO__LAST_FENCE_MASK 0xFFFFFFFFL
20550//CP_APPEND_LAST_PS_FENCE_LO
20551#define CP_APPEND_LAST_PS_FENCE_LO__LAST_FENCE__SHIFT 0x0
20552#define CP_APPEND_LAST_PS_FENCE_LO__LAST_FENCE_MASK 0xFFFFFFFFL
20553//CP_ATOMIC_PREOP_LO
20554#define CP_ATOMIC_PREOP_LO__ATOMIC_PREOP_LO__SHIFT 0x0
20555#define CP_ATOMIC_PREOP_LO__ATOMIC_PREOP_LO_MASK 0xFFFFFFFFL
20556//CP_ME_ATOMIC_PREOP_LO
20557#define CP_ME_ATOMIC_PREOP_LO__ATOMIC_PREOP_LO__SHIFT 0x0
20558#define CP_ME_ATOMIC_PREOP_LO__ATOMIC_PREOP_LO_MASK 0xFFFFFFFFL
20559//CP_ATOMIC_PREOP_HI
20560#define CP_ATOMIC_PREOP_HI__ATOMIC_PREOP_HI__SHIFT 0x0
20561#define CP_ATOMIC_PREOP_HI__ATOMIC_PREOP_HI_MASK 0xFFFFFFFFL
20562//CP_ME_ATOMIC_PREOP_HI
20563#define CP_ME_ATOMIC_PREOP_HI__ATOMIC_PREOP_HI__SHIFT 0x0
20564#define CP_ME_ATOMIC_PREOP_HI__ATOMIC_PREOP_HI_MASK 0xFFFFFFFFL
20565//CP_GDS_ATOMIC0_PREOP_LO
20566#define CP_GDS_ATOMIC0_PREOP_LO__GDS_ATOMIC0_PREOP_LO__SHIFT 0x0
20567#define CP_GDS_ATOMIC0_PREOP_LO__GDS_ATOMIC0_PREOP_LO_MASK 0xFFFFFFFFL
20568//CP_ME_GDS_ATOMIC0_PREOP_LO
20569#define CP_ME_GDS_ATOMIC0_PREOP_LO__GDS_ATOMIC0_PREOP_LO__SHIFT 0x0
20570#define CP_ME_GDS_ATOMIC0_PREOP_LO__GDS_ATOMIC0_PREOP_LO_MASK 0xFFFFFFFFL
20571//CP_GDS_ATOMIC0_PREOP_HI
20572#define CP_GDS_ATOMIC0_PREOP_HI__GDS_ATOMIC0_PREOP_HI__SHIFT 0x0
20573#define CP_GDS_ATOMIC0_PREOP_HI__GDS_ATOMIC0_PREOP_HI_MASK 0xFFFFFFFFL
20574//CP_ME_GDS_ATOMIC0_PREOP_HI
20575#define CP_ME_GDS_ATOMIC0_PREOP_HI__GDS_ATOMIC0_PREOP_HI__SHIFT 0x0
20576#define CP_ME_GDS_ATOMIC0_PREOP_HI__GDS_ATOMIC0_PREOP_HI_MASK 0xFFFFFFFFL
20577//CP_GDS_ATOMIC1_PREOP_LO
20578#define CP_GDS_ATOMIC1_PREOP_LO__GDS_ATOMIC1_PREOP_LO__SHIFT 0x0
20579#define CP_GDS_ATOMIC1_PREOP_LO__GDS_ATOMIC1_PREOP_LO_MASK 0xFFFFFFFFL
20580//CP_ME_GDS_ATOMIC1_PREOP_LO
20581#define CP_ME_GDS_ATOMIC1_PREOP_LO__GDS_ATOMIC1_PREOP_LO__SHIFT 0x0
20582#define CP_ME_GDS_ATOMIC1_PREOP_LO__GDS_ATOMIC1_PREOP_LO_MASK 0xFFFFFFFFL
20583//CP_GDS_ATOMIC1_PREOP_HI
20584#define CP_GDS_ATOMIC1_PREOP_HI__GDS_ATOMIC1_PREOP_HI__SHIFT 0x0
20585#define CP_GDS_ATOMIC1_PREOP_HI__GDS_ATOMIC1_PREOP_HI_MASK 0xFFFFFFFFL
20586//CP_ME_GDS_ATOMIC1_PREOP_HI
20587#define CP_ME_GDS_ATOMIC1_PREOP_HI__GDS_ATOMIC1_PREOP_HI__SHIFT 0x0
20588#define CP_ME_GDS_ATOMIC1_PREOP_HI__GDS_ATOMIC1_PREOP_HI_MASK 0xFFFFFFFFL
20589//CP_ME_MC_WADDR_LO
20590#define CP_ME_MC_WADDR_LO__ME_MC_WADDR_LO__SHIFT 0x2
20591#define CP_ME_MC_WADDR_LO__ME_MC_WADDR_LO_MASK 0xFFFFFFFCL
20592//CP_ME_MC_WADDR_HI
20593#define CP_ME_MC_WADDR_HI__ME_MC_WADDR_HI__SHIFT 0x0
20594#define CP_ME_MC_WADDR_HI__CACHE_POLICY__SHIFT 0x16
20595#define CP_ME_MC_WADDR_HI__ME_MC_WADDR_HI_MASK 0x0000FFFFL
20596#define CP_ME_MC_WADDR_HI__CACHE_POLICY_MASK 0x00400000L
20597//CP_ME_MC_WDATA_LO
20598#define CP_ME_MC_WDATA_LO__ME_MC_WDATA_LO__SHIFT 0x0
20599#define CP_ME_MC_WDATA_LO__ME_MC_WDATA_LO_MASK 0xFFFFFFFFL
20600//CP_ME_MC_WDATA_HI
20601#define CP_ME_MC_WDATA_HI__ME_MC_WDATA_HI__SHIFT 0x0
20602#define CP_ME_MC_WDATA_HI__ME_MC_WDATA_HI_MASK 0xFFFFFFFFL
20603//CP_ME_MC_RADDR_LO
20604#define CP_ME_MC_RADDR_LO__ME_MC_RADDR_LO__SHIFT 0x2
20605#define CP_ME_MC_RADDR_LO__ME_MC_RADDR_LO_MASK 0xFFFFFFFCL
20606//CP_ME_MC_RADDR_HI
20607#define CP_ME_MC_RADDR_HI__ME_MC_RADDR_HI__SHIFT 0x0
20608#define CP_ME_MC_RADDR_HI__CACHE_POLICY__SHIFT 0x16
20609#define CP_ME_MC_RADDR_HI__ME_MC_RADDR_HI_MASK 0x0000FFFFL
20610#define CP_ME_MC_RADDR_HI__CACHE_POLICY_MASK 0x00400000L
20611//CP_SEM_WAIT_TIMER
20612#define CP_SEM_WAIT_TIMER__SEM_WAIT_TIMER__SHIFT 0x0
20613#define CP_SEM_WAIT_TIMER__SEM_WAIT_TIMER_MASK 0xFFFFFFFFL
20614//CP_SIG_SEM_ADDR_LO
20615#define CP_SIG_SEM_ADDR_LO__SEM_ADDR_SWAP__SHIFT 0x0
20616#define CP_SIG_SEM_ADDR_LO__SEM_ADDR_LO__SHIFT 0x3
20617#define CP_SIG_SEM_ADDR_LO__SEM_ADDR_SWAP_MASK 0x00000003L
20618#define CP_SIG_SEM_ADDR_LO__SEM_ADDR_LO_MASK 0xFFFFFFF8L
20619//CP_SIG_SEM_ADDR_HI
20620#define CP_SIG_SEM_ADDR_HI__SEM_ADDR_HI__SHIFT 0x0
20621#define CP_SIG_SEM_ADDR_HI__SEM_USE_MAILBOX__SHIFT 0x10
20622#define CP_SIG_SEM_ADDR_HI__SEM_SIGNAL_TYPE__SHIFT 0x14
20623#define CP_SIG_SEM_ADDR_HI__SEM_CLIENT_CODE__SHIFT 0x18
20624#define CP_SIG_SEM_ADDR_HI__SEM_SELECT__SHIFT 0x1d
20625#define CP_SIG_SEM_ADDR_HI__SEM_ADDR_HI_MASK 0x0000FFFFL
20626#define CP_SIG_SEM_ADDR_HI__SEM_USE_MAILBOX_MASK 0x00010000L
20627#define CP_SIG_SEM_ADDR_HI__SEM_SIGNAL_TYPE_MASK 0x00100000L
20628#define CP_SIG_SEM_ADDR_HI__SEM_CLIENT_CODE_MASK 0x03000000L
20629#define CP_SIG_SEM_ADDR_HI__SEM_SELECT_MASK 0xE0000000L
20630//CP_WAIT_REG_MEM_TIMEOUT
20631#define CP_WAIT_REG_MEM_TIMEOUT__WAIT_REG_MEM_TIMEOUT__SHIFT 0x0
20632#define CP_WAIT_REG_MEM_TIMEOUT__WAIT_REG_MEM_TIMEOUT_MASK 0xFFFFFFFFL
20633//CP_WAIT_SEM_ADDR_LO
20634#define CP_WAIT_SEM_ADDR_LO__SEM_ADDR_SWAP__SHIFT 0x0
20635#define CP_WAIT_SEM_ADDR_LO__SEM_ADDR_LO__SHIFT 0x3
20636#define CP_WAIT_SEM_ADDR_LO__SEM_ADDR_SWAP_MASK 0x00000003L
20637#define CP_WAIT_SEM_ADDR_LO__SEM_ADDR_LO_MASK 0xFFFFFFF8L
20638//CP_WAIT_SEM_ADDR_HI
20639#define CP_WAIT_SEM_ADDR_HI__SEM_ADDR_HI__SHIFT 0x0
20640#define CP_WAIT_SEM_ADDR_HI__SEM_USE_MAILBOX__SHIFT 0x10
20641#define CP_WAIT_SEM_ADDR_HI__SEM_SIGNAL_TYPE__SHIFT 0x14
20642#define CP_WAIT_SEM_ADDR_HI__SEM_CLIENT_CODE__SHIFT 0x18
20643#define CP_WAIT_SEM_ADDR_HI__SEM_SELECT__SHIFT 0x1d
20644#define CP_WAIT_SEM_ADDR_HI__SEM_ADDR_HI_MASK 0x0000FFFFL
20645#define CP_WAIT_SEM_ADDR_HI__SEM_USE_MAILBOX_MASK 0x00010000L
20646#define CP_WAIT_SEM_ADDR_HI__SEM_SIGNAL_TYPE_MASK 0x00100000L
20647#define CP_WAIT_SEM_ADDR_HI__SEM_CLIENT_CODE_MASK 0x03000000L
20648#define CP_WAIT_SEM_ADDR_HI__SEM_SELECT_MASK 0xE0000000L
20649//CP_DMA_PFP_CONTROL
20650#define CP_DMA_PFP_CONTROL__MEMLOG_CLEAR__SHIFT 0xa
20651#define CP_DMA_PFP_CONTROL__SRC_CACHE_POLICY__SHIFT 0xd
20652#define CP_DMA_PFP_CONTROL__DST_SELECT__SHIFT 0x14
20653#define CP_DMA_PFP_CONTROL__DST_CACHE_POLICY__SHIFT 0x19
20654#define CP_DMA_PFP_CONTROL__SRC_SELECT__SHIFT 0x1d
20655#define CP_DMA_PFP_CONTROL__MEMLOG_CLEAR_MASK 0x00000400L
20656#define CP_DMA_PFP_CONTROL__SRC_CACHE_POLICY_MASK 0x00002000L
20657#define CP_DMA_PFP_CONTROL__DST_SELECT_MASK 0x00300000L
20658#define CP_DMA_PFP_CONTROL__DST_CACHE_POLICY_MASK 0x02000000L
20659#define CP_DMA_PFP_CONTROL__SRC_SELECT_MASK 0x60000000L
20660//CP_DMA_ME_CONTROL
20661#define CP_DMA_ME_CONTROL__MEMLOG_CLEAR__SHIFT 0xa
20662#define CP_DMA_ME_CONTROL__SRC_CACHE_POLICY__SHIFT 0xd
20663#define CP_DMA_ME_CONTROL__DST_SELECT__SHIFT 0x14
20664#define CP_DMA_ME_CONTROL__DST_CACHE_POLICY__SHIFT 0x19
20665#define CP_DMA_ME_CONTROL__SRC_SELECT__SHIFT 0x1d
20666#define CP_DMA_ME_CONTROL__MEMLOG_CLEAR_MASK 0x00000400L
20667#define CP_DMA_ME_CONTROL__SRC_CACHE_POLICY_MASK 0x00002000L
20668#define CP_DMA_ME_CONTROL__DST_SELECT_MASK 0x00300000L
20669#define CP_DMA_ME_CONTROL__DST_CACHE_POLICY_MASK 0x02000000L
20670#define CP_DMA_ME_CONTROL__SRC_SELECT_MASK 0x60000000L
20671//CP_COHER_BASE_HI
20672#define CP_COHER_BASE_HI__COHER_BASE_HI_256B__SHIFT 0x0
20673#define CP_COHER_BASE_HI__COHER_BASE_HI_256B_MASK 0x000000FFL
20674//CP_COHER_START_DELAY
20675#define CP_COHER_START_DELAY__START_DELAY_COUNT__SHIFT 0x0
20676#define CP_COHER_START_DELAY__START_DELAY_COUNT_MASK 0x0000003FL
20677//CP_COHER_CNTL
20678#define CP_COHER_CNTL__TC_NC_ACTION_ENA__SHIFT 0x3
20679#define CP_COHER_CNTL__TC_WC_ACTION_ENA__SHIFT 0x4
20680#define CP_COHER_CNTL__TC_INV_METADATA_ACTION_ENA__SHIFT 0x5
20681#define CP_COHER_CNTL__TCL1_VOL_ACTION_ENA__SHIFT 0xf
20682#define CP_COHER_CNTL__TC_WB_ACTION_ENA__SHIFT 0x12
20683#define CP_COHER_CNTL__TCL1_ACTION_ENA__SHIFT 0x16
20684#define CP_COHER_CNTL__TC_ACTION_ENA__SHIFT 0x17
20685#define CP_COHER_CNTL__CB_ACTION_ENA__SHIFT 0x19
20686#define CP_COHER_CNTL__DB_ACTION_ENA__SHIFT 0x1a
20687#define CP_COHER_CNTL__SH_KCACHE_ACTION_ENA__SHIFT 0x1b
20688#define CP_COHER_CNTL__SH_KCACHE_VOL_ACTION_ENA__SHIFT 0x1c
20689#define CP_COHER_CNTL__SH_ICACHE_ACTION_ENA__SHIFT 0x1d
20690#define CP_COHER_CNTL__SH_KCACHE_WB_ACTION_ENA__SHIFT 0x1e
20691#define CP_COHER_CNTL__TC_NC_ACTION_ENA_MASK 0x00000008L
20692#define CP_COHER_CNTL__TC_WC_ACTION_ENA_MASK 0x00000010L
20693#define CP_COHER_CNTL__TC_INV_METADATA_ACTION_ENA_MASK 0x00000020L
20694#define CP_COHER_CNTL__TCL1_VOL_ACTION_ENA_MASK 0x00008000L
20695#define CP_COHER_CNTL__TC_WB_ACTION_ENA_MASK 0x00040000L
20696#define CP_COHER_CNTL__TCL1_ACTION_ENA_MASK 0x00400000L
20697#define CP_COHER_CNTL__TC_ACTION_ENA_MASK 0x00800000L
20698#define CP_COHER_CNTL__CB_ACTION_ENA_MASK 0x02000000L
20699#define CP_COHER_CNTL__DB_ACTION_ENA_MASK 0x04000000L
20700#define CP_COHER_CNTL__SH_KCACHE_ACTION_ENA_MASK 0x08000000L
20701#define CP_COHER_CNTL__SH_KCACHE_VOL_ACTION_ENA_MASK 0x10000000L
20702#define CP_COHER_CNTL__SH_ICACHE_ACTION_ENA_MASK 0x20000000L
20703#define CP_COHER_CNTL__SH_KCACHE_WB_ACTION_ENA_MASK 0x40000000L
20704//CP_COHER_SIZE
20705#define CP_COHER_SIZE__COHER_SIZE_256B__SHIFT 0x0
20706#define CP_COHER_SIZE__COHER_SIZE_256B_MASK 0xFFFFFFFFL
20707//CP_COHER_BASE
20708#define CP_COHER_BASE__COHER_BASE_256B__SHIFT 0x0
20709#define CP_COHER_BASE__COHER_BASE_256B_MASK 0xFFFFFFFFL
20710//CP_COHER_STATUS
20711#define CP_COHER_STATUS__MEID__SHIFT 0x18
20712#define CP_COHER_STATUS__STATUS__SHIFT 0x1f
20713#define CP_COHER_STATUS__MEID_MASK 0x03000000L
20714#define CP_COHER_STATUS__STATUS_MASK 0x80000000L
20715//CP_DMA_ME_SRC_ADDR
20716#define CP_DMA_ME_SRC_ADDR__SRC_ADDR__SHIFT 0x0
20717#define CP_DMA_ME_SRC_ADDR__SRC_ADDR_MASK 0xFFFFFFFFL
20718//CP_DMA_ME_SRC_ADDR_HI
20719#define CP_DMA_ME_SRC_ADDR_HI__SRC_ADDR_HI__SHIFT 0x0
20720#define CP_DMA_ME_SRC_ADDR_HI__SRC_ADDR_HI_MASK 0x0000FFFFL
20721//CP_DMA_ME_DST_ADDR
20722#define CP_DMA_ME_DST_ADDR__DST_ADDR__SHIFT 0x0
20723#define CP_DMA_ME_DST_ADDR__DST_ADDR_MASK 0xFFFFFFFFL
20724//CP_DMA_ME_DST_ADDR_HI
20725#define CP_DMA_ME_DST_ADDR_HI__DST_ADDR_HI__SHIFT 0x0
20726#define CP_DMA_ME_DST_ADDR_HI__DST_ADDR_HI_MASK 0x0000FFFFL
20727//CP_DMA_ME_COMMAND
20728#define CP_DMA_ME_COMMAND__BYTE_COUNT__SHIFT 0x0
20729#define CP_DMA_ME_COMMAND__SAS__SHIFT 0x1a
20730#define CP_DMA_ME_COMMAND__DAS__SHIFT 0x1b
20731#define CP_DMA_ME_COMMAND__SAIC__SHIFT 0x1c
20732#define CP_DMA_ME_COMMAND__DAIC__SHIFT 0x1d
20733#define CP_DMA_ME_COMMAND__RAW_WAIT__SHIFT 0x1e
20734#define CP_DMA_ME_COMMAND__DIS_WC__SHIFT 0x1f
20735#define CP_DMA_ME_COMMAND__BYTE_COUNT_MASK 0x03FFFFFFL
20736#define CP_DMA_ME_COMMAND__SAS_MASK 0x04000000L
20737#define CP_DMA_ME_COMMAND__DAS_MASK 0x08000000L
20738#define CP_DMA_ME_COMMAND__SAIC_MASK 0x10000000L
20739#define CP_DMA_ME_COMMAND__DAIC_MASK 0x20000000L
20740#define CP_DMA_ME_COMMAND__RAW_WAIT_MASK 0x40000000L
20741#define CP_DMA_ME_COMMAND__DIS_WC_MASK 0x80000000L
20742//CP_DMA_PFP_SRC_ADDR
20743#define CP_DMA_PFP_SRC_ADDR__SRC_ADDR__SHIFT 0x0
20744#define CP_DMA_PFP_SRC_ADDR__SRC_ADDR_MASK 0xFFFFFFFFL
20745//CP_DMA_PFP_SRC_ADDR_HI
20746#define CP_DMA_PFP_SRC_ADDR_HI__SRC_ADDR_HI__SHIFT 0x0
20747#define CP_DMA_PFP_SRC_ADDR_HI__SRC_ADDR_HI_MASK 0x0000FFFFL
20748//CP_DMA_PFP_DST_ADDR
20749#define CP_DMA_PFP_DST_ADDR__DST_ADDR__SHIFT 0x0
20750#define CP_DMA_PFP_DST_ADDR__DST_ADDR_MASK 0xFFFFFFFFL
20751//CP_DMA_PFP_DST_ADDR_HI
20752#define CP_DMA_PFP_DST_ADDR_HI__DST_ADDR_HI__SHIFT 0x0
20753#define CP_DMA_PFP_DST_ADDR_HI__DST_ADDR_HI_MASK 0x0000FFFFL
20754//CP_DMA_PFP_COMMAND
20755#define CP_DMA_PFP_COMMAND__BYTE_COUNT__SHIFT 0x0
20756#define CP_DMA_PFP_COMMAND__SAS__SHIFT 0x1a
20757#define CP_DMA_PFP_COMMAND__DAS__SHIFT 0x1b
20758#define CP_DMA_PFP_COMMAND__SAIC__SHIFT 0x1c
20759#define CP_DMA_PFP_COMMAND__DAIC__SHIFT 0x1d
20760#define CP_DMA_PFP_COMMAND__RAW_WAIT__SHIFT 0x1e
20761#define CP_DMA_PFP_COMMAND__DIS_WC__SHIFT 0x1f
20762#define CP_DMA_PFP_COMMAND__BYTE_COUNT_MASK 0x03FFFFFFL
20763#define CP_DMA_PFP_COMMAND__SAS_MASK 0x04000000L
20764#define CP_DMA_PFP_COMMAND__DAS_MASK 0x08000000L
20765#define CP_DMA_PFP_COMMAND__SAIC_MASK 0x10000000L
20766#define CP_DMA_PFP_COMMAND__DAIC_MASK 0x20000000L
20767#define CP_DMA_PFP_COMMAND__RAW_WAIT_MASK 0x40000000L
20768#define CP_DMA_PFP_COMMAND__DIS_WC_MASK 0x80000000L
20769//CP_DMA_CNTL
20770#define CP_DMA_CNTL__UTCL1_FAULT_CONTROL__SHIFT 0x0
20771#define CP_DMA_CNTL__MIN_AVAILSZ__SHIFT 0x4
20772#define CP_DMA_CNTL__BUFFER_DEPTH__SHIFT 0x10
20773#define CP_DMA_CNTL__PIO_FIFO_EMPTY__SHIFT 0x1c
20774#define CP_DMA_CNTL__PIO_FIFO_FULL__SHIFT 0x1d
20775#define CP_DMA_CNTL__PIO_COUNT__SHIFT 0x1e
20776#define CP_DMA_CNTL__UTCL1_FAULT_CONTROL_MASK 0x00000001L
20777#define CP_DMA_CNTL__MIN_AVAILSZ_MASK 0x00000030L
20778#define CP_DMA_CNTL__BUFFER_DEPTH_MASK 0x000F0000L
20779#define CP_DMA_CNTL__PIO_FIFO_EMPTY_MASK 0x10000000L
20780#define CP_DMA_CNTL__PIO_FIFO_FULL_MASK 0x20000000L
20781#define CP_DMA_CNTL__PIO_COUNT_MASK 0xC0000000L
20782//CP_DMA_READ_TAGS
20783#define CP_DMA_READ_TAGS__DMA_READ_TAG__SHIFT 0x0
20784#define CP_DMA_READ_TAGS__DMA_READ_TAG_VALID__SHIFT 0x1c
20785#define CP_DMA_READ_TAGS__DMA_READ_TAG_MASK 0x03FFFFFFL
20786#define CP_DMA_READ_TAGS__DMA_READ_TAG_VALID_MASK 0x10000000L
20787//CP_COHER_SIZE_HI
20788#define CP_COHER_SIZE_HI__COHER_SIZE_HI_256B__SHIFT 0x0
20789#define CP_COHER_SIZE_HI__COHER_SIZE_HI_256B_MASK 0x000000FFL
20790//CP_PFP_IB_CONTROL
20791#define CP_PFP_IB_CONTROL__IB_EN__SHIFT 0x0
20792#define CP_PFP_IB_CONTROL__IB_EN_MASK 0x000000FFL
20793//CP_PFP_LOAD_CONTROL
20794#define CP_PFP_LOAD_CONTROL__CONFIG_REG_EN__SHIFT 0x0
20795#define CP_PFP_LOAD_CONTROL__CNTX_REG_EN__SHIFT 0x1
20796#define CP_PFP_LOAD_CONTROL__SH_GFX_REG_EN__SHIFT 0x10
20797#define CP_PFP_LOAD_CONTROL__SH_CS_REG_EN__SHIFT 0x18
20798#define CP_PFP_LOAD_CONTROL__CONFIG_REG_EN_MASK 0x00000001L
20799#define CP_PFP_LOAD_CONTROL__CNTX_REG_EN_MASK 0x00000002L
20800#define CP_PFP_LOAD_CONTROL__SH_GFX_REG_EN_MASK 0x00010000L
20801#define CP_PFP_LOAD_CONTROL__SH_CS_REG_EN_MASK 0x01000000L
20802//CP_SCRATCH_INDEX
20803#define CP_SCRATCH_INDEX__SCRATCH_INDEX__SHIFT 0x0
20804#define CP_SCRATCH_INDEX__SCRATCH_INDEX_MASK 0x000000FFL
20805//CP_SCRATCH_DATA
20806#define CP_SCRATCH_DATA__SCRATCH_DATA__SHIFT 0x0
20807#define CP_SCRATCH_DATA__SCRATCH_DATA_MASK 0xFFFFFFFFL
20808//CP_RB_OFFSET
20809#define CP_RB_OFFSET__RB_OFFSET__SHIFT 0x0
20810#define CP_RB_OFFSET__RB_OFFSET_MASK 0x000FFFFFL
20811//CP_IB1_OFFSET
20812#define CP_IB1_OFFSET__IB1_OFFSET__SHIFT 0x0
20813#define CP_IB1_OFFSET__IB1_OFFSET_MASK 0x000FFFFFL
20814//CP_IB2_OFFSET
20815#define CP_IB2_OFFSET__IB2_OFFSET__SHIFT 0x0
20816#define CP_IB2_OFFSET__IB2_OFFSET_MASK 0x000FFFFFL
20817//CP_IB1_PREAMBLE_BEGIN
20818#define CP_IB1_PREAMBLE_BEGIN__IB1_PREAMBLE_BEGIN__SHIFT 0x0
20819#define CP_IB1_PREAMBLE_BEGIN__IB1_PREAMBLE_BEGIN_MASK 0x000FFFFFL
20820//CP_IB1_PREAMBLE_END
20821#define CP_IB1_PREAMBLE_END__IB1_PREAMBLE_END__SHIFT 0x0
20822#define CP_IB1_PREAMBLE_END__IB1_PREAMBLE_END_MASK 0x000FFFFFL
20823//CP_IB2_PREAMBLE_BEGIN
20824#define CP_IB2_PREAMBLE_BEGIN__IB2_PREAMBLE_BEGIN__SHIFT 0x0
20825#define CP_IB2_PREAMBLE_BEGIN__IB2_PREAMBLE_BEGIN_MASK 0x000FFFFFL
20826//CP_IB2_PREAMBLE_END
20827#define CP_IB2_PREAMBLE_END__IB2_PREAMBLE_END__SHIFT 0x0
20828#define CP_IB2_PREAMBLE_END__IB2_PREAMBLE_END_MASK 0x000FFFFFL
20829//CP_CE_IB1_OFFSET
20830#define CP_CE_IB1_OFFSET__IB1_OFFSET__SHIFT 0x0
20831#define CP_CE_IB1_OFFSET__IB1_OFFSET_MASK 0x000FFFFFL
20832//CP_CE_IB2_OFFSET
20833#define CP_CE_IB2_OFFSET__IB2_OFFSET__SHIFT 0x0
20834#define CP_CE_IB2_OFFSET__IB2_OFFSET_MASK 0x000FFFFFL
20835//CP_CE_COUNTER
20836#define CP_CE_COUNTER__CONST_ENGINE_COUNT__SHIFT 0x0
20837#define CP_CE_COUNTER__CONST_ENGINE_COUNT_MASK 0xFFFFFFFFL
20838//CP_CE_RB_OFFSET
20839#define CP_CE_RB_OFFSET__RB_OFFSET__SHIFT 0x0
20840#define CP_CE_RB_OFFSET__RB_OFFSET_MASK 0x000FFFFFL
20841//CP_CE_INIT_CMD_BUFSZ
20842#define CP_CE_INIT_CMD_BUFSZ__INIT_CMD_REQSZ__SHIFT 0x0
20843#define CP_CE_INIT_CMD_BUFSZ__INIT_CMD_REQSZ_MASK 0x00000FFFL
20844//CP_CE_IB1_CMD_BUFSZ
20845#define CP_CE_IB1_CMD_BUFSZ__IB1_CMD_REQSZ__SHIFT 0x0
20846#define CP_CE_IB1_CMD_BUFSZ__IB1_CMD_REQSZ_MASK 0x000FFFFFL
20847//CP_CE_IB2_CMD_BUFSZ
20848#define CP_CE_IB2_CMD_BUFSZ__IB2_CMD_REQSZ__SHIFT 0x0
20849#define CP_CE_IB2_CMD_BUFSZ__IB2_CMD_REQSZ_MASK 0x000FFFFFL
20850//CP_IB1_CMD_BUFSZ
20851#define CP_IB1_CMD_BUFSZ__IB1_CMD_REQSZ__SHIFT 0x0
20852#define CP_IB1_CMD_BUFSZ__IB1_CMD_REQSZ_MASK 0x000FFFFFL
20853//CP_IB2_CMD_BUFSZ
20854#define CP_IB2_CMD_BUFSZ__IB2_CMD_REQSZ__SHIFT 0x0
20855#define CP_IB2_CMD_BUFSZ__IB2_CMD_REQSZ_MASK 0x000FFFFFL
20856//CP_ST_CMD_BUFSZ
20857#define CP_ST_CMD_BUFSZ__ST_CMD_REQSZ__SHIFT 0x0
20858#define CP_ST_CMD_BUFSZ__ST_CMD_REQSZ_MASK 0x000FFFFFL
20859//CP_CE_INIT_BASE_LO
20860#define CP_CE_INIT_BASE_LO__INIT_BASE_LO__SHIFT 0x5
20861#define CP_CE_INIT_BASE_LO__INIT_BASE_LO_MASK 0xFFFFFFE0L
20862//CP_CE_INIT_BASE_HI
20863#define CP_CE_INIT_BASE_HI__INIT_BASE_HI__SHIFT 0x0
20864#define CP_CE_INIT_BASE_HI__INIT_BASE_HI_MASK 0x0000FFFFL
20865//CP_CE_INIT_BUFSZ
20866#define CP_CE_INIT_BUFSZ__INIT_BUFSZ__SHIFT 0x0
20867#define CP_CE_INIT_BUFSZ__INIT_BUFSZ_MASK 0x00000FFFL
20868//CP_CE_IB1_BASE_LO
20869#define CP_CE_IB1_BASE_LO__IB1_BASE_LO__SHIFT 0x2
20870#define CP_CE_IB1_BASE_LO__IB1_BASE_LO_MASK 0xFFFFFFFCL
20871//CP_CE_IB1_BASE_HI
20872#define CP_CE_IB1_BASE_HI__IB1_BASE_HI__SHIFT 0x0
20873#define CP_CE_IB1_BASE_HI__IB1_BASE_HI_MASK 0x0000FFFFL
20874//CP_CE_IB1_BUFSZ
20875#define CP_CE_IB1_BUFSZ__IB1_BUFSZ__SHIFT 0x0
20876#define CP_CE_IB1_BUFSZ__IB1_BUFSZ_MASK 0x000FFFFFL
20877//CP_CE_IB2_BASE_LO
20878#define CP_CE_IB2_BASE_LO__IB2_BASE_LO__SHIFT 0x2
20879#define CP_CE_IB2_BASE_LO__IB2_BASE_LO_MASK 0xFFFFFFFCL
20880//CP_CE_IB2_BASE_HI
20881#define CP_CE_IB2_BASE_HI__IB2_BASE_HI__SHIFT 0x0
20882#define CP_CE_IB2_BASE_HI__IB2_BASE_HI_MASK 0x0000FFFFL
20883//CP_CE_IB2_BUFSZ
20884#define CP_CE_IB2_BUFSZ__IB2_BUFSZ__SHIFT 0x0
20885#define CP_CE_IB2_BUFSZ__IB2_BUFSZ_MASK 0x000FFFFFL
20886//CP_IB1_BASE_LO
20887#define CP_IB1_BASE_LO__IB1_BASE_LO__SHIFT 0x2
20888#define CP_IB1_BASE_LO__IB1_BASE_LO_MASK 0xFFFFFFFCL
20889//CP_IB1_BASE_HI
20890#define CP_IB1_BASE_HI__IB1_BASE_HI__SHIFT 0x0
20891#define CP_IB1_BASE_HI__IB1_BASE_HI_MASK 0x0000FFFFL
20892//CP_IB1_BUFSZ
20893#define CP_IB1_BUFSZ__IB1_BUFSZ__SHIFT 0x0
20894#define CP_IB1_BUFSZ__IB1_BUFSZ_MASK 0x000FFFFFL
20895//CP_IB2_BASE_LO
20896#define CP_IB2_BASE_LO__IB2_BASE_LO__SHIFT 0x2
20897#define CP_IB2_BASE_LO__IB2_BASE_LO_MASK 0xFFFFFFFCL
20898//CP_IB2_BASE_HI
20899#define CP_IB2_BASE_HI__IB2_BASE_HI__SHIFT 0x0
20900#define CP_IB2_BASE_HI__IB2_BASE_HI_MASK 0x0000FFFFL
20901//CP_IB2_BUFSZ
20902#define CP_IB2_BUFSZ__IB2_BUFSZ__SHIFT 0x0
20903#define CP_IB2_BUFSZ__IB2_BUFSZ_MASK 0x000FFFFFL
20904//CP_ST_BASE_LO
20905#define CP_ST_BASE_LO__ST_BASE_LO__SHIFT 0x2
20906#define CP_ST_BASE_LO__ST_BASE_LO_MASK 0xFFFFFFFCL
20907//CP_ST_BASE_HI
20908#define CP_ST_BASE_HI__ST_BASE_HI__SHIFT 0x0
20909#define CP_ST_BASE_HI__ST_BASE_HI_MASK 0x0000FFFFL
20910//CP_ST_BUFSZ
20911#define CP_ST_BUFSZ__ST_BUFSZ__SHIFT 0x0
20912#define CP_ST_BUFSZ__ST_BUFSZ_MASK 0x000FFFFFL
20913//CP_EOP_DONE_EVENT_CNTL
20914#define CP_EOP_DONE_EVENT_CNTL__WBINV_TC_OP__SHIFT 0x0
20915#define CP_EOP_DONE_EVENT_CNTL__WBINV_ACTION_ENA__SHIFT 0xc
20916#define CP_EOP_DONE_EVENT_CNTL__CACHE_POLICY__SHIFT 0x19
20917#define CP_EOP_DONE_EVENT_CNTL__EXECUTE__SHIFT 0x1c
20918#define CP_EOP_DONE_EVENT_CNTL__WBINV_TC_OP_MASK 0x0000007FL
20919#define CP_EOP_DONE_EVENT_CNTL__WBINV_ACTION_ENA_MASK 0x0003F000L
20920#define CP_EOP_DONE_EVENT_CNTL__CACHE_POLICY_MASK 0x02000000L
20921#define CP_EOP_DONE_EVENT_CNTL__EXECUTE_MASK 0x10000000L
20922//CP_EOP_DONE_DATA_CNTL
20923#define CP_EOP_DONE_DATA_CNTL__DST_SEL__SHIFT 0x10
20924#define CP_EOP_DONE_DATA_CNTL__INT_SEL__SHIFT 0x18
20925#define CP_EOP_DONE_DATA_CNTL__DATA_SEL__SHIFT 0x1d
20926#define CP_EOP_DONE_DATA_CNTL__DST_SEL_MASK 0x00030000L
20927#define CP_EOP_DONE_DATA_CNTL__INT_SEL_MASK 0x07000000L
20928#define CP_EOP_DONE_DATA_CNTL__DATA_SEL_MASK 0xE0000000L
20929//CP_EOP_DONE_CNTX_ID
20930#define CP_EOP_DONE_CNTX_ID__CNTX_ID__SHIFT 0x0
20931#define CP_EOP_DONE_CNTX_ID__CNTX_ID_MASK 0xFFFFFFFFL
20932//CP_PFP_COMPLETION_STATUS
20933#define CP_PFP_COMPLETION_STATUS__STATUS__SHIFT 0x0
20934#define CP_PFP_COMPLETION_STATUS__STATUS_MASK 0x00000003L
20935//CP_CE_COMPLETION_STATUS
20936#define CP_CE_COMPLETION_STATUS__STATUS__SHIFT 0x0
20937#define CP_CE_COMPLETION_STATUS__STATUS_MASK 0x00000003L
20938//CP_PRED_NOT_VISIBLE
20939#define CP_PRED_NOT_VISIBLE__NOT_VISIBLE__SHIFT 0x0
20940#define CP_PRED_NOT_VISIBLE__NOT_VISIBLE_MASK 0x00000001L
20941//CP_PFP_METADATA_BASE_ADDR
20942#define CP_PFP_METADATA_BASE_ADDR__ADDR_LO__SHIFT 0x0
20943#define CP_PFP_METADATA_BASE_ADDR__ADDR_LO_MASK 0xFFFFFFFFL
20944//CP_PFP_METADATA_BASE_ADDR_HI
20945#define CP_PFP_METADATA_BASE_ADDR_HI__ADDR_HI__SHIFT 0x0
20946#define CP_PFP_METADATA_BASE_ADDR_HI__ADDR_HI_MASK 0x0000FFFFL
20947//CP_CE_METADATA_BASE_ADDR
20948#define CP_CE_METADATA_BASE_ADDR__ADDR_LO__SHIFT 0x0
20949#define CP_CE_METADATA_BASE_ADDR__ADDR_LO_MASK 0xFFFFFFFFL
20950//CP_CE_METADATA_BASE_ADDR_HI
20951#define CP_CE_METADATA_BASE_ADDR_HI__ADDR_HI__SHIFT 0x0
20952#define CP_CE_METADATA_BASE_ADDR_HI__ADDR_HI_MASK 0x0000FFFFL
20953//CP_DRAW_INDX_INDR_ADDR
20954#define CP_DRAW_INDX_INDR_ADDR__ADDR_LO__SHIFT 0x0
20955#define CP_DRAW_INDX_INDR_ADDR__ADDR_LO_MASK 0xFFFFFFFFL
20956//CP_DRAW_INDX_INDR_ADDR_HI
20957#define CP_DRAW_INDX_INDR_ADDR_HI__ADDR_HI__SHIFT 0x0
20958#define CP_DRAW_INDX_INDR_ADDR_HI__ADDR_HI_MASK 0x0000FFFFL
20959//CP_DISPATCH_INDR_ADDR
20960#define CP_DISPATCH_INDR_ADDR__ADDR_LO__SHIFT 0x0
20961#define CP_DISPATCH_INDR_ADDR__ADDR_LO_MASK 0xFFFFFFFFL
20962//CP_DISPATCH_INDR_ADDR_HI
20963#define CP_DISPATCH_INDR_ADDR_HI__ADDR_HI__SHIFT 0x0
20964#define CP_DISPATCH_INDR_ADDR_HI__ADDR_HI_MASK 0x0000FFFFL
20965//CP_INDEX_BASE_ADDR
20966#define CP_INDEX_BASE_ADDR__ADDR_LO__SHIFT 0x0
20967#define CP_INDEX_BASE_ADDR__ADDR_LO_MASK 0xFFFFFFFFL
20968//CP_INDEX_BASE_ADDR_HI
20969#define CP_INDEX_BASE_ADDR_HI__ADDR_HI__SHIFT 0x0
20970#define CP_INDEX_BASE_ADDR_HI__ADDR_HI_MASK 0x0000FFFFL
20971//CP_INDEX_TYPE
20972#define CP_INDEX_TYPE__INDEX_TYPE__SHIFT 0x0
20973#define CP_INDEX_TYPE__INDEX_TYPE_MASK 0x00000003L
20974//CP_GDS_BKUP_ADDR
20975#define CP_GDS_BKUP_ADDR__ADDR_LO__SHIFT 0x0
20976#define CP_GDS_BKUP_ADDR__ADDR_LO_MASK 0xFFFFFFFFL
20977//CP_GDS_BKUP_ADDR_HI
20978#define CP_GDS_BKUP_ADDR_HI__ADDR_HI__SHIFT 0x0
20979#define CP_GDS_BKUP_ADDR_HI__ADDR_HI_MASK 0x0000FFFFL
20980//CP_SAMPLE_STATUS
20981#define CP_SAMPLE_STATUS__Z_PASS_ACITVE__SHIFT 0x0
20982#define CP_SAMPLE_STATUS__STREAMOUT_ACTIVE__SHIFT 0x1
20983#define CP_SAMPLE_STATUS__PIPELINE_ACTIVE__SHIFT 0x2
20984#define CP_SAMPLE_STATUS__STIPPLE_ACTIVE__SHIFT 0x3
20985#define CP_SAMPLE_STATUS__VGT_BUFFERS_ACTIVE__SHIFT 0x4
20986#define CP_SAMPLE_STATUS__SCREEN_EXT_ACTIVE__SHIFT 0x5
20987#define CP_SAMPLE_STATUS__DRAW_INDIRECT_ACTIVE__SHIFT 0x6
20988#define CP_SAMPLE_STATUS__DISP_INDIRECT_ACTIVE__SHIFT 0x7
20989#define CP_SAMPLE_STATUS__Z_PASS_ACITVE_MASK 0x00000001L
20990#define CP_SAMPLE_STATUS__STREAMOUT_ACTIVE_MASK 0x00000002L
20991#define CP_SAMPLE_STATUS__PIPELINE_ACTIVE_MASK 0x00000004L
20992#define CP_SAMPLE_STATUS__STIPPLE_ACTIVE_MASK 0x00000008L
20993#define CP_SAMPLE_STATUS__VGT_BUFFERS_ACTIVE_MASK 0x00000010L
20994#define CP_SAMPLE_STATUS__SCREEN_EXT_ACTIVE_MASK 0x00000020L
20995#define CP_SAMPLE_STATUS__DRAW_INDIRECT_ACTIVE_MASK 0x00000040L
20996#define CP_SAMPLE_STATUS__DISP_INDIRECT_ACTIVE_MASK 0x00000080L
20997//CP_ME_COHER_CNTL
20998#define CP_ME_COHER_CNTL__DEST_BASE_0_ENA__SHIFT 0x0
20999#define CP_ME_COHER_CNTL__DEST_BASE_1_ENA__SHIFT 0x1
21000#define CP_ME_COHER_CNTL__CB0_DEST_BASE_ENA__SHIFT 0x6
21001#define CP_ME_COHER_CNTL__CB1_DEST_BASE_ENA__SHIFT 0x7
21002#define CP_ME_COHER_CNTL__CB2_DEST_BASE_ENA__SHIFT 0x8
21003#define CP_ME_COHER_CNTL__CB3_DEST_BASE_ENA__SHIFT 0x9
21004#define CP_ME_COHER_CNTL__CB4_DEST_BASE_ENA__SHIFT 0xa
21005#define CP_ME_COHER_CNTL__CB5_DEST_BASE_ENA__SHIFT 0xb
21006#define CP_ME_COHER_CNTL__CB6_DEST_BASE_ENA__SHIFT 0xc
21007#define CP_ME_COHER_CNTL__CB7_DEST_BASE_ENA__SHIFT 0xd
21008#define CP_ME_COHER_CNTL__DB_DEST_BASE_ENA__SHIFT 0xe
21009#define CP_ME_COHER_CNTL__DEST_BASE_2_ENA__SHIFT 0x13
21010#define CP_ME_COHER_CNTL__DEST_BASE_3_ENA__SHIFT 0x15
21011#define CP_ME_COHER_CNTL__DEST_BASE_0_ENA_MASK 0x00000001L
21012#define CP_ME_COHER_CNTL__DEST_BASE_1_ENA_MASK 0x00000002L
21013#define CP_ME_COHER_CNTL__CB0_DEST_BASE_ENA_MASK 0x00000040L
21014#define CP_ME_COHER_CNTL__CB1_DEST_BASE_ENA_MASK 0x00000080L
21015#define CP_ME_COHER_CNTL__CB2_DEST_BASE_ENA_MASK 0x00000100L
21016#define CP_ME_COHER_CNTL__CB3_DEST_BASE_ENA_MASK 0x00000200L
21017#define CP_ME_COHER_CNTL__CB4_DEST_BASE_ENA_MASK 0x00000400L
21018#define CP_ME_COHER_CNTL__CB5_DEST_BASE_ENA_MASK 0x00000800L
21019#define CP_ME_COHER_CNTL__CB6_DEST_BASE_ENA_MASK 0x00001000L
21020#define CP_ME_COHER_CNTL__CB7_DEST_BASE_ENA_MASK 0x00002000L
21021#define CP_ME_COHER_CNTL__DB_DEST_BASE_ENA_MASK 0x00004000L
21022#define CP_ME_COHER_CNTL__DEST_BASE_2_ENA_MASK 0x00080000L
21023#define CP_ME_COHER_CNTL__DEST_BASE_3_ENA_MASK 0x00200000L
21024//CP_ME_COHER_SIZE
21025#define CP_ME_COHER_SIZE__COHER_SIZE_256B__SHIFT 0x0
21026#define CP_ME_COHER_SIZE__COHER_SIZE_256B_MASK 0xFFFFFFFFL
21027//CP_ME_COHER_SIZE_HI
21028#define CP_ME_COHER_SIZE_HI__COHER_SIZE_HI_256B__SHIFT 0x0
21029#define CP_ME_COHER_SIZE_HI__COHER_SIZE_HI_256B_MASK 0x000000FFL
21030//CP_ME_COHER_BASE
21031#define CP_ME_COHER_BASE__COHER_BASE_256B__SHIFT 0x0
21032#define CP_ME_COHER_BASE__COHER_BASE_256B_MASK 0xFFFFFFFFL
21033//CP_ME_COHER_BASE_HI
21034#define CP_ME_COHER_BASE_HI__COHER_BASE_HI_256B__SHIFT 0x0
21035#define CP_ME_COHER_BASE_HI__COHER_BASE_HI_256B_MASK 0x000000FFL
21036//CP_ME_COHER_STATUS
21037#define CP_ME_COHER_STATUS__MATCHING_GFX_CNTX__SHIFT 0x0
21038#define CP_ME_COHER_STATUS__STATUS__SHIFT 0x1f
21039#define CP_ME_COHER_STATUS__MATCHING_GFX_CNTX_MASK 0x000000FFL
21040#define CP_ME_COHER_STATUS__STATUS_MASK 0x80000000L
21041//RLC_GPM_PERF_COUNT_0
21042#define RLC_GPM_PERF_COUNT_0__FEATURE_SEL__SHIFT 0x0
21043#define RLC_GPM_PERF_COUNT_0__SE_INDEX__SHIFT 0x4
21044#define RLC_GPM_PERF_COUNT_0__SH_INDEX__SHIFT 0x8
21045#define RLC_GPM_PERF_COUNT_0__CU_INDEX__SHIFT 0xc
21046#define RLC_GPM_PERF_COUNT_0__EVENT_SEL__SHIFT 0x10
21047#define RLC_GPM_PERF_COUNT_0__UNUSED__SHIFT 0x12
21048#define RLC_GPM_PERF_COUNT_0__ENABLE__SHIFT 0x14
21049#define RLC_GPM_PERF_COUNT_0__RESERVED__SHIFT 0x15
21050#define RLC_GPM_PERF_COUNT_0__FEATURE_SEL_MASK 0x0000000FL
21051#define RLC_GPM_PERF_COUNT_0__SE_INDEX_MASK 0x000000F0L
21052#define RLC_GPM_PERF_COUNT_0__SH_INDEX_MASK 0x00000F00L
21053#define RLC_GPM_PERF_COUNT_0__CU_INDEX_MASK 0x0000F000L
21054#define RLC_GPM_PERF_COUNT_0__EVENT_SEL_MASK 0x00030000L
21055#define RLC_GPM_PERF_COUNT_0__UNUSED_MASK 0x000C0000L
21056#define RLC_GPM_PERF_COUNT_0__ENABLE_MASK 0x00100000L
21057#define RLC_GPM_PERF_COUNT_0__RESERVED_MASK 0xFFE00000L
21058//RLC_GPM_PERF_COUNT_1
21059#define RLC_GPM_PERF_COUNT_1__FEATURE_SEL__SHIFT 0x0
21060#define RLC_GPM_PERF_COUNT_1__SE_INDEX__SHIFT 0x4
21061#define RLC_GPM_PERF_COUNT_1__SH_INDEX__SHIFT 0x8
21062#define RLC_GPM_PERF_COUNT_1__CU_INDEX__SHIFT 0xc
21063#define RLC_GPM_PERF_COUNT_1__EVENT_SEL__SHIFT 0x10
21064#define RLC_GPM_PERF_COUNT_1__UNUSED__SHIFT 0x12
21065#define RLC_GPM_PERF_COUNT_1__ENABLE__SHIFT 0x14
21066#define RLC_GPM_PERF_COUNT_1__RESERVED__SHIFT 0x15
21067#define RLC_GPM_PERF_COUNT_1__FEATURE_SEL_MASK 0x0000000FL
21068#define RLC_GPM_PERF_COUNT_1__SE_INDEX_MASK 0x000000F0L
21069#define RLC_GPM_PERF_COUNT_1__SH_INDEX_MASK 0x00000F00L
21070#define RLC_GPM_PERF_COUNT_1__CU_INDEX_MASK 0x0000F000L
21071#define RLC_GPM_PERF_COUNT_1__EVENT_SEL_MASK 0x00030000L
21072#define RLC_GPM_PERF_COUNT_1__UNUSED_MASK 0x000C0000L
21073#define RLC_GPM_PERF_COUNT_1__ENABLE_MASK 0x00100000L
21074#define RLC_GPM_PERF_COUNT_1__RESERVED_MASK 0xFFE00000L
21075//GRBM_GFX_INDEX
21076#define GRBM_GFX_INDEX__INSTANCE_INDEX__SHIFT 0x0
21077#define GRBM_GFX_INDEX__SH_INDEX__SHIFT 0x8
21078#define GRBM_GFX_INDEX__SE_INDEX__SHIFT 0x10
21079#define GRBM_GFX_INDEX__SH_BROADCAST_WRITES__SHIFT 0x1d
21080#define GRBM_GFX_INDEX__INSTANCE_BROADCAST_WRITES__SHIFT 0x1e
21081#define GRBM_GFX_INDEX__SE_BROADCAST_WRITES__SHIFT 0x1f
21082#define GRBM_GFX_INDEX__INSTANCE_INDEX_MASK 0x000000FFL
21083#define GRBM_GFX_INDEX__SH_INDEX_MASK 0x0000FF00L
21084#define GRBM_GFX_INDEX__SE_INDEX_MASK 0x00FF0000L
21085#define GRBM_GFX_INDEX__SH_BROADCAST_WRITES_MASK 0x20000000L
21086#define GRBM_GFX_INDEX__INSTANCE_BROADCAST_WRITES_MASK 0x40000000L
21087#define GRBM_GFX_INDEX__SE_BROADCAST_WRITES_MASK 0x80000000L
21088//VGT_GSVS_RING_SIZE
21089#define VGT_GSVS_RING_SIZE__MEM_SIZE__SHIFT 0x0
21090#define VGT_GSVS_RING_SIZE__MEM_SIZE_MASK 0xFFFFFFFFL
21091//VGT_PRIMITIVE_TYPE
21092#define VGT_PRIMITIVE_TYPE__PRIM_TYPE__SHIFT 0x0
21093#define VGT_PRIMITIVE_TYPE__PRIM_TYPE_MASK 0x0000003FL
21094//VGT_INDEX_TYPE
21095#define VGT_INDEX_TYPE__INDEX_TYPE__SHIFT 0x0
21096#define VGT_INDEX_TYPE__PRIMGEN_EN__SHIFT 0x8
21097#define VGT_INDEX_TYPE__INDEX_TYPE_MASK 0x00000003L
21098#define VGT_INDEX_TYPE__PRIMGEN_EN_MASK 0x00000100L
21099//VGT_STRMOUT_BUFFER_FILLED_SIZE_0
21100#define VGT_STRMOUT_BUFFER_FILLED_SIZE_0__SIZE__SHIFT 0x0
21101#define VGT_STRMOUT_BUFFER_FILLED_SIZE_0__SIZE_MASK 0xFFFFFFFFL
21102//VGT_STRMOUT_BUFFER_FILLED_SIZE_1
21103#define VGT_STRMOUT_BUFFER_FILLED_SIZE_1__SIZE__SHIFT 0x0
21104#define VGT_STRMOUT_BUFFER_FILLED_SIZE_1__SIZE_MASK 0xFFFFFFFFL
21105//VGT_STRMOUT_BUFFER_FILLED_SIZE_2
21106#define VGT_STRMOUT_BUFFER_FILLED_SIZE_2__SIZE__SHIFT 0x0
21107#define VGT_STRMOUT_BUFFER_FILLED_SIZE_2__SIZE_MASK 0xFFFFFFFFL
21108//VGT_STRMOUT_BUFFER_FILLED_SIZE_3
21109#define VGT_STRMOUT_BUFFER_FILLED_SIZE_3__SIZE__SHIFT 0x0
21110#define VGT_STRMOUT_BUFFER_FILLED_SIZE_3__SIZE_MASK 0xFFFFFFFFL
21111//VGT_MAX_VTX_INDX
21112#define VGT_MAX_VTX_INDX__MAX_INDX__SHIFT 0x0
21113#define VGT_MAX_VTX_INDX__MAX_INDX_MASK 0xFFFFFFFFL
21114//VGT_MIN_VTX_INDX
21115#define VGT_MIN_VTX_INDX__MIN_INDX__SHIFT 0x0
21116#define VGT_MIN_VTX_INDX__MIN_INDX_MASK 0xFFFFFFFFL
21117//VGT_INDX_OFFSET
21118#define VGT_INDX_OFFSET__INDX_OFFSET__SHIFT 0x0
21119#define VGT_INDX_OFFSET__INDX_OFFSET_MASK 0xFFFFFFFFL
21120//VGT_MULTI_PRIM_IB_RESET_EN
21121#define VGT_MULTI_PRIM_IB_RESET_EN__RESET_EN__SHIFT 0x0
21122#define VGT_MULTI_PRIM_IB_RESET_EN__MATCH_ALL_BITS__SHIFT 0x1
21123#define VGT_MULTI_PRIM_IB_RESET_EN__RESET_EN_MASK 0x00000001L
21124#define VGT_MULTI_PRIM_IB_RESET_EN__MATCH_ALL_BITS_MASK 0x00000002L
21125//VGT_NUM_INDICES
21126#define VGT_NUM_INDICES__NUM_INDICES__SHIFT 0x0
21127#define VGT_NUM_INDICES__NUM_INDICES_MASK 0xFFFFFFFFL
21128//VGT_NUM_INSTANCES
21129#define VGT_NUM_INSTANCES__NUM_INSTANCES__SHIFT 0x0
21130#define VGT_NUM_INSTANCES__NUM_INSTANCES_MASK 0xFFFFFFFFL
21131//VGT_TF_RING_SIZE
21132#define VGT_TF_RING_SIZE__SIZE__SHIFT 0x0
21133#define VGT_TF_RING_SIZE__SIZE_MASK 0x0000FFFFL
21134//VGT_HS_OFFCHIP_PARAM
21135#define VGT_HS_OFFCHIP_PARAM__OFFCHIP_BUFFERING__SHIFT 0x0
21136#define VGT_HS_OFFCHIP_PARAM__OFFCHIP_GRANULARITY__SHIFT 0x9
21137#define VGT_HS_OFFCHIP_PARAM__OFFCHIP_BUFFERING_MASK 0x000001FFL
21138#define VGT_HS_OFFCHIP_PARAM__OFFCHIP_GRANULARITY_MASK 0x00000600L
21139//VGT_TF_MEMORY_BASE
21140#define VGT_TF_MEMORY_BASE__BASE__SHIFT 0x0
21141#define VGT_TF_MEMORY_BASE__BASE_MASK 0xFFFFFFFFL
21142//VGT_TF_MEMORY_BASE_HI
21143#define VGT_TF_MEMORY_BASE_HI__BASE_HI__SHIFT 0x0
21144#define VGT_TF_MEMORY_BASE_HI__BASE_HI_MASK 0x000000FFL
21145//WD_POS_BUF_BASE
21146#define WD_POS_BUF_BASE__BASE__SHIFT 0x0
21147#define WD_POS_BUF_BASE__BASE_MASK 0xFFFFFFFFL
21148//WD_POS_BUF_BASE_HI
21149#define WD_POS_BUF_BASE_HI__BASE_HI__SHIFT 0x0
21150#define WD_POS_BUF_BASE_HI__BASE_HI_MASK 0x000000FFL
21151//WD_CNTL_SB_BUF_BASE
21152#define WD_CNTL_SB_BUF_BASE__BASE__SHIFT 0x0
21153#define WD_CNTL_SB_BUF_BASE__BASE_MASK 0xFFFFFFFFL
21154//WD_CNTL_SB_BUF_BASE_HI
21155#define WD_CNTL_SB_BUF_BASE_HI__BASE_HI__SHIFT 0x0
21156#define WD_CNTL_SB_BUF_BASE_HI__BASE_HI_MASK 0x000000FFL
21157//WD_INDEX_BUF_BASE
21158#define WD_INDEX_BUF_BASE__BASE__SHIFT 0x0
21159#define WD_INDEX_BUF_BASE__BASE_MASK 0xFFFFFFFFL
21160//WD_INDEX_BUF_BASE_HI
21161#define WD_INDEX_BUF_BASE_HI__BASE_HI__SHIFT 0x0
21162#define WD_INDEX_BUF_BASE_HI__BASE_HI_MASK 0x000000FFL
21163//IA_MULTI_VGT_PARAM
21164#define IA_MULTI_VGT_PARAM__PRIMGROUP_SIZE__SHIFT 0x0
21165#define IA_MULTI_VGT_PARAM__PARTIAL_VS_WAVE_ON__SHIFT 0x10
21166#define IA_MULTI_VGT_PARAM__SWITCH_ON_EOP__SHIFT 0x11
21167#define IA_MULTI_VGT_PARAM__PARTIAL_ES_WAVE_ON__SHIFT 0x12
21168#define IA_MULTI_VGT_PARAM__SWITCH_ON_EOI__SHIFT 0x13
21169#define IA_MULTI_VGT_PARAM__WD_SWITCH_ON_EOP__SHIFT 0x14
21170#define IA_MULTI_VGT_PARAM__EN_INST_OPT_BASIC__SHIFT 0x15
21171#define IA_MULTI_VGT_PARAM__EN_INST_OPT_ADV__SHIFT 0x16
21172#define IA_MULTI_VGT_PARAM__HW_USE_ONLY__SHIFT 0x17
21173#define IA_MULTI_VGT_PARAM__PRIMGROUP_SIZE_MASK 0x0000FFFFL
21174#define IA_MULTI_VGT_PARAM__PARTIAL_VS_WAVE_ON_MASK 0x00010000L
21175#define IA_MULTI_VGT_PARAM__SWITCH_ON_EOP_MASK 0x00020000L
21176#define IA_MULTI_VGT_PARAM__PARTIAL_ES_WAVE_ON_MASK 0x00040000L
21177#define IA_MULTI_VGT_PARAM__SWITCH_ON_EOI_MASK 0x00080000L
21178#define IA_MULTI_VGT_PARAM__WD_SWITCH_ON_EOP_MASK 0x00100000L
21179#define IA_MULTI_VGT_PARAM__EN_INST_OPT_BASIC_MASK 0x00200000L
21180#define IA_MULTI_VGT_PARAM__EN_INST_OPT_ADV_MASK 0x00400000L
21181#define IA_MULTI_VGT_PARAM__HW_USE_ONLY_MASK 0x00800000L
21182//VGT_INSTANCE_BASE_ID
21183#define VGT_INSTANCE_BASE_ID__INSTANCE_BASE_ID__SHIFT 0x0
21184#define VGT_INSTANCE_BASE_ID__INSTANCE_BASE_ID_MASK 0xFFFFFFFFL
21185//PA_SU_LINE_STIPPLE_VALUE
21186#define PA_SU_LINE_STIPPLE_VALUE__LINE_STIPPLE_VALUE__SHIFT 0x0
21187#define PA_SU_LINE_STIPPLE_VALUE__LINE_STIPPLE_VALUE_MASK 0x00FFFFFFL
21188//PA_SC_LINE_STIPPLE_STATE
21189#define PA_SC_LINE_STIPPLE_STATE__CURRENT_PTR__SHIFT 0x0
21190#define PA_SC_LINE_STIPPLE_STATE__CURRENT_COUNT__SHIFT 0x8
21191#define PA_SC_LINE_STIPPLE_STATE__CURRENT_PTR_MASK 0x0000000FL
21192#define PA_SC_LINE_STIPPLE_STATE__CURRENT_COUNT_MASK 0x0000FF00L
21193//PA_SC_SCREEN_EXTENT_MIN_0
21194#define PA_SC_SCREEN_EXTENT_MIN_0__X__SHIFT 0x0
21195#define PA_SC_SCREEN_EXTENT_MIN_0__Y__SHIFT 0x10
21196#define PA_SC_SCREEN_EXTENT_MIN_0__X_MASK 0x0000FFFFL
21197#define PA_SC_SCREEN_EXTENT_MIN_0__Y_MASK 0xFFFF0000L
21198//PA_SC_SCREEN_EXTENT_MAX_0
21199#define PA_SC_SCREEN_EXTENT_MAX_0__X__SHIFT 0x0
21200#define PA_SC_SCREEN_EXTENT_MAX_0__Y__SHIFT 0x10
21201#define PA_SC_SCREEN_EXTENT_MAX_0__X_MASK 0x0000FFFFL
21202#define PA_SC_SCREEN_EXTENT_MAX_0__Y_MASK 0xFFFF0000L
21203//PA_SC_SCREEN_EXTENT_MIN_1
21204#define PA_SC_SCREEN_EXTENT_MIN_1__X__SHIFT 0x0
21205#define PA_SC_SCREEN_EXTENT_MIN_1__Y__SHIFT 0x10
21206#define PA_SC_SCREEN_EXTENT_MIN_1__X_MASK 0x0000FFFFL
21207#define PA_SC_SCREEN_EXTENT_MIN_1__Y_MASK 0xFFFF0000L
21208//PA_SC_SCREEN_EXTENT_MAX_1
21209#define PA_SC_SCREEN_EXTENT_MAX_1__X__SHIFT 0x0
21210#define PA_SC_SCREEN_EXTENT_MAX_1__Y__SHIFT 0x10
21211#define PA_SC_SCREEN_EXTENT_MAX_1__X_MASK 0x0000FFFFL
21212#define PA_SC_SCREEN_EXTENT_MAX_1__Y_MASK 0xFFFF0000L
21213//PA_SC_P3D_TRAP_SCREEN_HV_EN
21214#define PA_SC_P3D_TRAP_SCREEN_HV_EN__ENABLE_HV_PRE_SHADER__SHIFT 0x0
21215#define PA_SC_P3D_TRAP_SCREEN_HV_EN__FORCE_PRE_SHADER_ALL_PIXELS__SHIFT 0x1
21216#define PA_SC_P3D_TRAP_SCREEN_HV_EN__ENABLE_HV_PRE_SHADER_MASK 0x00000001L
21217#define PA_SC_P3D_TRAP_SCREEN_HV_EN__FORCE_PRE_SHADER_ALL_PIXELS_MASK 0x00000002L
21218//PA_SC_P3D_TRAP_SCREEN_H
21219#define PA_SC_P3D_TRAP_SCREEN_H__X_COORD__SHIFT 0x0
21220#define PA_SC_P3D_TRAP_SCREEN_H__X_COORD_MASK 0x00003FFFL
21221//PA_SC_P3D_TRAP_SCREEN_V
21222#define PA_SC_P3D_TRAP_SCREEN_V__Y_COORD__SHIFT 0x0
21223#define PA_SC_P3D_TRAP_SCREEN_V__Y_COORD_MASK 0x00003FFFL
21224//PA_SC_P3D_TRAP_SCREEN_OCCURRENCE
21225#define PA_SC_P3D_TRAP_SCREEN_OCCURRENCE__COUNT__SHIFT 0x0
21226#define PA_SC_P3D_TRAP_SCREEN_OCCURRENCE__COUNT_MASK 0x0000FFFFL
21227//PA_SC_P3D_TRAP_SCREEN_COUNT
21228#define PA_SC_P3D_TRAP_SCREEN_COUNT__COUNT__SHIFT 0x0
21229#define PA_SC_P3D_TRAP_SCREEN_COUNT__COUNT_MASK 0x0000FFFFL
21230//PA_SC_HP3D_TRAP_SCREEN_HV_EN
21231#define PA_SC_HP3D_TRAP_SCREEN_HV_EN__ENABLE_HV_PRE_SHADER__SHIFT 0x0
21232#define PA_SC_HP3D_TRAP_SCREEN_HV_EN__FORCE_PRE_SHADER_ALL_PIXELS__SHIFT 0x1
21233#define PA_SC_HP3D_TRAP_SCREEN_HV_EN__ENABLE_HV_PRE_SHADER_MASK 0x00000001L
21234#define PA_SC_HP3D_TRAP_SCREEN_HV_EN__FORCE_PRE_SHADER_ALL_PIXELS_MASK 0x00000002L
21235//PA_SC_HP3D_TRAP_SCREEN_H
21236#define PA_SC_HP3D_TRAP_SCREEN_H__X_COORD__SHIFT 0x0
21237#define PA_SC_HP3D_TRAP_SCREEN_H__X_COORD_MASK 0x00003FFFL
21238//PA_SC_HP3D_TRAP_SCREEN_V
21239#define PA_SC_HP3D_TRAP_SCREEN_V__Y_COORD__SHIFT 0x0
21240#define PA_SC_HP3D_TRAP_SCREEN_V__Y_COORD_MASK 0x00003FFFL
21241//PA_SC_HP3D_TRAP_SCREEN_OCCURRENCE
21242#define PA_SC_HP3D_TRAP_SCREEN_OCCURRENCE__COUNT__SHIFT 0x0
21243#define PA_SC_HP3D_TRAP_SCREEN_OCCURRENCE__COUNT_MASK 0x0000FFFFL
21244//PA_SC_HP3D_TRAP_SCREEN_COUNT
21245#define PA_SC_HP3D_TRAP_SCREEN_COUNT__COUNT__SHIFT 0x0
21246#define PA_SC_HP3D_TRAP_SCREEN_COUNT__COUNT_MASK 0x0000FFFFL
21247//PA_SC_TRAP_SCREEN_HV_EN
21248#define PA_SC_TRAP_SCREEN_HV_EN__ENABLE_HV_PRE_SHADER__SHIFT 0x0
21249#define PA_SC_TRAP_SCREEN_HV_EN__FORCE_PRE_SHADER_ALL_PIXELS__SHIFT 0x1
21250#define PA_SC_TRAP_SCREEN_HV_EN__ENABLE_HV_PRE_SHADER_MASK 0x00000001L
21251#define PA_SC_TRAP_SCREEN_HV_EN__FORCE_PRE_SHADER_ALL_PIXELS_MASK 0x00000002L
21252//PA_SC_TRAP_SCREEN_H
21253#define PA_SC_TRAP_SCREEN_H__X_COORD__SHIFT 0x0
21254#define PA_SC_TRAP_SCREEN_H__X_COORD_MASK 0x00003FFFL
21255//PA_SC_TRAP_SCREEN_V
21256#define PA_SC_TRAP_SCREEN_V__Y_COORD__SHIFT 0x0
21257#define PA_SC_TRAP_SCREEN_V__Y_COORD_MASK 0x00003FFFL
21258//PA_SC_TRAP_SCREEN_OCCURRENCE
21259#define PA_SC_TRAP_SCREEN_OCCURRENCE__COUNT__SHIFT 0x0
21260#define PA_SC_TRAP_SCREEN_OCCURRENCE__COUNT_MASK 0x0000FFFFL
21261//PA_SC_TRAP_SCREEN_COUNT
21262#define PA_SC_TRAP_SCREEN_COUNT__COUNT__SHIFT 0x0
21263#define PA_SC_TRAP_SCREEN_COUNT__COUNT_MASK 0x0000FFFFL
21264//PA_STATE_STEREO_X
21265#define PA_STATE_STEREO_X__STEREO_X_OFFSET__SHIFT 0x0
21266#define PA_STATE_STEREO_X__STEREO_X_OFFSET_MASK 0xFFFFFFFFL
21267//SQ_THREAD_TRACE_BASE
21268#define SQ_THREAD_TRACE_BASE__ADDR__SHIFT 0x0
21269#define SQ_THREAD_TRACE_BASE__ADDR_MASK 0xFFFFFFFFL
21270//SQ_THREAD_TRACE_SIZE
21271#define SQ_THREAD_TRACE_SIZE__SIZE__SHIFT 0x0
21272#define SQ_THREAD_TRACE_SIZE__SIZE_MASK 0x003FFFFFL
21273//SQ_THREAD_TRACE_MASK
21274#define SQ_THREAD_TRACE_MASK__CU_SEL__SHIFT 0x0
21275#define SQ_THREAD_TRACE_MASK__SH_SEL__SHIFT 0x5
21276#define SQ_THREAD_TRACE_MASK__REG_STALL_EN__SHIFT 0x7
21277#define SQ_THREAD_TRACE_MASK__SIMD_EN__SHIFT 0x8
21278#define SQ_THREAD_TRACE_MASK__VM_ID_MASK__SHIFT 0xc
21279#define SQ_THREAD_TRACE_MASK__SPI_STALL_EN__SHIFT 0xe
21280#define SQ_THREAD_TRACE_MASK__SQ_STALL_EN__SHIFT 0xf
21281#define SQ_THREAD_TRACE_MASK__CU_SEL_MASK 0x0000001FL
21282#define SQ_THREAD_TRACE_MASK__SH_SEL_MASK 0x00000020L
21283#define SQ_THREAD_TRACE_MASK__REG_STALL_EN_MASK 0x00000080L
21284#define SQ_THREAD_TRACE_MASK__SIMD_EN_MASK 0x00000F00L
21285#define SQ_THREAD_TRACE_MASK__VM_ID_MASK_MASK 0x00003000L
21286#define SQ_THREAD_TRACE_MASK__SPI_STALL_EN_MASK 0x00004000L
21287#define SQ_THREAD_TRACE_MASK__SQ_STALL_EN_MASK 0x00008000L
21288//SQ_THREAD_TRACE_TOKEN_MASK
21289#define SQ_THREAD_TRACE_TOKEN_MASK__TOKEN_MASK__SHIFT 0x0
21290#define SQ_THREAD_TRACE_TOKEN_MASK__REG_MASK__SHIFT 0x10
21291#define SQ_THREAD_TRACE_TOKEN_MASK__REG_DROP_ON_STALL__SHIFT 0x18
21292#define SQ_THREAD_TRACE_TOKEN_MASK__TOKEN_MASK_MASK 0x0000FFFFL
21293#define SQ_THREAD_TRACE_TOKEN_MASK__REG_MASK_MASK 0x00FF0000L
21294#define SQ_THREAD_TRACE_TOKEN_MASK__REG_DROP_ON_STALL_MASK 0x01000000L
21295//SQ_THREAD_TRACE_PERF_MASK
21296#define SQ_THREAD_TRACE_PERF_MASK__SH0_MASK__SHIFT 0x0
21297#define SQ_THREAD_TRACE_PERF_MASK__SH1_MASK__SHIFT 0x10
21298#define SQ_THREAD_TRACE_PERF_MASK__SH0_MASK_MASK 0x0000FFFFL
21299#define SQ_THREAD_TRACE_PERF_MASK__SH1_MASK_MASK 0xFFFF0000L
21300//SQ_THREAD_TRACE_CTRL
21301#define SQ_THREAD_TRACE_CTRL__RESET_BUFFER__SHIFT 0x1f
21302#define SQ_THREAD_TRACE_CTRL__RESET_BUFFER_MASK 0x80000000L
21303//SQ_THREAD_TRACE_MODE
21304#define SQ_THREAD_TRACE_MODE__MASK_PS__SHIFT 0x0
21305#define SQ_THREAD_TRACE_MODE__MASK_VS__SHIFT 0x3
21306#define SQ_THREAD_TRACE_MODE__MASK_GS__SHIFT 0x6
21307#define SQ_THREAD_TRACE_MODE__MASK_ES__SHIFT 0x9
21308#define SQ_THREAD_TRACE_MODE__MASK_HS__SHIFT 0xc
21309#define SQ_THREAD_TRACE_MODE__MASK_LS__SHIFT 0xf
21310#define SQ_THREAD_TRACE_MODE__MASK_CS__SHIFT 0x12
21311#define SQ_THREAD_TRACE_MODE__MODE__SHIFT 0x15
21312#define SQ_THREAD_TRACE_MODE__CAPTURE_MODE__SHIFT 0x17
21313#define SQ_THREAD_TRACE_MODE__AUTOFLUSH_EN__SHIFT 0x19
21314#define SQ_THREAD_TRACE_MODE__TC_PERF_EN__SHIFT 0x1a
21315#define SQ_THREAD_TRACE_MODE__ISSUE_MASK__SHIFT 0x1b
21316#define SQ_THREAD_TRACE_MODE__TEST_MODE__SHIFT 0x1d
21317#define SQ_THREAD_TRACE_MODE__INTERRUPT_EN__SHIFT 0x1e
21318#define SQ_THREAD_TRACE_MODE__WRAP__SHIFT 0x1f
21319#define SQ_THREAD_TRACE_MODE__MASK_PS_MASK 0x00000007L
21320#define SQ_THREAD_TRACE_MODE__MASK_VS_MASK 0x00000038L
21321#define SQ_THREAD_TRACE_MODE__MASK_GS_MASK 0x000001C0L
21322#define SQ_THREAD_TRACE_MODE__MASK_ES_MASK 0x00000E00L
21323#define SQ_THREAD_TRACE_MODE__MASK_HS_MASK 0x00007000L
21324#define SQ_THREAD_TRACE_MODE__MASK_LS_MASK 0x00038000L
21325#define SQ_THREAD_TRACE_MODE__MASK_CS_MASK 0x001C0000L
21326#define SQ_THREAD_TRACE_MODE__MODE_MASK 0x00600000L
21327#define SQ_THREAD_TRACE_MODE__CAPTURE_MODE_MASK 0x01800000L
21328#define SQ_THREAD_TRACE_MODE__AUTOFLUSH_EN_MASK 0x02000000L
21329#define SQ_THREAD_TRACE_MODE__TC_PERF_EN_MASK 0x04000000L
21330#define SQ_THREAD_TRACE_MODE__ISSUE_MASK_MASK 0x18000000L
21331#define SQ_THREAD_TRACE_MODE__TEST_MODE_MASK 0x20000000L
21332#define SQ_THREAD_TRACE_MODE__INTERRUPT_EN_MASK 0x40000000L
21333#define SQ_THREAD_TRACE_MODE__WRAP_MASK 0x80000000L
21334//SQ_THREAD_TRACE_BASE2
21335#define SQ_THREAD_TRACE_BASE2__ADDR_HI__SHIFT 0x0
21336#define SQ_THREAD_TRACE_BASE2__ADDR_HI_MASK 0x0000000FL
21337//SQ_THREAD_TRACE_TOKEN_MASK2
21338#define SQ_THREAD_TRACE_TOKEN_MASK2__INST_MASK__SHIFT 0x0
21339#define SQ_THREAD_TRACE_TOKEN_MASK2__INST_MASK_MASK 0xFFFFFFFFL
21340//SQ_THREAD_TRACE_WPTR
21341#define SQ_THREAD_TRACE_WPTR__WPTR__SHIFT 0x0
21342#define SQ_THREAD_TRACE_WPTR__READ_OFFSET__SHIFT 0x1e
21343#define SQ_THREAD_TRACE_WPTR__WPTR_MASK 0x3FFFFFFFL
21344#define SQ_THREAD_TRACE_WPTR__READ_OFFSET_MASK 0xC0000000L
21345//SQ_THREAD_TRACE_STATUS
21346#define SQ_THREAD_TRACE_STATUS__FINISH_PENDING__SHIFT 0x0
21347#define SQ_THREAD_TRACE_STATUS__FINISH_DONE__SHIFT 0x10
21348#define SQ_THREAD_TRACE_STATUS__UTC_ERROR__SHIFT 0x1c
21349#define SQ_THREAD_TRACE_STATUS__NEW_BUF__SHIFT 0x1d
21350#define SQ_THREAD_TRACE_STATUS__BUSY__SHIFT 0x1e
21351#define SQ_THREAD_TRACE_STATUS__FULL__SHIFT 0x1f
21352#define SQ_THREAD_TRACE_STATUS__FINISH_PENDING_MASK 0x000003FFL
21353#define SQ_THREAD_TRACE_STATUS__FINISH_DONE_MASK 0x03FF0000L
21354#define SQ_THREAD_TRACE_STATUS__UTC_ERROR_MASK 0x10000000L
21355#define SQ_THREAD_TRACE_STATUS__NEW_BUF_MASK 0x20000000L
21356#define SQ_THREAD_TRACE_STATUS__BUSY_MASK 0x40000000L
21357#define SQ_THREAD_TRACE_STATUS__FULL_MASK 0x80000000L
21358//SQ_THREAD_TRACE_HIWATER
21359#define SQ_THREAD_TRACE_HIWATER__HIWATER__SHIFT 0x0
21360#define SQ_THREAD_TRACE_HIWATER__HIWATER_MASK 0x00000007L
21361//SQ_THREAD_TRACE_CNTR
21362#define SQ_THREAD_TRACE_CNTR__CNTR__SHIFT 0x0
21363#define SQ_THREAD_TRACE_CNTR__CNTR_MASK 0xFFFFFFFFL
21364//SQ_THREAD_TRACE_USERDATA_0
21365#define SQ_THREAD_TRACE_USERDATA_0__DATA__SHIFT 0x0
21366#define SQ_THREAD_TRACE_USERDATA_0__DATA_MASK 0xFFFFFFFFL
21367//SQ_THREAD_TRACE_USERDATA_1
21368#define SQ_THREAD_TRACE_USERDATA_1__DATA__SHIFT 0x0
21369#define SQ_THREAD_TRACE_USERDATA_1__DATA_MASK 0xFFFFFFFFL
21370//SQ_THREAD_TRACE_USERDATA_2
21371#define SQ_THREAD_TRACE_USERDATA_2__DATA__SHIFT 0x0
21372#define SQ_THREAD_TRACE_USERDATA_2__DATA_MASK 0xFFFFFFFFL
21373//SQ_THREAD_TRACE_USERDATA_3
21374#define SQ_THREAD_TRACE_USERDATA_3__DATA__SHIFT 0x0
21375#define SQ_THREAD_TRACE_USERDATA_3__DATA_MASK 0xFFFFFFFFL
21376//SQC_CACHES
21377#define SQC_CACHES__TARGET_INST__SHIFT 0x0
21378#define SQC_CACHES__TARGET_DATA__SHIFT 0x1
21379#define SQC_CACHES__INVALIDATE__SHIFT 0x2
21380#define SQC_CACHES__WRITEBACK__SHIFT 0x3
21381#define SQC_CACHES__VOL__SHIFT 0x4
21382#define SQC_CACHES__COMPLETE__SHIFT 0x10
21383#define SQC_CACHES__TARGET_INST_MASK 0x00000001L
21384#define SQC_CACHES__TARGET_DATA_MASK 0x00000002L
21385#define SQC_CACHES__INVALIDATE_MASK 0x00000004L
21386#define SQC_CACHES__WRITEBACK_MASK 0x00000008L
21387#define SQC_CACHES__VOL_MASK 0x00000010L
21388#define SQC_CACHES__COMPLETE_MASK 0x00010000L
21389//SQC_WRITEBACK
21390#define SQC_WRITEBACK__DWB__SHIFT 0x0
21391#define SQC_WRITEBACK__DIRTY__SHIFT 0x1
21392#define SQC_WRITEBACK__DWB_MASK 0x00000001L
21393#define SQC_WRITEBACK__DIRTY_MASK 0x00000002L
21394//TA_CS_BC_BASE_ADDR
21395#define TA_CS_BC_BASE_ADDR__ADDRESS__SHIFT 0x0
21396#define TA_CS_BC_BASE_ADDR__ADDRESS_MASK 0xFFFFFFFFL
21397//TA_CS_BC_BASE_ADDR_HI
21398#define TA_CS_BC_BASE_ADDR_HI__ADDRESS__SHIFT 0x0
21399#define TA_CS_BC_BASE_ADDR_HI__ADDRESS_MASK 0x000000FFL
21400//DB_OCCLUSION_COUNT0_LOW
21401#define DB_OCCLUSION_COUNT0_LOW__COUNT_LOW__SHIFT 0x0
21402#define DB_OCCLUSION_COUNT0_LOW__COUNT_LOW_MASK 0xFFFFFFFFL
21403//DB_OCCLUSION_COUNT0_HI
21404#define DB_OCCLUSION_COUNT0_HI__COUNT_HI__SHIFT 0x0
21405#define DB_OCCLUSION_COUNT0_HI__COUNT_HI_MASK 0x7FFFFFFFL
21406//DB_OCCLUSION_COUNT1_LOW
21407#define DB_OCCLUSION_COUNT1_LOW__COUNT_LOW__SHIFT 0x0
21408#define DB_OCCLUSION_COUNT1_LOW__COUNT_LOW_MASK 0xFFFFFFFFL
21409//DB_OCCLUSION_COUNT1_HI
21410#define DB_OCCLUSION_COUNT1_HI__COUNT_HI__SHIFT 0x0
21411#define DB_OCCLUSION_COUNT1_HI__COUNT_HI_MASK 0x7FFFFFFFL
21412//DB_OCCLUSION_COUNT2_LOW
21413#define DB_OCCLUSION_COUNT2_LOW__COUNT_LOW__SHIFT 0x0
21414#define DB_OCCLUSION_COUNT2_LOW__COUNT_LOW_MASK 0xFFFFFFFFL
21415//DB_OCCLUSION_COUNT2_HI
21416#define DB_OCCLUSION_COUNT2_HI__COUNT_HI__SHIFT 0x0
21417#define DB_OCCLUSION_COUNT2_HI__COUNT_HI_MASK 0x7FFFFFFFL
21418//DB_OCCLUSION_COUNT3_LOW
21419#define DB_OCCLUSION_COUNT3_LOW__COUNT_LOW__SHIFT 0x0
21420#define DB_OCCLUSION_COUNT3_LOW__COUNT_LOW_MASK 0xFFFFFFFFL
21421//DB_OCCLUSION_COUNT3_HI
21422#define DB_OCCLUSION_COUNT3_HI__COUNT_HI__SHIFT 0x0
21423#define DB_OCCLUSION_COUNT3_HI__COUNT_HI_MASK 0x7FFFFFFFL
21424//DB_ZPASS_COUNT_LOW
21425#define DB_ZPASS_COUNT_LOW__COUNT_LOW__SHIFT 0x0
21426#define DB_ZPASS_COUNT_LOW__COUNT_LOW_MASK 0xFFFFFFFFL
21427//DB_ZPASS_COUNT_HI
21428#define DB_ZPASS_COUNT_HI__COUNT_HI__SHIFT 0x0
21429#define DB_ZPASS_COUNT_HI__COUNT_HI_MASK 0x7FFFFFFFL
21430//GDS_RD_ADDR
21431#define GDS_RD_ADDR__READ_ADDR__SHIFT 0x0
21432#define GDS_RD_ADDR__READ_ADDR_MASK 0xFFFFFFFFL
21433//GDS_RD_DATA
21434#define GDS_RD_DATA__READ_DATA__SHIFT 0x0
21435#define GDS_RD_DATA__READ_DATA_MASK 0xFFFFFFFFL
21436//GDS_RD_BURST_ADDR
21437#define GDS_RD_BURST_ADDR__BURST_ADDR__SHIFT 0x0
21438#define GDS_RD_BURST_ADDR__BURST_ADDR_MASK 0xFFFFFFFFL
21439//GDS_RD_BURST_COUNT
21440#define GDS_RD_BURST_COUNT__BURST_COUNT__SHIFT 0x0
21441#define GDS_RD_BURST_COUNT__BURST_COUNT_MASK 0xFFFFFFFFL
21442//GDS_RD_BURST_DATA
21443#define GDS_RD_BURST_DATA__BURST_DATA__SHIFT 0x0
21444#define GDS_RD_BURST_DATA__BURST_DATA_MASK 0xFFFFFFFFL
21445//GDS_WR_ADDR
21446#define GDS_WR_ADDR__WRITE_ADDR__SHIFT 0x0
21447#define GDS_WR_ADDR__WRITE_ADDR_MASK 0xFFFFFFFFL
21448//GDS_WR_DATA
21449#define GDS_WR_DATA__WRITE_DATA__SHIFT 0x0
21450#define GDS_WR_DATA__WRITE_DATA_MASK 0xFFFFFFFFL
21451//GDS_WR_BURST_ADDR
21452#define GDS_WR_BURST_ADDR__WRITE_ADDR__SHIFT 0x0
21453#define GDS_WR_BURST_ADDR__WRITE_ADDR_MASK 0xFFFFFFFFL
21454//GDS_WR_BURST_DATA
21455#define GDS_WR_BURST_DATA__WRITE_DATA__SHIFT 0x0
21456#define GDS_WR_BURST_DATA__WRITE_DATA_MASK 0xFFFFFFFFL
21457//GDS_WRITE_COMPLETE
21458#define GDS_WRITE_COMPLETE__WRITE_COMPLETE__SHIFT 0x0
21459#define GDS_WRITE_COMPLETE__WRITE_COMPLETE_MASK 0xFFFFFFFFL
21460//GDS_ATOM_CNTL
21461#define GDS_ATOM_CNTL__AINC__SHIFT 0x0
21462#define GDS_ATOM_CNTL__UNUSED1__SHIFT 0x6
21463#define GDS_ATOM_CNTL__DMODE__SHIFT 0x8
21464#define GDS_ATOM_CNTL__UNUSED2__SHIFT 0xa
21465#define GDS_ATOM_CNTL__AINC_MASK 0x0000003FL
21466#define GDS_ATOM_CNTL__UNUSED1_MASK 0x000000C0L
21467#define GDS_ATOM_CNTL__DMODE_MASK 0x00000300L
21468#define GDS_ATOM_CNTL__UNUSED2_MASK 0xFFFFFC00L
21469//GDS_ATOM_COMPLETE
21470#define GDS_ATOM_COMPLETE__COMPLETE__SHIFT 0x0
21471#define GDS_ATOM_COMPLETE__UNUSED__SHIFT 0x1
21472#define GDS_ATOM_COMPLETE__COMPLETE_MASK 0x00000001L
21473#define GDS_ATOM_COMPLETE__UNUSED_MASK 0xFFFFFFFEL
21474//GDS_ATOM_BASE
21475#define GDS_ATOM_BASE__BASE__SHIFT 0x0
21476#define GDS_ATOM_BASE__UNUSED__SHIFT 0x10
21477#define GDS_ATOM_BASE__BASE_MASK 0x0000FFFFL
21478#define GDS_ATOM_BASE__UNUSED_MASK 0xFFFF0000L
21479//GDS_ATOM_SIZE
21480#define GDS_ATOM_SIZE__SIZE__SHIFT 0x0
21481#define GDS_ATOM_SIZE__UNUSED__SHIFT 0x10
21482#define GDS_ATOM_SIZE__SIZE_MASK 0x0000FFFFL
21483#define GDS_ATOM_SIZE__UNUSED_MASK 0xFFFF0000L
21484//GDS_ATOM_OFFSET0
21485#define GDS_ATOM_OFFSET0__OFFSET0__SHIFT 0x0
21486#define GDS_ATOM_OFFSET0__UNUSED__SHIFT 0x8
21487#define GDS_ATOM_OFFSET0__OFFSET0_MASK 0x000000FFL
21488#define GDS_ATOM_OFFSET0__UNUSED_MASK 0xFFFFFF00L
21489//GDS_ATOM_OFFSET1
21490#define GDS_ATOM_OFFSET1__OFFSET1__SHIFT 0x0
21491#define GDS_ATOM_OFFSET1__UNUSED__SHIFT 0x8
21492#define GDS_ATOM_OFFSET1__OFFSET1_MASK 0x000000FFL
21493#define GDS_ATOM_OFFSET1__UNUSED_MASK 0xFFFFFF00L
21494//GDS_ATOM_DST
21495#define GDS_ATOM_DST__DST__SHIFT 0x0
21496#define GDS_ATOM_DST__DST_MASK 0xFFFFFFFFL
21497//GDS_ATOM_OP
21498#define GDS_ATOM_OP__OP__SHIFT 0x0
21499#define GDS_ATOM_OP__UNUSED__SHIFT 0x8
21500#define GDS_ATOM_OP__OP_MASK 0x000000FFL
21501#define GDS_ATOM_OP__UNUSED_MASK 0xFFFFFF00L
21502//GDS_ATOM_SRC0
21503#define GDS_ATOM_SRC0__DATA__SHIFT 0x0
21504#define GDS_ATOM_SRC0__DATA_MASK 0xFFFFFFFFL
21505//GDS_ATOM_SRC0_U
21506#define GDS_ATOM_SRC0_U__DATA__SHIFT 0x0
21507#define GDS_ATOM_SRC0_U__DATA_MASK 0xFFFFFFFFL
21508//GDS_ATOM_SRC1
21509#define GDS_ATOM_SRC1__DATA__SHIFT 0x0
21510#define GDS_ATOM_SRC1__DATA_MASK 0xFFFFFFFFL
21511//GDS_ATOM_SRC1_U
21512#define GDS_ATOM_SRC1_U__DATA__SHIFT 0x0
21513#define GDS_ATOM_SRC1_U__DATA_MASK 0xFFFFFFFFL
21514//GDS_ATOM_READ0
21515#define GDS_ATOM_READ0__DATA__SHIFT 0x0
21516#define GDS_ATOM_READ0__DATA_MASK 0xFFFFFFFFL
21517//GDS_ATOM_READ0_U
21518#define GDS_ATOM_READ0_U__DATA__SHIFT 0x0
21519#define GDS_ATOM_READ0_U__DATA_MASK 0xFFFFFFFFL
21520//GDS_ATOM_READ1
21521#define GDS_ATOM_READ1__DATA__SHIFT 0x0
21522#define GDS_ATOM_READ1__DATA_MASK 0xFFFFFFFFL
21523//GDS_ATOM_READ1_U
21524#define GDS_ATOM_READ1_U__DATA__SHIFT 0x0
21525#define GDS_ATOM_READ1_U__DATA_MASK 0xFFFFFFFFL
21526//GDS_GWS_RESOURCE_CNTL
21527#define GDS_GWS_RESOURCE_CNTL__INDEX__SHIFT 0x0
21528#define GDS_GWS_RESOURCE_CNTL__UNUSED__SHIFT 0x6
21529#define GDS_GWS_RESOURCE_CNTL__INDEX_MASK 0x0000003FL
21530#define GDS_GWS_RESOURCE_CNTL__UNUSED_MASK 0xFFFFFFC0L
21531//GDS_GWS_RESOURCE
21532#define GDS_GWS_RESOURCE__FLAG__SHIFT 0x0
21533#define GDS_GWS_RESOURCE__COUNTER__SHIFT 0x1
21534#define GDS_GWS_RESOURCE__TYPE__SHIFT 0xd
21535#define GDS_GWS_RESOURCE__DED__SHIFT 0xe
21536#define GDS_GWS_RESOURCE__RELEASE_ALL__SHIFT 0xf
21537#define GDS_GWS_RESOURCE__HEAD_QUEUE__SHIFT 0x10
21538#define GDS_GWS_RESOURCE__HEAD_VALID__SHIFT 0x1c
21539#define GDS_GWS_RESOURCE__HEAD_FLAG__SHIFT 0x1d
21540#define GDS_GWS_RESOURCE__HALTED__SHIFT 0x1e
21541#define GDS_GWS_RESOURCE__UNUSED1__SHIFT 0x1f
21542#define GDS_GWS_RESOURCE__FLAG_MASK 0x00000001L
21543#define GDS_GWS_RESOURCE__COUNTER_MASK 0x00001FFEL
21544#define GDS_GWS_RESOURCE__TYPE_MASK 0x00002000L
21545#define GDS_GWS_RESOURCE__DED_MASK 0x00004000L
21546#define GDS_GWS_RESOURCE__RELEASE_ALL_MASK 0x00008000L
21547#define GDS_GWS_RESOURCE__HEAD_QUEUE_MASK 0x0FFF0000L
21548#define GDS_GWS_RESOURCE__HEAD_VALID_MASK 0x10000000L
21549#define GDS_GWS_RESOURCE__HEAD_FLAG_MASK 0x20000000L
21550#define GDS_GWS_RESOURCE__HALTED_MASK 0x40000000L
21551#define GDS_GWS_RESOURCE__UNUSED1_MASK 0x80000000L
21552//GDS_GWS_RESOURCE_CNT
21553#define GDS_GWS_RESOURCE_CNT__RESOURCE_CNT__SHIFT 0x0
21554#define GDS_GWS_RESOURCE_CNT__UNUSED__SHIFT 0x10
21555#define GDS_GWS_RESOURCE_CNT__RESOURCE_CNT_MASK 0x0000FFFFL
21556#define GDS_GWS_RESOURCE_CNT__UNUSED_MASK 0xFFFF0000L
21557//GDS_OA_CNTL
21558#define GDS_OA_CNTL__INDEX__SHIFT 0x0
21559#define GDS_OA_CNTL__UNUSED__SHIFT 0x4
21560#define GDS_OA_CNTL__INDEX_MASK 0x0000000FL
21561#define GDS_OA_CNTL__UNUSED_MASK 0xFFFFFFF0L
21562//GDS_OA_COUNTER
21563#define GDS_OA_COUNTER__SPACE_AVAILABLE__SHIFT 0x0
21564#define GDS_OA_COUNTER__SPACE_AVAILABLE_MASK 0xFFFFFFFFL
21565//GDS_OA_ADDRESS
21566#define GDS_OA_ADDRESS__DS_ADDRESS__SHIFT 0x0
21567#define GDS_OA_ADDRESS__CRAWLER__SHIFT 0x10
21568#define GDS_OA_ADDRESS__CRAWLER_TYPE__SHIFT 0x14
21569#define GDS_OA_ADDRESS__UNUSED__SHIFT 0x16
21570#define GDS_OA_ADDRESS__NO_ALLOC__SHIFT 0x1e
21571#define GDS_OA_ADDRESS__ENABLE__SHIFT 0x1f
21572#define GDS_OA_ADDRESS__DS_ADDRESS_MASK 0x0000FFFFL
21573#define GDS_OA_ADDRESS__CRAWLER_MASK 0x000F0000L
21574#define GDS_OA_ADDRESS__CRAWLER_TYPE_MASK 0x00300000L
21575#define GDS_OA_ADDRESS__UNUSED_MASK 0x3FC00000L
21576#define GDS_OA_ADDRESS__NO_ALLOC_MASK 0x40000000L
21577#define GDS_OA_ADDRESS__ENABLE_MASK 0x80000000L
21578//GDS_OA_INCDEC
21579#define GDS_OA_INCDEC__VALUE__SHIFT 0x0
21580#define GDS_OA_INCDEC__INCDEC__SHIFT 0x1f
21581#define GDS_OA_INCDEC__VALUE_MASK 0x7FFFFFFFL
21582#define GDS_OA_INCDEC__INCDEC_MASK 0x80000000L
21583//GDS_OA_RING_SIZE
21584#define GDS_OA_RING_SIZE__RING_SIZE__SHIFT 0x0
21585#define GDS_OA_RING_SIZE__RING_SIZE_MASK 0xFFFFFFFFL
21586//SPI_CONFIG_CNTL
21587#define SPI_CONFIG_CNTL__GPR_WRITE_PRIORITY__SHIFT 0x0
21588#define SPI_CONFIG_CNTL__EXP_PRIORITY_ORDER__SHIFT 0x15
21589#define SPI_CONFIG_CNTL__ENABLE_SQG_TOP_EVENTS__SHIFT 0x18
21590#define SPI_CONFIG_CNTL__ENABLE_SQG_BOP_EVENTS__SHIFT 0x19
21591#define SPI_CONFIG_CNTL__RSRC_MGMT_RESET__SHIFT 0x1a
21592#define SPI_CONFIG_CNTL__TTRACE_STALL_ALL__SHIFT 0x1b
21593#define SPI_CONFIG_CNTL__ALLOC_ARB_LRU_ENA__SHIFT 0x1c
21594#define SPI_CONFIG_CNTL__EXP_ARB_LRU_ENA__SHIFT 0x1d
21595#define SPI_CONFIG_CNTL__PS_PKR_PRIORITY_CNTL__SHIFT 0x1e
21596#define SPI_CONFIG_CNTL__GPR_WRITE_PRIORITY_MASK 0x001FFFFFL
21597#define SPI_CONFIG_CNTL__EXP_PRIORITY_ORDER_MASK 0x00E00000L
21598#define SPI_CONFIG_CNTL__ENABLE_SQG_TOP_EVENTS_MASK 0x01000000L
21599#define SPI_CONFIG_CNTL__ENABLE_SQG_BOP_EVENTS_MASK 0x02000000L
21600#define SPI_CONFIG_CNTL__RSRC_MGMT_RESET_MASK 0x04000000L
21601#define SPI_CONFIG_CNTL__TTRACE_STALL_ALL_MASK 0x08000000L
21602#define SPI_CONFIG_CNTL__ALLOC_ARB_LRU_ENA_MASK 0x10000000L
21603#define SPI_CONFIG_CNTL__EXP_ARB_LRU_ENA_MASK 0x20000000L
21604#define SPI_CONFIG_CNTL__PS_PKR_PRIORITY_CNTL_MASK 0xC0000000L
21605//SPI_CONFIG_CNTL_1
21606#define SPI_CONFIG_CNTL_1__VTX_DONE_DELAY__SHIFT 0x0
21607#define SPI_CONFIG_CNTL_1__INTERP_ONE_PRIM_PER_ROW__SHIFT 0x4
21608#define SPI_CONFIG_CNTL_1__BATON_RESET_DISABLE__SHIFT 0x5
21609#define SPI_CONFIG_CNTL_1__PC_LIMIT_ENABLE__SHIFT 0x6
21610#define SPI_CONFIG_CNTL_1__PC_LIMIT_STRICT__SHIFT 0x7
21611#define SPI_CONFIG_CNTL_1__CRC_SIMD_ID_WADDR_DISABLE__SHIFT 0x8
21612#define SPI_CONFIG_CNTL_1__LBPW_CU_CHK_MODE__SHIFT 0x9
21613#define SPI_CONFIG_CNTL_1__LBPW_CU_CHK_CNT__SHIFT 0xa
21614#define SPI_CONFIG_CNTL_1__CSC_PWR_SAVE_DISABLE__SHIFT 0xe
21615#define SPI_CONFIG_CNTL_1__CSG_PWR_SAVE_DISABLE__SHIFT 0xf
21616#define SPI_CONFIG_CNTL_1__PC_LIMIT_SIZE__SHIFT 0x10
21617#define SPI_CONFIG_CNTL_1__VTX_DONE_DELAY_MASK 0x0000000FL
21618#define SPI_CONFIG_CNTL_1__INTERP_ONE_PRIM_PER_ROW_MASK 0x00000010L
21619#define SPI_CONFIG_CNTL_1__BATON_RESET_DISABLE_MASK 0x00000020L
21620#define SPI_CONFIG_CNTL_1__PC_LIMIT_ENABLE_MASK 0x00000040L
21621#define SPI_CONFIG_CNTL_1__PC_LIMIT_STRICT_MASK 0x00000080L
21622#define SPI_CONFIG_CNTL_1__CRC_SIMD_ID_WADDR_DISABLE_MASK 0x00000100L
21623#define SPI_CONFIG_CNTL_1__LBPW_CU_CHK_MODE_MASK 0x00000200L
21624#define SPI_CONFIG_CNTL_1__LBPW_CU_CHK_CNT_MASK 0x00003C00L
21625#define SPI_CONFIG_CNTL_1__CSC_PWR_SAVE_DISABLE_MASK 0x00004000L
21626#define SPI_CONFIG_CNTL_1__CSG_PWR_SAVE_DISABLE_MASK 0x00008000L
21627#define SPI_CONFIG_CNTL_1__PC_LIMIT_SIZE_MASK 0xFFFF0000L
21628//SPI_CONFIG_CNTL_2
21629#define SPI_CONFIG_CNTL_2__CONTEXT_SAVE_WAIT_GDS_REQUEST_CYCLE_OVHD__SHIFT 0x0
21630#define SPI_CONFIG_CNTL_2__CONTEXT_SAVE_WAIT_GDS_GRANT_CYCLE_OVHD__SHIFT 0x4
21631#define SPI_CONFIG_CNTL_2__CONTEXT_SAVE_WAIT_GDS_REQUEST_CYCLE_OVHD_MASK 0x0000000FL
21632#define SPI_CONFIG_CNTL_2__CONTEXT_SAVE_WAIT_GDS_GRANT_CYCLE_OVHD_MASK 0x000000F0L
21633//SPI_WAVE_LIMIT_CNTL
21634#define SPI_WAVE_LIMIT_CNTL__PS_WAVE_GRAN__SHIFT 0x0
21635#define SPI_WAVE_LIMIT_CNTL__VS_WAVE_GRAN__SHIFT 0x2
21636#define SPI_WAVE_LIMIT_CNTL__GS_WAVE_GRAN__SHIFT 0x4
21637#define SPI_WAVE_LIMIT_CNTL__HS_WAVE_GRAN__SHIFT 0x6
21638#define SPI_WAVE_LIMIT_CNTL__PS_WAVE_GRAN_MASK 0x00000003L
21639#define SPI_WAVE_LIMIT_CNTL__VS_WAVE_GRAN_MASK 0x0000000CL
21640#define SPI_WAVE_LIMIT_CNTL__GS_WAVE_GRAN_MASK 0x00000030L
21641#define SPI_WAVE_LIMIT_CNTL__HS_WAVE_GRAN_MASK 0x000000C0L
21642
21643
21644// addressBlock: gc_perfddec
21645//CPG_PERFCOUNTER1_LO
21646#define CPG_PERFCOUNTER1_LO__PERFCOUNTER_LO__SHIFT 0x0
21647#define CPG_PERFCOUNTER1_LO__PERFCOUNTER_LO_MASK 0xFFFFFFFFL
21648//CPG_PERFCOUNTER1_HI
21649#define CPG_PERFCOUNTER1_HI__PERFCOUNTER_HI__SHIFT 0x0
21650#define CPG_PERFCOUNTER1_HI__PERFCOUNTER_HI_MASK 0xFFFFFFFFL
21651//CPG_PERFCOUNTER0_LO
21652#define CPG_PERFCOUNTER0_LO__PERFCOUNTER_LO__SHIFT 0x0
21653#define CPG_PERFCOUNTER0_LO__PERFCOUNTER_LO_MASK 0xFFFFFFFFL
21654//CPG_PERFCOUNTER0_HI
21655#define CPG_PERFCOUNTER0_HI__PERFCOUNTER_HI__SHIFT 0x0
21656#define CPG_PERFCOUNTER0_HI__PERFCOUNTER_HI_MASK 0xFFFFFFFFL
21657//CPC_PERFCOUNTER1_LO
21658#define CPC_PERFCOUNTER1_LO__PERFCOUNTER_LO__SHIFT 0x0
21659#define CPC_PERFCOUNTER1_LO__PERFCOUNTER_LO_MASK 0xFFFFFFFFL
21660//CPC_PERFCOUNTER1_HI
21661#define CPC_PERFCOUNTER1_HI__PERFCOUNTER_HI__SHIFT 0x0
21662#define CPC_PERFCOUNTER1_HI__PERFCOUNTER_HI_MASK 0xFFFFFFFFL
21663//CPC_PERFCOUNTER0_LO
21664#define CPC_PERFCOUNTER0_LO__PERFCOUNTER_LO__SHIFT 0x0
21665#define CPC_PERFCOUNTER0_LO__PERFCOUNTER_LO_MASK 0xFFFFFFFFL
21666//CPC_PERFCOUNTER0_HI
21667#define CPC_PERFCOUNTER0_HI__PERFCOUNTER_HI__SHIFT 0x0
21668#define CPC_PERFCOUNTER0_HI__PERFCOUNTER_HI_MASK 0xFFFFFFFFL
21669//CPF_PERFCOUNTER1_LO
21670#define CPF_PERFCOUNTER1_LO__PERFCOUNTER_LO__SHIFT 0x0
21671#define CPF_PERFCOUNTER1_LO__PERFCOUNTER_LO_MASK 0xFFFFFFFFL
21672//CPF_PERFCOUNTER1_HI
21673#define CPF_PERFCOUNTER1_HI__PERFCOUNTER_HI__SHIFT 0x0
21674#define CPF_PERFCOUNTER1_HI__PERFCOUNTER_HI_MASK 0xFFFFFFFFL
21675//CPF_PERFCOUNTER0_LO
21676#define CPF_PERFCOUNTER0_LO__PERFCOUNTER_LO__SHIFT 0x0
21677#define CPF_PERFCOUNTER0_LO__PERFCOUNTER_LO_MASK 0xFFFFFFFFL
21678//CPF_PERFCOUNTER0_HI
21679#define CPF_PERFCOUNTER0_HI__PERFCOUNTER_HI__SHIFT 0x0
21680#define CPF_PERFCOUNTER0_HI__PERFCOUNTER_HI_MASK 0xFFFFFFFFL
21681//CPF_LATENCY_STATS_DATA
21682#define CPF_LATENCY_STATS_DATA__DATA__SHIFT 0x0
21683#define CPF_LATENCY_STATS_DATA__DATA_MASK 0xFFFFFFFFL
21684//CPG_LATENCY_STATS_DATA
21685#define CPG_LATENCY_STATS_DATA__DATA__SHIFT 0x0
21686#define CPG_LATENCY_STATS_DATA__DATA_MASK 0xFFFFFFFFL
21687//CPC_LATENCY_STATS_DATA
21688#define CPC_LATENCY_STATS_DATA__DATA__SHIFT 0x0
21689#define CPC_LATENCY_STATS_DATA__DATA_MASK 0xFFFFFFFFL
21690//GRBM_PERFCOUNTER0_LO
21691#define GRBM_PERFCOUNTER0_LO__PERFCOUNTER_LO__SHIFT 0x0
21692#define GRBM_PERFCOUNTER0_LO__PERFCOUNTER_LO_MASK 0xFFFFFFFFL
21693//GRBM_PERFCOUNTER0_HI
21694#define GRBM_PERFCOUNTER0_HI__PERFCOUNTER_HI__SHIFT 0x0
21695#define GRBM_PERFCOUNTER0_HI__PERFCOUNTER_HI_MASK 0xFFFFFFFFL
21696//GRBM_PERFCOUNTER1_LO
21697#define GRBM_PERFCOUNTER1_LO__PERFCOUNTER_LO__SHIFT 0x0
21698#define GRBM_PERFCOUNTER1_LO__PERFCOUNTER_LO_MASK 0xFFFFFFFFL
21699//GRBM_PERFCOUNTER1_HI
21700#define GRBM_PERFCOUNTER1_HI__PERFCOUNTER_HI__SHIFT 0x0
21701#define GRBM_PERFCOUNTER1_HI__PERFCOUNTER_HI_MASK 0xFFFFFFFFL
21702//GRBM_SE0_PERFCOUNTER_LO
21703#define GRBM_SE0_PERFCOUNTER_LO__PERFCOUNTER_LO__SHIFT 0x0
21704#define GRBM_SE0_PERFCOUNTER_LO__PERFCOUNTER_LO_MASK 0xFFFFFFFFL
21705//GRBM_SE0_PERFCOUNTER_HI
21706#define GRBM_SE0_PERFCOUNTER_HI__PERFCOUNTER_HI__SHIFT 0x0
21707#define GRBM_SE0_PERFCOUNTER_HI__PERFCOUNTER_HI_MASK 0xFFFFFFFFL
21708//GRBM_SE1_PERFCOUNTER_LO
21709#define GRBM_SE1_PERFCOUNTER_LO__PERFCOUNTER_LO__SHIFT 0x0
21710#define GRBM_SE1_PERFCOUNTER_LO__PERFCOUNTER_LO_MASK 0xFFFFFFFFL
21711//GRBM_SE1_PERFCOUNTER_HI
21712#define GRBM_SE1_PERFCOUNTER_HI__PERFCOUNTER_HI__SHIFT 0x0
21713#define GRBM_SE1_PERFCOUNTER_HI__PERFCOUNTER_HI_MASK 0xFFFFFFFFL
21714//GRBM_SE2_PERFCOUNTER_LO
21715#define GRBM_SE2_PERFCOUNTER_LO__PERFCOUNTER_LO__SHIFT 0x0
21716#define GRBM_SE2_PERFCOUNTER_LO__PERFCOUNTER_LO_MASK 0xFFFFFFFFL
21717//GRBM_SE2_PERFCOUNTER_HI
21718#define GRBM_SE2_PERFCOUNTER_HI__PERFCOUNTER_HI__SHIFT 0x0
21719#define GRBM_SE2_PERFCOUNTER_HI__PERFCOUNTER_HI_MASK 0xFFFFFFFFL
21720//GRBM_SE3_PERFCOUNTER_LO
21721#define GRBM_SE3_PERFCOUNTER_LO__PERFCOUNTER_LO__SHIFT 0x0
21722#define GRBM_SE3_PERFCOUNTER_LO__PERFCOUNTER_LO_MASK 0xFFFFFFFFL
21723//GRBM_SE3_PERFCOUNTER_HI
21724#define GRBM_SE3_PERFCOUNTER_HI__PERFCOUNTER_HI__SHIFT 0x0
21725#define GRBM_SE3_PERFCOUNTER_HI__PERFCOUNTER_HI_MASK 0xFFFFFFFFL
21726//WD_PERFCOUNTER0_LO
21727#define WD_PERFCOUNTER0_LO__PERFCOUNTER_LO__SHIFT 0x0
21728#define WD_PERFCOUNTER0_LO__PERFCOUNTER_LO_MASK 0xFFFFFFFFL
21729//WD_PERFCOUNTER0_HI
21730#define WD_PERFCOUNTER0_HI__PERFCOUNTER_HI__SHIFT 0x0
21731#define WD_PERFCOUNTER0_HI__PERFCOUNTER_HI_MASK 0xFFFFFFFFL
21732//WD_PERFCOUNTER1_LO
21733#define WD_PERFCOUNTER1_LO__PERFCOUNTER_LO__SHIFT 0x0
21734#define WD_PERFCOUNTER1_LO__PERFCOUNTER_LO_MASK 0xFFFFFFFFL
21735//WD_PERFCOUNTER1_HI
21736#define WD_PERFCOUNTER1_HI__PERFCOUNTER_HI__SHIFT 0x0
21737#define WD_PERFCOUNTER1_HI__PERFCOUNTER_HI_MASK 0xFFFFFFFFL
21738//WD_PERFCOUNTER2_LO
21739#define WD_PERFCOUNTER2_LO__PERFCOUNTER_LO__SHIFT 0x0
21740#define WD_PERFCOUNTER2_LO__PERFCOUNTER_LO_MASK 0xFFFFFFFFL
21741//WD_PERFCOUNTER2_HI
21742#define WD_PERFCOUNTER2_HI__PERFCOUNTER_HI__SHIFT 0x0
21743#define WD_PERFCOUNTER2_HI__PERFCOUNTER_HI_MASK 0xFFFFFFFFL
21744//WD_PERFCOUNTER3_LO
21745#define WD_PERFCOUNTER3_LO__PERFCOUNTER_LO__SHIFT 0x0
21746#define WD_PERFCOUNTER3_LO__PERFCOUNTER_LO_MASK 0xFFFFFFFFL
21747//WD_PERFCOUNTER3_HI
21748#define WD_PERFCOUNTER3_HI__PERFCOUNTER_HI__SHIFT 0x0
21749#define WD_PERFCOUNTER3_HI__PERFCOUNTER_HI_MASK 0xFFFFFFFFL
21750//IA_PERFCOUNTER0_LO
21751#define IA_PERFCOUNTER0_LO__PERFCOUNTER_LO__SHIFT 0x0
21752#define IA_PERFCOUNTER0_LO__PERFCOUNTER_LO_MASK 0xFFFFFFFFL
21753//IA_PERFCOUNTER0_HI
21754#define IA_PERFCOUNTER0_HI__PERFCOUNTER_HI__SHIFT 0x0
21755#define IA_PERFCOUNTER0_HI__PERFCOUNTER_HI_MASK 0xFFFFFFFFL
21756//IA_PERFCOUNTER1_LO
21757#define IA_PERFCOUNTER1_LO__PERFCOUNTER_LO__SHIFT 0x0
21758#define IA_PERFCOUNTER1_LO__PERFCOUNTER_LO_MASK 0xFFFFFFFFL
21759//IA_PERFCOUNTER1_HI
21760#define IA_PERFCOUNTER1_HI__PERFCOUNTER_HI__SHIFT 0x0
21761#define IA_PERFCOUNTER1_HI__PERFCOUNTER_HI_MASK 0xFFFFFFFFL
21762//IA_PERFCOUNTER2_LO
21763#define IA_PERFCOUNTER2_LO__PERFCOUNTER_LO__SHIFT 0x0
21764#define IA_PERFCOUNTER2_LO__PERFCOUNTER_LO_MASK 0xFFFFFFFFL
21765//IA_PERFCOUNTER2_HI
21766#define IA_PERFCOUNTER2_HI__PERFCOUNTER_HI__SHIFT 0x0
21767#define IA_PERFCOUNTER2_HI__PERFCOUNTER_HI_MASK 0xFFFFFFFFL
21768//IA_PERFCOUNTER3_LO
21769#define IA_PERFCOUNTER3_LO__PERFCOUNTER_LO__SHIFT 0x0
21770#define IA_PERFCOUNTER3_LO__PERFCOUNTER_LO_MASK 0xFFFFFFFFL
21771//IA_PERFCOUNTER3_HI
21772#define IA_PERFCOUNTER3_HI__PERFCOUNTER_HI__SHIFT 0x0
21773#define IA_PERFCOUNTER3_HI__PERFCOUNTER_HI_MASK 0xFFFFFFFFL
21774//VGT_PERFCOUNTER0_LO
21775#define VGT_PERFCOUNTER0_LO__PERFCOUNTER_LO__SHIFT 0x0
21776#define VGT_PERFCOUNTER0_LO__PERFCOUNTER_LO_MASK 0xFFFFFFFFL
21777//VGT_PERFCOUNTER0_HI
21778#define VGT_PERFCOUNTER0_HI__PERFCOUNTER_HI__SHIFT 0x0
21779#define VGT_PERFCOUNTER0_HI__PERFCOUNTER_HI_MASK 0xFFFFFFFFL
21780//VGT_PERFCOUNTER1_LO
21781#define VGT_PERFCOUNTER1_LO__PERFCOUNTER_LO__SHIFT 0x0
21782#define VGT_PERFCOUNTER1_LO__PERFCOUNTER_LO_MASK 0xFFFFFFFFL
21783//VGT_PERFCOUNTER1_HI
21784#define VGT_PERFCOUNTER1_HI__PERFCOUNTER_HI__SHIFT 0x0
21785#define VGT_PERFCOUNTER1_HI__PERFCOUNTER_HI_MASK 0xFFFFFFFFL
21786//VGT_PERFCOUNTER2_LO
21787#define VGT_PERFCOUNTER2_LO__PERFCOUNTER_LO__SHIFT 0x0
21788#define VGT_PERFCOUNTER2_LO__PERFCOUNTER_LO_MASK 0xFFFFFFFFL
21789//VGT_PERFCOUNTER2_HI
21790#define VGT_PERFCOUNTER2_HI__PERFCOUNTER_HI__SHIFT 0x0
21791#define VGT_PERFCOUNTER2_HI__PERFCOUNTER_HI_MASK 0xFFFFFFFFL
21792//VGT_PERFCOUNTER3_LO
21793#define VGT_PERFCOUNTER3_LO__PERFCOUNTER_LO__SHIFT 0x0
21794#define VGT_PERFCOUNTER3_LO__PERFCOUNTER_LO_MASK 0xFFFFFFFFL
21795//VGT_PERFCOUNTER3_HI
21796#define VGT_PERFCOUNTER3_HI__PERFCOUNTER_HI__SHIFT 0x0
21797#define VGT_PERFCOUNTER3_HI__PERFCOUNTER_HI_MASK 0xFFFFFFFFL
21798//PA_SU_PERFCOUNTER0_LO
21799#define PA_SU_PERFCOUNTER0_LO__PERFCOUNTER_LO__SHIFT 0x0
21800#define PA_SU_PERFCOUNTER0_LO__PERFCOUNTER_LO_MASK 0xFFFFFFFFL
21801//PA_SU_PERFCOUNTER0_HI
21802#define PA_SU_PERFCOUNTER0_HI__PERFCOUNTER_HI__SHIFT 0x0
21803#define PA_SU_PERFCOUNTER0_HI__PERFCOUNTER_HI_MASK 0x0000FFFFL
21804//PA_SU_PERFCOUNTER1_LO
21805#define PA_SU_PERFCOUNTER1_LO__PERFCOUNTER_LO__SHIFT 0x0
21806#define PA_SU_PERFCOUNTER1_LO__PERFCOUNTER_LO_MASK 0xFFFFFFFFL
21807//PA_SU_PERFCOUNTER1_HI
21808#define PA_SU_PERFCOUNTER1_HI__PERFCOUNTER_HI__SHIFT 0x0
21809#define PA_SU_PERFCOUNTER1_HI__PERFCOUNTER_HI_MASK 0x0000FFFFL
21810//PA_SU_PERFCOUNTER2_LO
21811#define PA_SU_PERFCOUNTER2_LO__PERFCOUNTER_LO__SHIFT 0x0
21812#define PA_SU_PERFCOUNTER2_LO__PERFCOUNTER_LO_MASK 0xFFFFFFFFL
21813//PA_SU_PERFCOUNTER2_HI
21814#define PA_SU_PERFCOUNTER2_HI__PERFCOUNTER_HI__SHIFT 0x0
21815#define PA_SU_PERFCOUNTER2_HI__PERFCOUNTER_HI_MASK 0x0000FFFFL
21816//PA_SU_PERFCOUNTER3_LO
21817#define PA_SU_PERFCOUNTER3_LO__PERFCOUNTER_LO__SHIFT 0x0
21818#define PA_SU_PERFCOUNTER3_LO__PERFCOUNTER_LO_MASK 0xFFFFFFFFL
21819//PA_SU_PERFCOUNTER3_HI
21820#define PA_SU_PERFCOUNTER3_HI__PERFCOUNTER_HI__SHIFT 0x0
21821#define PA_SU_PERFCOUNTER3_HI__PERFCOUNTER_HI_MASK 0x0000FFFFL
21822//PA_SC_PERFCOUNTER0_LO
21823#define PA_SC_PERFCOUNTER0_LO__PERFCOUNTER_LO__SHIFT 0x0
21824#define PA_SC_PERFCOUNTER0_LO__PERFCOUNTER_LO_MASK 0xFFFFFFFFL
21825//PA_SC_PERFCOUNTER0_HI
21826#define PA_SC_PERFCOUNTER0_HI__PERFCOUNTER_HI__SHIFT 0x0
21827#define PA_SC_PERFCOUNTER0_HI__PERFCOUNTER_HI_MASK 0xFFFFFFFFL
21828//PA_SC_PERFCOUNTER1_LO
21829#define PA_SC_PERFCOUNTER1_LO__PERFCOUNTER_LO__SHIFT 0x0
21830#define PA_SC_PERFCOUNTER1_LO__PERFCOUNTER_LO_MASK 0xFFFFFFFFL
21831//PA_SC_PERFCOUNTER1_HI
21832#define PA_SC_PERFCOUNTER1_HI__PERFCOUNTER_HI__SHIFT 0x0
21833#define PA_SC_PERFCOUNTER1_HI__PERFCOUNTER_HI_MASK 0xFFFFFFFFL
21834//PA_SC_PERFCOUNTER2_LO
21835#define PA_SC_PERFCOUNTER2_LO__PERFCOUNTER_LO__SHIFT 0x0
21836#define PA_SC_PERFCOUNTER2_LO__PERFCOUNTER_LO_MASK 0xFFFFFFFFL
21837//PA_SC_PERFCOUNTER2_HI
21838#define PA_SC_PERFCOUNTER2_HI__PERFCOUNTER_HI__SHIFT 0x0
21839#define PA_SC_PERFCOUNTER2_HI__PERFCOUNTER_HI_MASK 0xFFFFFFFFL
21840//PA_SC_PERFCOUNTER3_LO
21841#define PA_SC_PERFCOUNTER3_LO__PERFCOUNTER_LO__SHIFT 0x0
21842#define PA_SC_PERFCOUNTER3_LO__PERFCOUNTER_LO_MASK 0xFFFFFFFFL
21843//PA_SC_PERFCOUNTER3_HI
21844#define PA_SC_PERFCOUNTER3_HI__PERFCOUNTER_HI__SHIFT 0x0
21845#define PA_SC_PERFCOUNTER3_HI__PERFCOUNTER_HI_MASK 0xFFFFFFFFL
21846//PA_SC_PERFCOUNTER4_LO
21847#define PA_SC_PERFCOUNTER4_LO__PERFCOUNTER_LO__SHIFT 0x0
21848#define PA_SC_PERFCOUNTER4_LO__PERFCOUNTER_LO_MASK 0xFFFFFFFFL
21849//PA_SC_PERFCOUNTER4_HI
21850#define PA_SC_PERFCOUNTER4_HI__PERFCOUNTER_HI__SHIFT 0x0
21851#define PA_SC_PERFCOUNTER4_HI__PERFCOUNTER_HI_MASK 0xFFFFFFFFL
21852//PA_SC_PERFCOUNTER5_LO
21853#define PA_SC_PERFCOUNTER5_LO__PERFCOUNTER_LO__SHIFT 0x0
21854#define PA_SC_PERFCOUNTER5_LO__PERFCOUNTER_LO_MASK 0xFFFFFFFFL
21855//PA_SC_PERFCOUNTER5_HI
21856#define PA_SC_PERFCOUNTER5_HI__PERFCOUNTER_HI__SHIFT 0x0
21857#define PA_SC_PERFCOUNTER5_HI__PERFCOUNTER_HI_MASK 0xFFFFFFFFL
21858//PA_SC_PERFCOUNTER6_LO
21859#define PA_SC_PERFCOUNTER6_LO__PERFCOUNTER_LO__SHIFT 0x0
21860#define PA_SC_PERFCOUNTER6_LO__PERFCOUNTER_LO_MASK 0xFFFFFFFFL
21861//PA_SC_PERFCOUNTER6_HI
21862#define PA_SC_PERFCOUNTER6_HI__PERFCOUNTER_HI__SHIFT 0x0
21863#define PA_SC_PERFCOUNTER6_HI__PERFCOUNTER_HI_MASK 0xFFFFFFFFL
21864//PA_SC_PERFCOUNTER7_LO
21865#define PA_SC_PERFCOUNTER7_LO__PERFCOUNTER_LO__SHIFT 0x0
21866#define PA_SC_PERFCOUNTER7_LO__PERFCOUNTER_LO_MASK 0xFFFFFFFFL
21867//PA_SC_PERFCOUNTER7_HI
21868#define PA_SC_PERFCOUNTER7_HI__PERFCOUNTER_HI__SHIFT 0x0
21869#define PA_SC_PERFCOUNTER7_HI__PERFCOUNTER_HI_MASK 0xFFFFFFFFL
21870//SPI_PERFCOUNTER0_HI
21871#define SPI_PERFCOUNTER0_HI__PERFCOUNTER_HI__SHIFT 0x0
21872#define SPI_PERFCOUNTER0_HI__PERFCOUNTER_HI_MASK 0xFFFFFFFFL
21873//SPI_PERFCOUNTER0_LO
21874#define SPI_PERFCOUNTER0_LO__PERFCOUNTER_LO__SHIFT 0x0
21875#define SPI_PERFCOUNTER0_LO__PERFCOUNTER_LO_MASK 0xFFFFFFFFL
21876//SPI_PERFCOUNTER1_HI
21877#define SPI_PERFCOUNTER1_HI__PERFCOUNTER_HI__SHIFT 0x0
21878#define SPI_PERFCOUNTER1_HI__PERFCOUNTER_HI_MASK 0xFFFFFFFFL
21879//SPI_PERFCOUNTER1_LO
21880#define SPI_PERFCOUNTER1_LO__PERFCOUNTER_LO__SHIFT 0x0
21881#define SPI_PERFCOUNTER1_LO__PERFCOUNTER_LO_MASK 0xFFFFFFFFL
21882//SPI_PERFCOUNTER2_HI
21883#define SPI_PERFCOUNTER2_HI__PERFCOUNTER_HI__SHIFT 0x0
21884#define SPI_PERFCOUNTER2_HI__PERFCOUNTER_HI_MASK 0xFFFFFFFFL
21885//SPI_PERFCOUNTER2_LO
21886#define SPI_PERFCOUNTER2_LO__PERFCOUNTER_LO__SHIFT 0x0
21887#define SPI_PERFCOUNTER2_LO__PERFCOUNTER_LO_MASK 0xFFFFFFFFL
21888//SPI_PERFCOUNTER3_HI
21889#define SPI_PERFCOUNTER3_HI__PERFCOUNTER_HI__SHIFT 0x0
21890#define SPI_PERFCOUNTER3_HI__PERFCOUNTER_HI_MASK 0xFFFFFFFFL
21891//SPI_PERFCOUNTER3_LO
21892#define SPI_PERFCOUNTER3_LO__PERFCOUNTER_LO__SHIFT 0x0
21893#define SPI_PERFCOUNTER3_LO__PERFCOUNTER_LO_MASK 0xFFFFFFFFL
21894//SPI_PERFCOUNTER4_HI
21895#define SPI_PERFCOUNTER4_HI__PERFCOUNTER_HI__SHIFT 0x0
21896#define SPI_PERFCOUNTER4_HI__PERFCOUNTER_HI_MASK 0xFFFFFFFFL
21897//SPI_PERFCOUNTER4_LO
21898#define SPI_PERFCOUNTER4_LO__PERFCOUNTER_LO__SHIFT 0x0
21899#define SPI_PERFCOUNTER4_LO__PERFCOUNTER_LO_MASK 0xFFFFFFFFL
21900//SPI_PERFCOUNTER5_HI
21901#define SPI_PERFCOUNTER5_HI__PERFCOUNTER_HI__SHIFT 0x0
21902#define SPI_PERFCOUNTER5_HI__PERFCOUNTER_HI_MASK 0xFFFFFFFFL
21903//SPI_PERFCOUNTER5_LO
21904#define SPI_PERFCOUNTER5_LO__PERFCOUNTER_LO__SHIFT 0x0
21905#define SPI_PERFCOUNTER5_LO__PERFCOUNTER_LO_MASK 0xFFFFFFFFL
21906//SQ_PERFCOUNTER0_LO
21907#define SQ_PERFCOUNTER0_LO__PERFCOUNTER_LO__SHIFT 0x0
21908#define SQ_PERFCOUNTER0_LO__PERFCOUNTER_LO_MASK 0xFFFFFFFFL
21909//SQ_PERFCOUNTER0_HI
21910#define SQ_PERFCOUNTER0_HI__PERFCOUNTER_HI__SHIFT 0x0
21911#define SQ_PERFCOUNTER0_HI__PERFCOUNTER_HI_MASK 0xFFFFFFFFL
21912//SQ_PERFCOUNTER1_LO
21913#define SQ_PERFCOUNTER1_LO__PERFCOUNTER_LO__SHIFT 0x0
21914#define SQ_PERFCOUNTER1_LO__PERFCOUNTER_LO_MASK 0xFFFFFFFFL
21915//SQ_PERFCOUNTER1_HI
21916#define SQ_PERFCOUNTER1_HI__PERFCOUNTER_HI__SHIFT 0x0
21917#define SQ_PERFCOUNTER1_HI__PERFCOUNTER_HI_MASK 0xFFFFFFFFL
21918//SQ_PERFCOUNTER2_LO
21919#define SQ_PERFCOUNTER2_LO__PERFCOUNTER_LO__SHIFT 0x0
21920#define SQ_PERFCOUNTER2_LO__PERFCOUNTER_LO_MASK 0xFFFFFFFFL
21921//SQ_PERFCOUNTER2_HI
21922#define SQ_PERFCOUNTER2_HI__PERFCOUNTER_HI__SHIFT 0x0
21923#define SQ_PERFCOUNTER2_HI__PERFCOUNTER_HI_MASK 0xFFFFFFFFL
21924//SQ_PERFCOUNTER3_LO
21925#define SQ_PERFCOUNTER3_LO__PERFCOUNTER_LO__SHIFT 0x0
21926#define SQ_PERFCOUNTER3_LO__PERFCOUNTER_LO_MASK 0xFFFFFFFFL
21927//SQ_PERFCOUNTER3_HI
21928#define SQ_PERFCOUNTER3_HI__PERFCOUNTER_HI__SHIFT 0x0
21929#define SQ_PERFCOUNTER3_HI__PERFCOUNTER_HI_MASK 0xFFFFFFFFL
21930//SQ_PERFCOUNTER4_LO
21931#define SQ_PERFCOUNTER4_LO__PERFCOUNTER_LO__SHIFT 0x0
21932#define SQ_PERFCOUNTER4_LO__PERFCOUNTER_LO_MASK 0xFFFFFFFFL
21933//SQ_PERFCOUNTER4_HI
21934#define SQ_PERFCOUNTER4_HI__PERFCOUNTER_HI__SHIFT 0x0
21935#define SQ_PERFCOUNTER4_HI__PERFCOUNTER_HI_MASK 0xFFFFFFFFL
21936//SQ_PERFCOUNTER5_LO
21937#define SQ_PERFCOUNTER5_LO__PERFCOUNTER_LO__SHIFT 0x0
21938#define SQ_PERFCOUNTER5_LO__PERFCOUNTER_LO_MASK 0xFFFFFFFFL
21939//SQ_PERFCOUNTER5_HI
21940#define SQ_PERFCOUNTER5_HI__PERFCOUNTER_HI__SHIFT 0x0
21941#define SQ_PERFCOUNTER5_HI__PERFCOUNTER_HI_MASK 0xFFFFFFFFL
21942//SQ_PERFCOUNTER6_LO
21943#define SQ_PERFCOUNTER6_LO__PERFCOUNTER_LO__SHIFT 0x0
21944#define SQ_PERFCOUNTER6_LO__PERFCOUNTER_LO_MASK 0xFFFFFFFFL
21945//SQ_PERFCOUNTER6_HI
21946#define SQ_PERFCOUNTER6_HI__PERFCOUNTER_HI__SHIFT 0x0
21947#define SQ_PERFCOUNTER6_HI__PERFCOUNTER_HI_MASK 0xFFFFFFFFL
21948//SQ_PERFCOUNTER7_LO
21949#define SQ_PERFCOUNTER7_LO__PERFCOUNTER_LO__SHIFT 0x0
21950#define SQ_PERFCOUNTER7_LO__PERFCOUNTER_LO_MASK 0xFFFFFFFFL
21951//SQ_PERFCOUNTER7_HI
21952#define SQ_PERFCOUNTER7_HI__PERFCOUNTER_HI__SHIFT 0x0
21953#define SQ_PERFCOUNTER7_HI__PERFCOUNTER_HI_MASK 0xFFFFFFFFL
21954//SQ_PERFCOUNTER8_LO
21955#define SQ_PERFCOUNTER8_LO__PERFCOUNTER_LO__SHIFT 0x0
21956#define SQ_PERFCOUNTER8_LO__PERFCOUNTER_LO_MASK 0xFFFFFFFFL
21957//SQ_PERFCOUNTER8_HI
21958#define SQ_PERFCOUNTER8_HI__PERFCOUNTER_HI__SHIFT 0x0
21959#define SQ_PERFCOUNTER8_HI__PERFCOUNTER_HI_MASK 0xFFFFFFFFL
21960//SQ_PERFCOUNTER9_LO
21961#define SQ_PERFCOUNTER9_LO__PERFCOUNTER_LO__SHIFT 0x0
21962#define SQ_PERFCOUNTER9_LO__PERFCOUNTER_LO_MASK 0xFFFFFFFFL
21963//SQ_PERFCOUNTER9_HI
21964#define SQ_PERFCOUNTER9_HI__PERFCOUNTER_HI__SHIFT 0x0
21965#define SQ_PERFCOUNTER9_HI__PERFCOUNTER_HI_MASK 0xFFFFFFFFL
21966//SQ_PERFCOUNTER10_LO
21967#define SQ_PERFCOUNTER10_LO__PERFCOUNTER_LO__SHIFT 0x0
21968#define SQ_PERFCOUNTER10_LO__PERFCOUNTER_LO_MASK 0xFFFFFFFFL
21969//SQ_PERFCOUNTER10_HI
21970#define SQ_PERFCOUNTER10_HI__PERFCOUNTER_HI__SHIFT 0x0
21971#define SQ_PERFCOUNTER10_HI__PERFCOUNTER_HI_MASK 0xFFFFFFFFL
21972//SQ_PERFCOUNTER11_LO
21973#define SQ_PERFCOUNTER11_LO__PERFCOUNTER_LO__SHIFT 0x0
21974#define SQ_PERFCOUNTER11_LO__PERFCOUNTER_LO_MASK 0xFFFFFFFFL
21975//SQ_PERFCOUNTER11_HI
21976#define SQ_PERFCOUNTER11_HI__PERFCOUNTER_HI__SHIFT 0x0
21977#define SQ_PERFCOUNTER11_HI__PERFCOUNTER_HI_MASK 0xFFFFFFFFL
21978//SQ_PERFCOUNTER12_LO
21979#define SQ_PERFCOUNTER12_LO__PERFCOUNTER_LO__SHIFT 0x0
21980#define SQ_PERFCOUNTER12_LO__PERFCOUNTER_LO_MASK 0xFFFFFFFFL
21981//SQ_PERFCOUNTER12_HI
21982#define SQ_PERFCOUNTER12_HI__PERFCOUNTER_HI__SHIFT 0x0
21983#define SQ_PERFCOUNTER12_HI__PERFCOUNTER_HI_MASK 0xFFFFFFFFL
21984//SQ_PERFCOUNTER13_LO
21985#define SQ_PERFCOUNTER13_LO__PERFCOUNTER_LO__SHIFT 0x0
21986#define SQ_PERFCOUNTER13_LO__PERFCOUNTER_LO_MASK 0xFFFFFFFFL
21987//SQ_PERFCOUNTER13_HI
21988#define SQ_PERFCOUNTER13_HI__PERFCOUNTER_HI__SHIFT 0x0
21989#define SQ_PERFCOUNTER13_HI__PERFCOUNTER_HI_MASK 0xFFFFFFFFL
21990//SQ_PERFCOUNTER14_LO
21991#define SQ_PERFCOUNTER14_LO__PERFCOUNTER_LO__SHIFT 0x0
21992#define SQ_PERFCOUNTER14_LO__PERFCOUNTER_LO_MASK 0xFFFFFFFFL
21993//SQ_PERFCOUNTER14_HI
21994#define SQ_PERFCOUNTER14_HI__PERFCOUNTER_HI__SHIFT 0x0
21995#define SQ_PERFCOUNTER14_HI__PERFCOUNTER_HI_MASK 0xFFFFFFFFL
21996//SQ_PERFCOUNTER15_LO
21997#define SQ_PERFCOUNTER15_LO__PERFCOUNTER_LO__SHIFT 0x0
21998#define SQ_PERFCOUNTER15_LO__PERFCOUNTER_LO_MASK 0xFFFFFFFFL
21999//SQ_PERFCOUNTER15_HI
22000#define SQ_PERFCOUNTER15_HI__PERFCOUNTER_HI__SHIFT 0x0
22001#define SQ_PERFCOUNTER15_HI__PERFCOUNTER_HI_MASK 0xFFFFFFFFL
22002//SX_PERFCOUNTER0_LO
22003#define SX_PERFCOUNTER0_LO__PERFCOUNTER_LO__SHIFT 0x0
22004#define SX_PERFCOUNTER0_LO__PERFCOUNTER_LO_MASK 0xFFFFFFFFL
22005//SX_PERFCOUNTER0_HI
22006#define SX_PERFCOUNTER0_HI__PERFCOUNTER_HI__SHIFT 0x0
22007#define SX_PERFCOUNTER0_HI__PERFCOUNTER_HI_MASK 0xFFFFFFFFL
22008//SX_PERFCOUNTER1_LO
22009#define SX_PERFCOUNTER1_LO__PERFCOUNTER_LO__SHIFT 0x0
22010#define SX_PERFCOUNTER1_LO__PERFCOUNTER_LO_MASK 0xFFFFFFFFL
22011//SX_PERFCOUNTER1_HI
22012#define SX_PERFCOUNTER1_HI__PERFCOUNTER_HI__SHIFT 0x0
22013#define SX_PERFCOUNTER1_HI__PERFCOUNTER_HI_MASK 0xFFFFFFFFL
22014//SX_PERFCOUNTER2_LO
22015#define SX_PERFCOUNTER2_LO__PERFCOUNTER_LO__SHIFT 0x0
22016#define SX_PERFCOUNTER2_LO__PERFCOUNTER_LO_MASK 0xFFFFFFFFL
22017//SX_PERFCOUNTER2_HI
22018#define SX_PERFCOUNTER2_HI__PERFCOUNTER_HI__SHIFT 0x0
22019#define SX_PERFCOUNTER2_HI__PERFCOUNTER_HI_MASK 0xFFFFFFFFL
22020//SX_PERFCOUNTER3_LO
22021#define SX_PERFCOUNTER3_LO__PERFCOUNTER_LO__SHIFT 0x0
22022#define SX_PERFCOUNTER3_LO__PERFCOUNTER_LO_MASK 0xFFFFFFFFL
22023//SX_PERFCOUNTER3_HI
22024#define SX_PERFCOUNTER3_HI__PERFCOUNTER_HI__SHIFT 0x0
22025#define SX_PERFCOUNTER3_HI__PERFCOUNTER_HI_MASK 0xFFFFFFFFL
22026//GDS_PERFCOUNTER0_LO
22027#define GDS_PERFCOUNTER0_LO__PERFCOUNTER_LO__SHIFT 0x0
22028#define GDS_PERFCOUNTER0_LO__PERFCOUNTER_LO_MASK 0xFFFFFFFFL
22029//GDS_PERFCOUNTER0_HI
22030#define GDS_PERFCOUNTER0_HI__PERFCOUNTER_HI__SHIFT 0x0
22031#define GDS_PERFCOUNTER0_HI__PERFCOUNTER_HI_MASK 0xFFFFFFFFL
22032//GDS_PERFCOUNTER1_LO
22033#define GDS_PERFCOUNTER1_LO__PERFCOUNTER_LO__SHIFT 0x0
22034#define GDS_PERFCOUNTER1_LO__PERFCOUNTER_LO_MASK 0xFFFFFFFFL
22035//GDS_PERFCOUNTER1_HI
22036#define GDS_PERFCOUNTER1_HI__PERFCOUNTER_HI__SHIFT 0x0
22037#define GDS_PERFCOUNTER1_HI__PERFCOUNTER_HI_MASK 0xFFFFFFFFL
22038//GDS_PERFCOUNTER2_LO
22039#define GDS_PERFCOUNTER2_LO__PERFCOUNTER_LO__SHIFT 0x0
22040#define GDS_PERFCOUNTER2_LO__PERFCOUNTER_LO_MASK 0xFFFFFFFFL
22041//GDS_PERFCOUNTER2_HI
22042#define GDS_PERFCOUNTER2_HI__PERFCOUNTER_HI__SHIFT 0x0
22043#define GDS_PERFCOUNTER2_HI__PERFCOUNTER_HI_MASK 0xFFFFFFFFL
22044//GDS_PERFCOUNTER3_LO
22045#define GDS_PERFCOUNTER3_LO__PERFCOUNTER_LO__SHIFT 0x0
22046#define GDS_PERFCOUNTER3_LO__PERFCOUNTER_LO_MASK 0xFFFFFFFFL
22047//GDS_PERFCOUNTER3_HI
22048#define GDS_PERFCOUNTER3_HI__PERFCOUNTER_HI__SHIFT 0x0
22049#define GDS_PERFCOUNTER3_HI__PERFCOUNTER_HI_MASK 0xFFFFFFFFL
22050//TA_PERFCOUNTER0_LO
22051#define TA_PERFCOUNTER0_LO__PERFCOUNTER_LO__SHIFT 0x0
22052#define TA_PERFCOUNTER0_LO__PERFCOUNTER_LO_MASK 0xFFFFFFFFL
22053//TA_PERFCOUNTER0_HI
22054#define TA_PERFCOUNTER0_HI__PERFCOUNTER_HI__SHIFT 0x0
22055#define TA_PERFCOUNTER0_HI__PERFCOUNTER_HI_MASK 0xFFFFFFFFL
22056//TA_PERFCOUNTER1_LO
22057#define TA_PERFCOUNTER1_LO__PERFCOUNTER_LO__SHIFT 0x0
22058#define TA_PERFCOUNTER1_LO__PERFCOUNTER_LO_MASK 0xFFFFFFFFL
22059//TA_PERFCOUNTER1_HI
22060#define TA_PERFCOUNTER1_HI__PERFCOUNTER_HI__SHIFT 0x0
22061#define TA_PERFCOUNTER1_HI__PERFCOUNTER_HI_MASK 0xFFFFFFFFL
22062//TD_PERFCOUNTER0_LO
22063#define TD_PERFCOUNTER0_LO__PERFCOUNTER_LO__SHIFT 0x0
22064#define TD_PERFCOUNTER0_LO__PERFCOUNTER_LO_MASK 0xFFFFFFFFL
22065//TD_PERFCOUNTER0_HI
22066#define TD_PERFCOUNTER0_HI__PERFCOUNTER_HI__SHIFT 0x0
22067#define TD_PERFCOUNTER0_HI__PERFCOUNTER_HI_MASK 0xFFFFFFFFL
22068//TD_PERFCOUNTER1_LO
22069#define TD_PERFCOUNTER1_LO__PERFCOUNTER_LO__SHIFT 0x0
22070#define TD_PERFCOUNTER1_LO__PERFCOUNTER_LO_MASK 0xFFFFFFFFL
22071//TD_PERFCOUNTER1_HI
22072#define TD_PERFCOUNTER1_HI__PERFCOUNTER_HI__SHIFT 0x0
22073#define TD_PERFCOUNTER1_HI__PERFCOUNTER_HI_MASK 0xFFFFFFFFL
22074//TCP_PERFCOUNTER0_LO
22075#define TCP_PERFCOUNTER0_LO__PERFCOUNTER_LO__SHIFT 0x0
22076#define TCP_PERFCOUNTER0_LO__PERFCOUNTER_LO_MASK 0xFFFFFFFFL
22077//TCP_PERFCOUNTER0_HI
22078#define TCP_PERFCOUNTER0_HI__PERFCOUNTER_HI__SHIFT 0x0
22079#define TCP_PERFCOUNTER0_HI__PERFCOUNTER_HI_MASK 0xFFFFFFFFL
22080//TCP_PERFCOUNTER1_LO
22081#define TCP_PERFCOUNTER1_LO__PERFCOUNTER_LO__SHIFT 0x0
22082#define TCP_PERFCOUNTER1_LO__PERFCOUNTER_LO_MASK 0xFFFFFFFFL
22083//TCP_PERFCOUNTER1_HI
22084#define TCP_PERFCOUNTER1_HI__PERFCOUNTER_HI__SHIFT 0x0
22085#define TCP_PERFCOUNTER1_HI__PERFCOUNTER_HI_MASK 0xFFFFFFFFL
22086//TCP_PERFCOUNTER2_LO
22087#define TCP_PERFCOUNTER2_LO__PERFCOUNTER_LO__SHIFT 0x0
22088#define TCP_PERFCOUNTER2_LO__PERFCOUNTER_LO_MASK 0xFFFFFFFFL
22089//TCP_PERFCOUNTER2_HI
22090#define TCP_PERFCOUNTER2_HI__PERFCOUNTER_HI__SHIFT 0x0
22091#define TCP_PERFCOUNTER2_HI__PERFCOUNTER_HI_MASK 0xFFFFFFFFL
22092//TCP_PERFCOUNTER3_LO
22093#define TCP_PERFCOUNTER3_LO__PERFCOUNTER_LO__SHIFT 0x0
22094#define TCP_PERFCOUNTER3_LO__PERFCOUNTER_LO_MASK 0xFFFFFFFFL
22095//TCP_PERFCOUNTER3_HI
22096#define TCP_PERFCOUNTER3_HI__PERFCOUNTER_HI__SHIFT 0x0
22097#define TCP_PERFCOUNTER3_HI__PERFCOUNTER_HI_MASK 0xFFFFFFFFL
22098//TCC_PERFCOUNTER0_LO
22099#define TCC_PERFCOUNTER0_LO__PERFCOUNTER_LO__SHIFT 0x0
22100#define TCC_PERFCOUNTER0_LO__PERFCOUNTER_LO_MASK 0xFFFFFFFFL
22101//TCC_PERFCOUNTER0_HI
22102#define TCC_PERFCOUNTER0_HI__PERFCOUNTER_HI__SHIFT 0x0
22103#define TCC_PERFCOUNTER0_HI__PERFCOUNTER_HI_MASK 0xFFFFFFFFL
22104//TCC_PERFCOUNTER1_LO
22105#define TCC_PERFCOUNTER1_LO__PERFCOUNTER_LO__SHIFT 0x0
22106#define TCC_PERFCOUNTER1_LO__PERFCOUNTER_LO_MASK 0xFFFFFFFFL
22107//TCC_PERFCOUNTER1_HI
22108#define TCC_PERFCOUNTER1_HI__PERFCOUNTER_HI__SHIFT 0x0
22109#define TCC_PERFCOUNTER1_HI__PERFCOUNTER_HI_MASK 0xFFFFFFFFL
22110//TCC_PERFCOUNTER2_LO
22111#define TCC_PERFCOUNTER2_LO__PERFCOUNTER_LO__SHIFT 0x0
22112#define TCC_PERFCOUNTER2_LO__PERFCOUNTER_LO_MASK 0xFFFFFFFFL
22113//TCC_PERFCOUNTER2_HI
22114#define TCC_PERFCOUNTER2_HI__PERFCOUNTER_HI__SHIFT 0x0
22115#define TCC_PERFCOUNTER2_HI__PERFCOUNTER_HI_MASK 0xFFFFFFFFL
22116//TCC_PERFCOUNTER3_LO
22117#define TCC_PERFCOUNTER3_LO__PERFCOUNTER_LO__SHIFT 0x0
22118#define TCC_PERFCOUNTER3_LO__PERFCOUNTER_LO_MASK 0xFFFFFFFFL
22119//TCC_PERFCOUNTER3_HI
22120#define TCC_PERFCOUNTER3_HI__PERFCOUNTER_HI__SHIFT 0x0
22121#define TCC_PERFCOUNTER3_HI__PERFCOUNTER_HI_MASK 0xFFFFFFFFL
22122//TCA_PERFCOUNTER0_LO
22123#define TCA_PERFCOUNTER0_LO__PERFCOUNTER_LO__SHIFT 0x0
22124#define TCA_PERFCOUNTER0_LO__PERFCOUNTER_LO_MASK 0xFFFFFFFFL
22125//TCA_PERFCOUNTER0_HI
22126#define TCA_PERFCOUNTER0_HI__PERFCOUNTER_HI__SHIFT 0x0
22127#define TCA_PERFCOUNTER0_HI__PERFCOUNTER_HI_MASK 0xFFFFFFFFL
22128//TCA_PERFCOUNTER1_LO
22129#define TCA_PERFCOUNTER1_LO__PERFCOUNTER_LO__SHIFT 0x0
22130#define TCA_PERFCOUNTER1_LO__PERFCOUNTER_LO_MASK 0xFFFFFFFFL
22131//TCA_PERFCOUNTER1_HI
22132#define TCA_PERFCOUNTER1_HI__PERFCOUNTER_HI__SHIFT 0x0
22133#define TCA_PERFCOUNTER1_HI__PERFCOUNTER_HI_MASK 0xFFFFFFFFL
22134//TCA_PERFCOUNTER2_LO
22135#define TCA_PERFCOUNTER2_LO__PERFCOUNTER_LO__SHIFT 0x0
22136#define TCA_PERFCOUNTER2_LO__PERFCOUNTER_LO_MASK 0xFFFFFFFFL
22137//TCA_PERFCOUNTER2_HI
22138#define TCA_PERFCOUNTER2_HI__PERFCOUNTER_HI__SHIFT 0x0
22139#define TCA_PERFCOUNTER2_HI__PERFCOUNTER_HI_MASK 0xFFFFFFFFL
22140//TCA_PERFCOUNTER3_LO
22141#define TCA_PERFCOUNTER3_LO__PERFCOUNTER_LO__SHIFT 0x0
22142#define TCA_PERFCOUNTER3_LO__PERFCOUNTER_LO_MASK 0xFFFFFFFFL
22143//TCA_PERFCOUNTER3_HI
22144#define TCA_PERFCOUNTER3_HI__PERFCOUNTER_HI__SHIFT 0x0
22145#define TCA_PERFCOUNTER3_HI__PERFCOUNTER_HI_MASK 0xFFFFFFFFL
22146//CB_PERFCOUNTER0_LO
22147#define CB_PERFCOUNTER0_LO__PERFCOUNTER_LO__SHIFT 0x0
22148#define CB_PERFCOUNTER0_LO__PERFCOUNTER_LO_MASK 0xFFFFFFFFL
22149//CB_PERFCOUNTER0_HI
22150#define CB_PERFCOUNTER0_HI__PERFCOUNTER_HI__SHIFT 0x0
22151#define CB_PERFCOUNTER0_HI__PERFCOUNTER_HI_MASK 0xFFFFFFFFL
22152//CB_PERFCOUNTER1_LO
22153#define CB_PERFCOUNTER1_LO__PERFCOUNTER_LO__SHIFT 0x0
22154#define CB_PERFCOUNTER1_LO__PERFCOUNTER_LO_MASK 0xFFFFFFFFL
22155//CB_PERFCOUNTER1_HI
22156#define CB_PERFCOUNTER1_HI__PERFCOUNTER_HI__SHIFT 0x0
22157#define CB_PERFCOUNTER1_HI__PERFCOUNTER_HI_MASK 0xFFFFFFFFL
22158//CB_PERFCOUNTER2_LO
22159#define CB_PERFCOUNTER2_LO__PERFCOUNTER_LO__SHIFT 0x0
22160#define CB_PERFCOUNTER2_LO__PERFCOUNTER_LO_MASK 0xFFFFFFFFL
22161//CB_PERFCOUNTER2_HI
22162#define CB_PERFCOUNTER2_HI__PERFCOUNTER_HI__SHIFT 0x0
22163#define CB_PERFCOUNTER2_HI__PERFCOUNTER_HI_MASK 0xFFFFFFFFL
22164//CB_PERFCOUNTER3_LO
22165#define CB_PERFCOUNTER3_LO__PERFCOUNTER_LO__SHIFT 0x0
22166#define CB_PERFCOUNTER3_LO__PERFCOUNTER_LO_MASK 0xFFFFFFFFL
22167//CB_PERFCOUNTER3_HI
22168#define CB_PERFCOUNTER3_HI__PERFCOUNTER_HI__SHIFT 0x0
22169#define CB_PERFCOUNTER3_HI__PERFCOUNTER_HI_MASK 0xFFFFFFFFL
22170//DB_PERFCOUNTER0_LO
22171#define DB_PERFCOUNTER0_LO__PERFCOUNTER_LO__SHIFT 0x0
22172#define DB_PERFCOUNTER0_LO__PERFCOUNTER_LO_MASK 0xFFFFFFFFL
22173//DB_PERFCOUNTER0_HI
22174#define DB_PERFCOUNTER0_HI__PERFCOUNTER_HI__SHIFT 0x0
22175#define DB_PERFCOUNTER0_HI__PERFCOUNTER_HI_MASK 0xFFFFFFFFL
22176//DB_PERFCOUNTER1_LO
22177#define DB_PERFCOUNTER1_LO__PERFCOUNTER_LO__SHIFT 0x0
22178#define DB_PERFCOUNTER1_LO__PERFCOUNTER_LO_MASK 0xFFFFFFFFL
22179//DB_PERFCOUNTER1_HI
22180#define DB_PERFCOUNTER1_HI__PERFCOUNTER_HI__SHIFT 0x0
22181#define DB_PERFCOUNTER1_HI__PERFCOUNTER_HI_MASK 0xFFFFFFFFL
22182//DB_PERFCOUNTER2_LO
22183#define DB_PERFCOUNTER2_LO__PERFCOUNTER_LO__SHIFT 0x0
22184#define DB_PERFCOUNTER2_LO__PERFCOUNTER_LO_MASK 0xFFFFFFFFL
22185//DB_PERFCOUNTER2_HI
22186#define DB_PERFCOUNTER2_HI__PERFCOUNTER_HI__SHIFT 0x0
22187#define DB_PERFCOUNTER2_HI__PERFCOUNTER_HI_MASK 0xFFFFFFFFL
22188//DB_PERFCOUNTER3_LO
22189#define DB_PERFCOUNTER3_LO__PERFCOUNTER_LO__SHIFT 0x0
22190#define DB_PERFCOUNTER3_LO__PERFCOUNTER_LO_MASK 0xFFFFFFFFL
22191//DB_PERFCOUNTER3_HI
22192#define DB_PERFCOUNTER3_HI__PERFCOUNTER_HI__SHIFT 0x0
22193#define DB_PERFCOUNTER3_HI__PERFCOUNTER_HI_MASK 0xFFFFFFFFL
22194//RLC_PERFCOUNTER0_LO
22195#define RLC_PERFCOUNTER0_LO__PERFCOUNTER_LO__SHIFT 0x0
22196#define RLC_PERFCOUNTER0_LO__PERFCOUNTER_LO_MASK 0xFFFFFFFFL
22197//RLC_PERFCOUNTER0_HI
22198#define RLC_PERFCOUNTER0_HI__PERFCOUNTER_HI__SHIFT 0x0
22199#define RLC_PERFCOUNTER0_HI__PERFCOUNTER_HI_MASK 0xFFFFFFFFL
22200//RLC_PERFCOUNTER1_LO
22201#define RLC_PERFCOUNTER1_LO__PERFCOUNTER_LO__SHIFT 0x0
22202#define RLC_PERFCOUNTER1_LO__PERFCOUNTER_LO_MASK 0xFFFFFFFFL
22203//RLC_PERFCOUNTER1_HI
22204#define RLC_PERFCOUNTER1_HI__PERFCOUNTER_HI__SHIFT 0x0
22205#define RLC_PERFCOUNTER1_HI__PERFCOUNTER_HI_MASK 0xFFFFFFFFL
22206//RMI_PERFCOUNTER0_LO
22207#define RMI_PERFCOUNTER0_LO__PERFCOUNTER_LO__SHIFT 0x0
22208#define RMI_PERFCOUNTER0_LO__PERFCOUNTER_LO_MASK 0xFFFFFFFFL
22209//RMI_PERFCOUNTER0_HI
22210#define RMI_PERFCOUNTER0_HI__PERFCOUNTER_HI__SHIFT 0x0
22211#define RMI_PERFCOUNTER0_HI__PERFCOUNTER_HI_MASK 0xFFFFFFFFL
22212//RMI_PERFCOUNTER1_LO
22213#define RMI_PERFCOUNTER1_LO__PERFCOUNTER_LO__SHIFT 0x0
22214#define RMI_PERFCOUNTER1_LO__PERFCOUNTER_LO_MASK 0xFFFFFFFFL
22215//RMI_PERFCOUNTER1_HI
22216#define RMI_PERFCOUNTER1_HI__PERFCOUNTER_HI__SHIFT 0x0
22217#define RMI_PERFCOUNTER1_HI__PERFCOUNTER_HI_MASK 0xFFFFFFFFL
22218//RMI_PERFCOUNTER2_LO
22219#define RMI_PERFCOUNTER2_LO__PERFCOUNTER_LO__SHIFT 0x0
22220#define RMI_PERFCOUNTER2_LO__PERFCOUNTER_LO_MASK 0xFFFFFFFFL
22221//RMI_PERFCOUNTER2_HI
22222#define RMI_PERFCOUNTER2_HI__PERFCOUNTER_HI__SHIFT 0x0
22223#define RMI_PERFCOUNTER2_HI__PERFCOUNTER_HI_MASK 0xFFFFFFFFL
22224//RMI_PERFCOUNTER3_LO
22225#define RMI_PERFCOUNTER3_LO__PERFCOUNTER_LO__SHIFT 0x0
22226#define RMI_PERFCOUNTER3_LO__PERFCOUNTER_LO_MASK 0xFFFFFFFFL
22227//RMI_PERFCOUNTER3_HI
22228#define RMI_PERFCOUNTER3_HI__PERFCOUNTER_HI__SHIFT 0x0
22229#define RMI_PERFCOUNTER3_HI__PERFCOUNTER_HI_MASK 0xFFFFFFFFL
22230
22231
22232// addressBlock: gc_utcl2_atcl2pfcntrdec
22233//ATC_L2_PERFCOUNTER_LO
22234#define ATC_L2_PERFCOUNTER_LO__COUNTER_LO__SHIFT 0x0
22235#define ATC_L2_PERFCOUNTER_LO__COUNTER_LO_MASK 0xFFFFFFFFL
22236//ATC_L2_PERFCOUNTER_HI
22237#define ATC_L2_PERFCOUNTER_HI__COUNTER_HI__SHIFT 0x0
22238#define ATC_L2_PERFCOUNTER_HI__COMPARE_VALUE__SHIFT 0x10
22239#define ATC_L2_PERFCOUNTER_HI__COUNTER_HI_MASK 0x0000FFFFL
22240#define ATC_L2_PERFCOUNTER_HI__COMPARE_VALUE_MASK 0xFFFF0000L
22241
22242
22243// addressBlock: gc_utcl2_vml2prdec
22244//MC_VM_L2_PERFCOUNTER_LO
22245#define MC_VM_L2_PERFCOUNTER_LO__COUNTER_LO__SHIFT 0x0
22246#define MC_VM_L2_PERFCOUNTER_LO__COUNTER_LO_MASK 0xFFFFFFFFL
22247//MC_VM_L2_PERFCOUNTER_HI
22248#define MC_VM_L2_PERFCOUNTER_HI__COUNTER_HI__SHIFT 0x0
22249#define MC_VM_L2_PERFCOUNTER_HI__COMPARE_VALUE__SHIFT 0x10
22250#define MC_VM_L2_PERFCOUNTER_HI__COUNTER_HI_MASK 0x0000FFFFL
22251#define MC_VM_L2_PERFCOUNTER_HI__COMPARE_VALUE_MASK 0xFFFF0000L
22252
22253
22254// addressBlock: gc_perfsdec
22255//CPG_PERFCOUNTER1_SELECT
22256#define CPG_PERFCOUNTER1_SELECT__CNTR_SEL0__SHIFT 0x0
22257#define CPG_PERFCOUNTER1_SELECT__CNTR_SEL1__SHIFT 0xa
22258#define CPG_PERFCOUNTER1_SELECT__SPM_MODE__SHIFT 0x14
22259#define CPG_PERFCOUNTER1_SELECT__CNTR_MODE1__SHIFT 0x18
22260#define CPG_PERFCOUNTER1_SELECT__CNTR_MODE0__SHIFT 0x1c
22261#define CPG_PERFCOUNTER1_SELECT__CNTR_SEL0_MASK 0x000003FFL
22262#define CPG_PERFCOUNTER1_SELECT__CNTR_SEL1_MASK 0x000FFC00L
22263#define CPG_PERFCOUNTER1_SELECT__SPM_MODE_MASK 0x00F00000L
22264#define CPG_PERFCOUNTER1_SELECT__CNTR_MODE1_MASK 0x0F000000L
22265#define CPG_PERFCOUNTER1_SELECT__CNTR_MODE0_MASK 0xF0000000L
22266//CPG_PERFCOUNTER0_SELECT1
22267#define CPG_PERFCOUNTER0_SELECT1__CNTR_SEL2__SHIFT 0x0
22268#define CPG_PERFCOUNTER0_SELECT1__CNTR_SEL3__SHIFT 0xa
22269#define CPG_PERFCOUNTER0_SELECT1__CNTR_MODE3__SHIFT 0x18
22270#define CPG_PERFCOUNTER0_SELECT1__CNTR_MODE2__SHIFT 0x1c
22271#define CPG_PERFCOUNTER0_SELECT1__CNTR_SEL2_MASK 0x000003FFL
22272#define CPG_PERFCOUNTER0_SELECT1__CNTR_SEL3_MASK 0x000FFC00L
22273#define CPG_PERFCOUNTER0_SELECT1__CNTR_MODE3_MASK 0x0F000000L
22274#define CPG_PERFCOUNTER0_SELECT1__CNTR_MODE2_MASK 0xF0000000L
22275//CPG_PERFCOUNTER0_SELECT
22276#define CPG_PERFCOUNTER0_SELECT__CNTR_SEL0__SHIFT 0x0
22277#define CPG_PERFCOUNTER0_SELECT__CNTR_SEL1__SHIFT 0xa
22278#define CPG_PERFCOUNTER0_SELECT__SPM_MODE__SHIFT 0x14
22279#define CPG_PERFCOUNTER0_SELECT__CNTR_MODE1__SHIFT 0x18
22280#define CPG_PERFCOUNTER0_SELECT__CNTR_MODE0__SHIFT 0x1c
22281#define CPG_PERFCOUNTER0_SELECT__CNTR_SEL0_MASK 0x000003FFL
22282#define CPG_PERFCOUNTER0_SELECT__CNTR_SEL1_MASK 0x000FFC00L
22283#define CPG_PERFCOUNTER0_SELECT__SPM_MODE_MASK 0x00F00000L
22284#define CPG_PERFCOUNTER0_SELECT__CNTR_MODE1_MASK 0x0F000000L
22285#define CPG_PERFCOUNTER0_SELECT__CNTR_MODE0_MASK 0xF0000000L
22286//CPC_PERFCOUNTER1_SELECT
22287#define CPC_PERFCOUNTER1_SELECT__CNTR_SEL0__SHIFT 0x0
22288#define CPC_PERFCOUNTER1_SELECT__CNTR_SEL1__SHIFT 0xa
22289#define CPC_PERFCOUNTER1_SELECT__SPM_MODE__SHIFT 0x14
22290#define CPC_PERFCOUNTER1_SELECT__CNTR_MODE1__SHIFT 0x18
22291#define CPC_PERFCOUNTER1_SELECT__CNTR_MODE0__SHIFT 0x1c
22292#define CPC_PERFCOUNTER1_SELECT__CNTR_SEL0_MASK 0x000003FFL
22293#define CPC_PERFCOUNTER1_SELECT__CNTR_SEL1_MASK 0x000FFC00L
22294#define CPC_PERFCOUNTER1_SELECT__SPM_MODE_MASK 0x00F00000L
22295#define CPC_PERFCOUNTER1_SELECT__CNTR_MODE1_MASK 0x0F000000L
22296#define CPC_PERFCOUNTER1_SELECT__CNTR_MODE0_MASK 0xF0000000L
22297//CPC_PERFCOUNTER0_SELECT1
22298#define CPC_PERFCOUNTER0_SELECT1__CNTR_SEL2__SHIFT 0x0
22299#define CPC_PERFCOUNTER0_SELECT1__CNTR_SEL3__SHIFT 0xa
22300#define CPC_PERFCOUNTER0_SELECT1__CNTR_MODE3__SHIFT 0x18
22301#define CPC_PERFCOUNTER0_SELECT1__CNTR_MODE2__SHIFT 0x1c
22302#define CPC_PERFCOUNTER0_SELECT1__CNTR_SEL2_MASK 0x000003FFL
22303#define CPC_PERFCOUNTER0_SELECT1__CNTR_SEL3_MASK 0x000FFC00L
22304#define CPC_PERFCOUNTER0_SELECT1__CNTR_MODE3_MASK 0x0F000000L
22305#define CPC_PERFCOUNTER0_SELECT1__CNTR_MODE2_MASK 0xF0000000L
22306//CPF_PERFCOUNTER1_SELECT
22307#define CPF_PERFCOUNTER1_SELECT__CNTR_SEL0__SHIFT 0x0
22308#define CPF_PERFCOUNTER1_SELECT__CNTR_SEL1__SHIFT 0xa
22309#define CPF_PERFCOUNTER1_SELECT__SPM_MODE__SHIFT 0x14
22310#define CPF_PERFCOUNTER1_SELECT__CNTR_MODE1__SHIFT 0x18
22311#define CPF_PERFCOUNTER1_SELECT__CNTR_MODE0__SHIFT 0x1c
22312#define CPF_PERFCOUNTER1_SELECT__CNTR_SEL0_MASK 0x000003FFL
22313#define CPF_PERFCOUNTER1_SELECT__CNTR_SEL1_MASK 0x000FFC00L
22314#define CPF_PERFCOUNTER1_SELECT__SPM_MODE_MASK 0x00F00000L
22315#define CPF_PERFCOUNTER1_SELECT__CNTR_MODE1_MASK 0x0F000000L
22316#define CPF_PERFCOUNTER1_SELECT__CNTR_MODE0_MASK 0xF0000000L
22317//CPF_PERFCOUNTER0_SELECT1
22318#define CPF_PERFCOUNTER0_SELECT1__CNTR_SEL2__SHIFT 0x0
22319#define CPF_PERFCOUNTER0_SELECT1__CNTR_SEL3__SHIFT 0xa
22320#define CPF_PERFCOUNTER0_SELECT1__CNTR_MODE3__SHIFT 0x18
22321#define CPF_PERFCOUNTER0_SELECT1__CNTR_MODE2__SHIFT 0x1c
22322#define CPF_PERFCOUNTER0_SELECT1__CNTR_SEL2_MASK 0x000003FFL
22323#define CPF_PERFCOUNTER0_SELECT1__CNTR_SEL3_MASK 0x000FFC00L
22324#define CPF_PERFCOUNTER0_SELECT1__CNTR_MODE3_MASK 0x0F000000L
22325#define CPF_PERFCOUNTER0_SELECT1__CNTR_MODE2_MASK 0xF0000000L
22326//CPF_PERFCOUNTER0_SELECT
22327#define CPF_PERFCOUNTER0_SELECT__CNTR_SEL0__SHIFT 0x0
22328#define CPF_PERFCOUNTER0_SELECT__CNTR_SEL1__SHIFT 0xa
22329#define CPF_PERFCOUNTER0_SELECT__SPM_MODE__SHIFT 0x14
22330#define CPF_PERFCOUNTER0_SELECT__CNTR_MODE1__SHIFT 0x18
22331#define CPF_PERFCOUNTER0_SELECT__CNTR_MODE0__SHIFT 0x1c
22332#define CPF_PERFCOUNTER0_SELECT__CNTR_SEL0_MASK 0x000003FFL
22333#define CPF_PERFCOUNTER0_SELECT__CNTR_SEL1_MASK 0x000FFC00L
22334#define CPF_PERFCOUNTER0_SELECT__SPM_MODE_MASK 0x00F00000L
22335#define CPF_PERFCOUNTER0_SELECT__CNTR_MODE1_MASK 0x0F000000L
22336#define CPF_PERFCOUNTER0_SELECT__CNTR_MODE0_MASK 0xF0000000L
22337//CP_PERFMON_CNTL
22338#define CP_PERFMON_CNTL__PERFMON_STATE__SHIFT 0x0
22339#define CP_PERFMON_CNTL__SPM_PERFMON_STATE__SHIFT 0x4
22340#define CP_PERFMON_CNTL__PERFMON_ENABLE_MODE__SHIFT 0x8
22341#define CP_PERFMON_CNTL__PERFMON_SAMPLE_ENABLE__SHIFT 0xa
22342#define CP_PERFMON_CNTL__PERFMON_STATE_MASK 0x0000000FL
22343#define CP_PERFMON_CNTL__SPM_PERFMON_STATE_MASK 0x000000F0L
22344#define CP_PERFMON_CNTL__PERFMON_ENABLE_MODE_MASK 0x00000300L
22345#define CP_PERFMON_CNTL__PERFMON_SAMPLE_ENABLE_MASK 0x00000400L
22346//CPC_PERFCOUNTER0_SELECT
22347#define CPC_PERFCOUNTER0_SELECT__CNTR_SEL0__SHIFT 0x0
22348#define CPC_PERFCOUNTER0_SELECT__CNTR_SEL1__SHIFT 0xa
22349#define CPC_PERFCOUNTER0_SELECT__SPM_MODE__SHIFT 0x14
22350#define CPC_PERFCOUNTER0_SELECT__CNTR_MODE1__SHIFT 0x18
22351#define CPC_PERFCOUNTER0_SELECT__CNTR_MODE0__SHIFT 0x1c
22352#define CPC_PERFCOUNTER0_SELECT__CNTR_SEL0_MASK 0x000003FFL
22353#define CPC_PERFCOUNTER0_SELECT__CNTR_SEL1_MASK 0x000FFC00L
22354#define CPC_PERFCOUNTER0_SELECT__SPM_MODE_MASK 0x00F00000L
22355#define CPC_PERFCOUNTER0_SELECT__CNTR_MODE1_MASK 0x0F000000L
22356#define CPC_PERFCOUNTER0_SELECT__CNTR_MODE0_MASK 0xF0000000L
22357//CPF_TC_PERF_COUNTER_WINDOW_SELECT
22358#define CPF_TC_PERF_COUNTER_WINDOW_SELECT__INDEX__SHIFT 0x0
22359#define CPF_TC_PERF_COUNTER_WINDOW_SELECT__ALWAYS__SHIFT 0x1e
22360#define CPF_TC_PERF_COUNTER_WINDOW_SELECT__ENABLE__SHIFT 0x1f
22361#define CPF_TC_PERF_COUNTER_WINDOW_SELECT__INDEX_MASK 0x00000007L
22362#define CPF_TC_PERF_COUNTER_WINDOW_SELECT__ALWAYS_MASK 0x40000000L
22363#define CPF_TC_PERF_COUNTER_WINDOW_SELECT__ENABLE_MASK 0x80000000L
22364//CPG_TC_PERF_COUNTER_WINDOW_SELECT
22365#define CPG_TC_PERF_COUNTER_WINDOW_SELECT__INDEX__SHIFT 0x0
22366#define CPG_TC_PERF_COUNTER_WINDOW_SELECT__ALWAYS__SHIFT 0x1e
22367#define CPG_TC_PERF_COUNTER_WINDOW_SELECT__ENABLE__SHIFT 0x1f
22368#define CPG_TC_PERF_COUNTER_WINDOW_SELECT__INDEX_MASK 0x0000001FL
22369#define CPG_TC_PERF_COUNTER_WINDOW_SELECT__ALWAYS_MASK 0x40000000L
22370#define CPG_TC_PERF_COUNTER_WINDOW_SELECT__ENABLE_MASK 0x80000000L
22371//CPF_LATENCY_STATS_SELECT
22372#define CPF_LATENCY_STATS_SELECT__INDEX__SHIFT 0x0
22373#define CPF_LATENCY_STATS_SELECT__CLEAR__SHIFT 0x1e
22374#define CPF_LATENCY_STATS_SELECT__ENABLE__SHIFT 0x1f
22375#define CPF_LATENCY_STATS_SELECT__INDEX_MASK 0x0000000FL
22376#define CPF_LATENCY_STATS_SELECT__CLEAR_MASK 0x40000000L
22377#define CPF_LATENCY_STATS_SELECT__ENABLE_MASK 0x80000000L
22378//CPG_LATENCY_STATS_SELECT
22379#define CPG_LATENCY_STATS_SELECT__INDEX__SHIFT 0x0
22380#define CPG_LATENCY_STATS_SELECT__CLEAR__SHIFT 0x1e
22381#define CPG_LATENCY_STATS_SELECT__ENABLE__SHIFT 0x1f
22382#define CPG_LATENCY_STATS_SELECT__INDEX_MASK 0x0000001FL
22383#define CPG_LATENCY_STATS_SELECT__CLEAR_MASK 0x40000000L
22384#define CPG_LATENCY_STATS_SELECT__ENABLE_MASK 0x80000000L
22385//CPC_LATENCY_STATS_SELECT
22386#define CPC_LATENCY_STATS_SELECT__INDEX__SHIFT 0x0
22387#define CPC_LATENCY_STATS_SELECT__CLEAR__SHIFT 0x1e
22388#define CPC_LATENCY_STATS_SELECT__ENABLE__SHIFT 0x1f
22389#define CPC_LATENCY_STATS_SELECT__INDEX_MASK 0x00000007L
22390#define CPC_LATENCY_STATS_SELECT__CLEAR_MASK 0x40000000L
22391#define CPC_LATENCY_STATS_SELECT__ENABLE_MASK 0x80000000L
22392//CP_DRAW_OBJECT
22393#define CP_DRAW_OBJECT__OBJECT__SHIFT 0x0
22394#define CP_DRAW_OBJECT__OBJECT_MASK 0xFFFFFFFFL
22395//CP_DRAW_OBJECT_COUNTER
22396#define CP_DRAW_OBJECT_COUNTER__COUNT__SHIFT 0x0
22397#define CP_DRAW_OBJECT_COUNTER__COUNT_MASK 0x0000FFFFL
22398//CP_DRAW_WINDOW_MASK_HI
22399#define CP_DRAW_WINDOW_MASK_HI__WINDOW_MASK_HI__SHIFT 0x0
22400#define CP_DRAW_WINDOW_MASK_HI__WINDOW_MASK_HI_MASK 0xFFFFFFFFL
22401//CP_DRAW_WINDOW_HI
22402#define CP_DRAW_WINDOW_HI__WINDOW_HI__SHIFT 0x0
22403#define CP_DRAW_WINDOW_HI__WINDOW_HI_MASK 0xFFFFFFFFL
22404//CP_DRAW_WINDOW_LO
22405#define CP_DRAW_WINDOW_LO__MIN__SHIFT 0x0
22406#define CP_DRAW_WINDOW_LO__MAX__SHIFT 0x10
22407#define CP_DRAW_WINDOW_LO__MIN_MASK 0x0000FFFFL
22408#define CP_DRAW_WINDOW_LO__MAX_MASK 0xFFFF0000L
22409//CP_DRAW_WINDOW_CNTL
22410#define CP_DRAW_WINDOW_CNTL__DISABLE_DRAW_WINDOW_LO_MAX__SHIFT 0x0
22411#define CP_DRAW_WINDOW_CNTL__DISABLE_DRAW_WINDOW_LO_MIN__SHIFT 0x1
22412#define CP_DRAW_WINDOW_CNTL__DISABLE_DRAW_WINDOW_HI__SHIFT 0x2
22413#define CP_DRAW_WINDOW_CNTL__MODE__SHIFT 0x8
22414#define CP_DRAW_WINDOW_CNTL__DISABLE_DRAW_WINDOW_LO_MAX_MASK 0x00000001L
22415#define CP_DRAW_WINDOW_CNTL__DISABLE_DRAW_WINDOW_LO_MIN_MASK 0x00000002L
22416#define CP_DRAW_WINDOW_CNTL__DISABLE_DRAW_WINDOW_HI_MASK 0x00000004L
22417#define CP_DRAW_WINDOW_CNTL__MODE_MASK 0x00000100L
22418//GRBM_PERFCOUNTER0_SELECT
22419#define GRBM_PERFCOUNTER0_SELECT__PERF_SEL__SHIFT 0x0
22420#define GRBM_PERFCOUNTER0_SELECT__DB_CLEAN_USER_DEFINED_MASK__SHIFT 0xa
22421#define GRBM_PERFCOUNTER0_SELECT__CB_CLEAN_USER_DEFINED_MASK__SHIFT 0xb
22422#define GRBM_PERFCOUNTER0_SELECT__VGT_BUSY_USER_DEFINED_MASK__SHIFT 0xc
22423#define GRBM_PERFCOUNTER0_SELECT__TA_BUSY_USER_DEFINED_MASK__SHIFT 0xd
22424#define GRBM_PERFCOUNTER0_SELECT__SX_BUSY_USER_DEFINED_MASK__SHIFT 0xe
22425#define GRBM_PERFCOUNTER0_SELECT__SPI_BUSY_USER_DEFINED_MASK__SHIFT 0x10
22426#define GRBM_PERFCOUNTER0_SELECT__SC_BUSY_USER_DEFINED_MASK__SHIFT 0x11
22427#define GRBM_PERFCOUNTER0_SELECT__PA_BUSY_USER_DEFINED_MASK__SHIFT 0x12
22428#define GRBM_PERFCOUNTER0_SELECT__GRBM_BUSY_USER_DEFINED_MASK__SHIFT 0x13
22429#define GRBM_PERFCOUNTER0_SELECT__DB_BUSY_USER_DEFINED_MASK__SHIFT 0x14
22430#define GRBM_PERFCOUNTER0_SELECT__CB_BUSY_USER_DEFINED_MASK__SHIFT 0x15
22431#define GRBM_PERFCOUNTER0_SELECT__CP_BUSY_USER_DEFINED_MASK__SHIFT 0x16
22432#define GRBM_PERFCOUNTER0_SELECT__IA_BUSY_USER_DEFINED_MASK__SHIFT 0x17
22433#define GRBM_PERFCOUNTER0_SELECT__GDS_BUSY_USER_DEFINED_MASK__SHIFT 0x18
22434#define GRBM_PERFCOUNTER0_SELECT__BCI_BUSY_USER_DEFINED_MASK__SHIFT 0x19
22435#define GRBM_PERFCOUNTER0_SELECT__RLC_BUSY_USER_DEFINED_MASK__SHIFT 0x1a
22436#define GRBM_PERFCOUNTER0_SELECT__TC_BUSY_USER_DEFINED_MASK__SHIFT 0x1b
22437#define GRBM_PERFCOUNTER0_SELECT__WD_BUSY_USER_DEFINED_MASK__SHIFT 0x1c
22438#define GRBM_PERFCOUNTER0_SELECT__UTCL2_BUSY_USER_DEFINED_MASK__SHIFT 0x1d
22439#define GRBM_PERFCOUNTER0_SELECT__EA_BUSY_USER_DEFINED_MASK__SHIFT 0x1e
22440#define GRBM_PERFCOUNTER0_SELECT__RMI_BUSY_USER_DEFINED_MASK__SHIFT 0x1f
22441#define GRBM_PERFCOUNTER0_SELECT__PERF_SEL_MASK 0x0000003FL
22442#define GRBM_PERFCOUNTER0_SELECT__DB_CLEAN_USER_DEFINED_MASK_MASK 0x00000400L
22443#define GRBM_PERFCOUNTER0_SELECT__CB_CLEAN_USER_DEFINED_MASK_MASK 0x00000800L
22444#define GRBM_PERFCOUNTER0_SELECT__VGT_BUSY_USER_DEFINED_MASK_MASK 0x00001000L
22445#define GRBM_PERFCOUNTER0_SELECT__TA_BUSY_USER_DEFINED_MASK_MASK 0x00002000L
22446#define GRBM_PERFCOUNTER0_SELECT__SX_BUSY_USER_DEFINED_MASK_MASK 0x00004000L
22447#define GRBM_PERFCOUNTER0_SELECT__SPI_BUSY_USER_DEFINED_MASK_MASK 0x00010000L
22448#define GRBM_PERFCOUNTER0_SELECT__SC_BUSY_USER_DEFINED_MASK_MASK 0x00020000L
22449#define GRBM_PERFCOUNTER0_SELECT__PA_BUSY_USER_DEFINED_MASK_MASK 0x00040000L
22450#define GRBM_PERFCOUNTER0_SELECT__GRBM_BUSY_USER_DEFINED_MASK_MASK 0x00080000L
22451#define GRBM_PERFCOUNTER0_SELECT__DB_BUSY_USER_DEFINED_MASK_MASK 0x00100000L
22452#define GRBM_PERFCOUNTER0_SELECT__CB_BUSY_USER_DEFINED_MASK_MASK 0x00200000L
22453#define GRBM_PERFCOUNTER0_SELECT__CP_BUSY_USER_DEFINED_MASK_MASK 0x00400000L
22454#define GRBM_PERFCOUNTER0_SELECT__IA_BUSY_USER_DEFINED_MASK_MASK 0x00800000L
22455#define GRBM_PERFCOUNTER0_SELECT__GDS_BUSY_USER_DEFINED_MASK_MASK 0x01000000L
22456#define GRBM_PERFCOUNTER0_SELECT__BCI_BUSY_USER_DEFINED_MASK_MASK 0x02000000L
22457#define GRBM_PERFCOUNTER0_SELECT__RLC_BUSY_USER_DEFINED_MASK_MASK 0x04000000L
22458#define GRBM_PERFCOUNTER0_SELECT__TC_BUSY_USER_DEFINED_MASK_MASK 0x08000000L
22459#define GRBM_PERFCOUNTER0_SELECT__WD_BUSY_USER_DEFINED_MASK_MASK 0x10000000L
22460#define GRBM_PERFCOUNTER0_SELECT__UTCL2_BUSY_USER_DEFINED_MASK_MASK 0x20000000L
22461#define GRBM_PERFCOUNTER0_SELECT__EA_BUSY_USER_DEFINED_MASK_MASK 0x40000000L
22462#define GRBM_PERFCOUNTER0_SELECT__RMI_BUSY_USER_DEFINED_MASK_MASK 0x80000000L
22463//GRBM_PERFCOUNTER1_SELECT
22464#define GRBM_PERFCOUNTER1_SELECT__PERF_SEL__SHIFT 0x0
22465#define GRBM_PERFCOUNTER1_SELECT__DB_CLEAN_USER_DEFINED_MASK__SHIFT 0xa
22466#define GRBM_PERFCOUNTER1_SELECT__CB_CLEAN_USER_DEFINED_MASK__SHIFT 0xb
22467#define GRBM_PERFCOUNTER1_SELECT__VGT_BUSY_USER_DEFINED_MASK__SHIFT 0xc
22468#define GRBM_PERFCOUNTER1_SELECT__TA_BUSY_USER_DEFINED_MASK__SHIFT 0xd
22469#define GRBM_PERFCOUNTER1_SELECT__SX_BUSY_USER_DEFINED_MASK__SHIFT 0xe
22470#define GRBM_PERFCOUNTER1_SELECT__SPI_BUSY_USER_DEFINED_MASK__SHIFT 0x10
22471#define GRBM_PERFCOUNTER1_SELECT__SC_BUSY_USER_DEFINED_MASK__SHIFT 0x11
22472#define GRBM_PERFCOUNTER1_SELECT__PA_BUSY_USER_DEFINED_MASK__SHIFT 0x12
22473#define GRBM_PERFCOUNTER1_SELECT__GRBM_BUSY_USER_DEFINED_MASK__SHIFT 0x13
22474#define GRBM_PERFCOUNTER1_SELECT__DB_BUSY_USER_DEFINED_MASK__SHIFT 0x14
22475#define GRBM_PERFCOUNTER1_SELECT__CB_BUSY_USER_DEFINED_MASK__SHIFT 0x15
22476#define GRBM_PERFCOUNTER1_SELECT__CP_BUSY_USER_DEFINED_MASK__SHIFT 0x16
22477#define GRBM_PERFCOUNTER1_SELECT__IA_BUSY_USER_DEFINED_MASK__SHIFT 0x17
22478#define GRBM_PERFCOUNTER1_SELECT__GDS_BUSY_USER_DEFINED_MASK__SHIFT 0x18
22479#define GRBM_PERFCOUNTER1_SELECT__BCI_BUSY_USER_DEFINED_MASK__SHIFT 0x19
22480#define GRBM_PERFCOUNTER1_SELECT__RLC_BUSY_USER_DEFINED_MASK__SHIFT 0x1a
22481#define GRBM_PERFCOUNTER1_SELECT__TC_BUSY_USER_DEFINED_MASK__SHIFT 0x1b
22482#define GRBM_PERFCOUNTER1_SELECT__WD_BUSY_USER_DEFINED_MASK__SHIFT 0x1c
22483#define GRBM_PERFCOUNTER1_SELECT__UTCL2_BUSY_USER_DEFINED_MASK__SHIFT 0x1d
22484#define GRBM_PERFCOUNTER1_SELECT__EA_BUSY_USER_DEFINED_MASK__SHIFT 0x1e
22485#define GRBM_PERFCOUNTER1_SELECT__RMI_BUSY_USER_DEFINED_MASK__SHIFT 0x1f
22486#define GRBM_PERFCOUNTER1_SELECT__PERF_SEL_MASK 0x0000003FL
22487#define GRBM_PERFCOUNTER1_SELECT__DB_CLEAN_USER_DEFINED_MASK_MASK 0x00000400L
22488#define GRBM_PERFCOUNTER1_SELECT__CB_CLEAN_USER_DEFINED_MASK_MASK 0x00000800L
22489#define GRBM_PERFCOUNTER1_SELECT__VGT_BUSY_USER_DEFINED_MASK_MASK 0x00001000L
22490#define GRBM_PERFCOUNTER1_SELECT__TA_BUSY_USER_DEFINED_MASK_MASK 0x00002000L
22491#define GRBM_PERFCOUNTER1_SELECT__SX_BUSY_USER_DEFINED_MASK_MASK 0x00004000L
22492#define GRBM_PERFCOUNTER1_SELECT__SPI_BUSY_USER_DEFINED_MASK_MASK 0x00010000L
22493#define GRBM_PERFCOUNTER1_SELECT__SC_BUSY_USER_DEFINED_MASK_MASK 0x00020000L
22494#define GRBM_PERFCOUNTER1_SELECT__PA_BUSY_USER_DEFINED_MASK_MASK 0x00040000L
22495#define GRBM_PERFCOUNTER1_SELECT__GRBM_BUSY_USER_DEFINED_MASK_MASK 0x00080000L
22496#define GRBM_PERFCOUNTER1_SELECT__DB_BUSY_USER_DEFINED_MASK_MASK 0x00100000L
22497#define GRBM_PERFCOUNTER1_SELECT__CB_BUSY_USER_DEFINED_MASK_MASK 0x00200000L
22498#define GRBM_PERFCOUNTER1_SELECT__CP_BUSY_USER_DEFINED_MASK_MASK 0x00400000L
22499#define GRBM_PERFCOUNTER1_SELECT__IA_BUSY_USER_DEFINED_MASK_MASK 0x00800000L
22500#define GRBM_PERFCOUNTER1_SELECT__GDS_BUSY_USER_DEFINED_MASK_MASK 0x01000000L
22501#define GRBM_PERFCOUNTER1_SELECT__BCI_BUSY_USER_DEFINED_MASK_MASK 0x02000000L
22502#define GRBM_PERFCOUNTER1_SELECT__RLC_BUSY_USER_DEFINED_MASK_MASK 0x04000000L
22503#define GRBM_PERFCOUNTER1_SELECT__TC_BUSY_USER_DEFINED_MASK_MASK 0x08000000L
22504#define GRBM_PERFCOUNTER1_SELECT__WD_BUSY_USER_DEFINED_MASK_MASK 0x10000000L
22505#define GRBM_PERFCOUNTER1_SELECT__UTCL2_BUSY_USER_DEFINED_MASK_MASK 0x20000000L
22506#define GRBM_PERFCOUNTER1_SELECT__EA_BUSY_USER_DEFINED_MASK_MASK 0x40000000L
22507#define GRBM_PERFCOUNTER1_SELECT__RMI_BUSY_USER_DEFINED_MASK_MASK 0x80000000L
22508//GRBM_SE0_PERFCOUNTER_SELECT
22509#define GRBM_SE0_PERFCOUNTER_SELECT__PERF_SEL__SHIFT 0x0
22510#define GRBM_SE0_PERFCOUNTER_SELECT__DB_CLEAN_USER_DEFINED_MASK__SHIFT 0xa
22511#define GRBM_SE0_PERFCOUNTER_SELECT__CB_CLEAN_USER_DEFINED_MASK__SHIFT 0xb
22512#define GRBM_SE0_PERFCOUNTER_SELECT__TA_BUSY_USER_DEFINED_MASK__SHIFT 0xc
22513#define GRBM_SE0_PERFCOUNTER_SELECT__SX_BUSY_USER_DEFINED_MASK__SHIFT 0xd
22514#define GRBM_SE0_PERFCOUNTER_SELECT__SPI_BUSY_USER_DEFINED_MASK__SHIFT 0xf
22515#define GRBM_SE0_PERFCOUNTER_SELECT__SC_BUSY_USER_DEFINED_MASK__SHIFT 0x10
22516#define GRBM_SE0_PERFCOUNTER_SELECT__DB_BUSY_USER_DEFINED_MASK__SHIFT 0x11
22517#define GRBM_SE0_PERFCOUNTER_SELECT__CB_BUSY_USER_DEFINED_MASK__SHIFT 0x12
22518#define GRBM_SE0_PERFCOUNTER_SELECT__VGT_BUSY_USER_DEFINED_MASK__SHIFT 0x13
22519#define GRBM_SE0_PERFCOUNTER_SELECT__PA_BUSY_USER_DEFINED_MASK__SHIFT 0x14
22520#define GRBM_SE0_PERFCOUNTER_SELECT__BCI_BUSY_USER_DEFINED_MASK__SHIFT 0x15
22521#define GRBM_SE0_PERFCOUNTER_SELECT__RMI_BUSY_USER_DEFINED_MASK__SHIFT 0x16
22522#define GRBM_SE0_PERFCOUNTER_SELECT__PERF_SEL_MASK 0x0000003FL
22523#define GRBM_SE0_PERFCOUNTER_SELECT__DB_CLEAN_USER_DEFINED_MASK_MASK 0x00000400L
22524#define GRBM_SE0_PERFCOUNTER_SELECT__CB_CLEAN_USER_DEFINED_MASK_MASK 0x00000800L
22525#define GRBM_SE0_PERFCOUNTER_SELECT__TA_BUSY_USER_DEFINED_MASK_MASK 0x00001000L
22526#define GRBM_SE0_PERFCOUNTER_SELECT__SX_BUSY_USER_DEFINED_MASK_MASK 0x00002000L
22527#define GRBM_SE0_PERFCOUNTER_SELECT__SPI_BUSY_USER_DEFINED_MASK_MASK 0x00008000L
22528#define GRBM_SE0_PERFCOUNTER_SELECT__SC_BUSY_USER_DEFINED_MASK_MASK 0x00010000L
22529#define GRBM_SE0_PERFCOUNTER_SELECT__DB_BUSY_USER_DEFINED_MASK_MASK 0x00020000L
22530#define GRBM_SE0_PERFCOUNTER_SELECT__CB_BUSY_USER_DEFINED_MASK_MASK 0x00040000L
22531#define GRBM_SE0_PERFCOUNTER_SELECT__VGT_BUSY_USER_DEFINED_MASK_MASK 0x00080000L
22532#define GRBM_SE0_PERFCOUNTER_SELECT__PA_BUSY_USER_DEFINED_MASK_MASK 0x00100000L
22533#define GRBM_SE0_PERFCOUNTER_SELECT__BCI_BUSY_USER_DEFINED_MASK_MASK 0x00200000L
22534#define GRBM_SE0_PERFCOUNTER_SELECT__RMI_BUSY_USER_DEFINED_MASK_MASK 0x00400000L
22535//GRBM_SE1_PERFCOUNTER_SELECT
22536#define GRBM_SE1_PERFCOUNTER_SELECT__PERF_SEL__SHIFT 0x0
22537#define GRBM_SE1_PERFCOUNTER_SELECT__DB_CLEAN_USER_DEFINED_MASK__SHIFT 0xa
22538#define GRBM_SE1_PERFCOUNTER_SELECT__CB_CLEAN_USER_DEFINED_MASK__SHIFT 0xb
22539#define GRBM_SE1_PERFCOUNTER_SELECT__TA_BUSY_USER_DEFINED_MASK__SHIFT 0xc
22540#define GRBM_SE1_PERFCOUNTER_SELECT__SX_BUSY_USER_DEFINED_MASK__SHIFT 0xd
22541#define GRBM_SE1_PERFCOUNTER_SELECT__SPI_BUSY_USER_DEFINED_MASK__SHIFT 0xf
22542#define GRBM_SE1_PERFCOUNTER_SELECT__SC_BUSY_USER_DEFINED_MASK__SHIFT 0x10
22543#define GRBM_SE1_PERFCOUNTER_SELECT__DB_BUSY_USER_DEFINED_MASK__SHIFT 0x11
22544#define GRBM_SE1_PERFCOUNTER_SELECT__CB_BUSY_USER_DEFINED_MASK__SHIFT 0x12
22545#define GRBM_SE1_PERFCOUNTER_SELECT__VGT_BUSY_USER_DEFINED_MASK__SHIFT 0x13
22546#define GRBM_SE1_PERFCOUNTER_SELECT__PA_BUSY_USER_DEFINED_MASK__SHIFT 0x14
22547#define GRBM_SE1_PERFCOUNTER_SELECT__BCI_BUSY_USER_DEFINED_MASK__SHIFT 0x15
22548#define GRBM_SE1_PERFCOUNTER_SELECT__RMI_BUSY_USER_DEFINED_MASK__SHIFT 0x16
22549#define GRBM_SE1_PERFCOUNTER_SELECT__PERF_SEL_MASK 0x0000003FL
22550#define GRBM_SE1_PERFCOUNTER_SELECT__DB_CLEAN_USER_DEFINED_MASK_MASK 0x00000400L
22551#define GRBM_SE1_PERFCOUNTER_SELECT__CB_CLEAN_USER_DEFINED_MASK_MASK 0x00000800L
22552#define GRBM_SE1_PERFCOUNTER_SELECT__TA_BUSY_USER_DEFINED_MASK_MASK 0x00001000L
22553#define GRBM_SE1_PERFCOUNTER_SELECT__SX_BUSY_USER_DEFINED_MASK_MASK 0x00002000L
22554#define GRBM_SE1_PERFCOUNTER_SELECT__SPI_BUSY_USER_DEFINED_MASK_MASK 0x00008000L
22555#define GRBM_SE1_PERFCOUNTER_SELECT__SC_BUSY_USER_DEFINED_MASK_MASK 0x00010000L
22556#define GRBM_SE1_PERFCOUNTER_SELECT__DB_BUSY_USER_DEFINED_MASK_MASK 0x00020000L
22557#define GRBM_SE1_PERFCOUNTER_SELECT__CB_BUSY_USER_DEFINED_MASK_MASK 0x00040000L
22558#define GRBM_SE1_PERFCOUNTER_SELECT__VGT_BUSY_USER_DEFINED_MASK_MASK 0x00080000L
22559#define GRBM_SE1_PERFCOUNTER_SELECT__PA_BUSY_USER_DEFINED_MASK_MASK 0x00100000L
22560#define GRBM_SE1_PERFCOUNTER_SELECT__BCI_BUSY_USER_DEFINED_MASK_MASK 0x00200000L
22561#define GRBM_SE1_PERFCOUNTER_SELECT__RMI_BUSY_USER_DEFINED_MASK_MASK 0x00400000L
22562//GRBM_SE2_PERFCOUNTER_SELECT
22563#define GRBM_SE2_PERFCOUNTER_SELECT__PERF_SEL__SHIFT 0x0
22564#define GRBM_SE2_PERFCOUNTER_SELECT__DB_CLEAN_USER_DEFINED_MASK__SHIFT 0xa
22565#define GRBM_SE2_PERFCOUNTER_SELECT__CB_CLEAN_USER_DEFINED_MASK__SHIFT 0xb
22566#define GRBM_SE2_PERFCOUNTER_SELECT__TA_BUSY_USER_DEFINED_MASK__SHIFT 0xc
22567#define GRBM_SE2_PERFCOUNTER_SELECT__SX_BUSY_USER_DEFINED_MASK__SHIFT 0xd
22568#define GRBM_SE2_PERFCOUNTER_SELECT__SPI_BUSY_USER_DEFINED_MASK__SHIFT 0xf
22569#define GRBM_SE2_PERFCOUNTER_SELECT__SC_BUSY_USER_DEFINED_MASK__SHIFT 0x10
22570#define GRBM_SE2_PERFCOUNTER_SELECT__DB_BUSY_USER_DEFINED_MASK__SHIFT 0x11
22571#define GRBM_SE2_PERFCOUNTER_SELECT__CB_BUSY_USER_DEFINED_MASK__SHIFT 0x12
22572#define GRBM_SE2_PERFCOUNTER_SELECT__VGT_BUSY_USER_DEFINED_MASK__SHIFT 0x13
22573#define GRBM_SE2_PERFCOUNTER_SELECT__PA_BUSY_USER_DEFINED_MASK__SHIFT 0x14
22574#define GRBM_SE2_PERFCOUNTER_SELECT__BCI_BUSY_USER_DEFINED_MASK__SHIFT 0x15
22575#define GRBM_SE2_PERFCOUNTER_SELECT__RMI_BUSY_USER_DEFINED_MASK__SHIFT 0x16
22576#define GRBM_SE2_PERFCOUNTER_SELECT__PERF_SEL_MASK 0x0000003FL
22577#define GRBM_SE2_PERFCOUNTER_SELECT__DB_CLEAN_USER_DEFINED_MASK_MASK 0x00000400L
22578#define GRBM_SE2_PERFCOUNTER_SELECT__CB_CLEAN_USER_DEFINED_MASK_MASK 0x00000800L
22579#define GRBM_SE2_PERFCOUNTER_SELECT__TA_BUSY_USER_DEFINED_MASK_MASK 0x00001000L
22580#define GRBM_SE2_PERFCOUNTER_SELECT__SX_BUSY_USER_DEFINED_MASK_MASK 0x00002000L
22581#define GRBM_SE2_PERFCOUNTER_SELECT__SPI_BUSY_USER_DEFINED_MASK_MASK 0x00008000L
22582#define GRBM_SE2_PERFCOUNTER_SELECT__SC_BUSY_USER_DEFINED_MASK_MASK 0x00010000L
22583#define GRBM_SE2_PERFCOUNTER_SELECT__DB_BUSY_USER_DEFINED_MASK_MASK 0x00020000L
22584#define GRBM_SE2_PERFCOUNTER_SELECT__CB_BUSY_USER_DEFINED_MASK_MASK 0x00040000L
22585#define GRBM_SE2_PERFCOUNTER_SELECT__VGT_BUSY_USER_DEFINED_MASK_MASK 0x00080000L
22586#define GRBM_SE2_PERFCOUNTER_SELECT__PA_BUSY_USER_DEFINED_MASK_MASK 0x00100000L
22587#define GRBM_SE2_PERFCOUNTER_SELECT__BCI_BUSY_USER_DEFINED_MASK_MASK 0x00200000L
22588#define GRBM_SE2_PERFCOUNTER_SELECT__RMI_BUSY_USER_DEFINED_MASK_MASK 0x00400000L
22589//GRBM_SE3_PERFCOUNTER_SELECT
22590#define GRBM_SE3_PERFCOUNTER_SELECT__PERF_SEL__SHIFT 0x0
22591#define GRBM_SE3_PERFCOUNTER_SELECT__DB_CLEAN_USER_DEFINED_MASK__SHIFT 0xa
22592#define GRBM_SE3_PERFCOUNTER_SELECT__CB_CLEAN_USER_DEFINED_MASK__SHIFT 0xb
22593#define GRBM_SE3_PERFCOUNTER_SELECT__TA_BUSY_USER_DEFINED_MASK__SHIFT 0xc
22594#define GRBM_SE3_PERFCOUNTER_SELECT__SX_BUSY_USER_DEFINED_MASK__SHIFT 0xd
22595#define GRBM_SE3_PERFCOUNTER_SELECT__SPI_BUSY_USER_DEFINED_MASK__SHIFT 0xf
22596#define GRBM_SE3_PERFCOUNTER_SELECT__SC_BUSY_USER_DEFINED_MASK__SHIFT 0x10
22597#define GRBM_SE3_PERFCOUNTER_SELECT__DB_BUSY_USER_DEFINED_MASK__SHIFT 0x11
22598#define GRBM_SE3_PERFCOUNTER_SELECT__CB_BUSY_USER_DEFINED_MASK__SHIFT 0x12
22599#define GRBM_SE3_PERFCOUNTER_SELECT__VGT_BUSY_USER_DEFINED_MASK__SHIFT 0x13
22600#define GRBM_SE3_PERFCOUNTER_SELECT__PA_BUSY_USER_DEFINED_MASK__SHIFT 0x14
22601#define GRBM_SE3_PERFCOUNTER_SELECT__BCI_BUSY_USER_DEFINED_MASK__SHIFT 0x15
22602#define GRBM_SE3_PERFCOUNTER_SELECT__RMI_BUSY_USER_DEFINED_MASK__SHIFT 0x16
22603#define GRBM_SE3_PERFCOUNTER_SELECT__PERF_SEL_MASK 0x0000003FL
22604#define GRBM_SE3_PERFCOUNTER_SELECT__DB_CLEAN_USER_DEFINED_MASK_MASK 0x00000400L
22605#define GRBM_SE3_PERFCOUNTER_SELECT__CB_CLEAN_USER_DEFINED_MASK_MASK 0x00000800L
22606#define GRBM_SE3_PERFCOUNTER_SELECT__TA_BUSY_USER_DEFINED_MASK_MASK 0x00001000L
22607#define GRBM_SE3_PERFCOUNTER_SELECT__SX_BUSY_USER_DEFINED_MASK_MASK 0x00002000L
22608#define GRBM_SE3_PERFCOUNTER_SELECT__SPI_BUSY_USER_DEFINED_MASK_MASK 0x00008000L
22609#define GRBM_SE3_PERFCOUNTER_SELECT__SC_BUSY_USER_DEFINED_MASK_MASK 0x00010000L
22610#define GRBM_SE3_PERFCOUNTER_SELECT__DB_BUSY_USER_DEFINED_MASK_MASK 0x00020000L
22611#define GRBM_SE3_PERFCOUNTER_SELECT__CB_BUSY_USER_DEFINED_MASK_MASK 0x00040000L
22612#define GRBM_SE3_PERFCOUNTER_SELECT__VGT_BUSY_USER_DEFINED_MASK_MASK 0x00080000L
22613#define GRBM_SE3_PERFCOUNTER_SELECT__PA_BUSY_USER_DEFINED_MASK_MASK 0x00100000L
22614#define GRBM_SE3_PERFCOUNTER_SELECT__BCI_BUSY_USER_DEFINED_MASK_MASK 0x00200000L
22615#define GRBM_SE3_PERFCOUNTER_SELECT__RMI_BUSY_USER_DEFINED_MASK_MASK 0x00400000L
22616//WD_PERFCOUNTER0_SELECT
22617#define WD_PERFCOUNTER0_SELECT__PERF_SEL__SHIFT 0x0
22618#define WD_PERFCOUNTER0_SELECT__PERF_MODE__SHIFT 0x1c
22619#define WD_PERFCOUNTER0_SELECT__PERF_SEL_MASK 0x000000FFL
22620#define WD_PERFCOUNTER0_SELECT__PERF_MODE_MASK 0xF0000000L
22621//WD_PERFCOUNTER1_SELECT
22622#define WD_PERFCOUNTER1_SELECT__PERF_SEL__SHIFT 0x0
22623#define WD_PERFCOUNTER1_SELECT__PERF_MODE__SHIFT 0x1c
22624#define WD_PERFCOUNTER1_SELECT__PERF_SEL_MASK 0x000000FFL
22625#define WD_PERFCOUNTER1_SELECT__PERF_MODE_MASK 0xF0000000L
22626//WD_PERFCOUNTER2_SELECT
22627#define WD_PERFCOUNTER2_SELECT__PERF_SEL__SHIFT 0x0
22628#define WD_PERFCOUNTER2_SELECT__PERF_MODE__SHIFT 0x1c
22629#define WD_PERFCOUNTER2_SELECT__PERF_SEL_MASK 0x000000FFL
22630#define WD_PERFCOUNTER2_SELECT__PERF_MODE_MASK 0xF0000000L
22631//WD_PERFCOUNTER3_SELECT
22632#define WD_PERFCOUNTER3_SELECT__PERF_SEL__SHIFT 0x0
22633#define WD_PERFCOUNTER3_SELECT__PERF_MODE__SHIFT 0x1c
22634#define WD_PERFCOUNTER3_SELECT__PERF_SEL_MASK 0x000000FFL
22635#define WD_PERFCOUNTER3_SELECT__PERF_MODE_MASK 0xF0000000L
22636//IA_PERFCOUNTER0_SELECT
22637#define IA_PERFCOUNTER0_SELECT__PERF_SEL__SHIFT 0x0
22638#define IA_PERFCOUNTER0_SELECT__PERF_SEL1__SHIFT 0xa
22639#define IA_PERFCOUNTER0_SELECT__CNTR_MODE__SHIFT 0x14
22640#define IA_PERFCOUNTER0_SELECT__PERF_MODE1__SHIFT 0x18
22641#define IA_PERFCOUNTER0_SELECT__PERF_MODE__SHIFT 0x1c
22642#define IA_PERFCOUNTER0_SELECT__PERF_SEL_MASK 0x000003FFL
22643#define IA_PERFCOUNTER0_SELECT__PERF_SEL1_MASK 0x000FFC00L
22644#define IA_PERFCOUNTER0_SELECT__CNTR_MODE_MASK 0x00F00000L
22645#define IA_PERFCOUNTER0_SELECT__PERF_MODE1_MASK 0x0F000000L
22646#define IA_PERFCOUNTER0_SELECT__PERF_MODE_MASK 0xF0000000L
22647//IA_PERFCOUNTER1_SELECT
22648#define IA_PERFCOUNTER1_SELECT__PERF_SEL__SHIFT 0x0
22649#define IA_PERFCOUNTER1_SELECT__PERF_MODE__SHIFT 0x1c
22650#define IA_PERFCOUNTER1_SELECT__PERF_SEL_MASK 0x000000FFL
22651#define IA_PERFCOUNTER1_SELECT__PERF_MODE_MASK 0xF0000000L
22652//IA_PERFCOUNTER2_SELECT
22653#define IA_PERFCOUNTER2_SELECT__PERF_SEL__SHIFT 0x0
22654#define IA_PERFCOUNTER2_SELECT__PERF_MODE__SHIFT 0x1c
22655#define IA_PERFCOUNTER2_SELECT__PERF_SEL_MASK 0x000000FFL
22656#define IA_PERFCOUNTER2_SELECT__PERF_MODE_MASK 0xF0000000L
22657//IA_PERFCOUNTER3_SELECT
22658#define IA_PERFCOUNTER3_SELECT__PERF_SEL__SHIFT 0x0
22659#define IA_PERFCOUNTER3_SELECT__PERF_MODE__SHIFT 0x1c
22660#define IA_PERFCOUNTER3_SELECT__PERF_SEL_MASK 0x000000FFL
22661#define IA_PERFCOUNTER3_SELECT__PERF_MODE_MASK 0xF0000000L
22662//IA_PERFCOUNTER0_SELECT1
22663#define IA_PERFCOUNTER0_SELECT1__PERF_SEL2__SHIFT 0x0
22664#define IA_PERFCOUNTER0_SELECT1__PERF_SEL3__SHIFT 0xa
22665#define IA_PERFCOUNTER0_SELECT1__PERF_MODE3__SHIFT 0x18
22666#define IA_PERFCOUNTER0_SELECT1__PERF_MODE2__SHIFT 0x1c
22667#define IA_PERFCOUNTER0_SELECT1__PERF_SEL2_MASK 0x000003FFL
22668#define IA_PERFCOUNTER0_SELECT1__PERF_SEL3_MASK 0x000FFC00L
22669#define IA_PERFCOUNTER0_SELECT1__PERF_MODE3_MASK 0x0F000000L
22670#define IA_PERFCOUNTER0_SELECT1__PERF_MODE2_MASK 0xF0000000L
22671//VGT_PERFCOUNTER0_SELECT
22672#define VGT_PERFCOUNTER0_SELECT__PERF_SEL__SHIFT 0x0
22673#define VGT_PERFCOUNTER0_SELECT__PERF_SEL1__SHIFT 0xa
22674#define VGT_PERFCOUNTER0_SELECT__CNTR_MODE__SHIFT 0x14
22675#define VGT_PERFCOUNTER0_SELECT__PERF_MODE1__SHIFT 0x18
22676#define VGT_PERFCOUNTER0_SELECT__PERF_MODE__SHIFT 0x1c
22677#define VGT_PERFCOUNTER0_SELECT__PERF_SEL_MASK 0x000003FFL
22678#define VGT_PERFCOUNTER0_SELECT__PERF_SEL1_MASK 0x000FFC00L
22679#define VGT_PERFCOUNTER0_SELECT__CNTR_MODE_MASK 0x00F00000L
22680#define VGT_PERFCOUNTER0_SELECT__PERF_MODE1_MASK 0x0F000000L
22681#define VGT_PERFCOUNTER0_SELECT__PERF_MODE_MASK 0xF0000000L
22682//VGT_PERFCOUNTER1_SELECT
22683#define VGT_PERFCOUNTER1_SELECT__PERF_SEL__SHIFT 0x0
22684#define VGT_PERFCOUNTER1_SELECT__PERF_SEL1__SHIFT 0xa
22685#define VGT_PERFCOUNTER1_SELECT__CNTR_MODE__SHIFT 0x14
22686#define VGT_PERFCOUNTER1_SELECT__PERF_MODE1__SHIFT 0x18
22687#define VGT_PERFCOUNTER1_SELECT__PERF_MODE__SHIFT 0x1c
22688#define VGT_PERFCOUNTER1_SELECT__PERF_SEL_MASK 0x000003FFL
22689#define VGT_PERFCOUNTER1_SELECT__PERF_SEL1_MASK 0x000FFC00L
22690#define VGT_PERFCOUNTER1_SELECT__CNTR_MODE_MASK 0x00F00000L
22691#define VGT_PERFCOUNTER1_SELECT__PERF_MODE1_MASK 0x0F000000L
22692#define VGT_PERFCOUNTER1_SELECT__PERF_MODE_MASK 0xF0000000L
22693//VGT_PERFCOUNTER2_SELECT
22694#define VGT_PERFCOUNTER2_SELECT__PERF_SEL__SHIFT 0x0
22695#define VGT_PERFCOUNTER2_SELECT__PERF_MODE__SHIFT 0x1c
22696#define VGT_PERFCOUNTER2_SELECT__PERF_SEL_MASK 0x000000FFL
22697#define VGT_PERFCOUNTER2_SELECT__PERF_MODE_MASK 0xF0000000L
22698//VGT_PERFCOUNTER3_SELECT
22699#define VGT_PERFCOUNTER3_SELECT__PERF_SEL__SHIFT 0x0
22700#define VGT_PERFCOUNTER3_SELECT__PERF_MODE__SHIFT 0x1c
22701#define VGT_PERFCOUNTER3_SELECT__PERF_SEL_MASK 0x000000FFL
22702#define VGT_PERFCOUNTER3_SELECT__PERF_MODE_MASK 0xF0000000L
22703//VGT_PERFCOUNTER0_SELECT1
22704#define VGT_PERFCOUNTER0_SELECT1__PERF_SEL2__SHIFT 0x0
22705#define VGT_PERFCOUNTER0_SELECT1__PERF_SEL3__SHIFT 0xa
22706#define VGT_PERFCOUNTER0_SELECT1__PERF_MODE3__SHIFT 0x18
22707#define VGT_PERFCOUNTER0_SELECT1__PERF_MODE2__SHIFT 0x1c
22708#define VGT_PERFCOUNTER0_SELECT1__PERF_SEL2_MASK 0x000003FFL
22709#define VGT_PERFCOUNTER0_SELECT1__PERF_SEL3_MASK 0x000FFC00L
22710#define VGT_PERFCOUNTER0_SELECT1__PERF_MODE3_MASK 0x0F000000L
22711#define VGT_PERFCOUNTER0_SELECT1__PERF_MODE2_MASK 0xF0000000L
22712//VGT_PERFCOUNTER1_SELECT1
22713#define VGT_PERFCOUNTER1_SELECT1__PERF_SEL2__SHIFT 0x0
22714#define VGT_PERFCOUNTER1_SELECT1__PERF_SEL3__SHIFT 0xa
22715#define VGT_PERFCOUNTER1_SELECT1__PERF_MODE3__SHIFT 0x18
22716#define VGT_PERFCOUNTER1_SELECT1__PERF_MODE2__SHIFT 0x1c
22717#define VGT_PERFCOUNTER1_SELECT1__PERF_SEL2_MASK 0x000003FFL
22718#define VGT_PERFCOUNTER1_SELECT1__PERF_SEL3_MASK 0x000FFC00L
22719#define VGT_PERFCOUNTER1_SELECT1__PERF_MODE3_MASK 0x0F000000L
22720#define VGT_PERFCOUNTER1_SELECT1__PERF_MODE2_MASK 0xF0000000L
22721//VGT_PERFCOUNTER_SEID_MASK
22722#define VGT_PERFCOUNTER_SEID_MASK__PERF_SEID_IGNORE_MASK__SHIFT 0x0
22723#define VGT_PERFCOUNTER_SEID_MASK__PERF_SEID_IGNORE_MASK_MASK 0x000000FFL
22724//PA_SU_PERFCOUNTER0_SELECT
22725#define PA_SU_PERFCOUNTER0_SELECT__PERF_SEL__SHIFT 0x0
22726#define PA_SU_PERFCOUNTER0_SELECT__PERF_SEL1__SHIFT 0xa
22727#define PA_SU_PERFCOUNTER0_SELECT__CNTR_MODE__SHIFT 0x14
22728#define PA_SU_PERFCOUNTER0_SELECT__PERF_MODE1__SHIFT 0x18
22729#define PA_SU_PERFCOUNTER0_SELECT__PERF_MODE__SHIFT 0x1c
22730#define PA_SU_PERFCOUNTER0_SELECT__PERF_SEL_MASK 0x000003FFL
22731#define PA_SU_PERFCOUNTER0_SELECT__PERF_SEL1_MASK 0x000FFC00L
22732#define PA_SU_PERFCOUNTER0_SELECT__CNTR_MODE_MASK 0x00F00000L
22733#define PA_SU_PERFCOUNTER0_SELECT__PERF_MODE1_MASK 0x0F000000L
22734#define PA_SU_PERFCOUNTER0_SELECT__PERF_MODE_MASK 0xF0000000L
22735//PA_SU_PERFCOUNTER0_SELECT1
22736#define PA_SU_PERFCOUNTER0_SELECT1__PERF_SEL2__SHIFT 0x0
22737#define PA_SU_PERFCOUNTER0_SELECT1__PERF_SEL3__SHIFT 0xa
22738#define PA_SU_PERFCOUNTER0_SELECT1__PERF_MODE3__SHIFT 0x18
22739#define PA_SU_PERFCOUNTER0_SELECT1__PERF_MODE2__SHIFT 0x1c
22740#define PA_SU_PERFCOUNTER0_SELECT1__PERF_SEL2_MASK 0x000003FFL
22741#define PA_SU_PERFCOUNTER0_SELECT1__PERF_SEL3_MASK 0x000FFC00L
22742#define PA_SU_PERFCOUNTER0_SELECT1__PERF_MODE3_MASK 0x0F000000L
22743#define PA_SU_PERFCOUNTER0_SELECT1__PERF_MODE2_MASK 0xF0000000L
22744//PA_SU_PERFCOUNTER1_SELECT
22745#define PA_SU_PERFCOUNTER1_SELECT__PERF_SEL__SHIFT 0x0
22746#define PA_SU_PERFCOUNTER1_SELECT__PERF_SEL1__SHIFT 0xa
22747#define PA_SU_PERFCOUNTER1_SELECT__CNTR_MODE__SHIFT 0x14
22748#define PA_SU_PERFCOUNTER1_SELECT__PERF_MODE1__SHIFT 0x18
22749#define PA_SU_PERFCOUNTER1_SELECT__PERF_MODE__SHIFT 0x1c
22750#define PA_SU_PERFCOUNTER1_SELECT__PERF_SEL_MASK 0x000003FFL
22751#define PA_SU_PERFCOUNTER1_SELECT__PERF_SEL1_MASK 0x000FFC00L
22752#define PA_SU_PERFCOUNTER1_SELECT__CNTR_MODE_MASK 0x00F00000L
22753#define PA_SU_PERFCOUNTER1_SELECT__PERF_MODE1_MASK 0x0F000000L
22754#define PA_SU_PERFCOUNTER1_SELECT__PERF_MODE_MASK 0xF0000000L
22755//PA_SU_PERFCOUNTER1_SELECT1
22756#define PA_SU_PERFCOUNTER1_SELECT1__PERF_SEL2__SHIFT 0x0
22757#define PA_SU_PERFCOUNTER1_SELECT1__PERF_SEL3__SHIFT 0xa
22758#define PA_SU_PERFCOUNTER1_SELECT1__PERF_MODE3__SHIFT 0x18
22759#define PA_SU_PERFCOUNTER1_SELECT1__PERF_MODE2__SHIFT 0x1c
22760#define PA_SU_PERFCOUNTER1_SELECT1__PERF_SEL2_MASK 0x000003FFL
22761#define PA_SU_PERFCOUNTER1_SELECT1__PERF_SEL3_MASK 0x000FFC00L
22762#define PA_SU_PERFCOUNTER1_SELECT1__PERF_MODE3_MASK 0x0F000000L
22763#define PA_SU_PERFCOUNTER1_SELECT1__PERF_MODE2_MASK 0xF0000000L
22764//PA_SU_PERFCOUNTER2_SELECT
22765#define PA_SU_PERFCOUNTER2_SELECT__PERF_SEL__SHIFT 0x0
22766#define PA_SU_PERFCOUNTER2_SELECT__CNTR_MODE__SHIFT 0x14
22767#define PA_SU_PERFCOUNTER2_SELECT__PERF_MODE__SHIFT 0x1c
22768#define PA_SU_PERFCOUNTER2_SELECT__PERF_SEL_MASK 0x000003FFL
22769#define PA_SU_PERFCOUNTER2_SELECT__CNTR_MODE_MASK 0x00F00000L
22770#define PA_SU_PERFCOUNTER2_SELECT__PERF_MODE_MASK 0xF0000000L
22771//PA_SU_PERFCOUNTER3_SELECT
22772#define PA_SU_PERFCOUNTER3_SELECT__PERF_SEL__SHIFT 0x0
22773#define PA_SU_PERFCOUNTER3_SELECT__CNTR_MODE__SHIFT 0x14
22774#define PA_SU_PERFCOUNTER3_SELECT__PERF_MODE__SHIFT 0x1c
22775#define PA_SU_PERFCOUNTER3_SELECT__PERF_SEL_MASK 0x000003FFL
22776#define PA_SU_PERFCOUNTER3_SELECT__CNTR_MODE_MASK 0x00F00000L
22777#define PA_SU_PERFCOUNTER3_SELECT__PERF_MODE_MASK 0xF0000000L
22778//PA_SC_PERFCOUNTER0_SELECT
22779#define PA_SC_PERFCOUNTER0_SELECT__PERF_SEL__SHIFT 0x0
22780#define PA_SC_PERFCOUNTER0_SELECT__PERF_SEL1__SHIFT 0xa
22781#define PA_SC_PERFCOUNTER0_SELECT__CNTR_MODE__SHIFT 0x14
22782#define PA_SC_PERFCOUNTER0_SELECT__PERF_MODE1__SHIFT 0x18
22783#define PA_SC_PERFCOUNTER0_SELECT__PERF_MODE__SHIFT 0x1c
22784#define PA_SC_PERFCOUNTER0_SELECT__PERF_SEL_MASK 0x000003FFL
22785#define PA_SC_PERFCOUNTER0_SELECT__PERF_SEL1_MASK 0x000FFC00L
22786#define PA_SC_PERFCOUNTER0_SELECT__CNTR_MODE_MASK 0x00F00000L
22787#define PA_SC_PERFCOUNTER0_SELECT__PERF_MODE1_MASK 0x0F000000L
22788#define PA_SC_PERFCOUNTER0_SELECT__PERF_MODE_MASK 0xF0000000L
22789//PA_SC_PERFCOUNTER0_SELECT1
22790#define PA_SC_PERFCOUNTER0_SELECT1__PERF_SEL2__SHIFT 0x0
22791#define PA_SC_PERFCOUNTER0_SELECT1__PERF_SEL3__SHIFT 0xa
22792#define PA_SC_PERFCOUNTER0_SELECT1__PERF_MODE3__SHIFT 0x18
22793#define PA_SC_PERFCOUNTER0_SELECT1__PERF_MODE2__SHIFT 0x1c
22794#define PA_SC_PERFCOUNTER0_SELECT1__PERF_SEL2_MASK 0x000003FFL
22795#define PA_SC_PERFCOUNTER0_SELECT1__PERF_SEL3_MASK 0x000FFC00L
22796#define PA_SC_PERFCOUNTER0_SELECT1__PERF_MODE3_MASK 0x0F000000L
22797#define PA_SC_PERFCOUNTER0_SELECT1__PERF_MODE2_MASK 0xF0000000L
22798//PA_SC_PERFCOUNTER1_SELECT
22799#define PA_SC_PERFCOUNTER1_SELECT__PERF_SEL__SHIFT 0x0
22800#define PA_SC_PERFCOUNTER1_SELECT__PERF_SEL_MASK 0x000003FFL
22801//PA_SC_PERFCOUNTER2_SELECT
22802#define PA_SC_PERFCOUNTER2_SELECT__PERF_SEL__SHIFT 0x0
22803#define PA_SC_PERFCOUNTER2_SELECT__PERF_SEL_MASK 0x000003FFL
22804//PA_SC_PERFCOUNTER3_SELECT
22805#define PA_SC_PERFCOUNTER3_SELECT__PERF_SEL__SHIFT 0x0
22806#define PA_SC_PERFCOUNTER3_SELECT__PERF_SEL_MASK 0x000003FFL
22807//PA_SC_PERFCOUNTER4_SELECT
22808#define PA_SC_PERFCOUNTER4_SELECT__PERF_SEL__SHIFT 0x0
22809#define PA_SC_PERFCOUNTER4_SELECT__PERF_SEL_MASK 0x000003FFL
22810//PA_SC_PERFCOUNTER5_SELECT
22811#define PA_SC_PERFCOUNTER5_SELECT__PERF_SEL__SHIFT 0x0
22812#define PA_SC_PERFCOUNTER5_SELECT__PERF_SEL_MASK 0x000003FFL
22813//PA_SC_PERFCOUNTER6_SELECT
22814#define PA_SC_PERFCOUNTER6_SELECT__PERF_SEL__SHIFT 0x0
22815#define PA_SC_PERFCOUNTER6_SELECT__PERF_SEL_MASK 0x000003FFL
22816//PA_SC_PERFCOUNTER7_SELECT
22817#define PA_SC_PERFCOUNTER7_SELECT__PERF_SEL__SHIFT 0x0
22818#define PA_SC_PERFCOUNTER7_SELECT__PERF_SEL_MASK 0x000003FFL
22819//SPI_PERFCOUNTER0_SELECT
22820#define SPI_PERFCOUNTER0_SELECT__PERF_SEL__SHIFT 0x0
22821#define SPI_PERFCOUNTER0_SELECT__PERF_SEL1__SHIFT 0xa
22822#define SPI_PERFCOUNTER0_SELECT__CNTR_MODE__SHIFT 0x14
22823#define SPI_PERFCOUNTER0_SELECT__PERF_MODE1__SHIFT 0x18
22824#define SPI_PERFCOUNTER0_SELECT__PERF_MODE__SHIFT 0x1c
22825#define SPI_PERFCOUNTER0_SELECT__PERF_SEL_MASK 0x000003FFL
22826#define SPI_PERFCOUNTER0_SELECT__PERF_SEL1_MASK 0x000FFC00L
22827#define SPI_PERFCOUNTER0_SELECT__CNTR_MODE_MASK 0x00F00000L
22828#define SPI_PERFCOUNTER0_SELECT__PERF_MODE1_MASK 0x0F000000L
22829#define SPI_PERFCOUNTER0_SELECT__PERF_MODE_MASK 0xF0000000L
22830//SPI_PERFCOUNTER1_SELECT
22831#define SPI_PERFCOUNTER1_SELECT__PERF_SEL__SHIFT 0x0
22832#define SPI_PERFCOUNTER1_SELECT__PERF_SEL1__SHIFT 0xa
22833#define SPI_PERFCOUNTER1_SELECT__CNTR_MODE__SHIFT 0x14
22834#define SPI_PERFCOUNTER1_SELECT__PERF_MODE1__SHIFT 0x18
22835#define SPI_PERFCOUNTER1_SELECT__PERF_MODE__SHIFT 0x1c
22836#define SPI_PERFCOUNTER1_SELECT__PERF_SEL_MASK 0x000003FFL
22837#define SPI_PERFCOUNTER1_SELECT__PERF_SEL1_MASK 0x000FFC00L
22838#define SPI_PERFCOUNTER1_SELECT__CNTR_MODE_MASK 0x00F00000L
22839#define SPI_PERFCOUNTER1_SELECT__PERF_MODE1_MASK 0x0F000000L
22840#define SPI_PERFCOUNTER1_SELECT__PERF_MODE_MASK 0xF0000000L
22841//SPI_PERFCOUNTER2_SELECT
22842#define SPI_PERFCOUNTER2_SELECT__PERF_SEL__SHIFT 0x0
22843#define SPI_PERFCOUNTER2_SELECT__PERF_SEL1__SHIFT 0xa
22844#define SPI_PERFCOUNTER2_SELECT__CNTR_MODE__SHIFT 0x14
22845#define SPI_PERFCOUNTER2_SELECT__PERF_MODE1__SHIFT 0x18
22846#define SPI_PERFCOUNTER2_SELECT__PERF_MODE__SHIFT 0x1c
22847#define SPI_PERFCOUNTER2_SELECT__PERF_SEL_MASK 0x000003FFL
22848#define SPI_PERFCOUNTER2_SELECT__PERF_SEL1_MASK 0x000FFC00L
22849#define SPI_PERFCOUNTER2_SELECT__CNTR_MODE_MASK 0x00F00000L
22850#define SPI_PERFCOUNTER2_SELECT__PERF_MODE1_MASK 0x0F000000L
22851#define SPI_PERFCOUNTER2_SELECT__PERF_MODE_MASK 0xF0000000L
22852//SPI_PERFCOUNTER3_SELECT
22853#define SPI_PERFCOUNTER3_SELECT__PERF_SEL__SHIFT 0x0
22854#define SPI_PERFCOUNTER3_SELECT__PERF_SEL1__SHIFT 0xa
22855#define SPI_PERFCOUNTER3_SELECT__CNTR_MODE__SHIFT 0x14
22856#define SPI_PERFCOUNTER3_SELECT__PERF_MODE1__SHIFT 0x18
22857#define SPI_PERFCOUNTER3_SELECT__PERF_MODE__SHIFT 0x1c
22858#define SPI_PERFCOUNTER3_SELECT__PERF_SEL_MASK 0x000003FFL
22859#define SPI_PERFCOUNTER3_SELECT__PERF_SEL1_MASK 0x000FFC00L
22860#define SPI_PERFCOUNTER3_SELECT__CNTR_MODE_MASK 0x00F00000L
22861#define SPI_PERFCOUNTER3_SELECT__PERF_MODE1_MASK 0x0F000000L
22862#define SPI_PERFCOUNTER3_SELECT__PERF_MODE_MASK 0xF0000000L
22863//SPI_PERFCOUNTER0_SELECT1
22864#define SPI_PERFCOUNTER0_SELECT1__PERF_SEL2__SHIFT 0x0
22865#define SPI_PERFCOUNTER0_SELECT1__PERF_SEL3__SHIFT 0xa
22866#define SPI_PERFCOUNTER0_SELECT1__PERF_MODE3__SHIFT 0x18
22867#define SPI_PERFCOUNTER0_SELECT1__PERF_MODE2__SHIFT 0x1c
22868#define SPI_PERFCOUNTER0_SELECT1__PERF_SEL2_MASK 0x000003FFL
22869#define SPI_PERFCOUNTER0_SELECT1__PERF_SEL3_MASK 0x000FFC00L
22870#define SPI_PERFCOUNTER0_SELECT1__PERF_MODE3_MASK 0x0F000000L
22871#define SPI_PERFCOUNTER0_SELECT1__PERF_MODE2_MASK 0xF0000000L
22872//SPI_PERFCOUNTER1_SELECT1
22873#define SPI_PERFCOUNTER1_SELECT1__PERF_SEL2__SHIFT 0x0
22874#define SPI_PERFCOUNTER1_SELECT1__PERF_SEL3__SHIFT 0xa
22875#define SPI_PERFCOUNTER1_SELECT1__PERF_MODE3__SHIFT 0x18
22876#define SPI_PERFCOUNTER1_SELECT1__PERF_MODE2__SHIFT 0x1c
22877#define SPI_PERFCOUNTER1_SELECT1__PERF_SEL2_MASK 0x000003FFL
22878#define SPI_PERFCOUNTER1_SELECT1__PERF_SEL3_MASK 0x000FFC00L
22879#define SPI_PERFCOUNTER1_SELECT1__PERF_MODE3_MASK 0x0F000000L
22880#define SPI_PERFCOUNTER1_SELECT1__PERF_MODE2_MASK 0xF0000000L
22881//SPI_PERFCOUNTER2_SELECT1
22882#define SPI_PERFCOUNTER2_SELECT1__PERF_SEL2__SHIFT 0x0
22883#define SPI_PERFCOUNTER2_SELECT1__PERF_SEL3__SHIFT 0xa
22884#define SPI_PERFCOUNTER2_SELECT1__PERF_MODE3__SHIFT 0x18
22885#define SPI_PERFCOUNTER2_SELECT1__PERF_MODE2__SHIFT 0x1c
22886#define SPI_PERFCOUNTER2_SELECT1__PERF_SEL2_MASK 0x000003FFL
22887#define SPI_PERFCOUNTER2_SELECT1__PERF_SEL3_MASK 0x000FFC00L
22888#define SPI_PERFCOUNTER2_SELECT1__PERF_MODE3_MASK 0x0F000000L
22889#define SPI_PERFCOUNTER2_SELECT1__PERF_MODE2_MASK 0xF0000000L
22890//SPI_PERFCOUNTER3_SELECT1
22891#define SPI_PERFCOUNTER3_SELECT1__PERF_SEL2__SHIFT 0x0
22892#define SPI_PERFCOUNTER3_SELECT1__PERF_SEL3__SHIFT 0xa
22893#define SPI_PERFCOUNTER3_SELECT1__PERF_MODE3__SHIFT 0x18
22894#define SPI_PERFCOUNTER3_SELECT1__PERF_MODE2__SHIFT 0x1c
22895#define SPI_PERFCOUNTER3_SELECT1__PERF_SEL2_MASK 0x000003FFL
22896#define SPI_PERFCOUNTER3_SELECT1__PERF_SEL3_MASK 0x000FFC00L
22897#define SPI_PERFCOUNTER3_SELECT1__PERF_MODE3_MASK 0x0F000000L
22898#define SPI_PERFCOUNTER3_SELECT1__PERF_MODE2_MASK 0xF0000000L
22899//SPI_PERFCOUNTER4_SELECT
22900#define SPI_PERFCOUNTER4_SELECT__PERF_SEL__SHIFT 0x0
22901#define SPI_PERFCOUNTER4_SELECT__PERF_SEL_MASK 0x000000FFL
22902//SPI_PERFCOUNTER5_SELECT
22903#define SPI_PERFCOUNTER5_SELECT__PERF_SEL__SHIFT 0x0
22904#define SPI_PERFCOUNTER5_SELECT__PERF_SEL_MASK 0x000000FFL
22905//SPI_PERFCOUNTER_BINS
22906#define SPI_PERFCOUNTER_BINS__BIN0_MIN__SHIFT 0x0
22907#define SPI_PERFCOUNTER_BINS__BIN0_MAX__SHIFT 0x4
22908#define SPI_PERFCOUNTER_BINS__BIN1_MIN__SHIFT 0x8
22909#define SPI_PERFCOUNTER_BINS__BIN1_MAX__SHIFT 0xc
22910#define SPI_PERFCOUNTER_BINS__BIN2_MIN__SHIFT 0x10
22911#define SPI_PERFCOUNTER_BINS__BIN2_MAX__SHIFT 0x14
22912#define SPI_PERFCOUNTER_BINS__BIN3_MIN__SHIFT 0x18
22913#define SPI_PERFCOUNTER_BINS__BIN3_MAX__SHIFT 0x1c
22914#define SPI_PERFCOUNTER_BINS__BIN0_MIN_MASK 0x0000000FL
22915#define SPI_PERFCOUNTER_BINS__BIN0_MAX_MASK 0x000000F0L
22916#define SPI_PERFCOUNTER_BINS__BIN1_MIN_MASK 0x00000F00L
22917#define SPI_PERFCOUNTER_BINS__BIN1_MAX_MASK 0x0000F000L
22918#define SPI_PERFCOUNTER_BINS__BIN2_MIN_MASK 0x000F0000L
22919#define SPI_PERFCOUNTER_BINS__BIN2_MAX_MASK 0x00F00000L
22920#define SPI_PERFCOUNTER_BINS__BIN3_MIN_MASK 0x0F000000L
22921#define SPI_PERFCOUNTER_BINS__BIN3_MAX_MASK 0xF0000000L
22922//SQ_PERFCOUNTER0_SELECT
22923#define SQ_PERFCOUNTER0_SELECT__PERF_SEL__SHIFT 0x0
22924#define SQ_PERFCOUNTER0_SELECT__SQC_BANK_MASK__SHIFT 0xc
22925#define SQ_PERFCOUNTER0_SELECT__SQC_CLIENT_MASK__SHIFT 0x10
22926#define SQ_PERFCOUNTER0_SELECT__SPM_MODE__SHIFT 0x14
22927#define SQ_PERFCOUNTER0_SELECT__SIMD_MASK__SHIFT 0x18
22928#define SQ_PERFCOUNTER0_SELECT__PERF_MODE__SHIFT 0x1c
22929#define SQ_PERFCOUNTER0_SELECT__PERF_SEL_MASK 0x000001FFL
22930#define SQ_PERFCOUNTER0_SELECT__SQC_BANK_MASK_MASK 0x0000F000L
22931#define SQ_PERFCOUNTER0_SELECT__SQC_CLIENT_MASK_MASK 0x000F0000L
22932#define SQ_PERFCOUNTER0_SELECT__SPM_MODE_MASK 0x00F00000L
22933#define SQ_PERFCOUNTER0_SELECT__SIMD_MASK_MASK 0x0F000000L
22934#define SQ_PERFCOUNTER0_SELECT__PERF_MODE_MASK 0xF0000000L
22935//SQ_PERFCOUNTER1_SELECT
22936#define SQ_PERFCOUNTER1_SELECT__PERF_SEL__SHIFT 0x0
22937#define SQ_PERFCOUNTER1_SELECT__SQC_BANK_MASK__SHIFT 0xc
22938#define SQ_PERFCOUNTER1_SELECT__SQC_CLIENT_MASK__SHIFT 0x10
22939#define SQ_PERFCOUNTER1_SELECT__SPM_MODE__SHIFT 0x14
22940#define SQ_PERFCOUNTER1_SELECT__SIMD_MASK__SHIFT 0x18
22941#define SQ_PERFCOUNTER1_SELECT__PERF_MODE__SHIFT 0x1c
22942#define SQ_PERFCOUNTER1_SELECT__PERF_SEL_MASK 0x000001FFL
22943#define SQ_PERFCOUNTER1_SELECT__SQC_BANK_MASK_MASK 0x0000F000L
22944#define SQ_PERFCOUNTER1_SELECT__SQC_CLIENT_MASK_MASK 0x000F0000L
22945#define SQ_PERFCOUNTER1_SELECT__SPM_MODE_MASK 0x00F00000L
22946#define SQ_PERFCOUNTER1_SELECT__SIMD_MASK_MASK 0x0F000000L
22947#define SQ_PERFCOUNTER1_SELECT__PERF_MODE_MASK 0xF0000000L
22948//SQ_PERFCOUNTER2_SELECT
22949#define SQ_PERFCOUNTER2_SELECT__PERF_SEL__SHIFT 0x0
22950#define SQ_PERFCOUNTER2_SELECT__SQC_BANK_MASK__SHIFT 0xc
22951#define SQ_PERFCOUNTER2_SELECT__SQC_CLIENT_MASK__SHIFT 0x10
22952#define SQ_PERFCOUNTER2_SELECT__SPM_MODE__SHIFT 0x14
22953#define SQ_PERFCOUNTER2_SELECT__SIMD_MASK__SHIFT 0x18
22954#define SQ_PERFCOUNTER2_SELECT__PERF_MODE__SHIFT 0x1c
22955#define SQ_PERFCOUNTER2_SELECT__PERF_SEL_MASK 0x000001FFL
22956#define SQ_PERFCOUNTER2_SELECT__SQC_BANK_MASK_MASK 0x0000F000L
22957#define SQ_PERFCOUNTER2_SELECT__SQC_CLIENT_MASK_MASK 0x000F0000L
22958#define SQ_PERFCOUNTER2_SELECT__SPM_MODE_MASK 0x00F00000L
22959#define SQ_PERFCOUNTER2_SELECT__SIMD_MASK_MASK 0x0F000000L
22960#define SQ_PERFCOUNTER2_SELECT__PERF_MODE_MASK 0xF0000000L
22961//SQ_PERFCOUNTER3_SELECT
22962#define SQ_PERFCOUNTER3_SELECT__PERF_SEL__SHIFT 0x0
22963#define SQ_PERFCOUNTER3_SELECT__SQC_BANK_MASK__SHIFT 0xc
22964#define SQ_PERFCOUNTER3_SELECT__SQC_CLIENT_MASK__SHIFT 0x10
22965#define SQ_PERFCOUNTER3_SELECT__SPM_MODE__SHIFT 0x14
22966#define SQ_PERFCOUNTER3_SELECT__SIMD_MASK__SHIFT 0x18
22967#define SQ_PERFCOUNTER3_SELECT__PERF_MODE__SHIFT 0x1c
22968#define SQ_PERFCOUNTER3_SELECT__PERF_SEL_MASK 0x000001FFL
22969#define SQ_PERFCOUNTER3_SELECT__SQC_BANK_MASK_MASK 0x0000F000L
22970#define SQ_PERFCOUNTER3_SELECT__SQC_CLIENT_MASK_MASK 0x000F0000L
22971#define SQ_PERFCOUNTER3_SELECT__SPM_MODE_MASK 0x00F00000L
22972#define SQ_PERFCOUNTER3_SELECT__SIMD_MASK_MASK 0x0F000000L
22973#define SQ_PERFCOUNTER3_SELECT__PERF_MODE_MASK 0xF0000000L
22974//SQ_PERFCOUNTER4_SELECT
22975#define SQ_PERFCOUNTER4_SELECT__PERF_SEL__SHIFT 0x0
22976#define SQ_PERFCOUNTER4_SELECT__SQC_BANK_MASK__SHIFT 0xc
22977#define SQ_PERFCOUNTER4_SELECT__SQC_CLIENT_MASK__SHIFT 0x10
22978#define SQ_PERFCOUNTER4_SELECT__SPM_MODE__SHIFT 0x14
22979#define SQ_PERFCOUNTER4_SELECT__SIMD_MASK__SHIFT 0x18
22980#define SQ_PERFCOUNTER4_SELECT__PERF_MODE__SHIFT 0x1c
22981#define SQ_PERFCOUNTER4_SELECT__PERF_SEL_MASK 0x000001FFL
22982#define SQ_PERFCOUNTER4_SELECT__SQC_BANK_MASK_MASK 0x0000F000L
22983#define SQ_PERFCOUNTER4_SELECT__SQC_CLIENT_MASK_MASK 0x000F0000L
22984#define SQ_PERFCOUNTER4_SELECT__SPM_MODE_MASK 0x00F00000L
22985#define SQ_PERFCOUNTER4_SELECT__SIMD_MASK_MASK 0x0F000000L
22986#define SQ_PERFCOUNTER4_SELECT__PERF_MODE_MASK 0xF0000000L
22987//SQ_PERFCOUNTER5_SELECT
22988#define SQ_PERFCOUNTER5_SELECT__PERF_SEL__SHIFT 0x0
22989#define SQ_PERFCOUNTER5_SELECT__SQC_BANK_MASK__SHIFT 0xc
22990#define SQ_PERFCOUNTER5_SELECT__SQC_CLIENT_MASK__SHIFT 0x10
22991#define SQ_PERFCOUNTER5_SELECT__SPM_MODE__SHIFT 0x14
22992#define SQ_PERFCOUNTER5_SELECT__SIMD_MASK__SHIFT 0x18
22993#define SQ_PERFCOUNTER5_SELECT__PERF_MODE__SHIFT 0x1c
22994#define SQ_PERFCOUNTER5_SELECT__PERF_SEL_MASK 0x000001FFL
22995#define SQ_PERFCOUNTER5_SELECT__SQC_BANK_MASK_MASK 0x0000F000L
22996#define SQ_PERFCOUNTER5_SELECT__SQC_CLIENT_MASK_MASK 0x000F0000L
22997#define SQ_PERFCOUNTER5_SELECT__SPM_MODE_MASK 0x00F00000L
22998#define SQ_PERFCOUNTER5_SELECT__SIMD_MASK_MASK 0x0F000000L
22999#define SQ_PERFCOUNTER5_SELECT__PERF_MODE_MASK 0xF0000000L
23000//SQ_PERFCOUNTER6_SELECT
23001#define SQ_PERFCOUNTER6_SELECT__PERF_SEL__SHIFT 0x0
23002#define SQ_PERFCOUNTER6_SELECT__SQC_BANK_MASK__SHIFT 0xc
23003#define SQ_PERFCOUNTER6_SELECT__SQC_CLIENT_MASK__SHIFT 0x10
23004#define SQ_PERFCOUNTER6_SELECT__SPM_MODE__SHIFT 0x14
23005#define SQ_PERFCOUNTER6_SELECT__SIMD_MASK__SHIFT 0x18
23006#define SQ_PERFCOUNTER6_SELECT__PERF_MODE__SHIFT 0x1c
23007#define SQ_PERFCOUNTER6_SELECT__PERF_SEL_MASK 0x000001FFL
23008#define SQ_PERFCOUNTER6_SELECT__SQC_BANK_MASK_MASK 0x0000F000L
23009#define SQ_PERFCOUNTER6_SELECT__SQC_CLIENT_MASK_MASK 0x000F0000L
23010#define SQ_PERFCOUNTER6_SELECT__SPM_MODE_MASK 0x00F00000L
23011#define SQ_PERFCOUNTER6_SELECT__SIMD_MASK_MASK 0x0F000000L
23012#define SQ_PERFCOUNTER6_SELECT__PERF_MODE_MASK 0xF0000000L
23013//SQ_PERFCOUNTER7_SELECT
23014#define SQ_PERFCOUNTER7_SELECT__PERF_SEL__SHIFT 0x0
23015#define SQ_PERFCOUNTER7_SELECT__SQC_BANK_MASK__SHIFT 0xc
23016#define SQ_PERFCOUNTER7_SELECT__SQC_CLIENT_MASK__SHIFT 0x10
23017#define SQ_PERFCOUNTER7_SELECT__SPM_MODE__SHIFT 0x14
23018#define SQ_PERFCOUNTER7_SELECT__SIMD_MASK__SHIFT 0x18
23019#define SQ_PERFCOUNTER7_SELECT__PERF_MODE__SHIFT 0x1c
23020#define SQ_PERFCOUNTER7_SELECT__PERF_SEL_MASK 0x000001FFL
23021#define SQ_PERFCOUNTER7_SELECT__SQC_BANK_MASK_MASK 0x0000F000L
23022#define SQ_PERFCOUNTER7_SELECT__SQC_CLIENT_MASK_MASK 0x000F0000L
23023#define SQ_PERFCOUNTER7_SELECT__SPM_MODE_MASK 0x00F00000L
23024#define SQ_PERFCOUNTER7_SELECT__SIMD_MASK_MASK 0x0F000000L
23025#define SQ_PERFCOUNTER7_SELECT__PERF_MODE_MASK 0xF0000000L
23026//SQ_PERFCOUNTER8_SELECT
23027#define SQ_PERFCOUNTER8_SELECT__PERF_SEL__SHIFT 0x0
23028#define SQ_PERFCOUNTER8_SELECT__SQC_BANK_MASK__SHIFT 0xc
23029#define SQ_PERFCOUNTER8_SELECT__SQC_CLIENT_MASK__SHIFT 0x10
23030#define SQ_PERFCOUNTER8_SELECT__SPM_MODE__SHIFT 0x14
23031#define SQ_PERFCOUNTER8_SELECT__SIMD_MASK__SHIFT 0x18
23032#define SQ_PERFCOUNTER8_SELECT__PERF_MODE__SHIFT 0x1c
23033#define SQ_PERFCOUNTER8_SELECT__PERF_SEL_MASK 0x000001FFL
23034#define SQ_PERFCOUNTER8_SELECT__SQC_BANK_MASK_MASK 0x0000F000L
23035#define SQ_PERFCOUNTER8_SELECT__SQC_CLIENT_MASK_MASK 0x000F0000L
23036#define SQ_PERFCOUNTER8_SELECT__SPM_MODE_MASK 0x00F00000L
23037#define SQ_PERFCOUNTER8_SELECT__SIMD_MASK_MASK 0x0F000000L
23038#define SQ_PERFCOUNTER8_SELECT__PERF_MODE_MASK 0xF0000000L
23039//SQ_PERFCOUNTER9_SELECT
23040#define SQ_PERFCOUNTER9_SELECT__PERF_SEL__SHIFT 0x0
23041#define SQ_PERFCOUNTER9_SELECT__SQC_BANK_MASK__SHIFT 0xc
23042#define SQ_PERFCOUNTER9_SELECT__SQC_CLIENT_MASK__SHIFT 0x10
23043#define SQ_PERFCOUNTER9_SELECT__SPM_MODE__SHIFT 0x14
23044#define SQ_PERFCOUNTER9_SELECT__SIMD_MASK__SHIFT 0x18
23045#define SQ_PERFCOUNTER9_SELECT__PERF_MODE__SHIFT 0x1c
23046#define SQ_PERFCOUNTER9_SELECT__PERF_SEL_MASK 0x000001FFL
23047#define SQ_PERFCOUNTER9_SELECT__SQC_BANK_MASK_MASK 0x0000F000L
23048#define SQ_PERFCOUNTER9_SELECT__SQC_CLIENT_MASK_MASK 0x000F0000L
23049#define SQ_PERFCOUNTER9_SELECT__SPM_MODE_MASK 0x00F00000L
23050#define SQ_PERFCOUNTER9_SELECT__SIMD_MASK_MASK 0x0F000000L
23051#define SQ_PERFCOUNTER9_SELECT__PERF_MODE_MASK 0xF0000000L
23052//SQ_PERFCOUNTER10_SELECT
23053#define SQ_PERFCOUNTER10_SELECT__PERF_SEL__SHIFT 0x0
23054#define SQ_PERFCOUNTER10_SELECT__SQC_BANK_MASK__SHIFT 0xc
23055#define SQ_PERFCOUNTER10_SELECT__SQC_CLIENT_MASK__SHIFT 0x10
23056#define SQ_PERFCOUNTER10_SELECT__SPM_MODE__SHIFT 0x14
23057#define SQ_PERFCOUNTER10_SELECT__SIMD_MASK__SHIFT 0x18
23058#define SQ_PERFCOUNTER10_SELECT__PERF_MODE__SHIFT 0x1c
23059#define SQ_PERFCOUNTER10_SELECT__PERF_SEL_MASK 0x000001FFL
23060#define SQ_PERFCOUNTER10_SELECT__SQC_BANK_MASK_MASK 0x0000F000L
23061#define SQ_PERFCOUNTER10_SELECT__SQC_CLIENT_MASK_MASK 0x000F0000L
23062#define SQ_PERFCOUNTER10_SELECT__SPM_MODE_MASK 0x00F00000L
23063#define SQ_PERFCOUNTER10_SELECT__SIMD_MASK_MASK 0x0F000000L
23064#define SQ_PERFCOUNTER10_SELECT__PERF_MODE_MASK 0xF0000000L
23065//SQ_PERFCOUNTER11_SELECT
23066#define SQ_PERFCOUNTER11_SELECT__PERF_SEL__SHIFT 0x0
23067#define SQ_PERFCOUNTER11_SELECT__SQC_BANK_MASK__SHIFT 0xc
23068#define SQ_PERFCOUNTER11_SELECT__SQC_CLIENT_MASK__SHIFT 0x10
23069#define SQ_PERFCOUNTER11_SELECT__SPM_MODE__SHIFT 0x14
23070#define SQ_PERFCOUNTER11_SELECT__SIMD_MASK__SHIFT 0x18
23071#define SQ_PERFCOUNTER11_SELECT__PERF_MODE__SHIFT 0x1c
23072#define SQ_PERFCOUNTER11_SELECT__PERF_SEL_MASK 0x000001FFL
23073#define SQ_PERFCOUNTER11_SELECT__SQC_BANK_MASK_MASK 0x0000F000L
23074#define SQ_PERFCOUNTER11_SELECT__SQC_CLIENT_MASK_MASK 0x000F0000L
23075#define SQ_PERFCOUNTER11_SELECT__SPM_MODE_MASK 0x00F00000L
23076#define SQ_PERFCOUNTER11_SELECT__SIMD_MASK_MASK 0x0F000000L
23077#define SQ_PERFCOUNTER11_SELECT__PERF_MODE_MASK 0xF0000000L
23078//SQ_PERFCOUNTER12_SELECT
23079#define SQ_PERFCOUNTER12_SELECT__PERF_SEL__SHIFT 0x0
23080#define SQ_PERFCOUNTER12_SELECT__SQC_BANK_MASK__SHIFT 0xc
23081#define SQ_PERFCOUNTER12_SELECT__SQC_CLIENT_MASK__SHIFT 0x10
23082#define SQ_PERFCOUNTER12_SELECT__SPM_MODE__SHIFT 0x14
23083#define SQ_PERFCOUNTER12_SELECT__SIMD_MASK__SHIFT 0x18
23084#define SQ_PERFCOUNTER12_SELECT__PERF_MODE__SHIFT 0x1c
23085#define SQ_PERFCOUNTER12_SELECT__PERF_SEL_MASK 0x000001FFL
23086#define SQ_PERFCOUNTER12_SELECT__SQC_BANK_MASK_MASK 0x0000F000L
23087#define SQ_PERFCOUNTER12_SELECT__SQC_CLIENT_MASK_MASK 0x000F0000L
23088#define SQ_PERFCOUNTER12_SELECT__SPM_MODE_MASK 0x00F00000L
23089#define SQ_PERFCOUNTER12_SELECT__SIMD_MASK_MASK 0x0F000000L
23090#define SQ_PERFCOUNTER12_SELECT__PERF_MODE_MASK 0xF0000000L
23091//SQ_PERFCOUNTER13_SELECT
23092#define SQ_PERFCOUNTER13_SELECT__PERF_SEL__SHIFT 0x0
23093#define SQ_PERFCOUNTER13_SELECT__SQC_BANK_MASK__SHIFT 0xc
23094#define SQ_PERFCOUNTER13_SELECT__SQC_CLIENT_MASK__SHIFT 0x10
23095#define SQ_PERFCOUNTER13_SELECT__SPM_MODE__SHIFT 0x14
23096#define SQ_PERFCOUNTER13_SELECT__SIMD_MASK__SHIFT 0x18
23097#define SQ_PERFCOUNTER13_SELECT__PERF_MODE__SHIFT 0x1c
23098#define SQ_PERFCOUNTER13_SELECT__PERF_SEL_MASK 0x000001FFL
23099#define SQ_PERFCOUNTER13_SELECT__SQC_BANK_MASK_MASK 0x0000F000L
23100#define SQ_PERFCOUNTER13_SELECT__SQC_CLIENT_MASK_MASK 0x000F0000L
23101#define SQ_PERFCOUNTER13_SELECT__SPM_MODE_MASK 0x00F00000L
23102#define SQ_PERFCOUNTER13_SELECT__SIMD_MASK_MASK 0x0F000000L
23103#define SQ_PERFCOUNTER13_SELECT__PERF_MODE_MASK 0xF0000000L
23104//SQ_PERFCOUNTER14_SELECT
23105#define SQ_PERFCOUNTER14_SELECT__PERF_SEL__SHIFT 0x0
23106#define SQ_PERFCOUNTER14_SELECT__SQC_BANK_MASK__SHIFT 0xc
23107#define SQ_PERFCOUNTER14_SELECT__SQC_CLIENT_MASK__SHIFT 0x10
23108#define SQ_PERFCOUNTER14_SELECT__SPM_MODE__SHIFT 0x14
23109#define SQ_PERFCOUNTER14_SELECT__SIMD_MASK__SHIFT 0x18
23110#define SQ_PERFCOUNTER14_SELECT__PERF_MODE__SHIFT 0x1c
23111#define SQ_PERFCOUNTER14_SELECT__PERF_SEL_MASK 0x000001FFL
23112#define SQ_PERFCOUNTER14_SELECT__SQC_BANK_MASK_MASK 0x0000F000L
23113#define SQ_PERFCOUNTER14_SELECT__SQC_CLIENT_MASK_MASK 0x000F0000L
23114#define SQ_PERFCOUNTER14_SELECT__SPM_MODE_MASK 0x00F00000L
23115#define SQ_PERFCOUNTER14_SELECT__SIMD_MASK_MASK 0x0F000000L
23116#define SQ_PERFCOUNTER14_SELECT__PERF_MODE_MASK 0xF0000000L
23117//SQ_PERFCOUNTER15_SELECT
23118#define SQ_PERFCOUNTER15_SELECT__PERF_SEL__SHIFT 0x0
23119#define SQ_PERFCOUNTER15_SELECT__SQC_BANK_MASK__SHIFT 0xc
23120#define SQ_PERFCOUNTER15_SELECT__SQC_CLIENT_MASK__SHIFT 0x10
23121#define SQ_PERFCOUNTER15_SELECT__SPM_MODE__SHIFT 0x14
23122#define SQ_PERFCOUNTER15_SELECT__SIMD_MASK__SHIFT 0x18
23123#define SQ_PERFCOUNTER15_SELECT__PERF_MODE__SHIFT 0x1c
23124#define SQ_PERFCOUNTER15_SELECT__PERF_SEL_MASK 0x000001FFL
23125#define SQ_PERFCOUNTER15_SELECT__SQC_BANK_MASK_MASK 0x0000F000L
23126#define SQ_PERFCOUNTER15_SELECT__SQC_CLIENT_MASK_MASK 0x000F0000L
23127#define SQ_PERFCOUNTER15_SELECT__SPM_MODE_MASK 0x00F00000L
23128#define SQ_PERFCOUNTER15_SELECT__SIMD_MASK_MASK 0x0F000000L
23129#define SQ_PERFCOUNTER15_SELECT__PERF_MODE_MASK 0xF0000000L
23130//SQ_PERFCOUNTER_CTRL
23131#define SQ_PERFCOUNTER_CTRL__PS_EN__SHIFT 0x0
23132#define SQ_PERFCOUNTER_CTRL__VS_EN__SHIFT 0x1
23133#define SQ_PERFCOUNTER_CTRL__GS_EN__SHIFT 0x2
23134#define SQ_PERFCOUNTER_CTRL__ES_EN__SHIFT 0x3
23135#define SQ_PERFCOUNTER_CTRL__HS_EN__SHIFT 0x4
23136#define SQ_PERFCOUNTER_CTRL__LS_EN__SHIFT 0x5
23137#define SQ_PERFCOUNTER_CTRL__CS_EN__SHIFT 0x6
23138#define SQ_PERFCOUNTER_CTRL__CNTR_RATE__SHIFT 0x8
23139#define SQ_PERFCOUNTER_CTRL__DISABLE_FLUSH__SHIFT 0xd
23140#define SQ_PERFCOUNTER_CTRL__PS_EN_MASK 0x00000001L
23141#define SQ_PERFCOUNTER_CTRL__VS_EN_MASK 0x00000002L
23142#define SQ_PERFCOUNTER_CTRL__GS_EN_MASK 0x00000004L
23143#define SQ_PERFCOUNTER_CTRL__ES_EN_MASK 0x00000008L
23144#define SQ_PERFCOUNTER_CTRL__HS_EN_MASK 0x00000010L
23145#define SQ_PERFCOUNTER_CTRL__LS_EN_MASK 0x00000020L
23146#define SQ_PERFCOUNTER_CTRL__CS_EN_MASK 0x00000040L
23147#define SQ_PERFCOUNTER_CTRL__CNTR_RATE_MASK 0x00001F00L
23148#define SQ_PERFCOUNTER_CTRL__DISABLE_FLUSH_MASK 0x00002000L
23149//SQ_PERFCOUNTER_MASK
23150#define SQ_PERFCOUNTER_MASK__SH0_MASK__SHIFT 0x0
23151#define SQ_PERFCOUNTER_MASK__SH1_MASK__SHIFT 0x10
23152#define SQ_PERFCOUNTER_MASK__SH0_MASK_MASK 0x0000FFFFL
23153#define SQ_PERFCOUNTER_MASK__SH1_MASK_MASK 0xFFFF0000L
23154//SQ_PERFCOUNTER_CTRL2
23155#define SQ_PERFCOUNTER_CTRL2__FORCE_EN__SHIFT 0x0
23156#define SQ_PERFCOUNTER_CTRL2__FORCE_EN_MASK 0x00000001L
23157//SX_PERFCOUNTER0_SELECT
23158#define SX_PERFCOUNTER0_SELECT__PERF_SEL__SHIFT 0x0
23159#define SX_PERFCOUNTER0_SELECT__PERF_SEL1__SHIFT 0xa
23160#define SX_PERFCOUNTER0_SELECT__CNTR_MODE__SHIFT 0x14
23161#define SX_PERFCOUNTER0_SELECT__PERF_MODE1__SHIFT 0x18
23162#define SX_PERFCOUNTER0_SELECT__PERF_MODE__SHIFT 0x1c
23163#define SX_PERFCOUNTER0_SELECT__PERF_SEL_MASK 0x000003FFL
23164#define SX_PERFCOUNTER0_SELECT__PERF_SEL1_MASK 0x000FFC00L
23165#define SX_PERFCOUNTER0_SELECT__CNTR_MODE_MASK 0x00F00000L
23166#define SX_PERFCOUNTER0_SELECT__PERF_MODE1_MASK 0x0F000000L
23167#define SX_PERFCOUNTER0_SELECT__PERF_MODE_MASK 0xF0000000L
23168//SX_PERFCOUNTER1_SELECT
23169#define SX_PERFCOUNTER1_SELECT__PERF_SEL__SHIFT 0x0
23170#define SX_PERFCOUNTER1_SELECT__PERF_SEL1__SHIFT 0xa
23171#define SX_PERFCOUNTER1_SELECT__CNTR_MODE__SHIFT 0x14
23172#define SX_PERFCOUNTER1_SELECT__PERF_MODE1__SHIFT 0x18
23173#define SX_PERFCOUNTER1_SELECT__PERF_MODE__SHIFT 0x1c
23174#define SX_PERFCOUNTER1_SELECT__PERF_SEL_MASK 0x000003FFL
23175#define SX_PERFCOUNTER1_SELECT__PERF_SEL1_MASK 0x000FFC00L
23176#define SX_PERFCOUNTER1_SELECT__CNTR_MODE_MASK 0x00F00000L
23177#define SX_PERFCOUNTER1_SELECT__PERF_MODE1_MASK 0x0F000000L
23178#define SX_PERFCOUNTER1_SELECT__PERF_MODE_MASK 0xF0000000L
23179//SX_PERFCOUNTER2_SELECT
23180#define SX_PERFCOUNTER2_SELECT__PERF_SEL__SHIFT 0x0
23181#define SX_PERFCOUNTER2_SELECT__CNTR_MODE__SHIFT 0x14
23182#define SX_PERFCOUNTER2_SELECT__PERF_MODE__SHIFT 0x1c
23183#define SX_PERFCOUNTER2_SELECT__PERF_SEL_MASK 0x000003FFL
23184#define SX_PERFCOUNTER2_SELECT__CNTR_MODE_MASK 0x00F00000L
23185#define SX_PERFCOUNTER2_SELECT__PERF_MODE_MASK 0xF0000000L
23186//SX_PERFCOUNTER3_SELECT
23187#define SX_PERFCOUNTER3_SELECT__PERF_SEL__SHIFT 0x0
23188#define SX_PERFCOUNTER3_SELECT__CNTR_MODE__SHIFT 0x14
23189#define SX_PERFCOUNTER3_SELECT__PERF_MODE__SHIFT 0x1c
23190#define SX_PERFCOUNTER3_SELECT__PERF_SEL_MASK 0x000003FFL
23191#define SX_PERFCOUNTER3_SELECT__CNTR_MODE_MASK 0x00F00000L
23192#define SX_PERFCOUNTER3_SELECT__PERF_MODE_MASK 0xF0000000L
23193//SX_PERFCOUNTER0_SELECT1
23194#define SX_PERFCOUNTER0_SELECT1__PERF_SEL2__SHIFT 0x0
23195#define SX_PERFCOUNTER0_SELECT1__PERF_SEL3__SHIFT 0xa
23196#define SX_PERFCOUNTER0_SELECT1__PERF_MODE3__SHIFT 0x18
23197#define SX_PERFCOUNTER0_SELECT1__PERF_MODE2__SHIFT 0x1c
23198#define SX_PERFCOUNTER0_SELECT1__PERF_SEL2_MASK 0x000003FFL
23199#define SX_PERFCOUNTER0_SELECT1__PERF_SEL3_MASK 0x000FFC00L
23200#define SX_PERFCOUNTER0_SELECT1__PERF_MODE3_MASK 0x0F000000L
23201#define SX_PERFCOUNTER0_SELECT1__PERF_MODE2_MASK 0xF0000000L
23202//SX_PERFCOUNTER1_SELECT1
23203#define SX_PERFCOUNTER1_SELECT1__PERF_SEL2__SHIFT 0x0
23204#define SX_PERFCOUNTER1_SELECT1__PERF_SEL3__SHIFT 0xa
23205#define SX_PERFCOUNTER1_SELECT1__PERF_MODE3__SHIFT 0x18
23206#define SX_PERFCOUNTER1_SELECT1__PERF_MODE2__SHIFT 0x1c
23207#define SX_PERFCOUNTER1_SELECT1__PERF_SEL2_MASK 0x000003FFL
23208#define SX_PERFCOUNTER1_SELECT1__PERF_SEL3_MASK 0x000FFC00L
23209#define SX_PERFCOUNTER1_SELECT1__PERF_MODE3_MASK 0x0F000000L
23210#define SX_PERFCOUNTER1_SELECT1__PERF_MODE2_MASK 0xF0000000L
23211//GDS_PERFCOUNTER0_SELECT
23212#define GDS_PERFCOUNTER0_SELECT__PERF_SEL__SHIFT 0x0
23213#define GDS_PERFCOUNTER0_SELECT__PERF_SEL1__SHIFT 0xa
23214#define GDS_PERFCOUNTER0_SELECT__CNTR_MODE__SHIFT 0x14
23215#define GDS_PERFCOUNTER0_SELECT__PERF_MODE1__SHIFT 0x18
23216#define GDS_PERFCOUNTER0_SELECT__PERF_MODE__SHIFT 0x1c
23217#define GDS_PERFCOUNTER0_SELECT__PERF_SEL_MASK 0x000003FFL
23218#define GDS_PERFCOUNTER0_SELECT__PERF_SEL1_MASK 0x000FFC00L
23219#define GDS_PERFCOUNTER0_SELECT__CNTR_MODE_MASK 0x00F00000L
23220#define GDS_PERFCOUNTER0_SELECT__PERF_MODE1_MASK 0x0F000000L
23221#define GDS_PERFCOUNTER0_SELECT__PERF_MODE_MASK 0xF0000000L
23222//GDS_PERFCOUNTER1_SELECT
23223#define GDS_PERFCOUNTER1_SELECT__PERF_SEL__SHIFT 0x0
23224#define GDS_PERFCOUNTER1_SELECT__PERF_SEL1__SHIFT 0xa
23225#define GDS_PERFCOUNTER1_SELECT__CNTR_MODE__SHIFT 0x14
23226#define GDS_PERFCOUNTER1_SELECT__PERF_MODE1__SHIFT 0x18
23227#define GDS_PERFCOUNTER1_SELECT__PERF_MODE__SHIFT 0x1c
23228#define GDS_PERFCOUNTER1_SELECT__PERF_SEL_MASK 0x000003FFL
23229#define GDS_PERFCOUNTER1_SELECT__PERF_SEL1_MASK 0x000FFC00L
23230#define GDS_PERFCOUNTER1_SELECT__CNTR_MODE_MASK 0x00F00000L
23231#define GDS_PERFCOUNTER1_SELECT__PERF_MODE1_MASK 0x0F000000L
23232#define GDS_PERFCOUNTER1_SELECT__PERF_MODE_MASK 0xF0000000L
23233//GDS_PERFCOUNTER2_SELECT
23234#define GDS_PERFCOUNTER2_SELECT__PERF_SEL__SHIFT 0x0
23235#define GDS_PERFCOUNTER2_SELECT__PERF_SEL1__SHIFT 0xa
23236#define GDS_PERFCOUNTER2_SELECT__CNTR_MODE__SHIFT 0x14
23237#define GDS_PERFCOUNTER2_SELECT__PERF_MODE1__SHIFT 0x18
23238#define GDS_PERFCOUNTER2_SELECT__PERF_MODE__SHIFT 0x1c
23239#define GDS_PERFCOUNTER2_SELECT__PERF_SEL_MASK 0x000003FFL
23240#define GDS_PERFCOUNTER2_SELECT__PERF_SEL1_MASK 0x000FFC00L
23241#define GDS_PERFCOUNTER2_SELECT__CNTR_MODE_MASK 0x00F00000L
23242#define GDS_PERFCOUNTER2_SELECT__PERF_MODE1_MASK 0x0F000000L
23243#define GDS_PERFCOUNTER2_SELECT__PERF_MODE_MASK 0xF0000000L
23244//GDS_PERFCOUNTER3_SELECT
23245#define GDS_PERFCOUNTER3_SELECT__PERF_SEL__SHIFT 0x0
23246#define GDS_PERFCOUNTER3_SELECT__PERF_SEL1__SHIFT 0xa
23247#define GDS_PERFCOUNTER3_SELECT__CNTR_MODE__SHIFT 0x14
23248#define GDS_PERFCOUNTER3_SELECT__PERF_MODE1__SHIFT 0x18
23249#define GDS_PERFCOUNTER3_SELECT__PERF_MODE__SHIFT 0x1c
23250#define GDS_PERFCOUNTER3_SELECT__PERF_SEL_MASK 0x000003FFL
23251#define GDS_PERFCOUNTER3_SELECT__PERF_SEL1_MASK 0x000FFC00L
23252#define GDS_PERFCOUNTER3_SELECT__CNTR_MODE_MASK 0x00F00000L
23253#define GDS_PERFCOUNTER3_SELECT__PERF_MODE1_MASK 0x0F000000L
23254#define GDS_PERFCOUNTER3_SELECT__PERF_MODE_MASK 0xF0000000L
23255//GDS_PERFCOUNTER0_SELECT1
23256#define GDS_PERFCOUNTER0_SELECT1__PERF_SEL2__SHIFT 0x0
23257#define GDS_PERFCOUNTER0_SELECT1__PERF_SEL3__SHIFT 0xa
23258#define GDS_PERFCOUNTER0_SELECT1__PERF_MODE3__SHIFT 0x18
23259#define GDS_PERFCOUNTER0_SELECT1__PERF_MODE2__SHIFT 0x1c
23260#define GDS_PERFCOUNTER0_SELECT1__PERF_SEL2_MASK 0x000003FFL
23261#define GDS_PERFCOUNTER0_SELECT1__PERF_SEL3_MASK 0x000FFC00L
23262#define GDS_PERFCOUNTER0_SELECT1__PERF_MODE3_MASK 0x0F000000L
23263#define GDS_PERFCOUNTER0_SELECT1__PERF_MODE2_MASK 0xF0000000L
23264//TA_PERFCOUNTER0_SELECT
23265#define TA_PERFCOUNTER0_SELECT__PERF_SEL__SHIFT 0x0
23266#define TA_PERFCOUNTER0_SELECT__PERF_SEL1__SHIFT 0xa
23267#define TA_PERFCOUNTER0_SELECT__CNTR_MODE__SHIFT 0x14
23268#define TA_PERFCOUNTER0_SELECT__PERF_MODE1__SHIFT 0x18
23269#define TA_PERFCOUNTER0_SELECT__PERF_MODE__SHIFT 0x1c
23270#define TA_PERFCOUNTER0_SELECT__PERF_SEL_MASK 0x000000FFL
23271#define TA_PERFCOUNTER0_SELECT__PERF_SEL1_MASK 0x0003FC00L
23272#define TA_PERFCOUNTER0_SELECT__CNTR_MODE_MASK 0x00F00000L
23273#define TA_PERFCOUNTER0_SELECT__PERF_MODE1_MASK 0x0F000000L
23274#define TA_PERFCOUNTER0_SELECT__PERF_MODE_MASK 0xF0000000L
23275//TA_PERFCOUNTER0_SELECT1
23276#define TA_PERFCOUNTER0_SELECT1__PERF_SEL2__SHIFT 0x0
23277#define TA_PERFCOUNTER0_SELECT1__PERF_SEL3__SHIFT 0xa
23278#define TA_PERFCOUNTER0_SELECT1__PERF_MODE3__SHIFT 0x18
23279#define TA_PERFCOUNTER0_SELECT1__PERF_MODE2__SHIFT 0x1c
23280#define TA_PERFCOUNTER0_SELECT1__PERF_SEL2_MASK 0x000000FFL
23281#define TA_PERFCOUNTER0_SELECT1__PERF_SEL3_MASK 0x0003FC00L
23282#define TA_PERFCOUNTER0_SELECT1__PERF_MODE3_MASK 0x0F000000L
23283#define TA_PERFCOUNTER0_SELECT1__PERF_MODE2_MASK 0xF0000000L
23284//TA_PERFCOUNTER1_SELECT
23285#define TA_PERFCOUNTER1_SELECT__PERF_SEL__SHIFT 0x0
23286#define TA_PERFCOUNTER1_SELECT__CNTR_MODE__SHIFT 0x14
23287#define TA_PERFCOUNTER1_SELECT__PERF_MODE__SHIFT 0x1c
23288#define TA_PERFCOUNTER1_SELECT__PERF_SEL_MASK 0x000000FFL
23289#define TA_PERFCOUNTER1_SELECT__CNTR_MODE_MASK 0x00F00000L
23290#define TA_PERFCOUNTER1_SELECT__PERF_MODE_MASK 0xF0000000L
23291//TD_PERFCOUNTER0_SELECT
23292#define TD_PERFCOUNTER0_SELECT__PERF_SEL__SHIFT 0x0
23293#define TD_PERFCOUNTER0_SELECT__PERF_SEL1__SHIFT 0xa
23294#define TD_PERFCOUNTER0_SELECT__CNTR_MODE__SHIFT 0x14
23295#define TD_PERFCOUNTER0_SELECT__PERF_MODE1__SHIFT 0x18
23296#define TD_PERFCOUNTER0_SELECT__PERF_MODE__SHIFT 0x1c
23297#define TD_PERFCOUNTER0_SELECT__PERF_SEL_MASK 0x000000FFL
23298#define TD_PERFCOUNTER0_SELECT__PERF_SEL1_MASK 0x0003FC00L
23299#define TD_PERFCOUNTER0_SELECT__CNTR_MODE_MASK 0x00F00000L
23300#define TD_PERFCOUNTER0_SELECT__PERF_MODE1_MASK 0x0F000000L
23301#define TD_PERFCOUNTER0_SELECT__PERF_MODE_MASK 0xF0000000L
23302//TD_PERFCOUNTER0_SELECT1
23303#define TD_PERFCOUNTER0_SELECT1__PERF_SEL2__SHIFT 0x0
23304#define TD_PERFCOUNTER0_SELECT1__PERF_SEL3__SHIFT 0xa
23305#define TD_PERFCOUNTER0_SELECT1__PERF_MODE3__SHIFT 0x18
23306#define TD_PERFCOUNTER0_SELECT1__PERF_MODE2__SHIFT 0x1c
23307#define TD_PERFCOUNTER0_SELECT1__PERF_SEL2_MASK 0x000000FFL
23308#define TD_PERFCOUNTER0_SELECT1__PERF_SEL3_MASK 0x0003FC00L
23309#define TD_PERFCOUNTER0_SELECT1__PERF_MODE3_MASK 0x0F000000L
23310#define TD_PERFCOUNTER0_SELECT1__PERF_MODE2_MASK 0xF0000000L
23311//TD_PERFCOUNTER1_SELECT
23312#define TD_PERFCOUNTER1_SELECT__PERF_SEL__SHIFT 0x0
23313#define TD_PERFCOUNTER1_SELECT__CNTR_MODE__SHIFT 0x14
23314#define TD_PERFCOUNTER1_SELECT__PERF_MODE__SHIFT 0x1c
23315#define TD_PERFCOUNTER1_SELECT__PERF_SEL_MASK 0x000000FFL
23316#define TD_PERFCOUNTER1_SELECT__CNTR_MODE_MASK 0x00F00000L
23317#define TD_PERFCOUNTER1_SELECT__PERF_MODE_MASK 0xF0000000L
23318//TCP_PERFCOUNTER0_SELECT
23319#define TCP_PERFCOUNTER0_SELECT__PERF_SEL__SHIFT 0x0
23320#define TCP_PERFCOUNTER0_SELECT__PERF_SEL1__SHIFT 0xa
23321#define TCP_PERFCOUNTER0_SELECT__CNTR_MODE__SHIFT 0x14
23322#define TCP_PERFCOUNTER0_SELECT__PERF_MODE1__SHIFT 0x18
23323#define TCP_PERFCOUNTER0_SELECT__PERF_MODE__SHIFT 0x1c
23324#define TCP_PERFCOUNTER0_SELECT__PERF_SEL_MASK 0x000003FFL
23325#define TCP_PERFCOUNTER0_SELECT__PERF_SEL1_MASK 0x000FFC00L
23326#define TCP_PERFCOUNTER0_SELECT__CNTR_MODE_MASK 0x00F00000L
23327#define TCP_PERFCOUNTER0_SELECT__PERF_MODE1_MASK 0x0F000000L
23328#define TCP_PERFCOUNTER0_SELECT__PERF_MODE_MASK 0xF0000000L
23329//TCP_PERFCOUNTER0_SELECT1
23330#define TCP_PERFCOUNTER0_SELECT1__PERF_SEL2__SHIFT 0x0
23331#define TCP_PERFCOUNTER0_SELECT1__PERF_SEL3__SHIFT 0xa
23332#define TCP_PERFCOUNTER0_SELECT1__PERF_MODE3__SHIFT 0x18
23333#define TCP_PERFCOUNTER0_SELECT1__PERF_MODE2__SHIFT 0x1c
23334#define TCP_PERFCOUNTER0_SELECT1__PERF_SEL2_MASK 0x000003FFL
23335#define TCP_PERFCOUNTER0_SELECT1__PERF_SEL3_MASK 0x000FFC00L
23336#define TCP_PERFCOUNTER0_SELECT1__PERF_MODE3_MASK 0x0F000000L
23337#define TCP_PERFCOUNTER0_SELECT1__PERF_MODE2_MASK 0xF0000000L
23338//TCP_PERFCOUNTER1_SELECT
23339#define TCP_PERFCOUNTER1_SELECT__PERF_SEL__SHIFT 0x0
23340#define TCP_PERFCOUNTER1_SELECT__PERF_SEL1__SHIFT 0xa
23341#define TCP_PERFCOUNTER1_SELECT__CNTR_MODE__SHIFT 0x14
23342#define TCP_PERFCOUNTER1_SELECT__PERF_MODE1__SHIFT 0x18
23343#define TCP_PERFCOUNTER1_SELECT__PERF_MODE__SHIFT 0x1c
23344#define TCP_PERFCOUNTER1_SELECT__PERF_SEL_MASK 0x000003FFL
23345#define TCP_PERFCOUNTER1_SELECT__PERF_SEL1_MASK 0x000FFC00L
23346#define TCP_PERFCOUNTER1_SELECT__CNTR_MODE_MASK 0x00F00000L
23347#define TCP_PERFCOUNTER1_SELECT__PERF_MODE1_MASK 0x0F000000L
23348#define TCP_PERFCOUNTER1_SELECT__PERF_MODE_MASK 0xF0000000L
23349//TCP_PERFCOUNTER1_SELECT1
23350#define TCP_PERFCOUNTER1_SELECT1__PERF_SEL2__SHIFT 0x0
23351#define TCP_PERFCOUNTER1_SELECT1__PERF_SEL3__SHIFT 0xa
23352#define TCP_PERFCOUNTER1_SELECT1__PERF_MODE3__SHIFT 0x18
23353#define TCP_PERFCOUNTER1_SELECT1__PERF_MODE2__SHIFT 0x1c
23354#define TCP_PERFCOUNTER1_SELECT1__PERF_SEL2_MASK 0x000003FFL
23355#define TCP_PERFCOUNTER1_SELECT1__PERF_SEL3_MASK 0x000FFC00L
23356#define TCP_PERFCOUNTER1_SELECT1__PERF_MODE3_MASK 0x0F000000L
23357#define TCP_PERFCOUNTER1_SELECT1__PERF_MODE2_MASK 0xF0000000L
23358//TCP_PERFCOUNTER2_SELECT
23359#define TCP_PERFCOUNTER2_SELECT__PERF_SEL__SHIFT 0x0
23360#define TCP_PERFCOUNTER2_SELECT__CNTR_MODE__SHIFT 0x14
23361#define TCP_PERFCOUNTER2_SELECT__PERF_MODE__SHIFT 0x1c
23362#define TCP_PERFCOUNTER2_SELECT__PERF_SEL_MASK 0x000003FFL
23363#define TCP_PERFCOUNTER2_SELECT__CNTR_MODE_MASK 0x00F00000L
23364#define TCP_PERFCOUNTER2_SELECT__PERF_MODE_MASK 0xF0000000L
23365//TCP_PERFCOUNTER3_SELECT
23366#define TCP_PERFCOUNTER3_SELECT__PERF_SEL__SHIFT 0x0
23367#define TCP_PERFCOUNTER3_SELECT__CNTR_MODE__SHIFT 0x14
23368#define TCP_PERFCOUNTER3_SELECT__PERF_MODE__SHIFT 0x1c
23369#define TCP_PERFCOUNTER3_SELECT__PERF_SEL_MASK 0x000003FFL
23370#define TCP_PERFCOUNTER3_SELECT__CNTR_MODE_MASK 0x00F00000L
23371#define TCP_PERFCOUNTER3_SELECT__PERF_MODE_MASK 0xF0000000L
23372//TCC_PERFCOUNTER0_SELECT
23373#define TCC_PERFCOUNTER0_SELECT__PERF_SEL__SHIFT 0x0
23374#define TCC_PERFCOUNTER0_SELECT__PERF_SEL1__SHIFT 0xa
23375#define TCC_PERFCOUNTER0_SELECT__CNTR_MODE__SHIFT 0x14
23376#define TCC_PERFCOUNTER0_SELECT__PERF_MODE1__SHIFT 0x18
23377#define TCC_PERFCOUNTER0_SELECT__PERF_MODE__SHIFT 0x1c
23378#define TCC_PERFCOUNTER0_SELECT__PERF_SEL_MASK 0x000003FFL
23379#define TCC_PERFCOUNTER0_SELECT__PERF_SEL1_MASK 0x000FFC00L
23380#define TCC_PERFCOUNTER0_SELECT__CNTR_MODE_MASK 0x00F00000L
23381#define TCC_PERFCOUNTER0_SELECT__PERF_MODE1_MASK 0x0F000000L
23382#define TCC_PERFCOUNTER0_SELECT__PERF_MODE_MASK 0xF0000000L
23383//TCC_PERFCOUNTER0_SELECT1
23384#define TCC_PERFCOUNTER0_SELECT1__PERF_SEL2__SHIFT 0x0
23385#define TCC_PERFCOUNTER0_SELECT1__PERF_SEL3__SHIFT 0xa
23386#define TCC_PERFCOUNTER0_SELECT1__PERF_MODE2__SHIFT 0x18
23387#define TCC_PERFCOUNTER0_SELECT1__PERF_MODE3__SHIFT 0x1c
23388#define TCC_PERFCOUNTER0_SELECT1__PERF_SEL2_MASK 0x000003FFL
23389#define TCC_PERFCOUNTER0_SELECT1__PERF_SEL3_MASK 0x000FFC00L
23390#define TCC_PERFCOUNTER0_SELECT1__PERF_MODE2_MASK 0x0F000000L
23391#define TCC_PERFCOUNTER0_SELECT1__PERF_MODE3_MASK 0xF0000000L
23392//TCC_PERFCOUNTER1_SELECT
23393#define TCC_PERFCOUNTER1_SELECT__PERF_SEL__SHIFT 0x0
23394#define TCC_PERFCOUNTER1_SELECT__PERF_SEL1__SHIFT 0xa
23395#define TCC_PERFCOUNTER1_SELECT__CNTR_MODE__SHIFT 0x14
23396#define TCC_PERFCOUNTER1_SELECT__PERF_MODE1__SHIFT 0x18
23397#define TCC_PERFCOUNTER1_SELECT__PERF_MODE__SHIFT 0x1c
23398#define TCC_PERFCOUNTER1_SELECT__PERF_SEL_MASK 0x000003FFL
23399#define TCC_PERFCOUNTER1_SELECT__PERF_SEL1_MASK 0x000FFC00L
23400#define TCC_PERFCOUNTER1_SELECT__CNTR_MODE_MASK 0x00F00000L
23401#define TCC_PERFCOUNTER1_SELECT__PERF_MODE1_MASK 0x0F000000L
23402#define TCC_PERFCOUNTER1_SELECT__PERF_MODE_MASK 0xF0000000L
23403//TCC_PERFCOUNTER1_SELECT1
23404#define TCC_PERFCOUNTER1_SELECT1__PERF_SEL2__SHIFT 0x0
23405#define TCC_PERFCOUNTER1_SELECT1__PERF_SEL3__SHIFT 0xa
23406#define TCC_PERFCOUNTER1_SELECT1__PERF_MODE2__SHIFT 0x18
23407#define TCC_PERFCOUNTER1_SELECT1__PERF_MODE3__SHIFT 0x1c
23408#define TCC_PERFCOUNTER1_SELECT1__PERF_SEL2_MASK 0x000003FFL
23409#define TCC_PERFCOUNTER1_SELECT1__PERF_SEL3_MASK 0x000FFC00L
23410#define TCC_PERFCOUNTER1_SELECT1__PERF_MODE2_MASK 0x0F000000L
23411#define TCC_PERFCOUNTER1_SELECT1__PERF_MODE3_MASK 0xF0000000L
23412//TCC_PERFCOUNTER2_SELECT
23413#define TCC_PERFCOUNTER2_SELECT__PERF_SEL__SHIFT 0x0
23414#define TCC_PERFCOUNTER2_SELECT__CNTR_MODE__SHIFT 0x14
23415#define TCC_PERFCOUNTER2_SELECT__PERF_MODE__SHIFT 0x1c
23416#define TCC_PERFCOUNTER2_SELECT__PERF_SEL_MASK 0x000003FFL
23417#define TCC_PERFCOUNTER2_SELECT__CNTR_MODE_MASK 0x00F00000L
23418#define TCC_PERFCOUNTER2_SELECT__PERF_MODE_MASK 0xF0000000L
23419//TCC_PERFCOUNTER3_SELECT
23420#define TCC_PERFCOUNTER3_SELECT__PERF_SEL__SHIFT 0x0
23421#define TCC_PERFCOUNTER3_SELECT__CNTR_MODE__SHIFT 0x14
23422#define TCC_PERFCOUNTER3_SELECT__PERF_MODE__SHIFT 0x1c
23423#define TCC_PERFCOUNTER3_SELECT__PERF_SEL_MASK 0x000003FFL
23424#define TCC_PERFCOUNTER3_SELECT__CNTR_MODE_MASK 0x00F00000L
23425#define TCC_PERFCOUNTER3_SELECT__PERF_MODE_MASK 0xF0000000L
23426//TCA_PERFCOUNTER0_SELECT
23427#define TCA_PERFCOUNTER0_SELECT__PERF_SEL__SHIFT 0x0
23428#define TCA_PERFCOUNTER0_SELECT__PERF_SEL1__SHIFT 0xa
23429#define TCA_PERFCOUNTER0_SELECT__CNTR_MODE__SHIFT 0x14
23430#define TCA_PERFCOUNTER0_SELECT__PERF_MODE1__SHIFT 0x18
23431#define TCA_PERFCOUNTER0_SELECT__PERF_MODE__SHIFT 0x1c
23432#define TCA_PERFCOUNTER0_SELECT__PERF_SEL_MASK 0x000003FFL
23433#define TCA_PERFCOUNTER0_SELECT__PERF_SEL1_MASK 0x000FFC00L
23434#define TCA_PERFCOUNTER0_SELECT__CNTR_MODE_MASK 0x00F00000L
23435#define TCA_PERFCOUNTER0_SELECT__PERF_MODE1_MASK 0x0F000000L
23436#define TCA_PERFCOUNTER0_SELECT__PERF_MODE_MASK 0xF0000000L
23437//TCA_PERFCOUNTER0_SELECT1
23438#define TCA_PERFCOUNTER0_SELECT1__PERF_SEL2__SHIFT 0x0
23439#define TCA_PERFCOUNTER0_SELECT1__PERF_SEL3__SHIFT 0xa
23440#define TCA_PERFCOUNTER0_SELECT1__PERF_MODE2__SHIFT 0x18
23441#define TCA_PERFCOUNTER0_SELECT1__PERF_MODE3__SHIFT 0x1c
23442#define TCA_PERFCOUNTER0_SELECT1__PERF_SEL2_MASK 0x000003FFL
23443#define TCA_PERFCOUNTER0_SELECT1__PERF_SEL3_MASK 0x000FFC00L
23444#define TCA_PERFCOUNTER0_SELECT1__PERF_MODE2_MASK 0x0F000000L
23445#define TCA_PERFCOUNTER0_SELECT1__PERF_MODE3_MASK 0xF0000000L
23446//TCA_PERFCOUNTER1_SELECT
23447#define TCA_PERFCOUNTER1_SELECT__PERF_SEL__SHIFT 0x0
23448#define TCA_PERFCOUNTER1_SELECT__PERF_SEL1__SHIFT 0xa
23449#define TCA_PERFCOUNTER1_SELECT__CNTR_MODE__SHIFT 0x14
23450#define TCA_PERFCOUNTER1_SELECT__PERF_MODE1__SHIFT 0x18
23451#define TCA_PERFCOUNTER1_SELECT__PERF_MODE__SHIFT 0x1c
23452#define TCA_PERFCOUNTER1_SELECT__PERF_SEL_MASK 0x000003FFL
23453#define TCA_PERFCOUNTER1_SELECT__PERF_SEL1_MASK 0x000FFC00L
23454#define TCA_PERFCOUNTER1_SELECT__CNTR_MODE_MASK 0x00F00000L
23455#define TCA_PERFCOUNTER1_SELECT__PERF_MODE1_MASK 0x0F000000L
23456#define TCA_PERFCOUNTER1_SELECT__PERF_MODE_MASK 0xF0000000L
23457//TCA_PERFCOUNTER1_SELECT1
23458#define TCA_PERFCOUNTER1_SELECT1__PERF_SEL2__SHIFT 0x0
23459#define TCA_PERFCOUNTER1_SELECT1__PERF_SEL3__SHIFT 0xa
23460#define TCA_PERFCOUNTER1_SELECT1__PERF_MODE2__SHIFT 0x18
23461#define TCA_PERFCOUNTER1_SELECT1__PERF_MODE3__SHIFT 0x1c
23462#define TCA_PERFCOUNTER1_SELECT1__PERF_SEL2_MASK 0x000003FFL
23463#define TCA_PERFCOUNTER1_SELECT1__PERF_SEL3_MASK 0x000FFC00L
23464#define TCA_PERFCOUNTER1_SELECT1__PERF_MODE2_MASK 0x0F000000L
23465#define TCA_PERFCOUNTER1_SELECT1__PERF_MODE3_MASK 0xF0000000L
23466//TCA_PERFCOUNTER2_SELECT
23467#define TCA_PERFCOUNTER2_SELECT__PERF_SEL__SHIFT 0x0
23468#define TCA_PERFCOUNTER2_SELECT__CNTR_MODE__SHIFT 0x14
23469#define TCA_PERFCOUNTER2_SELECT__PERF_MODE__SHIFT 0x1c
23470#define TCA_PERFCOUNTER2_SELECT__PERF_SEL_MASK 0x000003FFL
23471#define TCA_PERFCOUNTER2_SELECT__CNTR_MODE_MASK 0x00F00000L
23472#define TCA_PERFCOUNTER2_SELECT__PERF_MODE_MASK 0xF0000000L
23473//TCA_PERFCOUNTER3_SELECT
23474#define TCA_PERFCOUNTER3_SELECT__PERF_SEL__SHIFT 0x0
23475#define TCA_PERFCOUNTER3_SELECT__CNTR_MODE__SHIFT 0x14
23476#define TCA_PERFCOUNTER3_SELECT__PERF_MODE__SHIFT 0x1c
23477#define TCA_PERFCOUNTER3_SELECT__PERF_SEL_MASK 0x000003FFL
23478#define TCA_PERFCOUNTER3_SELECT__CNTR_MODE_MASK 0x00F00000L
23479#define TCA_PERFCOUNTER3_SELECT__PERF_MODE_MASK 0xF0000000L
23480//CB_PERFCOUNTER_FILTER
23481#define CB_PERFCOUNTER_FILTER__OP_FILTER_ENABLE__SHIFT 0x0
23482#define CB_PERFCOUNTER_FILTER__OP_FILTER_SEL__SHIFT 0x1
23483#define CB_PERFCOUNTER_FILTER__FORMAT_FILTER_ENABLE__SHIFT 0x4
23484#define CB_PERFCOUNTER_FILTER__FORMAT_FILTER_SEL__SHIFT 0x5
23485#define CB_PERFCOUNTER_FILTER__CLEAR_FILTER_ENABLE__SHIFT 0xa
23486#define CB_PERFCOUNTER_FILTER__CLEAR_FILTER_SEL__SHIFT 0xb
23487#define CB_PERFCOUNTER_FILTER__MRT_FILTER_ENABLE__SHIFT 0xc
23488#define CB_PERFCOUNTER_FILTER__MRT_FILTER_SEL__SHIFT 0xd
23489#define CB_PERFCOUNTER_FILTER__NUM_SAMPLES_FILTER_ENABLE__SHIFT 0x11
23490#define CB_PERFCOUNTER_FILTER__NUM_SAMPLES_FILTER_SEL__SHIFT 0x12
23491#define CB_PERFCOUNTER_FILTER__NUM_FRAGMENTS_FILTER_ENABLE__SHIFT 0x15
23492#define CB_PERFCOUNTER_FILTER__NUM_FRAGMENTS_FILTER_SEL__SHIFT 0x16
23493#define CB_PERFCOUNTER_FILTER__OP_FILTER_ENABLE_MASK 0x00000001L
23494#define CB_PERFCOUNTER_FILTER__OP_FILTER_SEL_MASK 0x0000000EL
23495#define CB_PERFCOUNTER_FILTER__FORMAT_FILTER_ENABLE_MASK 0x00000010L
23496#define CB_PERFCOUNTER_FILTER__FORMAT_FILTER_SEL_MASK 0x000003E0L
23497#define CB_PERFCOUNTER_FILTER__CLEAR_FILTER_ENABLE_MASK 0x00000400L
23498#define CB_PERFCOUNTER_FILTER__CLEAR_FILTER_SEL_MASK 0x00000800L
23499#define CB_PERFCOUNTER_FILTER__MRT_FILTER_ENABLE_MASK 0x00001000L
23500#define CB_PERFCOUNTER_FILTER__MRT_FILTER_SEL_MASK 0x0000E000L
23501#define CB_PERFCOUNTER_FILTER__NUM_SAMPLES_FILTER_ENABLE_MASK 0x00020000L
23502#define CB_PERFCOUNTER_FILTER__NUM_SAMPLES_FILTER_SEL_MASK 0x001C0000L
23503#define CB_PERFCOUNTER_FILTER__NUM_FRAGMENTS_FILTER_ENABLE_MASK 0x00200000L
23504#define CB_PERFCOUNTER_FILTER__NUM_FRAGMENTS_FILTER_SEL_MASK 0x00C00000L
23505//CB_PERFCOUNTER0_SELECT
23506#define CB_PERFCOUNTER0_SELECT__PERF_SEL__SHIFT 0x0
23507#define CB_PERFCOUNTER0_SELECT__PERF_SEL1__SHIFT 0xa
23508#define CB_PERFCOUNTER0_SELECT__CNTR_MODE__SHIFT 0x14
23509#define CB_PERFCOUNTER0_SELECT__PERF_MODE1__SHIFT 0x18
23510#define CB_PERFCOUNTER0_SELECT__PERF_MODE__SHIFT 0x1c
23511#define CB_PERFCOUNTER0_SELECT__PERF_SEL_MASK 0x000001FFL
23512#define CB_PERFCOUNTER0_SELECT__PERF_SEL1_MASK 0x0007FC00L
23513#define CB_PERFCOUNTER0_SELECT__CNTR_MODE_MASK 0x00F00000L
23514#define CB_PERFCOUNTER0_SELECT__PERF_MODE1_MASK 0x0F000000L
23515#define CB_PERFCOUNTER0_SELECT__PERF_MODE_MASK 0xF0000000L
23516//CB_PERFCOUNTER0_SELECT1
23517#define CB_PERFCOUNTER0_SELECT1__PERF_SEL2__SHIFT 0x0
23518#define CB_PERFCOUNTER0_SELECT1__PERF_SEL3__SHIFT 0xa
23519#define CB_PERFCOUNTER0_SELECT1__PERF_MODE3__SHIFT 0x18
23520#define CB_PERFCOUNTER0_SELECT1__PERF_MODE2__SHIFT 0x1c
23521#define CB_PERFCOUNTER0_SELECT1__PERF_SEL2_MASK 0x000001FFL
23522#define CB_PERFCOUNTER0_SELECT1__PERF_SEL3_MASK 0x0007FC00L
23523#define CB_PERFCOUNTER0_SELECT1__PERF_MODE3_MASK 0x0F000000L
23524#define CB_PERFCOUNTER0_SELECT1__PERF_MODE2_MASK 0xF0000000L
23525//CB_PERFCOUNTER1_SELECT
23526#define CB_PERFCOUNTER1_SELECT__PERF_SEL__SHIFT 0x0
23527#define CB_PERFCOUNTER1_SELECT__PERF_MODE__SHIFT 0x1c
23528#define CB_PERFCOUNTER1_SELECT__PERF_SEL_MASK 0x000001FFL
23529#define CB_PERFCOUNTER1_SELECT__PERF_MODE_MASK 0xF0000000L
23530//CB_PERFCOUNTER2_SELECT
23531#define CB_PERFCOUNTER2_SELECT__PERF_SEL__SHIFT 0x0
23532#define CB_PERFCOUNTER2_SELECT__PERF_MODE__SHIFT 0x1c
23533#define CB_PERFCOUNTER2_SELECT__PERF_SEL_MASK 0x000001FFL
23534#define CB_PERFCOUNTER2_SELECT__PERF_MODE_MASK 0xF0000000L
23535//CB_PERFCOUNTER3_SELECT
23536#define CB_PERFCOUNTER3_SELECT__PERF_SEL__SHIFT 0x0
23537#define CB_PERFCOUNTER3_SELECT__PERF_MODE__SHIFT 0x1c
23538#define CB_PERFCOUNTER3_SELECT__PERF_SEL_MASK 0x000001FFL
23539#define CB_PERFCOUNTER3_SELECT__PERF_MODE_MASK 0xF0000000L
23540//DB_PERFCOUNTER0_SELECT
23541#define DB_PERFCOUNTER0_SELECT__PERF_SEL__SHIFT 0x0
23542#define DB_PERFCOUNTER0_SELECT__PERF_SEL1__SHIFT 0xa
23543#define DB_PERFCOUNTER0_SELECT__CNTR_MODE__SHIFT 0x14
23544#define DB_PERFCOUNTER0_SELECT__PERF_MODE1__SHIFT 0x18
23545#define DB_PERFCOUNTER0_SELECT__PERF_MODE__SHIFT 0x1c
23546#define DB_PERFCOUNTER0_SELECT__PERF_SEL_MASK 0x000003FFL
23547#define DB_PERFCOUNTER0_SELECT__PERF_SEL1_MASK 0x000FFC00L
23548#define DB_PERFCOUNTER0_SELECT__CNTR_MODE_MASK 0x00F00000L
23549#define DB_PERFCOUNTER0_SELECT__PERF_MODE1_MASK 0x0F000000L
23550#define DB_PERFCOUNTER0_SELECT__PERF_MODE_MASK 0xF0000000L
23551//DB_PERFCOUNTER0_SELECT1
23552#define DB_PERFCOUNTER0_SELECT1__PERF_SEL2__SHIFT 0x0
23553#define DB_PERFCOUNTER0_SELECT1__PERF_SEL3__SHIFT 0xa
23554#define DB_PERFCOUNTER0_SELECT1__PERF_MODE3__SHIFT 0x18
23555#define DB_PERFCOUNTER0_SELECT1__PERF_MODE2__SHIFT 0x1c
23556#define DB_PERFCOUNTER0_SELECT1__PERF_SEL2_MASK 0x000003FFL
23557#define DB_PERFCOUNTER0_SELECT1__PERF_SEL3_MASK 0x000FFC00L
23558#define DB_PERFCOUNTER0_SELECT1__PERF_MODE3_MASK 0x0F000000L
23559#define DB_PERFCOUNTER0_SELECT1__PERF_MODE2_MASK 0xF0000000L
23560//DB_PERFCOUNTER1_SELECT
23561#define DB_PERFCOUNTER1_SELECT__PERF_SEL__SHIFT 0x0
23562#define DB_PERFCOUNTER1_SELECT__PERF_SEL1__SHIFT 0xa
23563#define DB_PERFCOUNTER1_SELECT__CNTR_MODE__SHIFT 0x14
23564#define DB_PERFCOUNTER1_SELECT__PERF_MODE1__SHIFT 0x18
23565#define DB_PERFCOUNTER1_SELECT__PERF_MODE__SHIFT 0x1c
23566#define DB_PERFCOUNTER1_SELECT__PERF_SEL_MASK 0x000003FFL
23567#define DB_PERFCOUNTER1_SELECT__PERF_SEL1_MASK 0x000FFC00L
23568#define DB_PERFCOUNTER1_SELECT__CNTR_MODE_MASK 0x00F00000L
23569#define DB_PERFCOUNTER1_SELECT__PERF_MODE1_MASK 0x0F000000L
23570#define DB_PERFCOUNTER1_SELECT__PERF_MODE_MASK 0xF0000000L
23571//DB_PERFCOUNTER1_SELECT1
23572#define DB_PERFCOUNTER1_SELECT1__PERF_SEL2__SHIFT 0x0
23573#define DB_PERFCOUNTER1_SELECT1__PERF_SEL3__SHIFT 0xa
23574#define DB_PERFCOUNTER1_SELECT1__PERF_MODE3__SHIFT 0x18
23575#define DB_PERFCOUNTER1_SELECT1__PERF_MODE2__SHIFT 0x1c
23576#define DB_PERFCOUNTER1_SELECT1__PERF_SEL2_MASK 0x000003FFL
23577#define DB_PERFCOUNTER1_SELECT1__PERF_SEL3_MASK 0x000FFC00L
23578#define DB_PERFCOUNTER1_SELECT1__PERF_MODE3_MASK 0x0F000000L
23579#define DB_PERFCOUNTER1_SELECT1__PERF_MODE2_MASK 0xF0000000L
23580//DB_PERFCOUNTER2_SELECT
23581#define DB_PERFCOUNTER2_SELECT__PERF_SEL__SHIFT 0x0
23582#define DB_PERFCOUNTER2_SELECT__PERF_SEL1__SHIFT 0xa
23583#define DB_PERFCOUNTER2_SELECT__CNTR_MODE__SHIFT 0x14
23584#define DB_PERFCOUNTER2_SELECT__PERF_MODE1__SHIFT 0x18
23585#define DB_PERFCOUNTER2_SELECT__PERF_MODE__SHIFT 0x1c
23586#define DB_PERFCOUNTER2_SELECT__PERF_SEL_MASK 0x000003FFL
23587#define DB_PERFCOUNTER2_SELECT__PERF_SEL1_MASK 0x000FFC00L
23588#define DB_PERFCOUNTER2_SELECT__CNTR_MODE_MASK 0x00F00000L
23589#define DB_PERFCOUNTER2_SELECT__PERF_MODE1_MASK 0x0F000000L
23590#define DB_PERFCOUNTER2_SELECT__PERF_MODE_MASK 0xF0000000L
23591//DB_PERFCOUNTER3_SELECT
23592#define DB_PERFCOUNTER3_SELECT__PERF_SEL__SHIFT 0x0
23593#define DB_PERFCOUNTER3_SELECT__PERF_SEL1__SHIFT 0xa
23594#define DB_PERFCOUNTER3_SELECT__CNTR_MODE__SHIFT 0x14
23595#define DB_PERFCOUNTER3_SELECT__PERF_MODE1__SHIFT 0x18
23596#define DB_PERFCOUNTER3_SELECT__PERF_MODE__SHIFT 0x1c
23597#define DB_PERFCOUNTER3_SELECT__PERF_SEL_MASK 0x000003FFL
23598#define DB_PERFCOUNTER3_SELECT__PERF_SEL1_MASK 0x000FFC00L
23599#define DB_PERFCOUNTER3_SELECT__CNTR_MODE_MASK 0x00F00000L
23600#define DB_PERFCOUNTER3_SELECT__PERF_MODE1_MASK 0x0F000000L
23601#define DB_PERFCOUNTER3_SELECT__PERF_MODE_MASK 0xF0000000L
23602//RLC_SPM_PERFMON_CNTL
23603#define RLC_SPM_PERFMON_CNTL__RESERVED1__SHIFT 0x0
23604#define RLC_SPM_PERFMON_CNTL__PERFMON_RING_MODE__SHIFT 0xc
23605#define RLC_SPM_PERFMON_CNTL__RESERVED__SHIFT 0xe
23606#define RLC_SPM_PERFMON_CNTL__PERFMON_SAMPLE_INTERVAL__SHIFT 0x10
23607#define RLC_SPM_PERFMON_CNTL__RESERVED1_MASK 0x00000FFFL
23608#define RLC_SPM_PERFMON_CNTL__PERFMON_RING_MODE_MASK 0x00003000L
23609#define RLC_SPM_PERFMON_CNTL__RESERVED_MASK 0x0000C000L
23610#define RLC_SPM_PERFMON_CNTL__PERFMON_SAMPLE_INTERVAL_MASK 0xFFFF0000L
23611//RLC_SPM_PERFMON_RING_BASE_LO
23612#define RLC_SPM_PERFMON_RING_BASE_LO__RING_BASE_LO__SHIFT 0x0
23613#define RLC_SPM_PERFMON_RING_BASE_LO__RING_BASE_LO_MASK 0xFFFFFFFFL
23614//RLC_SPM_PERFMON_RING_BASE_HI
23615#define RLC_SPM_PERFMON_RING_BASE_HI__RING_BASE_HI__SHIFT 0x0
23616#define RLC_SPM_PERFMON_RING_BASE_HI__RESERVED__SHIFT 0x10
23617#define RLC_SPM_PERFMON_RING_BASE_HI__RING_BASE_HI_MASK 0x0000FFFFL
23618#define RLC_SPM_PERFMON_RING_BASE_HI__RESERVED_MASK 0xFFFF0000L
23619//RLC_SPM_PERFMON_RING_SIZE
23620#define RLC_SPM_PERFMON_RING_SIZE__RING_BASE_SIZE__SHIFT 0x0
23621#define RLC_SPM_PERFMON_RING_SIZE__RING_BASE_SIZE_MASK 0xFFFFFFFFL
23622//RLC_SPM_PERFMON_SEGMENT_SIZE
23623#define RLC_SPM_PERFMON_SEGMENT_SIZE__PERFMON_SEGMENT_SIZE__SHIFT 0x0
23624#define RLC_SPM_PERFMON_SEGMENT_SIZE__RESERVED1__SHIFT 0x8
23625#define RLC_SPM_PERFMON_SEGMENT_SIZE__GLOBAL_NUM_LINE__SHIFT 0xb
23626#define RLC_SPM_PERFMON_SEGMENT_SIZE__SE0_NUM_LINE__SHIFT 0x10
23627#define RLC_SPM_PERFMON_SEGMENT_SIZE__SE1_NUM_LINE__SHIFT 0x15
23628#define RLC_SPM_PERFMON_SEGMENT_SIZE__SE2_NUM_LINE__SHIFT 0x1a
23629#define RLC_SPM_PERFMON_SEGMENT_SIZE__RESERVED__SHIFT 0x1f
23630#define RLC_SPM_PERFMON_SEGMENT_SIZE__PERFMON_SEGMENT_SIZE_MASK 0x000000FFL
23631#define RLC_SPM_PERFMON_SEGMENT_SIZE__RESERVED1_MASK 0x00000700L
23632#define RLC_SPM_PERFMON_SEGMENT_SIZE__GLOBAL_NUM_LINE_MASK 0x0000F800L
23633#define RLC_SPM_PERFMON_SEGMENT_SIZE__SE0_NUM_LINE_MASK 0x001F0000L
23634#define RLC_SPM_PERFMON_SEGMENT_SIZE__SE1_NUM_LINE_MASK 0x03E00000L
23635#define RLC_SPM_PERFMON_SEGMENT_SIZE__SE2_NUM_LINE_MASK 0x7C000000L
23636#define RLC_SPM_PERFMON_SEGMENT_SIZE__RESERVED_MASK 0x80000000L
23637//RLC_SPM_SE_MUXSEL_ADDR
23638#define RLC_SPM_SE_MUXSEL_ADDR__PERFMON_SEL_ADDR__SHIFT 0x0
23639#define RLC_SPM_SE_MUXSEL_ADDR__PERFMON_SEL_ADDR_MASK 0xFFFFFFFFL
23640//RLC_SPM_SE_MUXSEL_DATA
23641#define RLC_SPM_SE_MUXSEL_DATA__PERFMON_SEL_DATA__SHIFT 0x0
23642#define RLC_SPM_SE_MUXSEL_DATA__PERFMON_SEL_DATA_MASK 0xFFFFFFFFL
23643//RLC_SPM_CPG_PERFMON_SAMPLE_DELAY
23644#define RLC_SPM_CPG_PERFMON_SAMPLE_DELAY__PERFMON_SAMPLE_DELAY__SHIFT 0x0
23645#define RLC_SPM_CPG_PERFMON_SAMPLE_DELAY__RESERVED__SHIFT 0x8
23646#define RLC_SPM_CPG_PERFMON_SAMPLE_DELAY__PERFMON_SAMPLE_DELAY_MASK 0x000000FFL
23647#define RLC_SPM_CPG_PERFMON_SAMPLE_DELAY__RESERVED_MASK 0xFFFFFF00L
23648//RLC_SPM_CPC_PERFMON_SAMPLE_DELAY
23649#define RLC_SPM_CPC_PERFMON_SAMPLE_DELAY__PERFMON_SAMPLE_DELAY__SHIFT 0x0
23650#define RLC_SPM_CPC_PERFMON_SAMPLE_DELAY__RESERVED__SHIFT 0x8
23651#define RLC_SPM_CPC_PERFMON_SAMPLE_DELAY__PERFMON_SAMPLE_DELAY_MASK 0x000000FFL
23652#define RLC_SPM_CPC_PERFMON_SAMPLE_DELAY__RESERVED_MASK 0xFFFFFF00L
23653//RLC_SPM_CPF_PERFMON_SAMPLE_DELAY
23654#define RLC_SPM_CPF_PERFMON_SAMPLE_DELAY__PERFMON_SAMPLE_DELAY__SHIFT 0x0
23655#define RLC_SPM_CPF_PERFMON_SAMPLE_DELAY__RESERVED__SHIFT 0x8
23656#define RLC_SPM_CPF_PERFMON_SAMPLE_DELAY__PERFMON_SAMPLE_DELAY_MASK 0x000000FFL
23657#define RLC_SPM_CPF_PERFMON_SAMPLE_DELAY__RESERVED_MASK 0xFFFFFF00L
23658//RLC_SPM_CB_PERFMON_SAMPLE_DELAY
23659#define RLC_SPM_CB_PERFMON_SAMPLE_DELAY__PERFMON_SAMPLE_DELAY__SHIFT 0x0
23660#define RLC_SPM_CB_PERFMON_SAMPLE_DELAY__RESERVED__SHIFT 0x8
23661#define RLC_SPM_CB_PERFMON_SAMPLE_DELAY__PERFMON_SAMPLE_DELAY_MASK 0x000000FFL
23662#define RLC_SPM_CB_PERFMON_SAMPLE_DELAY__RESERVED_MASK 0xFFFFFF00L
23663//RLC_SPM_DB_PERFMON_SAMPLE_DELAY
23664#define RLC_SPM_DB_PERFMON_SAMPLE_DELAY__PERFMON_SAMPLE_DELAY__SHIFT 0x0
23665#define RLC_SPM_DB_PERFMON_SAMPLE_DELAY__RESERVED__SHIFT 0x8
23666#define RLC_SPM_DB_PERFMON_SAMPLE_DELAY__PERFMON_SAMPLE_DELAY_MASK 0x000000FFL
23667#define RLC_SPM_DB_PERFMON_SAMPLE_DELAY__RESERVED_MASK 0xFFFFFF00L
23668//RLC_SPM_PA_PERFMON_SAMPLE_DELAY
23669#define RLC_SPM_PA_PERFMON_SAMPLE_DELAY__PERFMON_SAMPLE_DELAY__SHIFT 0x0
23670#define RLC_SPM_PA_PERFMON_SAMPLE_DELAY__RESERVED__SHIFT 0x8
23671#define RLC_SPM_PA_PERFMON_SAMPLE_DELAY__PERFMON_SAMPLE_DELAY_MASK 0x000000FFL
23672#define RLC_SPM_PA_PERFMON_SAMPLE_DELAY__RESERVED_MASK 0xFFFFFF00L
23673//RLC_SPM_GDS_PERFMON_SAMPLE_DELAY
23674#define RLC_SPM_GDS_PERFMON_SAMPLE_DELAY__PERFMON_SAMPLE_DELAY__SHIFT 0x0
23675#define RLC_SPM_GDS_PERFMON_SAMPLE_DELAY__RESERVED__SHIFT 0x8
23676#define RLC_SPM_GDS_PERFMON_SAMPLE_DELAY__PERFMON_SAMPLE_DELAY_MASK 0x000000FFL
23677#define RLC_SPM_GDS_PERFMON_SAMPLE_DELAY__RESERVED_MASK 0xFFFFFF00L
23678//RLC_SPM_IA_PERFMON_SAMPLE_DELAY
23679#define RLC_SPM_IA_PERFMON_SAMPLE_DELAY__PERFMON_SAMPLE_DELAY__SHIFT 0x0
23680#define RLC_SPM_IA_PERFMON_SAMPLE_DELAY__RESERVED__SHIFT 0x8
23681#define RLC_SPM_IA_PERFMON_SAMPLE_DELAY__PERFMON_SAMPLE_DELAY_MASK 0x000000FFL
23682#define RLC_SPM_IA_PERFMON_SAMPLE_DELAY__RESERVED_MASK 0xFFFFFF00L
23683//RLC_SPM_SC_PERFMON_SAMPLE_DELAY
23684#define RLC_SPM_SC_PERFMON_SAMPLE_DELAY__PERFMON_SAMPLE_DELAY__SHIFT 0x0
23685#define RLC_SPM_SC_PERFMON_SAMPLE_DELAY__RESERVED__SHIFT 0x8
23686#define RLC_SPM_SC_PERFMON_SAMPLE_DELAY__PERFMON_SAMPLE_DELAY_MASK 0x000000FFL
23687#define RLC_SPM_SC_PERFMON_SAMPLE_DELAY__RESERVED_MASK 0xFFFFFF00L
23688//RLC_SPM_TCC_PERFMON_SAMPLE_DELAY
23689#define RLC_SPM_TCC_PERFMON_SAMPLE_DELAY__PERFMON_SAMPLE_DELAY__SHIFT 0x0
23690#define RLC_SPM_TCC_PERFMON_SAMPLE_DELAY__RESERVED__SHIFT 0x8
23691#define RLC_SPM_TCC_PERFMON_SAMPLE_DELAY__PERFMON_SAMPLE_DELAY_MASK 0x000000FFL
23692#define RLC_SPM_TCC_PERFMON_SAMPLE_DELAY__RESERVED_MASK 0xFFFFFF00L
23693//RLC_SPM_TCA_PERFMON_SAMPLE_DELAY
23694#define RLC_SPM_TCA_PERFMON_SAMPLE_DELAY__PERFMON_SAMPLE_DELAY__SHIFT 0x0
23695#define RLC_SPM_TCA_PERFMON_SAMPLE_DELAY__RESERVED__SHIFT 0x8
23696#define RLC_SPM_TCA_PERFMON_SAMPLE_DELAY__PERFMON_SAMPLE_DELAY_MASK 0x000000FFL
23697#define RLC_SPM_TCA_PERFMON_SAMPLE_DELAY__RESERVED_MASK 0xFFFFFF00L
23698//RLC_SPM_TCP_PERFMON_SAMPLE_DELAY
23699#define RLC_SPM_TCP_PERFMON_SAMPLE_DELAY__PERFMON_SAMPLE_DELAY__SHIFT 0x0
23700#define RLC_SPM_TCP_PERFMON_SAMPLE_DELAY__RESERVED__SHIFT 0x8
23701#define RLC_SPM_TCP_PERFMON_SAMPLE_DELAY__PERFMON_SAMPLE_DELAY_MASK 0x000000FFL
23702#define RLC_SPM_TCP_PERFMON_SAMPLE_DELAY__RESERVED_MASK 0xFFFFFF00L
23703//RLC_SPM_TA_PERFMON_SAMPLE_DELAY
23704#define RLC_SPM_TA_PERFMON_SAMPLE_DELAY__PERFMON_SAMPLE_DELAY__SHIFT 0x0
23705#define RLC_SPM_TA_PERFMON_SAMPLE_DELAY__RESERVED__SHIFT 0x8
23706#define RLC_SPM_TA_PERFMON_SAMPLE_DELAY__PERFMON_SAMPLE_DELAY_MASK 0x000000FFL
23707#define RLC_SPM_TA_PERFMON_SAMPLE_DELAY__RESERVED_MASK 0xFFFFFF00L
23708//RLC_SPM_TD_PERFMON_SAMPLE_DELAY
23709#define RLC_SPM_TD_PERFMON_SAMPLE_DELAY__PERFMON_SAMPLE_DELAY__SHIFT 0x0
23710#define RLC_SPM_TD_PERFMON_SAMPLE_DELAY__RESERVED__SHIFT 0x8
23711#define RLC_SPM_TD_PERFMON_SAMPLE_DELAY__PERFMON_SAMPLE_DELAY_MASK 0x000000FFL
23712#define RLC_SPM_TD_PERFMON_SAMPLE_DELAY__RESERVED_MASK 0xFFFFFF00L
23713//RLC_SPM_VGT_PERFMON_SAMPLE_DELAY
23714#define RLC_SPM_VGT_PERFMON_SAMPLE_DELAY__PERFMON_SAMPLE_DELAY__SHIFT 0x0
23715#define RLC_SPM_VGT_PERFMON_SAMPLE_DELAY__RESERVED__SHIFT 0x8
23716#define RLC_SPM_VGT_PERFMON_SAMPLE_DELAY__PERFMON_SAMPLE_DELAY_MASK 0x000000FFL
23717#define RLC_SPM_VGT_PERFMON_SAMPLE_DELAY__RESERVED_MASK 0xFFFFFF00L
23718//RLC_SPM_SPI_PERFMON_SAMPLE_DELAY
23719#define RLC_SPM_SPI_PERFMON_SAMPLE_DELAY__PERFMON_SAMPLE_DELAY__SHIFT 0x0
23720#define RLC_SPM_SPI_PERFMON_SAMPLE_DELAY__RESERVED__SHIFT 0x8
23721#define RLC_SPM_SPI_PERFMON_SAMPLE_DELAY__PERFMON_SAMPLE_DELAY_MASK 0x000000FFL
23722#define RLC_SPM_SPI_PERFMON_SAMPLE_DELAY__RESERVED_MASK 0xFFFFFF00L
23723//RLC_SPM_SQG_PERFMON_SAMPLE_DELAY
23724#define RLC_SPM_SQG_PERFMON_SAMPLE_DELAY__PERFMON_SAMPLE_DELAY__SHIFT 0x0
23725#define RLC_SPM_SQG_PERFMON_SAMPLE_DELAY__RESERVED__SHIFT 0x8
23726#define RLC_SPM_SQG_PERFMON_SAMPLE_DELAY__PERFMON_SAMPLE_DELAY_MASK 0x000000FFL
23727#define RLC_SPM_SQG_PERFMON_SAMPLE_DELAY__RESERVED_MASK 0xFFFFFF00L
23728//RLC_SPM_SX_PERFMON_SAMPLE_DELAY
23729#define RLC_SPM_SX_PERFMON_SAMPLE_DELAY__PERFMON_SAMPLE_DELAY__SHIFT 0x0
23730#define RLC_SPM_SX_PERFMON_SAMPLE_DELAY__RESERVED__SHIFT 0x8
23731#define RLC_SPM_SX_PERFMON_SAMPLE_DELAY__PERFMON_SAMPLE_DELAY_MASK 0x000000FFL
23732#define RLC_SPM_SX_PERFMON_SAMPLE_DELAY__RESERVED_MASK 0xFFFFFF00L
23733//RLC_SPM_GLOBAL_MUXSEL_ADDR
23734#define RLC_SPM_GLOBAL_MUXSEL_ADDR__PERFMON_SEL_ADDR__SHIFT 0x0
23735#define RLC_SPM_GLOBAL_MUXSEL_ADDR__PERFMON_SEL_ADDR_MASK 0xFFFFFFFFL
23736//RLC_SPM_GLOBAL_MUXSEL_DATA
23737#define RLC_SPM_GLOBAL_MUXSEL_DATA__PERFMON_SEL_DATA__SHIFT 0x0
23738#define RLC_SPM_GLOBAL_MUXSEL_DATA__PERFMON_SEL_DATA_MASK 0xFFFFFFFFL
23739//RLC_SPM_RING_RDPTR
23740#define RLC_SPM_RING_RDPTR__PERFMON_RING_RDPTR__SHIFT 0x0
23741#define RLC_SPM_RING_RDPTR__PERFMON_RING_RDPTR_MASK 0xFFFFFFFFL
23742//RLC_SPM_SEGMENT_THRESHOLD
23743#define RLC_SPM_SEGMENT_THRESHOLD__NUM_SEGMENT_THRESHOLD__SHIFT 0x0
23744#define RLC_SPM_SEGMENT_THRESHOLD__NUM_SEGMENT_THRESHOLD_MASK 0xFFFFFFFFL
23745//RLC_SPM_RMI_PERFMON_SAMPLE_DELAY
23746#define RLC_SPM_RMI_PERFMON_SAMPLE_DELAY__PERFMON_SAMPLE_DELAY__SHIFT 0x0
23747#define RLC_SPM_RMI_PERFMON_SAMPLE_DELAY__RESERVED__SHIFT 0x8
23748#define RLC_SPM_RMI_PERFMON_SAMPLE_DELAY__PERFMON_SAMPLE_DELAY_MASK 0x000000FFL
23749#define RLC_SPM_RMI_PERFMON_SAMPLE_DELAY__RESERVED_MASK 0xFFFFFF00L
23750//RLC_SPM_PERFMON_SAMPLE_DELAY_MAX
23751#define RLC_SPM_PERFMON_SAMPLE_DELAY_MAX__PERFMON_MAX_SAMPLE_DELAY__SHIFT 0x0
23752#define RLC_SPM_PERFMON_SAMPLE_DELAY_MAX__RESERVED__SHIFT 0x8
23753#define RLC_SPM_PERFMON_SAMPLE_DELAY_MAX__PERFMON_MAX_SAMPLE_DELAY_MASK 0x000000FFL
23754#define RLC_SPM_PERFMON_SAMPLE_DELAY_MAX__RESERVED_MASK 0xFFFFFF00L
23755//RLC_PERFMON_CLK_CNTL_UCODE
23756#define RLC_PERFMON_CLK_CNTL_UCODE__PERFMON_CLOCK_STATE__SHIFT 0x0
23757#define RLC_PERFMON_CLK_CNTL_UCODE__PERFMON_CLOCK_STATE_MASK 0x00000001L
23758//RLC_PERFMON_CLK_CNTL
23759#define RLC_PERFMON_CLK_CNTL__PERFMON_CLOCK_STATE__SHIFT 0x0
23760#define RLC_PERFMON_CLK_CNTL__PERFMON_CLOCK_STATE_MASK 0x00000001L
23761//RLC_PERFMON_CNTL
23762#define RLC_PERFMON_CNTL__PERFMON_STATE__SHIFT 0x0
23763#define RLC_PERFMON_CNTL__PERFMON_SAMPLE_ENABLE__SHIFT 0xa
23764#define RLC_PERFMON_CNTL__PERFMON_STATE_MASK 0x00000007L
23765#define RLC_PERFMON_CNTL__PERFMON_SAMPLE_ENABLE_MASK 0x00000400L
23766//RLC_PERFCOUNTER0_SELECT
23767#define RLC_PERFCOUNTER0_SELECT__PERFCOUNTER_SELECT__SHIFT 0x0
23768#define RLC_PERFCOUNTER0_SELECT__PERFCOUNTER_SELECT_MASK 0x00FFL
23769//RLC_PERFCOUNTER1_SELECT
23770#define RLC_PERFCOUNTER1_SELECT__PERFCOUNTER_SELECT__SHIFT 0x0
23771#define RLC_PERFCOUNTER1_SELECT__PERFCOUNTER_SELECT_MASK 0x00FFL
23772//RLC_GPU_IOV_PERF_CNT_CNTL
23773#define RLC_GPU_IOV_PERF_CNT_CNTL__ENABLE__SHIFT 0x0
23774#define RLC_GPU_IOV_PERF_CNT_CNTL__MODE_SELECT__SHIFT 0x1
23775#define RLC_GPU_IOV_PERF_CNT_CNTL__RESET__SHIFT 0x2
23776#define RLC_GPU_IOV_PERF_CNT_CNTL__RESERVED__SHIFT 0x3
23777#define RLC_GPU_IOV_PERF_CNT_CNTL__ENABLE_MASK 0x00000001L
23778#define RLC_GPU_IOV_PERF_CNT_CNTL__MODE_SELECT_MASK 0x00000002L
23779#define RLC_GPU_IOV_PERF_CNT_CNTL__RESET_MASK 0x00000004L
23780#define RLC_GPU_IOV_PERF_CNT_CNTL__RESERVED_MASK 0xFFFFFFF8L
23781//RLC_GPU_IOV_PERF_CNT_WR_ADDR
23782#define RLC_GPU_IOV_PERF_CNT_WR_ADDR__VFID__SHIFT 0x0
23783#define RLC_GPU_IOV_PERF_CNT_WR_ADDR__CNT_ID__SHIFT 0x4
23784#define RLC_GPU_IOV_PERF_CNT_WR_ADDR__RESERVED__SHIFT 0x6
23785#define RLC_GPU_IOV_PERF_CNT_WR_ADDR__VFID_MASK 0x0000000FL
23786#define RLC_GPU_IOV_PERF_CNT_WR_ADDR__CNT_ID_MASK 0x00000030L
23787#define RLC_GPU_IOV_PERF_CNT_WR_ADDR__RESERVED_MASK 0xFFFFFFC0L
23788//RLC_GPU_IOV_PERF_CNT_WR_DATA
23789#define RLC_GPU_IOV_PERF_CNT_WR_DATA__DATA__SHIFT 0x0
23790#define RLC_GPU_IOV_PERF_CNT_WR_DATA__DATA_MASK 0x0000000FL
23791//RLC_GPU_IOV_PERF_CNT_RD_ADDR
23792#define RLC_GPU_IOV_PERF_CNT_RD_ADDR__VFID__SHIFT 0x0
23793#define RLC_GPU_IOV_PERF_CNT_RD_ADDR__CNT_ID__SHIFT 0x4
23794#define RLC_GPU_IOV_PERF_CNT_RD_ADDR__RESERVED__SHIFT 0x6
23795#define RLC_GPU_IOV_PERF_CNT_RD_ADDR__VFID_MASK 0x0000000FL
23796#define RLC_GPU_IOV_PERF_CNT_RD_ADDR__CNT_ID_MASK 0x00000030L
23797#define RLC_GPU_IOV_PERF_CNT_RD_ADDR__RESERVED_MASK 0xFFFFFFC0L
23798//RLC_GPU_IOV_PERF_CNT_RD_DATA
23799#define RLC_GPU_IOV_PERF_CNT_RD_DATA__DATA__SHIFT 0x0
23800#define RLC_GPU_IOV_PERF_CNT_RD_DATA__DATA_MASK 0x0000000FL
23801//RMI_PERFCOUNTER0_SELECT
23802#define RMI_PERFCOUNTER0_SELECT__PERF_SEL__SHIFT 0x0
23803#define RMI_PERFCOUNTER0_SELECT__PERF_SEL1__SHIFT 0xa
23804#define RMI_PERFCOUNTER0_SELECT__CNTR_MODE__SHIFT 0x14
23805#define RMI_PERFCOUNTER0_SELECT__PERF_MODE1__SHIFT 0x18
23806#define RMI_PERFCOUNTER0_SELECT__PERF_MODE__SHIFT 0x1c
23807#define RMI_PERFCOUNTER0_SELECT__PERF_SEL_MASK 0x000001FFL
23808#define RMI_PERFCOUNTER0_SELECT__PERF_SEL1_MASK 0x0007FC00L
23809#define RMI_PERFCOUNTER0_SELECT__CNTR_MODE_MASK 0x00F00000L
23810#define RMI_PERFCOUNTER0_SELECT__PERF_MODE1_MASK 0x0F000000L
23811#define RMI_PERFCOUNTER0_SELECT__PERF_MODE_MASK 0xF0000000L
23812//RMI_PERFCOUNTER0_SELECT1
23813#define RMI_PERFCOUNTER0_SELECT1__PERF_SEL2__SHIFT 0x0
23814#define RMI_PERFCOUNTER0_SELECT1__PERF_SEL3__SHIFT 0xa
23815#define RMI_PERFCOUNTER0_SELECT1__PERF_MODE3__SHIFT 0x18
23816#define RMI_PERFCOUNTER0_SELECT1__PERF_MODE2__SHIFT 0x1c
23817#define RMI_PERFCOUNTER0_SELECT1__PERF_SEL2_MASK 0x000001FFL
23818#define RMI_PERFCOUNTER0_SELECT1__PERF_SEL3_MASK 0x0007FC00L
23819#define RMI_PERFCOUNTER0_SELECT1__PERF_MODE3_MASK 0x0F000000L
23820#define RMI_PERFCOUNTER0_SELECT1__PERF_MODE2_MASK 0xF0000000L
23821//RMI_PERFCOUNTER1_SELECT
23822#define RMI_PERFCOUNTER1_SELECT__PERF_SEL__SHIFT 0x0
23823#define RMI_PERFCOUNTER1_SELECT__PERF_MODE__SHIFT 0x1c
23824#define RMI_PERFCOUNTER1_SELECT__PERF_SEL_MASK 0x000001FFL
23825#define RMI_PERFCOUNTER1_SELECT__PERF_MODE_MASK 0xF0000000L
23826//RMI_PERFCOUNTER2_SELECT
23827#define RMI_PERFCOUNTER2_SELECT__PERF_SEL__SHIFT 0x0
23828#define RMI_PERFCOUNTER2_SELECT__PERF_SEL1__SHIFT 0xa
23829#define RMI_PERFCOUNTER2_SELECT__CNTR_MODE__SHIFT 0x14
23830#define RMI_PERFCOUNTER2_SELECT__PERF_MODE1__SHIFT 0x18
23831#define RMI_PERFCOUNTER2_SELECT__PERF_MODE__SHIFT 0x1c
23832#define RMI_PERFCOUNTER2_SELECT__PERF_SEL_MASK 0x000001FFL
23833#define RMI_PERFCOUNTER2_SELECT__PERF_SEL1_MASK 0x0007FC00L
23834#define RMI_PERFCOUNTER2_SELECT__CNTR_MODE_MASK 0x00F00000L
23835#define RMI_PERFCOUNTER2_SELECT__PERF_MODE1_MASK 0x0F000000L
23836#define RMI_PERFCOUNTER2_SELECT__PERF_MODE_MASK 0xF0000000L
23837//RMI_PERFCOUNTER2_SELECT1
23838#define RMI_PERFCOUNTER2_SELECT1__PERF_SEL2__SHIFT 0x0
23839#define RMI_PERFCOUNTER2_SELECT1__PERF_SEL3__SHIFT 0xa
23840#define RMI_PERFCOUNTER2_SELECT1__PERF_MODE3__SHIFT 0x18
23841#define RMI_PERFCOUNTER2_SELECT1__PERF_MODE2__SHIFT 0x1c
23842#define RMI_PERFCOUNTER2_SELECT1__PERF_SEL2_MASK 0x000001FFL
23843#define RMI_PERFCOUNTER2_SELECT1__PERF_SEL3_MASK 0x0007FC00L
23844#define RMI_PERFCOUNTER2_SELECT1__PERF_MODE3_MASK 0x0F000000L
23845#define RMI_PERFCOUNTER2_SELECT1__PERF_MODE2_MASK 0xF0000000L
23846//RMI_PERFCOUNTER3_SELECT
23847#define RMI_PERFCOUNTER3_SELECT__PERF_SEL__SHIFT 0x0
23848#define RMI_PERFCOUNTER3_SELECT__PERF_MODE__SHIFT 0x1c
23849#define RMI_PERFCOUNTER3_SELECT__PERF_SEL_MASK 0x000001FFL
23850#define RMI_PERFCOUNTER3_SELECT__PERF_MODE_MASK 0xF0000000L
23851//RMI_PERF_COUNTER_CNTL
23852#define RMI_PERF_COUNTER_CNTL__TRANS_BASED_PERF_EN_SEL__SHIFT 0x0
23853#define RMI_PERF_COUNTER_CNTL__EVENT_BASED_PERF_EN_SEL__SHIFT 0x2
23854#define RMI_PERF_COUNTER_CNTL__TC_PERF_EN_SEL__SHIFT 0x4
23855#define RMI_PERF_COUNTER_CNTL__PERF_EVENT_WINDOW_MASK0__SHIFT 0x6
23856#define RMI_PERF_COUNTER_CNTL__PERF_EVENT_WINDOW_MASK1__SHIFT 0x8
23857#define RMI_PERF_COUNTER_CNTL__PERF_COUNTER_CID__SHIFT 0xa
23858#define RMI_PERF_COUNTER_CNTL__PERF_COUNTER_VMID__SHIFT 0xe
23859#define RMI_PERF_COUNTER_CNTL__PERF_COUNTER_BURST_LENGTH_THRESHOLD__SHIFT 0x13
23860#define RMI_PERF_COUNTER_CNTL__PERF_SOFT_RESET__SHIFT 0x19
23861#define RMI_PERF_COUNTER_CNTL__PERF_CNTR_SPM_SEL__SHIFT 0x1a
23862#define RMI_PERF_COUNTER_CNTL__TRANS_BASED_PERF_EN_SEL_MASK 0x00000003L
23863#define RMI_PERF_COUNTER_CNTL__EVENT_BASED_PERF_EN_SEL_MASK 0x0000000CL
23864#define RMI_PERF_COUNTER_CNTL__TC_PERF_EN_SEL_MASK 0x00000030L
23865#define RMI_PERF_COUNTER_CNTL__PERF_EVENT_WINDOW_MASK0_MASK 0x000000C0L
23866#define RMI_PERF_COUNTER_CNTL__PERF_EVENT_WINDOW_MASK1_MASK 0x00000300L
23867#define RMI_PERF_COUNTER_CNTL__PERF_COUNTER_CID_MASK 0x00003C00L
23868#define RMI_PERF_COUNTER_CNTL__PERF_COUNTER_VMID_MASK 0x0007C000L
23869#define RMI_PERF_COUNTER_CNTL__PERF_COUNTER_BURST_LENGTH_THRESHOLD_MASK 0x01F80000L
23870#define RMI_PERF_COUNTER_CNTL__PERF_SOFT_RESET_MASK 0x02000000L
23871#define RMI_PERF_COUNTER_CNTL__PERF_CNTR_SPM_SEL_MASK 0x04000000L
23872
23873
23874// addressBlock: gc_utcl2_atcl2pfcntldec
23875//ATC_L2_PERFCOUNTER0_CFG
23876#define ATC_L2_PERFCOUNTER0_CFG__PERF_SEL__SHIFT 0x0
23877#define ATC_L2_PERFCOUNTER0_CFG__PERF_SEL_END__SHIFT 0x8
23878#define ATC_L2_PERFCOUNTER0_CFG__PERF_MODE__SHIFT 0x18
23879#define ATC_L2_PERFCOUNTER0_CFG__ENABLE__SHIFT 0x1c
23880#define ATC_L2_PERFCOUNTER0_CFG__CLEAR__SHIFT 0x1d
23881#define ATC_L2_PERFCOUNTER0_CFG__PERF_SEL_MASK 0x000000FFL
23882#define ATC_L2_PERFCOUNTER0_CFG__PERF_SEL_END_MASK 0x0000FF00L
23883#define ATC_L2_PERFCOUNTER0_CFG__PERF_MODE_MASK 0x0F000000L
23884#define ATC_L2_PERFCOUNTER0_CFG__ENABLE_MASK 0x10000000L
23885#define ATC_L2_PERFCOUNTER0_CFG__CLEAR_MASK 0x20000000L
23886//ATC_L2_PERFCOUNTER1_CFG
23887#define ATC_L2_PERFCOUNTER1_CFG__PERF_SEL__SHIFT 0x0
23888#define ATC_L2_PERFCOUNTER1_CFG__PERF_SEL_END__SHIFT 0x8
23889#define ATC_L2_PERFCOUNTER1_CFG__PERF_MODE__SHIFT 0x18
23890#define ATC_L2_PERFCOUNTER1_CFG__ENABLE__SHIFT 0x1c
23891#define ATC_L2_PERFCOUNTER1_CFG__CLEAR__SHIFT 0x1d
23892#define ATC_L2_PERFCOUNTER1_CFG__PERF_SEL_MASK 0x000000FFL
23893#define ATC_L2_PERFCOUNTER1_CFG__PERF_SEL_END_MASK 0x0000FF00L
23894#define ATC_L2_PERFCOUNTER1_CFG__PERF_MODE_MASK 0x0F000000L
23895#define ATC_L2_PERFCOUNTER1_CFG__ENABLE_MASK 0x10000000L
23896#define ATC_L2_PERFCOUNTER1_CFG__CLEAR_MASK 0x20000000L
23897//ATC_L2_PERFCOUNTER_RSLT_CNTL
23898#define ATC_L2_PERFCOUNTER_RSLT_CNTL__PERF_COUNTER_SELECT__SHIFT 0x0
23899#define ATC_L2_PERFCOUNTER_RSLT_CNTL__START_TRIGGER__SHIFT 0x8
23900#define ATC_L2_PERFCOUNTER_RSLT_CNTL__STOP_TRIGGER__SHIFT 0x10
23901#define ATC_L2_PERFCOUNTER_RSLT_CNTL__ENABLE_ANY__SHIFT 0x18
23902#define ATC_L2_PERFCOUNTER_RSLT_CNTL__CLEAR_ALL__SHIFT 0x19
23903#define ATC_L2_PERFCOUNTER_RSLT_CNTL__STOP_ALL_ON_SATURATE__SHIFT 0x1a
23904#define ATC_L2_PERFCOUNTER_RSLT_CNTL__PERF_COUNTER_SELECT_MASK 0x0000000FL
23905#define ATC_L2_PERFCOUNTER_RSLT_CNTL__START_TRIGGER_MASK 0x0000FF00L
23906#define ATC_L2_PERFCOUNTER_RSLT_CNTL__STOP_TRIGGER_MASK 0x00FF0000L
23907#define ATC_L2_PERFCOUNTER_RSLT_CNTL__ENABLE_ANY_MASK 0x01000000L
23908#define ATC_L2_PERFCOUNTER_RSLT_CNTL__CLEAR_ALL_MASK 0x02000000L
23909#define ATC_L2_PERFCOUNTER_RSLT_CNTL__STOP_ALL_ON_SATURATE_MASK 0x04000000L
23910
23911
23912// addressBlock: gc_utcl2_vml2pldec
23913//MC_VM_L2_PERFCOUNTER0_CFG
23914#define MC_VM_L2_PERFCOUNTER0_CFG__PERF_SEL__SHIFT 0x0
23915#define MC_VM_L2_PERFCOUNTER0_CFG__PERF_SEL_END__SHIFT 0x8
23916#define MC_VM_L2_PERFCOUNTER0_CFG__PERF_MODE__SHIFT 0x18
23917#define MC_VM_L2_PERFCOUNTER0_CFG__ENABLE__SHIFT 0x1c
23918#define MC_VM_L2_PERFCOUNTER0_CFG__CLEAR__SHIFT 0x1d
23919#define MC_VM_L2_PERFCOUNTER0_CFG__PERF_SEL_MASK 0x000000FFL
23920#define MC_VM_L2_PERFCOUNTER0_CFG__PERF_SEL_END_MASK 0x0000FF00L
23921#define MC_VM_L2_PERFCOUNTER0_CFG__PERF_MODE_MASK 0x0F000000L
23922#define MC_VM_L2_PERFCOUNTER0_CFG__ENABLE_MASK 0x10000000L
23923#define MC_VM_L2_PERFCOUNTER0_CFG__CLEAR_MASK 0x20000000L
23924//MC_VM_L2_PERFCOUNTER1_CFG
23925#define MC_VM_L2_PERFCOUNTER1_CFG__PERF_SEL__SHIFT 0x0
23926#define MC_VM_L2_PERFCOUNTER1_CFG__PERF_SEL_END__SHIFT 0x8
23927#define MC_VM_L2_PERFCOUNTER1_CFG__PERF_MODE__SHIFT 0x18
23928#define MC_VM_L2_PERFCOUNTER1_CFG__ENABLE__SHIFT 0x1c
23929#define MC_VM_L2_PERFCOUNTER1_CFG__CLEAR__SHIFT 0x1d
23930#define MC_VM_L2_PERFCOUNTER1_CFG__PERF_SEL_MASK 0x000000FFL
23931#define MC_VM_L2_PERFCOUNTER1_CFG__PERF_SEL_END_MASK 0x0000FF00L
23932#define MC_VM_L2_PERFCOUNTER1_CFG__PERF_MODE_MASK 0x0F000000L
23933#define MC_VM_L2_PERFCOUNTER1_CFG__ENABLE_MASK 0x10000000L
23934#define MC_VM_L2_PERFCOUNTER1_CFG__CLEAR_MASK 0x20000000L
23935//MC_VM_L2_PERFCOUNTER2_CFG
23936#define MC_VM_L2_PERFCOUNTER2_CFG__PERF_SEL__SHIFT 0x0
23937#define MC_VM_L2_PERFCOUNTER2_CFG__PERF_SEL_END__SHIFT 0x8
23938#define MC_VM_L2_PERFCOUNTER2_CFG__PERF_MODE__SHIFT 0x18
23939#define MC_VM_L2_PERFCOUNTER2_CFG__ENABLE__SHIFT 0x1c
23940#define MC_VM_L2_PERFCOUNTER2_CFG__CLEAR__SHIFT 0x1d
23941#define MC_VM_L2_PERFCOUNTER2_CFG__PERF_SEL_MASK 0x000000FFL
23942#define MC_VM_L2_PERFCOUNTER2_CFG__PERF_SEL_END_MASK 0x0000FF00L
23943#define MC_VM_L2_PERFCOUNTER2_CFG__PERF_MODE_MASK 0x0F000000L
23944#define MC_VM_L2_PERFCOUNTER2_CFG__ENABLE_MASK 0x10000000L
23945#define MC_VM_L2_PERFCOUNTER2_CFG__CLEAR_MASK 0x20000000L
23946//MC_VM_L2_PERFCOUNTER3_CFG
23947#define MC_VM_L2_PERFCOUNTER3_CFG__PERF_SEL__SHIFT 0x0
23948#define MC_VM_L2_PERFCOUNTER3_CFG__PERF_SEL_END__SHIFT 0x8
23949#define MC_VM_L2_PERFCOUNTER3_CFG__PERF_MODE__SHIFT 0x18
23950#define MC_VM_L2_PERFCOUNTER3_CFG__ENABLE__SHIFT 0x1c
23951#define MC_VM_L2_PERFCOUNTER3_CFG__CLEAR__SHIFT 0x1d
23952#define MC_VM_L2_PERFCOUNTER3_CFG__PERF_SEL_MASK 0x000000FFL
23953#define MC_VM_L2_PERFCOUNTER3_CFG__PERF_SEL_END_MASK 0x0000FF00L
23954#define MC_VM_L2_PERFCOUNTER3_CFG__PERF_MODE_MASK 0x0F000000L
23955#define MC_VM_L2_PERFCOUNTER3_CFG__ENABLE_MASK 0x10000000L
23956#define MC_VM_L2_PERFCOUNTER3_CFG__CLEAR_MASK 0x20000000L
23957//MC_VM_L2_PERFCOUNTER4_CFG
23958#define MC_VM_L2_PERFCOUNTER4_CFG__PERF_SEL__SHIFT 0x0
23959#define MC_VM_L2_PERFCOUNTER4_CFG__PERF_SEL_END__SHIFT 0x8
23960#define MC_VM_L2_PERFCOUNTER4_CFG__PERF_MODE__SHIFT 0x18
23961#define MC_VM_L2_PERFCOUNTER4_CFG__ENABLE__SHIFT 0x1c
23962#define MC_VM_L2_PERFCOUNTER4_CFG__CLEAR__SHIFT 0x1d
23963#define MC_VM_L2_PERFCOUNTER4_CFG__PERF_SEL_MASK 0x000000FFL
23964#define MC_VM_L2_PERFCOUNTER4_CFG__PERF_SEL_END_MASK 0x0000FF00L
23965#define MC_VM_L2_PERFCOUNTER4_CFG__PERF_MODE_MASK 0x0F000000L
23966#define MC_VM_L2_PERFCOUNTER4_CFG__ENABLE_MASK 0x10000000L
23967#define MC_VM_L2_PERFCOUNTER4_CFG__CLEAR_MASK 0x20000000L
23968//MC_VM_L2_PERFCOUNTER5_CFG
23969#define MC_VM_L2_PERFCOUNTER5_CFG__PERF_SEL__SHIFT 0x0
23970#define MC_VM_L2_PERFCOUNTER5_CFG__PERF_SEL_END__SHIFT 0x8
23971#define MC_VM_L2_PERFCOUNTER5_CFG__PERF_MODE__SHIFT 0x18
23972#define MC_VM_L2_PERFCOUNTER5_CFG__ENABLE__SHIFT 0x1c
23973#define MC_VM_L2_PERFCOUNTER5_CFG__CLEAR__SHIFT 0x1d
23974#define MC_VM_L2_PERFCOUNTER5_CFG__PERF_SEL_MASK 0x000000FFL
23975#define MC_VM_L2_PERFCOUNTER5_CFG__PERF_SEL_END_MASK 0x0000FF00L
23976#define MC_VM_L2_PERFCOUNTER5_CFG__PERF_MODE_MASK 0x0F000000L
23977#define MC_VM_L2_PERFCOUNTER5_CFG__ENABLE_MASK 0x10000000L
23978#define MC_VM_L2_PERFCOUNTER5_CFG__CLEAR_MASK 0x20000000L
23979//MC_VM_L2_PERFCOUNTER6_CFG
23980#define MC_VM_L2_PERFCOUNTER6_CFG__PERF_SEL__SHIFT 0x0
23981#define MC_VM_L2_PERFCOUNTER6_CFG__PERF_SEL_END__SHIFT 0x8
23982#define MC_VM_L2_PERFCOUNTER6_CFG__PERF_MODE__SHIFT 0x18
23983#define MC_VM_L2_PERFCOUNTER6_CFG__ENABLE__SHIFT 0x1c
23984#define MC_VM_L2_PERFCOUNTER6_CFG__CLEAR__SHIFT 0x1d
23985#define MC_VM_L2_PERFCOUNTER6_CFG__PERF_SEL_MASK 0x000000FFL
23986#define MC_VM_L2_PERFCOUNTER6_CFG__PERF_SEL_END_MASK 0x0000FF00L
23987#define MC_VM_L2_PERFCOUNTER6_CFG__PERF_MODE_MASK 0x0F000000L
23988#define MC_VM_L2_PERFCOUNTER6_CFG__ENABLE_MASK 0x10000000L
23989#define MC_VM_L2_PERFCOUNTER6_CFG__CLEAR_MASK 0x20000000L
23990//MC_VM_L2_PERFCOUNTER7_CFG
23991#define MC_VM_L2_PERFCOUNTER7_CFG__PERF_SEL__SHIFT 0x0
23992#define MC_VM_L2_PERFCOUNTER7_CFG__PERF_SEL_END__SHIFT 0x8
23993#define MC_VM_L2_PERFCOUNTER7_CFG__PERF_MODE__SHIFT 0x18
23994#define MC_VM_L2_PERFCOUNTER7_CFG__ENABLE__SHIFT 0x1c
23995#define MC_VM_L2_PERFCOUNTER7_CFG__CLEAR__SHIFT 0x1d
23996#define MC_VM_L2_PERFCOUNTER7_CFG__PERF_SEL_MASK 0x000000FFL
23997#define MC_VM_L2_PERFCOUNTER7_CFG__PERF_SEL_END_MASK 0x0000FF00L
23998#define MC_VM_L2_PERFCOUNTER7_CFG__PERF_MODE_MASK 0x0F000000L
23999#define MC_VM_L2_PERFCOUNTER7_CFG__ENABLE_MASK 0x10000000L
24000#define MC_VM_L2_PERFCOUNTER7_CFG__CLEAR_MASK 0x20000000L
24001//MC_VM_L2_PERFCOUNTER_RSLT_CNTL
24002#define MC_VM_L2_PERFCOUNTER_RSLT_CNTL__PERF_COUNTER_SELECT__SHIFT 0x0
24003#define MC_VM_L2_PERFCOUNTER_RSLT_CNTL__START_TRIGGER__SHIFT 0x8
24004#define MC_VM_L2_PERFCOUNTER_RSLT_CNTL__STOP_TRIGGER__SHIFT 0x10
24005#define MC_VM_L2_PERFCOUNTER_RSLT_CNTL__ENABLE_ANY__SHIFT 0x18
24006#define MC_VM_L2_PERFCOUNTER_RSLT_CNTL__CLEAR_ALL__SHIFT 0x19
24007#define MC_VM_L2_PERFCOUNTER_RSLT_CNTL__STOP_ALL_ON_SATURATE__SHIFT 0x1a
24008#define MC_VM_L2_PERFCOUNTER_RSLT_CNTL__PERF_COUNTER_SELECT_MASK 0x0000000FL
24009#define MC_VM_L2_PERFCOUNTER_RSLT_CNTL__START_TRIGGER_MASK 0x0000FF00L
24010#define MC_VM_L2_PERFCOUNTER_RSLT_CNTL__STOP_TRIGGER_MASK 0x00FF0000L
24011#define MC_VM_L2_PERFCOUNTER_RSLT_CNTL__ENABLE_ANY_MASK 0x01000000L
24012#define MC_VM_L2_PERFCOUNTER_RSLT_CNTL__CLEAR_ALL_MASK 0x02000000L
24013#define MC_VM_L2_PERFCOUNTER_RSLT_CNTL__STOP_ALL_ON_SATURATE_MASK 0x04000000L
24014
24015
24016// addressBlock: gc_rlcpdec
24017//RLC_CNTL
24018#define RLC_CNTL__RLC_ENABLE_F32__SHIFT 0x0
24019#define RLC_CNTL__FORCE_RETRY__SHIFT 0x1
24020#define RLC_CNTL__READ_CACHE_DISABLE__SHIFT 0x2
24021#define RLC_CNTL__RLC_STEP_F32__SHIFT 0x3
24022#define RLC_CNTL__RESERVED__SHIFT 0x4
24023#define RLC_CNTL__RLC_ENABLE_F32_MASK 0x00000001L
24024#define RLC_CNTL__FORCE_RETRY_MASK 0x00000002L
24025#define RLC_CNTL__READ_CACHE_DISABLE_MASK 0x00000004L
24026#define RLC_CNTL__RLC_STEP_F32_MASK 0x00000008L
24027#define RLC_CNTL__RESERVED_MASK 0xFFFFFFF0L
24028//RLC_STAT
24029#define RLC_STAT__RLC_BUSY__SHIFT 0x0
24030#define RLC_STAT__RLC_SRM_BUSY__SHIFT 0x1
24031#define RLC_STAT__RLC_GPM_BUSY__SHIFT 0x2
24032#define RLC_STAT__RLC_SPM_BUSY__SHIFT 0x3
24033#define RLC_STAT__MC_BUSY__SHIFT 0x4
24034#define RLC_STAT__RLC_THREAD_0_BUSY__SHIFT 0x5
24035#define RLC_STAT__RLC_THREAD_1_BUSY__SHIFT 0x6
24036#define RLC_STAT__RLC_THREAD_2_BUSY__SHIFT 0x7
24037#define RLC_STAT__RESERVED__SHIFT 0x8
24038#define RLC_STAT__RLC_BUSY_MASK 0x00000001L
24039#define RLC_STAT__RLC_SRM_BUSY_MASK 0x00000002L
24040#define RLC_STAT__RLC_GPM_BUSY_MASK 0x00000004L
24041#define RLC_STAT__RLC_SPM_BUSY_MASK 0x00000008L
24042#define RLC_STAT__MC_BUSY_MASK 0x00000010L
24043#define RLC_STAT__RLC_THREAD_0_BUSY_MASK 0x00000020L
24044#define RLC_STAT__RLC_THREAD_1_BUSY_MASK 0x00000040L
24045#define RLC_STAT__RLC_THREAD_2_BUSY_MASK 0x00000080L
24046#define RLC_STAT__RESERVED_MASK 0xFFFFFF00L
24047//RLC_SAFE_MODE
24048#define RLC_SAFE_MODE__CMD__SHIFT 0x0
24049#define RLC_SAFE_MODE__MESSAGE__SHIFT 0x1
24050#define RLC_SAFE_MODE__RESERVED1__SHIFT 0x5
24051#define RLC_SAFE_MODE__RESPONSE__SHIFT 0x8
24052#define RLC_SAFE_MODE__RESERVED__SHIFT 0xc
24053#define RLC_SAFE_MODE__CMD_MASK 0x00000001L
24054#define RLC_SAFE_MODE__MESSAGE_MASK 0x0000001EL
24055#define RLC_SAFE_MODE__RESERVED1_MASK 0x000000E0L
24056#define RLC_SAFE_MODE__RESPONSE_MASK 0x00000F00L
24057#define RLC_SAFE_MODE__RESERVED_MASK 0xFFFFF000L
24058//RLC_MEM_SLP_CNTL
24059#define RLC_MEM_SLP_CNTL__RLC_MEM_LS_EN__SHIFT 0x0
24060#define RLC_MEM_SLP_CNTL__RLC_MEM_DS_EN__SHIFT 0x1
24061#define RLC_MEM_SLP_CNTL__RESERVED__SHIFT 0x2
24062#define RLC_MEM_SLP_CNTL__RLC_LS_DS_BUSY_OVERRIDE__SHIFT 0x7
24063#define RLC_MEM_SLP_CNTL__RLC_MEM_LS_ON_DELAY__SHIFT 0x8
24064#define RLC_MEM_SLP_CNTL__RLC_MEM_LS_OFF_DELAY__SHIFT 0x10
24065#define RLC_MEM_SLP_CNTL__RESERVED1__SHIFT 0x18
24066#define RLC_MEM_SLP_CNTL__RLC_MEM_LS_EN_MASK 0x00000001L
24067#define RLC_MEM_SLP_CNTL__RLC_MEM_DS_EN_MASK 0x00000002L
24068#define RLC_MEM_SLP_CNTL__RESERVED_MASK 0x0000007CL
24069#define RLC_MEM_SLP_CNTL__RLC_LS_DS_BUSY_OVERRIDE_MASK 0x00000080L
24070#define RLC_MEM_SLP_CNTL__RLC_MEM_LS_ON_DELAY_MASK 0x0000FF00L
24071#define RLC_MEM_SLP_CNTL__RLC_MEM_LS_OFF_DELAY_MASK 0x00FF0000L
24072#define RLC_MEM_SLP_CNTL__RESERVED1_MASK 0xFF000000L
24073//SMU_RLC_RESPONSE
24074#define SMU_RLC_RESPONSE__RESP__SHIFT 0x0
24075#define SMU_RLC_RESPONSE__RESP_MASK 0xFFFFFFFFL
24076//RLC_RLCV_SAFE_MODE
24077#define RLC_RLCV_SAFE_MODE__CMD__SHIFT 0x0
24078#define RLC_RLCV_SAFE_MODE__MESSAGE__SHIFT 0x1
24079#define RLC_RLCV_SAFE_MODE__RESERVED1__SHIFT 0x5
24080#define RLC_RLCV_SAFE_MODE__RESPONSE__SHIFT 0x8
24081#define RLC_RLCV_SAFE_MODE__RESERVED__SHIFT 0xc
24082#define RLC_RLCV_SAFE_MODE__CMD_MASK 0x00000001L
24083#define RLC_RLCV_SAFE_MODE__MESSAGE_MASK 0x0000001EL
24084#define RLC_RLCV_SAFE_MODE__RESERVED1_MASK 0x000000E0L
24085#define RLC_RLCV_SAFE_MODE__RESPONSE_MASK 0x00000F00L
24086#define RLC_RLCV_SAFE_MODE__RESERVED_MASK 0xFFFFF000L
24087//RLC_SMU_SAFE_MODE
24088#define RLC_SMU_SAFE_MODE__CMD__SHIFT 0x0
24089#define RLC_SMU_SAFE_MODE__MESSAGE__SHIFT 0x1
24090#define RLC_SMU_SAFE_MODE__RESERVED1__SHIFT 0x5
24091#define RLC_SMU_SAFE_MODE__RESPONSE__SHIFT 0x8
24092#define RLC_SMU_SAFE_MODE__RESERVED__SHIFT 0xc
24093#define RLC_SMU_SAFE_MODE__CMD_MASK 0x00000001L
24094#define RLC_SMU_SAFE_MODE__MESSAGE_MASK 0x0000001EL
24095#define RLC_SMU_SAFE_MODE__RESERVED1_MASK 0x000000E0L
24096#define RLC_SMU_SAFE_MODE__RESPONSE_MASK 0x00000F00L
24097#define RLC_SMU_SAFE_MODE__RESERVED_MASK 0xFFFFF000L
24098//RLC_RLCV_COMMAND
24099#define RLC_RLCV_COMMAND__CMD__SHIFT 0x0
24100#define RLC_RLCV_COMMAND__RESERVED__SHIFT 0x4
24101#define RLC_RLCV_COMMAND__CMD_MASK 0x0000000FL
24102#define RLC_RLCV_COMMAND__RESERVED_MASK 0xFFFFFFF0L
24103//RLC_REFCLOCK_TIMESTAMP_LSB
24104#define RLC_REFCLOCK_TIMESTAMP_LSB__TIMESTAMP_LSB__SHIFT 0x0
24105#define RLC_REFCLOCK_TIMESTAMP_LSB__TIMESTAMP_LSB_MASK 0xFFFFFFFFL
24106//RLC_REFCLOCK_TIMESTAMP_MSB
24107#define RLC_REFCLOCK_TIMESTAMP_MSB__TIMESTAMP_MSB__SHIFT 0x0
24108#define RLC_REFCLOCK_TIMESTAMP_MSB__TIMESTAMP_MSB_MASK 0xFFFFFFFFL
24109//RLC_GPM_TIMER_INT_0
24110#define RLC_GPM_TIMER_INT_0__TIMER__SHIFT 0x0
24111#define RLC_GPM_TIMER_INT_0__TIMER_MASK 0xFFFFFFFFL
24112//RLC_GPM_TIMER_INT_1
24113#define RLC_GPM_TIMER_INT_1__TIMER__SHIFT 0x0
24114#define RLC_GPM_TIMER_INT_1__TIMER_MASK 0xFFFFFFFFL
24115//RLC_GPM_TIMER_INT_2
24116#define RLC_GPM_TIMER_INT_2__TIMER__SHIFT 0x0
24117#define RLC_GPM_TIMER_INT_2__TIMER_MASK 0xFFFFFFFFL
24118//RLC_GPM_TIMER_CTRL
24119#define RLC_GPM_TIMER_CTRL__TIMER_0_EN__SHIFT 0x0
24120#define RLC_GPM_TIMER_CTRL__TIMER_1_EN__SHIFT 0x1
24121#define RLC_GPM_TIMER_CTRL__TIMER_2_EN__SHIFT 0x2
24122#define RLC_GPM_TIMER_CTRL__TIMER_3_EN__SHIFT 0x3
24123#define RLC_GPM_TIMER_CTRL__RESERVED__SHIFT 0x4
24124#define RLC_GPM_TIMER_CTRL__TIMER_0_EN_MASK 0x00000001L
24125#define RLC_GPM_TIMER_CTRL__TIMER_1_EN_MASK 0x00000002L
24126#define RLC_GPM_TIMER_CTRL__TIMER_2_EN_MASK 0x00000004L
24127#define RLC_GPM_TIMER_CTRL__TIMER_3_EN_MASK 0x00000008L
24128#define RLC_GPM_TIMER_CTRL__RESERVED_MASK 0xFFFFFFF0L
24129//RLC_LB_CNTR_MAX
24130#define RLC_LB_CNTR_MAX__LB_CNTR_MAX__SHIFT 0x0
24131#define RLC_LB_CNTR_MAX__LB_CNTR_MAX_MASK 0xFFFFFFFFL
24132//RLC_GPM_TIMER_STAT
24133#define RLC_GPM_TIMER_STAT__TIMER_0_STAT__SHIFT 0x0
24134#define RLC_GPM_TIMER_STAT__TIMER_1_STAT__SHIFT 0x1
24135#define RLC_GPM_TIMER_STAT__TIMER_2_STAT__SHIFT 0x2
24136#define RLC_GPM_TIMER_STAT__TIMER_3_STAT__SHIFT 0x3
24137#define RLC_GPM_TIMER_STAT__TIMER_0_ENABLE_SYNC__SHIFT 0x8
24138#define RLC_GPM_TIMER_STAT__TIMER_1_ENABLE_SYNC__SHIFT 0x9
24139#define RLC_GPM_TIMER_STAT__TIMER_2_ENABLE_SYNC__SHIFT 0xa
24140#define RLC_GPM_TIMER_STAT__TIMER_3_ENABLE_SYNC__SHIFT 0xb
24141#define RLC_GPM_TIMER_STAT__RESERVED__SHIFT 0xc
24142#define RLC_GPM_TIMER_STAT__TIMER_0_STAT_MASK 0x00000001L
24143#define RLC_GPM_TIMER_STAT__TIMER_1_STAT_MASK 0x00000002L
24144#define RLC_GPM_TIMER_STAT__TIMER_2_STAT_MASK 0x00000004L
24145#define RLC_GPM_TIMER_STAT__TIMER_3_STAT_MASK 0x00000008L
24146#define RLC_GPM_TIMER_STAT__TIMER_0_ENABLE_SYNC_MASK 0x00000100L
24147#define RLC_GPM_TIMER_STAT__TIMER_1_ENABLE_SYNC_MASK 0x00000200L
24148#define RLC_GPM_TIMER_STAT__TIMER_2_ENABLE_SYNC_MASK 0x00000400L
24149#define RLC_GPM_TIMER_STAT__TIMER_3_ENABLE_SYNC_MASK 0x00000800L
24150#define RLC_GPM_TIMER_STAT__RESERVED_MASK 0xFFFFF000L
24151//RLC_GPM_TIMER_INT_3
24152#define RLC_GPM_TIMER_INT_3__TIMER__SHIFT 0x0
24153#define RLC_GPM_TIMER_INT_3__TIMER_MASK 0xFFFFFFFFL
24154//RLC_SERDES_WR_NONCU_MASTER_MASK_1
24155#define RLC_SERDES_WR_NONCU_MASTER_MASK_1__SE_MASTER_MASK_1__SHIFT 0x0
24156#define RLC_SERDES_WR_NONCU_MASTER_MASK_1__GC_MASTER_MASK_1__SHIFT 0x10
24157#define RLC_SERDES_WR_NONCU_MASTER_MASK_1__GC_GFX_MASTER_MASK_1__SHIFT 0x11
24158#define RLC_SERDES_WR_NONCU_MASTER_MASK_1__TC0_1_MASTER_MASK__SHIFT 0x12
24159#define RLC_SERDES_WR_NONCU_MASTER_MASK_1__RESERVED_1__SHIFT 0x13
24160#define RLC_SERDES_WR_NONCU_MASTER_MASK_1__SPARE4_MASTER_MASK__SHIFT 0x14
24161#define RLC_SERDES_WR_NONCU_MASTER_MASK_1__SPARE5_MASTER_MASK__SHIFT 0x15
24162#define RLC_SERDES_WR_NONCU_MASTER_MASK_1__SPARE6_MASTER_MASK__SHIFT 0x16
24163#define RLC_SERDES_WR_NONCU_MASTER_MASK_1__SPARE7_MASTER_MASK__SHIFT 0x17
24164#define RLC_SERDES_WR_NONCU_MASTER_MASK_1__EA_1_MASTER_MASK__SHIFT 0x18
24165#define RLC_SERDES_WR_NONCU_MASTER_MASK_1__RESERVED__SHIFT 0x19
24166#define RLC_SERDES_WR_NONCU_MASTER_MASK_1__SE_MASTER_MASK_1_MASK 0x0000FFFFL
24167#define RLC_SERDES_WR_NONCU_MASTER_MASK_1__GC_MASTER_MASK_1_MASK 0x00010000L
24168#define RLC_SERDES_WR_NONCU_MASTER_MASK_1__GC_GFX_MASTER_MASK_1_MASK 0x00020000L
24169#define RLC_SERDES_WR_NONCU_MASTER_MASK_1__TC0_1_MASTER_MASK_MASK 0x00040000L
24170#define RLC_SERDES_WR_NONCU_MASTER_MASK_1__RESERVED_1_MASK 0x00080000L
24171#define RLC_SERDES_WR_NONCU_MASTER_MASK_1__SPARE4_MASTER_MASK_MASK 0x00100000L
24172#define RLC_SERDES_WR_NONCU_MASTER_MASK_1__SPARE5_MASTER_MASK_MASK 0x00200000L
24173#define RLC_SERDES_WR_NONCU_MASTER_MASK_1__SPARE6_MASTER_MASK_MASK 0x00400000L
24174#define RLC_SERDES_WR_NONCU_MASTER_MASK_1__SPARE7_MASTER_MASK_MASK 0x00800000L
24175#define RLC_SERDES_WR_NONCU_MASTER_MASK_1__EA_1_MASTER_MASK_MASK 0x01000000L
24176#define RLC_SERDES_WR_NONCU_MASTER_MASK_1__RESERVED_MASK 0xFE000000L
24177//RLC_SERDES_NONCU_MASTER_BUSY_1
24178#define RLC_SERDES_NONCU_MASTER_BUSY_1__SE_MASTER_BUSY_1__SHIFT 0x0
24179#define RLC_SERDES_NONCU_MASTER_BUSY_1__GC_MASTER_BUSY_1__SHIFT 0x10
24180#define RLC_SERDES_NONCU_MASTER_BUSY_1__GC_GFX_MASTER_BUSY_1__SHIFT 0x11
24181#define RLC_SERDES_NONCU_MASTER_BUSY_1__TC0_MASTER_BUSY_1__SHIFT 0x12
24182#define RLC_SERDES_NONCU_MASTER_BUSY_1__RESERVED_1__SHIFT 0x13
24183#define RLC_SERDES_NONCU_MASTER_BUSY_1__SPARE4_MASTER_BUSY__SHIFT 0x14
24184#define RLC_SERDES_NONCU_MASTER_BUSY_1__SPARE5_MASTER_BUSY__SHIFT 0x15
24185#define RLC_SERDES_NONCU_MASTER_BUSY_1__SPARE6_MASTER_BUSY__SHIFT 0x16
24186#define RLC_SERDES_NONCU_MASTER_BUSY_1__SPARE7_MASTER_BUSY__SHIFT 0x17
24187#define RLC_SERDES_NONCU_MASTER_BUSY_1__EA_1_MASTER_BUSY__SHIFT 0x18
24188#define RLC_SERDES_NONCU_MASTER_BUSY_1__RESERVED__SHIFT 0x19
24189#define RLC_SERDES_NONCU_MASTER_BUSY_1__SE_MASTER_BUSY_1_MASK 0x0000FFFFL
24190#define RLC_SERDES_NONCU_MASTER_BUSY_1__GC_MASTER_BUSY_1_MASK 0x00010000L
24191#define RLC_SERDES_NONCU_MASTER_BUSY_1__GC_GFX_MASTER_BUSY_1_MASK 0x00020000L
24192#define RLC_SERDES_NONCU_MASTER_BUSY_1__TC0_MASTER_BUSY_1_MASK 0x00040000L
24193#define RLC_SERDES_NONCU_MASTER_BUSY_1__RESERVED_1_MASK 0x00080000L
24194#define RLC_SERDES_NONCU_MASTER_BUSY_1__SPARE4_MASTER_BUSY_MASK 0x00100000L
24195#define RLC_SERDES_NONCU_MASTER_BUSY_1__SPARE5_MASTER_BUSY_MASK 0x00200000L
24196#define RLC_SERDES_NONCU_MASTER_BUSY_1__SPARE6_MASTER_BUSY_MASK 0x00400000L
24197#define RLC_SERDES_NONCU_MASTER_BUSY_1__SPARE7_MASTER_BUSY_MASK 0x00800000L
24198#define RLC_SERDES_NONCU_MASTER_BUSY_1__EA_1_MASTER_BUSY_MASK 0x01000000L
24199#define RLC_SERDES_NONCU_MASTER_BUSY_1__RESERVED_MASK 0xFE000000L
24200//RLC_INT_STAT
24201#define RLC_INT_STAT__LAST_CP_RLC_INT_ID__SHIFT 0x0
24202#define RLC_INT_STAT__CP_RLC_INT_PENDING__SHIFT 0x8
24203#define RLC_INT_STAT__RESERVED__SHIFT 0x9
24204#define RLC_INT_STAT__LAST_CP_RLC_INT_ID_MASK 0x000000FFL
24205#define RLC_INT_STAT__CP_RLC_INT_PENDING_MASK 0x00000100L
24206#define RLC_INT_STAT__RESERVED_MASK 0xFFFFFE00L
24207//RLC_LB_CNTL
24208#define RLC_LB_CNTL__LOAD_BALANCE_ENABLE__SHIFT 0x0
24209#define RLC_LB_CNTL__LB_CNT_CP_BUSY__SHIFT 0x1
24210#define RLC_LB_CNTL__LB_CNT_SPIM_ACTIVE__SHIFT 0x2
24211#define RLC_LB_CNTL__LB_CNT_REG_INC__SHIFT 0x3
24212#define RLC_LB_CNTL__CU_MASK_USED_OFF_HYST__SHIFT 0x4
24213#define RLC_LB_CNTL__RESERVED__SHIFT 0xc
24214#define RLC_LB_CNTL__LOAD_BALANCE_ENABLE_MASK 0x00000001L
24215#define RLC_LB_CNTL__LB_CNT_CP_BUSY_MASK 0x00000002L
24216#define RLC_LB_CNTL__LB_CNT_SPIM_ACTIVE_MASK 0x00000004L
24217#define RLC_LB_CNTL__LB_CNT_REG_INC_MASK 0x00000008L
24218#define RLC_LB_CNTL__CU_MASK_USED_OFF_HYST_MASK 0x00000FF0L
24219#define RLC_LB_CNTL__RESERVED_MASK 0xFFFFF000L
24220//RLC_MGCG_CTRL
24221#define RLC_MGCG_CTRL__MGCG_EN__SHIFT 0x0
24222#define RLC_MGCG_CTRL__SILICON_EN__SHIFT 0x1
24223#define RLC_MGCG_CTRL__SIMULATION_EN__SHIFT 0x2
24224#define RLC_MGCG_CTRL__ON_DELAY__SHIFT 0x3
24225#define RLC_MGCG_CTRL__OFF_HYSTERESIS__SHIFT 0x7
24226#define RLC_MGCG_CTRL__GC_CAC_MGCG_CLK_CNTL__SHIFT 0xf
24227#define RLC_MGCG_CTRL__SE_CAC_MGCG_CLK_CNTL__SHIFT 0x10
24228#define RLC_MGCG_CTRL__SPARE__SHIFT 0x11
24229#define RLC_MGCG_CTRL__MGCG_EN_MASK 0x00000001L
24230#define RLC_MGCG_CTRL__SILICON_EN_MASK 0x00000002L
24231#define RLC_MGCG_CTRL__SIMULATION_EN_MASK 0x00000004L
24232#define RLC_MGCG_CTRL__ON_DELAY_MASK 0x00000078L
24233#define RLC_MGCG_CTRL__OFF_HYSTERESIS_MASK 0x00007F80L
24234#define RLC_MGCG_CTRL__GC_CAC_MGCG_CLK_CNTL_MASK 0x00008000L
24235#define RLC_MGCG_CTRL__SE_CAC_MGCG_CLK_CNTL_MASK 0x00010000L
24236#define RLC_MGCG_CTRL__SPARE_MASK 0xFFFE0000L
24237//RLC_LB_CNTR_INIT
24238#define RLC_LB_CNTR_INIT__LB_CNTR_INIT__SHIFT 0x0
24239#define RLC_LB_CNTR_INIT__LB_CNTR_INIT_MASK 0xFFFFFFFFL
24240//RLC_LOAD_BALANCE_CNTR
24241#define RLC_LOAD_BALANCE_CNTR__RLC_LOAD_BALANCE_CNTR__SHIFT 0x0
24242#define RLC_LOAD_BALANCE_CNTR__RLC_LOAD_BALANCE_CNTR_MASK 0xFFFFFFFFL
24243//RLC_JUMP_TABLE_RESTORE
24244#define RLC_JUMP_TABLE_RESTORE__ADDR__SHIFT 0x0
24245#define RLC_JUMP_TABLE_RESTORE__ADDR_MASK 0xFFFFFFFFL
24246//RLC_PG_DELAY_2
24247#define RLC_PG_DELAY_2__SERDES_TIMEOUT_VALUE__SHIFT 0x0
24248#define RLC_PG_DELAY_2__SERDES_CMD_DELAY__SHIFT 0x8
24249#define RLC_PG_DELAY_2__PERCU_TIMEOUT_VALUE__SHIFT 0x10
24250#define RLC_PG_DELAY_2__SERDES_TIMEOUT_VALUE_MASK 0x000000FFL
24251#define RLC_PG_DELAY_2__SERDES_CMD_DELAY_MASK 0x0000FF00L
24252#define RLC_PG_DELAY_2__PERCU_TIMEOUT_VALUE_MASK 0xFFFF0000L
24253//RLC_GPU_CLOCK_COUNT_LSB
24254#define RLC_GPU_CLOCK_COUNT_LSB__GPU_CLOCKS_LSB__SHIFT 0x0
24255#define RLC_GPU_CLOCK_COUNT_LSB__GPU_CLOCKS_LSB_MASK 0xFFFFFFFFL
24256//RLC_GPU_CLOCK_COUNT_MSB
24257#define RLC_GPU_CLOCK_COUNT_MSB__GPU_CLOCKS_MSB__SHIFT 0x0
24258#define RLC_GPU_CLOCK_COUNT_MSB__GPU_CLOCKS_MSB_MASK 0xFFFFFFFFL
24259//RLC_CAPTURE_GPU_CLOCK_COUNT
24260#define RLC_CAPTURE_GPU_CLOCK_COUNT__CAPTURE__SHIFT 0x0
24261#define RLC_CAPTURE_GPU_CLOCK_COUNT__RESERVED__SHIFT 0x1
24262#define RLC_CAPTURE_GPU_CLOCK_COUNT__CAPTURE_MASK 0x00000001L
24263#define RLC_CAPTURE_GPU_CLOCK_COUNT__RESERVED_MASK 0xFFFFFFFEL
24264//RLC_UCODE_CNTL
24265#define RLC_UCODE_CNTL__RLC_UCODE_FLAGS__SHIFT 0x0
24266#define RLC_UCODE_CNTL__RLC_UCODE_FLAGS_MASK 0xFFFFFFFFL
24267//RLC_GPM_THREAD_RESET
24268#define RLC_GPM_THREAD_RESET__THREAD0_RESET__SHIFT 0x0
24269#define RLC_GPM_THREAD_RESET__THREAD1_RESET__SHIFT 0x1
24270#define RLC_GPM_THREAD_RESET__THREAD2_RESET__SHIFT 0x2
24271#define RLC_GPM_THREAD_RESET__THREAD3_RESET__SHIFT 0x3
24272#define RLC_GPM_THREAD_RESET__RESERVED__SHIFT 0x4
24273#define RLC_GPM_THREAD_RESET__THREAD0_RESET_MASK 0x00000001L
24274#define RLC_GPM_THREAD_RESET__THREAD1_RESET_MASK 0x00000002L
24275#define RLC_GPM_THREAD_RESET__THREAD2_RESET_MASK 0x00000004L
24276#define RLC_GPM_THREAD_RESET__THREAD3_RESET_MASK 0x00000008L
24277#define RLC_GPM_THREAD_RESET__RESERVED_MASK 0xFFFFFFF0L
24278//RLC_GPM_CP_DMA_COMPLETE_T0
24279#define RLC_GPM_CP_DMA_COMPLETE_T0__DATA__SHIFT 0x0
24280#define RLC_GPM_CP_DMA_COMPLETE_T0__RESERVED__SHIFT 0x1
24281#define RLC_GPM_CP_DMA_COMPLETE_T0__DATA_MASK 0x00000001L
24282#define RLC_GPM_CP_DMA_COMPLETE_T0__RESERVED_MASK 0xFFFFFFFEL
24283//RLC_GPM_CP_DMA_COMPLETE_T1
24284#define RLC_GPM_CP_DMA_COMPLETE_T1__DATA__SHIFT 0x0
24285#define RLC_GPM_CP_DMA_COMPLETE_T1__RESERVED__SHIFT 0x1
24286#define RLC_GPM_CP_DMA_COMPLETE_T1__DATA_MASK 0x00000001L
24287#define RLC_GPM_CP_DMA_COMPLETE_T1__RESERVED_MASK 0xFFFFFFFEL
24288//RLC_FIREWALL_VIOLATION
24289#define RLC_FIREWALL_VIOLATION__ADDR__SHIFT 0x0
24290#define RLC_FIREWALL_VIOLATION__ADDR_MASK 0xFFFFFFFFL
24291//RLC_CLK_COUNT_GFXCLK_LSB
24292#define RLC_CLK_COUNT_GFXCLK_LSB__COUNTER__SHIFT 0x0
24293#define RLC_CLK_COUNT_GFXCLK_LSB__COUNTER_MASK 0xFFFFFFFFL
24294//RLC_CLK_COUNT_GFXCLK_MSB
24295#define RLC_CLK_COUNT_GFXCLK_MSB__COUNTER__SHIFT 0x0
24296#define RLC_CLK_COUNT_GFXCLK_MSB__COUNTER_MASK 0xFFFFFFFFL
24297//RLC_CLK_COUNT_REFCLK_LSB
24298#define RLC_CLK_COUNT_REFCLK_LSB__COUNTER__SHIFT 0x0
24299#define RLC_CLK_COUNT_REFCLK_LSB__COUNTER_MASK 0xFFFFFFFFL
24300//RLC_CLK_COUNT_REFCLK_MSB
24301#define RLC_CLK_COUNT_REFCLK_MSB__COUNTER__SHIFT 0x0
24302#define RLC_CLK_COUNT_REFCLK_MSB__COUNTER_MASK 0xFFFFFFFFL
24303//RLC_CLK_COUNT_CTRL
24304#define RLC_CLK_COUNT_CTRL__GFXCLK_RUN__SHIFT 0x0
24305#define RLC_CLK_COUNT_CTRL__GFXCLK_RESET__SHIFT 0x1
24306#define RLC_CLK_COUNT_CTRL__GFXCLK_SAMPLE__SHIFT 0x2
24307#define RLC_CLK_COUNT_CTRL__REFCLK_RUN__SHIFT 0x3
24308#define RLC_CLK_COUNT_CTRL__REFCLK_RESET__SHIFT 0x4
24309#define RLC_CLK_COUNT_CTRL__REFCLK_SAMPLE__SHIFT 0x5
24310#define RLC_CLK_COUNT_CTRL__RESERVED__SHIFT 0x6
24311#define RLC_CLK_COUNT_CTRL__GFXCLK_RUN_MASK 0x00000001L
24312#define RLC_CLK_COUNT_CTRL__GFXCLK_RESET_MASK 0x00000002L
24313#define RLC_CLK_COUNT_CTRL__GFXCLK_SAMPLE_MASK 0x00000004L
24314#define RLC_CLK_COUNT_CTRL__REFCLK_RUN_MASK 0x00000008L
24315#define RLC_CLK_COUNT_CTRL__REFCLK_RESET_MASK 0x00000010L
24316#define RLC_CLK_COUNT_CTRL__REFCLK_SAMPLE_MASK 0x00000020L
24317#define RLC_CLK_COUNT_CTRL__RESERVED_MASK 0xFFFFFFC0L
24318//RLC_CLK_COUNT_STAT
24319#define RLC_CLK_COUNT_STAT__GFXCLK_VALID__SHIFT 0x0
24320#define RLC_CLK_COUNT_STAT__REFCLK_VALID__SHIFT 0x1
24321#define RLC_CLK_COUNT_STAT__REFCLK_RUN_RESYNC__SHIFT 0x2
24322#define RLC_CLK_COUNT_STAT__REFCLK_RESET_RESYNC__SHIFT 0x3
24323#define RLC_CLK_COUNT_STAT__REFCLK_SAMPLE_RESYNC__SHIFT 0x4
24324#define RLC_CLK_COUNT_STAT__RESERVED__SHIFT 0x5
24325#define RLC_CLK_COUNT_STAT__GFXCLK_VALID_MASK 0x00000001L
24326#define RLC_CLK_COUNT_STAT__REFCLK_VALID_MASK 0x00000002L
24327#define RLC_CLK_COUNT_STAT__REFCLK_RUN_RESYNC_MASK 0x00000004L
24328#define RLC_CLK_COUNT_STAT__REFCLK_RESET_RESYNC_MASK 0x00000008L
24329#define RLC_CLK_COUNT_STAT__REFCLK_SAMPLE_RESYNC_MASK 0x00000010L
24330#define RLC_CLK_COUNT_STAT__RESERVED_MASK 0xFFFFFFE0L
24331//RLC_GPM_STAT
24332#define RLC_GPM_STAT__RLC_BUSY__SHIFT 0x0
24333#define RLC_GPM_STAT__GFX_POWER_STATUS__SHIFT 0x1
24334#define RLC_GPM_STAT__GFX_CLOCK_STATUS__SHIFT 0x2
24335#define RLC_GPM_STAT__GFX_LS_STATUS__SHIFT 0x3
24336#define RLC_GPM_STAT__GFX_PIPELINE_POWER_STATUS__SHIFT 0x4
24337#define RLC_GPM_STAT__CNTX_IDLE_BEING_PROCESSED__SHIFT 0x5
24338#define RLC_GPM_STAT__CNTX_BUSY_BEING_PROCESSED__SHIFT 0x6
24339#define RLC_GPM_STAT__GFX_IDLE_BEING_PROCESSED__SHIFT 0x7
24340#define RLC_GPM_STAT__CMP_BUSY_BEING_PROCESSED__SHIFT 0x8
24341#define RLC_GPM_STAT__SAVING_REGISTERS__SHIFT 0x9
24342#define RLC_GPM_STAT__RESTORING_REGISTERS__SHIFT 0xa
24343#define RLC_GPM_STAT__GFX3D_BLOCKS_CHANGING_POWER_STATE__SHIFT 0xb
24344#define RLC_GPM_STAT__CMP_BLOCKS_CHANGING_POWER_STATE__SHIFT 0xc
24345#define RLC_GPM_STAT__STATIC_CU_POWERING_UP__SHIFT 0xd
24346#define RLC_GPM_STAT__STATIC_CU_POWERING_DOWN__SHIFT 0xe
24347#define RLC_GPM_STAT__DYN_CU_POWERING_UP__SHIFT 0xf
24348#define RLC_GPM_STAT__DYN_CU_POWERING_DOWN__SHIFT 0x10
24349#define RLC_GPM_STAT__ABORTED_PD_SEQUENCE__SHIFT 0x11
24350#define RLC_GPM_STAT__CMP_power_status__SHIFT 0x12
24351#define RLC_GPM_STAT__GFX_LS_STATUS_3D__SHIFT 0x13
24352#define RLC_GPM_STAT__GFX_CLOCK_STATUS_3D__SHIFT 0x14
24353#define RLC_GPM_STAT__MGCG_OVERRIDE_STATUS__SHIFT 0x15
24354#define RLC_GPM_STAT__RLC_EXEC_ROM_CODE__SHIFT 0x16
24355#define RLC_GPM_STAT__FGCG_OVERRIDE_STATUS__SHIFT 0x17
24356#define RLC_GPM_STAT__PG_ERROR_STATUS__SHIFT 0x18
24357#define RLC_GPM_STAT__RLC_BUSY_MASK 0x00000001L
24358#define RLC_GPM_STAT__GFX_POWER_STATUS_MASK 0x00000002L
24359#define RLC_GPM_STAT__GFX_CLOCK_STATUS_MASK 0x00000004L
24360#define RLC_GPM_STAT__GFX_LS_STATUS_MASK 0x00000008L
24361#define RLC_GPM_STAT__GFX_PIPELINE_POWER_STATUS_MASK 0x00000010L
24362#define RLC_GPM_STAT__CNTX_IDLE_BEING_PROCESSED_MASK 0x00000020L
24363#define RLC_GPM_STAT__CNTX_BUSY_BEING_PROCESSED_MASK 0x00000040L
24364#define RLC_GPM_STAT__GFX_IDLE_BEING_PROCESSED_MASK 0x00000080L
24365#define RLC_GPM_STAT__CMP_BUSY_BEING_PROCESSED_MASK 0x00000100L
24366#define RLC_GPM_STAT__SAVING_REGISTERS_MASK 0x00000200L
24367#define RLC_GPM_STAT__RESTORING_REGISTERS_MASK 0x00000400L
24368#define RLC_GPM_STAT__GFX3D_BLOCKS_CHANGING_POWER_STATE_MASK 0x00000800L
24369#define RLC_GPM_STAT__CMP_BLOCKS_CHANGING_POWER_STATE_MASK 0x00001000L
24370#define RLC_GPM_STAT__STATIC_CU_POWERING_UP_MASK 0x00002000L
24371#define RLC_GPM_STAT__STATIC_CU_POWERING_DOWN_MASK 0x00004000L
24372#define RLC_GPM_STAT__DYN_CU_POWERING_UP_MASK 0x00008000L
24373#define RLC_GPM_STAT__DYN_CU_POWERING_DOWN_MASK 0x00010000L
24374#define RLC_GPM_STAT__ABORTED_PD_SEQUENCE_MASK 0x00020000L
24375#define RLC_GPM_STAT__CMP_power_status_MASK 0x00040000L
24376#define RLC_GPM_STAT__GFX_LS_STATUS_3D_MASK 0x00080000L
24377#define RLC_GPM_STAT__GFX_CLOCK_STATUS_3D_MASK 0x00100000L
24378#define RLC_GPM_STAT__MGCG_OVERRIDE_STATUS_MASK 0x00200000L
24379#define RLC_GPM_STAT__RLC_EXEC_ROM_CODE_MASK 0x00400000L
24380#define RLC_GPM_STAT__FGCG_OVERRIDE_STATUS_MASK 0x00800000L
24381#define RLC_GPM_STAT__PG_ERROR_STATUS_MASK 0xFF000000L
24382//RLC_GPU_CLOCK_32_RES_SEL
24383#define RLC_GPU_CLOCK_32_RES_SEL__RES_SEL__SHIFT 0x0
24384#define RLC_GPU_CLOCK_32_RES_SEL__RESERVED__SHIFT 0x6
24385#define RLC_GPU_CLOCK_32_RES_SEL__RES_SEL_MASK 0x0000003FL
24386#define RLC_GPU_CLOCK_32_RES_SEL__RESERVED_MASK 0xFFFFFFC0L
24387//RLC_GPU_CLOCK_32
24388#define RLC_GPU_CLOCK_32__GPU_CLOCK_32__SHIFT 0x0
24389#define RLC_GPU_CLOCK_32__GPU_CLOCK_32_MASK 0xFFFFFFFFL
24390//RLC_PG_CNTL
24391#define RLC_PG_CNTL__GFX_POWER_GATING_ENABLE__SHIFT 0x0
24392#define RLC_PG_CNTL__GFX_POWER_GATING_SRC__SHIFT 0x1
24393#define RLC_PG_CNTL__DYN_PER_CU_PG_ENABLE__SHIFT 0x2
24394#define RLC_PG_CNTL__STATIC_PER_CU_PG_ENABLE__SHIFT 0x3
24395#define RLC_PG_CNTL__GFX_PIPELINE_PG_ENABLE__SHIFT 0x4
24396#define RLC_PG_CNTL__RESERVED__SHIFT 0x5
24397#define RLC_PG_CNTL__PG_OVERRIDE__SHIFT 0xe
24398#define RLC_PG_CNTL__CP_PG_DISABLE__SHIFT 0xf
24399#define RLC_PG_CNTL__CHUB_HANDSHAKE_ENABLE__SHIFT 0x10
24400#define RLC_PG_CNTL__SMU_CLK_SLOWDOWN_ON_PU_ENABLE__SHIFT 0x11
24401#define RLC_PG_CNTL__SMU_CLK_SLOWDOWN_ON_PD_ENABLE__SHIFT 0x12
24402#define RLC_PG_CNTL__SMU_HANDSHAKE_ENABLE__SHIFT 0x13
24403#define RLC_PG_CNTL__RESERVED1__SHIFT 0x14
24404#define RLC_PG_CNTL__Ultra_Low_Voltage_Enable__SHIFT 0x15
24405#define RLC_PG_CNTL__RESERVED2__SHIFT 0x16
24406#define RLC_PG_CNTL__GFX_POWER_GATING_ENABLE_MASK 0x00000001L
24407#define RLC_PG_CNTL__GFX_POWER_GATING_SRC_MASK 0x00000002L
24408#define RLC_PG_CNTL__DYN_PER_CU_PG_ENABLE_MASK 0x00000004L
24409#define RLC_PG_CNTL__STATIC_PER_CU_PG_ENABLE_MASK 0x00000008L
24410#define RLC_PG_CNTL__GFX_PIPELINE_PG_ENABLE_MASK 0x00000010L
24411#define RLC_PG_CNTL__RESERVED_MASK 0x00003FE0L
24412#define RLC_PG_CNTL__PG_OVERRIDE_MASK 0x00004000L
24413#define RLC_PG_CNTL__CP_PG_DISABLE_MASK 0x00008000L
24414#define RLC_PG_CNTL__CHUB_HANDSHAKE_ENABLE_MASK 0x00010000L
24415#define RLC_PG_CNTL__SMU_CLK_SLOWDOWN_ON_PU_ENABLE_MASK 0x00020000L
24416#define RLC_PG_CNTL__SMU_CLK_SLOWDOWN_ON_PD_ENABLE_MASK 0x00040000L
24417#define RLC_PG_CNTL__SMU_HANDSHAKE_ENABLE_MASK 0x00080000L
24418#define RLC_PG_CNTL__RESERVED1_MASK 0x00100000L
24419#define RLC_PG_CNTL__Ultra_Low_Voltage_Enable_MASK 0x00200000L
24420#define RLC_PG_CNTL__RESERVED2_MASK 0x00C00000L
24421//RLC_GPM_THREAD_PRIORITY
24422#define RLC_GPM_THREAD_PRIORITY__THREAD0_PRIORITY__SHIFT 0x0
24423#define RLC_GPM_THREAD_PRIORITY__THREAD1_PRIORITY__SHIFT 0x8
24424#define RLC_GPM_THREAD_PRIORITY__THREAD2_PRIORITY__SHIFT 0x10
24425#define RLC_GPM_THREAD_PRIORITY__THREAD3_PRIORITY__SHIFT 0x18
24426#define RLC_GPM_THREAD_PRIORITY__THREAD0_PRIORITY_MASK 0x000000FFL
24427#define RLC_GPM_THREAD_PRIORITY__THREAD1_PRIORITY_MASK 0x0000FF00L
24428#define RLC_GPM_THREAD_PRIORITY__THREAD2_PRIORITY_MASK 0x00FF0000L
24429#define RLC_GPM_THREAD_PRIORITY__THREAD3_PRIORITY_MASK 0xFF000000L
24430//RLC_GPM_THREAD_ENABLE
24431#define RLC_GPM_THREAD_ENABLE__THREAD0_ENABLE__SHIFT 0x0
24432#define RLC_GPM_THREAD_ENABLE__THREAD1_ENABLE__SHIFT 0x1
24433#define RLC_GPM_THREAD_ENABLE__THREAD2_ENABLE__SHIFT 0x2
24434#define RLC_GPM_THREAD_ENABLE__THREAD3_ENABLE__SHIFT 0x3
24435#define RLC_GPM_THREAD_ENABLE__RESERVED__SHIFT 0x4
24436#define RLC_GPM_THREAD_ENABLE__THREAD0_ENABLE_MASK 0x00000001L
24437#define RLC_GPM_THREAD_ENABLE__THREAD1_ENABLE_MASK 0x00000002L
24438#define RLC_GPM_THREAD_ENABLE__THREAD2_ENABLE_MASK 0x00000004L
24439#define RLC_GPM_THREAD_ENABLE__THREAD3_ENABLE_MASK 0x00000008L
24440#define RLC_GPM_THREAD_ENABLE__RESERVED_MASK 0xFFFFFFF0L
24441//RLC_CGTT_MGCG_OVERRIDE
24442#define RLC_CGTT_MGCG_OVERRIDE__RESERVED_0__SHIFT 0x0
24443#define RLC_CGTT_MGCG_OVERRIDE__RLC_CGTT_SCLK_OVERRIDE__SHIFT 0x1
24444#define RLC_CGTT_MGCG_OVERRIDE__GFXIP_MGCG_OVERRIDE__SHIFT 0x2
24445#define RLC_CGTT_MGCG_OVERRIDE__GFXIP_CGCG_OVERRIDE__SHIFT 0x3
24446#define RLC_CGTT_MGCG_OVERRIDE__GFXIP_CGLS_OVERRIDE__SHIFT 0x4
24447#define RLC_CGTT_MGCG_OVERRIDE__GRBM_CGTT_SCLK_OVERRIDE__SHIFT 0x5
24448#define RLC_CGTT_MGCG_OVERRIDE__GFXIP_MGLS_OVERRIDE__SHIFT 0x6
24449#define RLC_CGTT_MGCG_OVERRIDE__GFXIP_GFX3D_CG_OVERRIDE__SHIFT 0x7
24450#define RLC_CGTT_MGCG_OVERRIDE__GFXIP_FGCG_OVERRIDE__SHIFT 0x8
24451#define RLC_CGTT_MGCG_OVERRIDE__RESERVED_15_9__SHIFT 0x9
24452#define RLC_CGTT_MGCG_OVERRIDE__ENABLE_CGTS_LEGACY__SHIFT 0x10
24453#define RLC_CGTT_MGCG_OVERRIDE__RESERVED_31_17__SHIFT 0x11
24454#define RLC_CGTT_MGCG_OVERRIDE__RESERVED_0_MASK 0x00000001L
24455#define RLC_CGTT_MGCG_OVERRIDE__RLC_CGTT_SCLK_OVERRIDE_MASK 0x00000002L
24456#define RLC_CGTT_MGCG_OVERRIDE__GFXIP_MGCG_OVERRIDE_MASK 0x00000004L
24457#define RLC_CGTT_MGCG_OVERRIDE__GFXIP_CGCG_OVERRIDE_MASK 0x00000008L
24458#define RLC_CGTT_MGCG_OVERRIDE__GFXIP_CGLS_OVERRIDE_MASK 0x00000010L
24459#define RLC_CGTT_MGCG_OVERRIDE__GRBM_CGTT_SCLK_OVERRIDE_MASK 0x00000020L
24460#define RLC_CGTT_MGCG_OVERRIDE__GFXIP_MGLS_OVERRIDE_MASK 0x00000040L
24461#define RLC_CGTT_MGCG_OVERRIDE__GFXIP_GFX3D_CG_OVERRIDE_MASK 0x00000080L
24462#define RLC_CGTT_MGCG_OVERRIDE__GFXIP_FGCG_OVERRIDE_MASK 0x00000100L
24463#define RLC_CGTT_MGCG_OVERRIDE__RESERVED_15_9_MASK 0x0000FE00L
24464#define RLC_CGTT_MGCG_OVERRIDE__ENABLE_CGTS_LEGACY_MASK 0x00010000L
24465#define RLC_CGTT_MGCG_OVERRIDE__RESERVED_31_17_MASK 0xFFFE0000L
24466//RLC_CGCG_CGLS_CTRL
24467#define RLC_CGCG_CGLS_CTRL__CGCG_EN__SHIFT 0x0
24468#define RLC_CGCG_CGLS_CTRL__CGLS_EN__SHIFT 0x1
24469#define RLC_CGCG_CGLS_CTRL__CGLS_REP_COMPANSAT_DELAY__SHIFT 0x2
24470#define RLC_CGCG_CGLS_CTRL__CGCG_GFX_IDLE_THRESHOLD__SHIFT 0x8
24471#define RLC_CGCG_CGLS_CTRL__CGCG_CONTROLLER__SHIFT 0x1b
24472#define RLC_CGCG_CGLS_CTRL__CGCG_REG_CTRL__SHIFT 0x1c
24473#define RLC_CGCG_CGLS_CTRL__SLEEP_MODE__SHIFT 0x1d
24474#define RLC_CGCG_CGLS_CTRL__SIM_SILICON_EN__SHIFT 0x1f
24475#define RLC_CGCG_CGLS_CTRL__CGCG_EN_MASK 0x00000001L
24476#define RLC_CGCG_CGLS_CTRL__CGLS_EN_MASK 0x00000002L
24477#define RLC_CGCG_CGLS_CTRL__CGLS_REP_COMPANSAT_DELAY_MASK 0x000000FCL
24478#define RLC_CGCG_CGLS_CTRL__CGCG_GFX_IDLE_THRESHOLD_MASK 0x07FFFF00L
24479#define RLC_CGCG_CGLS_CTRL__CGCG_CONTROLLER_MASK 0x08000000L
24480#define RLC_CGCG_CGLS_CTRL__CGCG_REG_CTRL_MASK 0x10000000L
24481#define RLC_CGCG_CGLS_CTRL__SLEEP_MODE_MASK 0x60000000L
24482#define RLC_CGCG_CGLS_CTRL__SIM_SILICON_EN_MASK 0x80000000L
24483//RLC_CGCG_RAMP_CTRL
24484#define RLC_CGCG_RAMP_CTRL__DOWN_DIV_START_UNIT__SHIFT 0x0
24485#define RLC_CGCG_RAMP_CTRL__DOWN_DIV_STEP_UNIT__SHIFT 0x4
24486#define RLC_CGCG_RAMP_CTRL__UP_DIV_START_UNIT__SHIFT 0x8
24487#define RLC_CGCG_RAMP_CTRL__UP_DIV_STEP_UNIT__SHIFT 0xc
24488#define RLC_CGCG_RAMP_CTRL__STEP_DELAY_CNT__SHIFT 0x10
24489#define RLC_CGCG_RAMP_CTRL__STEP_DELAY_UNIT__SHIFT 0x1c
24490#define RLC_CGCG_RAMP_CTRL__DOWN_DIV_START_UNIT_MASK 0x0000000FL
24491#define RLC_CGCG_RAMP_CTRL__DOWN_DIV_STEP_UNIT_MASK 0x000000F0L
24492#define RLC_CGCG_RAMP_CTRL__UP_DIV_START_UNIT_MASK 0x00000F00L
24493#define RLC_CGCG_RAMP_CTRL__UP_DIV_STEP_UNIT_MASK 0x0000F000L
24494#define RLC_CGCG_RAMP_CTRL__STEP_DELAY_CNT_MASK 0x0FFF0000L
24495#define RLC_CGCG_RAMP_CTRL__STEP_DELAY_UNIT_MASK 0xF0000000L
24496//RLC_DYN_PG_STATUS
24497#define RLC_DYN_PG_STATUS__PG_STATUS_CU_MASK__SHIFT 0x0
24498#define RLC_DYN_PG_STATUS__PG_STATUS_CU_MASK_MASK 0xFFFFFFFFL
24499//RLC_DYN_PG_REQUEST
24500#define RLC_DYN_PG_REQUEST__PG_REQUEST_CU_MASK__SHIFT 0x0
24501#define RLC_DYN_PG_REQUEST__PG_REQUEST_CU_MASK_MASK 0xFFFFFFFFL
24502//RLC_PG_DELAY
24503#define RLC_PG_DELAY__POWER_UP_DELAY__SHIFT 0x0
24504#define RLC_PG_DELAY__POWER_DOWN_DELAY__SHIFT 0x8
24505#define RLC_PG_DELAY__CMD_PROPAGATE_DELAY__SHIFT 0x10
24506#define RLC_PG_DELAY__MEM_SLEEP_DELAY__SHIFT 0x18
24507#define RLC_PG_DELAY__POWER_UP_DELAY_MASK 0x000000FFL
24508#define RLC_PG_DELAY__POWER_DOWN_DELAY_MASK 0x0000FF00L
24509#define RLC_PG_DELAY__CMD_PROPAGATE_DELAY_MASK 0x00FF0000L
24510#define RLC_PG_DELAY__MEM_SLEEP_DELAY_MASK 0xFF000000L
24511//RLC_CU_STATUS
24512#define RLC_CU_STATUS__WORK_PENDING__SHIFT 0x0
24513#define RLC_CU_STATUS__WORK_PENDING_MASK 0xFFFFFFFFL
24514//RLC_LB_INIT_CU_MASK
24515#define RLC_LB_INIT_CU_MASK__INIT_CU_MASK__SHIFT 0x0
24516#define RLC_LB_INIT_CU_MASK__INIT_CU_MASK_MASK 0xFFFFFFFFL
24517//RLC_LB_ALWAYS_ACTIVE_CU_MASK
24518#define RLC_LB_ALWAYS_ACTIVE_CU_MASK__ALWAYS_ACTIVE_CU_MASK__SHIFT 0x0
24519#define RLC_LB_ALWAYS_ACTIVE_CU_MASK__ALWAYS_ACTIVE_CU_MASK_MASK 0xFFFFFFFFL
24520//RLC_LB_PARAMS
24521#define RLC_LB_PARAMS__SKIP_L2_CHECK__SHIFT 0x0
24522#define RLC_LB_PARAMS__FIFO_SAMPLES__SHIFT 0x1
24523#define RLC_LB_PARAMS__PG_IDLE_SAMPLES__SHIFT 0x8
24524#define RLC_LB_PARAMS__PG_IDLE_SAMPLE_INTERVAL__SHIFT 0x10
24525#define RLC_LB_PARAMS__SKIP_L2_CHECK_MASK 0x00000001L
24526#define RLC_LB_PARAMS__FIFO_SAMPLES_MASK 0x000000FEL
24527#define RLC_LB_PARAMS__PG_IDLE_SAMPLES_MASK 0x0000FF00L
24528#define RLC_LB_PARAMS__PG_IDLE_SAMPLE_INTERVAL_MASK 0xFFFF0000L
24529//RLC_THREAD1_DELAY
24530#define RLC_THREAD1_DELAY__CU_IDEL_DELAY__SHIFT 0x0
24531#define RLC_THREAD1_DELAY__LBPW_INNER_LOOP_DELAY__SHIFT 0x8
24532#define RLC_THREAD1_DELAY__LBPW_OUTER_LOOP_DELAY__SHIFT 0x10
24533#define RLC_THREAD1_DELAY__SPARE__SHIFT 0x18
24534#define RLC_THREAD1_DELAY__CU_IDEL_DELAY_MASK 0x000000FFL
24535#define RLC_THREAD1_DELAY__LBPW_INNER_LOOP_DELAY_MASK 0x0000FF00L
24536#define RLC_THREAD1_DELAY__LBPW_OUTER_LOOP_DELAY_MASK 0x00FF0000L
24537#define RLC_THREAD1_DELAY__SPARE_MASK 0xFF000000L
24538//RLC_PG_ALWAYS_ON_CU_MASK
24539#define RLC_PG_ALWAYS_ON_CU_MASK__AON_CU_MASK__SHIFT 0x0
24540#define RLC_PG_ALWAYS_ON_CU_MASK__AON_CU_MASK_MASK 0xFFFFFFFFL
24541//RLC_MAX_PG_CU
24542#define RLC_MAX_PG_CU__MAX_POWERED_UP_CU__SHIFT 0x0
24543#define RLC_MAX_PG_CU__SPARE__SHIFT 0x8
24544#define RLC_MAX_PG_CU__MAX_POWERED_UP_CU_MASK 0x000000FFL
24545#define RLC_MAX_PG_CU__SPARE_MASK 0xFFFFFF00L
24546//RLC_AUTO_PG_CTRL
24547#define RLC_AUTO_PG_CTRL__AUTO_PG_EN__SHIFT 0x0
24548#define RLC_AUTO_PG_CTRL__AUTO_GRBM_REG_SAVE_ON_IDLE_EN__SHIFT 0x1
24549#define RLC_AUTO_PG_CTRL__AUTO_WAKE_UP_EN__SHIFT 0x2
24550#define RLC_AUTO_PG_CTRL__GRBM_REG_SAVE_GFX_IDLE_THRESHOLD__SHIFT 0x3
24551#define RLC_AUTO_PG_CTRL__PG_AFTER_GRBM_REG_SAVE_THRESHOLD__SHIFT 0x13
24552#define RLC_AUTO_PG_CTRL__AUTO_PG_EN_MASK 0x00000001L
24553#define RLC_AUTO_PG_CTRL__AUTO_GRBM_REG_SAVE_ON_IDLE_EN_MASK 0x00000002L
24554#define RLC_AUTO_PG_CTRL__AUTO_WAKE_UP_EN_MASK 0x00000004L
24555#define RLC_AUTO_PG_CTRL__GRBM_REG_SAVE_GFX_IDLE_THRESHOLD_MASK 0x0007FFF8L
24556#define RLC_AUTO_PG_CTRL__PG_AFTER_GRBM_REG_SAVE_THRESHOLD_MASK 0xFFF80000L
24557//RLC_SMU_GRBM_REG_SAVE_CTRL
24558#define RLC_SMU_GRBM_REG_SAVE_CTRL__START_GRBM_REG_SAVE__SHIFT 0x0
24559#define RLC_SMU_GRBM_REG_SAVE_CTRL__SPARE__SHIFT 0x1
24560#define RLC_SMU_GRBM_REG_SAVE_CTRL__START_GRBM_REG_SAVE_MASK 0x00000001L
24561#define RLC_SMU_GRBM_REG_SAVE_CTRL__SPARE_MASK 0xFFFFFFFEL
24562//RLC_SERDES_RD_PENDING
24563#define RLC_SERDES_RD_PENDING__RD_PENDING__SHIFT 0x0
24564#define RLC_SERDES_RD_PENDING__RD_PENDING_MASK 0x00000001L
24565//RLC_SERDES_RD_MASTER_INDEX
24566#define RLC_SERDES_RD_MASTER_INDEX__CU_ID__SHIFT 0x0
24567#define RLC_SERDES_RD_MASTER_INDEX__SH_ID__SHIFT 0x4
24568#define RLC_SERDES_RD_MASTER_INDEX__SE_ID__SHIFT 0x6
24569#define RLC_SERDES_RD_MASTER_INDEX__SE_NONCU_ID__SHIFT 0x9
24570#define RLC_SERDES_RD_MASTER_INDEX__SE_NONCU__SHIFT 0xc
24571#define RLC_SERDES_RD_MASTER_INDEX__NON_SE__SHIFT 0xd
24572#define RLC_SERDES_RD_MASTER_INDEX__DATA_REG_ID__SHIFT 0x11
24573#define RLC_SERDES_RD_MASTER_INDEX__SPARE__SHIFT 0x13
24574#define RLC_SERDES_RD_MASTER_INDEX__CU_ID_MASK 0x0000000FL
24575#define RLC_SERDES_RD_MASTER_INDEX__SH_ID_MASK 0x00000030L
24576#define RLC_SERDES_RD_MASTER_INDEX__SE_ID_MASK 0x000001C0L
24577#define RLC_SERDES_RD_MASTER_INDEX__SE_NONCU_ID_MASK 0x00000E00L
24578#define RLC_SERDES_RD_MASTER_INDEX__SE_NONCU_MASK 0x00001000L
24579#define RLC_SERDES_RD_MASTER_INDEX__NON_SE_MASK 0x0001E000L
24580#define RLC_SERDES_RD_MASTER_INDEX__DATA_REG_ID_MASK 0x00060000L
24581#define RLC_SERDES_RD_MASTER_INDEX__SPARE_MASK 0xFFF80000L
24582//RLC_SERDES_RD_DATA_0
24583#define RLC_SERDES_RD_DATA_0__DATA__SHIFT 0x0
24584#define RLC_SERDES_RD_DATA_0__DATA_MASK 0xFFFFFFFFL
24585//RLC_SERDES_RD_DATA_1
24586#define RLC_SERDES_RD_DATA_1__DATA__SHIFT 0x0
24587#define RLC_SERDES_RD_DATA_1__DATA_MASK 0xFFFFFFFFL
24588//RLC_SERDES_RD_DATA_2
24589#define RLC_SERDES_RD_DATA_2__DATA__SHIFT 0x0
24590#define RLC_SERDES_RD_DATA_2__DATA_MASK 0xFFFFFFFFL
24591//RLC_SERDES_WR_CU_MASTER_MASK
24592#define RLC_SERDES_WR_CU_MASTER_MASK__MASTER_MASK__SHIFT 0x0
24593#define RLC_SERDES_WR_CU_MASTER_MASK__MASTER_MASK_MASK 0xFFFFFFFFL
24594//RLC_SERDES_WR_NONCU_MASTER_MASK
24595#define RLC_SERDES_WR_NONCU_MASTER_MASK__SE_MASTER_MASK__SHIFT 0x0
24596#define RLC_SERDES_WR_NONCU_MASTER_MASK__GC_MASTER_MASK__SHIFT 0x10
24597#define RLC_SERDES_WR_NONCU_MASTER_MASK__GC_GFX_MASTER_MASK__SHIFT 0x11
24598#define RLC_SERDES_WR_NONCU_MASTER_MASK__TC0_MASTER_MASK__SHIFT 0x12
24599#define RLC_SERDES_WR_NONCU_MASTER_MASK__TC1_MASTER_MASK__SHIFT 0x13
24600#define RLC_SERDES_WR_NONCU_MASTER_MASK__SPARE0_MASTER_MASK__SHIFT 0x14
24601#define RLC_SERDES_WR_NONCU_MASTER_MASK__SPARE1_MASTER_MASK__SHIFT 0x15
24602#define RLC_SERDES_WR_NONCU_MASTER_MASK__SPARE2_MASTER_MASK__SHIFT 0x16
24603#define RLC_SERDES_WR_NONCU_MASTER_MASK__SPARE3_MASTER_MASK__SHIFT 0x17
24604#define RLC_SERDES_WR_NONCU_MASTER_MASK__EA_0_MASTER_MASK__SHIFT 0x18
24605#define RLC_SERDES_WR_NONCU_MASTER_MASK__TC2_MASTER_MASK__SHIFT 0x19
24606#define RLC_SERDES_WR_NONCU_MASTER_MASK__RESERVED__SHIFT 0x1a
24607#define RLC_SERDES_WR_NONCU_MASTER_MASK__SE_MASTER_MASK_MASK 0x0000FFFFL
24608#define RLC_SERDES_WR_NONCU_MASTER_MASK__GC_MASTER_MASK_MASK 0x00010000L
24609#define RLC_SERDES_WR_NONCU_MASTER_MASK__GC_GFX_MASTER_MASK_MASK 0x00020000L
24610#define RLC_SERDES_WR_NONCU_MASTER_MASK__TC0_MASTER_MASK_MASK 0x00040000L
24611#define RLC_SERDES_WR_NONCU_MASTER_MASK__TC1_MASTER_MASK_MASK 0x00080000L
24612#define RLC_SERDES_WR_NONCU_MASTER_MASK__SPARE0_MASTER_MASK_MASK 0x00100000L
24613#define RLC_SERDES_WR_NONCU_MASTER_MASK__SPARE1_MASTER_MASK_MASK 0x00200000L
24614#define RLC_SERDES_WR_NONCU_MASTER_MASK__SPARE2_MASTER_MASK_MASK 0x00400000L
24615#define RLC_SERDES_WR_NONCU_MASTER_MASK__SPARE3_MASTER_MASK_MASK 0x00800000L
24616#define RLC_SERDES_WR_NONCU_MASTER_MASK__EA_0_MASTER_MASK_MASK 0x01000000L
24617#define RLC_SERDES_WR_NONCU_MASTER_MASK__TC2_MASTER_MASK_MASK 0x02000000L
24618#define RLC_SERDES_WR_NONCU_MASTER_MASK__RESERVED_MASK 0xFC000000L
24619//RLC_SERDES_WR_CTRL
24620#define RLC_SERDES_WR_CTRL__BPM_ADDR__SHIFT 0x0
24621#define RLC_SERDES_WR_CTRL__POWER_DOWN__SHIFT 0x8
24622#define RLC_SERDES_WR_CTRL__POWER_UP__SHIFT 0x9
24623#define RLC_SERDES_WR_CTRL__P1_SELECT__SHIFT 0xa
24624#define RLC_SERDES_WR_CTRL__P2_SELECT__SHIFT 0xb
24625#define RLC_SERDES_WR_CTRL__WRITE_COMMAND__SHIFT 0xc
24626#define RLC_SERDES_WR_CTRL__READ_COMMAND__SHIFT 0xd
24627#define RLC_SERDES_WR_CTRL__RDDATA_RESET__SHIFT 0xe
24628#define RLC_SERDES_WR_CTRL__SHORT_FORMAT__SHIFT 0xf
24629#define RLC_SERDES_WR_CTRL__BPM_DATA__SHIFT 0x10
24630#define RLC_SERDES_WR_CTRL__SRBM_OVERRIDE__SHIFT 0x1a
24631#define RLC_SERDES_WR_CTRL__RSVD_BPM_ADDR__SHIFT 0x1b
24632#define RLC_SERDES_WR_CTRL__REG_ADDR__SHIFT 0x1c
24633#define RLC_SERDES_WR_CTRL__BPM_ADDR_MASK 0x000000FFL
24634#define RLC_SERDES_WR_CTRL__POWER_DOWN_MASK 0x00000100L
24635#define RLC_SERDES_WR_CTRL__POWER_UP_MASK 0x00000200L
24636#define RLC_SERDES_WR_CTRL__P1_SELECT_MASK 0x00000400L
24637#define RLC_SERDES_WR_CTRL__P2_SELECT_MASK 0x00000800L
24638#define RLC_SERDES_WR_CTRL__WRITE_COMMAND_MASK 0x00001000L
24639#define RLC_SERDES_WR_CTRL__READ_COMMAND_MASK 0x00002000L
24640#define RLC_SERDES_WR_CTRL__RDDATA_RESET_MASK 0x00004000L
24641#define RLC_SERDES_WR_CTRL__SHORT_FORMAT_MASK 0x00008000L
24642#define RLC_SERDES_WR_CTRL__BPM_DATA_MASK 0x03FF0000L
24643#define RLC_SERDES_WR_CTRL__SRBM_OVERRIDE_MASK 0x04000000L
24644#define RLC_SERDES_WR_CTRL__RSVD_BPM_ADDR_MASK 0x08000000L
24645#define RLC_SERDES_WR_CTRL__REG_ADDR_MASK 0xF0000000L
24646//RLC_SERDES_WR_DATA
24647#define RLC_SERDES_WR_DATA__DATA__SHIFT 0x0
24648#define RLC_SERDES_WR_DATA__DATA_MASK 0xFFFFFFFFL
24649//RLC_SERDES_CU_MASTER_BUSY
24650#define RLC_SERDES_CU_MASTER_BUSY__BUSY_BUSY__SHIFT 0x0
24651#define RLC_SERDES_CU_MASTER_BUSY__BUSY_BUSY_MASK 0xFFFFFFFFL
24652//RLC_SERDES_NONCU_MASTER_BUSY
24653#define RLC_SERDES_NONCU_MASTER_BUSY__SE_MASTER_BUSY__SHIFT 0x0
24654#define RLC_SERDES_NONCU_MASTER_BUSY__GC_MASTER_BUSY__SHIFT 0x10
24655#define RLC_SERDES_NONCU_MASTER_BUSY__GC_GFX_MASTER_BUSY__SHIFT 0x11
24656#define RLC_SERDES_NONCU_MASTER_BUSY__TC0_MASTER_BUSY__SHIFT 0x12
24657#define RLC_SERDES_NONCU_MASTER_BUSY__TC1_MASTER_BUSY__SHIFT 0x13
24658#define RLC_SERDES_NONCU_MASTER_BUSY__SPARE0_MASTER_BUSY__SHIFT 0x14
24659#define RLC_SERDES_NONCU_MASTER_BUSY__SPARE1_MASTER_BUSY__SHIFT 0x15
24660#define RLC_SERDES_NONCU_MASTER_BUSY__SPARE2_MASTER_BUSY__SHIFT 0x16
24661#define RLC_SERDES_NONCU_MASTER_BUSY__SPARE3_MASTER_BUSY__SHIFT 0x17
24662#define RLC_SERDES_NONCU_MASTER_BUSY__EA_0_MASTER_BUSY__SHIFT 0x18
24663#define RLC_SERDES_NONCU_MASTER_BUSY__TC2_MASTER_BUSY__SHIFT 0x19
24664#define RLC_SERDES_NONCU_MASTER_BUSY__RESERVED__SHIFT 0x1a
24665#define RLC_SERDES_NONCU_MASTER_BUSY__SE_MASTER_BUSY_MASK 0x0000FFFFL
24666#define RLC_SERDES_NONCU_MASTER_BUSY__GC_MASTER_BUSY_MASK 0x00010000L
24667#define RLC_SERDES_NONCU_MASTER_BUSY__GC_GFX_MASTER_BUSY_MASK 0x00020000L
24668#define RLC_SERDES_NONCU_MASTER_BUSY__TC0_MASTER_BUSY_MASK 0x00040000L
24669#define RLC_SERDES_NONCU_MASTER_BUSY__TC1_MASTER_BUSY_MASK 0x00080000L
24670#define RLC_SERDES_NONCU_MASTER_BUSY__SPARE0_MASTER_BUSY_MASK 0x00100000L
24671#define RLC_SERDES_NONCU_MASTER_BUSY__SPARE1_MASTER_BUSY_MASK 0x00200000L
24672#define RLC_SERDES_NONCU_MASTER_BUSY__SPARE2_MASTER_BUSY_MASK 0x00400000L
24673#define RLC_SERDES_NONCU_MASTER_BUSY__SPARE3_MASTER_BUSY_MASK 0x00800000L
24674#define RLC_SERDES_NONCU_MASTER_BUSY__EA_0_MASTER_BUSY_MASK 0x01000000L
24675#define RLC_SERDES_NONCU_MASTER_BUSY__TC2_MASTER_BUSY_MASK 0x02000000L
24676#define RLC_SERDES_NONCU_MASTER_BUSY__RESERVED_MASK 0xFC000000L
24677//RLC_GPM_GENERAL_0
24678#define RLC_GPM_GENERAL_0__DATA__SHIFT 0x0
24679#define RLC_GPM_GENERAL_0__DATA_MASK 0xFFFFFFFFL
24680//RLC_GPM_GENERAL_1
24681#define RLC_GPM_GENERAL_1__DATA__SHIFT 0x0
24682#define RLC_GPM_GENERAL_1__DATA_MASK 0xFFFFFFFFL
24683//RLC_GPM_GENERAL_2
24684#define RLC_GPM_GENERAL_2__DATA__SHIFT 0x0
24685#define RLC_GPM_GENERAL_2__DATA_MASK 0xFFFFFFFFL
24686//RLC_GPM_GENERAL_3
24687#define RLC_GPM_GENERAL_3__DATA__SHIFT 0x0
24688#define RLC_GPM_GENERAL_3__DATA_MASK 0xFFFFFFFFL
24689//RLC_GPM_GENERAL_4
24690#define RLC_GPM_GENERAL_4__DATA__SHIFT 0x0
24691#define RLC_GPM_GENERAL_4__DATA_MASK 0xFFFFFFFFL
24692//RLC_GPM_GENERAL_5
24693#define RLC_GPM_GENERAL_5__DATA__SHIFT 0x0
24694#define RLC_GPM_GENERAL_5__DATA_MASK 0xFFFFFFFFL
24695//RLC_GPM_GENERAL_6
24696#define RLC_GPM_GENERAL_6__DATA__SHIFT 0x0
24697#define RLC_GPM_GENERAL_6__DATA_MASK 0xFFFFFFFFL
24698//RLC_GPM_GENERAL_7
24699#define RLC_GPM_GENERAL_7__DATA__SHIFT 0x0
24700#define RLC_GPM_GENERAL_7__DATA_MASK 0xFFFFFFFFL
24701//RLC_GPM_SCRATCH_ADDR
24702#define RLC_GPM_SCRATCH_ADDR__ADDR__SHIFT 0x0
24703#define RLC_GPM_SCRATCH_ADDR__RESERVED__SHIFT 0x9
24704#define RLC_GPM_SCRATCH_ADDR__ADDR_MASK 0x000001FFL
24705#define RLC_GPM_SCRATCH_ADDR__RESERVED_MASK 0xFFFFFE00L
24706//RLC_GPM_SCRATCH_DATA
24707#define RLC_GPM_SCRATCH_DATA__DATA__SHIFT 0x0
24708#define RLC_GPM_SCRATCH_DATA__DATA_MASK 0xFFFFFFFFL
24709//RLC_STATIC_PG_STATUS
24710#define RLC_STATIC_PG_STATUS__PG_STATUS_CU_MASK__SHIFT 0x0
24711#define RLC_STATIC_PG_STATUS__PG_STATUS_CU_MASK_MASK 0xFFFFFFFFL
24712//RLC_SPM_MC_CNTL
24713#define RLC_SPM_MC_CNTL__RLC_SPM_VMID__SHIFT 0x0
24714#define RLC_SPM_MC_CNTL__RLC_SPM_POLICY__SHIFT 0x4
24715#define RLC_SPM_MC_CNTL__RLC_SPM_PERF_CNTR__SHIFT 0x5
24716#define RLC_SPM_MC_CNTL__RLC_SPM_FED__SHIFT 0x6
24717#define RLC_SPM_MC_CNTL__RLC_SPM_MTYPE_OVER__SHIFT 0x7
24718#define RLC_SPM_MC_CNTL__RLC_SPM_MTYPE__SHIFT 0x8
24719#define RLC_SPM_MC_CNTL__RESERVED__SHIFT 0xa
24720#define RLC_SPM_MC_CNTL__RLC_SPM_VMID_MASK 0x0000000FL
24721#define RLC_SPM_MC_CNTL__RLC_SPM_POLICY_MASK 0x00000010L
24722#define RLC_SPM_MC_CNTL__RLC_SPM_PERF_CNTR_MASK 0x00000020L
24723#define RLC_SPM_MC_CNTL__RLC_SPM_FED_MASK 0x00000040L
24724#define RLC_SPM_MC_CNTL__RLC_SPM_MTYPE_OVER_MASK 0x00000080L
24725#define RLC_SPM_MC_CNTL__RLC_SPM_MTYPE_MASK 0x00000300L
24726#define RLC_SPM_MC_CNTL__RESERVED_MASK 0xFFFFFC00L
24727//RLC_SPM_INT_CNTL
24728#define RLC_SPM_INT_CNTL__RLC_SPM_INT_CNTL__SHIFT 0x0
24729#define RLC_SPM_INT_CNTL__RESERVED__SHIFT 0x1
24730#define RLC_SPM_INT_CNTL__RLC_SPM_INT_CNTL_MASK 0x00000001L
24731#define RLC_SPM_INT_CNTL__RESERVED_MASK 0xFFFFFFFEL
24732//RLC_SPM_INT_STATUS
24733#define RLC_SPM_INT_STATUS__RLC_SPM_INT_STATUS__SHIFT 0x0
24734#define RLC_SPM_INT_STATUS__RESERVED__SHIFT 0x1
24735#define RLC_SPM_INT_STATUS__RLC_SPM_INT_STATUS_MASK 0x00000001L
24736#define RLC_SPM_INT_STATUS__RESERVED_MASK 0xFFFFFFFEL
24737//RLC_SMU_MESSAGE
24738#define RLC_SMU_MESSAGE__CMD__SHIFT 0x0
24739#define RLC_SMU_MESSAGE__CMD_MASK 0xFFFFFFFFL
24740//RLC_GPM_LOG_SIZE
24741#define RLC_GPM_LOG_SIZE__SIZE__SHIFT 0x0
24742#define RLC_GPM_LOG_SIZE__SIZE_MASK 0xFFFFFFFFL
24743//RLC_PG_DELAY_3
24744#define RLC_PG_DELAY_3__CGCG_ACTIVE_BEFORE_CGPG__SHIFT 0x0
24745#define RLC_PG_DELAY_3__RESERVED__SHIFT 0x8
24746#define RLC_PG_DELAY_3__CGCG_ACTIVE_BEFORE_CGPG_MASK 0x000000FFL
24747#define RLC_PG_DELAY_3__RESERVED_MASK 0xFFFFFF00L
24748//RLC_GPR_REG1
24749#define RLC_GPR_REG1__DATA__SHIFT 0x0
24750#define RLC_GPR_REG1__DATA_MASK 0xFFFFFFFFL
24751//RLC_GPR_REG2
24752#define RLC_GPR_REG2__DATA__SHIFT 0x0
24753#define RLC_GPR_REG2__DATA_MASK 0xFFFFFFFFL
24754//RLC_GPM_LOG_CONT
24755#define RLC_GPM_LOG_CONT__CONT__SHIFT 0x0
24756#define RLC_GPM_LOG_CONT__CONT_MASK 0xFFFFFFFFL
24757//RLC_GPM_INT_DISABLE_TH0
24758#define RLC_GPM_INT_DISABLE_TH0__DISABLE__SHIFT 0x0
24759#define RLC_GPM_INT_DISABLE_TH0__DISABLE_MASK 0xFFFFFFFFL
24760//RLC_GPM_INT_FORCE_TH0
24761#define RLC_GPM_INT_FORCE_TH0__FORCE__SHIFT 0x0
24762#define RLC_GPM_INT_FORCE_TH0__FORCE_MASK 0xFFFFFFFFL
24763//RLC_GPM_INT_FORCE_TH1
24764#define RLC_GPM_INT_FORCE_TH1__FORCE__SHIFT 0x0
24765#define RLC_GPM_INT_FORCE_TH1__FORCE_MASK 0xFFFFFFFFL
24766//RLC_SRM_CNTL
24767#define RLC_SRM_CNTL__SRM_ENABLE__SHIFT 0x0
24768#define RLC_SRM_CNTL__AUTO_INCR_ADDR__SHIFT 0x1
24769#define RLC_SRM_CNTL__RESERVED__SHIFT 0x2
24770#define RLC_SRM_CNTL__SRM_ENABLE_MASK 0x00000001L
24771#define RLC_SRM_CNTL__AUTO_INCR_ADDR_MASK 0x00000002L
24772#define RLC_SRM_CNTL__RESERVED_MASK 0xFFFFFFFCL
24773//RLC_SRM_ARAM_ADDR
24774#define RLC_SRM_ARAM_ADDR__ADDR__SHIFT 0x0
24775#define RLC_SRM_ARAM_ADDR__RESERVED__SHIFT 0xc
24776#define RLC_SRM_ARAM_ADDR__ADDR_MASK 0x00000FFFL
24777#define RLC_SRM_ARAM_ADDR__RESERVED_MASK 0xFFFFF000L
24778//RLC_SRM_ARAM_DATA
24779#define RLC_SRM_ARAM_DATA__DATA__SHIFT 0x0
24780#define RLC_SRM_ARAM_DATA__DATA_MASK 0xFFFFFFFFL
24781//RLC_SRM_DRAM_ADDR
24782#define RLC_SRM_DRAM_ADDR__ADDR__SHIFT 0x0
24783#define RLC_SRM_DRAM_ADDR__RESERVED__SHIFT 0xc
24784#define RLC_SRM_DRAM_ADDR__ADDR_MASK 0x00000FFFL
24785#define RLC_SRM_DRAM_ADDR__RESERVED_MASK 0xFFFFF000L
24786//RLC_SRM_DRAM_DATA
24787#define RLC_SRM_DRAM_DATA__DATA__SHIFT 0x0
24788#define RLC_SRM_DRAM_DATA__DATA_MASK 0xFFFFFFFFL
24789//RLC_SRM_GPM_COMMAND
24790#define RLC_SRM_GPM_COMMAND__OP__SHIFT 0x0
24791#define RLC_SRM_GPM_COMMAND__INDEX_CNTL__SHIFT 0x1
24792#define RLC_SRM_GPM_COMMAND__INDEX_CNTL_NUM__SHIFT 0x2
24793#define RLC_SRM_GPM_COMMAND__SIZE__SHIFT 0x5
24794#define RLC_SRM_GPM_COMMAND__RESERVED_16__SHIFT 0x10
24795#define RLC_SRM_GPM_COMMAND__START_OFFSET__SHIFT 0x11
24796#define RLC_SRM_GPM_COMMAND__RESERVED_30_29__SHIFT 0x1d
24797#define RLC_SRM_GPM_COMMAND__DEST_MEMORY__SHIFT 0x1f
24798#define RLC_SRM_GPM_COMMAND__OP_MASK 0x00000001L
24799#define RLC_SRM_GPM_COMMAND__INDEX_CNTL_MASK 0x00000002L
24800#define RLC_SRM_GPM_COMMAND__INDEX_CNTL_NUM_MASK 0x0000001CL
24801#define RLC_SRM_GPM_COMMAND__SIZE_MASK 0x0000FFE0L
24802#define RLC_SRM_GPM_COMMAND__RESERVED_16_MASK 0x00010000L
24803#define RLC_SRM_GPM_COMMAND__START_OFFSET_MASK 0x1FFE0000L
24804#define RLC_SRM_GPM_COMMAND__RESERVED_30_29_MASK 0x60000000L
24805#define RLC_SRM_GPM_COMMAND__DEST_MEMORY_MASK 0x80000000L
24806//RLC_SRM_GPM_COMMAND_STATUS
24807#define RLC_SRM_GPM_COMMAND_STATUS__FIFO_EMPTY__SHIFT 0x0
24808#define RLC_SRM_GPM_COMMAND_STATUS__FIFO_FULL__SHIFT 0x1
24809#define RLC_SRM_GPM_COMMAND_STATUS__RESERVED__SHIFT 0x2
24810#define RLC_SRM_GPM_COMMAND_STATUS__FIFO_EMPTY_MASK 0x00000001L
24811#define RLC_SRM_GPM_COMMAND_STATUS__FIFO_FULL_MASK 0x00000002L
24812#define RLC_SRM_GPM_COMMAND_STATUS__RESERVED_MASK 0xFFFFFFFCL
24813//RLC_SRM_RLCV_COMMAND
24814#define RLC_SRM_RLCV_COMMAND__OP__SHIFT 0x0
24815#define RLC_SRM_RLCV_COMMAND__RESERVED__SHIFT 0x1
24816#define RLC_SRM_RLCV_COMMAND__SIZE__SHIFT 0x4
24817#define RLC_SRM_RLCV_COMMAND__START_OFFSET__SHIFT 0x10
24818#define RLC_SRM_RLCV_COMMAND__RESERVED1__SHIFT 0x1c
24819#define RLC_SRM_RLCV_COMMAND__DEST_MEMORY__SHIFT 0x1f
24820#define RLC_SRM_RLCV_COMMAND__OP_MASK 0x00000001L
24821#define RLC_SRM_RLCV_COMMAND__RESERVED_MASK 0x0000000EL
24822#define RLC_SRM_RLCV_COMMAND__SIZE_MASK 0x0000FFF0L
24823#define RLC_SRM_RLCV_COMMAND__START_OFFSET_MASK 0x0FFF0000L
24824#define RLC_SRM_RLCV_COMMAND__RESERVED1_MASK 0x70000000L
24825#define RLC_SRM_RLCV_COMMAND__DEST_MEMORY_MASK 0x80000000L
24826//RLC_SRM_RLCV_COMMAND_STATUS
24827#define RLC_SRM_RLCV_COMMAND_STATUS__FIFO_EMPTY__SHIFT 0x0
24828#define RLC_SRM_RLCV_COMMAND_STATUS__FIFO_FULL__SHIFT 0x1
24829#define RLC_SRM_RLCV_COMMAND_STATUS__RESERVED__SHIFT 0x2
24830#define RLC_SRM_RLCV_COMMAND_STATUS__FIFO_EMPTY_MASK 0x00000001L
24831#define RLC_SRM_RLCV_COMMAND_STATUS__FIFO_FULL_MASK 0x00000002L
24832#define RLC_SRM_RLCV_COMMAND_STATUS__RESERVED_MASK 0xFFFFFFFCL
24833//RLC_SRM_INDEX_CNTL_ADDR_0
24834#define RLC_SRM_INDEX_CNTL_ADDR_0__ADDRESS__SHIFT 0x0
24835#define RLC_SRM_INDEX_CNTL_ADDR_0__RESERVED__SHIFT 0x10
24836#define RLC_SRM_INDEX_CNTL_ADDR_0__ADDRESS_MASK 0x0000FFFFL
24837#define RLC_SRM_INDEX_CNTL_ADDR_0__RESERVED_MASK 0xFFFF0000L
24838//RLC_SRM_INDEX_CNTL_ADDR_1
24839#define RLC_SRM_INDEX_CNTL_ADDR_1__ADDRESS__SHIFT 0x0
24840#define RLC_SRM_INDEX_CNTL_ADDR_1__RESERVED__SHIFT 0x10
24841#define RLC_SRM_INDEX_CNTL_ADDR_1__ADDRESS_MASK 0x0000FFFFL
24842#define RLC_SRM_INDEX_CNTL_ADDR_1__RESERVED_MASK 0xFFFF0000L
24843//RLC_SRM_INDEX_CNTL_ADDR_2
24844#define RLC_SRM_INDEX_CNTL_ADDR_2__ADDRESS__SHIFT 0x0
24845#define RLC_SRM_INDEX_CNTL_ADDR_2__RESERVED__SHIFT 0x10
24846#define RLC_SRM_INDEX_CNTL_ADDR_2__ADDRESS_MASK 0x0000FFFFL
24847#define RLC_SRM_INDEX_CNTL_ADDR_2__RESERVED_MASK 0xFFFF0000L
24848//RLC_SRM_INDEX_CNTL_ADDR_3
24849#define RLC_SRM_INDEX_CNTL_ADDR_3__ADDRESS__SHIFT 0x0
24850#define RLC_SRM_INDEX_CNTL_ADDR_3__RESERVED__SHIFT 0x10
24851#define RLC_SRM_INDEX_CNTL_ADDR_3__ADDRESS_MASK 0x0000FFFFL
24852#define RLC_SRM_INDEX_CNTL_ADDR_3__RESERVED_MASK 0xFFFF0000L
24853//RLC_SRM_INDEX_CNTL_ADDR_4
24854#define RLC_SRM_INDEX_CNTL_ADDR_4__ADDRESS__SHIFT 0x0
24855#define RLC_SRM_INDEX_CNTL_ADDR_4__RESERVED__SHIFT 0x10
24856#define RLC_SRM_INDEX_CNTL_ADDR_4__ADDRESS_MASK 0x0000FFFFL
24857#define RLC_SRM_INDEX_CNTL_ADDR_4__RESERVED_MASK 0xFFFF0000L
24858//RLC_SRM_INDEX_CNTL_ADDR_5
24859#define RLC_SRM_INDEX_CNTL_ADDR_5__ADDRESS__SHIFT 0x0
24860#define RLC_SRM_INDEX_CNTL_ADDR_5__RESERVED__SHIFT 0x10
24861#define RLC_SRM_INDEX_CNTL_ADDR_5__ADDRESS_MASK 0x0000FFFFL
24862#define RLC_SRM_INDEX_CNTL_ADDR_5__RESERVED_MASK 0xFFFF0000L
24863//RLC_SRM_INDEX_CNTL_ADDR_6
24864#define RLC_SRM_INDEX_CNTL_ADDR_6__ADDRESS__SHIFT 0x0
24865#define RLC_SRM_INDEX_CNTL_ADDR_6__RESERVED__SHIFT 0x10
24866#define RLC_SRM_INDEX_CNTL_ADDR_6__ADDRESS_MASK 0x0000FFFFL
24867#define RLC_SRM_INDEX_CNTL_ADDR_6__RESERVED_MASK 0xFFFF0000L
24868//RLC_SRM_INDEX_CNTL_ADDR_7
24869#define RLC_SRM_INDEX_CNTL_ADDR_7__ADDRESS__SHIFT 0x0
24870#define RLC_SRM_INDEX_CNTL_ADDR_7__RESERVED__SHIFT 0x10
24871#define RLC_SRM_INDEX_CNTL_ADDR_7__ADDRESS_MASK 0x0000FFFFL
24872#define RLC_SRM_INDEX_CNTL_ADDR_7__RESERVED_MASK 0xFFFF0000L
24873//RLC_SRM_INDEX_CNTL_DATA_0
24874#define RLC_SRM_INDEX_CNTL_DATA_0__DATA__SHIFT 0x0
24875#define RLC_SRM_INDEX_CNTL_DATA_0__DATA_MASK 0xFFFFFFFFL
24876//RLC_SRM_INDEX_CNTL_DATA_1
24877#define RLC_SRM_INDEX_CNTL_DATA_1__DATA__SHIFT 0x0
24878#define RLC_SRM_INDEX_CNTL_DATA_1__DATA_MASK 0xFFFFFFFFL
24879//RLC_SRM_INDEX_CNTL_DATA_2
24880#define RLC_SRM_INDEX_CNTL_DATA_2__DATA__SHIFT 0x0
24881#define RLC_SRM_INDEX_CNTL_DATA_2__DATA_MASK 0xFFFFFFFFL
24882//RLC_SRM_INDEX_CNTL_DATA_3
24883#define RLC_SRM_INDEX_CNTL_DATA_3__DATA__SHIFT 0x0
24884#define RLC_SRM_INDEX_CNTL_DATA_3__DATA_MASK 0xFFFFFFFFL
24885//RLC_SRM_INDEX_CNTL_DATA_4
24886#define RLC_SRM_INDEX_CNTL_DATA_4__DATA__SHIFT 0x0
24887#define RLC_SRM_INDEX_CNTL_DATA_4__DATA_MASK 0xFFFFFFFFL
24888//RLC_SRM_INDEX_CNTL_DATA_5
24889#define RLC_SRM_INDEX_CNTL_DATA_5__DATA__SHIFT 0x0
24890#define RLC_SRM_INDEX_CNTL_DATA_5__DATA_MASK 0xFFFFFFFFL
24891//RLC_SRM_INDEX_CNTL_DATA_6
24892#define RLC_SRM_INDEX_CNTL_DATA_6__DATA__SHIFT 0x0
24893#define RLC_SRM_INDEX_CNTL_DATA_6__DATA_MASK 0xFFFFFFFFL
24894//RLC_SRM_INDEX_CNTL_DATA_7
24895#define RLC_SRM_INDEX_CNTL_DATA_7__DATA__SHIFT 0x0
24896#define RLC_SRM_INDEX_CNTL_DATA_7__DATA_MASK 0xFFFFFFFFL
24897//RLC_SRM_STAT
24898#define RLC_SRM_STAT__SRM_BUSY__SHIFT 0x0
24899#define RLC_SRM_STAT__SRM_BUSY_DELAY__SHIFT 0x1
24900#define RLC_SRM_STAT__RESERVED__SHIFT 0x2
24901#define RLC_SRM_STAT__SRM_BUSY_MASK 0x00000001L
24902#define RLC_SRM_STAT__SRM_BUSY_DELAY_MASK 0x00000002L
24903#define RLC_SRM_STAT__RESERVED_MASK 0xFFFFFFFCL
24904//RLC_SRM_GPM_ABORT
24905#define RLC_SRM_GPM_ABORT__ABORT__SHIFT 0x0
24906#define RLC_SRM_GPM_ABORT__RESERVED__SHIFT 0x1
24907#define RLC_SRM_GPM_ABORT__ABORT_MASK 0x00000001L
24908#define RLC_SRM_GPM_ABORT__RESERVED_MASK 0xFFFFFFFEL
24909//RLC_CSIB_ADDR_LO
24910#define RLC_CSIB_ADDR_LO__ADDRESS__SHIFT 0x0
24911#define RLC_CSIB_ADDR_LO__ADDRESS_MASK 0xFFFFFFFFL
24912//RLC_CSIB_ADDR_HI
24913#define RLC_CSIB_ADDR_HI__ADDRESS__SHIFT 0x0
24914#define RLC_CSIB_ADDR_HI__ADDRESS_MASK 0x0000FFFFL
24915//RLC_CSIB_LENGTH
24916#define RLC_CSIB_LENGTH__LENGTH__SHIFT 0x0
24917#define RLC_CSIB_LENGTH__LENGTH_MASK 0xFFFFFFFFL
24918//RLC_SMU_COMMAND
24919#define RLC_SMU_COMMAND__CMD__SHIFT 0x0
24920#define RLC_SMU_COMMAND__CMD_MASK 0xFFFFFFFFL
24921//RLC_CP_SCHEDULERS
24922#define RLC_CP_SCHEDULERS__scheduler0__SHIFT 0x0
24923#define RLC_CP_SCHEDULERS__scheduler1__SHIFT 0x8
24924#define RLC_CP_SCHEDULERS__scheduler2__SHIFT 0x10
24925#define RLC_CP_SCHEDULERS__scheduler3__SHIFT 0x18
24926#define RLC_CP_SCHEDULERS__scheduler0_MASK 0x000000FFL
24927#define RLC_CP_SCHEDULERS__scheduler1_MASK 0x0000FF00L
24928#define RLC_CP_SCHEDULERS__scheduler2_MASK 0x00FF0000L
24929#define RLC_CP_SCHEDULERS__scheduler3_MASK 0xFF000000L
24930//RLC_SMU_ARGUMENT_1
24931#define RLC_SMU_ARGUMENT_1__ARG__SHIFT 0x0
24932#define RLC_SMU_ARGUMENT_1__ARG_MASK 0xFFFFFFFFL
24933//RLC_SMU_ARGUMENT_2
24934#define RLC_SMU_ARGUMENT_2__ARG__SHIFT 0x0
24935#define RLC_SMU_ARGUMENT_2__ARG_MASK 0xFFFFFFFFL
24936//RLC_GPM_GENERAL_8
24937#define RLC_GPM_GENERAL_8__DATA__SHIFT 0x0
24938#define RLC_GPM_GENERAL_8__DATA_MASK 0xFFFFFFFFL
24939//RLC_GPM_GENERAL_9
24940#define RLC_GPM_GENERAL_9__DATA__SHIFT 0x0
24941#define RLC_GPM_GENERAL_9__DATA_MASK 0xFFFFFFFFL
24942//RLC_GPM_GENERAL_10
24943#define RLC_GPM_GENERAL_10__DATA__SHIFT 0x0
24944#define RLC_GPM_GENERAL_10__DATA_MASK 0xFFFFFFFFL
24945//RLC_GPM_GENERAL_11
24946#define RLC_GPM_GENERAL_11__DATA__SHIFT 0x0
24947#define RLC_GPM_GENERAL_11__DATA_MASK 0xFFFFFFFFL
24948//RLC_GPM_GENERAL_12
24949#define RLC_GPM_GENERAL_12__DATA__SHIFT 0x0
24950#define RLC_GPM_GENERAL_12__DATA_MASK 0xFFFFFFFFL
24951//RLC_GPM_UTCL1_CNTL_0
24952#define RLC_GPM_UTCL1_CNTL_0__XNACK_REDO_TIMER_CNT__SHIFT 0x0
24953#define RLC_GPM_UTCL1_CNTL_0__DROP_MODE__SHIFT 0x18
24954#define RLC_GPM_UTCL1_CNTL_0__BYPASS__SHIFT 0x19
24955#define RLC_GPM_UTCL1_CNTL_0__INVALIDATE__SHIFT 0x1a
24956#define RLC_GPM_UTCL1_CNTL_0__FRAG_LIMIT_MODE__SHIFT 0x1b
24957#define RLC_GPM_UTCL1_CNTL_0__FORCE_SNOOP__SHIFT 0x1c
24958#define RLC_GPM_UTCL1_CNTL_0__FORCE_SD_VMID_DIRTY__SHIFT 0x1d
24959#define RLC_GPM_UTCL1_CNTL_0__RESERVED__SHIFT 0x1e
24960#define RLC_GPM_UTCL1_CNTL_0__XNACK_REDO_TIMER_CNT_MASK 0x000FFFFFL
24961#define RLC_GPM_UTCL1_CNTL_0__DROP_MODE_MASK 0x01000000L
24962#define RLC_GPM_UTCL1_CNTL_0__BYPASS_MASK 0x02000000L
24963#define RLC_GPM_UTCL1_CNTL_0__INVALIDATE_MASK 0x04000000L
24964#define RLC_GPM_UTCL1_CNTL_0__FRAG_LIMIT_MODE_MASK 0x08000000L
24965#define RLC_GPM_UTCL1_CNTL_0__FORCE_SNOOP_MASK 0x10000000L
24966#define RLC_GPM_UTCL1_CNTL_0__FORCE_SD_VMID_DIRTY_MASK 0x20000000L
24967#define RLC_GPM_UTCL1_CNTL_0__RESERVED_MASK 0xC0000000L
24968//RLC_GPM_UTCL1_CNTL_1
24969#define RLC_GPM_UTCL1_CNTL_1__XNACK_REDO_TIMER_CNT__SHIFT 0x0
24970#define RLC_GPM_UTCL1_CNTL_1__DROP_MODE__SHIFT 0x18
24971#define RLC_GPM_UTCL1_CNTL_1__BYPASS__SHIFT 0x19
24972#define RLC_GPM_UTCL1_CNTL_1__INVALIDATE__SHIFT 0x1a
24973#define RLC_GPM_UTCL1_CNTL_1__FRAG_LIMIT_MODE__SHIFT 0x1b
24974#define RLC_GPM_UTCL1_CNTL_1__FORCE_SNOOP__SHIFT 0x1c
24975#define RLC_GPM_UTCL1_CNTL_1__FORCE_SD_VMID_DIRTY__SHIFT 0x1d
24976#define RLC_GPM_UTCL1_CNTL_1__RESERVED__SHIFT 0x1e
24977#define RLC_GPM_UTCL1_CNTL_1__XNACK_REDO_TIMER_CNT_MASK 0x000FFFFFL
24978#define RLC_GPM_UTCL1_CNTL_1__DROP_MODE_MASK 0x01000000L
24979#define RLC_GPM_UTCL1_CNTL_1__BYPASS_MASK 0x02000000L
24980#define RLC_GPM_UTCL1_CNTL_1__INVALIDATE_MASK 0x04000000L
24981#define RLC_GPM_UTCL1_CNTL_1__FRAG_LIMIT_MODE_MASK 0x08000000L
24982#define RLC_GPM_UTCL1_CNTL_1__FORCE_SNOOP_MASK 0x10000000L
24983#define RLC_GPM_UTCL1_CNTL_1__FORCE_SD_VMID_DIRTY_MASK 0x20000000L
24984#define RLC_GPM_UTCL1_CNTL_1__RESERVED_MASK 0xC0000000L
24985//RLC_GPM_UTCL1_CNTL_2
24986#define RLC_GPM_UTCL1_CNTL_2__XNACK_REDO_TIMER_CNT__SHIFT 0x0
24987#define RLC_GPM_UTCL1_CNTL_2__DROP_MODE__SHIFT 0x18
24988#define RLC_GPM_UTCL1_CNTL_2__BYPASS__SHIFT 0x19
24989#define RLC_GPM_UTCL1_CNTL_2__INVALIDATE__SHIFT 0x1a
24990#define RLC_GPM_UTCL1_CNTL_2__FRAG_LIMIT_MODE__SHIFT 0x1b
24991#define RLC_GPM_UTCL1_CNTL_2__FORCE_SNOOP__SHIFT 0x1c
24992#define RLC_GPM_UTCL1_CNTL_2__FORCE_SD_VMID_DIRTY__SHIFT 0x1d
24993#define RLC_GPM_UTCL1_CNTL_2__RESERVED__SHIFT 0x1e
24994#define RLC_GPM_UTCL1_CNTL_2__XNACK_REDO_TIMER_CNT_MASK 0x000FFFFFL
24995#define RLC_GPM_UTCL1_CNTL_2__DROP_MODE_MASK 0x01000000L
24996#define RLC_GPM_UTCL1_CNTL_2__BYPASS_MASK 0x02000000L
24997#define RLC_GPM_UTCL1_CNTL_2__INVALIDATE_MASK 0x04000000L
24998#define RLC_GPM_UTCL1_CNTL_2__FRAG_LIMIT_MODE_MASK 0x08000000L
24999#define RLC_GPM_UTCL1_CNTL_2__FORCE_SNOOP_MASK 0x10000000L
25000#define RLC_GPM_UTCL1_CNTL_2__FORCE_SD_VMID_DIRTY_MASK 0x20000000L
25001#define RLC_GPM_UTCL1_CNTL_2__RESERVED_MASK 0xC0000000L
25002//RLC_SPM_UTCL1_CNTL
25003#define RLC_SPM_UTCL1_CNTL__XNACK_REDO_TIMER_CNT__SHIFT 0x0
25004#define RLC_SPM_UTCL1_CNTL__DROP_MODE__SHIFT 0x18
25005#define RLC_SPM_UTCL1_CNTL__BYPASS__SHIFT 0x19
25006#define RLC_SPM_UTCL1_CNTL__INVALIDATE__SHIFT 0x1a
25007#define RLC_SPM_UTCL1_CNTL__FRAG_LIMIT_MODE__SHIFT 0x1b
25008#define RLC_SPM_UTCL1_CNTL__FORCE_SNOOP__SHIFT 0x1c
25009#define RLC_SPM_UTCL1_CNTL__FORCE_SD_VMID_DIRTY__SHIFT 0x1d
25010#define RLC_SPM_UTCL1_CNTL__RESERVED__SHIFT 0x1e
25011#define RLC_SPM_UTCL1_CNTL__XNACK_REDO_TIMER_CNT_MASK 0x000FFFFFL
25012#define RLC_SPM_UTCL1_CNTL__DROP_MODE_MASK 0x01000000L
25013#define RLC_SPM_UTCL1_CNTL__BYPASS_MASK 0x02000000L
25014#define RLC_SPM_UTCL1_CNTL__INVALIDATE_MASK 0x04000000L
25015#define RLC_SPM_UTCL1_CNTL__FRAG_LIMIT_MODE_MASK 0x08000000L
25016#define RLC_SPM_UTCL1_CNTL__FORCE_SNOOP_MASK 0x10000000L
25017#define RLC_SPM_UTCL1_CNTL__FORCE_SD_VMID_DIRTY_MASK 0x20000000L
25018#define RLC_SPM_UTCL1_CNTL__RESERVED_MASK 0xC0000000L
25019//RLC_UTCL1_STATUS_2
25020#define RLC_UTCL1_STATUS_2__GPM_TH0_UTCL1_BUSY__SHIFT 0x0
25021#define RLC_UTCL1_STATUS_2__GPM_TH1_UTCL1_BUSY__SHIFT 0x1
25022#define RLC_UTCL1_STATUS_2__GPM_TH2_UTCL1_BUSY__SHIFT 0x2
25023#define RLC_UTCL1_STATUS_2__SPM_UTCL1_BUSY__SHIFT 0x3
25024#define RLC_UTCL1_STATUS_2__PREWALKER_UTCL1_BUSY__SHIFT 0x4
25025#define RLC_UTCL1_STATUS_2__GPM_TH0_UTCL1_StallOnTrans__SHIFT 0x5
25026#define RLC_UTCL1_STATUS_2__GPM_TH1_UTCL1_StallOnTrans__SHIFT 0x6
25027#define RLC_UTCL1_STATUS_2__GPM_TH2_UTCL1_StallOnTrans__SHIFT 0x7
25028#define RLC_UTCL1_STATUS_2__SPM_UTCL1_StallOnTrans__SHIFT 0x8
25029#define RLC_UTCL1_STATUS_2__PREWALKER_UTCL1_StallOnTrans__SHIFT 0x9
25030#define RLC_UTCL1_STATUS_2__RESERVED__SHIFT 0xa
25031#define RLC_UTCL1_STATUS_2__GPM_TH0_UTCL1_BUSY_MASK 0x00000001L
25032#define RLC_UTCL1_STATUS_2__GPM_TH1_UTCL1_BUSY_MASK 0x00000002L
25033#define RLC_UTCL1_STATUS_2__GPM_TH2_UTCL1_BUSY_MASK 0x00000004L
25034#define RLC_UTCL1_STATUS_2__SPM_UTCL1_BUSY_MASK 0x00000008L
25035#define RLC_UTCL1_STATUS_2__PREWALKER_UTCL1_BUSY_MASK 0x00000010L
25036#define RLC_UTCL1_STATUS_2__GPM_TH0_UTCL1_StallOnTrans_MASK 0x00000020L
25037#define RLC_UTCL1_STATUS_2__GPM_TH1_UTCL1_StallOnTrans_MASK 0x00000040L
25038#define RLC_UTCL1_STATUS_2__GPM_TH2_UTCL1_StallOnTrans_MASK 0x00000080L
25039#define RLC_UTCL1_STATUS_2__SPM_UTCL1_StallOnTrans_MASK 0x00000100L
25040#define RLC_UTCL1_STATUS_2__PREWALKER_UTCL1_StallOnTrans_MASK 0x00000200L
25041#define RLC_UTCL1_STATUS_2__RESERVED_MASK 0xFFFFFC00L
25042//RLC_LB_THR_CONFIG_2
25043#define RLC_LB_THR_CONFIG_2__DATA__SHIFT 0x0
25044#define RLC_LB_THR_CONFIG_2__DATA_MASK 0xFFFFFFFFL
25045//RLC_LB_THR_CONFIG_3
25046#define RLC_LB_THR_CONFIG_3__DATA__SHIFT 0x0
25047#define RLC_LB_THR_CONFIG_3__DATA_MASK 0xFFFFFFFFL
25048//RLC_LB_THR_CONFIG_4
25049#define RLC_LB_THR_CONFIG_4__DATA__SHIFT 0x0
25050#define RLC_LB_THR_CONFIG_4__DATA_MASK 0xFFFFFFFFL
25051//RLC_SPM_UTCL1_ERROR_1
25052#define RLC_SPM_UTCL1_ERROR_1__Translated_ReqError__SHIFT 0x0
25053#define RLC_SPM_UTCL1_ERROR_1__Translated_ReqErrorVmid__SHIFT 0x2
25054#define RLC_SPM_UTCL1_ERROR_1__Translated_ReqErrorAddr_MSB__SHIFT 0x6
25055#define RLC_SPM_UTCL1_ERROR_1__Translated_ReqError_MASK 0x00000003L
25056#define RLC_SPM_UTCL1_ERROR_1__Translated_ReqErrorVmid_MASK 0x0000003CL
25057#define RLC_SPM_UTCL1_ERROR_1__Translated_ReqErrorAddr_MSB_MASK 0x000003C0L
25058//RLC_SPM_UTCL1_ERROR_2
25059#define RLC_SPM_UTCL1_ERROR_2__Translated_ReqErrorAddr_LSB__SHIFT 0x0
25060#define RLC_SPM_UTCL1_ERROR_2__Translated_ReqErrorAddr_LSB_MASK 0xFFFFFFFFL
25061//RLC_GPM_UTCL1_TH0_ERROR_1
25062#define RLC_GPM_UTCL1_TH0_ERROR_1__Translated_ReqError__SHIFT 0x0
25063#define RLC_GPM_UTCL1_TH0_ERROR_1__Translated_ReqErrorVmid__SHIFT 0x2
25064#define RLC_GPM_UTCL1_TH0_ERROR_1__Translated_ReqErrorAddr_MSB__SHIFT 0x6
25065#define RLC_GPM_UTCL1_TH0_ERROR_1__Translated_ReqError_MASK 0x00000003L
25066#define RLC_GPM_UTCL1_TH0_ERROR_1__Translated_ReqErrorVmid_MASK 0x0000003CL
25067#define RLC_GPM_UTCL1_TH0_ERROR_1__Translated_ReqErrorAddr_MSB_MASK 0x000003C0L
25068//RLC_LB_THR_CONFIG_1
25069#define RLC_LB_THR_CONFIG_1__DATA__SHIFT 0x0
25070#define RLC_LB_THR_CONFIG_1__DATA_MASK 0xFFFFFFFFL
25071//RLC_GPM_UTCL1_TH0_ERROR_2
25072#define RLC_GPM_UTCL1_TH0_ERROR_2__Translated_ReqErrorAddr_LSB__SHIFT 0x0
25073#define RLC_GPM_UTCL1_TH0_ERROR_2__Translated_ReqErrorAddr_LSB_MASK 0xFFFFFFFFL
25074//RLC_GPM_UTCL1_TH1_ERROR_1
25075#define RLC_GPM_UTCL1_TH1_ERROR_1__Translated_ReqError__SHIFT 0x0
25076#define RLC_GPM_UTCL1_TH1_ERROR_1__Translated_ReqErrorVmid__SHIFT 0x2
25077#define RLC_GPM_UTCL1_TH1_ERROR_1__Translated_ReqErrorAddr_MSB__SHIFT 0x6
25078#define RLC_GPM_UTCL1_TH1_ERROR_1__Translated_ReqError_MASK 0x00000003L
25079#define RLC_GPM_UTCL1_TH1_ERROR_1__Translated_ReqErrorVmid_MASK 0x0000003CL
25080#define RLC_GPM_UTCL1_TH1_ERROR_1__Translated_ReqErrorAddr_MSB_MASK 0x000003C0L
25081//RLC_GPM_UTCL1_TH1_ERROR_2
25082#define RLC_GPM_UTCL1_TH1_ERROR_2__Translated_ReqErrorAddr_LSB__SHIFT 0x0
25083#define RLC_GPM_UTCL1_TH1_ERROR_2__Translated_ReqErrorAddr_LSB_MASK 0xFFFFFFFFL
25084//RLC_GPM_UTCL1_TH2_ERROR_1
25085#define RLC_GPM_UTCL1_TH2_ERROR_1__Translated_ReqError__SHIFT 0x0
25086#define RLC_GPM_UTCL1_TH2_ERROR_1__Translated_ReqErrorVmid__SHIFT 0x2
25087#define RLC_GPM_UTCL1_TH2_ERROR_1__Translated_ReqErrorAddr_MSB__SHIFT 0x6
25088#define RLC_GPM_UTCL1_TH2_ERROR_1__Translated_ReqError_MASK 0x00000003L
25089#define RLC_GPM_UTCL1_TH2_ERROR_1__Translated_ReqErrorVmid_MASK 0x0000003CL
25090#define RLC_GPM_UTCL1_TH2_ERROR_1__Translated_ReqErrorAddr_MSB_MASK 0x000003C0L
25091//RLC_GPM_UTCL1_TH2_ERROR_2
25092#define RLC_GPM_UTCL1_TH2_ERROR_2__Translated_ReqErrorAddr_LSB__SHIFT 0x0
25093#define RLC_GPM_UTCL1_TH2_ERROR_2__Translated_ReqErrorAddr_LSB_MASK 0xFFFFFFFFL
25094//RLC_CGCG_CGLS_CTRL_3D
25095#define RLC_CGCG_CGLS_CTRL_3D__CGCG_EN__SHIFT 0x0
25096#define RLC_CGCG_CGLS_CTRL_3D__CGLS_EN__SHIFT 0x1
25097#define RLC_CGCG_CGLS_CTRL_3D__CGLS_REP_COMPANSAT_DELAY__SHIFT 0x2
25098#define RLC_CGCG_CGLS_CTRL_3D__CGCG_GFX_IDLE_THRESHOLD__SHIFT 0x8
25099#define RLC_CGCG_CGLS_CTRL_3D__CGCG_CONTROLLER__SHIFT 0x1b
25100#define RLC_CGCG_CGLS_CTRL_3D__CGCG_REG_CTRL__SHIFT 0x1c
25101#define RLC_CGCG_CGLS_CTRL_3D__SLEEP_MODE__SHIFT 0x1d
25102#define RLC_CGCG_CGLS_CTRL_3D__SIM_SILICON_EN__SHIFT 0x1f
25103#define RLC_CGCG_CGLS_CTRL_3D__CGCG_EN_MASK 0x00000001L
25104#define RLC_CGCG_CGLS_CTRL_3D__CGLS_EN_MASK 0x00000002L
25105#define RLC_CGCG_CGLS_CTRL_3D__CGLS_REP_COMPANSAT_DELAY_MASK 0x000000FCL
25106#define RLC_CGCG_CGLS_CTRL_3D__CGCG_GFX_IDLE_THRESHOLD_MASK 0x07FFFF00L
25107#define RLC_CGCG_CGLS_CTRL_3D__CGCG_CONTROLLER_MASK 0x08000000L
25108#define RLC_CGCG_CGLS_CTRL_3D__CGCG_REG_CTRL_MASK 0x10000000L
25109#define RLC_CGCG_CGLS_CTRL_3D__SLEEP_MODE_MASK 0x60000000L
25110#define RLC_CGCG_CGLS_CTRL_3D__SIM_SILICON_EN_MASK 0x80000000L
25111//RLC_CGCG_RAMP_CTRL_3D
25112#define RLC_CGCG_RAMP_CTRL_3D__DOWN_DIV_START_UNIT__SHIFT 0x0
25113#define RLC_CGCG_RAMP_CTRL_3D__DOWN_DIV_STEP_UNIT__SHIFT 0x4
25114#define RLC_CGCG_RAMP_CTRL_3D__UP_DIV_START_UNIT__SHIFT 0x8
25115#define RLC_CGCG_RAMP_CTRL_3D__UP_DIV_STEP_UNIT__SHIFT 0xc
25116#define RLC_CGCG_RAMP_CTRL_3D__STEP_DELAY_CNT__SHIFT 0x10
25117#define RLC_CGCG_RAMP_CTRL_3D__STEP_DELAY_UNIT__SHIFT 0x1c
25118#define RLC_CGCG_RAMP_CTRL_3D__DOWN_DIV_START_UNIT_MASK 0x0000000FL
25119#define RLC_CGCG_RAMP_CTRL_3D__DOWN_DIV_STEP_UNIT_MASK 0x000000F0L
25120#define RLC_CGCG_RAMP_CTRL_3D__UP_DIV_START_UNIT_MASK 0x00000F00L
25121#define RLC_CGCG_RAMP_CTRL_3D__UP_DIV_STEP_UNIT_MASK 0x0000F000L
25122#define RLC_CGCG_RAMP_CTRL_3D__STEP_DELAY_CNT_MASK 0x0FFF0000L
25123#define RLC_CGCG_RAMP_CTRL_3D__STEP_DELAY_UNIT_MASK 0xF0000000L
25124//RLC_SEMAPHORE_0
25125#define RLC_SEMAPHORE_0__CLIENT_ID__SHIFT 0x0
25126#define RLC_SEMAPHORE_0__RESERVED__SHIFT 0x5
25127#define RLC_SEMAPHORE_0__CLIENT_ID_MASK 0x0000001FL
25128#define RLC_SEMAPHORE_0__RESERVED_MASK 0xFFFFFFE0L
25129//RLC_SEMAPHORE_1
25130#define RLC_SEMAPHORE_1__CLIENT_ID__SHIFT 0x0
25131#define RLC_SEMAPHORE_1__RESERVED__SHIFT 0x5
25132#define RLC_SEMAPHORE_1__CLIENT_ID_MASK 0x0000001FL
25133#define RLC_SEMAPHORE_1__RESERVED_MASK 0xFFFFFFE0L
25134//RLC_CP_EOF_INT
25135#define RLC_CP_EOF_INT__INTERRUPT__SHIFT 0x0
25136#define RLC_CP_EOF_INT__RESERVED__SHIFT 0x1
25137#define RLC_CP_EOF_INT__INTERRUPT_MASK 0x00000001L
25138#define RLC_CP_EOF_INT__RESERVED_MASK 0xFFFFFFFEL
25139//RLC_CP_EOF_INT_CNT
25140#define RLC_CP_EOF_INT_CNT__CNT__SHIFT 0x0
25141#define RLC_CP_EOF_INT_CNT__CNT_MASK 0xFFFFFFFFL
25142//RLC_SPARE_INT
25143#define RLC_SPARE_INT__INTERRUPT__SHIFT 0x0
25144#define RLC_SPARE_INT__RESERVED__SHIFT 0x1
25145#define RLC_SPARE_INT__INTERRUPT_MASK 0x00000001L
25146#define RLC_SPARE_INT__RESERVED_MASK 0xFFFFFFFEL
25147//RLC_PREWALKER_UTCL1_CNTL
25148#define RLC_PREWALKER_UTCL1_CNTL__XNACK_REDO_TIMER_CNT__SHIFT 0x0
25149#define RLC_PREWALKER_UTCL1_CNTL__DROP_MODE__SHIFT 0x18
25150#define RLC_PREWALKER_UTCL1_CNTL__BYPASS__SHIFT 0x19
25151#define RLC_PREWALKER_UTCL1_CNTL__INVALIDATE__SHIFT 0x1a
25152#define RLC_PREWALKER_UTCL1_CNTL__FRAG_LIMIT_MODE__SHIFT 0x1b
25153#define RLC_PREWALKER_UTCL1_CNTL__FORCE_SNOOP__SHIFT 0x1c
25154#define RLC_PREWALKER_UTCL1_CNTL__FORCE_SD_VMID_DIRTY__SHIFT 0x1d
25155#define RLC_PREWALKER_UTCL1_CNTL__RESERVED__SHIFT 0x1e
25156#define RLC_PREWALKER_UTCL1_CNTL__XNACK_REDO_TIMER_CNT_MASK 0x000FFFFFL
25157#define RLC_PREWALKER_UTCL1_CNTL__DROP_MODE_MASK 0x01000000L
25158#define RLC_PREWALKER_UTCL1_CNTL__BYPASS_MASK 0x02000000L
25159#define RLC_PREWALKER_UTCL1_CNTL__INVALIDATE_MASK 0x04000000L
25160#define RLC_PREWALKER_UTCL1_CNTL__FRAG_LIMIT_MODE_MASK 0x08000000L
25161#define RLC_PREWALKER_UTCL1_CNTL__FORCE_SNOOP_MASK 0x10000000L
25162#define RLC_PREWALKER_UTCL1_CNTL__FORCE_SD_VMID_DIRTY_MASK 0x20000000L
25163#define RLC_PREWALKER_UTCL1_CNTL__RESERVED_MASK 0xC0000000L
25164//RLC_PREWALKER_UTCL1_TRIG
25165#define RLC_PREWALKER_UTCL1_TRIG__VALID__SHIFT 0x0
25166#define RLC_PREWALKER_UTCL1_TRIG__VMID__SHIFT 0x1
25167#define RLC_PREWALKER_UTCL1_TRIG__PRIME_MODE__SHIFT 0x5
25168#define RLC_PREWALKER_UTCL1_TRIG__READ_PERM__SHIFT 0x6
25169#define RLC_PREWALKER_UTCL1_TRIG__WRITE_PERM__SHIFT 0x7
25170#define RLC_PREWALKER_UTCL1_TRIG__EXEC_PERM__SHIFT 0x8
25171#define RLC_PREWALKER_UTCL1_TRIG__RESERVED__SHIFT 0x9
25172#define RLC_PREWALKER_UTCL1_TRIG__READY__SHIFT 0x1f
25173#define RLC_PREWALKER_UTCL1_TRIG__VALID_MASK 0x00000001L
25174#define RLC_PREWALKER_UTCL1_TRIG__VMID_MASK 0x0000001EL
25175#define RLC_PREWALKER_UTCL1_TRIG__PRIME_MODE_MASK 0x00000020L
25176#define RLC_PREWALKER_UTCL1_TRIG__READ_PERM_MASK 0x00000040L
25177#define RLC_PREWALKER_UTCL1_TRIG__WRITE_PERM_MASK 0x00000080L
25178#define RLC_PREWALKER_UTCL1_TRIG__EXEC_PERM_MASK 0x00000100L
25179#define RLC_PREWALKER_UTCL1_TRIG__RESERVED_MASK 0x7FFFFE00L
25180#define RLC_PREWALKER_UTCL1_TRIG__READY_MASK 0x80000000L
25181//RLC_PREWALKER_UTCL1_ADDR_LSB
25182#define RLC_PREWALKER_UTCL1_ADDR_LSB__ADDR_LSB__SHIFT 0x0
25183#define RLC_PREWALKER_UTCL1_ADDR_LSB__ADDR_LSB_MASK 0xFFFFFFFFL
25184//RLC_PREWALKER_UTCL1_ADDR_MSB
25185#define RLC_PREWALKER_UTCL1_ADDR_MSB__ADDR_MSB__SHIFT 0x0
25186#define RLC_PREWALKER_UTCL1_ADDR_MSB__ADDR_MSB_MASK 0x0000FFFFL
25187//RLC_PREWALKER_UTCL1_SIZE_LSB
25188#define RLC_PREWALKER_UTCL1_SIZE_LSB__SIZE_LSB__SHIFT 0x0
25189#define RLC_PREWALKER_UTCL1_SIZE_LSB__SIZE_LSB_MASK 0xFFFFFFFFL
25190//RLC_PREWALKER_UTCL1_SIZE_MSB
25191#define RLC_PREWALKER_UTCL1_SIZE_MSB__SIZE_MSB__SHIFT 0x0
25192#define RLC_PREWALKER_UTCL1_SIZE_MSB__SIZE_MSB_MASK 0x00000003L
25193//RLC_DSM_TRIG
25194#define RLC_DSM_TRIG__START__SHIFT 0x0
25195#define RLC_DSM_TRIG__START_MASK 0x00000001L
25196//RLC_UTCL1_STATUS
25197#define RLC_UTCL1_STATUS__FAULT_DETECTED__SHIFT 0x0
25198#define RLC_UTCL1_STATUS__RETRY_DETECTED__SHIFT 0x1
25199#define RLC_UTCL1_STATUS__PRT_DETECTED__SHIFT 0x2
25200#define RLC_UTCL1_STATUS__RESERVED__SHIFT 0x3
25201#define RLC_UTCL1_STATUS__FAULT_UTCL1ID__SHIFT 0x8
25202#define RLC_UTCL1_STATUS__RESERVED_1__SHIFT 0xe
25203#define RLC_UTCL1_STATUS__RETRY_UTCL1ID__SHIFT 0x10
25204#define RLC_UTCL1_STATUS__RESERVED_2__SHIFT 0x16
25205#define RLC_UTCL1_STATUS__PRT_UTCL1ID__SHIFT 0x18
25206#define RLC_UTCL1_STATUS__RESERVED_3__SHIFT 0x1e
25207#define RLC_UTCL1_STATUS__FAULT_DETECTED_MASK 0x00000001L
25208#define RLC_UTCL1_STATUS__RETRY_DETECTED_MASK 0x00000002L
25209#define RLC_UTCL1_STATUS__PRT_DETECTED_MASK 0x00000004L
25210#define RLC_UTCL1_STATUS__RESERVED_MASK 0x000000F8L
25211#define RLC_UTCL1_STATUS__FAULT_UTCL1ID_MASK 0x00003F00L
25212#define RLC_UTCL1_STATUS__RESERVED_1_MASK 0x0000C000L
25213#define RLC_UTCL1_STATUS__RETRY_UTCL1ID_MASK 0x003F0000L
25214#define RLC_UTCL1_STATUS__RESERVED_2_MASK 0x00C00000L
25215#define RLC_UTCL1_STATUS__PRT_UTCL1ID_MASK 0x3F000000L
25216#define RLC_UTCL1_STATUS__RESERVED_3_MASK 0xC0000000L
25217//RLC_R2I_CNTL_0
25218#define RLC_R2I_CNTL_0__Data__SHIFT 0x0
25219#define RLC_R2I_CNTL_0__Data_MASK 0xFFFFFFFFL
25220//RLC_R2I_CNTL_1
25221#define RLC_R2I_CNTL_1__Data__SHIFT 0x0
25222#define RLC_R2I_CNTL_1__Data_MASK 0xFFFFFFFFL
25223//RLC_R2I_CNTL_2
25224#define RLC_R2I_CNTL_2__Data__SHIFT 0x0
25225#define RLC_R2I_CNTL_2__Data_MASK 0xFFFFFFFFL
25226//RLC_R2I_CNTL_3
25227#define RLC_R2I_CNTL_3__Data__SHIFT 0x0
25228#define RLC_R2I_CNTL_3__Data_MASK 0xFFFFFFFFL
25229//RLC_UTCL2_CNTL
25230#define RLC_UTCL2_CNTL__MTYPE_NO_PTE_MODE__SHIFT 0x0
25231#define RLC_UTCL2_CNTL__RESERVED__SHIFT 0x1
25232#define RLC_UTCL2_CNTL__MTYPE_NO_PTE_MODE_MASK 0x00000001L
25233#define RLC_UTCL2_CNTL__RESERVED_MASK 0xFFFFFFFEL
25234//RLC_LBPW_CU_STAT
25235#define RLC_LBPW_CU_STAT__MAX_CU__SHIFT 0x0
25236#define RLC_LBPW_CU_STAT__ON_CU__SHIFT 0x10
25237#define RLC_LBPW_CU_STAT__MAX_CU_MASK 0x0000FFFFL
25238#define RLC_LBPW_CU_STAT__ON_CU_MASK 0xFFFF0000L
25239//RLC_DS_CNTL
25240#define RLC_DS_CNTL__GFX_CLK_DS_RLC_BUSY_MASK__SHIFT 0x0
25241#define RLC_DS_CNTL__GFX_CLK_DS_CP_BUSY_MASK__SHIFT 0x1
25242#define RLC_DS_CNTL__RESRVED__SHIFT 0x2
25243#define RLC_DS_CNTL__SOC_CLK_DS_RLC_BUSY_MASK__SHIFT 0x10
25244#define RLC_DS_CNTL__SOC_CLK_DS_CP_BUSY_MASK__SHIFT 0x11
25245#define RLC_DS_CNTL__RESRVED_1__SHIFT 0x12
25246#define RLC_DS_CNTL__GFX_CLK_DS_RLC_BUSY_MASK_MASK 0x00000001L
25247#define RLC_DS_CNTL__GFX_CLK_DS_CP_BUSY_MASK_MASK 0x00000002L
25248#define RLC_DS_CNTL__RESRVED_MASK 0x0000FFFCL
25249#define RLC_DS_CNTL__SOC_CLK_DS_RLC_BUSY_MASK_MASK 0x00010000L
25250#define RLC_DS_CNTL__SOC_CLK_DS_CP_BUSY_MASK_MASK 0x00020000L
25251#define RLC_DS_CNTL__RESRVED_1_MASK 0xFFFC0000L
25252//RLC_GPM_INT_STAT_TH0
25253#define RLC_GPM_INT_STAT_TH0__STATUS__SHIFT 0x0
25254#define RLC_GPM_INT_STAT_TH0__STATUS_MASK 0xFFFFFFFFL
25255//RLC_GPM_GENERAL_13
25256#define RLC_GPM_GENERAL_13__DATA__SHIFT 0x0
25257#define RLC_GPM_GENERAL_13__DATA_MASK 0xFFFFFFFFL
25258//RLC_GPM_GENERAL_14
25259#define RLC_GPM_GENERAL_14__DATA__SHIFT 0x0
25260#define RLC_GPM_GENERAL_14__DATA_MASK 0xFFFFFFFFL
25261//RLC_GPM_GENERAL_15
25262#define RLC_GPM_GENERAL_15__DATA__SHIFT 0x0
25263#define RLC_GPM_GENERAL_15__DATA_MASK 0xFFFFFFFFL
25264//RLC_SPARE_INT_1
25265#define RLC_SPARE_INT_1__INTERRUPT__SHIFT 0x0
25266#define RLC_SPARE_INT_1__RESERVED__SHIFT 0x1
25267#define RLC_SPARE_INT_1__INTERRUPT_MASK 0x00000001L
25268#define RLC_SPARE_INT_1__RESERVED_MASK 0xFFFFFFFEL
25269//RLC_RLCV_SPARE_INT_1
25270#define RLC_RLCV_SPARE_INT_1__INTERRUPT__SHIFT 0x0
25271#define RLC_RLCV_SPARE_INT_1__RESERVED__SHIFT 0x1
25272#define RLC_RLCV_SPARE_INT_1__INTERRUPT_MASK 0x00000001L
25273#define RLC_RLCV_SPARE_INT_1__RESERVED_MASK 0xFFFFFFFEL
25274//RLC_SEMAPHORE_2
25275#define RLC_SEMAPHORE_2__CLIENT_ID__SHIFT 0x0
25276#define RLC_SEMAPHORE_2__RESERVED__SHIFT 0x5
25277#define RLC_SEMAPHORE_2__CLIENT_ID_MASK 0x0000001FL
25278#define RLC_SEMAPHORE_2__RESERVED_MASK 0xFFFFFFE0L
25279//RLC_SEMAPHORE_3
25280#define RLC_SEMAPHORE_3__CLIENT_ID__SHIFT 0x0
25281#define RLC_SEMAPHORE_3__RESERVED__SHIFT 0x5
25282#define RLC_SEMAPHORE_3__CLIENT_ID_MASK 0x0000001FL
25283#define RLC_SEMAPHORE_3__RESERVED_MASK 0xFFFFFFE0L
25284//RLC_SMU_ARGUMENT_3
25285#define RLC_SMU_ARGUMENT_3__ARG__SHIFT 0x0
25286#define RLC_SMU_ARGUMENT_3__ARG_MASK 0xFFFFFFFFL
25287//RLC_SMU_ARGUMENT_4
25288#define RLC_SMU_ARGUMENT_4__ARG__SHIFT 0x0
25289#define RLC_SMU_ARGUMENT_4__ARG_MASK 0xFFFFFFFFL
25290//RLC_GPU_CLOCK_COUNT_LSB_1
25291#define RLC_GPU_CLOCK_COUNT_LSB_1__GPU_CLOCKS_LSB__SHIFT 0x0
25292#define RLC_GPU_CLOCK_COUNT_LSB_1__GPU_CLOCKS_LSB_MASK 0xFFFFFFFFL
25293//RLC_GPU_CLOCK_COUNT_MSB_1
25294#define RLC_GPU_CLOCK_COUNT_MSB_1__GPU_CLOCKS_MSB__SHIFT 0x0
25295#define RLC_GPU_CLOCK_COUNT_MSB_1__GPU_CLOCKS_MSB_MASK 0xFFFFFFFFL
25296//RLC_CAPTURE_GPU_CLOCK_COUNT_1
25297#define RLC_CAPTURE_GPU_CLOCK_COUNT_1__CAPTURE__SHIFT 0x0
25298#define RLC_CAPTURE_GPU_CLOCK_COUNT_1__RESERVED__SHIFT 0x1
25299#define RLC_CAPTURE_GPU_CLOCK_COUNT_1__CAPTURE_MASK 0x00000001L
25300#define RLC_CAPTURE_GPU_CLOCK_COUNT_1__RESERVED_MASK 0xFFFFFFFEL
25301//RLC_GPU_CLOCK_COUNT_LSB_2
25302#define RLC_GPU_CLOCK_COUNT_LSB_2__GPU_CLOCKS_LSB__SHIFT 0x0
25303#define RLC_GPU_CLOCK_COUNT_LSB_2__GPU_CLOCKS_LSB_MASK 0xFFFFFFFFL
25304//RLC_GPU_CLOCK_COUNT_MSB_2
25305#define RLC_GPU_CLOCK_COUNT_MSB_2__GPU_CLOCKS_MSB__SHIFT 0x0
25306#define RLC_GPU_CLOCK_COUNT_MSB_2__GPU_CLOCKS_MSB_MASK 0xFFFFFFFFL
25307//RLC_CAPTURE_GPU_CLOCK_COUNT_2
25308#define RLC_CAPTURE_GPU_CLOCK_COUNT_2__CAPTURE__SHIFT 0x0
25309#define RLC_CAPTURE_GPU_CLOCK_COUNT_2__RESERVED__SHIFT 0x1
25310#define RLC_CAPTURE_GPU_CLOCK_COUNT_2__CAPTURE_MASK 0x00000001L
25311#define RLC_CAPTURE_GPU_CLOCK_COUNT_2__RESERVED_MASK 0xFFFFFFFEL
25312//RLC_CPG_STAT_INVAL
25313#define RLC_CPG_STAT_INVAL__CPG_stat_inval__SHIFT 0x0
25314#define RLC_CPG_STAT_INVAL__CPG_stat_inval_MASK 0x00000001L
25315//RLC_RLCV_SPARE_INT
25316#define RLC_RLCV_SPARE_INT__INTERRUPT__SHIFT 0x0
25317#define RLC_RLCV_SPARE_INT__RESERVED__SHIFT 0x1
25318#define RLC_RLCV_SPARE_INT__INTERRUPT_MASK 0x00000001L
25319#define RLC_RLCV_SPARE_INT__RESERVED_MASK 0xFFFFFFFEL
25320//RLC_SMU_CLK_REQ
25321#define RLC_SMU_CLK_REQ__VALID__SHIFT 0x0
25322#define RLC_SMU_CLK_REQ__VALID_MASK 0x00000001L
25323
25324
25325// addressBlock: gc_pwrdec
25326//CGTS_SM_CTRL_REG
25327#define CGTS_SM_CTRL_REG__ON_SEQ_DELAY__SHIFT 0x0
25328#define CGTS_SM_CTRL_REG__OFF_SEQ_DELAY__SHIFT 0x4
25329#define CGTS_SM_CTRL_REG__MGCG_ENABLED__SHIFT 0xc
25330#define CGTS_SM_CTRL_REG__BASE_MODE__SHIFT 0x10
25331#define CGTS_SM_CTRL_REG__SM_MODE__SHIFT 0x11
25332#define CGTS_SM_CTRL_REG__SM_MODE_ENABLE__SHIFT 0x14
25333#define CGTS_SM_CTRL_REG__OVERRIDE__SHIFT 0x15
25334#define CGTS_SM_CTRL_REG__LS_OVERRIDE__SHIFT 0x16
25335#define CGTS_SM_CTRL_REG__ON_MONITOR_ADD_EN__SHIFT 0x17
25336#define CGTS_SM_CTRL_REG__ON_MONITOR_ADD__SHIFT 0x18
25337#define CGTS_SM_CTRL_REG__ON_SEQ_DELAY_MASK 0x0000000FL
25338#define CGTS_SM_CTRL_REG__OFF_SEQ_DELAY_MASK 0x00000FF0L
25339#define CGTS_SM_CTRL_REG__MGCG_ENABLED_MASK 0x00001000L
25340#define CGTS_SM_CTRL_REG__BASE_MODE_MASK 0x00010000L
25341#define CGTS_SM_CTRL_REG__SM_MODE_MASK 0x000E0000L
25342#define CGTS_SM_CTRL_REG__SM_MODE_ENABLE_MASK 0x00100000L
25343#define CGTS_SM_CTRL_REG__OVERRIDE_MASK 0x00200000L
25344#define CGTS_SM_CTRL_REG__LS_OVERRIDE_MASK 0x00400000L
25345#define CGTS_SM_CTRL_REG__ON_MONITOR_ADD_EN_MASK 0x00800000L
25346#define CGTS_SM_CTRL_REG__ON_MONITOR_ADD_MASK 0xFF000000L
25347//CGTS_RD_CTRL_REG
25348#define CGTS_RD_CTRL_REG__ROW_MUX_SEL__SHIFT 0x0
25349#define CGTS_RD_CTRL_REG__REG_MUX_SEL__SHIFT 0x8
25350#define CGTS_RD_CTRL_REG__ROW_MUX_SEL_MASK 0x0000001FL
25351#define CGTS_RD_CTRL_REG__REG_MUX_SEL_MASK 0x00001F00L
25352//CGTS_RD_REG
25353#define CGTS_RD_REG__READ_DATA__SHIFT 0x0
25354#define CGTS_RD_REG__READ_DATA_MASK 0x00003FFFL
25355//CGTS_TCC_DISABLE
25356#define CGTS_TCC_DISABLE__TCC_DISABLE__SHIFT 0x10
25357#define CGTS_TCC_DISABLE__TCC_DISABLE_MASK 0xFFFF0000L
25358//CGTS_USER_TCC_DISABLE
25359#define CGTS_USER_TCC_DISABLE__TCC_DISABLE__SHIFT 0x10
25360#define CGTS_USER_TCC_DISABLE__TCC_DISABLE_MASK 0xFFFF0000L
25361//CGTS_CU0_SP0_CTRL_REG
25362#define CGTS_CU0_SP0_CTRL_REG__SP00__SHIFT 0x0
25363#define CGTS_CU0_SP0_CTRL_REG__SP00_OVERRIDE__SHIFT 0x7
25364#define CGTS_CU0_SP0_CTRL_REG__SP00_BUSY_OVERRIDE__SHIFT 0x8
25365#define CGTS_CU0_SP0_CTRL_REG__SP00_LS_OVERRIDE__SHIFT 0xa
25366#define CGTS_CU0_SP0_CTRL_REG__SP00_SIMDBUSY_OVERRIDE__SHIFT 0xb
25367#define CGTS_CU0_SP0_CTRL_REG__SP01__SHIFT 0x10
25368#define CGTS_CU0_SP0_CTRL_REG__SP01_OVERRIDE__SHIFT 0x17
25369#define CGTS_CU0_SP0_CTRL_REG__SP01_BUSY_OVERRIDE__SHIFT 0x18
25370#define CGTS_CU0_SP0_CTRL_REG__SP01_LS_OVERRIDE__SHIFT 0x1a
25371#define CGTS_CU0_SP0_CTRL_REG__SP01_SIMDBUSY_OVERRIDE__SHIFT 0x1b
25372#define CGTS_CU0_SP0_CTRL_REG__SP00_MASK 0x0000007FL
25373#define CGTS_CU0_SP0_CTRL_REG__SP00_OVERRIDE_MASK 0x00000080L
25374#define CGTS_CU0_SP0_CTRL_REG__SP00_BUSY_OVERRIDE_MASK 0x00000300L
25375#define CGTS_CU0_SP0_CTRL_REG__SP00_LS_OVERRIDE_MASK 0x00000400L
25376#define CGTS_CU0_SP0_CTRL_REG__SP00_SIMDBUSY_OVERRIDE_MASK 0x00000800L
25377#define CGTS_CU0_SP0_CTRL_REG__SP01_MASK 0x007F0000L
25378#define CGTS_CU0_SP0_CTRL_REG__SP01_OVERRIDE_MASK 0x00800000L
25379#define CGTS_CU0_SP0_CTRL_REG__SP01_BUSY_OVERRIDE_MASK 0x03000000L
25380#define CGTS_CU0_SP0_CTRL_REG__SP01_LS_OVERRIDE_MASK 0x04000000L
25381#define CGTS_CU0_SP0_CTRL_REG__SP01_SIMDBUSY_OVERRIDE_MASK 0x08000000L
25382//CGTS_CU0_LDS_SQ_CTRL_REG
25383#define CGTS_CU0_LDS_SQ_CTRL_REG__LDS__SHIFT 0x0
25384#define CGTS_CU0_LDS_SQ_CTRL_REG__LDS_OVERRIDE__SHIFT 0x7
25385#define CGTS_CU0_LDS_SQ_CTRL_REG__LDS_BUSY_OVERRIDE__SHIFT 0x8
25386#define CGTS_CU0_LDS_SQ_CTRL_REG__LDS_LS_OVERRIDE__SHIFT 0xa
25387#define CGTS_CU0_LDS_SQ_CTRL_REG__LDS_SIMDBUSY_OVERRIDE__SHIFT 0xb
25388#define CGTS_CU0_LDS_SQ_CTRL_REG__SQ__SHIFT 0x10
25389#define CGTS_CU0_LDS_SQ_CTRL_REG__SQ_OVERRIDE__SHIFT 0x17
25390#define CGTS_CU0_LDS_SQ_CTRL_REG__SQ_BUSY_OVERRIDE__SHIFT 0x18
25391#define CGTS_CU0_LDS_SQ_CTRL_REG__SQ_LS_OVERRIDE__SHIFT 0x1a
25392#define CGTS_CU0_LDS_SQ_CTRL_REG__SQ_SIMDBUSY_OVERRIDE__SHIFT 0x1b
25393#define CGTS_CU0_LDS_SQ_CTRL_REG__LDS_MASK 0x0000007FL
25394#define CGTS_CU0_LDS_SQ_CTRL_REG__LDS_OVERRIDE_MASK 0x00000080L
25395#define CGTS_CU0_LDS_SQ_CTRL_REG__LDS_BUSY_OVERRIDE_MASK 0x00000300L
25396#define CGTS_CU0_LDS_SQ_CTRL_REG__LDS_LS_OVERRIDE_MASK 0x00000400L
25397#define CGTS_CU0_LDS_SQ_CTRL_REG__LDS_SIMDBUSY_OVERRIDE_MASK 0x00000800L
25398#define CGTS_CU0_LDS_SQ_CTRL_REG__SQ_MASK 0x007F0000L
25399#define CGTS_CU0_LDS_SQ_CTRL_REG__SQ_OVERRIDE_MASK 0x00800000L
25400#define CGTS_CU0_LDS_SQ_CTRL_REG__SQ_BUSY_OVERRIDE_MASK 0x03000000L
25401#define CGTS_CU0_LDS_SQ_CTRL_REG__SQ_LS_OVERRIDE_MASK 0x04000000L
25402#define CGTS_CU0_LDS_SQ_CTRL_REG__SQ_SIMDBUSY_OVERRIDE_MASK 0x08000000L
25403//CGTS_CU0_TA_SQC_CTRL_REG
25404#define CGTS_CU0_TA_SQC_CTRL_REG__TA__SHIFT 0x0
25405#define CGTS_CU0_TA_SQC_CTRL_REG__TA_OVERRIDE__SHIFT 0x7
25406#define CGTS_CU0_TA_SQC_CTRL_REG__TA_BUSY_OVERRIDE__SHIFT 0x8
25407#define CGTS_CU0_TA_SQC_CTRL_REG__TA_LS_OVERRIDE__SHIFT 0xa
25408#define CGTS_CU0_TA_SQC_CTRL_REG__TA_SIMDBUSY_OVERRIDE__SHIFT 0xb
25409#define CGTS_CU0_TA_SQC_CTRL_REG__SQC__SHIFT 0x10
25410#define CGTS_CU0_TA_SQC_CTRL_REG__SQC_OVERRIDE__SHIFT 0x17
25411#define CGTS_CU0_TA_SQC_CTRL_REG__SQC_BUSY_OVERRIDE__SHIFT 0x18
25412#define CGTS_CU0_TA_SQC_CTRL_REG__SQC_LS_OVERRIDE__SHIFT 0x1a
25413#define CGTS_CU0_TA_SQC_CTRL_REG__SQC_SIMDBUSY_OVERRIDE__SHIFT 0x1b
25414#define CGTS_CU0_TA_SQC_CTRL_REG__TA_MASK 0x0000007FL
25415#define CGTS_CU0_TA_SQC_CTRL_REG__TA_OVERRIDE_MASK 0x00000080L
25416#define CGTS_CU0_TA_SQC_CTRL_REG__TA_BUSY_OVERRIDE_MASK 0x00000300L
25417#define CGTS_CU0_TA_SQC_CTRL_REG__TA_LS_OVERRIDE_MASK 0x00000400L
25418#define CGTS_CU0_TA_SQC_CTRL_REG__TA_SIMDBUSY_OVERRIDE_MASK 0x00000800L
25419#define CGTS_CU0_TA_SQC_CTRL_REG__SQC_MASK 0x007F0000L
25420#define CGTS_CU0_TA_SQC_CTRL_REG__SQC_OVERRIDE_MASK 0x00800000L
25421#define CGTS_CU0_TA_SQC_CTRL_REG__SQC_BUSY_OVERRIDE_MASK 0x03000000L
25422#define CGTS_CU0_TA_SQC_CTRL_REG__SQC_LS_OVERRIDE_MASK 0x04000000L
25423#define CGTS_CU0_TA_SQC_CTRL_REG__SQC_SIMDBUSY_OVERRIDE_MASK 0x08000000L
25424//CGTS_CU0_SP1_CTRL_REG
25425#define CGTS_CU0_SP1_CTRL_REG__SP10__SHIFT 0x0
25426#define CGTS_CU0_SP1_CTRL_REG__SP10_OVERRIDE__SHIFT 0x7
25427#define CGTS_CU0_SP1_CTRL_REG__SP10_BUSY_OVERRIDE__SHIFT 0x8
25428#define CGTS_CU0_SP1_CTRL_REG__SP10_LS_OVERRIDE__SHIFT 0xa
25429#define CGTS_CU0_SP1_CTRL_REG__SP10_SIMDBUSY_OVERRIDE__SHIFT 0xb
25430#define CGTS_CU0_SP1_CTRL_REG__SP11__SHIFT 0x10
25431#define CGTS_CU0_SP1_CTRL_REG__SP11_OVERRIDE__SHIFT 0x17
25432#define CGTS_CU0_SP1_CTRL_REG__SP11_BUSY_OVERRIDE__SHIFT 0x18
25433#define CGTS_CU0_SP1_CTRL_REG__SP11_LS_OVERRIDE__SHIFT 0x1a
25434#define CGTS_CU0_SP1_CTRL_REG__SP11_SIMDBUSY_OVERRIDE__SHIFT 0x1b
25435#define CGTS_CU0_SP1_CTRL_REG__SP10_MASK 0x0000007FL
25436#define CGTS_CU0_SP1_CTRL_REG__SP10_OVERRIDE_MASK 0x00000080L
25437#define CGTS_CU0_SP1_CTRL_REG__SP10_BUSY_OVERRIDE_MASK 0x00000300L
25438#define CGTS_CU0_SP1_CTRL_REG__SP10_LS_OVERRIDE_MASK 0x00000400L
25439#define CGTS_CU0_SP1_CTRL_REG__SP10_SIMDBUSY_OVERRIDE_MASK 0x00000800L
25440#define CGTS_CU0_SP1_CTRL_REG__SP11_MASK 0x007F0000L
25441#define CGTS_CU0_SP1_CTRL_REG__SP11_OVERRIDE_MASK 0x00800000L
25442#define CGTS_CU0_SP1_CTRL_REG__SP11_BUSY_OVERRIDE_MASK 0x03000000L
25443#define CGTS_CU0_SP1_CTRL_REG__SP11_LS_OVERRIDE_MASK 0x04000000L
25444#define CGTS_CU0_SP1_CTRL_REG__SP11_SIMDBUSY_OVERRIDE_MASK 0x08000000L
25445//CGTS_CU0_TD_TCP_CTRL_REG
25446#define CGTS_CU0_TD_TCP_CTRL_REG__TD__SHIFT 0x0
25447#define CGTS_CU0_TD_TCP_CTRL_REG__TD_OVERRIDE__SHIFT 0x7
25448#define CGTS_CU0_TD_TCP_CTRL_REG__TD_BUSY_OVERRIDE__SHIFT 0x8
25449#define CGTS_CU0_TD_TCP_CTRL_REG__TD_LS_OVERRIDE__SHIFT 0xa
25450#define CGTS_CU0_TD_TCP_CTRL_REG__TD_SIMDBUSY_OVERRIDE__SHIFT 0xb
25451#define CGTS_CU0_TD_TCP_CTRL_REG__TCPF__SHIFT 0x10
25452#define CGTS_CU0_TD_TCP_CTRL_REG__TCPF_OVERRIDE__SHIFT 0x17
25453#define CGTS_CU0_TD_TCP_CTRL_REG__TCPF_BUSY_OVERRIDE__SHIFT 0x18
25454#define CGTS_CU0_TD_TCP_CTRL_REG__TCPF_LS_OVERRIDE__SHIFT 0x1a
25455#define CGTS_CU0_TD_TCP_CTRL_REG__TCPF_SIMDBUSY_OVERRIDE__SHIFT 0x1b
25456#define CGTS_CU0_TD_TCP_CTRL_REG__TD_MASK 0x0000007FL
25457#define CGTS_CU0_TD_TCP_CTRL_REG__TD_OVERRIDE_MASK 0x00000080L
25458#define CGTS_CU0_TD_TCP_CTRL_REG__TD_BUSY_OVERRIDE_MASK 0x00000300L
25459#define CGTS_CU0_TD_TCP_CTRL_REG__TD_LS_OVERRIDE_MASK 0x00000400L
25460#define CGTS_CU0_TD_TCP_CTRL_REG__TD_SIMDBUSY_OVERRIDE_MASK 0x00000800L
25461#define CGTS_CU0_TD_TCP_CTRL_REG__TCPF_MASK 0x007F0000L
25462#define CGTS_CU0_TD_TCP_CTRL_REG__TCPF_OVERRIDE_MASK 0x00800000L
25463#define CGTS_CU0_TD_TCP_CTRL_REG__TCPF_BUSY_OVERRIDE_MASK 0x03000000L
25464#define CGTS_CU0_TD_TCP_CTRL_REG__TCPF_LS_OVERRIDE_MASK 0x04000000L
25465#define CGTS_CU0_TD_TCP_CTRL_REG__TCPF_SIMDBUSY_OVERRIDE_MASK 0x08000000L
25466//CGTS_CU1_SP0_CTRL_REG
25467#define CGTS_CU1_SP0_CTRL_REG__SP00__SHIFT 0x0
25468#define CGTS_CU1_SP0_CTRL_REG__SP00_OVERRIDE__SHIFT 0x7
25469#define CGTS_CU1_SP0_CTRL_REG__SP00_BUSY_OVERRIDE__SHIFT 0x8
25470#define CGTS_CU1_SP0_CTRL_REG__SP00_LS_OVERRIDE__SHIFT 0xa
25471#define CGTS_CU1_SP0_CTRL_REG__SP00_SIMDBUSY_OVERRIDE__SHIFT 0xb
25472#define CGTS_CU1_SP0_CTRL_REG__SP01__SHIFT 0x10
25473#define CGTS_CU1_SP0_CTRL_REG__SP01_OVERRIDE__SHIFT 0x17
25474#define CGTS_CU1_SP0_CTRL_REG__SP01_BUSY_OVERRIDE__SHIFT 0x18
25475#define CGTS_CU1_SP0_CTRL_REG__SP01_LS_OVERRIDE__SHIFT 0x1a
25476#define CGTS_CU1_SP0_CTRL_REG__SP01_SIMDBUSY_OVERRIDE__SHIFT 0x1b
25477#define CGTS_CU1_SP0_CTRL_REG__SP00_MASK 0x0000007FL
25478#define CGTS_CU1_SP0_CTRL_REG__SP00_OVERRIDE_MASK 0x00000080L
25479#define CGTS_CU1_SP0_CTRL_REG__SP00_BUSY_OVERRIDE_MASK 0x00000300L
25480#define CGTS_CU1_SP0_CTRL_REG__SP00_LS_OVERRIDE_MASK 0x00000400L
25481#define CGTS_CU1_SP0_CTRL_REG__SP00_SIMDBUSY_OVERRIDE_MASK 0x00000800L
25482#define CGTS_CU1_SP0_CTRL_REG__SP01_MASK 0x007F0000L
25483#define CGTS_CU1_SP0_CTRL_REG__SP01_OVERRIDE_MASK 0x00800000L
25484#define CGTS_CU1_SP0_CTRL_REG__SP01_BUSY_OVERRIDE_MASK 0x03000000L
25485#define CGTS_CU1_SP0_CTRL_REG__SP01_LS_OVERRIDE_MASK 0x04000000L
25486#define CGTS_CU1_SP0_CTRL_REG__SP01_SIMDBUSY_OVERRIDE_MASK 0x08000000L
25487//CGTS_CU1_LDS_SQ_CTRL_REG
25488#define CGTS_CU1_LDS_SQ_CTRL_REG__LDS__SHIFT 0x0
25489#define CGTS_CU1_LDS_SQ_CTRL_REG__LDS_OVERRIDE__SHIFT 0x7
25490#define CGTS_CU1_LDS_SQ_CTRL_REG__LDS_BUSY_OVERRIDE__SHIFT 0x8
25491#define CGTS_CU1_LDS_SQ_CTRL_REG__LDS_LS_OVERRIDE__SHIFT 0xa
25492#define CGTS_CU1_LDS_SQ_CTRL_REG__LDS_SIMDBUSY_OVERRIDE__SHIFT 0xb
25493#define CGTS_CU1_LDS_SQ_CTRL_REG__SQ__SHIFT 0x10
25494#define CGTS_CU1_LDS_SQ_CTRL_REG__SQ_OVERRIDE__SHIFT 0x17
25495#define CGTS_CU1_LDS_SQ_CTRL_REG__SQ_BUSY_OVERRIDE__SHIFT 0x18
25496#define CGTS_CU1_LDS_SQ_CTRL_REG__SQ_LS_OVERRIDE__SHIFT 0x1a
25497#define CGTS_CU1_LDS_SQ_CTRL_REG__SQ_SIMDBUSY_OVERRIDE__SHIFT 0x1b
25498#define CGTS_CU1_LDS_SQ_CTRL_REG__LDS_MASK 0x0000007FL
25499#define CGTS_CU1_LDS_SQ_CTRL_REG__LDS_OVERRIDE_MASK 0x00000080L
25500#define CGTS_CU1_LDS_SQ_CTRL_REG__LDS_BUSY_OVERRIDE_MASK 0x00000300L
25501#define CGTS_CU1_LDS_SQ_CTRL_REG__LDS_LS_OVERRIDE_MASK 0x00000400L
25502#define CGTS_CU1_LDS_SQ_CTRL_REG__LDS_SIMDBUSY_OVERRIDE_MASK 0x00000800L
25503#define CGTS_CU1_LDS_SQ_CTRL_REG__SQ_MASK 0x007F0000L
25504#define CGTS_CU1_LDS_SQ_CTRL_REG__SQ_OVERRIDE_MASK 0x00800000L
25505#define CGTS_CU1_LDS_SQ_CTRL_REG__SQ_BUSY_OVERRIDE_MASK 0x03000000L
25506#define CGTS_CU1_LDS_SQ_CTRL_REG__SQ_LS_OVERRIDE_MASK 0x04000000L
25507#define CGTS_CU1_LDS_SQ_CTRL_REG__SQ_SIMDBUSY_OVERRIDE_MASK 0x08000000L
25508//CGTS_CU1_TA_SQC_CTRL_REG
25509#define CGTS_CU1_TA_SQC_CTRL_REG__TA__SHIFT 0x0
25510#define CGTS_CU1_TA_SQC_CTRL_REG__TA_OVERRIDE__SHIFT 0x7
25511#define CGTS_CU1_TA_SQC_CTRL_REG__TA_BUSY_OVERRIDE__SHIFT 0x8
25512#define CGTS_CU1_TA_SQC_CTRL_REG__TA_LS_OVERRIDE__SHIFT 0xa
25513#define CGTS_CU1_TA_SQC_CTRL_REG__TA_SIMDBUSY_OVERRIDE__SHIFT 0xb
25514#define CGTS_CU1_TA_SQC_CTRL_REG__TA_MASK 0x0000007FL
25515#define CGTS_CU1_TA_SQC_CTRL_REG__TA_OVERRIDE_MASK 0x00000080L
25516#define CGTS_CU1_TA_SQC_CTRL_REG__TA_BUSY_OVERRIDE_MASK 0x00000300L
25517#define CGTS_CU1_TA_SQC_CTRL_REG__TA_LS_OVERRIDE_MASK 0x00000400L
25518#define CGTS_CU1_TA_SQC_CTRL_REG__TA_SIMDBUSY_OVERRIDE_MASK 0x00000800L
25519//CGTS_CU1_SP1_CTRL_REG
25520#define CGTS_CU1_SP1_CTRL_REG__SP10__SHIFT 0x0
25521#define CGTS_CU1_SP1_CTRL_REG__SP10_OVERRIDE__SHIFT 0x7
25522#define CGTS_CU1_SP1_CTRL_REG__SP10_BUSY_OVERRIDE__SHIFT 0x8
25523#define CGTS_CU1_SP1_CTRL_REG__SP10_LS_OVERRIDE__SHIFT 0xa
25524#define CGTS_CU1_SP1_CTRL_REG__SP10_SIMDBUSY_OVERRIDE__SHIFT 0xb
25525#define CGTS_CU1_SP1_CTRL_REG__SP11__SHIFT 0x10
25526#define CGTS_CU1_SP1_CTRL_REG__SP11_OVERRIDE__SHIFT 0x17
25527#define CGTS_CU1_SP1_CTRL_REG__SP11_BUSY_OVERRIDE__SHIFT 0x18
25528#define CGTS_CU1_SP1_CTRL_REG__SP11_LS_OVERRIDE__SHIFT 0x1a
25529#define CGTS_CU1_SP1_CTRL_REG__SP11_SIMDBUSY_OVERRIDE__SHIFT 0x1b
25530#define CGTS_CU1_SP1_CTRL_REG__SP10_MASK 0x0000007FL
25531#define CGTS_CU1_SP1_CTRL_REG__SP10_OVERRIDE_MASK 0x00000080L
25532#define CGTS_CU1_SP1_CTRL_REG__SP10_BUSY_OVERRIDE_MASK 0x00000300L
25533#define CGTS_CU1_SP1_CTRL_REG__SP10_LS_OVERRIDE_MASK 0x00000400L
25534#define CGTS_CU1_SP1_CTRL_REG__SP10_SIMDBUSY_OVERRIDE_MASK 0x00000800L
25535#define CGTS_CU1_SP1_CTRL_REG__SP11_MASK 0x007F0000L
25536#define CGTS_CU1_SP1_CTRL_REG__SP11_OVERRIDE_MASK 0x00800000L
25537#define CGTS_CU1_SP1_CTRL_REG__SP11_BUSY_OVERRIDE_MASK 0x03000000L
25538#define CGTS_CU1_SP1_CTRL_REG__SP11_LS_OVERRIDE_MASK 0x04000000L
25539#define CGTS_CU1_SP1_CTRL_REG__SP11_SIMDBUSY_OVERRIDE_MASK 0x08000000L
25540//CGTS_CU1_TD_TCP_CTRL_REG
25541#define CGTS_CU1_TD_TCP_CTRL_REG__TD__SHIFT 0x0
25542#define CGTS_CU1_TD_TCP_CTRL_REG__TD_OVERRIDE__SHIFT 0x7
25543#define CGTS_CU1_TD_TCP_CTRL_REG__TD_BUSY_OVERRIDE__SHIFT 0x8
25544#define CGTS_CU1_TD_TCP_CTRL_REG__TD_LS_OVERRIDE__SHIFT 0xa
25545#define CGTS_CU1_TD_TCP_CTRL_REG__TD_SIMDBUSY_OVERRIDE__SHIFT 0xb
25546#define CGTS_CU1_TD_TCP_CTRL_REG__TCPF__SHIFT 0x10
25547#define CGTS_CU1_TD_TCP_CTRL_REG__TCPF_OVERRIDE__SHIFT 0x17
25548#define CGTS_CU1_TD_TCP_CTRL_REG__TCPF_BUSY_OVERRIDE__SHIFT 0x18
25549#define CGTS_CU1_TD_TCP_CTRL_REG__TCPF_LS_OVERRIDE__SHIFT 0x1a
25550#define CGTS_CU1_TD_TCP_CTRL_REG__TCPF_SIMDBUSY_OVERRIDE__SHIFT 0x1b
25551#define CGTS_CU1_TD_TCP_CTRL_REG__TD_MASK 0x0000007FL
25552#define CGTS_CU1_TD_TCP_CTRL_REG__TD_OVERRIDE_MASK 0x00000080L
25553#define CGTS_CU1_TD_TCP_CTRL_REG__TD_BUSY_OVERRIDE_MASK 0x00000300L
25554#define CGTS_CU1_TD_TCP_CTRL_REG__TD_LS_OVERRIDE_MASK 0x00000400L
25555#define CGTS_CU1_TD_TCP_CTRL_REG__TD_SIMDBUSY_OVERRIDE_MASK 0x00000800L
25556#define CGTS_CU1_TD_TCP_CTRL_REG__TCPF_MASK 0x007F0000L
25557#define CGTS_CU1_TD_TCP_CTRL_REG__TCPF_OVERRIDE_MASK 0x00800000L
25558#define CGTS_CU1_TD_TCP_CTRL_REG__TCPF_BUSY_OVERRIDE_MASK 0x03000000L
25559#define CGTS_CU1_TD_TCP_CTRL_REG__TCPF_LS_OVERRIDE_MASK 0x04000000L
25560#define CGTS_CU1_TD_TCP_CTRL_REG__TCPF_SIMDBUSY_OVERRIDE_MASK 0x08000000L
25561//CGTS_CU2_SP0_CTRL_REG
25562#define CGTS_CU2_SP0_CTRL_REG__SP00__SHIFT 0x0
25563#define CGTS_CU2_SP0_CTRL_REG__SP00_OVERRIDE__SHIFT 0x7
25564#define CGTS_CU2_SP0_CTRL_REG__SP00_BUSY_OVERRIDE__SHIFT 0x8
25565#define CGTS_CU2_SP0_CTRL_REG__SP00_LS_OVERRIDE__SHIFT 0xa
25566#define CGTS_CU2_SP0_CTRL_REG__SP00_SIMDBUSY_OVERRIDE__SHIFT 0xb
25567#define CGTS_CU2_SP0_CTRL_REG__SP01__SHIFT 0x10
25568#define CGTS_CU2_SP0_CTRL_REG__SP01_OVERRIDE__SHIFT 0x17
25569#define CGTS_CU2_SP0_CTRL_REG__SP01_BUSY_OVERRIDE__SHIFT 0x18
25570#define CGTS_CU2_SP0_CTRL_REG__SP01_LS_OVERRIDE__SHIFT 0x1a
25571#define CGTS_CU2_SP0_CTRL_REG__SP01_SIMDBUSY_OVERRIDE__SHIFT 0x1b
25572#define CGTS_CU2_SP0_CTRL_REG__SP00_MASK 0x0000007FL
25573#define CGTS_CU2_SP0_CTRL_REG__SP00_OVERRIDE_MASK 0x00000080L
25574#define CGTS_CU2_SP0_CTRL_REG__SP00_BUSY_OVERRIDE_MASK 0x00000300L
25575#define CGTS_CU2_SP0_CTRL_REG__SP00_LS_OVERRIDE_MASK 0x00000400L
25576#define CGTS_CU2_SP0_CTRL_REG__SP00_SIMDBUSY_OVERRIDE_MASK 0x00000800L
25577#define CGTS_CU2_SP0_CTRL_REG__SP01_MASK 0x007F0000L
25578#define CGTS_CU2_SP0_CTRL_REG__SP01_OVERRIDE_MASK 0x00800000L
25579#define CGTS_CU2_SP0_CTRL_REG__SP01_BUSY_OVERRIDE_MASK 0x03000000L
25580#define CGTS_CU2_SP0_CTRL_REG__SP01_LS_OVERRIDE_MASK 0x04000000L
25581#define CGTS_CU2_SP0_CTRL_REG__SP01_SIMDBUSY_OVERRIDE_MASK 0x08000000L
25582//CGTS_CU2_LDS_SQ_CTRL_REG
25583#define CGTS_CU2_LDS_SQ_CTRL_REG__LDS__SHIFT 0x0
25584#define CGTS_CU2_LDS_SQ_CTRL_REG__LDS_OVERRIDE__SHIFT 0x7
25585#define CGTS_CU2_LDS_SQ_CTRL_REG__LDS_BUSY_OVERRIDE__SHIFT 0x8
25586#define CGTS_CU2_LDS_SQ_CTRL_REG__LDS_LS_OVERRIDE__SHIFT 0xa
25587#define CGTS_CU2_LDS_SQ_CTRL_REG__LDS_SIMDBUSY_OVERRIDE__SHIFT 0xb
25588#define CGTS_CU2_LDS_SQ_CTRL_REG__SQ__SHIFT 0x10
25589#define CGTS_CU2_LDS_SQ_CTRL_REG__SQ_OVERRIDE__SHIFT 0x17
25590#define CGTS_CU2_LDS_SQ_CTRL_REG__SQ_BUSY_OVERRIDE__SHIFT 0x18
25591#define CGTS_CU2_LDS_SQ_CTRL_REG__SQ_LS_OVERRIDE__SHIFT 0x1a
25592#define CGTS_CU2_LDS_SQ_CTRL_REG__SQ_SIMDBUSY_OVERRIDE__SHIFT 0x1b
25593#define CGTS_CU2_LDS_SQ_CTRL_REG__LDS_MASK 0x0000007FL
25594#define CGTS_CU2_LDS_SQ_CTRL_REG__LDS_OVERRIDE_MASK 0x00000080L
25595#define CGTS_CU2_LDS_SQ_CTRL_REG__LDS_BUSY_OVERRIDE_MASK 0x00000300L
25596#define CGTS_CU2_LDS_SQ_CTRL_REG__LDS_LS_OVERRIDE_MASK 0x00000400L
25597#define CGTS_CU2_LDS_SQ_CTRL_REG__LDS_SIMDBUSY_OVERRIDE_MASK 0x00000800L
25598#define CGTS_CU2_LDS_SQ_CTRL_REG__SQ_MASK 0x007F0000L
25599#define CGTS_CU2_LDS_SQ_CTRL_REG__SQ_OVERRIDE_MASK 0x00800000L
25600#define CGTS_CU2_LDS_SQ_CTRL_REG__SQ_BUSY_OVERRIDE_MASK 0x03000000L
25601#define CGTS_CU2_LDS_SQ_CTRL_REG__SQ_LS_OVERRIDE_MASK 0x04000000L
25602#define CGTS_CU2_LDS_SQ_CTRL_REG__SQ_SIMDBUSY_OVERRIDE_MASK 0x08000000L
25603//CGTS_CU2_TA_SQC_CTRL_REG
25604#define CGTS_CU2_TA_SQC_CTRL_REG__TA__SHIFT 0x0
25605#define CGTS_CU2_TA_SQC_CTRL_REG__TA_OVERRIDE__SHIFT 0x7
25606#define CGTS_CU2_TA_SQC_CTRL_REG__TA_BUSY_OVERRIDE__SHIFT 0x8
25607#define CGTS_CU2_TA_SQC_CTRL_REG__TA_LS_OVERRIDE__SHIFT 0xa
25608#define CGTS_CU2_TA_SQC_CTRL_REG__TA_SIMDBUSY_OVERRIDE__SHIFT 0xb
25609#define CGTS_CU2_TA_SQC_CTRL_REG__TA_MASK 0x0000007FL
25610#define CGTS_CU2_TA_SQC_CTRL_REG__TA_OVERRIDE_MASK 0x00000080L
25611#define CGTS_CU2_TA_SQC_CTRL_REG__TA_BUSY_OVERRIDE_MASK 0x00000300L
25612#define CGTS_CU2_TA_SQC_CTRL_REG__TA_LS_OVERRIDE_MASK 0x00000400L
25613#define CGTS_CU2_TA_SQC_CTRL_REG__TA_SIMDBUSY_OVERRIDE_MASK 0x00000800L
25614//CGTS_CU2_SP1_CTRL_REG
25615#define CGTS_CU2_SP1_CTRL_REG__SP10__SHIFT 0x0
25616#define CGTS_CU2_SP1_CTRL_REG__SP10_OVERRIDE__SHIFT 0x7
25617#define CGTS_CU2_SP1_CTRL_REG__SP10_BUSY_OVERRIDE__SHIFT 0x8
25618#define CGTS_CU2_SP1_CTRL_REG__SP10_LS_OVERRIDE__SHIFT 0xa
25619#define CGTS_CU2_SP1_CTRL_REG__SP10_SIMDBUSY_OVERRIDE__SHIFT 0xb
25620#define CGTS_CU2_SP1_CTRL_REG__SP11__SHIFT 0x10
25621#define CGTS_CU2_SP1_CTRL_REG__SP11_OVERRIDE__SHIFT 0x17
25622#define CGTS_CU2_SP1_CTRL_REG__SP11_BUSY_OVERRIDE__SHIFT 0x18
25623#define CGTS_CU2_SP1_CTRL_REG__SP11_LS_OVERRIDE__SHIFT 0x1a
25624#define CGTS_CU2_SP1_CTRL_REG__SP11_SIMDBUSY_OVERRIDE__SHIFT 0x1b
25625#define CGTS_CU2_SP1_CTRL_REG__SP10_MASK 0x0000007FL
25626#define CGTS_CU2_SP1_CTRL_REG__SP10_OVERRIDE_MASK 0x00000080L
25627#define CGTS_CU2_SP1_CTRL_REG__SP10_BUSY_OVERRIDE_MASK 0x00000300L
25628#define CGTS_CU2_SP1_CTRL_REG__SP10_LS_OVERRIDE_MASK 0x00000400L
25629#define CGTS_CU2_SP1_CTRL_REG__SP10_SIMDBUSY_OVERRIDE_MASK 0x00000800L
25630#define CGTS_CU2_SP1_CTRL_REG__SP11_MASK 0x007F0000L
25631#define CGTS_CU2_SP1_CTRL_REG__SP11_OVERRIDE_MASK 0x00800000L
25632#define CGTS_CU2_SP1_CTRL_REG__SP11_BUSY_OVERRIDE_MASK 0x03000000L
25633#define CGTS_CU2_SP1_CTRL_REG__SP11_LS_OVERRIDE_MASK 0x04000000L
25634#define CGTS_CU2_SP1_CTRL_REG__SP11_SIMDBUSY_OVERRIDE_MASK 0x08000000L
25635//CGTS_CU2_TD_TCP_CTRL_REG
25636#define CGTS_CU2_TD_TCP_CTRL_REG__TD__SHIFT 0x0
25637#define CGTS_CU2_TD_TCP_CTRL_REG__TD_OVERRIDE__SHIFT 0x7
25638#define CGTS_CU2_TD_TCP_CTRL_REG__TD_BUSY_OVERRIDE__SHIFT 0x8
25639#define CGTS_CU2_TD_TCP_CTRL_REG__TD_LS_OVERRIDE__SHIFT 0xa
25640#define CGTS_CU2_TD_TCP_CTRL_REG__TD_SIMDBUSY_OVERRIDE__SHIFT 0xb
25641#define CGTS_CU2_TD_TCP_CTRL_REG__TCPF__SHIFT 0x10
25642#define CGTS_CU2_TD_TCP_CTRL_REG__TCPF_OVERRIDE__SHIFT 0x17
25643#define CGTS_CU2_TD_TCP_CTRL_REG__TCPF_BUSY_OVERRIDE__SHIFT 0x18
25644#define CGTS_CU2_TD_TCP_CTRL_REG__TCPF_LS_OVERRIDE__SHIFT 0x1a
25645#define CGTS_CU2_TD_TCP_CTRL_REG__TCPF_SIMDBUSY_OVERRIDE__SHIFT 0x1b
25646#define CGTS_CU2_TD_TCP_CTRL_REG__TD_MASK 0x0000007FL
25647#define CGTS_CU2_TD_TCP_CTRL_REG__TD_OVERRIDE_MASK 0x00000080L
25648#define CGTS_CU2_TD_TCP_CTRL_REG__TD_BUSY_OVERRIDE_MASK 0x00000300L
25649#define CGTS_CU2_TD_TCP_CTRL_REG__TD_LS_OVERRIDE_MASK 0x00000400L
25650#define CGTS_CU2_TD_TCP_CTRL_REG__TD_SIMDBUSY_OVERRIDE_MASK 0x00000800L
25651#define CGTS_CU2_TD_TCP_CTRL_REG__TCPF_MASK 0x007F0000L
25652#define CGTS_CU2_TD_TCP_CTRL_REG__TCPF_OVERRIDE_MASK 0x00800000L
25653#define CGTS_CU2_TD_TCP_CTRL_REG__TCPF_BUSY_OVERRIDE_MASK 0x03000000L
25654#define CGTS_CU2_TD_TCP_CTRL_REG__TCPF_LS_OVERRIDE_MASK 0x04000000L
25655#define CGTS_CU2_TD_TCP_CTRL_REG__TCPF_SIMDBUSY_OVERRIDE_MASK 0x08000000L
25656//CGTS_CU3_SP0_CTRL_REG
25657#define CGTS_CU3_SP0_CTRL_REG__SP00__SHIFT 0x0
25658#define CGTS_CU3_SP0_CTRL_REG__SP00_OVERRIDE__SHIFT 0x7
25659#define CGTS_CU3_SP0_CTRL_REG__SP00_BUSY_OVERRIDE__SHIFT 0x8
25660#define CGTS_CU3_SP0_CTRL_REG__SP00_LS_OVERRIDE__SHIFT 0xa
25661#define CGTS_CU3_SP0_CTRL_REG__SP00_SIMDBUSY_OVERRIDE__SHIFT 0xb
25662#define CGTS_CU3_SP0_CTRL_REG__SP01__SHIFT 0x10
25663#define CGTS_CU3_SP0_CTRL_REG__SP01_OVERRIDE__SHIFT 0x17
25664#define CGTS_CU3_SP0_CTRL_REG__SP01_BUSY_OVERRIDE__SHIFT 0x18
25665#define CGTS_CU3_SP0_CTRL_REG__SP01_LS_OVERRIDE__SHIFT 0x1a
25666#define CGTS_CU3_SP0_CTRL_REG__SP01_SIMDBUSY_OVERRIDE__SHIFT 0x1b
25667#define CGTS_CU3_SP0_CTRL_REG__SP00_MASK 0x0000007FL
25668#define CGTS_CU3_SP0_CTRL_REG__SP00_OVERRIDE_MASK 0x00000080L
25669#define CGTS_CU3_SP0_CTRL_REG__SP00_BUSY_OVERRIDE_MASK 0x00000300L
25670#define CGTS_CU3_SP0_CTRL_REG__SP00_LS_OVERRIDE_MASK 0x00000400L
25671#define CGTS_CU3_SP0_CTRL_REG__SP00_SIMDBUSY_OVERRIDE_MASK 0x00000800L
25672#define CGTS_CU3_SP0_CTRL_REG__SP01_MASK 0x007F0000L
25673#define CGTS_CU3_SP0_CTRL_REG__SP01_OVERRIDE_MASK 0x00800000L
25674#define CGTS_CU3_SP0_CTRL_REG__SP01_BUSY_OVERRIDE_MASK 0x03000000L
25675#define CGTS_CU3_SP0_CTRL_REG__SP01_LS_OVERRIDE_MASK 0x04000000L
25676#define CGTS_CU3_SP0_CTRL_REG__SP01_SIMDBUSY_OVERRIDE_MASK 0x08000000L
25677//CGTS_CU3_LDS_SQ_CTRL_REG
25678#define CGTS_CU3_LDS_SQ_CTRL_REG__LDS__SHIFT 0x0
25679#define CGTS_CU3_LDS_SQ_CTRL_REG__LDS_OVERRIDE__SHIFT 0x7
25680#define CGTS_CU3_LDS_SQ_CTRL_REG__LDS_BUSY_OVERRIDE__SHIFT 0x8
25681#define CGTS_CU3_LDS_SQ_CTRL_REG__LDS_LS_OVERRIDE__SHIFT 0xa
25682#define CGTS_CU3_LDS_SQ_CTRL_REG__LDS_SIMDBUSY_OVERRIDE__SHIFT 0xb
25683#define CGTS_CU3_LDS_SQ_CTRL_REG__SQ__SHIFT 0x10
25684#define CGTS_CU3_LDS_SQ_CTRL_REG__SQ_OVERRIDE__SHIFT 0x17
25685#define CGTS_CU3_LDS_SQ_CTRL_REG__SQ_BUSY_OVERRIDE__SHIFT 0x18
25686#define CGTS_CU3_LDS_SQ_CTRL_REG__SQ_LS_OVERRIDE__SHIFT 0x1a
25687#define CGTS_CU3_LDS_SQ_CTRL_REG__SQ_SIMDBUSY_OVERRIDE__SHIFT 0x1b
25688#define CGTS_CU3_LDS_SQ_CTRL_REG__LDS_MASK 0x0000007FL
25689#define CGTS_CU3_LDS_SQ_CTRL_REG__LDS_OVERRIDE_MASK 0x00000080L
25690#define CGTS_CU3_LDS_SQ_CTRL_REG__LDS_BUSY_OVERRIDE_MASK 0x00000300L
25691#define CGTS_CU3_LDS_SQ_CTRL_REG__LDS_LS_OVERRIDE_MASK 0x00000400L
25692#define CGTS_CU3_LDS_SQ_CTRL_REG__LDS_SIMDBUSY_OVERRIDE_MASK 0x00000800L
25693#define CGTS_CU3_LDS_SQ_CTRL_REG__SQ_MASK 0x007F0000L
25694#define CGTS_CU3_LDS_SQ_CTRL_REG__SQ_OVERRIDE_MASK 0x00800000L
25695#define CGTS_CU3_LDS_SQ_CTRL_REG__SQ_BUSY_OVERRIDE_MASK 0x03000000L
25696#define CGTS_CU3_LDS_SQ_CTRL_REG__SQ_LS_OVERRIDE_MASK 0x04000000L
25697#define CGTS_CU3_LDS_SQ_CTRL_REG__SQ_SIMDBUSY_OVERRIDE_MASK 0x08000000L
25698//CGTS_CU3_TA_SQC_CTRL_REG
25699#define CGTS_CU3_TA_SQC_CTRL_REG__TA__SHIFT 0x0
25700#define CGTS_CU3_TA_SQC_CTRL_REG__TA_OVERRIDE__SHIFT 0x7
25701#define CGTS_CU3_TA_SQC_CTRL_REG__TA_BUSY_OVERRIDE__SHIFT 0x8
25702#define CGTS_CU3_TA_SQC_CTRL_REG__TA_LS_OVERRIDE__SHIFT 0xa
25703#define CGTS_CU3_TA_SQC_CTRL_REG__TA_SIMDBUSY_OVERRIDE__SHIFT 0xb
25704#define CGTS_CU3_TA_SQC_CTRL_REG__SQC__SHIFT 0x10
25705#define CGTS_CU3_TA_SQC_CTRL_REG__SQC_OVERRIDE__SHIFT 0x17
25706#define CGTS_CU3_TA_SQC_CTRL_REG__SQC_BUSY_OVERRIDE__SHIFT 0x18
25707#define CGTS_CU3_TA_SQC_CTRL_REG__SQC_LS_OVERRIDE__SHIFT 0x1a
25708#define CGTS_CU3_TA_SQC_CTRL_REG__SQC_SIMDBUSY_OVERRIDE__SHIFT 0x1b
25709#define CGTS_CU3_TA_SQC_CTRL_REG__TA_MASK 0x0000007FL
25710#define CGTS_CU3_TA_SQC_CTRL_REG__TA_OVERRIDE_MASK 0x00000080L
25711#define CGTS_CU3_TA_SQC_CTRL_REG__TA_BUSY_OVERRIDE_MASK 0x00000300L
25712#define CGTS_CU3_TA_SQC_CTRL_REG__TA_LS_OVERRIDE_MASK 0x00000400L
25713#define CGTS_CU3_TA_SQC_CTRL_REG__TA_SIMDBUSY_OVERRIDE_MASK 0x00000800L
25714#define CGTS_CU3_TA_SQC_CTRL_REG__SQC_MASK 0x007F0000L
25715#define CGTS_CU3_TA_SQC_CTRL_REG__SQC_OVERRIDE_MASK 0x00800000L
25716#define CGTS_CU3_TA_SQC_CTRL_REG__SQC_BUSY_OVERRIDE_MASK 0x03000000L
25717#define CGTS_CU3_TA_SQC_CTRL_REG__SQC_LS_OVERRIDE_MASK 0x04000000L
25718#define CGTS_CU3_TA_SQC_CTRL_REG__SQC_SIMDBUSY_OVERRIDE_MASK 0x08000000L
25719//CGTS_CU3_SP1_CTRL_REG
25720#define CGTS_CU3_SP1_CTRL_REG__SP10__SHIFT 0x0
25721#define CGTS_CU3_SP1_CTRL_REG__SP10_OVERRIDE__SHIFT 0x7
25722#define CGTS_CU3_SP1_CTRL_REG__SP10_BUSY_OVERRIDE__SHIFT 0x8
25723#define CGTS_CU3_SP1_CTRL_REG__SP10_LS_OVERRIDE__SHIFT 0xa
25724#define CGTS_CU3_SP1_CTRL_REG__SP10_SIMDBUSY_OVERRIDE__SHIFT 0xb
25725#define CGTS_CU3_SP1_CTRL_REG__SP11__SHIFT 0x10
25726#define CGTS_CU3_SP1_CTRL_REG__SP11_OVERRIDE__SHIFT 0x17
25727#define CGTS_CU3_SP1_CTRL_REG__SP11_BUSY_OVERRIDE__SHIFT 0x18
25728#define CGTS_CU3_SP1_CTRL_REG__SP11_LS_OVERRIDE__SHIFT 0x1a
25729#define CGTS_CU3_SP1_CTRL_REG__SP11_SIMDBUSY_OVERRIDE__SHIFT 0x1b
25730#define CGTS_CU3_SP1_CTRL_REG__SP10_MASK 0x0000007FL
25731#define CGTS_CU3_SP1_CTRL_REG__SP10_OVERRIDE_MASK 0x00000080L
25732#define CGTS_CU3_SP1_CTRL_REG__SP10_BUSY_OVERRIDE_MASK 0x00000300L
25733#define CGTS_CU3_SP1_CTRL_REG__SP10_LS_OVERRIDE_MASK 0x00000400L
25734#define CGTS_CU3_SP1_CTRL_REG__SP10_SIMDBUSY_OVERRIDE_MASK 0x00000800L
25735#define CGTS_CU3_SP1_CTRL_REG__SP11_MASK 0x007F0000L
25736#define CGTS_CU3_SP1_CTRL_REG__SP11_OVERRIDE_MASK 0x00800000L
25737#define CGTS_CU3_SP1_CTRL_REG__SP11_BUSY_OVERRIDE_MASK 0x03000000L
25738#define CGTS_CU3_SP1_CTRL_REG__SP11_LS_OVERRIDE_MASK 0x04000000L
25739#define CGTS_CU3_SP1_CTRL_REG__SP11_SIMDBUSY_OVERRIDE_MASK 0x08000000L
25740//CGTS_CU3_TD_TCP_CTRL_REG
25741#define CGTS_CU3_TD_TCP_CTRL_REG__TD__SHIFT 0x0
25742#define CGTS_CU3_TD_TCP_CTRL_REG__TD_OVERRIDE__SHIFT 0x7
25743#define CGTS_CU3_TD_TCP_CTRL_REG__TD_BUSY_OVERRIDE__SHIFT 0x8
25744#define CGTS_CU3_TD_TCP_CTRL_REG__TD_LS_OVERRIDE__SHIFT 0xa
25745#define CGTS_CU3_TD_TCP_CTRL_REG__TD_SIMDBUSY_OVERRIDE__SHIFT 0xb
25746#define CGTS_CU3_TD_TCP_CTRL_REG__TCPF__SHIFT 0x10
25747#define CGTS_CU3_TD_TCP_CTRL_REG__TCPF_OVERRIDE__SHIFT 0x17
25748#define CGTS_CU3_TD_TCP_CTRL_REG__TCPF_BUSY_OVERRIDE__SHIFT 0x18
25749#define CGTS_CU3_TD_TCP_CTRL_REG__TCPF_LS_OVERRIDE__SHIFT 0x1a
25750#define CGTS_CU3_TD_TCP_CTRL_REG__TCPF_SIMDBUSY_OVERRIDE__SHIFT 0x1b
25751#define CGTS_CU3_TD_TCP_CTRL_REG__TD_MASK 0x0000007FL
25752#define CGTS_CU3_TD_TCP_CTRL_REG__TD_OVERRIDE_MASK 0x00000080L
25753#define CGTS_CU3_TD_TCP_CTRL_REG__TD_BUSY_OVERRIDE_MASK 0x00000300L
25754#define CGTS_CU3_TD_TCP_CTRL_REG__TD_LS_OVERRIDE_MASK 0x00000400L
25755#define CGTS_CU3_TD_TCP_CTRL_REG__TD_SIMDBUSY_OVERRIDE_MASK 0x00000800L
25756#define CGTS_CU3_TD_TCP_CTRL_REG__TCPF_MASK 0x007F0000L
25757#define CGTS_CU3_TD_TCP_CTRL_REG__TCPF_OVERRIDE_MASK 0x00800000L
25758#define CGTS_CU3_TD_TCP_CTRL_REG__TCPF_BUSY_OVERRIDE_MASK 0x03000000L
25759#define CGTS_CU3_TD_TCP_CTRL_REG__TCPF_LS_OVERRIDE_MASK 0x04000000L
25760#define CGTS_CU3_TD_TCP_CTRL_REG__TCPF_SIMDBUSY_OVERRIDE_MASK 0x08000000L
25761//CGTS_CU4_SP0_CTRL_REG
25762#define CGTS_CU4_SP0_CTRL_REG__SP00__SHIFT 0x0
25763#define CGTS_CU4_SP0_CTRL_REG__SP00_OVERRIDE__SHIFT 0x7
25764#define CGTS_CU4_SP0_CTRL_REG__SP00_BUSY_OVERRIDE__SHIFT 0x8
25765#define CGTS_CU4_SP0_CTRL_REG__SP00_LS_OVERRIDE__SHIFT 0xa
25766#define CGTS_CU4_SP0_CTRL_REG__SP00_SIMDBUSY_OVERRIDE__SHIFT 0xb
25767#define CGTS_CU4_SP0_CTRL_REG__SP01__SHIFT 0x10
25768#define CGTS_CU4_SP0_CTRL_REG__SP01_OVERRIDE__SHIFT 0x17
25769#define CGTS_CU4_SP0_CTRL_REG__SP01_BUSY_OVERRIDE__SHIFT 0x18
25770#define CGTS_CU4_SP0_CTRL_REG__SP01_LS_OVERRIDE__SHIFT 0x1a
25771#define CGTS_CU4_SP0_CTRL_REG__SP01_SIMDBUSY_OVERRIDE__SHIFT 0x1b
25772#define CGTS_CU4_SP0_CTRL_REG__SP00_MASK 0x0000007FL
25773#define CGTS_CU4_SP0_CTRL_REG__SP00_OVERRIDE_MASK 0x00000080L
25774#define CGTS_CU4_SP0_CTRL_REG__SP00_BUSY_OVERRIDE_MASK 0x00000300L
25775#define CGTS_CU4_SP0_CTRL_REG__SP00_LS_OVERRIDE_MASK 0x00000400L
25776#define CGTS_CU4_SP0_CTRL_REG__SP00_SIMDBUSY_OVERRIDE_MASK 0x00000800L
25777#define CGTS_CU4_SP0_CTRL_REG__SP01_MASK 0x007F0000L
25778#define CGTS_CU4_SP0_CTRL_REG__SP01_OVERRIDE_MASK 0x00800000L
25779#define CGTS_CU4_SP0_CTRL_REG__SP01_BUSY_OVERRIDE_MASK 0x03000000L
25780#define CGTS_CU4_SP0_CTRL_REG__SP01_LS_OVERRIDE_MASK 0x04000000L
25781#define CGTS_CU4_SP0_CTRL_REG__SP01_SIMDBUSY_OVERRIDE_MASK 0x08000000L
25782//CGTS_CU4_LDS_SQ_CTRL_REG
25783#define CGTS_CU4_LDS_SQ_CTRL_REG__LDS__SHIFT 0x0
25784#define CGTS_CU4_LDS_SQ_CTRL_REG__LDS_OVERRIDE__SHIFT 0x7
25785#define CGTS_CU4_LDS_SQ_CTRL_REG__LDS_BUSY_OVERRIDE__SHIFT 0x8
25786#define CGTS_CU4_LDS_SQ_CTRL_REG__LDS_LS_OVERRIDE__SHIFT 0xa
25787#define CGTS_CU4_LDS_SQ_CTRL_REG__LDS_SIMDBUSY_OVERRIDE__SHIFT 0xb
25788#define CGTS_CU4_LDS_SQ_CTRL_REG__SQ__SHIFT 0x10
25789#define CGTS_CU4_LDS_SQ_CTRL_REG__SQ_OVERRIDE__SHIFT 0x17
25790#define CGTS_CU4_LDS_SQ_CTRL_REG__SQ_BUSY_OVERRIDE__SHIFT 0x18
25791#define CGTS_CU4_LDS_SQ_CTRL_REG__SQ_LS_OVERRIDE__SHIFT 0x1a
25792#define CGTS_CU4_LDS_SQ_CTRL_REG__SQ_SIMDBUSY_OVERRIDE__SHIFT 0x1b
25793#define CGTS_CU4_LDS_SQ_CTRL_REG__LDS_MASK 0x0000007FL
25794#define CGTS_CU4_LDS_SQ_CTRL_REG__LDS_OVERRIDE_MASK 0x00000080L
25795#define CGTS_CU4_LDS_SQ_CTRL_REG__LDS_BUSY_OVERRIDE_MASK 0x00000300L
25796#define CGTS_CU4_LDS_SQ_CTRL_REG__LDS_LS_OVERRIDE_MASK 0x00000400L
25797#define CGTS_CU4_LDS_SQ_CTRL_REG__LDS_SIMDBUSY_OVERRIDE_MASK 0x00000800L
25798#define CGTS_CU4_LDS_SQ_CTRL_REG__SQ_MASK 0x007F0000L
25799#define CGTS_CU4_LDS_SQ_CTRL_REG__SQ_OVERRIDE_MASK 0x00800000L
25800#define CGTS_CU4_LDS_SQ_CTRL_REG__SQ_BUSY_OVERRIDE_MASK 0x03000000L
25801#define CGTS_CU4_LDS_SQ_CTRL_REG__SQ_LS_OVERRIDE_MASK 0x04000000L
25802#define CGTS_CU4_LDS_SQ_CTRL_REG__SQ_SIMDBUSY_OVERRIDE_MASK 0x08000000L
25803//CGTS_CU4_TA_SQC_CTRL_REG
25804#define CGTS_CU4_TA_SQC_CTRL_REG__TA__SHIFT 0x0
25805#define CGTS_CU4_TA_SQC_CTRL_REG__TA_OVERRIDE__SHIFT 0x7
25806#define CGTS_CU4_TA_SQC_CTRL_REG__TA_BUSY_OVERRIDE__SHIFT 0x8
25807#define CGTS_CU4_TA_SQC_CTRL_REG__TA_LS_OVERRIDE__SHIFT 0xa
25808#define CGTS_CU4_TA_SQC_CTRL_REG__TA_SIMDBUSY_OVERRIDE__SHIFT 0xb
25809#define CGTS_CU4_TA_SQC_CTRL_REG__TA_MASK 0x0000007FL
25810#define CGTS_CU4_TA_SQC_CTRL_REG__TA_OVERRIDE_MASK 0x00000080L
25811#define CGTS_CU4_TA_SQC_CTRL_REG__TA_BUSY_OVERRIDE_MASK 0x00000300L
25812#define CGTS_CU4_TA_SQC_CTRL_REG__TA_LS_OVERRIDE_MASK 0x00000400L
25813#define CGTS_CU4_TA_SQC_CTRL_REG__TA_SIMDBUSY_OVERRIDE_MASK 0x00000800L
25814//CGTS_CU4_SP1_CTRL_REG
25815#define CGTS_CU4_SP1_CTRL_REG__SP10__SHIFT 0x0
25816#define CGTS_CU4_SP1_CTRL_REG__SP10_OVERRIDE__SHIFT 0x7
25817#define CGTS_CU4_SP1_CTRL_REG__SP10_BUSY_OVERRIDE__SHIFT 0x8
25818#define CGTS_CU4_SP1_CTRL_REG__SP10_LS_OVERRIDE__SHIFT 0xa
25819#define CGTS_CU4_SP1_CTRL_REG__SP10_SIMDBUSY_OVERRIDE__SHIFT 0xb
25820#define CGTS_CU4_SP1_CTRL_REG__SP11__SHIFT 0x10
25821#define CGTS_CU4_SP1_CTRL_REG__SP11_OVERRIDE__SHIFT 0x17
25822#define CGTS_CU4_SP1_CTRL_REG__SP11_BUSY_OVERRIDE__SHIFT 0x18
25823#define CGTS_CU4_SP1_CTRL_REG__SP11_LS_OVERRIDE__SHIFT 0x1a
25824#define CGTS_CU4_SP1_CTRL_REG__SP11_SIMDBUSY_OVERRIDE__SHIFT 0x1b
25825#define CGTS_CU4_SP1_CTRL_REG__SP10_MASK 0x0000007FL
25826#define CGTS_CU4_SP1_CTRL_REG__SP10_OVERRIDE_MASK 0x00000080L
25827#define CGTS_CU4_SP1_CTRL_REG__SP10_BUSY_OVERRIDE_MASK 0x00000300L
25828#define CGTS_CU4_SP1_CTRL_REG__SP10_LS_OVERRIDE_MASK 0x00000400L
25829#define CGTS_CU4_SP1_CTRL_REG__SP10_SIMDBUSY_OVERRIDE_MASK 0x00000800L
25830#define CGTS_CU4_SP1_CTRL_REG__SP11_MASK 0x007F0000L
25831#define CGTS_CU4_SP1_CTRL_REG__SP11_OVERRIDE_MASK 0x00800000L
25832#define CGTS_CU4_SP1_CTRL_REG__SP11_BUSY_OVERRIDE_MASK 0x03000000L
25833#define CGTS_CU4_SP1_CTRL_REG__SP11_LS_OVERRIDE_MASK 0x04000000L
25834#define CGTS_CU4_SP1_CTRL_REG__SP11_SIMDBUSY_OVERRIDE_MASK 0x08000000L
25835//CGTS_CU4_TD_TCP_CTRL_REG
25836#define CGTS_CU4_TD_TCP_CTRL_REG__TD__SHIFT 0x0
25837#define CGTS_CU4_TD_TCP_CTRL_REG__TD_OVERRIDE__SHIFT 0x7
25838#define CGTS_CU4_TD_TCP_CTRL_REG__TD_BUSY_OVERRIDE__SHIFT 0x8
25839#define CGTS_CU4_TD_TCP_CTRL_REG__TD_LS_OVERRIDE__SHIFT 0xa
25840#define CGTS_CU4_TD_TCP_CTRL_REG__TD_SIMDBUSY_OVERRIDE__SHIFT 0xb
25841#define CGTS_CU4_TD_TCP_CTRL_REG__TCPF__SHIFT 0x10
25842#define CGTS_CU4_TD_TCP_CTRL_REG__TCPF_OVERRIDE__SHIFT 0x17
25843#define CGTS_CU4_TD_TCP_CTRL_REG__TCPF_BUSY_OVERRIDE__SHIFT 0x18
25844#define CGTS_CU4_TD_TCP_CTRL_REG__TCPF_LS_OVERRIDE__SHIFT 0x1a
25845#define CGTS_CU4_TD_TCP_CTRL_REG__TCPF_SIMDBUSY_OVERRIDE__SHIFT 0x1b
25846#define CGTS_CU4_TD_TCP_CTRL_REG__TD_MASK 0x0000007FL
25847#define CGTS_CU4_TD_TCP_CTRL_REG__TD_OVERRIDE_MASK 0x00000080L
25848#define CGTS_CU4_TD_TCP_CTRL_REG__TD_BUSY_OVERRIDE_MASK 0x00000300L
25849#define CGTS_CU4_TD_TCP_CTRL_REG__TD_LS_OVERRIDE_MASK 0x00000400L
25850#define CGTS_CU4_TD_TCP_CTRL_REG__TD_SIMDBUSY_OVERRIDE_MASK 0x00000800L
25851#define CGTS_CU4_TD_TCP_CTRL_REG__TCPF_MASK 0x007F0000L
25852#define CGTS_CU4_TD_TCP_CTRL_REG__TCPF_OVERRIDE_MASK 0x00800000L
25853#define CGTS_CU4_TD_TCP_CTRL_REG__TCPF_BUSY_OVERRIDE_MASK 0x03000000L
25854#define CGTS_CU4_TD_TCP_CTRL_REG__TCPF_LS_OVERRIDE_MASK 0x04000000L
25855#define CGTS_CU4_TD_TCP_CTRL_REG__TCPF_SIMDBUSY_OVERRIDE_MASK 0x08000000L
25856//CGTS_CU5_SP0_CTRL_REG
25857#define CGTS_CU5_SP0_CTRL_REG__SP00__SHIFT 0x0
25858#define CGTS_CU5_SP0_CTRL_REG__SP00_OVERRIDE__SHIFT 0x7
25859#define CGTS_CU5_SP0_CTRL_REG__SP00_BUSY_OVERRIDE__SHIFT 0x8
25860#define CGTS_CU5_SP0_CTRL_REG__SP00_LS_OVERRIDE__SHIFT 0xa
25861#define CGTS_CU5_SP0_CTRL_REG__SP00_SIMDBUSY_OVERRIDE__SHIFT 0xb
25862#define CGTS_CU5_SP0_CTRL_REG__SP01__SHIFT 0x10
25863#define CGTS_CU5_SP0_CTRL_REG__SP01_OVERRIDE__SHIFT 0x17
25864#define CGTS_CU5_SP0_CTRL_REG__SP01_BUSY_OVERRIDE__SHIFT 0x18
25865#define CGTS_CU5_SP0_CTRL_REG__SP01_LS_OVERRIDE__SHIFT 0x1a
25866#define CGTS_CU5_SP0_CTRL_REG__SP01_SIMDBUSY_OVERRIDE__SHIFT 0x1b
25867#define CGTS_CU5_SP0_CTRL_REG__SP00_MASK 0x0000007FL
25868#define CGTS_CU5_SP0_CTRL_REG__SP00_OVERRIDE_MASK 0x00000080L
25869#define CGTS_CU5_SP0_CTRL_REG__SP00_BUSY_OVERRIDE_MASK 0x00000300L
25870#define CGTS_CU5_SP0_CTRL_REG__SP00_LS_OVERRIDE_MASK 0x00000400L
25871#define CGTS_CU5_SP0_CTRL_REG__SP00_SIMDBUSY_OVERRIDE_MASK 0x00000800L
25872#define CGTS_CU5_SP0_CTRL_REG__SP01_MASK 0x007F0000L
25873#define CGTS_CU5_SP0_CTRL_REG__SP01_OVERRIDE_MASK 0x00800000L
25874#define CGTS_CU5_SP0_CTRL_REG__SP01_BUSY_OVERRIDE_MASK 0x03000000L
25875#define CGTS_CU5_SP0_CTRL_REG__SP01_LS_OVERRIDE_MASK 0x04000000L
25876#define CGTS_CU5_SP0_CTRL_REG__SP01_SIMDBUSY_OVERRIDE_MASK 0x08000000L
25877//CGTS_CU5_LDS_SQ_CTRL_REG
25878#define CGTS_CU5_LDS_SQ_CTRL_REG__LDS__SHIFT 0x0
25879#define CGTS_CU5_LDS_SQ_CTRL_REG__LDS_OVERRIDE__SHIFT 0x7
25880#define CGTS_CU5_LDS_SQ_CTRL_REG__LDS_BUSY_OVERRIDE__SHIFT 0x8
25881#define CGTS_CU5_LDS_SQ_CTRL_REG__LDS_LS_OVERRIDE__SHIFT 0xa
25882#define CGTS_CU5_LDS_SQ_CTRL_REG__LDS_SIMDBUSY_OVERRIDE__SHIFT 0xb
25883#define CGTS_CU5_LDS_SQ_CTRL_REG__SQ__SHIFT 0x10
25884#define CGTS_CU5_LDS_SQ_CTRL_REG__SQ_OVERRIDE__SHIFT 0x17
25885#define CGTS_CU5_LDS_SQ_CTRL_REG__SQ_BUSY_OVERRIDE__SHIFT 0x18
25886#define CGTS_CU5_LDS_SQ_CTRL_REG__SQ_LS_OVERRIDE__SHIFT 0x1a
25887#define CGTS_CU5_LDS_SQ_CTRL_REG__SQ_SIMDBUSY_OVERRIDE__SHIFT 0x1b
25888#define CGTS_CU5_LDS_SQ_CTRL_REG__LDS_MASK 0x0000007FL
25889#define CGTS_CU5_LDS_SQ_CTRL_REG__LDS_OVERRIDE_MASK 0x00000080L
25890#define CGTS_CU5_LDS_SQ_CTRL_REG__LDS_BUSY_OVERRIDE_MASK 0x00000300L
25891#define CGTS_CU5_LDS_SQ_CTRL_REG__LDS_LS_OVERRIDE_MASK 0x00000400L
25892#define CGTS_CU5_LDS_SQ_CTRL_REG__LDS_SIMDBUSY_OVERRIDE_MASK 0x00000800L
25893#define CGTS_CU5_LDS_SQ_CTRL_REG__SQ_MASK 0x007F0000L
25894#define CGTS_CU5_LDS_SQ_CTRL_REG__SQ_OVERRIDE_MASK 0x00800000L
25895#define CGTS_CU5_LDS_SQ_CTRL_REG__SQ_BUSY_OVERRIDE_MASK 0x03000000L
25896#define CGTS_CU5_LDS_SQ_CTRL_REG__SQ_LS_OVERRIDE_MASK 0x04000000L
25897#define CGTS_CU5_LDS_SQ_CTRL_REG__SQ_SIMDBUSY_OVERRIDE_MASK 0x08000000L
25898//CGTS_CU5_TA_SQC_CTRL_REG
25899#define CGTS_CU5_TA_SQC_CTRL_REG__TA__SHIFT 0x0
25900#define CGTS_CU5_TA_SQC_CTRL_REG__TA_OVERRIDE__SHIFT 0x7
25901#define CGTS_CU5_TA_SQC_CTRL_REG__TA_BUSY_OVERRIDE__SHIFT 0x8
25902#define CGTS_CU5_TA_SQC_CTRL_REG__TA_LS_OVERRIDE__SHIFT 0xa
25903#define CGTS_CU5_TA_SQC_CTRL_REG__TA_SIMDBUSY_OVERRIDE__SHIFT 0xb
25904#define CGTS_CU5_TA_SQC_CTRL_REG__TA_MASK 0x0000007FL
25905#define CGTS_CU5_TA_SQC_CTRL_REG__TA_OVERRIDE_MASK 0x00000080L
25906#define CGTS_CU5_TA_SQC_CTRL_REG__TA_BUSY_OVERRIDE_MASK 0x00000300L
25907#define CGTS_CU5_TA_SQC_CTRL_REG__TA_LS_OVERRIDE_MASK 0x00000400L
25908#define CGTS_CU5_TA_SQC_CTRL_REG__TA_SIMDBUSY_OVERRIDE_MASK 0x00000800L
25909//CGTS_CU5_SP1_CTRL_REG
25910#define CGTS_CU5_SP1_CTRL_REG__SP10__SHIFT 0x0
25911#define CGTS_CU5_SP1_CTRL_REG__SP10_OVERRIDE__SHIFT 0x7
25912#define CGTS_CU5_SP1_CTRL_REG__SP10_BUSY_OVERRIDE__SHIFT 0x8
25913#define CGTS_CU5_SP1_CTRL_REG__SP10_LS_OVERRIDE__SHIFT 0xa
25914#define CGTS_CU5_SP1_CTRL_REG__SP10_SIMDBUSY_OVERRIDE__SHIFT 0xb
25915#define CGTS_CU5_SP1_CTRL_REG__SP11__SHIFT 0x10
25916#define CGTS_CU5_SP1_CTRL_REG__SP11_OVERRIDE__SHIFT 0x17
25917#define CGTS_CU5_SP1_CTRL_REG__SP11_BUSY_OVERRIDE__SHIFT 0x18
25918#define CGTS_CU5_SP1_CTRL_REG__SP11_LS_OVERRIDE__SHIFT 0x1a
25919#define CGTS_CU5_SP1_CTRL_REG__SP11_SIMDBUSY_OVERRIDE__SHIFT 0x1b
25920#define CGTS_CU5_SP1_CTRL_REG__SP10_MASK 0x0000007FL
25921#define CGTS_CU5_SP1_CTRL_REG__SP10_OVERRIDE_MASK 0x00000080L
25922#define CGTS_CU5_SP1_CTRL_REG__SP10_BUSY_OVERRIDE_MASK 0x00000300L
25923#define CGTS_CU5_SP1_CTRL_REG__SP10_LS_OVERRIDE_MASK 0x00000400L
25924#define CGTS_CU5_SP1_CTRL_REG__SP10_SIMDBUSY_OVERRIDE_MASK 0x00000800L
25925#define CGTS_CU5_SP1_CTRL_REG__SP11_MASK 0x007F0000L
25926#define CGTS_CU5_SP1_CTRL_REG__SP11_OVERRIDE_MASK 0x00800000L
25927#define CGTS_CU5_SP1_CTRL_REG__SP11_BUSY_OVERRIDE_MASK 0x03000000L
25928#define CGTS_CU5_SP1_CTRL_REG__SP11_LS_OVERRIDE_MASK 0x04000000L
25929#define CGTS_CU5_SP1_CTRL_REG__SP11_SIMDBUSY_OVERRIDE_MASK 0x08000000L
25930//CGTS_CU5_TD_TCP_CTRL_REG
25931#define CGTS_CU5_TD_TCP_CTRL_REG__TD__SHIFT 0x0
25932#define CGTS_CU5_TD_TCP_CTRL_REG__TD_OVERRIDE__SHIFT 0x7
25933#define CGTS_CU5_TD_TCP_CTRL_REG__TD_BUSY_OVERRIDE__SHIFT 0x8
25934#define CGTS_CU5_TD_TCP_CTRL_REG__TD_LS_OVERRIDE__SHIFT 0xa
25935#define CGTS_CU5_TD_TCP_CTRL_REG__TD_SIMDBUSY_OVERRIDE__SHIFT 0xb
25936#define CGTS_CU5_TD_TCP_CTRL_REG__TCPF__SHIFT 0x10
25937#define CGTS_CU5_TD_TCP_CTRL_REG__TCPF_OVERRIDE__SHIFT 0x17
25938#define CGTS_CU5_TD_TCP_CTRL_REG__TCPF_BUSY_OVERRIDE__SHIFT 0x18
25939#define CGTS_CU5_TD_TCP_CTRL_REG__TCPF_LS_OVERRIDE__SHIFT 0x1a
25940#define CGTS_CU5_TD_TCP_CTRL_REG__TCPF_SIMDBUSY_OVERRIDE__SHIFT 0x1b
25941#define CGTS_CU5_TD_TCP_CTRL_REG__TD_MASK 0x0000007FL
25942#define CGTS_CU5_TD_TCP_CTRL_REG__TD_OVERRIDE_MASK 0x00000080L
25943#define CGTS_CU5_TD_TCP_CTRL_REG__TD_BUSY_OVERRIDE_MASK 0x00000300L
25944#define CGTS_CU5_TD_TCP_CTRL_REG__TD_LS_OVERRIDE_MASK 0x00000400L
25945#define CGTS_CU5_TD_TCP_CTRL_REG__TD_SIMDBUSY_OVERRIDE_MASK 0x00000800L
25946#define CGTS_CU5_TD_TCP_CTRL_REG__TCPF_MASK 0x007F0000L
25947#define CGTS_CU5_TD_TCP_CTRL_REG__TCPF_OVERRIDE_MASK 0x00800000L
25948#define CGTS_CU5_TD_TCP_CTRL_REG__TCPF_BUSY_OVERRIDE_MASK 0x03000000L
25949#define CGTS_CU5_TD_TCP_CTRL_REG__TCPF_LS_OVERRIDE_MASK 0x04000000L
25950#define CGTS_CU5_TD_TCP_CTRL_REG__TCPF_SIMDBUSY_OVERRIDE_MASK 0x08000000L
25951//CGTS_CU6_SP0_CTRL_REG
25952#define CGTS_CU6_SP0_CTRL_REG__SP00__SHIFT 0x0
25953#define CGTS_CU6_SP0_CTRL_REG__SP00_OVERRIDE__SHIFT 0x7
25954#define CGTS_CU6_SP0_CTRL_REG__SP00_BUSY_OVERRIDE__SHIFT 0x8
25955#define CGTS_CU6_SP0_CTRL_REG__SP00_LS_OVERRIDE__SHIFT 0xa
25956#define CGTS_CU6_SP0_CTRL_REG__SP00_SIMDBUSY_OVERRIDE__SHIFT 0xb
25957#define CGTS_CU6_SP0_CTRL_REG__SP01__SHIFT 0x10
25958#define CGTS_CU6_SP0_CTRL_REG__SP01_OVERRIDE__SHIFT 0x17
25959#define CGTS_CU6_SP0_CTRL_REG__SP01_BUSY_OVERRIDE__SHIFT 0x18
25960#define CGTS_CU6_SP0_CTRL_REG__SP01_LS_OVERRIDE__SHIFT 0x1a
25961#define CGTS_CU6_SP0_CTRL_REG__SP01_SIMDBUSY_OVERRIDE__SHIFT 0x1b
25962#define CGTS_CU6_SP0_CTRL_REG__SP00_MASK 0x0000007FL
25963#define CGTS_CU6_SP0_CTRL_REG__SP00_OVERRIDE_MASK 0x00000080L
25964#define CGTS_CU6_SP0_CTRL_REG__SP00_BUSY_OVERRIDE_MASK 0x00000300L
25965#define CGTS_CU6_SP0_CTRL_REG__SP00_LS_OVERRIDE_MASK 0x00000400L
25966#define CGTS_CU6_SP0_CTRL_REG__SP00_SIMDBUSY_OVERRIDE_MASK 0x00000800L
25967#define CGTS_CU6_SP0_CTRL_REG__SP01_MASK 0x007F0000L
25968#define CGTS_CU6_SP0_CTRL_REG__SP01_OVERRIDE_MASK 0x00800000L
25969#define CGTS_CU6_SP0_CTRL_REG__SP01_BUSY_OVERRIDE_MASK 0x03000000L
25970#define CGTS_CU6_SP0_CTRL_REG__SP01_LS_OVERRIDE_MASK 0x04000000L
25971#define CGTS_CU6_SP0_CTRL_REG__SP01_SIMDBUSY_OVERRIDE_MASK 0x08000000L
25972//CGTS_CU6_LDS_SQ_CTRL_REG
25973#define CGTS_CU6_LDS_SQ_CTRL_REG__LDS__SHIFT 0x0
25974#define CGTS_CU6_LDS_SQ_CTRL_REG__LDS_OVERRIDE__SHIFT 0x7
25975#define CGTS_CU6_LDS_SQ_CTRL_REG__LDS_BUSY_OVERRIDE__SHIFT 0x8
25976#define CGTS_CU6_LDS_SQ_CTRL_REG__LDS_LS_OVERRIDE__SHIFT 0xa
25977#define CGTS_CU6_LDS_SQ_CTRL_REG__LDS_SIMDBUSY_OVERRIDE__SHIFT 0xb
25978#define CGTS_CU6_LDS_SQ_CTRL_REG__SQ__SHIFT 0x10
25979#define CGTS_CU6_LDS_SQ_CTRL_REG__SQ_OVERRIDE__SHIFT 0x17
25980#define CGTS_CU6_LDS_SQ_CTRL_REG__SQ_BUSY_OVERRIDE__SHIFT 0x18
25981#define CGTS_CU6_LDS_SQ_CTRL_REG__SQ_LS_OVERRIDE__SHIFT 0x1a
25982#define CGTS_CU6_LDS_SQ_CTRL_REG__SQ_SIMDBUSY_OVERRIDE__SHIFT 0x1b
25983#define CGTS_CU6_LDS_SQ_CTRL_REG__LDS_MASK 0x0000007FL
25984#define CGTS_CU6_LDS_SQ_CTRL_REG__LDS_OVERRIDE_MASK 0x00000080L
25985#define CGTS_CU6_LDS_SQ_CTRL_REG__LDS_BUSY_OVERRIDE_MASK 0x00000300L
25986#define CGTS_CU6_LDS_SQ_CTRL_REG__LDS_LS_OVERRIDE_MASK 0x00000400L
25987#define CGTS_CU6_LDS_SQ_CTRL_REG__LDS_SIMDBUSY_OVERRIDE_MASK 0x00000800L
25988#define CGTS_CU6_LDS_SQ_CTRL_REG__SQ_MASK 0x007F0000L
25989#define CGTS_CU6_LDS_SQ_CTRL_REG__SQ_OVERRIDE_MASK 0x00800000L
25990#define CGTS_CU6_LDS_SQ_CTRL_REG__SQ_BUSY_OVERRIDE_MASK 0x03000000L
25991#define CGTS_CU6_LDS_SQ_CTRL_REG__SQ_LS_OVERRIDE_MASK 0x04000000L
25992#define CGTS_CU6_LDS_SQ_CTRL_REG__SQ_SIMDBUSY_OVERRIDE_MASK 0x08000000L
25993//CGTS_CU6_TA_SQC_CTRL_REG
25994#define CGTS_CU6_TA_SQC_CTRL_REG__TA__SHIFT 0x0
25995#define CGTS_CU6_TA_SQC_CTRL_REG__TA_OVERRIDE__SHIFT 0x7
25996#define CGTS_CU6_TA_SQC_CTRL_REG__TA_BUSY_OVERRIDE__SHIFT 0x8
25997#define CGTS_CU6_TA_SQC_CTRL_REG__TA_LS_OVERRIDE__SHIFT 0xa
25998#define CGTS_CU6_TA_SQC_CTRL_REG__TA_SIMDBUSY_OVERRIDE__SHIFT 0xb
25999#define CGTS_CU6_TA_SQC_CTRL_REG__SQC__SHIFT 0x10
26000#define CGTS_CU6_TA_SQC_CTRL_REG__SQC_OVERRIDE__SHIFT 0x17
26001#define CGTS_CU6_TA_SQC_CTRL_REG__SQC_BUSY_OVERRIDE__SHIFT 0x18
26002#define CGTS_CU6_TA_SQC_CTRL_REG__SQC_LS_OVERRIDE__SHIFT 0x1a
26003#define CGTS_CU6_TA_SQC_CTRL_REG__SQC_SIMDBUSY_OVERRIDE__SHIFT 0x1b
26004#define CGTS_CU6_TA_SQC_CTRL_REG__TA_MASK 0x0000007FL
26005#define CGTS_CU6_TA_SQC_CTRL_REG__TA_OVERRIDE_MASK 0x00000080L
26006#define CGTS_CU6_TA_SQC_CTRL_REG__TA_BUSY_OVERRIDE_MASK 0x00000300L
26007#define CGTS_CU6_TA_SQC_CTRL_REG__TA_LS_OVERRIDE_MASK 0x00000400L
26008#define CGTS_CU6_TA_SQC_CTRL_REG__TA_SIMDBUSY_OVERRIDE_MASK 0x00000800L
26009#define CGTS_CU6_TA_SQC_CTRL_REG__SQC_MASK 0x007F0000L
26010#define CGTS_CU6_TA_SQC_CTRL_REG__SQC_OVERRIDE_MASK 0x00800000L
26011#define CGTS_CU6_TA_SQC_CTRL_REG__SQC_BUSY_OVERRIDE_MASK 0x03000000L
26012#define CGTS_CU6_TA_SQC_CTRL_REG__SQC_LS_OVERRIDE_MASK 0x04000000L
26013#define CGTS_CU6_TA_SQC_CTRL_REG__SQC_SIMDBUSY_OVERRIDE_MASK 0x08000000L
26014//CGTS_CU6_SP1_CTRL_REG
26015#define CGTS_CU6_SP1_CTRL_REG__SP10__SHIFT 0x0
26016#define CGTS_CU6_SP1_CTRL_REG__SP10_OVERRIDE__SHIFT 0x7
26017#define CGTS_CU6_SP1_CTRL_REG__SP10_BUSY_OVERRIDE__SHIFT 0x8
26018#define CGTS_CU6_SP1_CTRL_REG__SP10_LS_OVERRIDE__SHIFT 0xa
26019#define CGTS_CU6_SP1_CTRL_REG__SP10_SIMDBUSY_OVERRIDE__SHIFT 0xb
26020#define CGTS_CU6_SP1_CTRL_REG__SP11__SHIFT 0x10
26021#define CGTS_CU6_SP1_CTRL_REG__SP11_OVERRIDE__SHIFT 0x17
26022#define CGTS_CU6_SP1_CTRL_REG__SP11_BUSY_OVERRIDE__SHIFT 0x18
26023#define CGTS_CU6_SP1_CTRL_REG__SP11_LS_OVERRIDE__SHIFT 0x1a
26024#define CGTS_CU6_SP1_CTRL_REG__SP11_SIMDBUSY_OVERRIDE__SHIFT 0x1b
26025#define CGTS_CU6_SP1_CTRL_REG__SP10_MASK 0x0000007FL
26026#define CGTS_CU6_SP1_CTRL_REG__SP10_OVERRIDE_MASK 0x00000080L
26027#define CGTS_CU6_SP1_CTRL_REG__SP10_BUSY_OVERRIDE_MASK 0x00000300L
26028#define CGTS_CU6_SP1_CTRL_REG__SP10_LS_OVERRIDE_MASK 0x00000400L
26029#define CGTS_CU6_SP1_CTRL_REG__SP10_SIMDBUSY_OVERRIDE_MASK 0x00000800L
26030#define CGTS_CU6_SP1_CTRL_REG__SP11_MASK 0x007F0000L
26031#define CGTS_CU6_SP1_CTRL_REG__SP11_OVERRIDE_MASK 0x00800000L
26032#define CGTS_CU6_SP1_CTRL_REG__SP11_BUSY_OVERRIDE_MASK 0x03000000L
26033#define CGTS_CU6_SP1_CTRL_REG__SP11_LS_OVERRIDE_MASK 0x04000000L
26034#define CGTS_CU6_SP1_CTRL_REG__SP11_SIMDBUSY_OVERRIDE_MASK 0x08000000L
26035//CGTS_CU6_TD_TCP_CTRL_REG
26036#define CGTS_CU6_TD_TCP_CTRL_REG__TD__SHIFT 0x0
26037#define CGTS_CU6_TD_TCP_CTRL_REG__TD_OVERRIDE__SHIFT 0x7
26038#define CGTS_CU6_TD_TCP_CTRL_REG__TD_BUSY_OVERRIDE__SHIFT 0x8
26039#define CGTS_CU6_TD_TCP_CTRL_REG__TD_LS_OVERRIDE__SHIFT 0xa
26040#define CGTS_CU6_TD_TCP_CTRL_REG__TD_SIMDBUSY_OVERRIDE__SHIFT 0xb
26041#define CGTS_CU6_TD_TCP_CTRL_REG__TCPF__SHIFT 0x10
26042#define CGTS_CU6_TD_TCP_CTRL_REG__TCPF_OVERRIDE__SHIFT 0x17
26043#define CGTS_CU6_TD_TCP_CTRL_REG__TCPF_BUSY_OVERRIDE__SHIFT 0x18
26044#define CGTS_CU6_TD_TCP_CTRL_REG__TCPF_LS_OVERRIDE__SHIFT 0x1a
26045#define CGTS_CU6_TD_TCP_CTRL_REG__TCPF_SIMDBUSY_OVERRIDE__SHIFT 0x1b
26046#define CGTS_CU6_TD_TCP_CTRL_REG__TD_MASK 0x0000007FL
26047#define CGTS_CU6_TD_TCP_CTRL_REG__TD_OVERRIDE_MASK 0x00000080L
26048#define CGTS_CU6_TD_TCP_CTRL_REG__TD_BUSY_OVERRIDE_MASK 0x00000300L
26049#define CGTS_CU6_TD_TCP_CTRL_REG__TD_LS_OVERRIDE_MASK 0x00000400L
26050#define CGTS_CU6_TD_TCP_CTRL_REG__TD_SIMDBUSY_OVERRIDE_MASK 0x00000800L
26051#define CGTS_CU6_TD_TCP_CTRL_REG__TCPF_MASK 0x007F0000L
26052#define CGTS_CU6_TD_TCP_CTRL_REG__TCPF_OVERRIDE_MASK 0x00800000L
26053#define CGTS_CU6_TD_TCP_CTRL_REG__TCPF_BUSY_OVERRIDE_MASK 0x03000000L
26054#define CGTS_CU6_TD_TCP_CTRL_REG__TCPF_LS_OVERRIDE_MASK 0x04000000L
26055#define CGTS_CU6_TD_TCP_CTRL_REG__TCPF_SIMDBUSY_OVERRIDE_MASK 0x08000000L
26056//CGTS_CU7_SP0_CTRL_REG
26057#define CGTS_CU7_SP0_CTRL_REG__SP00__SHIFT 0x0
26058#define CGTS_CU7_SP0_CTRL_REG__SP00_OVERRIDE__SHIFT 0x7
26059#define CGTS_CU7_SP0_CTRL_REG__SP00_BUSY_OVERRIDE__SHIFT 0x8
26060#define CGTS_CU7_SP0_CTRL_REG__SP00_LS_OVERRIDE__SHIFT 0xa
26061#define CGTS_CU7_SP0_CTRL_REG__SP00_SIMDBUSY_OVERRIDE__SHIFT 0xb
26062#define CGTS_CU7_SP0_CTRL_REG__SP01__SHIFT 0x10
26063#define CGTS_CU7_SP0_CTRL_REG__SP01_OVERRIDE__SHIFT 0x17
26064#define CGTS_CU7_SP0_CTRL_REG__SP01_BUSY_OVERRIDE__SHIFT 0x18
26065#define CGTS_CU7_SP0_CTRL_REG__SP01_LS_OVERRIDE__SHIFT 0x1a
26066#define CGTS_CU7_SP0_CTRL_REG__SP01_SIMDBUSY_OVERRIDE__SHIFT 0x1b
26067#define CGTS_CU7_SP0_CTRL_REG__SP00_MASK 0x0000007FL
26068#define CGTS_CU7_SP0_CTRL_REG__SP00_OVERRIDE_MASK 0x00000080L
26069#define CGTS_CU7_SP0_CTRL_REG__SP00_BUSY_OVERRIDE_MASK 0x00000300L
26070#define CGTS_CU7_SP0_CTRL_REG__SP00_LS_OVERRIDE_MASK 0x00000400L
26071#define CGTS_CU7_SP0_CTRL_REG__SP00_SIMDBUSY_OVERRIDE_MASK 0x00000800L
26072#define CGTS_CU7_SP0_CTRL_REG__SP01_MASK 0x007F0000L
26073#define CGTS_CU7_SP0_CTRL_REG__SP01_OVERRIDE_MASK 0x00800000L
26074#define CGTS_CU7_SP0_CTRL_REG__SP01_BUSY_OVERRIDE_MASK 0x03000000L
26075#define CGTS_CU7_SP0_CTRL_REG__SP01_LS_OVERRIDE_MASK 0x04000000L
26076#define CGTS_CU7_SP0_CTRL_REG__SP01_SIMDBUSY_OVERRIDE_MASK 0x08000000L
26077//CGTS_CU7_LDS_SQ_CTRL_REG
26078#define CGTS_CU7_LDS_SQ_CTRL_REG__LDS__SHIFT 0x0
26079#define CGTS_CU7_LDS_SQ_CTRL_REG__LDS_OVERRIDE__SHIFT 0x7
26080#define CGTS_CU7_LDS_SQ_CTRL_REG__LDS_BUSY_OVERRIDE__SHIFT 0x8
26081#define CGTS_CU7_LDS_SQ_CTRL_REG__LDS_LS_OVERRIDE__SHIFT 0xa
26082#define CGTS_CU7_LDS_SQ_CTRL_REG__LDS_SIMDBUSY_OVERRIDE__SHIFT 0xb
26083#define CGTS_CU7_LDS_SQ_CTRL_REG__SQ__SHIFT 0x10
26084#define CGTS_CU7_LDS_SQ_CTRL_REG__SQ_OVERRIDE__SHIFT 0x17
26085#define CGTS_CU7_LDS_SQ_CTRL_REG__SQ_BUSY_OVERRIDE__SHIFT 0x18
26086#define CGTS_CU7_LDS_SQ_CTRL_REG__SQ_LS_OVERRIDE__SHIFT 0x1a
26087#define CGTS_CU7_LDS_SQ_CTRL_REG__SQ_SIMDBUSY_OVERRIDE__SHIFT 0x1b
26088#define CGTS_CU7_LDS_SQ_CTRL_REG__LDS_MASK 0x0000007FL
26089#define CGTS_CU7_LDS_SQ_CTRL_REG__LDS_OVERRIDE_MASK 0x00000080L
26090#define CGTS_CU7_LDS_SQ_CTRL_REG__LDS_BUSY_OVERRIDE_MASK 0x00000300L
26091#define CGTS_CU7_LDS_SQ_CTRL_REG__LDS_LS_OVERRIDE_MASK 0x00000400L
26092#define CGTS_CU7_LDS_SQ_CTRL_REG__LDS_SIMDBUSY_OVERRIDE_MASK 0x00000800L
26093#define CGTS_CU7_LDS_SQ_CTRL_REG__SQ_MASK 0x007F0000L
26094#define CGTS_CU7_LDS_SQ_CTRL_REG__SQ_OVERRIDE_MASK 0x00800000L
26095#define CGTS_CU7_LDS_SQ_CTRL_REG__SQ_BUSY_OVERRIDE_MASK 0x03000000L
26096#define CGTS_CU7_LDS_SQ_CTRL_REG__SQ_LS_OVERRIDE_MASK 0x04000000L
26097#define CGTS_CU7_LDS_SQ_CTRL_REG__SQ_SIMDBUSY_OVERRIDE_MASK 0x08000000L
26098//CGTS_CU7_TA_SQC_CTRL_REG
26099#define CGTS_CU7_TA_SQC_CTRL_REG__TA__SHIFT 0x0
26100#define CGTS_CU7_TA_SQC_CTRL_REG__TA_OVERRIDE__SHIFT 0x7
26101#define CGTS_CU7_TA_SQC_CTRL_REG__TA_BUSY_OVERRIDE__SHIFT 0x8
26102#define CGTS_CU7_TA_SQC_CTRL_REG__TA_LS_OVERRIDE__SHIFT 0xa
26103#define CGTS_CU7_TA_SQC_CTRL_REG__TA_SIMDBUSY_OVERRIDE__SHIFT 0xb
26104#define CGTS_CU7_TA_SQC_CTRL_REG__TA_MASK 0x0000007FL
26105#define CGTS_CU7_TA_SQC_CTRL_REG__TA_OVERRIDE_MASK 0x00000080L
26106#define CGTS_CU7_TA_SQC_CTRL_REG__TA_BUSY_OVERRIDE_MASK 0x00000300L
26107#define CGTS_CU7_TA_SQC_CTRL_REG__TA_LS_OVERRIDE_MASK 0x00000400L
26108#define CGTS_CU7_TA_SQC_CTRL_REG__TA_SIMDBUSY_OVERRIDE_MASK 0x00000800L
26109//CGTS_CU7_SP1_CTRL_REG
26110#define CGTS_CU7_SP1_CTRL_REG__SP10__SHIFT 0x0
26111#define CGTS_CU7_SP1_CTRL_REG__SP10_OVERRIDE__SHIFT 0x7
26112#define CGTS_CU7_SP1_CTRL_REG__SP10_BUSY_OVERRIDE__SHIFT 0x8
26113#define CGTS_CU7_SP1_CTRL_REG__SP10_LS_OVERRIDE__SHIFT 0xa
26114#define CGTS_CU7_SP1_CTRL_REG__SP10_SIMDBUSY_OVERRIDE__SHIFT 0xb
26115#define CGTS_CU7_SP1_CTRL_REG__SP11__SHIFT 0x10
26116#define CGTS_CU7_SP1_CTRL_REG__SP11_OVERRIDE__SHIFT 0x17
26117#define CGTS_CU7_SP1_CTRL_REG__SP11_BUSY_OVERRIDE__SHIFT 0x18
26118#define CGTS_CU7_SP1_CTRL_REG__SP11_LS_OVERRIDE__SHIFT 0x1a
26119#define CGTS_CU7_SP1_CTRL_REG__SP11_SIMDBUSY_OVERRIDE__SHIFT 0x1b
26120#define CGTS_CU7_SP1_CTRL_REG__SP10_MASK 0x0000007FL
26121#define CGTS_CU7_SP1_CTRL_REG__SP10_OVERRIDE_MASK 0x00000080L
26122#define CGTS_CU7_SP1_CTRL_REG__SP10_BUSY_OVERRIDE_MASK 0x00000300L
26123#define CGTS_CU7_SP1_CTRL_REG__SP10_LS_OVERRIDE_MASK 0x00000400L
26124#define CGTS_CU7_SP1_CTRL_REG__SP10_SIMDBUSY_OVERRIDE_MASK 0x00000800L
26125#define CGTS_CU7_SP1_CTRL_REG__SP11_MASK 0x007F0000L
26126#define CGTS_CU7_SP1_CTRL_REG__SP11_OVERRIDE_MASK 0x00800000L
26127#define CGTS_CU7_SP1_CTRL_REG__SP11_BUSY_OVERRIDE_MASK 0x03000000L
26128#define CGTS_CU7_SP1_CTRL_REG__SP11_LS_OVERRIDE_MASK 0x04000000L
26129#define CGTS_CU7_SP1_CTRL_REG__SP11_SIMDBUSY_OVERRIDE_MASK 0x08000000L
26130//CGTS_CU7_TD_TCP_CTRL_REG
26131#define CGTS_CU7_TD_TCP_CTRL_REG__TD__SHIFT 0x0
26132#define CGTS_CU7_TD_TCP_CTRL_REG__TD_OVERRIDE__SHIFT 0x7
26133#define CGTS_CU7_TD_TCP_CTRL_REG__TD_BUSY_OVERRIDE__SHIFT 0x8
26134#define CGTS_CU7_TD_TCP_CTRL_REG__TD_LS_OVERRIDE__SHIFT 0xa
26135#define CGTS_CU7_TD_TCP_CTRL_REG__TD_SIMDBUSY_OVERRIDE__SHIFT 0xb
26136#define CGTS_CU7_TD_TCP_CTRL_REG__TCPF__SHIFT 0x10
26137#define CGTS_CU7_TD_TCP_CTRL_REG__TCPF_OVERRIDE__SHIFT 0x17
26138#define CGTS_CU7_TD_TCP_CTRL_REG__TCPF_BUSY_OVERRIDE__SHIFT 0x18
26139#define CGTS_CU7_TD_TCP_CTRL_REG__TCPF_LS_OVERRIDE__SHIFT 0x1a
26140#define CGTS_CU7_TD_TCP_CTRL_REG__TCPF_SIMDBUSY_OVERRIDE__SHIFT 0x1b
26141#define CGTS_CU7_TD_TCP_CTRL_REG__TD_MASK 0x0000007FL
26142#define CGTS_CU7_TD_TCP_CTRL_REG__TD_OVERRIDE_MASK 0x00000080L
26143#define CGTS_CU7_TD_TCP_CTRL_REG__TD_BUSY_OVERRIDE_MASK 0x00000300L
26144#define CGTS_CU7_TD_TCP_CTRL_REG__TD_LS_OVERRIDE_MASK 0x00000400L
26145#define CGTS_CU7_TD_TCP_CTRL_REG__TD_SIMDBUSY_OVERRIDE_MASK 0x00000800L
26146#define CGTS_CU7_TD_TCP_CTRL_REG__TCPF_MASK 0x007F0000L
26147#define CGTS_CU7_TD_TCP_CTRL_REG__TCPF_OVERRIDE_MASK 0x00800000L
26148#define CGTS_CU7_TD_TCP_CTRL_REG__TCPF_BUSY_OVERRIDE_MASK 0x03000000L
26149#define CGTS_CU7_TD_TCP_CTRL_REG__TCPF_LS_OVERRIDE_MASK 0x04000000L
26150#define CGTS_CU7_TD_TCP_CTRL_REG__TCPF_SIMDBUSY_OVERRIDE_MASK 0x08000000L
26151//CGTS_CU8_SP0_CTRL_REG
26152#define CGTS_CU8_SP0_CTRL_REG__SP00__SHIFT 0x0
26153#define CGTS_CU8_SP0_CTRL_REG__SP00_OVERRIDE__SHIFT 0x7
26154#define CGTS_CU8_SP0_CTRL_REG__SP00_BUSY_OVERRIDE__SHIFT 0x8
26155#define CGTS_CU8_SP0_CTRL_REG__SP00_LS_OVERRIDE__SHIFT 0xa
26156#define CGTS_CU8_SP0_CTRL_REG__SP00_SIMDBUSY_OVERRIDE__SHIFT 0xb
26157#define CGTS_CU8_SP0_CTRL_REG__SP01__SHIFT 0x10
26158#define CGTS_CU8_SP0_CTRL_REG__SP01_OVERRIDE__SHIFT 0x17
26159#define CGTS_CU8_SP0_CTRL_REG__SP01_BUSY_OVERRIDE__SHIFT 0x18
26160#define CGTS_CU8_SP0_CTRL_REG__SP01_LS_OVERRIDE__SHIFT 0x1a
26161#define CGTS_CU8_SP0_CTRL_REG__SP01_SIMDBUSY_OVERRIDE__SHIFT 0x1b
26162#define CGTS_CU8_SP0_CTRL_REG__SP00_MASK 0x0000007FL
26163#define CGTS_CU8_SP0_CTRL_REG__SP00_OVERRIDE_MASK 0x00000080L
26164#define CGTS_CU8_SP0_CTRL_REG__SP00_BUSY_OVERRIDE_MASK 0x00000300L
26165#define CGTS_CU8_SP0_CTRL_REG__SP00_LS_OVERRIDE_MASK 0x00000400L
26166#define CGTS_CU8_SP0_CTRL_REG__SP00_SIMDBUSY_OVERRIDE_MASK 0x00000800L
26167#define CGTS_CU8_SP0_CTRL_REG__SP01_MASK 0x007F0000L
26168#define CGTS_CU8_SP0_CTRL_REG__SP01_OVERRIDE_MASK 0x00800000L
26169#define CGTS_CU8_SP0_CTRL_REG__SP01_BUSY_OVERRIDE_MASK 0x03000000L
26170#define CGTS_CU8_SP0_CTRL_REG__SP01_LS_OVERRIDE_MASK 0x04000000L
26171#define CGTS_CU8_SP0_CTRL_REG__SP01_SIMDBUSY_OVERRIDE_MASK 0x08000000L
26172//CGTS_CU8_LDS_SQ_CTRL_REG
26173#define CGTS_CU8_LDS_SQ_CTRL_REG__LDS__SHIFT 0x0
26174#define CGTS_CU8_LDS_SQ_CTRL_REG__LDS_OVERRIDE__SHIFT 0x7
26175#define CGTS_CU8_LDS_SQ_CTRL_REG__LDS_BUSY_OVERRIDE__SHIFT 0x8
26176#define CGTS_CU8_LDS_SQ_CTRL_REG__LDS_LS_OVERRIDE__SHIFT 0xa
26177#define CGTS_CU8_LDS_SQ_CTRL_REG__LDS_SIMDBUSY_OVERRIDE__SHIFT 0xb
26178#define CGTS_CU8_LDS_SQ_CTRL_REG__SQ__SHIFT 0x10
26179#define CGTS_CU8_LDS_SQ_CTRL_REG__SQ_OVERRIDE__SHIFT 0x17
26180#define CGTS_CU8_LDS_SQ_CTRL_REG__SQ_BUSY_OVERRIDE__SHIFT 0x18
26181#define CGTS_CU8_LDS_SQ_CTRL_REG__SQ_LS_OVERRIDE__SHIFT 0x1a
26182#define CGTS_CU8_LDS_SQ_CTRL_REG__SQ_SIMDBUSY_OVERRIDE__SHIFT 0x1b
26183#define CGTS_CU8_LDS_SQ_CTRL_REG__LDS_MASK 0x0000007FL
26184#define CGTS_CU8_LDS_SQ_CTRL_REG__LDS_OVERRIDE_MASK 0x00000080L
26185#define CGTS_CU8_LDS_SQ_CTRL_REG__LDS_BUSY_OVERRIDE_MASK 0x00000300L
26186#define CGTS_CU8_LDS_SQ_CTRL_REG__LDS_LS_OVERRIDE_MASK 0x00000400L
26187#define CGTS_CU8_LDS_SQ_CTRL_REG__LDS_SIMDBUSY_OVERRIDE_MASK 0x00000800L
26188#define CGTS_CU8_LDS_SQ_CTRL_REG__SQ_MASK 0x007F0000L
26189#define CGTS_CU8_LDS_SQ_CTRL_REG__SQ_OVERRIDE_MASK 0x00800000L
26190#define CGTS_CU8_LDS_SQ_CTRL_REG__SQ_BUSY_OVERRIDE_MASK 0x03000000L
26191#define CGTS_CU8_LDS_SQ_CTRL_REG__SQ_LS_OVERRIDE_MASK 0x04000000L
26192#define CGTS_CU8_LDS_SQ_CTRL_REG__SQ_SIMDBUSY_OVERRIDE_MASK 0x08000000L
26193//CGTS_CU8_TA_SQC_CTRL_REG
26194#define CGTS_CU8_TA_SQC_CTRL_REG__TA__SHIFT 0x0
26195#define CGTS_CU8_TA_SQC_CTRL_REG__TA_OVERRIDE__SHIFT 0x7
26196#define CGTS_CU8_TA_SQC_CTRL_REG__TA_BUSY_OVERRIDE__SHIFT 0x8
26197#define CGTS_CU8_TA_SQC_CTRL_REG__TA_LS_OVERRIDE__SHIFT 0xa
26198#define CGTS_CU8_TA_SQC_CTRL_REG__TA_SIMDBUSY_OVERRIDE__SHIFT 0xb
26199#define CGTS_CU8_TA_SQC_CTRL_REG__TA_MASK 0x0000007FL
26200#define CGTS_CU8_TA_SQC_CTRL_REG__TA_OVERRIDE_MASK 0x00000080L
26201#define CGTS_CU8_TA_SQC_CTRL_REG__TA_BUSY_OVERRIDE_MASK 0x00000300L
26202#define CGTS_CU8_TA_SQC_CTRL_REG__TA_LS_OVERRIDE_MASK 0x00000400L
26203#define CGTS_CU8_TA_SQC_CTRL_REG__TA_SIMDBUSY_OVERRIDE_MASK 0x00000800L
26204//CGTS_CU8_SP1_CTRL_REG
26205#define CGTS_CU8_SP1_CTRL_REG__SP10__SHIFT 0x0
26206#define CGTS_CU8_SP1_CTRL_REG__SP10_OVERRIDE__SHIFT 0x7
26207#define CGTS_CU8_SP1_CTRL_REG__SP10_BUSY_OVERRIDE__SHIFT 0x8
26208#define CGTS_CU8_SP1_CTRL_REG__SP10_LS_OVERRIDE__SHIFT 0xa
26209#define CGTS_CU8_SP1_CTRL_REG__SP10_SIMDBUSY_OVERRIDE__SHIFT 0xb
26210#define CGTS_CU8_SP1_CTRL_REG__SP11__SHIFT 0x10
26211#define CGTS_CU8_SP1_CTRL_REG__SP11_OVERRIDE__SHIFT 0x17
26212#define CGTS_CU8_SP1_CTRL_REG__SP11_BUSY_OVERRIDE__SHIFT 0x18
26213#define CGTS_CU8_SP1_CTRL_REG__SP11_LS_OVERRIDE__SHIFT 0x1a
26214#define CGTS_CU8_SP1_CTRL_REG__SP11_SIMDBUSY_OVERRIDE__SHIFT 0x1b
26215#define CGTS_CU8_SP1_CTRL_REG__SP10_MASK 0x0000007FL
26216#define CGTS_CU8_SP1_CTRL_REG__SP10_OVERRIDE_MASK 0x00000080L
26217#define CGTS_CU8_SP1_CTRL_REG__SP10_BUSY_OVERRIDE_MASK 0x00000300L
26218#define CGTS_CU8_SP1_CTRL_REG__SP10_LS_OVERRIDE_MASK 0x00000400L
26219#define CGTS_CU8_SP1_CTRL_REG__SP10_SIMDBUSY_OVERRIDE_MASK 0x00000800L
26220#define CGTS_CU8_SP1_CTRL_REG__SP11_MASK 0x007F0000L
26221#define CGTS_CU8_SP1_CTRL_REG__SP11_OVERRIDE_MASK 0x00800000L
26222#define CGTS_CU8_SP1_CTRL_REG__SP11_BUSY_OVERRIDE_MASK 0x03000000L
26223#define CGTS_CU8_SP1_CTRL_REG__SP11_LS_OVERRIDE_MASK 0x04000000L
26224#define CGTS_CU8_SP1_CTRL_REG__SP11_SIMDBUSY_OVERRIDE_MASK 0x08000000L
26225//CGTS_CU8_TD_TCP_CTRL_REG
26226#define CGTS_CU8_TD_TCP_CTRL_REG__TD__SHIFT 0x0
26227#define CGTS_CU8_TD_TCP_CTRL_REG__TD_OVERRIDE__SHIFT 0x7
26228#define CGTS_CU8_TD_TCP_CTRL_REG__TD_BUSY_OVERRIDE__SHIFT 0x8
26229#define CGTS_CU8_TD_TCP_CTRL_REG__TD_LS_OVERRIDE__SHIFT 0xa
26230#define CGTS_CU8_TD_TCP_CTRL_REG__TD_SIMDBUSY_OVERRIDE__SHIFT 0xb
26231#define CGTS_CU8_TD_TCP_CTRL_REG__TCPF__SHIFT 0x10
26232#define CGTS_CU8_TD_TCP_CTRL_REG__TCPF_OVERRIDE__SHIFT 0x17
26233#define CGTS_CU8_TD_TCP_CTRL_REG__TCPF_BUSY_OVERRIDE__SHIFT 0x18
26234#define CGTS_CU8_TD_TCP_CTRL_REG__TCPF_LS_OVERRIDE__SHIFT 0x1a
26235#define CGTS_CU8_TD_TCP_CTRL_REG__TCPF_SIMDBUSY_OVERRIDE__SHIFT 0x1b
26236#define CGTS_CU8_TD_TCP_CTRL_REG__TD_MASK 0x0000007FL
26237#define CGTS_CU8_TD_TCP_CTRL_REG__TD_OVERRIDE_MASK 0x00000080L
26238#define CGTS_CU8_TD_TCP_CTRL_REG__TD_BUSY_OVERRIDE_MASK 0x00000300L
26239#define CGTS_CU8_TD_TCP_CTRL_REG__TD_LS_OVERRIDE_MASK 0x00000400L
26240#define CGTS_CU8_TD_TCP_CTRL_REG__TD_SIMDBUSY_OVERRIDE_MASK 0x00000800L
26241#define CGTS_CU8_TD_TCP_CTRL_REG__TCPF_MASK 0x007F0000L
26242#define CGTS_CU8_TD_TCP_CTRL_REG__TCPF_OVERRIDE_MASK 0x00800000L
26243#define CGTS_CU8_TD_TCP_CTRL_REG__TCPF_BUSY_OVERRIDE_MASK 0x03000000L
26244#define CGTS_CU8_TD_TCP_CTRL_REG__TCPF_LS_OVERRIDE_MASK 0x04000000L
26245#define CGTS_CU8_TD_TCP_CTRL_REG__TCPF_SIMDBUSY_OVERRIDE_MASK 0x08000000L
26246//CGTS_CU9_SP0_CTRL_REG
26247#define CGTS_CU9_SP0_CTRL_REG__SP00__SHIFT 0x0
26248#define CGTS_CU9_SP0_CTRL_REG__SP00_OVERRIDE__SHIFT 0x7
26249#define CGTS_CU9_SP0_CTRL_REG__SP00_BUSY_OVERRIDE__SHIFT 0x8
26250#define CGTS_CU9_SP0_CTRL_REG__SP00_LS_OVERRIDE__SHIFT 0xa
26251#define CGTS_CU9_SP0_CTRL_REG__SP00_SIMDBUSY_OVERRIDE__SHIFT 0xb
26252#define CGTS_CU9_SP0_CTRL_REG__SP01__SHIFT 0x10
26253#define CGTS_CU9_SP0_CTRL_REG__SP01_OVERRIDE__SHIFT 0x17
26254#define CGTS_CU9_SP0_CTRL_REG__SP01_BUSY_OVERRIDE__SHIFT 0x18
26255#define CGTS_CU9_SP0_CTRL_REG__SP01_LS_OVERRIDE__SHIFT 0x1a
26256#define CGTS_CU9_SP0_CTRL_REG__SP01_SIMDBUSY_OVERRIDE__SHIFT 0x1b
26257#define CGTS_CU9_SP0_CTRL_REG__SP00_MASK 0x0000007FL
26258#define CGTS_CU9_SP0_CTRL_REG__SP00_OVERRIDE_MASK 0x00000080L
26259#define CGTS_CU9_SP0_CTRL_REG__SP00_BUSY_OVERRIDE_MASK 0x00000300L
26260#define CGTS_CU9_SP0_CTRL_REG__SP00_LS_OVERRIDE_MASK 0x00000400L
26261#define CGTS_CU9_SP0_CTRL_REG__SP00_SIMDBUSY_OVERRIDE_MASK 0x00000800L
26262#define CGTS_CU9_SP0_CTRL_REG__SP01_MASK 0x007F0000L
26263#define CGTS_CU9_SP0_CTRL_REG__SP01_OVERRIDE_MASK 0x00800000L
26264#define CGTS_CU9_SP0_CTRL_REG__SP01_BUSY_OVERRIDE_MASK 0x03000000L
26265#define CGTS_CU9_SP0_CTRL_REG__SP01_LS_OVERRIDE_MASK 0x04000000L
26266#define CGTS_CU9_SP0_CTRL_REG__SP01_SIMDBUSY_OVERRIDE_MASK 0x08000000L
26267//CGTS_CU9_LDS_SQ_CTRL_REG
26268#define CGTS_CU9_LDS_SQ_CTRL_REG__LDS__SHIFT 0x0
26269#define CGTS_CU9_LDS_SQ_CTRL_REG__LDS_OVERRIDE__SHIFT 0x7
26270#define CGTS_CU9_LDS_SQ_CTRL_REG__LDS_BUSY_OVERRIDE__SHIFT 0x8
26271#define CGTS_CU9_LDS_SQ_CTRL_REG__LDS_LS_OVERRIDE__SHIFT 0xa
26272#define CGTS_CU9_LDS_SQ_CTRL_REG__LDS_SIMDBUSY_OVERRIDE__SHIFT 0xb
26273#define CGTS_CU9_LDS_SQ_CTRL_REG__SQ__SHIFT 0x10
26274#define CGTS_CU9_LDS_SQ_CTRL_REG__SQ_OVERRIDE__SHIFT 0x17
26275#define CGTS_CU9_LDS_SQ_CTRL_REG__SQ_BUSY_OVERRIDE__SHIFT 0x18
26276#define CGTS_CU9_LDS_SQ_CTRL_REG__SQ_LS_OVERRIDE__SHIFT 0x1a
26277#define CGTS_CU9_LDS_SQ_CTRL_REG__SQ_SIMDBUSY_OVERRIDE__SHIFT 0x1b
26278#define CGTS_CU9_LDS_SQ_CTRL_REG__LDS_MASK 0x0000007FL
26279#define CGTS_CU9_LDS_SQ_CTRL_REG__LDS_OVERRIDE_MASK 0x00000080L
26280#define CGTS_CU9_LDS_SQ_CTRL_REG__LDS_BUSY_OVERRIDE_MASK 0x00000300L
26281#define CGTS_CU9_LDS_SQ_CTRL_REG__LDS_LS_OVERRIDE_MASK 0x00000400L
26282#define CGTS_CU9_LDS_SQ_CTRL_REG__LDS_SIMDBUSY_OVERRIDE_MASK 0x00000800L
26283#define CGTS_CU9_LDS_SQ_CTRL_REG__SQ_MASK 0x007F0000L
26284#define CGTS_CU9_LDS_SQ_CTRL_REG__SQ_OVERRIDE_MASK 0x00800000L
26285#define CGTS_CU9_LDS_SQ_CTRL_REG__SQ_BUSY_OVERRIDE_MASK 0x03000000L
26286#define CGTS_CU9_LDS_SQ_CTRL_REG__SQ_LS_OVERRIDE_MASK 0x04000000L
26287#define CGTS_CU9_LDS_SQ_CTRL_REG__SQ_SIMDBUSY_OVERRIDE_MASK 0x08000000L
26288//CGTS_CU9_TA_SQC_CTRL_REG
26289#define CGTS_CU9_TA_SQC_CTRL_REG__TA__SHIFT 0x0
26290#define CGTS_CU9_TA_SQC_CTRL_REG__TA_OVERRIDE__SHIFT 0x7
26291#define CGTS_CU9_TA_SQC_CTRL_REG__TA_BUSY_OVERRIDE__SHIFT 0x8
26292#define CGTS_CU9_TA_SQC_CTRL_REG__TA_LS_OVERRIDE__SHIFT 0xa
26293#define CGTS_CU9_TA_SQC_CTRL_REG__TA_SIMDBUSY_OVERRIDE__SHIFT 0xb
26294#define CGTS_CU9_TA_SQC_CTRL_REG__SQC__SHIFT 0x10
26295#define CGTS_CU9_TA_SQC_CTRL_REG__SQC_OVERRIDE__SHIFT 0x17
26296#define CGTS_CU9_TA_SQC_CTRL_REG__SQC_BUSY_OVERRIDE__SHIFT 0x18
26297#define CGTS_CU9_TA_SQC_CTRL_REG__SQC_LS_OVERRIDE__SHIFT 0x1a
26298#define CGTS_CU9_TA_SQC_CTRL_REG__SQC_SIMDBUSY_OVERRIDE__SHIFT 0x1b
26299#define CGTS_CU9_TA_SQC_CTRL_REG__TA_MASK 0x0000007FL
26300#define CGTS_CU9_TA_SQC_CTRL_REG__TA_OVERRIDE_MASK 0x00000080L
26301#define CGTS_CU9_TA_SQC_CTRL_REG__TA_BUSY_OVERRIDE_MASK 0x00000300L
26302#define CGTS_CU9_TA_SQC_CTRL_REG__TA_LS_OVERRIDE_MASK 0x00000400L
26303#define CGTS_CU9_TA_SQC_CTRL_REG__TA_SIMDBUSY_OVERRIDE_MASK 0x00000800L
26304#define CGTS_CU9_TA_SQC_CTRL_REG__SQC_MASK 0x007F0000L
26305#define CGTS_CU9_TA_SQC_CTRL_REG__SQC_OVERRIDE_MASK 0x00800000L
26306#define CGTS_CU9_TA_SQC_CTRL_REG__SQC_BUSY_OVERRIDE_MASK 0x03000000L
26307#define CGTS_CU9_TA_SQC_CTRL_REG__SQC_LS_OVERRIDE_MASK 0x04000000L
26308#define CGTS_CU9_TA_SQC_CTRL_REG__SQC_SIMDBUSY_OVERRIDE_MASK 0x08000000L
26309//CGTS_CU9_SP1_CTRL_REG
26310#define CGTS_CU9_SP1_CTRL_REG__SP10__SHIFT 0x0
26311#define CGTS_CU9_SP1_CTRL_REG__SP10_OVERRIDE__SHIFT 0x7
26312#define CGTS_CU9_SP1_CTRL_REG__SP10_BUSY_OVERRIDE__SHIFT 0x8
26313#define CGTS_CU9_SP1_CTRL_REG__SP10_LS_OVERRIDE__SHIFT 0xa
26314#define CGTS_CU9_SP1_CTRL_REG__SP10_SIMDBUSY_OVERRIDE__SHIFT 0xb
26315#define CGTS_CU9_SP1_CTRL_REG__SP11__SHIFT 0x10
26316#define CGTS_CU9_SP1_CTRL_REG__SP11_OVERRIDE__SHIFT 0x17
26317#define CGTS_CU9_SP1_CTRL_REG__SP11_BUSY_OVERRIDE__SHIFT 0x18
26318#define CGTS_CU9_SP1_CTRL_REG__SP11_LS_OVERRIDE__SHIFT 0x1a
26319#define CGTS_CU9_SP1_CTRL_REG__SP11_SIMDBUSY_OVERRIDE__SHIFT 0x1b
26320#define CGTS_CU9_SP1_CTRL_REG__SP10_MASK 0x0000007FL
26321#define CGTS_CU9_SP1_CTRL_REG__SP10_OVERRIDE_MASK 0x00000080L
26322#define CGTS_CU9_SP1_CTRL_REG__SP10_BUSY_OVERRIDE_MASK 0x00000300L
26323#define CGTS_CU9_SP1_CTRL_REG__SP10_LS_OVERRIDE_MASK 0x00000400L
26324#define CGTS_CU9_SP1_CTRL_REG__SP10_SIMDBUSY_OVERRIDE_MASK 0x00000800L
26325#define CGTS_CU9_SP1_CTRL_REG__SP11_MASK 0x007F0000L
26326#define CGTS_CU9_SP1_CTRL_REG__SP11_OVERRIDE_MASK 0x00800000L
26327#define CGTS_CU9_SP1_CTRL_REG__SP11_BUSY_OVERRIDE_MASK 0x03000000L
26328#define CGTS_CU9_SP1_CTRL_REG__SP11_LS_OVERRIDE_MASK 0x04000000L
26329#define CGTS_CU9_SP1_CTRL_REG__SP11_SIMDBUSY_OVERRIDE_MASK 0x08000000L
26330//CGTS_CU9_TD_TCP_CTRL_REG
26331#define CGTS_CU9_TD_TCP_CTRL_REG__TD__SHIFT 0x0
26332#define CGTS_CU9_TD_TCP_CTRL_REG__TD_OVERRIDE__SHIFT 0x7
26333#define CGTS_CU9_TD_TCP_CTRL_REG__TD_BUSY_OVERRIDE__SHIFT 0x8
26334#define CGTS_CU9_TD_TCP_CTRL_REG__TD_LS_OVERRIDE__SHIFT 0xa
26335#define CGTS_CU9_TD_TCP_CTRL_REG__TD_SIMDBUSY_OVERRIDE__SHIFT 0xb
26336#define CGTS_CU9_TD_TCP_CTRL_REG__TCPF__SHIFT 0x10
26337#define CGTS_CU9_TD_TCP_CTRL_REG__TCPF_OVERRIDE__SHIFT 0x17
26338#define CGTS_CU9_TD_TCP_CTRL_REG__TCPF_BUSY_OVERRIDE__SHIFT 0x18
26339#define CGTS_CU9_TD_TCP_CTRL_REG__TCPF_LS_OVERRIDE__SHIFT 0x1a
26340#define CGTS_CU9_TD_TCP_CTRL_REG__TCPF_SIMDBUSY_OVERRIDE__SHIFT 0x1b
26341#define CGTS_CU9_TD_TCP_CTRL_REG__TD_MASK 0x0000007FL
26342#define CGTS_CU9_TD_TCP_CTRL_REG__TD_OVERRIDE_MASK 0x00000080L
26343#define CGTS_CU9_TD_TCP_CTRL_REG__TD_BUSY_OVERRIDE_MASK 0x00000300L
26344#define CGTS_CU9_TD_TCP_CTRL_REG__TD_LS_OVERRIDE_MASK 0x00000400L
26345#define CGTS_CU9_TD_TCP_CTRL_REG__TD_SIMDBUSY_OVERRIDE_MASK 0x00000800L
26346#define CGTS_CU9_TD_TCP_CTRL_REG__TCPF_MASK 0x007F0000L
26347#define CGTS_CU9_TD_TCP_CTRL_REG__TCPF_OVERRIDE_MASK 0x00800000L
26348#define CGTS_CU9_TD_TCP_CTRL_REG__TCPF_BUSY_OVERRIDE_MASK 0x03000000L
26349#define CGTS_CU9_TD_TCP_CTRL_REG__TCPF_LS_OVERRIDE_MASK 0x04000000L
26350#define CGTS_CU9_TD_TCP_CTRL_REG__TCPF_SIMDBUSY_OVERRIDE_MASK 0x08000000L
26351//CGTS_CU10_SP0_CTRL_REG
26352#define CGTS_CU10_SP0_CTRL_REG__SP00__SHIFT 0x0
26353#define CGTS_CU10_SP0_CTRL_REG__SP00_OVERRIDE__SHIFT 0x7
26354#define CGTS_CU10_SP0_CTRL_REG__SP00_BUSY_OVERRIDE__SHIFT 0x8
26355#define CGTS_CU10_SP0_CTRL_REG__SP00_LS_OVERRIDE__SHIFT 0xa
26356#define CGTS_CU10_SP0_CTRL_REG__SP00_SIMDBUSY_OVERRIDE__SHIFT 0xb
26357#define CGTS_CU10_SP0_CTRL_REG__SP01__SHIFT 0x10
26358#define CGTS_CU10_SP0_CTRL_REG__SP01_OVERRIDE__SHIFT 0x17
26359#define CGTS_CU10_SP0_CTRL_REG__SP01_BUSY_OVERRIDE__SHIFT 0x18
26360#define CGTS_CU10_SP0_CTRL_REG__SP01_LS_OVERRIDE__SHIFT 0x1a
26361#define CGTS_CU10_SP0_CTRL_REG__SP01_SIMDBUSY_OVERRIDE__SHIFT 0x1b
26362#define CGTS_CU10_SP0_CTRL_REG__SP00_MASK 0x0000007FL
26363#define CGTS_CU10_SP0_CTRL_REG__SP00_OVERRIDE_MASK 0x00000080L
26364#define CGTS_CU10_SP0_CTRL_REG__SP00_BUSY_OVERRIDE_MASK 0x00000300L
26365#define CGTS_CU10_SP0_CTRL_REG__SP00_LS_OVERRIDE_MASK 0x00000400L
26366#define CGTS_CU10_SP0_CTRL_REG__SP00_SIMDBUSY_OVERRIDE_MASK 0x00000800L
26367#define CGTS_CU10_SP0_CTRL_REG__SP01_MASK 0x007F0000L
26368#define CGTS_CU10_SP0_CTRL_REG__SP01_OVERRIDE_MASK 0x00800000L
26369#define CGTS_CU10_SP0_CTRL_REG__SP01_BUSY_OVERRIDE_MASK 0x03000000L
26370#define CGTS_CU10_SP0_CTRL_REG__SP01_LS_OVERRIDE_MASK 0x04000000L
26371#define CGTS_CU10_SP0_CTRL_REG__SP01_SIMDBUSY_OVERRIDE_MASK 0x08000000L
26372//CGTS_CU10_LDS_SQ_CTRL_REG
26373#define CGTS_CU10_LDS_SQ_CTRL_REG__LDS__SHIFT 0x0
26374#define CGTS_CU10_LDS_SQ_CTRL_REG__LDS_OVERRIDE__SHIFT 0x7
26375#define CGTS_CU10_LDS_SQ_CTRL_REG__LDS_BUSY_OVERRIDE__SHIFT 0x8
26376#define CGTS_CU10_LDS_SQ_CTRL_REG__LDS_LS_OVERRIDE__SHIFT 0xa
26377#define CGTS_CU10_LDS_SQ_CTRL_REG__LDS_SIMDBUSY_OVERRIDE__SHIFT 0xb
26378#define CGTS_CU10_LDS_SQ_CTRL_REG__SQ__SHIFT 0x10
26379#define CGTS_CU10_LDS_SQ_CTRL_REG__SQ_OVERRIDE__SHIFT 0x17
26380#define CGTS_CU10_LDS_SQ_CTRL_REG__SQ_BUSY_OVERRIDE__SHIFT 0x18
26381#define CGTS_CU10_LDS_SQ_CTRL_REG__SQ_LS_OVERRIDE__SHIFT 0x1a
26382#define CGTS_CU10_LDS_SQ_CTRL_REG__SQ_SIMDBUSY_OVERRIDE__SHIFT 0x1b
26383#define CGTS_CU10_LDS_SQ_CTRL_REG__LDS_MASK 0x0000007FL
26384#define CGTS_CU10_LDS_SQ_CTRL_REG__LDS_OVERRIDE_MASK 0x00000080L
26385#define CGTS_CU10_LDS_SQ_CTRL_REG__LDS_BUSY_OVERRIDE_MASK 0x00000300L
26386#define CGTS_CU10_LDS_SQ_CTRL_REG__LDS_LS_OVERRIDE_MASK 0x00000400L
26387#define CGTS_CU10_LDS_SQ_CTRL_REG__LDS_SIMDBUSY_OVERRIDE_MASK 0x00000800L
26388#define CGTS_CU10_LDS_SQ_CTRL_REG__SQ_MASK 0x007F0000L
26389#define CGTS_CU10_LDS_SQ_CTRL_REG__SQ_OVERRIDE_MASK 0x00800000L
26390#define CGTS_CU10_LDS_SQ_CTRL_REG__SQ_BUSY_OVERRIDE_MASK 0x03000000L
26391#define CGTS_CU10_LDS_SQ_CTRL_REG__SQ_LS_OVERRIDE_MASK 0x04000000L
26392#define CGTS_CU10_LDS_SQ_CTRL_REG__SQ_SIMDBUSY_OVERRIDE_MASK 0x08000000L
26393//CGTS_CU10_TA_SQC_CTRL_REG
26394#define CGTS_CU10_TA_SQC_CTRL_REG__TA__SHIFT 0x0
26395#define CGTS_CU10_TA_SQC_CTRL_REG__TA_OVERRIDE__SHIFT 0x7
26396#define CGTS_CU10_TA_SQC_CTRL_REG__TA_BUSY_OVERRIDE__SHIFT 0x8
26397#define CGTS_CU10_TA_SQC_CTRL_REG__TA_LS_OVERRIDE__SHIFT 0xa
26398#define CGTS_CU10_TA_SQC_CTRL_REG__TA_SIMDBUSY_OVERRIDE__SHIFT 0xb
26399#define CGTS_CU10_TA_SQC_CTRL_REG__TA_MASK 0x0000007FL
26400#define CGTS_CU10_TA_SQC_CTRL_REG__TA_OVERRIDE_MASK 0x00000080L
26401#define CGTS_CU10_TA_SQC_CTRL_REG__TA_BUSY_OVERRIDE_MASK 0x00000300L
26402#define CGTS_CU10_TA_SQC_CTRL_REG__TA_LS_OVERRIDE_MASK 0x00000400L
26403#define CGTS_CU10_TA_SQC_CTRL_REG__TA_SIMDBUSY_OVERRIDE_MASK 0x00000800L
26404//CGTS_CU10_SP1_CTRL_REG
26405#define CGTS_CU10_SP1_CTRL_REG__SP10__SHIFT 0x0
26406#define CGTS_CU10_SP1_CTRL_REG__SP10_OVERRIDE__SHIFT 0x7
26407#define CGTS_CU10_SP1_CTRL_REG__SP10_BUSY_OVERRIDE__SHIFT 0x8
26408#define CGTS_CU10_SP1_CTRL_REG__SP10_LS_OVERRIDE__SHIFT 0xa
26409#define CGTS_CU10_SP1_CTRL_REG__SP10_SIMDBUSY_OVERRIDE__SHIFT 0xb
26410#define CGTS_CU10_SP1_CTRL_REG__SP11__SHIFT 0x10
26411#define CGTS_CU10_SP1_CTRL_REG__SP11_OVERRIDE__SHIFT 0x17
26412#define CGTS_CU10_SP1_CTRL_REG__SP11_BUSY_OVERRIDE__SHIFT 0x18
26413#define CGTS_CU10_SP1_CTRL_REG__SP11_LS_OVERRIDE__SHIFT 0x1a
26414#define CGTS_CU10_SP1_CTRL_REG__SP11_SIMDBUSY_OVERRIDE__SHIFT 0x1b
26415#define CGTS_CU10_SP1_CTRL_REG__SP10_MASK 0x0000007FL
26416#define CGTS_CU10_SP1_CTRL_REG__SP10_OVERRIDE_MASK 0x00000080L
26417#define CGTS_CU10_SP1_CTRL_REG__SP10_BUSY_OVERRIDE_MASK 0x00000300L
26418#define CGTS_CU10_SP1_CTRL_REG__SP10_LS_OVERRIDE_MASK 0x00000400L
26419#define CGTS_CU10_SP1_CTRL_REG__SP10_SIMDBUSY_OVERRIDE_MASK 0x00000800L
26420#define CGTS_CU10_SP1_CTRL_REG__SP11_MASK 0x007F0000L
26421#define CGTS_CU10_SP1_CTRL_REG__SP11_OVERRIDE_MASK 0x00800000L
26422#define CGTS_CU10_SP1_CTRL_REG__SP11_BUSY_OVERRIDE_MASK 0x03000000L
26423#define CGTS_CU10_SP1_CTRL_REG__SP11_LS_OVERRIDE_MASK 0x04000000L
26424#define CGTS_CU10_SP1_CTRL_REG__SP11_SIMDBUSY_OVERRIDE_MASK 0x08000000L
26425//CGTS_CU10_TD_TCP_CTRL_REG
26426#define CGTS_CU10_TD_TCP_CTRL_REG__TD__SHIFT 0x0
26427#define CGTS_CU10_TD_TCP_CTRL_REG__TD_OVERRIDE__SHIFT 0x7
26428#define CGTS_CU10_TD_TCP_CTRL_REG__TD_BUSY_OVERRIDE__SHIFT 0x8
26429#define CGTS_CU10_TD_TCP_CTRL_REG__TD_LS_OVERRIDE__SHIFT 0xa
26430#define CGTS_CU10_TD_TCP_CTRL_REG__TD_SIMDBUSY_OVERRIDE__SHIFT 0xb
26431#define CGTS_CU10_TD_TCP_CTRL_REG__TCPF__SHIFT 0x10
26432#define CGTS_CU10_TD_TCP_CTRL_REG__TCPF_OVERRIDE__SHIFT 0x17
26433#define CGTS_CU10_TD_TCP_CTRL_REG__TCPF_BUSY_OVERRIDE__SHIFT 0x18
26434#define CGTS_CU10_TD_TCP_CTRL_REG__TCPF_LS_OVERRIDE__SHIFT 0x1a
26435#define CGTS_CU10_TD_TCP_CTRL_REG__TCPF_SIMDBUSY_OVERRIDE__SHIFT 0x1b
26436#define CGTS_CU10_TD_TCP_CTRL_REG__TD_MASK 0x0000007FL
26437#define CGTS_CU10_TD_TCP_CTRL_REG__TD_OVERRIDE_MASK 0x00000080L
26438#define CGTS_CU10_TD_TCP_CTRL_REG__TD_BUSY_OVERRIDE_MASK 0x00000300L
26439#define CGTS_CU10_TD_TCP_CTRL_REG__TD_LS_OVERRIDE_MASK 0x00000400L
26440#define CGTS_CU10_TD_TCP_CTRL_REG__TD_SIMDBUSY_OVERRIDE_MASK 0x00000800L
26441#define CGTS_CU10_TD_TCP_CTRL_REG__TCPF_MASK 0x007F0000L
26442#define CGTS_CU10_TD_TCP_CTRL_REG__TCPF_OVERRIDE_MASK 0x00800000L
26443#define CGTS_CU10_TD_TCP_CTRL_REG__TCPF_BUSY_OVERRIDE_MASK 0x03000000L
26444#define CGTS_CU10_TD_TCP_CTRL_REG__TCPF_LS_OVERRIDE_MASK 0x04000000L
26445#define CGTS_CU10_TD_TCP_CTRL_REG__TCPF_SIMDBUSY_OVERRIDE_MASK 0x08000000L
26446//CGTS_CU11_SP0_CTRL_REG
26447#define CGTS_CU11_SP0_CTRL_REG__SP00__SHIFT 0x0
26448#define CGTS_CU11_SP0_CTRL_REG__SP00_OVERRIDE__SHIFT 0x7
26449#define CGTS_CU11_SP0_CTRL_REG__SP00_BUSY_OVERRIDE__SHIFT 0x8
26450#define CGTS_CU11_SP0_CTRL_REG__SP00_LS_OVERRIDE__SHIFT 0xa
26451#define CGTS_CU11_SP0_CTRL_REG__SP00_SIMDBUSY_OVERRIDE__SHIFT 0xb
26452#define CGTS_CU11_SP0_CTRL_REG__SP01__SHIFT 0x10
26453#define CGTS_CU11_SP0_CTRL_REG__SP01_OVERRIDE__SHIFT 0x17
26454#define CGTS_CU11_SP0_CTRL_REG__SP01_BUSY_OVERRIDE__SHIFT 0x18
26455#define CGTS_CU11_SP0_CTRL_REG__SP01_LS_OVERRIDE__SHIFT 0x1a
26456#define CGTS_CU11_SP0_CTRL_REG__SP01_SIMDBUSY_OVERRIDE__SHIFT 0x1b
26457#define CGTS_CU11_SP0_CTRL_REG__SP00_MASK 0x0000007FL
26458#define CGTS_CU11_SP0_CTRL_REG__SP00_OVERRIDE_MASK 0x00000080L
26459#define CGTS_CU11_SP0_CTRL_REG__SP00_BUSY_OVERRIDE_MASK 0x00000300L
26460#define CGTS_CU11_SP0_CTRL_REG__SP00_LS_OVERRIDE_MASK 0x00000400L
26461#define CGTS_CU11_SP0_CTRL_REG__SP00_SIMDBUSY_OVERRIDE_MASK 0x00000800L
26462#define CGTS_CU11_SP0_CTRL_REG__SP01_MASK 0x007F0000L
26463#define CGTS_CU11_SP0_CTRL_REG__SP01_OVERRIDE_MASK 0x00800000L
26464#define CGTS_CU11_SP0_CTRL_REG__SP01_BUSY_OVERRIDE_MASK 0x03000000L
26465#define CGTS_CU11_SP0_CTRL_REG__SP01_LS_OVERRIDE_MASK 0x04000000L
26466#define CGTS_CU11_SP0_CTRL_REG__SP01_SIMDBUSY_OVERRIDE_MASK 0x08000000L
26467//CGTS_CU11_LDS_SQ_CTRL_REG
26468#define CGTS_CU11_LDS_SQ_CTRL_REG__LDS__SHIFT 0x0
26469#define CGTS_CU11_LDS_SQ_CTRL_REG__LDS_OVERRIDE__SHIFT 0x7
26470#define CGTS_CU11_LDS_SQ_CTRL_REG__LDS_BUSY_OVERRIDE__SHIFT 0x8
26471#define CGTS_CU11_LDS_SQ_CTRL_REG__LDS_LS_OVERRIDE__SHIFT 0xa
26472#define CGTS_CU11_LDS_SQ_CTRL_REG__LDS_SIMDBUSY_OVERRIDE__SHIFT 0xb
26473#define CGTS_CU11_LDS_SQ_CTRL_REG__SQ__SHIFT 0x10
26474#define CGTS_CU11_LDS_SQ_CTRL_REG__SQ_OVERRIDE__SHIFT 0x17
26475#define CGTS_CU11_LDS_SQ_CTRL_REG__SQ_BUSY_OVERRIDE__SHIFT 0x18
26476#define CGTS_CU11_LDS_SQ_CTRL_REG__SQ_LS_OVERRIDE__SHIFT 0x1a
26477#define CGTS_CU11_LDS_SQ_CTRL_REG__SQ_SIMDBUSY_OVERRIDE__SHIFT 0x1b
26478#define CGTS_CU11_LDS_SQ_CTRL_REG__LDS_MASK 0x0000007FL
26479#define CGTS_CU11_LDS_SQ_CTRL_REG__LDS_OVERRIDE_MASK 0x00000080L
26480#define CGTS_CU11_LDS_SQ_CTRL_REG__LDS_BUSY_OVERRIDE_MASK 0x00000300L
26481#define CGTS_CU11_LDS_SQ_CTRL_REG__LDS_LS_OVERRIDE_MASK 0x00000400L
26482#define CGTS_CU11_LDS_SQ_CTRL_REG__LDS_SIMDBUSY_OVERRIDE_MASK 0x00000800L
26483#define CGTS_CU11_LDS_SQ_CTRL_REG__SQ_MASK 0x007F0000L
26484#define CGTS_CU11_LDS_SQ_CTRL_REG__SQ_OVERRIDE_MASK 0x00800000L
26485#define CGTS_CU11_LDS_SQ_CTRL_REG__SQ_BUSY_OVERRIDE_MASK 0x03000000L
26486#define CGTS_CU11_LDS_SQ_CTRL_REG__SQ_LS_OVERRIDE_MASK 0x04000000L
26487#define CGTS_CU11_LDS_SQ_CTRL_REG__SQ_SIMDBUSY_OVERRIDE_MASK 0x08000000L
26488//CGTS_CU11_TA_SQC_CTRL_REG
26489#define CGTS_CU11_TA_SQC_CTRL_REG__TA__SHIFT 0x0
26490#define CGTS_CU11_TA_SQC_CTRL_REG__TA_OVERRIDE__SHIFT 0x7
26491#define CGTS_CU11_TA_SQC_CTRL_REG__TA_BUSY_OVERRIDE__SHIFT 0x8
26492#define CGTS_CU11_TA_SQC_CTRL_REG__TA_LS_OVERRIDE__SHIFT 0xa
26493#define CGTS_CU11_TA_SQC_CTRL_REG__TA_SIMDBUSY_OVERRIDE__SHIFT 0xb
26494#define CGTS_CU11_TA_SQC_CTRL_REG__TA_MASK 0x0000007FL
26495#define CGTS_CU11_TA_SQC_CTRL_REG__TA_OVERRIDE_MASK 0x00000080L
26496#define CGTS_CU11_TA_SQC_CTRL_REG__TA_BUSY_OVERRIDE_MASK 0x00000300L
26497#define CGTS_CU11_TA_SQC_CTRL_REG__TA_LS_OVERRIDE_MASK 0x00000400L
26498#define CGTS_CU11_TA_SQC_CTRL_REG__TA_SIMDBUSY_OVERRIDE_MASK 0x00000800L
26499//CGTS_CU11_SP1_CTRL_REG
26500#define CGTS_CU11_SP1_CTRL_REG__SP10__SHIFT 0x0
26501#define CGTS_CU11_SP1_CTRL_REG__SP10_OVERRIDE__SHIFT 0x7
26502#define CGTS_CU11_SP1_CTRL_REG__SP10_BUSY_OVERRIDE__SHIFT 0x8
26503#define CGTS_CU11_SP1_CTRL_REG__SP10_LS_OVERRIDE__SHIFT 0xa
26504#define CGTS_CU11_SP1_CTRL_REG__SP10_SIMDBUSY_OVERRIDE__SHIFT 0xb
26505#define CGTS_CU11_SP1_CTRL_REG__SP11__SHIFT 0x10
26506#define CGTS_CU11_SP1_CTRL_REG__SP11_OVERRIDE__SHIFT 0x17
26507#define CGTS_CU11_SP1_CTRL_REG__SP11_BUSY_OVERRIDE__SHIFT 0x18
26508#define CGTS_CU11_SP1_CTRL_REG__SP11_LS_OVERRIDE__SHIFT 0x1a
26509#define CGTS_CU11_SP1_CTRL_REG__SP11_SIMDBUSY_OVERRIDE__SHIFT 0x1b
26510#define CGTS_CU11_SP1_CTRL_REG__SP10_MASK 0x0000007FL
26511#define CGTS_CU11_SP1_CTRL_REG__SP10_OVERRIDE_MASK 0x00000080L
26512#define CGTS_CU11_SP1_CTRL_REG__SP10_BUSY_OVERRIDE_MASK 0x00000300L
26513#define CGTS_CU11_SP1_CTRL_REG__SP10_LS_OVERRIDE_MASK 0x00000400L
26514#define CGTS_CU11_SP1_CTRL_REG__SP10_SIMDBUSY_OVERRIDE_MASK 0x00000800L
26515#define CGTS_CU11_SP1_CTRL_REG__SP11_MASK 0x007F0000L
26516#define CGTS_CU11_SP1_CTRL_REG__SP11_OVERRIDE_MASK 0x00800000L
26517#define CGTS_CU11_SP1_CTRL_REG__SP11_BUSY_OVERRIDE_MASK 0x03000000L
26518#define CGTS_CU11_SP1_CTRL_REG__SP11_LS_OVERRIDE_MASK 0x04000000L
26519#define CGTS_CU11_SP1_CTRL_REG__SP11_SIMDBUSY_OVERRIDE_MASK 0x08000000L
26520//CGTS_CU11_TD_TCP_CTRL_REG
26521#define CGTS_CU11_TD_TCP_CTRL_REG__TD__SHIFT 0x0
26522#define CGTS_CU11_TD_TCP_CTRL_REG__TD_OVERRIDE__SHIFT 0x7
26523#define CGTS_CU11_TD_TCP_CTRL_REG__TD_BUSY_OVERRIDE__SHIFT 0x8
26524#define CGTS_CU11_TD_TCP_CTRL_REG__TD_LS_OVERRIDE__SHIFT 0xa
26525#define CGTS_CU11_TD_TCP_CTRL_REG__TD_SIMDBUSY_OVERRIDE__SHIFT 0xb
26526#define CGTS_CU11_TD_TCP_CTRL_REG__TCPF__SHIFT 0x10
26527#define CGTS_CU11_TD_TCP_CTRL_REG__TCPF_OVERRIDE__SHIFT 0x17
26528#define CGTS_CU11_TD_TCP_CTRL_REG__TCPF_BUSY_OVERRIDE__SHIFT 0x18
26529#define CGTS_CU11_TD_TCP_CTRL_REG__TCPF_LS_OVERRIDE__SHIFT 0x1a
26530#define CGTS_CU11_TD_TCP_CTRL_REG__TCPF_SIMDBUSY_OVERRIDE__SHIFT 0x1b
26531#define CGTS_CU11_TD_TCP_CTRL_REG__TD_MASK 0x0000007FL
26532#define CGTS_CU11_TD_TCP_CTRL_REG__TD_OVERRIDE_MASK 0x00000080L
26533#define CGTS_CU11_TD_TCP_CTRL_REG__TD_BUSY_OVERRIDE_MASK 0x00000300L
26534#define CGTS_CU11_TD_TCP_CTRL_REG__TD_LS_OVERRIDE_MASK 0x00000400L
26535#define CGTS_CU11_TD_TCP_CTRL_REG__TD_SIMDBUSY_OVERRIDE_MASK 0x00000800L
26536#define CGTS_CU11_TD_TCP_CTRL_REG__TCPF_MASK 0x007F0000L
26537#define CGTS_CU11_TD_TCP_CTRL_REG__TCPF_OVERRIDE_MASK 0x00800000L
26538#define CGTS_CU11_TD_TCP_CTRL_REG__TCPF_BUSY_OVERRIDE_MASK 0x03000000L
26539#define CGTS_CU11_TD_TCP_CTRL_REG__TCPF_LS_OVERRIDE_MASK 0x04000000L
26540#define CGTS_CU11_TD_TCP_CTRL_REG__TCPF_SIMDBUSY_OVERRIDE_MASK 0x08000000L
26541//CGTS_CU12_SP0_CTRL_REG
26542#define CGTS_CU12_SP0_CTRL_REG__SP00__SHIFT 0x0
26543#define CGTS_CU12_SP0_CTRL_REG__SP00_OVERRIDE__SHIFT 0x7
26544#define CGTS_CU12_SP0_CTRL_REG__SP00_BUSY_OVERRIDE__SHIFT 0x8
26545#define CGTS_CU12_SP0_CTRL_REG__SP00_LS_OVERRIDE__SHIFT 0xa
26546#define CGTS_CU12_SP0_CTRL_REG__SP00_SIMDBUSY_OVERRIDE__SHIFT 0xb
26547#define CGTS_CU12_SP0_CTRL_REG__SP01__SHIFT 0x10
26548#define CGTS_CU12_SP0_CTRL_REG__SP01_OVERRIDE__SHIFT 0x17
26549#define CGTS_CU12_SP0_CTRL_REG__SP01_BUSY_OVERRIDE__SHIFT 0x18
26550#define CGTS_CU12_SP0_CTRL_REG__SP01_LS_OVERRIDE__SHIFT 0x1a
26551#define CGTS_CU12_SP0_CTRL_REG__SP01_SIMDBUSY_OVERRIDE__SHIFT 0x1b
26552#define CGTS_CU12_SP0_CTRL_REG__SP00_MASK 0x0000007FL
26553#define CGTS_CU12_SP0_CTRL_REG__SP00_OVERRIDE_MASK 0x00000080L
26554#define CGTS_CU12_SP0_CTRL_REG__SP00_BUSY_OVERRIDE_MASK 0x00000300L
26555#define CGTS_CU12_SP0_CTRL_REG__SP00_LS_OVERRIDE_MASK 0x00000400L
26556#define CGTS_CU12_SP0_CTRL_REG__SP00_SIMDBUSY_OVERRIDE_MASK 0x00000800L
26557#define CGTS_CU12_SP0_CTRL_REG__SP01_MASK 0x007F0000L
26558#define CGTS_CU12_SP0_CTRL_REG__SP01_OVERRIDE_MASK 0x00800000L
26559#define CGTS_CU12_SP0_CTRL_REG__SP01_BUSY_OVERRIDE_MASK 0x03000000L
26560#define CGTS_CU12_SP0_CTRL_REG__SP01_LS_OVERRIDE_MASK 0x04000000L
26561#define CGTS_CU12_SP0_CTRL_REG__SP01_SIMDBUSY_OVERRIDE_MASK 0x08000000L
26562//CGTS_CU12_LDS_SQ_CTRL_REG
26563#define CGTS_CU12_LDS_SQ_CTRL_REG__LDS__SHIFT 0x0
26564#define CGTS_CU12_LDS_SQ_CTRL_REG__LDS_OVERRIDE__SHIFT 0x7
26565#define CGTS_CU12_LDS_SQ_CTRL_REG__LDS_BUSY_OVERRIDE__SHIFT 0x8
26566#define CGTS_CU12_LDS_SQ_CTRL_REG__LDS_LS_OVERRIDE__SHIFT 0xa
26567#define CGTS_CU12_LDS_SQ_CTRL_REG__LDS_SIMDBUSY_OVERRIDE__SHIFT 0xb
26568#define CGTS_CU12_LDS_SQ_CTRL_REG__SQ__SHIFT 0x10
26569#define CGTS_CU12_LDS_SQ_CTRL_REG__SQ_OVERRIDE__SHIFT 0x17
26570#define CGTS_CU12_LDS_SQ_CTRL_REG__SQ_BUSY_OVERRIDE__SHIFT 0x18
26571#define CGTS_CU12_LDS_SQ_CTRL_REG__SQ_LS_OVERRIDE__SHIFT 0x1a
26572#define CGTS_CU12_LDS_SQ_CTRL_REG__SQ_SIMDBUSY_OVERRIDE__SHIFT 0x1b
26573#define CGTS_CU12_LDS_SQ_CTRL_REG__LDS_MASK 0x0000007FL
26574#define CGTS_CU12_LDS_SQ_CTRL_REG__LDS_OVERRIDE_MASK 0x00000080L
26575#define CGTS_CU12_LDS_SQ_CTRL_REG__LDS_BUSY_OVERRIDE_MASK 0x00000300L
26576#define CGTS_CU12_LDS_SQ_CTRL_REG__LDS_LS_OVERRIDE_MASK 0x00000400L
26577#define CGTS_CU12_LDS_SQ_CTRL_REG__LDS_SIMDBUSY_OVERRIDE_MASK 0x00000800L
26578#define CGTS_CU12_LDS_SQ_CTRL_REG__SQ_MASK 0x007F0000L
26579#define CGTS_CU12_LDS_SQ_CTRL_REG__SQ_OVERRIDE_MASK 0x00800000L
26580#define CGTS_CU12_LDS_SQ_CTRL_REG__SQ_BUSY_OVERRIDE_MASK 0x03000000L
26581#define CGTS_CU12_LDS_SQ_CTRL_REG__SQ_LS_OVERRIDE_MASK 0x04000000L
26582#define CGTS_CU12_LDS_SQ_CTRL_REG__SQ_SIMDBUSY_OVERRIDE_MASK 0x08000000L
26583//CGTS_CU12_TA_SQC_CTRL_REG
26584#define CGTS_CU12_TA_SQC_CTRL_REG__TA__SHIFT 0x0
26585#define CGTS_CU12_TA_SQC_CTRL_REG__TA_OVERRIDE__SHIFT 0x7
26586#define CGTS_CU12_TA_SQC_CTRL_REG__TA_BUSY_OVERRIDE__SHIFT 0x8
26587#define CGTS_CU12_TA_SQC_CTRL_REG__TA_LS_OVERRIDE__SHIFT 0xa
26588#define CGTS_CU12_TA_SQC_CTRL_REG__TA_SIMDBUSY_OVERRIDE__SHIFT 0xb
26589#define CGTS_CU12_TA_SQC_CTRL_REG__SQC__SHIFT 0x10
26590#define CGTS_CU12_TA_SQC_CTRL_REG__SQC_OVERRIDE__SHIFT 0x17
26591#define CGTS_CU12_TA_SQC_CTRL_REG__SQC_BUSY_OVERRIDE__SHIFT 0x18
26592#define CGTS_CU12_TA_SQC_CTRL_REG__SQC_LS_OVERRIDE__SHIFT 0x1a
26593#define CGTS_CU12_TA_SQC_CTRL_REG__SQC_SIMDBUSY_OVERRIDE__SHIFT 0x1b
26594#define CGTS_CU12_TA_SQC_CTRL_REG__TA_MASK 0x0000007FL
26595#define CGTS_CU12_TA_SQC_CTRL_REG__TA_OVERRIDE_MASK 0x00000080L
26596#define CGTS_CU12_TA_SQC_CTRL_REG__TA_BUSY_OVERRIDE_MASK 0x00000300L
26597#define CGTS_CU12_TA_SQC_CTRL_REG__TA_LS_OVERRIDE_MASK 0x00000400L
26598#define CGTS_CU12_TA_SQC_CTRL_REG__TA_SIMDBUSY_OVERRIDE_MASK 0x00000800L
26599#define CGTS_CU12_TA_SQC_CTRL_REG__SQC_MASK 0x007F0000L
26600#define CGTS_CU12_TA_SQC_CTRL_REG__SQC_OVERRIDE_MASK 0x00800000L
26601#define CGTS_CU12_TA_SQC_CTRL_REG__SQC_BUSY_OVERRIDE_MASK 0x03000000L
26602#define CGTS_CU12_TA_SQC_CTRL_REG__SQC_LS_OVERRIDE_MASK 0x04000000L
26603#define CGTS_CU12_TA_SQC_CTRL_REG__SQC_SIMDBUSY_OVERRIDE_MASK 0x08000000L
26604//CGTS_CU12_SP1_CTRL_REG
26605#define CGTS_CU12_SP1_CTRL_REG__SP10__SHIFT 0x0
26606#define CGTS_CU12_SP1_CTRL_REG__SP10_OVERRIDE__SHIFT 0x7
26607#define CGTS_CU12_SP1_CTRL_REG__SP10_BUSY_OVERRIDE__SHIFT 0x8
26608#define CGTS_CU12_SP1_CTRL_REG__SP10_LS_OVERRIDE__SHIFT 0xa
26609#define CGTS_CU12_SP1_CTRL_REG__SP10_SIMDBUSY_OVERRIDE__SHIFT 0xb
26610#define CGTS_CU12_SP1_CTRL_REG__SP11__SHIFT 0x10
26611#define CGTS_CU12_SP1_CTRL_REG__SP11_OVERRIDE__SHIFT 0x17
26612#define CGTS_CU12_SP1_CTRL_REG__SP11_BUSY_OVERRIDE__SHIFT 0x18
26613#define CGTS_CU12_SP1_CTRL_REG__SP11_LS_OVERRIDE__SHIFT 0x1a
26614#define CGTS_CU12_SP1_CTRL_REG__SP11_SIMDBUSY_OVERRIDE__SHIFT 0x1b
26615#define CGTS_CU12_SP1_CTRL_REG__SP10_MASK 0x0000007FL
26616#define CGTS_CU12_SP1_CTRL_REG__SP10_OVERRIDE_MASK 0x00000080L
26617#define CGTS_CU12_SP1_CTRL_REG__SP10_BUSY_OVERRIDE_MASK 0x00000300L
26618#define CGTS_CU12_SP1_CTRL_REG__SP10_LS_OVERRIDE_MASK 0x00000400L
26619#define CGTS_CU12_SP1_CTRL_REG__SP10_SIMDBUSY_OVERRIDE_MASK 0x00000800L
26620#define CGTS_CU12_SP1_CTRL_REG__SP11_MASK 0x007F0000L
26621#define CGTS_CU12_SP1_CTRL_REG__SP11_OVERRIDE_MASK 0x00800000L
26622#define CGTS_CU12_SP1_CTRL_REG__SP11_BUSY_OVERRIDE_MASK 0x03000000L
26623#define CGTS_CU12_SP1_CTRL_REG__SP11_LS_OVERRIDE_MASK 0x04000000L
26624#define CGTS_CU12_SP1_CTRL_REG__SP11_SIMDBUSY_OVERRIDE_MASK 0x08000000L
26625//CGTS_CU12_TD_TCP_CTRL_REG
26626#define CGTS_CU12_TD_TCP_CTRL_REG__TD__SHIFT 0x0
26627#define CGTS_CU12_TD_TCP_CTRL_REG__TD_OVERRIDE__SHIFT 0x7
26628#define CGTS_CU12_TD_TCP_CTRL_REG__TD_BUSY_OVERRIDE__SHIFT 0x8
26629#define CGTS_CU12_TD_TCP_CTRL_REG__TD_LS_OVERRIDE__SHIFT 0xa
26630#define CGTS_CU12_TD_TCP_CTRL_REG__TD_SIMDBUSY_OVERRIDE__SHIFT 0xb
26631#define CGTS_CU12_TD_TCP_CTRL_REG__TCPF__SHIFT 0x10
26632#define CGTS_CU12_TD_TCP_CTRL_REG__TCPF_OVERRIDE__SHIFT 0x17
26633#define CGTS_CU12_TD_TCP_CTRL_REG__TCPF_BUSY_OVERRIDE__SHIFT 0x18
26634#define CGTS_CU12_TD_TCP_CTRL_REG__TCPF_LS_OVERRIDE__SHIFT 0x1a
26635#define CGTS_CU12_TD_TCP_CTRL_REG__TCPF_SIMDBUSY_OVERRIDE__SHIFT 0x1b
26636#define CGTS_CU12_TD_TCP_CTRL_REG__TD_MASK 0x0000007FL
26637#define CGTS_CU12_TD_TCP_CTRL_REG__TD_OVERRIDE_MASK 0x00000080L
26638#define CGTS_CU12_TD_TCP_CTRL_REG__TD_BUSY_OVERRIDE_MASK 0x00000300L
26639#define CGTS_CU12_TD_TCP_CTRL_REG__TD_LS_OVERRIDE_MASK 0x00000400L
26640#define CGTS_CU12_TD_TCP_CTRL_REG__TD_SIMDBUSY_OVERRIDE_MASK 0x00000800L
26641#define CGTS_CU12_TD_TCP_CTRL_REG__TCPF_MASK 0x007F0000L
26642#define CGTS_CU12_TD_TCP_CTRL_REG__TCPF_OVERRIDE_MASK 0x00800000L
26643#define CGTS_CU12_TD_TCP_CTRL_REG__TCPF_BUSY_OVERRIDE_MASK 0x03000000L
26644#define CGTS_CU12_TD_TCP_CTRL_REG__TCPF_LS_OVERRIDE_MASK 0x04000000L
26645#define CGTS_CU12_TD_TCP_CTRL_REG__TCPF_SIMDBUSY_OVERRIDE_MASK 0x08000000L
26646//CGTS_CU13_SP0_CTRL_REG
26647#define CGTS_CU13_SP0_CTRL_REG__SP00__SHIFT 0x0
26648#define CGTS_CU13_SP0_CTRL_REG__SP00_OVERRIDE__SHIFT 0x7
26649#define CGTS_CU13_SP0_CTRL_REG__SP00_BUSY_OVERRIDE__SHIFT 0x8
26650#define CGTS_CU13_SP0_CTRL_REG__SP00_LS_OVERRIDE__SHIFT 0xa
26651#define CGTS_CU13_SP0_CTRL_REG__SP00_SIMDBUSY_OVERRIDE__SHIFT 0xb
26652#define CGTS_CU13_SP0_CTRL_REG__SP01__SHIFT 0x10
26653#define CGTS_CU13_SP0_CTRL_REG__SP01_OVERRIDE__SHIFT 0x17
26654#define CGTS_CU13_SP0_CTRL_REG__SP01_BUSY_OVERRIDE__SHIFT 0x18
26655#define CGTS_CU13_SP0_CTRL_REG__SP01_LS_OVERRIDE__SHIFT 0x1a
26656#define CGTS_CU13_SP0_CTRL_REG__SP01_SIMDBUSY_OVERRIDE__SHIFT 0x1b
26657#define CGTS_CU13_SP0_CTRL_REG__SP00_MASK 0x0000007FL
26658#define CGTS_CU13_SP0_CTRL_REG__SP00_OVERRIDE_MASK 0x00000080L
26659#define CGTS_CU13_SP0_CTRL_REG__SP00_BUSY_OVERRIDE_MASK 0x00000300L
26660#define CGTS_CU13_SP0_CTRL_REG__SP00_LS_OVERRIDE_MASK 0x00000400L
26661#define CGTS_CU13_SP0_CTRL_REG__SP00_SIMDBUSY_OVERRIDE_MASK 0x00000800L
26662#define CGTS_CU13_SP0_CTRL_REG__SP01_MASK 0x007F0000L
26663#define CGTS_CU13_SP0_CTRL_REG__SP01_OVERRIDE_MASK 0x00800000L
26664#define CGTS_CU13_SP0_CTRL_REG__SP01_BUSY_OVERRIDE_MASK 0x03000000L
26665#define CGTS_CU13_SP0_CTRL_REG__SP01_LS_OVERRIDE_MASK 0x04000000L
26666#define CGTS_CU13_SP0_CTRL_REG__SP01_SIMDBUSY_OVERRIDE_MASK 0x08000000L
26667//CGTS_CU13_LDS_SQ_CTRL_REG
26668#define CGTS_CU13_LDS_SQ_CTRL_REG__LDS__SHIFT 0x0
26669#define CGTS_CU13_LDS_SQ_CTRL_REG__LDS_OVERRIDE__SHIFT 0x7
26670#define CGTS_CU13_LDS_SQ_CTRL_REG__LDS_BUSY_OVERRIDE__SHIFT 0x8
26671#define CGTS_CU13_LDS_SQ_CTRL_REG__LDS_LS_OVERRIDE__SHIFT 0xa
26672#define CGTS_CU13_LDS_SQ_CTRL_REG__LDS_SIMDBUSY_OVERRIDE__SHIFT 0xb
26673#define CGTS_CU13_LDS_SQ_CTRL_REG__SQ__SHIFT 0x10
26674#define CGTS_CU13_LDS_SQ_CTRL_REG__SQ_OVERRIDE__SHIFT 0x17
26675#define CGTS_CU13_LDS_SQ_CTRL_REG__SQ_BUSY_OVERRIDE__SHIFT 0x18
26676#define CGTS_CU13_LDS_SQ_CTRL_REG__SQ_LS_OVERRIDE__SHIFT 0x1a
26677#define CGTS_CU13_LDS_SQ_CTRL_REG__SQ_SIMDBUSY_OVERRIDE__SHIFT 0x1b
26678#define CGTS_CU13_LDS_SQ_CTRL_REG__LDS_MASK 0x0000007FL
26679#define CGTS_CU13_LDS_SQ_CTRL_REG__LDS_OVERRIDE_MASK 0x00000080L
26680#define CGTS_CU13_LDS_SQ_CTRL_REG__LDS_BUSY_OVERRIDE_MASK 0x00000300L
26681#define CGTS_CU13_LDS_SQ_CTRL_REG__LDS_LS_OVERRIDE_MASK 0x00000400L
26682#define CGTS_CU13_LDS_SQ_CTRL_REG__LDS_SIMDBUSY_OVERRIDE_MASK 0x00000800L
26683#define CGTS_CU13_LDS_SQ_CTRL_REG__SQ_MASK 0x007F0000L
26684#define CGTS_CU13_LDS_SQ_CTRL_REG__SQ_OVERRIDE_MASK 0x00800000L
26685#define CGTS_CU13_LDS_SQ_CTRL_REG__SQ_BUSY_OVERRIDE_MASK 0x03000000L
26686#define CGTS_CU13_LDS_SQ_CTRL_REG__SQ_LS_OVERRIDE_MASK 0x04000000L
26687#define CGTS_CU13_LDS_SQ_CTRL_REG__SQ_SIMDBUSY_OVERRIDE_MASK 0x08000000L
26688//CGTS_CU13_TA_SQC_CTRL_REG
26689#define CGTS_CU13_TA_SQC_CTRL_REG__TA__SHIFT 0x0
26690#define CGTS_CU13_TA_SQC_CTRL_REG__TA_OVERRIDE__SHIFT 0x7
26691#define CGTS_CU13_TA_SQC_CTRL_REG__TA_BUSY_OVERRIDE__SHIFT 0x8
26692#define CGTS_CU13_TA_SQC_CTRL_REG__TA_LS_OVERRIDE__SHIFT 0xa
26693#define CGTS_CU13_TA_SQC_CTRL_REG__TA_SIMDBUSY_OVERRIDE__SHIFT 0xb
26694#define CGTS_CU13_TA_SQC_CTRL_REG__TA_MASK 0x0000007FL
26695#define CGTS_CU13_TA_SQC_CTRL_REG__TA_OVERRIDE_MASK 0x00000080L
26696#define CGTS_CU13_TA_SQC_CTRL_REG__TA_BUSY_OVERRIDE_MASK 0x00000300L
26697#define CGTS_CU13_TA_SQC_CTRL_REG__TA_LS_OVERRIDE_MASK 0x00000400L
26698#define CGTS_CU13_TA_SQC_CTRL_REG__TA_SIMDBUSY_OVERRIDE_MASK 0x00000800L
26699//CGTS_CU13_SP1_CTRL_REG
26700#define CGTS_CU13_SP1_CTRL_REG__SP10__SHIFT 0x0
26701#define CGTS_CU13_SP1_CTRL_REG__SP10_OVERRIDE__SHIFT 0x7
26702#define CGTS_CU13_SP1_CTRL_REG__SP10_BUSY_OVERRIDE__SHIFT 0x8
26703#define CGTS_CU13_SP1_CTRL_REG__SP10_LS_OVERRIDE__SHIFT 0xa
26704#define CGTS_CU13_SP1_CTRL_REG__SP10_SIMDBUSY_OVERRIDE__SHIFT 0xb
26705#define CGTS_CU13_SP1_CTRL_REG__SP11__SHIFT 0x10
26706#define CGTS_CU13_SP1_CTRL_REG__SP11_OVERRIDE__SHIFT 0x17
26707#define CGTS_CU13_SP1_CTRL_REG__SP11_BUSY_OVERRIDE__SHIFT 0x18
26708#define CGTS_CU13_SP1_CTRL_REG__SP11_LS_OVERRIDE__SHIFT 0x1a
26709#define CGTS_CU13_SP1_CTRL_REG__SP11_SIMDBUSY_OVERRIDE__SHIFT 0x1b
26710#define CGTS_CU13_SP1_CTRL_REG__SP10_MASK 0x0000007FL
26711#define CGTS_CU13_SP1_CTRL_REG__SP10_OVERRIDE_MASK 0x00000080L
26712#define CGTS_CU13_SP1_CTRL_REG__SP10_BUSY_OVERRIDE_MASK 0x00000300L
26713#define CGTS_CU13_SP1_CTRL_REG__SP10_LS_OVERRIDE_MASK 0x00000400L
26714#define CGTS_CU13_SP1_CTRL_REG__SP10_SIMDBUSY_OVERRIDE_MASK 0x00000800L
26715#define CGTS_CU13_SP1_CTRL_REG__SP11_MASK 0x007F0000L
26716#define CGTS_CU13_SP1_CTRL_REG__SP11_OVERRIDE_MASK 0x00800000L
26717#define CGTS_CU13_SP1_CTRL_REG__SP11_BUSY_OVERRIDE_MASK 0x03000000L
26718#define CGTS_CU13_SP1_CTRL_REG__SP11_LS_OVERRIDE_MASK 0x04000000L
26719#define CGTS_CU13_SP1_CTRL_REG__SP11_SIMDBUSY_OVERRIDE_MASK 0x08000000L
26720//CGTS_CU13_TD_TCP_CTRL_REG
26721#define CGTS_CU13_TD_TCP_CTRL_REG__TD__SHIFT 0x0
26722#define CGTS_CU13_TD_TCP_CTRL_REG__TD_OVERRIDE__SHIFT 0x7
26723#define CGTS_CU13_TD_TCP_CTRL_REG__TD_BUSY_OVERRIDE__SHIFT 0x8
26724#define CGTS_CU13_TD_TCP_CTRL_REG__TD_LS_OVERRIDE__SHIFT 0xa
26725#define CGTS_CU13_TD_TCP_CTRL_REG__TD_SIMDBUSY_OVERRIDE__SHIFT 0xb
26726#define CGTS_CU13_TD_TCP_CTRL_REG__TCPF__SHIFT 0x10
26727#define CGTS_CU13_TD_TCP_CTRL_REG__TCPF_OVERRIDE__SHIFT 0x17
26728#define CGTS_CU13_TD_TCP_CTRL_REG__TCPF_BUSY_OVERRIDE__SHIFT 0x18
26729#define CGTS_CU13_TD_TCP_CTRL_REG__TCPF_LS_OVERRIDE__SHIFT 0x1a
26730#define CGTS_CU13_TD_TCP_CTRL_REG__TCPF_SIMDBUSY_OVERRIDE__SHIFT 0x1b
26731#define CGTS_CU13_TD_TCP_CTRL_REG__TD_MASK 0x0000007FL
26732#define CGTS_CU13_TD_TCP_CTRL_REG__TD_OVERRIDE_MASK 0x00000080L
26733#define CGTS_CU13_TD_TCP_CTRL_REG__TD_BUSY_OVERRIDE_MASK 0x00000300L
26734#define CGTS_CU13_TD_TCP_CTRL_REG__TD_LS_OVERRIDE_MASK 0x00000400L
26735#define CGTS_CU13_TD_TCP_CTRL_REG__TD_SIMDBUSY_OVERRIDE_MASK 0x00000800L
26736#define CGTS_CU13_TD_TCP_CTRL_REG__TCPF_MASK 0x007F0000L
26737#define CGTS_CU13_TD_TCP_CTRL_REG__TCPF_OVERRIDE_MASK 0x00800000L
26738#define CGTS_CU13_TD_TCP_CTRL_REG__TCPF_BUSY_OVERRIDE_MASK 0x03000000L
26739#define CGTS_CU13_TD_TCP_CTRL_REG__TCPF_LS_OVERRIDE_MASK 0x04000000L
26740#define CGTS_CU13_TD_TCP_CTRL_REG__TCPF_SIMDBUSY_OVERRIDE_MASK 0x08000000L
26741//CGTS_CU14_SP0_CTRL_REG
26742#define CGTS_CU14_SP0_CTRL_REG__SP00__SHIFT 0x0
26743#define CGTS_CU14_SP0_CTRL_REG__SP00_OVERRIDE__SHIFT 0x7
26744#define CGTS_CU14_SP0_CTRL_REG__SP00_BUSY_OVERRIDE__SHIFT 0x8
26745#define CGTS_CU14_SP0_CTRL_REG__SP00_LS_OVERRIDE__SHIFT 0xa
26746#define CGTS_CU14_SP0_CTRL_REG__SP00_SIMDBUSY_OVERRIDE__SHIFT 0xb
26747#define CGTS_CU14_SP0_CTRL_REG__SP01__SHIFT 0x10
26748#define CGTS_CU14_SP0_CTRL_REG__SP01_OVERRIDE__SHIFT 0x17
26749#define CGTS_CU14_SP0_CTRL_REG__SP01_BUSY_OVERRIDE__SHIFT 0x18
26750#define CGTS_CU14_SP0_CTRL_REG__SP01_LS_OVERRIDE__SHIFT 0x1a
26751#define CGTS_CU14_SP0_CTRL_REG__SP01_SIMDBUSY_OVERRIDE__SHIFT 0x1b
26752#define CGTS_CU14_SP0_CTRL_REG__SP00_MASK 0x0000007FL
26753#define CGTS_CU14_SP0_CTRL_REG__SP00_OVERRIDE_MASK 0x00000080L
26754#define CGTS_CU14_SP0_CTRL_REG__SP00_BUSY_OVERRIDE_MASK 0x00000300L
26755#define CGTS_CU14_SP0_CTRL_REG__SP00_LS_OVERRIDE_MASK 0x00000400L
26756#define CGTS_CU14_SP0_CTRL_REG__SP00_SIMDBUSY_OVERRIDE_MASK 0x00000800L
26757#define CGTS_CU14_SP0_CTRL_REG__SP01_MASK 0x007F0000L
26758#define CGTS_CU14_SP0_CTRL_REG__SP01_OVERRIDE_MASK 0x00800000L
26759#define CGTS_CU14_SP0_CTRL_REG__SP01_BUSY_OVERRIDE_MASK 0x03000000L
26760#define CGTS_CU14_SP0_CTRL_REG__SP01_LS_OVERRIDE_MASK 0x04000000L
26761#define CGTS_CU14_SP0_CTRL_REG__SP01_SIMDBUSY_OVERRIDE_MASK 0x08000000L
26762//CGTS_CU14_LDS_SQ_CTRL_REG
26763#define CGTS_CU14_LDS_SQ_CTRL_REG__LDS__SHIFT 0x0
26764#define CGTS_CU14_LDS_SQ_CTRL_REG__LDS_OVERRIDE__SHIFT 0x7
26765#define CGTS_CU14_LDS_SQ_CTRL_REG__LDS_BUSY_OVERRIDE__SHIFT 0x8
26766#define CGTS_CU14_LDS_SQ_CTRL_REG__LDS_LS_OVERRIDE__SHIFT 0xa
26767#define CGTS_CU14_LDS_SQ_CTRL_REG__LDS_SIMDBUSY_OVERRIDE__SHIFT 0xb
26768#define CGTS_CU14_LDS_SQ_CTRL_REG__SQ__SHIFT 0x10
26769#define CGTS_CU14_LDS_SQ_CTRL_REG__SQ_OVERRIDE__SHIFT 0x17
26770#define CGTS_CU14_LDS_SQ_CTRL_REG__SQ_BUSY_OVERRIDE__SHIFT 0x18
26771#define CGTS_CU14_LDS_SQ_CTRL_REG__SQ_LS_OVERRIDE__SHIFT 0x1a
26772#define CGTS_CU14_LDS_SQ_CTRL_REG__SQ_SIMDBUSY_OVERRIDE__SHIFT 0x1b
26773#define CGTS_CU14_LDS_SQ_CTRL_REG__LDS_MASK 0x0000007FL
26774#define CGTS_CU14_LDS_SQ_CTRL_REG__LDS_OVERRIDE_MASK 0x00000080L
26775#define CGTS_CU14_LDS_SQ_CTRL_REG__LDS_BUSY_OVERRIDE_MASK 0x00000300L
26776#define CGTS_CU14_LDS_SQ_CTRL_REG__LDS_LS_OVERRIDE_MASK 0x00000400L
26777#define CGTS_CU14_LDS_SQ_CTRL_REG__LDS_SIMDBUSY_OVERRIDE_MASK 0x00000800L
26778#define CGTS_CU14_LDS_SQ_CTRL_REG__SQ_MASK 0x007F0000L
26779#define CGTS_CU14_LDS_SQ_CTRL_REG__SQ_OVERRIDE_MASK 0x00800000L
26780#define CGTS_CU14_LDS_SQ_CTRL_REG__SQ_BUSY_OVERRIDE_MASK 0x03000000L
26781#define CGTS_CU14_LDS_SQ_CTRL_REG__SQ_LS_OVERRIDE_MASK 0x04000000L
26782#define CGTS_CU14_LDS_SQ_CTRL_REG__SQ_SIMDBUSY_OVERRIDE_MASK 0x08000000L
26783//CGTS_CU14_TA_SQC_CTRL_REG
26784#define CGTS_CU14_TA_SQC_CTRL_REG__TA__SHIFT 0x0
26785#define CGTS_CU14_TA_SQC_CTRL_REG__TA_OVERRIDE__SHIFT 0x7
26786#define CGTS_CU14_TA_SQC_CTRL_REG__TA_BUSY_OVERRIDE__SHIFT 0x8
26787#define CGTS_CU14_TA_SQC_CTRL_REG__TA_LS_OVERRIDE__SHIFT 0xa
26788#define CGTS_CU14_TA_SQC_CTRL_REG__TA_SIMDBUSY_OVERRIDE__SHIFT 0xb
26789#define CGTS_CU14_TA_SQC_CTRL_REG__TA_MASK 0x0000007FL
26790#define CGTS_CU14_TA_SQC_CTRL_REG__TA_OVERRIDE_MASK 0x00000080L
26791#define CGTS_CU14_TA_SQC_CTRL_REG__TA_BUSY_OVERRIDE_MASK 0x00000300L
26792#define CGTS_CU14_TA_SQC_CTRL_REG__TA_LS_OVERRIDE_MASK 0x00000400L
26793#define CGTS_CU14_TA_SQC_CTRL_REG__TA_SIMDBUSY_OVERRIDE_MASK 0x00000800L
26794//CGTS_CU14_SP1_CTRL_REG
26795#define CGTS_CU14_SP1_CTRL_REG__SP10__SHIFT 0x0
26796#define CGTS_CU14_SP1_CTRL_REG__SP10_OVERRIDE__SHIFT 0x7
26797#define CGTS_CU14_SP1_CTRL_REG__SP10_BUSY_OVERRIDE__SHIFT 0x8
26798#define CGTS_CU14_SP1_CTRL_REG__SP10_LS_OVERRIDE__SHIFT 0xa
26799#define CGTS_CU14_SP1_CTRL_REG__SP10_SIMDBUSY_OVERRIDE__SHIFT 0xb
26800#define CGTS_CU14_SP1_CTRL_REG__SP11__SHIFT 0x10
26801#define CGTS_CU14_SP1_CTRL_REG__SP11_OVERRIDE__SHIFT 0x17
26802#define CGTS_CU14_SP1_CTRL_REG__SP11_BUSY_OVERRIDE__SHIFT 0x18
26803#define CGTS_CU14_SP1_CTRL_REG__SP11_LS_OVERRIDE__SHIFT 0x1a
26804#define CGTS_CU14_SP1_CTRL_REG__SP11_SIMDBUSY_OVERRIDE__SHIFT 0x1b
26805#define CGTS_CU14_SP1_CTRL_REG__SP10_MASK 0x0000007FL
26806#define CGTS_CU14_SP1_CTRL_REG__SP10_OVERRIDE_MASK 0x00000080L
26807#define CGTS_CU14_SP1_CTRL_REG__SP10_BUSY_OVERRIDE_MASK 0x00000300L
26808#define CGTS_CU14_SP1_CTRL_REG__SP10_LS_OVERRIDE_MASK 0x00000400L
26809#define CGTS_CU14_SP1_CTRL_REG__SP10_SIMDBUSY_OVERRIDE_MASK 0x00000800L
26810#define CGTS_CU14_SP1_CTRL_REG__SP11_MASK 0x007F0000L
26811#define CGTS_CU14_SP1_CTRL_REG__SP11_OVERRIDE_MASK 0x00800000L
26812#define CGTS_CU14_SP1_CTRL_REG__SP11_BUSY_OVERRIDE_MASK 0x03000000L
26813#define CGTS_CU14_SP1_CTRL_REG__SP11_LS_OVERRIDE_MASK 0x04000000L
26814#define CGTS_CU14_SP1_CTRL_REG__SP11_SIMDBUSY_OVERRIDE_MASK 0x08000000L
26815//CGTS_CU14_TD_TCP_CTRL_REG
26816#define CGTS_CU14_TD_TCP_CTRL_REG__TD__SHIFT 0x0
26817#define CGTS_CU14_TD_TCP_CTRL_REG__TD_OVERRIDE__SHIFT 0x7
26818#define CGTS_CU14_TD_TCP_CTRL_REG__TD_BUSY_OVERRIDE__SHIFT 0x8
26819#define CGTS_CU14_TD_TCP_CTRL_REG__TD_LS_OVERRIDE__SHIFT 0xa
26820#define CGTS_CU14_TD_TCP_CTRL_REG__TD_SIMDBUSY_OVERRIDE__SHIFT 0xb
26821#define CGTS_CU14_TD_TCP_CTRL_REG__TCPF__SHIFT 0x10
26822#define CGTS_CU14_TD_TCP_CTRL_REG__TCPF_OVERRIDE__SHIFT 0x17
26823#define CGTS_CU14_TD_TCP_CTRL_REG__TCPF_BUSY_OVERRIDE__SHIFT 0x18
26824#define CGTS_CU14_TD_TCP_CTRL_REG__TCPF_LS_OVERRIDE__SHIFT 0x1a
26825#define CGTS_CU14_TD_TCP_CTRL_REG__TCPF_SIMDBUSY_OVERRIDE__SHIFT 0x1b
26826#define CGTS_CU14_TD_TCP_CTRL_REG__TD_MASK 0x0000007FL
26827#define CGTS_CU14_TD_TCP_CTRL_REG__TD_OVERRIDE_MASK 0x00000080L
26828#define CGTS_CU14_TD_TCP_CTRL_REG__TD_BUSY_OVERRIDE_MASK 0x00000300L
26829#define CGTS_CU14_TD_TCP_CTRL_REG__TD_LS_OVERRIDE_MASK 0x00000400L
26830#define CGTS_CU14_TD_TCP_CTRL_REG__TD_SIMDBUSY_OVERRIDE_MASK 0x00000800L
26831#define CGTS_CU14_TD_TCP_CTRL_REG__TCPF_MASK 0x007F0000L
26832#define CGTS_CU14_TD_TCP_CTRL_REG__TCPF_OVERRIDE_MASK 0x00800000L
26833#define CGTS_CU14_TD_TCP_CTRL_REG__TCPF_BUSY_OVERRIDE_MASK 0x03000000L
26834#define CGTS_CU14_TD_TCP_CTRL_REG__TCPF_LS_OVERRIDE_MASK 0x04000000L
26835#define CGTS_CU14_TD_TCP_CTRL_REG__TCPF_SIMDBUSY_OVERRIDE_MASK 0x08000000L
26836//CGTS_CU15_SP0_CTRL_REG
26837#define CGTS_CU15_SP0_CTRL_REG__SP00__SHIFT 0x0
26838#define CGTS_CU15_SP0_CTRL_REG__SP00_OVERRIDE__SHIFT 0x7
26839#define CGTS_CU15_SP0_CTRL_REG__SP00_BUSY_OVERRIDE__SHIFT 0x8
26840#define CGTS_CU15_SP0_CTRL_REG__SP00_LS_OVERRIDE__SHIFT 0xa
26841#define CGTS_CU15_SP0_CTRL_REG__SP00_SIMDBUSY_OVERRIDE__SHIFT 0xb
26842#define CGTS_CU15_SP0_CTRL_REG__SP01__SHIFT 0x10
26843#define CGTS_CU15_SP0_CTRL_REG__SP01_OVERRIDE__SHIFT 0x17
26844#define CGTS_CU15_SP0_CTRL_REG__SP01_BUSY_OVERRIDE__SHIFT 0x18
26845#define CGTS_CU15_SP0_CTRL_REG__SP01_LS_OVERRIDE__SHIFT 0x1a
26846#define CGTS_CU15_SP0_CTRL_REG__SP01_SIMDBUSY_OVERRIDE__SHIFT 0x1b
26847#define CGTS_CU15_SP0_CTRL_REG__SP00_MASK 0x0000007FL
26848#define CGTS_CU15_SP0_CTRL_REG__SP00_OVERRIDE_MASK 0x00000080L
26849#define CGTS_CU15_SP0_CTRL_REG__SP00_BUSY_OVERRIDE_MASK 0x00000300L
26850#define CGTS_CU15_SP0_CTRL_REG__SP00_LS_OVERRIDE_MASK 0x00000400L
26851#define CGTS_CU15_SP0_CTRL_REG__SP00_SIMDBUSY_OVERRIDE_MASK 0x00000800L
26852#define CGTS_CU15_SP0_CTRL_REG__SP01_MASK 0x007F0000L
26853#define CGTS_CU15_SP0_CTRL_REG__SP01_OVERRIDE_MASK 0x00800000L
26854#define CGTS_CU15_SP0_CTRL_REG__SP01_BUSY_OVERRIDE_MASK 0x03000000L
26855#define CGTS_CU15_SP0_CTRL_REG__SP01_LS_OVERRIDE_MASK 0x04000000L
26856#define CGTS_CU15_SP0_CTRL_REG__SP01_SIMDBUSY_OVERRIDE_MASK 0x08000000L
26857//CGTS_CU15_LDS_SQ_CTRL_REG
26858#define CGTS_CU15_LDS_SQ_CTRL_REG__LDS__SHIFT 0x0
26859#define CGTS_CU15_LDS_SQ_CTRL_REG__LDS_OVERRIDE__SHIFT 0x7
26860#define CGTS_CU15_LDS_SQ_CTRL_REG__LDS_BUSY_OVERRIDE__SHIFT 0x8
26861#define CGTS_CU15_LDS_SQ_CTRL_REG__LDS_LS_OVERRIDE__SHIFT 0xa
26862#define CGTS_CU15_LDS_SQ_CTRL_REG__LDS_SIMDBUSY_OVERRIDE__SHIFT 0xb
26863#define CGTS_CU15_LDS_SQ_CTRL_REG__SQ__SHIFT 0x10
26864#define CGTS_CU15_LDS_SQ_CTRL_REG__SQ_OVERRIDE__SHIFT 0x17
26865#define CGTS_CU15_LDS_SQ_CTRL_REG__SQ_BUSY_OVERRIDE__SHIFT 0x18
26866#define CGTS_CU15_LDS_SQ_CTRL_REG__SQ_LS_OVERRIDE__SHIFT 0x1a
26867#define CGTS_CU15_LDS_SQ_CTRL_REG__SQ_SIMDBUSY_OVERRIDE__SHIFT 0x1b
26868#define CGTS_CU15_LDS_SQ_CTRL_REG__LDS_MASK 0x0000007FL
26869#define CGTS_CU15_LDS_SQ_CTRL_REG__LDS_OVERRIDE_MASK 0x00000080L
26870#define CGTS_CU15_LDS_SQ_CTRL_REG__LDS_BUSY_OVERRIDE_MASK 0x00000300L
26871#define CGTS_CU15_LDS_SQ_CTRL_REG__LDS_LS_OVERRIDE_MASK 0x00000400L
26872#define CGTS_CU15_LDS_SQ_CTRL_REG__LDS_SIMDBUSY_OVERRIDE_MASK 0x00000800L
26873#define CGTS_CU15_LDS_SQ_CTRL_REG__SQ_MASK 0x007F0000L
26874#define CGTS_CU15_LDS_SQ_CTRL_REG__SQ_OVERRIDE_MASK 0x00800000L
26875#define CGTS_CU15_LDS_SQ_CTRL_REG__SQ_BUSY_OVERRIDE_MASK 0x03000000L
26876#define CGTS_CU15_LDS_SQ_CTRL_REG__SQ_LS_OVERRIDE_MASK 0x04000000L
26877#define CGTS_CU15_LDS_SQ_CTRL_REG__SQ_SIMDBUSY_OVERRIDE_MASK 0x08000000L
26878//CGTS_CU15_TA_SQC_CTRL_REG
26879#define CGTS_CU15_TA_SQC_CTRL_REG__TA__SHIFT 0x0
26880#define CGTS_CU15_TA_SQC_CTRL_REG__TA_OVERRIDE__SHIFT 0x7
26881#define CGTS_CU15_TA_SQC_CTRL_REG__TA_BUSY_OVERRIDE__SHIFT 0x8
26882#define CGTS_CU15_TA_SQC_CTRL_REG__TA_LS_OVERRIDE__SHIFT 0xa
26883#define CGTS_CU15_TA_SQC_CTRL_REG__TA_SIMDBUSY_OVERRIDE__SHIFT 0xb
26884#define CGTS_CU15_TA_SQC_CTRL_REG__SQC__SHIFT 0x10
26885#define CGTS_CU15_TA_SQC_CTRL_REG__SQC_OVERRIDE__SHIFT 0x17
26886#define CGTS_CU15_TA_SQC_CTRL_REG__SQC_BUSY_OVERRIDE__SHIFT 0x18
26887#define CGTS_CU15_TA_SQC_CTRL_REG__SQC_LS_OVERRIDE__SHIFT 0x1a
26888#define CGTS_CU15_TA_SQC_CTRL_REG__SQC_SIMDBUSY_OVERRIDE__SHIFT 0x1b
26889#define CGTS_CU15_TA_SQC_CTRL_REG__TA_MASK 0x0000007FL
26890#define CGTS_CU15_TA_SQC_CTRL_REG__TA_OVERRIDE_MASK 0x00000080L
26891#define CGTS_CU15_TA_SQC_CTRL_REG__TA_BUSY_OVERRIDE_MASK 0x00000300L
26892#define CGTS_CU15_TA_SQC_CTRL_REG__TA_LS_OVERRIDE_MASK 0x00000400L
26893#define CGTS_CU15_TA_SQC_CTRL_REG__TA_SIMDBUSY_OVERRIDE_MASK 0x00000800L
26894#define CGTS_CU15_TA_SQC_CTRL_REG__SQC_MASK 0x007F0000L
26895#define CGTS_CU15_TA_SQC_CTRL_REG__SQC_OVERRIDE_MASK 0x00800000L
26896#define CGTS_CU15_TA_SQC_CTRL_REG__SQC_BUSY_OVERRIDE_MASK 0x03000000L
26897#define CGTS_CU15_TA_SQC_CTRL_REG__SQC_LS_OVERRIDE_MASK 0x04000000L
26898#define CGTS_CU15_TA_SQC_CTRL_REG__SQC_SIMDBUSY_OVERRIDE_MASK 0x08000000L
26899//CGTS_CU15_SP1_CTRL_REG
26900#define CGTS_CU15_SP1_CTRL_REG__SP10__SHIFT 0x0
26901#define CGTS_CU15_SP1_CTRL_REG__SP10_OVERRIDE__SHIFT 0x7
26902#define CGTS_CU15_SP1_CTRL_REG__SP10_BUSY_OVERRIDE__SHIFT 0x8
26903#define CGTS_CU15_SP1_CTRL_REG__SP10_LS_OVERRIDE__SHIFT 0xa
26904#define CGTS_CU15_SP1_CTRL_REG__SP10_SIMDBUSY_OVERRIDE__SHIFT 0xb
26905#define CGTS_CU15_SP1_CTRL_REG__SP11__SHIFT 0x10
26906#define CGTS_CU15_SP1_CTRL_REG__SP11_OVERRIDE__SHIFT 0x17
26907#define CGTS_CU15_SP1_CTRL_REG__SP11_BUSY_OVERRIDE__SHIFT 0x18
26908#define CGTS_CU15_SP1_CTRL_REG__SP11_LS_OVERRIDE__SHIFT 0x1a
26909#define CGTS_CU15_SP1_CTRL_REG__SP11_SIMDBUSY_OVERRIDE__SHIFT 0x1b
26910#define CGTS_CU15_SP1_CTRL_REG__SP10_MASK 0x0000007FL
26911#define CGTS_CU15_SP1_CTRL_REG__SP10_OVERRIDE_MASK 0x00000080L
26912#define CGTS_CU15_SP1_CTRL_REG__SP10_BUSY_OVERRIDE_MASK 0x00000300L
26913#define CGTS_CU15_SP1_CTRL_REG__SP10_LS_OVERRIDE_MASK 0x00000400L
26914#define CGTS_CU15_SP1_CTRL_REG__SP10_SIMDBUSY_OVERRIDE_MASK 0x00000800L
26915#define CGTS_CU15_SP1_CTRL_REG__SP11_MASK 0x007F0000L
26916#define CGTS_CU15_SP1_CTRL_REG__SP11_OVERRIDE_MASK 0x00800000L
26917#define CGTS_CU15_SP1_CTRL_REG__SP11_BUSY_OVERRIDE_MASK 0x03000000L
26918#define CGTS_CU15_SP1_CTRL_REG__SP11_LS_OVERRIDE_MASK 0x04000000L
26919#define CGTS_CU15_SP1_CTRL_REG__SP11_SIMDBUSY_OVERRIDE_MASK 0x08000000L
26920//CGTS_CU15_TD_TCP_CTRL_REG
26921#define CGTS_CU15_TD_TCP_CTRL_REG__TD__SHIFT 0x0
26922#define CGTS_CU15_TD_TCP_CTRL_REG__TD_OVERRIDE__SHIFT 0x7
26923#define CGTS_CU15_TD_TCP_CTRL_REG__TD_BUSY_OVERRIDE__SHIFT 0x8
26924#define CGTS_CU15_TD_TCP_CTRL_REG__TD_LS_OVERRIDE__SHIFT 0xa
26925#define CGTS_CU15_TD_TCP_CTRL_REG__TD_SIMDBUSY_OVERRIDE__SHIFT 0xb
26926#define CGTS_CU15_TD_TCP_CTRL_REG__TCPF__SHIFT 0x10
26927#define CGTS_CU15_TD_TCP_CTRL_REG__TCPF_OVERRIDE__SHIFT 0x17
26928#define CGTS_CU15_TD_TCP_CTRL_REG__TCPF_BUSY_OVERRIDE__SHIFT 0x18
26929#define CGTS_CU15_TD_TCP_CTRL_REG__TCPF_LS_OVERRIDE__SHIFT 0x1a
26930#define CGTS_CU15_TD_TCP_CTRL_REG__TCPF_SIMDBUSY_OVERRIDE__SHIFT 0x1b
26931#define CGTS_CU15_TD_TCP_CTRL_REG__TD_MASK 0x0000007FL
26932#define CGTS_CU15_TD_TCP_CTRL_REG__TD_OVERRIDE_MASK 0x00000080L
26933#define CGTS_CU15_TD_TCP_CTRL_REG__TD_BUSY_OVERRIDE_MASK 0x00000300L
26934#define CGTS_CU15_TD_TCP_CTRL_REG__TD_LS_OVERRIDE_MASK 0x00000400L
26935#define CGTS_CU15_TD_TCP_CTRL_REG__TD_SIMDBUSY_OVERRIDE_MASK 0x00000800L
26936#define CGTS_CU15_TD_TCP_CTRL_REG__TCPF_MASK 0x007F0000L
26937#define CGTS_CU15_TD_TCP_CTRL_REG__TCPF_OVERRIDE_MASK 0x00800000L
26938#define CGTS_CU15_TD_TCP_CTRL_REG__TCPF_BUSY_OVERRIDE_MASK 0x03000000L
26939#define CGTS_CU15_TD_TCP_CTRL_REG__TCPF_LS_OVERRIDE_MASK 0x04000000L
26940#define CGTS_CU15_TD_TCP_CTRL_REG__TCPF_SIMDBUSY_OVERRIDE_MASK 0x08000000L
26941//CGTS_CU0_TCPI_CTRL_REG
26942#define CGTS_CU0_TCPI_CTRL_REG__TCPI__SHIFT 0x0
26943#define CGTS_CU0_TCPI_CTRL_REG__TCPI_OVERRIDE__SHIFT 0x7
26944#define CGTS_CU0_TCPI_CTRL_REG__TCPI_BUSY_OVERRIDE__SHIFT 0x8
26945#define CGTS_CU0_TCPI_CTRL_REG__TCPI_LS_OVERRIDE__SHIFT 0xa
26946#define CGTS_CU0_TCPI_CTRL_REG__TCPI_SIMDBUSY_OVERRIDE__SHIFT 0xb
26947#define CGTS_CU0_TCPI_CTRL_REG__RESERVED__SHIFT 0xc
26948#define CGTS_CU0_TCPI_CTRL_REG__TCPI_MASK 0x0000007FL
26949#define CGTS_CU0_TCPI_CTRL_REG__TCPI_OVERRIDE_MASK 0x00000080L
26950#define CGTS_CU0_TCPI_CTRL_REG__TCPI_BUSY_OVERRIDE_MASK 0x00000300L
26951#define CGTS_CU0_TCPI_CTRL_REG__TCPI_LS_OVERRIDE_MASK 0x00000400L
26952#define CGTS_CU0_TCPI_CTRL_REG__TCPI_SIMDBUSY_OVERRIDE_MASK 0x00000800L
26953#define CGTS_CU0_TCPI_CTRL_REG__RESERVED_MASK 0xFFFFF000L
26954//CGTS_CU1_TCPI_CTRL_REG
26955#define CGTS_CU1_TCPI_CTRL_REG__TCPI__SHIFT 0x0
26956#define CGTS_CU1_TCPI_CTRL_REG__TCPI_OVERRIDE__SHIFT 0x7
26957#define CGTS_CU1_TCPI_CTRL_REG__TCPI_BUSY_OVERRIDE__SHIFT 0x8
26958#define CGTS_CU1_TCPI_CTRL_REG__TCPI_LS_OVERRIDE__SHIFT 0xa
26959#define CGTS_CU1_TCPI_CTRL_REG__TCPI_SIMDBUSY_OVERRIDE__SHIFT 0xb
26960#define CGTS_CU1_TCPI_CTRL_REG__RESERVED__SHIFT 0xc
26961#define CGTS_CU1_TCPI_CTRL_REG__TCPI_MASK 0x0000007FL
26962#define CGTS_CU1_TCPI_CTRL_REG__TCPI_OVERRIDE_MASK 0x00000080L
26963#define CGTS_CU1_TCPI_CTRL_REG__TCPI_BUSY_OVERRIDE_MASK 0x00000300L
26964#define CGTS_CU1_TCPI_CTRL_REG__TCPI_LS_OVERRIDE_MASK 0x00000400L
26965#define CGTS_CU1_TCPI_CTRL_REG__TCPI_SIMDBUSY_OVERRIDE_MASK 0x00000800L
26966#define CGTS_CU1_TCPI_CTRL_REG__RESERVED_MASK 0xFFFFF000L
26967//CGTS_CU2_TCPI_CTRL_REG
26968#define CGTS_CU2_TCPI_CTRL_REG__TCPI__SHIFT 0x0
26969#define CGTS_CU2_TCPI_CTRL_REG__TCPI_OVERRIDE__SHIFT 0x7
26970#define CGTS_CU2_TCPI_CTRL_REG__TCPI_BUSY_OVERRIDE__SHIFT 0x8
26971#define CGTS_CU2_TCPI_CTRL_REG__TCPI_LS_OVERRIDE__SHIFT 0xa
26972#define CGTS_CU2_TCPI_CTRL_REG__TCPI_SIMDBUSY_OVERRIDE__SHIFT 0xb
26973#define CGTS_CU2_TCPI_CTRL_REG__RESERVED__SHIFT 0xc
26974#define CGTS_CU2_TCPI_CTRL_REG__TCPI_MASK 0x0000007FL
26975#define CGTS_CU2_TCPI_CTRL_REG__TCPI_OVERRIDE_MASK 0x00000080L
26976#define CGTS_CU2_TCPI_CTRL_REG__TCPI_BUSY_OVERRIDE_MASK 0x00000300L
26977#define CGTS_CU2_TCPI_CTRL_REG__TCPI_LS_OVERRIDE_MASK 0x00000400L
26978#define CGTS_CU2_TCPI_CTRL_REG__TCPI_SIMDBUSY_OVERRIDE_MASK 0x00000800L
26979#define CGTS_CU2_TCPI_CTRL_REG__RESERVED_MASK 0xFFFFF000L
26980//CGTS_CU3_TCPI_CTRL_REG
26981#define CGTS_CU3_TCPI_CTRL_REG__TCPI__SHIFT 0x0
26982#define CGTS_CU3_TCPI_CTRL_REG__TCPI_OVERRIDE__SHIFT 0x7
26983#define CGTS_CU3_TCPI_CTRL_REG__TCPI_BUSY_OVERRIDE__SHIFT 0x8
26984#define CGTS_CU3_TCPI_CTRL_REG__TCPI_LS_OVERRIDE__SHIFT 0xa
26985#define CGTS_CU3_TCPI_CTRL_REG__TCPI_SIMDBUSY_OVERRIDE__SHIFT 0xb
26986#define CGTS_CU3_TCPI_CTRL_REG__RESERVED__SHIFT 0xc
26987#define CGTS_CU3_TCPI_CTRL_REG__TCPI_MASK 0x0000007FL
26988#define CGTS_CU3_TCPI_CTRL_REG__TCPI_OVERRIDE_MASK 0x00000080L
26989#define CGTS_CU3_TCPI_CTRL_REG__TCPI_BUSY_OVERRIDE_MASK 0x00000300L
26990#define CGTS_CU3_TCPI_CTRL_REG__TCPI_LS_OVERRIDE_MASK 0x00000400L
26991#define CGTS_CU3_TCPI_CTRL_REG__TCPI_SIMDBUSY_OVERRIDE_MASK 0x00000800L
26992#define CGTS_CU3_TCPI_CTRL_REG__RESERVED_MASK 0xFFFFF000L
26993//CGTS_CU4_TCPI_CTRL_REG
26994#define CGTS_CU4_TCPI_CTRL_REG__TCPI__SHIFT 0x0
26995#define CGTS_CU4_TCPI_CTRL_REG__TCPI_OVERRIDE__SHIFT 0x7
26996#define CGTS_CU4_TCPI_CTRL_REG__TCPI_BUSY_OVERRIDE__SHIFT 0x8
26997#define CGTS_CU4_TCPI_CTRL_REG__TCPI_LS_OVERRIDE__SHIFT 0xa
26998#define CGTS_CU4_TCPI_CTRL_REG__TCPI_SIMDBUSY_OVERRIDE__SHIFT 0xb
26999#define CGTS_CU4_TCPI_CTRL_REG__RESERVED__SHIFT 0xc
27000#define CGTS_CU4_TCPI_CTRL_REG__TCPI_MASK 0x0000007FL
27001#define CGTS_CU4_TCPI_CTRL_REG__TCPI_OVERRIDE_MASK 0x00000080L
27002#define CGTS_CU4_TCPI_CTRL_REG__TCPI_BUSY_OVERRIDE_MASK 0x00000300L
27003#define CGTS_CU4_TCPI_CTRL_REG__TCPI_LS_OVERRIDE_MASK 0x00000400L
27004#define CGTS_CU4_TCPI_CTRL_REG__TCPI_SIMDBUSY_OVERRIDE_MASK 0x00000800L
27005#define CGTS_CU4_TCPI_CTRL_REG__RESERVED_MASK 0xFFFFF000L
27006//CGTS_CU5_TCPI_CTRL_REG
27007#define CGTS_CU5_TCPI_CTRL_REG__TCPI__SHIFT 0x0
27008#define CGTS_CU5_TCPI_CTRL_REG__TCPI_OVERRIDE__SHIFT 0x7
27009#define CGTS_CU5_TCPI_CTRL_REG__TCPI_BUSY_OVERRIDE__SHIFT 0x8
27010#define CGTS_CU5_TCPI_CTRL_REG__TCPI_LS_OVERRIDE__SHIFT 0xa
27011#define CGTS_CU5_TCPI_CTRL_REG__TCPI_SIMDBUSY_OVERRIDE__SHIFT 0xb
27012#define CGTS_CU5_TCPI_CTRL_REG__RESERVED__SHIFT 0xc
27013#define CGTS_CU5_TCPI_CTRL_REG__TCPI_MASK 0x0000007FL
27014#define CGTS_CU5_TCPI_CTRL_REG__TCPI_OVERRIDE_MASK 0x00000080L
27015#define CGTS_CU5_TCPI_CTRL_REG__TCPI_BUSY_OVERRIDE_MASK 0x00000300L
27016#define CGTS_CU5_TCPI_CTRL_REG__TCPI_LS_OVERRIDE_MASK 0x00000400L
27017#define CGTS_CU5_TCPI_CTRL_REG__TCPI_SIMDBUSY_OVERRIDE_MASK 0x00000800L
27018#define CGTS_CU5_TCPI_CTRL_REG__RESERVED_MASK 0xFFFFF000L
27019//CGTS_CU6_TCPI_CTRL_REG
27020#define CGTS_CU6_TCPI_CTRL_REG__TCPI__SHIFT 0x0
27021#define CGTS_CU6_TCPI_CTRL_REG__TCPI_OVERRIDE__SHIFT 0x7
27022#define CGTS_CU6_TCPI_CTRL_REG__TCPI_BUSY_OVERRIDE__SHIFT 0x8
27023#define CGTS_CU6_TCPI_CTRL_REG__TCPI_LS_OVERRIDE__SHIFT 0xa
27024#define CGTS_CU6_TCPI_CTRL_REG__TCPI_SIMDBUSY_OVERRIDE__SHIFT 0xb
27025#define CGTS_CU6_TCPI_CTRL_REG__RESERVED__SHIFT 0xc
27026#define CGTS_CU6_TCPI_CTRL_REG__TCPI_MASK 0x0000007FL
27027#define CGTS_CU6_TCPI_CTRL_REG__TCPI_OVERRIDE_MASK 0x00000080L
27028#define CGTS_CU6_TCPI_CTRL_REG__TCPI_BUSY_OVERRIDE_MASK 0x00000300L
27029#define CGTS_CU6_TCPI_CTRL_REG__TCPI_LS_OVERRIDE_MASK 0x00000400L
27030#define CGTS_CU6_TCPI_CTRL_REG__TCPI_SIMDBUSY_OVERRIDE_MASK 0x00000800L
27031#define CGTS_CU6_TCPI_CTRL_REG__RESERVED_MASK 0xFFFFF000L
27032//CGTS_CU7_TCPI_CTRL_REG
27033#define CGTS_CU7_TCPI_CTRL_REG__TCPI__SHIFT 0x0
27034#define CGTS_CU7_TCPI_CTRL_REG__TCPI_OVERRIDE__SHIFT 0x7
27035#define CGTS_CU7_TCPI_CTRL_REG__TCPI_BUSY_OVERRIDE__SHIFT 0x8
27036#define CGTS_CU7_TCPI_CTRL_REG__TCPI_LS_OVERRIDE__SHIFT 0xa
27037#define CGTS_CU7_TCPI_CTRL_REG__TCPI_SIMDBUSY_OVERRIDE__SHIFT 0xb
27038#define CGTS_CU7_TCPI_CTRL_REG__RESERVED__SHIFT 0xc
27039#define CGTS_CU7_TCPI_CTRL_REG__TCPI_MASK 0x0000007FL
27040#define CGTS_CU7_TCPI_CTRL_REG__TCPI_OVERRIDE_MASK 0x00000080L
27041#define CGTS_CU7_TCPI_CTRL_REG__TCPI_BUSY_OVERRIDE_MASK 0x00000300L
27042#define CGTS_CU7_TCPI_CTRL_REG__TCPI_LS_OVERRIDE_MASK 0x00000400L
27043#define CGTS_CU7_TCPI_CTRL_REG__TCPI_SIMDBUSY_OVERRIDE_MASK 0x00000800L
27044#define CGTS_CU7_TCPI_CTRL_REG__RESERVED_MASK 0xFFFFF000L
27045//CGTS_CU8_TCPI_CTRL_REG
27046#define CGTS_CU8_TCPI_CTRL_REG__TCPI__SHIFT 0x0
27047#define CGTS_CU8_TCPI_CTRL_REG__TCPI_OVERRIDE__SHIFT 0x7
27048#define CGTS_CU8_TCPI_CTRL_REG__TCPI_BUSY_OVERRIDE__SHIFT 0x8
27049#define CGTS_CU8_TCPI_CTRL_REG__TCPI_LS_OVERRIDE__SHIFT 0xa
27050#define CGTS_CU8_TCPI_CTRL_REG__TCPI_SIMDBUSY_OVERRIDE__SHIFT 0xb
27051#define CGTS_CU8_TCPI_CTRL_REG__RESERVED__SHIFT 0xc
27052#define CGTS_CU8_TCPI_CTRL_REG__TCPI_MASK 0x0000007FL
27053#define CGTS_CU8_TCPI_CTRL_REG__TCPI_OVERRIDE_MASK 0x00000080L
27054#define CGTS_CU8_TCPI_CTRL_REG__TCPI_BUSY_OVERRIDE_MASK 0x00000300L
27055#define CGTS_CU8_TCPI_CTRL_REG__TCPI_LS_OVERRIDE_MASK 0x00000400L
27056#define CGTS_CU8_TCPI_CTRL_REG__TCPI_SIMDBUSY_OVERRIDE_MASK 0x00000800L
27057#define CGTS_CU8_TCPI_CTRL_REG__RESERVED_MASK 0xFFFFF000L
27058//CGTS_CU9_TCPI_CTRL_REG
27059#define CGTS_CU9_TCPI_CTRL_REG__TCPI__SHIFT 0x0
27060#define CGTS_CU9_TCPI_CTRL_REG__TCPI_OVERRIDE__SHIFT 0x7
27061#define CGTS_CU9_TCPI_CTRL_REG__TCPI_BUSY_OVERRIDE__SHIFT 0x8
27062#define CGTS_CU9_TCPI_CTRL_REG__TCPI_LS_OVERRIDE__SHIFT 0xa
27063#define CGTS_CU9_TCPI_CTRL_REG__TCPI_SIMDBUSY_OVERRIDE__SHIFT 0xb
27064#define CGTS_CU9_TCPI_CTRL_REG__RESERVED__SHIFT 0xc
27065#define CGTS_CU9_TCPI_CTRL_REG__TCPI_MASK 0x0000007FL
27066#define CGTS_CU9_TCPI_CTRL_REG__TCPI_OVERRIDE_MASK 0x00000080L
27067#define CGTS_CU9_TCPI_CTRL_REG__TCPI_BUSY_OVERRIDE_MASK 0x00000300L
27068#define CGTS_CU9_TCPI_CTRL_REG__TCPI_LS_OVERRIDE_MASK 0x00000400L
27069#define CGTS_CU9_TCPI_CTRL_REG__TCPI_SIMDBUSY_OVERRIDE_MASK 0x00000800L
27070#define CGTS_CU9_TCPI_CTRL_REG__RESERVED_MASK 0xFFFFF000L
27071//CGTS_CU10_TCPI_CTRL_REG
27072#define CGTS_CU10_TCPI_CTRL_REG__TCPI__SHIFT 0x0
27073#define CGTS_CU10_TCPI_CTRL_REG__TCPI_OVERRIDE__SHIFT 0x7
27074#define CGTS_CU10_TCPI_CTRL_REG__TCPI_BUSY_OVERRIDE__SHIFT 0x8
27075#define CGTS_CU10_TCPI_CTRL_REG__TCPI_LS_OVERRIDE__SHIFT 0xa
27076#define CGTS_CU10_TCPI_CTRL_REG__TCPI_SIMDBUSY_OVERRIDE__SHIFT 0xb
27077#define CGTS_CU10_TCPI_CTRL_REG__RESERVED__SHIFT 0xc
27078#define CGTS_CU10_TCPI_CTRL_REG__TCPI_MASK 0x0000007FL
27079#define CGTS_CU10_TCPI_CTRL_REG__TCPI_OVERRIDE_MASK 0x00000080L
27080#define CGTS_CU10_TCPI_CTRL_REG__TCPI_BUSY_OVERRIDE_MASK 0x00000300L
27081#define CGTS_CU10_TCPI_CTRL_REG__TCPI_LS_OVERRIDE_MASK 0x00000400L
27082#define CGTS_CU10_TCPI_CTRL_REG__TCPI_SIMDBUSY_OVERRIDE_MASK 0x00000800L
27083#define CGTS_CU10_TCPI_CTRL_REG__RESERVED_MASK 0xFFFFF000L
27084//CGTS_CU11_TCPI_CTRL_REG
27085#define CGTS_CU11_TCPI_CTRL_REG__TCPI__SHIFT 0x0
27086#define CGTS_CU11_TCPI_CTRL_REG__TCPI_OVERRIDE__SHIFT 0x7
27087#define CGTS_CU11_TCPI_CTRL_REG__TCPI_BUSY_OVERRIDE__SHIFT 0x8
27088#define CGTS_CU11_TCPI_CTRL_REG__TCPI_LS_OVERRIDE__SHIFT 0xa
27089#define CGTS_CU11_TCPI_CTRL_REG__TCPI_SIMDBUSY_OVERRIDE__SHIFT 0xb
27090#define CGTS_CU11_TCPI_CTRL_REG__RESERVED__SHIFT 0xc
27091#define CGTS_CU11_TCPI_CTRL_REG__TCPI_MASK 0x0000007FL
27092#define CGTS_CU11_TCPI_CTRL_REG__TCPI_OVERRIDE_MASK 0x00000080L
27093#define CGTS_CU11_TCPI_CTRL_REG__TCPI_BUSY_OVERRIDE_MASK 0x00000300L
27094#define CGTS_CU11_TCPI_CTRL_REG__TCPI_LS_OVERRIDE_MASK 0x00000400L
27095#define CGTS_CU11_TCPI_CTRL_REG__TCPI_SIMDBUSY_OVERRIDE_MASK 0x00000800L
27096#define CGTS_CU11_TCPI_CTRL_REG__RESERVED_MASK 0xFFFFF000L
27097//CGTS_CU12_TCPI_CTRL_REG
27098#define CGTS_CU12_TCPI_CTRL_REG__TCPI__SHIFT 0x0
27099#define CGTS_CU12_TCPI_CTRL_REG__TCPI_OVERRIDE__SHIFT 0x7
27100#define CGTS_CU12_TCPI_CTRL_REG__TCPI_BUSY_OVERRIDE__SHIFT 0x8
27101#define CGTS_CU12_TCPI_CTRL_REG__TCPI_LS_OVERRIDE__SHIFT 0xa
27102#define CGTS_CU12_TCPI_CTRL_REG__TCPI_SIMDBUSY_OVERRIDE__SHIFT 0xb
27103#define CGTS_CU12_TCPI_CTRL_REG__RESERVED__SHIFT 0xc
27104#define CGTS_CU12_TCPI_CTRL_REG__TCPI_MASK 0x0000007FL
27105#define CGTS_CU12_TCPI_CTRL_REG__TCPI_OVERRIDE_MASK 0x00000080L
27106#define CGTS_CU12_TCPI_CTRL_REG__TCPI_BUSY_OVERRIDE_MASK 0x00000300L
27107#define CGTS_CU12_TCPI_CTRL_REG__TCPI_LS_OVERRIDE_MASK 0x00000400L
27108#define CGTS_CU12_TCPI_CTRL_REG__TCPI_SIMDBUSY_OVERRIDE_MASK 0x00000800L
27109#define CGTS_CU12_TCPI_CTRL_REG__RESERVED_MASK 0xFFFFF000L
27110//CGTS_CU13_TCPI_CTRL_REG
27111#define CGTS_CU13_TCPI_CTRL_REG__TCPI__SHIFT 0x0
27112#define CGTS_CU13_TCPI_CTRL_REG__TCPI_OVERRIDE__SHIFT 0x7
27113#define CGTS_CU13_TCPI_CTRL_REG__TCPI_BUSY_OVERRIDE__SHIFT 0x8
27114#define CGTS_CU13_TCPI_CTRL_REG__TCPI_LS_OVERRIDE__SHIFT 0xa
27115#define CGTS_CU13_TCPI_CTRL_REG__TCPI_SIMDBUSY_OVERRIDE__SHIFT 0xb
27116#define CGTS_CU13_TCPI_CTRL_REG__RESERVED__SHIFT 0xc
27117#define CGTS_CU13_TCPI_CTRL_REG__TCPI_MASK 0x0000007FL
27118#define CGTS_CU13_TCPI_CTRL_REG__TCPI_OVERRIDE_MASK 0x00000080L
27119#define CGTS_CU13_TCPI_CTRL_REG__TCPI_BUSY_OVERRIDE_MASK 0x00000300L
27120#define CGTS_CU13_TCPI_CTRL_REG__TCPI_LS_OVERRIDE_MASK 0x00000400L
27121#define CGTS_CU13_TCPI_CTRL_REG__TCPI_SIMDBUSY_OVERRIDE_MASK 0x00000800L
27122#define CGTS_CU13_TCPI_CTRL_REG__RESERVED_MASK 0xFFFFF000L
27123//CGTS_CU14_TCPI_CTRL_REG
27124#define CGTS_CU14_TCPI_CTRL_REG__TCPI__SHIFT 0x0
27125#define CGTS_CU14_TCPI_CTRL_REG__TCPI_OVERRIDE__SHIFT 0x7
27126#define CGTS_CU14_TCPI_CTRL_REG__TCPI_BUSY_OVERRIDE__SHIFT 0x8
27127#define CGTS_CU14_TCPI_CTRL_REG__TCPI_LS_OVERRIDE__SHIFT 0xa
27128#define CGTS_CU14_TCPI_CTRL_REG__TCPI_SIMDBUSY_OVERRIDE__SHIFT 0xb
27129#define CGTS_CU14_TCPI_CTRL_REG__RESERVED__SHIFT 0xc
27130#define CGTS_CU14_TCPI_CTRL_REG__TCPI_MASK 0x0000007FL
27131#define CGTS_CU14_TCPI_CTRL_REG__TCPI_OVERRIDE_MASK 0x00000080L
27132#define CGTS_CU14_TCPI_CTRL_REG__TCPI_BUSY_OVERRIDE_MASK 0x00000300L
27133#define CGTS_CU14_TCPI_CTRL_REG__TCPI_LS_OVERRIDE_MASK 0x00000400L
27134#define CGTS_CU14_TCPI_CTRL_REG__TCPI_SIMDBUSY_OVERRIDE_MASK 0x00000800L
27135#define CGTS_CU14_TCPI_CTRL_REG__RESERVED_MASK 0xFFFFF000L
27136//CGTS_CU15_TCPI_CTRL_REG
27137#define CGTS_CU15_TCPI_CTRL_REG__TCPI__SHIFT 0x0
27138#define CGTS_CU15_TCPI_CTRL_REG__TCPI_OVERRIDE__SHIFT 0x7
27139#define CGTS_CU15_TCPI_CTRL_REG__TCPI_BUSY_OVERRIDE__SHIFT 0x8
27140#define CGTS_CU15_TCPI_CTRL_REG__TCPI_LS_OVERRIDE__SHIFT 0xa
27141#define CGTS_CU15_TCPI_CTRL_REG__TCPI_SIMDBUSY_OVERRIDE__SHIFT 0xb
27142#define CGTS_CU15_TCPI_CTRL_REG__RESERVED__SHIFT 0xc
27143#define CGTS_CU15_TCPI_CTRL_REG__TCPI_MASK 0x0000007FL
27144#define CGTS_CU15_TCPI_CTRL_REG__TCPI_OVERRIDE_MASK 0x00000080L
27145#define CGTS_CU15_TCPI_CTRL_REG__TCPI_BUSY_OVERRIDE_MASK 0x00000300L
27146#define CGTS_CU15_TCPI_CTRL_REG__TCPI_LS_OVERRIDE_MASK 0x00000400L
27147#define CGTS_CU15_TCPI_CTRL_REG__TCPI_SIMDBUSY_OVERRIDE_MASK 0x00000800L
27148#define CGTS_CU15_TCPI_CTRL_REG__RESERVED_MASK 0xFFFFF000L
27149//CGTT_SPI_PS_CLK_CTRL
27150#define CGTT_SPI_PS_CLK_CTRL__ON_DELAY__SHIFT 0x0
27151#define CGTT_SPI_PS_CLK_CTRL__OFF_HYSTERESIS__SHIFT 0x4
27152#define CGTT_SPI_PS_CLK_CTRL__SOFT_STALL_OVERRIDE6__SHIFT 0x10
27153#define CGTT_SPI_PS_CLK_CTRL__SOFT_STALL_OVERRIDE5__SHIFT 0x11
27154#define CGTT_SPI_PS_CLK_CTRL__SOFT_STALL_OVERRIDE4__SHIFT 0x12
27155#define CGTT_SPI_PS_CLK_CTRL__SOFT_STALL_OVERRIDE3__SHIFT 0x13
27156#define CGTT_SPI_PS_CLK_CTRL__SOFT_STALL_OVERRIDE2__SHIFT 0x14
27157#define CGTT_SPI_PS_CLK_CTRL__SOFT_STALL_OVERRIDE1__SHIFT 0x15
27158#define CGTT_SPI_PS_CLK_CTRL__SOFT_STALL_OVERRIDE0__SHIFT 0x16
27159#define CGTT_SPI_PS_CLK_CTRL__GRP6_OVERRIDE__SHIFT 0x18
27160#define CGTT_SPI_PS_CLK_CTRL__GRP5_OVERRIDE__SHIFT 0x19
27161#define CGTT_SPI_PS_CLK_CTRL__GRP4_OVERRIDE__SHIFT 0x1a
27162#define CGTT_SPI_PS_CLK_CTRL__GRP3_OVERRIDE__SHIFT 0x1b
27163#define CGTT_SPI_PS_CLK_CTRL__GRP2_OVERRIDE__SHIFT 0x1c
27164#define CGTT_SPI_PS_CLK_CTRL__GRP1_OVERRIDE__SHIFT 0x1d
27165#define CGTT_SPI_PS_CLK_CTRL__GRP0_OVERRIDE__SHIFT 0x1e
27166#define CGTT_SPI_PS_CLK_CTRL__REG_OVERRIDE__SHIFT 0x1f
27167#define CGTT_SPI_PS_CLK_CTRL__ON_DELAY_MASK 0x0000000FL
27168#define CGTT_SPI_PS_CLK_CTRL__OFF_HYSTERESIS_MASK 0x00000FF0L
27169#define CGTT_SPI_PS_CLK_CTRL__SOFT_STALL_OVERRIDE6_MASK 0x00010000L
27170#define CGTT_SPI_PS_CLK_CTRL__SOFT_STALL_OVERRIDE5_MASK 0x00020000L
27171#define CGTT_SPI_PS_CLK_CTRL__SOFT_STALL_OVERRIDE4_MASK 0x00040000L
27172#define CGTT_SPI_PS_CLK_CTRL__SOFT_STALL_OVERRIDE3_MASK 0x00080000L
27173#define CGTT_SPI_PS_CLK_CTRL__SOFT_STALL_OVERRIDE2_MASK 0x00100000L
27174#define CGTT_SPI_PS_CLK_CTRL__SOFT_STALL_OVERRIDE1_MASK 0x00200000L
27175#define CGTT_SPI_PS_CLK_CTRL__SOFT_STALL_OVERRIDE0_MASK 0x00400000L
27176#define CGTT_SPI_PS_CLK_CTRL__GRP6_OVERRIDE_MASK 0x01000000L
27177#define CGTT_SPI_PS_CLK_CTRL__GRP5_OVERRIDE_MASK 0x02000000L
27178#define CGTT_SPI_PS_CLK_CTRL__GRP4_OVERRIDE_MASK 0x04000000L
27179#define CGTT_SPI_PS_CLK_CTRL__GRP3_OVERRIDE_MASK 0x08000000L
27180#define CGTT_SPI_PS_CLK_CTRL__GRP2_OVERRIDE_MASK 0x10000000L
27181#define CGTT_SPI_PS_CLK_CTRL__GRP1_OVERRIDE_MASK 0x20000000L
27182#define CGTT_SPI_PS_CLK_CTRL__GRP0_OVERRIDE_MASK 0x40000000L
27183#define CGTT_SPI_PS_CLK_CTRL__REG_OVERRIDE_MASK 0x80000000L
27184//CGTT_SPIS_CLK_CTRL
27185#define CGTT_SPIS_CLK_CTRL__ON_DELAY__SHIFT 0x0
27186#define CGTT_SPIS_CLK_CTRL__OFF_HYSTERESIS__SHIFT 0x4
27187#define CGTT_SPIS_CLK_CTRL__SOFT_STALL_OVERRIDE6__SHIFT 0x10
27188#define CGTT_SPIS_CLK_CTRL__SOFT_STALL_OVERRIDE5__SHIFT 0x11
27189#define CGTT_SPIS_CLK_CTRL__SOFT_STALL_OVERRIDE4__SHIFT 0x12
27190#define CGTT_SPIS_CLK_CTRL__SOFT_STALL_OVERRIDE3__SHIFT 0x13
27191#define CGTT_SPIS_CLK_CTRL__SOFT_STALL_OVERRIDE2__SHIFT 0x14
27192#define CGTT_SPIS_CLK_CTRL__SOFT_STALL_OVERRIDE1__SHIFT 0x15
27193#define CGTT_SPIS_CLK_CTRL__SOFT_STALL_OVERRIDE0__SHIFT 0x16
27194#define CGTT_SPIS_CLK_CTRL__GRP6_OVERRIDE__SHIFT 0x18
27195#define CGTT_SPIS_CLK_CTRL__GRP5_OVERRIDE__SHIFT 0x19
27196#define CGTT_SPIS_CLK_CTRL__GRP4_OVERRIDE__SHIFT 0x1a
27197#define CGTT_SPIS_CLK_CTRL__GRP3_OVERRIDE__SHIFT 0x1b
27198#define CGTT_SPIS_CLK_CTRL__GRP2_OVERRIDE__SHIFT 0x1c
27199#define CGTT_SPIS_CLK_CTRL__GRP1_OVERRIDE__SHIFT 0x1d
27200#define CGTT_SPIS_CLK_CTRL__GRP0_OVERRIDE__SHIFT 0x1e
27201#define CGTT_SPIS_CLK_CTRL__REG_OVERRIDE__SHIFT 0x1f
27202#define CGTT_SPIS_CLK_CTRL__ON_DELAY_MASK 0x0000000FL
27203#define CGTT_SPIS_CLK_CTRL__OFF_HYSTERESIS_MASK 0x00000FF0L
27204#define CGTT_SPIS_CLK_CTRL__SOFT_STALL_OVERRIDE6_MASK 0x00010000L
27205#define CGTT_SPIS_CLK_CTRL__SOFT_STALL_OVERRIDE5_MASK 0x00020000L
27206#define CGTT_SPIS_CLK_CTRL__SOFT_STALL_OVERRIDE4_MASK 0x00040000L
27207#define CGTT_SPIS_CLK_CTRL__SOFT_STALL_OVERRIDE3_MASK 0x00080000L
27208#define CGTT_SPIS_CLK_CTRL__SOFT_STALL_OVERRIDE2_MASK 0x00100000L
27209#define CGTT_SPIS_CLK_CTRL__SOFT_STALL_OVERRIDE1_MASK 0x00200000L
27210#define CGTT_SPIS_CLK_CTRL__SOFT_STALL_OVERRIDE0_MASK 0x00400000L
27211#define CGTT_SPIS_CLK_CTRL__GRP6_OVERRIDE_MASK 0x01000000L
27212#define CGTT_SPIS_CLK_CTRL__GRP5_OVERRIDE_MASK 0x02000000L
27213#define CGTT_SPIS_CLK_CTRL__GRP4_OVERRIDE_MASK 0x04000000L
27214#define CGTT_SPIS_CLK_CTRL__GRP3_OVERRIDE_MASK 0x08000000L
27215#define CGTT_SPIS_CLK_CTRL__GRP2_OVERRIDE_MASK 0x10000000L
27216#define CGTT_SPIS_CLK_CTRL__GRP1_OVERRIDE_MASK 0x20000000L
27217#define CGTT_SPIS_CLK_CTRL__GRP0_OVERRIDE_MASK 0x40000000L
27218#define CGTT_SPIS_CLK_CTRL__REG_OVERRIDE_MASK 0x80000000L
27219//CGTX_SPI_DEBUG_CLK_CTRL
27220#define CGTX_SPI_DEBUG_CLK_CTRL__GRP5_CG_OFF_HYST__SHIFT 0x0
27221#define CGTX_SPI_DEBUG_CLK_CTRL__GRP5_CG_OVERRIDE__SHIFT 0x6
27222#define CGTX_SPI_DEBUG_CLK_CTRL__ALL_CLK_ON_OVERRIDE__SHIFT 0x7
27223#define CGTX_SPI_DEBUG_CLK_CTRL__SPI_SH_CLK_CONTROL__SHIFT 0x8
27224#define CGTX_SPI_DEBUG_CLK_CTRL__GRP5_CG_OFF_HYST_MASK 0x0000003FL
27225#define CGTX_SPI_DEBUG_CLK_CTRL__GRP5_CG_OVERRIDE_MASK 0x00000040L
27226#define CGTX_SPI_DEBUG_CLK_CTRL__ALL_CLK_ON_OVERRIDE_MASK 0x00000080L
27227#define CGTX_SPI_DEBUG_CLK_CTRL__SPI_SH_CLK_CONTROL_MASK 0x00000100L
27228//CGTT_SPI_CLK_CTRL
27229#define CGTT_SPI_CLK_CTRL__ON_DELAY__SHIFT 0x0
27230#define CGTT_SPI_CLK_CTRL__OFF_HYSTERESIS__SHIFT 0x4
27231#define CGTT_SPI_CLK_CTRL__SOFT_STALL_OVERRIDE6__SHIFT 0x10
27232#define CGTT_SPI_CLK_CTRL__SOFT_STALL_OVERRIDE5__SHIFT 0x11
27233#define CGTT_SPI_CLK_CTRL__SOFT_STALL_OVERRIDE4__SHIFT 0x12
27234#define CGTT_SPI_CLK_CTRL__SOFT_STALL_OVERRIDE3__SHIFT 0x13
27235#define CGTT_SPI_CLK_CTRL__SOFT_STALL_OVERRIDE2__SHIFT 0x14
27236#define CGTT_SPI_CLK_CTRL__SOFT_STALL_OVERRIDE1__SHIFT 0x15
27237#define CGTT_SPI_CLK_CTRL__SOFT_STALL_OVERRIDE0__SHIFT 0x16
27238#define CGTT_SPI_CLK_CTRL__GRP6_OVERRIDE__SHIFT 0x18
27239#define CGTT_SPI_CLK_CTRL__GRP5_OVERRIDE__SHIFT 0x19
27240#define CGTT_SPI_CLK_CTRL__GRP4_OVERRIDE__SHIFT 0x1a
27241#define CGTT_SPI_CLK_CTRL__GRP3_OVERRIDE__SHIFT 0x1b
27242#define CGTT_SPI_CLK_CTRL__GRP2_OVERRIDE__SHIFT 0x1c
27243#define CGTT_SPI_CLK_CTRL__GRP1_OVERRIDE__SHIFT 0x1d
27244#define CGTT_SPI_CLK_CTRL__GRP0_OVERRIDE__SHIFT 0x1e
27245#define CGTT_SPI_CLK_CTRL__REG_OVERRIDE__SHIFT 0x1f
27246#define CGTT_SPI_CLK_CTRL__ON_DELAY_MASK 0x0000000FL
27247#define CGTT_SPI_CLK_CTRL__OFF_HYSTERESIS_MASK 0x00000FF0L
27248#define CGTT_SPI_CLK_CTRL__SOFT_STALL_OVERRIDE6_MASK 0x00010000L
27249#define CGTT_SPI_CLK_CTRL__SOFT_STALL_OVERRIDE5_MASK 0x00020000L
27250#define CGTT_SPI_CLK_CTRL__SOFT_STALL_OVERRIDE4_MASK 0x00040000L
27251#define CGTT_SPI_CLK_CTRL__SOFT_STALL_OVERRIDE3_MASK 0x00080000L
27252#define CGTT_SPI_CLK_CTRL__SOFT_STALL_OVERRIDE2_MASK 0x00100000L
27253#define CGTT_SPI_CLK_CTRL__SOFT_STALL_OVERRIDE1_MASK 0x00200000L
27254#define CGTT_SPI_CLK_CTRL__SOFT_STALL_OVERRIDE0_MASK 0x00400000L
27255#define CGTT_SPI_CLK_CTRL__GRP6_OVERRIDE_MASK 0x01000000L
27256#define CGTT_SPI_CLK_CTRL__GRP5_OVERRIDE_MASK 0x02000000L
27257#define CGTT_SPI_CLK_CTRL__GRP4_OVERRIDE_MASK 0x04000000L
27258#define CGTT_SPI_CLK_CTRL__GRP3_OVERRIDE_MASK 0x08000000L
27259#define CGTT_SPI_CLK_CTRL__GRP2_OVERRIDE_MASK 0x10000000L
27260#define CGTT_SPI_CLK_CTRL__GRP1_OVERRIDE_MASK 0x20000000L
27261#define CGTT_SPI_CLK_CTRL__GRP0_OVERRIDE_MASK 0x40000000L
27262#define CGTT_SPI_CLK_CTRL__REG_OVERRIDE_MASK 0x80000000L
27263//CGTT_PC_CLK_CTRL
27264#define CGTT_PC_CLK_CTRL__ON_DELAY__SHIFT 0x0
27265#define CGTT_PC_CLK_CTRL__OFF_HYSTERESIS__SHIFT 0x4
27266#define CGTT_PC_CLK_CTRL__PC_RAM_FGCG_OVERRIDE__SHIFT 0x11
27267#define CGTT_PC_CLK_CTRL__GRP5_CG_OFF_HYST__SHIFT 0x12
27268#define CGTT_PC_CLK_CTRL__GRP5_CG_OVERRIDE__SHIFT 0x18
27269#define CGTT_PC_CLK_CTRL__PC_WRITE_CLK_EN_OVERRIDE__SHIFT 0x19
27270#define CGTT_PC_CLK_CTRL__PC_READ_CLK_EN_OVERRIDE__SHIFT 0x1a
27271#define CGTT_PC_CLK_CTRL__CORE3_OVERRIDE__SHIFT 0x1b
27272#define CGTT_PC_CLK_CTRL__CORE2_OVERRIDE__SHIFT 0x1c
27273#define CGTT_PC_CLK_CTRL__CORE1_OVERRIDE__SHIFT 0x1d
27274#define CGTT_PC_CLK_CTRL__CORE0_OVERRIDE__SHIFT 0x1e
27275#define CGTT_PC_CLK_CTRL__REG_OVERRIDE__SHIFT 0x1f
27276#define CGTT_PC_CLK_CTRL__ON_DELAY_MASK 0x0000000FL
27277#define CGTT_PC_CLK_CTRL__OFF_HYSTERESIS_MASK 0x00000FF0L
27278#define CGTT_PC_CLK_CTRL__PC_RAM_FGCG_OVERRIDE_MASK 0x00020000L
27279#define CGTT_PC_CLK_CTRL__GRP5_CG_OFF_HYST_MASK 0x00FC0000L
27280#define CGTT_PC_CLK_CTRL__GRP5_CG_OVERRIDE_MASK 0x01000000L
27281#define CGTT_PC_CLK_CTRL__PC_WRITE_CLK_EN_OVERRIDE_MASK 0x02000000L
27282#define CGTT_PC_CLK_CTRL__PC_READ_CLK_EN_OVERRIDE_MASK 0x04000000L
27283#define CGTT_PC_CLK_CTRL__CORE3_OVERRIDE_MASK 0x08000000L
27284#define CGTT_PC_CLK_CTRL__CORE2_OVERRIDE_MASK 0x10000000L
27285#define CGTT_PC_CLK_CTRL__CORE1_OVERRIDE_MASK 0x20000000L
27286#define CGTT_PC_CLK_CTRL__CORE0_OVERRIDE_MASK 0x40000000L
27287#define CGTT_PC_CLK_CTRL__REG_OVERRIDE_MASK 0x80000000L
27288//CGTT_BCI_CLK_CTRL
27289#define CGTT_BCI_CLK_CTRL__ON_DELAY__SHIFT 0x0
27290#define CGTT_BCI_CLK_CTRL__OFF_HYSTERESIS__SHIFT 0x4
27291#define CGTT_BCI_CLK_CTRL__RESERVED__SHIFT 0xc
27292#define CGTT_BCI_CLK_CTRL__SOFT_STALL_OVERRIDE7__SHIFT 0x10
27293#define CGTT_BCI_CLK_CTRL__SOFT_STALL_OVERRIDE6__SHIFT 0x11
27294#define CGTT_BCI_CLK_CTRL__SOFT_STALL_OVERRIDE5__SHIFT 0x12
27295#define CGTT_BCI_CLK_CTRL__SOFT_STALL_OVERRIDE4__SHIFT 0x13
27296#define CGTT_BCI_CLK_CTRL__SOFT_STALL_OVERRIDE3__SHIFT 0x14
27297#define CGTT_BCI_CLK_CTRL__SOFT_STALL_OVERRIDE2__SHIFT 0x15
27298#define CGTT_BCI_CLK_CTRL__SOFT_STALL_OVERRIDE1__SHIFT 0x16
27299#define CGTT_BCI_CLK_CTRL__SOFT_STALL_OVERRIDE0__SHIFT 0x17
27300#define CGTT_BCI_CLK_CTRL__CORE6_OVERRIDE__SHIFT 0x18
27301#define CGTT_BCI_CLK_CTRL__CORE5_OVERRIDE__SHIFT 0x19
27302#define CGTT_BCI_CLK_CTRL__CORE4_OVERRIDE__SHIFT 0x1a
27303#define CGTT_BCI_CLK_CTRL__CORE3_OVERRIDE__SHIFT 0x1b
27304#define CGTT_BCI_CLK_CTRL__CORE2_OVERRIDE__SHIFT 0x1c
27305#define CGTT_BCI_CLK_CTRL__CORE1_OVERRIDE__SHIFT 0x1d
27306#define CGTT_BCI_CLK_CTRL__CORE0_OVERRIDE__SHIFT 0x1e
27307#define CGTT_BCI_CLK_CTRL__REG_OVERRIDE__SHIFT 0x1f
27308#define CGTT_BCI_CLK_CTRL__ON_DELAY_MASK 0x0000000FL
27309#define CGTT_BCI_CLK_CTRL__OFF_HYSTERESIS_MASK 0x00000FF0L
27310#define CGTT_BCI_CLK_CTRL__RESERVED_MASK 0x0000F000L
27311#define CGTT_BCI_CLK_CTRL__SOFT_STALL_OVERRIDE7_MASK 0x00010000L
27312#define CGTT_BCI_CLK_CTRL__SOFT_STALL_OVERRIDE6_MASK 0x00020000L
27313#define CGTT_BCI_CLK_CTRL__SOFT_STALL_OVERRIDE5_MASK 0x00040000L
27314#define CGTT_BCI_CLK_CTRL__SOFT_STALL_OVERRIDE4_MASK 0x00080000L
27315#define CGTT_BCI_CLK_CTRL__SOFT_STALL_OVERRIDE3_MASK 0x00100000L
27316#define CGTT_BCI_CLK_CTRL__SOFT_STALL_OVERRIDE2_MASK 0x00200000L
27317#define CGTT_BCI_CLK_CTRL__SOFT_STALL_OVERRIDE1_MASK 0x00400000L
27318#define CGTT_BCI_CLK_CTRL__SOFT_STALL_OVERRIDE0_MASK 0x00800000L
27319#define CGTT_BCI_CLK_CTRL__CORE6_OVERRIDE_MASK 0x01000000L
27320#define CGTT_BCI_CLK_CTRL__CORE5_OVERRIDE_MASK 0x02000000L
27321#define CGTT_BCI_CLK_CTRL__CORE4_OVERRIDE_MASK 0x04000000L
27322#define CGTT_BCI_CLK_CTRL__CORE3_OVERRIDE_MASK 0x08000000L
27323#define CGTT_BCI_CLK_CTRL__CORE2_OVERRIDE_MASK 0x10000000L
27324#define CGTT_BCI_CLK_CTRL__CORE1_OVERRIDE_MASK 0x20000000L
27325#define CGTT_BCI_CLK_CTRL__CORE0_OVERRIDE_MASK 0x40000000L
27326#define CGTT_BCI_CLK_CTRL__REG_OVERRIDE_MASK 0x80000000L
27327//CGTT_VGT_CLK_CTRL
27328#define CGTT_VGT_CLK_CTRL__ON_DELAY__SHIFT 0x0
27329#define CGTT_VGT_CLK_CTRL__OFF_HYSTERESIS__SHIFT 0x4
27330#define CGTT_VGT_CLK_CTRL__PERF_ENABLE__SHIFT 0xf
27331#define CGTT_VGT_CLK_CTRL__SOFT_STALL_OVERRIDE6__SHIFT 0x11
27332#define CGTT_VGT_CLK_CTRL__SOFT_STALL_OVERRIDE5__SHIFT 0x12
27333#define CGTT_VGT_CLK_CTRL__SOFT_STALL_OVERRIDE4__SHIFT 0x13
27334#define CGTT_VGT_CLK_CTRL__SOFT_STALL_OVERRIDE3__SHIFT 0x14
27335#define CGTT_VGT_CLK_CTRL__SOFT_STALL_OVERRIDE2__SHIFT 0x15
27336#define CGTT_VGT_CLK_CTRL__SOFT_STALL_OVERRIDE1__SHIFT 0x16
27337#define CGTT_VGT_CLK_CTRL__SOFT_STALL_OVERRIDE0__SHIFT 0x17
27338#define CGTT_VGT_CLK_CTRL__SOFT_OVERRIDE9__SHIFT 0x18
27339#define CGTT_VGT_CLK_CTRL__SOFT_OVERRIDE8__SHIFT 0x19
27340#define CGTT_VGT_CLK_CTRL__SOFT_OVERRIDE7__SHIFT 0x1a
27341#define CGTT_VGT_CLK_CTRL__PRIMGEN_OVERRIDE__SHIFT 0x1b
27342#define CGTT_VGT_CLK_CTRL__TESS_OVERRIDE__SHIFT 0x1c
27343#define CGTT_VGT_CLK_CTRL__GS_OVERRIDE__SHIFT 0x1d
27344#define CGTT_VGT_CLK_CTRL__CORE_OVERRIDE__SHIFT 0x1e
27345#define CGTT_VGT_CLK_CTRL__REG_OVERRIDE__SHIFT 0x1f
27346#define CGTT_VGT_CLK_CTRL__ON_DELAY_MASK 0x0000000FL
27347#define CGTT_VGT_CLK_CTRL__OFF_HYSTERESIS_MASK 0x00000FF0L
27348#define CGTT_VGT_CLK_CTRL__PERF_ENABLE_MASK 0x00008000L
27349#define CGTT_VGT_CLK_CTRL__SOFT_STALL_OVERRIDE6_MASK 0x00020000L
27350#define CGTT_VGT_CLK_CTRL__SOFT_STALL_OVERRIDE5_MASK 0x00040000L
27351#define CGTT_VGT_CLK_CTRL__SOFT_STALL_OVERRIDE4_MASK 0x00080000L
27352#define CGTT_VGT_CLK_CTRL__SOFT_STALL_OVERRIDE3_MASK 0x00100000L
27353#define CGTT_VGT_CLK_CTRL__SOFT_STALL_OVERRIDE2_MASK 0x00200000L
27354#define CGTT_VGT_CLK_CTRL__SOFT_STALL_OVERRIDE1_MASK 0x00400000L
27355#define CGTT_VGT_CLK_CTRL__SOFT_STALL_OVERRIDE0_MASK 0x00800000L
27356#define CGTT_VGT_CLK_CTRL__SOFT_OVERRIDE9_MASK 0x01000000L
27357#define CGTT_VGT_CLK_CTRL__SOFT_OVERRIDE8_MASK 0x02000000L
27358#define CGTT_VGT_CLK_CTRL__SOFT_OVERRIDE7_MASK 0x04000000L
27359#define CGTT_VGT_CLK_CTRL__PRIMGEN_OVERRIDE_MASK 0x08000000L
27360#define CGTT_VGT_CLK_CTRL__TESS_OVERRIDE_MASK 0x10000000L
27361#define CGTT_VGT_CLK_CTRL__GS_OVERRIDE_MASK 0x20000000L
27362#define CGTT_VGT_CLK_CTRL__CORE_OVERRIDE_MASK 0x40000000L
27363#define CGTT_VGT_CLK_CTRL__REG_OVERRIDE_MASK 0x80000000L
27364//CGTT_IA_CLK_CTRL
27365#define CGTT_IA_CLK_CTRL__ON_DELAY__SHIFT 0x0
27366#define CGTT_IA_CLK_CTRL__OFF_HYSTERESIS__SHIFT 0x4
27367#define CGTT_IA_CLK_CTRL__SOFT_STALL_OVERRIDE7__SHIFT 0x10
27368#define CGTT_IA_CLK_CTRL__SOFT_STALL_OVERRIDE6__SHIFT 0x11
27369#define CGTT_IA_CLK_CTRL__SOFT_STALL_OVERRIDE5__SHIFT 0x12
27370#define CGTT_IA_CLK_CTRL__SOFT_STALL_OVERRIDE4__SHIFT 0x13
27371#define CGTT_IA_CLK_CTRL__SOFT_STALL_OVERRIDE3__SHIFT 0x14
27372#define CGTT_IA_CLK_CTRL__SOFT_STALL_OVERRIDE2__SHIFT 0x15
27373#define CGTT_IA_CLK_CTRL__SOFT_STALL_OVERRIDE1__SHIFT 0x16
27374#define CGTT_IA_CLK_CTRL__SOFT_STALL_OVERRIDE0__SHIFT 0x17
27375#define CGTT_IA_CLK_CTRL__SOFT_OVERRIDE7__SHIFT 0x18
27376#define CGTT_IA_CLK_CTRL__PERF_ENABLE__SHIFT 0x19
27377#define CGTT_IA_CLK_CTRL__SOFT_OVERRIDE4__SHIFT 0x1b
27378#define CGTT_IA_CLK_CTRL__SOFT_OVERRIDE3__SHIFT 0x1c
27379#define CGTT_IA_CLK_CTRL__SOFT_OVERRIDE2__SHIFT 0x1d
27380#define CGTT_IA_CLK_CTRL__CORE_OVERRIDE__SHIFT 0x1e
27381#define CGTT_IA_CLK_CTRL__REG_OVERRIDE__SHIFT 0x1f
27382#define CGTT_IA_CLK_CTRL__ON_DELAY_MASK 0x0000000FL
27383#define CGTT_IA_CLK_CTRL__OFF_HYSTERESIS_MASK 0x00000FF0L
27384#define CGTT_IA_CLK_CTRL__SOFT_STALL_OVERRIDE7_MASK 0x00010000L
27385#define CGTT_IA_CLK_CTRL__SOFT_STALL_OVERRIDE6_MASK 0x00020000L
27386#define CGTT_IA_CLK_CTRL__SOFT_STALL_OVERRIDE5_MASK 0x00040000L
27387#define CGTT_IA_CLK_CTRL__SOFT_STALL_OVERRIDE4_MASK 0x00080000L
27388#define CGTT_IA_CLK_CTRL__SOFT_STALL_OVERRIDE3_MASK 0x00100000L
27389#define CGTT_IA_CLK_CTRL__SOFT_STALL_OVERRIDE2_MASK 0x00200000L
27390#define CGTT_IA_CLK_CTRL__SOFT_STALL_OVERRIDE1_MASK 0x00400000L
27391#define CGTT_IA_CLK_CTRL__SOFT_STALL_OVERRIDE0_MASK 0x00800000L
27392#define CGTT_IA_CLK_CTRL__SOFT_OVERRIDE7_MASK 0x01000000L
27393#define CGTT_IA_CLK_CTRL__PERF_ENABLE_MASK 0x02000000L
27394#define CGTT_IA_CLK_CTRL__SOFT_OVERRIDE4_MASK 0x08000000L
27395#define CGTT_IA_CLK_CTRL__SOFT_OVERRIDE3_MASK 0x10000000L
27396#define CGTT_IA_CLK_CTRL__SOFT_OVERRIDE2_MASK 0x20000000L
27397#define CGTT_IA_CLK_CTRL__CORE_OVERRIDE_MASK 0x40000000L
27398#define CGTT_IA_CLK_CTRL__REG_OVERRIDE_MASK 0x80000000L
27399//CGTT_WD_CLK_CTRL
27400#define CGTT_WD_CLK_CTRL__ON_DELAY__SHIFT 0x0
27401#define CGTT_WD_CLK_CTRL__OFF_HYSTERESIS__SHIFT 0x4
27402#define CGTT_WD_CLK_CTRL__PERF_ENABLE__SHIFT 0xf
27403#define CGTT_WD_CLK_CTRL__SOFT_STALL_OVERRIDE6__SHIFT 0x11
27404#define CGTT_WD_CLK_CTRL__SOFT_STALL_OVERRIDE5__SHIFT 0x12
27405#define CGTT_WD_CLK_CTRL__SOFT_STALL_OVERRIDE4__SHIFT 0x13
27406#define CGTT_WD_CLK_CTRL__SOFT_STALL_OVERRIDE3__SHIFT 0x14
27407#define CGTT_WD_CLK_CTRL__SOFT_STALL_OVERRIDE2__SHIFT 0x15
27408#define CGTT_WD_CLK_CTRL__SOFT_STALL_OVERRIDE1__SHIFT 0x16
27409#define CGTT_WD_CLK_CTRL__SOFT_STALL_OVERRIDE0__SHIFT 0x17
27410#define CGTT_WD_CLK_CTRL__SOFT_OVERRIDE8__SHIFT 0x19
27411#define CGTT_WD_CLK_CTRL__SOFT_OVERRIDE7__SHIFT 0x1a
27412#define CGTT_WD_CLK_CTRL__PRIMGEN_OVERRIDE__SHIFT 0x1b
27413#define CGTT_WD_CLK_CTRL__TESS_OVERRIDE__SHIFT 0x1c
27414#define CGTT_WD_CLK_CTRL__CORE_OVERRIDE__SHIFT 0x1d
27415#define CGTT_WD_CLK_CTRL__RBIU_INPUT_OVERRIDE__SHIFT 0x1e
27416#define CGTT_WD_CLK_CTRL__REG_OVERRIDE__SHIFT 0x1f
27417#define CGTT_WD_CLK_CTRL__ON_DELAY_MASK 0x0000000FL
27418#define CGTT_WD_CLK_CTRL__OFF_HYSTERESIS_MASK 0x00000FF0L
27419#define CGTT_WD_CLK_CTRL__PERF_ENABLE_MASK 0x00008000L
27420#define CGTT_WD_CLK_CTRL__SOFT_STALL_OVERRIDE6_MASK 0x00020000L
27421#define CGTT_WD_CLK_CTRL__SOFT_STALL_OVERRIDE5_MASK 0x00040000L
27422#define CGTT_WD_CLK_CTRL__SOFT_STALL_OVERRIDE4_MASK 0x00080000L
27423#define CGTT_WD_CLK_CTRL__SOFT_STALL_OVERRIDE3_MASK 0x00100000L
27424#define CGTT_WD_CLK_CTRL__SOFT_STALL_OVERRIDE2_MASK 0x00200000L
27425#define CGTT_WD_CLK_CTRL__SOFT_STALL_OVERRIDE1_MASK 0x00400000L
27426#define CGTT_WD_CLK_CTRL__SOFT_STALL_OVERRIDE0_MASK 0x00800000L
27427#define CGTT_WD_CLK_CTRL__SOFT_OVERRIDE8_MASK 0x02000000L
27428#define CGTT_WD_CLK_CTRL__SOFT_OVERRIDE7_MASK 0x04000000L
27429#define CGTT_WD_CLK_CTRL__PRIMGEN_OVERRIDE_MASK 0x08000000L
27430#define CGTT_WD_CLK_CTRL__TESS_OVERRIDE_MASK 0x10000000L
27431#define CGTT_WD_CLK_CTRL__CORE_OVERRIDE_MASK 0x20000000L
27432#define CGTT_WD_CLK_CTRL__RBIU_INPUT_OVERRIDE_MASK 0x40000000L
27433#define CGTT_WD_CLK_CTRL__REG_OVERRIDE_MASK 0x80000000L
27434//CGTT_PA_CLK_CTRL
27435#define CGTT_PA_CLK_CTRL__ON_DELAY__SHIFT 0x0
27436#define CGTT_PA_CLK_CTRL__OFF_HYSTERESIS__SHIFT 0x4
27437#define CGTT_PA_CLK_CTRL__SOFT_STALL_OVERRIDE7__SHIFT 0x10
27438#define CGTT_PA_CLK_CTRL__SOFT_STALL_OVERRIDE6__SHIFT 0x11
27439#define CGTT_PA_CLK_CTRL__SOFT_STALL_OVERRIDE5__SHIFT 0x12
27440#define CGTT_PA_CLK_CTRL__SOFT_STALL_OVERRIDE4__SHIFT 0x13
27441#define CGTT_PA_CLK_CTRL__SOFT_STALL_OVERRIDE3__SHIFT 0x14
27442#define CGTT_PA_CLK_CTRL__SOFT_STALL_OVERRIDE2__SHIFT 0x15
27443#define CGTT_PA_CLK_CTRL__SOFT_STALL_OVERRIDE1__SHIFT 0x16
27444#define CGTT_PA_CLK_CTRL__SOFT_OVERRIDE7__SHIFT 0x18
27445#define CGTT_PA_CLK_CTRL__SOFT_OVERRIDE6__SHIFT 0x19
27446#define CGTT_PA_CLK_CTRL__SOFT_OVERRIDE5__SHIFT 0x1a
27447#define CGTT_PA_CLK_CTRL__SOFT_OVERRIDE4__SHIFT 0x1b
27448#define CGTT_PA_CLK_CTRL__SOFT_OVERRIDE3__SHIFT 0x1c
27449#define CGTT_PA_CLK_CTRL__SU_CLK_OVERRIDE__SHIFT 0x1d
27450#define CGTT_PA_CLK_CTRL__CL_CLK_OVERRIDE__SHIFT 0x1e
27451#define CGTT_PA_CLK_CTRL__REG_CLK_OVERRIDE__SHIFT 0x1f
27452#define CGTT_PA_CLK_CTRL__ON_DELAY_MASK 0x0000000FL
27453#define CGTT_PA_CLK_CTRL__OFF_HYSTERESIS_MASK 0x00000FF0L
27454#define CGTT_PA_CLK_CTRL__SOFT_STALL_OVERRIDE7_MASK 0x00010000L
27455#define CGTT_PA_CLK_CTRL__SOFT_STALL_OVERRIDE6_MASK 0x00020000L
27456#define CGTT_PA_CLK_CTRL__SOFT_STALL_OVERRIDE5_MASK 0x00040000L
27457#define CGTT_PA_CLK_CTRL__SOFT_STALL_OVERRIDE4_MASK 0x00080000L
27458#define CGTT_PA_CLK_CTRL__SOFT_STALL_OVERRIDE3_MASK 0x00100000L
27459#define CGTT_PA_CLK_CTRL__SOFT_STALL_OVERRIDE2_MASK 0x00200000L
27460#define CGTT_PA_CLK_CTRL__SOFT_STALL_OVERRIDE1_MASK 0x00400000L
27461#define CGTT_PA_CLK_CTRL__SOFT_OVERRIDE7_MASK 0x01000000L
27462#define CGTT_PA_CLK_CTRL__SOFT_OVERRIDE6_MASK 0x02000000L
27463#define CGTT_PA_CLK_CTRL__SOFT_OVERRIDE5_MASK 0x04000000L
27464#define CGTT_PA_CLK_CTRL__SOFT_OVERRIDE4_MASK 0x08000000L
27465#define CGTT_PA_CLK_CTRL__SOFT_OVERRIDE3_MASK 0x10000000L
27466#define CGTT_PA_CLK_CTRL__SU_CLK_OVERRIDE_MASK 0x20000000L
27467#define CGTT_PA_CLK_CTRL__CL_CLK_OVERRIDE_MASK 0x40000000L
27468#define CGTT_PA_CLK_CTRL__REG_CLK_OVERRIDE_MASK 0x80000000L
27469//CGTT_SC_CLK_CTRL0
27470#define CGTT_SC_CLK_CTRL0__ON_DELAY__SHIFT 0x0
27471#define CGTT_SC_CLK_CTRL0__OFF_HYSTERESIS__SHIFT 0x4
27472#define CGTT_SC_CLK_CTRL0__PFF_ZFF_MEM_CLK_STALL_OVERRIDE__SHIFT 0x10
27473#define CGTT_SC_CLK_CTRL0__SOFT_STALL_OVERRIDE5__SHIFT 0x11
27474#define CGTT_SC_CLK_CTRL0__SOFT_STALL_OVERRIDE4__SHIFT 0x12
27475#define CGTT_SC_CLK_CTRL0__SOFT_STALL_OVERRIDE3__SHIFT 0x13
27476#define CGTT_SC_CLK_CTRL0__SOFT_STALL_OVERRIDE2__SHIFT 0x14
27477#define CGTT_SC_CLK_CTRL0__SOFT_STALL_OVERRIDE1__SHIFT 0x15
27478#define CGTT_SC_CLK_CTRL0__SOFT_STALL_OVERRIDE0__SHIFT 0x16
27479#define CGTT_SC_CLK_CTRL0__REG_CLK_STALL_OVERRIDE__SHIFT 0x17
27480#define CGTT_SC_CLK_CTRL0__PFF_ZFF_MEM_CLK_OVERRIDE__SHIFT 0x18
27481#define CGTT_SC_CLK_CTRL0__SOFT_OVERRIDE5__SHIFT 0x19
27482#define CGTT_SC_CLK_CTRL0__SOFT_OVERRIDE4__SHIFT 0x1a
27483#define CGTT_SC_CLK_CTRL0__SOFT_OVERRIDE3__SHIFT 0x1b
27484#define CGTT_SC_CLK_CTRL0__SOFT_OVERRIDE2__SHIFT 0x1c
27485#define CGTT_SC_CLK_CTRL0__SOFT_OVERRIDE1__SHIFT 0x1d
27486#define CGTT_SC_CLK_CTRL0__SOFT_OVERRIDE0__SHIFT 0x1e
27487#define CGTT_SC_CLK_CTRL0__REG_CLK_OVERRIDE__SHIFT 0x1f
27488#define CGTT_SC_CLK_CTRL0__ON_DELAY_MASK 0x0000000FL
27489#define CGTT_SC_CLK_CTRL0__OFF_HYSTERESIS_MASK 0x00000FF0L
27490#define CGTT_SC_CLK_CTRL0__PFF_ZFF_MEM_CLK_STALL_OVERRIDE_MASK 0x00010000L
27491#define CGTT_SC_CLK_CTRL0__SOFT_STALL_OVERRIDE5_MASK 0x00020000L
27492#define CGTT_SC_CLK_CTRL0__SOFT_STALL_OVERRIDE4_MASK 0x00040000L
27493#define CGTT_SC_CLK_CTRL0__SOFT_STALL_OVERRIDE3_MASK 0x00080000L
27494#define CGTT_SC_CLK_CTRL0__SOFT_STALL_OVERRIDE2_MASK 0x00100000L
27495#define CGTT_SC_CLK_CTRL0__SOFT_STALL_OVERRIDE1_MASK 0x00200000L
27496#define CGTT_SC_CLK_CTRL0__SOFT_STALL_OVERRIDE0_MASK 0x00400000L
27497#define CGTT_SC_CLK_CTRL0__REG_CLK_STALL_OVERRIDE_MASK 0x00800000L
27498#define CGTT_SC_CLK_CTRL0__PFF_ZFF_MEM_CLK_OVERRIDE_MASK 0x01000000L
27499#define CGTT_SC_CLK_CTRL0__SOFT_OVERRIDE5_MASK 0x02000000L
27500#define CGTT_SC_CLK_CTRL0__SOFT_OVERRIDE4_MASK 0x04000000L
27501#define CGTT_SC_CLK_CTRL0__SOFT_OVERRIDE3_MASK 0x08000000L
27502#define CGTT_SC_CLK_CTRL0__SOFT_OVERRIDE2_MASK 0x10000000L
27503#define CGTT_SC_CLK_CTRL0__SOFT_OVERRIDE1_MASK 0x20000000L
27504#define CGTT_SC_CLK_CTRL0__SOFT_OVERRIDE0_MASK 0x40000000L
27505#define CGTT_SC_CLK_CTRL0__REG_CLK_OVERRIDE_MASK 0x80000000L
27506//CGTT_SC_CLK_CTRL1
27507#define CGTT_SC_CLK_CTRL1__ON_DELAY__SHIFT 0x0
27508#define CGTT_SC_CLK_CTRL1__OFF_HYSTERESIS__SHIFT 0x4
27509#define CGTT_SC_CLK_CTRL1__PBB_BINNING_CLK_STALL_OVERRIDE__SHIFT 0x11
27510#define CGTT_SC_CLK_CTRL1__PBB_SCISSOR_CLK_STALL_OVERRIDE__SHIFT 0x12
27511#define CGTT_SC_CLK_CTRL1__OTHER_SPECIAL_SC_REG_CLK_STALL_OVERRIDE__SHIFT 0x13
27512#define CGTT_SC_CLK_CTRL1__SCREEN_EXT_REG_CLK_STALL_OVERRIDE__SHIFT 0x14
27513#define CGTT_SC_CLK_CTRL1__VPORT_REG_MEM_CLK_STALL_OVERRIDE__SHIFT 0x15
27514#define CGTT_SC_CLK_CTRL1__PBB_CLK_STALL_OVERRIDE__SHIFT 0x16
27515#define CGTT_SC_CLK_CTRL1__PBB_BINNING_CLK_OVERRIDE__SHIFT 0x19
27516#define CGTT_SC_CLK_CTRL1__PBB_SCISSOR_CLK_OVERRIDE__SHIFT 0x1a
27517#define CGTT_SC_CLK_CTRL1__OTHER_SPECIAL_SC_REG_CLK_OVERRIDE__SHIFT 0x1b
27518#define CGTT_SC_CLK_CTRL1__SCREEN_EXT_REG_CLK_OVERRIDE__SHIFT 0x1c
27519#define CGTT_SC_CLK_CTRL1__VPORT_REG_MEM_CLK_OVERRIDE__SHIFT 0x1d
27520#define CGTT_SC_CLK_CTRL1__PBB_CLK_OVERRIDE__SHIFT 0x1e
27521#define CGTT_SC_CLK_CTRL1__ON_DELAY_MASK 0x0000000FL
27522#define CGTT_SC_CLK_CTRL1__OFF_HYSTERESIS_MASK 0x00000FF0L
27523#define CGTT_SC_CLK_CTRL1__PBB_BINNING_CLK_STALL_OVERRIDE_MASK 0x00020000L
27524#define CGTT_SC_CLK_CTRL1__PBB_SCISSOR_CLK_STALL_OVERRIDE_MASK 0x00040000L
27525#define CGTT_SC_CLK_CTRL1__OTHER_SPECIAL_SC_REG_CLK_STALL_OVERRIDE_MASK 0x00080000L
27526#define CGTT_SC_CLK_CTRL1__SCREEN_EXT_REG_CLK_STALL_OVERRIDE_MASK 0x00100000L
27527#define CGTT_SC_CLK_CTRL1__VPORT_REG_MEM_CLK_STALL_OVERRIDE_MASK 0x00200000L
27528#define CGTT_SC_CLK_CTRL1__PBB_CLK_STALL_OVERRIDE_MASK 0x00400000L
27529#define CGTT_SC_CLK_CTRL1__PBB_BINNING_CLK_OVERRIDE_MASK 0x02000000L
27530#define CGTT_SC_CLK_CTRL1__PBB_SCISSOR_CLK_OVERRIDE_MASK 0x04000000L
27531#define CGTT_SC_CLK_CTRL1__OTHER_SPECIAL_SC_REG_CLK_OVERRIDE_MASK 0x08000000L
27532#define CGTT_SC_CLK_CTRL1__SCREEN_EXT_REG_CLK_OVERRIDE_MASK 0x10000000L
27533#define CGTT_SC_CLK_CTRL1__VPORT_REG_MEM_CLK_OVERRIDE_MASK 0x20000000L
27534#define CGTT_SC_CLK_CTRL1__PBB_CLK_OVERRIDE_MASK 0x40000000L
27535//CGTT_SC_CLK_CTRL2
27536#define CGTT_SC_CLK_CTRL2__ON_DELAY__SHIFT 0x0
27537#define CGTT_SC_CLK_CTRL2__OFF_HYSTERESIS__SHIFT 0x4
27538#define CGTT_SC_CLK_CTRL2__SCF_SCB_INTF_CLK_OVERRIDE__SHIFT 0x1b
27539#define CGTT_SC_CLK_CTRL2__SC_PKR_INTF_CLK_OVERRIDE__SHIFT 0x1c
27540#define CGTT_SC_CLK_CTRL2__SC_DB_INTF_CLK_OVERRIDE__SHIFT 0x1d
27541#define CGTT_SC_CLK_CTRL2__PA_SC_INTF_CLK_OVERRIDE__SHIFT 0x1e
27542#define CGTT_SC_CLK_CTRL2__ON_DELAY_MASK 0x0000000FL
27543#define CGTT_SC_CLK_CTRL2__OFF_HYSTERESIS_MASK 0x00000FF0L
27544#define CGTT_SC_CLK_CTRL2__SCF_SCB_INTF_CLK_OVERRIDE_MASK 0x08000000L
27545#define CGTT_SC_CLK_CTRL2__SC_PKR_INTF_CLK_OVERRIDE_MASK 0x10000000L
27546#define CGTT_SC_CLK_CTRL2__SC_DB_INTF_CLK_OVERRIDE_MASK 0x20000000L
27547#define CGTT_SC_CLK_CTRL2__PA_SC_INTF_CLK_OVERRIDE_MASK 0x40000000L
27548//CGTT_SQ_CLK_CTRL
27549#define CGTT_SQ_CLK_CTRL__ON_DELAY__SHIFT 0x0
27550#define CGTT_SQ_CLK_CTRL__OFF_HYSTERESIS__SHIFT 0x4
27551#define CGTT_SQ_CLK_CTRL__SOFT_STALL_OVERRIDE7__SHIFT 0x10
27552#define CGTT_SQ_CLK_CTRL__SOFT_STALL_OVERRIDE6__SHIFT 0x11
27553#define CGTT_SQ_CLK_CTRL__SOFT_STALL_OVERRIDE5__SHIFT 0x12
27554#define CGTT_SQ_CLK_CTRL__SOFT_STALL_OVERRIDE4__SHIFT 0x13
27555#define CGTT_SQ_CLK_CTRL__SOFT_STALL_OVERRIDE3__SHIFT 0x14
27556#define CGTT_SQ_CLK_CTRL__SOFT_STALL_OVERRIDE2__SHIFT 0x15
27557#define CGTT_SQ_CLK_CTRL__SOFT_STALL_OVERRIDE1__SHIFT 0x16
27558#define CGTT_SQ_CLK_CTRL__SOFT_STALL_OVERRIDE0__SHIFT 0x17
27559#define CGTT_SQ_CLK_CTRL__PERFMON_OVERRIDE__SHIFT 0x1d
27560#define CGTT_SQ_CLK_CTRL__CORE_OVERRIDE__SHIFT 0x1e
27561#define CGTT_SQ_CLK_CTRL__REG_OVERRIDE__SHIFT 0x1f
27562#define CGTT_SQ_CLK_CTRL__ON_DELAY_MASK 0x0000000FL
27563#define CGTT_SQ_CLK_CTRL__OFF_HYSTERESIS_MASK 0x00000FF0L
27564#define CGTT_SQ_CLK_CTRL__SOFT_STALL_OVERRIDE7_MASK 0x00010000L
27565#define CGTT_SQ_CLK_CTRL__SOFT_STALL_OVERRIDE6_MASK 0x00020000L
27566#define CGTT_SQ_CLK_CTRL__SOFT_STALL_OVERRIDE5_MASK 0x00040000L
27567#define CGTT_SQ_CLK_CTRL__SOFT_STALL_OVERRIDE4_MASK 0x00080000L
27568#define CGTT_SQ_CLK_CTRL__SOFT_STALL_OVERRIDE3_MASK 0x00100000L
27569#define CGTT_SQ_CLK_CTRL__SOFT_STALL_OVERRIDE2_MASK 0x00200000L
27570#define CGTT_SQ_CLK_CTRL__SOFT_STALL_OVERRIDE1_MASK 0x00400000L
27571#define CGTT_SQ_CLK_CTRL__SOFT_STALL_OVERRIDE0_MASK 0x00800000L
27572#define CGTT_SQ_CLK_CTRL__PERFMON_OVERRIDE_MASK 0x20000000L
27573#define CGTT_SQ_CLK_CTRL__CORE_OVERRIDE_MASK 0x40000000L
27574#define CGTT_SQ_CLK_CTRL__REG_OVERRIDE_MASK 0x80000000L
27575//CGTT_SQG_CLK_CTRL
27576#define CGTT_SQG_CLK_CTRL__ON_DELAY__SHIFT 0x0
27577#define CGTT_SQG_CLK_CTRL__OFF_HYSTERESIS__SHIFT 0x4
27578#define CGTT_SQG_CLK_CTRL__SOFT_STALL_OVERRIDE7__SHIFT 0x10
27579#define CGTT_SQG_CLK_CTRL__SOFT_STALL_OVERRIDE6__SHIFT 0x11
27580#define CGTT_SQG_CLK_CTRL__SOFT_STALL_OVERRIDE5__SHIFT 0x12
27581#define CGTT_SQG_CLK_CTRL__SOFT_STALL_OVERRIDE4__SHIFT 0x13
27582#define CGTT_SQG_CLK_CTRL__SOFT_STALL_OVERRIDE3__SHIFT 0x14
27583#define CGTT_SQG_CLK_CTRL__SOFT_STALL_OVERRIDE2__SHIFT 0x15
27584#define CGTT_SQG_CLK_CTRL__SOFT_STALL_OVERRIDE1__SHIFT 0x16
27585#define CGTT_SQG_CLK_CTRL__SOFT_STALL_OVERRIDE0__SHIFT 0x17
27586#define CGTT_SQG_CLK_CTRL__TTRACE_OVERRIDE__SHIFT 0x1c
27587#define CGTT_SQG_CLK_CTRL__PERFMON_OVERRIDE__SHIFT 0x1d
27588#define CGTT_SQG_CLK_CTRL__CORE_OVERRIDE__SHIFT 0x1e
27589#define CGTT_SQG_CLK_CTRL__REG_OVERRIDE__SHIFT 0x1f
27590#define CGTT_SQG_CLK_CTRL__ON_DELAY_MASK 0x0000000FL
27591#define CGTT_SQG_CLK_CTRL__OFF_HYSTERESIS_MASK 0x00000FF0L
27592#define CGTT_SQG_CLK_CTRL__SOFT_STALL_OVERRIDE7_MASK 0x00010000L
27593#define CGTT_SQG_CLK_CTRL__SOFT_STALL_OVERRIDE6_MASK 0x00020000L
27594#define CGTT_SQG_CLK_CTRL__SOFT_STALL_OVERRIDE5_MASK 0x00040000L
27595#define CGTT_SQG_CLK_CTRL__SOFT_STALL_OVERRIDE4_MASK 0x00080000L
27596#define CGTT_SQG_CLK_CTRL__SOFT_STALL_OVERRIDE3_MASK 0x00100000L
27597#define CGTT_SQG_CLK_CTRL__SOFT_STALL_OVERRIDE2_MASK 0x00200000L
27598#define CGTT_SQG_CLK_CTRL__SOFT_STALL_OVERRIDE1_MASK 0x00400000L
27599#define CGTT_SQG_CLK_CTRL__SOFT_STALL_OVERRIDE0_MASK 0x00800000L
27600#define CGTT_SQG_CLK_CTRL__TTRACE_OVERRIDE_MASK 0x10000000L
27601#define CGTT_SQG_CLK_CTRL__PERFMON_OVERRIDE_MASK 0x20000000L
27602#define CGTT_SQG_CLK_CTRL__CORE_OVERRIDE_MASK 0x40000000L
27603#define CGTT_SQG_CLK_CTRL__REG_OVERRIDE_MASK 0x80000000L
27604//SQ_ALU_CLK_CTRL
27605#define SQ_ALU_CLK_CTRL__FORCE_CU_ON_SH0__SHIFT 0x0
27606#define SQ_ALU_CLK_CTRL__FORCE_CU_ON_SH1__SHIFT 0x10
27607#define SQ_ALU_CLK_CTRL__FORCE_CU_ON_SH0_MASK 0x0000FFFFL
27608#define SQ_ALU_CLK_CTRL__FORCE_CU_ON_SH1_MASK 0xFFFF0000L
27609//SQ_TEX_CLK_CTRL
27610#define SQ_TEX_CLK_CTRL__FORCE_CU_ON_SH0__SHIFT 0x0
27611#define SQ_TEX_CLK_CTRL__FORCE_CU_ON_SH1__SHIFT 0x10
27612#define SQ_TEX_CLK_CTRL__FORCE_CU_ON_SH0_MASK 0x0000FFFFL
27613#define SQ_TEX_CLK_CTRL__FORCE_CU_ON_SH1_MASK 0xFFFF0000L
27614//SQ_LDS_CLK_CTRL
27615#define SQ_LDS_CLK_CTRL__FORCE_CU_ON_SH0__SHIFT 0x0
27616#define SQ_LDS_CLK_CTRL__FORCE_CU_ON_SH1__SHIFT 0x10
27617#define SQ_LDS_CLK_CTRL__FORCE_CU_ON_SH0_MASK 0x0000FFFFL
27618#define SQ_LDS_CLK_CTRL__FORCE_CU_ON_SH1_MASK 0xFFFF0000L
27619//SQ_POWER_THROTTLE
27620#define SQ_POWER_THROTTLE__MIN_POWER__SHIFT 0x0
27621#define SQ_POWER_THROTTLE__MAX_POWER__SHIFT 0x10
27622#define SQ_POWER_THROTTLE__PHASE_OFFSET__SHIFT 0x1e
27623#define SQ_POWER_THROTTLE__MIN_POWER_MASK 0x00003FFFL
27624#define SQ_POWER_THROTTLE__MAX_POWER_MASK 0x3FFF0000L
27625#define SQ_POWER_THROTTLE__PHASE_OFFSET_MASK 0xC0000000L
27626//SQ_POWER_THROTTLE2
27627#define SQ_POWER_THROTTLE2__MAX_POWER_DELTA__SHIFT 0x0
27628#define SQ_POWER_THROTTLE2__SHORT_TERM_INTERVAL_SIZE__SHIFT 0x10
27629#define SQ_POWER_THROTTLE2__LONG_TERM_INTERVAL_RATIO__SHIFT 0x1b
27630#define SQ_POWER_THROTTLE2__USE_REF_CLOCK__SHIFT 0x1f
27631#define SQ_POWER_THROTTLE2__MAX_POWER_DELTA_MASK 0x00003FFFL
27632#define SQ_POWER_THROTTLE2__SHORT_TERM_INTERVAL_SIZE_MASK 0x03FF0000L
27633#define SQ_POWER_THROTTLE2__LONG_TERM_INTERVAL_RATIO_MASK 0x78000000L
27634#define SQ_POWER_THROTTLE2__USE_REF_CLOCK_MASK 0x80000000L
27635//CGTT_SX_CLK_CTRL0
27636#define CGTT_SX_CLK_CTRL0__ON_DELAY__SHIFT 0x0
27637#define CGTT_SX_CLK_CTRL0__OFF_HYSTERESIS__SHIFT 0x4
27638#define CGTT_SX_CLK_CTRL0__RESERVED__SHIFT 0xc
27639#define CGTT_SX_CLK_CTRL0__SOFT_STALL_OVERRIDE7__SHIFT 0x10
27640#define CGTT_SX_CLK_CTRL0__SOFT_STALL_OVERRIDE6__SHIFT 0x11
27641#define CGTT_SX_CLK_CTRL0__SOFT_STALL_OVERRIDE5__SHIFT 0x12
27642#define CGTT_SX_CLK_CTRL0__SOFT_STALL_OVERRIDE4__SHIFT 0x13
27643#define CGTT_SX_CLK_CTRL0__SOFT_STALL_OVERRIDE3__SHIFT 0x14
27644#define CGTT_SX_CLK_CTRL0__SOFT_STALL_OVERRIDE2__SHIFT 0x15
27645#define CGTT_SX_CLK_CTRL0__SOFT_STALL_OVERRIDE1__SHIFT 0x16
27646#define CGTT_SX_CLK_CTRL0__SOFT_STALL_OVERRIDE0__SHIFT 0x17
27647#define CGTT_SX_CLK_CTRL0__SOFT_OVERRIDE7__SHIFT 0x18
27648#define CGTT_SX_CLK_CTRL0__SOFT_OVERRIDE6__SHIFT 0x19
27649#define CGTT_SX_CLK_CTRL0__SOFT_OVERRIDE5__SHIFT 0x1a
27650#define CGTT_SX_CLK_CTRL0__SOFT_OVERRIDE4__SHIFT 0x1b
27651#define CGTT_SX_CLK_CTRL0__SOFT_OVERRIDE3__SHIFT 0x1c
27652#define CGTT_SX_CLK_CTRL0__SOFT_OVERRIDE2__SHIFT 0x1d
27653#define CGTT_SX_CLK_CTRL0__SOFT_OVERRIDE1__SHIFT 0x1e
27654#define CGTT_SX_CLK_CTRL0__SOFT_OVERRIDE0__SHIFT 0x1f
27655#define CGTT_SX_CLK_CTRL0__ON_DELAY_MASK 0x0000000FL
27656#define CGTT_SX_CLK_CTRL0__OFF_HYSTERESIS_MASK 0x00000FF0L
27657#define CGTT_SX_CLK_CTRL0__RESERVED_MASK 0x0000F000L
27658#define CGTT_SX_CLK_CTRL0__SOFT_STALL_OVERRIDE7_MASK 0x00010000L
27659#define CGTT_SX_CLK_CTRL0__SOFT_STALL_OVERRIDE6_MASK 0x00020000L
27660#define CGTT_SX_CLK_CTRL0__SOFT_STALL_OVERRIDE5_MASK 0x00040000L
27661#define CGTT_SX_CLK_CTRL0__SOFT_STALL_OVERRIDE4_MASK 0x00080000L
27662#define CGTT_SX_CLK_CTRL0__SOFT_STALL_OVERRIDE3_MASK 0x00100000L
27663#define CGTT_SX_CLK_CTRL0__SOFT_STALL_OVERRIDE2_MASK 0x00200000L
27664#define CGTT_SX_CLK_CTRL0__SOFT_STALL_OVERRIDE1_MASK 0x00400000L
27665#define CGTT_SX_CLK_CTRL0__SOFT_STALL_OVERRIDE0_MASK 0x00800000L
27666#define CGTT_SX_CLK_CTRL0__SOFT_OVERRIDE7_MASK 0x01000000L
27667#define CGTT_SX_CLK_CTRL0__SOFT_OVERRIDE6_MASK 0x02000000L
27668#define CGTT_SX_CLK_CTRL0__SOFT_OVERRIDE5_MASK 0x04000000L
27669#define CGTT_SX_CLK_CTRL0__SOFT_OVERRIDE4_MASK 0x08000000L
27670#define CGTT_SX_CLK_CTRL0__SOFT_OVERRIDE3_MASK 0x10000000L
27671#define CGTT_SX_CLK_CTRL0__SOFT_OVERRIDE2_MASK 0x20000000L
27672#define CGTT_SX_CLK_CTRL0__SOFT_OVERRIDE1_MASK 0x40000000L
27673#define CGTT_SX_CLK_CTRL0__SOFT_OVERRIDE0_MASK 0x80000000L
27674//CGTT_SX_CLK_CTRL1
27675#define CGTT_SX_CLK_CTRL1__ON_DELAY__SHIFT 0x0
27676#define CGTT_SX_CLK_CTRL1__OFF_HYSTERESIS__SHIFT 0x4
27677#define CGTT_SX_CLK_CTRL1__RESERVED__SHIFT 0xc
27678#define CGTT_SX_CLK_CTRL1__SOFT_STALL_OVERRIDE7__SHIFT 0x10
27679#define CGTT_SX_CLK_CTRL1__SOFT_STALL_OVERRIDE6__SHIFT 0x11
27680#define CGTT_SX_CLK_CTRL1__SOFT_STALL_OVERRIDE5__SHIFT 0x12
27681#define CGTT_SX_CLK_CTRL1__SOFT_STALL_OVERRIDE4__SHIFT 0x13
27682#define CGTT_SX_CLK_CTRL1__SOFT_STALL_OVERRIDE3__SHIFT 0x14
27683#define CGTT_SX_CLK_CTRL1__SOFT_STALL_OVERRIDE2__SHIFT 0x15
27684#define CGTT_SX_CLK_CTRL1__SOFT_STALL_OVERRIDE1__SHIFT 0x16
27685#define CGTT_SX_CLK_CTRL1__SOFT_STALL_OVERRIDE0__SHIFT 0x17
27686#define CGTT_SX_CLK_CTRL1__SOFT_OVERRIDE6__SHIFT 0x19
27687#define CGTT_SX_CLK_CTRL1__SOFT_OVERRIDE5__SHIFT 0x1a
27688#define CGTT_SX_CLK_CTRL1__SOFT_OVERRIDE4__SHIFT 0x1b
27689#define CGTT_SX_CLK_CTRL1__SOFT_OVERRIDE3__SHIFT 0x1c
27690#define CGTT_SX_CLK_CTRL1__SOFT_OVERRIDE2__SHIFT 0x1d
27691#define CGTT_SX_CLK_CTRL1__SOFT_OVERRIDE1__SHIFT 0x1e
27692#define CGTT_SX_CLK_CTRL1__SOFT_OVERRIDE0__SHIFT 0x1f
27693#define CGTT_SX_CLK_CTRL1__ON_DELAY_MASK 0x0000000FL
27694#define CGTT_SX_CLK_CTRL1__OFF_HYSTERESIS_MASK 0x00000FF0L
27695#define CGTT_SX_CLK_CTRL1__RESERVED_MASK 0x0000F000L
27696#define CGTT_SX_CLK_CTRL1__SOFT_STALL_OVERRIDE7_MASK 0x00010000L
27697#define CGTT_SX_CLK_CTRL1__SOFT_STALL_OVERRIDE6_MASK 0x00020000L
27698#define CGTT_SX_CLK_CTRL1__SOFT_STALL_OVERRIDE5_MASK 0x00040000L
27699#define CGTT_SX_CLK_CTRL1__SOFT_STALL_OVERRIDE4_MASK 0x00080000L
27700#define CGTT_SX_CLK_CTRL1__SOFT_STALL_OVERRIDE3_MASK 0x00100000L
27701#define CGTT_SX_CLK_CTRL1__SOFT_STALL_OVERRIDE2_MASK 0x00200000L
27702#define CGTT_SX_CLK_CTRL1__SOFT_STALL_OVERRIDE1_MASK 0x00400000L
27703#define CGTT_SX_CLK_CTRL1__SOFT_STALL_OVERRIDE0_MASK 0x00800000L
27704#define CGTT_SX_CLK_CTRL1__SOFT_OVERRIDE6_MASK 0x02000000L
27705#define CGTT_SX_CLK_CTRL1__SOFT_OVERRIDE5_MASK 0x04000000L
27706#define CGTT_SX_CLK_CTRL1__SOFT_OVERRIDE4_MASK 0x08000000L
27707#define CGTT_SX_CLK_CTRL1__SOFT_OVERRIDE3_MASK 0x10000000L
27708#define CGTT_SX_CLK_CTRL1__SOFT_OVERRIDE2_MASK 0x20000000L
27709#define CGTT_SX_CLK_CTRL1__SOFT_OVERRIDE1_MASK 0x40000000L
27710#define CGTT_SX_CLK_CTRL1__SOFT_OVERRIDE0_MASK 0x80000000L
27711//CGTT_SX_CLK_CTRL2
27712#define CGTT_SX_CLK_CTRL2__ON_DELAY__SHIFT 0x0
27713#define CGTT_SX_CLK_CTRL2__OFF_HYSTERESIS__SHIFT 0x4
27714#define CGTT_SX_CLK_CTRL2__RESERVED__SHIFT 0xd
27715#define CGTT_SX_CLK_CTRL2__SOFT_STALL_OVERRIDE7__SHIFT 0x10
27716#define CGTT_SX_CLK_CTRL2__SOFT_STALL_OVERRIDE6__SHIFT 0x11
27717#define CGTT_SX_CLK_CTRL2__SOFT_STALL_OVERRIDE5__SHIFT 0x12
27718#define CGTT_SX_CLK_CTRL2__SOFT_STALL_OVERRIDE4__SHIFT 0x13
27719#define CGTT_SX_CLK_CTRL2__SOFT_STALL_OVERRIDE3__SHIFT 0x14
27720#define CGTT_SX_CLK_CTRL2__SOFT_STALL_OVERRIDE2__SHIFT 0x15
27721#define CGTT_SX_CLK_CTRL2__SOFT_STALL_OVERRIDE1__SHIFT 0x16
27722#define CGTT_SX_CLK_CTRL2__SOFT_STALL_OVERRIDE0__SHIFT 0x17
27723#define CGTT_SX_CLK_CTRL2__SOFT_OVERRIDE6__SHIFT 0x19
27724#define CGTT_SX_CLK_CTRL2__SOFT_OVERRIDE5__SHIFT 0x1a
27725#define CGTT_SX_CLK_CTRL2__SOFT_OVERRIDE4__SHIFT 0x1b
27726#define CGTT_SX_CLK_CTRL2__SOFT_OVERRIDE3__SHIFT 0x1c
27727#define CGTT_SX_CLK_CTRL2__SOFT_OVERRIDE2__SHIFT 0x1d
27728#define CGTT_SX_CLK_CTRL2__SOFT_OVERRIDE1__SHIFT 0x1e
27729#define CGTT_SX_CLK_CTRL2__SOFT_OVERRIDE0__SHIFT 0x1f
27730#define CGTT_SX_CLK_CTRL2__ON_DELAY_MASK 0x0000000FL
27731#define CGTT_SX_CLK_CTRL2__OFF_HYSTERESIS_MASK 0x00000FF0L
27732#define CGTT_SX_CLK_CTRL2__RESERVED_MASK 0x0000E000L
27733#define CGTT_SX_CLK_CTRL2__SOFT_STALL_OVERRIDE7_MASK 0x00010000L
27734#define CGTT_SX_CLK_CTRL2__SOFT_STALL_OVERRIDE6_MASK 0x00020000L
27735#define CGTT_SX_CLK_CTRL2__SOFT_STALL_OVERRIDE5_MASK 0x00040000L
27736#define CGTT_SX_CLK_CTRL2__SOFT_STALL_OVERRIDE4_MASK 0x00080000L
27737#define CGTT_SX_CLK_CTRL2__SOFT_STALL_OVERRIDE3_MASK 0x00100000L
27738#define CGTT_SX_CLK_CTRL2__SOFT_STALL_OVERRIDE2_MASK 0x00200000L
27739#define CGTT_SX_CLK_CTRL2__SOFT_STALL_OVERRIDE1_MASK 0x00400000L
27740#define CGTT_SX_CLK_CTRL2__SOFT_STALL_OVERRIDE0_MASK 0x00800000L
27741#define CGTT_SX_CLK_CTRL2__SOFT_OVERRIDE6_MASK 0x02000000L
27742#define CGTT_SX_CLK_CTRL2__SOFT_OVERRIDE5_MASK 0x04000000L
27743#define CGTT_SX_CLK_CTRL2__SOFT_OVERRIDE4_MASK 0x08000000L
27744#define CGTT_SX_CLK_CTRL2__SOFT_OVERRIDE3_MASK 0x10000000L
27745#define CGTT_SX_CLK_CTRL2__SOFT_OVERRIDE2_MASK 0x20000000L
27746#define CGTT_SX_CLK_CTRL2__SOFT_OVERRIDE1_MASK 0x40000000L
27747#define CGTT_SX_CLK_CTRL2__SOFT_OVERRIDE0_MASK 0x80000000L
27748//CGTT_SX_CLK_CTRL3
27749#define CGTT_SX_CLK_CTRL3__ON_DELAY__SHIFT 0x0
27750#define CGTT_SX_CLK_CTRL3__OFF_HYSTERESIS__SHIFT 0x4
27751#define CGTT_SX_CLK_CTRL3__RESERVED__SHIFT 0xd
27752#define CGTT_SX_CLK_CTRL3__SOFT_STALL_OVERRIDE7__SHIFT 0x10
27753#define CGTT_SX_CLK_CTRL3__SOFT_STALL_OVERRIDE6__SHIFT 0x11
27754#define CGTT_SX_CLK_CTRL3__SOFT_STALL_OVERRIDE5__SHIFT 0x12
27755#define CGTT_SX_CLK_CTRL3__SOFT_STALL_OVERRIDE4__SHIFT 0x13
27756#define CGTT_SX_CLK_CTRL3__SOFT_STALL_OVERRIDE3__SHIFT 0x14
27757#define CGTT_SX_CLK_CTRL3__SOFT_STALL_OVERRIDE2__SHIFT 0x15
27758#define CGTT_SX_CLK_CTRL3__SOFT_STALL_OVERRIDE1__SHIFT 0x16
27759#define CGTT_SX_CLK_CTRL3__SOFT_STALL_OVERRIDE0__SHIFT 0x17
27760#define CGTT_SX_CLK_CTRL3__SOFT_OVERRIDE6__SHIFT 0x19
27761#define CGTT_SX_CLK_CTRL3__SOFT_OVERRIDE5__SHIFT 0x1a
27762#define CGTT_SX_CLK_CTRL3__SOFT_OVERRIDE4__SHIFT 0x1b
27763#define CGTT_SX_CLK_CTRL3__SOFT_OVERRIDE3__SHIFT 0x1c
27764#define CGTT_SX_CLK_CTRL3__SOFT_OVERRIDE2__SHIFT 0x1d
27765#define CGTT_SX_CLK_CTRL3__SOFT_OVERRIDE1__SHIFT 0x1e
27766#define CGTT_SX_CLK_CTRL3__SOFT_OVERRIDE0__SHIFT 0x1f
27767#define CGTT_SX_CLK_CTRL3__ON_DELAY_MASK 0x0000000FL
27768#define CGTT_SX_CLK_CTRL3__OFF_HYSTERESIS_MASK 0x00000FF0L
27769#define CGTT_SX_CLK_CTRL3__RESERVED_MASK 0x0000E000L
27770#define CGTT_SX_CLK_CTRL3__SOFT_STALL_OVERRIDE7_MASK 0x00010000L
27771#define CGTT_SX_CLK_CTRL3__SOFT_STALL_OVERRIDE6_MASK 0x00020000L
27772#define CGTT_SX_CLK_CTRL3__SOFT_STALL_OVERRIDE5_MASK 0x00040000L
27773#define CGTT_SX_CLK_CTRL3__SOFT_STALL_OVERRIDE4_MASK 0x00080000L
27774#define CGTT_SX_CLK_CTRL3__SOFT_STALL_OVERRIDE3_MASK 0x00100000L
27775#define CGTT_SX_CLK_CTRL3__SOFT_STALL_OVERRIDE2_MASK 0x00200000L
27776#define CGTT_SX_CLK_CTRL3__SOFT_STALL_OVERRIDE1_MASK 0x00400000L
27777#define CGTT_SX_CLK_CTRL3__SOFT_STALL_OVERRIDE0_MASK 0x00800000L
27778#define CGTT_SX_CLK_CTRL3__SOFT_OVERRIDE6_MASK 0x02000000L
27779#define CGTT_SX_CLK_CTRL3__SOFT_OVERRIDE5_MASK 0x04000000L
27780#define CGTT_SX_CLK_CTRL3__SOFT_OVERRIDE4_MASK 0x08000000L
27781#define CGTT_SX_CLK_CTRL3__SOFT_OVERRIDE3_MASK 0x10000000L
27782#define CGTT_SX_CLK_CTRL3__SOFT_OVERRIDE2_MASK 0x20000000L
27783#define CGTT_SX_CLK_CTRL3__SOFT_OVERRIDE1_MASK 0x40000000L
27784#define CGTT_SX_CLK_CTRL3__SOFT_OVERRIDE0_MASK 0x80000000L
27785//CGTT_SX_CLK_CTRL4
27786#define CGTT_SX_CLK_CTRL4__ON_DELAY__SHIFT 0x0
27787#define CGTT_SX_CLK_CTRL4__OFF_HYSTERESIS__SHIFT 0x4
27788#define CGTT_SX_CLK_CTRL4__RESERVED__SHIFT 0xc
27789#define CGTT_SX_CLK_CTRL4__SOFT_STALL_OVERRIDE7__SHIFT 0x10
27790#define CGTT_SX_CLK_CTRL4__SOFT_STALL_OVERRIDE6__SHIFT 0x11
27791#define CGTT_SX_CLK_CTRL4__SOFT_STALL_OVERRIDE5__SHIFT 0x12
27792#define CGTT_SX_CLK_CTRL4__SOFT_STALL_OVERRIDE4__SHIFT 0x13
27793#define CGTT_SX_CLK_CTRL4__SOFT_STALL_OVERRIDE3__SHIFT 0x14
27794#define CGTT_SX_CLK_CTRL4__SOFT_STALL_OVERRIDE2__SHIFT 0x15
27795#define CGTT_SX_CLK_CTRL4__SOFT_STALL_OVERRIDE1__SHIFT 0x16
27796#define CGTT_SX_CLK_CTRL4__SOFT_STALL_OVERRIDE0__SHIFT 0x17
27797#define CGTT_SX_CLK_CTRL4__SOFT_OVERRIDE6__SHIFT 0x19
27798#define CGTT_SX_CLK_CTRL4__SOFT_OVERRIDE5__SHIFT 0x1a
27799#define CGTT_SX_CLK_CTRL4__SOFT_OVERRIDE4__SHIFT 0x1b
27800#define CGTT_SX_CLK_CTRL4__SOFT_OVERRIDE3__SHIFT 0x1c
27801#define CGTT_SX_CLK_CTRL4__SOFT_OVERRIDE2__SHIFT 0x1d
27802#define CGTT_SX_CLK_CTRL4__SOFT_OVERRIDE1__SHIFT 0x1e
27803#define CGTT_SX_CLK_CTRL4__SOFT_OVERRIDE0__SHIFT 0x1f
27804#define CGTT_SX_CLK_CTRL4__ON_DELAY_MASK 0x0000000FL
27805#define CGTT_SX_CLK_CTRL4__OFF_HYSTERESIS_MASK 0x00000FF0L
27806#define CGTT_SX_CLK_CTRL4__RESERVED_MASK 0x0000F000L
27807#define CGTT_SX_CLK_CTRL4__SOFT_STALL_OVERRIDE7_MASK 0x00010000L
27808#define CGTT_SX_CLK_CTRL4__SOFT_STALL_OVERRIDE6_MASK 0x00020000L
27809#define CGTT_SX_CLK_CTRL4__SOFT_STALL_OVERRIDE5_MASK 0x00040000L
27810#define CGTT_SX_CLK_CTRL4__SOFT_STALL_OVERRIDE4_MASK 0x00080000L
27811#define CGTT_SX_CLK_CTRL4__SOFT_STALL_OVERRIDE3_MASK 0x00100000L
27812#define CGTT_SX_CLK_CTRL4__SOFT_STALL_OVERRIDE2_MASK 0x00200000L
27813#define CGTT_SX_CLK_CTRL4__SOFT_STALL_OVERRIDE1_MASK 0x00400000L
27814#define CGTT_SX_CLK_CTRL4__SOFT_STALL_OVERRIDE0_MASK 0x00800000L
27815#define CGTT_SX_CLK_CTRL4__SOFT_OVERRIDE6_MASK 0x02000000L
27816#define CGTT_SX_CLK_CTRL4__SOFT_OVERRIDE5_MASK 0x04000000L
27817#define CGTT_SX_CLK_CTRL4__SOFT_OVERRIDE4_MASK 0x08000000L
27818#define CGTT_SX_CLK_CTRL4__SOFT_OVERRIDE3_MASK 0x10000000L
27819#define CGTT_SX_CLK_CTRL4__SOFT_OVERRIDE2_MASK 0x20000000L
27820#define CGTT_SX_CLK_CTRL4__SOFT_OVERRIDE1_MASK 0x40000000L
27821#define CGTT_SX_CLK_CTRL4__SOFT_OVERRIDE0_MASK 0x80000000L
27822//TD_CGTT_CTRL
27823#define TD_CGTT_CTRL__ON_DELAY__SHIFT 0x0
27824#define TD_CGTT_CTRL__OFF_HYSTERESIS__SHIFT 0x4
27825#define TD_CGTT_CTRL__SOFT_STALL_OVERRIDE7__SHIFT 0x10
27826#define TD_CGTT_CTRL__SOFT_STALL_OVERRIDE6__SHIFT 0x11
27827#define TD_CGTT_CTRL__SOFT_STALL_OVERRIDE5__SHIFT 0x12
27828#define TD_CGTT_CTRL__SOFT_STALL_OVERRIDE4__SHIFT 0x13
27829#define TD_CGTT_CTRL__SOFT_STALL_OVERRIDE3__SHIFT 0x14
27830#define TD_CGTT_CTRL__SOFT_STALL_OVERRIDE2__SHIFT 0x15
27831#define TD_CGTT_CTRL__SOFT_STALL_OVERRIDE1__SHIFT 0x16
27832#define TD_CGTT_CTRL__SOFT_STALL_OVERRIDE0__SHIFT 0x17
27833#define TD_CGTT_CTRL__SOFT_OVERRIDE7__SHIFT 0x18
27834#define TD_CGTT_CTRL__SOFT_OVERRIDE6__SHIFT 0x19
27835#define TD_CGTT_CTRL__SOFT_OVERRIDE5__SHIFT 0x1a
27836#define TD_CGTT_CTRL__SOFT_OVERRIDE4__SHIFT 0x1b
27837#define TD_CGTT_CTRL__SOFT_OVERRIDE3__SHIFT 0x1c
27838#define TD_CGTT_CTRL__SOFT_OVERRIDE2__SHIFT 0x1d
27839#define TD_CGTT_CTRL__SOFT_OVERRIDE1__SHIFT 0x1e
27840#define TD_CGTT_CTRL__SOFT_OVERRIDE0__SHIFT 0x1f
27841#define TD_CGTT_CTRL__ON_DELAY_MASK 0x0000000FL
27842#define TD_CGTT_CTRL__OFF_HYSTERESIS_MASK 0x00000FF0L
27843#define TD_CGTT_CTRL__SOFT_STALL_OVERRIDE7_MASK 0x00010000L
27844#define TD_CGTT_CTRL__SOFT_STALL_OVERRIDE6_MASK 0x00020000L
27845#define TD_CGTT_CTRL__SOFT_STALL_OVERRIDE5_MASK 0x00040000L
27846#define TD_CGTT_CTRL__SOFT_STALL_OVERRIDE4_MASK 0x00080000L
27847#define TD_CGTT_CTRL__SOFT_STALL_OVERRIDE3_MASK 0x00100000L
27848#define TD_CGTT_CTRL__SOFT_STALL_OVERRIDE2_MASK 0x00200000L
27849#define TD_CGTT_CTRL__SOFT_STALL_OVERRIDE1_MASK 0x00400000L
27850#define TD_CGTT_CTRL__SOFT_STALL_OVERRIDE0_MASK 0x00800000L
27851#define TD_CGTT_CTRL__SOFT_OVERRIDE7_MASK 0x01000000L
27852#define TD_CGTT_CTRL__SOFT_OVERRIDE6_MASK 0x02000000L
27853#define TD_CGTT_CTRL__SOFT_OVERRIDE5_MASK 0x04000000L
27854#define TD_CGTT_CTRL__SOFT_OVERRIDE4_MASK 0x08000000L
27855#define TD_CGTT_CTRL__SOFT_OVERRIDE3_MASK 0x10000000L
27856#define TD_CGTT_CTRL__SOFT_OVERRIDE2_MASK 0x20000000L
27857#define TD_CGTT_CTRL__SOFT_OVERRIDE1_MASK 0x40000000L
27858#define TD_CGTT_CTRL__SOFT_OVERRIDE0_MASK 0x80000000L
27859//TA_CGTT_CTRL
27860#define TA_CGTT_CTRL__ON_DELAY__SHIFT 0x0
27861#define TA_CGTT_CTRL__OFF_HYSTERESIS__SHIFT 0x4
27862#define TA_CGTT_CTRL__SOFT_STALL_OVERRIDE7__SHIFT 0x10
27863#define TA_CGTT_CTRL__SOFT_STALL_OVERRIDE6__SHIFT 0x11
27864#define TA_CGTT_CTRL__SOFT_STALL_OVERRIDE5__SHIFT 0x12
27865#define TA_CGTT_CTRL__SOFT_STALL_OVERRIDE4__SHIFT 0x13
27866#define TA_CGTT_CTRL__SOFT_STALL_OVERRIDE3__SHIFT 0x14
27867#define TA_CGTT_CTRL__SOFT_STALL_OVERRIDE2__SHIFT 0x15
27868#define TA_CGTT_CTRL__SOFT_STALL_OVERRIDE1__SHIFT 0x16
27869#define TA_CGTT_CTRL__SOFT_STALL_OVERRIDE0__SHIFT 0x17
27870#define TA_CGTT_CTRL__SOFT_OVERRIDE7__SHIFT 0x18
27871#define TA_CGTT_CTRL__SOFT_OVERRIDE6__SHIFT 0x19
27872#define TA_CGTT_CTRL__SOFT_OVERRIDE5__SHIFT 0x1a
27873#define TA_CGTT_CTRL__SOFT_OVERRIDE4__SHIFT 0x1b
27874#define TA_CGTT_CTRL__SOFT_OVERRIDE3__SHIFT 0x1c
27875#define TA_CGTT_CTRL__SOFT_OVERRIDE2__SHIFT 0x1d
27876#define TA_CGTT_CTRL__SOFT_OVERRIDE1__SHIFT 0x1e
27877#define TA_CGTT_CTRL__SOFT_OVERRIDE0__SHIFT 0x1f
27878#define TA_CGTT_CTRL__ON_DELAY_MASK 0x0000000FL
27879#define TA_CGTT_CTRL__OFF_HYSTERESIS_MASK 0x00000FF0L
27880#define TA_CGTT_CTRL__SOFT_STALL_OVERRIDE7_MASK 0x00010000L
27881#define TA_CGTT_CTRL__SOFT_STALL_OVERRIDE6_MASK 0x00020000L
27882#define TA_CGTT_CTRL__SOFT_STALL_OVERRIDE5_MASK 0x00040000L
27883#define TA_CGTT_CTRL__SOFT_STALL_OVERRIDE4_MASK 0x00080000L
27884#define TA_CGTT_CTRL__SOFT_STALL_OVERRIDE3_MASK 0x00100000L
27885#define TA_CGTT_CTRL__SOFT_STALL_OVERRIDE2_MASK 0x00200000L
27886#define TA_CGTT_CTRL__SOFT_STALL_OVERRIDE1_MASK 0x00400000L
27887#define TA_CGTT_CTRL__SOFT_STALL_OVERRIDE0_MASK 0x00800000L
27888#define TA_CGTT_CTRL__SOFT_OVERRIDE7_MASK 0x01000000L
27889#define TA_CGTT_CTRL__SOFT_OVERRIDE6_MASK 0x02000000L
27890#define TA_CGTT_CTRL__SOFT_OVERRIDE5_MASK 0x04000000L
27891#define TA_CGTT_CTRL__SOFT_OVERRIDE4_MASK 0x08000000L
27892#define TA_CGTT_CTRL__SOFT_OVERRIDE3_MASK 0x10000000L
27893#define TA_CGTT_CTRL__SOFT_OVERRIDE2_MASK 0x20000000L
27894#define TA_CGTT_CTRL__SOFT_OVERRIDE1_MASK 0x40000000L
27895#define TA_CGTT_CTRL__SOFT_OVERRIDE0_MASK 0x80000000L
27896//CGTT_TCPI_CLK_CTRL
27897#define CGTT_TCPI_CLK_CTRL__ON_DELAY__SHIFT 0x0
27898#define CGTT_TCPI_CLK_CTRL__OFF_HYSTERESIS__SHIFT 0x4
27899#define CGTT_TCPI_CLK_CTRL__SPARE__SHIFT 0xc
27900#define CGTT_TCPI_CLK_CTRL__SOFT_STALL_OVERRIDE7__SHIFT 0x10
27901#define CGTT_TCPI_CLK_CTRL__SOFT_STALL_OVERRIDE6__SHIFT 0x11
27902#define CGTT_TCPI_CLK_CTRL__SOFT_STALL_OVERRIDE5__SHIFT 0x12
27903#define CGTT_TCPI_CLK_CTRL__SOFT_STALL_OVERRIDE4__SHIFT 0x13
27904#define CGTT_TCPI_CLK_CTRL__SOFT_STALL_OVERRIDE3__SHIFT 0x14
27905#define CGTT_TCPI_CLK_CTRL__SOFT_STALL_OVERRIDE2__SHIFT 0x15
27906#define CGTT_TCPI_CLK_CTRL__SOFT_STALL_OVERRIDE1__SHIFT 0x16
27907#define CGTT_TCPI_CLK_CTRL__SOFT_STALL_OVERRIDE0__SHIFT 0x17
27908#define CGTT_TCPI_CLK_CTRL__SOFT_OVERRIDE7__SHIFT 0x18
27909#define CGTT_TCPI_CLK_CTRL__SOFT_OVERRIDE6__SHIFT 0x19
27910#define CGTT_TCPI_CLK_CTRL__SOFT_OVERRIDE5__SHIFT 0x1a
27911#define CGTT_TCPI_CLK_CTRL__SOFT_OVERRIDE4__SHIFT 0x1b
27912#define CGTT_TCPI_CLK_CTRL__SOFT_OVERRIDE3__SHIFT 0x1c
27913#define CGTT_TCPI_CLK_CTRL__SOFT_OVERRIDE2__SHIFT 0x1d
27914#define CGTT_TCPI_CLK_CTRL__SOFT_OVERRIDE1__SHIFT 0x1e
27915#define CGTT_TCPI_CLK_CTRL__SOFT_OVERRIDE0__SHIFT 0x1f
27916#define CGTT_TCPI_CLK_CTRL__ON_DELAY_MASK 0x0000000FL
27917#define CGTT_TCPI_CLK_CTRL__OFF_HYSTERESIS_MASK 0x00000FF0L
27918#define CGTT_TCPI_CLK_CTRL__SPARE_MASK 0x0000F000L
27919#define CGTT_TCPI_CLK_CTRL__SOFT_STALL_OVERRIDE7_MASK 0x00010000L
27920#define CGTT_TCPI_CLK_CTRL__SOFT_STALL_OVERRIDE6_MASK 0x00020000L
27921#define CGTT_TCPI_CLK_CTRL__SOFT_STALL_OVERRIDE5_MASK 0x00040000L
27922#define CGTT_TCPI_CLK_CTRL__SOFT_STALL_OVERRIDE4_MASK 0x00080000L
27923#define CGTT_TCPI_CLK_CTRL__SOFT_STALL_OVERRIDE3_MASK 0x00100000L
27924#define CGTT_TCPI_CLK_CTRL__SOFT_STALL_OVERRIDE2_MASK 0x00200000L
27925#define CGTT_TCPI_CLK_CTRL__SOFT_STALL_OVERRIDE1_MASK 0x00400000L
27926#define CGTT_TCPI_CLK_CTRL__SOFT_STALL_OVERRIDE0_MASK 0x00800000L
27927#define CGTT_TCPI_CLK_CTRL__SOFT_OVERRIDE7_MASK 0x01000000L
27928#define CGTT_TCPI_CLK_CTRL__SOFT_OVERRIDE6_MASK 0x02000000L
27929#define CGTT_TCPI_CLK_CTRL__SOFT_OVERRIDE5_MASK 0x04000000L
27930#define CGTT_TCPI_CLK_CTRL__SOFT_OVERRIDE4_MASK 0x08000000L
27931#define CGTT_TCPI_CLK_CTRL__SOFT_OVERRIDE3_MASK 0x10000000L
27932#define CGTT_TCPI_CLK_CTRL__SOFT_OVERRIDE2_MASK 0x20000000L
27933#define CGTT_TCPI_CLK_CTRL__SOFT_OVERRIDE1_MASK 0x40000000L
27934#define CGTT_TCPI_CLK_CTRL__SOFT_OVERRIDE0_MASK 0x80000000L
27935//CGTT_TCI_CLK_CTRL
27936#define CGTT_TCI_CLK_CTRL__ON_DELAY__SHIFT 0x0
27937#define CGTT_TCI_CLK_CTRL__OFF_HYSTERESIS__SHIFT 0x4
27938#define CGTT_TCI_CLK_CTRL__SOFT_STALL_OVERRIDE7__SHIFT 0x10
27939#define CGTT_TCI_CLK_CTRL__SOFT_STALL_OVERRIDE6__SHIFT 0x11
27940#define CGTT_TCI_CLK_CTRL__SOFT_STALL_OVERRIDE5__SHIFT 0x12
27941#define CGTT_TCI_CLK_CTRL__SOFT_STALL_OVERRIDE4__SHIFT 0x13
27942#define CGTT_TCI_CLK_CTRL__SOFT_STALL_OVERRIDE3__SHIFT 0x14
27943#define CGTT_TCI_CLK_CTRL__SOFT_STALL_OVERRIDE2__SHIFT 0x15
27944#define CGTT_TCI_CLK_CTRL__SOFT_STALL_OVERRIDE1__SHIFT 0x16
27945#define CGTT_TCI_CLK_CTRL__SOFT_STALL_OVERRIDE0__SHIFT 0x17
27946#define CGTT_TCI_CLK_CTRL__SOFT_OVERRIDE7__SHIFT 0x18
27947#define CGTT_TCI_CLK_CTRL__SOFT_OVERRIDE6__SHIFT 0x19
27948#define CGTT_TCI_CLK_CTRL__SOFT_OVERRIDE5__SHIFT 0x1a
27949#define CGTT_TCI_CLK_CTRL__SOFT_OVERRIDE4__SHIFT 0x1b
27950#define CGTT_TCI_CLK_CTRL__SOFT_OVERRIDE3__SHIFT 0x1c
27951#define CGTT_TCI_CLK_CTRL__SOFT_OVERRIDE2__SHIFT 0x1d
27952#define CGTT_TCI_CLK_CTRL__SOFT_OVERRIDE1__SHIFT 0x1e
27953#define CGTT_TCI_CLK_CTRL__SOFT_OVERRIDE0__SHIFT 0x1f
27954#define CGTT_TCI_CLK_CTRL__ON_DELAY_MASK 0x0000000FL
27955#define CGTT_TCI_CLK_CTRL__OFF_HYSTERESIS_MASK 0x00000FF0L
27956#define CGTT_TCI_CLK_CTRL__SOFT_STALL_OVERRIDE7_MASK 0x00010000L
27957#define CGTT_TCI_CLK_CTRL__SOFT_STALL_OVERRIDE6_MASK 0x00020000L
27958#define CGTT_TCI_CLK_CTRL__SOFT_STALL_OVERRIDE5_MASK 0x00040000L
27959#define CGTT_TCI_CLK_CTRL__SOFT_STALL_OVERRIDE4_MASK 0x00080000L
27960#define CGTT_TCI_CLK_CTRL__SOFT_STALL_OVERRIDE3_MASK 0x00100000L
27961#define CGTT_TCI_CLK_CTRL__SOFT_STALL_OVERRIDE2_MASK 0x00200000L
27962#define CGTT_TCI_CLK_CTRL__SOFT_STALL_OVERRIDE1_MASK 0x00400000L
27963#define CGTT_TCI_CLK_CTRL__SOFT_STALL_OVERRIDE0_MASK 0x00800000L
27964#define CGTT_TCI_CLK_CTRL__SOFT_OVERRIDE7_MASK 0x01000000L
27965#define CGTT_TCI_CLK_CTRL__SOFT_OVERRIDE6_MASK 0x02000000L
27966#define CGTT_TCI_CLK_CTRL__SOFT_OVERRIDE5_MASK 0x04000000L
27967#define CGTT_TCI_CLK_CTRL__SOFT_OVERRIDE4_MASK 0x08000000L
27968#define CGTT_TCI_CLK_CTRL__SOFT_OVERRIDE3_MASK 0x10000000L
27969#define CGTT_TCI_CLK_CTRL__SOFT_OVERRIDE2_MASK 0x20000000L
27970#define CGTT_TCI_CLK_CTRL__SOFT_OVERRIDE1_MASK 0x40000000L
27971#define CGTT_TCI_CLK_CTRL__SOFT_OVERRIDE0_MASK 0x80000000L
27972//CGTT_GDS_CLK_CTRL
27973#define CGTT_GDS_CLK_CTRL__ON_DELAY__SHIFT 0x0
27974#define CGTT_GDS_CLK_CTRL__OFF_HYSTERESIS__SHIFT 0x4
27975#define CGTT_GDS_CLK_CTRL__SOFT_STALL_OVERRIDE7__SHIFT 0x10
27976#define CGTT_GDS_CLK_CTRL__SOFT_STALL_OVERRIDE6__SHIFT 0x11
27977#define CGTT_GDS_CLK_CTRL__SOFT_STALL_OVERRIDE5__SHIFT 0x12
27978#define CGTT_GDS_CLK_CTRL__SOFT_STALL_OVERRIDE4__SHIFT 0x13
27979#define CGTT_GDS_CLK_CTRL__SOFT_STALL_OVERRIDE3__SHIFT 0x14
27980#define CGTT_GDS_CLK_CTRL__SOFT_STALL_OVERRIDE2__SHIFT 0x15
27981#define CGTT_GDS_CLK_CTRL__SOFT_STALL_OVERRIDE1__SHIFT 0x16
27982#define CGTT_GDS_CLK_CTRL__SOFT_STALL_OVERRIDE0__SHIFT 0x17
27983#define CGTT_GDS_CLK_CTRL__SOFT_OVERRIDE7__SHIFT 0x18
27984#define CGTT_GDS_CLK_CTRL__SOFT_OVERRIDE6__SHIFT 0x19
27985#define CGTT_GDS_CLK_CTRL__SOFT_OVERRIDE5__SHIFT 0x1a
27986#define CGTT_GDS_CLK_CTRL__SOFT_OVERRIDE4__SHIFT 0x1b
27987#define CGTT_GDS_CLK_CTRL__SOFT_OVERRIDE3__SHIFT 0x1c
27988#define CGTT_GDS_CLK_CTRL__SOFT_OVERRIDE2__SHIFT 0x1d
27989#define CGTT_GDS_CLK_CTRL__SOFT_OVERRIDE1__SHIFT 0x1e
27990#define CGTT_GDS_CLK_CTRL__SOFT_OVERRIDE0__SHIFT 0x1f
27991#define CGTT_GDS_CLK_CTRL__ON_DELAY_MASK 0x0000000FL
27992#define CGTT_GDS_CLK_CTRL__OFF_HYSTERESIS_MASK 0x00000FF0L
27993#define CGTT_GDS_CLK_CTRL__SOFT_STALL_OVERRIDE7_MASK 0x00010000L
27994#define CGTT_GDS_CLK_CTRL__SOFT_STALL_OVERRIDE6_MASK 0x00020000L
27995#define CGTT_GDS_CLK_CTRL__SOFT_STALL_OVERRIDE5_MASK 0x00040000L
27996#define CGTT_GDS_CLK_CTRL__SOFT_STALL_OVERRIDE4_MASK 0x00080000L
27997#define CGTT_GDS_CLK_CTRL__SOFT_STALL_OVERRIDE3_MASK 0x00100000L
27998#define CGTT_GDS_CLK_CTRL__SOFT_STALL_OVERRIDE2_MASK 0x00200000L
27999#define CGTT_GDS_CLK_CTRL__SOFT_STALL_OVERRIDE1_MASK 0x00400000L
28000#define CGTT_GDS_CLK_CTRL__SOFT_STALL_OVERRIDE0_MASK 0x00800000L
28001#define CGTT_GDS_CLK_CTRL__SOFT_OVERRIDE7_MASK 0x01000000L
28002#define CGTT_GDS_CLK_CTRL__SOFT_OVERRIDE6_MASK 0x02000000L
28003#define CGTT_GDS_CLK_CTRL__SOFT_OVERRIDE5_MASK 0x04000000L
28004#define CGTT_GDS_CLK_CTRL__SOFT_OVERRIDE4_MASK 0x08000000L
28005#define CGTT_GDS_CLK_CTRL__SOFT_OVERRIDE3_MASK 0x10000000L
28006#define CGTT_GDS_CLK_CTRL__SOFT_OVERRIDE2_MASK 0x20000000L
28007#define CGTT_GDS_CLK_CTRL__SOFT_OVERRIDE1_MASK 0x40000000L
28008#define CGTT_GDS_CLK_CTRL__SOFT_OVERRIDE0_MASK 0x80000000L
28009//DB_CGTT_CLK_CTRL_0
28010#define DB_CGTT_CLK_CTRL_0__ON_DELAY__SHIFT 0x0
28011#define DB_CGTT_CLK_CTRL_0__OFF_HYSTERESIS__SHIFT 0x4
28012#define DB_CGTT_CLK_CTRL_0__RESERVED__SHIFT 0xc
28013#define DB_CGTT_CLK_CTRL_0__SOFT_STALL_OVERRIDE7__SHIFT 0x10
28014#define DB_CGTT_CLK_CTRL_0__SOFT_STALL_OVERRIDE6__SHIFT 0x11
28015#define DB_CGTT_CLK_CTRL_0__SOFT_STALL_OVERRIDE5__SHIFT 0x12
28016#define DB_CGTT_CLK_CTRL_0__SOFT_STALL_OVERRIDE4__SHIFT 0x13
28017#define DB_CGTT_CLK_CTRL_0__SOFT_STALL_OVERRIDE3__SHIFT 0x14
28018#define DB_CGTT_CLK_CTRL_0__SOFT_STALL_OVERRIDE2__SHIFT 0x15
28019#define DB_CGTT_CLK_CTRL_0__SOFT_STALL_OVERRIDE1__SHIFT 0x16
28020#define DB_CGTT_CLK_CTRL_0__SOFT_STALL_OVERRIDE0__SHIFT 0x17
28021#define DB_CGTT_CLK_CTRL_0__SOFT_OVERRIDE7__SHIFT 0x18
28022#define DB_CGTT_CLK_CTRL_0__SOFT_OVERRIDE6__SHIFT 0x19
28023#define DB_CGTT_CLK_CTRL_0__SOFT_OVERRIDE5__SHIFT 0x1a
28024#define DB_CGTT_CLK_CTRL_0__SOFT_OVERRIDE4__SHIFT 0x1b
28025#define DB_CGTT_CLK_CTRL_0__SOFT_OVERRIDE3__SHIFT 0x1c
28026#define DB_CGTT_CLK_CTRL_0__SOFT_OVERRIDE2__SHIFT 0x1d
28027#define DB_CGTT_CLK_CTRL_0__SOFT_OVERRIDE1__SHIFT 0x1e
28028#define DB_CGTT_CLK_CTRL_0__SOFT_OVERRIDE0__SHIFT 0x1f
28029#define DB_CGTT_CLK_CTRL_0__ON_DELAY_MASK 0x0000000FL
28030#define DB_CGTT_CLK_CTRL_0__OFF_HYSTERESIS_MASK 0x00000FF0L
28031#define DB_CGTT_CLK_CTRL_0__RESERVED_MASK 0x0000F000L
28032#define DB_CGTT_CLK_CTRL_0__SOFT_STALL_OVERRIDE7_MASK 0x00010000L
28033#define DB_CGTT_CLK_CTRL_0__SOFT_STALL_OVERRIDE6_MASK 0x00020000L
28034#define DB_CGTT_CLK_CTRL_0__SOFT_STALL_OVERRIDE5_MASK 0x00040000L
28035#define DB_CGTT_CLK_CTRL_0__SOFT_STALL_OVERRIDE4_MASK 0x00080000L
28036#define DB_CGTT_CLK_CTRL_0__SOFT_STALL_OVERRIDE3_MASK 0x00100000L
28037#define DB_CGTT_CLK_CTRL_0__SOFT_STALL_OVERRIDE2_MASK 0x00200000L
28038#define DB_CGTT_CLK_CTRL_0__SOFT_STALL_OVERRIDE1_MASK 0x00400000L
28039#define DB_CGTT_CLK_CTRL_0__SOFT_STALL_OVERRIDE0_MASK 0x00800000L
28040#define DB_CGTT_CLK_CTRL_0__SOFT_OVERRIDE7_MASK 0x01000000L
28041#define DB_CGTT_CLK_CTRL_0__SOFT_OVERRIDE6_MASK 0x02000000L
28042#define DB_CGTT_CLK_CTRL_0__SOFT_OVERRIDE5_MASK 0x04000000L
28043#define DB_CGTT_CLK_CTRL_0__SOFT_OVERRIDE4_MASK 0x08000000L
28044#define DB_CGTT_CLK_CTRL_0__SOFT_OVERRIDE3_MASK 0x10000000L
28045#define DB_CGTT_CLK_CTRL_0__SOFT_OVERRIDE2_MASK 0x20000000L
28046#define DB_CGTT_CLK_CTRL_0__SOFT_OVERRIDE1_MASK 0x40000000L
28047#define DB_CGTT_CLK_CTRL_0__SOFT_OVERRIDE0_MASK 0x80000000L
28048//CB_CGTT_SCLK_CTRL
28049#define CB_CGTT_SCLK_CTRL__ON_DELAY__SHIFT 0x0
28050#define CB_CGTT_SCLK_CTRL__OFF_HYSTERESIS__SHIFT 0x4
28051#define CB_CGTT_SCLK_CTRL__SOFT_STALL_OVERRIDE7__SHIFT 0x10
28052#define CB_CGTT_SCLK_CTRL__SOFT_STALL_OVERRIDE6__SHIFT 0x11
28053#define CB_CGTT_SCLK_CTRL__SOFT_STALL_OVERRIDE5__SHIFT 0x12
28054#define CB_CGTT_SCLK_CTRL__SOFT_STALL_OVERRIDE4__SHIFT 0x13
28055#define CB_CGTT_SCLK_CTRL__SOFT_STALL_OVERRIDE3__SHIFT 0x14
28056#define CB_CGTT_SCLK_CTRL__SOFT_STALL_OVERRIDE2__SHIFT 0x15
28057#define CB_CGTT_SCLK_CTRL__SOFT_STALL_OVERRIDE1__SHIFT 0x16
28058#define CB_CGTT_SCLK_CTRL__SOFT_STALL_OVERRIDE0__SHIFT 0x17
28059#define CB_CGTT_SCLK_CTRL__SOFT_OVERRIDE7__SHIFT 0x18
28060#define CB_CGTT_SCLK_CTRL__SOFT_OVERRIDE6__SHIFT 0x19
28061#define CB_CGTT_SCLK_CTRL__SOFT_OVERRIDE5__SHIFT 0x1a
28062#define CB_CGTT_SCLK_CTRL__SOFT_OVERRIDE4__SHIFT 0x1b
28063#define CB_CGTT_SCLK_CTRL__SOFT_OVERRIDE3__SHIFT 0x1c
28064#define CB_CGTT_SCLK_CTRL__SOFT_OVERRIDE2__SHIFT 0x1d
28065#define CB_CGTT_SCLK_CTRL__SOFT_OVERRIDE1__SHIFT 0x1e
28066#define CB_CGTT_SCLK_CTRL__SOFT_OVERRIDE0__SHIFT 0x1f
28067#define CB_CGTT_SCLK_CTRL__ON_DELAY_MASK 0x0000000FL
28068#define CB_CGTT_SCLK_CTRL__OFF_HYSTERESIS_MASK 0x00000FF0L
28069#define CB_CGTT_SCLK_CTRL__SOFT_STALL_OVERRIDE7_MASK 0x00010000L
28070#define CB_CGTT_SCLK_CTRL__SOFT_STALL_OVERRIDE6_MASK 0x00020000L
28071#define CB_CGTT_SCLK_CTRL__SOFT_STALL_OVERRIDE5_MASK 0x00040000L
28072#define CB_CGTT_SCLK_CTRL__SOFT_STALL_OVERRIDE4_MASK 0x00080000L
28073#define CB_CGTT_SCLK_CTRL__SOFT_STALL_OVERRIDE3_MASK 0x00100000L
28074#define CB_CGTT_SCLK_CTRL__SOFT_STALL_OVERRIDE2_MASK 0x00200000L
28075#define CB_CGTT_SCLK_CTRL__SOFT_STALL_OVERRIDE1_MASK 0x00400000L
28076#define CB_CGTT_SCLK_CTRL__SOFT_STALL_OVERRIDE0_MASK 0x00800000L
28077#define CB_CGTT_SCLK_CTRL__SOFT_OVERRIDE7_MASK 0x01000000L
28078#define CB_CGTT_SCLK_CTRL__SOFT_OVERRIDE6_MASK 0x02000000L
28079#define CB_CGTT_SCLK_CTRL__SOFT_OVERRIDE5_MASK 0x04000000L
28080#define CB_CGTT_SCLK_CTRL__SOFT_OVERRIDE4_MASK 0x08000000L
28081#define CB_CGTT_SCLK_CTRL__SOFT_OVERRIDE3_MASK 0x10000000L
28082#define CB_CGTT_SCLK_CTRL__SOFT_OVERRIDE2_MASK 0x20000000L
28083#define CB_CGTT_SCLK_CTRL__SOFT_OVERRIDE1_MASK 0x40000000L
28084#define CB_CGTT_SCLK_CTRL__SOFT_OVERRIDE0_MASK 0x80000000L
28085//TCC_CGTT_SCLK_CTRL
28086#define TCC_CGTT_SCLK_CTRL__ON_DELAY__SHIFT 0x0
28087#define TCC_CGTT_SCLK_CTRL__OFF_HYSTERESIS__SHIFT 0x4
28088#define TCC_CGTT_SCLK_CTRL__SOFT_STALL_OVERRIDE7__SHIFT 0x10
28089#define TCC_CGTT_SCLK_CTRL__SOFT_STALL_OVERRIDE6__SHIFT 0x11
28090#define TCC_CGTT_SCLK_CTRL__SOFT_STALL_OVERRIDE5__SHIFT 0x12
28091#define TCC_CGTT_SCLK_CTRL__SOFT_STALL_OVERRIDE4__SHIFT 0x13
28092#define TCC_CGTT_SCLK_CTRL__SOFT_STALL_OVERRIDE3__SHIFT 0x14
28093#define TCC_CGTT_SCLK_CTRL__SOFT_STALL_OVERRIDE2__SHIFT 0x15
28094#define TCC_CGTT_SCLK_CTRL__SOFT_STALL_OVERRIDE1__SHIFT 0x16
28095#define TCC_CGTT_SCLK_CTRL__SOFT_STALL_OVERRIDE0__SHIFT 0x17
28096#define TCC_CGTT_SCLK_CTRL__SOFT_OVERRIDE7__SHIFT 0x18
28097#define TCC_CGTT_SCLK_CTRL__SOFT_OVERRIDE6__SHIFT 0x19
28098#define TCC_CGTT_SCLK_CTRL__SOFT_OVERRIDE5__SHIFT 0x1a
28099#define TCC_CGTT_SCLK_CTRL__SOFT_OVERRIDE4__SHIFT 0x1b
28100#define TCC_CGTT_SCLK_CTRL__SOFT_OVERRIDE3__SHIFT 0x1c
28101#define TCC_CGTT_SCLK_CTRL__SOFT_OVERRIDE2__SHIFT 0x1d
28102#define TCC_CGTT_SCLK_CTRL__SOFT_OVERRIDE1__SHIFT 0x1e
28103#define TCC_CGTT_SCLK_CTRL__SOFT_OVERRIDE0__SHIFT 0x1f
28104#define TCC_CGTT_SCLK_CTRL__ON_DELAY_MASK 0x0000000FL
28105#define TCC_CGTT_SCLK_CTRL__OFF_HYSTERESIS_MASK 0x00000FF0L
28106#define TCC_CGTT_SCLK_CTRL__SOFT_STALL_OVERRIDE7_MASK 0x00010000L
28107#define TCC_CGTT_SCLK_CTRL__SOFT_STALL_OVERRIDE6_MASK 0x00020000L
28108#define TCC_CGTT_SCLK_CTRL__SOFT_STALL_OVERRIDE5_MASK 0x00040000L
28109#define TCC_CGTT_SCLK_CTRL__SOFT_STALL_OVERRIDE4_MASK 0x00080000L
28110#define TCC_CGTT_SCLK_CTRL__SOFT_STALL_OVERRIDE3_MASK 0x00100000L
28111#define TCC_CGTT_SCLK_CTRL__SOFT_STALL_OVERRIDE2_MASK 0x00200000L
28112#define TCC_CGTT_SCLK_CTRL__SOFT_STALL_OVERRIDE1_MASK 0x00400000L
28113#define TCC_CGTT_SCLK_CTRL__SOFT_STALL_OVERRIDE0_MASK 0x00800000L
28114#define TCC_CGTT_SCLK_CTRL__SOFT_OVERRIDE7_MASK 0x01000000L
28115#define TCC_CGTT_SCLK_CTRL__SOFT_OVERRIDE6_MASK 0x02000000L
28116#define TCC_CGTT_SCLK_CTRL__SOFT_OVERRIDE5_MASK 0x04000000L
28117#define TCC_CGTT_SCLK_CTRL__SOFT_OVERRIDE4_MASK 0x08000000L
28118#define TCC_CGTT_SCLK_CTRL__SOFT_OVERRIDE3_MASK 0x10000000L
28119#define TCC_CGTT_SCLK_CTRL__SOFT_OVERRIDE2_MASK 0x20000000L
28120#define TCC_CGTT_SCLK_CTRL__SOFT_OVERRIDE1_MASK 0x40000000L
28121#define TCC_CGTT_SCLK_CTRL__SOFT_OVERRIDE0_MASK 0x80000000L
28122//TCA_CGTT_SCLK_CTRL
28123#define TCA_CGTT_SCLK_CTRL__ON_DELAY__SHIFT 0x0
28124#define TCA_CGTT_SCLK_CTRL__OFF_HYSTERESIS__SHIFT 0x4
28125#define TCA_CGTT_SCLK_CTRL__SOFT_STALL_OVERRIDE7__SHIFT 0x10
28126#define TCA_CGTT_SCLK_CTRL__SOFT_STALL_OVERRIDE6__SHIFT 0x11
28127#define TCA_CGTT_SCLK_CTRL__SOFT_STALL_OVERRIDE5__SHIFT 0x12
28128#define TCA_CGTT_SCLK_CTRL__SOFT_STALL_OVERRIDE4__SHIFT 0x13
28129#define TCA_CGTT_SCLK_CTRL__SOFT_STALL_OVERRIDE3__SHIFT 0x14
28130#define TCA_CGTT_SCLK_CTRL__SOFT_STALL_OVERRIDE2__SHIFT 0x15
28131#define TCA_CGTT_SCLK_CTRL__SOFT_STALL_OVERRIDE1__SHIFT 0x16
28132#define TCA_CGTT_SCLK_CTRL__SOFT_STALL_OVERRIDE0__SHIFT 0x17
28133#define TCA_CGTT_SCLK_CTRL__SOFT_OVERRIDE7__SHIFT 0x18
28134#define TCA_CGTT_SCLK_CTRL__SOFT_OVERRIDE6__SHIFT 0x19
28135#define TCA_CGTT_SCLK_CTRL__SOFT_OVERRIDE5__SHIFT 0x1a
28136#define TCA_CGTT_SCLK_CTRL__SOFT_OVERRIDE4__SHIFT 0x1b
28137#define TCA_CGTT_SCLK_CTRL__SOFT_OVERRIDE3__SHIFT 0x1c
28138#define TCA_CGTT_SCLK_CTRL__SOFT_OVERRIDE2__SHIFT 0x1d
28139#define TCA_CGTT_SCLK_CTRL__SOFT_OVERRIDE1__SHIFT 0x1e
28140#define TCA_CGTT_SCLK_CTRL__SOFT_OVERRIDE0__SHIFT 0x1f
28141#define TCA_CGTT_SCLK_CTRL__ON_DELAY_MASK 0x0000000FL
28142#define TCA_CGTT_SCLK_CTRL__OFF_HYSTERESIS_MASK 0x00000FF0L
28143#define TCA_CGTT_SCLK_CTRL__SOFT_STALL_OVERRIDE7_MASK 0x00010000L
28144#define TCA_CGTT_SCLK_CTRL__SOFT_STALL_OVERRIDE6_MASK 0x00020000L
28145#define TCA_CGTT_SCLK_CTRL__SOFT_STALL_OVERRIDE5_MASK 0x00040000L
28146#define TCA_CGTT_SCLK_CTRL__SOFT_STALL_OVERRIDE4_MASK 0x00080000L
28147#define TCA_CGTT_SCLK_CTRL__SOFT_STALL_OVERRIDE3_MASK 0x00100000L
28148#define TCA_CGTT_SCLK_CTRL__SOFT_STALL_OVERRIDE2_MASK 0x00200000L
28149#define TCA_CGTT_SCLK_CTRL__SOFT_STALL_OVERRIDE1_MASK 0x00400000L
28150#define TCA_CGTT_SCLK_CTRL__SOFT_STALL_OVERRIDE0_MASK 0x00800000L
28151#define TCA_CGTT_SCLK_CTRL__SOFT_OVERRIDE7_MASK 0x01000000L
28152#define TCA_CGTT_SCLK_CTRL__SOFT_OVERRIDE6_MASK 0x02000000L
28153#define TCA_CGTT_SCLK_CTRL__SOFT_OVERRIDE5_MASK 0x04000000L
28154#define TCA_CGTT_SCLK_CTRL__SOFT_OVERRIDE4_MASK 0x08000000L
28155#define TCA_CGTT_SCLK_CTRL__SOFT_OVERRIDE3_MASK 0x10000000L
28156#define TCA_CGTT_SCLK_CTRL__SOFT_OVERRIDE2_MASK 0x20000000L
28157#define TCA_CGTT_SCLK_CTRL__SOFT_OVERRIDE1_MASK 0x40000000L
28158#define TCA_CGTT_SCLK_CTRL__SOFT_OVERRIDE0_MASK 0x80000000L
28159//CGTT_CP_CLK_CTRL
28160#define CGTT_CP_CLK_CTRL__ON_DELAY__SHIFT 0x0
28161#define CGTT_CP_CLK_CTRL__OFF_HYSTERESIS__SHIFT 0x4
28162#define CGTT_CP_CLK_CTRL__MGLS_OVERRIDE__SHIFT 0xf
28163#define CGTT_CP_CLK_CTRL__SOFT_STALL_OVERRIDE7__SHIFT 0x10
28164#define CGTT_CP_CLK_CTRL__SOFT_STALL_OVERRIDE6__SHIFT 0x11
28165#define CGTT_CP_CLK_CTRL__SOFT_STALL_OVERRIDE5__SHIFT 0x12
28166#define CGTT_CP_CLK_CTRL__SOFT_STALL_OVERRIDE4__SHIFT 0x13
28167#define CGTT_CP_CLK_CTRL__SOFT_STALL_OVERRIDE3__SHIFT 0x14
28168#define CGTT_CP_CLK_CTRL__SOFT_STALL_OVERRIDE2__SHIFT 0x15
28169#define CGTT_CP_CLK_CTRL__SOFT_STALL_OVERRIDE1__SHIFT 0x16
28170#define CGTT_CP_CLK_CTRL__SOFT_STALL_OVERRIDE0__SHIFT 0x17
28171#define CGTT_CP_CLK_CTRL__SOFT_OVERRIDE_PERFMON__SHIFT 0x1d
28172#define CGTT_CP_CLK_CTRL__SOFT_OVERRIDE_DYN__SHIFT 0x1e
28173#define CGTT_CP_CLK_CTRL__SOFT_OVERRIDE_REG__SHIFT 0x1f
28174#define CGTT_CP_CLK_CTRL__ON_DELAY_MASK 0x0000000FL
28175#define CGTT_CP_CLK_CTRL__OFF_HYSTERESIS_MASK 0x00000FF0L
28176#define CGTT_CP_CLK_CTRL__MGLS_OVERRIDE_MASK 0x00008000L
28177#define CGTT_CP_CLK_CTRL__SOFT_STALL_OVERRIDE7_MASK 0x00010000L
28178#define CGTT_CP_CLK_CTRL__SOFT_STALL_OVERRIDE6_MASK 0x00020000L
28179#define CGTT_CP_CLK_CTRL__SOFT_STALL_OVERRIDE5_MASK 0x00040000L
28180#define CGTT_CP_CLK_CTRL__SOFT_STALL_OVERRIDE4_MASK 0x00080000L
28181#define CGTT_CP_CLK_CTRL__SOFT_STALL_OVERRIDE3_MASK 0x00100000L
28182#define CGTT_CP_CLK_CTRL__SOFT_STALL_OVERRIDE2_MASK 0x00200000L
28183#define CGTT_CP_CLK_CTRL__SOFT_STALL_OVERRIDE1_MASK 0x00400000L
28184#define CGTT_CP_CLK_CTRL__SOFT_STALL_OVERRIDE0_MASK 0x00800000L
28185#define CGTT_CP_CLK_CTRL__SOFT_OVERRIDE_PERFMON_MASK 0x20000000L
28186#define CGTT_CP_CLK_CTRL__SOFT_OVERRIDE_DYN_MASK 0x40000000L
28187#define CGTT_CP_CLK_CTRL__SOFT_OVERRIDE_REG_MASK 0x80000000L
28188//CGTT_CPF_CLK_CTRL
28189#define CGTT_CPF_CLK_CTRL__ON_DELAY__SHIFT 0x0
28190#define CGTT_CPF_CLK_CTRL__OFF_HYSTERESIS__SHIFT 0x4
28191#define CGTT_CPF_CLK_CTRL__MGLS_OVERRIDE__SHIFT 0xf
28192#define CGTT_CPF_CLK_CTRL__SOFT_STALL_OVERRIDE7__SHIFT 0x10
28193#define CGTT_CPF_CLK_CTRL__SOFT_STALL_OVERRIDE6__SHIFT 0x11
28194#define CGTT_CPF_CLK_CTRL__SOFT_STALL_OVERRIDE5__SHIFT 0x12
28195#define CGTT_CPF_CLK_CTRL__SOFT_STALL_OVERRIDE4__SHIFT 0x13
28196#define CGTT_CPF_CLK_CTRL__SOFT_STALL_OVERRIDE3__SHIFT 0x14
28197#define CGTT_CPF_CLK_CTRL__SOFT_STALL_OVERRIDE2__SHIFT 0x15
28198#define CGTT_CPF_CLK_CTRL__SOFT_STALL_OVERRIDE1__SHIFT 0x16
28199#define CGTT_CPF_CLK_CTRL__SOFT_STALL_OVERRIDE0__SHIFT 0x17
28200#define CGTT_CPF_CLK_CTRL__SOFT_OVERRIDE_PERFMON__SHIFT 0x1d
28201#define CGTT_CPF_CLK_CTRL__SOFT_OVERRIDE_DYN__SHIFT 0x1e
28202#define CGTT_CPF_CLK_CTRL__SOFT_OVERRIDE_REG__SHIFT 0x1f
28203#define CGTT_CPF_CLK_CTRL__ON_DELAY_MASK 0x0000000FL
28204#define CGTT_CPF_CLK_CTRL__OFF_HYSTERESIS_MASK 0x00000FF0L
28205#define CGTT_CPF_CLK_CTRL__MGLS_OVERRIDE_MASK 0x00008000L
28206#define CGTT_CPF_CLK_CTRL__SOFT_STALL_OVERRIDE7_MASK 0x00010000L
28207#define CGTT_CPF_CLK_CTRL__SOFT_STALL_OVERRIDE6_MASK 0x00020000L
28208#define CGTT_CPF_CLK_CTRL__SOFT_STALL_OVERRIDE5_MASK 0x00040000L
28209#define CGTT_CPF_CLK_CTRL__SOFT_STALL_OVERRIDE4_MASK 0x00080000L
28210#define CGTT_CPF_CLK_CTRL__SOFT_STALL_OVERRIDE3_MASK 0x00100000L
28211#define CGTT_CPF_CLK_CTRL__SOFT_STALL_OVERRIDE2_MASK 0x00200000L
28212#define CGTT_CPF_CLK_CTRL__SOFT_STALL_OVERRIDE1_MASK 0x00400000L
28213#define CGTT_CPF_CLK_CTRL__SOFT_STALL_OVERRIDE0_MASK 0x00800000L
28214#define CGTT_CPF_CLK_CTRL__SOFT_OVERRIDE_PERFMON_MASK 0x20000000L
28215#define CGTT_CPF_CLK_CTRL__SOFT_OVERRIDE_DYN_MASK 0x40000000L
28216#define CGTT_CPF_CLK_CTRL__SOFT_OVERRIDE_REG_MASK 0x80000000L
28217//CGTT_CPC_CLK_CTRL
28218#define CGTT_CPC_CLK_CTRL__ON_DELAY__SHIFT 0x0
28219#define CGTT_CPC_CLK_CTRL__OFF_HYSTERESIS__SHIFT 0x4
28220#define CGTT_CPC_CLK_CTRL__MGLS_OVERRIDE__SHIFT 0xf
28221#define CGTT_CPC_CLK_CTRL__SOFT_STALL_OVERRIDE7__SHIFT 0x10
28222#define CGTT_CPC_CLK_CTRL__SOFT_STALL_OVERRIDE6__SHIFT 0x11
28223#define CGTT_CPC_CLK_CTRL__SOFT_STALL_OVERRIDE5__SHIFT 0x12
28224#define CGTT_CPC_CLK_CTRL__SOFT_STALL_OVERRIDE4__SHIFT 0x13
28225#define CGTT_CPC_CLK_CTRL__SOFT_STALL_OVERRIDE3__SHIFT 0x14
28226#define CGTT_CPC_CLK_CTRL__SOFT_STALL_OVERRIDE2__SHIFT 0x15
28227#define CGTT_CPC_CLK_CTRL__SOFT_STALL_OVERRIDE1__SHIFT 0x16
28228#define CGTT_CPC_CLK_CTRL__SOFT_STALL_OVERRIDE0__SHIFT 0x17
28229#define CGTT_CPC_CLK_CTRL__SOFT_OVERRIDE_PERFMON__SHIFT 0x1d
28230#define CGTT_CPC_CLK_CTRL__SOFT_OVERRIDE_DYN__SHIFT 0x1e
28231#define CGTT_CPC_CLK_CTRL__SOFT_OVERRIDE_REG__SHIFT 0x1f
28232#define CGTT_CPC_CLK_CTRL__ON_DELAY_MASK 0x0000000FL
28233#define CGTT_CPC_CLK_CTRL__OFF_HYSTERESIS_MASK 0x00000FF0L
28234#define CGTT_CPC_CLK_CTRL__MGLS_OVERRIDE_MASK 0x00008000L
28235#define CGTT_CPC_CLK_CTRL__SOFT_STALL_OVERRIDE7_MASK 0x00010000L
28236#define CGTT_CPC_CLK_CTRL__SOFT_STALL_OVERRIDE6_MASK 0x00020000L
28237#define CGTT_CPC_CLK_CTRL__SOFT_STALL_OVERRIDE5_MASK 0x00040000L
28238#define CGTT_CPC_CLK_CTRL__SOFT_STALL_OVERRIDE4_MASK 0x00080000L
28239#define CGTT_CPC_CLK_CTRL__SOFT_STALL_OVERRIDE3_MASK 0x00100000L
28240#define CGTT_CPC_CLK_CTRL__SOFT_STALL_OVERRIDE2_MASK 0x00200000L
28241#define CGTT_CPC_CLK_CTRL__SOFT_STALL_OVERRIDE1_MASK 0x00400000L
28242#define CGTT_CPC_CLK_CTRL__SOFT_STALL_OVERRIDE0_MASK 0x00800000L
28243#define CGTT_CPC_CLK_CTRL__SOFT_OVERRIDE_PERFMON_MASK 0x20000000L
28244#define CGTT_CPC_CLK_CTRL__SOFT_OVERRIDE_DYN_MASK 0x40000000L
28245#define CGTT_CPC_CLK_CTRL__SOFT_OVERRIDE_REG_MASK 0x80000000L
28246//CGTT_RLC_CLK_CTRL
28247#define CGTT_RLC_CLK_CTRL__ON_DELAY__SHIFT 0x0
28248#define CGTT_RLC_CLK_CTRL__OFF_HYSTERESIS__SHIFT 0x4
28249#define CGTT_RLC_CLK_CTRL__SOFT_STALL_OVERRIDE7__SHIFT 0x10
28250#define CGTT_RLC_CLK_CTRL__SOFT_STALL_OVERRIDE6__SHIFT 0x11
28251#define CGTT_RLC_CLK_CTRL__SOFT_STALL_OVERRIDE5__SHIFT 0x12
28252#define CGTT_RLC_CLK_CTRL__SOFT_STALL_OVERRIDE4__SHIFT 0x13
28253#define CGTT_RLC_CLK_CTRL__SOFT_STALL_OVERRIDE3__SHIFT 0x14
28254#define CGTT_RLC_CLK_CTRL__SOFT_STALL_OVERRIDE2__SHIFT 0x15
28255#define CGTT_RLC_CLK_CTRL__SOFT_STALL_OVERRIDE1__SHIFT 0x16
28256#define CGTT_RLC_CLK_CTRL__SOFT_STALL_OVERRIDE0__SHIFT 0x17
28257#define CGTT_RLC_CLK_CTRL__SOFT_OVERRIDE_DYN__SHIFT 0x1e
28258#define CGTT_RLC_CLK_CTRL__SOFT_OVERRIDE_REG__SHIFT 0x1f
28259#define CGTT_RLC_CLK_CTRL__ON_DELAY_MASK 0x0000000FL
28260#define CGTT_RLC_CLK_CTRL__OFF_HYSTERESIS_MASK 0x00000FF0L
28261#define CGTT_RLC_CLK_CTRL__SOFT_STALL_OVERRIDE7_MASK 0x00010000L
28262#define CGTT_RLC_CLK_CTRL__SOFT_STALL_OVERRIDE6_MASK 0x00020000L
28263#define CGTT_RLC_CLK_CTRL__SOFT_STALL_OVERRIDE5_MASK 0x00040000L
28264#define CGTT_RLC_CLK_CTRL__SOFT_STALL_OVERRIDE4_MASK 0x00080000L
28265#define CGTT_RLC_CLK_CTRL__SOFT_STALL_OVERRIDE3_MASK 0x00100000L
28266#define CGTT_RLC_CLK_CTRL__SOFT_STALL_OVERRIDE2_MASK 0x00200000L
28267#define CGTT_RLC_CLK_CTRL__SOFT_STALL_OVERRIDE1_MASK 0x00400000L
28268#define CGTT_RLC_CLK_CTRL__SOFT_STALL_OVERRIDE0_MASK 0x00800000L
28269#define CGTT_RLC_CLK_CTRL__SOFT_OVERRIDE_DYN_MASK 0x40000000L
28270#define CGTT_RLC_CLK_CTRL__SOFT_OVERRIDE_REG_MASK 0x80000000L
28271//RLC_GFX_RM_CNTL
28272#define RLC_GFX_RM_CNTL__RLC_GFX_RM_VALID__SHIFT 0x0
28273#define RLC_GFX_RM_CNTL__RESERVED__SHIFT 0x1
28274#define RLC_GFX_RM_CNTL__RLC_GFX_RM_VALID_MASK 0x00000001L
28275#define RLC_GFX_RM_CNTL__RESERVED_MASK 0xFFFFFFFEL
28276//RMI_CGTT_SCLK_CTRL
28277#define RMI_CGTT_SCLK_CTRL__ON_DELAY__SHIFT 0x0
28278#define RMI_CGTT_SCLK_CTRL__OFF_HYSTERESIS__SHIFT 0x4
28279#define RMI_CGTT_SCLK_CTRL__SOFT_STALL_OVERRIDE7__SHIFT 0x10
28280#define RMI_CGTT_SCLK_CTRL__SOFT_STALL_OVERRIDE6__SHIFT 0x11
28281#define RMI_CGTT_SCLK_CTRL__SOFT_STALL_OVERRIDE5__SHIFT 0x12
28282#define RMI_CGTT_SCLK_CTRL__SOFT_STALL_OVERRIDE4__SHIFT 0x13
28283#define RMI_CGTT_SCLK_CTRL__SOFT_STALL_OVERRIDE3__SHIFT 0x14
28284#define RMI_CGTT_SCLK_CTRL__SOFT_STALL_OVERRIDE2__SHIFT 0x15
28285#define RMI_CGTT_SCLK_CTRL__SOFT_STALL_OVERRIDE1__SHIFT 0x16
28286#define RMI_CGTT_SCLK_CTRL__SOFT_STALL_OVERRIDE0__SHIFT 0x17
28287#define RMI_CGTT_SCLK_CTRL__SOFT_OVERRIDE6__SHIFT 0x19
28288#define RMI_CGTT_SCLK_CTRL__SOFT_OVERRIDE5__SHIFT 0x1a
28289#define RMI_CGTT_SCLK_CTRL__SOFT_OVERRIDE4__SHIFT 0x1b
28290#define RMI_CGTT_SCLK_CTRL__SOFT_OVERRIDE3__SHIFT 0x1c
28291#define RMI_CGTT_SCLK_CTRL__SOFT_OVERRIDE2__SHIFT 0x1d
28292#define RMI_CGTT_SCLK_CTRL__SOFT_OVERRIDE1__SHIFT 0x1e
28293#define RMI_CGTT_SCLK_CTRL__SOFT_OVERRIDE0__SHIFT 0x1f
28294#define RMI_CGTT_SCLK_CTRL__ON_DELAY_MASK 0x0000000FL
28295#define RMI_CGTT_SCLK_CTRL__OFF_HYSTERESIS_MASK 0x00000FF0L
28296#define RMI_CGTT_SCLK_CTRL__SOFT_STALL_OVERRIDE7_MASK 0x00010000L
28297#define RMI_CGTT_SCLK_CTRL__SOFT_STALL_OVERRIDE6_MASK 0x00020000L
28298#define RMI_CGTT_SCLK_CTRL__SOFT_STALL_OVERRIDE5_MASK 0x00040000L
28299#define RMI_CGTT_SCLK_CTRL__SOFT_STALL_OVERRIDE4_MASK 0x00080000L
28300#define RMI_CGTT_SCLK_CTRL__SOFT_STALL_OVERRIDE3_MASK 0x00100000L
28301#define RMI_CGTT_SCLK_CTRL__SOFT_STALL_OVERRIDE2_MASK 0x00200000L
28302#define RMI_CGTT_SCLK_CTRL__SOFT_STALL_OVERRIDE1_MASK 0x00400000L
28303#define RMI_CGTT_SCLK_CTRL__SOFT_STALL_OVERRIDE0_MASK 0x00800000L
28304#define RMI_CGTT_SCLK_CTRL__SOFT_OVERRIDE6_MASK 0x02000000L
28305#define RMI_CGTT_SCLK_CTRL__SOFT_OVERRIDE5_MASK 0x04000000L
28306#define RMI_CGTT_SCLK_CTRL__SOFT_OVERRIDE4_MASK 0x08000000L
28307#define RMI_CGTT_SCLK_CTRL__SOFT_OVERRIDE3_MASK 0x10000000L
28308#define RMI_CGTT_SCLK_CTRL__SOFT_OVERRIDE2_MASK 0x20000000L
28309#define RMI_CGTT_SCLK_CTRL__SOFT_OVERRIDE1_MASK 0x40000000L
28310#define RMI_CGTT_SCLK_CTRL__SOFT_OVERRIDE0_MASK 0x80000000L
28311//CGTT_TCPF_CLK_CTRL
28312#define CGTT_TCPF_CLK_CTRL__ON_DELAY__SHIFT 0x0
28313#define CGTT_TCPF_CLK_CTRL__OFF_HYSTERESIS__SHIFT 0x4
28314#define CGTT_TCPF_CLK_CTRL__SPARE__SHIFT 0xc
28315#define CGTT_TCPF_CLK_CTRL__SOFT_STALL_OVERRIDE7__SHIFT 0x10
28316#define CGTT_TCPF_CLK_CTRL__SOFT_STALL_OVERRIDE6__SHIFT 0x11
28317#define CGTT_TCPF_CLK_CTRL__SOFT_STALL_OVERRIDE5__SHIFT 0x12
28318#define CGTT_TCPF_CLK_CTRL__SOFT_STALL_OVERRIDE4__SHIFT 0x13
28319#define CGTT_TCPF_CLK_CTRL__SOFT_STALL_OVERRIDE3__SHIFT 0x14
28320#define CGTT_TCPF_CLK_CTRL__SOFT_STALL_OVERRIDE2__SHIFT 0x15
28321#define CGTT_TCPF_CLK_CTRL__SOFT_STALL_OVERRIDE1__SHIFT 0x16
28322#define CGTT_TCPF_CLK_CTRL__SOFT_STALL_OVERRIDE0__SHIFT 0x17
28323#define CGTT_TCPF_CLK_CTRL__SOFT_OVERRIDE7__SHIFT 0x18
28324#define CGTT_TCPF_CLK_CTRL__SOFT_OVERRIDE6__SHIFT 0x19
28325#define CGTT_TCPF_CLK_CTRL__SOFT_OVERRIDE5__SHIFT 0x1a
28326#define CGTT_TCPF_CLK_CTRL__SOFT_OVERRIDE4__SHIFT 0x1b
28327#define CGTT_TCPF_CLK_CTRL__SOFT_OVERRIDE3__SHIFT 0x1c
28328#define CGTT_TCPF_CLK_CTRL__SOFT_OVERRIDE2__SHIFT 0x1d
28329#define CGTT_TCPF_CLK_CTRL__SOFT_OVERRIDE1__SHIFT 0x1e
28330#define CGTT_TCPF_CLK_CTRL__SOFT_OVERRIDE0__SHIFT 0x1f
28331#define CGTT_TCPF_CLK_CTRL__ON_DELAY_MASK 0x0000000FL
28332#define CGTT_TCPF_CLK_CTRL__OFF_HYSTERESIS_MASK 0x00000FF0L
28333#define CGTT_TCPF_CLK_CTRL__SPARE_MASK 0x0000F000L
28334#define CGTT_TCPF_CLK_CTRL__SOFT_STALL_OVERRIDE7_MASK 0x00010000L
28335#define CGTT_TCPF_CLK_CTRL__SOFT_STALL_OVERRIDE6_MASK 0x00020000L
28336#define CGTT_TCPF_CLK_CTRL__SOFT_STALL_OVERRIDE5_MASK 0x00040000L
28337#define CGTT_TCPF_CLK_CTRL__SOFT_STALL_OVERRIDE4_MASK 0x00080000L
28338#define CGTT_TCPF_CLK_CTRL__SOFT_STALL_OVERRIDE3_MASK 0x00100000L
28339#define CGTT_TCPF_CLK_CTRL__SOFT_STALL_OVERRIDE2_MASK 0x00200000L
28340#define CGTT_TCPF_CLK_CTRL__SOFT_STALL_OVERRIDE1_MASK 0x00400000L
28341#define CGTT_TCPF_CLK_CTRL__SOFT_STALL_OVERRIDE0_MASK 0x00800000L
28342#define CGTT_TCPF_CLK_CTRL__SOFT_OVERRIDE7_MASK 0x01000000L
28343#define CGTT_TCPF_CLK_CTRL__SOFT_OVERRIDE6_MASK 0x02000000L
28344#define CGTT_TCPF_CLK_CTRL__SOFT_OVERRIDE5_MASK 0x04000000L
28345#define CGTT_TCPF_CLK_CTRL__SOFT_OVERRIDE4_MASK 0x08000000L
28346#define CGTT_TCPF_CLK_CTRL__SOFT_OVERRIDE3_MASK 0x10000000L
28347#define CGTT_TCPF_CLK_CTRL__SOFT_OVERRIDE2_MASK 0x20000000L
28348#define CGTT_TCPF_CLK_CTRL__SOFT_OVERRIDE1_MASK 0x40000000L
28349#define CGTT_TCPF_CLK_CTRL__SOFT_OVERRIDE0_MASK 0x80000000L
28350//SE_CAC_CGTT_CLK_CTRL
28351#define SE_CAC_CGTT_CLK_CTRL__ON_DELAY__SHIFT 0x0
28352#define SE_CAC_CGTT_CLK_CTRL__OFF_HYSTERESIS__SHIFT 0x4
28353#define SE_CAC_CGTT_CLK_CTRL__SOFT_OVERRIDE_DYN__SHIFT 0x1e
28354#define SE_CAC_CGTT_CLK_CTRL__SOFT_OVERRIDE_REG__SHIFT 0x1f
28355#define SE_CAC_CGTT_CLK_CTRL__ON_DELAY_MASK 0x0000000FL
28356#define SE_CAC_CGTT_CLK_CTRL__OFF_HYSTERESIS_MASK 0x00000FF0L
28357#define SE_CAC_CGTT_CLK_CTRL__SOFT_OVERRIDE_DYN_MASK 0x40000000L
28358#define SE_CAC_CGTT_CLK_CTRL__SOFT_OVERRIDE_REG_MASK 0x80000000L
28359//GC_CAC_CGTT_CLK_CTRL
28360#define GC_CAC_CGTT_CLK_CTRL__ON_DELAY__SHIFT 0x0
28361#define GC_CAC_CGTT_CLK_CTRL__OFF_HYSTERESIS__SHIFT 0x4
28362#define GC_CAC_CGTT_CLK_CTRL__SOFT_OVERRIDE_DYN__SHIFT 0x1e
28363#define GC_CAC_CGTT_CLK_CTRL__SOFT_OVERRIDE_REG__SHIFT 0x1f
28364#define GC_CAC_CGTT_CLK_CTRL__ON_DELAY_MASK 0x0000000FL
28365#define GC_CAC_CGTT_CLK_CTRL__OFF_HYSTERESIS_MASK 0x00000FF0L
28366#define GC_CAC_CGTT_CLK_CTRL__SOFT_OVERRIDE_DYN_MASK 0x40000000L
28367#define GC_CAC_CGTT_CLK_CTRL__SOFT_OVERRIDE_REG_MASK 0x80000000L
28368//GRBM_CGTT_CLK_CNTL
28369#define GRBM_CGTT_CLK_CNTL__ON_DELAY__SHIFT 0x0
28370#define GRBM_CGTT_CLK_CNTL__OFF_HYSTERESIS__SHIFT 0x4
28371#define GRBM_CGTT_CLK_CNTL__SOFT_STALL_OVERRIDE7__SHIFT 0x10
28372#define GRBM_CGTT_CLK_CNTL__SOFT_STALL_OVERRIDE6__SHIFT 0x11
28373#define GRBM_CGTT_CLK_CNTL__SOFT_STALL_OVERRIDE5__SHIFT 0x12
28374#define GRBM_CGTT_CLK_CNTL__SOFT_STALL_OVERRIDE4__SHIFT 0x13
28375#define GRBM_CGTT_CLK_CNTL__SOFT_STALL_OVERRIDE3__SHIFT 0x14
28376#define GRBM_CGTT_CLK_CNTL__SOFT_STALL_OVERRIDE2__SHIFT 0x15
28377#define GRBM_CGTT_CLK_CNTL__SOFT_STALL_OVERRIDE1__SHIFT 0x16
28378#define GRBM_CGTT_CLK_CNTL__SOFT_STALL_OVERRIDE0__SHIFT 0x17
28379#define GRBM_CGTT_CLK_CNTL__SOFT_OVERRIDE_DYN__SHIFT 0x1e
28380#define GRBM_CGTT_CLK_CNTL__ON_DELAY_MASK 0x0000000FL
28381#define GRBM_CGTT_CLK_CNTL__OFF_HYSTERESIS_MASK 0x00000FF0L
28382#define GRBM_CGTT_CLK_CNTL__SOFT_STALL_OVERRIDE7_MASK 0x00010000L
28383#define GRBM_CGTT_CLK_CNTL__SOFT_STALL_OVERRIDE6_MASK 0x00020000L
28384#define GRBM_CGTT_CLK_CNTL__SOFT_STALL_OVERRIDE5_MASK 0x00040000L
28385#define GRBM_CGTT_CLK_CNTL__SOFT_STALL_OVERRIDE4_MASK 0x00080000L
28386#define GRBM_CGTT_CLK_CNTL__SOFT_STALL_OVERRIDE3_MASK 0x00100000L
28387#define GRBM_CGTT_CLK_CNTL__SOFT_STALL_OVERRIDE2_MASK 0x00200000L
28388#define GRBM_CGTT_CLK_CNTL__SOFT_STALL_OVERRIDE1_MASK 0x00400000L
28389#define GRBM_CGTT_CLK_CNTL__SOFT_STALL_OVERRIDE0_MASK 0x00800000L
28390#define GRBM_CGTT_CLK_CNTL__SOFT_OVERRIDE_DYN_MASK 0x40000000L
28391
28392
28393// addressBlock: gc_ea_pwrdec
28394//GCEA_CGTT_CLK_CTRL
28395#define GCEA_CGTT_CLK_CTRL__ON_DELAY__SHIFT 0x0
28396#define GCEA_CGTT_CLK_CTRL__OFF_HYSTERESIS__SHIFT 0x4
28397#define GCEA_CGTT_CLK_CTRL__SOFT_STALL_OVERRIDE_RETURN__SHIFT 0x16
28398#define GCEA_CGTT_CLK_CTRL__SOFT_OVERRIDE_RETURN__SHIFT 0x1e
28399#define GCEA_CGTT_CLK_CTRL__SOFT_OVERRIDE_REGISTER__SHIFT 0x1f
28400#define GCEA_CGTT_CLK_CTRL__ON_DELAY_MASK 0x0000000FL
28401#define GCEA_CGTT_CLK_CTRL__OFF_HYSTERESIS_MASK 0x00000FF0L
28402#define GCEA_CGTT_CLK_CTRL__SOFT_STALL_OVERRIDE_RETURN_MASK 0x00400000L
28403#define GCEA_CGTT_CLK_CTRL__SOFT_OVERRIDE_RETURN_MASK 0x40000000L
28404#define GCEA_CGTT_CLK_CTRL__SOFT_OVERRIDE_REGISTER_MASK 0x80000000L
28405
28406
28407// addressBlock: gc_utcl2_vmsharedhvdec
28408//MC_VM_FB_SIZE_OFFSET_VF0
28409#define MC_VM_FB_SIZE_OFFSET_VF0__VF_FB_SIZE__SHIFT 0x0
28410#define MC_VM_FB_SIZE_OFFSET_VF0__VF_FB_OFFSET__SHIFT 0x10
28411#define MC_VM_FB_SIZE_OFFSET_VF0__VF_FB_SIZE_MASK 0x0000FFFFL
28412#define MC_VM_FB_SIZE_OFFSET_VF0__VF_FB_OFFSET_MASK 0xFFFF0000L
28413//MC_VM_FB_SIZE_OFFSET_VF1
28414#define MC_VM_FB_SIZE_OFFSET_VF1__VF_FB_SIZE__SHIFT 0x0
28415#define MC_VM_FB_SIZE_OFFSET_VF1__VF_FB_OFFSET__SHIFT 0x10
28416#define MC_VM_FB_SIZE_OFFSET_VF1__VF_FB_SIZE_MASK 0x0000FFFFL
28417#define MC_VM_FB_SIZE_OFFSET_VF1__VF_FB_OFFSET_MASK 0xFFFF0000L
28418//MC_VM_FB_SIZE_OFFSET_VF2
28419#define MC_VM_FB_SIZE_OFFSET_VF2__VF_FB_SIZE__SHIFT 0x0
28420#define MC_VM_FB_SIZE_OFFSET_VF2__VF_FB_OFFSET__SHIFT 0x10
28421#define MC_VM_FB_SIZE_OFFSET_VF2__VF_FB_SIZE_MASK 0x0000FFFFL
28422#define MC_VM_FB_SIZE_OFFSET_VF2__VF_FB_OFFSET_MASK 0xFFFF0000L
28423//MC_VM_FB_SIZE_OFFSET_VF3
28424#define MC_VM_FB_SIZE_OFFSET_VF3__VF_FB_SIZE__SHIFT 0x0
28425#define MC_VM_FB_SIZE_OFFSET_VF3__VF_FB_OFFSET__SHIFT 0x10
28426#define MC_VM_FB_SIZE_OFFSET_VF3__VF_FB_SIZE_MASK 0x0000FFFFL
28427#define MC_VM_FB_SIZE_OFFSET_VF3__VF_FB_OFFSET_MASK 0xFFFF0000L
28428//MC_VM_FB_SIZE_OFFSET_VF4
28429#define MC_VM_FB_SIZE_OFFSET_VF4__VF_FB_SIZE__SHIFT 0x0
28430#define MC_VM_FB_SIZE_OFFSET_VF4__VF_FB_OFFSET__SHIFT 0x10
28431#define MC_VM_FB_SIZE_OFFSET_VF4__VF_FB_SIZE_MASK 0x0000FFFFL
28432#define MC_VM_FB_SIZE_OFFSET_VF4__VF_FB_OFFSET_MASK 0xFFFF0000L
28433//MC_VM_FB_SIZE_OFFSET_VF5
28434#define MC_VM_FB_SIZE_OFFSET_VF5__VF_FB_SIZE__SHIFT 0x0
28435#define MC_VM_FB_SIZE_OFFSET_VF5__VF_FB_OFFSET__SHIFT 0x10
28436#define MC_VM_FB_SIZE_OFFSET_VF5__VF_FB_SIZE_MASK 0x0000FFFFL
28437#define MC_VM_FB_SIZE_OFFSET_VF5__VF_FB_OFFSET_MASK 0xFFFF0000L
28438//MC_VM_FB_SIZE_OFFSET_VF6
28439#define MC_VM_FB_SIZE_OFFSET_VF6__VF_FB_SIZE__SHIFT 0x0
28440#define MC_VM_FB_SIZE_OFFSET_VF6__VF_FB_OFFSET__SHIFT 0x10
28441#define MC_VM_FB_SIZE_OFFSET_VF6__VF_FB_SIZE_MASK 0x0000FFFFL
28442#define MC_VM_FB_SIZE_OFFSET_VF6__VF_FB_OFFSET_MASK 0xFFFF0000L
28443//MC_VM_FB_SIZE_OFFSET_VF7
28444#define MC_VM_FB_SIZE_OFFSET_VF7__VF_FB_SIZE__SHIFT 0x0
28445#define MC_VM_FB_SIZE_OFFSET_VF7__VF_FB_OFFSET__SHIFT 0x10
28446#define MC_VM_FB_SIZE_OFFSET_VF7__VF_FB_SIZE_MASK 0x0000FFFFL
28447#define MC_VM_FB_SIZE_OFFSET_VF7__VF_FB_OFFSET_MASK 0xFFFF0000L
28448//MC_VM_FB_SIZE_OFFSET_VF8
28449#define MC_VM_FB_SIZE_OFFSET_VF8__VF_FB_SIZE__SHIFT 0x0
28450#define MC_VM_FB_SIZE_OFFSET_VF8__VF_FB_OFFSET__SHIFT 0x10
28451#define MC_VM_FB_SIZE_OFFSET_VF8__VF_FB_SIZE_MASK 0x0000FFFFL
28452#define MC_VM_FB_SIZE_OFFSET_VF8__VF_FB_OFFSET_MASK 0xFFFF0000L
28453//MC_VM_FB_SIZE_OFFSET_VF9
28454#define MC_VM_FB_SIZE_OFFSET_VF9__VF_FB_SIZE__SHIFT 0x0
28455#define MC_VM_FB_SIZE_OFFSET_VF9__VF_FB_OFFSET__SHIFT 0x10
28456#define MC_VM_FB_SIZE_OFFSET_VF9__VF_FB_SIZE_MASK 0x0000FFFFL
28457#define MC_VM_FB_SIZE_OFFSET_VF9__VF_FB_OFFSET_MASK 0xFFFF0000L
28458//MC_VM_FB_SIZE_OFFSET_VF10
28459#define MC_VM_FB_SIZE_OFFSET_VF10__VF_FB_SIZE__SHIFT 0x0
28460#define MC_VM_FB_SIZE_OFFSET_VF10__VF_FB_OFFSET__SHIFT 0x10
28461#define MC_VM_FB_SIZE_OFFSET_VF10__VF_FB_SIZE_MASK 0x0000FFFFL
28462#define MC_VM_FB_SIZE_OFFSET_VF10__VF_FB_OFFSET_MASK 0xFFFF0000L
28463//MC_VM_FB_SIZE_OFFSET_VF11
28464#define MC_VM_FB_SIZE_OFFSET_VF11__VF_FB_SIZE__SHIFT 0x0
28465#define MC_VM_FB_SIZE_OFFSET_VF11__VF_FB_OFFSET__SHIFT 0x10
28466#define MC_VM_FB_SIZE_OFFSET_VF11__VF_FB_SIZE_MASK 0x0000FFFFL
28467#define MC_VM_FB_SIZE_OFFSET_VF11__VF_FB_OFFSET_MASK 0xFFFF0000L
28468//MC_VM_FB_SIZE_OFFSET_VF12
28469#define MC_VM_FB_SIZE_OFFSET_VF12__VF_FB_SIZE__SHIFT 0x0
28470#define MC_VM_FB_SIZE_OFFSET_VF12__VF_FB_OFFSET__SHIFT 0x10
28471#define MC_VM_FB_SIZE_OFFSET_VF12__VF_FB_SIZE_MASK 0x0000FFFFL
28472#define MC_VM_FB_SIZE_OFFSET_VF12__VF_FB_OFFSET_MASK 0xFFFF0000L
28473//MC_VM_FB_SIZE_OFFSET_VF13
28474#define MC_VM_FB_SIZE_OFFSET_VF13__VF_FB_SIZE__SHIFT 0x0
28475#define MC_VM_FB_SIZE_OFFSET_VF13__VF_FB_OFFSET__SHIFT 0x10
28476#define MC_VM_FB_SIZE_OFFSET_VF13__VF_FB_SIZE_MASK 0x0000FFFFL
28477#define MC_VM_FB_SIZE_OFFSET_VF13__VF_FB_OFFSET_MASK 0xFFFF0000L
28478//MC_VM_FB_SIZE_OFFSET_VF14
28479#define MC_VM_FB_SIZE_OFFSET_VF14__VF_FB_SIZE__SHIFT 0x0
28480#define MC_VM_FB_SIZE_OFFSET_VF14__VF_FB_OFFSET__SHIFT 0x10
28481#define MC_VM_FB_SIZE_OFFSET_VF14__VF_FB_SIZE_MASK 0x0000FFFFL
28482#define MC_VM_FB_SIZE_OFFSET_VF14__VF_FB_OFFSET_MASK 0xFFFF0000L
28483//MC_VM_FB_SIZE_OFFSET_VF15
28484#define MC_VM_FB_SIZE_OFFSET_VF15__VF_FB_SIZE__SHIFT 0x0
28485#define MC_VM_FB_SIZE_OFFSET_VF15__VF_FB_OFFSET__SHIFT 0x10
28486#define MC_VM_FB_SIZE_OFFSET_VF15__VF_FB_SIZE_MASK 0x0000FFFFL
28487#define MC_VM_FB_SIZE_OFFSET_VF15__VF_FB_OFFSET_MASK 0xFFFF0000L
28488//VM_IOMMU_MMIO_CNTRL_1
28489#define VM_IOMMU_MMIO_CNTRL_1__MARC_EN__SHIFT 0x8
28490#define VM_IOMMU_MMIO_CNTRL_1__MARC_EN_MASK 0x00000100L
28491//MC_VM_MARC_BASE_LO_0
28492#define MC_VM_MARC_BASE_LO_0__MARC_BASE_LO_0__SHIFT 0xc
28493#define MC_VM_MARC_BASE_LO_0__MARC_BASE_LO_0_MASK 0xFFFFF000L
28494//MC_VM_MARC_BASE_LO_1
28495#define MC_VM_MARC_BASE_LO_1__MARC_BASE_LO_1__SHIFT 0xc
28496#define MC_VM_MARC_BASE_LO_1__MARC_BASE_LO_1_MASK 0xFFFFF000L
28497//MC_VM_MARC_BASE_LO_2
28498#define MC_VM_MARC_BASE_LO_2__MARC_BASE_LO_2__SHIFT 0xc
28499#define MC_VM_MARC_BASE_LO_2__MARC_BASE_LO_2_MASK 0xFFFFF000L
28500//MC_VM_MARC_BASE_LO_3
28501#define MC_VM_MARC_BASE_LO_3__MARC_BASE_LO_3__SHIFT 0xc
28502#define MC_VM_MARC_BASE_LO_3__MARC_BASE_LO_3_MASK 0xFFFFF000L
28503//MC_VM_MARC_BASE_HI_0
28504#define MC_VM_MARC_BASE_HI_0__MARC_BASE_HI_0__SHIFT 0x0
28505#define MC_VM_MARC_BASE_HI_0__MARC_BASE_HI_0_MASK 0x000FFFFFL
28506//MC_VM_MARC_BASE_HI_1
28507#define MC_VM_MARC_BASE_HI_1__MARC_BASE_HI_1__SHIFT 0x0
28508#define MC_VM_MARC_BASE_HI_1__MARC_BASE_HI_1_MASK 0x000FFFFFL
28509//MC_VM_MARC_BASE_HI_2
28510#define MC_VM_MARC_BASE_HI_2__MARC_BASE_HI_2__SHIFT 0x0
28511#define MC_VM_MARC_BASE_HI_2__MARC_BASE_HI_2_MASK 0x000FFFFFL
28512//MC_VM_MARC_BASE_HI_3
28513#define MC_VM_MARC_BASE_HI_3__MARC_BASE_HI_3__SHIFT 0x0
28514#define MC_VM_MARC_BASE_HI_3__MARC_BASE_HI_3_MASK 0x000FFFFFL
28515//MC_VM_MARC_RELOC_LO_0
28516#define MC_VM_MARC_RELOC_LO_0__MARC_ENABLE_0__SHIFT 0x0
28517#define MC_VM_MARC_RELOC_LO_0__MARC_READONLY_0__SHIFT 0x1
28518#define MC_VM_MARC_RELOC_LO_0__MARC_RELOC_LO_0__SHIFT 0xc
28519#define MC_VM_MARC_RELOC_LO_0__MARC_ENABLE_0_MASK 0x00000001L
28520#define MC_VM_MARC_RELOC_LO_0__MARC_READONLY_0_MASK 0x00000002L
28521#define MC_VM_MARC_RELOC_LO_0__MARC_RELOC_LO_0_MASK 0xFFFFF000L
28522//MC_VM_MARC_RELOC_LO_1
28523#define MC_VM_MARC_RELOC_LO_1__MARC_ENABLE_1__SHIFT 0x0
28524#define MC_VM_MARC_RELOC_LO_1__MARC_READONLY_1__SHIFT 0x1
28525#define MC_VM_MARC_RELOC_LO_1__MARC_RELOC_LO_1__SHIFT 0xc
28526#define MC_VM_MARC_RELOC_LO_1__MARC_ENABLE_1_MASK 0x00000001L
28527#define MC_VM_MARC_RELOC_LO_1__MARC_READONLY_1_MASK 0x00000002L
28528#define MC_VM_MARC_RELOC_LO_1__MARC_RELOC_LO_1_MASK 0xFFFFF000L
28529//MC_VM_MARC_RELOC_LO_2
28530#define MC_VM_MARC_RELOC_LO_2__MARC_ENABLE_2__SHIFT 0x0
28531#define MC_VM_MARC_RELOC_LO_2__MARC_READONLY_2__SHIFT 0x1
28532#define MC_VM_MARC_RELOC_LO_2__MARC_RELOC_LO_2__SHIFT 0xc
28533#define MC_VM_MARC_RELOC_LO_2__MARC_ENABLE_2_MASK 0x00000001L
28534#define MC_VM_MARC_RELOC_LO_2__MARC_READONLY_2_MASK 0x00000002L
28535#define MC_VM_MARC_RELOC_LO_2__MARC_RELOC_LO_2_MASK 0xFFFFF000L
28536//MC_VM_MARC_RELOC_LO_3
28537#define MC_VM_MARC_RELOC_LO_3__MARC_ENABLE_3__SHIFT 0x0
28538#define MC_VM_MARC_RELOC_LO_3__MARC_READONLY_3__SHIFT 0x1
28539#define MC_VM_MARC_RELOC_LO_3__MARC_RELOC_LO_3__SHIFT 0xc
28540#define MC_VM_MARC_RELOC_LO_3__MARC_ENABLE_3_MASK 0x00000001L
28541#define MC_VM_MARC_RELOC_LO_3__MARC_READONLY_3_MASK 0x00000002L
28542#define MC_VM_MARC_RELOC_LO_3__MARC_RELOC_LO_3_MASK 0xFFFFF000L
28543//MC_VM_MARC_RELOC_HI_0
28544#define MC_VM_MARC_RELOC_HI_0__MARC_RELOC_HI_0__SHIFT 0x0
28545#define MC_VM_MARC_RELOC_HI_0__MARC_RELOC_HI_0_MASK 0x000FFFFFL
28546//MC_VM_MARC_RELOC_HI_1
28547#define MC_VM_MARC_RELOC_HI_1__MARC_RELOC_HI_1__SHIFT 0x0
28548#define MC_VM_MARC_RELOC_HI_1__MARC_RELOC_HI_1_MASK 0x000FFFFFL
28549//MC_VM_MARC_RELOC_HI_2
28550#define MC_VM_MARC_RELOC_HI_2__MARC_RELOC_HI_2__SHIFT 0x0
28551#define MC_VM_MARC_RELOC_HI_2__MARC_RELOC_HI_2_MASK 0x000FFFFFL
28552//MC_VM_MARC_RELOC_HI_3
28553#define MC_VM_MARC_RELOC_HI_3__MARC_RELOC_HI_3__SHIFT 0x0
28554#define MC_VM_MARC_RELOC_HI_3__MARC_RELOC_HI_3_MASK 0x000FFFFFL
28555//MC_VM_MARC_LEN_LO_0
28556#define MC_VM_MARC_LEN_LO_0__MARC_LEN_LO_0__SHIFT 0xc
28557#define MC_VM_MARC_LEN_LO_0__MARC_LEN_LO_0_MASK 0xFFFFF000L
28558//MC_VM_MARC_LEN_LO_1
28559#define MC_VM_MARC_LEN_LO_1__MARC_LEN_LO_1__SHIFT 0xc
28560#define MC_VM_MARC_LEN_LO_1__MARC_LEN_LO_1_MASK 0xFFFFF000L
28561//MC_VM_MARC_LEN_LO_2
28562#define MC_VM_MARC_LEN_LO_2__MARC_LEN_LO_2__SHIFT 0xc
28563#define MC_VM_MARC_LEN_LO_2__MARC_LEN_LO_2_MASK 0xFFFFF000L
28564//MC_VM_MARC_LEN_LO_3
28565#define MC_VM_MARC_LEN_LO_3__MARC_LEN_LO_3__SHIFT 0xc
28566#define MC_VM_MARC_LEN_LO_3__MARC_LEN_LO_3_MASK 0xFFFFF000L
28567//MC_VM_MARC_LEN_HI_0
28568#define MC_VM_MARC_LEN_HI_0__MARC_LEN_HI_0__SHIFT 0x0
28569#define MC_VM_MARC_LEN_HI_0__MARC_LEN_HI_0_MASK 0x000FFFFFL
28570//MC_VM_MARC_LEN_HI_1
28571#define MC_VM_MARC_LEN_HI_1__MARC_LEN_HI_1__SHIFT 0x0
28572#define MC_VM_MARC_LEN_HI_1__MARC_LEN_HI_1_MASK 0x000FFFFFL
28573//MC_VM_MARC_LEN_HI_2
28574#define MC_VM_MARC_LEN_HI_2__MARC_LEN_HI_2__SHIFT 0x0
28575#define MC_VM_MARC_LEN_HI_2__MARC_LEN_HI_2_MASK 0x000FFFFFL
28576//MC_VM_MARC_LEN_HI_3
28577#define MC_VM_MARC_LEN_HI_3__MARC_LEN_HI_3__SHIFT 0x0
28578#define MC_VM_MARC_LEN_HI_3__MARC_LEN_HI_3_MASK 0x000FFFFFL
28579//VM_IOMMU_CONTROL_REGISTER
28580#define VM_IOMMU_CONTROL_REGISTER__IOMMUEN__SHIFT 0x0
28581#define VM_IOMMU_CONTROL_REGISTER__IOMMUEN_MASK 0x00000001L
28582//VM_IOMMU_PERFORMANCE_OPTIMIZATION_CONTROL_REGISTER
28583#define VM_IOMMU_PERFORMANCE_OPTIMIZATION_CONTROL_REGISTER__PERFOPTEN__SHIFT 0xd
28584#define VM_IOMMU_PERFORMANCE_OPTIMIZATION_CONTROL_REGISTER__PERFOPTEN_MASK 0x00002000L
28585//VM_PCIE_ATS_CNTL
28586#define VM_PCIE_ATS_CNTL__STU__SHIFT 0x10
28587#define VM_PCIE_ATS_CNTL__ATC_ENABLE__SHIFT 0x1f
28588#define VM_PCIE_ATS_CNTL__STU_MASK 0x001F0000L
28589#define VM_PCIE_ATS_CNTL__ATC_ENABLE_MASK 0x80000000L
28590//VM_PCIE_ATS_CNTL_VF_0
28591#define VM_PCIE_ATS_CNTL_VF_0__ATC_ENABLE__SHIFT 0x1f
28592#define VM_PCIE_ATS_CNTL_VF_0__ATC_ENABLE_MASK 0x80000000L
28593//VM_PCIE_ATS_CNTL_VF_1
28594#define VM_PCIE_ATS_CNTL_VF_1__ATC_ENABLE__SHIFT 0x1f
28595#define VM_PCIE_ATS_CNTL_VF_1__ATC_ENABLE_MASK 0x80000000L
28596//VM_PCIE_ATS_CNTL_VF_2
28597#define VM_PCIE_ATS_CNTL_VF_2__ATC_ENABLE__SHIFT 0x1f
28598#define VM_PCIE_ATS_CNTL_VF_2__ATC_ENABLE_MASK 0x80000000L
28599//VM_PCIE_ATS_CNTL_VF_3
28600#define VM_PCIE_ATS_CNTL_VF_3__ATC_ENABLE__SHIFT 0x1f
28601#define VM_PCIE_ATS_CNTL_VF_3__ATC_ENABLE_MASK 0x80000000L
28602//VM_PCIE_ATS_CNTL_VF_4
28603#define VM_PCIE_ATS_CNTL_VF_4__ATC_ENABLE__SHIFT 0x1f
28604#define VM_PCIE_ATS_CNTL_VF_4__ATC_ENABLE_MASK 0x80000000L
28605//VM_PCIE_ATS_CNTL_VF_5
28606#define VM_PCIE_ATS_CNTL_VF_5__ATC_ENABLE__SHIFT 0x1f
28607#define VM_PCIE_ATS_CNTL_VF_5__ATC_ENABLE_MASK 0x80000000L
28608//VM_PCIE_ATS_CNTL_VF_6
28609#define VM_PCIE_ATS_CNTL_VF_6__ATC_ENABLE__SHIFT 0x1f
28610#define VM_PCIE_ATS_CNTL_VF_6__ATC_ENABLE_MASK 0x80000000L
28611//VM_PCIE_ATS_CNTL_VF_7
28612#define VM_PCIE_ATS_CNTL_VF_7__ATC_ENABLE__SHIFT 0x1f
28613#define VM_PCIE_ATS_CNTL_VF_7__ATC_ENABLE_MASK 0x80000000L
28614//VM_PCIE_ATS_CNTL_VF_8
28615#define VM_PCIE_ATS_CNTL_VF_8__ATC_ENABLE__SHIFT 0x1f
28616#define VM_PCIE_ATS_CNTL_VF_8__ATC_ENABLE_MASK 0x80000000L
28617//VM_PCIE_ATS_CNTL_VF_9
28618#define VM_PCIE_ATS_CNTL_VF_9__ATC_ENABLE__SHIFT 0x1f
28619#define VM_PCIE_ATS_CNTL_VF_9__ATC_ENABLE_MASK 0x80000000L
28620//VM_PCIE_ATS_CNTL_VF_10
28621#define VM_PCIE_ATS_CNTL_VF_10__ATC_ENABLE__SHIFT 0x1f
28622#define VM_PCIE_ATS_CNTL_VF_10__ATC_ENABLE_MASK 0x80000000L
28623//VM_PCIE_ATS_CNTL_VF_11
28624#define VM_PCIE_ATS_CNTL_VF_11__ATC_ENABLE__SHIFT 0x1f
28625#define VM_PCIE_ATS_CNTL_VF_11__ATC_ENABLE_MASK 0x80000000L
28626//VM_PCIE_ATS_CNTL_VF_12
28627#define VM_PCIE_ATS_CNTL_VF_12__ATC_ENABLE__SHIFT 0x1f
28628#define VM_PCIE_ATS_CNTL_VF_12__ATC_ENABLE_MASK 0x80000000L
28629//VM_PCIE_ATS_CNTL_VF_13
28630#define VM_PCIE_ATS_CNTL_VF_13__ATC_ENABLE__SHIFT 0x1f
28631#define VM_PCIE_ATS_CNTL_VF_13__ATC_ENABLE_MASK 0x80000000L
28632//VM_PCIE_ATS_CNTL_VF_14
28633#define VM_PCIE_ATS_CNTL_VF_14__ATC_ENABLE__SHIFT 0x1f
28634#define VM_PCIE_ATS_CNTL_VF_14__ATC_ENABLE_MASK 0x80000000L
28635//VM_PCIE_ATS_CNTL_VF_15
28636#define VM_PCIE_ATS_CNTL_VF_15__ATC_ENABLE__SHIFT 0x1f
28637#define VM_PCIE_ATS_CNTL_VF_15__ATC_ENABLE_MASK 0x80000000L
28638//UTCL2_CGTT_CLK_CTRL
28639#define UTCL2_CGTT_CLK_CTRL__ON_DELAY__SHIFT 0x0
28640#define UTCL2_CGTT_CLK_CTRL__OFF_HYSTERESIS__SHIFT 0x4
28641#define UTCL2_CGTT_CLK_CTRL__SOFT_OVERRIDE_EXTRA__SHIFT 0xc
28642#define UTCL2_CGTT_CLK_CTRL__MGLS_OVERRIDE__SHIFT 0xf
28643#define UTCL2_CGTT_CLK_CTRL__SOFT_STALL_OVERRIDE__SHIFT 0x10
28644#define UTCL2_CGTT_CLK_CTRL__SOFT_OVERRIDE__SHIFT 0x18
28645#define UTCL2_CGTT_CLK_CTRL__ON_DELAY_MASK 0x0000000FL
28646#define UTCL2_CGTT_CLK_CTRL__OFF_HYSTERESIS_MASK 0x00000FF0L
28647#define UTCL2_CGTT_CLK_CTRL__SOFT_OVERRIDE_EXTRA_MASK 0x00007000L
28648#define UTCL2_CGTT_CLK_CTRL__MGLS_OVERRIDE_MASK 0x00008000L
28649#define UTCL2_CGTT_CLK_CTRL__SOFT_STALL_OVERRIDE_MASK 0x00FF0000L
28650#define UTCL2_CGTT_CLK_CTRL__SOFT_OVERRIDE_MASK 0xFF000000L
28651//MC_SHARED_ACTIVE_FCN_ID
28652#define MC_SHARED_ACTIVE_FCN_ID__VFID__SHIFT 0x0
28653#define MC_SHARED_ACTIVE_FCN_ID__VF__SHIFT 0x1f
28654#define MC_SHARED_ACTIVE_FCN_ID__VFID_MASK 0x0000000FL
28655#define MC_SHARED_ACTIVE_FCN_ID__VF_MASK 0x80000000L
28656//MC_VM_XGMI_GPUIOV_ENABLE
28657#define MC_VM_XGMI_GPUIOV_ENABLE__ENABLE_VF0__SHIFT 0x0
28658#define MC_VM_XGMI_GPUIOV_ENABLE__ENABLE_VF1__SHIFT 0x1
28659#define MC_VM_XGMI_GPUIOV_ENABLE__ENABLE_VF2__SHIFT 0x2
28660#define MC_VM_XGMI_GPUIOV_ENABLE__ENABLE_VF3__SHIFT 0x3
28661#define MC_VM_XGMI_GPUIOV_ENABLE__ENABLE_VF4__SHIFT 0x4
28662#define MC_VM_XGMI_GPUIOV_ENABLE__ENABLE_VF5__SHIFT 0x5
28663#define MC_VM_XGMI_GPUIOV_ENABLE__ENABLE_VF6__SHIFT 0x6
28664#define MC_VM_XGMI_GPUIOV_ENABLE__ENABLE_VF7__SHIFT 0x7
28665#define MC_VM_XGMI_GPUIOV_ENABLE__ENABLE_VF8__SHIFT 0x8
28666#define MC_VM_XGMI_GPUIOV_ENABLE__ENABLE_VF9__SHIFT 0x9
28667#define MC_VM_XGMI_GPUIOV_ENABLE__ENABLE_VF10__SHIFT 0xa
28668#define MC_VM_XGMI_GPUIOV_ENABLE__ENABLE_VF11__SHIFT 0xb
28669#define MC_VM_XGMI_GPUIOV_ENABLE__ENABLE_VF12__SHIFT 0xc
28670#define MC_VM_XGMI_GPUIOV_ENABLE__ENABLE_VF13__SHIFT 0xd
28671#define MC_VM_XGMI_GPUIOV_ENABLE__ENABLE_VF14__SHIFT 0xe
28672#define MC_VM_XGMI_GPUIOV_ENABLE__ENABLE_VF15__SHIFT 0xf
28673#define MC_VM_XGMI_GPUIOV_ENABLE__ENABLE_PF__SHIFT 0x1f
28674#define MC_VM_XGMI_GPUIOV_ENABLE__ENABLE_VF0_MASK 0x00000001L
28675#define MC_VM_XGMI_GPUIOV_ENABLE__ENABLE_VF1_MASK 0x00000002L
28676#define MC_VM_XGMI_GPUIOV_ENABLE__ENABLE_VF2_MASK 0x00000004L
28677#define MC_VM_XGMI_GPUIOV_ENABLE__ENABLE_VF3_MASK 0x00000008L
28678#define MC_VM_XGMI_GPUIOV_ENABLE__ENABLE_VF4_MASK 0x00000010L
28679#define MC_VM_XGMI_GPUIOV_ENABLE__ENABLE_VF5_MASK 0x00000020L
28680#define MC_VM_XGMI_GPUIOV_ENABLE__ENABLE_VF6_MASK 0x00000040L
28681#define MC_VM_XGMI_GPUIOV_ENABLE__ENABLE_VF7_MASK 0x00000080L
28682#define MC_VM_XGMI_GPUIOV_ENABLE__ENABLE_VF8_MASK 0x00000100L
28683#define MC_VM_XGMI_GPUIOV_ENABLE__ENABLE_VF9_MASK 0x00000200L
28684#define MC_VM_XGMI_GPUIOV_ENABLE__ENABLE_VF10_MASK 0x00000400L
28685#define MC_VM_XGMI_GPUIOV_ENABLE__ENABLE_VF11_MASK 0x00000800L
28686#define MC_VM_XGMI_GPUIOV_ENABLE__ENABLE_VF12_MASK 0x00001000L
28687#define MC_VM_XGMI_GPUIOV_ENABLE__ENABLE_VF13_MASK 0x00002000L
28688#define MC_VM_XGMI_GPUIOV_ENABLE__ENABLE_VF14_MASK 0x00004000L
28689#define MC_VM_XGMI_GPUIOV_ENABLE__ENABLE_VF15_MASK 0x00008000L
28690#define MC_VM_XGMI_GPUIOV_ENABLE__ENABLE_PF_MASK 0x80000000L
28691
28692
28693// addressBlock: gc_hypdec
28694//CP_HYP_PFP_UCODE_ADDR
28695#define CP_HYP_PFP_UCODE_ADDR__UCODE_ADDR__SHIFT 0x0
28696#define CP_HYP_PFP_UCODE_ADDR__UCODE_ADDR_MASK 0x00003FFFL
28697//CP_PFP_UCODE_ADDR
28698#define CP_PFP_UCODE_ADDR__UCODE_ADDR__SHIFT 0x0
28699#define CP_PFP_UCODE_ADDR__UCODE_ADDR_MASK 0x00003FFFL
28700//CP_HYP_PFP_UCODE_DATA
28701#define CP_HYP_PFP_UCODE_DATA__UCODE_DATA__SHIFT 0x0
28702#define CP_HYP_PFP_UCODE_DATA__UCODE_DATA_MASK 0xFFFFFFFFL
28703//CP_PFP_UCODE_DATA
28704#define CP_PFP_UCODE_DATA__UCODE_DATA__SHIFT 0x0
28705#define CP_PFP_UCODE_DATA__UCODE_DATA_MASK 0xFFFFFFFFL
28706//CP_HYP_ME_UCODE_ADDR
28707#define CP_HYP_ME_UCODE_ADDR__UCODE_ADDR__SHIFT 0x0
28708#define CP_HYP_ME_UCODE_ADDR__UCODE_ADDR_MASK 0x00001FFFL
28709//CP_ME_RAM_RADDR
28710#define CP_ME_RAM_RADDR__ME_RAM_RADDR__SHIFT 0x0
28711#define CP_ME_RAM_RADDR__ME_RAM_RADDR_MASK 0x00001FFFL
28712//CP_ME_RAM_WADDR
28713#define CP_ME_RAM_WADDR__ME_RAM_WADDR__SHIFT 0x0
28714#define CP_ME_RAM_WADDR__ME_RAM_WADDR_MASK 0x00001FFFL
28715//CP_HYP_ME_UCODE_DATA
28716#define CP_HYP_ME_UCODE_DATA__UCODE_DATA__SHIFT 0x0
28717#define CP_HYP_ME_UCODE_DATA__UCODE_DATA_MASK 0xFFFFFFFFL
28718//CP_ME_RAM_DATA
28719#define CP_ME_RAM_DATA__ME_RAM_DATA__SHIFT 0x0
28720#define CP_ME_RAM_DATA__ME_RAM_DATA_MASK 0xFFFFFFFFL
28721//CP_CE_UCODE_ADDR
28722#define CP_CE_UCODE_ADDR__UCODE_ADDR__SHIFT 0x0
28723#define CP_CE_UCODE_ADDR__UCODE_ADDR_MASK 0x00000FFFL
28724//CP_HYP_CE_UCODE_ADDR
28725#define CP_HYP_CE_UCODE_ADDR__UCODE_ADDR__SHIFT 0x0
28726#define CP_HYP_CE_UCODE_ADDR__UCODE_ADDR_MASK 0x00000FFFL
28727//CP_CE_UCODE_DATA
28728#define CP_CE_UCODE_DATA__UCODE_DATA__SHIFT 0x0
28729#define CP_CE_UCODE_DATA__UCODE_DATA_MASK 0xFFFFFFFFL
28730//CP_HYP_CE_UCODE_DATA
28731#define CP_HYP_CE_UCODE_DATA__UCODE_DATA__SHIFT 0x0
28732#define CP_HYP_CE_UCODE_DATA__UCODE_DATA_MASK 0xFFFFFFFFL
28733//CP_HYP_MEC1_UCODE_ADDR
28734#define CP_HYP_MEC1_UCODE_ADDR__UCODE_ADDR__SHIFT 0x0
28735#define CP_HYP_MEC1_UCODE_ADDR__UCODE_ADDR_MASK 0x0001FFFFL
28736//CP_MEC_ME1_UCODE_ADDR
28737#define CP_MEC_ME1_UCODE_ADDR__UCODE_ADDR__SHIFT 0x0
28738#define CP_MEC_ME1_UCODE_ADDR__UCODE_ADDR_MASK 0x0001FFFFL
28739//CP_HYP_MEC1_UCODE_DATA
28740#define CP_HYP_MEC1_UCODE_DATA__UCODE_DATA__SHIFT 0x0
28741#define CP_HYP_MEC1_UCODE_DATA__UCODE_DATA_MASK 0xFFFFFFFFL
28742//CP_MEC_ME1_UCODE_DATA
28743#define CP_MEC_ME1_UCODE_DATA__UCODE_DATA__SHIFT 0x0
28744#define CP_MEC_ME1_UCODE_DATA__UCODE_DATA_MASK 0xFFFFFFFFL
28745//CP_HYP_MEC2_UCODE_ADDR
28746#define CP_HYP_MEC2_UCODE_ADDR__UCODE_ADDR__SHIFT 0x0
28747#define CP_HYP_MEC2_UCODE_ADDR__UCODE_ADDR_MASK 0x0001FFFFL
28748//CP_MEC_ME2_UCODE_ADDR
28749#define CP_MEC_ME2_UCODE_ADDR__UCODE_ADDR__SHIFT 0x0
28750#define CP_MEC_ME2_UCODE_ADDR__UCODE_ADDR_MASK 0x0001FFFFL
28751//CP_HYP_MEC2_UCODE_DATA
28752#define CP_HYP_MEC2_UCODE_DATA__UCODE_DATA__SHIFT 0x0
28753#define CP_HYP_MEC2_UCODE_DATA__UCODE_DATA_MASK 0xFFFFFFFFL
28754//CP_MEC_ME2_UCODE_DATA
28755#define CP_MEC_ME2_UCODE_DATA__UCODE_DATA__SHIFT 0x0
28756#define CP_MEC_ME2_UCODE_DATA__UCODE_DATA_MASK 0xFFFFFFFFL
28757//CP_HYP_PFP_UCODE_CHKSUM
28758#define CP_HYP_PFP_UCODE_CHKSUM__UCODE_CHKSUM__SHIFT 0x0
28759#define CP_HYP_PFP_UCODE_CHKSUM__UCODE_CHKSUM_MASK 0xFFFFFFFFL
28760//CP_HYP_CE_UCODE_CHKSUM
28761#define CP_HYP_CE_UCODE_CHKSUM__UCODE_CHKSUM__SHIFT 0x0
28762#define CP_HYP_CE_UCODE_CHKSUM__UCODE_CHKSUM_MASK 0xFFFFFFFFL
28763//CP_HYP_ME_UCODE_CHKSUM
28764#define CP_HYP_ME_UCODE_CHKSUM__UCODE_CHKSUM__SHIFT 0x0
28765#define CP_HYP_ME_UCODE_CHKSUM__UCODE_CHKSUM_MASK 0xFFFFFFFFL
28766//CP_HYP_MEC_ME1_UCODE_CHKSUM
28767#define CP_HYP_MEC_ME1_UCODE_CHKSUM__UCODE_CHKSUM__SHIFT 0x0
28768#define CP_HYP_MEC_ME1_UCODE_CHKSUM__UCODE_CHKSUM_MASK 0xFFFFFFFFL
28769//CP_HYP_MEC_ME2_UCODE_CHKSUM
28770#define CP_HYP_MEC_ME2_UCODE_CHKSUM__UCODE_CHKSUM__SHIFT 0x0
28771#define CP_HYP_MEC_ME2_UCODE_CHKSUM__UCODE_CHKSUM_MASK 0xFFFFFFFFL
28772//RLC_GPM_UCODE_ADDR
28773#define RLC_GPM_UCODE_ADDR__UCODE_ADDR__SHIFT 0x0
28774#define RLC_GPM_UCODE_ADDR__RESERVED__SHIFT 0xe
28775#define RLC_GPM_UCODE_ADDR__UCODE_ADDR_MASK 0x00003FFFL
28776#define RLC_GPM_UCODE_ADDR__RESERVED_MASK 0xFFFFC000L
28777//RLC_GPM_UCODE_DATA
28778#define RLC_GPM_UCODE_DATA__UCODE_DATA__SHIFT 0x0
28779#define RLC_GPM_UCODE_DATA__UCODE_DATA_MASK 0xFFFFFFFFL
28780//GRBM_GFX_INDEX_SR_SELECT
28781#define GRBM_GFX_INDEX_SR_SELECT__INDEX__SHIFT 0x0
28782#define GRBM_GFX_INDEX_SR_SELECT__INDEX_MASK 0x00000007L
28783//GRBM_GFX_INDEX_SR_DATA
28784#define GRBM_GFX_INDEX_SR_DATA__INSTANCE_INDEX__SHIFT 0x0
28785#define GRBM_GFX_INDEX_SR_DATA__SH_INDEX__SHIFT 0x8
28786#define GRBM_GFX_INDEX_SR_DATA__SE_INDEX__SHIFT 0x10
28787#define GRBM_GFX_INDEX_SR_DATA__SH_BROADCAST_WRITES__SHIFT 0x1d
28788#define GRBM_GFX_INDEX_SR_DATA__INSTANCE_BROADCAST_WRITES__SHIFT 0x1e
28789#define GRBM_GFX_INDEX_SR_DATA__SE_BROADCAST_WRITES__SHIFT 0x1f
28790#define GRBM_GFX_INDEX_SR_DATA__INSTANCE_INDEX_MASK 0x000000FFL
28791#define GRBM_GFX_INDEX_SR_DATA__SH_INDEX_MASK 0x0000FF00L
28792#define GRBM_GFX_INDEX_SR_DATA__SE_INDEX_MASK 0x00FF0000L
28793#define GRBM_GFX_INDEX_SR_DATA__SH_BROADCAST_WRITES_MASK 0x20000000L
28794#define GRBM_GFX_INDEX_SR_DATA__INSTANCE_BROADCAST_WRITES_MASK 0x40000000L
28795#define GRBM_GFX_INDEX_SR_DATA__SE_BROADCAST_WRITES_MASK 0x80000000L
28796//GRBM_GFX_CNTL_SR_SELECT
28797#define GRBM_GFX_CNTL_SR_SELECT__INDEX__SHIFT 0x0
28798#define GRBM_GFX_CNTL_SR_SELECT__INDEX_MASK 0x00000007L
28799//GRBM_GFX_CNTL_SR_DATA
28800#define GRBM_GFX_CNTL_SR_DATA__PIPEID__SHIFT 0x0
28801#define GRBM_GFX_CNTL_SR_DATA__MEID__SHIFT 0x2
28802#define GRBM_GFX_CNTL_SR_DATA__VMID__SHIFT 0x4
28803#define GRBM_GFX_CNTL_SR_DATA__QUEUEID__SHIFT 0x8
28804#define GRBM_GFX_CNTL_SR_DATA__PIPEID_MASK 0x00000003L
28805#define GRBM_GFX_CNTL_SR_DATA__MEID_MASK 0x0000000CL
28806#define GRBM_GFX_CNTL_SR_DATA__VMID_MASK 0x000000F0L
28807#define GRBM_GFX_CNTL_SR_DATA__QUEUEID_MASK 0x00000700L
28808//GRBM_CAM_INDEX
28809#define GRBM_CAM_INDEX__CAM_INDEX__SHIFT 0x0
28810#define GRBM_CAM_INDEX__CAM_INDEX_MASK 0x00000007L
28811//GRBM_HYP_CAM_INDEX
28812#define GRBM_HYP_CAM_INDEX__CAM_INDEX__SHIFT 0x0
28813#define GRBM_HYP_CAM_INDEX__CAM_INDEX_MASK 0x00000007L
28814//GRBM_CAM_DATA
28815#define GRBM_CAM_DATA__CAM_ADDR__SHIFT 0x0
28816#define GRBM_CAM_DATA__CAM_REMAPADDR__SHIFT 0x10
28817#define GRBM_CAM_DATA__CAM_ADDR_MASK 0x0000FFFFL
28818#define GRBM_CAM_DATA__CAM_REMAPADDR_MASK 0xFFFF0000L
28819//GRBM_HYP_CAM_DATA
28820#define GRBM_HYP_CAM_DATA__CAM_ADDR__SHIFT 0x0
28821#define GRBM_HYP_CAM_DATA__CAM_REMAPADDR__SHIFT 0x10
28822#define GRBM_HYP_CAM_DATA__CAM_ADDR_MASK 0x0000FFFFL
28823#define GRBM_HYP_CAM_DATA__CAM_REMAPADDR_MASK 0xFFFF0000L
28824//RLC_GPU_IOV_VF_ENABLE
28825#define RLC_GPU_IOV_VF_ENABLE__VF_ENABLE__SHIFT 0x0
28826#define RLC_GPU_IOV_VF_ENABLE__RESERVED__SHIFT 0x1
28827#define RLC_GPU_IOV_VF_ENABLE__VF_NUM__SHIFT 0x10
28828#define RLC_GPU_IOV_VF_ENABLE__VF_ENABLE_MASK 0x00000001L
28829#define RLC_GPU_IOV_VF_ENABLE__RESERVED_MASK 0x0000FFFEL
28830#define RLC_GPU_IOV_VF_ENABLE__VF_NUM_MASK 0xFFFF0000L
28831//RLC_GPU_IOV_CFG_REG6
28832#define RLC_GPU_IOV_CFG_REG6__CNTXT_SIZE__SHIFT 0x0
28833#define RLC_GPU_IOV_CFG_REG6__CNTXT_LOCATION__SHIFT 0x7
28834#define RLC_GPU_IOV_CFG_REG6__RESERVED__SHIFT 0x8
28835#define RLC_GPU_IOV_CFG_REG6__CNTXT_OFFSET__SHIFT 0xa
28836#define RLC_GPU_IOV_CFG_REG6__CNTXT_SIZE_MASK 0x0000007FL
28837#define RLC_GPU_IOV_CFG_REG6__CNTXT_LOCATION_MASK 0x00000080L
28838#define RLC_GPU_IOV_CFG_REG6__RESERVED_MASK 0x00000300L
28839#define RLC_GPU_IOV_CFG_REG6__CNTXT_OFFSET_MASK 0xFFFFFC00L
28840//RLC_GPU_IOV_CFG_REG8
28841#define RLC_GPU_IOV_CFG_REG8__VM_BUSY_STATUS__SHIFT 0x0
28842#define RLC_GPU_IOV_CFG_REG8__VM_BUSY_STATUS_MASK 0xFFFFFFFFL
28843//RLC_RLCV_TIMER_INT_0
28844#define RLC_RLCV_TIMER_INT_0__TIMER__SHIFT 0x0
28845#define RLC_RLCV_TIMER_INT_0__TIMER_MASK 0xFFFFFFFFL
28846//RLC_RLCV_TIMER_CTRL
28847#define RLC_RLCV_TIMER_CTRL__TIMER_0_EN__SHIFT 0x0
28848#define RLC_RLCV_TIMER_CTRL__TIMER_1_EN__SHIFT 0x1
28849#define RLC_RLCV_TIMER_CTRL__RESERVED__SHIFT 0x2
28850#define RLC_RLCV_TIMER_CTRL__TIMER_0_EN_MASK 0x00000001L
28851#define RLC_RLCV_TIMER_CTRL__TIMER_1_EN_MASK 0x00000002L
28852#define RLC_RLCV_TIMER_CTRL__RESERVED_MASK 0xFFFFFFFCL
28853//RLC_RLCV_TIMER_STAT
28854#define RLC_RLCV_TIMER_STAT__TIMER_0_STAT__SHIFT 0x0
28855#define RLC_RLCV_TIMER_STAT__TIMER_1_STAT__SHIFT 0x1
28856#define RLC_RLCV_TIMER_STAT__RESERVED__SHIFT 0x2
28857#define RLC_RLCV_TIMER_STAT__TIMER_0_ENABLE_SYNC__SHIFT 0x8
28858#define RLC_RLCV_TIMER_STAT__TIMER_1_ENABLE_SYNC__SHIFT 0x9
28859#define RLC_RLCV_TIMER_STAT__TIMER_0_STAT_MASK 0x00000001L
28860#define RLC_RLCV_TIMER_STAT__TIMER_1_STAT_MASK 0x00000002L
28861#define RLC_RLCV_TIMER_STAT__RESERVED_MASK 0x000000FCL
28862#define RLC_RLCV_TIMER_STAT__TIMER_0_ENABLE_SYNC_MASK 0x00000100L
28863#define RLC_RLCV_TIMER_STAT__TIMER_1_ENABLE_SYNC_MASK 0x00000200L
28864//RLC_GPU_IOV_VF_DOORBELL_STATUS
28865#define RLC_GPU_IOV_VF_DOORBELL_STATUS__VF_DOORBELL_STATUS__SHIFT 0x0
28866#define RLC_GPU_IOV_VF_DOORBELL_STATUS__RESERVED__SHIFT 0x10
28867#define RLC_GPU_IOV_VF_DOORBELL_STATUS__PF_DOORBELL_STATUS__SHIFT 0x1f
28868#define RLC_GPU_IOV_VF_DOORBELL_STATUS__VF_DOORBELL_STATUS_MASK 0x0000FFFFL
28869#define RLC_GPU_IOV_VF_DOORBELL_STATUS__RESERVED_MASK 0x7FFF0000L
28870#define RLC_GPU_IOV_VF_DOORBELL_STATUS__PF_DOORBELL_STATUS_MASK 0x80000000L
28871//RLC_GPU_IOV_VF_DOORBELL_STATUS_SET
28872#define RLC_GPU_IOV_VF_DOORBELL_STATUS_SET__VF_DOORBELL_STATUS_SET__SHIFT 0x0
28873#define RLC_GPU_IOV_VF_DOORBELL_STATUS_SET__RESERVED__SHIFT 0x10
28874#define RLC_GPU_IOV_VF_DOORBELL_STATUS_SET__PF_DOORBELL_STATUS_SET__SHIFT 0x1f
28875#define RLC_GPU_IOV_VF_DOORBELL_STATUS_SET__VF_DOORBELL_STATUS_SET_MASK 0x0000FFFFL
28876#define RLC_GPU_IOV_VF_DOORBELL_STATUS_SET__RESERVED_MASK 0x7FFF0000L
28877#define RLC_GPU_IOV_VF_DOORBELL_STATUS_SET__PF_DOORBELL_STATUS_SET_MASK 0x80000000L
28878//RLC_GPU_IOV_VF_DOORBELL_STATUS_CLR
28879#define RLC_GPU_IOV_VF_DOORBELL_STATUS_CLR__VF_DOORBELL_STATUS_CLR__SHIFT 0x0
28880#define RLC_GPU_IOV_VF_DOORBELL_STATUS_CLR__RESERVED__SHIFT 0x10
28881#define RLC_GPU_IOV_VF_DOORBELL_STATUS_CLR__PF_DOORBELL_STATUS_CLR__SHIFT 0x1f
28882#define RLC_GPU_IOV_VF_DOORBELL_STATUS_CLR__VF_DOORBELL_STATUS_CLR_MASK 0x0000FFFFL
28883#define RLC_GPU_IOV_VF_DOORBELL_STATUS_CLR__RESERVED_MASK 0x7FFF0000L
28884#define RLC_GPU_IOV_VF_DOORBELL_STATUS_CLR__PF_DOORBELL_STATUS_CLR_MASK 0x80000000L
28885//RLC_GPU_IOV_VF_MASK
28886#define RLC_GPU_IOV_VF_MASK__VF_MASK__SHIFT 0x0
28887#define RLC_GPU_IOV_VF_MASK__RESERVED__SHIFT 0x10
28888#define RLC_GPU_IOV_VF_MASK__VF_MASK_MASK 0x0000FFFFL
28889#define RLC_GPU_IOV_VF_MASK__RESERVED_MASK 0xFFFF0000L
28890//RLC_HYP_SEMAPHORE_0
28891#define RLC_HYP_SEMAPHORE_0__CLIENT_ID__SHIFT 0x0
28892#define RLC_HYP_SEMAPHORE_0__RESERVED__SHIFT 0x5
28893#define RLC_HYP_SEMAPHORE_0__CLIENT_ID_MASK 0x0000001FL
28894#define RLC_HYP_SEMAPHORE_0__RESERVED_MASK 0xFFFFFFE0L
28895//RLC_HYP_SEMAPHORE_1
28896#define RLC_HYP_SEMAPHORE_1__CLIENT_ID__SHIFT 0x0
28897#define RLC_HYP_SEMAPHORE_1__RESERVED__SHIFT 0x5
28898#define RLC_HYP_SEMAPHORE_1__CLIENT_ID_MASK 0x0000001FL
28899#define RLC_HYP_SEMAPHORE_1__RESERVED_MASK 0xFFFFFFE0L
28900//RLC_CLK_CNTL
28901#define RLC_CLK_CNTL__RLC_SRM_CLK_CNTL__SHIFT 0x0
28902#define RLC_CLK_CNTL__RLC_SPM_CLK_CNTL__SHIFT 0x2
28903#define RLC_CLK_CNTL__RLC_GPM_CLK_CNTL__SHIFT 0x4
28904#define RLC_CLK_CNTL__RLC_CMN_CLK_CNTL__SHIFT 0x5
28905#define RLC_CLK_CNTL__RLC_TC_CLK_CNTL__SHIFT 0x6
28906#define RLC_CLK_CNTL__RLC_SPP_CLK_CNTL__SHIFT 0x7
28907#define RLC_CLK_CNTL__RLC_SRAM_CLK_GATER_OVERRIDE__SHIFT 0x8
28908#define RLC_CLK_CNTL__RESERVED__SHIFT 0x9
28909#define RLC_CLK_CNTL__RLC_SRM_CLK_CNTL_MASK 0x00000003L
28910#define RLC_CLK_CNTL__RLC_SPM_CLK_CNTL_MASK 0x0000000CL
28911#define RLC_CLK_CNTL__RLC_GPM_CLK_CNTL_MASK 0x00000010L
28912#define RLC_CLK_CNTL__RLC_CMN_CLK_CNTL_MASK 0x00000020L
28913#define RLC_CLK_CNTL__RLC_TC_CLK_CNTL_MASK 0x00000040L
28914#define RLC_CLK_CNTL__RLC_SPP_CLK_CNTL_MASK 0x00000080L
28915#define RLC_CLK_CNTL__RLC_SRAM_CLK_GATER_OVERRIDE_MASK 0x00000100L
28916#define RLC_CLK_CNTL__RESERVED_MASK 0xFFFFFE00L
28917//RLC_GPU_IOV_SCH_BLOCK
28918#define RLC_GPU_IOV_SCH_BLOCK__Sch_Block_ID__SHIFT 0x0
28919#define RLC_GPU_IOV_SCH_BLOCK__Sch_Block_Ver__SHIFT 0x4
28920#define RLC_GPU_IOV_SCH_BLOCK__Sch_Block_Size__SHIFT 0x8
28921#define RLC_GPU_IOV_SCH_BLOCK__RESERVED__SHIFT 0x10
28922#define RLC_GPU_IOV_SCH_BLOCK__Sch_Block_ID_MASK 0x0000000FL
28923#define RLC_GPU_IOV_SCH_BLOCK__Sch_Block_Ver_MASK 0x000000F0L
28924#define RLC_GPU_IOV_SCH_BLOCK__Sch_Block_Size_MASK 0x00007F00L
28925#define RLC_GPU_IOV_SCH_BLOCK__RESERVED_MASK 0x7FFF0000L
28926//RLC_GPU_IOV_CFG_REG1
28927#define RLC_GPU_IOV_CFG_REG1__CMD_TYPE__SHIFT 0x0
28928#define RLC_GPU_IOV_CFG_REG1__CMD_EXECUTE__SHIFT 0x4
28929#define RLC_GPU_IOV_CFG_REG1__CMD_EXECUTE_INTR_EN__SHIFT 0x5
28930#define RLC_GPU_IOV_CFG_REG1__RESERVED__SHIFT 0x6
28931#define RLC_GPU_IOV_CFG_REG1__FCN_ID__SHIFT 0x8
28932#define RLC_GPU_IOV_CFG_REG1__NEXT_FCN_ID__SHIFT 0x10
28933#define RLC_GPU_IOV_CFG_REG1__RESERVED1__SHIFT 0x18
28934#define RLC_GPU_IOV_CFG_REG1__CMD_TYPE_MASK 0x0000000FL
28935#define RLC_GPU_IOV_CFG_REG1__CMD_EXECUTE_MASK 0x00000010L
28936#define RLC_GPU_IOV_CFG_REG1__CMD_EXECUTE_INTR_EN_MASK 0x00000020L
28937#define RLC_GPU_IOV_CFG_REG1__RESERVED_MASK 0x000000C0L
28938#define RLC_GPU_IOV_CFG_REG1__FCN_ID_MASK 0x0000FF00L
28939#define RLC_GPU_IOV_CFG_REG1__NEXT_FCN_ID_MASK 0x00FF0000L
28940#define RLC_GPU_IOV_CFG_REG1__RESERVED1_MASK 0xFF000000L
28941//RLC_GPU_IOV_CFG_REG2
28942#define RLC_GPU_IOV_CFG_REG2__CMD_STATUS__SHIFT 0x0
28943#define RLC_GPU_IOV_CFG_REG2__RESERVED__SHIFT 0x4
28944#define RLC_GPU_IOV_CFG_REG2__CMD_STATUS_MASK 0x0000000FL
28945#define RLC_GPU_IOV_CFG_REG2__RESERVED_MASK 0xFFFFFFF0L
28946//RLC_GPU_IOV_VM_BUSY_STATUS
28947#define RLC_GPU_IOV_VM_BUSY_STATUS__VM_BUSY_STATUS__SHIFT 0x0
28948#define RLC_GPU_IOV_VM_BUSY_STATUS__VM_BUSY_STATUS_MASK 0xFFFFFFFFL
28949//RLC_GPU_IOV_SCH_0
28950#define RLC_GPU_IOV_SCH_0__ACTIVE_FUNCTIONS__SHIFT 0x0
28951#define RLC_GPU_IOV_SCH_0__ACTIVE_FUNCTIONS_MASK 0xFFFFFFFFL
28952//RLC_GPU_IOV_ACTIVE_FCN_ID
28953#define RLC_GPU_IOV_ACTIVE_FCN_ID__VF_ID__SHIFT 0x0
28954#define RLC_GPU_IOV_ACTIVE_FCN_ID__RESERVED__SHIFT 0x4
28955#define RLC_GPU_IOV_ACTIVE_FCN_ID__PF_VF__SHIFT 0x1f
28956#define RLC_GPU_IOV_ACTIVE_FCN_ID__VF_ID_MASK 0x0000000FL
28957#define RLC_GPU_IOV_ACTIVE_FCN_ID__RESERVED_MASK 0x7FFFFFF0L
28958#define RLC_GPU_IOV_ACTIVE_FCN_ID__PF_VF_MASK 0x80000000L
28959//RLC_GPU_IOV_SCH_3
28960#define RLC_GPU_IOV_SCH_3__Time_Quanta_Def__SHIFT 0x0
28961#define RLC_GPU_IOV_SCH_3__Time_Quanta_Def_MASK 0xFFFFFFFFL
28962//RLC_GPU_IOV_SCH_1
28963#define RLC_GPU_IOV_SCH_1__DATA__SHIFT 0x0
28964#define RLC_GPU_IOV_SCH_1__DATA_MASK 0xFFFFFFFFL
28965//RLC_GPU_IOV_SCH_2
28966#define RLC_GPU_IOV_SCH_2__DATA__SHIFT 0x0
28967#define RLC_GPU_IOV_SCH_2__DATA_MASK 0xFFFFFFFFL
28968//RLC_GPU_IOV_INT_STAT
28969#define RLC_GPU_IOV_INT_STAT__STATUS__SHIFT 0x0
28970#define RLC_GPU_IOV_INT_STAT__STATUS_MASK 0xFFFFFFFFL
28971//RLC_RLCV_TIMER_INT_1
28972#define RLC_RLCV_TIMER_INT_1__TIMER__SHIFT 0x0
28973#define RLC_RLCV_TIMER_INT_1__TIMER_MASK 0xFFFFFFFFL
28974//RLC_GPU_IOV_UCODE_ADDR
28975#define RLC_GPU_IOV_UCODE_ADDR__UCODE_ADDR__SHIFT 0x0
28976#define RLC_GPU_IOV_UCODE_ADDR__RESERVED__SHIFT 0xc
28977#define RLC_GPU_IOV_UCODE_ADDR__UCODE_ADDR_MASK 0x00000FFFL
28978#define RLC_GPU_IOV_UCODE_ADDR__RESERVED_MASK 0xFFFFF000L
28979//RLC_GPU_IOV_UCODE_DATA
28980#define RLC_GPU_IOV_UCODE_DATA__UCODE_DATA__SHIFT 0x0
28981#define RLC_GPU_IOV_UCODE_DATA__UCODE_DATA_MASK 0xFFFFFFFFL
28982//RLC_GPU_IOV_SCRATCH_ADDR
28983#define RLC_GPU_IOV_SCRATCH_ADDR__ADDR__SHIFT 0x0
28984#define RLC_GPU_IOV_SCRATCH_ADDR__RESERVED__SHIFT 0x9
28985#define RLC_GPU_IOV_SCRATCH_ADDR__ADDR_MASK 0x000001FFL
28986#define RLC_GPU_IOV_SCRATCH_ADDR__RESERVED_MASK 0xFFFFFE00L
28987//RLC_GPU_IOV_SCRATCH_DATA
28988#define RLC_GPU_IOV_SCRATCH_DATA__DATA__SHIFT 0x0
28989#define RLC_GPU_IOV_SCRATCH_DATA__DATA_MASK 0xFFFFFFFFL
28990//RLC_GPU_IOV_F32_CNTL
28991#define RLC_GPU_IOV_F32_CNTL__ENABLE__SHIFT 0x0
28992#define RLC_GPU_IOV_F32_CNTL__RESERVED__SHIFT 0x1
28993#define RLC_GPU_IOV_F32_CNTL__ENABLE_MASK 0x00000001L
28994#define RLC_GPU_IOV_F32_CNTL__RESERVED_MASK 0xFFFFFFFEL
28995//RLC_GPU_IOV_F32_RESET
28996#define RLC_GPU_IOV_F32_RESET__RESET__SHIFT 0x0
28997#define RLC_GPU_IOV_F32_RESET__RESERVED__SHIFT 0x1
28998#define RLC_GPU_IOV_F32_RESET__RESET_MASK 0x00000001L
28999#define RLC_GPU_IOV_F32_RESET__RESERVED_MASK 0xFFFFFFFEL
29000//RLC_GPU_IOV_SDMA0_STATUS
29001#define RLC_GPU_IOV_SDMA0_STATUS__PREEMPTED__SHIFT 0x0
29002#define RLC_GPU_IOV_SDMA0_STATUS__RESERVED__SHIFT 0x1
29003#define RLC_GPU_IOV_SDMA0_STATUS__SAVED__SHIFT 0x8
29004#define RLC_GPU_IOV_SDMA0_STATUS__RESERVED1__SHIFT 0x9
29005#define RLC_GPU_IOV_SDMA0_STATUS__RESTORED__SHIFT 0xc
29006#define RLC_GPU_IOV_SDMA0_STATUS__RESERVED2__SHIFT 0xd
29007#define RLC_GPU_IOV_SDMA0_STATUS__PREEMPTED_MASK 0x00000001L
29008#define RLC_GPU_IOV_SDMA0_STATUS__RESERVED_MASK 0x000000FEL
29009#define RLC_GPU_IOV_SDMA0_STATUS__SAVED_MASK 0x00000100L
29010#define RLC_GPU_IOV_SDMA0_STATUS__RESERVED1_MASK 0x00000E00L
29011#define RLC_GPU_IOV_SDMA0_STATUS__RESTORED_MASK 0x00001000L
29012#define RLC_GPU_IOV_SDMA0_STATUS__RESERVED2_MASK 0xFFFFE000L
29013//RLC_GPU_IOV_SDMA1_STATUS
29014#define RLC_GPU_IOV_SDMA1_STATUS__PREEMPTED__SHIFT 0x0
29015#define RLC_GPU_IOV_SDMA1_STATUS__RESERVED__SHIFT 0x1
29016#define RLC_GPU_IOV_SDMA1_STATUS__SAVED__SHIFT 0x8
29017#define RLC_GPU_IOV_SDMA1_STATUS__RESERVED1__SHIFT 0x9
29018#define RLC_GPU_IOV_SDMA1_STATUS__RESTORED__SHIFT 0xc
29019#define RLC_GPU_IOV_SDMA1_STATUS__RESERVED2__SHIFT 0xd
29020#define RLC_GPU_IOV_SDMA1_STATUS__PREEMPTED_MASK 0x00000001L
29021#define RLC_GPU_IOV_SDMA1_STATUS__RESERVED_MASK 0x000000FEL
29022#define RLC_GPU_IOV_SDMA1_STATUS__SAVED_MASK 0x00000100L
29023#define RLC_GPU_IOV_SDMA1_STATUS__RESERVED1_MASK 0x00000E00L
29024#define RLC_GPU_IOV_SDMA1_STATUS__RESTORED_MASK 0x00001000L
29025#define RLC_GPU_IOV_SDMA1_STATUS__RESERVED2_MASK 0xFFFFE000L
29026//RLC_GPU_IOV_SMU_RESPONSE
29027#define RLC_GPU_IOV_SMU_RESPONSE__RESP__SHIFT 0x0
29028#define RLC_GPU_IOV_SMU_RESPONSE__RESP_MASK 0xFFFFFFFFL
29029//RLC_GPU_IOV_VIRT_RESET_REQ
29030#define RLC_GPU_IOV_VIRT_RESET_REQ__VF_FLR__SHIFT 0x0
29031#define RLC_GPU_IOV_VIRT_RESET_REQ__RESERVED__SHIFT 0x10
29032#define RLC_GPU_IOV_VIRT_RESET_REQ__SOFT_PF_FLR__SHIFT 0x1f
29033#define RLC_GPU_IOV_VIRT_RESET_REQ__VF_FLR_MASK 0x0000FFFFL
29034#define RLC_GPU_IOV_VIRT_RESET_REQ__RESERVED_MASK 0x7FFF0000L
29035#define RLC_GPU_IOV_VIRT_RESET_REQ__SOFT_PF_FLR_MASK 0x80000000L
29036//RLC_GPU_IOV_RLC_RESPONSE
29037#define RLC_GPU_IOV_RLC_RESPONSE__RESP__SHIFT 0x0
29038#define RLC_GPU_IOV_RLC_RESPONSE__RESP_MASK 0xFFFFFFFFL
29039//RLC_GPU_IOV_INT_DISABLE
29040#define RLC_GPU_IOV_INT_DISABLE__DISABLE__SHIFT 0x0
29041#define RLC_GPU_IOV_INT_DISABLE__DISABLE_MASK 0xFFFFFFFFL
29042//RLC_GPU_IOV_INT_FORCE
29043#define RLC_GPU_IOV_INT_FORCE__FORCE__SHIFT 0x0
29044#define RLC_GPU_IOV_INT_FORCE__FORCE_MASK 0xFFFFFFFFL
29045//RLC_GPU_IOV_SDMA0_BUSY_STATUS
29046#define RLC_GPU_IOV_SDMA0_BUSY_STATUS__VM_BUSY_STATUS__SHIFT 0x0
29047#define RLC_GPU_IOV_SDMA0_BUSY_STATUS__VM_BUSY_STATUS_MASK 0xFFFFFFFFL
29048//RLC_GPU_IOV_SDMA1_BUSY_STATUS
29049#define RLC_GPU_IOV_SDMA1_BUSY_STATUS__VM_BUSY_STATUS__SHIFT 0x0
29050#define RLC_GPU_IOV_SDMA1_BUSY_STATUS__VM_BUSY_STATUS_MASK 0xFFFFFFFFL
29051//RLC_HYP_SEMAPHORE_2
29052#define RLC_HYP_SEMAPHORE_2__CLIENT_ID__SHIFT 0x0
29053#define RLC_HYP_SEMAPHORE_2__RESERVED__SHIFT 0x5
29054#define RLC_HYP_SEMAPHORE_2__CLIENT_ID_MASK 0x0000001FL
29055#define RLC_HYP_SEMAPHORE_2__RESERVED_MASK 0xFFFFFFE0L
29056//RLC_HYP_SEMAPHORE_3
29057#define RLC_HYP_SEMAPHORE_3__CLIENT_ID__SHIFT 0x0
29058#define RLC_HYP_SEMAPHORE_3__RESERVED__SHIFT 0x5
29059#define RLC_HYP_SEMAPHORE_3__CLIENT_ID_MASK 0x0000001FL
29060#define RLC_HYP_SEMAPHORE_3__RESERVED_MASK 0xFFFFFFE0L
29061
29062
29063// addressBlock: gccacind
29064//GC_CAC_CNTL
29065#define GC_CAC_CNTL__CAC_FORCE_DISABLE__SHIFT 0x0
29066#define GC_CAC_CNTL__CAC_THRESHOLD__SHIFT 0x1
29067#define GC_CAC_CNTL__CAC_BLOCK_ID__SHIFT 0x11
29068#define GC_CAC_CNTL__CAC_SIGNAL_ID__SHIFT 0x17
29069#define GC_CAC_CNTL__CAC_FORCE_DISABLE_MASK 0x00000001L
29070#define GC_CAC_CNTL__CAC_THRESHOLD_MASK 0x0001FFFEL
29071#define GC_CAC_CNTL__CAC_BLOCK_ID_MASK 0x007E0000L
29072#define GC_CAC_CNTL__CAC_SIGNAL_ID_MASK 0x7F800000L
29073//GC_CAC_OVR_SEL
29074#define GC_CAC_OVR_SEL__CAC_OVR_SEL__SHIFT 0x0
29075#define GC_CAC_OVR_SEL__CAC_OVR_SEL_MASK 0xFFFFFFFFL
29076//GC_CAC_OVR_VAL
29077#define GC_CAC_OVR_VAL__CAC_OVR_VAL__SHIFT 0x0
29078#define GC_CAC_OVR_VAL__CAC_OVR_VAL_MASK 0xFFFFFFFFL
29079//GC_CAC_WEIGHT_BCI_0
29080#define GC_CAC_WEIGHT_BCI_0__WEIGHT_BCI_SIG0__SHIFT 0x0
29081#define GC_CAC_WEIGHT_BCI_0__WEIGHT_BCI_SIG1__SHIFT 0x10
29082#define GC_CAC_WEIGHT_BCI_0__WEIGHT_BCI_SIG0_MASK 0x0000FFFFL
29083#define GC_CAC_WEIGHT_BCI_0__WEIGHT_BCI_SIG1_MASK 0xFFFF0000L
29084//GC_CAC_WEIGHT_CB_0
29085#define GC_CAC_WEIGHT_CB_0__WEIGHT_CB_SIG0__SHIFT 0x0
29086#define GC_CAC_WEIGHT_CB_0__WEIGHT_CB_SIG1__SHIFT 0x10
29087#define GC_CAC_WEIGHT_CB_0__WEIGHT_CB_SIG0_MASK 0x0000FFFFL
29088#define GC_CAC_WEIGHT_CB_0__WEIGHT_CB_SIG1_MASK 0xFFFF0000L
29089//GC_CAC_WEIGHT_CB_1
29090#define GC_CAC_WEIGHT_CB_1__WEIGHT_CB_SIG2__SHIFT 0x0
29091#define GC_CAC_WEIGHT_CB_1__WEIGHT_CB_SIG3__SHIFT 0x10
29092#define GC_CAC_WEIGHT_CB_1__WEIGHT_CB_SIG2_MASK 0x0000FFFFL
29093#define GC_CAC_WEIGHT_CB_1__WEIGHT_CB_SIG3_MASK 0xFFFF0000L
29094//GC_CAC_WEIGHT_CP_0
29095#define GC_CAC_WEIGHT_CP_0__WEIGHT_CP_SIG0__SHIFT 0x0
29096#define GC_CAC_WEIGHT_CP_0__WEIGHT_CP_SIG1__SHIFT 0x10
29097#define GC_CAC_WEIGHT_CP_0__WEIGHT_CP_SIG0_MASK 0x0000FFFFL
29098#define GC_CAC_WEIGHT_CP_0__WEIGHT_CP_SIG1_MASK 0xFFFF0000L
29099//GC_CAC_WEIGHT_CP_1
29100#define GC_CAC_WEIGHT_CP_1__WEIGHT_CP_SIG2__SHIFT 0x0
29101#define GC_CAC_WEIGHT_CP_1__WEIGHT_CP_SIG2_MASK 0x0000FFFFL
29102//GC_CAC_WEIGHT_DB_0
29103#define GC_CAC_WEIGHT_DB_0__WEIGHT_DB_SIG0__SHIFT 0x0
29104#define GC_CAC_WEIGHT_DB_0__WEIGHT_DB_SIG1__SHIFT 0x10
29105#define GC_CAC_WEIGHT_DB_0__WEIGHT_DB_SIG0_MASK 0x0000FFFFL
29106#define GC_CAC_WEIGHT_DB_0__WEIGHT_DB_SIG1_MASK 0xFFFF0000L
29107//GC_CAC_WEIGHT_DB_1
29108#define GC_CAC_WEIGHT_DB_1__WEIGHT_DB_SIG2__SHIFT 0x0
29109#define GC_CAC_WEIGHT_DB_1__WEIGHT_DB_SIG3__SHIFT 0x10
29110#define GC_CAC_WEIGHT_DB_1__WEIGHT_DB_SIG2_MASK 0x0000FFFFL
29111#define GC_CAC_WEIGHT_DB_1__WEIGHT_DB_SIG3_MASK 0xFFFF0000L
29112//GC_CAC_WEIGHT_GDS_0
29113#define GC_CAC_WEIGHT_GDS_0__WEIGHT_GDS_SIG0__SHIFT 0x0
29114#define GC_CAC_WEIGHT_GDS_0__WEIGHT_GDS_SIG1__SHIFT 0x10
29115#define GC_CAC_WEIGHT_GDS_0__WEIGHT_GDS_SIG0_MASK 0x0000FFFFL
29116#define GC_CAC_WEIGHT_GDS_0__WEIGHT_GDS_SIG1_MASK 0xFFFF0000L
29117//GC_CAC_WEIGHT_GDS_1
29118#define GC_CAC_WEIGHT_GDS_1__WEIGHT_GDS_SIG2__SHIFT 0x0
29119#define GC_CAC_WEIGHT_GDS_1__WEIGHT_GDS_SIG3__SHIFT 0x10
29120#define GC_CAC_WEIGHT_GDS_1__WEIGHT_GDS_SIG2_MASK 0x0000FFFFL
29121#define GC_CAC_WEIGHT_GDS_1__WEIGHT_GDS_SIG3_MASK 0xFFFF0000L
29122//GC_CAC_WEIGHT_IA_0
29123#define GC_CAC_WEIGHT_IA_0__WEIGHT_IA_SIG0__SHIFT 0x0
29124#define GC_CAC_WEIGHT_IA_0__WEIGHT_IA_SIG0_MASK 0x0000FFFFL
29125//GC_CAC_WEIGHT_LDS_0
29126#define GC_CAC_WEIGHT_LDS_0__WEIGHT_LDS_SIG0__SHIFT 0x0
29127#define GC_CAC_WEIGHT_LDS_0__WEIGHT_LDS_SIG1__SHIFT 0x10
29128#define GC_CAC_WEIGHT_LDS_0__WEIGHT_LDS_SIG0_MASK 0x0000FFFFL
29129#define GC_CAC_WEIGHT_LDS_0__WEIGHT_LDS_SIG1_MASK 0xFFFF0000L
29130//GC_CAC_WEIGHT_LDS_1
29131#define GC_CAC_WEIGHT_LDS_1__WEIGHT_LDS_SIG2__SHIFT 0x0
29132#define GC_CAC_WEIGHT_LDS_1__WEIGHT_LDS_SIG3__SHIFT 0x10
29133#define GC_CAC_WEIGHT_LDS_1__WEIGHT_LDS_SIG2_MASK 0x0000FFFFL
29134#define GC_CAC_WEIGHT_LDS_1__WEIGHT_LDS_SIG3_MASK 0xFFFF0000L
29135//GC_CAC_WEIGHT_PA_0
29136#define GC_CAC_WEIGHT_PA_0__WEIGHT_PA_SIG0__SHIFT 0x0
29137#define GC_CAC_WEIGHT_PA_0__WEIGHT_PA_SIG1__SHIFT 0x10
29138#define GC_CAC_WEIGHT_PA_0__WEIGHT_PA_SIG0_MASK 0x0000FFFFL
29139#define GC_CAC_WEIGHT_PA_0__WEIGHT_PA_SIG1_MASK 0xFFFF0000L
29140//GC_CAC_WEIGHT_PC_0
29141#define GC_CAC_WEIGHT_PC_0__WEIGHT_PC_SIG0__SHIFT 0x0
29142#define GC_CAC_WEIGHT_PC_0__WEIGHT_PC_SIG0_MASK 0x0000FFFFL
29143//GC_CAC_WEIGHT_SC_0
29144#define GC_CAC_WEIGHT_SC_0__WEIGHT_SC_SIG0__SHIFT 0x0
29145#define GC_CAC_WEIGHT_SC_0__WEIGHT_SC_SIG0_MASK 0x0000FFFFL
29146//GC_CAC_WEIGHT_SPI_0
29147#define GC_CAC_WEIGHT_SPI_0__WEIGHT_SPI_SIG0__SHIFT 0x0
29148#define GC_CAC_WEIGHT_SPI_0__WEIGHT_SPI_SIG1__SHIFT 0x10
29149#define GC_CAC_WEIGHT_SPI_0__WEIGHT_SPI_SIG0_MASK 0x0000FFFFL
29150#define GC_CAC_WEIGHT_SPI_0__WEIGHT_SPI_SIG1_MASK 0xFFFF0000L
29151//GC_CAC_WEIGHT_SPI_1
29152#define GC_CAC_WEIGHT_SPI_1__WEIGHT_SPI_SIG2__SHIFT 0x0
29153#define GC_CAC_WEIGHT_SPI_1__WEIGHT_SPI_SIG3__SHIFT 0x10
29154#define GC_CAC_WEIGHT_SPI_1__WEIGHT_SPI_SIG2_MASK 0x0000FFFFL
29155#define GC_CAC_WEIGHT_SPI_1__WEIGHT_SPI_SIG3_MASK 0xFFFF0000L
29156//GC_CAC_WEIGHT_SPI_2
29157#define GC_CAC_WEIGHT_SPI_2__WEIGHT_SPI_SIG4__SHIFT 0x0
29158#define GC_CAC_WEIGHT_SPI_2__WEIGHT_SPI_SIG5__SHIFT 0x10
29159#define GC_CAC_WEIGHT_SPI_2__WEIGHT_SPI_SIG4_MASK 0x0000FFFFL
29160#define GC_CAC_WEIGHT_SPI_2__WEIGHT_SPI_SIG5_MASK 0xFFFF0000L
29161//GC_CAC_WEIGHT_SQ_0
29162#define GC_CAC_WEIGHT_SQ_0__WEIGHT_SQ_SIG0__SHIFT 0x0
29163#define GC_CAC_WEIGHT_SQ_0__WEIGHT_SQ_SIG1__SHIFT 0x10
29164#define GC_CAC_WEIGHT_SQ_0__WEIGHT_SQ_SIG0_MASK 0x0000FFFFL
29165#define GC_CAC_WEIGHT_SQ_0__WEIGHT_SQ_SIG1_MASK 0xFFFF0000L
29166//GC_CAC_WEIGHT_SQ_1
29167#define GC_CAC_WEIGHT_SQ_1__WEIGHT_SQ_SIG2__SHIFT 0x0
29168#define GC_CAC_WEIGHT_SQ_1__WEIGHT_SQ_SIG3__SHIFT 0x10
29169#define GC_CAC_WEIGHT_SQ_1__WEIGHT_SQ_SIG2_MASK 0x0000FFFFL
29170#define GC_CAC_WEIGHT_SQ_1__WEIGHT_SQ_SIG3_MASK 0xFFFF0000L
29171//GC_CAC_WEIGHT_SQ_2
29172#define GC_CAC_WEIGHT_SQ_2__WEIGHT_SQ_SIG4__SHIFT 0x0
29173#define GC_CAC_WEIGHT_SQ_2__WEIGHT_SQ_SIG5__SHIFT 0x10
29174#define GC_CAC_WEIGHT_SQ_2__WEIGHT_SQ_SIG4_MASK 0x0000FFFFL
29175#define GC_CAC_WEIGHT_SQ_2__WEIGHT_SQ_SIG5_MASK 0xFFFF0000L
29176//GC_CAC_WEIGHT_SQ_3
29177#define GC_CAC_WEIGHT_SQ_3__WEIGHT_SQ_SIG6__SHIFT 0x0
29178#define GC_CAC_WEIGHT_SQ_3__WEIGHT_SQ_SIG7__SHIFT 0x10
29179#define GC_CAC_WEIGHT_SQ_3__WEIGHT_SQ_SIG6_MASK 0x0000FFFFL
29180#define GC_CAC_WEIGHT_SQ_3__WEIGHT_SQ_SIG7_MASK 0xFFFF0000L
29181//GC_CAC_WEIGHT_SQ_4
29182#define GC_CAC_WEIGHT_SQ_4__WEIGHT_SQ_SIG8__SHIFT 0x0
29183#define GC_CAC_WEIGHT_SQ_4__WEIGHT_SQ_SIG8_MASK 0x0000FFFFL
29184//GC_CAC_WEIGHT_SX_0
29185#define GC_CAC_WEIGHT_SX_0__WEIGHT_SX_SIG0__SHIFT 0x0
29186#define GC_CAC_WEIGHT_SX_0__WEIGHT_SX_SIG0_MASK 0x0000FFFFL
29187//GC_CAC_WEIGHT_SXRB_0
29188#define GC_CAC_WEIGHT_SXRB_0__WEIGHT_SXRB_SIG0__SHIFT 0x0
29189#define GC_CAC_WEIGHT_SXRB_0__WEIGHT_SXRB_SIG0_MASK 0x0000FFFFL
29190//GC_CAC_WEIGHT_TA_0
29191#define GC_CAC_WEIGHT_TA_0__WEIGHT_TA_SIG0__SHIFT 0x0
29192#define GC_CAC_WEIGHT_TA_0__WEIGHT_TA_SIG0_MASK 0x0000FFFFL
29193//GC_CAC_WEIGHT_TCC_0
29194#define GC_CAC_WEIGHT_TCC_0__WEIGHT_TCC_SIG0__SHIFT 0x0
29195#define GC_CAC_WEIGHT_TCC_0__WEIGHT_TCC_SIG1__SHIFT 0x10
29196#define GC_CAC_WEIGHT_TCC_0__WEIGHT_TCC_SIG0_MASK 0x0000FFFFL
29197#define GC_CAC_WEIGHT_TCC_0__WEIGHT_TCC_SIG1_MASK 0xFFFF0000L
29198//GC_CAC_WEIGHT_TCC_1
29199#define GC_CAC_WEIGHT_TCC_1__WEIGHT_TCC_SIG2__SHIFT 0x0
29200#define GC_CAC_WEIGHT_TCC_1__WEIGHT_TCC_SIG3__SHIFT 0x10
29201#define GC_CAC_WEIGHT_TCC_1__WEIGHT_TCC_SIG2_MASK 0x0000FFFFL
29202#define GC_CAC_WEIGHT_TCC_1__WEIGHT_TCC_SIG3_MASK 0xFFFF0000L
29203//GC_CAC_WEIGHT_TCC_2
29204#define GC_CAC_WEIGHT_TCC_2__WEIGHT_TCC_SIG4__SHIFT 0x0
29205#define GC_CAC_WEIGHT_TCC_2__WEIGHT_TCC_SIG4_MASK 0x0000FFFFL
29206//GC_CAC_WEIGHT_TCP_0
29207#define GC_CAC_WEIGHT_TCP_0__WEIGHT_TCP_SIG0__SHIFT 0x0
29208#define GC_CAC_WEIGHT_TCP_0__WEIGHT_TCP_SIG1__SHIFT 0x10
29209#define GC_CAC_WEIGHT_TCP_0__WEIGHT_TCP_SIG0_MASK 0x0000FFFFL
29210#define GC_CAC_WEIGHT_TCP_0__WEIGHT_TCP_SIG1_MASK 0xFFFF0000L
29211//GC_CAC_WEIGHT_TCP_1
29212#define GC_CAC_WEIGHT_TCP_1__WEIGHT_TCP_SIG2__SHIFT 0x0
29213#define GC_CAC_WEIGHT_TCP_1__WEIGHT_TCP_SIG3__SHIFT 0x10
29214#define GC_CAC_WEIGHT_TCP_1__WEIGHT_TCP_SIG2_MASK 0x0000FFFFL
29215#define GC_CAC_WEIGHT_TCP_1__WEIGHT_TCP_SIG3_MASK 0xFFFF0000L
29216//GC_CAC_WEIGHT_TCP_2
29217#define GC_CAC_WEIGHT_TCP_2__WEIGHT_TCP_SIG4__SHIFT 0x0
29218#define GC_CAC_WEIGHT_TCP_2__WEIGHT_TCP_SIG4_MASK 0x0000FFFFL
29219//GC_CAC_WEIGHT_TD_0
29220#define GC_CAC_WEIGHT_TD_0__WEIGHT_TD_SIG0__SHIFT 0x0
29221#define GC_CAC_WEIGHT_TD_0__WEIGHT_TD_SIG1__SHIFT 0x10
29222#define GC_CAC_WEIGHT_TD_0__WEIGHT_TD_SIG0_MASK 0x0000FFFFL
29223#define GC_CAC_WEIGHT_TD_0__WEIGHT_TD_SIG1_MASK 0xFFFF0000L
29224//GC_CAC_WEIGHT_TD_1
29225#define GC_CAC_WEIGHT_TD_1__WEIGHT_TD_SIG2__SHIFT 0x0
29226#define GC_CAC_WEIGHT_TD_1__WEIGHT_TD_SIG3__SHIFT 0x10
29227#define GC_CAC_WEIGHT_TD_1__WEIGHT_TD_SIG2_MASK 0x0000FFFFL
29228#define GC_CAC_WEIGHT_TD_1__WEIGHT_TD_SIG3_MASK 0xFFFF0000L
29229//GC_CAC_WEIGHT_TD_2
29230#define GC_CAC_WEIGHT_TD_2__WEIGHT_TD_SIG4__SHIFT 0x0
29231#define GC_CAC_WEIGHT_TD_2__WEIGHT_TD_SIG5__SHIFT 0x10
29232#define GC_CAC_WEIGHT_TD_2__WEIGHT_TD_SIG4_MASK 0x0000FFFFL
29233#define GC_CAC_WEIGHT_TD_2__WEIGHT_TD_SIG5_MASK 0xFFFF0000L
29234//GC_CAC_WEIGHT_VGT_0
29235#define GC_CAC_WEIGHT_VGT_0__WEIGHT_VGT_SIG0__SHIFT 0x0
29236#define GC_CAC_WEIGHT_VGT_0__WEIGHT_VGT_SIG1__SHIFT 0x10
29237#define GC_CAC_WEIGHT_VGT_0__WEIGHT_VGT_SIG0_MASK 0x0000FFFFL
29238#define GC_CAC_WEIGHT_VGT_0__WEIGHT_VGT_SIG1_MASK 0xFFFF0000L
29239//GC_CAC_WEIGHT_VGT_1
29240#define GC_CAC_WEIGHT_VGT_1__WEIGHT_VGT_SIG2__SHIFT 0x0
29241#define GC_CAC_WEIGHT_VGT_1__WEIGHT_VGT_SIG2_MASK 0x0000FFFFL
29242//GC_CAC_WEIGHT_WD_0
29243#define GC_CAC_WEIGHT_WD_0__WEIGHT_WD_SIG0__SHIFT 0x0
29244#define GC_CAC_WEIGHT_WD_0__WEIGHT_WD_SIG0_MASK 0x0000FFFFL
29245//GC_CAC_WEIGHT_CU_0
29246#define GC_CAC_WEIGHT_CU_0__WEIGHT_CU_SIG0__SHIFT 0x0
29247#define GC_CAC_WEIGHT_CU_0__WEIGHT_CU_SIG0_MASK 0x0000FFFFL
29248//GC_CAC_ACC_BCI0
29249#define GC_CAC_ACC_BCI0__ACCUMULATOR_31_0__SHIFT 0x0
29250#define GC_CAC_ACC_BCI0__ACCUMULATOR_31_0_MASK 0xFFFFFFFFL
29251//GC_CAC_ACC_CB0
29252#define GC_CAC_ACC_CB0__ACCUMULATOR_31_0__SHIFT 0x0
29253#define GC_CAC_ACC_CB0__ACCUMULATOR_31_0_MASK 0xFFFFFFFFL
29254//GC_CAC_ACC_CB1
29255#define GC_CAC_ACC_CB1__ACCUMULATOR_31_0__SHIFT 0x0
29256#define GC_CAC_ACC_CB1__ACCUMULATOR_31_0_MASK 0xFFFFFFFFL
29257//GC_CAC_ACC_CB2
29258#define GC_CAC_ACC_CB2__ACCUMULATOR_31_0__SHIFT 0x0
29259#define GC_CAC_ACC_CB2__ACCUMULATOR_31_0_MASK 0xFFFFFFFFL
29260//GC_CAC_ACC_CB3
29261#define GC_CAC_ACC_CB3__ACCUMULATOR_31_0__SHIFT 0x0
29262#define GC_CAC_ACC_CB3__ACCUMULATOR_31_0_MASK 0xFFFFFFFFL
29263//GC_CAC_ACC_CP0
29264#define GC_CAC_ACC_CP0__ACCUMULATOR_31_0__SHIFT 0x0
29265#define GC_CAC_ACC_CP0__ACCUMULATOR_31_0_MASK 0xFFFFFFFFL
29266//GC_CAC_ACC_CP1
29267#define GC_CAC_ACC_CP1__ACCUMULATOR_31_0__SHIFT 0x0
29268#define GC_CAC_ACC_CP1__ACCUMULATOR_31_0_MASK 0xFFFFFFFFL
29269//GC_CAC_ACC_CP2
29270#define GC_CAC_ACC_CP2__ACCUMULATOR_31_0__SHIFT 0x0
29271#define GC_CAC_ACC_CP2__ACCUMULATOR_31_0_MASK 0xFFFFFFFFL
29272//GC_CAC_ACC_DB0
29273#define GC_CAC_ACC_DB0__ACCUMULATOR_31_0__SHIFT 0x0
29274#define GC_CAC_ACC_DB0__ACCUMULATOR_31_0_MASK 0xFFFFFFFFL
29275//GC_CAC_ACC_DB1
29276#define GC_CAC_ACC_DB1__ACCUMULATOR_31_0__SHIFT 0x0
29277#define GC_CAC_ACC_DB1__ACCUMULATOR_31_0_MASK 0xFFFFFFFFL
29278//GC_CAC_ACC_DB2
29279#define GC_CAC_ACC_DB2__ACCUMULATOR_31_0__SHIFT 0x0
29280#define GC_CAC_ACC_DB2__ACCUMULATOR_31_0_MASK 0xFFFFFFFFL
29281//GC_CAC_ACC_DB3
29282#define GC_CAC_ACC_DB3__ACCUMULATOR_31_0__SHIFT 0x0
29283#define GC_CAC_ACC_DB3__ACCUMULATOR_31_0_MASK 0xFFFFFFFFL
29284//GC_CAC_ACC_GDS0
29285#define GC_CAC_ACC_GDS0__ACCUMULATOR_31_0__SHIFT 0x0
29286#define GC_CAC_ACC_GDS0__ACCUMULATOR_31_0_MASK 0xFFFFFFFFL
29287//GC_CAC_ACC_GDS1
29288#define GC_CAC_ACC_GDS1__ACCUMULATOR_31_0__SHIFT 0x0
29289#define GC_CAC_ACC_GDS1__ACCUMULATOR_31_0_MASK 0xFFFFFFFFL
29290//GC_CAC_ACC_GDS2
29291#define GC_CAC_ACC_GDS2__ACCUMULATOR_31_0__SHIFT 0x0
29292#define GC_CAC_ACC_GDS2__ACCUMULATOR_31_0_MASK 0xFFFFFFFFL
29293//GC_CAC_ACC_GDS3
29294#define GC_CAC_ACC_GDS3__ACCUMULATOR_31_0__SHIFT 0x0
29295#define GC_CAC_ACC_GDS3__ACCUMULATOR_31_0_MASK 0xFFFFFFFFL
29296//GC_CAC_ACC_IA0
29297#define GC_CAC_ACC_IA0__ACCUMULATOR_31_0__SHIFT 0x0
29298#define GC_CAC_ACC_IA0__ACCUMULATOR_31_0_MASK 0xFFFFFFFFL
29299//GC_CAC_ACC_LDS0
29300#define GC_CAC_ACC_LDS0__ACCUMULATOR_31_0__SHIFT 0x0
29301#define GC_CAC_ACC_LDS0__ACCUMULATOR_31_0_MASK 0xFFFFFFFFL
29302//GC_CAC_ACC_LDS1
29303#define GC_CAC_ACC_LDS1__ACCUMULATOR_31_0__SHIFT 0x0
29304#define GC_CAC_ACC_LDS1__ACCUMULATOR_31_0_MASK 0xFFFFFFFFL
29305//GC_CAC_ACC_LDS2
29306#define GC_CAC_ACC_LDS2__ACCUMULATOR_31_0__SHIFT 0x0
29307#define GC_CAC_ACC_LDS2__ACCUMULATOR_31_0_MASK 0xFFFFFFFFL
29308//GC_CAC_ACC_LDS3
29309#define GC_CAC_ACC_LDS3__ACCUMULATOR_31_0__SHIFT 0x0
29310#define GC_CAC_ACC_LDS3__ACCUMULATOR_31_0_MASK 0xFFFFFFFFL
29311//GC_CAC_ACC_PA0
29312#define GC_CAC_ACC_PA0__ACCUMULATOR_31_0__SHIFT 0x0
29313#define GC_CAC_ACC_PA0__ACCUMULATOR_31_0_MASK 0xFFFFFFFFL
29314//GC_CAC_ACC_PA1
29315#define GC_CAC_ACC_PA1__ACCUMULATOR_31_0__SHIFT 0x0
29316#define GC_CAC_ACC_PA1__ACCUMULATOR_31_0_MASK 0xFFFFFFFFL
29317//GC_CAC_ACC_PC0
29318#define GC_CAC_ACC_PC0__ACCUMULATOR_31_0__SHIFT 0x0
29319#define GC_CAC_ACC_PC0__ACCUMULATOR_31_0_MASK 0xFFFFFFFFL
29320//GC_CAC_ACC_SC0
29321#define GC_CAC_ACC_SC0__ACCUMULATOR_31_0__SHIFT 0x0
29322#define GC_CAC_ACC_SC0__ACCUMULATOR_31_0_MASK 0xFFFFFFFFL
29323//GC_CAC_ACC_SPI0
29324#define GC_CAC_ACC_SPI0__ACCUMULATOR_31_0__SHIFT 0x0
29325#define GC_CAC_ACC_SPI0__ACCUMULATOR_31_0_MASK 0xFFFFFFFFL
29326//GC_CAC_ACC_SPI1
29327#define GC_CAC_ACC_SPI1__ACCUMULATOR_31_0__SHIFT 0x0
29328#define GC_CAC_ACC_SPI1__ACCUMULATOR_31_0_MASK 0xFFFFFFFFL
29329//GC_CAC_ACC_SPI2
29330#define GC_CAC_ACC_SPI2__ACCUMULATOR_31_0__SHIFT 0x0
29331#define GC_CAC_ACC_SPI2__ACCUMULATOR_31_0_MASK 0xFFFFFFFFL
29332//GC_CAC_ACC_SPI3
29333#define GC_CAC_ACC_SPI3__ACCUMULATOR_31_0__SHIFT 0x0
29334#define GC_CAC_ACC_SPI3__ACCUMULATOR_31_0_MASK 0xFFFFFFFFL
29335//GC_CAC_ACC_SPI4
29336#define GC_CAC_ACC_SPI4__ACCUMULATOR_31_0__SHIFT 0x0
29337#define GC_CAC_ACC_SPI4__ACCUMULATOR_31_0_MASK 0xFFFFFFFFL
29338//GC_CAC_ACC_SPI5
29339#define GC_CAC_ACC_SPI5__ACCUMULATOR_31_0__SHIFT 0x0
29340#define GC_CAC_ACC_SPI5__ACCUMULATOR_31_0_MASK 0xFFFFFFFFL
29341//GC_CAC_WEIGHT_UTCL2_ATCL2_0
29342#define GC_CAC_WEIGHT_UTCL2_ATCL2_0__WEIGHT_UTCL2_ATCL2_SIG0__SHIFT 0x0
29343#define GC_CAC_WEIGHT_UTCL2_ATCL2_0__WEIGHT_UTCL2_ATCL2_SIG1__SHIFT 0x10
29344#define GC_CAC_WEIGHT_UTCL2_ATCL2_0__WEIGHT_UTCL2_ATCL2_SIG0_MASK 0x0000FFFFL
29345#define GC_CAC_WEIGHT_UTCL2_ATCL2_0__WEIGHT_UTCL2_ATCL2_SIG1_MASK 0xFFFF0000L
29346//GC_CAC_ACC_EA0
29347#define GC_CAC_ACC_EA0__ACCUMULATOR_31_0__SHIFT 0x0
29348#define GC_CAC_ACC_EA0__ACCUMULATOR_31_0_MASK 0xFFFFFFFFL
29349//GC_CAC_ACC_EA1
29350#define GC_CAC_ACC_EA1__ACCUMULATOR_31_0__SHIFT 0x0
29351#define GC_CAC_ACC_EA1__ACCUMULATOR_31_0_MASK 0xFFFFFFFFL
29352//GC_CAC_ACC_EA2
29353#define GC_CAC_ACC_EA2__ACCUMULATOR_31_0__SHIFT 0x0
29354#define GC_CAC_ACC_EA2__ACCUMULATOR_31_0_MASK 0xFFFFFFFFL
29355//GC_CAC_ACC_EA3
29356#define GC_CAC_ACC_EA3__ACCUMULATOR_31_0__SHIFT 0x0
29357#define GC_CAC_ACC_EA3__ACCUMULATOR_31_0_MASK 0xFFFFFFFFL
29358//GC_CAC_ACC_UTCL2_ATCL20
29359#define GC_CAC_ACC_UTCL2_ATCL20__ACCUMULATOR_31_0__SHIFT 0x0
29360#define GC_CAC_ACC_UTCL2_ATCL20__ACCUMULATOR_31_0_MASK 0xFFFFFFFFL
29361//GC_CAC_OVRD_EA
29362#define GC_CAC_OVRD_EA__OVRRD_SELECT__SHIFT 0x0
29363#define GC_CAC_OVRD_EA__OVRRD_VALUE__SHIFT 0x6
29364#define GC_CAC_OVRD_EA__OVRRD_SELECT_MASK 0x0000003FL
29365#define GC_CAC_OVRD_EA__OVRRD_VALUE_MASK 0x00000FC0L
29366//GC_CAC_OVRD_UTCL2_ATCL2
29367#define GC_CAC_OVRD_UTCL2_ATCL2__OVRRD_SELECT__SHIFT 0x0
29368#define GC_CAC_OVRD_UTCL2_ATCL2__OVRRD_VALUE__SHIFT 0x5
29369#define GC_CAC_OVRD_UTCL2_ATCL2__OVRRD_SELECT_MASK 0x0000001FL
29370#define GC_CAC_OVRD_UTCL2_ATCL2__OVRRD_VALUE_MASK 0x000003E0L
29371//GC_CAC_WEIGHT_EA_0
29372#define GC_CAC_WEIGHT_EA_0__WEIGHT_EA_SIG0__SHIFT 0x0
29373#define GC_CAC_WEIGHT_EA_0__WEIGHT_EA_SIG1__SHIFT 0x10
29374#define GC_CAC_WEIGHT_EA_0__WEIGHT_EA_SIG0_MASK 0x0000FFFFL
29375#define GC_CAC_WEIGHT_EA_0__WEIGHT_EA_SIG1_MASK 0xFFFF0000L
29376//GC_CAC_WEIGHT_EA_1
29377#define GC_CAC_WEIGHT_EA_1__WEIGHT_EA_SIG2__SHIFT 0x0
29378#define GC_CAC_WEIGHT_EA_1__WEIGHT_EA_SIG3__SHIFT 0x10
29379#define GC_CAC_WEIGHT_EA_1__WEIGHT_EA_SIG2_MASK 0x0000FFFFL
29380#define GC_CAC_WEIGHT_EA_1__WEIGHT_EA_SIG3_MASK 0xFFFF0000L
29381//GC_CAC_WEIGHT_RMI_0
29382#define GC_CAC_WEIGHT_RMI_0__WEIGHT_RMI_SIG0__SHIFT 0x0
29383#define GC_CAC_WEIGHT_RMI_0__WEIGHT_RMI_SIG0_MASK 0x0000FFFFL
29384//GC_CAC_ACC_RMI0
29385#define GC_CAC_ACC_RMI0__ACCUMULATOR_31_0__SHIFT 0x0
29386#define GC_CAC_ACC_RMI0__ACCUMULATOR_31_0_MASK 0xFFFFFFFFL
29387//GC_CAC_OVRD_RMI
29388#define GC_CAC_OVRD_RMI__OVRRD_SELECT__SHIFT 0x0
29389#define GC_CAC_OVRD_RMI__OVRRD_VALUE__SHIFT 0x1
29390#define GC_CAC_OVRD_RMI__OVRRD_SELECT_MASK 0x00000001L
29391#define GC_CAC_OVRD_RMI__OVRRD_VALUE_MASK 0x00000002L
29392//GC_CAC_WEIGHT_UTCL2_ATCL2_1
29393#define GC_CAC_WEIGHT_UTCL2_ATCL2_1__WEIGHT_UTCL2_ATCL2_SIG2__SHIFT 0x0
29394#define GC_CAC_WEIGHT_UTCL2_ATCL2_1__WEIGHT_UTCL2_ATCL2_SIG3__SHIFT 0x10
29395#define GC_CAC_WEIGHT_UTCL2_ATCL2_1__WEIGHT_UTCL2_ATCL2_SIG2_MASK 0x0000FFFFL
29396#define GC_CAC_WEIGHT_UTCL2_ATCL2_1__WEIGHT_UTCL2_ATCL2_SIG3_MASK 0xFFFF0000L
29397//GC_CAC_ACC_UTCL2_ATCL21
29398#define GC_CAC_ACC_UTCL2_ATCL21__ACCUMULATOR_31_0__SHIFT 0x0
29399#define GC_CAC_ACC_UTCL2_ATCL21__ACCUMULATOR_31_0_MASK 0xFFFFFFFFL
29400//GC_CAC_ACC_UTCL2_ATCL22
29401#define GC_CAC_ACC_UTCL2_ATCL22__ACCUMULATOR_31_0__SHIFT 0x0
29402#define GC_CAC_ACC_UTCL2_ATCL22__ACCUMULATOR_31_0_MASK 0xFFFFFFFFL
29403//GC_CAC_ACC_UTCL2_ATCL23
29404#define GC_CAC_ACC_UTCL2_ATCL23__ACCUMULATOR_31_0__SHIFT 0x0
29405#define GC_CAC_ACC_UTCL2_ATCL23__ACCUMULATOR_31_0_MASK 0xFFFFFFFFL
29406//GC_CAC_ACC_EA4
29407#define GC_CAC_ACC_EA4__ACCUMULATOR_31_0__SHIFT 0x0
29408#define GC_CAC_ACC_EA4__ACCUMULATOR_31_0_MASK 0xFFFFFFFFL
29409//GC_CAC_ACC_EA5
29410#define GC_CAC_ACC_EA5__ACCUMULATOR_31_0__SHIFT 0x0
29411#define GC_CAC_ACC_EA5__ACCUMULATOR_31_0_MASK 0xFFFFFFFFL
29412//GC_CAC_WEIGHT_EA_2
29413#define GC_CAC_WEIGHT_EA_2__WEIGHT_EA_SIG4__SHIFT 0x0
29414#define GC_CAC_WEIGHT_EA_2__WEIGHT_EA_SIG5__SHIFT 0x10
29415#define GC_CAC_WEIGHT_EA_2__WEIGHT_EA_SIG4_MASK 0x0000FFFFL
29416#define GC_CAC_WEIGHT_EA_2__WEIGHT_EA_SIG5_MASK 0xFFFF0000L
29417//GC_CAC_ACC_SQ0_LOWER
29418#define GC_CAC_ACC_SQ0_LOWER__ACCUMULATOR_31_0__SHIFT 0x0
29419#define GC_CAC_ACC_SQ0_LOWER__ACCUMULATOR_31_0_MASK 0xFFFFFFFFL
29420//GC_CAC_ACC_SQ0_UPPER
29421#define GC_CAC_ACC_SQ0_UPPER__ACCUMULATOR_39_32__SHIFT 0x0
29422#define GC_CAC_ACC_SQ0_UPPER__ACCUMULATOR_39_32_MASK 0x000000FFL
29423//GC_CAC_ACC_SQ1_LOWER
29424#define GC_CAC_ACC_SQ1_LOWER__ACCUMULATOR_31_0__SHIFT 0x0
29425#define GC_CAC_ACC_SQ1_LOWER__ACCUMULATOR_31_0_MASK 0xFFFFFFFFL
29426//GC_CAC_ACC_SQ1_UPPER
29427#define GC_CAC_ACC_SQ1_UPPER__ACCUMULATOR_39_32__SHIFT 0x0
29428#define GC_CAC_ACC_SQ1_UPPER__ACCUMULATOR_39_32_MASK 0x000000FFL
29429//GC_CAC_ACC_SQ2_LOWER
29430#define GC_CAC_ACC_SQ2_LOWER__ACCUMULATOR_31_0__SHIFT 0x0
29431#define GC_CAC_ACC_SQ2_LOWER__ACCUMULATOR_31_0_MASK 0xFFFFFFFFL
29432//GC_CAC_ACC_SQ2_UPPER
29433#define GC_CAC_ACC_SQ2_UPPER__ACCUMULATOR_39_32__SHIFT 0x0
29434#define GC_CAC_ACC_SQ2_UPPER__ACCUMULATOR_39_32_MASK 0x000000FFL
29435//GC_CAC_ACC_SQ3_LOWER
29436#define GC_CAC_ACC_SQ3_LOWER__ACCUMULATOR_31_0__SHIFT 0x0
29437#define GC_CAC_ACC_SQ3_LOWER__ACCUMULATOR_31_0_MASK 0xFFFFFFFFL
29438//GC_CAC_ACC_SQ3_UPPER
29439#define GC_CAC_ACC_SQ3_UPPER__ACCUMULATOR_39_32__SHIFT 0x0
29440#define GC_CAC_ACC_SQ3_UPPER__ACCUMULATOR_39_32_MASK 0x000000FFL
29441//GC_CAC_ACC_SQ4_LOWER
29442#define GC_CAC_ACC_SQ4_LOWER__ACCUMULATOR_31_0__SHIFT 0x0
29443#define GC_CAC_ACC_SQ4_LOWER__ACCUMULATOR_31_0_MASK 0xFFFFFFFFL
29444//GC_CAC_ACC_SQ4_UPPER
29445#define GC_CAC_ACC_SQ4_UPPER__ACCUMULATOR_39_32__SHIFT 0x0
29446#define GC_CAC_ACC_SQ4_UPPER__ACCUMULATOR_39_32_MASK 0x000000FFL
29447//GC_CAC_ACC_SQ5_LOWER
29448#define GC_CAC_ACC_SQ5_LOWER__ACCUMULATOR_31_0__SHIFT 0x0
29449#define GC_CAC_ACC_SQ5_LOWER__ACCUMULATOR_31_0_MASK 0xFFFFFFFFL
29450//GC_CAC_ACC_SQ5_UPPER
29451#define GC_CAC_ACC_SQ5_UPPER__ACCUMULATOR_39_32__SHIFT 0x0
29452#define GC_CAC_ACC_SQ5_UPPER__ACCUMULATOR_39_32_MASK 0x000000FFL
29453//GC_CAC_ACC_SQ6_LOWER
29454#define GC_CAC_ACC_SQ6_LOWER__ACCUMULATOR_31_0__SHIFT 0x0
29455#define GC_CAC_ACC_SQ6_LOWER__ACCUMULATOR_31_0_MASK 0xFFFFFFFFL
29456//GC_CAC_ACC_SQ6_UPPER
29457#define GC_CAC_ACC_SQ6_UPPER__ACCUMULATOR_39_32__SHIFT 0x0
29458#define GC_CAC_ACC_SQ6_UPPER__ACCUMULATOR_39_32_MASK 0x000000FFL
29459//GC_CAC_ACC_SQ7_LOWER
29460#define GC_CAC_ACC_SQ7_LOWER__ACCUMULATOR_31_0__SHIFT 0x0
29461#define GC_CAC_ACC_SQ7_LOWER__ACCUMULATOR_31_0_MASK 0xFFFFFFFFL
29462//GC_CAC_ACC_SQ7_UPPER
29463#define GC_CAC_ACC_SQ7_UPPER__ACCUMULATOR_39_32__SHIFT 0x0
29464#define GC_CAC_ACC_SQ7_UPPER__ACCUMULATOR_39_32_MASK 0x000000FFL
29465//GC_CAC_ACC_SQ8_LOWER
29466#define GC_CAC_ACC_SQ8_LOWER__ACCUMULATOR_31_0__SHIFT 0x0
29467#define GC_CAC_ACC_SQ8_LOWER__ACCUMULATOR_31_0_MASK 0xFFFFFFFFL
29468//GC_CAC_ACC_SQ8_UPPER
29469#define GC_CAC_ACC_SQ8_UPPER__ACCUMULATOR_39_32__SHIFT 0x0
29470#define GC_CAC_ACC_SQ8_UPPER__ACCUMULATOR_39_32_MASK 0x000000FFL
29471//GC_CAC_ACC_SX0
29472#define GC_CAC_ACC_SX0__ACCUMULATOR_31_0__SHIFT 0x0
29473#define GC_CAC_ACC_SX0__ACCUMULATOR_31_0_MASK 0xFFFFFFFFL
29474//GC_CAC_ACC_SXRB0
29475#define GC_CAC_ACC_SXRB0__ACCUMULATOR_31_0__SHIFT 0x0
29476#define GC_CAC_ACC_SXRB0__ACCUMULATOR_31_0_MASK 0xFFFFFFFFL
29477//GC_CAC_ACC_SXRB1
29478#define GC_CAC_ACC_SXRB1__ACCUMULATOR_31_0__SHIFT 0x0
29479#define GC_CAC_ACC_SXRB1__ACCUMULATOR_31_0_MASK 0xFFFFFFFFL
29480//GC_CAC_ACC_TA0
29481#define GC_CAC_ACC_TA0__ACCUMULATOR_31_0__SHIFT 0x0
29482#define GC_CAC_ACC_TA0__ACCUMULATOR_31_0_MASK 0xFFFFFFFFL
29483//GC_CAC_ACC_TCC0
29484#define GC_CAC_ACC_TCC0__ACCUMULATOR_31_0__SHIFT 0x0
29485#define GC_CAC_ACC_TCC0__ACCUMULATOR_31_0_MASK 0xFFFFFFFFL
29486//GC_CAC_ACC_TCC1
29487#define GC_CAC_ACC_TCC1__ACCUMULATOR_31_0__SHIFT 0x0
29488#define GC_CAC_ACC_TCC1__ACCUMULATOR_31_0_MASK 0xFFFFFFFFL
29489//GC_CAC_ACC_TCC2
29490#define GC_CAC_ACC_TCC2__ACCUMULATOR_31_0__SHIFT 0x0
29491#define GC_CAC_ACC_TCC2__ACCUMULATOR_31_0_MASK 0xFFFFFFFFL
29492//GC_CAC_ACC_TCC3
29493#define GC_CAC_ACC_TCC3__ACCUMULATOR_31_0__SHIFT 0x0
29494#define GC_CAC_ACC_TCC3__ACCUMULATOR_31_0_MASK 0xFFFFFFFFL
29495//GC_CAC_ACC_TCC4
29496#define GC_CAC_ACC_TCC4__ACCUMULATOR_31_0__SHIFT 0x0
29497#define GC_CAC_ACC_TCC4__ACCUMULATOR_31_0_MASK 0xFFFFFFFFL
29498//GC_CAC_ACC_TCP0
29499#define GC_CAC_ACC_TCP0__ACCUMULATOR_31_0__SHIFT 0x0
29500#define GC_CAC_ACC_TCP0__ACCUMULATOR_31_0_MASK 0xFFFFFFFFL
29501//GC_CAC_ACC_TCP1
29502#define GC_CAC_ACC_TCP1__ACCUMULATOR_31_0__SHIFT 0x0
29503#define GC_CAC_ACC_TCP1__ACCUMULATOR_31_0_MASK 0xFFFFFFFFL
29504//GC_CAC_ACC_TCP2
29505#define GC_CAC_ACC_TCP2__ACCUMULATOR_31_0__SHIFT 0x0
29506#define GC_CAC_ACC_TCP2__ACCUMULATOR_31_0_MASK 0xFFFFFFFFL
29507//GC_CAC_ACC_TCP3
29508#define GC_CAC_ACC_TCP3__ACCUMULATOR_31_0__SHIFT 0x0
29509#define GC_CAC_ACC_TCP3__ACCUMULATOR_31_0_MASK 0xFFFFFFFFL
29510//GC_CAC_ACC_TCP4
29511#define GC_CAC_ACC_TCP4__ACCUMULATOR_31_0__SHIFT 0x0
29512#define GC_CAC_ACC_TCP4__ACCUMULATOR_31_0_MASK 0xFFFFFFFFL
29513//GC_CAC_ACC_TD0
29514#define GC_CAC_ACC_TD0__ACCUMULATOR_31_0__SHIFT 0x0
29515#define GC_CAC_ACC_TD0__ACCUMULATOR_31_0_MASK 0xFFFFFFFFL
29516//GC_CAC_ACC_TD1
29517#define GC_CAC_ACC_TD1__ACCUMULATOR_31_0__SHIFT 0x0
29518#define GC_CAC_ACC_TD1__ACCUMULATOR_31_0_MASK 0xFFFFFFFFL
29519//GC_CAC_ACC_TD2
29520#define GC_CAC_ACC_TD2__ACCUMULATOR_31_0__SHIFT 0x0
29521#define GC_CAC_ACC_TD2__ACCUMULATOR_31_0_MASK 0xFFFFFFFFL
29522//GC_CAC_ACC_TD3
29523#define GC_CAC_ACC_TD3__ACCUMULATOR_31_0__SHIFT 0x0
29524#define GC_CAC_ACC_TD3__ACCUMULATOR_31_0_MASK 0xFFFFFFFFL
29525//GC_CAC_ACC_TD4
29526#define GC_CAC_ACC_TD4__ACCUMULATOR_31_0__SHIFT 0x0
29527#define GC_CAC_ACC_TD4__ACCUMULATOR_31_0_MASK 0xFFFFFFFFL
29528//GC_CAC_ACC_TD5
29529#define GC_CAC_ACC_TD5__ACCUMULATOR_31_0__SHIFT 0x0
29530#define GC_CAC_ACC_TD5__ACCUMULATOR_31_0_MASK 0xFFFFFFFFL
29531//GC_CAC_ACC_VGT0
29532#define GC_CAC_ACC_VGT0__ACCUMULATOR_31_0__SHIFT 0x0
29533#define GC_CAC_ACC_VGT0__ACCUMULATOR_31_0_MASK 0xFFFFFFFFL
29534//GC_CAC_ACC_VGT1
29535#define GC_CAC_ACC_VGT1__ACCUMULATOR_31_0__SHIFT 0x0
29536#define GC_CAC_ACC_VGT1__ACCUMULATOR_31_0_MASK 0xFFFFFFFFL
29537//GC_CAC_ACC_VGT2
29538#define GC_CAC_ACC_VGT2__ACCUMULATOR_31_0__SHIFT 0x0
29539#define GC_CAC_ACC_VGT2__ACCUMULATOR_31_0_MASK 0xFFFFFFFFL
29540//GC_CAC_ACC_WD0
29541#define GC_CAC_ACC_WD0__ACCUMULATOR_31_0__SHIFT 0x0
29542#define GC_CAC_ACC_WD0__ACCUMULATOR_31_0_MASK 0xFFFFFFFFL
29543//GC_CAC_ACC_CU0
29544#define GC_CAC_ACC_CU0__ACCUMULATOR_31_0__SHIFT 0x0
29545#define GC_CAC_ACC_CU0__ACCUMULATOR_31_0_MASK 0xFFFFFFFFL
29546//GC_CAC_ACC_CU1
29547#define GC_CAC_ACC_CU1__ACCUMULATOR_31_0__SHIFT 0x0
29548#define GC_CAC_ACC_CU1__ACCUMULATOR_31_0_MASK 0xFFFFFFFFL
29549//GC_CAC_ACC_CU2
29550#define GC_CAC_ACC_CU2__ACCUMULATOR_31_0__SHIFT 0x0
29551#define GC_CAC_ACC_CU2__ACCUMULATOR_31_0_MASK 0xFFFFFFFFL
29552//GC_CAC_ACC_CU3
29553#define GC_CAC_ACC_CU3__ACCUMULATOR_31_0__SHIFT 0x0
29554#define GC_CAC_ACC_CU3__ACCUMULATOR_31_0_MASK 0xFFFFFFFFL
29555//GC_CAC_ACC_CU4
29556#define GC_CAC_ACC_CU4__ACCUMULATOR_31_0__SHIFT 0x0
29557#define GC_CAC_ACC_CU4__ACCUMULATOR_31_0_MASK 0xFFFFFFFFL
29558//GC_CAC_OVRD_BCI
29559#define GC_CAC_OVRD_BCI__OVRRD_SELECT__SHIFT 0x0
29560#define GC_CAC_OVRD_BCI__OVRRD_VALUE__SHIFT 0x2
29561#define GC_CAC_OVRD_BCI__OVRRD_SELECT_MASK 0x00000003L
29562#define GC_CAC_OVRD_BCI__OVRRD_VALUE_MASK 0x0000000CL
29563//GC_CAC_OVRD_CB
29564#define GC_CAC_OVRD_CB__OVRRD_SELECT__SHIFT 0x0
29565#define GC_CAC_OVRD_CB__OVRRD_VALUE__SHIFT 0x4
29566#define GC_CAC_OVRD_CB__OVRRD_SELECT_MASK 0x0000000FL
29567#define GC_CAC_OVRD_CB__OVRRD_VALUE_MASK 0x000000F0L
29568//GC_CAC_OVRD_CP
29569#define GC_CAC_OVRD_CP__OVRRD_SELECT__SHIFT 0x0
29570#define GC_CAC_OVRD_CP__OVRRD_VALUE__SHIFT 0x3
29571#define GC_CAC_OVRD_CP__OVRRD_SELECT_MASK 0x00000007L
29572#define GC_CAC_OVRD_CP__OVRRD_VALUE_MASK 0x00000038L
29573//GC_CAC_OVRD_DB
29574#define GC_CAC_OVRD_DB__OVRRD_SELECT__SHIFT 0x0
29575#define GC_CAC_OVRD_DB__OVRRD_VALUE__SHIFT 0x4
29576#define GC_CAC_OVRD_DB__OVRRD_SELECT_MASK 0x0000000FL
29577#define GC_CAC_OVRD_DB__OVRRD_VALUE_MASK 0x000000F0L
29578//GC_CAC_OVRD_GDS
29579#define GC_CAC_OVRD_GDS__OVRRD_SELECT__SHIFT 0x0
29580#define GC_CAC_OVRD_GDS__OVRRD_VALUE__SHIFT 0x4
29581#define GC_CAC_OVRD_GDS__OVRRD_SELECT_MASK 0x0000000FL
29582#define GC_CAC_OVRD_GDS__OVRRD_VALUE_MASK 0x000000F0L
29583//GC_CAC_OVRD_IA
29584#define GC_CAC_OVRD_IA__OVRRD_SELECT__SHIFT 0x0
29585#define GC_CAC_OVRD_IA__OVRRD_VALUE__SHIFT 0x1
29586#define GC_CAC_OVRD_IA__OVRRD_SELECT_MASK 0x00000001L
29587#define GC_CAC_OVRD_IA__OVRRD_VALUE_MASK 0x00000002L
29588//GC_CAC_OVRD_LDS
29589#define GC_CAC_OVRD_LDS__OVRRD_SELECT__SHIFT 0x0
29590#define GC_CAC_OVRD_LDS__OVRRD_VALUE__SHIFT 0x4
29591#define GC_CAC_OVRD_LDS__OVRRD_SELECT_MASK 0x0000000FL
29592#define GC_CAC_OVRD_LDS__OVRRD_VALUE_MASK 0x000000F0L
29593//GC_CAC_OVRD_PA
29594#define GC_CAC_OVRD_PA__OVRRD_SELECT__SHIFT 0x0
29595#define GC_CAC_OVRD_PA__OVRRD_VALUE__SHIFT 0x2
29596#define GC_CAC_OVRD_PA__OVRRD_SELECT_MASK 0x00000003L
29597#define GC_CAC_OVRD_PA__OVRRD_VALUE_MASK 0x0000000CL
29598//GC_CAC_OVRD_PC
29599#define GC_CAC_OVRD_PC__OVRRD_SELECT__SHIFT 0x0
29600#define GC_CAC_OVRD_PC__OVRRD_VALUE__SHIFT 0x1
29601#define GC_CAC_OVRD_PC__OVRRD_SELECT_MASK 0x00000001L
29602#define GC_CAC_OVRD_PC__OVRRD_VALUE_MASK 0x00000002L
29603//GC_CAC_OVRD_SC
29604#define GC_CAC_OVRD_SC__OVRRD_SELECT__SHIFT 0x0
29605#define GC_CAC_OVRD_SC__OVRRD_VALUE__SHIFT 0x1
29606#define GC_CAC_OVRD_SC__OVRRD_SELECT_MASK 0x00000001L
29607#define GC_CAC_OVRD_SC__OVRRD_VALUE_MASK 0x00000002L
29608//GC_CAC_OVRD_SPI
29609#define GC_CAC_OVRD_SPI__OVRRD_SELECT__SHIFT 0x0
29610#define GC_CAC_OVRD_SPI__OVRRD_VALUE__SHIFT 0x6
29611#define GC_CAC_OVRD_SPI__OVRRD_SELECT_MASK 0x0000003FL
29612#define GC_CAC_OVRD_SPI__OVRRD_VALUE_MASK 0x00000FC0L
29613//GC_CAC_OVRD_CU
29614#define GC_CAC_OVRD_CU__OVRRD_SELECT__SHIFT 0x0
29615#define GC_CAC_OVRD_CU__OVRRD_VALUE__SHIFT 0x1
29616#define GC_CAC_OVRD_CU__OVRRD_SELECT_MASK 0x00000001L
29617#define GC_CAC_OVRD_CU__OVRRD_VALUE_MASK 0x00000002L
29618//GC_CAC_OVRD_SQ
29619#define GC_CAC_OVRD_SQ__OVRRD_SELECT__SHIFT 0x0
29620#define GC_CAC_OVRD_SQ__OVRRD_VALUE__SHIFT 0x9
29621#define GC_CAC_OVRD_SQ__OVRRD_SELECT_MASK 0x000001FFL
29622#define GC_CAC_OVRD_SQ__OVRRD_VALUE_MASK 0x0003FE00L
29623//GC_CAC_OVRD_SX
29624#define GC_CAC_OVRD_SX__OVRRD_SELECT__SHIFT 0x0
29625#define GC_CAC_OVRD_SX__OVRRD_VALUE__SHIFT 0x1
29626#define GC_CAC_OVRD_SX__OVRRD_SELECT_MASK 0x00000001L
29627#define GC_CAC_OVRD_SX__OVRRD_VALUE_MASK 0x00000002L
29628//GC_CAC_OVRD_SXRB
29629#define GC_CAC_OVRD_SXRB__OVRRD_SELECT__SHIFT 0x0
29630#define GC_CAC_OVRD_SXRB__OVRRD_VALUE__SHIFT 0x1
29631#define GC_CAC_OVRD_SXRB__OVRRD_SELECT_MASK 0x00000001L
29632#define GC_CAC_OVRD_SXRB__OVRRD_VALUE_MASK 0x00000002L
29633//GC_CAC_OVRD_TA
29634#define GC_CAC_OVRD_TA__OVRRD_SELECT__SHIFT 0x0
29635#define GC_CAC_OVRD_TA__OVRRD_VALUE__SHIFT 0x1
29636#define GC_CAC_OVRD_TA__OVRRD_SELECT_MASK 0x00000001L
29637#define GC_CAC_OVRD_TA__OVRRD_VALUE_MASK 0x00000002L
29638//GC_CAC_OVRD_TCC
29639#define GC_CAC_OVRD_TCC__OVRRD_SELECT__SHIFT 0x0
29640#define GC_CAC_OVRD_TCC__OVRRD_VALUE__SHIFT 0x5
29641#define GC_CAC_OVRD_TCC__OVRRD_SELECT_MASK 0x0000001FL
29642#define GC_CAC_OVRD_TCC__OVRRD_VALUE_MASK 0x000003E0L
29643//GC_CAC_OVRD_TCP
29644#define GC_CAC_OVRD_TCP__OVRRD_SELECT__SHIFT 0x0
29645#define GC_CAC_OVRD_TCP__OVRRD_VALUE__SHIFT 0x5
29646#define GC_CAC_OVRD_TCP__OVRRD_SELECT_MASK 0x0000001FL
29647#define GC_CAC_OVRD_TCP__OVRRD_VALUE_MASK 0x000003E0L
29648//GC_CAC_OVRD_TD
29649#define GC_CAC_OVRD_TD__OVRRD_SELECT__SHIFT 0x0
29650#define GC_CAC_OVRD_TD__OVRRD_VALUE__SHIFT 0x6
29651#define GC_CAC_OVRD_TD__OVRRD_SELECT_MASK 0x0000003FL
29652#define GC_CAC_OVRD_TD__OVRRD_VALUE_MASK 0x00000FC0L
29653//GC_CAC_OVRD_VGT
29654#define GC_CAC_OVRD_VGT__OVRRD_SELECT__SHIFT 0x0
29655#define GC_CAC_OVRD_VGT__OVRRD_VALUE__SHIFT 0x3
29656#define GC_CAC_OVRD_VGT__OVRRD_SELECT_MASK 0x00000007L
29657#define GC_CAC_OVRD_VGT__OVRRD_VALUE_MASK 0x00000038L
29658//GC_CAC_OVRD_WD
29659#define GC_CAC_OVRD_WD__OVRRD_SELECT__SHIFT 0x0
29660#define GC_CAC_OVRD_WD__OVRRD_VALUE__SHIFT 0x1
29661#define GC_CAC_OVRD_WD__OVRRD_SELECT_MASK 0x00000001L
29662#define GC_CAC_OVRD_WD__OVRRD_VALUE_MASK 0x00000002L
29663//GC_CAC_ACC_BCI1
29664#define GC_CAC_ACC_BCI1__ACCUMULATOR_31_0__SHIFT 0x0
29665#define GC_CAC_ACC_BCI1__ACCUMULATOR_31_0_MASK 0xFFFFFFFFL
29666//GC_CAC_WEIGHT_UTCL2_ATCL2_2
29667#define GC_CAC_WEIGHT_UTCL2_ATCL2_2__WEIGHT_UTCL2_ATCL2_SIG4__SHIFT 0x0
29668#define GC_CAC_WEIGHT_UTCL2_ATCL2_2__WEIGHT_UTCL2_ATCL2_SIG4_MASK 0x0000FFFFL
29669//GC_CAC_WEIGHT_UTCL2_ROUTER_0
29670#define GC_CAC_WEIGHT_UTCL2_ROUTER_0__WEIGHT_UTCL2_ROUTER_SIG0__SHIFT 0x0
29671#define GC_CAC_WEIGHT_UTCL2_ROUTER_0__WEIGHT_UTCL2_ROUTER_SIG1__SHIFT 0x10
29672#define GC_CAC_WEIGHT_UTCL2_ROUTER_0__WEIGHT_UTCL2_ROUTER_SIG0_MASK 0x0000FFFFL
29673#define GC_CAC_WEIGHT_UTCL2_ROUTER_0__WEIGHT_UTCL2_ROUTER_SIG1_MASK 0xFFFF0000L
29674//GC_CAC_WEIGHT_UTCL2_ROUTER_1
29675#define GC_CAC_WEIGHT_UTCL2_ROUTER_1__WEIGHT_UTCL2_ROUTER_SIG2__SHIFT 0x0
29676#define GC_CAC_WEIGHT_UTCL2_ROUTER_1__WEIGHT_UTCL2_ROUTER_SIG3__SHIFT 0x10
29677#define GC_CAC_WEIGHT_UTCL2_ROUTER_1__WEIGHT_UTCL2_ROUTER_SIG2_MASK 0x0000FFFFL
29678#define GC_CAC_WEIGHT_UTCL2_ROUTER_1__WEIGHT_UTCL2_ROUTER_SIG3_MASK 0xFFFF0000L
29679//GC_CAC_WEIGHT_UTCL2_ROUTER_2
29680#define GC_CAC_WEIGHT_UTCL2_ROUTER_2__WEIGHT_UTCL2_ROUTER_SIG4__SHIFT 0x0
29681#define GC_CAC_WEIGHT_UTCL2_ROUTER_2__WEIGHT_UTCL2_ROUTER_SIG5__SHIFT 0x10
29682#define GC_CAC_WEIGHT_UTCL2_ROUTER_2__WEIGHT_UTCL2_ROUTER_SIG4_MASK 0x0000FFFFL
29683#define GC_CAC_WEIGHT_UTCL2_ROUTER_2__WEIGHT_UTCL2_ROUTER_SIG5_MASK 0xFFFF0000L
29684//GC_CAC_WEIGHT_UTCL2_ROUTER_3
29685#define GC_CAC_WEIGHT_UTCL2_ROUTER_3__WEIGHT_UTCL2_ROUTER_SIG6__SHIFT 0x0
29686#define GC_CAC_WEIGHT_UTCL2_ROUTER_3__WEIGHT_UTCL2_ROUTER_SIG7__SHIFT 0x10
29687#define GC_CAC_WEIGHT_UTCL2_ROUTER_3__WEIGHT_UTCL2_ROUTER_SIG6_MASK 0x0000FFFFL
29688#define GC_CAC_WEIGHT_UTCL2_ROUTER_3__WEIGHT_UTCL2_ROUTER_SIG7_MASK 0xFFFF0000L
29689//GC_CAC_WEIGHT_UTCL2_ROUTER_4
29690#define GC_CAC_WEIGHT_UTCL2_ROUTER_4__WEIGHT_UTCL2_ROUTER_SIG8__SHIFT 0x0
29691#define GC_CAC_WEIGHT_UTCL2_ROUTER_4__WEIGHT_UTCL2_ROUTER_SIG9__SHIFT 0x10
29692#define GC_CAC_WEIGHT_UTCL2_ROUTER_4__WEIGHT_UTCL2_ROUTER_SIG8_MASK 0x0000FFFFL
29693#define GC_CAC_WEIGHT_UTCL2_ROUTER_4__WEIGHT_UTCL2_ROUTER_SIG9_MASK 0xFFFF0000L
29694//GC_CAC_WEIGHT_UTCL2_VML2_0
29695#define GC_CAC_WEIGHT_UTCL2_VML2_0__WEIGHT_UTCL2_VML2_SIG0__SHIFT 0x0
29696#define GC_CAC_WEIGHT_UTCL2_VML2_0__WEIGHT_UTCL2_VML2_SIG1__SHIFT 0x10
29697#define GC_CAC_WEIGHT_UTCL2_VML2_0__WEIGHT_UTCL2_VML2_SIG0_MASK 0x0000FFFFL
29698#define GC_CAC_WEIGHT_UTCL2_VML2_0__WEIGHT_UTCL2_VML2_SIG1_MASK 0xFFFF0000L
29699//GC_CAC_WEIGHT_UTCL2_VML2_1
29700#define GC_CAC_WEIGHT_UTCL2_VML2_1__WEIGHT_UTCL2_VML2_SIG2__SHIFT 0x0
29701#define GC_CAC_WEIGHT_UTCL2_VML2_1__WEIGHT_UTCL2_VML2_SIG3__SHIFT 0x10
29702#define GC_CAC_WEIGHT_UTCL2_VML2_1__WEIGHT_UTCL2_VML2_SIG2_MASK 0x0000FFFFL
29703#define GC_CAC_WEIGHT_UTCL2_VML2_1__WEIGHT_UTCL2_VML2_SIG3_MASK 0xFFFF0000L
29704//GC_CAC_WEIGHT_UTCL2_VML2_2
29705#define GC_CAC_WEIGHT_UTCL2_VML2_2__WEIGHT_UTCL2_VML2_SIG4__SHIFT 0x0
29706#define GC_CAC_WEIGHT_UTCL2_VML2_2__WEIGHT_UTCL2_VML2_SIG4_MASK 0x0000FFFFL
29707//GC_CAC_ACC_UTCL2_ATCL24
29708#define GC_CAC_ACC_UTCL2_ATCL24__ACCUMULATOR_31_0__SHIFT 0x0
29709#define GC_CAC_ACC_UTCL2_ATCL24__ACCUMULATOR_31_0_MASK 0xFFFFFFFFL
29710//GC_CAC_ACC_UTCL2_ROUTER0
29711#define GC_CAC_ACC_UTCL2_ROUTER0__ACCUMULATOR_31_0__SHIFT 0x0
29712#define GC_CAC_ACC_UTCL2_ROUTER0__ACCUMULATOR_31_0_MASK 0xFFFFFFFFL
29713//GC_CAC_ACC_UTCL2_ROUTER1
29714#define GC_CAC_ACC_UTCL2_ROUTER1__ACCUMULATOR_31_0__SHIFT 0x0
29715#define GC_CAC_ACC_UTCL2_ROUTER1__ACCUMULATOR_31_0_MASK 0xFFFFFFFFL
29716//GC_CAC_ACC_UTCL2_ROUTER2
29717#define GC_CAC_ACC_UTCL2_ROUTER2__ACCUMULATOR_31_0__SHIFT 0x0
29718#define GC_CAC_ACC_UTCL2_ROUTER2__ACCUMULATOR_31_0_MASK 0xFFFFFFFFL
29719//GC_CAC_ACC_UTCL2_ROUTER3
29720#define GC_CAC_ACC_UTCL2_ROUTER3__ACCUMULATOR_31_0__SHIFT 0x0
29721#define GC_CAC_ACC_UTCL2_ROUTER3__ACCUMULATOR_31_0_MASK 0xFFFFFFFFL
29722//GC_CAC_ACC_UTCL2_ROUTER4
29723#define GC_CAC_ACC_UTCL2_ROUTER4__ACCUMULATOR_31_0__SHIFT 0x0
29724#define GC_CAC_ACC_UTCL2_ROUTER4__ACCUMULATOR_31_0_MASK 0xFFFFFFFFL
29725//GC_CAC_ACC_UTCL2_ROUTER5
29726#define GC_CAC_ACC_UTCL2_ROUTER5__ACCUMULATOR_31_0__SHIFT 0x0
29727#define GC_CAC_ACC_UTCL2_ROUTER5__ACCUMULATOR_31_0_MASK 0xFFFFFFFFL
29728//GC_CAC_ACC_UTCL2_ROUTER6
29729#define GC_CAC_ACC_UTCL2_ROUTER6__ACCUMULATOR_31_0__SHIFT 0x0
29730#define GC_CAC_ACC_UTCL2_ROUTER6__ACCUMULATOR_31_0_MASK 0xFFFFFFFFL
29731//GC_CAC_ACC_UTCL2_ROUTER7
29732#define GC_CAC_ACC_UTCL2_ROUTER7__ACCUMULATOR_31_0__SHIFT 0x0
29733#define GC_CAC_ACC_UTCL2_ROUTER7__ACCUMULATOR_31_0_MASK 0xFFFFFFFFL
29734//GC_CAC_ACC_UTCL2_ROUTER8
29735#define GC_CAC_ACC_UTCL2_ROUTER8__ACCUMULATOR_31_0__SHIFT 0x0
29736#define GC_CAC_ACC_UTCL2_ROUTER8__ACCUMULATOR_31_0_MASK 0xFFFFFFFFL
29737//GC_CAC_ACC_UTCL2_ROUTER9
29738#define GC_CAC_ACC_UTCL2_ROUTER9__ACCUMULATOR_31_0__SHIFT 0x0
29739#define GC_CAC_ACC_UTCL2_ROUTER9__ACCUMULATOR_31_0_MASK 0xFFFFFFFFL
29740//GC_CAC_ACC_UTCL2_VML20
29741#define GC_CAC_ACC_UTCL2_VML20__ACCUMULATOR_31_0__SHIFT 0x0
29742#define GC_CAC_ACC_UTCL2_VML20__ACCUMULATOR_31_0_MASK 0xFFFFFFFFL
29743//GC_CAC_ACC_UTCL2_VML21
29744#define GC_CAC_ACC_UTCL2_VML21__ACCUMULATOR_31_0__SHIFT 0x0
29745#define GC_CAC_ACC_UTCL2_VML21__ACCUMULATOR_31_0_MASK 0xFFFFFFFFL
29746//GC_CAC_ACC_UTCL2_VML22
29747#define GC_CAC_ACC_UTCL2_VML22__ACCUMULATOR_31_0__SHIFT 0x0
29748#define GC_CAC_ACC_UTCL2_VML22__ACCUMULATOR_31_0_MASK 0xFFFFFFFFL
29749//GC_CAC_ACC_UTCL2_VML23
29750#define GC_CAC_ACC_UTCL2_VML23__ACCUMULATOR_31_0__SHIFT 0x0
29751#define GC_CAC_ACC_UTCL2_VML23__ACCUMULATOR_31_0_MASK 0xFFFFFFFFL
29752//GC_CAC_ACC_UTCL2_VML24
29753#define GC_CAC_ACC_UTCL2_VML24__ACCUMULATOR_31_0__SHIFT 0x0
29754#define GC_CAC_ACC_UTCL2_VML24__ACCUMULATOR_31_0_MASK 0xFFFFFFFFL
29755//GC_CAC_OVRD_UTCL2_ROUTER
29756#define GC_CAC_OVRD_UTCL2_ROUTER__OVRRD_SELECT__SHIFT 0x0
29757#define GC_CAC_OVRD_UTCL2_ROUTER__OVRRD_VALUE__SHIFT 0xa
29758#define GC_CAC_OVRD_UTCL2_ROUTER__OVRRD_SELECT_MASK 0x000003FFL
29759#define GC_CAC_OVRD_UTCL2_ROUTER__OVRRD_VALUE_MASK 0x000FFC00L
29760//GC_CAC_OVRD_UTCL2_VML2
29761#define GC_CAC_OVRD_UTCL2_VML2__OVRRD_SELECT__SHIFT 0x0
29762#define GC_CAC_OVRD_UTCL2_VML2__OVRRD_VALUE__SHIFT 0x5
29763#define GC_CAC_OVRD_UTCL2_VML2__OVRRD_SELECT_MASK 0x0000001FL
29764#define GC_CAC_OVRD_UTCL2_VML2__OVRRD_VALUE_MASK 0x000003E0L
29765//GC_CAC_WEIGHT_UTCL2_WALKER_0
29766#define GC_CAC_WEIGHT_UTCL2_WALKER_0__WEIGHT_UTCL2_WALKER_SIG0__SHIFT 0x0
29767#define GC_CAC_WEIGHT_UTCL2_WALKER_0__WEIGHT_UTCL2_WALKER_SIG1__SHIFT 0x10
29768#define GC_CAC_WEIGHT_UTCL2_WALKER_0__WEIGHT_UTCL2_WALKER_SIG0_MASK 0x0000FFFFL
29769#define GC_CAC_WEIGHT_UTCL2_WALKER_0__WEIGHT_UTCL2_WALKER_SIG1_MASK 0xFFFF0000L
29770//GC_CAC_WEIGHT_UTCL2_WALKER_1
29771#define GC_CAC_WEIGHT_UTCL2_WALKER_1__WEIGHT_UTCL2_WALKER_SIG2__SHIFT 0x0
29772#define GC_CAC_WEIGHT_UTCL2_WALKER_1__WEIGHT_UTCL2_WALKER_SIG3__SHIFT 0x10
29773#define GC_CAC_WEIGHT_UTCL2_WALKER_1__WEIGHT_UTCL2_WALKER_SIG2_MASK 0x0000FFFFL
29774#define GC_CAC_WEIGHT_UTCL2_WALKER_1__WEIGHT_UTCL2_WALKER_SIG3_MASK 0xFFFF0000L
29775//GC_CAC_WEIGHT_UTCL2_WALKER_2
29776#define GC_CAC_WEIGHT_UTCL2_WALKER_2__WEIGHT_UTCL2_WALKER_SIG4__SHIFT 0x0
29777#define GC_CAC_WEIGHT_UTCL2_WALKER_2__WEIGHT_UTCL2_WALKER_SIG4_MASK 0x0000FFFFL
29778//GC_CAC_ACC_UTCL2_WALKER0
29779#define GC_CAC_ACC_UTCL2_WALKER0__ACCUMULATOR_31_0__SHIFT 0x0
29780#define GC_CAC_ACC_UTCL2_WALKER0__ACCUMULATOR_31_0_MASK 0xFFFFFFFFL
29781//GC_CAC_ACC_UTCL2_WALKER1
29782#define GC_CAC_ACC_UTCL2_WALKER1__ACCUMULATOR_31_0__SHIFT 0x0
29783#define GC_CAC_ACC_UTCL2_WALKER1__ACCUMULATOR_31_0_MASK 0xFFFFFFFFL
29784//GC_CAC_ACC_UTCL2_WALKER2
29785#define GC_CAC_ACC_UTCL2_WALKER2__ACCUMULATOR_31_0__SHIFT 0x0
29786#define GC_CAC_ACC_UTCL2_WALKER2__ACCUMULATOR_31_0_MASK 0xFFFFFFFFL
29787//GC_CAC_ACC_UTCL2_WALKER3
29788#define GC_CAC_ACC_UTCL2_WALKER3__ACCUMULATOR_31_0__SHIFT 0x0
29789#define GC_CAC_ACC_UTCL2_WALKER3__ACCUMULATOR_31_0_MASK 0xFFFFFFFFL
29790//GC_CAC_ACC_UTCL2_WALKER4
29791#define GC_CAC_ACC_UTCL2_WALKER4__ACCUMULATOR_31_0__SHIFT 0x0
29792#define GC_CAC_ACC_UTCL2_WALKER4__ACCUMULATOR_31_0_MASK 0xFFFFFFFFL
29793//GC_CAC_OVRD_UTCL2_WALKER
29794#define GC_CAC_OVRD_UTCL2_WALKER__OVRRD_SELECT__SHIFT 0x0
29795#define GC_CAC_OVRD_UTCL2_WALKER__OVRRD_VALUE__SHIFT 0x5
29796#define GC_CAC_OVRD_UTCL2_WALKER__OVRRD_SELECT_MASK 0x0000001FL
29797#define GC_CAC_OVRD_UTCL2_WALKER__OVRRD_VALUE_MASK 0x000003E0L
29798//PCC_STALL_PATTERN_1_2
29799#define PCC_STALL_PATTERN_1_2__PCC_STALL_PATTERN_1__SHIFT 0x0
29800#define PCC_STALL_PATTERN_1_2__PCC_STALL_PATTERN_2__SHIFT 0x10
29801#define PCC_STALL_PATTERN_1_2__PCC_STALL_PATTERN_1_MASK 0x00007FFFL
29802#define PCC_STALL_PATTERN_1_2__PCC_STALL_PATTERN_2_MASK 0x7FFF0000L
29803//PCC_STALL_PATTERN_3_4
29804#define PCC_STALL_PATTERN_3_4__PCC_STALL_PATTERN_3__SHIFT 0x0
29805#define PCC_STALL_PATTERN_3_4__PCC_STALL_PATTERN_4__SHIFT 0x10
29806#define PCC_STALL_PATTERN_3_4__PCC_STALL_PATTERN_3_MASK 0x00007FFFL
29807#define PCC_STALL_PATTERN_3_4__PCC_STALL_PATTERN_4_MASK 0x7FFF0000L
29808//PCC_STALL_PATTERN_5_6
29809#define PCC_STALL_PATTERN_5_6__PCC_STALL_PATTERN_5__SHIFT 0x0
29810#define PCC_STALL_PATTERN_5_6__PCC_STALL_PATTERN_6__SHIFT 0x10
29811#define PCC_STALL_PATTERN_5_6__PCC_STALL_PATTERN_5_MASK 0x00007FFFL
29812#define PCC_STALL_PATTERN_5_6__PCC_STALL_PATTERN_6_MASK 0x7FFF0000L
29813//PCC_STALL_PATTERN_7
29814#define PCC_STALL_PATTERN_7__PCC_STALL_PATTERN_7__SHIFT 0x0
29815#define PCC_STALL_PATTERN_7__PCC_STALL_PATTERN_7_MASK 0x00007FFFL
29816//PCC_THROT_REINCR_FIRST_PATN_1_8
29817#define PCC_THROT_REINCR_FIRST_PATN_1_8__FIRST_PATTERN_1__SHIFT 0x0
29818#define PCC_THROT_REINCR_FIRST_PATN_1_8__FIRST_PATTERN_2__SHIFT 0x4
29819#define PCC_THROT_REINCR_FIRST_PATN_1_8__FIRST_PATTERN_3__SHIFT 0x8
29820#define PCC_THROT_REINCR_FIRST_PATN_1_8__FIRST_PATTERN_4__SHIFT 0xc
29821#define PCC_THROT_REINCR_FIRST_PATN_1_8__FIRST_PATTERN_5__SHIFT 0x10
29822#define PCC_THROT_REINCR_FIRST_PATN_1_8__FIRST_PATTERN_6__SHIFT 0x14
29823#define PCC_THROT_REINCR_FIRST_PATN_1_8__FIRST_PATTERN_7__SHIFT 0x18
29824#define PCC_THROT_REINCR_FIRST_PATN_1_8__FIRST_PATTERN_8__SHIFT 0x1c
29825#define PCC_THROT_REINCR_FIRST_PATN_1_8__FIRST_PATTERN_1_MASK 0x00000007L
29826#define PCC_THROT_REINCR_FIRST_PATN_1_8__FIRST_PATTERN_2_MASK 0x00000070L
29827#define PCC_THROT_REINCR_FIRST_PATN_1_8__FIRST_PATTERN_3_MASK 0x00000700L
29828#define PCC_THROT_REINCR_FIRST_PATN_1_8__FIRST_PATTERN_4_MASK 0x00007000L
29829#define PCC_THROT_REINCR_FIRST_PATN_1_8__FIRST_PATTERN_5_MASK 0x00070000L
29830#define PCC_THROT_REINCR_FIRST_PATN_1_8__FIRST_PATTERN_6_MASK 0x00700000L
29831#define PCC_THROT_REINCR_FIRST_PATN_1_8__FIRST_PATTERN_7_MASK 0x07000000L
29832#define PCC_THROT_REINCR_FIRST_PATN_1_8__FIRST_PATTERN_8_MASK 0x70000000L
29833//PCC_THROT_REINCR_FIRST_PATN_9_16
29834#define PCC_THROT_REINCR_FIRST_PATN_9_16__FIRST_PATTERN_9__SHIFT 0x0
29835#define PCC_THROT_REINCR_FIRST_PATN_9_16__FIRST_PATTERN_10__SHIFT 0x4
29836#define PCC_THROT_REINCR_FIRST_PATN_9_16__FIRST_PATTERN_11__SHIFT 0x8
29837#define PCC_THROT_REINCR_FIRST_PATN_9_16__FIRST_PATTERN_12__SHIFT 0xc
29838#define PCC_THROT_REINCR_FIRST_PATN_9_16__FIRST_PATTERN_13__SHIFT 0x10
29839#define PCC_THROT_REINCR_FIRST_PATN_9_16__FIRST_PATTERN_14__SHIFT 0x14
29840#define PCC_THROT_REINCR_FIRST_PATN_9_16__FIRST_PATTERN_15__SHIFT 0x18
29841#define PCC_THROT_REINCR_FIRST_PATN_9_16__FIRST_PATTERN_16__SHIFT 0x1c
29842#define PCC_THROT_REINCR_FIRST_PATN_9_16__FIRST_PATTERN_9_MASK 0x00000007L
29843#define PCC_THROT_REINCR_FIRST_PATN_9_16__FIRST_PATTERN_10_MASK 0x00000070L
29844#define PCC_THROT_REINCR_FIRST_PATN_9_16__FIRST_PATTERN_11_MASK 0x00000700L
29845#define PCC_THROT_REINCR_FIRST_PATN_9_16__FIRST_PATTERN_12_MASK 0x00007000L
29846#define PCC_THROT_REINCR_FIRST_PATN_9_16__FIRST_PATTERN_13_MASK 0x00070000L
29847#define PCC_THROT_REINCR_FIRST_PATN_9_16__FIRST_PATTERN_14_MASK 0x00700000L
29848#define PCC_THROT_REINCR_FIRST_PATN_9_16__FIRST_PATTERN_15_MASK 0x07000000L
29849#define PCC_THROT_REINCR_FIRST_PATN_9_16__FIRST_PATTERN_16_MASK 0x70000000L
29850//PCC_THROT_REINCR_FIRST_PATN_17_20
29851#define PCC_THROT_REINCR_FIRST_PATN_17_20__FIRST_PATTERN_17__SHIFT 0x0
29852#define PCC_THROT_REINCR_FIRST_PATN_17_20__FIRST_PATTERN_18__SHIFT 0x4
29853#define PCC_THROT_REINCR_FIRST_PATN_17_20__FIRST_PATTERN_19__SHIFT 0x8
29854#define PCC_THROT_REINCR_FIRST_PATN_17_20__FIRST_PATTERN_20__SHIFT 0xc
29855#define PCC_THROT_REINCR_FIRST_PATN_17_20__FIRST_PATTERN_17_MASK 0x00000007L
29856#define PCC_THROT_REINCR_FIRST_PATN_17_20__FIRST_PATTERN_18_MASK 0x00000070L
29857#define PCC_THROT_REINCR_FIRST_PATN_17_20__FIRST_PATTERN_19_MASK 0x00000700L
29858#define PCC_THROT_REINCR_FIRST_PATN_17_20__FIRST_PATTERN_20_MASK 0x00007000L
29859//PCC_THROT_DECR_FIRST_PATN_1_4
29860#define PCC_THROT_DECR_FIRST_PATN_1_4__FIRST_PATTERN_1__SHIFT 0x0
29861#define PCC_THROT_DECR_FIRST_PATN_1_4__FIRST_PATTERN_2__SHIFT 0x8
29862#define PCC_THROT_DECR_FIRST_PATN_1_4__FIRST_PATTERN_3__SHIFT 0x10
29863#define PCC_THROT_DECR_FIRST_PATN_1_4__FIRST_PATTERN_4__SHIFT 0x18
29864#define PCC_THROT_DECR_FIRST_PATN_1_4__FIRST_PATTERN_1_MASK 0x0000001FL
29865#define PCC_THROT_DECR_FIRST_PATN_1_4__FIRST_PATTERN_2_MASK 0x00001F00L
29866#define PCC_THROT_DECR_FIRST_PATN_1_4__FIRST_PATTERN_3_MASK 0x001F0000L
29867#define PCC_THROT_DECR_FIRST_PATN_1_4__FIRST_PATTERN_4_MASK 0x1F000000L
29868//PCC_THROT_DECR_FIRST_PATN_5_7
29869#define PCC_THROT_DECR_FIRST_PATN_5_7__FIRST_PATTERN_5__SHIFT 0x0
29870#define PCC_THROT_DECR_FIRST_PATN_5_7__FIRST_PATTERN_6__SHIFT 0x8
29871#define PCC_THROT_DECR_FIRST_PATN_5_7__FIRST_PATTERN_7__SHIFT 0x10
29872#define PCC_THROT_DECR_FIRST_PATN_5_7__FIRST_PATTERN_5_MASK 0x0000001FL
29873#define PCC_THROT_DECR_FIRST_PATN_5_7__FIRST_PATTERN_6_MASK 0x00001F00L
29874#define PCC_THROT_DECR_FIRST_PATN_5_7__FIRST_PATTERN_7_MASK 0x001F0000L
29875
29876
29877// addressBlock: secacind
29878//SE_CAC_CNTL
29879#define SE_CAC_CNTL__CAC_FORCE_DISABLE__SHIFT 0x0
29880#define SE_CAC_CNTL__CAC_THRESHOLD__SHIFT 0x1
29881#define SE_CAC_CNTL__CAC_BLOCK_ID__SHIFT 0x11
29882#define SE_CAC_CNTL__CAC_SIGNAL_ID__SHIFT 0x17
29883#define SE_CAC_CNTL__CAC_FORCE_DISABLE_MASK 0x00000001L
29884#define SE_CAC_CNTL__CAC_THRESHOLD_MASK 0x0001FFFEL
29885#define SE_CAC_CNTL__CAC_BLOCK_ID_MASK 0x007E0000L
29886#define SE_CAC_CNTL__CAC_SIGNAL_ID_MASK 0x7F800000L
29887//SE_CAC_OVR_SEL
29888#define SE_CAC_OVR_SEL__CAC_OVR_SEL__SHIFT 0x0
29889#define SE_CAC_OVR_SEL__CAC_OVR_SEL_MASK 0xFFFFFFFFL
29890//SE_CAC_OVR_VAL
29891#define SE_CAC_OVR_VAL__CAC_OVR_VAL__SHIFT 0x0
29892#define SE_CAC_OVR_VAL__CAC_OVR_VAL_MASK 0xFFFFFFFFL
29893
29894
29895// addressBlock: sqind
29896//SQ_WAVE_MODE
29897#define SQ_WAVE_MODE__FP_ROUND__SHIFT 0x0
29898#define SQ_WAVE_MODE__FP_DENORM__SHIFT 0x4
29899#define SQ_WAVE_MODE__DX10_CLAMP__SHIFT 0x8
29900#define SQ_WAVE_MODE__IEEE__SHIFT 0x9
29901#define SQ_WAVE_MODE__LOD_CLAMPED__SHIFT 0xa
29902#define SQ_WAVE_MODE__DEBUG_EN__SHIFT 0xb
29903#define SQ_WAVE_MODE__EXCP_EN__SHIFT 0xc
29904#define SQ_WAVE_MODE__FP16_OVFL__SHIFT 0x17
29905#define SQ_WAVE_MODE__POPS_PACKER0__SHIFT 0x18
29906#define SQ_WAVE_MODE__POPS_PACKER1__SHIFT 0x19
29907#define SQ_WAVE_MODE__DISABLE_PERF__SHIFT 0x1a
29908#define SQ_WAVE_MODE__GPR_IDX_EN__SHIFT 0x1b
29909#define SQ_WAVE_MODE__VSKIP__SHIFT 0x1c
29910#define SQ_WAVE_MODE__CSP__SHIFT 0x1d
29911#define SQ_WAVE_MODE__FP_ROUND_MASK 0x0000000FL
29912#define SQ_WAVE_MODE__FP_DENORM_MASK 0x000000F0L
29913#define SQ_WAVE_MODE__DX10_CLAMP_MASK 0x00000100L
29914#define SQ_WAVE_MODE__IEEE_MASK 0x00000200L
29915#define SQ_WAVE_MODE__LOD_CLAMPED_MASK 0x00000400L
29916#define SQ_WAVE_MODE__DEBUG_EN_MASK 0x00000800L
29917#define SQ_WAVE_MODE__EXCP_EN_MASK 0x001FF000L
29918#define SQ_WAVE_MODE__FP16_OVFL_MASK 0x00800000L
29919#define SQ_WAVE_MODE__POPS_PACKER0_MASK 0x01000000L
29920#define SQ_WAVE_MODE__POPS_PACKER1_MASK 0x02000000L
29921#define SQ_WAVE_MODE__DISABLE_PERF_MASK 0x04000000L
29922#define SQ_WAVE_MODE__GPR_IDX_EN_MASK 0x08000000L
29923#define SQ_WAVE_MODE__VSKIP_MASK 0x10000000L
29924#define SQ_WAVE_MODE__CSP_MASK 0xE0000000L
29925//SQ_WAVE_STATUS
29926#define SQ_WAVE_STATUS__SCC__SHIFT 0x0
29927#define SQ_WAVE_STATUS__SPI_PRIO__SHIFT 0x1
29928#define SQ_WAVE_STATUS__USER_PRIO__SHIFT 0x3
29929#define SQ_WAVE_STATUS__PRIV__SHIFT 0x5
29930#define SQ_WAVE_STATUS__TRAP_EN__SHIFT 0x6
29931#define SQ_WAVE_STATUS__TTRACE_EN__SHIFT 0x7
29932#define SQ_WAVE_STATUS__EXPORT_RDY__SHIFT 0x8
29933#define SQ_WAVE_STATUS__EXECZ__SHIFT 0x9
29934#define SQ_WAVE_STATUS__VCCZ__SHIFT 0xa
29935#define SQ_WAVE_STATUS__IN_TG__SHIFT 0xb
29936#define SQ_WAVE_STATUS__IN_BARRIER__SHIFT 0xc
29937#define SQ_WAVE_STATUS__HALT__SHIFT 0xd
29938#define SQ_WAVE_STATUS__TRAP__SHIFT 0xe
29939#define SQ_WAVE_STATUS__TTRACE_CU_EN__SHIFT 0xf
29940#define SQ_WAVE_STATUS__VALID__SHIFT 0x10
29941#define SQ_WAVE_STATUS__ECC_ERR__SHIFT 0x11
29942#define SQ_WAVE_STATUS__SKIP_EXPORT__SHIFT 0x12
29943#define SQ_WAVE_STATUS__PERF_EN__SHIFT 0x13
29944#define SQ_WAVE_STATUS__COND_DBG_USER__SHIFT 0x14
29945#define SQ_WAVE_STATUS__COND_DBG_SYS__SHIFT 0x15
29946#define SQ_WAVE_STATUS__ALLOW_REPLAY__SHIFT 0x16
29947#define SQ_WAVE_STATUS__FATAL_HALT__SHIFT 0x17
29948#define SQ_WAVE_STATUS__MUST_EXPORT__SHIFT 0x1b
29949#define SQ_WAVE_STATUS__SCC_MASK 0x00000001L
29950#define SQ_WAVE_STATUS__SPI_PRIO_MASK 0x00000006L
29951#define SQ_WAVE_STATUS__USER_PRIO_MASK 0x00000018L
29952#define SQ_WAVE_STATUS__PRIV_MASK 0x00000020L
29953#define SQ_WAVE_STATUS__TRAP_EN_MASK 0x00000040L
29954#define SQ_WAVE_STATUS__TTRACE_EN_MASK 0x00000080L
29955#define SQ_WAVE_STATUS__EXPORT_RDY_MASK 0x00000100L
29956#define SQ_WAVE_STATUS__EXECZ_MASK 0x00000200L
29957#define SQ_WAVE_STATUS__VCCZ_MASK 0x00000400L
29958#define SQ_WAVE_STATUS__IN_TG_MASK 0x00000800L
29959#define SQ_WAVE_STATUS__IN_BARRIER_MASK 0x00001000L
29960#define SQ_WAVE_STATUS__HALT_MASK 0x00002000L
29961#define SQ_WAVE_STATUS__TRAP_MASK 0x00004000L
29962#define SQ_WAVE_STATUS__TTRACE_CU_EN_MASK 0x00008000L
29963#define SQ_WAVE_STATUS__VALID_MASK 0x00010000L
29964#define SQ_WAVE_STATUS__ECC_ERR_MASK 0x00020000L
29965#define SQ_WAVE_STATUS__SKIP_EXPORT_MASK 0x00040000L
29966#define SQ_WAVE_STATUS__PERF_EN_MASK 0x00080000L
29967#define SQ_WAVE_STATUS__COND_DBG_USER_MASK 0x00100000L
29968#define SQ_WAVE_STATUS__COND_DBG_SYS_MASK 0x00200000L
29969#define SQ_WAVE_STATUS__ALLOW_REPLAY_MASK 0x00400000L
29970#define SQ_WAVE_STATUS__FATAL_HALT_MASK 0x00800000L
29971#define SQ_WAVE_STATUS__MUST_EXPORT_MASK 0x08000000L
29972//SQ_WAVE_TRAPSTS
29973#define SQ_WAVE_TRAPSTS__EXCP__SHIFT 0x0
29974#define SQ_WAVE_TRAPSTS__SAVECTX__SHIFT 0xa
29975#define SQ_WAVE_TRAPSTS__ILLEGAL_INST__SHIFT 0xb
29976#define SQ_WAVE_TRAPSTS__EXCP_HI__SHIFT 0xc
29977#define SQ_WAVE_TRAPSTS__EXCP_CYCLE__SHIFT 0x10
29978#define SQ_WAVE_TRAPSTS__XNACK_ERROR__SHIFT 0x1c
29979#define SQ_WAVE_TRAPSTS__DP_RATE__SHIFT 0x1d
29980#define SQ_WAVE_TRAPSTS__EXCP_MASK 0x000001FFL
29981#define SQ_WAVE_TRAPSTS__SAVECTX_MASK 0x00000400L
29982#define SQ_WAVE_TRAPSTS__ILLEGAL_INST_MASK 0x00000800L
29983#define SQ_WAVE_TRAPSTS__EXCP_HI_MASK 0x00007000L
29984#define SQ_WAVE_TRAPSTS__EXCP_CYCLE_MASK 0x003F0000L
29985#define SQ_WAVE_TRAPSTS__XNACK_ERROR_MASK 0x10000000L
29986#define SQ_WAVE_TRAPSTS__DP_RATE_MASK 0xE0000000L
29987//SQ_WAVE_HW_ID
29988#define SQ_WAVE_HW_ID__WAVE_ID__SHIFT 0x0
29989#define SQ_WAVE_HW_ID__SIMD_ID__SHIFT 0x4
29990#define SQ_WAVE_HW_ID__PIPE_ID__SHIFT 0x6
29991#define SQ_WAVE_HW_ID__CU_ID__SHIFT 0x8
29992#define SQ_WAVE_HW_ID__SH_ID__SHIFT 0xc
29993#define SQ_WAVE_HW_ID__SE_ID__SHIFT 0xd
29994#define SQ_WAVE_HW_ID__TG_ID__SHIFT 0x10
29995#define SQ_WAVE_HW_ID__VM_ID__SHIFT 0x14
29996#define SQ_WAVE_HW_ID__QUEUE_ID__SHIFT 0x18
29997#define SQ_WAVE_HW_ID__STATE_ID__SHIFT 0x1b
29998#define SQ_WAVE_HW_ID__ME_ID__SHIFT 0x1e
29999#define SQ_WAVE_HW_ID__WAVE_ID_MASK 0x0000000FL
30000#define SQ_WAVE_HW_ID__SIMD_ID_MASK 0x00000030L
30001#define SQ_WAVE_HW_ID__PIPE_ID_MASK 0x000000C0L
30002#define SQ_WAVE_HW_ID__CU_ID_MASK 0x00000F00L
30003#define SQ_WAVE_HW_ID__SH_ID_MASK 0x00001000L
30004#define SQ_WAVE_HW_ID__SE_ID_MASK 0x00006000L
30005#define SQ_WAVE_HW_ID__TG_ID_MASK 0x000F0000L
30006#define SQ_WAVE_HW_ID__VM_ID_MASK 0x00F00000L
30007#define SQ_WAVE_HW_ID__QUEUE_ID_MASK 0x07000000L
30008#define SQ_WAVE_HW_ID__STATE_ID_MASK 0x38000000L
30009#define SQ_WAVE_HW_ID__ME_ID_MASK 0xC0000000L
30010//SQ_WAVE_GPR_ALLOC
30011#define SQ_WAVE_GPR_ALLOC__VGPR_BASE__SHIFT 0x0
30012#define SQ_WAVE_GPR_ALLOC__VGPR_SIZE__SHIFT 0x8
30013#define SQ_WAVE_GPR_ALLOC__SGPR_BASE__SHIFT 0x10
30014#define SQ_WAVE_GPR_ALLOC__SGPR_SIZE__SHIFT 0x18
30015#define SQ_WAVE_GPR_ALLOC__VGPR_BASE_MASK 0x0000003FL
30016#define SQ_WAVE_GPR_ALLOC__VGPR_SIZE_MASK 0x00003F00L
30017#define SQ_WAVE_GPR_ALLOC__SGPR_BASE_MASK 0x003F0000L
30018#define SQ_WAVE_GPR_ALLOC__SGPR_SIZE_MASK 0x0F000000L
30019//SQ_WAVE_LDS_ALLOC
30020#define SQ_WAVE_LDS_ALLOC__LDS_BASE__SHIFT 0x0
30021#define SQ_WAVE_LDS_ALLOC__LDS_SIZE__SHIFT 0xc
30022#define SQ_WAVE_LDS_ALLOC__LDS_BASE_MASK 0x000000FFL
30023#define SQ_WAVE_LDS_ALLOC__LDS_SIZE_MASK 0x001FF000L
30024//SQ_WAVE_IB_STS
30025#define SQ_WAVE_IB_STS__VM_CNT__SHIFT 0x0
30026#define SQ_WAVE_IB_STS__EXP_CNT__SHIFT 0x4
30027#define SQ_WAVE_IB_STS__LGKM_CNT__SHIFT 0x8
30028#define SQ_WAVE_IB_STS__VALU_CNT__SHIFT 0xc
30029#define SQ_WAVE_IB_STS__FIRST_REPLAY__SHIFT 0xf
30030#define SQ_WAVE_IB_STS__RCNT__SHIFT 0x10
30031#define SQ_WAVE_IB_STS__VM_CNT_HI__SHIFT 0x16
30032#define SQ_WAVE_IB_STS__VM_CNT_MASK 0x0000000FL
30033#define SQ_WAVE_IB_STS__EXP_CNT_MASK 0x00000070L
30034#define SQ_WAVE_IB_STS__LGKM_CNT_MASK 0x00000F00L
30035#define SQ_WAVE_IB_STS__VALU_CNT_MASK 0x00007000L
30036#define SQ_WAVE_IB_STS__FIRST_REPLAY_MASK 0x00008000L
30037#define SQ_WAVE_IB_STS__RCNT_MASK 0x001F0000L
30038#define SQ_WAVE_IB_STS__VM_CNT_HI_MASK 0x00C00000L
30039//SQ_WAVE_PC_LO
30040#define SQ_WAVE_PC_LO__PC_LO__SHIFT 0x0
30041#define SQ_WAVE_PC_LO__PC_LO_MASK 0xFFFFFFFFL
30042//SQ_WAVE_PC_HI
30043#define SQ_WAVE_PC_HI__PC_HI__SHIFT 0x0
30044#define SQ_WAVE_PC_HI__PC_HI_MASK 0x0000FFFFL
30045//SQ_WAVE_INST_DW0
30046#define SQ_WAVE_INST_DW0__INST_DW0__SHIFT 0x0
30047#define SQ_WAVE_INST_DW0__INST_DW0_MASK 0xFFFFFFFFL
30048//SQ_WAVE_INST_DW1
30049#define SQ_WAVE_INST_DW1__INST_DW1__SHIFT 0x0
30050#define SQ_WAVE_INST_DW1__INST_DW1_MASK 0xFFFFFFFFL
30051//SQ_WAVE_IB_DBG0
30052#define SQ_WAVE_IB_DBG0__IBUF_ST__SHIFT 0x0
30053#define SQ_WAVE_IB_DBG0__PC_INVALID__SHIFT 0x3
30054#define SQ_WAVE_IB_DBG0__NEED_NEXT_DW__SHIFT 0x4
30055#define SQ_WAVE_IB_DBG0__NO_PREFETCH_CNT__SHIFT 0x5
30056#define SQ_WAVE_IB_DBG0__IBUF_RPTR__SHIFT 0x8
30057#define SQ_WAVE_IB_DBG0__IBUF_WPTR__SHIFT 0xa
30058#define SQ_WAVE_IB_DBG0__INST_STR_ST__SHIFT 0x10
30059#define SQ_WAVE_IB_DBG0__ECC_ST__SHIFT 0x18
30060#define SQ_WAVE_IB_DBG0__IS_HYB__SHIFT 0x1a
30061#define SQ_WAVE_IB_DBG0__HYB_CNT__SHIFT 0x1b
30062#define SQ_WAVE_IB_DBG0__KILL__SHIFT 0x1d
30063#define SQ_WAVE_IB_DBG0__NEED_KILL_IFETCH__SHIFT 0x1e
30064#define SQ_WAVE_IB_DBG0__NO_PREFETCH_CNT_HI__SHIFT 0x1f
30065#define SQ_WAVE_IB_DBG0__IBUF_ST_MASK 0x00000007L
30066#define SQ_WAVE_IB_DBG0__PC_INVALID_MASK 0x00000008L
30067#define SQ_WAVE_IB_DBG0__NEED_NEXT_DW_MASK 0x00000010L
30068#define SQ_WAVE_IB_DBG0__NO_PREFETCH_CNT_MASK 0x000000E0L
30069#define SQ_WAVE_IB_DBG0__IBUF_RPTR_MASK 0x00000300L
30070#define SQ_WAVE_IB_DBG0__IBUF_WPTR_MASK 0x00000C00L
30071#define SQ_WAVE_IB_DBG0__INST_STR_ST_MASK 0x000F0000L
30072#define SQ_WAVE_IB_DBG0__ECC_ST_MASK 0x03000000L
30073#define SQ_WAVE_IB_DBG0__IS_HYB_MASK 0x04000000L
30074#define SQ_WAVE_IB_DBG0__HYB_CNT_MASK 0x18000000L
30075#define SQ_WAVE_IB_DBG0__KILL_MASK 0x20000000L
30076#define SQ_WAVE_IB_DBG0__NEED_KILL_IFETCH_MASK 0x40000000L
30077#define SQ_WAVE_IB_DBG0__NO_PREFETCH_CNT_HI_MASK 0x80000000L
30078//SQ_WAVE_IB_DBG1
30079#define SQ_WAVE_IB_DBG1__IXNACK__SHIFT 0x0
30080#define SQ_WAVE_IB_DBG1__XNACK__SHIFT 0x1
30081#define SQ_WAVE_IB_DBG1__TA_NEED_RESET__SHIFT 0x2
30082#define SQ_WAVE_IB_DBG1__XCNT__SHIFT 0x4
30083#define SQ_WAVE_IB_DBG1__QCNT__SHIFT 0xb
30084#define SQ_WAVE_IB_DBG1__RCNT__SHIFT 0x12
30085#define SQ_WAVE_IB_DBG1__MISC_CNT__SHIFT 0x19
30086#define SQ_WAVE_IB_DBG1__IXNACK_MASK 0x00000001L
30087#define SQ_WAVE_IB_DBG1__XNACK_MASK 0x00000002L
30088#define SQ_WAVE_IB_DBG1__TA_NEED_RESET_MASK 0x00000004L
30089#define SQ_WAVE_IB_DBG1__XCNT_MASK 0x000001F0L
30090#define SQ_WAVE_IB_DBG1__QCNT_MASK 0x0000F800L
30091#define SQ_WAVE_IB_DBG1__RCNT_MASK 0x007C0000L
30092#define SQ_WAVE_IB_DBG1__MISC_CNT_MASK 0xFE000000L
30093//SQ_WAVE_FLUSH_IB
30094#define SQ_WAVE_FLUSH_IB__UNUSED__SHIFT 0x0
30095#define SQ_WAVE_FLUSH_IB__UNUSED_MASK 0xFFFFFFFFL
30096//SQ_WAVE_TTMP0
30097#define SQ_WAVE_TTMP0__DATA__SHIFT 0x0
30098#define SQ_WAVE_TTMP0__DATA_MASK 0xFFFFFFFFL
30099//SQ_WAVE_TTMP1
30100#define SQ_WAVE_TTMP1__DATA__SHIFT 0x0
30101#define SQ_WAVE_TTMP1__DATA_MASK 0xFFFFFFFFL
30102//SQ_WAVE_TTMP2
30103#define SQ_WAVE_TTMP2__DATA__SHIFT 0x0
30104#define SQ_WAVE_TTMP2__DATA_MASK 0xFFFFFFFFL
30105//SQ_WAVE_TTMP3
30106#define SQ_WAVE_TTMP3__DATA__SHIFT 0x0
30107#define SQ_WAVE_TTMP3__DATA_MASK 0xFFFFFFFFL
30108//SQ_WAVE_TTMP4
30109#define SQ_WAVE_TTMP4__DATA__SHIFT 0x0
30110#define SQ_WAVE_TTMP4__DATA_MASK 0xFFFFFFFFL
30111//SQ_WAVE_TTMP5
30112#define SQ_WAVE_TTMP5__DATA__SHIFT 0x0
30113#define SQ_WAVE_TTMP5__DATA_MASK 0xFFFFFFFFL
30114//SQ_WAVE_TTMP6
30115#define SQ_WAVE_TTMP6__DATA__SHIFT 0x0
30116#define SQ_WAVE_TTMP6__DATA_MASK 0xFFFFFFFFL
30117//SQ_WAVE_TTMP7
30118#define SQ_WAVE_TTMP7__DATA__SHIFT 0x0
30119#define SQ_WAVE_TTMP7__DATA_MASK 0xFFFFFFFFL
30120//SQ_WAVE_TTMP8
30121#define SQ_WAVE_TTMP8__DATA__SHIFT 0x0
30122#define SQ_WAVE_TTMP8__DATA_MASK 0xFFFFFFFFL
30123//SQ_WAVE_TTMP9
30124#define SQ_WAVE_TTMP9__DATA__SHIFT 0x0
30125#define SQ_WAVE_TTMP9__DATA_MASK 0xFFFFFFFFL
30126//SQ_WAVE_TTMP10
30127#define SQ_WAVE_TTMP10__DATA__SHIFT 0x0
30128#define SQ_WAVE_TTMP10__DATA_MASK 0xFFFFFFFFL
30129//SQ_WAVE_TTMP11
30130#define SQ_WAVE_TTMP11__DATA__SHIFT 0x0
30131#define SQ_WAVE_TTMP11__DATA_MASK 0xFFFFFFFFL
30132//SQ_WAVE_TTMP12
30133#define SQ_WAVE_TTMP12__DATA__SHIFT 0x0
30134#define SQ_WAVE_TTMP12__DATA_MASK 0xFFFFFFFFL
30135//SQ_WAVE_TTMP13
30136#define SQ_WAVE_TTMP13__DATA__SHIFT 0x0
30137#define SQ_WAVE_TTMP13__DATA_MASK 0xFFFFFFFFL
30138//SQ_WAVE_TTMP14
30139#define SQ_WAVE_TTMP14__DATA__SHIFT 0x0
30140#define SQ_WAVE_TTMP14__DATA_MASK 0xFFFFFFFFL
30141//SQ_WAVE_TTMP15
30142#define SQ_WAVE_TTMP15__DATA__SHIFT 0x0
30143#define SQ_WAVE_TTMP15__DATA_MASK 0xFFFFFFFFL
30144//SQ_WAVE_M0
30145#define SQ_WAVE_M0__M0__SHIFT 0x0
30146#define SQ_WAVE_M0__M0_MASK 0xFFFFFFFFL
30147//SQ_WAVE_EXEC_LO
30148#define SQ_WAVE_EXEC_LO__EXEC_LO__SHIFT 0x0
30149#define SQ_WAVE_EXEC_LO__EXEC_LO_MASK 0xFFFFFFFFL
30150//SQ_WAVE_EXEC_HI
30151#define SQ_WAVE_EXEC_HI__EXEC_HI__SHIFT 0x0
30152#define SQ_WAVE_EXEC_HI__EXEC_HI_MASK 0xFFFFFFFFL
30153//SQ_INTERRUPT_WORD_AUTO_CTXID
30154#define SQ_INTERRUPT_WORD_AUTO_CTXID__THREAD_TRACE__SHIFT 0x0
30155#define SQ_INTERRUPT_WORD_AUTO_CTXID__WLT__SHIFT 0x1
30156#define SQ_INTERRUPT_WORD_AUTO_CTXID__THREAD_TRACE_BUF_FULL__SHIFT 0x2
30157#define SQ_INTERRUPT_WORD_AUTO_CTXID__REG_TIMESTAMP__SHIFT 0x3
30158#define SQ_INTERRUPT_WORD_AUTO_CTXID__CMD_TIMESTAMP__SHIFT 0x4
30159#define SQ_INTERRUPT_WORD_AUTO_CTXID__HOST_CMD_OVERFLOW__SHIFT 0x5
30160#define SQ_INTERRUPT_WORD_AUTO_CTXID__HOST_REG_OVERFLOW__SHIFT 0x6
30161#define SQ_INTERRUPT_WORD_AUTO_CTXID__IMMED_OVERFLOW__SHIFT 0x7
30162#define SQ_INTERRUPT_WORD_AUTO_CTXID__THREAD_TRACE_UTC_ERROR__SHIFT 0x8
30163#define SQ_INTERRUPT_WORD_AUTO_CTXID__SE_ID__SHIFT 0x18
30164#define SQ_INTERRUPT_WORD_AUTO_CTXID__ENCODING__SHIFT 0x1a
30165#define SQ_INTERRUPT_WORD_AUTO_CTXID__THREAD_TRACE_MASK 0x0000001L
30166#define SQ_INTERRUPT_WORD_AUTO_CTXID__WLT_MASK 0x0000002L
30167#define SQ_INTERRUPT_WORD_AUTO_CTXID__THREAD_TRACE_BUF_FULL_MASK 0x0000004L
30168#define SQ_INTERRUPT_WORD_AUTO_CTXID__REG_TIMESTAMP_MASK 0x0000008L
30169#define SQ_INTERRUPT_WORD_AUTO_CTXID__CMD_TIMESTAMP_MASK 0x0000010L
30170#define SQ_INTERRUPT_WORD_AUTO_CTXID__HOST_CMD_OVERFLOW_MASK 0x0000020L
30171#define SQ_INTERRUPT_WORD_AUTO_CTXID__HOST_REG_OVERFLOW_MASK 0x0000040L
30172#define SQ_INTERRUPT_WORD_AUTO_CTXID__IMMED_OVERFLOW_MASK 0x0000080L
30173#define SQ_INTERRUPT_WORD_AUTO_CTXID__THREAD_TRACE_UTC_ERROR_MASK 0x0000100L
30174#define SQ_INTERRUPT_WORD_AUTO_CTXID__SE_ID_MASK 0x3000000L
30175#define SQ_INTERRUPT_WORD_AUTO_CTXID__ENCODING_MASK 0xC000000L
30176//SQ_INTERRUPT_WORD_AUTO_HI
30177#define SQ_INTERRUPT_WORD_AUTO_HI__SE_ID__SHIFT 0x8
30178#define SQ_INTERRUPT_WORD_AUTO_HI__ENCODING__SHIFT 0xa
30179#define SQ_INTERRUPT_WORD_AUTO_HI__SE_ID_MASK 0x300L
30180#define SQ_INTERRUPT_WORD_AUTO_HI__ENCODING_MASK 0xC00L
30181//SQ_INTERRUPT_WORD_AUTO_LO
30182#define SQ_INTERRUPT_WORD_AUTO_LO__THREAD_TRACE__SHIFT 0x0
30183#define SQ_INTERRUPT_WORD_AUTO_LO__WLT__SHIFT 0x1
30184#define SQ_INTERRUPT_WORD_AUTO_LO__THREAD_TRACE_BUF_FULL__SHIFT 0x2
30185#define SQ_INTERRUPT_WORD_AUTO_LO__REG_TIMESTAMP__SHIFT 0x3
30186#define SQ_INTERRUPT_WORD_AUTO_LO__CMD_TIMESTAMP__SHIFT 0x4
30187#define SQ_INTERRUPT_WORD_AUTO_LO__HOST_CMD_OVERFLOW__SHIFT 0x5
30188#define SQ_INTERRUPT_WORD_AUTO_LO__HOST_REG_OVERFLOW__SHIFT 0x6
30189#define SQ_INTERRUPT_WORD_AUTO_LO__IMMED_OVERFLOW__SHIFT 0x7
30190#define SQ_INTERRUPT_WORD_AUTO_LO__THREAD_TRACE_UTC_ERROR__SHIFT 0x8
30191#define SQ_INTERRUPT_WORD_AUTO_LO__THREAD_TRACE_MASK 0x001L
30192#define SQ_INTERRUPT_WORD_AUTO_LO__WLT_MASK 0x002L
30193#define SQ_INTERRUPT_WORD_AUTO_LO__THREAD_TRACE_BUF_FULL_MASK 0x004L
30194#define SQ_INTERRUPT_WORD_AUTO_LO__REG_TIMESTAMP_MASK 0x008L
30195#define SQ_INTERRUPT_WORD_AUTO_LO__CMD_TIMESTAMP_MASK 0x010L
30196#define SQ_INTERRUPT_WORD_AUTO_LO__HOST_CMD_OVERFLOW_MASK 0x020L
30197#define SQ_INTERRUPT_WORD_AUTO_LO__HOST_REG_OVERFLOW_MASK 0x040L
30198#define SQ_INTERRUPT_WORD_AUTO_LO__IMMED_OVERFLOW_MASK 0x080L
30199#define SQ_INTERRUPT_WORD_AUTO_LO__THREAD_TRACE_UTC_ERROR_MASK 0x100L
30200//SQ_INTERRUPT_WORD_CMN_CTXID
30201#define SQ_INTERRUPT_WORD_CMN_CTXID__SE_ID__SHIFT 0x18
30202#define SQ_INTERRUPT_WORD_CMN_CTXID__ENCODING__SHIFT 0x1a
30203#define SQ_INTERRUPT_WORD_CMN_CTXID__SE_ID_MASK 0x3000000L
30204#define SQ_INTERRUPT_WORD_CMN_CTXID__ENCODING_MASK 0xC000000L
30205//SQ_INTERRUPT_WORD_CMN_HI
30206#define SQ_INTERRUPT_WORD_CMN_HI__SE_ID__SHIFT 0x8
30207#define SQ_INTERRUPT_WORD_CMN_HI__ENCODING__SHIFT 0xa
30208#define SQ_INTERRUPT_WORD_CMN_HI__SE_ID_MASK 0x300L
30209#define SQ_INTERRUPT_WORD_CMN_HI__ENCODING_MASK 0xC00L
30210//SQ_INTERRUPT_WORD_WAVE_CTXID
30211#define SQ_INTERRUPT_WORD_WAVE_CTXID__DATA__SHIFT 0x0
30212#define SQ_INTERRUPT_WORD_WAVE_CTXID__SH_ID__SHIFT 0xc
30213#define SQ_INTERRUPT_WORD_WAVE_CTXID__PRIV__SHIFT 0xd
30214#define SQ_INTERRUPT_WORD_WAVE_CTXID__WAVE_ID__SHIFT 0xe
30215#define SQ_INTERRUPT_WORD_WAVE_CTXID__SIMD_ID__SHIFT 0x12
30216#define SQ_INTERRUPT_WORD_WAVE_CTXID__CU_ID__SHIFT 0x14
30217#define SQ_INTERRUPT_WORD_WAVE_CTXID__SE_ID__SHIFT 0x18
30218#define SQ_INTERRUPT_WORD_WAVE_CTXID__ENCODING__SHIFT 0x1a
30219#define SQ_INTERRUPT_WORD_WAVE_CTXID__DATA_MASK 0x0000FFFL
30220#define SQ_INTERRUPT_WORD_WAVE_CTXID__SH_ID_MASK 0x0001000L
30221#define SQ_INTERRUPT_WORD_WAVE_CTXID__PRIV_MASK 0x0002000L
30222#define SQ_INTERRUPT_WORD_WAVE_CTXID__WAVE_ID_MASK 0x003C000L
30223#define SQ_INTERRUPT_WORD_WAVE_CTXID__SIMD_ID_MASK 0x00C0000L
30224#define SQ_INTERRUPT_WORD_WAVE_CTXID__CU_ID_MASK 0x0F00000L
30225#define SQ_INTERRUPT_WORD_WAVE_CTXID__SE_ID_MASK 0x3000000L
30226#define SQ_INTERRUPT_WORD_WAVE_CTXID__ENCODING_MASK 0xC000000L
30227//SQ_INTERRUPT_WORD_WAVE_HI
30228#define SQ_INTERRUPT_WORD_WAVE_HI__CU_ID__SHIFT 0x0
30229#define SQ_INTERRUPT_WORD_WAVE_HI__VM_ID__SHIFT 0x4
30230#define SQ_INTERRUPT_WORD_WAVE_HI__SE_ID__SHIFT 0x8
30231#define SQ_INTERRUPT_WORD_WAVE_HI__ENCODING__SHIFT 0xa
30232#define SQ_INTERRUPT_WORD_WAVE_HI__CU_ID_MASK 0x00FL
30233#define SQ_INTERRUPT_WORD_WAVE_HI__VM_ID_MASK 0x0F0L
30234#define SQ_INTERRUPT_WORD_WAVE_HI__SE_ID_MASK 0x300L
30235#define SQ_INTERRUPT_WORD_WAVE_HI__ENCODING_MASK 0xC00L
30236//SQ_INTERRUPT_WORD_WAVE_LO
30237#define SQ_INTERRUPT_WORD_WAVE_LO__DATA__SHIFT 0x0
30238#define SQ_INTERRUPT_WORD_WAVE_LO__SH_ID__SHIFT 0x18
30239#define SQ_INTERRUPT_WORD_WAVE_LO__PRIV__SHIFT 0x19
30240#define SQ_INTERRUPT_WORD_WAVE_LO__WAVE_ID__SHIFT 0x1a
30241#define SQ_INTERRUPT_WORD_WAVE_LO__SIMD_ID__SHIFT 0x1e
30242#define SQ_INTERRUPT_WORD_WAVE_LO__DATA_MASK 0x00FFFFFFL
30243#define SQ_INTERRUPT_WORD_WAVE_LO__SH_ID_MASK 0x01000000L
30244#define SQ_INTERRUPT_WORD_WAVE_LO__PRIV_MASK 0x02000000L
30245#define SQ_INTERRUPT_WORD_WAVE_LO__WAVE_ID_MASK 0x3C000000L
30246#define SQ_INTERRUPT_WORD_WAVE_LO__SIMD_ID_MASK 0xC0000000L
30247
30248
30249// addressBlock: didtind
30250//DIDT_SQ_CTRL0
30251#define DIDT_SQ_CTRL0__DIDT_CTRL_EN__SHIFT 0x0
30252#define DIDT_SQ_CTRL0__PHASE_OFFSET__SHIFT 0x1
30253#define DIDT_SQ_CTRL0__DIDT_CTRL_RST__SHIFT 0x3
30254#define DIDT_SQ_CTRL0__DIDT_CLK_EN_OVERRIDE__SHIFT 0x4
30255#define DIDT_SQ_CTRL0__DIDT_STALL_CTRL_EN__SHIFT 0x5
30256#define DIDT_SQ_CTRL0__DIDT_TUNING_CTRL_EN__SHIFT 0x6
30257#define DIDT_SQ_CTRL0__DIDT_STALL_AUTO_RELEASE_EN__SHIFT 0x7
30258#define DIDT_SQ_CTRL0__DIDT_HI_POWER_THRESHOLD__SHIFT 0x8
30259#define DIDT_SQ_CTRL0__DIDT_AUTO_MPD_EN__SHIFT 0x18
30260#define DIDT_SQ_CTRL0__DIDT_STALL_EVENT_EN__SHIFT 0x19
30261#define DIDT_SQ_CTRL0__DIDT_STALL_EVENT_COUNTER_CLEAR__SHIFT 0x1a
30262#define DIDT_SQ_CTRL0__DIDT_RLC_FORCE_STALL_EN__SHIFT 0x1b
30263#define DIDT_SQ_CTRL0__DIDT_RLC_STALL_LEVEL_SEL__SHIFT 0x1c
30264#define DIDT_SQ_CTRL0__DIDT_CTRL_EN_MASK 0x00000001L
30265#define DIDT_SQ_CTRL0__PHASE_OFFSET_MASK 0x00000006L
30266#define DIDT_SQ_CTRL0__DIDT_CTRL_RST_MASK 0x00000008L
30267#define DIDT_SQ_CTRL0__DIDT_CLK_EN_OVERRIDE_MASK 0x00000010L
30268#define DIDT_SQ_CTRL0__DIDT_STALL_CTRL_EN_MASK 0x00000020L
30269#define DIDT_SQ_CTRL0__DIDT_TUNING_CTRL_EN_MASK 0x00000040L
30270#define DIDT_SQ_CTRL0__DIDT_STALL_AUTO_RELEASE_EN_MASK 0x00000080L
30271#define DIDT_SQ_CTRL0__DIDT_HI_POWER_THRESHOLD_MASK 0x00FFFF00L
30272#define DIDT_SQ_CTRL0__DIDT_AUTO_MPD_EN_MASK 0x01000000L
30273#define DIDT_SQ_CTRL0__DIDT_STALL_EVENT_EN_MASK 0x02000000L
30274#define DIDT_SQ_CTRL0__DIDT_STALL_EVENT_COUNTER_CLEAR_MASK 0x04000000L
30275#define DIDT_SQ_CTRL0__DIDT_RLC_FORCE_STALL_EN_MASK 0x08000000L
30276#define DIDT_SQ_CTRL0__DIDT_RLC_STALL_LEVEL_SEL_MASK 0x10000000L
30277//DIDT_SQ_CTRL2
30278#define DIDT_SQ_CTRL2__MAX_POWER_DELTA__SHIFT 0x0
30279#define DIDT_SQ_CTRL2__SHORT_TERM_INTERVAL_SIZE__SHIFT 0x10
30280#define DIDT_SQ_CTRL2__LONG_TERM_INTERVAL_RATIO__SHIFT 0x1b
30281#define DIDT_SQ_CTRL2__MAX_POWER_DELTA_MASK 0x00003FFFL
30282#define DIDT_SQ_CTRL2__SHORT_TERM_INTERVAL_SIZE_MASK 0x03FF0000L
30283#define DIDT_SQ_CTRL2__LONG_TERM_INTERVAL_RATIO_MASK 0x78000000L
30284//DIDT_SQ_STALL_CTRL
30285#define DIDT_SQ_STALL_CTRL__DIDT_STALL_DELAY_HI__SHIFT 0x0
30286#define DIDT_SQ_STALL_CTRL__DIDT_STALL_DELAY_LO__SHIFT 0x6
30287#define DIDT_SQ_STALL_CTRL__DIDT_MAX_STALLS_ALLOWED_HI__SHIFT 0xc
30288#define DIDT_SQ_STALL_CTRL__DIDT_MAX_STALLS_ALLOWED_LO__SHIFT 0x12
30289#define DIDT_SQ_STALL_CTRL__DIDT_STALL_DELAY_HI_MASK 0x0000003FL
30290#define DIDT_SQ_STALL_CTRL__DIDT_STALL_DELAY_LO_MASK 0x00000FC0L
30291#define DIDT_SQ_STALL_CTRL__DIDT_MAX_STALLS_ALLOWED_HI_MASK 0x0003F000L
30292#define DIDT_SQ_STALL_CTRL__DIDT_MAX_STALLS_ALLOWED_LO_MASK 0x00FC0000L
30293//DIDT_SQ_TUNING_CTRL
30294#define DIDT_SQ_TUNING_CTRL__MAX_POWER_DELTA_HI__SHIFT 0x0
30295#define DIDT_SQ_TUNING_CTRL__MAX_POWER_DELTA_LO__SHIFT 0xe
30296#define DIDT_SQ_TUNING_CTRL__MAX_POWER_DELTA_HI_MASK 0x00003FFFL
30297#define DIDT_SQ_TUNING_CTRL__MAX_POWER_DELTA_LO_MASK 0x0FFFC000L
30298//DIDT_SQ_STALL_AUTO_RELEASE_CTRL
30299#define DIDT_SQ_STALL_AUTO_RELEASE_CTRL__DIDT_STALL_AUTO_RELEASE_TIME__SHIFT 0x0
30300#define DIDT_SQ_STALL_AUTO_RELEASE_CTRL__DIDT_STALL_AUTO_RELEASE_TIME_MASK 0x00FFFFFFL
30301//DIDT_SQ_CTRL3
30302#define DIDT_SQ_CTRL3__GC_DIDT_ENABLE__SHIFT 0x0
30303#define DIDT_SQ_CTRL3__GC_DIDT_CLK_EN_OVERRIDE__SHIFT 0x1
30304#define DIDT_SQ_CTRL3__THROTTLE_POLICY__SHIFT 0x2
30305#define DIDT_SQ_CTRL3__DIDT_TRIGGER_THROTTLE_LOWBIT__SHIFT 0x4
30306#define DIDT_SQ_CTRL3__DIDT_POWER_LEVEL_LOWBIT__SHIFT 0x9
30307#define DIDT_SQ_CTRL3__DIDT_STALL_PATTERN_BIT_NUMS__SHIFT 0xe
30308#define DIDT_SQ_CTRL3__GC_DIDT_LEVEL_COMB_EN__SHIFT 0x16
30309#define DIDT_SQ_CTRL3__SE_DIDT_LEVEL_COMB_EN__SHIFT 0x17
30310#define DIDT_SQ_CTRL3__QUALIFY_STALL_EN__SHIFT 0x18
30311#define DIDT_SQ_CTRL3__DIDT_STALL_SEL__SHIFT 0x19
30312#define DIDT_SQ_CTRL3__DIDT_FORCE_STALL__SHIFT 0x1b
30313#define DIDT_SQ_CTRL3__DIDT_STALL_DELAY_EN__SHIFT 0x1c
30314#define DIDT_SQ_CTRL3__GC_DIDT_ENABLE_MASK 0x00000001L
30315#define DIDT_SQ_CTRL3__GC_DIDT_CLK_EN_OVERRIDE_MASK 0x00000002L
30316#define DIDT_SQ_CTRL3__THROTTLE_POLICY_MASK 0x0000000CL
30317#define DIDT_SQ_CTRL3__DIDT_TRIGGER_THROTTLE_LOWBIT_MASK 0x000001F0L
30318#define DIDT_SQ_CTRL3__DIDT_POWER_LEVEL_LOWBIT_MASK 0x00003E00L
30319#define DIDT_SQ_CTRL3__DIDT_STALL_PATTERN_BIT_NUMS_MASK 0x003FC000L
30320#define DIDT_SQ_CTRL3__GC_DIDT_LEVEL_COMB_EN_MASK 0x00400000L
30321#define DIDT_SQ_CTRL3__SE_DIDT_LEVEL_COMB_EN_MASK 0x00800000L
30322#define DIDT_SQ_CTRL3__QUALIFY_STALL_EN_MASK 0x01000000L
30323#define DIDT_SQ_CTRL3__DIDT_STALL_SEL_MASK 0x06000000L
30324#define DIDT_SQ_CTRL3__DIDT_FORCE_STALL_MASK 0x08000000L
30325#define DIDT_SQ_CTRL3__DIDT_STALL_DELAY_EN_MASK 0x10000000L
30326//DIDT_SQ_STALL_PATTERN_1_2
30327#define DIDT_SQ_STALL_PATTERN_1_2__DIDT_STALL_PATTERN_1__SHIFT 0x0
30328#define DIDT_SQ_STALL_PATTERN_1_2__DIDT_STALL_PATTERN_2__SHIFT 0x10
30329#define DIDT_SQ_STALL_PATTERN_1_2__DIDT_STALL_PATTERN_1_MASK 0x00007FFFL
30330#define DIDT_SQ_STALL_PATTERN_1_2__DIDT_STALL_PATTERN_2_MASK 0x7FFF0000L
30331//DIDT_SQ_STALL_PATTERN_3_4
30332#define DIDT_SQ_STALL_PATTERN_3_4__DIDT_STALL_PATTERN_3__SHIFT 0x0
30333#define DIDT_SQ_STALL_PATTERN_3_4__DIDT_STALL_PATTERN_4__SHIFT 0x10
30334#define DIDT_SQ_STALL_PATTERN_3_4__DIDT_STALL_PATTERN_3_MASK 0x00007FFFL
30335#define DIDT_SQ_STALL_PATTERN_3_4__DIDT_STALL_PATTERN_4_MASK 0x7FFF0000L
30336//DIDT_SQ_STALL_PATTERN_5_6
30337#define DIDT_SQ_STALL_PATTERN_5_6__DIDT_STALL_PATTERN_5__SHIFT 0x0
30338#define DIDT_SQ_STALL_PATTERN_5_6__DIDT_STALL_PATTERN_6__SHIFT 0x10
30339#define DIDT_SQ_STALL_PATTERN_5_6__DIDT_STALL_PATTERN_5_MASK 0x00007FFFL
30340#define DIDT_SQ_STALL_PATTERN_5_6__DIDT_STALL_PATTERN_6_MASK 0x7FFF0000L
30341//DIDT_SQ_STALL_PATTERN_7
30342#define DIDT_SQ_STALL_PATTERN_7__DIDT_STALL_PATTERN_7__SHIFT 0x0
30343#define DIDT_SQ_STALL_PATTERN_7__DIDT_STALL_PATTERN_7_MASK 0x00007FFFL
30344//DIDT_SQ_MPD_SCALE_FACTOR
30345#define DIDT_SQ_MPD_SCALE_FACTOR__MPD_RATIO_SCALE_LEVEL1__SHIFT 0x0
30346#define DIDT_SQ_MPD_SCALE_FACTOR__MPD_RATIO_SCALE_LEVEL2__SHIFT 0x4
30347#define DIDT_SQ_MPD_SCALE_FACTOR__MPD_RATIO_SCALE_LEVEL3__SHIFT 0x8
30348#define DIDT_SQ_MPD_SCALE_FACTOR__MPD_RATIO_SCALE_LEVEL4__SHIFT 0xc
30349#define DIDT_SQ_MPD_SCALE_FACTOR__MPD_SCALE_LEVEL0__SHIFT 0x10
30350#define DIDT_SQ_MPD_SCALE_FACTOR__MPD_SCALE_LEVEL1__SHIFT 0x14
30351#define DIDT_SQ_MPD_SCALE_FACTOR__MPD_SCALE_LEVEL2__SHIFT 0x18
30352#define DIDT_SQ_MPD_SCALE_FACTOR__MPD_SCALE_LEVEL3__SHIFT 0x1c
30353#define DIDT_SQ_MPD_SCALE_FACTOR__MPD_RATIO_SCALE_LEVEL1_MASK 0x0000000FL
30354#define DIDT_SQ_MPD_SCALE_FACTOR__MPD_RATIO_SCALE_LEVEL2_MASK 0x000000F0L
30355#define DIDT_SQ_MPD_SCALE_FACTOR__MPD_RATIO_SCALE_LEVEL3_MASK 0x00000F00L
30356#define DIDT_SQ_MPD_SCALE_FACTOR__MPD_RATIO_SCALE_LEVEL4_MASK 0x0000F000L
30357#define DIDT_SQ_MPD_SCALE_FACTOR__MPD_SCALE_LEVEL0_MASK 0x000F0000L
30358#define DIDT_SQ_MPD_SCALE_FACTOR__MPD_SCALE_LEVEL1_MASK 0x00F00000L
30359#define DIDT_SQ_MPD_SCALE_FACTOR__MPD_SCALE_LEVEL2_MASK 0x0F000000L
30360#define DIDT_SQ_MPD_SCALE_FACTOR__MPD_SCALE_LEVEL3_MASK 0xF0000000L
30361//DIDT_SQ_THROTTLE_CNTL0
30362#define DIDT_SQ_THROTTLE_CNTL0__DIDT_THROTTLE_CNTL_EN__SHIFT 0x0
30363#define DIDT_SQ_THROTTLE_CNTL0__DIDT_STALL_CNTL_SEL__SHIFT 0x1
30364#define DIDT_SQ_THROTTLE_CNTL0__DIDT_RELEASE_DELAY_HI__SHIFT 0x2
30365#define DIDT_SQ_THROTTLE_CNTL0__DIDT_RELEASE_DELAY_LO__SHIFT 0xd
30366#define DIDT_SQ_THROTTLE_CNTL0__DIDT_THROTTLE_CNTL_EN_MASK 0x00000001L
30367#define DIDT_SQ_THROTTLE_CNTL0__DIDT_STALL_CNTL_SEL_MASK 0x00000002L
30368#define DIDT_SQ_THROTTLE_CNTL0__DIDT_RELEASE_DELAY_HI_MASK 0x00001FFCL
30369#define DIDT_SQ_THROTTLE_CNTL0__DIDT_RELEASE_DELAY_LO_MASK 0x00FFE000L
30370//DIDT_SQ_THROTTLE_CNTL1
30371#define DIDT_SQ_THROTTLE_CNTL1__DIDT_BASE_RELEASE_ALLOWED_HI__SHIFT 0x0
30372#define DIDT_SQ_THROTTLE_CNTL1__DIDT_INCR_RELEASE_ALLOWED_HI__SHIFT 0x5
30373#define DIDT_SQ_THROTTLE_CNTL1__DIDT_BASE_RELEASE_ALLOWED_LO__SHIFT 0xa
30374#define DIDT_SQ_THROTTLE_CNTL1__DIDT_INCR_RELEASE_ALLOWED_LO__SHIFT 0xf
30375#define DIDT_SQ_THROTTLE_CNTL1__DIDT_BASE_RELEASE_ALLOWED_HI_MASK 0x0000001FL
30376#define DIDT_SQ_THROTTLE_CNTL1__DIDT_INCR_RELEASE_ALLOWED_HI_MASK 0x000003E0L
30377#define DIDT_SQ_THROTTLE_CNTL1__DIDT_BASE_RELEASE_ALLOWED_LO_MASK 0x00007C00L
30378#define DIDT_SQ_THROTTLE_CNTL1__DIDT_INCR_RELEASE_ALLOWED_LO_MASK 0x000F8000L
30379//DIDT_SQ_THROTTLE_CNTL_STATUS
30380#define DIDT_SQ_THROTTLE_CNTL_STATUS__DIDT_THROTTLE_CNTL_FSM_STATE__SHIFT 0x0
30381#define DIDT_SQ_THROTTLE_CNTL_STATUS__DIDT_THROTTLE_CNTL_FSM_STATE_MASK 0x00000003L
30382//DIDT_SQ_WEIGHT0_3
30383#define DIDT_SQ_WEIGHT0_3__WEIGHT0__SHIFT 0x0
30384#define DIDT_SQ_WEIGHT0_3__WEIGHT1__SHIFT 0x8
30385#define DIDT_SQ_WEIGHT0_3__WEIGHT2__SHIFT 0x10
30386#define DIDT_SQ_WEIGHT0_3__WEIGHT3__SHIFT 0x18
30387#define DIDT_SQ_WEIGHT0_3__WEIGHT0_MASK 0x000000FFL
30388#define DIDT_SQ_WEIGHT0_3__WEIGHT1_MASK 0x0000FF00L
30389#define DIDT_SQ_WEIGHT0_3__WEIGHT2_MASK 0x00FF0000L
30390#define DIDT_SQ_WEIGHT0_3__WEIGHT3_MASK 0xFF000000L
30391//DIDT_SQ_WEIGHT4_7
30392#define DIDT_SQ_WEIGHT4_7__WEIGHT4__SHIFT 0x0
30393#define DIDT_SQ_WEIGHT4_7__WEIGHT5__SHIFT 0x8
30394#define DIDT_SQ_WEIGHT4_7__WEIGHT6__SHIFT 0x10
30395#define DIDT_SQ_WEIGHT4_7__WEIGHT7__SHIFT 0x18
30396#define DIDT_SQ_WEIGHT4_7__WEIGHT4_MASK 0x000000FFL
30397#define DIDT_SQ_WEIGHT4_7__WEIGHT5_MASK 0x0000FF00L
30398#define DIDT_SQ_WEIGHT4_7__WEIGHT6_MASK 0x00FF0000L
30399#define DIDT_SQ_WEIGHT4_7__WEIGHT7_MASK 0xFF000000L
30400//DIDT_SQ_WEIGHT8_11
30401#define DIDT_SQ_WEIGHT8_11__WEIGHT8__SHIFT 0x0
30402#define DIDT_SQ_WEIGHT8_11__WEIGHT9__SHIFT 0x8
30403#define DIDT_SQ_WEIGHT8_11__WEIGHT10__SHIFT 0x10
30404#define DIDT_SQ_WEIGHT8_11__WEIGHT11__SHIFT 0x18
30405#define DIDT_SQ_WEIGHT8_11__WEIGHT8_MASK 0x000000FFL
30406#define DIDT_SQ_WEIGHT8_11__WEIGHT9_MASK 0x0000FF00L
30407#define DIDT_SQ_WEIGHT8_11__WEIGHT10_MASK 0x00FF0000L
30408#define DIDT_SQ_WEIGHT8_11__WEIGHT11_MASK 0xFF000000L
30409//DIDT_SQ_EDC_CTRL
30410#define DIDT_SQ_EDC_CTRL__EDC_EN__SHIFT 0x0
30411#define DIDT_SQ_EDC_CTRL__EDC_SW_RST__SHIFT 0x1
30412#define DIDT_SQ_EDC_CTRL__EDC_CLK_EN_OVERRIDE__SHIFT 0x2
30413#define DIDT_SQ_EDC_CTRL__EDC_FORCE_STALL__SHIFT 0x3
30414#define DIDT_SQ_EDC_CTRL__EDC_TRIGGER_THROTTLE_LOWBIT__SHIFT 0x4
30415#define DIDT_SQ_EDC_CTRL__EDC_STALL_PATTERN_BIT_NUMS__SHIFT 0x9
30416#define DIDT_SQ_EDC_CTRL__EDC_ALLOW_WRITE_PWRDELTA__SHIFT 0x11
30417#define DIDT_SQ_EDC_CTRL__GC_EDC_EN__SHIFT 0x12
30418#define DIDT_SQ_EDC_CTRL__GC_EDC_STALL_POLICY__SHIFT 0x13
30419#define DIDT_SQ_EDC_CTRL__GC_EDC_LEVEL_COMB_EN__SHIFT 0x15
30420#define DIDT_SQ_EDC_CTRL__SE_EDC_LEVEL_COMB_EN__SHIFT 0x16
30421#define DIDT_SQ_EDC_CTRL__EDC_LEVEL_MODE_SEL__SHIFT 0x17
30422#define DIDT_SQ_EDC_CTRL__EDC_EN_MASK 0x00000001L
30423#define DIDT_SQ_EDC_CTRL__EDC_SW_RST_MASK 0x00000002L
30424#define DIDT_SQ_EDC_CTRL__EDC_CLK_EN_OVERRIDE_MASK 0x00000004L
30425#define DIDT_SQ_EDC_CTRL__EDC_FORCE_STALL_MASK 0x00000008L
30426#define DIDT_SQ_EDC_CTRL__EDC_TRIGGER_THROTTLE_LOWBIT_MASK 0x000001F0L
30427#define DIDT_SQ_EDC_CTRL__EDC_STALL_PATTERN_BIT_NUMS_MASK 0x0001FE00L
30428#define DIDT_SQ_EDC_CTRL__EDC_ALLOW_WRITE_PWRDELTA_MASK 0x00020000L
30429#define DIDT_SQ_EDC_CTRL__GC_EDC_EN_MASK 0x00040000L
30430#define DIDT_SQ_EDC_CTRL__GC_EDC_STALL_POLICY_MASK 0x00180000L
30431#define DIDT_SQ_EDC_CTRL__GC_EDC_LEVEL_COMB_EN_MASK 0x00200000L
30432#define DIDT_SQ_EDC_CTRL__SE_EDC_LEVEL_COMB_EN_MASK 0x00400000L
30433#define DIDT_SQ_EDC_CTRL__EDC_LEVEL_MODE_SEL_MASK 0x00800000L
30434//DIDT_SQ_THROTTLE_CTRL
30435#define DIDT_SQ_THROTTLE_CTRL__PCC_STALL_EN__SHIFT 0x1
30436#define DIDT_SQ_THROTTLE_CTRL__PCC_STALL_EN_MASK 0x00000002L
30437//DIDT_SQ_EDC_STALL_PATTERN_1_2
30438#define DIDT_SQ_EDC_STALL_PATTERN_1_2__EDC_STALL_PATTERN_1__SHIFT 0x0
30439#define DIDT_SQ_EDC_STALL_PATTERN_1_2__EDC_STALL_PATTERN_2__SHIFT 0x10
30440#define DIDT_SQ_EDC_STALL_PATTERN_1_2__EDC_STALL_PATTERN_1_MASK 0x00007FFFL
30441#define DIDT_SQ_EDC_STALL_PATTERN_1_2__EDC_STALL_PATTERN_2_MASK 0x7FFF0000L
30442//DIDT_SQ_EDC_STALL_PATTERN_3_4
30443#define DIDT_SQ_EDC_STALL_PATTERN_3_4__EDC_STALL_PATTERN_3__SHIFT 0x0
30444#define DIDT_SQ_EDC_STALL_PATTERN_3_4__EDC_STALL_PATTERN_4__SHIFT 0x10
30445#define DIDT_SQ_EDC_STALL_PATTERN_3_4__EDC_STALL_PATTERN_3_MASK 0x00007FFFL
30446#define DIDT_SQ_EDC_STALL_PATTERN_3_4__EDC_STALL_PATTERN_4_MASK 0x7FFF0000L
30447//DIDT_SQ_EDC_STALL_PATTERN_5_6
30448#define DIDT_SQ_EDC_STALL_PATTERN_5_6__EDC_STALL_PATTERN_5__SHIFT 0x0
30449#define DIDT_SQ_EDC_STALL_PATTERN_5_6__EDC_STALL_PATTERN_6__SHIFT 0x10
30450#define DIDT_SQ_EDC_STALL_PATTERN_5_6__EDC_STALL_PATTERN_5_MASK 0x00007FFFL
30451#define DIDT_SQ_EDC_STALL_PATTERN_5_6__EDC_STALL_PATTERN_6_MASK 0x7FFF0000L
30452//DIDT_SQ_EDC_STALL_PATTERN_7
30453#define DIDT_SQ_EDC_STALL_PATTERN_7__EDC_STALL_PATTERN_7__SHIFT 0x0
30454#define DIDT_SQ_EDC_STALL_PATTERN_7__EDC_STALL_PATTERN_7_MASK 0x00007FFFL
30455//DIDT_SQ_EDC_STALL_DELAY_1
30456#define DIDT_SQ_EDC_STALL_DELAY_1__EDC_STALL_DELAY_SQ0__SHIFT 0x0
30457#define DIDT_SQ_EDC_STALL_DELAY_1__EDC_STALL_DELAY_SQ1__SHIFT 0x7
30458#define DIDT_SQ_EDC_STALL_DELAY_1__EDC_STALL_DELAY_SQ2__SHIFT 0xe
30459#define DIDT_SQ_EDC_STALL_DELAY_1__EDC_STALL_DELAY_SQ3__SHIFT 0x15
30460#define DIDT_SQ_EDC_STALL_DELAY_1__EDC_STALL_DELAY_SQ0_MASK 0x0000007FL
30461#define DIDT_SQ_EDC_STALL_DELAY_1__EDC_STALL_DELAY_SQ1_MASK 0x00003F80L
30462#define DIDT_SQ_EDC_STALL_DELAY_1__EDC_STALL_DELAY_SQ2_MASK 0x001FC000L
30463#define DIDT_SQ_EDC_STALL_DELAY_1__EDC_STALL_DELAY_SQ3_MASK 0x0FE00000L
30464//DIDT_SQ_EDC_STALL_DELAY_2
30465#define DIDT_SQ_EDC_STALL_DELAY_2__EDC_STALL_DELAY_SQ4__SHIFT 0x0
30466#define DIDT_SQ_EDC_STALL_DELAY_2__EDC_STALL_DELAY_SQ4_MASK 0x0000007FL
30467//DIDT_DB_CTRL0
30468#define DIDT_DB_CTRL0__DIDT_CTRL_EN__SHIFT 0x0
30469#define DIDT_DB_CTRL0__PHASE_OFFSET__SHIFT 0x1
30470#define DIDT_DB_CTRL0__DIDT_CTRL_RST__SHIFT 0x3
30471#define DIDT_DB_CTRL0__DIDT_CLK_EN_OVERRIDE__SHIFT 0x4
30472#define DIDT_DB_CTRL0__DIDT_STALL_CTRL_EN__SHIFT 0x5
30473#define DIDT_DB_CTRL0__DIDT_TUNING_CTRL_EN__SHIFT 0x6
30474#define DIDT_DB_CTRL0__DIDT_STALL_AUTO_RELEASE_EN__SHIFT 0x7
30475#define DIDT_DB_CTRL0__DIDT_HI_POWER_THRESHOLD__SHIFT 0x8
30476#define DIDT_DB_CTRL0__DIDT_AUTO_MPD_EN__SHIFT 0x18
30477#define DIDT_DB_CTRL0__DIDT_STALL_EVENT_EN__SHIFT 0x19
30478#define DIDT_DB_CTRL0__DIDT_STALL_EVENT_COUNTER_CLEAR__SHIFT 0x1a
30479#define DIDT_DB_CTRL0__DIDT_RLC_FORCE_STALL_EN__SHIFT 0x1b
30480#define DIDT_DB_CTRL0__DIDT_RLC_STALL_LEVEL_SEL__SHIFT 0x1c
30481#define DIDT_DB_CTRL0__DIDT_CTRL_EN_MASK 0x00000001L
30482#define DIDT_DB_CTRL0__PHASE_OFFSET_MASK 0x00000006L
30483#define DIDT_DB_CTRL0__DIDT_CTRL_RST_MASK 0x00000008L
30484#define DIDT_DB_CTRL0__DIDT_CLK_EN_OVERRIDE_MASK 0x00000010L
30485#define DIDT_DB_CTRL0__DIDT_STALL_CTRL_EN_MASK 0x00000020L
30486#define DIDT_DB_CTRL0__DIDT_TUNING_CTRL_EN_MASK 0x00000040L
30487#define DIDT_DB_CTRL0__DIDT_STALL_AUTO_RELEASE_EN_MASK 0x00000080L
30488#define DIDT_DB_CTRL0__DIDT_HI_POWER_THRESHOLD_MASK 0x00FFFF00L
30489#define DIDT_DB_CTRL0__DIDT_AUTO_MPD_EN_MASK 0x01000000L
30490#define DIDT_DB_CTRL0__DIDT_STALL_EVENT_EN_MASK 0x02000000L
30491#define DIDT_DB_CTRL0__DIDT_STALL_EVENT_COUNTER_CLEAR_MASK 0x04000000L
30492#define DIDT_DB_CTRL0__DIDT_RLC_FORCE_STALL_EN_MASK 0x08000000L
30493#define DIDT_DB_CTRL0__DIDT_RLC_STALL_LEVEL_SEL_MASK 0x10000000L
30494//DIDT_DB_CTRL2
30495#define DIDT_DB_CTRL2__MAX_POWER_DELTA__SHIFT 0x0
30496#define DIDT_DB_CTRL2__SHORT_TERM_INTERVAL_SIZE__SHIFT 0x10
30497#define DIDT_DB_CTRL2__LONG_TERM_INTERVAL_RATIO__SHIFT 0x1b
30498#define DIDT_DB_CTRL2__MAX_POWER_DELTA_MASK 0x00003FFFL
30499#define DIDT_DB_CTRL2__SHORT_TERM_INTERVAL_SIZE_MASK 0x03FF0000L
30500#define DIDT_DB_CTRL2__LONG_TERM_INTERVAL_RATIO_MASK 0x78000000L
30501//DIDT_DB_STALL_CTRL
30502#define DIDT_DB_STALL_CTRL__DIDT_STALL_DELAY_HI__SHIFT 0x0
30503#define DIDT_DB_STALL_CTRL__DIDT_STALL_DELAY_LO__SHIFT 0x6
30504#define DIDT_DB_STALL_CTRL__DIDT_MAX_STALLS_ALLOWED_HI__SHIFT 0xc
30505#define DIDT_DB_STALL_CTRL__DIDT_MAX_STALLS_ALLOWED_LO__SHIFT 0x12
30506#define DIDT_DB_STALL_CTRL__DIDT_STALL_DELAY_HI_MASK 0x0000003FL
30507#define DIDT_DB_STALL_CTRL__DIDT_STALL_DELAY_LO_MASK 0x00000FC0L
30508#define DIDT_DB_STALL_CTRL__DIDT_MAX_STALLS_ALLOWED_HI_MASK 0x0003F000L
30509#define DIDT_DB_STALL_CTRL__DIDT_MAX_STALLS_ALLOWED_LO_MASK 0x00FC0000L
30510//DIDT_DB_TUNING_CTRL
30511#define DIDT_DB_TUNING_CTRL__MAX_POWER_DELTA_HI__SHIFT 0x0
30512#define DIDT_DB_TUNING_CTRL__MAX_POWER_DELTA_LO__SHIFT 0xe
30513#define DIDT_DB_TUNING_CTRL__MAX_POWER_DELTA_HI_MASK 0x00003FFFL
30514#define DIDT_DB_TUNING_CTRL__MAX_POWER_DELTA_LO_MASK 0x0FFFC000L
30515//DIDT_DB_STALL_AUTO_RELEASE_CTRL
30516#define DIDT_DB_STALL_AUTO_RELEASE_CTRL__DIDT_STALL_AUTO_RELEASE_TIME__SHIFT 0x0
30517#define DIDT_DB_STALL_AUTO_RELEASE_CTRL__DIDT_STALL_AUTO_RELEASE_TIME_MASK 0x00FFFFFFL
30518//DIDT_DB_CTRL3
30519#define DIDT_DB_CTRL3__GC_DIDT_ENABLE__SHIFT 0x0
30520#define DIDT_DB_CTRL3__GC_DIDT_CLK_EN_OVERRIDE__SHIFT 0x1
30521#define DIDT_DB_CTRL3__THROTTLE_POLICY__SHIFT 0x2
30522#define DIDT_DB_CTRL3__DIDT_TRIGGER_THROTTLE_LOWBIT__SHIFT 0x4
30523#define DIDT_DB_CTRL3__DIDT_POWER_LEVEL_LOWBIT__SHIFT 0x9
30524#define DIDT_DB_CTRL3__DIDT_STALL_PATTERN_BIT_NUMS__SHIFT 0xe
30525#define DIDT_DB_CTRL3__GC_DIDT_LEVEL_COMB_EN__SHIFT 0x16
30526#define DIDT_DB_CTRL3__SE_DIDT_LEVEL_COMB_EN__SHIFT 0x17
30527#define DIDT_DB_CTRL3__QUALIFY_STALL_EN__SHIFT 0x18
30528#define DIDT_DB_CTRL3__DIDT_STALL_SEL__SHIFT 0x19
30529#define DIDT_DB_CTRL3__DIDT_FORCE_STALL__SHIFT 0x1b
30530#define DIDT_DB_CTRL3__DIDT_STALL_DELAY_EN__SHIFT 0x1c
30531#define DIDT_DB_CTRL3__GC_DIDT_ENABLE_MASK 0x00000001L
30532#define DIDT_DB_CTRL3__GC_DIDT_CLK_EN_OVERRIDE_MASK 0x00000002L
30533#define DIDT_DB_CTRL3__THROTTLE_POLICY_MASK 0x0000000CL
30534#define DIDT_DB_CTRL3__DIDT_TRIGGER_THROTTLE_LOWBIT_MASK 0x000001F0L
30535#define DIDT_DB_CTRL3__DIDT_POWER_LEVEL_LOWBIT_MASK 0x00003E00L
30536#define DIDT_DB_CTRL3__DIDT_STALL_PATTERN_BIT_NUMS_MASK 0x003FC000L
30537#define DIDT_DB_CTRL3__GC_DIDT_LEVEL_COMB_EN_MASK 0x00400000L
30538#define DIDT_DB_CTRL3__SE_DIDT_LEVEL_COMB_EN_MASK 0x00800000L
30539#define DIDT_DB_CTRL3__QUALIFY_STALL_EN_MASK 0x01000000L
30540#define DIDT_DB_CTRL3__DIDT_STALL_SEL_MASK 0x06000000L
30541#define DIDT_DB_CTRL3__DIDT_FORCE_STALL_MASK 0x08000000L
30542#define DIDT_DB_CTRL3__DIDT_STALL_DELAY_EN_MASK 0x10000000L
30543//DIDT_DB_STALL_PATTERN_1_2
30544#define DIDT_DB_STALL_PATTERN_1_2__DIDT_STALL_PATTERN_1__SHIFT 0x0
30545#define DIDT_DB_STALL_PATTERN_1_2__DIDT_STALL_PATTERN_2__SHIFT 0x10
30546#define DIDT_DB_STALL_PATTERN_1_2__DIDT_STALL_PATTERN_1_MASK 0x00007FFFL
30547#define DIDT_DB_STALL_PATTERN_1_2__DIDT_STALL_PATTERN_2_MASK 0x7FFF0000L
30548//DIDT_DB_STALL_PATTERN_3_4
30549#define DIDT_DB_STALL_PATTERN_3_4__DIDT_STALL_PATTERN_3__SHIFT 0x0
30550#define DIDT_DB_STALL_PATTERN_3_4__DIDT_STALL_PATTERN_4__SHIFT 0x10
30551#define DIDT_DB_STALL_PATTERN_3_4__DIDT_STALL_PATTERN_3_MASK 0x00007FFFL
30552#define DIDT_DB_STALL_PATTERN_3_4__DIDT_STALL_PATTERN_4_MASK 0x7FFF0000L
30553//DIDT_DB_STALL_PATTERN_5_6
30554#define DIDT_DB_STALL_PATTERN_5_6__DIDT_STALL_PATTERN_5__SHIFT 0x0
30555#define DIDT_DB_STALL_PATTERN_5_6__DIDT_STALL_PATTERN_6__SHIFT 0x10
30556#define DIDT_DB_STALL_PATTERN_5_6__DIDT_STALL_PATTERN_5_MASK 0x00007FFFL
30557#define DIDT_DB_STALL_PATTERN_5_6__DIDT_STALL_PATTERN_6_MASK 0x7FFF0000L
30558//DIDT_DB_STALL_PATTERN_7
30559#define DIDT_DB_STALL_PATTERN_7__DIDT_STALL_PATTERN_7__SHIFT 0x0
30560#define DIDT_DB_STALL_PATTERN_7__DIDT_STALL_PATTERN_7_MASK 0x00007FFFL
30561//DIDT_DB_MPD_SCALE_FACTOR
30562#define DIDT_DB_MPD_SCALE_FACTOR__MPD_RATIO_SCALE_LEVEL1__SHIFT 0x0
30563#define DIDT_DB_MPD_SCALE_FACTOR__MPD_RATIO_SCALE_LEVEL2__SHIFT 0x4
30564#define DIDT_DB_MPD_SCALE_FACTOR__MPD_RATIO_SCALE_LEVEL3__SHIFT 0x8
30565#define DIDT_DB_MPD_SCALE_FACTOR__MPD_RATIO_SCALE_LEVEL4__SHIFT 0xc
30566#define DIDT_DB_MPD_SCALE_FACTOR__MPD_SCALE_LEVEL0__SHIFT 0x10
30567#define DIDT_DB_MPD_SCALE_FACTOR__MPD_SCALE_LEVEL1__SHIFT 0x14
30568#define DIDT_DB_MPD_SCALE_FACTOR__MPD_SCALE_LEVEL2__SHIFT 0x18
30569#define DIDT_DB_MPD_SCALE_FACTOR__MPD_SCALE_LEVEL3__SHIFT 0x1c
30570#define DIDT_DB_MPD_SCALE_FACTOR__MPD_RATIO_SCALE_LEVEL1_MASK 0x0000000FL
30571#define DIDT_DB_MPD_SCALE_FACTOR__MPD_RATIO_SCALE_LEVEL2_MASK 0x000000F0L
30572#define DIDT_DB_MPD_SCALE_FACTOR__MPD_RATIO_SCALE_LEVEL3_MASK 0x00000F00L
30573#define DIDT_DB_MPD_SCALE_FACTOR__MPD_RATIO_SCALE_LEVEL4_MASK 0x0000F000L
30574#define DIDT_DB_MPD_SCALE_FACTOR__MPD_SCALE_LEVEL0_MASK 0x000F0000L
30575#define DIDT_DB_MPD_SCALE_FACTOR__MPD_SCALE_LEVEL1_MASK 0x00F00000L
30576#define DIDT_DB_MPD_SCALE_FACTOR__MPD_SCALE_LEVEL2_MASK 0x0F000000L
30577#define DIDT_DB_MPD_SCALE_FACTOR__MPD_SCALE_LEVEL3_MASK 0xF0000000L
30578//DIDT_DB_THROTTLE_CNTL0
30579#define DIDT_DB_THROTTLE_CNTL0__DIDT_THROTTLE_CNTL_EN__SHIFT 0x0
30580#define DIDT_DB_THROTTLE_CNTL0__DIDT_STALL_CNTL_SEL__SHIFT 0x1
30581#define DIDT_DB_THROTTLE_CNTL0__DIDT_RELEASE_DELAY_HI__SHIFT 0x2
30582#define DIDT_DB_THROTTLE_CNTL0__DIDT_RELEASE_DELAY_LO__SHIFT 0xd
30583#define DIDT_DB_THROTTLE_CNTL0__DIDT_THROTTLE_CNTL_EN_MASK 0x00000001L
30584#define DIDT_DB_THROTTLE_CNTL0__DIDT_STALL_CNTL_SEL_MASK 0x00000002L
30585#define DIDT_DB_THROTTLE_CNTL0__DIDT_RELEASE_DELAY_HI_MASK 0x00001FFCL
30586#define DIDT_DB_THROTTLE_CNTL0__DIDT_RELEASE_DELAY_LO_MASK 0x00FFE000L
30587//DIDT_DB_THROTTLE_CNTL1
30588#define DIDT_DB_THROTTLE_CNTL1__DIDT_BASE_RELEASE_ALLOWED_HI__SHIFT 0x0
30589#define DIDT_DB_THROTTLE_CNTL1__DIDT_INCR_RELEASE_ALLOWED_HI__SHIFT 0x5
30590#define DIDT_DB_THROTTLE_CNTL1__DIDT_BASE_RELEASE_ALLOWED_LO__SHIFT 0xa
30591#define DIDT_DB_THROTTLE_CNTL1__DIDT_INCR_RELEASE_ALLOWED_LO__SHIFT 0xf
30592#define DIDT_DB_THROTTLE_CNTL1__DIDT_BASE_RELEASE_ALLOWED_HI_MASK 0x0000001FL
30593#define DIDT_DB_THROTTLE_CNTL1__DIDT_INCR_RELEASE_ALLOWED_HI_MASK 0x000003E0L
30594#define DIDT_DB_THROTTLE_CNTL1__DIDT_BASE_RELEASE_ALLOWED_LO_MASK 0x00007C00L
30595#define DIDT_DB_THROTTLE_CNTL1__DIDT_INCR_RELEASE_ALLOWED_LO_MASK 0x000F8000L
30596//DIDT_DB_THROTTLE_CNTL_STATUS
30597#define DIDT_DB_THROTTLE_CNTL_STATUS__DIDT_THROTTLE_CNTL_FSM_STATE__SHIFT 0x0
30598#define DIDT_DB_THROTTLE_CNTL_STATUS__DIDT_THROTTLE_CNTL_FSM_STATE_MASK 0x00000003L
30599//DIDT_DB_WEIGHT0_3
30600#define DIDT_DB_WEIGHT0_3__WEIGHT0__SHIFT 0x0
30601#define DIDT_DB_WEIGHT0_3__WEIGHT1__SHIFT 0x8
30602#define DIDT_DB_WEIGHT0_3__WEIGHT2__SHIFT 0x10
30603#define DIDT_DB_WEIGHT0_3__WEIGHT3__SHIFT 0x18
30604#define DIDT_DB_WEIGHT0_3__WEIGHT0_MASK 0x000000FFL
30605#define DIDT_DB_WEIGHT0_3__WEIGHT1_MASK 0x0000FF00L
30606#define DIDT_DB_WEIGHT0_3__WEIGHT2_MASK 0x00FF0000L
30607#define DIDT_DB_WEIGHT0_3__WEIGHT3_MASK 0xFF000000L
30608//DIDT_DB_WEIGHT4_7
30609#define DIDT_DB_WEIGHT4_7__WEIGHT4__SHIFT 0x0
30610#define DIDT_DB_WEIGHT4_7__WEIGHT5__SHIFT 0x8
30611#define DIDT_DB_WEIGHT4_7__WEIGHT6__SHIFT 0x10
30612#define DIDT_DB_WEIGHT4_7__WEIGHT7__SHIFT 0x18
30613#define DIDT_DB_WEIGHT4_7__WEIGHT4_MASK 0x000000FFL
30614#define DIDT_DB_WEIGHT4_7__WEIGHT5_MASK 0x0000FF00L
30615#define DIDT_DB_WEIGHT4_7__WEIGHT6_MASK 0x00FF0000L
30616#define DIDT_DB_WEIGHT4_7__WEIGHT7_MASK 0xFF000000L
30617//DIDT_DB_WEIGHT8_11
30618#define DIDT_DB_WEIGHT8_11__WEIGHT8__SHIFT 0x0
30619#define DIDT_DB_WEIGHT8_11__WEIGHT9__SHIFT 0x8
30620#define DIDT_DB_WEIGHT8_11__WEIGHT10__SHIFT 0x10
30621#define DIDT_DB_WEIGHT8_11__WEIGHT11__SHIFT 0x18
30622#define DIDT_DB_WEIGHT8_11__WEIGHT8_MASK 0x000000FFL
30623#define DIDT_DB_WEIGHT8_11__WEIGHT9_MASK 0x0000FF00L
30624#define DIDT_DB_WEIGHT8_11__WEIGHT10_MASK 0x00FF0000L
30625#define DIDT_DB_WEIGHT8_11__WEIGHT11_MASK 0xFF000000L
30626//DIDT_DB_EDC_CTRL
30627#define DIDT_DB_EDC_CTRL__EDC_EN__SHIFT 0x0
30628#define DIDT_DB_EDC_CTRL__EDC_SW_RST__SHIFT 0x1
30629#define DIDT_DB_EDC_CTRL__EDC_CLK_EN_OVERRIDE__SHIFT 0x2
30630#define DIDT_DB_EDC_CTRL__EDC_FORCE_STALL__SHIFT 0x3
30631#define DIDT_DB_EDC_CTRL__EDC_TRIGGER_THROTTLE_LOWBIT__SHIFT 0x4
30632#define DIDT_DB_EDC_CTRL__EDC_STALL_PATTERN_BIT_NUMS__SHIFT 0x9
30633#define DIDT_DB_EDC_CTRL__EDC_ALLOW_WRITE_PWRDELTA__SHIFT 0x11
30634#define DIDT_DB_EDC_CTRL__GC_EDC_EN__SHIFT 0x12
30635#define DIDT_DB_EDC_CTRL__GC_EDC_STALL_POLICY__SHIFT 0x13
30636#define DIDT_DB_EDC_CTRL__GC_EDC_LEVEL_COMB_EN__SHIFT 0x15
30637#define DIDT_DB_EDC_CTRL__SE_EDC_LEVEL_COMB_EN__SHIFT 0x16
30638#define DIDT_DB_EDC_CTRL__EDC_LEVEL_MODE_SEL__SHIFT 0x17
30639#define DIDT_DB_EDC_CTRL__EDC_EN_MASK 0x00000001L
30640#define DIDT_DB_EDC_CTRL__EDC_SW_RST_MASK 0x00000002L
30641#define DIDT_DB_EDC_CTRL__EDC_CLK_EN_OVERRIDE_MASK 0x00000004L
30642#define DIDT_DB_EDC_CTRL__EDC_FORCE_STALL_MASK 0x00000008L
30643#define DIDT_DB_EDC_CTRL__EDC_TRIGGER_THROTTLE_LOWBIT_MASK 0x000001F0L
30644#define DIDT_DB_EDC_CTRL__EDC_STALL_PATTERN_BIT_NUMS_MASK 0x0001FE00L
30645#define DIDT_DB_EDC_CTRL__EDC_ALLOW_WRITE_PWRDELTA_MASK 0x00020000L
30646#define DIDT_DB_EDC_CTRL__GC_EDC_EN_MASK 0x00040000L
30647#define DIDT_DB_EDC_CTRL__GC_EDC_STALL_POLICY_MASK 0x00180000L
30648#define DIDT_DB_EDC_CTRL__GC_EDC_LEVEL_COMB_EN_MASK 0x00200000L
30649#define DIDT_DB_EDC_CTRL__SE_EDC_LEVEL_COMB_EN_MASK 0x00400000L
30650#define DIDT_DB_EDC_CTRL__EDC_LEVEL_MODE_SEL_MASK 0x00800000L
30651//DIDT_DB_THROTTLE_CTRL
30652#define DIDT_DB_THROTTLE_CTRL__PCC_STALL_EN__SHIFT 0x1
30653#define DIDT_DB_THROTTLE_CTRL__PCC_STALL_EN_MASK 0x00000002L
30654//DIDT_DB_EDC_STALL_PATTERN_1_2
30655#define DIDT_DB_EDC_STALL_PATTERN_1_2__EDC_STALL_PATTERN_1__SHIFT 0x0
30656#define DIDT_DB_EDC_STALL_PATTERN_1_2__EDC_STALL_PATTERN_2__SHIFT 0x10
30657#define DIDT_DB_EDC_STALL_PATTERN_1_2__EDC_STALL_PATTERN_1_MASK 0x00007FFFL
30658#define DIDT_DB_EDC_STALL_PATTERN_1_2__EDC_STALL_PATTERN_2_MASK 0x7FFF0000L
30659//DIDT_DB_EDC_STALL_PATTERN_3_4
30660#define DIDT_DB_EDC_STALL_PATTERN_3_4__EDC_STALL_PATTERN_3__SHIFT 0x0
30661#define DIDT_DB_EDC_STALL_PATTERN_3_4__EDC_STALL_PATTERN_4__SHIFT 0x10
30662#define DIDT_DB_EDC_STALL_PATTERN_3_4__EDC_STALL_PATTERN_3_MASK 0x00007FFFL
30663#define DIDT_DB_EDC_STALL_PATTERN_3_4__EDC_STALL_PATTERN_4_MASK 0x7FFF0000L
30664//DIDT_DB_EDC_STALL_PATTERN_5_6
30665#define DIDT_DB_EDC_STALL_PATTERN_5_6__EDC_STALL_PATTERN_5__SHIFT 0x0
30666#define DIDT_DB_EDC_STALL_PATTERN_5_6__EDC_STALL_PATTERN_6__SHIFT 0x10
30667#define DIDT_DB_EDC_STALL_PATTERN_5_6__EDC_STALL_PATTERN_5_MASK 0x00007FFFL
30668#define DIDT_DB_EDC_STALL_PATTERN_5_6__EDC_STALL_PATTERN_6_MASK 0x7FFF0000L
30669//DIDT_DB_EDC_STALL_PATTERN_7
30670#define DIDT_DB_EDC_STALL_PATTERN_7__EDC_STALL_PATTERN_7__SHIFT 0x0
30671#define DIDT_DB_EDC_STALL_PATTERN_7__EDC_STALL_PATTERN_7_MASK 0x00007FFFL
30672//DIDT_DB_EDC_STALL_DELAY_1
30673#define DIDT_DB_EDC_STALL_DELAY_1__EDC_STALL_DELAY_DB0__SHIFT 0x0
30674#define DIDT_DB_EDC_STALL_DELAY_1__EDC_STALL_DELAY_DB1__SHIFT 0x5
30675#define DIDT_DB_EDC_STALL_DELAY_1__EDC_STALL_DELAY_DB0_MASK 0x0000001FL
30676#define DIDT_DB_EDC_STALL_DELAY_1__EDC_STALL_DELAY_DB1_MASK 0x000003E0L
30677//DIDT_TD_CTRL0
30678#define DIDT_TD_CTRL0__DIDT_CTRL_EN__SHIFT 0x0
30679#define DIDT_TD_CTRL0__PHASE_OFFSET__SHIFT 0x1
30680#define DIDT_TD_CTRL0__DIDT_CTRL_RST__SHIFT 0x3
30681#define DIDT_TD_CTRL0__DIDT_CLK_EN_OVERRIDE__SHIFT 0x4
30682#define DIDT_TD_CTRL0__DIDT_STALL_CTRL_EN__SHIFT 0x5
30683#define DIDT_TD_CTRL0__DIDT_TUNING_CTRL_EN__SHIFT 0x6
30684#define DIDT_TD_CTRL0__DIDT_STALL_AUTO_RELEASE_EN__SHIFT 0x7
30685#define DIDT_TD_CTRL0__DIDT_HI_POWER_THRESHOLD__SHIFT 0x8
30686#define DIDT_TD_CTRL0__DIDT_AUTO_MPD_EN__SHIFT 0x18
30687#define DIDT_TD_CTRL0__DIDT_STALL_EVENT_EN__SHIFT 0x19
30688#define DIDT_TD_CTRL0__DIDT_STALL_EVENT_COUNTER_CLEAR__SHIFT 0x1a
30689#define DIDT_TD_CTRL0__DIDT_RLC_FORCE_STALL_EN__SHIFT 0x1b
30690#define DIDT_TD_CTRL0__DIDT_RLC_STALL_LEVEL_SEL__SHIFT 0x1c
30691#define DIDT_TD_CTRL0__DIDT_CTRL_EN_MASK 0x00000001L
30692#define DIDT_TD_CTRL0__PHASE_OFFSET_MASK 0x00000006L
30693#define DIDT_TD_CTRL0__DIDT_CTRL_RST_MASK 0x00000008L
30694#define DIDT_TD_CTRL0__DIDT_CLK_EN_OVERRIDE_MASK 0x00000010L
30695#define DIDT_TD_CTRL0__DIDT_STALL_CTRL_EN_MASK 0x00000020L
30696#define DIDT_TD_CTRL0__DIDT_TUNING_CTRL_EN_MASK 0x00000040L
30697#define DIDT_TD_CTRL0__DIDT_STALL_AUTO_RELEASE_EN_MASK 0x00000080L
30698#define DIDT_TD_CTRL0__DIDT_HI_POWER_THRESHOLD_MASK 0x00FFFF00L
30699#define DIDT_TD_CTRL0__DIDT_AUTO_MPD_EN_MASK 0x01000000L
30700#define DIDT_TD_CTRL0__DIDT_STALL_EVENT_EN_MASK 0x02000000L
30701#define DIDT_TD_CTRL0__DIDT_STALL_EVENT_COUNTER_CLEAR_MASK 0x04000000L
30702#define DIDT_TD_CTRL0__DIDT_RLC_FORCE_STALL_EN_MASK 0x08000000L
30703#define DIDT_TD_CTRL0__DIDT_RLC_STALL_LEVEL_SEL_MASK 0x10000000L
30704//DIDT_TD_CTRL2
30705#define DIDT_TD_CTRL2__MAX_POWER_DELTA__SHIFT 0x0
30706#define DIDT_TD_CTRL2__SHORT_TERM_INTERVAL_SIZE__SHIFT 0x10
30707#define DIDT_TD_CTRL2__LONG_TERM_INTERVAL_RATIO__SHIFT 0x1b
30708#define DIDT_TD_CTRL2__MAX_POWER_DELTA_MASK 0x00003FFFL
30709#define DIDT_TD_CTRL2__SHORT_TERM_INTERVAL_SIZE_MASK 0x03FF0000L
30710#define DIDT_TD_CTRL2__LONG_TERM_INTERVAL_RATIO_MASK 0x78000000L
30711//DIDT_TD_STALL_CTRL
30712#define DIDT_TD_STALL_CTRL__DIDT_STALL_DELAY_HI__SHIFT 0x0
30713#define DIDT_TD_STALL_CTRL__DIDT_STALL_DELAY_LO__SHIFT 0x6
30714#define DIDT_TD_STALL_CTRL__DIDT_MAX_STALLS_ALLOWED_HI__SHIFT 0xc
30715#define DIDT_TD_STALL_CTRL__DIDT_MAX_STALLS_ALLOWED_LO__SHIFT 0x12
30716#define DIDT_TD_STALL_CTRL__DIDT_STALL_DELAY_HI_MASK 0x0000003FL
30717#define DIDT_TD_STALL_CTRL__DIDT_STALL_DELAY_LO_MASK 0x00000FC0L
30718#define DIDT_TD_STALL_CTRL__DIDT_MAX_STALLS_ALLOWED_HI_MASK 0x0003F000L
30719#define DIDT_TD_STALL_CTRL__DIDT_MAX_STALLS_ALLOWED_LO_MASK 0x00FC0000L
30720//DIDT_TD_TUNING_CTRL
30721#define DIDT_TD_TUNING_CTRL__MAX_POWER_DELTA_HI__SHIFT 0x0
30722#define DIDT_TD_TUNING_CTRL__MAX_POWER_DELTA_LO__SHIFT 0xe
30723#define DIDT_TD_TUNING_CTRL__MAX_POWER_DELTA_HI_MASK 0x00003FFFL
30724#define DIDT_TD_TUNING_CTRL__MAX_POWER_DELTA_LO_MASK 0x0FFFC000L
30725//DIDT_TD_STALL_AUTO_RELEASE_CTRL
30726#define DIDT_TD_STALL_AUTO_RELEASE_CTRL__DIDT_STALL_AUTO_RELEASE_TIME__SHIFT 0x0
30727#define DIDT_TD_STALL_AUTO_RELEASE_CTRL__DIDT_STALL_AUTO_RELEASE_TIME_MASK 0x00FFFFFFL
30728//DIDT_TD_CTRL3
30729#define DIDT_TD_CTRL3__GC_DIDT_ENABLE__SHIFT 0x0
30730#define DIDT_TD_CTRL3__GC_DIDT_CLK_EN_OVERRIDE__SHIFT 0x1
30731#define DIDT_TD_CTRL3__THROTTLE_POLICY__SHIFT 0x2
30732#define DIDT_TD_CTRL3__DIDT_TRIGGER_THROTTLE_LOWBIT__SHIFT 0x4
30733#define DIDT_TD_CTRL3__DIDT_POWER_LEVEL_LOWBIT__SHIFT 0x9
30734#define DIDT_TD_CTRL3__DIDT_STALL_PATTERN_BIT_NUMS__SHIFT 0xe
30735#define DIDT_TD_CTRL3__GC_DIDT_LEVEL_COMB_EN__SHIFT 0x16
30736#define DIDT_TD_CTRL3__SE_DIDT_LEVEL_COMB_EN__SHIFT 0x17
30737#define DIDT_TD_CTRL3__QUALIFY_STALL_EN__SHIFT 0x18
30738#define DIDT_TD_CTRL3__DIDT_STALL_SEL__SHIFT 0x19
30739#define DIDT_TD_CTRL3__DIDT_FORCE_STALL__SHIFT 0x1b
30740#define DIDT_TD_CTRL3__DIDT_STALL_DELAY_EN__SHIFT 0x1c
30741#define DIDT_TD_CTRL3__GC_DIDT_ENABLE_MASK 0x00000001L
30742#define DIDT_TD_CTRL3__GC_DIDT_CLK_EN_OVERRIDE_MASK 0x00000002L
30743#define DIDT_TD_CTRL3__THROTTLE_POLICY_MASK 0x0000000CL
30744#define DIDT_TD_CTRL3__DIDT_TRIGGER_THROTTLE_LOWBIT_MASK 0x000001F0L
30745#define DIDT_TD_CTRL3__DIDT_POWER_LEVEL_LOWBIT_MASK 0x00003E00L
30746#define DIDT_TD_CTRL3__DIDT_STALL_PATTERN_BIT_NUMS_MASK 0x003FC000L
30747#define DIDT_TD_CTRL3__GC_DIDT_LEVEL_COMB_EN_MASK 0x00400000L
30748#define DIDT_TD_CTRL3__SE_DIDT_LEVEL_COMB_EN_MASK 0x00800000L
30749#define DIDT_TD_CTRL3__QUALIFY_STALL_EN_MASK 0x01000000L
30750#define DIDT_TD_CTRL3__DIDT_STALL_SEL_MASK 0x06000000L
30751#define DIDT_TD_CTRL3__DIDT_FORCE_STALL_MASK 0x08000000L
30752#define DIDT_TD_CTRL3__DIDT_STALL_DELAY_EN_MASK 0x10000000L
30753//DIDT_TD_STALL_PATTERN_1_2
30754#define DIDT_TD_STALL_PATTERN_1_2__DIDT_STALL_PATTERN_1__SHIFT 0x0
30755#define DIDT_TD_STALL_PATTERN_1_2__DIDT_STALL_PATTERN_2__SHIFT 0x10
30756#define DIDT_TD_STALL_PATTERN_1_2__DIDT_STALL_PATTERN_1_MASK 0x00007FFFL
30757#define DIDT_TD_STALL_PATTERN_1_2__DIDT_STALL_PATTERN_2_MASK 0x7FFF0000L
30758//DIDT_TD_STALL_PATTERN_3_4
30759#define DIDT_TD_STALL_PATTERN_3_4__DIDT_STALL_PATTERN_3__SHIFT 0x0
30760#define DIDT_TD_STALL_PATTERN_3_4__DIDT_STALL_PATTERN_4__SHIFT 0x10
30761#define DIDT_TD_STALL_PATTERN_3_4__DIDT_STALL_PATTERN_3_MASK 0x00007FFFL
30762#define DIDT_TD_STALL_PATTERN_3_4__DIDT_STALL_PATTERN_4_MASK 0x7FFF0000L
30763//DIDT_TD_STALL_PATTERN_5_6
30764#define DIDT_TD_STALL_PATTERN_5_6__DIDT_STALL_PATTERN_5__SHIFT 0x0
30765#define DIDT_TD_STALL_PATTERN_5_6__DIDT_STALL_PATTERN_6__SHIFT 0x10
30766#define DIDT_TD_STALL_PATTERN_5_6__DIDT_STALL_PATTERN_5_MASK 0x00007FFFL
30767#define DIDT_TD_STALL_PATTERN_5_6__DIDT_STALL_PATTERN_6_MASK 0x7FFF0000L
30768//DIDT_TD_STALL_PATTERN_7
30769#define DIDT_TD_STALL_PATTERN_7__DIDT_STALL_PATTERN_7__SHIFT 0x0
30770#define DIDT_TD_STALL_PATTERN_7__DIDT_STALL_PATTERN_7_MASK 0x00007FFFL
30771//DIDT_TD_MPD_SCALE_FACTOR
30772#define DIDT_TD_MPD_SCALE_FACTOR__MPD_RATIO_SCALE_LEVEL1__SHIFT 0x0
30773#define DIDT_TD_MPD_SCALE_FACTOR__MPD_RATIO_SCALE_LEVEL2__SHIFT 0x4
30774#define DIDT_TD_MPD_SCALE_FACTOR__MPD_RATIO_SCALE_LEVEL3__SHIFT 0x8
30775#define DIDT_TD_MPD_SCALE_FACTOR__MPD_RATIO_SCALE_LEVEL4__SHIFT 0xc
30776#define DIDT_TD_MPD_SCALE_FACTOR__MPD_SCALE_LEVEL0__SHIFT 0x10
30777#define DIDT_TD_MPD_SCALE_FACTOR__MPD_SCALE_LEVEL1__SHIFT 0x14
30778#define DIDT_TD_MPD_SCALE_FACTOR__MPD_SCALE_LEVEL2__SHIFT 0x18
30779#define DIDT_TD_MPD_SCALE_FACTOR__MPD_SCALE_LEVEL3__SHIFT 0x1c
30780#define DIDT_TD_MPD_SCALE_FACTOR__MPD_RATIO_SCALE_LEVEL1_MASK 0x0000000FL
30781#define DIDT_TD_MPD_SCALE_FACTOR__MPD_RATIO_SCALE_LEVEL2_MASK 0x000000F0L
30782#define DIDT_TD_MPD_SCALE_FACTOR__MPD_RATIO_SCALE_LEVEL3_MASK 0x00000F00L
30783#define DIDT_TD_MPD_SCALE_FACTOR__MPD_RATIO_SCALE_LEVEL4_MASK 0x0000F000L
30784#define DIDT_TD_MPD_SCALE_FACTOR__MPD_SCALE_LEVEL0_MASK 0x000F0000L
30785#define DIDT_TD_MPD_SCALE_FACTOR__MPD_SCALE_LEVEL1_MASK 0x00F00000L
30786#define DIDT_TD_MPD_SCALE_FACTOR__MPD_SCALE_LEVEL2_MASK 0x0F000000L
30787#define DIDT_TD_MPD_SCALE_FACTOR__MPD_SCALE_LEVEL3_MASK 0xF0000000L
30788//DIDT_TD_THROTTLE_CNTL0
30789#define DIDT_TD_THROTTLE_CNTL0__DIDT_THROTTLE_CNTL_EN__SHIFT 0x0
30790#define DIDT_TD_THROTTLE_CNTL0__DIDT_STALL_CNTL_SEL__SHIFT 0x1
30791#define DIDT_TD_THROTTLE_CNTL0__DIDT_RELEASE_DELAY_HI__SHIFT 0x2
30792#define DIDT_TD_THROTTLE_CNTL0__DIDT_RELEASE_DELAY_LO__SHIFT 0xd
30793#define DIDT_TD_THROTTLE_CNTL0__DIDT_THROTTLE_CNTL_EN_MASK 0x00000001L
30794#define DIDT_TD_THROTTLE_CNTL0__DIDT_STALL_CNTL_SEL_MASK 0x00000002L
30795#define DIDT_TD_THROTTLE_CNTL0__DIDT_RELEASE_DELAY_HI_MASK 0x00001FFCL
30796#define DIDT_TD_THROTTLE_CNTL0__DIDT_RELEASE_DELAY_LO_MASK 0x00FFE000L
30797//DIDT_TD_THROTTLE_CNTL1
30798#define DIDT_TD_THROTTLE_CNTL1__DIDT_BASE_RELEASE_ALLOWED_HI__SHIFT 0x0
30799#define DIDT_TD_THROTTLE_CNTL1__DIDT_INCR_RELEASE_ALLOWED_HI__SHIFT 0x5
30800#define DIDT_TD_THROTTLE_CNTL1__DIDT_BASE_RELEASE_ALLOWED_LO__SHIFT 0xa
30801#define DIDT_TD_THROTTLE_CNTL1__DIDT_INCR_RELEASE_ALLOWED_LO__SHIFT 0xf
30802#define DIDT_TD_THROTTLE_CNTL1__DIDT_BASE_RELEASE_ALLOWED_HI_MASK 0x0000001FL
30803#define DIDT_TD_THROTTLE_CNTL1__DIDT_INCR_RELEASE_ALLOWED_HI_MASK 0x000003E0L
30804#define DIDT_TD_THROTTLE_CNTL1__DIDT_BASE_RELEASE_ALLOWED_LO_MASK 0x00007C00L
30805#define DIDT_TD_THROTTLE_CNTL1__DIDT_INCR_RELEASE_ALLOWED_LO_MASK 0x000F8000L
30806//DIDT_TD_THROTTLE_CNTL_STATUS
30807#define DIDT_TD_THROTTLE_CNTL_STATUS__DIDT_THROTTLE_CNTL_FSM_STATE__SHIFT 0x0
30808#define DIDT_TD_THROTTLE_CNTL_STATUS__DIDT_THROTTLE_CNTL_FSM_STATE_MASK 0x00000003L
30809//DIDT_TD_WEIGHT0_3
30810#define DIDT_TD_WEIGHT0_3__WEIGHT0__SHIFT 0x0
30811#define DIDT_TD_WEIGHT0_3__WEIGHT1__SHIFT 0x8
30812#define DIDT_TD_WEIGHT0_3__WEIGHT2__SHIFT 0x10
30813#define DIDT_TD_WEIGHT0_3__WEIGHT3__SHIFT 0x18
30814#define DIDT_TD_WEIGHT0_3__WEIGHT0_MASK 0x000000FFL
30815#define DIDT_TD_WEIGHT0_3__WEIGHT1_MASK 0x0000FF00L
30816#define DIDT_TD_WEIGHT0_3__WEIGHT2_MASK 0x00FF0000L
30817#define DIDT_TD_WEIGHT0_3__WEIGHT3_MASK 0xFF000000L
30818//DIDT_TD_WEIGHT4_7
30819#define DIDT_TD_WEIGHT4_7__WEIGHT4__SHIFT 0x0
30820#define DIDT_TD_WEIGHT4_7__WEIGHT5__SHIFT 0x8
30821#define DIDT_TD_WEIGHT4_7__WEIGHT6__SHIFT 0x10
30822#define DIDT_TD_WEIGHT4_7__WEIGHT7__SHIFT 0x18
30823#define DIDT_TD_WEIGHT4_7__WEIGHT4_MASK 0x000000FFL
30824#define DIDT_TD_WEIGHT4_7__WEIGHT5_MASK 0x0000FF00L
30825#define DIDT_TD_WEIGHT4_7__WEIGHT6_MASK 0x00FF0000L
30826#define DIDT_TD_WEIGHT4_7__WEIGHT7_MASK 0xFF000000L
30827//DIDT_TD_WEIGHT8_11
30828#define DIDT_TD_WEIGHT8_11__WEIGHT8__SHIFT 0x0
30829#define DIDT_TD_WEIGHT8_11__WEIGHT9__SHIFT 0x8
30830#define DIDT_TD_WEIGHT8_11__WEIGHT10__SHIFT 0x10
30831#define DIDT_TD_WEIGHT8_11__WEIGHT11__SHIFT 0x18
30832#define DIDT_TD_WEIGHT8_11__WEIGHT8_MASK 0x000000FFL
30833#define DIDT_TD_WEIGHT8_11__WEIGHT9_MASK 0x0000FF00L
30834#define DIDT_TD_WEIGHT8_11__WEIGHT10_MASK 0x00FF0000L
30835#define DIDT_TD_WEIGHT8_11__WEIGHT11_MASK 0xFF000000L
30836//DIDT_TD_EDC_CTRL
30837#define DIDT_TD_EDC_CTRL__EDC_EN__SHIFT 0x0
30838#define DIDT_TD_EDC_CTRL__EDC_SW_RST__SHIFT 0x1
30839#define DIDT_TD_EDC_CTRL__EDC_CLK_EN_OVERRIDE__SHIFT 0x2
30840#define DIDT_TD_EDC_CTRL__EDC_FORCE_STALL__SHIFT 0x3
30841#define DIDT_TD_EDC_CTRL__EDC_TRIGGER_THROTTLE_LOWBIT__SHIFT 0x4
30842#define DIDT_TD_EDC_CTRL__EDC_STALL_PATTERN_BIT_NUMS__SHIFT 0x9
30843#define DIDT_TD_EDC_CTRL__EDC_ALLOW_WRITE_PWRDELTA__SHIFT 0x11
30844#define DIDT_TD_EDC_CTRL__GC_EDC_EN__SHIFT 0x12
30845#define DIDT_TD_EDC_CTRL__GC_EDC_STALL_POLICY__SHIFT 0x13
30846#define DIDT_TD_EDC_CTRL__GC_EDC_LEVEL_COMB_EN__SHIFT 0x15
30847#define DIDT_TD_EDC_CTRL__SE_EDC_LEVEL_COMB_EN__SHIFT 0x16
30848#define DIDT_TD_EDC_CTRL__EDC_LEVEL_MODE_SEL__SHIFT 0x17
30849#define DIDT_TD_EDC_CTRL__EDC_EN_MASK 0x00000001L
30850#define DIDT_TD_EDC_CTRL__EDC_SW_RST_MASK 0x00000002L
30851#define DIDT_TD_EDC_CTRL__EDC_CLK_EN_OVERRIDE_MASK 0x00000004L
30852#define DIDT_TD_EDC_CTRL__EDC_FORCE_STALL_MASK 0x00000008L
30853#define DIDT_TD_EDC_CTRL__EDC_TRIGGER_THROTTLE_LOWBIT_MASK 0x000001F0L
30854#define DIDT_TD_EDC_CTRL__EDC_STALL_PATTERN_BIT_NUMS_MASK 0x0001FE00L
30855#define DIDT_TD_EDC_CTRL__EDC_ALLOW_WRITE_PWRDELTA_MASK 0x00020000L
30856#define DIDT_TD_EDC_CTRL__GC_EDC_EN_MASK 0x00040000L
30857#define DIDT_TD_EDC_CTRL__GC_EDC_STALL_POLICY_MASK 0x00180000L
30858#define DIDT_TD_EDC_CTRL__GC_EDC_LEVEL_COMB_EN_MASK 0x00200000L
30859#define DIDT_TD_EDC_CTRL__SE_EDC_LEVEL_COMB_EN_MASK 0x00400000L
30860#define DIDT_TD_EDC_CTRL__EDC_LEVEL_MODE_SEL_MASK 0x00800000L
30861//DIDT_TD_THROTTLE_CTRL
30862#define DIDT_TD_THROTTLE_CTRL__PCC_STALL_EN__SHIFT 0x1
30863#define DIDT_TD_THROTTLE_CTRL__PCC_STALL_EN_MASK 0x00000002L
30864//DIDT_TD_EDC_STALL_PATTERN_1_2
30865#define DIDT_TD_EDC_STALL_PATTERN_1_2__EDC_STALL_PATTERN_1__SHIFT 0x0
30866#define DIDT_TD_EDC_STALL_PATTERN_1_2__EDC_STALL_PATTERN_2__SHIFT 0x10
30867#define DIDT_TD_EDC_STALL_PATTERN_1_2__EDC_STALL_PATTERN_1_MASK 0x00007FFFL
30868#define DIDT_TD_EDC_STALL_PATTERN_1_2__EDC_STALL_PATTERN_2_MASK 0x7FFF0000L
30869//DIDT_TD_EDC_STALL_PATTERN_3_4
30870#define DIDT_TD_EDC_STALL_PATTERN_3_4__EDC_STALL_PATTERN_3__SHIFT 0x0
30871#define DIDT_TD_EDC_STALL_PATTERN_3_4__EDC_STALL_PATTERN_4__SHIFT 0x10
30872#define DIDT_TD_EDC_STALL_PATTERN_3_4__EDC_STALL_PATTERN_3_MASK 0x00007FFFL
30873#define DIDT_TD_EDC_STALL_PATTERN_3_4__EDC_STALL_PATTERN_4_MASK 0x7FFF0000L
30874//DIDT_TD_EDC_STALL_PATTERN_5_6
30875#define DIDT_TD_EDC_STALL_PATTERN_5_6__EDC_STALL_PATTERN_5__SHIFT 0x0
30876#define DIDT_TD_EDC_STALL_PATTERN_5_6__EDC_STALL_PATTERN_6__SHIFT 0x10
30877#define DIDT_TD_EDC_STALL_PATTERN_5_6__EDC_STALL_PATTERN_5_MASK 0x00007FFFL
30878#define DIDT_TD_EDC_STALL_PATTERN_5_6__EDC_STALL_PATTERN_6_MASK 0x7FFF0000L
30879//DIDT_TD_EDC_STALL_PATTERN_7
30880#define DIDT_TD_EDC_STALL_PATTERN_7__EDC_STALL_PATTERN_7__SHIFT 0x0
30881#define DIDT_TD_EDC_STALL_PATTERN_7__EDC_STALL_PATTERN_7_MASK 0x00007FFFL
30882//DIDT_TD_EDC_STALL_DELAY_1
30883#define DIDT_TD_EDC_STALL_DELAY_1__EDC_STALL_DELAY_TD0__SHIFT 0x0
30884#define DIDT_TD_EDC_STALL_DELAY_1__EDC_STALL_DELAY_TD1__SHIFT 0x7
30885#define DIDT_TD_EDC_STALL_DELAY_1__EDC_STALL_DELAY_TD2__SHIFT 0xe
30886#define DIDT_TD_EDC_STALL_DELAY_1__EDC_STALL_DELAY_TD3__SHIFT 0x15
30887#define DIDT_TD_EDC_STALL_DELAY_1__EDC_STALL_DELAY_TD0_MASK 0x0000007FL
30888#define DIDT_TD_EDC_STALL_DELAY_1__EDC_STALL_DELAY_TD1_MASK 0x00003F80L
30889#define DIDT_TD_EDC_STALL_DELAY_1__EDC_STALL_DELAY_TD2_MASK 0x001FC000L
30890#define DIDT_TD_EDC_STALL_DELAY_1__EDC_STALL_DELAY_TD3_MASK 0x0FE00000L
30891//DIDT_TD_EDC_STALL_DELAY_2
30892#define DIDT_TD_EDC_STALL_DELAY_2__EDC_STALL_DELAY_TD4__SHIFT 0x0
30893#define DIDT_TD_EDC_STALL_DELAY_2__EDC_STALL_DELAY_TD4_MASK 0x0000007FL
30894//DIDT_TCP_CTRL0
30895#define DIDT_TCP_CTRL0__DIDT_CTRL_EN__SHIFT 0x0
30896#define DIDT_TCP_CTRL0__PHASE_OFFSET__SHIFT 0x1
30897#define DIDT_TCP_CTRL0__DIDT_CTRL_RST__SHIFT 0x3
30898#define DIDT_TCP_CTRL0__DIDT_CLK_EN_OVERRIDE__SHIFT 0x4
30899#define DIDT_TCP_CTRL0__DIDT_STALL_CTRL_EN__SHIFT 0x5
30900#define DIDT_TCP_CTRL0__DIDT_TUNING_CTRL_EN__SHIFT 0x6
30901#define DIDT_TCP_CTRL0__DIDT_STALL_AUTO_RELEASE_EN__SHIFT 0x7
30902#define DIDT_TCP_CTRL0__DIDT_HI_POWER_THRESHOLD__SHIFT 0x8
30903#define DIDT_TCP_CTRL0__DIDT_AUTO_MPD_EN__SHIFT 0x18
30904#define DIDT_TCP_CTRL0__DIDT_STALL_EVENT_EN__SHIFT 0x19
30905#define DIDT_TCP_CTRL0__DIDT_STALL_EVENT_COUNTER_CLEAR__SHIFT 0x1a
30906#define DIDT_TCP_CTRL0__DIDT_RLC_FORCE_STALL_EN__SHIFT 0x1b
30907#define DIDT_TCP_CTRL0__DIDT_RLC_STALL_LEVEL_SEL__SHIFT 0x1c
30908#define DIDT_TCP_CTRL0__DIDT_CTRL_EN_MASK 0x00000001L
30909#define DIDT_TCP_CTRL0__PHASE_OFFSET_MASK 0x00000006L
30910#define DIDT_TCP_CTRL0__DIDT_CTRL_RST_MASK 0x00000008L
30911#define DIDT_TCP_CTRL0__DIDT_CLK_EN_OVERRIDE_MASK 0x00000010L
30912#define DIDT_TCP_CTRL0__DIDT_STALL_CTRL_EN_MASK 0x00000020L
30913#define DIDT_TCP_CTRL0__DIDT_TUNING_CTRL_EN_MASK 0x00000040L
30914#define DIDT_TCP_CTRL0__DIDT_STALL_AUTO_RELEASE_EN_MASK 0x00000080L
30915#define DIDT_TCP_CTRL0__DIDT_HI_POWER_THRESHOLD_MASK 0x00FFFF00L
30916#define DIDT_TCP_CTRL0__DIDT_AUTO_MPD_EN_MASK 0x01000000L
30917#define DIDT_TCP_CTRL0__DIDT_STALL_EVENT_EN_MASK 0x02000000L
30918#define DIDT_TCP_CTRL0__DIDT_STALL_EVENT_COUNTER_CLEAR_MASK 0x04000000L
30919#define DIDT_TCP_CTRL0__DIDT_RLC_FORCE_STALL_EN_MASK 0x08000000L
30920#define DIDT_TCP_CTRL0__DIDT_RLC_STALL_LEVEL_SEL_MASK 0x10000000L
30921//DIDT_TCP_CTRL2
30922#define DIDT_TCP_CTRL2__MAX_POWER_DELTA__SHIFT 0x0
30923#define DIDT_TCP_CTRL2__SHORT_TERM_INTERVAL_SIZE__SHIFT 0x10
30924#define DIDT_TCP_CTRL2__LONG_TERM_INTERVAL_RATIO__SHIFT 0x1b
30925#define DIDT_TCP_CTRL2__MAX_POWER_DELTA_MASK 0x00003FFFL
30926#define DIDT_TCP_CTRL2__SHORT_TERM_INTERVAL_SIZE_MASK 0x03FF0000L
30927#define DIDT_TCP_CTRL2__LONG_TERM_INTERVAL_RATIO_MASK 0x78000000L
30928//DIDT_TCP_STALL_CTRL
30929#define DIDT_TCP_STALL_CTRL__DIDT_STALL_DELAY_HI__SHIFT 0x0
30930#define DIDT_TCP_STALL_CTRL__DIDT_STALL_DELAY_LO__SHIFT 0x6
30931#define DIDT_TCP_STALL_CTRL__DIDT_MAX_STALLS_ALLOWED_HI__SHIFT 0xc
30932#define DIDT_TCP_STALL_CTRL__DIDT_MAX_STALLS_ALLOWED_LO__SHIFT 0x12
30933#define DIDT_TCP_STALL_CTRL__DIDT_STALL_DELAY_HI_MASK 0x0000003FL
30934#define DIDT_TCP_STALL_CTRL__DIDT_STALL_DELAY_LO_MASK 0x00000FC0L
30935#define DIDT_TCP_STALL_CTRL__DIDT_MAX_STALLS_ALLOWED_HI_MASK 0x0003F000L
30936#define DIDT_TCP_STALL_CTRL__DIDT_MAX_STALLS_ALLOWED_LO_MASK 0x00FC0000L
30937//DIDT_TCP_TUNING_CTRL
30938#define DIDT_TCP_TUNING_CTRL__MAX_POWER_DELTA_HI__SHIFT 0x0
30939#define DIDT_TCP_TUNING_CTRL__MAX_POWER_DELTA_LO__SHIFT 0xe
30940#define DIDT_TCP_TUNING_CTRL__MAX_POWER_DELTA_HI_MASK 0x00003FFFL
30941#define DIDT_TCP_TUNING_CTRL__MAX_POWER_DELTA_LO_MASK 0x0FFFC000L
30942//DIDT_TCP_STALL_AUTO_RELEASE_CTRL
30943#define DIDT_TCP_STALL_AUTO_RELEASE_CTRL__DIDT_STALL_AUTO_RELEASE_TIME__SHIFT 0x0
30944#define DIDT_TCP_STALL_AUTO_RELEASE_CTRL__DIDT_STALL_AUTO_RELEASE_TIME_MASK 0x00FFFFFFL
30945//DIDT_TCP_CTRL3
30946#define DIDT_TCP_CTRL3__GC_DIDT_ENABLE__SHIFT 0x0
30947#define DIDT_TCP_CTRL3__GC_DIDT_CLK_EN_OVERRIDE__SHIFT 0x1
30948#define DIDT_TCP_CTRL3__THROTTLE_POLICY__SHIFT 0x2
30949#define DIDT_TCP_CTRL3__DIDT_TRIGGER_THROTTLE_LOWBIT__SHIFT 0x4
30950#define DIDT_TCP_CTRL3__DIDT_POWER_LEVEL_LOWBIT__SHIFT 0x9
30951#define DIDT_TCP_CTRL3__DIDT_STALL_PATTERN_BIT_NUMS__SHIFT 0xe
30952#define DIDT_TCP_CTRL3__GC_DIDT_LEVEL_COMB_EN__SHIFT 0x16
30953#define DIDT_TCP_CTRL3__SE_DIDT_LEVEL_COMB_EN__SHIFT 0x17
30954#define DIDT_TCP_CTRL3__QUALIFY_STALL_EN__SHIFT 0x18
30955#define DIDT_TCP_CTRL3__DIDT_STALL_SEL__SHIFT 0x19
30956#define DIDT_TCP_CTRL3__DIDT_FORCE_STALL__SHIFT 0x1b
30957#define DIDT_TCP_CTRL3__DIDT_STALL_DELAY_EN__SHIFT 0x1c
30958#define DIDT_TCP_CTRL3__GC_DIDT_ENABLE_MASK 0x00000001L
30959#define DIDT_TCP_CTRL3__GC_DIDT_CLK_EN_OVERRIDE_MASK 0x00000002L
30960#define DIDT_TCP_CTRL3__THROTTLE_POLICY_MASK 0x0000000CL
30961#define DIDT_TCP_CTRL3__DIDT_TRIGGER_THROTTLE_LOWBIT_MASK 0x000001F0L
30962#define DIDT_TCP_CTRL3__DIDT_POWER_LEVEL_LOWBIT_MASK 0x00003E00L
30963#define DIDT_TCP_CTRL3__DIDT_STALL_PATTERN_BIT_NUMS_MASK 0x003FC000L
30964#define DIDT_TCP_CTRL3__GC_DIDT_LEVEL_COMB_EN_MASK 0x00400000L
30965#define DIDT_TCP_CTRL3__SE_DIDT_LEVEL_COMB_EN_MASK 0x00800000L
30966#define DIDT_TCP_CTRL3__QUALIFY_STALL_EN_MASK 0x01000000L
30967#define DIDT_TCP_CTRL3__DIDT_STALL_SEL_MASK 0x06000000L
30968#define DIDT_TCP_CTRL3__DIDT_FORCE_STALL_MASK 0x08000000L
30969#define DIDT_TCP_CTRL3__DIDT_STALL_DELAY_EN_MASK 0x10000000L
30970//DIDT_TCP_STALL_PATTERN_1_2
30971#define DIDT_TCP_STALL_PATTERN_1_2__DIDT_STALL_PATTERN_1__SHIFT 0x0
30972#define DIDT_TCP_STALL_PATTERN_1_2__DIDT_STALL_PATTERN_2__SHIFT 0x10
30973#define DIDT_TCP_STALL_PATTERN_1_2__DIDT_STALL_PATTERN_1_MASK 0x00007FFFL
30974#define DIDT_TCP_STALL_PATTERN_1_2__DIDT_STALL_PATTERN_2_MASK 0x7FFF0000L
30975//DIDT_TCP_STALL_PATTERN_3_4
30976#define DIDT_TCP_STALL_PATTERN_3_4__DIDT_STALL_PATTERN_3__SHIFT 0x0
30977#define DIDT_TCP_STALL_PATTERN_3_4__DIDT_STALL_PATTERN_4__SHIFT 0x10
30978#define DIDT_TCP_STALL_PATTERN_3_4__DIDT_STALL_PATTERN_3_MASK 0x00007FFFL
30979#define DIDT_TCP_STALL_PATTERN_3_4__DIDT_STALL_PATTERN_4_MASK 0x7FFF0000L
30980//DIDT_TCP_STALL_PATTERN_5_6
30981#define DIDT_TCP_STALL_PATTERN_5_6__DIDT_STALL_PATTERN_5__SHIFT 0x0
30982#define DIDT_TCP_STALL_PATTERN_5_6__DIDT_STALL_PATTERN_6__SHIFT 0x10
30983#define DIDT_TCP_STALL_PATTERN_5_6__DIDT_STALL_PATTERN_5_MASK 0x00007FFFL
30984#define DIDT_TCP_STALL_PATTERN_5_6__DIDT_STALL_PATTERN_6_MASK 0x7FFF0000L
30985//DIDT_TCP_STALL_PATTERN_7
30986#define DIDT_TCP_STALL_PATTERN_7__DIDT_STALL_PATTERN_7__SHIFT 0x0
30987#define DIDT_TCP_STALL_PATTERN_7__DIDT_STALL_PATTERN_7_MASK 0x00007FFFL
30988//DIDT_TCP_MPD_SCALE_FACTOR
30989#define DIDT_TCP_MPD_SCALE_FACTOR__MPD_RATIO_SCALE_LEVEL1__SHIFT 0x0
30990#define DIDT_TCP_MPD_SCALE_FACTOR__MPD_RATIO_SCALE_LEVEL2__SHIFT 0x4
30991#define DIDT_TCP_MPD_SCALE_FACTOR__MPD_RATIO_SCALE_LEVEL3__SHIFT 0x8
30992#define DIDT_TCP_MPD_SCALE_FACTOR__MPD_RATIO_SCALE_LEVEL4__SHIFT 0xc
30993#define DIDT_TCP_MPD_SCALE_FACTOR__MPD_SCALE_LEVEL0__SHIFT 0x10
30994#define DIDT_TCP_MPD_SCALE_FACTOR__MPD_SCALE_LEVEL1__SHIFT 0x14
30995#define DIDT_TCP_MPD_SCALE_FACTOR__MPD_SCALE_LEVEL2__SHIFT 0x18
30996#define DIDT_TCP_MPD_SCALE_FACTOR__MPD_SCALE_LEVEL3__SHIFT 0x1c
30997#define DIDT_TCP_MPD_SCALE_FACTOR__MPD_RATIO_SCALE_LEVEL1_MASK 0x0000000FL
30998#define DIDT_TCP_MPD_SCALE_FACTOR__MPD_RATIO_SCALE_LEVEL2_MASK 0x000000F0L
30999#define DIDT_TCP_MPD_SCALE_FACTOR__MPD_RATIO_SCALE_LEVEL3_MASK 0x00000F00L
31000#define DIDT_TCP_MPD_SCALE_FACTOR__MPD_RATIO_SCALE_LEVEL4_MASK 0x0000F000L
31001#define DIDT_TCP_MPD_SCALE_FACTOR__MPD_SCALE_LEVEL0_MASK 0x000F0000L
31002#define DIDT_TCP_MPD_SCALE_FACTOR__MPD_SCALE_LEVEL1_MASK 0x00F00000L
31003#define DIDT_TCP_MPD_SCALE_FACTOR__MPD_SCALE_LEVEL2_MASK 0x0F000000L
31004#define DIDT_TCP_MPD_SCALE_FACTOR__MPD_SCALE_LEVEL3_MASK 0xF0000000L
31005//DIDT_TCP_THROTTLE_CNTL0
31006#define DIDT_TCP_THROTTLE_CNTL0__DIDT_THROTTLE_CNTL_EN__SHIFT 0x0
31007#define DIDT_TCP_THROTTLE_CNTL0__DIDT_STALL_CNTL_SEL__SHIFT 0x1
31008#define DIDT_TCP_THROTTLE_CNTL0__DIDT_RELEASE_DELAY_HI__SHIFT 0x2
31009#define DIDT_TCP_THROTTLE_CNTL0__DIDT_RELEASE_DELAY_LO__SHIFT 0xd
31010#define DIDT_TCP_THROTTLE_CNTL0__DIDT_THROTTLE_CNTL_EN_MASK 0x00000001L
31011#define DIDT_TCP_THROTTLE_CNTL0__DIDT_STALL_CNTL_SEL_MASK 0x00000002L
31012#define DIDT_TCP_THROTTLE_CNTL0__DIDT_RELEASE_DELAY_HI_MASK 0x00001FFCL
31013#define DIDT_TCP_THROTTLE_CNTL0__DIDT_RELEASE_DELAY_LO_MASK 0x00FFE000L
31014//DIDT_TCP_THROTTLE_CNTL1
31015#define DIDT_TCP_THROTTLE_CNTL1__DIDT_BASE_RELEASE_ALLOWED_HI__SHIFT 0x0
31016#define DIDT_TCP_THROTTLE_CNTL1__DIDT_INCR_RELEASE_ALLOWED_HI__SHIFT 0x5
31017#define DIDT_TCP_THROTTLE_CNTL1__DIDT_BASE_RELEASE_ALLOWED_LO__SHIFT 0xa
31018#define DIDT_TCP_THROTTLE_CNTL1__DIDT_INCR_RELEASE_ALLOWED_LO__SHIFT 0xf
31019#define DIDT_TCP_THROTTLE_CNTL1__DIDT_BASE_RELEASE_ALLOWED_HI_MASK 0x0000001FL
31020#define DIDT_TCP_THROTTLE_CNTL1__DIDT_INCR_RELEASE_ALLOWED_HI_MASK 0x000003E0L
31021#define DIDT_TCP_THROTTLE_CNTL1__DIDT_BASE_RELEASE_ALLOWED_LO_MASK 0x00007C00L
31022#define DIDT_TCP_THROTTLE_CNTL1__DIDT_INCR_RELEASE_ALLOWED_LO_MASK 0x000F8000L
31023//DIDT_TCP_THROTTLE_CNTL_STATUS
31024#define DIDT_TCP_THROTTLE_CNTL_STATUS__DIDT_THROTTLE_CNTL_FSM_STATE__SHIFT 0x0
31025#define DIDT_TCP_THROTTLE_CNTL_STATUS__DIDT_THROTTLE_CNTL_FSM_STATE_MASK 0x00000003L
31026//DIDT_TCP_WEIGHT0_3
31027#define DIDT_TCP_WEIGHT0_3__WEIGHT0__SHIFT 0x0
31028#define DIDT_TCP_WEIGHT0_3__WEIGHT1__SHIFT 0x8
31029#define DIDT_TCP_WEIGHT0_3__WEIGHT2__SHIFT 0x10
31030#define DIDT_TCP_WEIGHT0_3__WEIGHT3__SHIFT 0x18
31031#define DIDT_TCP_WEIGHT0_3__WEIGHT0_MASK 0x000000FFL
31032#define DIDT_TCP_WEIGHT0_3__WEIGHT1_MASK 0x0000FF00L
31033#define DIDT_TCP_WEIGHT0_3__WEIGHT2_MASK 0x00FF0000L
31034#define DIDT_TCP_WEIGHT0_3__WEIGHT3_MASK 0xFF000000L
31035//DIDT_TCP_WEIGHT4_7
31036#define DIDT_TCP_WEIGHT4_7__WEIGHT4__SHIFT 0x0
31037#define DIDT_TCP_WEIGHT4_7__WEIGHT5__SHIFT 0x8
31038#define DIDT_TCP_WEIGHT4_7__WEIGHT6__SHIFT 0x10
31039#define DIDT_TCP_WEIGHT4_7__WEIGHT7__SHIFT 0x18
31040#define DIDT_TCP_WEIGHT4_7__WEIGHT4_MASK 0x000000FFL
31041#define DIDT_TCP_WEIGHT4_7__WEIGHT5_MASK 0x0000FF00L
31042#define DIDT_TCP_WEIGHT4_7__WEIGHT6_MASK 0x00FF0000L
31043#define DIDT_TCP_WEIGHT4_7__WEIGHT7_MASK 0xFF000000L
31044//DIDT_TCP_WEIGHT8_11
31045#define DIDT_TCP_WEIGHT8_11__WEIGHT8__SHIFT 0x0
31046#define DIDT_TCP_WEIGHT8_11__WEIGHT9__SHIFT 0x8
31047#define DIDT_TCP_WEIGHT8_11__WEIGHT10__SHIFT 0x10
31048#define DIDT_TCP_WEIGHT8_11__WEIGHT11__SHIFT 0x18
31049#define DIDT_TCP_WEIGHT8_11__WEIGHT8_MASK 0x000000FFL
31050#define DIDT_TCP_WEIGHT8_11__WEIGHT9_MASK 0x0000FF00L
31051#define DIDT_TCP_WEIGHT8_11__WEIGHT10_MASK 0x00FF0000L
31052#define DIDT_TCP_WEIGHT8_11__WEIGHT11_MASK 0xFF000000L
31053//DIDT_TCP_EDC_CTRL
31054#define DIDT_TCP_EDC_CTRL__EDC_EN__SHIFT 0x0
31055#define DIDT_TCP_EDC_CTRL__EDC_SW_RST__SHIFT 0x1
31056#define DIDT_TCP_EDC_CTRL__EDC_CLK_EN_OVERRIDE__SHIFT 0x2
31057#define DIDT_TCP_EDC_CTRL__EDC_FORCE_STALL__SHIFT 0x3
31058#define DIDT_TCP_EDC_CTRL__EDC_TRIGGER_THROTTLE_LOWBIT__SHIFT 0x4
31059#define DIDT_TCP_EDC_CTRL__EDC_STALL_PATTERN_BIT_NUMS__SHIFT 0x9
31060#define DIDT_TCP_EDC_CTRL__EDC_ALLOW_WRITE_PWRDELTA__SHIFT 0x11
31061#define DIDT_TCP_EDC_CTRL__GC_EDC_EN__SHIFT 0x12
31062#define DIDT_TCP_EDC_CTRL__GC_EDC_STALL_POLICY__SHIFT 0x13
31063#define DIDT_TCP_EDC_CTRL__GC_EDC_LEVEL_COMB_EN__SHIFT 0x15
31064#define DIDT_TCP_EDC_CTRL__SE_EDC_LEVEL_COMB_EN__SHIFT 0x16
31065#define DIDT_TCP_EDC_CTRL__EDC_LEVEL_MODE_SEL__SHIFT 0x17
31066#define DIDT_TCP_EDC_CTRL__EDC_EN_MASK 0x00000001L
31067#define DIDT_TCP_EDC_CTRL__EDC_SW_RST_MASK 0x00000002L
31068#define DIDT_TCP_EDC_CTRL__EDC_CLK_EN_OVERRIDE_MASK 0x00000004L
31069#define DIDT_TCP_EDC_CTRL__EDC_FORCE_STALL_MASK 0x00000008L
31070#define DIDT_TCP_EDC_CTRL__EDC_TRIGGER_THROTTLE_LOWBIT_MASK 0x000001F0L
31071#define DIDT_TCP_EDC_CTRL__EDC_STALL_PATTERN_BIT_NUMS_MASK 0x0001FE00L
31072#define DIDT_TCP_EDC_CTRL__EDC_ALLOW_WRITE_PWRDELTA_MASK 0x00020000L
31073#define DIDT_TCP_EDC_CTRL__GC_EDC_EN_MASK 0x00040000L
31074#define DIDT_TCP_EDC_CTRL__GC_EDC_STALL_POLICY_MASK 0x00180000L
31075#define DIDT_TCP_EDC_CTRL__GC_EDC_LEVEL_COMB_EN_MASK 0x00200000L
31076#define DIDT_TCP_EDC_CTRL__SE_EDC_LEVEL_COMB_EN_MASK 0x00400000L
31077#define DIDT_TCP_EDC_CTRL__EDC_LEVEL_MODE_SEL_MASK 0x00800000L
31078//DIDT_TCP_THROTTLE_CTRL
31079#define DIDT_TCP_THROTTLE_CTRL__PCC_STALL_EN__SHIFT 0x1
31080#define DIDT_TCP_THROTTLE_CTRL__PCC_STALL_EN_MASK 0x00000002L
31081//DIDT_TCP_EDC_STALL_PATTERN_1_2
31082#define DIDT_TCP_EDC_STALL_PATTERN_1_2__EDC_STALL_PATTERN_1__SHIFT 0x0
31083#define DIDT_TCP_EDC_STALL_PATTERN_1_2__EDC_STALL_PATTERN_2__SHIFT 0x10
31084#define DIDT_TCP_EDC_STALL_PATTERN_1_2__EDC_STALL_PATTERN_1_MASK 0x00007FFFL
31085#define DIDT_TCP_EDC_STALL_PATTERN_1_2__EDC_STALL_PATTERN_2_MASK 0x7FFF0000L
31086//DIDT_TCP_EDC_STALL_PATTERN_3_4
31087#define DIDT_TCP_EDC_STALL_PATTERN_3_4__EDC_STALL_PATTERN_3__SHIFT 0x0
31088#define DIDT_TCP_EDC_STALL_PATTERN_3_4__EDC_STALL_PATTERN_4__SHIFT 0x10
31089#define DIDT_TCP_EDC_STALL_PATTERN_3_4__EDC_STALL_PATTERN_3_MASK 0x00007FFFL
31090#define DIDT_TCP_EDC_STALL_PATTERN_3_4__EDC_STALL_PATTERN_4_MASK 0x7FFF0000L
31091//DIDT_TCP_EDC_STALL_PATTERN_5_6
31092#define DIDT_TCP_EDC_STALL_PATTERN_5_6__EDC_STALL_PATTERN_5__SHIFT 0x0
31093#define DIDT_TCP_EDC_STALL_PATTERN_5_6__EDC_STALL_PATTERN_6__SHIFT 0x10
31094#define DIDT_TCP_EDC_STALL_PATTERN_5_6__EDC_STALL_PATTERN_5_MASK 0x00007FFFL
31095#define DIDT_TCP_EDC_STALL_PATTERN_5_6__EDC_STALL_PATTERN_6_MASK 0x7FFF0000L
31096//DIDT_TCP_EDC_STALL_PATTERN_7
31097#define DIDT_TCP_EDC_STALL_PATTERN_7__EDC_STALL_PATTERN_7__SHIFT 0x0
31098#define DIDT_TCP_EDC_STALL_PATTERN_7__EDC_STALL_PATTERN_7_MASK 0x00007FFFL
31099//DIDT_TCP_EDC_STALL_DELAY_1
31100#define DIDT_TCP_EDC_STALL_DELAY_1__EDC_STALL_DELAY_TCP0__SHIFT 0x0
31101#define DIDT_TCP_EDC_STALL_DELAY_1__EDC_STALL_DELAY_TCP1__SHIFT 0x7
31102#define DIDT_TCP_EDC_STALL_DELAY_1__EDC_STALL_DELAY_TCP2__SHIFT 0xe
31103#define DIDT_TCP_EDC_STALL_DELAY_1__EDC_STALL_DELAY_TCP3__SHIFT 0x15
31104#define DIDT_TCP_EDC_STALL_DELAY_1__EDC_STALL_DELAY_TCP0_MASK 0x0000007FL
31105#define DIDT_TCP_EDC_STALL_DELAY_1__EDC_STALL_DELAY_TCP1_MASK 0x00003F80L
31106#define DIDT_TCP_EDC_STALL_DELAY_1__EDC_STALL_DELAY_TCP2_MASK 0x001FC000L
31107#define DIDT_TCP_EDC_STALL_DELAY_1__EDC_STALL_DELAY_TCP3_MASK 0x0FE00000L
31108//DIDT_TCP_EDC_STALL_DELAY_2
31109#define DIDT_TCP_EDC_STALL_DELAY_2__EDC_STALL_DELAY_TCP4__SHIFT 0x0
31110#define DIDT_TCP_EDC_STALL_DELAY_2__EDC_STALL_DELAY_TCP4_MASK 0x0000007FL
31111//DIDT_SQ_STALL_EVENT_COUNTER
31112#define DIDT_SQ_STALL_EVENT_COUNTER__DIDT_STALL_EVENT_COUNTER__SHIFT 0x0
31113#define DIDT_SQ_STALL_EVENT_COUNTER__DIDT_STALL_EVENT_COUNTER_MASK 0xFFFFFFFFL
31114//DIDT_DB_STALL_EVENT_COUNTER
31115#define DIDT_DB_STALL_EVENT_COUNTER__DIDT_STALL_EVENT_COUNTER__SHIFT 0x0
31116#define DIDT_DB_STALL_EVENT_COUNTER__DIDT_STALL_EVENT_COUNTER_MASK 0xFFFFFFFFL
31117//DIDT_TD_STALL_EVENT_COUNTER
31118#define DIDT_TD_STALL_EVENT_COUNTER__DIDT_STALL_EVENT_COUNTER__SHIFT 0x0
31119#define DIDT_TD_STALL_EVENT_COUNTER__DIDT_STALL_EVENT_COUNTER_MASK 0xFFFFFFFFL
31120//DIDT_TCP_STALL_EVENT_COUNTER
31121#define DIDT_TCP_STALL_EVENT_COUNTER__DIDT_STALL_EVENT_COUNTER__SHIFT 0x0
31122#define DIDT_TCP_STALL_EVENT_COUNTER__DIDT_STALL_EVENT_COUNTER_MASK 0xFFFFFFFFL
31123//DIDT_DBR_STALL_EVENT_COUNTER
31124#define DIDT_DBR_STALL_EVENT_COUNTER__DIDT_STALL_EVENT_COUNTER__SHIFT 0x0
31125#define DIDT_DBR_STALL_EVENT_COUNTER__DIDT_STALL_EVENT_COUNTER_MASK 0xFFFFFFFFL
31126//DIDT_SQ_CTRL1
31127#define DIDT_SQ_CTRL1__MIN_POWER__SHIFT 0x0
31128#define DIDT_SQ_CTRL1__MAX_POWER__SHIFT 0x10
31129#define DIDT_SQ_CTRL1__MIN_POWER_MASK 0x0000FFFFL
31130#define DIDT_SQ_CTRL1__MAX_POWER_MASK 0xFFFF0000L
31131//DIDT_SQ_EDC_THRESHOLD
31132#define DIDT_SQ_EDC_THRESHOLD__EDC_THRESHOLD__SHIFT 0x0
31133#define DIDT_SQ_EDC_THRESHOLD__EDC_THRESHOLD_MASK 0xFFFFFFFFL
31134//DIDT_DB_CTRL1
31135#define DIDT_DB_CTRL1__MIN_POWER__SHIFT 0x0
31136#define DIDT_DB_CTRL1__MAX_POWER__SHIFT 0x10
31137#define DIDT_DB_CTRL1__MIN_POWER_MASK 0x0000FFFFL
31138#define DIDT_DB_CTRL1__MAX_POWER_MASK 0xFFFF0000L
31139//DIDT_DB_EDC_THRESHOLD
31140#define DIDT_DB_EDC_THRESHOLD__EDC_THRESHOLD__SHIFT 0x0
31141#define DIDT_DB_EDC_THRESHOLD__EDC_THRESHOLD_MASK 0xFFFFFFFFL
31142//DIDT_TD_CTRL1
31143#define DIDT_TD_CTRL1__MIN_POWER__SHIFT 0x0
31144#define DIDT_TD_CTRL1__MAX_POWER__SHIFT 0x10
31145#define DIDT_TD_CTRL1__MIN_POWER_MASK 0x0000FFFFL
31146#define DIDT_TD_CTRL1__MAX_POWER_MASK 0xFFFF0000L
31147//DIDT_TD_EDC_THRESHOLD
31148#define DIDT_TD_EDC_THRESHOLD__EDC_THRESHOLD__SHIFT 0x0
31149#define DIDT_TD_EDC_THRESHOLD__EDC_THRESHOLD_MASK 0xFFFFFFFFL
31150//DIDT_TCP_CTRL1
31151#define DIDT_TCP_CTRL1__MIN_POWER__SHIFT 0x0
31152#define DIDT_TCP_CTRL1__MAX_POWER__SHIFT 0x10
31153#define DIDT_TCP_CTRL1__MIN_POWER_MASK 0x0000FFFFL
31154#define DIDT_TCP_CTRL1__MAX_POWER_MASK 0xFFFF0000L
31155//DIDT_TCP_EDC_THRESHOLD
31156#define DIDT_TCP_EDC_THRESHOLD__EDC_THRESHOLD__SHIFT 0x0
31157#define DIDT_TCP_EDC_THRESHOLD__EDC_THRESHOLD_MASK 0xFFFFFFFFL
31158
31159
31160#endif
diff --git a/drivers/gpu/drm/amd/include/asic_reg/mmhub/mmhub_9_3_0_offset.h b/drivers/gpu/drm/amd/include/asic_reg/mmhub/mmhub_9_3_0_offset.h
new file mode 100644
index 000000000000..904ae530a834
--- /dev/null
+++ b/drivers/gpu/drm/amd/include/asic_reg/mmhub/mmhub_9_3_0_offset.h
@@ -0,0 +1,1991 @@
1/*
2 * Copyright (C) 2017 Advanced Micro Devices, Inc.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice shall be included
12 * in all copies or substantial portions of the Software.
13 *
14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
15 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
17 * THE COPYRIGHT HOLDER(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN
18 * AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
19 * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
20 */
21#ifndef _mmhub_9_3_0_OFFSET_HEADER
22#define _mmhub_9_3_0_OFFSET_HEADER
23
24
25
26// addressBlock: mmhub_dagbdec
27// base address: 0x68000
28#define mmDAGB0_RDCLI0 0x0000
29#define mmDAGB0_RDCLI0_BASE_IDX 0
30#define mmDAGB0_RDCLI1 0x0001
31#define mmDAGB0_RDCLI1_BASE_IDX 0
32#define mmDAGB0_RDCLI2 0x0002
33#define mmDAGB0_RDCLI2_BASE_IDX 0
34#define mmDAGB0_RDCLI3 0x0003
35#define mmDAGB0_RDCLI3_BASE_IDX 0
36#define mmDAGB0_RDCLI4 0x0004
37#define mmDAGB0_RDCLI4_BASE_IDX 0
38#define mmDAGB0_RDCLI5 0x0005
39#define mmDAGB0_RDCLI5_BASE_IDX 0
40#define mmDAGB0_RDCLI6 0x0006
41#define mmDAGB0_RDCLI6_BASE_IDX 0
42#define mmDAGB0_RDCLI7 0x0007
43#define mmDAGB0_RDCLI7_BASE_IDX 0
44#define mmDAGB0_RDCLI8 0x0008
45#define mmDAGB0_RDCLI8_BASE_IDX 0
46#define mmDAGB0_RDCLI9 0x0009
47#define mmDAGB0_RDCLI9_BASE_IDX 0
48#define mmDAGB0_RDCLI10 0x000a
49#define mmDAGB0_RDCLI10_BASE_IDX 0
50#define mmDAGB0_RDCLI11 0x000b
51#define mmDAGB0_RDCLI11_BASE_IDX 0
52#define mmDAGB0_RDCLI12 0x000c
53#define mmDAGB0_RDCLI12_BASE_IDX 0
54#define mmDAGB0_RDCLI13 0x000d
55#define mmDAGB0_RDCLI13_BASE_IDX 0
56#define mmDAGB0_RDCLI14 0x000e
57#define mmDAGB0_RDCLI14_BASE_IDX 0
58#define mmDAGB0_RDCLI15 0x000f
59#define mmDAGB0_RDCLI15_BASE_IDX 0
60#define mmDAGB0_RD_CNTL 0x0010
61#define mmDAGB0_RD_CNTL_BASE_IDX 0
62#define mmDAGB0_RD_GMI_CNTL 0x0011
63#define mmDAGB0_RD_GMI_CNTL_BASE_IDX 0
64#define mmDAGB0_RD_ADDR_DAGB 0x0012
65#define mmDAGB0_RD_ADDR_DAGB_BASE_IDX 0
66#define mmDAGB0_RD_OUTPUT_DAGB_MAX_BURST 0x0013
67#define mmDAGB0_RD_OUTPUT_DAGB_MAX_BURST_BASE_IDX 0
68#define mmDAGB0_RD_OUTPUT_DAGB_LAZY_TIMER 0x0014
69#define mmDAGB0_RD_OUTPUT_DAGB_LAZY_TIMER_BASE_IDX 0
70#define mmDAGB0_RD_CGTT_CLK_CTRL 0x0015
71#define mmDAGB0_RD_CGTT_CLK_CTRL_BASE_IDX 0
72#define mmDAGB0_L1TLB_RD_CGTT_CLK_CTRL 0x0016
73#define mmDAGB0_L1TLB_RD_CGTT_CLK_CTRL_BASE_IDX 0
74#define mmDAGB0_ATCVM_RD_CGTT_CLK_CTRL 0x0017
75#define mmDAGB0_ATCVM_RD_CGTT_CLK_CTRL_BASE_IDX 0
76#define mmDAGB0_RD_ADDR_DAGB_MAX_BURST0 0x0018
77#define mmDAGB0_RD_ADDR_DAGB_MAX_BURST0_BASE_IDX 0
78#define mmDAGB0_RD_ADDR_DAGB_LAZY_TIMER0 0x0019
79#define mmDAGB0_RD_ADDR_DAGB_LAZY_TIMER0_BASE_IDX 0
80#define mmDAGB0_RD_ADDR_DAGB_MAX_BURST1 0x001a
81#define mmDAGB0_RD_ADDR_DAGB_MAX_BURST1_BASE_IDX 0
82#define mmDAGB0_RD_ADDR_DAGB_LAZY_TIMER1 0x001b
83#define mmDAGB0_RD_ADDR_DAGB_LAZY_TIMER1_BASE_IDX 0
84#define mmDAGB0_RD_VC0_CNTL 0x001c
85#define mmDAGB0_RD_VC0_CNTL_BASE_IDX 0
86#define mmDAGB0_RD_VC1_CNTL 0x001d
87#define mmDAGB0_RD_VC1_CNTL_BASE_IDX 0
88#define mmDAGB0_RD_VC2_CNTL 0x001e
89#define mmDAGB0_RD_VC2_CNTL_BASE_IDX 0
90#define mmDAGB0_RD_VC3_CNTL 0x001f
91#define mmDAGB0_RD_VC3_CNTL_BASE_IDX 0
92#define mmDAGB0_RD_VC4_CNTL 0x0020
93#define mmDAGB0_RD_VC4_CNTL_BASE_IDX 0
94#define mmDAGB0_RD_VC5_CNTL 0x0021
95#define mmDAGB0_RD_VC5_CNTL_BASE_IDX 0
96#define mmDAGB0_RD_VC6_CNTL 0x0022
97#define mmDAGB0_RD_VC6_CNTL_BASE_IDX 0
98#define mmDAGB0_RD_VC7_CNTL 0x0023
99#define mmDAGB0_RD_VC7_CNTL_BASE_IDX 0
100#define mmDAGB0_RD_CNTL_MISC 0x0024
101#define mmDAGB0_RD_CNTL_MISC_BASE_IDX 0
102#define mmDAGB0_RD_TLB_CREDIT 0x0025
103#define mmDAGB0_RD_TLB_CREDIT_BASE_IDX 0
104#define mmDAGB0_RDCLI_ASK_PENDING 0x0026
105#define mmDAGB0_RDCLI_ASK_PENDING_BASE_IDX 0
106#define mmDAGB0_RDCLI_GO_PENDING 0x0027
107#define mmDAGB0_RDCLI_GO_PENDING_BASE_IDX 0
108#define mmDAGB0_RDCLI_GBLSEND_PENDING 0x0028
109#define mmDAGB0_RDCLI_GBLSEND_PENDING_BASE_IDX 0
110#define mmDAGB0_RDCLI_TLB_PENDING 0x0029
111#define mmDAGB0_RDCLI_TLB_PENDING_BASE_IDX 0
112#define mmDAGB0_RDCLI_OARB_PENDING 0x002a
113#define mmDAGB0_RDCLI_OARB_PENDING_BASE_IDX 0
114#define mmDAGB0_RDCLI_OSD_PENDING 0x002b
115#define mmDAGB0_RDCLI_OSD_PENDING_BASE_IDX 0
116#define mmDAGB0_WRCLI0 0x002c
117#define mmDAGB0_WRCLI0_BASE_IDX 0
118#define mmDAGB0_WRCLI1 0x002d
119#define mmDAGB0_WRCLI1_BASE_IDX 0
120#define mmDAGB0_WRCLI2 0x002e
121#define mmDAGB0_WRCLI2_BASE_IDX 0
122#define mmDAGB0_WRCLI3 0x002f
123#define mmDAGB0_WRCLI3_BASE_IDX 0
124#define mmDAGB0_WRCLI4 0x0030
125#define mmDAGB0_WRCLI4_BASE_IDX 0
126#define mmDAGB0_WRCLI5 0x0031
127#define mmDAGB0_WRCLI5_BASE_IDX 0
128#define mmDAGB0_WRCLI6 0x0032
129#define mmDAGB0_WRCLI6_BASE_IDX 0
130#define mmDAGB0_WRCLI7 0x0033
131#define mmDAGB0_WRCLI7_BASE_IDX 0
132#define mmDAGB0_WRCLI8 0x0034
133#define mmDAGB0_WRCLI8_BASE_IDX 0
134#define mmDAGB0_WRCLI9 0x0035
135#define mmDAGB0_WRCLI9_BASE_IDX 0
136#define mmDAGB0_WRCLI10 0x0036
137#define mmDAGB0_WRCLI10_BASE_IDX 0
138#define mmDAGB0_WRCLI11 0x0037
139#define mmDAGB0_WRCLI11_BASE_IDX 0
140#define mmDAGB0_WRCLI12 0x0038
141#define mmDAGB0_WRCLI12_BASE_IDX 0
142#define mmDAGB0_WRCLI13 0x0039
143#define mmDAGB0_WRCLI13_BASE_IDX 0
144#define mmDAGB0_WRCLI14 0x003a
145#define mmDAGB0_WRCLI14_BASE_IDX 0
146#define mmDAGB0_WRCLI15 0x003b
147#define mmDAGB0_WRCLI15_BASE_IDX 0
148#define mmDAGB0_WR_CNTL 0x003c
149#define mmDAGB0_WR_CNTL_BASE_IDX 0
150#define mmDAGB0_WR_GMI_CNTL 0x003d
151#define mmDAGB0_WR_GMI_CNTL_BASE_IDX 0
152#define mmDAGB0_WR_ADDR_DAGB 0x003e
153#define mmDAGB0_WR_ADDR_DAGB_BASE_IDX 0
154#define mmDAGB0_WR_OUTPUT_DAGB_MAX_BURST 0x003f
155#define mmDAGB0_WR_OUTPUT_DAGB_MAX_BURST_BASE_IDX 0
156#define mmDAGB0_WR_OUTPUT_DAGB_LAZY_TIMER 0x0040
157#define mmDAGB0_WR_OUTPUT_DAGB_LAZY_TIMER_BASE_IDX 0
158#define mmDAGB0_WR_CGTT_CLK_CTRL 0x0041
159#define mmDAGB0_WR_CGTT_CLK_CTRL_BASE_IDX 0
160#define mmDAGB0_L1TLB_WR_CGTT_CLK_CTRL 0x0042
161#define mmDAGB0_L1TLB_WR_CGTT_CLK_CTRL_BASE_IDX 0
162#define mmDAGB0_ATCVM_WR_CGTT_CLK_CTRL 0x0043
163#define mmDAGB0_ATCVM_WR_CGTT_CLK_CTRL_BASE_IDX 0
164#define mmDAGB0_WR_ADDR_DAGB_MAX_BURST0 0x0044
165#define mmDAGB0_WR_ADDR_DAGB_MAX_BURST0_BASE_IDX 0
166#define mmDAGB0_WR_ADDR_DAGB_LAZY_TIMER0 0x0045
167#define mmDAGB0_WR_ADDR_DAGB_LAZY_TIMER0_BASE_IDX 0
168#define mmDAGB0_WR_ADDR_DAGB_MAX_BURST1 0x0046
169#define mmDAGB0_WR_ADDR_DAGB_MAX_BURST1_BASE_IDX 0
170#define mmDAGB0_WR_ADDR_DAGB_LAZY_TIMER1 0x0047
171#define mmDAGB0_WR_ADDR_DAGB_LAZY_TIMER1_BASE_IDX 0
172#define mmDAGB0_WR_DATA_DAGB 0x0048
173#define mmDAGB0_WR_DATA_DAGB_BASE_IDX 0
174#define mmDAGB0_WR_DATA_DAGB_MAX_BURST0 0x0049
175#define mmDAGB0_WR_DATA_DAGB_MAX_BURST0_BASE_IDX 0
176#define mmDAGB0_WR_DATA_DAGB_LAZY_TIMER0 0x004a
177#define mmDAGB0_WR_DATA_DAGB_LAZY_TIMER0_BASE_IDX 0
178#define mmDAGB0_WR_DATA_DAGB_MAX_BURST1 0x004b
179#define mmDAGB0_WR_DATA_DAGB_MAX_BURST1_BASE_IDX 0
180#define mmDAGB0_WR_DATA_DAGB_LAZY_TIMER1 0x004c
181#define mmDAGB0_WR_DATA_DAGB_LAZY_TIMER1_BASE_IDX 0
182#define mmDAGB0_WR_VC0_CNTL 0x004d
183#define mmDAGB0_WR_VC0_CNTL_BASE_IDX 0
184#define mmDAGB0_WR_VC1_CNTL 0x004e
185#define mmDAGB0_WR_VC1_CNTL_BASE_IDX 0
186#define mmDAGB0_WR_VC2_CNTL 0x004f
187#define mmDAGB0_WR_VC2_CNTL_BASE_IDX 0
188#define mmDAGB0_WR_VC3_CNTL 0x0050
189#define mmDAGB0_WR_VC3_CNTL_BASE_IDX 0
190#define mmDAGB0_WR_VC4_CNTL 0x0051
191#define mmDAGB0_WR_VC4_CNTL_BASE_IDX 0
192#define mmDAGB0_WR_VC5_CNTL 0x0052
193#define mmDAGB0_WR_VC5_CNTL_BASE_IDX 0
194#define mmDAGB0_WR_VC6_CNTL 0x0053
195#define mmDAGB0_WR_VC6_CNTL_BASE_IDX 0
196#define mmDAGB0_WR_VC7_CNTL 0x0054
197#define mmDAGB0_WR_VC7_CNTL_BASE_IDX 0
198#define mmDAGB0_WR_CNTL_MISC 0x0055
199#define mmDAGB0_WR_CNTL_MISC_BASE_IDX 0
200#define mmDAGB0_WR_TLB_CREDIT 0x0056
201#define mmDAGB0_WR_TLB_CREDIT_BASE_IDX 0
202#define mmDAGB0_WR_DATA_CREDIT 0x0057
203#define mmDAGB0_WR_DATA_CREDIT_BASE_IDX 0
204#define mmDAGB0_WR_MISC_CREDIT 0x0058
205#define mmDAGB0_WR_MISC_CREDIT_BASE_IDX 0
206#define mmDAGB0_WRCLI_ASK_PENDING 0x0059
207#define mmDAGB0_WRCLI_ASK_PENDING_BASE_IDX 0
208#define mmDAGB0_WRCLI_GO_PENDING 0x005a
209#define mmDAGB0_WRCLI_GO_PENDING_BASE_IDX 0
210#define mmDAGB0_WRCLI_GBLSEND_PENDING 0x005b
211#define mmDAGB0_WRCLI_GBLSEND_PENDING_BASE_IDX 0
212#define mmDAGB0_WRCLI_TLB_PENDING 0x005c
213#define mmDAGB0_WRCLI_TLB_PENDING_BASE_IDX 0
214#define mmDAGB0_WRCLI_OARB_PENDING 0x005d
215#define mmDAGB0_WRCLI_OARB_PENDING_BASE_IDX 0
216#define mmDAGB0_WRCLI_OSD_PENDING 0x005e
217#define mmDAGB0_WRCLI_OSD_PENDING_BASE_IDX 0
218#define mmDAGB0_WRCLI_DBUS_ASK_PENDING 0x005f
219#define mmDAGB0_WRCLI_DBUS_ASK_PENDING_BASE_IDX 0
220#define mmDAGB0_WRCLI_DBUS_GO_PENDING 0x0060
221#define mmDAGB0_WRCLI_DBUS_GO_PENDING_BASE_IDX 0
222#define mmDAGB0_DAGB_DLY 0x0061
223#define mmDAGB0_DAGB_DLY_BASE_IDX 0
224#define mmDAGB0_CNTL_MISC 0x0062
225#define mmDAGB0_CNTL_MISC_BASE_IDX 0
226#define mmDAGB0_CNTL_MISC2 0x0063
227#define mmDAGB0_CNTL_MISC2_BASE_IDX 0
228#define mmDAGB0_FIFO_EMPTY 0x0064
229#define mmDAGB0_FIFO_EMPTY_BASE_IDX 0
230#define mmDAGB0_FIFO_FULL 0x0065
231#define mmDAGB0_FIFO_FULL_BASE_IDX 0
232#define mmDAGB0_WR_CREDITS_FULL 0x0066
233#define mmDAGB0_WR_CREDITS_FULL_BASE_IDX 0
234#define mmDAGB0_RD_CREDITS_FULL 0x0067
235#define mmDAGB0_RD_CREDITS_FULL_BASE_IDX 0
236#define mmDAGB0_PERFCOUNTER_LO 0x0068
237#define mmDAGB0_PERFCOUNTER_LO_BASE_IDX 0
238#define mmDAGB0_PERFCOUNTER_HI 0x0069
239#define mmDAGB0_PERFCOUNTER_HI_BASE_IDX 0
240#define mmDAGB0_PERFCOUNTER0_CFG 0x006a
241#define mmDAGB0_PERFCOUNTER0_CFG_BASE_IDX 0
242#define mmDAGB0_PERFCOUNTER1_CFG 0x006b
243#define mmDAGB0_PERFCOUNTER1_CFG_BASE_IDX 0
244#define mmDAGB0_PERFCOUNTER2_CFG 0x006c
245#define mmDAGB0_PERFCOUNTER2_CFG_BASE_IDX 0
246#define mmDAGB0_PERFCOUNTER_RSLT_CNTL 0x006d
247#define mmDAGB0_PERFCOUNTER_RSLT_CNTL_BASE_IDX 0
248#define mmDAGB0_RESERVE0 0x006e
249#define mmDAGB0_RESERVE0_BASE_IDX 0
250#define mmDAGB0_RESERVE1 0x006f
251#define mmDAGB0_RESERVE1_BASE_IDX 0
252#define mmDAGB0_RESERVE2 0x0070
253#define mmDAGB0_RESERVE2_BASE_IDX 0
254#define mmDAGB0_RESERVE3 0x0071
255#define mmDAGB0_RESERVE3_BASE_IDX 0
256#define mmDAGB0_RESERVE4 0x0072
257#define mmDAGB0_RESERVE4_BASE_IDX 0
258#define mmDAGB0_RESERVE5 0x0073
259#define mmDAGB0_RESERVE5_BASE_IDX 0
260#define mmDAGB0_RESERVE6 0x0074
261#define mmDAGB0_RESERVE6_BASE_IDX 0
262#define mmDAGB0_RESERVE7 0x0075
263#define mmDAGB0_RESERVE7_BASE_IDX 0
264#define mmDAGB0_RESERVE8 0x0076
265#define mmDAGB0_RESERVE8_BASE_IDX 0
266#define mmDAGB0_RESERVE9 0x0077
267#define mmDAGB0_RESERVE9_BASE_IDX 0
268#define mmDAGB0_RESERVE10 0x0078
269#define mmDAGB0_RESERVE10_BASE_IDX 0
270#define mmDAGB0_RESERVE11 0x0079
271#define mmDAGB0_RESERVE11_BASE_IDX 0
272#define mmDAGB0_RESERVE12 0x007a
273#define mmDAGB0_RESERVE12_BASE_IDX 0
274#define mmDAGB0_RESERVE13 0x007b
275#define mmDAGB0_RESERVE13_BASE_IDX 0
276#define mmDAGB0_RESERVE14 0x007c
277#define mmDAGB0_RESERVE14_BASE_IDX 0
278#define mmDAGB0_RESERVE15 0x007d
279#define mmDAGB0_RESERVE15_BASE_IDX 0
280#define mmDAGB0_RESERVE16 0x007e
281#define mmDAGB0_RESERVE16_BASE_IDX 0
282#define mmDAGB0_RESERVE17 0x007f
283#define mmDAGB0_RESERVE17_BASE_IDX 0
284#define mmDAGB1_RDCLI0 0x0080
285#define mmDAGB1_RDCLI0_BASE_IDX 0
286#define mmDAGB1_RDCLI1 0x0081
287#define mmDAGB1_RDCLI1_BASE_IDX 0
288#define mmDAGB1_RDCLI2 0x0082
289#define mmDAGB1_RDCLI2_BASE_IDX 0
290#define mmDAGB1_RDCLI3 0x0083
291#define mmDAGB1_RDCLI3_BASE_IDX 0
292#define mmDAGB1_RDCLI4 0x0084
293#define mmDAGB1_RDCLI4_BASE_IDX 0
294#define mmDAGB1_RDCLI5 0x0085
295#define mmDAGB1_RDCLI5_BASE_IDX 0
296#define mmDAGB1_RDCLI6 0x0086
297#define mmDAGB1_RDCLI6_BASE_IDX 0
298#define mmDAGB1_RDCLI7 0x0087
299#define mmDAGB1_RDCLI7_BASE_IDX 0
300#define mmDAGB1_RDCLI8 0x0088
301#define mmDAGB1_RDCLI8_BASE_IDX 0
302#define mmDAGB1_RDCLI9 0x0089
303#define mmDAGB1_RDCLI9_BASE_IDX 0
304#define mmDAGB1_RDCLI10 0x008a
305#define mmDAGB1_RDCLI10_BASE_IDX 0
306#define mmDAGB1_RDCLI11 0x008b
307#define mmDAGB1_RDCLI11_BASE_IDX 0
308#define mmDAGB1_RDCLI12 0x008c
309#define mmDAGB1_RDCLI12_BASE_IDX 0
310#define mmDAGB1_RDCLI13 0x008d
311#define mmDAGB1_RDCLI13_BASE_IDX 0
312#define mmDAGB1_RDCLI14 0x008e
313#define mmDAGB1_RDCLI14_BASE_IDX 0
314#define mmDAGB1_RDCLI15 0x008f
315#define mmDAGB1_RDCLI15_BASE_IDX 0
316#define mmDAGB1_RD_CNTL 0x0090
317#define mmDAGB1_RD_CNTL_BASE_IDX 0
318#define mmDAGB1_RD_GMI_CNTL 0x0091
319#define mmDAGB1_RD_GMI_CNTL_BASE_IDX 0
320#define mmDAGB1_RD_ADDR_DAGB 0x0092
321#define mmDAGB1_RD_ADDR_DAGB_BASE_IDX 0
322#define mmDAGB1_RD_OUTPUT_DAGB_MAX_BURST 0x0093
323#define mmDAGB1_RD_OUTPUT_DAGB_MAX_BURST_BASE_IDX 0
324#define mmDAGB1_RD_OUTPUT_DAGB_LAZY_TIMER 0x0094
325#define mmDAGB1_RD_OUTPUT_DAGB_LAZY_TIMER_BASE_IDX 0
326#define mmDAGB1_RD_CGTT_CLK_CTRL 0x0095
327#define mmDAGB1_RD_CGTT_CLK_CTRL_BASE_IDX 0
328#define mmDAGB1_L1TLB_RD_CGTT_CLK_CTRL 0x0096
329#define mmDAGB1_L1TLB_RD_CGTT_CLK_CTRL_BASE_IDX 0
330#define mmDAGB1_ATCVM_RD_CGTT_CLK_CTRL 0x0097
331#define mmDAGB1_ATCVM_RD_CGTT_CLK_CTRL_BASE_IDX 0
332#define mmDAGB1_RD_ADDR_DAGB_MAX_BURST0 0x0098
333#define mmDAGB1_RD_ADDR_DAGB_MAX_BURST0_BASE_IDX 0
334#define mmDAGB1_RD_ADDR_DAGB_LAZY_TIMER0 0x0099
335#define mmDAGB1_RD_ADDR_DAGB_LAZY_TIMER0_BASE_IDX 0
336#define mmDAGB1_RD_ADDR_DAGB_MAX_BURST1 0x009a
337#define mmDAGB1_RD_ADDR_DAGB_MAX_BURST1_BASE_IDX 0
338#define mmDAGB1_RD_ADDR_DAGB_LAZY_TIMER1 0x009b
339#define mmDAGB1_RD_ADDR_DAGB_LAZY_TIMER1_BASE_IDX 0
340#define mmDAGB1_RD_VC0_CNTL 0x009c
341#define mmDAGB1_RD_VC0_CNTL_BASE_IDX 0
342#define mmDAGB1_RD_VC1_CNTL 0x009d
343#define mmDAGB1_RD_VC1_CNTL_BASE_IDX 0
344#define mmDAGB1_RD_VC2_CNTL 0x009e
345#define mmDAGB1_RD_VC2_CNTL_BASE_IDX 0
346#define mmDAGB1_RD_VC3_CNTL 0x009f
347#define mmDAGB1_RD_VC3_CNTL_BASE_IDX 0
348#define mmDAGB1_RD_VC4_CNTL 0x00a0
349#define mmDAGB1_RD_VC4_CNTL_BASE_IDX 0
350#define mmDAGB1_RD_VC5_CNTL 0x00a1
351#define mmDAGB1_RD_VC5_CNTL_BASE_IDX 0
352#define mmDAGB1_RD_VC6_CNTL 0x00a2
353#define mmDAGB1_RD_VC6_CNTL_BASE_IDX 0
354#define mmDAGB1_RD_VC7_CNTL 0x00a3
355#define mmDAGB1_RD_VC7_CNTL_BASE_IDX 0
356#define mmDAGB1_RD_CNTL_MISC 0x00a4
357#define mmDAGB1_RD_CNTL_MISC_BASE_IDX 0
358#define mmDAGB1_RD_TLB_CREDIT 0x00a5
359#define mmDAGB1_RD_TLB_CREDIT_BASE_IDX 0
360#define mmDAGB1_RDCLI_ASK_PENDING 0x00a6
361#define mmDAGB1_RDCLI_ASK_PENDING_BASE_IDX 0
362#define mmDAGB1_RDCLI_GO_PENDING 0x00a7
363#define mmDAGB1_RDCLI_GO_PENDING_BASE_IDX 0
364#define mmDAGB1_RDCLI_GBLSEND_PENDING 0x00a8
365#define mmDAGB1_RDCLI_GBLSEND_PENDING_BASE_IDX 0
366#define mmDAGB1_RDCLI_TLB_PENDING 0x00a9
367#define mmDAGB1_RDCLI_TLB_PENDING_BASE_IDX 0
368#define mmDAGB1_RDCLI_OARB_PENDING 0x00aa
369#define mmDAGB1_RDCLI_OARB_PENDING_BASE_IDX 0
370#define mmDAGB1_RDCLI_OSD_PENDING 0x00ab
371#define mmDAGB1_RDCLI_OSD_PENDING_BASE_IDX 0
372#define mmDAGB1_WRCLI0 0x00ac
373#define mmDAGB1_WRCLI0_BASE_IDX 0
374#define mmDAGB1_WRCLI1 0x00ad
375#define mmDAGB1_WRCLI1_BASE_IDX 0
376#define mmDAGB1_WRCLI2 0x00ae
377#define mmDAGB1_WRCLI2_BASE_IDX 0
378#define mmDAGB1_WRCLI3 0x00af
379#define mmDAGB1_WRCLI3_BASE_IDX 0
380#define mmDAGB1_WRCLI4 0x00b0
381#define mmDAGB1_WRCLI4_BASE_IDX 0
382#define mmDAGB1_WRCLI5 0x00b1
383#define mmDAGB1_WRCLI5_BASE_IDX 0
384#define mmDAGB1_WRCLI6 0x00b2
385#define mmDAGB1_WRCLI6_BASE_IDX 0
386#define mmDAGB1_WRCLI7 0x00b3
387#define mmDAGB1_WRCLI7_BASE_IDX 0
388#define mmDAGB1_WRCLI8 0x00b4
389#define mmDAGB1_WRCLI8_BASE_IDX 0
390#define mmDAGB1_WRCLI9 0x00b5
391#define mmDAGB1_WRCLI9_BASE_IDX 0
392#define mmDAGB1_WRCLI10 0x00b6
393#define mmDAGB1_WRCLI10_BASE_IDX 0
394#define mmDAGB1_WRCLI11 0x00b7
395#define mmDAGB1_WRCLI11_BASE_IDX 0
396#define mmDAGB1_WRCLI12 0x00b8
397#define mmDAGB1_WRCLI12_BASE_IDX 0
398#define mmDAGB1_WRCLI13 0x00b9
399#define mmDAGB1_WRCLI13_BASE_IDX 0
400#define mmDAGB1_WRCLI14 0x00ba
401#define mmDAGB1_WRCLI14_BASE_IDX 0
402#define mmDAGB1_WRCLI15 0x00bb
403#define mmDAGB1_WRCLI15_BASE_IDX 0
404#define mmDAGB1_WR_CNTL 0x00bc
405#define mmDAGB1_WR_CNTL_BASE_IDX 0
406#define mmDAGB1_WR_GMI_CNTL 0x00bd
407#define mmDAGB1_WR_GMI_CNTL_BASE_IDX 0
408#define mmDAGB1_WR_ADDR_DAGB 0x00be
409#define mmDAGB1_WR_ADDR_DAGB_BASE_IDX 0
410#define mmDAGB1_WR_OUTPUT_DAGB_MAX_BURST 0x00bf
411#define mmDAGB1_WR_OUTPUT_DAGB_MAX_BURST_BASE_IDX 0
412#define mmDAGB1_WR_OUTPUT_DAGB_LAZY_TIMER 0x00c0
413#define mmDAGB1_WR_OUTPUT_DAGB_LAZY_TIMER_BASE_IDX 0
414#define mmDAGB1_WR_CGTT_CLK_CTRL 0x00c1
415#define mmDAGB1_WR_CGTT_CLK_CTRL_BASE_IDX 0
416#define mmDAGB1_L1TLB_WR_CGTT_CLK_CTRL 0x00c2
417#define mmDAGB1_L1TLB_WR_CGTT_CLK_CTRL_BASE_IDX 0
418#define mmDAGB1_ATCVM_WR_CGTT_CLK_CTRL 0x00c3
419#define mmDAGB1_ATCVM_WR_CGTT_CLK_CTRL_BASE_IDX 0
420#define mmDAGB1_WR_ADDR_DAGB_MAX_BURST0 0x00c4
421#define mmDAGB1_WR_ADDR_DAGB_MAX_BURST0_BASE_IDX 0
422#define mmDAGB1_WR_ADDR_DAGB_LAZY_TIMER0 0x00c5
423#define mmDAGB1_WR_ADDR_DAGB_LAZY_TIMER0_BASE_IDX 0
424#define mmDAGB1_WR_ADDR_DAGB_MAX_BURST1 0x00c6
425#define mmDAGB1_WR_ADDR_DAGB_MAX_BURST1_BASE_IDX 0
426#define mmDAGB1_WR_ADDR_DAGB_LAZY_TIMER1 0x00c7
427#define mmDAGB1_WR_ADDR_DAGB_LAZY_TIMER1_BASE_IDX 0
428#define mmDAGB1_WR_DATA_DAGB 0x00c8
429#define mmDAGB1_WR_DATA_DAGB_BASE_IDX 0
430#define mmDAGB1_WR_DATA_DAGB_MAX_BURST0 0x00c9
431#define mmDAGB1_WR_DATA_DAGB_MAX_BURST0_BASE_IDX 0
432#define mmDAGB1_WR_DATA_DAGB_LAZY_TIMER0 0x00ca
433#define mmDAGB1_WR_DATA_DAGB_LAZY_TIMER0_BASE_IDX 0
434#define mmDAGB1_WR_DATA_DAGB_MAX_BURST1 0x00cb
435#define mmDAGB1_WR_DATA_DAGB_MAX_BURST1_BASE_IDX 0
436#define mmDAGB1_WR_DATA_DAGB_LAZY_TIMER1 0x00cc
437#define mmDAGB1_WR_DATA_DAGB_LAZY_TIMER1_BASE_IDX 0
438#define mmDAGB1_WR_VC0_CNTL 0x00cd
439#define mmDAGB1_WR_VC0_CNTL_BASE_IDX 0
440#define mmDAGB1_WR_VC1_CNTL 0x00ce
441#define mmDAGB1_WR_VC1_CNTL_BASE_IDX 0
442#define mmDAGB1_WR_VC2_CNTL 0x00cf
443#define mmDAGB1_WR_VC2_CNTL_BASE_IDX 0
444#define mmDAGB1_WR_VC3_CNTL 0x00d0
445#define mmDAGB1_WR_VC3_CNTL_BASE_IDX 0
446#define mmDAGB1_WR_VC4_CNTL 0x00d1
447#define mmDAGB1_WR_VC4_CNTL_BASE_IDX 0
448#define mmDAGB1_WR_VC5_CNTL 0x00d2
449#define mmDAGB1_WR_VC5_CNTL_BASE_IDX 0
450#define mmDAGB1_WR_VC6_CNTL 0x00d3
451#define mmDAGB1_WR_VC6_CNTL_BASE_IDX 0
452#define mmDAGB1_WR_VC7_CNTL 0x00d4
453#define mmDAGB1_WR_VC7_CNTL_BASE_IDX 0
454#define mmDAGB1_WR_CNTL_MISC 0x00d5
455#define mmDAGB1_WR_CNTL_MISC_BASE_IDX 0
456#define mmDAGB1_WR_TLB_CREDIT 0x00d6
457#define mmDAGB1_WR_TLB_CREDIT_BASE_IDX 0
458#define mmDAGB1_WR_DATA_CREDIT 0x00d7
459#define mmDAGB1_WR_DATA_CREDIT_BASE_IDX 0
460#define mmDAGB1_WR_MISC_CREDIT 0x00d8
461#define mmDAGB1_WR_MISC_CREDIT_BASE_IDX 0
462#define mmDAGB1_WRCLI_ASK_PENDING 0x00d9
463#define mmDAGB1_WRCLI_ASK_PENDING_BASE_IDX 0
464#define mmDAGB1_WRCLI_GO_PENDING 0x00da
465#define mmDAGB1_WRCLI_GO_PENDING_BASE_IDX 0
466#define mmDAGB1_WRCLI_GBLSEND_PENDING 0x00db
467#define mmDAGB1_WRCLI_GBLSEND_PENDING_BASE_IDX 0
468#define mmDAGB1_WRCLI_TLB_PENDING 0x00dc
469#define mmDAGB1_WRCLI_TLB_PENDING_BASE_IDX 0
470#define mmDAGB1_WRCLI_OARB_PENDING 0x00dd
471#define mmDAGB1_WRCLI_OARB_PENDING_BASE_IDX 0
472#define mmDAGB1_WRCLI_OSD_PENDING 0x00de
473#define mmDAGB1_WRCLI_OSD_PENDING_BASE_IDX 0
474#define mmDAGB1_WRCLI_DBUS_ASK_PENDING 0x00df
475#define mmDAGB1_WRCLI_DBUS_ASK_PENDING_BASE_IDX 0
476#define mmDAGB1_WRCLI_DBUS_GO_PENDING 0x00e0
477#define mmDAGB1_WRCLI_DBUS_GO_PENDING_BASE_IDX 0
478#define mmDAGB1_DAGB_DLY 0x00e1
479#define mmDAGB1_DAGB_DLY_BASE_IDX 0
480#define mmDAGB1_CNTL_MISC 0x00e2
481#define mmDAGB1_CNTL_MISC_BASE_IDX 0
482#define mmDAGB1_CNTL_MISC2 0x00e3
483#define mmDAGB1_CNTL_MISC2_BASE_IDX 0
484#define mmDAGB1_FIFO_EMPTY 0x00e4
485#define mmDAGB1_FIFO_EMPTY_BASE_IDX 0
486#define mmDAGB1_FIFO_FULL 0x00e5
487#define mmDAGB1_FIFO_FULL_BASE_IDX 0
488#define mmDAGB1_WR_CREDITS_FULL 0x00e6
489#define mmDAGB1_WR_CREDITS_FULL_BASE_IDX 0
490#define mmDAGB1_RD_CREDITS_FULL 0x00e7
491#define mmDAGB1_RD_CREDITS_FULL_BASE_IDX 0
492#define mmDAGB1_PERFCOUNTER_LO 0x00e8
493#define mmDAGB1_PERFCOUNTER_LO_BASE_IDX 0
494#define mmDAGB1_PERFCOUNTER_HI 0x00e9
495#define mmDAGB1_PERFCOUNTER_HI_BASE_IDX 0
496#define mmDAGB1_PERFCOUNTER0_CFG 0x00ea
497#define mmDAGB1_PERFCOUNTER0_CFG_BASE_IDX 0
498#define mmDAGB1_PERFCOUNTER1_CFG 0x00eb
499#define mmDAGB1_PERFCOUNTER1_CFG_BASE_IDX 0
500#define mmDAGB1_PERFCOUNTER2_CFG 0x00ec
501#define mmDAGB1_PERFCOUNTER2_CFG_BASE_IDX 0
502#define mmDAGB1_PERFCOUNTER_RSLT_CNTL 0x00ed
503#define mmDAGB1_PERFCOUNTER_RSLT_CNTL_BASE_IDX 0
504#define mmDAGB1_RESERVE0 0x00ee
505#define mmDAGB1_RESERVE0_BASE_IDX 0
506#define mmDAGB1_RESERVE1 0x00ef
507#define mmDAGB1_RESERVE1_BASE_IDX 0
508#define mmDAGB1_RESERVE2 0x00f0
509#define mmDAGB1_RESERVE2_BASE_IDX 0
510#define mmDAGB1_RESERVE3 0x00f1
511#define mmDAGB1_RESERVE3_BASE_IDX 0
512#define mmDAGB1_RESERVE4 0x00f2
513#define mmDAGB1_RESERVE4_BASE_IDX 0
514#define mmDAGB1_RESERVE5 0x00f3
515#define mmDAGB1_RESERVE5_BASE_IDX 0
516#define mmDAGB1_RESERVE6 0x00f4
517#define mmDAGB1_RESERVE6_BASE_IDX 0
518#define mmDAGB1_RESERVE7 0x00f5
519#define mmDAGB1_RESERVE7_BASE_IDX 0
520#define mmDAGB1_RESERVE8 0x00f6
521#define mmDAGB1_RESERVE8_BASE_IDX 0
522#define mmDAGB1_RESERVE9 0x00f7
523#define mmDAGB1_RESERVE9_BASE_IDX 0
524#define mmDAGB1_RESERVE10 0x00f8
525#define mmDAGB1_RESERVE10_BASE_IDX 0
526#define mmDAGB1_RESERVE11 0x00f9
527#define mmDAGB1_RESERVE11_BASE_IDX 0
528#define mmDAGB1_RESERVE12 0x00fa
529#define mmDAGB1_RESERVE12_BASE_IDX 0
530#define mmDAGB1_RESERVE13 0x00fb
531#define mmDAGB1_RESERVE13_BASE_IDX 0
532#define mmDAGB1_RESERVE14 0x00fc
533#define mmDAGB1_RESERVE14_BASE_IDX 0
534#define mmDAGB1_RESERVE15 0x00fd
535#define mmDAGB1_RESERVE15_BASE_IDX 0
536#define mmDAGB1_RESERVE16 0x00fe
537#define mmDAGB1_RESERVE16_BASE_IDX 0
538#define mmDAGB1_RESERVE17 0x00ff
539#define mmDAGB1_RESERVE17_BASE_IDX 0
540
541
542// addressBlock: mmhub_ea_mmeadec
543// base address: 0x68400
544#define mmMMEA0_DRAM_RD_CLI2GRP_MAP0 0x0100
545#define mmMMEA0_DRAM_RD_CLI2GRP_MAP0_BASE_IDX 0
546#define mmMMEA0_DRAM_RD_CLI2GRP_MAP1 0x0101
547#define mmMMEA0_DRAM_RD_CLI2GRP_MAP1_BASE_IDX 0
548#define mmMMEA0_DRAM_WR_CLI2GRP_MAP0 0x0102
549#define mmMMEA0_DRAM_WR_CLI2GRP_MAP0_BASE_IDX 0
550#define mmMMEA0_DRAM_WR_CLI2GRP_MAP1 0x0103
551#define mmMMEA0_DRAM_WR_CLI2GRP_MAP1_BASE_IDX 0
552#define mmMMEA0_DRAM_RD_GRP2VC_MAP 0x0104
553#define mmMMEA0_DRAM_RD_GRP2VC_MAP_BASE_IDX 0
554#define mmMMEA0_DRAM_WR_GRP2VC_MAP 0x0105
555#define mmMMEA0_DRAM_WR_GRP2VC_MAP_BASE_IDX 0
556#define mmMMEA0_DRAM_RD_LAZY 0x0106
557#define mmMMEA0_DRAM_RD_LAZY_BASE_IDX 0
558#define mmMMEA0_DRAM_WR_LAZY 0x0107
559#define mmMMEA0_DRAM_WR_LAZY_BASE_IDX 0
560#define mmMMEA0_DRAM_RD_CAM_CNTL 0x0108
561#define mmMMEA0_DRAM_RD_CAM_CNTL_BASE_IDX 0
562#define mmMMEA0_DRAM_WR_CAM_CNTL 0x0109
563#define mmMMEA0_DRAM_WR_CAM_CNTL_BASE_IDX 0
564#define mmMMEA0_DRAM_PAGE_BURST 0x010a
565#define mmMMEA0_DRAM_PAGE_BURST_BASE_IDX 0
566#define mmMMEA0_DRAM_RD_PRI_AGE 0x010b
567#define mmMMEA0_DRAM_RD_PRI_AGE_BASE_IDX 0
568#define mmMMEA0_DRAM_WR_PRI_AGE 0x010c
569#define mmMMEA0_DRAM_WR_PRI_AGE_BASE_IDX 0
570#define mmMMEA0_DRAM_RD_PRI_QUEUING 0x010d
571#define mmMMEA0_DRAM_RD_PRI_QUEUING_BASE_IDX 0
572#define mmMMEA0_DRAM_WR_PRI_QUEUING 0x010e
573#define mmMMEA0_DRAM_WR_PRI_QUEUING_BASE_IDX 0
574#define mmMMEA0_DRAM_RD_PRI_FIXED 0x010f
575#define mmMMEA0_DRAM_RD_PRI_FIXED_BASE_IDX 0
576#define mmMMEA0_DRAM_WR_PRI_FIXED 0x0110
577#define mmMMEA0_DRAM_WR_PRI_FIXED_BASE_IDX 0
578#define mmMMEA0_DRAM_RD_PRI_URGENCY 0x0111
579#define mmMMEA0_DRAM_RD_PRI_URGENCY_BASE_IDX 0
580#define mmMMEA0_DRAM_WR_PRI_URGENCY 0x0112
581#define mmMMEA0_DRAM_WR_PRI_URGENCY_BASE_IDX 0
582#define mmMMEA0_DRAM_RD_PRI_QUANT_PRI1 0x0113
583#define mmMMEA0_DRAM_RD_PRI_QUANT_PRI1_BASE_IDX 0
584#define mmMMEA0_DRAM_RD_PRI_QUANT_PRI2 0x0114
585#define mmMMEA0_DRAM_RD_PRI_QUANT_PRI2_BASE_IDX 0
586#define mmMMEA0_DRAM_RD_PRI_QUANT_PRI3 0x0115
587#define mmMMEA0_DRAM_RD_PRI_QUANT_PRI3_BASE_IDX 0
588#define mmMMEA0_DRAM_WR_PRI_QUANT_PRI1 0x0116
589#define mmMMEA0_DRAM_WR_PRI_QUANT_PRI1_BASE_IDX 0
590#define mmMMEA0_DRAM_WR_PRI_QUANT_PRI2 0x0117
591#define mmMMEA0_DRAM_WR_PRI_QUANT_PRI2_BASE_IDX 0
592#define mmMMEA0_DRAM_WR_PRI_QUANT_PRI3 0x0118
593#define mmMMEA0_DRAM_WR_PRI_QUANT_PRI3_BASE_IDX 0
594#define mmMMEA0_ADDRNORM_BASE_ADDR0 0x0134
595#define mmMMEA0_ADDRNORM_BASE_ADDR0_BASE_IDX 0
596#define mmMMEA0_ADDRNORM_LIMIT_ADDR0 0x0135
597#define mmMMEA0_ADDRNORM_LIMIT_ADDR0_BASE_IDX 0
598#define mmMMEA0_ADDRNORM_BASE_ADDR1 0x0136
599#define mmMMEA0_ADDRNORM_BASE_ADDR1_BASE_IDX 0
600#define mmMMEA0_ADDRNORM_LIMIT_ADDR1 0x0137
601#define mmMMEA0_ADDRNORM_LIMIT_ADDR1_BASE_IDX 0
602#define mmMMEA0_ADDRNORM_OFFSET_ADDR1 0x0138
603#define mmMMEA0_ADDRNORM_OFFSET_ADDR1_BASE_IDX 0
604#define mmMMEA0_ADDRNORMDRAM_HOLE_CNTL 0x0143
605#define mmMMEA0_ADDRNORMDRAM_HOLE_CNTL_BASE_IDX 0
606#define mmMMEA0_ADDRNORMDRAM_TRICHANNEL_CFG 0x0145
607#define mmMMEA0_ADDRNORMDRAM_TRICHANNEL_CFG_BASE_IDX 0
608#define mmMMEA0_ADDRDEC_BANK_CFG 0x0147
609#define mmMMEA0_ADDRDEC_BANK_CFG_BASE_IDX 0
610#define mmMMEA0_ADDRDEC_MISC_CFG 0x0148
611#define mmMMEA0_ADDRDEC_MISC_CFG_BASE_IDX 0
612#define mmMMEA0_ADDRDECDRAM_ADDR_HASH_BANK0 0x0149
613#define mmMMEA0_ADDRDECDRAM_ADDR_HASH_BANK0_BASE_IDX 0
614#define mmMMEA0_ADDRDECDRAM_ADDR_HASH_BANK1 0x014a
615#define mmMMEA0_ADDRDECDRAM_ADDR_HASH_BANK1_BASE_IDX 0
616#define mmMMEA0_ADDRDECDRAM_ADDR_HASH_BANK2 0x014b
617#define mmMMEA0_ADDRDECDRAM_ADDR_HASH_BANK2_BASE_IDX 0
618#define mmMMEA0_ADDRDECDRAM_ADDR_HASH_BANK3 0x014c
619#define mmMMEA0_ADDRDECDRAM_ADDR_HASH_BANK3_BASE_IDX 0
620#define mmMMEA0_ADDRDECDRAM_ADDR_HASH_BANK4 0x014d
621#define mmMMEA0_ADDRDECDRAM_ADDR_HASH_BANK4_BASE_IDX 0
622#define mmMMEA0_ADDRDECDRAM_ADDR_HASH_PC 0x014e
623#define mmMMEA0_ADDRDECDRAM_ADDR_HASH_PC_BASE_IDX 0
624#define mmMMEA0_ADDRDECDRAM_ADDR_HASH_PC2 0x014f
625#define mmMMEA0_ADDRDECDRAM_ADDR_HASH_PC2_BASE_IDX 0
626#define mmMMEA0_ADDRDECDRAM_ADDR_HASH_CS0 0x0150
627#define mmMMEA0_ADDRDECDRAM_ADDR_HASH_CS0_BASE_IDX 0
628#define mmMMEA0_ADDRDECDRAM_ADDR_HASH_CS1 0x0151
629#define mmMMEA0_ADDRDECDRAM_ADDR_HASH_CS1_BASE_IDX 0
630#define mmMMEA0_ADDRDECDRAM_HARVEST_ENABLE 0x0152
631#define mmMMEA0_ADDRDECDRAM_HARVEST_ENABLE_BASE_IDX 0
632#define mmMMEA0_ADDRDEC0_BASE_ADDR_CS0 0x015d
633#define mmMMEA0_ADDRDEC0_BASE_ADDR_CS0_BASE_IDX 0
634#define mmMMEA0_ADDRDEC0_BASE_ADDR_CS1 0x015e
635#define mmMMEA0_ADDRDEC0_BASE_ADDR_CS1_BASE_IDX 0
636#define mmMMEA0_ADDRDEC0_BASE_ADDR_CS2 0x015f
637#define mmMMEA0_ADDRDEC0_BASE_ADDR_CS2_BASE_IDX 0
638#define mmMMEA0_ADDRDEC0_BASE_ADDR_CS3 0x0160
639#define mmMMEA0_ADDRDEC0_BASE_ADDR_CS3_BASE_IDX 0
640#define mmMMEA0_ADDRDEC0_BASE_ADDR_SECCS0 0x0161
641#define mmMMEA0_ADDRDEC0_BASE_ADDR_SECCS0_BASE_IDX 0
642#define mmMMEA0_ADDRDEC0_BASE_ADDR_SECCS1 0x0162
643#define mmMMEA0_ADDRDEC0_BASE_ADDR_SECCS1_BASE_IDX 0
644#define mmMMEA0_ADDRDEC0_BASE_ADDR_SECCS2 0x0163
645#define mmMMEA0_ADDRDEC0_BASE_ADDR_SECCS2_BASE_IDX 0
646#define mmMMEA0_ADDRDEC0_BASE_ADDR_SECCS3 0x0164
647#define mmMMEA0_ADDRDEC0_BASE_ADDR_SECCS3_BASE_IDX 0
648#define mmMMEA0_ADDRDEC0_ADDR_MASK_CS01 0x0165
649#define mmMMEA0_ADDRDEC0_ADDR_MASK_CS01_BASE_IDX 0
650#define mmMMEA0_ADDRDEC0_ADDR_MASK_CS23 0x0166
651#define mmMMEA0_ADDRDEC0_ADDR_MASK_CS23_BASE_IDX 0
652#define mmMMEA0_ADDRDEC0_ADDR_MASK_SECCS01 0x0167
653#define mmMMEA0_ADDRDEC0_ADDR_MASK_SECCS01_BASE_IDX 0
654#define mmMMEA0_ADDRDEC0_ADDR_MASK_SECCS23 0x0168
655#define mmMMEA0_ADDRDEC0_ADDR_MASK_SECCS23_BASE_IDX 0
656#define mmMMEA0_ADDRDEC0_ADDR_CFG_CS01 0x0169
657#define mmMMEA0_ADDRDEC0_ADDR_CFG_CS01_BASE_IDX 0
658#define mmMMEA0_ADDRDEC0_ADDR_CFG_CS23 0x016a
659#define mmMMEA0_ADDRDEC0_ADDR_CFG_CS23_BASE_IDX 0
660#define mmMMEA0_ADDRDEC0_ADDR_SEL_CS01 0x016b
661#define mmMMEA0_ADDRDEC0_ADDR_SEL_CS01_BASE_IDX 0
662#define mmMMEA0_ADDRDEC0_ADDR_SEL_CS23 0x016c
663#define mmMMEA0_ADDRDEC0_ADDR_SEL_CS23_BASE_IDX 0
664#define mmMMEA0_ADDRDEC0_COL_SEL_LO_CS01 0x016d
665#define mmMMEA0_ADDRDEC0_COL_SEL_LO_CS01_BASE_IDX 0
666#define mmMMEA0_ADDRDEC0_COL_SEL_LO_CS23 0x016e
667#define mmMMEA0_ADDRDEC0_COL_SEL_LO_CS23_BASE_IDX 0
668#define mmMMEA0_ADDRDEC0_COL_SEL_HI_CS01 0x016f
669#define mmMMEA0_ADDRDEC0_COL_SEL_HI_CS01_BASE_IDX 0
670#define mmMMEA0_ADDRDEC0_COL_SEL_HI_CS23 0x0170
671#define mmMMEA0_ADDRDEC0_COL_SEL_HI_CS23_BASE_IDX 0
672#define mmMMEA0_ADDRDEC0_RM_SEL_CS01 0x0171
673#define mmMMEA0_ADDRDEC0_RM_SEL_CS01_BASE_IDX 0
674#define mmMMEA0_ADDRDEC0_RM_SEL_CS23 0x0172
675#define mmMMEA0_ADDRDEC0_RM_SEL_CS23_BASE_IDX 0
676#define mmMMEA0_ADDRDEC0_RM_SEL_SECCS01 0x0173
677#define mmMMEA0_ADDRDEC0_RM_SEL_SECCS01_BASE_IDX 0
678#define mmMMEA0_ADDRDEC0_RM_SEL_SECCS23 0x0174
679#define mmMMEA0_ADDRDEC0_RM_SEL_SECCS23_BASE_IDX 0
680#define mmMMEA0_ADDRDEC1_BASE_ADDR_CS0 0x0175
681#define mmMMEA0_ADDRDEC1_BASE_ADDR_CS0_BASE_IDX 0
682#define mmMMEA0_ADDRDEC1_BASE_ADDR_CS1 0x0176
683#define mmMMEA0_ADDRDEC1_BASE_ADDR_CS1_BASE_IDX 0
684#define mmMMEA0_ADDRDEC1_BASE_ADDR_CS2 0x0177
685#define mmMMEA0_ADDRDEC1_BASE_ADDR_CS2_BASE_IDX 0
686#define mmMMEA0_ADDRDEC1_BASE_ADDR_CS3 0x0178
687#define mmMMEA0_ADDRDEC1_BASE_ADDR_CS3_BASE_IDX 0
688#define mmMMEA0_ADDRDEC1_BASE_ADDR_SECCS0 0x0179
689#define mmMMEA0_ADDRDEC1_BASE_ADDR_SECCS0_BASE_IDX 0
690#define mmMMEA0_ADDRDEC1_BASE_ADDR_SECCS1 0x017a
691#define mmMMEA0_ADDRDEC1_BASE_ADDR_SECCS1_BASE_IDX 0
692#define mmMMEA0_ADDRDEC1_BASE_ADDR_SECCS2 0x017b
693#define mmMMEA0_ADDRDEC1_BASE_ADDR_SECCS2_BASE_IDX 0
694#define mmMMEA0_ADDRDEC1_BASE_ADDR_SECCS3 0x017c
695#define mmMMEA0_ADDRDEC1_BASE_ADDR_SECCS3_BASE_IDX 0
696#define mmMMEA0_ADDRDEC1_ADDR_MASK_CS01 0x017d
697#define mmMMEA0_ADDRDEC1_ADDR_MASK_CS01_BASE_IDX 0
698#define mmMMEA0_ADDRDEC1_ADDR_MASK_CS23 0x017e
699#define mmMMEA0_ADDRDEC1_ADDR_MASK_CS23_BASE_IDX 0
700#define mmMMEA0_ADDRDEC1_ADDR_MASK_SECCS01 0x017f
701#define mmMMEA0_ADDRDEC1_ADDR_MASK_SECCS01_BASE_IDX 0
702#define mmMMEA0_ADDRDEC1_ADDR_MASK_SECCS23 0x0180
703#define mmMMEA0_ADDRDEC1_ADDR_MASK_SECCS23_BASE_IDX 0
704#define mmMMEA0_ADDRDEC1_ADDR_CFG_CS01 0x0181
705#define mmMMEA0_ADDRDEC1_ADDR_CFG_CS01_BASE_IDX 0
706#define mmMMEA0_ADDRDEC1_ADDR_CFG_CS23 0x0182
707#define mmMMEA0_ADDRDEC1_ADDR_CFG_CS23_BASE_IDX 0
708#define mmMMEA0_ADDRDEC1_ADDR_SEL_CS01 0x0183
709#define mmMMEA0_ADDRDEC1_ADDR_SEL_CS01_BASE_IDX 0
710#define mmMMEA0_ADDRDEC1_ADDR_SEL_CS23 0x0184
711#define mmMMEA0_ADDRDEC1_ADDR_SEL_CS23_BASE_IDX 0
712#define mmMMEA0_ADDRDEC1_COL_SEL_LO_CS01 0x0185
713#define mmMMEA0_ADDRDEC1_COL_SEL_LO_CS01_BASE_IDX 0
714#define mmMMEA0_ADDRDEC1_COL_SEL_LO_CS23 0x0186
715#define mmMMEA0_ADDRDEC1_COL_SEL_LO_CS23_BASE_IDX 0
716#define mmMMEA0_ADDRDEC1_COL_SEL_HI_CS01 0x0187
717#define mmMMEA0_ADDRDEC1_COL_SEL_HI_CS01_BASE_IDX 0
718#define mmMMEA0_ADDRDEC1_COL_SEL_HI_CS23 0x0188
719#define mmMMEA0_ADDRDEC1_COL_SEL_HI_CS23_BASE_IDX 0
720#define mmMMEA0_ADDRDEC1_RM_SEL_CS01 0x0189
721#define mmMMEA0_ADDRDEC1_RM_SEL_CS01_BASE_IDX 0
722#define mmMMEA0_ADDRDEC1_RM_SEL_CS23 0x018a
723#define mmMMEA0_ADDRDEC1_RM_SEL_CS23_BASE_IDX 0
724#define mmMMEA0_ADDRDEC1_RM_SEL_SECCS01 0x018b
725#define mmMMEA0_ADDRDEC1_RM_SEL_SECCS01_BASE_IDX 0
726#define mmMMEA0_ADDRDEC1_RM_SEL_SECCS23 0x018c
727#define mmMMEA0_ADDRDEC1_RM_SEL_SECCS23_BASE_IDX 0
728#define mmMMEA0_IO_RD_CLI2GRP_MAP0 0x01d5
729#define mmMMEA0_IO_RD_CLI2GRP_MAP0_BASE_IDX 0
730#define mmMMEA0_IO_RD_CLI2GRP_MAP1 0x01d6
731#define mmMMEA0_IO_RD_CLI2GRP_MAP1_BASE_IDX 0
732#define mmMMEA0_IO_WR_CLI2GRP_MAP0 0x01d7
733#define mmMMEA0_IO_WR_CLI2GRP_MAP0_BASE_IDX 0
734#define mmMMEA0_IO_WR_CLI2GRP_MAP1 0x01d8
735#define mmMMEA0_IO_WR_CLI2GRP_MAP1_BASE_IDX 0
736#define mmMMEA0_IO_RD_COMBINE_FLUSH 0x01d9
737#define mmMMEA0_IO_RD_COMBINE_FLUSH_BASE_IDX 0
738#define mmMMEA0_IO_WR_COMBINE_FLUSH 0x01da
739#define mmMMEA0_IO_WR_COMBINE_FLUSH_BASE_IDX 0
740#define mmMMEA0_IO_GROUP_BURST 0x01db
741#define mmMMEA0_IO_GROUP_BURST_BASE_IDX 0
742#define mmMMEA0_IO_RD_PRI_AGE 0x01dc
743#define mmMMEA0_IO_RD_PRI_AGE_BASE_IDX 0
744#define mmMMEA0_IO_WR_PRI_AGE 0x01dd
745#define mmMMEA0_IO_WR_PRI_AGE_BASE_IDX 0
746#define mmMMEA0_IO_RD_PRI_QUEUING 0x01de
747#define mmMMEA0_IO_RD_PRI_QUEUING_BASE_IDX 0
748#define mmMMEA0_IO_WR_PRI_QUEUING 0x01df
749#define mmMMEA0_IO_WR_PRI_QUEUING_BASE_IDX 0
750#define mmMMEA0_IO_RD_PRI_FIXED 0x01e0
751#define mmMMEA0_IO_RD_PRI_FIXED_BASE_IDX 0
752#define mmMMEA0_IO_WR_PRI_FIXED 0x01e1
753#define mmMMEA0_IO_WR_PRI_FIXED_BASE_IDX 0
754#define mmMMEA0_IO_RD_PRI_URGENCY 0x01e2
755#define mmMMEA0_IO_RD_PRI_URGENCY_BASE_IDX 0
756#define mmMMEA0_IO_WR_PRI_URGENCY 0x01e3
757#define mmMMEA0_IO_WR_PRI_URGENCY_BASE_IDX 0
758#define mmMMEA0_IO_RD_PRI_URGENCY_MASK 0x01e4
759#define mmMMEA0_IO_RD_PRI_URGENCY_MASK_BASE_IDX 0
760#define mmMMEA0_IO_WR_PRI_URGENCY_MASK 0x01e5
761#define mmMMEA0_IO_WR_PRI_URGENCY_MASK_BASE_IDX 0
762#define mmMMEA0_IO_RD_PRI_QUANT_PRI1 0x01e6
763#define mmMMEA0_IO_RD_PRI_QUANT_PRI1_BASE_IDX 0
764#define mmMMEA0_IO_RD_PRI_QUANT_PRI2 0x01e7
765#define mmMMEA0_IO_RD_PRI_QUANT_PRI2_BASE_IDX 0
766#define mmMMEA0_IO_RD_PRI_QUANT_PRI3 0x01e8
767#define mmMMEA0_IO_RD_PRI_QUANT_PRI3_BASE_IDX 0
768#define mmMMEA0_IO_WR_PRI_QUANT_PRI1 0x01e9
769#define mmMMEA0_IO_WR_PRI_QUANT_PRI1_BASE_IDX 0
770#define mmMMEA0_IO_WR_PRI_QUANT_PRI2 0x01ea
771#define mmMMEA0_IO_WR_PRI_QUANT_PRI2_BASE_IDX 0
772#define mmMMEA0_IO_WR_PRI_QUANT_PRI3 0x01eb
773#define mmMMEA0_IO_WR_PRI_QUANT_PRI3_BASE_IDX 0
774#define mmMMEA0_SDP_ARB_DRAM 0x01ec
775#define mmMMEA0_SDP_ARB_DRAM_BASE_IDX 0
776#define mmMMEA0_SDP_ARB_FINAL 0x01ee
777#define mmMMEA0_SDP_ARB_FINAL_BASE_IDX 0
778#define mmMMEA0_SDP_DRAM_PRIORITY 0x01ef
779#define mmMMEA0_SDP_DRAM_PRIORITY_BASE_IDX 0
780#define mmMMEA0_SDP_IO_PRIORITY 0x01f1
781#define mmMMEA0_SDP_IO_PRIORITY_BASE_IDX 0
782#define mmMMEA0_SDP_CREDITS 0x01f2
783#define mmMMEA0_SDP_CREDITS_BASE_IDX 0
784#define mmMMEA0_SDP_TAG_RESERVE0 0x01f3
785#define mmMMEA0_SDP_TAG_RESERVE0_BASE_IDX 0
786#define mmMMEA0_SDP_TAG_RESERVE1 0x01f4
787#define mmMMEA0_SDP_TAG_RESERVE1_BASE_IDX 0
788#define mmMMEA0_SDP_VCC_RESERVE0 0x01f5
789#define mmMMEA0_SDP_VCC_RESERVE0_BASE_IDX 0
790#define mmMMEA0_SDP_VCC_RESERVE1 0x01f6
791#define mmMMEA0_SDP_VCC_RESERVE1_BASE_IDX 0
792#define mmMMEA0_SDP_VCD_RESERVE0 0x01f7
793#define mmMMEA0_SDP_VCD_RESERVE0_BASE_IDX 0
794#define mmMMEA0_SDP_VCD_RESERVE1 0x01f8
795#define mmMMEA0_SDP_VCD_RESERVE1_BASE_IDX 0
796#define mmMMEA0_SDP_REQ_CNTL 0x01f9
797#define mmMMEA0_SDP_REQ_CNTL_BASE_IDX 0
798#define mmMMEA0_MISC 0x01fa
799#define mmMMEA0_MISC_BASE_IDX 0
800#define mmMMEA0_LATENCY_SAMPLING 0x01fb
801#define mmMMEA0_LATENCY_SAMPLING_BASE_IDX 0
802#define mmMMEA0_PERFCOUNTER_LO 0x01fc
803#define mmMMEA0_PERFCOUNTER_LO_BASE_IDX 0
804#define mmMMEA0_PERFCOUNTER_HI 0x01fd
805#define mmMMEA0_PERFCOUNTER_HI_BASE_IDX 0
806#define mmMMEA0_PERFCOUNTER0_CFG 0x01fe
807#define mmMMEA0_PERFCOUNTER0_CFG_BASE_IDX 0
808#define mmMMEA0_PERFCOUNTER1_CFG 0x01ff
809#define mmMMEA0_PERFCOUNTER1_CFG_BASE_IDX 0
810#define mmMMEA0_PERFCOUNTER_RSLT_CNTL 0x0200
811#define mmMMEA0_PERFCOUNTER_RSLT_CNTL_BASE_IDX 0
812#define mmMMEA0_EDC_CNT 0x0206
813#define mmMMEA0_EDC_CNT_BASE_IDX 0
814#define mmMMEA0_EDC_CNT2 0x0207
815#define mmMMEA0_EDC_CNT2_BASE_IDX 0
816#define mmMMEA0_DSM_CNTL 0x0208
817#define mmMMEA0_DSM_CNTL_BASE_IDX 0
818#define mmMMEA0_DSM_CNTLA 0x0209
819#define mmMMEA0_DSM_CNTLA_BASE_IDX 0
820#define mmMMEA0_DSM_CNTLB 0x020a
821#define mmMMEA0_DSM_CNTLB_BASE_IDX 0
822#define mmMMEA0_DSM_CNTL2 0x020b
823#define mmMMEA0_DSM_CNTL2_BASE_IDX 0
824#define mmMMEA0_DSM_CNTL2A 0x020c
825#define mmMMEA0_DSM_CNTL2A_BASE_IDX 0
826#define mmMMEA0_DSM_CNTL2B 0x020d
827#define mmMMEA0_DSM_CNTL2B_BASE_IDX 0
828#define mmMMEA0_CGTT_CLK_CTRL 0x020f
829#define mmMMEA0_CGTT_CLK_CTRL_BASE_IDX 0
830#define mmMMEA0_EDC_MODE 0x0210
831#define mmMMEA0_EDC_MODE_BASE_IDX 0
832#define mmMMEA0_ERR_STATUS 0x0211
833#define mmMMEA0_ERR_STATUS_BASE_IDX 0
834#define mmMMEA0_MISC2 0x0212
835#define mmMMEA0_MISC2_BASE_IDX 0
836#define mmMMEA1_DRAM_RD_CLI2GRP_MAP0 0x0240
837#define mmMMEA1_DRAM_RD_CLI2GRP_MAP0_BASE_IDX 0
838#define mmMMEA1_DRAM_RD_CLI2GRP_MAP1 0x0241
839#define mmMMEA1_DRAM_RD_CLI2GRP_MAP1_BASE_IDX 0
840#define mmMMEA1_DRAM_WR_CLI2GRP_MAP0 0x0242
841#define mmMMEA1_DRAM_WR_CLI2GRP_MAP0_BASE_IDX 0
842#define mmMMEA1_DRAM_WR_CLI2GRP_MAP1 0x0243
843#define mmMMEA1_DRAM_WR_CLI2GRP_MAP1_BASE_IDX 0
844#define mmMMEA1_DRAM_RD_GRP2VC_MAP 0x0244
845#define mmMMEA1_DRAM_RD_GRP2VC_MAP_BASE_IDX 0
846#define mmMMEA1_DRAM_WR_GRP2VC_MAP 0x0245
847#define mmMMEA1_DRAM_WR_GRP2VC_MAP_BASE_IDX 0
848#define mmMMEA1_DRAM_RD_LAZY 0x0246
849#define mmMMEA1_DRAM_RD_LAZY_BASE_IDX 0
850#define mmMMEA1_DRAM_WR_LAZY 0x0247
851#define mmMMEA1_DRAM_WR_LAZY_BASE_IDX 0
852#define mmMMEA1_DRAM_RD_CAM_CNTL 0x0248
853#define mmMMEA1_DRAM_RD_CAM_CNTL_BASE_IDX 0
854#define mmMMEA1_DRAM_WR_CAM_CNTL 0x0249
855#define mmMMEA1_DRAM_WR_CAM_CNTL_BASE_IDX 0
856#define mmMMEA1_DRAM_PAGE_BURST 0x024a
857#define mmMMEA1_DRAM_PAGE_BURST_BASE_IDX 0
858#define mmMMEA1_DRAM_RD_PRI_AGE 0x024b
859#define mmMMEA1_DRAM_RD_PRI_AGE_BASE_IDX 0
860#define mmMMEA1_DRAM_WR_PRI_AGE 0x024c
861#define mmMMEA1_DRAM_WR_PRI_AGE_BASE_IDX 0
862#define mmMMEA1_DRAM_RD_PRI_QUEUING 0x024d
863#define mmMMEA1_DRAM_RD_PRI_QUEUING_BASE_IDX 0
864#define mmMMEA1_DRAM_WR_PRI_QUEUING 0x024e
865#define mmMMEA1_DRAM_WR_PRI_QUEUING_BASE_IDX 0
866#define mmMMEA1_DRAM_RD_PRI_FIXED 0x024f
867#define mmMMEA1_DRAM_RD_PRI_FIXED_BASE_IDX 0
868#define mmMMEA1_DRAM_WR_PRI_FIXED 0x0250
869#define mmMMEA1_DRAM_WR_PRI_FIXED_BASE_IDX 0
870#define mmMMEA1_DRAM_RD_PRI_URGENCY 0x0251
871#define mmMMEA1_DRAM_RD_PRI_URGENCY_BASE_IDX 0
872#define mmMMEA1_DRAM_WR_PRI_URGENCY 0x0252
873#define mmMMEA1_DRAM_WR_PRI_URGENCY_BASE_IDX 0
874#define mmMMEA1_DRAM_RD_PRI_QUANT_PRI1 0x0253
875#define mmMMEA1_DRAM_RD_PRI_QUANT_PRI1_BASE_IDX 0
876#define mmMMEA1_DRAM_RD_PRI_QUANT_PRI2 0x0254
877#define mmMMEA1_DRAM_RD_PRI_QUANT_PRI2_BASE_IDX 0
878#define mmMMEA1_DRAM_RD_PRI_QUANT_PRI3 0x0255
879#define mmMMEA1_DRAM_RD_PRI_QUANT_PRI3_BASE_IDX 0
880#define mmMMEA1_DRAM_WR_PRI_QUANT_PRI1 0x0256
881#define mmMMEA1_DRAM_WR_PRI_QUANT_PRI1_BASE_IDX 0
882#define mmMMEA1_DRAM_WR_PRI_QUANT_PRI2 0x0257
883#define mmMMEA1_DRAM_WR_PRI_QUANT_PRI2_BASE_IDX 0
884#define mmMMEA1_DRAM_WR_PRI_QUANT_PRI3 0x0258
885#define mmMMEA1_DRAM_WR_PRI_QUANT_PRI3_BASE_IDX 0
886#define mmMMEA1_ADDRNORM_BASE_ADDR0 0x0274
887#define mmMMEA1_ADDRNORM_BASE_ADDR0_BASE_IDX 0
888#define mmMMEA1_ADDRNORM_LIMIT_ADDR0 0x0275
889#define mmMMEA1_ADDRNORM_LIMIT_ADDR0_BASE_IDX 0
890#define mmMMEA1_ADDRNORM_BASE_ADDR1 0x0276
891#define mmMMEA1_ADDRNORM_BASE_ADDR1_BASE_IDX 0
892#define mmMMEA1_ADDRNORM_LIMIT_ADDR1 0x0277
893#define mmMMEA1_ADDRNORM_LIMIT_ADDR1_BASE_IDX 0
894#define mmMMEA1_ADDRNORM_OFFSET_ADDR1 0x0278
895#define mmMMEA1_ADDRNORM_OFFSET_ADDR1_BASE_IDX 0
896#define mmMMEA1_ADDRNORMDRAM_HOLE_CNTL 0x0283
897#define mmMMEA1_ADDRNORMDRAM_HOLE_CNTL_BASE_IDX 0
898#define mmMMEA1_ADDRNORMDRAM_TRICHANNEL_CFG 0x0285
899#define mmMMEA1_ADDRNORMDRAM_TRICHANNEL_CFG_BASE_IDX 0
900#define mmMMEA1_ADDRDEC_BANK_CFG 0x0287
901#define mmMMEA1_ADDRDEC_BANK_CFG_BASE_IDX 0
902#define mmMMEA1_ADDRDEC_MISC_CFG 0x0288
903#define mmMMEA1_ADDRDEC_MISC_CFG_BASE_IDX 0
904#define mmMMEA1_ADDRDECDRAM_ADDR_HASH_BANK0 0x0289
905#define mmMMEA1_ADDRDECDRAM_ADDR_HASH_BANK0_BASE_IDX 0
906#define mmMMEA1_ADDRDECDRAM_ADDR_HASH_BANK1 0x028a
907#define mmMMEA1_ADDRDECDRAM_ADDR_HASH_BANK1_BASE_IDX 0
908#define mmMMEA1_ADDRDECDRAM_ADDR_HASH_BANK2 0x028b
909#define mmMMEA1_ADDRDECDRAM_ADDR_HASH_BANK2_BASE_IDX 0
910#define mmMMEA1_ADDRDECDRAM_ADDR_HASH_BANK3 0x028c
911#define mmMMEA1_ADDRDECDRAM_ADDR_HASH_BANK3_BASE_IDX 0
912#define mmMMEA1_ADDRDECDRAM_ADDR_HASH_BANK4 0x028d
913#define mmMMEA1_ADDRDECDRAM_ADDR_HASH_BANK4_BASE_IDX 0
914#define mmMMEA1_ADDRDECDRAM_ADDR_HASH_PC 0x028e
915#define mmMMEA1_ADDRDECDRAM_ADDR_HASH_PC_BASE_IDX 0
916#define mmMMEA1_ADDRDECDRAM_ADDR_HASH_PC2 0x028f
917#define mmMMEA1_ADDRDECDRAM_ADDR_HASH_PC2_BASE_IDX 0
918#define mmMMEA1_ADDRDECDRAM_ADDR_HASH_CS0 0x0290
919#define mmMMEA1_ADDRDECDRAM_ADDR_HASH_CS0_BASE_IDX 0
920#define mmMMEA1_ADDRDECDRAM_ADDR_HASH_CS1 0x0291
921#define mmMMEA1_ADDRDECDRAM_ADDR_HASH_CS1_BASE_IDX 0
922#define mmMMEA1_ADDRDECDRAM_HARVEST_ENABLE 0x0292
923#define mmMMEA1_ADDRDECDRAM_HARVEST_ENABLE_BASE_IDX 0
924#define mmMMEA1_ADDRDEC0_BASE_ADDR_CS0 0x029d
925#define mmMMEA1_ADDRDEC0_BASE_ADDR_CS0_BASE_IDX 0
926#define mmMMEA1_ADDRDEC0_BASE_ADDR_CS1 0x029e
927#define mmMMEA1_ADDRDEC0_BASE_ADDR_CS1_BASE_IDX 0
928#define mmMMEA1_ADDRDEC0_BASE_ADDR_CS2 0x029f
929#define mmMMEA1_ADDRDEC0_BASE_ADDR_CS2_BASE_IDX 0
930#define mmMMEA1_ADDRDEC0_BASE_ADDR_CS3 0x02a0
931#define mmMMEA1_ADDRDEC0_BASE_ADDR_CS3_BASE_IDX 0
932#define mmMMEA1_ADDRDEC0_BASE_ADDR_SECCS0 0x02a1
933#define mmMMEA1_ADDRDEC0_BASE_ADDR_SECCS0_BASE_IDX 0
934#define mmMMEA1_ADDRDEC0_BASE_ADDR_SECCS1 0x02a2
935#define mmMMEA1_ADDRDEC0_BASE_ADDR_SECCS1_BASE_IDX 0
936#define mmMMEA1_ADDRDEC0_BASE_ADDR_SECCS2 0x02a3
937#define mmMMEA1_ADDRDEC0_BASE_ADDR_SECCS2_BASE_IDX 0
938#define mmMMEA1_ADDRDEC0_BASE_ADDR_SECCS3 0x02a4
939#define mmMMEA1_ADDRDEC0_BASE_ADDR_SECCS3_BASE_IDX 0
940#define mmMMEA1_ADDRDEC0_ADDR_MASK_CS01 0x02a5
941#define mmMMEA1_ADDRDEC0_ADDR_MASK_CS01_BASE_IDX 0
942#define mmMMEA1_ADDRDEC0_ADDR_MASK_CS23 0x02a6
943#define mmMMEA1_ADDRDEC0_ADDR_MASK_CS23_BASE_IDX 0
944#define mmMMEA1_ADDRDEC0_ADDR_MASK_SECCS01 0x02a7
945#define mmMMEA1_ADDRDEC0_ADDR_MASK_SECCS01_BASE_IDX 0
946#define mmMMEA1_ADDRDEC0_ADDR_MASK_SECCS23 0x02a8
947#define mmMMEA1_ADDRDEC0_ADDR_MASK_SECCS23_BASE_IDX 0
948#define mmMMEA1_ADDRDEC0_ADDR_CFG_CS01 0x02a9
949#define mmMMEA1_ADDRDEC0_ADDR_CFG_CS01_BASE_IDX 0
950#define mmMMEA1_ADDRDEC0_ADDR_CFG_CS23 0x02aa
951#define mmMMEA1_ADDRDEC0_ADDR_CFG_CS23_BASE_IDX 0
952#define mmMMEA1_ADDRDEC0_ADDR_SEL_CS01 0x02ab
953#define mmMMEA1_ADDRDEC0_ADDR_SEL_CS01_BASE_IDX 0
954#define mmMMEA1_ADDRDEC0_ADDR_SEL_CS23 0x02ac
955#define mmMMEA1_ADDRDEC0_ADDR_SEL_CS23_BASE_IDX 0
956#define mmMMEA1_ADDRDEC0_COL_SEL_LO_CS01 0x02ad
957#define mmMMEA1_ADDRDEC0_COL_SEL_LO_CS01_BASE_IDX 0
958#define mmMMEA1_ADDRDEC0_COL_SEL_LO_CS23 0x02ae
959#define mmMMEA1_ADDRDEC0_COL_SEL_LO_CS23_BASE_IDX 0
960#define mmMMEA1_ADDRDEC0_COL_SEL_HI_CS01 0x02af
961#define mmMMEA1_ADDRDEC0_COL_SEL_HI_CS01_BASE_IDX 0
962#define mmMMEA1_ADDRDEC0_COL_SEL_HI_CS23 0x02b0
963#define mmMMEA1_ADDRDEC0_COL_SEL_HI_CS23_BASE_IDX 0
964#define mmMMEA1_ADDRDEC0_RM_SEL_CS01 0x02b1
965#define mmMMEA1_ADDRDEC0_RM_SEL_CS01_BASE_IDX 0
966#define mmMMEA1_ADDRDEC0_RM_SEL_CS23 0x02b2
967#define mmMMEA1_ADDRDEC0_RM_SEL_CS23_BASE_IDX 0
968#define mmMMEA1_ADDRDEC0_RM_SEL_SECCS01 0x02b3
969#define mmMMEA1_ADDRDEC0_RM_SEL_SECCS01_BASE_IDX 0
970#define mmMMEA1_ADDRDEC0_RM_SEL_SECCS23 0x02b4
971#define mmMMEA1_ADDRDEC0_RM_SEL_SECCS23_BASE_IDX 0
972#define mmMMEA1_ADDRDEC1_BASE_ADDR_CS0 0x02b5
973#define mmMMEA1_ADDRDEC1_BASE_ADDR_CS0_BASE_IDX 0
974#define mmMMEA1_ADDRDEC1_BASE_ADDR_CS1 0x02b6
975#define mmMMEA1_ADDRDEC1_BASE_ADDR_CS1_BASE_IDX 0
976#define mmMMEA1_ADDRDEC1_BASE_ADDR_CS2 0x02b7
977#define mmMMEA1_ADDRDEC1_BASE_ADDR_CS2_BASE_IDX 0
978#define mmMMEA1_ADDRDEC1_BASE_ADDR_CS3 0x02b8
979#define mmMMEA1_ADDRDEC1_BASE_ADDR_CS3_BASE_IDX 0
980#define mmMMEA1_ADDRDEC1_BASE_ADDR_SECCS0 0x02b9
981#define mmMMEA1_ADDRDEC1_BASE_ADDR_SECCS0_BASE_IDX 0
982#define mmMMEA1_ADDRDEC1_BASE_ADDR_SECCS1 0x02ba
983#define mmMMEA1_ADDRDEC1_BASE_ADDR_SECCS1_BASE_IDX 0
984#define mmMMEA1_ADDRDEC1_BASE_ADDR_SECCS2 0x02bb
985#define mmMMEA1_ADDRDEC1_BASE_ADDR_SECCS2_BASE_IDX 0
986#define mmMMEA1_ADDRDEC1_BASE_ADDR_SECCS3 0x02bc
987#define mmMMEA1_ADDRDEC1_BASE_ADDR_SECCS3_BASE_IDX 0
988#define mmMMEA1_ADDRDEC1_ADDR_MASK_CS01 0x02bd
989#define mmMMEA1_ADDRDEC1_ADDR_MASK_CS01_BASE_IDX 0
990#define mmMMEA1_ADDRDEC1_ADDR_MASK_CS23 0x02be
991#define mmMMEA1_ADDRDEC1_ADDR_MASK_CS23_BASE_IDX 0
992#define mmMMEA1_ADDRDEC1_ADDR_MASK_SECCS01 0x02bf
993#define mmMMEA1_ADDRDEC1_ADDR_MASK_SECCS01_BASE_IDX 0
994#define mmMMEA1_ADDRDEC1_ADDR_MASK_SECCS23 0x02c0
995#define mmMMEA1_ADDRDEC1_ADDR_MASK_SECCS23_BASE_IDX 0
996#define mmMMEA1_ADDRDEC1_ADDR_CFG_CS01 0x02c1
997#define mmMMEA1_ADDRDEC1_ADDR_CFG_CS01_BASE_IDX 0
998#define mmMMEA1_ADDRDEC1_ADDR_CFG_CS23 0x02c2
999#define mmMMEA1_ADDRDEC1_ADDR_CFG_CS23_BASE_IDX 0
1000#define mmMMEA1_ADDRDEC1_ADDR_SEL_CS01 0x02c3
1001#define mmMMEA1_ADDRDEC1_ADDR_SEL_CS01_BASE_IDX 0
1002#define mmMMEA1_ADDRDEC1_ADDR_SEL_CS23 0x02c4
1003#define mmMMEA1_ADDRDEC1_ADDR_SEL_CS23_BASE_IDX 0
1004#define mmMMEA1_ADDRDEC1_COL_SEL_LO_CS01 0x02c5
1005#define mmMMEA1_ADDRDEC1_COL_SEL_LO_CS01_BASE_IDX 0
1006#define mmMMEA1_ADDRDEC1_COL_SEL_LO_CS23 0x02c6
1007#define mmMMEA1_ADDRDEC1_COL_SEL_LO_CS23_BASE_IDX 0
1008#define mmMMEA1_ADDRDEC1_COL_SEL_HI_CS01 0x02c7
1009#define mmMMEA1_ADDRDEC1_COL_SEL_HI_CS01_BASE_IDX 0
1010#define mmMMEA1_ADDRDEC1_COL_SEL_HI_CS23 0x02c8
1011#define mmMMEA1_ADDRDEC1_COL_SEL_HI_CS23_BASE_IDX 0
1012#define mmMMEA1_ADDRDEC1_RM_SEL_CS01 0x02c9
1013#define mmMMEA1_ADDRDEC1_RM_SEL_CS01_BASE_IDX 0
1014#define mmMMEA1_ADDRDEC1_RM_SEL_CS23 0x02ca
1015#define mmMMEA1_ADDRDEC1_RM_SEL_CS23_BASE_IDX 0
1016#define mmMMEA1_ADDRDEC1_RM_SEL_SECCS01 0x02cb
1017#define mmMMEA1_ADDRDEC1_RM_SEL_SECCS01_BASE_IDX 0
1018#define mmMMEA1_ADDRDEC1_RM_SEL_SECCS23 0x02cc
1019#define mmMMEA1_ADDRDEC1_RM_SEL_SECCS23_BASE_IDX 0
1020#define mmMMEA1_IO_RD_CLI2GRP_MAP0 0x0315
1021#define mmMMEA1_IO_RD_CLI2GRP_MAP0_BASE_IDX 0
1022#define mmMMEA1_IO_RD_CLI2GRP_MAP1 0x0316
1023#define mmMMEA1_IO_RD_CLI2GRP_MAP1_BASE_IDX 0
1024#define mmMMEA1_IO_WR_CLI2GRP_MAP0 0x0317
1025#define mmMMEA1_IO_WR_CLI2GRP_MAP0_BASE_IDX 0
1026#define mmMMEA1_IO_WR_CLI2GRP_MAP1 0x0318
1027#define mmMMEA1_IO_WR_CLI2GRP_MAP1_BASE_IDX 0
1028#define mmMMEA1_IO_RD_COMBINE_FLUSH 0x0319
1029#define mmMMEA1_IO_RD_COMBINE_FLUSH_BASE_IDX 0
1030#define mmMMEA1_IO_WR_COMBINE_FLUSH 0x031a
1031#define mmMMEA1_IO_WR_COMBINE_FLUSH_BASE_IDX 0
1032#define mmMMEA1_IO_GROUP_BURST 0x031b
1033#define mmMMEA1_IO_GROUP_BURST_BASE_IDX 0
1034#define mmMMEA1_IO_RD_PRI_AGE 0x031c
1035#define mmMMEA1_IO_RD_PRI_AGE_BASE_IDX 0
1036#define mmMMEA1_IO_WR_PRI_AGE 0x031d
1037#define mmMMEA1_IO_WR_PRI_AGE_BASE_IDX 0
1038#define mmMMEA1_IO_RD_PRI_QUEUING 0x031e
1039#define mmMMEA1_IO_RD_PRI_QUEUING_BASE_IDX 0
1040#define mmMMEA1_IO_WR_PRI_QUEUING 0x031f
1041#define mmMMEA1_IO_WR_PRI_QUEUING_BASE_IDX 0
1042#define mmMMEA1_IO_RD_PRI_FIXED 0x0320
1043#define mmMMEA1_IO_RD_PRI_FIXED_BASE_IDX 0
1044#define mmMMEA1_IO_WR_PRI_FIXED 0x0321
1045#define mmMMEA1_IO_WR_PRI_FIXED_BASE_IDX 0
1046#define mmMMEA1_IO_RD_PRI_URGENCY 0x0322
1047#define mmMMEA1_IO_RD_PRI_URGENCY_BASE_IDX 0
1048#define mmMMEA1_IO_WR_PRI_URGENCY 0x0323
1049#define mmMMEA1_IO_WR_PRI_URGENCY_BASE_IDX 0
1050#define mmMMEA1_IO_RD_PRI_URGENCY_MASK 0x0324
1051#define mmMMEA1_IO_RD_PRI_URGENCY_MASK_BASE_IDX 0
1052#define mmMMEA1_IO_WR_PRI_URGENCY_MASK 0x0325
1053#define mmMMEA1_IO_WR_PRI_URGENCY_MASK_BASE_IDX 0
1054#define mmMMEA1_IO_RD_PRI_QUANT_PRI1 0x0326
1055#define mmMMEA1_IO_RD_PRI_QUANT_PRI1_BASE_IDX 0
1056#define mmMMEA1_IO_RD_PRI_QUANT_PRI2 0x0327
1057#define mmMMEA1_IO_RD_PRI_QUANT_PRI2_BASE_IDX 0
1058#define mmMMEA1_IO_RD_PRI_QUANT_PRI3 0x0328
1059#define mmMMEA1_IO_RD_PRI_QUANT_PRI3_BASE_IDX 0
1060#define mmMMEA1_IO_WR_PRI_QUANT_PRI1 0x0329
1061#define mmMMEA1_IO_WR_PRI_QUANT_PRI1_BASE_IDX 0
1062#define mmMMEA1_IO_WR_PRI_QUANT_PRI2 0x032a
1063#define mmMMEA1_IO_WR_PRI_QUANT_PRI2_BASE_IDX 0
1064#define mmMMEA1_IO_WR_PRI_QUANT_PRI3 0x032b
1065#define mmMMEA1_IO_WR_PRI_QUANT_PRI3_BASE_IDX 0
1066#define mmMMEA1_SDP_ARB_DRAM 0x032c
1067#define mmMMEA1_SDP_ARB_DRAM_BASE_IDX 0
1068#define mmMMEA1_SDP_ARB_FINAL 0x032e
1069#define mmMMEA1_SDP_ARB_FINAL_BASE_IDX 0
1070#define mmMMEA1_SDP_DRAM_PRIORITY 0x032f
1071#define mmMMEA1_SDP_DRAM_PRIORITY_BASE_IDX 0
1072#define mmMMEA1_SDP_IO_PRIORITY 0x0331
1073#define mmMMEA1_SDP_IO_PRIORITY_BASE_IDX 0
1074#define mmMMEA1_SDP_CREDITS 0x0332
1075#define mmMMEA1_SDP_CREDITS_BASE_IDX 0
1076#define mmMMEA1_SDP_TAG_RESERVE0 0x0333
1077#define mmMMEA1_SDP_TAG_RESERVE0_BASE_IDX 0
1078#define mmMMEA1_SDP_TAG_RESERVE1 0x0334
1079#define mmMMEA1_SDP_TAG_RESERVE1_BASE_IDX 0
1080#define mmMMEA1_SDP_VCC_RESERVE0 0x0335
1081#define mmMMEA1_SDP_VCC_RESERVE0_BASE_IDX 0
1082#define mmMMEA1_SDP_VCC_RESERVE1 0x0336
1083#define mmMMEA1_SDP_VCC_RESERVE1_BASE_IDX 0
1084#define mmMMEA1_SDP_VCD_RESERVE0 0x0337
1085#define mmMMEA1_SDP_VCD_RESERVE0_BASE_IDX 0
1086#define mmMMEA1_SDP_VCD_RESERVE1 0x0338
1087#define mmMMEA1_SDP_VCD_RESERVE1_BASE_IDX 0
1088#define mmMMEA1_SDP_REQ_CNTL 0x0339
1089#define mmMMEA1_SDP_REQ_CNTL_BASE_IDX 0
1090#define mmMMEA1_MISC 0x033a
1091#define mmMMEA1_MISC_BASE_IDX 0
1092#define mmMMEA1_LATENCY_SAMPLING 0x033b
1093#define mmMMEA1_LATENCY_SAMPLING_BASE_IDX 0
1094#define mmMMEA1_PERFCOUNTER_LO 0x033c
1095#define mmMMEA1_PERFCOUNTER_LO_BASE_IDX 0
1096#define mmMMEA1_PERFCOUNTER_HI 0x033d
1097#define mmMMEA1_PERFCOUNTER_HI_BASE_IDX 0
1098#define mmMMEA1_PERFCOUNTER0_CFG 0x033e
1099#define mmMMEA1_PERFCOUNTER0_CFG_BASE_IDX 0
1100#define mmMMEA1_PERFCOUNTER1_CFG 0x033f
1101#define mmMMEA1_PERFCOUNTER1_CFG_BASE_IDX 0
1102#define mmMMEA1_PERFCOUNTER_RSLT_CNTL 0x0340
1103#define mmMMEA1_PERFCOUNTER_RSLT_CNTL_BASE_IDX 0
1104#define mmMMEA1_EDC_CNT 0x0346
1105#define mmMMEA1_EDC_CNT_BASE_IDX 0
1106#define mmMMEA1_EDC_CNT2 0x0347
1107#define mmMMEA1_EDC_CNT2_BASE_IDX 0
1108#define mmMMEA1_DSM_CNTL 0x0348
1109#define mmMMEA1_DSM_CNTL_BASE_IDX 0
1110#define mmMMEA1_DSM_CNTLA 0x0349
1111#define mmMMEA1_DSM_CNTLA_BASE_IDX 0
1112#define mmMMEA1_DSM_CNTLB 0x034a
1113#define mmMMEA1_DSM_CNTLB_BASE_IDX 0
1114#define mmMMEA1_DSM_CNTL2 0x034b
1115#define mmMMEA1_DSM_CNTL2_BASE_IDX 0
1116#define mmMMEA1_DSM_CNTL2A 0x034c
1117#define mmMMEA1_DSM_CNTL2A_BASE_IDX 0
1118#define mmMMEA1_DSM_CNTL2B 0x034d
1119#define mmMMEA1_DSM_CNTL2B_BASE_IDX 0
1120#define mmMMEA1_CGTT_CLK_CTRL 0x034f
1121#define mmMMEA1_CGTT_CLK_CTRL_BASE_IDX 0
1122#define mmMMEA1_EDC_MODE 0x0350
1123#define mmMMEA1_EDC_MODE_BASE_IDX 0
1124#define mmMMEA1_ERR_STATUS 0x0351
1125#define mmMMEA1_ERR_STATUS_BASE_IDX 0
1126#define mmMMEA1_MISC2 0x0352
1127#define mmMMEA1_MISC2_BASE_IDX 0
1128
1129
1130// addressBlock: mmhub_pctldec
1131// base address: 0x68e00
1132#define mmPCTL_MISC 0x0380
1133#define mmPCTL_MISC_BASE_IDX 0
1134#define mmPCTL_MMHUB_DEEPSLEEP 0x0381
1135#define mmPCTL_MMHUB_DEEPSLEEP_BASE_IDX 0
1136#define mmPCTL_MMHUB_DEEPSLEEP_OVERRIDE 0x0382
1137#define mmPCTL_MMHUB_DEEPSLEEP_OVERRIDE_BASE_IDX 0
1138#define mmPCTL_PG_IGNORE_DEEPSLEEP 0x0383
1139#define mmPCTL_PG_IGNORE_DEEPSLEEP_BASE_IDX 0
1140#define mmPCTL_PG_DAGB 0x0384
1141#define mmPCTL_PG_DAGB_BASE_IDX 0
1142#define mmPCTL0_RENG_RAM_INDEX 0x0385
1143#define mmPCTL0_RENG_RAM_INDEX_BASE_IDX 0
1144#define mmPCTL0_RENG_RAM_DATA 0x0386
1145#define mmPCTL0_RENG_RAM_DATA_BASE_IDX 0
1146#define mmPCTL0_RENG_EXECUTE 0x0387
1147#define mmPCTL0_RENG_EXECUTE_BASE_IDX 0
1148#define mmPCTL0_MISC 0x0388
1149#define mmPCTL0_MISC_BASE_IDX 0
1150#define mmPCTL0_STCTRL_REGISTER_SAVE_RANGE0 0x0389
1151#define mmPCTL0_STCTRL_REGISTER_SAVE_RANGE0_BASE_IDX 0
1152#define mmPCTL0_STCTRL_REGISTER_SAVE_RANGE1 0x038a
1153#define mmPCTL0_STCTRL_REGISTER_SAVE_RANGE1_BASE_IDX 0
1154#define mmPCTL0_STCTRL_REGISTER_SAVE_RANGE2 0x038b
1155#define mmPCTL0_STCTRL_REGISTER_SAVE_RANGE2_BASE_IDX 0
1156#define mmPCTL0_STCTRL_REGISTER_SAVE_RANGE3 0x038c
1157#define mmPCTL0_STCTRL_REGISTER_SAVE_RANGE3_BASE_IDX 0
1158#define mmPCTL0_STCTRL_REGISTER_SAVE_RANGE4 0x038d
1159#define mmPCTL0_STCTRL_REGISTER_SAVE_RANGE4_BASE_IDX 0
1160#define mmPCTL0_STCTRL_REGISTER_SAVE_EXCL_SET 0x038e
1161#define mmPCTL0_STCTRL_REGISTER_SAVE_EXCL_SET_BASE_IDX 0
1162#define mmPCTL0_STCTRL_REGISTER_SAVE_EXCL_SET1 0x038f
1163#define mmPCTL0_STCTRL_REGISTER_SAVE_EXCL_SET1_BASE_IDX 0
1164#define mmPCTL1_RENG_RAM_INDEX 0x0390
1165#define mmPCTL1_RENG_RAM_INDEX_BASE_IDX 0
1166#define mmPCTL1_RENG_RAM_DATA 0x0391
1167#define mmPCTL1_RENG_RAM_DATA_BASE_IDX 0
1168#define mmPCTL1_RENG_EXECUTE 0x0392
1169#define mmPCTL1_RENG_EXECUTE_BASE_IDX 0
1170#define mmPCTL1_MISC 0x0393
1171#define mmPCTL1_MISC_BASE_IDX 0
1172#define mmPCTL1_STCTRL_REGISTER_SAVE_RANGE0 0x0394
1173#define mmPCTL1_STCTRL_REGISTER_SAVE_RANGE0_BASE_IDX 0
1174#define mmPCTL1_STCTRL_REGISTER_SAVE_RANGE1 0x0395
1175#define mmPCTL1_STCTRL_REGISTER_SAVE_RANGE1_BASE_IDX 0
1176#define mmPCTL1_STCTRL_REGISTER_SAVE_RANGE2 0x0396
1177#define mmPCTL1_STCTRL_REGISTER_SAVE_RANGE2_BASE_IDX 0
1178#define mmPCTL1_STCTRL_REGISTER_SAVE_RANGE3 0x0397
1179#define mmPCTL1_STCTRL_REGISTER_SAVE_RANGE3_BASE_IDX 0
1180#define mmPCTL1_STCTRL_REGISTER_SAVE_RANGE4 0x0398
1181#define mmPCTL1_STCTRL_REGISTER_SAVE_RANGE4_BASE_IDX 0
1182#define mmPCTL1_STCTRL_REGISTER_SAVE_EXCL_SET 0x0399
1183#define mmPCTL1_STCTRL_REGISTER_SAVE_EXCL_SET_BASE_IDX 0
1184#define mmPCTL1_STCTRL_REGISTER_SAVE_EXCL_SET1 0x039a
1185#define mmPCTL1_STCTRL_REGISTER_SAVE_EXCL_SET1_BASE_IDX 0
1186#define mmPCTL2_RENG_RAM_INDEX 0x039b
1187#define mmPCTL2_RENG_RAM_INDEX_BASE_IDX 0
1188#define mmPCTL2_RENG_RAM_DATA 0x039c
1189#define mmPCTL2_RENG_RAM_DATA_BASE_IDX 0
1190#define mmPCTL2_RENG_EXECUTE 0x039d
1191#define mmPCTL2_RENG_EXECUTE_BASE_IDX 0
1192#define mmPCTL2_MISC 0x039e
1193#define mmPCTL2_MISC_BASE_IDX 0
1194#define mmPCTL2_STCTRL_REGISTER_SAVE_RANGE0 0x039f
1195#define mmPCTL2_STCTRL_REGISTER_SAVE_RANGE0_BASE_IDX 0
1196#define mmPCTL2_STCTRL_REGISTER_SAVE_RANGE1 0x03a0
1197#define mmPCTL2_STCTRL_REGISTER_SAVE_RANGE1_BASE_IDX 0
1198#define mmPCTL2_STCTRL_REGISTER_SAVE_RANGE2 0x03a1
1199#define mmPCTL2_STCTRL_REGISTER_SAVE_RANGE2_BASE_IDX 0
1200#define mmPCTL2_STCTRL_REGISTER_SAVE_RANGE3 0x03a2
1201#define mmPCTL2_STCTRL_REGISTER_SAVE_RANGE3_BASE_IDX 0
1202#define mmPCTL2_STCTRL_REGISTER_SAVE_RANGE4 0x03a3
1203#define mmPCTL2_STCTRL_REGISTER_SAVE_RANGE4_BASE_IDX 0
1204#define mmPCTL2_STCTRL_REGISTER_SAVE_EXCL_SET 0x03a4
1205#define mmPCTL2_STCTRL_REGISTER_SAVE_EXCL_SET_BASE_IDX 0
1206#define mmPCTL2_STCTRL_REGISTER_SAVE_EXCL_SET1 0x03a5
1207#define mmPCTL2_STCTRL_REGISTER_SAVE_EXCL_SET1_BASE_IDX 0
1208
1209
1210// addressBlock: mmhub_l1tlb_vml1dec
1211// base address: 0x69600
1212#define mmMC_VM_MX_L1_TLB0_STATUS 0x0588
1213#define mmMC_VM_MX_L1_TLB0_STATUS_BASE_IDX 0
1214#define mmMC_VM_MX_L1_TLB1_STATUS 0x0589
1215#define mmMC_VM_MX_L1_TLB1_STATUS_BASE_IDX 0
1216#define mmMC_VM_MX_L1_TLB2_STATUS 0x058a
1217#define mmMC_VM_MX_L1_TLB2_STATUS_BASE_IDX 0
1218#define mmMC_VM_MX_L1_TLB3_STATUS 0x058b
1219#define mmMC_VM_MX_L1_TLB3_STATUS_BASE_IDX 0
1220#define mmMC_VM_MX_L1_TLB4_STATUS 0x058c
1221#define mmMC_VM_MX_L1_TLB4_STATUS_BASE_IDX 0
1222#define mmMC_VM_MX_L1_TLB5_STATUS 0x058d
1223#define mmMC_VM_MX_L1_TLB5_STATUS_BASE_IDX 0
1224#define mmMC_VM_MX_L1_TLB6_STATUS 0x058e
1225#define mmMC_VM_MX_L1_TLB6_STATUS_BASE_IDX 0
1226#define mmMC_VM_MX_L1_TLB7_STATUS 0x058f
1227#define mmMC_VM_MX_L1_TLB7_STATUS_BASE_IDX 0
1228
1229
1230// addressBlock: mmhub_l1tlb_vml1pldec
1231// base address: 0x69650
1232#define mmMC_VM_MX_L1_PERFCOUNTER0_CFG 0x0594
1233#define mmMC_VM_MX_L1_PERFCOUNTER0_CFG_BASE_IDX 0
1234#define mmMC_VM_MX_L1_PERFCOUNTER1_CFG 0x0595
1235#define mmMC_VM_MX_L1_PERFCOUNTER1_CFG_BASE_IDX 0
1236#define mmMC_VM_MX_L1_PERFCOUNTER2_CFG 0x0596
1237#define mmMC_VM_MX_L1_PERFCOUNTER2_CFG_BASE_IDX 0
1238#define mmMC_VM_MX_L1_PERFCOUNTER3_CFG 0x0597
1239#define mmMC_VM_MX_L1_PERFCOUNTER3_CFG_BASE_IDX 0
1240#define mmMC_VM_MX_L1_PERFCOUNTER_RSLT_CNTL 0x0598
1241#define mmMC_VM_MX_L1_PERFCOUNTER_RSLT_CNTL_BASE_IDX 0
1242
1243
1244// addressBlock: mmhub_l1tlb_vml1prdec
1245// base address: 0x69670
1246#define mmMC_VM_MX_L1_PERFCOUNTER_LO 0x059c
1247#define mmMC_VM_MX_L1_PERFCOUNTER_LO_BASE_IDX 0
1248#define mmMC_VM_MX_L1_PERFCOUNTER_HI 0x059d
1249#define mmMC_VM_MX_L1_PERFCOUNTER_HI_BASE_IDX 0
1250
1251
1252// addressBlock: mmhub_utcl2_atcl2dec
1253// base address: 0x69900
1254#define mmATC_L2_CNTL 0x0640
1255#define mmATC_L2_CNTL_BASE_IDX 0
1256#define mmATC_L2_CNTL2 0x0641
1257#define mmATC_L2_CNTL2_BASE_IDX 0
1258#define mmATC_L2_CACHE_DATA0 0x0644
1259#define mmATC_L2_CACHE_DATA0_BASE_IDX 0
1260#define mmATC_L2_CACHE_DATA1 0x0645
1261#define mmATC_L2_CACHE_DATA1_BASE_IDX 0
1262#define mmATC_L2_CACHE_DATA2 0x0646
1263#define mmATC_L2_CACHE_DATA2_BASE_IDX 0
1264#define mmATC_L2_CNTL3 0x0647
1265#define mmATC_L2_CNTL3_BASE_IDX 0
1266#define mmATC_L2_STATUS 0x0648
1267#define mmATC_L2_STATUS_BASE_IDX 0
1268#define mmATC_L2_STATUS2 0x0649
1269#define mmATC_L2_STATUS2_BASE_IDX 0
1270#define mmATC_L2_MISC_CG 0x064a
1271#define mmATC_L2_MISC_CG_BASE_IDX 0
1272#define mmATC_L2_MEM_POWER_LS 0x064b
1273#define mmATC_L2_MEM_POWER_LS_BASE_IDX 0
1274#define mmATC_L2_CGTT_CLK_CTRL 0x064c
1275#define mmATC_L2_CGTT_CLK_CTRL_BASE_IDX 0
1276
1277
1278// addressBlock: mmhub_utcl2_vml2pfdec
1279// base address: 0x69a00
1280#define mmVM_L2_CNTL 0x0680
1281#define mmVM_L2_CNTL_BASE_IDX 0
1282#define mmVM_L2_CNTL2 0x0681
1283#define mmVM_L2_CNTL2_BASE_IDX 0
1284#define mmVM_L2_CNTL3 0x0682
1285#define mmVM_L2_CNTL3_BASE_IDX 0
1286#define mmVM_L2_STATUS 0x0683
1287#define mmVM_L2_STATUS_BASE_IDX 0
1288#define mmVM_DUMMY_PAGE_FAULT_CNTL 0x0684
1289#define mmVM_DUMMY_PAGE_FAULT_CNTL_BASE_IDX 0
1290#define mmVM_DUMMY_PAGE_FAULT_ADDR_LO32 0x0685
1291#define mmVM_DUMMY_PAGE_FAULT_ADDR_LO32_BASE_IDX 0
1292#define mmVM_DUMMY_PAGE_FAULT_ADDR_HI32 0x0686
1293#define mmVM_DUMMY_PAGE_FAULT_ADDR_HI32_BASE_IDX 0
1294#define mmVM_L2_PROTECTION_FAULT_CNTL 0x0687
1295#define mmVM_L2_PROTECTION_FAULT_CNTL_BASE_IDX 0
1296#define mmVM_L2_PROTECTION_FAULT_CNTL2 0x0688
1297#define mmVM_L2_PROTECTION_FAULT_CNTL2_BASE_IDX 0
1298#define mmVM_L2_PROTECTION_FAULT_MM_CNTL3 0x0689
1299#define mmVM_L2_PROTECTION_FAULT_MM_CNTL3_BASE_IDX 0
1300#define mmVM_L2_PROTECTION_FAULT_MM_CNTL4 0x068a
1301#define mmVM_L2_PROTECTION_FAULT_MM_CNTL4_BASE_IDX 0
1302#define mmVM_L2_PROTECTION_FAULT_STATUS 0x068b
1303#define mmVM_L2_PROTECTION_FAULT_STATUS_BASE_IDX 0
1304#define mmVM_L2_PROTECTION_FAULT_ADDR_LO32 0x068c
1305#define mmVM_L2_PROTECTION_FAULT_ADDR_LO32_BASE_IDX 0
1306#define mmVM_L2_PROTECTION_FAULT_ADDR_HI32 0x068d
1307#define mmVM_L2_PROTECTION_FAULT_ADDR_HI32_BASE_IDX 0
1308#define mmVM_L2_PROTECTION_FAULT_DEFAULT_ADDR_LO32 0x068e
1309#define mmVM_L2_PROTECTION_FAULT_DEFAULT_ADDR_LO32_BASE_IDX 0
1310#define mmVM_L2_PROTECTION_FAULT_DEFAULT_ADDR_HI32 0x068f
1311#define mmVM_L2_PROTECTION_FAULT_DEFAULT_ADDR_HI32_BASE_IDX 0
1312#define mmVM_L2_CONTEXT1_IDENTITY_APERTURE_LOW_ADDR_LO32 0x0691
1313#define mmVM_L2_CONTEXT1_IDENTITY_APERTURE_LOW_ADDR_LO32_BASE_IDX 0
1314#define mmVM_L2_CONTEXT1_IDENTITY_APERTURE_LOW_ADDR_HI32 0x0692
1315#define mmVM_L2_CONTEXT1_IDENTITY_APERTURE_LOW_ADDR_HI32_BASE_IDX 0
1316#define mmVM_L2_CONTEXT1_IDENTITY_APERTURE_HIGH_ADDR_LO32 0x0693
1317#define mmVM_L2_CONTEXT1_IDENTITY_APERTURE_HIGH_ADDR_LO32_BASE_IDX 0
1318#define mmVM_L2_CONTEXT1_IDENTITY_APERTURE_HIGH_ADDR_HI32 0x0694
1319#define mmVM_L2_CONTEXT1_IDENTITY_APERTURE_HIGH_ADDR_HI32_BASE_IDX 0
1320#define mmVM_L2_CONTEXT_IDENTITY_PHYSICAL_OFFSET_LO32 0x0695
1321#define mmVM_L2_CONTEXT_IDENTITY_PHYSICAL_OFFSET_LO32_BASE_IDX 0
1322#define mmVM_L2_CONTEXT_IDENTITY_PHYSICAL_OFFSET_HI32 0x0696
1323#define mmVM_L2_CONTEXT_IDENTITY_PHYSICAL_OFFSET_HI32_BASE_IDX 0
1324#define mmVM_L2_CNTL4 0x0697
1325#define mmVM_L2_CNTL4_BASE_IDX 0
1326#define mmVM_L2_MM_GROUP_RT_CLASSES 0x0698
1327#define mmVM_L2_MM_GROUP_RT_CLASSES_BASE_IDX 0
1328#define mmVM_L2_BANK_SELECT_RESERVED_CID 0x0699
1329#define mmVM_L2_BANK_SELECT_RESERVED_CID_BASE_IDX 0
1330#define mmVM_L2_BANK_SELECT_RESERVED_CID2 0x069a
1331#define mmVM_L2_BANK_SELECT_RESERVED_CID2_BASE_IDX 0
1332#define mmVM_L2_CACHE_PARITY_CNTL 0x069b
1333#define mmVM_L2_CACHE_PARITY_CNTL_BASE_IDX 0
1334#define mmVM_L2_CGTT_CLK_CTRL 0x069e
1335#define mmVM_L2_CGTT_CLK_CTRL_BASE_IDX 0
1336
1337
1338// addressBlock: mmhub_utcl2_vml2vcdec
1339// base address: 0x69b00
1340#define mmVM_CONTEXT0_CNTL 0x06c0
1341#define mmVM_CONTEXT0_CNTL_BASE_IDX 0
1342#define mmVM_CONTEXT1_CNTL 0x06c1
1343#define mmVM_CONTEXT1_CNTL_BASE_IDX 0
1344#define mmVM_CONTEXT2_CNTL 0x06c2
1345#define mmVM_CONTEXT2_CNTL_BASE_IDX 0
1346#define mmVM_CONTEXT3_CNTL 0x06c3
1347#define mmVM_CONTEXT3_CNTL_BASE_IDX 0
1348#define mmVM_CONTEXT4_CNTL 0x06c4
1349#define mmVM_CONTEXT4_CNTL_BASE_IDX 0
1350#define mmVM_CONTEXT5_CNTL 0x06c5
1351#define mmVM_CONTEXT5_CNTL_BASE_IDX 0
1352#define mmVM_CONTEXT6_CNTL 0x06c6
1353#define mmVM_CONTEXT6_CNTL_BASE_IDX 0
1354#define mmVM_CONTEXT7_CNTL 0x06c7
1355#define mmVM_CONTEXT7_CNTL_BASE_IDX 0
1356#define mmVM_CONTEXT8_CNTL 0x06c8
1357#define mmVM_CONTEXT8_CNTL_BASE_IDX 0
1358#define mmVM_CONTEXT9_CNTL 0x06c9
1359#define mmVM_CONTEXT9_CNTL_BASE_IDX 0
1360#define mmVM_CONTEXT10_CNTL 0x06ca
1361#define mmVM_CONTEXT10_CNTL_BASE_IDX 0
1362#define mmVM_CONTEXT11_CNTL 0x06cb
1363#define mmVM_CONTEXT11_CNTL_BASE_IDX 0
1364#define mmVM_CONTEXT12_CNTL 0x06cc
1365#define mmVM_CONTEXT12_CNTL_BASE_IDX 0
1366#define mmVM_CONTEXT13_CNTL 0x06cd
1367#define mmVM_CONTEXT13_CNTL_BASE_IDX 0
1368#define mmVM_CONTEXT14_CNTL 0x06ce
1369#define mmVM_CONTEXT14_CNTL_BASE_IDX 0
1370#define mmVM_CONTEXT15_CNTL 0x06cf
1371#define mmVM_CONTEXT15_CNTL_BASE_IDX 0
1372#define mmVM_CONTEXTS_DISABLE 0x06d0
1373#define mmVM_CONTEXTS_DISABLE_BASE_IDX 0
1374#define mmVM_INVALIDATE_ENG0_SEM 0x06d1
1375#define mmVM_INVALIDATE_ENG0_SEM_BASE_IDX 0
1376#define mmVM_INVALIDATE_ENG1_SEM 0x06d2
1377#define mmVM_INVALIDATE_ENG1_SEM_BASE_IDX 0
1378#define mmVM_INVALIDATE_ENG2_SEM 0x06d3
1379#define mmVM_INVALIDATE_ENG2_SEM_BASE_IDX 0
1380#define mmVM_INVALIDATE_ENG3_SEM 0x06d4
1381#define mmVM_INVALIDATE_ENG3_SEM_BASE_IDX 0
1382#define mmVM_INVALIDATE_ENG4_SEM 0x06d5
1383#define mmVM_INVALIDATE_ENG4_SEM_BASE_IDX 0
1384#define mmVM_INVALIDATE_ENG5_SEM 0x06d6
1385#define mmVM_INVALIDATE_ENG5_SEM_BASE_IDX 0
1386#define mmVM_INVALIDATE_ENG6_SEM 0x06d7
1387#define mmVM_INVALIDATE_ENG6_SEM_BASE_IDX 0
1388#define mmVM_INVALIDATE_ENG7_SEM 0x06d8
1389#define mmVM_INVALIDATE_ENG7_SEM_BASE_IDX 0
1390#define mmVM_INVALIDATE_ENG8_SEM 0x06d9
1391#define mmVM_INVALIDATE_ENG8_SEM_BASE_IDX 0
1392#define mmVM_INVALIDATE_ENG9_SEM 0x06da
1393#define mmVM_INVALIDATE_ENG9_SEM_BASE_IDX 0
1394#define mmVM_INVALIDATE_ENG10_SEM 0x06db
1395#define mmVM_INVALIDATE_ENG10_SEM_BASE_IDX 0
1396#define mmVM_INVALIDATE_ENG11_SEM 0x06dc
1397#define mmVM_INVALIDATE_ENG11_SEM_BASE_IDX 0
1398#define mmVM_INVALIDATE_ENG12_SEM 0x06dd
1399#define mmVM_INVALIDATE_ENG12_SEM_BASE_IDX 0
1400#define mmVM_INVALIDATE_ENG13_SEM 0x06de
1401#define mmVM_INVALIDATE_ENG13_SEM_BASE_IDX 0
1402#define mmVM_INVALIDATE_ENG14_SEM 0x06df
1403#define mmVM_INVALIDATE_ENG14_SEM_BASE_IDX 0
1404#define mmVM_INVALIDATE_ENG15_SEM 0x06e0
1405#define mmVM_INVALIDATE_ENG15_SEM_BASE_IDX 0
1406#define mmVM_INVALIDATE_ENG16_SEM 0x06e1
1407#define mmVM_INVALIDATE_ENG16_SEM_BASE_IDX 0
1408#define mmVM_INVALIDATE_ENG17_SEM 0x06e2
1409#define mmVM_INVALIDATE_ENG17_SEM_BASE_IDX 0
1410#define mmVM_INVALIDATE_ENG0_REQ 0x06e3
1411#define mmVM_INVALIDATE_ENG0_REQ_BASE_IDX 0
1412#define mmVM_INVALIDATE_ENG1_REQ 0x06e4
1413#define mmVM_INVALIDATE_ENG1_REQ_BASE_IDX 0
1414#define mmVM_INVALIDATE_ENG2_REQ 0x06e5
1415#define mmVM_INVALIDATE_ENG2_REQ_BASE_IDX 0
1416#define mmVM_INVALIDATE_ENG3_REQ 0x06e6
1417#define mmVM_INVALIDATE_ENG3_REQ_BASE_IDX 0
1418#define mmVM_INVALIDATE_ENG4_REQ 0x06e7
1419#define mmVM_INVALIDATE_ENG4_REQ_BASE_IDX 0
1420#define mmVM_INVALIDATE_ENG5_REQ 0x06e8
1421#define mmVM_INVALIDATE_ENG5_REQ_BASE_IDX 0
1422#define mmVM_INVALIDATE_ENG6_REQ 0x06e9
1423#define mmVM_INVALIDATE_ENG6_REQ_BASE_IDX 0
1424#define mmVM_INVALIDATE_ENG7_REQ 0x06ea
1425#define mmVM_INVALIDATE_ENG7_REQ_BASE_IDX 0
1426#define mmVM_INVALIDATE_ENG8_REQ 0x06eb
1427#define mmVM_INVALIDATE_ENG8_REQ_BASE_IDX 0
1428#define mmVM_INVALIDATE_ENG9_REQ 0x06ec
1429#define mmVM_INVALIDATE_ENG9_REQ_BASE_IDX 0
1430#define mmVM_INVALIDATE_ENG10_REQ 0x06ed
1431#define mmVM_INVALIDATE_ENG10_REQ_BASE_IDX 0
1432#define mmVM_INVALIDATE_ENG11_REQ 0x06ee
1433#define mmVM_INVALIDATE_ENG11_REQ_BASE_IDX 0
1434#define mmVM_INVALIDATE_ENG12_REQ 0x06ef
1435#define mmVM_INVALIDATE_ENG12_REQ_BASE_IDX 0
1436#define mmVM_INVALIDATE_ENG13_REQ 0x06f0
1437#define mmVM_INVALIDATE_ENG13_REQ_BASE_IDX 0
1438#define mmVM_INVALIDATE_ENG14_REQ 0x06f1
1439#define mmVM_INVALIDATE_ENG14_REQ_BASE_IDX 0
1440#define mmVM_INVALIDATE_ENG15_REQ 0x06f2
1441#define mmVM_INVALIDATE_ENG15_REQ_BASE_IDX 0
1442#define mmVM_INVALIDATE_ENG16_REQ 0x06f3
1443#define mmVM_INVALIDATE_ENG16_REQ_BASE_IDX 0
1444#define mmVM_INVALIDATE_ENG17_REQ 0x06f4
1445#define mmVM_INVALIDATE_ENG17_REQ_BASE_IDX 0
1446#define mmVM_INVALIDATE_ENG0_ACK 0x06f5
1447#define mmVM_INVALIDATE_ENG0_ACK_BASE_IDX 0
1448#define mmVM_INVALIDATE_ENG1_ACK 0x06f6
1449#define mmVM_INVALIDATE_ENG1_ACK_BASE_IDX 0
1450#define mmVM_INVALIDATE_ENG2_ACK 0x06f7
1451#define mmVM_INVALIDATE_ENG2_ACK_BASE_IDX 0
1452#define mmVM_INVALIDATE_ENG3_ACK 0x06f8
1453#define mmVM_INVALIDATE_ENG3_ACK_BASE_IDX 0
1454#define mmVM_INVALIDATE_ENG4_ACK 0x06f9
1455#define mmVM_INVALIDATE_ENG4_ACK_BASE_IDX 0
1456#define mmVM_INVALIDATE_ENG5_ACK 0x06fa
1457#define mmVM_INVALIDATE_ENG5_ACK_BASE_IDX 0
1458#define mmVM_INVALIDATE_ENG6_ACK 0x06fb
1459#define mmVM_INVALIDATE_ENG6_ACK_BASE_IDX 0
1460#define mmVM_INVALIDATE_ENG7_ACK 0x06fc
1461#define mmVM_INVALIDATE_ENG7_ACK_BASE_IDX 0
1462#define mmVM_INVALIDATE_ENG8_ACK 0x06fd
1463#define mmVM_INVALIDATE_ENG8_ACK_BASE_IDX 0
1464#define mmVM_INVALIDATE_ENG9_ACK 0x06fe
1465#define mmVM_INVALIDATE_ENG9_ACK_BASE_IDX 0
1466#define mmVM_INVALIDATE_ENG10_ACK 0x06ff
1467#define mmVM_INVALIDATE_ENG10_ACK_BASE_IDX 0
1468#define mmVM_INVALIDATE_ENG11_ACK 0x0700
1469#define mmVM_INVALIDATE_ENG11_ACK_BASE_IDX 0
1470#define mmVM_INVALIDATE_ENG12_ACK 0x0701
1471#define mmVM_INVALIDATE_ENG12_ACK_BASE_IDX 0
1472#define mmVM_INVALIDATE_ENG13_ACK 0x0702
1473#define mmVM_INVALIDATE_ENG13_ACK_BASE_IDX 0
1474#define mmVM_INVALIDATE_ENG14_ACK 0x0703
1475#define mmVM_INVALIDATE_ENG14_ACK_BASE_IDX 0
1476#define mmVM_INVALIDATE_ENG15_ACK 0x0704
1477#define mmVM_INVALIDATE_ENG15_ACK_BASE_IDX 0
1478#define mmVM_INVALIDATE_ENG16_ACK 0x0705
1479#define mmVM_INVALIDATE_ENG16_ACK_BASE_IDX 0
1480#define mmVM_INVALIDATE_ENG17_ACK 0x0706
1481#define mmVM_INVALIDATE_ENG17_ACK_BASE_IDX 0
1482#define mmVM_INVALIDATE_ENG0_ADDR_RANGE_LO32 0x0707
1483#define mmVM_INVALIDATE_ENG0_ADDR_RANGE_LO32_BASE_IDX 0
1484#define mmVM_INVALIDATE_ENG0_ADDR_RANGE_HI32 0x0708
1485#define mmVM_INVALIDATE_ENG0_ADDR_RANGE_HI32_BASE_IDX 0
1486#define mmVM_INVALIDATE_ENG1_ADDR_RANGE_LO32 0x0709
1487#define mmVM_INVALIDATE_ENG1_ADDR_RANGE_LO32_BASE_IDX 0
1488#define mmVM_INVALIDATE_ENG1_ADDR_RANGE_HI32 0x070a
1489#define mmVM_INVALIDATE_ENG1_ADDR_RANGE_HI32_BASE_IDX 0
1490#define mmVM_INVALIDATE_ENG2_ADDR_RANGE_LO32 0x070b
1491#define mmVM_INVALIDATE_ENG2_ADDR_RANGE_LO32_BASE_IDX 0
1492#define mmVM_INVALIDATE_ENG2_ADDR_RANGE_HI32 0x070c
1493#define mmVM_INVALIDATE_ENG2_ADDR_RANGE_HI32_BASE_IDX 0
1494#define mmVM_INVALIDATE_ENG3_ADDR_RANGE_LO32 0x070d
1495#define mmVM_INVALIDATE_ENG3_ADDR_RANGE_LO32_BASE_IDX 0
1496#define mmVM_INVALIDATE_ENG3_ADDR_RANGE_HI32 0x070e
1497#define mmVM_INVALIDATE_ENG3_ADDR_RANGE_HI32_BASE_IDX 0
1498#define mmVM_INVALIDATE_ENG4_ADDR_RANGE_LO32 0x070f
1499#define mmVM_INVALIDATE_ENG4_ADDR_RANGE_LO32_BASE_IDX 0
1500#define mmVM_INVALIDATE_ENG4_ADDR_RANGE_HI32 0x0710
1501#define mmVM_INVALIDATE_ENG4_ADDR_RANGE_HI32_BASE_IDX 0
1502#define mmVM_INVALIDATE_ENG5_ADDR_RANGE_LO32 0x0711
1503#define mmVM_INVALIDATE_ENG5_ADDR_RANGE_LO32_BASE_IDX 0
1504#define mmVM_INVALIDATE_ENG5_ADDR_RANGE_HI32 0x0712
1505#define mmVM_INVALIDATE_ENG5_ADDR_RANGE_HI32_BASE_IDX 0
1506#define mmVM_INVALIDATE_ENG6_ADDR_RANGE_LO32 0x0713
1507#define mmVM_INVALIDATE_ENG6_ADDR_RANGE_LO32_BASE_IDX 0
1508#define mmVM_INVALIDATE_ENG6_ADDR_RANGE_HI32 0x0714
1509#define mmVM_INVALIDATE_ENG6_ADDR_RANGE_HI32_BASE_IDX 0
1510#define mmVM_INVALIDATE_ENG7_ADDR_RANGE_LO32 0x0715
1511#define mmVM_INVALIDATE_ENG7_ADDR_RANGE_LO32_BASE_IDX 0
1512#define mmVM_INVALIDATE_ENG7_ADDR_RANGE_HI32 0x0716
1513#define mmVM_INVALIDATE_ENG7_ADDR_RANGE_HI32_BASE_IDX 0
1514#define mmVM_INVALIDATE_ENG8_ADDR_RANGE_LO32 0x0717
1515#define mmVM_INVALIDATE_ENG8_ADDR_RANGE_LO32_BASE_IDX 0
1516#define mmVM_INVALIDATE_ENG8_ADDR_RANGE_HI32 0x0718
1517#define mmVM_INVALIDATE_ENG8_ADDR_RANGE_HI32_BASE_IDX 0
1518#define mmVM_INVALIDATE_ENG9_ADDR_RANGE_LO32 0x0719
1519#define mmVM_INVALIDATE_ENG9_ADDR_RANGE_LO32_BASE_IDX 0
1520#define mmVM_INVALIDATE_ENG9_ADDR_RANGE_HI32 0x071a
1521#define mmVM_INVALIDATE_ENG9_ADDR_RANGE_HI32_BASE_IDX 0
1522#define mmVM_INVALIDATE_ENG10_ADDR_RANGE_LO32 0x071b
1523#define mmVM_INVALIDATE_ENG10_ADDR_RANGE_LO32_BASE_IDX 0
1524#define mmVM_INVALIDATE_ENG10_ADDR_RANGE_HI32 0x071c
1525#define mmVM_INVALIDATE_ENG10_ADDR_RANGE_HI32_BASE_IDX 0
1526#define mmVM_INVALIDATE_ENG11_ADDR_RANGE_LO32 0x071d
1527#define mmVM_INVALIDATE_ENG11_ADDR_RANGE_LO32_BASE_IDX 0
1528#define mmVM_INVALIDATE_ENG11_ADDR_RANGE_HI32 0x071e
1529#define mmVM_INVALIDATE_ENG11_ADDR_RANGE_HI32_BASE_IDX 0
1530#define mmVM_INVALIDATE_ENG12_ADDR_RANGE_LO32 0x071f
1531#define mmVM_INVALIDATE_ENG12_ADDR_RANGE_LO32_BASE_IDX 0
1532#define mmVM_INVALIDATE_ENG12_ADDR_RANGE_HI32 0x0720
1533#define mmVM_INVALIDATE_ENG12_ADDR_RANGE_HI32_BASE_IDX 0
1534#define mmVM_INVALIDATE_ENG13_ADDR_RANGE_LO32 0x0721
1535#define mmVM_INVALIDATE_ENG13_ADDR_RANGE_LO32_BASE_IDX 0
1536#define mmVM_INVALIDATE_ENG13_ADDR_RANGE_HI32 0x0722
1537#define mmVM_INVALIDATE_ENG13_ADDR_RANGE_HI32_BASE_IDX 0
1538#define mmVM_INVALIDATE_ENG14_ADDR_RANGE_LO32 0x0723
1539#define mmVM_INVALIDATE_ENG14_ADDR_RANGE_LO32_BASE_IDX 0
1540#define mmVM_INVALIDATE_ENG14_ADDR_RANGE_HI32 0x0724
1541#define mmVM_INVALIDATE_ENG14_ADDR_RANGE_HI32_BASE_IDX 0
1542#define mmVM_INVALIDATE_ENG15_ADDR_RANGE_LO32 0x0725
1543#define mmVM_INVALIDATE_ENG15_ADDR_RANGE_LO32_BASE_IDX 0
1544#define mmVM_INVALIDATE_ENG15_ADDR_RANGE_HI32 0x0726
1545#define mmVM_INVALIDATE_ENG15_ADDR_RANGE_HI32_BASE_IDX 0
1546#define mmVM_INVALIDATE_ENG16_ADDR_RANGE_LO32 0x0727
1547#define mmVM_INVALIDATE_ENG16_ADDR_RANGE_LO32_BASE_IDX 0
1548#define mmVM_INVALIDATE_ENG16_ADDR_RANGE_HI32 0x0728
1549#define mmVM_INVALIDATE_ENG16_ADDR_RANGE_HI32_BASE_IDX 0
1550#define mmVM_INVALIDATE_ENG17_ADDR_RANGE_LO32 0x0729
1551#define mmVM_INVALIDATE_ENG17_ADDR_RANGE_LO32_BASE_IDX 0
1552#define mmVM_INVALIDATE_ENG17_ADDR_RANGE_HI32 0x072a
1553#define mmVM_INVALIDATE_ENG17_ADDR_RANGE_HI32_BASE_IDX 0
1554#define mmVM_CONTEXT0_PAGE_TABLE_BASE_ADDR_LO32 0x072b
1555#define mmVM_CONTEXT0_PAGE_TABLE_BASE_ADDR_LO32_BASE_IDX 0
1556#define mmVM_CONTEXT0_PAGE_TABLE_BASE_ADDR_HI32 0x072c
1557#define mmVM_CONTEXT0_PAGE_TABLE_BASE_ADDR_HI32_BASE_IDX 0
1558#define mmVM_CONTEXT1_PAGE_TABLE_BASE_ADDR_LO32 0x072d
1559#define mmVM_CONTEXT1_PAGE_TABLE_BASE_ADDR_LO32_BASE_IDX 0
1560#define mmVM_CONTEXT1_PAGE_TABLE_BASE_ADDR_HI32 0x072e
1561#define mmVM_CONTEXT1_PAGE_TABLE_BASE_ADDR_HI32_BASE_IDX 0
1562#define mmVM_CONTEXT2_PAGE_TABLE_BASE_ADDR_LO32 0x072f
1563#define mmVM_CONTEXT2_PAGE_TABLE_BASE_ADDR_LO32_BASE_IDX 0
1564#define mmVM_CONTEXT2_PAGE_TABLE_BASE_ADDR_HI32 0x0730
1565#define mmVM_CONTEXT2_PAGE_TABLE_BASE_ADDR_HI32_BASE_IDX 0
1566#define mmVM_CONTEXT3_PAGE_TABLE_BASE_ADDR_LO32 0x0731
1567#define mmVM_CONTEXT3_PAGE_TABLE_BASE_ADDR_LO32_BASE_IDX 0
1568#define mmVM_CONTEXT3_PAGE_TABLE_BASE_ADDR_HI32 0x0732
1569#define mmVM_CONTEXT3_PAGE_TABLE_BASE_ADDR_HI32_BASE_IDX 0
1570#define mmVM_CONTEXT4_PAGE_TABLE_BASE_ADDR_LO32 0x0733
1571#define mmVM_CONTEXT4_PAGE_TABLE_BASE_ADDR_LO32_BASE_IDX 0
1572#define mmVM_CONTEXT4_PAGE_TABLE_BASE_ADDR_HI32 0x0734
1573#define mmVM_CONTEXT4_PAGE_TABLE_BASE_ADDR_HI32_BASE_IDX 0
1574#define mmVM_CONTEXT5_PAGE_TABLE_BASE_ADDR_LO32 0x0735
1575#define mmVM_CONTEXT5_PAGE_TABLE_BASE_ADDR_LO32_BASE_IDX 0
1576#define mmVM_CONTEXT5_PAGE_TABLE_BASE_ADDR_HI32 0x0736
1577#define mmVM_CONTEXT5_PAGE_TABLE_BASE_ADDR_HI32_BASE_IDX 0
1578#define mmVM_CONTEXT6_PAGE_TABLE_BASE_ADDR_LO32 0x0737
1579#define mmVM_CONTEXT6_PAGE_TABLE_BASE_ADDR_LO32_BASE_IDX 0
1580#define mmVM_CONTEXT6_PAGE_TABLE_BASE_ADDR_HI32 0x0738
1581#define mmVM_CONTEXT6_PAGE_TABLE_BASE_ADDR_HI32_BASE_IDX 0
1582#define mmVM_CONTEXT7_PAGE_TABLE_BASE_ADDR_LO32 0x0739
1583#define mmVM_CONTEXT7_PAGE_TABLE_BASE_ADDR_LO32_BASE_IDX 0
1584#define mmVM_CONTEXT7_PAGE_TABLE_BASE_ADDR_HI32 0x073a
1585#define mmVM_CONTEXT7_PAGE_TABLE_BASE_ADDR_HI32_BASE_IDX 0
1586#define mmVM_CONTEXT8_PAGE_TABLE_BASE_ADDR_LO32 0x073b
1587#define mmVM_CONTEXT8_PAGE_TABLE_BASE_ADDR_LO32_BASE_IDX 0
1588#define mmVM_CONTEXT8_PAGE_TABLE_BASE_ADDR_HI32 0x073c
1589#define mmVM_CONTEXT8_PAGE_TABLE_BASE_ADDR_HI32_BASE_IDX 0
1590#define mmVM_CONTEXT9_PAGE_TABLE_BASE_ADDR_LO32 0x073d
1591#define mmVM_CONTEXT9_PAGE_TABLE_BASE_ADDR_LO32_BASE_IDX 0
1592#define mmVM_CONTEXT9_PAGE_TABLE_BASE_ADDR_HI32 0x073e
1593#define mmVM_CONTEXT9_PAGE_TABLE_BASE_ADDR_HI32_BASE_IDX 0
1594#define mmVM_CONTEXT10_PAGE_TABLE_BASE_ADDR_LO32 0x073f
1595#define mmVM_CONTEXT10_PAGE_TABLE_BASE_ADDR_LO32_BASE_IDX 0
1596#define mmVM_CONTEXT10_PAGE_TABLE_BASE_ADDR_HI32 0x0740
1597#define mmVM_CONTEXT10_PAGE_TABLE_BASE_ADDR_HI32_BASE_IDX 0
1598#define mmVM_CONTEXT11_PAGE_TABLE_BASE_ADDR_LO32 0x0741
1599#define mmVM_CONTEXT11_PAGE_TABLE_BASE_ADDR_LO32_BASE_IDX 0
1600#define mmVM_CONTEXT11_PAGE_TABLE_BASE_ADDR_HI32 0x0742
1601#define mmVM_CONTEXT11_PAGE_TABLE_BASE_ADDR_HI32_BASE_IDX 0
1602#define mmVM_CONTEXT12_PAGE_TABLE_BASE_ADDR_LO32 0x0743
1603#define mmVM_CONTEXT12_PAGE_TABLE_BASE_ADDR_LO32_BASE_IDX 0
1604#define mmVM_CONTEXT12_PAGE_TABLE_BASE_ADDR_HI32 0x0744
1605#define mmVM_CONTEXT12_PAGE_TABLE_BASE_ADDR_HI32_BASE_IDX 0
1606#define mmVM_CONTEXT13_PAGE_TABLE_BASE_ADDR_LO32 0x0745
1607#define mmVM_CONTEXT13_PAGE_TABLE_BASE_ADDR_LO32_BASE_IDX 0
1608#define mmVM_CONTEXT13_PAGE_TABLE_BASE_ADDR_HI32 0x0746
1609#define mmVM_CONTEXT13_PAGE_TABLE_BASE_ADDR_HI32_BASE_IDX 0
1610#define mmVM_CONTEXT14_PAGE_TABLE_BASE_ADDR_LO32 0x0747
1611#define mmVM_CONTEXT14_PAGE_TABLE_BASE_ADDR_LO32_BASE_IDX 0
1612#define mmVM_CONTEXT14_PAGE_TABLE_BASE_ADDR_HI32 0x0748
1613#define mmVM_CONTEXT14_PAGE_TABLE_BASE_ADDR_HI32_BASE_IDX 0
1614#define mmVM_CONTEXT15_PAGE_TABLE_BASE_ADDR_LO32 0x0749
1615#define mmVM_CONTEXT15_PAGE_TABLE_BASE_ADDR_LO32_BASE_IDX 0
1616#define mmVM_CONTEXT15_PAGE_TABLE_BASE_ADDR_HI32 0x074a
1617#define mmVM_CONTEXT15_PAGE_TABLE_BASE_ADDR_HI32_BASE_IDX 0
1618#define mmVM_CONTEXT0_PAGE_TABLE_START_ADDR_LO32 0x074b
1619#define mmVM_CONTEXT0_PAGE_TABLE_START_ADDR_LO32_BASE_IDX 0
1620#define mmVM_CONTEXT0_PAGE_TABLE_START_ADDR_HI32 0x074c
1621#define mmVM_CONTEXT0_PAGE_TABLE_START_ADDR_HI32_BASE_IDX 0
1622#define mmVM_CONTEXT1_PAGE_TABLE_START_ADDR_LO32 0x074d
1623#define mmVM_CONTEXT1_PAGE_TABLE_START_ADDR_LO32_BASE_IDX 0
1624#define mmVM_CONTEXT1_PAGE_TABLE_START_ADDR_HI32 0x074e
1625#define mmVM_CONTEXT1_PAGE_TABLE_START_ADDR_HI32_BASE_IDX 0
1626#define mmVM_CONTEXT2_PAGE_TABLE_START_ADDR_LO32 0x074f
1627#define mmVM_CONTEXT2_PAGE_TABLE_START_ADDR_LO32_BASE_IDX 0
1628#define mmVM_CONTEXT2_PAGE_TABLE_START_ADDR_HI32 0x0750
1629#define mmVM_CONTEXT2_PAGE_TABLE_START_ADDR_HI32_BASE_IDX 0
1630#define mmVM_CONTEXT3_PAGE_TABLE_START_ADDR_LO32 0x0751
1631#define mmVM_CONTEXT3_PAGE_TABLE_START_ADDR_LO32_BASE_IDX 0
1632#define mmVM_CONTEXT3_PAGE_TABLE_START_ADDR_HI32 0x0752
1633#define mmVM_CONTEXT3_PAGE_TABLE_START_ADDR_HI32_BASE_IDX 0
1634#define mmVM_CONTEXT4_PAGE_TABLE_START_ADDR_LO32 0x0753
1635#define mmVM_CONTEXT4_PAGE_TABLE_START_ADDR_LO32_BASE_IDX 0
1636#define mmVM_CONTEXT4_PAGE_TABLE_START_ADDR_HI32 0x0754
1637#define mmVM_CONTEXT4_PAGE_TABLE_START_ADDR_HI32_BASE_IDX 0
1638#define mmVM_CONTEXT5_PAGE_TABLE_START_ADDR_LO32 0x0755
1639#define mmVM_CONTEXT5_PAGE_TABLE_START_ADDR_LO32_BASE_IDX 0
1640#define mmVM_CONTEXT5_PAGE_TABLE_START_ADDR_HI32 0x0756
1641#define mmVM_CONTEXT5_PAGE_TABLE_START_ADDR_HI32_BASE_IDX 0
1642#define mmVM_CONTEXT6_PAGE_TABLE_START_ADDR_LO32 0x0757
1643#define mmVM_CONTEXT6_PAGE_TABLE_START_ADDR_LO32_BASE_IDX 0
1644#define mmVM_CONTEXT6_PAGE_TABLE_START_ADDR_HI32 0x0758
1645#define mmVM_CONTEXT6_PAGE_TABLE_START_ADDR_HI32_BASE_IDX 0
1646#define mmVM_CONTEXT7_PAGE_TABLE_START_ADDR_LO32 0x0759
1647#define mmVM_CONTEXT7_PAGE_TABLE_START_ADDR_LO32_BASE_IDX 0
1648#define mmVM_CONTEXT7_PAGE_TABLE_START_ADDR_HI32 0x075a
1649#define mmVM_CONTEXT7_PAGE_TABLE_START_ADDR_HI32_BASE_IDX 0
1650#define mmVM_CONTEXT8_PAGE_TABLE_START_ADDR_LO32 0x075b
1651#define mmVM_CONTEXT8_PAGE_TABLE_START_ADDR_LO32_BASE_IDX 0
1652#define mmVM_CONTEXT8_PAGE_TABLE_START_ADDR_HI32 0x075c
1653#define mmVM_CONTEXT8_PAGE_TABLE_START_ADDR_HI32_BASE_IDX 0
1654#define mmVM_CONTEXT9_PAGE_TABLE_START_ADDR_LO32 0x075d
1655#define mmVM_CONTEXT9_PAGE_TABLE_START_ADDR_LO32_BASE_IDX 0
1656#define mmVM_CONTEXT9_PAGE_TABLE_START_ADDR_HI32 0x075e
1657#define mmVM_CONTEXT9_PAGE_TABLE_START_ADDR_HI32_BASE_IDX 0
1658#define mmVM_CONTEXT10_PAGE_TABLE_START_ADDR_LO32 0x075f
1659#define mmVM_CONTEXT10_PAGE_TABLE_START_ADDR_LO32_BASE_IDX 0
1660#define mmVM_CONTEXT10_PAGE_TABLE_START_ADDR_HI32 0x0760
1661#define mmVM_CONTEXT10_PAGE_TABLE_START_ADDR_HI32_BASE_IDX 0
1662#define mmVM_CONTEXT11_PAGE_TABLE_START_ADDR_LO32 0x0761
1663#define mmVM_CONTEXT11_PAGE_TABLE_START_ADDR_LO32_BASE_IDX 0
1664#define mmVM_CONTEXT11_PAGE_TABLE_START_ADDR_HI32 0x0762
1665#define mmVM_CONTEXT11_PAGE_TABLE_START_ADDR_HI32_BASE_IDX 0
1666#define mmVM_CONTEXT12_PAGE_TABLE_START_ADDR_LO32 0x0763
1667#define mmVM_CONTEXT12_PAGE_TABLE_START_ADDR_LO32_BASE_IDX 0
1668#define mmVM_CONTEXT12_PAGE_TABLE_START_ADDR_HI32 0x0764
1669#define mmVM_CONTEXT12_PAGE_TABLE_START_ADDR_HI32_BASE_IDX 0
1670#define mmVM_CONTEXT13_PAGE_TABLE_START_ADDR_LO32 0x0765
1671#define mmVM_CONTEXT13_PAGE_TABLE_START_ADDR_LO32_BASE_IDX 0
1672#define mmVM_CONTEXT13_PAGE_TABLE_START_ADDR_HI32 0x0766
1673#define mmVM_CONTEXT13_PAGE_TABLE_START_ADDR_HI32_BASE_IDX 0
1674#define mmVM_CONTEXT14_PAGE_TABLE_START_ADDR_LO32 0x0767
1675#define mmVM_CONTEXT14_PAGE_TABLE_START_ADDR_LO32_BASE_IDX 0
1676#define mmVM_CONTEXT14_PAGE_TABLE_START_ADDR_HI32 0x0768
1677#define mmVM_CONTEXT14_PAGE_TABLE_START_ADDR_HI32_BASE_IDX 0
1678#define mmVM_CONTEXT15_PAGE_TABLE_START_ADDR_LO32 0x0769
1679#define mmVM_CONTEXT15_PAGE_TABLE_START_ADDR_LO32_BASE_IDX 0
1680#define mmVM_CONTEXT15_PAGE_TABLE_START_ADDR_HI32 0x076a
1681#define mmVM_CONTEXT15_PAGE_TABLE_START_ADDR_HI32_BASE_IDX 0
1682#define mmVM_CONTEXT0_PAGE_TABLE_END_ADDR_LO32 0x076b
1683#define mmVM_CONTEXT0_PAGE_TABLE_END_ADDR_LO32_BASE_IDX 0
1684#define mmVM_CONTEXT0_PAGE_TABLE_END_ADDR_HI32 0x076c
1685#define mmVM_CONTEXT0_PAGE_TABLE_END_ADDR_HI32_BASE_IDX 0
1686#define mmVM_CONTEXT1_PAGE_TABLE_END_ADDR_LO32 0x076d
1687#define mmVM_CONTEXT1_PAGE_TABLE_END_ADDR_LO32_BASE_IDX 0
1688#define mmVM_CONTEXT1_PAGE_TABLE_END_ADDR_HI32 0x076e
1689#define mmVM_CONTEXT1_PAGE_TABLE_END_ADDR_HI32_BASE_IDX 0
1690#define mmVM_CONTEXT2_PAGE_TABLE_END_ADDR_LO32 0x076f
1691#define mmVM_CONTEXT2_PAGE_TABLE_END_ADDR_LO32_BASE_IDX 0
1692#define mmVM_CONTEXT2_PAGE_TABLE_END_ADDR_HI32 0x0770
1693#define mmVM_CONTEXT2_PAGE_TABLE_END_ADDR_HI32_BASE_IDX 0
1694#define mmVM_CONTEXT3_PAGE_TABLE_END_ADDR_LO32 0x0771
1695#define mmVM_CONTEXT3_PAGE_TABLE_END_ADDR_LO32_BASE_IDX 0
1696#define mmVM_CONTEXT3_PAGE_TABLE_END_ADDR_HI32 0x0772
1697#define mmVM_CONTEXT3_PAGE_TABLE_END_ADDR_HI32_BASE_IDX 0
1698#define mmVM_CONTEXT4_PAGE_TABLE_END_ADDR_LO32 0x0773
1699#define mmVM_CONTEXT4_PAGE_TABLE_END_ADDR_LO32_BASE_IDX 0
1700#define mmVM_CONTEXT4_PAGE_TABLE_END_ADDR_HI32 0x0774
1701#define mmVM_CONTEXT4_PAGE_TABLE_END_ADDR_HI32_BASE_IDX 0
1702#define mmVM_CONTEXT5_PAGE_TABLE_END_ADDR_LO32 0x0775
1703#define mmVM_CONTEXT5_PAGE_TABLE_END_ADDR_LO32_BASE_IDX 0
1704#define mmVM_CONTEXT5_PAGE_TABLE_END_ADDR_HI32 0x0776
1705#define mmVM_CONTEXT5_PAGE_TABLE_END_ADDR_HI32_BASE_IDX 0
1706#define mmVM_CONTEXT6_PAGE_TABLE_END_ADDR_LO32 0x0777
1707#define mmVM_CONTEXT6_PAGE_TABLE_END_ADDR_LO32_BASE_IDX 0
1708#define mmVM_CONTEXT6_PAGE_TABLE_END_ADDR_HI32 0x0778
1709#define mmVM_CONTEXT6_PAGE_TABLE_END_ADDR_HI32_BASE_IDX 0
1710#define mmVM_CONTEXT7_PAGE_TABLE_END_ADDR_LO32 0x0779
1711#define mmVM_CONTEXT7_PAGE_TABLE_END_ADDR_LO32_BASE_IDX 0
1712#define mmVM_CONTEXT7_PAGE_TABLE_END_ADDR_HI32 0x077a
1713#define mmVM_CONTEXT7_PAGE_TABLE_END_ADDR_HI32_BASE_IDX 0
1714#define mmVM_CONTEXT8_PAGE_TABLE_END_ADDR_LO32 0x077b
1715#define mmVM_CONTEXT8_PAGE_TABLE_END_ADDR_LO32_BASE_IDX 0
1716#define mmVM_CONTEXT8_PAGE_TABLE_END_ADDR_HI32 0x077c
1717#define mmVM_CONTEXT8_PAGE_TABLE_END_ADDR_HI32_BASE_IDX 0
1718#define mmVM_CONTEXT9_PAGE_TABLE_END_ADDR_LO32 0x077d
1719#define mmVM_CONTEXT9_PAGE_TABLE_END_ADDR_LO32_BASE_IDX 0
1720#define mmVM_CONTEXT9_PAGE_TABLE_END_ADDR_HI32 0x077e
1721#define mmVM_CONTEXT9_PAGE_TABLE_END_ADDR_HI32_BASE_IDX 0
1722#define mmVM_CONTEXT10_PAGE_TABLE_END_ADDR_LO32 0x077f
1723#define mmVM_CONTEXT10_PAGE_TABLE_END_ADDR_LO32_BASE_IDX 0
1724#define mmVM_CONTEXT10_PAGE_TABLE_END_ADDR_HI32 0x0780
1725#define mmVM_CONTEXT10_PAGE_TABLE_END_ADDR_HI32_BASE_IDX 0
1726#define mmVM_CONTEXT11_PAGE_TABLE_END_ADDR_LO32 0x0781
1727#define mmVM_CONTEXT11_PAGE_TABLE_END_ADDR_LO32_BASE_IDX 0
1728#define mmVM_CONTEXT11_PAGE_TABLE_END_ADDR_HI32 0x0782
1729#define mmVM_CONTEXT11_PAGE_TABLE_END_ADDR_HI32_BASE_IDX 0
1730#define mmVM_CONTEXT12_PAGE_TABLE_END_ADDR_LO32 0x0783
1731#define mmVM_CONTEXT12_PAGE_TABLE_END_ADDR_LO32_BASE_IDX 0
1732#define mmVM_CONTEXT12_PAGE_TABLE_END_ADDR_HI32 0x0784
1733#define mmVM_CONTEXT12_PAGE_TABLE_END_ADDR_HI32_BASE_IDX 0
1734#define mmVM_CONTEXT13_PAGE_TABLE_END_ADDR_LO32 0x0785
1735#define mmVM_CONTEXT13_PAGE_TABLE_END_ADDR_LO32_BASE_IDX 0
1736#define mmVM_CONTEXT13_PAGE_TABLE_END_ADDR_HI32 0x0786
1737#define mmVM_CONTEXT13_PAGE_TABLE_END_ADDR_HI32_BASE_IDX 0
1738#define mmVM_CONTEXT14_PAGE_TABLE_END_ADDR_LO32 0x0787
1739#define mmVM_CONTEXT14_PAGE_TABLE_END_ADDR_LO32_BASE_IDX 0
1740#define mmVM_CONTEXT14_PAGE_TABLE_END_ADDR_HI32 0x0788
1741#define mmVM_CONTEXT14_PAGE_TABLE_END_ADDR_HI32_BASE_IDX 0
1742#define mmVM_CONTEXT15_PAGE_TABLE_END_ADDR_LO32 0x0789
1743#define mmVM_CONTEXT15_PAGE_TABLE_END_ADDR_LO32_BASE_IDX 0
1744#define mmVM_CONTEXT15_PAGE_TABLE_END_ADDR_HI32 0x078a
1745#define mmVM_CONTEXT15_PAGE_TABLE_END_ADDR_HI32_BASE_IDX 0
1746
1747
1748// addressBlock: mmhub_utcl2_vml2pldec
1749// base address: 0x69e90
1750#define mmMC_VM_L2_PERFCOUNTER0_CFG 0x07a4
1751#define mmMC_VM_L2_PERFCOUNTER0_CFG_BASE_IDX 0
1752#define mmMC_VM_L2_PERFCOUNTER1_CFG 0x07a5
1753#define mmMC_VM_L2_PERFCOUNTER1_CFG_BASE_IDX 0
1754#define mmMC_VM_L2_PERFCOUNTER2_CFG 0x07a6
1755#define mmMC_VM_L2_PERFCOUNTER2_CFG_BASE_IDX 0
1756#define mmMC_VM_L2_PERFCOUNTER3_CFG 0x07a7
1757#define mmMC_VM_L2_PERFCOUNTER3_CFG_BASE_IDX 0
1758#define mmMC_VM_L2_PERFCOUNTER4_CFG 0x07a8
1759#define mmMC_VM_L2_PERFCOUNTER4_CFG_BASE_IDX 0
1760#define mmMC_VM_L2_PERFCOUNTER5_CFG 0x07a9
1761#define mmMC_VM_L2_PERFCOUNTER5_CFG_BASE_IDX 0
1762#define mmMC_VM_L2_PERFCOUNTER6_CFG 0x07aa
1763#define mmMC_VM_L2_PERFCOUNTER6_CFG_BASE_IDX 0
1764#define mmMC_VM_L2_PERFCOUNTER7_CFG 0x07ab
1765#define mmMC_VM_L2_PERFCOUNTER7_CFG_BASE_IDX 0
1766#define mmMC_VM_L2_PERFCOUNTER_RSLT_CNTL 0x07ac
1767#define mmMC_VM_L2_PERFCOUNTER_RSLT_CNTL_BASE_IDX 0
1768
1769
1770// addressBlock: mmhub_utcl2_vml2prdec
1771// base address: 0x69ee0
1772#define mmMC_VM_L2_PERFCOUNTER_LO 0x07b8
1773#define mmMC_VM_L2_PERFCOUNTER_LO_BASE_IDX 0
1774#define mmMC_VM_L2_PERFCOUNTER_HI 0x07b9
1775#define mmMC_VM_L2_PERFCOUNTER_HI_BASE_IDX 0
1776
1777
1778// addressBlock: mmhub_utcl2_vmsharedhvdec
1779// base address: 0x69f30
1780#define mmMC_VM_FB_SIZE_OFFSET_VF0 0x07cc
1781#define mmMC_VM_FB_SIZE_OFFSET_VF0_BASE_IDX 0
1782#define mmMC_VM_FB_SIZE_OFFSET_VF1 0x07cd
1783#define mmMC_VM_FB_SIZE_OFFSET_VF1_BASE_IDX 0
1784#define mmMC_VM_FB_SIZE_OFFSET_VF2 0x07ce
1785#define mmMC_VM_FB_SIZE_OFFSET_VF2_BASE_IDX 0
1786#define mmMC_VM_FB_SIZE_OFFSET_VF3 0x07cf
1787#define mmMC_VM_FB_SIZE_OFFSET_VF3_BASE_IDX 0
1788#define mmMC_VM_FB_SIZE_OFFSET_VF4 0x07d0
1789#define mmMC_VM_FB_SIZE_OFFSET_VF4_BASE_IDX 0
1790#define mmMC_VM_FB_SIZE_OFFSET_VF5 0x07d1
1791#define mmMC_VM_FB_SIZE_OFFSET_VF5_BASE_IDX 0
1792#define mmMC_VM_FB_SIZE_OFFSET_VF6 0x07d2
1793#define mmMC_VM_FB_SIZE_OFFSET_VF6_BASE_IDX 0
1794#define mmMC_VM_FB_SIZE_OFFSET_VF7 0x07d3
1795#define mmMC_VM_FB_SIZE_OFFSET_VF7_BASE_IDX 0
1796#define mmMC_VM_FB_SIZE_OFFSET_VF8 0x07d4
1797#define mmMC_VM_FB_SIZE_OFFSET_VF8_BASE_IDX 0
1798#define mmMC_VM_FB_SIZE_OFFSET_VF9 0x07d5
1799#define mmMC_VM_FB_SIZE_OFFSET_VF9_BASE_IDX 0
1800#define mmMC_VM_FB_SIZE_OFFSET_VF10 0x07d6
1801#define mmMC_VM_FB_SIZE_OFFSET_VF10_BASE_IDX 0
1802#define mmMC_VM_FB_SIZE_OFFSET_VF11 0x07d7
1803#define mmMC_VM_FB_SIZE_OFFSET_VF11_BASE_IDX 0
1804#define mmMC_VM_FB_SIZE_OFFSET_VF12 0x07d8
1805#define mmMC_VM_FB_SIZE_OFFSET_VF12_BASE_IDX 0
1806#define mmMC_VM_FB_SIZE_OFFSET_VF13 0x07d9
1807#define mmMC_VM_FB_SIZE_OFFSET_VF13_BASE_IDX 0
1808#define mmMC_VM_FB_SIZE_OFFSET_VF14 0x07da
1809#define mmMC_VM_FB_SIZE_OFFSET_VF14_BASE_IDX 0
1810#define mmMC_VM_FB_SIZE_OFFSET_VF15 0x07db
1811#define mmMC_VM_FB_SIZE_OFFSET_VF15_BASE_IDX 0
1812#define mmVM_IOMMU_MMIO_CNTRL_1 0x07dc
1813#define mmVM_IOMMU_MMIO_CNTRL_1_BASE_IDX 0
1814#define mmMC_VM_MARC_BASE_LO_0 0x07dd
1815#define mmMC_VM_MARC_BASE_LO_0_BASE_IDX 0
1816#define mmMC_VM_MARC_BASE_LO_1 0x07de
1817#define mmMC_VM_MARC_BASE_LO_1_BASE_IDX 0
1818#define mmMC_VM_MARC_BASE_LO_2 0x07df
1819#define mmMC_VM_MARC_BASE_LO_2_BASE_IDX 0
1820#define mmMC_VM_MARC_BASE_LO_3 0x07e0
1821#define mmMC_VM_MARC_BASE_LO_3_BASE_IDX 0
1822#define mmMC_VM_MARC_BASE_HI_0 0x07e1
1823#define mmMC_VM_MARC_BASE_HI_0_BASE_IDX 0
1824#define mmMC_VM_MARC_BASE_HI_1 0x07e2
1825#define mmMC_VM_MARC_BASE_HI_1_BASE_IDX 0
1826#define mmMC_VM_MARC_BASE_HI_2 0x07e3
1827#define mmMC_VM_MARC_BASE_HI_2_BASE_IDX 0
1828#define mmMC_VM_MARC_BASE_HI_3 0x07e4
1829#define mmMC_VM_MARC_BASE_HI_3_BASE_IDX 0
1830#define mmMC_VM_MARC_RELOC_LO_0 0x07e5
1831#define mmMC_VM_MARC_RELOC_LO_0_BASE_IDX 0
1832#define mmMC_VM_MARC_RELOC_LO_1 0x07e6
1833#define mmMC_VM_MARC_RELOC_LO_1_BASE_IDX 0
1834#define mmMC_VM_MARC_RELOC_LO_2 0x07e7
1835#define mmMC_VM_MARC_RELOC_LO_2_BASE_IDX 0
1836#define mmMC_VM_MARC_RELOC_LO_3 0x07e8
1837#define mmMC_VM_MARC_RELOC_LO_3_BASE_IDX 0
1838#define mmMC_VM_MARC_RELOC_HI_0 0x07e9
1839#define mmMC_VM_MARC_RELOC_HI_0_BASE_IDX 0
1840#define mmMC_VM_MARC_RELOC_HI_1 0x07ea
1841#define mmMC_VM_MARC_RELOC_HI_1_BASE_IDX 0
1842#define mmMC_VM_MARC_RELOC_HI_2 0x07eb
1843#define mmMC_VM_MARC_RELOC_HI_2_BASE_IDX 0
1844#define mmMC_VM_MARC_RELOC_HI_3 0x07ec
1845#define mmMC_VM_MARC_RELOC_HI_3_BASE_IDX 0
1846#define mmMC_VM_MARC_LEN_LO_0 0x07ed
1847#define mmMC_VM_MARC_LEN_LO_0_BASE_IDX 0
1848#define mmMC_VM_MARC_LEN_LO_1 0x07ee
1849#define mmMC_VM_MARC_LEN_LO_1_BASE_IDX 0
1850#define mmMC_VM_MARC_LEN_LO_2 0x07ef
1851#define mmMC_VM_MARC_LEN_LO_2_BASE_IDX 0
1852#define mmMC_VM_MARC_LEN_LO_3 0x07f0
1853#define mmMC_VM_MARC_LEN_LO_3_BASE_IDX 0
1854#define mmMC_VM_MARC_LEN_HI_0 0x07f1
1855#define mmMC_VM_MARC_LEN_HI_0_BASE_IDX 0
1856#define mmMC_VM_MARC_LEN_HI_1 0x07f2
1857#define mmMC_VM_MARC_LEN_HI_1_BASE_IDX 0
1858#define mmMC_VM_MARC_LEN_HI_2 0x07f3
1859#define mmMC_VM_MARC_LEN_HI_2_BASE_IDX 0
1860#define mmMC_VM_MARC_LEN_HI_3 0x07f4
1861#define mmMC_VM_MARC_LEN_HI_3_BASE_IDX 0
1862#define mmVM_IOMMU_CONTROL_REGISTER 0x07f5
1863#define mmVM_IOMMU_CONTROL_REGISTER_BASE_IDX 0
1864#define mmVM_IOMMU_PERFORMANCE_OPTIMIZATION_CONTROL_REGISTER 0x07f6
1865#define mmVM_IOMMU_PERFORMANCE_OPTIMIZATION_CONTROL_REGISTER_BASE_IDX 0
1866#define mmVM_PCIE_ATS_CNTL 0x07f7
1867#define mmVM_PCIE_ATS_CNTL_BASE_IDX 0
1868#define mmVM_PCIE_ATS_CNTL_VF_0 0x07f8
1869#define mmVM_PCIE_ATS_CNTL_VF_0_BASE_IDX 0
1870#define mmVM_PCIE_ATS_CNTL_VF_1 0x07f9
1871#define mmVM_PCIE_ATS_CNTL_VF_1_BASE_IDX 0
1872#define mmVM_PCIE_ATS_CNTL_VF_2 0x07fa
1873#define mmVM_PCIE_ATS_CNTL_VF_2_BASE_IDX 0
1874#define mmVM_PCIE_ATS_CNTL_VF_3 0x07fb
1875#define mmVM_PCIE_ATS_CNTL_VF_3_BASE_IDX 0
1876#define mmVM_PCIE_ATS_CNTL_VF_4 0x07fc
1877#define mmVM_PCIE_ATS_CNTL_VF_4_BASE_IDX 0
1878#define mmVM_PCIE_ATS_CNTL_VF_5 0x07fd
1879#define mmVM_PCIE_ATS_CNTL_VF_5_BASE_IDX 0
1880#define mmVM_PCIE_ATS_CNTL_VF_6 0x07fe
1881#define mmVM_PCIE_ATS_CNTL_VF_6_BASE_IDX 0
1882#define mmVM_PCIE_ATS_CNTL_VF_7 0x07ff
1883#define mmVM_PCIE_ATS_CNTL_VF_7_BASE_IDX 0
1884#define mmVM_PCIE_ATS_CNTL_VF_8 0x0800
1885#define mmVM_PCIE_ATS_CNTL_VF_8_BASE_IDX 0
1886#define mmVM_PCIE_ATS_CNTL_VF_9 0x0801
1887#define mmVM_PCIE_ATS_CNTL_VF_9_BASE_IDX 0
1888#define mmVM_PCIE_ATS_CNTL_VF_10 0x0802
1889#define mmVM_PCIE_ATS_CNTL_VF_10_BASE_IDX 0
1890#define mmVM_PCIE_ATS_CNTL_VF_11 0x0803
1891#define mmVM_PCIE_ATS_CNTL_VF_11_BASE_IDX 0
1892#define mmVM_PCIE_ATS_CNTL_VF_12 0x0804
1893#define mmVM_PCIE_ATS_CNTL_VF_12_BASE_IDX 0
1894#define mmVM_PCIE_ATS_CNTL_VF_13 0x0805
1895#define mmVM_PCIE_ATS_CNTL_VF_13_BASE_IDX 0
1896#define mmVM_PCIE_ATS_CNTL_VF_14 0x0806
1897#define mmVM_PCIE_ATS_CNTL_VF_14_BASE_IDX 0
1898#define mmVM_PCIE_ATS_CNTL_VF_15 0x0807
1899#define mmVM_PCIE_ATS_CNTL_VF_15_BASE_IDX 0
1900#define mmUTCL2_CGTT_CLK_CTRL 0x0808
1901#define mmUTCL2_CGTT_CLK_CTRL_BASE_IDX 0
1902#define mmMC_SHARED_ACTIVE_FCN_ID 0x0809
1903#define mmMC_SHARED_ACTIVE_FCN_ID_BASE_IDX 0
1904#define mmMC_VM_XGMI_GPUIOV_ENABLE 0x080a
1905#define mmMC_VM_XGMI_GPUIOV_ENABLE_BASE_IDX 0
1906
1907
1908// addressBlock: mmhub_utcl2_vmsharedpfdec
1909// base address: 0x6a040
1910#define mmMC_VM_NB_MMIOBASE 0x0810
1911#define mmMC_VM_NB_MMIOBASE_BASE_IDX 0
1912#define mmMC_VM_NB_MMIOLIMIT 0x0811
1913#define mmMC_VM_NB_MMIOLIMIT_BASE_IDX 0
1914#define mmMC_VM_NB_PCI_CTRL 0x0812
1915#define mmMC_VM_NB_PCI_CTRL_BASE_IDX 0
1916#define mmMC_VM_NB_PCI_ARB 0x0813
1917#define mmMC_VM_NB_PCI_ARB_BASE_IDX 0
1918#define mmMC_VM_NB_TOP_OF_DRAM_SLOT1 0x0814
1919#define mmMC_VM_NB_TOP_OF_DRAM_SLOT1_BASE_IDX 0
1920#define mmMC_VM_NB_LOWER_TOP_OF_DRAM2 0x0815
1921#define mmMC_VM_NB_LOWER_TOP_OF_DRAM2_BASE_IDX 0
1922#define mmMC_VM_NB_UPPER_TOP_OF_DRAM2 0x0816
1923#define mmMC_VM_NB_UPPER_TOP_OF_DRAM2_BASE_IDX 0
1924#define mmMC_VM_FB_OFFSET 0x0817
1925#define mmMC_VM_FB_OFFSET_BASE_IDX 0
1926#define mmMC_VM_SYSTEM_APERTURE_DEFAULT_ADDR_LSB 0x0818
1927#define mmMC_VM_SYSTEM_APERTURE_DEFAULT_ADDR_LSB_BASE_IDX 0
1928#define mmMC_VM_SYSTEM_APERTURE_DEFAULT_ADDR_MSB 0x0819
1929#define mmMC_VM_SYSTEM_APERTURE_DEFAULT_ADDR_MSB_BASE_IDX 0
1930#define mmMC_VM_STEERING 0x081a
1931#define mmMC_VM_STEERING_BASE_IDX 0
1932#define mmMC_SHARED_VIRT_RESET_REQ 0x081b
1933#define mmMC_SHARED_VIRT_RESET_REQ_BASE_IDX 0
1934#define mmMC_MEM_POWER_LS 0x081c
1935#define mmMC_MEM_POWER_LS_BASE_IDX 0
1936#define mmMC_VM_CACHEABLE_DRAM_ADDRESS_START 0x081d
1937#define mmMC_VM_CACHEABLE_DRAM_ADDRESS_START_BASE_IDX 0
1938#define mmMC_VM_CACHEABLE_DRAM_ADDRESS_END 0x081e
1939#define mmMC_VM_CACHEABLE_DRAM_ADDRESS_END_BASE_IDX 0
1940#define mmMC_VM_APT_CNTL 0x081f
1941#define mmMC_VM_APT_CNTL_BASE_IDX 0
1942#define mmMC_VM_LOCAL_HBM_ADDRESS_START 0x0820
1943#define mmMC_VM_LOCAL_HBM_ADDRESS_START_BASE_IDX 0
1944#define mmMC_VM_LOCAL_HBM_ADDRESS_END 0x0821
1945#define mmMC_VM_LOCAL_HBM_ADDRESS_END_BASE_IDX 0
1946#define mmMC_VM_LOCAL_HBM_ADDRESS_LOCK_CNTL 0x0822
1947#define mmMC_VM_LOCAL_HBM_ADDRESS_LOCK_CNTL_BASE_IDX 0
1948#define mmMC_VM_XGMI_LFB_CNTL 0x0823
1949#define mmMC_VM_XGMI_LFB_CNTL_BASE_IDX 0
1950#define mmMC_VM_XGMI_LFB_SIZE 0x0824
1951#define mmMC_VM_XGMI_LFB_SIZE_BASE_IDX 0
1952
1953
1954// addressBlock: mmhub_utcl2_vmsharedvcdec
1955// base address: 0x6a0b0
1956#define mmMC_VM_FB_LOCATION_BASE 0x082c
1957#define mmMC_VM_FB_LOCATION_BASE_BASE_IDX 0
1958#define mmMC_VM_FB_LOCATION_TOP 0x082d
1959#define mmMC_VM_FB_LOCATION_TOP_BASE_IDX 0
1960#define mmMC_VM_AGP_TOP 0x082e
1961#define mmMC_VM_AGP_TOP_BASE_IDX 0
1962#define mmMC_VM_AGP_BOT 0x082f
1963#define mmMC_VM_AGP_BOT_BASE_IDX 0
1964#define mmMC_VM_AGP_BASE 0x0830
1965#define mmMC_VM_AGP_BASE_BASE_IDX 0
1966#define mmMC_VM_SYSTEM_APERTURE_LOW_ADDR 0x0831
1967#define mmMC_VM_SYSTEM_APERTURE_LOW_ADDR_BASE_IDX 0
1968#define mmMC_VM_SYSTEM_APERTURE_HIGH_ADDR 0x0832
1969#define mmMC_VM_SYSTEM_APERTURE_HIGH_ADDR_BASE_IDX 0
1970#define mmMC_VM_MX_L1_TLB_CNTL 0x0833
1971#define mmMC_VM_MX_L1_TLB_CNTL_BASE_IDX 0
1972
1973
1974// addressBlock: mmhub_utcl2_atcl2pfcntrdec
1975// base address: 0x6a100
1976#define mmATC_L2_PERFCOUNTER_LO 0x0840
1977#define mmATC_L2_PERFCOUNTER_LO_BASE_IDX 0
1978#define mmATC_L2_PERFCOUNTER_HI 0x0841
1979#define mmATC_L2_PERFCOUNTER_HI_BASE_IDX 0
1980
1981
1982// addressBlock: mmhub_utcl2_atcl2pfcntldec
1983// base address: 0x6a120
1984#define mmATC_L2_PERFCOUNTER0_CFG 0x0848
1985#define mmATC_L2_PERFCOUNTER0_CFG_BASE_IDX 0
1986#define mmATC_L2_PERFCOUNTER1_CFG 0x0849
1987#define mmATC_L2_PERFCOUNTER1_CFG_BASE_IDX 0
1988#define mmATC_L2_PERFCOUNTER_RSLT_CNTL 0x084a
1989#define mmATC_L2_PERFCOUNTER_RSLT_CNTL_BASE_IDX 0
1990
1991#endif
diff --git a/drivers/gpu/drm/amd/include/asic_reg/mmhub/mmhub_9_3_0_sh_mask.h b/drivers/gpu/drm/amd/include/asic_reg/mmhub/mmhub_9_3_0_sh_mask.h
new file mode 100644
index 000000000000..3936c1d8a692
--- /dev/null
+++ b/drivers/gpu/drm/amd/include/asic_reg/mmhub/mmhub_9_3_0_sh_mask.h
@@ -0,0 +1,10265 @@
1/*
2 * Copyright (C) 2017 Advanced Micro Devices, Inc.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice shall be included
12 * in all copies or substantial portions of the Software.
13 *
14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
15 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
17 * THE COPYRIGHT HOLDER(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN
18 * AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
19 * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
20 */
21#ifndef _mmhub_9_3_0_SH_MASK_HEADER
22#define _mmhub_9_3_0_SH_MASK_HEADER
23
24
25// addressBlock: mmhub_dagbdec
26//DAGB0_RDCLI0
27#define DAGB0_RDCLI0__VIRT_CHAN__SHIFT 0x0
28#define DAGB0_RDCLI0__CHECK_TLB_CREDIT__SHIFT 0x3
29#define DAGB0_RDCLI0__URG_HIGH__SHIFT 0x4
30#define DAGB0_RDCLI0__URG_LOW__SHIFT 0x8
31#define DAGB0_RDCLI0__MAX_BW_ENABLE__SHIFT 0xc
32#define DAGB0_RDCLI0__MAX_BW__SHIFT 0xd
33#define DAGB0_RDCLI0__MIN_BW_ENABLE__SHIFT 0x15
34#define DAGB0_RDCLI0__MIN_BW__SHIFT 0x16
35#define DAGB0_RDCLI0__OSD_LIMITER_ENABLE__SHIFT 0x19
36#define DAGB0_RDCLI0__MAX_OSD__SHIFT 0x1a
37#define DAGB0_RDCLI0__VIRT_CHAN_MASK 0x00000007L
38#define DAGB0_RDCLI0__CHECK_TLB_CREDIT_MASK 0x00000008L
39#define DAGB0_RDCLI0__URG_HIGH_MASK 0x000000F0L
40#define DAGB0_RDCLI0__URG_LOW_MASK 0x00000F00L
41#define DAGB0_RDCLI0__MAX_BW_ENABLE_MASK 0x00001000L
42#define DAGB0_RDCLI0__MAX_BW_MASK 0x001FE000L
43#define DAGB0_RDCLI0__MIN_BW_ENABLE_MASK 0x00200000L
44#define DAGB0_RDCLI0__MIN_BW_MASK 0x01C00000L
45#define DAGB0_RDCLI0__OSD_LIMITER_ENABLE_MASK 0x02000000L
46#define DAGB0_RDCLI0__MAX_OSD_MASK 0xFC000000L
47//DAGB0_RDCLI1
48#define DAGB0_RDCLI1__VIRT_CHAN__SHIFT 0x0
49#define DAGB0_RDCLI1__CHECK_TLB_CREDIT__SHIFT 0x3
50#define DAGB0_RDCLI1__URG_HIGH__SHIFT 0x4
51#define DAGB0_RDCLI1__URG_LOW__SHIFT 0x8
52#define DAGB0_RDCLI1__MAX_BW_ENABLE__SHIFT 0xc
53#define DAGB0_RDCLI1__MAX_BW__SHIFT 0xd
54#define DAGB0_RDCLI1__MIN_BW_ENABLE__SHIFT 0x15
55#define DAGB0_RDCLI1__MIN_BW__SHIFT 0x16
56#define DAGB0_RDCLI1__OSD_LIMITER_ENABLE__SHIFT 0x19
57#define DAGB0_RDCLI1__MAX_OSD__SHIFT 0x1a
58#define DAGB0_RDCLI1__VIRT_CHAN_MASK 0x00000007L
59#define DAGB0_RDCLI1__CHECK_TLB_CREDIT_MASK 0x00000008L
60#define DAGB0_RDCLI1__URG_HIGH_MASK 0x000000F0L
61#define DAGB0_RDCLI1__URG_LOW_MASK 0x00000F00L
62#define DAGB0_RDCLI1__MAX_BW_ENABLE_MASK 0x00001000L
63#define DAGB0_RDCLI1__MAX_BW_MASK 0x001FE000L
64#define DAGB0_RDCLI1__MIN_BW_ENABLE_MASK 0x00200000L
65#define DAGB0_RDCLI1__MIN_BW_MASK 0x01C00000L
66#define DAGB0_RDCLI1__OSD_LIMITER_ENABLE_MASK 0x02000000L
67#define DAGB0_RDCLI1__MAX_OSD_MASK 0xFC000000L
68//DAGB0_RDCLI2
69#define DAGB0_RDCLI2__VIRT_CHAN__SHIFT 0x0
70#define DAGB0_RDCLI2__CHECK_TLB_CREDIT__SHIFT 0x3
71#define DAGB0_RDCLI2__URG_HIGH__SHIFT 0x4
72#define DAGB0_RDCLI2__URG_LOW__SHIFT 0x8
73#define DAGB0_RDCLI2__MAX_BW_ENABLE__SHIFT 0xc
74#define DAGB0_RDCLI2__MAX_BW__SHIFT 0xd
75#define DAGB0_RDCLI2__MIN_BW_ENABLE__SHIFT 0x15
76#define DAGB0_RDCLI2__MIN_BW__SHIFT 0x16
77#define DAGB0_RDCLI2__OSD_LIMITER_ENABLE__SHIFT 0x19
78#define DAGB0_RDCLI2__MAX_OSD__SHIFT 0x1a
79#define DAGB0_RDCLI2__VIRT_CHAN_MASK 0x00000007L
80#define DAGB0_RDCLI2__CHECK_TLB_CREDIT_MASK 0x00000008L
81#define DAGB0_RDCLI2__URG_HIGH_MASK 0x000000F0L
82#define DAGB0_RDCLI2__URG_LOW_MASK 0x00000F00L
83#define DAGB0_RDCLI2__MAX_BW_ENABLE_MASK 0x00001000L
84#define DAGB0_RDCLI2__MAX_BW_MASK 0x001FE000L
85#define DAGB0_RDCLI2__MIN_BW_ENABLE_MASK 0x00200000L
86#define DAGB0_RDCLI2__MIN_BW_MASK 0x01C00000L
87#define DAGB0_RDCLI2__OSD_LIMITER_ENABLE_MASK 0x02000000L
88#define DAGB0_RDCLI2__MAX_OSD_MASK 0xFC000000L
89//DAGB0_RDCLI3
90#define DAGB0_RDCLI3__VIRT_CHAN__SHIFT 0x0
91#define DAGB0_RDCLI3__CHECK_TLB_CREDIT__SHIFT 0x3
92#define DAGB0_RDCLI3__URG_HIGH__SHIFT 0x4
93#define DAGB0_RDCLI3__URG_LOW__SHIFT 0x8
94#define DAGB0_RDCLI3__MAX_BW_ENABLE__SHIFT 0xc
95#define DAGB0_RDCLI3__MAX_BW__SHIFT 0xd
96#define DAGB0_RDCLI3__MIN_BW_ENABLE__SHIFT 0x15
97#define DAGB0_RDCLI3__MIN_BW__SHIFT 0x16
98#define DAGB0_RDCLI3__OSD_LIMITER_ENABLE__SHIFT 0x19
99#define DAGB0_RDCLI3__MAX_OSD__SHIFT 0x1a
100#define DAGB0_RDCLI3__VIRT_CHAN_MASK 0x00000007L
101#define DAGB0_RDCLI3__CHECK_TLB_CREDIT_MASK 0x00000008L
102#define DAGB0_RDCLI3__URG_HIGH_MASK 0x000000F0L
103#define DAGB0_RDCLI3__URG_LOW_MASK 0x00000F00L
104#define DAGB0_RDCLI3__MAX_BW_ENABLE_MASK 0x00001000L
105#define DAGB0_RDCLI3__MAX_BW_MASK 0x001FE000L
106#define DAGB0_RDCLI3__MIN_BW_ENABLE_MASK 0x00200000L
107#define DAGB0_RDCLI3__MIN_BW_MASK 0x01C00000L
108#define DAGB0_RDCLI3__OSD_LIMITER_ENABLE_MASK 0x02000000L
109#define DAGB0_RDCLI3__MAX_OSD_MASK 0xFC000000L
110//DAGB0_RDCLI4
111#define DAGB0_RDCLI4__VIRT_CHAN__SHIFT 0x0
112#define DAGB0_RDCLI4__CHECK_TLB_CREDIT__SHIFT 0x3
113#define DAGB0_RDCLI4__URG_HIGH__SHIFT 0x4
114#define DAGB0_RDCLI4__URG_LOW__SHIFT 0x8
115#define DAGB0_RDCLI4__MAX_BW_ENABLE__SHIFT 0xc
116#define DAGB0_RDCLI4__MAX_BW__SHIFT 0xd
117#define DAGB0_RDCLI4__MIN_BW_ENABLE__SHIFT 0x15
118#define DAGB0_RDCLI4__MIN_BW__SHIFT 0x16
119#define DAGB0_RDCLI4__OSD_LIMITER_ENABLE__SHIFT 0x19
120#define DAGB0_RDCLI4__MAX_OSD__SHIFT 0x1a
121#define DAGB0_RDCLI4__VIRT_CHAN_MASK 0x00000007L
122#define DAGB0_RDCLI4__CHECK_TLB_CREDIT_MASK 0x00000008L
123#define DAGB0_RDCLI4__URG_HIGH_MASK 0x000000F0L
124#define DAGB0_RDCLI4__URG_LOW_MASK 0x00000F00L
125#define DAGB0_RDCLI4__MAX_BW_ENABLE_MASK 0x00001000L
126#define DAGB0_RDCLI4__MAX_BW_MASK 0x001FE000L
127#define DAGB0_RDCLI4__MIN_BW_ENABLE_MASK 0x00200000L
128#define DAGB0_RDCLI4__MIN_BW_MASK 0x01C00000L
129#define DAGB0_RDCLI4__OSD_LIMITER_ENABLE_MASK 0x02000000L
130#define DAGB0_RDCLI4__MAX_OSD_MASK 0xFC000000L
131//DAGB0_RDCLI5
132#define DAGB0_RDCLI5__VIRT_CHAN__SHIFT 0x0
133#define DAGB0_RDCLI5__CHECK_TLB_CREDIT__SHIFT 0x3
134#define DAGB0_RDCLI5__URG_HIGH__SHIFT 0x4
135#define DAGB0_RDCLI5__URG_LOW__SHIFT 0x8
136#define DAGB0_RDCLI5__MAX_BW_ENABLE__SHIFT 0xc
137#define DAGB0_RDCLI5__MAX_BW__SHIFT 0xd
138#define DAGB0_RDCLI5__MIN_BW_ENABLE__SHIFT 0x15
139#define DAGB0_RDCLI5__MIN_BW__SHIFT 0x16
140#define DAGB0_RDCLI5__OSD_LIMITER_ENABLE__SHIFT 0x19
141#define DAGB0_RDCLI5__MAX_OSD__SHIFT 0x1a
142#define DAGB0_RDCLI5__VIRT_CHAN_MASK 0x00000007L
143#define DAGB0_RDCLI5__CHECK_TLB_CREDIT_MASK 0x00000008L
144#define DAGB0_RDCLI5__URG_HIGH_MASK 0x000000F0L
145#define DAGB0_RDCLI5__URG_LOW_MASK 0x00000F00L
146#define DAGB0_RDCLI5__MAX_BW_ENABLE_MASK 0x00001000L
147#define DAGB0_RDCLI5__MAX_BW_MASK 0x001FE000L
148#define DAGB0_RDCLI5__MIN_BW_ENABLE_MASK 0x00200000L
149#define DAGB0_RDCLI5__MIN_BW_MASK 0x01C00000L
150#define DAGB0_RDCLI5__OSD_LIMITER_ENABLE_MASK 0x02000000L
151#define DAGB0_RDCLI5__MAX_OSD_MASK 0xFC000000L
152//DAGB0_RDCLI6
153#define DAGB0_RDCLI6__VIRT_CHAN__SHIFT 0x0
154#define DAGB0_RDCLI6__CHECK_TLB_CREDIT__SHIFT 0x3
155#define DAGB0_RDCLI6__URG_HIGH__SHIFT 0x4
156#define DAGB0_RDCLI6__URG_LOW__SHIFT 0x8
157#define DAGB0_RDCLI6__MAX_BW_ENABLE__SHIFT 0xc
158#define DAGB0_RDCLI6__MAX_BW__SHIFT 0xd
159#define DAGB0_RDCLI6__MIN_BW_ENABLE__SHIFT 0x15
160#define DAGB0_RDCLI6__MIN_BW__SHIFT 0x16
161#define DAGB0_RDCLI6__OSD_LIMITER_ENABLE__SHIFT 0x19
162#define DAGB0_RDCLI6__MAX_OSD__SHIFT 0x1a
163#define DAGB0_RDCLI6__VIRT_CHAN_MASK 0x00000007L
164#define DAGB0_RDCLI6__CHECK_TLB_CREDIT_MASK 0x00000008L
165#define DAGB0_RDCLI6__URG_HIGH_MASK 0x000000F0L
166#define DAGB0_RDCLI6__URG_LOW_MASK 0x00000F00L
167#define DAGB0_RDCLI6__MAX_BW_ENABLE_MASK 0x00001000L
168#define DAGB0_RDCLI6__MAX_BW_MASK 0x001FE000L
169#define DAGB0_RDCLI6__MIN_BW_ENABLE_MASK 0x00200000L
170#define DAGB0_RDCLI6__MIN_BW_MASK 0x01C00000L
171#define DAGB0_RDCLI6__OSD_LIMITER_ENABLE_MASK 0x02000000L
172#define DAGB0_RDCLI6__MAX_OSD_MASK 0xFC000000L
173//DAGB0_RDCLI7
174#define DAGB0_RDCLI7__VIRT_CHAN__SHIFT 0x0
175#define DAGB0_RDCLI7__CHECK_TLB_CREDIT__SHIFT 0x3
176#define DAGB0_RDCLI7__URG_HIGH__SHIFT 0x4
177#define DAGB0_RDCLI7__URG_LOW__SHIFT 0x8
178#define DAGB0_RDCLI7__MAX_BW_ENABLE__SHIFT 0xc
179#define DAGB0_RDCLI7__MAX_BW__SHIFT 0xd
180#define DAGB0_RDCLI7__MIN_BW_ENABLE__SHIFT 0x15
181#define DAGB0_RDCLI7__MIN_BW__SHIFT 0x16
182#define DAGB0_RDCLI7__OSD_LIMITER_ENABLE__SHIFT 0x19
183#define DAGB0_RDCLI7__MAX_OSD__SHIFT 0x1a
184#define DAGB0_RDCLI7__VIRT_CHAN_MASK 0x00000007L
185#define DAGB0_RDCLI7__CHECK_TLB_CREDIT_MASK 0x00000008L
186#define DAGB0_RDCLI7__URG_HIGH_MASK 0x000000F0L
187#define DAGB0_RDCLI7__URG_LOW_MASK 0x00000F00L
188#define DAGB0_RDCLI7__MAX_BW_ENABLE_MASK 0x00001000L
189#define DAGB0_RDCLI7__MAX_BW_MASK 0x001FE000L
190#define DAGB0_RDCLI7__MIN_BW_ENABLE_MASK 0x00200000L
191#define DAGB0_RDCLI7__MIN_BW_MASK 0x01C00000L
192#define DAGB0_RDCLI7__OSD_LIMITER_ENABLE_MASK 0x02000000L
193#define DAGB0_RDCLI7__MAX_OSD_MASK 0xFC000000L
194//DAGB0_RDCLI8
195#define DAGB0_RDCLI8__VIRT_CHAN__SHIFT 0x0
196#define DAGB0_RDCLI8__CHECK_TLB_CREDIT__SHIFT 0x3
197#define DAGB0_RDCLI8__URG_HIGH__SHIFT 0x4
198#define DAGB0_RDCLI8__URG_LOW__SHIFT 0x8
199#define DAGB0_RDCLI8__MAX_BW_ENABLE__SHIFT 0xc
200#define DAGB0_RDCLI8__MAX_BW__SHIFT 0xd
201#define DAGB0_RDCLI8__MIN_BW_ENABLE__SHIFT 0x15
202#define DAGB0_RDCLI8__MIN_BW__SHIFT 0x16
203#define DAGB0_RDCLI8__OSD_LIMITER_ENABLE__SHIFT 0x19
204#define DAGB0_RDCLI8__MAX_OSD__SHIFT 0x1a
205#define DAGB0_RDCLI8__VIRT_CHAN_MASK 0x00000007L
206#define DAGB0_RDCLI8__CHECK_TLB_CREDIT_MASK 0x00000008L
207#define DAGB0_RDCLI8__URG_HIGH_MASK 0x000000F0L
208#define DAGB0_RDCLI8__URG_LOW_MASK 0x00000F00L
209#define DAGB0_RDCLI8__MAX_BW_ENABLE_MASK 0x00001000L
210#define DAGB0_RDCLI8__MAX_BW_MASK 0x001FE000L
211#define DAGB0_RDCLI8__MIN_BW_ENABLE_MASK 0x00200000L
212#define DAGB0_RDCLI8__MIN_BW_MASK 0x01C00000L
213#define DAGB0_RDCLI8__OSD_LIMITER_ENABLE_MASK 0x02000000L
214#define DAGB0_RDCLI8__MAX_OSD_MASK 0xFC000000L
215//DAGB0_RDCLI9
216#define DAGB0_RDCLI9__VIRT_CHAN__SHIFT 0x0
217#define DAGB0_RDCLI9__CHECK_TLB_CREDIT__SHIFT 0x3
218#define DAGB0_RDCLI9__URG_HIGH__SHIFT 0x4
219#define DAGB0_RDCLI9__URG_LOW__SHIFT 0x8
220#define DAGB0_RDCLI9__MAX_BW_ENABLE__SHIFT 0xc
221#define DAGB0_RDCLI9__MAX_BW__SHIFT 0xd
222#define DAGB0_RDCLI9__MIN_BW_ENABLE__SHIFT 0x15
223#define DAGB0_RDCLI9__MIN_BW__SHIFT 0x16
224#define DAGB0_RDCLI9__OSD_LIMITER_ENABLE__SHIFT 0x19
225#define DAGB0_RDCLI9__MAX_OSD__SHIFT 0x1a
226#define DAGB0_RDCLI9__VIRT_CHAN_MASK 0x00000007L
227#define DAGB0_RDCLI9__CHECK_TLB_CREDIT_MASK 0x00000008L
228#define DAGB0_RDCLI9__URG_HIGH_MASK 0x000000F0L
229#define DAGB0_RDCLI9__URG_LOW_MASK 0x00000F00L
230#define DAGB0_RDCLI9__MAX_BW_ENABLE_MASK 0x00001000L
231#define DAGB0_RDCLI9__MAX_BW_MASK 0x001FE000L
232#define DAGB0_RDCLI9__MIN_BW_ENABLE_MASK 0x00200000L
233#define DAGB0_RDCLI9__MIN_BW_MASK 0x01C00000L
234#define DAGB0_RDCLI9__OSD_LIMITER_ENABLE_MASK 0x02000000L
235#define DAGB0_RDCLI9__MAX_OSD_MASK 0xFC000000L
236//DAGB0_RDCLI10
237#define DAGB0_RDCLI10__VIRT_CHAN__SHIFT 0x0
238#define DAGB0_RDCLI10__CHECK_TLB_CREDIT__SHIFT 0x3
239#define DAGB0_RDCLI10__URG_HIGH__SHIFT 0x4
240#define DAGB0_RDCLI10__URG_LOW__SHIFT 0x8
241#define DAGB0_RDCLI10__MAX_BW_ENABLE__SHIFT 0xc
242#define DAGB0_RDCLI10__MAX_BW__SHIFT 0xd
243#define DAGB0_RDCLI10__MIN_BW_ENABLE__SHIFT 0x15
244#define DAGB0_RDCLI10__MIN_BW__SHIFT 0x16
245#define DAGB0_RDCLI10__OSD_LIMITER_ENABLE__SHIFT 0x19
246#define DAGB0_RDCLI10__MAX_OSD__SHIFT 0x1a
247#define DAGB0_RDCLI10__VIRT_CHAN_MASK 0x00000007L
248#define DAGB0_RDCLI10__CHECK_TLB_CREDIT_MASK 0x00000008L
249#define DAGB0_RDCLI10__URG_HIGH_MASK 0x000000F0L
250#define DAGB0_RDCLI10__URG_LOW_MASK 0x00000F00L
251#define DAGB0_RDCLI10__MAX_BW_ENABLE_MASK 0x00001000L
252#define DAGB0_RDCLI10__MAX_BW_MASK 0x001FE000L
253#define DAGB0_RDCLI10__MIN_BW_ENABLE_MASK 0x00200000L
254#define DAGB0_RDCLI10__MIN_BW_MASK 0x01C00000L
255#define DAGB0_RDCLI10__OSD_LIMITER_ENABLE_MASK 0x02000000L
256#define DAGB0_RDCLI10__MAX_OSD_MASK 0xFC000000L
257//DAGB0_RDCLI11
258#define DAGB0_RDCLI11__VIRT_CHAN__SHIFT 0x0
259#define DAGB0_RDCLI11__CHECK_TLB_CREDIT__SHIFT 0x3
260#define DAGB0_RDCLI11__URG_HIGH__SHIFT 0x4
261#define DAGB0_RDCLI11__URG_LOW__SHIFT 0x8
262#define DAGB0_RDCLI11__MAX_BW_ENABLE__SHIFT 0xc
263#define DAGB0_RDCLI11__MAX_BW__SHIFT 0xd
264#define DAGB0_RDCLI11__MIN_BW_ENABLE__SHIFT 0x15
265#define DAGB0_RDCLI11__MIN_BW__SHIFT 0x16
266#define DAGB0_RDCLI11__OSD_LIMITER_ENABLE__SHIFT 0x19
267#define DAGB0_RDCLI11__MAX_OSD__SHIFT 0x1a
268#define DAGB0_RDCLI11__VIRT_CHAN_MASK 0x00000007L
269#define DAGB0_RDCLI11__CHECK_TLB_CREDIT_MASK 0x00000008L
270#define DAGB0_RDCLI11__URG_HIGH_MASK 0x000000F0L
271#define DAGB0_RDCLI11__URG_LOW_MASK 0x00000F00L
272#define DAGB0_RDCLI11__MAX_BW_ENABLE_MASK 0x00001000L
273#define DAGB0_RDCLI11__MAX_BW_MASK 0x001FE000L
274#define DAGB0_RDCLI11__MIN_BW_ENABLE_MASK 0x00200000L
275#define DAGB0_RDCLI11__MIN_BW_MASK 0x01C00000L
276#define DAGB0_RDCLI11__OSD_LIMITER_ENABLE_MASK 0x02000000L
277#define DAGB0_RDCLI11__MAX_OSD_MASK 0xFC000000L
278//DAGB0_RDCLI12
279#define DAGB0_RDCLI12__VIRT_CHAN__SHIFT 0x0
280#define DAGB0_RDCLI12__CHECK_TLB_CREDIT__SHIFT 0x3
281#define DAGB0_RDCLI12__URG_HIGH__SHIFT 0x4
282#define DAGB0_RDCLI12__URG_LOW__SHIFT 0x8
283#define DAGB0_RDCLI12__MAX_BW_ENABLE__SHIFT 0xc
284#define DAGB0_RDCLI12__MAX_BW__SHIFT 0xd
285#define DAGB0_RDCLI12__MIN_BW_ENABLE__SHIFT 0x15
286#define DAGB0_RDCLI12__MIN_BW__SHIFT 0x16
287#define DAGB0_RDCLI12__OSD_LIMITER_ENABLE__SHIFT 0x19
288#define DAGB0_RDCLI12__MAX_OSD__SHIFT 0x1a
289#define DAGB0_RDCLI12__VIRT_CHAN_MASK 0x00000007L
290#define DAGB0_RDCLI12__CHECK_TLB_CREDIT_MASK 0x00000008L
291#define DAGB0_RDCLI12__URG_HIGH_MASK 0x000000F0L
292#define DAGB0_RDCLI12__URG_LOW_MASK 0x00000F00L
293#define DAGB0_RDCLI12__MAX_BW_ENABLE_MASK 0x00001000L
294#define DAGB0_RDCLI12__MAX_BW_MASK 0x001FE000L
295#define DAGB0_RDCLI12__MIN_BW_ENABLE_MASK 0x00200000L
296#define DAGB0_RDCLI12__MIN_BW_MASK 0x01C00000L
297#define DAGB0_RDCLI12__OSD_LIMITER_ENABLE_MASK 0x02000000L
298#define DAGB0_RDCLI12__MAX_OSD_MASK 0xFC000000L
299//DAGB0_RDCLI13
300#define DAGB0_RDCLI13__VIRT_CHAN__SHIFT 0x0
301#define DAGB0_RDCLI13__CHECK_TLB_CREDIT__SHIFT 0x3
302#define DAGB0_RDCLI13__URG_HIGH__SHIFT 0x4
303#define DAGB0_RDCLI13__URG_LOW__SHIFT 0x8
304#define DAGB0_RDCLI13__MAX_BW_ENABLE__SHIFT 0xc
305#define DAGB0_RDCLI13__MAX_BW__SHIFT 0xd
306#define DAGB0_RDCLI13__MIN_BW_ENABLE__SHIFT 0x15
307#define DAGB0_RDCLI13__MIN_BW__SHIFT 0x16
308#define DAGB0_RDCLI13__OSD_LIMITER_ENABLE__SHIFT 0x19
309#define DAGB0_RDCLI13__MAX_OSD__SHIFT 0x1a
310#define DAGB0_RDCLI13__VIRT_CHAN_MASK 0x00000007L
311#define DAGB0_RDCLI13__CHECK_TLB_CREDIT_MASK 0x00000008L
312#define DAGB0_RDCLI13__URG_HIGH_MASK 0x000000F0L
313#define DAGB0_RDCLI13__URG_LOW_MASK 0x00000F00L
314#define DAGB0_RDCLI13__MAX_BW_ENABLE_MASK 0x00001000L
315#define DAGB0_RDCLI13__MAX_BW_MASK 0x001FE000L
316#define DAGB0_RDCLI13__MIN_BW_ENABLE_MASK 0x00200000L
317#define DAGB0_RDCLI13__MIN_BW_MASK 0x01C00000L
318#define DAGB0_RDCLI13__OSD_LIMITER_ENABLE_MASK 0x02000000L
319#define DAGB0_RDCLI13__MAX_OSD_MASK 0xFC000000L
320//DAGB0_RDCLI14
321#define DAGB0_RDCLI14__VIRT_CHAN__SHIFT 0x0
322#define DAGB0_RDCLI14__CHECK_TLB_CREDIT__SHIFT 0x3
323#define DAGB0_RDCLI14__URG_HIGH__SHIFT 0x4
324#define DAGB0_RDCLI14__URG_LOW__SHIFT 0x8
325#define DAGB0_RDCLI14__MAX_BW_ENABLE__SHIFT 0xc
326#define DAGB0_RDCLI14__MAX_BW__SHIFT 0xd
327#define DAGB0_RDCLI14__MIN_BW_ENABLE__SHIFT 0x15
328#define DAGB0_RDCLI14__MIN_BW__SHIFT 0x16
329#define DAGB0_RDCLI14__OSD_LIMITER_ENABLE__SHIFT 0x19
330#define DAGB0_RDCLI14__MAX_OSD__SHIFT 0x1a
331#define DAGB0_RDCLI14__VIRT_CHAN_MASK 0x00000007L
332#define DAGB0_RDCLI14__CHECK_TLB_CREDIT_MASK 0x00000008L
333#define DAGB0_RDCLI14__URG_HIGH_MASK 0x000000F0L
334#define DAGB0_RDCLI14__URG_LOW_MASK 0x00000F00L
335#define DAGB0_RDCLI14__MAX_BW_ENABLE_MASK 0x00001000L
336#define DAGB0_RDCLI14__MAX_BW_MASK 0x001FE000L
337#define DAGB0_RDCLI14__MIN_BW_ENABLE_MASK 0x00200000L
338#define DAGB0_RDCLI14__MIN_BW_MASK 0x01C00000L
339#define DAGB0_RDCLI14__OSD_LIMITER_ENABLE_MASK 0x02000000L
340#define DAGB0_RDCLI14__MAX_OSD_MASK 0xFC000000L
341//DAGB0_RDCLI15
342#define DAGB0_RDCLI15__VIRT_CHAN__SHIFT 0x0
343#define DAGB0_RDCLI15__CHECK_TLB_CREDIT__SHIFT 0x3
344#define DAGB0_RDCLI15__URG_HIGH__SHIFT 0x4
345#define DAGB0_RDCLI15__URG_LOW__SHIFT 0x8
346#define DAGB0_RDCLI15__MAX_BW_ENABLE__SHIFT 0xc
347#define DAGB0_RDCLI15__MAX_BW__SHIFT 0xd
348#define DAGB0_RDCLI15__MIN_BW_ENABLE__SHIFT 0x15
349#define DAGB0_RDCLI15__MIN_BW__SHIFT 0x16
350#define DAGB0_RDCLI15__OSD_LIMITER_ENABLE__SHIFT 0x19
351#define DAGB0_RDCLI15__MAX_OSD__SHIFT 0x1a
352#define DAGB0_RDCLI15__VIRT_CHAN_MASK 0x00000007L
353#define DAGB0_RDCLI15__CHECK_TLB_CREDIT_MASK 0x00000008L
354#define DAGB0_RDCLI15__URG_HIGH_MASK 0x000000F0L
355#define DAGB0_RDCLI15__URG_LOW_MASK 0x00000F00L
356#define DAGB0_RDCLI15__MAX_BW_ENABLE_MASK 0x00001000L
357#define DAGB0_RDCLI15__MAX_BW_MASK 0x001FE000L
358#define DAGB0_RDCLI15__MIN_BW_ENABLE_MASK 0x00200000L
359#define DAGB0_RDCLI15__MIN_BW_MASK 0x01C00000L
360#define DAGB0_RDCLI15__OSD_LIMITER_ENABLE_MASK 0x02000000L
361#define DAGB0_RDCLI15__MAX_OSD_MASK 0xFC000000L
362//DAGB0_RD_CNTL
363#define DAGB0_RD_CNTL__SCLK_FREQ__SHIFT 0x0
364#define DAGB0_RD_CNTL__CLI_MAX_BW_WINDOW__SHIFT 0x4
365#define DAGB0_RD_CNTL__VC_MAX_BW_WINDOW__SHIFT 0xa
366#define DAGB0_RD_CNTL__IO_LEVEL_OVERRIDE_ENABLE__SHIFT 0x10
367#define DAGB0_RD_CNTL__IO_LEVEL__SHIFT 0x11
368#define DAGB0_RD_CNTL__IO_LEVEL_COMPLY_VC__SHIFT 0x14
369#define DAGB0_RD_CNTL__SHARE_VC_NUM__SHIFT 0x17
370#define DAGB0_RD_CNTL__SCLK_FREQ_MASK 0x0000000FL
371#define DAGB0_RD_CNTL__CLI_MAX_BW_WINDOW_MASK 0x000003F0L
372#define DAGB0_RD_CNTL__VC_MAX_BW_WINDOW_MASK 0x0000FC00L
373#define DAGB0_RD_CNTL__IO_LEVEL_OVERRIDE_ENABLE_MASK 0x00010000L
374#define DAGB0_RD_CNTL__IO_LEVEL_MASK 0x000E0000L
375#define DAGB0_RD_CNTL__IO_LEVEL_COMPLY_VC_MASK 0x00700000L
376#define DAGB0_RD_CNTL__SHARE_VC_NUM_MASK 0x03800000L
377//DAGB0_RD_GMI_CNTL
378#define DAGB0_RD_GMI_CNTL__EA_CREDIT__SHIFT 0x0
379#define DAGB0_RD_GMI_CNTL__LEVEL__SHIFT 0x6
380#define DAGB0_RD_GMI_CNTL__MAX_BURST__SHIFT 0x9
381#define DAGB0_RD_GMI_CNTL__LAZY_TIMER__SHIFT 0xd
382#define DAGB0_RD_GMI_CNTL__EA_CREDIT_MASK 0x0000003FL
383#define DAGB0_RD_GMI_CNTL__LEVEL_MASK 0x000001C0L
384#define DAGB0_RD_GMI_CNTL__MAX_BURST_MASK 0x00001E00L
385#define DAGB0_RD_GMI_CNTL__LAZY_TIMER_MASK 0x0001E000L
386//DAGB0_RD_ADDR_DAGB
387#define DAGB0_RD_ADDR_DAGB__DAGB_ENABLE__SHIFT 0x0
388#define DAGB0_RD_ADDR_DAGB__ENABLE_JUMP_AHEAD__SHIFT 0x3
389#define DAGB0_RD_ADDR_DAGB__DISABLE_SELF_INIT__SHIFT 0x6
390#define DAGB0_RD_ADDR_DAGB__WHOAMI__SHIFT 0x7
391#define DAGB0_RD_ADDR_DAGB__DAGB_ENABLE_MASK 0x00000007L
392#define DAGB0_RD_ADDR_DAGB__ENABLE_JUMP_AHEAD_MASK 0x00000038L
393#define DAGB0_RD_ADDR_DAGB__DISABLE_SELF_INIT_MASK 0x00000040L
394#define DAGB0_RD_ADDR_DAGB__WHOAMI_MASK 0x00001F80L
395//DAGB0_RD_OUTPUT_DAGB_MAX_BURST
396#define DAGB0_RD_OUTPUT_DAGB_MAX_BURST__VC0__SHIFT 0x0
397#define DAGB0_RD_OUTPUT_DAGB_MAX_BURST__VC1__SHIFT 0x4
398#define DAGB0_RD_OUTPUT_DAGB_MAX_BURST__VC2__SHIFT 0x8
399#define DAGB0_RD_OUTPUT_DAGB_MAX_BURST__VC3__SHIFT 0xc
400#define DAGB0_RD_OUTPUT_DAGB_MAX_BURST__VC4__SHIFT 0x10
401#define DAGB0_RD_OUTPUT_DAGB_MAX_BURST__VC5__SHIFT 0x14
402#define DAGB0_RD_OUTPUT_DAGB_MAX_BURST__VC6__SHIFT 0x18
403#define DAGB0_RD_OUTPUT_DAGB_MAX_BURST__VC7__SHIFT 0x1c
404#define DAGB0_RD_OUTPUT_DAGB_MAX_BURST__VC0_MASK 0x0000000FL
405#define DAGB0_RD_OUTPUT_DAGB_MAX_BURST__VC1_MASK 0x000000F0L
406#define DAGB0_RD_OUTPUT_DAGB_MAX_BURST__VC2_MASK 0x00000F00L
407#define DAGB0_RD_OUTPUT_DAGB_MAX_BURST__VC3_MASK 0x0000F000L
408#define DAGB0_RD_OUTPUT_DAGB_MAX_BURST__VC4_MASK 0x000F0000L
409#define DAGB0_RD_OUTPUT_DAGB_MAX_BURST__VC5_MASK 0x00F00000L
410#define DAGB0_RD_OUTPUT_DAGB_MAX_BURST__VC6_MASK 0x0F000000L
411#define DAGB0_RD_OUTPUT_DAGB_MAX_BURST__VC7_MASK 0xF0000000L
412//DAGB0_RD_OUTPUT_DAGB_LAZY_TIMER
413#define DAGB0_RD_OUTPUT_DAGB_LAZY_TIMER__VC0__SHIFT 0x0
414#define DAGB0_RD_OUTPUT_DAGB_LAZY_TIMER__VC1__SHIFT 0x4
415#define DAGB0_RD_OUTPUT_DAGB_LAZY_TIMER__VC2__SHIFT 0x8
416#define DAGB0_RD_OUTPUT_DAGB_LAZY_TIMER__VC3__SHIFT 0xc
417#define DAGB0_RD_OUTPUT_DAGB_LAZY_TIMER__VC4__SHIFT 0x10
418#define DAGB0_RD_OUTPUT_DAGB_LAZY_TIMER__VC5__SHIFT 0x14
419#define DAGB0_RD_OUTPUT_DAGB_LAZY_TIMER__VC6__SHIFT 0x18
420#define DAGB0_RD_OUTPUT_DAGB_LAZY_TIMER__VC7__SHIFT 0x1c
421#define DAGB0_RD_OUTPUT_DAGB_LAZY_TIMER__VC0_MASK 0x0000000FL
422#define DAGB0_RD_OUTPUT_DAGB_LAZY_TIMER__VC1_MASK 0x000000F0L
423#define DAGB0_RD_OUTPUT_DAGB_LAZY_TIMER__VC2_MASK 0x00000F00L
424#define DAGB0_RD_OUTPUT_DAGB_LAZY_TIMER__VC3_MASK 0x0000F000L
425#define DAGB0_RD_OUTPUT_DAGB_LAZY_TIMER__VC4_MASK 0x000F0000L
426#define DAGB0_RD_OUTPUT_DAGB_LAZY_TIMER__VC5_MASK 0x00F00000L
427#define DAGB0_RD_OUTPUT_DAGB_LAZY_TIMER__VC6_MASK 0x0F000000L
428#define DAGB0_RD_OUTPUT_DAGB_LAZY_TIMER__VC7_MASK 0xF0000000L
429//DAGB0_RD_CGTT_CLK_CTRL
430#define DAGB0_RD_CGTT_CLK_CTRL__ON_DELAY__SHIFT 0x0
431#define DAGB0_RD_CGTT_CLK_CTRL__OFF_HYSTERESIS__SHIFT 0x4
432#define DAGB0_RD_CGTT_CLK_CTRL__SOFT_STALL_OVERRIDE__SHIFT 0x16
433#define DAGB0_RD_CGTT_CLK_CTRL__LS_OVERRIDE__SHIFT 0x1b
434#define DAGB0_RD_CGTT_CLK_CTRL__LS_OVERRIDE_WRITE__SHIFT 0x1c
435#define DAGB0_RD_CGTT_CLK_CTRL__LS_OVERRIDE_READ__SHIFT 0x1d
436#define DAGB0_RD_CGTT_CLK_CTRL__LS_OVERRIDE_RETURN__SHIFT 0x1e
437#define DAGB0_RD_CGTT_CLK_CTRL__LS_OVERRIDE_REGISTER__SHIFT 0x1f
438#define DAGB0_RD_CGTT_CLK_CTRL__ON_DELAY_MASK 0x0000000FL
439#define DAGB0_RD_CGTT_CLK_CTRL__OFF_HYSTERESIS_MASK 0x00000FF0L
440#define DAGB0_RD_CGTT_CLK_CTRL__SOFT_STALL_OVERRIDE_MASK 0x00400000L
441#define DAGB0_RD_CGTT_CLK_CTRL__LS_OVERRIDE_MASK 0x08000000L
442#define DAGB0_RD_CGTT_CLK_CTRL__LS_OVERRIDE_WRITE_MASK 0x10000000L
443#define DAGB0_RD_CGTT_CLK_CTRL__LS_OVERRIDE_READ_MASK 0x20000000L
444#define DAGB0_RD_CGTT_CLK_CTRL__LS_OVERRIDE_RETURN_MASK 0x40000000L
445#define DAGB0_RD_CGTT_CLK_CTRL__LS_OVERRIDE_REGISTER_MASK 0x80000000L
446//DAGB0_L1TLB_RD_CGTT_CLK_CTRL
447#define DAGB0_L1TLB_RD_CGTT_CLK_CTRL__ON_DELAY__SHIFT 0x0
448#define DAGB0_L1TLB_RD_CGTT_CLK_CTRL__OFF_HYSTERESIS__SHIFT 0x4
449#define DAGB0_L1TLB_RD_CGTT_CLK_CTRL__SOFT_STALL_OVERRIDE__SHIFT 0x16
450#define DAGB0_L1TLB_RD_CGTT_CLK_CTRL__LS_OVERRIDE__SHIFT 0x1b
451#define DAGB0_L1TLB_RD_CGTT_CLK_CTRL__LS_OVERRIDE_WRITE__SHIFT 0x1c
452#define DAGB0_L1TLB_RD_CGTT_CLK_CTRL__LS_OVERRIDE_READ__SHIFT 0x1d
453#define DAGB0_L1TLB_RD_CGTT_CLK_CTRL__LS_OVERRIDE_RETURN__SHIFT 0x1e
454#define DAGB0_L1TLB_RD_CGTT_CLK_CTRL__LS_OVERRIDE_REGISTER__SHIFT 0x1f
455#define DAGB0_L1TLB_RD_CGTT_CLK_CTRL__ON_DELAY_MASK 0x0000000FL
456#define DAGB0_L1TLB_RD_CGTT_CLK_CTRL__OFF_HYSTERESIS_MASK 0x00000FF0L
457#define DAGB0_L1TLB_RD_CGTT_CLK_CTRL__SOFT_STALL_OVERRIDE_MASK 0x00400000L
458#define DAGB0_L1TLB_RD_CGTT_CLK_CTRL__LS_OVERRIDE_MASK 0x08000000L
459#define DAGB0_L1TLB_RD_CGTT_CLK_CTRL__LS_OVERRIDE_WRITE_MASK 0x10000000L
460#define DAGB0_L1TLB_RD_CGTT_CLK_CTRL__LS_OVERRIDE_READ_MASK 0x20000000L
461#define DAGB0_L1TLB_RD_CGTT_CLK_CTRL__LS_OVERRIDE_RETURN_MASK 0x40000000L
462#define DAGB0_L1TLB_RD_CGTT_CLK_CTRL__LS_OVERRIDE_REGISTER_MASK 0x80000000L
463//DAGB0_ATCVM_RD_CGTT_CLK_CTRL
464#define DAGB0_ATCVM_RD_CGTT_CLK_CTRL__ON_DELAY__SHIFT 0x0
465#define DAGB0_ATCVM_RD_CGTT_CLK_CTRL__OFF_HYSTERESIS__SHIFT 0x4
466#define DAGB0_ATCVM_RD_CGTT_CLK_CTRL__SOFT_STALL_OVERRIDE__SHIFT 0x16
467#define DAGB0_ATCVM_RD_CGTT_CLK_CTRL__LS_OVERRIDE__SHIFT 0x1b
468#define DAGB0_ATCVM_RD_CGTT_CLK_CTRL__LS_OVERRIDE_WRITE__SHIFT 0x1c
469#define DAGB0_ATCVM_RD_CGTT_CLK_CTRL__LS_OVERRIDE_READ__SHIFT 0x1d
470#define DAGB0_ATCVM_RD_CGTT_CLK_CTRL__LS_OVERRIDE_RETURN__SHIFT 0x1e
471#define DAGB0_ATCVM_RD_CGTT_CLK_CTRL__LS_OVERRIDE_REGISTER__SHIFT 0x1f
472#define DAGB0_ATCVM_RD_CGTT_CLK_CTRL__ON_DELAY_MASK 0x0000000FL
473#define DAGB0_ATCVM_RD_CGTT_CLK_CTRL__OFF_HYSTERESIS_MASK 0x00000FF0L
474#define DAGB0_ATCVM_RD_CGTT_CLK_CTRL__SOFT_STALL_OVERRIDE_MASK 0x00400000L
475#define DAGB0_ATCVM_RD_CGTT_CLK_CTRL__LS_OVERRIDE_MASK 0x08000000L
476#define DAGB0_ATCVM_RD_CGTT_CLK_CTRL__LS_OVERRIDE_WRITE_MASK 0x10000000L
477#define DAGB0_ATCVM_RD_CGTT_CLK_CTRL__LS_OVERRIDE_READ_MASK 0x20000000L
478#define DAGB0_ATCVM_RD_CGTT_CLK_CTRL__LS_OVERRIDE_RETURN_MASK 0x40000000L
479#define DAGB0_ATCVM_RD_CGTT_CLK_CTRL__LS_OVERRIDE_REGISTER_MASK 0x80000000L
480//DAGB0_RD_ADDR_DAGB_MAX_BURST0
481#define DAGB0_RD_ADDR_DAGB_MAX_BURST0__CLIENT0__SHIFT 0x0
482#define DAGB0_RD_ADDR_DAGB_MAX_BURST0__CLIENT1__SHIFT 0x4
483#define DAGB0_RD_ADDR_DAGB_MAX_BURST0__CLIENT2__SHIFT 0x8
484#define DAGB0_RD_ADDR_DAGB_MAX_BURST0__CLIENT3__SHIFT 0xc
485#define DAGB0_RD_ADDR_DAGB_MAX_BURST0__CLIENT4__SHIFT 0x10
486#define DAGB0_RD_ADDR_DAGB_MAX_BURST0__CLIENT5__SHIFT 0x14
487#define DAGB0_RD_ADDR_DAGB_MAX_BURST0__CLIENT6__SHIFT 0x18
488#define DAGB0_RD_ADDR_DAGB_MAX_BURST0__CLIENT7__SHIFT 0x1c
489#define DAGB0_RD_ADDR_DAGB_MAX_BURST0__CLIENT0_MASK 0x0000000FL
490#define DAGB0_RD_ADDR_DAGB_MAX_BURST0__CLIENT1_MASK 0x000000F0L
491#define DAGB0_RD_ADDR_DAGB_MAX_BURST0__CLIENT2_MASK 0x00000F00L
492#define DAGB0_RD_ADDR_DAGB_MAX_BURST0__CLIENT3_MASK 0x0000F000L
493#define DAGB0_RD_ADDR_DAGB_MAX_BURST0__CLIENT4_MASK 0x000F0000L
494#define DAGB0_RD_ADDR_DAGB_MAX_BURST0__CLIENT5_MASK 0x00F00000L
495#define DAGB0_RD_ADDR_DAGB_MAX_BURST0__CLIENT6_MASK 0x0F000000L
496#define DAGB0_RD_ADDR_DAGB_MAX_BURST0__CLIENT7_MASK 0xF0000000L
497//DAGB0_RD_ADDR_DAGB_LAZY_TIMER0
498#define DAGB0_RD_ADDR_DAGB_LAZY_TIMER0__CLIENT0__SHIFT 0x0
499#define DAGB0_RD_ADDR_DAGB_LAZY_TIMER0__CLIENT1__SHIFT 0x4
500#define DAGB0_RD_ADDR_DAGB_LAZY_TIMER0__CLIENT2__SHIFT 0x8
501#define DAGB0_RD_ADDR_DAGB_LAZY_TIMER0__CLIENT3__SHIFT 0xc
502#define DAGB0_RD_ADDR_DAGB_LAZY_TIMER0__CLIENT4__SHIFT 0x10
503#define DAGB0_RD_ADDR_DAGB_LAZY_TIMER0__CLIENT5__SHIFT 0x14
504#define DAGB0_RD_ADDR_DAGB_LAZY_TIMER0__CLIENT6__SHIFT 0x18
505#define DAGB0_RD_ADDR_DAGB_LAZY_TIMER0__CLIENT7__SHIFT 0x1c
506#define DAGB0_RD_ADDR_DAGB_LAZY_TIMER0__CLIENT0_MASK 0x0000000FL
507#define DAGB0_RD_ADDR_DAGB_LAZY_TIMER0__CLIENT1_MASK 0x000000F0L
508#define DAGB0_RD_ADDR_DAGB_LAZY_TIMER0__CLIENT2_MASK 0x00000F00L
509#define DAGB0_RD_ADDR_DAGB_LAZY_TIMER0__CLIENT3_MASK 0x0000F000L
510#define DAGB0_RD_ADDR_DAGB_LAZY_TIMER0__CLIENT4_MASK 0x000F0000L
511#define DAGB0_RD_ADDR_DAGB_LAZY_TIMER0__CLIENT5_MASK 0x00F00000L
512#define DAGB0_RD_ADDR_DAGB_LAZY_TIMER0__CLIENT6_MASK 0x0F000000L
513#define DAGB0_RD_ADDR_DAGB_LAZY_TIMER0__CLIENT7_MASK 0xF0000000L
514//DAGB0_RD_ADDR_DAGB_MAX_BURST1
515#define DAGB0_RD_ADDR_DAGB_MAX_BURST1__CLIENT8__SHIFT 0x0
516#define DAGB0_RD_ADDR_DAGB_MAX_BURST1__CLIENT9__SHIFT 0x4
517#define DAGB0_RD_ADDR_DAGB_MAX_BURST1__CLIENT10__SHIFT 0x8
518#define DAGB0_RD_ADDR_DAGB_MAX_BURST1__CLIENT11__SHIFT 0xc
519#define DAGB0_RD_ADDR_DAGB_MAX_BURST1__CLIENT12__SHIFT 0x10
520#define DAGB0_RD_ADDR_DAGB_MAX_BURST1__CLIENT13__SHIFT 0x14
521#define DAGB0_RD_ADDR_DAGB_MAX_BURST1__CLIENT14__SHIFT 0x18
522#define DAGB0_RD_ADDR_DAGB_MAX_BURST1__CLIENT15__SHIFT 0x1c
523#define DAGB0_RD_ADDR_DAGB_MAX_BURST1__CLIENT8_MASK 0x0000000FL
524#define DAGB0_RD_ADDR_DAGB_MAX_BURST1__CLIENT9_MASK 0x000000F0L
525#define DAGB0_RD_ADDR_DAGB_MAX_BURST1__CLIENT10_MASK 0x00000F00L
526#define DAGB0_RD_ADDR_DAGB_MAX_BURST1__CLIENT11_MASK 0x0000F000L
527#define DAGB0_RD_ADDR_DAGB_MAX_BURST1__CLIENT12_MASK 0x000F0000L
528#define DAGB0_RD_ADDR_DAGB_MAX_BURST1__CLIENT13_MASK 0x00F00000L
529#define DAGB0_RD_ADDR_DAGB_MAX_BURST1__CLIENT14_MASK 0x0F000000L
530#define DAGB0_RD_ADDR_DAGB_MAX_BURST1__CLIENT15_MASK 0xF0000000L
531//DAGB0_RD_ADDR_DAGB_LAZY_TIMER1
532#define DAGB0_RD_ADDR_DAGB_LAZY_TIMER1__CLIENT8__SHIFT 0x0
533#define DAGB0_RD_ADDR_DAGB_LAZY_TIMER1__CLIENT9__SHIFT 0x4
534#define DAGB0_RD_ADDR_DAGB_LAZY_TIMER1__CLIENT10__SHIFT 0x8
535#define DAGB0_RD_ADDR_DAGB_LAZY_TIMER1__CLIENT11__SHIFT 0xc
536#define DAGB0_RD_ADDR_DAGB_LAZY_TIMER1__CLIENT12__SHIFT 0x10
537#define DAGB0_RD_ADDR_DAGB_LAZY_TIMER1__CLIENT13__SHIFT 0x14
538#define DAGB0_RD_ADDR_DAGB_LAZY_TIMER1__CLIENT14__SHIFT 0x18
539#define DAGB0_RD_ADDR_DAGB_LAZY_TIMER1__CLIENT15__SHIFT 0x1c
540#define DAGB0_RD_ADDR_DAGB_LAZY_TIMER1__CLIENT8_MASK 0x0000000FL
541#define DAGB0_RD_ADDR_DAGB_LAZY_TIMER1__CLIENT9_MASK 0x000000F0L
542#define DAGB0_RD_ADDR_DAGB_LAZY_TIMER1__CLIENT10_MASK 0x00000F00L
543#define DAGB0_RD_ADDR_DAGB_LAZY_TIMER1__CLIENT11_MASK 0x0000F000L
544#define DAGB0_RD_ADDR_DAGB_LAZY_TIMER1__CLIENT12_MASK 0x000F0000L
545#define DAGB0_RD_ADDR_DAGB_LAZY_TIMER1__CLIENT13_MASK 0x00F00000L
546#define DAGB0_RD_ADDR_DAGB_LAZY_TIMER1__CLIENT14_MASK 0x0F000000L
547#define DAGB0_RD_ADDR_DAGB_LAZY_TIMER1__CLIENT15_MASK 0xF0000000L
548//DAGB0_RD_VC0_CNTL
549#define DAGB0_RD_VC0_CNTL__STOR_CREDIT__SHIFT 0x0
550#define DAGB0_RD_VC0_CNTL__EA_CREDIT__SHIFT 0x5
551#define DAGB0_RD_VC0_CNTL__MAX_BW_ENABLE__SHIFT 0xb
552#define DAGB0_RD_VC0_CNTL__MAX_BW__SHIFT 0xc
553#define DAGB0_RD_VC0_CNTL__MIN_BW_ENABLE__SHIFT 0x14
554#define DAGB0_RD_VC0_CNTL__MIN_BW__SHIFT 0x15
555#define DAGB0_RD_VC0_CNTL__OSD_LIMITER_ENABLE__SHIFT 0x18
556#define DAGB0_RD_VC0_CNTL__MAX_OSD__SHIFT 0x19
557#define DAGB0_RD_VC0_CNTL__STOR_CREDIT_MASK 0x0000001FL
558#define DAGB0_RD_VC0_CNTL__EA_CREDIT_MASK 0x000007E0L
559#define DAGB0_RD_VC0_CNTL__MAX_BW_ENABLE_MASK 0x00000800L
560#define DAGB0_RD_VC0_CNTL__MAX_BW_MASK 0x000FF000L
561#define DAGB0_RD_VC0_CNTL__MIN_BW_ENABLE_MASK 0x00100000L
562#define DAGB0_RD_VC0_CNTL__MIN_BW_MASK 0x00E00000L
563#define DAGB0_RD_VC0_CNTL__OSD_LIMITER_ENABLE_MASK 0x01000000L
564#define DAGB0_RD_VC0_CNTL__MAX_OSD_MASK 0xFE000000L
565//DAGB0_RD_VC1_CNTL
566#define DAGB0_RD_VC1_CNTL__STOR_CREDIT__SHIFT 0x0
567#define DAGB0_RD_VC1_CNTL__EA_CREDIT__SHIFT 0x5
568#define DAGB0_RD_VC1_CNTL__MAX_BW_ENABLE__SHIFT 0xb
569#define DAGB0_RD_VC1_CNTL__MAX_BW__SHIFT 0xc
570#define DAGB0_RD_VC1_CNTL__MIN_BW_ENABLE__SHIFT 0x14
571#define DAGB0_RD_VC1_CNTL__MIN_BW__SHIFT 0x15
572#define DAGB0_RD_VC1_CNTL__OSD_LIMITER_ENABLE__SHIFT 0x18
573#define DAGB0_RD_VC1_CNTL__MAX_OSD__SHIFT 0x19
574#define DAGB0_RD_VC1_CNTL__STOR_CREDIT_MASK 0x0000001FL
575#define DAGB0_RD_VC1_CNTL__EA_CREDIT_MASK 0x000007E0L
576#define DAGB0_RD_VC1_CNTL__MAX_BW_ENABLE_MASK 0x00000800L
577#define DAGB0_RD_VC1_CNTL__MAX_BW_MASK 0x000FF000L
578#define DAGB0_RD_VC1_CNTL__MIN_BW_ENABLE_MASK 0x00100000L
579#define DAGB0_RD_VC1_CNTL__MIN_BW_MASK 0x00E00000L
580#define DAGB0_RD_VC1_CNTL__OSD_LIMITER_ENABLE_MASK 0x01000000L
581#define DAGB0_RD_VC1_CNTL__MAX_OSD_MASK 0xFE000000L
582//DAGB0_RD_VC2_CNTL
583#define DAGB0_RD_VC2_CNTL__STOR_CREDIT__SHIFT 0x0
584#define DAGB0_RD_VC2_CNTL__EA_CREDIT__SHIFT 0x5
585#define DAGB0_RD_VC2_CNTL__MAX_BW_ENABLE__SHIFT 0xb
586#define DAGB0_RD_VC2_CNTL__MAX_BW__SHIFT 0xc
587#define DAGB0_RD_VC2_CNTL__MIN_BW_ENABLE__SHIFT 0x14
588#define DAGB0_RD_VC2_CNTL__MIN_BW__SHIFT 0x15
589#define DAGB0_RD_VC2_CNTL__OSD_LIMITER_ENABLE__SHIFT 0x18
590#define DAGB0_RD_VC2_CNTL__MAX_OSD__SHIFT 0x19
591#define DAGB0_RD_VC2_CNTL__STOR_CREDIT_MASK 0x0000001FL
592#define DAGB0_RD_VC2_CNTL__EA_CREDIT_MASK 0x000007E0L
593#define DAGB0_RD_VC2_CNTL__MAX_BW_ENABLE_MASK 0x00000800L
594#define DAGB0_RD_VC2_CNTL__MAX_BW_MASK 0x000FF000L
595#define DAGB0_RD_VC2_CNTL__MIN_BW_ENABLE_MASK 0x00100000L
596#define DAGB0_RD_VC2_CNTL__MIN_BW_MASK 0x00E00000L
597#define DAGB0_RD_VC2_CNTL__OSD_LIMITER_ENABLE_MASK 0x01000000L
598#define DAGB0_RD_VC2_CNTL__MAX_OSD_MASK 0xFE000000L
599//DAGB0_RD_VC3_CNTL
600#define DAGB0_RD_VC3_CNTL__STOR_CREDIT__SHIFT 0x0
601#define DAGB0_RD_VC3_CNTL__EA_CREDIT__SHIFT 0x5
602#define DAGB0_RD_VC3_CNTL__MAX_BW_ENABLE__SHIFT 0xb
603#define DAGB0_RD_VC3_CNTL__MAX_BW__SHIFT 0xc
604#define DAGB0_RD_VC3_CNTL__MIN_BW_ENABLE__SHIFT 0x14
605#define DAGB0_RD_VC3_CNTL__MIN_BW__SHIFT 0x15
606#define DAGB0_RD_VC3_CNTL__OSD_LIMITER_ENABLE__SHIFT 0x18
607#define DAGB0_RD_VC3_CNTL__MAX_OSD__SHIFT 0x19
608#define DAGB0_RD_VC3_CNTL__STOR_CREDIT_MASK 0x0000001FL
609#define DAGB0_RD_VC3_CNTL__EA_CREDIT_MASK 0x000007E0L
610#define DAGB0_RD_VC3_CNTL__MAX_BW_ENABLE_MASK 0x00000800L
611#define DAGB0_RD_VC3_CNTL__MAX_BW_MASK 0x000FF000L
612#define DAGB0_RD_VC3_CNTL__MIN_BW_ENABLE_MASK 0x00100000L
613#define DAGB0_RD_VC3_CNTL__MIN_BW_MASK 0x00E00000L
614#define DAGB0_RD_VC3_CNTL__OSD_LIMITER_ENABLE_MASK 0x01000000L
615#define DAGB0_RD_VC3_CNTL__MAX_OSD_MASK 0xFE000000L
616//DAGB0_RD_VC4_CNTL
617#define DAGB0_RD_VC4_CNTL__STOR_CREDIT__SHIFT 0x0
618#define DAGB0_RD_VC4_CNTL__EA_CREDIT__SHIFT 0x5
619#define DAGB0_RD_VC4_CNTL__MAX_BW_ENABLE__SHIFT 0xb
620#define DAGB0_RD_VC4_CNTL__MAX_BW__SHIFT 0xc
621#define DAGB0_RD_VC4_CNTL__MIN_BW_ENABLE__SHIFT 0x14
622#define DAGB0_RD_VC4_CNTL__MIN_BW__SHIFT 0x15
623#define DAGB0_RD_VC4_CNTL__OSD_LIMITER_ENABLE__SHIFT 0x18
624#define DAGB0_RD_VC4_CNTL__MAX_OSD__SHIFT 0x19
625#define DAGB0_RD_VC4_CNTL__STOR_CREDIT_MASK 0x0000001FL
626#define DAGB0_RD_VC4_CNTL__EA_CREDIT_MASK 0x000007E0L
627#define DAGB0_RD_VC4_CNTL__MAX_BW_ENABLE_MASK 0x00000800L
628#define DAGB0_RD_VC4_CNTL__MAX_BW_MASK 0x000FF000L
629#define DAGB0_RD_VC4_CNTL__MIN_BW_ENABLE_MASK 0x00100000L
630#define DAGB0_RD_VC4_CNTL__MIN_BW_MASK 0x00E00000L
631#define DAGB0_RD_VC4_CNTL__OSD_LIMITER_ENABLE_MASK 0x01000000L
632#define DAGB0_RD_VC4_CNTL__MAX_OSD_MASK 0xFE000000L
633//DAGB0_RD_VC5_CNTL
634#define DAGB0_RD_VC5_CNTL__STOR_CREDIT__SHIFT 0x0
635#define DAGB0_RD_VC5_CNTL__EA_CREDIT__SHIFT 0x5
636#define DAGB0_RD_VC5_CNTL__MAX_BW_ENABLE__SHIFT 0xb
637#define DAGB0_RD_VC5_CNTL__MAX_BW__SHIFT 0xc
638#define DAGB0_RD_VC5_CNTL__MIN_BW_ENABLE__SHIFT 0x14
639#define DAGB0_RD_VC5_CNTL__MIN_BW__SHIFT 0x15
640#define DAGB0_RD_VC5_CNTL__OSD_LIMITER_ENABLE__SHIFT 0x18
641#define DAGB0_RD_VC5_CNTL__MAX_OSD__SHIFT 0x19
642#define DAGB0_RD_VC5_CNTL__STOR_CREDIT_MASK 0x0000001FL
643#define DAGB0_RD_VC5_CNTL__EA_CREDIT_MASK 0x000007E0L
644#define DAGB0_RD_VC5_CNTL__MAX_BW_ENABLE_MASK 0x00000800L
645#define DAGB0_RD_VC5_CNTL__MAX_BW_MASK 0x000FF000L
646#define DAGB0_RD_VC5_CNTL__MIN_BW_ENABLE_MASK 0x00100000L
647#define DAGB0_RD_VC5_CNTL__MIN_BW_MASK 0x00E00000L
648#define DAGB0_RD_VC5_CNTL__OSD_LIMITER_ENABLE_MASK 0x01000000L
649#define DAGB0_RD_VC5_CNTL__MAX_OSD_MASK 0xFE000000L
650//DAGB0_RD_VC6_CNTL
651#define DAGB0_RD_VC6_CNTL__STOR_CREDIT__SHIFT 0x0
652#define DAGB0_RD_VC6_CNTL__EA_CREDIT__SHIFT 0x5
653#define DAGB0_RD_VC6_CNTL__MAX_BW_ENABLE__SHIFT 0xb
654#define DAGB0_RD_VC6_CNTL__MAX_BW__SHIFT 0xc
655#define DAGB0_RD_VC6_CNTL__MIN_BW_ENABLE__SHIFT 0x14
656#define DAGB0_RD_VC6_CNTL__MIN_BW__SHIFT 0x15
657#define DAGB0_RD_VC6_CNTL__OSD_LIMITER_ENABLE__SHIFT 0x18
658#define DAGB0_RD_VC6_CNTL__MAX_OSD__SHIFT 0x19
659#define DAGB0_RD_VC6_CNTL__STOR_CREDIT_MASK 0x0000001FL
660#define DAGB0_RD_VC6_CNTL__EA_CREDIT_MASK 0x000007E0L
661#define DAGB0_RD_VC6_CNTL__MAX_BW_ENABLE_MASK 0x00000800L
662#define DAGB0_RD_VC6_CNTL__MAX_BW_MASK 0x000FF000L
663#define DAGB0_RD_VC6_CNTL__MIN_BW_ENABLE_MASK 0x00100000L
664#define DAGB0_RD_VC6_CNTL__MIN_BW_MASK 0x00E00000L
665#define DAGB0_RD_VC6_CNTL__OSD_LIMITER_ENABLE_MASK 0x01000000L
666#define DAGB0_RD_VC6_CNTL__MAX_OSD_MASK 0xFE000000L
667//DAGB0_RD_VC7_CNTL
668#define DAGB0_RD_VC7_CNTL__STOR_CREDIT__SHIFT 0x0
669#define DAGB0_RD_VC7_CNTL__EA_CREDIT__SHIFT 0x5
670#define DAGB0_RD_VC7_CNTL__MAX_BW_ENABLE__SHIFT 0xb
671#define DAGB0_RD_VC7_CNTL__MAX_BW__SHIFT 0xc
672#define DAGB0_RD_VC7_CNTL__MIN_BW_ENABLE__SHIFT 0x14
673#define DAGB0_RD_VC7_CNTL__MIN_BW__SHIFT 0x15
674#define DAGB0_RD_VC7_CNTL__OSD_LIMITER_ENABLE__SHIFT 0x18
675#define DAGB0_RD_VC7_CNTL__MAX_OSD__SHIFT 0x19
676#define DAGB0_RD_VC7_CNTL__STOR_CREDIT_MASK 0x0000001FL
677#define DAGB0_RD_VC7_CNTL__EA_CREDIT_MASK 0x000007E0L
678#define DAGB0_RD_VC7_CNTL__MAX_BW_ENABLE_MASK 0x00000800L
679#define DAGB0_RD_VC7_CNTL__MAX_BW_MASK 0x000FF000L
680#define DAGB0_RD_VC7_CNTL__MIN_BW_ENABLE_MASK 0x00100000L
681#define DAGB0_RD_VC7_CNTL__MIN_BW_MASK 0x00E00000L
682#define DAGB0_RD_VC7_CNTL__OSD_LIMITER_ENABLE_MASK 0x01000000L
683#define DAGB0_RD_VC7_CNTL__MAX_OSD_MASK 0xFE000000L
684//DAGB0_RD_CNTL_MISC
685#define DAGB0_RD_CNTL_MISC__STOR_POOL_CREDIT__SHIFT 0x0
686#define DAGB0_RD_CNTL_MISC__EA_POOL_CREDIT__SHIFT 0x6
687#define DAGB0_RD_CNTL_MISC__IO_EA_CREDIT__SHIFT 0xd
688#define DAGB0_RD_CNTL_MISC__STOR_CC_LEGACY_MODE__SHIFT 0x13
689#define DAGB0_RD_CNTL_MISC__EA_CC_LEGACY_MODE__SHIFT 0x14
690#define DAGB0_RD_CNTL_MISC__UTCL2_CID__SHIFT 0x15
691#define DAGB0_RD_CNTL_MISC__STOR_POOL_CREDIT_MASK 0x0000003FL
692#define DAGB0_RD_CNTL_MISC__EA_POOL_CREDIT_MASK 0x00001FC0L
693#define DAGB0_RD_CNTL_MISC__IO_EA_CREDIT_MASK 0x0007E000L
694#define DAGB0_RD_CNTL_MISC__STOR_CC_LEGACY_MODE_MASK 0x00080000L
695#define DAGB0_RD_CNTL_MISC__EA_CC_LEGACY_MODE_MASK 0x00100000L
696#define DAGB0_RD_CNTL_MISC__UTCL2_CID_MASK 0x03E00000L
697//DAGB0_RD_TLB_CREDIT
698#define DAGB0_RD_TLB_CREDIT__TLB0__SHIFT 0x0
699#define DAGB0_RD_TLB_CREDIT__TLB1__SHIFT 0x5
700#define DAGB0_RD_TLB_CREDIT__TLB2__SHIFT 0xa
701#define DAGB0_RD_TLB_CREDIT__TLB3__SHIFT 0xf
702#define DAGB0_RD_TLB_CREDIT__TLB4__SHIFT 0x14
703#define DAGB0_RD_TLB_CREDIT__TLB5__SHIFT 0x19
704#define DAGB0_RD_TLB_CREDIT__TLB0_MASK 0x0000001FL
705#define DAGB0_RD_TLB_CREDIT__TLB1_MASK 0x000003E0L
706#define DAGB0_RD_TLB_CREDIT__TLB2_MASK 0x00007C00L
707#define DAGB0_RD_TLB_CREDIT__TLB3_MASK 0x000F8000L
708#define DAGB0_RD_TLB_CREDIT__TLB4_MASK 0x01F00000L
709#define DAGB0_RD_TLB_CREDIT__TLB5_MASK 0x3E000000L
710//DAGB0_RDCLI_ASK_PENDING
711#define DAGB0_RDCLI_ASK_PENDING__BUSY__SHIFT 0x0
712#define DAGB0_RDCLI_ASK_PENDING__BUSY_MASK 0xFFFFFFFFL
713//DAGB0_RDCLI_GO_PENDING
714#define DAGB0_RDCLI_GO_PENDING__BUSY__SHIFT 0x0
715#define DAGB0_RDCLI_GO_PENDING__BUSY_MASK 0xFFFFFFFFL
716//DAGB0_RDCLI_GBLSEND_PENDING
717#define DAGB0_RDCLI_GBLSEND_PENDING__BUSY__SHIFT 0x0
718#define DAGB0_RDCLI_GBLSEND_PENDING__BUSY_MASK 0xFFFFFFFFL
719//DAGB0_RDCLI_TLB_PENDING
720#define DAGB0_RDCLI_TLB_PENDING__BUSY__SHIFT 0x0
721#define DAGB0_RDCLI_TLB_PENDING__BUSY_MASK 0xFFFFFFFFL
722//DAGB0_RDCLI_OARB_PENDING
723#define DAGB0_RDCLI_OARB_PENDING__BUSY__SHIFT 0x0
724#define DAGB0_RDCLI_OARB_PENDING__BUSY_MASK 0xFFFFFFFFL
725//DAGB0_RDCLI_OSD_PENDING
726#define DAGB0_RDCLI_OSD_PENDING__BUSY__SHIFT 0x0
727#define DAGB0_RDCLI_OSD_PENDING__BUSY_MASK 0xFFFFFFFFL
728//DAGB0_WRCLI0
729#define DAGB0_WRCLI0__VIRT_CHAN__SHIFT 0x0
730#define DAGB0_WRCLI0__CHECK_TLB_CREDIT__SHIFT 0x3
731#define DAGB0_WRCLI0__URG_HIGH__SHIFT 0x4
732#define DAGB0_WRCLI0__URG_LOW__SHIFT 0x8
733#define DAGB0_WRCLI0__MAX_BW_ENABLE__SHIFT 0xc
734#define DAGB0_WRCLI0__MAX_BW__SHIFT 0xd
735#define DAGB0_WRCLI0__MIN_BW_ENABLE__SHIFT 0x15
736#define DAGB0_WRCLI0__MIN_BW__SHIFT 0x16
737#define DAGB0_WRCLI0__OSD_LIMITER_ENABLE__SHIFT 0x19
738#define DAGB0_WRCLI0__MAX_OSD__SHIFT 0x1a
739#define DAGB0_WRCLI0__VIRT_CHAN_MASK 0x00000007L
740#define DAGB0_WRCLI0__CHECK_TLB_CREDIT_MASK 0x00000008L
741#define DAGB0_WRCLI0__URG_HIGH_MASK 0x000000F0L
742#define DAGB0_WRCLI0__URG_LOW_MASK 0x00000F00L
743#define DAGB0_WRCLI0__MAX_BW_ENABLE_MASK 0x00001000L
744#define DAGB0_WRCLI0__MAX_BW_MASK 0x001FE000L
745#define DAGB0_WRCLI0__MIN_BW_ENABLE_MASK 0x00200000L
746#define DAGB0_WRCLI0__MIN_BW_MASK 0x01C00000L
747#define DAGB0_WRCLI0__OSD_LIMITER_ENABLE_MASK 0x02000000L
748#define DAGB0_WRCLI0__MAX_OSD_MASK 0xFC000000L
749//DAGB0_WRCLI1
750#define DAGB0_WRCLI1__VIRT_CHAN__SHIFT 0x0
751#define DAGB0_WRCLI1__CHECK_TLB_CREDIT__SHIFT 0x3
752#define DAGB0_WRCLI1__URG_HIGH__SHIFT 0x4
753#define DAGB0_WRCLI1__URG_LOW__SHIFT 0x8
754#define DAGB0_WRCLI1__MAX_BW_ENABLE__SHIFT 0xc
755#define DAGB0_WRCLI1__MAX_BW__SHIFT 0xd
756#define DAGB0_WRCLI1__MIN_BW_ENABLE__SHIFT 0x15
757#define DAGB0_WRCLI1__MIN_BW__SHIFT 0x16
758#define DAGB0_WRCLI1__OSD_LIMITER_ENABLE__SHIFT 0x19
759#define DAGB0_WRCLI1__MAX_OSD__SHIFT 0x1a
760#define DAGB0_WRCLI1__VIRT_CHAN_MASK 0x00000007L
761#define DAGB0_WRCLI1__CHECK_TLB_CREDIT_MASK 0x00000008L
762#define DAGB0_WRCLI1__URG_HIGH_MASK 0x000000F0L
763#define DAGB0_WRCLI1__URG_LOW_MASK 0x00000F00L
764#define DAGB0_WRCLI1__MAX_BW_ENABLE_MASK 0x00001000L
765#define DAGB0_WRCLI1__MAX_BW_MASK 0x001FE000L
766#define DAGB0_WRCLI1__MIN_BW_ENABLE_MASK 0x00200000L
767#define DAGB0_WRCLI1__MIN_BW_MASK 0x01C00000L
768#define DAGB0_WRCLI1__OSD_LIMITER_ENABLE_MASK 0x02000000L
769#define DAGB0_WRCLI1__MAX_OSD_MASK 0xFC000000L
770//DAGB0_WRCLI2
771#define DAGB0_WRCLI2__VIRT_CHAN__SHIFT 0x0
772#define DAGB0_WRCLI2__CHECK_TLB_CREDIT__SHIFT 0x3
773#define DAGB0_WRCLI2__URG_HIGH__SHIFT 0x4
774#define DAGB0_WRCLI2__URG_LOW__SHIFT 0x8
775#define DAGB0_WRCLI2__MAX_BW_ENABLE__SHIFT 0xc
776#define DAGB0_WRCLI2__MAX_BW__SHIFT 0xd
777#define DAGB0_WRCLI2__MIN_BW_ENABLE__SHIFT 0x15
778#define DAGB0_WRCLI2__MIN_BW__SHIFT 0x16
779#define DAGB0_WRCLI2__OSD_LIMITER_ENABLE__SHIFT 0x19
780#define DAGB0_WRCLI2__MAX_OSD__SHIFT 0x1a
781#define DAGB0_WRCLI2__VIRT_CHAN_MASK 0x00000007L
782#define DAGB0_WRCLI2__CHECK_TLB_CREDIT_MASK 0x00000008L
783#define DAGB0_WRCLI2__URG_HIGH_MASK 0x000000F0L
784#define DAGB0_WRCLI2__URG_LOW_MASK 0x00000F00L
785#define DAGB0_WRCLI2__MAX_BW_ENABLE_MASK 0x00001000L
786#define DAGB0_WRCLI2__MAX_BW_MASK 0x001FE000L
787#define DAGB0_WRCLI2__MIN_BW_ENABLE_MASK 0x00200000L
788#define DAGB0_WRCLI2__MIN_BW_MASK 0x01C00000L
789#define DAGB0_WRCLI2__OSD_LIMITER_ENABLE_MASK 0x02000000L
790#define DAGB0_WRCLI2__MAX_OSD_MASK 0xFC000000L
791//DAGB0_WRCLI3
792#define DAGB0_WRCLI3__VIRT_CHAN__SHIFT 0x0
793#define DAGB0_WRCLI3__CHECK_TLB_CREDIT__SHIFT 0x3
794#define DAGB0_WRCLI3__URG_HIGH__SHIFT 0x4
795#define DAGB0_WRCLI3__URG_LOW__SHIFT 0x8
796#define DAGB0_WRCLI3__MAX_BW_ENABLE__SHIFT 0xc
797#define DAGB0_WRCLI3__MAX_BW__SHIFT 0xd
798#define DAGB0_WRCLI3__MIN_BW_ENABLE__SHIFT 0x15
799#define DAGB0_WRCLI3__MIN_BW__SHIFT 0x16
800#define DAGB0_WRCLI3__OSD_LIMITER_ENABLE__SHIFT 0x19
801#define DAGB0_WRCLI3__MAX_OSD__SHIFT 0x1a
802#define DAGB0_WRCLI3__VIRT_CHAN_MASK 0x00000007L
803#define DAGB0_WRCLI3__CHECK_TLB_CREDIT_MASK 0x00000008L
804#define DAGB0_WRCLI3__URG_HIGH_MASK 0x000000F0L
805#define DAGB0_WRCLI3__URG_LOW_MASK 0x00000F00L
806#define DAGB0_WRCLI3__MAX_BW_ENABLE_MASK 0x00001000L
807#define DAGB0_WRCLI3__MAX_BW_MASK 0x001FE000L
808#define DAGB0_WRCLI3__MIN_BW_ENABLE_MASK 0x00200000L
809#define DAGB0_WRCLI3__MIN_BW_MASK 0x01C00000L
810#define DAGB0_WRCLI3__OSD_LIMITER_ENABLE_MASK 0x02000000L
811#define DAGB0_WRCLI3__MAX_OSD_MASK 0xFC000000L
812//DAGB0_WRCLI4
813#define DAGB0_WRCLI4__VIRT_CHAN__SHIFT 0x0
814#define DAGB0_WRCLI4__CHECK_TLB_CREDIT__SHIFT 0x3
815#define DAGB0_WRCLI4__URG_HIGH__SHIFT 0x4
816#define DAGB0_WRCLI4__URG_LOW__SHIFT 0x8
817#define DAGB0_WRCLI4__MAX_BW_ENABLE__SHIFT 0xc
818#define DAGB0_WRCLI4__MAX_BW__SHIFT 0xd
819#define DAGB0_WRCLI4__MIN_BW_ENABLE__SHIFT 0x15
820#define DAGB0_WRCLI4__MIN_BW__SHIFT 0x16
821#define DAGB0_WRCLI4__OSD_LIMITER_ENABLE__SHIFT 0x19
822#define DAGB0_WRCLI4__MAX_OSD__SHIFT 0x1a
823#define DAGB0_WRCLI4__VIRT_CHAN_MASK 0x00000007L
824#define DAGB0_WRCLI4__CHECK_TLB_CREDIT_MASK 0x00000008L
825#define DAGB0_WRCLI4__URG_HIGH_MASK 0x000000F0L
826#define DAGB0_WRCLI4__URG_LOW_MASK 0x00000F00L
827#define DAGB0_WRCLI4__MAX_BW_ENABLE_MASK 0x00001000L
828#define DAGB0_WRCLI4__MAX_BW_MASK 0x001FE000L
829#define DAGB0_WRCLI4__MIN_BW_ENABLE_MASK 0x00200000L
830#define DAGB0_WRCLI4__MIN_BW_MASK 0x01C00000L
831#define DAGB0_WRCLI4__OSD_LIMITER_ENABLE_MASK 0x02000000L
832#define DAGB0_WRCLI4__MAX_OSD_MASK 0xFC000000L
833//DAGB0_WRCLI5
834#define DAGB0_WRCLI5__VIRT_CHAN__SHIFT 0x0
835#define DAGB0_WRCLI5__CHECK_TLB_CREDIT__SHIFT 0x3
836#define DAGB0_WRCLI5__URG_HIGH__SHIFT 0x4
837#define DAGB0_WRCLI5__URG_LOW__SHIFT 0x8
838#define DAGB0_WRCLI5__MAX_BW_ENABLE__SHIFT 0xc
839#define DAGB0_WRCLI5__MAX_BW__SHIFT 0xd
840#define DAGB0_WRCLI5__MIN_BW_ENABLE__SHIFT 0x15
841#define DAGB0_WRCLI5__MIN_BW__SHIFT 0x16
842#define DAGB0_WRCLI5__OSD_LIMITER_ENABLE__SHIFT 0x19
843#define DAGB0_WRCLI5__MAX_OSD__SHIFT 0x1a
844#define DAGB0_WRCLI5__VIRT_CHAN_MASK 0x00000007L
845#define DAGB0_WRCLI5__CHECK_TLB_CREDIT_MASK 0x00000008L
846#define DAGB0_WRCLI5__URG_HIGH_MASK 0x000000F0L
847#define DAGB0_WRCLI5__URG_LOW_MASK 0x00000F00L
848#define DAGB0_WRCLI5__MAX_BW_ENABLE_MASK 0x00001000L
849#define DAGB0_WRCLI5__MAX_BW_MASK 0x001FE000L
850#define DAGB0_WRCLI5__MIN_BW_ENABLE_MASK 0x00200000L
851#define DAGB0_WRCLI5__MIN_BW_MASK 0x01C00000L
852#define DAGB0_WRCLI5__OSD_LIMITER_ENABLE_MASK 0x02000000L
853#define DAGB0_WRCLI5__MAX_OSD_MASK 0xFC000000L
854//DAGB0_WRCLI6
855#define DAGB0_WRCLI6__VIRT_CHAN__SHIFT 0x0
856#define DAGB0_WRCLI6__CHECK_TLB_CREDIT__SHIFT 0x3
857#define DAGB0_WRCLI6__URG_HIGH__SHIFT 0x4
858#define DAGB0_WRCLI6__URG_LOW__SHIFT 0x8
859#define DAGB0_WRCLI6__MAX_BW_ENABLE__SHIFT 0xc
860#define DAGB0_WRCLI6__MAX_BW__SHIFT 0xd
861#define DAGB0_WRCLI6__MIN_BW_ENABLE__SHIFT 0x15
862#define DAGB0_WRCLI6__MIN_BW__SHIFT 0x16
863#define DAGB0_WRCLI6__OSD_LIMITER_ENABLE__SHIFT 0x19
864#define DAGB0_WRCLI6__MAX_OSD__SHIFT 0x1a
865#define DAGB0_WRCLI6__VIRT_CHAN_MASK 0x00000007L
866#define DAGB0_WRCLI6__CHECK_TLB_CREDIT_MASK 0x00000008L
867#define DAGB0_WRCLI6__URG_HIGH_MASK 0x000000F0L
868#define DAGB0_WRCLI6__URG_LOW_MASK 0x00000F00L
869#define DAGB0_WRCLI6__MAX_BW_ENABLE_MASK 0x00001000L
870#define DAGB0_WRCLI6__MAX_BW_MASK 0x001FE000L
871#define DAGB0_WRCLI6__MIN_BW_ENABLE_MASK 0x00200000L
872#define DAGB0_WRCLI6__MIN_BW_MASK 0x01C00000L
873#define DAGB0_WRCLI6__OSD_LIMITER_ENABLE_MASK 0x02000000L
874#define DAGB0_WRCLI6__MAX_OSD_MASK 0xFC000000L
875//DAGB0_WRCLI7
876#define DAGB0_WRCLI7__VIRT_CHAN__SHIFT 0x0
877#define DAGB0_WRCLI7__CHECK_TLB_CREDIT__SHIFT 0x3
878#define DAGB0_WRCLI7__URG_HIGH__SHIFT 0x4
879#define DAGB0_WRCLI7__URG_LOW__SHIFT 0x8
880#define DAGB0_WRCLI7__MAX_BW_ENABLE__SHIFT 0xc
881#define DAGB0_WRCLI7__MAX_BW__SHIFT 0xd
882#define DAGB0_WRCLI7__MIN_BW_ENABLE__SHIFT 0x15
883#define DAGB0_WRCLI7__MIN_BW__SHIFT 0x16
884#define DAGB0_WRCLI7__OSD_LIMITER_ENABLE__SHIFT 0x19
885#define DAGB0_WRCLI7__MAX_OSD__SHIFT 0x1a
886#define DAGB0_WRCLI7__VIRT_CHAN_MASK 0x00000007L
887#define DAGB0_WRCLI7__CHECK_TLB_CREDIT_MASK 0x00000008L
888#define DAGB0_WRCLI7__URG_HIGH_MASK 0x000000F0L
889#define DAGB0_WRCLI7__URG_LOW_MASK 0x00000F00L
890#define DAGB0_WRCLI7__MAX_BW_ENABLE_MASK 0x00001000L
891#define DAGB0_WRCLI7__MAX_BW_MASK 0x001FE000L
892#define DAGB0_WRCLI7__MIN_BW_ENABLE_MASK 0x00200000L
893#define DAGB0_WRCLI7__MIN_BW_MASK 0x01C00000L
894#define DAGB0_WRCLI7__OSD_LIMITER_ENABLE_MASK 0x02000000L
895#define DAGB0_WRCLI7__MAX_OSD_MASK 0xFC000000L
896//DAGB0_WRCLI8
897#define DAGB0_WRCLI8__VIRT_CHAN__SHIFT 0x0
898#define DAGB0_WRCLI8__CHECK_TLB_CREDIT__SHIFT 0x3
899#define DAGB0_WRCLI8__URG_HIGH__SHIFT 0x4
900#define DAGB0_WRCLI8__URG_LOW__SHIFT 0x8
901#define DAGB0_WRCLI8__MAX_BW_ENABLE__SHIFT 0xc
902#define DAGB0_WRCLI8__MAX_BW__SHIFT 0xd
903#define DAGB0_WRCLI8__MIN_BW_ENABLE__SHIFT 0x15
904#define DAGB0_WRCLI8__MIN_BW__SHIFT 0x16
905#define DAGB0_WRCLI8__OSD_LIMITER_ENABLE__SHIFT 0x19
906#define DAGB0_WRCLI8__MAX_OSD__SHIFT 0x1a
907#define DAGB0_WRCLI8__VIRT_CHAN_MASK 0x00000007L
908#define DAGB0_WRCLI8__CHECK_TLB_CREDIT_MASK 0x00000008L
909#define DAGB0_WRCLI8__URG_HIGH_MASK 0x000000F0L
910#define DAGB0_WRCLI8__URG_LOW_MASK 0x00000F00L
911#define DAGB0_WRCLI8__MAX_BW_ENABLE_MASK 0x00001000L
912#define DAGB0_WRCLI8__MAX_BW_MASK 0x001FE000L
913#define DAGB0_WRCLI8__MIN_BW_ENABLE_MASK 0x00200000L
914#define DAGB0_WRCLI8__MIN_BW_MASK 0x01C00000L
915#define DAGB0_WRCLI8__OSD_LIMITER_ENABLE_MASK 0x02000000L
916#define DAGB0_WRCLI8__MAX_OSD_MASK 0xFC000000L
917//DAGB0_WRCLI9
918#define DAGB0_WRCLI9__VIRT_CHAN__SHIFT 0x0
919#define DAGB0_WRCLI9__CHECK_TLB_CREDIT__SHIFT 0x3
920#define DAGB0_WRCLI9__URG_HIGH__SHIFT 0x4
921#define DAGB0_WRCLI9__URG_LOW__SHIFT 0x8
922#define DAGB0_WRCLI9__MAX_BW_ENABLE__SHIFT 0xc
923#define DAGB0_WRCLI9__MAX_BW__SHIFT 0xd
924#define DAGB0_WRCLI9__MIN_BW_ENABLE__SHIFT 0x15
925#define DAGB0_WRCLI9__MIN_BW__SHIFT 0x16
926#define DAGB0_WRCLI9__OSD_LIMITER_ENABLE__SHIFT 0x19
927#define DAGB0_WRCLI9__MAX_OSD__SHIFT 0x1a
928#define DAGB0_WRCLI9__VIRT_CHAN_MASK 0x00000007L
929#define DAGB0_WRCLI9__CHECK_TLB_CREDIT_MASK 0x00000008L
930#define DAGB0_WRCLI9__URG_HIGH_MASK 0x000000F0L
931#define DAGB0_WRCLI9__URG_LOW_MASK 0x00000F00L
932#define DAGB0_WRCLI9__MAX_BW_ENABLE_MASK 0x00001000L
933#define DAGB0_WRCLI9__MAX_BW_MASK 0x001FE000L
934#define DAGB0_WRCLI9__MIN_BW_ENABLE_MASK 0x00200000L
935#define DAGB0_WRCLI9__MIN_BW_MASK 0x01C00000L
936#define DAGB0_WRCLI9__OSD_LIMITER_ENABLE_MASK 0x02000000L
937#define DAGB0_WRCLI9__MAX_OSD_MASK 0xFC000000L
938//DAGB0_WRCLI10
939#define DAGB0_WRCLI10__VIRT_CHAN__SHIFT 0x0
940#define DAGB0_WRCLI10__CHECK_TLB_CREDIT__SHIFT 0x3
941#define DAGB0_WRCLI10__URG_HIGH__SHIFT 0x4
942#define DAGB0_WRCLI10__URG_LOW__SHIFT 0x8
943#define DAGB0_WRCLI10__MAX_BW_ENABLE__SHIFT 0xc
944#define DAGB0_WRCLI10__MAX_BW__SHIFT 0xd
945#define DAGB0_WRCLI10__MIN_BW_ENABLE__SHIFT 0x15
946#define DAGB0_WRCLI10__MIN_BW__SHIFT 0x16
947#define DAGB0_WRCLI10__OSD_LIMITER_ENABLE__SHIFT 0x19
948#define DAGB0_WRCLI10__MAX_OSD__SHIFT 0x1a
949#define DAGB0_WRCLI10__VIRT_CHAN_MASK 0x00000007L
950#define DAGB0_WRCLI10__CHECK_TLB_CREDIT_MASK 0x00000008L
951#define DAGB0_WRCLI10__URG_HIGH_MASK 0x000000F0L
952#define DAGB0_WRCLI10__URG_LOW_MASK 0x00000F00L
953#define DAGB0_WRCLI10__MAX_BW_ENABLE_MASK 0x00001000L
954#define DAGB0_WRCLI10__MAX_BW_MASK 0x001FE000L
955#define DAGB0_WRCLI10__MIN_BW_ENABLE_MASK 0x00200000L
956#define DAGB0_WRCLI10__MIN_BW_MASK 0x01C00000L
957#define DAGB0_WRCLI10__OSD_LIMITER_ENABLE_MASK 0x02000000L
958#define DAGB0_WRCLI10__MAX_OSD_MASK 0xFC000000L
959//DAGB0_WRCLI11
960#define DAGB0_WRCLI11__VIRT_CHAN__SHIFT 0x0
961#define DAGB0_WRCLI11__CHECK_TLB_CREDIT__SHIFT 0x3
962#define DAGB0_WRCLI11__URG_HIGH__SHIFT 0x4
963#define DAGB0_WRCLI11__URG_LOW__SHIFT 0x8
964#define DAGB0_WRCLI11__MAX_BW_ENABLE__SHIFT 0xc
965#define DAGB0_WRCLI11__MAX_BW__SHIFT 0xd
966#define DAGB0_WRCLI11__MIN_BW_ENABLE__SHIFT 0x15
967#define DAGB0_WRCLI11__MIN_BW__SHIFT 0x16
968#define DAGB0_WRCLI11__OSD_LIMITER_ENABLE__SHIFT 0x19
969#define DAGB0_WRCLI11__MAX_OSD__SHIFT 0x1a
970#define DAGB0_WRCLI11__VIRT_CHAN_MASK 0x00000007L
971#define DAGB0_WRCLI11__CHECK_TLB_CREDIT_MASK 0x00000008L
972#define DAGB0_WRCLI11__URG_HIGH_MASK 0x000000F0L
973#define DAGB0_WRCLI11__URG_LOW_MASK 0x00000F00L
974#define DAGB0_WRCLI11__MAX_BW_ENABLE_MASK 0x00001000L
975#define DAGB0_WRCLI11__MAX_BW_MASK 0x001FE000L
976#define DAGB0_WRCLI11__MIN_BW_ENABLE_MASK 0x00200000L
977#define DAGB0_WRCLI11__MIN_BW_MASK 0x01C00000L
978#define DAGB0_WRCLI11__OSD_LIMITER_ENABLE_MASK 0x02000000L
979#define DAGB0_WRCLI11__MAX_OSD_MASK 0xFC000000L
980//DAGB0_WRCLI12
981#define DAGB0_WRCLI12__VIRT_CHAN__SHIFT 0x0
982#define DAGB0_WRCLI12__CHECK_TLB_CREDIT__SHIFT 0x3
983#define DAGB0_WRCLI12__URG_HIGH__SHIFT 0x4
984#define DAGB0_WRCLI12__URG_LOW__SHIFT 0x8
985#define DAGB0_WRCLI12__MAX_BW_ENABLE__SHIFT 0xc
986#define DAGB0_WRCLI12__MAX_BW__SHIFT 0xd
987#define DAGB0_WRCLI12__MIN_BW_ENABLE__SHIFT 0x15
988#define DAGB0_WRCLI12__MIN_BW__SHIFT 0x16
989#define DAGB0_WRCLI12__OSD_LIMITER_ENABLE__SHIFT 0x19
990#define DAGB0_WRCLI12__MAX_OSD__SHIFT 0x1a
991#define DAGB0_WRCLI12__VIRT_CHAN_MASK 0x00000007L
992#define DAGB0_WRCLI12__CHECK_TLB_CREDIT_MASK 0x00000008L
993#define DAGB0_WRCLI12__URG_HIGH_MASK 0x000000F0L
994#define DAGB0_WRCLI12__URG_LOW_MASK 0x00000F00L
995#define DAGB0_WRCLI12__MAX_BW_ENABLE_MASK 0x00001000L
996#define DAGB0_WRCLI12__MAX_BW_MASK 0x001FE000L
997#define DAGB0_WRCLI12__MIN_BW_ENABLE_MASK 0x00200000L
998#define DAGB0_WRCLI12__MIN_BW_MASK 0x01C00000L
999#define DAGB0_WRCLI12__OSD_LIMITER_ENABLE_MASK 0x02000000L
1000#define DAGB0_WRCLI12__MAX_OSD_MASK 0xFC000000L
1001//DAGB0_WRCLI13
1002#define DAGB0_WRCLI13__VIRT_CHAN__SHIFT 0x0
1003#define DAGB0_WRCLI13__CHECK_TLB_CREDIT__SHIFT 0x3
1004#define DAGB0_WRCLI13__URG_HIGH__SHIFT 0x4
1005#define DAGB0_WRCLI13__URG_LOW__SHIFT 0x8
1006#define DAGB0_WRCLI13__MAX_BW_ENABLE__SHIFT 0xc
1007#define DAGB0_WRCLI13__MAX_BW__SHIFT 0xd
1008#define DAGB0_WRCLI13__MIN_BW_ENABLE__SHIFT 0x15
1009#define DAGB0_WRCLI13__MIN_BW__SHIFT 0x16
1010#define DAGB0_WRCLI13__OSD_LIMITER_ENABLE__SHIFT 0x19
1011#define DAGB0_WRCLI13__MAX_OSD__SHIFT 0x1a
1012#define DAGB0_WRCLI13__VIRT_CHAN_MASK 0x00000007L
1013#define DAGB0_WRCLI13__CHECK_TLB_CREDIT_MASK 0x00000008L
1014#define DAGB0_WRCLI13__URG_HIGH_MASK 0x000000F0L
1015#define DAGB0_WRCLI13__URG_LOW_MASK 0x00000F00L
1016#define DAGB0_WRCLI13__MAX_BW_ENABLE_MASK 0x00001000L
1017#define DAGB0_WRCLI13__MAX_BW_MASK 0x001FE000L
1018#define DAGB0_WRCLI13__MIN_BW_ENABLE_MASK 0x00200000L
1019#define DAGB0_WRCLI13__MIN_BW_MASK 0x01C00000L
1020#define DAGB0_WRCLI13__OSD_LIMITER_ENABLE_MASK 0x02000000L
1021#define DAGB0_WRCLI13__MAX_OSD_MASK 0xFC000000L
1022//DAGB0_WRCLI14
1023#define DAGB0_WRCLI14__VIRT_CHAN__SHIFT 0x0
1024#define DAGB0_WRCLI14__CHECK_TLB_CREDIT__SHIFT 0x3
1025#define DAGB0_WRCLI14__URG_HIGH__SHIFT 0x4
1026#define DAGB0_WRCLI14__URG_LOW__SHIFT 0x8
1027#define DAGB0_WRCLI14__MAX_BW_ENABLE__SHIFT 0xc
1028#define DAGB0_WRCLI14__MAX_BW__SHIFT 0xd
1029#define DAGB0_WRCLI14__MIN_BW_ENABLE__SHIFT 0x15
1030#define DAGB0_WRCLI14__MIN_BW__SHIFT 0x16
1031#define DAGB0_WRCLI14__OSD_LIMITER_ENABLE__SHIFT 0x19
1032#define DAGB0_WRCLI14__MAX_OSD__SHIFT 0x1a
1033#define DAGB0_WRCLI14__VIRT_CHAN_MASK 0x00000007L
1034#define DAGB0_WRCLI14__CHECK_TLB_CREDIT_MASK 0x00000008L
1035#define DAGB0_WRCLI14__URG_HIGH_MASK 0x000000F0L
1036#define DAGB0_WRCLI14__URG_LOW_MASK 0x00000F00L
1037#define DAGB0_WRCLI14__MAX_BW_ENABLE_MASK 0x00001000L
1038#define DAGB0_WRCLI14__MAX_BW_MASK 0x001FE000L
1039#define DAGB0_WRCLI14__MIN_BW_ENABLE_MASK 0x00200000L
1040#define DAGB0_WRCLI14__MIN_BW_MASK 0x01C00000L
1041#define DAGB0_WRCLI14__OSD_LIMITER_ENABLE_MASK 0x02000000L
1042#define DAGB0_WRCLI14__MAX_OSD_MASK 0xFC000000L
1043//DAGB0_WRCLI15
1044#define DAGB0_WRCLI15__VIRT_CHAN__SHIFT 0x0
1045#define DAGB0_WRCLI15__CHECK_TLB_CREDIT__SHIFT 0x3
1046#define DAGB0_WRCLI15__URG_HIGH__SHIFT 0x4
1047#define DAGB0_WRCLI15__URG_LOW__SHIFT 0x8
1048#define DAGB0_WRCLI15__MAX_BW_ENABLE__SHIFT 0xc
1049#define DAGB0_WRCLI15__MAX_BW__SHIFT 0xd
1050#define DAGB0_WRCLI15__MIN_BW_ENABLE__SHIFT 0x15
1051#define DAGB0_WRCLI15__MIN_BW__SHIFT 0x16
1052#define DAGB0_WRCLI15__OSD_LIMITER_ENABLE__SHIFT 0x19
1053#define DAGB0_WRCLI15__MAX_OSD__SHIFT 0x1a
1054#define DAGB0_WRCLI15__VIRT_CHAN_MASK 0x00000007L
1055#define DAGB0_WRCLI15__CHECK_TLB_CREDIT_MASK 0x00000008L
1056#define DAGB0_WRCLI15__URG_HIGH_MASK 0x000000F0L
1057#define DAGB0_WRCLI15__URG_LOW_MASK 0x00000F00L
1058#define DAGB0_WRCLI15__MAX_BW_ENABLE_MASK 0x00001000L
1059#define DAGB0_WRCLI15__MAX_BW_MASK 0x001FE000L
1060#define DAGB0_WRCLI15__MIN_BW_ENABLE_MASK 0x00200000L
1061#define DAGB0_WRCLI15__MIN_BW_MASK 0x01C00000L
1062#define DAGB0_WRCLI15__OSD_LIMITER_ENABLE_MASK 0x02000000L
1063#define DAGB0_WRCLI15__MAX_OSD_MASK 0xFC000000L
1064//DAGB0_WR_CNTL
1065#define DAGB0_WR_CNTL__SCLK_FREQ__SHIFT 0x0
1066#define DAGB0_WR_CNTL__CLI_MAX_BW_WINDOW__SHIFT 0x4
1067#define DAGB0_WR_CNTL__VC_MAX_BW_WINDOW__SHIFT 0xa
1068#define DAGB0_WR_CNTL__IO_LEVEL_OVERRIDE_ENABLE__SHIFT 0x10
1069#define DAGB0_WR_CNTL__IO_LEVEL__SHIFT 0x11
1070#define DAGB0_WR_CNTL__IO_LEVEL_COMPLY_VC__SHIFT 0x14
1071#define DAGB0_WR_CNTL__SHARE_VC_NUM__SHIFT 0x17
1072#define DAGB0_WR_CNTL__SCLK_FREQ_MASK 0x0000000FL
1073#define DAGB0_WR_CNTL__CLI_MAX_BW_WINDOW_MASK 0x000003F0L
1074#define DAGB0_WR_CNTL__VC_MAX_BW_WINDOW_MASK 0x0000FC00L
1075#define DAGB0_WR_CNTL__IO_LEVEL_OVERRIDE_ENABLE_MASK 0x00010000L
1076#define DAGB0_WR_CNTL__IO_LEVEL_MASK 0x000E0000L
1077#define DAGB0_WR_CNTL__IO_LEVEL_COMPLY_VC_MASK 0x00700000L
1078#define DAGB0_WR_CNTL__SHARE_VC_NUM_MASK 0x03800000L
1079//DAGB0_WR_GMI_CNTL
1080#define DAGB0_WR_GMI_CNTL__EA_CREDIT__SHIFT 0x0
1081#define DAGB0_WR_GMI_CNTL__LEVEL__SHIFT 0x6
1082#define DAGB0_WR_GMI_CNTL__MAX_BURST__SHIFT 0x9
1083#define DAGB0_WR_GMI_CNTL__LAZY_TIMER__SHIFT 0xd
1084#define DAGB0_WR_GMI_CNTL__EA_CREDIT_MASK 0x0000003FL
1085#define DAGB0_WR_GMI_CNTL__LEVEL_MASK 0x000001C0L
1086#define DAGB0_WR_GMI_CNTL__MAX_BURST_MASK 0x00001E00L
1087#define DAGB0_WR_GMI_CNTL__LAZY_TIMER_MASK 0x0001E000L
1088//DAGB0_WR_ADDR_DAGB
1089#define DAGB0_WR_ADDR_DAGB__DAGB_ENABLE__SHIFT 0x0
1090#define DAGB0_WR_ADDR_DAGB__ENABLE_JUMP_AHEAD__SHIFT 0x3
1091#define DAGB0_WR_ADDR_DAGB__DISABLE_SELF_INIT__SHIFT 0x6
1092#define DAGB0_WR_ADDR_DAGB__WHOAMI__SHIFT 0x7
1093#define DAGB0_WR_ADDR_DAGB__DAGB_ENABLE_MASK 0x00000007L
1094#define DAGB0_WR_ADDR_DAGB__ENABLE_JUMP_AHEAD_MASK 0x00000038L
1095#define DAGB0_WR_ADDR_DAGB__DISABLE_SELF_INIT_MASK 0x00000040L
1096#define DAGB0_WR_ADDR_DAGB__WHOAMI_MASK 0x00001F80L
1097//DAGB0_WR_OUTPUT_DAGB_MAX_BURST
1098#define DAGB0_WR_OUTPUT_DAGB_MAX_BURST__VC0__SHIFT 0x0
1099#define DAGB0_WR_OUTPUT_DAGB_MAX_BURST__VC1__SHIFT 0x4
1100#define DAGB0_WR_OUTPUT_DAGB_MAX_BURST__VC2__SHIFT 0x8
1101#define DAGB0_WR_OUTPUT_DAGB_MAX_BURST__VC3__SHIFT 0xc
1102#define DAGB0_WR_OUTPUT_DAGB_MAX_BURST__VC4__SHIFT 0x10
1103#define DAGB0_WR_OUTPUT_DAGB_MAX_BURST__VC5__SHIFT 0x14
1104#define DAGB0_WR_OUTPUT_DAGB_MAX_BURST__VC6__SHIFT 0x18
1105#define DAGB0_WR_OUTPUT_DAGB_MAX_BURST__VC7__SHIFT 0x1c
1106#define DAGB0_WR_OUTPUT_DAGB_MAX_BURST__VC0_MASK 0x0000000FL
1107#define DAGB0_WR_OUTPUT_DAGB_MAX_BURST__VC1_MASK 0x000000F0L
1108#define DAGB0_WR_OUTPUT_DAGB_MAX_BURST__VC2_MASK 0x00000F00L
1109#define DAGB0_WR_OUTPUT_DAGB_MAX_BURST__VC3_MASK 0x0000F000L
1110#define DAGB0_WR_OUTPUT_DAGB_MAX_BURST__VC4_MASK 0x000F0000L
1111#define DAGB0_WR_OUTPUT_DAGB_MAX_BURST__VC5_MASK 0x00F00000L
1112#define DAGB0_WR_OUTPUT_DAGB_MAX_BURST__VC6_MASK 0x0F000000L
1113#define DAGB0_WR_OUTPUT_DAGB_MAX_BURST__VC7_MASK 0xF0000000L
1114//DAGB0_WR_OUTPUT_DAGB_LAZY_TIMER
1115#define DAGB0_WR_OUTPUT_DAGB_LAZY_TIMER__VC0__SHIFT 0x0
1116#define DAGB0_WR_OUTPUT_DAGB_LAZY_TIMER__VC1__SHIFT 0x4
1117#define DAGB0_WR_OUTPUT_DAGB_LAZY_TIMER__VC2__SHIFT 0x8
1118#define DAGB0_WR_OUTPUT_DAGB_LAZY_TIMER__VC3__SHIFT 0xc
1119#define DAGB0_WR_OUTPUT_DAGB_LAZY_TIMER__VC4__SHIFT 0x10
1120#define DAGB0_WR_OUTPUT_DAGB_LAZY_TIMER__VC5__SHIFT 0x14
1121#define DAGB0_WR_OUTPUT_DAGB_LAZY_TIMER__VC6__SHIFT 0x18
1122#define DAGB0_WR_OUTPUT_DAGB_LAZY_TIMER__VC7__SHIFT 0x1c
1123#define DAGB0_WR_OUTPUT_DAGB_LAZY_TIMER__VC0_MASK 0x0000000FL
1124#define DAGB0_WR_OUTPUT_DAGB_LAZY_TIMER__VC1_MASK 0x000000F0L
1125#define DAGB0_WR_OUTPUT_DAGB_LAZY_TIMER__VC2_MASK 0x00000F00L
1126#define DAGB0_WR_OUTPUT_DAGB_LAZY_TIMER__VC3_MASK 0x0000F000L
1127#define DAGB0_WR_OUTPUT_DAGB_LAZY_TIMER__VC4_MASK 0x000F0000L
1128#define DAGB0_WR_OUTPUT_DAGB_LAZY_TIMER__VC5_MASK 0x00F00000L
1129#define DAGB0_WR_OUTPUT_DAGB_LAZY_TIMER__VC6_MASK 0x0F000000L
1130#define DAGB0_WR_OUTPUT_DAGB_LAZY_TIMER__VC7_MASK 0xF0000000L
1131//DAGB0_WR_CGTT_CLK_CTRL
1132#define DAGB0_WR_CGTT_CLK_CTRL__ON_DELAY__SHIFT 0x0
1133#define DAGB0_WR_CGTT_CLK_CTRL__OFF_HYSTERESIS__SHIFT 0x4
1134#define DAGB0_WR_CGTT_CLK_CTRL__SOFT_STALL_OVERRIDE__SHIFT 0x16
1135#define DAGB0_WR_CGTT_CLK_CTRL__LS_OVERRIDE__SHIFT 0x1b
1136#define DAGB0_WR_CGTT_CLK_CTRL__LS_OVERRIDE_WRITE__SHIFT 0x1c
1137#define DAGB0_WR_CGTT_CLK_CTRL__LS_OVERRIDE_READ__SHIFT 0x1d
1138#define DAGB0_WR_CGTT_CLK_CTRL__LS_OVERRIDE_RETURN__SHIFT 0x1e
1139#define DAGB0_WR_CGTT_CLK_CTRL__LS_OVERRIDE_REGISTER__SHIFT 0x1f
1140#define DAGB0_WR_CGTT_CLK_CTRL__ON_DELAY_MASK 0x0000000FL
1141#define DAGB0_WR_CGTT_CLK_CTRL__OFF_HYSTERESIS_MASK 0x00000FF0L
1142#define DAGB0_WR_CGTT_CLK_CTRL__SOFT_STALL_OVERRIDE_MASK 0x00400000L
1143#define DAGB0_WR_CGTT_CLK_CTRL__LS_OVERRIDE_MASK 0x08000000L
1144#define DAGB0_WR_CGTT_CLK_CTRL__LS_OVERRIDE_WRITE_MASK 0x10000000L
1145#define DAGB0_WR_CGTT_CLK_CTRL__LS_OVERRIDE_READ_MASK 0x20000000L
1146#define DAGB0_WR_CGTT_CLK_CTRL__LS_OVERRIDE_RETURN_MASK 0x40000000L
1147#define DAGB0_WR_CGTT_CLK_CTRL__LS_OVERRIDE_REGISTER_MASK 0x80000000L
1148//DAGB0_L1TLB_WR_CGTT_CLK_CTRL
1149#define DAGB0_L1TLB_WR_CGTT_CLK_CTRL__ON_DELAY__SHIFT 0x0
1150#define DAGB0_L1TLB_WR_CGTT_CLK_CTRL__OFF_HYSTERESIS__SHIFT 0x4
1151#define DAGB0_L1TLB_WR_CGTT_CLK_CTRL__SOFT_STALL_OVERRIDE__SHIFT 0x16
1152#define DAGB0_L1TLB_WR_CGTT_CLK_CTRL__LS_OVERRIDE__SHIFT 0x1b
1153#define DAGB0_L1TLB_WR_CGTT_CLK_CTRL__LS_OVERRIDE_WRITE__SHIFT 0x1c
1154#define DAGB0_L1TLB_WR_CGTT_CLK_CTRL__LS_OVERRIDE_READ__SHIFT 0x1d
1155#define DAGB0_L1TLB_WR_CGTT_CLK_CTRL__LS_OVERRIDE_RETURN__SHIFT 0x1e
1156#define DAGB0_L1TLB_WR_CGTT_CLK_CTRL__LS_OVERRIDE_REGISTER__SHIFT 0x1f
1157#define DAGB0_L1TLB_WR_CGTT_CLK_CTRL__ON_DELAY_MASK 0x0000000FL
1158#define DAGB0_L1TLB_WR_CGTT_CLK_CTRL__OFF_HYSTERESIS_MASK 0x00000FF0L
1159#define DAGB0_L1TLB_WR_CGTT_CLK_CTRL__SOFT_STALL_OVERRIDE_MASK 0x00400000L
1160#define DAGB0_L1TLB_WR_CGTT_CLK_CTRL__LS_OVERRIDE_MASK 0x08000000L
1161#define DAGB0_L1TLB_WR_CGTT_CLK_CTRL__LS_OVERRIDE_WRITE_MASK 0x10000000L
1162#define DAGB0_L1TLB_WR_CGTT_CLK_CTRL__LS_OVERRIDE_READ_MASK 0x20000000L
1163#define DAGB0_L1TLB_WR_CGTT_CLK_CTRL__LS_OVERRIDE_RETURN_MASK 0x40000000L
1164#define DAGB0_L1TLB_WR_CGTT_CLK_CTRL__LS_OVERRIDE_REGISTER_MASK 0x80000000L
1165//DAGB0_ATCVM_WR_CGTT_CLK_CTRL
1166#define DAGB0_ATCVM_WR_CGTT_CLK_CTRL__ON_DELAY__SHIFT 0x0
1167#define DAGB0_ATCVM_WR_CGTT_CLK_CTRL__OFF_HYSTERESIS__SHIFT 0x4
1168#define DAGB0_ATCVM_WR_CGTT_CLK_CTRL__SOFT_STALL_OVERRIDE__SHIFT 0x16
1169#define DAGB0_ATCVM_WR_CGTT_CLK_CTRL__LS_OVERRIDE__SHIFT 0x1b
1170#define DAGB0_ATCVM_WR_CGTT_CLK_CTRL__LS_OVERRIDE_WRITE__SHIFT 0x1c
1171#define DAGB0_ATCVM_WR_CGTT_CLK_CTRL__LS_OVERRIDE_READ__SHIFT 0x1d
1172#define DAGB0_ATCVM_WR_CGTT_CLK_CTRL__LS_OVERRIDE_RETURN__SHIFT 0x1e
1173#define DAGB0_ATCVM_WR_CGTT_CLK_CTRL__LS_OVERRIDE_REGISTER__SHIFT 0x1f
1174#define DAGB0_ATCVM_WR_CGTT_CLK_CTRL__ON_DELAY_MASK 0x0000000FL
1175#define DAGB0_ATCVM_WR_CGTT_CLK_CTRL__OFF_HYSTERESIS_MASK 0x00000FF0L
1176#define DAGB0_ATCVM_WR_CGTT_CLK_CTRL__SOFT_STALL_OVERRIDE_MASK 0x00400000L
1177#define DAGB0_ATCVM_WR_CGTT_CLK_CTRL__LS_OVERRIDE_MASK 0x08000000L
1178#define DAGB0_ATCVM_WR_CGTT_CLK_CTRL__LS_OVERRIDE_WRITE_MASK 0x10000000L
1179#define DAGB0_ATCVM_WR_CGTT_CLK_CTRL__LS_OVERRIDE_READ_MASK 0x20000000L
1180#define DAGB0_ATCVM_WR_CGTT_CLK_CTRL__LS_OVERRIDE_RETURN_MASK 0x40000000L
1181#define DAGB0_ATCVM_WR_CGTT_CLK_CTRL__LS_OVERRIDE_REGISTER_MASK 0x80000000L
1182//DAGB0_WR_ADDR_DAGB_MAX_BURST0
1183#define DAGB0_WR_ADDR_DAGB_MAX_BURST0__CLIENT0__SHIFT 0x0
1184#define DAGB0_WR_ADDR_DAGB_MAX_BURST0__CLIENT1__SHIFT 0x4
1185#define DAGB0_WR_ADDR_DAGB_MAX_BURST0__CLIENT2__SHIFT 0x8
1186#define DAGB0_WR_ADDR_DAGB_MAX_BURST0__CLIENT3__SHIFT 0xc
1187#define DAGB0_WR_ADDR_DAGB_MAX_BURST0__CLIENT4__SHIFT 0x10
1188#define DAGB0_WR_ADDR_DAGB_MAX_BURST0__CLIENT5__SHIFT 0x14
1189#define DAGB0_WR_ADDR_DAGB_MAX_BURST0__CLIENT6__SHIFT 0x18
1190#define DAGB0_WR_ADDR_DAGB_MAX_BURST0__CLIENT7__SHIFT 0x1c
1191#define DAGB0_WR_ADDR_DAGB_MAX_BURST0__CLIENT0_MASK 0x0000000FL
1192#define DAGB0_WR_ADDR_DAGB_MAX_BURST0__CLIENT1_MASK 0x000000F0L
1193#define DAGB0_WR_ADDR_DAGB_MAX_BURST0__CLIENT2_MASK 0x00000F00L
1194#define DAGB0_WR_ADDR_DAGB_MAX_BURST0__CLIENT3_MASK 0x0000F000L
1195#define DAGB0_WR_ADDR_DAGB_MAX_BURST0__CLIENT4_MASK 0x000F0000L
1196#define DAGB0_WR_ADDR_DAGB_MAX_BURST0__CLIENT5_MASK 0x00F00000L
1197#define DAGB0_WR_ADDR_DAGB_MAX_BURST0__CLIENT6_MASK 0x0F000000L
1198#define DAGB0_WR_ADDR_DAGB_MAX_BURST0__CLIENT7_MASK 0xF0000000L
1199//DAGB0_WR_ADDR_DAGB_LAZY_TIMER0
1200#define DAGB0_WR_ADDR_DAGB_LAZY_TIMER0__CLIENT0__SHIFT 0x0
1201#define DAGB0_WR_ADDR_DAGB_LAZY_TIMER0__CLIENT1__SHIFT 0x4
1202#define DAGB0_WR_ADDR_DAGB_LAZY_TIMER0__CLIENT2__SHIFT 0x8
1203#define DAGB0_WR_ADDR_DAGB_LAZY_TIMER0__CLIENT3__SHIFT 0xc
1204#define DAGB0_WR_ADDR_DAGB_LAZY_TIMER0__CLIENT4__SHIFT 0x10
1205#define DAGB0_WR_ADDR_DAGB_LAZY_TIMER0__CLIENT5__SHIFT 0x14
1206#define DAGB0_WR_ADDR_DAGB_LAZY_TIMER0__CLIENT6__SHIFT 0x18
1207#define DAGB0_WR_ADDR_DAGB_LAZY_TIMER0__CLIENT7__SHIFT 0x1c
1208#define DAGB0_WR_ADDR_DAGB_LAZY_TIMER0__CLIENT0_MASK 0x0000000FL
1209#define DAGB0_WR_ADDR_DAGB_LAZY_TIMER0__CLIENT1_MASK 0x000000F0L
1210#define DAGB0_WR_ADDR_DAGB_LAZY_TIMER0__CLIENT2_MASK 0x00000F00L
1211#define DAGB0_WR_ADDR_DAGB_LAZY_TIMER0__CLIENT3_MASK 0x0000F000L
1212#define DAGB0_WR_ADDR_DAGB_LAZY_TIMER0__CLIENT4_MASK 0x000F0000L
1213#define DAGB0_WR_ADDR_DAGB_LAZY_TIMER0__CLIENT5_MASK 0x00F00000L
1214#define DAGB0_WR_ADDR_DAGB_LAZY_TIMER0__CLIENT6_MASK 0x0F000000L
1215#define DAGB0_WR_ADDR_DAGB_LAZY_TIMER0__CLIENT7_MASK 0xF0000000L
1216//DAGB0_WR_ADDR_DAGB_MAX_BURST1
1217#define DAGB0_WR_ADDR_DAGB_MAX_BURST1__CLIENT8__SHIFT 0x0
1218#define DAGB0_WR_ADDR_DAGB_MAX_BURST1__CLIENT9__SHIFT 0x4
1219#define DAGB0_WR_ADDR_DAGB_MAX_BURST1__CLIENT10__SHIFT 0x8
1220#define DAGB0_WR_ADDR_DAGB_MAX_BURST1__CLIENT11__SHIFT 0xc
1221#define DAGB0_WR_ADDR_DAGB_MAX_BURST1__CLIENT12__SHIFT 0x10
1222#define DAGB0_WR_ADDR_DAGB_MAX_BURST1__CLIENT13__SHIFT 0x14
1223#define DAGB0_WR_ADDR_DAGB_MAX_BURST1__CLIENT14__SHIFT 0x18
1224#define DAGB0_WR_ADDR_DAGB_MAX_BURST1__CLIENT15__SHIFT 0x1c
1225#define DAGB0_WR_ADDR_DAGB_MAX_BURST1__CLIENT8_MASK 0x0000000FL
1226#define DAGB0_WR_ADDR_DAGB_MAX_BURST1__CLIENT9_MASK 0x000000F0L
1227#define DAGB0_WR_ADDR_DAGB_MAX_BURST1__CLIENT10_MASK 0x00000F00L
1228#define DAGB0_WR_ADDR_DAGB_MAX_BURST1__CLIENT11_MASK 0x0000F000L
1229#define DAGB0_WR_ADDR_DAGB_MAX_BURST1__CLIENT12_MASK 0x000F0000L
1230#define DAGB0_WR_ADDR_DAGB_MAX_BURST1__CLIENT13_MASK 0x00F00000L
1231#define DAGB0_WR_ADDR_DAGB_MAX_BURST1__CLIENT14_MASK 0x0F000000L
1232#define DAGB0_WR_ADDR_DAGB_MAX_BURST1__CLIENT15_MASK 0xF0000000L
1233//DAGB0_WR_ADDR_DAGB_LAZY_TIMER1
1234#define DAGB0_WR_ADDR_DAGB_LAZY_TIMER1__CLIENT8__SHIFT 0x0
1235#define DAGB0_WR_ADDR_DAGB_LAZY_TIMER1__CLIENT9__SHIFT 0x4
1236#define DAGB0_WR_ADDR_DAGB_LAZY_TIMER1__CLIENT10__SHIFT 0x8
1237#define DAGB0_WR_ADDR_DAGB_LAZY_TIMER1__CLIENT11__SHIFT 0xc
1238#define DAGB0_WR_ADDR_DAGB_LAZY_TIMER1__CLIENT12__SHIFT 0x10
1239#define DAGB0_WR_ADDR_DAGB_LAZY_TIMER1__CLIENT13__SHIFT 0x14
1240#define DAGB0_WR_ADDR_DAGB_LAZY_TIMER1__CLIENT14__SHIFT 0x18
1241#define DAGB0_WR_ADDR_DAGB_LAZY_TIMER1__CLIENT15__SHIFT 0x1c
1242#define DAGB0_WR_ADDR_DAGB_LAZY_TIMER1__CLIENT8_MASK 0x0000000FL
1243#define DAGB0_WR_ADDR_DAGB_LAZY_TIMER1__CLIENT9_MASK 0x000000F0L
1244#define DAGB0_WR_ADDR_DAGB_LAZY_TIMER1__CLIENT10_MASK 0x00000F00L
1245#define DAGB0_WR_ADDR_DAGB_LAZY_TIMER1__CLIENT11_MASK 0x0000F000L
1246#define DAGB0_WR_ADDR_DAGB_LAZY_TIMER1__CLIENT12_MASK 0x000F0000L
1247#define DAGB0_WR_ADDR_DAGB_LAZY_TIMER1__CLIENT13_MASK 0x00F00000L
1248#define DAGB0_WR_ADDR_DAGB_LAZY_TIMER1__CLIENT14_MASK 0x0F000000L
1249#define DAGB0_WR_ADDR_DAGB_LAZY_TIMER1__CLIENT15_MASK 0xF0000000L
1250//DAGB0_WR_DATA_DAGB
1251#define DAGB0_WR_DATA_DAGB__DAGB_ENABLE__SHIFT 0x0
1252#define DAGB0_WR_DATA_DAGB__ENABLE_JUMP_AHEAD__SHIFT 0x3
1253#define DAGB0_WR_DATA_DAGB__DISABLE_SELF_INIT__SHIFT 0x6
1254#define DAGB0_WR_DATA_DAGB__WHOAMI__SHIFT 0x7
1255#define DAGB0_WR_DATA_DAGB__DAGB_ENABLE_MASK 0x00000007L
1256#define DAGB0_WR_DATA_DAGB__ENABLE_JUMP_AHEAD_MASK 0x00000038L
1257#define DAGB0_WR_DATA_DAGB__DISABLE_SELF_INIT_MASK 0x00000040L
1258#define DAGB0_WR_DATA_DAGB__WHOAMI_MASK 0x00001F80L
1259//DAGB0_WR_DATA_DAGB_MAX_BURST0
1260#define DAGB0_WR_DATA_DAGB_MAX_BURST0__CLIENT0__SHIFT 0x0
1261#define DAGB0_WR_DATA_DAGB_MAX_BURST0__CLIENT1__SHIFT 0x4
1262#define DAGB0_WR_DATA_DAGB_MAX_BURST0__CLIENT2__SHIFT 0x8
1263#define DAGB0_WR_DATA_DAGB_MAX_BURST0__CLIENT3__SHIFT 0xc
1264#define DAGB0_WR_DATA_DAGB_MAX_BURST0__CLIENT4__SHIFT 0x10
1265#define DAGB0_WR_DATA_DAGB_MAX_BURST0__CLIENT5__SHIFT 0x14
1266#define DAGB0_WR_DATA_DAGB_MAX_BURST0__CLIENT6__SHIFT 0x18
1267#define DAGB0_WR_DATA_DAGB_MAX_BURST0__CLIENT7__SHIFT 0x1c
1268#define DAGB0_WR_DATA_DAGB_MAX_BURST0__CLIENT0_MASK 0x0000000FL
1269#define DAGB0_WR_DATA_DAGB_MAX_BURST0__CLIENT1_MASK 0x000000F0L
1270#define DAGB0_WR_DATA_DAGB_MAX_BURST0__CLIENT2_MASK 0x00000F00L
1271#define DAGB0_WR_DATA_DAGB_MAX_BURST0__CLIENT3_MASK 0x0000F000L
1272#define DAGB0_WR_DATA_DAGB_MAX_BURST0__CLIENT4_MASK 0x000F0000L
1273#define DAGB0_WR_DATA_DAGB_MAX_BURST0__CLIENT5_MASK 0x00F00000L
1274#define DAGB0_WR_DATA_DAGB_MAX_BURST0__CLIENT6_MASK 0x0F000000L
1275#define DAGB0_WR_DATA_DAGB_MAX_BURST0__CLIENT7_MASK 0xF0000000L
1276//DAGB0_WR_DATA_DAGB_LAZY_TIMER0
1277#define DAGB0_WR_DATA_DAGB_LAZY_TIMER0__CLIENT0__SHIFT 0x0
1278#define DAGB0_WR_DATA_DAGB_LAZY_TIMER0__CLIENT1__SHIFT 0x4
1279#define DAGB0_WR_DATA_DAGB_LAZY_TIMER0__CLIENT2__SHIFT 0x8
1280#define DAGB0_WR_DATA_DAGB_LAZY_TIMER0__CLIENT3__SHIFT 0xc
1281#define DAGB0_WR_DATA_DAGB_LAZY_TIMER0__CLIENT4__SHIFT 0x10
1282#define DAGB0_WR_DATA_DAGB_LAZY_TIMER0__CLIENT5__SHIFT 0x14
1283#define DAGB0_WR_DATA_DAGB_LAZY_TIMER0__CLIENT6__SHIFT 0x18
1284#define DAGB0_WR_DATA_DAGB_LAZY_TIMER0__CLIENT7__SHIFT 0x1c
1285#define DAGB0_WR_DATA_DAGB_LAZY_TIMER0__CLIENT0_MASK 0x0000000FL
1286#define DAGB0_WR_DATA_DAGB_LAZY_TIMER0__CLIENT1_MASK 0x000000F0L
1287#define DAGB0_WR_DATA_DAGB_LAZY_TIMER0__CLIENT2_MASK 0x00000F00L
1288#define DAGB0_WR_DATA_DAGB_LAZY_TIMER0__CLIENT3_MASK 0x0000F000L
1289#define DAGB0_WR_DATA_DAGB_LAZY_TIMER0__CLIENT4_MASK 0x000F0000L
1290#define DAGB0_WR_DATA_DAGB_LAZY_TIMER0__CLIENT5_MASK 0x00F00000L
1291#define DAGB0_WR_DATA_DAGB_LAZY_TIMER0__CLIENT6_MASK 0x0F000000L
1292#define DAGB0_WR_DATA_DAGB_LAZY_TIMER0__CLIENT7_MASK 0xF0000000L
1293//DAGB0_WR_DATA_DAGB_MAX_BURST1
1294#define DAGB0_WR_DATA_DAGB_MAX_BURST1__CLIENT8__SHIFT 0x0
1295#define DAGB0_WR_DATA_DAGB_MAX_BURST1__CLIENT9__SHIFT 0x4
1296#define DAGB0_WR_DATA_DAGB_MAX_BURST1__CLIENT10__SHIFT 0x8
1297#define DAGB0_WR_DATA_DAGB_MAX_BURST1__CLIENT11__SHIFT 0xc
1298#define DAGB0_WR_DATA_DAGB_MAX_BURST1__CLIENT12__SHIFT 0x10
1299#define DAGB0_WR_DATA_DAGB_MAX_BURST1__CLIENT13__SHIFT 0x14
1300#define DAGB0_WR_DATA_DAGB_MAX_BURST1__CLIENT14__SHIFT 0x18
1301#define DAGB0_WR_DATA_DAGB_MAX_BURST1__CLIENT15__SHIFT 0x1c
1302#define DAGB0_WR_DATA_DAGB_MAX_BURST1__CLIENT8_MASK 0x0000000FL
1303#define DAGB0_WR_DATA_DAGB_MAX_BURST1__CLIENT9_MASK 0x000000F0L
1304#define DAGB0_WR_DATA_DAGB_MAX_BURST1__CLIENT10_MASK 0x00000F00L
1305#define DAGB0_WR_DATA_DAGB_MAX_BURST1__CLIENT11_MASK 0x0000F000L
1306#define DAGB0_WR_DATA_DAGB_MAX_BURST1__CLIENT12_MASK 0x000F0000L
1307#define DAGB0_WR_DATA_DAGB_MAX_BURST1__CLIENT13_MASK 0x00F00000L
1308#define DAGB0_WR_DATA_DAGB_MAX_BURST1__CLIENT14_MASK 0x0F000000L
1309#define DAGB0_WR_DATA_DAGB_MAX_BURST1__CLIENT15_MASK 0xF0000000L
1310//DAGB0_WR_DATA_DAGB_LAZY_TIMER1
1311#define DAGB0_WR_DATA_DAGB_LAZY_TIMER1__CLIENT8__SHIFT 0x0
1312#define DAGB0_WR_DATA_DAGB_LAZY_TIMER1__CLIENT9__SHIFT 0x4
1313#define DAGB0_WR_DATA_DAGB_LAZY_TIMER1__CLIENT10__SHIFT 0x8
1314#define DAGB0_WR_DATA_DAGB_LAZY_TIMER1__CLIENT11__SHIFT 0xc
1315#define DAGB0_WR_DATA_DAGB_LAZY_TIMER1__CLIENT12__SHIFT 0x10
1316#define DAGB0_WR_DATA_DAGB_LAZY_TIMER1__CLIENT13__SHIFT 0x14
1317#define DAGB0_WR_DATA_DAGB_LAZY_TIMER1__CLIENT14__SHIFT 0x18
1318#define DAGB0_WR_DATA_DAGB_LAZY_TIMER1__CLIENT15__SHIFT 0x1c
1319#define DAGB0_WR_DATA_DAGB_LAZY_TIMER1__CLIENT8_MASK 0x0000000FL
1320#define DAGB0_WR_DATA_DAGB_LAZY_TIMER1__CLIENT9_MASK 0x000000F0L
1321#define DAGB0_WR_DATA_DAGB_LAZY_TIMER1__CLIENT10_MASK 0x00000F00L
1322#define DAGB0_WR_DATA_DAGB_LAZY_TIMER1__CLIENT11_MASK 0x0000F000L
1323#define DAGB0_WR_DATA_DAGB_LAZY_TIMER1__CLIENT12_MASK 0x000F0000L
1324#define DAGB0_WR_DATA_DAGB_LAZY_TIMER1__CLIENT13_MASK 0x00F00000L
1325#define DAGB0_WR_DATA_DAGB_LAZY_TIMER1__CLIENT14_MASK 0x0F000000L
1326#define DAGB0_WR_DATA_DAGB_LAZY_TIMER1__CLIENT15_MASK 0xF0000000L
1327//DAGB0_WR_VC0_CNTL
1328#define DAGB0_WR_VC0_CNTL__STOR_CREDIT__SHIFT 0x0
1329#define DAGB0_WR_VC0_CNTL__EA_CREDIT__SHIFT 0x5
1330#define DAGB0_WR_VC0_CNTL__MAX_BW_ENABLE__SHIFT 0xb
1331#define DAGB0_WR_VC0_CNTL__MAX_BW__SHIFT 0xc
1332#define DAGB0_WR_VC0_CNTL__MIN_BW_ENABLE__SHIFT 0x14
1333#define DAGB0_WR_VC0_CNTL__MIN_BW__SHIFT 0x15
1334#define DAGB0_WR_VC0_CNTL__OSD_LIMITER_ENABLE__SHIFT 0x18
1335#define DAGB0_WR_VC0_CNTL__MAX_OSD__SHIFT 0x19
1336#define DAGB0_WR_VC0_CNTL__STOR_CREDIT_MASK 0x0000001FL
1337#define DAGB0_WR_VC0_CNTL__EA_CREDIT_MASK 0x000007E0L
1338#define DAGB0_WR_VC0_CNTL__MAX_BW_ENABLE_MASK 0x00000800L
1339#define DAGB0_WR_VC0_CNTL__MAX_BW_MASK 0x000FF000L
1340#define DAGB0_WR_VC0_CNTL__MIN_BW_ENABLE_MASK 0x00100000L
1341#define DAGB0_WR_VC0_CNTL__MIN_BW_MASK 0x00E00000L
1342#define DAGB0_WR_VC0_CNTL__OSD_LIMITER_ENABLE_MASK 0x01000000L
1343#define DAGB0_WR_VC0_CNTL__MAX_OSD_MASK 0xFE000000L
1344//DAGB0_WR_VC1_CNTL
1345#define DAGB0_WR_VC1_CNTL__STOR_CREDIT__SHIFT 0x0
1346#define DAGB0_WR_VC1_CNTL__EA_CREDIT__SHIFT 0x5
1347#define DAGB0_WR_VC1_CNTL__MAX_BW_ENABLE__SHIFT 0xb
1348#define DAGB0_WR_VC1_CNTL__MAX_BW__SHIFT 0xc
1349#define DAGB0_WR_VC1_CNTL__MIN_BW_ENABLE__SHIFT 0x14
1350#define DAGB0_WR_VC1_CNTL__MIN_BW__SHIFT 0x15
1351#define DAGB0_WR_VC1_CNTL__OSD_LIMITER_ENABLE__SHIFT 0x18
1352#define DAGB0_WR_VC1_CNTL__MAX_OSD__SHIFT 0x19
1353#define DAGB0_WR_VC1_CNTL__STOR_CREDIT_MASK 0x0000001FL
1354#define DAGB0_WR_VC1_CNTL__EA_CREDIT_MASK 0x000007E0L
1355#define DAGB0_WR_VC1_CNTL__MAX_BW_ENABLE_MASK 0x00000800L
1356#define DAGB0_WR_VC1_CNTL__MAX_BW_MASK 0x000FF000L
1357#define DAGB0_WR_VC1_CNTL__MIN_BW_ENABLE_MASK 0x00100000L
1358#define DAGB0_WR_VC1_CNTL__MIN_BW_MASK 0x00E00000L
1359#define DAGB0_WR_VC1_CNTL__OSD_LIMITER_ENABLE_MASK 0x01000000L
1360#define DAGB0_WR_VC1_CNTL__MAX_OSD_MASK 0xFE000000L
1361//DAGB0_WR_VC2_CNTL
1362#define DAGB0_WR_VC2_CNTL__STOR_CREDIT__SHIFT 0x0
1363#define DAGB0_WR_VC2_CNTL__EA_CREDIT__SHIFT 0x5
1364#define DAGB0_WR_VC2_CNTL__MAX_BW_ENABLE__SHIFT 0xb
1365#define DAGB0_WR_VC2_CNTL__MAX_BW__SHIFT 0xc
1366#define DAGB0_WR_VC2_CNTL__MIN_BW_ENABLE__SHIFT 0x14
1367#define DAGB0_WR_VC2_CNTL__MIN_BW__SHIFT 0x15
1368#define DAGB0_WR_VC2_CNTL__OSD_LIMITER_ENABLE__SHIFT 0x18
1369#define DAGB0_WR_VC2_CNTL__MAX_OSD__SHIFT 0x19
1370#define DAGB0_WR_VC2_CNTL__STOR_CREDIT_MASK 0x0000001FL
1371#define DAGB0_WR_VC2_CNTL__EA_CREDIT_MASK 0x000007E0L
1372#define DAGB0_WR_VC2_CNTL__MAX_BW_ENABLE_MASK 0x00000800L
1373#define DAGB0_WR_VC2_CNTL__MAX_BW_MASK 0x000FF000L
1374#define DAGB0_WR_VC2_CNTL__MIN_BW_ENABLE_MASK 0x00100000L
1375#define DAGB0_WR_VC2_CNTL__MIN_BW_MASK 0x00E00000L
1376#define DAGB0_WR_VC2_CNTL__OSD_LIMITER_ENABLE_MASK 0x01000000L
1377#define DAGB0_WR_VC2_CNTL__MAX_OSD_MASK 0xFE000000L
1378//DAGB0_WR_VC3_CNTL
1379#define DAGB0_WR_VC3_CNTL__STOR_CREDIT__SHIFT 0x0
1380#define DAGB0_WR_VC3_CNTL__EA_CREDIT__SHIFT 0x5
1381#define DAGB0_WR_VC3_CNTL__MAX_BW_ENABLE__SHIFT 0xb
1382#define DAGB0_WR_VC3_CNTL__MAX_BW__SHIFT 0xc
1383#define DAGB0_WR_VC3_CNTL__MIN_BW_ENABLE__SHIFT 0x14
1384#define DAGB0_WR_VC3_CNTL__MIN_BW__SHIFT 0x15
1385#define DAGB0_WR_VC3_CNTL__OSD_LIMITER_ENABLE__SHIFT 0x18
1386#define DAGB0_WR_VC3_CNTL__MAX_OSD__SHIFT 0x19
1387#define DAGB0_WR_VC3_CNTL__STOR_CREDIT_MASK 0x0000001FL
1388#define DAGB0_WR_VC3_CNTL__EA_CREDIT_MASK 0x000007E0L
1389#define DAGB0_WR_VC3_CNTL__MAX_BW_ENABLE_MASK 0x00000800L
1390#define DAGB0_WR_VC3_CNTL__MAX_BW_MASK 0x000FF000L
1391#define DAGB0_WR_VC3_CNTL__MIN_BW_ENABLE_MASK 0x00100000L
1392#define DAGB0_WR_VC3_CNTL__MIN_BW_MASK 0x00E00000L
1393#define DAGB0_WR_VC3_CNTL__OSD_LIMITER_ENABLE_MASK 0x01000000L
1394#define DAGB0_WR_VC3_CNTL__MAX_OSD_MASK 0xFE000000L
1395//DAGB0_WR_VC4_CNTL
1396#define DAGB0_WR_VC4_CNTL__STOR_CREDIT__SHIFT 0x0
1397#define DAGB0_WR_VC4_CNTL__EA_CREDIT__SHIFT 0x5
1398#define DAGB0_WR_VC4_CNTL__MAX_BW_ENABLE__SHIFT 0xb
1399#define DAGB0_WR_VC4_CNTL__MAX_BW__SHIFT 0xc
1400#define DAGB0_WR_VC4_CNTL__MIN_BW_ENABLE__SHIFT 0x14
1401#define DAGB0_WR_VC4_CNTL__MIN_BW__SHIFT 0x15
1402#define DAGB0_WR_VC4_CNTL__OSD_LIMITER_ENABLE__SHIFT 0x18
1403#define DAGB0_WR_VC4_CNTL__MAX_OSD__SHIFT 0x19
1404#define DAGB0_WR_VC4_CNTL__STOR_CREDIT_MASK 0x0000001FL
1405#define DAGB0_WR_VC4_CNTL__EA_CREDIT_MASK 0x000007E0L
1406#define DAGB0_WR_VC4_CNTL__MAX_BW_ENABLE_MASK 0x00000800L
1407#define DAGB0_WR_VC4_CNTL__MAX_BW_MASK 0x000FF000L
1408#define DAGB0_WR_VC4_CNTL__MIN_BW_ENABLE_MASK 0x00100000L
1409#define DAGB0_WR_VC4_CNTL__MIN_BW_MASK 0x00E00000L
1410#define DAGB0_WR_VC4_CNTL__OSD_LIMITER_ENABLE_MASK 0x01000000L
1411#define DAGB0_WR_VC4_CNTL__MAX_OSD_MASK 0xFE000000L
1412//DAGB0_WR_VC5_CNTL
1413#define DAGB0_WR_VC5_CNTL__STOR_CREDIT__SHIFT 0x0
1414#define DAGB0_WR_VC5_CNTL__EA_CREDIT__SHIFT 0x5
1415#define DAGB0_WR_VC5_CNTL__MAX_BW_ENABLE__SHIFT 0xb
1416#define DAGB0_WR_VC5_CNTL__MAX_BW__SHIFT 0xc
1417#define DAGB0_WR_VC5_CNTL__MIN_BW_ENABLE__SHIFT 0x14
1418#define DAGB0_WR_VC5_CNTL__MIN_BW__SHIFT 0x15
1419#define DAGB0_WR_VC5_CNTL__OSD_LIMITER_ENABLE__SHIFT 0x18
1420#define DAGB0_WR_VC5_CNTL__MAX_OSD__SHIFT 0x19
1421#define DAGB0_WR_VC5_CNTL__STOR_CREDIT_MASK 0x0000001FL
1422#define DAGB0_WR_VC5_CNTL__EA_CREDIT_MASK 0x000007E0L
1423#define DAGB0_WR_VC5_CNTL__MAX_BW_ENABLE_MASK 0x00000800L
1424#define DAGB0_WR_VC5_CNTL__MAX_BW_MASK 0x000FF000L
1425#define DAGB0_WR_VC5_CNTL__MIN_BW_ENABLE_MASK 0x00100000L
1426#define DAGB0_WR_VC5_CNTL__MIN_BW_MASK 0x00E00000L
1427#define DAGB0_WR_VC5_CNTL__OSD_LIMITER_ENABLE_MASK 0x01000000L
1428#define DAGB0_WR_VC5_CNTL__MAX_OSD_MASK 0xFE000000L
1429//DAGB0_WR_VC6_CNTL
1430#define DAGB0_WR_VC6_CNTL__STOR_CREDIT__SHIFT 0x0
1431#define DAGB0_WR_VC6_CNTL__EA_CREDIT__SHIFT 0x5
1432#define DAGB0_WR_VC6_CNTL__MAX_BW_ENABLE__SHIFT 0xb
1433#define DAGB0_WR_VC6_CNTL__MAX_BW__SHIFT 0xc
1434#define DAGB0_WR_VC6_CNTL__MIN_BW_ENABLE__SHIFT 0x14
1435#define DAGB0_WR_VC6_CNTL__MIN_BW__SHIFT 0x15
1436#define DAGB0_WR_VC6_CNTL__OSD_LIMITER_ENABLE__SHIFT 0x18
1437#define DAGB0_WR_VC6_CNTL__MAX_OSD__SHIFT 0x19
1438#define DAGB0_WR_VC6_CNTL__STOR_CREDIT_MASK 0x0000001FL
1439#define DAGB0_WR_VC6_CNTL__EA_CREDIT_MASK 0x000007E0L
1440#define DAGB0_WR_VC6_CNTL__MAX_BW_ENABLE_MASK 0x00000800L
1441#define DAGB0_WR_VC6_CNTL__MAX_BW_MASK 0x000FF000L
1442#define DAGB0_WR_VC6_CNTL__MIN_BW_ENABLE_MASK 0x00100000L
1443#define DAGB0_WR_VC6_CNTL__MIN_BW_MASK 0x00E00000L
1444#define DAGB0_WR_VC6_CNTL__OSD_LIMITER_ENABLE_MASK 0x01000000L
1445#define DAGB0_WR_VC6_CNTL__MAX_OSD_MASK 0xFE000000L
1446//DAGB0_WR_VC7_CNTL
1447#define DAGB0_WR_VC7_CNTL__STOR_CREDIT__SHIFT 0x0
1448#define DAGB0_WR_VC7_CNTL__EA_CREDIT__SHIFT 0x5
1449#define DAGB0_WR_VC7_CNTL__MAX_BW_ENABLE__SHIFT 0xb
1450#define DAGB0_WR_VC7_CNTL__MAX_BW__SHIFT 0xc
1451#define DAGB0_WR_VC7_CNTL__MIN_BW_ENABLE__SHIFT 0x14
1452#define DAGB0_WR_VC7_CNTL__MIN_BW__SHIFT 0x15
1453#define DAGB0_WR_VC7_CNTL__OSD_LIMITER_ENABLE__SHIFT 0x18
1454#define DAGB0_WR_VC7_CNTL__MAX_OSD__SHIFT 0x19
1455#define DAGB0_WR_VC7_CNTL__STOR_CREDIT_MASK 0x0000001FL
1456#define DAGB0_WR_VC7_CNTL__EA_CREDIT_MASK 0x000007E0L
1457#define DAGB0_WR_VC7_CNTL__MAX_BW_ENABLE_MASK 0x00000800L
1458#define DAGB0_WR_VC7_CNTL__MAX_BW_MASK 0x000FF000L
1459#define DAGB0_WR_VC7_CNTL__MIN_BW_ENABLE_MASK 0x00100000L
1460#define DAGB0_WR_VC7_CNTL__MIN_BW_MASK 0x00E00000L
1461#define DAGB0_WR_VC7_CNTL__OSD_LIMITER_ENABLE_MASK 0x01000000L
1462#define DAGB0_WR_VC7_CNTL__MAX_OSD_MASK 0xFE000000L
1463//DAGB0_WR_CNTL_MISC
1464#define DAGB0_WR_CNTL_MISC__STOR_POOL_CREDIT__SHIFT 0x0
1465#define DAGB0_WR_CNTL_MISC__EA_POOL_CREDIT__SHIFT 0x6
1466#define DAGB0_WR_CNTL_MISC__IO_EA_CREDIT__SHIFT 0xd
1467#define DAGB0_WR_CNTL_MISC__STOR_CC_LEGACY_MODE__SHIFT 0x13
1468#define DAGB0_WR_CNTL_MISC__EA_CC_LEGACY_MODE__SHIFT 0x14
1469#define DAGB0_WR_CNTL_MISC__UTCL2_CID__SHIFT 0x15
1470#define DAGB0_WR_CNTL_MISC__STOR_POOL_CREDIT_MASK 0x0000003FL
1471#define DAGB0_WR_CNTL_MISC__EA_POOL_CREDIT_MASK 0x00001FC0L
1472#define DAGB0_WR_CNTL_MISC__IO_EA_CREDIT_MASK 0x0007E000L
1473#define DAGB0_WR_CNTL_MISC__STOR_CC_LEGACY_MODE_MASK 0x00080000L
1474#define DAGB0_WR_CNTL_MISC__EA_CC_LEGACY_MODE_MASK 0x00100000L
1475#define DAGB0_WR_CNTL_MISC__UTCL2_CID_MASK 0x03E00000L
1476//DAGB0_WR_TLB_CREDIT
1477#define DAGB0_WR_TLB_CREDIT__TLB0__SHIFT 0x0
1478#define DAGB0_WR_TLB_CREDIT__TLB1__SHIFT 0x5
1479#define DAGB0_WR_TLB_CREDIT__TLB2__SHIFT 0xa
1480#define DAGB0_WR_TLB_CREDIT__TLB3__SHIFT 0xf
1481#define DAGB0_WR_TLB_CREDIT__TLB4__SHIFT 0x14
1482#define DAGB0_WR_TLB_CREDIT__TLB5__SHIFT 0x19
1483#define DAGB0_WR_TLB_CREDIT__TLB0_MASK 0x0000001FL
1484#define DAGB0_WR_TLB_CREDIT__TLB1_MASK 0x000003E0L
1485#define DAGB0_WR_TLB_CREDIT__TLB2_MASK 0x00007C00L
1486#define DAGB0_WR_TLB_CREDIT__TLB3_MASK 0x000F8000L
1487#define DAGB0_WR_TLB_CREDIT__TLB4_MASK 0x01F00000L
1488#define DAGB0_WR_TLB_CREDIT__TLB5_MASK 0x3E000000L
1489//DAGB0_WR_DATA_CREDIT
1490#define DAGB0_WR_DATA_CREDIT__DLOCK_VC_CREDITS__SHIFT 0x0
1491#define DAGB0_WR_DATA_CREDIT__LARGE_BURST_CREDITS__SHIFT 0x8
1492#define DAGB0_WR_DATA_CREDIT__MIDDLE_BURST_CREDITS__SHIFT 0x10
1493#define DAGB0_WR_DATA_CREDIT__SMALL_BURST_CREDITS__SHIFT 0x18
1494#define DAGB0_WR_DATA_CREDIT__DLOCK_VC_CREDITS_MASK 0x000000FFL
1495#define DAGB0_WR_DATA_CREDIT__LARGE_BURST_CREDITS_MASK 0x0000FF00L
1496#define DAGB0_WR_DATA_CREDIT__MIDDLE_BURST_CREDITS_MASK 0x00FF0000L
1497#define DAGB0_WR_DATA_CREDIT__SMALL_BURST_CREDITS_MASK 0xFF000000L
1498//DAGB0_WR_MISC_CREDIT
1499#define DAGB0_WR_MISC_CREDIT__ATOMIC_CREDIT__SHIFT 0x0
1500#define DAGB0_WR_MISC_CREDIT__DLOCK_VC_NUM__SHIFT 0x6
1501#define DAGB0_WR_MISC_CREDIT__OSD_CREDIT__SHIFT 0x9
1502#define DAGB0_WR_MISC_CREDIT__OSD_DLOCK_CREDIT__SHIFT 0x10
1503#define DAGB0_WR_MISC_CREDIT__ATOMIC_CREDIT_MASK 0x0000003FL
1504#define DAGB0_WR_MISC_CREDIT__DLOCK_VC_NUM_MASK 0x000001C0L
1505#define DAGB0_WR_MISC_CREDIT__OSD_CREDIT_MASK 0x0000FE00L
1506#define DAGB0_WR_MISC_CREDIT__OSD_DLOCK_CREDIT_MASK 0x007F0000L
1507//DAGB0_WRCLI_ASK_PENDING
1508#define DAGB0_WRCLI_ASK_PENDING__BUSY__SHIFT 0x0
1509#define DAGB0_WRCLI_ASK_PENDING__BUSY_MASK 0xFFFFFFFFL
1510//DAGB0_WRCLI_GO_PENDING
1511#define DAGB0_WRCLI_GO_PENDING__BUSY__SHIFT 0x0
1512#define DAGB0_WRCLI_GO_PENDING__BUSY_MASK 0xFFFFFFFFL
1513//DAGB0_WRCLI_GBLSEND_PENDING
1514#define DAGB0_WRCLI_GBLSEND_PENDING__BUSY__SHIFT 0x0
1515#define DAGB0_WRCLI_GBLSEND_PENDING__BUSY_MASK 0xFFFFFFFFL
1516//DAGB0_WRCLI_TLB_PENDING
1517#define DAGB0_WRCLI_TLB_PENDING__BUSY__SHIFT 0x0
1518#define DAGB0_WRCLI_TLB_PENDING__BUSY_MASK 0xFFFFFFFFL
1519//DAGB0_WRCLI_OARB_PENDING
1520#define DAGB0_WRCLI_OARB_PENDING__BUSY__SHIFT 0x0
1521#define DAGB0_WRCLI_OARB_PENDING__BUSY_MASK 0xFFFFFFFFL
1522//DAGB0_WRCLI_OSD_PENDING
1523#define DAGB0_WRCLI_OSD_PENDING__BUSY__SHIFT 0x0
1524#define DAGB0_WRCLI_OSD_PENDING__BUSY_MASK 0xFFFFFFFFL
1525//DAGB0_WRCLI_DBUS_ASK_PENDING
1526#define DAGB0_WRCLI_DBUS_ASK_PENDING__BUSY__SHIFT 0x0
1527#define DAGB0_WRCLI_DBUS_ASK_PENDING__BUSY_MASK 0xFFFFFFFFL
1528//DAGB0_WRCLI_DBUS_GO_PENDING
1529#define DAGB0_WRCLI_DBUS_GO_PENDING__BUSY__SHIFT 0x0
1530#define DAGB0_WRCLI_DBUS_GO_PENDING__BUSY_MASK 0xFFFFFFFFL
1531//DAGB0_DAGB_DLY
1532#define DAGB0_DAGB_DLY__DLY__SHIFT 0x0
1533#define DAGB0_DAGB_DLY__CLI__SHIFT 0x8
1534#define DAGB0_DAGB_DLY__POS__SHIFT 0x10
1535#define DAGB0_DAGB_DLY__DLY_MASK 0x000000FFL
1536#define DAGB0_DAGB_DLY__CLI_MASK 0x0000FF00L
1537#define DAGB0_DAGB_DLY__POS_MASK 0x000F0000L
1538//DAGB0_CNTL_MISC
1539#define DAGB0_CNTL_MISC__EA_VC0_REMAP__SHIFT 0x0
1540#define DAGB0_CNTL_MISC__EA_VC1_REMAP__SHIFT 0x3
1541#define DAGB0_CNTL_MISC__EA_VC2_REMAP__SHIFT 0x6
1542#define DAGB0_CNTL_MISC__EA_VC3_REMAP__SHIFT 0x9
1543#define DAGB0_CNTL_MISC__EA_VC4_REMAP__SHIFT 0xc
1544#define DAGB0_CNTL_MISC__EA_VC5_REMAP__SHIFT 0xf
1545#define DAGB0_CNTL_MISC__EA_VC6_REMAP__SHIFT 0x12
1546#define DAGB0_CNTL_MISC__EA_VC7_REMAP__SHIFT 0x15
1547#define DAGB0_CNTL_MISC__BW_INIT_CYCLE__SHIFT 0x18
1548#define DAGB0_CNTL_MISC__BW_RW_GAP_CYCLE__SHIFT 0x1e
1549#define DAGB0_CNTL_MISC__EA_VC0_REMAP_MASK 0x00000007L
1550#define DAGB0_CNTL_MISC__EA_VC1_REMAP_MASK 0x00000038L
1551#define DAGB0_CNTL_MISC__EA_VC2_REMAP_MASK 0x000001C0L
1552#define DAGB0_CNTL_MISC__EA_VC3_REMAP_MASK 0x00000E00L
1553#define DAGB0_CNTL_MISC__EA_VC4_REMAP_MASK 0x00007000L
1554#define DAGB0_CNTL_MISC__EA_VC5_REMAP_MASK 0x00038000L
1555#define DAGB0_CNTL_MISC__EA_VC6_REMAP_MASK 0x001C0000L
1556#define DAGB0_CNTL_MISC__EA_VC7_REMAP_MASK 0x00E00000L
1557#define DAGB0_CNTL_MISC__BW_INIT_CYCLE_MASK 0x3F000000L
1558#define DAGB0_CNTL_MISC__BW_RW_GAP_CYCLE_MASK 0xC0000000L
1559//DAGB0_CNTL_MISC2
1560#define DAGB0_CNTL_MISC2__URG_BOOST_ENABLE__SHIFT 0x0
1561#define DAGB0_CNTL_MISC2__URG_HALT_ENABLE__SHIFT 0x1
1562#define DAGB0_CNTL_MISC2__DISABLE_WRREQ_CG__SHIFT 0x2
1563#define DAGB0_CNTL_MISC2__DISABLE_WRRET_CG__SHIFT 0x3
1564#define DAGB0_CNTL_MISC2__DISABLE_RDREQ_CG__SHIFT 0x4
1565#define DAGB0_CNTL_MISC2__DISABLE_RDRET_CG__SHIFT 0x5
1566#define DAGB0_CNTL_MISC2__DISABLE_TLBWR_CG__SHIFT 0x6
1567#define DAGB0_CNTL_MISC2__DISABLE_TLBRD_CG__SHIFT 0x7
1568#define DAGB0_CNTL_MISC2__DISABLE_EAWRREQ_BUSY__SHIFT 0x8
1569#define DAGB0_CNTL_MISC2__DISABLE_EARDREQ_BUSY__SHIFT 0x9
1570#define DAGB0_CNTL_MISC2__SWAP_CTL__SHIFT 0xa
1571#define DAGB0_CNTL_MISC2__URG_BOOST_ENABLE_MASK 0x00000001L
1572#define DAGB0_CNTL_MISC2__URG_HALT_ENABLE_MASK 0x00000002L
1573#define DAGB0_CNTL_MISC2__DISABLE_WRREQ_CG_MASK 0x00000004L
1574#define DAGB0_CNTL_MISC2__DISABLE_WRRET_CG_MASK 0x00000008L
1575#define DAGB0_CNTL_MISC2__DISABLE_RDREQ_CG_MASK 0x00000010L
1576#define DAGB0_CNTL_MISC2__DISABLE_RDRET_CG_MASK 0x00000020L
1577#define DAGB0_CNTL_MISC2__DISABLE_TLBWR_CG_MASK 0x00000040L
1578#define DAGB0_CNTL_MISC2__DISABLE_TLBRD_CG_MASK 0x00000080L
1579#define DAGB0_CNTL_MISC2__DISABLE_EAWRREQ_BUSY_MASK 0x00000100L
1580#define DAGB0_CNTL_MISC2__DISABLE_EARDREQ_BUSY_MASK 0x00000200L
1581#define DAGB0_CNTL_MISC2__SWAP_CTL_MASK 0x00000400L
1582//DAGB0_FIFO_EMPTY
1583#define DAGB0_FIFO_EMPTY__EMPTY__SHIFT 0x0
1584#define DAGB0_FIFO_EMPTY__EMPTY_MASK 0x00FFFFFFL
1585//DAGB0_FIFO_FULL
1586#define DAGB0_FIFO_FULL__FULL__SHIFT 0x0
1587#define DAGB0_FIFO_FULL__FULL_MASK 0x007FFFFFL
1588//DAGB0_WR_CREDITS_FULL
1589#define DAGB0_WR_CREDITS_FULL__FULL__SHIFT 0x0
1590#define DAGB0_WR_CREDITS_FULL__FULL_MASK 0x0007FFFFL
1591//DAGB0_RD_CREDITS_FULL
1592#define DAGB0_RD_CREDITS_FULL__FULL__SHIFT 0x0
1593#define DAGB0_RD_CREDITS_FULL__FULL_MASK 0x0003FFFFL
1594//DAGB0_PERFCOUNTER_LO
1595#define DAGB0_PERFCOUNTER_LO__COUNTER_LO__SHIFT 0x0
1596#define DAGB0_PERFCOUNTER_LO__COUNTER_LO_MASK 0xFFFFFFFFL
1597//DAGB0_PERFCOUNTER_HI
1598#define DAGB0_PERFCOUNTER_HI__COUNTER_HI__SHIFT 0x0
1599#define DAGB0_PERFCOUNTER_HI__COMPARE_VALUE__SHIFT 0x10
1600#define DAGB0_PERFCOUNTER_HI__COUNTER_HI_MASK 0x0000FFFFL
1601#define DAGB0_PERFCOUNTER_HI__COMPARE_VALUE_MASK 0xFFFF0000L
1602//DAGB0_PERFCOUNTER0_CFG
1603#define DAGB0_PERFCOUNTER0_CFG__PERF_SEL__SHIFT 0x0
1604#define DAGB0_PERFCOUNTER0_CFG__PERF_SEL_END__SHIFT 0x8
1605#define DAGB0_PERFCOUNTER0_CFG__PERF_MODE__SHIFT 0x18
1606#define DAGB0_PERFCOUNTER0_CFG__ENABLE__SHIFT 0x1c
1607#define DAGB0_PERFCOUNTER0_CFG__CLEAR__SHIFT 0x1d
1608#define DAGB0_PERFCOUNTER0_CFG__PERF_SEL_MASK 0x000000FFL
1609#define DAGB0_PERFCOUNTER0_CFG__PERF_SEL_END_MASK 0x0000FF00L
1610#define DAGB0_PERFCOUNTER0_CFG__PERF_MODE_MASK 0x0F000000L
1611#define DAGB0_PERFCOUNTER0_CFG__ENABLE_MASK 0x10000000L
1612#define DAGB0_PERFCOUNTER0_CFG__CLEAR_MASK 0x20000000L
1613//DAGB0_PERFCOUNTER1_CFG
1614#define DAGB0_PERFCOUNTER1_CFG__PERF_SEL__SHIFT 0x0
1615#define DAGB0_PERFCOUNTER1_CFG__PERF_SEL_END__SHIFT 0x8
1616#define DAGB0_PERFCOUNTER1_CFG__PERF_MODE__SHIFT 0x18
1617#define DAGB0_PERFCOUNTER1_CFG__ENABLE__SHIFT 0x1c
1618#define DAGB0_PERFCOUNTER1_CFG__CLEAR__SHIFT 0x1d
1619#define DAGB0_PERFCOUNTER1_CFG__PERF_SEL_MASK 0x000000FFL
1620#define DAGB0_PERFCOUNTER1_CFG__PERF_SEL_END_MASK 0x0000FF00L
1621#define DAGB0_PERFCOUNTER1_CFG__PERF_MODE_MASK 0x0F000000L
1622#define DAGB0_PERFCOUNTER1_CFG__ENABLE_MASK 0x10000000L
1623#define DAGB0_PERFCOUNTER1_CFG__CLEAR_MASK 0x20000000L
1624//DAGB0_PERFCOUNTER2_CFG
1625#define DAGB0_PERFCOUNTER2_CFG__PERF_SEL__SHIFT 0x0
1626#define DAGB0_PERFCOUNTER2_CFG__PERF_SEL_END__SHIFT 0x8
1627#define DAGB0_PERFCOUNTER2_CFG__PERF_MODE__SHIFT 0x18
1628#define DAGB0_PERFCOUNTER2_CFG__ENABLE__SHIFT 0x1c
1629#define DAGB0_PERFCOUNTER2_CFG__CLEAR__SHIFT 0x1d
1630#define DAGB0_PERFCOUNTER2_CFG__PERF_SEL_MASK 0x000000FFL
1631#define DAGB0_PERFCOUNTER2_CFG__PERF_SEL_END_MASK 0x0000FF00L
1632#define DAGB0_PERFCOUNTER2_CFG__PERF_MODE_MASK 0x0F000000L
1633#define DAGB0_PERFCOUNTER2_CFG__ENABLE_MASK 0x10000000L
1634#define DAGB0_PERFCOUNTER2_CFG__CLEAR_MASK 0x20000000L
1635//DAGB0_PERFCOUNTER_RSLT_CNTL
1636#define DAGB0_PERFCOUNTER_RSLT_CNTL__PERF_COUNTER_SELECT__SHIFT 0x0
1637#define DAGB0_PERFCOUNTER_RSLT_CNTL__START_TRIGGER__SHIFT 0x8
1638#define DAGB0_PERFCOUNTER_RSLT_CNTL__STOP_TRIGGER__SHIFT 0x10
1639#define DAGB0_PERFCOUNTER_RSLT_CNTL__ENABLE_ANY__SHIFT 0x18
1640#define DAGB0_PERFCOUNTER_RSLT_CNTL__CLEAR_ALL__SHIFT 0x19
1641#define DAGB0_PERFCOUNTER_RSLT_CNTL__STOP_ALL_ON_SATURATE__SHIFT 0x1a
1642#define DAGB0_PERFCOUNTER_RSLT_CNTL__PERF_COUNTER_SELECT_MASK 0x0000000FL
1643#define DAGB0_PERFCOUNTER_RSLT_CNTL__START_TRIGGER_MASK 0x0000FF00L
1644#define DAGB0_PERFCOUNTER_RSLT_CNTL__STOP_TRIGGER_MASK 0x00FF0000L
1645#define DAGB0_PERFCOUNTER_RSLT_CNTL__ENABLE_ANY_MASK 0x01000000L
1646#define DAGB0_PERFCOUNTER_RSLT_CNTL__CLEAR_ALL_MASK 0x02000000L
1647#define DAGB0_PERFCOUNTER_RSLT_CNTL__STOP_ALL_ON_SATURATE_MASK 0x04000000L
1648//DAGB0_RESERVE0
1649#define DAGB0_RESERVE0__RESERVE__SHIFT 0x0
1650#define DAGB0_RESERVE0__RESERVE_MASK 0xFFFFFFFFL
1651//DAGB0_RESERVE1
1652#define DAGB0_RESERVE1__RESERVE__SHIFT 0x0
1653#define DAGB0_RESERVE1__RESERVE_MASK 0xFFFFFFFFL
1654//DAGB0_RESERVE2
1655#define DAGB0_RESERVE2__RESERVE__SHIFT 0x0
1656#define DAGB0_RESERVE2__RESERVE_MASK 0xFFFFFFFFL
1657//DAGB0_RESERVE3
1658#define DAGB0_RESERVE3__RESERVE__SHIFT 0x0
1659#define DAGB0_RESERVE3__RESERVE_MASK 0xFFFFFFFFL
1660//DAGB0_RESERVE4
1661#define DAGB0_RESERVE4__RESERVE__SHIFT 0x0
1662#define DAGB0_RESERVE4__RESERVE_MASK 0xFFFFFFFFL
1663//DAGB0_RESERVE5
1664#define DAGB0_RESERVE5__RESERVE__SHIFT 0x0
1665#define DAGB0_RESERVE5__RESERVE_MASK 0xFFFFFFFFL
1666//DAGB0_RESERVE6
1667#define DAGB0_RESERVE6__RESERVE__SHIFT 0x0
1668#define DAGB0_RESERVE6__RESERVE_MASK 0xFFFFFFFFL
1669//DAGB0_RESERVE7
1670#define DAGB0_RESERVE7__RESERVE__SHIFT 0x0
1671#define DAGB0_RESERVE7__RESERVE_MASK 0xFFFFFFFFL
1672//DAGB0_RESERVE8
1673#define DAGB0_RESERVE8__RESERVE__SHIFT 0x0
1674#define DAGB0_RESERVE8__RESERVE_MASK 0xFFFFFFFFL
1675//DAGB0_RESERVE9
1676#define DAGB0_RESERVE9__RESERVE__SHIFT 0x0
1677#define DAGB0_RESERVE9__RESERVE_MASK 0xFFFFFFFFL
1678//DAGB0_RESERVE10
1679#define DAGB0_RESERVE10__RESERVE__SHIFT 0x0
1680#define DAGB0_RESERVE10__RESERVE_MASK 0xFFFFFFFFL
1681//DAGB0_RESERVE11
1682#define DAGB0_RESERVE11__RESERVE__SHIFT 0x0
1683#define DAGB0_RESERVE11__RESERVE_MASK 0xFFFFFFFFL
1684//DAGB0_RESERVE12
1685#define DAGB0_RESERVE12__RESERVE__SHIFT 0x0
1686#define DAGB0_RESERVE12__RESERVE_MASK 0xFFFFFFFFL
1687//DAGB0_RESERVE13
1688#define DAGB0_RESERVE13__RESERVE__SHIFT 0x0
1689#define DAGB0_RESERVE13__RESERVE_MASK 0xFFFFFFFFL
1690//DAGB0_RESERVE14
1691#define DAGB0_RESERVE14__RESERVE__SHIFT 0x0
1692#define DAGB0_RESERVE14__RESERVE_MASK 0xFFFFFFFFL
1693//DAGB0_RESERVE15
1694#define DAGB0_RESERVE15__RESERVE__SHIFT 0x0
1695#define DAGB0_RESERVE15__RESERVE_MASK 0xFFFFFFFFL
1696//DAGB0_RESERVE16
1697#define DAGB0_RESERVE16__RESERVE__SHIFT 0x0
1698#define DAGB0_RESERVE16__RESERVE_MASK 0xFFFFFFFFL
1699//DAGB0_RESERVE17
1700#define DAGB0_RESERVE17__RESERVE__SHIFT 0x0
1701#define DAGB0_RESERVE17__RESERVE_MASK 0xFFFFFFFFL
1702//DAGB1_RDCLI0
1703#define DAGB1_RDCLI0__VIRT_CHAN__SHIFT 0x0
1704#define DAGB1_RDCLI0__CHECK_TLB_CREDIT__SHIFT 0x3
1705#define DAGB1_RDCLI0__URG_HIGH__SHIFT 0x4
1706#define DAGB1_RDCLI0__URG_LOW__SHIFT 0x8
1707#define DAGB1_RDCLI0__MAX_BW_ENABLE__SHIFT 0xc
1708#define DAGB1_RDCLI0__MAX_BW__SHIFT 0xd
1709#define DAGB1_RDCLI0__MIN_BW_ENABLE__SHIFT 0x15
1710#define DAGB1_RDCLI0__MIN_BW__SHIFT 0x16
1711#define DAGB1_RDCLI0__OSD_LIMITER_ENABLE__SHIFT 0x19
1712#define DAGB1_RDCLI0__MAX_OSD__SHIFT 0x1a
1713#define DAGB1_RDCLI0__VIRT_CHAN_MASK 0x00000007L
1714#define DAGB1_RDCLI0__CHECK_TLB_CREDIT_MASK 0x00000008L
1715#define DAGB1_RDCLI0__URG_HIGH_MASK 0x000000F0L
1716#define DAGB1_RDCLI0__URG_LOW_MASK 0x00000F00L
1717#define DAGB1_RDCLI0__MAX_BW_ENABLE_MASK 0x00001000L
1718#define DAGB1_RDCLI0__MAX_BW_MASK 0x001FE000L
1719#define DAGB1_RDCLI0__MIN_BW_ENABLE_MASK 0x00200000L
1720#define DAGB1_RDCLI0__MIN_BW_MASK 0x01C00000L
1721#define DAGB1_RDCLI0__OSD_LIMITER_ENABLE_MASK 0x02000000L
1722#define DAGB1_RDCLI0__MAX_OSD_MASK 0xFC000000L
1723//DAGB1_RDCLI1
1724#define DAGB1_RDCLI1__VIRT_CHAN__SHIFT 0x0
1725#define DAGB1_RDCLI1__CHECK_TLB_CREDIT__SHIFT 0x3
1726#define DAGB1_RDCLI1__URG_HIGH__SHIFT 0x4
1727#define DAGB1_RDCLI1__URG_LOW__SHIFT 0x8
1728#define DAGB1_RDCLI1__MAX_BW_ENABLE__SHIFT 0xc
1729#define DAGB1_RDCLI1__MAX_BW__SHIFT 0xd
1730#define DAGB1_RDCLI1__MIN_BW_ENABLE__SHIFT 0x15
1731#define DAGB1_RDCLI1__MIN_BW__SHIFT 0x16
1732#define DAGB1_RDCLI1__OSD_LIMITER_ENABLE__SHIFT 0x19
1733#define DAGB1_RDCLI1__MAX_OSD__SHIFT 0x1a
1734#define DAGB1_RDCLI1__VIRT_CHAN_MASK 0x00000007L
1735#define DAGB1_RDCLI1__CHECK_TLB_CREDIT_MASK 0x00000008L
1736#define DAGB1_RDCLI1__URG_HIGH_MASK 0x000000F0L
1737#define DAGB1_RDCLI1__URG_LOW_MASK 0x00000F00L
1738#define DAGB1_RDCLI1__MAX_BW_ENABLE_MASK 0x00001000L
1739#define DAGB1_RDCLI1__MAX_BW_MASK 0x001FE000L
1740#define DAGB1_RDCLI1__MIN_BW_ENABLE_MASK 0x00200000L
1741#define DAGB1_RDCLI1__MIN_BW_MASK 0x01C00000L
1742#define DAGB1_RDCLI1__OSD_LIMITER_ENABLE_MASK 0x02000000L
1743#define DAGB1_RDCLI1__MAX_OSD_MASK 0xFC000000L
1744//DAGB1_RDCLI2
1745#define DAGB1_RDCLI2__VIRT_CHAN__SHIFT 0x0
1746#define DAGB1_RDCLI2__CHECK_TLB_CREDIT__SHIFT 0x3
1747#define DAGB1_RDCLI2__URG_HIGH__SHIFT 0x4
1748#define DAGB1_RDCLI2__URG_LOW__SHIFT 0x8
1749#define DAGB1_RDCLI2__MAX_BW_ENABLE__SHIFT 0xc
1750#define DAGB1_RDCLI2__MAX_BW__SHIFT 0xd
1751#define DAGB1_RDCLI2__MIN_BW_ENABLE__SHIFT 0x15
1752#define DAGB1_RDCLI2__MIN_BW__SHIFT 0x16
1753#define DAGB1_RDCLI2__OSD_LIMITER_ENABLE__SHIFT 0x19
1754#define DAGB1_RDCLI2__MAX_OSD__SHIFT 0x1a
1755#define DAGB1_RDCLI2__VIRT_CHAN_MASK 0x00000007L
1756#define DAGB1_RDCLI2__CHECK_TLB_CREDIT_MASK 0x00000008L
1757#define DAGB1_RDCLI2__URG_HIGH_MASK 0x000000F0L
1758#define DAGB1_RDCLI2__URG_LOW_MASK 0x00000F00L
1759#define DAGB1_RDCLI2__MAX_BW_ENABLE_MASK 0x00001000L
1760#define DAGB1_RDCLI2__MAX_BW_MASK 0x001FE000L
1761#define DAGB1_RDCLI2__MIN_BW_ENABLE_MASK 0x00200000L
1762#define DAGB1_RDCLI2__MIN_BW_MASK 0x01C00000L
1763#define DAGB1_RDCLI2__OSD_LIMITER_ENABLE_MASK 0x02000000L
1764#define DAGB1_RDCLI2__MAX_OSD_MASK 0xFC000000L
1765//DAGB1_RDCLI3
1766#define DAGB1_RDCLI3__VIRT_CHAN__SHIFT 0x0
1767#define DAGB1_RDCLI3__CHECK_TLB_CREDIT__SHIFT 0x3
1768#define DAGB1_RDCLI3__URG_HIGH__SHIFT 0x4
1769#define DAGB1_RDCLI3__URG_LOW__SHIFT 0x8
1770#define DAGB1_RDCLI3__MAX_BW_ENABLE__SHIFT 0xc
1771#define DAGB1_RDCLI3__MAX_BW__SHIFT 0xd
1772#define DAGB1_RDCLI3__MIN_BW_ENABLE__SHIFT 0x15
1773#define DAGB1_RDCLI3__MIN_BW__SHIFT 0x16
1774#define DAGB1_RDCLI3__OSD_LIMITER_ENABLE__SHIFT 0x19
1775#define DAGB1_RDCLI3__MAX_OSD__SHIFT 0x1a
1776#define DAGB1_RDCLI3__VIRT_CHAN_MASK 0x00000007L
1777#define DAGB1_RDCLI3__CHECK_TLB_CREDIT_MASK 0x00000008L
1778#define DAGB1_RDCLI3__URG_HIGH_MASK 0x000000F0L
1779#define DAGB1_RDCLI3__URG_LOW_MASK 0x00000F00L
1780#define DAGB1_RDCLI3__MAX_BW_ENABLE_MASK 0x00001000L
1781#define DAGB1_RDCLI3__MAX_BW_MASK 0x001FE000L
1782#define DAGB1_RDCLI3__MIN_BW_ENABLE_MASK 0x00200000L
1783#define DAGB1_RDCLI3__MIN_BW_MASK 0x01C00000L
1784#define DAGB1_RDCLI3__OSD_LIMITER_ENABLE_MASK 0x02000000L
1785#define DAGB1_RDCLI3__MAX_OSD_MASK 0xFC000000L
1786//DAGB1_RDCLI4
1787#define DAGB1_RDCLI4__VIRT_CHAN__SHIFT 0x0
1788#define DAGB1_RDCLI4__CHECK_TLB_CREDIT__SHIFT 0x3
1789#define DAGB1_RDCLI4__URG_HIGH__SHIFT 0x4
1790#define DAGB1_RDCLI4__URG_LOW__SHIFT 0x8
1791#define DAGB1_RDCLI4__MAX_BW_ENABLE__SHIFT 0xc
1792#define DAGB1_RDCLI4__MAX_BW__SHIFT 0xd
1793#define DAGB1_RDCLI4__MIN_BW_ENABLE__SHIFT 0x15
1794#define DAGB1_RDCLI4__MIN_BW__SHIFT 0x16
1795#define DAGB1_RDCLI4__OSD_LIMITER_ENABLE__SHIFT 0x19
1796#define DAGB1_RDCLI4__MAX_OSD__SHIFT 0x1a
1797#define DAGB1_RDCLI4__VIRT_CHAN_MASK 0x00000007L
1798#define DAGB1_RDCLI4__CHECK_TLB_CREDIT_MASK 0x00000008L
1799#define DAGB1_RDCLI4__URG_HIGH_MASK 0x000000F0L
1800#define DAGB1_RDCLI4__URG_LOW_MASK 0x00000F00L
1801#define DAGB1_RDCLI4__MAX_BW_ENABLE_MASK 0x00001000L
1802#define DAGB1_RDCLI4__MAX_BW_MASK 0x001FE000L
1803#define DAGB1_RDCLI4__MIN_BW_ENABLE_MASK 0x00200000L
1804#define DAGB1_RDCLI4__MIN_BW_MASK 0x01C00000L
1805#define DAGB1_RDCLI4__OSD_LIMITER_ENABLE_MASK 0x02000000L
1806#define DAGB1_RDCLI4__MAX_OSD_MASK 0xFC000000L
1807//DAGB1_RDCLI5
1808#define DAGB1_RDCLI5__VIRT_CHAN__SHIFT 0x0
1809#define DAGB1_RDCLI5__CHECK_TLB_CREDIT__SHIFT 0x3
1810#define DAGB1_RDCLI5__URG_HIGH__SHIFT 0x4
1811#define DAGB1_RDCLI5__URG_LOW__SHIFT 0x8
1812#define DAGB1_RDCLI5__MAX_BW_ENABLE__SHIFT 0xc
1813#define DAGB1_RDCLI5__MAX_BW__SHIFT 0xd
1814#define DAGB1_RDCLI5__MIN_BW_ENABLE__SHIFT 0x15
1815#define DAGB1_RDCLI5__MIN_BW__SHIFT 0x16
1816#define DAGB1_RDCLI5__OSD_LIMITER_ENABLE__SHIFT 0x19
1817#define DAGB1_RDCLI5__MAX_OSD__SHIFT 0x1a
1818#define DAGB1_RDCLI5__VIRT_CHAN_MASK 0x00000007L
1819#define DAGB1_RDCLI5__CHECK_TLB_CREDIT_MASK 0x00000008L
1820#define DAGB1_RDCLI5__URG_HIGH_MASK 0x000000F0L
1821#define DAGB1_RDCLI5__URG_LOW_MASK 0x00000F00L
1822#define DAGB1_RDCLI5__MAX_BW_ENABLE_MASK 0x00001000L
1823#define DAGB1_RDCLI5__MAX_BW_MASK 0x001FE000L
1824#define DAGB1_RDCLI5__MIN_BW_ENABLE_MASK 0x00200000L
1825#define DAGB1_RDCLI5__MIN_BW_MASK 0x01C00000L
1826#define DAGB1_RDCLI5__OSD_LIMITER_ENABLE_MASK 0x02000000L
1827#define DAGB1_RDCLI5__MAX_OSD_MASK 0xFC000000L
1828//DAGB1_RDCLI6
1829#define DAGB1_RDCLI6__VIRT_CHAN__SHIFT 0x0
1830#define DAGB1_RDCLI6__CHECK_TLB_CREDIT__SHIFT 0x3
1831#define DAGB1_RDCLI6__URG_HIGH__SHIFT 0x4
1832#define DAGB1_RDCLI6__URG_LOW__SHIFT 0x8
1833#define DAGB1_RDCLI6__MAX_BW_ENABLE__SHIFT 0xc
1834#define DAGB1_RDCLI6__MAX_BW__SHIFT 0xd
1835#define DAGB1_RDCLI6__MIN_BW_ENABLE__SHIFT 0x15
1836#define DAGB1_RDCLI6__MIN_BW__SHIFT 0x16
1837#define DAGB1_RDCLI6__OSD_LIMITER_ENABLE__SHIFT 0x19
1838#define DAGB1_RDCLI6__MAX_OSD__SHIFT 0x1a
1839#define DAGB1_RDCLI6__VIRT_CHAN_MASK 0x00000007L
1840#define DAGB1_RDCLI6__CHECK_TLB_CREDIT_MASK 0x00000008L
1841#define DAGB1_RDCLI6__URG_HIGH_MASK 0x000000F0L
1842#define DAGB1_RDCLI6__URG_LOW_MASK 0x00000F00L
1843#define DAGB1_RDCLI6__MAX_BW_ENABLE_MASK 0x00001000L
1844#define DAGB1_RDCLI6__MAX_BW_MASK 0x001FE000L
1845#define DAGB1_RDCLI6__MIN_BW_ENABLE_MASK 0x00200000L
1846#define DAGB1_RDCLI6__MIN_BW_MASK 0x01C00000L
1847#define DAGB1_RDCLI6__OSD_LIMITER_ENABLE_MASK 0x02000000L
1848#define DAGB1_RDCLI6__MAX_OSD_MASK 0xFC000000L
1849//DAGB1_RDCLI7
1850#define DAGB1_RDCLI7__VIRT_CHAN__SHIFT 0x0
1851#define DAGB1_RDCLI7__CHECK_TLB_CREDIT__SHIFT 0x3
1852#define DAGB1_RDCLI7__URG_HIGH__SHIFT 0x4
1853#define DAGB1_RDCLI7__URG_LOW__SHIFT 0x8
1854#define DAGB1_RDCLI7__MAX_BW_ENABLE__SHIFT 0xc
1855#define DAGB1_RDCLI7__MAX_BW__SHIFT 0xd
1856#define DAGB1_RDCLI7__MIN_BW_ENABLE__SHIFT 0x15
1857#define DAGB1_RDCLI7__MIN_BW__SHIFT 0x16
1858#define DAGB1_RDCLI7__OSD_LIMITER_ENABLE__SHIFT 0x19
1859#define DAGB1_RDCLI7__MAX_OSD__SHIFT 0x1a
1860#define DAGB1_RDCLI7__VIRT_CHAN_MASK 0x00000007L
1861#define DAGB1_RDCLI7__CHECK_TLB_CREDIT_MASK 0x00000008L
1862#define DAGB1_RDCLI7__URG_HIGH_MASK 0x000000F0L
1863#define DAGB1_RDCLI7__URG_LOW_MASK 0x00000F00L
1864#define DAGB1_RDCLI7__MAX_BW_ENABLE_MASK 0x00001000L
1865#define DAGB1_RDCLI7__MAX_BW_MASK 0x001FE000L
1866#define DAGB1_RDCLI7__MIN_BW_ENABLE_MASK 0x00200000L
1867#define DAGB1_RDCLI7__MIN_BW_MASK 0x01C00000L
1868#define DAGB1_RDCLI7__OSD_LIMITER_ENABLE_MASK 0x02000000L
1869#define DAGB1_RDCLI7__MAX_OSD_MASK 0xFC000000L
1870//DAGB1_RDCLI8
1871#define DAGB1_RDCLI8__VIRT_CHAN__SHIFT 0x0
1872#define DAGB1_RDCLI8__CHECK_TLB_CREDIT__SHIFT 0x3
1873#define DAGB1_RDCLI8__URG_HIGH__SHIFT 0x4
1874#define DAGB1_RDCLI8__URG_LOW__SHIFT 0x8
1875#define DAGB1_RDCLI8__MAX_BW_ENABLE__SHIFT 0xc
1876#define DAGB1_RDCLI8__MAX_BW__SHIFT 0xd
1877#define DAGB1_RDCLI8__MIN_BW_ENABLE__SHIFT 0x15
1878#define DAGB1_RDCLI8__MIN_BW__SHIFT 0x16
1879#define DAGB1_RDCLI8__OSD_LIMITER_ENABLE__SHIFT 0x19
1880#define DAGB1_RDCLI8__MAX_OSD__SHIFT 0x1a
1881#define DAGB1_RDCLI8__VIRT_CHAN_MASK 0x00000007L
1882#define DAGB1_RDCLI8__CHECK_TLB_CREDIT_MASK 0x00000008L
1883#define DAGB1_RDCLI8__URG_HIGH_MASK 0x000000F0L
1884#define DAGB1_RDCLI8__URG_LOW_MASK 0x00000F00L
1885#define DAGB1_RDCLI8__MAX_BW_ENABLE_MASK 0x00001000L
1886#define DAGB1_RDCLI8__MAX_BW_MASK 0x001FE000L
1887#define DAGB1_RDCLI8__MIN_BW_ENABLE_MASK 0x00200000L
1888#define DAGB1_RDCLI8__MIN_BW_MASK 0x01C00000L
1889#define DAGB1_RDCLI8__OSD_LIMITER_ENABLE_MASK 0x02000000L
1890#define DAGB1_RDCLI8__MAX_OSD_MASK 0xFC000000L
1891//DAGB1_RDCLI9
1892#define DAGB1_RDCLI9__VIRT_CHAN__SHIFT 0x0
1893#define DAGB1_RDCLI9__CHECK_TLB_CREDIT__SHIFT 0x3
1894#define DAGB1_RDCLI9__URG_HIGH__SHIFT 0x4
1895#define DAGB1_RDCLI9__URG_LOW__SHIFT 0x8
1896#define DAGB1_RDCLI9__MAX_BW_ENABLE__SHIFT 0xc
1897#define DAGB1_RDCLI9__MAX_BW__SHIFT 0xd
1898#define DAGB1_RDCLI9__MIN_BW_ENABLE__SHIFT 0x15
1899#define DAGB1_RDCLI9__MIN_BW__SHIFT 0x16
1900#define DAGB1_RDCLI9__OSD_LIMITER_ENABLE__SHIFT 0x19
1901#define DAGB1_RDCLI9__MAX_OSD__SHIFT 0x1a
1902#define DAGB1_RDCLI9__VIRT_CHAN_MASK 0x00000007L
1903#define DAGB1_RDCLI9__CHECK_TLB_CREDIT_MASK 0x00000008L
1904#define DAGB1_RDCLI9__URG_HIGH_MASK 0x000000F0L
1905#define DAGB1_RDCLI9__URG_LOW_MASK 0x00000F00L
1906#define DAGB1_RDCLI9__MAX_BW_ENABLE_MASK 0x00001000L
1907#define DAGB1_RDCLI9__MAX_BW_MASK 0x001FE000L
1908#define DAGB1_RDCLI9__MIN_BW_ENABLE_MASK 0x00200000L
1909#define DAGB1_RDCLI9__MIN_BW_MASK 0x01C00000L
1910#define DAGB1_RDCLI9__OSD_LIMITER_ENABLE_MASK 0x02000000L
1911#define DAGB1_RDCLI9__MAX_OSD_MASK 0xFC000000L
1912//DAGB1_RDCLI10
1913#define DAGB1_RDCLI10__VIRT_CHAN__SHIFT 0x0
1914#define DAGB1_RDCLI10__CHECK_TLB_CREDIT__SHIFT 0x3
1915#define DAGB1_RDCLI10__URG_HIGH__SHIFT 0x4
1916#define DAGB1_RDCLI10__URG_LOW__SHIFT 0x8
1917#define DAGB1_RDCLI10__MAX_BW_ENABLE__SHIFT 0xc
1918#define DAGB1_RDCLI10__MAX_BW__SHIFT 0xd
1919#define DAGB1_RDCLI10__MIN_BW_ENABLE__SHIFT 0x15
1920#define DAGB1_RDCLI10__MIN_BW__SHIFT 0x16
1921#define DAGB1_RDCLI10__OSD_LIMITER_ENABLE__SHIFT 0x19
1922#define DAGB1_RDCLI10__MAX_OSD__SHIFT 0x1a
1923#define DAGB1_RDCLI10__VIRT_CHAN_MASK 0x00000007L
1924#define DAGB1_RDCLI10__CHECK_TLB_CREDIT_MASK 0x00000008L
1925#define DAGB1_RDCLI10__URG_HIGH_MASK 0x000000F0L
1926#define DAGB1_RDCLI10__URG_LOW_MASK 0x00000F00L
1927#define DAGB1_RDCLI10__MAX_BW_ENABLE_MASK 0x00001000L
1928#define DAGB1_RDCLI10__MAX_BW_MASK 0x001FE000L
1929#define DAGB1_RDCLI10__MIN_BW_ENABLE_MASK 0x00200000L
1930#define DAGB1_RDCLI10__MIN_BW_MASK 0x01C00000L
1931#define DAGB1_RDCLI10__OSD_LIMITER_ENABLE_MASK 0x02000000L
1932#define DAGB1_RDCLI10__MAX_OSD_MASK 0xFC000000L
1933//DAGB1_RDCLI11
1934#define DAGB1_RDCLI11__VIRT_CHAN__SHIFT 0x0
1935#define DAGB1_RDCLI11__CHECK_TLB_CREDIT__SHIFT 0x3
1936#define DAGB1_RDCLI11__URG_HIGH__SHIFT 0x4
1937#define DAGB1_RDCLI11__URG_LOW__SHIFT 0x8
1938#define DAGB1_RDCLI11__MAX_BW_ENABLE__SHIFT 0xc
1939#define DAGB1_RDCLI11__MAX_BW__SHIFT 0xd
1940#define DAGB1_RDCLI11__MIN_BW_ENABLE__SHIFT 0x15
1941#define DAGB1_RDCLI11__MIN_BW__SHIFT 0x16
1942#define DAGB1_RDCLI11__OSD_LIMITER_ENABLE__SHIFT 0x19
1943#define DAGB1_RDCLI11__MAX_OSD__SHIFT 0x1a
1944#define DAGB1_RDCLI11__VIRT_CHAN_MASK 0x00000007L
1945#define DAGB1_RDCLI11__CHECK_TLB_CREDIT_MASK 0x00000008L
1946#define DAGB1_RDCLI11__URG_HIGH_MASK 0x000000F0L
1947#define DAGB1_RDCLI11__URG_LOW_MASK 0x00000F00L
1948#define DAGB1_RDCLI11__MAX_BW_ENABLE_MASK 0x00001000L
1949#define DAGB1_RDCLI11__MAX_BW_MASK 0x001FE000L
1950#define DAGB1_RDCLI11__MIN_BW_ENABLE_MASK 0x00200000L
1951#define DAGB1_RDCLI11__MIN_BW_MASK 0x01C00000L
1952#define DAGB1_RDCLI11__OSD_LIMITER_ENABLE_MASK 0x02000000L
1953#define DAGB1_RDCLI11__MAX_OSD_MASK 0xFC000000L
1954//DAGB1_RDCLI12
1955#define DAGB1_RDCLI12__VIRT_CHAN__SHIFT 0x0
1956#define DAGB1_RDCLI12__CHECK_TLB_CREDIT__SHIFT 0x3
1957#define DAGB1_RDCLI12__URG_HIGH__SHIFT 0x4
1958#define DAGB1_RDCLI12__URG_LOW__SHIFT 0x8
1959#define DAGB1_RDCLI12__MAX_BW_ENABLE__SHIFT 0xc
1960#define DAGB1_RDCLI12__MAX_BW__SHIFT 0xd
1961#define DAGB1_RDCLI12__MIN_BW_ENABLE__SHIFT 0x15
1962#define DAGB1_RDCLI12__MIN_BW__SHIFT 0x16
1963#define DAGB1_RDCLI12__OSD_LIMITER_ENABLE__SHIFT 0x19
1964#define DAGB1_RDCLI12__MAX_OSD__SHIFT 0x1a
1965#define DAGB1_RDCLI12__VIRT_CHAN_MASK 0x00000007L
1966#define DAGB1_RDCLI12__CHECK_TLB_CREDIT_MASK 0x00000008L
1967#define DAGB1_RDCLI12__URG_HIGH_MASK 0x000000F0L
1968#define DAGB1_RDCLI12__URG_LOW_MASK 0x00000F00L
1969#define DAGB1_RDCLI12__MAX_BW_ENABLE_MASK 0x00001000L
1970#define DAGB1_RDCLI12__MAX_BW_MASK 0x001FE000L
1971#define DAGB1_RDCLI12__MIN_BW_ENABLE_MASK 0x00200000L
1972#define DAGB1_RDCLI12__MIN_BW_MASK 0x01C00000L
1973#define DAGB1_RDCLI12__OSD_LIMITER_ENABLE_MASK 0x02000000L
1974#define DAGB1_RDCLI12__MAX_OSD_MASK 0xFC000000L
1975//DAGB1_RDCLI13
1976#define DAGB1_RDCLI13__VIRT_CHAN__SHIFT 0x0
1977#define DAGB1_RDCLI13__CHECK_TLB_CREDIT__SHIFT 0x3
1978#define DAGB1_RDCLI13__URG_HIGH__SHIFT 0x4
1979#define DAGB1_RDCLI13__URG_LOW__SHIFT 0x8
1980#define DAGB1_RDCLI13__MAX_BW_ENABLE__SHIFT 0xc
1981#define DAGB1_RDCLI13__MAX_BW__SHIFT 0xd
1982#define DAGB1_RDCLI13__MIN_BW_ENABLE__SHIFT 0x15
1983#define DAGB1_RDCLI13__MIN_BW__SHIFT 0x16
1984#define DAGB1_RDCLI13__OSD_LIMITER_ENABLE__SHIFT 0x19
1985#define DAGB1_RDCLI13__MAX_OSD__SHIFT 0x1a
1986#define DAGB1_RDCLI13__VIRT_CHAN_MASK 0x00000007L
1987#define DAGB1_RDCLI13__CHECK_TLB_CREDIT_MASK 0x00000008L
1988#define DAGB1_RDCLI13__URG_HIGH_MASK 0x000000F0L
1989#define DAGB1_RDCLI13__URG_LOW_MASK 0x00000F00L
1990#define DAGB1_RDCLI13__MAX_BW_ENABLE_MASK 0x00001000L
1991#define DAGB1_RDCLI13__MAX_BW_MASK 0x001FE000L
1992#define DAGB1_RDCLI13__MIN_BW_ENABLE_MASK 0x00200000L
1993#define DAGB1_RDCLI13__MIN_BW_MASK 0x01C00000L
1994#define DAGB1_RDCLI13__OSD_LIMITER_ENABLE_MASK 0x02000000L
1995#define DAGB1_RDCLI13__MAX_OSD_MASK 0xFC000000L
1996//DAGB1_RDCLI14
1997#define DAGB1_RDCLI14__VIRT_CHAN__SHIFT 0x0
1998#define DAGB1_RDCLI14__CHECK_TLB_CREDIT__SHIFT 0x3
1999#define DAGB1_RDCLI14__URG_HIGH__SHIFT 0x4
2000#define DAGB1_RDCLI14__URG_LOW__SHIFT 0x8
2001#define DAGB1_RDCLI14__MAX_BW_ENABLE__SHIFT 0xc
2002#define DAGB1_RDCLI14__MAX_BW__SHIFT 0xd
2003#define DAGB1_RDCLI14__MIN_BW_ENABLE__SHIFT 0x15
2004#define DAGB1_RDCLI14__MIN_BW__SHIFT 0x16
2005#define DAGB1_RDCLI14__OSD_LIMITER_ENABLE__SHIFT 0x19
2006#define DAGB1_RDCLI14__MAX_OSD__SHIFT 0x1a
2007#define DAGB1_RDCLI14__VIRT_CHAN_MASK 0x00000007L
2008#define DAGB1_RDCLI14__CHECK_TLB_CREDIT_MASK 0x00000008L
2009#define DAGB1_RDCLI14__URG_HIGH_MASK 0x000000F0L
2010#define DAGB1_RDCLI14__URG_LOW_MASK 0x00000F00L
2011#define DAGB1_RDCLI14__MAX_BW_ENABLE_MASK 0x00001000L
2012#define DAGB1_RDCLI14__MAX_BW_MASK 0x001FE000L
2013#define DAGB1_RDCLI14__MIN_BW_ENABLE_MASK 0x00200000L
2014#define DAGB1_RDCLI14__MIN_BW_MASK 0x01C00000L
2015#define DAGB1_RDCLI14__OSD_LIMITER_ENABLE_MASK 0x02000000L
2016#define DAGB1_RDCLI14__MAX_OSD_MASK 0xFC000000L
2017//DAGB1_RDCLI15
2018#define DAGB1_RDCLI15__VIRT_CHAN__SHIFT 0x0
2019#define DAGB1_RDCLI15__CHECK_TLB_CREDIT__SHIFT 0x3
2020#define DAGB1_RDCLI15__URG_HIGH__SHIFT 0x4
2021#define DAGB1_RDCLI15__URG_LOW__SHIFT 0x8
2022#define DAGB1_RDCLI15__MAX_BW_ENABLE__SHIFT 0xc
2023#define DAGB1_RDCLI15__MAX_BW__SHIFT 0xd
2024#define DAGB1_RDCLI15__MIN_BW_ENABLE__SHIFT 0x15
2025#define DAGB1_RDCLI15__MIN_BW__SHIFT 0x16
2026#define DAGB1_RDCLI15__OSD_LIMITER_ENABLE__SHIFT 0x19
2027#define DAGB1_RDCLI15__MAX_OSD__SHIFT 0x1a
2028#define DAGB1_RDCLI15__VIRT_CHAN_MASK 0x00000007L
2029#define DAGB1_RDCLI15__CHECK_TLB_CREDIT_MASK 0x00000008L
2030#define DAGB1_RDCLI15__URG_HIGH_MASK 0x000000F0L
2031#define DAGB1_RDCLI15__URG_LOW_MASK 0x00000F00L
2032#define DAGB1_RDCLI15__MAX_BW_ENABLE_MASK 0x00001000L
2033#define DAGB1_RDCLI15__MAX_BW_MASK 0x001FE000L
2034#define DAGB1_RDCLI15__MIN_BW_ENABLE_MASK 0x00200000L
2035#define DAGB1_RDCLI15__MIN_BW_MASK 0x01C00000L
2036#define DAGB1_RDCLI15__OSD_LIMITER_ENABLE_MASK 0x02000000L
2037#define DAGB1_RDCLI15__MAX_OSD_MASK 0xFC000000L
2038//DAGB1_RD_CNTL
2039#define DAGB1_RD_CNTL__SCLK_FREQ__SHIFT 0x0
2040#define DAGB1_RD_CNTL__CLI_MAX_BW_WINDOW__SHIFT 0x4
2041#define DAGB1_RD_CNTL__VC_MAX_BW_WINDOW__SHIFT 0xa
2042#define DAGB1_RD_CNTL__IO_LEVEL_OVERRIDE_ENABLE__SHIFT 0x10
2043#define DAGB1_RD_CNTL__IO_LEVEL__SHIFT 0x11
2044#define DAGB1_RD_CNTL__IO_LEVEL_COMPLY_VC__SHIFT 0x14
2045#define DAGB1_RD_CNTL__SHARE_VC_NUM__SHIFT 0x17
2046#define DAGB1_RD_CNTL__SCLK_FREQ_MASK 0x0000000FL
2047#define DAGB1_RD_CNTL__CLI_MAX_BW_WINDOW_MASK 0x000003F0L
2048#define DAGB1_RD_CNTL__VC_MAX_BW_WINDOW_MASK 0x0000FC00L
2049#define DAGB1_RD_CNTL__IO_LEVEL_OVERRIDE_ENABLE_MASK 0x00010000L
2050#define DAGB1_RD_CNTL__IO_LEVEL_MASK 0x000E0000L
2051#define DAGB1_RD_CNTL__IO_LEVEL_COMPLY_VC_MASK 0x00700000L
2052#define DAGB1_RD_CNTL__SHARE_VC_NUM_MASK 0x03800000L
2053//DAGB1_RD_GMI_CNTL
2054#define DAGB1_RD_GMI_CNTL__EA_CREDIT__SHIFT 0x0
2055#define DAGB1_RD_GMI_CNTL__LEVEL__SHIFT 0x6
2056#define DAGB1_RD_GMI_CNTL__MAX_BURST__SHIFT 0x9
2057#define DAGB1_RD_GMI_CNTL__LAZY_TIMER__SHIFT 0xd
2058#define DAGB1_RD_GMI_CNTL__EA_CREDIT_MASK 0x0000003FL
2059#define DAGB1_RD_GMI_CNTL__LEVEL_MASK 0x000001C0L
2060#define DAGB1_RD_GMI_CNTL__MAX_BURST_MASK 0x00001E00L
2061#define DAGB1_RD_GMI_CNTL__LAZY_TIMER_MASK 0x0001E000L
2062//DAGB1_RD_ADDR_DAGB
2063#define DAGB1_RD_ADDR_DAGB__DAGB_ENABLE__SHIFT 0x0
2064#define DAGB1_RD_ADDR_DAGB__ENABLE_JUMP_AHEAD__SHIFT 0x3
2065#define DAGB1_RD_ADDR_DAGB__DISABLE_SELF_INIT__SHIFT 0x6
2066#define DAGB1_RD_ADDR_DAGB__WHOAMI__SHIFT 0x7
2067#define DAGB1_RD_ADDR_DAGB__DAGB_ENABLE_MASK 0x00000007L
2068#define DAGB1_RD_ADDR_DAGB__ENABLE_JUMP_AHEAD_MASK 0x00000038L
2069#define DAGB1_RD_ADDR_DAGB__DISABLE_SELF_INIT_MASK 0x00000040L
2070#define DAGB1_RD_ADDR_DAGB__WHOAMI_MASK 0x00001F80L
2071//DAGB1_RD_OUTPUT_DAGB_MAX_BURST
2072#define DAGB1_RD_OUTPUT_DAGB_MAX_BURST__VC0__SHIFT 0x0
2073#define DAGB1_RD_OUTPUT_DAGB_MAX_BURST__VC1__SHIFT 0x4
2074#define DAGB1_RD_OUTPUT_DAGB_MAX_BURST__VC2__SHIFT 0x8
2075#define DAGB1_RD_OUTPUT_DAGB_MAX_BURST__VC3__SHIFT 0xc
2076#define DAGB1_RD_OUTPUT_DAGB_MAX_BURST__VC4__SHIFT 0x10
2077#define DAGB1_RD_OUTPUT_DAGB_MAX_BURST__VC5__SHIFT 0x14
2078#define DAGB1_RD_OUTPUT_DAGB_MAX_BURST__VC6__SHIFT 0x18
2079#define DAGB1_RD_OUTPUT_DAGB_MAX_BURST__VC7__SHIFT 0x1c
2080#define DAGB1_RD_OUTPUT_DAGB_MAX_BURST__VC0_MASK 0x0000000FL
2081#define DAGB1_RD_OUTPUT_DAGB_MAX_BURST__VC1_MASK 0x000000F0L
2082#define DAGB1_RD_OUTPUT_DAGB_MAX_BURST__VC2_MASK 0x00000F00L
2083#define DAGB1_RD_OUTPUT_DAGB_MAX_BURST__VC3_MASK 0x0000F000L
2084#define DAGB1_RD_OUTPUT_DAGB_MAX_BURST__VC4_MASK 0x000F0000L
2085#define DAGB1_RD_OUTPUT_DAGB_MAX_BURST__VC5_MASK 0x00F00000L
2086#define DAGB1_RD_OUTPUT_DAGB_MAX_BURST__VC6_MASK 0x0F000000L
2087#define DAGB1_RD_OUTPUT_DAGB_MAX_BURST__VC7_MASK 0xF0000000L
2088//DAGB1_RD_OUTPUT_DAGB_LAZY_TIMER
2089#define DAGB1_RD_OUTPUT_DAGB_LAZY_TIMER__VC0__SHIFT 0x0
2090#define DAGB1_RD_OUTPUT_DAGB_LAZY_TIMER__VC1__SHIFT 0x4
2091#define DAGB1_RD_OUTPUT_DAGB_LAZY_TIMER__VC2__SHIFT 0x8
2092#define DAGB1_RD_OUTPUT_DAGB_LAZY_TIMER__VC3__SHIFT 0xc
2093#define DAGB1_RD_OUTPUT_DAGB_LAZY_TIMER__VC4__SHIFT 0x10
2094#define DAGB1_RD_OUTPUT_DAGB_LAZY_TIMER__VC5__SHIFT 0x14
2095#define DAGB1_RD_OUTPUT_DAGB_LAZY_TIMER__VC6__SHIFT 0x18
2096#define DAGB1_RD_OUTPUT_DAGB_LAZY_TIMER__VC7__SHIFT 0x1c
2097#define DAGB1_RD_OUTPUT_DAGB_LAZY_TIMER__VC0_MASK 0x0000000FL
2098#define DAGB1_RD_OUTPUT_DAGB_LAZY_TIMER__VC1_MASK 0x000000F0L
2099#define DAGB1_RD_OUTPUT_DAGB_LAZY_TIMER__VC2_MASK 0x00000F00L
2100#define DAGB1_RD_OUTPUT_DAGB_LAZY_TIMER__VC3_MASK 0x0000F000L
2101#define DAGB1_RD_OUTPUT_DAGB_LAZY_TIMER__VC4_MASK 0x000F0000L
2102#define DAGB1_RD_OUTPUT_DAGB_LAZY_TIMER__VC5_MASK 0x00F00000L
2103#define DAGB1_RD_OUTPUT_DAGB_LAZY_TIMER__VC6_MASK 0x0F000000L
2104#define DAGB1_RD_OUTPUT_DAGB_LAZY_TIMER__VC7_MASK 0xF0000000L
2105//DAGB1_RD_CGTT_CLK_CTRL
2106#define DAGB1_RD_CGTT_CLK_CTRL__ON_DELAY__SHIFT 0x0
2107#define DAGB1_RD_CGTT_CLK_CTRL__OFF_HYSTERESIS__SHIFT 0x4
2108#define DAGB1_RD_CGTT_CLK_CTRL__SOFT_STALL_OVERRIDE__SHIFT 0x16
2109#define DAGB1_RD_CGTT_CLK_CTRL__LS_OVERRIDE__SHIFT 0x1b
2110#define DAGB1_RD_CGTT_CLK_CTRL__LS_OVERRIDE_WRITE__SHIFT 0x1c
2111#define DAGB1_RD_CGTT_CLK_CTRL__LS_OVERRIDE_READ__SHIFT 0x1d
2112#define DAGB1_RD_CGTT_CLK_CTRL__LS_OVERRIDE_RETURN__SHIFT 0x1e
2113#define DAGB1_RD_CGTT_CLK_CTRL__LS_OVERRIDE_REGISTER__SHIFT 0x1f
2114#define DAGB1_RD_CGTT_CLK_CTRL__ON_DELAY_MASK 0x0000000FL
2115#define DAGB1_RD_CGTT_CLK_CTRL__OFF_HYSTERESIS_MASK 0x00000FF0L
2116#define DAGB1_RD_CGTT_CLK_CTRL__SOFT_STALL_OVERRIDE_MASK 0x00400000L
2117#define DAGB1_RD_CGTT_CLK_CTRL__LS_OVERRIDE_MASK 0x08000000L
2118#define DAGB1_RD_CGTT_CLK_CTRL__LS_OVERRIDE_WRITE_MASK 0x10000000L
2119#define DAGB1_RD_CGTT_CLK_CTRL__LS_OVERRIDE_READ_MASK 0x20000000L
2120#define DAGB1_RD_CGTT_CLK_CTRL__LS_OVERRIDE_RETURN_MASK 0x40000000L
2121#define DAGB1_RD_CGTT_CLK_CTRL__LS_OVERRIDE_REGISTER_MASK 0x80000000L
2122//DAGB1_L1TLB_RD_CGTT_CLK_CTRL
2123#define DAGB1_L1TLB_RD_CGTT_CLK_CTRL__ON_DELAY__SHIFT 0x0
2124#define DAGB1_L1TLB_RD_CGTT_CLK_CTRL__OFF_HYSTERESIS__SHIFT 0x4
2125#define DAGB1_L1TLB_RD_CGTT_CLK_CTRL__SOFT_STALL_OVERRIDE__SHIFT 0x16
2126#define DAGB1_L1TLB_RD_CGTT_CLK_CTRL__LS_OVERRIDE__SHIFT 0x1b
2127#define DAGB1_L1TLB_RD_CGTT_CLK_CTRL__LS_OVERRIDE_WRITE__SHIFT 0x1c
2128#define DAGB1_L1TLB_RD_CGTT_CLK_CTRL__LS_OVERRIDE_READ__SHIFT 0x1d
2129#define DAGB1_L1TLB_RD_CGTT_CLK_CTRL__LS_OVERRIDE_RETURN__SHIFT 0x1e
2130#define DAGB1_L1TLB_RD_CGTT_CLK_CTRL__LS_OVERRIDE_REGISTER__SHIFT 0x1f
2131#define DAGB1_L1TLB_RD_CGTT_CLK_CTRL__ON_DELAY_MASK 0x0000000FL
2132#define DAGB1_L1TLB_RD_CGTT_CLK_CTRL__OFF_HYSTERESIS_MASK 0x00000FF0L
2133#define DAGB1_L1TLB_RD_CGTT_CLK_CTRL__SOFT_STALL_OVERRIDE_MASK 0x00400000L
2134#define DAGB1_L1TLB_RD_CGTT_CLK_CTRL__LS_OVERRIDE_MASK 0x08000000L
2135#define DAGB1_L1TLB_RD_CGTT_CLK_CTRL__LS_OVERRIDE_WRITE_MASK 0x10000000L
2136#define DAGB1_L1TLB_RD_CGTT_CLK_CTRL__LS_OVERRIDE_READ_MASK 0x20000000L
2137#define DAGB1_L1TLB_RD_CGTT_CLK_CTRL__LS_OVERRIDE_RETURN_MASK 0x40000000L
2138#define DAGB1_L1TLB_RD_CGTT_CLK_CTRL__LS_OVERRIDE_REGISTER_MASK 0x80000000L
2139//DAGB1_ATCVM_RD_CGTT_CLK_CTRL
2140#define DAGB1_ATCVM_RD_CGTT_CLK_CTRL__ON_DELAY__SHIFT 0x0
2141#define DAGB1_ATCVM_RD_CGTT_CLK_CTRL__OFF_HYSTERESIS__SHIFT 0x4
2142#define DAGB1_ATCVM_RD_CGTT_CLK_CTRL__SOFT_STALL_OVERRIDE__SHIFT 0x16
2143#define DAGB1_ATCVM_RD_CGTT_CLK_CTRL__LS_OVERRIDE__SHIFT 0x1b
2144#define DAGB1_ATCVM_RD_CGTT_CLK_CTRL__LS_OVERRIDE_WRITE__SHIFT 0x1c
2145#define DAGB1_ATCVM_RD_CGTT_CLK_CTRL__LS_OVERRIDE_READ__SHIFT 0x1d
2146#define DAGB1_ATCVM_RD_CGTT_CLK_CTRL__LS_OVERRIDE_RETURN__SHIFT 0x1e
2147#define DAGB1_ATCVM_RD_CGTT_CLK_CTRL__LS_OVERRIDE_REGISTER__SHIFT 0x1f
2148#define DAGB1_ATCVM_RD_CGTT_CLK_CTRL__ON_DELAY_MASK 0x0000000FL
2149#define DAGB1_ATCVM_RD_CGTT_CLK_CTRL__OFF_HYSTERESIS_MASK 0x00000FF0L
2150#define DAGB1_ATCVM_RD_CGTT_CLK_CTRL__SOFT_STALL_OVERRIDE_MASK 0x00400000L
2151#define DAGB1_ATCVM_RD_CGTT_CLK_CTRL__LS_OVERRIDE_MASK 0x08000000L
2152#define DAGB1_ATCVM_RD_CGTT_CLK_CTRL__LS_OVERRIDE_WRITE_MASK 0x10000000L
2153#define DAGB1_ATCVM_RD_CGTT_CLK_CTRL__LS_OVERRIDE_READ_MASK 0x20000000L
2154#define DAGB1_ATCVM_RD_CGTT_CLK_CTRL__LS_OVERRIDE_RETURN_MASK 0x40000000L
2155#define DAGB1_ATCVM_RD_CGTT_CLK_CTRL__LS_OVERRIDE_REGISTER_MASK 0x80000000L
2156//DAGB1_RD_ADDR_DAGB_MAX_BURST0
2157#define DAGB1_RD_ADDR_DAGB_MAX_BURST0__CLIENT0__SHIFT 0x0
2158#define DAGB1_RD_ADDR_DAGB_MAX_BURST0__CLIENT1__SHIFT 0x4
2159#define DAGB1_RD_ADDR_DAGB_MAX_BURST0__CLIENT2__SHIFT 0x8
2160#define DAGB1_RD_ADDR_DAGB_MAX_BURST0__CLIENT3__SHIFT 0xc
2161#define DAGB1_RD_ADDR_DAGB_MAX_BURST0__CLIENT4__SHIFT 0x10
2162#define DAGB1_RD_ADDR_DAGB_MAX_BURST0__CLIENT5__SHIFT 0x14
2163#define DAGB1_RD_ADDR_DAGB_MAX_BURST0__CLIENT6__SHIFT 0x18
2164#define DAGB1_RD_ADDR_DAGB_MAX_BURST0__CLIENT7__SHIFT 0x1c
2165#define DAGB1_RD_ADDR_DAGB_MAX_BURST0__CLIENT0_MASK 0x0000000FL
2166#define DAGB1_RD_ADDR_DAGB_MAX_BURST0__CLIENT1_MASK 0x000000F0L
2167#define DAGB1_RD_ADDR_DAGB_MAX_BURST0__CLIENT2_MASK 0x00000F00L
2168#define DAGB1_RD_ADDR_DAGB_MAX_BURST0__CLIENT3_MASK 0x0000F000L
2169#define DAGB1_RD_ADDR_DAGB_MAX_BURST0__CLIENT4_MASK 0x000F0000L
2170#define DAGB1_RD_ADDR_DAGB_MAX_BURST0__CLIENT5_MASK 0x00F00000L
2171#define DAGB1_RD_ADDR_DAGB_MAX_BURST0__CLIENT6_MASK 0x0F000000L
2172#define DAGB1_RD_ADDR_DAGB_MAX_BURST0__CLIENT7_MASK 0xF0000000L
2173//DAGB1_RD_ADDR_DAGB_LAZY_TIMER0
2174#define DAGB1_RD_ADDR_DAGB_LAZY_TIMER0__CLIENT0__SHIFT 0x0
2175#define DAGB1_RD_ADDR_DAGB_LAZY_TIMER0__CLIENT1__SHIFT 0x4
2176#define DAGB1_RD_ADDR_DAGB_LAZY_TIMER0__CLIENT2__SHIFT 0x8
2177#define DAGB1_RD_ADDR_DAGB_LAZY_TIMER0__CLIENT3__SHIFT 0xc
2178#define DAGB1_RD_ADDR_DAGB_LAZY_TIMER0__CLIENT4__SHIFT 0x10
2179#define DAGB1_RD_ADDR_DAGB_LAZY_TIMER0__CLIENT5__SHIFT 0x14
2180#define DAGB1_RD_ADDR_DAGB_LAZY_TIMER0__CLIENT6__SHIFT 0x18
2181#define DAGB1_RD_ADDR_DAGB_LAZY_TIMER0__CLIENT7__SHIFT 0x1c
2182#define DAGB1_RD_ADDR_DAGB_LAZY_TIMER0__CLIENT0_MASK 0x0000000FL
2183#define DAGB1_RD_ADDR_DAGB_LAZY_TIMER0__CLIENT1_MASK 0x000000F0L
2184#define DAGB1_RD_ADDR_DAGB_LAZY_TIMER0__CLIENT2_MASK 0x00000F00L
2185#define DAGB1_RD_ADDR_DAGB_LAZY_TIMER0__CLIENT3_MASK 0x0000F000L
2186#define DAGB1_RD_ADDR_DAGB_LAZY_TIMER0__CLIENT4_MASK 0x000F0000L
2187#define DAGB1_RD_ADDR_DAGB_LAZY_TIMER0__CLIENT5_MASK 0x00F00000L
2188#define DAGB1_RD_ADDR_DAGB_LAZY_TIMER0__CLIENT6_MASK 0x0F000000L
2189#define DAGB1_RD_ADDR_DAGB_LAZY_TIMER0__CLIENT7_MASK 0xF0000000L
2190//DAGB1_RD_ADDR_DAGB_MAX_BURST1
2191#define DAGB1_RD_ADDR_DAGB_MAX_BURST1__CLIENT8__SHIFT 0x0
2192#define DAGB1_RD_ADDR_DAGB_MAX_BURST1__CLIENT9__SHIFT 0x4
2193#define DAGB1_RD_ADDR_DAGB_MAX_BURST1__CLIENT10__SHIFT 0x8
2194#define DAGB1_RD_ADDR_DAGB_MAX_BURST1__CLIENT11__SHIFT 0xc
2195#define DAGB1_RD_ADDR_DAGB_MAX_BURST1__CLIENT12__SHIFT 0x10
2196#define DAGB1_RD_ADDR_DAGB_MAX_BURST1__CLIENT13__SHIFT 0x14
2197#define DAGB1_RD_ADDR_DAGB_MAX_BURST1__CLIENT14__SHIFT 0x18
2198#define DAGB1_RD_ADDR_DAGB_MAX_BURST1__CLIENT15__SHIFT 0x1c
2199#define DAGB1_RD_ADDR_DAGB_MAX_BURST1__CLIENT8_MASK 0x0000000FL
2200#define DAGB1_RD_ADDR_DAGB_MAX_BURST1__CLIENT9_MASK 0x000000F0L
2201#define DAGB1_RD_ADDR_DAGB_MAX_BURST1__CLIENT10_MASK 0x00000F00L
2202#define DAGB1_RD_ADDR_DAGB_MAX_BURST1__CLIENT11_MASK 0x0000F000L
2203#define DAGB1_RD_ADDR_DAGB_MAX_BURST1__CLIENT12_MASK 0x000F0000L
2204#define DAGB1_RD_ADDR_DAGB_MAX_BURST1__CLIENT13_MASK 0x00F00000L
2205#define DAGB1_RD_ADDR_DAGB_MAX_BURST1__CLIENT14_MASK 0x0F000000L
2206#define DAGB1_RD_ADDR_DAGB_MAX_BURST1__CLIENT15_MASK 0xF0000000L
2207//DAGB1_RD_ADDR_DAGB_LAZY_TIMER1
2208#define DAGB1_RD_ADDR_DAGB_LAZY_TIMER1__CLIENT8__SHIFT 0x0
2209#define DAGB1_RD_ADDR_DAGB_LAZY_TIMER1__CLIENT9__SHIFT 0x4
2210#define DAGB1_RD_ADDR_DAGB_LAZY_TIMER1__CLIENT10__SHIFT 0x8
2211#define DAGB1_RD_ADDR_DAGB_LAZY_TIMER1__CLIENT11__SHIFT 0xc
2212#define DAGB1_RD_ADDR_DAGB_LAZY_TIMER1__CLIENT12__SHIFT 0x10
2213#define DAGB1_RD_ADDR_DAGB_LAZY_TIMER1__CLIENT13__SHIFT 0x14
2214#define DAGB1_RD_ADDR_DAGB_LAZY_TIMER1__CLIENT14__SHIFT 0x18
2215#define DAGB1_RD_ADDR_DAGB_LAZY_TIMER1__CLIENT15__SHIFT 0x1c
2216#define DAGB1_RD_ADDR_DAGB_LAZY_TIMER1__CLIENT8_MASK 0x0000000FL
2217#define DAGB1_RD_ADDR_DAGB_LAZY_TIMER1__CLIENT9_MASK 0x000000F0L
2218#define DAGB1_RD_ADDR_DAGB_LAZY_TIMER1__CLIENT10_MASK 0x00000F00L
2219#define DAGB1_RD_ADDR_DAGB_LAZY_TIMER1__CLIENT11_MASK 0x0000F000L
2220#define DAGB1_RD_ADDR_DAGB_LAZY_TIMER1__CLIENT12_MASK 0x000F0000L
2221#define DAGB1_RD_ADDR_DAGB_LAZY_TIMER1__CLIENT13_MASK 0x00F00000L
2222#define DAGB1_RD_ADDR_DAGB_LAZY_TIMER1__CLIENT14_MASK 0x0F000000L
2223#define DAGB1_RD_ADDR_DAGB_LAZY_TIMER1__CLIENT15_MASK 0xF0000000L
2224//DAGB1_RD_VC0_CNTL
2225#define DAGB1_RD_VC0_CNTL__STOR_CREDIT__SHIFT 0x0
2226#define DAGB1_RD_VC0_CNTL__EA_CREDIT__SHIFT 0x5
2227#define DAGB1_RD_VC0_CNTL__MAX_BW_ENABLE__SHIFT 0xb
2228#define DAGB1_RD_VC0_CNTL__MAX_BW__SHIFT 0xc
2229#define DAGB1_RD_VC0_CNTL__MIN_BW_ENABLE__SHIFT 0x14
2230#define DAGB1_RD_VC0_CNTL__MIN_BW__SHIFT 0x15
2231#define DAGB1_RD_VC0_CNTL__OSD_LIMITER_ENABLE__SHIFT 0x18
2232#define DAGB1_RD_VC0_CNTL__MAX_OSD__SHIFT 0x19
2233#define DAGB1_RD_VC0_CNTL__STOR_CREDIT_MASK 0x0000001FL
2234#define DAGB1_RD_VC0_CNTL__EA_CREDIT_MASK 0x000007E0L
2235#define DAGB1_RD_VC0_CNTL__MAX_BW_ENABLE_MASK 0x00000800L
2236#define DAGB1_RD_VC0_CNTL__MAX_BW_MASK 0x000FF000L
2237#define DAGB1_RD_VC0_CNTL__MIN_BW_ENABLE_MASK 0x00100000L
2238#define DAGB1_RD_VC0_CNTL__MIN_BW_MASK 0x00E00000L
2239#define DAGB1_RD_VC0_CNTL__OSD_LIMITER_ENABLE_MASK 0x01000000L
2240#define DAGB1_RD_VC0_CNTL__MAX_OSD_MASK 0xFE000000L
2241//DAGB1_RD_VC1_CNTL
2242#define DAGB1_RD_VC1_CNTL__STOR_CREDIT__SHIFT 0x0
2243#define DAGB1_RD_VC1_CNTL__EA_CREDIT__SHIFT 0x5
2244#define DAGB1_RD_VC1_CNTL__MAX_BW_ENABLE__SHIFT 0xb
2245#define DAGB1_RD_VC1_CNTL__MAX_BW__SHIFT 0xc
2246#define DAGB1_RD_VC1_CNTL__MIN_BW_ENABLE__SHIFT 0x14
2247#define DAGB1_RD_VC1_CNTL__MIN_BW__SHIFT 0x15
2248#define DAGB1_RD_VC1_CNTL__OSD_LIMITER_ENABLE__SHIFT 0x18
2249#define DAGB1_RD_VC1_CNTL__MAX_OSD__SHIFT 0x19
2250#define DAGB1_RD_VC1_CNTL__STOR_CREDIT_MASK 0x0000001FL
2251#define DAGB1_RD_VC1_CNTL__EA_CREDIT_MASK 0x000007E0L
2252#define DAGB1_RD_VC1_CNTL__MAX_BW_ENABLE_MASK 0x00000800L
2253#define DAGB1_RD_VC1_CNTL__MAX_BW_MASK 0x000FF000L
2254#define DAGB1_RD_VC1_CNTL__MIN_BW_ENABLE_MASK 0x00100000L
2255#define DAGB1_RD_VC1_CNTL__MIN_BW_MASK 0x00E00000L
2256#define DAGB1_RD_VC1_CNTL__OSD_LIMITER_ENABLE_MASK 0x01000000L
2257#define DAGB1_RD_VC1_CNTL__MAX_OSD_MASK 0xFE000000L
2258//DAGB1_RD_VC2_CNTL
2259#define DAGB1_RD_VC2_CNTL__STOR_CREDIT__SHIFT 0x0
2260#define DAGB1_RD_VC2_CNTL__EA_CREDIT__SHIFT 0x5
2261#define DAGB1_RD_VC2_CNTL__MAX_BW_ENABLE__SHIFT 0xb
2262#define DAGB1_RD_VC2_CNTL__MAX_BW__SHIFT 0xc
2263#define DAGB1_RD_VC2_CNTL__MIN_BW_ENABLE__SHIFT 0x14
2264#define DAGB1_RD_VC2_CNTL__MIN_BW__SHIFT 0x15
2265#define DAGB1_RD_VC2_CNTL__OSD_LIMITER_ENABLE__SHIFT 0x18
2266#define DAGB1_RD_VC2_CNTL__MAX_OSD__SHIFT 0x19
2267#define DAGB1_RD_VC2_CNTL__STOR_CREDIT_MASK 0x0000001FL
2268#define DAGB1_RD_VC2_CNTL__EA_CREDIT_MASK 0x000007E0L
2269#define DAGB1_RD_VC2_CNTL__MAX_BW_ENABLE_MASK 0x00000800L
2270#define DAGB1_RD_VC2_CNTL__MAX_BW_MASK 0x000FF000L
2271#define DAGB1_RD_VC2_CNTL__MIN_BW_ENABLE_MASK 0x00100000L
2272#define DAGB1_RD_VC2_CNTL__MIN_BW_MASK 0x00E00000L
2273#define DAGB1_RD_VC2_CNTL__OSD_LIMITER_ENABLE_MASK 0x01000000L
2274#define DAGB1_RD_VC2_CNTL__MAX_OSD_MASK 0xFE000000L
2275//DAGB1_RD_VC3_CNTL
2276#define DAGB1_RD_VC3_CNTL__STOR_CREDIT__SHIFT 0x0
2277#define DAGB1_RD_VC3_CNTL__EA_CREDIT__SHIFT 0x5
2278#define DAGB1_RD_VC3_CNTL__MAX_BW_ENABLE__SHIFT 0xb
2279#define DAGB1_RD_VC3_CNTL__MAX_BW__SHIFT 0xc
2280#define DAGB1_RD_VC3_CNTL__MIN_BW_ENABLE__SHIFT 0x14
2281#define DAGB1_RD_VC3_CNTL__MIN_BW__SHIFT 0x15
2282#define DAGB1_RD_VC3_CNTL__OSD_LIMITER_ENABLE__SHIFT 0x18
2283#define DAGB1_RD_VC3_CNTL__MAX_OSD__SHIFT 0x19
2284#define DAGB1_RD_VC3_CNTL__STOR_CREDIT_MASK 0x0000001FL
2285#define DAGB1_RD_VC3_CNTL__EA_CREDIT_MASK 0x000007E0L
2286#define DAGB1_RD_VC3_CNTL__MAX_BW_ENABLE_MASK 0x00000800L
2287#define DAGB1_RD_VC3_CNTL__MAX_BW_MASK 0x000FF000L
2288#define DAGB1_RD_VC3_CNTL__MIN_BW_ENABLE_MASK 0x00100000L
2289#define DAGB1_RD_VC3_CNTL__MIN_BW_MASK 0x00E00000L
2290#define DAGB1_RD_VC3_CNTL__OSD_LIMITER_ENABLE_MASK 0x01000000L
2291#define DAGB1_RD_VC3_CNTL__MAX_OSD_MASK 0xFE000000L
2292//DAGB1_RD_VC4_CNTL
2293#define DAGB1_RD_VC4_CNTL__STOR_CREDIT__SHIFT 0x0
2294#define DAGB1_RD_VC4_CNTL__EA_CREDIT__SHIFT 0x5
2295#define DAGB1_RD_VC4_CNTL__MAX_BW_ENABLE__SHIFT 0xb
2296#define DAGB1_RD_VC4_CNTL__MAX_BW__SHIFT 0xc
2297#define DAGB1_RD_VC4_CNTL__MIN_BW_ENABLE__SHIFT 0x14
2298#define DAGB1_RD_VC4_CNTL__MIN_BW__SHIFT 0x15
2299#define DAGB1_RD_VC4_CNTL__OSD_LIMITER_ENABLE__SHIFT 0x18
2300#define DAGB1_RD_VC4_CNTL__MAX_OSD__SHIFT 0x19
2301#define DAGB1_RD_VC4_CNTL__STOR_CREDIT_MASK 0x0000001FL
2302#define DAGB1_RD_VC4_CNTL__EA_CREDIT_MASK 0x000007E0L
2303#define DAGB1_RD_VC4_CNTL__MAX_BW_ENABLE_MASK 0x00000800L
2304#define DAGB1_RD_VC4_CNTL__MAX_BW_MASK 0x000FF000L
2305#define DAGB1_RD_VC4_CNTL__MIN_BW_ENABLE_MASK 0x00100000L
2306#define DAGB1_RD_VC4_CNTL__MIN_BW_MASK 0x00E00000L
2307#define DAGB1_RD_VC4_CNTL__OSD_LIMITER_ENABLE_MASK 0x01000000L
2308#define DAGB1_RD_VC4_CNTL__MAX_OSD_MASK 0xFE000000L
2309//DAGB1_RD_VC5_CNTL
2310#define DAGB1_RD_VC5_CNTL__STOR_CREDIT__SHIFT 0x0
2311#define DAGB1_RD_VC5_CNTL__EA_CREDIT__SHIFT 0x5
2312#define DAGB1_RD_VC5_CNTL__MAX_BW_ENABLE__SHIFT 0xb
2313#define DAGB1_RD_VC5_CNTL__MAX_BW__SHIFT 0xc
2314#define DAGB1_RD_VC5_CNTL__MIN_BW_ENABLE__SHIFT 0x14
2315#define DAGB1_RD_VC5_CNTL__MIN_BW__SHIFT 0x15
2316#define DAGB1_RD_VC5_CNTL__OSD_LIMITER_ENABLE__SHIFT 0x18
2317#define DAGB1_RD_VC5_CNTL__MAX_OSD__SHIFT 0x19
2318#define DAGB1_RD_VC5_CNTL__STOR_CREDIT_MASK 0x0000001FL
2319#define DAGB1_RD_VC5_CNTL__EA_CREDIT_MASK 0x000007E0L
2320#define DAGB1_RD_VC5_CNTL__MAX_BW_ENABLE_MASK 0x00000800L
2321#define DAGB1_RD_VC5_CNTL__MAX_BW_MASK 0x000FF000L
2322#define DAGB1_RD_VC5_CNTL__MIN_BW_ENABLE_MASK 0x00100000L
2323#define DAGB1_RD_VC5_CNTL__MIN_BW_MASK 0x00E00000L
2324#define DAGB1_RD_VC5_CNTL__OSD_LIMITER_ENABLE_MASK 0x01000000L
2325#define DAGB1_RD_VC5_CNTL__MAX_OSD_MASK 0xFE000000L
2326//DAGB1_RD_VC6_CNTL
2327#define DAGB1_RD_VC6_CNTL__STOR_CREDIT__SHIFT 0x0
2328#define DAGB1_RD_VC6_CNTL__EA_CREDIT__SHIFT 0x5
2329#define DAGB1_RD_VC6_CNTL__MAX_BW_ENABLE__SHIFT 0xb
2330#define DAGB1_RD_VC6_CNTL__MAX_BW__SHIFT 0xc
2331#define DAGB1_RD_VC6_CNTL__MIN_BW_ENABLE__SHIFT 0x14
2332#define DAGB1_RD_VC6_CNTL__MIN_BW__SHIFT 0x15
2333#define DAGB1_RD_VC6_CNTL__OSD_LIMITER_ENABLE__SHIFT 0x18
2334#define DAGB1_RD_VC6_CNTL__MAX_OSD__SHIFT 0x19
2335#define DAGB1_RD_VC6_CNTL__STOR_CREDIT_MASK 0x0000001FL
2336#define DAGB1_RD_VC6_CNTL__EA_CREDIT_MASK 0x000007E0L
2337#define DAGB1_RD_VC6_CNTL__MAX_BW_ENABLE_MASK 0x00000800L
2338#define DAGB1_RD_VC6_CNTL__MAX_BW_MASK 0x000FF000L
2339#define DAGB1_RD_VC6_CNTL__MIN_BW_ENABLE_MASK 0x00100000L
2340#define DAGB1_RD_VC6_CNTL__MIN_BW_MASK 0x00E00000L
2341#define DAGB1_RD_VC6_CNTL__OSD_LIMITER_ENABLE_MASK 0x01000000L
2342#define DAGB1_RD_VC6_CNTL__MAX_OSD_MASK 0xFE000000L
2343//DAGB1_RD_VC7_CNTL
2344#define DAGB1_RD_VC7_CNTL__STOR_CREDIT__SHIFT 0x0
2345#define DAGB1_RD_VC7_CNTL__EA_CREDIT__SHIFT 0x5
2346#define DAGB1_RD_VC7_CNTL__MAX_BW_ENABLE__SHIFT 0xb
2347#define DAGB1_RD_VC7_CNTL__MAX_BW__SHIFT 0xc
2348#define DAGB1_RD_VC7_CNTL__MIN_BW_ENABLE__SHIFT 0x14
2349#define DAGB1_RD_VC7_CNTL__MIN_BW__SHIFT 0x15
2350#define DAGB1_RD_VC7_CNTL__OSD_LIMITER_ENABLE__SHIFT 0x18
2351#define DAGB1_RD_VC7_CNTL__MAX_OSD__SHIFT 0x19
2352#define DAGB1_RD_VC7_CNTL__STOR_CREDIT_MASK 0x0000001FL
2353#define DAGB1_RD_VC7_CNTL__EA_CREDIT_MASK 0x000007E0L
2354#define DAGB1_RD_VC7_CNTL__MAX_BW_ENABLE_MASK 0x00000800L
2355#define DAGB1_RD_VC7_CNTL__MAX_BW_MASK 0x000FF000L
2356#define DAGB1_RD_VC7_CNTL__MIN_BW_ENABLE_MASK 0x00100000L
2357#define DAGB1_RD_VC7_CNTL__MIN_BW_MASK 0x00E00000L
2358#define DAGB1_RD_VC7_CNTL__OSD_LIMITER_ENABLE_MASK 0x01000000L
2359#define DAGB1_RD_VC7_CNTL__MAX_OSD_MASK 0xFE000000L
2360//DAGB1_RD_CNTL_MISC
2361#define DAGB1_RD_CNTL_MISC__STOR_POOL_CREDIT__SHIFT 0x0
2362#define DAGB1_RD_CNTL_MISC__EA_POOL_CREDIT__SHIFT 0x6
2363#define DAGB1_RD_CNTL_MISC__IO_EA_CREDIT__SHIFT 0xd
2364#define DAGB1_RD_CNTL_MISC__STOR_CC_LEGACY_MODE__SHIFT 0x13
2365#define DAGB1_RD_CNTL_MISC__EA_CC_LEGACY_MODE__SHIFT 0x14
2366#define DAGB1_RD_CNTL_MISC__UTCL2_CID__SHIFT 0x15
2367#define DAGB1_RD_CNTL_MISC__STOR_POOL_CREDIT_MASK 0x0000003FL
2368#define DAGB1_RD_CNTL_MISC__EA_POOL_CREDIT_MASK 0x00001FC0L
2369#define DAGB1_RD_CNTL_MISC__IO_EA_CREDIT_MASK 0x0007E000L
2370#define DAGB1_RD_CNTL_MISC__STOR_CC_LEGACY_MODE_MASK 0x00080000L
2371#define DAGB1_RD_CNTL_MISC__EA_CC_LEGACY_MODE_MASK 0x00100000L
2372#define DAGB1_RD_CNTL_MISC__UTCL2_CID_MASK 0x03E00000L
2373//DAGB1_RD_TLB_CREDIT
2374#define DAGB1_RD_TLB_CREDIT__TLB0__SHIFT 0x0
2375#define DAGB1_RD_TLB_CREDIT__TLB1__SHIFT 0x5
2376#define DAGB1_RD_TLB_CREDIT__TLB2__SHIFT 0xa
2377#define DAGB1_RD_TLB_CREDIT__TLB3__SHIFT 0xf
2378#define DAGB1_RD_TLB_CREDIT__TLB4__SHIFT 0x14
2379#define DAGB1_RD_TLB_CREDIT__TLB5__SHIFT 0x19
2380#define DAGB1_RD_TLB_CREDIT__TLB0_MASK 0x0000001FL
2381#define DAGB1_RD_TLB_CREDIT__TLB1_MASK 0x000003E0L
2382#define DAGB1_RD_TLB_CREDIT__TLB2_MASK 0x00007C00L
2383#define DAGB1_RD_TLB_CREDIT__TLB3_MASK 0x000F8000L
2384#define DAGB1_RD_TLB_CREDIT__TLB4_MASK 0x01F00000L
2385#define DAGB1_RD_TLB_CREDIT__TLB5_MASK 0x3E000000L
2386//DAGB1_RDCLI_ASK_PENDING
2387#define DAGB1_RDCLI_ASK_PENDING__BUSY__SHIFT 0x0
2388#define DAGB1_RDCLI_ASK_PENDING__BUSY_MASK 0xFFFFFFFFL
2389//DAGB1_RDCLI_GO_PENDING
2390#define DAGB1_RDCLI_GO_PENDING__BUSY__SHIFT 0x0
2391#define DAGB1_RDCLI_GO_PENDING__BUSY_MASK 0xFFFFFFFFL
2392//DAGB1_RDCLI_GBLSEND_PENDING
2393#define DAGB1_RDCLI_GBLSEND_PENDING__BUSY__SHIFT 0x0
2394#define DAGB1_RDCLI_GBLSEND_PENDING__BUSY_MASK 0xFFFFFFFFL
2395//DAGB1_RDCLI_TLB_PENDING
2396#define DAGB1_RDCLI_TLB_PENDING__BUSY__SHIFT 0x0
2397#define DAGB1_RDCLI_TLB_PENDING__BUSY_MASK 0xFFFFFFFFL
2398//DAGB1_RDCLI_OARB_PENDING
2399#define DAGB1_RDCLI_OARB_PENDING__BUSY__SHIFT 0x0
2400#define DAGB1_RDCLI_OARB_PENDING__BUSY_MASK 0xFFFFFFFFL
2401//DAGB1_RDCLI_OSD_PENDING
2402#define DAGB1_RDCLI_OSD_PENDING__BUSY__SHIFT 0x0
2403#define DAGB1_RDCLI_OSD_PENDING__BUSY_MASK 0xFFFFFFFFL
2404//DAGB1_WRCLI0
2405#define DAGB1_WRCLI0__VIRT_CHAN__SHIFT 0x0
2406#define DAGB1_WRCLI0__CHECK_TLB_CREDIT__SHIFT 0x3
2407#define DAGB1_WRCLI0__URG_HIGH__SHIFT 0x4
2408#define DAGB1_WRCLI0__URG_LOW__SHIFT 0x8
2409#define DAGB1_WRCLI0__MAX_BW_ENABLE__SHIFT 0xc
2410#define DAGB1_WRCLI0__MAX_BW__SHIFT 0xd
2411#define DAGB1_WRCLI0__MIN_BW_ENABLE__SHIFT 0x15
2412#define DAGB1_WRCLI0__MIN_BW__SHIFT 0x16
2413#define DAGB1_WRCLI0__OSD_LIMITER_ENABLE__SHIFT 0x19
2414#define DAGB1_WRCLI0__MAX_OSD__SHIFT 0x1a
2415#define DAGB1_WRCLI0__VIRT_CHAN_MASK 0x00000007L
2416#define DAGB1_WRCLI0__CHECK_TLB_CREDIT_MASK 0x00000008L
2417#define DAGB1_WRCLI0__URG_HIGH_MASK 0x000000F0L
2418#define DAGB1_WRCLI0__URG_LOW_MASK 0x00000F00L
2419#define DAGB1_WRCLI0__MAX_BW_ENABLE_MASK 0x00001000L
2420#define DAGB1_WRCLI0__MAX_BW_MASK 0x001FE000L
2421#define DAGB1_WRCLI0__MIN_BW_ENABLE_MASK 0x00200000L
2422#define DAGB1_WRCLI0__MIN_BW_MASK 0x01C00000L
2423#define DAGB1_WRCLI0__OSD_LIMITER_ENABLE_MASK 0x02000000L
2424#define DAGB1_WRCLI0__MAX_OSD_MASK 0xFC000000L
2425//DAGB1_WRCLI1
2426#define DAGB1_WRCLI1__VIRT_CHAN__SHIFT 0x0
2427#define DAGB1_WRCLI1__CHECK_TLB_CREDIT__SHIFT 0x3
2428#define DAGB1_WRCLI1__URG_HIGH__SHIFT 0x4
2429#define DAGB1_WRCLI1__URG_LOW__SHIFT 0x8
2430#define DAGB1_WRCLI1__MAX_BW_ENABLE__SHIFT 0xc
2431#define DAGB1_WRCLI1__MAX_BW__SHIFT 0xd
2432#define DAGB1_WRCLI1__MIN_BW_ENABLE__SHIFT 0x15
2433#define DAGB1_WRCLI1__MIN_BW__SHIFT 0x16
2434#define DAGB1_WRCLI1__OSD_LIMITER_ENABLE__SHIFT 0x19
2435#define DAGB1_WRCLI1__MAX_OSD__SHIFT 0x1a
2436#define DAGB1_WRCLI1__VIRT_CHAN_MASK 0x00000007L
2437#define DAGB1_WRCLI1__CHECK_TLB_CREDIT_MASK 0x00000008L
2438#define DAGB1_WRCLI1__URG_HIGH_MASK 0x000000F0L
2439#define DAGB1_WRCLI1__URG_LOW_MASK 0x00000F00L
2440#define DAGB1_WRCLI1__MAX_BW_ENABLE_MASK 0x00001000L
2441#define DAGB1_WRCLI1__MAX_BW_MASK 0x001FE000L
2442#define DAGB1_WRCLI1__MIN_BW_ENABLE_MASK 0x00200000L
2443#define DAGB1_WRCLI1__MIN_BW_MASK 0x01C00000L
2444#define DAGB1_WRCLI1__OSD_LIMITER_ENABLE_MASK 0x02000000L
2445#define DAGB1_WRCLI1__MAX_OSD_MASK 0xFC000000L
2446//DAGB1_WRCLI2
2447#define DAGB1_WRCLI2__VIRT_CHAN__SHIFT 0x0
2448#define DAGB1_WRCLI2__CHECK_TLB_CREDIT__SHIFT 0x3
2449#define DAGB1_WRCLI2__URG_HIGH__SHIFT 0x4
2450#define DAGB1_WRCLI2__URG_LOW__SHIFT 0x8
2451#define DAGB1_WRCLI2__MAX_BW_ENABLE__SHIFT 0xc
2452#define DAGB1_WRCLI2__MAX_BW__SHIFT 0xd
2453#define DAGB1_WRCLI2__MIN_BW_ENABLE__SHIFT 0x15
2454#define DAGB1_WRCLI2__MIN_BW__SHIFT 0x16
2455#define DAGB1_WRCLI2__OSD_LIMITER_ENABLE__SHIFT 0x19
2456#define DAGB1_WRCLI2__MAX_OSD__SHIFT 0x1a
2457#define DAGB1_WRCLI2__VIRT_CHAN_MASK 0x00000007L
2458#define DAGB1_WRCLI2__CHECK_TLB_CREDIT_MASK 0x00000008L
2459#define DAGB1_WRCLI2__URG_HIGH_MASK 0x000000F0L
2460#define DAGB1_WRCLI2__URG_LOW_MASK 0x00000F00L
2461#define DAGB1_WRCLI2__MAX_BW_ENABLE_MASK 0x00001000L
2462#define DAGB1_WRCLI2__MAX_BW_MASK 0x001FE000L
2463#define DAGB1_WRCLI2__MIN_BW_ENABLE_MASK 0x00200000L
2464#define DAGB1_WRCLI2__MIN_BW_MASK 0x01C00000L
2465#define DAGB1_WRCLI2__OSD_LIMITER_ENABLE_MASK 0x02000000L
2466#define DAGB1_WRCLI2__MAX_OSD_MASK 0xFC000000L
2467//DAGB1_WRCLI3
2468#define DAGB1_WRCLI3__VIRT_CHAN__SHIFT 0x0
2469#define DAGB1_WRCLI3__CHECK_TLB_CREDIT__SHIFT 0x3
2470#define DAGB1_WRCLI3__URG_HIGH__SHIFT 0x4
2471#define DAGB1_WRCLI3__URG_LOW__SHIFT 0x8
2472#define DAGB1_WRCLI3__MAX_BW_ENABLE__SHIFT 0xc
2473#define DAGB1_WRCLI3__MAX_BW__SHIFT 0xd
2474#define DAGB1_WRCLI3__MIN_BW_ENABLE__SHIFT 0x15
2475#define DAGB1_WRCLI3__MIN_BW__SHIFT 0x16
2476#define DAGB1_WRCLI3__OSD_LIMITER_ENABLE__SHIFT 0x19
2477#define DAGB1_WRCLI3__MAX_OSD__SHIFT 0x1a
2478#define DAGB1_WRCLI3__VIRT_CHAN_MASK 0x00000007L
2479#define DAGB1_WRCLI3__CHECK_TLB_CREDIT_MASK 0x00000008L
2480#define DAGB1_WRCLI3__URG_HIGH_MASK 0x000000F0L
2481#define DAGB1_WRCLI3__URG_LOW_MASK 0x00000F00L
2482#define DAGB1_WRCLI3__MAX_BW_ENABLE_MASK 0x00001000L
2483#define DAGB1_WRCLI3__MAX_BW_MASK 0x001FE000L
2484#define DAGB1_WRCLI3__MIN_BW_ENABLE_MASK 0x00200000L
2485#define DAGB1_WRCLI3__MIN_BW_MASK 0x01C00000L
2486#define DAGB1_WRCLI3__OSD_LIMITER_ENABLE_MASK 0x02000000L
2487#define DAGB1_WRCLI3__MAX_OSD_MASK 0xFC000000L
2488//DAGB1_WRCLI4
2489#define DAGB1_WRCLI4__VIRT_CHAN__SHIFT 0x0
2490#define DAGB1_WRCLI4__CHECK_TLB_CREDIT__SHIFT 0x3
2491#define DAGB1_WRCLI4__URG_HIGH__SHIFT 0x4
2492#define DAGB1_WRCLI4__URG_LOW__SHIFT 0x8
2493#define DAGB1_WRCLI4__MAX_BW_ENABLE__SHIFT 0xc
2494#define DAGB1_WRCLI4__MAX_BW__SHIFT 0xd
2495#define DAGB1_WRCLI4__MIN_BW_ENABLE__SHIFT 0x15
2496#define DAGB1_WRCLI4__MIN_BW__SHIFT 0x16
2497#define DAGB1_WRCLI4__OSD_LIMITER_ENABLE__SHIFT 0x19
2498#define DAGB1_WRCLI4__MAX_OSD__SHIFT 0x1a
2499#define DAGB1_WRCLI4__VIRT_CHAN_MASK 0x00000007L
2500#define DAGB1_WRCLI4__CHECK_TLB_CREDIT_MASK 0x00000008L
2501#define DAGB1_WRCLI4__URG_HIGH_MASK 0x000000F0L
2502#define DAGB1_WRCLI4__URG_LOW_MASK 0x00000F00L
2503#define DAGB1_WRCLI4__MAX_BW_ENABLE_MASK 0x00001000L
2504#define DAGB1_WRCLI4__MAX_BW_MASK 0x001FE000L
2505#define DAGB1_WRCLI4__MIN_BW_ENABLE_MASK 0x00200000L
2506#define DAGB1_WRCLI4__MIN_BW_MASK 0x01C00000L
2507#define DAGB1_WRCLI4__OSD_LIMITER_ENABLE_MASK 0x02000000L
2508#define DAGB1_WRCLI4__MAX_OSD_MASK 0xFC000000L
2509//DAGB1_WRCLI5
2510#define DAGB1_WRCLI5__VIRT_CHAN__SHIFT 0x0
2511#define DAGB1_WRCLI5__CHECK_TLB_CREDIT__SHIFT 0x3
2512#define DAGB1_WRCLI5__URG_HIGH__SHIFT 0x4
2513#define DAGB1_WRCLI5__URG_LOW__SHIFT 0x8
2514#define DAGB1_WRCLI5__MAX_BW_ENABLE__SHIFT 0xc
2515#define DAGB1_WRCLI5__MAX_BW__SHIFT 0xd
2516#define DAGB1_WRCLI5__MIN_BW_ENABLE__SHIFT 0x15
2517#define DAGB1_WRCLI5__MIN_BW__SHIFT 0x16
2518#define DAGB1_WRCLI5__OSD_LIMITER_ENABLE__SHIFT 0x19
2519#define DAGB1_WRCLI5__MAX_OSD__SHIFT 0x1a
2520#define DAGB1_WRCLI5__VIRT_CHAN_MASK 0x00000007L
2521#define DAGB1_WRCLI5__CHECK_TLB_CREDIT_MASK 0x00000008L
2522#define DAGB1_WRCLI5__URG_HIGH_MASK 0x000000F0L
2523#define DAGB1_WRCLI5__URG_LOW_MASK 0x00000F00L
2524#define DAGB1_WRCLI5__MAX_BW_ENABLE_MASK 0x00001000L
2525#define DAGB1_WRCLI5__MAX_BW_MASK 0x001FE000L
2526#define DAGB1_WRCLI5__MIN_BW_ENABLE_MASK 0x00200000L
2527#define DAGB1_WRCLI5__MIN_BW_MASK 0x01C00000L
2528#define DAGB1_WRCLI5__OSD_LIMITER_ENABLE_MASK 0x02000000L
2529#define DAGB1_WRCLI5__MAX_OSD_MASK 0xFC000000L
2530//DAGB1_WRCLI6
2531#define DAGB1_WRCLI6__VIRT_CHAN__SHIFT 0x0
2532#define DAGB1_WRCLI6__CHECK_TLB_CREDIT__SHIFT 0x3
2533#define DAGB1_WRCLI6__URG_HIGH__SHIFT 0x4
2534#define DAGB1_WRCLI6__URG_LOW__SHIFT 0x8
2535#define DAGB1_WRCLI6__MAX_BW_ENABLE__SHIFT 0xc
2536#define DAGB1_WRCLI6__MAX_BW__SHIFT 0xd
2537#define DAGB1_WRCLI6__MIN_BW_ENABLE__SHIFT 0x15
2538#define DAGB1_WRCLI6__MIN_BW__SHIFT 0x16
2539#define DAGB1_WRCLI6__OSD_LIMITER_ENABLE__SHIFT 0x19
2540#define DAGB1_WRCLI6__MAX_OSD__SHIFT 0x1a
2541#define DAGB1_WRCLI6__VIRT_CHAN_MASK 0x00000007L
2542#define DAGB1_WRCLI6__CHECK_TLB_CREDIT_MASK 0x00000008L
2543#define DAGB1_WRCLI6__URG_HIGH_MASK 0x000000F0L
2544#define DAGB1_WRCLI6__URG_LOW_MASK 0x00000F00L
2545#define DAGB1_WRCLI6__MAX_BW_ENABLE_MASK 0x00001000L
2546#define DAGB1_WRCLI6__MAX_BW_MASK 0x001FE000L
2547#define DAGB1_WRCLI6__MIN_BW_ENABLE_MASK 0x00200000L
2548#define DAGB1_WRCLI6__MIN_BW_MASK 0x01C00000L
2549#define DAGB1_WRCLI6__OSD_LIMITER_ENABLE_MASK 0x02000000L
2550#define DAGB1_WRCLI6__MAX_OSD_MASK 0xFC000000L
2551//DAGB1_WRCLI7
2552#define DAGB1_WRCLI7__VIRT_CHAN__SHIFT 0x0
2553#define DAGB1_WRCLI7__CHECK_TLB_CREDIT__SHIFT 0x3
2554#define DAGB1_WRCLI7__URG_HIGH__SHIFT 0x4
2555#define DAGB1_WRCLI7__URG_LOW__SHIFT 0x8
2556#define DAGB1_WRCLI7__MAX_BW_ENABLE__SHIFT 0xc
2557#define DAGB1_WRCLI7__MAX_BW__SHIFT 0xd
2558#define DAGB1_WRCLI7__MIN_BW_ENABLE__SHIFT 0x15
2559#define DAGB1_WRCLI7__MIN_BW__SHIFT 0x16
2560#define DAGB1_WRCLI7__OSD_LIMITER_ENABLE__SHIFT 0x19
2561#define DAGB1_WRCLI7__MAX_OSD__SHIFT 0x1a
2562#define DAGB1_WRCLI7__VIRT_CHAN_MASK 0x00000007L
2563#define DAGB1_WRCLI7__CHECK_TLB_CREDIT_MASK 0x00000008L
2564#define DAGB1_WRCLI7__URG_HIGH_MASK 0x000000F0L
2565#define DAGB1_WRCLI7__URG_LOW_MASK 0x00000F00L
2566#define DAGB1_WRCLI7__MAX_BW_ENABLE_MASK 0x00001000L
2567#define DAGB1_WRCLI7__MAX_BW_MASK 0x001FE000L
2568#define DAGB1_WRCLI7__MIN_BW_ENABLE_MASK 0x00200000L
2569#define DAGB1_WRCLI7__MIN_BW_MASK 0x01C00000L
2570#define DAGB1_WRCLI7__OSD_LIMITER_ENABLE_MASK 0x02000000L
2571#define DAGB1_WRCLI7__MAX_OSD_MASK 0xFC000000L
2572//DAGB1_WRCLI8
2573#define DAGB1_WRCLI8__VIRT_CHAN__SHIFT 0x0
2574#define DAGB1_WRCLI8__CHECK_TLB_CREDIT__SHIFT 0x3
2575#define DAGB1_WRCLI8__URG_HIGH__SHIFT 0x4
2576#define DAGB1_WRCLI8__URG_LOW__SHIFT 0x8
2577#define DAGB1_WRCLI8__MAX_BW_ENABLE__SHIFT 0xc
2578#define DAGB1_WRCLI8__MAX_BW__SHIFT 0xd
2579#define DAGB1_WRCLI8__MIN_BW_ENABLE__SHIFT 0x15
2580#define DAGB1_WRCLI8__MIN_BW__SHIFT 0x16
2581#define DAGB1_WRCLI8__OSD_LIMITER_ENABLE__SHIFT 0x19
2582#define DAGB1_WRCLI8__MAX_OSD__SHIFT 0x1a
2583#define DAGB1_WRCLI8__VIRT_CHAN_MASK 0x00000007L
2584#define DAGB1_WRCLI8__CHECK_TLB_CREDIT_MASK 0x00000008L
2585#define DAGB1_WRCLI8__URG_HIGH_MASK 0x000000F0L
2586#define DAGB1_WRCLI8__URG_LOW_MASK 0x00000F00L
2587#define DAGB1_WRCLI8__MAX_BW_ENABLE_MASK 0x00001000L
2588#define DAGB1_WRCLI8__MAX_BW_MASK 0x001FE000L
2589#define DAGB1_WRCLI8__MIN_BW_ENABLE_MASK 0x00200000L
2590#define DAGB1_WRCLI8__MIN_BW_MASK 0x01C00000L
2591#define DAGB1_WRCLI8__OSD_LIMITER_ENABLE_MASK 0x02000000L
2592#define DAGB1_WRCLI8__MAX_OSD_MASK 0xFC000000L
2593//DAGB1_WRCLI9
2594#define DAGB1_WRCLI9__VIRT_CHAN__SHIFT 0x0
2595#define DAGB1_WRCLI9__CHECK_TLB_CREDIT__SHIFT 0x3
2596#define DAGB1_WRCLI9__URG_HIGH__SHIFT 0x4
2597#define DAGB1_WRCLI9__URG_LOW__SHIFT 0x8
2598#define DAGB1_WRCLI9__MAX_BW_ENABLE__SHIFT 0xc
2599#define DAGB1_WRCLI9__MAX_BW__SHIFT 0xd
2600#define DAGB1_WRCLI9__MIN_BW_ENABLE__SHIFT 0x15
2601#define DAGB1_WRCLI9__MIN_BW__SHIFT 0x16
2602#define DAGB1_WRCLI9__OSD_LIMITER_ENABLE__SHIFT 0x19
2603#define DAGB1_WRCLI9__MAX_OSD__SHIFT 0x1a
2604#define DAGB1_WRCLI9__VIRT_CHAN_MASK 0x00000007L
2605#define DAGB1_WRCLI9__CHECK_TLB_CREDIT_MASK 0x00000008L
2606#define DAGB1_WRCLI9__URG_HIGH_MASK 0x000000F0L
2607#define DAGB1_WRCLI9__URG_LOW_MASK 0x00000F00L
2608#define DAGB1_WRCLI9__MAX_BW_ENABLE_MASK 0x00001000L
2609#define DAGB1_WRCLI9__MAX_BW_MASK 0x001FE000L
2610#define DAGB1_WRCLI9__MIN_BW_ENABLE_MASK 0x00200000L
2611#define DAGB1_WRCLI9__MIN_BW_MASK 0x01C00000L
2612#define DAGB1_WRCLI9__OSD_LIMITER_ENABLE_MASK 0x02000000L
2613#define DAGB1_WRCLI9__MAX_OSD_MASK 0xFC000000L
2614//DAGB1_WRCLI10
2615#define DAGB1_WRCLI10__VIRT_CHAN__SHIFT 0x0
2616#define DAGB1_WRCLI10__CHECK_TLB_CREDIT__SHIFT 0x3
2617#define DAGB1_WRCLI10__URG_HIGH__SHIFT 0x4
2618#define DAGB1_WRCLI10__URG_LOW__SHIFT 0x8
2619#define DAGB1_WRCLI10__MAX_BW_ENABLE__SHIFT 0xc
2620#define DAGB1_WRCLI10__MAX_BW__SHIFT 0xd
2621#define DAGB1_WRCLI10__MIN_BW_ENABLE__SHIFT 0x15
2622#define DAGB1_WRCLI10__MIN_BW__SHIFT 0x16
2623#define DAGB1_WRCLI10__OSD_LIMITER_ENABLE__SHIFT 0x19
2624#define DAGB1_WRCLI10__MAX_OSD__SHIFT 0x1a
2625#define DAGB1_WRCLI10__VIRT_CHAN_MASK 0x00000007L
2626#define DAGB1_WRCLI10__CHECK_TLB_CREDIT_MASK 0x00000008L
2627#define DAGB1_WRCLI10__URG_HIGH_MASK 0x000000F0L
2628#define DAGB1_WRCLI10__URG_LOW_MASK 0x00000F00L
2629#define DAGB1_WRCLI10__MAX_BW_ENABLE_MASK 0x00001000L
2630#define DAGB1_WRCLI10__MAX_BW_MASK 0x001FE000L
2631#define DAGB1_WRCLI10__MIN_BW_ENABLE_MASK 0x00200000L
2632#define DAGB1_WRCLI10__MIN_BW_MASK 0x01C00000L
2633#define DAGB1_WRCLI10__OSD_LIMITER_ENABLE_MASK 0x02000000L
2634#define DAGB1_WRCLI10__MAX_OSD_MASK 0xFC000000L
2635//DAGB1_WRCLI11
2636#define DAGB1_WRCLI11__VIRT_CHAN__SHIFT 0x0
2637#define DAGB1_WRCLI11__CHECK_TLB_CREDIT__SHIFT 0x3
2638#define DAGB1_WRCLI11__URG_HIGH__SHIFT 0x4
2639#define DAGB1_WRCLI11__URG_LOW__SHIFT 0x8
2640#define DAGB1_WRCLI11__MAX_BW_ENABLE__SHIFT 0xc
2641#define DAGB1_WRCLI11__MAX_BW__SHIFT 0xd
2642#define DAGB1_WRCLI11__MIN_BW_ENABLE__SHIFT 0x15
2643#define DAGB1_WRCLI11__MIN_BW__SHIFT 0x16
2644#define DAGB1_WRCLI11__OSD_LIMITER_ENABLE__SHIFT 0x19
2645#define DAGB1_WRCLI11__MAX_OSD__SHIFT 0x1a
2646#define DAGB1_WRCLI11__VIRT_CHAN_MASK 0x00000007L
2647#define DAGB1_WRCLI11__CHECK_TLB_CREDIT_MASK 0x00000008L
2648#define DAGB1_WRCLI11__URG_HIGH_MASK 0x000000F0L
2649#define DAGB1_WRCLI11__URG_LOW_MASK 0x00000F00L
2650#define DAGB1_WRCLI11__MAX_BW_ENABLE_MASK 0x00001000L
2651#define DAGB1_WRCLI11__MAX_BW_MASK 0x001FE000L
2652#define DAGB1_WRCLI11__MIN_BW_ENABLE_MASK 0x00200000L
2653#define DAGB1_WRCLI11__MIN_BW_MASK 0x01C00000L
2654#define DAGB1_WRCLI11__OSD_LIMITER_ENABLE_MASK 0x02000000L
2655#define DAGB1_WRCLI11__MAX_OSD_MASK 0xFC000000L
2656//DAGB1_WRCLI12
2657#define DAGB1_WRCLI12__VIRT_CHAN__SHIFT 0x0
2658#define DAGB1_WRCLI12__CHECK_TLB_CREDIT__SHIFT 0x3
2659#define DAGB1_WRCLI12__URG_HIGH__SHIFT 0x4
2660#define DAGB1_WRCLI12__URG_LOW__SHIFT 0x8
2661#define DAGB1_WRCLI12__MAX_BW_ENABLE__SHIFT 0xc
2662#define DAGB1_WRCLI12__MAX_BW__SHIFT 0xd
2663#define DAGB1_WRCLI12__MIN_BW_ENABLE__SHIFT 0x15
2664#define DAGB1_WRCLI12__MIN_BW__SHIFT 0x16
2665#define DAGB1_WRCLI12__OSD_LIMITER_ENABLE__SHIFT 0x19
2666#define DAGB1_WRCLI12__MAX_OSD__SHIFT 0x1a
2667#define DAGB1_WRCLI12__VIRT_CHAN_MASK 0x00000007L
2668#define DAGB1_WRCLI12__CHECK_TLB_CREDIT_MASK 0x00000008L
2669#define DAGB1_WRCLI12__URG_HIGH_MASK 0x000000F0L
2670#define DAGB1_WRCLI12__URG_LOW_MASK 0x00000F00L
2671#define DAGB1_WRCLI12__MAX_BW_ENABLE_MASK 0x00001000L
2672#define DAGB1_WRCLI12__MAX_BW_MASK 0x001FE000L
2673#define DAGB1_WRCLI12__MIN_BW_ENABLE_MASK 0x00200000L
2674#define DAGB1_WRCLI12__MIN_BW_MASK 0x01C00000L
2675#define DAGB1_WRCLI12__OSD_LIMITER_ENABLE_MASK 0x02000000L
2676#define DAGB1_WRCLI12__MAX_OSD_MASK 0xFC000000L
2677//DAGB1_WRCLI13
2678#define DAGB1_WRCLI13__VIRT_CHAN__SHIFT 0x0
2679#define DAGB1_WRCLI13__CHECK_TLB_CREDIT__SHIFT 0x3
2680#define DAGB1_WRCLI13__URG_HIGH__SHIFT 0x4
2681#define DAGB1_WRCLI13__URG_LOW__SHIFT 0x8
2682#define DAGB1_WRCLI13__MAX_BW_ENABLE__SHIFT 0xc
2683#define DAGB1_WRCLI13__MAX_BW__SHIFT 0xd
2684#define DAGB1_WRCLI13__MIN_BW_ENABLE__SHIFT 0x15
2685#define DAGB1_WRCLI13__MIN_BW__SHIFT 0x16
2686#define DAGB1_WRCLI13__OSD_LIMITER_ENABLE__SHIFT 0x19
2687#define DAGB1_WRCLI13__MAX_OSD__SHIFT 0x1a
2688#define DAGB1_WRCLI13__VIRT_CHAN_MASK 0x00000007L
2689#define DAGB1_WRCLI13__CHECK_TLB_CREDIT_MASK 0x00000008L
2690#define DAGB1_WRCLI13__URG_HIGH_MASK 0x000000F0L
2691#define DAGB1_WRCLI13__URG_LOW_MASK 0x00000F00L
2692#define DAGB1_WRCLI13__MAX_BW_ENABLE_MASK 0x00001000L
2693#define DAGB1_WRCLI13__MAX_BW_MASK 0x001FE000L
2694#define DAGB1_WRCLI13__MIN_BW_ENABLE_MASK 0x00200000L
2695#define DAGB1_WRCLI13__MIN_BW_MASK 0x01C00000L
2696#define DAGB1_WRCLI13__OSD_LIMITER_ENABLE_MASK 0x02000000L
2697#define DAGB1_WRCLI13__MAX_OSD_MASK 0xFC000000L
2698//DAGB1_WRCLI14
2699#define DAGB1_WRCLI14__VIRT_CHAN__SHIFT 0x0
2700#define DAGB1_WRCLI14__CHECK_TLB_CREDIT__SHIFT 0x3
2701#define DAGB1_WRCLI14__URG_HIGH__SHIFT 0x4
2702#define DAGB1_WRCLI14__URG_LOW__SHIFT 0x8
2703#define DAGB1_WRCLI14__MAX_BW_ENABLE__SHIFT 0xc
2704#define DAGB1_WRCLI14__MAX_BW__SHIFT 0xd
2705#define DAGB1_WRCLI14__MIN_BW_ENABLE__SHIFT 0x15
2706#define DAGB1_WRCLI14__MIN_BW__SHIFT 0x16
2707#define DAGB1_WRCLI14__OSD_LIMITER_ENABLE__SHIFT 0x19
2708#define DAGB1_WRCLI14__MAX_OSD__SHIFT 0x1a
2709#define DAGB1_WRCLI14__VIRT_CHAN_MASK 0x00000007L
2710#define DAGB1_WRCLI14__CHECK_TLB_CREDIT_MASK 0x00000008L
2711#define DAGB1_WRCLI14__URG_HIGH_MASK 0x000000F0L
2712#define DAGB1_WRCLI14__URG_LOW_MASK 0x00000F00L
2713#define DAGB1_WRCLI14__MAX_BW_ENABLE_MASK 0x00001000L
2714#define DAGB1_WRCLI14__MAX_BW_MASK 0x001FE000L
2715#define DAGB1_WRCLI14__MIN_BW_ENABLE_MASK 0x00200000L
2716#define DAGB1_WRCLI14__MIN_BW_MASK 0x01C00000L
2717#define DAGB1_WRCLI14__OSD_LIMITER_ENABLE_MASK 0x02000000L
2718#define DAGB1_WRCLI14__MAX_OSD_MASK 0xFC000000L
2719//DAGB1_WRCLI15
2720#define DAGB1_WRCLI15__VIRT_CHAN__SHIFT 0x0
2721#define DAGB1_WRCLI15__CHECK_TLB_CREDIT__SHIFT 0x3
2722#define DAGB1_WRCLI15__URG_HIGH__SHIFT 0x4
2723#define DAGB1_WRCLI15__URG_LOW__SHIFT 0x8
2724#define DAGB1_WRCLI15__MAX_BW_ENABLE__SHIFT 0xc
2725#define DAGB1_WRCLI15__MAX_BW__SHIFT 0xd
2726#define DAGB1_WRCLI15__MIN_BW_ENABLE__SHIFT 0x15
2727#define DAGB1_WRCLI15__MIN_BW__SHIFT 0x16
2728#define DAGB1_WRCLI15__OSD_LIMITER_ENABLE__SHIFT 0x19
2729#define DAGB1_WRCLI15__MAX_OSD__SHIFT 0x1a
2730#define DAGB1_WRCLI15__VIRT_CHAN_MASK 0x00000007L
2731#define DAGB1_WRCLI15__CHECK_TLB_CREDIT_MASK 0x00000008L
2732#define DAGB1_WRCLI15__URG_HIGH_MASK 0x000000F0L
2733#define DAGB1_WRCLI15__URG_LOW_MASK 0x00000F00L
2734#define DAGB1_WRCLI15__MAX_BW_ENABLE_MASK 0x00001000L
2735#define DAGB1_WRCLI15__MAX_BW_MASK 0x001FE000L
2736#define DAGB1_WRCLI15__MIN_BW_ENABLE_MASK 0x00200000L
2737#define DAGB1_WRCLI15__MIN_BW_MASK 0x01C00000L
2738#define DAGB1_WRCLI15__OSD_LIMITER_ENABLE_MASK 0x02000000L
2739#define DAGB1_WRCLI15__MAX_OSD_MASK 0xFC000000L
2740//DAGB1_WR_CNTL
2741#define DAGB1_WR_CNTL__SCLK_FREQ__SHIFT 0x0
2742#define DAGB1_WR_CNTL__CLI_MAX_BW_WINDOW__SHIFT 0x4
2743#define DAGB1_WR_CNTL__VC_MAX_BW_WINDOW__SHIFT 0xa
2744#define DAGB1_WR_CNTL__IO_LEVEL_OVERRIDE_ENABLE__SHIFT 0x10
2745#define DAGB1_WR_CNTL__IO_LEVEL__SHIFT 0x11
2746#define DAGB1_WR_CNTL__IO_LEVEL_COMPLY_VC__SHIFT 0x14
2747#define DAGB1_WR_CNTL__SHARE_VC_NUM__SHIFT 0x17
2748#define DAGB1_WR_CNTL__SCLK_FREQ_MASK 0x0000000FL
2749#define DAGB1_WR_CNTL__CLI_MAX_BW_WINDOW_MASK 0x000003F0L
2750#define DAGB1_WR_CNTL__VC_MAX_BW_WINDOW_MASK 0x0000FC00L
2751#define DAGB1_WR_CNTL__IO_LEVEL_OVERRIDE_ENABLE_MASK 0x00010000L
2752#define DAGB1_WR_CNTL__IO_LEVEL_MASK 0x000E0000L
2753#define DAGB1_WR_CNTL__IO_LEVEL_COMPLY_VC_MASK 0x00700000L
2754#define DAGB1_WR_CNTL__SHARE_VC_NUM_MASK 0x03800000L
2755//DAGB1_WR_GMI_CNTL
2756#define DAGB1_WR_GMI_CNTL__EA_CREDIT__SHIFT 0x0
2757#define DAGB1_WR_GMI_CNTL__LEVEL__SHIFT 0x6
2758#define DAGB1_WR_GMI_CNTL__MAX_BURST__SHIFT 0x9
2759#define DAGB1_WR_GMI_CNTL__LAZY_TIMER__SHIFT 0xd
2760#define DAGB1_WR_GMI_CNTL__EA_CREDIT_MASK 0x0000003FL
2761#define DAGB1_WR_GMI_CNTL__LEVEL_MASK 0x000001C0L
2762#define DAGB1_WR_GMI_CNTL__MAX_BURST_MASK 0x00001E00L
2763#define DAGB1_WR_GMI_CNTL__LAZY_TIMER_MASK 0x0001E000L
2764//DAGB1_WR_ADDR_DAGB
2765#define DAGB1_WR_ADDR_DAGB__DAGB_ENABLE__SHIFT 0x0
2766#define DAGB1_WR_ADDR_DAGB__ENABLE_JUMP_AHEAD__SHIFT 0x3
2767#define DAGB1_WR_ADDR_DAGB__DISABLE_SELF_INIT__SHIFT 0x6
2768#define DAGB1_WR_ADDR_DAGB__WHOAMI__SHIFT 0x7
2769#define DAGB1_WR_ADDR_DAGB__DAGB_ENABLE_MASK 0x00000007L
2770#define DAGB1_WR_ADDR_DAGB__ENABLE_JUMP_AHEAD_MASK 0x00000038L
2771#define DAGB1_WR_ADDR_DAGB__DISABLE_SELF_INIT_MASK 0x00000040L
2772#define DAGB1_WR_ADDR_DAGB__WHOAMI_MASK 0x00001F80L
2773//DAGB1_WR_OUTPUT_DAGB_MAX_BURST
2774#define DAGB1_WR_OUTPUT_DAGB_MAX_BURST__VC0__SHIFT 0x0
2775#define DAGB1_WR_OUTPUT_DAGB_MAX_BURST__VC1__SHIFT 0x4
2776#define DAGB1_WR_OUTPUT_DAGB_MAX_BURST__VC2__SHIFT 0x8
2777#define DAGB1_WR_OUTPUT_DAGB_MAX_BURST__VC3__SHIFT 0xc
2778#define DAGB1_WR_OUTPUT_DAGB_MAX_BURST__VC4__SHIFT 0x10
2779#define DAGB1_WR_OUTPUT_DAGB_MAX_BURST__VC5__SHIFT 0x14
2780#define DAGB1_WR_OUTPUT_DAGB_MAX_BURST__VC6__SHIFT 0x18
2781#define DAGB1_WR_OUTPUT_DAGB_MAX_BURST__VC7__SHIFT 0x1c
2782#define DAGB1_WR_OUTPUT_DAGB_MAX_BURST__VC0_MASK 0x0000000FL
2783#define DAGB1_WR_OUTPUT_DAGB_MAX_BURST__VC1_MASK 0x000000F0L
2784#define DAGB1_WR_OUTPUT_DAGB_MAX_BURST__VC2_MASK 0x00000F00L
2785#define DAGB1_WR_OUTPUT_DAGB_MAX_BURST__VC3_MASK 0x0000F000L
2786#define DAGB1_WR_OUTPUT_DAGB_MAX_BURST__VC4_MASK 0x000F0000L
2787#define DAGB1_WR_OUTPUT_DAGB_MAX_BURST__VC5_MASK 0x00F00000L
2788#define DAGB1_WR_OUTPUT_DAGB_MAX_BURST__VC6_MASK 0x0F000000L
2789#define DAGB1_WR_OUTPUT_DAGB_MAX_BURST__VC7_MASK 0xF0000000L
2790//DAGB1_WR_OUTPUT_DAGB_LAZY_TIMER
2791#define DAGB1_WR_OUTPUT_DAGB_LAZY_TIMER__VC0__SHIFT 0x0
2792#define DAGB1_WR_OUTPUT_DAGB_LAZY_TIMER__VC1__SHIFT 0x4
2793#define DAGB1_WR_OUTPUT_DAGB_LAZY_TIMER__VC2__SHIFT 0x8
2794#define DAGB1_WR_OUTPUT_DAGB_LAZY_TIMER__VC3__SHIFT 0xc
2795#define DAGB1_WR_OUTPUT_DAGB_LAZY_TIMER__VC4__SHIFT 0x10
2796#define DAGB1_WR_OUTPUT_DAGB_LAZY_TIMER__VC5__SHIFT 0x14
2797#define DAGB1_WR_OUTPUT_DAGB_LAZY_TIMER__VC6__SHIFT 0x18
2798#define DAGB1_WR_OUTPUT_DAGB_LAZY_TIMER__VC7__SHIFT 0x1c
2799#define DAGB1_WR_OUTPUT_DAGB_LAZY_TIMER__VC0_MASK 0x0000000FL
2800#define DAGB1_WR_OUTPUT_DAGB_LAZY_TIMER__VC1_MASK 0x000000F0L
2801#define DAGB1_WR_OUTPUT_DAGB_LAZY_TIMER__VC2_MASK 0x00000F00L
2802#define DAGB1_WR_OUTPUT_DAGB_LAZY_TIMER__VC3_MASK 0x0000F000L
2803#define DAGB1_WR_OUTPUT_DAGB_LAZY_TIMER__VC4_MASK 0x000F0000L
2804#define DAGB1_WR_OUTPUT_DAGB_LAZY_TIMER__VC5_MASK 0x00F00000L
2805#define DAGB1_WR_OUTPUT_DAGB_LAZY_TIMER__VC6_MASK 0x0F000000L
2806#define DAGB1_WR_OUTPUT_DAGB_LAZY_TIMER__VC7_MASK 0xF0000000L
2807//DAGB1_WR_CGTT_CLK_CTRL
2808#define DAGB1_WR_CGTT_CLK_CTRL__ON_DELAY__SHIFT 0x0
2809#define DAGB1_WR_CGTT_CLK_CTRL__OFF_HYSTERESIS__SHIFT 0x4
2810#define DAGB1_WR_CGTT_CLK_CTRL__SOFT_STALL_OVERRIDE__SHIFT 0x16
2811#define DAGB1_WR_CGTT_CLK_CTRL__LS_OVERRIDE__SHIFT 0x1b
2812#define DAGB1_WR_CGTT_CLK_CTRL__LS_OVERRIDE_WRITE__SHIFT 0x1c
2813#define DAGB1_WR_CGTT_CLK_CTRL__LS_OVERRIDE_READ__SHIFT 0x1d
2814#define DAGB1_WR_CGTT_CLK_CTRL__LS_OVERRIDE_RETURN__SHIFT 0x1e
2815#define DAGB1_WR_CGTT_CLK_CTRL__LS_OVERRIDE_REGISTER__SHIFT 0x1f
2816#define DAGB1_WR_CGTT_CLK_CTRL__ON_DELAY_MASK 0x0000000FL
2817#define DAGB1_WR_CGTT_CLK_CTRL__OFF_HYSTERESIS_MASK 0x00000FF0L
2818#define DAGB1_WR_CGTT_CLK_CTRL__SOFT_STALL_OVERRIDE_MASK 0x00400000L
2819#define DAGB1_WR_CGTT_CLK_CTRL__LS_OVERRIDE_MASK 0x08000000L
2820#define DAGB1_WR_CGTT_CLK_CTRL__LS_OVERRIDE_WRITE_MASK 0x10000000L
2821#define DAGB1_WR_CGTT_CLK_CTRL__LS_OVERRIDE_READ_MASK 0x20000000L
2822#define DAGB1_WR_CGTT_CLK_CTRL__LS_OVERRIDE_RETURN_MASK 0x40000000L
2823#define DAGB1_WR_CGTT_CLK_CTRL__LS_OVERRIDE_REGISTER_MASK 0x80000000L
2824//DAGB1_L1TLB_WR_CGTT_CLK_CTRL
2825#define DAGB1_L1TLB_WR_CGTT_CLK_CTRL__ON_DELAY__SHIFT 0x0
2826#define DAGB1_L1TLB_WR_CGTT_CLK_CTRL__OFF_HYSTERESIS__SHIFT 0x4
2827#define DAGB1_L1TLB_WR_CGTT_CLK_CTRL__SOFT_STALL_OVERRIDE__SHIFT 0x16
2828#define DAGB1_L1TLB_WR_CGTT_CLK_CTRL__LS_OVERRIDE__SHIFT 0x1b
2829#define DAGB1_L1TLB_WR_CGTT_CLK_CTRL__LS_OVERRIDE_WRITE__SHIFT 0x1c
2830#define DAGB1_L1TLB_WR_CGTT_CLK_CTRL__LS_OVERRIDE_READ__SHIFT 0x1d
2831#define DAGB1_L1TLB_WR_CGTT_CLK_CTRL__LS_OVERRIDE_RETURN__SHIFT 0x1e
2832#define DAGB1_L1TLB_WR_CGTT_CLK_CTRL__LS_OVERRIDE_REGISTER__SHIFT 0x1f
2833#define DAGB1_L1TLB_WR_CGTT_CLK_CTRL__ON_DELAY_MASK 0x0000000FL
2834#define DAGB1_L1TLB_WR_CGTT_CLK_CTRL__OFF_HYSTERESIS_MASK 0x00000FF0L
2835#define DAGB1_L1TLB_WR_CGTT_CLK_CTRL__SOFT_STALL_OVERRIDE_MASK 0x00400000L
2836#define DAGB1_L1TLB_WR_CGTT_CLK_CTRL__LS_OVERRIDE_MASK 0x08000000L
2837#define DAGB1_L1TLB_WR_CGTT_CLK_CTRL__LS_OVERRIDE_WRITE_MASK 0x10000000L
2838#define DAGB1_L1TLB_WR_CGTT_CLK_CTRL__LS_OVERRIDE_READ_MASK 0x20000000L
2839#define DAGB1_L1TLB_WR_CGTT_CLK_CTRL__LS_OVERRIDE_RETURN_MASK 0x40000000L
2840#define DAGB1_L1TLB_WR_CGTT_CLK_CTRL__LS_OVERRIDE_REGISTER_MASK 0x80000000L
2841//DAGB1_ATCVM_WR_CGTT_CLK_CTRL
2842#define DAGB1_ATCVM_WR_CGTT_CLK_CTRL__ON_DELAY__SHIFT 0x0
2843#define DAGB1_ATCVM_WR_CGTT_CLK_CTRL__OFF_HYSTERESIS__SHIFT 0x4
2844#define DAGB1_ATCVM_WR_CGTT_CLK_CTRL__SOFT_STALL_OVERRIDE__SHIFT 0x16
2845#define DAGB1_ATCVM_WR_CGTT_CLK_CTRL__LS_OVERRIDE__SHIFT 0x1b
2846#define DAGB1_ATCVM_WR_CGTT_CLK_CTRL__LS_OVERRIDE_WRITE__SHIFT 0x1c
2847#define DAGB1_ATCVM_WR_CGTT_CLK_CTRL__LS_OVERRIDE_READ__SHIFT 0x1d
2848#define DAGB1_ATCVM_WR_CGTT_CLK_CTRL__LS_OVERRIDE_RETURN__SHIFT 0x1e
2849#define DAGB1_ATCVM_WR_CGTT_CLK_CTRL__LS_OVERRIDE_REGISTER__SHIFT 0x1f
2850#define DAGB1_ATCVM_WR_CGTT_CLK_CTRL__ON_DELAY_MASK 0x0000000FL
2851#define DAGB1_ATCVM_WR_CGTT_CLK_CTRL__OFF_HYSTERESIS_MASK 0x00000FF0L
2852#define DAGB1_ATCVM_WR_CGTT_CLK_CTRL__SOFT_STALL_OVERRIDE_MASK 0x00400000L
2853#define DAGB1_ATCVM_WR_CGTT_CLK_CTRL__LS_OVERRIDE_MASK 0x08000000L
2854#define DAGB1_ATCVM_WR_CGTT_CLK_CTRL__LS_OVERRIDE_WRITE_MASK 0x10000000L
2855#define DAGB1_ATCVM_WR_CGTT_CLK_CTRL__LS_OVERRIDE_READ_MASK 0x20000000L
2856#define DAGB1_ATCVM_WR_CGTT_CLK_CTRL__LS_OVERRIDE_RETURN_MASK 0x40000000L
2857#define DAGB1_ATCVM_WR_CGTT_CLK_CTRL__LS_OVERRIDE_REGISTER_MASK 0x80000000L
2858//DAGB1_WR_ADDR_DAGB_MAX_BURST0
2859#define DAGB1_WR_ADDR_DAGB_MAX_BURST0__CLIENT0__SHIFT 0x0
2860#define DAGB1_WR_ADDR_DAGB_MAX_BURST0__CLIENT1__SHIFT 0x4
2861#define DAGB1_WR_ADDR_DAGB_MAX_BURST0__CLIENT2__SHIFT 0x8
2862#define DAGB1_WR_ADDR_DAGB_MAX_BURST0__CLIENT3__SHIFT 0xc
2863#define DAGB1_WR_ADDR_DAGB_MAX_BURST0__CLIENT4__SHIFT 0x10
2864#define DAGB1_WR_ADDR_DAGB_MAX_BURST0__CLIENT5__SHIFT 0x14
2865#define DAGB1_WR_ADDR_DAGB_MAX_BURST0__CLIENT6__SHIFT 0x18
2866#define DAGB1_WR_ADDR_DAGB_MAX_BURST0__CLIENT7__SHIFT 0x1c
2867#define DAGB1_WR_ADDR_DAGB_MAX_BURST0__CLIENT0_MASK 0x0000000FL
2868#define DAGB1_WR_ADDR_DAGB_MAX_BURST0__CLIENT1_MASK 0x000000F0L
2869#define DAGB1_WR_ADDR_DAGB_MAX_BURST0__CLIENT2_MASK 0x00000F00L
2870#define DAGB1_WR_ADDR_DAGB_MAX_BURST0__CLIENT3_MASK 0x0000F000L
2871#define DAGB1_WR_ADDR_DAGB_MAX_BURST0__CLIENT4_MASK 0x000F0000L
2872#define DAGB1_WR_ADDR_DAGB_MAX_BURST0__CLIENT5_MASK 0x00F00000L
2873#define DAGB1_WR_ADDR_DAGB_MAX_BURST0__CLIENT6_MASK 0x0F000000L
2874#define DAGB1_WR_ADDR_DAGB_MAX_BURST0__CLIENT7_MASK 0xF0000000L
2875//DAGB1_WR_ADDR_DAGB_LAZY_TIMER0
2876#define DAGB1_WR_ADDR_DAGB_LAZY_TIMER0__CLIENT0__SHIFT 0x0
2877#define DAGB1_WR_ADDR_DAGB_LAZY_TIMER0__CLIENT1__SHIFT 0x4
2878#define DAGB1_WR_ADDR_DAGB_LAZY_TIMER0__CLIENT2__SHIFT 0x8
2879#define DAGB1_WR_ADDR_DAGB_LAZY_TIMER0__CLIENT3__SHIFT 0xc
2880#define DAGB1_WR_ADDR_DAGB_LAZY_TIMER0__CLIENT4__SHIFT 0x10
2881#define DAGB1_WR_ADDR_DAGB_LAZY_TIMER0__CLIENT5__SHIFT 0x14
2882#define DAGB1_WR_ADDR_DAGB_LAZY_TIMER0__CLIENT6__SHIFT 0x18
2883#define DAGB1_WR_ADDR_DAGB_LAZY_TIMER0__CLIENT7__SHIFT 0x1c
2884#define DAGB1_WR_ADDR_DAGB_LAZY_TIMER0__CLIENT0_MASK 0x0000000FL
2885#define DAGB1_WR_ADDR_DAGB_LAZY_TIMER0__CLIENT1_MASK 0x000000F0L
2886#define DAGB1_WR_ADDR_DAGB_LAZY_TIMER0__CLIENT2_MASK 0x00000F00L
2887#define DAGB1_WR_ADDR_DAGB_LAZY_TIMER0__CLIENT3_MASK 0x0000F000L
2888#define DAGB1_WR_ADDR_DAGB_LAZY_TIMER0__CLIENT4_MASK 0x000F0000L
2889#define DAGB1_WR_ADDR_DAGB_LAZY_TIMER0__CLIENT5_MASK 0x00F00000L
2890#define DAGB1_WR_ADDR_DAGB_LAZY_TIMER0__CLIENT6_MASK 0x0F000000L
2891#define DAGB1_WR_ADDR_DAGB_LAZY_TIMER0__CLIENT7_MASK 0xF0000000L
2892//DAGB1_WR_ADDR_DAGB_MAX_BURST1
2893#define DAGB1_WR_ADDR_DAGB_MAX_BURST1__CLIENT8__SHIFT 0x0
2894#define DAGB1_WR_ADDR_DAGB_MAX_BURST1__CLIENT9__SHIFT 0x4
2895#define DAGB1_WR_ADDR_DAGB_MAX_BURST1__CLIENT10__SHIFT 0x8
2896#define DAGB1_WR_ADDR_DAGB_MAX_BURST1__CLIENT11__SHIFT 0xc
2897#define DAGB1_WR_ADDR_DAGB_MAX_BURST1__CLIENT12__SHIFT 0x10
2898#define DAGB1_WR_ADDR_DAGB_MAX_BURST1__CLIENT13__SHIFT 0x14
2899#define DAGB1_WR_ADDR_DAGB_MAX_BURST1__CLIENT14__SHIFT 0x18
2900#define DAGB1_WR_ADDR_DAGB_MAX_BURST1__CLIENT15__SHIFT 0x1c
2901#define DAGB1_WR_ADDR_DAGB_MAX_BURST1__CLIENT8_MASK 0x0000000FL
2902#define DAGB1_WR_ADDR_DAGB_MAX_BURST1__CLIENT9_MASK 0x000000F0L
2903#define DAGB1_WR_ADDR_DAGB_MAX_BURST1__CLIENT10_MASK 0x00000F00L
2904#define DAGB1_WR_ADDR_DAGB_MAX_BURST1__CLIENT11_MASK 0x0000F000L
2905#define DAGB1_WR_ADDR_DAGB_MAX_BURST1__CLIENT12_MASK 0x000F0000L
2906#define DAGB1_WR_ADDR_DAGB_MAX_BURST1__CLIENT13_MASK 0x00F00000L
2907#define DAGB1_WR_ADDR_DAGB_MAX_BURST1__CLIENT14_MASK 0x0F000000L
2908#define DAGB1_WR_ADDR_DAGB_MAX_BURST1__CLIENT15_MASK 0xF0000000L
2909//DAGB1_WR_ADDR_DAGB_LAZY_TIMER1
2910#define DAGB1_WR_ADDR_DAGB_LAZY_TIMER1__CLIENT8__SHIFT 0x0
2911#define DAGB1_WR_ADDR_DAGB_LAZY_TIMER1__CLIENT9__SHIFT 0x4
2912#define DAGB1_WR_ADDR_DAGB_LAZY_TIMER1__CLIENT10__SHIFT 0x8
2913#define DAGB1_WR_ADDR_DAGB_LAZY_TIMER1__CLIENT11__SHIFT 0xc
2914#define DAGB1_WR_ADDR_DAGB_LAZY_TIMER1__CLIENT12__SHIFT 0x10
2915#define DAGB1_WR_ADDR_DAGB_LAZY_TIMER1__CLIENT13__SHIFT 0x14
2916#define DAGB1_WR_ADDR_DAGB_LAZY_TIMER1__CLIENT14__SHIFT 0x18
2917#define DAGB1_WR_ADDR_DAGB_LAZY_TIMER1__CLIENT15__SHIFT 0x1c
2918#define DAGB1_WR_ADDR_DAGB_LAZY_TIMER1__CLIENT8_MASK 0x0000000FL
2919#define DAGB1_WR_ADDR_DAGB_LAZY_TIMER1__CLIENT9_MASK 0x000000F0L
2920#define DAGB1_WR_ADDR_DAGB_LAZY_TIMER1__CLIENT10_MASK 0x00000F00L
2921#define DAGB1_WR_ADDR_DAGB_LAZY_TIMER1__CLIENT11_MASK 0x0000F000L
2922#define DAGB1_WR_ADDR_DAGB_LAZY_TIMER1__CLIENT12_MASK 0x000F0000L
2923#define DAGB1_WR_ADDR_DAGB_LAZY_TIMER1__CLIENT13_MASK 0x00F00000L
2924#define DAGB1_WR_ADDR_DAGB_LAZY_TIMER1__CLIENT14_MASK 0x0F000000L
2925#define DAGB1_WR_ADDR_DAGB_LAZY_TIMER1__CLIENT15_MASK 0xF0000000L
2926//DAGB1_WR_DATA_DAGB
2927#define DAGB1_WR_DATA_DAGB__DAGB_ENABLE__SHIFT 0x0
2928#define DAGB1_WR_DATA_DAGB__ENABLE_JUMP_AHEAD__SHIFT 0x3
2929#define DAGB1_WR_DATA_DAGB__DISABLE_SELF_INIT__SHIFT 0x6
2930#define DAGB1_WR_DATA_DAGB__WHOAMI__SHIFT 0x7
2931#define DAGB1_WR_DATA_DAGB__DAGB_ENABLE_MASK 0x00000007L
2932#define DAGB1_WR_DATA_DAGB__ENABLE_JUMP_AHEAD_MASK 0x00000038L
2933#define DAGB1_WR_DATA_DAGB__DISABLE_SELF_INIT_MASK 0x00000040L
2934#define DAGB1_WR_DATA_DAGB__WHOAMI_MASK 0x00001F80L
2935//DAGB1_WR_DATA_DAGB_MAX_BURST0
2936#define DAGB1_WR_DATA_DAGB_MAX_BURST0__CLIENT0__SHIFT 0x0
2937#define DAGB1_WR_DATA_DAGB_MAX_BURST0__CLIENT1__SHIFT 0x4
2938#define DAGB1_WR_DATA_DAGB_MAX_BURST0__CLIENT2__SHIFT 0x8
2939#define DAGB1_WR_DATA_DAGB_MAX_BURST0__CLIENT3__SHIFT 0xc
2940#define DAGB1_WR_DATA_DAGB_MAX_BURST0__CLIENT4__SHIFT 0x10
2941#define DAGB1_WR_DATA_DAGB_MAX_BURST0__CLIENT5__SHIFT 0x14
2942#define DAGB1_WR_DATA_DAGB_MAX_BURST0__CLIENT6__SHIFT 0x18
2943#define DAGB1_WR_DATA_DAGB_MAX_BURST0__CLIENT7__SHIFT 0x1c
2944#define DAGB1_WR_DATA_DAGB_MAX_BURST0__CLIENT0_MASK 0x0000000FL
2945#define DAGB1_WR_DATA_DAGB_MAX_BURST0__CLIENT1_MASK 0x000000F0L
2946#define DAGB1_WR_DATA_DAGB_MAX_BURST0__CLIENT2_MASK 0x00000F00L
2947#define DAGB1_WR_DATA_DAGB_MAX_BURST0__CLIENT3_MASK 0x0000F000L
2948#define DAGB1_WR_DATA_DAGB_MAX_BURST0__CLIENT4_MASK 0x000F0000L
2949#define DAGB1_WR_DATA_DAGB_MAX_BURST0__CLIENT5_MASK 0x00F00000L
2950#define DAGB1_WR_DATA_DAGB_MAX_BURST0__CLIENT6_MASK 0x0F000000L
2951#define DAGB1_WR_DATA_DAGB_MAX_BURST0__CLIENT7_MASK 0xF0000000L
2952//DAGB1_WR_DATA_DAGB_LAZY_TIMER0
2953#define DAGB1_WR_DATA_DAGB_LAZY_TIMER0__CLIENT0__SHIFT 0x0
2954#define DAGB1_WR_DATA_DAGB_LAZY_TIMER0__CLIENT1__SHIFT 0x4
2955#define DAGB1_WR_DATA_DAGB_LAZY_TIMER0__CLIENT2__SHIFT 0x8
2956#define DAGB1_WR_DATA_DAGB_LAZY_TIMER0__CLIENT3__SHIFT 0xc
2957#define DAGB1_WR_DATA_DAGB_LAZY_TIMER0__CLIENT4__SHIFT 0x10
2958#define DAGB1_WR_DATA_DAGB_LAZY_TIMER0__CLIENT5__SHIFT 0x14
2959#define DAGB1_WR_DATA_DAGB_LAZY_TIMER0__CLIENT6__SHIFT 0x18
2960#define DAGB1_WR_DATA_DAGB_LAZY_TIMER0__CLIENT7__SHIFT 0x1c
2961#define DAGB1_WR_DATA_DAGB_LAZY_TIMER0__CLIENT0_MASK 0x0000000FL
2962#define DAGB1_WR_DATA_DAGB_LAZY_TIMER0__CLIENT1_MASK 0x000000F0L
2963#define DAGB1_WR_DATA_DAGB_LAZY_TIMER0__CLIENT2_MASK 0x00000F00L
2964#define DAGB1_WR_DATA_DAGB_LAZY_TIMER0__CLIENT3_MASK 0x0000F000L
2965#define DAGB1_WR_DATA_DAGB_LAZY_TIMER0__CLIENT4_MASK 0x000F0000L
2966#define DAGB1_WR_DATA_DAGB_LAZY_TIMER0__CLIENT5_MASK 0x00F00000L
2967#define DAGB1_WR_DATA_DAGB_LAZY_TIMER0__CLIENT6_MASK 0x0F000000L
2968#define DAGB1_WR_DATA_DAGB_LAZY_TIMER0__CLIENT7_MASK 0xF0000000L
2969//DAGB1_WR_DATA_DAGB_MAX_BURST1
2970#define DAGB1_WR_DATA_DAGB_MAX_BURST1__CLIENT8__SHIFT 0x0
2971#define DAGB1_WR_DATA_DAGB_MAX_BURST1__CLIENT9__SHIFT 0x4
2972#define DAGB1_WR_DATA_DAGB_MAX_BURST1__CLIENT10__SHIFT 0x8
2973#define DAGB1_WR_DATA_DAGB_MAX_BURST1__CLIENT11__SHIFT 0xc
2974#define DAGB1_WR_DATA_DAGB_MAX_BURST1__CLIENT12__SHIFT 0x10
2975#define DAGB1_WR_DATA_DAGB_MAX_BURST1__CLIENT13__SHIFT 0x14
2976#define DAGB1_WR_DATA_DAGB_MAX_BURST1__CLIENT14__SHIFT 0x18
2977#define DAGB1_WR_DATA_DAGB_MAX_BURST1__CLIENT15__SHIFT 0x1c
2978#define DAGB1_WR_DATA_DAGB_MAX_BURST1__CLIENT8_MASK 0x0000000FL
2979#define DAGB1_WR_DATA_DAGB_MAX_BURST1__CLIENT9_MASK 0x000000F0L
2980#define DAGB1_WR_DATA_DAGB_MAX_BURST1__CLIENT10_MASK 0x00000F00L
2981#define DAGB1_WR_DATA_DAGB_MAX_BURST1__CLIENT11_MASK 0x0000F000L
2982#define DAGB1_WR_DATA_DAGB_MAX_BURST1__CLIENT12_MASK 0x000F0000L
2983#define DAGB1_WR_DATA_DAGB_MAX_BURST1__CLIENT13_MASK 0x00F00000L
2984#define DAGB1_WR_DATA_DAGB_MAX_BURST1__CLIENT14_MASK 0x0F000000L
2985#define DAGB1_WR_DATA_DAGB_MAX_BURST1__CLIENT15_MASK 0xF0000000L
2986//DAGB1_WR_DATA_DAGB_LAZY_TIMER1
2987#define DAGB1_WR_DATA_DAGB_LAZY_TIMER1__CLIENT8__SHIFT 0x0
2988#define DAGB1_WR_DATA_DAGB_LAZY_TIMER1__CLIENT9__SHIFT 0x4
2989#define DAGB1_WR_DATA_DAGB_LAZY_TIMER1__CLIENT10__SHIFT 0x8
2990#define DAGB1_WR_DATA_DAGB_LAZY_TIMER1__CLIENT11__SHIFT 0xc
2991#define DAGB1_WR_DATA_DAGB_LAZY_TIMER1__CLIENT12__SHIFT 0x10
2992#define DAGB1_WR_DATA_DAGB_LAZY_TIMER1__CLIENT13__SHIFT 0x14
2993#define DAGB1_WR_DATA_DAGB_LAZY_TIMER1__CLIENT14__SHIFT 0x18
2994#define DAGB1_WR_DATA_DAGB_LAZY_TIMER1__CLIENT15__SHIFT 0x1c
2995#define DAGB1_WR_DATA_DAGB_LAZY_TIMER1__CLIENT8_MASK 0x0000000FL
2996#define DAGB1_WR_DATA_DAGB_LAZY_TIMER1__CLIENT9_MASK 0x000000F0L
2997#define DAGB1_WR_DATA_DAGB_LAZY_TIMER1__CLIENT10_MASK 0x00000F00L
2998#define DAGB1_WR_DATA_DAGB_LAZY_TIMER1__CLIENT11_MASK 0x0000F000L
2999#define DAGB1_WR_DATA_DAGB_LAZY_TIMER1__CLIENT12_MASK 0x000F0000L
3000#define DAGB1_WR_DATA_DAGB_LAZY_TIMER1__CLIENT13_MASK 0x00F00000L
3001#define DAGB1_WR_DATA_DAGB_LAZY_TIMER1__CLIENT14_MASK 0x0F000000L
3002#define DAGB1_WR_DATA_DAGB_LAZY_TIMER1__CLIENT15_MASK 0xF0000000L
3003//DAGB1_WR_VC0_CNTL
3004#define DAGB1_WR_VC0_CNTL__STOR_CREDIT__SHIFT 0x0
3005#define DAGB1_WR_VC0_CNTL__EA_CREDIT__SHIFT 0x5
3006#define DAGB1_WR_VC0_CNTL__MAX_BW_ENABLE__SHIFT 0xb
3007#define DAGB1_WR_VC0_CNTL__MAX_BW__SHIFT 0xc
3008#define DAGB1_WR_VC0_CNTL__MIN_BW_ENABLE__SHIFT 0x14
3009#define DAGB1_WR_VC0_CNTL__MIN_BW__SHIFT 0x15
3010#define DAGB1_WR_VC0_CNTL__OSD_LIMITER_ENABLE__SHIFT 0x18
3011#define DAGB1_WR_VC0_CNTL__MAX_OSD__SHIFT 0x19
3012#define DAGB1_WR_VC0_CNTL__STOR_CREDIT_MASK 0x0000001FL
3013#define DAGB1_WR_VC0_CNTL__EA_CREDIT_MASK 0x000007E0L
3014#define DAGB1_WR_VC0_CNTL__MAX_BW_ENABLE_MASK 0x00000800L
3015#define DAGB1_WR_VC0_CNTL__MAX_BW_MASK 0x000FF000L
3016#define DAGB1_WR_VC0_CNTL__MIN_BW_ENABLE_MASK 0x00100000L
3017#define DAGB1_WR_VC0_CNTL__MIN_BW_MASK 0x00E00000L
3018#define DAGB1_WR_VC0_CNTL__OSD_LIMITER_ENABLE_MASK 0x01000000L
3019#define DAGB1_WR_VC0_CNTL__MAX_OSD_MASK 0xFE000000L
3020//DAGB1_WR_VC1_CNTL
3021#define DAGB1_WR_VC1_CNTL__STOR_CREDIT__SHIFT 0x0
3022#define DAGB1_WR_VC1_CNTL__EA_CREDIT__SHIFT 0x5
3023#define DAGB1_WR_VC1_CNTL__MAX_BW_ENABLE__SHIFT 0xb
3024#define DAGB1_WR_VC1_CNTL__MAX_BW__SHIFT 0xc
3025#define DAGB1_WR_VC1_CNTL__MIN_BW_ENABLE__SHIFT 0x14
3026#define DAGB1_WR_VC1_CNTL__MIN_BW__SHIFT 0x15
3027#define DAGB1_WR_VC1_CNTL__OSD_LIMITER_ENABLE__SHIFT 0x18
3028#define DAGB1_WR_VC1_CNTL__MAX_OSD__SHIFT 0x19
3029#define DAGB1_WR_VC1_CNTL__STOR_CREDIT_MASK 0x0000001FL
3030#define DAGB1_WR_VC1_CNTL__EA_CREDIT_MASK 0x000007E0L
3031#define DAGB1_WR_VC1_CNTL__MAX_BW_ENABLE_MASK 0x00000800L
3032#define DAGB1_WR_VC1_CNTL__MAX_BW_MASK 0x000FF000L
3033#define DAGB1_WR_VC1_CNTL__MIN_BW_ENABLE_MASK 0x00100000L
3034#define DAGB1_WR_VC1_CNTL__MIN_BW_MASK 0x00E00000L
3035#define DAGB1_WR_VC1_CNTL__OSD_LIMITER_ENABLE_MASK 0x01000000L
3036#define DAGB1_WR_VC1_CNTL__MAX_OSD_MASK 0xFE000000L
3037//DAGB1_WR_VC2_CNTL
3038#define DAGB1_WR_VC2_CNTL__STOR_CREDIT__SHIFT 0x0
3039#define DAGB1_WR_VC2_CNTL__EA_CREDIT__SHIFT 0x5
3040#define DAGB1_WR_VC2_CNTL__MAX_BW_ENABLE__SHIFT 0xb
3041#define DAGB1_WR_VC2_CNTL__MAX_BW__SHIFT 0xc
3042#define DAGB1_WR_VC2_CNTL__MIN_BW_ENABLE__SHIFT 0x14
3043#define DAGB1_WR_VC2_CNTL__MIN_BW__SHIFT 0x15
3044#define DAGB1_WR_VC2_CNTL__OSD_LIMITER_ENABLE__SHIFT 0x18
3045#define DAGB1_WR_VC2_CNTL__MAX_OSD__SHIFT 0x19
3046#define DAGB1_WR_VC2_CNTL__STOR_CREDIT_MASK 0x0000001FL
3047#define DAGB1_WR_VC2_CNTL__EA_CREDIT_MASK 0x000007E0L
3048#define DAGB1_WR_VC2_CNTL__MAX_BW_ENABLE_MASK 0x00000800L
3049#define DAGB1_WR_VC2_CNTL__MAX_BW_MASK 0x000FF000L
3050#define DAGB1_WR_VC2_CNTL__MIN_BW_ENABLE_MASK 0x00100000L
3051#define DAGB1_WR_VC2_CNTL__MIN_BW_MASK 0x00E00000L
3052#define DAGB1_WR_VC2_CNTL__OSD_LIMITER_ENABLE_MASK 0x01000000L
3053#define DAGB1_WR_VC2_CNTL__MAX_OSD_MASK 0xFE000000L
3054//DAGB1_WR_VC3_CNTL
3055#define DAGB1_WR_VC3_CNTL__STOR_CREDIT__SHIFT 0x0
3056#define DAGB1_WR_VC3_CNTL__EA_CREDIT__SHIFT 0x5
3057#define DAGB1_WR_VC3_CNTL__MAX_BW_ENABLE__SHIFT 0xb
3058#define DAGB1_WR_VC3_CNTL__MAX_BW__SHIFT 0xc
3059#define DAGB1_WR_VC3_CNTL__MIN_BW_ENABLE__SHIFT 0x14
3060#define DAGB1_WR_VC3_CNTL__MIN_BW__SHIFT 0x15
3061#define DAGB1_WR_VC3_CNTL__OSD_LIMITER_ENABLE__SHIFT 0x18
3062#define DAGB1_WR_VC3_CNTL__MAX_OSD__SHIFT 0x19
3063#define DAGB1_WR_VC3_CNTL__STOR_CREDIT_MASK 0x0000001FL
3064#define DAGB1_WR_VC3_CNTL__EA_CREDIT_MASK 0x000007E0L
3065#define DAGB1_WR_VC3_CNTL__MAX_BW_ENABLE_MASK 0x00000800L
3066#define DAGB1_WR_VC3_CNTL__MAX_BW_MASK 0x000FF000L
3067#define DAGB1_WR_VC3_CNTL__MIN_BW_ENABLE_MASK 0x00100000L
3068#define DAGB1_WR_VC3_CNTL__MIN_BW_MASK 0x00E00000L
3069#define DAGB1_WR_VC3_CNTL__OSD_LIMITER_ENABLE_MASK 0x01000000L
3070#define DAGB1_WR_VC3_CNTL__MAX_OSD_MASK 0xFE000000L
3071//DAGB1_WR_VC4_CNTL
3072#define DAGB1_WR_VC4_CNTL__STOR_CREDIT__SHIFT 0x0
3073#define DAGB1_WR_VC4_CNTL__EA_CREDIT__SHIFT 0x5
3074#define DAGB1_WR_VC4_CNTL__MAX_BW_ENABLE__SHIFT 0xb
3075#define DAGB1_WR_VC4_CNTL__MAX_BW__SHIFT 0xc
3076#define DAGB1_WR_VC4_CNTL__MIN_BW_ENABLE__SHIFT 0x14
3077#define DAGB1_WR_VC4_CNTL__MIN_BW__SHIFT 0x15
3078#define DAGB1_WR_VC4_CNTL__OSD_LIMITER_ENABLE__SHIFT 0x18
3079#define DAGB1_WR_VC4_CNTL__MAX_OSD__SHIFT 0x19
3080#define DAGB1_WR_VC4_CNTL__STOR_CREDIT_MASK 0x0000001FL
3081#define DAGB1_WR_VC4_CNTL__EA_CREDIT_MASK 0x000007E0L
3082#define DAGB1_WR_VC4_CNTL__MAX_BW_ENABLE_MASK 0x00000800L
3083#define DAGB1_WR_VC4_CNTL__MAX_BW_MASK 0x000FF000L
3084#define DAGB1_WR_VC4_CNTL__MIN_BW_ENABLE_MASK 0x00100000L
3085#define DAGB1_WR_VC4_CNTL__MIN_BW_MASK 0x00E00000L
3086#define DAGB1_WR_VC4_CNTL__OSD_LIMITER_ENABLE_MASK 0x01000000L
3087#define DAGB1_WR_VC4_CNTL__MAX_OSD_MASK 0xFE000000L
3088//DAGB1_WR_VC5_CNTL
3089#define DAGB1_WR_VC5_CNTL__STOR_CREDIT__SHIFT 0x0
3090#define DAGB1_WR_VC5_CNTL__EA_CREDIT__SHIFT 0x5
3091#define DAGB1_WR_VC5_CNTL__MAX_BW_ENABLE__SHIFT 0xb
3092#define DAGB1_WR_VC5_CNTL__MAX_BW__SHIFT 0xc
3093#define DAGB1_WR_VC5_CNTL__MIN_BW_ENABLE__SHIFT 0x14
3094#define DAGB1_WR_VC5_CNTL__MIN_BW__SHIFT 0x15
3095#define DAGB1_WR_VC5_CNTL__OSD_LIMITER_ENABLE__SHIFT 0x18
3096#define DAGB1_WR_VC5_CNTL__MAX_OSD__SHIFT 0x19
3097#define DAGB1_WR_VC5_CNTL__STOR_CREDIT_MASK 0x0000001FL
3098#define DAGB1_WR_VC5_CNTL__EA_CREDIT_MASK 0x000007E0L
3099#define DAGB1_WR_VC5_CNTL__MAX_BW_ENABLE_MASK 0x00000800L
3100#define DAGB1_WR_VC5_CNTL__MAX_BW_MASK 0x000FF000L
3101#define DAGB1_WR_VC5_CNTL__MIN_BW_ENABLE_MASK 0x00100000L
3102#define DAGB1_WR_VC5_CNTL__MIN_BW_MASK 0x00E00000L
3103#define DAGB1_WR_VC5_CNTL__OSD_LIMITER_ENABLE_MASK 0x01000000L
3104#define DAGB1_WR_VC5_CNTL__MAX_OSD_MASK 0xFE000000L
3105//DAGB1_WR_VC6_CNTL
3106#define DAGB1_WR_VC6_CNTL__STOR_CREDIT__SHIFT 0x0
3107#define DAGB1_WR_VC6_CNTL__EA_CREDIT__SHIFT 0x5
3108#define DAGB1_WR_VC6_CNTL__MAX_BW_ENABLE__SHIFT 0xb
3109#define DAGB1_WR_VC6_CNTL__MAX_BW__SHIFT 0xc
3110#define DAGB1_WR_VC6_CNTL__MIN_BW_ENABLE__SHIFT 0x14
3111#define DAGB1_WR_VC6_CNTL__MIN_BW__SHIFT 0x15
3112#define DAGB1_WR_VC6_CNTL__OSD_LIMITER_ENABLE__SHIFT 0x18
3113#define DAGB1_WR_VC6_CNTL__MAX_OSD__SHIFT 0x19
3114#define DAGB1_WR_VC6_CNTL__STOR_CREDIT_MASK 0x0000001FL
3115#define DAGB1_WR_VC6_CNTL__EA_CREDIT_MASK 0x000007E0L
3116#define DAGB1_WR_VC6_CNTL__MAX_BW_ENABLE_MASK 0x00000800L
3117#define DAGB1_WR_VC6_CNTL__MAX_BW_MASK 0x000FF000L
3118#define DAGB1_WR_VC6_CNTL__MIN_BW_ENABLE_MASK 0x00100000L
3119#define DAGB1_WR_VC6_CNTL__MIN_BW_MASK 0x00E00000L
3120#define DAGB1_WR_VC6_CNTL__OSD_LIMITER_ENABLE_MASK 0x01000000L
3121#define DAGB1_WR_VC6_CNTL__MAX_OSD_MASK 0xFE000000L
3122//DAGB1_WR_VC7_CNTL
3123#define DAGB1_WR_VC7_CNTL__STOR_CREDIT__SHIFT 0x0
3124#define DAGB1_WR_VC7_CNTL__EA_CREDIT__SHIFT 0x5
3125#define DAGB1_WR_VC7_CNTL__MAX_BW_ENABLE__SHIFT 0xb
3126#define DAGB1_WR_VC7_CNTL__MAX_BW__SHIFT 0xc
3127#define DAGB1_WR_VC7_CNTL__MIN_BW_ENABLE__SHIFT 0x14
3128#define DAGB1_WR_VC7_CNTL__MIN_BW__SHIFT 0x15
3129#define DAGB1_WR_VC7_CNTL__OSD_LIMITER_ENABLE__SHIFT 0x18
3130#define DAGB1_WR_VC7_CNTL__MAX_OSD__SHIFT 0x19
3131#define DAGB1_WR_VC7_CNTL__STOR_CREDIT_MASK 0x0000001FL
3132#define DAGB1_WR_VC7_CNTL__EA_CREDIT_MASK 0x000007E0L
3133#define DAGB1_WR_VC7_CNTL__MAX_BW_ENABLE_MASK 0x00000800L
3134#define DAGB1_WR_VC7_CNTL__MAX_BW_MASK 0x000FF000L
3135#define DAGB1_WR_VC7_CNTL__MIN_BW_ENABLE_MASK 0x00100000L
3136#define DAGB1_WR_VC7_CNTL__MIN_BW_MASK 0x00E00000L
3137#define DAGB1_WR_VC7_CNTL__OSD_LIMITER_ENABLE_MASK 0x01000000L
3138#define DAGB1_WR_VC7_CNTL__MAX_OSD_MASK 0xFE000000L
3139//DAGB1_WR_CNTL_MISC
3140#define DAGB1_WR_CNTL_MISC__STOR_POOL_CREDIT__SHIFT 0x0
3141#define DAGB1_WR_CNTL_MISC__EA_POOL_CREDIT__SHIFT 0x6
3142#define DAGB1_WR_CNTL_MISC__IO_EA_CREDIT__SHIFT 0xd
3143#define DAGB1_WR_CNTL_MISC__STOR_CC_LEGACY_MODE__SHIFT 0x13
3144#define DAGB1_WR_CNTL_MISC__EA_CC_LEGACY_MODE__SHIFT 0x14
3145#define DAGB1_WR_CNTL_MISC__UTCL2_CID__SHIFT 0x15
3146#define DAGB1_WR_CNTL_MISC__STOR_POOL_CREDIT_MASK 0x0000003FL
3147#define DAGB1_WR_CNTL_MISC__EA_POOL_CREDIT_MASK 0x00001FC0L
3148#define DAGB1_WR_CNTL_MISC__IO_EA_CREDIT_MASK 0x0007E000L
3149#define DAGB1_WR_CNTL_MISC__STOR_CC_LEGACY_MODE_MASK 0x00080000L
3150#define DAGB1_WR_CNTL_MISC__EA_CC_LEGACY_MODE_MASK 0x00100000L
3151#define DAGB1_WR_CNTL_MISC__UTCL2_CID_MASK 0x03E00000L
3152//DAGB1_WR_TLB_CREDIT
3153#define DAGB1_WR_TLB_CREDIT__TLB0__SHIFT 0x0
3154#define DAGB1_WR_TLB_CREDIT__TLB1__SHIFT 0x5
3155#define DAGB1_WR_TLB_CREDIT__TLB2__SHIFT 0xa
3156#define DAGB1_WR_TLB_CREDIT__TLB3__SHIFT 0xf
3157#define DAGB1_WR_TLB_CREDIT__TLB4__SHIFT 0x14
3158#define DAGB1_WR_TLB_CREDIT__TLB5__SHIFT 0x19
3159#define DAGB1_WR_TLB_CREDIT__TLB0_MASK 0x0000001FL
3160#define DAGB1_WR_TLB_CREDIT__TLB1_MASK 0x000003E0L
3161#define DAGB1_WR_TLB_CREDIT__TLB2_MASK 0x00007C00L
3162#define DAGB1_WR_TLB_CREDIT__TLB3_MASK 0x000F8000L
3163#define DAGB1_WR_TLB_CREDIT__TLB4_MASK 0x01F00000L
3164#define DAGB1_WR_TLB_CREDIT__TLB5_MASK 0x3E000000L
3165//DAGB1_WR_DATA_CREDIT
3166#define DAGB1_WR_DATA_CREDIT__DLOCK_VC_CREDITS__SHIFT 0x0
3167#define DAGB1_WR_DATA_CREDIT__LARGE_BURST_CREDITS__SHIFT 0x8
3168#define DAGB1_WR_DATA_CREDIT__MIDDLE_BURST_CREDITS__SHIFT 0x10
3169#define DAGB1_WR_DATA_CREDIT__SMALL_BURST_CREDITS__SHIFT 0x18
3170#define DAGB1_WR_DATA_CREDIT__DLOCK_VC_CREDITS_MASK 0x000000FFL
3171#define DAGB1_WR_DATA_CREDIT__LARGE_BURST_CREDITS_MASK 0x0000FF00L
3172#define DAGB1_WR_DATA_CREDIT__MIDDLE_BURST_CREDITS_MASK 0x00FF0000L
3173#define DAGB1_WR_DATA_CREDIT__SMALL_BURST_CREDITS_MASK 0xFF000000L
3174//DAGB1_WR_MISC_CREDIT
3175#define DAGB1_WR_MISC_CREDIT__ATOMIC_CREDIT__SHIFT 0x0
3176#define DAGB1_WR_MISC_CREDIT__DLOCK_VC_NUM__SHIFT 0x6
3177#define DAGB1_WR_MISC_CREDIT__OSD_CREDIT__SHIFT 0x9
3178#define DAGB1_WR_MISC_CREDIT__OSD_DLOCK_CREDIT__SHIFT 0x10
3179#define DAGB1_WR_MISC_CREDIT__ATOMIC_CREDIT_MASK 0x0000003FL
3180#define DAGB1_WR_MISC_CREDIT__DLOCK_VC_NUM_MASK 0x000001C0L
3181#define DAGB1_WR_MISC_CREDIT__OSD_CREDIT_MASK 0x0000FE00L
3182#define DAGB1_WR_MISC_CREDIT__OSD_DLOCK_CREDIT_MASK 0x007F0000L
3183//DAGB1_WRCLI_ASK_PENDING
3184#define DAGB1_WRCLI_ASK_PENDING__BUSY__SHIFT 0x0
3185#define DAGB1_WRCLI_ASK_PENDING__BUSY_MASK 0xFFFFFFFFL
3186//DAGB1_WRCLI_GO_PENDING
3187#define DAGB1_WRCLI_GO_PENDING__BUSY__SHIFT 0x0
3188#define DAGB1_WRCLI_GO_PENDING__BUSY_MASK 0xFFFFFFFFL
3189//DAGB1_WRCLI_GBLSEND_PENDING
3190#define DAGB1_WRCLI_GBLSEND_PENDING__BUSY__SHIFT 0x0
3191#define DAGB1_WRCLI_GBLSEND_PENDING__BUSY_MASK 0xFFFFFFFFL
3192//DAGB1_WRCLI_TLB_PENDING
3193#define DAGB1_WRCLI_TLB_PENDING__BUSY__SHIFT 0x0
3194#define DAGB1_WRCLI_TLB_PENDING__BUSY_MASK 0xFFFFFFFFL
3195//DAGB1_WRCLI_OARB_PENDING
3196#define DAGB1_WRCLI_OARB_PENDING__BUSY__SHIFT 0x0
3197#define DAGB1_WRCLI_OARB_PENDING__BUSY_MASK 0xFFFFFFFFL
3198//DAGB1_WRCLI_OSD_PENDING
3199#define DAGB1_WRCLI_OSD_PENDING__BUSY__SHIFT 0x0
3200#define DAGB1_WRCLI_OSD_PENDING__BUSY_MASK 0xFFFFFFFFL
3201//DAGB1_WRCLI_DBUS_ASK_PENDING
3202#define DAGB1_WRCLI_DBUS_ASK_PENDING__BUSY__SHIFT 0x0
3203#define DAGB1_WRCLI_DBUS_ASK_PENDING__BUSY_MASK 0xFFFFFFFFL
3204//DAGB1_WRCLI_DBUS_GO_PENDING
3205#define DAGB1_WRCLI_DBUS_GO_PENDING__BUSY__SHIFT 0x0
3206#define DAGB1_WRCLI_DBUS_GO_PENDING__BUSY_MASK 0xFFFFFFFFL
3207//DAGB1_DAGB_DLY
3208#define DAGB1_DAGB_DLY__DLY__SHIFT 0x0
3209#define DAGB1_DAGB_DLY__CLI__SHIFT 0x8
3210#define DAGB1_DAGB_DLY__POS__SHIFT 0x10
3211#define DAGB1_DAGB_DLY__DLY_MASK 0x000000FFL
3212#define DAGB1_DAGB_DLY__CLI_MASK 0x0000FF00L
3213#define DAGB1_DAGB_DLY__POS_MASK 0x000F0000L
3214//DAGB1_CNTL_MISC
3215#define DAGB1_CNTL_MISC__EA_VC0_REMAP__SHIFT 0x0
3216#define DAGB1_CNTL_MISC__EA_VC1_REMAP__SHIFT 0x3
3217#define DAGB1_CNTL_MISC__EA_VC2_REMAP__SHIFT 0x6
3218#define DAGB1_CNTL_MISC__EA_VC3_REMAP__SHIFT 0x9
3219#define DAGB1_CNTL_MISC__EA_VC4_REMAP__SHIFT 0xc
3220#define DAGB1_CNTL_MISC__EA_VC5_REMAP__SHIFT 0xf
3221#define DAGB1_CNTL_MISC__EA_VC6_REMAP__SHIFT 0x12
3222#define DAGB1_CNTL_MISC__EA_VC7_REMAP__SHIFT 0x15
3223#define DAGB1_CNTL_MISC__BW_INIT_CYCLE__SHIFT 0x18
3224#define DAGB1_CNTL_MISC__BW_RW_GAP_CYCLE__SHIFT 0x1e
3225#define DAGB1_CNTL_MISC__EA_VC0_REMAP_MASK 0x00000007L
3226#define DAGB1_CNTL_MISC__EA_VC1_REMAP_MASK 0x00000038L
3227#define DAGB1_CNTL_MISC__EA_VC2_REMAP_MASK 0x000001C0L
3228#define DAGB1_CNTL_MISC__EA_VC3_REMAP_MASK 0x00000E00L
3229#define DAGB1_CNTL_MISC__EA_VC4_REMAP_MASK 0x00007000L
3230#define DAGB1_CNTL_MISC__EA_VC5_REMAP_MASK 0x00038000L
3231#define DAGB1_CNTL_MISC__EA_VC6_REMAP_MASK 0x001C0000L
3232#define DAGB1_CNTL_MISC__EA_VC7_REMAP_MASK 0x00E00000L
3233#define DAGB1_CNTL_MISC__BW_INIT_CYCLE_MASK 0x3F000000L
3234#define DAGB1_CNTL_MISC__BW_RW_GAP_CYCLE_MASK 0xC0000000L
3235//DAGB1_CNTL_MISC2
3236#define DAGB1_CNTL_MISC2__URG_BOOST_ENABLE__SHIFT 0x0
3237#define DAGB1_CNTL_MISC2__URG_HALT_ENABLE__SHIFT 0x1
3238#define DAGB1_CNTL_MISC2__DISABLE_WRREQ_CG__SHIFT 0x2
3239#define DAGB1_CNTL_MISC2__DISABLE_WRRET_CG__SHIFT 0x3
3240#define DAGB1_CNTL_MISC2__DISABLE_RDREQ_CG__SHIFT 0x4
3241#define DAGB1_CNTL_MISC2__DISABLE_RDRET_CG__SHIFT 0x5
3242#define DAGB1_CNTL_MISC2__DISABLE_TLBWR_CG__SHIFT 0x6
3243#define DAGB1_CNTL_MISC2__DISABLE_TLBRD_CG__SHIFT 0x7
3244#define DAGB1_CNTL_MISC2__DISABLE_EAWRREQ_BUSY__SHIFT 0x8
3245#define DAGB1_CNTL_MISC2__DISABLE_EARDREQ_BUSY__SHIFT 0x9
3246#define DAGB1_CNTL_MISC2__SWAP_CTL__SHIFT 0xa
3247#define DAGB1_CNTL_MISC2__URG_BOOST_ENABLE_MASK 0x00000001L
3248#define DAGB1_CNTL_MISC2__URG_HALT_ENABLE_MASK 0x00000002L
3249#define DAGB1_CNTL_MISC2__DISABLE_WRREQ_CG_MASK 0x00000004L
3250#define DAGB1_CNTL_MISC2__DISABLE_WRRET_CG_MASK 0x00000008L
3251#define DAGB1_CNTL_MISC2__DISABLE_RDREQ_CG_MASK 0x00000010L
3252#define DAGB1_CNTL_MISC2__DISABLE_RDRET_CG_MASK 0x00000020L
3253#define DAGB1_CNTL_MISC2__DISABLE_TLBWR_CG_MASK 0x00000040L
3254#define DAGB1_CNTL_MISC2__DISABLE_TLBRD_CG_MASK 0x00000080L
3255#define DAGB1_CNTL_MISC2__DISABLE_EAWRREQ_BUSY_MASK 0x00000100L
3256#define DAGB1_CNTL_MISC2__DISABLE_EARDREQ_BUSY_MASK 0x00000200L
3257#define DAGB1_CNTL_MISC2__SWAP_CTL_MASK 0x00000400L
3258//DAGB1_FIFO_EMPTY
3259#define DAGB1_FIFO_EMPTY__EMPTY__SHIFT 0x0
3260#define DAGB1_FIFO_EMPTY__EMPTY_MASK 0x00FFFFFFL
3261//DAGB1_FIFO_FULL
3262#define DAGB1_FIFO_FULL__FULL__SHIFT 0x0
3263#define DAGB1_FIFO_FULL__FULL_MASK 0x007FFFFFL
3264//DAGB1_WR_CREDITS_FULL
3265#define DAGB1_WR_CREDITS_FULL__FULL__SHIFT 0x0
3266#define DAGB1_WR_CREDITS_FULL__FULL_MASK 0x0007FFFFL
3267//DAGB1_RD_CREDITS_FULL
3268#define DAGB1_RD_CREDITS_FULL__FULL__SHIFT 0x0
3269#define DAGB1_RD_CREDITS_FULL__FULL_MASK 0x0003FFFFL
3270//DAGB1_PERFCOUNTER_LO
3271#define DAGB1_PERFCOUNTER_LO__COUNTER_LO__SHIFT 0x0
3272#define DAGB1_PERFCOUNTER_LO__COUNTER_LO_MASK 0xFFFFFFFFL
3273//DAGB1_PERFCOUNTER_HI
3274#define DAGB1_PERFCOUNTER_HI__COUNTER_HI__SHIFT 0x0
3275#define DAGB1_PERFCOUNTER_HI__COMPARE_VALUE__SHIFT 0x10
3276#define DAGB1_PERFCOUNTER_HI__COUNTER_HI_MASK 0x0000FFFFL
3277#define DAGB1_PERFCOUNTER_HI__COMPARE_VALUE_MASK 0xFFFF0000L
3278//DAGB1_PERFCOUNTER0_CFG
3279#define DAGB1_PERFCOUNTER0_CFG__PERF_SEL__SHIFT 0x0
3280#define DAGB1_PERFCOUNTER0_CFG__PERF_SEL_END__SHIFT 0x8
3281#define DAGB1_PERFCOUNTER0_CFG__PERF_MODE__SHIFT 0x18
3282#define DAGB1_PERFCOUNTER0_CFG__ENABLE__SHIFT 0x1c
3283#define DAGB1_PERFCOUNTER0_CFG__CLEAR__SHIFT 0x1d
3284#define DAGB1_PERFCOUNTER0_CFG__PERF_SEL_MASK 0x000000FFL
3285#define DAGB1_PERFCOUNTER0_CFG__PERF_SEL_END_MASK 0x0000FF00L
3286#define DAGB1_PERFCOUNTER0_CFG__PERF_MODE_MASK 0x0F000000L
3287#define DAGB1_PERFCOUNTER0_CFG__ENABLE_MASK 0x10000000L
3288#define DAGB1_PERFCOUNTER0_CFG__CLEAR_MASK 0x20000000L
3289//DAGB1_PERFCOUNTER1_CFG
3290#define DAGB1_PERFCOUNTER1_CFG__PERF_SEL__SHIFT 0x0
3291#define DAGB1_PERFCOUNTER1_CFG__PERF_SEL_END__SHIFT 0x8
3292#define DAGB1_PERFCOUNTER1_CFG__PERF_MODE__SHIFT 0x18
3293#define DAGB1_PERFCOUNTER1_CFG__ENABLE__SHIFT 0x1c
3294#define DAGB1_PERFCOUNTER1_CFG__CLEAR__SHIFT 0x1d
3295#define DAGB1_PERFCOUNTER1_CFG__PERF_SEL_MASK 0x000000FFL
3296#define DAGB1_PERFCOUNTER1_CFG__PERF_SEL_END_MASK 0x0000FF00L
3297#define DAGB1_PERFCOUNTER1_CFG__PERF_MODE_MASK 0x0F000000L
3298#define DAGB1_PERFCOUNTER1_CFG__ENABLE_MASK 0x10000000L
3299#define DAGB1_PERFCOUNTER1_CFG__CLEAR_MASK 0x20000000L
3300//DAGB1_PERFCOUNTER2_CFG
3301#define DAGB1_PERFCOUNTER2_CFG__PERF_SEL__SHIFT 0x0
3302#define DAGB1_PERFCOUNTER2_CFG__PERF_SEL_END__SHIFT 0x8
3303#define DAGB1_PERFCOUNTER2_CFG__PERF_MODE__SHIFT 0x18
3304#define DAGB1_PERFCOUNTER2_CFG__ENABLE__SHIFT 0x1c
3305#define DAGB1_PERFCOUNTER2_CFG__CLEAR__SHIFT 0x1d
3306#define DAGB1_PERFCOUNTER2_CFG__PERF_SEL_MASK 0x000000FFL
3307#define DAGB1_PERFCOUNTER2_CFG__PERF_SEL_END_MASK 0x0000FF00L
3308#define DAGB1_PERFCOUNTER2_CFG__PERF_MODE_MASK 0x0F000000L
3309#define DAGB1_PERFCOUNTER2_CFG__ENABLE_MASK 0x10000000L
3310#define DAGB1_PERFCOUNTER2_CFG__CLEAR_MASK 0x20000000L
3311//DAGB1_PERFCOUNTER_RSLT_CNTL
3312#define DAGB1_PERFCOUNTER_RSLT_CNTL__PERF_COUNTER_SELECT__SHIFT 0x0
3313#define DAGB1_PERFCOUNTER_RSLT_CNTL__START_TRIGGER__SHIFT 0x8
3314#define DAGB1_PERFCOUNTER_RSLT_CNTL__STOP_TRIGGER__SHIFT 0x10
3315#define DAGB1_PERFCOUNTER_RSLT_CNTL__ENABLE_ANY__SHIFT 0x18
3316#define DAGB1_PERFCOUNTER_RSLT_CNTL__CLEAR_ALL__SHIFT 0x19
3317#define DAGB1_PERFCOUNTER_RSLT_CNTL__STOP_ALL_ON_SATURATE__SHIFT 0x1a
3318#define DAGB1_PERFCOUNTER_RSLT_CNTL__PERF_COUNTER_SELECT_MASK 0x0000000FL
3319#define DAGB1_PERFCOUNTER_RSLT_CNTL__START_TRIGGER_MASK 0x0000FF00L
3320#define DAGB1_PERFCOUNTER_RSLT_CNTL__STOP_TRIGGER_MASK 0x00FF0000L
3321#define DAGB1_PERFCOUNTER_RSLT_CNTL__ENABLE_ANY_MASK 0x01000000L
3322#define DAGB1_PERFCOUNTER_RSLT_CNTL__CLEAR_ALL_MASK 0x02000000L
3323#define DAGB1_PERFCOUNTER_RSLT_CNTL__STOP_ALL_ON_SATURATE_MASK 0x04000000L
3324//DAGB1_RESERVE0
3325#define DAGB1_RESERVE0__RESERVE__SHIFT 0x0
3326#define DAGB1_RESERVE0__RESERVE_MASK 0xFFFFFFFFL
3327//DAGB1_RESERVE1
3328#define DAGB1_RESERVE1__RESERVE__SHIFT 0x0
3329#define DAGB1_RESERVE1__RESERVE_MASK 0xFFFFFFFFL
3330//DAGB1_RESERVE2
3331#define DAGB1_RESERVE2__RESERVE__SHIFT 0x0
3332#define DAGB1_RESERVE2__RESERVE_MASK 0xFFFFFFFFL
3333//DAGB1_RESERVE3
3334#define DAGB1_RESERVE3__RESERVE__SHIFT 0x0
3335#define DAGB1_RESERVE3__RESERVE_MASK 0xFFFFFFFFL
3336//DAGB1_RESERVE4
3337#define DAGB1_RESERVE4__RESERVE__SHIFT 0x0
3338#define DAGB1_RESERVE4__RESERVE_MASK 0xFFFFFFFFL
3339//DAGB1_RESERVE5
3340#define DAGB1_RESERVE5__RESERVE__SHIFT 0x0
3341#define DAGB1_RESERVE5__RESERVE_MASK 0xFFFFFFFFL
3342//DAGB1_RESERVE6
3343#define DAGB1_RESERVE6__RESERVE__SHIFT 0x0
3344#define DAGB1_RESERVE6__RESERVE_MASK 0xFFFFFFFFL
3345//DAGB1_RESERVE7
3346#define DAGB1_RESERVE7__RESERVE__SHIFT 0x0
3347#define DAGB1_RESERVE7__RESERVE_MASK 0xFFFFFFFFL
3348//DAGB1_RESERVE8
3349#define DAGB1_RESERVE8__RESERVE__SHIFT 0x0
3350#define DAGB1_RESERVE8__RESERVE_MASK 0xFFFFFFFFL
3351//DAGB1_RESERVE9
3352#define DAGB1_RESERVE9__RESERVE__SHIFT 0x0
3353#define DAGB1_RESERVE9__RESERVE_MASK 0xFFFFFFFFL
3354//DAGB1_RESERVE10
3355#define DAGB1_RESERVE10__RESERVE__SHIFT 0x0
3356#define DAGB1_RESERVE10__RESERVE_MASK 0xFFFFFFFFL
3357//DAGB1_RESERVE11
3358#define DAGB1_RESERVE11__RESERVE__SHIFT 0x0
3359#define DAGB1_RESERVE11__RESERVE_MASK 0xFFFFFFFFL
3360//DAGB1_RESERVE12
3361#define DAGB1_RESERVE12__RESERVE__SHIFT 0x0
3362#define DAGB1_RESERVE12__RESERVE_MASK 0xFFFFFFFFL
3363//DAGB1_RESERVE13
3364#define DAGB1_RESERVE13__RESERVE__SHIFT 0x0
3365#define DAGB1_RESERVE13__RESERVE_MASK 0xFFFFFFFFL
3366//DAGB1_RESERVE14
3367#define DAGB1_RESERVE14__RESERVE__SHIFT 0x0
3368#define DAGB1_RESERVE14__RESERVE_MASK 0xFFFFFFFFL
3369//DAGB1_RESERVE15
3370#define DAGB1_RESERVE15__RESERVE__SHIFT 0x0
3371#define DAGB1_RESERVE15__RESERVE_MASK 0xFFFFFFFFL
3372//DAGB1_RESERVE16
3373#define DAGB1_RESERVE16__RESERVE__SHIFT 0x0
3374#define DAGB1_RESERVE16__RESERVE_MASK 0xFFFFFFFFL
3375//DAGB1_RESERVE17
3376#define DAGB1_RESERVE17__RESERVE__SHIFT 0x0
3377#define DAGB1_RESERVE17__RESERVE_MASK 0xFFFFFFFFL
3378
3379
3380// addressBlock: mmhub_ea_mmeadec
3381//MMEA0_DRAM_RD_CLI2GRP_MAP0
3382#define MMEA0_DRAM_RD_CLI2GRP_MAP0__CID0_GROUP__SHIFT 0x0
3383#define MMEA0_DRAM_RD_CLI2GRP_MAP0__CID1_GROUP__SHIFT 0x2
3384#define MMEA0_DRAM_RD_CLI2GRP_MAP0__CID2_GROUP__SHIFT 0x4
3385#define MMEA0_DRAM_RD_CLI2GRP_MAP0__CID3_GROUP__SHIFT 0x6
3386#define MMEA0_DRAM_RD_CLI2GRP_MAP0__CID4_GROUP__SHIFT 0x8
3387#define MMEA0_DRAM_RD_CLI2GRP_MAP0__CID5_GROUP__SHIFT 0xa
3388#define MMEA0_DRAM_RD_CLI2GRP_MAP0__CID6_GROUP__SHIFT 0xc
3389#define MMEA0_DRAM_RD_CLI2GRP_MAP0__CID7_GROUP__SHIFT 0xe
3390#define MMEA0_DRAM_RD_CLI2GRP_MAP0__CID8_GROUP__SHIFT 0x10
3391#define MMEA0_DRAM_RD_CLI2GRP_MAP0__CID9_GROUP__SHIFT 0x12
3392#define MMEA0_DRAM_RD_CLI2GRP_MAP0__CID10_GROUP__SHIFT 0x14
3393#define MMEA0_DRAM_RD_CLI2GRP_MAP0__CID11_GROUP__SHIFT 0x16
3394#define MMEA0_DRAM_RD_CLI2GRP_MAP0__CID12_GROUP__SHIFT 0x18
3395#define MMEA0_DRAM_RD_CLI2GRP_MAP0__CID13_GROUP__SHIFT 0x1a
3396#define MMEA0_DRAM_RD_CLI2GRP_MAP0__CID14_GROUP__SHIFT 0x1c
3397#define MMEA0_DRAM_RD_CLI2GRP_MAP0__CID15_GROUP__SHIFT 0x1e
3398#define MMEA0_DRAM_RD_CLI2GRP_MAP0__CID0_GROUP_MASK 0x00000003L
3399#define MMEA0_DRAM_RD_CLI2GRP_MAP0__CID1_GROUP_MASK 0x0000000CL
3400#define MMEA0_DRAM_RD_CLI2GRP_MAP0__CID2_GROUP_MASK 0x00000030L
3401#define MMEA0_DRAM_RD_CLI2GRP_MAP0__CID3_GROUP_MASK 0x000000C0L
3402#define MMEA0_DRAM_RD_CLI2GRP_MAP0__CID4_GROUP_MASK 0x00000300L
3403#define MMEA0_DRAM_RD_CLI2GRP_MAP0__CID5_GROUP_MASK 0x00000C00L
3404#define MMEA0_DRAM_RD_CLI2GRP_MAP0__CID6_GROUP_MASK 0x00003000L
3405#define MMEA0_DRAM_RD_CLI2GRP_MAP0__CID7_GROUP_MASK 0x0000C000L
3406#define MMEA0_DRAM_RD_CLI2GRP_MAP0__CID8_GROUP_MASK 0x00030000L
3407#define MMEA0_DRAM_RD_CLI2GRP_MAP0__CID9_GROUP_MASK 0x000C0000L
3408#define MMEA0_DRAM_RD_CLI2GRP_MAP0__CID10_GROUP_MASK 0x00300000L
3409#define MMEA0_DRAM_RD_CLI2GRP_MAP0__CID11_GROUP_MASK 0x00C00000L
3410#define MMEA0_DRAM_RD_CLI2GRP_MAP0__CID12_GROUP_MASK 0x03000000L
3411#define MMEA0_DRAM_RD_CLI2GRP_MAP0__CID13_GROUP_MASK 0x0C000000L
3412#define MMEA0_DRAM_RD_CLI2GRP_MAP0__CID14_GROUP_MASK 0x30000000L
3413#define MMEA0_DRAM_RD_CLI2GRP_MAP0__CID15_GROUP_MASK 0xC0000000L
3414//MMEA0_DRAM_RD_CLI2GRP_MAP1
3415#define MMEA0_DRAM_RD_CLI2GRP_MAP1__CID16_GROUP__SHIFT 0x0
3416#define MMEA0_DRAM_RD_CLI2GRP_MAP1__CID17_GROUP__SHIFT 0x2
3417#define MMEA0_DRAM_RD_CLI2GRP_MAP1__CID18_GROUP__SHIFT 0x4
3418#define MMEA0_DRAM_RD_CLI2GRP_MAP1__CID19_GROUP__SHIFT 0x6
3419#define MMEA0_DRAM_RD_CLI2GRP_MAP1__CID20_GROUP__SHIFT 0x8
3420#define MMEA0_DRAM_RD_CLI2GRP_MAP1__CID21_GROUP__SHIFT 0xa
3421#define MMEA0_DRAM_RD_CLI2GRP_MAP1__CID22_GROUP__SHIFT 0xc
3422#define MMEA0_DRAM_RD_CLI2GRP_MAP1__CID23_GROUP__SHIFT 0xe
3423#define MMEA0_DRAM_RD_CLI2GRP_MAP1__CID24_GROUP__SHIFT 0x10
3424#define MMEA0_DRAM_RD_CLI2GRP_MAP1__CID25_GROUP__SHIFT 0x12
3425#define MMEA0_DRAM_RD_CLI2GRP_MAP1__CID26_GROUP__SHIFT 0x14
3426#define MMEA0_DRAM_RD_CLI2GRP_MAP1__CID27_GROUP__SHIFT 0x16
3427#define MMEA0_DRAM_RD_CLI2GRP_MAP1__CID28_GROUP__SHIFT 0x18
3428#define MMEA0_DRAM_RD_CLI2GRP_MAP1__CID29_GROUP__SHIFT 0x1a
3429#define MMEA0_DRAM_RD_CLI2GRP_MAP1__CID30_GROUP__SHIFT 0x1c
3430#define MMEA0_DRAM_RD_CLI2GRP_MAP1__CID31_GROUP__SHIFT 0x1e
3431#define MMEA0_DRAM_RD_CLI2GRP_MAP1__CID16_GROUP_MASK 0x00000003L
3432#define MMEA0_DRAM_RD_CLI2GRP_MAP1__CID17_GROUP_MASK 0x0000000CL
3433#define MMEA0_DRAM_RD_CLI2GRP_MAP1__CID18_GROUP_MASK 0x00000030L
3434#define MMEA0_DRAM_RD_CLI2GRP_MAP1__CID19_GROUP_MASK 0x000000C0L
3435#define MMEA0_DRAM_RD_CLI2GRP_MAP1__CID20_GROUP_MASK 0x00000300L
3436#define MMEA0_DRAM_RD_CLI2GRP_MAP1__CID21_GROUP_MASK 0x00000C00L
3437#define MMEA0_DRAM_RD_CLI2GRP_MAP1__CID22_GROUP_MASK 0x00003000L
3438#define MMEA0_DRAM_RD_CLI2GRP_MAP1__CID23_GROUP_MASK 0x0000C000L
3439#define MMEA0_DRAM_RD_CLI2GRP_MAP1__CID24_GROUP_MASK 0x00030000L
3440#define MMEA0_DRAM_RD_CLI2GRP_MAP1__CID25_GROUP_MASK 0x000C0000L
3441#define MMEA0_DRAM_RD_CLI2GRP_MAP1__CID26_GROUP_MASK 0x00300000L
3442#define MMEA0_DRAM_RD_CLI2GRP_MAP1__CID27_GROUP_MASK 0x00C00000L
3443#define MMEA0_DRAM_RD_CLI2GRP_MAP1__CID28_GROUP_MASK 0x03000000L
3444#define MMEA0_DRAM_RD_CLI2GRP_MAP1__CID29_GROUP_MASK 0x0C000000L
3445#define MMEA0_DRAM_RD_CLI2GRP_MAP1__CID30_GROUP_MASK 0x30000000L
3446#define MMEA0_DRAM_RD_CLI2GRP_MAP1__CID31_GROUP_MASK 0xC0000000L
3447//MMEA0_DRAM_WR_CLI2GRP_MAP0
3448#define MMEA0_DRAM_WR_CLI2GRP_MAP0__CID0_GROUP__SHIFT 0x0
3449#define MMEA0_DRAM_WR_CLI2GRP_MAP0__CID1_GROUP__SHIFT 0x2
3450#define MMEA0_DRAM_WR_CLI2GRP_MAP0__CID2_GROUP__SHIFT 0x4
3451#define MMEA0_DRAM_WR_CLI2GRP_MAP0__CID3_GROUP__SHIFT 0x6
3452#define MMEA0_DRAM_WR_CLI2GRP_MAP0__CID4_GROUP__SHIFT 0x8
3453#define MMEA0_DRAM_WR_CLI2GRP_MAP0__CID5_GROUP__SHIFT 0xa
3454#define MMEA0_DRAM_WR_CLI2GRP_MAP0__CID6_GROUP__SHIFT 0xc
3455#define MMEA0_DRAM_WR_CLI2GRP_MAP0__CID7_GROUP__SHIFT 0xe
3456#define MMEA0_DRAM_WR_CLI2GRP_MAP0__CID8_GROUP__SHIFT 0x10
3457#define MMEA0_DRAM_WR_CLI2GRP_MAP0__CID9_GROUP__SHIFT 0x12
3458#define MMEA0_DRAM_WR_CLI2GRP_MAP0__CID10_GROUP__SHIFT 0x14
3459#define MMEA0_DRAM_WR_CLI2GRP_MAP0__CID11_GROUP__SHIFT 0x16
3460#define MMEA0_DRAM_WR_CLI2GRP_MAP0__CID12_GROUP__SHIFT 0x18
3461#define MMEA0_DRAM_WR_CLI2GRP_MAP0__CID13_GROUP__SHIFT 0x1a
3462#define MMEA0_DRAM_WR_CLI2GRP_MAP0__CID14_GROUP__SHIFT 0x1c
3463#define MMEA0_DRAM_WR_CLI2GRP_MAP0__CID15_GROUP__SHIFT 0x1e
3464#define MMEA0_DRAM_WR_CLI2GRP_MAP0__CID0_GROUP_MASK 0x00000003L
3465#define MMEA0_DRAM_WR_CLI2GRP_MAP0__CID1_GROUP_MASK 0x0000000CL
3466#define MMEA0_DRAM_WR_CLI2GRP_MAP0__CID2_GROUP_MASK 0x00000030L
3467#define MMEA0_DRAM_WR_CLI2GRP_MAP0__CID3_GROUP_MASK 0x000000C0L
3468#define MMEA0_DRAM_WR_CLI2GRP_MAP0__CID4_GROUP_MASK 0x00000300L
3469#define MMEA0_DRAM_WR_CLI2GRP_MAP0__CID5_GROUP_MASK 0x00000C00L
3470#define MMEA0_DRAM_WR_CLI2GRP_MAP0__CID6_GROUP_MASK 0x00003000L
3471#define MMEA0_DRAM_WR_CLI2GRP_MAP0__CID7_GROUP_MASK 0x0000C000L
3472#define MMEA0_DRAM_WR_CLI2GRP_MAP0__CID8_GROUP_MASK 0x00030000L
3473#define MMEA0_DRAM_WR_CLI2GRP_MAP0__CID9_GROUP_MASK 0x000C0000L
3474#define MMEA0_DRAM_WR_CLI2GRP_MAP0__CID10_GROUP_MASK 0x00300000L
3475#define MMEA0_DRAM_WR_CLI2GRP_MAP0__CID11_GROUP_MASK 0x00C00000L
3476#define MMEA0_DRAM_WR_CLI2GRP_MAP0__CID12_GROUP_MASK 0x03000000L
3477#define MMEA0_DRAM_WR_CLI2GRP_MAP0__CID13_GROUP_MASK 0x0C000000L
3478#define MMEA0_DRAM_WR_CLI2GRP_MAP0__CID14_GROUP_MASK 0x30000000L
3479#define MMEA0_DRAM_WR_CLI2GRP_MAP0__CID15_GROUP_MASK 0xC0000000L
3480//MMEA0_DRAM_WR_CLI2GRP_MAP1
3481#define MMEA0_DRAM_WR_CLI2GRP_MAP1__CID16_GROUP__SHIFT 0x0
3482#define MMEA0_DRAM_WR_CLI2GRP_MAP1__CID17_GROUP__SHIFT 0x2
3483#define MMEA0_DRAM_WR_CLI2GRP_MAP1__CID18_GROUP__SHIFT 0x4
3484#define MMEA0_DRAM_WR_CLI2GRP_MAP1__CID19_GROUP__SHIFT 0x6
3485#define MMEA0_DRAM_WR_CLI2GRP_MAP1__CID20_GROUP__SHIFT 0x8
3486#define MMEA0_DRAM_WR_CLI2GRP_MAP1__CID21_GROUP__SHIFT 0xa
3487#define MMEA0_DRAM_WR_CLI2GRP_MAP1__CID22_GROUP__SHIFT 0xc
3488#define MMEA0_DRAM_WR_CLI2GRP_MAP1__CID23_GROUP__SHIFT 0xe
3489#define MMEA0_DRAM_WR_CLI2GRP_MAP1__CID24_GROUP__SHIFT 0x10
3490#define MMEA0_DRAM_WR_CLI2GRP_MAP1__CID25_GROUP__SHIFT 0x12
3491#define MMEA0_DRAM_WR_CLI2GRP_MAP1__CID26_GROUP__SHIFT 0x14
3492#define MMEA0_DRAM_WR_CLI2GRP_MAP1__CID27_GROUP__SHIFT 0x16
3493#define MMEA0_DRAM_WR_CLI2GRP_MAP1__CID28_GROUP__SHIFT 0x18
3494#define MMEA0_DRAM_WR_CLI2GRP_MAP1__CID29_GROUP__SHIFT 0x1a
3495#define MMEA0_DRAM_WR_CLI2GRP_MAP1__CID30_GROUP__SHIFT 0x1c
3496#define MMEA0_DRAM_WR_CLI2GRP_MAP1__CID31_GROUP__SHIFT 0x1e
3497#define MMEA0_DRAM_WR_CLI2GRP_MAP1__CID16_GROUP_MASK 0x00000003L
3498#define MMEA0_DRAM_WR_CLI2GRP_MAP1__CID17_GROUP_MASK 0x0000000CL
3499#define MMEA0_DRAM_WR_CLI2GRP_MAP1__CID18_GROUP_MASK 0x00000030L
3500#define MMEA0_DRAM_WR_CLI2GRP_MAP1__CID19_GROUP_MASK 0x000000C0L
3501#define MMEA0_DRAM_WR_CLI2GRP_MAP1__CID20_GROUP_MASK 0x00000300L
3502#define MMEA0_DRAM_WR_CLI2GRP_MAP1__CID21_GROUP_MASK 0x00000C00L
3503#define MMEA0_DRAM_WR_CLI2GRP_MAP1__CID22_GROUP_MASK 0x00003000L
3504#define MMEA0_DRAM_WR_CLI2GRP_MAP1__CID23_GROUP_MASK 0x0000C000L
3505#define MMEA0_DRAM_WR_CLI2GRP_MAP1__CID24_GROUP_MASK 0x00030000L
3506#define MMEA0_DRAM_WR_CLI2GRP_MAP1__CID25_GROUP_MASK 0x000C0000L
3507#define MMEA0_DRAM_WR_CLI2GRP_MAP1__CID26_GROUP_MASK 0x00300000L
3508#define MMEA0_DRAM_WR_CLI2GRP_MAP1__CID27_GROUP_MASK 0x00C00000L
3509#define MMEA0_DRAM_WR_CLI2GRP_MAP1__CID28_GROUP_MASK 0x03000000L
3510#define MMEA0_DRAM_WR_CLI2GRP_MAP1__CID29_GROUP_MASK 0x0C000000L
3511#define MMEA0_DRAM_WR_CLI2GRP_MAP1__CID30_GROUP_MASK 0x30000000L
3512#define MMEA0_DRAM_WR_CLI2GRP_MAP1__CID31_GROUP_MASK 0xC0000000L
3513//MMEA0_DRAM_RD_GRP2VC_MAP
3514#define MMEA0_DRAM_RD_GRP2VC_MAP__GROUP0_VC__SHIFT 0x0
3515#define MMEA0_DRAM_RD_GRP2VC_MAP__GROUP1_VC__SHIFT 0x3
3516#define MMEA0_DRAM_RD_GRP2VC_MAP__GROUP2_VC__SHIFT 0x6
3517#define MMEA0_DRAM_RD_GRP2VC_MAP__GROUP3_VC__SHIFT 0x9
3518#define MMEA0_DRAM_RD_GRP2VC_MAP__GROUP0_VC_MASK 0x00000007L
3519#define MMEA0_DRAM_RD_GRP2VC_MAP__GROUP1_VC_MASK 0x00000038L
3520#define MMEA0_DRAM_RD_GRP2VC_MAP__GROUP2_VC_MASK 0x000001C0L
3521#define MMEA0_DRAM_RD_GRP2VC_MAP__GROUP3_VC_MASK 0x00000E00L
3522//MMEA0_DRAM_WR_GRP2VC_MAP
3523#define MMEA0_DRAM_WR_GRP2VC_MAP__GROUP0_VC__SHIFT 0x0
3524#define MMEA0_DRAM_WR_GRP2VC_MAP__GROUP1_VC__SHIFT 0x3
3525#define MMEA0_DRAM_WR_GRP2VC_MAP__GROUP2_VC__SHIFT 0x6
3526#define MMEA0_DRAM_WR_GRP2VC_MAP__GROUP3_VC__SHIFT 0x9
3527#define MMEA0_DRAM_WR_GRP2VC_MAP__GROUP0_VC_MASK 0x00000007L
3528#define MMEA0_DRAM_WR_GRP2VC_MAP__GROUP1_VC_MASK 0x00000038L
3529#define MMEA0_DRAM_WR_GRP2VC_MAP__GROUP2_VC_MASK 0x000001C0L
3530#define MMEA0_DRAM_WR_GRP2VC_MAP__GROUP3_VC_MASK 0x00000E00L
3531//MMEA0_DRAM_RD_LAZY
3532#define MMEA0_DRAM_RD_LAZY__GROUP0_DELAY__SHIFT 0x0
3533#define MMEA0_DRAM_RD_LAZY__GROUP1_DELAY__SHIFT 0x3
3534#define MMEA0_DRAM_RD_LAZY__GROUP2_DELAY__SHIFT 0x6
3535#define MMEA0_DRAM_RD_LAZY__GROUP3_DELAY__SHIFT 0x9
3536#define MMEA0_DRAM_RD_LAZY__REQ_ACCUM_THRESH__SHIFT 0xc
3537#define MMEA0_DRAM_RD_LAZY__REQ_ACCUM_TIMEOUT__SHIFT 0x14
3538#define MMEA0_DRAM_RD_LAZY__GROUP0_DELAY_MASK 0x00000007L
3539#define MMEA0_DRAM_RD_LAZY__GROUP1_DELAY_MASK 0x00000038L
3540#define MMEA0_DRAM_RD_LAZY__GROUP2_DELAY_MASK 0x000001C0L
3541#define MMEA0_DRAM_RD_LAZY__GROUP3_DELAY_MASK 0x00000E00L
3542#define MMEA0_DRAM_RD_LAZY__REQ_ACCUM_THRESH_MASK 0x0003F000L
3543#define MMEA0_DRAM_RD_LAZY__REQ_ACCUM_TIMEOUT_MASK 0x07F00000L
3544//MMEA0_DRAM_WR_LAZY
3545#define MMEA0_DRAM_WR_LAZY__GROUP0_DELAY__SHIFT 0x0
3546#define MMEA0_DRAM_WR_LAZY__GROUP1_DELAY__SHIFT 0x3
3547#define MMEA0_DRAM_WR_LAZY__GROUP2_DELAY__SHIFT 0x6
3548#define MMEA0_DRAM_WR_LAZY__GROUP3_DELAY__SHIFT 0x9
3549#define MMEA0_DRAM_WR_LAZY__REQ_ACCUM_THRESH__SHIFT 0xc
3550#define MMEA0_DRAM_WR_LAZY__REQ_ACCUM_TIMEOUT__SHIFT 0x14
3551#define MMEA0_DRAM_WR_LAZY__GROUP0_DELAY_MASK 0x00000007L
3552#define MMEA0_DRAM_WR_LAZY__GROUP1_DELAY_MASK 0x00000038L
3553#define MMEA0_DRAM_WR_LAZY__GROUP2_DELAY_MASK 0x000001C0L
3554#define MMEA0_DRAM_WR_LAZY__GROUP3_DELAY_MASK 0x00000E00L
3555#define MMEA0_DRAM_WR_LAZY__REQ_ACCUM_THRESH_MASK 0x0003F000L
3556#define MMEA0_DRAM_WR_LAZY__REQ_ACCUM_TIMEOUT_MASK 0x07F00000L
3557//MMEA0_DRAM_RD_CAM_CNTL
3558#define MMEA0_DRAM_RD_CAM_CNTL__DEPTH_GROUP0__SHIFT 0x0
3559#define MMEA0_DRAM_RD_CAM_CNTL__DEPTH_GROUP1__SHIFT 0x4
3560#define MMEA0_DRAM_RD_CAM_CNTL__DEPTH_GROUP2__SHIFT 0x8
3561#define MMEA0_DRAM_RD_CAM_CNTL__DEPTH_GROUP3__SHIFT 0xc
3562#define MMEA0_DRAM_RD_CAM_CNTL__REORDER_LIMIT_GROUP0__SHIFT 0x10
3563#define MMEA0_DRAM_RD_CAM_CNTL__REORDER_LIMIT_GROUP1__SHIFT 0x13
3564#define MMEA0_DRAM_RD_CAM_CNTL__REORDER_LIMIT_GROUP2__SHIFT 0x16
3565#define MMEA0_DRAM_RD_CAM_CNTL__REORDER_LIMIT_GROUP3__SHIFT 0x19
3566#define MMEA0_DRAM_RD_CAM_CNTL__DEPTH_GROUP0_MASK 0x0000000FL
3567#define MMEA0_DRAM_RD_CAM_CNTL__DEPTH_GROUP1_MASK 0x000000F0L
3568#define MMEA0_DRAM_RD_CAM_CNTL__DEPTH_GROUP2_MASK 0x00000F00L
3569#define MMEA0_DRAM_RD_CAM_CNTL__DEPTH_GROUP3_MASK 0x0000F000L
3570#define MMEA0_DRAM_RD_CAM_CNTL__REORDER_LIMIT_GROUP0_MASK 0x00070000L
3571#define MMEA0_DRAM_RD_CAM_CNTL__REORDER_LIMIT_GROUP1_MASK 0x00380000L
3572#define MMEA0_DRAM_RD_CAM_CNTL__REORDER_LIMIT_GROUP2_MASK 0x01C00000L
3573#define MMEA0_DRAM_RD_CAM_CNTL__REORDER_LIMIT_GROUP3_MASK 0x0E000000L
3574//MMEA0_DRAM_WR_CAM_CNTL
3575#define MMEA0_DRAM_WR_CAM_CNTL__DEPTH_GROUP0__SHIFT 0x0
3576#define MMEA0_DRAM_WR_CAM_CNTL__DEPTH_GROUP1__SHIFT 0x4
3577#define MMEA0_DRAM_WR_CAM_CNTL__DEPTH_GROUP2__SHIFT 0x8
3578#define MMEA0_DRAM_WR_CAM_CNTL__DEPTH_GROUP3__SHIFT 0xc
3579#define MMEA0_DRAM_WR_CAM_CNTL__REORDER_LIMIT_GROUP0__SHIFT 0x10
3580#define MMEA0_DRAM_WR_CAM_CNTL__REORDER_LIMIT_GROUP1__SHIFT 0x13
3581#define MMEA0_DRAM_WR_CAM_CNTL__REORDER_LIMIT_GROUP2__SHIFT 0x16
3582#define MMEA0_DRAM_WR_CAM_CNTL__REORDER_LIMIT_GROUP3__SHIFT 0x19
3583#define MMEA0_DRAM_WR_CAM_CNTL__DEPTH_GROUP0_MASK 0x0000000FL
3584#define MMEA0_DRAM_WR_CAM_CNTL__DEPTH_GROUP1_MASK 0x000000F0L
3585#define MMEA0_DRAM_WR_CAM_CNTL__DEPTH_GROUP2_MASK 0x00000F00L
3586#define MMEA0_DRAM_WR_CAM_CNTL__DEPTH_GROUP3_MASK 0x0000F000L
3587#define MMEA0_DRAM_WR_CAM_CNTL__REORDER_LIMIT_GROUP0_MASK 0x00070000L
3588#define MMEA0_DRAM_WR_CAM_CNTL__REORDER_LIMIT_GROUP1_MASK 0x00380000L
3589#define MMEA0_DRAM_WR_CAM_CNTL__REORDER_LIMIT_GROUP2_MASK 0x01C00000L
3590#define MMEA0_DRAM_WR_CAM_CNTL__REORDER_LIMIT_GROUP3_MASK 0x0E000000L
3591//MMEA0_DRAM_PAGE_BURST
3592#define MMEA0_DRAM_PAGE_BURST__RD_LIMIT_LO__SHIFT 0x0
3593#define MMEA0_DRAM_PAGE_BURST__RD_LIMIT_HI__SHIFT 0x8
3594#define MMEA0_DRAM_PAGE_BURST__WR_LIMIT_LO__SHIFT 0x10
3595#define MMEA0_DRAM_PAGE_BURST__WR_LIMIT_HI__SHIFT 0x18
3596#define MMEA0_DRAM_PAGE_BURST__RD_LIMIT_LO_MASK 0x000000FFL
3597#define MMEA0_DRAM_PAGE_BURST__RD_LIMIT_HI_MASK 0x0000FF00L
3598#define MMEA0_DRAM_PAGE_BURST__WR_LIMIT_LO_MASK 0x00FF0000L
3599#define MMEA0_DRAM_PAGE_BURST__WR_LIMIT_HI_MASK 0xFF000000L
3600//MMEA0_DRAM_RD_PRI_AGE
3601#define MMEA0_DRAM_RD_PRI_AGE__GROUP0_AGING_RATE__SHIFT 0x0
3602#define MMEA0_DRAM_RD_PRI_AGE__GROUP1_AGING_RATE__SHIFT 0x3
3603#define MMEA0_DRAM_RD_PRI_AGE__GROUP2_AGING_RATE__SHIFT 0x6
3604#define MMEA0_DRAM_RD_PRI_AGE__GROUP3_AGING_RATE__SHIFT 0x9
3605#define MMEA0_DRAM_RD_PRI_AGE__GROUP0_AGE_COEFFICIENT__SHIFT 0xc
3606#define MMEA0_DRAM_RD_PRI_AGE__GROUP1_AGE_COEFFICIENT__SHIFT 0xf
3607#define MMEA0_DRAM_RD_PRI_AGE__GROUP2_AGE_COEFFICIENT__SHIFT 0x12
3608#define MMEA0_DRAM_RD_PRI_AGE__GROUP3_AGE_COEFFICIENT__SHIFT 0x15
3609#define MMEA0_DRAM_RD_PRI_AGE__GROUP0_AGING_RATE_MASK 0x00000007L
3610#define MMEA0_DRAM_RD_PRI_AGE__GROUP1_AGING_RATE_MASK 0x00000038L
3611#define MMEA0_DRAM_RD_PRI_AGE__GROUP2_AGING_RATE_MASK 0x000001C0L
3612#define MMEA0_DRAM_RD_PRI_AGE__GROUP3_AGING_RATE_MASK 0x00000E00L
3613#define MMEA0_DRAM_RD_PRI_AGE__GROUP0_AGE_COEFFICIENT_MASK 0x00007000L
3614#define MMEA0_DRAM_RD_PRI_AGE__GROUP1_AGE_COEFFICIENT_MASK 0x00038000L
3615#define MMEA0_DRAM_RD_PRI_AGE__GROUP2_AGE_COEFFICIENT_MASK 0x001C0000L
3616#define MMEA0_DRAM_RD_PRI_AGE__GROUP3_AGE_COEFFICIENT_MASK 0x00E00000L
3617//MMEA0_DRAM_WR_PRI_AGE
3618#define MMEA0_DRAM_WR_PRI_AGE__GROUP0_AGING_RATE__SHIFT 0x0
3619#define MMEA0_DRAM_WR_PRI_AGE__GROUP1_AGING_RATE__SHIFT 0x3
3620#define MMEA0_DRAM_WR_PRI_AGE__GROUP2_AGING_RATE__SHIFT 0x6
3621#define MMEA0_DRAM_WR_PRI_AGE__GROUP3_AGING_RATE__SHIFT 0x9
3622#define MMEA0_DRAM_WR_PRI_AGE__GROUP0_AGE_COEFFICIENT__SHIFT 0xc
3623#define MMEA0_DRAM_WR_PRI_AGE__GROUP1_AGE_COEFFICIENT__SHIFT 0xf
3624#define MMEA0_DRAM_WR_PRI_AGE__GROUP2_AGE_COEFFICIENT__SHIFT 0x12
3625#define MMEA0_DRAM_WR_PRI_AGE__GROUP3_AGE_COEFFICIENT__SHIFT 0x15
3626#define MMEA0_DRAM_WR_PRI_AGE__GROUP0_AGING_RATE_MASK 0x00000007L
3627#define MMEA0_DRAM_WR_PRI_AGE__GROUP1_AGING_RATE_MASK 0x00000038L
3628#define MMEA0_DRAM_WR_PRI_AGE__GROUP2_AGING_RATE_MASK 0x000001C0L
3629#define MMEA0_DRAM_WR_PRI_AGE__GROUP3_AGING_RATE_MASK 0x00000E00L
3630#define MMEA0_DRAM_WR_PRI_AGE__GROUP0_AGE_COEFFICIENT_MASK 0x00007000L
3631#define MMEA0_DRAM_WR_PRI_AGE__GROUP1_AGE_COEFFICIENT_MASK 0x00038000L
3632#define MMEA0_DRAM_WR_PRI_AGE__GROUP2_AGE_COEFFICIENT_MASK 0x001C0000L
3633#define MMEA0_DRAM_WR_PRI_AGE__GROUP3_AGE_COEFFICIENT_MASK 0x00E00000L
3634//MMEA0_DRAM_RD_PRI_QUEUING
3635#define MMEA0_DRAM_RD_PRI_QUEUING__GROUP0_QUEUING_COEFFICIENT__SHIFT 0x0
3636#define MMEA0_DRAM_RD_PRI_QUEUING__GROUP1_QUEUING_COEFFICIENT__SHIFT 0x3
3637#define MMEA0_DRAM_RD_PRI_QUEUING__GROUP2_QUEUING_COEFFICIENT__SHIFT 0x6
3638#define MMEA0_DRAM_RD_PRI_QUEUING__GROUP3_QUEUING_COEFFICIENT__SHIFT 0x9
3639#define MMEA0_DRAM_RD_PRI_QUEUING__GROUP0_QUEUING_COEFFICIENT_MASK 0x00000007L
3640#define MMEA0_DRAM_RD_PRI_QUEUING__GROUP1_QUEUING_COEFFICIENT_MASK 0x00000038L
3641#define MMEA0_DRAM_RD_PRI_QUEUING__GROUP2_QUEUING_COEFFICIENT_MASK 0x000001C0L
3642#define MMEA0_DRAM_RD_PRI_QUEUING__GROUP3_QUEUING_COEFFICIENT_MASK 0x00000E00L
3643//MMEA0_DRAM_WR_PRI_QUEUING
3644#define MMEA0_DRAM_WR_PRI_QUEUING__GROUP0_QUEUING_COEFFICIENT__SHIFT 0x0
3645#define MMEA0_DRAM_WR_PRI_QUEUING__GROUP1_QUEUING_COEFFICIENT__SHIFT 0x3
3646#define MMEA0_DRAM_WR_PRI_QUEUING__GROUP2_QUEUING_COEFFICIENT__SHIFT 0x6
3647#define MMEA0_DRAM_WR_PRI_QUEUING__GROUP3_QUEUING_COEFFICIENT__SHIFT 0x9
3648#define MMEA0_DRAM_WR_PRI_QUEUING__GROUP0_QUEUING_COEFFICIENT_MASK 0x00000007L
3649#define MMEA0_DRAM_WR_PRI_QUEUING__GROUP1_QUEUING_COEFFICIENT_MASK 0x00000038L
3650#define MMEA0_DRAM_WR_PRI_QUEUING__GROUP2_QUEUING_COEFFICIENT_MASK 0x000001C0L
3651#define MMEA0_DRAM_WR_PRI_QUEUING__GROUP3_QUEUING_COEFFICIENT_MASK 0x00000E00L
3652//MMEA0_DRAM_RD_PRI_FIXED
3653#define MMEA0_DRAM_RD_PRI_FIXED__GROUP0_FIXED_COEFFICIENT__SHIFT 0x0
3654#define MMEA0_DRAM_RD_PRI_FIXED__GROUP1_FIXED_COEFFICIENT__SHIFT 0x3
3655#define MMEA0_DRAM_RD_PRI_FIXED__GROUP2_FIXED_COEFFICIENT__SHIFT 0x6
3656#define MMEA0_DRAM_RD_PRI_FIXED__GROUP3_FIXED_COEFFICIENT__SHIFT 0x9
3657#define MMEA0_DRAM_RD_PRI_FIXED__GROUP0_FIXED_COEFFICIENT_MASK 0x00000007L
3658#define MMEA0_DRAM_RD_PRI_FIXED__GROUP1_FIXED_COEFFICIENT_MASK 0x00000038L
3659#define MMEA0_DRAM_RD_PRI_FIXED__GROUP2_FIXED_COEFFICIENT_MASK 0x000001C0L
3660#define MMEA0_DRAM_RD_PRI_FIXED__GROUP3_FIXED_COEFFICIENT_MASK 0x00000E00L
3661//MMEA0_DRAM_WR_PRI_FIXED
3662#define MMEA0_DRAM_WR_PRI_FIXED__GROUP0_FIXED_COEFFICIENT__SHIFT 0x0
3663#define MMEA0_DRAM_WR_PRI_FIXED__GROUP1_FIXED_COEFFICIENT__SHIFT 0x3
3664#define MMEA0_DRAM_WR_PRI_FIXED__GROUP2_FIXED_COEFFICIENT__SHIFT 0x6
3665#define MMEA0_DRAM_WR_PRI_FIXED__GROUP3_FIXED_COEFFICIENT__SHIFT 0x9
3666#define MMEA0_DRAM_WR_PRI_FIXED__GROUP0_FIXED_COEFFICIENT_MASK 0x00000007L
3667#define MMEA0_DRAM_WR_PRI_FIXED__GROUP1_FIXED_COEFFICIENT_MASK 0x00000038L
3668#define MMEA0_DRAM_WR_PRI_FIXED__GROUP2_FIXED_COEFFICIENT_MASK 0x000001C0L
3669#define MMEA0_DRAM_WR_PRI_FIXED__GROUP3_FIXED_COEFFICIENT_MASK 0x00000E00L
3670//MMEA0_DRAM_RD_PRI_URGENCY
3671#define MMEA0_DRAM_RD_PRI_URGENCY__GROUP0_URGENCY_COEFFICIENT__SHIFT 0x0
3672#define MMEA0_DRAM_RD_PRI_URGENCY__GROUP1_URGENCY_COEFFICIENT__SHIFT 0x3
3673#define MMEA0_DRAM_RD_PRI_URGENCY__GROUP2_URGENCY_COEFFICIENT__SHIFT 0x6
3674#define MMEA0_DRAM_RD_PRI_URGENCY__GROUP3_URGENCY_COEFFICIENT__SHIFT 0x9
3675#define MMEA0_DRAM_RD_PRI_URGENCY__GROUP0_URGENCY_MODE__SHIFT 0xc
3676#define MMEA0_DRAM_RD_PRI_URGENCY__GROUP1_URGENCY_MODE__SHIFT 0xd
3677#define MMEA0_DRAM_RD_PRI_URGENCY__GROUP2_URGENCY_MODE__SHIFT 0xe
3678#define MMEA0_DRAM_RD_PRI_URGENCY__GROUP3_URGENCY_MODE__SHIFT 0xf
3679#define MMEA0_DRAM_RD_PRI_URGENCY__GROUP0_URGENCY_COEFFICIENT_MASK 0x00000007L
3680#define MMEA0_DRAM_RD_PRI_URGENCY__GROUP1_URGENCY_COEFFICIENT_MASK 0x00000038L
3681#define MMEA0_DRAM_RD_PRI_URGENCY__GROUP2_URGENCY_COEFFICIENT_MASK 0x000001C0L
3682#define MMEA0_DRAM_RD_PRI_URGENCY__GROUP3_URGENCY_COEFFICIENT_MASK 0x00000E00L
3683#define MMEA0_DRAM_RD_PRI_URGENCY__GROUP0_URGENCY_MODE_MASK 0x00001000L
3684#define MMEA0_DRAM_RD_PRI_URGENCY__GROUP1_URGENCY_MODE_MASK 0x00002000L
3685#define MMEA0_DRAM_RD_PRI_URGENCY__GROUP2_URGENCY_MODE_MASK 0x00004000L
3686#define MMEA0_DRAM_RD_PRI_URGENCY__GROUP3_URGENCY_MODE_MASK 0x00008000L
3687//MMEA0_DRAM_WR_PRI_URGENCY
3688#define MMEA0_DRAM_WR_PRI_URGENCY__GROUP0_URGENCY_COEFFICIENT__SHIFT 0x0
3689#define MMEA0_DRAM_WR_PRI_URGENCY__GROUP1_URGENCY_COEFFICIENT__SHIFT 0x3
3690#define MMEA0_DRAM_WR_PRI_URGENCY__GROUP2_URGENCY_COEFFICIENT__SHIFT 0x6
3691#define MMEA0_DRAM_WR_PRI_URGENCY__GROUP3_URGENCY_COEFFICIENT__SHIFT 0x9
3692#define MMEA0_DRAM_WR_PRI_URGENCY__GROUP0_URGENCY_MODE__SHIFT 0xc
3693#define MMEA0_DRAM_WR_PRI_URGENCY__GROUP1_URGENCY_MODE__SHIFT 0xd
3694#define MMEA0_DRAM_WR_PRI_URGENCY__GROUP2_URGENCY_MODE__SHIFT 0xe
3695#define MMEA0_DRAM_WR_PRI_URGENCY__GROUP3_URGENCY_MODE__SHIFT 0xf
3696#define MMEA0_DRAM_WR_PRI_URGENCY__GROUP0_URGENCY_COEFFICIENT_MASK 0x00000007L
3697#define MMEA0_DRAM_WR_PRI_URGENCY__GROUP1_URGENCY_COEFFICIENT_MASK 0x00000038L
3698#define MMEA0_DRAM_WR_PRI_URGENCY__GROUP2_URGENCY_COEFFICIENT_MASK 0x000001C0L
3699#define MMEA0_DRAM_WR_PRI_URGENCY__GROUP3_URGENCY_COEFFICIENT_MASK 0x00000E00L
3700#define MMEA0_DRAM_WR_PRI_URGENCY__GROUP0_URGENCY_MODE_MASK 0x00001000L
3701#define MMEA0_DRAM_WR_PRI_URGENCY__GROUP1_URGENCY_MODE_MASK 0x00002000L
3702#define MMEA0_DRAM_WR_PRI_URGENCY__GROUP2_URGENCY_MODE_MASK 0x00004000L
3703#define MMEA0_DRAM_WR_PRI_URGENCY__GROUP3_URGENCY_MODE_MASK 0x00008000L
3704//MMEA0_DRAM_RD_PRI_QUANT_PRI1
3705#define MMEA0_DRAM_RD_PRI_QUANT_PRI1__GROUP0_THRESHOLD__SHIFT 0x0
3706#define MMEA0_DRAM_RD_PRI_QUANT_PRI1__GROUP1_THRESHOLD__SHIFT 0x8
3707#define MMEA0_DRAM_RD_PRI_QUANT_PRI1__GROUP2_THRESHOLD__SHIFT 0x10
3708#define MMEA0_DRAM_RD_PRI_QUANT_PRI1__GROUP3_THRESHOLD__SHIFT 0x18
3709#define MMEA0_DRAM_RD_PRI_QUANT_PRI1__GROUP0_THRESHOLD_MASK 0x000000FFL
3710#define MMEA0_DRAM_RD_PRI_QUANT_PRI1__GROUP1_THRESHOLD_MASK 0x0000FF00L
3711#define MMEA0_DRAM_RD_PRI_QUANT_PRI1__GROUP2_THRESHOLD_MASK 0x00FF0000L
3712#define MMEA0_DRAM_RD_PRI_QUANT_PRI1__GROUP3_THRESHOLD_MASK 0xFF000000L
3713//MMEA0_DRAM_RD_PRI_QUANT_PRI2
3714#define MMEA0_DRAM_RD_PRI_QUANT_PRI2__GROUP0_THRESHOLD__SHIFT 0x0
3715#define MMEA0_DRAM_RD_PRI_QUANT_PRI2__GROUP1_THRESHOLD__SHIFT 0x8
3716#define MMEA0_DRAM_RD_PRI_QUANT_PRI2__GROUP2_THRESHOLD__SHIFT 0x10
3717#define MMEA0_DRAM_RD_PRI_QUANT_PRI2__GROUP3_THRESHOLD__SHIFT 0x18
3718#define MMEA0_DRAM_RD_PRI_QUANT_PRI2__GROUP0_THRESHOLD_MASK 0x000000FFL
3719#define MMEA0_DRAM_RD_PRI_QUANT_PRI2__GROUP1_THRESHOLD_MASK 0x0000FF00L
3720#define MMEA0_DRAM_RD_PRI_QUANT_PRI2__GROUP2_THRESHOLD_MASK 0x00FF0000L
3721#define MMEA0_DRAM_RD_PRI_QUANT_PRI2__GROUP3_THRESHOLD_MASK 0xFF000000L
3722//MMEA0_DRAM_RD_PRI_QUANT_PRI3
3723#define MMEA0_DRAM_RD_PRI_QUANT_PRI3__GROUP0_THRESHOLD__SHIFT 0x0
3724#define MMEA0_DRAM_RD_PRI_QUANT_PRI3__GROUP1_THRESHOLD__SHIFT 0x8
3725#define MMEA0_DRAM_RD_PRI_QUANT_PRI3__GROUP2_THRESHOLD__SHIFT 0x10
3726#define MMEA0_DRAM_RD_PRI_QUANT_PRI3__GROUP3_THRESHOLD__SHIFT 0x18
3727#define MMEA0_DRAM_RD_PRI_QUANT_PRI3__GROUP0_THRESHOLD_MASK 0x000000FFL
3728#define MMEA0_DRAM_RD_PRI_QUANT_PRI3__GROUP1_THRESHOLD_MASK 0x0000FF00L
3729#define MMEA0_DRAM_RD_PRI_QUANT_PRI3__GROUP2_THRESHOLD_MASK 0x00FF0000L
3730#define MMEA0_DRAM_RD_PRI_QUANT_PRI3__GROUP3_THRESHOLD_MASK 0xFF000000L
3731//MMEA0_DRAM_WR_PRI_QUANT_PRI1
3732#define MMEA0_DRAM_WR_PRI_QUANT_PRI1__GROUP0_THRESHOLD__SHIFT 0x0
3733#define MMEA0_DRAM_WR_PRI_QUANT_PRI1__GROUP1_THRESHOLD__SHIFT 0x8
3734#define MMEA0_DRAM_WR_PRI_QUANT_PRI1__GROUP2_THRESHOLD__SHIFT 0x10
3735#define MMEA0_DRAM_WR_PRI_QUANT_PRI1__GROUP3_THRESHOLD__SHIFT 0x18
3736#define MMEA0_DRAM_WR_PRI_QUANT_PRI1__GROUP0_THRESHOLD_MASK 0x000000FFL
3737#define MMEA0_DRAM_WR_PRI_QUANT_PRI1__GROUP1_THRESHOLD_MASK 0x0000FF00L
3738#define MMEA0_DRAM_WR_PRI_QUANT_PRI1__GROUP2_THRESHOLD_MASK 0x00FF0000L
3739#define MMEA0_DRAM_WR_PRI_QUANT_PRI1__GROUP3_THRESHOLD_MASK 0xFF000000L
3740//MMEA0_DRAM_WR_PRI_QUANT_PRI2
3741#define MMEA0_DRAM_WR_PRI_QUANT_PRI2__GROUP0_THRESHOLD__SHIFT 0x0
3742#define MMEA0_DRAM_WR_PRI_QUANT_PRI2__GROUP1_THRESHOLD__SHIFT 0x8
3743#define MMEA0_DRAM_WR_PRI_QUANT_PRI2__GROUP2_THRESHOLD__SHIFT 0x10
3744#define MMEA0_DRAM_WR_PRI_QUANT_PRI2__GROUP3_THRESHOLD__SHIFT 0x18
3745#define MMEA0_DRAM_WR_PRI_QUANT_PRI2__GROUP0_THRESHOLD_MASK 0x000000FFL
3746#define MMEA0_DRAM_WR_PRI_QUANT_PRI2__GROUP1_THRESHOLD_MASK 0x0000FF00L
3747#define MMEA0_DRAM_WR_PRI_QUANT_PRI2__GROUP2_THRESHOLD_MASK 0x00FF0000L
3748#define MMEA0_DRAM_WR_PRI_QUANT_PRI2__GROUP3_THRESHOLD_MASK 0xFF000000L
3749//MMEA0_DRAM_WR_PRI_QUANT_PRI3
3750#define MMEA0_DRAM_WR_PRI_QUANT_PRI3__GROUP0_THRESHOLD__SHIFT 0x0
3751#define MMEA0_DRAM_WR_PRI_QUANT_PRI3__GROUP1_THRESHOLD__SHIFT 0x8
3752#define MMEA0_DRAM_WR_PRI_QUANT_PRI3__GROUP2_THRESHOLD__SHIFT 0x10
3753#define MMEA0_DRAM_WR_PRI_QUANT_PRI3__GROUP3_THRESHOLD__SHIFT 0x18
3754#define MMEA0_DRAM_WR_PRI_QUANT_PRI3__GROUP0_THRESHOLD_MASK 0x000000FFL
3755#define MMEA0_DRAM_WR_PRI_QUANT_PRI3__GROUP1_THRESHOLD_MASK 0x0000FF00L
3756#define MMEA0_DRAM_WR_PRI_QUANT_PRI3__GROUP2_THRESHOLD_MASK 0x00FF0000L
3757#define MMEA0_DRAM_WR_PRI_QUANT_PRI3__GROUP3_THRESHOLD_MASK 0xFF000000L
3758//MMEA0_ADDRNORM_BASE_ADDR0
3759#define MMEA0_ADDRNORM_BASE_ADDR0__ADDR_RNG_VAL__SHIFT 0x0
3760#define MMEA0_ADDRNORM_BASE_ADDR0__LGCY_MMIO_HOLE_EN__SHIFT 0x1
3761#define MMEA0_ADDRNORM_BASE_ADDR0__INTLV_NUM_CHAN__SHIFT 0x4
3762#define MMEA0_ADDRNORM_BASE_ADDR0__INTLV_ADDR_SEL__SHIFT 0x8
3763#define MMEA0_ADDRNORM_BASE_ADDR0__BASE_ADDR__SHIFT 0xc
3764#define MMEA0_ADDRNORM_BASE_ADDR0__ADDR_RNG_VAL_MASK 0x00000001L
3765#define MMEA0_ADDRNORM_BASE_ADDR0__LGCY_MMIO_HOLE_EN_MASK 0x00000002L
3766#define MMEA0_ADDRNORM_BASE_ADDR0__INTLV_NUM_CHAN_MASK 0x000000F0L
3767#define MMEA0_ADDRNORM_BASE_ADDR0__INTLV_ADDR_SEL_MASK 0x00000700L
3768#define MMEA0_ADDRNORM_BASE_ADDR0__BASE_ADDR_MASK 0xFFFFF000L
3769//MMEA0_ADDRNORM_LIMIT_ADDR0
3770#define MMEA0_ADDRNORM_LIMIT_ADDR0__DST_FABRIC_ID__SHIFT 0x0
3771#define MMEA0_ADDRNORM_LIMIT_ADDR0__INTLV_NUM_SOCKETS__SHIFT 0x8
3772#define MMEA0_ADDRNORM_LIMIT_ADDR0__INTLV_NUM_DIES__SHIFT 0xa
3773#define MMEA0_ADDRNORM_LIMIT_ADDR0__LIMIT_ADDR__SHIFT 0xc
3774#define MMEA0_ADDRNORM_LIMIT_ADDR0__DST_FABRIC_ID_MASK 0x0000001FL
3775#define MMEA0_ADDRNORM_LIMIT_ADDR0__INTLV_NUM_SOCKETS_MASK 0x00000100L
3776#define MMEA0_ADDRNORM_LIMIT_ADDR0__INTLV_NUM_DIES_MASK 0x00000C00L
3777#define MMEA0_ADDRNORM_LIMIT_ADDR0__LIMIT_ADDR_MASK 0xFFFFF000L
3778//MMEA0_ADDRNORM_BASE_ADDR1
3779#define MMEA0_ADDRNORM_BASE_ADDR1__ADDR_RNG_VAL__SHIFT 0x0
3780#define MMEA0_ADDRNORM_BASE_ADDR1__LGCY_MMIO_HOLE_EN__SHIFT 0x1
3781#define MMEA0_ADDRNORM_BASE_ADDR1__INTLV_NUM_CHAN__SHIFT 0x4
3782#define MMEA0_ADDRNORM_BASE_ADDR1__INTLV_ADDR_SEL__SHIFT 0x8
3783#define MMEA0_ADDRNORM_BASE_ADDR1__BASE_ADDR__SHIFT 0xc
3784#define MMEA0_ADDRNORM_BASE_ADDR1__ADDR_RNG_VAL_MASK 0x00000001L
3785#define MMEA0_ADDRNORM_BASE_ADDR1__LGCY_MMIO_HOLE_EN_MASK 0x00000002L
3786#define MMEA0_ADDRNORM_BASE_ADDR1__INTLV_NUM_CHAN_MASK 0x000000F0L
3787#define MMEA0_ADDRNORM_BASE_ADDR1__INTLV_ADDR_SEL_MASK 0x00000700L
3788#define MMEA0_ADDRNORM_BASE_ADDR1__BASE_ADDR_MASK 0xFFFFF000L
3789//MMEA0_ADDRNORM_LIMIT_ADDR1
3790#define MMEA0_ADDRNORM_LIMIT_ADDR1__DST_FABRIC_ID__SHIFT 0x0
3791#define MMEA0_ADDRNORM_LIMIT_ADDR1__INTLV_NUM_SOCKETS__SHIFT 0x8
3792#define MMEA0_ADDRNORM_LIMIT_ADDR1__INTLV_NUM_DIES__SHIFT 0xa
3793#define MMEA0_ADDRNORM_LIMIT_ADDR1__LIMIT_ADDR__SHIFT 0xc
3794#define MMEA0_ADDRNORM_LIMIT_ADDR1__DST_FABRIC_ID_MASK 0x0000001FL
3795#define MMEA0_ADDRNORM_LIMIT_ADDR1__INTLV_NUM_SOCKETS_MASK 0x00000100L
3796#define MMEA0_ADDRNORM_LIMIT_ADDR1__INTLV_NUM_DIES_MASK 0x00000C00L
3797#define MMEA0_ADDRNORM_LIMIT_ADDR1__LIMIT_ADDR_MASK 0xFFFFF000L
3798//MMEA0_ADDRNORM_OFFSET_ADDR1
3799#define MMEA0_ADDRNORM_OFFSET_ADDR1__HI_ADDR_OFFSET_EN__SHIFT 0x0
3800#define MMEA0_ADDRNORM_OFFSET_ADDR1__HI_ADDR_OFFSET__SHIFT 0x14
3801#define MMEA0_ADDRNORM_OFFSET_ADDR1__HI_ADDR_OFFSET_EN_MASK 0x00000001L
3802#define MMEA0_ADDRNORM_OFFSET_ADDR1__HI_ADDR_OFFSET_MASK 0xFFF00000L
3803//MMEA0_ADDRNORMDRAM_HOLE_CNTL
3804#define MMEA0_ADDRNORMDRAM_HOLE_CNTL__DRAM_HOLE_VALID__SHIFT 0x0
3805#define MMEA0_ADDRNORMDRAM_HOLE_CNTL__DRAM_HOLE_OFFSET__SHIFT 0x7
3806#define MMEA0_ADDRNORMDRAM_HOLE_CNTL__DRAM_HOLE_VALID_MASK 0x00000001L
3807#define MMEA0_ADDRNORMDRAM_HOLE_CNTL__DRAM_HOLE_OFFSET_MASK 0x0000FF80L
3808//MMEA0_ADDRNORMDRAM_TRICHANNEL_CFG
3809#define MMEA0_ADDRNORMDRAM_TRICHANNEL_CFG__LOG2_ADDR64K_SPACE__SHIFT 0x0
3810#define MMEA0_ADDRNORMDRAM_TRICHANNEL_CFG__LOG2_ADDR64K_SPACE_MASK 0x0000003FL
3811//MMEA0_ADDRDEC_BANK_CFG
3812#define MMEA0_ADDRDEC_BANK_CFG__BANK_MASK_DRAM__SHIFT 0x0
3813#define MMEA0_ADDRDEC_BANK_CFG__BANK_MASK_GMI__SHIFT 0x5
3814#define MMEA0_ADDRDEC_BANK_CFG__BANKGROUP_SEL_DRAM__SHIFT 0xa
3815#define MMEA0_ADDRDEC_BANK_CFG__BANKGROUP_SEL_GMI__SHIFT 0xd
3816#define MMEA0_ADDRDEC_BANK_CFG__BANKGROUP_INTERLEAVE_DRAM__SHIFT 0x10
3817#define MMEA0_ADDRDEC_BANK_CFG__BANKGROUP_INTERLEAVE_GMI__SHIFT 0x11
3818#define MMEA0_ADDRDEC_BANK_CFG__BANK_MASK_DRAM_MASK 0x0000001FL
3819#define MMEA0_ADDRDEC_BANK_CFG__BANK_MASK_GMI_MASK 0x000003E0L
3820#define MMEA0_ADDRDEC_BANK_CFG__BANKGROUP_SEL_DRAM_MASK 0x00001C00L
3821#define MMEA0_ADDRDEC_BANK_CFG__BANKGROUP_SEL_GMI_MASK 0x0000E000L
3822#define MMEA0_ADDRDEC_BANK_CFG__BANKGROUP_INTERLEAVE_DRAM_MASK 0x00010000L
3823#define MMEA0_ADDRDEC_BANK_CFG__BANKGROUP_INTERLEAVE_GMI_MASK 0x00020000L
3824//MMEA0_ADDRDEC_MISC_CFG
3825#define MMEA0_ADDRDEC_MISC_CFG__VCM_EN0__SHIFT 0x0
3826#define MMEA0_ADDRDEC_MISC_CFG__VCM_EN1__SHIFT 0x1
3827#define MMEA0_ADDRDEC_MISC_CFG__VCM_EN2__SHIFT 0x2
3828#define MMEA0_ADDRDEC_MISC_CFG__VCM_EN3__SHIFT 0x3
3829#define MMEA0_ADDRDEC_MISC_CFG__VCM_EN4__SHIFT 0x4
3830#define MMEA0_ADDRDEC_MISC_CFG__PCH_MASK_DRAM__SHIFT 0x8
3831#define MMEA0_ADDRDEC_MISC_CFG__PCH_MASK_GMI__SHIFT 0x9
3832#define MMEA0_ADDRDEC_MISC_CFG__CH_MASK_DRAM__SHIFT 0xc
3833#define MMEA0_ADDRDEC_MISC_CFG__CH_MASK_GMI__SHIFT 0x11
3834#define MMEA0_ADDRDEC_MISC_CFG__CS_MASK_DRAM__SHIFT 0x16
3835#define MMEA0_ADDRDEC_MISC_CFG__CS_MASK_GMI__SHIFT 0x18
3836#define MMEA0_ADDRDEC_MISC_CFG__RM_MASK_DRAM__SHIFT 0x1a
3837#define MMEA0_ADDRDEC_MISC_CFG__RM_MASK_GMI__SHIFT 0x1d
3838#define MMEA0_ADDRDEC_MISC_CFG__VCM_EN0_MASK 0x00000001L
3839#define MMEA0_ADDRDEC_MISC_CFG__VCM_EN1_MASK 0x00000002L
3840#define MMEA0_ADDRDEC_MISC_CFG__VCM_EN2_MASK 0x00000004L
3841#define MMEA0_ADDRDEC_MISC_CFG__VCM_EN3_MASK 0x00000008L
3842#define MMEA0_ADDRDEC_MISC_CFG__VCM_EN4_MASK 0x00000010L
3843#define MMEA0_ADDRDEC_MISC_CFG__PCH_MASK_DRAM_MASK 0x00000100L
3844#define MMEA0_ADDRDEC_MISC_CFG__PCH_MASK_GMI_MASK 0x00000200L
3845#define MMEA0_ADDRDEC_MISC_CFG__CH_MASK_DRAM_MASK 0x0001F000L
3846#define MMEA0_ADDRDEC_MISC_CFG__CH_MASK_GMI_MASK 0x003E0000L
3847#define MMEA0_ADDRDEC_MISC_CFG__CS_MASK_DRAM_MASK 0x00C00000L
3848#define MMEA0_ADDRDEC_MISC_CFG__CS_MASK_GMI_MASK 0x03000000L
3849#define MMEA0_ADDRDEC_MISC_CFG__RM_MASK_DRAM_MASK 0x1C000000L
3850#define MMEA0_ADDRDEC_MISC_CFG__RM_MASK_GMI_MASK 0xE0000000L
3851//MMEA0_ADDRDECDRAM_ADDR_HASH_BANK0
3852#define MMEA0_ADDRDECDRAM_ADDR_HASH_BANK0__XOR_ENABLE__SHIFT 0x0
3853#define MMEA0_ADDRDECDRAM_ADDR_HASH_BANK0__COL_XOR__SHIFT 0x1
3854#define MMEA0_ADDRDECDRAM_ADDR_HASH_BANK0__ROW_XOR__SHIFT 0xe
3855#define MMEA0_ADDRDECDRAM_ADDR_HASH_BANK0__XOR_ENABLE_MASK 0x00000001L
3856#define MMEA0_ADDRDECDRAM_ADDR_HASH_BANK0__COL_XOR_MASK 0x00003FFEL
3857#define MMEA0_ADDRDECDRAM_ADDR_HASH_BANK0__ROW_XOR_MASK 0xFFFFC000L
3858//MMEA0_ADDRDECDRAM_ADDR_HASH_BANK1
3859#define MMEA0_ADDRDECDRAM_ADDR_HASH_BANK1__XOR_ENABLE__SHIFT 0x0
3860#define MMEA0_ADDRDECDRAM_ADDR_HASH_BANK1__COL_XOR__SHIFT 0x1
3861#define MMEA0_ADDRDECDRAM_ADDR_HASH_BANK1__ROW_XOR__SHIFT 0xe
3862#define MMEA0_ADDRDECDRAM_ADDR_HASH_BANK1__XOR_ENABLE_MASK 0x00000001L
3863#define MMEA0_ADDRDECDRAM_ADDR_HASH_BANK1__COL_XOR_MASK 0x00003FFEL
3864#define MMEA0_ADDRDECDRAM_ADDR_HASH_BANK1__ROW_XOR_MASK 0xFFFFC000L
3865//MMEA0_ADDRDECDRAM_ADDR_HASH_BANK2
3866#define MMEA0_ADDRDECDRAM_ADDR_HASH_BANK2__XOR_ENABLE__SHIFT 0x0
3867#define MMEA0_ADDRDECDRAM_ADDR_HASH_BANK2__COL_XOR__SHIFT 0x1
3868#define MMEA0_ADDRDECDRAM_ADDR_HASH_BANK2__ROW_XOR__SHIFT 0xe
3869#define MMEA0_ADDRDECDRAM_ADDR_HASH_BANK2__XOR_ENABLE_MASK 0x00000001L
3870#define MMEA0_ADDRDECDRAM_ADDR_HASH_BANK2__COL_XOR_MASK 0x00003FFEL
3871#define MMEA0_ADDRDECDRAM_ADDR_HASH_BANK2__ROW_XOR_MASK 0xFFFFC000L
3872//MMEA0_ADDRDECDRAM_ADDR_HASH_BANK3
3873#define MMEA0_ADDRDECDRAM_ADDR_HASH_BANK3__XOR_ENABLE__SHIFT 0x0
3874#define MMEA0_ADDRDECDRAM_ADDR_HASH_BANK3__COL_XOR__SHIFT 0x1
3875#define MMEA0_ADDRDECDRAM_ADDR_HASH_BANK3__ROW_XOR__SHIFT 0xe
3876#define MMEA0_ADDRDECDRAM_ADDR_HASH_BANK3__XOR_ENABLE_MASK 0x00000001L
3877#define MMEA0_ADDRDECDRAM_ADDR_HASH_BANK3__COL_XOR_MASK 0x00003FFEL
3878#define MMEA0_ADDRDECDRAM_ADDR_HASH_BANK3__ROW_XOR_MASK 0xFFFFC000L
3879//MMEA0_ADDRDECDRAM_ADDR_HASH_BANK4
3880#define MMEA0_ADDRDECDRAM_ADDR_HASH_BANK4__XOR_ENABLE__SHIFT 0x0
3881#define MMEA0_ADDRDECDRAM_ADDR_HASH_BANK4__COL_XOR__SHIFT 0x1
3882#define MMEA0_ADDRDECDRAM_ADDR_HASH_BANK4__ROW_XOR__SHIFT 0xe
3883#define MMEA0_ADDRDECDRAM_ADDR_HASH_BANK4__XOR_ENABLE_MASK 0x00000001L
3884#define MMEA0_ADDRDECDRAM_ADDR_HASH_BANK4__COL_XOR_MASK 0x00003FFEL
3885#define MMEA0_ADDRDECDRAM_ADDR_HASH_BANK4__ROW_XOR_MASK 0xFFFFC000L
3886//MMEA0_ADDRDECDRAM_ADDR_HASH_PC
3887#define MMEA0_ADDRDECDRAM_ADDR_HASH_PC__XOR_ENABLE__SHIFT 0x0
3888#define MMEA0_ADDRDECDRAM_ADDR_HASH_PC__COL_XOR__SHIFT 0x1
3889#define MMEA0_ADDRDECDRAM_ADDR_HASH_PC__ROW_XOR__SHIFT 0xe
3890#define MMEA0_ADDRDECDRAM_ADDR_HASH_PC__XOR_ENABLE_MASK 0x00000001L
3891#define MMEA0_ADDRDECDRAM_ADDR_HASH_PC__COL_XOR_MASK 0x00003FFEL
3892#define MMEA0_ADDRDECDRAM_ADDR_HASH_PC__ROW_XOR_MASK 0xFFFFC000L
3893//MMEA0_ADDRDECDRAM_ADDR_HASH_PC2
3894#define MMEA0_ADDRDECDRAM_ADDR_HASH_PC2__BANK_XOR__SHIFT 0x0
3895#define MMEA0_ADDRDECDRAM_ADDR_HASH_PC2__BANK_XOR_MASK 0x0000001FL
3896//MMEA0_ADDRDECDRAM_ADDR_HASH_CS0
3897#define MMEA0_ADDRDECDRAM_ADDR_HASH_CS0__XOR_ENABLE__SHIFT 0x0
3898#define MMEA0_ADDRDECDRAM_ADDR_HASH_CS0__NA_XOR__SHIFT 0x1
3899#define MMEA0_ADDRDECDRAM_ADDR_HASH_CS0__XOR_ENABLE_MASK 0x00000001L
3900#define MMEA0_ADDRDECDRAM_ADDR_HASH_CS0__NA_XOR_MASK 0xFFFFFFFEL
3901//MMEA0_ADDRDECDRAM_ADDR_HASH_CS1
3902#define MMEA0_ADDRDECDRAM_ADDR_HASH_CS1__XOR_ENABLE__SHIFT 0x0
3903#define MMEA0_ADDRDECDRAM_ADDR_HASH_CS1__NA_XOR__SHIFT 0x1
3904#define MMEA0_ADDRDECDRAM_ADDR_HASH_CS1__XOR_ENABLE_MASK 0x00000001L
3905#define MMEA0_ADDRDECDRAM_ADDR_HASH_CS1__NA_XOR_MASK 0xFFFFFFFEL
3906//MMEA0_ADDRDECDRAM_HARVEST_ENABLE
3907#define MMEA0_ADDRDECDRAM_HARVEST_ENABLE__FORCE_B3_EN__SHIFT 0x0
3908#define MMEA0_ADDRDECDRAM_HARVEST_ENABLE__FORCE_B3_VAL__SHIFT 0x1
3909#define MMEA0_ADDRDECDRAM_HARVEST_ENABLE__FORCE_B4_EN__SHIFT 0x2
3910#define MMEA0_ADDRDECDRAM_HARVEST_ENABLE__FORCE_B4_VAL__SHIFT 0x3
3911#define MMEA0_ADDRDECDRAM_HARVEST_ENABLE__FORCE_B3_EN_MASK 0x00000001L
3912#define MMEA0_ADDRDECDRAM_HARVEST_ENABLE__FORCE_B3_VAL_MASK 0x00000002L
3913#define MMEA0_ADDRDECDRAM_HARVEST_ENABLE__FORCE_B4_EN_MASK 0x00000004L
3914#define MMEA0_ADDRDECDRAM_HARVEST_ENABLE__FORCE_B4_VAL_MASK 0x00000008L
3915//MMEA0_ADDRDEC0_BASE_ADDR_CS0
3916#define MMEA0_ADDRDEC0_BASE_ADDR_CS0__CS_EN__SHIFT 0x0
3917#define MMEA0_ADDRDEC0_BASE_ADDR_CS0__BASE_ADDR__SHIFT 0x1
3918#define MMEA0_ADDRDEC0_BASE_ADDR_CS0__CS_EN_MASK 0x00000001L
3919#define MMEA0_ADDRDEC0_BASE_ADDR_CS0__BASE_ADDR_MASK 0xFFFFFFFEL
3920//MMEA0_ADDRDEC0_BASE_ADDR_CS1
3921#define MMEA0_ADDRDEC0_BASE_ADDR_CS1__CS_EN__SHIFT 0x0
3922#define MMEA0_ADDRDEC0_BASE_ADDR_CS1__BASE_ADDR__SHIFT 0x1
3923#define MMEA0_ADDRDEC0_BASE_ADDR_CS1__CS_EN_MASK 0x00000001L
3924#define MMEA0_ADDRDEC0_BASE_ADDR_CS1__BASE_ADDR_MASK 0xFFFFFFFEL
3925//MMEA0_ADDRDEC0_BASE_ADDR_CS2
3926#define MMEA0_ADDRDEC0_BASE_ADDR_CS2__CS_EN__SHIFT 0x0
3927#define MMEA0_ADDRDEC0_BASE_ADDR_CS2__BASE_ADDR__SHIFT 0x1
3928#define MMEA0_ADDRDEC0_BASE_ADDR_CS2__CS_EN_MASK 0x00000001L
3929#define MMEA0_ADDRDEC0_BASE_ADDR_CS2__BASE_ADDR_MASK 0xFFFFFFFEL
3930//MMEA0_ADDRDEC0_BASE_ADDR_CS3
3931#define MMEA0_ADDRDEC0_BASE_ADDR_CS3__CS_EN__SHIFT 0x0
3932#define MMEA0_ADDRDEC0_BASE_ADDR_CS3__BASE_ADDR__SHIFT 0x1
3933#define MMEA0_ADDRDEC0_BASE_ADDR_CS3__CS_EN_MASK 0x00000001L
3934#define MMEA0_ADDRDEC0_BASE_ADDR_CS3__BASE_ADDR_MASK 0xFFFFFFFEL
3935//MMEA0_ADDRDEC0_BASE_ADDR_SECCS0
3936#define MMEA0_ADDRDEC0_BASE_ADDR_SECCS0__CS_EN__SHIFT 0x0
3937#define MMEA0_ADDRDEC0_BASE_ADDR_SECCS0__BASE_ADDR__SHIFT 0x1
3938#define MMEA0_ADDRDEC0_BASE_ADDR_SECCS0__CS_EN_MASK 0x00000001L
3939#define MMEA0_ADDRDEC0_BASE_ADDR_SECCS0__BASE_ADDR_MASK 0xFFFFFFFEL
3940//MMEA0_ADDRDEC0_BASE_ADDR_SECCS1
3941#define MMEA0_ADDRDEC0_BASE_ADDR_SECCS1__CS_EN__SHIFT 0x0
3942#define MMEA0_ADDRDEC0_BASE_ADDR_SECCS1__BASE_ADDR__SHIFT 0x1
3943#define MMEA0_ADDRDEC0_BASE_ADDR_SECCS1__CS_EN_MASK 0x00000001L
3944#define MMEA0_ADDRDEC0_BASE_ADDR_SECCS1__BASE_ADDR_MASK 0xFFFFFFFEL
3945//MMEA0_ADDRDEC0_BASE_ADDR_SECCS2
3946#define MMEA0_ADDRDEC0_BASE_ADDR_SECCS2__CS_EN__SHIFT 0x0
3947#define MMEA0_ADDRDEC0_BASE_ADDR_SECCS2__BASE_ADDR__SHIFT 0x1
3948#define MMEA0_ADDRDEC0_BASE_ADDR_SECCS2__CS_EN_MASK 0x00000001L
3949#define MMEA0_ADDRDEC0_BASE_ADDR_SECCS2__BASE_ADDR_MASK 0xFFFFFFFEL
3950//MMEA0_ADDRDEC0_BASE_ADDR_SECCS3
3951#define MMEA0_ADDRDEC0_BASE_ADDR_SECCS3__CS_EN__SHIFT 0x0
3952#define MMEA0_ADDRDEC0_BASE_ADDR_SECCS3__BASE_ADDR__SHIFT 0x1
3953#define MMEA0_ADDRDEC0_BASE_ADDR_SECCS3__CS_EN_MASK 0x00000001L
3954#define MMEA0_ADDRDEC0_BASE_ADDR_SECCS3__BASE_ADDR_MASK 0xFFFFFFFEL
3955//MMEA0_ADDRDEC0_ADDR_MASK_CS01
3956#define MMEA0_ADDRDEC0_ADDR_MASK_CS01__ADDR_MASK__SHIFT 0x1
3957#define MMEA0_ADDRDEC0_ADDR_MASK_CS01__ADDR_MASK_MASK 0xFFFFFFFEL
3958//MMEA0_ADDRDEC0_ADDR_MASK_CS23
3959#define MMEA0_ADDRDEC0_ADDR_MASK_CS23__ADDR_MASK__SHIFT 0x1
3960#define MMEA0_ADDRDEC0_ADDR_MASK_CS23__ADDR_MASK_MASK 0xFFFFFFFEL
3961//MMEA0_ADDRDEC0_ADDR_MASK_SECCS01
3962#define MMEA0_ADDRDEC0_ADDR_MASK_SECCS01__ADDR_MASK__SHIFT 0x1
3963#define MMEA0_ADDRDEC0_ADDR_MASK_SECCS01__ADDR_MASK_MASK 0xFFFFFFFEL
3964//MMEA0_ADDRDEC0_ADDR_MASK_SECCS23
3965#define MMEA0_ADDRDEC0_ADDR_MASK_SECCS23__ADDR_MASK__SHIFT 0x1
3966#define MMEA0_ADDRDEC0_ADDR_MASK_SECCS23__ADDR_MASK_MASK 0xFFFFFFFEL
3967//MMEA0_ADDRDEC0_ADDR_CFG_CS01
3968#define MMEA0_ADDRDEC0_ADDR_CFG_CS01__NUM_BANK_GROUPS__SHIFT 0x2
3969#define MMEA0_ADDRDEC0_ADDR_CFG_CS01__NUM_RM__SHIFT 0x4
3970#define MMEA0_ADDRDEC0_ADDR_CFG_CS01__NUM_ROW_LO__SHIFT 0x8
3971#define MMEA0_ADDRDEC0_ADDR_CFG_CS01__NUM_ROW_HI__SHIFT 0xc
3972#define MMEA0_ADDRDEC0_ADDR_CFG_CS01__NUM_COL__SHIFT 0x10
3973#define MMEA0_ADDRDEC0_ADDR_CFG_CS01__NUM_BANKS__SHIFT 0x14
3974#define MMEA0_ADDRDEC0_ADDR_CFG_CS01__HI_COL_EN__SHIFT 0x1f
3975#define MMEA0_ADDRDEC0_ADDR_CFG_CS01__NUM_BANK_GROUPS_MASK 0x0000000CL
3976#define MMEA0_ADDRDEC0_ADDR_CFG_CS01__NUM_RM_MASK 0x00000030L
3977#define MMEA0_ADDRDEC0_ADDR_CFG_CS01__NUM_ROW_LO_MASK 0x00000F00L
3978#define MMEA0_ADDRDEC0_ADDR_CFG_CS01__NUM_ROW_HI_MASK 0x0000F000L
3979#define MMEA0_ADDRDEC0_ADDR_CFG_CS01__NUM_COL_MASK 0x000F0000L
3980#define MMEA0_ADDRDEC0_ADDR_CFG_CS01__NUM_BANKS_MASK 0x00300000L
3981#define MMEA0_ADDRDEC0_ADDR_CFG_CS01__HI_COL_EN_MASK 0x80000000L
3982//MMEA0_ADDRDEC0_ADDR_CFG_CS23
3983#define MMEA0_ADDRDEC0_ADDR_CFG_CS23__NUM_BANK_GROUPS__SHIFT 0x2
3984#define MMEA0_ADDRDEC0_ADDR_CFG_CS23__NUM_RM__SHIFT 0x4
3985#define MMEA0_ADDRDEC0_ADDR_CFG_CS23__NUM_ROW_LO__SHIFT 0x8
3986#define MMEA0_ADDRDEC0_ADDR_CFG_CS23__NUM_ROW_HI__SHIFT 0xc
3987#define MMEA0_ADDRDEC0_ADDR_CFG_CS23__NUM_COL__SHIFT 0x10
3988#define MMEA0_ADDRDEC0_ADDR_CFG_CS23__NUM_BANKS__SHIFT 0x14
3989#define MMEA0_ADDRDEC0_ADDR_CFG_CS23__HI_COL_EN__SHIFT 0x1f
3990#define MMEA0_ADDRDEC0_ADDR_CFG_CS23__NUM_BANK_GROUPS_MASK 0x0000000CL
3991#define MMEA0_ADDRDEC0_ADDR_CFG_CS23__NUM_RM_MASK 0x00000030L
3992#define MMEA0_ADDRDEC0_ADDR_CFG_CS23__NUM_ROW_LO_MASK 0x00000F00L
3993#define MMEA0_ADDRDEC0_ADDR_CFG_CS23__NUM_ROW_HI_MASK 0x0000F000L
3994#define MMEA0_ADDRDEC0_ADDR_CFG_CS23__NUM_COL_MASK 0x000F0000L
3995#define MMEA0_ADDRDEC0_ADDR_CFG_CS23__NUM_BANKS_MASK 0x00300000L
3996#define MMEA0_ADDRDEC0_ADDR_CFG_CS23__HI_COL_EN_MASK 0x80000000L
3997//MMEA0_ADDRDEC0_ADDR_SEL_CS01
3998#define MMEA0_ADDRDEC0_ADDR_SEL_CS01__BANK0__SHIFT 0x0
3999#define MMEA0_ADDRDEC0_ADDR_SEL_CS01__BANK1__SHIFT 0x4
4000#define MMEA0_ADDRDEC0_ADDR_SEL_CS01__BANK2__SHIFT 0x8
4001#define MMEA0_ADDRDEC0_ADDR_SEL_CS01__BANK3__SHIFT 0xc
4002#define MMEA0_ADDRDEC0_ADDR_SEL_CS01__BANK4__SHIFT 0x10
4003#define MMEA0_ADDRDEC0_ADDR_SEL_CS01__ROW_LO__SHIFT 0x18
4004#define MMEA0_ADDRDEC0_ADDR_SEL_CS01__ROW_HI__SHIFT 0x1c
4005#define MMEA0_ADDRDEC0_ADDR_SEL_CS01__BANK0_MASK 0x0000000FL
4006#define MMEA0_ADDRDEC0_ADDR_SEL_CS01__BANK1_MASK 0x000000F0L
4007#define MMEA0_ADDRDEC0_ADDR_SEL_CS01__BANK2_MASK 0x00000F00L
4008#define MMEA0_ADDRDEC0_ADDR_SEL_CS01__BANK3_MASK 0x0000F000L
4009#define MMEA0_ADDRDEC0_ADDR_SEL_CS01__BANK4_MASK 0x001F0000L
4010#define MMEA0_ADDRDEC0_ADDR_SEL_CS01__ROW_LO_MASK 0x0F000000L
4011#define MMEA0_ADDRDEC0_ADDR_SEL_CS01__ROW_HI_MASK 0xF0000000L
4012//MMEA0_ADDRDEC0_ADDR_SEL_CS23
4013#define MMEA0_ADDRDEC0_ADDR_SEL_CS23__BANK0__SHIFT 0x0
4014#define MMEA0_ADDRDEC0_ADDR_SEL_CS23__BANK1__SHIFT 0x4
4015#define MMEA0_ADDRDEC0_ADDR_SEL_CS23__BANK2__SHIFT 0x8
4016#define MMEA0_ADDRDEC0_ADDR_SEL_CS23__BANK3__SHIFT 0xc
4017#define MMEA0_ADDRDEC0_ADDR_SEL_CS23__BANK4__SHIFT 0x10
4018#define MMEA0_ADDRDEC0_ADDR_SEL_CS23__ROW_LO__SHIFT 0x18
4019#define MMEA0_ADDRDEC0_ADDR_SEL_CS23__ROW_HI__SHIFT 0x1c
4020#define MMEA0_ADDRDEC0_ADDR_SEL_CS23__BANK0_MASK 0x0000000FL
4021#define MMEA0_ADDRDEC0_ADDR_SEL_CS23__BANK1_MASK 0x000000F0L
4022#define MMEA0_ADDRDEC0_ADDR_SEL_CS23__BANK2_MASK 0x00000F00L
4023#define MMEA0_ADDRDEC0_ADDR_SEL_CS23__BANK3_MASK 0x0000F000L
4024#define MMEA0_ADDRDEC0_ADDR_SEL_CS23__BANK4_MASK 0x001F0000L
4025#define MMEA0_ADDRDEC0_ADDR_SEL_CS23__ROW_LO_MASK 0x0F000000L
4026#define MMEA0_ADDRDEC0_ADDR_SEL_CS23__ROW_HI_MASK 0xF0000000L
4027//MMEA0_ADDRDEC0_COL_SEL_LO_CS01
4028#define MMEA0_ADDRDEC0_COL_SEL_LO_CS01__COL0__SHIFT 0x0
4029#define MMEA0_ADDRDEC0_COL_SEL_LO_CS01__COL1__SHIFT 0x4
4030#define MMEA0_ADDRDEC0_COL_SEL_LO_CS01__COL2__SHIFT 0x8
4031#define MMEA0_ADDRDEC0_COL_SEL_LO_CS01__COL3__SHIFT 0xc
4032#define MMEA0_ADDRDEC0_COL_SEL_LO_CS01__COL4__SHIFT 0x10
4033#define MMEA0_ADDRDEC0_COL_SEL_LO_CS01__COL5__SHIFT 0x14
4034#define MMEA0_ADDRDEC0_COL_SEL_LO_CS01__COL6__SHIFT 0x18
4035#define MMEA0_ADDRDEC0_COL_SEL_LO_CS01__COL7__SHIFT 0x1c
4036#define MMEA0_ADDRDEC0_COL_SEL_LO_CS01__COL0_MASK 0x0000000FL
4037#define MMEA0_ADDRDEC0_COL_SEL_LO_CS01__COL1_MASK 0x000000F0L
4038#define MMEA0_ADDRDEC0_COL_SEL_LO_CS01__COL2_MASK 0x00000F00L
4039#define MMEA0_ADDRDEC0_COL_SEL_LO_CS01__COL3_MASK 0x0000F000L
4040#define MMEA0_ADDRDEC0_COL_SEL_LO_CS01__COL4_MASK 0x000F0000L
4041#define MMEA0_ADDRDEC0_COL_SEL_LO_CS01__COL5_MASK 0x00F00000L
4042#define MMEA0_ADDRDEC0_COL_SEL_LO_CS01__COL6_MASK 0x0F000000L
4043#define MMEA0_ADDRDEC0_COL_SEL_LO_CS01__COL7_MASK 0xF0000000L
4044//MMEA0_ADDRDEC0_COL_SEL_LO_CS23
4045#define MMEA0_ADDRDEC0_COL_SEL_LO_CS23__COL0__SHIFT 0x0
4046#define MMEA0_ADDRDEC0_COL_SEL_LO_CS23__COL1__SHIFT 0x4
4047#define MMEA0_ADDRDEC0_COL_SEL_LO_CS23__COL2__SHIFT 0x8
4048#define MMEA0_ADDRDEC0_COL_SEL_LO_CS23__COL3__SHIFT 0xc
4049#define MMEA0_ADDRDEC0_COL_SEL_LO_CS23__COL4__SHIFT 0x10
4050#define MMEA0_ADDRDEC0_COL_SEL_LO_CS23__COL5__SHIFT 0x14
4051#define MMEA0_ADDRDEC0_COL_SEL_LO_CS23__COL6__SHIFT 0x18
4052#define MMEA0_ADDRDEC0_COL_SEL_LO_CS23__COL7__SHIFT 0x1c
4053#define MMEA0_ADDRDEC0_COL_SEL_LO_CS23__COL0_MASK 0x0000000FL
4054#define MMEA0_ADDRDEC0_COL_SEL_LO_CS23__COL1_MASK 0x000000F0L
4055#define MMEA0_ADDRDEC0_COL_SEL_LO_CS23__COL2_MASK 0x00000F00L
4056#define MMEA0_ADDRDEC0_COL_SEL_LO_CS23__COL3_MASK 0x0000F000L
4057#define MMEA0_ADDRDEC0_COL_SEL_LO_CS23__COL4_MASK 0x000F0000L
4058#define MMEA0_ADDRDEC0_COL_SEL_LO_CS23__COL5_MASK 0x00F00000L
4059#define MMEA0_ADDRDEC0_COL_SEL_LO_CS23__COL6_MASK 0x0F000000L
4060#define MMEA0_ADDRDEC0_COL_SEL_LO_CS23__COL7_MASK 0xF0000000L
4061//MMEA0_ADDRDEC0_COL_SEL_HI_CS01
4062#define MMEA0_ADDRDEC0_COL_SEL_HI_CS01__COL8__SHIFT 0x0
4063#define MMEA0_ADDRDEC0_COL_SEL_HI_CS01__COL9__SHIFT 0x4
4064#define MMEA0_ADDRDEC0_COL_SEL_HI_CS01__COL10__SHIFT 0x8
4065#define MMEA0_ADDRDEC0_COL_SEL_HI_CS01__COL11__SHIFT 0xc
4066#define MMEA0_ADDRDEC0_COL_SEL_HI_CS01__COL12__SHIFT 0x10
4067#define MMEA0_ADDRDEC0_COL_SEL_HI_CS01__COL13__SHIFT 0x14
4068#define MMEA0_ADDRDEC0_COL_SEL_HI_CS01__COL14__SHIFT 0x18
4069#define MMEA0_ADDRDEC0_COL_SEL_HI_CS01__COL15__SHIFT 0x1c
4070#define MMEA0_ADDRDEC0_COL_SEL_HI_CS01__COL8_MASK 0x0000000FL
4071#define MMEA0_ADDRDEC0_COL_SEL_HI_CS01__COL9_MASK 0x000000F0L
4072#define MMEA0_ADDRDEC0_COL_SEL_HI_CS01__COL10_MASK 0x00000F00L
4073#define MMEA0_ADDRDEC0_COL_SEL_HI_CS01__COL11_MASK 0x0000F000L
4074#define MMEA0_ADDRDEC0_COL_SEL_HI_CS01__COL12_MASK 0x000F0000L
4075#define MMEA0_ADDRDEC0_COL_SEL_HI_CS01__COL13_MASK 0x00F00000L
4076#define MMEA0_ADDRDEC0_COL_SEL_HI_CS01__COL14_MASK 0x0F000000L
4077#define MMEA0_ADDRDEC0_COL_SEL_HI_CS01__COL15_MASK 0xF0000000L
4078//MMEA0_ADDRDEC0_COL_SEL_HI_CS23
4079#define MMEA0_ADDRDEC0_COL_SEL_HI_CS23__COL8__SHIFT 0x0
4080#define MMEA0_ADDRDEC0_COL_SEL_HI_CS23__COL9__SHIFT 0x4
4081#define MMEA0_ADDRDEC0_COL_SEL_HI_CS23__COL10__SHIFT 0x8
4082#define MMEA0_ADDRDEC0_COL_SEL_HI_CS23__COL11__SHIFT 0xc
4083#define MMEA0_ADDRDEC0_COL_SEL_HI_CS23__COL12__SHIFT 0x10
4084#define MMEA0_ADDRDEC0_COL_SEL_HI_CS23__COL13__SHIFT 0x14
4085#define MMEA0_ADDRDEC0_COL_SEL_HI_CS23__COL14__SHIFT 0x18
4086#define MMEA0_ADDRDEC0_COL_SEL_HI_CS23__COL15__SHIFT 0x1c
4087#define MMEA0_ADDRDEC0_COL_SEL_HI_CS23__COL8_MASK 0x0000000FL
4088#define MMEA0_ADDRDEC0_COL_SEL_HI_CS23__COL9_MASK 0x000000F0L
4089#define MMEA0_ADDRDEC0_COL_SEL_HI_CS23__COL10_MASK 0x00000F00L
4090#define MMEA0_ADDRDEC0_COL_SEL_HI_CS23__COL11_MASK 0x0000F000L
4091#define MMEA0_ADDRDEC0_COL_SEL_HI_CS23__COL12_MASK 0x000F0000L
4092#define MMEA0_ADDRDEC0_COL_SEL_HI_CS23__COL13_MASK 0x00F00000L
4093#define MMEA0_ADDRDEC0_COL_SEL_HI_CS23__COL14_MASK 0x0F000000L
4094#define MMEA0_ADDRDEC0_COL_SEL_HI_CS23__COL15_MASK 0xF0000000L
4095//MMEA0_ADDRDEC0_RM_SEL_CS01
4096#define MMEA0_ADDRDEC0_RM_SEL_CS01__RM0__SHIFT 0x0
4097#define MMEA0_ADDRDEC0_RM_SEL_CS01__RM1__SHIFT 0x4
4098#define MMEA0_ADDRDEC0_RM_SEL_CS01__RM2__SHIFT 0x8
4099#define MMEA0_ADDRDEC0_RM_SEL_CS01__CHAN_BIT__SHIFT 0xc
4100#define MMEA0_ADDRDEC0_RM_SEL_CS01__INVERT_ROW_MSBS_EVEN__SHIFT 0x10
4101#define MMEA0_ADDRDEC0_RM_SEL_CS01__INVERT_ROW_MSBS_ODD__SHIFT 0x12
4102#define MMEA0_ADDRDEC0_RM_SEL_CS01__RM0_MASK 0x0000000FL
4103#define MMEA0_ADDRDEC0_RM_SEL_CS01__RM1_MASK 0x000000F0L
4104#define MMEA0_ADDRDEC0_RM_SEL_CS01__RM2_MASK 0x00000F00L
4105#define MMEA0_ADDRDEC0_RM_SEL_CS01__CHAN_BIT_MASK 0x0000F000L
4106#define MMEA0_ADDRDEC0_RM_SEL_CS01__INVERT_ROW_MSBS_EVEN_MASK 0x00030000L
4107#define MMEA0_ADDRDEC0_RM_SEL_CS01__INVERT_ROW_MSBS_ODD_MASK 0x000C0000L
4108//MMEA0_ADDRDEC0_RM_SEL_CS23
4109#define MMEA0_ADDRDEC0_RM_SEL_CS23__RM0__SHIFT 0x0
4110#define MMEA0_ADDRDEC0_RM_SEL_CS23__RM1__SHIFT 0x4
4111#define MMEA0_ADDRDEC0_RM_SEL_CS23__RM2__SHIFT 0x8
4112#define MMEA0_ADDRDEC0_RM_SEL_CS23__CHAN_BIT__SHIFT 0xc
4113#define MMEA0_ADDRDEC0_RM_SEL_CS23__INVERT_ROW_MSBS_EVEN__SHIFT 0x10
4114#define MMEA0_ADDRDEC0_RM_SEL_CS23__INVERT_ROW_MSBS_ODD__SHIFT 0x12
4115#define MMEA0_ADDRDEC0_RM_SEL_CS23__RM0_MASK 0x0000000FL
4116#define MMEA0_ADDRDEC0_RM_SEL_CS23__RM1_MASK 0x000000F0L
4117#define MMEA0_ADDRDEC0_RM_SEL_CS23__RM2_MASK 0x00000F00L
4118#define MMEA0_ADDRDEC0_RM_SEL_CS23__CHAN_BIT_MASK 0x0000F000L
4119#define MMEA0_ADDRDEC0_RM_SEL_CS23__INVERT_ROW_MSBS_EVEN_MASK 0x00030000L
4120#define MMEA0_ADDRDEC0_RM_SEL_CS23__INVERT_ROW_MSBS_ODD_MASK 0x000C0000L
4121//MMEA0_ADDRDEC0_RM_SEL_SECCS01
4122#define MMEA0_ADDRDEC0_RM_SEL_SECCS01__RM0__SHIFT 0x0
4123#define MMEA0_ADDRDEC0_RM_SEL_SECCS01__RM1__SHIFT 0x4
4124#define MMEA0_ADDRDEC0_RM_SEL_SECCS01__RM2__SHIFT 0x8
4125#define MMEA0_ADDRDEC0_RM_SEL_SECCS01__CHAN_BIT__SHIFT 0xc
4126#define MMEA0_ADDRDEC0_RM_SEL_SECCS01__INVERT_ROW_MSBS_EVEN__SHIFT 0x10
4127#define MMEA0_ADDRDEC0_RM_SEL_SECCS01__INVERT_ROW_MSBS_ODD__SHIFT 0x12
4128#define MMEA0_ADDRDEC0_RM_SEL_SECCS01__RM0_MASK 0x0000000FL
4129#define MMEA0_ADDRDEC0_RM_SEL_SECCS01__RM1_MASK 0x000000F0L
4130#define MMEA0_ADDRDEC0_RM_SEL_SECCS01__RM2_MASK 0x00000F00L
4131#define MMEA0_ADDRDEC0_RM_SEL_SECCS01__CHAN_BIT_MASK 0x0000F000L
4132#define MMEA0_ADDRDEC0_RM_SEL_SECCS01__INVERT_ROW_MSBS_EVEN_MASK 0x00030000L
4133#define MMEA0_ADDRDEC0_RM_SEL_SECCS01__INVERT_ROW_MSBS_ODD_MASK 0x000C0000L
4134//MMEA0_ADDRDEC0_RM_SEL_SECCS23
4135#define MMEA0_ADDRDEC0_RM_SEL_SECCS23__RM0__SHIFT 0x0
4136#define MMEA0_ADDRDEC0_RM_SEL_SECCS23__RM1__SHIFT 0x4
4137#define MMEA0_ADDRDEC0_RM_SEL_SECCS23__RM2__SHIFT 0x8
4138#define MMEA0_ADDRDEC0_RM_SEL_SECCS23__CHAN_BIT__SHIFT 0xc
4139#define MMEA0_ADDRDEC0_RM_SEL_SECCS23__INVERT_ROW_MSBS_EVEN__SHIFT 0x10
4140#define MMEA0_ADDRDEC0_RM_SEL_SECCS23__INVERT_ROW_MSBS_ODD__SHIFT 0x12
4141#define MMEA0_ADDRDEC0_RM_SEL_SECCS23__RM0_MASK 0x0000000FL
4142#define MMEA0_ADDRDEC0_RM_SEL_SECCS23__RM1_MASK 0x000000F0L
4143#define MMEA0_ADDRDEC0_RM_SEL_SECCS23__RM2_MASK 0x00000F00L
4144#define MMEA0_ADDRDEC0_RM_SEL_SECCS23__CHAN_BIT_MASK 0x0000F000L
4145#define MMEA0_ADDRDEC0_RM_SEL_SECCS23__INVERT_ROW_MSBS_EVEN_MASK 0x00030000L
4146#define MMEA0_ADDRDEC0_RM_SEL_SECCS23__INVERT_ROW_MSBS_ODD_MASK 0x000C0000L
4147//MMEA0_ADDRDEC1_BASE_ADDR_CS0
4148#define MMEA0_ADDRDEC1_BASE_ADDR_CS0__CS_EN__SHIFT 0x0
4149#define MMEA0_ADDRDEC1_BASE_ADDR_CS0__BASE_ADDR__SHIFT 0x1
4150#define MMEA0_ADDRDEC1_BASE_ADDR_CS0__CS_EN_MASK 0x00000001L
4151#define MMEA0_ADDRDEC1_BASE_ADDR_CS0__BASE_ADDR_MASK 0xFFFFFFFEL
4152//MMEA0_ADDRDEC1_BASE_ADDR_CS1
4153#define MMEA0_ADDRDEC1_BASE_ADDR_CS1__CS_EN__SHIFT 0x0
4154#define MMEA0_ADDRDEC1_BASE_ADDR_CS1__BASE_ADDR__SHIFT 0x1
4155#define MMEA0_ADDRDEC1_BASE_ADDR_CS1__CS_EN_MASK 0x00000001L
4156#define MMEA0_ADDRDEC1_BASE_ADDR_CS1__BASE_ADDR_MASK 0xFFFFFFFEL
4157//MMEA0_ADDRDEC1_BASE_ADDR_CS2
4158#define MMEA0_ADDRDEC1_BASE_ADDR_CS2__CS_EN__SHIFT 0x0
4159#define MMEA0_ADDRDEC1_BASE_ADDR_CS2__BASE_ADDR__SHIFT 0x1
4160#define MMEA0_ADDRDEC1_BASE_ADDR_CS2__CS_EN_MASK 0x00000001L
4161#define MMEA0_ADDRDEC1_BASE_ADDR_CS2__BASE_ADDR_MASK 0xFFFFFFFEL
4162//MMEA0_ADDRDEC1_BASE_ADDR_CS3
4163#define MMEA0_ADDRDEC1_BASE_ADDR_CS3__CS_EN__SHIFT 0x0
4164#define MMEA0_ADDRDEC1_BASE_ADDR_CS3__BASE_ADDR__SHIFT 0x1
4165#define MMEA0_ADDRDEC1_BASE_ADDR_CS3__CS_EN_MASK 0x00000001L
4166#define MMEA0_ADDRDEC1_BASE_ADDR_CS3__BASE_ADDR_MASK 0xFFFFFFFEL
4167//MMEA0_ADDRDEC1_BASE_ADDR_SECCS0
4168#define MMEA0_ADDRDEC1_BASE_ADDR_SECCS0__CS_EN__SHIFT 0x0
4169#define MMEA0_ADDRDEC1_BASE_ADDR_SECCS0__BASE_ADDR__SHIFT 0x1
4170#define MMEA0_ADDRDEC1_BASE_ADDR_SECCS0__CS_EN_MASK 0x00000001L
4171#define MMEA0_ADDRDEC1_BASE_ADDR_SECCS0__BASE_ADDR_MASK 0xFFFFFFFEL
4172//MMEA0_ADDRDEC1_BASE_ADDR_SECCS1
4173#define MMEA0_ADDRDEC1_BASE_ADDR_SECCS1__CS_EN__SHIFT 0x0
4174#define MMEA0_ADDRDEC1_BASE_ADDR_SECCS1__BASE_ADDR__SHIFT 0x1
4175#define MMEA0_ADDRDEC1_BASE_ADDR_SECCS1__CS_EN_MASK 0x00000001L
4176#define MMEA0_ADDRDEC1_BASE_ADDR_SECCS1__BASE_ADDR_MASK 0xFFFFFFFEL
4177//MMEA0_ADDRDEC1_BASE_ADDR_SECCS2
4178#define MMEA0_ADDRDEC1_BASE_ADDR_SECCS2__CS_EN__SHIFT 0x0
4179#define MMEA0_ADDRDEC1_BASE_ADDR_SECCS2__BASE_ADDR__SHIFT 0x1
4180#define MMEA0_ADDRDEC1_BASE_ADDR_SECCS2__CS_EN_MASK 0x00000001L
4181#define MMEA0_ADDRDEC1_BASE_ADDR_SECCS2__BASE_ADDR_MASK 0xFFFFFFFEL
4182//MMEA0_ADDRDEC1_BASE_ADDR_SECCS3
4183#define MMEA0_ADDRDEC1_BASE_ADDR_SECCS3__CS_EN__SHIFT 0x0
4184#define MMEA0_ADDRDEC1_BASE_ADDR_SECCS3__BASE_ADDR__SHIFT 0x1
4185#define MMEA0_ADDRDEC1_BASE_ADDR_SECCS3__CS_EN_MASK 0x00000001L
4186#define MMEA0_ADDRDEC1_BASE_ADDR_SECCS3__BASE_ADDR_MASK 0xFFFFFFFEL
4187//MMEA0_ADDRDEC1_ADDR_MASK_CS01
4188#define MMEA0_ADDRDEC1_ADDR_MASK_CS01__ADDR_MASK__SHIFT 0x1
4189#define MMEA0_ADDRDEC1_ADDR_MASK_CS01__ADDR_MASK_MASK 0xFFFFFFFEL
4190//MMEA0_ADDRDEC1_ADDR_MASK_CS23
4191#define MMEA0_ADDRDEC1_ADDR_MASK_CS23__ADDR_MASK__SHIFT 0x1
4192#define MMEA0_ADDRDEC1_ADDR_MASK_CS23__ADDR_MASK_MASK 0xFFFFFFFEL
4193//MMEA0_ADDRDEC1_ADDR_MASK_SECCS01
4194#define MMEA0_ADDRDEC1_ADDR_MASK_SECCS01__ADDR_MASK__SHIFT 0x1
4195#define MMEA0_ADDRDEC1_ADDR_MASK_SECCS01__ADDR_MASK_MASK 0xFFFFFFFEL
4196//MMEA0_ADDRDEC1_ADDR_MASK_SECCS23
4197#define MMEA0_ADDRDEC1_ADDR_MASK_SECCS23__ADDR_MASK__SHIFT 0x1
4198#define MMEA0_ADDRDEC1_ADDR_MASK_SECCS23__ADDR_MASK_MASK 0xFFFFFFFEL
4199//MMEA0_ADDRDEC1_ADDR_CFG_CS01
4200#define MMEA0_ADDRDEC1_ADDR_CFG_CS01__NUM_BANK_GROUPS__SHIFT 0x2
4201#define MMEA0_ADDRDEC1_ADDR_CFG_CS01__NUM_RM__SHIFT 0x4
4202#define MMEA0_ADDRDEC1_ADDR_CFG_CS01__NUM_ROW_LO__SHIFT 0x8
4203#define MMEA0_ADDRDEC1_ADDR_CFG_CS01__NUM_ROW_HI__SHIFT 0xc
4204#define MMEA0_ADDRDEC1_ADDR_CFG_CS01__NUM_COL__SHIFT 0x10
4205#define MMEA0_ADDRDEC1_ADDR_CFG_CS01__NUM_BANKS__SHIFT 0x14
4206#define MMEA0_ADDRDEC1_ADDR_CFG_CS01__HI_COL_EN__SHIFT 0x1f
4207#define MMEA0_ADDRDEC1_ADDR_CFG_CS01__NUM_BANK_GROUPS_MASK 0x0000000CL
4208#define MMEA0_ADDRDEC1_ADDR_CFG_CS01__NUM_RM_MASK 0x00000030L
4209#define MMEA0_ADDRDEC1_ADDR_CFG_CS01__NUM_ROW_LO_MASK 0x00000F00L
4210#define MMEA0_ADDRDEC1_ADDR_CFG_CS01__NUM_ROW_HI_MASK 0x0000F000L
4211#define MMEA0_ADDRDEC1_ADDR_CFG_CS01__NUM_COL_MASK 0x000F0000L
4212#define MMEA0_ADDRDEC1_ADDR_CFG_CS01__NUM_BANKS_MASK 0x00300000L
4213#define MMEA0_ADDRDEC1_ADDR_CFG_CS01__HI_COL_EN_MASK 0x80000000L
4214//MMEA0_ADDRDEC1_ADDR_CFG_CS23
4215#define MMEA0_ADDRDEC1_ADDR_CFG_CS23__NUM_BANK_GROUPS__SHIFT 0x2
4216#define MMEA0_ADDRDEC1_ADDR_CFG_CS23__NUM_RM__SHIFT 0x4
4217#define MMEA0_ADDRDEC1_ADDR_CFG_CS23__NUM_ROW_LO__SHIFT 0x8
4218#define MMEA0_ADDRDEC1_ADDR_CFG_CS23__NUM_ROW_HI__SHIFT 0xc
4219#define MMEA0_ADDRDEC1_ADDR_CFG_CS23__NUM_COL__SHIFT 0x10
4220#define MMEA0_ADDRDEC1_ADDR_CFG_CS23__NUM_BANKS__SHIFT 0x14
4221#define MMEA0_ADDRDEC1_ADDR_CFG_CS23__HI_COL_EN__SHIFT 0x1f
4222#define MMEA0_ADDRDEC1_ADDR_CFG_CS23__NUM_BANK_GROUPS_MASK 0x0000000CL
4223#define MMEA0_ADDRDEC1_ADDR_CFG_CS23__NUM_RM_MASK 0x00000030L
4224#define MMEA0_ADDRDEC1_ADDR_CFG_CS23__NUM_ROW_LO_MASK 0x00000F00L
4225#define MMEA0_ADDRDEC1_ADDR_CFG_CS23__NUM_ROW_HI_MASK 0x0000F000L
4226#define MMEA0_ADDRDEC1_ADDR_CFG_CS23__NUM_COL_MASK 0x000F0000L
4227#define MMEA0_ADDRDEC1_ADDR_CFG_CS23__NUM_BANKS_MASK 0x00300000L
4228#define MMEA0_ADDRDEC1_ADDR_CFG_CS23__HI_COL_EN_MASK 0x80000000L
4229//MMEA0_ADDRDEC1_ADDR_SEL_CS01
4230#define MMEA0_ADDRDEC1_ADDR_SEL_CS01__BANK0__SHIFT 0x0
4231#define MMEA0_ADDRDEC1_ADDR_SEL_CS01__BANK1__SHIFT 0x4
4232#define MMEA0_ADDRDEC1_ADDR_SEL_CS01__BANK2__SHIFT 0x8
4233#define MMEA0_ADDRDEC1_ADDR_SEL_CS01__BANK3__SHIFT 0xc
4234#define MMEA0_ADDRDEC1_ADDR_SEL_CS01__BANK4__SHIFT 0x10
4235#define MMEA0_ADDRDEC1_ADDR_SEL_CS01__ROW_LO__SHIFT 0x18
4236#define MMEA0_ADDRDEC1_ADDR_SEL_CS01__ROW_HI__SHIFT 0x1c
4237#define MMEA0_ADDRDEC1_ADDR_SEL_CS01__BANK0_MASK 0x0000000FL
4238#define MMEA0_ADDRDEC1_ADDR_SEL_CS01__BANK1_MASK 0x000000F0L
4239#define MMEA0_ADDRDEC1_ADDR_SEL_CS01__BANK2_MASK 0x00000F00L
4240#define MMEA0_ADDRDEC1_ADDR_SEL_CS01__BANK3_MASK 0x0000F000L
4241#define MMEA0_ADDRDEC1_ADDR_SEL_CS01__BANK4_MASK 0x001F0000L
4242#define MMEA0_ADDRDEC1_ADDR_SEL_CS01__ROW_LO_MASK 0x0F000000L
4243#define MMEA0_ADDRDEC1_ADDR_SEL_CS01__ROW_HI_MASK 0xF0000000L
4244//MMEA0_ADDRDEC1_ADDR_SEL_CS23
4245#define MMEA0_ADDRDEC1_ADDR_SEL_CS23__BANK0__SHIFT 0x0
4246#define MMEA0_ADDRDEC1_ADDR_SEL_CS23__BANK1__SHIFT 0x4
4247#define MMEA0_ADDRDEC1_ADDR_SEL_CS23__BANK2__SHIFT 0x8
4248#define MMEA0_ADDRDEC1_ADDR_SEL_CS23__BANK3__SHIFT 0xc
4249#define MMEA0_ADDRDEC1_ADDR_SEL_CS23__BANK4__SHIFT 0x10
4250#define MMEA0_ADDRDEC1_ADDR_SEL_CS23__ROW_LO__SHIFT 0x18
4251#define MMEA0_ADDRDEC1_ADDR_SEL_CS23__ROW_HI__SHIFT 0x1c
4252#define MMEA0_ADDRDEC1_ADDR_SEL_CS23__BANK0_MASK 0x0000000FL
4253#define MMEA0_ADDRDEC1_ADDR_SEL_CS23__BANK1_MASK 0x000000F0L
4254#define MMEA0_ADDRDEC1_ADDR_SEL_CS23__BANK2_MASK 0x00000F00L
4255#define MMEA0_ADDRDEC1_ADDR_SEL_CS23__BANK3_MASK 0x0000F000L
4256#define MMEA0_ADDRDEC1_ADDR_SEL_CS23__BANK4_MASK 0x001F0000L
4257#define MMEA0_ADDRDEC1_ADDR_SEL_CS23__ROW_LO_MASK 0x0F000000L
4258#define MMEA0_ADDRDEC1_ADDR_SEL_CS23__ROW_HI_MASK 0xF0000000L
4259//MMEA0_ADDRDEC1_COL_SEL_LO_CS01
4260#define MMEA0_ADDRDEC1_COL_SEL_LO_CS01__COL0__SHIFT 0x0
4261#define MMEA0_ADDRDEC1_COL_SEL_LO_CS01__COL1__SHIFT 0x4
4262#define MMEA0_ADDRDEC1_COL_SEL_LO_CS01__COL2__SHIFT 0x8
4263#define MMEA0_ADDRDEC1_COL_SEL_LO_CS01__COL3__SHIFT 0xc
4264#define MMEA0_ADDRDEC1_COL_SEL_LO_CS01__COL4__SHIFT 0x10
4265#define MMEA0_ADDRDEC1_COL_SEL_LO_CS01__COL5__SHIFT 0x14
4266#define MMEA0_ADDRDEC1_COL_SEL_LO_CS01__COL6__SHIFT 0x18
4267#define MMEA0_ADDRDEC1_COL_SEL_LO_CS01__COL7__SHIFT 0x1c
4268#define MMEA0_ADDRDEC1_COL_SEL_LO_CS01__COL0_MASK 0x0000000FL
4269#define MMEA0_ADDRDEC1_COL_SEL_LO_CS01__COL1_MASK 0x000000F0L
4270#define MMEA0_ADDRDEC1_COL_SEL_LO_CS01__COL2_MASK 0x00000F00L
4271#define MMEA0_ADDRDEC1_COL_SEL_LO_CS01__COL3_MASK 0x0000F000L
4272#define MMEA0_ADDRDEC1_COL_SEL_LO_CS01__COL4_MASK 0x000F0000L
4273#define MMEA0_ADDRDEC1_COL_SEL_LO_CS01__COL5_MASK 0x00F00000L
4274#define MMEA0_ADDRDEC1_COL_SEL_LO_CS01__COL6_MASK 0x0F000000L
4275#define MMEA0_ADDRDEC1_COL_SEL_LO_CS01__COL7_MASK 0xF0000000L
4276//MMEA0_ADDRDEC1_COL_SEL_LO_CS23
4277#define MMEA0_ADDRDEC1_COL_SEL_LO_CS23__COL0__SHIFT 0x0
4278#define MMEA0_ADDRDEC1_COL_SEL_LO_CS23__COL1__SHIFT 0x4
4279#define MMEA0_ADDRDEC1_COL_SEL_LO_CS23__COL2__SHIFT 0x8
4280#define MMEA0_ADDRDEC1_COL_SEL_LO_CS23__COL3__SHIFT 0xc
4281#define MMEA0_ADDRDEC1_COL_SEL_LO_CS23__COL4__SHIFT 0x10
4282#define MMEA0_ADDRDEC1_COL_SEL_LO_CS23__COL5__SHIFT 0x14
4283#define MMEA0_ADDRDEC1_COL_SEL_LO_CS23__COL6__SHIFT 0x18
4284#define MMEA0_ADDRDEC1_COL_SEL_LO_CS23__COL7__SHIFT 0x1c
4285#define MMEA0_ADDRDEC1_COL_SEL_LO_CS23__COL0_MASK 0x0000000FL
4286#define MMEA0_ADDRDEC1_COL_SEL_LO_CS23__COL1_MASK 0x000000F0L
4287#define MMEA0_ADDRDEC1_COL_SEL_LO_CS23__COL2_MASK 0x00000F00L
4288#define MMEA0_ADDRDEC1_COL_SEL_LO_CS23__COL3_MASK 0x0000F000L
4289#define MMEA0_ADDRDEC1_COL_SEL_LO_CS23__COL4_MASK 0x000F0000L
4290#define MMEA0_ADDRDEC1_COL_SEL_LO_CS23__COL5_MASK 0x00F00000L
4291#define MMEA0_ADDRDEC1_COL_SEL_LO_CS23__COL6_MASK 0x0F000000L
4292#define MMEA0_ADDRDEC1_COL_SEL_LO_CS23__COL7_MASK 0xF0000000L
4293//MMEA0_ADDRDEC1_COL_SEL_HI_CS01
4294#define MMEA0_ADDRDEC1_COL_SEL_HI_CS01__COL8__SHIFT 0x0
4295#define MMEA0_ADDRDEC1_COL_SEL_HI_CS01__COL9__SHIFT 0x4
4296#define MMEA0_ADDRDEC1_COL_SEL_HI_CS01__COL10__SHIFT 0x8
4297#define MMEA0_ADDRDEC1_COL_SEL_HI_CS01__COL11__SHIFT 0xc
4298#define MMEA0_ADDRDEC1_COL_SEL_HI_CS01__COL12__SHIFT 0x10
4299#define MMEA0_ADDRDEC1_COL_SEL_HI_CS01__COL13__SHIFT 0x14
4300#define MMEA0_ADDRDEC1_COL_SEL_HI_CS01__COL14__SHIFT 0x18
4301#define MMEA0_ADDRDEC1_COL_SEL_HI_CS01__COL15__SHIFT 0x1c
4302#define MMEA0_ADDRDEC1_COL_SEL_HI_CS01__COL8_MASK 0x0000000FL
4303#define MMEA0_ADDRDEC1_COL_SEL_HI_CS01__COL9_MASK 0x000000F0L
4304#define MMEA0_ADDRDEC1_COL_SEL_HI_CS01__COL10_MASK 0x00000F00L
4305#define MMEA0_ADDRDEC1_COL_SEL_HI_CS01__COL11_MASK 0x0000F000L
4306#define MMEA0_ADDRDEC1_COL_SEL_HI_CS01__COL12_MASK 0x000F0000L
4307#define MMEA0_ADDRDEC1_COL_SEL_HI_CS01__COL13_MASK 0x00F00000L
4308#define MMEA0_ADDRDEC1_COL_SEL_HI_CS01__COL14_MASK 0x0F000000L
4309#define MMEA0_ADDRDEC1_COL_SEL_HI_CS01__COL15_MASK 0xF0000000L
4310//MMEA0_ADDRDEC1_COL_SEL_HI_CS23
4311#define MMEA0_ADDRDEC1_COL_SEL_HI_CS23__COL8__SHIFT 0x0
4312#define MMEA0_ADDRDEC1_COL_SEL_HI_CS23__COL9__SHIFT 0x4
4313#define MMEA0_ADDRDEC1_COL_SEL_HI_CS23__COL10__SHIFT 0x8
4314#define MMEA0_ADDRDEC1_COL_SEL_HI_CS23__COL11__SHIFT 0xc
4315#define MMEA0_ADDRDEC1_COL_SEL_HI_CS23__COL12__SHIFT 0x10
4316#define MMEA0_ADDRDEC1_COL_SEL_HI_CS23__COL13__SHIFT 0x14
4317#define MMEA0_ADDRDEC1_COL_SEL_HI_CS23__COL14__SHIFT 0x18
4318#define MMEA0_ADDRDEC1_COL_SEL_HI_CS23__COL15__SHIFT 0x1c
4319#define MMEA0_ADDRDEC1_COL_SEL_HI_CS23__COL8_MASK 0x0000000FL
4320#define MMEA0_ADDRDEC1_COL_SEL_HI_CS23__COL9_MASK 0x000000F0L
4321#define MMEA0_ADDRDEC1_COL_SEL_HI_CS23__COL10_MASK 0x00000F00L
4322#define MMEA0_ADDRDEC1_COL_SEL_HI_CS23__COL11_MASK 0x0000F000L
4323#define MMEA0_ADDRDEC1_COL_SEL_HI_CS23__COL12_MASK 0x000F0000L
4324#define MMEA0_ADDRDEC1_COL_SEL_HI_CS23__COL13_MASK 0x00F00000L
4325#define MMEA0_ADDRDEC1_COL_SEL_HI_CS23__COL14_MASK 0x0F000000L
4326#define MMEA0_ADDRDEC1_COL_SEL_HI_CS23__COL15_MASK 0xF0000000L
4327//MMEA0_ADDRDEC1_RM_SEL_CS01
4328#define MMEA0_ADDRDEC1_RM_SEL_CS01__RM0__SHIFT 0x0
4329#define MMEA0_ADDRDEC1_RM_SEL_CS01__RM1__SHIFT 0x4
4330#define MMEA0_ADDRDEC1_RM_SEL_CS01__RM2__SHIFT 0x8
4331#define MMEA0_ADDRDEC1_RM_SEL_CS01__CHAN_BIT__SHIFT 0xc
4332#define MMEA0_ADDRDEC1_RM_SEL_CS01__INVERT_ROW_MSBS_EVEN__SHIFT 0x10
4333#define MMEA0_ADDRDEC1_RM_SEL_CS01__INVERT_ROW_MSBS_ODD__SHIFT 0x12
4334#define MMEA0_ADDRDEC1_RM_SEL_CS01__RM0_MASK 0x0000000FL
4335#define MMEA0_ADDRDEC1_RM_SEL_CS01__RM1_MASK 0x000000F0L
4336#define MMEA0_ADDRDEC1_RM_SEL_CS01__RM2_MASK 0x00000F00L
4337#define MMEA0_ADDRDEC1_RM_SEL_CS01__CHAN_BIT_MASK 0x0000F000L
4338#define MMEA0_ADDRDEC1_RM_SEL_CS01__INVERT_ROW_MSBS_EVEN_MASK 0x00030000L
4339#define MMEA0_ADDRDEC1_RM_SEL_CS01__INVERT_ROW_MSBS_ODD_MASK 0x000C0000L
4340//MMEA0_ADDRDEC1_RM_SEL_CS23
4341#define MMEA0_ADDRDEC1_RM_SEL_CS23__RM0__SHIFT 0x0
4342#define MMEA0_ADDRDEC1_RM_SEL_CS23__RM1__SHIFT 0x4
4343#define MMEA0_ADDRDEC1_RM_SEL_CS23__RM2__SHIFT 0x8
4344#define MMEA0_ADDRDEC1_RM_SEL_CS23__CHAN_BIT__SHIFT 0xc
4345#define MMEA0_ADDRDEC1_RM_SEL_CS23__INVERT_ROW_MSBS_EVEN__SHIFT 0x10
4346#define MMEA0_ADDRDEC1_RM_SEL_CS23__INVERT_ROW_MSBS_ODD__SHIFT 0x12
4347#define MMEA0_ADDRDEC1_RM_SEL_CS23__RM0_MASK 0x0000000FL
4348#define MMEA0_ADDRDEC1_RM_SEL_CS23__RM1_MASK 0x000000F0L
4349#define MMEA0_ADDRDEC1_RM_SEL_CS23__RM2_MASK 0x00000F00L
4350#define MMEA0_ADDRDEC1_RM_SEL_CS23__CHAN_BIT_MASK 0x0000F000L
4351#define MMEA0_ADDRDEC1_RM_SEL_CS23__INVERT_ROW_MSBS_EVEN_MASK 0x00030000L
4352#define MMEA0_ADDRDEC1_RM_SEL_CS23__INVERT_ROW_MSBS_ODD_MASK 0x000C0000L
4353//MMEA0_ADDRDEC1_RM_SEL_SECCS01
4354#define MMEA0_ADDRDEC1_RM_SEL_SECCS01__RM0__SHIFT 0x0
4355#define MMEA0_ADDRDEC1_RM_SEL_SECCS01__RM1__SHIFT 0x4
4356#define MMEA0_ADDRDEC1_RM_SEL_SECCS01__RM2__SHIFT 0x8
4357#define MMEA0_ADDRDEC1_RM_SEL_SECCS01__CHAN_BIT__SHIFT 0xc
4358#define MMEA0_ADDRDEC1_RM_SEL_SECCS01__INVERT_ROW_MSBS_EVEN__SHIFT 0x10
4359#define MMEA0_ADDRDEC1_RM_SEL_SECCS01__INVERT_ROW_MSBS_ODD__SHIFT 0x12
4360#define MMEA0_ADDRDEC1_RM_SEL_SECCS01__RM0_MASK 0x0000000FL
4361#define MMEA0_ADDRDEC1_RM_SEL_SECCS01__RM1_MASK 0x000000F0L
4362#define MMEA0_ADDRDEC1_RM_SEL_SECCS01__RM2_MASK 0x00000F00L
4363#define MMEA0_ADDRDEC1_RM_SEL_SECCS01__CHAN_BIT_MASK 0x0000F000L
4364#define MMEA0_ADDRDEC1_RM_SEL_SECCS01__INVERT_ROW_MSBS_EVEN_MASK 0x00030000L
4365#define MMEA0_ADDRDEC1_RM_SEL_SECCS01__INVERT_ROW_MSBS_ODD_MASK 0x000C0000L
4366//MMEA0_ADDRDEC1_RM_SEL_SECCS23
4367#define MMEA0_ADDRDEC1_RM_SEL_SECCS23__RM0__SHIFT 0x0
4368#define MMEA0_ADDRDEC1_RM_SEL_SECCS23__RM1__SHIFT 0x4
4369#define MMEA0_ADDRDEC1_RM_SEL_SECCS23__RM2__SHIFT 0x8
4370#define MMEA0_ADDRDEC1_RM_SEL_SECCS23__CHAN_BIT__SHIFT 0xc
4371#define MMEA0_ADDRDEC1_RM_SEL_SECCS23__INVERT_ROW_MSBS_EVEN__SHIFT 0x10
4372#define MMEA0_ADDRDEC1_RM_SEL_SECCS23__INVERT_ROW_MSBS_ODD__SHIFT 0x12
4373#define MMEA0_ADDRDEC1_RM_SEL_SECCS23__RM0_MASK 0x0000000FL
4374#define MMEA0_ADDRDEC1_RM_SEL_SECCS23__RM1_MASK 0x000000F0L
4375#define MMEA0_ADDRDEC1_RM_SEL_SECCS23__RM2_MASK 0x00000F00L
4376#define MMEA0_ADDRDEC1_RM_SEL_SECCS23__CHAN_BIT_MASK 0x0000F000L
4377#define MMEA0_ADDRDEC1_RM_SEL_SECCS23__INVERT_ROW_MSBS_EVEN_MASK 0x00030000L
4378#define MMEA0_ADDRDEC1_RM_SEL_SECCS23__INVERT_ROW_MSBS_ODD_MASK 0x000C0000L
4379//MMEA0_IO_RD_CLI2GRP_MAP0
4380#define MMEA0_IO_RD_CLI2GRP_MAP0__CID0_GROUP__SHIFT 0x0
4381#define MMEA0_IO_RD_CLI2GRP_MAP0__CID1_GROUP__SHIFT 0x2
4382#define MMEA0_IO_RD_CLI2GRP_MAP0__CID2_GROUP__SHIFT 0x4
4383#define MMEA0_IO_RD_CLI2GRP_MAP0__CID3_GROUP__SHIFT 0x6
4384#define MMEA0_IO_RD_CLI2GRP_MAP0__CID4_GROUP__SHIFT 0x8
4385#define MMEA0_IO_RD_CLI2GRP_MAP0__CID5_GROUP__SHIFT 0xa
4386#define MMEA0_IO_RD_CLI2GRP_MAP0__CID6_GROUP__SHIFT 0xc
4387#define MMEA0_IO_RD_CLI2GRP_MAP0__CID7_GROUP__SHIFT 0xe
4388#define MMEA0_IO_RD_CLI2GRP_MAP0__CID8_GROUP__SHIFT 0x10
4389#define MMEA0_IO_RD_CLI2GRP_MAP0__CID9_GROUP__SHIFT 0x12
4390#define MMEA0_IO_RD_CLI2GRP_MAP0__CID10_GROUP__SHIFT 0x14
4391#define MMEA0_IO_RD_CLI2GRP_MAP0__CID11_GROUP__SHIFT 0x16
4392#define MMEA0_IO_RD_CLI2GRP_MAP0__CID12_GROUP__SHIFT 0x18
4393#define MMEA0_IO_RD_CLI2GRP_MAP0__CID13_GROUP__SHIFT 0x1a
4394#define MMEA0_IO_RD_CLI2GRP_MAP0__CID14_GROUP__SHIFT 0x1c
4395#define MMEA0_IO_RD_CLI2GRP_MAP0__CID15_GROUP__SHIFT 0x1e
4396#define MMEA0_IO_RD_CLI2GRP_MAP0__CID0_GROUP_MASK 0x00000003L
4397#define MMEA0_IO_RD_CLI2GRP_MAP0__CID1_GROUP_MASK 0x0000000CL
4398#define MMEA0_IO_RD_CLI2GRP_MAP0__CID2_GROUP_MASK 0x00000030L
4399#define MMEA0_IO_RD_CLI2GRP_MAP0__CID3_GROUP_MASK 0x000000C0L
4400#define MMEA0_IO_RD_CLI2GRP_MAP0__CID4_GROUP_MASK 0x00000300L
4401#define MMEA0_IO_RD_CLI2GRP_MAP0__CID5_GROUP_MASK 0x00000C00L
4402#define MMEA0_IO_RD_CLI2GRP_MAP0__CID6_GROUP_MASK 0x00003000L
4403#define MMEA0_IO_RD_CLI2GRP_MAP0__CID7_GROUP_MASK 0x0000C000L
4404#define MMEA0_IO_RD_CLI2GRP_MAP0__CID8_GROUP_MASK 0x00030000L
4405#define MMEA0_IO_RD_CLI2GRP_MAP0__CID9_GROUP_MASK 0x000C0000L
4406#define MMEA0_IO_RD_CLI2GRP_MAP0__CID10_GROUP_MASK 0x00300000L
4407#define MMEA0_IO_RD_CLI2GRP_MAP0__CID11_GROUP_MASK 0x00C00000L
4408#define MMEA0_IO_RD_CLI2GRP_MAP0__CID12_GROUP_MASK 0x03000000L
4409#define MMEA0_IO_RD_CLI2GRP_MAP0__CID13_GROUP_MASK 0x0C000000L
4410#define MMEA0_IO_RD_CLI2GRP_MAP0__CID14_GROUP_MASK 0x30000000L
4411#define MMEA0_IO_RD_CLI2GRP_MAP0__CID15_GROUP_MASK 0xC0000000L
4412//MMEA0_IO_RD_CLI2GRP_MAP1
4413#define MMEA0_IO_RD_CLI2GRP_MAP1__CID16_GROUP__SHIFT 0x0
4414#define MMEA0_IO_RD_CLI2GRP_MAP1__CID17_GROUP__SHIFT 0x2
4415#define MMEA0_IO_RD_CLI2GRP_MAP1__CID18_GROUP__SHIFT 0x4
4416#define MMEA0_IO_RD_CLI2GRP_MAP1__CID19_GROUP__SHIFT 0x6
4417#define MMEA0_IO_RD_CLI2GRP_MAP1__CID20_GROUP__SHIFT 0x8
4418#define MMEA0_IO_RD_CLI2GRP_MAP1__CID21_GROUP__SHIFT 0xa
4419#define MMEA0_IO_RD_CLI2GRP_MAP1__CID22_GROUP__SHIFT 0xc
4420#define MMEA0_IO_RD_CLI2GRP_MAP1__CID23_GROUP__SHIFT 0xe
4421#define MMEA0_IO_RD_CLI2GRP_MAP1__CID24_GROUP__SHIFT 0x10
4422#define MMEA0_IO_RD_CLI2GRP_MAP1__CID25_GROUP__SHIFT 0x12
4423#define MMEA0_IO_RD_CLI2GRP_MAP1__CID26_GROUP__SHIFT 0x14
4424#define MMEA0_IO_RD_CLI2GRP_MAP1__CID27_GROUP__SHIFT 0x16
4425#define MMEA0_IO_RD_CLI2GRP_MAP1__CID28_GROUP__SHIFT 0x18
4426#define MMEA0_IO_RD_CLI2GRP_MAP1__CID29_GROUP__SHIFT 0x1a
4427#define MMEA0_IO_RD_CLI2GRP_MAP1__CID30_GROUP__SHIFT 0x1c
4428#define MMEA0_IO_RD_CLI2GRP_MAP1__CID31_GROUP__SHIFT 0x1e
4429#define MMEA0_IO_RD_CLI2GRP_MAP1__CID16_GROUP_MASK 0x00000003L
4430#define MMEA0_IO_RD_CLI2GRP_MAP1__CID17_GROUP_MASK 0x0000000CL
4431#define MMEA0_IO_RD_CLI2GRP_MAP1__CID18_GROUP_MASK 0x00000030L
4432#define MMEA0_IO_RD_CLI2GRP_MAP1__CID19_GROUP_MASK 0x000000C0L
4433#define MMEA0_IO_RD_CLI2GRP_MAP1__CID20_GROUP_MASK 0x00000300L
4434#define MMEA0_IO_RD_CLI2GRP_MAP1__CID21_GROUP_MASK 0x00000C00L
4435#define MMEA0_IO_RD_CLI2GRP_MAP1__CID22_GROUP_MASK 0x00003000L
4436#define MMEA0_IO_RD_CLI2GRP_MAP1__CID23_GROUP_MASK 0x0000C000L
4437#define MMEA0_IO_RD_CLI2GRP_MAP1__CID24_GROUP_MASK 0x00030000L
4438#define MMEA0_IO_RD_CLI2GRP_MAP1__CID25_GROUP_MASK 0x000C0000L
4439#define MMEA0_IO_RD_CLI2GRP_MAP1__CID26_GROUP_MASK 0x00300000L
4440#define MMEA0_IO_RD_CLI2GRP_MAP1__CID27_GROUP_MASK 0x00C00000L
4441#define MMEA0_IO_RD_CLI2GRP_MAP1__CID28_GROUP_MASK 0x03000000L
4442#define MMEA0_IO_RD_CLI2GRP_MAP1__CID29_GROUP_MASK 0x0C000000L
4443#define MMEA0_IO_RD_CLI2GRP_MAP1__CID30_GROUP_MASK 0x30000000L
4444#define MMEA0_IO_RD_CLI2GRP_MAP1__CID31_GROUP_MASK 0xC0000000L
4445//MMEA0_IO_WR_CLI2GRP_MAP0
4446#define MMEA0_IO_WR_CLI2GRP_MAP0__CID0_GROUP__SHIFT 0x0
4447#define MMEA0_IO_WR_CLI2GRP_MAP0__CID1_GROUP__SHIFT 0x2
4448#define MMEA0_IO_WR_CLI2GRP_MAP0__CID2_GROUP__SHIFT 0x4
4449#define MMEA0_IO_WR_CLI2GRP_MAP0__CID3_GROUP__SHIFT 0x6
4450#define MMEA0_IO_WR_CLI2GRP_MAP0__CID4_GROUP__SHIFT 0x8
4451#define MMEA0_IO_WR_CLI2GRP_MAP0__CID5_GROUP__SHIFT 0xa
4452#define MMEA0_IO_WR_CLI2GRP_MAP0__CID6_GROUP__SHIFT 0xc
4453#define MMEA0_IO_WR_CLI2GRP_MAP0__CID7_GROUP__SHIFT 0xe
4454#define MMEA0_IO_WR_CLI2GRP_MAP0__CID8_GROUP__SHIFT 0x10
4455#define MMEA0_IO_WR_CLI2GRP_MAP0__CID9_GROUP__SHIFT 0x12
4456#define MMEA0_IO_WR_CLI2GRP_MAP0__CID10_GROUP__SHIFT 0x14
4457#define MMEA0_IO_WR_CLI2GRP_MAP0__CID11_GROUP__SHIFT 0x16
4458#define MMEA0_IO_WR_CLI2GRP_MAP0__CID12_GROUP__SHIFT 0x18
4459#define MMEA0_IO_WR_CLI2GRP_MAP0__CID13_GROUP__SHIFT 0x1a
4460#define MMEA0_IO_WR_CLI2GRP_MAP0__CID14_GROUP__SHIFT 0x1c
4461#define MMEA0_IO_WR_CLI2GRP_MAP0__CID15_GROUP__SHIFT 0x1e
4462#define MMEA0_IO_WR_CLI2GRP_MAP0__CID0_GROUP_MASK 0x00000003L
4463#define MMEA0_IO_WR_CLI2GRP_MAP0__CID1_GROUP_MASK 0x0000000CL
4464#define MMEA0_IO_WR_CLI2GRP_MAP0__CID2_GROUP_MASK 0x00000030L
4465#define MMEA0_IO_WR_CLI2GRP_MAP0__CID3_GROUP_MASK 0x000000C0L
4466#define MMEA0_IO_WR_CLI2GRP_MAP0__CID4_GROUP_MASK 0x00000300L
4467#define MMEA0_IO_WR_CLI2GRP_MAP0__CID5_GROUP_MASK 0x00000C00L
4468#define MMEA0_IO_WR_CLI2GRP_MAP0__CID6_GROUP_MASK 0x00003000L
4469#define MMEA0_IO_WR_CLI2GRP_MAP0__CID7_GROUP_MASK 0x0000C000L
4470#define MMEA0_IO_WR_CLI2GRP_MAP0__CID8_GROUP_MASK 0x00030000L
4471#define MMEA0_IO_WR_CLI2GRP_MAP0__CID9_GROUP_MASK 0x000C0000L
4472#define MMEA0_IO_WR_CLI2GRP_MAP0__CID10_GROUP_MASK 0x00300000L
4473#define MMEA0_IO_WR_CLI2GRP_MAP0__CID11_GROUP_MASK 0x00C00000L
4474#define MMEA0_IO_WR_CLI2GRP_MAP0__CID12_GROUP_MASK 0x03000000L
4475#define MMEA0_IO_WR_CLI2GRP_MAP0__CID13_GROUP_MASK 0x0C000000L
4476#define MMEA0_IO_WR_CLI2GRP_MAP0__CID14_GROUP_MASK 0x30000000L
4477#define MMEA0_IO_WR_CLI2GRP_MAP0__CID15_GROUP_MASK 0xC0000000L
4478//MMEA0_IO_WR_CLI2GRP_MAP1
4479#define MMEA0_IO_WR_CLI2GRP_MAP1__CID16_GROUP__SHIFT 0x0
4480#define MMEA0_IO_WR_CLI2GRP_MAP1__CID17_GROUP__SHIFT 0x2
4481#define MMEA0_IO_WR_CLI2GRP_MAP1__CID18_GROUP__SHIFT 0x4
4482#define MMEA0_IO_WR_CLI2GRP_MAP1__CID19_GROUP__SHIFT 0x6
4483#define MMEA0_IO_WR_CLI2GRP_MAP1__CID20_GROUP__SHIFT 0x8
4484#define MMEA0_IO_WR_CLI2GRP_MAP1__CID21_GROUP__SHIFT 0xa
4485#define MMEA0_IO_WR_CLI2GRP_MAP1__CID22_GROUP__SHIFT 0xc
4486#define MMEA0_IO_WR_CLI2GRP_MAP1__CID23_GROUP__SHIFT 0xe
4487#define MMEA0_IO_WR_CLI2GRP_MAP1__CID24_GROUP__SHIFT 0x10
4488#define MMEA0_IO_WR_CLI2GRP_MAP1__CID25_GROUP__SHIFT 0x12
4489#define MMEA0_IO_WR_CLI2GRP_MAP1__CID26_GROUP__SHIFT 0x14
4490#define MMEA0_IO_WR_CLI2GRP_MAP1__CID27_GROUP__SHIFT 0x16
4491#define MMEA0_IO_WR_CLI2GRP_MAP1__CID28_GROUP__SHIFT 0x18
4492#define MMEA0_IO_WR_CLI2GRP_MAP1__CID29_GROUP__SHIFT 0x1a
4493#define MMEA0_IO_WR_CLI2GRP_MAP1__CID30_GROUP__SHIFT 0x1c
4494#define MMEA0_IO_WR_CLI2GRP_MAP1__CID31_GROUP__SHIFT 0x1e
4495#define MMEA0_IO_WR_CLI2GRP_MAP1__CID16_GROUP_MASK 0x00000003L
4496#define MMEA0_IO_WR_CLI2GRP_MAP1__CID17_GROUP_MASK 0x0000000CL
4497#define MMEA0_IO_WR_CLI2GRP_MAP1__CID18_GROUP_MASK 0x00000030L
4498#define MMEA0_IO_WR_CLI2GRP_MAP1__CID19_GROUP_MASK 0x000000C0L
4499#define MMEA0_IO_WR_CLI2GRP_MAP1__CID20_GROUP_MASK 0x00000300L
4500#define MMEA0_IO_WR_CLI2GRP_MAP1__CID21_GROUP_MASK 0x00000C00L
4501#define MMEA0_IO_WR_CLI2GRP_MAP1__CID22_GROUP_MASK 0x00003000L
4502#define MMEA0_IO_WR_CLI2GRP_MAP1__CID23_GROUP_MASK 0x0000C000L
4503#define MMEA0_IO_WR_CLI2GRP_MAP1__CID24_GROUP_MASK 0x00030000L
4504#define MMEA0_IO_WR_CLI2GRP_MAP1__CID25_GROUP_MASK 0x000C0000L
4505#define MMEA0_IO_WR_CLI2GRP_MAP1__CID26_GROUP_MASK 0x00300000L
4506#define MMEA0_IO_WR_CLI2GRP_MAP1__CID27_GROUP_MASK 0x00C00000L
4507#define MMEA0_IO_WR_CLI2GRP_MAP1__CID28_GROUP_MASK 0x03000000L
4508#define MMEA0_IO_WR_CLI2GRP_MAP1__CID29_GROUP_MASK 0x0C000000L
4509#define MMEA0_IO_WR_CLI2GRP_MAP1__CID30_GROUP_MASK 0x30000000L
4510#define MMEA0_IO_WR_CLI2GRP_MAP1__CID31_GROUP_MASK 0xC0000000L
4511//MMEA0_IO_RD_COMBINE_FLUSH
4512#define MMEA0_IO_RD_COMBINE_FLUSH__GROUP0_TIMER__SHIFT 0x0
4513#define MMEA0_IO_RD_COMBINE_FLUSH__GROUP1_TIMER__SHIFT 0x4
4514#define MMEA0_IO_RD_COMBINE_FLUSH__GROUP2_TIMER__SHIFT 0x8
4515#define MMEA0_IO_RD_COMBINE_FLUSH__GROUP3_TIMER__SHIFT 0xc
4516#define MMEA0_IO_RD_COMBINE_FLUSH__GROUP0_TIMER_MASK 0x0000000FL
4517#define MMEA0_IO_RD_COMBINE_FLUSH__GROUP1_TIMER_MASK 0x000000F0L
4518#define MMEA0_IO_RD_COMBINE_FLUSH__GROUP2_TIMER_MASK 0x00000F00L
4519#define MMEA0_IO_RD_COMBINE_FLUSH__GROUP3_TIMER_MASK 0x0000F000L
4520//MMEA0_IO_WR_COMBINE_FLUSH
4521#define MMEA0_IO_WR_COMBINE_FLUSH__GROUP0_TIMER__SHIFT 0x0
4522#define MMEA0_IO_WR_COMBINE_FLUSH__GROUP1_TIMER__SHIFT 0x4
4523#define MMEA0_IO_WR_COMBINE_FLUSH__GROUP2_TIMER__SHIFT 0x8
4524#define MMEA0_IO_WR_COMBINE_FLUSH__GROUP3_TIMER__SHIFT 0xc
4525#define MMEA0_IO_WR_COMBINE_FLUSH__GROUP0_TIMER_MASK 0x0000000FL
4526#define MMEA0_IO_WR_COMBINE_FLUSH__GROUP1_TIMER_MASK 0x000000F0L
4527#define MMEA0_IO_WR_COMBINE_FLUSH__GROUP2_TIMER_MASK 0x00000F00L
4528#define MMEA0_IO_WR_COMBINE_FLUSH__GROUP3_TIMER_MASK 0x0000F000L
4529//MMEA0_IO_GROUP_BURST
4530#define MMEA0_IO_GROUP_BURST__RD_LIMIT_LO__SHIFT 0x0
4531#define MMEA0_IO_GROUP_BURST__RD_LIMIT_HI__SHIFT 0x8
4532#define MMEA0_IO_GROUP_BURST__WR_LIMIT_LO__SHIFT 0x10
4533#define MMEA0_IO_GROUP_BURST__WR_LIMIT_HI__SHIFT 0x18
4534#define MMEA0_IO_GROUP_BURST__RD_LIMIT_LO_MASK 0x000000FFL
4535#define MMEA0_IO_GROUP_BURST__RD_LIMIT_HI_MASK 0x0000FF00L
4536#define MMEA0_IO_GROUP_BURST__WR_LIMIT_LO_MASK 0x00FF0000L
4537#define MMEA0_IO_GROUP_BURST__WR_LIMIT_HI_MASK 0xFF000000L
4538//MMEA0_IO_RD_PRI_AGE
4539#define MMEA0_IO_RD_PRI_AGE__GROUP0_AGING_RATE__SHIFT 0x0
4540#define MMEA0_IO_RD_PRI_AGE__GROUP1_AGING_RATE__SHIFT 0x3
4541#define MMEA0_IO_RD_PRI_AGE__GROUP2_AGING_RATE__SHIFT 0x6
4542#define MMEA0_IO_RD_PRI_AGE__GROUP3_AGING_RATE__SHIFT 0x9
4543#define MMEA0_IO_RD_PRI_AGE__GROUP0_AGE_COEFFICIENT__SHIFT 0xc
4544#define MMEA0_IO_RD_PRI_AGE__GROUP1_AGE_COEFFICIENT__SHIFT 0xf
4545#define MMEA0_IO_RD_PRI_AGE__GROUP2_AGE_COEFFICIENT__SHIFT 0x12
4546#define MMEA0_IO_RD_PRI_AGE__GROUP3_AGE_COEFFICIENT__SHIFT 0x15
4547#define MMEA0_IO_RD_PRI_AGE__GROUP0_AGING_RATE_MASK 0x00000007L
4548#define MMEA0_IO_RD_PRI_AGE__GROUP1_AGING_RATE_MASK 0x00000038L
4549#define MMEA0_IO_RD_PRI_AGE__GROUP2_AGING_RATE_MASK 0x000001C0L
4550#define MMEA0_IO_RD_PRI_AGE__GROUP3_AGING_RATE_MASK 0x00000E00L
4551#define MMEA0_IO_RD_PRI_AGE__GROUP0_AGE_COEFFICIENT_MASK 0x00007000L
4552#define MMEA0_IO_RD_PRI_AGE__GROUP1_AGE_COEFFICIENT_MASK 0x00038000L
4553#define MMEA0_IO_RD_PRI_AGE__GROUP2_AGE_COEFFICIENT_MASK 0x001C0000L
4554#define MMEA0_IO_RD_PRI_AGE__GROUP3_AGE_COEFFICIENT_MASK 0x00E00000L
4555//MMEA0_IO_WR_PRI_AGE
4556#define MMEA0_IO_WR_PRI_AGE__GROUP0_AGING_RATE__SHIFT 0x0
4557#define MMEA0_IO_WR_PRI_AGE__GROUP1_AGING_RATE__SHIFT 0x3
4558#define MMEA0_IO_WR_PRI_AGE__GROUP2_AGING_RATE__SHIFT 0x6
4559#define MMEA0_IO_WR_PRI_AGE__GROUP3_AGING_RATE__SHIFT 0x9
4560#define MMEA0_IO_WR_PRI_AGE__GROUP0_AGE_COEFFICIENT__SHIFT 0xc
4561#define MMEA0_IO_WR_PRI_AGE__GROUP1_AGE_COEFFICIENT__SHIFT 0xf
4562#define MMEA0_IO_WR_PRI_AGE__GROUP2_AGE_COEFFICIENT__SHIFT 0x12
4563#define MMEA0_IO_WR_PRI_AGE__GROUP3_AGE_COEFFICIENT__SHIFT 0x15
4564#define MMEA0_IO_WR_PRI_AGE__GROUP0_AGING_RATE_MASK 0x00000007L
4565#define MMEA0_IO_WR_PRI_AGE__GROUP1_AGING_RATE_MASK 0x00000038L
4566#define MMEA0_IO_WR_PRI_AGE__GROUP2_AGING_RATE_MASK 0x000001C0L
4567#define MMEA0_IO_WR_PRI_AGE__GROUP3_AGING_RATE_MASK 0x00000E00L
4568#define MMEA0_IO_WR_PRI_AGE__GROUP0_AGE_COEFFICIENT_MASK 0x00007000L
4569#define MMEA0_IO_WR_PRI_AGE__GROUP1_AGE_COEFFICIENT_MASK 0x00038000L
4570#define MMEA0_IO_WR_PRI_AGE__GROUP2_AGE_COEFFICIENT_MASK 0x001C0000L
4571#define MMEA0_IO_WR_PRI_AGE__GROUP3_AGE_COEFFICIENT_MASK 0x00E00000L
4572//MMEA0_IO_RD_PRI_QUEUING
4573#define MMEA0_IO_RD_PRI_QUEUING__GROUP0_QUEUING_COEFFICIENT__SHIFT 0x0
4574#define MMEA0_IO_RD_PRI_QUEUING__GROUP1_QUEUING_COEFFICIENT__SHIFT 0x3
4575#define MMEA0_IO_RD_PRI_QUEUING__GROUP2_QUEUING_COEFFICIENT__SHIFT 0x6
4576#define MMEA0_IO_RD_PRI_QUEUING__GROUP3_QUEUING_COEFFICIENT__SHIFT 0x9
4577#define MMEA0_IO_RD_PRI_QUEUING__GROUP0_QUEUING_COEFFICIENT_MASK 0x00000007L
4578#define MMEA0_IO_RD_PRI_QUEUING__GROUP1_QUEUING_COEFFICIENT_MASK 0x00000038L
4579#define MMEA0_IO_RD_PRI_QUEUING__GROUP2_QUEUING_COEFFICIENT_MASK 0x000001C0L
4580#define MMEA0_IO_RD_PRI_QUEUING__GROUP3_QUEUING_COEFFICIENT_MASK 0x00000E00L
4581//MMEA0_IO_WR_PRI_QUEUING
4582#define MMEA0_IO_WR_PRI_QUEUING__GROUP0_QUEUING_COEFFICIENT__SHIFT 0x0
4583#define MMEA0_IO_WR_PRI_QUEUING__GROUP1_QUEUING_COEFFICIENT__SHIFT 0x3
4584#define MMEA0_IO_WR_PRI_QUEUING__GROUP2_QUEUING_COEFFICIENT__SHIFT 0x6
4585#define MMEA0_IO_WR_PRI_QUEUING__GROUP3_QUEUING_COEFFICIENT__SHIFT 0x9
4586#define MMEA0_IO_WR_PRI_QUEUING__GROUP0_QUEUING_COEFFICIENT_MASK 0x00000007L
4587#define MMEA0_IO_WR_PRI_QUEUING__GROUP1_QUEUING_COEFFICIENT_MASK 0x00000038L
4588#define MMEA0_IO_WR_PRI_QUEUING__GROUP2_QUEUING_COEFFICIENT_MASK 0x000001C0L
4589#define MMEA0_IO_WR_PRI_QUEUING__GROUP3_QUEUING_COEFFICIENT_MASK 0x00000E00L
4590//MMEA0_IO_RD_PRI_FIXED
4591#define MMEA0_IO_RD_PRI_FIXED__GROUP0_FIXED_COEFFICIENT__SHIFT 0x0
4592#define MMEA0_IO_RD_PRI_FIXED__GROUP1_FIXED_COEFFICIENT__SHIFT 0x3
4593#define MMEA0_IO_RD_PRI_FIXED__GROUP2_FIXED_COEFFICIENT__SHIFT 0x6
4594#define MMEA0_IO_RD_PRI_FIXED__GROUP3_FIXED_COEFFICIENT__SHIFT 0x9
4595#define MMEA0_IO_RD_PRI_FIXED__GROUP0_FIXED_COEFFICIENT_MASK 0x00000007L
4596#define MMEA0_IO_RD_PRI_FIXED__GROUP1_FIXED_COEFFICIENT_MASK 0x00000038L
4597#define MMEA0_IO_RD_PRI_FIXED__GROUP2_FIXED_COEFFICIENT_MASK 0x000001C0L
4598#define MMEA0_IO_RD_PRI_FIXED__GROUP3_FIXED_COEFFICIENT_MASK 0x00000E00L
4599//MMEA0_IO_WR_PRI_FIXED
4600#define MMEA0_IO_WR_PRI_FIXED__GROUP0_FIXED_COEFFICIENT__SHIFT 0x0
4601#define MMEA0_IO_WR_PRI_FIXED__GROUP1_FIXED_COEFFICIENT__SHIFT 0x3
4602#define MMEA0_IO_WR_PRI_FIXED__GROUP2_FIXED_COEFFICIENT__SHIFT 0x6
4603#define MMEA0_IO_WR_PRI_FIXED__GROUP3_FIXED_COEFFICIENT__SHIFT 0x9
4604#define MMEA0_IO_WR_PRI_FIXED__GROUP0_FIXED_COEFFICIENT_MASK 0x00000007L
4605#define MMEA0_IO_WR_PRI_FIXED__GROUP1_FIXED_COEFFICIENT_MASK 0x00000038L
4606#define MMEA0_IO_WR_PRI_FIXED__GROUP2_FIXED_COEFFICIENT_MASK 0x000001C0L
4607#define MMEA0_IO_WR_PRI_FIXED__GROUP3_FIXED_COEFFICIENT_MASK 0x00000E00L
4608//MMEA0_IO_RD_PRI_URGENCY
4609#define MMEA0_IO_RD_PRI_URGENCY__GROUP0_URGENCY_COEFFICIENT__SHIFT 0x0
4610#define MMEA0_IO_RD_PRI_URGENCY__GROUP1_URGENCY_COEFFICIENT__SHIFT 0x3
4611#define MMEA0_IO_RD_PRI_URGENCY__GROUP2_URGENCY_COEFFICIENT__SHIFT 0x6
4612#define MMEA0_IO_RD_PRI_URGENCY__GROUP3_URGENCY_COEFFICIENT__SHIFT 0x9
4613#define MMEA0_IO_RD_PRI_URGENCY__GROUP0_URGENCY_MODE__SHIFT 0xc
4614#define MMEA0_IO_RD_PRI_URGENCY__GROUP1_URGENCY_MODE__SHIFT 0xd
4615#define MMEA0_IO_RD_PRI_URGENCY__GROUP2_URGENCY_MODE__SHIFT 0xe
4616#define MMEA0_IO_RD_PRI_URGENCY__GROUP3_URGENCY_MODE__SHIFT 0xf
4617#define MMEA0_IO_RD_PRI_URGENCY__GROUP0_URGENCY_COEFFICIENT_MASK 0x00000007L
4618#define MMEA0_IO_RD_PRI_URGENCY__GROUP1_URGENCY_COEFFICIENT_MASK 0x00000038L
4619#define MMEA0_IO_RD_PRI_URGENCY__GROUP2_URGENCY_COEFFICIENT_MASK 0x000001C0L
4620#define MMEA0_IO_RD_PRI_URGENCY__GROUP3_URGENCY_COEFFICIENT_MASK 0x00000E00L
4621#define MMEA0_IO_RD_PRI_URGENCY__GROUP0_URGENCY_MODE_MASK 0x00001000L
4622#define MMEA0_IO_RD_PRI_URGENCY__GROUP1_URGENCY_MODE_MASK 0x00002000L
4623#define MMEA0_IO_RD_PRI_URGENCY__GROUP2_URGENCY_MODE_MASK 0x00004000L
4624#define MMEA0_IO_RD_PRI_URGENCY__GROUP3_URGENCY_MODE_MASK 0x00008000L
4625//MMEA0_IO_WR_PRI_URGENCY
4626#define MMEA0_IO_WR_PRI_URGENCY__GROUP0_URGENCY_COEFFICIENT__SHIFT 0x0
4627#define MMEA0_IO_WR_PRI_URGENCY__GROUP1_URGENCY_COEFFICIENT__SHIFT 0x3
4628#define MMEA0_IO_WR_PRI_URGENCY__GROUP2_URGENCY_COEFFICIENT__SHIFT 0x6
4629#define MMEA0_IO_WR_PRI_URGENCY__GROUP3_URGENCY_COEFFICIENT__SHIFT 0x9
4630#define MMEA0_IO_WR_PRI_URGENCY__GROUP0_URGENCY_MODE__SHIFT 0xc
4631#define MMEA0_IO_WR_PRI_URGENCY__GROUP1_URGENCY_MODE__SHIFT 0xd
4632#define MMEA0_IO_WR_PRI_URGENCY__GROUP2_URGENCY_MODE__SHIFT 0xe
4633#define MMEA0_IO_WR_PRI_URGENCY__GROUP3_URGENCY_MODE__SHIFT 0xf
4634#define MMEA0_IO_WR_PRI_URGENCY__GROUP0_URGENCY_COEFFICIENT_MASK 0x00000007L
4635#define MMEA0_IO_WR_PRI_URGENCY__GROUP1_URGENCY_COEFFICIENT_MASK 0x00000038L
4636#define MMEA0_IO_WR_PRI_URGENCY__GROUP2_URGENCY_COEFFICIENT_MASK 0x000001C0L
4637#define MMEA0_IO_WR_PRI_URGENCY__GROUP3_URGENCY_COEFFICIENT_MASK 0x00000E00L
4638#define MMEA0_IO_WR_PRI_URGENCY__GROUP0_URGENCY_MODE_MASK 0x00001000L
4639#define MMEA0_IO_WR_PRI_URGENCY__GROUP1_URGENCY_MODE_MASK 0x00002000L
4640#define MMEA0_IO_WR_PRI_URGENCY__GROUP2_URGENCY_MODE_MASK 0x00004000L
4641#define MMEA0_IO_WR_PRI_URGENCY__GROUP3_URGENCY_MODE_MASK 0x00008000L
4642//MMEA0_IO_RD_PRI_URGENCY_MASK
4643#define MMEA0_IO_RD_PRI_URGENCY_MASK__CID0_MASK__SHIFT 0x0
4644#define MMEA0_IO_RD_PRI_URGENCY_MASK__CID1_MASK__SHIFT 0x1
4645#define MMEA0_IO_RD_PRI_URGENCY_MASK__CID2_MASK__SHIFT 0x2
4646#define MMEA0_IO_RD_PRI_URGENCY_MASK__CID3_MASK__SHIFT 0x3
4647#define MMEA0_IO_RD_PRI_URGENCY_MASK__CID4_MASK__SHIFT 0x4
4648#define MMEA0_IO_RD_PRI_URGENCY_MASK__CID5_MASK__SHIFT 0x5
4649#define MMEA0_IO_RD_PRI_URGENCY_MASK__CID6_MASK__SHIFT 0x6
4650#define MMEA0_IO_RD_PRI_URGENCY_MASK__CID7_MASK__SHIFT 0x7
4651#define MMEA0_IO_RD_PRI_URGENCY_MASK__CID8_MASK__SHIFT 0x8
4652#define MMEA0_IO_RD_PRI_URGENCY_MASK__CID9_MASK__SHIFT 0x9
4653#define MMEA0_IO_RD_PRI_URGENCY_MASK__CID10_MASK__SHIFT 0xa
4654#define MMEA0_IO_RD_PRI_URGENCY_MASK__CID11_MASK__SHIFT 0xb
4655#define MMEA0_IO_RD_PRI_URGENCY_MASK__CID12_MASK__SHIFT 0xc
4656#define MMEA0_IO_RD_PRI_URGENCY_MASK__CID13_MASK__SHIFT 0xd
4657#define MMEA0_IO_RD_PRI_URGENCY_MASK__CID14_MASK__SHIFT 0xe
4658#define MMEA0_IO_RD_PRI_URGENCY_MASK__CID15_MASK__SHIFT 0xf
4659#define MMEA0_IO_RD_PRI_URGENCY_MASK__CID16_MASK__SHIFT 0x10
4660#define MMEA0_IO_RD_PRI_URGENCY_MASK__CID17_MASK__SHIFT 0x11
4661#define MMEA0_IO_RD_PRI_URGENCY_MASK__CID18_MASK__SHIFT 0x12
4662#define MMEA0_IO_RD_PRI_URGENCY_MASK__CID19_MASK__SHIFT 0x13
4663#define MMEA0_IO_RD_PRI_URGENCY_MASK__CID20_MASK__SHIFT 0x14
4664#define MMEA0_IO_RD_PRI_URGENCY_MASK__CID21_MASK__SHIFT 0x15
4665#define MMEA0_IO_RD_PRI_URGENCY_MASK__CID22_MASK__SHIFT 0x16
4666#define MMEA0_IO_RD_PRI_URGENCY_MASK__CID23_MASK__SHIFT 0x17
4667#define MMEA0_IO_RD_PRI_URGENCY_MASK__CID24_MASK__SHIFT 0x18
4668#define MMEA0_IO_RD_PRI_URGENCY_MASK__CID25_MASK__SHIFT 0x19
4669#define MMEA0_IO_RD_PRI_URGENCY_MASK__CID26_MASK__SHIFT 0x1a
4670#define MMEA0_IO_RD_PRI_URGENCY_MASK__CID27_MASK__SHIFT 0x1b
4671#define MMEA0_IO_RD_PRI_URGENCY_MASK__CID28_MASK__SHIFT 0x1c
4672#define MMEA0_IO_RD_PRI_URGENCY_MASK__CID29_MASK__SHIFT 0x1d
4673#define MMEA0_IO_RD_PRI_URGENCY_MASK__CID30_MASK__SHIFT 0x1e
4674#define MMEA0_IO_RD_PRI_URGENCY_MASK__CID31_MASK__SHIFT 0x1f
4675#define MMEA0_IO_RD_PRI_URGENCY_MASK__CID0_MASK_MASK 0x00000001L
4676#define MMEA0_IO_RD_PRI_URGENCY_MASK__CID1_MASK_MASK 0x00000002L
4677#define MMEA0_IO_RD_PRI_URGENCY_MASK__CID2_MASK_MASK 0x00000004L
4678#define MMEA0_IO_RD_PRI_URGENCY_MASK__CID3_MASK_MASK 0x00000008L
4679#define MMEA0_IO_RD_PRI_URGENCY_MASK__CID4_MASK_MASK 0x00000010L
4680#define MMEA0_IO_RD_PRI_URGENCY_MASK__CID5_MASK_MASK 0x00000020L
4681#define MMEA0_IO_RD_PRI_URGENCY_MASK__CID6_MASK_MASK 0x00000040L
4682#define MMEA0_IO_RD_PRI_URGENCY_MASK__CID7_MASK_MASK 0x00000080L
4683#define MMEA0_IO_RD_PRI_URGENCY_MASK__CID8_MASK_MASK 0x00000100L
4684#define MMEA0_IO_RD_PRI_URGENCY_MASK__CID9_MASK_MASK 0x00000200L
4685#define MMEA0_IO_RD_PRI_URGENCY_MASK__CID10_MASK_MASK 0x00000400L
4686#define MMEA0_IO_RD_PRI_URGENCY_MASK__CID11_MASK_MASK 0x00000800L
4687#define MMEA0_IO_RD_PRI_URGENCY_MASK__CID12_MASK_MASK 0x00001000L
4688#define MMEA0_IO_RD_PRI_URGENCY_MASK__CID13_MASK_MASK 0x00002000L
4689#define MMEA0_IO_RD_PRI_URGENCY_MASK__CID14_MASK_MASK 0x00004000L
4690#define MMEA0_IO_RD_PRI_URGENCY_MASK__CID15_MASK_MASK 0x00008000L
4691#define MMEA0_IO_RD_PRI_URGENCY_MASK__CID16_MASK_MASK 0x00010000L
4692#define MMEA0_IO_RD_PRI_URGENCY_MASK__CID17_MASK_MASK 0x00020000L
4693#define MMEA0_IO_RD_PRI_URGENCY_MASK__CID18_MASK_MASK 0x00040000L
4694#define MMEA0_IO_RD_PRI_URGENCY_MASK__CID19_MASK_MASK 0x00080000L
4695#define MMEA0_IO_RD_PRI_URGENCY_MASK__CID20_MASK_MASK 0x00100000L
4696#define MMEA0_IO_RD_PRI_URGENCY_MASK__CID21_MASK_MASK 0x00200000L
4697#define MMEA0_IO_RD_PRI_URGENCY_MASK__CID22_MASK_MASK 0x00400000L
4698#define MMEA0_IO_RD_PRI_URGENCY_MASK__CID23_MASK_MASK 0x00800000L
4699#define MMEA0_IO_RD_PRI_URGENCY_MASK__CID24_MASK_MASK 0x01000000L
4700#define MMEA0_IO_RD_PRI_URGENCY_MASK__CID25_MASK_MASK 0x02000000L
4701#define MMEA0_IO_RD_PRI_URGENCY_MASK__CID26_MASK_MASK 0x04000000L
4702#define MMEA0_IO_RD_PRI_URGENCY_MASK__CID27_MASK_MASK 0x08000000L
4703#define MMEA0_IO_RD_PRI_URGENCY_MASK__CID28_MASK_MASK 0x10000000L
4704#define MMEA0_IO_RD_PRI_URGENCY_MASK__CID29_MASK_MASK 0x20000000L
4705#define MMEA0_IO_RD_PRI_URGENCY_MASK__CID30_MASK_MASK 0x40000000L
4706#define MMEA0_IO_RD_PRI_URGENCY_MASK__CID31_MASK_MASK 0x80000000L
4707//MMEA0_IO_WR_PRI_URGENCY_MASK
4708#define MMEA0_IO_WR_PRI_URGENCY_MASK__CID0_MASK__SHIFT 0x0
4709#define MMEA0_IO_WR_PRI_URGENCY_MASK__CID1_MASK__SHIFT 0x1
4710#define MMEA0_IO_WR_PRI_URGENCY_MASK__CID2_MASK__SHIFT 0x2
4711#define MMEA0_IO_WR_PRI_URGENCY_MASK__CID3_MASK__SHIFT 0x3
4712#define MMEA0_IO_WR_PRI_URGENCY_MASK__CID4_MASK__SHIFT 0x4
4713#define MMEA0_IO_WR_PRI_URGENCY_MASK__CID5_MASK__SHIFT 0x5
4714#define MMEA0_IO_WR_PRI_URGENCY_MASK__CID6_MASK__SHIFT 0x6
4715#define MMEA0_IO_WR_PRI_URGENCY_MASK__CID7_MASK__SHIFT 0x7
4716#define MMEA0_IO_WR_PRI_URGENCY_MASK__CID8_MASK__SHIFT 0x8
4717#define MMEA0_IO_WR_PRI_URGENCY_MASK__CID9_MASK__SHIFT 0x9
4718#define MMEA0_IO_WR_PRI_URGENCY_MASK__CID10_MASK__SHIFT 0xa
4719#define MMEA0_IO_WR_PRI_URGENCY_MASK__CID11_MASK__SHIFT 0xb
4720#define MMEA0_IO_WR_PRI_URGENCY_MASK__CID12_MASK__SHIFT 0xc
4721#define MMEA0_IO_WR_PRI_URGENCY_MASK__CID13_MASK__SHIFT 0xd
4722#define MMEA0_IO_WR_PRI_URGENCY_MASK__CID14_MASK__SHIFT 0xe
4723#define MMEA0_IO_WR_PRI_URGENCY_MASK__CID15_MASK__SHIFT 0xf
4724#define MMEA0_IO_WR_PRI_URGENCY_MASK__CID16_MASK__SHIFT 0x10
4725#define MMEA0_IO_WR_PRI_URGENCY_MASK__CID17_MASK__SHIFT 0x11
4726#define MMEA0_IO_WR_PRI_URGENCY_MASK__CID18_MASK__SHIFT 0x12
4727#define MMEA0_IO_WR_PRI_URGENCY_MASK__CID19_MASK__SHIFT 0x13
4728#define MMEA0_IO_WR_PRI_URGENCY_MASK__CID20_MASK__SHIFT 0x14
4729#define MMEA0_IO_WR_PRI_URGENCY_MASK__CID21_MASK__SHIFT 0x15
4730#define MMEA0_IO_WR_PRI_URGENCY_MASK__CID22_MASK__SHIFT 0x16
4731#define MMEA0_IO_WR_PRI_URGENCY_MASK__CID23_MASK__SHIFT 0x17
4732#define MMEA0_IO_WR_PRI_URGENCY_MASK__CID24_MASK__SHIFT 0x18
4733#define MMEA0_IO_WR_PRI_URGENCY_MASK__CID25_MASK__SHIFT 0x19
4734#define MMEA0_IO_WR_PRI_URGENCY_MASK__CID26_MASK__SHIFT 0x1a
4735#define MMEA0_IO_WR_PRI_URGENCY_MASK__CID27_MASK__SHIFT 0x1b
4736#define MMEA0_IO_WR_PRI_URGENCY_MASK__CID28_MASK__SHIFT 0x1c
4737#define MMEA0_IO_WR_PRI_URGENCY_MASK__CID29_MASK__SHIFT 0x1d
4738#define MMEA0_IO_WR_PRI_URGENCY_MASK__CID30_MASK__SHIFT 0x1e
4739#define MMEA0_IO_WR_PRI_URGENCY_MASK__CID31_MASK__SHIFT 0x1f
4740#define MMEA0_IO_WR_PRI_URGENCY_MASK__CID0_MASK_MASK 0x00000001L
4741#define MMEA0_IO_WR_PRI_URGENCY_MASK__CID1_MASK_MASK 0x00000002L
4742#define MMEA0_IO_WR_PRI_URGENCY_MASK__CID2_MASK_MASK 0x00000004L
4743#define MMEA0_IO_WR_PRI_URGENCY_MASK__CID3_MASK_MASK 0x00000008L
4744#define MMEA0_IO_WR_PRI_URGENCY_MASK__CID4_MASK_MASK 0x00000010L
4745#define MMEA0_IO_WR_PRI_URGENCY_MASK__CID5_MASK_MASK 0x00000020L
4746#define MMEA0_IO_WR_PRI_URGENCY_MASK__CID6_MASK_MASK 0x00000040L
4747#define MMEA0_IO_WR_PRI_URGENCY_MASK__CID7_MASK_MASK 0x00000080L
4748#define MMEA0_IO_WR_PRI_URGENCY_MASK__CID8_MASK_MASK 0x00000100L
4749#define MMEA0_IO_WR_PRI_URGENCY_MASK__CID9_MASK_MASK 0x00000200L
4750#define MMEA0_IO_WR_PRI_URGENCY_MASK__CID10_MASK_MASK 0x00000400L
4751#define MMEA0_IO_WR_PRI_URGENCY_MASK__CID11_MASK_MASK 0x00000800L
4752#define MMEA0_IO_WR_PRI_URGENCY_MASK__CID12_MASK_MASK 0x00001000L
4753#define MMEA0_IO_WR_PRI_URGENCY_MASK__CID13_MASK_MASK 0x00002000L
4754#define MMEA0_IO_WR_PRI_URGENCY_MASK__CID14_MASK_MASK 0x00004000L
4755#define MMEA0_IO_WR_PRI_URGENCY_MASK__CID15_MASK_MASK 0x00008000L
4756#define MMEA0_IO_WR_PRI_URGENCY_MASK__CID16_MASK_MASK 0x00010000L
4757#define MMEA0_IO_WR_PRI_URGENCY_MASK__CID17_MASK_MASK 0x00020000L
4758#define MMEA0_IO_WR_PRI_URGENCY_MASK__CID18_MASK_MASK 0x00040000L
4759#define MMEA0_IO_WR_PRI_URGENCY_MASK__CID19_MASK_MASK 0x00080000L
4760#define MMEA0_IO_WR_PRI_URGENCY_MASK__CID20_MASK_MASK 0x00100000L
4761#define MMEA0_IO_WR_PRI_URGENCY_MASK__CID21_MASK_MASK 0x00200000L
4762#define MMEA0_IO_WR_PRI_URGENCY_MASK__CID22_MASK_MASK 0x00400000L
4763#define MMEA0_IO_WR_PRI_URGENCY_MASK__CID23_MASK_MASK 0x00800000L
4764#define MMEA0_IO_WR_PRI_URGENCY_MASK__CID24_MASK_MASK 0x01000000L
4765#define MMEA0_IO_WR_PRI_URGENCY_MASK__CID25_MASK_MASK 0x02000000L
4766#define MMEA0_IO_WR_PRI_URGENCY_MASK__CID26_MASK_MASK 0x04000000L
4767#define MMEA0_IO_WR_PRI_URGENCY_MASK__CID27_MASK_MASK 0x08000000L
4768#define MMEA0_IO_WR_PRI_URGENCY_MASK__CID28_MASK_MASK 0x10000000L
4769#define MMEA0_IO_WR_PRI_URGENCY_MASK__CID29_MASK_MASK 0x20000000L
4770#define MMEA0_IO_WR_PRI_URGENCY_MASK__CID30_MASK_MASK 0x40000000L
4771#define MMEA0_IO_WR_PRI_URGENCY_MASK__CID31_MASK_MASK 0x80000000L
4772//MMEA0_IO_RD_PRI_QUANT_PRI1
4773#define MMEA0_IO_RD_PRI_QUANT_PRI1__GROUP0_THRESHOLD__SHIFT 0x0
4774#define MMEA0_IO_RD_PRI_QUANT_PRI1__GROUP1_THRESHOLD__SHIFT 0x8
4775#define MMEA0_IO_RD_PRI_QUANT_PRI1__GROUP2_THRESHOLD__SHIFT 0x10
4776#define MMEA0_IO_RD_PRI_QUANT_PRI1__GROUP3_THRESHOLD__SHIFT 0x18
4777#define MMEA0_IO_RD_PRI_QUANT_PRI1__GROUP0_THRESHOLD_MASK 0x000000FFL
4778#define MMEA0_IO_RD_PRI_QUANT_PRI1__GROUP1_THRESHOLD_MASK 0x0000FF00L
4779#define MMEA0_IO_RD_PRI_QUANT_PRI1__GROUP2_THRESHOLD_MASK 0x00FF0000L
4780#define MMEA0_IO_RD_PRI_QUANT_PRI1__GROUP3_THRESHOLD_MASK 0xFF000000L
4781//MMEA0_IO_RD_PRI_QUANT_PRI2
4782#define MMEA0_IO_RD_PRI_QUANT_PRI2__GROUP0_THRESHOLD__SHIFT 0x0
4783#define MMEA0_IO_RD_PRI_QUANT_PRI2__GROUP1_THRESHOLD__SHIFT 0x8
4784#define MMEA0_IO_RD_PRI_QUANT_PRI2__GROUP2_THRESHOLD__SHIFT 0x10
4785#define MMEA0_IO_RD_PRI_QUANT_PRI2__GROUP3_THRESHOLD__SHIFT 0x18
4786#define MMEA0_IO_RD_PRI_QUANT_PRI2__GROUP0_THRESHOLD_MASK 0x000000FFL
4787#define MMEA0_IO_RD_PRI_QUANT_PRI2__GROUP1_THRESHOLD_MASK 0x0000FF00L
4788#define MMEA0_IO_RD_PRI_QUANT_PRI2__GROUP2_THRESHOLD_MASK 0x00FF0000L
4789#define MMEA0_IO_RD_PRI_QUANT_PRI2__GROUP3_THRESHOLD_MASK 0xFF000000L
4790//MMEA0_IO_RD_PRI_QUANT_PRI3
4791#define MMEA0_IO_RD_PRI_QUANT_PRI3__GROUP0_THRESHOLD__SHIFT 0x0
4792#define MMEA0_IO_RD_PRI_QUANT_PRI3__GROUP1_THRESHOLD__SHIFT 0x8
4793#define MMEA0_IO_RD_PRI_QUANT_PRI3__GROUP2_THRESHOLD__SHIFT 0x10
4794#define MMEA0_IO_RD_PRI_QUANT_PRI3__GROUP3_THRESHOLD__SHIFT 0x18
4795#define MMEA0_IO_RD_PRI_QUANT_PRI3__GROUP0_THRESHOLD_MASK 0x000000FFL
4796#define MMEA0_IO_RD_PRI_QUANT_PRI3__GROUP1_THRESHOLD_MASK 0x0000FF00L
4797#define MMEA0_IO_RD_PRI_QUANT_PRI3__GROUP2_THRESHOLD_MASK 0x00FF0000L
4798#define MMEA0_IO_RD_PRI_QUANT_PRI3__GROUP3_THRESHOLD_MASK 0xFF000000L
4799//MMEA0_IO_WR_PRI_QUANT_PRI1
4800#define MMEA0_IO_WR_PRI_QUANT_PRI1__GROUP0_THRESHOLD__SHIFT 0x0
4801#define MMEA0_IO_WR_PRI_QUANT_PRI1__GROUP1_THRESHOLD__SHIFT 0x8
4802#define MMEA0_IO_WR_PRI_QUANT_PRI1__GROUP2_THRESHOLD__SHIFT 0x10
4803#define MMEA0_IO_WR_PRI_QUANT_PRI1__GROUP3_THRESHOLD__SHIFT 0x18
4804#define MMEA0_IO_WR_PRI_QUANT_PRI1__GROUP0_THRESHOLD_MASK 0x000000FFL
4805#define MMEA0_IO_WR_PRI_QUANT_PRI1__GROUP1_THRESHOLD_MASK 0x0000FF00L
4806#define MMEA0_IO_WR_PRI_QUANT_PRI1__GROUP2_THRESHOLD_MASK 0x00FF0000L
4807#define MMEA0_IO_WR_PRI_QUANT_PRI1__GROUP3_THRESHOLD_MASK 0xFF000000L
4808//MMEA0_IO_WR_PRI_QUANT_PRI2
4809#define MMEA0_IO_WR_PRI_QUANT_PRI2__GROUP0_THRESHOLD__SHIFT 0x0
4810#define MMEA0_IO_WR_PRI_QUANT_PRI2__GROUP1_THRESHOLD__SHIFT 0x8
4811#define MMEA0_IO_WR_PRI_QUANT_PRI2__GROUP2_THRESHOLD__SHIFT 0x10
4812#define MMEA0_IO_WR_PRI_QUANT_PRI2__GROUP3_THRESHOLD__SHIFT 0x18
4813#define MMEA0_IO_WR_PRI_QUANT_PRI2__GROUP0_THRESHOLD_MASK 0x000000FFL
4814#define MMEA0_IO_WR_PRI_QUANT_PRI2__GROUP1_THRESHOLD_MASK 0x0000FF00L
4815#define MMEA0_IO_WR_PRI_QUANT_PRI2__GROUP2_THRESHOLD_MASK 0x00FF0000L
4816#define MMEA0_IO_WR_PRI_QUANT_PRI2__GROUP3_THRESHOLD_MASK 0xFF000000L
4817//MMEA0_IO_WR_PRI_QUANT_PRI3
4818#define MMEA0_IO_WR_PRI_QUANT_PRI3__GROUP0_THRESHOLD__SHIFT 0x0
4819#define MMEA0_IO_WR_PRI_QUANT_PRI3__GROUP1_THRESHOLD__SHIFT 0x8
4820#define MMEA0_IO_WR_PRI_QUANT_PRI3__GROUP2_THRESHOLD__SHIFT 0x10
4821#define MMEA0_IO_WR_PRI_QUANT_PRI3__GROUP3_THRESHOLD__SHIFT 0x18
4822#define MMEA0_IO_WR_PRI_QUANT_PRI3__GROUP0_THRESHOLD_MASK 0x000000FFL
4823#define MMEA0_IO_WR_PRI_QUANT_PRI3__GROUP1_THRESHOLD_MASK 0x0000FF00L
4824#define MMEA0_IO_WR_PRI_QUANT_PRI3__GROUP2_THRESHOLD_MASK 0x00FF0000L
4825#define MMEA0_IO_WR_PRI_QUANT_PRI3__GROUP3_THRESHOLD_MASK 0xFF000000L
4826//MMEA0_SDP_ARB_DRAM
4827#define MMEA0_SDP_ARB_DRAM__RDWR_BURST_LIMIT_CYCL__SHIFT 0x0
4828#define MMEA0_SDP_ARB_DRAM__RDWR_BURST_LIMIT_DATA__SHIFT 0x8
4829#define MMEA0_SDP_ARB_DRAM__EARLY_SW2RD_ON_PRI__SHIFT 0x10
4830#define MMEA0_SDP_ARB_DRAM__EARLY_SW2WR_ON_PRI__SHIFT 0x11
4831#define MMEA0_SDP_ARB_DRAM__EARLY_SW2RD_ON_RES__SHIFT 0x12
4832#define MMEA0_SDP_ARB_DRAM__EARLY_SW2WR_ON_RES__SHIFT 0x13
4833#define MMEA0_SDP_ARB_DRAM__EOB_ON_EXPIRE__SHIFT 0x14
4834#define MMEA0_SDP_ARB_DRAM__RDWR_BURST_LIMIT_CYCL_MASK 0x0000007FL
4835#define MMEA0_SDP_ARB_DRAM__RDWR_BURST_LIMIT_DATA_MASK 0x00007F00L
4836#define MMEA0_SDP_ARB_DRAM__EARLY_SW2RD_ON_PRI_MASK 0x00010000L
4837#define MMEA0_SDP_ARB_DRAM__EARLY_SW2WR_ON_PRI_MASK 0x00020000L
4838#define MMEA0_SDP_ARB_DRAM__EARLY_SW2RD_ON_RES_MASK 0x00040000L
4839#define MMEA0_SDP_ARB_DRAM__EARLY_SW2WR_ON_RES_MASK 0x00080000L
4840#define MMEA0_SDP_ARB_DRAM__EOB_ON_EXPIRE_MASK 0x00100000L
4841//MMEA0_SDP_ARB_FINAL
4842#define MMEA0_SDP_ARB_FINAL__DRAM_BURST_LIMIT__SHIFT 0x0
4843#define MMEA0_SDP_ARB_FINAL__GMI_BURST_LIMIT__SHIFT 0x5
4844#define MMEA0_SDP_ARB_FINAL__IO_BURST_LIMIT__SHIFT 0xa
4845#define MMEA0_SDP_ARB_FINAL__BURST_LIMIT_MULTIPLIER__SHIFT 0xf
4846#define MMEA0_SDP_ARB_FINAL__RDONLY_VC0__SHIFT 0x11
4847#define MMEA0_SDP_ARB_FINAL__RDONLY_VC1__SHIFT 0x12
4848#define MMEA0_SDP_ARB_FINAL__RDONLY_VC2__SHIFT 0x13
4849#define MMEA0_SDP_ARB_FINAL__RDONLY_VC3__SHIFT 0x14
4850#define MMEA0_SDP_ARB_FINAL__RDONLY_VC4__SHIFT 0x15
4851#define MMEA0_SDP_ARB_FINAL__RDONLY_VC5__SHIFT 0x16
4852#define MMEA0_SDP_ARB_FINAL__RDONLY_VC6__SHIFT 0x17
4853#define MMEA0_SDP_ARB_FINAL__RDONLY_VC7__SHIFT 0x18
4854#define MMEA0_SDP_ARB_FINAL__ERREVENT_ON_ERROR__SHIFT 0x19
4855#define MMEA0_SDP_ARB_FINAL__HALTREQ_ON_ERROR__SHIFT 0x1a
4856#define MMEA0_SDP_ARB_FINAL__DRAM_BURST_LIMIT_MASK 0x0000001FL
4857#define MMEA0_SDP_ARB_FINAL__GMI_BURST_LIMIT_MASK 0x000003E0L
4858#define MMEA0_SDP_ARB_FINAL__IO_BURST_LIMIT_MASK 0x00007C00L
4859#define MMEA0_SDP_ARB_FINAL__BURST_LIMIT_MULTIPLIER_MASK 0x00018000L
4860#define MMEA0_SDP_ARB_FINAL__RDONLY_VC0_MASK 0x00020000L
4861#define MMEA0_SDP_ARB_FINAL__RDONLY_VC1_MASK 0x00040000L
4862#define MMEA0_SDP_ARB_FINAL__RDONLY_VC2_MASK 0x00080000L
4863#define MMEA0_SDP_ARB_FINAL__RDONLY_VC3_MASK 0x00100000L
4864#define MMEA0_SDP_ARB_FINAL__RDONLY_VC4_MASK 0x00200000L
4865#define MMEA0_SDP_ARB_FINAL__RDONLY_VC5_MASK 0x00400000L
4866#define MMEA0_SDP_ARB_FINAL__RDONLY_VC6_MASK 0x00800000L
4867#define MMEA0_SDP_ARB_FINAL__RDONLY_VC7_MASK 0x01000000L
4868#define MMEA0_SDP_ARB_FINAL__ERREVENT_ON_ERROR_MASK 0x02000000L
4869#define MMEA0_SDP_ARB_FINAL__HALTREQ_ON_ERROR_MASK 0x04000000L
4870//MMEA0_SDP_DRAM_PRIORITY
4871#define MMEA0_SDP_DRAM_PRIORITY__RD_GROUP0_PRIORITY__SHIFT 0x0
4872#define MMEA0_SDP_DRAM_PRIORITY__RD_GROUP1_PRIORITY__SHIFT 0x4
4873#define MMEA0_SDP_DRAM_PRIORITY__RD_GROUP2_PRIORITY__SHIFT 0x8
4874#define MMEA0_SDP_DRAM_PRIORITY__RD_GROUP3_PRIORITY__SHIFT 0xc
4875#define MMEA0_SDP_DRAM_PRIORITY__WR_GROUP0_PRIORITY__SHIFT 0x10
4876#define MMEA0_SDP_DRAM_PRIORITY__WR_GROUP1_PRIORITY__SHIFT 0x14
4877#define MMEA0_SDP_DRAM_PRIORITY__WR_GROUP2_PRIORITY__SHIFT 0x18
4878#define MMEA0_SDP_DRAM_PRIORITY__WR_GROUP3_PRIORITY__SHIFT 0x1c
4879#define MMEA0_SDP_DRAM_PRIORITY__RD_GROUP0_PRIORITY_MASK 0x0000000FL
4880#define MMEA0_SDP_DRAM_PRIORITY__RD_GROUP1_PRIORITY_MASK 0x000000F0L
4881#define MMEA0_SDP_DRAM_PRIORITY__RD_GROUP2_PRIORITY_MASK 0x00000F00L
4882#define MMEA0_SDP_DRAM_PRIORITY__RD_GROUP3_PRIORITY_MASK 0x0000F000L
4883#define MMEA0_SDP_DRAM_PRIORITY__WR_GROUP0_PRIORITY_MASK 0x000F0000L
4884#define MMEA0_SDP_DRAM_PRIORITY__WR_GROUP1_PRIORITY_MASK 0x00F00000L
4885#define MMEA0_SDP_DRAM_PRIORITY__WR_GROUP2_PRIORITY_MASK 0x0F000000L
4886#define MMEA0_SDP_DRAM_PRIORITY__WR_GROUP3_PRIORITY_MASK 0xF0000000L
4887//MMEA0_SDP_IO_PRIORITY
4888#define MMEA0_SDP_IO_PRIORITY__RD_GROUP0_PRIORITY__SHIFT 0x0
4889#define MMEA0_SDP_IO_PRIORITY__RD_GROUP1_PRIORITY__SHIFT 0x4
4890#define MMEA0_SDP_IO_PRIORITY__RD_GROUP2_PRIORITY__SHIFT 0x8
4891#define MMEA0_SDP_IO_PRIORITY__RD_GROUP3_PRIORITY__SHIFT 0xc
4892#define MMEA0_SDP_IO_PRIORITY__WR_GROUP0_PRIORITY__SHIFT 0x10
4893#define MMEA0_SDP_IO_PRIORITY__WR_GROUP1_PRIORITY__SHIFT 0x14
4894#define MMEA0_SDP_IO_PRIORITY__WR_GROUP2_PRIORITY__SHIFT 0x18
4895#define MMEA0_SDP_IO_PRIORITY__WR_GROUP3_PRIORITY__SHIFT 0x1c
4896#define MMEA0_SDP_IO_PRIORITY__RD_GROUP0_PRIORITY_MASK 0x0000000FL
4897#define MMEA0_SDP_IO_PRIORITY__RD_GROUP1_PRIORITY_MASK 0x000000F0L
4898#define MMEA0_SDP_IO_PRIORITY__RD_GROUP2_PRIORITY_MASK 0x00000F00L
4899#define MMEA0_SDP_IO_PRIORITY__RD_GROUP3_PRIORITY_MASK 0x0000F000L
4900#define MMEA0_SDP_IO_PRIORITY__WR_GROUP0_PRIORITY_MASK 0x000F0000L
4901#define MMEA0_SDP_IO_PRIORITY__WR_GROUP1_PRIORITY_MASK 0x00F00000L
4902#define MMEA0_SDP_IO_PRIORITY__WR_GROUP2_PRIORITY_MASK 0x0F000000L
4903#define MMEA0_SDP_IO_PRIORITY__WR_GROUP3_PRIORITY_MASK 0xF0000000L
4904//MMEA0_SDP_CREDITS
4905#define MMEA0_SDP_CREDITS__TAG_LIMIT__SHIFT 0x0
4906#define MMEA0_SDP_CREDITS__WR_RESP_CREDITS__SHIFT 0x8
4907#define MMEA0_SDP_CREDITS__RD_RESP_CREDITS__SHIFT 0x10
4908#define MMEA0_SDP_CREDITS__TAG_LIMIT_MASK 0x000000FFL
4909#define MMEA0_SDP_CREDITS__WR_RESP_CREDITS_MASK 0x00007F00L
4910#define MMEA0_SDP_CREDITS__RD_RESP_CREDITS_MASK 0x007F0000L
4911//MMEA0_SDP_TAG_RESERVE0
4912#define MMEA0_SDP_TAG_RESERVE0__VC0__SHIFT 0x0
4913#define MMEA0_SDP_TAG_RESERVE0__VC1__SHIFT 0x8
4914#define MMEA0_SDP_TAG_RESERVE0__VC2__SHIFT 0x10
4915#define MMEA0_SDP_TAG_RESERVE0__VC3__SHIFT 0x18
4916#define MMEA0_SDP_TAG_RESERVE0__VC0_MASK 0x000000FFL
4917#define MMEA0_SDP_TAG_RESERVE0__VC1_MASK 0x0000FF00L
4918#define MMEA0_SDP_TAG_RESERVE0__VC2_MASK 0x00FF0000L
4919#define MMEA0_SDP_TAG_RESERVE0__VC3_MASK 0xFF000000L
4920//MMEA0_SDP_TAG_RESERVE1
4921#define MMEA0_SDP_TAG_RESERVE1__VC4__SHIFT 0x0
4922#define MMEA0_SDP_TAG_RESERVE1__VC5__SHIFT 0x8
4923#define MMEA0_SDP_TAG_RESERVE1__VC6__SHIFT 0x10
4924#define MMEA0_SDP_TAG_RESERVE1__VC7__SHIFT 0x18
4925#define MMEA0_SDP_TAG_RESERVE1__VC4_MASK 0x000000FFL
4926#define MMEA0_SDP_TAG_RESERVE1__VC5_MASK 0x0000FF00L
4927#define MMEA0_SDP_TAG_RESERVE1__VC6_MASK 0x00FF0000L
4928#define MMEA0_SDP_TAG_RESERVE1__VC7_MASK 0xFF000000L
4929//MMEA0_SDP_VCC_RESERVE0
4930#define MMEA0_SDP_VCC_RESERVE0__VC0_CREDITS__SHIFT 0x0
4931#define MMEA0_SDP_VCC_RESERVE0__VC1_CREDITS__SHIFT 0x6
4932#define MMEA0_SDP_VCC_RESERVE0__VC2_CREDITS__SHIFT 0xc
4933#define MMEA0_SDP_VCC_RESERVE0__VC3_CREDITS__SHIFT 0x12
4934#define MMEA0_SDP_VCC_RESERVE0__VC4_CREDITS__SHIFT 0x18
4935#define MMEA0_SDP_VCC_RESERVE0__VC0_CREDITS_MASK 0x0000003FL
4936#define MMEA0_SDP_VCC_RESERVE0__VC1_CREDITS_MASK 0x00000FC0L
4937#define MMEA0_SDP_VCC_RESERVE0__VC2_CREDITS_MASK 0x0003F000L
4938#define MMEA0_SDP_VCC_RESERVE0__VC3_CREDITS_MASK 0x00FC0000L
4939#define MMEA0_SDP_VCC_RESERVE0__VC4_CREDITS_MASK 0x3F000000L
4940//MMEA0_SDP_VCC_RESERVE1
4941#define MMEA0_SDP_VCC_RESERVE1__VC5_CREDITS__SHIFT 0x0
4942#define MMEA0_SDP_VCC_RESERVE1__VC6_CREDITS__SHIFT 0x6
4943#define MMEA0_SDP_VCC_RESERVE1__VC7_CREDITS__SHIFT 0xc
4944#define MMEA0_SDP_VCC_RESERVE1__DISTRIBUTE_POOL__SHIFT 0x1f
4945#define MMEA0_SDP_VCC_RESERVE1__VC5_CREDITS_MASK 0x0000003FL
4946#define MMEA0_SDP_VCC_RESERVE1__VC6_CREDITS_MASK 0x00000FC0L
4947#define MMEA0_SDP_VCC_RESERVE1__VC7_CREDITS_MASK 0x0003F000L
4948#define MMEA0_SDP_VCC_RESERVE1__DISTRIBUTE_POOL_MASK 0x80000000L
4949//MMEA0_SDP_VCD_RESERVE0
4950#define MMEA0_SDP_VCD_RESERVE0__VC0_CREDITS__SHIFT 0x0
4951#define MMEA0_SDP_VCD_RESERVE0__VC1_CREDITS__SHIFT 0x6
4952#define MMEA0_SDP_VCD_RESERVE0__VC2_CREDITS__SHIFT 0xc
4953#define MMEA0_SDP_VCD_RESERVE0__VC3_CREDITS__SHIFT 0x12
4954#define MMEA0_SDP_VCD_RESERVE0__VC4_CREDITS__SHIFT 0x18
4955#define MMEA0_SDP_VCD_RESERVE0__VC0_CREDITS_MASK 0x0000003FL
4956#define MMEA0_SDP_VCD_RESERVE0__VC1_CREDITS_MASK 0x00000FC0L
4957#define MMEA0_SDP_VCD_RESERVE0__VC2_CREDITS_MASK 0x0003F000L
4958#define MMEA0_SDP_VCD_RESERVE0__VC3_CREDITS_MASK 0x00FC0000L
4959#define MMEA0_SDP_VCD_RESERVE0__VC4_CREDITS_MASK 0x3F000000L
4960//MMEA0_SDP_VCD_RESERVE1
4961#define MMEA0_SDP_VCD_RESERVE1__VC5_CREDITS__SHIFT 0x0
4962#define MMEA0_SDP_VCD_RESERVE1__VC6_CREDITS__SHIFT 0x6
4963#define MMEA0_SDP_VCD_RESERVE1__VC7_CREDITS__SHIFT 0xc
4964#define MMEA0_SDP_VCD_RESERVE1__DISTRIBUTE_POOL__SHIFT 0x1f
4965#define MMEA0_SDP_VCD_RESERVE1__VC5_CREDITS_MASK 0x0000003FL
4966#define MMEA0_SDP_VCD_RESERVE1__VC6_CREDITS_MASK 0x00000FC0L
4967#define MMEA0_SDP_VCD_RESERVE1__VC7_CREDITS_MASK 0x0003F000L
4968#define MMEA0_SDP_VCD_RESERVE1__DISTRIBUTE_POOL_MASK 0x80000000L
4969//MMEA0_SDP_REQ_CNTL
4970#define MMEA0_SDP_REQ_CNTL__REQ_PASS_PW_OVERRIDE_READ__SHIFT 0x0
4971#define MMEA0_SDP_REQ_CNTL__REQ_PASS_PW_OVERRIDE_WRITE__SHIFT 0x1
4972#define MMEA0_SDP_REQ_CNTL__REQ_PASS_PW_OVERRIDE_ATOMIC__SHIFT 0x2
4973#define MMEA0_SDP_REQ_CNTL__REQ_CHAIN_OVERRIDE_DRAM__SHIFT 0x3
4974#define MMEA0_SDP_REQ_CNTL__INNER_DOMAIN_MODE__SHIFT 0x4
4975#define MMEA0_SDP_REQ_CNTL__REQ_PASS_PW_OVERRIDE_READ_MASK 0x00000001L
4976#define MMEA0_SDP_REQ_CNTL__REQ_PASS_PW_OVERRIDE_WRITE_MASK 0x00000002L
4977#define MMEA0_SDP_REQ_CNTL__REQ_PASS_PW_OVERRIDE_ATOMIC_MASK 0x00000004L
4978#define MMEA0_SDP_REQ_CNTL__REQ_CHAIN_OVERRIDE_DRAM_MASK 0x00000008L
4979#define MMEA0_SDP_REQ_CNTL__INNER_DOMAIN_MODE_MASK 0x00000010L
4980//MMEA0_MISC
4981#define MMEA0_MISC__RELATIVE_PRI_IN_DRAM_RD_ARB__SHIFT 0x0
4982#define MMEA0_MISC__RELATIVE_PRI_IN_DRAM_WR_ARB__SHIFT 0x1
4983#define MMEA0_MISC__RELATIVE_PRI_IN_GMI_RD_ARB__SHIFT 0x2
4984#define MMEA0_MISC__RELATIVE_PRI_IN_GMI_WR_ARB__SHIFT 0x3
4985#define MMEA0_MISC__RELATIVE_PRI_IN_IO_RD_ARB__SHIFT 0x4
4986#define MMEA0_MISC__RELATIVE_PRI_IN_IO_WR_ARB__SHIFT 0x5
4987#define MMEA0_MISC__RRET_SWAP_MODE__SHIFT 0x6
4988#define MMEA0_MISC__EARLY_SDP_ORIGDATA__SHIFT 0x7
4989#define MMEA0_MISC__LINKMGR_DYNAMIC_MODE__SHIFT 0x8
4990#define MMEA0_MISC__LINKMGR_HALT_THRESHOLD__SHIFT 0xa
4991#define MMEA0_MISC__LINKMGR_RECONNECT_DELAY__SHIFT 0xc
4992#define MMEA0_MISC__LINKMGR_IDLE_THRESHOLD__SHIFT 0xe
4993#define MMEA0_MISC__FAVOUR_MIDCHAIN_CS_IN_DRAM_ARB__SHIFT 0x13
4994#define MMEA0_MISC__FAVOUR_MIDCHAIN_CS_IN_GMI_ARB__SHIFT 0x14
4995#define MMEA0_MISC__FAVOUR_LAST_CS_IN_DRAM_ARB__SHIFT 0x15
4996#define MMEA0_MISC__FAVOUR_LAST_CS_IN_GMI_ARB__SHIFT 0x16
4997#define MMEA0_MISC__SWITCH_CS_ON_W2R_IN_DRAM_ARB__SHIFT 0x17
4998#define MMEA0_MISC__SWITCH_CS_ON_W2R_IN_GMI_ARB__SHIFT 0x18
4999#define MMEA0_MISC__RELATIVE_PRI_IN_DRAM_RD_ARB_MASK 0x00000001L
5000#define MMEA0_MISC__RELATIVE_PRI_IN_DRAM_WR_ARB_MASK 0x00000002L
5001#define MMEA0_MISC__RELATIVE_PRI_IN_GMI_RD_ARB_MASK 0x00000004L
5002#define MMEA0_MISC__RELATIVE_PRI_IN_GMI_WR_ARB_MASK 0x00000008L
5003#define MMEA0_MISC__RELATIVE_PRI_IN_IO_RD_ARB_MASK 0x00000010L
5004#define MMEA0_MISC__RELATIVE_PRI_IN_IO_WR_ARB_MASK 0x00000020L
5005#define MMEA0_MISC__RRET_SWAP_MODE_MASK 0x00000040L
5006#define MMEA0_MISC__EARLY_SDP_ORIGDATA_MASK 0x00000080L
5007#define MMEA0_MISC__LINKMGR_DYNAMIC_MODE_MASK 0x00000300L
5008#define MMEA0_MISC__LINKMGR_HALT_THRESHOLD_MASK 0x00000C00L
5009#define MMEA0_MISC__LINKMGR_RECONNECT_DELAY_MASK 0x00003000L
5010#define MMEA0_MISC__LINKMGR_IDLE_THRESHOLD_MASK 0x0007C000L
5011#define MMEA0_MISC__FAVOUR_MIDCHAIN_CS_IN_DRAM_ARB_MASK 0x00080000L
5012#define MMEA0_MISC__FAVOUR_MIDCHAIN_CS_IN_GMI_ARB_MASK 0x00100000L
5013#define MMEA0_MISC__FAVOUR_LAST_CS_IN_DRAM_ARB_MASK 0x00200000L
5014#define MMEA0_MISC__FAVOUR_LAST_CS_IN_GMI_ARB_MASK 0x00400000L
5015#define MMEA0_MISC__SWITCH_CS_ON_W2R_IN_DRAM_ARB_MASK 0x00800000L
5016#define MMEA0_MISC__SWITCH_CS_ON_W2R_IN_GMI_ARB_MASK 0x01000000L
5017//MMEA0_LATENCY_SAMPLING
5018#define MMEA0_LATENCY_SAMPLING__SAMPLER0_DRAM__SHIFT 0x0
5019#define MMEA0_LATENCY_SAMPLING__SAMPLER1_DRAM__SHIFT 0x1
5020#define MMEA0_LATENCY_SAMPLING__SAMPLER0_GMI__SHIFT 0x2
5021#define MMEA0_LATENCY_SAMPLING__SAMPLER1_GMI__SHIFT 0x3
5022#define MMEA0_LATENCY_SAMPLING__SAMPLER0_IO__SHIFT 0x4
5023#define MMEA0_LATENCY_SAMPLING__SAMPLER1_IO__SHIFT 0x5
5024#define MMEA0_LATENCY_SAMPLING__SAMPLER0_READ__SHIFT 0x6
5025#define MMEA0_LATENCY_SAMPLING__SAMPLER1_READ__SHIFT 0x7
5026#define MMEA0_LATENCY_SAMPLING__SAMPLER0_WRITE__SHIFT 0x8
5027#define MMEA0_LATENCY_SAMPLING__SAMPLER1_WRITE__SHIFT 0x9
5028#define MMEA0_LATENCY_SAMPLING__SAMPLER0_ATOMIC_RET__SHIFT 0xa
5029#define MMEA0_LATENCY_SAMPLING__SAMPLER1_ATOMIC_RET__SHIFT 0xb
5030#define MMEA0_LATENCY_SAMPLING__SAMPLER0_ATOMIC_NORET__SHIFT 0xc
5031#define MMEA0_LATENCY_SAMPLING__SAMPLER1_ATOMIC_NORET__SHIFT 0xd
5032#define MMEA0_LATENCY_SAMPLING__SAMPLER0_VC__SHIFT 0xe
5033#define MMEA0_LATENCY_SAMPLING__SAMPLER1_VC__SHIFT 0x16
5034#define MMEA0_LATENCY_SAMPLING__SAMPLER0_DRAM_MASK 0x00000001L
5035#define MMEA0_LATENCY_SAMPLING__SAMPLER1_DRAM_MASK 0x00000002L
5036#define MMEA0_LATENCY_SAMPLING__SAMPLER0_GMI_MASK 0x00000004L
5037#define MMEA0_LATENCY_SAMPLING__SAMPLER1_GMI_MASK 0x00000008L
5038#define MMEA0_LATENCY_SAMPLING__SAMPLER0_IO_MASK 0x00000010L
5039#define MMEA0_LATENCY_SAMPLING__SAMPLER1_IO_MASK 0x00000020L
5040#define MMEA0_LATENCY_SAMPLING__SAMPLER0_READ_MASK 0x00000040L
5041#define MMEA0_LATENCY_SAMPLING__SAMPLER1_READ_MASK 0x00000080L
5042#define MMEA0_LATENCY_SAMPLING__SAMPLER0_WRITE_MASK 0x00000100L
5043#define MMEA0_LATENCY_SAMPLING__SAMPLER1_WRITE_MASK 0x00000200L
5044#define MMEA0_LATENCY_SAMPLING__SAMPLER0_ATOMIC_RET_MASK 0x00000400L
5045#define MMEA0_LATENCY_SAMPLING__SAMPLER1_ATOMIC_RET_MASK 0x00000800L
5046#define MMEA0_LATENCY_SAMPLING__SAMPLER0_ATOMIC_NORET_MASK 0x00001000L
5047#define MMEA0_LATENCY_SAMPLING__SAMPLER1_ATOMIC_NORET_MASK 0x00002000L
5048#define MMEA0_LATENCY_SAMPLING__SAMPLER0_VC_MASK 0x003FC000L
5049#define MMEA0_LATENCY_SAMPLING__SAMPLER1_VC_MASK 0x3FC00000L
5050//MMEA0_PERFCOUNTER_LO
5051#define MMEA0_PERFCOUNTER_LO__COUNTER_LO__SHIFT 0x0
5052#define MMEA0_PERFCOUNTER_LO__COUNTER_LO_MASK 0xFFFFFFFFL
5053//MMEA0_PERFCOUNTER_HI
5054#define MMEA0_PERFCOUNTER_HI__COUNTER_HI__SHIFT 0x0
5055#define MMEA0_PERFCOUNTER_HI__COMPARE_VALUE__SHIFT 0x10
5056#define MMEA0_PERFCOUNTER_HI__COUNTER_HI_MASK 0x0000FFFFL
5057#define MMEA0_PERFCOUNTER_HI__COMPARE_VALUE_MASK 0xFFFF0000L
5058//MMEA0_PERFCOUNTER0_CFG
5059#define MMEA0_PERFCOUNTER0_CFG__PERF_SEL__SHIFT 0x0
5060#define MMEA0_PERFCOUNTER0_CFG__PERF_SEL_END__SHIFT 0x8
5061#define MMEA0_PERFCOUNTER0_CFG__PERF_MODE__SHIFT 0x18
5062#define MMEA0_PERFCOUNTER0_CFG__ENABLE__SHIFT 0x1c
5063#define MMEA0_PERFCOUNTER0_CFG__CLEAR__SHIFT 0x1d
5064#define MMEA0_PERFCOUNTER0_CFG__PERF_SEL_MASK 0x000000FFL
5065#define MMEA0_PERFCOUNTER0_CFG__PERF_SEL_END_MASK 0x0000FF00L
5066#define MMEA0_PERFCOUNTER0_CFG__PERF_MODE_MASK 0x0F000000L
5067#define MMEA0_PERFCOUNTER0_CFG__ENABLE_MASK 0x10000000L
5068#define MMEA0_PERFCOUNTER0_CFG__CLEAR_MASK 0x20000000L
5069//MMEA0_PERFCOUNTER1_CFG
5070#define MMEA0_PERFCOUNTER1_CFG__PERF_SEL__SHIFT 0x0
5071#define MMEA0_PERFCOUNTER1_CFG__PERF_SEL_END__SHIFT 0x8
5072#define MMEA0_PERFCOUNTER1_CFG__PERF_MODE__SHIFT 0x18
5073#define MMEA0_PERFCOUNTER1_CFG__ENABLE__SHIFT 0x1c
5074#define MMEA0_PERFCOUNTER1_CFG__CLEAR__SHIFT 0x1d
5075#define MMEA0_PERFCOUNTER1_CFG__PERF_SEL_MASK 0x000000FFL
5076#define MMEA0_PERFCOUNTER1_CFG__PERF_SEL_END_MASK 0x0000FF00L
5077#define MMEA0_PERFCOUNTER1_CFG__PERF_MODE_MASK 0x0F000000L
5078#define MMEA0_PERFCOUNTER1_CFG__ENABLE_MASK 0x10000000L
5079#define MMEA0_PERFCOUNTER1_CFG__CLEAR_MASK 0x20000000L
5080//MMEA0_PERFCOUNTER_RSLT_CNTL
5081#define MMEA0_PERFCOUNTER_RSLT_CNTL__PERF_COUNTER_SELECT__SHIFT 0x0
5082#define MMEA0_PERFCOUNTER_RSLT_CNTL__START_TRIGGER__SHIFT 0x8
5083#define MMEA0_PERFCOUNTER_RSLT_CNTL__STOP_TRIGGER__SHIFT 0x10
5084#define MMEA0_PERFCOUNTER_RSLT_CNTL__ENABLE_ANY__SHIFT 0x18
5085#define MMEA0_PERFCOUNTER_RSLT_CNTL__CLEAR_ALL__SHIFT 0x19
5086#define MMEA0_PERFCOUNTER_RSLT_CNTL__STOP_ALL_ON_SATURATE__SHIFT 0x1a
5087#define MMEA0_PERFCOUNTER_RSLT_CNTL__PERF_COUNTER_SELECT_MASK 0x0000000FL
5088#define MMEA0_PERFCOUNTER_RSLT_CNTL__START_TRIGGER_MASK 0x0000FF00L
5089#define MMEA0_PERFCOUNTER_RSLT_CNTL__STOP_TRIGGER_MASK 0x00FF0000L
5090#define MMEA0_PERFCOUNTER_RSLT_CNTL__ENABLE_ANY_MASK 0x01000000L
5091#define MMEA0_PERFCOUNTER_RSLT_CNTL__CLEAR_ALL_MASK 0x02000000L
5092#define MMEA0_PERFCOUNTER_RSLT_CNTL__STOP_ALL_ON_SATURATE_MASK 0x04000000L
5093//MMEA0_EDC_CNT
5094#define MMEA0_EDC_CNT__DRAMRD_CMDMEM_SEC_COUNT__SHIFT 0x0
5095#define MMEA0_EDC_CNT__DRAMRD_CMDMEM_DED_COUNT__SHIFT 0x2
5096#define MMEA0_EDC_CNT__DRAMWR_CMDMEM_SEC_COUNT__SHIFT 0x4
5097#define MMEA0_EDC_CNT__DRAMWR_CMDMEM_DED_COUNT__SHIFT 0x6
5098#define MMEA0_EDC_CNT__DRAMWR_DATAMEM_SEC_COUNT__SHIFT 0x8
5099#define MMEA0_EDC_CNT__DRAMWR_DATAMEM_DED_COUNT__SHIFT 0xa
5100#define MMEA0_EDC_CNT__RRET_TAGMEM_SEC_COUNT__SHIFT 0xc
5101#define MMEA0_EDC_CNT__RRET_TAGMEM_DED_COUNT__SHIFT 0xe
5102#define MMEA0_EDC_CNT__WRET_TAGMEM_SEC_COUNT__SHIFT 0x10
5103#define MMEA0_EDC_CNT__WRET_TAGMEM_DED_COUNT__SHIFT 0x12
5104#define MMEA0_EDC_CNT__DRAMRD_PAGEMEM_SED_COUNT__SHIFT 0x14
5105#define MMEA0_EDC_CNT__DRAMWR_PAGEMEM_SED_COUNT__SHIFT 0x16
5106#define MMEA0_EDC_CNT__IORD_CMDMEM_SED_COUNT__SHIFT 0x18
5107#define MMEA0_EDC_CNT__IOWR_CMDMEM_SED_COUNT__SHIFT 0x1a
5108#define MMEA0_EDC_CNT__IOWR_DATAMEM_SED_COUNT__SHIFT 0x1c
5109#define MMEA0_EDC_CNT__DRAMRD_CMDMEM_SEC_COUNT_MASK 0x00000003L
5110#define MMEA0_EDC_CNT__DRAMRD_CMDMEM_DED_COUNT_MASK 0x0000000CL
5111#define MMEA0_EDC_CNT__DRAMWR_CMDMEM_SEC_COUNT_MASK 0x00000030L
5112#define MMEA0_EDC_CNT__DRAMWR_CMDMEM_DED_COUNT_MASK 0x000000C0L
5113#define MMEA0_EDC_CNT__DRAMWR_DATAMEM_SEC_COUNT_MASK 0x00000300L
5114#define MMEA0_EDC_CNT__DRAMWR_DATAMEM_DED_COUNT_MASK 0x00000C00L
5115#define MMEA0_EDC_CNT__RRET_TAGMEM_SEC_COUNT_MASK 0x00003000L
5116#define MMEA0_EDC_CNT__RRET_TAGMEM_DED_COUNT_MASK 0x0000C000L
5117#define MMEA0_EDC_CNT__WRET_TAGMEM_SEC_COUNT_MASK 0x00030000L
5118#define MMEA0_EDC_CNT__WRET_TAGMEM_DED_COUNT_MASK 0x000C0000L
5119#define MMEA0_EDC_CNT__DRAMRD_PAGEMEM_SED_COUNT_MASK 0x00300000L
5120#define MMEA0_EDC_CNT__DRAMWR_PAGEMEM_SED_COUNT_MASK 0x00C00000L
5121#define MMEA0_EDC_CNT__IORD_CMDMEM_SED_COUNT_MASK 0x03000000L
5122#define MMEA0_EDC_CNT__IOWR_CMDMEM_SED_COUNT_MASK 0x0C000000L
5123#define MMEA0_EDC_CNT__IOWR_DATAMEM_SED_COUNT_MASK 0x30000000L
5124//MMEA0_EDC_CNT2
5125#define MMEA0_EDC_CNT2__GMIRD_CMDMEM_SEC_COUNT__SHIFT 0x0
5126#define MMEA0_EDC_CNT2__GMIRD_CMDMEM_DED_COUNT__SHIFT 0x2
5127#define MMEA0_EDC_CNT2__GMIWR_CMDMEM_SEC_COUNT__SHIFT 0x4
5128#define MMEA0_EDC_CNT2__GMIWR_CMDMEM_DED_COUNT__SHIFT 0x6
5129#define MMEA0_EDC_CNT2__GMIWR_DATAMEM_SEC_COUNT__SHIFT 0x8
5130#define MMEA0_EDC_CNT2__GMIWR_DATAMEM_DED_COUNT__SHIFT 0xa
5131#define MMEA0_EDC_CNT2__GMIRD_PAGEMEM_SED_COUNT__SHIFT 0xc
5132#define MMEA0_EDC_CNT2__GMIWR_PAGEMEM_SED_COUNT__SHIFT 0xe
5133#define MMEA0_EDC_CNT2__GMIRD_CMDMEM_SEC_COUNT_MASK 0x00000003L
5134#define MMEA0_EDC_CNT2__GMIRD_CMDMEM_DED_COUNT_MASK 0x0000000CL
5135#define MMEA0_EDC_CNT2__GMIWR_CMDMEM_SEC_COUNT_MASK 0x00000030L
5136#define MMEA0_EDC_CNT2__GMIWR_CMDMEM_DED_COUNT_MASK 0x000000C0L
5137#define MMEA0_EDC_CNT2__GMIWR_DATAMEM_SEC_COUNT_MASK 0x00000300L
5138#define MMEA0_EDC_CNT2__GMIWR_DATAMEM_DED_COUNT_MASK 0x00000C00L
5139#define MMEA0_EDC_CNT2__GMIRD_PAGEMEM_SED_COUNT_MASK 0x00003000L
5140#define MMEA0_EDC_CNT2__GMIWR_PAGEMEM_SED_COUNT_MASK 0x0000C000L
5141//MMEA0_DSM_CNTL
5142#define MMEA0_DSM_CNTL__DRAMRD_CMDMEM_DSM_IRRITATOR_DATA__SHIFT 0x0
5143#define MMEA0_DSM_CNTL__DRAMRD_CMDMEM_ENABLE_SINGLE_WRITE__SHIFT 0x2
5144#define MMEA0_DSM_CNTL__DRAMWR_CMDMEM_DSM_IRRITATOR_DATA__SHIFT 0x3
5145#define MMEA0_DSM_CNTL__DRAMWR_CMDMEM_ENABLE_SINGLE_WRITE__SHIFT 0x5
5146#define MMEA0_DSM_CNTL__DRAMWR_DATAMEM_DSM_IRRITATOR_DATA__SHIFT 0x6
5147#define MMEA0_DSM_CNTL__DRAMWR_DATAMEM_ENABLE_SINGLE_WRITE__SHIFT 0x8
5148#define MMEA0_DSM_CNTL__RRET_TAGMEM_DSM_IRRITATOR_DATA__SHIFT 0x9
5149#define MMEA0_DSM_CNTL__RRET_TAGMEM_ENABLE_SINGLE_WRITE__SHIFT 0xb
5150#define MMEA0_DSM_CNTL__WRET_TAGMEM_DSM_IRRITATOR_DATA__SHIFT 0xc
5151#define MMEA0_DSM_CNTL__WRET_TAGMEM_ENABLE_SINGLE_WRITE__SHIFT 0xe
5152#define MMEA0_DSM_CNTL__GMIRD_CMDMEM_DSM_IRRITATOR_DATA__SHIFT 0xf
5153#define MMEA0_DSM_CNTL__GMIRD_CMDMEM_ENABLE_SINGLE_WRITE__SHIFT 0x11
5154#define MMEA0_DSM_CNTL__GMIWR_CMDMEM_DSM_IRRITATOR_DATA__SHIFT 0x12
5155#define MMEA0_DSM_CNTL__GMIWR_CMDMEM_ENABLE_SINGLE_WRITE__SHIFT 0x14
5156#define MMEA0_DSM_CNTL__GMIWR_DATAMEM_DSM_IRRITATOR_DATA__SHIFT 0x15
5157#define MMEA0_DSM_CNTL__GMIWR_DATAMEM_ENABLE_SINGLE_WRITE__SHIFT 0x17
5158#define MMEA0_DSM_CNTL__DRAMRD_CMDMEM_DSM_IRRITATOR_DATA_MASK 0x00000003L
5159#define MMEA0_DSM_CNTL__DRAMRD_CMDMEM_ENABLE_SINGLE_WRITE_MASK 0x00000004L
5160#define MMEA0_DSM_CNTL__DRAMWR_CMDMEM_DSM_IRRITATOR_DATA_MASK 0x00000018L
5161#define MMEA0_DSM_CNTL__DRAMWR_CMDMEM_ENABLE_SINGLE_WRITE_MASK 0x00000020L
5162#define MMEA0_DSM_CNTL__DRAMWR_DATAMEM_DSM_IRRITATOR_DATA_MASK 0x000000C0L
5163#define MMEA0_DSM_CNTL__DRAMWR_DATAMEM_ENABLE_SINGLE_WRITE_MASK 0x00000100L
5164#define MMEA0_DSM_CNTL__RRET_TAGMEM_DSM_IRRITATOR_DATA_MASK 0x00000600L
5165#define MMEA0_DSM_CNTL__RRET_TAGMEM_ENABLE_SINGLE_WRITE_MASK 0x00000800L
5166#define MMEA0_DSM_CNTL__WRET_TAGMEM_DSM_IRRITATOR_DATA_MASK 0x00003000L
5167#define MMEA0_DSM_CNTL__WRET_TAGMEM_ENABLE_SINGLE_WRITE_MASK 0x00004000L
5168#define MMEA0_DSM_CNTL__GMIRD_CMDMEM_DSM_IRRITATOR_DATA_MASK 0x00018000L
5169#define MMEA0_DSM_CNTL__GMIRD_CMDMEM_ENABLE_SINGLE_WRITE_MASK 0x00020000L
5170#define MMEA0_DSM_CNTL__GMIWR_CMDMEM_DSM_IRRITATOR_DATA_MASK 0x000C0000L
5171#define MMEA0_DSM_CNTL__GMIWR_CMDMEM_ENABLE_SINGLE_WRITE_MASK 0x00100000L
5172#define MMEA0_DSM_CNTL__GMIWR_DATAMEM_DSM_IRRITATOR_DATA_MASK 0x00600000L
5173#define MMEA0_DSM_CNTL__GMIWR_DATAMEM_ENABLE_SINGLE_WRITE_MASK 0x00800000L
5174//MMEA0_DSM_CNTLA
5175#define MMEA0_DSM_CNTLA__DRAMRD_PAGEMEM_DSM_IRRITATOR_DATA__SHIFT 0x0
5176#define MMEA0_DSM_CNTLA__DRAMRD_PAGEMEM_ENABLE_SINGLE_WRITE__SHIFT 0x2
5177#define MMEA0_DSM_CNTLA__DRAMWR_PAGEMEM_DSM_IRRITATOR_DATA__SHIFT 0x3
5178#define MMEA0_DSM_CNTLA__DRAMWR_PAGEMEM_ENABLE_SINGLE_WRITE__SHIFT 0x5
5179#define MMEA0_DSM_CNTLA__IORD_CMDMEM_DSM_IRRITATOR_DATA__SHIFT 0x6
5180#define MMEA0_DSM_CNTLA__IORD_CMDMEM_ENABLE_SINGLE_WRITE__SHIFT 0x8
5181#define MMEA0_DSM_CNTLA__IOWR_CMDMEM_DSM_IRRITATOR_DATA__SHIFT 0x9
5182#define MMEA0_DSM_CNTLA__IOWR_CMDMEM_ENABLE_SINGLE_WRITE__SHIFT 0xb
5183#define MMEA0_DSM_CNTLA__IOWR_DATAMEM_DSM_IRRITATOR_DATA__SHIFT 0xc
5184#define MMEA0_DSM_CNTLA__IOWR_DATAMEM_ENABLE_SINGLE_WRITE__SHIFT 0xe
5185#define MMEA0_DSM_CNTLA__GMIRD_PAGEMEM_DSM_IRRITATOR_DATA__SHIFT 0xf
5186#define MMEA0_DSM_CNTLA__GMIRD_PAGEMEM_ENABLE_SINGLE_WRITE__SHIFT 0x11
5187#define MMEA0_DSM_CNTLA__GMIWR_PAGEMEM_DSM_IRRITATOR_DATA__SHIFT 0x12
5188#define MMEA0_DSM_CNTLA__GMIWR_PAGEMEM_ENABLE_SINGLE_WRITE__SHIFT 0x14
5189#define MMEA0_DSM_CNTLA__DRAMRD_PAGEMEM_DSM_IRRITATOR_DATA_MASK 0x00000003L
5190#define MMEA0_DSM_CNTLA__DRAMRD_PAGEMEM_ENABLE_SINGLE_WRITE_MASK 0x00000004L
5191#define MMEA0_DSM_CNTLA__DRAMWR_PAGEMEM_DSM_IRRITATOR_DATA_MASK 0x00000018L
5192#define MMEA0_DSM_CNTLA__DRAMWR_PAGEMEM_ENABLE_SINGLE_WRITE_MASK 0x00000020L
5193#define MMEA0_DSM_CNTLA__IORD_CMDMEM_DSM_IRRITATOR_DATA_MASK 0x000000C0L
5194#define MMEA0_DSM_CNTLA__IORD_CMDMEM_ENABLE_SINGLE_WRITE_MASK 0x00000100L
5195#define MMEA0_DSM_CNTLA__IOWR_CMDMEM_DSM_IRRITATOR_DATA_MASK 0x00000600L
5196#define MMEA0_DSM_CNTLA__IOWR_CMDMEM_ENABLE_SINGLE_WRITE_MASK 0x00000800L
5197#define MMEA0_DSM_CNTLA__IOWR_DATAMEM_DSM_IRRITATOR_DATA_MASK 0x00003000L
5198#define MMEA0_DSM_CNTLA__IOWR_DATAMEM_ENABLE_SINGLE_WRITE_MASK 0x00004000L
5199#define MMEA0_DSM_CNTLA__GMIRD_PAGEMEM_DSM_IRRITATOR_DATA_MASK 0x00018000L
5200#define MMEA0_DSM_CNTLA__GMIRD_PAGEMEM_ENABLE_SINGLE_WRITE_MASK 0x00020000L
5201#define MMEA0_DSM_CNTLA__GMIWR_PAGEMEM_DSM_IRRITATOR_DATA_MASK 0x000C0000L
5202#define MMEA0_DSM_CNTLA__GMIWR_PAGEMEM_ENABLE_SINGLE_WRITE_MASK 0x00100000L
5203//MMEA0_DSM_CNTLB
5204//MMEA0_DSM_CNTL2
5205#define MMEA0_DSM_CNTL2__DRAMRD_CMDMEM_ENABLE_ERROR_INJECT__SHIFT 0x0
5206#define MMEA0_DSM_CNTL2__DRAMRD_CMDMEM_SELECT_INJECT_DELAY__SHIFT 0x2
5207#define MMEA0_DSM_CNTL2__DRAMWR_CMDMEM_ENABLE_ERROR_INJECT__SHIFT 0x3
5208#define MMEA0_DSM_CNTL2__DRAMWR_CMDMEM_SELECT_INJECT_DELAY__SHIFT 0x5
5209#define MMEA0_DSM_CNTL2__DRAMWR_DATAMEM_ENABLE_ERROR_INJECT__SHIFT 0x6
5210#define MMEA0_DSM_CNTL2__DRAMWR_DATAMEM_SELECT_INJECT_DELAY__SHIFT 0x8
5211#define MMEA0_DSM_CNTL2__RRET_TAGMEM_ENABLE_ERROR_INJECT__SHIFT 0x9
5212#define MMEA0_DSM_CNTL2__RRET_TAGMEM_SELECT_INJECT_DELAY__SHIFT 0xb
5213#define MMEA0_DSM_CNTL2__WRET_TAGMEM_ENABLE_ERROR_INJECT__SHIFT 0xc
5214#define MMEA0_DSM_CNTL2__WRET_TAGMEM_SELECT_INJECT_DELAY__SHIFT 0xe
5215#define MMEA0_DSM_CNTL2__GMIRD_CMDMEM_ENABLE_ERROR_INJECT__SHIFT 0xf
5216#define MMEA0_DSM_CNTL2__GMIRD_CMDMEM_SELECT_INJECT_DELAY__SHIFT 0x11
5217#define MMEA0_DSM_CNTL2__GMIWR_CMDMEM_ENABLE_ERROR_INJECT__SHIFT 0x12
5218#define MMEA0_DSM_CNTL2__GMIWR_CMDMEM_SELECT_INJECT_DELAY__SHIFT 0x14
5219#define MMEA0_DSM_CNTL2__GMIWR_DATAMEM_ENABLE_ERROR_INJECT__SHIFT 0x15
5220#define MMEA0_DSM_CNTL2__GMIWR_DATAMEM_SELECT_INJECT_DELAY__SHIFT 0x17
5221#define MMEA0_DSM_CNTL2__INJECT_DELAY__SHIFT 0x1a
5222#define MMEA0_DSM_CNTL2__DRAMRD_CMDMEM_ENABLE_ERROR_INJECT_MASK 0x00000003L
5223#define MMEA0_DSM_CNTL2__DRAMRD_CMDMEM_SELECT_INJECT_DELAY_MASK 0x00000004L
5224#define MMEA0_DSM_CNTL2__DRAMWR_CMDMEM_ENABLE_ERROR_INJECT_MASK 0x00000018L
5225#define MMEA0_DSM_CNTL2__DRAMWR_CMDMEM_SELECT_INJECT_DELAY_MASK 0x00000020L
5226#define MMEA0_DSM_CNTL2__DRAMWR_DATAMEM_ENABLE_ERROR_INJECT_MASK 0x000000C0L
5227#define MMEA0_DSM_CNTL2__DRAMWR_DATAMEM_SELECT_INJECT_DELAY_MASK 0x00000100L
5228#define MMEA0_DSM_CNTL2__RRET_TAGMEM_ENABLE_ERROR_INJECT_MASK 0x00000600L
5229#define MMEA0_DSM_CNTL2__RRET_TAGMEM_SELECT_INJECT_DELAY_MASK 0x00000800L
5230#define MMEA0_DSM_CNTL2__WRET_TAGMEM_ENABLE_ERROR_INJECT_MASK 0x00003000L
5231#define MMEA0_DSM_CNTL2__WRET_TAGMEM_SELECT_INJECT_DELAY_MASK 0x00004000L
5232#define MMEA0_DSM_CNTL2__GMIRD_CMDMEM_ENABLE_ERROR_INJECT_MASK 0x00018000L
5233#define MMEA0_DSM_CNTL2__GMIRD_CMDMEM_SELECT_INJECT_DELAY_MASK 0x00020000L
5234#define MMEA0_DSM_CNTL2__GMIWR_CMDMEM_ENABLE_ERROR_INJECT_MASK 0x000C0000L
5235#define MMEA0_DSM_CNTL2__GMIWR_CMDMEM_SELECT_INJECT_DELAY_MASK 0x00100000L
5236#define MMEA0_DSM_CNTL2__GMIWR_DATAMEM_ENABLE_ERROR_INJECT_MASK 0x00600000L
5237#define MMEA0_DSM_CNTL2__GMIWR_DATAMEM_SELECT_INJECT_DELAY_MASK 0x00800000L
5238#define MMEA0_DSM_CNTL2__INJECT_DELAY_MASK 0xFC000000L
5239//MMEA0_DSM_CNTL2A
5240#define MMEA0_DSM_CNTL2A__DRAMRD_PAGEMEM_ENABLE_ERROR_INJECT__SHIFT 0x0
5241#define MMEA0_DSM_CNTL2A__DRAMRD_PAGEMEM_SELECT_INJECT_DELAY__SHIFT 0x2
5242#define MMEA0_DSM_CNTL2A__DRAMWR_PAGEMEM_ENABLE_ERROR_INJECT__SHIFT 0x3
5243#define MMEA0_DSM_CNTL2A__DRAMWR_PAGEMEM_SELECT_INJECT_DELAY__SHIFT 0x5
5244#define MMEA0_DSM_CNTL2A__IORD_CMDMEM_ENABLE_ERROR_INJECT__SHIFT 0x6
5245#define MMEA0_DSM_CNTL2A__IORD_CMDMEM_SELECT_INJECT_DELAY__SHIFT 0x8
5246#define MMEA0_DSM_CNTL2A__IOWR_CMDMEM_ENABLE_ERROR_INJECT__SHIFT 0x9
5247#define MMEA0_DSM_CNTL2A__IOWR_CMDMEM_SELECT_INJECT_DELAY__SHIFT 0xb
5248#define MMEA0_DSM_CNTL2A__IOWR_DATAMEM_ENABLE_ERROR_INJECT__SHIFT 0xc
5249#define MMEA0_DSM_CNTL2A__IOWR_DATAMEM_SELECT_INJECT_DELAY__SHIFT 0xe
5250#define MMEA0_DSM_CNTL2A__GMIRD_PAGEMEM_ENABLE_ERROR_INJECT__SHIFT 0xf
5251#define MMEA0_DSM_CNTL2A__GMIRD_PAGEMEM_SELECT_INJECT_DELAY__SHIFT 0x11
5252#define MMEA0_DSM_CNTL2A__GMIWR_PAGEMEM_ENABLE_ERROR_INJECT__SHIFT 0x12
5253#define MMEA0_DSM_CNTL2A__GMIWR_PAGEMEM_SELECT_INJECT_DELAY__SHIFT 0x14
5254#define MMEA0_DSM_CNTL2A__DRAMRD_PAGEMEM_ENABLE_ERROR_INJECT_MASK 0x00000003L
5255#define MMEA0_DSM_CNTL2A__DRAMRD_PAGEMEM_SELECT_INJECT_DELAY_MASK 0x00000004L
5256#define MMEA0_DSM_CNTL2A__DRAMWR_PAGEMEM_ENABLE_ERROR_INJECT_MASK 0x00000018L
5257#define MMEA0_DSM_CNTL2A__DRAMWR_PAGEMEM_SELECT_INJECT_DELAY_MASK 0x00000020L
5258#define MMEA0_DSM_CNTL2A__IORD_CMDMEM_ENABLE_ERROR_INJECT_MASK 0x000000C0L
5259#define MMEA0_DSM_CNTL2A__IORD_CMDMEM_SELECT_INJECT_DELAY_MASK 0x00000100L
5260#define MMEA0_DSM_CNTL2A__IOWR_CMDMEM_ENABLE_ERROR_INJECT_MASK 0x00000600L
5261#define MMEA0_DSM_CNTL2A__IOWR_CMDMEM_SELECT_INJECT_DELAY_MASK 0x00000800L
5262#define MMEA0_DSM_CNTL2A__IOWR_DATAMEM_ENABLE_ERROR_INJECT_MASK 0x00003000L
5263#define MMEA0_DSM_CNTL2A__IOWR_DATAMEM_SELECT_INJECT_DELAY_MASK 0x00004000L
5264#define MMEA0_DSM_CNTL2A__GMIRD_PAGEMEM_ENABLE_ERROR_INJECT_MASK 0x00018000L
5265#define MMEA0_DSM_CNTL2A__GMIRD_PAGEMEM_SELECT_INJECT_DELAY_MASK 0x00020000L
5266#define MMEA0_DSM_CNTL2A__GMIWR_PAGEMEM_ENABLE_ERROR_INJECT_MASK 0x000C0000L
5267#define MMEA0_DSM_CNTL2A__GMIWR_PAGEMEM_SELECT_INJECT_DELAY_MASK 0x00100000L
5268//MMEA0_DSM_CNTL2B
5269//MMEA0_CGTT_CLK_CTRL
5270#define MMEA0_CGTT_CLK_CTRL__ON_DELAY__SHIFT 0x0
5271#define MMEA0_CGTT_CLK_CTRL__OFF_HYSTERESIS__SHIFT 0x4
5272#define MMEA0_CGTT_CLK_CTRL__SOFT_STALL_OVERRIDE_WRITE__SHIFT 0x14
5273#define MMEA0_CGTT_CLK_CTRL__SOFT_STALL_OVERRIDE_READ__SHIFT 0x15
5274#define MMEA0_CGTT_CLK_CTRL__SOFT_STALL_OVERRIDE_RETURN__SHIFT 0x16
5275#define MMEA0_CGTT_CLK_CTRL__LS_OVERRIDE__SHIFT 0x1b
5276#define MMEA0_CGTT_CLK_CTRL__SOFT_OVERRIDE_WRITE__SHIFT 0x1c
5277#define MMEA0_CGTT_CLK_CTRL__SOFT_OVERRIDE_READ__SHIFT 0x1d
5278#define MMEA0_CGTT_CLK_CTRL__SOFT_OVERRIDE_RETURN__SHIFT 0x1e
5279#define MMEA0_CGTT_CLK_CTRL__SOFT_OVERRIDE_REGISTER__SHIFT 0x1f
5280#define MMEA0_CGTT_CLK_CTRL__ON_DELAY_MASK 0x0000000FL
5281#define MMEA0_CGTT_CLK_CTRL__OFF_HYSTERESIS_MASK 0x00000FF0L
5282#define MMEA0_CGTT_CLK_CTRL__SOFT_STALL_OVERRIDE_WRITE_MASK 0x00100000L
5283#define MMEA0_CGTT_CLK_CTRL__SOFT_STALL_OVERRIDE_READ_MASK 0x00200000L
5284#define MMEA0_CGTT_CLK_CTRL__SOFT_STALL_OVERRIDE_RETURN_MASK 0x00400000L
5285#define MMEA0_CGTT_CLK_CTRL__LS_OVERRIDE_MASK 0x08000000L
5286#define MMEA0_CGTT_CLK_CTRL__SOFT_OVERRIDE_WRITE_MASK 0x10000000L
5287#define MMEA0_CGTT_CLK_CTRL__SOFT_OVERRIDE_READ_MASK 0x20000000L
5288#define MMEA0_CGTT_CLK_CTRL__SOFT_OVERRIDE_RETURN_MASK 0x40000000L
5289#define MMEA0_CGTT_CLK_CTRL__SOFT_OVERRIDE_REGISTER_MASK 0x80000000L
5290//MMEA0_EDC_MODE
5291#define MMEA0_EDC_MODE__COUNT_FED_OUT__SHIFT 0x10
5292#define MMEA0_EDC_MODE__GATE_FUE__SHIFT 0x11
5293#define MMEA0_EDC_MODE__DED_MODE__SHIFT 0x14
5294#define MMEA0_EDC_MODE__PROP_FED__SHIFT 0x1d
5295#define MMEA0_EDC_MODE__BYPASS__SHIFT 0x1f
5296#define MMEA0_EDC_MODE__COUNT_FED_OUT_MASK 0x00010000L
5297#define MMEA0_EDC_MODE__GATE_FUE_MASK 0x00020000L
5298#define MMEA0_EDC_MODE__DED_MODE_MASK 0x00300000L
5299#define MMEA0_EDC_MODE__PROP_FED_MASK 0x20000000L
5300#define MMEA0_EDC_MODE__BYPASS_MASK 0x80000000L
5301//MMEA0_ERR_STATUS
5302#define MMEA0_ERR_STATUS__SDP_RDRSP_STATUS__SHIFT 0x0
5303#define MMEA0_ERR_STATUS__SDP_WRRSP_STATUS__SHIFT 0x4
5304#define MMEA0_ERR_STATUS__SDP_RDRSP_DATASTATUS__SHIFT 0x8
5305#define MMEA0_ERR_STATUS__SDP_RDRSP_DATAPARITY_ERROR__SHIFT 0xa
5306#define MMEA0_ERR_STATUS__CLEAR_ERROR_STATUS__SHIFT 0xb
5307#define MMEA0_ERR_STATUS__BUSY_ON_ERROR__SHIFT 0xc
5308#define MMEA0_ERR_STATUS__FUE_FLAG__SHIFT 0xd
5309#define MMEA0_ERR_STATUS__SDP_RDRSP_STATUS_MASK 0x0000000FL
5310#define MMEA0_ERR_STATUS__SDP_WRRSP_STATUS_MASK 0x000000F0L
5311#define MMEA0_ERR_STATUS__SDP_RDRSP_DATASTATUS_MASK 0x00000300L
5312#define MMEA0_ERR_STATUS__SDP_RDRSP_DATAPARITY_ERROR_MASK 0x00000400L
5313#define MMEA0_ERR_STATUS__CLEAR_ERROR_STATUS_MASK 0x00000800L
5314#define MMEA0_ERR_STATUS__BUSY_ON_ERROR_MASK 0x00001000L
5315#define MMEA0_ERR_STATUS__FUE_FLAG_MASK 0x00002000L
5316//MMEA0_MISC2
5317#define MMEA0_MISC2__CSGROUP_SWAP_IN_DRAM_ARB__SHIFT 0x0
5318#define MMEA0_MISC2__CSGROUP_SWAP_IN_GMI_ARB__SHIFT 0x1
5319#define MMEA0_MISC2__CSGRP_BURST_LIMIT_DATA_DRAM__SHIFT 0x2
5320#define MMEA0_MISC2__CSGRP_BURST_LIMIT_DATA_GMI__SHIFT 0x7
5321#define MMEA0_MISC2__IO_RDWR_PRIORITY_ENABLE__SHIFT 0xc
5322#define MMEA0_MISC2__CSGROUP_SWAP_IN_DRAM_ARB_MASK 0x00000001L
5323#define MMEA0_MISC2__CSGROUP_SWAP_IN_GMI_ARB_MASK 0x00000002L
5324#define MMEA0_MISC2__CSGRP_BURST_LIMIT_DATA_DRAM_MASK 0x0000007CL
5325#define MMEA0_MISC2__CSGRP_BURST_LIMIT_DATA_GMI_MASK 0x00000F80L
5326#define MMEA0_MISC2__IO_RDWR_PRIORITY_ENABLE_MASK 0x00001000L
5327//MMEA1_DRAM_RD_CLI2GRP_MAP0
5328#define MMEA1_DRAM_RD_CLI2GRP_MAP0__CID0_GROUP__SHIFT 0x0
5329#define MMEA1_DRAM_RD_CLI2GRP_MAP0__CID1_GROUP__SHIFT 0x2
5330#define MMEA1_DRAM_RD_CLI2GRP_MAP0__CID2_GROUP__SHIFT 0x4
5331#define MMEA1_DRAM_RD_CLI2GRP_MAP0__CID3_GROUP__SHIFT 0x6
5332#define MMEA1_DRAM_RD_CLI2GRP_MAP0__CID4_GROUP__SHIFT 0x8
5333#define MMEA1_DRAM_RD_CLI2GRP_MAP0__CID5_GROUP__SHIFT 0xa
5334#define MMEA1_DRAM_RD_CLI2GRP_MAP0__CID6_GROUP__SHIFT 0xc
5335#define MMEA1_DRAM_RD_CLI2GRP_MAP0__CID7_GROUP__SHIFT 0xe
5336#define MMEA1_DRAM_RD_CLI2GRP_MAP0__CID8_GROUP__SHIFT 0x10
5337#define MMEA1_DRAM_RD_CLI2GRP_MAP0__CID9_GROUP__SHIFT 0x12
5338#define MMEA1_DRAM_RD_CLI2GRP_MAP0__CID10_GROUP__SHIFT 0x14
5339#define MMEA1_DRAM_RD_CLI2GRP_MAP0__CID11_GROUP__SHIFT 0x16
5340#define MMEA1_DRAM_RD_CLI2GRP_MAP0__CID12_GROUP__SHIFT 0x18
5341#define MMEA1_DRAM_RD_CLI2GRP_MAP0__CID13_GROUP__SHIFT 0x1a
5342#define MMEA1_DRAM_RD_CLI2GRP_MAP0__CID14_GROUP__SHIFT 0x1c
5343#define MMEA1_DRAM_RD_CLI2GRP_MAP0__CID15_GROUP__SHIFT 0x1e
5344#define MMEA1_DRAM_RD_CLI2GRP_MAP0__CID0_GROUP_MASK 0x00000003L
5345#define MMEA1_DRAM_RD_CLI2GRP_MAP0__CID1_GROUP_MASK 0x0000000CL
5346#define MMEA1_DRAM_RD_CLI2GRP_MAP0__CID2_GROUP_MASK 0x00000030L
5347#define MMEA1_DRAM_RD_CLI2GRP_MAP0__CID3_GROUP_MASK 0x000000C0L
5348#define MMEA1_DRAM_RD_CLI2GRP_MAP0__CID4_GROUP_MASK 0x00000300L
5349#define MMEA1_DRAM_RD_CLI2GRP_MAP0__CID5_GROUP_MASK 0x00000C00L
5350#define MMEA1_DRAM_RD_CLI2GRP_MAP0__CID6_GROUP_MASK 0x00003000L
5351#define MMEA1_DRAM_RD_CLI2GRP_MAP0__CID7_GROUP_MASK 0x0000C000L
5352#define MMEA1_DRAM_RD_CLI2GRP_MAP0__CID8_GROUP_MASK 0x00030000L
5353#define MMEA1_DRAM_RD_CLI2GRP_MAP0__CID9_GROUP_MASK 0x000C0000L
5354#define MMEA1_DRAM_RD_CLI2GRP_MAP0__CID10_GROUP_MASK 0x00300000L
5355#define MMEA1_DRAM_RD_CLI2GRP_MAP0__CID11_GROUP_MASK 0x00C00000L
5356#define MMEA1_DRAM_RD_CLI2GRP_MAP0__CID12_GROUP_MASK 0x03000000L
5357#define MMEA1_DRAM_RD_CLI2GRP_MAP0__CID13_GROUP_MASK 0x0C000000L
5358#define MMEA1_DRAM_RD_CLI2GRP_MAP0__CID14_GROUP_MASK 0x30000000L
5359#define MMEA1_DRAM_RD_CLI2GRP_MAP0__CID15_GROUP_MASK 0xC0000000L
5360//MMEA1_DRAM_RD_CLI2GRP_MAP1
5361#define MMEA1_DRAM_RD_CLI2GRP_MAP1__CID16_GROUP__SHIFT 0x0
5362#define MMEA1_DRAM_RD_CLI2GRP_MAP1__CID17_GROUP__SHIFT 0x2
5363#define MMEA1_DRAM_RD_CLI2GRP_MAP1__CID18_GROUP__SHIFT 0x4
5364#define MMEA1_DRAM_RD_CLI2GRP_MAP1__CID19_GROUP__SHIFT 0x6
5365#define MMEA1_DRAM_RD_CLI2GRP_MAP1__CID20_GROUP__SHIFT 0x8
5366#define MMEA1_DRAM_RD_CLI2GRP_MAP1__CID21_GROUP__SHIFT 0xa
5367#define MMEA1_DRAM_RD_CLI2GRP_MAP1__CID22_GROUP__SHIFT 0xc
5368#define MMEA1_DRAM_RD_CLI2GRP_MAP1__CID23_GROUP__SHIFT 0xe
5369#define MMEA1_DRAM_RD_CLI2GRP_MAP1__CID24_GROUP__SHIFT 0x10
5370#define MMEA1_DRAM_RD_CLI2GRP_MAP1__CID25_GROUP__SHIFT 0x12
5371#define MMEA1_DRAM_RD_CLI2GRP_MAP1__CID26_GROUP__SHIFT 0x14
5372#define MMEA1_DRAM_RD_CLI2GRP_MAP1__CID27_GROUP__SHIFT 0x16
5373#define MMEA1_DRAM_RD_CLI2GRP_MAP1__CID28_GROUP__SHIFT 0x18
5374#define MMEA1_DRAM_RD_CLI2GRP_MAP1__CID29_GROUP__SHIFT 0x1a
5375#define MMEA1_DRAM_RD_CLI2GRP_MAP1__CID30_GROUP__SHIFT 0x1c
5376#define MMEA1_DRAM_RD_CLI2GRP_MAP1__CID31_GROUP__SHIFT 0x1e
5377#define MMEA1_DRAM_RD_CLI2GRP_MAP1__CID16_GROUP_MASK 0x00000003L
5378#define MMEA1_DRAM_RD_CLI2GRP_MAP1__CID17_GROUP_MASK 0x0000000CL
5379#define MMEA1_DRAM_RD_CLI2GRP_MAP1__CID18_GROUP_MASK 0x00000030L
5380#define MMEA1_DRAM_RD_CLI2GRP_MAP1__CID19_GROUP_MASK 0x000000C0L
5381#define MMEA1_DRAM_RD_CLI2GRP_MAP1__CID20_GROUP_MASK 0x00000300L
5382#define MMEA1_DRAM_RD_CLI2GRP_MAP1__CID21_GROUP_MASK 0x00000C00L
5383#define MMEA1_DRAM_RD_CLI2GRP_MAP1__CID22_GROUP_MASK 0x00003000L
5384#define MMEA1_DRAM_RD_CLI2GRP_MAP1__CID23_GROUP_MASK 0x0000C000L
5385#define MMEA1_DRAM_RD_CLI2GRP_MAP1__CID24_GROUP_MASK 0x00030000L
5386#define MMEA1_DRAM_RD_CLI2GRP_MAP1__CID25_GROUP_MASK 0x000C0000L
5387#define MMEA1_DRAM_RD_CLI2GRP_MAP1__CID26_GROUP_MASK 0x00300000L
5388#define MMEA1_DRAM_RD_CLI2GRP_MAP1__CID27_GROUP_MASK 0x00C00000L
5389#define MMEA1_DRAM_RD_CLI2GRP_MAP1__CID28_GROUP_MASK 0x03000000L
5390#define MMEA1_DRAM_RD_CLI2GRP_MAP1__CID29_GROUP_MASK 0x0C000000L
5391#define MMEA1_DRAM_RD_CLI2GRP_MAP1__CID30_GROUP_MASK 0x30000000L
5392#define MMEA1_DRAM_RD_CLI2GRP_MAP1__CID31_GROUP_MASK 0xC0000000L
5393//MMEA1_DRAM_WR_CLI2GRP_MAP0
5394#define MMEA1_DRAM_WR_CLI2GRP_MAP0__CID0_GROUP__SHIFT 0x0
5395#define MMEA1_DRAM_WR_CLI2GRP_MAP0__CID1_GROUP__SHIFT 0x2
5396#define MMEA1_DRAM_WR_CLI2GRP_MAP0__CID2_GROUP__SHIFT 0x4
5397#define MMEA1_DRAM_WR_CLI2GRP_MAP0__CID3_GROUP__SHIFT 0x6
5398#define MMEA1_DRAM_WR_CLI2GRP_MAP0__CID4_GROUP__SHIFT 0x8
5399#define MMEA1_DRAM_WR_CLI2GRP_MAP0__CID5_GROUP__SHIFT 0xa
5400#define MMEA1_DRAM_WR_CLI2GRP_MAP0__CID6_GROUP__SHIFT 0xc
5401#define MMEA1_DRAM_WR_CLI2GRP_MAP0__CID7_GROUP__SHIFT 0xe
5402#define MMEA1_DRAM_WR_CLI2GRP_MAP0__CID8_GROUP__SHIFT 0x10
5403#define MMEA1_DRAM_WR_CLI2GRP_MAP0__CID9_GROUP__SHIFT 0x12
5404#define MMEA1_DRAM_WR_CLI2GRP_MAP0__CID10_GROUP__SHIFT 0x14
5405#define MMEA1_DRAM_WR_CLI2GRP_MAP0__CID11_GROUP__SHIFT 0x16
5406#define MMEA1_DRAM_WR_CLI2GRP_MAP0__CID12_GROUP__SHIFT 0x18
5407#define MMEA1_DRAM_WR_CLI2GRP_MAP0__CID13_GROUP__SHIFT 0x1a
5408#define MMEA1_DRAM_WR_CLI2GRP_MAP0__CID14_GROUP__SHIFT 0x1c
5409#define MMEA1_DRAM_WR_CLI2GRP_MAP0__CID15_GROUP__SHIFT 0x1e
5410#define MMEA1_DRAM_WR_CLI2GRP_MAP0__CID0_GROUP_MASK 0x00000003L
5411#define MMEA1_DRAM_WR_CLI2GRP_MAP0__CID1_GROUP_MASK 0x0000000CL
5412#define MMEA1_DRAM_WR_CLI2GRP_MAP0__CID2_GROUP_MASK 0x00000030L
5413#define MMEA1_DRAM_WR_CLI2GRP_MAP0__CID3_GROUP_MASK 0x000000C0L
5414#define MMEA1_DRAM_WR_CLI2GRP_MAP0__CID4_GROUP_MASK 0x00000300L
5415#define MMEA1_DRAM_WR_CLI2GRP_MAP0__CID5_GROUP_MASK 0x00000C00L
5416#define MMEA1_DRAM_WR_CLI2GRP_MAP0__CID6_GROUP_MASK 0x00003000L
5417#define MMEA1_DRAM_WR_CLI2GRP_MAP0__CID7_GROUP_MASK 0x0000C000L
5418#define MMEA1_DRAM_WR_CLI2GRP_MAP0__CID8_GROUP_MASK 0x00030000L
5419#define MMEA1_DRAM_WR_CLI2GRP_MAP0__CID9_GROUP_MASK 0x000C0000L
5420#define MMEA1_DRAM_WR_CLI2GRP_MAP0__CID10_GROUP_MASK 0x00300000L
5421#define MMEA1_DRAM_WR_CLI2GRP_MAP0__CID11_GROUP_MASK 0x00C00000L
5422#define MMEA1_DRAM_WR_CLI2GRP_MAP0__CID12_GROUP_MASK 0x03000000L
5423#define MMEA1_DRAM_WR_CLI2GRP_MAP0__CID13_GROUP_MASK 0x0C000000L
5424#define MMEA1_DRAM_WR_CLI2GRP_MAP0__CID14_GROUP_MASK 0x30000000L
5425#define MMEA1_DRAM_WR_CLI2GRP_MAP0__CID15_GROUP_MASK 0xC0000000L
5426//MMEA1_DRAM_WR_CLI2GRP_MAP1
5427#define MMEA1_DRAM_WR_CLI2GRP_MAP1__CID16_GROUP__SHIFT 0x0
5428#define MMEA1_DRAM_WR_CLI2GRP_MAP1__CID17_GROUP__SHIFT 0x2
5429#define MMEA1_DRAM_WR_CLI2GRP_MAP1__CID18_GROUP__SHIFT 0x4
5430#define MMEA1_DRAM_WR_CLI2GRP_MAP1__CID19_GROUP__SHIFT 0x6
5431#define MMEA1_DRAM_WR_CLI2GRP_MAP1__CID20_GROUP__SHIFT 0x8
5432#define MMEA1_DRAM_WR_CLI2GRP_MAP1__CID21_GROUP__SHIFT 0xa
5433#define MMEA1_DRAM_WR_CLI2GRP_MAP1__CID22_GROUP__SHIFT 0xc
5434#define MMEA1_DRAM_WR_CLI2GRP_MAP1__CID23_GROUP__SHIFT 0xe
5435#define MMEA1_DRAM_WR_CLI2GRP_MAP1__CID24_GROUP__SHIFT 0x10
5436#define MMEA1_DRAM_WR_CLI2GRP_MAP1__CID25_GROUP__SHIFT 0x12
5437#define MMEA1_DRAM_WR_CLI2GRP_MAP1__CID26_GROUP__SHIFT 0x14
5438#define MMEA1_DRAM_WR_CLI2GRP_MAP1__CID27_GROUP__SHIFT 0x16
5439#define MMEA1_DRAM_WR_CLI2GRP_MAP1__CID28_GROUP__SHIFT 0x18
5440#define MMEA1_DRAM_WR_CLI2GRP_MAP1__CID29_GROUP__SHIFT 0x1a
5441#define MMEA1_DRAM_WR_CLI2GRP_MAP1__CID30_GROUP__SHIFT 0x1c
5442#define MMEA1_DRAM_WR_CLI2GRP_MAP1__CID31_GROUP__SHIFT 0x1e
5443#define MMEA1_DRAM_WR_CLI2GRP_MAP1__CID16_GROUP_MASK 0x00000003L
5444#define MMEA1_DRAM_WR_CLI2GRP_MAP1__CID17_GROUP_MASK 0x0000000CL
5445#define MMEA1_DRAM_WR_CLI2GRP_MAP1__CID18_GROUP_MASK 0x00000030L
5446#define MMEA1_DRAM_WR_CLI2GRP_MAP1__CID19_GROUP_MASK 0x000000C0L
5447#define MMEA1_DRAM_WR_CLI2GRP_MAP1__CID20_GROUP_MASK 0x00000300L
5448#define MMEA1_DRAM_WR_CLI2GRP_MAP1__CID21_GROUP_MASK 0x00000C00L
5449#define MMEA1_DRAM_WR_CLI2GRP_MAP1__CID22_GROUP_MASK 0x00003000L
5450#define MMEA1_DRAM_WR_CLI2GRP_MAP1__CID23_GROUP_MASK 0x0000C000L
5451#define MMEA1_DRAM_WR_CLI2GRP_MAP1__CID24_GROUP_MASK 0x00030000L
5452#define MMEA1_DRAM_WR_CLI2GRP_MAP1__CID25_GROUP_MASK 0x000C0000L
5453#define MMEA1_DRAM_WR_CLI2GRP_MAP1__CID26_GROUP_MASK 0x00300000L
5454#define MMEA1_DRAM_WR_CLI2GRP_MAP1__CID27_GROUP_MASK 0x00C00000L
5455#define MMEA1_DRAM_WR_CLI2GRP_MAP1__CID28_GROUP_MASK 0x03000000L
5456#define MMEA1_DRAM_WR_CLI2GRP_MAP1__CID29_GROUP_MASK 0x0C000000L
5457#define MMEA1_DRAM_WR_CLI2GRP_MAP1__CID30_GROUP_MASK 0x30000000L
5458#define MMEA1_DRAM_WR_CLI2GRP_MAP1__CID31_GROUP_MASK 0xC0000000L
5459//MMEA1_DRAM_RD_GRP2VC_MAP
5460#define MMEA1_DRAM_RD_GRP2VC_MAP__GROUP0_VC__SHIFT 0x0
5461#define MMEA1_DRAM_RD_GRP2VC_MAP__GROUP1_VC__SHIFT 0x3
5462#define MMEA1_DRAM_RD_GRP2VC_MAP__GROUP2_VC__SHIFT 0x6
5463#define MMEA1_DRAM_RD_GRP2VC_MAP__GROUP3_VC__SHIFT 0x9
5464#define MMEA1_DRAM_RD_GRP2VC_MAP__GROUP0_VC_MASK 0x00000007L
5465#define MMEA1_DRAM_RD_GRP2VC_MAP__GROUP1_VC_MASK 0x00000038L
5466#define MMEA1_DRAM_RD_GRP2VC_MAP__GROUP2_VC_MASK 0x000001C0L
5467#define MMEA1_DRAM_RD_GRP2VC_MAP__GROUP3_VC_MASK 0x00000E00L
5468//MMEA1_DRAM_WR_GRP2VC_MAP
5469#define MMEA1_DRAM_WR_GRP2VC_MAP__GROUP0_VC__SHIFT 0x0
5470#define MMEA1_DRAM_WR_GRP2VC_MAP__GROUP1_VC__SHIFT 0x3
5471#define MMEA1_DRAM_WR_GRP2VC_MAP__GROUP2_VC__SHIFT 0x6
5472#define MMEA1_DRAM_WR_GRP2VC_MAP__GROUP3_VC__SHIFT 0x9
5473#define MMEA1_DRAM_WR_GRP2VC_MAP__GROUP0_VC_MASK 0x00000007L
5474#define MMEA1_DRAM_WR_GRP2VC_MAP__GROUP1_VC_MASK 0x00000038L
5475#define MMEA1_DRAM_WR_GRP2VC_MAP__GROUP2_VC_MASK 0x000001C0L
5476#define MMEA1_DRAM_WR_GRP2VC_MAP__GROUP3_VC_MASK 0x00000E00L
5477//MMEA1_DRAM_RD_LAZY
5478#define MMEA1_DRAM_RD_LAZY__GROUP0_DELAY__SHIFT 0x0
5479#define MMEA1_DRAM_RD_LAZY__GROUP1_DELAY__SHIFT 0x3
5480#define MMEA1_DRAM_RD_LAZY__GROUP2_DELAY__SHIFT 0x6
5481#define MMEA1_DRAM_RD_LAZY__GROUP3_DELAY__SHIFT 0x9
5482#define MMEA1_DRAM_RD_LAZY__REQ_ACCUM_THRESH__SHIFT 0xc
5483#define MMEA1_DRAM_RD_LAZY__REQ_ACCUM_TIMEOUT__SHIFT 0x14
5484#define MMEA1_DRAM_RD_LAZY__GROUP0_DELAY_MASK 0x00000007L
5485#define MMEA1_DRAM_RD_LAZY__GROUP1_DELAY_MASK 0x00000038L
5486#define MMEA1_DRAM_RD_LAZY__GROUP2_DELAY_MASK 0x000001C0L
5487#define MMEA1_DRAM_RD_LAZY__GROUP3_DELAY_MASK 0x00000E00L
5488#define MMEA1_DRAM_RD_LAZY__REQ_ACCUM_THRESH_MASK 0x0003F000L
5489#define MMEA1_DRAM_RD_LAZY__REQ_ACCUM_TIMEOUT_MASK 0x07F00000L
5490//MMEA1_DRAM_WR_LAZY
5491#define MMEA1_DRAM_WR_LAZY__GROUP0_DELAY__SHIFT 0x0
5492#define MMEA1_DRAM_WR_LAZY__GROUP1_DELAY__SHIFT 0x3
5493#define MMEA1_DRAM_WR_LAZY__GROUP2_DELAY__SHIFT 0x6
5494#define MMEA1_DRAM_WR_LAZY__GROUP3_DELAY__SHIFT 0x9
5495#define MMEA1_DRAM_WR_LAZY__REQ_ACCUM_THRESH__SHIFT 0xc
5496#define MMEA1_DRAM_WR_LAZY__REQ_ACCUM_TIMEOUT__SHIFT 0x14
5497#define MMEA1_DRAM_WR_LAZY__GROUP0_DELAY_MASK 0x00000007L
5498#define MMEA1_DRAM_WR_LAZY__GROUP1_DELAY_MASK 0x00000038L
5499#define MMEA1_DRAM_WR_LAZY__GROUP2_DELAY_MASK 0x000001C0L
5500#define MMEA1_DRAM_WR_LAZY__GROUP3_DELAY_MASK 0x00000E00L
5501#define MMEA1_DRAM_WR_LAZY__REQ_ACCUM_THRESH_MASK 0x0003F000L
5502#define MMEA1_DRAM_WR_LAZY__REQ_ACCUM_TIMEOUT_MASK 0x07F00000L
5503//MMEA1_DRAM_RD_CAM_CNTL
5504#define MMEA1_DRAM_RD_CAM_CNTL__DEPTH_GROUP0__SHIFT 0x0
5505#define MMEA1_DRAM_RD_CAM_CNTL__DEPTH_GROUP1__SHIFT 0x4
5506#define MMEA1_DRAM_RD_CAM_CNTL__DEPTH_GROUP2__SHIFT 0x8
5507#define MMEA1_DRAM_RD_CAM_CNTL__DEPTH_GROUP3__SHIFT 0xc
5508#define MMEA1_DRAM_RD_CAM_CNTL__REORDER_LIMIT_GROUP0__SHIFT 0x10
5509#define MMEA1_DRAM_RD_CAM_CNTL__REORDER_LIMIT_GROUP1__SHIFT 0x13
5510#define MMEA1_DRAM_RD_CAM_CNTL__REORDER_LIMIT_GROUP2__SHIFT 0x16
5511#define MMEA1_DRAM_RD_CAM_CNTL__REORDER_LIMIT_GROUP3__SHIFT 0x19
5512#define MMEA1_DRAM_RD_CAM_CNTL__DEPTH_GROUP0_MASK 0x0000000FL
5513#define MMEA1_DRAM_RD_CAM_CNTL__DEPTH_GROUP1_MASK 0x000000F0L
5514#define MMEA1_DRAM_RD_CAM_CNTL__DEPTH_GROUP2_MASK 0x00000F00L
5515#define MMEA1_DRAM_RD_CAM_CNTL__DEPTH_GROUP3_MASK 0x0000F000L
5516#define MMEA1_DRAM_RD_CAM_CNTL__REORDER_LIMIT_GROUP0_MASK 0x00070000L
5517#define MMEA1_DRAM_RD_CAM_CNTL__REORDER_LIMIT_GROUP1_MASK 0x00380000L
5518#define MMEA1_DRAM_RD_CAM_CNTL__REORDER_LIMIT_GROUP2_MASK 0x01C00000L
5519#define MMEA1_DRAM_RD_CAM_CNTL__REORDER_LIMIT_GROUP3_MASK 0x0E000000L
5520//MMEA1_DRAM_WR_CAM_CNTL
5521#define MMEA1_DRAM_WR_CAM_CNTL__DEPTH_GROUP0__SHIFT 0x0
5522#define MMEA1_DRAM_WR_CAM_CNTL__DEPTH_GROUP1__SHIFT 0x4
5523#define MMEA1_DRAM_WR_CAM_CNTL__DEPTH_GROUP2__SHIFT 0x8
5524#define MMEA1_DRAM_WR_CAM_CNTL__DEPTH_GROUP3__SHIFT 0xc
5525#define MMEA1_DRAM_WR_CAM_CNTL__REORDER_LIMIT_GROUP0__SHIFT 0x10
5526#define MMEA1_DRAM_WR_CAM_CNTL__REORDER_LIMIT_GROUP1__SHIFT 0x13
5527#define MMEA1_DRAM_WR_CAM_CNTL__REORDER_LIMIT_GROUP2__SHIFT 0x16
5528#define MMEA1_DRAM_WR_CAM_CNTL__REORDER_LIMIT_GROUP3__SHIFT 0x19
5529#define MMEA1_DRAM_WR_CAM_CNTL__DEPTH_GROUP0_MASK 0x0000000FL
5530#define MMEA1_DRAM_WR_CAM_CNTL__DEPTH_GROUP1_MASK 0x000000F0L
5531#define MMEA1_DRAM_WR_CAM_CNTL__DEPTH_GROUP2_MASK 0x00000F00L
5532#define MMEA1_DRAM_WR_CAM_CNTL__DEPTH_GROUP3_MASK 0x0000F000L
5533#define MMEA1_DRAM_WR_CAM_CNTL__REORDER_LIMIT_GROUP0_MASK 0x00070000L
5534#define MMEA1_DRAM_WR_CAM_CNTL__REORDER_LIMIT_GROUP1_MASK 0x00380000L
5535#define MMEA1_DRAM_WR_CAM_CNTL__REORDER_LIMIT_GROUP2_MASK 0x01C00000L
5536#define MMEA1_DRAM_WR_CAM_CNTL__REORDER_LIMIT_GROUP3_MASK 0x0E000000L
5537//MMEA1_DRAM_PAGE_BURST
5538#define MMEA1_DRAM_PAGE_BURST__RD_LIMIT_LO__SHIFT 0x0
5539#define MMEA1_DRAM_PAGE_BURST__RD_LIMIT_HI__SHIFT 0x8
5540#define MMEA1_DRAM_PAGE_BURST__WR_LIMIT_LO__SHIFT 0x10
5541#define MMEA1_DRAM_PAGE_BURST__WR_LIMIT_HI__SHIFT 0x18
5542#define MMEA1_DRAM_PAGE_BURST__RD_LIMIT_LO_MASK 0x000000FFL
5543#define MMEA1_DRAM_PAGE_BURST__RD_LIMIT_HI_MASK 0x0000FF00L
5544#define MMEA1_DRAM_PAGE_BURST__WR_LIMIT_LO_MASK 0x00FF0000L
5545#define MMEA1_DRAM_PAGE_BURST__WR_LIMIT_HI_MASK 0xFF000000L
5546//MMEA1_DRAM_RD_PRI_AGE
5547#define MMEA1_DRAM_RD_PRI_AGE__GROUP0_AGING_RATE__SHIFT 0x0
5548#define MMEA1_DRAM_RD_PRI_AGE__GROUP1_AGING_RATE__SHIFT 0x3
5549#define MMEA1_DRAM_RD_PRI_AGE__GROUP2_AGING_RATE__SHIFT 0x6
5550#define MMEA1_DRAM_RD_PRI_AGE__GROUP3_AGING_RATE__SHIFT 0x9
5551#define MMEA1_DRAM_RD_PRI_AGE__GROUP0_AGE_COEFFICIENT__SHIFT 0xc
5552#define MMEA1_DRAM_RD_PRI_AGE__GROUP1_AGE_COEFFICIENT__SHIFT 0xf
5553#define MMEA1_DRAM_RD_PRI_AGE__GROUP2_AGE_COEFFICIENT__SHIFT 0x12
5554#define MMEA1_DRAM_RD_PRI_AGE__GROUP3_AGE_COEFFICIENT__SHIFT 0x15
5555#define MMEA1_DRAM_RD_PRI_AGE__GROUP0_AGING_RATE_MASK 0x00000007L
5556#define MMEA1_DRAM_RD_PRI_AGE__GROUP1_AGING_RATE_MASK 0x00000038L
5557#define MMEA1_DRAM_RD_PRI_AGE__GROUP2_AGING_RATE_MASK 0x000001C0L
5558#define MMEA1_DRAM_RD_PRI_AGE__GROUP3_AGING_RATE_MASK 0x00000E00L
5559#define MMEA1_DRAM_RD_PRI_AGE__GROUP0_AGE_COEFFICIENT_MASK 0x00007000L
5560#define MMEA1_DRAM_RD_PRI_AGE__GROUP1_AGE_COEFFICIENT_MASK 0x00038000L
5561#define MMEA1_DRAM_RD_PRI_AGE__GROUP2_AGE_COEFFICIENT_MASK 0x001C0000L
5562#define MMEA1_DRAM_RD_PRI_AGE__GROUP3_AGE_COEFFICIENT_MASK 0x00E00000L
5563//MMEA1_DRAM_WR_PRI_AGE
5564#define MMEA1_DRAM_WR_PRI_AGE__GROUP0_AGING_RATE__SHIFT 0x0
5565#define MMEA1_DRAM_WR_PRI_AGE__GROUP1_AGING_RATE__SHIFT 0x3
5566#define MMEA1_DRAM_WR_PRI_AGE__GROUP2_AGING_RATE__SHIFT 0x6
5567#define MMEA1_DRAM_WR_PRI_AGE__GROUP3_AGING_RATE__SHIFT 0x9
5568#define MMEA1_DRAM_WR_PRI_AGE__GROUP0_AGE_COEFFICIENT__SHIFT 0xc
5569#define MMEA1_DRAM_WR_PRI_AGE__GROUP1_AGE_COEFFICIENT__SHIFT 0xf
5570#define MMEA1_DRAM_WR_PRI_AGE__GROUP2_AGE_COEFFICIENT__SHIFT 0x12
5571#define MMEA1_DRAM_WR_PRI_AGE__GROUP3_AGE_COEFFICIENT__SHIFT 0x15
5572#define MMEA1_DRAM_WR_PRI_AGE__GROUP0_AGING_RATE_MASK 0x00000007L
5573#define MMEA1_DRAM_WR_PRI_AGE__GROUP1_AGING_RATE_MASK 0x00000038L
5574#define MMEA1_DRAM_WR_PRI_AGE__GROUP2_AGING_RATE_MASK 0x000001C0L
5575#define MMEA1_DRAM_WR_PRI_AGE__GROUP3_AGING_RATE_MASK 0x00000E00L
5576#define MMEA1_DRAM_WR_PRI_AGE__GROUP0_AGE_COEFFICIENT_MASK 0x00007000L
5577#define MMEA1_DRAM_WR_PRI_AGE__GROUP1_AGE_COEFFICIENT_MASK 0x00038000L
5578#define MMEA1_DRAM_WR_PRI_AGE__GROUP2_AGE_COEFFICIENT_MASK 0x001C0000L
5579#define MMEA1_DRAM_WR_PRI_AGE__GROUP3_AGE_COEFFICIENT_MASK 0x00E00000L
5580//MMEA1_DRAM_RD_PRI_QUEUING
5581#define MMEA1_DRAM_RD_PRI_QUEUING__GROUP0_QUEUING_COEFFICIENT__SHIFT 0x0
5582#define MMEA1_DRAM_RD_PRI_QUEUING__GROUP1_QUEUING_COEFFICIENT__SHIFT 0x3
5583#define MMEA1_DRAM_RD_PRI_QUEUING__GROUP2_QUEUING_COEFFICIENT__SHIFT 0x6
5584#define MMEA1_DRAM_RD_PRI_QUEUING__GROUP3_QUEUING_COEFFICIENT__SHIFT 0x9
5585#define MMEA1_DRAM_RD_PRI_QUEUING__GROUP0_QUEUING_COEFFICIENT_MASK 0x00000007L
5586#define MMEA1_DRAM_RD_PRI_QUEUING__GROUP1_QUEUING_COEFFICIENT_MASK 0x00000038L
5587#define MMEA1_DRAM_RD_PRI_QUEUING__GROUP2_QUEUING_COEFFICIENT_MASK 0x000001C0L
5588#define MMEA1_DRAM_RD_PRI_QUEUING__GROUP3_QUEUING_COEFFICIENT_MASK 0x00000E00L
5589//MMEA1_DRAM_WR_PRI_QUEUING
5590#define MMEA1_DRAM_WR_PRI_QUEUING__GROUP0_QUEUING_COEFFICIENT__SHIFT 0x0
5591#define MMEA1_DRAM_WR_PRI_QUEUING__GROUP1_QUEUING_COEFFICIENT__SHIFT 0x3
5592#define MMEA1_DRAM_WR_PRI_QUEUING__GROUP2_QUEUING_COEFFICIENT__SHIFT 0x6
5593#define MMEA1_DRAM_WR_PRI_QUEUING__GROUP3_QUEUING_COEFFICIENT__SHIFT 0x9
5594#define MMEA1_DRAM_WR_PRI_QUEUING__GROUP0_QUEUING_COEFFICIENT_MASK 0x00000007L
5595#define MMEA1_DRAM_WR_PRI_QUEUING__GROUP1_QUEUING_COEFFICIENT_MASK 0x00000038L
5596#define MMEA1_DRAM_WR_PRI_QUEUING__GROUP2_QUEUING_COEFFICIENT_MASK 0x000001C0L
5597#define MMEA1_DRAM_WR_PRI_QUEUING__GROUP3_QUEUING_COEFFICIENT_MASK 0x00000E00L
5598//MMEA1_DRAM_RD_PRI_FIXED
5599#define MMEA1_DRAM_RD_PRI_FIXED__GROUP0_FIXED_COEFFICIENT__SHIFT 0x0
5600#define MMEA1_DRAM_RD_PRI_FIXED__GROUP1_FIXED_COEFFICIENT__SHIFT 0x3
5601#define MMEA1_DRAM_RD_PRI_FIXED__GROUP2_FIXED_COEFFICIENT__SHIFT 0x6
5602#define MMEA1_DRAM_RD_PRI_FIXED__GROUP3_FIXED_COEFFICIENT__SHIFT 0x9
5603#define MMEA1_DRAM_RD_PRI_FIXED__GROUP0_FIXED_COEFFICIENT_MASK 0x00000007L
5604#define MMEA1_DRAM_RD_PRI_FIXED__GROUP1_FIXED_COEFFICIENT_MASK 0x00000038L
5605#define MMEA1_DRAM_RD_PRI_FIXED__GROUP2_FIXED_COEFFICIENT_MASK 0x000001C0L
5606#define MMEA1_DRAM_RD_PRI_FIXED__GROUP3_FIXED_COEFFICIENT_MASK 0x00000E00L
5607//MMEA1_DRAM_WR_PRI_FIXED
5608#define MMEA1_DRAM_WR_PRI_FIXED__GROUP0_FIXED_COEFFICIENT__SHIFT 0x0
5609#define MMEA1_DRAM_WR_PRI_FIXED__GROUP1_FIXED_COEFFICIENT__SHIFT 0x3
5610#define MMEA1_DRAM_WR_PRI_FIXED__GROUP2_FIXED_COEFFICIENT__SHIFT 0x6
5611#define MMEA1_DRAM_WR_PRI_FIXED__GROUP3_FIXED_COEFFICIENT__SHIFT 0x9
5612#define MMEA1_DRAM_WR_PRI_FIXED__GROUP0_FIXED_COEFFICIENT_MASK 0x00000007L
5613#define MMEA1_DRAM_WR_PRI_FIXED__GROUP1_FIXED_COEFFICIENT_MASK 0x00000038L
5614#define MMEA1_DRAM_WR_PRI_FIXED__GROUP2_FIXED_COEFFICIENT_MASK 0x000001C0L
5615#define MMEA1_DRAM_WR_PRI_FIXED__GROUP3_FIXED_COEFFICIENT_MASK 0x00000E00L
5616//MMEA1_DRAM_RD_PRI_URGENCY
5617#define MMEA1_DRAM_RD_PRI_URGENCY__GROUP0_URGENCY_COEFFICIENT__SHIFT 0x0
5618#define MMEA1_DRAM_RD_PRI_URGENCY__GROUP1_URGENCY_COEFFICIENT__SHIFT 0x3
5619#define MMEA1_DRAM_RD_PRI_URGENCY__GROUP2_URGENCY_COEFFICIENT__SHIFT 0x6
5620#define MMEA1_DRAM_RD_PRI_URGENCY__GROUP3_URGENCY_COEFFICIENT__SHIFT 0x9
5621#define MMEA1_DRAM_RD_PRI_URGENCY__GROUP0_URGENCY_MODE__SHIFT 0xc
5622#define MMEA1_DRAM_RD_PRI_URGENCY__GROUP1_URGENCY_MODE__SHIFT 0xd
5623#define MMEA1_DRAM_RD_PRI_URGENCY__GROUP2_URGENCY_MODE__SHIFT 0xe
5624#define MMEA1_DRAM_RD_PRI_URGENCY__GROUP3_URGENCY_MODE__SHIFT 0xf
5625#define MMEA1_DRAM_RD_PRI_URGENCY__GROUP0_URGENCY_COEFFICIENT_MASK 0x00000007L
5626#define MMEA1_DRAM_RD_PRI_URGENCY__GROUP1_URGENCY_COEFFICIENT_MASK 0x00000038L
5627#define MMEA1_DRAM_RD_PRI_URGENCY__GROUP2_URGENCY_COEFFICIENT_MASK 0x000001C0L
5628#define MMEA1_DRAM_RD_PRI_URGENCY__GROUP3_URGENCY_COEFFICIENT_MASK 0x00000E00L
5629#define MMEA1_DRAM_RD_PRI_URGENCY__GROUP0_URGENCY_MODE_MASK 0x00001000L
5630#define MMEA1_DRAM_RD_PRI_URGENCY__GROUP1_URGENCY_MODE_MASK 0x00002000L
5631#define MMEA1_DRAM_RD_PRI_URGENCY__GROUP2_URGENCY_MODE_MASK 0x00004000L
5632#define MMEA1_DRAM_RD_PRI_URGENCY__GROUP3_URGENCY_MODE_MASK 0x00008000L
5633//MMEA1_DRAM_WR_PRI_URGENCY
5634#define MMEA1_DRAM_WR_PRI_URGENCY__GROUP0_URGENCY_COEFFICIENT__SHIFT 0x0
5635#define MMEA1_DRAM_WR_PRI_URGENCY__GROUP1_URGENCY_COEFFICIENT__SHIFT 0x3
5636#define MMEA1_DRAM_WR_PRI_URGENCY__GROUP2_URGENCY_COEFFICIENT__SHIFT 0x6
5637#define MMEA1_DRAM_WR_PRI_URGENCY__GROUP3_URGENCY_COEFFICIENT__SHIFT 0x9
5638#define MMEA1_DRAM_WR_PRI_URGENCY__GROUP0_URGENCY_MODE__SHIFT 0xc
5639#define MMEA1_DRAM_WR_PRI_URGENCY__GROUP1_URGENCY_MODE__SHIFT 0xd
5640#define MMEA1_DRAM_WR_PRI_URGENCY__GROUP2_URGENCY_MODE__SHIFT 0xe
5641#define MMEA1_DRAM_WR_PRI_URGENCY__GROUP3_URGENCY_MODE__SHIFT 0xf
5642#define MMEA1_DRAM_WR_PRI_URGENCY__GROUP0_URGENCY_COEFFICIENT_MASK 0x00000007L
5643#define MMEA1_DRAM_WR_PRI_URGENCY__GROUP1_URGENCY_COEFFICIENT_MASK 0x00000038L
5644#define MMEA1_DRAM_WR_PRI_URGENCY__GROUP2_URGENCY_COEFFICIENT_MASK 0x000001C0L
5645#define MMEA1_DRAM_WR_PRI_URGENCY__GROUP3_URGENCY_COEFFICIENT_MASK 0x00000E00L
5646#define MMEA1_DRAM_WR_PRI_URGENCY__GROUP0_URGENCY_MODE_MASK 0x00001000L
5647#define MMEA1_DRAM_WR_PRI_URGENCY__GROUP1_URGENCY_MODE_MASK 0x00002000L
5648#define MMEA1_DRAM_WR_PRI_URGENCY__GROUP2_URGENCY_MODE_MASK 0x00004000L
5649#define MMEA1_DRAM_WR_PRI_URGENCY__GROUP3_URGENCY_MODE_MASK 0x00008000L
5650//MMEA1_DRAM_RD_PRI_QUANT_PRI1
5651#define MMEA1_DRAM_RD_PRI_QUANT_PRI1__GROUP0_THRESHOLD__SHIFT 0x0
5652#define MMEA1_DRAM_RD_PRI_QUANT_PRI1__GROUP1_THRESHOLD__SHIFT 0x8
5653#define MMEA1_DRAM_RD_PRI_QUANT_PRI1__GROUP2_THRESHOLD__SHIFT 0x10
5654#define MMEA1_DRAM_RD_PRI_QUANT_PRI1__GROUP3_THRESHOLD__SHIFT 0x18
5655#define MMEA1_DRAM_RD_PRI_QUANT_PRI1__GROUP0_THRESHOLD_MASK 0x000000FFL
5656#define MMEA1_DRAM_RD_PRI_QUANT_PRI1__GROUP1_THRESHOLD_MASK 0x0000FF00L
5657#define MMEA1_DRAM_RD_PRI_QUANT_PRI1__GROUP2_THRESHOLD_MASK 0x00FF0000L
5658#define MMEA1_DRAM_RD_PRI_QUANT_PRI1__GROUP3_THRESHOLD_MASK 0xFF000000L
5659//MMEA1_DRAM_RD_PRI_QUANT_PRI2
5660#define MMEA1_DRAM_RD_PRI_QUANT_PRI2__GROUP0_THRESHOLD__SHIFT 0x0
5661#define MMEA1_DRAM_RD_PRI_QUANT_PRI2__GROUP1_THRESHOLD__SHIFT 0x8
5662#define MMEA1_DRAM_RD_PRI_QUANT_PRI2__GROUP2_THRESHOLD__SHIFT 0x10
5663#define MMEA1_DRAM_RD_PRI_QUANT_PRI2__GROUP3_THRESHOLD__SHIFT 0x18
5664#define MMEA1_DRAM_RD_PRI_QUANT_PRI2__GROUP0_THRESHOLD_MASK 0x000000FFL
5665#define MMEA1_DRAM_RD_PRI_QUANT_PRI2__GROUP1_THRESHOLD_MASK 0x0000FF00L
5666#define MMEA1_DRAM_RD_PRI_QUANT_PRI2__GROUP2_THRESHOLD_MASK 0x00FF0000L
5667#define MMEA1_DRAM_RD_PRI_QUANT_PRI2__GROUP3_THRESHOLD_MASK 0xFF000000L
5668//MMEA1_DRAM_RD_PRI_QUANT_PRI3
5669#define MMEA1_DRAM_RD_PRI_QUANT_PRI3__GROUP0_THRESHOLD__SHIFT 0x0
5670#define MMEA1_DRAM_RD_PRI_QUANT_PRI3__GROUP1_THRESHOLD__SHIFT 0x8
5671#define MMEA1_DRAM_RD_PRI_QUANT_PRI3__GROUP2_THRESHOLD__SHIFT 0x10
5672#define MMEA1_DRAM_RD_PRI_QUANT_PRI3__GROUP3_THRESHOLD__SHIFT 0x18
5673#define MMEA1_DRAM_RD_PRI_QUANT_PRI3__GROUP0_THRESHOLD_MASK 0x000000FFL
5674#define MMEA1_DRAM_RD_PRI_QUANT_PRI3__GROUP1_THRESHOLD_MASK 0x0000FF00L
5675#define MMEA1_DRAM_RD_PRI_QUANT_PRI3__GROUP2_THRESHOLD_MASK 0x00FF0000L
5676#define MMEA1_DRAM_RD_PRI_QUANT_PRI3__GROUP3_THRESHOLD_MASK 0xFF000000L
5677//MMEA1_DRAM_WR_PRI_QUANT_PRI1
5678#define MMEA1_DRAM_WR_PRI_QUANT_PRI1__GROUP0_THRESHOLD__SHIFT 0x0
5679#define MMEA1_DRAM_WR_PRI_QUANT_PRI1__GROUP1_THRESHOLD__SHIFT 0x8
5680#define MMEA1_DRAM_WR_PRI_QUANT_PRI1__GROUP2_THRESHOLD__SHIFT 0x10
5681#define MMEA1_DRAM_WR_PRI_QUANT_PRI1__GROUP3_THRESHOLD__SHIFT 0x18
5682#define MMEA1_DRAM_WR_PRI_QUANT_PRI1__GROUP0_THRESHOLD_MASK 0x000000FFL
5683#define MMEA1_DRAM_WR_PRI_QUANT_PRI1__GROUP1_THRESHOLD_MASK 0x0000FF00L
5684#define MMEA1_DRAM_WR_PRI_QUANT_PRI1__GROUP2_THRESHOLD_MASK 0x00FF0000L
5685#define MMEA1_DRAM_WR_PRI_QUANT_PRI1__GROUP3_THRESHOLD_MASK 0xFF000000L
5686//MMEA1_DRAM_WR_PRI_QUANT_PRI2
5687#define MMEA1_DRAM_WR_PRI_QUANT_PRI2__GROUP0_THRESHOLD__SHIFT 0x0
5688#define MMEA1_DRAM_WR_PRI_QUANT_PRI2__GROUP1_THRESHOLD__SHIFT 0x8
5689#define MMEA1_DRAM_WR_PRI_QUANT_PRI2__GROUP2_THRESHOLD__SHIFT 0x10
5690#define MMEA1_DRAM_WR_PRI_QUANT_PRI2__GROUP3_THRESHOLD__SHIFT 0x18
5691#define MMEA1_DRAM_WR_PRI_QUANT_PRI2__GROUP0_THRESHOLD_MASK 0x000000FFL
5692#define MMEA1_DRAM_WR_PRI_QUANT_PRI2__GROUP1_THRESHOLD_MASK 0x0000FF00L
5693#define MMEA1_DRAM_WR_PRI_QUANT_PRI2__GROUP2_THRESHOLD_MASK 0x00FF0000L
5694#define MMEA1_DRAM_WR_PRI_QUANT_PRI2__GROUP3_THRESHOLD_MASK 0xFF000000L
5695//MMEA1_DRAM_WR_PRI_QUANT_PRI3
5696#define MMEA1_DRAM_WR_PRI_QUANT_PRI3__GROUP0_THRESHOLD__SHIFT 0x0
5697#define MMEA1_DRAM_WR_PRI_QUANT_PRI3__GROUP1_THRESHOLD__SHIFT 0x8
5698#define MMEA1_DRAM_WR_PRI_QUANT_PRI3__GROUP2_THRESHOLD__SHIFT 0x10
5699#define MMEA1_DRAM_WR_PRI_QUANT_PRI3__GROUP3_THRESHOLD__SHIFT 0x18
5700#define MMEA1_DRAM_WR_PRI_QUANT_PRI3__GROUP0_THRESHOLD_MASK 0x000000FFL
5701#define MMEA1_DRAM_WR_PRI_QUANT_PRI3__GROUP1_THRESHOLD_MASK 0x0000FF00L
5702#define MMEA1_DRAM_WR_PRI_QUANT_PRI3__GROUP2_THRESHOLD_MASK 0x00FF0000L
5703#define MMEA1_DRAM_WR_PRI_QUANT_PRI3__GROUP3_THRESHOLD_MASK 0xFF000000L
5704//MMEA1_ADDRNORM_BASE_ADDR0
5705#define MMEA1_ADDRNORM_BASE_ADDR0__ADDR_RNG_VAL__SHIFT 0x0
5706#define MMEA1_ADDRNORM_BASE_ADDR0__LGCY_MMIO_HOLE_EN__SHIFT 0x1
5707#define MMEA1_ADDRNORM_BASE_ADDR0__INTLV_NUM_CHAN__SHIFT 0x4
5708#define MMEA1_ADDRNORM_BASE_ADDR0__INTLV_ADDR_SEL__SHIFT 0x8
5709#define MMEA1_ADDRNORM_BASE_ADDR0__BASE_ADDR__SHIFT 0xc
5710#define MMEA1_ADDRNORM_BASE_ADDR0__ADDR_RNG_VAL_MASK 0x00000001L
5711#define MMEA1_ADDRNORM_BASE_ADDR0__LGCY_MMIO_HOLE_EN_MASK 0x00000002L
5712#define MMEA1_ADDRNORM_BASE_ADDR0__INTLV_NUM_CHAN_MASK 0x000000F0L
5713#define MMEA1_ADDRNORM_BASE_ADDR0__INTLV_ADDR_SEL_MASK 0x00000700L
5714#define MMEA1_ADDRNORM_BASE_ADDR0__BASE_ADDR_MASK 0xFFFFF000L
5715//MMEA1_ADDRNORM_LIMIT_ADDR0
5716#define MMEA1_ADDRNORM_LIMIT_ADDR0__DST_FABRIC_ID__SHIFT 0x0
5717#define MMEA1_ADDRNORM_LIMIT_ADDR0__INTLV_NUM_SOCKETS__SHIFT 0x8
5718#define MMEA1_ADDRNORM_LIMIT_ADDR0__INTLV_NUM_DIES__SHIFT 0xa
5719#define MMEA1_ADDRNORM_LIMIT_ADDR0__LIMIT_ADDR__SHIFT 0xc
5720#define MMEA1_ADDRNORM_LIMIT_ADDR0__DST_FABRIC_ID_MASK 0x0000001FL
5721#define MMEA1_ADDRNORM_LIMIT_ADDR0__INTLV_NUM_SOCKETS_MASK 0x00000100L
5722#define MMEA1_ADDRNORM_LIMIT_ADDR0__INTLV_NUM_DIES_MASK 0x00000C00L
5723#define MMEA1_ADDRNORM_LIMIT_ADDR0__LIMIT_ADDR_MASK 0xFFFFF000L
5724//MMEA1_ADDRNORM_BASE_ADDR1
5725#define MMEA1_ADDRNORM_BASE_ADDR1__ADDR_RNG_VAL__SHIFT 0x0
5726#define MMEA1_ADDRNORM_BASE_ADDR1__LGCY_MMIO_HOLE_EN__SHIFT 0x1
5727#define MMEA1_ADDRNORM_BASE_ADDR1__INTLV_NUM_CHAN__SHIFT 0x4
5728#define MMEA1_ADDRNORM_BASE_ADDR1__INTLV_ADDR_SEL__SHIFT 0x8
5729#define MMEA1_ADDRNORM_BASE_ADDR1__BASE_ADDR__SHIFT 0xc
5730#define MMEA1_ADDRNORM_BASE_ADDR1__ADDR_RNG_VAL_MASK 0x00000001L
5731#define MMEA1_ADDRNORM_BASE_ADDR1__LGCY_MMIO_HOLE_EN_MASK 0x00000002L
5732#define MMEA1_ADDRNORM_BASE_ADDR1__INTLV_NUM_CHAN_MASK 0x000000F0L
5733#define MMEA1_ADDRNORM_BASE_ADDR1__INTLV_ADDR_SEL_MASK 0x00000700L
5734#define MMEA1_ADDRNORM_BASE_ADDR1__BASE_ADDR_MASK 0xFFFFF000L
5735//MMEA1_ADDRNORM_LIMIT_ADDR1
5736#define MMEA1_ADDRNORM_LIMIT_ADDR1__DST_FABRIC_ID__SHIFT 0x0
5737#define MMEA1_ADDRNORM_LIMIT_ADDR1__INTLV_NUM_SOCKETS__SHIFT 0x8
5738#define MMEA1_ADDRNORM_LIMIT_ADDR1__INTLV_NUM_DIES__SHIFT 0xa
5739#define MMEA1_ADDRNORM_LIMIT_ADDR1__LIMIT_ADDR__SHIFT 0xc
5740#define MMEA1_ADDRNORM_LIMIT_ADDR1__DST_FABRIC_ID_MASK 0x0000001FL
5741#define MMEA1_ADDRNORM_LIMIT_ADDR1__INTLV_NUM_SOCKETS_MASK 0x00000100L
5742#define MMEA1_ADDRNORM_LIMIT_ADDR1__INTLV_NUM_DIES_MASK 0x00000C00L
5743#define MMEA1_ADDRNORM_LIMIT_ADDR1__LIMIT_ADDR_MASK 0xFFFFF000L
5744//MMEA1_ADDRNORM_OFFSET_ADDR1
5745#define MMEA1_ADDRNORM_OFFSET_ADDR1__HI_ADDR_OFFSET_EN__SHIFT 0x0
5746#define MMEA1_ADDRNORM_OFFSET_ADDR1__HI_ADDR_OFFSET__SHIFT 0x14
5747#define MMEA1_ADDRNORM_OFFSET_ADDR1__HI_ADDR_OFFSET_EN_MASK 0x00000001L
5748#define MMEA1_ADDRNORM_OFFSET_ADDR1__HI_ADDR_OFFSET_MASK 0xFFF00000L
5749//MMEA1_ADDRNORMDRAM_HOLE_CNTL
5750#define MMEA1_ADDRNORMDRAM_HOLE_CNTL__DRAM_HOLE_VALID__SHIFT 0x0
5751#define MMEA1_ADDRNORMDRAM_HOLE_CNTL__DRAM_HOLE_OFFSET__SHIFT 0x7
5752#define MMEA1_ADDRNORMDRAM_HOLE_CNTL__DRAM_HOLE_VALID_MASK 0x00000001L
5753#define MMEA1_ADDRNORMDRAM_HOLE_CNTL__DRAM_HOLE_OFFSET_MASK 0x0000FF80L
5754//MMEA1_ADDRNORMDRAM_TRICHANNEL_CFG
5755#define MMEA1_ADDRNORMDRAM_TRICHANNEL_CFG__LOG2_ADDR64K_SPACE__SHIFT 0x0
5756#define MMEA1_ADDRNORMDRAM_TRICHANNEL_CFG__LOG2_ADDR64K_SPACE_MASK 0x0000003FL
5757//MMEA1_ADDRDEC_BANK_CFG
5758#define MMEA1_ADDRDEC_BANK_CFG__BANK_MASK_DRAM__SHIFT 0x0
5759#define MMEA1_ADDRDEC_BANK_CFG__BANK_MASK_GMI__SHIFT 0x5
5760#define MMEA1_ADDRDEC_BANK_CFG__BANKGROUP_SEL_DRAM__SHIFT 0xa
5761#define MMEA1_ADDRDEC_BANK_CFG__BANKGROUP_SEL_GMI__SHIFT 0xd
5762#define MMEA1_ADDRDEC_BANK_CFG__BANKGROUP_INTERLEAVE_DRAM__SHIFT 0x10
5763#define MMEA1_ADDRDEC_BANK_CFG__BANKGROUP_INTERLEAVE_GMI__SHIFT 0x11
5764#define MMEA1_ADDRDEC_BANK_CFG__BANK_MASK_DRAM_MASK 0x0000001FL
5765#define MMEA1_ADDRDEC_BANK_CFG__BANK_MASK_GMI_MASK 0x000003E0L
5766#define MMEA1_ADDRDEC_BANK_CFG__BANKGROUP_SEL_DRAM_MASK 0x00001C00L
5767#define MMEA1_ADDRDEC_BANK_CFG__BANKGROUP_SEL_GMI_MASK 0x0000E000L
5768#define MMEA1_ADDRDEC_BANK_CFG__BANKGROUP_INTERLEAVE_DRAM_MASK 0x00010000L
5769#define MMEA1_ADDRDEC_BANK_CFG__BANKGROUP_INTERLEAVE_GMI_MASK 0x00020000L
5770//MMEA1_ADDRDEC_MISC_CFG
5771#define MMEA1_ADDRDEC_MISC_CFG__VCM_EN0__SHIFT 0x0
5772#define MMEA1_ADDRDEC_MISC_CFG__VCM_EN1__SHIFT 0x1
5773#define MMEA1_ADDRDEC_MISC_CFG__VCM_EN2__SHIFT 0x2
5774#define MMEA1_ADDRDEC_MISC_CFG__VCM_EN3__SHIFT 0x3
5775#define MMEA1_ADDRDEC_MISC_CFG__VCM_EN4__SHIFT 0x4
5776#define MMEA1_ADDRDEC_MISC_CFG__PCH_MASK_DRAM__SHIFT 0x8
5777#define MMEA1_ADDRDEC_MISC_CFG__PCH_MASK_GMI__SHIFT 0x9
5778#define MMEA1_ADDRDEC_MISC_CFG__CH_MASK_DRAM__SHIFT 0xc
5779#define MMEA1_ADDRDEC_MISC_CFG__CH_MASK_GMI__SHIFT 0x11
5780#define MMEA1_ADDRDEC_MISC_CFG__CS_MASK_DRAM__SHIFT 0x16
5781#define MMEA1_ADDRDEC_MISC_CFG__CS_MASK_GMI__SHIFT 0x18
5782#define MMEA1_ADDRDEC_MISC_CFG__RM_MASK_DRAM__SHIFT 0x1a
5783#define MMEA1_ADDRDEC_MISC_CFG__RM_MASK_GMI__SHIFT 0x1d
5784#define MMEA1_ADDRDEC_MISC_CFG__VCM_EN0_MASK 0x00000001L
5785#define MMEA1_ADDRDEC_MISC_CFG__VCM_EN1_MASK 0x00000002L
5786#define MMEA1_ADDRDEC_MISC_CFG__VCM_EN2_MASK 0x00000004L
5787#define MMEA1_ADDRDEC_MISC_CFG__VCM_EN3_MASK 0x00000008L
5788#define MMEA1_ADDRDEC_MISC_CFG__VCM_EN4_MASK 0x00000010L
5789#define MMEA1_ADDRDEC_MISC_CFG__PCH_MASK_DRAM_MASK 0x00000100L
5790#define MMEA1_ADDRDEC_MISC_CFG__PCH_MASK_GMI_MASK 0x00000200L
5791#define MMEA1_ADDRDEC_MISC_CFG__CH_MASK_DRAM_MASK 0x0001F000L
5792#define MMEA1_ADDRDEC_MISC_CFG__CH_MASK_GMI_MASK 0x003E0000L
5793#define MMEA1_ADDRDEC_MISC_CFG__CS_MASK_DRAM_MASK 0x00C00000L
5794#define MMEA1_ADDRDEC_MISC_CFG__CS_MASK_GMI_MASK 0x03000000L
5795#define MMEA1_ADDRDEC_MISC_CFG__RM_MASK_DRAM_MASK 0x1C000000L
5796#define MMEA1_ADDRDEC_MISC_CFG__RM_MASK_GMI_MASK 0xE0000000L
5797//MMEA1_ADDRDECDRAM_ADDR_HASH_BANK0
5798#define MMEA1_ADDRDECDRAM_ADDR_HASH_BANK0__XOR_ENABLE__SHIFT 0x0
5799#define MMEA1_ADDRDECDRAM_ADDR_HASH_BANK0__COL_XOR__SHIFT 0x1
5800#define MMEA1_ADDRDECDRAM_ADDR_HASH_BANK0__ROW_XOR__SHIFT 0xe
5801#define MMEA1_ADDRDECDRAM_ADDR_HASH_BANK0__XOR_ENABLE_MASK 0x00000001L
5802#define MMEA1_ADDRDECDRAM_ADDR_HASH_BANK0__COL_XOR_MASK 0x00003FFEL
5803#define MMEA1_ADDRDECDRAM_ADDR_HASH_BANK0__ROW_XOR_MASK 0xFFFFC000L
5804//MMEA1_ADDRDECDRAM_ADDR_HASH_BANK1
5805#define MMEA1_ADDRDECDRAM_ADDR_HASH_BANK1__XOR_ENABLE__SHIFT 0x0
5806#define MMEA1_ADDRDECDRAM_ADDR_HASH_BANK1__COL_XOR__SHIFT 0x1
5807#define MMEA1_ADDRDECDRAM_ADDR_HASH_BANK1__ROW_XOR__SHIFT 0xe
5808#define MMEA1_ADDRDECDRAM_ADDR_HASH_BANK1__XOR_ENABLE_MASK 0x00000001L
5809#define MMEA1_ADDRDECDRAM_ADDR_HASH_BANK1__COL_XOR_MASK 0x00003FFEL
5810#define MMEA1_ADDRDECDRAM_ADDR_HASH_BANK1__ROW_XOR_MASK 0xFFFFC000L
5811//MMEA1_ADDRDECDRAM_ADDR_HASH_BANK2
5812#define MMEA1_ADDRDECDRAM_ADDR_HASH_BANK2__XOR_ENABLE__SHIFT 0x0
5813#define MMEA1_ADDRDECDRAM_ADDR_HASH_BANK2__COL_XOR__SHIFT 0x1
5814#define MMEA1_ADDRDECDRAM_ADDR_HASH_BANK2__ROW_XOR__SHIFT 0xe
5815#define MMEA1_ADDRDECDRAM_ADDR_HASH_BANK2__XOR_ENABLE_MASK 0x00000001L
5816#define MMEA1_ADDRDECDRAM_ADDR_HASH_BANK2__COL_XOR_MASK 0x00003FFEL
5817#define MMEA1_ADDRDECDRAM_ADDR_HASH_BANK2__ROW_XOR_MASK 0xFFFFC000L
5818//MMEA1_ADDRDECDRAM_ADDR_HASH_BANK3
5819#define MMEA1_ADDRDECDRAM_ADDR_HASH_BANK3__XOR_ENABLE__SHIFT 0x0
5820#define MMEA1_ADDRDECDRAM_ADDR_HASH_BANK3__COL_XOR__SHIFT 0x1
5821#define MMEA1_ADDRDECDRAM_ADDR_HASH_BANK3__ROW_XOR__SHIFT 0xe
5822#define MMEA1_ADDRDECDRAM_ADDR_HASH_BANK3__XOR_ENABLE_MASK 0x00000001L
5823#define MMEA1_ADDRDECDRAM_ADDR_HASH_BANK3__COL_XOR_MASK 0x00003FFEL
5824#define MMEA1_ADDRDECDRAM_ADDR_HASH_BANK3__ROW_XOR_MASK 0xFFFFC000L
5825//MMEA1_ADDRDECDRAM_ADDR_HASH_BANK4
5826#define MMEA1_ADDRDECDRAM_ADDR_HASH_BANK4__XOR_ENABLE__SHIFT 0x0
5827#define MMEA1_ADDRDECDRAM_ADDR_HASH_BANK4__COL_XOR__SHIFT 0x1
5828#define MMEA1_ADDRDECDRAM_ADDR_HASH_BANK4__ROW_XOR__SHIFT 0xe
5829#define MMEA1_ADDRDECDRAM_ADDR_HASH_BANK4__XOR_ENABLE_MASK 0x00000001L
5830#define MMEA1_ADDRDECDRAM_ADDR_HASH_BANK4__COL_XOR_MASK 0x00003FFEL
5831#define MMEA1_ADDRDECDRAM_ADDR_HASH_BANK4__ROW_XOR_MASK 0xFFFFC000L
5832//MMEA1_ADDRDECDRAM_ADDR_HASH_PC
5833#define MMEA1_ADDRDECDRAM_ADDR_HASH_PC__XOR_ENABLE__SHIFT 0x0
5834#define MMEA1_ADDRDECDRAM_ADDR_HASH_PC__COL_XOR__SHIFT 0x1
5835#define MMEA1_ADDRDECDRAM_ADDR_HASH_PC__ROW_XOR__SHIFT 0xe
5836#define MMEA1_ADDRDECDRAM_ADDR_HASH_PC__XOR_ENABLE_MASK 0x00000001L
5837#define MMEA1_ADDRDECDRAM_ADDR_HASH_PC__COL_XOR_MASK 0x00003FFEL
5838#define MMEA1_ADDRDECDRAM_ADDR_HASH_PC__ROW_XOR_MASK 0xFFFFC000L
5839//MMEA1_ADDRDECDRAM_ADDR_HASH_PC2
5840#define MMEA1_ADDRDECDRAM_ADDR_HASH_PC2__BANK_XOR__SHIFT 0x0
5841#define MMEA1_ADDRDECDRAM_ADDR_HASH_PC2__BANK_XOR_MASK 0x0000001FL
5842//MMEA1_ADDRDECDRAM_ADDR_HASH_CS0
5843#define MMEA1_ADDRDECDRAM_ADDR_HASH_CS0__XOR_ENABLE__SHIFT 0x0
5844#define MMEA1_ADDRDECDRAM_ADDR_HASH_CS0__NA_XOR__SHIFT 0x1
5845#define MMEA1_ADDRDECDRAM_ADDR_HASH_CS0__XOR_ENABLE_MASK 0x00000001L
5846#define MMEA1_ADDRDECDRAM_ADDR_HASH_CS0__NA_XOR_MASK 0xFFFFFFFEL
5847//MMEA1_ADDRDECDRAM_ADDR_HASH_CS1
5848#define MMEA1_ADDRDECDRAM_ADDR_HASH_CS1__XOR_ENABLE__SHIFT 0x0
5849#define MMEA1_ADDRDECDRAM_ADDR_HASH_CS1__NA_XOR__SHIFT 0x1
5850#define MMEA1_ADDRDECDRAM_ADDR_HASH_CS1__XOR_ENABLE_MASK 0x00000001L
5851#define MMEA1_ADDRDECDRAM_ADDR_HASH_CS1__NA_XOR_MASK 0xFFFFFFFEL
5852//MMEA1_ADDRDECDRAM_HARVEST_ENABLE
5853#define MMEA1_ADDRDECDRAM_HARVEST_ENABLE__FORCE_B3_EN__SHIFT 0x0
5854#define MMEA1_ADDRDECDRAM_HARVEST_ENABLE__FORCE_B3_VAL__SHIFT 0x1
5855#define MMEA1_ADDRDECDRAM_HARVEST_ENABLE__FORCE_B4_EN__SHIFT 0x2
5856#define MMEA1_ADDRDECDRAM_HARVEST_ENABLE__FORCE_B4_VAL__SHIFT 0x3
5857#define MMEA1_ADDRDECDRAM_HARVEST_ENABLE__FORCE_B3_EN_MASK 0x00000001L
5858#define MMEA1_ADDRDECDRAM_HARVEST_ENABLE__FORCE_B3_VAL_MASK 0x00000002L
5859#define MMEA1_ADDRDECDRAM_HARVEST_ENABLE__FORCE_B4_EN_MASK 0x00000004L
5860#define MMEA1_ADDRDECDRAM_HARVEST_ENABLE__FORCE_B4_VAL_MASK 0x00000008L
5861//MMEA1_ADDRDEC0_BASE_ADDR_CS0
5862#define MMEA1_ADDRDEC0_BASE_ADDR_CS0__CS_EN__SHIFT 0x0
5863#define MMEA1_ADDRDEC0_BASE_ADDR_CS0__BASE_ADDR__SHIFT 0x1
5864#define MMEA1_ADDRDEC0_BASE_ADDR_CS0__CS_EN_MASK 0x00000001L
5865#define MMEA1_ADDRDEC0_BASE_ADDR_CS0__BASE_ADDR_MASK 0xFFFFFFFEL
5866//MMEA1_ADDRDEC0_BASE_ADDR_CS1
5867#define MMEA1_ADDRDEC0_BASE_ADDR_CS1__CS_EN__SHIFT 0x0
5868#define MMEA1_ADDRDEC0_BASE_ADDR_CS1__BASE_ADDR__SHIFT 0x1
5869#define MMEA1_ADDRDEC0_BASE_ADDR_CS1__CS_EN_MASK 0x00000001L
5870#define MMEA1_ADDRDEC0_BASE_ADDR_CS1__BASE_ADDR_MASK 0xFFFFFFFEL
5871//MMEA1_ADDRDEC0_BASE_ADDR_CS2
5872#define MMEA1_ADDRDEC0_BASE_ADDR_CS2__CS_EN__SHIFT 0x0
5873#define MMEA1_ADDRDEC0_BASE_ADDR_CS2__BASE_ADDR__SHIFT 0x1
5874#define MMEA1_ADDRDEC0_BASE_ADDR_CS2__CS_EN_MASK 0x00000001L
5875#define MMEA1_ADDRDEC0_BASE_ADDR_CS2__BASE_ADDR_MASK 0xFFFFFFFEL
5876//MMEA1_ADDRDEC0_BASE_ADDR_CS3
5877#define MMEA1_ADDRDEC0_BASE_ADDR_CS3__CS_EN__SHIFT 0x0
5878#define MMEA1_ADDRDEC0_BASE_ADDR_CS3__BASE_ADDR__SHIFT 0x1
5879#define MMEA1_ADDRDEC0_BASE_ADDR_CS3__CS_EN_MASK 0x00000001L
5880#define MMEA1_ADDRDEC0_BASE_ADDR_CS3__BASE_ADDR_MASK 0xFFFFFFFEL
5881//MMEA1_ADDRDEC0_BASE_ADDR_SECCS0
5882#define MMEA1_ADDRDEC0_BASE_ADDR_SECCS0__CS_EN__SHIFT 0x0
5883#define MMEA1_ADDRDEC0_BASE_ADDR_SECCS0__BASE_ADDR__SHIFT 0x1
5884#define MMEA1_ADDRDEC0_BASE_ADDR_SECCS0__CS_EN_MASK 0x00000001L
5885#define MMEA1_ADDRDEC0_BASE_ADDR_SECCS0__BASE_ADDR_MASK 0xFFFFFFFEL
5886//MMEA1_ADDRDEC0_BASE_ADDR_SECCS1
5887#define MMEA1_ADDRDEC0_BASE_ADDR_SECCS1__CS_EN__SHIFT 0x0
5888#define MMEA1_ADDRDEC0_BASE_ADDR_SECCS1__BASE_ADDR__SHIFT 0x1
5889#define MMEA1_ADDRDEC0_BASE_ADDR_SECCS1__CS_EN_MASK 0x00000001L
5890#define MMEA1_ADDRDEC0_BASE_ADDR_SECCS1__BASE_ADDR_MASK 0xFFFFFFFEL
5891//MMEA1_ADDRDEC0_BASE_ADDR_SECCS2
5892#define MMEA1_ADDRDEC0_BASE_ADDR_SECCS2__CS_EN__SHIFT 0x0
5893#define MMEA1_ADDRDEC0_BASE_ADDR_SECCS2__BASE_ADDR__SHIFT 0x1
5894#define MMEA1_ADDRDEC0_BASE_ADDR_SECCS2__CS_EN_MASK 0x00000001L
5895#define MMEA1_ADDRDEC0_BASE_ADDR_SECCS2__BASE_ADDR_MASK 0xFFFFFFFEL
5896//MMEA1_ADDRDEC0_BASE_ADDR_SECCS3
5897#define MMEA1_ADDRDEC0_BASE_ADDR_SECCS3__CS_EN__SHIFT 0x0
5898#define MMEA1_ADDRDEC0_BASE_ADDR_SECCS3__BASE_ADDR__SHIFT 0x1
5899#define MMEA1_ADDRDEC0_BASE_ADDR_SECCS3__CS_EN_MASK 0x00000001L
5900#define MMEA1_ADDRDEC0_BASE_ADDR_SECCS3__BASE_ADDR_MASK 0xFFFFFFFEL
5901//MMEA1_ADDRDEC0_ADDR_MASK_CS01
5902#define MMEA1_ADDRDEC0_ADDR_MASK_CS01__ADDR_MASK__SHIFT 0x1
5903#define MMEA1_ADDRDEC0_ADDR_MASK_CS01__ADDR_MASK_MASK 0xFFFFFFFEL
5904//MMEA1_ADDRDEC0_ADDR_MASK_CS23
5905#define MMEA1_ADDRDEC0_ADDR_MASK_CS23__ADDR_MASK__SHIFT 0x1
5906#define MMEA1_ADDRDEC0_ADDR_MASK_CS23__ADDR_MASK_MASK 0xFFFFFFFEL
5907//MMEA1_ADDRDEC0_ADDR_MASK_SECCS01
5908#define MMEA1_ADDRDEC0_ADDR_MASK_SECCS01__ADDR_MASK__SHIFT 0x1
5909#define MMEA1_ADDRDEC0_ADDR_MASK_SECCS01__ADDR_MASK_MASK 0xFFFFFFFEL
5910//MMEA1_ADDRDEC0_ADDR_MASK_SECCS23
5911#define MMEA1_ADDRDEC0_ADDR_MASK_SECCS23__ADDR_MASK__SHIFT 0x1
5912#define MMEA1_ADDRDEC0_ADDR_MASK_SECCS23__ADDR_MASK_MASK 0xFFFFFFFEL
5913//MMEA1_ADDRDEC0_ADDR_CFG_CS01
5914#define MMEA1_ADDRDEC0_ADDR_CFG_CS01__NUM_BANK_GROUPS__SHIFT 0x2
5915#define MMEA1_ADDRDEC0_ADDR_CFG_CS01__NUM_RM__SHIFT 0x4
5916#define MMEA1_ADDRDEC0_ADDR_CFG_CS01__NUM_ROW_LO__SHIFT 0x8
5917#define MMEA1_ADDRDEC0_ADDR_CFG_CS01__NUM_ROW_HI__SHIFT 0xc
5918#define MMEA1_ADDRDEC0_ADDR_CFG_CS01__NUM_COL__SHIFT 0x10
5919#define MMEA1_ADDRDEC0_ADDR_CFG_CS01__NUM_BANKS__SHIFT 0x14
5920#define MMEA1_ADDRDEC0_ADDR_CFG_CS01__HI_COL_EN__SHIFT 0x1f
5921#define MMEA1_ADDRDEC0_ADDR_CFG_CS01__NUM_BANK_GROUPS_MASK 0x0000000CL
5922#define MMEA1_ADDRDEC0_ADDR_CFG_CS01__NUM_RM_MASK 0x00000030L
5923#define MMEA1_ADDRDEC0_ADDR_CFG_CS01__NUM_ROW_LO_MASK 0x00000F00L
5924#define MMEA1_ADDRDEC0_ADDR_CFG_CS01__NUM_ROW_HI_MASK 0x0000F000L
5925#define MMEA1_ADDRDEC0_ADDR_CFG_CS01__NUM_COL_MASK 0x000F0000L
5926#define MMEA1_ADDRDEC0_ADDR_CFG_CS01__NUM_BANKS_MASK 0x00300000L
5927#define MMEA1_ADDRDEC0_ADDR_CFG_CS01__HI_COL_EN_MASK 0x80000000L
5928//MMEA1_ADDRDEC0_ADDR_CFG_CS23
5929#define MMEA1_ADDRDEC0_ADDR_CFG_CS23__NUM_BANK_GROUPS__SHIFT 0x2
5930#define MMEA1_ADDRDEC0_ADDR_CFG_CS23__NUM_RM__SHIFT 0x4
5931#define MMEA1_ADDRDEC0_ADDR_CFG_CS23__NUM_ROW_LO__SHIFT 0x8
5932#define MMEA1_ADDRDEC0_ADDR_CFG_CS23__NUM_ROW_HI__SHIFT 0xc
5933#define MMEA1_ADDRDEC0_ADDR_CFG_CS23__NUM_COL__SHIFT 0x10
5934#define MMEA1_ADDRDEC0_ADDR_CFG_CS23__NUM_BANKS__SHIFT 0x14
5935#define MMEA1_ADDRDEC0_ADDR_CFG_CS23__HI_COL_EN__SHIFT 0x1f
5936#define MMEA1_ADDRDEC0_ADDR_CFG_CS23__NUM_BANK_GROUPS_MASK 0x0000000CL
5937#define MMEA1_ADDRDEC0_ADDR_CFG_CS23__NUM_RM_MASK 0x00000030L
5938#define MMEA1_ADDRDEC0_ADDR_CFG_CS23__NUM_ROW_LO_MASK 0x00000F00L
5939#define MMEA1_ADDRDEC0_ADDR_CFG_CS23__NUM_ROW_HI_MASK 0x0000F000L
5940#define MMEA1_ADDRDEC0_ADDR_CFG_CS23__NUM_COL_MASK 0x000F0000L
5941#define MMEA1_ADDRDEC0_ADDR_CFG_CS23__NUM_BANKS_MASK 0x00300000L
5942#define MMEA1_ADDRDEC0_ADDR_CFG_CS23__HI_COL_EN_MASK 0x80000000L
5943//MMEA1_ADDRDEC0_ADDR_SEL_CS01
5944#define MMEA1_ADDRDEC0_ADDR_SEL_CS01__BANK0__SHIFT 0x0
5945#define MMEA1_ADDRDEC0_ADDR_SEL_CS01__BANK1__SHIFT 0x4
5946#define MMEA1_ADDRDEC0_ADDR_SEL_CS01__BANK2__SHIFT 0x8
5947#define MMEA1_ADDRDEC0_ADDR_SEL_CS01__BANK3__SHIFT 0xc
5948#define MMEA1_ADDRDEC0_ADDR_SEL_CS01__BANK4__SHIFT 0x10
5949#define MMEA1_ADDRDEC0_ADDR_SEL_CS01__ROW_LO__SHIFT 0x18
5950#define MMEA1_ADDRDEC0_ADDR_SEL_CS01__ROW_HI__SHIFT 0x1c
5951#define MMEA1_ADDRDEC0_ADDR_SEL_CS01__BANK0_MASK 0x0000000FL
5952#define MMEA1_ADDRDEC0_ADDR_SEL_CS01__BANK1_MASK 0x000000F0L
5953#define MMEA1_ADDRDEC0_ADDR_SEL_CS01__BANK2_MASK 0x00000F00L
5954#define MMEA1_ADDRDEC0_ADDR_SEL_CS01__BANK3_MASK 0x0000F000L
5955#define MMEA1_ADDRDEC0_ADDR_SEL_CS01__BANK4_MASK 0x001F0000L
5956#define MMEA1_ADDRDEC0_ADDR_SEL_CS01__ROW_LO_MASK 0x0F000000L
5957#define MMEA1_ADDRDEC0_ADDR_SEL_CS01__ROW_HI_MASK 0xF0000000L
5958//MMEA1_ADDRDEC0_ADDR_SEL_CS23
5959#define MMEA1_ADDRDEC0_ADDR_SEL_CS23__BANK0__SHIFT 0x0
5960#define MMEA1_ADDRDEC0_ADDR_SEL_CS23__BANK1__SHIFT 0x4
5961#define MMEA1_ADDRDEC0_ADDR_SEL_CS23__BANK2__SHIFT 0x8
5962#define MMEA1_ADDRDEC0_ADDR_SEL_CS23__BANK3__SHIFT 0xc
5963#define MMEA1_ADDRDEC0_ADDR_SEL_CS23__BANK4__SHIFT 0x10
5964#define MMEA1_ADDRDEC0_ADDR_SEL_CS23__ROW_LO__SHIFT 0x18
5965#define MMEA1_ADDRDEC0_ADDR_SEL_CS23__ROW_HI__SHIFT 0x1c
5966#define MMEA1_ADDRDEC0_ADDR_SEL_CS23__BANK0_MASK 0x0000000FL
5967#define MMEA1_ADDRDEC0_ADDR_SEL_CS23__BANK1_MASK 0x000000F0L
5968#define MMEA1_ADDRDEC0_ADDR_SEL_CS23__BANK2_MASK 0x00000F00L
5969#define MMEA1_ADDRDEC0_ADDR_SEL_CS23__BANK3_MASK 0x0000F000L
5970#define MMEA1_ADDRDEC0_ADDR_SEL_CS23__BANK4_MASK 0x001F0000L
5971#define MMEA1_ADDRDEC0_ADDR_SEL_CS23__ROW_LO_MASK 0x0F000000L
5972#define MMEA1_ADDRDEC0_ADDR_SEL_CS23__ROW_HI_MASK 0xF0000000L
5973//MMEA1_ADDRDEC0_COL_SEL_LO_CS01
5974#define MMEA1_ADDRDEC0_COL_SEL_LO_CS01__COL0__SHIFT 0x0
5975#define MMEA1_ADDRDEC0_COL_SEL_LO_CS01__COL1__SHIFT 0x4
5976#define MMEA1_ADDRDEC0_COL_SEL_LO_CS01__COL2__SHIFT 0x8
5977#define MMEA1_ADDRDEC0_COL_SEL_LO_CS01__COL3__SHIFT 0xc
5978#define MMEA1_ADDRDEC0_COL_SEL_LO_CS01__COL4__SHIFT 0x10
5979#define MMEA1_ADDRDEC0_COL_SEL_LO_CS01__COL5__SHIFT 0x14
5980#define MMEA1_ADDRDEC0_COL_SEL_LO_CS01__COL6__SHIFT 0x18
5981#define MMEA1_ADDRDEC0_COL_SEL_LO_CS01__COL7__SHIFT 0x1c
5982#define MMEA1_ADDRDEC0_COL_SEL_LO_CS01__COL0_MASK 0x0000000FL
5983#define MMEA1_ADDRDEC0_COL_SEL_LO_CS01__COL1_MASK 0x000000F0L
5984#define MMEA1_ADDRDEC0_COL_SEL_LO_CS01__COL2_MASK 0x00000F00L
5985#define MMEA1_ADDRDEC0_COL_SEL_LO_CS01__COL3_MASK 0x0000F000L
5986#define MMEA1_ADDRDEC0_COL_SEL_LO_CS01__COL4_MASK 0x000F0000L
5987#define MMEA1_ADDRDEC0_COL_SEL_LO_CS01__COL5_MASK 0x00F00000L
5988#define MMEA1_ADDRDEC0_COL_SEL_LO_CS01__COL6_MASK 0x0F000000L
5989#define MMEA1_ADDRDEC0_COL_SEL_LO_CS01__COL7_MASK 0xF0000000L
5990//MMEA1_ADDRDEC0_COL_SEL_LO_CS23
5991#define MMEA1_ADDRDEC0_COL_SEL_LO_CS23__COL0__SHIFT 0x0
5992#define MMEA1_ADDRDEC0_COL_SEL_LO_CS23__COL1__SHIFT 0x4
5993#define MMEA1_ADDRDEC0_COL_SEL_LO_CS23__COL2__SHIFT 0x8
5994#define MMEA1_ADDRDEC0_COL_SEL_LO_CS23__COL3__SHIFT 0xc
5995#define MMEA1_ADDRDEC0_COL_SEL_LO_CS23__COL4__SHIFT 0x10
5996#define MMEA1_ADDRDEC0_COL_SEL_LO_CS23__COL5__SHIFT 0x14
5997#define MMEA1_ADDRDEC0_COL_SEL_LO_CS23__COL6__SHIFT 0x18
5998#define MMEA1_ADDRDEC0_COL_SEL_LO_CS23__COL7__SHIFT 0x1c
5999#define MMEA1_ADDRDEC0_COL_SEL_LO_CS23__COL0_MASK 0x0000000FL
6000#define MMEA1_ADDRDEC0_COL_SEL_LO_CS23__COL1_MASK 0x000000F0L
6001#define MMEA1_ADDRDEC0_COL_SEL_LO_CS23__COL2_MASK 0x00000F00L
6002#define MMEA1_ADDRDEC0_COL_SEL_LO_CS23__COL3_MASK 0x0000F000L
6003#define MMEA1_ADDRDEC0_COL_SEL_LO_CS23__COL4_MASK 0x000F0000L
6004#define MMEA1_ADDRDEC0_COL_SEL_LO_CS23__COL5_MASK 0x00F00000L
6005#define MMEA1_ADDRDEC0_COL_SEL_LO_CS23__COL6_MASK 0x0F000000L
6006#define MMEA1_ADDRDEC0_COL_SEL_LO_CS23__COL7_MASK 0xF0000000L
6007//MMEA1_ADDRDEC0_COL_SEL_HI_CS01
6008#define MMEA1_ADDRDEC0_COL_SEL_HI_CS01__COL8__SHIFT 0x0
6009#define MMEA1_ADDRDEC0_COL_SEL_HI_CS01__COL9__SHIFT 0x4
6010#define MMEA1_ADDRDEC0_COL_SEL_HI_CS01__COL10__SHIFT 0x8
6011#define MMEA1_ADDRDEC0_COL_SEL_HI_CS01__COL11__SHIFT 0xc
6012#define MMEA1_ADDRDEC0_COL_SEL_HI_CS01__COL12__SHIFT 0x10
6013#define MMEA1_ADDRDEC0_COL_SEL_HI_CS01__COL13__SHIFT 0x14
6014#define MMEA1_ADDRDEC0_COL_SEL_HI_CS01__COL14__SHIFT 0x18
6015#define MMEA1_ADDRDEC0_COL_SEL_HI_CS01__COL15__SHIFT 0x1c
6016#define MMEA1_ADDRDEC0_COL_SEL_HI_CS01__COL8_MASK 0x0000000FL
6017#define MMEA1_ADDRDEC0_COL_SEL_HI_CS01__COL9_MASK 0x000000F0L
6018#define MMEA1_ADDRDEC0_COL_SEL_HI_CS01__COL10_MASK 0x00000F00L
6019#define MMEA1_ADDRDEC0_COL_SEL_HI_CS01__COL11_MASK 0x0000F000L
6020#define MMEA1_ADDRDEC0_COL_SEL_HI_CS01__COL12_MASK 0x000F0000L
6021#define MMEA1_ADDRDEC0_COL_SEL_HI_CS01__COL13_MASK 0x00F00000L
6022#define MMEA1_ADDRDEC0_COL_SEL_HI_CS01__COL14_MASK 0x0F000000L
6023#define MMEA1_ADDRDEC0_COL_SEL_HI_CS01__COL15_MASK 0xF0000000L
6024//MMEA1_ADDRDEC0_COL_SEL_HI_CS23
6025#define MMEA1_ADDRDEC0_COL_SEL_HI_CS23__COL8__SHIFT 0x0
6026#define MMEA1_ADDRDEC0_COL_SEL_HI_CS23__COL9__SHIFT 0x4
6027#define MMEA1_ADDRDEC0_COL_SEL_HI_CS23__COL10__SHIFT 0x8
6028#define MMEA1_ADDRDEC0_COL_SEL_HI_CS23__COL11__SHIFT 0xc
6029#define MMEA1_ADDRDEC0_COL_SEL_HI_CS23__COL12__SHIFT 0x10
6030#define MMEA1_ADDRDEC0_COL_SEL_HI_CS23__COL13__SHIFT 0x14
6031#define MMEA1_ADDRDEC0_COL_SEL_HI_CS23__COL14__SHIFT 0x18
6032#define MMEA1_ADDRDEC0_COL_SEL_HI_CS23__COL15__SHIFT 0x1c
6033#define MMEA1_ADDRDEC0_COL_SEL_HI_CS23__COL8_MASK 0x0000000FL
6034#define MMEA1_ADDRDEC0_COL_SEL_HI_CS23__COL9_MASK 0x000000F0L
6035#define MMEA1_ADDRDEC0_COL_SEL_HI_CS23__COL10_MASK 0x00000F00L
6036#define MMEA1_ADDRDEC0_COL_SEL_HI_CS23__COL11_MASK 0x0000F000L
6037#define MMEA1_ADDRDEC0_COL_SEL_HI_CS23__COL12_MASK 0x000F0000L
6038#define MMEA1_ADDRDEC0_COL_SEL_HI_CS23__COL13_MASK 0x00F00000L
6039#define MMEA1_ADDRDEC0_COL_SEL_HI_CS23__COL14_MASK 0x0F000000L
6040#define MMEA1_ADDRDEC0_COL_SEL_HI_CS23__COL15_MASK 0xF0000000L
6041//MMEA1_ADDRDEC0_RM_SEL_CS01
6042#define MMEA1_ADDRDEC0_RM_SEL_CS01__RM0__SHIFT 0x0
6043#define MMEA1_ADDRDEC0_RM_SEL_CS01__RM1__SHIFT 0x4
6044#define MMEA1_ADDRDEC0_RM_SEL_CS01__RM2__SHIFT 0x8
6045#define MMEA1_ADDRDEC0_RM_SEL_CS01__CHAN_BIT__SHIFT 0xc
6046#define MMEA1_ADDRDEC0_RM_SEL_CS01__INVERT_ROW_MSBS_EVEN__SHIFT 0x10
6047#define MMEA1_ADDRDEC0_RM_SEL_CS01__INVERT_ROW_MSBS_ODD__SHIFT 0x12
6048#define MMEA1_ADDRDEC0_RM_SEL_CS01__RM0_MASK 0x0000000FL
6049#define MMEA1_ADDRDEC0_RM_SEL_CS01__RM1_MASK 0x000000F0L
6050#define MMEA1_ADDRDEC0_RM_SEL_CS01__RM2_MASK 0x00000F00L
6051#define MMEA1_ADDRDEC0_RM_SEL_CS01__CHAN_BIT_MASK 0x0000F000L
6052#define MMEA1_ADDRDEC0_RM_SEL_CS01__INVERT_ROW_MSBS_EVEN_MASK 0x00030000L
6053#define MMEA1_ADDRDEC0_RM_SEL_CS01__INVERT_ROW_MSBS_ODD_MASK 0x000C0000L
6054//MMEA1_ADDRDEC0_RM_SEL_CS23
6055#define MMEA1_ADDRDEC0_RM_SEL_CS23__RM0__SHIFT 0x0
6056#define MMEA1_ADDRDEC0_RM_SEL_CS23__RM1__SHIFT 0x4
6057#define MMEA1_ADDRDEC0_RM_SEL_CS23__RM2__SHIFT 0x8
6058#define MMEA1_ADDRDEC0_RM_SEL_CS23__CHAN_BIT__SHIFT 0xc
6059#define MMEA1_ADDRDEC0_RM_SEL_CS23__INVERT_ROW_MSBS_EVEN__SHIFT 0x10
6060#define MMEA1_ADDRDEC0_RM_SEL_CS23__INVERT_ROW_MSBS_ODD__SHIFT 0x12
6061#define MMEA1_ADDRDEC0_RM_SEL_CS23__RM0_MASK 0x0000000FL
6062#define MMEA1_ADDRDEC0_RM_SEL_CS23__RM1_MASK 0x000000F0L
6063#define MMEA1_ADDRDEC0_RM_SEL_CS23__RM2_MASK 0x00000F00L
6064#define MMEA1_ADDRDEC0_RM_SEL_CS23__CHAN_BIT_MASK 0x0000F000L
6065#define MMEA1_ADDRDEC0_RM_SEL_CS23__INVERT_ROW_MSBS_EVEN_MASK 0x00030000L
6066#define MMEA1_ADDRDEC0_RM_SEL_CS23__INVERT_ROW_MSBS_ODD_MASK 0x000C0000L
6067//MMEA1_ADDRDEC0_RM_SEL_SECCS01
6068#define MMEA1_ADDRDEC0_RM_SEL_SECCS01__RM0__SHIFT 0x0
6069#define MMEA1_ADDRDEC0_RM_SEL_SECCS01__RM1__SHIFT 0x4
6070#define MMEA1_ADDRDEC0_RM_SEL_SECCS01__RM2__SHIFT 0x8
6071#define MMEA1_ADDRDEC0_RM_SEL_SECCS01__CHAN_BIT__SHIFT 0xc
6072#define MMEA1_ADDRDEC0_RM_SEL_SECCS01__INVERT_ROW_MSBS_EVEN__SHIFT 0x10
6073#define MMEA1_ADDRDEC0_RM_SEL_SECCS01__INVERT_ROW_MSBS_ODD__SHIFT 0x12
6074#define MMEA1_ADDRDEC0_RM_SEL_SECCS01__RM0_MASK 0x0000000FL
6075#define MMEA1_ADDRDEC0_RM_SEL_SECCS01__RM1_MASK 0x000000F0L
6076#define MMEA1_ADDRDEC0_RM_SEL_SECCS01__RM2_MASK 0x00000F00L
6077#define MMEA1_ADDRDEC0_RM_SEL_SECCS01__CHAN_BIT_MASK 0x0000F000L
6078#define MMEA1_ADDRDEC0_RM_SEL_SECCS01__INVERT_ROW_MSBS_EVEN_MASK 0x00030000L
6079#define MMEA1_ADDRDEC0_RM_SEL_SECCS01__INVERT_ROW_MSBS_ODD_MASK 0x000C0000L
6080//MMEA1_ADDRDEC0_RM_SEL_SECCS23
6081#define MMEA1_ADDRDEC0_RM_SEL_SECCS23__RM0__SHIFT 0x0
6082#define MMEA1_ADDRDEC0_RM_SEL_SECCS23__RM1__SHIFT 0x4
6083#define MMEA1_ADDRDEC0_RM_SEL_SECCS23__RM2__SHIFT 0x8
6084#define MMEA1_ADDRDEC0_RM_SEL_SECCS23__CHAN_BIT__SHIFT 0xc
6085#define MMEA1_ADDRDEC0_RM_SEL_SECCS23__INVERT_ROW_MSBS_EVEN__SHIFT 0x10
6086#define MMEA1_ADDRDEC0_RM_SEL_SECCS23__INVERT_ROW_MSBS_ODD__SHIFT 0x12
6087#define MMEA1_ADDRDEC0_RM_SEL_SECCS23__RM0_MASK 0x0000000FL
6088#define MMEA1_ADDRDEC0_RM_SEL_SECCS23__RM1_MASK 0x000000F0L
6089#define MMEA1_ADDRDEC0_RM_SEL_SECCS23__RM2_MASK 0x00000F00L
6090#define MMEA1_ADDRDEC0_RM_SEL_SECCS23__CHAN_BIT_MASK 0x0000F000L
6091#define MMEA1_ADDRDEC0_RM_SEL_SECCS23__INVERT_ROW_MSBS_EVEN_MASK 0x00030000L
6092#define MMEA1_ADDRDEC0_RM_SEL_SECCS23__INVERT_ROW_MSBS_ODD_MASK 0x000C0000L
6093//MMEA1_ADDRDEC1_BASE_ADDR_CS0
6094#define MMEA1_ADDRDEC1_BASE_ADDR_CS0__CS_EN__SHIFT 0x0
6095#define MMEA1_ADDRDEC1_BASE_ADDR_CS0__BASE_ADDR__SHIFT 0x1
6096#define MMEA1_ADDRDEC1_BASE_ADDR_CS0__CS_EN_MASK 0x00000001L
6097#define MMEA1_ADDRDEC1_BASE_ADDR_CS0__BASE_ADDR_MASK 0xFFFFFFFEL
6098//MMEA1_ADDRDEC1_BASE_ADDR_CS1
6099#define MMEA1_ADDRDEC1_BASE_ADDR_CS1__CS_EN__SHIFT 0x0
6100#define MMEA1_ADDRDEC1_BASE_ADDR_CS1__BASE_ADDR__SHIFT 0x1
6101#define MMEA1_ADDRDEC1_BASE_ADDR_CS1__CS_EN_MASK 0x00000001L
6102#define MMEA1_ADDRDEC1_BASE_ADDR_CS1__BASE_ADDR_MASK 0xFFFFFFFEL
6103//MMEA1_ADDRDEC1_BASE_ADDR_CS2
6104#define MMEA1_ADDRDEC1_BASE_ADDR_CS2__CS_EN__SHIFT 0x0
6105#define MMEA1_ADDRDEC1_BASE_ADDR_CS2__BASE_ADDR__SHIFT 0x1
6106#define MMEA1_ADDRDEC1_BASE_ADDR_CS2__CS_EN_MASK 0x00000001L
6107#define MMEA1_ADDRDEC1_BASE_ADDR_CS2__BASE_ADDR_MASK 0xFFFFFFFEL
6108//MMEA1_ADDRDEC1_BASE_ADDR_CS3
6109#define MMEA1_ADDRDEC1_BASE_ADDR_CS3__CS_EN__SHIFT 0x0
6110#define MMEA1_ADDRDEC1_BASE_ADDR_CS3__BASE_ADDR__SHIFT 0x1
6111#define MMEA1_ADDRDEC1_BASE_ADDR_CS3__CS_EN_MASK 0x00000001L
6112#define MMEA1_ADDRDEC1_BASE_ADDR_CS3__BASE_ADDR_MASK 0xFFFFFFFEL
6113//MMEA1_ADDRDEC1_BASE_ADDR_SECCS0
6114#define MMEA1_ADDRDEC1_BASE_ADDR_SECCS0__CS_EN__SHIFT 0x0
6115#define MMEA1_ADDRDEC1_BASE_ADDR_SECCS0__BASE_ADDR__SHIFT 0x1
6116#define MMEA1_ADDRDEC1_BASE_ADDR_SECCS0__CS_EN_MASK 0x00000001L
6117#define MMEA1_ADDRDEC1_BASE_ADDR_SECCS0__BASE_ADDR_MASK 0xFFFFFFFEL
6118//MMEA1_ADDRDEC1_BASE_ADDR_SECCS1
6119#define MMEA1_ADDRDEC1_BASE_ADDR_SECCS1__CS_EN__SHIFT 0x0
6120#define MMEA1_ADDRDEC1_BASE_ADDR_SECCS1__BASE_ADDR__SHIFT 0x1
6121#define MMEA1_ADDRDEC1_BASE_ADDR_SECCS1__CS_EN_MASK 0x00000001L
6122#define MMEA1_ADDRDEC1_BASE_ADDR_SECCS1__BASE_ADDR_MASK 0xFFFFFFFEL
6123//MMEA1_ADDRDEC1_BASE_ADDR_SECCS2
6124#define MMEA1_ADDRDEC1_BASE_ADDR_SECCS2__CS_EN__SHIFT 0x0
6125#define MMEA1_ADDRDEC1_BASE_ADDR_SECCS2__BASE_ADDR__SHIFT 0x1
6126#define MMEA1_ADDRDEC1_BASE_ADDR_SECCS2__CS_EN_MASK 0x00000001L
6127#define MMEA1_ADDRDEC1_BASE_ADDR_SECCS2__BASE_ADDR_MASK 0xFFFFFFFEL
6128//MMEA1_ADDRDEC1_BASE_ADDR_SECCS3
6129#define MMEA1_ADDRDEC1_BASE_ADDR_SECCS3__CS_EN__SHIFT 0x0
6130#define MMEA1_ADDRDEC1_BASE_ADDR_SECCS3__BASE_ADDR__SHIFT 0x1
6131#define MMEA1_ADDRDEC1_BASE_ADDR_SECCS3__CS_EN_MASK 0x00000001L
6132#define MMEA1_ADDRDEC1_BASE_ADDR_SECCS3__BASE_ADDR_MASK 0xFFFFFFFEL
6133//MMEA1_ADDRDEC1_ADDR_MASK_CS01
6134#define MMEA1_ADDRDEC1_ADDR_MASK_CS01__ADDR_MASK__SHIFT 0x1
6135#define MMEA1_ADDRDEC1_ADDR_MASK_CS01__ADDR_MASK_MASK 0xFFFFFFFEL
6136//MMEA1_ADDRDEC1_ADDR_MASK_CS23
6137#define MMEA1_ADDRDEC1_ADDR_MASK_CS23__ADDR_MASK__SHIFT 0x1
6138#define MMEA1_ADDRDEC1_ADDR_MASK_CS23__ADDR_MASK_MASK 0xFFFFFFFEL
6139//MMEA1_ADDRDEC1_ADDR_MASK_SECCS01
6140#define MMEA1_ADDRDEC1_ADDR_MASK_SECCS01__ADDR_MASK__SHIFT 0x1
6141#define MMEA1_ADDRDEC1_ADDR_MASK_SECCS01__ADDR_MASK_MASK 0xFFFFFFFEL
6142//MMEA1_ADDRDEC1_ADDR_MASK_SECCS23
6143#define MMEA1_ADDRDEC1_ADDR_MASK_SECCS23__ADDR_MASK__SHIFT 0x1
6144#define MMEA1_ADDRDEC1_ADDR_MASK_SECCS23__ADDR_MASK_MASK 0xFFFFFFFEL
6145//MMEA1_ADDRDEC1_ADDR_CFG_CS01
6146#define MMEA1_ADDRDEC1_ADDR_CFG_CS01__NUM_BANK_GROUPS__SHIFT 0x2
6147#define MMEA1_ADDRDEC1_ADDR_CFG_CS01__NUM_RM__SHIFT 0x4
6148#define MMEA1_ADDRDEC1_ADDR_CFG_CS01__NUM_ROW_LO__SHIFT 0x8
6149#define MMEA1_ADDRDEC1_ADDR_CFG_CS01__NUM_ROW_HI__SHIFT 0xc
6150#define MMEA1_ADDRDEC1_ADDR_CFG_CS01__NUM_COL__SHIFT 0x10
6151#define MMEA1_ADDRDEC1_ADDR_CFG_CS01__NUM_BANKS__SHIFT 0x14
6152#define MMEA1_ADDRDEC1_ADDR_CFG_CS01__HI_COL_EN__SHIFT 0x1f
6153#define MMEA1_ADDRDEC1_ADDR_CFG_CS01__NUM_BANK_GROUPS_MASK 0x0000000CL
6154#define MMEA1_ADDRDEC1_ADDR_CFG_CS01__NUM_RM_MASK 0x00000030L
6155#define MMEA1_ADDRDEC1_ADDR_CFG_CS01__NUM_ROW_LO_MASK 0x00000F00L
6156#define MMEA1_ADDRDEC1_ADDR_CFG_CS01__NUM_ROW_HI_MASK 0x0000F000L
6157#define MMEA1_ADDRDEC1_ADDR_CFG_CS01__NUM_COL_MASK 0x000F0000L
6158#define MMEA1_ADDRDEC1_ADDR_CFG_CS01__NUM_BANKS_MASK 0x00300000L
6159#define MMEA1_ADDRDEC1_ADDR_CFG_CS01__HI_COL_EN_MASK 0x80000000L
6160//MMEA1_ADDRDEC1_ADDR_CFG_CS23
6161#define MMEA1_ADDRDEC1_ADDR_CFG_CS23__NUM_BANK_GROUPS__SHIFT 0x2
6162#define MMEA1_ADDRDEC1_ADDR_CFG_CS23__NUM_RM__SHIFT 0x4
6163#define MMEA1_ADDRDEC1_ADDR_CFG_CS23__NUM_ROW_LO__SHIFT 0x8
6164#define MMEA1_ADDRDEC1_ADDR_CFG_CS23__NUM_ROW_HI__SHIFT 0xc
6165#define MMEA1_ADDRDEC1_ADDR_CFG_CS23__NUM_COL__SHIFT 0x10
6166#define MMEA1_ADDRDEC1_ADDR_CFG_CS23__NUM_BANKS__SHIFT 0x14
6167#define MMEA1_ADDRDEC1_ADDR_CFG_CS23__HI_COL_EN__SHIFT 0x1f
6168#define MMEA1_ADDRDEC1_ADDR_CFG_CS23__NUM_BANK_GROUPS_MASK 0x0000000CL
6169#define MMEA1_ADDRDEC1_ADDR_CFG_CS23__NUM_RM_MASK 0x00000030L
6170#define MMEA1_ADDRDEC1_ADDR_CFG_CS23__NUM_ROW_LO_MASK 0x00000F00L
6171#define MMEA1_ADDRDEC1_ADDR_CFG_CS23__NUM_ROW_HI_MASK 0x0000F000L
6172#define MMEA1_ADDRDEC1_ADDR_CFG_CS23__NUM_COL_MASK 0x000F0000L
6173#define MMEA1_ADDRDEC1_ADDR_CFG_CS23__NUM_BANKS_MASK 0x00300000L
6174#define MMEA1_ADDRDEC1_ADDR_CFG_CS23__HI_COL_EN_MASK 0x80000000L
6175//MMEA1_ADDRDEC1_ADDR_SEL_CS01
6176#define MMEA1_ADDRDEC1_ADDR_SEL_CS01__BANK0__SHIFT 0x0
6177#define MMEA1_ADDRDEC1_ADDR_SEL_CS01__BANK1__SHIFT 0x4
6178#define MMEA1_ADDRDEC1_ADDR_SEL_CS01__BANK2__SHIFT 0x8
6179#define MMEA1_ADDRDEC1_ADDR_SEL_CS01__BANK3__SHIFT 0xc
6180#define MMEA1_ADDRDEC1_ADDR_SEL_CS01__BANK4__SHIFT 0x10
6181#define MMEA1_ADDRDEC1_ADDR_SEL_CS01__ROW_LO__SHIFT 0x18
6182#define MMEA1_ADDRDEC1_ADDR_SEL_CS01__ROW_HI__SHIFT 0x1c
6183#define MMEA1_ADDRDEC1_ADDR_SEL_CS01__BANK0_MASK 0x0000000FL
6184#define MMEA1_ADDRDEC1_ADDR_SEL_CS01__BANK1_MASK 0x000000F0L
6185#define MMEA1_ADDRDEC1_ADDR_SEL_CS01__BANK2_MASK 0x00000F00L
6186#define MMEA1_ADDRDEC1_ADDR_SEL_CS01__BANK3_MASK 0x0000F000L
6187#define MMEA1_ADDRDEC1_ADDR_SEL_CS01__BANK4_MASK 0x001F0000L
6188#define MMEA1_ADDRDEC1_ADDR_SEL_CS01__ROW_LO_MASK 0x0F000000L
6189#define MMEA1_ADDRDEC1_ADDR_SEL_CS01__ROW_HI_MASK 0xF0000000L
6190//MMEA1_ADDRDEC1_ADDR_SEL_CS23
6191#define MMEA1_ADDRDEC1_ADDR_SEL_CS23__BANK0__SHIFT 0x0
6192#define MMEA1_ADDRDEC1_ADDR_SEL_CS23__BANK1__SHIFT 0x4
6193#define MMEA1_ADDRDEC1_ADDR_SEL_CS23__BANK2__SHIFT 0x8
6194#define MMEA1_ADDRDEC1_ADDR_SEL_CS23__BANK3__SHIFT 0xc
6195#define MMEA1_ADDRDEC1_ADDR_SEL_CS23__BANK4__SHIFT 0x10
6196#define MMEA1_ADDRDEC1_ADDR_SEL_CS23__ROW_LO__SHIFT 0x18
6197#define MMEA1_ADDRDEC1_ADDR_SEL_CS23__ROW_HI__SHIFT 0x1c
6198#define MMEA1_ADDRDEC1_ADDR_SEL_CS23__BANK0_MASK 0x0000000FL
6199#define MMEA1_ADDRDEC1_ADDR_SEL_CS23__BANK1_MASK 0x000000F0L
6200#define MMEA1_ADDRDEC1_ADDR_SEL_CS23__BANK2_MASK 0x00000F00L
6201#define MMEA1_ADDRDEC1_ADDR_SEL_CS23__BANK3_MASK 0x0000F000L
6202#define MMEA1_ADDRDEC1_ADDR_SEL_CS23__BANK4_MASK 0x001F0000L
6203#define MMEA1_ADDRDEC1_ADDR_SEL_CS23__ROW_LO_MASK 0x0F000000L
6204#define MMEA1_ADDRDEC1_ADDR_SEL_CS23__ROW_HI_MASK 0xF0000000L
6205//MMEA1_ADDRDEC1_COL_SEL_LO_CS01
6206#define MMEA1_ADDRDEC1_COL_SEL_LO_CS01__COL0__SHIFT 0x0
6207#define MMEA1_ADDRDEC1_COL_SEL_LO_CS01__COL1__SHIFT 0x4
6208#define MMEA1_ADDRDEC1_COL_SEL_LO_CS01__COL2__SHIFT 0x8
6209#define MMEA1_ADDRDEC1_COL_SEL_LO_CS01__COL3__SHIFT 0xc
6210#define MMEA1_ADDRDEC1_COL_SEL_LO_CS01__COL4__SHIFT 0x10
6211#define MMEA1_ADDRDEC1_COL_SEL_LO_CS01__COL5__SHIFT 0x14
6212#define MMEA1_ADDRDEC1_COL_SEL_LO_CS01__COL6__SHIFT 0x18
6213#define MMEA1_ADDRDEC1_COL_SEL_LO_CS01__COL7__SHIFT 0x1c
6214#define MMEA1_ADDRDEC1_COL_SEL_LO_CS01__COL0_MASK 0x0000000FL
6215#define MMEA1_ADDRDEC1_COL_SEL_LO_CS01__COL1_MASK 0x000000F0L
6216#define MMEA1_ADDRDEC1_COL_SEL_LO_CS01__COL2_MASK 0x00000F00L
6217#define MMEA1_ADDRDEC1_COL_SEL_LO_CS01__COL3_MASK 0x0000F000L
6218#define MMEA1_ADDRDEC1_COL_SEL_LO_CS01__COL4_MASK 0x000F0000L
6219#define MMEA1_ADDRDEC1_COL_SEL_LO_CS01__COL5_MASK 0x00F00000L
6220#define MMEA1_ADDRDEC1_COL_SEL_LO_CS01__COL6_MASK 0x0F000000L
6221#define MMEA1_ADDRDEC1_COL_SEL_LO_CS01__COL7_MASK 0xF0000000L
6222//MMEA1_ADDRDEC1_COL_SEL_LO_CS23
6223#define MMEA1_ADDRDEC1_COL_SEL_LO_CS23__COL0__SHIFT 0x0
6224#define MMEA1_ADDRDEC1_COL_SEL_LO_CS23__COL1__SHIFT 0x4
6225#define MMEA1_ADDRDEC1_COL_SEL_LO_CS23__COL2__SHIFT 0x8
6226#define MMEA1_ADDRDEC1_COL_SEL_LO_CS23__COL3__SHIFT 0xc
6227#define MMEA1_ADDRDEC1_COL_SEL_LO_CS23__COL4__SHIFT 0x10
6228#define MMEA1_ADDRDEC1_COL_SEL_LO_CS23__COL5__SHIFT 0x14
6229#define MMEA1_ADDRDEC1_COL_SEL_LO_CS23__COL6__SHIFT 0x18
6230#define MMEA1_ADDRDEC1_COL_SEL_LO_CS23__COL7__SHIFT 0x1c
6231#define MMEA1_ADDRDEC1_COL_SEL_LO_CS23__COL0_MASK 0x0000000FL
6232#define MMEA1_ADDRDEC1_COL_SEL_LO_CS23__COL1_MASK 0x000000F0L
6233#define MMEA1_ADDRDEC1_COL_SEL_LO_CS23__COL2_MASK 0x00000F00L
6234#define MMEA1_ADDRDEC1_COL_SEL_LO_CS23__COL3_MASK 0x0000F000L
6235#define MMEA1_ADDRDEC1_COL_SEL_LO_CS23__COL4_MASK 0x000F0000L
6236#define MMEA1_ADDRDEC1_COL_SEL_LO_CS23__COL5_MASK 0x00F00000L
6237#define MMEA1_ADDRDEC1_COL_SEL_LO_CS23__COL6_MASK 0x0F000000L
6238#define MMEA1_ADDRDEC1_COL_SEL_LO_CS23__COL7_MASK 0xF0000000L
6239//MMEA1_ADDRDEC1_COL_SEL_HI_CS01
6240#define MMEA1_ADDRDEC1_COL_SEL_HI_CS01__COL8__SHIFT 0x0
6241#define MMEA1_ADDRDEC1_COL_SEL_HI_CS01__COL9__SHIFT 0x4
6242#define MMEA1_ADDRDEC1_COL_SEL_HI_CS01__COL10__SHIFT 0x8
6243#define MMEA1_ADDRDEC1_COL_SEL_HI_CS01__COL11__SHIFT 0xc
6244#define MMEA1_ADDRDEC1_COL_SEL_HI_CS01__COL12__SHIFT 0x10
6245#define MMEA1_ADDRDEC1_COL_SEL_HI_CS01__COL13__SHIFT 0x14
6246#define MMEA1_ADDRDEC1_COL_SEL_HI_CS01__COL14__SHIFT 0x18
6247#define MMEA1_ADDRDEC1_COL_SEL_HI_CS01__COL15__SHIFT 0x1c
6248#define MMEA1_ADDRDEC1_COL_SEL_HI_CS01__COL8_MASK 0x0000000FL
6249#define MMEA1_ADDRDEC1_COL_SEL_HI_CS01__COL9_MASK 0x000000F0L
6250#define MMEA1_ADDRDEC1_COL_SEL_HI_CS01__COL10_MASK 0x00000F00L
6251#define MMEA1_ADDRDEC1_COL_SEL_HI_CS01__COL11_MASK 0x0000F000L
6252#define MMEA1_ADDRDEC1_COL_SEL_HI_CS01__COL12_MASK 0x000F0000L
6253#define MMEA1_ADDRDEC1_COL_SEL_HI_CS01__COL13_MASK 0x00F00000L
6254#define MMEA1_ADDRDEC1_COL_SEL_HI_CS01__COL14_MASK 0x0F000000L
6255#define MMEA1_ADDRDEC1_COL_SEL_HI_CS01__COL15_MASK 0xF0000000L
6256//MMEA1_ADDRDEC1_COL_SEL_HI_CS23
6257#define MMEA1_ADDRDEC1_COL_SEL_HI_CS23__COL8__SHIFT 0x0
6258#define MMEA1_ADDRDEC1_COL_SEL_HI_CS23__COL9__SHIFT 0x4
6259#define MMEA1_ADDRDEC1_COL_SEL_HI_CS23__COL10__SHIFT 0x8
6260#define MMEA1_ADDRDEC1_COL_SEL_HI_CS23__COL11__SHIFT 0xc
6261#define MMEA1_ADDRDEC1_COL_SEL_HI_CS23__COL12__SHIFT 0x10
6262#define MMEA1_ADDRDEC1_COL_SEL_HI_CS23__COL13__SHIFT 0x14
6263#define MMEA1_ADDRDEC1_COL_SEL_HI_CS23__COL14__SHIFT 0x18
6264#define MMEA1_ADDRDEC1_COL_SEL_HI_CS23__COL15__SHIFT 0x1c
6265#define MMEA1_ADDRDEC1_COL_SEL_HI_CS23__COL8_MASK 0x0000000FL
6266#define MMEA1_ADDRDEC1_COL_SEL_HI_CS23__COL9_MASK 0x000000F0L
6267#define MMEA1_ADDRDEC1_COL_SEL_HI_CS23__COL10_MASK 0x00000F00L
6268#define MMEA1_ADDRDEC1_COL_SEL_HI_CS23__COL11_MASK 0x0000F000L
6269#define MMEA1_ADDRDEC1_COL_SEL_HI_CS23__COL12_MASK 0x000F0000L
6270#define MMEA1_ADDRDEC1_COL_SEL_HI_CS23__COL13_MASK 0x00F00000L
6271#define MMEA1_ADDRDEC1_COL_SEL_HI_CS23__COL14_MASK 0x0F000000L
6272#define MMEA1_ADDRDEC1_COL_SEL_HI_CS23__COL15_MASK 0xF0000000L
6273//MMEA1_ADDRDEC1_RM_SEL_CS01
6274#define MMEA1_ADDRDEC1_RM_SEL_CS01__RM0__SHIFT 0x0
6275#define MMEA1_ADDRDEC1_RM_SEL_CS01__RM1__SHIFT 0x4
6276#define MMEA1_ADDRDEC1_RM_SEL_CS01__RM2__SHIFT 0x8
6277#define MMEA1_ADDRDEC1_RM_SEL_CS01__CHAN_BIT__SHIFT 0xc
6278#define MMEA1_ADDRDEC1_RM_SEL_CS01__INVERT_ROW_MSBS_EVEN__SHIFT 0x10
6279#define MMEA1_ADDRDEC1_RM_SEL_CS01__INVERT_ROW_MSBS_ODD__SHIFT 0x12
6280#define MMEA1_ADDRDEC1_RM_SEL_CS01__RM0_MASK 0x0000000FL
6281#define MMEA1_ADDRDEC1_RM_SEL_CS01__RM1_MASK 0x000000F0L
6282#define MMEA1_ADDRDEC1_RM_SEL_CS01__RM2_MASK 0x00000F00L
6283#define MMEA1_ADDRDEC1_RM_SEL_CS01__CHAN_BIT_MASK 0x0000F000L
6284#define MMEA1_ADDRDEC1_RM_SEL_CS01__INVERT_ROW_MSBS_EVEN_MASK 0x00030000L
6285#define MMEA1_ADDRDEC1_RM_SEL_CS01__INVERT_ROW_MSBS_ODD_MASK 0x000C0000L
6286//MMEA1_ADDRDEC1_RM_SEL_CS23
6287#define MMEA1_ADDRDEC1_RM_SEL_CS23__RM0__SHIFT 0x0
6288#define MMEA1_ADDRDEC1_RM_SEL_CS23__RM1__SHIFT 0x4
6289#define MMEA1_ADDRDEC1_RM_SEL_CS23__RM2__SHIFT 0x8
6290#define MMEA1_ADDRDEC1_RM_SEL_CS23__CHAN_BIT__SHIFT 0xc
6291#define MMEA1_ADDRDEC1_RM_SEL_CS23__INVERT_ROW_MSBS_EVEN__SHIFT 0x10
6292#define MMEA1_ADDRDEC1_RM_SEL_CS23__INVERT_ROW_MSBS_ODD__SHIFT 0x12
6293#define MMEA1_ADDRDEC1_RM_SEL_CS23__RM0_MASK 0x0000000FL
6294#define MMEA1_ADDRDEC1_RM_SEL_CS23__RM1_MASK 0x000000F0L
6295#define MMEA1_ADDRDEC1_RM_SEL_CS23__RM2_MASK 0x00000F00L
6296#define MMEA1_ADDRDEC1_RM_SEL_CS23__CHAN_BIT_MASK 0x0000F000L
6297#define MMEA1_ADDRDEC1_RM_SEL_CS23__INVERT_ROW_MSBS_EVEN_MASK 0x00030000L
6298#define MMEA1_ADDRDEC1_RM_SEL_CS23__INVERT_ROW_MSBS_ODD_MASK 0x000C0000L
6299//MMEA1_ADDRDEC1_RM_SEL_SECCS01
6300#define MMEA1_ADDRDEC1_RM_SEL_SECCS01__RM0__SHIFT 0x0
6301#define MMEA1_ADDRDEC1_RM_SEL_SECCS01__RM1__SHIFT 0x4
6302#define MMEA1_ADDRDEC1_RM_SEL_SECCS01__RM2__SHIFT 0x8
6303#define MMEA1_ADDRDEC1_RM_SEL_SECCS01__CHAN_BIT__SHIFT 0xc
6304#define MMEA1_ADDRDEC1_RM_SEL_SECCS01__INVERT_ROW_MSBS_EVEN__SHIFT 0x10
6305#define MMEA1_ADDRDEC1_RM_SEL_SECCS01__INVERT_ROW_MSBS_ODD__SHIFT 0x12
6306#define MMEA1_ADDRDEC1_RM_SEL_SECCS01__RM0_MASK 0x0000000FL
6307#define MMEA1_ADDRDEC1_RM_SEL_SECCS01__RM1_MASK 0x000000F0L
6308#define MMEA1_ADDRDEC1_RM_SEL_SECCS01__RM2_MASK 0x00000F00L
6309#define MMEA1_ADDRDEC1_RM_SEL_SECCS01__CHAN_BIT_MASK 0x0000F000L
6310#define MMEA1_ADDRDEC1_RM_SEL_SECCS01__INVERT_ROW_MSBS_EVEN_MASK 0x00030000L
6311#define MMEA1_ADDRDEC1_RM_SEL_SECCS01__INVERT_ROW_MSBS_ODD_MASK 0x000C0000L
6312//MMEA1_ADDRDEC1_RM_SEL_SECCS23
6313#define MMEA1_ADDRDEC1_RM_SEL_SECCS23__RM0__SHIFT 0x0
6314#define MMEA1_ADDRDEC1_RM_SEL_SECCS23__RM1__SHIFT 0x4
6315#define MMEA1_ADDRDEC1_RM_SEL_SECCS23__RM2__SHIFT 0x8
6316#define MMEA1_ADDRDEC1_RM_SEL_SECCS23__CHAN_BIT__SHIFT 0xc
6317#define MMEA1_ADDRDEC1_RM_SEL_SECCS23__INVERT_ROW_MSBS_EVEN__SHIFT 0x10
6318#define MMEA1_ADDRDEC1_RM_SEL_SECCS23__INVERT_ROW_MSBS_ODD__SHIFT 0x12
6319#define MMEA1_ADDRDEC1_RM_SEL_SECCS23__RM0_MASK 0x0000000FL
6320#define MMEA1_ADDRDEC1_RM_SEL_SECCS23__RM1_MASK 0x000000F0L
6321#define MMEA1_ADDRDEC1_RM_SEL_SECCS23__RM2_MASK 0x00000F00L
6322#define MMEA1_ADDRDEC1_RM_SEL_SECCS23__CHAN_BIT_MASK 0x0000F000L
6323#define MMEA1_ADDRDEC1_RM_SEL_SECCS23__INVERT_ROW_MSBS_EVEN_MASK 0x00030000L
6324#define MMEA1_ADDRDEC1_RM_SEL_SECCS23__INVERT_ROW_MSBS_ODD_MASK 0x000C0000L
6325//MMEA1_IO_RD_CLI2GRP_MAP0
6326#define MMEA1_IO_RD_CLI2GRP_MAP0__CID0_GROUP__SHIFT 0x0
6327#define MMEA1_IO_RD_CLI2GRP_MAP0__CID1_GROUP__SHIFT 0x2
6328#define MMEA1_IO_RD_CLI2GRP_MAP0__CID2_GROUP__SHIFT 0x4
6329#define MMEA1_IO_RD_CLI2GRP_MAP0__CID3_GROUP__SHIFT 0x6
6330#define MMEA1_IO_RD_CLI2GRP_MAP0__CID4_GROUP__SHIFT 0x8
6331#define MMEA1_IO_RD_CLI2GRP_MAP0__CID5_GROUP__SHIFT 0xa
6332#define MMEA1_IO_RD_CLI2GRP_MAP0__CID6_GROUP__SHIFT 0xc
6333#define MMEA1_IO_RD_CLI2GRP_MAP0__CID7_GROUP__SHIFT 0xe
6334#define MMEA1_IO_RD_CLI2GRP_MAP0__CID8_GROUP__SHIFT 0x10
6335#define MMEA1_IO_RD_CLI2GRP_MAP0__CID9_GROUP__SHIFT 0x12
6336#define MMEA1_IO_RD_CLI2GRP_MAP0__CID10_GROUP__SHIFT 0x14
6337#define MMEA1_IO_RD_CLI2GRP_MAP0__CID11_GROUP__SHIFT 0x16
6338#define MMEA1_IO_RD_CLI2GRP_MAP0__CID12_GROUP__SHIFT 0x18
6339#define MMEA1_IO_RD_CLI2GRP_MAP0__CID13_GROUP__SHIFT 0x1a
6340#define MMEA1_IO_RD_CLI2GRP_MAP0__CID14_GROUP__SHIFT 0x1c
6341#define MMEA1_IO_RD_CLI2GRP_MAP0__CID15_GROUP__SHIFT 0x1e
6342#define MMEA1_IO_RD_CLI2GRP_MAP0__CID0_GROUP_MASK 0x00000003L
6343#define MMEA1_IO_RD_CLI2GRP_MAP0__CID1_GROUP_MASK 0x0000000CL
6344#define MMEA1_IO_RD_CLI2GRP_MAP0__CID2_GROUP_MASK 0x00000030L
6345#define MMEA1_IO_RD_CLI2GRP_MAP0__CID3_GROUP_MASK 0x000000C0L
6346#define MMEA1_IO_RD_CLI2GRP_MAP0__CID4_GROUP_MASK 0x00000300L
6347#define MMEA1_IO_RD_CLI2GRP_MAP0__CID5_GROUP_MASK 0x00000C00L
6348#define MMEA1_IO_RD_CLI2GRP_MAP0__CID6_GROUP_MASK 0x00003000L
6349#define MMEA1_IO_RD_CLI2GRP_MAP0__CID7_GROUP_MASK 0x0000C000L
6350#define MMEA1_IO_RD_CLI2GRP_MAP0__CID8_GROUP_MASK 0x00030000L
6351#define MMEA1_IO_RD_CLI2GRP_MAP0__CID9_GROUP_MASK 0x000C0000L
6352#define MMEA1_IO_RD_CLI2GRP_MAP0__CID10_GROUP_MASK 0x00300000L
6353#define MMEA1_IO_RD_CLI2GRP_MAP0__CID11_GROUP_MASK 0x00C00000L
6354#define MMEA1_IO_RD_CLI2GRP_MAP0__CID12_GROUP_MASK 0x03000000L
6355#define MMEA1_IO_RD_CLI2GRP_MAP0__CID13_GROUP_MASK 0x0C000000L
6356#define MMEA1_IO_RD_CLI2GRP_MAP0__CID14_GROUP_MASK 0x30000000L
6357#define MMEA1_IO_RD_CLI2GRP_MAP0__CID15_GROUP_MASK 0xC0000000L
6358//MMEA1_IO_RD_CLI2GRP_MAP1
6359#define MMEA1_IO_RD_CLI2GRP_MAP1__CID16_GROUP__SHIFT 0x0
6360#define MMEA1_IO_RD_CLI2GRP_MAP1__CID17_GROUP__SHIFT 0x2
6361#define MMEA1_IO_RD_CLI2GRP_MAP1__CID18_GROUP__SHIFT 0x4
6362#define MMEA1_IO_RD_CLI2GRP_MAP1__CID19_GROUP__SHIFT 0x6
6363#define MMEA1_IO_RD_CLI2GRP_MAP1__CID20_GROUP__SHIFT 0x8
6364#define MMEA1_IO_RD_CLI2GRP_MAP1__CID21_GROUP__SHIFT 0xa
6365#define MMEA1_IO_RD_CLI2GRP_MAP1__CID22_GROUP__SHIFT 0xc
6366#define MMEA1_IO_RD_CLI2GRP_MAP1__CID23_GROUP__SHIFT 0xe
6367#define MMEA1_IO_RD_CLI2GRP_MAP1__CID24_GROUP__SHIFT 0x10
6368#define MMEA1_IO_RD_CLI2GRP_MAP1__CID25_GROUP__SHIFT 0x12
6369#define MMEA1_IO_RD_CLI2GRP_MAP1__CID26_GROUP__SHIFT 0x14
6370#define MMEA1_IO_RD_CLI2GRP_MAP1__CID27_GROUP__SHIFT 0x16
6371#define MMEA1_IO_RD_CLI2GRP_MAP1__CID28_GROUP__SHIFT 0x18
6372#define MMEA1_IO_RD_CLI2GRP_MAP1__CID29_GROUP__SHIFT 0x1a
6373#define MMEA1_IO_RD_CLI2GRP_MAP1__CID30_GROUP__SHIFT 0x1c
6374#define MMEA1_IO_RD_CLI2GRP_MAP1__CID31_GROUP__SHIFT 0x1e
6375#define MMEA1_IO_RD_CLI2GRP_MAP1__CID16_GROUP_MASK 0x00000003L
6376#define MMEA1_IO_RD_CLI2GRP_MAP1__CID17_GROUP_MASK 0x0000000CL
6377#define MMEA1_IO_RD_CLI2GRP_MAP1__CID18_GROUP_MASK 0x00000030L
6378#define MMEA1_IO_RD_CLI2GRP_MAP1__CID19_GROUP_MASK 0x000000C0L
6379#define MMEA1_IO_RD_CLI2GRP_MAP1__CID20_GROUP_MASK 0x00000300L
6380#define MMEA1_IO_RD_CLI2GRP_MAP1__CID21_GROUP_MASK 0x00000C00L
6381#define MMEA1_IO_RD_CLI2GRP_MAP1__CID22_GROUP_MASK 0x00003000L
6382#define MMEA1_IO_RD_CLI2GRP_MAP1__CID23_GROUP_MASK 0x0000C000L
6383#define MMEA1_IO_RD_CLI2GRP_MAP1__CID24_GROUP_MASK 0x00030000L
6384#define MMEA1_IO_RD_CLI2GRP_MAP1__CID25_GROUP_MASK 0x000C0000L
6385#define MMEA1_IO_RD_CLI2GRP_MAP1__CID26_GROUP_MASK 0x00300000L
6386#define MMEA1_IO_RD_CLI2GRP_MAP1__CID27_GROUP_MASK 0x00C00000L
6387#define MMEA1_IO_RD_CLI2GRP_MAP1__CID28_GROUP_MASK 0x03000000L
6388#define MMEA1_IO_RD_CLI2GRP_MAP1__CID29_GROUP_MASK 0x0C000000L
6389#define MMEA1_IO_RD_CLI2GRP_MAP1__CID30_GROUP_MASK 0x30000000L
6390#define MMEA1_IO_RD_CLI2GRP_MAP1__CID31_GROUP_MASK 0xC0000000L
6391//MMEA1_IO_WR_CLI2GRP_MAP0
6392#define MMEA1_IO_WR_CLI2GRP_MAP0__CID0_GROUP__SHIFT 0x0
6393#define MMEA1_IO_WR_CLI2GRP_MAP0__CID1_GROUP__SHIFT 0x2
6394#define MMEA1_IO_WR_CLI2GRP_MAP0__CID2_GROUP__SHIFT 0x4
6395#define MMEA1_IO_WR_CLI2GRP_MAP0__CID3_GROUP__SHIFT 0x6
6396#define MMEA1_IO_WR_CLI2GRP_MAP0__CID4_GROUP__SHIFT 0x8
6397#define MMEA1_IO_WR_CLI2GRP_MAP0__CID5_GROUP__SHIFT 0xa
6398#define MMEA1_IO_WR_CLI2GRP_MAP0__CID6_GROUP__SHIFT 0xc
6399#define MMEA1_IO_WR_CLI2GRP_MAP0__CID7_GROUP__SHIFT 0xe
6400#define MMEA1_IO_WR_CLI2GRP_MAP0__CID8_GROUP__SHIFT 0x10
6401#define MMEA1_IO_WR_CLI2GRP_MAP0__CID9_GROUP__SHIFT 0x12
6402#define MMEA1_IO_WR_CLI2GRP_MAP0__CID10_GROUP__SHIFT 0x14
6403#define MMEA1_IO_WR_CLI2GRP_MAP0__CID11_GROUP__SHIFT 0x16
6404#define MMEA1_IO_WR_CLI2GRP_MAP0__CID12_GROUP__SHIFT 0x18
6405#define MMEA1_IO_WR_CLI2GRP_MAP0__CID13_GROUP__SHIFT 0x1a
6406#define MMEA1_IO_WR_CLI2GRP_MAP0__CID14_GROUP__SHIFT 0x1c
6407#define MMEA1_IO_WR_CLI2GRP_MAP0__CID15_GROUP__SHIFT 0x1e
6408#define MMEA1_IO_WR_CLI2GRP_MAP0__CID0_GROUP_MASK 0x00000003L
6409#define MMEA1_IO_WR_CLI2GRP_MAP0__CID1_GROUP_MASK 0x0000000CL
6410#define MMEA1_IO_WR_CLI2GRP_MAP0__CID2_GROUP_MASK 0x00000030L
6411#define MMEA1_IO_WR_CLI2GRP_MAP0__CID3_GROUP_MASK 0x000000C0L
6412#define MMEA1_IO_WR_CLI2GRP_MAP0__CID4_GROUP_MASK 0x00000300L
6413#define MMEA1_IO_WR_CLI2GRP_MAP0__CID5_GROUP_MASK 0x00000C00L
6414#define MMEA1_IO_WR_CLI2GRP_MAP0__CID6_GROUP_MASK 0x00003000L
6415#define MMEA1_IO_WR_CLI2GRP_MAP0__CID7_GROUP_MASK 0x0000C000L
6416#define MMEA1_IO_WR_CLI2GRP_MAP0__CID8_GROUP_MASK 0x00030000L
6417#define MMEA1_IO_WR_CLI2GRP_MAP0__CID9_GROUP_MASK 0x000C0000L
6418#define MMEA1_IO_WR_CLI2GRP_MAP0__CID10_GROUP_MASK 0x00300000L
6419#define MMEA1_IO_WR_CLI2GRP_MAP0__CID11_GROUP_MASK 0x00C00000L
6420#define MMEA1_IO_WR_CLI2GRP_MAP0__CID12_GROUP_MASK 0x03000000L
6421#define MMEA1_IO_WR_CLI2GRP_MAP0__CID13_GROUP_MASK 0x0C000000L
6422#define MMEA1_IO_WR_CLI2GRP_MAP0__CID14_GROUP_MASK 0x30000000L
6423#define MMEA1_IO_WR_CLI2GRP_MAP0__CID15_GROUP_MASK 0xC0000000L
6424//MMEA1_IO_WR_CLI2GRP_MAP1
6425#define MMEA1_IO_WR_CLI2GRP_MAP1__CID16_GROUP__SHIFT 0x0
6426#define MMEA1_IO_WR_CLI2GRP_MAP1__CID17_GROUP__SHIFT 0x2
6427#define MMEA1_IO_WR_CLI2GRP_MAP1__CID18_GROUP__SHIFT 0x4
6428#define MMEA1_IO_WR_CLI2GRP_MAP1__CID19_GROUP__SHIFT 0x6
6429#define MMEA1_IO_WR_CLI2GRP_MAP1__CID20_GROUP__SHIFT 0x8
6430#define MMEA1_IO_WR_CLI2GRP_MAP1__CID21_GROUP__SHIFT 0xa
6431#define MMEA1_IO_WR_CLI2GRP_MAP1__CID22_GROUP__SHIFT 0xc
6432#define MMEA1_IO_WR_CLI2GRP_MAP1__CID23_GROUP__SHIFT 0xe
6433#define MMEA1_IO_WR_CLI2GRP_MAP1__CID24_GROUP__SHIFT 0x10
6434#define MMEA1_IO_WR_CLI2GRP_MAP1__CID25_GROUP__SHIFT 0x12
6435#define MMEA1_IO_WR_CLI2GRP_MAP1__CID26_GROUP__SHIFT 0x14
6436#define MMEA1_IO_WR_CLI2GRP_MAP1__CID27_GROUP__SHIFT 0x16
6437#define MMEA1_IO_WR_CLI2GRP_MAP1__CID28_GROUP__SHIFT 0x18
6438#define MMEA1_IO_WR_CLI2GRP_MAP1__CID29_GROUP__SHIFT 0x1a
6439#define MMEA1_IO_WR_CLI2GRP_MAP1__CID30_GROUP__SHIFT 0x1c
6440#define MMEA1_IO_WR_CLI2GRP_MAP1__CID31_GROUP__SHIFT 0x1e
6441#define MMEA1_IO_WR_CLI2GRP_MAP1__CID16_GROUP_MASK 0x00000003L
6442#define MMEA1_IO_WR_CLI2GRP_MAP1__CID17_GROUP_MASK 0x0000000CL
6443#define MMEA1_IO_WR_CLI2GRP_MAP1__CID18_GROUP_MASK 0x00000030L
6444#define MMEA1_IO_WR_CLI2GRP_MAP1__CID19_GROUP_MASK 0x000000C0L
6445#define MMEA1_IO_WR_CLI2GRP_MAP1__CID20_GROUP_MASK 0x00000300L
6446#define MMEA1_IO_WR_CLI2GRP_MAP1__CID21_GROUP_MASK 0x00000C00L
6447#define MMEA1_IO_WR_CLI2GRP_MAP1__CID22_GROUP_MASK 0x00003000L
6448#define MMEA1_IO_WR_CLI2GRP_MAP1__CID23_GROUP_MASK 0x0000C000L
6449#define MMEA1_IO_WR_CLI2GRP_MAP1__CID24_GROUP_MASK 0x00030000L
6450#define MMEA1_IO_WR_CLI2GRP_MAP1__CID25_GROUP_MASK 0x000C0000L
6451#define MMEA1_IO_WR_CLI2GRP_MAP1__CID26_GROUP_MASK 0x00300000L
6452#define MMEA1_IO_WR_CLI2GRP_MAP1__CID27_GROUP_MASK 0x00C00000L
6453#define MMEA1_IO_WR_CLI2GRP_MAP1__CID28_GROUP_MASK 0x03000000L
6454#define MMEA1_IO_WR_CLI2GRP_MAP1__CID29_GROUP_MASK 0x0C000000L
6455#define MMEA1_IO_WR_CLI2GRP_MAP1__CID30_GROUP_MASK 0x30000000L
6456#define MMEA1_IO_WR_CLI2GRP_MAP1__CID31_GROUP_MASK 0xC0000000L
6457//MMEA1_IO_RD_COMBINE_FLUSH
6458#define MMEA1_IO_RD_COMBINE_FLUSH__GROUP0_TIMER__SHIFT 0x0
6459#define MMEA1_IO_RD_COMBINE_FLUSH__GROUP1_TIMER__SHIFT 0x4
6460#define MMEA1_IO_RD_COMBINE_FLUSH__GROUP2_TIMER__SHIFT 0x8
6461#define MMEA1_IO_RD_COMBINE_FLUSH__GROUP3_TIMER__SHIFT 0xc
6462#define MMEA1_IO_RD_COMBINE_FLUSH__GROUP0_TIMER_MASK 0x0000000FL
6463#define MMEA1_IO_RD_COMBINE_FLUSH__GROUP1_TIMER_MASK 0x000000F0L
6464#define MMEA1_IO_RD_COMBINE_FLUSH__GROUP2_TIMER_MASK 0x00000F00L
6465#define MMEA1_IO_RD_COMBINE_FLUSH__GROUP3_TIMER_MASK 0x0000F000L
6466//MMEA1_IO_WR_COMBINE_FLUSH
6467#define MMEA1_IO_WR_COMBINE_FLUSH__GROUP0_TIMER__SHIFT 0x0
6468#define MMEA1_IO_WR_COMBINE_FLUSH__GROUP1_TIMER__SHIFT 0x4
6469#define MMEA1_IO_WR_COMBINE_FLUSH__GROUP2_TIMER__SHIFT 0x8
6470#define MMEA1_IO_WR_COMBINE_FLUSH__GROUP3_TIMER__SHIFT 0xc
6471#define MMEA1_IO_WR_COMBINE_FLUSH__GROUP0_TIMER_MASK 0x0000000FL
6472#define MMEA1_IO_WR_COMBINE_FLUSH__GROUP1_TIMER_MASK 0x000000F0L
6473#define MMEA1_IO_WR_COMBINE_FLUSH__GROUP2_TIMER_MASK 0x00000F00L
6474#define MMEA1_IO_WR_COMBINE_FLUSH__GROUP3_TIMER_MASK 0x0000F000L
6475//MMEA1_IO_GROUP_BURST
6476#define MMEA1_IO_GROUP_BURST__RD_LIMIT_LO__SHIFT 0x0
6477#define MMEA1_IO_GROUP_BURST__RD_LIMIT_HI__SHIFT 0x8
6478#define MMEA1_IO_GROUP_BURST__WR_LIMIT_LO__SHIFT 0x10
6479#define MMEA1_IO_GROUP_BURST__WR_LIMIT_HI__SHIFT 0x18
6480#define MMEA1_IO_GROUP_BURST__RD_LIMIT_LO_MASK 0x000000FFL
6481#define MMEA1_IO_GROUP_BURST__RD_LIMIT_HI_MASK 0x0000FF00L
6482#define MMEA1_IO_GROUP_BURST__WR_LIMIT_LO_MASK 0x00FF0000L
6483#define MMEA1_IO_GROUP_BURST__WR_LIMIT_HI_MASK 0xFF000000L
6484//MMEA1_IO_RD_PRI_AGE
6485#define MMEA1_IO_RD_PRI_AGE__GROUP0_AGING_RATE__SHIFT 0x0
6486#define MMEA1_IO_RD_PRI_AGE__GROUP1_AGING_RATE__SHIFT 0x3
6487#define MMEA1_IO_RD_PRI_AGE__GROUP2_AGING_RATE__SHIFT 0x6
6488#define MMEA1_IO_RD_PRI_AGE__GROUP3_AGING_RATE__SHIFT 0x9
6489#define MMEA1_IO_RD_PRI_AGE__GROUP0_AGE_COEFFICIENT__SHIFT 0xc
6490#define MMEA1_IO_RD_PRI_AGE__GROUP1_AGE_COEFFICIENT__SHIFT 0xf
6491#define MMEA1_IO_RD_PRI_AGE__GROUP2_AGE_COEFFICIENT__SHIFT 0x12
6492#define MMEA1_IO_RD_PRI_AGE__GROUP3_AGE_COEFFICIENT__SHIFT 0x15
6493#define MMEA1_IO_RD_PRI_AGE__GROUP0_AGING_RATE_MASK 0x00000007L
6494#define MMEA1_IO_RD_PRI_AGE__GROUP1_AGING_RATE_MASK 0x00000038L
6495#define MMEA1_IO_RD_PRI_AGE__GROUP2_AGING_RATE_MASK 0x000001C0L
6496#define MMEA1_IO_RD_PRI_AGE__GROUP3_AGING_RATE_MASK 0x00000E00L
6497#define MMEA1_IO_RD_PRI_AGE__GROUP0_AGE_COEFFICIENT_MASK 0x00007000L
6498#define MMEA1_IO_RD_PRI_AGE__GROUP1_AGE_COEFFICIENT_MASK 0x00038000L
6499#define MMEA1_IO_RD_PRI_AGE__GROUP2_AGE_COEFFICIENT_MASK 0x001C0000L
6500#define MMEA1_IO_RD_PRI_AGE__GROUP3_AGE_COEFFICIENT_MASK 0x00E00000L
6501//MMEA1_IO_WR_PRI_AGE
6502#define MMEA1_IO_WR_PRI_AGE__GROUP0_AGING_RATE__SHIFT 0x0
6503#define MMEA1_IO_WR_PRI_AGE__GROUP1_AGING_RATE__SHIFT 0x3
6504#define MMEA1_IO_WR_PRI_AGE__GROUP2_AGING_RATE__SHIFT 0x6
6505#define MMEA1_IO_WR_PRI_AGE__GROUP3_AGING_RATE__SHIFT 0x9
6506#define MMEA1_IO_WR_PRI_AGE__GROUP0_AGE_COEFFICIENT__SHIFT 0xc
6507#define MMEA1_IO_WR_PRI_AGE__GROUP1_AGE_COEFFICIENT__SHIFT 0xf
6508#define MMEA1_IO_WR_PRI_AGE__GROUP2_AGE_COEFFICIENT__SHIFT 0x12
6509#define MMEA1_IO_WR_PRI_AGE__GROUP3_AGE_COEFFICIENT__SHIFT 0x15
6510#define MMEA1_IO_WR_PRI_AGE__GROUP0_AGING_RATE_MASK 0x00000007L
6511#define MMEA1_IO_WR_PRI_AGE__GROUP1_AGING_RATE_MASK 0x00000038L
6512#define MMEA1_IO_WR_PRI_AGE__GROUP2_AGING_RATE_MASK 0x000001C0L
6513#define MMEA1_IO_WR_PRI_AGE__GROUP3_AGING_RATE_MASK 0x00000E00L
6514#define MMEA1_IO_WR_PRI_AGE__GROUP0_AGE_COEFFICIENT_MASK 0x00007000L
6515#define MMEA1_IO_WR_PRI_AGE__GROUP1_AGE_COEFFICIENT_MASK 0x00038000L
6516#define MMEA1_IO_WR_PRI_AGE__GROUP2_AGE_COEFFICIENT_MASK 0x001C0000L
6517#define MMEA1_IO_WR_PRI_AGE__GROUP3_AGE_COEFFICIENT_MASK 0x00E00000L
6518//MMEA1_IO_RD_PRI_QUEUING
6519#define MMEA1_IO_RD_PRI_QUEUING__GROUP0_QUEUING_COEFFICIENT__SHIFT 0x0
6520#define MMEA1_IO_RD_PRI_QUEUING__GROUP1_QUEUING_COEFFICIENT__SHIFT 0x3
6521#define MMEA1_IO_RD_PRI_QUEUING__GROUP2_QUEUING_COEFFICIENT__SHIFT 0x6
6522#define MMEA1_IO_RD_PRI_QUEUING__GROUP3_QUEUING_COEFFICIENT__SHIFT 0x9
6523#define MMEA1_IO_RD_PRI_QUEUING__GROUP0_QUEUING_COEFFICIENT_MASK 0x00000007L
6524#define MMEA1_IO_RD_PRI_QUEUING__GROUP1_QUEUING_COEFFICIENT_MASK 0x00000038L
6525#define MMEA1_IO_RD_PRI_QUEUING__GROUP2_QUEUING_COEFFICIENT_MASK 0x000001C0L
6526#define MMEA1_IO_RD_PRI_QUEUING__GROUP3_QUEUING_COEFFICIENT_MASK 0x00000E00L
6527//MMEA1_IO_WR_PRI_QUEUING
6528#define MMEA1_IO_WR_PRI_QUEUING__GROUP0_QUEUING_COEFFICIENT__SHIFT 0x0
6529#define MMEA1_IO_WR_PRI_QUEUING__GROUP1_QUEUING_COEFFICIENT__SHIFT 0x3
6530#define MMEA1_IO_WR_PRI_QUEUING__GROUP2_QUEUING_COEFFICIENT__SHIFT 0x6
6531#define MMEA1_IO_WR_PRI_QUEUING__GROUP3_QUEUING_COEFFICIENT__SHIFT 0x9
6532#define MMEA1_IO_WR_PRI_QUEUING__GROUP0_QUEUING_COEFFICIENT_MASK 0x00000007L
6533#define MMEA1_IO_WR_PRI_QUEUING__GROUP1_QUEUING_COEFFICIENT_MASK 0x00000038L
6534#define MMEA1_IO_WR_PRI_QUEUING__GROUP2_QUEUING_COEFFICIENT_MASK 0x000001C0L
6535#define MMEA1_IO_WR_PRI_QUEUING__GROUP3_QUEUING_COEFFICIENT_MASK 0x00000E00L
6536//MMEA1_IO_RD_PRI_FIXED
6537#define MMEA1_IO_RD_PRI_FIXED__GROUP0_FIXED_COEFFICIENT__SHIFT 0x0
6538#define MMEA1_IO_RD_PRI_FIXED__GROUP1_FIXED_COEFFICIENT__SHIFT 0x3
6539#define MMEA1_IO_RD_PRI_FIXED__GROUP2_FIXED_COEFFICIENT__SHIFT 0x6
6540#define MMEA1_IO_RD_PRI_FIXED__GROUP3_FIXED_COEFFICIENT__SHIFT 0x9
6541#define MMEA1_IO_RD_PRI_FIXED__GROUP0_FIXED_COEFFICIENT_MASK 0x00000007L
6542#define MMEA1_IO_RD_PRI_FIXED__GROUP1_FIXED_COEFFICIENT_MASK 0x00000038L
6543#define MMEA1_IO_RD_PRI_FIXED__GROUP2_FIXED_COEFFICIENT_MASK 0x000001C0L
6544#define MMEA1_IO_RD_PRI_FIXED__GROUP3_FIXED_COEFFICIENT_MASK 0x00000E00L
6545//MMEA1_IO_WR_PRI_FIXED
6546#define MMEA1_IO_WR_PRI_FIXED__GROUP0_FIXED_COEFFICIENT__SHIFT 0x0
6547#define MMEA1_IO_WR_PRI_FIXED__GROUP1_FIXED_COEFFICIENT__SHIFT 0x3
6548#define MMEA1_IO_WR_PRI_FIXED__GROUP2_FIXED_COEFFICIENT__SHIFT 0x6
6549#define MMEA1_IO_WR_PRI_FIXED__GROUP3_FIXED_COEFFICIENT__SHIFT 0x9
6550#define MMEA1_IO_WR_PRI_FIXED__GROUP0_FIXED_COEFFICIENT_MASK 0x00000007L
6551#define MMEA1_IO_WR_PRI_FIXED__GROUP1_FIXED_COEFFICIENT_MASK 0x00000038L
6552#define MMEA1_IO_WR_PRI_FIXED__GROUP2_FIXED_COEFFICIENT_MASK 0x000001C0L
6553#define MMEA1_IO_WR_PRI_FIXED__GROUP3_FIXED_COEFFICIENT_MASK 0x00000E00L
6554//MMEA1_IO_RD_PRI_URGENCY
6555#define MMEA1_IO_RD_PRI_URGENCY__GROUP0_URGENCY_COEFFICIENT__SHIFT 0x0
6556#define MMEA1_IO_RD_PRI_URGENCY__GROUP1_URGENCY_COEFFICIENT__SHIFT 0x3
6557#define MMEA1_IO_RD_PRI_URGENCY__GROUP2_URGENCY_COEFFICIENT__SHIFT 0x6
6558#define MMEA1_IO_RD_PRI_URGENCY__GROUP3_URGENCY_COEFFICIENT__SHIFT 0x9
6559#define MMEA1_IO_RD_PRI_URGENCY__GROUP0_URGENCY_MODE__SHIFT 0xc
6560#define MMEA1_IO_RD_PRI_URGENCY__GROUP1_URGENCY_MODE__SHIFT 0xd
6561#define MMEA1_IO_RD_PRI_URGENCY__GROUP2_URGENCY_MODE__SHIFT 0xe
6562#define MMEA1_IO_RD_PRI_URGENCY__GROUP3_URGENCY_MODE__SHIFT 0xf
6563#define MMEA1_IO_RD_PRI_URGENCY__GROUP0_URGENCY_COEFFICIENT_MASK 0x00000007L
6564#define MMEA1_IO_RD_PRI_URGENCY__GROUP1_URGENCY_COEFFICIENT_MASK 0x00000038L
6565#define MMEA1_IO_RD_PRI_URGENCY__GROUP2_URGENCY_COEFFICIENT_MASK 0x000001C0L
6566#define MMEA1_IO_RD_PRI_URGENCY__GROUP3_URGENCY_COEFFICIENT_MASK 0x00000E00L
6567#define MMEA1_IO_RD_PRI_URGENCY__GROUP0_URGENCY_MODE_MASK 0x00001000L
6568#define MMEA1_IO_RD_PRI_URGENCY__GROUP1_URGENCY_MODE_MASK 0x00002000L
6569#define MMEA1_IO_RD_PRI_URGENCY__GROUP2_URGENCY_MODE_MASK 0x00004000L
6570#define MMEA1_IO_RD_PRI_URGENCY__GROUP3_URGENCY_MODE_MASK 0x00008000L
6571//MMEA1_IO_WR_PRI_URGENCY
6572#define MMEA1_IO_WR_PRI_URGENCY__GROUP0_URGENCY_COEFFICIENT__SHIFT 0x0
6573#define MMEA1_IO_WR_PRI_URGENCY__GROUP1_URGENCY_COEFFICIENT__SHIFT 0x3
6574#define MMEA1_IO_WR_PRI_URGENCY__GROUP2_URGENCY_COEFFICIENT__SHIFT 0x6
6575#define MMEA1_IO_WR_PRI_URGENCY__GROUP3_URGENCY_COEFFICIENT__SHIFT 0x9
6576#define MMEA1_IO_WR_PRI_URGENCY__GROUP0_URGENCY_MODE__SHIFT 0xc
6577#define MMEA1_IO_WR_PRI_URGENCY__GROUP1_URGENCY_MODE__SHIFT 0xd
6578#define MMEA1_IO_WR_PRI_URGENCY__GROUP2_URGENCY_MODE__SHIFT 0xe
6579#define MMEA1_IO_WR_PRI_URGENCY__GROUP3_URGENCY_MODE__SHIFT 0xf
6580#define MMEA1_IO_WR_PRI_URGENCY__GROUP0_URGENCY_COEFFICIENT_MASK 0x00000007L
6581#define MMEA1_IO_WR_PRI_URGENCY__GROUP1_URGENCY_COEFFICIENT_MASK 0x00000038L
6582#define MMEA1_IO_WR_PRI_URGENCY__GROUP2_URGENCY_COEFFICIENT_MASK 0x000001C0L
6583#define MMEA1_IO_WR_PRI_URGENCY__GROUP3_URGENCY_COEFFICIENT_MASK 0x00000E00L
6584#define MMEA1_IO_WR_PRI_URGENCY__GROUP0_URGENCY_MODE_MASK 0x00001000L
6585#define MMEA1_IO_WR_PRI_URGENCY__GROUP1_URGENCY_MODE_MASK 0x00002000L
6586#define MMEA1_IO_WR_PRI_URGENCY__GROUP2_URGENCY_MODE_MASK 0x00004000L
6587#define MMEA1_IO_WR_PRI_URGENCY__GROUP3_URGENCY_MODE_MASK 0x00008000L
6588//MMEA1_IO_RD_PRI_URGENCY_MASK
6589#define MMEA1_IO_RD_PRI_URGENCY_MASK__CID0_MASK__SHIFT 0x0
6590#define MMEA1_IO_RD_PRI_URGENCY_MASK__CID1_MASK__SHIFT 0x1
6591#define MMEA1_IO_RD_PRI_URGENCY_MASK__CID2_MASK__SHIFT 0x2
6592#define MMEA1_IO_RD_PRI_URGENCY_MASK__CID3_MASK__SHIFT 0x3
6593#define MMEA1_IO_RD_PRI_URGENCY_MASK__CID4_MASK__SHIFT 0x4
6594#define MMEA1_IO_RD_PRI_URGENCY_MASK__CID5_MASK__SHIFT 0x5
6595#define MMEA1_IO_RD_PRI_URGENCY_MASK__CID6_MASK__SHIFT 0x6
6596#define MMEA1_IO_RD_PRI_URGENCY_MASK__CID7_MASK__SHIFT 0x7
6597#define MMEA1_IO_RD_PRI_URGENCY_MASK__CID8_MASK__SHIFT 0x8
6598#define MMEA1_IO_RD_PRI_URGENCY_MASK__CID9_MASK__SHIFT 0x9
6599#define MMEA1_IO_RD_PRI_URGENCY_MASK__CID10_MASK__SHIFT 0xa
6600#define MMEA1_IO_RD_PRI_URGENCY_MASK__CID11_MASK__SHIFT 0xb
6601#define MMEA1_IO_RD_PRI_URGENCY_MASK__CID12_MASK__SHIFT 0xc
6602#define MMEA1_IO_RD_PRI_URGENCY_MASK__CID13_MASK__SHIFT 0xd
6603#define MMEA1_IO_RD_PRI_URGENCY_MASK__CID14_MASK__SHIFT 0xe
6604#define MMEA1_IO_RD_PRI_URGENCY_MASK__CID15_MASK__SHIFT 0xf
6605#define MMEA1_IO_RD_PRI_URGENCY_MASK__CID16_MASK__SHIFT 0x10
6606#define MMEA1_IO_RD_PRI_URGENCY_MASK__CID17_MASK__SHIFT 0x11
6607#define MMEA1_IO_RD_PRI_URGENCY_MASK__CID18_MASK__SHIFT 0x12
6608#define MMEA1_IO_RD_PRI_URGENCY_MASK__CID19_MASK__SHIFT 0x13
6609#define MMEA1_IO_RD_PRI_URGENCY_MASK__CID20_MASK__SHIFT 0x14
6610#define MMEA1_IO_RD_PRI_URGENCY_MASK__CID21_MASK__SHIFT 0x15
6611#define MMEA1_IO_RD_PRI_URGENCY_MASK__CID22_MASK__SHIFT 0x16
6612#define MMEA1_IO_RD_PRI_URGENCY_MASK__CID23_MASK__SHIFT 0x17
6613#define MMEA1_IO_RD_PRI_URGENCY_MASK__CID24_MASK__SHIFT 0x18
6614#define MMEA1_IO_RD_PRI_URGENCY_MASK__CID25_MASK__SHIFT 0x19
6615#define MMEA1_IO_RD_PRI_URGENCY_MASK__CID26_MASK__SHIFT 0x1a
6616#define MMEA1_IO_RD_PRI_URGENCY_MASK__CID27_MASK__SHIFT 0x1b
6617#define MMEA1_IO_RD_PRI_URGENCY_MASK__CID28_MASK__SHIFT 0x1c
6618#define MMEA1_IO_RD_PRI_URGENCY_MASK__CID29_MASK__SHIFT 0x1d
6619#define MMEA1_IO_RD_PRI_URGENCY_MASK__CID30_MASK__SHIFT 0x1e
6620#define MMEA1_IO_RD_PRI_URGENCY_MASK__CID31_MASK__SHIFT 0x1f
6621#define MMEA1_IO_RD_PRI_URGENCY_MASK__CID0_MASK_MASK 0x00000001L
6622#define MMEA1_IO_RD_PRI_URGENCY_MASK__CID1_MASK_MASK 0x00000002L
6623#define MMEA1_IO_RD_PRI_URGENCY_MASK__CID2_MASK_MASK 0x00000004L
6624#define MMEA1_IO_RD_PRI_URGENCY_MASK__CID3_MASK_MASK 0x00000008L
6625#define MMEA1_IO_RD_PRI_URGENCY_MASK__CID4_MASK_MASK 0x00000010L
6626#define MMEA1_IO_RD_PRI_URGENCY_MASK__CID5_MASK_MASK 0x00000020L
6627#define MMEA1_IO_RD_PRI_URGENCY_MASK__CID6_MASK_MASK 0x00000040L
6628#define MMEA1_IO_RD_PRI_URGENCY_MASK__CID7_MASK_MASK 0x00000080L
6629#define MMEA1_IO_RD_PRI_URGENCY_MASK__CID8_MASK_MASK 0x00000100L
6630#define MMEA1_IO_RD_PRI_URGENCY_MASK__CID9_MASK_MASK 0x00000200L
6631#define MMEA1_IO_RD_PRI_URGENCY_MASK__CID10_MASK_MASK 0x00000400L
6632#define MMEA1_IO_RD_PRI_URGENCY_MASK__CID11_MASK_MASK 0x00000800L
6633#define MMEA1_IO_RD_PRI_URGENCY_MASK__CID12_MASK_MASK 0x00001000L
6634#define MMEA1_IO_RD_PRI_URGENCY_MASK__CID13_MASK_MASK 0x00002000L
6635#define MMEA1_IO_RD_PRI_URGENCY_MASK__CID14_MASK_MASK 0x00004000L
6636#define MMEA1_IO_RD_PRI_URGENCY_MASK__CID15_MASK_MASK 0x00008000L
6637#define MMEA1_IO_RD_PRI_URGENCY_MASK__CID16_MASK_MASK 0x00010000L
6638#define MMEA1_IO_RD_PRI_URGENCY_MASK__CID17_MASK_MASK 0x00020000L
6639#define MMEA1_IO_RD_PRI_URGENCY_MASK__CID18_MASK_MASK 0x00040000L
6640#define MMEA1_IO_RD_PRI_URGENCY_MASK__CID19_MASK_MASK 0x00080000L
6641#define MMEA1_IO_RD_PRI_URGENCY_MASK__CID20_MASK_MASK 0x00100000L
6642#define MMEA1_IO_RD_PRI_URGENCY_MASK__CID21_MASK_MASK 0x00200000L
6643#define MMEA1_IO_RD_PRI_URGENCY_MASK__CID22_MASK_MASK 0x00400000L
6644#define MMEA1_IO_RD_PRI_URGENCY_MASK__CID23_MASK_MASK 0x00800000L
6645#define MMEA1_IO_RD_PRI_URGENCY_MASK__CID24_MASK_MASK 0x01000000L
6646#define MMEA1_IO_RD_PRI_URGENCY_MASK__CID25_MASK_MASK 0x02000000L
6647#define MMEA1_IO_RD_PRI_URGENCY_MASK__CID26_MASK_MASK 0x04000000L
6648#define MMEA1_IO_RD_PRI_URGENCY_MASK__CID27_MASK_MASK 0x08000000L
6649#define MMEA1_IO_RD_PRI_URGENCY_MASK__CID28_MASK_MASK 0x10000000L
6650#define MMEA1_IO_RD_PRI_URGENCY_MASK__CID29_MASK_MASK 0x20000000L
6651#define MMEA1_IO_RD_PRI_URGENCY_MASK__CID30_MASK_MASK 0x40000000L
6652#define MMEA1_IO_RD_PRI_URGENCY_MASK__CID31_MASK_MASK 0x80000000L
6653//MMEA1_IO_WR_PRI_URGENCY_MASK
6654#define MMEA1_IO_WR_PRI_URGENCY_MASK__CID0_MASK__SHIFT 0x0
6655#define MMEA1_IO_WR_PRI_URGENCY_MASK__CID1_MASK__SHIFT 0x1
6656#define MMEA1_IO_WR_PRI_URGENCY_MASK__CID2_MASK__SHIFT 0x2
6657#define MMEA1_IO_WR_PRI_URGENCY_MASK__CID3_MASK__SHIFT 0x3
6658#define MMEA1_IO_WR_PRI_URGENCY_MASK__CID4_MASK__SHIFT 0x4
6659#define MMEA1_IO_WR_PRI_URGENCY_MASK__CID5_MASK__SHIFT 0x5
6660#define MMEA1_IO_WR_PRI_URGENCY_MASK__CID6_MASK__SHIFT 0x6
6661#define MMEA1_IO_WR_PRI_URGENCY_MASK__CID7_MASK__SHIFT 0x7
6662#define MMEA1_IO_WR_PRI_URGENCY_MASK__CID8_MASK__SHIFT 0x8
6663#define MMEA1_IO_WR_PRI_URGENCY_MASK__CID9_MASK__SHIFT 0x9
6664#define MMEA1_IO_WR_PRI_URGENCY_MASK__CID10_MASK__SHIFT 0xa
6665#define MMEA1_IO_WR_PRI_URGENCY_MASK__CID11_MASK__SHIFT 0xb
6666#define MMEA1_IO_WR_PRI_URGENCY_MASK__CID12_MASK__SHIFT 0xc
6667#define MMEA1_IO_WR_PRI_URGENCY_MASK__CID13_MASK__SHIFT 0xd
6668#define MMEA1_IO_WR_PRI_URGENCY_MASK__CID14_MASK__SHIFT 0xe
6669#define MMEA1_IO_WR_PRI_URGENCY_MASK__CID15_MASK__SHIFT 0xf
6670#define MMEA1_IO_WR_PRI_URGENCY_MASK__CID16_MASK__SHIFT 0x10
6671#define MMEA1_IO_WR_PRI_URGENCY_MASK__CID17_MASK__SHIFT 0x11
6672#define MMEA1_IO_WR_PRI_URGENCY_MASK__CID18_MASK__SHIFT 0x12
6673#define MMEA1_IO_WR_PRI_URGENCY_MASK__CID19_MASK__SHIFT 0x13
6674#define MMEA1_IO_WR_PRI_URGENCY_MASK__CID20_MASK__SHIFT 0x14
6675#define MMEA1_IO_WR_PRI_URGENCY_MASK__CID21_MASK__SHIFT 0x15
6676#define MMEA1_IO_WR_PRI_URGENCY_MASK__CID22_MASK__SHIFT 0x16
6677#define MMEA1_IO_WR_PRI_URGENCY_MASK__CID23_MASK__SHIFT 0x17
6678#define MMEA1_IO_WR_PRI_URGENCY_MASK__CID24_MASK__SHIFT 0x18
6679#define MMEA1_IO_WR_PRI_URGENCY_MASK__CID25_MASK__SHIFT 0x19
6680#define MMEA1_IO_WR_PRI_URGENCY_MASK__CID26_MASK__SHIFT 0x1a
6681#define MMEA1_IO_WR_PRI_URGENCY_MASK__CID27_MASK__SHIFT 0x1b
6682#define MMEA1_IO_WR_PRI_URGENCY_MASK__CID28_MASK__SHIFT 0x1c
6683#define MMEA1_IO_WR_PRI_URGENCY_MASK__CID29_MASK__SHIFT 0x1d
6684#define MMEA1_IO_WR_PRI_URGENCY_MASK__CID30_MASK__SHIFT 0x1e
6685#define MMEA1_IO_WR_PRI_URGENCY_MASK__CID31_MASK__SHIFT 0x1f
6686#define MMEA1_IO_WR_PRI_URGENCY_MASK__CID0_MASK_MASK 0x00000001L
6687#define MMEA1_IO_WR_PRI_URGENCY_MASK__CID1_MASK_MASK 0x00000002L
6688#define MMEA1_IO_WR_PRI_URGENCY_MASK__CID2_MASK_MASK 0x00000004L
6689#define MMEA1_IO_WR_PRI_URGENCY_MASK__CID3_MASK_MASK 0x00000008L
6690#define MMEA1_IO_WR_PRI_URGENCY_MASK__CID4_MASK_MASK 0x00000010L
6691#define MMEA1_IO_WR_PRI_URGENCY_MASK__CID5_MASK_MASK 0x00000020L
6692#define MMEA1_IO_WR_PRI_URGENCY_MASK__CID6_MASK_MASK 0x00000040L
6693#define MMEA1_IO_WR_PRI_URGENCY_MASK__CID7_MASK_MASK 0x00000080L
6694#define MMEA1_IO_WR_PRI_URGENCY_MASK__CID8_MASK_MASK 0x00000100L
6695#define MMEA1_IO_WR_PRI_URGENCY_MASK__CID9_MASK_MASK 0x00000200L
6696#define MMEA1_IO_WR_PRI_URGENCY_MASK__CID10_MASK_MASK 0x00000400L
6697#define MMEA1_IO_WR_PRI_URGENCY_MASK__CID11_MASK_MASK 0x00000800L
6698#define MMEA1_IO_WR_PRI_URGENCY_MASK__CID12_MASK_MASK 0x00001000L
6699#define MMEA1_IO_WR_PRI_URGENCY_MASK__CID13_MASK_MASK 0x00002000L
6700#define MMEA1_IO_WR_PRI_URGENCY_MASK__CID14_MASK_MASK 0x00004000L
6701#define MMEA1_IO_WR_PRI_URGENCY_MASK__CID15_MASK_MASK 0x00008000L
6702#define MMEA1_IO_WR_PRI_URGENCY_MASK__CID16_MASK_MASK 0x00010000L
6703#define MMEA1_IO_WR_PRI_URGENCY_MASK__CID17_MASK_MASK 0x00020000L
6704#define MMEA1_IO_WR_PRI_URGENCY_MASK__CID18_MASK_MASK 0x00040000L
6705#define MMEA1_IO_WR_PRI_URGENCY_MASK__CID19_MASK_MASK 0x00080000L
6706#define MMEA1_IO_WR_PRI_URGENCY_MASK__CID20_MASK_MASK 0x00100000L
6707#define MMEA1_IO_WR_PRI_URGENCY_MASK__CID21_MASK_MASK 0x00200000L
6708#define MMEA1_IO_WR_PRI_URGENCY_MASK__CID22_MASK_MASK 0x00400000L
6709#define MMEA1_IO_WR_PRI_URGENCY_MASK__CID23_MASK_MASK 0x00800000L
6710#define MMEA1_IO_WR_PRI_URGENCY_MASK__CID24_MASK_MASK 0x01000000L
6711#define MMEA1_IO_WR_PRI_URGENCY_MASK__CID25_MASK_MASK 0x02000000L
6712#define MMEA1_IO_WR_PRI_URGENCY_MASK__CID26_MASK_MASK 0x04000000L
6713#define MMEA1_IO_WR_PRI_URGENCY_MASK__CID27_MASK_MASK 0x08000000L
6714#define MMEA1_IO_WR_PRI_URGENCY_MASK__CID28_MASK_MASK 0x10000000L
6715#define MMEA1_IO_WR_PRI_URGENCY_MASK__CID29_MASK_MASK 0x20000000L
6716#define MMEA1_IO_WR_PRI_URGENCY_MASK__CID30_MASK_MASK 0x40000000L
6717#define MMEA1_IO_WR_PRI_URGENCY_MASK__CID31_MASK_MASK 0x80000000L
6718//MMEA1_IO_RD_PRI_QUANT_PRI1
6719#define MMEA1_IO_RD_PRI_QUANT_PRI1__GROUP0_THRESHOLD__SHIFT 0x0
6720#define MMEA1_IO_RD_PRI_QUANT_PRI1__GROUP1_THRESHOLD__SHIFT 0x8
6721#define MMEA1_IO_RD_PRI_QUANT_PRI1__GROUP2_THRESHOLD__SHIFT 0x10
6722#define MMEA1_IO_RD_PRI_QUANT_PRI1__GROUP3_THRESHOLD__SHIFT 0x18
6723#define MMEA1_IO_RD_PRI_QUANT_PRI1__GROUP0_THRESHOLD_MASK 0x000000FFL
6724#define MMEA1_IO_RD_PRI_QUANT_PRI1__GROUP1_THRESHOLD_MASK 0x0000FF00L
6725#define MMEA1_IO_RD_PRI_QUANT_PRI1__GROUP2_THRESHOLD_MASK 0x00FF0000L
6726#define MMEA1_IO_RD_PRI_QUANT_PRI1__GROUP3_THRESHOLD_MASK 0xFF000000L
6727//MMEA1_IO_RD_PRI_QUANT_PRI2
6728#define MMEA1_IO_RD_PRI_QUANT_PRI2__GROUP0_THRESHOLD__SHIFT 0x0
6729#define MMEA1_IO_RD_PRI_QUANT_PRI2__GROUP1_THRESHOLD__SHIFT 0x8
6730#define MMEA1_IO_RD_PRI_QUANT_PRI2__GROUP2_THRESHOLD__SHIFT 0x10
6731#define MMEA1_IO_RD_PRI_QUANT_PRI2__GROUP3_THRESHOLD__SHIFT 0x18
6732#define MMEA1_IO_RD_PRI_QUANT_PRI2__GROUP0_THRESHOLD_MASK 0x000000FFL
6733#define MMEA1_IO_RD_PRI_QUANT_PRI2__GROUP1_THRESHOLD_MASK 0x0000FF00L
6734#define MMEA1_IO_RD_PRI_QUANT_PRI2__GROUP2_THRESHOLD_MASK 0x00FF0000L
6735#define MMEA1_IO_RD_PRI_QUANT_PRI2__GROUP3_THRESHOLD_MASK 0xFF000000L
6736//MMEA1_IO_RD_PRI_QUANT_PRI3
6737#define MMEA1_IO_RD_PRI_QUANT_PRI3__GROUP0_THRESHOLD__SHIFT 0x0
6738#define MMEA1_IO_RD_PRI_QUANT_PRI3__GROUP1_THRESHOLD__SHIFT 0x8
6739#define MMEA1_IO_RD_PRI_QUANT_PRI3__GROUP2_THRESHOLD__SHIFT 0x10
6740#define MMEA1_IO_RD_PRI_QUANT_PRI3__GROUP3_THRESHOLD__SHIFT 0x18
6741#define MMEA1_IO_RD_PRI_QUANT_PRI3__GROUP0_THRESHOLD_MASK 0x000000FFL
6742#define MMEA1_IO_RD_PRI_QUANT_PRI3__GROUP1_THRESHOLD_MASK 0x0000FF00L
6743#define MMEA1_IO_RD_PRI_QUANT_PRI3__GROUP2_THRESHOLD_MASK 0x00FF0000L
6744#define MMEA1_IO_RD_PRI_QUANT_PRI3__GROUP3_THRESHOLD_MASK 0xFF000000L
6745//MMEA1_IO_WR_PRI_QUANT_PRI1
6746#define MMEA1_IO_WR_PRI_QUANT_PRI1__GROUP0_THRESHOLD__SHIFT 0x0
6747#define MMEA1_IO_WR_PRI_QUANT_PRI1__GROUP1_THRESHOLD__SHIFT 0x8
6748#define MMEA1_IO_WR_PRI_QUANT_PRI1__GROUP2_THRESHOLD__SHIFT 0x10
6749#define MMEA1_IO_WR_PRI_QUANT_PRI1__GROUP3_THRESHOLD__SHIFT 0x18
6750#define MMEA1_IO_WR_PRI_QUANT_PRI1__GROUP0_THRESHOLD_MASK 0x000000FFL
6751#define MMEA1_IO_WR_PRI_QUANT_PRI1__GROUP1_THRESHOLD_MASK 0x0000FF00L
6752#define MMEA1_IO_WR_PRI_QUANT_PRI1__GROUP2_THRESHOLD_MASK 0x00FF0000L
6753#define MMEA1_IO_WR_PRI_QUANT_PRI1__GROUP3_THRESHOLD_MASK 0xFF000000L
6754//MMEA1_IO_WR_PRI_QUANT_PRI2
6755#define MMEA1_IO_WR_PRI_QUANT_PRI2__GROUP0_THRESHOLD__SHIFT 0x0
6756#define MMEA1_IO_WR_PRI_QUANT_PRI2__GROUP1_THRESHOLD__SHIFT 0x8
6757#define MMEA1_IO_WR_PRI_QUANT_PRI2__GROUP2_THRESHOLD__SHIFT 0x10
6758#define MMEA1_IO_WR_PRI_QUANT_PRI2__GROUP3_THRESHOLD__SHIFT 0x18
6759#define MMEA1_IO_WR_PRI_QUANT_PRI2__GROUP0_THRESHOLD_MASK 0x000000FFL
6760#define MMEA1_IO_WR_PRI_QUANT_PRI2__GROUP1_THRESHOLD_MASK 0x0000FF00L
6761#define MMEA1_IO_WR_PRI_QUANT_PRI2__GROUP2_THRESHOLD_MASK 0x00FF0000L
6762#define MMEA1_IO_WR_PRI_QUANT_PRI2__GROUP3_THRESHOLD_MASK 0xFF000000L
6763//MMEA1_IO_WR_PRI_QUANT_PRI3
6764#define MMEA1_IO_WR_PRI_QUANT_PRI3__GROUP0_THRESHOLD__SHIFT 0x0
6765#define MMEA1_IO_WR_PRI_QUANT_PRI3__GROUP1_THRESHOLD__SHIFT 0x8
6766#define MMEA1_IO_WR_PRI_QUANT_PRI3__GROUP2_THRESHOLD__SHIFT 0x10
6767#define MMEA1_IO_WR_PRI_QUANT_PRI3__GROUP3_THRESHOLD__SHIFT 0x18
6768#define MMEA1_IO_WR_PRI_QUANT_PRI3__GROUP0_THRESHOLD_MASK 0x000000FFL
6769#define MMEA1_IO_WR_PRI_QUANT_PRI3__GROUP1_THRESHOLD_MASK 0x0000FF00L
6770#define MMEA1_IO_WR_PRI_QUANT_PRI3__GROUP2_THRESHOLD_MASK 0x00FF0000L
6771#define MMEA1_IO_WR_PRI_QUANT_PRI3__GROUP3_THRESHOLD_MASK 0xFF000000L
6772//MMEA1_SDP_ARB_DRAM
6773#define MMEA1_SDP_ARB_DRAM__RDWR_BURST_LIMIT_CYCL__SHIFT 0x0
6774#define MMEA1_SDP_ARB_DRAM__RDWR_BURST_LIMIT_DATA__SHIFT 0x8
6775#define MMEA1_SDP_ARB_DRAM__EARLY_SW2RD_ON_PRI__SHIFT 0x10
6776#define MMEA1_SDP_ARB_DRAM__EARLY_SW2WR_ON_PRI__SHIFT 0x11
6777#define MMEA1_SDP_ARB_DRAM__EARLY_SW2RD_ON_RES__SHIFT 0x12
6778#define MMEA1_SDP_ARB_DRAM__EARLY_SW2WR_ON_RES__SHIFT 0x13
6779#define MMEA1_SDP_ARB_DRAM__EOB_ON_EXPIRE__SHIFT 0x14
6780#define MMEA1_SDP_ARB_DRAM__RDWR_BURST_LIMIT_CYCL_MASK 0x0000007FL
6781#define MMEA1_SDP_ARB_DRAM__RDWR_BURST_LIMIT_DATA_MASK 0x00007F00L
6782#define MMEA1_SDP_ARB_DRAM__EARLY_SW2RD_ON_PRI_MASK 0x00010000L
6783#define MMEA1_SDP_ARB_DRAM__EARLY_SW2WR_ON_PRI_MASK 0x00020000L
6784#define MMEA1_SDP_ARB_DRAM__EARLY_SW2RD_ON_RES_MASK 0x00040000L
6785#define MMEA1_SDP_ARB_DRAM__EARLY_SW2WR_ON_RES_MASK 0x00080000L
6786#define MMEA1_SDP_ARB_DRAM__EOB_ON_EXPIRE_MASK 0x00100000L
6787//MMEA1_SDP_ARB_FINAL
6788#define MMEA1_SDP_ARB_FINAL__DRAM_BURST_LIMIT__SHIFT 0x0
6789#define MMEA1_SDP_ARB_FINAL__GMI_BURST_LIMIT__SHIFT 0x5
6790#define MMEA1_SDP_ARB_FINAL__IO_BURST_LIMIT__SHIFT 0xa
6791#define MMEA1_SDP_ARB_FINAL__BURST_LIMIT_MULTIPLIER__SHIFT 0xf
6792#define MMEA1_SDP_ARB_FINAL__RDONLY_VC0__SHIFT 0x11
6793#define MMEA1_SDP_ARB_FINAL__RDONLY_VC1__SHIFT 0x12
6794#define MMEA1_SDP_ARB_FINAL__RDONLY_VC2__SHIFT 0x13
6795#define MMEA1_SDP_ARB_FINAL__RDONLY_VC3__SHIFT 0x14
6796#define MMEA1_SDP_ARB_FINAL__RDONLY_VC4__SHIFT 0x15
6797#define MMEA1_SDP_ARB_FINAL__RDONLY_VC5__SHIFT 0x16
6798#define MMEA1_SDP_ARB_FINAL__RDONLY_VC6__SHIFT 0x17
6799#define MMEA1_SDP_ARB_FINAL__RDONLY_VC7__SHIFT 0x18
6800#define MMEA1_SDP_ARB_FINAL__ERREVENT_ON_ERROR__SHIFT 0x19
6801#define MMEA1_SDP_ARB_FINAL__HALTREQ_ON_ERROR__SHIFT 0x1a
6802#define MMEA1_SDP_ARB_FINAL__DRAM_BURST_LIMIT_MASK 0x0000001FL
6803#define MMEA1_SDP_ARB_FINAL__GMI_BURST_LIMIT_MASK 0x000003E0L
6804#define MMEA1_SDP_ARB_FINAL__IO_BURST_LIMIT_MASK 0x00007C00L
6805#define MMEA1_SDP_ARB_FINAL__BURST_LIMIT_MULTIPLIER_MASK 0x00018000L
6806#define MMEA1_SDP_ARB_FINAL__RDONLY_VC0_MASK 0x00020000L
6807#define MMEA1_SDP_ARB_FINAL__RDONLY_VC1_MASK 0x00040000L
6808#define MMEA1_SDP_ARB_FINAL__RDONLY_VC2_MASK 0x00080000L
6809#define MMEA1_SDP_ARB_FINAL__RDONLY_VC3_MASK 0x00100000L
6810#define MMEA1_SDP_ARB_FINAL__RDONLY_VC4_MASK 0x00200000L
6811#define MMEA1_SDP_ARB_FINAL__RDONLY_VC5_MASK 0x00400000L
6812#define MMEA1_SDP_ARB_FINAL__RDONLY_VC6_MASK 0x00800000L
6813#define MMEA1_SDP_ARB_FINAL__RDONLY_VC7_MASK 0x01000000L
6814#define MMEA1_SDP_ARB_FINAL__ERREVENT_ON_ERROR_MASK 0x02000000L
6815#define MMEA1_SDP_ARB_FINAL__HALTREQ_ON_ERROR_MASK 0x04000000L
6816//MMEA1_SDP_DRAM_PRIORITY
6817#define MMEA1_SDP_DRAM_PRIORITY__RD_GROUP0_PRIORITY__SHIFT 0x0
6818#define MMEA1_SDP_DRAM_PRIORITY__RD_GROUP1_PRIORITY__SHIFT 0x4
6819#define MMEA1_SDP_DRAM_PRIORITY__RD_GROUP2_PRIORITY__SHIFT 0x8
6820#define MMEA1_SDP_DRAM_PRIORITY__RD_GROUP3_PRIORITY__SHIFT 0xc
6821#define MMEA1_SDP_DRAM_PRIORITY__WR_GROUP0_PRIORITY__SHIFT 0x10
6822#define MMEA1_SDP_DRAM_PRIORITY__WR_GROUP1_PRIORITY__SHIFT 0x14
6823#define MMEA1_SDP_DRAM_PRIORITY__WR_GROUP2_PRIORITY__SHIFT 0x18
6824#define MMEA1_SDP_DRAM_PRIORITY__WR_GROUP3_PRIORITY__SHIFT 0x1c
6825#define MMEA1_SDP_DRAM_PRIORITY__RD_GROUP0_PRIORITY_MASK 0x0000000FL
6826#define MMEA1_SDP_DRAM_PRIORITY__RD_GROUP1_PRIORITY_MASK 0x000000F0L
6827#define MMEA1_SDP_DRAM_PRIORITY__RD_GROUP2_PRIORITY_MASK 0x00000F00L
6828#define MMEA1_SDP_DRAM_PRIORITY__RD_GROUP3_PRIORITY_MASK 0x0000F000L
6829#define MMEA1_SDP_DRAM_PRIORITY__WR_GROUP0_PRIORITY_MASK 0x000F0000L
6830#define MMEA1_SDP_DRAM_PRIORITY__WR_GROUP1_PRIORITY_MASK 0x00F00000L
6831#define MMEA1_SDP_DRAM_PRIORITY__WR_GROUP2_PRIORITY_MASK 0x0F000000L
6832#define MMEA1_SDP_DRAM_PRIORITY__WR_GROUP3_PRIORITY_MASK 0xF0000000L
6833//MMEA1_SDP_IO_PRIORITY
6834#define MMEA1_SDP_IO_PRIORITY__RD_GROUP0_PRIORITY__SHIFT 0x0
6835#define MMEA1_SDP_IO_PRIORITY__RD_GROUP1_PRIORITY__SHIFT 0x4
6836#define MMEA1_SDP_IO_PRIORITY__RD_GROUP2_PRIORITY__SHIFT 0x8
6837#define MMEA1_SDP_IO_PRIORITY__RD_GROUP3_PRIORITY__SHIFT 0xc
6838#define MMEA1_SDP_IO_PRIORITY__WR_GROUP0_PRIORITY__SHIFT 0x10
6839#define MMEA1_SDP_IO_PRIORITY__WR_GROUP1_PRIORITY__SHIFT 0x14
6840#define MMEA1_SDP_IO_PRIORITY__WR_GROUP2_PRIORITY__SHIFT 0x18
6841#define MMEA1_SDP_IO_PRIORITY__WR_GROUP3_PRIORITY__SHIFT 0x1c
6842#define MMEA1_SDP_IO_PRIORITY__RD_GROUP0_PRIORITY_MASK 0x0000000FL
6843#define MMEA1_SDP_IO_PRIORITY__RD_GROUP1_PRIORITY_MASK 0x000000F0L
6844#define MMEA1_SDP_IO_PRIORITY__RD_GROUP2_PRIORITY_MASK 0x00000F00L
6845#define MMEA1_SDP_IO_PRIORITY__RD_GROUP3_PRIORITY_MASK 0x0000F000L
6846#define MMEA1_SDP_IO_PRIORITY__WR_GROUP0_PRIORITY_MASK 0x000F0000L
6847#define MMEA1_SDP_IO_PRIORITY__WR_GROUP1_PRIORITY_MASK 0x00F00000L
6848#define MMEA1_SDP_IO_PRIORITY__WR_GROUP2_PRIORITY_MASK 0x0F000000L
6849#define MMEA1_SDP_IO_PRIORITY__WR_GROUP3_PRIORITY_MASK 0xF0000000L
6850//MMEA1_SDP_CREDITS
6851#define MMEA1_SDP_CREDITS__TAG_LIMIT__SHIFT 0x0
6852#define MMEA1_SDP_CREDITS__WR_RESP_CREDITS__SHIFT 0x8
6853#define MMEA1_SDP_CREDITS__RD_RESP_CREDITS__SHIFT 0x10
6854#define MMEA1_SDP_CREDITS__TAG_LIMIT_MASK 0x000000FFL
6855#define MMEA1_SDP_CREDITS__WR_RESP_CREDITS_MASK 0x00007F00L
6856#define MMEA1_SDP_CREDITS__RD_RESP_CREDITS_MASK 0x007F0000L
6857//MMEA1_SDP_TAG_RESERVE0
6858#define MMEA1_SDP_TAG_RESERVE0__VC0__SHIFT 0x0
6859#define MMEA1_SDP_TAG_RESERVE0__VC1__SHIFT 0x8
6860#define MMEA1_SDP_TAG_RESERVE0__VC2__SHIFT 0x10
6861#define MMEA1_SDP_TAG_RESERVE0__VC3__SHIFT 0x18
6862#define MMEA1_SDP_TAG_RESERVE0__VC0_MASK 0x000000FFL
6863#define MMEA1_SDP_TAG_RESERVE0__VC1_MASK 0x0000FF00L
6864#define MMEA1_SDP_TAG_RESERVE0__VC2_MASK 0x00FF0000L
6865#define MMEA1_SDP_TAG_RESERVE0__VC3_MASK 0xFF000000L
6866//MMEA1_SDP_TAG_RESERVE1
6867#define MMEA1_SDP_TAG_RESERVE1__VC4__SHIFT 0x0
6868#define MMEA1_SDP_TAG_RESERVE1__VC5__SHIFT 0x8
6869#define MMEA1_SDP_TAG_RESERVE1__VC6__SHIFT 0x10
6870#define MMEA1_SDP_TAG_RESERVE1__VC7__SHIFT 0x18
6871#define MMEA1_SDP_TAG_RESERVE1__VC4_MASK 0x000000FFL
6872#define MMEA1_SDP_TAG_RESERVE1__VC5_MASK 0x0000FF00L
6873#define MMEA1_SDP_TAG_RESERVE1__VC6_MASK 0x00FF0000L
6874#define MMEA1_SDP_TAG_RESERVE1__VC7_MASK 0xFF000000L
6875//MMEA1_SDP_VCC_RESERVE0
6876#define MMEA1_SDP_VCC_RESERVE0__VC0_CREDITS__SHIFT 0x0
6877#define MMEA1_SDP_VCC_RESERVE0__VC1_CREDITS__SHIFT 0x6
6878#define MMEA1_SDP_VCC_RESERVE0__VC2_CREDITS__SHIFT 0xc
6879#define MMEA1_SDP_VCC_RESERVE0__VC3_CREDITS__SHIFT 0x12
6880#define MMEA1_SDP_VCC_RESERVE0__VC4_CREDITS__SHIFT 0x18
6881#define MMEA1_SDP_VCC_RESERVE0__VC0_CREDITS_MASK 0x0000003FL
6882#define MMEA1_SDP_VCC_RESERVE0__VC1_CREDITS_MASK 0x00000FC0L
6883#define MMEA1_SDP_VCC_RESERVE0__VC2_CREDITS_MASK 0x0003F000L
6884#define MMEA1_SDP_VCC_RESERVE0__VC3_CREDITS_MASK 0x00FC0000L
6885#define MMEA1_SDP_VCC_RESERVE0__VC4_CREDITS_MASK 0x3F000000L
6886//MMEA1_SDP_VCC_RESERVE1
6887#define MMEA1_SDP_VCC_RESERVE1__VC5_CREDITS__SHIFT 0x0
6888#define MMEA1_SDP_VCC_RESERVE1__VC6_CREDITS__SHIFT 0x6
6889#define MMEA1_SDP_VCC_RESERVE1__VC7_CREDITS__SHIFT 0xc
6890#define MMEA1_SDP_VCC_RESERVE1__DISTRIBUTE_POOL__SHIFT 0x1f
6891#define MMEA1_SDP_VCC_RESERVE1__VC5_CREDITS_MASK 0x0000003FL
6892#define MMEA1_SDP_VCC_RESERVE1__VC6_CREDITS_MASK 0x00000FC0L
6893#define MMEA1_SDP_VCC_RESERVE1__VC7_CREDITS_MASK 0x0003F000L
6894#define MMEA1_SDP_VCC_RESERVE1__DISTRIBUTE_POOL_MASK 0x80000000L
6895//MMEA1_SDP_VCD_RESERVE0
6896#define MMEA1_SDP_VCD_RESERVE0__VC0_CREDITS__SHIFT 0x0
6897#define MMEA1_SDP_VCD_RESERVE0__VC1_CREDITS__SHIFT 0x6
6898#define MMEA1_SDP_VCD_RESERVE0__VC2_CREDITS__SHIFT 0xc
6899#define MMEA1_SDP_VCD_RESERVE0__VC3_CREDITS__SHIFT 0x12
6900#define MMEA1_SDP_VCD_RESERVE0__VC4_CREDITS__SHIFT 0x18
6901#define MMEA1_SDP_VCD_RESERVE0__VC0_CREDITS_MASK 0x0000003FL
6902#define MMEA1_SDP_VCD_RESERVE0__VC1_CREDITS_MASK 0x00000FC0L
6903#define MMEA1_SDP_VCD_RESERVE0__VC2_CREDITS_MASK 0x0003F000L
6904#define MMEA1_SDP_VCD_RESERVE0__VC3_CREDITS_MASK 0x00FC0000L
6905#define MMEA1_SDP_VCD_RESERVE0__VC4_CREDITS_MASK 0x3F000000L
6906//MMEA1_SDP_VCD_RESERVE1
6907#define MMEA1_SDP_VCD_RESERVE1__VC5_CREDITS__SHIFT 0x0
6908#define MMEA1_SDP_VCD_RESERVE1__VC6_CREDITS__SHIFT 0x6
6909#define MMEA1_SDP_VCD_RESERVE1__VC7_CREDITS__SHIFT 0xc
6910#define MMEA1_SDP_VCD_RESERVE1__DISTRIBUTE_POOL__SHIFT 0x1f
6911#define MMEA1_SDP_VCD_RESERVE1__VC5_CREDITS_MASK 0x0000003FL
6912#define MMEA1_SDP_VCD_RESERVE1__VC6_CREDITS_MASK 0x00000FC0L
6913#define MMEA1_SDP_VCD_RESERVE1__VC7_CREDITS_MASK 0x0003F000L
6914#define MMEA1_SDP_VCD_RESERVE1__DISTRIBUTE_POOL_MASK 0x80000000L
6915//MMEA1_SDP_REQ_CNTL
6916#define MMEA1_SDP_REQ_CNTL__REQ_PASS_PW_OVERRIDE_READ__SHIFT 0x0
6917#define MMEA1_SDP_REQ_CNTL__REQ_PASS_PW_OVERRIDE_WRITE__SHIFT 0x1
6918#define MMEA1_SDP_REQ_CNTL__REQ_PASS_PW_OVERRIDE_ATOMIC__SHIFT 0x2
6919#define MMEA1_SDP_REQ_CNTL__REQ_CHAIN_OVERRIDE_DRAM__SHIFT 0x3
6920#define MMEA1_SDP_REQ_CNTL__INNER_DOMAIN_MODE__SHIFT 0x4
6921#define MMEA1_SDP_REQ_CNTL__REQ_PASS_PW_OVERRIDE_READ_MASK 0x00000001L
6922#define MMEA1_SDP_REQ_CNTL__REQ_PASS_PW_OVERRIDE_WRITE_MASK 0x00000002L
6923#define MMEA1_SDP_REQ_CNTL__REQ_PASS_PW_OVERRIDE_ATOMIC_MASK 0x00000004L
6924#define MMEA1_SDP_REQ_CNTL__REQ_CHAIN_OVERRIDE_DRAM_MASK 0x00000008L
6925#define MMEA1_SDP_REQ_CNTL__INNER_DOMAIN_MODE_MASK 0x00000010L
6926//MMEA1_MISC
6927#define MMEA1_MISC__RELATIVE_PRI_IN_DRAM_RD_ARB__SHIFT 0x0
6928#define MMEA1_MISC__RELATIVE_PRI_IN_DRAM_WR_ARB__SHIFT 0x1
6929#define MMEA1_MISC__RELATIVE_PRI_IN_GMI_RD_ARB__SHIFT 0x2
6930#define MMEA1_MISC__RELATIVE_PRI_IN_GMI_WR_ARB__SHIFT 0x3
6931#define MMEA1_MISC__RELATIVE_PRI_IN_IO_RD_ARB__SHIFT 0x4
6932#define MMEA1_MISC__RELATIVE_PRI_IN_IO_WR_ARB__SHIFT 0x5
6933#define MMEA1_MISC__RRET_SWAP_MODE__SHIFT 0x6
6934#define MMEA1_MISC__EARLY_SDP_ORIGDATA__SHIFT 0x7
6935#define MMEA1_MISC__LINKMGR_DYNAMIC_MODE__SHIFT 0x8
6936#define MMEA1_MISC__LINKMGR_HALT_THRESHOLD__SHIFT 0xa
6937#define MMEA1_MISC__LINKMGR_RECONNECT_DELAY__SHIFT 0xc
6938#define MMEA1_MISC__LINKMGR_IDLE_THRESHOLD__SHIFT 0xe
6939#define MMEA1_MISC__FAVOUR_MIDCHAIN_CS_IN_DRAM_ARB__SHIFT 0x13
6940#define MMEA1_MISC__FAVOUR_MIDCHAIN_CS_IN_GMI_ARB__SHIFT 0x14
6941#define MMEA1_MISC__FAVOUR_LAST_CS_IN_DRAM_ARB__SHIFT 0x15
6942#define MMEA1_MISC__FAVOUR_LAST_CS_IN_GMI_ARB__SHIFT 0x16
6943#define MMEA1_MISC__SWITCH_CS_ON_W2R_IN_DRAM_ARB__SHIFT 0x17
6944#define MMEA1_MISC__SWITCH_CS_ON_W2R_IN_GMI_ARB__SHIFT 0x18
6945#define MMEA1_MISC__RELATIVE_PRI_IN_DRAM_RD_ARB_MASK 0x00000001L
6946#define MMEA1_MISC__RELATIVE_PRI_IN_DRAM_WR_ARB_MASK 0x00000002L
6947#define MMEA1_MISC__RELATIVE_PRI_IN_GMI_RD_ARB_MASK 0x00000004L
6948#define MMEA1_MISC__RELATIVE_PRI_IN_GMI_WR_ARB_MASK 0x00000008L
6949#define MMEA1_MISC__RELATIVE_PRI_IN_IO_RD_ARB_MASK 0x00000010L
6950#define MMEA1_MISC__RELATIVE_PRI_IN_IO_WR_ARB_MASK 0x00000020L
6951#define MMEA1_MISC__RRET_SWAP_MODE_MASK 0x00000040L
6952#define MMEA1_MISC__EARLY_SDP_ORIGDATA_MASK 0x00000080L
6953#define MMEA1_MISC__LINKMGR_DYNAMIC_MODE_MASK 0x00000300L
6954#define MMEA1_MISC__LINKMGR_HALT_THRESHOLD_MASK 0x00000C00L
6955#define MMEA1_MISC__LINKMGR_RECONNECT_DELAY_MASK 0x00003000L
6956#define MMEA1_MISC__LINKMGR_IDLE_THRESHOLD_MASK 0x0007C000L
6957#define MMEA1_MISC__FAVOUR_MIDCHAIN_CS_IN_DRAM_ARB_MASK 0x00080000L
6958#define MMEA1_MISC__FAVOUR_MIDCHAIN_CS_IN_GMI_ARB_MASK 0x00100000L
6959#define MMEA1_MISC__FAVOUR_LAST_CS_IN_DRAM_ARB_MASK 0x00200000L
6960#define MMEA1_MISC__FAVOUR_LAST_CS_IN_GMI_ARB_MASK 0x00400000L
6961#define MMEA1_MISC__SWITCH_CS_ON_W2R_IN_DRAM_ARB_MASK 0x00800000L
6962#define MMEA1_MISC__SWITCH_CS_ON_W2R_IN_GMI_ARB_MASK 0x01000000L
6963//MMEA1_LATENCY_SAMPLING
6964#define MMEA1_LATENCY_SAMPLING__SAMPLER0_DRAM__SHIFT 0x0
6965#define MMEA1_LATENCY_SAMPLING__SAMPLER1_DRAM__SHIFT 0x1
6966#define MMEA1_LATENCY_SAMPLING__SAMPLER0_GMI__SHIFT 0x2
6967#define MMEA1_LATENCY_SAMPLING__SAMPLER1_GMI__SHIFT 0x3
6968#define MMEA1_LATENCY_SAMPLING__SAMPLER0_IO__SHIFT 0x4
6969#define MMEA1_LATENCY_SAMPLING__SAMPLER1_IO__SHIFT 0x5
6970#define MMEA1_LATENCY_SAMPLING__SAMPLER0_READ__SHIFT 0x6
6971#define MMEA1_LATENCY_SAMPLING__SAMPLER1_READ__SHIFT 0x7
6972#define MMEA1_LATENCY_SAMPLING__SAMPLER0_WRITE__SHIFT 0x8
6973#define MMEA1_LATENCY_SAMPLING__SAMPLER1_WRITE__SHIFT 0x9
6974#define MMEA1_LATENCY_SAMPLING__SAMPLER0_ATOMIC_RET__SHIFT 0xa
6975#define MMEA1_LATENCY_SAMPLING__SAMPLER1_ATOMIC_RET__SHIFT 0xb
6976#define MMEA1_LATENCY_SAMPLING__SAMPLER0_ATOMIC_NORET__SHIFT 0xc
6977#define MMEA1_LATENCY_SAMPLING__SAMPLER1_ATOMIC_NORET__SHIFT 0xd
6978#define MMEA1_LATENCY_SAMPLING__SAMPLER0_VC__SHIFT 0xe
6979#define MMEA1_LATENCY_SAMPLING__SAMPLER1_VC__SHIFT 0x16
6980#define MMEA1_LATENCY_SAMPLING__SAMPLER0_DRAM_MASK 0x00000001L
6981#define MMEA1_LATENCY_SAMPLING__SAMPLER1_DRAM_MASK 0x00000002L
6982#define MMEA1_LATENCY_SAMPLING__SAMPLER0_GMI_MASK 0x00000004L
6983#define MMEA1_LATENCY_SAMPLING__SAMPLER1_GMI_MASK 0x00000008L
6984#define MMEA1_LATENCY_SAMPLING__SAMPLER0_IO_MASK 0x00000010L
6985#define MMEA1_LATENCY_SAMPLING__SAMPLER1_IO_MASK 0x00000020L
6986#define MMEA1_LATENCY_SAMPLING__SAMPLER0_READ_MASK 0x00000040L
6987#define MMEA1_LATENCY_SAMPLING__SAMPLER1_READ_MASK 0x00000080L
6988#define MMEA1_LATENCY_SAMPLING__SAMPLER0_WRITE_MASK 0x00000100L
6989#define MMEA1_LATENCY_SAMPLING__SAMPLER1_WRITE_MASK 0x00000200L
6990#define MMEA1_LATENCY_SAMPLING__SAMPLER0_ATOMIC_RET_MASK 0x00000400L
6991#define MMEA1_LATENCY_SAMPLING__SAMPLER1_ATOMIC_RET_MASK 0x00000800L
6992#define MMEA1_LATENCY_SAMPLING__SAMPLER0_ATOMIC_NORET_MASK 0x00001000L
6993#define MMEA1_LATENCY_SAMPLING__SAMPLER1_ATOMIC_NORET_MASK 0x00002000L
6994#define MMEA1_LATENCY_SAMPLING__SAMPLER0_VC_MASK 0x003FC000L
6995#define MMEA1_LATENCY_SAMPLING__SAMPLER1_VC_MASK 0x3FC00000L
6996//MMEA1_PERFCOUNTER_LO
6997#define MMEA1_PERFCOUNTER_LO__COUNTER_LO__SHIFT 0x0
6998#define MMEA1_PERFCOUNTER_LO__COUNTER_LO_MASK 0xFFFFFFFFL
6999//MMEA1_PERFCOUNTER_HI
7000#define MMEA1_PERFCOUNTER_HI__COUNTER_HI__SHIFT 0x0
7001#define MMEA1_PERFCOUNTER_HI__COMPARE_VALUE__SHIFT 0x10
7002#define MMEA1_PERFCOUNTER_HI__COUNTER_HI_MASK 0x0000FFFFL
7003#define MMEA1_PERFCOUNTER_HI__COMPARE_VALUE_MASK 0xFFFF0000L
7004//MMEA1_PERFCOUNTER0_CFG
7005#define MMEA1_PERFCOUNTER0_CFG__PERF_SEL__SHIFT 0x0
7006#define MMEA1_PERFCOUNTER0_CFG__PERF_SEL_END__SHIFT 0x8
7007#define MMEA1_PERFCOUNTER0_CFG__PERF_MODE__SHIFT 0x18
7008#define MMEA1_PERFCOUNTER0_CFG__ENABLE__SHIFT 0x1c
7009#define MMEA1_PERFCOUNTER0_CFG__CLEAR__SHIFT 0x1d
7010#define MMEA1_PERFCOUNTER0_CFG__PERF_SEL_MASK 0x000000FFL
7011#define MMEA1_PERFCOUNTER0_CFG__PERF_SEL_END_MASK 0x0000FF00L
7012#define MMEA1_PERFCOUNTER0_CFG__PERF_MODE_MASK 0x0F000000L
7013#define MMEA1_PERFCOUNTER0_CFG__ENABLE_MASK 0x10000000L
7014#define MMEA1_PERFCOUNTER0_CFG__CLEAR_MASK 0x20000000L
7015//MMEA1_PERFCOUNTER1_CFG
7016#define MMEA1_PERFCOUNTER1_CFG__PERF_SEL__SHIFT 0x0
7017#define MMEA1_PERFCOUNTER1_CFG__PERF_SEL_END__SHIFT 0x8
7018#define MMEA1_PERFCOUNTER1_CFG__PERF_MODE__SHIFT 0x18
7019#define MMEA1_PERFCOUNTER1_CFG__ENABLE__SHIFT 0x1c
7020#define MMEA1_PERFCOUNTER1_CFG__CLEAR__SHIFT 0x1d
7021#define MMEA1_PERFCOUNTER1_CFG__PERF_SEL_MASK 0x000000FFL
7022#define MMEA1_PERFCOUNTER1_CFG__PERF_SEL_END_MASK 0x0000FF00L
7023#define MMEA1_PERFCOUNTER1_CFG__PERF_MODE_MASK 0x0F000000L
7024#define MMEA1_PERFCOUNTER1_CFG__ENABLE_MASK 0x10000000L
7025#define MMEA1_PERFCOUNTER1_CFG__CLEAR_MASK 0x20000000L
7026//MMEA1_PERFCOUNTER_RSLT_CNTL
7027#define MMEA1_PERFCOUNTER_RSLT_CNTL__PERF_COUNTER_SELECT__SHIFT 0x0
7028#define MMEA1_PERFCOUNTER_RSLT_CNTL__START_TRIGGER__SHIFT 0x8
7029#define MMEA1_PERFCOUNTER_RSLT_CNTL__STOP_TRIGGER__SHIFT 0x10
7030#define MMEA1_PERFCOUNTER_RSLT_CNTL__ENABLE_ANY__SHIFT 0x18
7031#define MMEA1_PERFCOUNTER_RSLT_CNTL__CLEAR_ALL__SHIFT 0x19
7032#define MMEA1_PERFCOUNTER_RSLT_CNTL__STOP_ALL_ON_SATURATE__SHIFT 0x1a
7033#define MMEA1_PERFCOUNTER_RSLT_CNTL__PERF_COUNTER_SELECT_MASK 0x0000000FL
7034#define MMEA1_PERFCOUNTER_RSLT_CNTL__START_TRIGGER_MASK 0x0000FF00L
7035#define MMEA1_PERFCOUNTER_RSLT_CNTL__STOP_TRIGGER_MASK 0x00FF0000L
7036#define MMEA1_PERFCOUNTER_RSLT_CNTL__ENABLE_ANY_MASK 0x01000000L
7037#define MMEA1_PERFCOUNTER_RSLT_CNTL__CLEAR_ALL_MASK 0x02000000L
7038#define MMEA1_PERFCOUNTER_RSLT_CNTL__STOP_ALL_ON_SATURATE_MASK 0x04000000L
7039//MMEA1_EDC_CNT
7040#define MMEA1_EDC_CNT__DRAMRD_CMDMEM_SEC_COUNT__SHIFT 0x0
7041#define MMEA1_EDC_CNT__DRAMRD_CMDMEM_DED_COUNT__SHIFT 0x2
7042#define MMEA1_EDC_CNT__DRAMWR_CMDMEM_SEC_COUNT__SHIFT 0x4
7043#define MMEA1_EDC_CNT__DRAMWR_CMDMEM_DED_COUNT__SHIFT 0x6
7044#define MMEA1_EDC_CNT__DRAMWR_DATAMEM_SEC_COUNT__SHIFT 0x8
7045#define MMEA1_EDC_CNT__DRAMWR_DATAMEM_DED_COUNT__SHIFT 0xa
7046#define MMEA1_EDC_CNT__RRET_TAGMEM_SEC_COUNT__SHIFT 0xc
7047#define MMEA1_EDC_CNT__RRET_TAGMEM_DED_COUNT__SHIFT 0xe
7048#define MMEA1_EDC_CNT__WRET_TAGMEM_SEC_COUNT__SHIFT 0x10
7049#define MMEA1_EDC_CNT__WRET_TAGMEM_DED_COUNT__SHIFT 0x12
7050#define MMEA1_EDC_CNT__DRAMRD_PAGEMEM_SED_COUNT__SHIFT 0x14
7051#define MMEA1_EDC_CNT__DRAMWR_PAGEMEM_SED_COUNT__SHIFT 0x16
7052#define MMEA1_EDC_CNT__IORD_CMDMEM_SED_COUNT__SHIFT 0x18
7053#define MMEA1_EDC_CNT__IOWR_CMDMEM_SED_COUNT__SHIFT 0x1a
7054#define MMEA1_EDC_CNT__IOWR_DATAMEM_SED_COUNT__SHIFT 0x1c
7055#define MMEA1_EDC_CNT__DRAMRD_CMDMEM_SEC_COUNT_MASK 0x00000003L
7056#define MMEA1_EDC_CNT__DRAMRD_CMDMEM_DED_COUNT_MASK 0x0000000CL
7057#define MMEA1_EDC_CNT__DRAMWR_CMDMEM_SEC_COUNT_MASK 0x00000030L
7058#define MMEA1_EDC_CNT__DRAMWR_CMDMEM_DED_COUNT_MASK 0x000000C0L
7059#define MMEA1_EDC_CNT__DRAMWR_DATAMEM_SEC_COUNT_MASK 0x00000300L
7060#define MMEA1_EDC_CNT__DRAMWR_DATAMEM_DED_COUNT_MASK 0x00000C00L
7061#define MMEA1_EDC_CNT__RRET_TAGMEM_SEC_COUNT_MASK 0x00003000L
7062#define MMEA1_EDC_CNT__RRET_TAGMEM_DED_COUNT_MASK 0x0000C000L
7063#define MMEA1_EDC_CNT__WRET_TAGMEM_SEC_COUNT_MASK 0x00030000L
7064#define MMEA1_EDC_CNT__WRET_TAGMEM_DED_COUNT_MASK 0x000C0000L
7065#define MMEA1_EDC_CNT__DRAMRD_PAGEMEM_SED_COUNT_MASK 0x00300000L
7066#define MMEA1_EDC_CNT__DRAMWR_PAGEMEM_SED_COUNT_MASK 0x00C00000L
7067#define MMEA1_EDC_CNT__IORD_CMDMEM_SED_COUNT_MASK 0x03000000L
7068#define MMEA1_EDC_CNT__IOWR_CMDMEM_SED_COUNT_MASK 0x0C000000L
7069#define MMEA1_EDC_CNT__IOWR_DATAMEM_SED_COUNT_MASK 0x30000000L
7070//MMEA1_EDC_CNT2
7071#define MMEA1_EDC_CNT2__GMIRD_CMDMEM_SEC_COUNT__SHIFT 0x0
7072#define MMEA1_EDC_CNT2__GMIRD_CMDMEM_DED_COUNT__SHIFT 0x2
7073#define MMEA1_EDC_CNT2__GMIWR_CMDMEM_SEC_COUNT__SHIFT 0x4
7074#define MMEA1_EDC_CNT2__GMIWR_CMDMEM_DED_COUNT__SHIFT 0x6
7075#define MMEA1_EDC_CNT2__GMIWR_DATAMEM_SEC_COUNT__SHIFT 0x8
7076#define MMEA1_EDC_CNT2__GMIWR_DATAMEM_DED_COUNT__SHIFT 0xa
7077#define MMEA1_EDC_CNT2__GMIRD_PAGEMEM_SED_COUNT__SHIFT 0xc
7078#define MMEA1_EDC_CNT2__GMIWR_PAGEMEM_SED_COUNT__SHIFT 0xe
7079#define MMEA1_EDC_CNT2__GMIRD_CMDMEM_SEC_COUNT_MASK 0x00000003L
7080#define MMEA1_EDC_CNT2__GMIRD_CMDMEM_DED_COUNT_MASK 0x0000000CL
7081#define MMEA1_EDC_CNT2__GMIWR_CMDMEM_SEC_COUNT_MASK 0x00000030L
7082#define MMEA1_EDC_CNT2__GMIWR_CMDMEM_DED_COUNT_MASK 0x000000C0L
7083#define MMEA1_EDC_CNT2__GMIWR_DATAMEM_SEC_COUNT_MASK 0x00000300L
7084#define MMEA1_EDC_CNT2__GMIWR_DATAMEM_DED_COUNT_MASK 0x00000C00L
7085#define MMEA1_EDC_CNT2__GMIRD_PAGEMEM_SED_COUNT_MASK 0x00003000L
7086#define MMEA1_EDC_CNT2__GMIWR_PAGEMEM_SED_COUNT_MASK 0x0000C000L
7087//MMEA1_DSM_CNTL
7088#define MMEA1_DSM_CNTL__DRAMRD_CMDMEM_DSM_IRRITATOR_DATA__SHIFT 0x0
7089#define MMEA1_DSM_CNTL__DRAMRD_CMDMEM_ENABLE_SINGLE_WRITE__SHIFT 0x2
7090#define MMEA1_DSM_CNTL__DRAMWR_CMDMEM_DSM_IRRITATOR_DATA__SHIFT 0x3
7091#define MMEA1_DSM_CNTL__DRAMWR_CMDMEM_ENABLE_SINGLE_WRITE__SHIFT 0x5
7092#define MMEA1_DSM_CNTL__DRAMWR_DATAMEM_DSM_IRRITATOR_DATA__SHIFT 0x6
7093#define MMEA1_DSM_CNTL__DRAMWR_DATAMEM_ENABLE_SINGLE_WRITE__SHIFT 0x8
7094#define MMEA1_DSM_CNTL__RRET_TAGMEM_DSM_IRRITATOR_DATA__SHIFT 0x9
7095#define MMEA1_DSM_CNTL__RRET_TAGMEM_ENABLE_SINGLE_WRITE__SHIFT 0xb
7096#define MMEA1_DSM_CNTL__WRET_TAGMEM_DSM_IRRITATOR_DATA__SHIFT 0xc
7097#define MMEA1_DSM_CNTL__WRET_TAGMEM_ENABLE_SINGLE_WRITE__SHIFT 0xe
7098#define MMEA1_DSM_CNTL__GMIRD_CMDMEM_DSM_IRRITATOR_DATA__SHIFT 0xf
7099#define MMEA1_DSM_CNTL__GMIRD_CMDMEM_ENABLE_SINGLE_WRITE__SHIFT 0x11
7100#define MMEA1_DSM_CNTL__GMIWR_CMDMEM_DSM_IRRITATOR_DATA__SHIFT 0x12
7101#define MMEA1_DSM_CNTL__GMIWR_CMDMEM_ENABLE_SINGLE_WRITE__SHIFT 0x14
7102#define MMEA1_DSM_CNTL__GMIWR_DATAMEM_DSM_IRRITATOR_DATA__SHIFT 0x15
7103#define MMEA1_DSM_CNTL__GMIWR_DATAMEM_ENABLE_SINGLE_WRITE__SHIFT 0x17
7104#define MMEA1_DSM_CNTL__DRAMRD_CMDMEM_DSM_IRRITATOR_DATA_MASK 0x00000003L
7105#define MMEA1_DSM_CNTL__DRAMRD_CMDMEM_ENABLE_SINGLE_WRITE_MASK 0x00000004L
7106#define MMEA1_DSM_CNTL__DRAMWR_CMDMEM_DSM_IRRITATOR_DATA_MASK 0x00000018L
7107#define MMEA1_DSM_CNTL__DRAMWR_CMDMEM_ENABLE_SINGLE_WRITE_MASK 0x00000020L
7108#define MMEA1_DSM_CNTL__DRAMWR_DATAMEM_DSM_IRRITATOR_DATA_MASK 0x000000C0L
7109#define MMEA1_DSM_CNTL__DRAMWR_DATAMEM_ENABLE_SINGLE_WRITE_MASK 0x00000100L
7110#define MMEA1_DSM_CNTL__RRET_TAGMEM_DSM_IRRITATOR_DATA_MASK 0x00000600L
7111#define MMEA1_DSM_CNTL__RRET_TAGMEM_ENABLE_SINGLE_WRITE_MASK 0x00000800L
7112#define MMEA1_DSM_CNTL__WRET_TAGMEM_DSM_IRRITATOR_DATA_MASK 0x00003000L
7113#define MMEA1_DSM_CNTL__WRET_TAGMEM_ENABLE_SINGLE_WRITE_MASK 0x00004000L
7114#define MMEA1_DSM_CNTL__GMIRD_CMDMEM_DSM_IRRITATOR_DATA_MASK 0x00018000L
7115#define MMEA1_DSM_CNTL__GMIRD_CMDMEM_ENABLE_SINGLE_WRITE_MASK 0x00020000L
7116#define MMEA1_DSM_CNTL__GMIWR_CMDMEM_DSM_IRRITATOR_DATA_MASK 0x000C0000L
7117#define MMEA1_DSM_CNTL__GMIWR_CMDMEM_ENABLE_SINGLE_WRITE_MASK 0x00100000L
7118#define MMEA1_DSM_CNTL__GMIWR_DATAMEM_DSM_IRRITATOR_DATA_MASK 0x00600000L
7119#define MMEA1_DSM_CNTL__GMIWR_DATAMEM_ENABLE_SINGLE_WRITE_MASK 0x00800000L
7120//MMEA1_DSM_CNTLA
7121#define MMEA1_DSM_CNTLA__DRAMRD_PAGEMEM_DSM_IRRITATOR_DATA__SHIFT 0x0
7122#define MMEA1_DSM_CNTLA__DRAMRD_PAGEMEM_ENABLE_SINGLE_WRITE__SHIFT 0x2
7123#define MMEA1_DSM_CNTLA__DRAMWR_PAGEMEM_DSM_IRRITATOR_DATA__SHIFT 0x3
7124#define MMEA1_DSM_CNTLA__DRAMWR_PAGEMEM_ENABLE_SINGLE_WRITE__SHIFT 0x5
7125#define MMEA1_DSM_CNTLA__IORD_CMDMEM_DSM_IRRITATOR_DATA__SHIFT 0x6
7126#define MMEA1_DSM_CNTLA__IORD_CMDMEM_ENABLE_SINGLE_WRITE__SHIFT 0x8
7127#define MMEA1_DSM_CNTLA__IOWR_CMDMEM_DSM_IRRITATOR_DATA__SHIFT 0x9
7128#define MMEA1_DSM_CNTLA__IOWR_CMDMEM_ENABLE_SINGLE_WRITE__SHIFT 0xb
7129#define MMEA1_DSM_CNTLA__IOWR_DATAMEM_DSM_IRRITATOR_DATA__SHIFT 0xc
7130#define MMEA1_DSM_CNTLA__IOWR_DATAMEM_ENABLE_SINGLE_WRITE__SHIFT 0xe
7131#define MMEA1_DSM_CNTLA__GMIRD_PAGEMEM_DSM_IRRITATOR_DATA__SHIFT 0xf
7132#define MMEA1_DSM_CNTLA__GMIRD_PAGEMEM_ENABLE_SINGLE_WRITE__SHIFT 0x11
7133#define MMEA1_DSM_CNTLA__GMIWR_PAGEMEM_DSM_IRRITATOR_DATA__SHIFT 0x12
7134#define MMEA1_DSM_CNTLA__GMIWR_PAGEMEM_ENABLE_SINGLE_WRITE__SHIFT 0x14
7135#define MMEA1_DSM_CNTLA__DRAMRD_PAGEMEM_DSM_IRRITATOR_DATA_MASK 0x00000003L
7136#define MMEA1_DSM_CNTLA__DRAMRD_PAGEMEM_ENABLE_SINGLE_WRITE_MASK 0x00000004L
7137#define MMEA1_DSM_CNTLA__DRAMWR_PAGEMEM_DSM_IRRITATOR_DATA_MASK 0x00000018L
7138#define MMEA1_DSM_CNTLA__DRAMWR_PAGEMEM_ENABLE_SINGLE_WRITE_MASK 0x00000020L
7139#define MMEA1_DSM_CNTLA__IORD_CMDMEM_DSM_IRRITATOR_DATA_MASK 0x000000C0L
7140#define MMEA1_DSM_CNTLA__IORD_CMDMEM_ENABLE_SINGLE_WRITE_MASK 0x00000100L
7141#define MMEA1_DSM_CNTLA__IOWR_CMDMEM_DSM_IRRITATOR_DATA_MASK 0x00000600L
7142#define MMEA1_DSM_CNTLA__IOWR_CMDMEM_ENABLE_SINGLE_WRITE_MASK 0x00000800L
7143#define MMEA1_DSM_CNTLA__IOWR_DATAMEM_DSM_IRRITATOR_DATA_MASK 0x00003000L
7144#define MMEA1_DSM_CNTLA__IOWR_DATAMEM_ENABLE_SINGLE_WRITE_MASK 0x00004000L
7145#define MMEA1_DSM_CNTLA__GMIRD_PAGEMEM_DSM_IRRITATOR_DATA_MASK 0x00018000L
7146#define MMEA1_DSM_CNTLA__GMIRD_PAGEMEM_ENABLE_SINGLE_WRITE_MASK 0x00020000L
7147#define MMEA1_DSM_CNTLA__GMIWR_PAGEMEM_DSM_IRRITATOR_DATA_MASK 0x000C0000L
7148#define MMEA1_DSM_CNTLA__GMIWR_PAGEMEM_ENABLE_SINGLE_WRITE_MASK 0x00100000L
7149//MMEA1_DSM_CNTLB
7150//MMEA1_DSM_CNTL2
7151#define MMEA1_DSM_CNTL2__DRAMRD_CMDMEM_ENABLE_ERROR_INJECT__SHIFT 0x0
7152#define MMEA1_DSM_CNTL2__DRAMRD_CMDMEM_SELECT_INJECT_DELAY__SHIFT 0x2
7153#define MMEA1_DSM_CNTL2__DRAMWR_CMDMEM_ENABLE_ERROR_INJECT__SHIFT 0x3
7154#define MMEA1_DSM_CNTL2__DRAMWR_CMDMEM_SELECT_INJECT_DELAY__SHIFT 0x5
7155#define MMEA1_DSM_CNTL2__DRAMWR_DATAMEM_ENABLE_ERROR_INJECT__SHIFT 0x6
7156#define MMEA1_DSM_CNTL2__DRAMWR_DATAMEM_SELECT_INJECT_DELAY__SHIFT 0x8
7157#define MMEA1_DSM_CNTL2__RRET_TAGMEM_ENABLE_ERROR_INJECT__SHIFT 0x9
7158#define MMEA1_DSM_CNTL2__RRET_TAGMEM_SELECT_INJECT_DELAY__SHIFT 0xb
7159#define MMEA1_DSM_CNTL2__WRET_TAGMEM_ENABLE_ERROR_INJECT__SHIFT 0xc
7160#define MMEA1_DSM_CNTL2__WRET_TAGMEM_SELECT_INJECT_DELAY__SHIFT 0xe
7161#define MMEA1_DSM_CNTL2__GMIRD_CMDMEM_ENABLE_ERROR_INJECT__SHIFT 0xf
7162#define MMEA1_DSM_CNTL2__GMIRD_CMDMEM_SELECT_INJECT_DELAY__SHIFT 0x11
7163#define MMEA1_DSM_CNTL2__GMIWR_CMDMEM_ENABLE_ERROR_INJECT__SHIFT 0x12
7164#define MMEA1_DSM_CNTL2__GMIWR_CMDMEM_SELECT_INJECT_DELAY__SHIFT 0x14
7165#define MMEA1_DSM_CNTL2__GMIWR_DATAMEM_ENABLE_ERROR_INJECT__SHIFT 0x15
7166#define MMEA1_DSM_CNTL2__GMIWR_DATAMEM_SELECT_INJECT_DELAY__SHIFT 0x17
7167#define MMEA1_DSM_CNTL2__INJECT_DELAY__SHIFT 0x1a
7168#define MMEA1_DSM_CNTL2__DRAMRD_CMDMEM_ENABLE_ERROR_INJECT_MASK 0x00000003L
7169#define MMEA1_DSM_CNTL2__DRAMRD_CMDMEM_SELECT_INJECT_DELAY_MASK 0x00000004L
7170#define MMEA1_DSM_CNTL2__DRAMWR_CMDMEM_ENABLE_ERROR_INJECT_MASK 0x00000018L
7171#define MMEA1_DSM_CNTL2__DRAMWR_CMDMEM_SELECT_INJECT_DELAY_MASK 0x00000020L
7172#define MMEA1_DSM_CNTL2__DRAMWR_DATAMEM_ENABLE_ERROR_INJECT_MASK 0x000000C0L
7173#define MMEA1_DSM_CNTL2__DRAMWR_DATAMEM_SELECT_INJECT_DELAY_MASK 0x00000100L
7174#define MMEA1_DSM_CNTL2__RRET_TAGMEM_ENABLE_ERROR_INJECT_MASK 0x00000600L
7175#define MMEA1_DSM_CNTL2__RRET_TAGMEM_SELECT_INJECT_DELAY_MASK 0x00000800L
7176#define MMEA1_DSM_CNTL2__WRET_TAGMEM_ENABLE_ERROR_INJECT_MASK 0x00003000L
7177#define MMEA1_DSM_CNTL2__WRET_TAGMEM_SELECT_INJECT_DELAY_MASK 0x00004000L
7178#define MMEA1_DSM_CNTL2__GMIRD_CMDMEM_ENABLE_ERROR_INJECT_MASK 0x00018000L
7179#define MMEA1_DSM_CNTL2__GMIRD_CMDMEM_SELECT_INJECT_DELAY_MASK 0x00020000L
7180#define MMEA1_DSM_CNTL2__GMIWR_CMDMEM_ENABLE_ERROR_INJECT_MASK 0x000C0000L
7181#define MMEA1_DSM_CNTL2__GMIWR_CMDMEM_SELECT_INJECT_DELAY_MASK 0x00100000L
7182#define MMEA1_DSM_CNTL2__GMIWR_DATAMEM_ENABLE_ERROR_INJECT_MASK 0x00600000L
7183#define MMEA1_DSM_CNTL2__GMIWR_DATAMEM_SELECT_INJECT_DELAY_MASK 0x00800000L
7184#define MMEA1_DSM_CNTL2__INJECT_DELAY_MASK 0xFC000000L
7185//MMEA1_DSM_CNTL2A
7186#define MMEA1_DSM_CNTL2A__DRAMRD_PAGEMEM_ENABLE_ERROR_INJECT__SHIFT 0x0
7187#define MMEA1_DSM_CNTL2A__DRAMRD_PAGEMEM_SELECT_INJECT_DELAY__SHIFT 0x2
7188#define MMEA1_DSM_CNTL2A__DRAMWR_PAGEMEM_ENABLE_ERROR_INJECT__SHIFT 0x3
7189#define MMEA1_DSM_CNTL2A__DRAMWR_PAGEMEM_SELECT_INJECT_DELAY__SHIFT 0x5
7190#define MMEA1_DSM_CNTL2A__IORD_CMDMEM_ENABLE_ERROR_INJECT__SHIFT 0x6
7191#define MMEA1_DSM_CNTL2A__IORD_CMDMEM_SELECT_INJECT_DELAY__SHIFT 0x8
7192#define MMEA1_DSM_CNTL2A__IOWR_CMDMEM_ENABLE_ERROR_INJECT__SHIFT 0x9
7193#define MMEA1_DSM_CNTL2A__IOWR_CMDMEM_SELECT_INJECT_DELAY__SHIFT 0xb
7194#define MMEA1_DSM_CNTL2A__IOWR_DATAMEM_ENABLE_ERROR_INJECT__SHIFT 0xc
7195#define MMEA1_DSM_CNTL2A__IOWR_DATAMEM_SELECT_INJECT_DELAY__SHIFT 0xe
7196#define MMEA1_DSM_CNTL2A__GMIRD_PAGEMEM_ENABLE_ERROR_INJECT__SHIFT 0xf
7197#define MMEA1_DSM_CNTL2A__GMIRD_PAGEMEM_SELECT_INJECT_DELAY__SHIFT 0x11
7198#define MMEA1_DSM_CNTL2A__GMIWR_PAGEMEM_ENABLE_ERROR_INJECT__SHIFT 0x12
7199#define MMEA1_DSM_CNTL2A__GMIWR_PAGEMEM_SELECT_INJECT_DELAY__SHIFT 0x14
7200#define MMEA1_DSM_CNTL2A__DRAMRD_PAGEMEM_ENABLE_ERROR_INJECT_MASK 0x00000003L
7201#define MMEA1_DSM_CNTL2A__DRAMRD_PAGEMEM_SELECT_INJECT_DELAY_MASK 0x00000004L
7202#define MMEA1_DSM_CNTL2A__DRAMWR_PAGEMEM_ENABLE_ERROR_INJECT_MASK 0x00000018L
7203#define MMEA1_DSM_CNTL2A__DRAMWR_PAGEMEM_SELECT_INJECT_DELAY_MASK 0x00000020L
7204#define MMEA1_DSM_CNTL2A__IORD_CMDMEM_ENABLE_ERROR_INJECT_MASK 0x000000C0L
7205#define MMEA1_DSM_CNTL2A__IORD_CMDMEM_SELECT_INJECT_DELAY_MASK 0x00000100L
7206#define MMEA1_DSM_CNTL2A__IOWR_CMDMEM_ENABLE_ERROR_INJECT_MASK 0x00000600L
7207#define MMEA1_DSM_CNTL2A__IOWR_CMDMEM_SELECT_INJECT_DELAY_MASK 0x00000800L
7208#define MMEA1_DSM_CNTL2A__IOWR_DATAMEM_ENABLE_ERROR_INJECT_MASK 0x00003000L
7209#define MMEA1_DSM_CNTL2A__IOWR_DATAMEM_SELECT_INJECT_DELAY_MASK 0x00004000L
7210#define MMEA1_DSM_CNTL2A__GMIRD_PAGEMEM_ENABLE_ERROR_INJECT_MASK 0x00018000L
7211#define MMEA1_DSM_CNTL2A__GMIRD_PAGEMEM_SELECT_INJECT_DELAY_MASK 0x00020000L
7212#define MMEA1_DSM_CNTL2A__GMIWR_PAGEMEM_ENABLE_ERROR_INJECT_MASK 0x000C0000L
7213#define MMEA1_DSM_CNTL2A__GMIWR_PAGEMEM_SELECT_INJECT_DELAY_MASK 0x00100000L
7214//MMEA1_DSM_CNTL2B
7215//MMEA1_CGTT_CLK_CTRL
7216#define MMEA1_CGTT_CLK_CTRL__ON_DELAY__SHIFT 0x0
7217#define MMEA1_CGTT_CLK_CTRL__OFF_HYSTERESIS__SHIFT 0x4
7218#define MMEA1_CGTT_CLK_CTRL__SOFT_STALL_OVERRIDE_WRITE__SHIFT 0x14
7219#define MMEA1_CGTT_CLK_CTRL__SOFT_STALL_OVERRIDE_READ__SHIFT 0x15
7220#define MMEA1_CGTT_CLK_CTRL__SOFT_STALL_OVERRIDE_RETURN__SHIFT 0x16
7221#define MMEA1_CGTT_CLK_CTRL__LS_OVERRIDE__SHIFT 0x1b
7222#define MMEA1_CGTT_CLK_CTRL__SOFT_OVERRIDE_WRITE__SHIFT 0x1c
7223#define MMEA1_CGTT_CLK_CTRL__SOFT_OVERRIDE_READ__SHIFT 0x1d
7224#define MMEA1_CGTT_CLK_CTRL__SOFT_OVERRIDE_RETURN__SHIFT 0x1e
7225#define MMEA1_CGTT_CLK_CTRL__SOFT_OVERRIDE_REGISTER__SHIFT 0x1f
7226#define MMEA1_CGTT_CLK_CTRL__ON_DELAY_MASK 0x0000000FL
7227#define MMEA1_CGTT_CLK_CTRL__OFF_HYSTERESIS_MASK 0x00000FF0L
7228#define MMEA1_CGTT_CLK_CTRL__SOFT_STALL_OVERRIDE_WRITE_MASK 0x00100000L
7229#define MMEA1_CGTT_CLK_CTRL__SOFT_STALL_OVERRIDE_READ_MASK 0x00200000L
7230#define MMEA1_CGTT_CLK_CTRL__SOFT_STALL_OVERRIDE_RETURN_MASK 0x00400000L
7231#define MMEA1_CGTT_CLK_CTRL__LS_OVERRIDE_MASK 0x08000000L
7232#define MMEA1_CGTT_CLK_CTRL__SOFT_OVERRIDE_WRITE_MASK 0x10000000L
7233#define MMEA1_CGTT_CLK_CTRL__SOFT_OVERRIDE_READ_MASK 0x20000000L
7234#define MMEA1_CGTT_CLK_CTRL__SOFT_OVERRIDE_RETURN_MASK 0x40000000L
7235#define MMEA1_CGTT_CLK_CTRL__SOFT_OVERRIDE_REGISTER_MASK 0x80000000L
7236//MMEA1_EDC_MODE
7237#define MMEA1_EDC_MODE__COUNT_FED_OUT__SHIFT 0x10
7238#define MMEA1_EDC_MODE__GATE_FUE__SHIFT 0x11
7239#define MMEA1_EDC_MODE__DED_MODE__SHIFT 0x14
7240#define MMEA1_EDC_MODE__PROP_FED__SHIFT 0x1d
7241#define MMEA1_EDC_MODE__BYPASS__SHIFT 0x1f
7242#define MMEA1_EDC_MODE__COUNT_FED_OUT_MASK 0x00010000L
7243#define MMEA1_EDC_MODE__GATE_FUE_MASK 0x00020000L
7244#define MMEA1_EDC_MODE__DED_MODE_MASK 0x00300000L
7245#define MMEA1_EDC_MODE__PROP_FED_MASK 0x20000000L
7246#define MMEA1_EDC_MODE__BYPASS_MASK 0x80000000L
7247//MMEA1_ERR_STATUS
7248#define MMEA1_ERR_STATUS__SDP_RDRSP_STATUS__SHIFT 0x0
7249#define MMEA1_ERR_STATUS__SDP_WRRSP_STATUS__SHIFT 0x4
7250#define MMEA1_ERR_STATUS__SDP_RDRSP_DATASTATUS__SHIFT 0x8
7251#define MMEA1_ERR_STATUS__SDP_RDRSP_DATAPARITY_ERROR__SHIFT 0xa
7252#define MMEA1_ERR_STATUS__CLEAR_ERROR_STATUS__SHIFT 0xb
7253#define MMEA1_ERR_STATUS__BUSY_ON_ERROR__SHIFT 0xc
7254#define MMEA1_ERR_STATUS__FUE_FLAG__SHIFT 0xd
7255#define MMEA1_ERR_STATUS__SDP_RDRSP_STATUS_MASK 0x0000000FL
7256#define MMEA1_ERR_STATUS__SDP_WRRSP_STATUS_MASK 0x000000F0L
7257#define MMEA1_ERR_STATUS__SDP_RDRSP_DATASTATUS_MASK 0x00000300L
7258#define MMEA1_ERR_STATUS__SDP_RDRSP_DATAPARITY_ERROR_MASK 0x00000400L
7259#define MMEA1_ERR_STATUS__CLEAR_ERROR_STATUS_MASK 0x00000800L
7260#define MMEA1_ERR_STATUS__BUSY_ON_ERROR_MASK 0x00001000L
7261#define MMEA1_ERR_STATUS__FUE_FLAG_MASK 0x00002000L
7262//MMEA1_MISC2
7263#define MMEA1_MISC2__CSGROUP_SWAP_IN_DRAM_ARB__SHIFT 0x0
7264#define MMEA1_MISC2__CSGROUP_SWAP_IN_GMI_ARB__SHIFT 0x1
7265#define MMEA1_MISC2__CSGRP_BURST_LIMIT_DATA_DRAM__SHIFT 0x2
7266#define MMEA1_MISC2__CSGRP_BURST_LIMIT_DATA_GMI__SHIFT 0x7
7267#define MMEA1_MISC2__IO_RDWR_PRIORITY_ENABLE__SHIFT 0xc
7268#define MMEA1_MISC2__CSGROUP_SWAP_IN_DRAM_ARB_MASK 0x00000001L
7269#define MMEA1_MISC2__CSGROUP_SWAP_IN_GMI_ARB_MASK 0x00000002L
7270#define MMEA1_MISC2__CSGRP_BURST_LIMIT_DATA_DRAM_MASK 0x0000007CL
7271#define MMEA1_MISC2__CSGRP_BURST_LIMIT_DATA_GMI_MASK 0x00000F80L
7272#define MMEA1_MISC2__IO_RDWR_PRIORITY_ENABLE_MASK 0x00001000L
7273
7274
7275// addressBlock: mmhub_pctldec
7276//PCTL_MISC
7277#define PCTL_MISC__ALLOW_DEEP_SLEEP_MODE__SHIFT 0x0
7278#define PCTL_MISC__STCTRL_RSMU_IDLE_THRESHOLD__SHIFT 0x3
7279#define PCTL_MISC__STCTRL_DAGB_IDLE_THRESHOLD__SHIFT 0x6
7280#define PCTL_MISC__STCTRL_IGNORE_PROTECTION_FAULT__SHIFT 0xb
7281#define PCTL_MISC__IGNORE_EA0_SDP_ACK__SHIFT 0xc
7282#define PCTL_MISC__IGNORE_EA1_SDP_ACK__SHIFT 0xd
7283#define PCTL_MISC__PGFSM_CMD_STATUS__SHIFT 0xe
7284#define PCTL_MISC__ALLOW_DEEP_SLEEP_MODE_MASK 0x00000007L
7285#define PCTL_MISC__STCTRL_RSMU_IDLE_THRESHOLD_MASK 0x00000038L
7286#define PCTL_MISC__STCTRL_DAGB_IDLE_THRESHOLD_MASK 0x000007C0L
7287#define PCTL_MISC__STCTRL_IGNORE_PROTECTION_FAULT_MASK 0x00000800L
7288#define PCTL_MISC__IGNORE_EA0_SDP_ACK_MASK 0x00001000L
7289#define PCTL_MISC__IGNORE_EA1_SDP_ACK_MASK 0x00002000L
7290#define PCTL_MISC__PGFSM_CMD_STATUS_MASK 0x0000C000L
7291//PCTL_MMHUB_DEEPSLEEP
7292#define PCTL_MMHUB_DEEPSLEEP__DS0__SHIFT 0x0
7293#define PCTL_MMHUB_DEEPSLEEP__DS1__SHIFT 0x1
7294#define PCTL_MMHUB_DEEPSLEEP__DS2__SHIFT 0x2
7295#define PCTL_MMHUB_DEEPSLEEP__DS3__SHIFT 0x3
7296#define PCTL_MMHUB_DEEPSLEEP__DS4__SHIFT 0x4
7297#define PCTL_MMHUB_DEEPSLEEP__DS5__SHIFT 0x5
7298#define PCTL_MMHUB_DEEPSLEEP__DS6__SHIFT 0x6
7299#define PCTL_MMHUB_DEEPSLEEP__DS7__SHIFT 0x7
7300#define PCTL_MMHUB_DEEPSLEEP__DS8__SHIFT 0x8
7301#define PCTL_MMHUB_DEEPSLEEP__DS9__SHIFT 0x9
7302#define PCTL_MMHUB_DEEPSLEEP__DS10__SHIFT 0xa
7303#define PCTL_MMHUB_DEEPSLEEP__DS11__SHIFT 0xb
7304#define PCTL_MMHUB_DEEPSLEEP__DS12__SHIFT 0xc
7305#define PCTL_MMHUB_DEEPSLEEP__DS13__SHIFT 0xd
7306#define PCTL_MMHUB_DEEPSLEEP__DS14__SHIFT 0xe
7307#define PCTL_MMHUB_DEEPSLEEP__DS15__SHIFT 0xf
7308#define PCTL_MMHUB_DEEPSLEEP__DS16__SHIFT 0x10
7309#define PCTL_MMHUB_DEEPSLEEP__SETCLEAR__SHIFT 0x1f
7310#define PCTL_MMHUB_DEEPSLEEP__DS0_MASK 0x00000001L
7311#define PCTL_MMHUB_DEEPSLEEP__DS1_MASK 0x00000002L
7312#define PCTL_MMHUB_DEEPSLEEP__DS2_MASK 0x00000004L
7313#define PCTL_MMHUB_DEEPSLEEP__DS3_MASK 0x00000008L
7314#define PCTL_MMHUB_DEEPSLEEP__DS4_MASK 0x00000010L
7315#define PCTL_MMHUB_DEEPSLEEP__DS5_MASK 0x00000020L
7316#define PCTL_MMHUB_DEEPSLEEP__DS6_MASK 0x00000040L
7317#define PCTL_MMHUB_DEEPSLEEP__DS7_MASK 0x00000080L
7318#define PCTL_MMHUB_DEEPSLEEP__DS8_MASK 0x00000100L
7319#define PCTL_MMHUB_DEEPSLEEP__DS9_MASK 0x00000200L
7320#define PCTL_MMHUB_DEEPSLEEP__DS10_MASK 0x00000400L
7321#define PCTL_MMHUB_DEEPSLEEP__DS11_MASK 0x00000800L
7322#define PCTL_MMHUB_DEEPSLEEP__DS12_MASK 0x00001000L
7323#define PCTL_MMHUB_DEEPSLEEP__DS13_MASK 0x00002000L
7324#define PCTL_MMHUB_DEEPSLEEP__DS14_MASK 0x00004000L
7325#define PCTL_MMHUB_DEEPSLEEP__DS15_MASK 0x00008000L
7326#define PCTL_MMHUB_DEEPSLEEP__DS16_MASK 0x00010000L
7327#define PCTL_MMHUB_DEEPSLEEP__SETCLEAR_MASK 0x80000000L
7328//PCTL_MMHUB_DEEPSLEEP_OVERRIDE
7329#define PCTL_MMHUB_DEEPSLEEP_OVERRIDE__DS0__SHIFT 0x0
7330#define PCTL_MMHUB_DEEPSLEEP_OVERRIDE__DS1__SHIFT 0x1
7331#define PCTL_MMHUB_DEEPSLEEP_OVERRIDE__DS2__SHIFT 0x2
7332#define PCTL_MMHUB_DEEPSLEEP_OVERRIDE__DS3__SHIFT 0x3
7333#define PCTL_MMHUB_DEEPSLEEP_OVERRIDE__DS4__SHIFT 0x4
7334#define PCTL_MMHUB_DEEPSLEEP_OVERRIDE__DS5__SHIFT 0x5
7335#define PCTL_MMHUB_DEEPSLEEP_OVERRIDE__DS6__SHIFT 0x6
7336#define PCTL_MMHUB_DEEPSLEEP_OVERRIDE__DS7__SHIFT 0x7
7337#define PCTL_MMHUB_DEEPSLEEP_OVERRIDE__DS8__SHIFT 0x8
7338#define PCTL_MMHUB_DEEPSLEEP_OVERRIDE__DS9__SHIFT 0x9
7339#define PCTL_MMHUB_DEEPSLEEP_OVERRIDE__DS10__SHIFT 0xa
7340#define PCTL_MMHUB_DEEPSLEEP_OVERRIDE__DS11__SHIFT 0xb
7341#define PCTL_MMHUB_DEEPSLEEP_OVERRIDE__DS12__SHIFT 0xc
7342#define PCTL_MMHUB_DEEPSLEEP_OVERRIDE__DS13__SHIFT 0xd
7343#define PCTL_MMHUB_DEEPSLEEP_OVERRIDE__DS14__SHIFT 0xe
7344#define PCTL_MMHUB_DEEPSLEEP_OVERRIDE__DS15__SHIFT 0xf
7345#define PCTL_MMHUB_DEEPSLEEP_OVERRIDE__DS16__SHIFT 0x10
7346#define PCTL_MMHUB_DEEPSLEEP_OVERRIDE__DS0_MASK 0x00000001L
7347#define PCTL_MMHUB_DEEPSLEEP_OVERRIDE__DS1_MASK 0x00000002L
7348#define PCTL_MMHUB_DEEPSLEEP_OVERRIDE__DS2_MASK 0x00000004L
7349#define PCTL_MMHUB_DEEPSLEEP_OVERRIDE__DS3_MASK 0x00000008L
7350#define PCTL_MMHUB_DEEPSLEEP_OVERRIDE__DS4_MASK 0x00000010L
7351#define PCTL_MMHUB_DEEPSLEEP_OVERRIDE__DS5_MASK 0x00000020L
7352#define PCTL_MMHUB_DEEPSLEEP_OVERRIDE__DS6_MASK 0x00000040L
7353#define PCTL_MMHUB_DEEPSLEEP_OVERRIDE__DS7_MASK 0x00000080L
7354#define PCTL_MMHUB_DEEPSLEEP_OVERRIDE__DS8_MASK 0x00000100L
7355#define PCTL_MMHUB_DEEPSLEEP_OVERRIDE__DS9_MASK 0x00000200L
7356#define PCTL_MMHUB_DEEPSLEEP_OVERRIDE__DS10_MASK 0x00000400L
7357#define PCTL_MMHUB_DEEPSLEEP_OVERRIDE__DS11_MASK 0x00000800L
7358#define PCTL_MMHUB_DEEPSLEEP_OVERRIDE__DS12_MASK 0x00001000L
7359#define PCTL_MMHUB_DEEPSLEEP_OVERRIDE__DS13_MASK 0x00002000L
7360#define PCTL_MMHUB_DEEPSLEEP_OVERRIDE__DS14_MASK 0x00004000L
7361#define PCTL_MMHUB_DEEPSLEEP_OVERRIDE__DS15_MASK 0x00008000L
7362#define PCTL_MMHUB_DEEPSLEEP_OVERRIDE__DS16_MASK 0x00010000L
7363//PCTL_PG_IGNORE_DEEPSLEEP
7364#define PCTL_PG_IGNORE_DEEPSLEEP__ALLIPS__SHIFT 0x0
7365#define PCTL_PG_IGNORE_DEEPSLEEP__DS0__SHIFT 0x1
7366#define PCTL_PG_IGNORE_DEEPSLEEP__DS1__SHIFT 0x2
7367#define PCTL_PG_IGNORE_DEEPSLEEP__DS2__SHIFT 0x3
7368#define PCTL_PG_IGNORE_DEEPSLEEP__DS3__SHIFT 0x4
7369#define PCTL_PG_IGNORE_DEEPSLEEP__DS4__SHIFT 0x5
7370#define PCTL_PG_IGNORE_DEEPSLEEP__DS5__SHIFT 0x6
7371#define PCTL_PG_IGNORE_DEEPSLEEP__DS6__SHIFT 0x7
7372#define PCTL_PG_IGNORE_DEEPSLEEP__DS7__SHIFT 0x8
7373#define PCTL_PG_IGNORE_DEEPSLEEP__DS8__SHIFT 0x9
7374#define PCTL_PG_IGNORE_DEEPSLEEP__DS9__SHIFT 0xa
7375#define PCTL_PG_IGNORE_DEEPSLEEP__DS10__SHIFT 0xb
7376#define PCTL_PG_IGNORE_DEEPSLEEP__DS11__SHIFT 0xc
7377#define PCTL_PG_IGNORE_DEEPSLEEP__DS12__SHIFT 0xd
7378#define PCTL_PG_IGNORE_DEEPSLEEP__DS13__SHIFT 0xe
7379#define PCTL_PG_IGNORE_DEEPSLEEP__DS14__SHIFT 0xf
7380#define PCTL_PG_IGNORE_DEEPSLEEP__DS15__SHIFT 0x10
7381#define PCTL_PG_IGNORE_DEEPSLEEP__DS16__SHIFT 0x11
7382#define PCTL_PG_IGNORE_DEEPSLEEP__ALLIPS_MASK 0x00000001L
7383#define PCTL_PG_IGNORE_DEEPSLEEP__DS0_MASK 0x00000002L
7384#define PCTL_PG_IGNORE_DEEPSLEEP__DS1_MASK 0x00000004L
7385#define PCTL_PG_IGNORE_DEEPSLEEP__DS2_MASK 0x00000008L
7386#define PCTL_PG_IGNORE_DEEPSLEEP__DS3_MASK 0x00000010L
7387#define PCTL_PG_IGNORE_DEEPSLEEP__DS4_MASK 0x00000020L
7388#define PCTL_PG_IGNORE_DEEPSLEEP__DS5_MASK 0x00000040L
7389#define PCTL_PG_IGNORE_DEEPSLEEP__DS6_MASK 0x00000080L
7390#define PCTL_PG_IGNORE_DEEPSLEEP__DS7_MASK 0x00000100L
7391#define PCTL_PG_IGNORE_DEEPSLEEP__DS8_MASK 0x00000200L
7392#define PCTL_PG_IGNORE_DEEPSLEEP__DS9_MASK 0x00000400L
7393#define PCTL_PG_IGNORE_DEEPSLEEP__DS10_MASK 0x00000800L
7394#define PCTL_PG_IGNORE_DEEPSLEEP__DS11_MASK 0x00001000L
7395#define PCTL_PG_IGNORE_DEEPSLEEP__DS12_MASK 0x00002000L
7396#define PCTL_PG_IGNORE_DEEPSLEEP__DS13_MASK 0x00004000L
7397#define PCTL_PG_IGNORE_DEEPSLEEP__DS14_MASK 0x00008000L
7398#define PCTL_PG_IGNORE_DEEPSLEEP__DS15_MASK 0x00010000L
7399#define PCTL_PG_IGNORE_DEEPSLEEP__DS16_MASK 0x00020000L
7400//PCTL_PG_DAGB
7401#define PCTL_PG_DAGB__DS0__SHIFT 0x0
7402#define PCTL_PG_DAGB__DS1__SHIFT 0x1
7403#define PCTL_PG_DAGB__DS2__SHIFT 0x2
7404#define PCTL_PG_DAGB__DS3__SHIFT 0x3
7405#define PCTL_PG_DAGB__DS4__SHIFT 0x4
7406#define PCTL_PG_DAGB__DS5__SHIFT 0x5
7407#define PCTL_PG_DAGB__DS6__SHIFT 0x6
7408#define PCTL_PG_DAGB__DS7__SHIFT 0x7
7409#define PCTL_PG_DAGB__DS8__SHIFT 0x8
7410#define PCTL_PG_DAGB__DS9__SHIFT 0x9
7411#define PCTL_PG_DAGB__DS10__SHIFT 0xa
7412#define PCTL_PG_DAGB__DS11__SHIFT 0xb
7413#define PCTL_PG_DAGB__DS12__SHIFT 0xc
7414#define PCTL_PG_DAGB__DS13__SHIFT 0xd
7415#define PCTL_PG_DAGB__DS14__SHIFT 0xe
7416#define PCTL_PG_DAGB__DS15__SHIFT 0xf
7417#define PCTL_PG_DAGB__DS16__SHIFT 0x10
7418#define PCTL_PG_DAGB__DS0_MASK 0x00000001L
7419#define PCTL_PG_DAGB__DS1_MASK 0x00000002L
7420#define PCTL_PG_DAGB__DS2_MASK 0x00000004L
7421#define PCTL_PG_DAGB__DS3_MASK 0x00000008L
7422#define PCTL_PG_DAGB__DS4_MASK 0x00000010L
7423#define PCTL_PG_DAGB__DS5_MASK 0x00000020L
7424#define PCTL_PG_DAGB__DS6_MASK 0x00000040L
7425#define PCTL_PG_DAGB__DS7_MASK 0x00000080L
7426#define PCTL_PG_DAGB__DS8_MASK 0x00000100L
7427#define PCTL_PG_DAGB__DS9_MASK 0x00000200L
7428#define PCTL_PG_DAGB__DS10_MASK 0x00000400L
7429#define PCTL_PG_DAGB__DS11_MASK 0x00000800L
7430#define PCTL_PG_DAGB__DS12_MASK 0x00001000L
7431#define PCTL_PG_DAGB__DS13_MASK 0x00002000L
7432#define PCTL_PG_DAGB__DS14_MASK 0x00004000L
7433#define PCTL_PG_DAGB__DS15_MASK 0x00008000L
7434#define PCTL_PG_DAGB__DS16_MASK 0x00010000L
7435//PCTL0_RENG_RAM_INDEX
7436#define PCTL0_RENG_RAM_INDEX__RENG_RAM_INDEX__SHIFT 0x0
7437#define PCTL0_RENG_RAM_INDEX__RENG_RAM_INDEX_MASK 0x000007FFL
7438//PCTL0_RENG_RAM_DATA
7439#define PCTL0_RENG_RAM_DATA__RENG_RAM_DATA__SHIFT 0x0
7440#define PCTL0_RENG_RAM_DATA__RENG_RAM_DATA_MASK 0xFFFFFFFFL
7441//PCTL0_RENG_EXECUTE
7442#define PCTL0_RENG_EXECUTE__RENG_EXECUTE_ON_PWR_UP__SHIFT 0x0
7443#define PCTL0_RENG_EXECUTE__RENG_EXECUTE_NOW__SHIFT 0x1
7444#define PCTL0_RENG_EXECUTE__RENG_EXECUTE_NOW_MODE__SHIFT 0x2
7445#define PCTL0_RENG_EXECUTE__RENG_EXECUTE_NOW_START_PTR__SHIFT 0x3
7446#define PCTL0_RENG_EXECUTE__RENG_EXECUTE_END_PTR__SHIFT 0xe
7447#define PCTL0_RENG_EXECUTE__RENG_EXECUTE_ON_REG_UPDATE__SHIFT 0x19
7448#define PCTL0_RENG_EXECUTE__RENG_EXECUTE_ON_PWR_UP_MASK 0x00000001L
7449#define PCTL0_RENG_EXECUTE__RENG_EXECUTE_NOW_MASK 0x00000002L
7450#define PCTL0_RENG_EXECUTE__RENG_EXECUTE_NOW_MODE_MASK 0x00000004L
7451#define PCTL0_RENG_EXECUTE__RENG_EXECUTE_NOW_START_PTR_MASK 0x00003FF8L
7452#define PCTL0_RENG_EXECUTE__RENG_EXECUTE_END_PTR_MASK 0x01FFC000L
7453#define PCTL0_RENG_EXECUTE__RENG_EXECUTE_ON_REG_UPDATE_MASK 0x02000000L
7454//PCTL0_MISC
7455#define PCTL0_MISC__CRITICAL_REGS_LOCK__SHIFT 0xb
7456#define PCTL0_MISC__TILE_IDLE_THRESHOLD__SHIFT 0xc
7457#define PCTL0_MISC__RENG_MEM_LS_ENABLE__SHIFT 0xf
7458#define PCTL0_MISC__STCTRL_FORCE_PGFSM_CMD_DONE__SHIFT 0x10
7459#define PCTL0_MISC__CRITICAL_REGS_LOCK_MASK 0x00000800L
7460#define PCTL0_MISC__TILE_IDLE_THRESHOLD_MASK 0x00007000L
7461#define PCTL0_MISC__RENG_MEM_LS_ENABLE_MASK 0x00008000L
7462#define PCTL0_MISC__STCTRL_FORCE_PGFSM_CMD_DONE_MASK 0x00010000L
7463//PCTL0_STCTRL_REGISTER_SAVE_RANGE0
7464#define PCTL0_STCTRL_REGISTER_SAVE_RANGE0__STCTRL_REGISTER_SAVE_BASE__SHIFT 0x0
7465#define PCTL0_STCTRL_REGISTER_SAVE_RANGE0__STCTRL_REGISTER_SAVE_LIMIT__SHIFT 0x10
7466#define PCTL0_STCTRL_REGISTER_SAVE_RANGE0__STCTRL_REGISTER_SAVE_BASE_MASK 0x0000FFFFL
7467#define PCTL0_STCTRL_REGISTER_SAVE_RANGE0__STCTRL_REGISTER_SAVE_LIMIT_MASK 0xFFFF0000L
7468//PCTL0_STCTRL_REGISTER_SAVE_RANGE1
7469#define PCTL0_STCTRL_REGISTER_SAVE_RANGE1__STCTRL_REGISTER_SAVE_BASE__SHIFT 0x0
7470#define PCTL0_STCTRL_REGISTER_SAVE_RANGE1__STCTRL_REGISTER_SAVE_LIMIT__SHIFT 0x10
7471#define PCTL0_STCTRL_REGISTER_SAVE_RANGE1__STCTRL_REGISTER_SAVE_BASE_MASK 0x0000FFFFL
7472#define PCTL0_STCTRL_REGISTER_SAVE_RANGE1__STCTRL_REGISTER_SAVE_LIMIT_MASK 0xFFFF0000L
7473//PCTL0_STCTRL_REGISTER_SAVE_RANGE2
7474#define PCTL0_STCTRL_REGISTER_SAVE_RANGE2__STCTRL_REGISTER_SAVE_BASE__SHIFT 0x0
7475#define PCTL0_STCTRL_REGISTER_SAVE_RANGE2__STCTRL_REGISTER_SAVE_LIMIT__SHIFT 0x10
7476#define PCTL0_STCTRL_REGISTER_SAVE_RANGE2__STCTRL_REGISTER_SAVE_BASE_MASK 0x0000FFFFL
7477#define PCTL0_STCTRL_REGISTER_SAVE_RANGE2__STCTRL_REGISTER_SAVE_LIMIT_MASK 0xFFFF0000L
7478//PCTL0_STCTRL_REGISTER_SAVE_RANGE3
7479#define PCTL0_STCTRL_REGISTER_SAVE_RANGE3__STCTRL_REGISTER_SAVE_BASE__SHIFT 0x0
7480#define PCTL0_STCTRL_REGISTER_SAVE_RANGE3__STCTRL_REGISTER_SAVE_LIMIT__SHIFT 0x10
7481#define PCTL0_STCTRL_REGISTER_SAVE_RANGE3__STCTRL_REGISTER_SAVE_BASE_MASK 0x0000FFFFL
7482#define PCTL0_STCTRL_REGISTER_SAVE_RANGE3__STCTRL_REGISTER_SAVE_LIMIT_MASK 0xFFFF0000L
7483//PCTL0_STCTRL_REGISTER_SAVE_RANGE4
7484#define PCTL0_STCTRL_REGISTER_SAVE_RANGE4__STCTRL_REGISTER_SAVE_BASE__SHIFT 0x0
7485#define PCTL0_STCTRL_REGISTER_SAVE_RANGE4__STCTRL_REGISTER_SAVE_LIMIT__SHIFT 0x10
7486#define PCTL0_STCTRL_REGISTER_SAVE_RANGE4__STCTRL_REGISTER_SAVE_BASE_MASK 0x0000FFFFL
7487#define PCTL0_STCTRL_REGISTER_SAVE_RANGE4__STCTRL_REGISTER_SAVE_LIMIT_MASK 0xFFFF0000L
7488//PCTL0_STCTRL_REGISTER_SAVE_EXCL_SET
7489#define PCTL0_STCTRL_REGISTER_SAVE_EXCL_SET__STCTRL_REGISTER_SAVE_EXCL0__SHIFT 0x0
7490#define PCTL0_STCTRL_REGISTER_SAVE_EXCL_SET__STCTRL_REGISTER_SAVE_EXCL1__SHIFT 0x10
7491#define PCTL0_STCTRL_REGISTER_SAVE_EXCL_SET__STCTRL_REGISTER_SAVE_EXCL0_MASK 0x0000FFFFL
7492#define PCTL0_STCTRL_REGISTER_SAVE_EXCL_SET__STCTRL_REGISTER_SAVE_EXCL1_MASK 0xFFFF0000L
7493//PCTL0_STCTRL_REGISTER_SAVE_EXCL_SET1
7494#define PCTL0_STCTRL_REGISTER_SAVE_EXCL_SET1__STCTRL_REGISTER_SAVE_EXCL2__SHIFT 0x0
7495#define PCTL0_STCTRL_REGISTER_SAVE_EXCL_SET1__STCTRL_REGISTER_SAVE_EXCL3__SHIFT 0x10
7496#define PCTL0_STCTRL_REGISTER_SAVE_EXCL_SET1__STCTRL_REGISTER_SAVE_EXCL2_MASK 0x0000FFFFL
7497#define PCTL0_STCTRL_REGISTER_SAVE_EXCL_SET1__STCTRL_REGISTER_SAVE_EXCL3_MASK 0xFFFF0000L
7498//PCTL1_RENG_RAM_INDEX
7499#define PCTL1_RENG_RAM_INDEX__RENG_RAM_INDEX__SHIFT 0x0
7500#define PCTL1_RENG_RAM_INDEX__RENG_RAM_INDEX_MASK 0x000003FFL
7501//PCTL1_RENG_RAM_DATA
7502#define PCTL1_RENG_RAM_DATA__RENG_RAM_DATA__SHIFT 0x0
7503#define PCTL1_RENG_RAM_DATA__RENG_RAM_DATA_MASK 0xFFFFFFFFL
7504//PCTL1_RENG_EXECUTE
7505#define PCTL1_RENG_EXECUTE__RENG_EXECUTE_ON_PWR_UP__SHIFT 0x0
7506#define PCTL1_RENG_EXECUTE__RENG_EXECUTE_NOW__SHIFT 0x1
7507#define PCTL1_RENG_EXECUTE__RENG_EXECUTE_NOW_MODE__SHIFT 0x2
7508#define PCTL1_RENG_EXECUTE__RENG_EXECUTE_NOW_START_PTR__SHIFT 0x3
7509#define PCTL1_RENG_EXECUTE__RENG_EXECUTE_END_PTR__SHIFT 0xd
7510#define PCTL1_RENG_EXECUTE__RENG_EXECUTE_ON_REG_UPDATE__SHIFT 0x17
7511#define PCTL1_RENG_EXECUTE__RENG_EXECUTE_ON_PWR_UP_MASK 0x00000001L
7512#define PCTL1_RENG_EXECUTE__RENG_EXECUTE_NOW_MASK 0x00000002L
7513#define PCTL1_RENG_EXECUTE__RENG_EXECUTE_NOW_MODE_MASK 0x00000004L
7514#define PCTL1_RENG_EXECUTE__RENG_EXECUTE_NOW_START_PTR_MASK 0x00001FF8L
7515#define PCTL1_RENG_EXECUTE__RENG_EXECUTE_END_PTR_MASK 0x007FE000L
7516#define PCTL1_RENG_EXECUTE__RENG_EXECUTE_ON_REG_UPDATE_MASK 0x00800000L
7517//PCTL1_MISC
7518#define PCTL1_MISC__CRITICAL_REGS_LOCK__SHIFT 0xa
7519#define PCTL1_MISC__TILE_IDLE_THRESHOLD__SHIFT 0xb
7520#define PCTL1_MISC__RENG_MEM_LS_ENABLE__SHIFT 0xe
7521#define PCTL1_MISC__STCTRL_FORCE_PGFSM_CMD_DONE__SHIFT 0xf
7522#define PCTL1_MISC__DEEPSLEEP_DISCSDP__SHIFT 0x10
7523#define PCTL1_MISC__CRITICAL_REGS_LOCK_MASK 0x00000400L
7524#define PCTL1_MISC__TILE_IDLE_THRESHOLD_MASK 0x00003800L
7525#define PCTL1_MISC__RENG_MEM_LS_ENABLE_MASK 0x00004000L
7526#define PCTL1_MISC__STCTRL_FORCE_PGFSM_CMD_DONE_MASK 0x00008000L
7527#define PCTL1_MISC__DEEPSLEEP_DISCSDP_MASK 0x00010000L
7528//PCTL1_STCTRL_REGISTER_SAVE_RANGE0
7529#define PCTL1_STCTRL_REGISTER_SAVE_RANGE0__STCTRL_REGISTER_SAVE_BASE__SHIFT 0x0
7530#define PCTL1_STCTRL_REGISTER_SAVE_RANGE0__STCTRL_REGISTER_SAVE_LIMIT__SHIFT 0x10
7531#define PCTL1_STCTRL_REGISTER_SAVE_RANGE0__STCTRL_REGISTER_SAVE_BASE_MASK 0x0000FFFFL
7532#define PCTL1_STCTRL_REGISTER_SAVE_RANGE0__STCTRL_REGISTER_SAVE_LIMIT_MASK 0xFFFF0000L
7533//PCTL1_STCTRL_REGISTER_SAVE_RANGE1
7534#define PCTL1_STCTRL_REGISTER_SAVE_RANGE1__STCTRL_REGISTER_SAVE_BASE__SHIFT 0x0
7535#define PCTL1_STCTRL_REGISTER_SAVE_RANGE1__STCTRL_REGISTER_SAVE_LIMIT__SHIFT 0x10
7536#define PCTL1_STCTRL_REGISTER_SAVE_RANGE1__STCTRL_REGISTER_SAVE_BASE_MASK 0x0000FFFFL
7537#define PCTL1_STCTRL_REGISTER_SAVE_RANGE1__STCTRL_REGISTER_SAVE_LIMIT_MASK 0xFFFF0000L
7538//PCTL1_STCTRL_REGISTER_SAVE_RANGE2
7539#define PCTL1_STCTRL_REGISTER_SAVE_RANGE2__STCTRL_REGISTER_SAVE_BASE__SHIFT 0x0
7540#define PCTL1_STCTRL_REGISTER_SAVE_RANGE2__STCTRL_REGISTER_SAVE_LIMIT__SHIFT 0x10
7541#define PCTL1_STCTRL_REGISTER_SAVE_RANGE2__STCTRL_REGISTER_SAVE_BASE_MASK 0x0000FFFFL
7542#define PCTL1_STCTRL_REGISTER_SAVE_RANGE2__STCTRL_REGISTER_SAVE_LIMIT_MASK 0xFFFF0000L
7543//PCTL1_STCTRL_REGISTER_SAVE_RANGE3
7544#define PCTL1_STCTRL_REGISTER_SAVE_RANGE3__STCTRL_REGISTER_SAVE_BASE__SHIFT 0x0
7545#define PCTL1_STCTRL_REGISTER_SAVE_RANGE3__STCTRL_REGISTER_SAVE_LIMIT__SHIFT 0x10
7546#define PCTL1_STCTRL_REGISTER_SAVE_RANGE3__STCTRL_REGISTER_SAVE_BASE_MASK 0x0000FFFFL
7547#define PCTL1_STCTRL_REGISTER_SAVE_RANGE3__STCTRL_REGISTER_SAVE_LIMIT_MASK 0xFFFF0000L
7548//PCTL1_STCTRL_REGISTER_SAVE_RANGE4
7549#define PCTL1_STCTRL_REGISTER_SAVE_RANGE4__STCTRL_REGISTER_SAVE_BASE__SHIFT 0x0
7550#define PCTL1_STCTRL_REGISTER_SAVE_RANGE4__STCTRL_REGISTER_SAVE_LIMIT__SHIFT 0x10
7551#define PCTL1_STCTRL_REGISTER_SAVE_RANGE4__STCTRL_REGISTER_SAVE_BASE_MASK 0x0000FFFFL
7552#define PCTL1_STCTRL_REGISTER_SAVE_RANGE4__STCTRL_REGISTER_SAVE_LIMIT_MASK 0xFFFF0000L
7553//PCTL1_STCTRL_REGISTER_SAVE_EXCL_SET
7554#define PCTL1_STCTRL_REGISTER_SAVE_EXCL_SET__STCTRL_REGISTER_SAVE_EXCL0__SHIFT 0x0
7555#define PCTL1_STCTRL_REGISTER_SAVE_EXCL_SET__STCTRL_REGISTER_SAVE_EXCL1__SHIFT 0x10
7556#define PCTL1_STCTRL_REGISTER_SAVE_EXCL_SET__STCTRL_REGISTER_SAVE_EXCL0_MASK 0x0000FFFFL
7557#define PCTL1_STCTRL_REGISTER_SAVE_EXCL_SET__STCTRL_REGISTER_SAVE_EXCL1_MASK 0xFFFF0000L
7558//PCTL1_STCTRL_REGISTER_SAVE_EXCL_SET1
7559#define PCTL1_STCTRL_REGISTER_SAVE_EXCL_SET1__STCTRL_REGISTER_SAVE_EXCL2__SHIFT 0x0
7560#define PCTL1_STCTRL_REGISTER_SAVE_EXCL_SET1__STCTRL_REGISTER_SAVE_EXCL3__SHIFT 0x10
7561#define PCTL1_STCTRL_REGISTER_SAVE_EXCL_SET1__STCTRL_REGISTER_SAVE_EXCL2_MASK 0x0000FFFFL
7562#define PCTL1_STCTRL_REGISTER_SAVE_EXCL_SET1__STCTRL_REGISTER_SAVE_EXCL3_MASK 0xFFFF0000L
7563//PCTL2_RENG_RAM_INDEX
7564#define PCTL2_RENG_RAM_INDEX__RENG_RAM_INDEX__SHIFT 0x0
7565#define PCTL2_RENG_RAM_INDEX__RENG_RAM_INDEX_MASK 0x000003FFL
7566//PCTL2_RENG_RAM_DATA
7567#define PCTL2_RENG_RAM_DATA__RENG_RAM_DATA__SHIFT 0x0
7568#define PCTL2_RENG_RAM_DATA__RENG_RAM_DATA_MASK 0xFFFFFFFFL
7569//PCTL2_RENG_EXECUTE
7570#define PCTL2_RENG_EXECUTE__RENG_EXECUTE_ON_PWR_UP__SHIFT 0x0
7571#define PCTL2_RENG_EXECUTE__RENG_EXECUTE_NOW__SHIFT 0x1
7572#define PCTL2_RENG_EXECUTE__RENG_EXECUTE_NOW_MODE__SHIFT 0x2
7573#define PCTL2_RENG_EXECUTE__RENG_EXECUTE_NOW_START_PTR__SHIFT 0x3
7574#define PCTL2_RENG_EXECUTE__RENG_EXECUTE_END_PTR__SHIFT 0xd
7575#define PCTL2_RENG_EXECUTE__RENG_EXECUTE_ON_REG_UPDATE__SHIFT 0x17
7576#define PCTL2_RENG_EXECUTE__RENG_EXECUTE_ON_PWR_UP_MASK 0x00000001L
7577#define PCTL2_RENG_EXECUTE__RENG_EXECUTE_NOW_MASK 0x00000002L
7578#define PCTL2_RENG_EXECUTE__RENG_EXECUTE_NOW_MODE_MASK 0x00000004L
7579#define PCTL2_RENG_EXECUTE__RENG_EXECUTE_NOW_START_PTR_MASK 0x00001FF8L
7580#define PCTL2_RENG_EXECUTE__RENG_EXECUTE_END_PTR_MASK 0x007FE000L
7581#define PCTL2_RENG_EXECUTE__RENG_EXECUTE_ON_REG_UPDATE_MASK 0x00800000L
7582//PCTL2_MISC
7583#define PCTL2_MISC__CRITICAL_REGS_LOCK__SHIFT 0xa
7584#define PCTL2_MISC__TILE_IDLE_THRESHOLD__SHIFT 0xb
7585#define PCTL2_MISC__RENG_MEM_LS_ENABLE__SHIFT 0xe
7586#define PCTL2_MISC__STCTRL_FORCE_PGFSM_CMD_DONE__SHIFT 0xf
7587#define PCTL2_MISC__DEEPSLEEP_DISCSDP__SHIFT 0x10
7588#define PCTL2_MISC__CRITICAL_REGS_LOCK_MASK 0x00000400L
7589#define PCTL2_MISC__TILE_IDLE_THRESHOLD_MASK 0x00003800L
7590#define PCTL2_MISC__RENG_MEM_LS_ENABLE_MASK 0x00004000L
7591#define PCTL2_MISC__STCTRL_FORCE_PGFSM_CMD_DONE_MASK 0x00008000L
7592#define PCTL2_MISC__DEEPSLEEP_DISCSDP_MASK 0x00010000L
7593//PCTL2_STCTRL_REGISTER_SAVE_RANGE0
7594#define PCTL2_STCTRL_REGISTER_SAVE_RANGE0__STCTRL_REGISTER_SAVE_BASE__SHIFT 0x0
7595#define PCTL2_STCTRL_REGISTER_SAVE_RANGE0__STCTRL_REGISTER_SAVE_LIMIT__SHIFT 0x10
7596#define PCTL2_STCTRL_REGISTER_SAVE_RANGE0__STCTRL_REGISTER_SAVE_BASE_MASK 0x0000FFFFL
7597#define PCTL2_STCTRL_REGISTER_SAVE_RANGE0__STCTRL_REGISTER_SAVE_LIMIT_MASK 0xFFFF0000L
7598//PCTL2_STCTRL_REGISTER_SAVE_RANGE1
7599#define PCTL2_STCTRL_REGISTER_SAVE_RANGE1__STCTRL_REGISTER_SAVE_BASE__SHIFT 0x0
7600#define PCTL2_STCTRL_REGISTER_SAVE_RANGE1__STCTRL_REGISTER_SAVE_LIMIT__SHIFT 0x10
7601#define PCTL2_STCTRL_REGISTER_SAVE_RANGE1__STCTRL_REGISTER_SAVE_BASE_MASK 0x0000FFFFL
7602#define PCTL2_STCTRL_REGISTER_SAVE_RANGE1__STCTRL_REGISTER_SAVE_LIMIT_MASK 0xFFFF0000L
7603//PCTL2_STCTRL_REGISTER_SAVE_RANGE2
7604#define PCTL2_STCTRL_REGISTER_SAVE_RANGE2__STCTRL_REGISTER_SAVE_BASE__SHIFT 0x0
7605#define PCTL2_STCTRL_REGISTER_SAVE_RANGE2__STCTRL_REGISTER_SAVE_LIMIT__SHIFT 0x10
7606#define PCTL2_STCTRL_REGISTER_SAVE_RANGE2__STCTRL_REGISTER_SAVE_BASE_MASK 0x0000FFFFL
7607#define PCTL2_STCTRL_REGISTER_SAVE_RANGE2__STCTRL_REGISTER_SAVE_LIMIT_MASK 0xFFFF0000L
7608//PCTL2_STCTRL_REGISTER_SAVE_RANGE3
7609#define PCTL2_STCTRL_REGISTER_SAVE_RANGE3__STCTRL_REGISTER_SAVE_BASE__SHIFT 0x0
7610#define PCTL2_STCTRL_REGISTER_SAVE_RANGE3__STCTRL_REGISTER_SAVE_LIMIT__SHIFT 0x10
7611#define PCTL2_STCTRL_REGISTER_SAVE_RANGE3__STCTRL_REGISTER_SAVE_BASE_MASK 0x0000FFFFL
7612#define PCTL2_STCTRL_REGISTER_SAVE_RANGE3__STCTRL_REGISTER_SAVE_LIMIT_MASK 0xFFFF0000L
7613//PCTL2_STCTRL_REGISTER_SAVE_RANGE4
7614#define PCTL2_STCTRL_REGISTER_SAVE_RANGE4__STCTRL_REGISTER_SAVE_BASE__SHIFT 0x0
7615#define PCTL2_STCTRL_REGISTER_SAVE_RANGE4__STCTRL_REGISTER_SAVE_LIMIT__SHIFT 0x10
7616#define PCTL2_STCTRL_REGISTER_SAVE_RANGE4__STCTRL_REGISTER_SAVE_BASE_MASK 0x0000FFFFL
7617#define PCTL2_STCTRL_REGISTER_SAVE_RANGE4__STCTRL_REGISTER_SAVE_LIMIT_MASK 0xFFFF0000L
7618//PCTL2_STCTRL_REGISTER_SAVE_EXCL_SET
7619#define PCTL2_STCTRL_REGISTER_SAVE_EXCL_SET__STCTRL_REGISTER_SAVE_EXCL0__SHIFT 0x0
7620#define PCTL2_STCTRL_REGISTER_SAVE_EXCL_SET__STCTRL_REGISTER_SAVE_EXCL1__SHIFT 0x10
7621#define PCTL2_STCTRL_REGISTER_SAVE_EXCL_SET__STCTRL_REGISTER_SAVE_EXCL0_MASK 0x0000FFFFL
7622#define PCTL2_STCTRL_REGISTER_SAVE_EXCL_SET__STCTRL_REGISTER_SAVE_EXCL1_MASK 0xFFFF0000L
7623//PCTL2_STCTRL_REGISTER_SAVE_EXCL_SET1
7624#define PCTL2_STCTRL_REGISTER_SAVE_EXCL_SET1__STCTRL_REGISTER_SAVE_EXCL2__SHIFT 0x0
7625#define PCTL2_STCTRL_REGISTER_SAVE_EXCL_SET1__STCTRL_REGISTER_SAVE_EXCL3__SHIFT 0x10
7626#define PCTL2_STCTRL_REGISTER_SAVE_EXCL_SET1__STCTRL_REGISTER_SAVE_EXCL2_MASK 0x0000FFFFL
7627#define PCTL2_STCTRL_REGISTER_SAVE_EXCL_SET1__STCTRL_REGISTER_SAVE_EXCL3_MASK 0xFFFF0000L
7628
7629
7630// addressBlock: mmhub_l1tlb_vml1dec
7631//MC_VM_MX_L1_TLB0_STATUS
7632#define MC_VM_MX_L1_TLB0_STATUS__BUSY__SHIFT 0x0
7633#define MC_VM_MX_L1_TLB0_STATUS__FOUND_PARITY_ERRORS__SHIFT 0x1
7634#define MC_VM_MX_L1_TLB0_STATUS__BUSY_MASK 0x00000001L
7635#define MC_VM_MX_L1_TLB0_STATUS__FOUND_PARITY_ERRORS_MASK 0x00000002L
7636//MC_VM_MX_L1_TLB1_STATUS
7637#define MC_VM_MX_L1_TLB1_STATUS__BUSY__SHIFT 0x0
7638#define MC_VM_MX_L1_TLB1_STATUS__FOUND_PARITY_ERRORS__SHIFT 0x1
7639#define MC_VM_MX_L1_TLB1_STATUS__BUSY_MASK 0x00000001L
7640#define MC_VM_MX_L1_TLB1_STATUS__FOUND_PARITY_ERRORS_MASK 0x00000002L
7641//MC_VM_MX_L1_TLB2_STATUS
7642#define MC_VM_MX_L1_TLB2_STATUS__BUSY__SHIFT 0x0
7643#define MC_VM_MX_L1_TLB2_STATUS__FOUND_PARITY_ERRORS__SHIFT 0x1
7644#define MC_VM_MX_L1_TLB2_STATUS__BUSY_MASK 0x00000001L
7645#define MC_VM_MX_L1_TLB2_STATUS__FOUND_PARITY_ERRORS_MASK 0x00000002L
7646//MC_VM_MX_L1_TLB3_STATUS
7647#define MC_VM_MX_L1_TLB3_STATUS__BUSY__SHIFT 0x0
7648#define MC_VM_MX_L1_TLB3_STATUS__FOUND_PARITY_ERRORS__SHIFT 0x1
7649#define MC_VM_MX_L1_TLB3_STATUS__BUSY_MASK 0x00000001L
7650#define MC_VM_MX_L1_TLB3_STATUS__FOUND_PARITY_ERRORS_MASK 0x00000002L
7651//MC_VM_MX_L1_TLB4_STATUS
7652#define MC_VM_MX_L1_TLB4_STATUS__BUSY__SHIFT 0x0
7653#define MC_VM_MX_L1_TLB4_STATUS__FOUND_PARITY_ERRORS__SHIFT 0x1
7654#define MC_VM_MX_L1_TLB4_STATUS__BUSY_MASK 0x00000001L
7655#define MC_VM_MX_L1_TLB4_STATUS__FOUND_PARITY_ERRORS_MASK 0x00000002L
7656//MC_VM_MX_L1_TLB5_STATUS
7657#define MC_VM_MX_L1_TLB5_STATUS__BUSY__SHIFT 0x0
7658#define MC_VM_MX_L1_TLB5_STATUS__FOUND_PARITY_ERRORS__SHIFT 0x1
7659#define MC_VM_MX_L1_TLB5_STATUS__BUSY_MASK 0x00000001L
7660#define MC_VM_MX_L1_TLB5_STATUS__FOUND_PARITY_ERRORS_MASK 0x00000002L
7661//MC_VM_MX_L1_TLB6_STATUS
7662#define MC_VM_MX_L1_TLB6_STATUS__BUSY__SHIFT 0x0
7663#define MC_VM_MX_L1_TLB6_STATUS__FOUND_PARITY_ERRORS__SHIFT 0x1
7664#define MC_VM_MX_L1_TLB6_STATUS__BUSY_MASK 0x00000001L
7665#define MC_VM_MX_L1_TLB6_STATUS__FOUND_PARITY_ERRORS_MASK 0x00000002L
7666//MC_VM_MX_L1_TLB7_STATUS
7667#define MC_VM_MX_L1_TLB7_STATUS__BUSY__SHIFT 0x0
7668#define MC_VM_MX_L1_TLB7_STATUS__FOUND_PARITY_ERRORS__SHIFT 0x1
7669#define MC_VM_MX_L1_TLB7_STATUS__BUSY_MASK 0x00000001L
7670#define MC_VM_MX_L1_TLB7_STATUS__FOUND_PARITY_ERRORS_MASK 0x00000002L
7671
7672
7673// addressBlock: mmhub_l1tlb_vml1pldec
7674//MC_VM_MX_L1_PERFCOUNTER0_CFG
7675#define MC_VM_MX_L1_PERFCOUNTER0_CFG__PERF_SEL__SHIFT 0x0
7676#define MC_VM_MX_L1_PERFCOUNTER0_CFG__PERF_SEL_END__SHIFT 0x8
7677#define MC_VM_MX_L1_PERFCOUNTER0_CFG__PERF_MODE__SHIFT 0x18
7678#define MC_VM_MX_L1_PERFCOUNTER0_CFG__ENABLE__SHIFT 0x1c
7679#define MC_VM_MX_L1_PERFCOUNTER0_CFG__CLEAR__SHIFT 0x1d
7680#define MC_VM_MX_L1_PERFCOUNTER0_CFG__PERF_SEL_MASK 0x000000FFL
7681#define MC_VM_MX_L1_PERFCOUNTER0_CFG__PERF_SEL_END_MASK 0x0000FF00L
7682#define MC_VM_MX_L1_PERFCOUNTER0_CFG__PERF_MODE_MASK 0x0F000000L
7683#define MC_VM_MX_L1_PERFCOUNTER0_CFG__ENABLE_MASK 0x10000000L
7684#define MC_VM_MX_L1_PERFCOUNTER0_CFG__CLEAR_MASK 0x20000000L
7685//MC_VM_MX_L1_PERFCOUNTER1_CFG
7686#define MC_VM_MX_L1_PERFCOUNTER1_CFG__PERF_SEL__SHIFT 0x0
7687#define MC_VM_MX_L1_PERFCOUNTER1_CFG__PERF_SEL_END__SHIFT 0x8
7688#define MC_VM_MX_L1_PERFCOUNTER1_CFG__PERF_MODE__SHIFT 0x18
7689#define MC_VM_MX_L1_PERFCOUNTER1_CFG__ENABLE__SHIFT 0x1c
7690#define MC_VM_MX_L1_PERFCOUNTER1_CFG__CLEAR__SHIFT 0x1d
7691#define MC_VM_MX_L1_PERFCOUNTER1_CFG__PERF_SEL_MASK 0x000000FFL
7692#define MC_VM_MX_L1_PERFCOUNTER1_CFG__PERF_SEL_END_MASK 0x0000FF00L
7693#define MC_VM_MX_L1_PERFCOUNTER1_CFG__PERF_MODE_MASK 0x0F000000L
7694#define MC_VM_MX_L1_PERFCOUNTER1_CFG__ENABLE_MASK 0x10000000L
7695#define MC_VM_MX_L1_PERFCOUNTER1_CFG__CLEAR_MASK 0x20000000L
7696//MC_VM_MX_L1_PERFCOUNTER2_CFG
7697#define MC_VM_MX_L1_PERFCOUNTER2_CFG__PERF_SEL__SHIFT 0x0
7698#define MC_VM_MX_L1_PERFCOUNTER2_CFG__PERF_SEL_END__SHIFT 0x8
7699#define MC_VM_MX_L1_PERFCOUNTER2_CFG__PERF_MODE__SHIFT 0x18
7700#define MC_VM_MX_L1_PERFCOUNTER2_CFG__ENABLE__SHIFT 0x1c
7701#define MC_VM_MX_L1_PERFCOUNTER2_CFG__CLEAR__SHIFT 0x1d
7702#define MC_VM_MX_L1_PERFCOUNTER2_CFG__PERF_SEL_MASK 0x000000FFL
7703#define MC_VM_MX_L1_PERFCOUNTER2_CFG__PERF_SEL_END_MASK 0x0000FF00L
7704#define MC_VM_MX_L1_PERFCOUNTER2_CFG__PERF_MODE_MASK 0x0F000000L
7705#define MC_VM_MX_L1_PERFCOUNTER2_CFG__ENABLE_MASK 0x10000000L
7706#define MC_VM_MX_L1_PERFCOUNTER2_CFG__CLEAR_MASK 0x20000000L
7707//MC_VM_MX_L1_PERFCOUNTER3_CFG
7708#define MC_VM_MX_L1_PERFCOUNTER3_CFG__PERF_SEL__SHIFT 0x0
7709#define MC_VM_MX_L1_PERFCOUNTER3_CFG__PERF_SEL_END__SHIFT 0x8
7710#define MC_VM_MX_L1_PERFCOUNTER3_CFG__PERF_MODE__SHIFT 0x18
7711#define MC_VM_MX_L1_PERFCOUNTER3_CFG__ENABLE__SHIFT 0x1c
7712#define MC_VM_MX_L1_PERFCOUNTER3_CFG__CLEAR__SHIFT 0x1d
7713#define MC_VM_MX_L1_PERFCOUNTER3_CFG__PERF_SEL_MASK 0x000000FFL
7714#define MC_VM_MX_L1_PERFCOUNTER3_CFG__PERF_SEL_END_MASK 0x0000FF00L
7715#define MC_VM_MX_L1_PERFCOUNTER3_CFG__PERF_MODE_MASK 0x0F000000L
7716#define MC_VM_MX_L1_PERFCOUNTER3_CFG__ENABLE_MASK 0x10000000L
7717#define MC_VM_MX_L1_PERFCOUNTER3_CFG__CLEAR_MASK 0x20000000L
7718//MC_VM_MX_L1_PERFCOUNTER_RSLT_CNTL
7719#define MC_VM_MX_L1_PERFCOUNTER_RSLT_CNTL__PERF_COUNTER_SELECT__SHIFT 0x0
7720#define MC_VM_MX_L1_PERFCOUNTER_RSLT_CNTL__START_TRIGGER__SHIFT 0x8
7721#define MC_VM_MX_L1_PERFCOUNTER_RSLT_CNTL__STOP_TRIGGER__SHIFT 0x10
7722#define MC_VM_MX_L1_PERFCOUNTER_RSLT_CNTL__ENABLE_ANY__SHIFT 0x18
7723#define MC_VM_MX_L1_PERFCOUNTER_RSLT_CNTL__CLEAR_ALL__SHIFT 0x19
7724#define MC_VM_MX_L1_PERFCOUNTER_RSLT_CNTL__STOP_ALL_ON_SATURATE__SHIFT 0x1a
7725#define MC_VM_MX_L1_PERFCOUNTER_RSLT_CNTL__PERF_COUNTER_SELECT_MASK 0x0000000FL
7726#define MC_VM_MX_L1_PERFCOUNTER_RSLT_CNTL__START_TRIGGER_MASK 0x0000FF00L
7727#define MC_VM_MX_L1_PERFCOUNTER_RSLT_CNTL__STOP_TRIGGER_MASK 0x00FF0000L
7728#define MC_VM_MX_L1_PERFCOUNTER_RSLT_CNTL__ENABLE_ANY_MASK 0x01000000L
7729#define MC_VM_MX_L1_PERFCOUNTER_RSLT_CNTL__CLEAR_ALL_MASK 0x02000000L
7730#define MC_VM_MX_L1_PERFCOUNTER_RSLT_CNTL__STOP_ALL_ON_SATURATE_MASK 0x04000000L
7731
7732
7733// addressBlock: mmhub_l1tlb_vml1prdec
7734//MC_VM_MX_L1_PERFCOUNTER_LO
7735#define MC_VM_MX_L1_PERFCOUNTER_LO__COUNTER_LO__SHIFT 0x0
7736#define MC_VM_MX_L1_PERFCOUNTER_LO__COUNTER_LO_MASK 0xFFFFFFFFL
7737//MC_VM_MX_L1_PERFCOUNTER_HI
7738#define MC_VM_MX_L1_PERFCOUNTER_HI__COUNTER_HI__SHIFT 0x0
7739#define MC_VM_MX_L1_PERFCOUNTER_HI__COMPARE_VALUE__SHIFT 0x10
7740#define MC_VM_MX_L1_PERFCOUNTER_HI__COUNTER_HI_MASK 0x0000FFFFL
7741#define MC_VM_MX_L1_PERFCOUNTER_HI__COMPARE_VALUE_MASK 0xFFFF0000L
7742
7743
7744// addressBlock: mmhub_utcl2_atcl2dec
7745//ATC_L2_CNTL
7746#define ATC_L2_CNTL__NUMBER_OF_TRANSLATION_READ_REQUESTS__SHIFT 0x0
7747#define ATC_L2_CNTL__NUMBER_OF_TRANSLATION_WRITE_REQUESTS__SHIFT 0x3
7748#define ATC_L2_CNTL__NUMBER_OF_TRANSLATION_READS_DEPENDS_ON_ADDR_MOD__SHIFT 0x6
7749#define ATC_L2_CNTL__NUMBER_OF_TRANSLATION_WRITES_DEPENDS_ON_ADDR_MOD__SHIFT 0x7
7750#define ATC_L2_CNTL__CACHE_INVALIDATE_MODE__SHIFT 0x8
7751#define ATC_L2_CNTL__ENABLE_DEFAULT_PAGE_OUT_TO_SYSTEM_MEMORY__SHIFT 0xb
7752#define ATC_L2_CNTL__NUMBER_OF_TRANSLATION_READ_REQUESTS_MASK 0x00000003L
7753#define ATC_L2_CNTL__NUMBER_OF_TRANSLATION_WRITE_REQUESTS_MASK 0x00000018L
7754#define ATC_L2_CNTL__NUMBER_OF_TRANSLATION_READS_DEPENDS_ON_ADDR_MOD_MASK 0x00000040L
7755#define ATC_L2_CNTL__NUMBER_OF_TRANSLATION_WRITES_DEPENDS_ON_ADDR_MOD_MASK 0x00000080L
7756#define ATC_L2_CNTL__CACHE_INVALIDATE_MODE_MASK 0x00000700L
7757#define ATC_L2_CNTL__ENABLE_DEFAULT_PAGE_OUT_TO_SYSTEM_MEMORY_MASK 0x00000800L
7758//ATC_L2_CNTL2
7759#define ATC_L2_CNTL2__BANK_SELECT__SHIFT 0x0
7760#define ATC_L2_CNTL2__L2_CACHE_UPDATE_MODE__SHIFT 0x6
7761#define ATC_L2_CNTL2__ENABLE_L2_CACHE_LRU_UPDATE_BY_WRITE__SHIFT 0x8
7762#define ATC_L2_CNTL2__L2_CACHE_SWAP_TAG_INDEX_LSBS__SHIFT 0x9
7763#define ATC_L2_CNTL2__L2_CACHE_VMID_MODE__SHIFT 0xc
7764#define ATC_L2_CNTL2__L2_CACHE_UPDATE_WILDCARD_REFERENCE_VALUE__SHIFT 0xf
7765#define ATC_L2_CNTL2__BANK_SELECT_MASK 0x0000003FL
7766#define ATC_L2_CNTL2__L2_CACHE_UPDATE_MODE_MASK 0x000000C0L
7767#define ATC_L2_CNTL2__ENABLE_L2_CACHE_LRU_UPDATE_BY_WRITE_MASK 0x00000100L
7768#define ATC_L2_CNTL2__L2_CACHE_SWAP_TAG_INDEX_LSBS_MASK 0x00000E00L
7769#define ATC_L2_CNTL2__L2_CACHE_VMID_MODE_MASK 0x00007000L
7770#define ATC_L2_CNTL2__L2_CACHE_UPDATE_WILDCARD_REFERENCE_VALUE_MASK 0x001F8000L
7771//ATC_L2_CACHE_DATA0
7772#define ATC_L2_CACHE_DATA0__DATA_REGISTER_VALID__SHIFT 0x0
7773#define ATC_L2_CACHE_DATA0__CACHE_ENTRY_VALID__SHIFT 0x1
7774#define ATC_L2_CACHE_DATA0__CACHED_ATTRIBUTES__SHIFT 0x2
7775#define ATC_L2_CACHE_DATA0__VIRTUAL_PAGE_ADDRESS_HIGH__SHIFT 0x17
7776#define ATC_L2_CACHE_DATA0__DATA_REGISTER_VALID_MASK 0x00000001L
7777#define ATC_L2_CACHE_DATA0__CACHE_ENTRY_VALID_MASK 0x00000002L
7778#define ATC_L2_CACHE_DATA0__CACHED_ATTRIBUTES_MASK 0x007FFFFCL
7779#define ATC_L2_CACHE_DATA0__VIRTUAL_PAGE_ADDRESS_HIGH_MASK 0x07800000L
7780//ATC_L2_CACHE_DATA1
7781#define ATC_L2_CACHE_DATA1__VIRTUAL_PAGE_ADDRESS_LOW__SHIFT 0x0
7782#define ATC_L2_CACHE_DATA1__VIRTUAL_PAGE_ADDRESS_LOW_MASK 0xFFFFFFFFL
7783//ATC_L2_CACHE_DATA2
7784#define ATC_L2_CACHE_DATA2__PHYSICAL_PAGE_ADDRESS__SHIFT 0x0
7785#define ATC_L2_CACHE_DATA2__PHYSICAL_PAGE_ADDRESS_MASK 0xFFFFFFFFL
7786//ATC_L2_CNTL3
7787#define ATC_L2_CNTL3__DELAY_SEND_INVALIDATION_REQUEST__SHIFT 0x0
7788#define ATC_L2_CNTL3__ATS_REQUEST_CREDIT_MINUS1__SHIFT 0x3
7789#define ATC_L2_CNTL3__COMPCLKREQ_OFF_HYSTERESIS__SHIFT 0x9
7790#define ATC_L2_CNTL3__DELAY_SEND_INVALIDATION_REQUEST_MASK 0x00000007L
7791#define ATC_L2_CNTL3__ATS_REQUEST_CREDIT_MINUS1_MASK 0x000001F8L
7792#define ATC_L2_CNTL3__COMPCLKREQ_OFF_HYSTERESIS_MASK 0x00000E00L
7793//ATC_L2_STATUS
7794#define ATC_L2_STATUS__BUSY__SHIFT 0x0
7795#define ATC_L2_STATUS__PARITY_ERROR_INFO__SHIFT 0x1
7796#define ATC_L2_STATUS__BUSY_MASK 0x00000001L
7797#define ATC_L2_STATUS__PARITY_ERROR_INFO_MASK 0x3FFFFFFEL
7798//ATC_L2_STATUS2
7799#define ATC_L2_STATUS2__IFIFO_NON_FATAL_PARITY_ERROR_INFO__SHIFT 0x0
7800#define ATC_L2_STATUS2__IFIFO_FATAL_PARITY_ERROR_INFO__SHIFT 0x8
7801#define ATC_L2_STATUS2__IFIFO_NON_FATAL_PARITY_ERROR_INFO_MASK 0x000000FFL
7802#define ATC_L2_STATUS2__IFIFO_FATAL_PARITY_ERROR_INFO_MASK 0x0000FF00L
7803//ATC_L2_MISC_CG
7804#define ATC_L2_MISC_CG__OFFDLY__SHIFT 0x6
7805#define ATC_L2_MISC_CG__ENABLE__SHIFT 0x12
7806#define ATC_L2_MISC_CG__MEM_LS_ENABLE__SHIFT 0x13
7807#define ATC_L2_MISC_CG__OFFDLY_MASK 0x00000FC0L
7808#define ATC_L2_MISC_CG__ENABLE_MASK 0x00040000L
7809#define ATC_L2_MISC_CG__MEM_LS_ENABLE_MASK 0x00080000L
7810//ATC_L2_MEM_POWER_LS
7811#define ATC_L2_MEM_POWER_LS__LS_SETUP__SHIFT 0x0
7812#define ATC_L2_MEM_POWER_LS__LS_HOLD__SHIFT 0x6
7813#define ATC_L2_MEM_POWER_LS__LS_SETUP_MASK 0x0000003FL
7814#define ATC_L2_MEM_POWER_LS__LS_HOLD_MASK 0x00000FC0L
7815//ATC_L2_CGTT_CLK_CTRL
7816#define ATC_L2_CGTT_CLK_CTRL__ON_DELAY__SHIFT 0x0
7817#define ATC_L2_CGTT_CLK_CTRL__OFF_HYSTERESIS__SHIFT 0x4
7818#define ATC_L2_CGTT_CLK_CTRL__MGLS_OVERRIDE__SHIFT 0xf
7819#define ATC_L2_CGTT_CLK_CTRL__SOFT_STALL_OVERRIDE__SHIFT 0x10
7820#define ATC_L2_CGTT_CLK_CTRL__SOFT_OVERRIDE__SHIFT 0x18
7821#define ATC_L2_CGTT_CLK_CTRL__ON_DELAY_MASK 0x0000000FL
7822#define ATC_L2_CGTT_CLK_CTRL__OFF_HYSTERESIS_MASK 0x00000FF0L
7823#define ATC_L2_CGTT_CLK_CTRL__MGLS_OVERRIDE_MASK 0x00008000L
7824#define ATC_L2_CGTT_CLK_CTRL__SOFT_STALL_OVERRIDE_MASK 0x00FF0000L
7825#define ATC_L2_CGTT_CLK_CTRL__SOFT_OVERRIDE_MASK 0xFF000000L
7826
7827
7828// addressBlock: mmhub_utcl2_vml2pfdec
7829//VM_L2_CNTL
7830#define VM_L2_CNTL__ENABLE_L2_CACHE__SHIFT 0x0
7831#define VM_L2_CNTL__ENABLE_L2_FRAGMENT_PROCESSING__SHIFT 0x1
7832#define VM_L2_CNTL__L2_CACHE_PTE_ENDIAN_SWAP_MODE__SHIFT 0x2
7833#define VM_L2_CNTL__L2_CACHE_PDE_ENDIAN_SWAP_MODE__SHIFT 0x4
7834#define VM_L2_CNTL__L2_PDE0_CACHE_TAG_GENERATION_MODE__SHIFT 0x8
7835#define VM_L2_CNTL__ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE__SHIFT 0x9
7836#define VM_L2_CNTL__ENABLE_L2_PDE0_CACHE_LRU_UPDATE_BY_WRITE__SHIFT 0xa
7837#define VM_L2_CNTL__ENABLE_DEFAULT_PAGE_OUT_TO_SYSTEM_MEMORY__SHIFT 0xb
7838#define VM_L2_CNTL__L2_PDE0_CACHE_SPLIT_MODE__SHIFT 0xc
7839#define VM_L2_CNTL__EFFECTIVE_L2_QUEUE_SIZE__SHIFT 0xf
7840#define VM_L2_CNTL__PDE_FAULT_CLASSIFICATION__SHIFT 0x12
7841#define VM_L2_CNTL__CONTEXT1_IDENTITY_ACCESS_MODE__SHIFT 0x13
7842#define VM_L2_CNTL__IDENTITY_MODE_FRAGMENT_SIZE__SHIFT 0x15
7843#define VM_L2_CNTL__L2_PTE_CACHE_ADDR_MODE__SHIFT 0x1a
7844#define VM_L2_CNTL__ENABLE_L2_CACHE_MASK 0x00000001L
7845#define VM_L2_CNTL__ENABLE_L2_FRAGMENT_PROCESSING_MASK 0x00000002L
7846#define VM_L2_CNTL__L2_CACHE_PTE_ENDIAN_SWAP_MODE_MASK 0x0000000CL
7847#define VM_L2_CNTL__L2_CACHE_PDE_ENDIAN_SWAP_MODE_MASK 0x00000030L
7848#define VM_L2_CNTL__L2_PDE0_CACHE_TAG_GENERATION_MODE_MASK 0x00000100L
7849#define VM_L2_CNTL__ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE_MASK 0x00000200L
7850#define VM_L2_CNTL__ENABLE_L2_PDE0_CACHE_LRU_UPDATE_BY_WRITE_MASK 0x00000400L
7851#define VM_L2_CNTL__ENABLE_DEFAULT_PAGE_OUT_TO_SYSTEM_MEMORY_MASK 0x00000800L
7852#define VM_L2_CNTL__L2_PDE0_CACHE_SPLIT_MODE_MASK 0x00007000L
7853#define VM_L2_CNTL__EFFECTIVE_L2_QUEUE_SIZE_MASK 0x00038000L
7854#define VM_L2_CNTL__PDE_FAULT_CLASSIFICATION_MASK 0x00040000L
7855#define VM_L2_CNTL__CONTEXT1_IDENTITY_ACCESS_MODE_MASK 0x00180000L
7856#define VM_L2_CNTL__IDENTITY_MODE_FRAGMENT_SIZE_MASK 0x03E00000L
7857#define VM_L2_CNTL__L2_PTE_CACHE_ADDR_MODE_MASK 0x0C000000L
7858//VM_L2_CNTL2
7859#define VM_L2_CNTL2__INVALIDATE_ALL_L1_TLBS__SHIFT 0x0
7860#define VM_L2_CNTL2__INVALIDATE_L2_CACHE__SHIFT 0x1
7861#define VM_L2_CNTL2__DISABLE_INVALIDATE_PER_DOMAIN__SHIFT 0x15
7862#define VM_L2_CNTL2__DISABLE_BIGK_CACHE_OPTIMIZATION__SHIFT 0x16
7863#define VM_L2_CNTL2__L2_PTE_CACHE_VMID_MODE__SHIFT 0x17
7864#define VM_L2_CNTL2__INVALIDATE_CACHE_MODE__SHIFT 0x1a
7865#define VM_L2_CNTL2__PDE_CACHE_EFFECTIVE_SIZE__SHIFT 0x1c
7866#define VM_L2_CNTL2__INVALIDATE_ALL_L1_TLBS_MASK 0x00000001L
7867#define VM_L2_CNTL2__INVALIDATE_L2_CACHE_MASK 0x00000002L
7868#define VM_L2_CNTL2__DISABLE_INVALIDATE_PER_DOMAIN_MASK 0x00200000L
7869#define VM_L2_CNTL2__DISABLE_BIGK_CACHE_OPTIMIZATION_MASK 0x00400000L
7870#define VM_L2_CNTL2__L2_PTE_CACHE_VMID_MODE_MASK 0x03800000L
7871#define VM_L2_CNTL2__INVALIDATE_CACHE_MODE_MASK 0x0C000000L
7872#define VM_L2_CNTL2__PDE_CACHE_EFFECTIVE_SIZE_MASK 0x70000000L
7873//VM_L2_CNTL3
7874#define VM_L2_CNTL3__BANK_SELECT__SHIFT 0x0
7875#define VM_L2_CNTL3__L2_CACHE_UPDATE_MODE__SHIFT 0x6
7876#define VM_L2_CNTL3__L2_CACHE_UPDATE_WILDCARD_REFERENCE_VALUE__SHIFT 0x8
7877#define VM_L2_CNTL3__L2_CACHE_BIGK_FRAGMENT_SIZE__SHIFT 0xf
7878#define VM_L2_CNTL3__L2_CACHE_BIGK_ASSOCIATIVITY__SHIFT 0x14
7879#define VM_L2_CNTL3__L2_CACHE_4K_EFFECTIVE_SIZE__SHIFT 0x15
7880#define VM_L2_CNTL3__L2_CACHE_BIGK_EFFECTIVE_SIZE__SHIFT 0x18
7881#define VM_L2_CNTL3__L2_CACHE_4K_FORCE_MISS__SHIFT 0x1c
7882#define VM_L2_CNTL3__L2_CACHE_BIGK_FORCE_MISS__SHIFT 0x1d
7883#define VM_L2_CNTL3__PDE_CACHE_FORCE_MISS__SHIFT 0x1e
7884#define VM_L2_CNTL3__L2_CACHE_4K_ASSOCIATIVITY__SHIFT 0x1f
7885#define VM_L2_CNTL3__BANK_SELECT_MASK 0x0000003FL
7886#define VM_L2_CNTL3__L2_CACHE_UPDATE_MODE_MASK 0x000000C0L
7887#define VM_L2_CNTL3__L2_CACHE_UPDATE_WILDCARD_REFERENCE_VALUE_MASK 0x00001F00L
7888#define VM_L2_CNTL3__L2_CACHE_BIGK_FRAGMENT_SIZE_MASK 0x000F8000L
7889#define VM_L2_CNTL3__L2_CACHE_BIGK_ASSOCIATIVITY_MASK 0x00100000L
7890#define VM_L2_CNTL3__L2_CACHE_4K_EFFECTIVE_SIZE_MASK 0x00E00000L
7891#define VM_L2_CNTL3__L2_CACHE_BIGK_EFFECTIVE_SIZE_MASK 0x0F000000L
7892#define VM_L2_CNTL3__L2_CACHE_4K_FORCE_MISS_MASK 0x10000000L
7893#define VM_L2_CNTL3__L2_CACHE_BIGK_FORCE_MISS_MASK 0x20000000L
7894#define VM_L2_CNTL3__PDE_CACHE_FORCE_MISS_MASK 0x40000000L
7895#define VM_L2_CNTL3__L2_CACHE_4K_ASSOCIATIVITY_MASK 0x80000000L
7896//VM_L2_STATUS
7897#define VM_L2_STATUS__L2_BUSY__SHIFT 0x0
7898#define VM_L2_STATUS__CONTEXT_DOMAIN_BUSY__SHIFT 0x1
7899#define VM_L2_STATUS__FOUND_4K_PTE_CACHE_PARITY_ERRORS__SHIFT 0x11
7900#define VM_L2_STATUS__FOUND_BIGK_PTE_CACHE_PARITY_ERRORS__SHIFT 0x12
7901#define VM_L2_STATUS__FOUND_PDE0_CACHE_PARITY_ERRORS__SHIFT 0x13
7902#define VM_L2_STATUS__FOUND_PDE1_CACHE_PARITY_ERRORS__SHIFT 0x14
7903#define VM_L2_STATUS__FOUND_PDE2_CACHE_PARITY_ERRORS__SHIFT 0x15
7904#define VM_L2_STATUS__L2_BUSY_MASK 0x00000001L
7905#define VM_L2_STATUS__CONTEXT_DOMAIN_BUSY_MASK 0x0001FFFEL
7906#define VM_L2_STATUS__FOUND_4K_PTE_CACHE_PARITY_ERRORS_MASK 0x00020000L
7907#define VM_L2_STATUS__FOUND_BIGK_PTE_CACHE_PARITY_ERRORS_MASK 0x00040000L
7908#define VM_L2_STATUS__FOUND_PDE0_CACHE_PARITY_ERRORS_MASK 0x00080000L
7909#define VM_L2_STATUS__FOUND_PDE1_CACHE_PARITY_ERRORS_MASK 0x00100000L
7910#define VM_L2_STATUS__FOUND_PDE2_CACHE_PARITY_ERRORS_MASK 0x00200000L
7911//VM_DUMMY_PAGE_FAULT_CNTL
7912#define VM_DUMMY_PAGE_FAULT_CNTL__DUMMY_PAGE_FAULT_ENABLE__SHIFT 0x0
7913#define VM_DUMMY_PAGE_FAULT_CNTL__DUMMY_PAGE_ADDRESS_LOGICAL__SHIFT 0x1
7914#define VM_DUMMY_PAGE_FAULT_CNTL__DUMMY_PAGE_COMPARE_MSBS__SHIFT 0x2
7915#define VM_DUMMY_PAGE_FAULT_CNTL__DUMMY_PAGE_FAULT_ENABLE_MASK 0x00000001L
7916#define VM_DUMMY_PAGE_FAULT_CNTL__DUMMY_PAGE_ADDRESS_LOGICAL_MASK 0x00000002L
7917#define VM_DUMMY_PAGE_FAULT_CNTL__DUMMY_PAGE_COMPARE_MSBS_MASK 0x000000FCL
7918//VM_DUMMY_PAGE_FAULT_ADDR_LO32
7919#define VM_DUMMY_PAGE_FAULT_ADDR_LO32__DUMMY_PAGE_ADDR_LO32__SHIFT 0x0
7920#define VM_DUMMY_PAGE_FAULT_ADDR_LO32__DUMMY_PAGE_ADDR_LO32_MASK 0xFFFFFFFFL
7921//VM_DUMMY_PAGE_FAULT_ADDR_HI32
7922#define VM_DUMMY_PAGE_FAULT_ADDR_HI32__DUMMY_PAGE_ADDR_HI4__SHIFT 0x0
7923#define VM_DUMMY_PAGE_FAULT_ADDR_HI32__DUMMY_PAGE_ADDR_HI4_MASK 0x0000000FL
7924//VM_L2_PROTECTION_FAULT_CNTL
7925#define VM_L2_PROTECTION_FAULT_CNTL__CLEAR_PROTECTION_FAULT_STATUS_ADDR__SHIFT 0x0
7926#define VM_L2_PROTECTION_FAULT_CNTL__ALLOW_SUBSEQUENT_PROTECTION_FAULT_STATUS_ADDR_UPDATES__SHIFT 0x1
7927#define VM_L2_PROTECTION_FAULT_CNTL__RANGE_PROTECTION_FAULT_ENABLE_DEFAULT__SHIFT 0x2
7928#define VM_L2_PROTECTION_FAULT_CNTL__PDE0_PROTECTION_FAULT_ENABLE_DEFAULT__SHIFT 0x3
7929#define VM_L2_PROTECTION_FAULT_CNTL__PDE1_PROTECTION_FAULT_ENABLE_DEFAULT__SHIFT 0x4
7930#define VM_L2_PROTECTION_FAULT_CNTL__PDE2_PROTECTION_FAULT_ENABLE_DEFAULT__SHIFT 0x5
7931#define VM_L2_PROTECTION_FAULT_CNTL__TRANSLATE_FURTHER_PROTECTION_FAULT_ENABLE_DEFAULT__SHIFT 0x6
7932#define VM_L2_PROTECTION_FAULT_CNTL__NACK_PROTECTION_FAULT_ENABLE_DEFAULT__SHIFT 0x7
7933#define VM_L2_PROTECTION_FAULT_CNTL__DUMMY_PAGE_PROTECTION_FAULT_ENABLE_DEFAULT__SHIFT 0x8
7934#define VM_L2_PROTECTION_FAULT_CNTL__VALID_PROTECTION_FAULT_ENABLE_DEFAULT__SHIFT 0x9
7935#define VM_L2_PROTECTION_FAULT_CNTL__READ_PROTECTION_FAULT_ENABLE_DEFAULT__SHIFT 0xa
7936#define VM_L2_PROTECTION_FAULT_CNTL__WRITE_PROTECTION_FAULT_ENABLE_DEFAULT__SHIFT 0xb
7937#define VM_L2_PROTECTION_FAULT_CNTL__EXECUTE_PROTECTION_FAULT_ENABLE_DEFAULT__SHIFT 0xc
7938#define VM_L2_PROTECTION_FAULT_CNTL__CLIENT_ID_NO_RETRY_FAULT_INTERRUPT__SHIFT 0xd
7939#define VM_L2_PROTECTION_FAULT_CNTL__OTHER_CLIENT_ID_NO_RETRY_FAULT_INTERRUPT__SHIFT 0x1d
7940#define VM_L2_PROTECTION_FAULT_CNTL__CRASH_ON_NO_RETRY_FAULT__SHIFT 0x1e
7941#define VM_L2_PROTECTION_FAULT_CNTL__CRASH_ON_RETRY_FAULT__SHIFT 0x1f
7942#define VM_L2_PROTECTION_FAULT_CNTL__CLEAR_PROTECTION_FAULT_STATUS_ADDR_MASK 0x00000001L
7943#define VM_L2_PROTECTION_FAULT_CNTL__ALLOW_SUBSEQUENT_PROTECTION_FAULT_STATUS_ADDR_UPDATES_MASK 0x00000002L
7944#define VM_L2_PROTECTION_FAULT_CNTL__RANGE_PROTECTION_FAULT_ENABLE_DEFAULT_MASK 0x00000004L
7945#define VM_L2_PROTECTION_FAULT_CNTL__PDE0_PROTECTION_FAULT_ENABLE_DEFAULT_MASK 0x00000008L
7946#define VM_L2_PROTECTION_FAULT_CNTL__PDE1_PROTECTION_FAULT_ENABLE_DEFAULT_MASK 0x00000010L
7947#define VM_L2_PROTECTION_FAULT_CNTL__PDE2_PROTECTION_FAULT_ENABLE_DEFAULT_MASK 0x00000020L
7948#define VM_L2_PROTECTION_FAULT_CNTL__TRANSLATE_FURTHER_PROTECTION_FAULT_ENABLE_DEFAULT_MASK 0x00000040L
7949#define VM_L2_PROTECTION_FAULT_CNTL__NACK_PROTECTION_FAULT_ENABLE_DEFAULT_MASK 0x00000080L
7950#define VM_L2_PROTECTION_FAULT_CNTL__DUMMY_PAGE_PROTECTION_FAULT_ENABLE_DEFAULT_MASK 0x00000100L
7951#define VM_L2_PROTECTION_FAULT_CNTL__VALID_PROTECTION_FAULT_ENABLE_DEFAULT_MASK 0x00000200L
7952#define VM_L2_PROTECTION_FAULT_CNTL__READ_PROTECTION_FAULT_ENABLE_DEFAULT_MASK 0x00000400L
7953#define VM_L2_PROTECTION_FAULT_CNTL__WRITE_PROTECTION_FAULT_ENABLE_DEFAULT_MASK 0x00000800L
7954#define VM_L2_PROTECTION_FAULT_CNTL__EXECUTE_PROTECTION_FAULT_ENABLE_DEFAULT_MASK 0x00001000L
7955#define VM_L2_PROTECTION_FAULT_CNTL__CLIENT_ID_NO_RETRY_FAULT_INTERRUPT_MASK 0x1FFFE000L
7956#define VM_L2_PROTECTION_FAULT_CNTL__OTHER_CLIENT_ID_NO_RETRY_FAULT_INTERRUPT_MASK 0x20000000L
7957#define VM_L2_PROTECTION_FAULT_CNTL__CRASH_ON_NO_RETRY_FAULT_MASK 0x40000000L
7958#define VM_L2_PROTECTION_FAULT_CNTL__CRASH_ON_RETRY_FAULT_MASK 0x80000000L
7959//VM_L2_PROTECTION_FAULT_CNTL2
7960#define VM_L2_PROTECTION_FAULT_CNTL2__CLIENT_ID_PRT_FAULT_INTERRUPT__SHIFT 0x0
7961#define VM_L2_PROTECTION_FAULT_CNTL2__OTHER_CLIENT_ID_PRT_FAULT_INTERRUPT__SHIFT 0x10
7962#define VM_L2_PROTECTION_FAULT_CNTL2__ACTIVE_PAGE_MIGRATION_PTE__SHIFT 0x11
7963#define VM_L2_PROTECTION_FAULT_CNTL2__ACTIVE_PAGE_MIGRATION_PTE_READ_RETRY__SHIFT 0x12
7964#define VM_L2_PROTECTION_FAULT_CNTL2__ENABLE_RETRY_FAULT_INTERRUPT__SHIFT 0x13
7965#define VM_L2_PROTECTION_FAULT_CNTL2__CLIENT_ID_PRT_FAULT_INTERRUPT_MASK 0x0000FFFFL
7966#define VM_L2_PROTECTION_FAULT_CNTL2__OTHER_CLIENT_ID_PRT_FAULT_INTERRUPT_MASK 0x00010000L
7967#define VM_L2_PROTECTION_FAULT_CNTL2__ACTIVE_PAGE_MIGRATION_PTE_MASK 0x00020000L
7968#define VM_L2_PROTECTION_FAULT_CNTL2__ACTIVE_PAGE_MIGRATION_PTE_READ_RETRY_MASK 0x00040000L
7969#define VM_L2_PROTECTION_FAULT_CNTL2__ENABLE_RETRY_FAULT_INTERRUPT_MASK 0x00080000L
7970//VM_L2_PROTECTION_FAULT_MM_CNTL3
7971#define VM_L2_PROTECTION_FAULT_MM_CNTL3__VML1_READ_CLIENT_ID_NO_RETRY_FAULT_INTERRUPT__SHIFT 0x0
7972#define VM_L2_PROTECTION_FAULT_MM_CNTL3__VML1_READ_CLIENT_ID_NO_RETRY_FAULT_INTERRUPT_MASK 0xFFFFFFFFL
7973//VM_L2_PROTECTION_FAULT_MM_CNTL4
7974#define VM_L2_PROTECTION_FAULT_MM_CNTL4__VML1_WRITE_CLIENT_ID_NO_RETRY_FAULT_INTERRUPT__SHIFT 0x0
7975#define VM_L2_PROTECTION_FAULT_MM_CNTL4__VML1_WRITE_CLIENT_ID_NO_RETRY_FAULT_INTERRUPT_MASK 0xFFFFFFFFL
7976//VM_L2_PROTECTION_FAULT_STATUS
7977#define VM_L2_PROTECTION_FAULT_STATUS__MORE_FAULTS__SHIFT 0x0
7978#define VM_L2_PROTECTION_FAULT_STATUS__WALKER_ERROR__SHIFT 0x1
7979#define VM_L2_PROTECTION_FAULT_STATUS__PERMISSION_FAULTS__SHIFT 0x4
7980#define VM_L2_PROTECTION_FAULT_STATUS__MAPPING_ERROR__SHIFT 0x8
7981#define VM_L2_PROTECTION_FAULT_STATUS__CID__SHIFT 0x9
7982#define VM_L2_PROTECTION_FAULT_STATUS__RW__SHIFT 0x12
7983#define VM_L2_PROTECTION_FAULT_STATUS__ATOMIC__SHIFT 0x13
7984#define VM_L2_PROTECTION_FAULT_STATUS__VMID__SHIFT 0x14
7985#define VM_L2_PROTECTION_FAULT_STATUS__VF__SHIFT 0x18
7986#define VM_L2_PROTECTION_FAULT_STATUS__VFID__SHIFT 0x19
7987#define VM_L2_PROTECTION_FAULT_STATUS__MORE_FAULTS_MASK 0x00000001L
7988#define VM_L2_PROTECTION_FAULT_STATUS__WALKER_ERROR_MASK 0x0000000EL
7989#define VM_L2_PROTECTION_FAULT_STATUS__PERMISSION_FAULTS_MASK 0x000000F0L
7990#define VM_L2_PROTECTION_FAULT_STATUS__MAPPING_ERROR_MASK 0x00000100L
7991#define VM_L2_PROTECTION_FAULT_STATUS__CID_MASK 0x0003FE00L
7992#define VM_L2_PROTECTION_FAULT_STATUS__RW_MASK 0x00040000L
7993#define VM_L2_PROTECTION_FAULT_STATUS__ATOMIC_MASK 0x00080000L
7994#define VM_L2_PROTECTION_FAULT_STATUS__VMID_MASK 0x00F00000L
7995#define VM_L2_PROTECTION_FAULT_STATUS__VF_MASK 0x01000000L
7996#define VM_L2_PROTECTION_FAULT_STATUS__VFID_MASK 0x1E000000L
7997//VM_L2_PROTECTION_FAULT_ADDR_LO32
7998#define VM_L2_PROTECTION_FAULT_ADDR_LO32__LOGICAL_PAGE_ADDR_LO32__SHIFT 0x0
7999#define VM_L2_PROTECTION_FAULT_ADDR_LO32__LOGICAL_PAGE_ADDR_LO32_MASK 0xFFFFFFFFL
8000//VM_L2_PROTECTION_FAULT_ADDR_HI32
8001#define VM_L2_PROTECTION_FAULT_ADDR_HI32__LOGICAL_PAGE_ADDR_HI4__SHIFT 0x0
8002#define VM_L2_PROTECTION_FAULT_ADDR_HI32__LOGICAL_PAGE_ADDR_HI4_MASK 0x0000000FL
8003//VM_L2_PROTECTION_FAULT_DEFAULT_ADDR_LO32
8004#define VM_L2_PROTECTION_FAULT_DEFAULT_ADDR_LO32__PHYSICAL_PAGE_ADDR_LO32__SHIFT 0x0
8005#define VM_L2_PROTECTION_FAULT_DEFAULT_ADDR_LO32__PHYSICAL_PAGE_ADDR_LO32_MASK 0xFFFFFFFFL
8006//VM_L2_PROTECTION_FAULT_DEFAULT_ADDR_HI32
8007#define VM_L2_PROTECTION_FAULT_DEFAULT_ADDR_HI32__PHYSICAL_PAGE_ADDR_HI4__SHIFT 0x0
8008#define VM_L2_PROTECTION_FAULT_DEFAULT_ADDR_HI32__PHYSICAL_PAGE_ADDR_HI4_MASK 0x0000000FL
8009//VM_L2_CONTEXT1_IDENTITY_APERTURE_LOW_ADDR_LO32
8010#define VM_L2_CONTEXT1_IDENTITY_APERTURE_LOW_ADDR_LO32__LOGICAL_PAGE_NUMBER_LO32__SHIFT 0x0
8011#define VM_L2_CONTEXT1_IDENTITY_APERTURE_LOW_ADDR_LO32__LOGICAL_PAGE_NUMBER_LO32_MASK 0xFFFFFFFFL
8012//VM_L2_CONTEXT1_IDENTITY_APERTURE_LOW_ADDR_HI32
8013#define VM_L2_CONTEXT1_IDENTITY_APERTURE_LOW_ADDR_HI32__LOGICAL_PAGE_NUMBER_HI4__SHIFT 0x0
8014#define VM_L2_CONTEXT1_IDENTITY_APERTURE_LOW_ADDR_HI32__LOGICAL_PAGE_NUMBER_HI4_MASK 0x0000000FL
8015//VM_L2_CONTEXT1_IDENTITY_APERTURE_HIGH_ADDR_LO32
8016#define VM_L2_CONTEXT1_IDENTITY_APERTURE_HIGH_ADDR_LO32__LOGICAL_PAGE_NUMBER_LO32__SHIFT 0x0
8017#define VM_L2_CONTEXT1_IDENTITY_APERTURE_HIGH_ADDR_LO32__LOGICAL_PAGE_NUMBER_LO32_MASK 0xFFFFFFFFL
8018//VM_L2_CONTEXT1_IDENTITY_APERTURE_HIGH_ADDR_HI32
8019#define VM_L2_CONTEXT1_IDENTITY_APERTURE_HIGH_ADDR_HI32__LOGICAL_PAGE_NUMBER_HI4__SHIFT 0x0
8020#define VM_L2_CONTEXT1_IDENTITY_APERTURE_HIGH_ADDR_HI32__LOGICAL_PAGE_NUMBER_HI4_MASK 0x0000000FL
8021//VM_L2_CONTEXT_IDENTITY_PHYSICAL_OFFSET_LO32
8022#define VM_L2_CONTEXT_IDENTITY_PHYSICAL_OFFSET_LO32__PHYSICAL_PAGE_OFFSET_LO32__SHIFT 0x0
8023#define VM_L2_CONTEXT_IDENTITY_PHYSICAL_OFFSET_LO32__PHYSICAL_PAGE_OFFSET_LO32_MASK 0xFFFFFFFFL
8024//VM_L2_CONTEXT_IDENTITY_PHYSICAL_OFFSET_HI32
8025#define VM_L2_CONTEXT_IDENTITY_PHYSICAL_OFFSET_HI32__PHYSICAL_PAGE_OFFSET_HI4__SHIFT 0x0
8026#define VM_L2_CONTEXT_IDENTITY_PHYSICAL_OFFSET_HI32__PHYSICAL_PAGE_OFFSET_HI4_MASK 0x0000000FL
8027//VM_L2_CNTL4
8028#define VM_L2_CNTL4__L2_CACHE_4K_PARTITION_COUNT__SHIFT 0x0
8029#define VM_L2_CNTL4__VMC_TAP_PDE_REQUEST_PHYSICAL__SHIFT 0x6
8030#define VM_L2_CNTL4__VMC_TAP_PTE_REQUEST_PHYSICAL__SHIFT 0x7
8031#define VM_L2_CNTL4__MM_NONRT_IFIFO_ACTIVE_TRANSACTION_LIMIT__SHIFT 0x8
8032#define VM_L2_CNTL4__MM_SOFTRT_IFIFO_ACTIVE_TRANSACTION_LIMIT__SHIFT 0x12
8033#define VM_L2_CNTL4__BPM_CGCGLS_OVERRIDE__SHIFT 0x1c
8034#define VM_L2_CNTL4__L2_CACHE_4K_PARTITION_COUNT_MASK 0x0000003FL
8035#define VM_L2_CNTL4__VMC_TAP_PDE_REQUEST_PHYSICAL_MASK 0x00000040L
8036#define VM_L2_CNTL4__VMC_TAP_PTE_REQUEST_PHYSICAL_MASK 0x00000080L
8037#define VM_L2_CNTL4__MM_NONRT_IFIFO_ACTIVE_TRANSACTION_LIMIT_MASK 0x0003FF00L
8038#define VM_L2_CNTL4__MM_SOFTRT_IFIFO_ACTIVE_TRANSACTION_LIMIT_MASK 0x0FFC0000L
8039#define VM_L2_CNTL4__BPM_CGCGLS_OVERRIDE_MASK 0x10000000L
8040//VM_L2_MM_GROUP_RT_CLASSES
8041#define VM_L2_MM_GROUP_RT_CLASSES__GROUP_0_RT_CLASS__SHIFT 0x0
8042#define VM_L2_MM_GROUP_RT_CLASSES__GROUP_1_RT_CLASS__SHIFT 0x1
8043#define VM_L2_MM_GROUP_RT_CLASSES__GROUP_2_RT_CLASS__SHIFT 0x2
8044#define VM_L2_MM_GROUP_RT_CLASSES__GROUP_3_RT_CLASS__SHIFT 0x3
8045#define VM_L2_MM_GROUP_RT_CLASSES__GROUP_4_RT_CLASS__SHIFT 0x4
8046#define VM_L2_MM_GROUP_RT_CLASSES__GROUP_5_RT_CLASS__SHIFT 0x5
8047#define VM_L2_MM_GROUP_RT_CLASSES__GROUP_6_RT_CLASS__SHIFT 0x6
8048#define VM_L2_MM_GROUP_RT_CLASSES__GROUP_7_RT_CLASS__SHIFT 0x7
8049#define VM_L2_MM_GROUP_RT_CLASSES__GROUP_8_RT_CLASS__SHIFT 0x8
8050#define VM_L2_MM_GROUP_RT_CLASSES__GROUP_9_RT_CLASS__SHIFT 0x9
8051#define VM_L2_MM_GROUP_RT_CLASSES__GROUP_10_RT_CLASS__SHIFT 0xa
8052#define VM_L2_MM_GROUP_RT_CLASSES__GROUP_11_RT_CLASS__SHIFT 0xb
8053#define VM_L2_MM_GROUP_RT_CLASSES__GROUP_12_RT_CLASS__SHIFT 0xc
8054#define VM_L2_MM_GROUP_RT_CLASSES__GROUP_13_RT_CLASS__SHIFT 0xd
8055#define VM_L2_MM_GROUP_RT_CLASSES__GROUP_14_RT_CLASS__SHIFT 0xe
8056#define VM_L2_MM_GROUP_RT_CLASSES__GROUP_15_RT_CLASS__SHIFT 0xf
8057#define VM_L2_MM_GROUP_RT_CLASSES__GROUP_16_RT_CLASS__SHIFT 0x10
8058#define VM_L2_MM_GROUP_RT_CLASSES__GROUP_17_RT_CLASS__SHIFT 0x11
8059#define VM_L2_MM_GROUP_RT_CLASSES__GROUP_18_RT_CLASS__SHIFT 0x12
8060#define VM_L2_MM_GROUP_RT_CLASSES__GROUP_19_RT_CLASS__SHIFT 0x13
8061#define VM_L2_MM_GROUP_RT_CLASSES__GROUP_20_RT_CLASS__SHIFT 0x14
8062#define VM_L2_MM_GROUP_RT_CLASSES__GROUP_21_RT_CLASS__SHIFT 0x15
8063#define VM_L2_MM_GROUP_RT_CLASSES__GROUP_22_RT_CLASS__SHIFT 0x16
8064#define VM_L2_MM_GROUP_RT_CLASSES__GROUP_23_RT_CLASS__SHIFT 0x17
8065#define VM_L2_MM_GROUP_RT_CLASSES__GROUP_24_RT_CLASS__SHIFT 0x18
8066#define VM_L2_MM_GROUP_RT_CLASSES__GROUP_25_RT_CLASS__SHIFT 0x19
8067#define VM_L2_MM_GROUP_RT_CLASSES__GROUP_26_RT_CLASS__SHIFT 0x1a
8068#define VM_L2_MM_GROUP_RT_CLASSES__GROUP_27_RT_CLASS__SHIFT 0x1b
8069#define VM_L2_MM_GROUP_RT_CLASSES__GROUP_28_RT_CLASS__SHIFT 0x1c
8070#define VM_L2_MM_GROUP_RT_CLASSES__GROUP_29_RT_CLASS__SHIFT 0x1d
8071#define VM_L2_MM_GROUP_RT_CLASSES__GROUP_30_RT_CLASS__SHIFT 0x1e
8072#define VM_L2_MM_GROUP_RT_CLASSES__GROUP_31_RT_CLASS__SHIFT 0x1f
8073#define VM_L2_MM_GROUP_RT_CLASSES__GROUP_0_RT_CLASS_MASK 0x00000001L
8074#define VM_L2_MM_GROUP_RT_CLASSES__GROUP_1_RT_CLASS_MASK 0x00000002L
8075#define VM_L2_MM_GROUP_RT_CLASSES__GROUP_2_RT_CLASS_MASK 0x00000004L
8076#define VM_L2_MM_GROUP_RT_CLASSES__GROUP_3_RT_CLASS_MASK 0x00000008L
8077#define VM_L2_MM_GROUP_RT_CLASSES__GROUP_4_RT_CLASS_MASK 0x00000010L
8078#define VM_L2_MM_GROUP_RT_CLASSES__GROUP_5_RT_CLASS_MASK 0x00000020L
8079#define VM_L2_MM_GROUP_RT_CLASSES__GROUP_6_RT_CLASS_MASK 0x00000040L
8080#define VM_L2_MM_GROUP_RT_CLASSES__GROUP_7_RT_CLASS_MASK 0x00000080L
8081#define VM_L2_MM_GROUP_RT_CLASSES__GROUP_8_RT_CLASS_MASK 0x00000100L
8082#define VM_L2_MM_GROUP_RT_CLASSES__GROUP_9_RT_CLASS_MASK 0x00000200L
8083#define VM_L2_MM_GROUP_RT_CLASSES__GROUP_10_RT_CLASS_MASK 0x00000400L
8084#define VM_L2_MM_GROUP_RT_CLASSES__GROUP_11_RT_CLASS_MASK 0x00000800L
8085#define VM_L2_MM_GROUP_RT_CLASSES__GROUP_12_RT_CLASS_MASK 0x00001000L
8086#define VM_L2_MM_GROUP_RT_CLASSES__GROUP_13_RT_CLASS_MASK 0x00002000L
8087#define VM_L2_MM_GROUP_RT_CLASSES__GROUP_14_RT_CLASS_MASK 0x00004000L
8088#define VM_L2_MM_GROUP_RT_CLASSES__GROUP_15_RT_CLASS_MASK 0x00008000L
8089#define VM_L2_MM_GROUP_RT_CLASSES__GROUP_16_RT_CLASS_MASK 0x00010000L
8090#define VM_L2_MM_GROUP_RT_CLASSES__GROUP_17_RT_CLASS_MASK 0x00020000L
8091#define VM_L2_MM_GROUP_RT_CLASSES__GROUP_18_RT_CLASS_MASK 0x00040000L
8092#define VM_L2_MM_GROUP_RT_CLASSES__GROUP_19_RT_CLASS_MASK 0x00080000L
8093#define VM_L2_MM_GROUP_RT_CLASSES__GROUP_20_RT_CLASS_MASK 0x00100000L
8094#define VM_L2_MM_GROUP_RT_CLASSES__GROUP_21_RT_CLASS_MASK 0x00200000L
8095#define VM_L2_MM_GROUP_RT_CLASSES__GROUP_22_RT_CLASS_MASK 0x00400000L
8096#define VM_L2_MM_GROUP_RT_CLASSES__GROUP_23_RT_CLASS_MASK 0x00800000L
8097#define VM_L2_MM_GROUP_RT_CLASSES__GROUP_24_RT_CLASS_MASK 0x01000000L
8098#define VM_L2_MM_GROUP_RT_CLASSES__GROUP_25_RT_CLASS_MASK 0x02000000L
8099#define VM_L2_MM_GROUP_RT_CLASSES__GROUP_26_RT_CLASS_MASK 0x04000000L
8100#define VM_L2_MM_GROUP_RT_CLASSES__GROUP_27_RT_CLASS_MASK 0x08000000L
8101#define VM_L2_MM_GROUP_RT_CLASSES__GROUP_28_RT_CLASS_MASK 0x10000000L
8102#define VM_L2_MM_GROUP_RT_CLASSES__GROUP_29_RT_CLASS_MASK 0x20000000L
8103#define VM_L2_MM_GROUP_RT_CLASSES__GROUP_30_RT_CLASS_MASK 0x40000000L
8104#define VM_L2_MM_GROUP_RT_CLASSES__GROUP_31_RT_CLASS_MASK 0x80000000L
8105//VM_L2_BANK_SELECT_RESERVED_CID
8106#define VM_L2_BANK_SELECT_RESERVED_CID__RESERVED_READ_CLIENT_ID__SHIFT 0x0
8107#define VM_L2_BANK_SELECT_RESERVED_CID__RESERVED_WRITE_CLIENT_ID__SHIFT 0xa
8108#define VM_L2_BANK_SELECT_RESERVED_CID__ENABLE__SHIFT 0x14
8109#define VM_L2_BANK_SELECT_RESERVED_CID__RESERVED_CACHE_INVALIDATION_MODE__SHIFT 0x18
8110#define VM_L2_BANK_SELECT_RESERVED_CID__RESERVED_CACHE_PRIVATE_INVALIDATION__SHIFT 0x19
8111#define VM_L2_BANK_SELECT_RESERVED_CID__RESERVED_READ_CLIENT_ID_MASK 0x000001FFL
8112#define VM_L2_BANK_SELECT_RESERVED_CID__RESERVED_WRITE_CLIENT_ID_MASK 0x0007FC00L
8113#define VM_L2_BANK_SELECT_RESERVED_CID__ENABLE_MASK 0x00100000L
8114#define VM_L2_BANK_SELECT_RESERVED_CID__RESERVED_CACHE_INVALIDATION_MODE_MASK 0x01000000L
8115#define VM_L2_BANK_SELECT_RESERVED_CID__RESERVED_CACHE_PRIVATE_INVALIDATION_MASK 0x02000000L
8116//VM_L2_BANK_SELECT_RESERVED_CID2
8117#define VM_L2_BANK_SELECT_RESERVED_CID2__RESERVED_READ_CLIENT_ID__SHIFT 0x0
8118#define VM_L2_BANK_SELECT_RESERVED_CID2__RESERVED_WRITE_CLIENT_ID__SHIFT 0xa
8119#define VM_L2_BANK_SELECT_RESERVED_CID2__ENABLE__SHIFT 0x14
8120#define VM_L2_BANK_SELECT_RESERVED_CID2__RESERVED_CACHE_INVALIDATION_MODE__SHIFT 0x18
8121#define VM_L2_BANK_SELECT_RESERVED_CID2__RESERVED_CACHE_PRIVATE_INVALIDATION__SHIFT 0x19
8122#define VM_L2_BANK_SELECT_RESERVED_CID2__RESERVED_READ_CLIENT_ID_MASK 0x000001FFL
8123#define VM_L2_BANK_SELECT_RESERVED_CID2__RESERVED_WRITE_CLIENT_ID_MASK 0x0007FC00L
8124#define VM_L2_BANK_SELECT_RESERVED_CID2__ENABLE_MASK 0x00100000L
8125#define VM_L2_BANK_SELECT_RESERVED_CID2__RESERVED_CACHE_INVALIDATION_MODE_MASK 0x01000000L
8126#define VM_L2_BANK_SELECT_RESERVED_CID2__RESERVED_CACHE_PRIVATE_INVALIDATION_MASK 0x02000000L
8127//VM_L2_CACHE_PARITY_CNTL
8128#define VM_L2_CACHE_PARITY_CNTL__ENABLE_PARITY_CHECKS_IN_4K_PTE_CACHES__SHIFT 0x0
8129#define VM_L2_CACHE_PARITY_CNTL__ENABLE_PARITY_CHECKS_IN_BIGK_PTE_CACHES__SHIFT 0x1
8130#define VM_L2_CACHE_PARITY_CNTL__ENABLE_PARITY_CHECKS_IN_PDE_CACHES__SHIFT 0x2
8131#define VM_L2_CACHE_PARITY_CNTL__FORCE_PARITY_MISMATCH_IN_4K_PTE_CACHE__SHIFT 0x3
8132#define VM_L2_CACHE_PARITY_CNTL__FORCE_PARITY_MISMATCH_IN_BIGK_PTE_CACHE__SHIFT 0x4
8133#define VM_L2_CACHE_PARITY_CNTL__FORCE_PARITY_MISMATCH_IN_PDE_CACHE__SHIFT 0x5
8134#define VM_L2_CACHE_PARITY_CNTL__FORCE_CACHE_BANK__SHIFT 0x6
8135#define VM_L2_CACHE_PARITY_CNTL__FORCE_CACHE_NUMBER__SHIFT 0x9
8136#define VM_L2_CACHE_PARITY_CNTL__FORCE_CACHE_ASSOC__SHIFT 0xc
8137#define VM_L2_CACHE_PARITY_CNTL__ENABLE_PARITY_CHECKS_IN_4K_PTE_CACHES_MASK 0x00000001L
8138#define VM_L2_CACHE_PARITY_CNTL__ENABLE_PARITY_CHECKS_IN_BIGK_PTE_CACHES_MASK 0x00000002L
8139#define VM_L2_CACHE_PARITY_CNTL__ENABLE_PARITY_CHECKS_IN_PDE_CACHES_MASK 0x00000004L
8140#define VM_L2_CACHE_PARITY_CNTL__FORCE_PARITY_MISMATCH_IN_4K_PTE_CACHE_MASK 0x00000008L
8141#define VM_L2_CACHE_PARITY_CNTL__FORCE_PARITY_MISMATCH_IN_BIGK_PTE_CACHE_MASK 0x00000010L
8142#define VM_L2_CACHE_PARITY_CNTL__FORCE_PARITY_MISMATCH_IN_PDE_CACHE_MASK 0x00000020L
8143#define VM_L2_CACHE_PARITY_CNTL__FORCE_CACHE_BANK_MASK 0x000001C0L
8144#define VM_L2_CACHE_PARITY_CNTL__FORCE_CACHE_NUMBER_MASK 0x00000E00L
8145#define VM_L2_CACHE_PARITY_CNTL__FORCE_CACHE_ASSOC_MASK 0x0000F000L
8146//VM_L2_CGTT_CLK_CTRL
8147#define VM_L2_CGTT_CLK_CTRL__ON_DELAY__SHIFT 0x0
8148#define VM_L2_CGTT_CLK_CTRL__OFF_HYSTERESIS__SHIFT 0x4
8149#define VM_L2_CGTT_CLK_CTRL__MGLS_OVERRIDE__SHIFT 0xf
8150#define VM_L2_CGTT_CLK_CTRL__SOFT_STALL_OVERRIDE__SHIFT 0x10
8151#define VM_L2_CGTT_CLK_CTRL__SOFT_OVERRIDE__SHIFT 0x18
8152#define VM_L2_CGTT_CLK_CTRL__ON_DELAY_MASK 0x0000000FL
8153#define VM_L2_CGTT_CLK_CTRL__OFF_HYSTERESIS_MASK 0x00000FF0L
8154#define VM_L2_CGTT_CLK_CTRL__MGLS_OVERRIDE_MASK 0x00008000L
8155#define VM_L2_CGTT_CLK_CTRL__SOFT_STALL_OVERRIDE_MASK 0x00FF0000L
8156#define VM_L2_CGTT_CLK_CTRL__SOFT_OVERRIDE_MASK 0xFF000000L
8157
8158
8159// addressBlock: mmhub_utcl2_vml2vcdec
8160//VM_CONTEXT0_CNTL
8161#define VM_CONTEXT0_CNTL__ENABLE_CONTEXT__SHIFT 0x0
8162#define VM_CONTEXT0_CNTL__PAGE_TABLE_DEPTH__SHIFT 0x1
8163#define VM_CONTEXT0_CNTL__PAGE_TABLE_BLOCK_SIZE__SHIFT 0x3
8164#define VM_CONTEXT0_CNTL__RETRY_PERMISSION_OR_INVALID_PAGE_FAULT__SHIFT 0x7
8165#define VM_CONTEXT0_CNTL__RETRY_OTHER_FAULT__SHIFT 0x8
8166#define VM_CONTEXT0_CNTL__RANGE_PROTECTION_FAULT_ENABLE_INTERRUPT__SHIFT 0x9
8167#define VM_CONTEXT0_CNTL__RANGE_PROTECTION_FAULT_ENABLE_DEFAULT__SHIFT 0xa
8168#define VM_CONTEXT0_CNTL__DUMMY_PAGE_PROTECTION_FAULT_ENABLE_INTERRUPT__SHIFT 0xb
8169#define VM_CONTEXT0_CNTL__DUMMY_PAGE_PROTECTION_FAULT_ENABLE_DEFAULT__SHIFT 0xc
8170#define VM_CONTEXT0_CNTL__PDE0_PROTECTION_FAULT_ENABLE_INTERRUPT__SHIFT 0xd
8171#define VM_CONTEXT0_CNTL__PDE0_PROTECTION_FAULT_ENABLE_DEFAULT__SHIFT 0xe
8172#define VM_CONTEXT0_CNTL__VALID_PROTECTION_FAULT_ENABLE_INTERRUPT__SHIFT 0xf
8173#define VM_CONTEXT0_CNTL__VALID_PROTECTION_FAULT_ENABLE_DEFAULT__SHIFT 0x10
8174#define VM_CONTEXT0_CNTL__READ_PROTECTION_FAULT_ENABLE_INTERRUPT__SHIFT 0x11
8175#define VM_CONTEXT0_CNTL__READ_PROTECTION_FAULT_ENABLE_DEFAULT__SHIFT 0x12
8176#define VM_CONTEXT0_CNTL__WRITE_PROTECTION_FAULT_ENABLE_INTERRUPT__SHIFT 0x13
8177#define VM_CONTEXT0_CNTL__WRITE_PROTECTION_FAULT_ENABLE_DEFAULT__SHIFT 0x14
8178#define VM_CONTEXT0_CNTL__EXECUTE_PROTECTION_FAULT_ENABLE_INTERRUPT__SHIFT 0x15
8179#define VM_CONTEXT0_CNTL__EXECUTE_PROTECTION_FAULT_ENABLE_DEFAULT__SHIFT 0x16
8180#define VM_CONTEXT0_CNTL__ENABLE_CONTEXT_MASK 0x00000001L
8181#define VM_CONTEXT0_CNTL__PAGE_TABLE_DEPTH_MASK 0x00000006L
8182#define VM_CONTEXT0_CNTL__PAGE_TABLE_BLOCK_SIZE_MASK 0x00000078L
8183#define VM_CONTEXT0_CNTL__RETRY_PERMISSION_OR_INVALID_PAGE_FAULT_MASK 0x00000080L
8184#define VM_CONTEXT0_CNTL__RETRY_OTHER_FAULT_MASK 0x00000100L
8185#define VM_CONTEXT0_CNTL__RANGE_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK 0x00000200L
8186#define VM_CONTEXT0_CNTL__RANGE_PROTECTION_FAULT_ENABLE_DEFAULT_MASK 0x00000400L
8187#define VM_CONTEXT0_CNTL__DUMMY_PAGE_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK 0x00000800L
8188#define VM_CONTEXT0_CNTL__DUMMY_PAGE_PROTECTION_FAULT_ENABLE_DEFAULT_MASK 0x00001000L
8189#define VM_CONTEXT0_CNTL__PDE0_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK 0x00002000L
8190#define VM_CONTEXT0_CNTL__PDE0_PROTECTION_FAULT_ENABLE_DEFAULT_MASK 0x00004000L
8191#define VM_CONTEXT0_CNTL__VALID_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK 0x00008000L
8192#define VM_CONTEXT0_CNTL__VALID_PROTECTION_FAULT_ENABLE_DEFAULT_MASK 0x00010000L
8193#define VM_CONTEXT0_CNTL__READ_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK 0x00020000L
8194#define VM_CONTEXT0_CNTL__READ_PROTECTION_FAULT_ENABLE_DEFAULT_MASK 0x00040000L
8195#define VM_CONTEXT0_CNTL__WRITE_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK 0x00080000L
8196#define VM_CONTEXT0_CNTL__WRITE_PROTECTION_FAULT_ENABLE_DEFAULT_MASK 0x00100000L
8197#define VM_CONTEXT0_CNTL__EXECUTE_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK 0x00200000L
8198#define VM_CONTEXT0_CNTL__EXECUTE_PROTECTION_FAULT_ENABLE_DEFAULT_MASK 0x00400000L
8199//VM_CONTEXT1_CNTL
8200#define VM_CONTEXT1_CNTL__ENABLE_CONTEXT__SHIFT 0x0
8201#define VM_CONTEXT1_CNTL__PAGE_TABLE_DEPTH__SHIFT 0x1
8202#define VM_CONTEXT1_CNTL__PAGE_TABLE_BLOCK_SIZE__SHIFT 0x3
8203#define VM_CONTEXT1_CNTL__RETRY_PERMISSION_OR_INVALID_PAGE_FAULT__SHIFT 0x7
8204#define VM_CONTEXT1_CNTL__RETRY_OTHER_FAULT__SHIFT 0x8
8205#define VM_CONTEXT1_CNTL__RANGE_PROTECTION_FAULT_ENABLE_INTERRUPT__SHIFT 0x9
8206#define VM_CONTEXT1_CNTL__RANGE_PROTECTION_FAULT_ENABLE_DEFAULT__SHIFT 0xa
8207#define VM_CONTEXT1_CNTL__DUMMY_PAGE_PROTECTION_FAULT_ENABLE_INTERRUPT__SHIFT 0xb
8208#define VM_CONTEXT1_CNTL__DUMMY_PAGE_PROTECTION_FAULT_ENABLE_DEFAULT__SHIFT 0xc
8209#define VM_CONTEXT1_CNTL__PDE0_PROTECTION_FAULT_ENABLE_INTERRUPT__SHIFT 0xd
8210#define VM_CONTEXT1_CNTL__PDE0_PROTECTION_FAULT_ENABLE_DEFAULT__SHIFT 0xe
8211#define VM_CONTEXT1_CNTL__VALID_PROTECTION_FAULT_ENABLE_INTERRUPT__SHIFT 0xf
8212#define VM_CONTEXT1_CNTL__VALID_PROTECTION_FAULT_ENABLE_DEFAULT__SHIFT 0x10
8213#define VM_CONTEXT1_CNTL__READ_PROTECTION_FAULT_ENABLE_INTERRUPT__SHIFT 0x11
8214#define VM_CONTEXT1_CNTL__READ_PROTECTION_FAULT_ENABLE_DEFAULT__SHIFT 0x12
8215#define VM_CONTEXT1_CNTL__WRITE_PROTECTION_FAULT_ENABLE_INTERRUPT__SHIFT 0x13
8216#define VM_CONTEXT1_CNTL__WRITE_PROTECTION_FAULT_ENABLE_DEFAULT__SHIFT 0x14
8217#define VM_CONTEXT1_CNTL__EXECUTE_PROTECTION_FAULT_ENABLE_INTERRUPT__SHIFT 0x15
8218#define VM_CONTEXT1_CNTL__EXECUTE_PROTECTION_FAULT_ENABLE_DEFAULT__SHIFT 0x16
8219#define VM_CONTEXT1_CNTL__ENABLE_CONTEXT_MASK 0x00000001L
8220#define VM_CONTEXT1_CNTL__PAGE_TABLE_DEPTH_MASK 0x00000006L
8221#define VM_CONTEXT1_CNTL__PAGE_TABLE_BLOCK_SIZE_MASK 0x00000078L
8222#define VM_CONTEXT1_CNTL__RETRY_PERMISSION_OR_INVALID_PAGE_FAULT_MASK 0x00000080L
8223#define VM_CONTEXT1_CNTL__RETRY_OTHER_FAULT_MASK 0x00000100L
8224#define VM_CONTEXT1_CNTL__RANGE_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK 0x00000200L
8225#define VM_CONTEXT1_CNTL__RANGE_PROTECTION_FAULT_ENABLE_DEFAULT_MASK 0x00000400L
8226#define VM_CONTEXT1_CNTL__DUMMY_PAGE_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK 0x00000800L
8227#define VM_CONTEXT1_CNTL__DUMMY_PAGE_PROTECTION_FAULT_ENABLE_DEFAULT_MASK 0x00001000L
8228#define VM_CONTEXT1_CNTL__PDE0_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK 0x00002000L
8229#define VM_CONTEXT1_CNTL__PDE0_PROTECTION_FAULT_ENABLE_DEFAULT_MASK 0x00004000L
8230#define VM_CONTEXT1_CNTL__VALID_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK 0x00008000L
8231#define VM_CONTEXT1_CNTL__VALID_PROTECTION_FAULT_ENABLE_DEFAULT_MASK 0x00010000L
8232#define VM_CONTEXT1_CNTL__READ_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK 0x00020000L
8233#define VM_CONTEXT1_CNTL__READ_PROTECTION_FAULT_ENABLE_DEFAULT_MASK 0x00040000L
8234#define VM_CONTEXT1_CNTL__WRITE_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK 0x00080000L
8235#define VM_CONTEXT1_CNTL__WRITE_PROTECTION_FAULT_ENABLE_DEFAULT_MASK 0x00100000L
8236#define VM_CONTEXT1_CNTL__EXECUTE_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK 0x00200000L
8237#define VM_CONTEXT1_CNTL__EXECUTE_PROTECTION_FAULT_ENABLE_DEFAULT_MASK 0x00400000L
8238//VM_CONTEXT2_CNTL
8239#define VM_CONTEXT2_CNTL__ENABLE_CONTEXT__SHIFT 0x0
8240#define VM_CONTEXT2_CNTL__PAGE_TABLE_DEPTH__SHIFT 0x1
8241#define VM_CONTEXT2_CNTL__PAGE_TABLE_BLOCK_SIZE__SHIFT 0x3
8242#define VM_CONTEXT2_CNTL__RETRY_PERMISSION_OR_INVALID_PAGE_FAULT__SHIFT 0x7
8243#define VM_CONTEXT2_CNTL__RETRY_OTHER_FAULT__SHIFT 0x8
8244#define VM_CONTEXT2_CNTL__RANGE_PROTECTION_FAULT_ENABLE_INTERRUPT__SHIFT 0x9
8245#define VM_CONTEXT2_CNTL__RANGE_PROTECTION_FAULT_ENABLE_DEFAULT__SHIFT 0xa
8246#define VM_CONTEXT2_CNTL__DUMMY_PAGE_PROTECTION_FAULT_ENABLE_INTERRUPT__SHIFT 0xb
8247#define VM_CONTEXT2_CNTL__DUMMY_PAGE_PROTECTION_FAULT_ENABLE_DEFAULT__SHIFT 0xc
8248#define VM_CONTEXT2_CNTL__PDE0_PROTECTION_FAULT_ENABLE_INTERRUPT__SHIFT 0xd
8249#define VM_CONTEXT2_CNTL__PDE0_PROTECTION_FAULT_ENABLE_DEFAULT__SHIFT 0xe
8250#define VM_CONTEXT2_CNTL__VALID_PROTECTION_FAULT_ENABLE_INTERRUPT__SHIFT 0xf
8251#define VM_CONTEXT2_CNTL__VALID_PROTECTION_FAULT_ENABLE_DEFAULT__SHIFT 0x10
8252#define VM_CONTEXT2_CNTL__READ_PROTECTION_FAULT_ENABLE_INTERRUPT__SHIFT 0x11
8253#define VM_CONTEXT2_CNTL__READ_PROTECTION_FAULT_ENABLE_DEFAULT__SHIFT 0x12
8254#define VM_CONTEXT2_CNTL__WRITE_PROTECTION_FAULT_ENABLE_INTERRUPT__SHIFT 0x13
8255#define VM_CONTEXT2_CNTL__WRITE_PROTECTION_FAULT_ENABLE_DEFAULT__SHIFT 0x14
8256#define VM_CONTEXT2_CNTL__EXECUTE_PROTECTION_FAULT_ENABLE_INTERRUPT__SHIFT 0x15
8257#define VM_CONTEXT2_CNTL__EXECUTE_PROTECTION_FAULT_ENABLE_DEFAULT__SHIFT 0x16
8258#define VM_CONTEXT2_CNTL__ENABLE_CONTEXT_MASK 0x00000001L
8259#define VM_CONTEXT2_CNTL__PAGE_TABLE_DEPTH_MASK 0x00000006L
8260#define VM_CONTEXT2_CNTL__PAGE_TABLE_BLOCK_SIZE_MASK 0x00000078L
8261#define VM_CONTEXT2_CNTL__RETRY_PERMISSION_OR_INVALID_PAGE_FAULT_MASK 0x00000080L
8262#define VM_CONTEXT2_CNTL__RETRY_OTHER_FAULT_MASK 0x00000100L
8263#define VM_CONTEXT2_CNTL__RANGE_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK 0x00000200L
8264#define VM_CONTEXT2_CNTL__RANGE_PROTECTION_FAULT_ENABLE_DEFAULT_MASK 0x00000400L
8265#define VM_CONTEXT2_CNTL__DUMMY_PAGE_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK 0x00000800L
8266#define VM_CONTEXT2_CNTL__DUMMY_PAGE_PROTECTION_FAULT_ENABLE_DEFAULT_MASK 0x00001000L
8267#define VM_CONTEXT2_CNTL__PDE0_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK 0x00002000L
8268#define VM_CONTEXT2_CNTL__PDE0_PROTECTION_FAULT_ENABLE_DEFAULT_MASK 0x00004000L
8269#define VM_CONTEXT2_CNTL__VALID_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK 0x00008000L
8270#define VM_CONTEXT2_CNTL__VALID_PROTECTION_FAULT_ENABLE_DEFAULT_MASK 0x00010000L
8271#define VM_CONTEXT2_CNTL__READ_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK 0x00020000L
8272#define VM_CONTEXT2_CNTL__READ_PROTECTION_FAULT_ENABLE_DEFAULT_MASK 0x00040000L
8273#define VM_CONTEXT2_CNTL__WRITE_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK 0x00080000L
8274#define VM_CONTEXT2_CNTL__WRITE_PROTECTION_FAULT_ENABLE_DEFAULT_MASK 0x00100000L
8275#define VM_CONTEXT2_CNTL__EXECUTE_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK 0x00200000L
8276#define VM_CONTEXT2_CNTL__EXECUTE_PROTECTION_FAULT_ENABLE_DEFAULT_MASK 0x00400000L
8277//VM_CONTEXT3_CNTL
8278#define VM_CONTEXT3_CNTL__ENABLE_CONTEXT__SHIFT 0x0
8279#define VM_CONTEXT3_CNTL__PAGE_TABLE_DEPTH__SHIFT 0x1
8280#define VM_CONTEXT3_CNTL__PAGE_TABLE_BLOCK_SIZE__SHIFT 0x3
8281#define VM_CONTEXT3_CNTL__RETRY_PERMISSION_OR_INVALID_PAGE_FAULT__SHIFT 0x7
8282#define VM_CONTEXT3_CNTL__RETRY_OTHER_FAULT__SHIFT 0x8
8283#define VM_CONTEXT3_CNTL__RANGE_PROTECTION_FAULT_ENABLE_INTERRUPT__SHIFT 0x9
8284#define VM_CONTEXT3_CNTL__RANGE_PROTECTION_FAULT_ENABLE_DEFAULT__SHIFT 0xa
8285#define VM_CONTEXT3_CNTL__DUMMY_PAGE_PROTECTION_FAULT_ENABLE_INTERRUPT__SHIFT 0xb
8286#define VM_CONTEXT3_CNTL__DUMMY_PAGE_PROTECTION_FAULT_ENABLE_DEFAULT__SHIFT 0xc
8287#define VM_CONTEXT3_CNTL__PDE0_PROTECTION_FAULT_ENABLE_INTERRUPT__SHIFT 0xd
8288#define VM_CONTEXT3_CNTL__PDE0_PROTECTION_FAULT_ENABLE_DEFAULT__SHIFT 0xe
8289#define VM_CONTEXT3_CNTL__VALID_PROTECTION_FAULT_ENABLE_INTERRUPT__SHIFT 0xf
8290#define VM_CONTEXT3_CNTL__VALID_PROTECTION_FAULT_ENABLE_DEFAULT__SHIFT 0x10
8291#define VM_CONTEXT3_CNTL__READ_PROTECTION_FAULT_ENABLE_INTERRUPT__SHIFT 0x11
8292#define VM_CONTEXT3_CNTL__READ_PROTECTION_FAULT_ENABLE_DEFAULT__SHIFT 0x12
8293#define VM_CONTEXT3_CNTL__WRITE_PROTECTION_FAULT_ENABLE_INTERRUPT__SHIFT 0x13
8294#define VM_CONTEXT3_CNTL__WRITE_PROTECTION_FAULT_ENABLE_DEFAULT__SHIFT 0x14
8295#define VM_CONTEXT3_CNTL__EXECUTE_PROTECTION_FAULT_ENABLE_INTERRUPT__SHIFT 0x15
8296#define VM_CONTEXT3_CNTL__EXECUTE_PROTECTION_FAULT_ENABLE_DEFAULT__SHIFT 0x16
8297#define VM_CONTEXT3_CNTL__ENABLE_CONTEXT_MASK 0x00000001L
8298#define VM_CONTEXT3_CNTL__PAGE_TABLE_DEPTH_MASK 0x00000006L
8299#define VM_CONTEXT3_CNTL__PAGE_TABLE_BLOCK_SIZE_MASK 0x00000078L
8300#define VM_CONTEXT3_CNTL__RETRY_PERMISSION_OR_INVALID_PAGE_FAULT_MASK 0x00000080L
8301#define VM_CONTEXT3_CNTL__RETRY_OTHER_FAULT_MASK 0x00000100L
8302#define VM_CONTEXT3_CNTL__RANGE_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK 0x00000200L
8303#define VM_CONTEXT3_CNTL__RANGE_PROTECTION_FAULT_ENABLE_DEFAULT_MASK 0x00000400L
8304#define VM_CONTEXT3_CNTL__DUMMY_PAGE_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK 0x00000800L
8305#define VM_CONTEXT3_CNTL__DUMMY_PAGE_PROTECTION_FAULT_ENABLE_DEFAULT_MASK 0x00001000L
8306#define VM_CONTEXT3_CNTL__PDE0_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK 0x00002000L
8307#define VM_CONTEXT3_CNTL__PDE0_PROTECTION_FAULT_ENABLE_DEFAULT_MASK 0x00004000L
8308#define VM_CONTEXT3_CNTL__VALID_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK 0x00008000L
8309#define VM_CONTEXT3_CNTL__VALID_PROTECTION_FAULT_ENABLE_DEFAULT_MASK 0x00010000L
8310#define VM_CONTEXT3_CNTL__READ_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK 0x00020000L
8311#define VM_CONTEXT3_CNTL__READ_PROTECTION_FAULT_ENABLE_DEFAULT_MASK 0x00040000L
8312#define VM_CONTEXT3_CNTL__WRITE_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK 0x00080000L
8313#define VM_CONTEXT3_CNTL__WRITE_PROTECTION_FAULT_ENABLE_DEFAULT_MASK 0x00100000L
8314#define VM_CONTEXT3_CNTL__EXECUTE_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK 0x00200000L
8315#define VM_CONTEXT3_CNTL__EXECUTE_PROTECTION_FAULT_ENABLE_DEFAULT_MASK 0x00400000L
8316//VM_CONTEXT4_CNTL
8317#define VM_CONTEXT4_CNTL__ENABLE_CONTEXT__SHIFT 0x0
8318#define VM_CONTEXT4_CNTL__PAGE_TABLE_DEPTH__SHIFT 0x1
8319#define VM_CONTEXT4_CNTL__PAGE_TABLE_BLOCK_SIZE__SHIFT 0x3
8320#define VM_CONTEXT4_CNTL__RETRY_PERMISSION_OR_INVALID_PAGE_FAULT__SHIFT 0x7
8321#define VM_CONTEXT4_CNTL__RETRY_OTHER_FAULT__SHIFT 0x8
8322#define VM_CONTEXT4_CNTL__RANGE_PROTECTION_FAULT_ENABLE_INTERRUPT__SHIFT 0x9
8323#define VM_CONTEXT4_CNTL__RANGE_PROTECTION_FAULT_ENABLE_DEFAULT__SHIFT 0xa
8324#define VM_CONTEXT4_CNTL__DUMMY_PAGE_PROTECTION_FAULT_ENABLE_INTERRUPT__SHIFT 0xb
8325#define VM_CONTEXT4_CNTL__DUMMY_PAGE_PROTECTION_FAULT_ENABLE_DEFAULT__SHIFT 0xc
8326#define VM_CONTEXT4_CNTL__PDE0_PROTECTION_FAULT_ENABLE_INTERRUPT__SHIFT 0xd
8327#define VM_CONTEXT4_CNTL__PDE0_PROTECTION_FAULT_ENABLE_DEFAULT__SHIFT 0xe
8328#define VM_CONTEXT4_CNTL__VALID_PROTECTION_FAULT_ENABLE_INTERRUPT__SHIFT 0xf
8329#define VM_CONTEXT4_CNTL__VALID_PROTECTION_FAULT_ENABLE_DEFAULT__SHIFT 0x10
8330#define VM_CONTEXT4_CNTL__READ_PROTECTION_FAULT_ENABLE_INTERRUPT__SHIFT 0x11
8331#define VM_CONTEXT4_CNTL__READ_PROTECTION_FAULT_ENABLE_DEFAULT__SHIFT 0x12
8332#define VM_CONTEXT4_CNTL__WRITE_PROTECTION_FAULT_ENABLE_INTERRUPT__SHIFT 0x13
8333#define VM_CONTEXT4_CNTL__WRITE_PROTECTION_FAULT_ENABLE_DEFAULT__SHIFT 0x14
8334#define VM_CONTEXT4_CNTL__EXECUTE_PROTECTION_FAULT_ENABLE_INTERRUPT__SHIFT 0x15
8335#define VM_CONTEXT4_CNTL__EXECUTE_PROTECTION_FAULT_ENABLE_DEFAULT__SHIFT 0x16
8336#define VM_CONTEXT4_CNTL__ENABLE_CONTEXT_MASK 0x00000001L
8337#define VM_CONTEXT4_CNTL__PAGE_TABLE_DEPTH_MASK 0x00000006L
8338#define VM_CONTEXT4_CNTL__PAGE_TABLE_BLOCK_SIZE_MASK 0x00000078L
8339#define VM_CONTEXT4_CNTL__RETRY_PERMISSION_OR_INVALID_PAGE_FAULT_MASK 0x00000080L
8340#define VM_CONTEXT4_CNTL__RETRY_OTHER_FAULT_MASK 0x00000100L
8341#define VM_CONTEXT4_CNTL__RANGE_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK 0x00000200L
8342#define VM_CONTEXT4_CNTL__RANGE_PROTECTION_FAULT_ENABLE_DEFAULT_MASK 0x00000400L
8343#define VM_CONTEXT4_CNTL__DUMMY_PAGE_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK 0x00000800L
8344#define VM_CONTEXT4_CNTL__DUMMY_PAGE_PROTECTION_FAULT_ENABLE_DEFAULT_MASK 0x00001000L
8345#define VM_CONTEXT4_CNTL__PDE0_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK 0x00002000L
8346#define VM_CONTEXT4_CNTL__PDE0_PROTECTION_FAULT_ENABLE_DEFAULT_MASK 0x00004000L
8347#define VM_CONTEXT4_CNTL__VALID_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK 0x00008000L
8348#define VM_CONTEXT4_CNTL__VALID_PROTECTION_FAULT_ENABLE_DEFAULT_MASK 0x00010000L
8349#define VM_CONTEXT4_CNTL__READ_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK 0x00020000L
8350#define VM_CONTEXT4_CNTL__READ_PROTECTION_FAULT_ENABLE_DEFAULT_MASK 0x00040000L
8351#define VM_CONTEXT4_CNTL__WRITE_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK 0x00080000L
8352#define VM_CONTEXT4_CNTL__WRITE_PROTECTION_FAULT_ENABLE_DEFAULT_MASK 0x00100000L
8353#define VM_CONTEXT4_CNTL__EXECUTE_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK 0x00200000L
8354#define VM_CONTEXT4_CNTL__EXECUTE_PROTECTION_FAULT_ENABLE_DEFAULT_MASK 0x00400000L
8355//VM_CONTEXT5_CNTL
8356#define VM_CONTEXT5_CNTL__ENABLE_CONTEXT__SHIFT 0x0
8357#define VM_CONTEXT5_CNTL__PAGE_TABLE_DEPTH__SHIFT 0x1
8358#define VM_CONTEXT5_CNTL__PAGE_TABLE_BLOCK_SIZE__SHIFT 0x3
8359#define VM_CONTEXT5_CNTL__RETRY_PERMISSION_OR_INVALID_PAGE_FAULT__SHIFT 0x7
8360#define VM_CONTEXT5_CNTL__RETRY_OTHER_FAULT__SHIFT 0x8
8361#define VM_CONTEXT5_CNTL__RANGE_PROTECTION_FAULT_ENABLE_INTERRUPT__SHIFT 0x9
8362#define VM_CONTEXT5_CNTL__RANGE_PROTECTION_FAULT_ENABLE_DEFAULT__SHIFT 0xa
8363#define VM_CONTEXT5_CNTL__DUMMY_PAGE_PROTECTION_FAULT_ENABLE_INTERRUPT__SHIFT 0xb
8364#define VM_CONTEXT5_CNTL__DUMMY_PAGE_PROTECTION_FAULT_ENABLE_DEFAULT__SHIFT 0xc
8365#define VM_CONTEXT5_CNTL__PDE0_PROTECTION_FAULT_ENABLE_INTERRUPT__SHIFT 0xd
8366#define VM_CONTEXT5_CNTL__PDE0_PROTECTION_FAULT_ENABLE_DEFAULT__SHIFT 0xe
8367#define VM_CONTEXT5_CNTL__VALID_PROTECTION_FAULT_ENABLE_INTERRUPT__SHIFT 0xf
8368#define VM_CONTEXT5_CNTL__VALID_PROTECTION_FAULT_ENABLE_DEFAULT__SHIFT 0x10
8369#define VM_CONTEXT5_CNTL__READ_PROTECTION_FAULT_ENABLE_INTERRUPT__SHIFT 0x11
8370#define VM_CONTEXT5_CNTL__READ_PROTECTION_FAULT_ENABLE_DEFAULT__SHIFT 0x12
8371#define VM_CONTEXT5_CNTL__WRITE_PROTECTION_FAULT_ENABLE_INTERRUPT__SHIFT 0x13
8372#define VM_CONTEXT5_CNTL__WRITE_PROTECTION_FAULT_ENABLE_DEFAULT__SHIFT 0x14
8373#define VM_CONTEXT5_CNTL__EXECUTE_PROTECTION_FAULT_ENABLE_INTERRUPT__SHIFT 0x15
8374#define VM_CONTEXT5_CNTL__EXECUTE_PROTECTION_FAULT_ENABLE_DEFAULT__SHIFT 0x16
8375#define VM_CONTEXT5_CNTL__ENABLE_CONTEXT_MASK 0x00000001L
8376#define VM_CONTEXT5_CNTL__PAGE_TABLE_DEPTH_MASK 0x00000006L
8377#define VM_CONTEXT5_CNTL__PAGE_TABLE_BLOCK_SIZE_MASK 0x00000078L
8378#define VM_CONTEXT5_CNTL__RETRY_PERMISSION_OR_INVALID_PAGE_FAULT_MASK 0x00000080L
8379#define VM_CONTEXT5_CNTL__RETRY_OTHER_FAULT_MASK 0x00000100L
8380#define VM_CONTEXT5_CNTL__RANGE_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK 0x00000200L
8381#define VM_CONTEXT5_CNTL__RANGE_PROTECTION_FAULT_ENABLE_DEFAULT_MASK 0x00000400L
8382#define VM_CONTEXT5_CNTL__DUMMY_PAGE_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK 0x00000800L
8383#define VM_CONTEXT5_CNTL__DUMMY_PAGE_PROTECTION_FAULT_ENABLE_DEFAULT_MASK 0x00001000L
8384#define VM_CONTEXT5_CNTL__PDE0_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK 0x00002000L
8385#define VM_CONTEXT5_CNTL__PDE0_PROTECTION_FAULT_ENABLE_DEFAULT_MASK 0x00004000L
8386#define VM_CONTEXT5_CNTL__VALID_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK 0x00008000L
8387#define VM_CONTEXT5_CNTL__VALID_PROTECTION_FAULT_ENABLE_DEFAULT_MASK 0x00010000L
8388#define VM_CONTEXT5_CNTL__READ_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK 0x00020000L
8389#define VM_CONTEXT5_CNTL__READ_PROTECTION_FAULT_ENABLE_DEFAULT_MASK 0x00040000L
8390#define VM_CONTEXT5_CNTL__WRITE_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK 0x00080000L
8391#define VM_CONTEXT5_CNTL__WRITE_PROTECTION_FAULT_ENABLE_DEFAULT_MASK 0x00100000L
8392#define VM_CONTEXT5_CNTL__EXECUTE_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK 0x00200000L
8393#define VM_CONTEXT5_CNTL__EXECUTE_PROTECTION_FAULT_ENABLE_DEFAULT_MASK 0x00400000L
8394//VM_CONTEXT6_CNTL
8395#define VM_CONTEXT6_CNTL__ENABLE_CONTEXT__SHIFT 0x0
8396#define VM_CONTEXT6_CNTL__PAGE_TABLE_DEPTH__SHIFT 0x1
8397#define VM_CONTEXT6_CNTL__PAGE_TABLE_BLOCK_SIZE__SHIFT 0x3
8398#define VM_CONTEXT6_CNTL__RETRY_PERMISSION_OR_INVALID_PAGE_FAULT__SHIFT 0x7
8399#define VM_CONTEXT6_CNTL__RETRY_OTHER_FAULT__SHIFT 0x8
8400#define VM_CONTEXT6_CNTL__RANGE_PROTECTION_FAULT_ENABLE_INTERRUPT__SHIFT 0x9
8401#define VM_CONTEXT6_CNTL__RANGE_PROTECTION_FAULT_ENABLE_DEFAULT__SHIFT 0xa
8402#define VM_CONTEXT6_CNTL__DUMMY_PAGE_PROTECTION_FAULT_ENABLE_INTERRUPT__SHIFT 0xb
8403#define VM_CONTEXT6_CNTL__DUMMY_PAGE_PROTECTION_FAULT_ENABLE_DEFAULT__SHIFT 0xc
8404#define VM_CONTEXT6_CNTL__PDE0_PROTECTION_FAULT_ENABLE_INTERRUPT__SHIFT 0xd
8405#define VM_CONTEXT6_CNTL__PDE0_PROTECTION_FAULT_ENABLE_DEFAULT__SHIFT 0xe
8406#define VM_CONTEXT6_CNTL__VALID_PROTECTION_FAULT_ENABLE_INTERRUPT__SHIFT 0xf
8407#define VM_CONTEXT6_CNTL__VALID_PROTECTION_FAULT_ENABLE_DEFAULT__SHIFT 0x10
8408#define VM_CONTEXT6_CNTL__READ_PROTECTION_FAULT_ENABLE_INTERRUPT__SHIFT 0x11
8409#define VM_CONTEXT6_CNTL__READ_PROTECTION_FAULT_ENABLE_DEFAULT__SHIFT 0x12
8410#define VM_CONTEXT6_CNTL__WRITE_PROTECTION_FAULT_ENABLE_INTERRUPT__SHIFT 0x13
8411#define VM_CONTEXT6_CNTL__WRITE_PROTECTION_FAULT_ENABLE_DEFAULT__SHIFT 0x14
8412#define VM_CONTEXT6_CNTL__EXECUTE_PROTECTION_FAULT_ENABLE_INTERRUPT__SHIFT 0x15
8413#define VM_CONTEXT6_CNTL__EXECUTE_PROTECTION_FAULT_ENABLE_DEFAULT__SHIFT 0x16
8414#define VM_CONTEXT6_CNTL__ENABLE_CONTEXT_MASK 0x00000001L
8415#define VM_CONTEXT6_CNTL__PAGE_TABLE_DEPTH_MASK 0x00000006L
8416#define VM_CONTEXT6_CNTL__PAGE_TABLE_BLOCK_SIZE_MASK 0x00000078L
8417#define VM_CONTEXT6_CNTL__RETRY_PERMISSION_OR_INVALID_PAGE_FAULT_MASK 0x00000080L
8418#define VM_CONTEXT6_CNTL__RETRY_OTHER_FAULT_MASK 0x00000100L
8419#define VM_CONTEXT6_CNTL__RANGE_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK 0x00000200L
8420#define VM_CONTEXT6_CNTL__RANGE_PROTECTION_FAULT_ENABLE_DEFAULT_MASK 0x00000400L
8421#define VM_CONTEXT6_CNTL__DUMMY_PAGE_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK 0x00000800L
8422#define VM_CONTEXT6_CNTL__DUMMY_PAGE_PROTECTION_FAULT_ENABLE_DEFAULT_MASK 0x00001000L
8423#define VM_CONTEXT6_CNTL__PDE0_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK 0x00002000L
8424#define VM_CONTEXT6_CNTL__PDE0_PROTECTION_FAULT_ENABLE_DEFAULT_MASK 0x00004000L
8425#define VM_CONTEXT6_CNTL__VALID_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK 0x00008000L
8426#define VM_CONTEXT6_CNTL__VALID_PROTECTION_FAULT_ENABLE_DEFAULT_MASK 0x00010000L
8427#define VM_CONTEXT6_CNTL__READ_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK 0x00020000L
8428#define VM_CONTEXT6_CNTL__READ_PROTECTION_FAULT_ENABLE_DEFAULT_MASK 0x00040000L
8429#define VM_CONTEXT6_CNTL__WRITE_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK 0x00080000L
8430#define VM_CONTEXT6_CNTL__WRITE_PROTECTION_FAULT_ENABLE_DEFAULT_MASK 0x00100000L
8431#define VM_CONTEXT6_CNTL__EXECUTE_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK 0x00200000L
8432#define VM_CONTEXT6_CNTL__EXECUTE_PROTECTION_FAULT_ENABLE_DEFAULT_MASK 0x00400000L
8433//VM_CONTEXT7_CNTL
8434#define VM_CONTEXT7_CNTL__ENABLE_CONTEXT__SHIFT 0x0
8435#define VM_CONTEXT7_CNTL__PAGE_TABLE_DEPTH__SHIFT 0x1
8436#define VM_CONTEXT7_CNTL__PAGE_TABLE_BLOCK_SIZE__SHIFT 0x3
8437#define VM_CONTEXT7_CNTL__RETRY_PERMISSION_OR_INVALID_PAGE_FAULT__SHIFT 0x7
8438#define VM_CONTEXT7_CNTL__RETRY_OTHER_FAULT__SHIFT 0x8
8439#define VM_CONTEXT7_CNTL__RANGE_PROTECTION_FAULT_ENABLE_INTERRUPT__SHIFT 0x9
8440#define VM_CONTEXT7_CNTL__RANGE_PROTECTION_FAULT_ENABLE_DEFAULT__SHIFT 0xa
8441#define VM_CONTEXT7_CNTL__DUMMY_PAGE_PROTECTION_FAULT_ENABLE_INTERRUPT__SHIFT 0xb
8442#define VM_CONTEXT7_CNTL__DUMMY_PAGE_PROTECTION_FAULT_ENABLE_DEFAULT__SHIFT 0xc
8443#define VM_CONTEXT7_CNTL__PDE0_PROTECTION_FAULT_ENABLE_INTERRUPT__SHIFT 0xd
8444#define VM_CONTEXT7_CNTL__PDE0_PROTECTION_FAULT_ENABLE_DEFAULT__SHIFT 0xe
8445#define VM_CONTEXT7_CNTL__VALID_PROTECTION_FAULT_ENABLE_INTERRUPT__SHIFT 0xf
8446#define VM_CONTEXT7_CNTL__VALID_PROTECTION_FAULT_ENABLE_DEFAULT__SHIFT 0x10
8447#define VM_CONTEXT7_CNTL__READ_PROTECTION_FAULT_ENABLE_INTERRUPT__SHIFT 0x11
8448#define VM_CONTEXT7_CNTL__READ_PROTECTION_FAULT_ENABLE_DEFAULT__SHIFT 0x12
8449#define VM_CONTEXT7_CNTL__WRITE_PROTECTION_FAULT_ENABLE_INTERRUPT__SHIFT 0x13
8450#define VM_CONTEXT7_CNTL__WRITE_PROTECTION_FAULT_ENABLE_DEFAULT__SHIFT 0x14
8451#define VM_CONTEXT7_CNTL__EXECUTE_PROTECTION_FAULT_ENABLE_INTERRUPT__SHIFT 0x15
8452#define VM_CONTEXT7_CNTL__EXECUTE_PROTECTION_FAULT_ENABLE_DEFAULT__SHIFT 0x16
8453#define VM_CONTEXT7_CNTL__ENABLE_CONTEXT_MASK 0x00000001L
8454#define VM_CONTEXT7_CNTL__PAGE_TABLE_DEPTH_MASK 0x00000006L
8455#define VM_CONTEXT7_CNTL__PAGE_TABLE_BLOCK_SIZE_MASK 0x00000078L
8456#define VM_CONTEXT7_CNTL__RETRY_PERMISSION_OR_INVALID_PAGE_FAULT_MASK 0x00000080L
8457#define VM_CONTEXT7_CNTL__RETRY_OTHER_FAULT_MASK 0x00000100L
8458#define VM_CONTEXT7_CNTL__RANGE_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK 0x00000200L
8459#define VM_CONTEXT7_CNTL__RANGE_PROTECTION_FAULT_ENABLE_DEFAULT_MASK 0x00000400L
8460#define VM_CONTEXT7_CNTL__DUMMY_PAGE_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK 0x00000800L
8461#define VM_CONTEXT7_CNTL__DUMMY_PAGE_PROTECTION_FAULT_ENABLE_DEFAULT_MASK 0x00001000L
8462#define VM_CONTEXT7_CNTL__PDE0_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK 0x00002000L
8463#define VM_CONTEXT7_CNTL__PDE0_PROTECTION_FAULT_ENABLE_DEFAULT_MASK 0x00004000L
8464#define VM_CONTEXT7_CNTL__VALID_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK 0x00008000L
8465#define VM_CONTEXT7_CNTL__VALID_PROTECTION_FAULT_ENABLE_DEFAULT_MASK 0x00010000L
8466#define VM_CONTEXT7_CNTL__READ_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK 0x00020000L
8467#define VM_CONTEXT7_CNTL__READ_PROTECTION_FAULT_ENABLE_DEFAULT_MASK 0x00040000L
8468#define VM_CONTEXT7_CNTL__WRITE_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK 0x00080000L
8469#define VM_CONTEXT7_CNTL__WRITE_PROTECTION_FAULT_ENABLE_DEFAULT_MASK 0x00100000L
8470#define VM_CONTEXT7_CNTL__EXECUTE_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK 0x00200000L
8471#define VM_CONTEXT7_CNTL__EXECUTE_PROTECTION_FAULT_ENABLE_DEFAULT_MASK 0x00400000L
8472//VM_CONTEXT8_CNTL
8473#define VM_CONTEXT8_CNTL__ENABLE_CONTEXT__SHIFT 0x0
8474#define VM_CONTEXT8_CNTL__PAGE_TABLE_DEPTH__SHIFT 0x1
8475#define VM_CONTEXT8_CNTL__PAGE_TABLE_BLOCK_SIZE__SHIFT 0x3
8476#define VM_CONTEXT8_CNTL__RETRY_PERMISSION_OR_INVALID_PAGE_FAULT__SHIFT 0x7
8477#define VM_CONTEXT8_CNTL__RETRY_OTHER_FAULT__SHIFT 0x8
8478#define VM_CONTEXT8_CNTL__RANGE_PROTECTION_FAULT_ENABLE_INTERRUPT__SHIFT 0x9
8479#define VM_CONTEXT8_CNTL__RANGE_PROTECTION_FAULT_ENABLE_DEFAULT__SHIFT 0xa
8480#define VM_CONTEXT8_CNTL__DUMMY_PAGE_PROTECTION_FAULT_ENABLE_INTERRUPT__SHIFT 0xb
8481#define VM_CONTEXT8_CNTL__DUMMY_PAGE_PROTECTION_FAULT_ENABLE_DEFAULT__SHIFT 0xc
8482#define VM_CONTEXT8_CNTL__PDE0_PROTECTION_FAULT_ENABLE_INTERRUPT__SHIFT 0xd
8483#define VM_CONTEXT8_CNTL__PDE0_PROTECTION_FAULT_ENABLE_DEFAULT__SHIFT 0xe
8484#define VM_CONTEXT8_CNTL__VALID_PROTECTION_FAULT_ENABLE_INTERRUPT__SHIFT 0xf
8485#define VM_CONTEXT8_CNTL__VALID_PROTECTION_FAULT_ENABLE_DEFAULT__SHIFT 0x10
8486#define VM_CONTEXT8_CNTL__READ_PROTECTION_FAULT_ENABLE_INTERRUPT__SHIFT 0x11
8487#define VM_CONTEXT8_CNTL__READ_PROTECTION_FAULT_ENABLE_DEFAULT__SHIFT 0x12
8488#define VM_CONTEXT8_CNTL__WRITE_PROTECTION_FAULT_ENABLE_INTERRUPT__SHIFT 0x13
8489#define VM_CONTEXT8_CNTL__WRITE_PROTECTION_FAULT_ENABLE_DEFAULT__SHIFT 0x14
8490#define VM_CONTEXT8_CNTL__EXECUTE_PROTECTION_FAULT_ENABLE_INTERRUPT__SHIFT 0x15
8491#define VM_CONTEXT8_CNTL__EXECUTE_PROTECTION_FAULT_ENABLE_DEFAULT__SHIFT 0x16
8492#define VM_CONTEXT8_CNTL__ENABLE_CONTEXT_MASK 0x00000001L
8493#define VM_CONTEXT8_CNTL__PAGE_TABLE_DEPTH_MASK 0x00000006L
8494#define VM_CONTEXT8_CNTL__PAGE_TABLE_BLOCK_SIZE_MASK 0x00000078L
8495#define VM_CONTEXT8_CNTL__RETRY_PERMISSION_OR_INVALID_PAGE_FAULT_MASK 0x00000080L
8496#define VM_CONTEXT8_CNTL__RETRY_OTHER_FAULT_MASK 0x00000100L
8497#define VM_CONTEXT8_CNTL__RANGE_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK 0x00000200L
8498#define VM_CONTEXT8_CNTL__RANGE_PROTECTION_FAULT_ENABLE_DEFAULT_MASK 0x00000400L
8499#define VM_CONTEXT8_CNTL__DUMMY_PAGE_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK 0x00000800L
8500#define VM_CONTEXT8_CNTL__DUMMY_PAGE_PROTECTION_FAULT_ENABLE_DEFAULT_MASK 0x00001000L
8501#define VM_CONTEXT8_CNTL__PDE0_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK 0x00002000L
8502#define VM_CONTEXT8_CNTL__PDE0_PROTECTION_FAULT_ENABLE_DEFAULT_MASK 0x00004000L
8503#define VM_CONTEXT8_CNTL__VALID_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK 0x00008000L
8504#define VM_CONTEXT8_CNTL__VALID_PROTECTION_FAULT_ENABLE_DEFAULT_MASK 0x00010000L
8505#define VM_CONTEXT8_CNTL__READ_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK 0x00020000L
8506#define VM_CONTEXT8_CNTL__READ_PROTECTION_FAULT_ENABLE_DEFAULT_MASK 0x00040000L
8507#define VM_CONTEXT8_CNTL__WRITE_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK 0x00080000L
8508#define VM_CONTEXT8_CNTL__WRITE_PROTECTION_FAULT_ENABLE_DEFAULT_MASK 0x00100000L
8509#define VM_CONTEXT8_CNTL__EXECUTE_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK 0x00200000L
8510#define VM_CONTEXT8_CNTL__EXECUTE_PROTECTION_FAULT_ENABLE_DEFAULT_MASK 0x00400000L
8511//VM_CONTEXT9_CNTL
8512#define VM_CONTEXT9_CNTL__ENABLE_CONTEXT__SHIFT 0x0
8513#define VM_CONTEXT9_CNTL__PAGE_TABLE_DEPTH__SHIFT 0x1
8514#define VM_CONTEXT9_CNTL__PAGE_TABLE_BLOCK_SIZE__SHIFT 0x3
8515#define VM_CONTEXT9_CNTL__RETRY_PERMISSION_OR_INVALID_PAGE_FAULT__SHIFT 0x7
8516#define VM_CONTEXT9_CNTL__RETRY_OTHER_FAULT__SHIFT 0x8
8517#define VM_CONTEXT9_CNTL__RANGE_PROTECTION_FAULT_ENABLE_INTERRUPT__SHIFT 0x9
8518#define VM_CONTEXT9_CNTL__RANGE_PROTECTION_FAULT_ENABLE_DEFAULT__SHIFT 0xa
8519#define VM_CONTEXT9_CNTL__DUMMY_PAGE_PROTECTION_FAULT_ENABLE_INTERRUPT__SHIFT 0xb
8520#define VM_CONTEXT9_CNTL__DUMMY_PAGE_PROTECTION_FAULT_ENABLE_DEFAULT__SHIFT 0xc
8521#define VM_CONTEXT9_CNTL__PDE0_PROTECTION_FAULT_ENABLE_INTERRUPT__SHIFT 0xd
8522#define VM_CONTEXT9_CNTL__PDE0_PROTECTION_FAULT_ENABLE_DEFAULT__SHIFT 0xe
8523#define VM_CONTEXT9_CNTL__VALID_PROTECTION_FAULT_ENABLE_INTERRUPT__SHIFT 0xf
8524#define VM_CONTEXT9_CNTL__VALID_PROTECTION_FAULT_ENABLE_DEFAULT__SHIFT 0x10
8525#define VM_CONTEXT9_CNTL__READ_PROTECTION_FAULT_ENABLE_INTERRUPT__SHIFT 0x11
8526#define VM_CONTEXT9_CNTL__READ_PROTECTION_FAULT_ENABLE_DEFAULT__SHIFT 0x12
8527#define VM_CONTEXT9_CNTL__WRITE_PROTECTION_FAULT_ENABLE_INTERRUPT__SHIFT 0x13
8528#define VM_CONTEXT9_CNTL__WRITE_PROTECTION_FAULT_ENABLE_DEFAULT__SHIFT 0x14
8529#define VM_CONTEXT9_CNTL__EXECUTE_PROTECTION_FAULT_ENABLE_INTERRUPT__SHIFT 0x15
8530#define VM_CONTEXT9_CNTL__EXECUTE_PROTECTION_FAULT_ENABLE_DEFAULT__SHIFT 0x16
8531#define VM_CONTEXT9_CNTL__ENABLE_CONTEXT_MASK 0x00000001L
8532#define VM_CONTEXT9_CNTL__PAGE_TABLE_DEPTH_MASK 0x00000006L
8533#define VM_CONTEXT9_CNTL__PAGE_TABLE_BLOCK_SIZE_MASK 0x00000078L
8534#define VM_CONTEXT9_CNTL__RETRY_PERMISSION_OR_INVALID_PAGE_FAULT_MASK 0x00000080L
8535#define VM_CONTEXT9_CNTL__RETRY_OTHER_FAULT_MASK 0x00000100L
8536#define VM_CONTEXT9_CNTL__RANGE_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK 0x00000200L
8537#define VM_CONTEXT9_CNTL__RANGE_PROTECTION_FAULT_ENABLE_DEFAULT_MASK 0x00000400L
8538#define VM_CONTEXT9_CNTL__DUMMY_PAGE_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK 0x00000800L
8539#define VM_CONTEXT9_CNTL__DUMMY_PAGE_PROTECTION_FAULT_ENABLE_DEFAULT_MASK 0x00001000L
8540#define VM_CONTEXT9_CNTL__PDE0_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK 0x00002000L
8541#define VM_CONTEXT9_CNTL__PDE0_PROTECTION_FAULT_ENABLE_DEFAULT_MASK 0x00004000L
8542#define VM_CONTEXT9_CNTL__VALID_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK 0x00008000L
8543#define VM_CONTEXT9_CNTL__VALID_PROTECTION_FAULT_ENABLE_DEFAULT_MASK 0x00010000L
8544#define VM_CONTEXT9_CNTL__READ_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK 0x00020000L
8545#define VM_CONTEXT9_CNTL__READ_PROTECTION_FAULT_ENABLE_DEFAULT_MASK 0x00040000L
8546#define VM_CONTEXT9_CNTL__WRITE_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK 0x00080000L
8547#define VM_CONTEXT9_CNTL__WRITE_PROTECTION_FAULT_ENABLE_DEFAULT_MASK 0x00100000L
8548#define VM_CONTEXT9_CNTL__EXECUTE_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK 0x00200000L
8549#define VM_CONTEXT9_CNTL__EXECUTE_PROTECTION_FAULT_ENABLE_DEFAULT_MASK 0x00400000L
8550//VM_CONTEXT10_CNTL
8551#define VM_CONTEXT10_CNTL__ENABLE_CONTEXT__SHIFT 0x0
8552#define VM_CONTEXT10_CNTL__PAGE_TABLE_DEPTH__SHIFT 0x1
8553#define VM_CONTEXT10_CNTL__PAGE_TABLE_BLOCK_SIZE__SHIFT 0x3
8554#define VM_CONTEXT10_CNTL__RETRY_PERMISSION_OR_INVALID_PAGE_FAULT__SHIFT 0x7
8555#define VM_CONTEXT10_CNTL__RETRY_OTHER_FAULT__SHIFT 0x8
8556#define VM_CONTEXT10_CNTL__RANGE_PROTECTION_FAULT_ENABLE_INTERRUPT__SHIFT 0x9
8557#define VM_CONTEXT10_CNTL__RANGE_PROTECTION_FAULT_ENABLE_DEFAULT__SHIFT 0xa
8558#define VM_CONTEXT10_CNTL__DUMMY_PAGE_PROTECTION_FAULT_ENABLE_INTERRUPT__SHIFT 0xb
8559#define VM_CONTEXT10_CNTL__DUMMY_PAGE_PROTECTION_FAULT_ENABLE_DEFAULT__SHIFT 0xc
8560#define VM_CONTEXT10_CNTL__PDE0_PROTECTION_FAULT_ENABLE_INTERRUPT__SHIFT 0xd
8561#define VM_CONTEXT10_CNTL__PDE0_PROTECTION_FAULT_ENABLE_DEFAULT__SHIFT 0xe
8562#define VM_CONTEXT10_CNTL__VALID_PROTECTION_FAULT_ENABLE_INTERRUPT__SHIFT 0xf
8563#define VM_CONTEXT10_CNTL__VALID_PROTECTION_FAULT_ENABLE_DEFAULT__SHIFT 0x10
8564#define VM_CONTEXT10_CNTL__READ_PROTECTION_FAULT_ENABLE_INTERRUPT__SHIFT 0x11
8565#define VM_CONTEXT10_CNTL__READ_PROTECTION_FAULT_ENABLE_DEFAULT__SHIFT 0x12
8566#define VM_CONTEXT10_CNTL__WRITE_PROTECTION_FAULT_ENABLE_INTERRUPT__SHIFT 0x13
8567#define VM_CONTEXT10_CNTL__WRITE_PROTECTION_FAULT_ENABLE_DEFAULT__SHIFT 0x14
8568#define VM_CONTEXT10_CNTL__EXECUTE_PROTECTION_FAULT_ENABLE_INTERRUPT__SHIFT 0x15
8569#define VM_CONTEXT10_CNTL__EXECUTE_PROTECTION_FAULT_ENABLE_DEFAULT__SHIFT 0x16
8570#define VM_CONTEXT10_CNTL__ENABLE_CONTEXT_MASK 0x00000001L
8571#define VM_CONTEXT10_CNTL__PAGE_TABLE_DEPTH_MASK 0x00000006L
8572#define VM_CONTEXT10_CNTL__PAGE_TABLE_BLOCK_SIZE_MASK 0x00000078L
8573#define VM_CONTEXT10_CNTL__RETRY_PERMISSION_OR_INVALID_PAGE_FAULT_MASK 0x00000080L
8574#define VM_CONTEXT10_CNTL__RETRY_OTHER_FAULT_MASK 0x00000100L
8575#define VM_CONTEXT10_CNTL__RANGE_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK 0x00000200L
8576#define VM_CONTEXT10_CNTL__RANGE_PROTECTION_FAULT_ENABLE_DEFAULT_MASK 0x00000400L
8577#define VM_CONTEXT10_CNTL__DUMMY_PAGE_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK 0x00000800L
8578#define VM_CONTEXT10_CNTL__DUMMY_PAGE_PROTECTION_FAULT_ENABLE_DEFAULT_MASK 0x00001000L
8579#define VM_CONTEXT10_CNTL__PDE0_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK 0x00002000L
8580#define VM_CONTEXT10_CNTL__PDE0_PROTECTION_FAULT_ENABLE_DEFAULT_MASK 0x00004000L
8581#define VM_CONTEXT10_CNTL__VALID_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK 0x00008000L
8582#define VM_CONTEXT10_CNTL__VALID_PROTECTION_FAULT_ENABLE_DEFAULT_MASK 0x00010000L
8583#define VM_CONTEXT10_CNTL__READ_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK 0x00020000L
8584#define VM_CONTEXT10_CNTL__READ_PROTECTION_FAULT_ENABLE_DEFAULT_MASK 0x00040000L
8585#define VM_CONTEXT10_CNTL__WRITE_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK 0x00080000L
8586#define VM_CONTEXT10_CNTL__WRITE_PROTECTION_FAULT_ENABLE_DEFAULT_MASK 0x00100000L
8587#define VM_CONTEXT10_CNTL__EXECUTE_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK 0x00200000L
8588#define VM_CONTEXT10_CNTL__EXECUTE_PROTECTION_FAULT_ENABLE_DEFAULT_MASK 0x00400000L
8589//VM_CONTEXT11_CNTL
8590#define VM_CONTEXT11_CNTL__ENABLE_CONTEXT__SHIFT 0x0
8591#define VM_CONTEXT11_CNTL__PAGE_TABLE_DEPTH__SHIFT 0x1
8592#define VM_CONTEXT11_CNTL__PAGE_TABLE_BLOCK_SIZE__SHIFT 0x3
8593#define VM_CONTEXT11_CNTL__RETRY_PERMISSION_OR_INVALID_PAGE_FAULT__SHIFT 0x7
8594#define VM_CONTEXT11_CNTL__RETRY_OTHER_FAULT__SHIFT 0x8
8595#define VM_CONTEXT11_CNTL__RANGE_PROTECTION_FAULT_ENABLE_INTERRUPT__SHIFT 0x9
8596#define VM_CONTEXT11_CNTL__RANGE_PROTECTION_FAULT_ENABLE_DEFAULT__SHIFT 0xa
8597#define VM_CONTEXT11_CNTL__DUMMY_PAGE_PROTECTION_FAULT_ENABLE_INTERRUPT__SHIFT 0xb
8598#define VM_CONTEXT11_CNTL__DUMMY_PAGE_PROTECTION_FAULT_ENABLE_DEFAULT__SHIFT 0xc
8599#define VM_CONTEXT11_CNTL__PDE0_PROTECTION_FAULT_ENABLE_INTERRUPT__SHIFT 0xd
8600#define VM_CONTEXT11_CNTL__PDE0_PROTECTION_FAULT_ENABLE_DEFAULT__SHIFT 0xe
8601#define VM_CONTEXT11_CNTL__VALID_PROTECTION_FAULT_ENABLE_INTERRUPT__SHIFT 0xf
8602#define VM_CONTEXT11_CNTL__VALID_PROTECTION_FAULT_ENABLE_DEFAULT__SHIFT 0x10
8603#define VM_CONTEXT11_CNTL__READ_PROTECTION_FAULT_ENABLE_INTERRUPT__SHIFT 0x11
8604#define VM_CONTEXT11_CNTL__READ_PROTECTION_FAULT_ENABLE_DEFAULT__SHIFT 0x12
8605#define VM_CONTEXT11_CNTL__WRITE_PROTECTION_FAULT_ENABLE_INTERRUPT__SHIFT 0x13
8606#define VM_CONTEXT11_CNTL__WRITE_PROTECTION_FAULT_ENABLE_DEFAULT__SHIFT 0x14
8607#define VM_CONTEXT11_CNTL__EXECUTE_PROTECTION_FAULT_ENABLE_INTERRUPT__SHIFT 0x15
8608#define VM_CONTEXT11_CNTL__EXECUTE_PROTECTION_FAULT_ENABLE_DEFAULT__SHIFT 0x16
8609#define VM_CONTEXT11_CNTL__ENABLE_CONTEXT_MASK 0x00000001L
8610#define VM_CONTEXT11_CNTL__PAGE_TABLE_DEPTH_MASK 0x00000006L
8611#define VM_CONTEXT11_CNTL__PAGE_TABLE_BLOCK_SIZE_MASK 0x00000078L
8612#define VM_CONTEXT11_CNTL__RETRY_PERMISSION_OR_INVALID_PAGE_FAULT_MASK 0x00000080L
8613#define VM_CONTEXT11_CNTL__RETRY_OTHER_FAULT_MASK 0x00000100L
8614#define VM_CONTEXT11_CNTL__RANGE_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK 0x00000200L
8615#define VM_CONTEXT11_CNTL__RANGE_PROTECTION_FAULT_ENABLE_DEFAULT_MASK 0x00000400L
8616#define VM_CONTEXT11_CNTL__DUMMY_PAGE_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK 0x00000800L
8617#define VM_CONTEXT11_CNTL__DUMMY_PAGE_PROTECTION_FAULT_ENABLE_DEFAULT_MASK 0x00001000L
8618#define VM_CONTEXT11_CNTL__PDE0_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK 0x00002000L
8619#define VM_CONTEXT11_CNTL__PDE0_PROTECTION_FAULT_ENABLE_DEFAULT_MASK 0x00004000L
8620#define VM_CONTEXT11_CNTL__VALID_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK 0x00008000L
8621#define VM_CONTEXT11_CNTL__VALID_PROTECTION_FAULT_ENABLE_DEFAULT_MASK 0x00010000L
8622#define VM_CONTEXT11_CNTL__READ_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK 0x00020000L
8623#define VM_CONTEXT11_CNTL__READ_PROTECTION_FAULT_ENABLE_DEFAULT_MASK 0x00040000L
8624#define VM_CONTEXT11_CNTL__WRITE_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK 0x00080000L
8625#define VM_CONTEXT11_CNTL__WRITE_PROTECTION_FAULT_ENABLE_DEFAULT_MASK 0x00100000L
8626#define VM_CONTEXT11_CNTL__EXECUTE_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK 0x00200000L
8627#define VM_CONTEXT11_CNTL__EXECUTE_PROTECTION_FAULT_ENABLE_DEFAULT_MASK 0x00400000L
8628//VM_CONTEXT12_CNTL
8629#define VM_CONTEXT12_CNTL__ENABLE_CONTEXT__SHIFT 0x0
8630#define VM_CONTEXT12_CNTL__PAGE_TABLE_DEPTH__SHIFT 0x1
8631#define VM_CONTEXT12_CNTL__PAGE_TABLE_BLOCK_SIZE__SHIFT 0x3
8632#define VM_CONTEXT12_CNTL__RETRY_PERMISSION_OR_INVALID_PAGE_FAULT__SHIFT 0x7
8633#define VM_CONTEXT12_CNTL__RETRY_OTHER_FAULT__SHIFT 0x8
8634#define VM_CONTEXT12_CNTL__RANGE_PROTECTION_FAULT_ENABLE_INTERRUPT__SHIFT 0x9
8635#define VM_CONTEXT12_CNTL__RANGE_PROTECTION_FAULT_ENABLE_DEFAULT__SHIFT 0xa
8636#define VM_CONTEXT12_CNTL__DUMMY_PAGE_PROTECTION_FAULT_ENABLE_INTERRUPT__SHIFT 0xb
8637#define VM_CONTEXT12_CNTL__DUMMY_PAGE_PROTECTION_FAULT_ENABLE_DEFAULT__SHIFT 0xc
8638#define VM_CONTEXT12_CNTL__PDE0_PROTECTION_FAULT_ENABLE_INTERRUPT__SHIFT 0xd
8639#define VM_CONTEXT12_CNTL__PDE0_PROTECTION_FAULT_ENABLE_DEFAULT__SHIFT 0xe
8640#define VM_CONTEXT12_CNTL__VALID_PROTECTION_FAULT_ENABLE_INTERRUPT__SHIFT 0xf
8641#define VM_CONTEXT12_CNTL__VALID_PROTECTION_FAULT_ENABLE_DEFAULT__SHIFT 0x10
8642#define VM_CONTEXT12_CNTL__READ_PROTECTION_FAULT_ENABLE_INTERRUPT__SHIFT 0x11
8643#define VM_CONTEXT12_CNTL__READ_PROTECTION_FAULT_ENABLE_DEFAULT__SHIFT 0x12
8644#define VM_CONTEXT12_CNTL__WRITE_PROTECTION_FAULT_ENABLE_INTERRUPT__SHIFT 0x13
8645#define VM_CONTEXT12_CNTL__WRITE_PROTECTION_FAULT_ENABLE_DEFAULT__SHIFT 0x14
8646#define VM_CONTEXT12_CNTL__EXECUTE_PROTECTION_FAULT_ENABLE_INTERRUPT__SHIFT 0x15
8647#define VM_CONTEXT12_CNTL__EXECUTE_PROTECTION_FAULT_ENABLE_DEFAULT__SHIFT 0x16
8648#define VM_CONTEXT12_CNTL__ENABLE_CONTEXT_MASK 0x00000001L
8649#define VM_CONTEXT12_CNTL__PAGE_TABLE_DEPTH_MASK 0x00000006L
8650#define VM_CONTEXT12_CNTL__PAGE_TABLE_BLOCK_SIZE_MASK 0x00000078L
8651#define VM_CONTEXT12_CNTL__RETRY_PERMISSION_OR_INVALID_PAGE_FAULT_MASK 0x00000080L
8652#define VM_CONTEXT12_CNTL__RETRY_OTHER_FAULT_MASK 0x00000100L
8653#define VM_CONTEXT12_CNTL__RANGE_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK 0x00000200L
8654#define VM_CONTEXT12_CNTL__RANGE_PROTECTION_FAULT_ENABLE_DEFAULT_MASK 0x00000400L
8655#define VM_CONTEXT12_CNTL__DUMMY_PAGE_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK 0x00000800L
8656#define VM_CONTEXT12_CNTL__DUMMY_PAGE_PROTECTION_FAULT_ENABLE_DEFAULT_MASK 0x00001000L
8657#define VM_CONTEXT12_CNTL__PDE0_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK 0x00002000L
8658#define VM_CONTEXT12_CNTL__PDE0_PROTECTION_FAULT_ENABLE_DEFAULT_MASK 0x00004000L
8659#define VM_CONTEXT12_CNTL__VALID_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK 0x00008000L
8660#define VM_CONTEXT12_CNTL__VALID_PROTECTION_FAULT_ENABLE_DEFAULT_MASK 0x00010000L
8661#define VM_CONTEXT12_CNTL__READ_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK 0x00020000L
8662#define VM_CONTEXT12_CNTL__READ_PROTECTION_FAULT_ENABLE_DEFAULT_MASK 0x00040000L
8663#define VM_CONTEXT12_CNTL__WRITE_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK 0x00080000L
8664#define VM_CONTEXT12_CNTL__WRITE_PROTECTION_FAULT_ENABLE_DEFAULT_MASK 0x00100000L
8665#define VM_CONTEXT12_CNTL__EXECUTE_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK 0x00200000L
8666#define VM_CONTEXT12_CNTL__EXECUTE_PROTECTION_FAULT_ENABLE_DEFAULT_MASK 0x00400000L
8667//VM_CONTEXT13_CNTL
8668#define VM_CONTEXT13_CNTL__ENABLE_CONTEXT__SHIFT 0x0
8669#define VM_CONTEXT13_CNTL__PAGE_TABLE_DEPTH__SHIFT 0x1
8670#define VM_CONTEXT13_CNTL__PAGE_TABLE_BLOCK_SIZE__SHIFT 0x3
8671#define VM_CONTEXT13_CNTL__RETRY_PERMISSION_OR_INVALID_PAGE_FAULT__SHIFT 0x7
8672#define VM_CONTEXT13_CNTL__RETRY_OTHER_FAULT__SHIFT 0x8
8673#define VM_CONTEXT13_CNTL__RANGE_PROTECTION_FAULT_ENABLE_INTERRUPT__SHIFT 0x9
8674#define VM_CONTEXT13_CNTL__RANGE_PROTECTION_FAULT_ENABLE_DEFAULT__SHIFT 0xa
8675#define VM_CONTEXT13_CNTL__DUMMY_PAGE_PROTECTION_FAULT_ENABLE_INTERRUPT__SHIFT 0xb
8676#define VM_CONTEXT13_CNTL__DUMMY_PAGE_PROTECTION_FAULT_ENABLE_DEFAULT__SHIFT 0xc
8677#define VM_CONTEXT13_CNTL__PDE0_PROTECTION_FAULT_ENABLE_INTERRUPT__SHIFT 0xd
8678#define VM_CONTEXT13_CNTL__PDE0_PROTECTION_FAULT_ENABLE_DEFAULT__SHIFT 0xe
8679#define VM_CONTEXT13_CNTL__VALID_PROTECTION_FAULT_ENABLE_INTERRUPT__SHIFT 0xf
8680#define VM_CONTEXT13_CNTL__VALID_PROTECTION_FAULT_ENABLE_DEFAULT__SHIFT 0x10
8681#define VM_CONTEXT13_CNTL__READ_PROTECTION_FAULT_ENABLE_INTERRUPT__SHIFT 0x11
8682#define VM_CONTEXT13_CNTL__READ_PROTECTION_FAULT_ENABLE_DEFAULT__SHIFT 0x12
8683#define VM_CONTEXT13_CNTL__WRITE_PROTECTION_FAULT_ENABLE_INTERRUPT__SHIFT 0x13
8684#define VM_CONTEXT13_CNTL__WRITE_PROTECTION_FAULT_ENABLE_DEFAULT__SHIFT 0x14
8685#define VM_CONTEXT13_CNTL__EXECUTE_PROTECTION_FAULT_ENABLE_INTERRUPT__SHIFT 0x15
8686#define VM_CONTEXT13_CNTL__EXECUTE_PROTECTION_FAULT_ENABLE_DEFAULT__SHIFT 0x16
8687#define VM_CONTEXT13_CNTL__ENABLE_CONTEXT_MASK 0x00000001L
8688#define VM_CONTEXT13_CNTL__PAGE_TABLE_DEPTH_MASK 0x00000006L
8689#define VM_CONTEXT13_CNTL__PAGE_TABLE_BLOCK_SIZE_MASK 0x00000078L
8690#define VM_CONTEXT13_CNTL__RETRY_PERMISSION_OR_INVALID_PAGE_FAULT_MASK 0x00000080L
8691#define VM_CONTEXT13_CNTL__RETRY_OTHER_FAULT_MASK 0x00000100L
8692#define VM_CONTEXT13_CNTL__RANGE_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK 0x00000200L
8693#define VM_CONTEXT13_CNTL__RANGE_PROTECTION_FAULT_ENABLE_DEFAULT_MASK 0x00000400L
8694#define VM_CONTEXT13_CNTL__DUMMY_PAGE_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK 0x00000800L
8695#define VM_CONTEXT13_CNTL__DUMMY_PAGE_PROTECTION_FAULT_ENABLE_DEFAULT_MASK 0x00001000L
8696#define VM_CONTEXT13_CNTL__PDE0_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK 0x00002000L
8697#define VM_CONTEXT13_CNTL__PDE0_PROTECTION_FAULT_ENABLE_DEFAULT_MASK 0x00004000L
8698#define VM_CONTEXT13_CNTL__VALID_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK 0x00008000L
8699#define VM_CONTEXT13_CNTL__VALID_PROTECTION_FAULT_ENABLE_DEFAULT_MASK 0x00010000L
8700#define VM_CONTEXT13_CNTL__READ_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK 0x00020000L
8701#define VM_CONTEXT13_CNTL__READ_PROTECTION_FAULT_ENABLE_DEFAULT_MASK 0x00040000L
8702#define VM_CONTEXT13_CNTL__WRITE_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK 0x00080000L
8703#define VM_CONTEXT13_CNTL__WRITE_PROTECTION_FAULT_ENABLE_DEFAULT_MASK 0x00100000L
8704#define VM_CONTEXT13_CNTL__EXECUTE_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK 0x00200000L
8705#define VM_CONTEXT13_CNTL__EXECUTE_PROTECTION_FAULT_ENABLE_DEFAULT_MASK 0x00400000L
8706//VM_CONTEXT14_CNTL
8707#define VM_CONTEXT14_CNTL__ENABLE_CONTEXT__SHIFT 0x0
8708#define VM_CONTEXT14_CNTL__PAGE_TABLE_DEPTH__SHIFT 0x1
8709#define VM_CONTEXT14_CNTL__PAGE_TABLE_BLOCK_SIZE__SHIFT 0x3
8710#define VM_CONTEXT14_CNTL__RETRY_PERMISSION_OR_INVALID_PAGE_FAULT__SHIFT 0x7
8711#define VM_CONTEXT14_CNTL__RETRY_OTHER_FAULT__SHIFT 0x8
8712#define VM_CONTEXT14_CNTL__RANGE_PROTECTION_FAULT_ENABLE_INTERRUPT__SHIFT 0x9
8713#define VM_CONTEXT14_CNTL__RANGE_PROTECTION_FAULT_ENABLE_DEFAULT__SHIFT 0xa
8714#define VM_CONTEXT14_CNTL__DUMMY_PAGE_PROTECTION_FAULT_ENABLE_INTERRUPT__SHIFT 0xb
8715#define VM_CONTEXT14_CNTL__DUMMY_PAGE_PROTECTION_FAULT_ENABLE_DEFAULT__SHIFT 0xc
8716#define VM_CONTEXT14_CNTL__PDE0_PROTECTION_FAULT_ENABLE_INTERRUPT__SHIFT 0xd
8717#define VM_CONTEXT14_CNTL__PDE0_PROTECTION_FAULT_ENABLE_DEFAULT__SHIFT 0xe
8718#define VM_CONTEXT14_CNTL__VALID_PROTECTION_FAULT_ENABLE_INTERRUPT__SHIFT 0xf
8719#define VM_CONTEXT14_CNTL__VALID_PROTECTION_FAULT_ENABLE_DEFAULT__SHIFT 0x10
8720#define VM_CONTEXT14_CNTL__READ_PROTECTION_FAULT_ENABLE_INTERRUPT__SHIFT 0x11
8721#define VM_CONTEXT14_CNTL__READ_PROTECTION_FAULT_ENABLE_DEFAULT__SHIFT 0x12
8722#define VM_CONTEXT14_CNTL__WRITE_PROTECTION_FAULT_ENABLE_INTERRUPT__SHIFT 0x13
8723#define VM_CONTEXT14_CNTL__WRITE_PROTECTION_FAULT_ENABLE_DEFAULT__SHIFT 0x14
8724#define VM_CONTEXT14_CNTL__EXECUTE_PROTECTION_FAULT_ENABLE_INTERRUPT__SHIFT 0x15
8725#define VM_CONTEXT14_CNTL__EXECUTE_PROTECTION_FAULT_ENABLE_DEFAULT__SHIFT 0x16
8726#define VM_CONTEXT14_CNTL__ENABLE_CONTEXT_MASK 0x00000001L
8727#define VM_CONTEXT14_CNTL__PAGE_TABLE_DEPTH_MASK 0x00000006L
8728#define VM_CONTEXT14_CNTL__PAGE_TABLE_BLOCK_SIZE_MASK 0x00000078L
8729#define VM_CONTEXT14_CNTL__RETRY_PERMISSION_OR_INVALID_PAGE_FAULT_MASK 0x00000080L
8730#define VM_CONTEXT14_CNTL__RETRY_OTHER_FAULT_MASK 0x00000100L
8731#define VM_CONTEXT14_CNTL__RANGE_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK 0x00000200L
8732#define VM_CONTEXT14_CNTL__RANGE_PROTECTION_FAULT_ENABLE_DEFAULT_MASK 0x00000400L
8733#define VM_CONTEXT14_CNTL__DUMMY_PAGE_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK 0x00000800L
8734#define VM_CONTEXT14_CNTL__DUMMY_PAGE_PROTECTION_FAULT_ENABLE_DEFAULT_MASK 0x00001000L
8735#define VM_CONTEXT14_CNTL__PDE0_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK 0x00002000L
8736#define VM_CONTEXT14_CNTL__PDE0_PROTECTION_FAULT_ENABLE_DEFAULT_MASK 0x00004000L
8737#define VM_CONTEXT14_CNTL__VALID_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK 0x00008000L
8738#define VM_CONTEXT14_CNTL__VALID_PROTECTION_FAULT_ENABLE_DEFAULT_MASK 0x00010000L
8739#define VM_CONTEXT14_CNTL__READ_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK 0x00020000L
8740#define VM_CONTEXT14_CNTL__READ_PROTECTION_FAULT_ENABLE_DEFAULT_MASK 0x00040000L
8741#define VM_CONTEXT14_CNTL__WRITE_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK 0x00080000L
8742#define VM_CONTEXT14_CNTL__WRITE_PROTECTION_FAULT_ENABLE_DEFAULT_MASK 0x00100000L
8743#define VM_CONTEXT14_CNTL__EXECUTE_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK 0x00200000L
8744#define VM_CONTEXT14_CNTL__EXECUTE_PROTECTION_FAULT_ENABLE_DEFAULT_MASK 0x00400000L
8745//VM_CONTEXT15_CNTL
8746#define VM_CONTEXT15_CNTL__ENABLE_CONTEXT__SHIFT 0x0
8747#define VM_CONTEXT15_CNTL__PAGE_TABLE_DEPTH__SHIFT 0x1
8748#define VM_CONTEXT15_CNTL__PAGE_TABLE_BLOCK_SIZE__SHIFT 0x3
8749#define VM_CONTEXT15_CNTL__RETRY_PERMISSION_OR_INVALID_PAGE_FAULT__SHIFT 0x7
8750#define VM_CONTEXT15_CNTL__RETRY_OTHER_FAULT__SHIFT 0x8
8751#define VM_CONTEXT15_CNTL__RANGE_PROTECTION_FAULT_ENABLE_INTERRUPT__SHIFT 0x9
8752#define VM_CONTEXT15_CNTL__RANGE_PROTECTION_FAULT_ENABLE_DEFAULT__SHIFT 0xa
8753#define VM_CONTEXT15_CNTL__DUMMY_PAGE_PROTECTION_FAULT_ENABLE_INTERRUPT__SHIFT 0xb
8754#define VM_CONTEXT15_CNTL__DUMMY_PAGE_PROTECTION_FAULT_ENABLE_DEFAULT__SHIFT 0xc
8755#define VM_CONTEXT15_CNTL__PDE0_PROTECTION_FAULT_ENABLE_INTERRUPT__SHIFT 0xd
8756#define VM_CONTEXT15_CNTL__PDE0_PROTECTION_FAULT_ENABLE_DEFAULT__SHIFT 0xe
8757#define VM_CONTEXT15_CNTL__VALID_PROTECTION_FAULT_ENABLE_INTERRUPT__SHIFT 0xf
8758#define VM_CONTEXT15_CNTL__VALID_PROTECTION_FAULT_ENABLE_DEFAULT__SHIFT 0x10
8759#define VM_CONTEXT15_CNTL__READ_PROTECTION_FAULT_ENABLE_INTERRUPT__SHIFT 0x11
8760#define VM_CONTEXT15_CNTL__READ_PROTECTION_FAULT_ENABLE_DEFAULT__SHIFT 0x12
8761#define VM_CONTEXT15_CNTL__WRITE_PROTECTION_FAULT_ENABLE_INTERRUPT__SHIFT 0x13
8762#define VM_CONTEXT15_CNTL__WRITE_PROTECTION_FAULT_ENABLE_DEFAULT__SHIFT 0x14
8763#define VM_CONTEXT15_CNTL__EXECUTE_PROTECTION_FAULT_ENABLE_INTERRUPT__SHIFT 0x15
8764#define VM_CONTEXT15_CNTL__EXECUTE_PROTECTION_FAULT_ENABLE_DEFAULT__SHIFT 0x16
8765#define VM_CONTEXT15_CNTL__ENABLE_CONTEXT_MASK 0x00000001L
8766#define VM_CONTEXT15_CNTL__PAGE_TABLE_DEPTH_MASK 0x00000006L
8767#define VM_CONTEXT15_CNTL__PAGE_TABLE_BLOCK_SIZE_MASK 0x00000078L
8768#define VM_CONTEXT15_CNTL__RETRY_PERMISSION_OR_INVALID_PAGE_FAULT_MASK 0x00000080L
8769#define VM_CONTEXT15_CNTL__RETRY_OTHER_FAULT_MASK 0x00000100L
8770#define VM_CONTEXT15_CNTL__RANGE_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK 0x00000200L
8771#define VM_CONTEXT15_CNTL__RANGE_PROTECTION_FAULT_ENABLE_DEFAULT_MASK 0x00000400L
8772#define VM_CONTEXT15_CNTL__DUMMY_PAGE_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK 0x00000800L
8773#define VM_CONTEXT15_CNTL__DUMMY_PAGE_PROTECTION_FAULT_ENABLE_DEFAULT_MASK 0x00001000L
8774#define VM_CONTEXT15_CNTL__PDE0_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK 0x00002000L
8775#define VM_CONTEXT15_CNTL__PDE0_PROTECTION_FAULT_ENABLE_DEFAULT_MASK 0x00004000L
8776#define VM_CONTEXT15_CNTL__VALID_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK 0x00008000L
8777#define VM_CONTEXT15_CNTL__VALID_PROTECTION_FAULT_ENABLE_DEFAULT_MASK 0x00010000L
8778#define VM_CONTEXT15_CNTL__READ_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK 0x00020000L
8779#define VM_CONTEXT15_CNTL__READ_PROTECTION_FAULT_ENABLE_DEFAULT_MASK 0x00040000L
8780#define VM_CONTEXT15_CNTL__WRITE_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK 0x00080000L
8781#define VM_CONTEXT15_CNTL__WRITE_PROTECTION_FAULT_ENABLE_DEFAULT_MASK 0x00100000L
8782#define VM_CONTEXT15_CNTL__EXECUTE_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK 0x00200000L
8783#define VM_CONTEXT15_CNTL__EXECUTE_PROTECTION_FAULT_ENABLE_DEFAULT_MASK 0x00400000L
8784//VM_CONTEXTS_DISABLE
8785#define VM_CONTEXTS_DISABLE__DISABLE_CONTEXT_0__SHIFT 0x0
8786#define VM_CONTEXTS_DISABLE__DISABLE_CONTEXT_1__SHIFT 0x1
8787#define VM_CONTEXTS_DISABLE__DISABLE_CONTEXT_2__SHIFT 0x2
8788#define VM_CONTEXTS_DISABLE__DISABLE_CONTEXT_3__SHIFT 0x3
8789#define VM_CONTEXTS_DISABLE__DISABLE_CONTEXT_4__SHIFT 0x4
8790#define VM_CONTEXTS_DISABLE__DISABLE_CONTEXT_5__SHIFT 0x5
8791#define VM_CONTEXTS_DISABLE__DISABLE_CONTEXT_6__SHIFT 0x6
8792#define VM_CONTEXTS_DISABLE__DISABLE_CONTEXT_7__SHIFT 0x7
8793#define VM_CONTEXTS_DISABLE__DISABLE_CONTEXT_8__SHIFT 0x8
8794#define VM_CONTEXTS_DISABLE__DISABLE_CONTEXT_9__SHIFT 0x9
8795#define VM_CONTEXTS_DISABLE__DISABLE_CONTEXT_10__SHIFT 0xa
8796#define VM_CONTEXTS_DISABLE__DISABLE_CONTEXT_11__SHIFT 0xb
8797#define VM_CONTEXTS_DISABLE__DISABLE_CONTEXT_12__SHIFT 0xc
8798#define VM_CONTEXTS_DISABLE__DISABLE_CONTEXT_13__SHIFT 0xd
8799#define VM_CONTEXTS_DISABLE__DISABLE_CONTEXT_14__SHIFT 0xe
8800#define VM_CONTEXTS_DISABLE__DISABLE_CONTEXT_15__SHIFT 0xf
8801#define VM_CONTEXTS_DISABLE__DISABLE_CONTEXT_0_MASK 0x00000001L
8802#define VM_CONTEXTS_DISABLE__DISABLE_CONTEXT_1_MASK 0x00000002L
8803#define VM_CONTEXTS_DISABLE__DISABLE_CONTEXT_2_MASK 0x00000004L
8804#define VM_CONTEXTS_DISABLE__DISABLE_CONTEXT_3_MASK 0x00000008L
8805#define VM_CONTEXTS_DISABLE__DISABLE_CONTEXT_4_MASK 0x00000010L
8806#define VM_CONTEXTS_DISABLE__DISABLE_CONTEXT_5_MASK 0x00000020L
8807#define VM_CONTEXTS_DISABLE__DISABLE_CONTEXT_6_MASK 0x00000040L
8808#define VM_CONTEXTS_DISABLE__DISABLE_CONTEXT_7_MASK 0x00000080L
8809#define VM_CONTEXTS_DISABLE__DISABLE_CONTEXT_8_MASK 0x00000100L
8810#define VM_CONTEXTS_DISABLE__DISABLE_CONTEXT_9_MASK 0x00000200L
8811#define VM_CONTEXTS_DISABLE__DISABLE_CONTEXT_10_MASK 0x00000400L
8812#define VM_CONTEXTS_DISABLE__DISABLE_CONTEXT_11_MASK 0x00000800L
8813#define VM_CONTEXTS_DISABLE__DISABLE_CONTEXT_12_MASK 0x00001000L
8814#define VM_CONTEXTS_DISABLE__DISABLE_CONTEXT_13_MASK 0x00002000L
8815#define VM_CONTEXTS_DISABLE__DISABLE_CONTEXT_14_MASK 0x00004000L
8816#define VM_CONTEXTS_DISABLE__DISABLE_CONTEXT_15_MASK 0x00008000L
8817//VM_INVALIDATE_ENG0_SEM
8818#define VM_INVALIDATE_ENG0_SEM__SEMAPHORE__SHIFT 0x0
8819#define VM_INVALIDATE_ENG0_SEM__SEMAPHORE_MASK 0x00000001L
8820//VM_INVALIDATE_ENG1_SEM
8821#define VM_INVALIDATE_ENG1_SEM__SEMAPHORE__SHIFT 0x0
8822#define VM_INVALIDATE_ENG1_SEM__SEMAPHORE_MASK 0x00000001L
8823//VM_INVALIDATE_ENG2_SEM
8824#define VM_INVALIDATE_ENG2_SEM__SEMAPHORE__SHIFT 0x0
8825#define VM_INVALIDATE_ENG2_SEM__SEMAPHORE_MASK 0x00000001L
8826//VM_INVALIDATE_ENG3_SEM
8827#define VM_INVALIDATE_ENG3_SEM__SEMAPHORE__SHIFT 0x0
8828#define VM_INVALIDATE_ENG3_SEM__SEMAPHORE_MASK 0x00000001L
8829//VM_INVALIDATE_ENG4_SEM
8830#define VM_INVALIDATE_ENG4_SEM__SEMAPHORE__SHIFT 0x0
8831#define VM_INVALIDATE_ENG4_SEM__SEMAPHORE_MASK 0x00000001L
8832//VM_INVALIDATE_ENG5_SEM
8833#define VM_INVALIDATE_ENG5_SEM__SEMAPHORE__SHIFT 0x0
8834#define VM_INVALIDATE_ENG5_SEM__SEMAPHORE_MASK 0x00000001L
8835//VM_INVALIDATE_ENG6_SEM
8836#define VM_INVALIDATE_ENG6_SEM__SEMAPHORE__SHIFT 0x0
8837#define VM_INVALIDATE_ENG6_SEM__SEMAPHORE_MASK 0x00000001L
8838//VM_INVALIDATE_ENG7_SEM
8839#define VM_INVALIDATE_ENG7_SEM__SEMAPHORE__SHIFT 0x0
8840#define VM_INVALIDATE_ENG7_SEM__SEMAPHORE_MASK 0x00000001L
8841//VM_INVALIDATE_ENG8_SEM
8842#define VM_INVALIDATE_ENG8_SEM__SEMAPHORE__SHIFT 0x0
8843#define VM_INVALIDATE_ENG8_SEM__SEMAPHORE_MASK 0x00000001L
8844//VM_INVALIDATE_ENG9_SEM
8845#define VM_INVALIDATE_ENG9_SEM__SEMAPHORE__SHIFT 0x0
8846#define VM_INVALIDATE_ENG9_SEM__SEMAPHORE_MASK 0x00000001L
8847//VM_INVALIDATE_ENG10_SEM
8848#define VM_INVALIDATE_ENG10_SEM__SEMAPHORE__SHIFT 0x0
8849#define VM_INVALIDATE_ENG10_SEM__SEMAPHORE_MASK 0x00000001L
8850//VM_INVALIDATE_ENG11_SEM
8851#define VM_INVALIDATE_ENG11_SEM__SEMAPHORE__SHIFT 0x0
8852#define VM_INVALIDATE_ENG11_SEM__SEMAPHORE_MASK 0x00000001L
8853//VM_INVALIDATE_ENG12_SEM
8854#define VM_INVALIDATE_ENG12_SEM__SEMAPHORE__SHIFT 0x0
8855#define VM_INVALIDATE_ENG12_SEM__SEMAPHORE_MASK 0x00000001L
8856//VM_INVALIDATE_ENG13_SEM
8857#define VM_INVALIDATE_ENG13_SEM__SEMAPHORE__SHIFT 0x0
8858#define VM_INVALIDATE_ENG13_SEM__SEMAPHORE_MASK 0x00000001L
8859//VM_INVALIDATE_ENG14_SEM
8860#define VM_INVALIDATE_ENG14_SEM__SEMAPHORE__SHIFT 0x0
8861#define VM_INVALIDATE_ENG14_SEM__SEMAPHORE_MASK 0x00000001L
8862//VM_INVALIDATE_ENG15_SEM
8863#define VM_INVALIDATE_ENG15_SEM__SEMAPHORE__SHIFT 0x0
8864#define VM_INVALIDATE_ENG15_SEM__SEMAPHORE_MASK 0x00000001L
8865//VM_INVALIDATE_ENG16_SEM
8866#define VM_INVALIDATE_ENG16_SEM__SEMAPHORE__SHIFT 0x0
8867#define VM_INVALIDATE_ENG16_SEM__SEMAPHORE_MASK 0x00000001L
8868//VM_INVALIDATE_ENG17_SEM
8869#define VM_INVALIDATE_ENG17_SEM__SEMAPHORE__SHIFT 0x0
8870#define VM_INVALIDATE_ENG17_SEM__SEMAPHORE_MASK 0x00000001L
8871//VM_INVALIDATE_ENG0_REQ
8872#define VM_INVALIDATE_ENG0_REQ__PER_VMID_INVALIDATE_REQ__SHIFT 0x0
8873#define VM_INVALIDATE_ENG0_REQ__FLUSH_TYPE__SHIFT 0x10
8874#define VM_INVALIDATE_ENG0_REQ__INVALIDATE_L2_PTES__SHIFT 0x12
8875#define VM_INVALIDATE_ENG0_REQ__INVALIDATE_L2_PDE0__SHIFT 0x13
8876#define VM_INVALIDATE_ENG0_REQ__INVALIDATE_L2_PDE1__SHIFT 0x14
8877#define VM_INVALIDATE_ENG0_REQ__INVALIDATE_L2_PDE2__SHIFT 0x15
8878#define VM_INVALIDATE_ENG0_REQ__INVALIDATE_L1_PTES__SHIFT 0x16
8879#define VM_INVALIDATE_ENG0_REQ__CLEAR_PROTECTION_FAULT_STATUS_ADDR__SHIFT 0x17
8880#define VM_INVALIDATE_ENG0_REQ__PER_VMID_INVALIDATE_REQ_MASK 0x0000FFFFL
8881#define VM_INVALIDATE_ENG0_REQ__FLUSH_TYPE_MASK 0x00030000L
8882#define VM_INVALIDATE_ENG0_REQ__INVALIDATE_L2_PTES_MASK 0x00040000L
8883#define VM_INVALIDATE_ENG0_REQ__INVALIDATE_L2_PDE0_MASK 0x00080000L
8884#define VM_INVALIDATE_ENG0_REQ__INVALIDATE_L2_PDE1_MASK 0x00100000L
8885#define VM_INVALIDATE_ENG0_REQ__INVALIDATE_L2_PDE2_MASK 0x00200000L
8886#define VM_INVALIDATE_ENG0_REQ__INVALIDATE_L1_PTES_MASK 0x00400000L
8887#define VM_INVALIDATE_ENG0_REQ__CLEAR_PROTECTION_FAULT_STATUS_ADDR_MASK 0x00800000L
8888//VM_INVALIDATE_ENG1_REQ
8889#define VM_INVALIDATE_ENG1_REQ__PER_VMID_INVALIDATE_REQ__SHIFT 0x0
8890#define VM_INVALIDATE_ENG1_REQ__FLUSH_TYPE__SHIFT 0x10
8891#define VM_INVALIDATE_ENG1_REQ__INVALIDATE_L2_PTES__SHIFT 0x12
8892#define VM_INVALIDATE_ENG1_REQ__INVALIDATE_L2_PDE0__SHIFT 0x13
8893#define VM_INVALIDATE_ENG1_REQ__INVALIDATE_L2_PDE1__SHIFT 0x14
8894#define VM_INVALIDATE_ENG1_REQ__INVALIDATE_L2_PDE2__SHIFT 0x15
8895#define VM_INVALIDATE_ENG1_REQ__INVALIDATE_L1_PTES__SHIFT 0x16
8896#define VM_INVALIDATE_ENG1_REQ__CLEAR_PROTECTION_FAULT_STATUS_ADDR__SHIFT 0x17
8897#define VM_INVALIDATE_ENG1_REQ__PER_VMID_INVALIDATE_REQ_MASK 0x0000FFFFL
8898#define VM_INVALIDATE_ENG1_REQ__FLUSH_TYPE_MASK 0x00030000L
8899#define VM_INVALIDATE_ENG1_REQ__INVALIDATE_L2_PTES_MASK 0x00040000L
8900#define VM_INVALIDATE_ENG1_REQ__INVALIDATE_L2_PDE0_MASK 0x00080000L
8901#define VM_INVALIDATE_ENG1_REQ__INVALIDATE_L2_PDE1_MASK 0x00100000L
8902#define VM_INVALIDATE_ENG1_REQ__INVALIDATE_L2_PDE2_MASK 0x00200000L
8903#define VM_INVALIDATE_ENG1_REQ__INVALIDATE_L1_PTES_MASK 0x00400000L
8904#define VM_INVALIDATE_ENG1_REQ__CLEAR_PROTECTION_FAULT_STATUS_ADDR_MASK 0x00800000L
8905//VM_INVALIDATE_ENG2_REQ
8906#define VM_INVALIDATE_ENG2_REQ__PER_VMID_INVALIDATE_REQ__SHIFT 0x0
8907#define VM_INVALIDATE_ENG2_REQ__FLUSH_TYPE__SHIFT 0x10
8908#define VM_INVALIDATE_ENG2_REQ__INVALIDATE_L2_PTES__SHIFT 0x12
8909#define VM_INVALIDATE_ENG2_REQ__INVALIDATE_L2_PDE0__SHIFT 0x13
8910#define VM_INVALIDATE_ENG2_REQ__INVALIDATE_L2_PDE1__SHIFT 0x14
8911#define VM_INVALIDATE_ENG2_REQ__INVALIDATE_L2_PDE2__SHIFT 0x15
8912#define VM_INVALIDATE_ENG2_REQ__INVALIDATE_L1_PTES__SHIFT 0x16
8913#define VM_INVALIDATE_ENG2_REQ__CLEAR_PROTECTION_FAULT_STATUS_ADDR__SHIFT 0x17
8914#define VM_INVALIDATE_ENG2_REQ__PER_VMID_INVALIDATE_REQ_MASK 0x0000FFFFL
8915#define VM_INVALIDATE_ENG2_REQ__FLUSH_TYPE_MASK 0x00030000L
8916#define VM_INVALIDATE_ENG2_REQ__INVALIDATE_L2_PTES_MASK 0x00040000L
8917#define VM_INVALIDATE_ENG2_REQ__INVALIDATE_L2_PDE0_MASK 0x00080000L
8918#define VM_INVALIDATE_ENG2_REQ__INVALIDATE_L2_PDE1_MASK 0x00100000L
8919#define VM_INVALIDATE_ENG2_REQ__INVALIDATE_L2_PDE2_MASK 0x00200000L
8920#define VM_INVALIDATE_ENG2_REQ__INVALIDATE_L1_PTES_MASK 0x00400000L
8921#define VM_INVALIDATE_ENG2_REQ__CLEAR_PROTECTION_FAULT_STATUS_ADDR_MASK 0x00800000L
8922//VM_INVALIDATE_ENG3_REQ
8923#define VM_INVALIDATE_ENG3_REQ__PER_VMID_INVALIDATE_REQ__SHIFT 0x0
8924#define VM_INVALIDATE_ENG3_REQ__FLUSH_TYPE__SHIFT 0x10
8925#define VM_INVALIDATE_ENG3_REQ__INVALIDATE_L2_PTES__SHIFT 0x12
8926#define VM_INVALIDATE_ENG3_REQ__INVALIDATE_L2_PDE0__SHIFT 0x13
8927#define VM_INVALIDATE_ENG3_REQ__INVALIDATE_L2_PDE1__SHIFT 0x14
8928#define VM_INVALIDATE_ENG3_REQ__INVALIDATE_L2_PDE2__SHIFT 0x15
8929#define VM_INVALIDATE_ENG3_REQ__INVALIDATE_L1_PTES__SHIFT 0x16
8930#define VM_INVALIDATE_ENG3_REQ__CLEAR_PROTECTION_FAULT_STATUS_ADDR__SHIFT 0x17
8931#define VM_INVALIDATE_ENG3_REQ__PER_VMID_INVALIDATE_REQ_MASK 0x0000FFFFL
8932#define VM_INVALIDATE_ENG3_REQ__FLUSH_TYPE_MASK 0x00030000L
8933#define VM_INVALIDATE_ENG3_REQ__INVALIDATE_L2_PTES_MASK 0x00040000L
8934#define VM_INVALIDATE_ENG3_REQ__INVALIDATE_L2_PDE0_MASK 0x00080000L
8935#define VM_INVALIDATE_ENG3_REQ__INVALIDATE_L2_PDE1_MASK 0x00100000L
8936#define VM_INVALIDATE_ENG3_REQ__INVALIDATE_L2_PDE2_MASK 0x00200000L
8937#define VM_INVALIDATE_ENG3_REQ__INVALIDATE_L1_PTES_MASK 0x00400000L
8938#define VM_INVALIDATE_ENG3_REQ__CLEAR_PROTECTION_FAULT_STATUS_ADDR_MASK 0x00800000L
8939//VM_INVALIDATE_ENG4_REQ
8940#define VM_INVALIDATE_ENG4_REQ__PER_VMID_INVALIDATE_REQ__SHIFT 0x0
8941#define VM_INVALIDATE_ENG4_REQ__FLUSH_TYPE__SHIFT 0x10
8942#define VM_INVALIDATE_ENG4_REQ__INVALIDATE_L2_PTES__SHIFT 0x12
8943#define VM_INVALIDATE_ENG4_REQ__INVALIDATE_L2_PDE0__SHIFT 0x13
8944#define VM_INVALIDATE_ENG4_REQ__INVALIDATE_L2_PDE1__SHIFT 0x14
8945#define VM_INVALIDATE_ENG4_REQ__INVALIDATE_L2_PDE2__SHIFT 0x15
8946#define VM_INVALIDATE_ENG4_REQ__INVALIDATE_L1_PTES__SHIFT 0x16
8947#define VM_INVALIDATE_ENG4_REQ__CLEAR_PROTECTION_FAULT_STATUS_ADDR__SHIFT 0x17
8948#define VM_INVALIDATE_ENG4_REQ__PER_VMID_INVALIDATE_REQ_MASK 0x0000FFFFL
8949#define VM_INVALIDATE_ENG4_REQ__FLUSH_TYPE_MASK 0x00030000L
8950#define VM_INVALIDATE_ENG4_REQ__INVALIDATE_L2_PTES_MASK 0x00040000L
8951#define VM_INVALIDATE_ENG4_REQ__INVALIDATE_L2_PDE0_MASK 0x00080000L
8952#define VM_INVALIDATE_ENG4_REQ__INVALIDATE_L2_PDE1_MASK 0x00100000L
8953#define VM_INVALIDATE_ENG4_REQ__INVALIDATE_L2_PDE2_MASK 0x00200000L
8954#define VM_INVALIDATE_ENG4_REQ__INVALIDATE_L1_PTES_MASK 0x00400000L
8955#define VM_INVALIDATE_ENG4_REQ__CLEAR_PROTECTION_FAULT_STATUS_ADDR_MASK 0x00800000L
8956//VM_INVALIDATE_ENG5_REQ
8957#define VM_INVALIDATE_ENG5_REQ__PER_VMID_INVALIDATE_REQ__SHIFT 0x0
8958#define VM_INVALIDATE_ENG5_REQ__FLUSH_TYPE__SHIFT 0x10
8959#define VM_INVALIDATE_ENG5_REQ__INVALIDATE_L2_PTES__SHIFT 0x12
8960#define VM_INVALIDATE_ENG5_REQ__INVALIDATE_L2_PDE0__SHIFT 0x13
8961#define VM_INVALIDATE_ENG5_REQ__INVALIDATE_L2_PDE1__SHIFT 0x14
8962#define VM_INVALIDATE_ENG5_REQ__INVALIDATE_L2_PDE2__SHIFT 0x15
8963#define VM_INVALIDATE_ENG5_REQ__INVALIDATE_L1_PTES__SHIFT 0x16
8964#define VM_INVALIDATE_ENG5_REQ__CLEAR_PROTECTION_FAULT_STATUS_ADDR__SHIFT 0x17
8965#define VM_INVALIDATE_ENG5_REQ__PER_VMID_INVALIDATE_REQ_MASK 0x0000FFFFL
8966#define VM_INVALIDATE_ENG5_REQ__FLUSH_TYPE_MASK 0x00030000L
8967#define VM_INVALIDATE_ENG5_REQ__INVALIDATE_L2_PTES_MASK 0x00040000L
8968#define VM_INVALIDATE_ENG5_REQ__INVALIDATE_L2_PDE0_MASK 0x00080000L
8969#define VM_INVALIDATE_ENG5_REQ__INVALIDATE_L2_PDE1_MASK 0x00100000L
8970#define VM_INVALIDATE_ENG5_REQ__INVALIDATE_L2_PDE2_MASK 0x00200000L
8971#define VM_INVALIDATE_ENG5_REQ__INVALIDATE_L1_PTES_MASK 0x00400000L
8972#define VM_INVALIDATE_ENG5_REQ__CLEAR_PROTECTION_FAULT_STATUS_ADDR_MASK 0x00800000L
8973//VM_INVALIDATE_ENG6_REQ
8974#define VM_INVALIDATE_ENG6_REQ__PER_VMID_INVALIDATE_REQ__SHIFT 0x0
8975#define VM_INVALIDATE_ENG6_REQ__FLUSH_TYPE__SHIFT 0x10
8976#define VM_INVALIDATE_ENG6_REQ__INVALIDATE_L2_PTES__SHIFT 0x12
8977#define VM_INVALIDATE_ENG6_REQ__INVALIDATE_L2_PDE0__SHIFT 0x13
8978#define VM_INVALIDATE_ENG6_REQ__INVALIDATE_L2_PDE1__SHIFT 0x14
8979#define VM_INVALIDATE_ENG6_REQ__INVALIDATE_L2_PDE2__SHIFT 0x15
8980#define VM_INVALIDATE_ENG6_REQ__INVALIDATE_L1_PTES__SHIFT 0x16
8981#define VM_INVALIDATE_ENG6_REQ__CLEAR_PROTECTION_FAULT_STATUS_ADDR__SHIFT 0x17
8982#define VM_INVALIDATE_ENG6_REQ__PER_VMID_INVALIDATE_REQ_MASK 0x0000FFFFL
8983#define VM_INVALIDATE_ENG6_REQ__FLUSH_TYPE_MASK 0x00030000L
8984#define VM_INVALIDATE_ENG6_REQ__INVALIDATE_L2_PTES_MASK 0x00040000L
8985#define VM_INVALIDATE_ENG6_REQ__INVALIDATE_L2_PDE0_MASK 0x00080000L
8986#define VM_INVALIDATE_ENG6_REQ__INVALIDATE_L2_PDE1_MASK 0x00100000L
8987#define VM_INVALIDATE_ENG6_REQ__INVALIDATE_L2_PDE2_MASK 0x00200000L
8988#define VM_INVALIDATE_ENG6_REQ__INVALIDATE_L1_PTES_MASK 0x00400000L
8989#define VM_INVALIDATE_ENG6_REQ__CLEAR_PROTECTION_FAULT_STATUS_ADDR_MASK 0x00800000L
8990//VM_INVALIDATE_ENG7_REQ
8991#define VM_INVALIDATE_ENG7_REQ__PER_VMID_INVALIDATE_REQ__SHIFT 0x0
8992#define VM_INVALIDATE_ENG7_REQ__FLUSH_TYPE__SHIFT 0x10
8993#define VM_INVALIDATE_ENG7_REQ__INVALIDATE_L2_PTES__SHIFT 0x12
8994#define VM_INVALIDATE_ENG7_REQ__INVALIDATE_L2_PDE0__SHIFT 0x13
8995#define VM_INVALIDATE_ENG7_REQ__INVALIDATE_L2_PDE1__SHIFT 0x14
8996#define VM_INVALIDATE_ENG7_REQ__INVALIDATE_L2_PDE2__SHIFT 0x15
8997#define VM_INVALIDATE_ENG7_REQ__INVALIDATE_L1_PTES__SHIFT 0x16
8998#define VM_INVALIDATE_ENG7_REQ__CLEAR_PROTECTION_FAULT_STATUS_ADDR__SHIFT 0x17
8999#define VM_INVALIDATE_ENG7_REQ__PER_VMID_INVALIDATE_REQ_MASK 0x0000FFFFL
9000#define VM_INVALIDATE_ENG7_REQ__FLUSH_TYPE_MASK 0x00030000L
9001#define VM_INVALIDATE_ENG7_REQ__INVALIDATE_L2_PTES_MASK 0x00040000L
9002#define VM_INVALIDATE_ENG7_REQ__INVALIDATE_L2_PDE0_MASK 0x00080000L
9003#define VM_INVALIDATE_ENG7_REQ__INVALIDATE_L2_PDE1_MASK 0x00100000L
9004#define VM_INVALIDATE_ENG7_REQ__INVALIDATE_L2_PDE2_MASK 0x00200000L
9005#define VM_INVALIDATE_ENG7_REQ__INVALIDATE_L1_PTES_MASK 0x00400000L
9006#define VM_INVALIDATE_ENG7_REQ__CLEAR_PROTECTION_FAULT_STATUS_ADDR_MASK 0x00800000L
9007//VM_INVALIDATE_ENG8_REQ
9008#define VM_INVALIDATE_ENG8_REQ__PER_VMID_INVALIDATE_REQ__SHIFT 0x0
9009#define VM_INVALIDATE_ENG8_REQ__FLUSH_TYPE__SHIFT 0x10
9010#define VM_INVALIDATE_ENG8_REQ__INVALIDATE_L2_PTES__SHIFT 0x12
9011#define VM_INVALIDATE_ENG8_REQ__INVALIDATE_L2_PDE0__SHIFT 0x13
9012#define VM_INVALIDATE_ENG8_REQ__INVALIDATE_L2_PDE1__SHIFT 0x14
9013#define VM_INVALIDATE_ENG8_REQ__INVALIDATE_L2_PDE2__SHIFT 0x15
9014#define VM_INVALIDATE_ENG8_REQ__INVALIDATE_L1_PTES__SHIFT 0x16
9015#define VM_INVALIDATE_ENG8_REQ__CLEAR_PROTECTION_FAULT_STATUS_ADDR__SHIFT 0x17
9016#define VM_INVALIDATE_ENG8_REQ__PER_VMID_INVALIDATE_REQ_MASK 0x0000FFFFL
9017#define VM_INVALIDATE_ENG8_REQ__FLUSH_TYPE_MASK 0x00030000L
9018#define VM_INVALIDATE_ENG8_REQ__INVALIDATE_L2_PTES_MASK 0x00040000L
9019#define VM_INVALIDATE_ENG8_REQ__INVALIDATE_L2_PDE0_MASK 0x00080000L
9020#define VM_INVALIDATE_ENG8_REQ__INVALIDATE_L2_PDE1_MASK 0x00100000L
9021#define VM_INVALIDATE_ENG8_REQ__INVALIDATE_L2_PDE2_MASK 0x00200000L
9022#define VM_INVALIDATE_ENG8_REQ__INVALIDATE_L1_PTES_MASK 0x00400000L
9023#define VM_INVALIDATE_ENG8_REQ__CLEAR_PROTECTION_FAULT_STATUS_ADDR_MASK 0x00800000L
9024//VM_INVALIDATE_ENG9_REQ
9025#define VM_INVALIDATE_ENG9_REQ__PER_VMID_INVALIDATE_REQ__SHIFT 0x0
9026#define VM_INVALIDATE_ENG9_REQ__FLUSH_TYPE__SHIFT 0x10
9027#define VM_INVALIDATE_ENG9_REQ__INVALIDATE_L2_PTES__SHIFT 0x12
9028#define VM_INVALIDATE_ENG9_REQ__INVALIDATE_L2_PDE0__SHIFT 0x13
9029#define VM_INVALIDATE_ENG9_REQ__INVALIDATE_L2_PDE1__SHIFT 0x14
9030#define VM_INVALIDATE_ENG9_REQ__INVALIDATE_L2_PDE2__SHIFT 0x15
9031#define VM_INVALIDATE_ENG9_REQ__INVALIDATE_L1_PTES__SHIFT 0x16
9032#define VM_INVALIDATE_ENG9_REQ__CLEAR_PROTECTION_FAULT_STATUS_ADDR__SHIFT 0x17
9033#define VM_INVALIDATE_ENG9_REQ__PER_VMID_INVALIDATE_REQ_MASK 0x0000FFFFL
9034#define VM_INVALIDATE_ENG9_REQ__FLUSH_TYPE_MASK 0x00030000L
9035#define VM_INVALIDATE_ENG9_REQ__INVALIDATE_L2_PTES_MASK 0x00040000L
9036#define VM_INVALIDATE_ENG9_REQ__INVALIDATE_L2_PDE0_MASK 0x00080000L
9037#define VM_INVALIDATE_ENG9_REQ__INVALIDATE_L2_PDE1_MASK 0x00100000L
9038#define VM_INVALIDATE_ENG9_REQ__INVALIDATE_L2_PDE2_MASK 0x00200000L
9039#define VM_INVALIDATE_ENG9_REQ__INVALIDATE_L1_PTES_MASK 0x00400000L
9040#define VM_INVALIDATE_ENG9_REQ__CLEAR_PROTECTION_FAULT_STATUS_ADDR_MASK 0x00800000L
9041//VM_INVALIDATE_ENG10_REQ
9042#define VM_INVALIDATE_ENG10_REQ__PER_VMID_INVALIDATE_REQ__SHIFT 0x0
9043#define VM_INVALIDATE_ENG10_REQ__FLUSH_TYPE__SHIFT 0x10
9044#define VM_INVALIDATE_ENG10_REQ__INVALIDATE_L2_PTES__SHIFT 0x12
9045#define VM_INVALIDATE_ENG10_REQ__INVALIDATE_L2_PDE0__SHIFT 0x13
9046#define VM_INVALIDATE_ENG10_REQ__INVALIDATE_L2_PDE1__SHIFT 0x14
9047#define VM_INVALIDATE_ENG10_REQ__INVALIDATE_L2_PDE2__SHIFT 0x15
9048#define VM_INVALIDATE_ENG10_REQ__INVALIDATE_L1_PTES__SHIFT 0x16
9049#define VM_INVALIDATE_ENG10_REQ__CLEAR_PROTECTION_FAULT_STATUS_ADDR__SHIFT 0x17
9050#define VM_INVALIDATE_ENG10_REQ__PER_VMID_INVALIDATE_REQ_MASK 0x0000FFFFL
9051#define VM_INVALIDATE_ENG10_REQ__FLUSH_TYPE_MASK 0x00030000L
9052#define VM_INVALIDATE_ENG10_REQ__INVALIDATE_L2_PTES_MASK 0x00040000L
9053#define VM_INVALIDATE_ENG10_REQ__INVALIDATE_L2_PDE0_MASK 0x00080000L
9054#define VM_INVALIDATE_ENG10_REQ__INVALIDATE_L2_PDE1_MASK 0x00100000L
9055#define VM_INVALIDATE_ENG10_REQ__INVALIDATE_L2_PDE2_MASK 0x00200000L
9056#define VM_INVALIDATE_ENG10_REQ__INVALIDATE_L1_PTES_MASK 0x00400000L
9057#define VM_INVALIDATE_ENG10_REQ__CLEAR_PROTECTION_FAULT_STATUS_ADDR_MASK 0x00800000L
9058//VM_INVALIDATE_ENG11_REQ
9059#define VM_INVALIDATE_ENG11_REQ__PER_VMID_INVALIDATE_REQ__SHIFT 0x0
9060#define VM_INVALIDATE_ENG11_REQ__FLUSH_TYPE__SHIFT 0x10
9061#define VM_INVALIDATE_ENG11_REQ__INVALIDATE_L2_PTES__SHIFT 0x12
9062#define VM_INVALIDATE_ENG11_REQ__INVALIDATE_L2_PDE0__SHIFT 0x13
9063#define VM_INVALIDATE_ENG11_REQ__INVALIDATE_L2_PDE1__SHIFT 0x14
9064#define VM_INVALIDATE_ENG11_REQ__INVALIDATE_L2_PDE2__SHIFT 0x15
9065#define VM_INVALIDATE_ENG11_REQ__INVALIDATE_L1_PTES__SHIFT 0x16
9066#define VM_INVALIDATE_ENG11_REQ__CLEAR_PROTECTION_FAULT_STATUS_ADDR__SHIFT 0x17
9067#define VM_INVALIDATE_ENG11_REQ__PER_VMID_INVALIDATE_REQ_MASK 0x0000FFFFL
9068#define VM_INVALIDATE_ENG11_REQ__FLUSH_TYPE_MASK 0x00030000L
9069#define VM_INVALIDATE_ENG11_REQ__INVALIDATE_L2_PTES_MASK 0x00040000L
9070#define VM_INVALIDATE_ENG11_REQ__INVALIDATE_L2_PDE0_MASK 0x00080000L
9071#define VM_INVALIDATE_ENG11_REQ__INVALIDATE_L2_PDE1_MASK 0x00100000L
9072#define VM_INVALIDATE_ENG11_REQ__INVALIDATE_L2_PDE2_MASK 0x00200000L
9073#define VM_INVALIDATE_ENG11_REQ__INVALIDATE_L1_PTES_MASK 0x00400000L
9074#define VM_INVALIDATE_ENG11_REQ__CLEAR_PROTECTION_FAULT_STATUS_ADDR_MASK 0x00800000L
9075//VM_INVALIDATE_ENG12_REQ
9076#define VM_INVALIDATE_ENG12_REQ__PER_VMID_INVALIDATE_REQ__SHIFT 0x0
9077#define VM_INVALIDATE_ENG12_REQ__FLUSH_TYPE__SHIFT 0x10
9078#define VM_INVALIDATE_ENG12_REQ__INVALIDATE_L2_PTES__SHIFT 0x12
9079#define VM_INVALIDATE_ENG12_REQ__INVALIDATE_L2_PDE0__SHIFT 0x13
9080#define VM_INVALIDATE_ENG12_REQ__INVALIDATE_L2_PDE1__SHIFT 0x14
9081#define VM_INVALIDATE_ENG12_REQ__INVALIDATE_L2_PDE2__SHIFT 0x15
9082#define VM_INVALIDATE_ENG12_REQ__INVALIDATE_L1_PTES__SHIFT 0x16
9083#define VM_INVALIDATE_ENG12_REQ__CLEAR_PROTECTION_FAULT_STATUS_ADDR__SHIFT 0x17
9084#define VM_INVALIDATE_ENG12_REQ__PER_VMID_INVALIDATE_REQ_MASK 0x0000FFFFL
9085#define VM_INVALIDATE_ENG12_REQ__FLUSH_TYPE_MASK 0x00030000L
9086#define VM_INVALIDATE_ENG12_REQ__INVALIDATE_L2_PTES_MASK 0x00040000L
9087#define VM_INVALIDATE_ENG12_REQ__INVALIDATE_L2_PDE0_MASK 0x00080000L
9088#define VM_INVALIDATE_ENG12_REQ__INVALIDATE_L2_PDE1_MASK 0x00100000L
9089#define VM_INVALIDATE_ENG12_REQ__INVALIDATE_L2_PDE2_MASK 0x00200000L
9090#define VM_INVALIDATE_ENG12_REQ__INVALIDATE_L1_PTES_MASK 0x00400000L
9091#define VM_INVALIDATE_ENG12_REQ__CLEAR_PROTECTION_FAULT_STATUS_ADDR_MASK 0x00800000L
9092//VM_INVALIDATE_ENG13_REQ
9093#define VM_INVALIDATE_ENG13_REQ__PER_VMID_INVALIDATE_REQ__SHIFT 0x0
9094#define VM_INVALIDATE_ENG13_REQ__FLUSH_TYPE__SHIFT 0x10
9095#define VM_INVALIDATE_ENG13_REQ__INVALIDATE_L2_PTES__SHIFT 0x12
9096#define VM_INVALIDATE_ENG13_REQ__INVALIDATE_L2_PDE0__SHIFT 0x13
9097#define VM_INVALIDATE_ENG13_REQ__INVALIDATE_L2_PDE1__SHIFT 0x14
9098#define VM_INVALIDATE_ENG13_REQ__INVALIDATE_L2_PDE2__SHIFT 0x15
9099#define VM_INVALIDATE_ENG13_REQ__INVALIDATE_L1_PTES__SHIFT 0x16
9100#define VM_INVALIDATE_ENG13_REQ__CLEAR_PROTECTION_FAULT_STATUS_ADDR__SHIFT 0x17
9101#define VM_INVALIDATE_ENG13_REQ__PER_VMID_INVALIDATE_REQ_MASK 0x0000FFFFL
9102#define VM_INVALIDATE_ENG13_REQ__FLUSH_TYPE_MASK 0x00030000L
9103#define VM_INVALIDATE_ENG13_REQ__INVALIDATE_L2_PTES_MASK 0x00040000L
9104#define VM_INVALIDATE_ENG13_REQ__INVALIDATE_L2_PDE0_MASK 0x00080000L
9105#define VM_INVALIDATE_ENG13_REQ__INVALIDATE_L2_PDE1_MASK 0x00100000L
9106#define VM_INVALIDATE_ENG13_REQ__INVALIDATE_L2_PDE2_MASK 0x00200000L
9107#define VM_INVALIDATE_ENG13_REQ__INVALIDATE_L1_PTES_MASK 0x00400000L
9108#define VM_INVALIDATE_ENG13_REQ__CLEAR_PROTECTION_FAULT_STATUS_ADDR_MASK 0x00800000L
9109//VM_INVALIDATE_ENG14_REQ
9110#define VM_INVALIDATE_ENG14_REQ__PER_VMID_INVALIDATE_REQ__SHIFT 0x0
9111#define VM_INVALIDATE_ENG14_REQ__FLUSH_TYPE__SHIFT 0x10
9112#define VM_INVALIDATE_ENG14_REQ__INVALIDATE_L2_PTES__SHIFT 0x12
9113#define VM_INVALIDATE_ENG14_REQ__INVALIDATE_L2_PDE0__SHIFT 0x13
9114#define VM_INVALIDATE_ENG14_REQ__INVALIDATE_L2_PDE1__SHIFT 0x14
9115#define VM_INVALIDATE_ENG14_REQ__INVALIDATE_L2_PDE2__SHIFT 0x15
9116#define VM_INVALIDATE_ENG14_REQ__INVALIDATE_L1_PTES__SHIFT 0x16
9117#define VM_INVALIDATE_ENG14_REQ__CLEAR_PROTECTION_FAULT_STATUS_ADDR__SHIFT 0x17
9118#define VM_INVALIDATE_ENG14_REQ__PER_VMID_INVALIDATE_REQ_MASK 0x0000FFFFL
9119#define VM_INVALIDATE_ENG14_REQ__FLUSH_TYPE_MASK 0x00030000L
9120#define VM_INVALIDATE_ENG14_REQ__INVALIDATE_L2_PTES_MASK 0x00040000L
9121#define VM_INVALIDATE_ENG14_REQ__INVALIDATE_L2_PDE0_MASK 0x00080000L
9122#define VM_INVALIDATE_ENG14_REQ__INVALIDATE_L2_PDE1_MASK 0x00100000L
9123#define VM_INVALIDATE_ENG14_REQ__INVALIDATE_L2_PDE2_MASK 0x00200000L
9124#define VM_INVALIDATE_ENG14_REQ__INVALIDATE_L1_PTES_MASK 0x00400000L
9125#define VM_INVALIDATE_ENG14_REQ__CLEAR_PROTECTION_FAULT_STATUS_ADDR_MASK 0x00800000L
9126//VM_INVALIDATE_ENG15_REQ
9127#define VM_INVALIDATE_ENG15_REQ__PER_VMID_INVALIDATE_REQ__SHIFT 0x0
9128#define VM_INVALIDATE_ENG15_REQ__FLUSH_TYPE__SHIFT 0x10
9129#define VM_INVALIDATE_ENG15_REQ__INVALIDATE_L2_PTES__SHIFT 0x12
9130#define VM_INVALIDATE_ENG15_REQ__INVALIDATE_L2_PDE0__SHIFT 0x13
9131#define VM_INVALIDATE_ENG15_REQ__INVALIDATE_L2_PDE1__SHIFT 0x14
9132#define VM_INVALIDATE_ENG15_REQ__INVALIDATE_L2_PDE2__SHIFT 0x15
9133#define VM_INVALIDATE_ENG15_REQ__INVALIDATE_L1_PTES__SHIFT 0x16
9134#define VM_INVALIDATE_ENG15_REQ__CLEAR_PROTECTION_FAULT_STATUS_ADDR__SHIFT 0x17
9135#define VM_INVALIDATE_ENG15_REQ__PER_VMID_INVALIDATE_REQ_MASK 0x0000FFFFL
9136#define VM_INVALIDATE_ENG15_REQ__FLUSH_TYPE_MASK 0x00030000L
9137#define VM_INVALIDATE_ENG15_REQ__INVALIDATE_L2_PTES_MASK 0x00040000L
9138#define VM_INVALIDATE_ENG15_REQ__INVALIDATE_L2_PDE0_MASK 0x00080000L
9139#define VM_INVALIDATE_ENG15_REQ__INVALIDATE_L2_PDE1_MASK 0x00100000L
9140#define VM_INVALIDATE_ENG15_REQ__INVALIDATE_L2_PDE2_MASK 0x00200000L
9141#define VM_INVALIDATE_ENG15_REQ__INVALIDATE_L1_PTES_MASK 0x00400000L
9142#define VM_INVALIDATE_ENG15_REQ__CLEAR_PROTECTION_FAULT_STATUS_ADDR_MASK 0x00800000L
9143//VM_INVALIDATE_ENG16_REQ
9144#define VM_INVALIDATE_ENG16_REQ__PER_VMID_INVALIDATE_REQ__SHIFT 0x0
9145#define VM_INVALIDATE_ENG16_REQ__FLUSH_TYPE__SHIFT 0x10
9146#define VM_INVALIDATE_ENG16_REQ__INVALIDATE_L2_PTES__SHIFT 0x12
9147#define VM_INVALIDATE_ENG16_REQ__INVALIDATE_L2_PDE0__SHIFT 0x13
9148#define VM_INVALIDATE_ENG16_REQ__INVALIDATE_L2_PDE1__SHIFT 0x14
9149#define VM_INVALIDATE_ENG16_REQ__INVALIDATE_L2_PDE2__SHIFT 0x15
9150#define VM_INVALIDATE_ENG16_REQ__INVALIDATE_L1_PTES__SHIFT 0x16
9151#define VM_INVALIDATE_ENG16_REQ__CLEAR_PROTECTION_FAULT_STATUS_ADDR__SHIFT 0x17
9152#define VM_INVALIDATE_ENG16_REQ__PER_VMID_INVALIDATE_REQ_MASK 0x0000FFFFL
9153#define VM_INVALIDATE_ENG16_REQ__FLUSH_TYPE_MASK 0x00030000L
9154#define VM_INVALIDATE_ENG16_REQ__INVALIDATE_L2_PTES_MASK 0x00040000L
9155#define VM_INVALIDATE_ENG16_REQ__INVALIDATE_L2_PDE0_MASK 0x00080000L
9156#define VM_INVALIDATE_ENG16_REQ__INVALIDATE_L2_PDE1_MASK 0x00100000L
9157#define VM_INVALIDATE_ENG16_REQ__INVALIDATE_L2_PDE2_MASK 0x00200000L
9158#define VM_INVALIDATE_ENG16_REQ__INVALIDATE_L1_PTES_MASK 0x00400000L
9159#define VM_INVALIDATE_ENG16_REQ__CLEAR_PROTECTION_FAULT_STATUS_ADDR_MASK 0x00800000L
9160//VM_INVALIDATE_ENG17_REQ
9161#define VM_INVALIDATE_ENG17_REQ__PER_VMID_INVALIDATE_REQ__SHIFT 0x0
9162#define VM_INVALIDATE_ENG17_REQ__FLUSH_TYPE__SHIFT 0x10
9163#define VM_INVALIDATE_ENG17_REQ__INVALIDATE_L2_PTES__SHIFT 0x12
9164#define VM_INVALIDATE_ENG17_REQ__INVALIDATE_L2_PDE0__SHIFT 0x13
9165#define VM_INVALIDATE_ENG17_REQ__INVALIDATE_L2_PDE1__SHIFT 0x14
9166#define VM_INVALIDATE_ENG17_REQ__INVALIDATE_L2_PDE2__SHIFT 0x15
9167#define VM_INVALIDATE_ENG17_REQ__INVALIDATE_L1_PTES__SHIFT 0x16
9168#define VM_INVALIDATE_ENG17_REQ__CLEAR_PROTECTION_FAULT_STATUS_ADDR__SHIFT 0x17
9169#define VM_INVALIDATE_ENG17_REQ__PER_VMID_INVALIDATE_REQ_MASK 0x0000FFFFL
9170#define VM_INVALIDATE_ENG17_REQ__FLUSH_TYPE_MASK 0x00030000L
9171#define VM_INVALIDATE_ENG17_REQ__INVALIDATE_L2_PTES_MASK 0x00040000L
9172#define VM_INVALIDATE_ENG17_REQ__INVALIDATE_L2_PDE0_MASK 0x00080000L
9173#define VM_INVALIDATE_ENG17_REQ__INVALIDATE_L2_PDE1_MASK 0x00100000L
9174#define VM_INVALIDATE_ENG17_REQ__INVALIDATE_L2_PDE2_MASK 0x00200000L
9175#define VM_INVALIDATE_ENG17_REQ__INVALIDATE_L1_PTES_MASK 0x00400000L
9176#define VM_INVALIDATE_ENG17_REQ__CLEAR_PROTECTION_FAULT_STATUS_ADDR_MASK 0x00800000L
9177//VM_INVALIDATE_ENG0_ACK
9178#define VM_INVALIDATE_ENG0_ACK__PER_VMID_INVALIDATE_ACK__SHIFT 0x0
9179#define VM_INVALIDATE_ENG0_ACK__SEMAPHORE__SHIFT 0x10
9180#define VM_INVALIDATE_ENG0_ACK__PER_VMID_INVALIDATE_ACK_MASK 0x0000FFFFL
9181#define VM_INVALIDATE_ENG0_ACK__SEMAPHORE_MASK 0x00010000L
9182//VM_INVALIDATE_ENG1_ACK
9183#define VM_INVALIDATE_ENG1_ACK__PER_VMID_INVALIDATE_ACK__SHIFT 0x0
9184#define VM_INVALIDATE_ENG1_ACK__SEMAPHORE__SHIFT 0x10
9185#define VM_INVALIDATE_ENG1_ACK__PER_VMID_INVALIDATE_ACK_MASK 0x0000FFFFL
9186#define VM_INVALIDATE_ENG1_ACK__SEMAPHORE_MASK 0x00010000L
9187//VM_INVALIDATE_ENG2_ACK
9188#define VM_INVALIDATE_ENG2_ACK__PER_VMID_INVALIDATE_ACK__SHIFT 0x0
9189#define VM_INVALIDATE_ENG2_ACK__SEMAPHORE__SHIFT 0x10
9190#define VM_INVALIDATE_ENG2_ACK__PER_VMID_INVALIDATE_ACK_MASK 0x0000FFFFL
9191#define VM_INVALIDATE_ENG2_ACK__SEMAPHORE_MASK 0x00010000L
9192//VM_INVALIDATE_ENG3_ACK
9193#define VM_INVALIDATE_ENG3_ACK__PER_VMID_INVALIDATE_ACK__SHIFT 0x0
9194#define VM_INVALIDATE_ENG3_ACK__SEMAPHORE__SHIFT 0x10
9195#define VM_INVALIDATE_ENG3_ACK__PER_VMID_INVALIDATE_ACK_MASK 0x0000FFFFL
9196#define VM_INVALIDATE_ENG3_ACK__SEMAPHORE_MASK 0x00010000L
9197//VM_INVALIDATE_ENG4_ACK
9198#define VM_INVALIDATE_ENG4_ACK__PER_VMID_INVALIDATE_ACK__SHIFT 0x0
9199#define VM_INVALIDATE_ENG4_ACK__SEMAPHORE__SHIFT 0x10
9200#define VM_INVALIDATE_ENG4_ACK__PER_VMID_INVALIDATE_ACK_MASK 0x0000FFFFL
9201#define VM_INVALIDATE_ENG4_ACK__SEMAPHORE_MASK 0x00010000L
9202//VM_INVALIDATE_ENG5_ACK
9203#define VM_INVALIDATE_ENG5_ACK__PER_VMID_INVALIDATE_ACK__SHIFT 0x0
9204#define VM_INVALIDATE_ENG5_ACK__SEMAPHORE__SHIFT 0x10
9205#define VM_INVALIDATE_ENG5_ACK__PER_VMID_INVALIDATE_ACK_MASK 0x0000FFFFL
9206#define VM_INVALIDATE_ENG5_ACK__SEMAPHORE_MASK 0x00010000L
9207//VM_INVALIDATE_ENG6_ACK
9208#define VM_INVALIDATE_ENG6_ACK__PER_VMID_INVALIDATE_ACK__SHIFT 0x0
9209#define VM_INVALIDATE_ENG6_ACK__SEMAPHORE__SHIFT 0x10
9210#define VM_INVALIDATE_ENG6_ACK__PER_VMID_INVALIDATE_ACK_MASK 0x0000FFFFL
9211#define VM_INVALIDATE_ENG6_ACK__SEMAPHORE_MASK 0x00010000L
9212//VM_INVALIDATE_ENG7_ACK
9213#define VM_INVALIDATE_ENG7_ACK__PER_VMID_INVALIDATE_ACK__SHIFT 0x0
9214#define VM_INVALIDATE_ENG7_ACK__SEMAPHORE__SHIFT 0x10
9215#define VM_INVALIDATE_ENG7_ACK__PER_VMID_INVALIDATE_ACK_MASK 0x0000FFFFL
9216#define VM_INVALIDATE_ENG7_ACK__SEMAPHORE_MASK 0x00010000L
9217//VM_INVALIDATE_ENG8_ACK
9218#define VM_INVALIDATE_ENG8_ACK__PER_VMID_INVALIDATE_ACK__SHIFT 0x0
9219#define VM_INVALIDATE_ENG8_ACK__SEMAPHORE__SHIFT 0x10
9220#define VM_INVALIDATE_ENG8_ACK__PER_VMID_INVALIDATE_ACK_MASK 0x0000FFFFL
9221#define VM_INVALIDATE_ENG8_ACK__SEMAPHORE_MASK 0x00010000L
9222//VM_INVALIDATE_ENG9_ACK
9223#define VM_INVALIDATE_ENG9_ACK__PER_VMID_INVALIDATE_ACK__SHIFT 0x0
9224#define VM_INVALIDATE_ENG9_ACK__SEMAPHORE__SHIFT 0x10
9225#define VM_INVALIDATE_ENG9_ACK__PER_VMID_INVALIDATE_ACK_MASK 0x0000FFFFL
9226#define VM_INVALIDATE_ENG9_ACK__SEMAPHORE_MASK 0x00010000L
9227//VM_INVALIDATE_ENG10_ACK
9228#define VM_INVALIDATE_ENG10_ACK__PER_VMID_INVALIDATE_ACK__SHIFT 0x0
9229#define VM_INVALIDATE_ENG10_ACK__SEMAPHORE__SHIFT 0x10
9230#define VM_INVALIDATE_ENG10_ACK__PER_VMID_INVALIDATE_ACK_MASK 0x0000FFFFL
9231#define VM_INVALIDATE_ENG10_ACK__SEMAPHORE_MASK 0x00010000L
9232//VM_INVALIDATE_ENG11_ACK
9233#define VM_INVALIDATE_ENG11_ACK__PER_VMID_INVALIDATE_ACK__SHIFT 0x0
9234#define VM_INVALIDATE_ENG11_ACK__SEMAPHORE__SHIFT 0x10
9235#define VM_INVALIDATE_ENG11_ACK__PER_VMID_INVALIDATE_ACK_MASK 0x0000FFFFL
9236#define VM_INVALIDATE_ENG11_ACK__SEMAPHORE_MASK 0x00010000L
9237//VM_INVALIDATE_ENG12_ACK
9238#define VM_INVALIDATE_ENG12_ACK__PER_VMID_INVALIDATE_ACK__SHIFT 0x0
9239#define VM_INVALIDATE_ENG12_ACK__SEMAPHORE__SHIFT 0x10
9240#define VM_INVALIDATE_ENG12_ACK__PER_VMID_INVALIDATE_ACK_MASK 0x0000FFFFL
9241#define VM_INVALIDATE_ENG12_ACK__SEMAPHORE_MASK 0x00010000L
9242//VM_INVALIDATE_ENG13_ACK
9243#define VM_INVALIDATE_ENG13_ACK__PER_VMID_INVALIDATE_ACK__SHIFT 0x0
9244#define VM_INVALIDATE_ENG13_ACK__SEMAPHORE__SHIFT 0x10
9245#define VM_INVALIDATE_ENG13_ACK__PER_VMID_INVALIDATE_ACK_MASK 0x0000FFFFL
9246#define VM_INVALIDATE_ENG13_ACK__SEMAPHORE_MASK 0x00010000L
9247//VM_INVALIDATE_ENG14_ACK
9248#define VM_INVALIDATE_ENG14_ACK__PER_VMID_INVALIDATE_ACK__SHIFT 0x0
9249#define VM_INVALIDATE_ENG14_ACK__SEMAPHORE__SHIFT 0x10
9250#define VM_INVALIDATE_ENG14_ACK__PER_VMID_INVALIDATE_ACK_MASK 0x0000FFFFL
9251#define VM_INVALIDATE_ENG14_ACK__SEMAPHORE_MASK 0x00010000L
9252//VM_INVALIDATE_ENG15_ACK
9253#define VM_INVALIDATE_ENG15_ACK__PER_VMID_INVALIDATE_ACK__SHIFT 0x0
9254#define VM_INVALIDATE_ENG15_ACK__SEMAPHORE__SHIFT 0x10
9255#define VM_INVALIDATE_ENG15_ACK__PER_VMID_INVALIDATE_ACK_MASK 0x0000FFFFL
9256#define VM_INVALIDATE_ENG15_ACK__SEMAPHORE_MASK 0x00010000L
9257//VM_INVALIDATE_ENG16_ACK
9258#define VM_INVALIDATE_ENG16_ACK__PER_VMID_INVALIDATE_ACK__SHIFT 0x0
9259#define VM_INVALIDATE_ENG16_ACK__SEMAPHORE__SHIFT 0x10
9260#define VM_INVALIDATE_ENG16_ACK__PER_VMID_INVALIDATE_ACK_MASK 0x0000FFFFL
9261#define VM_INVALIDATE_ENG16_ACK__SEMAPHORE_MASK 0x00010000L
9262//VM_INVALIDATE_ENG17_ACK
9263#define VM_INVALIDATE_ENG17_ACK__PER_VMID_INVALIDATE_ACK__SHIFT 0x0
9264#define VM_INVALIDATE_ENG17_ACK__SEMAPHORE__SHIFT 0x10
9265#define VM_INVALIDATE_ENG17_ACK__PER_VMID_INVALIDATE_ACK_MASK 0x0000FFFFL
9266#define VM_INVALIDATE_ENG17_ACK__SEMAPHORE_MASK 0x00010000L
9267//VM_INVALIDATE_ENG0_ADDR_RANGE_LO32
9268#define VM_INVALIDATE_ENG0_ADDR_RANGE_LO32__S_BIT__SHIFT 0x0
9269#define VM_INVALIDATE_ENG0_ADDR_RANGE_LO32__LOGI_PAGE_ADDR_RANGE_LO31__SHIFT 0x1
9270#define VM_INVALIDATE_ENG0_ADDR_RANGE_LO32__S_BIT_MASK 0x00000001L
9271#define VM_INVALIDATE_ENG0_ADDR_RANGE_LO32__LOGI_PAGE_ADDR_RANGE_LO31_MASK 0xFFFFFFFEL
9272//VM_INVALIDATE_ENG0_ADDR_RANGE_HI32
9273#define VM_INVALIDATE_ENG0_ADDR_RANGE_HI32__LOGI_PAGE_ADDR_RANGE_HI5__SHIFT 0x0
9274#define VM_INVALIDATE_ENG0_ADDR_RANGE_HI32__LOGI_PAGE_ADDR_RANGE_HI5_MASK 0x0000001FL
9275//VM_INVALIDATE_ENG1_ADDR_RANGE_LO32
9276#define VM_INVALIDATE_ENG1_ADDR_RANGE_LO32__S_BIT__SHIFT 0x0
9277#define VM_INVALIDATE_ENG1_ADDR_RANGE_LO32__LOGI_PAGE_ADDR_RANGE_LO31__SHIFT 0x1
9278#define VM_INVALIDATE_ENG1_ADDR_RANGE_LO32__S_BIT_MASK 0x00000001L
9279#define VM_INVALIDATE_ENG1_ADDR_RANGE_LO32__LOGI_PAGE_ADDR_RANGE_LO31_MASK 0xFFFFFFFEL
9280//VM_INVALIDATE_ENG1_ADDR_RANGE_HI32
9281#define VM_INVALIDATE_ENG1_ADDR_RANGE_HI32__LOGI_PAGE_ADDR_RANGE_HI5__SHIFT 0x0
9282#define VM_INVALIDATE_ENG1_ADDR_RANGE_HI32__LOGI_PAGE_ADDR_RANGE_HI5_MASK 0x0000001FL
9283//VM_INVALIDATE_ENG2_ADDR_RANGE_LO32
9284#define VM_INVALIDATE_ENG2_ADDR_RANGE_LO32__S_BIT__SHIFT 0x0
9285#define VM_INVALIDATE_ENG2_ADDR_RANGE_LO32__LOGI_PAGE_ADDR_RANGE_LO31__SHIFT 0x1
9286#define VM_INVALIDATE_ENG2_ADDR_RANGE_LO32__S_BIT_MASK 0x00000001L
9287#define VM_INVALIDATE_ENG2_ADDR_RANGE_LO32__LOGI_PAGE_ADDR_RANGE_LO31_MASK 0xFFFFFFFEL
9288//VM_INVALIDATE_ENG2_ADDR_RANGE_HI32
9289#define VM_INVALIDATE_ENG2_ADDR_RANGE_HI32__LOGI_PAGE_ADDR_RANGE_HI5__SHIFT 0x0
9290#define VM_INVALIDATE_ENG2_ADDR_RANGE_HI32__LOGI_PAGE_ADDR_RANGE_HI5_MASK 0x0000001FL
9291//VM_INVALIDATE_ENG3_ADDR_RANGE_LO32
9292#define VM_INVALIDATE_ENG3_ADDR_RANGE_LO32__S_BIT__SHIFT 0x0
9293#define VM_INVALIDATE_ENG3_ADDR_RANGE_LO32__LOGI_PAGE_ADDR_RANGE_LO31__SHIFT 0x1
9294#define VM_INVALIDATE_ENG3_ADDR_RANGE_LO32__S_BIT_MASK 0x00000001L
9295#define VM_INVALIDATE_ENG3_ADDR_RANGE_LO32__LOGI_PAGE_ADDR_RANGE_LO31_MASK 0xFFFFFFFEL
9296//VM_INVALIDATE_ENG3_ADDR_RANGE_HI32
9297#define VM_INVALIDATE_ENG3_ADDR_RANGE_HI32__LOGI_PAGE_ADDR_RANGE_HI5__SHIFT 0x0
9298#define VM_INVALIDATE_ENG3_ADDR_RANGE_HI32__LOGI_PAGE_ADDR_RANGE_HI5_MASK 0x0000001FL
9299//VM_INVALIDATE_ENG4_ADDR_RANGE_LO32
9300#define VM_INVALIDATE_ENG4_ADDR_RANGE_LO32__S_BIT__SHIFT 0x0
9301#define VM_INVALIDATE_ENG4_ADDR_RANGE_LO32__LOGI_PAGE_ADDR_RANGE_LO31__SHIFT 0x1
9302#define VM_INVALIDATE_ENG4_ADDR_RANGE_LO32__S_BIT_MASK 0x00000001L
9303#define VM_INVALIDATE_ENG4_ADDR_RANGE_LO32__LOGI_PAGE_ADDR_RANGE_LO31_MASK 0xFFFFFFFEL
9304//VM_INVALIDATE_ENG4_ADDR_RANGE_HI32
9305#define VM_INVALIDATE_ENG4_ADDR_RANGE_HI32__LOGI_PAGE_ADDR_RANGE_HI5__SHIFT 0x0
9306#define VM_INVALIDATE_ENG4_ADDR_RANGE_HI32__LOGI_PAGE_ADDR_RANGE_HI5_MASK 0x0000001FL
9307//VM_INVALIDATE_ENG5_ADDR_RANGE_LO32
9308#define VM_INVALIDATE_ENG5_ADDR_RANGE_LO32__S_BIT__SHIFT 0x0
9309#define VM_INVALIDATE_ENG5_ADDR_RANGE_LO32__LOGI_PAGE_ADDR_RANGE_LO31__SHIFT 0x1
9310#define VM_INVALIDATE_ENG5_ADDR_RANGE_LO32__S_BIT_MASK 0x00000001L
9311#define VM_INVALIDATE_ENG5_ADDR_RANGE_LO32__LOGI_PAGE_ADDR_RANGE_LO31_MASK 0xFFFFFFFEL
9312//VM_INVALIDATE_ENG5_ADDR_RANGE_HI32
9313#define VM_INVALIDATE_ENG5_ADDR_RANGE_HI32__LOGI_PAGE_ADDR_RANGE_HI5__SHIFT 0x0
9314#define VM_INVALIDATE_ENG5_ADDR_RANGE_HI32__LOGI_PAGE_ADDR_RANGE_HI5_MASK 0x0000001FL
9315//VM_INVALIDATE_ENG6_ADDR_RANGE_LO32
9316#define VM_INVALIDATE_ENG6_ADDR_RANGE_LO32__S_BIT__SHIFT 0x0
9317#define VM_INVALIDATE_ENG6_ADDR_RANGE_LO32__LOGI_PAGE_ADDR_RANGE_LO31__SHIFT 0x1
9318#define VM_INVALIDATE_ENG6_ADDR_RANGE_LO32__S_BIT_MASK 0x00000001L
9319#define VM_INVALIDATE_ENG6_ADDR_RANGE_LO32__LOGI_PAGE_ADDR_RANGE_LO31_MASK 0xFFFFFFFEL
9320//VM_INVALIDATE_ENG6_ADDR_RANGE_HI32
9321#define VM_INVALIDATE_ENG6_ADDR_RANGE_HI32__LOGI_PAGE_ADDR_RANGE_HI5__SHIFT 0x0
9322#define VM_INVALIDATE_ENG6_ADDR_RANGE_HI32__LOGI_PAGE_ADDR_RANGE_HI5_MASK 0x0000001FL
9323//VM_INVALIDATE_ENG7_ADDR_RANGE_LO32
9324#define VM_INVALIDATE_ENG7_ADDR_RANGE_LO32__S_BIT__SHIFT 0x0
9325#define VM_INVALIDATE_ENG7_ADDR_RANGE_LO32__LOGI_PAGE_ADDR_RANGE_LO31__SHIFT 0x1
9326#define VM_INVALIDATE_ENG7_ADDR_RANGE_LO32__S_BIT_MASK 0x00000001L
9327#define VM_INVALIDATE_ENG7_ADDR_RANGE_LO32__LOGI_PAGE_ADDR_RANGE_LO31_MASK 0xFFFFFFFEL
9328//VM_INVALIDATE_ENG7_ADDR_RANGE_HI32
9329#define VM_INVALIDATE_ENG7_ADDR_RANGE_HI32__LOGI_PAGE_ADDR_RANGE_HI5__SHIFT 0x0
9330#define VM_INVALIDATE_ENG7_ADDR_RANGE_HI32__LOGI_PAGE_ADDR_RANGE_HI5_MASK 0x0000001FL
9331//VM_INVALIDATE_ENG8_ADDR_RANGE_LO32
9332#define VM_INVALIDATE_ENG8_ADDR_RANGE_LO32__S_BIT__SHIFT 0x0
9333#define VM_INVALIDATE_ENG8_ADDR_RANGE_LO32__LOGI_PAGE_ADDR_RANGE_LO31__SHIFT 0x1
9334#define VM_INVALIDATE_ENG8_ADDR_RANGE_LO32__S_BIT_MASK 0x00000001L
9335#define VM_INVALIDATE_ENG8_ADDR_RANGE_LO32__LOGI_PAGE_ADDR_RANGE_LO31_MASK 0xFFFFFFFEL
9336//VM_INVALIDATE_ENG8_ADDR_RANGE_HI32
9337#define VM_INVALIDATE_ENG8_ADDR_RANGE_HI32__LOGI_PAGE_ADDR_RANGE_HI5__SHIFT 0x0
9338#define VM_INVALIDATE_ENG8_ADDR_RANGE_HI32__LOGI_PAGE_ADDR_RANGE_HI5_MASK 0x0000001FL
9339//VM_INVALIDATE_ENG9_ADDR_RANGE_LO32
9340#define VM_INVALIDATE_ENG9_ADDR_RANGE_LO32__S_BIT__SHIFT 0x0
9341#define VM_INVALIDATE_ENG9_ADDR_RANGE_LO32__LOGI_PAGE_ADDR_RANGE_LO31__SHIFT 0x1
9342#define VM_INVALIDATE_ENG9_ADDR_RANGE_LO32__S_BIT_MASK 0x00000001L
9343#define VM_INVALIDATE_ENG9_ADDR_RANGE_LO32__LOGI_PAGE_ADDR_RANGE_LO31_MASK 0xFFFFFFFEL
9344//VM_INVALIDATE_ENG9_ADDR_RANGE_HI32
9345#define VM_INVALIDATE_ENG9_ADDR_RANGE_HI32__LOGI_PAGE_ADDR_RANGE_HI5__SHIFT 0x0
9346#define VM_INVALIDATE_ENG9_ADDR_RANGE_HI32__LOGI_PAGE_ADDR_RANGE_HI5_MASK 0x0000001FL
9347//VM_INVALIDATE_ENG10_ADDR_RANGE_LO32
9348#define VM_INVALIDATE_ENG10_ADDR_RANGE_LO32__S_BIT__SHIFT 0x0
9349#define VM_INVALIDATE_ENG10_ADDR_RANGE_LO32__LOGI_PAGE_ADDR_RANGE_LO31__SHIFT 0x1
9350#define VM_INVALIDATE_ENG10_ADDR_RANGE_LO32__S_BIT_MASK 0x00000001L
9351#define VM_INVALIDATE_ENG10_ADDR_RANGE_LO32__LOGI_PAGE_ADDR_RANGE_LO31_MASK 0xFFFFFFFEL
9352//VM_INVALIDATE_ENG10_ADDR_RANGE_HI32
9353#define VM_INVALIDATE_ENG10_ADDR_RANGE_HI32__LOGI_PAGE_ADDR_RANGE_HI5__SHIFT 0x0
9354#define VM_INVALIDATE_ENG10_ADDR_RANGE_HI32__LOGI_PAGE_ADDR_RANGE_HI5_MASK 0x0000001FL
9355//VM_INVALIDATE_ENG11_ADDR_RANGE_LO32
9356#define VM_INVALIDATE_ENG11_ADDR_RANGE_LO32__S_BIT__SHIFT 0x0
9357#define VM_INVALIDATE_ENG11_ADDR_RANGE_LO32__LOGI_PAGE_ADDR_RANGE_LO31__SHIFT 0x1
9358#define VM_INVALIDATE_ENG11_ADDR_RANGE_LO32__S_BIT_MASK 0x00000001L
9359#define VM_INVALIDATE_ENG11_ADDR_RANGE_LO32__LOGI_PAGE_ADDR_RANGE_LO31_MASK 0xFFFFFFFEL
9360//VM_INVALIDATE_ENG11_ADDR_RANGE_HI32
9361#define VM_INVALIDATE_ENG11_ADDR_RANGE_HI32__LOGI_PAGE_ADDR_RANGE_HI5__SHIFT 0x0
9362#define VM_INVALIDATE_ENG11_ADDR_RANGE_HI32__LOGI_PAGE_ADDR_RANGE_HI5_MASK 0x0000001FL
9363//VM_INVALIDATE_ENG12_ADDR_RANGE_LO32
9364#define VM_INVALIDATE_ENG12_ADDR_RANGE_LO32__S_BIT__SHIFT 0x0
9365#define VM_INVALIDATE_ENG12_ADDR_RANGE_LO32__LOGI_PAGE_ADDR_RANGE_LO31__SHIFT 0x1
9366#define VM_INVALIDATE_ENG12_ADDR_RANGE_LO32__S_BIT_MASK 0x00000001L
9367#define VM_INVALIDATE_ENG12_ADDR_RANGE_LO32__LOGI_PAGE_ADDR_RANGE_LO31_MASK 0xFFFFFFFEL
9368//VM_INVALIDATE_ENG12_ADDR_RANGE_HI32
9369#define VM_INVALIDATE_ENG12_ADDR_RANGE_HI32__LOGI_PAGE_ADDR_RANGE_HI5__SHIFT 0x0
9370#define VM_INVALIDATE_ENG12_ADDR_RANGE_HI32__LOGI_PAGE_ADDR_RANGE_HI5_MASK 0x0000001FL
9371//VM_INVALIDATE_ENG13_ADDR_RANGE_LO32
9372#define VM_INVALIDATE_ENG13_ADDR_RANGE_LO32__S_BIT__SHIFT 0x0
9373#define VM_INVALIDATE_ENG13_ADDR_RANGE_LO32__LOGI_PAGE_ADDR_RANGE_LO31__SHIFT 0x1
9374#define VM_INVALIDATE_ENG13_ADDR_RANGE_LO32__S_BIT_MASK 0x00000001L
9375#define VM_INVALIDATE_ENG13_ADDR_RANGE_LO32__LOGI_PAGE_ADDR_RANGE_LO31_MASK 0xFFFFFFFEL
9376//VM_INVALIDATE_ENG13_ADDR_RANGE_HI32
9377#define VM_INVALIDATE_ENG13_ADDR_RANGE_HI32__LOGI_PAGE_ADDR_RANGE_HI5__SHIFT 0x0
9378#define VM_INVALIDATE_ENG13_ADDR_RANGE_HI32__LOGI_PAGE_ADDR_RANGE_HI5_MASK 0x0000001FL
9379//VM_INVALIDATE_ENG14_ADDR_RANGE_LO32
9380#define VM_INVALIDATE_ENG14_ADDR_RANGE_LO32__S_BIT__SHIFT 0x0
9381#define VM_INVALIDATE_ENG14_ADDR_RANGE_LO32__LOGI_PAGE_ADDR_RANGE_LO31__SHIFT 0x1
9382#define VM_INVALIDATE_ENG14_ADDR_RANGE_LO32__S_BIT_MASK 0x00000001L
9383#define VM_INVALIDATE_ENG14_ADDR_RANGE_LO32__LOGI_PAGE_ADDR_RANGE_LO31_MASK 0xFFFFFFFEL
9384//VM_INVALIDATE_ENG14_ADDR_RANGE_HI32
9385#define VM_INVALIDATE_ENG14_ADDR_RANGE_HI32__LOGI_PAGE_ADDR_RANGE_HI5__SHIFT 0x0
9386#define VM_INVALIDATE_ENG14_ADDR_RANGE_HI32__LOGI_PAGE_ADDR_RANGE_HI5_MASK 0x0000001FL
9387//VM_INVALIDATE_ENG15_ADDR_RANGE_LO32
9388#define VM_INVALIDATE_ENG15_ADDR_RANGE_LO32__S_BIT__SHIFT 0x0
9389#define VM_INVALIDATE_ENG15_ADDR_RANGE_LO32__LOGI_PAGE_ADDR_RANGE_LO31__SHIFT 0x1
9390#define VM_INVALIDATE_ENG15_ADDR_RANGE_LO32__S_BIT_MASK 0x00000001L
9391#define VM_INVALIDATE_ENG15_ADDR_RANGE_LO32__LOGI_PAGE_ADDR_RANGE_LO31_MASK 0xFFFFFFFEL
9392//VM_INVALIDATE_ENG15_ADDR_RANGE_HI32
9393#define VM_INVALIDATE_ENG15_ADDR_RANGE_HI32__LOGI_PAGE_ADDR_RANGE_HI5__SHIFT 0x0
9394#define VM_INVALIDATE_ENG15_ADDR_RANGE_HI32__LOGI_PAGE_ADDR_RANGE_HI5_MASK 0x0000001FL
9395//VM_INVALIDATE_ENG16_ADDR_RANGE_LO32
9396#define VM_INVALIDATE_ENG16_ADDR_RANGE_LO32__S_BIT__SHIFT 0x0
9397#define VM_INVALIDATE_ENG16_ADDR_RANGE_LO32__LOGI_PAGE_ADDR_RANGE_LO31__SHIFT 0x1
9398#define VM_INVALIDATE_ENG16_ADDR_RANGE_LO32__S_BIT_MASK 0x00000001L
9399#define VM_INVALIDATE_ENG16_ADDR_RANGE_LO32__LOGI_PAGE_ADDR_RANGE_LO31_MASK 0xFFFFFFFEL
9400//VM_INVALIDATE_ENG16_ADDR_RANGE_HI32
9401#define VM_INVALIDATE_ENG16_ADDR_RANGE_HI32__LOGI_PAGE_ADDR_RANGE_HI5__SHIFT 0x0
9402#define VM_INVALIDATE_ENG16_ADDR_RANGE_HI32__LOGI_PAGE_ADDR_RANGE_HI5_MASK 0x0000001FL
9403//VM_INVALIDATE_ENG17_ADDR_RANGE_LO32
9404#define VM_INVALIDATE_ENG17_ADDR_RANGE_LO32__S_BIT__SHIFT 0x0
9405#define VM_INVALIDATE_ENG17_ADDR_RANGE_LO32__LOGI_PAGE_ADDR_RANGE_LO31__SHIFT 0x1
9406#define VM_INVALIDATE_ENG17_ADDR_RANGE_LO32__S_BIT_MASK 0x00000001L
9407#define VM_INVALIDATE_ENG17_ADDR_RANGE_LO32__LOGI_PAGE_ADDR_RANGE_LO31_MASK 0xFFFFFFFEL
9408//VM_INVALIDATE_ENG17_ADDR_RANGE_HI32
9409#define VM_INVALIDATE_ENG17_ADDR_RANGE_HI32__LOGI_PAGE_ADDR_RANGE_HI5__SHIFT 0x0
9410#define VM_INVALIDATE_ENG17_ADDR_RANGE_HI32__LOGI_PAGE_ADDR_RANGE_HI5_MASK 0x0000001FL
9411//VM_CONTEXT0_PAGE_TABLE_BASE_ADDR_LO32
9412#define VM_CONTEXT0_PAGE_TABLE_BASE_ADDR_LO32__PAGE_DIRECTORY_ENTRY_LO32__SHIFT 0x0
9413#define VM_CONTEXT0_PAGE_TABLE_BASE_ADDR_LO32__PAGE_DIRECTORY_ENTRY_LO32_MASK 0xFFFFFFFFL
9414//VM_CONTEXT0_PAGE_TABLE_BASE_ADDR_HI32
9415#define VM_CONTEXT0_PAGE_TABLE_BASE_ADDR_HI32__PAGE_DIRECTORY_ENTRY_HI32__SHIFT 0x0
9416#define VM_CONTEXT0_PAGE_TABLE_BASE_ADDR_HI32__PAGE_DIRECTORY_ENTRY_HI32_MASK 0xFFFFFFFFL
9417//VM_CONTEXT1_PAGE_TABLE_BASE_ADDR_LO32
9418#define VM_CONTEXT1_PAGE_TABLE_BASE_ADDR_LO32__PAGE_DIRECTORY_ENTRY_LO32__SHIFT 0x0
9419#define VM_CONTEXT1_PAGE_TABLE_BASE_ADDR_LO32__PAGE_DIRECTORY_ENTRY_LO32_MASK 0xFFFFFFFFL
9420//VM_CONTEXT1_PAGE_TABLE_BASE_ADDR_HI32
9421#define VM_CONTEXT1_PAGE_TABLE_BASE_ADDR_HI32__PAGE_DIRECTORY_ENTRY_HI32__SHIFT 0x0
9422#define VM_CONTEXT1_PAGE_TABLE_BASE_ADDR_HI32__PAGE_DIRECTORY_ENTRY_HI32_MASK 0xFFFFFFFFL
9423//VM_CONTEXT2_PAGE_TABLE_BASE_ADDR_LO32
9424#define VM_CONTEXT2_PAGE_TABLE_BASE_ADDR_LO32__PAGE_DIRECTORY_ENTRY_LO32__SHIFT 0x0
9425#define VM_CONTEXT2_PAGE_TABLE_BASE_ADDR_LO32__PAGE_DIRECTORY_ENTRY_LO32_MASK 0xFFFFFFFFL
9426//VM_CONTEXT2_PAGE_TABLE_BASE_ADDR_HI32
9427#define VM_CONTEXT2_PAGE_TABLE_BASE_ADDR_HI32__PAGE_DIRECTORY_ENTRY_HI32__SHIFT 0x0
9428#define VM_CONTEXT2_PAGE_TABLE_BASE_ADDR_HI32__PAGE_DIRECTORY_ENTRY_HI32_MASK 0xFFFFFFFFL
9429//VM_CONTEXT3_PAGE_TABLE_BASE_ADDR_LO32
9430#define VM_CONTEXT3_PAGE_TABLE_BASE_ADDR_LO32__PAGE_DIRECTORY_ENTRY_LO32__SHIFT 0x0
9431#define VM_CONTEXT3_PAGE_TABLE_BASE_ADDR_LO32__PAGE_DIRECTORY_ENTRY_LO32_MASK 0xFFFFFFFFL
9432//VM_CONTEXT3_PAGE_TABLE_BASE_ADDR_HI32
9433#define VM_CONTEXT3_PAGE_TABLE_BASE_ADDR_HI32__PAGE_DIRECTORY_ENTRY_HI32__SHIFT 0x0
9434#define VM_CONTEXT3_PAGE_TABLE_BASE_ADDR_HI32__PAGE_DIRECTORY_ENTRY_HI32_MASK 0xFFFFFFFFL
9435//VM_CONTEXT4_PAGE_TABLE_BASE_ADDR_LO32
9436#define VM_CONTEXT4_PAGE_TABLE_BASE_ADDR_LO32__PAGE_DIRECTORY_ENTRY_LO32__SHIFT 0x0
9437#define VM_CONTEXT4_PAGE_TABLE_BASE_ADDR_LO32__PAGE_DIRECTORY_ENTRY_LO32_MASK 0xFFFFFFFFL
9438//VM_CONTEXT4_PAGE_TABLE_BASE_ADDR_HI32
9439#define VM_CONTEXT4_PAGE_TABLE_BASE_ADDR_HI32__PAGE_DIRECTORY_ENTRY_HI32__SHIFT 0x0
9440#define VM_CONTEXT4_PAGE_TABLE_BASE_ADDR_HI32__PAGE_DIRECTORY_ENTRY_HI32_MASK 0xFFFFFFFFL
9441//VM_CONTEXT5_PAGE_TABLE_BASE_ADDR_LO32
9442#define VM_CONTEXT5_PAGE_TABLE_BASE_ADDR_LO32__PAGE_DIRECTORY_ENTRY_LO32__SHIFT 0x0
9443#define VM_CONTEXT5_PAGE_TABLE_BASE_ADDR_LO32__PAGE_DIRECTORY_ENTRY_LO32_MASK 0xFFFFFFFFL
9444//VM_CONTEXT5_PAGE_TABLE_BASE_ADDR_HI32
9445#define VM_CONTEXT5_PAGE_TABLE_BASE_ADDR_HI32__PAGE_DIRECTORY_ENTRY_HI32__SHIFT 0x0
9446#define VM_CONTEXT5_PAGE_TABLE_BASE_ADDR_HI32__PAGE_DIRECTORY_ENTRY_HI32_MASK 0xFFFFFFFFL
9447//VM_CONTEXT6_PAGE_TABLE_BASE_ADDR_LO32
9448#define VM_CONTEXT6_PAGE_TABLE_BASE_ADDR_LO32__PAGE_DIRECTORY_ENTRY_LO32__SHIFT 0x0
9449#define VM_CONTEXT6_PAGE_TABLE_BASE_ADDR_LO32__PAGE_DIRECTORY_ENTRY_LO32_MASK 0xFFFFFFFFL
9450//VM_CONTEXT6_PAGE_TABLE_BASE_ADDR_HI32
9451#define VM_CONTEXT6_PAGE_TABLE_BASE_ADDR_HI32__PAGE_DIRECTORY_ENTRY_HI32__SHIFT 0x0
9452#define VM_CONTEXT6_PAGE_TABLE_BASE_ADDR_HI32__PAGE_DIRECTORY_ENTRY_HI32_MASK 0xFFFFFFFFL
9453//VM_CONTEXT7_PAGE_TABLE_BASE_ADDR_LO32
9454#define VM_CONTEXT7_PAGE_TABLE_BASE_ADDR_LO32__PAGE_DIRECTORY_ENTRY_LO32__SHIFT 0x0
9455#define VM_CONTEXT7_PAGE_TABLE_BASE_ADDR_LO32__PAGE_DIRECTORY_ENTRY_LO32_MASK 0xFFFFFFFFL
9456//VM_CONTEXT7_PAGE_TABLE_BASE_ADDR_HI32
9457#define VM_CONTEXT7_PAGE_TABLE_BASE_ADDR_HI32__PAGE_DIRECTORY_ENTRY_HI32__SHIFT 0x0
9458#define VM_CONTEXT7_PAGE_TABLE_BASE_ADDR_HI32__PAGE_DIRECTORY_ENTRY_HI32_MASK 0xFFFFFFFFL
9459//VM_CONTEXT8_PAGE_TABLE_BASE_ADDR_LO32
9460#define VM_CONTEXT8_PAGE_TABLE_BASE_ADDR_LO32__PAGE_DIRECTORY_ENTRY_LO32__SHIFT 0x0
9461#define VM_CONTEXT8_PAGE_TABLE_BASE_ADDR_LO32__PAGE_DIRECTORY_ENTRY_LO32_MASK 0xFFFFFFFFL
9462//VM_CONTEXT8_PAGE_TABLE_BASE_ADDR_HI32
9463#define VM_CONTEXT8_PAGE_TABLE_BASE_ADDR_HI32__PAGE_DIRECTORY_ENTRY_HI32__SHIFT 0x0
9464#define VM_CONTEXT8_PAGE_TABLE_BASE_ADDR_HI32__PAGE_DIRECTORY_ENTRY_HI32_MASK 0xFFFFFFFFL
9465//VM_CONTEXT9_PAGE_TABLE_BASE_ADDR_LO32
9466#define VM_CONTEXT9_PAGE_TABLE_BASE_ADDR_LO32__PAGE_DIRECTORY_ENTRY_LO32__SHIFT 0x0
9467#define VM_CONTEXT9_PAGE_TABLE_BASE_ADDR_LO32__PAGE_DIRECTORY_ENTRY_LO32_MASK 0xFFFFFFFFL
9468//VM_CONTEXT9_PAGE_TABLE_BASE_ADDR_HI32
9469#define VM_CONTEXT9_PAGE_TABLE_BASE_ADDR_HI32__PAGE_DIRECTORY_ENTRY_HI32__SHIFT 0x0
9470#define VM_CONTEXT9_PAGE_TABLE_BASE_ADDR_HI32__PAGE_DIRECTORY_ENTRY_HI32_MASK 0xFFFFFFFFL
9471//VM_CONTEXT10_PAGE_TABLE_BASE_ADDR_LO32
9472#define VM_CONTEXT10_PAGE_TABLE_BASE_ADDR_LO32__PAGE_DIRECTORY_ENTRY_LO32__SHIFT 0x0
9473#define VM_CONTEXT10_PAGE_TABLE_BASE_ADDR_LO32__PAGE_DIRECTORY_ENTRY_LO32_MASK 0xFFFFFFFFL
9474//VM_CONTEXT10_PAGE_TABLE_BASE_ADDR_HI32
9475#define VM_CONTEXT10_PAGE_TABLE_BASE_ADDR_HI32__PAGE_DIRECTORY_ENTRY_HI32__SHIFT 0x0
9476#define VM_CONTEXT10_PAGE_TABLE_BASE_ADDR_HI32__PAGE_DIRECTORY_ENTRY_HI32_MASK 0xFFFFFFFFL
9477//VM_CONTEXT11_PAGE_TABLE_BASE_ADDR_LO32
9478#define VM_CONTEXT11_PAGE_TABLE_BASE_ADDR_LO32__PAGE_DIRECTORY_ENTRY_LO32__SHIFT 0x0
9479#define VM_CONTEXT11_PAGE_TABLE_BASE_ADDR_LO32__PAGE_DIRECTORY_ENTRY_LO32_MASK 0xFFFFFFFFL
9480//VM_CONTEXT11_PAGE_TABLE_BASE_ADDR_HI32
9481#define VM_CONTEXT11_PAGE_TABLE_BASE_ADDR_HI32__PAGE_DIRECTORY_ENTRY_HI32__SHIFT 0x0
9482#define VM_CONTEXT11_PAGE_TABLE_BASE_ADDR_HI32__PAGE_DIRECTORY_ENTRY_HI32_MASK 0xFFFFFFFFL
9483//VM_CONTEXT12_PAGE_TABLE_BASE_ADDR_LO32
9484#define VM_CONTEXT12_PAGE_TABLE_BASE_ADDR_LO32__PAGE_DIRECTORY_ENTRY_LO32__SHIFT 0x0
9485#define VM_CONTEXT12_PAGE_TABLE_BASE_ADDR_LO32__PAGE_DIRECTORY_ENTRY_LO32_MASK 0xFFFFFFFFL
9486//VM_CONTEXT12_PAGE_TABLE_BASE_ADDR_HI32
9487#define VM_CONTEXT12_PAGE_TABLE_BASE_ADDR_HI32__PAGE_DIRECTORY_ENTRY_HI32__SHIFT 0x0
9488#define VM_CONTEXT12_PAGE_TABLE_BASE_ADDR_HI32__PAGE_DIRECTORY_ENTRY_HI32_MASK 0xFFFFFFFFL
9489//VM_CONTEXT13_PAGE_TABLE_BASE_ADDR_LO32
9490#define VM_CONTEXT13_PAGE_TABLE_BASE_ADDR_LO32__PAGE_DIRECTORY_ENTRY_LO32__SHIFT 0x0
9491#define VM_CONTEXT13_PAGE_TABLE_BASE_ADDR_LO32__PAGE_DIRECTORY_ENTRY_LO32_MASK 0xFFFFFFFFL
9492//VM_CONTEXT13_PAGE_TABLE_BASE_ADDR_HI32
9493#define VM_CONTEXT13_PAGE_TABLE_BASE_ADDR_HI32__PAGE_DIRECTORY_ENTRY_HI32__SHIFT 0x0
9494#define VM_CONTEXT13_PAGE_TABLE_BASE_ADDR_HI32__PAGE_DIRECTORY_ENTRY_HI32_MASK 0xFFFFFFFFL
9495//VM_CONTEXT14_PAGE_TABLE_BASE_ADDR_LO32
9496#define VM_CONTEXT14_PAGE_TABLE_BASE_ADDR_LO32__PAGE_DIRECTORY_ENTRY_LO32__SHIFT 0x0
9497#define VM_CONTEXT14_PAGE_TABLE_BASE_ADDR_LO32__PAGE_DIRECTORY_ENTRY_LO32_MASK 0xFFFFFFFFL
9498//VM_CONTEXT14_PAGE_TABLE_BASE_ADDR_HI32
9499#define VM_CONTEXT14_PAGE_TABLE_BASE_ADDR_HI32__PAGE_DIRECTORY_ENTRY_HI32__SHIFT 0x0
9500#define VM_CONTEXT14_PAGE_TABLE_BASE_ADDR_HI32__PAGE_DIRECTORY_ENTRY_HI32_MASK 0xFFFFFFFFL
9501//VM_CONTEXT15_PAGE_TABLE_BASE_ADDR_LO32
9502#define VM_CONTEXT15_PAGE_TABLE_BASE_ADDR_LO32__PAGE_DIRECTORY_ENTRY_LO32__SHIFT 0x0
9503#define VM_CONTEXT15_PAGE_TABLE_BASE_ADDR_LO32__PAGE_DIRECTORY_ENTRY_LO32_MASK 0xFFFFFFFFL
9504//VM_CONTEXT15_PAGE_TABLE_BASE_ADDR_HI32
9505#define VM_CONTEXT15_PAGE_TABLE_BASE_ADDR_HI32__PAGE_DIRECTORY_ENTRY_HI32__SHIFT 0x0
9506#define VM_CONTEXT15_PAGE_TABLE_BASE_ADDR_HI32__PAGE_DIRECTORY_ENTRY_HI32_MASK 0xFFFFFFFFL
9507//VM_CONTEXT0_PAGE_TABLE_START_ADDR_LO32
9508#define VM_CONTEXT0_PAGE_TABLE_START_ADDR_LO32__LOGICAL_PAGE_NUMBER_LO32__SHIFT 0x0
9509#define VM_CONTEXT0_PAGE_TABLE_START_ADDR_LO32__LOGICAL_PAGE_NUMBER_LO32_MASK 0xFFFFFFFFL
9510//VM_CONTEXT0_PAGE_TABLE_START_ADDR_HI32
9511#define VM_CONTEXT0_PAGE_TABLE_START_ADDR_HI32__LOGICAL_PAGE_NUMBER_HI4__SHIFT 0x0
9512#define VM_CONTEXT0_PAGE_TABLE_START_ADDR_HI32__LOGICAL_PAGE_NUMBER_HI4_MASK 0x0000000FL
9513//VM_CONTEXT1_PAGE_TABLE_START_ADDR_LO32
9514#define VM_CONTEXT1_PAGE_TABLE_START_ADDR_LO32__LOGICAL_PAGE_NUMBER_LO32__SHIFT 0x0
9515#define VM_CONTEXT1_PAGE_TABLE_START_ADDR_LO32__LOGICAL_PAGE_NUMBER_LO32_MASK 0xFFFFFFFFL
9516//VM_CONTEXT1_PAGE_TABLE_START_ADDR_HI32
9517#define VM_CONTEXT1_PAGE_TABLE_START_ADDR_HI32__LOGICAL_PAGE_NUMBER_HI4__SHIFT 0x0
9518#define VM_CONTEXT1_PAGE_TABLE_START_ADDR_HI32__LOGICAL_PAGE_NUMBER_HI4_MASK 0x0000000FL
9519//VM_CONTEXT2_PAGE_TABLE_START_ADDR_LO32
9520#define VM_CONTEXT2_PAGE_TABLE_START_ADDR_LO32__LOGICAL_PAGE_NUMBER_LO32__SHIFT 0x0
9521#define VM_CONTEXT2_PAGE_TABLE_START_ADDR_LO32__LOGICAL_PAGE_NUMBER_LO32_MASK 0xFFFFFFFFL
9522//VM_CONTEXT2_PAGE_TABLE_START_ADDR_HI32
9523#define VM_CONTEXT2_PAGE_TABLE_START_ADDR_HI32__LOGICAL_PAGE_NUMBER_HI4__SHIFT 0x0
9524#define VM_CONTEXT2_PAGE_TABLE_START_ADDR_HI32__LOGICAL_PAGE_NUMBER_HI4_MASK 0x0000000FL
9525//VM_CONTEXT3_PAGE_TABLE_START_ADDR_LO32
9526#define VM_CONTEXT3_PAGE_TABLE_START_ADDR_LO32__LOGICAL_PAGE_NUMBER_LO32__SHIFT 0x0
9527#define VM_CONTEXT3_PAGE_TABLE_START_ADDR_LO32__LOGICAL_PAGE_NUMBER_LO32_MASK 0xFFFFFFFFL
9528//VM_CONTEXT3_PAGE_TABLE_START_ADDR_HI32
9529#define VM_CONTEXT3_PAGE_TABLE_START_ADDR_HI32__LOGICAL_PAGE_NUMBER_HI4__SHIFT 0x0
9530#define VM_CONTEXT3_PAGE_TABLE_START_ADDR_HI32__LOGICAL_PAGE_NUMBER_HI4_MASK 0x0000000FL
9531//VM_CONTEXT4_PAGE_TABLE_START_ADDR_LO32
9532#define VM_CONTEXT4_PAGE_TABLE_START_ADDR_LO32__LOGICAL_PAGE_NUMBER_LO32__SHIFT 0x0
9533#define VM_CONTEXT4_PAGE_TABLE_START_ADDR_LO32__LOGICAL_PAGE_NUMBER_LO32_MASK 0xFFFFFFFFL
9534//VM_CONTEXT4_PAGE_TABLE_START_ADDR_HI32
9535#define VM_CONTEXT4_PAGE_TABLE_START_ADDR_HI32__LOGICAL_PAGE_NUMBER_HI4__SHIFT 0x0
9536#define VM_CONTEXT4_PAGE_TABLE_START_ADDR_HI32__LOGICAL_PAGE_NUMBER_HI4_MASK 0x0000000FL
9537//VM_CONTEXT5_PAGE_TABLE_START_ADDR_LO32
9538#define VM_CONTEXT5_PAGE_TABLE_START_ADDR_LO32__LOGICAL_PAGE_NUMBER_LO32__SHIFT 0x0
9539#define VM_CONTEXT5_PAGE_TABLE_START_ADDR_LO32__LOGICAL_PAGE_NUMBER_LO32_MASK 0xFFFFFFFFL
9540//VM_CONTEXT5_PAGE_TABLE_START_ADDR_HI32
9541#define VM_CONTEXT5_PAGE_TABLE_START_ADDR_HI32__LOGICAL_PAGE_NUMBER_HI4__SHIFT 0x0
9542#define VM_CONTEXT5_PAGE_TABLE_START_ADDR_HI32__LOGICAL_PAGE_NUMBER_HI4_MASK 0x0000000FL
9543//VM_CONTEXT6_PAGE_TABLE_START_ADDR_LO32
9544#define VM_CONTEXT6_PAGE_TABLE_START_ADDR_LO32__LOGICAL_PAGE_NUMBER_LO32__SHIFT 0x0
9545#define VM_CONTEXT6_PAGE_TABLE_START_ADDR_LO32__LOGICAL_PAGE_NUMBER_LO32_MASK 0xFFFFFFFFL
9546//VM_CONTEXT6_PAGE_TABLE_START_ADDR_HI32
9547#define VM_CONTEXT6_PAGE_TABLE_START_ADDR_HI32__LOGICAL_PAGE_NUMBER_HI4__SHIFT 0x0
9548#define VM_CONTEXT6_PAGE_TABLE_START_ADDR_HI32__LOGICAL_PAGE_NUMBER_HI4_MASK 0x0000000FL
9549//VM_CONTEXT7_PAGE_TABLE_START_ADDR_LO32
9550#define VM_CONTEXT7_PAGE_TABLE_START_ADDR_LO32__LOGICAL_PAGE_NUMBER_LO32__SHIFT 0x0
9551#define VM_CONTEXT7_PAGE_TABLE_START_ADDR_LO32__LOGICAL_PAGE_NUMBER_LO32_MASK 0xFFFFFFFFL
9552//VM_CONTEXT7_PAGE_TABLE_START_ADDR_HI32
9553#define VM_CONTEXT7_PAGE_TABLE_START_ADDR_HI32__LOGICAL_PAGE_NUMBER_HI4__SHIFT 0x0
9554#define VM_CONTEXT7_PAGE_TABLE_START_ADDR_HI32__LOGICAL_PAGE_NUMBER_HI4_MASK 0x0000000FL
9555//VM_CONTEXT8_PAGE_TABLE_START_ADDR_LO32
9556#define VM_CONTEXT8_PAGE_TABLE_START_ADDR_LO32__LOGICAL_PAGE_NUMBER_LO32__SHIFT 0x0
9557#define VM_CONTEXT8_PAGE_TABLE_START_ADDR_LO32__LOGICAL_PAGE_NUMBER_LO32_MASK 0xFFFFFFFFL
9558//VM_CONTEXT8_PAGE_TABLE_START_ADDR_HI32
9559#define VM_CONTEXT8_PAGE_TABLE_START_ADDR_HI32__LOGICAL_PAGE_NUMBER_HI4__SHIFT 0x0
9560#define VM_CONTEXT8_PAGE_TABLE_START_ADDR_HI32__LOGICAL_PAGE_NUMBER_HI4_MASK 0x0000000FL
9561//VM_CONTEXT9_PAGE_TABLE_START_ADDR_LO32
9562#define VM_CONTEXT9_PAGE_TABLE_START_ADDR_LO32__LOGICAL_PAGE_NUMBER_LO32__SHIFT 0x0
9563#define VM_CONTEXT9_PAGE_TABLE_START_ADDR_LO32__LOGICAL_PAGE_NUMBER_LO32_MASK 0xFFFFFFFFL
9564//VM_CONTEXT9_PAGE_TABLE_START_ADDR_HI32
9565#define VM_CONTEXT9_PAGE_TABLE_START_ADDR_HI32__LOGICAL_PAGE_NUMBER_HI4__SHIFT 0x0
9566#define VM_CONTEXT9_PAGE_TABLE_START_ADDR_HI32__LOGICAL_PAGE_NUMBER_HI4_MASK 0x0000000FL
9567//VM_CONTEXT10_PAGE_TABLE_START_ADDR_LO32
9568#define VM_CONTEXT10_PAGE_TABLE_START_ADDR_LO32__LOGICAL_PAGE_NUMBER_LO32__SHIFT 0x0
9569#define VM_CONTEXT10_PAGE_TABLE_START_ADDR_LO32__LOGICAL_PAGE_NUMBER_LO32_MASK 0xFFFFFFFFL
9570//VM_CONTEXT10_PAGE_TABLE_START_ADDR_HI32
9571#define VM_CONTEXT10_PAGE_TABLE_START_ADDR_HI32__LOGICAL_PAGE_NUMBER_HI4__SHIFT 0x0
9572#define VM_CONTEXT10_PAGE_TABLE_START_ADDR_HI32__LOGICAL_PAGE_NUMBER_HI4_MASK 0x0000000FL
9573//VM_CONTEXT11_PAGE_TABLE_START_ADDR_LO32
9574#define VM_CONTEXT11_PAGE_TABLE_START_ADDR_LO32__LOGICAL_PAGE_NUMBER_LO32__SHIFT 0x0
9575#define VM_CONTEXT11_PAGE_TABLE_START_ADDR_LO32__LOGICAL_PAGE_NUMBER_LO32_MASK 0xFFFFFFFFL
9576//VM_CONTEXT11_PAGE_TABLE_START_ADDR_HI32
9577#define VM_CONTEXT11_PAGE_TABLE_START_ADDR_HI32__LOGICAL_PAGE_NUMBER_HI4__SHIFT 0x0
9578#define VM_CONTEXT11_PAGE_TABLE_START_ADDR_HI32__LOGICAL_PAGE_NUMBER_HI4_MASK 0x0000000FL
9579//VM_CONTEXT12_PAGE_TABLE_START_ADDR_LO32
9580#define VM_CONTEXT12_PAGE_TABLE_START_ADDR_LO32__LOGICAL_PAGE_NUMBER_LO32__SHIFT 0x0
9581#define VM_CONTEXT12_PAGE_TABLE_START_ADDR_LO32__LOGICAL_PAGE_NUMBER_LO32_MASK 0xFFFFFFFFL
9582//VM_CONTEXT12_PAGE_TABLE_START_ADDR_HI32
9583#define VM_CONTEXT12_PAGE_TABLE_START_ADDR_HI32__LOGICAL_PAGE_NUMBER_HI4__SHIFT 0x0
9584#define VM_CONTEXT12_PAGE_TABLE_START_ADDR_HI32__LOGICAL_PAGE_NUMBER_HI4_MASK 0x0000000FL
9585//VM_CONTEXT13_PAGE_TABLE_START_ADDR_LO32
9586#define VM_CONTEXT13_PAGE_TABLE_START_ADDR_LO32__LOGICAL_PAGE_NUMBER_LO32__SHIFT 0x0
9587#define VM_CONTEXT13_PAGE_TABLE_START_ADDR_LO32__LOGICAL_PAGE_NUMBER_LO32_MASK 0xFFFFFFFFL
9588//VM_CONTEXT13_PAGE_TABLE_START_ADDR_HI32
9589#define VM_CONTEXT13_PAGE_TABLE_START_ADDR_HI32__LOGICAL_PAGE_NUMBER_HI4__SHIFT 0x0
9590#define VM_CONTEXT13_PAGE_TABLE_START_ADDR_HI32__LOGICAL_PAGE_NUMBER_HI4_MASK 0x0000000FL
9591//VM_CONTEXT14_PAGE_TABLE_START_ADDR_LO32
9592#define VM_CONTEXT14_PAGE_TABLE_START_ADDR_LO32__LOGICAL_PAGE_NUMBER_LO32__SHIFT 0x0
9593#define VM_CONTEXT14_PAGE_TABLE_START_ADDR_LO32__LOGICAL_PAGE_NUMBER_LO32_MASK 0xFFFFFFFFL
9594//VM_CONTEXT14_PAGE_TABLE_START_ADDR_HI32
9595#define VM_CONTEXT14_PAGE_TABLE_START_ADDR_HI32__LOGICAL_PAGE_NUMBER_HI4__SHIFT 0x0
9596#define VM_CONTEXT14_PAGE_TABLE_START_ADDR_HI32__LOGICAL_PAGE_NUMBER_HI4_MASK 0x0000000FL
9597//VM_CONTEXT15_PAGE_TABLE_START_ADDR_LO32
9598#define VM_CONTEXT15_PAGE_TABLE_START_ADDR_LO32__LOGICAL_PAGE_NUMBER_LO32__SHIFT 0x0
9599#define VM_CONTEXT15_PAGE_TABLE_START_ADDR_LO32__LOGICAL_PAGE_NUMBER_LO32_MASK 0xFFFFFFFFL
9600//VM_CONTEXT15_PAGE_TABLE_START_ADDR_HI32
9601#define VM_CONTEXT15_PAGE_TABLE_START_ADDR_HI32__LOGICAL_PAGE_NUMBER_HI4__SHIFT 0x0
9602#define VM_CONTEXT15_PAGE_TABLE_START_ADDR_HI32__LOGICAL_PAGE_NUMBER_HI4_MASK 0x0000000FL
9603//VM_CONTEXT0_PAGE_TABLE_END_ADDR_LO32
9604#define VM_CONTEXT0_PAGE_TABLE_END_ADDR_LO32__LOGICAL_PAGE_NUMBER_LO32__SHIFT 0x0
9605#define VM_CONTEXT0_PAGE_TABLE_END_ADDR_LO32__LOGICAL_PAGE_NUMBER_LO32_MASK 0xFFFFFFFFL
9606//VM_CONTEXT0_PAGE_TABLE_END_ADDR_HI32
9607#define VM_CONTEXT0_PAGE_TABLE_END_ADDR_HI32__LOGICAL_PAGE_NUMBER_HI4__SHIFT 0x0
9608#define VM_CONTEXT0_PAGE_TABLE_END_ADDR_HI32__LOGICAL_PAGE_NUMBER_HI4_MASK 0x0000000FL
9609//VM_CONTEXT1_PAGE_TABLE_END_ADDR_LO32
9610#define VM_CONTEXT1_PAGE_TABLE_END_ADDR_LO32__LOGICAL_PAGE_NUMBER_LO32__SHIFT 0x0
9611#define VM_CONTEXT1_PAGE_TABLE_END_ADDR_LO32__LOGICAL_PAGE_NUMBER_LO32_MASK 0xFFFFFFFFL
9612//VM_CONTEXT1_PAGE_TABLE_END_ADDR_HI32
9613#define VM_CONTEXT1_PAGE_TABLE_END_ADDR_HI32__LOGICAL_PAGE_NUMBER_HI4__SHIFT 0x0
9614#define VM_CONTEXT1_PAGE_TABLE_END_ADDR_HI32__LOGICAL_PAGE_NUMBER_HI4_MASK 0x0000000FL
9615//VM_CONTEXT2_PAGE_TABLE_END_ADDR_LO32
9616#define VM_CONTEXT2_PAGE_TABLE_END_ADDR_LO32__LOGICAL_PAGE_NUMBER_LO32__SHIFT 0x0
9617#define VM_CONTEXT2_PAGE_TABLE_END_ADDR_LO32__LOGICAL_PAGE_NUMBER_LO32_MASK 0xFFFFFFFFL
9618//VM_CONTEXT2_PAGE_TABLE_END_ADDR_HI32
9619#define VM_CONTEXT2_PAGE_TABLE_END_ADDR_HI32__LOGICAL_PAGE_NUMBER_HI4__SHIFT 0x0
9620#define VM_CONTEXT2_PAGE_TABLE_END_ADDR_HI32__LOGICAL_PAGE_NUMBER_HI4_MASK 0x0000000FL
9621//VM_CONTEXT3_PAGE_TABLE_END_ADDR_LO32
9622#define VM_CONTEXT3_PAGE_TABLE_END_ADDR_LO32__LOGICAL_PAGE_NUMBER_LO32__SHIFT 0x0
9623#define VM_CONTEXT3_PAGE_TABLE_END_ADDR_LO32__LOGICAL_PAGE_NUMBER_LO32_MASK 0xFFFFFFFFL
9624//VM_CONTEXT3_PAGE_TABLE_END_ADDR_HI32
9625#define VM_CONTEXT3_PAGE_TABLE_END_ADDR_HI32__LOGICAL_PAGE_NUMBER_HI4__SHIFT 0x0
9626#define VM_CONTEXT3_PAGE_TABLE_END_ADDR_HI32__LOGICAL_PAGE_NUMBER_HI4_MASK 0x0000000FL
9627//VM_CONTEXT4_PAGE_TABLE_END_ADDR_LO32
9628#define VM_CONTEXT4_PAGE_TABLE_END_ADDR_LO32__LOGICAL_PAGE_NUMBER_LO32__SHIFT 0x0
9629#define VM_CONTEXT4_PAGE_TABLE_END_ADDR_LO32__LOGICAL_PAGE_NUMBER_LO32_MASK 0xFFFFFFFFL
9630//VM_CONTEXT4_PAGE_TABLE_END_ADDR_HI32
9631#define VM_CONTEXT4_PAGE_TABLE_END_ADDR_HI32__LOGICAL_PAGE_NUMBER_HI4__SHIFT 0x0
9632#define VM_CONTEXT4_PAGE_TABLE_END_ADDR_HI32__LOGICAL_PAGE_NUMBER_HI4_MASK 0x0000000FL
9633//VM_CONTEXT5_PAGE_TABLE_END_ADDR_LO32
9634#define VM_CONTEXT5_PAGE_TABLE_END_ADDR_LO32__LOGICAL_PAGE_NUMBER_LO32__SHIFT 0x0
9635#define VM_CONTEXT5_PAGE_TABLE_END_ADDR_LO32__LOGICAL_PAGE_NUMBER_LO32_MASK 0xFFFFFFFFL
9636//VM_CONTEXT5_PAGE_TABLE_END_ADDR_HI32
9637#define VM_CONTEXT5_PAGE_TABLE_END_ADDR_HI32__LOGICAL_PAGE_NUMBER_HI4__SHIFT 0x0
9638#define VM_CONTEXT5_PAGE_TABLE_END_ADDR_HI32__LOGICAL_PAGE_NUMBER_HI4_MASK 0x0000000FL
9639//VM_CONTEXT6_PAGE_TABLE_END_ADDR_LO32
9640#define VM_CONTEXT6_PAGE_TABLE_END_ADDR_LO32__LOGICAL_PAGE_NUMBER_LO32__SHIFT 0x0
9641#define VM_CONTEXT6_PAGE_TABLE_END_ADDR_LO32__LOGICAL_PAGE_NUMBER_LO32_MASK 0xFFFFFFFFL
9642//VM_CONTEXT6_PAGE_TABLE_END_ADDR_HI32
9643#define VM_CONTEXT6_PAGE_TABLE_END_ADDR_HI32__LOGICAL_PAGE_NUMBER_HI4__SHIFT 0x0
9644#define VM_CONTEXT6_PAGE_TABLE_END_ADDR_HI32__LOGICAL_PAGE_NUMBER_HI4_MASK 0x0000000FL
9645//VM_CONTEXT7_PAGE_TABLE_END_ADDR_LO32
9646#define VM_CONTEXT7_PAGE_TABLE_END_ADDR_LO32__LOGICAL_PAGE_NUMBER_LO32__SHIFT 0x0
9647#define VM_CONTEXT7_PAGE_TABLE_END_ADDR_LO32__LOGICAL_PAGE_NUMBER_LO32_MASK 0xFFFFFFFFL
9648//VM_CONTEXT7_PAGE_TABLE_END_ADDR_HI32
9649#define VM_CONTEXT7_PAGE_TABLE_END_ADDR_HI32__LOGICAL_PAGE_NUMBER_HI4__SHIFT 0x0
9650#define VM_CONTEXT7_PAGE_TABLE_END_ADDR_HI32__LOGICAL_PAGE_NUMBER_HI4_MASK 0x0000000FL
9651//VM_CONTEXT8_PAGE_TABLE_END_ADDR_LO32
9652#define VM_CONTEXT8_PAGE_TABLE_END_ADDR_LO32__LOGICAL_PAGE_NUMBER_LO32__SHIFT 0x0
9653#define VM_CONTEXT8_PAGE_TABLE_END_ADDR_LO32__LOGICAL_PAGE_NUMBER_LO32_MASK 0xFFFFFFFFL
9654//VM_CONTEXT8_PAGE_TABLE_END_ADDR_HI32
9655#define VM_CONTEXT8_PAGE_TABLE_END_ADDR_HI32__LOGICAL_PAGE_NUMBER_HI4__SHIFT 0x0
9656#define VM_CONTEXT8_PAGE_TABLE_END_ADDR_HI32__LOGICAL_PAGE_NUMBER_HI4_MASK 0x0000000FL
9657//VM_CONTEXT9_PAGE_TABLE_END_ADDR_LO32
9658#define VM_CONTEXT9_PAGE_TABLE_END_ADDR_LO32__LOGICAL_PAGE_NUMBER_LO32__SHIFT 0x0
9659#define VM_CONTEXT9_PAGE_TABLE_END_ADDR_LO32__LOGICAL_PAGE_NUMBER_LO32_MASK 0xFFFFFFFFL
9660//VM_CONTEXT9_PAGE_TABLE_END_ADDR_HI32
9661#define VM_CONTEXT9_PAGE_TABLE_END_ADDR_HI32__LOGICAL_PAGE_NUMBER_HI4__SHIFT 0x0
9662#define VM_CONTEXT9_PAGE_TABLE_END_ADDR_HI32__LOGICAL_PAGE_NUMBER_HI4_MASK 0x0000000FL
9663//VM_CONTEXT10_PAGE_TABLE_END_ADDR_LO32
9664#define VM_CONTEXT10_PAGE_TABLE_END_ADDR_LO32__LOGICAL_PAGE_NUMBER_LO32__SHIFT 0x0
9665#define VM_CONTEXT10_PAGE_TABLE_END_ADDR_LO32__LOGICAL_PAGE_NUMBER_LO32_MASK 0xFFFFFFFFL
9666//VM_CONTEXT10_PAGE_TABLE_END_ADDR_HI32
9667#define VM_CONTEXT10_PAGE_TABLE_END_ADDR_HI32__LOGICAL_PAGE_NUMBER_HI4__SHIFT 0x0
9668#define VM_CONTEXT10_PAGE_TABLE_END_ADDR_HI32__LOGICAL_PAGE_NUMBER_HI4_MASK 0x0000000FL
9669//VM_CONTEXT11_PAGE_TABLE_END_ADDR_LO32
9670#define VM_CONTEXT11_PAGE_TABLE_END_ADDR_LO32__LOGICAL_PAGE_NUMBER_LO32__SHIFT 0x0
9671#define VM_CONTEXT11_PAGE_TABLE_END_ADDR_LO32__LOGICAL_PAGE_NUMBER_LO32_MASK 0xFFFFFFFFL
9672//VM_CONTEXT11_PAGE_TABLE_END_ADDR_HI32
9673#define VM_CONTEXT11_PAGE_TABLE_END_ADDR_HI32__LOGICAL_PAGE_NUMBER_HI4__SHIFT 0x0
9674#define VM_CONTEXT11_PAGE_TABLE_END_ADDR_HI32__LOGICAL_PAGE_NUMBER_HI4_MASK 0x0000000FL
9675//VM_CONTEXT12_PAGE_TABLE_END_ADDR_LO32
9676#define VM_CONTEXT12_PAGE_TABLE_END_ADDR_LO32__LOGICAL_PAGE_NUMBER_LO32__SHIFT 0x0
9677#define VM_CONTEXT12_PAGE_TABLE_END_ADDR_LO32__LOGICAL_PAGE_NUMBER_LO32_MASK 0xFFFFFFFFL
9678//VM_CONTEXT12_PAGE_TABLE_END_ADDR_HI32
9679#define VM_CONTEXT12_PAGE_TABLE_END_ADDR_HI32__LOGICAL_PAGE_NUMBER_HI4__SHIFT 0x0
9680#define VM_CONTEXT12_PAGE_TABLE_END_ADDR_HI32__LOGICAL_PAGE_NUMBER_HI4_MASK 0x0000000FL
9681//VM_CONTEXT13_PAGE_TABLE_END_ADDR_LO32
9682#define VM_CONTEXT13_PAGE_TABLE_END_ADDR_LO32__LOGICAL_PAGE_NUMBER_LO32__SHIFT 0x0
9683#define VM_CONTEXT13_PAGE_TABLE_END_ADDR_LO32__LOGICAL_PAGE_NUMBER_LO32_MASK 0xFFFFFFFFL
9684//VM_CONTEXT13_PAGE_TABLE_END_ADDR_HI32
9685#define VM_CONTEXT13_PAGE_TABLE_END_ADDR_HI32__LOGICAL_PAGE_NUMBER_HI4__SHIFT 0x0
9686#define VM_CONTEXT13_PAGE_TABLE_END_ADDR_HI32__LOGICAL_PAGE_NUMBER_HI4_MASK 0x0000000FL
9687//VM_CONTEXT14_PAGE_TABLE_END_ADDR_LO32
9688#define VM_CONTEXT14_PAGE_TABLE_END_ADDR_LO32__LOGICAL_PAGE_NUMBER_LO32__SHIFT 0x0
9689#define VM_CONTEXT14_PAGE_TABLE_END_ADDR_LO32__LOGICAL_PAGE_NUMBER_LO32_MASK 0xFFFFFFFFL
9690//VM_CONTEXT14_PAGE_TABLE_END_ADDR_HI32
9691#define VM_CONTEXT14_PAGE_TABLE_END_ADDR_HI32__LOGICAL_PAGE_NUMBER_HI4__SHIFT 0x0
9692#define VM_CONTEXT14_PAGE_TABLE_END_ADDR_HI32__LOGICAL_PAGE_NUMBER_HI4_MASK 0x0000000FL
9693//VM_CONTEXT15_PAGE_TABLE_END_ADDR_LO32
9694#define VM_CONTEXT15_PAGE_TABLE_END_ADDR_LO32__LOGICAL_PAGE_NUMBER_LO32__SHIFT 0x0
9695#define VM_CONTEXT15_PAGE_TABLE_END_ADDR_LO32__LOGICAL_PAGE_NUMBER_LO32_MASK 0xFFFFFFFFL
9696//VM_CONTEXT15_PAGE_TABLE_END_ADDR_HI32
9697#define VM_CONTEXT15_PAGE_TABLE_END_ADDR_HI32__LOGICAL_PAGE_NUMBER_HI4__SHIFT 0x0
9698#define VM_CONTEXT15_PAGE_TABLE_END_ADDR_HI32__LOGICAL_PAGE_NUMBER_HI4_MASK 0x0000000FL
9699
9700
9701// addressBlock: mmhub_utcl2_vml2pldec
9702//MC_VM_L2_PERFCOUNTER0_CFG
9703#define MC_VM_L2_PERFCOUNTER0_CFG__PERF_SEL__SHIFT 0x0
9704#define MC_VM_L2_PERFCOUNTER0_CFG__PERF_SEL_END__SHIFT 0x8
9705#define MC_VM_L2_PERFCOUNTER0_CFG__PERF_MODE__SHIFT 0x18
9706#define MC_VM_L2_PERFCOUNTER0_CFG__ENABLE__SHIFT 0x1c
9707#define MC_VM_L2_PERFCOUNTER0_CFG__CLEAR__SHIFT 0x1d
9708#define MC_VM_L2_PERFCOUNTER0_CFG__PERF_SEL_MASK 0x000000FFL
9709#define MC_VM_L2_PERFCOUNTER0_CFG__PERF_SEL_END_MASK 0x0000FF00L
9710#define MC_VM_L2_PERFCOUNTER0_CFG__PERF_MODE_MASK 0x0F000000L
9711#define MC_VM_L2_PERFCOUNTER0_CFG__ENABLE_MASK 0x10000000L
9712#define MC_VM_L2_PERFCOUNTER0_CFG__CLEAR_MASK 0x20000000L
9713//MC_VM_L2_PERFCOUNTER1_CFG
9714#define MC_VM_L2_PERFCOUNTER1_CFG__PERF_SEL__SHIFT 0x0
9715#define MC_VM_L2_PERFCOUNTER1_CFG__PERF_SEL_END__SHIFT 0x8
9716#define MC_VM_L2_PERFCOUNTER1_CFG__PERF_MODE__SHIFT 0x18
9717#define MC_VM_L2_PERFCOUNTER1_CFG__ENABLE__SHIFT 0x1c
9718#define MC_VM_L2_PERFCOUNTER1_CFG__CLEAR__SHIFT 0x1d
9719#define MC_VM_L2_PERFCOUNTER1_CFG__PERF_SEL_MASK 0x000000FFL
9720#define MC_VM_L2_PERFCOUNTER1_CFG__PERF_SEL_END_MASK 0x0000FF00L
9721#define MC_VM_L2_PERFCOUNTER1_CFG__PERF_MODE_MASK 0x0F000000L
9722#define MC_VM_L2_PERFCOUNTER1_CFG__ENABLE_MASK 0x10000000L
9723#define MC_VM_L2_PERFCOUNTER1_CFG__CLEAR_MASK 0x20000000L
9724//MC_VM_L2_PERFCOUNTER2_CFG
9725#define MC_VM_L2_PERFCOUNTER2_CFG__PERF_SEL__SHIFT 0x0
9726#define MC_VM_L2_PERFCOUNTER2_CFG__PERF_SEL_END__SHIFT 0x8
9727#define MC_VM_L2_PERFCOUNTER2_CFG__PERF_MODE__SHIFT 0x18
9728#define MC_VM_L2_PERFCOUNTER2_CFG__ENABLE__SHIFT 0x1c
9729#define MC_VM_L2_PERFCOUNTER2_CFG__CLEAR__SHIFT 0x1d
9730#define MC_VM_L2_PERFCOUNTER2_CFG__PERF_SEL_MASK 0x000000FFL
9731#define MC_VM_L2_PERFCOUNTER2_CFG__PERF_SEL_END_MASK 0x0000FF00L
9732#define MC_VM_L2_PERFCOUNTER2_CFG__PERF_MODE_MASK 0x0F000000L
9733#define MC_VM_L2_PERFCOUNTER2_CFG__ENABLE_MASK 0x10000000L
9734#define MC_VM_L2_PERFCOUNTER2_CFG__CLEAR_MASK 0x20000000L
9735//MC_VM_L2_PERFCOUNTER3_CFG
9736#define MC_VM_L2_PERFCOUNTER3_CFG__PERF_SEL__SHIFT 0x0
9737#define MC_VM_L2_PERFCOUNTER3_CFG__PERF_SEL_END__SHIFT 0x8
9738#define MC_VM_L2_PERFCOUNTER3_CFG__PERF_MODE__SHIFT 0x18
9739#define MC_VM_L2_PERFCOUNTER3_CFG__ENABLE__SHIFT 0x1c
9740#define MC_VM_L2_PERFCOUNTER3_CFG__CLEAR__SHIFT 0x1d
9741#define MC_VM_L2_PERFCOUNTER3_CFG__PERF_SEL_MASK 0x000000FFL
9742#define MC_VM_L2_PERFCOUNTER3_CFG__PERF_SEL_END_MASK 0x0000FF00L
9743#define MC_VM_L2_PERFCOUNTER3_CFG__PERF_MODE_MASK 0x0F000000L
9744#define MC_VM_L2_PERFCOUNTER3_CFG__ENABLE_MASK 0x10000000L
9745#define MC_VM_L2_PERFCOUNTER3_CFG__CLEAR_MASK 0x20000000L
9746//MC_VM_L2_PERFCOUNTER4_CFG
9747#define MC_VM_L2_PERFCOUNTER4_CFG__PERF_SEL__SHIFT 0x0
9748#define MC_VM_L2_PERFCOUNTER4_CFG__PERF_SEL_END__SHIFT 0x8
9749#define MC_VM_L2_PERFCOUNTER4_CFG__PERF_MODE__SHIFT 0x18
9750#define MC_VM_L2_PERFCOUNTER4_CFG__ENABLE__SHIFT 0x1c
9751#define MC_VM_L2_PERFCOUNTER4_CFG__CLEAR__SHIFT 0x1d
9752#define MC_VM_L2_PERFCOUNTER4_CFG__PERF_SEL_MASK 0x000000FFL
9753#define MC_VM_L2_PERFCOUNTER4_CFG__PERF_SEL_END_MASK 0x0000FF00L
9754#define MC_VM_L2_PERFCOUNTER4_CFG__PERF_MODE_MASK 0x0F000000L
9755#define MC_VM_L2_PERFCOUNTER4_CFG__ENABLE_MASK 0x10000000L
9756#define MC_VM_L2_PERFCOUNTER4_CFG__CLEAR_MASK 0x20000000L
9757//MC_VM_L2_PERFCOUNTER5_CFG
9758#define MC_VM_L2_PERFCOUNTER5_CFG__PERF_SEL__SHIFT 0x0
9759#define MC_VM_L2_PERFCOUNTER5_CFG__PERF_SEL_END__SHIFT 0x8
9760#define MC_VM_L2_PERFCOUNTER5_CFG__PERF_MODE__SHIFT 0x18
9761#define MC_VM_L2_PERFCOUNTER5_CFG__ENABLE__SHIFT 0x1c
9762#define MC_VM_L2_PERFCOUNTER5_CFG__CLEAR__SHIFT 0x1d
9763#define MC_VM_L2_PERFCOUNTER5_CFG__PERF_SEL_MASK 0x000000FFL
9764#define MC_VM_L2_PERFCOUNTER5_CFG__PERF_SEL_END_MASK 0x0000FF00L
9765#define MC_VM_L2_PERFCOUNTER5_CFG__PERF_MODE_MASK 0x0F000000L
9766#define MC_VM_L2_PERFCOUNTER5_CFG__ENABLE_MASK 0x10000000L
9767#define MC_VM_L2_PERFCOUNTER5_CFG__CLEAR_MASK 0x20000000L
9768//MC_VM_L2_PERFCOUNTER6_CFG
9769#define MC_VM_L2_PERFCOUNTER6_CFG__PERF_SEL__SHIFT 0x0
9770#define MC_VM_L2_PERFCOUNTER6_CFG__PERF_SEL_END__SHIFT 0x8
9771#define MC_VM_L2_PERFCOUNTER6_CFG__PERF_MODE__SHIFT 0x18
9772#define MC_VM_L2_PERFCOUNTER6_CFG__ENABLE__SHIFT 0x1c
9773#define MC_VM_L2_PERFCOUNTER6_CFG__CLEAR__SHIFT 0x1d
9774#define MC_VM_L2_PERFCOUNTER6_CFG__PERF_SEL_MASK 0x000000FFL
9775#define MC_VM_L2_PERFCOUNTER6_CFG__PERF_SEL_END_MASK 0x0000FF00L
9776#define MC_VM_L2_PERFCOUNTER6_CFG__PERF_MODE_MASK 0x0F000000L
9777#define MC_VM_L2_PERFCOUNTER6_CFG__ENABLE_MASK 0x10000000L
9778#define MC_VM_L2_PERFCOUNTER6_CFG__CLEAR_MASK 0x20000000L
9779//MC_VM_L2_PERFCOUNTER7_CFG
9780#define MC_VM_L2_PERFCOUNTER7_CFG__PERF_SEL__SHIFT 0x0
9781#define MC_VM_L2_PERFCOUNTER7_CFG__PERF_SEL_END__SHIFT 0x8
9782#define MC_VM_L2_PERFCOUNTER7_CFG__PERF_MODE__SHIFT 0x18
9783#define MC_VM_L2_PERFCOUNTER7_CFG__ENABLE__SHIFT 0x1c
9784#define MC_VM_L2_PERFCOUNTER7_CFG__CLEAR__SHIFT 0x1d
9785#define MC_VM_L2_PERFCOUNTER7_CFG__PERF_SEL_MASK 0x000000FFL
9786#define MC_VM_L2_PERFCOUNTER7_CFG__PERF_SEL_END_MASK 0x0000FF00L
9787#define MC_VM_L2_PERFCOUNTER7_CFG__PERF_MODE_MASK 0x0F000000L
9788#define MC_VM_L2_PERFCOUNTER7_CFG__ENABLE_MASK 0x10000000L
9789#define MC_VM_L2_PERFCOUNTER7_CFG__CLEAR_MASK 0x20000000L
9790//MC_VM_L2_PERFCOUNTER_RSLT_CNTL
9791#define MC_VM_L2_PERFCOUNTER_RSLT_CNTL__PERF_COUNTER_SELECT__SHIFT 0x0
9792#define MC_VM_L2_PERFCOUNTER_RSLT_CNTL__START_TRIGGER__SHIFT 0x8
9793#define MC_VM_L2_PERFCOUNTER_RSLT_CNTL__STOP_TRIGGER__SHIFT 0x10
9794#define MC_VM_L2_PERFCOUNTER_RSLT_CNTL__ENABLE_ANY__SHIFT 0x18
9795#define MC_VM_L2_PERFCOUNTER_RSLT_CNTL__CLEAR_ALL__SHIFT 0x19
9796#define MC_VM_L2_PERFCOUNTER_RSLT_CNTL__STOP_ALL_ON_SATURATE__SHIFT 0x1a
9797#define MC_VM_L2_PERFCOUNTER_RSLT_CNTL__PERF_COUNTER_SELECT_MASK 0x0000000FL
9798#define MC_VM_L2_PERFCOUNTER_RSLT_CNTL__START_TRIGGER_MASK 0x0000FF00L
9799#define MC_VM_L2_PERFCOUNTER_RSLT_CNTL__STOP_TRIGGER_MASK 0x00FF0000L
9800#define MC_VM_L2_PERFCOUNTER_RSLT_CNTL__ENABLE_ANY_MASK 0x01000000L
9801#define MC_VM_L2_PERFCOUNTER_RSLT_CNTL__CLEAR_ALL_MASK 0x02000000L
9802#define MC_VM_L2_PERFCOUNTER_RSLT_CNTL__STOP_ALL_ON_SATURATE_MASK 0x04000000L
9803
9804
9805// addressBlock: mmhub_utcl2_vml2prdec
9806//MC_VM_L2_PERFCOUNTER_LO
9807#define MC_VM_L2_PERFCOUNTER_LO__COUNTER_LO__SHIFT 0x0
9808#define MC_VM_L2_PERFCOUNTER_LO__COUNTER_LO_MASK 0xFFFFFFFFL
9809//MC_VM_L2_PERFCOUNTER_HI
9810#define MC_VM_L2_PERFCOUNTER_HI__COUNTER_HI__SHIFT 0x0
9811#define MC_VM_L2_PERFCOUNTER_HI__COMPARE_VALUE__SHIFT 0x10
9812#define MC_VM_L2_PERFCOUNTER_HI__COUNTER_HI_MASK 0x0000FFFFL
9813#define MC_VM_L2_PERFCOUNTER_HI__COMPARE_VALUE_MASK 0xFFFF0000L
9814
9815
9816// addressBlock: mmhub_utcl2_vmsharedhvdec
9817//MC_VM_FB_SIZE_OFFSET_VF0
9818#define MC_VM_FB_SIZE_OFFSET_VF0__VF_FB_SIZE__SHIFT 0x0
9819#define MC_VM_FB_SIZE_OFFSET_VF0__VF_FB_OFFSET__SHIFT 0x10
9820#define MC_VM_FB_SIZE_OFFSET_VF0__VF_FB_SIZE_MASK 0x0000FFFFL
9821#define MC_VM_FB_SIZE_OFFSET_VF0__VF_FB_OFFSET_MASK 0xFFFF0000L
9822//MC_VM_FB_SIZE_OFFSET_VF1
9823#define MC_VM_FB_SIZE_OFFSET_VF1__VF_FB_SIZE__SHIFT 0x0
9824#define MC_VM_FB_SIZE_OFFSET_VF1__VF_FB_OFFSET__SHIFT 0x10
9825#define MC_VM_FB_SIZE_OFFSET_VF1__VF_FB_SIZE_MASK 0x0000FFFFL
9826#define MC_VM_FB_SIZE_OFFSET_VF1__VF_FB_OFFSET_MASK 0xFFFF0000L
9827//MC_VM_FB_SIZE_OFFSET_VF2
9828#define MC_VM_FB_SIZE_OFFSET_VF2__VF_FB_SIZE__SHIFT 0x0
9829#define MC_VM_FB_SIZE_OFFSET_VF2__VF_FB_OFFSET__SHIFT 0x10
9830#define MC_VM_FB_SIZE_OFFSET_VF2__VF_FB_SIZE_MASK 0x0000FFFFL
9831#define MC_VM_FB_SIZE_OFFSET_VF2__VF_FB_OFFSET_MASK 0xFFFF0000L
9832//MC_VM_FB_SIZE_OFFSET_VF3
9833#define MC_VM_FB_SIZE_OFFSET_VF3__VF_FB_SIZE__SHIFT 0x0
9834#define MC_VM_FB_SIZE_OFFSET_VF3__VF_FB_OFFSET__SHIFT 0x10
9835#define MC_VM_FB_SIZE_OFFSET_VF3__VF_FB_SIZE_MASK 0x0000FFFFL
9836#define MC_VM_FB_SIZE_OFFSET_VF3__VF_FB_OFFSET_MASK 0xFFFF0000L
9837//MC_VM_FB_SIZE_OFFSET_VF4
9838#define MC_VM_FB_SIZE_OFFSET_VF4__VF_FB_SIZE__SHIFT 0x0
9839#define MC_VM_FB_SIZE_OFFSET_VF4__VF_FB_OFFSET__SHIFT 0x10
9840#define MC_VM_FB_SIZE_OFFSET_VF4__VF_FB_SIZE_MASK 0x0000FFFFL
9841#define MC_VM_FB_SIZE_OFFSET_VF4__VF_FB_OFFSET_MASK 0xFFFF0000L
9842//MC_VM_FB_SIZE_OFFSET_VF5
9843#define MC_VM_FB_SIZE_OFFSET_VF5__VF_FB_SIZE__SHIFT 0x0
9844#define MC_VM_FB_SIZE_OFFSET_VF5__VF_FB_OFFSET__SHIFT 0x10
9845#define MC_VM_FB_SIZE_OFFSET_VF5__VF_FB_SIZE_MASK 0x0000FFFFL
9846#define MC_VM_FB_SIZE_OFFSET_VF5__VF_FB_OFFSET_MASK 0xFFFF0000L
9847//MC_VM_FB_SIZE_OFFSET_VF6
9848#define MC_VM_FB_SIZE_OFFSET_VF6__VF_FB_SIZE__SHIFT 0x0
9849#define MC_VM_FB_SIZE_OFFSET_VF6__VF_FB_OFFSET__SHIFT 0x10
9850#define MC_VM_FB_SIZE_OFFSET_VF6__VF_FB_SIZE_MASK 0x0000FFFFL
9851#define MC_VM_FB_SIZE_OFFSET_VF6__VF_FB_OFFSET_MASK 0xFFFF0000L
9852//MC_VM_FB_SIZE_OFFSET_VF7
9853#define MC_VM_FB_SIZE_OFFSET_VF7__VF_FB_SIZE__SHIFT 0x0
9854#define MC_VM_FB_SIZE_OFFSET_VF7__VF_FB_OFFSET__SHIFT 0x10
9855#define MC_VM_FB_SIZE_OFFSET_VF7__VF_FB_SIZE_MASK 0x0000FFFFL
9856#define MC_VM_FB_SIZE_OFFSET_VF7__VF_FB_OFFSET_MASK 0xFFFF0000L
9857//MC_VM_FB_SIZE_OFFSET_VF8
9858#define MC_VM_FB_SIZE_OFFSET_VF8__VF_FB_SIZE__SHIFT 0x0
9859#define MC_VM_FB_SIZE_OFFSET_VF8__VF_FB_OFFSET__SHIFT 0x10
9860#define MC_VM_FB_SIZE_OFFSET_VF8__VF_FB_SIZE_MASK 0x0000FFFFL
9861#define MC_VM_FB_SIZE_OFFSET_VF8__VF_FB_OFFSET_MASK 0xFFFF0000L
9862//MC_VM_FB_SIZE_OFFSET_VF9
9863#define MC_VM_FB_SIZE_OFFSET_VF9__VF_FB_SIZE__SHIFT 0x0
9864#define MC_VM_FB_SIZE_OFFSET_VF9__VF_FB_OFFSET__SHIFT 0x10
9865#define MC_VM_FB_SIZE_OFFSET_VF9__VF_FB_SIZE_MASK 0x0000FFFFL
9866#define MC_VM_FB_SIZE_OFFSET_VF9__VF_FB_OFFSET_MASK 0xFFFF0000L
9867//MC_VM_FB_SIZE_OFFSET_VF10
9868#define MC_VM_FB_SIZE_OFFSET_VF10__VF_FB_SIZE__SHIFT 0x0
9869#define MC_VM_FB_SIZE_OFFSET_VF10__VF_FB_OFFSET__SHIFT 0x10
9870#define MC_VM_FB_SIZE_OFFSET_VF10__VF_FB_SIZE_MASK 0x0000FFFFL
9871#define MC_VM_FB_SIZE_OFFSET_VF10__VF_FB_OFFSET_MASK 0xFFFF0000L
9872//MC_VM_FB_SIZE_OFFSET_VF11
9873#define MC_VM_FB_SIZE_OFFSET_VF11__VF_FB_SIZE__SHIFT 0x0
9874#define MC_VM_FB_SIZE_OFFSET_VF11__VF_FB_OFFSET__SHIFT 0x10
9875#define MC_VM_FB_SIZE_OFFSET_VF11__VF_FB_SIZE_MASK 0x0000FFFFL
9876#define MC_VM_FB_SIZE_OFFSET_VF11__VF_FB_OFFSET_MASK 0xFFFF0000L
9877//MC_VM_FB_SIZE_OFFSET_VF12
9878#define MC_VM_FB_SIZE_OFFSET_VF12__VF_FB_SIZE__SHIFT 0x0
9879#define MC_VM_FB_SIZE_OFFSET_VF12__VF_FB_OFFSET__SHIFT 0x10
9880#define MC_VM_FB_SIZE_OFFSET_VF12__VF_FB_SIZE_MASK 0x0000FFFFL
9881#define MC_VM_FB_SIZE_OFFSET_VF12__VF_FB_OFFSET_MASK 0xFFFF0000L
9882//MC_VM_FB_SIZE_OFFSET_VF13
9883#define MC_VM_FB_SIZE_OFFSET_VF13__VF_FB_SIZE__SHIFT 0x0
9884#define MC_VM_FB_SIZE_OFFSET_VF13__VF_FB_OFFSET__SHIFT 0x10
9885#define MC_VM_FB_SIZE_OFFSET_VF13__VF_FB_SIZE_MASK 0x0000FFFFL
9886#define MC_VM_FB_SIZE_OFFSET_VF13__VF_FB_OFFSET_MASK 0xFFFF0000L
9887//MC_VM_FB_SIZE_OFFSET_VF14
9888#define MC_VM_FB_SIZE_OFFSET_VF14__VF_FB_SIZE__SHIFT 0x0
9889#define MC_VM_FB_SIZE_OFFSET_VF14__VF_FB_OFFSET__SHIFT 0x10
9890#define MC_VM_FB_SIZE_OFFSET_VF14__VF_FB_SIZE_MASK 0x0000FFFFL
9891#define MC_VM_FB_SIZE_OFFSET_VF14__VF_FB_OFFSET_MASK 0xFFFF0000L
9892//MC_VM_FB_SIZE_OFFSET_VF15
9893#define MC_VM_FB_SIZE_OFFSET_VF15__VF_FB_SIZE__SHIFT 0x0
9894#define MC_VM_FB_SIZE_OFFSET_VF15__VF_FB_OFFSET__SHIFT 0x10
9895#define MC_VM_FB_SIZE_OFFSET_VF15__VF_FB_SIZE_MASK 0x0000FFFFL
9896#define MC_VM_FB_SIZE_OFFSET_VF15__VF_FB_OFFSET_MASK 0xFFFF0000L
9897//VM_IOMMU_MMIO_CNTRL_1
9898#define VM_IOMMU_MMIO_CNTRL_1__MARC_EN__SHIFT 0x8
9899#define VM_IOMMU_MMIO_CNTRL_1__MARC_EN_MASK 0x00000100L
9900//MC_VM_MARC_BASE_LO_0
9901#define MC_VM_MARC_BASE_LO_0__MARC_BASE_LO_0__SHIFT 0xc
9902#define MC_VM_MARC_BASE_LO_0__MARC_BASE_LO_0_MASK 0xFFFFF000L
9903//MC_VM_MARC_BASE_LO_1
9904#define MC_VM_MARC_BASE_LO_1__MARC_BASE_LO_1__SHIFT 0xc
9905#define MC_VM_MARC_BASE_LO_1__MARC_BASE_LO_1_MASK 0xFFFFF000L
9906//MC_VM_MARC_BASE_LO_2
9907#define MC_VM_MARC_BASE_LO_2__MARC_BASE_LO_2__SHIFT 0xc
9908#define MC_VM_MARC_BASE_LO_2__MARC_BASE_LO_2_MASK 0xFFFFF000L
9909//MC_VM_MARC_BASE_LO_3
9910#define MC_VM_MARC_BASE_LO_3__MARC_BASE_LO_3__SHIFT 0xc
9911#define MC_VM_MARC_BASE_LO_3__MARC_BASE_LO_3_MASK 0xFFFFF000L
9912//MC_VM_MARC_BASE_HI_0
9913#define MC_VM_MARC_BASE_HI_0__MARC_BASE_HI_0__SHIFT 0x0
9914#define MC_VM_MARC_BASE_HI_0__MARC_BASE_HI_0_MASK 0x000FFFFFL
9915//MC_VM_MARC_BASE_HI_1
9916#define MC_VM_MARC_BASE_HI_1__MARC_BASE_HI_1__SHIFT 0x0
9917#define MC_VM_MARC_BASE_HI_1__MARC_BASE_HI_1_MASK 0x000FFFFFL
9918//MC_VM_MARC_BASE_HI_2
9919#define MC_VM_MARC_BASE_HI_2__MARC_BASE_HI_2__SHIFT 0x0
9920#define MC_VM_MARC_BASE_HI_2__MARC_BASE_HI_2_MASK 0x000FFFFFL
9921//MC_VM_MARC_BASE_HI_3
9922#define MC_VM_MARC_BASE_HI_3__MARC_BASE_HI_3__SHIFT 0x0
9923#define MC_VM_MARC_BASE_HI_3__MARC_BASE_HI_3_MASK 0x000FFFFFL
9924//MC_VM_MARC_RELOC_LO_0
9925#define MC_VM_MARC_RELOC_LO_0__MARC_ENABLE_0__SHIFT 0x0
9926#define MC_VM_MARC_RELOC_LO_0__MARC_READONLY_0__SHIFT 0x1
9927#define MC_VM_MARC_RELOC_LO_0__MARC_RELOC_LO_0__SHIFT 0xc
9928#define MC_VM_MARC_RELOC_LO_0__MARC_ENABLE_0_MASK 0x00000001L
9929#define MC_VM_MARC_RELOC_LO_0__MARC_READONLY_0_MASK 0x00000002L
9930#define MC_VM_MARC_RELOC_LO_0__MARC_RELOC_LO_0_MASK 0xFFFFF000L
9931//MC_VM_MARC_RELOC_LO_1
9932#define MC_VM_MARC_RELOC_LO_1__MARC_ENABLE_1__SHIFT 0x0
9933#define MC_VM_MARC_RELOC_LO_1__MARC_READONLY_1__SHIFT 0x1
9934#define MC_VM_MARC_RELOC_LO_1__MARC_RELOC_LO_1__SHIFT 0xc
9935#define MC_VM_MARC_RELOC_LO_1__MARC_ENABLE_1_MASK 0x00000001L
9936#define MC_VM_MARC_RELOC_LO_1__MARC_READONLY_1_MASK 0x00000002L
9937#define MC_VM_MARC_RELOC_LO_1__MARC_RELOC_LO_1_MASK 0xFFFFF000L
9938//MC_VM_MARC_RELOC_LO_2
9939#define MC_VM_MARC_RELOC_LO_2__MARC_ENABLE_2__SHIFT 0x0
9940#define MC_VM_MARC_RELOC_LO_2__MARC_READONLY_2__SHIFT 0x1
9941#define MC_VM_MARC_RELOC_LO_2__MARC_RELOC_LO_2__SHIFT 0xc
9942#define MC_VM_MARC_RELOC_LO_2__MARC_ENABLE_2_MASK 0x00000001L
9943#define MC_VM_MARC_RELOC_LO_2__MARC_READONLY_2_MASK 0x00000002L
9944#define MC_VM_MARC_RELOC_LO_2__MARC_RELOC_LO_2_MASK 0xFFFFF000L
9945//MC_VM_MARC_RELOC_LO_3
9946#define MC_VM_MARC_RELOC_LO_3__MARC_ENABLE_3__SHIFT 0x0
9947#define MC_VM_MARC_RELOC_LO_3__MARC_READONLY_3__SHIFT 0x1
9948#define MC_VM_MARC_RELOC_LO_3__MARC_RELOC_LO_3__SHIFT 0xc
9949#define MC_VM_MARC_RELOC_LO_3__MARC_ENABLE_3_MASK 0x00000001L
9950#define MC_VM_MARC_RELOC_LO_3__MARC_READONLY_3_MASK 0x00000002L
9951#define MC_VM_MARC_RELOC_LO_3__MARC_RELOC_LO_3_MASK 0xFFFFF000L
9952//MC_VM_MARC_RELOC_HI_0
9953#define MC_VM_MARC_RELOC_HI_0__MARC_RELOC_HI_0__SHIFT 0x0
9954#define MC_VM_MARC_RELOC_HI_0__MARC_RELOC_HI_0_MASK 0x000FFFFFL
9955//MC_VM_MARC_RELOC_HI_1
9956#define MC_VM_MARC_RELOC_HI_1__MARC_RELOC_HI_1__SHIFT 0x0
9957#define MC_VM_MARC_RELOC_HI_1__MARC_RELOC_HI_1_MASK 0x000FFFFFL
9958//MC_VM_MARC_RELOC_HI_2
9959#define MC_VM_MARC_RELOC_HI_2__MARC_RELOC_HI_2__SHIFT 0x0
9960#define MC_VM_MARC_RELOC_HI_2__MARC_RELOC_HI_2_MASK 0x000FFFFFL
9961//MC_VM_MARC_RELOC_HI_3
9962#define MC_VM_MARC_RELOC_HI_3__MARC_RELOC_HI_3__SHIFT 0x0
9963#define MC_VM_MARC_RELOC_HI_3__MARC_RELOC_HI_3_MASK 0x000FFFFFL
9964//MC_VM_MARC_LEN_LO_0
9965#define MC_VM_MARC_LEN_LO_0__MARC_LEN_LO_0__SHIFT 0xc
9966#define MC_VM_MARC_LEN_LO_0__MARC_LEN_LO_0_MASK 0xFFFFF000L
9967//MC_VM_MARC_LEN_LO_1
9968#define MC_VM_MARC_LEN_LO_1__MARC_LEN_LO_1__SHIFT 0xc
9969#define MC_VM_MARC_LEN_LO_1__MARC_LEN_LO_1_MASK 0xFFFFF000L
9970//MC_VM_MARC_LEN_LO_2
9971#define MC_VM_MARC_LEN_LO_2__MARC_LEN_LO_2__SHIFT 0xc
9972#define MC_VM_MARC_LEN_LO_2__MARC_LEN_LO_2_MASK 0xFFFFF000L
9973//MC_VM_MARC_LEN_LO_3
9974#define MC_VM_MARC_LEN_LO_3__MARC_LEN_LO_3__SHIFT 0xc
9975#define MC_VM_MARC_LEN_LO_3__MARC_LEN_LO_3_MASK 0xFFFFF000L
9976//MC_VM_MARC_LEN_HI_0
9977#define MC_VM_MARC_LEN_HI_0__MARC_LEN_HI_0__SHIFT 0x0
9978#define MC_VM_MARC_LEN_HI_0__MARC_LEN_HI_0_MASK 0x000FFFFFL
9979//MC_VM_MARC_LEN_HI_1
9980#define MC_VM_MARC_LEN_HI_1__MARC_LEN_HI_1__SHIFT 0x0
9981#define MC_VM_MARC_LEN_HI_1__MARC_LEN_HI_1_MASK 0x000FFFFFL
9982//MC_VM_MARC_LEN_HI_2
9983#define MC_VM_MARC_LEN_HI_2__MARC_LEN_HI_2__SHIFT 0x0
9984#define MC_VM_MARC_LEN_HI_2__MARC_LEN_HI_2_MASK 0x000FFFFFL
9985//MC_VM_MARC_LEN_HI_3
9986#define MC_VM_MARC_LEN_HI_3__MARC_LEN_HI_3__SHIFT 0x0
9987#define MC_VM_MARC_LEN_HI_3__MARC_LEN_HI_3_MASK 0x000FFFFFL
9988//VM_IOMMU_CONTROL_REGISTER
9989#define VM_IOMMU_CONTROL_REGISTER__IOMMUEN__SHIFT 0x0
9990#define VM_IOMMU_CONTROL_REGISTER__IOMMUEN_MASK 0x00000001L
9991//VM_IOMMU_PERFORMANCE_OPTIMIZATION_CONTROL_REGISTER
9992#define VM_IOMMU_PERFORMANCE_OPTIMIZATION_CONTROL_REGISTER__PERFOPTEN__SHIFT 0xd
9993#define VM_IOMMU_PERFORMANCE_OPTIMIZATION_CONTROL_REGISTER__PERFOPTEN_MASK 0x00002000L
9994//VM_PCIE_ATS_CNTL
9995#define VM_PCIE_ATS_CNTL__STU__SHIFT 0x10
9996#define VM_PCIE_ATS_CNTL__ATC_ENABLE__SHIFT 0x1f
9997#define VM_PCIE_ATS_CNTL__STU_MASK 0x001F0000L
9998#define VM_PCIE_ATS_CNTL__ATC_ENABLE_MASK 0x80000000L
9999//VM_PCIE_ATS_CNTL_VF_0
10000#define VM_PCIE_ATS_CNTL_VF_0__ATC_ENABLE__SHIFT 0x1f
10001#define VM_PCIE_ATS_CNTL_VF_0__ATC_ENABLE_MASK 0x80000000L
10002//VM_PCIE_ATS_CNTL_VF_1
10003#define VM_PCIE_ATS_CNTL_VF_1__ATC_ENABLE__SHIFT 0x1f
10004#define VM_PCIE_ATS_CNTL_VF_1__ATC_ENABLE_MASK 0x80000000L
10005//VM_PCIE_ATS_CNTL_VF_2
10006#define VM_PCIE_ATS_CNTL_VF_2__ATC_ENABLE__SHIFT 0x1f
10007#define VM_PCIE_ATS_CNTL_VF_2__ATC_ENABLE_MASK 0x80000000L
10008//VM_PCIE_ATS_CNTL_VF_3
10009#define VM_PCIE_ATS_CNTL_VF_3__ATC_ENABLE__SHIFT 0x1f
10010#define VM_PCIE_ATS_CNTL_VF_3__ATC_ENABLE_MASK 0x80000000L
10011//VM_PCIE_ATS_CNTL_VF_4
10012#define VM_PCIE_ATS_CNTL_VF_4__ATC_ENABLE__SHIFT 0x1f
10013#define VM_PCIE_ATS_CNTL_VF_4__ATC_ENABLE_MASK 0x80000000L
10014//VM_PCIE_ATS_CNTL_VF_5
10015#define VM_PCIE_ATS_CNTL_VF_5__ATC_ENABLE__SHIFT 0x1f
10016#define VM_PCIE_ATS_CNTL_VF_5__ATC_ENABLE_MASK 0x80000000L
10017//VM_PCIE_ATS_CNTL_VF_6
10018#define VM_PCIE_ATS_CNTL_VF_6__ATC_ENABLE__SHIFT 0x1f
10019#define VM_PCIE_ATS_CNTL_VF_6__ATC_ENABLE_MASK 0x80000000L
10020//VM_PCIE_ATS_CNTL_VF_7
10021#define VM_PCIE_ATS_CNTL_VF_7__ATC_ENABLE__SHIFT 0x1f
10022#define VM_PCIE_ATS_CNTL_VF_7__ATC_ENABLE_MASK 0x80000000L
10023//VM_PCIE_ATS_CNTL_VF_8
10024#define VM_PCIE_ATS_CNTL_VF_8__ATC_ENABLE__SHIFT 0x1f
10025#define VM_PCIE_ATS_CNTL_VF_8__ATC_ENABLE_MASK 0x80000000L
10026//VM_PCIE_ATS_CNTL_VF_9
10027#define VM_PCIE_ATS_CNTL_VF_9__ATC_ENABLE__SHIFT 0x1f
10028#define VM_PCIE_ATS_CNTL_VF_9__ATC_ENABLE_MASK 0x80000000L
10029//VM_PCIE_ATS_CNTL_VF_10
10030#define VM_PCIE_ATS_CNTL_VF_10__ATC_ENABLE__SHIFT 0x1f
10031#define VM_PCIE_ATS_CNTL_VF_10__ATC_ENABLE_MASK 0x80000000L
10032//VM_PCIE_ATS_CNTL_VF_11
10033#define VM_PCIE_ATS_CNTL_VF_11__ATC_ENABLE__SHIFT 0x1f
10034#define VM_PCIE_ATS_CNTL_VF_11__ATC_ENABLE_MASK 0x80000000L
10035//VM_PCIE_ATS_CNTL_VF_12
10036#define VM_PCIE_ATS_CNTL_VF_12__ATC_ENABLE__SHIFT 0x1f
10037#define VM_PCIE_ATS_CNTL_VF_12__ATC_ENABLE_MASK 0x80000000L
10038//VM_PCIE_ATS_CNTL_VF_13
10039#define VM_PCIE_ATS_CNTL_VF_13__ATC_ENABLE__SHIFT 0x1f
10040#define VM_PCIE_ATS_CNTL_VF_13__ATC_ENABLE_MASK 0x80000000L
10041//VM_PCIE_ATS_CNTL_VF_14
10042#define VM_PCIE_ATS_CNTL_VF_14__ATC_ENABLE__SHIFT 0x1f
10043#define VM_PCIE_ATS_CNTL_VF_14__ATC_ENABLE_MASK 0x80000000L
10044//VM_PCIE_ATS_CNTL_VF_15
10045#define VM_PCIE_ATS_CNTL_VF_15__ATC_ENABLE__SHIFT 0x1f
10046#define VM_PCIE_ATS_CNTL_VF_15__ATC_ENABLE_MASK 0x80000000L
10047//UTCL2_CGTT_CLK_CTRL
10048#define UTCL2_CGTT_CLK_CTRL__ON_DELAY__SHIFT 0x0
10049#define UTCL2_CGTT_CLK_CTRL__OFF_HYSTERESIS__SHIFT 0x4
10050#define UTCL2_CGTT_CLK_CTRL__SOFT_OVERRIDE_EXTRA__SHIFT 0xc
10051#define UTCL2_CGTT_CLK_CTRL__MGLS_OVERRIDE__SHIFT 0xf
10052#define UTCL2_CGTT_CLK_CTRL__SOFT_STALL_OVERRIDE__SHIFT 0x10
10053#define UTCL2_CGTT_CLK_CTRL__SOFT_OVERRIDE__SHIFT 0x18
10054#define UTCL2_CGTT_CLK_CTRL__ON_DELAY_MASK 0x0000000FL
10055#define UTCL2_CGTT_CLK_CTRL__OFF_HYSTERESIS_MASK 0x00000FF0L
10056#define UTCL2_CGTT_CLK_CTRL__SOFT_OVERRIDE_EXTRA_MASK 0x00007000L
10057#define UTCL2_CGTT_CLK_CTRL__MGLS_OVERRIDE_MASK 0x00008000L
10058#define UTCL2_CGTT_CLK_CTRL__SOFT_STALL_OVERRIDE_MASK 0x00FF0000L
10059#define UTCL2_CGTT_CLK_CTRL__SOFT_OVERRIDE_MASK 0xFF000000L
10060//MC_SHARED_ACTIVE_FCN_ID
10061#define MC_SHARED_ACTIVE_FCN_ID__VFID__SHIFT 0x0
10062#define MC_SHARED_ACTIVE_FCN_ID__VF__SHIFT 0x1f
10063#define MC_SHARED_ACTIVE_FCN_ID__VFID_MASK 0x0000000FL
10064#define MC_SHARED_ACTIVE_FCN_ID__VF_MASK 0x80000000L
10065//MC_VM_XGMI_GPUIOV_ENABLE
10066#define MC_VM_XGMI_GPUIOV_ENABLE__ENABLE_VF0__SHIFT 0x0
10067#define MC_VM_XGMI_GPUIOV_ENABLE__ENABLE_VF1__SHIFT 0x1
10068#define MC_VM_XGMI_GPUIOV_ENABLE__ENABLE_VF2__SHIFT 0x2
10069#define MC_VM_XGMI_GPUIOV_ENABLE__ENABLE_VF3__SHIFT 0x3
10070#define MC_VM_XGMI_GPUIOV_ENABLE__ENABLE_VF4__SHIFT 0x4
10071#define MC_VM_XGMI_GPUIOV_ENABLE__ENABLE_VF5__SHIFT 0x5
10072#define MC_VM_XGMI_GPUIOV_ENABLE__ENABLE_VF6__SHIFT 0x6
10073#define MC_VM_XGMI_GPUIOV_ENABLE__ENABLE_VF7__SHIFT 0x7
10074#define MC_VM_XGMI_GPUIOV_ENABLE__ENABLE_VF8__SHIFT 0x8
10075#define MC_VM_XGMI_GPUIOV_ENABLE__ENABLE_VF9__SHIFT 0x9
10076#define MC_VM_XGMI_GPUIOV_ENABLE__ENABLE_VF10__SHIFT 0xa
10077#define MC_VM_XGMI_GPUIOV_ENABLE__ENABLE_VF11__SHIFT 0xb
10078#define MC_VM_XGMI_GPUIOV_ENABLE__ENABLE_VF12__SHIFT 0xc
10079#define MC_VM_XGMI_GPUIOV_ENABLE__ENABLE_VF13__SHIFT 0xd
10080#define MC_VM_XGMI_GPUIOV_ENABLE__ENABLE_VF14__SHIFT 0xe
10081#define MC_VM_XGMI_GPUIOV_ENABLE__ENABLE_VF15__SHIFT 0xf
10082#define MC_VM_XGMI_GPUIOV_ENABLE__ENABLE_PF__SHIFT 0x1f
10083#define MC_VM_XGMI_GPUIOV_ENABLE__ENABLE_VF0_MASK 0x00000001L
10084#define MC_VM_XGMI_GPUIOV_ENABLE__ENABLE_VF1_MASK 0x00000002L
10085#define MC_VM_XGMI_GPUIOV_ENABLE__ENABLE_VF2_MASK 0x00000004L
10086#define MC_VM_XGMI_GPUIOV_ENABLE__ENABLE_VF3_MASK 0x00000008L
10087#define MC_VM_XGMI_GPUIOV_ENABLE__ENABLE_VF4_MASK 0x00000010L
10088#define MC_VM_XGMI_GPUIOV_ENABLE__ENABLE_VF5_MASK 0x00000020L
10089#define MC_VM_XGMI_GPUIOV_ENABLE__ENABLE_VF6_MASK 0x00000040L
10090#define MC_VM_XGMI_GPUIOV_ENABLE__ENABLE_VF7_MASK 0x00000080L
10091#define MC_VM_XGMI_GPUIOV_ENABLE__ENABLE_VF8_MASK 0x00000100L
10092#define MC_VM_XGMI_GPUIOV_ENABLE__ENABLE_VF9_MASK 0x00000200L
10093#define MC_VM_XGMI_GPUIOV_ENABLE__ENABLE_VF10_MASK 0x00000400L
10094#define MC_VM_XGMI_GPUIOV_ENABLE__ENABLE_VF11_MASK 0x00000800L
10095#define MC_VM_XGMI_GPUIOV_ENABLE__ENABLE_VF12_MASK 0x00001000L
10096#define MC_VM_XGMI_GPUIOV_ENABLE__ENABLE_VF13_MASK 0x00002000L
10097#define MC_VM_XGMI_GPUIOV_ENABLE__ENABLE_VF14_MASK 0x00004000L
10098#define MC_VM_XGMI_GPUIOV_ENABLE__ENABLE_VF15_MASK 0x00008000L
10099#define MC_VM_XGMI_GPUIOV_ENABLE__ENABLE_PF_MASK 0x80000000L
10100
10101
10102// addressBlock: mmhub_utcl2_vmsharedpfdec
10103//MC_VM_NB_MMIOBASE
10104#define MC_VM_NB_MMIOBASE__MMIOBASE__SHIFT 0x0
10105#define MC_VM_NB_MMIOBASE__MMIOBASE_MASK 0xFFFFFFFFL
10106//MC_VM_NB_MMIOLIMIT
10107#define MC_VM_NB_MMIOLIMIT__MMIOLIMIT__SHIFT 0x0
10108#define MC_VM_NB_MMIOLIMIT__MMIOLIMIT_MASK 0xFFFFFFFFL
10109//MC_VM_NB_PCI_CTRL
10110#define MC_VM_NB_PCI_CTRL__MMIOENABLE__SHIFT 0x17
10111#define MC_VM_NB_PCI_CTRL__MMIOENABLE_MASK 0x00800000L
10112//MC_VM_NB_PCI_ARB
10113#define MC_VM_NB_PCI_ARB__VGA_HOLE__SHIFT 0x3
10114#define MC_VM_NB_PCI_ARB__VGA_HOLE_MASK 0x00000008L
10115//MC_VM_NB_TOP_OF_DRAM_SLOT1
10116#define MC_VM_NB_TOP_OF_DRAM_SLOT1__TOP_OF_DRAM__SHIFT 0x17
10117#define MC_VM_NB_TOP_OF_DRAM_SLOT1__TOP_OF_DRAM_MASK 0xFF800000L
10118//MC_VM_NB_LOWER_TOP_OF_DRAM2
10119#define MC_VM_NB_LOWER_TOP_OF_DRAM2__ENABLE__SHIFT 0x0
10120#define MC_VM_NB_LOWER_TOP_OF_DRAM2__LOWER_TOM2__SHIFT 0x17
10121#define MC_VM_NB_LOWER_TOP_OF_DRAM2__ENABLE_MASK 0x00000001L
10122#define MC_VM_NB_LOWER_TOP_OF_DRAM2__LOWER_TOM2_MASK 0xFF800000L
10123//MC_VM_NB_UPPER_TOP_OF_DRAM2
10124#define MC_VM_NB_UPPER_TOP_OF_DRAM2__UPPER_TOM2__SHIFT 0x0
10125#define MC_VM_NB_UPPER_TOP_OF_DRAM2__UPPER_TOM2_MASK 0x00000FFFL
10126//MC_VM_FB_OFFSET
10127#define MC_VM_FB_OFFSET__FB_OFFSET__SHIFT 0x0
10128#define MC_VM_FB_OFFSET__FB_OFFSET_MASK 0x00FFFFFFL
10129//MC_VM_SYSTEM_APERTURE_DEFAULT_ADDR_LSB
10130#define MC_VM_SYSTEM_APERTURE_DEFAULT_ADDR_LSB__PHYSICAL_PAGE_NUMBER_LSB__SHIFT 0x0
10131#define MC_VM_SYSTEM_APERTURE_DEFAULT_ADDR_LSB__PHYSICAL_PAGE_NUMBER_LSB_MASK 0xFFFFFFFFL
10132//MC_VM_SYSTEM_APERTURE_DEFAULT_ADDR_MSB
10133#define MC_VM_SYSTEM_APERTURE_DEFAULT_ADDR_MSB__PHYSICAL_PAGE_NUMBER_MSB__SHIFT 0x0
10134#define MC_VM_SYSTEM_APERTURE_DEFAULT_ADDR_MSB__PHYSICAL_PAGE_NUMBER_MSB_MASK 0x0000000FL
10135//MC_VM_STEERING
10136#define MC_VM_STEERING__DEFAULT_STEERING__SHIFT 0x0
10137#define MC_VM_STEERING__DEFAULT_STEERING_MASK 0x00000003L
10138//MC_SHARED_VIRT_RESET_REQ
10139#define MC_SHARED_VIRT_RESET_REQ__VF__SHIFT 0x0
10140#define MC_SHARED_VIRT_RESET_REQ__PF__SHIFT 0x1f
10141#define MC_SHARED_VIRT_RESET_REQ__VF_MASK 0x0000FFFFL
10142#define MC_SHARED_VIRT_RESET_REQ__PF_MASK 0x80000000L
10143//MC_MEM_POWER_LS
10144#define MC_MEM_POWER_LS__LS_SETUP__SHIFT 0x0
10145#define MC_MEM_POWER_LS__LS_HOLD__SHIFT 0x6
10146#define MC_MEM_POWER_LS__LS_SETUP_MASK 0x0000003FL
10147#define MC_MEM_POWER_LS__LS_HOLD_MASK 0x00000FC0L
10148//MC_VM_CACHEABLE_DRAM_ADDRESS_START
10149#define MC_VM_CACHEABLE_DRAM_ADDRESS_START__ADDRESS__SHIFT 0x0
10150#define MC_VM_CACHEABLE_DRAM_ADDRESS_START__ADDRESS_MASK 0x000FFFFFL
10151//MC_VM_CACHEABLE_DRAM_ADDRESS_END
10152#define MC_VM_CACHEABLE_DRAM_ADDRESS_END__ADDRESS__SHIFT 0x0
10153#define MC_VM_CACHEABLE_DRAM_ADDRESS_END__ADDRESS_MASK 0x000FFFFFL
10154//MC_VM_APT_CNTL
10155#define MC_VM_APT_CNTL__FORCE_MTYPE_UC__SHIFT 0x0
10156#define MC_VM_APT_CNTL__DIRECT_SYSTEM_EN__SHIFT 0x1
10157#define MC_VM_APT_CNTL__FORCE_MTYPE_UC_MASK 0x00000001L
10158#define MC_VM_APT_CNTL__DIRECT_SYSTEM_EN_MASK 0x00000002L
10159//MC_VM_LOCAL_HBM_ADDRESS_START
10160#define MC_VM_LOCAL_HBM_ADDRESS_START__ADDRESS__SHIFT 0x0
10161#define MC_VM_LOCAL_HBM_ADDRESS_START__ADDRESS_MASK 0x000FFFFFL
10162//MC_VM_LOCAL_HBM_ADDRESS_END
10163#define MC_VM_LOCAL_HBM_ADDRESS_END__ADDRESS__SHIFT 0x0
10164#define MC_VM_LOCAL_HBM_ADDRESS_END__ADDRESS_MASK 0x000FFFFFL
10165//MC_VM_LOCAL_HBM_ADDRESS_LOCK_CNTL
10166#define MC_VM_LOCAL_HBM_ADDRESS_LOCK_CNTL__LOCK__SHIFT 0x0
10167#define MC_VM_LOCAL_HBM_ADDRESS_LOCK_CNTL__LOCK_MASK 0x00000001L
10168//MC_VM_XGMI_LFB_CNTL
10169#define MC_VM_XGMI_LFB_CNTL__PF_LFB_REGION__SHIFT 0x0
10170#define MC_VM_XGMI_LFB_CNTL__PF_MAX_REGION__SHIFT 0x3
10171#define MC_VM_XGMI_LFB_CNTL__PF_LFB_REGION_MASK 0x00000007L
10172#define MC_VM_XGMI_LFB_CNTL__PF_MAX_REGION_MASK 0x00000038L
10173//MC_VM_XGMI_LFB_SIZE
10174#define MC_VM_XGMI_LFB_SIZE__PF_LFB_SIZE__SHIFT 0x0
10175#define MC_VM_XGMI_LFB_SIZE__PF_LFB_SIZE_MASK 0x0000FFFFL
10176
10177
10178// addressBlock: mmhub_utcl2_vmsharedvcdec
10179//MC_VM_FB_LOCATION_BASE
10180#define MC_VM_FB_LOCATION_BASE__FB_BASE__SHIFT 0x0
10181#define MC_VM_FB_LOCATION_BASE__FB_BASE_MASK 0x00FFFFFFL
10182//MC_VM_FB_LOCATION_TOP
10183#define MC_VM_FB_LOCATION_TOP__FB_TOP__SHIFT 0x0
10184#define MC_VM_FB_LOCATION_TOP__FB_TOP_MASK 0x00FFFFFFL
10185//MC_VM_AGP_TOP
10186#define MC_VM_AGP_TOP__AGP_TOP__SHIFT 0x0
10187#define MC_VM_AGP_TOP__AGP_TOP_MASK 0x00FFFFFFL
10188//MC_VM_AGP_BOT
10189#define MC_VM_AGP_BOT__AGP_BOT__SHIFT 0x0
10190#define MC_VM_AGP_BOT__AGP_BOT_MASK 0x00FFFFFFL
10191//MC_VM_AGP_BASE
10192#define MC_VM_AGP_BASE__AGP_BASE__SHIFT 0x0
10193#define MC_VM_AGP_BASE__AGP_BASE_MASK 0x00FFFFFFL
10194//MC_VM_SYSTEM_APERTURE_LOW_ADDR
10195#define MC_VM_SYSTEM_APERTURE_LOW_ADDR__LOGICAL_ADDR__SHIFT 0x0
10196#define MC_VM_SYSTEM_APERTURE_LOW_ADDR__LOGICAL_ADDR_MASK 0x3FFFFFFFL
10197//MC_VM_SYSTEM_APERTURE_HIGH_ADDR
10198#define MC_VM_SYSTEM_APERTURE_HIGH_ADDR__LOGICAL_ADDR__SHIFT 0x0
10199#define MC_VM_SYSTEM_APERTURE_HIGH_ADDR__LOGICAL_ADDR_MASK 0x3FFFFFFFL
10200//MC_VM_MX_L1_TLB_CNTL
10201#define MC_VM_MX_L1_TLB_CNTL__ENABLE_L1_TLB__SHIFT 0x0
10202#define MC_VM_MX_L1_TLB_CNTL__SYSTEM_ACCESS_MODE__SHIFT 0x3
10203#define MC_VM_MX_L1_TLB_CNTL__SYSTEM_APERTURE_UNMAPPED_ACCESS__SHIFT 0x5
10204#define MC_VM_MX_L1_TLB_CNTL__ENABLE_ADVANCED_DRIVER_MODEL__SHIFT 0x6
10205#define MC_VM_MX_L1_TLB_CNTL__ECO_BITS__SHIFT 0x7
10206#define MC_VM_MX_L1_TLB_CNTL__MTYPE__SHIFT 0xb
10207#define MC_VM_MX_L1_TLB_CNTL__ATC_EN__SHIFT 0xd
10208#define MC_VM_MX_L1_TLB_CNTL__ENABLE_L1_TLB_MASK 0x00000001L
10209#define MC_VM_MX_L1_TLB_CNTL__SYSTEM_ACCESS_MODE_MASK 0x00000018L
10210#define MC_VM_MX_L1_TLB_CNTL__SYSTEM_APERTURE_UNMAPPED_ACCESS_MASK 0x00000020L
10211#define MC_VM_MX_L1_TLB_CNTL__ENABLE_ADVANCED_DRIVER_MODEL_MASK 0x00000040L
10212#define MC_VM_MX_L1_TLB_CNTL__ECO_BITS_MASK 0x00000780L
10213#define MC_VM_MX_L1_TLB_CNTL__MTYPE_MASK 0x00001800L
10214#define MC_VM_MX_L1_TLB_CNTL__ATC_EN_MASK 0x00002000L
10215
10216
10217// addressBlock: mmhub_utcl2_atcl2pfcntrdec
10218//ATC_L2_PERFCOUNTER_LO
10219#define ATC_L2_PERFCOUNTER_LO__COUNTER_LO__SHIFT 0x0
10220#define ATC_L2_PERFCOUNTER_LO__COUNTER_LO_MASK 0xFFFFFFFFL
10221//ATC_L2_PERFCOUNTER_HI
10222#define ATC_L2_PERFCOUNTER_HI__COUNTER_HI__SHIFT 0x0
10223#define ATC_L2_PERFCOUNTER_HI__COMPARE_VALUE__SHIFT 0x10
10224#define ATC_L2_PERFCOUNTER_HI__COUNTER_HI_MASK 0x0000FFFFL
10225#define ATC_L2_PERFCOUNTER_HI__COMPARE_VALUE_MASK 0xFFFF0000L
10226
10227
10228// addressBlock: mmhub_utcl2_atcl2pfcntldec
10229//ATC_L2_PERFCOUNTER0_CFG
10230#define ATC_L2_PERFCOUNTER0_CFG__PERF_SEL__SHIFT 0x0
10231#define ATC_L2_PERFCOUNTER0_CFG__PERF_SEL_END__SHIFT 0x8
10232#define ATC_L2_PERFCOUNTER0_CFG__PERF_MODE__SHIFT 0x18
10233#define ATC_L2_PERFCOUNTER0_CFG__ENABLE__SHIFT 0x1c
10234#define ATC_L2_PERFCOUNTER0_CFG__CLEAR__SHIFT 0x1d
10235#define ATC_L2_PERFCOUNTER0_CFG__PERF_SEL_MASK 0x000000FFL
10236#define ATC_L2_PERFCOUNTER0_CFG__PERF_SEL_END_MASK 0x0000FF00L
10237#define ATC_L2_PERFCOUNTER0_CFG__PERF_MODE_MASK 0x0F000000L
10238#define ATC_L2_PERFCOUNTER0_CFG__ENABLE_MASK 0x10000000L
10239#define ATC_L2_PERFCOUNTER0_CFG__CLEAR_MASK 0x20000000L
10240//ATC_L2_PERFCOUNTER1_CFG
10241#define ATC_L2_PERFCOUNTER1_CFG__PERF_SEL__SHIFT 0x0
10242#define ATC_L2_PERFCOUNTER1_CFG__PERF_SEL_END__SHIFT 0x8
10243#define ATC_L2_PERFCOUNTER1_CFG__PERF_MODE__SHIFT 0x18
10244#define ATC_L2_PERFCOUNTER1_CFG__ENABLE__SHIFT 0x1c
10245#define ATC_L2_PERFCOUNTER1_CFG__CLEAR__SHIFT 0x1d
10246#define ATC_L2_PERFCOUNTER1_CFG__PERF_SEL_MASK 0x000000FFL
10247#define ATC_L2_PERFCOUNTER1_CFG__PERF_SEL_END_MASK 0x0000FF00L
10248#define ATC_L2_PERFCOUNTER1_CFG__PERF_MODE_MASK 0x0F000000L
10249#define ATC_L2_PERFCOUNTER1_CFG__ENABLE_MASK 0x10000000L
10250#define ATC_L2_PERFCOUNTER1_CFG__CLEAR_MASK 0x20000000L
10251//ATC_L2_PERFCOUNTER_RSLT_CNTL
10252#define ATC_L2_PERFCOUNTER_RSLT_CNTL__PERF_COUNTER_SELECT__SHIFT 0x0
10253#define ATC_L2_PERFCOUNTER_RSLT_CNTL__START_TRIGGER__SHIFT 0x8
10254#define ATC_L2_PERFCOUNTER_RSLT_CNTL__STOP_TRIGGER__SHIFT 0x10
10255#define ATC_L2_PERFCOUNTER_RSLT_CNTL__ENABLE_ANY__SHIFT 0x18
10256#define ATC_L2_PERFCOUNTER_RSLT_CNTL__CLEAR_ALL__SHIFT 0x19
10257#define ATC_L2_PERFCOUNTER_RSLT_CNTL__STOP_ALL_ON_SATURATE__SHIFT 0x1a
10258#define ATC_L2_PERFCOUNTER_RSLT_CNTL__PERF_COUNTER_SELECT_MASK 0x0000000FL
10259#define ATC_L2_PERFCOUNTER_RSLT_CNTL__START_TRIGGER_MASK 0x0000FF00L
10260#define ATC_L2_PERFCOUNTER_RSLT_CNTL__STOP_TRIGGER_MASK 0x00FF0000L
10261#define ATC_L2_PERFCOUNTER_RSLT_CNTL__ENABLE_ANY_MASK 0x01000000L
10262#define ATC_L2_PERFCOUNTER_RSLT_CNTL__CLEAR_ALL_MASK 0x02000000L
10263#define ATC_L2_PERFCOUNTER_RSLT_CNTL__STOP_ALL_ON_SATURATE_MASK 0x04000000L
10264
10265#endif
diff --git a/drivers/gpu/drm/amd/include/asic_reg/oss/osssys_4_0_1_offset.h b/drivers/gpu/drm/amd/include/asic_reg/oss/osssys_4_0_1_offset.h
new file mode 100644
index 000000000000..54503d2bc7a2
--- /dev/null
+++ b/drivers/gpu/drm/amd/include/asic_reg/oss/osssys_4_0_1_offset.h
@@ -0,0 +1,337 @@
1/*
2 * Copyright (C) 2017 Advanced Micro Devices, Inc.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice shall be included
12 * in all copies or substantial portions of the Software.
13 *
14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
15 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
17 * THE COPYRIGHT HOLDER(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN
18 * AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
19 * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
20 */
21#ifndef _osssys_4_0_1_OFFSET_HEADER
22#define _osssys_4_0_1_OFFSET_HEADER
23
24
25
26// addressBlock: osssys_osssysdec
27// base address: 0x4280
28#define mmIH_VMID_0_LUT 0x0000
29#define mmIH_VMID_0_LUT_BASE_IDX 0
30#define mmIH_VMID_1_LUT 0x0001
31#define mmIH_VMID_1_LUT_BASE_IDX 0
32#define mmIH_VMID_2_LUT 0x0002
33#define mmIH_VMID_2_LUT_BASE_IDX 0
34#define mmIH_VMID_3_LUT 0x0003
35#define mmIH_VMID_3_LUT_BASE_IDX 0
36#define mmIH_VMID_4_LUT 0x0004
37#define mmIH_VMID_4_LUT_BASE_IDX 0
38#define mmIH_VMID_5_LUT 0x0005
39#define mmIH_VMID_5_LUT_BASE_IDX 0
40#define mmIH_VMID_6_LUT 0x0006
41#define mmIH_VMID_6_LUT_BASE_IDX 0
42#define mmIH_VMID_7_LUT 0x0007
43#define mmIH_VMID_7_LUT_BASE_IDX 0
44#define mmIH_VMID_8_LUT 0x0008
45#define mmIH_VMID_8_LUT_BASE_IDX 0
46#define mmIH_VMID_9_LUT 0x0009
47#define mmIH_VMID_9_LUT_BASE_IDX 0
48#define mmIH_VMID_10_LUT 0x000a
49#define mmIH_VMID_10_LUT_BASE_IDX 0
50#define mmIH_VMID_11_LUT 0x000b
51#define mmIH_VMID_11_LUT_BASE_IDX 0
52#define mmIH_VMID_12_LUT 0x000c
53#define mmIH_VMID_12_LUT_BASE_IDX 0
54#define mmIH_VMID_13_LUT 0x000d
55#define mmIH_VMID_13_LUT_BASE_IDX 0
56#define mmIH_VMID_14_LUT 0x000e
57#define mmIH_VMID_14_LUT_BASE_IDX 0
58#define mmIH_VMID_15_LUT 0x000f
59#define mmIH_VMID_15_LUT_BASE_IDX 0
60#define mmIH_VMID_0_LUT_MM 0x0010
61#define mmIH_VMID_0_LUT_MM_BASE_IDX 0
62#define mmIH_VMID_1_LUT_MM 0x0011
63#define mmIH_VMID_1_LUT_MM_BASE_IDX 0
64#define mmIH_VMID_2_LUT_MM 0x0012
65#define mmIH_VMID_2_LUT_MM_BASE_IDX 0
66#define mmIH_VMID_3_LUT_MM 0x0013
67#define mmIH_VMID_3_LUT_MM_BASE_IDX 0
68#define mmIH_VMID_4_LUT_MM 0x0014
69#define mmIH_VMID_4_LUT_MM_BASE_IDX 0
70#define mmIH_VMID_5_LUT_MM 0x0015
71#define mmIH_VMID_5_LUT_MM_BASE_IDX 0
72#define mmIH_VMID_6_LUT_MM 0x0016
73#define mmIH_VMID_6_LUT_MM_BASE_IDX 0
74#define mmIH_VMID_7_LUT_MM 0x0017
75#define mmIH_VMID_7_LUT_MM_BASE_IDX 0
76#define mmIH_VMID_8_LUT_MM 0x0018
77#define mmIH_VMID_8_LUT_MM_BASE_IDX 0
78#define mmIH_VMID_9_LUT_MM 0x0019
79#define mmIH_VMID_9_LUT_MM_BASE_IDX 0
80#define mmIH_VMID_10_LUT_MM 0x001a
81#define mmIH_VMID_10_LUT_MM_BASE_IDX 0
82#define mmIH_VMID_11_LUT_MM 0x001b
83#define mmIH_VMID_11_LUT_MM_BASE_IDX 0
84#define mmIH_VMID_12_LUT_MM 0x001c
85#define mmIH_VMID_12_LUT_MM_BASE_IDX 0
86#define mmIH_VMID_13_LUT_MM 0x001d
87#define mmIH_VMID_13_LUT_MM_BASE_IDX 0
88#define mmIH_VMID_14_LUT_MM 0x001e
89#define mmIH_VMID_14_LUT_MM_BASE_IDX 0
90#define mmIH_VMID_15_LUT_MM 0x001f
91#define mmIH_VMID_15_LUT_MM_BASE_IDX 0
92#define mmIH_COOKIE_0 0x0020
93#define mmIH_COOKIE_0_BASE_IDX 0
94#define mmIH_COOKIE_1 0x0021
95#define mmIH_COOKIE_1_BASE_IDX 0
96#define mmIH_COOKIE_2 0x0022
97#define mmIH_COOKIE_2_BASE_IDX 0
98#define mmIH_COOKIE_3 0x0023
99#define mmIH_COOKIE_3_BASE_IDX 0
100#define mmIH_COOKIE_4 0x0024
101#define mmIH_COOKIE_4_BASE_IDX 0
102#define mmIH_COOKIE_5 0x0025
103#define mmIH_COOKIE_5_BASE_IDX 0
104#define mmIH_COOKIE_6 0x0026
105#define mmIH_COOKIE_6_BASE_IDX 0
106#define mmIH_COOKIE_7 0x0027
107#define mmIH_COOKIE_7_BASE_IDX 0
108#define mmIH_REGISTER_LAST_PART0 0x003f
109#define mmIH_REGISTER_LAST_PART0_BASE_IDX 0
110#define mmSEM_REQ_INPUT_0 0x0040
111#define mmSEM_REQ_INPUT_0_BASE_IDX 0
112#define mmSEM_REQ_INPUT_1 0x0041
113#define mmSEM_REQ_INPUT_1_BASE_IDX 0
114#define mmSEM_REQ_INPUT_2 0x0042
115#define mmSEM_REQ_INPUT_2_BASE_IDX 0
116#define mmSEM_REQ_INPUT_3 0x0043
117#define mmSEM_REQ_INPUT_3_BASE_IDX 0
118#define mmSEM_REGISTER_LAST_PART0 0x007f
119#define mmSEM_REGISTER_LAST_PART0_BASE_IDX 0
120#define mmIH_RB_CNTL 0x0080
121#define mmIH_RB_CNTL_BASE_IDX 0
122#define mmIH_RB_BASE 0x0081
123#define mmIH_RB_BASE_BASE_IDX 0
124#define mmIH_RB_BASE_HI 0x0082
125#define mmIH_RB_BASE_HI_BASE_IDX 0
126#define mmIH_RB_RPTR 0x0083
127#define mmIH_RB_RPTR_BASE_IDX 0
128#define mmIH_RB_WPTR 0x0084
129#define mmIH_RB_WPTR_BASE_IDX 0
130#define mmIH_RB_WPTR_ADDR_HI 0x0085
131#define mmIH_RB_WPTR_ADDR_HI_BASE_IDX 0
132#define mmIH_RB_WPTR_ADDR_LO 0x0086
133#define mmIH_RB_WPTR_ADDR_LO_BASE_IDX 0
134#define mmIH_DOORBELL_RPTR 0x0087
135#define mmIH_DOORBELL_RPTR_BASE_IDX 0
136#define mmIH_RB_CNTL_RING1 0x0088
137#define mmIH_RB_CNTL_RING1_BASE_IDX 0
138#define mmIH_RB_BASE_RING1 0x0089
139#define mmIH_RB_BASE_RING1_BASE_IDX 0
140#define mmIH_RB_BASE_HI_RING1 0x008a
141#define mmIH_RB_BASE_HI_RING1_BASE_IDX 0
142#define mmIH_RB_RPTR_RING1 0x008b
143#define mmIH_RB_RPTR_RING1_BASE_IDX 0
144#define mmIH_RB_WPTR_RING1 0x008c
145#define mmIH_RB_WPTR_RING1_BASE_IDX 0
146#define mmIH_DOORBELL_RPTR_RING1 0x008f
147#define mmIH_DOORBELL_RPTR_RING1_BASE_IDX 0
148#define mmIH_RB_CNTL_RING2 0x0090
149#define mmIH_RB_CNTL_RING2_BASE_IDX 0
150#define mmIH_RB_BASE_RING2 0x0091
151#define mmIH_RB_BASE_RING2_BASE_IDX 0
152#define mmIH_RB_BASE_HI_RING2 0x0092
153#define mmIH_RB_BASE_HI_RING2_BASE_IDX 0
154#define mmIH_RB_RPTR_RING2 0x0093
155#define mmIH_RB_RPTR_RING2_BASE_IDX 0
156#define mmIH_RB_WPTR_RING2 0x0094
157#define mmIH_RB_WPTR_RING2_BASE_IDX 0
158#define mmIH_DOORBELL_RPTR_RING2 0x0097
159#define mmIH_DOORBELL_RPTR_RING2_BASE_IDX 0
160#define mmIH_VERSION 0x0098
161#define mmIH_VERSION_BASE_IDX 0
162#define mmIH_CNTL 0x00c0
163#define mmIH_CNTL_BASE_IDX 0
164#define mmIH_CNTL2 0x00c1
165#define mmIH_CNTL2_BASE_IDX 0
166#define mmIH_STATUS 0x00c2
167#define mmIH_STATUS_BASE_IDX 0
168#define mmIH_PERFMON_CNTL 0x00c3
169#define mmIH_PERFMON_CNTL_BASE_IDX 0
170#define mmIH_PERFCOUNTER0_RESULT 0x00c4
171#define mmIH_PERFCOUNTER0_RESULT_BASE_IDX 0
172#define mmIH_PERFCOUNTER1_RESULT 0x00c5
173#define mmIH_PERFCOUNTER1_RESULT_BASE_IDX 0
174#define mmIH_DSM_MATCH_VALUE_BIT_31_0 0x00c7
175#define mmIH_DSM_MATCH_VALUE_BIT_31_0_BASE_IDX 0
176#define mmIH_DSM_MATCH_VALUE_BIT_63_32 0x00c8
177#define mmIH_DSM_MATCH_VALUE_BIT_63_32_BASE_IDX 0
178#define mmIH_DSM_MATCH_VALUE_BIT_95_64 0x00c9
179#define mmIH_DSM_MATCH_VALUE_BIT_95_64_BASE_IDX 0
180#define mmIH_DSM_MATCH_FIELD_CONTROL 0x00ca
181#define mmIH_DSM_MATCH_FIELD_CONTROL_BASE_IDX 0
182#define mmIH_DSM_MATCH_DATA_CONTROL 0x00cb
183#define mmIH_DSM_MATCH_DATA_CONTROL_BASE_IDX 0
184#define mmIH_DSM_MATCH_FCN_ID 0x00cc
185#define mmIH_DSM_MATCH_FCN_ID_BASE_IDX 0
186#define mmIH_LIMIT_INT_RATE_CNTL 0x00cd
187#define mmIH_LIMIT_INT_RATE_CNTL_BASE_IDX 0
188#define mmIH_VF_RB_STATUS 0x00ce
189#define mmIH_VF_RB_STATUS_BASE_IDX 0
190#define mmIH_VF_RB_STATUS2 0x00cf
191#define mmIH_VF_RB_STATUS2_BASE_IDX 0
192#define mmIH_VF_RB1_STATUS 0x00d0
193#define mmIH_VF_RB1_STATUS_BASE_IDX 0
194#define mmIH_VF_RB1_STATUS2 0x00d1
195#define mmIH_VF_RB1_STATUS2_BASE_IDX 0
196#define mmIH_VF_RB2_STATUS 0x00d2
197#define mmIH_VF_RB2_STATUS_BASE_IDX 0
198#define mmIH_VF_RB2_STATUS2 0x00d3
199#define mmIH_VF_RB2_STATUS2_BASE_IDX 0
200#define mmIH_INT_FLOOD_CNTL 0x00d5
201#define mmIH_INT_FLOOD_CNTL_BASE_IDX 0
202#define mmIH_RB0_INT_FLOOD_STATUS 0x00d6
203#define mmIH_RB0_INT_FLOOD_STATUS_BASE_IDX 0
204#define mmIH_RB1_INT_FLOOD_STATUS 0x00d7
205#define mmIH_RB1_INT_FLOOD_STATUS_BASE_IDX 0
206#define mmIH_RB2_INT_FLOOD_STATUS 0x00d8
207#define mmIH_RB2_INT_FLOOD_STATUS_BASE_IDX 0
208#define mmIH_INT_FLOOD_STATUS 0x00d9
209#define mmIH_INT_FLOOD_STATUS_BASE_IDX 0
210#define mmIH_STORM_CLIENT_LIST_CNTL 0x00da
211#define mmIH_STORM_CLIENT_LIST_CNTL_BASE_IDX 0
212#define mmIH_CLK_CTRL 0x00db
213#define mmIH_CLK_CTRL_BASE_IDX 0
214#define mmIH_INT_FLAGS 0x00dc
215#define mmIH_INT_FLAGS_BASE_IDX 0
216#define mmIH_LAST_INT_INFO0 0x00dd
217#define mmIH_LAST_INT_INFO0_BASE_IDX 0
218#define mmIH_LAST_INT_INFO1 0x00de
219#define mmIH_LAST_INT_INFO1_BASE_IDX 0
220#define mmIH_LAST_INT_INFO2 0x00df
221#define mmIH_LAST_INT_INFO2_BASE_IDX 0
222#define mmIH_SCRATCH 0x00e0
223#define mmIH_SCRATCH_BASE_IDX 0
224#define mmIH_CLIENT_CREDIT_ERROR 0x00e1
225#define mmIH_CLIENT_CREDIT_ERROR_BASE_IDX 0
226#define mmIH_GPU_IOV_VIOLATION_LOG 0x00e2
227#define mmIH_GPU_IOV_VIOLATION_LOG_BASE_IDX 0
228#define mmIH_COOKIE_REC_VIOLATION_LOG 0x00e3
229#define mmIH_COOKIE_REC_VIOLATION_LOG_BASE_IDX 0
230#define mmIH_CREDIT_STATUS 0x00e4
231#define mmIH_CREDIT_STATUS_BASE_IDX 0
232#define mmIH_MMHUB_ERROR 0x00e5
233#define mmIH_MMHUB_ERROR_BASE_IDX 0
234#define mmIH_REGISTER_LAST_PART2 0x00ff
235#define mmIH_REGISTER_LAST_PART2_BASE_IDX 0
236#define mmSEM_CLK_CTRL 0x0100
237#define mmSEM_CLK_CTRL_BASE_IDX 0
238#define mmSEM_UTC_CREDIT 0x0101
239#define mmSEM_UTC_CREDIT_BASE_IDX 0
240#define mmSEM_UTC_CONFIG 0x0102
241#define mmSEM_UTC_CONFIG_BASE_IDX 0
242#define mmSEM_UTCL2_TRAN_EN_LUT 0x0103
243#define mmSEM_UTCL2_TRAN_EN_LUT_BASE_IDX 0
244#define mmSEM_MCIF_CONFIG 0x0104
245#define mmSEM_MCIF_CONFIG_BASE_IDX 0
246#define mmSEM_PERFMON_CNTL 0x0105
247#define mmSEM_PERFMON_CNTL_BASE_IDX 0
248#define mmSEM_PERFCOUNTER0_RESULT 0x0106
249#define mmSEM_PERFCOUNTER0_RESULT_BASE_IDX 0
250#define mmSEM_PERFCOUNTER1_RESULT 0x0107
251#define mmSEM_PERFCOUNTER1_RESULT_BASE_IDX 0
252#define mmSEM_STATUS 0x0108
253#define mmSEM_STATUS_BASE_IDX 0
254#define mmSEM_MAILBOX_CLIENTCONFIG 0x0109
255#define mmSEM_MAILBOX_CLIENTCONFIG_BASE_IDX 0
256#define mmSEM_MAILBOX 0x010a
257#define mmSEM_MAILBOX_BASE_IDX 0
258#define mmSEM_MAILBOX_CONTROL 0x010b
259#define mmSEM_MAILBOX_CONTROL_BASE_IDX 0
260#define mmSEM_CHICKEN_BITS 0x010c
261#define mmSEM_CHICKEN_BITS_BASE_IDX 0
262#define mmSEM_MAILBOX_CLIENTCONFIG_EXTRA 0x010d
263#define mmSEM_MAILBOX_CLIENTCONFIG_EXTRA_BASE_IDX 0
264#define mmSEM_GPU_IOV_VIOLATION_LOG 0x010e
265#define mmSEM_GPU_IOV_VIOLATION_LOG_BASE_IDX 0
266#define mmSEM_OUTSTANDING_THRESHOLD 0x010f
267#define mmSEM_OUTSTANDING_THRESHOLD_BASE_IDX 0
268#define mmSEM_REGISTER_LAST_PART2 0x017f
269#define mmSEM_REGISTER_LAST_PART2_BASE_IDX 0
270#define mmIH_ACTIVE_FCN_ID 0x0180
271#define mmIH_ACTIVE_FCN_ID_BASE_IDX 0
272#define mmIH_VIRT_RESET_REQ 0x0181
273#define mmIH_VIRT_RESET_REQ_BASE_IDX 0
274#define mmIH_CLIENT_CFG 0x0184
275#define mmIH_CLIENT_CFG_BASE_IDX 0
276#define mmIH_CLIENT_CFG_INDEX 0x0188
277#define mmIH_CLIENT_CFG_INDEX_BASE_IDX 0
278#define mmIH_CLIENT_CFG_DATA 0x0189
279#define mmIH_CLIENT_CFG_DATA_BASE_IDX 0
280#define mmIH_CID_REMAP_INDEX 0x018a
281#define mmIH_CID_REMAP_INDEX_BASE_IDX 0
282#define mmIH_CID_REMAP_DATA 0x018b
283#define mmIH_CID_REMAP_DATA_BASE_IDX 0
284#define mmIH_CHICKEN 0x018c
285#define mmIH_CHICKEN_BASE_IDX 0
286#define mmIH_MMHUB_CNTL 0x018d
287#define mmIH_MMHUB_CNTL_BASE_IDX 0
288#define mmIH_INT_DROP_CNTL 0x018e
289#define mmIH_INT_DROP_CNTL_BASE_IDX 0
290#define mmIH_INT_DROP_MATCH_VALUE0 0x018f
291#define mmIH_INT_DROP_MATCH_VALUE0_BASE_IDX 0
292#define mmIH_INT_DROP_MATCH_VALUE1 0x0190
293#define mmIH_INT_DROP_MATCH_VALUE1_BASE_IDX 0
294#define mmIH_INT_DROP_MATCH_MASK0 0x0191
295#define mmIH_INT_DROP_MATCH_MASK0_BASE_IDX 0
296#define mmIH_INT_DROP_MATCH_MASK1 0x0192
297#define mmIH_INT_DROP_MATCH_MASK1_BASE_IDX 0
298#define mmIH_REGISTER_LAST_PART1 0x019f
299#define mmIH_REGISTER_LAST_PART1_BASE_IDX 0
300#define mmSEM_ACTIVE_FCN_ID 0x01a0
301#define mmSEM_ACTIVE_FCN_ID_BASE_IDX 0
302#define mmSEM_VIRT_RESET_REQ 0x01a1
303#define mmSEM_VIRT_RESET_REQ_BASE_IDX 0
304#define mmSEM_RESP_SDMA0 0x01a4
305#define mmSEM_RESP_SDMA0_BASE_IDX 0
306#define mmSEM_RESP_SDMA1 0x01a5
307#define mmSEM_RESP_SDMA1_BASE_IDX 0
308#define mmSEM_RESP_UVD 0x01a6
309#define mmSEM_RESP_UVD_BASE_IDX 0
310#define mmSEM_RESP_VCE_0 0x01a7
311#define mmSEM_RESP_VCE_0_BASE_IDX 0
312#define mmSEM_RESP_ACP 0x01a8
313#define mmSEM_RESP_ACP_BASE_IDX 0
314#define mmSEM_RESP_ISP 0x01a9
315#define mmSEM_RESP_ISP_BASE_IDX 0
316#define mmSEM_RESP_VCE_1 0x01aa
317#define mmSEM_RESP_VCE_1_BASE_IDX 0
318#define mmSEM_RESP_VP8 0x01ab
319#define mmSEM_RESP_VP8_BASE_IDX 0
320#define mmSEM_RESP_GC 0x01ac
321#define mmSEM_RESP_GC_BASE_IDX 0
322#define mmSEM_CID_REMAP_INDEX 0x01b0
323#define mmSEM_CID_REMAP_INDEX_BASE_IDX 0
324#define mmSEM_CID_REMAP_DATA 0x01b1
325#define mmSEM_CID_REMAP_DATA_BASE_IDX 0
326#define mmSEM_ATOMIC_OP_LUT 0x01b2
327#define mmSEM_ATOMIC_OP_LUT_BASE_IDX 0
328#define mmSEM_EDC_CONFIG 0x01b3
329#define mmSEM_EDC_CONFIG_BASE_IDX 0
330#define mmSEM_CHICKEN_BITS2 0x01b4
331#define mmSEM_CHICKEN_BITS2_BASE_IDX 0
332#define mmSEM_MMHUB_CNTL 0x01b5
333#define mmSEM_MMHUB_CNTL_BASE_IDX 0
334#define mmSEM_REGISTER_LAST_PART1 0x01bf
335#define mmSEM_REGISTER_LAST_PART1_BASE_IDX 0
336
337#endif
diff --git a/drivers/gpu/drm/amd/include/asic_reg/oss/osssys_4_0_1_sh_mask.h b/drivers/gpu/drm/amd/include/asic_reg/oss/osssys_4_0_1_sh_mask.h
new file mode 100644
index 000000000000..19c4a4014905
--- /dev/null
+++ b/drivers/gpu/drm/amd/include/asic_reg/oss/osssys_4_0_1_sh_mask.h
@@ -0,0 +1,1249 @@
1/*
2 * Copyright (C) 2017 Advanced Micro Devices, Inc.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice shall be included
12 * in all copies or substantial portions of the Software.
13 *
14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
15 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
17 * THE COPYRIGHT HOLDER(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN
18 * AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
19 * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
20 */
21#ifndef _osssys_4_0_1_SH_MASK_HEADER
22#define _osssys_4_0_1_SH_MASK_HEADER
23
24
25// addressBlock: osssys_osssysdec
26//IH_VMID_0_LUT
27#define IH_VMID_0_LUT__PASID__SHIFT 0x0
28#define IH_VMID_0_LUT__PASID_MASK 0x0000FFFFL
29//IH_VMID_1_LUT
30#define IH_VMID_1_LUT__PASID__SHIFT 0x0
31#define IH_VMID_1_LUT__PASID_MASK 0x0000FFFFL
32//IH_VMID_2_LUT
33#define IH_VMID_2_LUT__PASID__SHIFT 0x0
34#define IH_VMID_2_LUT__PASID_MASK 0x0000FFFFL
35//IH_VMID_3_LUT
36#define IH_VMID_3_LUT__PASID__SHIFT 0x0
37#define IH_VMID_3_LUT__PASID_MASK 0x0000FFFFL
38//IH_VMID_4_LUT
39#define IH_VMID_4_LUT__PASID__SHIFT 0x0
40#define IH_VMID_4_LUT__PASID_MASK 0x0000FFFFL
41//IH_VMID_5_LUT
42#define IH_VMID_5_LUT__PASID__SHIFT 0x0
43#define IH_VMID_5_LUT__PASID_MASK 0x0000FFFFL
44//IH_VMID_6_LUT
45#define IH_VMID_6_LUT__PASID__SHIFT 0x0
46#define IH_VMID_6_LUT__PASID_MASK 0x0000FFFFL
47//IH_VMID_7_LUT
48#define IH_VMID_7_LUT__PASID__SHIFT 0x0
49#define IH_VMID_7_LUT__PASID_MASK 0x0000FFFFL
50//IH_VMID_8_LUT
51#define IH_VMID_8_LUT__PASID__SHIFT 0x0
52#define IH_VMID_8_LUT__PASID_MASK 0x0000FFFFL
53//IH_VMID_9_LUT
54#define IH_VMID_9_LUT__PASID__SHIFT 0x0
55#define IH_VMID_9_LUT__PASID_MASK 0x0000FFFFL
56//IH_VMID_10_LUT
57#define IH_VMID_10_LUT__PASID__SHIFT 0x0
58#define IH_VMID_10_LUT__PASID_MASK 0x0000FFFFL
59//IH_VMID_11_LUT
60#define IH_VMID_11_LUT__PASID__SHIFT 0x0
61#define IH_VMID_11_LUT__PASID_MASK 0x0000FFFFL
62//IH_VMID_12_LUT
63#define IH_VMID_12_LUT__PASID__SHIFT 0x0
64#define IH_VMID_12_LUT__PASID_MASK 0x0000FFFFL
65//IH_VMID_13_LUT
66#define IH_VMID_13_LUT__PASID__SHIFT 0x0
67#define IH_VMID_13_LUT__PASID_MASK 0x0000FFFFL
68//IH_VMID_14_LUT
69#define IH_VMID_14_LUT__PASID__SHIFT 0x0
70#define IH_VMID_14_LUT__PASID_MASK 0x0000FFFFL
71//IH_VMID_15_LUT
72#define IH_VMID_15_LUT__PASID__SHIFT 0x0
73#define IH_VMID_15_LUT__PASID_MASK 0x0000FFFFL
74//IH_VMID_0_LUT_MM
75#define IH_VMID_0_LUT_MM__PASID__SHIFT 0x0
76#define IH_VMID_0_LUT_MM__PASID_MASK 0x0000FFFFL
77//IH_VMID_1_LUT_MM
78#define IH_VMID_1_LUT_MM__PASID__SHIFT 0x0
79#define IH_VMID_1_LUT_MM__PASID_MASK 0x0000FFFFL
80//IH_VMID_2_LUT_MM
81#define IH_VMID_2_LUT_MM__PASID__SHIFT 0x0
82#define IH_VMID_2_LUT_MM__PASID_MASK 0x0000FFFFL
83//IH_VMID_3_LUT_MM
84#define IH_VMID_3_LUT_MM__PASID__SHIFT 0x0
85#define IH_VMID_3_LUT_MM__PASID_MASK 0x0000FFFFL
86//IH_VMID_4_LUT_MM
87#define IH_VMID_4_LUT_MM__PASID__SHIFT 0x0
88#define IH_VMID_4_LUT_MM__PASID_MASK 0x0000FFFFL
89//IH_VMID_5_LUT_MM
90#define IH_VMID_5_LUT_MM__PASID__SHIFT 0x0
91#define IH_VMID_5_LUT_MM__PASID_MASK 0x0000FFFFL
92//IH_VMID_6_LUT_MM
93#define IH_VMID_6_LUT_MM__PASID__SHIFT 0x0
94#define IH_VMID_6_LUT_MM__PASID_MASK 0x0000FFFFL
95//IH_VMID_7_LUT_MM
96#define IH_VMID_7_LUT_MM__PASID__SHIFT 0x0
97#define IH_VMID_7_LUT_MM__PASID_MASK 0x0000FFFFL
98//IH_VMID_8_LUT_MM
99#define IH_VMID_8_LUT_MM__PASID__SHIFT 0x0
100#define IH_VMID_8_LUT_MM__PASID_MASK 0x0000FFFFL
101//IH_VMID_9_LUT_MM
102#define IH_VMID_9_LUT_MM__PASID__SHIFT 0x0
103#define IH_VMID_9_LUT_MM__PASID_MASK 0x0000FFFFL
104//IH_VMID_10_LUT_MM
105#define IH_VMID_10_LUT_MM__PASID__SHIFT 0x0
106#define IH_VMID_10_LUT_MM__PASID_MASK 0x0000FFFFL
107//IH_VMID_11_LUT_MM
108#define IH_VMID_11_LUT_MM__PASID__SHIFT 0x0
109#define IH_VMID_11_LUT_MM__PASID_MASK 0x0000FFFFL
110//IH_VMID_12_LUT_MM
111#define IH_VMID_12_LUT_MM__PASID__SHIFT 0x0
112#define IH_VMID_12_LUT_MM__PASID_MASK 0x0000FFFFL
113//IH_VMID_13_LUT_MM
114#define IH_VMID_13_LUT_MM__PASID__SHIFT 0x0
115#define IH_VMID_13_LUT_MM__PASID_MASK 0x0000FFFFL
116//IH_VMID_14_LUT_MM
117#define IH_VMID_14_LUT_MM__PASID__SHIFT 0x0
118#define IH_VMID_14_LUT_MM__PASID_MASK 0x0000FFFFL
119//IH_VMID_15_LUT_MM
120#define IH_VMID_15_LUT_MM__PASID__SHIFT 0x0
121#define IH_VMID_15_LUT_MM__PASID_MASK 0x0000FFFFL
122//IH_COOKIE_0
123#define IH_COOKIE_0__CLIENT_ID__SHIFT 0x0
124#define IH_COOKIE_0__SOURCE_ID__SHIFT 0x8
125#define IH_COOKIE_0__RING_ID__SHIFT 0x10
126#define IH_COOKIE_0__VM_ID__SHIFT 0x18
127#define IH_COOKIE_0__RESERVED__SHIFT 0x1c
128#define IH_COOKIE_0__VMID_TYPE__SHIFT 0x1f
129#define IH_COOKIE_0__CLIENT_ID_MASK 0x000000FFL
130#define IH_COOKIE_0__SOURCE_ID_MASK 0x0000FF00L
131#define IH_COOKIE_0__RING_ID_MASK 0x00FF0000L
132#define IH_COOKIE_0__VM_ID_MASK 0x0F000000L
133#define IH_COOKIE_0__RESERVED_MASK 0x70000000L
134#define IH_COOKIE_0__VMID_TYPE_MASK 0x80000000L
135//IH_COOKIE_1
136#define IH_COOKIE_1__TIMESTAMP_31_0__SHIFT 0x0
137#define IH_COOKIE_1__TIMESTAMP_31_0_MASK 0xFFFFFFFFL
138//IH_COOKIE_2
139#define IH_COOKIE_2__TIMESTAMP_47_32__SHIFT 0x0
140#define IH_COOKIE_2__RESERVED__SHIFT 0x10
141#define IH_COOKIE_2__TIMESTAMP_SRC__SHIFT 0x1f
142#define IH_COOKIE_2__TIMESTAMP_47_32_MASK 0x0000FFFFL
143#define IH_COOKIE_2__RESERVED_MASK 0x7FFF0000L
144#define IH_COOKIE_2__TIMESTAMP_SRC_MASK 0x80000000L
145//IH_COOKIE_3
146#define IH_COOKIE_3__PAS_ID__SHIFT 0x0
147#define IH_COOKIE_3__RESERVED__SHIFT 0x10
148#define IH_COOKIE_3__PASID_SRC__SHIFT 0x1f
149#define IH_COOKIE_3__PAS_ID_MASK 0x0000FFFFL
150#define IH_COOKIE_3__RESERVED_MASK 0x7FFF0000L
151#define IH_COOKIE_3__PASID_SRC_MASK 0x80000000L
152//IH_COOKIE_4
153#define IH_COOKIE_4__CONTEXT_ID_31_0__SHIFT 0x0
154#define IH_COOKIE_4__CONTEXT_ID_31_0_MASK 0xFFFFFFFFL
155//IH_COOKIE_5
156#define IH_COOKIE_5__CONTEXT_ID_63_32__SHIFT 0x0
157#define IH_COOKIE_5__CONTEXT_ID_63_32_MASK 0xFFFFFFFFL
158//IH_COOKIE_6
159#define IH_COOKIE_6__CONTEXT_ID_95_64__SHIFT 0x0
160#define IH_COOKIE_6__CONTEXT_ID_95_64_MASK 0xFFFFFFFFL
161//IH_COOKIE_7
162#define IH_COOKIE_7__CONTEXT_ID_128_96__SHIFT 0x0
163#define IH_COOKIE_7__CONTEXT_ID_128_96_MASK 0xFFFFFFFFL
164//IH_REGISTER_LAST_PART0
165#define IH_REGISTER_LAST_PART0__RESERVED__SHIFT 0x0
166#define IH_REGISTER_LAST_PART0__RESERVED_MASK 0xFFFFFFFFL
167//SEM_REQ_INPUT_0
168#define SEM_REQ_INPUT_0__DATA__SHIFT 0x0
169#define SEM_REQ_INPUT_0__DATA_MASK 0xFFFFFFFFL
170//SEM_REQ_INPUT_1
171#define SEM_REQ_INPUT_1__DATA__SHIFT 0x0
172#define SEM_REQ_INPUT_1__DATA_MASK 0xFFFFFFFFL
173//SEM_REQ_INPUT_2
174#define SEM_REQ_INPUT_2__DATA__SHIFT 0x0
175#define SEM_REQ_INPUT_2__DATA_MASK 0xFFFFFFFFL
176//SEM_REQ_INPUT_3
177#define SEM_REQ_INPUT_3__DATA__SHIFT 0x0
178#define SEM_REQ_INPUT_3__DATA_MASK 0xFFFFFFFFL
179//SEM_REGISTER_LAST_PART0
180#define SEM_REGISTER_LAST_PART0__RESERVED__SHIFT 0x0
181#define SEM_REGISTER_LAST_PART0__RESERVED_MASK 0xFFFFFFFFL
182//IH_RB_CNTL
183#define IH_RB_CNTL__RB_ENABLE__SHIFT 0x0
184#define IH_RB_CNTL__RB_SIZE__SHIFT 0x1
185#define IH_RB_CNTL__RB_GPU_TS_ENABLE__SHIFT 0x7
186#define IH_RB_CNTL__WPTR_WRITEBACK_ENABLE__SHIFT 0x8
187#define IH_RB_CNTL__RB_FULL_DRAIN_ENABLE__SHIFT 0x9
188#define IH_RB_CNTL__FULL_DRAIN_CLEAR__SHIFT 0xa
189#define IH_RB_CNTL__PAGE_RB_CLEAR__SHIFT 0xb
190#define IH_RB_CNTL__RB_USED_INT_THRESHOLD__SHIFT 0xc
191#define IH_RB_CNTL__WPTR_OVERFLOW_ENABLE__SHIFT 0x10
192#define IH_RB_CNTL__ENABLE_INTR__SHIFT 0x11
193#define IH_RB_CNTL__MC_SWAP__SHIFT 0x12
194#define IH_RB_CNTL__MC_SNOOP__SHIFT 0x14
195#define IH_RB_CNTL__RPTR_REARM__SHIFT 0x15
196#define IH_RB_CNTL__MC_RO__SHIFT 0x16
197#define IH_RB_CNTL__MC_VMID__SHIFT 0x18
198#define IH_RB_CNTL__MC_SPACE__SHIFT 0x1c
199#define IH_RB_CNTL__WPTR_OVERFLOW_CLEAR__SHIFT 0x1f
200#define IH_RB_CNTL__RB_ENABLE_MASK 0x00000001L
201#define IH_RB_CNTL__RB_SIZE_MASK 0x0000003EL
202#define IH_RB_CNTL__RB_GPU_TS_ENABLE_MASK 0x00000080L
203#define IH_RB_CNTL__WPTR_WRITEBACK_ENABLE_MASK 0x00000100L
204#define IH_RB_CNTL__RB_FULL_DRAIN_ENABLE_MASK 0x00000200L
205#define IH_RB_CNTL__FULL_DRAIN_CLEAR_MASK 0x00000400L
206#define IH_RB_CNTL__PAGE_RB_CLEAR_MASK 0x00000800L
207#define IH_RB_CNTL__RB_USED_INT_THRESHOLD_MASK 0x0000F000L
208#define IH_RB_CNTL__WPTR_OVERFLOW_ENABLE_MASK 0x00010000L
209#define IH_RB_CNTL__ENABLE_INTR_MASK 0x00020000L
210#define IH_RB_CNTL__MC_SWAP_MASK 0x000C0000L
211#define IH_RB_CNTL__MC_SNOOP_MASK 0x00100000L
212#define IH_RB_CNTL__RPTR_REARM_MASK 0x00200000L
213#define IH_RB_CNTL__MC_RO_MASK 0x00400000L
214#define IH_RB_CNTL__MC_VMID_MASK 0x0F000000L
215#define IH_RB_CNTL__MC_SPACE_MASK 0x70000000L
216#define IH_RB_CNTL__WPTR_OVERFLOW_CLEAR_MASK 0x80000000L
217//IH_RB_BASE
218#define IH_RB_BASE__ADDR__SHIFT 0x0
219#define IH_RB_BASE__ADDR_MASK 0xFFFFFFFFL
220//IH_RB_BASE_HI
221#define IH_RB_BASE_HI__ADDR__SHIFT 0x0
222#define IH_RB_BASE_HI__ADDR_MASK 0x000000FFL
223//IH_RB_RPTR
224#define IH_RB_RPTR__OFFSET__SHIFT 0x2
225#define IH_RB_RPTR__OFFSET_MASK 0x0003FFFCL
226//IH_RB_WPTR
227#define IH_RB_WPTR__RB_OVERFLOW__SHIFT 0x0
228#define IH_RB_WPTR__OFFSET__SHIFT 0x2
229#define IH_RB_WPTR__RB_LEFT_NONE__SHIFT 0x12
230#define IH_RB_WPTR__RB_MAY_OVERFLOW__SHIFT 0x13
231#define IH_RB_WPTR__RB_OVERFLOW_MASK 0x00000001L
232#define IH_RB_WPTR__OFFSET_MASK 0x0003FFFCL
233#define IH_RB_WPTR__RB_LEFT_NONE_MASK 0x00040000L
234#define IH_RB_WPTR__RB_MAY_OVERFLOW_MASK 0x00080000L
235//IH_RB_WPTR_ADDR_HI
236#define IH_RB_WPTR_ADDR_HI__ADDR__SHIFT 0x0
237#define IH_RB_WPTR_ADDR_HI__ADDR_MASK 0x0000FFFFL
238//IH_RB_WPTR_ADDR_LO
239#define IH_RB_WPTR_ADDR_LO__ADDR__SHIFT 0x2
240#define IH_RB_WPTR_ADDR_LO__ADDR_MASK 0xFFFFFFFCL
241//IH_DOORBELL_RPTR
242#define IH_DOORBELL_RPTR__OFFSET__SHIFT 0x0
243#define IH_DOORBELL_RPTR__ENABLE__SHIFT 0x1c
244#define IH_DOORBELL_RPTR__OFFSET_MASK 0x03FFFFFFL
245#define IH_DOORBELL_RPTR__ENABLE_MASK 0x10000000L
246//IH_RB_CNTL_RING1
247#define IH_RB_CNTL_RING1__RB_ENABLE__SHIFT 0x0
248#define IH_RB_CNTL_RING1__RB_SIZE__SHIFT 0x1
249#define IH_RB_CNTL_RING1__RB_GPU_TS_ENABLE__SHIFT 0x7
250#define IH_RB_CNTL_RING1__RB_FULL_DRAIN_ENABLE__SHIFT 0x9
251#define IH_RB_CNTL_RING1__FULL_DRAIN_CLEAR__SHIFT 0xa
252#define IH_RB_CNTL_RING1__PAGE_RB_CLEAR__SHIFT 0xb
253#define IH_RB_CNTL_RING1__RB_USED_INT_THRESHOLD__SHIFT 0xc
254#define IH_RB_CNTL_RING1__WPTR_OVERFLOW_ENABLE__SHIFT 0x10
255#define IH_RB_CNTL_RING1__MC_SWAP__SHIFT 0x12
256#define IH_RB_CNTL_RING1__MC_SNOOP__SHIFT 0x14
257#define IH_RB_CNTL_RING1__MC_RO__SHIFT 0x16
258#define IH_RB_CNTL_RING1__MC_VMID__SHIFT 0x18
259#define IH_RB_CNTL_RING1__MC_SPACE__SHIFT 0x1c
260#define IH_RB_CNTL_RING1__WPTR_OVERFLOW_CLEAR__SHIFT 0x1f
261#define IH_RB_CNTL_RING1__RB_ENABLE_MASK 0x00000001L
262#define IH_RB_CNTL_RING1__RB_SIZE_MASK 0x0000003EL
263#define IH_RB_CNTL_RING1__RB_GPU_TS_ENABLE_MASK 0x00000080L
264#define IH_RB_CNTL_RING1__RB_FULL_DRAIN_ENABLE_MASK 0x00000200L
265#define IH_RB_CNTL_RING1__FULL_DRAIN_CLEAR_MASK 0x00000400L
266#define IH_RB_CNTL_RING1__PAGE_RB_CLEAR_MASK 0x00000800L
267#define IH_RB_CNTL_RING1__RB_USED_INT_THRESHOLD_MASK 0x0000F000L
268#define IH_RB_CNTL_RING1__WPTR_OVERFLOW_ENABLE_MASK 0x00010000L
269#define IH_RB_CNTL_RING1__MC_SWAP_MASK 0x000C0000L
270#define IH_RB_CNTL_RING1__MC_SNOOP_MASK 0x00100000L
271#define IH_RB_CNTL_RING1__MC_RO_MASK 0x00400000L
272#define IH_RB_CNTL_RING1__MC_VMID_MASK 0x0F000000L
273#define IH_RB_CNTL_RING1__MC_SPACE_MASK 0x70000000L
274#define IH_RB_CNTL_RING1__WPTR_OVERFLOW_CLEAR_MASK 0x80000000L
275//IH_RB_BASE_RING1
276#define IH_RB_BASE_RING1__ADDR__SHIFT 0x0
277#define IH_RB_BASE_RING1__ADDR_MASK 0xFFFFFFFFL
278//IH_RB_BASE_HI_RING1
279#define IH_RB_BASE_HI_RING1__ADDR__SHIFT 0x0
280#define IH_RB_BASE_HI_RING1__ADDR_MASK 0x000000FFL
281//IH_RB_RPTR_RING1
282#define IH_RB_RPTR_RING1__OFFSET__SHIFT 0x2
283#define IH_RB_RPTR_RING1__OFFSET_MASK 0x0003FFFCL
284//IH_RB_WPTR_RING1
285#define IH_RB_WPTR_RING1__RB_OVERFLOW__SHIFT 0x0
286#define IH_RB_WPTR_RING1__OFFSET__SHIFT 0x2
287#define IH_RB_WPTR_RING1__RB_LEFT_NONE__SHIFT 0x12
288#define IH_RB_WPTR_RING1__RB_MAY_OVERFLOW__SHIFT 0x13
289#define IH_RB_WPTR_RING1__RB_OVERFLOW_MASK 0x00000001L
290#define IH_RB_WPTR_RING1__OFFSET_MASK 0x0003FFFCL
291#define IH_RB_WPTR_RING1__RB_LEFT_NONE_MASK 0x00040000L
292#define IH_RB_WPTR_RING1__RB_MAY_OVERFLOW_MASK 0x00080000L
293//IH_DOORBELL_RPTR_RING1
294#define IH_DOORBELL_RPTR_RING1__OFFSET__SHIFT 0x0
295#define IH_DOORBELL_RPTR_RING1__ENABLE__SHIFT 0x1c
296#define IH_DOORBELL_RPTR_RING1__OFFSET_MASK 0x03FFFFFFL
297#define IH_DOORBELL_RPTR_RING1__ENABLE_MASK 0x10000000L
298//IH_RB_CNTL_RING2
299#define IH_RB_CNTL_RING2__RB_ENABLE__SHIFT 0x0
300#define IH_RB_CNTL_RING2__RB_SIZE__SHIFT 0x1
301#define IH_RB_CNTL_RING2__RB_GPU_TS_ENABLE__SHIFT 0x7
302#define IH_RB_CNTL_RING2__RB_FULL_DRAIN_ENABLE__SHIFT 0x9
303#define IH_RB_CNTL_RING2__FULL_DRAIN_CLEAR__SHIFT 0xa
304#define IH_RB_CNTL_RING2__PAGE_RB_CLEAR__SHIFT 0xb
305#define IH_RB_CNTL_RING2__RB_USED_INT_THRESHOLD__SHIFT 0xc
306#define IH_RB_CNTL_RING2__WPTR_OVERFLOW_ENABLE__SHIFT 0x10
307#define IH_RB_CNTL_RING2__MC_SWAP__SHIFT 0x12
308#define IH_RB_CNTL_RING2__MC_SNOOP__SHIFT 0x14
309#define IH_RB_CNTL_RING2__MC_RO__SHIFT 0x16
310#define IH_RB_CNTL_RING2__MC_VMID__SHIFT 0x18
311#define IH_RB_CNTL_RING2__MC_SPACE__SHIFT 0x1c
312#define IH_RB_CNTL_RING2__WPTR_OVERFLOW_CLEAR__SHIFT 0x1f
313#define IH_RB_CNTL_RING2__RB_ENABLE_MASK 0x00000001L
314#define IH_RB_CNTL_RING2__RB_SIZE_MASK 0x0000003EL
315#define IH_RB_CNTL_RING2__RB_GPU_TS_ENABLE_MASK 0x00000080L
316#define IH_RB_CNTL_RING2__RB_FULL_DRAIN_ENABLE_MASK 0x00000200L
317#define IH_RB_CNTL_RING2__FULL_DRAIN_CLEAR_MASK 0x00000400L
318#define IH_RB_CNTL_RING2__PAGE_RB_CLEAR_MASK 0x00000800L
319#define IH_RB_CNTL_RING2__RB_USED_INT_THRESHOLD_MASK 0x0000F000L
320#define IH_RB_CNTL_RING2__WPTR_OVERFLOW_ENABLE_MASK 0x00010000L
321#define IH_RB_CNTL_RING2__MC_SWAP_MASK 0x000C0000L
322#define IH_RB_CNTL_RING2__MC_SNOOP_MASK 0x00100000L
323#define IH_RB_CNTL_RING2__MC_RO_MASK 0x00400000L
324#define IH_RB_CNTL_RING2__MC_VMID_MASK 0x0F000000L
325#define IH_RB_CNTL_RING2__MC_SPACE_MASK 0x70000000L
326#define IH_RB_CNTL_RING2__WPTR_OVERFLOW_CLEAR_MASK 0x80000000L
327//IH_RB_BASE_RING2
328#define IH_RB_BASE_RING2__ADDR__SHIFT 0x0
329#define IH_RB_BASE_RING2__ADDR_MASK 0xFFFFFFFFL
330//IH_RB_BASE_HI_RING2
331#define IH_RB_BASE_HI_RING2__ADDR__SHIFT 0x0
332#define IH_RB_BASE_HI_RING2__ADDR_MASK 0x000000FFL
333//IH_RB_RPTR_RING2
334#define IH_RB_RPTR_RING2__OFFSET__SHIFT 0x2
335#define IH_RB_RPTR_RING2__OFFSET_MASK 0x0003FFFCL
336//IH_RB_WPTR_RING2
337#define IH_RB_WPTR_RING2__RB_OVERFLOW__SHIFT 0x0
338#define IH_RB_WPTR_RING2__OFFSET__SHIFT 0x2
339#define IH_RB_WPTR_RING2__RB_LEFT_NONE__SHIFT 0x12
340#define IH_RB_WPTR_RING2__RB_MAY_OVERFLOW__SHIFT 0x13
341#define IH_RB_WPTR_RING2__RB_OVERFLOW_MASK 0x00000001L
342#define IH_RB_WPTR_RING2__OFFSET_MASK 0x0003FFFCL
343#define IH_RB_WPTR_RING2__RB_LEFT_NONE_MASK 0x00040000L
344#define IH_RB_WPTR_RING2__RB_MAY_OVERFLOW_MASK 0x00080000L
345//IH_DOORBELL_RPTR_RING2
346#define IH_DOORBELL_RPTR_RING2__OFFSET__SHIFT 0x0
347#define IH_DOORBELL_RPTR_RING2__ENABLE__SHIFT 0x1c
348#define IH_DOORBELL_RPTR_RING2__OFFSET_MASK 0x03FFFFFFL
349#define IH_DOORBELL_RPTR_RING2__ENABLE_MASK 0x10000000L
350//IH_VERSION
351#define IH_VERSION__MINVER__SHIFT 0x0
352#define IH_VERSION__MAJVER__SHIFT 0x8
353#define IH_VERSION__REV__SHIFT 0x10
354#define IH_VERSION__MINVER_MASK 0x0000007FL
355#define IH_VERSION__MAJVER_MASK 0x00007F00L
356#define IH_VERSION__REV_MASK 0x003F0000L
357//IH_CNTL
358#define IH_CNTL__WPTR_WRITEBACK_TIMER__SHIFT 0x0
359#define IH_CNTL__IH_IDLE_HYSTERESIS_CNTL__SHIFT 0x6
360#define IH_CNTL__IH_FIFO_HIGHWATER__SHIFT 0x8
361#define IH_CNTL__MC_WR_CLEAN_CNT__SHIFT 0x14
362#define IH_CNTL__WPTR_WRITEBACK_TIMER_MASK 0x0000001FL
363#define IH_CNTL__IH_IDLE_HYSTERESIS_CNTL_MASK 0x000000C0L
364#define IH_CNTL__IH_FIFO_HIGHWATER_MASK 0x00007F00L
365#define IH_CNTL__MC_WR_CLEAN_CNT_MASK 0x01F00000L
366//IH_CNTL2
367#define IH_CNTL2__SELF_IV_FORCE_WPTR_UPDATE_TIMEOUT__SHIFT 0x0
368#define IH_CNTL2__SELF_IV_FORCE_WPTR_UPDATE_ENABLE__SHIFT 0x8
369#define IH_CNTL2__SELF_IV_FORCE_WPTR_UPDATE_TIMEOUT_MASK 0x0000001FL
370#define IH_CNTL2__SELF_IV_FORCE_WPTR_UPDATE_ENABLE_MASK 0x00000100L
371//IH_STATUS
372#define IH_STATUS__IDLE__SHIFT 0x0
373#define IH_STATUS__INPUT_IDLE__SHIFT 0x1
374#define IH_STATUS__BUFFER_IDLE__SHIFT 0x2
375#define IH_STATUS__RB_FULL__SHIFT 0x3
376#define IH_STATUS__RB_FULL_DRAIN__SHIFT 0x4
377#define IH_STATUS__RB_OVERFLOW__SHIFT 0x5
378#define IH_STATUS__MC_WR_IDLE__SHIFT 0x6
379#define IH_STATUS__MC_WR_STALL__SHIFT 0x7
380#define IH_STATUS__MC_WR_CLEAN_PENDING__SHIFT 0x8
381#define IH_STATUS__MC_WR_CLEAN_STALL__SHIFT 0x9
382#define IH_STATUS__BIF_INTERRUPT_LINE__SHIFT 0xa
383#define IH_STATUS__SWITCH_READY__SHIFT 0xb
384#define IH_STATUS__RB1_FULL__SHIFT 0xc
385#define IH_STATUS__RB1_FULL_DRAIN__SHIFT 0xd
386#define IH_STATUS__RB1_OVERFLOW__SHIFT 0xe
387#define IH_STATUS__RB2_FULL__SHIFT 0xf
388#define IH_STATUS__RB2_FULL_DRAIN__SHIFT 0x10
389#define IH_STATUS__RB2_OVERFLOW__SHIFT 0x11
390#define IH_STATUS__SELF_INT_GEN_IDLE__SHIFT 0x12
391#define IH_STATUS__IDLE_MASK 0x00000001L
392#define IH_STATUS__INPUT_IDLE_MASK 0x00000002L
393#define IH_STATUS__BUFFER_IDLE_MASK 0x00000004L
394#define IH_STATUS__RB_FULL_MASK 0x00000008L
395#define IH_STATUS__RB_FULL_DRAIN_MASK 0x00000010L
396#define IH_STATUS__RB_OVERFLOW_MASK 0x00000020L
397#define IH_STATUS__MC_WR_IDLE_MASK 0x00000040L
398#define IH_STATUS__MC_WR_STALL_MASK 0x00000080L
399#define IH_STATUS__MC_WR_CLEAN_PENDING_MASK 0x00000100L
400#define IH_STATUS__MC_WR_CLEAN_STALL_MASK 0x00000200L
401#define IH_STATUS__BIF_INTERRUPT_LINE_MASK 0x00000400L
402#define IH_STATUS__SWITCH_READY_MASK 0x00000800L
403#define IH_STATUS__RB1_FULL_MASK 0x00001000L
404#define IH_STATUS__RB1_FULL_DRAIN_MASK 0x00002000L
405#define IH_STATUS__RB1_OVERFLOW_MASK 0x00004000L
406#define IH_STATUS__RB2_FULL_MASK 0x00008000L
407#define IH_STATUS__RB2_FULL_DRAIN_MASK 0x00010000L
408#define IH_STATUS__RB2_OVERFLOW_MASK 0x00020000L
409#define IH_STATUS__SELF_INT_GEN_IDLE_MASK 0x00040000L
410//IH_PERFMON_CNTL
411#define IH_PERFMON_CNTL__ENABLE0__SHIFT 0x0
412#define IH_PERFMON_CNTL__CLEAR0__SHIFT 0x1
413#define IH_PERFMON_CNTL__PERF_SEL0__SHIFT 0x2
414#define IH_PERFMON_CNTL__ENABLE1__SHIFT 0x10
415#define IH_PERFMON_CNTL__CLEAR1__SHIFT 0x11
416#define IH_PERFMON_CNTL__PERF_SEL1__SHIFT 0x12
417#define IH_PERFMON_CNTL__ENABLE0_MASK 0x00000001L
418#define IH_PERFMON_CNTL__CLEAR0_MASK 0x00000002L
419#define IH_PERFMON_CNTL__PERF_SEL0_MASK 0x000007FCL
420#define IH_PERFMON_CNTL__ENABLE1_MASK 0x00010000L
421#define IH_PERFMON_CNTL__CLEAR1_MASK 0x00020000L
422#define IH_PERFMON_CNTL__PERF_SEL1_MASK 0x07FC0000L
423//IH_PERFCOUNTER0_RESULT
424#define IH_PERFCOUNTER0_RESULT__PERF_COUNT__SHIFT 0x0
425#define IH_PERFCOUNTER0_RESULT__PERF_COUNT_MASK 0xFFFFFFFFL
426//IH_PERFCOUNTER1_RESULT
427#define IH_PERFCOUNTER1_RESULT__PERF_COUNT__SHIFT 0x0
428#define IH_PERFCOUNTER1_RESULT__PERF_COUNT_MASK 0xFFFFFFFFL
429//IH_DSM_MATCH_VALUE_BIT_31_0
430#define IH_DSM_MATCH_VALUE_BIT_31_0__VALUE__SHIFT 0x0
431#define IH_DSM_MATCH_VALUE_BIT_31_0__VALUE_MASK 0xFFFFFFFFL
432//IH_DSM_MATCH_VALUE_BIT_63_32
433#define IH_DSM_MATCH_VALUE_BIT_63_32__VALUE__SHIFT 0x0
434#define IH_DSM_MATCH_VALUE_BIT_63_32__VALUE_MASK 0xFFFFFFFFL
435//IH_DSM_MATCH_VALUE_BIT_95_64
436#define IH_DSM_MATCH_VALUE_BIT_95_64__VALUE__SHIFT 0x0
437#define IH_DSM_MATCH_VALUE_BIT_95_64__VALUE_MASK 0xFFFFFFFFL
438//IH_DSM_MATCH_FIELD_CONTROL
439#define IH_DSM_MATCH_FIELD_CONTROL__SRC_EN__SHIFT 0x0
440#define IH_DSM_MATCH_FIELD_CONTROL__FCNID_EN__SHIFT 0x1
441#define IH_DSM_MATCH_FIELD_CONTROL__TIMESTAMP_EN__SHIFT 0x2
442#define IH_DSM_MATCH_FIELD_CONTROL__RINGID_EN__SHIFT 0x3
443#define IH_DSM_MATCH_FIELD_CONTROL__VMID_EN__SHIFT 0x4
444#define IH_DSM_MATCH_FIELD_CONTROL__PASID_EN__SHIFT 0x5
445#define IH_DSM_MATCH_FIELD_CONTROL__CLIENT_ID_EN__SHIFT 0x6
446#define IH_DSM_MATCH_FIELD_CONTROL__SRC_EN_MASK 0x00000001L
447#define IH_DSM_MATCH_FIELD_CONTROL__FCNID_EN_MASK 0x00000002L
448#define IH_DSM_MATCH_FIELD_CONTROL__TIMESTAMP_EN_MASK 0x00000004L
449#define IH_DSM_MATCH_FIELD_CONTROL__RINGID_EN_MASK 0x00000008L
450#define IH_DSM_MATCH_FIELD_CONTROL__VMID_EN_MASK 0x00000010L
451#define IH_DSM_MATCH_FIELD_CONTROL__PASID_EN_MASK 0x00000020L
452#define IH_DSM_MATCH_FIELD_CONTROL__CLIENT_ID_EN_MASK 0x00000040L
453//IH_DSM_MATCH_DATA_CONTROL
454#define IH_DSM_MATCH_DATA_CONTROL__VALUE__SHIFT 0x0
455#define IH_DSM_MATCH_DATA_CONTROL__VALUE_MASK 0x0FFFFFFFL
456//IH_DSM_MATCH_FCN_ID
457#define IH_DSM_MATCH_FCN_ID__PF_VF__SHIFT 0x0
458#define IH_DSM_MATCH_FCN_ID__VF_ID__SHIFT 0x1
459#define IH_DSM_MATCH_FCN_ID__PF_VF_MASK 0x00000001L
460#define IH_DSM_MATCH_FCN_ID__VF_ID_MASK 0x0000001EL
461//IH_LIMIT_INT_RATE_CNTL
462#define IH_LIMIT_INT_RATE_CNTL__LIMIT_ENABLE__SHIFT 0x0
463#define IH_LIMIT_INT_RATE_CNTL__PERF_INTERVAL__SHIFT 0x1
464#define IH_LIMIT_INT_RATE_CNTL__PERF_THRESHOLD__SHIFT 0x5
465#define IH_LIMIT_INT_RATE_CNTL__RETURN_DELAY__SHIFT 0x11
466#define IH_LIMIT_INT_RATE_CNTL__PERF_RESULT__SHIFT 0x15
467#define IH_LIMIT_INT_RATE_CNTL__LIMIT_ENABLE_MASK 0x00000001L
468#define IH_LIMIT_INT_RATE_CNTL__PERF_INTERVAL_MASK 0x0000001EL
469#define IH_LIMIT_INT_RATE_CNTL__PERF_THRESHOLD_MASK 0x0000FFE0L
470#define IH_LIMIT_INT_RATE_CNTL__RETURN_DELAY_MASK 0x001E0000L
471#define IH_LIMIT_INT_RATE_CNTL__PERF_RESULT_MASK 0xFFE00000L
472//IH_VF_RB_STATUS
473#define IH_VF_RB_STATUS__RB_FULL_DRAIN_VF__SHIFT 0x0
474#define IH_VF_RB_STATUS__RB_OVERFLOW_VF__SHIFT 0x10
475#define IH_VF_RB_STATUS__RB_FULL_DRAIN_VF_MASK 0x0000FFFFL
476#define IH_VF_RB_STATUS__RB_OVERFLOW_VF_MASK 0xFFFF0000L
477//IH_VF_RB_STATUS2
478#define IH_VF_RB_STATUS2__RB_FULL_VF__SHIFT 0x0
479#define IH_VF_RB_STATUS2__BIF_INTERRUPT_LINE_VF__SHIFT 0x10
480#define IH_VF_RB_STATUS2__RB_FULL_VF_MASK 0x0000FFFFL
481#define IH_VF_RB_STATUS2__BIF_INTERRUPT_LINE_VF_MASK 0xFFFF0000L
482//IH_VF_RB1_STATUS
483#define IH_VF_RB1_STATUS__RB_FULL_DRAIN_VF__SHIFT 0x0
484#define IH_VF_RB1_STATUS__RB_OVERFLOW_VF__SHIFT 0x10
485#define IH_VF_RB1_STATUS__RB_FULL_DRAIN_VF_MASK 0x0000FFFFL
486#define IH_VF_RB1_STATUS__RB_OVERFLOW_VF_MASK 0xFFFF0000L
487//IH_VF_RB1_STATUS2
488#define IH_VF_RB1_STATUS2__RB_FULL_VF__SHIFT 0x0
489#define IH_VF_RB1_STATUS2__RB_FULL_VF_MASK 0x0000FFFFL
490//IH_VF_RB2_STATUS
491#define IH_VF_RB2_STATUS__RB_FULL_DRAIN_VF__SHIFT 0x0
492#define IH_VF_RB2_STATUS__RB_OVERFLOW_VF__SHIFT 0x10
493#define IH_VF_RB2_STATUS__RB_FULL_DRAIN_VF_MASK 0x0000FFFFL
494#define IH_VF_RB2_STATUS__RB_OVERFLOW_VF_MASK 0xFFFF0000L
495//IH_VF_RB2_STATUS2
496#define IH_VF_RB2_STATUS2__RB_FULL_VF__SHIFT 0x0
497#define IH_VF_RB2_STATUS2__RB_FULL_VF_MASK 0x0000FFFFL
498//IH_INT_FLOOD_CNTL
499#define IH_INT_FLOOD_CNTL__HIGHWATER__SHIFT 0x0
500#define IH_INT_FLOOD_CNTL__FLOOD_CNTL_ENABLE__SHIFT 0x3
501#define IH_INT_FLOOD_CNTL__CLEAR_INT_FLOOD_STATUS__SHIFT 0x4
502#define IH_INT_FLOOD_CNTL__HIGHWATER_MASK 0x00000007L
503#define IH_INT_FLOOD_CNTL__FLOOD_CNTL_ENABLE_MASK 0x00000008L
504#define IH_INT_FLOOD_CNTL__CLEAR_INT_FLOOD_STATUS_MASK 0x00000010L
505//IH_RB0_INT_FLOOD_STATUS
506#define IH_RB0_INT_FLOOD_STATUS__RB_INT_DROPPED_VF__SHIFT 0x0
507#define IH_RB0_INT_FLOOD_STATUS__RB_INT_DROPPED__SHIFT 0x1f
508#define IH_RB0_INT_FLOOD_STATUS__RB_INT_DROPPED_VF_MASK 0x0000FFFFL
509#define IH_RB0_INT_FLOOD_STATUS__RB_INT_DROPPED_MASK 0x80000000L
510//IH_RB1_INT_FLOOD_STATUS
511#define IH_RB1_INT_FLOOD_STATUS__RB_INT_DROPPED_VF__SHIFT 0x0
512#define IH_RB1_INT_FLOOD_STATUS__RB_INT_DROPPED__SHIFT 0x1f
513#define IH_RB1_INT_FLOOD_STATUS__RB_INT_DROPPED_VF_MASK 0x0000FFFFL
514#define IH_RB1_INT_FLOOD_STATUS__RB_INT_DROPPED_MASK 0x80000000L
515//IH_RB2_INT_FLOOD_STATUS
516#define IH_RB2_INT_FLOOD_STATUS__RB_INT_DROPPED_VF__SHIFT 0x0
517#define IH_RB2_INT_FLOOD_STATUS__RB_INT_DROPPED__SHIFT 0x1f
518#define IH_RB2_INT_FLOOD_STATUS__RB_INT_DROPPED_VF_MASK 0x0000FFFFL
519#define IH_RB2_INT_FLOOD_STATUS__RB_INT_DROPPED_MASK 0x80000000L
520//IH_INT_FLOOD_STATUS
521#define IH_INT_FLOOD_STATUS__INT_DROP_CNT__SHIFT 0x0
522#define IH_INT_FLOOD_STATUS__FIRST_DROP_INT_CLIENT_ID__SHIFT 0x8
523#define IH_INT_FLOOD_STATUS__FIRST_DROP_INT_SOURCE_ID__SHIFT 0x10
524#define IH_INT_FLOOD_STATUS__FIRST_DROP_INT_VF_ID__SHIFT 0x18
525#define IH_INT_FLOOD_STATUS__FIRST_DROP_INT_VF__SHIFT 0x1c
526#define IH_INT_FLOOD_STATUS__INT_DROPPED__SHIFT 0x1e
527#define IH_INT_FLOOD_STATUS__INT_DROP_CNT_MASK 0x000000FFL
528#define IH_INT_FLOOD_STATUS__FIRST_DROP_INT_CLIENT_ID_MASK 0x0000FF00L
529#define IH_INT_FLOOD_STATUS__FIRST_DROP_INT_SOURCE_ID_MASK 0x00FF0000L
530#define IH_INT_FLOOD_STATUS__FIRST_DROP_INT_VF_ID_MASK 0x0F000000L
531#define IH_INT_FLOOD_STATUS__FIRST_DROP_INT_VF_MASK 0x10000000L
532#define IH_INT_FLOOD_STATUS__INT_DROPPED_MASK 0x40000000L
533//IH_STORM_CLIENT_LIST_CNTL
534#define IH_STORM_CLIENT_LIST_CNTL__CLIENT1_IS_STORM_CLIENT__SHIFT 0x1
535#define IH_STORM_CLIENT_LIST_CNTL__CLIENT2_IS_STORM_CLIENT__SHIFT 0x2
536#define IH_STORM_CLIENT_LIST_CNTL__CLIENT3_IS_STORM_CLIENT__SHIFT 0x3
537#define IH_STORM_CLIENT_LIST_CNTL__CLIENT4_IS_STORM_CLIENT__SHIFT 0x4
538#define IH_STORM_CLIENT_LIST_CNTL__CLIENT5_IS_STORM_CLIENT__SHIFT 0x5
539#define IH_STORM_CLIENT_LIST_CNTL__CLIENT6_IS_STORM_CLIENT__SHIFT 0x6
540#define IH_STORM_CLIENT_LIST_CNTL__CLIENT7_IS_STORM_CLIENT__SHIFT 0x7
541#define IH_STORM_CLIENT_LIST_CNTL__CLIENT8_IS_STORM_CLIENT__SHIFT 0x8
542#define IH_STORM_CLIENT_LIST_CNTL__CLIENT9_IS_STORM_CLIENT__SHIFT 0x9
543#define IH_STORM_CLIENT_LIST_CNTL__CLIENT10_IS_STORM_CLIENT__SHIFT 0xa
544#define IH_STORM_CLIENT_LIST_CNTL__CLIENT11_IS_STORM_CLIENT__SHIFT 0xb
545#define IH_STORM_CLIENT_LIST_CNTL__CLIENT12_IS_STORM_CLIENT__SHIFT 0xc
546#define IH_STORM_CLIENT_LIST_CNTL__CLIENT13_IS_STORM_CLIENT__SHIFT 0xd
547#define IH_STORM_CLIENT_LIST_CNTL__CLIENT14_IS_STORM_CLIENT__SHIFT 0xe
548#define IH_STORM_CLIENT_LIST_CNTL__CLIENT15_IS_STORM_CLIENT__SHIFT 0xf
549#define IH_STORM_CLIENT_LIST_CNTL__CLIENT16_IS_STORM_CLIENT__SHIFT 0x10
550#define IH_STORM_CLIENT_LIST_CNTL__CLIENT17_IS_STORM_CLIENT__SHIFT 0x11
551#define IH_STORM_CLIENT_LIST_CNTL__CLIENT18_IS_STORM_CLIENT__SHIFT 0x12
552#define IH_STORM_CLIENT_LIST_CNTL__CLIENT19_IS_STORM_CLIENT__SHIFT 0x13
553#define IH_STORM_CLIENT_LIST_CNTL__CLIENT20_IS_STORM_CLIENT__SHIFT 0x14
554#define IH_STORM_CLIENT_LIST_CNTL__CLIENT21_IS_STORM_CLIENT__SHIFT 0x15
555#define IH_STORM_CLIENT_LIST_CNTL__CLIENT22_IS_STORM_CLIENT__SHIFT 0x16
556#define IH_STORM_CLIENT_LIST_CNTL__CLIENT23_IS_STORM_CLIENT__SHIFT 0x17
557#define IH_STORM_CLIENT_LIST_CNTL__CLIENT24_IS_STORM_CLIENT__SHIFT 0x18
558#define IH_STORM_CLIENT_LIST_CNTL__CLIENT25_IS_STORM_CLIENT__SHIFT 0x19
559#define IH_STORM_CLIENT_LIST_CNTL__CLIENT26_IS_STORM_CLIENT__SHIFT 0x1a
560#define IH_STORM_CLIENT_LIST_CNTL__CLIENT27_IS_STORM_CLIENT__SHIFT 0x1b
561#define IH_STORM_CLIENT_LIST_CNTL__CLIENT28_IS_STORM_CLIENT__SHIFT 0x1c
562#define IH_STORM_CLIENT_LIST_CNTL__CLIENT29_IS_STORM_CLIENT__SHIFT 0x1d
563#define IH_STORM_CLIENT_LIST_CNTL__CLIENT30_IS_STORM_CLIENT__SHIFT 0x1e
564#define IH_STORM_CLIENT_LIST_CNTL__CLIENT31_IS_STORM_CLIENT__SHIFT 0x1f
565#define IH_STORM_CLIENT_LIST_CNTL__CLIENT1_IS_STORM_CLIENT_MASK 0x00000002L
566#define IH_STORM_CLIENT_LIST_CNTL__CLIENT2_IS_STORM_CLIENT_MASK 0x00000004L
567#define IH_STORM_CLIENT_LIST_CNTL__CLIENT3_IS_STORM_CLIENT_MASK 0x00000008L
568#define IH_STORM_CLIENT_LIST_CNTL__CLIENT4_IS_STORM_CLIENT_MASK 0x00000010L
569#define IH_STORM_CLIENT_LIST_CNTL__CLIENT5_IS_STORM_CLIENT_MASK 0x00000020L
570#define IH_STORM_CLIENT_LIST_CNTL__CLIENT6_IS_STORM_CLIENT_MASK 0x00000040L
571#define IH_STORM_CLIENT_LIST_CNTL__CLIENT7_IS_STORM_CLIENT_MASK 0x00000080L
572#define IH_STORM_CLIENT_LIST_CNTL__CLIENT8_IS_STORM_CLIENT_MASK 0x00000100L
573#define IH_STORM_CLIENT_LIST_CNTL__CLIENT9_IS_STORM_CLIENT_MASK 0x00000200L
574#define IH_STORM_CLIENT_LIST_CNTL__CLIENT10_IS_STORM_CLIENT_MASK 0x00000400L
575#define IH_STORM_CLIENT_LIST_CNTL__CLIENT11_IS_STORM_CLIENT_MASK 0x00000800L
576#define IH_STORM_CLIENT_LIST_CNTL__CLIENT12_IS_STORM_CLIENT_MASK 0x00001000L
577#define IH_STORM_CLIENT_LIST_CNTL__CLIENT13_IS_STORM_CLIENT_MASK 0x00002000L
578#define IH_STORM_CLIENT_LIST_CNTL__CLIENT14_IS_STORM_CLIENT_MASK 0x00004000L
579#define IH_STORM_CLIENT_LIST_CNTL__CLIENT15_IS_STORM_CLIENT_MASK 0x00008000L
580#define IH_STORM_CLIENT_LIST_CNTL__CLIENT16_IS_STORM_CLIENT_MASK 0x00010000L
581#define IH_STORM_CLIENT_LIST_CNTL__CLIENT17_IS_STORM_CLIENT_MASK 0x00020000L
582#define IH_STORM_CLIENT_LIST_CNTL__CLIENT18_IS_STORM_CLIENT_MASK 0x00040000L
583#define IH_STORM_CLIENT_LIST_CNTL__CLIENT19_IS_STORM_CLIENT_MASK 0x00080000L
584#define IH_STORM_CLIENT_LIST_CNTL__CLIENT20_IS_STORM_CLIENT_MASK 0x00100000L
585#define IH_STORM_CLIENT_LIST_CNTL__CLIENT21_IS_STORM_CLIENT_MASK 0x00200000L
586#define IH_STORM_CLIENT_LIST_CNTL__CLIENT22_IS_STORM_CLIENT_MASK 0x00400000L
587#define IH_STORM_CLIENT_LIST_CNTL__CLIENT23_IS_STORM_CLIENT_MASK 0x00800000L
588#define IH_STORM_CLIENT_LIST_CNTL__CLIENT24_IS_STORM_CLIENT_MASK 0x01000000L
589#define IH_STORM_CLIENT_LIST_CNTL__CLIENT25_IS_STORM_CLIENT_MASK 0x02000000L
590#define IH_STORM_CLIENT_LIST_CNTL__CLIENT26_IS_STORM_CLIENT_MASK 0x04000000L
591#define IH_STORM_CLIENT_LIST_CNTL__CLIENT27_IS_STORM_CLIENT_MASK 0x08000000L
592#define IH_STORM_CLIENT_LIST_CNTL__CLIENT28_IS_STORM_CLIENT_MASK 0x10000000L
593#define IH_STORM_CLIENT_LIST_CNTL__CLIENT29_IS_STORM_CLIENT_MASK 0x20000000L
594#define IH_STORM_CLIENT_LIST_CNTL__CLIENT30_IS_STORM_CLIENT_MASK 0x40000000L
595#define IH_STORM_CLIENT_LIST_CNTL__CLIENT31_IS_STORM_CLIENT_MASK 0x80000000L
596//IH_CLK_CTRL
597#define IH_CLK_CTRL__DBUS_MUX_CLK_SOFT_OVERRIDE__SHIFT 0x1b
598#define IH_CLK_CTRL__OSSSYS_SHARE_CLK_SOFT_OVERRIDE__SHIFT 0x1c
599#define IH_CLK_CTRL__LIMIT_SMN_CLK_SOFT_OVERRIDE__SHIFT 0x1d
600#define IH_CLK_CTRL__DYN_CLK_SOFT_OVERRIDE__SHIFT 0x1e
601#define IH_CLK_CTRL__REG_CLK_SOFT_OVERRIDE__SHIFT 0x1f
602#define IH_CLK_CTRL__DBUS_MUX_CLK_SOFT_OVERRIDE_MASK 0x08000000L
603#define IH_CLK_CTRL__OSSSYS_SHARE_CLK_SOFT_OVERRIDE_MASK 0x10000000L
604#define IH_CLK_CTRL__LIMIT_SMN_CLK_SOFT_OVERRIDE_MASK 0x20000000L
605#define IH_CLK_CTRL__DYN_CLK_SOFT_OVERRIDE_MASK 0x40000000L
606#define IH_CLK_CTRL__REG_CLK_SOFT_OVERRIDE_MASK 0x80000000L
607//IH_INT_FLAGS
608#define IH_INT_FLAGS__CLIENT_0_FLAG__SHIFT 0x0
609#define IH_INT_FLAGS__CLIENT_1_FLAG__SHIFT 0x1
610#define IH_INT_FLAGS__CLIENT_2_FLAG__SHIFT 0x2
611#define IH_INT_FLAGS__CLIENT_3_FLAG__SHIFT 0x3
612#define IH_INT_FLAGS__CLIENT_4_FLAG__SHIFT 0x4
613#define IH_INT_FLAGS__CLIENT_5_FLAG__SHIFT 0x5
614#define IH_INT_FLAGS__CLIENT_6_FLAG__SHIFT 0x6
615#define IH_INT_FLAGS__CLIENT_7_FLAG__SHIFT 0x7
616#define IH_INT_FLAGS__CLIENT_8_FLAG__SHIFT 0x8
617#define IH_INT_FLAGS__CLIENT_9_FLAG__SHIFT 0x9
618#define IH_INT_FLAGS__CLIENT_10_FLAG__SHIFT 0xa
619#define IH_INT_FLAGS__CLIENT_11_FLAG__SHIFT 0xb
620#define IH_INT_FLAGS__CLIENT_12_FLAG__SHIFT 0xc
621#define IH_INT_FLAGS__CLIENT_13_FLAG__SHIFT 0xd
622#define IH_INT_FLAGS__CLIENT_14_FLAG__SHIFT 0xe
623#define IH_INT_FLAGS__CLIENT_15_FLAG__SHIFT 0xf
624#define IH_INT_FLAGS__CLIENT_16_FLAG__SHIFT 0x10
625#define IH_INT_FLAGS__CLIENT_17_FLAG__SHIFT 0x11
626#define IH_INT_FLAGS__CLIENT_18_FLAG__SHIFT 0x12
627#define IH_INT_FLAGS__CLIENT_19_FLAG__SHIFT 0x13
628#define IH_INT_FLAGS__CLIENT_20_FLAG__SHIFT 0x14
629#define IH_INT_FLAGS__CLIENT_21_FLAG__SHIFT 0x15
630#define IH_INT_FLAGS__CLIENT_22_FLAG__SHIFT 0x16
631#define IH_INT_FLAGS__CLIENT_23_FLAG__SHIFT 0x17
632#define IH_INT_FLAGS__CLIENT_24_FLAG__SHIFT 0x18
633#define IH_INT_FLAGS__CLIENT_25_FLAG__SHIFT 0x19
634#define IH_INT_FLAGS__CLIENT_26_FLAG__SHIFT 0x1a
635#define IH_INT_FLAGS__CLIENT_27_FLAG__SHIFT 0x1b
636#define IH_INT_FLAGS__CLIENT_28_FLAG__SHIFT 0x1c
637#define IH_INT_FLAGS__CLIENT_29_FLAG__SHIFT 0x1d
638#define IH_INT_FLAGS__CLIENT_30_FLAG__SHIFT 0x1e
639#define IH_INT_FLAGS__CLIENT_31_FLAG__SHIFT 0x1f
640#define IH_INT_FLAGS__CLIENT_0_FLAG_MASK 0x00000001L
641#define IH_INT_FLAGS__CLIENT_1_FLAG_MASK 0x00000002L
642#define IH_INT_FLAGS__CLIENT_2_FLAG_MASK 0x00000004L
643#define IH_INT_FLAGS__CLIENT_3_FLAG_MASK 0x00000008L
644#define IH_INT_FLAGS__CLIENT_4_FLAG_MASK 0x00000010L
645#define IH_INT_FLAGS__CLIENT_5_FLAG_MASK 0x00000020L
646#define IH_INT_FLAGS__CLIENT_6_FLAG_MASK 0x00000040L
647#define IH_INT_FLAGS__CLIENT_7_FLAG_MASK 0x00000080L
648#define IH_INT_FLAGS__CLIENT_8_FLAG_MASK 0x00000100L
649#define IH_INT_FLAGS__CLIENT_9_FLAG_MASK 0x00000200L
650#define IH_INT_FLAGS__CLIENT_10_FLAG_MASK 0x00000400L
651#define IH_INT_FLAGS__CLIENT_11_FLAG_MASK 0x00000800L
652#define IH_INT_FLAGS__CLIENT_12_FLAG_MASK 0x00001000L
653#define IH_INT_FLAGS__CLIENT_13_FLAG_MASK 0x00002000L
654#define IH_INT_FLAGS__CLIENT_14_FLAG_MASK 0x00004000L
655#define IH_INT_FLAGS__CLIENT_15_FLAG_MASK 0x00008000L
656#define IH_INT_FLAGS__CLIENT_16_FLAG_MASK 0x00010000L
657#define IH_INT_FLAGS__CLIENT_17_FLAG_MASK 0x00020000L
658#define IH_INT_FLAGS__CLIENT_18_FLAG_MASK 0x00040000L
659#define IH_INT_FLAGS__CLIENT_19_FLAG_MASK 0x00080000L
660#define IH_INT_FLAGS__CLIENT_20_FLAG_MASK 0x00100000L
661#define IH_INT_FLAGS__CLIENT_21_FLAG_MASK 0x00200000L
662#define IH_INT_FLAGS__CLIENT_22_FLAG_MASK 0x00400000L
663#define IH_INT_FLAGS__CLIENT_23_FLAG_MASK 0x00800000L
664#define IH_INT_FLAGS__CLIENT_24_FLAG_MASK 0x01000000L
665#define IH_INT_FLAGS__CLIENT_25_FLAG_MASK 0x02000000L
666#define IH_INT_FLAGS__CLIENT_26_FLAG_MASK 0x04000000L
667#define IH_INT_FLAGS__CLIENT_27_FLAG_MASK 0x08000000L
668#define IH_INT_FLAGS__CLIENT_28_FLAG_MASK 0x10000000L
669#define IH_INT_FLAGS__CLIENT_29_FLAG_MASK 0x20000000L
670#define IH_INT_FLAGS__CLIENT_30_FLAG_MASK 0x40000000L
671#define IH_INT_FLAGS__CLIENT_31_FLAG_MASK 0x80000000L
672//IH_LAST_INT_INFO0
673#define IH_LAST_INT_INFO0__CLIENT_ID__SHIFT 0x0
674#define IH_LAST_INT_INFO0__SOURCE_ID__SHIFT 0x8
675#define IH_LAST_INT_INFO0__RING_ID__SHIFT 0x10
676#define IH_LAST_INT_INFO0__VM_ID__SHIFT 0x18
677#define IH_LAST_INT_INFO0__VMID_TYPE__SHIFT 0x1f
678#define IH_LAST_INT_INFO0__CLIENT_ID_MASK 0x000000FFL
679#define IH_LAST_INT_INFO0__SOURCE_ID_MASK 0x0000FF00L
680#define IH_LAST_INT_INFO0__RING_ID_MASK 0x00FF0000L
681#define IH_LAST_INT_INFO0__VM_ID_MASK 0x0F000000L
682#define IH_LAST_INT_INFO0__VMID_TYPE_MASK 0x80000000L
683//IH_LAST_INT_INFO1
684#define IH_LAST_INT_INFO1__CONTEXT_ID__SHIFT 0x0
685#define IH_LAST_INT_INFO1__CONTEXT_ID_MASK 0xFFFFFFFFL
686//IH_LAST_INT_INFO2
687#define IH_LAST_INT_INFO2__PAS_ID__SHIFT 0x0
688#define IH_LAST_INT_INFO2__VF_ID__SHIFT 0x10
689#define IH_LAST_INT_INFO2__VF__SHIFT 0x14
690#define IH_LAST_INT_INFO2__PAS_ID_MASK 0x0000FFFFL
691#define IH_LAST_INT_INFO2__VF_ID_MASK 0x000F0000L
692#define IH_LAST_INT_INFO2__VF_MASK 0x00100000L
693//IH_SCRATCH
694#define IH_SCRATCH__DATA__SHIFT 0x0
695#define IH_SCRATCH__DATA_MASK 0xFFFFFFFFL
696//IH_CLIENT_CREDIT_ERROR
697#define IH_CLIENT_CREDIT_ERROR__CLEAR__SHIFT 0x0
698#define IH_CLIENT_CREDIT_ERROR__CLIENT_1_ERROR__SHIFT 0x1
699#define IH_CLIENT_CREDIT_ERROR__CLIENT_2_ERROR__SHIFT 0x2
700#define IH_CLIENT_CREDIT_ERROR__CLIENT_3_ERROR__SHIFT 0x3
701#define IH_CLIENT_CREDIT_ERROR__CLIENT_4_ERROR__SHIFT 0x4
702#define IH_CLIENT_CREDIT_ERROR__CLIENT_5_ERROR__SHIFT 0x5
703#define IH_CLIENT_CREDIT_ERROR__CLIENT_6_ERROR__SHIFT 0x6
704#define IH_CLIENT_CREDIT_ERROR__CLIENT_7_ERROR__SHIFT 0x7
705#define IH_CLIENT_CREDIT_ERROR__CLIENT_8_ERROR__SHIFT 0x8
706#define IH_CLIENT_CREDIT_ERROR__CLIENT_9_ERROR__SHIFT 0x9
707#define IH_CLIENT_CREDIT_ERROR__CLIENT_10_ERROR__SHIFT 0xa
708#define IH_CLIENT_CREDIT_ERROR__CLIENT_11_ERROR__SHIFT 0xb
709#define IH_CLIENT_CREDIT_ERROR__CLIENT_12_ERROR__SHIFT 0xc
710#define IH_CLIENT_CREDIT_ERROR__CLIENT_13_ERROR__SHIFT 0xd
711#define IH_CLIENT_CREDIT_ERROR__CLIENT_14_ERROR__SHIFT 0xe
712#define IH_CLIENT_CREDIT_ERROR__CLIENT_15_ERROR__SHIFT 0xf
713#define IH_CLIENT_CREDIT_ERROR__CLIENT_16_ERROR__SHIFT 0x10
714#define IH_CLIENT_CREDIT_ERROR__CLIENT_17_ERROR__SHIFT 0x11
715#define IH_CLIENT_CREDIT_ERROR__CLIENT_18_ERROR__SHIFT 0x12
716#define IH_CLIENT_CREDIT_ERROR__CLIENT_19_ERROR__SHIFT 0x13
717#define IH_CLIENT_CREDIT_ERROR__CLIENT_20_ERROR__SHIFT 0x14
718#define IH_CLIENT_CREDIT_ERROR__CLIENT_21_ERROR__SHIFT 0x15
719#define IH_CLIENT_CREDIT_ERROR__CLIENT_22_ERROR__SHIFT 0x16
720#define IH_CLIENT_CREDIT_ERROR__CLIENT_23_ERROR__SHIFT 0x17
721#define IH_CLIENT_CREDIT_ERROR__CLIENT_24_ERROR__SHIFT 0x18
722#define IH_CLIENT_CREDIT_ERROR__CLIENT_25_ERROR__SHIFT 0x19
723#define IH_CLIENT_CREDIT_ERROR__CLIENT_26_ERROR__SHIFT 0x1a
724#define IH_CLIENT_CREDIT_ERROR__CLIENT_27_ERROR__SHIFT 0x1b
725#define IH_CLIENT_CREDIT_ERROR__CLIENT_28_ERROR__SHIFT 0x1c
726#define IH_CLIENT_CREDIT_ERROR__CLIENT_29_ERROR__SHIFT 0x1d
727#define IH_CLIENT_CREDIT_ERROR__CLIENT_30_ERROR__SHIFT 0x1e
728#define IH_CLIENT_CREDIT_ERROR__CLIENT_31_ERROR__SHIFT 0x1f
729#define IH_CLIENT_CREDIT_ERROR__CLEAR_MASK 0x00000001L
730#define IH_CLIENT_CREDIT_ERROR__CLIENT_1_ERROR_MASK 0x00000002L
731#define IH_CLIENT_CREDIT_ERROR__CLIENT_2_ERROR_MASK 0x00000004L
732#define IH_CLIENT_CREDIT_ERROR__CLIENT_3_ERROR_MASK 0x00000008L
733#define IH_CLIENT_CREDIT_ERROR__CLIENT_4_ERROR_MASK 0x00000010L
734#define IH_CLIENT_CREDIT_ERROR__CLIENT_5_ERROR_MASK 0x00000020L
735#define IH_CLIENT_CREDIT_ERROR__CLIENT_6_ERROR_MASK 0x00000040L
736#define IH_CLIENT_CREDIT_ERROR__CLIENT_7_ERROR_MASK 0x00000080L
737#define IH_CLIENT_CREDIT_ERROR__CLIENT_8_ERROR_MASK 0x00000100L
738#define IH_CLIENT_CREDIT_ERROR__CLIENT_9_ERROR_MASK 0x00000200L
739#define IH_CLIENT_CREDIT_ERROR__CLIENT_10_ERROR_MASK 0x00000400L
740#define IH_CLIENT_CREDIT_ERROR__CLIENT_11_ERROR_MASK 0x00000800L
741#define IH_CLIENT_CREDIT_ERROR__CLIENT_12_ERROR_MASK 0x00001000L
742#define IH_CLIENT_CREDIT_ERROR__CLIENT_13_ERROR_MASK 0x00002000L
743#define IH_CLIENT_CREDIT_ERROR__CLIENT_14_ERROR_MASK 0x00004000L
744#define IH_CLIENT_CREDIT_ERROR__CLIENT_15_ERROR_MASK 0x00008000L
745#define IH_CLIENT_CREDIT_ERROR__CLIENT_16_ERROR_MASK 0x00010000L
746#define IH_CLIENT_CREDIT_ERROR__CLIENT_17_ERROR_MASK 0x00020000L
747#define IH_CLIENT_CREDIT_ERROR__CLIENT_18_ERROR_MASK 0x00040000L
748#define IH_CLIENT_CREDIT_ERROR__CLIENT_19_ERROR_MASK 0x00080000L
749#define IH_CLIENT_CREDIT_ERROR__CLIENT_20_ERROR_MASK 0x00100000L
750#define IH_CLIENT_CREDIT_ERROR__CLIENT_21_ERROR_MASK 0x00200000L
751#define IH_CLIENT_CREDIT_ERROR__CLIENT_22_ERROR_MASK 0x00400000L
752#define IH_CLIENT_CREDIT_ERROR__CLIENT_23_ERROR_MASK 0x00800000L
753#define IH_CLIENT_CREDIT_ERROR__CLIENT_24_ERROR_MASK 0x01000000L
754#define IH_CLIENT_CREDIT_ERROR__CLIENT_25_ERROR_MASK 0x02000000L
755#define IH_CLIENT_CREDIT_ERROR__CLIENT_26_ERROR_MASK 0x04000000L
756#define IH_CLIENT_CREDIT_ERROR__CLIENT_27_ERROR_MASK 0x08000000L
757#define IH_CLIENT_CREDIT_ERROR__CLIENT_28_ERROR_MASK 0x10000000L
758#define IH_CLIENT_CREDIT_ERROR__CLIENT_29_ERROR_MASK 0x20000000L
759#define IH_CLIENT_CREDIT_ERROR__CLIENT_30_ERROR_MASK 0x40000000L
760#define IH_CLIENT_CREDIT_ERROR__CLIENT_31_ERROR_MASK 0x80000000L
761//IH_GPU_IOV_VIOLATION_LOG
762#define IH_GPU_IOV_VIOLATION_LOG__VIOLATION_STATUS__SHIFT 0x0
763#define IH_GPU_IOV_VIOLATION_LOG__MULTIPLE_VIOLATION_STATUS__SHIFT 0x1
764#define IH_GPU_IOV_VIOLATION_LOG__ADDRESS__SHIFT 0x2
765#define IH_GPU_IOV_VIOLATION_LOG__OPCODE__SHIFT 0x12
766#define IH_GPU_IOV_VIOLATION_LOG__VF__SHIFT 0x13
767#define IH_GPU_IOV_VIOLATION_LOG__VF_ID__SHIFT 0x14
768#define IH_GPU_IOV_VIOLATION_LOG__INITIATOR_ID__SHIFT 0x18
769#define IH_GPU_IOV_VIOLATION_LOG__VIOLATION_STATUS_MASK 0x00000001L
770#define IH_GPU_IOV_VIOLATION_LOG__MULTIPLE_VIOLATION_STATUS_MASK 0x00000002L
771#define IH_GPU_IOV_VIOLATION_LOG__ADDRESS_MASK 0x0003FFFCL
772#define IH_GPU_IOV_VIOLATION_LOG__OPCODE_MASK 0x00040000L
773#define IH_GPU_IOV_VIOLATION_LOG__VF_MASK 0x00080000L
774#define IH_GPU_IOV_VIOLATION_LOG__VF_ID_MASK 0x00F00000L
775#define IH_GPU_IOV_VIOLATION_LOG__INITIATOR_ID_MASK 0xFF000000L
776//IH_COOKIE_REC_VIOLATION_LOG
777#define IH_COOKIE_REC_VIOLATION_LOG__VIOLATION_STATUS__SHIFT 0x0
778#define IH_COOKIE_REC_VIOLATION_LOG__CLIENT_ID__SHIFT 0x10
779#define IH_COOKIE_REC_VIOLATION_LOG__INITIATOR_ID__SHIFT 0x18
780#define IH_COOKIE_REC_VIOLATION_LOG__VIOLATION_STATUS_MASK 0x00000001L
781#define IH_COOKIE_REC_VIOLATION_LOG__CLIENT_ID_MASK 0x00FF0000L
782#define IH_COOKIE_REC_VIOLATION_LOG__INITIATOR_ID_MASK 0xFF000000L
783//IH_CREDIT_STATUS
784#define IH_CREDIT_STATUS__CLIENT_1_CREDIT_RETURNED__SHIFT 0x1
785#define IH_CREDIT_STATUS__CLIENT_2_CREDIT_RETURNED__SHIFT 0x2
786#define IH_CREDIT_STATUS__CLIENT_3_CREDIT_RETURNED__SHIFT 0x3
787#define IH_CREDIT_STATUS__CLIENT_4_CREDIT_RETURNED__SHIFT 0x4
788#define IH_CREDIT_STATUS__CLIENT_5_CREDIT_RETURNED__SHIFT 0x5
789#define IH_CREDIT_STATUS__CLIENT_6_CREDIT_RETURNED__SHIFT 0x6
790#define IH_CREDIT_STATUS__CLIENT_7_CREDIT_RETURNED__SHIFT 0x7
791#define IH_CREDIT_STATUS__CLIENT_8_CREDIT_RETURNED__SHIFT 0x8
792#define IH_CREDIT_STATUS__CLIENT_9_CREDIT_RETURNED__SHIFT 0x9
793#define IH_CREDIT_STATUS__CLIENT_10_CREDIT_RETURNED__SHIFT 0xa
794#define IH_CREDIT_STATUS__CLIENT_11_CREDIT_RETURNED__SHIFT 0xb
795#define IH_CREDIT_STATUS__CLIENT_12_CREDIT_RETURNED__SHIFT 0xc
796#define IH_CREDIT_STATUS__CLIENT_13_CREDIT_RETURNED__SHIFT 0xd
797#define IH_CREDIT_STATUS__CLIENT_14_CREDIT_RETURNED__SHIFT 0xe
798#define IH_CREDIT_STATUS__CLIENT_15_CREDIT_RETURNED__SHIFT 0xf
799#define IH_CREDIT_STATUS__CLIENT_16_CREDIT_RETURNED__SHIFT 0x10
800#define IH_CREDIT_STATUS__CLIENT_17_CREDIT_RETURNED__SHIFT 0x11
801#define IH_CREDIT_STATUS__CLIENT_18_CREDIT_RETURNED__SHIFT 0x12
802#define IH_CREDIT_STATUS__CLIENT_19_CREDIT_RETURNED__SHIFT 0x13
803#define IH_CREDIT_STATUS__CLIENT_20_CREDIT_RETURNED__SHIFT 0x14
804#define IH_CREDIT_STATUS__CLIENT_21_CREDIT_RETURNED__SHIFT 0x15
805#define IH_CREDIT_STATUS__CLIENT_22_CREDIT_RETURNED__SHIFT 0x16
806#define IH_CREDIT_STATUS__CLIENT_23_CREDIT_RETURNED__SHIFT 0x17
807#define IH_CREDIT_STATUS__CLIENT_24_CREDIT_RETURNED__SHIFT 0x18
808#define IH_CREDIT_STATUS__CLIENT_25_CREDIT_RETURNED__SHIFT 0x19
809#define IH_CREDIT_STATUS__CLIENT_26_CREDIT_RETURNED__SHIFT 0x1a
810#define IH_CREDIT_STATUS__CLIENT_27_CREDIT_RETURNED__SHIFT 0x1b
811#define IH_CREDIT_STATUS__CLIENT_28_CREDIT_RETURNED__SHIFT 0x1c
812#define IH_CREDIT_STATUS__CLIENT_29_CREDIT_RETURNED__SHIFT 0x1d
813#define IH_CREDIT_STATUS__CLIENT_30_CREDIT_RETURNED__SHIFT 0x1e
814#define IH_CREDIT_STATUS__CLIENT_31_CREDIT_RETURNED__SHIFT 0x1f
815#define IH_CREDIT_STATUS__CLIENT_1_CREDIT_RETURNED_MASK 0x00000002L
816#define IH_CREDIT_STATUS__CLIENT_2_CREDIT_RETURNED_MASK 0x00000004L
817#define IH_CREDIT_STATUS__CLIENT_3_CREDIT_RETURNED_MASK 0x00000008L
818#define IH_CREDIT_STATUS__CLIENT_4_CREDIT_RETURNED_MASK 0x00000010L
819#define IH_CREDIT_STATUS__CLIENT_5_CREDIT_RETURNED_MASK 0x00000020L
820#define IH_CREDIT_STATUS__CLIENT_6_CREDIT_RETURNED_MASK 0x00000040L
821#define IH_CREDIT_STATUS__CLIENT_7_CREDIT_RETURNED_MASK 0x00000080L
822#define IH_CREDIT_STATUS__CLIENT_8_CREDIT_RETURNED_MASK 0x00000100L
823#define IH_CREDIT_STATUS__CLIENT_9_CREDIT_RETURNED_MASK 0x00000200L
824#define IH_CREDIT_STATUS__CLIENT_10_CREDIT_RETURNED_MASK 0x00000400L
825#define IH_CREDIT_STATUS__CLIENT_11_CREDIT_RETURNED_MASK 0x00000800L
826#define IH_CREDIT_STATUS__CLIENT_12_CREDIT_RETURNED_MASK 0x00001000L
827#define IH_CREDIT_STATUS__CLIENT_13_CREDIT_RETURNED_MASK 0x00002000L
828#define IH_CREDIT_STATUS__CLIENT_14_CREDIT_RETURNED_MASK 0x00004000L
829#define IH_CREDIT_STATUS__CLIENT_15_CREDIT_RETURNED_MASK 0x00008000L
830#define IH_CREDIT_STATUS__CLIENT_16_CREDIT_RETURNED_MASK 0x00010000L
831#define IH_CREDIT_STATUS__CLIENT_17_CREDIT_RETURNED_MASK 0x00020000L
832#define IH_CREDIT_STATUS__CLIENT_18_CREDIT_RETURNED_MASK 0x00040000L
833#define IH_CREDIT_STATUS__CLIENT_19_CREDIT_RETURNED_MASK 0x00080000L
834#define IH_CREDIT_STATUS__CLIENT_20_CREDIT_RETURNED_MASK 0x00100000L
835#define IH_CREDIT_STATUS__CLIENT_21_CREDIT_RETURNED_MASK 0x00200000L
836#define IH_CREDIT_STATUS__CLIENT_22_CREDIT_RETURNED_MASK 0x00400000L
837#define IH_CREDIT_STATUS__CLIENT_23_CREDIT_RETURNED_MASK 0x00800000L
838#define IH_CREDIT_STATUS__CLIENT_24_CREDIT_RETURNED_MASK 0x01000000L
839#define IH_CREDIT_STATUS__CLIENT_25_CREDIT_RETURNED_MASK 0x02000000L
840#define IH_CREDIT_STATUS__CLIENT_26_CREDIT_RETURNED_MASK 0x04000000L
841#define IH_CREDIT_STATUS__CLIENT_27_CREDIT_RETURNED_MASK 0x08000000L
842#define IH_CREDIT_STATUS__CLIENT_28_CREDIT_RETURNED_MASK 0x10000000L
843#define IH_CREDIT_STATUS__CLIENT_29_CREDIT_RETURNED_MASK 0x20000000L
844#define IH_CREDIT_STATUS__CLIENT_30_CREDIT_RETURNED_MASK 0x40000000L
845#define IH_CREDIT_STATUS__CLIENT_31_CREDIT_RETURNED_MASK 0x80000000L
846//IH_MMHUB_ERROR
847#define IH_MMHUB_ERROR__IH_BRESP_01__SHIFT 0x1
848#define IH_MMHUB_ERROR__IH_BRESP_10__SHIFT 0x2
849#define IH_MMHUB_ERROR__IH_BRESP_11__SHIFT 0x3
850#define IH_MMHUB_ERROR__IH_BUSER_NACK_01__SHIFT 0x5
851#define IH_MMHUB_ERROR__IH_BUSER_NACK_10__SHIFT 0x6
852#define IH_MMHUB_ERROR__IH_BUSER_NACK_11__SHIFT 0x7
853#define IH_MMHUB_ERROR__IH_BRESP_01_MASK 0x00000002L
854#define IH_MMHUB_ERROR__IH_BRESP_10_MASK 0x00000004L
855#define IH_MMHUB_ERROR__IH_BRESP_11_MASK 0x00000008L
856#define IH_MMHUB_ERROR__IH_BUSER_NACK_01_MASK 0x00000020L
857#define IH_MMHUB_ERROR__IH_BUSER_NACK_10_MASK 0x00000040L
858#define IH_MMHUB_ERROR__IH_BUSER_NACK_11_MASK 0x00000080L
859//IH_REGISTER_LAST_PART2
860#define IH_REGISTER_LAST_PART2__RESERVED__SHIFT 0x0
861#define IH_REGISTER_LAST_PART2__RESERVED_MASK 0xFFFFFFFFL
862//SEM_CLK_CTRL
863#define SEM_CLK_CTRL__ON_DELAY__SHIFT 0x0
864#define SEM_CLK_CTRL__OFF_HYSTERESIS__SHIFT 0x4
865#define SEM_CLK_CTRL__RESERVED__SHIFT 0xc
866#define SEM_CLK_CTRL__SOFT_OVERRIDE7__SHIFT 0x18
867#define SEM_CLK_CTRL__SOFT_OVERRIDE6__SHIFT 0x19
868#define SEM_CLK_CTRL__SOFT_OVERRIDE5__SHIFT 0x1a
869#define SEM_CLK_CTRL__SOFT_OVERRIDE4__SHIFT 0x1b
870#define SEM_CLK_CTRL__SOFT_OVERRIDE3__SHIFT 0x1c
871#define SEM_CLK_CTRL__SOFT_OVERRIDE2__SHIFT 0x1d
872#define SEM_CLK_CTRL__SOFT_OVERRIDE1__SHIFT 0x1e
873#define SEM_CLK_CTRL__SOFT_OVERRIDE0__SHIFT 0x1f
874#define SEM_CLK_CTRL__ON_DELAY_MASK 0x0000000FL
875#define SEM_CLK_CTRL__OFF_HYSTERESIS_MASK 0x00000FF0L
876#define SEM_CLK_CTRL__RESERVED_MASK 0x00FFF000L
877#define SEM_CLK_CTRL__SOFT_OVERRIDE7_MASK 0x01000000L
878#define SEM_CLK_CTRL__SOFT_OVERRIDE6_MASK 0x02000000L
879#define SEM_CLK_CTRL__SOFT_OVERRIDE5_MASK 0x04000000L
880#define SEM_CLK_CTRL__SOFT_OVERRIDE4_MASK 0x08000000L
881#define SEM_CLK_CTRL__SOFT_OVERRIDE3_MASK 0x10000000L
882#define SEM_CLK_CTRL__SOFT_OVERRIDE2_MASK 0x20000000L
883#define SEM_CLK_CTRL__SOFT_OVERRIDE1_MASK 0x40000000L
884#define SEM_CLK_CTRL__SOFT_OVERRIDE0_MASK 0x80000000L
885//SEM_UTC_CREDIT
886#define SEM_UTC_CREDIT__UTCL2_CREDIT__SHIFT 0x0
887#define SEM_UTC_CREDIT__WATERMARK__SHIFT 0x8
888#define SEM_UTC_CREDIT__UTCL2_CREDIT_MASK 0x0000001FL
889#define SEM_UTC_CREDIT__WATERMARK_MASK 0x00000F00L
890//SEM_UTC_CONFIG
891#define SEM_UTC_CONFIG__USE_MTYPE__SHIFT 0x0
892#define SEM_UTC_CONFIG__FORCE_SNOOP__SHIFT 0x3
893#define SEM_UTC_CONFIG__FORCE_GCC__SHIFT 0x4
894#define SEM_UTC_CONFIG__USE_PT_SNOOP__SHIFT 0x5
895#define SEM_UTC_CONFIG__USE_MTYPE_MASK 0x00000007L
896#define SEM_UTC_CONFIG__FORCE_SNOOP_MASK 0x00000008L
897#define SEM_UTC_CONFIG__FORCE_GCC_MASK 0x00000010L
898#define SEM_UTC_CONFIG__USE_PT_SNOOP_MASK 0x00000020L
899//SEM_UTCL2_TRAN_EN_LUT
900#define SEM_UTCL2_TRAN_EN_LUT__SDMA0_UTCL2_EN__SHIFT 0x0
901#define SEM_UTCL2_TRAN_EN_LUT__SDMA1_UTCL2_EN__SHIFT 0x1
902#define SEM_UTCL2_TRAN_EN_LUT__UVD_UTCL2_EN__SHIFT 0x2
903#define SEM_UTCL2_TRAN_EN_LUT__VCE0_UTCL2_EN__SHIFT 0x3
904#define SEM_UTCL2_TRAN_EN_LUT__ACP_UTCL2_EN__SHIFT 0x4
905#define SEM_UTCL2_TRAN_EN_LUT__ISP_UTCL2_EN__SHIFT 0x5
906#define SEM_UTCL2_TRAN_EN_LUT__VCE1_UTCL2_EN__SHIFT 0x6
907#define SEM_UTCL2_TRAN_EN_LUT__VP8_UTCL2_EN__SHIFT 0x7
908#define SEM_UTCL2_TRAN_EN_LUT__RESERVED__SHIFT 0x8
909#define SEM_UTCL2_TRAN_EN_LUT__CP_UTCL2_EN__SHIFT 0x1f
910#define SEM_UTCL2_TRAN_EN_LUT__SDMA0_UTCL2_EN_MASK 0x00000001L
911#define SEM_UTCL2_TRAN_EN_LUT__SDMA1_UTCL2_EN_MASK 0x00000002L
912#define SEM_UTCL2_TRAN_EN_LUT__UVD_UTCL2_EN_MASK 0x00000004L
913#define SEM_UTCL2_TRAN_EN_LUT__VCE0_UTCL2_EN_MASK 0x00000008L
914#define SEM_UTCL2_TRAN_EN_LUT__ACP_UTCL2_EN_MASK 0x00000010L
915#define SEM_UTCL2_TRAN_EN_LUT__ISP_UTCL2_EN_MASK 0x00000020L
916#define SEM_UTCL2_TRAN_EN_LUT__VCE1_UTCL2_EN_MASK 0x00000040L
917#define SEM_UTCL2_TRAN_EN_LUT__VP8_UTCL2_EN_MASK 0x00000080L
918#define SEM_UTCL2_TRAN_EN_LUT__RESERVED_MASK 0x7FFFFF00L
919#define SEM_UTCL2_TRAN_EN_LUT__CP_UTCL2_EN_MASK 0x80000000L
920//SEM_MCIF_CONFIG
921#define SEM_MCIF_CONFIG__MC_REQ_SWAP__SHIFT 0x0
922#define SEM_MCIF_CONFIG__MC_WRREQ_CREDIT__SHIFT 0x2
923#define SEM_MCIF_CONFIG__MC_RDREQ_CREDIT__SHIFT 0x8
924#define SEM_MCIF_CONFIG__MC_REQ_SWAP_MASK 0x00000003L
925#define SEM_MCIF_CONFIG__MC_WRREQ_CREDIT_MASK 0x000000FCL
926#define SEM_MCIF_CONFIG__MC_RDREQ_CREDIT_MASK 0x00003F00L
927//SEM_PERFMON_CNTL
928#define SEM_PERFMON_CNTL__PERF_ENABLE0__SHIFT 0x0
929#define SEM_PERFMON_CNTL__PERF_CLEAR0__SHIFT 0x1
930#define SEM_PERFMON_CNTL__PERF_SEL0__SHIFT 0x2
931#define SEM_PERFMON_CNTL__PERF_ENABLE1__SHIFT 0xa
932#define SEM_PERFMON_CNTL__PERF_CLEAR1__SHIFT 0xb
933#define SEM_PERFMON_CNTL__PERF_SEL1__SHIFT 0xc
934#define SEM_PERFMON_CNTL__PERF_ENABLE0_MASK 0x00000001L
935#define SEM_PERFMON_CNTL__PERF_CLEAR0_MASK 0x00000002L
936#define SEM_PERFMON_CNTL__PERF_SEL0_MASK 0x000003FCL
937#define SEM_PERFMON_CNTL__PERF_ENABLE1_MASK 0x00000400L
938#define SEM_PERFMON_CNTL__PERF_CLEAR1_MASK 0x00000800L
939#define SEM_PERFMON_CNTL__PERF_SEL1_MASK 0x000FF000L
940//SEM_PERFCOUNTER0_RESULT
941#define SEM_PERFCOUNTER0_RESULT__PERF_COUNT__SHIFT 0x0
942#define SEM_PERFCOUNTER0_RESULT__PERF_COUNT_MASK 0xFFFFFFFFL
943//SEM_PERFCOUNTER1_RESULT
944#define SEM_PERFCOUNTER1_RESULT__PERF_COUNT__SHIFT 0x0
945#define SEM_PERFCOUNTER1_RESULT__PERF_COUNT_MASK 0xFFFFFFFFL
946//SEM_STATUS
947#define SEM_STATUS__SEM_IDLE__SHIFT 0x0
948#define SEM_STATUS__SEM_INTERNAL_IDLE__SHIFT 0x1
949#define SEM_STATUS__MC_RDREQ_FIFO_FULL__SHIFT 0x2
950#define SEM_STATUS__MC_WRREQ_FIFO_FULL__SHIFT 0x3
951#define SEM_STATUS__WRITE1_FIFO_FULL__SHIFT 0x4
952#define SEM_STATUS__CHECK0_FIFO_FULL__SHIFT 0x5
953#define SEM_STATUS__MC_RDREQ_PENDING__SHIFT 0x6
954#define SEM_STATUS__MC_WRREQ_PENDING__SHIFT 0x7
955#define SEM_STATUS__SDMA0_MAILBOX_PENDING__SHIFT 0x8
956#define SEM_STATUS__SDMA1_MAILBOX_PENDING__SHIFT 0x9
957#define SEM_STATUS__UVD_MAILBOX_PENDING__SHIFT 0xa
958#define SEM_STATUS__VCE_MAILBOX_PENDING__SHIFT 0xb
959#define SEM_STATUS__CPG1_MAILBOX_PENDING__SHIFT 0xc
960#define SEM_STATUS__CPG2_MAILBOX_PENDING__SHIFT 0xd
961#define SEM_STATUS__VCE1_MAILBOX_PENDING__SHIFT 0xe
962#define SEM_STATUS__ATC_REQ_PENDING__SHIFT 0xf
963#define SEM_STATUS__OUTSTANDING_CLEAN__SHIFT 0x10
964#define SEM_STATUS__INVREQ_FLUSH_VF_MISMATCH__SHIFT 0x11
965#define SEM_STATUS__INVREQ_NONFLUSH_VF_MISMATCH__SHIFT 0x12
966#define SEM_STATUS__INVREQ_CNT_IDLE__SHIFT 0x13
967#define SEM_STATUS__ENTRYLIST_IDLE__SHIFT 0x14
968#define SEM_STATUS__MIF_IDLE__SHIFT 0x15
969#define SEM_STATUS__REGISTER_IDLE__SHIFT 0x16
970#define SEM_STATUS__ATCL2_INVREQ_IDLE__SHIFT 0x17
971#define SEM_STATUS__SWITCH_READY__SHIFT 0x1f
972#define SEM_STATUS__SEM_IDLE_MASK 0x00000001L
973#define SEM_STATUS__SEM_INTERNAL_IDLE_MASK 0x00000002L
974#define SEM_STATUS__MC_RDREQ_FIFO_FULL_MASK 0x00000004L
975#define SEM_STATUS__MC_WRREQ_FIFO_FULL_MASK 0x00000008L
976#define SEM_STATUS__WRITE1_FIFO_FULL_MASK 0x00000010L
977#define SEM_STATUS__CHECK0_FIFO_FULL_MASK 0x00000020L
978#define SEM_STATUS__MC_RDREQ_PENDING_MASK 0x00000040L
979#define SEM_STATUS__MC_WRREQ_PENDING_MASK 0x00000080L
980#define SEM_STATUS__SDMA0_MAILBOX_PENDING_MASK 0x00000100L
981#define SEM_STATUS__SDMA1_MAILBOX_PENDING_MASK 0x00000200L
982#define SEM_STATUS__UVD_MAILBOX_PENDING_MASK 0x00000400L
983#define SEM_STATUS__VCE_MAILBOX_PENDING_MASK 0x00000800L
984#define SEM_STATUS__CPG1_MAILBOX_PENDING_MASK 0x00001000L
985#define SEM_STATUS__CPG2_MAILBOX_PENDING_MASK 0x00002000L
986#define SEM_STATUS__VCE1_MAILBOX_PENDING_MASK 0x00004000L
987#define SEM_STATUS__ATC_REQ_PENDING_MASK 0x00008000L
988#define SEM_STATUS__OUTSTANDING_CLEAN_MASK 0x00010000L
989#define SEM_STATUS__INVREQ_FLUSH_VF_MISMATCH_MASK 0x00020000L
990#define SEM_STATUS__INVREQ_NONFLUSH_VF_MISMATCH_MASK 0x00040000L
991#define SEM_STATUS__INVREQ_CNT_IDLE_MASK 0x00080000L
992#define SEM_STATUS__ENTRYLIST_IDLE_MASK 0x00100000L
993#define SEM_STATUS__MIF_IDLE_MASK 0x00200000L
994#define SEM_STATUS__REGISTER_IDLE_MASK 0x00400000L
995#define SEM_STATUS__ATCL2_INVREQ_IDLE_MASK 0x00800000L
996#define SEM_STATUS__SWITCH_READY_MASK 0x80000000L
997//SEM_MAILBOX_CLIENTCONFIG
998#define SEM_MAILBOX_CLIENTCONFIG__CP_CLIENT0__SHIFT 0x0
999#define SEM_MAILBOX_CLIENTCONFIG__CP_CLIENT1__SHIFT 0x3
1000#define SEM_MAILBOX_CLIENTCONFIG__CP_CLIENT2__SHIFT 0x6
1001#define SEM_MAILBOX_CLIENTCONFIG__CP_CLIENT3__SHIFT 0x9
1002#define SEM_MAILBOX_CLIENTCONFIG__SDMA_CLIENT0__SHIFT 0xc
1003#define SEM_MAILBOX_CLIENTCONFIG__UVD_CLIENT0__SHIFT 0xf
1004#define SEM_MAILBOX_CLIENTCONFIG__SDMA1_CLIENT0__SHIFT 0x12
1005#define SEM_MAILBOX_CLIENTCONFIG__VCE_CLIENT0__SHIFT 0x15
1006#define SEM_MAILBOX_CLIENTCONFIG__CP_CLIENT0_MASK 0x00000007L
1007#define SEM_MAILBOX_CLIENTCONFIG__CP_CLIENT1_MASK 0x00000038L
1008#define SEM_MAILBOX_CLIENTCONFIG__CP_CLIENT2_MASK 0x000001C0L
1009#define SEM_MAILBOX_CLIENTCONFIG__CP_CLIENT3_MASK 0x00000E00L
1010#define SEM_MAILBOX_CLIENTCONFIG__SDMA_CLIENT0_MASK 0x00007000L
1011#define SEM_MAILBOX_CLIENTCONFIG__UVD_CLIENT0_MASK 0x00038000L
1012#define SEM_MAILBOX_CLIENTCONFIG__SDMA1_CLIENT0_MASK 0x001C0000L
1013#define SEM_MAILBOX_CLIENTCONFIG__VCE_CLIENT0_MASK 0x00E00000L
1014//SEM_MAILBOX
1015#define SEM_MAILBOX__HOSTPORT__SHIFT 0x0
1016#define SEM_MAILBOX__RESERVED__SHIFT 0x10
1017#define SEM_MAILBOX__HOSTPORT_MASK 0x0000FFFFL
1018#define SEM_MAILBOX__RESERVED_MASK 0xFFFF0000L
1019//SEM_MAILBOX_CONTROL
1020#define SEM_MAILBOX_CONTROL__HOSTPORT_ENABLE__SHIFT 0x0
1021#define SEM_MAILBOX_CONTROL__RESERVED__SHIFT 0x10
1022#define SEM_MAILBOX_CONTROL__HOSTPORT_ENABLE_MASK 0x0000FFFFL
1023#define SEM_MAILBOX_CONTROL__RESERVED_MASK 0xFFFF0000L
1024//SEM_CHICKEN_BITS
1025#define SEM_CHICKEN_BITS__VMID_PIPELINE_EN__SHIFT 0x0
1026#define SEM_CHICKEN_BITS__ENTRY_PIPELINE_EN__SHIFT 0x1
1027#define SEM_CHICKEN_BITS__CHECK_COUNTER_EN__SHIFT 0x2
1028#define SEM_CHICKEN_BITS__ECC_BEHAVIOR__SHIFT 0x3
1029#define SEM_CHICKEN_BITS__PHY_TRAN_EN__SHIFT 0x6
1030#define SEM_CHICKEN_BITS__ADDR_CMP_UNTRAN_EN__SHIFT 0x7
1031#define SEM_CHICKEN_BITS__IDLE_COUNTER_INDEX__SHIFT 0x8
1032#define SEM_CHICKEN_BITS__OUTSTANDING_CLEAN_COUNTER_INDEX__SHIFT 0xa
1033#define SEM_CHICKEN_BITS__ATCL2_BUS_ID__SHIFT 0xc
1034#define SEM_CHICKEN_BITS__ATOMIC_EN__SHIFT 0xe
1035#define SEM_CHICKEN_BITS__EXTERNAL_ATOMIC_CHECK__SHIFT 0xf
1036#define SEM_CHICKEN_BITS__CLEAR_MAILBOX__SHIFT 0x10
1037#define SEM_CHICKEN_BITS__INVACK_AFTER_OUTSTANDING_CLEAN__SHIFT 0x12
1038#define SEM_CHICKEN_BITS__UTC_TAG_CONFLICT_CHECK__SHIFT 0x13
1039#define SEM_CHICKEN_BITS__VMID_PIPELINE_EN_MASK 0x00000001L
1040#define SEM_CHICKEN_BITS__ENTRY_PIPELINE_EN_MASK 0x00000002L
1041#define SEM_CHICKEN_BITS__CHECK_COUNTER_EN_MASK 0x00000004L
1042#define SEM_CHICKEN_BITS__ECC_BEHAVIOR_MASK 0x00000018L
1043#define SEM_CHICKEN_BITS__PHY_TRAN_EN_MASK 0x00000040L
1044#define SEM_CHICKEN_BITS__ADDR_CMP_UNTRAN_EN_MASK 0x00000080L
1045#define SEM_CHICKEN_BITS__IDLE_COUNTER_INDEX_MASK 0x00000300L
1046#define SEM_CHICKEN_BITS__OUTSTANDING_CLEAN_COUNTER_INDEX_MASK 0x00000C00L
1047#define SEM_CHICKEN_BITS__ATCL2_BUS_ID_MASK 0x00003000L
1048#define SEM_CHICKEN_BITS__ATOMIC_EN_MASK 0x00004000L
1049#define SEM_CHICKEN_BITS__EXTERNAL_ATOMIC_CHECK_MASK 0x00008000L
1050#define SEM_CHICKEN_BITS__CLEAR_MAILBOX_MASK 0x00030000L
1051#define SEM_CHICKEN_BITS__INVACK_AFTER_OUTSTANDING_CLEAN_MASK 0x00040000L
1052#define SEM_CHICKEN_BITS__UTC_TAG_CONFLICT_CHECK_MASK 0x00080000L
1053//SEM_MAILBOX_CLIENTCONFIG_EXTRA
1054#define SEM_MAILBOX_CLIENTCONFIG_EXTRA__VCE1_CLIENT0__SHIFT 0x0
1055#define SEM_MAILBOX_CLIENTCONFIG_EXTRA__VCE1_CLIENT0_MASK 0x0000000FL
1056//SEM_GPU_IOV_VIOLATION_LOG
1057#define SEM_GPU_IOV_VIOLATION_LOG__VIOLATION_STATUS__SHIFT 0x0
1058#define SEM_GPU_IOV_VIOLATION_LOG__MULTIPLE_VIOLATION_STATUS__SHIFT 0x1
1059#define SEM_GPU_IOV_VIOLATION_LOG__ADDRESS__SHIFT 0x2
1060#define SEM_GPU_IOV_VIOLATION_LOG__OPCODE__SHIFT 0x12
1061#define SEM_GPU_IOV_VIOLATION_LOG__VF__SHIFT 0x13
1062#define SEM_GPU_IOV_VIOLATION_LOG__VF_ID__SHIFT 0x14
1063#define SEM_GPU_IOV_VIOLATION_LOG__INITIATOR_ID__SHIFT 0x18
1064#define SEM_GPU_IOV_VIOLATION_LOG__VIOLATION_STATUS_MASK 0x00000001L
1065#define SEM_GPU_IOV_VIOLATION_LOG__MULTIPLE_VIOLATION_STATUS_MASK 0x00000002L
1066#define SEM_GPU_IOV_VIOLATION_LOG__ADDRESS_MASK 0x0003FFFCL
1067#define SEM_GPU_IOV_VIOLATION_LOG__OPCODE_MASK 0x00040000L
1068#define SEM_GPU_IOV_VIOLATION_LOG__VF_MASK 0x00080000L
1069#define SEM_GPU_IOV_VIOLATION_LOG__VF_ID_MASK 0x00F00000L
1070#define SEM_GPU_IOV_VIOLATION_LOG__INITIATOR_ID_MASK 0xFF000000L
1071//SEM_OUTSTANDING_THRESHOLD
1072#define SEM_OUTSTANDING_THRESHOLD__VALUE__SHIFT 0x0
1073#define SEM_OUTSTANDING_THRESHOLD__VALUE_MASK 0x000000FFL
1074//SEM_REGISTER_LAST_PART2
1075#define SEM_REGISTER_LAST_PART2__RESERVED__SHIFT 0x0
1076#define SEM_REGISTER_LAST_PART2__RESERVED_MASK 0xFFFFFFFFL
1077//IH_ACTIVE_FCN_ID
1078#define IH_ACTIVE_FCN_ID__VF_ID__SHIFT 0x0
1079#define IH_ACTIVE_FCN_ID__RESERVED__SHIFT 0x4
1080#define IH_ACTIVE_FCN_ID__PF_VF__SHIFT 0x1f
1081#define IH_ACTIVE_FCN_ID__VF_ID_MASK 0x0000000FL
1082#define IH_ACTIVE_FCN_ID__RESERVED_MASK 0x7FFFFFF0L
1083#define IH_ACTIVE_FCN_ID__PF_VF_MASK 0x80000000L
1084//IH_VIRT_RESET_REQ
1085#define IH_VIRT_RESET_REQ__VF__SHIFT 0x0
1086#define IH_VIRT_RESET_REQ__PF__SHIFT 0x1f
1087#define IH_VIRT_RESET_REQ__VF_MASK 0x0000FFFFL
1088#define IH_VIRT_RESET_REQ__PF_MASK 0x80000000L
1089//IH_CLIENT_CFG
1090#define IH_CLIENT_CFG__TOTAL_CLIENT_NUM__SHIFT 0x0
1091#define IH_CLIENT_CFG__TOTAL_CLIENT_NUM_MASK 0x0000001FL
1092//IH_CLIENT_CFG_INDEX
1093#define IH_CLIENT_CFG_INDEX__INDEX__SHIFT 0x0
1094#define IH_CLIENT_CFG_INDEX__INDEX_MASK 0x0000001FL
1095//IH_CLIENT_CFG_DATA
1096#define IH_CLIENT_CFG_DATA__CREDIT_RETURN_ADDR__SHIFT 0x0
1097#define IH_CLIENT_CFG_DATA__CLIENT_TYPE__SHIFT 0x12
1098#define IH_CLIENT_CFG_DATA__RING_ID__SHIFT 0x14
1099#define IH_CLIENT_CFG_DATA__VF_RB_SELECT__SHIFT 0x16
1100#define IH_CLIENT_CFG_DATA__OVERWRITE_RING_ID_WITH_ACTIVE_FCN_ID__SHIFT 0x18
1101#define IH_CLIENT_CFG_DATA__CREDIT_RETURN_ADDR_MASK 0x0001FFFFL
1102#define IH_CLIENT_CFG_DATA__CLIENT_TYPE_MASK 0x000C0000L
1103#define IH_CLIENT_CFG_DATA__RING_ID_MASK 0x00300000L
1104#define IH_CLIENT_CFG_DATA__VF_RB_SELECT_MASK 0x00C00000L
1105#define IH_CLIENT_CFG_DATA__OVERWRITE_RING_ID_WITH_ACTIVE_FCN_ID_MASK 0x01000000L
1106//IH_CID_REMAP_INDEX
1107#define IH_CID_REMAP_INDEX__INDEX__SHIFT 0x0
1108#define IH_CID_REMAP_INDEX__INDEX_MASK 0x00000003L
1109//IH_CID_REMAP_DATA
1110#define IH_CID_REMAP_DATA__CLIENT_ID__SHIFT 0x0
1111#define IH_CID_REMAP_DATA__INITIATOR_ID__SHIFT 0x8
1112#define IH_CID_REMAP_DATA__CLIENT_ID_REMAP__SHIFT 0x10
1113#define IH_CID_REMAP_DATA__CLIENT_ID_MASK 0x000000FFL
1114#define IH_CID_REMAP_DATA__INITIATOR_ID_MASK 0x0000FF00L
1115#define IH_CID_REMAP_DATA__CLIENT_ID_REMAP_MASK 0x00FF0000L
1116//IH_CHICKEN
1117#define IH_CHICKEN__ACTIVE_FCN_ID_PROT_ENABLE__SHIFT 0x0
1118#define IH_CHICKEN__ACTIVE_FCN_ID_PROT_ENABLE_MASK 0x00000001L
1119//IH_MMHUB_CNTL
1120#define IH_MMHUB_CNTL__UNITID__SHIFT 0x0
1121#define IH_MMHUB_CNTL__IV_TLVL__SHIFT 0x8
1122#define IH_MMHUB_CNTL__WPTR_WB_TLVL__SHIFT 0xc
1123#define IH_MMHUB_CNTL__UNITID_MASK 0x0000003FL
1124#define IH_MMHUB_CNTL__IV_TLVL_MASK 0x00000700L
1125#define IH_MMHUB_CNTL__WPTR_WB_TLVL_MASK 0x00007000L
1126//IH_INT_DROP_CNTL
1127#define IH_INT_DROP_CNTL__INT_DROP_EN__SHIFT 0x0
1128#define IH_INT_DROP_CNTL__CLIENT_ID_MATCH_EN__SHIFT 0x1
1129#define IH_INT_DROP_CNTL__SOURCE_ID_MATCH_EN__SHIFT 0x2
1130#define IH_INT_DROP_CNTL__VF_ID_MATCH_EN__SHIFT 0x3
1131#define IH_INT_DROP_CNTL__VF_MATCH_EN__SHIFT 0x4
1132#define IH_INT_DROP_CNTL__CONTEXT_ID_MATCH_EN__SHIFT 0x5
1133#define IH_INT_DROP_CNTL__INT_DROP_MODE__SHIFT 0x6
1134#define IH_INT_DROP_CNTL__UTCL2_RETRY_INT_DROP_EN__SHIFT 0x8
1135#define IH_INT_DROP_CNTL__INT_DROPPED__SHIFT 0x10
1136#define IH_INT_DROP_CNTL__INT_DROP_EN_MASK 0x00000001L
1137#define IH_INT_DROP_CNTL__CLIENT_ID_MATCH_EN_MASK 0x00000002L
1138#define IH_INT_DROP_CNTL__SOURCE_ID_MATCH_EN_MASK 0x00000004L
1139#define IH_INT_DROP_CNTL__VF_ID_MATCH_EN_MASK 0x00000008L
1140#define IH_INT_DROP_CNTL__VF_MATCH_EN_MASK 0x00000010L
1141#define IH_INT_DROP_CNTL__CONTEXT_ID_MATCH_EN_MASK 0x00000020L
1142#define IH_INT_DROP_CNTL__INT_DROP_MODE_MASK 0x000000C0L
1143#define IH_INT_DROP_CNTL__UTCL2_RETRY_INT_DROP_EN_MASK 0x00000100L
1144#define IH_INT_DROP_CNTL__INT_DROPPED_MASK 0x00010000L
1145//IH_INT_DROP_MATCH_VALUE0
1146#define IH_INT_DROP_MATCH_VALUE0__CLIENT_ID_MATCH_VALUE__SHIFT 0x0
1147#define IH_INT_DROP_MATCH_VALUE0__SOURCE_ID_MATCH_VALUE__SHIFT 0x8
1148#define IH_INT_DROP_MATCH_VALUE0__VF_ID_MATCH_VALUE__SHIFT 0x10
1149#define IH_INT_DROP_MATCH_VALUE0__VF_MATCH_VALUE__SHIFT 0x17
1150#define IH_INT_DROP_MATCH_VALUE0__CONTEXT_ID_39_32_MATCH_VALUE__SHIFT 0x18
1151#define IH_INT_DROP_MATCH_VALUE0__CLIENT_ID_MATCH_VALUE_MASK 0x000000FFL
1152#define IH_INT_DROP_MATCH_VALUE0__SOURCE_ID_MATCH_VALUE_MASK 0x0000FF00L
1153#define IH_INT_DROP_MATCH_VALUE0__VF_ID_MATCH_VALUE_MASK 0x000F0000L
1154#define IH_INT_DROP_MATCH_VALUE0__VF_MATCH_VALUE_MASK 0x00800000L
1155#define IH_INT_DROP_MATCH_VALUE0__CONTEXT_ID_39_32_MATCH_VALUE_MASK 0xFF000000L
1156//IH_INT_DROP_MATCH_VALUE1
1157#define IH_INT_DROP_MATCH_VALUE1__CONTEXT_ID_31_0_MATCH_VALUE__SHIFT 0x0
1158#define IH_INT_DROP_MATCH_VALUE1__CONTEXT_ID_31_0_MATCH_VALUE_MASK 0xFFFFFFFFL
1159//IH_INT_DROP_MATCH_MASK0
1160#define IH_INT_DROP_MATCH_MASK0__CLIENT_ID_MATCH_MASK__SHIFT 0x0
1161#define IH_INT_DROP_MATCH_MASK0__SOURCE_ID_MATCH_MASK__SHIFT 0x8
1162#define IH_INT_DROP_MATCH_MASK0__VF_ID_MATCH_MASK__SHIFT 0x10
1163#define IH_INT_DROP_MATCH_MASK0__VF_MATCH_MASK__SHIFT 0x17
1164#define IH_INT_DROP_MATCH_MASK0__CONTEXT_ID_39_32_MATCH_MASK__SHIFT 0x18
1165#define IH_INT_DROP_MATCH_MASK0__CLIENT_ID_MATCH_MASK_MASK 0x000000FFL
1166#define IH_INT_DROP_MATCH_MASK0__SOURCE_ID_MATCH_MASK_MASK 0x0000FF00L
1167#define IH_INT_DROP_MATCH_MASK0__VF_ID_MATCH_MASK_MASK 0x000F0000L
1168#define IH_INT_DROP_MATCH_MASK0__VF_MATCH_MASK_MASK 0x00800000L
1169#define IH_INT_DROP_MATCH_MASK0__CONTEXT_ID_39_32_MATCH_MASK_MASK 0xFF000000L
1170//IH_INT_DROP_MATCH_MASK1
1171#define IH_INT_DROP_MATCH_MASK1__CONTEXT_ID_31_0_MATCH_MASK__SHIFT 0x0
1172#define IH_INT_DROP_MATCH_MASK1__CONTEXT_ID_31_0_MATCH_MASK_MASK 0xFFFFFFFFL
1173//IH_REGISTER_LAST_PART1
1174#define IH_REGISTER_LAST_PART1__RESERVED__SHIFT 0x0
1175#define IH_REGISTER_LAST_PART1__RESERVED_MASK 0xFFFFFFFFL
1176//SEM_ACTIVE_FCN_ID
1177#define SEM_ACTIVE_FCN_ID__VFID__SHIFT 0x0
1178#define SEM_ACTIVE_FCN_ID__VF__SHIFT 0x1f
1179#define SEM_ACTIVE_FCN_ID__VFID_MASK 0x0000000FL
1180#define SEM_ACTIVE_FCN_ID__VF_MASK 0x80000000L
1181//SEM_VIRT_RESET_REQ
1182#define SEM_VIRT_RESET_REQ__VF__SHIFT 0x0
1183#define SEM_VIRT_RESET_REQ__PF__SHIFT 0x1f
1184#define SEM_VIRT_RESET_REQ__VF_MASK 0x0000FFFFL
1185#define SEM_VIRT_RESET_REQ__PF_MASK 0x80000000L
1186//SEM_RESP_SDMA0
1187#define SEM_RESP_SDMA0__ADDR__SHIFT 0x2
1188#define SEM_RESP_SDMA0__ADDR_MASK 0x000FFFFCL
1189//SEM_RESP_SDMA1
1190#define SEM_RESP_SDMA1__ADDR__SHIFT 0x2
1191#define SEM_RESP_SDMA1__ADDR_MASK 0x000FFFFCL
1192//SEM_RESP_UVD
1193#define SEM_RESP_UVD__ADDR__SHIFT 0x2
1194#define SEM_RESP_UVD__ADDR_MASK 0x000FFFFCL
1195//SEM_RESP_VCE_0
1196#define SEM_RESP_VCE_0__ADDR__SHIFT 0x2
1197#define SEM_RESP_VCE_0__ADDR_MASK 0x000FFFFCL
1198//SEM_RESP_ACP
1199#define SEM_RESP_ACP__ADDR__SHIFT 0x2
1200#define SEM_RESP_ACP__ADDR_MASK 0x000FFFFCL
1201//SEM_RESP_ISP
1202#define SEM_RESP_ISP__ADDR__SHIFT 0x2
1203#define SEM_RESP_ISP__ADDR_MASK 0x000FFFFCL
1204//SEM_RESP_VCE_1
1205#define SEM_RESP_VCE_1__ADDR__SHIFT 0x2
1206#define SEM_RESP_VCE_1__ADDR_MASK 0x000FFFFCL
1207//SEM_RESP_VP8
1208#define SEM_RESP_VP8__ADDR__SHIFT 0x2
1209#define SEM_RESP_VP8__ADDR_MASK 0x000FFFFCL
1210//SEM_RESP_GC
1211#define SEM_RESP_GC__ADDR__SHIFT 0x2
1212#define SEM_RESP_GC__ADDR_MASK 0x000FFFFCL
1213//SEM_CID_REMAP_INDEX
1214#define SEM_CID_REMAP_INDEX__INDEX__SHIFT 0x0
1215#define SEM_CID_REMAP_INDEX__INDEX_MASK 0x00000003L
1216//SEM_CID_REMAP_DATA
1217#define SEM_CID_REMAP_DATA__CLIENT_ID__SHIFT 0x0
1218#define SEM_CID_REMAP_DATA__INITIATOR_ID__SHIFT 0x8
1219#define SEM_CID_REMAP_DATA__CLIENT_ID_REMAP__SHIFT 0x10
1220#define SEM_CID_REMAP_DATA__CLIENT_ID_MASK 0x000000FFL
1221#define SEM_CID_REMAP_DATA__INITIATOR_ID_MASK 0x0000FF00L
1222#define SEM_CID_REMAP_DATA__CLIENT_ID_REMAP_MASK 0x00FF0000L
1223//SEM_ATOMIC_OP_LUT
1224#define SEM_ATOMIC_OP_LUT__SIGNAL_NORMAL__SHIFT 0x0
1225#define SEM_ATOMIC_OP_LUT__SIGNAL_WRITE1__SHIFT 0x7
1226#define SEM_ATOMIC_OP_LUT__WAIT_NORMAL__SHIFT 0xe
1227#define SEM_ATOMIC_OP_LUT__WAIT_CHECK0__SHIFT 0x15
1228#define SEM_ATOMIC_OP_LUT__SIGNAL_NORMAL_MASK 0x0000007FL
1229#define SEM_ATOMIC_OP_LUT__SIGNAL_WRITE1_MASK 0x00003F80L
1230#define SEM_ATOMIC_OP_LUT__WAIT_NORMAL_MASK 0x001FC000L
1231#define SEM_ATOMIC_OP_LUT__WAIT_CHECK0_MASK 0x0FE00000L
1232//SEM_EDC_CONFIG
1233#define SEM_EDC_CONFIG__DIS_EDC__SHIFT 0x1
1234#define SEM_EDC_CONFIG__DIS_EDC_MASK 0x00000002L
1235//SEM_CHICKEN_BITS2
1236#define SEM_CHICKEN_BITS2__ACTIVE_FCN_ID_PROT_ENABLE__SHIFT 0x0
1237#define SEM_CHICKEN_BITS2__MM_CLIENT_USE_CONFIG_VFID__SHIFT 0x1
1238#define SEM_CHICKEN_BITS2__ACTIVE_FCN_ID_PROT_ENABLE_MASK 0x00000001L
1239#define SEM_CHICKEN_BITS2__MM_CLIENT_USE_CONFIG_VFID_MASK 0x00000002L
1240//SEM_MMHUB_CNTL
1241#define SEM_MMHUB_CNTL__UNIT_ID__SHIFT 0x0
1242#define SEM_MMHUB_CNTL__TLVL_VALUE__SHIFT 0x8
1243#define SEM_MMHUB_CNTL__UNIT_ID_MASK 0x0000003FL
1244#define SEM_MMHUB_CNTL__TLVL_VALUE_MASK 0x00000700L
1245//SEM_REGISTER_LAST_PART1
1246#define SEM_REGISTER_LAST_PART1__RESERVED__SHIFT 0x0
1247#define SEM_REGISTER_LAST_PART1__RESERVED_MASK 0xFFFFFFFFL
1248
1249#endif
diff --git a/drivers/gpu/drm/amd/include/atomfirmware.h b/drivers/gpu/drm/amd/include/atomfirmware.h
index 7c92f4707085..3ae3da4e7c14 100644
--- a/drivers/gpu/drm/amd/include/atomfirmware.h
+++ b/drivers/gpu/drm/amd/include/atomfirmware.h
@@ -381,7 +381,7 @@ struct atom_rom_hw_function_header
381struct atom_master_list_of_data_tables_v2_1{ 381struct atom_master_list_of_data_tables_v2_1{
382 uint16_t utilitypipeline; /* Offest for the utility to get parser info,Don't change this position!*/ 382 uint16_t utilitypipeline; /* Offest for the utility to get parser info,Don't change this position!*/
383 uint16_t multimedia_info; 383 uint16_t multimedia_info;
384 uint16_t sw_datatable2; 384 uint16_t smc_dpm_info;
385 uint16_t sw_datatable3; 385 uint16_t sw_datatable3;
386 uint16_t firmwareinfo; /* Shared by various SW components */ 386 uint16_t firmwareinfo; /* Shared by various SW components */
387 uint16_t sw_datatable5; 387 uint16_t sw_datatable5;
@@ -1198,6 +1198,86 @@ struct atom_smu_info_v3_1
1198 uint8_t fw_ctf_polarity; // GPIO polarity for CTF 1198 uint8_t fw_ctf_polarity; // GPIO polarity for CTF
1199}; 1199};
1200 1200
1201/*
1202 ***************************************************************************
1203 Data Table smc_dpm_info structure
1204 ***************************************************************************
1205 */
1206struct atom_smc_dpm_info_v4_1
1207{
1208 struct atom_common_table_header table_header;
1209 uint8_t liquid1_i2c_address;
1210 uint8_t liquid2_i2c_address;
1211 uint8_t vr_i2c_address;
1212 uint8_t plx_i2c_address;
1213
1214 uint8_t liquid_i2c_linescl;
1215 uint8_t liquid_i2c_linesda;
1216 uint8_t vr_i2c_linescl;
1217 uint8_t vr_i2c_linesda;
1218
1219 uint8_t plx_i2c_linescl;
1220 uint8_t plx_i2c_linesda;
1221 uint8_t vrsensorpresent;
1222 uint8_t liquidsensorpresent;
1223
1224 uint16_t maxvoltagestepgfx;
1225 uint16_t maxvoltagestepsoc;
1226
1227 uint8_t vddgfxvrmapping;
1228 uint8_t vddsocvrmapping;
1229 uint8_t vddmem0vrmapping;
1230 uint8_t vddmem1vrmapping;
1231
1232 uint8_t gfxulvphasesheddingmask;
1233 uint8_t soculvphasesheddingmask;
1234 uint8_t padding8_v[2];
1235
1236 uint16_t gfxmaxcurrent;
1237 uint8_t gfxoffset;
1238 uint8_t padding_telemetrygfx;
1239
1240 uint16_t socmaxcurrent;
1241 uint8_t socoffset;
1242 uint8_t padding_telemetrysoc;
1243
1244 uint16_t mem0maxcurrent;
1245 uint8_t mem0offset;
1246 uint8_t padding_telemetrymem0;
1247
1248 uint16_t mem1maxcurrent;
1249 uint8_t mem1offset;
1250 uint8_t padding_telemetrymem1;
1251
1252 uint8_t acdcgpio;
1253 uint8_t acdcpolarity;
1254 uint8_t vr0hotgpio;
1255 uint8_t vr0hotpolarity;
1256
1257 uint8_t vr1hotgpio;
1258 uint8_t vr1hotpolarity;
1259 uint8_t padding1;
1260 uint8_t padding2;
1261
1262 uint8_t ledpin0;
1263 uint8_t ledpin1;
1264 uint8_t ledpin2;
1265 uint8_t padding8_4;
1266
1267 uint8_t gfxclkspreadenabled;
1268 uint8_t gfxclkspreadpercent;
1269 uint16_t gfxclkspreadfreq;
1270
1271 uint8_t uclkspreadenabled;
1272 uint8_t uclkspreadpercent;
1273 uint16_t uclkspreadfreq;
1274
1275 uint8_t socclkspreadenabled;
1276 uint8_t socclkspreadpercent;
1277 uint16_t socclkspreadfreq;
1278
1279 uint32_t boardreserved[3];
1280};
1201 1281
1202 1282
1203/* 1283/*
diff --git a/drivers/gpu/drm/amd/include/cgs_common.h b/drivers/gpu/drm/amd/include/cgs_common.h
index 860221924ef7..f2814ae7ecdd 100644
--- a/drivers/gpu/drm/amd/include/cgs_common.h
+++ b/drivers/gpu/drm/amd/include/cgs_common.h
@@ -106,7 +106,6 @@ struct cgs_firmware_info {
106 106
107struct cgs_mode_info { 107struct cgs_mode_info {
108 uint32_t refresh_rate; 108 uint32_t refresh_rate;
109 uint32_t ref_clock;
110 uint32_t vblank_time_us; 109 uint32_t vblank_time_us;
111}; 110};
112 111
@@ -291,7 +290,6 @@ struct cgs_os_ops; /* To be define in OS-specific CGS header */
291struct cgs_device 290struct cgs_device
292{ 291{
293 const struct cgs_ops *ops; 292 const struct cgs_ops *ops;
294 const struct cgs_os_ops *os_ops;
295 /* to be embedded at the start of driver private structure */ 293 /* to be embedded at the start of driver private structure */
296}; 294};
297 295
diff --git a/drivers/gpu/drm/amd/include/cgs_linux.h b/drivers/gpu/drm/amd/include/cgs_linux.h
deleted file mode 100644
index bc7446c1d22e..000000000000
--- a/drivers/gpu/drm/amd/include/cgs_linux.h
+++ /dev/null
@@ -1,119 +0,0 @@
1/*
2 * Copyright 2015 Advanced Micro Devices, Inc.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice shall be included in
12 * all copies or substantial portions of the Software.
13 *
14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
17 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20 * OTHER DEALINGS IN THE SOFTWARE.
21 *
22 *
23 */
24#ifndef _CGS_LINUX_H
25#define _CGS_LINUX_H
26
27#include "cgs_common.h"
28
29/**
30 * cgs_irq_source_set_func() - Callback for enabling/disabling interrupt sources
31 * @private_data: private data provided to cgs_add_irq_source
32 * @src_id: interrupt source ID
33 * @type: interrupt type
34 * @enabled: 0 = disable source, non-0 = enable source
35 *
36 * Return: 0 on success, -errno otherwise
37 */
38typedef int (*cgs_irq_source_set_func_t)(void *private_data,
39 unsigned src_id, unsigned type,
40 int enabled);
41
42/**
43 * cgs_irq_handler_func() - Interrupt handler callback
44 * @private_data: private data provided to cgs_add_irq_source
45 * @src_id: interrupt source ID
46 * @iv_entry: pointer to raw ih ring entry
47 *
48 * This callback runs in interrupt context.
49 *
50 * Return: 0 on success, -errno otherwise
51 */
52typedef int (*cgs_irq_handler_func_t)(void *private_data,
53 unsigned src_id, const uint32_t *iv_entry);
54
55/**
56 * cgs_add_irq_source() - Add an IRQ source
57 * @cgs_device: opaque device handle
58 * @src_id: interrupt source ID
59 * @num_types: number of interrupt types that can be independently enabled
60 * @set: callback function to enable/disable an interrupt type
61 * @handler: interrupt handler callback
62 * @private_data: private data to pass to callback functions
63 *
64 * The same IRQ source can be added only once. Adding an IRQ source
65 * indicates ownership of that IRQ source and all its IRQ types.
66 *
67 * Return: 0 on success, -errno otherwise
68 */
69typedef int (*cgs_add_irq_source_t)(void *cgs_device, unsigned client_id,
70 unsigned src_id,
71 unsigned num_types,
72 cgs_irq_source_set_func_t set,
73 cgs_irq_handler_func_t handler,
74 void *private_data);
75
76/**
77 * cgs_irq_get() - Request enabling an IRQ source and type
78 * @cgs_device: opaque device handle
79 * @src_id: interrupt source ID
80 * @type: interrupt type
81 *
82 * cgs_irq_get and cgs_irq_put calls must be balanced. They count
83 * "references" to IRQ sources.
84 *
85 * Return: 0 on success, -errno otherwise
86 */
87typedef int (*cgs_irq_get_t)(void *cgs_device, unsigned client_id, unsigned src_id, unsigned type);
88
89/**
90 * cgs_irq_put() - Indicate IRQ source is no longer needed
91 * @cgs_device: opaque device handle
92 * @src_id: interrupt source ID
93 * @type: interrupt type
94 *
95 * cgs_irq_get and cgs_irq_put calls must be balanced. They count
96 * "references" to IRQ sources. Even after cgs_irq_put is called, the
97 * IRQ handler may still be called if there are more refecences to
98 * the IRQ source.
99 *
100 * Return: 0 on success, -errno otherwise
101 */
102typedef int (*cgs_irq_put_t)(void *cgs_device, unsigned client_id, unsigned src_id, unsigned type);
103
104struct cgs_os_ops {
105 /* IRQ handling */
106 cgs_add_irq_source_t add_irq_source;
107 cgs_irq_get_t irq_get;
108 cgs_irq_put_t irq_put;
109};
110
111#define cgs_add_irq_source(dev,client_id,src_id,num_types,set,handler,private_data) \
112 CGS_OS_CALL(add_irq_source,dev,client_id,src_id,num_types,set,handler, \
113 private_data)
114#define cgs_irq_get(dev,client_id,src_id,type) \
115 CGS_OS_CALL(irq_get,dev,client_id,src_id,type)
116#define cgs_irq_put(dev,client_id,src_id,type) \
117 CGS_OS_CALL(irq_put,dev,client_id,src_id,type)
118
119#endif /* _CGS_LINUX_H */
diff --git a/drivers/gpu/drm/amd/include/dm_pp_interface.h b/drivers/gpu/drm/amd/include/dm_pp_interface.h
index 721473199921..7852952d1fde 100644
--- a/drivers/gpu/drm/amd/include/dm_pp_interface.h
+++ b/drivers/gpu/drm/amd/include/dm_pp_interface.h
@@ -23,7 +23,7 @@
23#ifndef _DM_PP_INTERFACE_ 23#ifndef _DM_PP_INTERFACE_
24#define _DM_PP_INTERFACE_ 24#define _DM_PP_INTERFACE_
25 25
26#define PP_MAX_CLOCK_LEVELS 8 26#define PP_MAX_CLOCK_LEVELS 16
27 27
28enum amd_pp_display_config_type{ 28enum amd_pp_display_config_type{
29 AMD_PP_DisplayConfigType_None = 0, 29 AMD_PP_DisplayConfigType_None = 0,
diff --git a/drivers/gpu/drm/amd/powerplay/amd_powerplay.c b/drivers/gpu/drm/amd/powerplay/amd_powerplay.c
index 3da3dccd13e2..7e8ad30d98e2 100644
--- a/drivers/gpu/drm/amd/powerplay/amd_powerplay.c
+++ b/drivers/gpu/drm/amd/powerplay/amd_powerplay.c
@@ -117,6 +117,8 @@ static int pp_sw_init(void *handle)
117 117
118 ret = hwmgr->smumgr_funcs->smu_init(hwmgr); 118 ret = hwmgr->smumgr_funcs->smu_init(hwmgr);
119 119
120 phm_register_irq_handlers(hwmgr);
121
120 pr_debug("amdgpu: powerplay sw initialized\n"); 122 pr_debug("amdgpu: powerplay sw initialized\n");
121 } 123 }
122 124
@@ -286,6 +288,12 @@ static int pp_resume(void *handle)
286 return hwmgr_hw_resume(hwmgr); 288 return hwmgr_hw_resume(hwmgr);
287} 289}
288 290
291static int pp_set_clockgating_state(void *handle,
292 enum amd_clockgating_state state)
293{
294 return 0;
295}
296
289static const struct amd_ip_funcs pp_ip_funcs = { 297static const struct amd_ip_funcs pp_ip_funcs = {
290 .name = "powerplay", 298 .name = "powerplay",
291 .early_init = pp_early_init, 299 .early_init = pp_early_init,
@@ -300,7 +308,7 @@ static const struct amd_ip_funcs pp_ip_funcs = {
300 .is_idle = pp_is_idle, 308 .is_idle = pp_is_idle,
301 .wait_for_idle = pp_wait_for_idle, 309 .wait_for_idle = pp_wait_for_idle,
302 .soft_reset = pp_sw_reset, 310 .soft_reset = pp_sw_reset,
303 .set_clockgating_state = NULL, 311 .set_clockgating_state = pp_set_clockgating_state,
304 .set_powergating_state = pp_set_powergating_state, 312 .set_powergating_state = pp_set_powergating_state,
305}; 313};
306 314
@@ -732,7 +740,7 @@ static int amd_powerplay_reset(void *handle)
732 if (ret) 740 if (ret)
733 return ret; 741 return ret;
734 742
735 ret = pp_hw_fini(hwmgr); 743 ret = hwmgr_hw_fini(hwmgr);
736 if (ret) 744 if (ret)
737 return ret; 745 return ret;
738 746
diff --git a/drivers/gpu/drm/amd/powerplay/hwmgr/Makefile b/drivers/gpu/drm/amd/powerplay/hwmgr/Makefile
index f868b955da92..faf9c880e4f7 100644
--- a/drivers/gpu/drm/amd/powerplay/hwmgr/Makefile
+++ b/drivers/gpu/drm/amd/powerplay/hwmgr/Makefile
@@ -31,6 +31,8 @@ HARDWARE_MGR = hwmgr.o processpptables.o \
31 smu7_clockpowergating.o \ 31 smu7_clockpowergating.o \
32 vega10_processpptables.o vega10_hwmgr.o vega10_powertune.o \ 32 vega10_processpptables.o vega10_hwmgr.o vega10_powertune.o \
33 vega10_thermal.o smu10_hwmgr.o pp_psm.o\ 33 vega10_thermal.o smu10_hwmgr.o pp_psm.o\
34 vega12_processpptables.o vega12_hwmgr.o \
35 vega12_powertune.o vega12_thermal.o \
34 pp_overdriver.o smu_helper.o 36 pp_overdriver.o smu_helper.o
35 37
36AMD_PP_HWMGR = $(addprefix $(AMD_PP_PATH)/hwmgr/,$(HARDWARE_MGR)) 38AMD_PP_HWMGR = $(addprefix $(AMD_PP_PATH)/hwmgr/,$(HARDWARE_MGR))
diff --git a/drivers/gpu/drm/amd/powerplay/hwmgr/hardwaremanager.c b/drivers/gpu/drm/amd/powerplay/hwmgr/hardwaremanager.c
index b784131d0f87..ae2e9339dd6b 100644
--- a/drivers/gpu/drm/amd/powerplay/hwmgr/hardwaremanager.c
+++ b/drivers/gpu/drm/amd/powerplay/hwmgr/hardwaremanager.c
@@ -202,12 +202,12 @@ int phm_stop_thermal_controller(struct pp_hwmgr *hwmgr)
202 return hwmgr->hwmgr_func->stop_thermal_controller(hwmgr); 202 return hwmgr->hwmgr_func->stop_thermal_controller(hwmgr);
203} 203}
204 204
205int phm_register_thermal_interrupt(struct pp_hwmgr *hwmgr, const void *info) 205int phm_register_irq_handlers(struct pp_hwmgr *hwmgr)
206{ 206{
207 PHM_FUNC_CHECK(hwmgr); 207 PHM_FUNC_CHECK(hwmgr);
208 208
209 if (hwmgr->hwmgr_func->register_internal_thermal_interrupt != NULL) 209 if (hwmgr->hwmgr_func->register_irq_handlers != NULL)
210 return hwmgr->hwmgr_func->register_internal_thermal_interrupt(hwmgr, info); 210 return hwmgr->hwmgr_func->register_irq_handlers(hwmgr);
211 211
212 return 0; 212 return 0;
213} 213}
diff --git a/drivers/gpu/drm/amd/powerplay/hwmgr/hwmgr.c b/drivers/gpu/drm/amd/powerplay/hwmgr/hwmgr.c
index 229030027f3e..42982055b161 100644
--- a/drivers/gpu/drm/amd/powerplay/hwmgr/hwmgr.c
+++ b/drivers/gpu/drm/amd/powerplay/hwmgr/hwmgr.c
@@ -41,11 +41,13 @@ extern const struct pp_smumgr_func tonga_smu_funcs;
41extern const struct pp_smumgr_func fiji_smu_funcs; 41extern const struct pp_smumgr_func fiji_smu_funcs;
42extern const struct pp_smumgr_func polaris10_smu_funcs; 42extern const struct pp_smumgr_func polaris10_smu_funcs;
43extern const struct pp_smumgr_func vega10_smu_funcs; 43extern const struct pp_smumgr_func vega10_smu_funcs;
44extern const struct pp_smumgr_func vega12_smu_funcs;
44extern const struct pp_smumgr_func smu10_smu_funcs; 45extern const struct pp_smumgr_func smu10_smu_funcs;
45 46
46extern int smu7_init_function_pointers(struct pp_hwmgr *hwmgr); 47extern int smu7_init_function_pointers(struct pp_hwmgr *hwmgr);
47extern int smu8_init_function_pointers(struct pp_hwmgr *hwmgr); 48extern int smu8_init_function_pointers(struct pp_hwmgr *hwmgr);
48extern int vega10_hwmgr_init(struct pp_hwmgr *hwmgr); 49extern int vega10_hwmgr_init(struct pp_hwmgr *hwmgr);
50extern int vega12_hwmgr_init(struct pp_hwmgr *hwmgr);
49extern int smu10_init_function_pointers(struct pp_hwmgr *hwmgr); 51extern int smu10_init_function_pointers(struct pp_hwmgr *hwmgr);
50 52
51static int polaris_set_asic_special_caps(struct pp_hwmgr *hwmgr); 53static int polaris_set_asic_special_caps(struct pp_hwmgr *hwmgr);
@@ -56,50 +58,6 @@ static int tonga_set_asic_special_caps(struct pp_hwmgr *hwmgr);
56static int topaz_set_asic_special_caps(struct pp_hwmgr *hwmgr); 58static int topaz_set_asic_special_caps(struct pp_hwmgr *hwmgr);
57static int ci_set_asic_special_caps(struct pp_hwmgr *hwmgr); 59static int ci_set_asic_special_caps(struct pp_hwmgr *hwmgr);
58 60
59static int phm_thermal_l2h_irq(void *private_data,
60 unsigned src_id, const uint32_t *iv_entry)
61{
62 struct pp_hwmgr *hwmgr = (struct pp_hwmgr *)private_data;
63 struct amdgpu_device *adev = hwmgr->adev;
64
65 pr_warn("GPU over temperature range detected on PCIe %d:%d.%d!\n",
66 PCI_BUS_NUM(adev->pdev->devfn),
67 PCI_SLOT(adev->pdev->devfn),
68 PCI_FUNC(adev->pdev->devfn));
69 return 0;
70}
71
72static int phm_thermal_h2l_irq(void *private_data,
73 unsigned src_id, const uint32_t *iv_entry)
74{
75 struct pp_hwmgr *hwmgr = (struct pp_hwmgr *)private_data;
76 struct amdgpu_device *adev = hwmgr->adev;
77
78 pr_warn("GPU under temperature range detected on PCIe %d:%d.%d!\n",
79 PCI_BUS_NUM(adev->pdev->devfn),
80 PCI_SLOT(adev->pdev->devfn),
81 PCI_FUNC(adev->pdev->devfn));
82 return 0;
83}
84
85static int phm_ctf_irq(void *private_data,
86 unsigned src_id, const uint32_t *iv_entry)
87{
88 struct pp_hwmgr *hwmgr = (struct pp_hwmgr *)private_data;
89 struct amdgpu_device *adev = hwmgr->adev;
90
91 pr_warn("GPU Critical Temperature Fault detected on PCIe %d:%d.%d!\n",
92 PCI_BUS_NUM(adev->pdev->devfn),
93 PCI_SLOT(adev->pdev->devfn),
94 PCI_FUNC(adev->pdev->devfn));
95 return 0;
96}
97
98static const struct cgs_irq_src_funcs thermal_irq_src[3] = {
99 { .handler = phm_thermal_l2h_irq },
100 { .handler = phm_thermal_h2l_irq },
101 { .handler = phm_ctf_irq }
102};
103 61
104static void hwmgr_init_workload_prority(struct pp_hwmgr *hwmgr) 62static void hwmgr_init_workload_prority(struct pp_hwmgr *hwmgr)
105{ 63{
@@ -186,6 +144,10 @@ int hwmgr_early_init(struct pp_hwmgr *hwmgr)
186 hwmgr->smumgr_funcs = &vega10_smu_funcs; 144 hwmgr->smumgr_funcs = &vega10_smu_funcs;
187 vega10_hwmgr_init(hwmgr); 145 vega10_hwmgr_init(hwmgr);
188 break; 146 break;
147 case CHIP_VEGA12:
148 hwmgr->smumgr_funcs = &vega12_smu_funcs;
149 vega12_hwmgr_init(hwmgr);
150 break;
189 default: 151 default:
190 return -EINVAL; 152 return -EINVAL;
191 } 153 }
@@ -244,10 +206,6 @@ int hwmgr_hw_init(struct pp_hwmgr *hwmgr)
244 if (ret) 206 if (ret)
245 goto err2; 207 goto err2;
246 208
247 ret = phm_register_thermal_interrupt(hwmgr, &thermal_irq_src);
248 if (ret)
249 goto err2;
250
251 return 0; 209 return 0;
252err2: 210err2:
253 if (hwmgr->hwmgr_func->backend_fini) 211 if (hwmgr->hwmgr_func->backend_fini)
diff --git a/drivers/gpu/drm/amd/powerplay/hwmgr/pp_psm.c b/drivers/gpu/drm/amd/powerplay/hwmgr/pp_psm.c
index d0ef8f9c1361..0f2851b5b368 100644
--- a/drivers/gpu/drm/amd/powerplay/hwmgr/pp_psm.c
+++ b/drivers/gpu/drm/amd/powerplay/hwmgr/pp_psm.c
@@ -35,16 +35,21 @@ int psm_init_power_state_table(struct pp_hwmgr *hwmgr)
35 int size; 35 int size;
36 36
37 if (hwmgr->hwmgr_func->get_num_of_pp_table_entries == NULL) 37 if (hwmgr->hwmgr_func->get_num_of_pp_table_entries == NULL)
38 return -EINVAL; 38 return 0;
39 39
40 if (hwmgr->hwmgr_func->get_power_state_size == NULL) 40 if (hwmgr->hwmgr_func->get_power_state_size == NULL)
41 return -EINVAL; 41 return 0;
42 42
43 hwmgr->num_ps = table_entries = hwmgr->hwmgr_func->get_num_of_pp_table_entries(hwmgr); 43 hwmgr->num_ps = table_entries = hwmgr->hwmgr_func->get_num_of_pp_table_entries(hwmgr);
44 44
45 hwmgr->ps_size = size = hwmgr->hwmgr_func->get_power_state_size(hwmgr) + 45 hwmgr->ps_size = size = hwmgr->hwmgr_func->get_power_state_size(hwmgr) +
46 sizeof(struct pp_power_state); 46 sizeof(struct pp_power_state);
47 47
48 if (table_entries == 0 || size == 0) {
49 pr_warn("Please check whether power state management is suppported on this asic\n");
50 return 0;
51 }
52
48 hwmgr->ps = kzalloc(size * table_entries, GFP_KERNEL); 53 hwmgr->ps = kzalloc(size * table_entries, GFP_KERNEL);
49 if (hwmgr->ps == NULL) 54 if (hwmgr->ps == NULL)
50 return -ENOMEM; 55 return -ENOMEM;
@@ -91,6 +96,9 @@ int psm_fini_power_state_table(struct pp_hwmgr *hwmgr)
91 if (hwmgr == NULL) 96 if (hwmgr == NULL)
92 return -EINVAL; 97 return -EINVAL;
93 98
99 if (!hwmgr->ps)
100 return 0;
101
94 kfree(hwmgr->current_ps); 102 kfree(hwmgr->current_ps);
95 kfree(hwmgr->request_ps); 103 kfree(hwmgr->request_ps);
96 kfree(hwmgr->ps); 104 kfree(hwmgr->ps);
@@ -167,6 +175,9 @@ int psm_set_boot_states(struct pp_hwmgr *hwmgr)
167 unsigned long state_id; 175 unsigned long state_id;
168 int ret = -EINVAL; 176 int ret = -EINVAL;
169 177
178 if (!hwmgr->ps)
179 return 0;
180
170 if (!psm_get_state_by_classification(hwmgr, PP_StateClassificationFlag_Boot, 181 if (!psm_get_state_by_classification(hwmgr, PP_StateClassificationFlag_Boot,
171 &state_id)) 182 &state_id))
172 ret = psm_set_states(hwmgr, state_id); 183 ret = psm_set_states(hwmgr, state_id);
@@ -179,6 +190,9 @@ int psm_set_performance_states(struct pp_hwmgr *hwmgr)
179 unsigned long state_id; 190 unsigned long state_id;
180 int ret = -EINVAL; 191 int ret = -EINVAL;
181 192
193 if (!hwmgr->ps)
194 return 0;
195
182 if (!psm_get_ui_state(hwmgr, PP_StateUILabel_Performance, 196 if (!psm_get_ui_state(hwmgr, PP_StateUILabel_Performance,
183 &state_id)) 197 &state_id))
184 ret = psm_set_states(hwmgr, state_id); 198 ret = psm_set_states(hwmgr, state_id);
@@ -193,6 +207,9 @@ int psm_set_user_performance_state(struct pp_hwmgr *hwmgr,
193 int table_entries; 207 int table_entries;
194 int i; 208 int i;
195 209
210 if (!hwmgr->ps)
211 return 0;
212
196 table_entries = hwmgr->num_ps; 213 table_entries = hwmgr->num_ps;
197 *state = hwmgr->ps; 214 *state = hwmgr->ps;
198 215
@@ -214,19 +231,12 @@ restart_search:
214 return -EINVAL; 231 return -EINVAL;
215} 232}
216 233
217int psm_adjust_power_state_dynamic(struct pp_hwmgr *hwmgr, bool skip, 234static void power_state_management(struct pp_hwmgr *hwmgr,
218 struct pp_power_state *new_ps) 235 struct pp_power_state *new_ps)
219{ 236{
220 struct pp_power_state *pcurrent; 237 struct pp_power_state *pcurrent;
221 struct pp_power_state *requested; 238 struct pp_power_state *requested;
222 bool equal; 239 bool equal;
223 uint32_t index;
224 long workload;
225
226 if (skip)
227 return 0;
228
229 phm_display_configuration_changed(hwmgr);
230 240
231 if (new_ps != NULL) 241 if (new_ps != NULL)
232 requested = new_ps; 242 requested = new_ps;
@@ -244,8 +254,24 @@ int psm_adjust_power_state_dynamic(struct pp_hwmgr *hwmgr, bool skip,
244 phm_set_power_state(hwmgr, &pcurrent->hardware, &requested->hardware); 254 phm_set_power_state(hwmgr, &pcurrent->hardware, &requested->hardware);
245 memcpy(hwmgr->current_ps, hwmgr->request_ps, hwmgr->ps_size); 255 memcpy(hwmgr->current_ps, hwmgr->request_ps, hwmgr->ps_size);
246 } 256 }
257}
258
259int psm_adjust_power_state_dynamic(struct pp_hwmgr *hwmgr, bool skip,
260 struct pp_power_state *new_ps)
261{
262 uint32_t index;
263 long workload;
264
265 if (skip)
266 return 0;
267
268 phm_display_configuration_changed(hwmgr);
269
270 if (hwmgr->ps)
271 power_state_management(hwmgr, new_ps);
247 272
248 phm_notify_smc_display_config_after_ps_adjustment(hwmgr); 273 phm_notify_smc_display_config_after_ps_adjustment(hwmgr);
274
249 if (!phm_force_dpm_levels(hwmgr, hwmgr->request_dpm_level)) 275 if (!phm_force_dpm_levels(hwmgr, hwmgr->request_dpm_level))
250 hwmgr->dpm_level = hwmgr->request_dpm_level; 276 hwmgr->dpm_level = hwmgr->request_dpm_level;
251 277
diff --git a/drivers/gpu/drm/amd/powerplay/hwmgr/ppatomfwctrl.c b/drivers/gpu/drm/amd/powerplay/hwmgr/ppatomfwctrl.c
index 560c1c159fcc..55f9b30513ff 100644
--- a/drivers/gpu/drm/amd/powerplay/hwmgr/ppatomfwctrl.c
+++ b/drivers/gpu/drm/amd/powerplay/hwmgr/ppatomfwctrl.c
@@ -532,6 +532,7 @@ int pp_atomfwctrl_get_vbios_bootup_values(struct pp_hwmgr *hwmgr,
532 boot_values->usVddci = info->bootup_vddci_mv; 532 boot_values->usVddci = info->bootup_vddci_mv;
533 boot_values->usMvddc = info->bootup_mvddc_mv; 533 boot_values->usMvddc = info->bootup_mvddc_mv;
534 boot_values->usVddGfx = info->bootup_vddgfx_mv; 534 boot_values->usVddGfx = info->bootup_vddgfx_mv;
535 boot_values->ucCoolingID = info->coolingsolution_id;
535 boot_values->ulSocClk = 0; 536 boot_values->ulSocClk = 0;
536 boot_values->ulDCEFClk = 0; 537 boot_values->ulDCEFClk = 0;
537 538
@@ -543,3 +544,89 @@ int pp_atomfwctrl_get_vbios_bootup_values(struct pp_hwmgr *hwmgr,
543 544
544 return 0; 545 return 0;
545} 546}
547
548int pp_atomfwctrl_get_smc_dpm_information(struct pp_hwmgr *hwmgr,
549 struct pp_atomfwctrl_smc_dpm_parameters *param)
550{
551 struct atom_smc_dpm_info_v4_1 *info;
552 uint16_t ix;
553
554 ix = GetIndexIntoMasterDataTable(smc_dpm_info);
555 info = (struct atom_smc_dpm_info_v4_1 *)
556 cgs_atom_get_data_table(hwmgr->device,
557 ix, NULL, NULL, NULL);
558 if (!info) {
559 pr_info("Error retrieving BIOS Table Address!");
560 return -EINVAL;
561 }
562
563 param->liquid1_i2c_address = info->liquid1_i2c_address;
564 param->liquid2_i2c_address = info->liquid2_i2c_address;
565 param->vr_i2c_address = info->vr_i2c_address;
566 param->plx_i2c_address = info->plx_i2c_address;
567
568 param->liquid_i2c_linescl = info->liquid_i2c_linescl;
569 param->liquid_i2c_linesda = info->liquid_i2c_linesda;
570 param->vr_i2c_linescl = info->vr_i2c_linescl;
571 param->vr_i2c_linesda = info->vr_i2c_linesda;
572
573 param->plx_i2c_linescl = info->plx_i2c_linescl;
574 param->plx_i2c_linesda = info->plx_i2c_linesda;
575 param->vrsensorpresent = info->vrsensorpresent;
576 param->liquidsensorpresent = info->liquidsensorpresent;
577
578 param->maxvoltagestepgfx = info->maxvoltagestepgfx;
579 param->maxvoltagestepsoc = info->maxvoltagestepsoc;
580
581 param->vddgfxvrmapping = info->vddgfxvrmapping;
582 param->vddsocvrmapping = info->vddsocvrmapping;
583 param->vddmem0vrmapping = info->vddmem0vrmapping;
584 param->vddmem1vrmapping = info->vddmem1vrmapping;
585
586 param->gfxulvphasesheddingmask = info->gfxulvphasesheddingmask;
587 param->soculvphasesheddingmask = info->soculvphasesheddingmask;
588
589 param->gfxmaxcurrent = info->gfxmaxcurrent;
590 param->gfxoffset = info->gfxoffset;
591 param->padding_telemetrygfx = info->padding_telemetrygfx;
592
593 param->socmaxcurrent = info->socmaxcurrent;
594 param->socoffset = info->socoffset;
595 param->padding_telemetrysoc = info->padding_telemetrysoc;
596
597 param->mem0maxcurrent = info->mem0maxcurrent;
598 param->mem0offset = info->mem0offset;
599 param->padding_telemetrymem0 = info->padding_telemetrymem0;
600
601 param->mem1maxcurrent = info->mem1maxcurrent;
602 param->mem1offset = info->mem1offset;
603 param->padding_telemetrymem1 = info->padding_telemetrymem1;
604
605 param->acdcgpio = info->acdcgpio;
606 param->acdcpolarity = info->acdcpolarity;
607 param->vr0hotgpio = info->vr0hotgpio;
608 param->vr0hotpolarity = info->vr0hotpolarity;
609
610 param->vr1hotgpio = info->vr1hotgpio;
611 param->vr1hotpolarity = info->vr1hotpolarity;
612 param->padding1 = info->padding1;
613 param->padding2 = info->padding2;
614
615 param->ledpin0 = info->ledpin0;
616 param->ledpin1 = info->ledpin1;
617 param->ledpin2 = info->ledpin2;
618
619 param->gfxclkspreadenabled = info->gfxclkspreadenabled;
620 param->gfxclkspreadpercent = info->gfxclkspreadpercent;
621 param->gfxclkspreadfreq = info->gfxclkspreadfreq;
622
623 param->uclkspreadenabled = info->uclkspreadenabled;
624 param->uclkspreadpercent = info->uclkspreadpercent;
625 param->uclkspreadfreq = info->uclkspreadfreq;
626
627 param->socclkspreadenabled = info->socclkspreadenabled;
628 param->socclkspreadpercent = info->socclkspreadpercent;
629 param->socclkspreadfreq = info->socclkspreadfreq;
630
631 return 0;
632}
diff --git a/drivers/gpu/drm/amd/powerplay/hwmgr/ppatomfwctrl.h b/drivers/gpu/drm/amd/powerplay/hwmgr/ppatomfwctrl.h
index 8e6b1f0ddebc..a957d8f08029 100644
--- a/drivers/gpu/drm/amd/powerplay/hwmgr/ppatomfwctrl.h
+++ b/drivers/gpu/drm/amd/powerplay/hwmgr/ppatomfwctrl.h
@@ -140,6 +140,69 @@ struct pp_atomfwctrl_bios_boot_up_values {
140 uint16_t usVddci; 140 uint16_t usVddci;
141 uint16_t usMvddc; 141 uint16_t usMvddc;
142 uint16_t usVddGfx; 142 uint16_t usVddGfx;
143 uint8_t ucCoolingID;
144};
145
146struct pp_atomfwctrl_smc_dpm_parameters
147{
148 uint8_t liquid1_i2c_address;
149 uint8_t liquid2_i2c_address;
150 uint8_t vr_i2c_address;
151 uint8_t plx_i2c_address;
152 uint8_t liquid_i2c_linescl;
153 uint8_t liquid_i2c_linesda;
154 uint8_t vr_i2c_linescl;
155 uint8_t vr_i2c_linesda;
156 uint8_t plx_i2c_linescl;
157 uint8_t plx_i2c_linesda;
158 uint8_t vrsensorpresent;
159 uint8_t liquidsensorpresent;
160 uint16_t maxvoltagestepgfx;
161 uint16_t maxvoltagestepsoc;
162 uint8_t vddgfxvrmapping;
163 uint8_t vddsocvrmapping;
164 uint8_t vddmem0vrmapping;
165 uint8_t vddmem1vrmapping;
166 uint8_t gfxulvphasesheddingmask;
167 uint8_t soculvphasesheddingmask;
168
169 uint16_t gfxmaxcurrent;
170 uint8_t gfxoffset;
171 uint8_t padding_telemetrygfx;
172 uint16_t socmaxcurrent;
173 uint8_t socoffset;
174 uint8_t padding_telemetrysoc;
175 uint16_t mem0maxcurrent;
176 uint8_t mem0offset;
177 uint8_t padding_telemetrymem0;
178 uint16_t mem1maxcurrent;
179 uint8_t mem1offset;
180 uint8_t padding_telemetrymem1;
181
182 uint8_t acdcgpio;
183 uint8_t acdcpolarity;
184 uint8_t vr0hotgpio;
185 uint8_t vr0hotpolarity;
186 uint8_t vr1hotgpio;
187 uint8_t vr1hotpolarity;
188 uint8_t padding1;
189 uint8_t padding2;
190
191 uint8_t ledpin0;
192 uint8_t ledpin1;
193 uint8_t ledpin2;
194
195 uint8_t gfxclkspreadenabled;
196 uint8_t gfxclkspreadpercent;
197 uint16_t gfxclkspreadfreq;
198
199 uint8_t uclkspreadenabled;
200 uint8_t uclkspreadpercent;
201 uint16_t uclkspreadfreq;
202
203 uint8_t socclkspreadenabled;
204 uint8_t socclkspreadpercent;
205 uint16_t socclkspreadfreq;
143}; 206};
144 207
145int pp_atomfwctrl_get_gpu_pll_dividers_vega10(struct pp_hwmgr *hwmgr, 208int pp_atomfwctrl_get_gpu_pll_dividers_vega10(struct pp_hwmgr *hwmgr,
@@ -161,6 +224,8 @@ int pp_atomfwctrl_get_gpio_information(struct pp_hwmgr *hwmgr,
161 224
162int pp_atomfwctrl_get_vbios_bootup_values(struct pp_hwmgr *hwmgr, 225int pp_atomfwctrl_get_vbios_bootup_values(struct pp_hwmgr *hwmgr,
163 struct pp_atomfwctrl_bios_boot_up_values *boot_values); 226 struct pp_atomfwctrl_bios_boot_up_values *boot_values);
227int pp_atomfwctrl_get_smc_dpm_information(struct pp_hwmgr *hwmgr,
228 struct pp_atomfwctrl_smc_dpm_parameters *param);
164 229
165#endif 230#endif
166 231
diff --git a/drivers/gpu/drm/amd/powerplay/hwmgr/smu7_hwmgr.c b/drivers/gpu/drm/amd/powerplay/hwmgr/smu7_hwmgr.c
index 7a87209f7258..2b0c366d6149 100644
--- a/drivers/gpu/drm/amd/powerplay/hwmgr/smu7_hwmgr.c
+++ b/drivers/gpu/drm/amd/powerplay/hwmgr/smu7_hwmgr.c
@@ -833,6 +833,7 @@ static int smu7_odn_initial_default_setting(struct pp_hwmgr *hwmgr)
833 833
834 struct phm_ppt_v1_clock_voltage_dependency_table *dep_sclk_table; 834 struct phm_ppt_v1_clock_voltage_dependency_table *dep_sclk_table;
835 struct phm_ppt_v1_clock_voltage_dependency_table *dep_mclk_table; 835 struct phm_ppt_v1_clock_voltage_dependency_table *dep_mclk_table;
836 struct phm_odn_performance_level *entries;
836 837
837 if (table_info == NULL) 838 if (table_info == NULL)
838 return -EINVAL; 839 return -EINVAL;
@@ -842,11 +843,11 @@ static int smu7_odn_initial_default_setting(struct pp_hwmgr *hwmgr)
842 843
843 odn_table->odn_core_clock_dpm_levels.num_of_pl = 844 odn_table->odn_core_clock_dpm_levels.num_of_pl =
844 data->golden_dpm_table.sclk_table.count; 845 data->golden_dpm_table.sclk_table.count;
846 entries = odn_table->odn_core_clock_dpm_levels.entries;
845 for (i=0; i<data->golden_dpm_table.sclk_table.count; i++) { 847 for (i=0; i<data->golden_dpm_table.sclk_table.count; i++) {
846 odn_table->odn_core_clock_dpm_levels.entries[i].clock = 848 entries[i].clock = data->golden_dpm_table.sclk_table.dpm_levels[i].value;
847 data->golden_dpm_table.sclk_table.dpm_levels[i].value; 849 entries[i].enabled = true;
848 odn_table->odn_core_clock_dpm_levels.entries[i].enabled = true; 850 entries[i].vddc = dep_sclk_table->entries[i].vddc;
849 odn_table->odn_core_clock_dpm_levels.entries[i].vddc = dep_sclk_table->entries[i].vddc;
850 } 851 }
851 852
852 smu7_get_voltage_dependency_table(dep_sclk_table, 853 smu7_get_voltage_dependency_table(dep_sclk_table,
@@ -854,11 +855,11 @@ static int smu7_odn_initial_default_setting(struct pp_hwmgr *hwmgr)
854 855
855 odn_table->odn_memory_clock_dpm_levels.num_of_pl = 856 odn_table->odn_memory_clock_dpm_levels.num_of_pl =
856 data->golden_dpm_table.mclk_table.count; 857 data->golden_dpm_table.mclk_table.count;
857 for (i=0; i<data->golden_dpm_table.sclk_table.count; i++) { 858 entries = odn_table->odn_memory_clock_dpm_levels.entries;
858 odn_table->odn_memory_clock_dpm_levels.entries[i].clock = 859 for (i=0; i<data->golden_dpm_table.mclk_table.count; i++) {
859 data->golden_dpm_table.mclk_table.dpm_levels[i].value; 860 entries[i].clock = data->golden_dpm_table.mclk_table.dpm_levels[i].value;
860 odn_table->odn_memory_clock_dpm_levels.entries[i].enabled = true; 861 entries[i].enabled = true;
861 odn_table->odn_memory_clock_dpm_levels.entries[i].vddc = dep_mclk_table->entries[i].vddc; 862 entries[i].vddc = dep_mclk_table->entries[i].vddc;
862 } 863 }
863 864
864 smu7_get_voltage_dependency_table(dep_mclk_table, 865 smu7_get_voltage_dependency_table(dep_mclk_table,
@@ -891,30 +892,6 @@ static int smu7_setup_default_dpm_tables(struct pp_hwmgr *hwmgr)
891 return 0; 892 return 0;
892} 893}
893 894
894uint32_t smu7_get_xclk(struct pp_hwmgr *hwmgr)
895{
896 uint32_t reference_clock, tmp;
897 struct cgs_display_info info = {0};
898 struct cgs_mode_info mode_info = {0};
899
900 info.mode_info = &mode_info;
901
902 tmp = PHM_READ_VFPF_INDIRECT_FIELD(hwmgr->device, CGS_IND_REG__SMC, CG_CLKPIN_CNTL_2, MUX_TCLK_TO_XCLK);
903
904 if (tmp)
905 return TCLK;
906
907 cgs_get_active_displays_info(hwmgr->device, &info);
908 reference_clock = mode_info.ref_clock;
909
910 tmp = PHM_READ_VFPF_INDIRECT_FIELD(hwmgr->device, CGS_IND_REG__SMC, CG_CLKPIN_CNTL, XTALIN_DIVIDE);
911
912 if (0 != tmp)
913 return reference_clock / 4;
914
915 return reference_clock;
916}
917
918static int smu7_enable_vrhot_gpio_interrupt(struct pp_hwmgr *hwmgr) 895static int smu7_enable_vrhot_gpio_interrupt(struct pp_hwmgr *hwmgr)
919{ 896{
920 897
@@ -3970,7 +3947,8 @@ static int smu7_program_display_gap(struct pp_hwmgr *hwmgr)
3970 display_gap = PHM_SET_FIELD(display_gap, CG_DISPLAY_GAP_CNTL, DISP_GAP, (num_active_displays > 0) ? DISPLAY_GAP_VBLANK_OR_WM : DISPLAY_GAP_IGNORE); 3947 display_gap = PHM_SET_FIELD(display_gap, CG_DISPLAY_GAP_CNTL, DISP_GAP, (num_active_displays > 0) ? DISPLAY_GAP_VBLANK_OR_WM : DISPLAY_GAP_IGNORE);
3971 cgs_write_ind_register(hwmgr->device, CGS_IND_REG__SMC, ixCG_DISPLAY_GAP_CNTL, display_gap); 3948 cgs_write_ind_register(hwmgr->device, CGS_IND_REG__SMC, ixCG_DISPLAY_GAP_CNTL, display_gap);
3972 3949
3973 ref_clock = mode_info.ref_clock; 3950 ref_clock = amdgpu_asic_get_xclk((struct amdgpu_device *)hwmgr->adev);
3951
3974 refresh_rate = mode_info.refresh_rate; 3952 refresh_rate = mode_info.refresh_rate;
3975 3953
3976 if (0 == refresh_rate) 3954 if (0 == refresh_rate)
@@ -4021,9 +3999,35 @@ static int smu7_set_max_fan_rpm_output(struct pp_hwmgr *hwmgr, uint16_t us_max_f
4021 PPSMC_MSG_SetFanRpmMax, us_max_fan_rpm); 3999 PPSMC_MSG_SetFanRpmMax, us_max_fan_rpm);
4022} 4000}
4023 4001
4024static int smu7_register_internal_thermal_interrupt(struct pp_hwmgr *hwmgr, 4002static const struct amdgpu_irq_src_funcs smu7_irq_funcs = {
4025 const void *thermal_interrupt_info) 4003 .process = phm_irq_process,
4004};
4005
4006static int smu7_register_irq_handlers(struct pp_hwmgr *hwmgr)
4026{ 4007{
4008 struct amdgpu_irq_src *source =
4009 kzalloc(sizeof(struct amdgpu_irq_src), GFP_KERNEL);
4010
4011 if (!source)
4012 return -ENOMEM;
4013
4014 source->funcs = &smu7_irq_funcs;
4015
4016 amdgpu_irq_add_id((struct amdgpu_device *)(hwmgr->adev),
4017 AMDGPU_IH_CLIENTID_LEGACY,
4018 230,
4019 source);
4020 amdgpu_irq_add_id((struct amdgpu_device *)(hwmgr->adev),
4021 AMDGPU_IH_CLIENTID_LEGACY,
4022 231,
4023 source);
4024
4025 /* Register CTF(GPIO_19) interrupt */
4026 amdgpu_irq_add_id((struct amdgpu_device *)(hwmgr->adev),
4027 AMDGPU_IH_CLIENTID_LEGACY,
4028 83,
4029 source);
4030
4027 return 0; 4031 return 0;
4028} 4032}
4029 4033
@@ -4725,7 +4729,7 @@ static void smu7_check_dpm_table_updated(struct pp_hwmgr *hwmgr)
4725 } 4729 }
4726 } 4730 }
4727 4731
4728 for (i=0; i<data->dpm_table.sclk_table.count; i++) { 4732 for (i=0; i<data->dpm_table.mclk_table.count; i++) {
4729 if (odn_table->odn_memory_clock_dpm_levels.entries[i].clock != 4733 if (odn_table->odn_memory_clock_dpm_levels.entries[i].clock !=
4730 data->dpm_table.mclk_table.dpm_levels[i].value) { 4734 data->dpm_table.mclk_table.dpm_levels[i].value) {
4731 data->need_update_smu7_dpm_table |= DPMTABLE_OD_UPDATE_MCLK; 4735 data->need_update_smu7_dpm_table |= DPMTABLE_OD_UPDATE_MCLK;
@@ -5007,7 +5011,7 @@ static const struct pp_hwmgr_func smu7_hwmgr_funcs = {
5007 .get_fan_speed_rpm = smu7_fan_ctrl_get_fan_speed_rpm, 5011 .get_fan_speed_rpm = smu7_fan_ctrl_get_fan_speed_rpm,
5008 .set_fan_speed_rpm = smu7_fan_ctrl_set_fan_speed_rpm, 5012 .set_fan_speed_rpm = smu7_fan_ctrl_set_fan_speed_rpm,
5009 .uninitialize_thermal_controller = smu7_thermal_ctrl_uninitialize_thermal_controller, 5013 .uninitialize_thermal_controller = smu7_thermal_ctrl_uninitialize_thermal_controller,
5010 .register_internal_thermal_interrupt = smu7_register_internal_thermal_interrupt, 5014 .register_irq_handlers = smu7_register_irq_handlers,
5011 .check_smc_update_required_for_display_configuration = smu7_check_smc_update_required_for_display_configuration, 5015 .check_smc_update_required_for_display_configuration = smu7_check_smc_update_required_for_display_configuration,
5012 .check_states_equal = smu7_check_states_equal, 5016 .check_states_equal = smu7_check_states_equal,
5013 .set_fan_control_mode = smu7_set_fan_control_mode, 5017 .set_fan_control_mode = smu7_set_fan_control_mode,
diff --git a/drivers/gpu/drm/amd/powerplay/hwmgr/smu7_hwmgr.h b/drivers/gpu/drm/amd/powerplay/hwmgr/smu7_hwmgr.h
index 3bcfc61cd5a2..f40179c9ca97 100644
--- a/drivers/gpu/drm/amd/powerplay/hwmgr/smu7_hwmgr.h
+++ b/drivers/gpu/drm/amd/powerplay/hwmgr/smu7_hwmgr.h
@@ -361,7 +361,6 @@ enum SMU7_I2CLineID {
361#define SMU7_I2C_DDCVGACLK 0x4d 361#define SMU7_I2C_DDCVGACLK 0x4d
362 362
363#define SMU7_UNUSED_GPIO_PIN 0x7F 363#define SMU7_UNUSED_GPIO_PIN 0x7F
364uint32_t smu7_get_xclk(struct pp_hwmgr *hwmgr);
365uint8_t smu7_get_sleep_divider_id_from_clock(uint32_t clock, 364uint8_t smu7_get_sleep_divider_id_from_clock(uint32_t clock,
366 uint32_t clock_insr); 365 uint32_t clock_insr);
367#endif 366#endif
diff --git a/drivers/gpu/drm/amd/powerplay/hwmgr/smu7_thermal.c b/drivers/gpu/drm/amd/powerplay/hwmgr/smu7_thermal.c
index f6573ed0357d..44527755e747 100644
--- a/drivers/gpu/drm/amd/powerplay/hwmgr/smu7_thermal.c
+++ b/drivers/gpu/drm/amd/powerplay/hwmgr/smu7_thermal.c
@@ -95,7 +95,7 @@ int smu7_fan_ctrl_get_fan_speed_rpm(struct pp_hwmgr *hwmgr, uint32_t *speed)
95 if (tach_period == 0) 95 if (tach_period == 0)
96 return -EINVAL; 96 return -EINVAL;
97 97
98 crystal_clock_freq = smu7_get_xclk(hwmgr); 98 crystal_clock_freq = amdgpu_asic_get_xclk((struct amdgpu_device *)hwmgr->adev);
99 99
100 *speed = 60 * crystal_clock_freq * 10000 / tach_period; 100 *speed = 60 * crystal_clock_freq * 10000 / tach_period;
101 101
@@ -267,7 +267,7 @@ int smu7_fan_ctrl_set_fan_speed_rpm(struct pp_hwmgr *hwmgr, uint32_t speed)
267 if (PP_CAP(PHM_PlatformCaps_MicrocodeFanControl)) 267 if (PP_CAP(PHM_PlatformCaps_MicrocodeFanControl))
268 smu7_fan_ctrl_stop_smc_fan_control(hwmgr); 268 smu7_fan_ctrl_stop_smc_fan_control(hwmgr);
269 269
270 crystal_clock_freq = smu7_get_xclk(hwmgr); 270 crystal_clock_freq = amdgpu_asic_get_xclk((struct amdgpu_device *)hwmgr->adev);
271 271
272 tach_period = 60 * crystal_clock_freq * 10000 / (8 * speed); 272 tach_period = 60 * crystal_clock_freq * 10000 / (8 * speed);
273 273
@@ -308,7 +308,7 @@ int smu7_thermal_get_temperature(struct pp_hwmgr *hwmgr)
308* @exception PP_Result_BadInput if the input data is not valid. 308* @exception PP_Result_BadInput if the input data is not valid.
309*/ 309*/
310static int smu7_thermal_set_temperature_range(struct pp_hwmgr *hwmgr, 310static int smu7_thermal_set_temperature_range(struct pp_hwmgr *hwmgr,
311 uint32_t low_temp, uint32_t high_temp) 311 int low_temp, int high_temp)
312{ 312{
313 int low = SMU7_THERMAL_MINIMUM_ALERT_TEMP * 313 int low = SMU7_THERMAL_MINIMUM_ALERT_TEMP *
314 PP_TEMPERATURE_UNITS_PER_CENTIGRADES; 314 PP_TEMPERATURE_UNITS_PER_CENTIGRADES;
diff --git a/drivers/gpu/drm/amd/powerplay/hwmgr/smu_helper.c b/drivers/gpu/drm/amd/powerplay/hwmgr/smu_helper.c
index e11daf5cbf80..598122854ab5 100644
--- a/drivers/gpu/drm/amd/powerplay/hwmgr/smu_helper.c
+++ b/drivers/gpu/drm/amd/powerplay/hwmgr/smu_helper.c
@@ -534,3 +534,77 @@ int phm_get_voltage_evv_on_sclk(struct pp_hwmgr *hwmgr, uint8_t voltage_type,
534} 534}
535 535
536 536
537int phm_irq_process(struct amdgpu_device *adev,
538 struct amdgpu_irq_src *source,
539 struct amdgpu_iv_entry *entry)
540{
541 uint32_t client_id = entry->client_id;
542 uint32_t src_id = entry->src_id;
543
544 if (client_id == AMDGPU_IH_CLIENTID_LEGACY) {
545 if (src_id == 230)
546 pr_warn("GPU over temperature range detected on PCIe %d:%d.%d!\n",
547 PCI_BUS_NUM(adev->pdev->devfn),
548 PCI_SLOT(adev->pdev->devfn),
549 PCI_FUNC(adev->pdev->devfn));
550 else if (src_id == 231)
551 pr_warn("GPU under temperature range detected on PCIe %d:%d.%d!\n",
552 PCI_BUS_NUM(adev->pdev->devfn),
553 PCI_SLOT(adev->pdev->devfn),
554 PCI_FUNC(adev->pdev->devfn));
555 else if (src_id == 83)
556 pr_warn("GPU Critical Temperature Fault detected on PCIe %d:%d.%d!\n",
557 PCI_BUS_NUM(adev->pdev->devfn),
558 PCI_SLOT(adev->pdev->devfn),
559 PCI_FUNC(adev->pdev->devfn));
560 } else if (client_id == SOC15_IH_CLIENTID_THM) {
561 if (src_id == 0)
562 pr_warn("GPU over temperature range detected on PCIe %d:%d.%d!\n",
563 PCI_BUS_NUM(adev->pdev->devfn),
564 PCI_SLOT(adev->pdev->devfn),
565 PCI_FUNC(adev->pdev->devfn));
566 else
567 pr_warn("GPU under temperature range detected on PCIe %d:%d.%d!\n",
568 PCI_BUS_NUM(adev->pdev->devfn),
569 PCI_SLOT(adev->pdev->devfn),
570 PCI_FUNC(adev->pdev->devfn));
571 } else if (client_id == SOC15_IH_CLIENTID_ROM_SMUIO)
572 pr_warn("GPU Critical Temperature Fault detected on PCIe %d:%d.%d!\n",
573 PCI_BUS_NUM(adev->pdev->devfn),
574 PCI_SLOT(adev->pdev->devfn),
575 PCI_FUNC(adev->pdev->devfn));
576
577 return 0;
578}
579
580static const struct amdgpu_irq_src_funcs smu9_irq_funcs = {
581 .process = phm_irq_process,
582};
583
584int smu9_register_irq_handlers(struct pp_hwmgr *hwmgr)
585{
586 struct amdgpu_irq_src *source =
587 kzalloc(sizeof(struct amdgpu_irq_src), GFP_KERNEL);
588
589 if (!source)
590 return -ENOMEM;
591
592 source->funcs = &smu9_irq_funcs;
593
594 amdgpu_irq_add_id((struct amdgpu_device *)(hwmgr->adev),
595 SOC15_IH_CLIENTID_THM,
596 0,
597 source);
598 amdgpu_irq_add_id((struct amdgpu_device *)(hwmgr->adev),
599 SOC15_IH_CLIENTID_THM,
600 1,
601 source);
602
603 /* Register CTF(GPIO_19) interrupt */
604 amdgpu_irq_add_id((struct amdgpu_device *)(hwmgr->adev),
605 SOC15_IH_CLIENTID_ROM_SMUIO,
606 83,
607 source);
608
609 return 0;
610}
diff --git a/drivers/gpu/drm/amd/powerplay/hwmgr/smu_helper.h b/drivers/gpu/drm/amd/powerplay/hwmgr/smu_helper.h
index a1a491300348..d37d16e4b613 100644
--- a/drivers/gpu/drm/amd/powerplay/hwmgr/smu_helper.h
+++ b/drivers/gpu/drm/amd/powerplay/hwmgr/smu_helper.h
@@ -27,6 +27,9 @@ struct pp_atomctrl_voltage_table;
27struct pp_hwmgr; 27struct pp_hwmgr;
28struct phm_ppt_v1_voltage_lookup_table; 28struct phm_ppt_v1_voltage_lookup_table;
29 29
30uint8_t convert_to_vid(uint16_t vddc);
31uint16_t convert_to_vddc(uint8_t vid);
32
30extern int phm_wait_for_register_unequal(struct pp_hwmgr *hwmgr, 33extern int phm_wait_for_register_unequal(struct pp_hwmgr *hwmgr,
31 uint32_t index, 34 uint32_t index,
32 uint32_t value, uint32_t mask); 35 uint32_t value, uint32_t mask);
@@ -73,6 +76,12 @@ extern int phm_wait_on_indirect_register(struct pp_hwmgr *hwmgr,
73 uint32_t value, 76 uint32_t value,
74 uint32_t mask); 77 uint32_t mask);
75 78
79int phm_irq_process(struct amdgpu_device *adev,
80 struct amdgpu_irq_src *source,
81 struct amdgpu_iv_entry *entry);
82
83int smu9_register_irq_handlers(struct pp_hwmgr *hwmgr);
84
76#define PHM_FIELD_SHIFT(reg, field) reg##__##field##__SHIFT 85#define PHM_FIELD_SHIFT(reg, field) reg##__##field##__SHIFT
77#define PHM_FIELD_MASK(reg, field) reg##__##field##_MASK 86#define PHM_FIELD_MASK(reg, field) reg##__##field##_MASK
78 87
diff --git a/drivers/gpu/drm/amd/powerplay/hwmgr/vega10_hwmgr.c b/drivers/gpu/drm/amd/powerplay/hwmgr/vega10_hwmgr.c
index 2fcbb17b794d..7cbb56ba6fab 100644
--- a/drivers/gpu/drm/amd/powerplay/hwmgr/vega10_hwmgr.c
+++ b/drivers/gpu/drm/amd/powerplay/hwmgr/vega10_hwmgr.c
@@ -28,7 +28,6 @@
28 28
29#include "hwmgr.h" 29#include "hwmgr.h"
30#include "amd_powerplay.h" 30#include "amd_powerplay.h"
31#include "vega10_smumgr.h"
32#include "hardwaremanager.h" 31#include "hardwaremanager.h"
33#include "ppatomfwctrl.h" 32#include "ppatomfwctrl.h"
34#include "atomfirmware.h" 33#include "atomfirmware.h"
@@ -45,7 +44,6 @@
45#include "vega10_thermal.h" 44#include "vega10_thermal.h"
46#include "pp_debug.h" 45#include "pp_debug.h"
47#include "amd_pcie_helpers.h" 46#include "amd_pcie_helpers.h"
48#include "cgs_linux.h"
49#include "ppinterrupt.h" 47#include "ppinterrupt.h"
50#include "pp_overdriver.h" 48#include "pp_overdriver.h"
51#include "pp_thermal.h" 49#include "pp_thermal.h"
@@ -108,8 +106,7 @@ const struct vega10_power_state *cast_const_phw_vega10_power_state(
108 106
109static void vega10_set_default_registry_data(struct pp_hwmgr *hwmgr) 107static void vega10_set_default_registry_data(struct pp_hwmgr *hwmgr)
110{ 108{
111 struct vega10_hwmgr *data = 109 struct vega10_hwmgr *data = hwmgr->backend;
112 (struct vega10_hwmgr *)(hwmgr->backend);
113 110
114 data->registry_data.sclk_dpm_key_disabled = 111 data->registry_data.sclk_dpm_key_disabled =
115 hwmgr->feature_mask & PP_SCLK_DPM_MASK ? false : true; 112 hwmgr->feature_mask & PP_SCLK_DPM_MASK ? false : true;
@@ -186,8 +183,7 @@ static void vega10_set_default_registry_data(struct pp_hwmgr *hwmgr)
186 183
187static int vega10_set_features_platform_caps(struct pp_hwmgr *hwmgr) 184static int vega10_set_features_platform_caps(struct pp_hwmgr *hwmgr)
188{ 185{
189 struct vega10_hwmgr *data = 186 struct vega10_hwmgr *data = hwmgr->backend;
190 (struct vega10_hwmgr *)(hwmgr->backend);
191 struct phm_ppt_v2_information *table_info = 187 struct phm_ppt_v2_information *table_info =
192 (struct phm_ppt_v2_information *)hwmgr->pptable; 188 (struct phm_ppt_v2_information *)hwmgr->pptable;
193 struct amdgpu_device *adev = hwmgr->adev; 189 struct amdgpu_device *adev = hwmgr->adev;
@@ -297,7 +293,7 @@ static int vega10_set_features_platform_caps(struct pp_hwmgr *hwmgr)
297 293
298static void vega10_init_dpm_defaults(struct pp_hwmgr *hwmgr) 294static void vega10_init_dpm_defaults(struct pp_hwmgr *hwmgr)
299{ 295{
300 struct vega10_hwmgr *data = (struct vega10_hwmgr *)(hwmgr->backend); 296 struct vega10_hwmgr *data = hwmgr->backend;
301 int i; 297 int i;
302 uint32_t sub_vendor_id, hw_revision; 298 uint32_t sub_vendor_id, hw_revision;
303 struct amdgpu_device *adev = hwmgr->adev; 299 struct amdgpu_device *adev = hwmgr->adev;
@@ -427,7 +423,7 @@ static void vega10_init_dpm_defaults(struct pp_hwmgr *hwmgr)
427 data->smu_features[GNLD_VR0HOT].supported = true; 423 data->smu_features[GNLD_VR0HOT].supported = true;
428 424
429 smum_send_msg_to_smc(hwmgr, PPSMC_MSG_GetSmuVersion); 425 smum_send_msg_to_smc(hwmgr, PPSMC_MSG_GetSmuVersion);
430 vega10_read_arg_from_smc(hwmgr, &(hwmgr->smu_version)); 426 hwmgr->smu_version = smum_get_argument(hwmgr);
431 /* ACG firmware has major version 5 */ 427 /* ACG firmware has major version 5 */
432 if ((hwmgr->smu_version & 0xff000000) == 0x5000000) 428 if ((hwmgr->smu_version & 0xff000000) == 0x5000000)
433 data->smu_features[GNLD_ACG].supported = true; 429 data->smu_features[GNLD_ACG].supported = true;
@@ -485,7 +481,7 @@ static int vega10_get_socclk_for_voltage_evv(struct pp_hwmgr *hwmgr,
485*/ 481*/
486static int vega10_get_evv_voltages(struct pp_hwmgr *hwmgr) 482static int vega10_get_evv_voltages(struct pp_hwmgr *hwmgr)
487{ 483{
488 struct vega10_hwmgr *data = (struct vega10_hwmgr *)(hwmgr->backend); 484 struct vega10_hwmgr *data = hwmgr->backend;
489 uint16_t vv_id; 485 uint16_t vv_id;
490 uint32_t vddc = 0; 486 uint32_t vddc = 0;
491 uint16_t i, j; 487 uint16_t i, j;
@@ -676,7 +672,7 @@ static int vega10_complete_dependency_tables(struct pp_hwmgr *hwmgr)
676 struct phm_ppt_v2_information *table_info = 672 struct phm_ppt_v2_information *table_info =
677 (struct phm_ppt_v2_information *)(hwmgr->pptable); 673 (struct phm_ppt_v2_information *)(hwmgr->pptable);
678#ifdef PPLIB_VEGA10_EVV_SUPPORT 674#ifdef PPLIB_VEGA10_EVV_SUPPORT
679 struct vega10_hwmgr *data = (struct vega10_hwmgr *)(hwmgr->backend); 675 struct vega10_hwmgr *data = hwmgr->backend;
680 676
681 tmp_result = vega10_patch_lookup_table_with_leakage(hwmgr, 677 tmp_result = vega10_patch_lookup_table_with_leakage(hwmgr,
682 table_info->vddc_lookup_table, &(data->vddc_leakage)); 678 table_info->vddc_lookup_table, &(data->vddc_leakage));
@@ -879,8 +875,7 @@ static int vega10_hwmgr_backend_init(struct pp_hwmgr *hwmgr)
879 875
880static int vega10_init_sclk_threshold(struct pp_hwmgr *hwmgr) 876static int vega10_init_sclk_threshold(struct pp_hwmgr *hwmgr)
881{ 877{
882 struct vega10_hwmgr *data = 878 struct vega10_hwmgr *data = hwmgr->backend;
883 (struct vega10_hwmgr *)(hwmgr->backend);
884 879
885 data->low_sclk_interrupt_threshold = 0; 880 data->low_sclk_interrupt_threshold = 0;
886 881
@@ -889,8 +884,7 @@ static int vega10_init_sclk_threshold(struct pp_hwmgr *hwmgr)
889 884
890static int vega10_setup_dpm_led_config(struct pp_hwmgr *hwmgr) 885static int vega10_setup_dpm_led_config(struct pp_hwmgr *hwmgr)
891{ 886{
892 struct vega10_hwmgr *data = 887 struct vega10_hwmgr *data = hwmgr->backend;
893 (struct vega10_hwmgr *)(hwmgr->backend);
894 PPTable_t *pp_table = &(data->smc_state_table.pp_table); 888 PPTable_t *pp_table = &(data->smc_state_table.pp_table);
895 889
896 struct pp_atomfwctrl_voltage_table table; 890 struct pp_atomfwctrl_voltage_table table;
@@ -1093,7 +1087,7 @@ static void vega10_trim_voltage_table_to_fit_state_table(
1093*/ 1087*/
1094static int vega10_construct_voltage_tables(struct pp_hwmgr *hwmgr) 1088static int vega10_construct_voltage_tables(struct pp_hwmgr *hwmgr)
1095{ 1089{
1096 struct vega10_hwmgr *data = (struct vega10_hwmgr *)(hwmgr->backend); 1090 struct vega10_hwmgr *data = hwmgr->backend;
1097 struct phm_ppt_v2_information *table_info = 1091 struct phm_ppt_v2_information *table_info =
1098 (struct phm_ppt_v2_information *)hwmgr->pptable; 1092 (struct phm_ppt_v2_information *)hwmgr->pptable;
1099 int result; 1093 int result;
@@ -1181,8 +1175,7 @@ static void vega10_setup_default_single_dpm_table(struct pp_hwmgr *hwmgr,
1181} 1175}
1182static int vega10_setup_default_pcie_table(struct pp_hwmgr *hwmgr) 1176static int vega10_setup_default_pcie_table(struct pp_hwmgr *hwmgr)
1183{ 1177{
1184 struct vega10_hwmgr *data = 1178 struct vega10_hwmgr *data = hwmgr->backend;
1185 (struct vega10_hwmgr *)(hwmgr->backend);
1186 struct vega10_pcie_table *pcie_table = &(data->dpm_table.pcie_table); 1179 struct vega10_pcie_table *pcie_table = &(data->dpm_table.pcie_table);
1187 struct phm_ppt_v2_information *table_info = 1180 struct phm_ppt_v2_information *table_info =
1188 (struct phm_ppt_v2_information *)(hwmgr->pptable); 1181 (struct phm_ppt_v2_information *)(hwmgr->pptable);
@@ -1231,8 +1224,7 @@ static int vega10_setup_default_pcie_table(struct pp_hwmgr *hwmgr)
1231 */ 1224 */
1232static int vega10_setup_default_dpm_tables(struct pp_hwmgr *hwmgr) 1225static int vega10_setup_default_dpm_tables(struct pp_hwmgr *hwmgr)
1233{ 1226{
1234 struct vega10_hwmgr *data = 1227 struct vega10_hwmgr *data = hwmgr->backend;
1235 (struct vega10_hwmgr *)(hwmgr->backend);
1236 struct phm_ppt_v2_information *table_info = 1228 struct phm_ppt_v2_information *table_info =
1237 (struct phm_ppt_v2_information *)(hwmgr->pptable); 1229 (struct phm_ppt_v2_information *)(hwmgr->pptable);
1238 struct vega10_single_dpm_table *dpm_table; 1230 struct vega10_single_dpm_table *dpm_table;
@@ -1432,8 +1424,7 @@ static int vega10_setup_default_dpm_tables(struct pp_hwmgr *hwmgr)
1432 */ 1424 */
1433static int vega10_populate_ulv_state(struct pp_hwmgr *hwmgr) 1425static int vega10_populate_ulv_state(struct pp_hwmgr *hwmgr)
1434{ 1426{
1435 struct vega10_hwmgr *data = 1427 struct vega10_hwmgr *data = hwmgr->backend;
1436 (struct vega10_hwmgr *)(hwmgr->backend);
1437 struct phm_ppt_v2_information *table_info = 1428 struct phm_ppt_v2_information *table_info =
1438 (struct phm_ppt_v2_information *)(hwmgr->pptable); 1429 (struct phm_ppt_v2_information *)(hwmgr->pptable);
1439 1430
@@ -1474,8 +1465,7 @@ static int vega10_populate_single_lclk_level(struct pp_hwmgr *hwmgr,
1474static int vega10_populate_smc_link_levels(struct pp_hwmgr *hwmgr) 1465static int vega10_populate_smc_link_levels(struct pp_hwmgr *hwmgr)
1475{ 1466{
1476 int result = -1; 1467 int result = -1;
1477 struct vega10_hwmgr *data = 1468 struct vega10_hwmgr *data = hwmgr->backend;
1478 (struct vega10_hwmgr *)(hwmgr->backend);
1479 PPTable_t *pp_table = &(data->smc_state_table.pp_table); 1469 PPTable_t *pp_table = &(data->smc_state_table.pp_table);
1480 struct vega10_pcie_table *pcie_table = 1470 struct vega10_pcie_table *pcie_table =
1481 &(data->dpm_table.pcie_table); 1471 &(data->dpm_table.pcie_table);
@@ -1526,8 +1516,7 @@ static int vega10_populate_single_gfx_level(struct pp_hwmgr *hwmgr,
1526 (struct phm_ppt_v2_information *)(hwmgr->pptable); 1516 (struct phm_ppt_v2_information *)(hwmgr->pptable);
1527 struct phm_ppt_v1_clock_voltage_dependency_table *dep_on_sclk = 1517 struct phm_ppt_v1_clock_voltage_dependency_table *dep_on_sclk =
1528 table_info->vdd_dep_on_sclk; 1518 table_info->vdd_dep_on_sclk;
1529 struct vega10_hwmgr *data = 1519 struct vega10_hwmgr *data = hwmgr->backend;
1530 (struct vega10_hwmgr *)(hwmgr->backend);
1531 struct pp_atomfwctrl_clock_dividers_soc15 dividers; 1520 struct pp_atomfwctrl_clock_dividers_soc15 dividers;
1532 uint32_t gfx_max_clock = 1521 uint32_t gfx_max_clock =
1533 hwmgr->platform_descriptor.overdriveLimit.engineClock; 1522 hwmgr->platform_descriptor.overdriveLimit.engineClock;
@@ -1639,8 +1628,7 @@ uint16_t vega10_locate_vddc_given_clock(struct pp_hwmgr *hwmgr,
1639*/ 1628*/
1640static int vega10_populate_all_graphic_levels(struct pp_hwmgr *hwmgr) 1629static int vega10_populate_all_graphic_levels(struct pp_hwmgr *hwmgr)
1641{ 1630{
1642 struct vega10_hwmgr *data = 1631 struct vega10_hwmgr *data = hwmgr->backend;
1643 (struct vega10_hwmgr *)(hwmgr->backend);
1644 struct phm_ppt_v2_information *table_info = 1632 struct phm_ppt_v2_information *table_info =
1645 (struct phm_ppt_v2_information *)(hwmgr->pptable); 1633 (struct phm_ppt_v2_information *)(hwmgr->pptable);
1646 struct phm_ppt_v1_clock_voltage_dependency_table *dep_table = 1634 struct phm_ppt_v1_clock_voltage_dependency_table *dep_table =
@@ -1714,8 +1702,7 @@ static int vega10_populate_single_memory_level(struct pp_hwmgr *hwmgr,
1714 uint32_t mem_clock, uint8_t *current_mem_vid, 1702 uint32_t mem_clock, uint8_t *current_mem_vid,
1715 PllSetting_t *current_memclk_level, uint8_t *current_mem_soc_vind) 1703 PllSetting_t *current_memclk_level, uint8_t *current_mem_soc_vind)
1716{ 1704{
1717 struct vega10_hwmgr *data = 1705 struct vega10_hwmgr *data = hwmgr->backend;
1718 (struct vega10_hwmgr *)(hwmgr->backend);
1719 struct phm_ppt_v2_information *table_info = 1706 struct phm_ppt_v2_information *table_info =
1720 (struct phm_ppt_v2_information *)(hwmgr->pptable); 1707 (struct phm_ppt_v2_information *)(hwmgr->pptable);
1721 struct phm_ppt_v1_clock_voltage_dependency_table *dep_on_mclk = 1708 struct phm_ppt_v1_clock_voltage_dependency_table *dep_on_mclk =
@@ -1773,8 +1760,7 @@ static int vega10_populate_single_memory_level(struct pp_hwmgr *hwmgr,
1773 */ 1760 */
1774static int vega10_populate_all_memory_levels(struct pp_hwmgr *hwmgr) 1761static int vega10_populate_all_memory_levels(struct pp_hwmgr *hwmgr)
1775{ 1762{
1776 struct vega10_hwmgr *data = 1763 struct vega10_hwmgr *data = hwmgr->backend;
1777 (struct vega10_hwmgr *)(hwmgr->backend);
1778 PPTable_t *pp_table = &(data->smc_state_table.pp_table); 1764 PPTable_t *pp_table = &(data->smc_state_table.pp_table);
1779 struct vega10_single_dpm_table *dpm_table = 1765 struct vega10_single_dpm_table *dpm_table =
1780 &(data->dpm_table.mem_table); 1766 &(data->dpm_table.mem_table);
@@ -1817,8 +1803,7 @@ static int vega10_populate_all_memory_levels(struct pp_hwmgr *hwmgr)
1817static int vega10_populate_single_display_type(struct pp_hwmgr *hwmgr, 1803static int vega10_populate_single_display_type(struct pp_hwmgr *hwmgr,
1818 DSPCLK_e disp_clock) 1804 DSPCLK_e disp_clock)
1819{ 1805{
1820 struct vega10_hwmgr *data = 1806 struct vega10_hwmgr *data = hwmgr->backend;
1821 (struct vega10_hwmgr *)(hwmgr->backend);
1822 PPTable_t *pp_table = &(data->smc_state_table.pp_table); 1807 PPTable_t *pp_table = &(data->smc_state_table.pp_table);
1823 struct phm_ppt_v2_information *table_info = 1808 struct phm_ppt_v2_information *table_info =
1824 (struct phm_ppt_v2_information *) 1809 (struct phm_ppt_v2_information *)
@@ -1913,8 +1898,7 @@ static int vega10_populate_single_eclock_level(struct pp_hwmgr *hwmgr,
1913 1898
1914static int vega10_populate_smc_vce_levels(struct pp_hwmgr *hwmgr) 1899static int vega10_populate_smc_vce_levels(struct pp_hwmgr *hwmgr)
1915{ 1900{
1916 struct vega10_hwmgr *data = 1901 struct vega10_hwmgr *data = hwmgr->backend;
1917 (struct vega10_hwmgr *)(hwmgr->backend);
1918 PPTable_t *pp_table = &(data->smc_state_table.pp_table); 1902 PPTable_t *pp_table = &(data->smc_state_table.pp_table);
1919 struct vega10_single_dpm_table *dpm_table = &(data->dpm_table.eclk_table); 1903 struct vega10_single_dpm_table *dpm_table = &(data->dpm_table.eclk_table);
1920 int result = -EINVAL; 1904 int result = -EINVAL;
@@ -1977,8 +1961,7 @@ static int vega10_populate_single_dclock_level(struct pp_hwmgr *hwmgr,
1977 1961
1978static int vega10_populate_smc_uvd_levels(struct pp_hwmgr *hwmgr) 1962static int vega10_populate_smc_uvd_levels(struct pp_hwmgr *hwmgr)
1979{ 1963{
1980 struct vega10_hwmgr *data = 1964 struct vega10_hwmgr *data = hwmgr->backend;
1981 (struct vega10_hwmgr *)(hwmgr->backend);
1982 PPTable_t *pp_table = &(data->smc_state_table.pp_table); 1965 PPTable_t *pp_table = &(data->smc_state_table.pp_table);
1983 struct vega10_single_dpm_table *vclk_dpm_table = 1966 struct vega10_single_dpm_table *vclk_dpm_table =
1984 &(data->dpm_table.vclk_table); 1967 &(data->dpm_table.vclk_table);
@@ -2049,8 +2032,7 @@ static int vega10_populate_smc_uvd_levels(struct pp_hwmgr *hwmgr)
2049 2032
2050static int vega10_populate_clock_stretcher_table(struct pp_hwmgr *hwmgr) 2033static int vega10_populate_clock_stretcher_table(struct pp_hwmgr *hwmgr)
2051{ 2034{
2052 struct vega10_hwmgr *data = 2035 struct vega10_hwmgr *data = hwmgr->backend;
2053 (struct vega10_hwmgr *)(hwmgr->backend);
2054 PPTable_t *pp_table = &(data->smc_state_table.pp_table); 2036 PPTable_t *pp_table = &(data->smc_state_table.pp_table);
2055 struct phm_ppt_v2_information *table_info = 2037 struct phm_ppt_v2_information *table_info =
2056 (struct phm_ppt_v2_information *)(hwmgr->pptable); 2038 (struct phm_ppt_v2_information *)(hwmgr->pptable);
@@ -2069,8 +2051,7 @@ static int vega10_populate_clock_stretcher_table(struct pp_hwmgr *hwmgr)
2069 2051
2070static int vega10_populate_avfs_parameters(struct pp_hwmgr *hwmgr) 2052static int vega10_populate_avfs_parameters(struct pp_hwmgr *hwmgr)
2071{ 2053{
2072 struct vega10_hwmgr *data = 2054 struct vega10_hwmgr *data = hwmgr->backend;
2073 (struct vega10_hwmgr *)(hwmgr->backend);
2074 PPTable_t *pp_table = &(data->smc_state_table.pp_table); 2055 PPTable_t *pp_table = &(data->smc_state_table.pp_table);
2075 struct phm_ppt_v2_information *table_info = 2056 struct phm_ppt_v2_information *table_info =
2076 (struct phm_ppt_v2_information *)(hwmgr->pptable); 2057 (struct phm_ppt_v2_information *)(hwmgr->pptable);
@@ -2261,8 +2242,7 @@ static int vega10_populate_avfs_parameters(struct pp_hwmgr *hwmgr)
2261 2242
2262static int vega10_acg_enable(struct pp_hwmgr *hwmgr) 2243static int vega10_acg_enable(struct pp_hwmgr *hwmgr)
2263{ 2244{
2264 struct vega10_hwmgr *data = 2245 struct vega10_hwmgr *data = hwmgr->backend;
2265 (struct vega10_hwmgr *)(hwmgr->backend);
2266 uint32_t agc_btc_response; 2246 uint32_t agc_btc_response;
2267 2247
2268 if (data->smu_features[GNLD_ACG].supported) { 2248 if (data->smu_features[GNLD_ACG].supported) {
@@ -2273,7 +2253,7 @@ static int vega10_acg_enable(struct pp_hwmgr *hwmgr)
2273 smum_send_msg_to_smc(hwmgr, PPSMC_MSG_InitializeAcg); 2253 smum_send_msg_to_smc(hwmgr, PPSMC_MSG_InitializeAcg);
2274 2254
2275 smum_send_msg_to_smc(hwmgr, PPSMC_MSG_RunAcgBtc); 2255 smum_send_msg_to_smc(hwmgr, PPSMC_MSG_RunAcgBtc);
2276 vega10_read_arg_from_smc(hwmgr, &agc_btc_response); 2256 agc_btc_response = smum_get_argument(hwmgr);
2277 2257
2278 if (1 == agc_btc_response) { 2258 if (1 == agc_btc_response) {
2279 if (1 == data->acg_loop_state) 2259 if (1 == data->acg_loop_state)
@@ -2294,8 +2274,7 @@ static int vega10_acg_enable(struct pp_hwmgr *hwmgr)
2294 2274
2295static int vega10_acg_disable(struct pp_hwmgr *hwmgr) 2275static int vega10_acg_disable(struct pp_hwmgr *hwmgr)
2296{ 2276{
2297 struct vega10_hwmgr *data = 2277 struct vega10_hwmgr *data = hwmgr->backend;
2298 (struct vega10_hwmgr *)(hwmgr->backend);
2299 2278
2300 if (data->smu_features[GNLD_ACG].supported && 2279 if (data->smu_features[GNLD_ACG].supported &&
2301 data->smu_features[GNLD_ACG].enabled) 2280 data->smu_features[GNLD_ACG].enabled)
@@ -2308,8 +2287,7 @@ static int vega10_acg_disable(struct pp_hwmgr *hwmgr)
2308 2287
2309static int vega10_populate_gpio_parameters(struct pp_hwmgr *hwmgr) 2288static int vega10_populate_gpio_parameters(struct pp_hwmgr *hwmgr)
2310{ 2289{
2311 struct vega10_hwmgr *data = 2290 struct vega10_hwmgr *data = hwmgr->backend;
2312 (struct vega10_hwmgr *)(hwmgr->backend);
2313 PPTable_t *pp_table = &(data->smc_state_table.pp_table); 2291 PPTable_t *pp_table = &(data->smc_state_table.pp_table);
2314 struct pp_atomfwctrl_gpio_parameters gpio_params = {0}; 2292 struct pp_atomfwctrl_gpio_parameters gpio_params = {0};
2315 int result; 2293 int result;
@@ -2344,8 +2322,7 @@ static int vega10_populate_gpio_parameters(struct pp_hwmgr *hwmgr)
2344 2322
2345static int vega10_avfs_enable(struct pp_hwmgr *hwmgr, bool enable) 2323static int vega10_avfs_enable(struct pp_hwmgr *hwmgr, bool enable)
2346{ 2324{
2347 struct vega10_hwmgr *data = 2325 struct vega10_hwmgr *data = hwmgr->backend;
2348 (struct vega10_hwmgr *)(hwmgr->backend);
2349 2326
2350 if (data->smu_features[GNLD_AVFS].supported) { 2327 if (data->smu_features[GNLD_AVFS].supported) {
2351 if (enable) { 2328 if (enable) {
@@ -2376,14 +2353,14 @@ static int vega10_populate_and_upload_avfs_fuse_override(struct pp_hwmgr *hwmgr)
2376 uint32_t top32, bottom32; 2353 uint32_t top32, bottom32;
2377 struct phm_fuses_default fuse; 2354 struct phm_fuses_default fuse;
2378 2355
2379 struct vega10_hwmgr *data = (struct vega10_hwmgr *)(hwmgr->backend); 2356 struct vega10_hwmgr *data = hwmgr->backend;
2380 AvfsFuseOverride_t *avfs_fuse_table = &(data->smc_state_table.avfs_fuse_override_table); 2357 AvfsFuseOverride_t *avfs_fuse_table = &(data->smc_state_table.avfs_fuse_override_table);
2381 2358
2382 smum_send_msg_to_smc(hwmgr, PPSMC_MSG_ReadSerialNumTop32); 2359 smum_send_msg_to_smc(hwmgr, PPSMC_MSG_ReadSerialNumTop32);
2383 vega10_read_arg_from_smc(hwmgr, &top32); 2360 top32 = smum_get_argument(hwmgr);
2384 2361
2385 smum_send_msg_to_smc(hwmgr, PPSMC_MSG_ReadSerialNumBottom32); 2362 smum_send_msg_to_smc(hwmgr, PPSMC_MSG_ReadSerialNumBottom32);
2386 vega10_read_arg_from_smc(hwmgr, &bottom32); 2363 bottom32 = smum_get_argument(hwmgr);
2387 2364
2388 serial_number = ((uint64_t)bottom32 << 32) | top32; 2365 serial_number = ((uint64_t)bottom32 << 32) | top32;
2389 2366
@@ -2397,8 +2374,8 @@ static int vega10_populate_and_upload_avfs_fuse_override(struct pp_hwmgr *hwmgr)
2397 avfs_fuse_table->VFT2_b = fuse.VFT2_b; 2374 avfs_fuse_table->VFT2_b = fuse.VFT2_b;
2398 avfs_fuse_table->VFT2_m1 = fuse.VFT2_m1; 2375 avfs_fuse_table->VFT2_m1 = fuse.VFT2_m1;
2399 avfs_fuse_table->VFT2_m2 = fuse.VFT2_m2; 2376 avfs_fuse_table->VFT2_m2 = fuse.VFT2_m2;
2400 result = vega10_copy_table_to_smc(hwmgr, 2377 result = smum_smc_table_manager(hwmgr, (uint8_t *)avfs_fuse_table,
2401 (uint8_t *)avfs_fuse_table, AVFSFUSETABLE); 2378 AVFSFUSETABLE, false);
2402 PP_ASSERT_WITH_CODE(!result, 2379 PP_ASSERT_WITH_CODE(!result,
2403 "Failed to upload FuseOVerride!", 2380 "Failed to upload FuseOVerride!",
2404 ); 2381 );
@@ -2417,8 +2394,7 @@ static int vega10_populate_and_upload_avfs_fuse_override(struct pp_hwmgr *hwmgr)
2417static int vega10_init_smc_table(struct pp_hwmgr *hwmgr) 2394static int vega10_init_smc_table(struct pp_hwmgr *hwmgr)
2418{ 2395{
2419 int result; 2396 int result;
2420 struct vega10_hwmgr *data = 2397 struct vega10_hwmgr *data = hwmgr->backend;
2421 (struct vega10_hwmgr *)(hwmgr->backend);
2422 struct phm_ppt_v2_information *table_info = 2398 struct phm_ppt_v2_information *table_info =
2423 (struct phm_ppt_v2_information *)(hwmgr->pptable); 2399 (struct phm_ppt_v2_information *)(hwmgr->pptable);
2424 PPTable_t *pp_table = &(data->smc_state_table.pp_table); 2400 PPTable_t *pp_table = &(data->smc_state_table.pp_table);
@@ -2541,8 +2517,8 @@ static int vega10_init_smc_table(struct pp_hwmgr *hwmgr)
2541 2517
2542 vega10_populate_and_upload_avfs_fuse_override(hwmgr); 2518 vega10_populate_and_upload_avfs_fuse_override(hwmgr);
2543 2519
2544 result = vega10_copy_table_to_smc(hwmgr, 2520 result = smum_smc_table_manager(hwmgr, (uint8_t *)pp_table, PPTABLE, false);
2545 (uint8_t *)pp_table, PPTABLE); 2521
2546 PP_ASSERT_WITH_CODE(!result, 2522 PP_ASSERT_WITH_CODE(!result,
2547 "Failed to upload PPtable!", return result); 2523 "Failed to upload PPtable!", return result);
2548 2524
@@ -2556,7 +2532,7 @@ static int vega10_init_smc_table(struct pp_hwmgr *hwmgr)
2556 2532
2557static int vega10_enable_thermal_protection(struct pp_hwmgr *hwmgr) 2533static int vega10_enable_thermal_protection(struct pp_hwmgr *hwmgr)
2558{ 2534{
2559 struct vega10_hwmgr *data = (struct vega10_hwmgr *)(hwmgr->backend); 2535 struct vega10_hwmgr *data = hwmgr->backend;
2560 2536
2561 if (data->smu_features[GNLD_THERMAL].supported) { 2537 if (data->smu_features[GNLD_THERMAL].supported) {
2562 if (data->smu_features[GNLD_THERMAL].enabled) 2538 if (data->smu_features[GNLD_THERMAL].enabled)
@@ -2576,7 +2552,7 @@ static int vega10_enable_thermal_protection(struct pp_hwmgr *hwmgr)
2576 2552
2577static int vega10_disable_thermal_protection(struct pp_hwmgr *hwmgr) 2553static int vega10_disable_thermal_protection(struct pp_hwmgr *hwmgr)
2578{ 2554{
2579 struct vega10_hwmgr *data = (struct vega10_hwmgr *)(hwmgr->backend); 2555 struct vega10_hwmgr *data = hwmgr->backend;
2580 2556
2581 if (data->smu_features[GNLD_THERMAL].supported) { 2557 if (data->smu_features[GNLD_THERMAL].supported) {
2582 if (!data->smu_features[GNLD_THERMAL].enabled) 2558 if (!data->smu_features[GNLD_THERMAL].enabled)
@@ -2596,8 +2572,7 @@ static int vega10_disable_thermal_protection(struct pp_hwmgr *hwmgr)
2596 2572
2597static int vega10_enable_vrhot_feature(struct pp_hwmgr *hwmgr) 2573static int vega10_enable_vrhot_feature(struct pp_hwmgr *hwmgr)
2598{ 2574{
2599 struct vega10_hwmgr *data = 2575 struct vega10_hwmgr *data = hwmgr->backend;
2600 (struct vega10_hwmgr *)(hwmgr->backend);
2601 2576
2602 if (PP_CAP(PHM_PlatformCaps_RegulatorHot)) { 2577 if (PP_CAP(PHM_PlatformCaps_RegulatorHot)) {
2603 if (data->smu_features[GNLD_VR0HOT].supported) { 2578 if (data->smu_features[GNLD_VR0HOT].supported) {
@@ -2625,8 +2600,7 @@ static int vega10_enable_vrhot_feature(struct pp_hwmgr *hwmgr)
2625 2600
2626static int vega10_enable_ulv(struct pp_hwmgr *hwmgr) 2601static int vega10_enable_ulv(struct pp_hwmgr *hwmgr)
2627{ 2602{
2628 struct vega10_hwmgr *data = 2603 struct vega10_hwmgr *data = hwmgr->backend;
2629 (struct vega10_hwmgr *)(hwmgr->backend);
2630 2604
2631 if (data->registry_data.ulv_support) { 2605 if (data->registry_data.ulv_support) {
2632 PP_ASSERT_WITH_CODE(!vega10_enable_smc_features(hwmgr, 2606 PP_ASSERT_WITH_CODE(!vega10_enable_smc_features(hwmgr,
@@ -2641,8 +2615,7 @@ static int vega10_enable_ulv(struct pp_hwmgr *hwmgr)
2641 2615
2642static int vega10_disable_ulv(struct pp_hwmgr *hwmgr) 2616static int vega10_disable_ulv(struct pp_hwmgr *hwmgr)
2643{ 2617{
2644 struct vega10_hwmgr *data = 2618 struct vega10_hwmgr *data = hwmgr->backend;
2645 (struct vega10_hwmgr *)(hwmgr->backend);
2646 2619
2647 if (data->registry_data.ulv_support) { 2620 if (data->registry_data.ulv_support) {
2648 PP_ASSERT_WITH_CODE(!vega10_enable_smc_features(hwmgr, 2621 PP_ASSERT_WITH_CODE(!vega10_enable_smc_features(hwmgr,
@@ -2657,8 +2630,7 @@ static int vega10_disable_ulv(struct pp_hwmgr *hwmgr)
2657 2630
2658static int vega10_enable_deep_sleep_master_switch(struct pp_hwmgr *hwmgr) 2631static int vega10_enable_deep_sleep_master_switch(struct pp_hwmgr *hwmgr)
2659{ 2632{
2660 struct vega10_hwmgr *data = 2633 struct vega10_hwmgr *data = hwmgr->backend;
2661 (struct vega10_hwmgr *)(hwmgr->backend);
2662 2634
2663 if (data->smu_features[GNLD_DS_GFXCLK].supported) { 2635 if (data->smu_features[GNLD_DS_GFXCLK].supported) {
2664 PP_ASSERT_WITH_CODE(!vega10_enable_smc_features(hwmgr, 2636 PP_ASSERT_WITH_CODE(!vega10_enable_smc_features(hwmgr,
@@ -2697,8 +2669,7 @@ static int vega10_enable_deep_sleep_master_switch(struct pp_hwmgr *hwmgr)
2697 2669
2698static int vega10_disable_deep_sleep_master_switch(struct pp_hwmgr *hwmgr) 2670static int vega10_disable_deep_sleep_master_switch(struct pp_hwmgr *hwmgr)
2699{ 2671{
2700 struct vega10_hwmgr *data = 2672 struct vega10_hwmgr *data = hwmgr->backend;
2701 (struct vega10_hwmgr *)(hwmgr->backend);
2702 2673
2703 if (data->smu_features[GNLD_DS_GFXCLK].supported) { 2674 if (data->smu_features[GNLD_DS_GFXCLK].supported) {
2704 PP_ASSERT_WITH_CODE(!vega10_enable_smc_features(hwmgr, 2675 PP_ASSERT_WITH_CODE(!vega10_enable_smc_features(hwmgr,
@@ -2737,8 +2708,7 @@ static int vega10_disable_deep_sleep_master_switch(struct pp_hwmgr *hwmgr)
2737 2708
2738static int vega10_stop_dpm(struct pp_hwmgr *hwmgr, uint32_t bitmap) 2709static int vega10_stop_dpm(struct pp_hwmgr *hwmgr, uint32_t bitmap)
2739{ 2710{
2740 struct vega10_hwmgr *data = 2711 struct vega10_hwmgr *data = hwmgr->backend;
2741 (struct vega10_hwmgr *)(hwmgr->backend);
2742 uint32_t i, feature_mask = 0; 2712 uint32_t i, feature_mask = 0;
2743 2713
2744 2714
@@ -2775,8 +2745,7 @@ static int vega10_stop_dpm(struct pp_hwmgr *hwmgr, uint32_t bitmap)
2775 */ 2745 */
2776static int vega10_start_dpm(struct pp_hwmgr *hwmgr, uint32_t bitmap) 2746static int vega10_start_dpm(struct pp_hwmgr *hwmgr, uint32_t bitmap)
2777{ 2747{
2778 struct vega10_hwmgr *data = 2748 struct vega10_hwmgr *data = hwmgr->backend;
2779 (struct vega10_hwmgr *)(hwmgr->backend);
2780 uint32_t i, feature_mask = 0; 2749 uint32_t i, feature_mask = 0;
2781 2750
2782 for (i = 0; i < GNLD_DPM_MAX; i++) { 2751 for (i = 0; i < GNLD_DPM_MAX; i++) {
@@ -2828,8 +2797,7 @@ static int vega10_start_dpm(struct pp_hwmgr *hwmgr, uint32_t bitmap)
2828 2797
2829static int vega10_enable_disable_PCC_limit_feature(struct pp_hwmgr *hwmgr, bool enable) 2798static int vega10_enable_disable_PCC_limit_feature(struct pp_hwmgr *hwmgr, bool enable)
2830{ 2799{
2831 struct vega10_hwmgr *data = 2800 struct vega10_hwmgr *data = hwmgr->backend;
2832 (struct vega10_hwmgr *)(hwmgr->backend);
2833 2801
2834 if (data->smu_features[GNLD_PCC_LIMIT].supported) { 2802 if (data->smu_features[GNLD_PCC_LIMIT].supported) {
2835 if (enable == data->smu_features[GNLD_PCC_LIMIT].enabled) 2803 if (enable == data->smu_features[GNLD_PCC_LIMIT].enabled)
@@ -2846,8 +2814,7 @@ static int vega10_enable_disable_PCC_limit_feature(struct pp_hwmgr *hwmgr, bool
2846 2814
2847static int vega10_enable_dpm_tasks(struct pp_hwmgr *hwmgr) 2815static int vega10_enable_dpm_tasks(struct pp_hwmgr *hwmgr)
2848{ 2816{
2849 struct vega10_hwmgr *data = 2817 struct vega10_hwmgr *data = hwmgr->backend;
2850 (struct vega10_hwmgr *)(hwmgr->backend);
2851 int tmp_result, result = 0; 2818 int tmp_result, result = 0;
2852 2819
2853 vega10_enable_disable_PCC_limit_feature(hwmgr, true); 2820 vega10_enable_disable_PCC_limit_feature(hwmgr, true);
@@ -3064,7 +3031,7 @@ static int vega10_apply_state_adjust_rules(struct pp_hwmgr *hwmgr,
3064 struct cgs_display_info info = {0}; 3031 struct cgs_display_info info = {0};
3065 const struct phm_clock_and_voltage_limits *max_limits; 3032 const struct phm_clock_and_voltage_limits *max_limits;
3066 uint32_t i; 3033 uint32_t i;
3067 struct vega10_hwmgr *data = (struct vega10_hwmgr *)(hwmgr->backend); 3034 struct vega10_hwmgr *data = hwmgr->backend;
3068 struct phm_ppt_v2_information *table_info = 3035 struct phm_ppt_v2_information *table_info =
3069 (struct phm_ppt_v2_information *)(hwmgr->pptable); 3036 (struct phm_ppt_v2_information *)(hwmgr->pptable);
3070 int32_t count; 3037 int32_t count;
@@ -3208,8 +3175,7 @@ static int vega10_find_dpm_states_clocks_in_dpm_table(struct pp_hwmgr *hwmgr, co
3208 (const struct phm_set_power_state_input *)input; 3175 (const struct phm_set_power_state_input *)input;
3209 const struct vega10_power_state *vega10_ps = 3176 const struct vega10_power_state *vega10_ps =
3210 cast_const_phw_vega10_power_state(states->pnew_state); 3177 cast_const_phw_vega10_power_state(states->pnew_state);
3211 struct vega10_hwmgr *data = 3178 struct vega10_hwmgr *data = hwmgr->backend;
3212 (struct vega10_hwmgr *)(hwmgr->backend);
3213 struct vega10_single_dpm_table *sclk_table = 3179 struct vega10_single_dpm_table *sclk_table =
3214 &(data->dpm_table.gfx_table); 3180 &(data->dpm_table.gfx_table);
3215 uint32_t sclk = vega10_ps->performance_levels 3181 uint32_t sclk = vega10_ps->performance_levels
@@ -3297,8 +3263,7 @@ static int vega10_populate_and_upload_sclk_mclk_dpm_levels(
3297 (const struct phm_set_power_state_input *)input; 3263 (const struct phm_set_power_state_input *)input;
3298 const struct vega10_power_state *vega10_ps = 3264 const struct vega10_power_state *vega10_ps =
3299 cast_const_phw_vega10_power_state(states->pnew_state); 3265 cast_const_phw_vega10_power_state(states->pnew_state);
3300 struct vega10_hwmgr *data = 3266 struct vega10_hwmgr *data = hwmgr->backend;
3301 (struct vega10_hwmgr *)(hwmgr->backend);
3302 uint32_t sclk = vega10_ps->performance_levels 3267 uint32_t sclk = vega10_ps->performance_levels
3303 [vega10_ps->performance_level_count - 1].gfx_clock; 3268 [vega10_ps->performance_level_count - 1].gfx_clock;
3304 uint32_t mclk = vega10_ps->performance_levels 3269 uint32_t mclk = vega10_ps->performance_levels
@@ -3523,8 +3488,7 @@ static int vega10_trim_single_dpm_states_with_mask(struct pp_hwmgr *hwmgr,
3523static int vega10_trim_dpm_states(struct pp_hwmgr *hwmgr, 3488static int vega10_trim_dpm_states(struct pp_hwmgr *hwmgr,
3524 const struct vega10_power_state *vega10_ps) 3489 const struct vega10_power_state *vega10_ps)
3525{ 3490{
3526 struct vega10_hwmgr *data = 3491 struct vega10_hwmgr *data = hwmgr->backend;
3527 (struct vega10_hwmgr *)(hwmgr->backend);
3528 uint32_t high_limit_count; 3492 uint32_t high_limit_count;
3529 3493
3530 PP_ASSERT_WITH_CODE((vega10_ps->performance_level_count >= 1), 3494 PP_ASSERT_WITH_CODE((vega10_ps->performance_level_count >= 1),
@@ -3602,8 +3566,7 @@ static int vega10_get_soc_index_for_max_uclk(struct pp_hwmgr *hwmgr)
3602 3566
3603static int vega10_upload_dpm_bootup_level(struct pp_hwmgr *hwmgr) 3567static int vega10_upload_dpm_bootup_level(struct pp_hwmgr *hwmgr)
3604{ 3568{
3605 struct vega10_hwmgr *data = 3569 struct vega10_hwmgr *data = hwmgr->backend;
3606 (struct vega10_hwmgr *)(hwmgr->backend);
3607 uint32_t socclk_idx; 3570 uint32_t socclk_idx;
3608 3571
3609 vega10_apply_dal_minimum_voltage_request(hwmgr); 3572 vega10_apply_dal_minimum_voltage_request(hwmgr);
@@ -3642,8 +3605,7 @@ static int vega10_upload_dpm_bootup_level(struct pp_hwmgr *hwmgr)
3642 3605
3643static int vega10_upload_dpm_max_level(struct pp_hwmgr *hwmgr) 3606static int vega10_upload_dpm_max_level(struct pp_hwmgr *hwmgr)
3644{ 3607{
3645 struct vega10_hwmgr *data = 3608 struct vega10_hwmgr *data = hwmgr->backend;
3646 (struct vega10_hwmgr *)(hwmgr->backend);
3647 3609
3648 vega10_apply_dal_minimum_voltage_request(hwmgr); 3610 vega10_apply_dal_minimum_voltage_request(hwmgr);
3649 3611
@@ -3675,8 +3637,7 @@ static int vega10_upload_dpm_max_level(struct pp_hwmgr *hwmgr)
3675static int vega10_generate_dpm_level_enable_mask( 3637static int vega10_generate_dpm_level_enable_mask(
3676 struct pp_hwmgr *hwmgr, const void *input) 3638 struct pp_hwmgr *hwmgr, const void *input)
3677{ 3639{
3678 struct vega10_hwmgr *data = 3640 struct vega10_hwmgr *data = hwmgr->backend;
3679 (struct vega10_hwmgr *)(hwmgr->backend);
3680 const struct phm_set_power_state_input *states = 3641 const struct phm_set_power_state_input *states =
3681 (const struct phm_set_power_state_input *)input; 3642 (const struct phm_set_power_state_input *)input;
3682 const struct vega10_power_state *vega10_ps = 3643 const struct vega10_power_state *vega10_ps =
@@ -3714,8 +3675,7 @@ static int vega10_generate_dpm_level_enable_mask(
3714 3675
3715int vega10_enable_disable_vce_dpm(struct pp_hwmgr *hwmgr, bool enable) 3676int vega10_enable_disable_vce_dpm(struct pp_hwmgr *hwmgr, bool enable)
3716{ 3677{
3717 struct vega10_hwmgr *data = 3678 struct vega10_hwmgr *data = hwmgr->backend;
3718 (struct vega10_hwmgr *)(hwmgr->backend);
3719 3679
3720 if (data->smu_features[GNLD_DPM_VCE].supported) { 3680 if (data->smu_features[GNLD_DPM_VCE].supported) {
3721 PP_ASSERT_WITH_CODE(!vega10_enable_smc_features(hwmgr, 3681 PP_ASSERT_WITH_CODE(!vega10_enable_smc_features(hwmgr,
@@ -3731,8 +3691,7 @@ int vega10_enable_disable_vce_dpm(struct pp_hwmgr *hwmgr, bool enable)
3731 3691
3732static int vega10_update_sclk_threshold(struct pp_hwmgr *hwmgr) 3692static int vega10_update_sclk_threshold(struct pp_hwmgr *hwmgr)
3733{ 3693{
3734 struct vega10_hwmgr *data = 3694 struct vega10_hwmgr *data = hwmgr->backend;
3735 (struct vega10_hwmgr *)(hwmgr->backend);
3736 uint32_t low_sclk_interrupt_threshold = 0; 3695 uint32_t low_sclk_interrupt_threshold = 0;
3737 3696
3738 if (PP_CAP(PHM_PlatformCaps_SclkThrottleLowNotification) && 3697 if (PP_CAP(PHM_PlatformCaps_SclkThrottleLowNotification) &&
@@ -3756,8 +3715,7 @@ static int vega10_set_power_state_tasks(struct pp_hwmgr *hwmgr,
3756 const void *input) 3715 const void *input)
3757{ 3716{
3758 int tmp_result, result = 0; 3717 int tmp_result, result = 0;
3759 struct vega10_hwmgr *data = 3718 struct vega10_hwmgr *data = hwmgr->backend;
3760 (struct vega10_hwmgr *)(hwmgr->backend);
3761 PPTable_t *pp_table = &(data->smc_state_table.pp_table); 3719 PPTable_t *pp_table = &(data->smc_state_table.pp_table);
3762 3720
3763 tmp_result = vega10_find_dpm_states_clocks_in_dpm_table(hwmgr, input); 3721 tmp_result = vega10_find_dpm_states_clocks_in_dpm_table(hwmgr, input);
@@ -3780,8 +3738,7 @@ static int vega10_set_power_state_tasks(struct pp_hwmgr *hwmgr,
3780 "Failed to update SCLK threshold!", 3738 "Failed to update SCLK threshold!",
3781 result = tmp_result); 3739 result = tmp_result);
3782 3740
3783 result = vega10_copy_table_to_smc(hwmgr, 3741 result = smum_smc_table_manager(hwmgr, (uint8_t *)pp_table, PPTABLE, false);
3784 (uint8_t *)pp_table, PPTABLE);
3785 PP_ASSERT_WITH_CODE(!result, 3742 PP_ASSERT_WITH_CODE(!result,
3786 "Failed to upload PPtable!", return result); 3743 "Failed to upload PPtable!", return result);
3787 3744
@@ -3841,7 +3798,7 @@ static int vega10_get_gpu_power(struct pp_hwmgr *hwmgr,
3841 uint32_t value; 3798 uint32_t value;
3842 3799
3843 smum_send_msg_to_smc(hwmgr, PPSMC_MSG_GetCurrPkgPwr); 3800 smum_send_msg_to_smc(hwmgr, PPSMC_MSG_GetCurrPkgPwr);
3844 vega10_read_arg_from_smc(hwmgr, &value); 3801 value = smum_get_argument(hwmgr);
3845 3802
3846 /* power value is an integer */ 3803 /* power value is an integer */
3847 memset(query, 0, sizeof *query); 3804 memset(query, 0, sizeof *query);
@@ -3854,7 +3811,7 @@ static int vega10_read_sensor(struct pp_hwmgr *hwmgr, int idx,
3854 void *value, int *size) 3811 void *value, int *size)
3855{ 3812{
3856 uint32_t sclk_idx, mclk_idx, activity_percent = 0; 3813 uint32_t sclk_idx, mclk_idx, activity_percent = 0;
3857 struct vega10_hwmgr *data = (struct vega10_hwmgr *)(hwmgr->backend); 3814 struct vega10_hwmgr *data = hwmgr->backend;
3858 struct vega10_dpm_table *dpm_table = &data->dpm_table; 3815 struct vega10_dpm_table *dpm_table = &data->dpm_table;
3859 int ret = 0; 3816 int ret = 0;
3860 uint32_t reg, val_vid; 3817 uint32_t reg, val_vid;
@@ -3862,7 +3819,7 @@ static int vega10_read_sensor(struct pp_hwmgr *hwmgr, int idx,
3862 switch (idx) { 3819 switch (idx) {
3863 case AMDGPU_PP_SENSOR_GFX_SCLK: 3820 case AMDGPU_PP_SENSOR_GFX_SCLK:
3864 smum_send_msg_to_smc(hwmgr, PPSMC_MSG_GetCurrentGfxclkIndex); 3821 smum_send_msg_to_smc(hwmgr, PPSMC_MSG_GetCurrentGfxclkIndex);
3865 vega10_read_arg_from_smc(hwmgr, &sclk_idx); 3822 sclk_idx = smum_get_argument(hwmgr);
3866 if (sclk_idx < dpm_table->gfx_table.count) { 3823 if (sclk_idx < dpm_table->gfx_table.count) {
3867 *((uint32_t *)value) = dpm_table->gfx_table.dpm_levels[sclk_idx].value; 3824 *((uint32_t *)value) = dpm_table->gfx_table.dpm_levels[sclk_idx].value;
3868 *size = 4; 3825 *size = 4;
@@ -3872,7 +3829,7 @@ static int vega10_read_sensor(struct pp_hwmgr *hwmgr, int idx,
3872 break; 3829 break;
3873 case AMDGPU_PP_SENSOR_GFX_MCLK: 3830 case AMDGPU_PP_SENSOR_GFX_MCLK:
3874 smum_send_msg_to_smc(hwmgr, PPSMC_MSG_GetCurrentUclkIndex); 3831 smum_send_msg_to_smc(hwmgr, PPSMC_MSG_GetCurrentUclkIndex);
3875 vega10_read_arg_from_smc(hwmgr, &mclk_idx); 3832 mclk_idx = smum_get_argument(hwmgr);
3876 if (mclk_idx < dpm_table->mem_table.count) { 3833 if (mclk_idx < dpm_table->mem_table.count) {
3877 *((uint32_t *)value) = dpm_table->mem_table.dpm_levels[mclk_idx].value; 3834 *((uint32_t *)value) = dpm_table->mem_table.dpm_levels[mclk_idx].value;
3878 *size = 4; 3835 *size = 4;
@@ -3882,7 +3839,7 @@ static int vega10_read_sensor(struct pp_hwmgr *hwmgr, int idx,
3882 break; 3839 break;
3883 case AMDGPU_PP_SENSOR_GPU_LOAD: 3840 case AMDGPU_PP_SENSOR_GPU_LOAD:
3884 smum_send_msg_to_smc_with_parameter(hwmgr, PPSMC_MSG_GetAverageGfxActivity, 0); 3841 smum_send_msg_to_smc_with_parameter(hwmgr, PPSMC_MSG_GetAverageGfxActivity, 0);
3885 vega10_read_arg_from_smc(hwmgr, &activity_percent); 3842 activity_percent = smum_get_argument(hwmgr);
3886 *((uint32_t *)value) = activity_percent > 100 ? 100 : activity_percent; 3843 *((uint32_t *)value) = activity_percent > 100 ? 100 : activity_percent;
3887 *size = 4; 3844 *size = 4;
3888 break; 3845 break;
@@ -3992,8 +3949,7 @@ static uint8_t vega10_get_uclk_index(struct pp_hwmgr *hwmgr,
3992static int vega10_notify_smc_display_config_after_ps_adjustment( 3949static int vega10_notify_smc_display_config_after_ps_adjustment(
3993 struct pp_hwmgr *hwmgr) 3950 struct pp_hwmgr *hwmgr)
3994{ 3951{
3995 struct vega10_hwmgr *data = 3952 struct vega10_hwmgr *data = hwmgr->backend;
3996 (struct vega10_hwmgr *)(hwmgr->backend);
3997 struct vega10_single_dpm_table *dpm_table = 3953 struct vega10_single_dpm_table *dpm_table =
3998 &data->dpm_table.dcef_table; 3954 &data->dpm_table.dcef_table;
3999 struct phm_ppt_v2_information *table_info = 3955 struct phm_ppt_v2_information *table_info =
@@ -4051,8 +4007,7 @@ static int vega10_notify_smc_display_config_after_ps_adjustment(
4051 4007
4052static int vega10_force_dpm_highest(struct pp_hwmgr *hwmgr) 4008static int vega10_force_dpm_highest(struct pp_hwmgr *hwmgr)
4053{ 4009{
4054 struct vega10_hwmgr *data = 4010 struct vega10_hwmgr *data = hwmgr->backend;
4055 (struct vega10_hwmgr *)(hwmgr->backend);
4056 4011
4057 data->smc_state_table.gfx_boot_level = 4012 data->smc_state_table.gfx_boot_level =
4058 data->smc_state_table.gfx_max_level = 4013 data->smc_state_table.gfx_max_level =
@@ -4074,8 +4029,7 @@ static int vega10_force_dpm_highest(struct pp_hwmgr *hwmgr)
4074 4029
4075static int vega10_force_dpm_lowest(struct pp_hwmgr *hwmgr) 4030static int vega10_force_dpm_lowest(struct pp_hwmgr *hwmgr)
4076{ 4031{
4077 struct vega10_hwmgr *data = 4032 struct vega10_hwmgr *data = hwmgr->backend;
4078 (struct vega10_hwmgr *)(hwmgr->backend);
4079 4033
4080 data->smc_state_table.gfx_boot_level = 4034 data->smc_state_table.gfx_boot_level =
4081 data->smc_state_table.gfx_max_level = 4035 data->smc_state_table.gfx_max_level =
@@ -4098,7 +4052,7 @@ static int vega10_force_dpm_lowest(struct pp_hwmgr *hwmgr)
4098 4052
4099static int vega10_unforce_dpm_levels(struct pp_hwmgr *hwmgr) 4053static int vega10_unforce_dpm_levels(struct pp_hwmgr *hwmgr)
4100{ 4054{
4101 struct vega10_hwmgr *data = (struct vega10_hwmgr *)(hwmgr->backend); 4055 struct vega10_hwmgr *data = hwmgr->backend;
4102 4056
4103 data->smc_state_table.gfx_boot_level = 4057 data->smc_state_table.gfx_boot_level =
4104 vega10_find_lowest_dpm_level(&(data->dpm_table.gfx_table)); 4058 vega10_find_lowest_dpm_level(&(data->dpm_table.gfx_table));
@@ -4215,7 +4169,7 @@ static int vega10_dpm_force_dpm_level(struct pp_hwmgr *hwmgr,
4215 4169
4216static uint32_t vega10_get_fan_control_mode(struct pp_hwmgr *hwmgr) 4170static uint32_t vega10_get_fan_control_mode(struct pp_hwmgr *hwmgr)
4217{ 4171{
4218 struct vega10_hwmgr *data = (struct vega10_hwmgr *)(hwmgr->backend); 4172 struct vega10_hwmgr *data = hwmgr->backend;
4219 4173
4220 if (data->smu_features[GNLD_FAN_CONTROL].enabled == false) 4174 if (data->smu_features[GNLD_FAN_CONTROL].enabled == false)
4221 return AMD_FAN_CTRL_MANUAL; 4175 return AMD_FAN_CTRL_MANUAL;
@@ -4275,7 +4229,7 @@ static void vega10_get_memclocks(struct pp_hwmgr *hwmgr,
4275 (struct phm_ppt_v2_information *)hwmgr->pptable; 4229 (struct phm_ppt_v2_information *)hwmgr->pptable;
4276 struct phm_ppt_v1_clock_voltage_dependency_table *dep_table = 4230 struct phm_ppt_v1_clock_voltage_dependency_table *dep_table =
4277 table_info->vdd_dep_on_mclk; 4231 table_info->vdd_dep_on_mclk;
4278 struct vega10_hwmgr *data = (struct vega10_hwmgr *)(hwmgr->backend); 4232 struct vega10_hwmgr *data = hwmgr->backend;
4279 uint32_t i; 4233 uint32_t i;
4280 4234
4281 clocks->num_levels = 0; 4235 clocks->num_levels = 0;
@@ -4399,7 +4353,7 @@ static int vega10_get_clock_by_type_with_voltage(struct pp_hwmgr *hwmgr,
4399static int vega10_set_watermarks_for_clocks_ranges(struct pp_hwmgr *hwmgr, 4353static int vega10_set_watermarks_for_clocks_ranges(struct pp_hwmgr *hwmgr,
4400 struct pp_wm_sets_with_clock_ranges_soc15 *wm_with_clock_ranges) 4354 struct pp_wm_sets_with_clock_ranges_soc15 *wm_with_clock_ranges)
4401{ 4355{
4402 struct vega10_hwmgr *data = (struct vega10_hwmgr *)(hwmgr->backend); 4356 struct vega10_hwmgr *data = hwmgr->backend;
4403 Watermarks_t *table = &(data->smc_state_table.water_marks_table); 4357 Watermarks_t *table = &(data->smc_state_table.water_marks_table);
4404 int result = 0; 4358 int result = 0;
4405 uint32_t i; 4359 uint32_t i;
@@ -4455,7 +4409,7 @@ static int vega10_set_watermarks_for_clocks_ranges(struct pp_hwmgr *hwmgr,
4455static int vega10_force_clock_level(struct pp_hwmgr *hwmgr, 4409static int vega10_force_clock_level(struct pp_hwmgr *hwmgr,
4456 enum pp_clock_type type, uint32_t mask) 4410 enum pp_clock_type type, uint32_t mask)
4457{ 4411{
4458 struct vega10_hwmgr *data = (struct vega10_hwmgr *)(hwmgr->backend); 4412 struct vega10_hwmgr *data = hwmgr->backend;
4459 4413
4460 switch (type) { 4414 switch (type) {
4461 case PP_SCLK: 4415 case PP_SCLK:
@@ -4496,7 +4450,7 @@ static int vega10_force_clock_level(struct pp_hwmgr *hwmgr,
4496static int vega10_print_clock_levels(struct pp_hwmgr *hwmgr, 4450static int vega10_print_clock_levels(struct pp_hwmgr *hwmgr,
4497 enum pp_clock_type type, char *buf) 4451 enum pp_clock_type type, char *buf)
4498{ 4452{
4499 struct vega10_hwmgr *data = (struct vega10_hwmgr *)(hwmgr->backend); 4453 struct vega10_hwmgr *data = hwmgr->backend;
4500 struct vega10_single_dpm_table *sclk_table = &(data->dpm_table.gfx_table); 4454 struct vega10_single_dpm_table *sclk_table = &(data->dpm_table.gfx_table);
4501 struct vega10_single_dpm_table *mclk_table = &(data->dpm_table.mem_table); 4455 struct vega10_single_dpm_table *mclk_table = &(data->dpm_table.mem_table);
4502 struct vega10_pcie_table *pcie_table = &(data->dpm_table.pcie_table); 4456 struct vega10_pcie_table *pcie_table = &(data->dpm_table.pcie_table);
@@ -4508,7 +4462,7 @@ static int vega10_print_clock_levels(struct pp_hwmgr *hwmgr,
4508 break; 4462 break;
4509 4463
4510 smum_send_msg_to_smc(hwmgr, PPSMC_MSG_GetCurrentGfxclkIndex); 4464 smum_send_msg_to_smc(hwmgr, PPSMC_MSG_GetCurrentGfxclkIndex);
4511 vega10_read_arg_from_smc(hwmgr, &now); 4465 now = smum_get_argument(hwmgr);
4512 4466
4513 for (i = 0; i < sclk_table->count; i++) 4467 for (i = 0; i < sclk_table->count; i++)
4514 size += sprintf(buf + size, "%d: %uMhz %s\n", 4468 size += sprintf(buf + size, "%d: %uMhz %s\n",
@@ -4520,7 +4474,7 @@ static int vega10_print_clock_levels(struct pp_hwmgr *hwmgr,
4520 break; 4474 break;
4521 4475
4522 smum_send_msg_to_smc(hwmgr, PPSMC_MSG_GetCurrentUclkIndex); 4476 smum_send_msg_to_smc(hwmgr, PPSMC_MSG_GetCurrentUclkIndex);
4523 vega10_read_arg_from_smc(hwmgr, &now); 4477 now = smum_get_argument(hwmgr);
4524 4478
4525 for (i = 0; i < mclk_table->count; i++) 4479 for (i = 0; i < mclk_table->count; i++)
4526 size += sprintf(buf + size, "%d: %uMhz %s\n", 4480 size += sprintf(buf + size, "%d: %uMhz %s\n",
@@ -4529,7 +4483,7 @@ static int vega10_print_clock_levels(struct pp_hwmgr *hwmgr,
4529 break; 4483 break;
4530 case PP_PCIE: 4484 case PP_PCIE:
4531 smum_send_msg_to_smc(hwmgr, PPSMC_MSG_GetCurrentLinkIndex); 4485 smum_send_msg_to_smc(hwmgr, PPSMC_MSG_GetCurrentLinkIndex);
4532 vega10_read_arg_from_smc(hwmgr, &now); 4486 now = smum_get_argument(hwmgr);
4533 4487
4534 for (i = 0; i < pcie_table->count; i++) 4488 for (i = 0; i < pcie_table->count; i++)
4535 size += sprintf(buf + size, "%d: %s %s\n", i, 4489 size += sprintf(buf + size, "%d: %s %s\n", i,
@@ -4546,7 +4500,7 @@ static int vega10_print_clock_levels(struct pp_hwmgr *hwmgr,
4546 4500
4547static int vega10_display_configuration_changed_task(struct pp_hwmgr *hwmgr) 4501static int vega10_display_configuration_changed_task(struct pp_hwmgr *hwmgr)
4548{ 4502{
4549 struct vega10_hwmgr *data = (struct vega10_hwmgr *)(hwmgr->backend); 4503 struct vega10_hwmgr *data = hwmgr->backend;
4550 int result = 0; 4504 int result = 0;
4551 uint32_t num_turned_on_displays = 1; 4505 uint32_t num_turned_on_displays = 1;
4552 Watermarks_t *wm_table = &(data->smc_state_table.water_marks_table); 4506 Watermarks_t *wm_table = &(data->smc_state_table.water_marks_table);
@@ -4554,8 +4508,7 @@ static int vega10_display_configuration_changed_task(struct pp_hwmgr *hwmgr)
4554 4508
4555 if ((data->water_marks_bitmap & WaterMarksExist) && 4509 if ((data->water_marks_bitmap & WaterMarksExist) &&
4556 !(data->water_marks_bitmap & WaterMarksLoaded)) { 4510 !(data->water_marks_bitmap & WaterMarksLoaded)) {
4557 result = vega10_copy_table_to_smc(hwmgr, 4511 result = smum_smc_table_manager(hwmgr, (uint8_t *)wm_table, WMTABLE, false);
4558 (uint8_t *)wm_table, WMTABLE);
4559 PP_ASSERT_WITH_CODE(result, "Failed to update WMTABLE!", return EINVAL); 4512 PP_ASSERT_WITH_CODE(result, "Failed to update WMTABLE!", return EINVAL);
4560 data->water_marks_bitmap |= WaterMarksLoaded; 4513 data->water_marks_bitmap |= WaterMarksLoaded;
4561 } 4514 }
@@ -4572,8 +4525,7 @@ static int vega10_display_configuration_changed_task(struct pp_hwmgr *hwmgr)
4572 4525
4573int vega10_enable_disable_uvd_dpm(struct pp_hwmgr *hwmgr, bool enable) 4526int vega10_enable_disable_uvd_dpm(struct pp_hwmgr *hwmgr, bool enable)
4574{ 4527{
4575 struct vega10_hwmgr *data = 4528 struct vega10_hwmgr *data = hwmgr->backend;
4576 (struct vega10_hwmgr *)(hwmgr->backend);
4577 4529
4578 if (data->smu_features[GNLD_DPM_UVD].supported) { 4530 if (data->smu_features[GNLD_DPM_UVD].supported) {
4579 PP_ASSERT_WITH_CODE(!vega10_enable_smc_features(hwmgr, 4531 PP_ASSERT_WITH_CODE(!vega10_enable_smc_features(hwmgr,
@@ -4588,7 +4540,7 @@ int vega10_enable_disable_uvd_dpm(struct pp_hwmgr *hwmgr, bool enable)
4588 4540
4589static void vega10_power_gate_vce(struct pp_hwmgr *hwmgr, bool bgate) 4541static void vega10_power_gate_vce(struct pp_hwmgr *hwmgr, bool bgate)
4590{ 4542{
4591 struct vega10_hwmgr *data = (struct vega10_hwmgr *)(hwmgr->backend); 4543 struct vega10_hwmgr *data = hwmgr->backend;
4592 4544
4593 data->vce_power_gated = bgate; 4545 data->vce_power_gated = bgate;
4594 vega10_enable_disable_vce_dpm(hwmgr, !bgate); 4546 vega10_enable_disable_vce_dpm(hwmgr, !bgate);
@@ -4596,7 +4548,7 @@ static void vega10_power_gate_vce(struct pp_hwmgr *hwmgr, bool bgate)
4596 4548
4597static void vega10_power_gate_uvd(struct pp_hwmgr *hwmgr, bool bgate) 4549static void vega10_power_gate_uvd(struct pp_hwmgr *hwmgr, bool bgate)
4598{ 4550{
4599 struct vega10_hwmgr *data = (struct vega10_hwmgr *)(hwmgr->backend); 4551 struct vega10_hwmgr *data = hwmgr->backend;
4600 4552
4601 data->uvd_power_gated = bgate; 4553 data->uvd_power_gated = bgate;
4602 vega10_enable_disable_uvd_dpm(hwmgr, !bgate); 4554 vega10_enable_disable_uvd_dpm(hwmgr, !bgate);
@@ -4649,7 +4601,7 @@ static int vega10_check_states_equal(struct pp_hwmgr *hwmgr,
4649static bool 4601static bool
4650vega10_check_smc_update_required_for_display_configuration(struct pp_hwmgr *hwmgr) 4602vega10_check_smc_update_required_for_display_configuration(struct pp_hwmgr *hwmgr)
4651{ 4603{
4652 struct vega10_hwmgr *data = (struct vega10_hwmgr *)(hwmgr->backend); 4604 struct vega10_hwmgr *data = hwmgr->backend;
4653 bool is_update_required = false; 4605 bool is_update_required = false;
4654 struct cgs_display_info info = {0, 0, NULL}; 4606 struct cgs_display_info info = {0, 0, NULL};
4655 4607
@@ -4707,7 +4659,7 @@ static int vega10_disable_dpm_tasks(struct pp_hwmgr *hwmgr)
4707 4659
4708static int vega10_power_off_asic(struct pp_hwmgr *hwmgr) 4660static int vega10_power_off_asic(struct pp_hwmgr *hwmgr)
4709{ 4661{
4710 struct vega10_hwmgr *data = (struct vega10_hwmgr *)(hwmgr->backend); 4662 struct vega10_hwmgr *data = hwmgr->backend;
4711 int result; 4663 int result;
4712 4664
4713 result = vega10_disable_dpm_tasks(hwmgr); 4665 result = vega10_disable_dpm_tasks(hwmgr);
@@ -4721,7 +4673,7 @@ static int vega10_power_off_asic(struct pp_hwmgr *hwmgr)
4721 4673
4722static int vega10_get_sclk_od(struct pp_hwmgr *hwmgr) 4674static int vega10_get_sclk_od(struct pp_hwmgr *hwmgr)
4723{ 4675{
4724 struct vega10_hwmgr *data = (struct vega10_hwmgr *)(hwmgr->backend); 4676 struct vega10_hwmgr *data = hwmgr->backend;
4725 struct vega10_single_dpm_table *sclk_table = &(data->dpm_table.gfx_table); 4677 struct vega10_single_dpm_table *sclk_table = &(data->dpm_table.gfx_table);
4726 struct vega10_single_dpm_table *golden_sclk_table = 4678 struct vega10_single_dpm_table *golden_sclk_table =
4727 &(data->golden_dpm_table.gfx_table); 4679 &(data->golden_dpm_table.gfx_table);
@@ -4739,7 +4691,7 @@ static int vega10_get_sclk_od(struct pp_hwmgr *hwmgr)
4739 4691
4740static int vega10_set_sclk_od(struct pp_hwmgr *hwmgr, uint32_t value) 4692static int vega10_set_sclk_od(struct pp_hwmgr *hwmgr, uint32_t value)
4741{ 4693{
4742 struct vega10_hwmgr *data = (struct vega10_hwmgr *)(hwmgr->backend); 4694 struct vega10_hwmgr *data = hwmgr->backend;
4743 struct vega10_single_dpm_table *golden_sclk_table = 4695 struct vega10_single_dpm_table *golden_sclk_table =
4744 &(data->golden_dpm_table.gfx_table); 4696 &(data->golden_dpm_table.gfx_table);
4745 struct pp_power_state *ps; 4697 struct pp_power_state *ps;
@@ -4772,7 +4724,7 @@ static int vega10_set_sclk_od(struct pp_hwmgr *hwmgr, uint32_t value)
4772 4724
4773static int vega10_get_mclk_od(struct pp_hwmgr *hwmgr) 4725static int vega10_get_mclk_od(struct pp_hwmgr *hwmgr)
4774{ 4726{
4775 struct vega10_hwmgr *data = (struct vega10_hwmgr *)(hwmgr->backend); 4727 struct vega10_hwmgr *data = hwmgr->backend;
4776 struct vega10_single_dpm_table *mclk_table = &(data->dpm_table.mem_table); 4728 struct vega10_single_dpm_table *mclk_table = &(data->dpm_table.mem_table);
4777 struct vega10_single_dpm_table *golden_mclk_table = 4729 struct vega10_single_dpm_table *golden_mclk_table =
4778 &(data->golden_dpm_table.mem_table); 4730 &(data->golden_dpm_table.mem_table);
@@ -4791,7 +4743,7 @@ static int vega10_get_mclk_od(struct pp_hwmgr *hwmgr)
4791 4743
4792static int vega10_set_mclk_od(struct pp_hwmgr *hwmgr, uint32_t value) 4744static int vega10_set_mclk_od(struct pp_hwmgr *hwmgr, uint32_t value)
4793{ 4745{
4794 struct vega10_hwmgr *data = (struct vega10_hwmgr *)(hwmgr->backend); 4746 struct vega10_hwmgr *data = hwmgr->backend;
4795 struct vega10_single_dpm_table *golden_mclk_table = 4747 struct vega10_single_dpm_table *golden_mclk_table =
4796 &(data->golden_dpm_table.mem_table); 4748 &(data->golden_dpm_table.mem_table);
4797 struct pp_power_state *ps; 4749 struct pp_power_state *ps;
@@ -4863,41 +4815,9 @@ static int vega10_get_thermal_temperature_range(struct pp_hwmgr *hwmgr,
4863 return 0; 4815 return 0;
4864} 4816}
4865 4817
4866static int vega10_register_thermal_interrupt(struct pp_hwmgr *hwmgr,
4867 const void *info)
4868{
4869 struct cgs_irq_src_funcs *irq_src =
4870 (struct cgs_irq_src_funcs *)info;
4871
4872 if (hwmgr->thermal_controller.ucType ==
4873 ATOM_VEGA10_PP_THERMALCONTROLLER_VEGA10 ||
4874 hwmgr->thermal_controller.ucType ==
4875 ATOM_VEGA10_PP_THERMALCONTROLLER_EMC2103_WITH_INTERNAL) {
4876 PP_ASSERT_WITH_CODE(!cgs_add_irq_source(hwmgr->device,
4877 SOC15_IH_CLIENTID_THM,
4878 0, 0, irq_src[0].set, irq_src[0].handler, hwmgr),
4879 "Failed to register high thermal interrupt!",
4880 return -EINVAL);
4881 PP_ASSERT_WITH_CODE(!cgs_add_irq_source(hwmgr->device,
4882 SOC15_IH_CLIENTID_THM,
4883 1, 0, irq_src[1].set, irq_src[1].handler, hwmgr),
4884 "Failed to register low thermal interrupt!",
4885 return -EINVAL);
4886 }
4887
4888 /* Register CTF(GPIO_19) interrupt */
4889 PP_ASSERT_WITH_CODE(!cgs_add_irq_source(hwmgr->device,
4890 SOC15_IH_CLIENTID_ROM_SMUIO,
4891 83, 0, irq_src[2].set, irq_src[2].handler, hwmgr),
4892 "Failed to register CTF thermal interrupt!",
4893 return -EINVAL);
4894
4895 return 0;
4896}
4897
4898static int vega10_get_power_profile_mode(struct pp_hwmgr *hwmgr, char *buf) 4818static int vega10_get_power_profile_mode(struct pp_hwmgr *hwmgr, char *buf)
4899{ 4819{
4900 struct vega10_hwmgr *data = (struct vega10_hwmgr *)(hwmgr->backend); 4820 struct vega10_hwmgr *data = hwmgr->backend;
4901 uint32_t i, size = 0; 4821 uint32_t i, size = 0;
4902 static const uint8_t profile_mode_setting[5][4] = {{70, 60, 1, 3,}, 4822 static const uint8_t profile_mode_setting[5][4] = {{70, 60, 1, 3,},
4903 {90, 60, 0, 0,}, 4823 {90, 60, 0, 0,},
@@ -4938,7 +4858,7 @@ static int vega10_get_power_profile_mode(struct pp_hwmgr *hwmgr, char *buf)
4938 4858
4939static int vega10_set_power_profile_mode(struct pp_hwmgr *hwmgr, long *input, uint32_t size) 4859static int vega10_set_power_profile_mode(struct pp_hwmgr *hwmgr, long *input, uint32_t size)
4940{ 4860{
4941 struct vega10_hwmgr *data = (struct vega10_hwmgr *)(hwmgr->backend); 4861 struct vega10_hwmgr *data = hwmgr->backend;
4942 uint8_t busy_set_point; 4862 uint8_t busy_set_point;
4943 uint8_t FPS; 4863 uint8_t FPS;
4944 uint8_t use_rlc_busy; 4864 uint8_t use_rlc_busy;
@@ -5019,13 +4939,23 @@ static const struct pp_hwmgr_func vega10_hwmgr_funcs = {
5019 .avfs_control = vega10_avfs_enable, 4939 .avfs_control = vega10_avfs_enable,
5020 .notify_cac_buffer_info = vega10_notify_cac_buffer_info, 4940 .notify_cac_buffer_info = vega10_notify_cac_buffer_info,
5021 .get_thermal_temperature_range = vega10_get_thermal_temperature_range, 4941 .get_thermal_temperature_range = vega10_get_thermal_temperature_range,
5022 .register_internal_thermal_interrupt = vega10_register_thermal_interrupt, 4942 .register_irq_handlers = smu9_register_irq_handlers,
5023 .start_thermal_controller = vega10_start_thermal_controller, 4943 .start_thermal_controller = vega10_start_thermal_controller,
5024 .get_power_profile_mode = vega10_get_power_profile_mode, 4944 .get_power_profile_mode = vega10_get_power_profile_mode,
5025 .set_power_profile_mode = vega10_set_power_profile_mode, 4945 .set_power_profile_mode = vega10_set_power_profile_mode,
5026 .set_power_limit = vega10_set_power_limit, 4946 .set_power_limit = vega10_set_power_limit,
5027}; 4947};
5028 4948
4949int vega10_enable_smc_features(struct pp_hwmgr *hwmgr,
4950 bool enable, uint32_t feature_mask)
4951{
4952 int msg = enable ? PPSMC_MSG_EnableSmuFeatures :
4953 PPSMC_MSG_DisableSmuFeatures;
4954
4955 return smum_send_msg_to_smc_with_parameter(hwmgr,
4956 msg, feature_mask);
4957}
4958
5029int vega10_hwmgr_init(struct pp_hwmgr *hwmgr) 4959int vega10_hwmgr_init(struct pp_hwmgr *hwmgr)
5030{ 4960{
5031 hwmgr->hwmgr_func = &vega10_hwmgr_funcs; 4961 hwmgr->hwmgr_func = &vega10_hwmgr_funcs;
diff --git a/drivers/gpu/drm/amd/powerplay/hwmgr/vega10_hwmgr.h b/drivers/gpu/drm/amd/powerplay/hwmgr/vega10_hwmgr.h
index 8f6c2cb962da..5339ea1f3dce 100644
--- a/drivers/gpu/drm/amd/powerplay/hwmgr/vega10_hwmgr.h
+++ b/drivers/gpu/drm/amd/powerplay/hwmgr/vega10_hwmgr.h
@@ -440,5 +440,7 @@ int vega10_update_uvd_dpm(struct pp_hwmgr *hwmgr, bool bgate);
440int vega10_update_samu_dpm(struct pp_hwmgr *hwmgr, bool bgate); 440int vega10_update_samu_dpm(struct pp_hwmgr *hwmgr, bool bgate);
441int vega10_update_acp_dpm(struct pp_hwmgr *hwmgr, bool bgate); 441int vega10_update_acp_dpm(struct pp_hwmgr *hwmgr, bool bgate);
442int vega10_enable_disable_vce_dpm(struct pp_hwmgr *hwmgr, bool enable); 442int vega10_enable_disable_vce_dpm(struct pp_hwmgr *hwmgr, bool enable);
443int vega10_enable_smc_features(struct pp_hwmgr *hwmgr,
444 bool enable, uint32_t feature_mask);
443 445
444#endif /* _VEGA10_HWMGR_H_ */ 446#endif /* _VEGA10_HWMGR_H_ */
diff --git a/drivers/gpu/drm/amd/powerplay/hwmgr/vega10_powertune.c b/drivers/gpu/drm/amd/powerplay/hwmgr/vega10_powertune.c
index b1f74c7f0943..ba63faefc61f 100644
--- a/drivers/gpu/drm/amd/powerplay/hwmgr/vega10_powertune.c
+++ b/drivers/gpu/drm/amd/powerplay/hwmgr/vega10_powertune.c
@@ -24,7 +24,6 @@
24#include "hwmgr.h" 24#include "hwmgr.h"
25#include "vega10_hwmgr.h" 25#include "vega10_hwmgr.h"
26#include "vega10_powertune.h" 26#include "vega10_powertune.h"
27#include "vega10_smumgr.h"
28#include "vega10_ppsmc.h" 27#include "vega10_ppsmc.h"
29#include "vega10_inc.h" 28#include "vega10_inc.h"
30#include "pp_debug.h" 29#include "pp_debug.h"
@@ -1194,7 +1193,7 @@ static int vega10_disable_se_edc_force_stall_config(struct pp_hwmgr *hwmgr)
1194int vega10_enable_didt_config(struct pp_hwmgr *hwmgr) 1193int vega10_enable_didt_config(struct pp_hwmgr *hwmgr)
1195{ 1194{
1196 int result = 0; 1195 int result = 0;
1197 struct vega10_hwmgr *data = (struct vega10_hwmgr *)(hwmgr->backend); 1196 struct vega10_hwmgr *data = hwmgr->backend;
1198 1197
1199 if (data->smu_features[GNLD_DIDT].supported) { 1198 if (data->smu_features[GNLD_DIDT].supported) {
1200 if (data->smu_features[GNLD_DIDT].enabled) 1199 if (data->smu_features[GNLD_DIDT].enabled)
@@ -1241,7 +1240,7 @@ int vega10_enable_didt_config(struct pp_hwmgr *hwmgr)
1241int vega10_disable_didt_config(struct pp_hwmgr *hwmgr) 1240int vega10_disable_didt_config(struct pp_hwmgr *hwmgr)
1242{ 1241{
1243 int result = 0; 1242 int result = 0;
1244 struct vega10_hwmgr *data = (struct vega10_hwmgr *)(hwmgr->backend); 1243 struct vega10_hwmgr *data = hwmgr->backend;
1245 1244
1246 if (data->smu_features[GNLD_DIDT].supported) { 1245 if (data->smu_features[GNLD_DIDT].supported) {
1247 if (!data->smu_features[GNLD_DIDT].enabled) 1246 if (!data->smu_features[GNLD_DIDT].enabled)
@@ -1287,7 +1286,7 @@ int vega10_disable_didt_config(struct pp_hwmgr *hwmgr)
1287 1286
1288void vega10_initialize_power_tune_defaults(struct pp_hwmgr *hwmgr) 1287void vega10_initialize_power_tune_defaults(struct pp_hwmgr *hwmgr)
1289{ 1288{
1290 struct vega10_hwmgr *data = (struct vega10_hwmgr *)(hwmgr->backend); 1289 struct vega10_hwmgr *data = hwmgr->backend;
1291 struct phm_ppt_v2_information *table_info = 1290 struct phm_ppt_v2_information *table_info =
1292 (struct phm_ppt_v2_information *)(hwmgr->pptable); 1291 (struct phm_ppt_v2_information *)(hwmgr->pptable);
1293 struct phm_tdp_table *tdp_table = table_info->tdp_table; 1292 struct phm_tdp_table *tdp_table = table_info->tdp_table;
@@ -1326,8 +1325,7 @@ void vega10_initialize_power_tune_defaults(struct pp_hwmgr *hwmgr)
1326 1325
1327int vega10_set_power_limit(struct pp_hwmgr *hwmgr, uint32_t n) 1326int vega10_set_power_limit(struct pp_hwmgr *hwmgr, uint32_t n)
1328{ 1327{
1329 struct vega10_hwmgr *data = 1328 struct vega10_hwmgr *data = hwmgr->backend;
1330 (struct vega10_hwmgr *)(hwmgr->backend);
1331 1329
1332 if (data->registry_data.enable_pkg_pwr_tracking_feature) 1330 if (data->registry_data.enable_pkg_pwr_tracking_feature)
1333 smum_send_msg_to_smc_with_parameter(hwmgr, 1331 smum_send_msg_to_smc_with_parameter(hwmgr,
@@ -1338,8 +1336,7 @@ int vega10_set_power_limit(struct pp_hwmgr *hwmgr, uint32_t n)
1338 1336
1339int vega10_enable_power_containment(struct pp_hwmgr *hwmgr) 1337int vega10_enable_power_containment(struct pp_hwmgr *hwmgr)
1340{ 1338{
1341 struct vega10_hwmgr *data = 1339 struct vega10_hwmgr *data = hwmgr->backend;
1342 (struct vega10_hwmgr *)(hwmgr->backend);
1343 struct phm_ppt_v2_information *table_info = 1340 struct phm_ppt_v2_information *table_info =
1344 (struct phm_ppt_v2_information *)(hwmgr->pptable); 1341 (struct phm_ppt_v2_information *)(hwmgr->pptable);
1345 struct phm_tdp_table *tdp_table = table_info->tdp_table; 1342 struct phm_tdp_table *tdp_table = table_info->tdp_table;
@@ -1372,8 +1369,7 @@ int vega10_enable_power_containment(struct pp_hwmgr *hwmgr)
1372 1369
1373int vega10_disable_power_containment(struct pp_hwmgr *hwmgr) 1370int vega10_disable_power_containment(struct pp_hwmgr *hwmgr)
1374{ 1371{
1375 struct vega10_hwmgr *data = 1372 struct vega10_hwmgr *data = hwmgr->backend;
1376 (struct vega10_hwmgr *)(hwmgr->backend);
1377 1373
1378 if (PP_CAP(PHM_PlatformCaps_PowerContainment)) { 1374 if (PP_CAP(PHM_PlatformCaps_PowerContainment)) {
1379 if (data->smu_features[GNLD_PPT].supported) 1375 if (data->smu_features[GNLD_PPT].supported)
diff --git a/drivers/gpu/drm/amd/powerplay/hwmgr/vega10_thermal.c b/drivers/gpu/drm/amd/powerplay/hwmgr/vega10_thermal.c
index fc2325e7f387..9f18226a56ea 100644
--- a/drivers/gpu/drm/amd/powerplay/hwmgr/vega10_thermal.c
+++ b/drivers/gpu/drm/amd/powerplay/hwmgr/vega10_thermal.c
@@ -23,7 +23,6 @@
23 23
24#include "vega10_thermal.h" 24#include "vega10_thermal.h"
25#include "vega10_hwmgr.h" 25#include "vega10_hwmgr.h"
26#include "vega10_smumgr.h"
27#include "vega10_ppsmc.h" 26#include "vega10_ppsmc.h"
28#include "vega10_inc.h" 27#include "vega10_inc.h"
29#include "pp_soc15.h" 28#include "pp_soc15.h"
@@ -32,7 +31,7 @@
32static int vega10_get_current_rpm(struct pp_hwmgr *hwmgr, uint32_t *current_rpm) 31static int vega10_get_current_rpm(struct pp_hwmgr *hwmgr, uint32_t *current_rpm)
33{ 32{
34 smum_send_msg_to_smc(hwmgr, PPSMC_MSG_GetCurrentRpm); 33 smum_send_msg_to_smc(hwmgr, PPSMC_MSG_GetCurrentRpm);
35 vega10_read_arg_from_smc(hwmgr, current_rpm); 34 *current_rpm = smum_get_argument(hwmgr);
36 return 0; 35 return 0;
37} 36}
38 37
@@ -90,7 +89,7 @@ int vega10_fan_ctrl_get_fan_speed_percent(struct pp_hwmgr *hwmgr,
90 89
91int vega10_fan_ctrl_get_fan_speed_rpm(struct pp_hwmgr *hwmgr, uint32_t *speed) 90int vega10_fan_ctrl_get_fan_speed_rpm(struct pp_hwmgr *hwmgr, uint32_t *speed)
92{ 91{
93 struct vega10_hwmgr *data = (struct vega10_hwmgr *)(hwmgr->backend); 92 struct vega10_hwmgr *data = hwmgr->backend;
94 uint32_t tach_period; 93 uint32_t tach_period;
95 uint32_t crystal_clock_freq; 94 uint32_t crystal_clock_freq;
96 int result = 0; 95 int result = 0;
@@ -111,7 +110,7 @@ int vega10_fan_ctrl_get_fan_speed_rpm(struct pp_hwmgr *hwmgr, uint32_t *speed)
111 if (tach_period == 0) 110 if (tach_period == 0)
112 return -EINVAL; 111 return -EINVAL;
113 112
114 crystal_clock_freq = smu7_get_xclk(hwmgr); 113 crystal_clock_freq = amdgpu_asic_get_xclk((struct amdgpu_device *)hwmgr->adev);
115 114
116 *speed = 60 * crystal_clock_freq * 10000 / tach_period; 115 *speed = 60 * crystal_clock_freq * 10000 / tach_period;
117 } 116 }
@@ -189,7 +188,7 @@ int vega10_fan_ctrl_set_default_mode(struct pp_hwmgr *hwmgr)
189 */ 188 */
190static int vega10_enable_fan_control_feature(struct pp_hwmgr *hwmgr) 189static int vega10_enable_fan_control_feature(struct pp_hwmgr *hwmgr)
191{ 190{
192 struct vega10_hwmgr *data = (struct vega10_hwmgr *)(hwmgr->backend); 191 struct vega10_hwmgr *data = hwmgr->backend;
193 192
194 if (data->smu_features[GNLD_FAN_CONTROL].supported) { 193 if (data->smu_features[GNLD_FAN_CONTROL].supported) {
195 PP_ASSERT_WITH_CODE(!vega10_enable_smc_features( 194 PP_ASSERT_WITH_CODE(!vega10_enable_smc_features(
@@ -206,7 +205,7 @@ static int vega10_enable_fan_control_feature(struct pp_hwmgr *hwmgr)
206 205
207static int vega10_disable_fan_control_feature(struct pp_hwmgr *hwmgr) 206static int vega10_disable_fan_control_feature(struct pp_hwmgr *hwmgr)
208{ 207{
209 struct vega10_hwmgr *data = (struct vega10_hwmgr *)(hwmgr->backend); 208 struct vega10_hwmgr *data = hwmgr->backend;
210 209
211 if (data->smu_features[GNLD_FAN_CONTROL].supported) { 210 if (data->smu_features[GNLD_FAN_CONTROL].supported) {
212 PP_ASSERT_WITH_CODE(!vega10_enable_smc_features( 211 PP_ASSERT_WITH_CODE(!vega10_enable_smc_features(
@@ -236,7 +235,7 @@ int vega10_fan_ctrl_start_smc_fan_control(struct pp_hwmgr *hwmgr)
236 235
237int vega10_fan_ctrl_stop_smc_fan_control(struct pp_hwmgr *hwmgr) 236int vega10_fan_ctrl_stop_smc_fan_control(struct pp_hwmgr *hwmgr)
238{ 237{
239 struct vega10_hwmgr *data = (struct vega10_hwmgr *)(hwmgr->backend); 238 struct vega10_hwmgr *data = hwmgr->backend;
240 239
241 if (hwmgr->thermal_controller.fanInfo.bNoFan) 240 if (hwmgr->thermal_controller.fanInfo.bNoFan)
242 return -1; 241 return -1;
@@ -332,7 +331,7 @@ int vega10_fan_ctrl_set_fan_speed_rpm(struct pp_hwmgr *hwmgr, uint32_t speed)
332 result = vega10_fan_ctrl_stop_smc_fan_control(hwmgr); 331 result = vega10_fan_ctrl_stop_smc_fan_control(hwmgr);
333 332
334 if (!result) { 333 if (!result) {
335 crystal_clock_freq = smu7_get_xclk(hwmgr); 334 crystal_clock_freq = amdgpu_asic_get_xclk((struct amdgpu_device *)hwmgr->adev);
336 tach_period = 60 * crystal_clock_freq * 10000 / (8 * speed); 335 tach_period = 60 * crystal_clock_freq * 10000 / (8 * speed);
337 reg = soc15_get_register_offset(THM_HWID, 0, 336 reg = soc15_get_register_offset(THM_HWID, 0,
338 mmCG_TACH_STATUS_BASE_IDX, mmCG_TACH_STATUS); 337 mmCG_TACH_STATUS_BASE_IDX, mmCG_TACH_STATUS);
@@ -446,7 +445,7 @@ static int vega10_thermal_initialize(struct pp_hwmgr *hwmgr)
446*/ 445*/
447static int vega10_thermal_enable_alert(struct pp_hwmgr *hwmgr) 446static int vega10_thermal_enable_alert(struct pp_hwmgr *hwmgr)
448{ 447{
449 struct vega10_hwmgr *data = (struct vega10_hwmgr *)(hwmgr->backend); 448 struct vega10_hwmgr *data = hwmgr->backend;
450 uint32_t val = 0; 449 uint32_t val = 0;
451 uint32_t reg; 450 uint32_t reg;
452 451
@@ -478,7 +477,7 @@ static int vega10_thermal_enable_alert(struct pp_hwmgr *hwmgr)
478*/ 477*/
479int vega10_thermal_disable_alert(struct pp_hwmgr *hwmgr) 478int vega10_thermal_disable_alert(struct pp_hwmgr *hwmgr)
480{ 479{
481 struct vega10_hwmgr *data = (struct vega10_hwmgr *)(hwmgr->backend); 480 struct vega10_hwmgr *data = hwmgr->backend;
482 uint32_t reg; 481 uint32_t reg;
483 482
484 if (data->smu_features[GNLD_FW_CTF].supported) { 483 if (data->smu_features[GNLD_FW_CTF].supported) {
@@ -527,7 +526,7 @@ int vega10_thermal_stop_thermal_controller(struct pp_hwmgr *hwmgr)
527int vega10_thermal_setup_fan_table(struct pp_hwmgr *hwmgr) 526int vega10_thermal_setup_fan_table(struct pp_hwmgr *hwmgr)
528{ 527{
529 int ret; 528 int ret;
530 struct vega10_hwmgr *data = (struct vega10_hwmgr *)(hwmgr->backend); 529 struct vega10_hwmgr *data = hwmgr->backend;
531 PPTable_t *table = &(data->smc_state_table.pp_table); 530 PPTable_t *table = &(data->smc_state_table.pp_table);
532 531
533 if (!data->smu_features[GNLD_FAN_CONTROL].supported) 532 if (!data->smu_features[GNLD_FAN_CONTROL].supported)
@@ -571,8 +570,9 @@ int vega10_thermal_setup_fan_table(struct pp_hwmgr *hwmgr)
571 table->FanStartTemp = hwmgr->thermal_controller. 570 table->FanStartTemp = hwmgr->thermal_controller.
572 advanceFanControlParameters.usZeroRPMStartTemperature; 571 advanceFanControlParameters.usZeroRPMStartTemperature;
573 572
574 ret = vega10_copy_table_to_smc(hwmgr, 573 ret = smum_smc_table_manager(hwmgr,
575 (uint8_t *)(&(data->smc_state_table.pp_table)), PPTABLE); 574 (uint8_t *)(&(data->smc_state_table.pp_table)),
575 PPTABLE, false);
576 if (ret) 576 if (ret)
577 pr_info("Failed to update Fan Control Table in PPTable!"); 577 pr_info("Failed to update Fan Control Table in PPTable!");
578 578
diff --git a/drivers/gpu/drm/amd/powerplay/hwmgr/vega10_thermal.h b/drivers/gpu/drm/amd/powerplay/hwmgr/vega10_thermal.h
index 82f10bdd5f07..21e7c4dfa2ca 100644
--- a/drivers/gpu/drm/amd/powerplay/hwmgr/vega10_thermal.h
+++ b/drivers/gpu/drm/amd/powerplay/hwmgr/vega10_thermal.h
@@ -73,7 +73,7 @@ extern int vega10_thermal_disable_alert(struct pp_hwmgr *hwmgr);
73extern int vega10_fan_ctrl_start_smc_fan_control(struct pp_hwmgr *hwmgr); 73extern int vega10_fan_ctrl_start_smc_fan_control(struct pp_hwmgr *hwmgr);
74extern int vega10_start_thermal_controller(struct pp_hwmgr *hwmgr, 74extern int vega10_start_thermal_controller(struct pp_hwmgr *hwmgr,
75 struct PP_TemperatureRange *range); 75 struct PP_TemperatureRange *range);
76extern uint32_t smu7_get_xclk(struct pp_hwmgr *hwmgr); 76
77 77
78#endif 78#endif
79 79
diff --git a/drivers/gpu/drm/amd/powerplay/hwmgr/vega12_hwmgr.c b/drivers/gpu/drm/amd/powerplay/hwmgr/vega12_hwmgr.c
new file mode 100644
index 000000000000..15ce1e825021
--- /dev/null
+++ b/drivers/gpu/drm/amd/powerplay/hwmgr/vega12_hwmgr.c
@@ -0,0 +1,2090 @@
1/*
2 * Copyright 2017 Advanced Micro Devices, Inc.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice shall be included in
12 * all copies or substantial portions of the Software.
13 *
14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
17 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20 * OTHER DEALINGS IN THE SOFTWARE.
21 *
22 */
23
24#include <linux/delay.h>
25#include <linux/fb.h>
26#include <linux/module.h>
27#include <linux/slab.h>
28
29#include "hwmgr.h"
30#include "amd_powerplay.h"
31#include "vega12_smumgr.h"
32#include "hardwaremanager.h"
33#include "ppatomfwctrl.h"
34#include "atomfirmware.h"
35#include "cgs_common.h"
36#include "vega12_powertune.h"
37#include "vega12_inc.h"
38#include "pp_soc15.h"
39#include "pppcielanes.h"
40#include "vega12_hwmgr.h"
41#include "vega12_processpptables.h"
42#include "vega12_pptable.h"
43#include "vega12_thermal.h"
44#include "vega12_ppsmc.h"
45#include "pp_debug.h"
46#include "amd_pcie_helpers.h"
47#include "ppinterrupt.h"
48#include "pp_overdriver.h"
49#include "pp_thermal.h"
50
51
52static int vega12_force_clock_level(struct pp_hwmgr *hwmgr,
53 enum pp_clock_type type, uint32_t mask);
54static int vega12_get_clock_ranges(struct pp_hwmgr *hwmgr,
55 uint32_t *clock,
56 PPCLK_e clock_select,
57 bool max);
58
59static void vega12_set_default_registry_data(struct pp_hwmgr *hwmgr)
60{
61 struct vega12_hwmgr *data =
62 (struct vega12_hwmgr *)(hwmgr->backend);
63
64 data->gfxclk_average_alpha = PPVEGA12_VEGA12GFXCLKAVERAGEALPHA_DFLT;
65 data->socclk_average_alpha = PPVEGA12_VEGA12SOCCLKAVERAGEALPHA_DFLT;
66 data->uclk_average_alpha = PPVEGA12_VEGA12UCLKCLKAVERAGEALPHA_DFLT;
67 data->gfx_activity_average_alpha = PPVEGA12_VEGA12GFXACTIVITYAVERAGEALPHA_DFLT;
68 data->lowest_uclk_reserved_for_ulv = PPVEGA12_VEGA12LOWESTUCLKRESERVEDFORULV_DFLT;
69
70 data->display_voltage_mode = PPVEGA12_VEGA12DISPLAYVOLTAGEMODE_DFLT;
71 data->dcef_clk_quad_eqn_a = PPREGKEY_VEGA12QUADRATICEQUATION_DFLT;
72 data->dcef_clk_quad_eqn_b = PPREGKEY_VEGA12QUADRATICEQUATION_DFLT;
73 data->dcef_clk_quad_eqn_c = PPREGKEY_VEGA12QUADRATICEQUATION_DFLT;
74 data->disp_clk_quad_eqn_a = PPREGKEY_VEGA12QUADRATICEQUATION_DFLT;
75 data->disp_clk_quad_eqn_b = PPREGKEY_VEGA12QUADRATICEQUATION_DFLT;
76 data->disp_clk_quad_eqn_c = PPREGKEY_VEGA12QUADRATICEQUATION_DFLT;
77 data->pixel_clk_quad_eqn_a = PPREGKEY_VEGA12QUADRATICEQUATION_DFLT;
78 data->pixel_clk_quad_eqn_b = PPREGKEY_VEGA12QUADRATICEQUATION_DFLT;
79 data->pixel_clk_quad_eqn_c = PPREGKEY_VEGA12QUADRATICEQUATION_DFLT;
80 data->phy_clk_quad_eqn_a = PPREGKEY_VEGA12QUADRATICEQUATION_DFLT;
81 data->phy_clk_quad_eqn_b = PPREGKEY_VEGA12QUADRATICEQUATION_DFLT;
82 data->phy_clk_quad_eqn_c = PPREGKEY_VEGA12QUADRATICEQUATION_DFLT;
83
84 data->registry_data.disallowed_features = 0x0;
85 data->registry_data.od_state_in_dc_support = 0;
86 data->registry_data.skip_baco_hardware = 0;
87
88 data->registry_data.log_avfs_param = 0;
89 data->registry_data.sclk_throttle_low_notification = 1;
90 data->registry_data.force_dpm_high = 0;
91 data->registry_data.stable_pstate_sclk_dpm_percentage = 75;
92
93 data->registry_data.didt_support = 0;
94 if (data->registry_data.didt_support) {
95 data->registry_data.didt_mode = 6;
96 data->registry_data.sq_ramping_support = 1;
97 data->registry_data.db_ramping_support = 0;
98 data->registry_data.td_ramping_support = 0;
99 data->registry_data.tcp_ramping_support = 0;
100 data->registry_data.dbr_ramping_support = 0;
101 data->registry_data.edc_didt_support = 1;
102 data->registry_data.gc_didt_support = 0;
103 data->registry_data.psm_didt_support = 0;
104 }
105
106 data->registry_data.pcie_lane_override = 0xff;
107 data->registry_data.pcie_speed_override = 0xff;
108 data->registry_data.pcie_clock_override = 0xffffffff;
109 data->registry_data.regulator_hot_gpio_support = 1;
110 data->registry_data.ac_dc_switch_gpio_support = 0;
111 data->registry_data.quick_transition_support = 0;
112 data->registry_data.zrpm_start_temp = 0xffff;
113 data->registry_data.zrpm_stop_temp = 0xffff;
114 data->registry_data.odn_feature_enable = 1;
115 data->registry_data.disable_water_mark = 0;
116 data->registry_data.disable_pp_tuning = 0;
117 data->registry_data.disable_xlpp_tuning = 0;
118 data->registry_data.disable_workload_policy = 0;
119 data->registry_data.perf_ui_tuning_profile_turbo = 0x19190F0F;
120 data->registry_data.perf_ui_tuning_profile_powerSave = 0x19191919;
121 data->registry_data.perf_ui_tuning_profile_xl = 0x00000F0A;
122 data->registry_data.force_workload_policy_mask = 0;
123 data->registry_data.disable_3d_fs_detection = 0;
124 data->registry_data.fps_support = 1;
125 data->registry_data.disable_auto_wattman = 1;
126 data->registry_data.auto_wattman_debug = 0;
127 data->registry_data.auto_wattman_sample_period = 100;
128 data->registry_data.auto_wattman_threshold = 50;
129}
130
131static int vega12_set_features_platform_caps(struct pp_hwmgr *hwmgr)
132{
133 struct vega12_hwmgr *data =
134 (struct vega12_hwmgr *)(hwmgr->backend);
135 struct amdgpu_device *adev = hwmgr->adev;
136
137 if (data->vddci_control == VEGA12_VOLTAGE_CONTROL_NONE)
138 phm_cap_unset(hwmgr->platform_descriptor.platformCaps,
139 PHM_PlatformCaps_ControlVDDCI);
140
141 phm_cap_set(hwmgr->platform_descriptor.platformCaps,
142 PHM_PlatformCaps_TablelessHardwareInterface);
143
144 phm_cap_set(hwmgr->platform_descriptor.platformCaps,
145 PHM_PlatformCaps_EnableSMU7ThermalManagement);
146
147 if (adev->pg_flags & AMD_PG_SUPPORT_UVD) {
148 phm_cap_set(hwmgr->platform_descriptor.platformCaps,
149 PHM_PlatformCaps_UVDPowerGating);
150 phm_cap_set(hwmgr->platform_descriptor.platformCaps,
151 PHM_PlatformCaps_UVDDynamicPowerGating);
152 }
153
154 if (adev->pg_flags & AMD_PG_SUPPORT_VCE)
155 phm_cap_set(hwmgr->platform_descriptor.platformCaps,
156 PHM_PlatformCaps_VCEPowerGating);
157
158 phm_cap_set(hwmgr->platform_descriptor.platformCaps,
159 PHM_PlatformCaps_UnTabledHardwareInterface);
160
161 if (data->registry_data.odn_feature_enable)
162 phm_cap_set(hwmgr->platform_descriptor.platformCaps,
163 PHM_PlatformCaps_ODNinACSupport);
164 else {
165 phm_cap_set(hwmgr->platform_descriptor.platformCaps,
166 PHM_PlatformCaps_OD6inACSupport);
167 phm_cap_set(hwmgr->platform_descriptor.platformCaps,
168 PHM_PlatformCaps_OD6PlusinACSupport);
169 }
170
171 phm_cap_set(hwmgr->platform_descriptor.platformCaps,
172 PHM_PlatformCaps_ActivityReporting);
173 phm_cap_set(hwmgr->platform_descriptor.platformCaps,
174 PHM_PlatformCaps_FanSpeedInTableIsRPM);
175
176 if (data->registry_data.od_state_in_dc_support) {
177 if (data->registry_data.odn_feature_enable)
178 phm_cap_set(hwmgr->platform_descriptor.platformCaps,
179 PHM_PlatformCaps_ODNinDCSupport);
180 else {
181 phm_cap_set(hwmgr->platform_descriptor.platformCaps,
182 PHM_PlatformCaps_OD6inDCSupport);
183 phm_cap_set(hwmgr->platform_descriptor.platformCaps,
184 PHM_PlatformCaps_OD6PlusinDCSupport);
185 }
186 }
187
188 if (data->registry_data.thermal_support
189 && data->registry_data.fuzzy_fan_control_support
190 && hwmgr->thermal_controller.advanceFanControlParameters.usTMax)
191 phm_cap_set(hwmgr->platform_descriptor.platformCaps,
192 PHM_PlatformCaps_ODFuzzyFanControlSupport);
193
194 phm_cap_set(hwmgr->platform_descriptor.platformCaps,
195 PHM_PlatformCaps_DynamicPowerManagement);
196 phm_cap_set(hwmgr->platform_descriptor.platformCaps,
197 PHM_PlatformCaps_SMC);
198 phm_cap_set(hwmgr->platform_descriptor.platformCaps,
199 PHM_PlatformCaps_ThermalPolicyDelay);
200
201 if (data->registry_data.force_dpm_high)
202 phm_cap_set(hwmgr->platform_descriptor.platformCaps,
203 PHM_PlatformCaps_ExclusiveModeAlwaysHigh);
204
205 phm_cap_set(hwmgr->platform_descriptor.platformCaps,
206 PHM_PlatformCaps_DynamicUVDState);
207
208 if (data->registry_data.sclk_throttle_low_notification)
209 phm_cap_set(hwmgr->platform_descriptor.platformCaps,
210 PHM_PlatformCaps_SclkThrottleLowNotification);
211
212 /* power tune caps */
213 /* assume disabled */
214 phm_cap_unset(hwmgr->platform_descriptor.platformCaps,
215 PHM_PlatformCaps_PowerContainment);
216 phm_cap_unset(hwmgr->platform_descriptor.platformCaps,
217 PHM_PlatformCaps_DiDtSupport);
218 phm_cap_unset(hwmgr->platform_descriptor.platformCaps,
219 PHM_PlatformCaps_SQRamping);
220 phm_cap_unset(hwmgr->platform_descriptor.platformCaps,
221 PHM_PlatformCaps_DBRamping);
222 phm_cap_unset(hwmgr->platform_descriptor.platformCaps,
223 PHM_PlatformCaps_TDRamping);
224 phm_cap_unset(hwmgr->platform_descriptor.platformCaps,
225 PHM_PlatformCaps_TCPRamping);
226 phm_cap_unset(hwmgr->platform_descriptor.platformCaps,
227 PHM_PlatformCaps_DBRRamping);
228 phm_cap_unset(hwmgr->platform_descriptor.platformCaps,
229 PHM_PlatformCaps_DiDtEDCEnable);
230 phm_cap_unset(hwmgr->platform_descriptor.platformCaps,
231 PHM_PlatformCaps_GCEDC);
232 phm_cap_unset(hwmgr->platform_descriptor.platformCaps,
233 PHM_PlatformCaps_PSM);
234
235 if (data->registry_data.didt_support) {
236 phm_cap_set(hwmgr->platform_descriptor.platformCaps, PHM_PlatformCaps_DiDtSupport);
237 if (data->registry_data.sq_ramping_support)
238 phm_cap_set(hwmgr->platform_descriptor.platformCaps, PHM_PlatformCaps_SQRamping);
239 if (data->registry_data.db_ramping_support)
240 phm_cap_set(hwmgr->platform_descriptor.platformCaps, PHM_PlatformCaps_DBRamping);
241 if (data->registry_data.td_ramping_support)
242 phm_cap_set(hwmgr->platform_descriptor.platformCaps, PHM_PlatformCaps_TDRamping);
243 if (data->registry_data.tcp_ramping_support)
244 phm_cap_set(hwmgr->platform_descriptor.platformCaps, PHM_PlatformCaps_TCPRamping);
245 if (data->registry_data.dbr_ramping_support)
246 phm_cap_set(hwmgr->platform_descriptor.platformCaps, PHM_PlatformCaps_DBRRamping);
247 if (data->registry_data.edc_didt_support)
248 phm_cap_set(hwmgr->platform_descriptor.platformCaps, PHM_PlatformCaps_DiDtEDCEnable);
249 if (data->registry_data.gc_didt_support)
250 phm_cap_set(hwmgr->platform_descriptor.platformCaps, PHM_PlatformCaps_GCEDC);
251 if (data->registry_data.psm_didt_support)
252 phm_cap_set(hwmgr->platform_descriptor.platformCaps, PHM_PlatformCaps_PSM);
253 }
254
255 phm_cap_set(hwmgr->platform_descriptor.platformCaps,
256 PHM_PlatformCaps_RegulatorHot);
257
258 if (data->registry_data.ac_dc_switch_gpio_support) {
259 phm_cap_set(hwmgr->platform_descriptor.platformCaps,
260 PHM_PlatformCaps_AutomaticDCTransition);
261 phm_cap_set(hwmgr->platform_descriptor.platformCaps,
262 PHM_PlatformCaps_SMCtoPPLIBAcdcGpioScheme);
263 }
264
265 if (data->registry_data.quick_transition_support) {
266 phm_cap_unset(hwmgr->platform_descriptor.platformCaps,
267 PHM_PlatformCaps_AutomaticDCTransition);
268 phm_cap_unset(hwmgr->platform_descriptor.platformCaps,
269 PHM_PlatformCaps_SMCtoPPLIBAcdcGpioScheme);
270 phm_cap_set(hwmgr->platform_descriptor.platformCaps,
271 PHM_PlatformCaps_Falcon_QuickTransition);
272 }
273
274 if (data->lowest_uclk_reserved_for_ulv != PPVEGA12_VEGA12LOWESTUCLKRESERVEDFORULV_DFLT) {
275 phm_cap_unset(hwmgr->platform_descriptor.platformCaps,
276 PHM_PlatformCaps_LowestUclkReservedForUlv);
277 if (data->lowest_uclk_reserved_for_ulv == 1)
278 phm_cap_set(hwmgr->platform_descriptor.platformCaps,
279 PHM_PlatformCaps_LowestUclkReservedForUlv);
280 }
281
282 if (data->registry_data.custom_fan_support)
283 phm_cap_set(hwmgr->platform_descriptor.platformCaps,
284 PHM_PlatformCaps_CustomFanControlSupport);
285
286 return 0;
287}
288
289static void vega12_init_dpm_defaults(struct pp_hwmgr *hwmgr)
290{
291 struct vega12_hwmgr *data = (struct vega12_hwmgr *)(hwmgr->backend);
292 int i;
293
294 data->smu_features[GNLD_DPM_PREFETCHER].smu_feature_id =
295 FEATURE_DPM_PREFETCHER_BIT;
296 data->smu_features[GNLD_DPM_GFXCLK].smu_feature_id =
297 FEATURE_DPM_GFXCLK_BIT;
298 data->smu_features[GNLD_DPM_UCLK].smu_feature_id =
299 FEATURE_DPM_UCLK_BIT;
300 data->smu_features[GNLD_DPM_SOCCLK].smu_feature_id =
301 FEATURE_DPM_SOCCLK_BIT;
302 data->smu_features[GNLD_DPM_UVD].smu_feature_id =
303 FEATURE_DPM_UVD_BIT;
304 data->smu_features[GNLD_DPM_VCE].smu_feature_id =
305 FEATURE_DPM_VCE_BIT;
306 data->smu_features[GNLD_ULV].smu_feature_id =
307 FEATURE_ULV_BIT;
308 data->smu_features[GNLD_DPM_MP0CLK].smu_feature_id =
309 FEATURE_DPM_MP0CLK_BIT;
310 data->smu_features[GNLD_DPM_LINK].smu_feature_id =
311 FEATURE_DPM_LINK_BIT;
312 data->smu_features[GNLD_DPM_DCEFCLK].smu_feature_id =
313 FEATURE_DPM_DCEFCLK_BIT;
314 data->smu_features[GNLD_DS_GFXCLK].smu_feature_id =
315 FEATURE_DS_GFXCLK_BIT;
316 data->smu_features[GNLD_DS_SOCCLK].smu_feature_id =
317 FEATURE_DS_SOCCLK_BIT;
318 data->smu_features[GNLD_DS_LCLK].smu_feature_id =
319 FEATURE_DS_LCLK_BIT;
320 data->smu_features[GNLD_PPT].smu_feature_id =
321 FEATURE_PPT_BIT;
322 data->smu_features[GNLD_TDC].smu_feature_id =
323 FEATURE_TDC_BIT;
324 data->smu_features[GNLD_THERMAL].smu_feature_id =
325 FEATURE_THERMAL_BIT;
326 data->smu_features[GNLD_GFX_PER_CU_CG].smu_feature_id =
327 FEATURE_GFX_PER_CU_CG_BIT;
328 data->smu_features[GNLD_RM].smu_feature_id =
329 FEATURE_RM_BIT;
330 data->smu_features[GNLD_DS_DCEFCLK].smu_feature_id =
331 FEATURE_DS_DCEFCLK_BIT;
332 data->smu_features[GNLD_ACDC].smu_feature_id =
333 FEATURE_ACDC_BIT;
334 data->smu_features[GNLD_VR0HOT].smu_feature_id =
335 FEATURE_VR0HOT_BIT;
336 data->smu_features[GNLD_VR1HOT].smu_feature_id =
337 FEATURE_VR1HOT_BIT;
338 data->smu_features[GNLD_FW_CTF].smu_feature_id =
339 FEATURE_FW_CTF_BIT;
340 data->smu_features[GNLD_LED_DISPLAY].smu_feature_id =
341 FEATURE_LED_DISPLAY_BIT;
342 data->smu_features[GNLD_FAN_CONTROL].smu_feature_id =
343 FEATURE_FAN_CONTROL_BIT;
344 data->smu_features[GNLD_DIDT].smu_feature_id = FEATURE_GFX_EDC_BIT;
345 data->smu_features[GNLD_GFXOFF].smu_feature_id = FEATURE_GFXOFF_BIT;
346 data->smu_features[GNLD_CG].smu_feature_id = FEATURE_CG_BIT;
347 data->smu_features[GNLD_ACG].smu_feature_id = FEATURE_ACG_BIT;
348
349 for (i = 0; i < GNLD_FEATURES_MAX; i++) {
350 data->smu_features[i].smu_feature_bitmap =
351 (uint64_t)(1ULL << data->smu_features[i].smu_feature_id);
352 data->smu_features[i].allowed =
353 ((data->registry_data.disallowed_features >> i) & 1) ?
354 false : true;
355 }
356}
357
358static int vega12_set_private_data_based_on_pptable(struct pp_hwmgr *hwmgr)
359{
360 return 0;
361}
362
363static int vega12_hwmgr_backend_fini(struct pp_hwmgr *hwmgr)
364{
365 kfree(hwmgr->backend);
366 hwmgr->backend = NULL;
367
368 return 0;
369}
370
371static int vega12_hwmgr_backend_init(struct pp_hwmgr *hwmgr)
372{
373 int result = 0;
374 struct vega12_hwmgr *data;
375 struct amdgpu_device *adev = hwmgr->adev;
376
377 data = kzalloc(sizeof(struct vega12_hwmgr), GFP_KERNEL);
378 if (data == NULL)
379 return -ENOMEM;
380
381 hwmgr->backend = data;
382
383 vega12_set_default_registry_data(hwmgr);
384
385 data->disable_dpm_mask = 0xff;
386 data->workload_mask = 0xff;
387
388 /* need to set voltage control types before EVV patching */
389 data->vddc_control = VEGA12_VOLTAGE_CONTROL_NONE;
390 data->mvdd_control = VEGA12_VOLTAGE_CONTROL_NONE;
391 data->vddci_control = VEGA12_VOLTAGE_CONTROL_NONE;
392
393 data->water_marks_bitmap = 0;
394 data->avfs_exist = false;
395
396 vega12_set_features_platform_caps(hwmgr);
397
398 vega12_init_dpm_defaults(hwmgr);
399
400 /* Parse pptable data read from VBIOS */
401 vega12_set_private_data_based_on_pptable(hwmgr);
402
403 data->is_tlu_enabled = false;
404
405 hwmgr->platform_descriptor.hardwareActivityPerformanceLevels =
406 VEGA12_MAX_HARDWARE_POWERLEVELS;
407 hwmgr->platform_descriptor.hardwarePerformanceLevels = 2;
408 hwmgr->platform_descriptor.minimumClocksReductionPercentage = 50;
409
410 hwmgr->platform_descriptor.vbiosInterruptId = 0x20000400; /* IRQ_SOURCE1_SW_INT */
411 /* The true clock step depends on the frequency, typically 4.5 or 9 MHz. Here we use 5. */
412 hwmgr->platform_descriptor.clockStep.engineClock = 500;
413 hwmgr->platform_descriptor.clockStep.memoryClock = 500;
414
415 data->total_active_cus = adev->gfx.cu_info.number;
416 /* Setup default Overdrive Fan control settings */
417 data->odn_fan_table.target_fan_speed =
418 hwmgr->thermal_controller.advanceFanControlParameters.usMaxFanRPM;
419 data->odn_fan_table.target_temperature =
420 hwmgr->thermal_controller.advanceFanControlParameters.ucTargetTemperature;
421 data->odn_fan_table.min_performance_clock =
422 hwmgr->thermal_controller.advanceFanControlParameters.ulMinFanSCLKAcousticLimit;
423 data->odn_fan_table.min_fan_limit =
424 hwmgr->thermal_controller.advanceFanControlParameters.usFanPWMMinLimit *
425 hwmgr->thermal_controller.fanInfo.ulMaxRPM / 100;
426
427 return result;
428}
429
430static int vega12_init_sclk_threshold(struct pp_hwmgr *hwmgr)
431{
432 struct vega12_hwmgr *data =
433 (struct vega12_hwmgr *)(hwmgr->backend);
434
435 data->low_sclk_interrupt_threshold = 0;
436
437 return 0;
438}
439
440static int vega12_setup_asic_task(struct pp_hwmgr *hwmgr)
441{
442 PP_ASSERT_WITH_CODE(!vega12_init_sclk_threshold(hwmgr),
443 "Failed to init sclk threshold!",
444 return -EINVAL);
445
446 return 0;
447}
448
449/*
450 * @fn vega12_init_dpm_state
451 * @brief Function to initialize all Soft Min/Max and Hard Min/Max to 0xff.
452 *
453 * @param dpm_state - the address of the DPM Table to initiailize.
454 * @return None.
455 */
456static void vega12_init_dpm_state(struct vega12_dpm_state *dpm_state)
457{
458 dpm_state->soft_min_level = 0xff;
459 dpm_state->soft_max_level = 0xff;
460 dpm_state->hard_min_level = 0xff;
461 dpm_state->hard_max_level = 0xff;
462}
463
464static int vega12_get_number_dpm_level(struct pp_hwmgr *hwmgr,
465 PPCLK_e clkID, uint32_t *num_dpm_level)
466{
467 int result;
468 /*
469 * SMU expects the Clock ID to be in the top 16 bits.
470 * Lower 16 bits specify the level however 0xFF is a
471 * special argument the returns the total number of levels
472 */
473 PP_ASSERT_WITH_CODE(smum_send_msg_to_smc_with_parameter(hwmgr,
474 PPSMC_MSG_GetDpmFreqByIndex, (clkID << 16 | 0xFF)) == 0,
475 "[GetNumberDpmLevel] Failed to get DPM levels from SMU for CLKID!",
476 return -EINVAL);
477
478 result = vega12_read_arg_from_smc(hwmgr, num_dpm_level);
479
480 PP_ASSERT_WITH_CODE(*num_dpm_level < MAX_REGULAR_DPM_NUMBER,
481 "[GetNumberDPMLevel] Number of DPM levels is greater than limit",
482 return -EINVAL);
483
484 PP_ASSERT_WITH_CODE(*num_dpm_level != 0,
485 "[GetNumberDPMLevel] Number of CLK Levels is zero!",
486 return -EINVAL);
487
488 return result;
489}
490
491static int vega12_get_dpm_frequency_by_index(struct pp_hwmgr *hwmgr,
492 PPCLK_e clkID, uint32_t index, uint32_t *clock)
493{
494 int result;
495
496 /*
497 *SMU expects the Clock ID to be in the top 16 bits.
498 *Lower 16 bits specify the level
499 */
500 PP_ASSERT_WITH_CODE(smum_send_msg_to_smc_with_parameter(hwmgr,
501 PPSMC_MSG_GetDpmFreqByIndex, (clkID << 16 | index)) == 0,
502 "[GetDpmFrequencyByIndex] Failed to get dpm frequency from SMU!",
503 return -EINVAL);
504
505 result = vega12_read_arg_from_smc(hwmgr, clock);
506
507 PP_ASSERT_WITH_CODE(*clock != 0,
508 "[GetDPMFrequencyByIndex] Failed to get dpm frequency by index.!",
509 return -EINVAL);
510
511 return result;
512}
513
514/*
515 * This function is to initialize all DPM state tables
516 * for SMU based on the dependency table.
517 * Dynamic state patching function will then trim these
518 * state tables to the allowed range based
519 * on the power policy or external client requests,
520 * such as UVD request, etc.
521 */
522static int vega12_setup_default_dpm_tables(struct pp_hwmgr *hwmgr)
523{
524 uint32_t num_levels, i, clock;
525
526 struct vega12_hwmgr *data =
527 (struct vega12_hwmgr *)(hwmgr->backend);
528
529 struct vega12_single_dpm_table *dpm_table;
530
531 memset(&data->dpm_table, 0, sizeof(data->dpm_table));
532
533 /* Initialize Sclk DPM and SOC DPM table based on allow Sclk values */
534 dpm_table = &(data->dpm_table.soc_table);
535
536 PP_ASSERT_WITH_CODE(vega12_get_number_dpm_level(hwmgr, PPCLK_SOCCLK,
537 &num_levels) == 0,
538 "[SetupDefaultDPMTables] Failed to get DPM levels from SMU for SOCCLK!",
539 return -EINVAL);
540
541 dpm_table->count = num_levels;
542
543 for (i = 0; i < num_levels; i++) {
544 PP_ASSERT_WITH_CODE(vega12_get_dpm_frequency_by_index(hwmgr,
545 PPCLK_SOCCLK, i, &clock) == 0,
546 "[SetupDefaultDPMTables] Failed to get DPM levels from SMU for SOCCLK!",
547 return -EINVAL);
548
549 dpm_table->dpm_levels[i].value = clock;
550 }
551
552 vega12_init_dpm_state(&(dpm_table->dpm_state));
553
554 dpm_table = &(data->dpm_table.gfx_table);
555
556 PP_ASSERT_WITH_CODE(vega12_get_number_dpm_level(hwmgr, PPCLK_GFXCLK,
557 &num_levels) == 0,
558 "[SetupDefaultDPMTables] Failed to get DPM levels from SMU for GFXCLK!",
559 return -EINVAL);
560
561 dpm_table->count = num_levels;
562 for (i = 0; i < num_levels; i++) {
563 PP_ASSERT_WITH_CODE(vega12_get_dpm_frequency_by_index(hwmgr,
564 PPCLK_GFXCLK, i, &clock) == 0,
565 "[SetupDefaultDPMTables] Failed to get DPM levels from SMU for GFXCLK!",
566 return -EINVAL);
567
568 dpm_table->dpm_levels[i].value = clock;
569 }
570
571 vega12_init_dpm_state(&(dpm_table->dpm_state));
572 /* Initialize Mclk DPM table based on allow Mclk values */
573 dpm_table = &(data->dpm_table.mem_table);
574
575 PP_ASSERT_WITH_CODE(vega12_get_number_dpm_level(hwmgr, PPCLK_UCLK,
576 &num_levels) == 0,
577 "[SetupDefaultDPMTables] Failed to get DPM levels from SMU for UCLK!",
578 return -EINVAL);
579
580 dpm_table->count = num_levels;
581
582 for (i = 0; i < num_levels; i++) {
583 PP_ASSERT_WITH_CODE(vega12_get_dpm_frequency_by_index(hwmgr,
584 PPCLK_UCLK, i, &clock) == 0,
585 "[SetupDefaultDPMTables] Failed to get DPM levels from SMU for UCLK!",
586 return -EINVAL);
587
588 dpm_table->dpm_levels[i].value = clock;
589 }
590
591 vega12_init_dpm_state(&(dpm_table->dpm_state));
592
593 dpm_table = &(data->dpm_table.eclk_table);
594
595 PP_ASSERT_WITH_CODE(vega12_get_number_dpm_level(hwmgr, PPCLK_ECLK,
596 &num_levels) == 0,
597 "[SetupDefaultDPMTables] Failed to get DPM levels from SMU for ECLK!",
598 return -EINVAL);
599
600 dpm_table->count = num_levels;
601
602 for (i = 0; i < num_levels; i++) {
603 PP_ASSERT_WITH_CODE(vega12_get_dpm_frequency_by_index(hwmgr,
604 PPCLK_ECLK, i, &clock) == 0,
605 "[SetupDefaultDPMTables] Failed to get DPM levels from SMU for ECLK!",
606 return -EINVAL);
607
608 dpm_table->dpm_levels[i].value = clock;
609 }
610
611 vega12_init_dpm_state(&(dpm_table->dpm_state));
612
613 dpm_table = &(data->dpm_table.vclk_table);
614
615 PP_ASSERT_WITH_CODE(vega12_get_number_dpm_level(hwmgr, PPCLK_VCLK,
616 &num_levels) == 0,
617 "[SetupDefaultDPMTables] Failed to get DPM levels from SMU for VCLK!",
618 return -EINVAL);
619
620 dpm_table->count = num_levels;
621
622 for (i = 0; i < num_levels; i++) {
623 PP_ASSERT_WITH_CODE(vega12_get_dpm_frequency_by_index(hwmgr,
624 PPCLK_VCLK, i, &clock) == 0,
625 "[SetupDefaultDPMTables] Failed to get DPM levels from SMU for VCLK!",
626 return -EINVAL);
627
628 dpm_table->dpm_levels[i].value = clock;
629 }
630
631 vega12_init_dpm_state(&(dpm_table->dpm_state));
632
633 dpm_table = &(data->dpm_table.dclk_table);
634
635 PP_ASSERT_WITH_CODE(vega12_get_number_dpm_level(hwmgr, PPCLK_DCLK,
636 &num_levels) == 0,
637 "[SetupDefaultDPMTables] Failed to get DPM levels from SMU for DCLK!",
638 return -EINVAL);
639
640 dpm_table->count = num_levels;
641
642 for (i = 0; i < num_levels; i++) {
643 PP_ASSERT_WITH_CODE(vega12_get_dpm_frequency_by_index(hwmgr,
644 PPCLK_DCLK, i, &clock) == 0,
645 "[SetupDefaultDPMTables] Failed to get DPM levels from SMU for DCLK!",
646 return -EINVAL);
647
648 dpm_table->dpm_levels[i].value = clock;
649 }
650
651 vega12_init_dpm_state(&(dpm_table->dpm_state));
652
653 /* Assume there is no headless Vega12 for now */
654 dpm_table = &(data->dpm_table.dcef_table);
655
656 PP_ASSERT_WITH_CODE(vega12_get_number_dpm_level(hwmgr,
657 PPCLK_DCEFCLK, &num_levels) == 0,
658 "[SetupDefaultDPMTables] Failed to get DPM levels from SMU for DCEFCLK!",
659 return -EINVAL);
660
661 dpm_table->count = num_levels;
662
663 for (i = 0; i < num_levels; i++) {
664 PP_ASSERT_WITH_CODE(vega12_get_dpm_frequency_by_index(hwmgr,
665 PPCLK_DCEFCLK, i, &clock) == 0,
666 "[SetupDefaultDPMTables] Failed to get DPM levels from SMU for DCEFCLK!",
667 return -EINVAL);
668
669 dpm_table->dpm_levels[i].value = clock;
670 }
671
672 vega12_init_dpm_state(&(dpm_table->dpm_state));
673
674 dpm_table = &(data->dpm_table.pixel_table);
675
676 PP_ASSERT_WITH_CODE(vega12_get_number_dpm_level(hwmgr,
677 PPCLK_PIXCLK, &num_levels) == 0,
678 "[SetupDefaultDPMTables] Failed to get DPM levels from SMU for PIXCLK!",
679 return -EINVAL);
680
681 dpm_table->count = num_levels;
682
683 for (i = 0; i < num_levels; i++) {
684 PP_ASSERT_WITH_CODE(vega12_get_dpm_frequency_by_index(hwmgr,
685 PPCLK_PIXCLK, i, &clock) == 0,
686 "[SetupDefaultDPMTables] Failed to get DPM levels from SMU for PIXCLK!",
687 return -EINVAL);
688
689 dpm_table->dpm_levels[i].value = clock;
690 }
691
692 vega12_init_dpm_state(&(dpm_table->dpm_state));
693
694 dpm_table = &(data->dpm_table.display_table);
695
696 PP_ASSERT_WITH_CODE(vega12_get_number_dpm_level(hwmgr,
697 PPCLK_DISPCLK, &num_levels) == 0,
698 "[SetupDefaultDPMTables] Failed to get DPM levels from SMU for DISPCLK!",
699 return -EINVAL);
700
701 dpm_table->count = num_levels;
702
703 for (i = 0; i < num_levels; i++) {
704 PP_ASSERT_WITH_CODE(vega12_get_dpm_frequency_by_index(hwmgr,
705 PPCLK_DISPCLK, i, &clock) == 0,
706 "[SetupDefaultDPMTables] Failed to get DPM levels from SMU for DISPCLK!",
707 return -EINVAL);
708
709 dpm_table->dpm_levels[i].value = clock;
710 }
711
712 vega12_init_dpm_state(&(dpm_table->dpm_state));
713
714 dpm_table = &(data->dpm_table.phy_table);
715
716 PP_ASSERT_WITH_CODE(vega12_get_number_dpm_level(hwmgr,
717 PPCLK_PHYCLK, &num_levels) == 0,
718 "[SetupDefaultDPMTables] Failed to get DPM levels from SMU for PHYCLK!",
719 return -EINVAL);
720
721 dpm_table->count = num_levels;
722
723 for (i = 0; i < num_levels; i++) {
724 PP_ASSERT_WITH_CODE(vega12_get_dpm_frequency_by_index(hwmgr,
725 PPCLK_PHYCLK, i, &clock) == 0,
726 "[SetupDefaultDPMTables] Failed to get DPM levels from SMU for PHYCLK!",
727 return -EINVAL);
728
729 dpm_table->dpm_levels[i].value = clock;
730 }
731
732 vega12_init_dpm_state(&(dpm_table->dpm_state));
733
734 /* save a copy of the default DPM table */
735 memcpy(&(data->golden_dpm_table), &(data->dpm_table),
736 sizeof(struct vega12_dpm_table));
737
738 return 0;
739}
740
741#if 0
742static int vega12_save_default_power_profile(struct pp_hwmgr *hwmgr)
743{
744 struct vega12_hwmgr *data = (struct vega12_hwmgr *)(hwmgr->backend);
745 struct vega12_single_dpm_table *dpm_table = &(data->dpm_table.gfx_table);
746 uint32_t min_level;
747
748 hwmgr->default_gfx_power_profile.type = AMD_PP_GFX_PROFILE;
749 hwmgr->default_compute_power_profile.type = AMD_PP_COMPUTE_PROFILE;
750
751 /* Optimize compute power profile: Use only highest
752 * 2 power levels (if more than 2 are available)
753 */
754 if (dpm_table->count > 2)
755 min_level = dpm_table->count - 2;
756 else if (dpm_table->count == 2)
757 min_level = 1;
758 else
759 min_level = 0;
760
761 hwmgr->default_compute_power_profile.min_sclk =
762 dpm_table->dpm_levels[min_level].value;
763
764 hwmgr->gfx_power_profile = hwmgr->default_gfx_power_profile;
765 hwmgr->compute_power_profile = hwmgr->default_compute_power_profile;
766
767 return 0;
768}
769#endif
770
771/**
772* Initializes the SMC table and uploads it
773*
774* @param hwmgr the address of the powerplay hardware manager.
775* @param pInput the pointer to input data (PowerState)
776* @return always 0
777*/
778static int vega12_init_smc_table(struct pp_hwmgr *hwmgr)
779{
780 int result;
781 struct vega12_hwmgr *data =
782 (struct vega12_hwmgr *)(hwmgr->backend);
783 PPTable_t *pp_table = &(data->smc_state_table.pp_table);
784 struct pp_atomfwctrl_bios_boot_up_values boot_up_values;
785 struct phm_ppt_v3_information *pptable_information =
786 (struct phm_ppt_v3_information *)hwmgr->pptable;
787
788 result = pp_atomfwctrl_get_vbios_bootup_values(hwmgr, &boot_up_values);
789 if (!result) {
790 data->vbios_boot_state.vddc = boot_up_values.usVddc;
791 data->vbios_boot_state.vddci = boot_up_values.usVddci;
792 data->vbios_boot_state.mvddc = boot_up_values.usMvddc;
793 data->vbios_boot_state.gfx_clock = boot_up_values.ulGfxClk;
794 data->vbios_boot_state.mem_clock = boot_up_values.ulUClk;
795 data->vbios_boot_state.soc_clock = boot_up_values.ulSocClk;
796 data->vbios_boot_state.dcef_clock = boot_up_values.ulDCEFClk;
797 data->vbios_boot_state.uc_cooling_id = boot_up_values.ucCoolingID;
798 smum_send_msg_to_smc_with_parameter(hwmgr,
799 PPSMC_MSG_SetMinDeepSleepDcefclk,
800 (uint32_t)(data->vbios_boot_state.dcef_clock / 100));
801 }
802
803 memcpy(pp_table, pptable_information->smc_pptable, sizeof(PPTable_t));
804
805 result = vega12_copy_table_to_smc(hwmgr,
806 (uint8_t *)pp_table, TABLE_PPTABLE);
807 PP_ASSERT_WITH_CODE(!result,
808 "Failed to upload PPtable!", return result);
809
810 return 0;
811}
812
813static int vega12_set_allowed_featuresmask(struct pp_hwmgr *hwmgr)
814{
815 struct vega12_hwmgr *data =
816 (struct vega12_hwmgr *)(hwmgr->backend);
817 int i;
818 uint32_t allowed_features_low = 0, allowed_features_high = 0;
819
820 for (i = 0; i < GNLD_FEATURES_MAX; i++)
821 if (data->smu_features[i].allowed)
822 data->smu_features[i].smu_feature_id > 31 ?
823 (allowed_features_high |= ((data->smu_features[i].smu_feature_bitmap >> SMU_FEATURES_HIGH_SHIFT) & 0xFFFFFFFF)) :
824 (allowed_features_low |= ((data->smu_features[i].smu_feature_bitmap >> SMU_FEATURES_LOW_SHIFT) & 0xFFFFFFFF));
825
826 PP_ASSERT_WITH_CODE(
827 smum_send_msg_to_smc_with_parameter(hwmgr, PPSMC_MSG_SetAllowedFeaturesMaskHigh, allowed_features_high) == 0,
828 "[SetAllowedFeaturesMask] Attempt to set allowed features mask (high) failed!",
829 return -1);
830
831 PP_ASSERT_WITH_CODE(
832 smum_send_msg_to_smc_with_parameter(hwmgr, PPSMC_MSG_SetAllowedFeaturesMaskLow, allowed_features_low) == 0,
833 "[SetAllowedFeaturesMask] Attempt to set allowed features mask (low) failed!",
834 return -1);
835
836 return 0;
837}
838
839static int vega12_enable_all_smu_features(struct pp_hwmgr *hwmgr)
840{
841 struct vega12_hwmgr *data =
842 (struct vega12_hwmgr *)(hwmgr->backend);
843 uint64_t features_enabled;
844 int i;
845 bool enabled;
846
847 PP_ASSERT_WITH_CODE(
848 smum_send_msg_to_smc(hwmgr, PPSMC_MSG_EnableAllSmuFeatures) == 0,
849 "[EnableAllSMUFeatures] Failed to enable all smu features!",
850 return -1);
851
852 if (vega12_get_enabled_smc_features(hwmgr, &features_enabled) == 0) {
853 for (i = 0; i < GNLD_FEATURES_MAX; i++) {
854 enabled = (features_enabled & data->smu_features[i].smu_feature_bitmap) ? true : false;
855 data->smu_features[i].enabled = enabled;
856 data->smu_features[i].supported = enabled;
857 PP_ASSERT(
858 !data->smu_features[i].allowed || enabled,
859 "[EnableAllSMUFeatures] Enabled feature is different from allowed, expected disabled!");
860 }
861 }
862
863 return 0;
864}
865
866static int vega12_disable_all_smu_features(struct pp_hwmgr *hwmgr)
867{
868 struct vega12_hwmgr *data =
869 (struct vega12_hwmgr *)(hwmgr->backend);
870 uint64_t features_enabled;
871 int i;
872 bool enabled;
873
874 PP_ASSERT_WITH_CODE(
875 smum_send_msg_to_smc(hwmgr, PPSMC_MSG_DisableAllSmuFeatures) == 0,
876 "[DisableAllSMUFeatures] Failed to disable all smu features!",
877 return -1);
878
879 if (vega12_get_enabled_smc_features(hwmgr, &features_enabled) == 0) {
880 for (i = 0; i < GNLD_FEATURES_MAX; i++) {
881 enabled = (features_enabled & data->smu_features[i].smu_feature_bitmap) ? true : false;
882 data->smu_features[i].enabled = enabled;
883 data->smu_features[i].supported = enabled;
884 }
885 }
886
887 return 0;
888}
889
890static int vega12_odn_initialize_default_settings(
891 struct pp_hwmgr *hwmgr)
892{
893 return 0;
894}
895
896static int vega12_enable_dpm_tasks(struct pp_hwmgr *hwmgr)
897{
898 int tmp_result, result = 0;
899
900 smum_send_msg_to_smc_with_parameter(hwmgr,
901 PPSMC_MSG_NumOfDisplays, 0);
902
903 result = vega12_set_allowed_featuresmask(hwmgr);
904 PP_ASSERT_WITH_CODE(result == 0,
905 "[EnableDPMTasks] Failed to set allowed featuresmask!\n",
906 return result);
907
908 tmp_result = vega12_init_smc_table(hwmgr);
909 PP_ASSERT_WITH_CODE(!tmp_result,
910 "Failed to initialize SMC table!",
911 result = tmp_result);
912
913 result = vega12_enable_all_smu_features(hwmgr);
914 PP_ASSERT_WITH_CODE(!result,
915 "Failed to enable all smu features!",
916 return result);
917
918 tmp_result = vega12_power_control_set_level(hwmgr);
919 PP_ASSERT_WITH_CODE(!tmp_result,
920 "Failed to power control set level!",
921 result = tmp_result);
922
923 result = vega12_odn_initialize_default_settings(hwmgr);
924 PP_ASSERT_WITH_CODE(!result,
925 "Failed to power control set level!",
926 return result);
927
928 result = vega12_setup_default_dpm_tables(hwmgr);
929 PP_ASSERT_WITH_CODE(!result,
930 "Failed to setup default DPM tables!",
931 return result);
932 return result;
933}
934
935static int vega12_patch_boot_state(struct pp_hwmgr *hwmgr,
936 struct pp_hw_power_state *hw_ps)
937{
938 return 0;
939}
940
941static uint32_t vega12_find_lowest_dpm_level(
942 struct vega12_single_dpm_table *table)
943{
944 uint32_t i;
945
946 for (i = 0; i < table->count; i++) {
947 if (table->dpm_levels[i].enabled)
948 break;
949 }
950
951 return i;
952}
953
954static uint32_t vega12_find_highest_dpm_level(
955 struct vega12_single_dpm_table *table)
956{
957 uint32_t i = 0;
958
959 if (table->count <= MAX_REGULAR_DPM_NUMBER) {
960 for (i = table->count; i > 0; i--) {
961 if (table->dpm_levels[i - 1].enabled)
962 return i - 1;
963 }
964 } else {
965 pr_info("DPM Table Has Too Many Entries!");
966 return MAX_REGULAR_DPM_NUMBER - 1;
967 }
968
969 return i;
970}
971
972static int vega12_upload_dpm_min_level(struct pp_hwmgr *hwmgr)
973{
974 return 0;
975}
976
977static int vega12_upload_dpm_max_level(struct pp_hwmgr *hwmgr)
978{
979 return 0;
980}
981
982
983int vega12_enable_disable_vce_dpm(struct pp_hwmgr *hwmgr, bool enable)
984{
985 struct vega12_hwmgr *data =
986 (struct vega12_hwmgr *)(hwmgr->backend);
987
988 if (data->smu_features[GNLD_DPM_VCE].supported) {
989 PP_ASSERT_WITH_CODE(!vega12_enable_smc_features(hwmgr,
990 enable,
991 data->smu_features[GNLD_DPM_VCE].smu_feature_bitmap),
992 "Attempt to Enable/Disable DPM VCE Failed!",
993 return -1);
994 data->smu_features[GNLD_DPM_VCE].enabled = enable;
995 }
996
997 return 0;
998}
999
1000static uint32_t vega12_dpm_get_sclk(struct pp_hwmgr *hwmgr, bool low)
1001{
1002 struct vega12_hwmgr *data =
1003 (struct vega12_hwmgr *)(hwmgr->backend);
1004 uint32_t gfx_clk;
1005
1006 if (!data->smu_features[GNLD_DPM_GFXCLK].enabled)
1007 return -1;
1008
1009 if (low)
1010 PP_ASSERT_WITH_CODE(
1011 vega12_get_clock_ranges(hwmgr, &gfx_clk, PPCLK_GFXCLK, false) == 0,
1012 "[GetSclks]: fail to get min PPCLK_GFXCLK\n",
1013 return -1);
1014 else
1015 PP_ASSERT_WITH_CODE(
1016 vega12_get_clock_ranges(hwmgr, &gfx_clk, PPCLK_GFXCLK, true) == 0,
1017 "[GetSclks]: fail to get max PPCLK_GFXCLK\n",
1018 return -1);
1019
1020 return (gfx_clk * 100);
1021}
1022
1023static uint32_t vega12_dpm_get_mclk(struct pp_hwmgr *hwmgr, bool low)
1024{
1025 struct vega12_hwmgr *data =
1026 (struct vega12_hwmgr *)(hwmgr->backend);
1027 uint32_t mem_clk;
1028
1029 if (!data->smu_features[GNLD_DPM_UCLK].enabled)
1030 return -1;
1031
1032 if (low)
1033 PP_ASSERT_WITH_CODE(
1034 vega12_get_clock_ranges(hwmgr, &mem_clk, PPCLK_UCLK, false) == 0,
1035 "[GetMclks]: fail to get min PPCLK_UCLK\n",
1036 return -1);
1037 else
1038 PP_ASSERT_WITH_CODE(
1039 vega12_get_clock_ranges(hwmgr, &mem_clk, PPCLK_UCLK, true) == 0,
1040 "[GetMclks]: fail to get max PPCLK_UCLK\n",
1041 return -1);
1042
1043 return (mem_clk * 100);
1044}
1045
1046static int vega12_get_gpu_power(struct pp_hwmgr *hwmgr,
1047 struct pp_gpu_power *query)
1048{
1049#if 0
1050 uint32_t value;
1051
1052 PP_ASSERT_WITH_CODE(!smum_send_msg_to_smc(hwmgr,
1053 PPSMC_MSG_GetCurrPkgPwr),
1054 "Failed to get current package power!",
1055 return -EINVAL);
1056
1057 vega12_read_arg_from_smc(hwmgr, &value);
1058 /* power value is an integer */
1059 query->average_gpu_power = value << 8;
1060#endif
1061 return 0;
1062}
1063
1064static int vega12_get_current_gfx_clk_freq(struct pp_hwmgr *hwmgr, uint32_t *gfx_freq)
1065{
1066 uint32_t gfx_clk = 0;
1067
1068 *gfx_freq = 0;
1069
1070 PP_ASSERT_WITH_CODE(
1071 smum_send_msg_to_smc_with_parameter(hwmgr, PPSMC_MSG_GetDpmClockFreq, (PPCLK_GFXCLK << 16)) == 0,
1072 "[GetCurrentGfxClkFreq] Attempt to get Current GFXCLK Frequency Failed!",
1073 return -1);
1074 PP_ASSERT_WITH_CODE(
1075 vega12_read_arg_from_smc(hwmgr, &gfx_clk) == 0,
1076 "[GetCurrentGfxClkFreq] Attempt to read arg from SMC Failed",
1077 return -1);
1078
1079 *gfx_freq = gfx_clk * 100;
1080
1081 return 0;
1082}
1083
1084static int vega12_get_current_mclk_freq(struct pp_hwmgr *hwmgr, uint32_t *mclk_freq)
1085{
1086 uint32_t mem_clk = 0;
1087
1088 *mclk_freq = 0;
1089
1090 PP_ASSERT_WITH_CODE(
1091 smum_send_msg_to_smc_with_parameter(hwmgr, PPSMC_MSG_GetDpmClockFreq, (PPCLK_UCLK << 16)) == 0,
1092 "[GetCurrentMClkFreq] Attempt to get Current MCLK Frequency Failed!",
1093 return -1);
1094 PP_ASSERT_WITH_CODE(
1095 vega12_read_arg_from_smc(hwmgr, &mem_clk) == 0,
1096 "[GetCurrentMClkFreq] Attempt to read arg from SMC Failed",
1097 return -1);
1098
1099 *mclk_freq = mem_clk * 100;
1100
1101 return 0;
1102}
1103
1104static int vega12_get_current_activity_percent(
1105 struct pp_hwmgr *hwmgr,
1106 uint32_t *activity_percent)
1107{
1108 int ret = 0;
1109 uint32_t current_activity = 50;
1110
1111#if 0
1112 ret = smum_send_msg_to_smc_with_parameter(hwmgr, PPSMC_MSG_GetAverageGfxActivity, 0);
1113 if (!ret) {
1114 ret = vega12_read_arg_from_smc(hwmgr, &current_activity);
1115 if (!ret) {
1116 if (current_activity > 100) {
1117 PP_ASSERT(false,
1118 "[GetCurrentActivityPercent] Activity Percentage Exceeds 100!");
1119 current_activity = 100;
1120 }
1121 } else
1122 PP_ASSERT(false,
1123 "[GetCurrentActivityPercent] Attempt To Read Average Graphics Activity from SMU Failed!");
1124 } else
1125 PP_ASSERT(false,
1126 "[GetCurrentActivityPercent] Attempt To Send Get Average Graphics Activity to SMU Failed!");
1127#endif
1128 *activity_percent = current_activity;
1129
1130 return ret;
1131}
1132
1133static int vega12_read_sensor(struct pp_hwmgr *hwmgr, int idx,
1134 void *value, int *size)
1135{
1136 struct vega12_hwmgr *data = (struct vega12_hwmgr *)(hwmgr->backend);
1137 int ret = 0;
1138
1139 switch (idx) {
1140 case AMDGPU_PP_SENSOR_GFX_SCLK:
1141 ret = vega12_get_current_gfx_clk_freq(hwmgr, (uint32_t *)value);
1142 if (!ret)
1143 *size = 4;
1144 break;
1145 case AMDGPU_PP_SENSOR_GFX_MCLK:
1146 ret = vega12_get_current_mclk_freq(hwmgr, (uint32_t *)value);
1147 if (!ret)
1148 *size = 4;
1149 break;
1150 case AMDGPU_PP_SENSOR_GPU_LOAD:
1151 ret = vega12_get_current_activity_percent(hwmgr, (uint32_t *)value);
1152 if (!ret)
1153 *size = 4;
1154 break;
1155 case AMDGPU_PP_SENSOR_GPU_TEMP:
1156 *((uint32_t *)value) = vega12_thermal_get_temperature(hwmgr);
1157 *size = 4;
1158 break;
1159 case AMDGPU_PP_SENSOR_UVD_POWER:
1160 *((uint32_t *)value) = data->uvd_power_gated ? 0 : 1;
1161 *size = 4;
1162 break;
1163 case AMDGPU_PP_SENSOR_VCE_POWER:
1164 *((uint32_t *)value) = data->vce_power_gated ? 0 : 1;
1165 *size = 4;
1166 break;
1167 case AMDGPU_PP_SENSOR_GPU_POWER:
1168 if (*size < sizeof(struct pp_gpu_power))
1169 ret = -EINVAL;
1170 else {
1171 *size = sizeof(struct pp_gpu_power);
1172 ret = vega12_get_gpu_power(hwmgr, (struct pp_gpu_power *)value);
1173 }
1174 break;
1175 default:
1176 ret = -EINVAL;
1177 break;
1178 }
1179 return ret;
1180}
1181
1182static int vega12_notify_smc_display_change(struct pp_hwmgr *hwmgr,
1183 bool has_disp)
1184{
1185 struct vega12_hwmgr *data = (struct vega12_hwmgr *)(hwmgr->backend);
1186
1187 if (data->smu_features[GNLD_DPM_UCLK].enabled)
1188 return smum_send_msg_to_smc_with_parameter(hwmgr,
1189 PPSMC_MSG_SetUclkFastSwitch,
1190 has_disp ? 0 : 1);
1191
1192 return 0;
1193}
1194
1195int vega12_display_clock_voltage_request(struct pp_hwmgr *hwmgr,
1196 struct pp_display_clock_request *clock_req)
1197{
1198 int result = 0;
1199 struct vega12_hwmgr *data = (struct vega12_hwmgr *)(hwmgr->backend);
1200 enum amd_pp_clock_type clk_type = clock_req->clock_type;
1201 uint32_t clk_freq = clock_req->clock_freq_in_khz / 1000;
1202 PPCLK_e clk_select = 0;
1203 uint32_t clk_request = 0;
1204
1205 if (data->smu_features[GNLD_DPM_DCEFCLK].enabled) {
1206 switch (clk_type) {
1207 case amd_pp_dcef_clock:
1208 clk_freq = clock_req->clock_freq_in_khz / 100;
1209 clk_select = PPCLK_DCEFCLK;
1210 break;
1211 case amd_pp_disp_clock:
1212 clk_select = PPCLK_DISPCLK;
1213 break;
1214 case amd_pp_pixel_clock:
1215 clk_select = PPCLK_PIXCLK;
1216 break;
1217 case amd_pp_phy_clock:
1218 clk_select = PPCLK_PHYCLK;
1219 break;
1220 default:
1221 pr_info("[DisplayClockVoltageRequest]Invalid Clock Type!");
1222 result = -1;
1223 break;
1224 }
1225
1226 if (!result) {
1227 clk_request = (clk_select << 16) | clk_freq;
1228 result = smum_send_msg_to_smc_with_parameter(hwmgr,
1229 PPSMC_MSG_SetHardMinByFreq,
1230 clk_request);
1231 }
1232 }
1233
1234 return result;
1235}
1236
1237static int vega12_notify_smc_display_config_after_ps_adjustment(
1238 struct pp_hwmgr *hwmgr)
1239{
1240 struct vega12_hwmgr *data =
1241 (struct vega12_hwmgr *)(hwmgr->backend);
1242 uint32_t num_active_disps = 0;
1243 struct cgs_display_info info = {0};
1244 struct PP_Clocks min_clocks = {0};
1245 struct pp_display_clock_request clock_req;
1246 uint32_t clk_request;
1247
1248 info.mode_info = NULL;
1249 cgs_get_active_displays_info(hwmgr->device, &info);
1250 num_active_disps = info.display_count;
1251 if (num_active_disps > 1)
1252 vega12_notify_smc_display_change(hwmgr, false);
1253 else
1254 vega12_notify_smc_display_change(hwmgr, true);
1255
1256 min_clocks.dcefClock = hwmgr->display_config.min_dcef_set_clk;
1257 min_clocks.dcefClockInSR = hwmgr->display_config.min_dcef_deep_sleep_set_clk;
1258 min_clocks.memoryClock = hwmgr->display_config.min_mem_set_clock;
1259
1260 if (data->smu_features[GNLD_DPM_DCEFCLK].supported) {
1261 clock_req.clock_type = amd_pp_dcef_clock;
1262 clock_req.clock_freq_in_khz = min_clocks.dcefClock;
1263 if (!vega12_display_clock_voltage_request(hwmgr, &clock_req)) {
1264 if (data->smu_features[GNLD_DS_DCEFCLK].supported)
1265 PP_ASSERT_WITH_CODE(
1266 !smum_send_msg_to_smc_with_parameter(
1267 hwmgr, PPSMC_MSG_SetMinDeepSleepDcefclk,
1268 min_clocks.dcefClockInSR /100),
1269 "Attempt to set divider for DCEFCLK Failed!",
1270 return -1);
1271 } else {
1272 pr_info("Attempt to set Hard Min for DCEFCLK Failed!");
1273 }
1274 }
1275
1276 if (data->smu_features[GNLD_DPM_UCLK].enabled) {
1277 clk_request = (PPCLK_UCLK << 16) | (min_clocks.memoryClock) / 100;
1278 PP_ASSERT_WITH_CODE(
1279 smum_send_msg_to_smc_with_parameter(hwmgr, PPSMC_MSG_SetHardMinByFreq, clk_request) == 0,
1280 "[PhwVega12_NotifySMCDisplayConfigAfterPowerStateAdjustment] Attempt to set UCLK HardMin Failed!",
1281 return -1);
1282 data->dpm_table.mem_table.dpm_state.hard_min_level = min_clocks.memoryClock;
1283 }
1284
1285 return 0;
1286}
1287
1288static int vega12_force_dpm_highest(struct pp_hwmgr *hwmgr)
1289{
1290 struct vega12_hwmgr *data =
1291 (struct vega12_hwmgr *)(hwmgr->backend);
1292
1293 data->smc_state_table.gfx_boot_level =
1294 data->smc_state_table.gfx_max_level =
1295 vega12_find_highest_dpm_level(&(data->dpm_table.gfx_table));
1296 data->smc_state_table.mem_boot_level =
1297 data->smc_state_table.mem_max_level =
1298 vega12_find_highest_dpm_level(&(data->dpm_table.mem_table));
1299
1300 PP_ASSERT_WITH_CODE(!vega12_upload_dpm_min_level(hwmgr),
1301 "Failed to upload boot level to highest!",
1302 return -1);
1303
1304 PP_ASSERT_WITH_CODE(!vega12_upload_dpm_max_level(hwmgr),
1305 "Failed to upload dpm max level to highest!",
1306 return -1);
1307
1308 return 0;
1309}
1310
1311static int vega12_force_dpm_lowest(struct pp_hwmgr *hwmgr)
1312{
1313 struct vega12_hwmgr *data =
1314 (struct vega12_hwmgr *)(hwmgr->backend);
1315
1316 data->smc_state_table.gfx_boot_level =
1317 data->smc_state_table.gfx_max_level =
1318 vega12_find_lowest_dpm_level(&(data->dpm_table.gfx_table));
1319 data->smc_state_table.mem_boot_level =
1320 data->smc_state_table.mem_max_level =
1321 vega12_find_lowest_dpm_level(&(data->dpm_table.mem_table));
1322
1323 PP_ASSERT_WITH_CODE(!vega12_upload_dpm_min_level(hwmgr),
1324 "Failed to upload boot level to highest!",
1325 return -1);
1326
1327 PP_ASSERT_WITH_CODE(!vega12_upload_dpm_max_level(hwmgr),
1328 "Failed to upload dpm max level to highest!",
1329 return -1);
1330
1331 return 0;
1332
1333}
1334
1335static int vega12_unforce_dpm_levels(struct pp_hwmgr *hwmgr)
1336{
1337 struct vega12_hwmgr *data = (struct vega12_hwmgr *)(hwmgr->backend);
1338
1339 data->smc_state_table.gfx_boot_level =
1340 vega12_find_lowest_dpm_level(&(data->dpm_table.gfx_table));
1341 data->smc_state_table.gfx_max_level =
1342 vega12_find_highest_dpm_level(&(data->dpm_table.gfx_table));
1343 data->smc_state_table.mem_boot_level =
1344 vega12_find_lowest_dpm_level(&(data->dpm_table.mem_table));
1345 data->smc_state_table.mem_max_level =
1346 vega12_find_highest_dpm_level(&(data->dpm_table.mem_table));
1347
1348 PP_ASSERT_WITH_CODE(!vega12_upload_dpm_min_level(hwmgr),
1349 "Failed to upload DPM Bootup Levels!",
1350 return -1);
1351
1352 PP_ASSERT_WITH_CODE(!vega12_upload_dpm_max_level(hwmgr),
1353 "Failed to upload DPM Max Levels!",
1354 return -1);
1355 return 0;
1356}
1357
1358#if 0
1359static int vega12_get_profiling_clk_mask(struct pp_hwmgr *hwmgr, enum amd_dpm_forced_level level,
1360 uint32_t *sclk_mask, uint32_t *mclk_mask, uint32_t *soc_mask)
1361{
1362 struct phm_ppt_v2_information *table_info =
1363 (struct phm_ppt_v2_information *)(hwmgr->pptable);
1364
1365 if (table_info->vdd_dep_on_sclk->count > VEGA12_UMD_PSTATE_GFXCLK_LEVEL &&
1366 table_info->vdd_dep_on_socclk->count > VEGA12_UMD_PSTATE_SOCCLK_LEVEL &&
1367 table_info->vdd_dep_on_mclk->count > VEGA12_UMD_PSTATE_MCLK_LEVEL) {
1368 *sclk_mask = VEGA12_UMD_PSTATE_GFXCLK_LEVEL;
1369 *soc_mask = VEGA12_UMD_PSTATE_SOCCLK_LEVEL;
1370 *mclk_mask = VEGA12_UMD_PSTATE_MCLK_LEVEL;
1371 }
1372
1373 if (level == AMD_DPM_FORCED_LEVEL_PROFILE_MIN_SCLK) {
1374 *sclk_mask = 0;
1375 } else if (level == AMD_DPM_FORCED_LEVEL_PROFILE_MIN_MCLK) {
1376 *mclk_mask = 0;
1377 } else if (level == AMD_DPM_FORCED_LEVEL_PROFILE_PEAK) {
1378 *sclk_mask = table_info->vdd_dep_on_sclk->count - 1;
1379 *soc_mask = table_info->vdd_dep_on_socclk->count - 1;
1380 *mclk_mask = table_info->vdd_dep_on_mclk->count - 1;
1381 }
1382 return 0;
1383}
1384#endif
1385
1386static void vega12_set_fan_control_mode(struct pp_hwmgr *hwmgr, uint32_t mode)
1387{
1388 switch (mode) {
1389 case AMD_FAN_CTRL_NONE:
1390 break;
1391 case AMD_FAN_CTRL_MANUAL:
1392 if (PP_CAP(PHM_PlatformCaps_MicrocodeFanControl))
1393 vega12_fan_ctrl_stop_smc_fan_control(hwmgr);
1394 break;
1395 case AMD_FAN_CTRL_AUTO:
1396 if (PP_CAP(PHM_PlatformCaps_MicrocodeFanControl))
1397 vega12_fan_ctrl_start_smc_fan_control(hwmgr);
1398 break;
1399 default:
1400 break;
1401 }
1402}
1403
1404static int vega12_dpm_force_dpm_level(struct pp_hwmgr *hwmgr,
1405 enum amd_dpm_forced_level level)
1406{
1407 int ret = 0;
1408#if 0
1409 uint32_t sclk_mask = 0;
1410 uint32_t mclk_mask = 0;
1411 uint32_t soc_mask = 0;
1412#endif
1413
1414 switch (level) {
1415 case AMD_DPM_FORCED_LEVEL_HIGH:
1416 ret = vega12_force_dpm_highest(hwmgr);
1417 break;
1418 case AMD_DPM_FORCED_LEVEL_LOW:
1419 ret = vega12_force_dpm_lowest(hwmgr);
1420 break;
1421 case AMD_DPM_FORCED_LEVEL_AUTO:
1422 ret = vega12_unforce_dpm_levels(hwmgr);
1423 break;
1424 case AMD_DPM_FORCED_LEVEL_PROFILE_STANDARD:
1425 case AMD_DPM_FORCED_LEVEL_PROFILE_MIN_SCLK:
1426 case AMD_DPM_FORCED_LEVEL_PROFILE_MIN_MCLK:
1427 case AMD_DPM_FORCED_LEVEL_PROFILE_PEAK:
1428#if 0
1429 ret = vega12_get_profiling_clk_mask(hwmgr, level, &sclk_mask, &mclk_mask, &soc_mask);
1430 if (ret)
1431 return ret;
1432 vega12_force_clock_level(hwmgr, PP_SCLK, 1<<sclk_mask);
1433 vega12_force_clock_level(hwmgr, PP_MCLK, 1<<mclk_mask);
1434#endif
1435 break;
1436 case AMD_DPM_FORCED_LEVEL_MANUAL:
1437 case AMD_DPM_FORCED_LEVEL_PROFILE_EXIT:
1438 default:
1439 break;
1440 }
1441#if 0
1442 if (!ret) {
1443 if (level == AMD_DPM_FORCED_LEVEL_PROFILE_PEAK && hwmgr->dpm_level != AMD_DPM_FORCED_LEVEL_PROFILE_PEAK)
1444 vega12_set_fan_control_mode(hwmgr, AMD_FAN_CTRL_NONE);
1445 else if (level != AMD_DPM_FORCED_LEVEL_PROFILE_PEAK && hwmgr->dpm_level == AMD_DPM_FORCED_LEVEL_PROFILE_PEAK)
1446 vega12_set_fan_control_mode(hwmgr, AMD_FAN_CTRL_AUTO);
1447 }
1448#endif
1449 return ret;
1450}
1451
1452static uint32_t vega12_get_fan_control_mode(struct pp_hwmgr *hwmgr)
1453{
1454 struct vega12_hwmgr *data = (struct vega12_hwmgr *)(hwmgr->backend);
1455
1456 if (data->smu_features[GNLD_FAN_CONTROL].enabled == false)
1457 return AMD_FAN_CTRL_MANUAL;
1458 else
1459 return AMD_FAN_CTRL_AUTO;
1460}
1461
1462static int vega12_get_dal_power_level(struct pp_hwmgr *hwmgr,
1463 struct amd_pp_simple_clock_info *info)
1464{
1465#if 0
1466 struct phm_ppt_v2_information *table_info =
1467 (struct phm_ppt_v2_information *)hwmgr->pptable;
1468 struct phm_clock_and_voltage_limits *max_limits =
1469 &table_info->max_clock_voltage_on_ac;
1470
1471 info->engine_max_clock = max_limits->sclk;
1472 info->memory_max_clock = max_limits->mclk;
1473#endif
1474 return 0;
1475}
1476
1477static int vega12_get_clock_ranges(struct pp_hwmgr *hwmgr,
1478 uint32_t *clock,
1479 PPCLK_e clock_select,
1480 bool max)
1481{
1482 int result;
1483 *clock = 0;
1484
1485 if (max) {
1486 PP_ASSERT_WITH_CODE(
1487 smum_send_msg_to_smc_with_parameter(hwmgr, PPSMC_MSG_GetMaxDpmFreq, (clock_select << 16)) == 0,
1488 "[GetClockRanges] Failed to get max clock from SMC!",
1489 return -1);
1490 result = vega12_read_arg_from_smc(hwmgr, clock);
1491 } else {
1492 PP_ASSERT_WITH_CODE(
1493 smum_send_msg_to_smc_with_parameter(hwmgr, PPSMC_MSG_GetMinDpmFreq, (clock_select << 16)) == 0,
1494 "[GetClockRanges] Failed to get min clock from SMC!",
1495 return -1);
1496 result = vega12_read_arg_from_smc(hwmgr, clock);
1497 }
1498
1499 return result;
1500}
1501
1502static int vega12_get_sclks(struct pp_hwmgr *hwmgr,
1503 struct pp_clock_levels_with_latency *clocks)
1504{
1505 struct vega12_hwmgr *data = (struct vega12_hwmgr *)(hwmgr->backend);
1506 uint32_t ucount;
1507 int i;
1508 struct vega12_single_dpm_table *dpm_table;
1509
1510 if (!data->smu_features[GNLD_DPM_GFXCLK].enabled)
1511 return -1;
1512
1513 dpm_table = &(data->dpm_table.gfx_table);
1514 ucount = (dpm_table->count > VG12_PSUEDO_NUM_GFXCLK_DPM_LEVELS) ?
1515 VG12_PSUEDO_NUM_GFXCLK_DPM_LEVELS : dpm_table->count;
1516
1517 for (i = 0; i < ucount; i++) {
1518 clocks->data[i].clocks_in_khz =
1519 dpm_table->dpm_levels[i].value * 100;
1520
1521 clocks->data[i].latency_in_us = 0;
1522 }
1523
1524 clocks->num_levels = ucount;
1525
1526 return 0;
1527}
1528
1529static uint32_t vega12_get_mem_latency(struct pp_hwmgr *hwmgr,
1530 uint32_t clock)
1531{
1532 return 25;
1533}
1534
1535static int vega12_get_memclocks(struct pp_hwmgr *hwmgr,
1536 struct pp_clock_levels_with_latency *clocks)
1537{
1538 struct vega12_hwmgr *data = (struct vega12_hwmgr *)(hwmgr->backend);
1539 uint32_t ucount;
1540 int i;
1541 struct vega12_single_dpm_table *dpm_table;
1542 if (!data->smu_features[GNLD_DPM_UCLK].enabled)
1543 return -1;
1544
1545 dpm_table = &(data->dpm_table.mem_table);
1546 ucount = (dpm_table->count > VG12_PSUEDO_NUM_UCLK_DPM_LEVELS) ?
1547 VG12_PSUEDO_NUM_UCLK_DPM_LEVELS : dpm_table->count;
1548
1549 for (i = 0; i < ucount; i++) {
1550 clocks->data[i].clocks_in_khz =
1551 dpm_table->dpm_levels[i].value * 100;
1552
1553 clocks->data[i].latency_in_us =
1554 data->mclk_latency_table.entries[i].latency =
1555 vega12_get_mem_latency(hwmgr, dpm_table->dpm_levels[i].value);
1556 }
1557
1558 clocks->num_levels = data->mclk_latency_table.count = ucount;
1559
1560 return 0;
1561}
1562
1563static int vega12_get_dcefclocks(struct pp_hwmgr *hwmgr,
1564 struct pp_clock_levels_with_latency *clocks)
1565{
1566 struct vega12_hwmgr *data = (struct vega12_hwmgr *)(hwmgr->backend);
1567 uint32_t ucount;
1568 int i;
1569 struct vega12_single_dpm_table *dpm_table;
1570
1571 if (!data->smu_features[GNLD_DPM_DCEFCLK].enabled)
1572 return -1;
1573
1574
1575 dpm_table = &(data->dpm_table.dcef_table);
1576 ucount = (dpm_table->count > VG12_PSUEDO_NUM_DCEFCLK_DPM_LEVELS) ?
1577 VG12_PSUEDO_NUM_DCEFCLK_DPM_LEVELS : dpm_table->count;
1578
1579 for (i = 0; i < ucount; i++) {
1580 clocks->data[i].clocks_in_khz =
1581 dpm_table->dpm_levels[i].value * 100;
1582
1583 clocks->data[i].latency_in_us = 0;
1584 }
1585
1586 clocks->num_levels = ucount;
1587
1588 return 0;
1589}
1590
1591static int vega12_get_socclocks(struct pp_hwmgr *hwmgr,
1592 struct pp_clock_levels_with_latency *clocks)
1593{
1594 struct vega12_hwmgr *data = (struct vega12_hwmgr *)(hwmgr->backend);
1595 uint32_t ucount;
1596 int i;
1597 struct vega12_single_dpm_table *dpm_table;
1598
1599 if (!data->smu_features[GNLD_DPM_SOCCLK].enabled)
1600 return -1;
1601
1602
1603 dpm_table = &(data->dpm_table.soc_table);
1604 ucount = (dpm_table->count > VG12_PSUEDO_NUM_SOCCLK_DPM_LEVELS) ?
1605 VG12_PSUEDO_NUM_SOCCLK_DPM_LEVELS : dpm_table->count;
1606
1607 for (i = 0; i < ucount; i++) {
1608 clocks->data[i].clocks_in_khz =
1609 dpm_table->dpm_levels[i].value * 100;
1610
1611 clocks->data[i].latency_in_us = 0;
1612 }
1613
1614 clocks->num_levels = ucount;
1615
1616 return 0;
1617
1618}
1619
1620static int vega12_get_clock_by_type_with_latency(struct pp_hwmgr *hwmgr,
1621 enum amd_pp_clock_type type,
1622 struct pp_clock_levels_with_latency *clocks)
1623{
1624 int ret;
1625
1626 switch (type) {
1627 case amd_pp_sys_clock:
1628 ret = vega12_get_sclks(hwmgr, clocks);
1629 break;
1630 case amd_pp_mem_clock:
1631 ret = vega12_get_memclocks(hwmgr, clocks);
1632 break;
1633 case amd_pp_dcef_clock:
1634 ret = vega12_get_dcefclocks(hwmgr, clocks);
1635 break;
1636 case amd_pp_soc_clock:
1637 ret = vega12_get_socclocks(hwmgr, clocks);
1638 break;
1639 default:
1640 return -EINVAL;
1641 }
1642
1643 return ret;
1644}
1645
1646static int vega12_get_clock_by_type_with_voltage(struct pp_hwmgr *hwmgr,
1647 enum amd_pp_clock_type type,
1648 struct pp_clock_levels_with_voltage *clocks)
1649{
1650 clocks->num_levels = 0;
1651
1652 return 0;
1653}
1654
1655static int vega12_set_watermarks_for_clocks_ranges(struct pp_hwmgr *hwmgr,
1656 struct pp_wm_sets_with_clock_ranges_soc15 *wm_with_clock_ranges)
1657{
1658 struct vega12_hwmgr *data = (struct vega12_hwmgr *)(hwmgr->backend);
1659 Watermarks_t *table = &(data->smc_state_table.water_marks_table);
1660 int result = 0;
1661 uint32_t i;
1662
1663 if (!data->registry_data.disable_water_mark &&
1664 data->smu_features[GNLD_DPM_DCEFCLK].supported &&
1665 data->smu_features[GNLD_DPM_SOCCLK].supported) {
1666 for (i = 0; i < wm_with_clock_ranges->num_wm_sets_dmif; i++) {
1667 table->WatermarkRow[WM_DCEFCLK][i].MinClock =
1668 cpu_to_le16((uint16_t)
1669 (wm_with_clock_ranges->wm_sets_dmif[i].wm_min_dcefclk_in_khz) /
1670 100);
1671 table->WatermarkRow[WM_DCEFCLK][i].MaxClock =
1672 cpu_to_le16((uint16_t)
1673 (wm_with_clock_ranges->wm_sets_dmif[i].wm_max_dcefclk_in_khz) /
1674 100);
1675 table->WatermarkRow[WM_DCEFCLK][i].MinUclk =
1676 cpu_to_le16((uint16_t)
1677 (wm_with_clock_ranges->wm_sets_dmif[i].wm_min_memclk_in_khz) /
1678 100);
1679 table->WatermarkRow[WM_DCEFCLK][i].MaxUclk =
1680 cpu_to_le16((uint16_t)
1681 (wm_with_clock_ranges->wm_sets_dmif[i].wm_max_memclk_in_khz) /
1682 100);
1683 table->WatermarkRow[WM_DCEFCLK][i].WmSetting = (uint8_t)
1684 wm_with_clock_ranges->wm_sets_dmif[i].wm_set_id;
1685 }
1686
1687 for (i = 0; i < wm_with_clock_ranges->num_wm_sets_mcif; i++) {
1688 table->WatermarkRow[WM_SOCCLK][i].MinClock =
1689 cpu_to_le16((uint16_t)
1690 (wm_with_clock_ranges->wm_sets_mcif[i].wm_min_socclk_in_khz) /
1691 100);
1692 table->WatermarkRow[WM_SOCCLK][i].MaxClock =
1693 cpu_to_le16((uint16_t)
1694 (wm_with_clock_ranges->wm_sets_mcif[i].wm_max_socclk_in_khz) /
1695 100);
1696 table->WatermarkRow[WM_SOCCLK][i].MinUclk =
1697 cpu_to_le16((uint16_t)
1698 (wm_with_clock_ranges->wm_sets_mcif[i].wm_min_memclk_in_khz) /
1699 100);
1700 table->WatermarkRow[WM_SOCCLK][i].MaxUclk =
1701 cpu_to_le16((uint16_t)
1702 (wm_with_clock_ranges->wm_sets_mcif[i].wm_max_memclk_in_khz) /
1703 100);
1704 table->WatermarkRow[WM_SOCCLK][i].WmSetting = (uint8_t)
1705 wm_with_clock_ranges->wm_sets_mcif[i].wm_set_id;
1706 }
1707 data->water_marks_bitmap |= WaterMarksExist;
1708 data->water_marks_bitmap &= ~WaterMarksLoaded;
1709 }
1710
1711 return result;
1712}
1713
1714static int vega12_force_clock_level(struct pp_hwmgr *hwmgr,
1715 enum pp_clock_type type, uint32_t mask)
1716{
1717 struct vega12_hwmgr *data = (struct vega12_hwmgr *)(hwmgr->backend);
1718
1719 if (hwmgr->request_dpm_level & (AMD_DPM_FORCED_LEVEL_AUTO |
1720 AMD_DPM_FORCED_LEVEL_LOW |
1721 AMD_DPM_FORCED_LEVEL_HIGH))
1722 return -EINVAL;
1723
1724 switch (type) {
1725 case PP_SCLK:
1726 data->smc_state_table.gfx_boot_level = mask ? (ffs(mask) - 1) : 0;
1727 data->smc_state_table.gfx_max_level = mask ? (fls(mask) - 1) : 0;
1728
1729 PP_ASSERT_WITH_CODE(!vega12_upload_dpm_min_level(hwmgr),
1730 "Failed to upload boot level to lowest!",
1731 return -EINVAL);
1732
1733 PP_ASSERT_WITH_CODE(!vega12_upload_dpm_max_level(hwmgr),
1734 "Failed to upload dpm max level to highest!",
1735 return -EINVAL);
1736 break;
1737
1738 case PP_MCLK:
1739 data->smc_state_table.mem_boot_level = mask ? (ffs(mask) - 1) : 0;
1740 data->smc_state_table.mem_max_level = mask ? (fls(mask) - 1) : 0;
1741
1742 PP_ASSERT_WITH_CODE(!vega12_upload_dpm_min_level(hwmgr),
1743 "Failed to upload boot level to lowest!",
1744 return -EINVAL);
1745
1746 PP_ASSERT_WITH_CODE(!vega12_upload_dpm_max_level(hwmgr),
1747 "Failed to upload dpm max level to highest!",
1748 return -EINVAL);
1749
1750 break;
1751
1752 case PP_PCIE:
1753 break;
1754
1755 default:
1756 break;
1757 }
1758
1759 return 0;
1760}
1761
1762static int vega12_print_clock_levels(struct pp_hwmgr *hwmgr,
1763 enum pp_clock_type type, char *buf)
1764{
1765 int i, now, size = 0;
1766 struct pp_clock_levels_with_latency clocks;
1767
1768 switch (type) {
1769 case PP_SCLK:
1770 PP_ASSERT_WITH_CODE(
1771 vega12_get_current_gfx_clk_freq(hwmgr, &now) == 0,
1772 "Attempt to get current gfx clk Failed!",
1773 return -1);
1774
1775 PP_ASSERT_WITH_CODE(
1776 vega12_get_sclks(hwmgr, &clocks) == 0,
1777 "Attempt to get gfx clk levels Failed!",
1778 return -1);
1779 for (i = 0; i < clocks.num_levels; i++)
1780 size += sprintf(buf + size, "%d: %uMhz %s\n",
1781 i, clocks.data[i].clocks_in_khz / 100,
1782 (clocks.data[i].clocks_in_khz == now) ? "*" : "");
1783 break;
1784
1785 case PP_MCLK:
1786 PP_ASSERT_WITH_CODE(
1787 vega12_get_current_mclk_freq(hwmgr, &now) == 0,
1788 "Attempt to get current mclk freq Failed!",
1789 return -1);
1790
1791 PP_ASSERT_WITH_CODE(
1792 vega12_get_memclocks(hwmgr, &clocks) == 0,
1793 "Attempt to get memory clk levels Failed!",
1794 return -1);
1795 for (i = 0; i < clocks.num_levels; i++)
1796 size += sprintf(buf + size, "%d: %uMhz %s\n",
1797 i, clocks.data[i].clocks_in_khz / 100,
1798 (clocks.data[i].clocks_in_khz == now) ? "*" : "");
1799 break;
1800
1801 case PP_PCIE:
1802 break;
1803
1804 default:
1805 break;
1806 }
1807 return size;
1808}
1809
1810static int vega12_display_configuration_changed_task(struct pp_hwmgr *hwmgr)
1811{
1812 struct vega12_hwmgr *data = (struct vega12_hwmgr *)(hwmgr->backend);
1813 int result = 0;
1814 uint32_t num_turned_on_displays = 1;
1815 Watermarks_t *wm_table = &(data->smc_state_table.water_marks_table);
1816 struct cgs_display_info info = {0};
1817
1818 if ((data->water_marks_bitmap & WaterMarksExist) &&
1819 !(data->water_marks_bitmap & WaterMarksLoaded)) {
1820 result = vega12_copy_table_to_smc(hwmgr,
1821 (uint8_t *)wm_table, TABLE_WATERMARKS);
1822 PP_ASSERT_WITH_CODE(result, "Failed to update WMTABLE!", return EINVAL);
1823 data->water_marks_bitmap |= WaterMarksLoaded;
1824 }
1825
1826 if ((data->water_marks_bitmap & WaterMarksExist) &&
1827 data->smu_features[GNLD_DPM_DCEFCLK].supported &&
1828 data->smu_features[GNLD_DPM_SOCCLK].supported) {
1829 cgs_get_active_displays_info(hwmgr->device, &info);
1830 num_turned_on_displays = info.display_count;
1831 smum_send_msg_to_smc_with_parameter(hwmgr,
1832 PPSMC_MSG_NumOfDisplays, num_turned_on_displays);
1833 }
1834
1835 return result;
1836}
1837
1838int vega12_enable_disable_uvd_dpm(struct pp_hwmgr *hwmgr, bool enable)
1839{
1840 struct vega12_hwmgr *data =
1841 (struct vega12_hwmgr *)(hwmgr->backend);
1842
1843 if (data->smu_features[GNLD_DPM_UVD].supported) {
1844 PP_ASSERT_WITH_CODE(!vega12_enable_smc_features(hwmgr,
1845 enable,
1846 data->smu_features[GNLD_DPM_UVD].smu_feature_bitmap),
1847 "Attempt to Enable/Disable DPM UVD Failed!",
1848 return -1);
1849 data->smu_features[GNLD_DPM_UVD].enabled = enable;
1850 }
1851
1852 return 0;
1853}
1854
1855static void vega12_power_gate_vce(struct pp_hwmgr *hwmgr, bool bgate)
1856{
1857 struct vega12_hwmgr *data = (struct vega12_hwmgr *)(hwmgr->backend);
1858
1859 data->vce_power_gated = bgate;
1860 vega12_enable_disable_vce_dpm(hwmgr, !bgate);
1861}
1862
1863static void vega12_power_gate_uvd(struct pp_hwmgr *hwmgr, bool bgate)
1864{
1865 struct vega12_hwmgr *data = (struct vega12_hwmgr *)(hwmgr->backend);
1866
1867 data->uvd_power_gated = bgate;
1868 vega12_enable_disable_uvd_dpm(hwmgr, !bgate);
1869}
1870
1871static bool
1872vega12_check_smc_update_required_for_display_configuration(struct pp_hwmgr *hwmgr)
1873{
1874 struct vega12_hwmgr *data = (struct vega12_hwmgr *)(hwmgr->backend);
1875 bool is_update_required = false;
1876 struct cgs_display_info info = {0, 0, NULL};
1877
1878 cgs_get_active_displays_info(hwmgr->device, &info);
1879
1880 if (data->display_timing.num_existing_displays != info.display_count)
1881 is_update_required = true;
1882
1883 if (data->registry_data.gfx_clk_deep_sleep_support) {
1884 if (data->display_timing.min_clock_in_sr != hwmgr->display_config.min_core_set_clock_in_sr)
1885 is_update_required = true;
1886 }
1887
1888 return is_update_required;
1889}
1890
1891static int vega12_disable_dpm_tasks(struct pp_hwmgr *hwmgr)
1892{
1893 int tmp_result, result = 0;
1894
1895 tmp_result = vega12_disable_all_smu_features(hwmgr);
1896 PP_ASSERT_WITH_CODE((tmp_result == 0),
1897 "Failed to disable all smu features!", result = tmp_result);
1898
1899 return result;
1900}
1901
1902static int vega12_power_off_asic(struct pp_hwmgr *hwmgr)
1903{
1904 struct vega12_hwmgr *data = (struct vega12_hwmgr *)(hwmgr->backend);
1905 int result;
1906
1907 result = vega12_disable_dpm_tasks(hwmgr);
1908 PP_ASSERT_WITH_CODE((0 == result),
1909 "[disable_dpm_tasks] Failed to disable DPM!",
1910 );
1911 data->water_marks_bitmap &= ~(WaterMarksLoaded);
1912
1913 return result;
1914}
1915
1916#if 0
1917static void vega12_find_min_clock_index(struct pp_hwmgr *hwmgr,
1918 uint32_t *sclk_idx, uint32_t *mclk_idx,
1919 uint32_t min_sclk, uint32_t min_mclk)
1920{
1921 struct vega12_hwmgr *data = (struct vega12_hwmgr *)(hwmgr->backend);
1922 struct vega12_dpm_table *dpm_table = &(data->dpm_table);
1923 uint32_t i;
1924
1925 for (i = 0; i < dpm_table->gfx_table.count; i++) {
1926 if (dpm_table->gfx_table.dpm_levels[i].enabled &&
1927 dpm_table->gfx_table.dpm_levels[i].value >= min_sclk) {
1928 *sclk_idx = i;
1929 break;
1930 }
1931 }
1932
1933 for (i = 0; i < dpm_table->mem_table.count; i++) {
1934 if (dpm_table->mem_table.dpm_levels[i].enabled &&
1935 dpm_table->mem_table.dpm_levels[i].value >= min_mclk) {
1936 *mclk_idx = i;
1937 break;
1938 }
1939 }
1940}
1941#endif
1942
1943#if 0
1944static int vega12_set_power_profile_state(struct pp_hwmgr *hwmgr,
1945 struct amd_pp_profile *request)
1946{
1947 return 0;
1948}
1949
1950static int vega12_get_sclk_od(struct pp_hwmgr *hwmgr)
1951{
1952 struct vega12_hwmgr *data = (struct vega12_hwmgr *)(hwmgr->backend);
1953 struct vega12_single_dpm_table *sclk_table = &(data->dpm_table.gfx_table);
1954 struct vega12_single_dpm_table *golden_sclk_table =
1955 &(data->golden_dpm_table.gfx_table);
1956 int value;
1957
1958 value = (sclk_table->dpm_levels[sclk_table->count - 1].value -
1959 golden_sclk_table->dpm_levels[golden_sclk_table->count - 1].value) *
1960 100 /
1961 golden_sclk_table->dpm_levels[golden_sclk_table->count - 1].value;
1962
1963 return value;
1964}
1965
1966static int vega12_set_sclk_od(struct pp_hwmgr *hwmgr, uint32_t value)
1967{
1968 return 0;
1969}
1970
1971static int vega12_get_mclk_od(struct pp_hwmgr *hwmgr)
1972{
1973 struct vega12_hwmgr *data = (struct vega12_hwmgr *)(hwmgr->backend);
1974 struct vega12_single_dpm_table *mclk_table = &(data->dpm_table.mem_table);
1975 struct vega12_single_dpm_table *golden_mclk_table =
1976 &(data->golden_dpm_table.mem_table);
1977 int value;
1978
1979 value = (mclk_table->dpm_levels
1980 [mclk_table->count - 1].value -
1981 golden_mclk_table->dpm_levels
1982 [golden_mclk_table->count - 1].value) *
1983 100 /
1984 golden_mclk_table->dpm_levels
1985 [golden_mclk_table->count - 1].value;
1986
1987 return value;
1988}
1989
1990static int vega12_set_mclk_od(struct pp_hwmgr *hwmgr, uint32_t value)
1991{
1992 return 0;
1993}
1994#endif
1995
1996static int vega12_notify_cac_buffer_info(struct pp_hwmgr *hwmgr,
1997 uint32_t virtual_addr_low,
1998 uint32_t virtual_addr_hi,
1999 uint32_t mc_addr_low,
2000 uint32_t mc_addr_hi,
2001 uint32_t size)
2002{
2003 smum_send_msg_to_smc_with_parameter(hwmgr,
2004 PPSMC_MSG_SetSystemVirtualDramAddrHigh,
2005 virtual_addr_hi);
2006 smum_send_msg_to_smc_with_parameter(hwmgr,
2007 PPSMC_MSG_SetSystemVirtualDramAddrLow,
2008 virtual_addr_low);
2009 smum_send_msg_to_smc_with_parameter(hwmgr,
2010 PPSMC_MSG_DramLogSetDramAddrHigh,
2011 mc_addr_hi);
2012
2013 smum_send_msg_to_smc_with_parameter(hwmgr,
2014 PPSMC_MSG_DramLogSetDramAddrLow,
2015 mc_addr_low);
2016
2017 smum_send_msg_to_smc_with_parameter(hwmgr,
2018 PPSMC_MSG_DramLogSetDramSize,
2019 size);
2020 return 0;
2021}
2022
2023static int vega12_get_thermal_temperature_range(struct pp_hwmgr *hwmgr,
2024 struct PP_TemperatureRange *thermal_data)
2025{
2026 struct phm_ppt_v3_information *pptable_information =
2027 (struct phm_ppt_v3_information *)hwmgr->pptable;
2028
2029 memcpy(thermal_data, &SMU7ThermalWithDelayPolicy[0], sizeof(struct PP_TemperatureRange));
2030
2031 thermal_data->max = pptable_information->us_software_shutdown_temp *
2032 PP_TEMPERATURE_UNITS_PER_CENTIGRADES;
2033
2034 return 0;
2035}
2036
2037static const struct pp_hwmgr_func vega12_hwmgr_funcs = {
2038 .backend_init = vega12_hwmgr_backend_init,
2039 .backend_fini = vega12_hwmgr_backend_fini,
2040 .asic_setup = vega12_setup_asic_task,
2041 .dynamic_state_management_enable = vega12_enable_dpm_tasks,
2042 .dynamic_state_management_disable = vega12_disable_dpm_tasks,
2043 .patch_boot_state = vega12_patch_boot_state,
2044 .get_sclk = vega12_dpm_get_sclk,
2045 .get_mclk = vega12_dpm_get_mclk,
2046 .notify_smc_display_config_after_ps_adjustment =
2047 vega12_notify_smc_display_config_after_ps_adjustment,
2048 .force_dpm_level = vega12_dpm_force_dpm_level,
2049 .stop_thermal_controller = vega12_thermal_stop_thermal_controller,
2050 .get_fan_speed_info = vega12_fan_ctrl_get_fan_speed_info,
2051 .reset_fan_speed_to_default =
2052 vega12_fan_ctrl_reset_fan_speed_to_default,
2053 .get_fan_speed_rpm = vega12_fan_ctrl_get_fan_speed_rpm,
2054 .set_fan_control_mode = vega12_set_fan_control_mode,
2055 .get_fan_control_mode = vega12_get_fan_control_mode,
2056 .read_sensor = vega12_read_sensor,
2057 .get_dal_power_level = vega12_get_dal_power_level,
2058 .get_clock_by_type_with_latency = vega12_get_clock_by_type_with_latency,
2059 .get_clock_by_type_with_voltage = vega12_get_clock_by_type_with_voltage,
2060 .set_watermarks_for_clocks_ranges = vega12_set_watermarks_for_clocks_ranges,
2061 .display_clock_voltage_request = vega12_display_clock_voltage_request,
2062 .force_clock_level = vega12_force_clock_level,
2063 .print_clock_levels = vega12_print_clock_levels,
2064 .display_config_changed = vega12_display_configuration_changed_task,
2065 .powergate_uvd = vega12_power_gate_uvd,
2066 .powergate_vce = vega12_power_gate_vce,
2067 .check_smc_update_required_for_display_configuration =
2068 vega12_check_smc_update_required_for_display_configuration,
2069 .power_off_asic = vega12_power_off_asic,
2070 .disable_smc_firmware_ctf = vega12_thermal_disable_alert,
2071#if 0
2072 .set_power_profile_state = vega12_set_power_profile_state,
2073 .get_sclk_od = vega12_get_sclk_od,
2074 .set_sclk_od = vega12_set_sclk_od,
2075 .get_mclk_od = vega12_get_mclk_od,
2076 .set_mclk_od = vega12_set_mclk_od,
2077#endif
2078 .notify_cac_buffer_info = vega12_notify_cac_buffer_info,
2079 .get_thermal_temperature_range = vega12_get_thermal_temperature_range,
2080 .register_irq_handlers = smu9_register_irq_handlers,
2081 .start_thermal_controller = vega12_start_thermal_controller,
2082};
2083
2084int vega12_hwmgr_init(struct pp_hwmgr *hwmgr)
2085{
2086 hwmgr->hwmgr_func = &vega12_hwmgr_funcs;
2087 hwmgr->pptable_func = &vega12_pptable_funcs;
2088
2089 return 0;
2090}
diff --git a/drivers/gpu/drm/amd/powerplay/hwmgr/vega12_hwmgr.h b/drivers/gpu/drm/amd/powerplay/hwmgr/vega12_hwmgr.h
new file mode 100644
index 000000000000..bc98b1df3b65
--- /dev/null
+++ b/drivers/gpu/drm/amd/powerplay/hwmgr/vega12_hwmgr.h
@@ -0,0 +1,438 @@
1/*
2 * Copyright 2017 Advanced Micro Devices, Inc.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice shall be included in
12 * all copies or substantial portions of the Software.
13 *
14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
17 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20 * OTHER DEALINGS IN THE SOFTWARE.
21 *
22 */
23
24#ifndef _VEGA12_HWMGR_H_
25#define _VEGA12_HWMGR_H_
26
27#include "hwmgr.h"
28#include "vega12/smu9_driver_if.h"
29#include "ppatomfwctrl.h"
30
31#define VEGA12_MAX_HARDWARE_POWERLEVELS 2
32
33#define WaterMarksExist 1
34#define WaterMarksLoaded 2
35
36#define VG12_PSUEDO_NUM_GFXCLK_DPM_LEVELS 8
37#define VG12_PSUEDO_NUM_SOCCLK_DPM_LEVELS 8
38#define VG12_PSUEDO_NUM_DCEFCLK_DPM_LEVELS 8
39#define VG12_PSUEDO_NUM_UCLK_DPM_LEVELS 4
40
41enum
42{
43 GNLD_DPM_PREFETCHER = 0,
44 GNLD_DPM_GFXCLK,
45 GNLD_DPM_UCLK,
46 GNLD_DPM_SOCCLK,
47 GNLD_DPM_UVD,
48 GNLD_DPM_VCE,
49 GNLD_ULV,
50 GNLD_DPM_MP0CLK,
51 GNLD_DPM_LINK,
52 GNLD_DPM_DCEFCLK,
53 GNLD_DS_GFXCLK,
54 GNLD_DS_SOCCLK,
55 GNLD_DS_LCLK,
56 GNLD_PPT,
57 GNLD_TDC,
58 GNLD_THERMAL,
59 GNLD_GFX_PER_CU_CG,
60 GNLD_RM,
61 GNLD_DS_DCEFCLK,
62 GNLD_ACDC,
63 GNLD_VR0HOT,
64 GNLD_VR1HOT,
65 GNLD_FW_CTF,
66 GNLD_LED_DISPLAY,
67 GNLD_FAN_CONTROL,
68 GNLD_DIDT,
69 GNLD_GFXOFF,
70 GNLD_CG,
71 GNLD_ACG,
72
73 GNLD_FEATURES_MAX
74};
75
76
77#define GNLD_DPM_MAX (GNLD_DPM_DCEFCLK + 1)
78
79#define SMC_DPM_FEATURES 0x30F
80
81struct smu_features {
82 bool supported;
83 bool enabled;
84 bool allowed;
85 uint32_t smu_feature_id;
86 uint64_t smu_feature_bitmap;
87};
88
89struct vega12_dpm_level {
90 bool enabled;
91 uint32_t value;
92 uint32_t param1;
93};
94
95#define VEGA12_MAX_DEEPSLEEP_DIVIDER_ID 5
96#define MAX_REGULAR_DPM_NUMBER 16
97#define MAX_PCIE_CONF 2
98#define VEGA12_MINIMUM_ENGINE_CLOCK 2500
99
100struct vega12_dpm_state {
101 uint32_t soft_min_level;
102 uint32_t soft_max_level;
103 uint32_t hard_min_level;
104 uint32_t hard_max_level;
105};
106
107struct vega12_single_dpm_table {
108 uint32_t count;
109 struct vega12_dpm_state dpm_state;
110 struct vega12_dpm_level dpm_levels[MAX_REGULAR_DPM_NUMBER];
111};
112
113struct vega12_odn_dpm_control {
114 uint32_t count;
115 uint32_t entries[MAX_REGULAR_DPM_NUMBER];
116};
117
118struct vega12_pcie_table {
119 uint16_t count;
120 uint8_t pcie_gen[MAX_PCIE_CONF];
121 uint8_t pcie_lane[MAX_PCIE_CONF];
122 uint32_t lclk[MAX_PCIE_CONF];
123};
124
125struct vega12_dpm_table {
126 struct vega12_single_dpm_table soc_table;
127 struct vega12_single_dpm_table gfx_table;
128 struct vega12_single_dpm_table mem_table;
129 struct vega12_single_dpm_table eclk_table;
130 struct vega12_single_dpm_table vclk_table;
131 struct vega12_single_dpm_table dclk_table;
132 struct vega12_single_dpm_table dcef_table;
133 struct vega12_single_dpm_table pixel_table;
134 struct vega12_single_dpm_table display_table;
135 struct vega12_single_dpm_table phy_table;
136 struct vega12_pcie_table pcie_table;
137};
138
139#define VEGA12_MAX_LEAKAGE_COUNT 8
140struct vega12_leakage_voltage {
141 uint16_t count;
142 uint16_t leakage_id[VEGA12_MAX_LEAKAGE_COUNT];
143 uint16_t actual_voltage[VEGA12_MAX_LEAKAGE_COUNT];
144};
145
146struct vega12_display_timing {
147 uint32_t min_clock_in_sr;
148 uint32_t num_existing_displays;
149};
150
151struct vega12_dpmlevel_enable_mask {
152 uint32_t uvd_dpm_enable_mask;
153 uint32_t vce_dpm_enable_mask;
154 uint32_t samu_dpm_enable_mask;
155 uint32_t sclk_dpm_enable_mask;
156 uint32_t mclk_dpm_enable_mask;
157};
158
159struct vega12_vbios_boot_state {
160 bool bsoc_vddc_lock;
161 uint8_t uc_cooling_id;
162 uint16_t vddc;
163 uint16_t vddci;
164 uint16_t mvddc;
165 uint16_t vdd_gfx;
166 uint32_t gfx_clock;
167 uint32_t mem_clock;
168 uint32_t soc_clock;
169 uint32_t dcef_clock;
170};
171
172#define DPMTABLE_OD_UPDATE_SCLK 0x00000001
173#define DPMTABLE_OD_UPDATE_MCLK 0x00000002
174#define DPMTABLE_UPDATE_SCLK 0x00000004
175#define DPMTABLE_UPDATE_MCLK 0x00000008
176#define DPMTABLE_OD_UPDATE_VDDC 0x00000010
177
178struct vega12_smc_state_table {
179 uint32_t soc_boot_level;
180 uint32_t gfx_boot_level;
181 uint32_t dcef_boot_level;
182 uint32_t mem_boot_level;
183 uint32_t uvd_boot_level;
184 uint32_t vce_boot_level;
185 uint32_t gfx_max_level;
186 uint32_t mem_max_level;
187 uint8_t vr_hot_gpio;
188 uint8_t ac_dc_gpio;
189 uint8_t therm_out_gpio;
190 uint8_t therm_out_polarity;
191 uint8_t therm_out_mode;
192 PPTable_t pp_table;
193 Watermarks_t water_marks_table;
194 AvfsDebugTable_t avfs_debug_table;
195 AvfsFuseOverride_t avfs_fuse_override_table;
196 SmuMetrics_t smu_metrics;
197 DriverSmuConfig_t driver_smu_config;
198 DpmActivityMonitorCoeffInt_t dpm_activity_monitor_coeffint;
199 OverDriveTable_t overdrive_table;
200};
201
202struct vega12_mclk_latency_entries {
203 uint32_t frequency;
204 uint32_t latency;
205};
206
207struct vega12_mclk_latency_table {
208 uint32_t count;
209 struct vega12_mclk_latency_entries entries[MAX_REGULAR_DPM_NUMBER];
210};
211
212struct vega12_registry_data {
213 uint64_t disallowed_features;
214 uint8_t ac_dc_switch_gpio_support;
215 uint8_t acg_loop_support;
216 uint8_t clock_stretcher_support;
217 uint8_t db_ramping_support;
218 uint8_t didt_mode;
219 uint8_t didt_support;
220 uint8_t edc_didt_support;
221 uint8_t force_dpm_high;
222 uint8_t fuzzy_fan_control_support;
223 uint8_t mclk_dpm_key_disabled;
224 uint8_t od_state_in_dc_support;
225 uint8_t pcie_lane_override;
226 uint8_t pcie_speed_override;
227 uint32_t pcie_clock_override;
228 uint8_t pcie_dpm_key_disabled;
229 uint8_t dcefclk_dpm_key_disabled;
230 uint8_t prefetcher_dpm_key_disabled;
231 uint8_t quick_transition_support;
232 uint8_t regulator_hot_gpio_support;
233 uint8_t master_deep_sleep_support;
234 uint8_t gfx_clk_deep_sleep_support;
235 uint8_t sclk_deep_sleep_support;
236 uint8_t lclk_deep_sleep_support;
237 uint8_t dce_fclk_deep_sleep_support;
238 uint8_t sclk_dpm_key_disabled;
239 uint8_t sclk_throttle_low_notification;
240 uint8_t skip_baco_hardware;
241 uint8_t socclk_dpm_key_disabled;
242 uint8_t sq_ramping_support;
243 uint8_t tcp_ramping_support;
244 uint8_t td_ramping_support;
245 uint8_t dbr_ramping_support;
246 uint8_t gc_didt_support;
247 uint8_t psm_didt_support;
248 uint8_t thermal_support;
249 uint8_t fw_ctf_enabled;
250 uint8_t led_dpm_enabled;
251 uint8_t fan_control_support;
252 uint8_t ulv_support;
253 uint8_t odn_feature_enable;
254 uint8_t disable_water_mark;
255 uint8_t disable_workload_policy;
256 uint32_t force_workload_policy_mask;
257 uint8_t disable_3d_fs_detection;
258 uint8_t disable_pp_tuning;
259 uint8_t disable_xlpp_tuning;
260 uint32_t perf_ui_tuning_profile_turbo;
261 uint32_t perf_ui_tuning_profile_powerSave;
262 uint32_t perf_ui_tuning_profile_xl;
263 uint16_t zrpm_stop_temp;
264 uint16_t zrpm_start_temp;
265 uint32_t stable_pstate_sclk_dpm_percentage;
266 uint8_t fps_support;
267 uint8_t vr0hot;
268 uint8_t vr1hot;
269 uint8_t disable_auto_wattman;
270 uint32_t auto_wattman_debug;
271 uint32_t auto_wattman_sample_period;
272 uint8_t auto_wattman_threshold;
273 uint8_t log_avfs_param;
274 uint8_t enable_enginess;
275 uint8_t custom_fan_support;
276 uint8_t disable_pcc_limit_control;
277};
278
279struct vega12_odn_clock_voltage_dependency_table {
280 uint32_t count;
281 struct phm_ppt_v1_clock_voltage_dependency_record
282 entries[MAX_REGULAR_DPM_NUMBER];
283};
284
285struct vega12_odn_dpm_table {
286 struct vega12_odn_dpm_control control_gfxclk_state;
287 struct vega12_odn_dpm_control control_memclk_state;
288 struct phm_odn_clock_levels odn_core_clock_dpm_levels;
289 struct phm_odn_clock_levels odn_memory_clock_dpm_levels;
290 struct vega12_odn_clock_voltage_dependency_table vdd_dependency_on_sclk;
291 struct vega12_odn_clock_voltage_dependency_table vdd_dependency_on_mclk;
292 struct vega12_odn_clock_voltage_dependency_table vdd_dependency_on_socclk;
293 uint32_t odn_mclk_min_limit;
294};
295
296struct vega12_odn_fan_table {
297 uint32_t target_fan_speed;
298 uint32_t target_temperature;
299 uint32_t min_performance_clock;
300 uint32_t min_fan_limit;
301 bool force_fan_pwm;
302};
303
304struct vega12_hwmgr {
305 struct vega12_dpm_table dpm_table;
306 struct vega12_dpm_table golden_dpm_table;
307 struct vega12_registry_data registry_data;
308 struct vega12_vbios_boot_state vbios_boot_state;
309 struct vega12_mclk_latency_table mclk_latency_table;
310
311 struct vega12_leakage_voltage vddc_leakage;
312
313 uint32_t vddc_control;
314 struct pp_atomfwctrl_voltage_table vddc_voltage_table;
315 uint32_t mvdd_control;
316 struct pp_atomfwctrl_voltage_table mvdd_voltage_table;
317 uint32_t vddci_control;
318 struct pp_atomfwctrl_voltage_table vddci_voltage_table;
319
320 uint32_t active_auto_throttle_sources;
321 uint32_t water_marks_bitmap;
322
323 struct vega12_odn_dpm_table odn_dpm_table;
324 struct vega12_odn_fan_table odn_fan_table;
325
326 /* ---- General data ---- */
327 uint8_t need_update_dpm_table;
328
329 bool cac_enabled;
330 bool battery_state;
331 bool is_tlu_enabled;
332 bool avfs_exist;
333
334 uint32_t low_sclk_interrupt_threshold;
335
336 uint32_t total_active_cus;
337
338 struct vega12_display_timing display_timing;
339
340 /* ---- Vega12 Dyn Register Settings ---- */
341
342 uint32_t debug_settings;
343 uint32_t lowest_uclk_reserved_for_ulv;
344 uint32_t gfxclk_average_alpha;
345 uint32_t socclk_average_alpha;
346 uint32_t uclk_average_alpha;
347 uint32_t gfx_activity_average_alpha;
348 uint32_t display_voltage_mode;
349 uint32_t dcef_clk_quad_eqn_a;
350 uint32_t dcef_clk_quad_eqn_b;
351 uint32_t dcef_clk_quad_eqn_c;
352 uint32_t disp_clk_quad_eqn_a;
353 uint32_t disp_clk_quad_eqn_b;
354 uint32_t disp_clk_quad_eqn_c;
355 uint32_t pixel_clk_quad_eqn_a;
356 uint32_t pixel_clk_quad_eqn_b;
357 uint32_t pixel_clk_quad_eqn_c;
358 uint32_t phy_clk_quad_eqn_a;
359 uint32_t phy_clk_quad_eqn_b;
360 uint32_t phy_clk_quad_eqn_c;
361
362 /* ---- Thermal Temperature Setting ---- */
363 struct vega12_dpmlevel_enable_mask dpm_level_enable_mask;
364
365 /* ---- Power Gating States ---- */
366 bool uvd_power_gated;
367 bool vce_power_gated;
368 bool samu_power_gated;
369 bool need_long_memory_training;
370
371 /* Internal settings to apply the application power optimization parameters */
372 bool apply_optimized_settings;
373 uint32_t disable_dpm_mask;
374
375 /* ---- Overdrive next setting ---- */
376 uint32_t apply_overdrive_next_settings_mask;
377
378 /* ---- Workload Mask ---- */
379 uint32_t workload_mask;
380
381 /* ---- SMU9 ---- */
382 uint32_t smu_version;
383 struct smu_features smu_features[GNLD_FEATURES_MAX];
384 struct vega12_smc_state_table smc_state_table;
385};
386
387#define VEGA12_DPM2_NEAR_TDP_DEC 10
388#define VEGA12_DPM2_ABOVE_SAFE_INC 5
389#define VEGA12_DPM2_BELOW_SAFE_INC 20
390
391#define VEGA12_DPM2_LTA_WINDOW_SIZE 7
392
393#define VEGA12_DPM2_LTS_TRUNCATE 0
394
395#define VEGA12_DPM2_TDP_SAFE_LIMIT_PERCENT 80
396
397#define VEGA12_DPM2_MAXPS_PERCENT_M 90
398#define VEGA12_DPM2_MAXPS_PERCENT_H 90
399
400#define VEGA12_DPM2_PWREFFICIENCYRATIO_MARGIN 50
401
402#define VEGA12_DPM2_SQ_RAMP_MAX_POWER 0x3FFF
403#define VEGA12_DPM2_SQ_RAMP_MIN_POWER 0x12
404#define VEGA12_DPM2_SQ_RAMP_MAX_POWER_DELTA 0x15
405#define VEGA12_DPM2_SQ_RAMP_SHORT_TERM_INTERVAL_SIZE 0x1E
406#define VEGA12_DPM2_SQ_RAMP_LONG_TERM_INTERVAL_RATIO 0xF
407
408#define VEGA12_VOLTAGE_CONTROL_NONE 0x0
409#define VEGA12_VOLTAGE_CONTROL_BY_GPIO 0x1
410#define VEGA12_VOLTAGE_CONTROL_BY_SVID2 0x2
411#define VEGA12_VOLTAGE_CONTROL_MERGED 0x3
412/* To convert to Q8.8 format for firmware */
413#define VEGA12_Q88_FORMAT_CONVERSION_UNIT 256
414
415#define VEGA12_UNUSED_GPIO_PIN 0x7F
416
417#define VEGA12_THERM_OUT_MODE_DISABLE 0x0
418#define VEGA12_THERM_OUT_MODE_THERM_ONLY 0x1
419#define VEGA12_THERM_OUT_MODE_THERM_VRHOT 0x2
420
421#define PPVEGA12_VEGA12DISPLAYVOLTAGEMODE_DFLT 0xffffffff
422#define PPREGKEY_VEGA12QUADRATICEQUATION_DFLT 0xffffffff
423
424#define PPVEGA12_VEGA12GFXCLKAVERAGEALPHA_DFLT 25 /* 10% * 255 = 25 */
425#define PPVEGA12_VEGA12SOCCLKAVERAGEALPHA_DFLT 25 /* 10% * 255 = 25 */
426#define PPVEGA12_VEGA12UCLKCLKAVERAGEALPHA_DFLT 25 /* 10% * 255 = 25 */
427#define PPVEGA12_VEGA12GFXACTIVITYAVERAGEALPHA_DFLT 25 /* 10% * 255 = 25 */
428#define PPVEGA12_VEGA12LOWESTUCLKRESERVEDFORULV_DFLT 0xffffffff
429#define PPVEGA12_VEGA12DISPLAYVOLTAGEMODE_DFLT 0xffffffff
430#define PPREGKEY_VEGA12QUADRATICEQUATION_DFLT 0xffffffff
431
432#define VEGA12_UMD_PSTATE_GFXCLK_LEVEL 0x3
433#define VEGA12_UMD_PSTATE_SOCCLK_LEVEL 0x3
434#define VEGA12_UMD_PSTATE_MCLK_LEVEL 0x2
435
436int vega12_enable_disable_vce_dpm(struct pp_hwmgr *hwmgr, bool enable);
437
438#endif /* _VEGA12_HWMGR_H_ */
diff --git a/drivers/gpu/drm/amd/powerplay/hwmgr/vega12_inc.h b/drivers/gpu/drm/amd/powerplay/hwmgr/vega12_inc.h
new file mode 100644
index 000000000000..30b278c50222
--- /dev/null
+++ b/drivers/gpu/drm/amd/powerplay/hwmgr/vega12_inc.h
@@ -0,0 +1,39 @@
1/*
2 * Copyright 2017 Advanced Micro Devices, Inc.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice shall be included in
12 * all copies or substantial portions of the Software.
13 *
14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
17 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20 * OTHER DEALINGS IN THE SOFTWARE.
21 *
22 */
23
24#ifndef VEGA12_INC_H
25#define VEGA12_INC_H
26
27#include "asic_reg/thm/thm_9_0_default.h"
28#include "asic_reg/thm/thm_9_0_offset.h"
29#include "asic_reg/thm/thm_9_0_sh_mask.h"
30
31#include "asic_reg/mp/mp_9_0_offset.h"
32#include "asic_reg/mp/mp_9_0_sh_mask.h"
33
34#include "asic_reg/gc/gc_9_2_1_offset.h"
35#include "asic_reg/gc/gc_9_2_1_sh_mask.h"
36
37#include "asic_reg/nbio/nbio_6_1_offset.h"
38
39#endif
diff --git a/drivers/gpu/drm/amd/powerplay/hwmgr/vega12_powertune.c b/drivers/gpu/drm/amd/powerplay/hwmgr/vega12_powertune.c
new file mode 100644
index 000000000000..76e60c0181ac
--- /dev/null
+++ b/drivers/gpu/drm/amd/powerplay/hwmgr/vega12_powertune.c
@@ -0,0 +1,1364 @@
1/*
2 * Copyright 2017 Advanced Micro Devices, Inc.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice shall be included in
12 * all copies or substantial portions of the Software.
13 *
14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
17 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20 * OTHER DEALINGS IN THE SOFTWARE.
21 *
22 */
23
24#include "hwmgr.h"
25#include "vega12_hwmgr.h"
26#include "vega12_powertune.h"
27#include "vega12_smumgr.h"
28#include "vega12_ppsmc.h"
29#include "vega12_inc.h"
30#include "pp_debug.h"
31#include "pp_soc15.h"
32
33static const struct vega12_didt_config_reg SEDiDtTuningCtrlConfig_Vega12[] =
34{
35/* ---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------
36 * Offset Mask Shift Value
37 * ---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------
38 */
39 /* DIDT_SQ */
40 { ixDIDT_SQ_TUNING_CTRL, DIDT_SQ_TUNING_CTRL__MAX_POWER_DELTA_HI_MASK, DIDT_SQ_TUNING_CTRL__MAX_POWER_DELTA_HI__SHIFT, 0x3853 },
41 { ixDIDT_SQ_TUNING_CTRL, DIDT_SQ_TUNING_CTRL__MAX_POWER_DELTA_LO_MASK, DIDT_SQ_TUNING_CTRL__MAX_POWER_DELTA_LO__SHIFT, 0x3153 },
42
43 /* DIDT_TD */
44 { ixDIDT_TD_TUNING_CTRL, DIDT_TD_TUNING_CTRL__MAX_POWER_DELTA_HI_MASK, DIDT_TD_TUNING_CTRL__MAX_POWER_DELTA_HI__SHIFT, 0x0dde },
45 { ixDIDT_TD_TUNING_CTRL, DIDT_TD_TUNING_CTRL__MAX_POWER_DELTA_LO_MASK, DIDT_TD_TUNING_CTRL__MAX_POWER_DELTA_LO__SHIFT, 0x0dde },
46
47 /* DIDT_TCP */
48 { ixDIDT_TCP_TUNING_CTRL, DIDT_TCP_TUNING_CTRL__MAX_POWER_DELTA_HI_MASK, DIDT_TCP_TUNING_CTRL__MAX_POWER_DELTA_HI__SHIFT, 0x3dde },
49 { ixDIDT_TCP_TUNING_CTRL, DIDT_TCP_TUNING_CTRL__MAX_POWER_DELTA_LO_MASK, DIDT_TCP_TUNING_CTRL__MAX_POWER_DELTA_LO__SHIFT, 0x3dde },
50
51 /* DIDT_DB */
52 { ixDIDT_DB_TUNING_CTRL, DIDT_DB_TUNING_CTRL__MAX_POWER_DELTA_HI_MASK, DIDT_DB_TUNING_CTRL__MAX_POWER_DELTA_HI__SHIFT, 0x3dde },
53 { ixDIDT_DB_TUNING_CTRL, DIDT_DB_TUNING_CTRL__MAX_POWER_DELTA_LO_MASK, DIDT_DB_TUNING_CTRL__MAX_POWER_DELTA_LO__SHIFT, 0x3dde },
54
55 { 0xFFFFFFFF } /* End of list */
56};
57
58static const struct vega12_didt_config_reg SEDiDtCtrl3Config_vega12[] =
59{
60/* ---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------
61 * Offset Mask Shift Value
62 * ---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------
63 */
64 /*DIDT_SQ_CTRL3 */
65 { ixDIDT_SQ_CTRL3, DIDT_SQ_CTRL3__GC_DIDT_ENABLE_MASK, DIDT_SQ_CTRL3__GC_DIDT_ENABLE__SHIFT, 0x0000 },
66 { ixDIDT_SQ_CTRL3, DIDT_SQ_CTRL3__GC_DIDT_CLK_EN_OVERRIDE_MASK, DIDT_SQ_CTRL3__GC_DIDT_CLK_EN_OVERRIDE__SHIFT, 0x0000 },
67 { ixDIDT_SQ_CTRL3, DIDT_SQ_CTRL3__THROTTLE_POLICY_MASK, DIDT_SQ_CTRL3__THROTTLE_POLICY__SHIFT, 0x0003 },
68 { ixDIDT_SQ_CTRL3, DIDT_SQ_CTRL3__DIDT_TRIGGER_THROTTLE_LOWBIT_MASK, DIDT_SQ_CTRL3__DIDT_TRIGGER_THROTTLE_LOWBIT__SHIFT, 0x0000 },
69 { ixDIDT_SQ_CTRL3, DIDT_SQ_CTRL3__DIDT_POWER_LEVEL_LOWBIT_MASK, DIDT_SQ_CTRL3__DIDT_POWER_LEVEL_LOWBIT__SHIFT, 0x0000 },
70 { ixDIDT_SQ_CTRL3, DIDT_SQ_CTRL3__DIDT_STALL_PATTERN_BIT_NUMS_MASK, DIDT_SQ_CTRL3__DIDT_STALL_PATTERN_BIT_NUMS__SHIFT, 0x0003 },
71 { ixDIDT_SQ_CTRL3, DIDT_SQ_CTRL3__GC_DIDT_LEVEL_COMB_EN_MASK, DIDT_SQ_CTRL3__GC_DIDT_LEVEL_COMB_EN__SHIFT, 0x0000 },
72 { ixDIDT_SQ_CTRL3, DIDT_SQ_CTRL3__SE_DIDT_LEVEL_COMB_EN_MASK, DIDT_SQ_CTRL3__SE_DIDT_LEVEL_COMB_EN__SHIFT, 0x0000 },
73 { ixDIDT_SQ_CTRL3, DIDT_SQ_CTRL3__QUALIFY_STALL_EN_MASK, DIDT_SQ_CTRL3__QUALIFY_STALL_EN__SHIFT, 0x0000 },
74 { ixDIDT_SQ_CTRL3, DIDT_SQ_CTRL3__DIDT_STALL_SEL_MASK, DIDT_SQ_CTRL3__DIDT_STALL_SEL__SHIFT, 0x0000 },
75 { ixDIDT_SQ_CTRL3, DIDT_SQ_CTRL3__DIDT_FORCE_STALL_MASK, DIDT_SQ_CTRL3__DIDT_FORCE_STALL__SHIFT, 0x0000 },
76 { ixDIDT_SQ_CTRL3, DIDT_SQ_CTRL3__DIDT_STALL_DELAY_EN_MASK, DIDT_SQ_CTRL3__DIDT_STALL_DELAY_EN__SHIFT, 0x0000 },
77
78 /*DIDT_TCP_CTRL3 */
79 { ixDIDT_TCP_CTRL3, DIDT_TCP_CTRL3__GC_DIDT_ENABLE_MASK, DIDT_TCP_CTRL3__GC_DIDT_ENABLE__SHIFT, 0x0000 },
80 { ixDIDT_TCP_CTRL3, DIDT_TCP_CTRL3__GC_DIDT_CLK_EN_OVERRIDE_MASK, DIDT_TCP_CTRL3__GC_DIDT_CLK_EN_OVERRIDE__SHIFT, 0x0000 },
81 { ixDIDT_TCP_CTRL3, DIDT_TCP_CTRL3__THROTTLE_POLICY_MASK, DIDT_TCP_CTRL3__THROTTLE_POLICY__SHIFT, 0x0003 },
82 { ixDIDT_TCP_CTRL3, DIDT_TCP_CTRL3__DIDT_TRIGGER_THROTTLE_LOWBIT_MASK, DIDT_TCP_CTRL3__DIDT_TRIGGER_THROTTLE_LOWBIT__SHIFT, 0x0000 },
83 { ixDIDT_TCP_CTRL3, DIDT_TCP_CTRL3__DIDT_POWER_LEVEL_LOWBIT_MASK, DIDT_TCP_CTRL3__DIDT_POWER_LEVEL_LOWBIT__SHIFT, 0x0000 },
84 { ixDIDT_TCP_CTRL3, DIDT_TCP_CTRL3__DIDT_STALL_PATTERN_BIT_NUMS_MASK, DIDT_TCP_CTRL3__DIDT_STALL_PATTERN_BIT_NUMS__SHIFT, 0x0003 },
85 { ixDIDT_TCP_CTRL3, DIDT_TCP_CTRL3__GC_DIDT_LEVEL_COMB_EN_MASK, DIDT_TCP_CTRL3__GC_DIDT_LEVEL_COMB_EN__SHIFT, 0x0000 },
86 { ixDIDT_TCP_CTRL3, DIDT_TCP_CTRL3__SE_DIDT_LEVEL_COMB_EN_MASK, DIDT_TCP_CTRL3__SE_DIDT_LEVEL_COMB_EN__SHIFT, 0x0000 },
87 { ixDIDT_TCP_CTRL3, DIDT_TCP_CTRL3__QUALIFY_STALL_EN_MASK, DIDT_TCP_CTRL3__QUALIFY_STALL_EN__SHIFT, 0x0000 },
88 { ixDIDT_TCP_CTRL3, DIDT_TCP_CTRL3__DIDT_STALL_SEL_MASK, DIDT_TCP_CTRL3__DIDT_STALL_SEL__SHIFT, 0x0000 },
89 { ixDIDT_TCP_CTRL3, DIDT_TCP_CTRL3__DIDT_FORCE_STALL_MASK, DIDT_TCP_CTRL3__DIDT_FORCE_STALL__SHIFT, 0x0000 },
90 { ixDIDT_TCP_CTRL3, DIDT_TCP_CTRL3__DIDT_STALL_DELAY_EN_MASK, DIDT_TCP_CTRL3__DIDT_STALL_DELAY_EN__SHIFT, 0x0000 },
91
92 /*DIDT_TD_CTRL3 */
93 { ixDIDT_TD_CTRL3, DIDT_TD_CTRL3__GC_DIDT_ENABLE_MASK, DIDT_TD_CTRL3__GC_DIDT_ENABLE__SHIFT, 0x0000 },
94 { ixDIDT_TD_CTRL3, DIDT_TD_CTRL3__GC_DIDT_CLK_EN_OVERRIDE_MASK, DIDT_TD_CTRL3__GC_DIDT_CLK_EN_OVERRIDE__SHIFT, 0x0000 },
95 { ixDIDT_TD_CTRL3, DIDT_TD_CTRL3__THROTTLE_POLICY_MASK, DIDT_TD_CTRL3__THROTTLE_POLICY__SHIFT, 0x0003 },
96 { ixDIDT_TD_CTRL3, DIDT_TD_CTRL3__DIDT_TRIGGER_THROTTLE_LOWBIT_MASK, DIDT_TD_CTRL3__DIDT_TRIGGER_THROTTLE_LOWBIT__SHIFT, 0x0000 },
97 { ixDIDT_TD_CTRL3, DIDT_TD_CTRL3__DIDT_POWER_LEVEL_LOWBIT_MASK, DIDT_TD_CTRL3__DIDT_POWER_LEVEL_LOWBIT__SHIFT, 0x0000 },
98 { ixDIDT_TD_CTRL3, DIDT_TD_CTRL3__DIDT_STALL_PATTERN_BIT_NUMS_MASK, DIDT_TD_CTRL3__DIDT_STALL_PATTERN_BIT_NUMS__SHIFT, 0x0003 },
99 { ixDIDT_TD_CTRL3, DIDT_TD_CTRL3__GC_DIDT_LEVEL_COMB_EN_MASK, DIDT_TD_CTRL3__GC_DIDT_LEVEL_COMB_EN__SHIFT, 0x0000 },
100 { ixDIDT_TD_CTRL3, DIDT_TD_CTRL3__SE_DIDT_LEVEL_COMB_EN_MASK, DIDT_TD_CTRL3__SE_DIDT_LEVEL_COMB_EN__SHIFT, 0x0000 },
101 { ixDIDT_TD_CTRL3, DIDT_TD_CTRL3__QUALIFY_STALL_EN_MASK, DIDT_TD_CTRL3__QUALIFY_STALL_EN__SHIFT, 0x0000 },
102 { ixDIDT_TD_CTRL3, DIDT_TD_CTRL3__DIDT_STALL_SEL_MASK, DIDT_TD_CTRL3__DIDT_STALL_SEL__SHIFT, 0x0000 },
103 { ixDIDT_TD_CTRL3, DIDT_TD_CTRL3__DIDT_FORCE_STALL_MASK, DIDT_TD_CTRL3__DIDT_FORCE_STALL__SHIFT, 0x0000 },
104 { ixDIDT_TD_CTRL3, DIDT_TD_CTRL3__DIDT_STALL_DELAY_EN_MASK, DIDT_TD_CTRL3__DIDT_STALL_DELAY_EN__SHIFT, 0x0000 },
105
106 /*DIDT_DB_CTRL3 */
107 { ixDIDT_DB_CTRL3, DIDT_DB_CTRL3__GC_DIDT_ENABLE_MASK, DIDT_DB_CTRL3__GC_DIDT_ENABLE__SHIFT, 0x0000 },
108 { ixDIDT_DB_CTRL3, DIDT_DB_CTRL3__GC_DIDT_CLK_EN_OVERRIDE_MASK, DIDT_DB_CTRL3__GC_DIDT_CLK_EN_OVERRIDE__SHIFT, 0x0000 },
109 { ixDIDT_DB_CTRL3, DIDT_DB_CTRL3__THROTTLE_POLICY_MASK, DIDT_DB_CTRL3__THROTTLE_POLICY__SHIFT, 0x0003 },
110 { ixDIDT_DB_CTRL3, DIDT_DB_CTRL3__DIDT_TRIGGER_THROTTLE_LOWBIT_MASK, DIDT_DB_CTRL3__DIDT_TRIGGER_THROTTLE_LOWBIT__SHIFT, 0x0000 },
111 { ixDIDT_DB_CTRL3, DIDT_DB_CTRL3__DIDT_POWER_LEVEL_LOWBIT_MASK, DIDT_DB_CTRL3__DIDT_POWER_LEVEL_LOWBIT__SHIFT, 0x0000 },
112 { ixDIDT_DB_CTRL3, DIDT_DB_CTRL3__DIDT_STALL_PATTERN_BIT_NUMS_MASK, DIDT_DB_CTRL3__DIDT_STALL_PATTERN_BIT_NUMS__SHIFT, 0x0003 },
113 { ixDIDT_DB_CTRL3, DIDT_DB_CTRL3__GC_DIDT_LEVEL_COMB_EN_MASK, DIDT_DB_CTRL3__GC_DIDT_LEVEL_COMB_EN__SHIFT, 0x0000 },
114 { ixDIDT_DB_CTRL3, DIDT_DB_CTRL3__SE_DIDT_LEVEL_COMB_EN_MASK, DIDT_DB_CTRL3__SE_DIDT_LEVEL_COMB_EN__SHIFT, 0x0000 },
115 { ixDIDT_DB_CTRL3, DIDT_DB_CTRL3__QUALIFY_STALL_EN_MASK, DIDT_DB_CTRL3__QUALIFY_STALL_EN__SHIFT, 0x0000 },
116 { ixDIDT_DB_CTRL3, DIDT_DB_CTRL3__DIDT_STALL_SEL_MASK, DIDT_DB_CTRL3__DIDT_STALL_SEL__SHIFT, 0x0000 },
117 { ixDIDT_DB_CTRL3, DIDT_DB_CTRL3__DIDT_FORCE_STALL_MASK, DIDT_DB_CTRL3__DIDT_FORCE_STALL__SHIFT, 0x0000 },
118 { ixDIDT_DB_CTRL3, DIDT_DB_CTRL3__DIDT_STALL_DELAY_EN_MASK, DIDT_DB_CTRL3__DIDT_STALL_DELAY_EN__SHIFT, 0x0000 },
119
120 { 0xFFFFFFFF } /* End of list */
121};
122
123static const struct vega12_didt_config_reg SEDiDtCtrl2Config_Vega12[] =
124{
125/* ---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------
126 * Offset Mask Shift Value
127 * ---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------
128 */
129 /* DIDT_SQ */
130 { ixDIDT_SQ_CTRL2, DIDT_SQ_CTRL2__MAX_POWER_DELTA_MASK, DIDT_SQ_CTRL2__MAX_POWER_DELTA__SHIFT, 0x3853 },
131 { ixDIDT_SQ_CTRL2, DIDT_SQ_CTRL2__SHORT_TERM_INTERVAL_SIZE_MASK, DIDT_SQ_CTRL2__SHORT_TERM_INTERVAL_SIZE__SHIFT, 0x00c0 },
132 { ixDIDT_SQ_CTRL2, DIDT_SQ_CTRL2__LONG_TERM_INTERVAL_RATIO_MASK, DIDT_SQ_CTRL2__LONG_TERM_INTERVAL_RATIO__SHIFT, 0x0000 },
133
134 /* DIDT_TD */
135 { ixDIDT_TD_CTRL2, DIDT_TD_CTRL2__MAX_POWER_DELTA_MASK, DIDT_TD_CTRL2__MAX_POWER_DELTA__SHIFT, 0x3fff },
136 { ixDIDT_TD_CTRL2, DIDT_TD_CTRL2__SHORT_TERM_INTERVAL_SIZE_MASK, DIDT_TD_CTRL2__SHORT_TERM_INTERVAL_SIZE__SHIFT, 0x00c0 },
137 { ixDIDT_TD_CTRL2, DIDT_TD_CTRL2__LONG_TERM_INTERVAL_RATIO_MASK, DIDT_TD_CTRL2__LONG_TERM_INTERVAL_RATIO__SHIFT, 0x0001 },
138
139 /* DIDT_TCP */
140 { ixDIDT_TCP_CTRL2, DIDT_TCP_CTRL2__MAX_POWER_DELTA_MASK, DIDT_TCP_CTRL2__MAX_POWER_DELTA__SHIFT, 0x3dde },
141 { ixDIDT_TCP_CTRL2, DIDT_TCP_CTRL2__SHORT_TERM_INTERVAL_SIZE_MASK, DIDT_TCP_CTRL2__SHORT_TERM_INTERVAL_SIZE__SHIFT, 0x00c0 },
142 { ixDIDT_TCP_CTRL2, DIDT_TCP_CTRL2__LONG_TERM_INTERVAL_RATIO_MASK, DIDT_TCP_CTRL2__LONG_TERM_INTERVAL_RATIO__SHIFT, 0x0001 },
143
144 /* DIDT_DB */
145 { ixDIDT_DB_CTRL2, DIDT_DB_CTRL2__MAX_POWER_DELTA_MASK, DIDT_DB_CTRL2__MAX_POWER_DELTA__SHIFT, 0x3dde },
146 { ixDIDT_DB_CTRL2, DIDT_DB_CTRL2__SHORT_TERM_INTERVAL_SIZE_MASK, DIDT_DB_CTRL2__SHORT_TERM_INTERVAL_SIZE__SHIFT, 0x00c0 },
147 { ixDIDT_DB_CTRL2, DIDT_DB_CTRL2__LONG_TERM_INTERVAL_RATIO_MASK, DIDT_DB_CTRL2__LONG_TERM_INTERVAL_RATIO__SHIFT, 0x0001 },
148
149 { 0xFFFFFFFF } /* End of list */
150};
151
152static const struct vega12_didt_config_reg SEDiDtCtrl1Config_Vega12[] =
153{
154/* ---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------
155 * Offset Mask Shift Value
156 * ---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------
157 */
158 /* DIDT_SQ */
159 { ixDIDT_SQ_CTRL1, DIDT_SQ_CTRL1__MIN_POWER_MASK, DIDT_SQ_CTRL1__MIN_POWER__SHIFT, 0x0000 },
160 { ixDIDT_SQ_CTRL1, DIDT_SQ_CTRL1__MAX_POWER_MASK, DIDT_SQ_CTRL1__MAX_POWER__SHIFT, 0xffff },
161 /* DIDT_TD */
162 { ixDIDT_TD_CTRL1, DIDT_TD_CTRL1__MIN_POWER_MASK, DIDT_TD_CTRL1__MIN_POWER__SHIFT, 0x0000 },
163 { ixDIDT_TD_CTRL1, DIDT_TD_CTRL1__MAX_POWER_MASK, DIDT_TD_CTRL1__MAX_POWER__SHIFT, 0xffff },
164 /* DIDT_TCP */
165 { ixDIDT_TCP_CTRL1, DIDT_TCP_CTRL1__MIN_POWER_MASK, DIDT_TCP_CTRL1__MIN_POWER__SHIFT, 0x0000 },
166 { ixDIDT_TCP_CTRL1, DIDT_TCP_CTRL1__MAX_POWER_MASK, DIDT_TCP_CTRL1__MAX_POWER__SHIFT, 0xffff },
167 /* DIDT_DB */
168 { ixDIDT_DB_CTRL1, DIDT_DB_CTRL1__MIN_POWER_MASK, DIDT_DB_CTRL1__MIN_POWER__SHIFT, 0x0000 },
169 { ixDIDT_DB_CTRL1, DIDT_DB_CTRL1__MAX_POWER_MASK, DIDT_DB_CTRL1__MAX_POWER__SHIFT, 0xffff },
170
171 { 0xFFFFFFFF } /* End of list */
172};
173
174
175static const struct vega12_didt_config_reg SEDiDtWeightConfig_Vega12[] =
176{
177/* ---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------
178 * Offset Mask Shift Value
179 * ---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------
180 */
181 /* DIDT_SQ */
182 { ixDIDT_SQ_WEIGHT0_3, 0xFFFFFFFF, 0, 0x2B363B1A },
183 { ixDIDT_SQ_WEIGHT4_7, 0xFFFFFFFF, 0, 0x270B2432 },
184 { ixDIDT_SQ_WEIGHT8_11, 0xFFFFFFFF, 0, 0x00000018 },
185
186 /* DIDT_TD */
187 { ixDIDT_TD_WEIGHT0_3, 0xFFFFFFFF, 0, 0x2B1D220F },
188 { ixDIDT_TD_WEIGHT4_7, 0xFFFFFFFF, 0, 0x00007558 },
189 { ixDIDT_TD_WEIGHT8_11, 0xFFFFFFFF, 0, 0x00000000 },
190
191 /* DIDT_TCP */
192 { ixDIDT_TCP_WEIGHT0_3, 0xFFFFFFFF, 0, 0x5ACE160D },
193 { ixDIDT_TCP_WEIGHT4_7, 0xFFFFFFFF, 0, 0x00000000 },
194 { ixDIDT_TCP_WEIGHT8_11, 0xFFFFFFFF, 0, 0x00000000 },
195
196 /* DIDT_DB */
197 { ixDIDT_DB_WEIGHT0_3, 0xFFFFFFFF, 0, 0x0E152A0F },
198 { ixDIDT_DB_WEIGHT4_7, 0xFFFFFFFF, 0, 0x09061813 },
199 { ixDIDT_DB_WEIGHT8_11, 0xFFFFFFFF, 0, 0x00000013 },
200
201 { 0xFFFFFFFF } /* End of list */
202};
203
204static const struct vega12_didt_config_reg SEDiDtCtrl0Config_Vega12[] =
205{
206/* ---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------
207 * Offset Mask Shift Value
208 * ---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------
209 */
210 /* DIDT_SQ */
211 { ixDIDT_SQ_CTRL0, DIDT_SQ_CTRL0__DIDT_CTRL_EN_MASK, DIDT_SQ_CTRL0__DIDT_CTRL_EN__SHIFT, 0x0000 },
212 { ixDIDT_SQ_CTRL0, DIDT_SQ_CTRL0__PHASE_OFFSET_MASK, DIDT_SQ_CTRL0__PHASE_OFFSET__SHIFT, 0x0000 },
213 { ixDIDT_SQ_CTRL0, DIDT_SQ_CTRL0__DIDT_CTRL_RST_MASK, DIDT_SQ_CTRL0__DIDT_CTRL_RST__SHIFT, 0x0000 },
214 { ixDIDT_SQ_CTRL0, DIDT_SQ_CTRL0__DIDT_CLK_EN_OVERRIDE_MASK, DIDT_SQ_CTRL0__DIDT_CLK_EN_OVERRIDE__SHIFT, 0x0000 },
215 { ixDIDT_SQ_CTRL0, DIDT_SQ_CTRL0__DIDT_STALL_CTRL_EN_MASK, DIDT_SQ_CTRL0__DIDT_STALL_CTRL_EN__SHIFT, 0x0001 },
216 { ixDIDT_SQ_CTRL0, DIDT_SQ_CTRL0__DIDT_TUNING_CTRL_EN_MASK, DIDT_SQ_CTRL0__DIDT_TUNING_CTRL_EN__SHIFT, 0x0001 },
217 { ixDIDT_SQ_CTRL0, DIDT_SQ_CTRL0__DIDT_STALL_AUTO_RELEASE_EN_MASK, DIDT_SQ_CTRL0__DIDT_STALL_AUTO_RELEASE_EN__SHIFT, 0x0001 },
218 { ixDIDT_SQ_CTRL0, DIDT_SQ_CTRL0__DIDT_HI_POWER_THRESHOLD_MASK, DIDT_SQ_CTRL0__DIDT_HI_POWER_THRESHOLD__SHIFT, 0xffff },
219 { ixDIDT_SQ_CTRL0, DIDT_SQ_CTRL0__DIDT_AUTO_MPD_EN_MASK, DIDT_SQ_CTRL0__DIDT_AUTO_MPD_EN__SHIFT, 0x0000 },
220 { ixDIDT_SQ_CTRL0, DIDT_SQ_CTRL0__DIDT_STALL_EVENT_EN_MASK, DIDT_SQ_CTRL0__DIDT_STALL_EVENT_EN__SHIFT, 0x0000 },
221 { ixDIDT_SQ_CTRL0, DIDT_SQ_CTRL0__DIDT_STALL_EVENT_COUNTER_CLEAR_MASK, DIDT_SQ_CTRL0__DIDT_STALL_EVENT_COUNTER_CLEAR__SHIFT, 0x0000 },
222 /* DIDT_TD */
223 { ixDIDT_TD_CTRL0, DIDT_TD_CTRL0__DIDT_CTRL_EN_MASK, DIDT_TD_CTRL0__DIDT_CTRL_EN__SHIFT, 0x0000 },
224 { ixDIDT_TD_CTRL0, DIDT_TD_CTRL0__PHASE_OFFSET_MASK, DIDT_TD_CTRL0__PHASE_OFFSET__SHIFT, 0x0000 },
225 { ixDIDT_TD_CTRL0, DIDT_TD_CTRL0__DIDT_CTRL_RST_MASK, DIDT_TD_CTRL0__DIDT_CTRL_RST__SHIFT, 0x0000 },
226 { ixDIDT_TD_CTRL0, DIDT_TD_CTRL0__DIDT_CLK_EN_OVERRIDE_MASK, DIDT_TD_CTRL0__DIDT_CLK_EN_OVERRIDE__SHIFT, 0x0000 },
227 { ixDIDT_TD_CTRL0, DIDT_TD_CTRL0__DIDT_STALL_CTRL_EN_MASK, DIDT_TD_CTRL0__DIDT_STALL_CTRL_EN__SHIFT, 0x0001 },
228 { ixDIDT_TD_CTRL0, DIDT_TD_CTRL0__DIDT_TUNING_CTRL_EN_MASK, DIDT_TD_CTRL0__DIDT_TUNING_CTRL_EN__SHIFT, 0x0001 },
229 { ixDIDT_TD_CTRL0, DIDT_TD_CTRL0__DIDT_STALL_AUTO_RELEASE_EN_MASK, DIDT_TD_CTRL0__DIDT_STALL_AUTO_RELEASE_EN__SHIFT, 0x0001 },
230 { ixDIDT_TD_CTRL0, DIDT_TD_CTRL0__DIDT_HI_POWER_THRESHOLD_MASK, DIDT_TD_CTRL0__DIDT_HI_POWER_THRESHOLD__SHIFT, 0xffff },
231 { ixDIDT_TD_CTRL0, DIDT_TD_CTRL0__DIDT_AUTO_MPD_EN_MASK, DIDT_TD_CTRL0__DIDT_AUTO_MPD_EN__SHIFT, 0x0000 },
232 { ixDIDT_TD_CTRL0, DIDT_TD_CTRL0__DIDT_STALL_EVENT_EN_MASK, DIDT_TD_CTRL0__DIDT_STALL_EVENT_EN__SHIFT, 0x0000 },
233 { ixDIDT_TD_CTRL0, DIDT_TD_CTRL0__DIDT_STALL_EVENT_COUNTER_CLEAR_MASK, DIDT_TD_CTRL0__DIDT_STALL_EVENT_COUNTER_CLEAR__SHIFT, 0x0000 },
234 /* DIDT_TCP */
235 { ixDIDT_TCP_CTRL0, DIDT_TCP_CTRL0__DIDT_CTRL_EN_MASK, DIDT_TCP_CTRL0__DIDT_CTRL_EN__SHIFT, 0x0000 },
236 { ixDIDT_TCP_CTRL0, DIDT_TCP_CTRL0__PHASE_OFFSET_MASK, DIDT_TCP_CTRL0__PHASE_OFFSET__SHIFT, 0x0000 },
237 { ixDIDT_TCP_CTRL0, DIDT_TCP_CTRL0__DIDT_CTRL_RST_MASK, DIDT_TCP_CTRL0__DIDT_CTRL_RST__SHIFT, 0x0000 },
238 { ixDIDT_TCP_CTRL0, DIDT_TCP_CTRL0__DIDT_CLK_EN_OVERRIDE_MASK, DIDT_TCP_CTRL0__DIDT_CLK_EN_OVERRIDE__SHIFT, 0x0000 },
239 { ixDIDT_TCP_CTRL0, DIDT_TCP_CTRL0__DIDT_STALL_CTRL_EN_MASK, DIDT_TCP_CTRL0__DIDT_STALL_CTRL_EN__SHIFT, 0x0001 },
240 { ixDIDT_TCP_CTRL0, DIDT_TCP_CTRL0__DIDT_TUNING_CTRL_EN_MASK, DIDT_TCP_CTRL0__DIDT_TUNING_CTRL_EN__SHIFT, 0x0001 },
241 { ixDIDT_TCP_CTRL0, DIDT_TCP_CTRL0__DIDT_STALL_AUTO_RELEASE_EN_MASK, DIDT_TCP_CTRL0__DIDT_STALL_AUTO_RELEASE_EN__SHIFT, 0x0001 },
242 { ixDIDT_TCP_CTRL0, DIDT_TCP_CTRL0__DIDT_HI_POWER_THRESHOLD_MASK, DIDT_TCP_CTRL0__DIDT_HI_POWER_THRESHOLD__SHIFT, 0xffff },
243 { ixDIDT_TCP_CTRL0, DIDT_TCP_CTRL0__DIDT_AUTO_MPD_EN_MASK, DIDT_TCP_CTRL0__DIDT_AUTO_MPD_EN__SHIFT, 0x0000 },
244 { ixDIDT_TCP_CTRL0, DIDT_TCP_CTRL0__DIDT_STALL_EVENT_EN_MASK, DIDT_TCP_CTRL0__DIDT_STALL_EVENT_EN__SHIFT, 0x0000 },
245 { ixDIDT_TCP_CTRL0, DIDT_TCP_CTRL0__DIDT_STALL_EVENT_COUNTER_CLEAR_MASK, DIDT_TCP_CTRL0__DIDT_STALL_EVENT_COUNTER_CLEAR__SHIFT, 0x0000 },
246 /* DIDT_DB */
247 { ixDIDT_DB_CTRL0, DIDT_DB_CTRL0__DIDT_CTRL_EN_MASK, DIDT_DB_CTRL0__DIDT_CTRL_EN__SHIFT, 0x0000 },
248 { ixDIDT_DB_CTRL0, DIDT_DB_CTRL0__PHASE_OFFSET_MASK, DIDT_DB_CTRL0__PHASE_OFFSET__SHIFT, 0x0000 },
249 { ixDIDT_DB_CTRL0, DIDT_DB_CTRL0__DIDT_CTRL_RST_MASK, DIDT_DB_CTRL0__DIDT_CTRL_RST__SHIFT, 0x0000 },
250 { ixDIDT_DB_CTRL0, DIDT_DB_CTRL0__DIDT_CLK_EN_OVERRIDE_MASK, DIDT_DB_CTRL0__DIDT_CLK_EN_OVERRIDE__SHIFT, 0x0000 },
251 { ixDIDT_DB_CTRL0, DIDT_DB_CTRL0__DIDT_STALL_CTRL_EN_MASK, DIDT_DB_CTRL0__DIDT_STALL_CTRL_EN__SHIFT, 0x0001 },
252 { ixDIDT_DB_CTRL0, DIDT_DB_CTRL0__DIDT_TUNING_CTRL_EN_MASK, DIDT_DB_CTRL0__DIDT_TUNING_CTRL_EN__SHIFT, 0x0001 },
253 { ixDIDT_DB_CTRL0, DIDT_DB_CTRL0__DIDT_STALL_AUTO_RELEASE_EN_MASK, DIDT_DB_CTRL0__DIDT_STALL_AUTO_RELEASE_EN__SHIFT, 0x0001 },
254 { ixDIDT_DB_CTRL0, DIDT_DB_CTRL0__DIDT_HI_POWER_THRESHOLD_MASK, DIDT_DB_CTRL0__DIDT_HI_POWER_THRESHOLD__SHIFT, 0xffff },
255 { ixDIDT_DB_CTRL0, DIDT_DB_CTRL0__DIDT_AUTO_MPD_EN_MASK, DIDT_DB_CTRL0__DIDT_AUTO_MPD_EN__SHIFT, 0x0000 },
256 { ixDIDT_DB_CTRL0, DIDT_DB_CTRL0__DIDT_STALL_EVENT_EN_MASK, DIDT_DB_CTRL0__DIDT_STALL_EVENT_EN__SHIFT, 0x0000 },
257 { ixDIDT_DB_CTRL0, DIDT_DB_CTRL0__DIDT_STALL_EVENT_COUNTER_CLEAR_MASK, DIDT_DB_CTRL0__DIDT_STALL_EVENT_COUNTER_CLEAR__SHIFT, 0x0000 },
258
259 { 0xFFFFFFFF } /* End of list */
260};
261
262
263static const struct vega12_didt_config_reg SEDiDtStallCtrlConfig_vega12[] =
264{
265/* ---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------
266 * Offset Mask Shift Value
267 * ---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------
268 */
269 /* DIDT_SQ */
270 { ixDIDT_SQ_STALL_CTRL, DIDT_SQ_STALL_CTRL__DIDT_STALL_DELAY_HI_MASK, DIDT_SQ_STALL_CTRL__DIDT_STALL_DELAY_HI__SHIFT, 0x0004 },
271 { ixDIDT_SQ_STALL_CTRL, DIDT_SQ_STALL_CTRL__DIDT_STALL_DELAY_LO_MASK, DIDT_SQ_STALL_CTRL__DIDT_STALL_DELAY_LO__SHIFT, 0x0004 },
272 { ixDIDT_SQ_STALL_CTRL, DIDT_SQ_STALL_CTRL__DIDT_MAX_STALLS_ALLOWED_HI_MASK, DIDT_SQ_STALL_CTRL__DIDT_MAX_STALLS_ALLOWED_HI__SHIFT, 0x000a },
273 { ixDIDT_SQ_STALL_CTRL, DIDT_SQ_STALL_CTRL__DIDT_MAX_STALLS_ALLOWED_LO_MASK, DIDT_SQ_STALL_CTRL__DIDT_MAX_STALLS_ALLOWED_LO__SHIFT, 0x000a },
274
275 /* DIDT_TD */
276 { ixDIDT_TD_STALL_CTRL, DIDT_TD_STALL_CTRL__DIDT_STALL_DELAY_HI_MASK, DIDT_TD_STALL_CTRL__DIDT_STALL_DELAY_HI__SHIFT, 0x0001 },
277 { ixDIDT_TD_STALL_CTRL, DIDT_TD_STALL_CTRL__DIDT_STALL_DELAY_LO_MASK, DIDT_TD_STALL_CTRL__DIDT_STALL_DELAY_LO__SHIFT, 0x0001 },
278 { ixDIDT_TD_STALL_CTRL, DIDT_TD_STALL_CTRL__DIDT_MAX_STALLS_ALLOWED_HI_MASK, DIDT_TD_STALL_CTRL__DIDT_MAX_STALLS_ALLOWED_HI__SHIFT, 0x000a },
279 { ixDIDT_TD_STALL_CTRL, DIDT_TD_STALL_CTRL__DIDT_MAX_STALLS_ALLOWED_LO_MASK, DIDT_TD_STALL_CTRL__DIDT_MAX_STALLS_ALLOWED_LO__SHIFT, 0x000a },
280
281 /* DIDT_TCP */
282 { ixDIDT_TCP_STALL_CTRL, DIDT_TCP_STALL_CTRL__DIDT_STALL_DELAY_HI_MASK, DIDT_TCP_STALL_CTRL__DIDT_STALL_DELAY_HI__SHIFT, 0x0001 },
283 { ixDIDT_TCP_STALL_CTRL, DIDT_TCP_STALL_CTRL__DIDT_STALL_DELAY_LO_MASK, DIDT_TCP_STALL_CTRL__DIDT_STALL_DELAY_LO__SHIFT, 0x0001 },
284 { ixDIDT_TCP_STALL_CTRL, DIDT_TCP_STALL_CTRL__DIDT_MAX_STALLS_ALLOWED_HI_MASK, DIDT_TCP_STALL_CTRL__DIDT_MAX_STALLS_ALLOWED_HI__SHIFT, 0x000a },
285 { ixDIDT_TCP_STALL_CTRL, DIDT_TCP_STALL_CTRL__DIDT_MAX_STALLS_ALLOWED_LO_MASK, DIDT_TCP_STALL_CTRL__DIDT_MAX_STALLS_ALLOWED_LO__SHIFT, 0x000a },
286
287 /* DIDT_DB */
288 { ixDIDT_DB_STALL_CTRL, DIDT_DB_STALL_CTRL__DIDT_STALL_DELAY_HI_MASK, DIDT_DB_STALL_CTRL__DIDT_STALL_DELAY_HI__SHIFT, 0x0004 },
289 { ixDIDT_DB_STALL_CTRL, DIDT_DB_STALL_CTRL__DIDT_STALL_DELAY_LO_MASK, DIDT_DB_STALL_CTRL__DIDT_STALL_DELAY_LO__SHIFT, 0x0004 },
290 { ixDIDT_DB_STALL_CTRL, DIDT_DB_STALL_CTRL__DIDT_MAX_STALLS_ALLOWED_HI_MASK, DIDT_DB_STALL_CTRL__DIDT_MAX_STALLS_ALLOWED_HI__SHIFT, 0x000a },
291 { ixDIDT_DB_STALL_CTRL, DIDT_DB_STALL_CTRL__DIDT_MAX_STALLS_ALLOWED_LO_MASK, DIDT_DB_STALL_CTRL__DIDT_MAX_STALLS_ALLOWED_LO__SHIFT, 0x000a },
292
293 { 0xFFFFFFFF } /* End of list */
294};
295
296static const struct vega12_didt_config_reg SEDiDtStallPatternConfig_vega12[] =
297{
298/* ---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------
299 * Offset Mask Shift Value
300 * ---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------
301 */
302 /* DIDT_SQ_STALL_PATTERN_1_2 */
303 { ixDIDT_SQ_STALL_PATTERN_1_2, DIDT_SQ_STALL_PATTERN_1_2__DIDT_STALL_PATTERN_1_MASK, DIDT_SQ_STALL_PATTERN_1_2__DIDT_STALL_PATTERN_1__SHIFT, 0x0001 },
304 { ixDIDT_SQ_STALL_PATTERN_1_2, DIDT_SQ_STALL_PATTERN_1_2__DIDT_STALL_PATTERN_2_MASK, DIDT_SQ_STALL_PATTERN_1_2__DIDT_STALL_PATTERN_2__SHIFT, 0x0001 },
305
306 /* DIDT_SQ_STALL_PATTERN_3_4 */
307 { ixDIDT_SQ_STALL_PATTERN_3_4, DIDT_SQ_STALL_PATTERN_3_4__DIDT_STALL_PATTERN_3_MASK, DIDT_SQ_STALL_PATTERN_3_4__DIDT_STALL_PATTERN_3__SHIFT, 0x0001 },
308 { ixDIDT_SQ_STALL_PATTERN_3_4, DIDT_SQ_STALL_PATTERN_3_4__DIDT_STALL_PATTERN_4_MASK, DIDT_SQ_STALL_PATTERN_3_4__DIDT_STALL_PATTERN_4__SHIFT, 0x0001 },
309
310 /* DIDT_SQ_STALL_PATTERN_5_6 */
311 { ixDIDT_SQ_STALL_PATTERN_5_6, DIDT_SQ_STALL_PATTERN_5_6__DIDT_STALL_PATTERN_5_MASK, DIDT_SQ_STALL_PATTERN_5_6__DIDT_STALL_PATTERN_5__SHIFT, 0x0000 },
312 { ixDIDT_SQ_STALL_PATTERN_5_6, DIDT_SQ_STALL_PATTERN_5_6__DIDT_STALL_PATTERN_6_MASK, DIDT_SQ_STALL_PATTERN_5_6__DIDT_STALL_PATTERN_6__SHIFT, 0x0000 },
313
314 /* DIDT_SQ_STALL_PATTERN_7 */
315 { ixDIDT_SQ_STALL_PATTERN_7, DIDT_SQ_STALL_PATTERN_7__DIDT_STALL_PATTERN_7_MASK, DIDT_SQ_STALL_PATTERN_7__DIDT_STALL_PATTERN_7__SHIFT, 0x0000 },
316
317 /* DIDT_TCP_STALL_PATTERN_1_2 */
318 { ixDIDT_TCP_STALL_PATTERN_1_2, DIDT_TCP_STALL_PATTERN_1_2__DIDT_STALL_PATTERN_1_MASK, DIDT_TCP_STALL_PATTERN_1_2__DIDT_STALL_PATTERN_1__SHIFT, 0x0001 },
319 { ixDIDT_TCP_STALL_PATTERN_1_2, DIDT_TCP_STALL_PATTERN_1_2__DIDT_STALL_PATTERN_2_MASK, DIDT_TCP_STALL_PATTERN_1_2__DIDT_STALL_PATTERN_2__SHIFT, 0x0001 },
320
321 /* DIDT_TCP_STALL_PATTERN_3_4 */
322 { ixDIDT_TCP_STALL_PATTERN_3_4, DIDT_TCP_STALL_PATTERN_3_4__DIDT_STALL_PATTERN_3_MASK, DIDT_TCP_STALL_PATTERN_3_4__DIDT_STALL_PATTERN_3__SHIFT, 0x0001 },
323 { ixDIDT_TCP_STALL_PATTERN_3_4, DIDT_TCP_STALL_PATTERN_3_4__DIDT_STALL_PATTERN_4_MASK, DIDT_TCP_STALL_PATTERN_3_4__DIDT_STALL_PATTERN_4__SHIFT, 0x0001 },
324
325 /* DIDT_TCP_STALL_PATTERN_5_6 */
326 { ixDIDT_TCP_STALL_PATTERN_5_6, DIDT_TCP_STALL_PATTERN_5_6__DIDT_STALL_PATTERN_5_MASK, DIDT_TCP_STALL_PATTERN_5_6__DIDT_STALL_PATTERN_5__SHIFT, 0x0000 },
327 { ixDIDT_TCP_STALL_PATTERN_5_6, DIDT_TCP_STALL_PATTERN_5_6__DIDT_STALL_PATTERN_6_MASK, DIDT_TCP_STALL_PATTERN_5_6__DIDT_STALL_PATTERN_6__SHIFT, 0x0000 },
328
329 /* DIDT_TCP_STALL_PATTERN_7 */
330 { ixDIDT_TCP_STALL_PATTERN_7, DIDT_TCP_STALL_PATTERN_7__DIDT_STALL_PATTERN_7_MASK, DIDT_TCP_STALL_PATTERN_7__DIDT_STALL_PATTERN_7__SHIFT, 0x0000 },
331
332 /* DIDT_TD_STALL_PATTERN_1_2 */
333 { ixDIDT_TD_STALL_PATTERN_1_2, DIDT_TD_STALL_PATTERN_1_2__DIDT_STALL_PATTERN_1_MASK, DIDT_TD_STALL_PATTERN_1_2__DIDT_STALL_PATTERN_1__SHIFT, 0x0001 },
334 { ixDIDT_TD_STALL_PATTERN_1_2, DIDT_TD_STALL_PATTERN_1_2__DIDT_STALL_PATTERN_2_MASK, DIDT_TD_STALL_PATTERN_1_2__DIDT_STALL_PATTERN_2__SHIFT, 0x0001 },
335
336 /* DIDT_TD_STALL_PATTERN_3_4 */
337 { ixDIDT_TD_STALL_PATTERN_3_4, DIDT_TD_STALL_PATTERN_3_4__DIDT_STALL_PATTERN_3_MASK, DIDT_TD_STALL_PATTERN_3_4__DIDT_STALL_PATTERN_3__SHIFT, 0x0001 },
338 { ixDIDT_TD_STALL_PATTERN_3_4, DIDT_TD_STALL_PATTERN_3_4__DIDT_STALL_PATTERN_4_MASK, DIDT_TD_STALL_PATTERN_3_4__DIDT_STALL_PATTERN_4__SHIFT, 0x0001 },
339
340 /* DIDT_TD_STALL_PATTERN_5_6 */
341 { ixDIDT_TD_STALL_PATTERN_5_6, DIDT_TD_STALL_PATTERN_5_6__DIDT_STALL_PATTERN_5_MASK, DIDT_TD_STALL_PATTERN_5_6__DIDT_STALL_PATTERN_5__SHIFT, 0x0000 },
342 { ixDIDT_TD_STALL_PATTERN_5_6, DIDT_TD_STALL_PATTERN_5_6__DIDT_STALL_PATTERN_6_MASK, DIDT_TD_STALL_PATTERN_5_6__DIDT_STALL_PATTERN_6__SHIFT, 0x0000 },
343
344 /* DIDT_TD_STALL_PATTERN_7 */
345 { ixDIDT_TD_STALL_PATTERN_7, DIDT_TD_STALL_PATTERN_7__DIDT_STALL_PATTERN_7_MASK, DIDT_TD_STALL_PATTERN_7__DIDT_STALL_PATTERN_7__SHIFT, 0x0000 },
346
347 /* DIDT_DB_STALL_PATTERN_1_2 */
348 { ixDIDT_DB_STALL_PATTERN_1_2, DIDT_DB_STALL_PATTERN_1_2__DIDT_STALL_PATTERN_1_MASK, DIDT_DB_STALL_PATTERN_1_2__DIDT_STALL_PATTERN_1__SHIFT, 0x0001 },
349 { ixDIDT_DB_STALL_PATTERN_1_2, DIDT_DB_STALL_PATTERN_1_2__DIDT_STALL_PATTERN_2_MASK, DIDT_DB_STALL_PATTERN_1_2__DIDT_STALL_PATTERN_2__SHIFT, 0x0001 },
350
351 /* DIDT_DB_STALL_PATTERN_3_4 */
352 { ixDIDT_DB_STALL_PATTERN_3_4, DIDT_DB_STALL_PATTERN_3_4__DIDT_STALL_PATTERN_3_MASK, DIDT_DB_STALL_PATTERN_3_4__DIDT_STALL_PATTERN_3__SHIFT, 0x0001 },
353 { ixDIDT_DB_STALL_PATTERN_3_4, DIDT_DB_STALL_PATTERN_3_4__DIDT_STALL_PATTERN_4_MASK, DIDT_DB_STALL_PATTERN_3_4__DIDT_STALL_PATTERN_4__SHIFT, 0x0001 },
354
355 /* DIDT_DB_STALL_PATTERN_5_6 */
356 { ixDIDT_DB_STALL_PATTERN_5_6, DIDT_DB_STALL_PATTERN_5_6__DIDT_STALL_PATTERN_5_MASK, DIDT_DB_STALL_PATTERN_5_6__DIDT_STALL_PATTERN_5__SHIFT, 0x0000 },
357 { ixDIDT_DB_STALL_PATTERN_5_6, DIDT_DB_STALL_PATTERN_5_6__DIDT_STALL_PATTERN_6_MASK, DIDT_DB_STALL_PATTERN_5_6__DIDT_STALL_PATTERN_6__SHIFT, 0x0000 },
358
359 /* DIDT_DB_STALL_PATTERN_7 */
360 { ixDIDT_DB_STALL_PATTERN_7, DIDT_DB_STALL_PATTERN_7__DIDT_STALL_PATTERN_7_MASK, DIDT_DB_STALL_PATTERN_7__DIDT_STALL_PATTERN_7__SHIFT, 0x0000 },
361
362 { 0xFFFFFFFF } /* End of list */
363};
364
365static const struct vega12_didt_config_reg SELCacConfig_Vega12[] =
366{
367/* ---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------
368 * Offset Mask Shift Value
369 * ---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------
370 */
371 /* SQ */
372 { ixSE_CAC_CNTL, 0xFFFFFFFF, 0, 0x00060021 },
373 { ixSE_CAC_CNTL, 0xFFFFFFFF, 0, 0x00860021 },
374 { ixSE_CAC_CNTL, 0xFFFFFFFF, 0, 0x01060021 },
375 { ixSE_CAC_CNTL, 0xFFFFFFFF, 0, 0x01860021 },
376 { ixSE_CAC_CNTL, 0xFFFFFFFF, 0, 0x02060021 },
377 { ixSE_CAC_CNTL, 0xFFFFFFFF, 0, 0x02860021 },
378 { ixSE_CAC_CNTL, 0xFFFFFFFF, 0, 0x03060021 },
379 { ixSE_CAC_CNTL, 0xFFFFFFFF, 0, 0x03860021 },
380 { ixSE_CAC_CNTL, 0xFFFFFFFF, 0, 0x04060021 },
381 /* TD */
382 { ixSE_CAC_CNTL, 0xFFFFFFFF, 0, 0x000E0020 },
383 { ixSE_CAC_CNTL, 0xFFFFFFFF, 0, 0x008E0020 },
384 { ixSE_CAC_CNTL, 0xFFFFFFFF, 0, 0x010E0020 },
385 { ixSE_CAC_CNTL, 0xFFFFFFFF, 0, 0x018E0020 },
386 { ixSE_CAC_CNTL, 0xFFFFFFFF, 0, 0x020E0020 },
387 { ixSE_CAC_CNTL, 0xFFFFFFFF, 0, 0x028E0020 },
388 /* TCP */
389 { ixSE_CAC_CNTL, 0xFFFFFFFF, 0, 0x001c0020 },
390 { ixSE_CAC_CNTL, 0xFFFFFFFF, 0, 0x009c0020 },
391 { ixSE_CAC_CNTL, 0xFFFFFFFF, 0, 0x011c0020 },
392 { ixSE_CAC_CNTL, 0xFFFFFFFF, 0, 0x019c0020 },
393 { ixSE_CAC_CNTL, 0xFFFFFFFF, 0, 0x021c0020 },
394 /* DB */
395 { ixSE_CAC_CNTL, 0xFFFFFFFF, 0, 0x00200008 },
396 { ixSE_CAC_CNTL, 0xFFFFFFFF, 0, 0x00820008 },
397 { ixSE_CAC_CNTL, 0xFFFFFFFF, 0, 0x01020008 },
398 { ixSE_CAC_CNTL, 0xFFFFFFFF, 0, 0x01820008 },
399
400 { 0xFFFFFFFF } /* End of list */
401};
402
403
404static const struct vega12_didt_config_reg SEEDCStallPatternConfig_Vega12[] =
405{
406/* ---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------
407 * Offset Mask Shift Value
408 * ---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------
409 */
410 /* SQ */
411 { ixDIDT_SQ_EDC_STALL_PATTERN_1_2, 0xFFFFFFFF, 0, 0x00030001 },
412 { ixDIDT_SQ_EDC_STALL_PATTERN_3_4, 0xFFFFFFFF, 0, 0x000F0007 },
413 { ixDIDT_SQ_EDC_STALL_PATTERN_5_6, 0xFFFFFFFF, 0, 0x003F001F },
414 { ixDIDT_SQ_EDC_STALL_PATTERN_7, 0xFFFFFFFF, 0, 0x0000007F },
415 /* TD */
416 { ixDIDT_TD_EDC_STALL_PATTERN_1_2, 0xFFFFFFFF, 0, 0x00000000 },
417 { ixDIDT_TD_EDC_STALL_PATTERN_3_4, 0xFFFFFFFF, 0, 0x00000000 },
418 { ixDIDT_TD_EDC_STALL_PATTERN_5_6, 0xFFFFFFFF, 0, 0x00000000 },
419 { ixDIDT_TD_EDC_STALL_PATTERN_7, 0xFFFFFFFF, 0, 0x00000000 },
420 /* TCP */
421 { ixDIDT_TCP_EDC_STALL_PATTERN_1_2, 0xFFFFFFFF, 0, 0x00000000 },
422 { ixDIDT_TCP_EDC_STALL_PATTERN_3_4, 0xFFFFFFFF, 0, 0x00000000 },
423 { ixDIDT_TCP_EDC_STALL_PATTERN_5_6, 0xFFFFFFFF, 0, 0x00000000 },
424 { ixDIDT_TCP_EDC_STALL_PATTERN_7, 0xFFFFFFFF, 0, 0x00000000 },
425 /* DB */
426 { ixDIDT_DB_EDC_STALL_PATTERN_1_2, 0xFFFFFFFF, 0, 0x00000000 },
427 { ixDIDT_DB_EDC_STALL_PATTERN_3_4, 0xFFFFFFFF, 0, 0x00000000 },
428 { ixDIDT_DB_EDC_STALL_PATTERN_5_6, 0xFFFFFFFF, 0, 0x00000000 },
429 { ixDIDT_DB_EDC_STALL_PATTERN_7, 0xFFFFFFFF, 0, 0x00000000 },
430
431 { 0xFFFFFFFF } /* End of list */
432};
433
434static const struct vega12_didt_config_reg SEEDCForceStallPatternConfig_Vega12[] =
435{
436/* ---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------
437 * Offset Mask Shift Value
438 * ---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------
439 */
440 /* SQ */
441 { ixDIDT_SQ_EDC_STALL_PATTERN_1_2, 0xFFFFFFFF, 0, 0x00000015 },
442 { ixDIDT_SQ_EDC_STALL_PATTERN_3_4, 0xFFFFFFFF, 0, 0x00000000 },
443 { ixDIDT_SQ_EDC_STALL_PATTERN_5_6, 0xFFFFFFFF, 0, 0x00000000 },
444 { ixDIDT_SQ_EDC_STALL_PATTERN_7, 0xFFFFFFFF, 0, 0x00000000 },
445 /* TD */
446 { ixDIDT_TD_EDC_STALL_PATTERN_1_2, 0xFFFFFFFF, 0, 0x00000015 },
447 { ixDIDT_TD_EDC_STALL_PATTERN_3_4, 0xFFFFFFFF, 0, 0x00000000 },
448 { ixDIDT_TD_EDC_STALL_PATTERN_5_6, 0xFFFFFFFF, 0, 0x00000000 },
449 { ixDIDT_TD_EDC_STALL_PATTERN_7, 0xFFFFFFFF, 0, 0x00000000 },
450
451 { 0xFFFFFFFF } /* End of list */
452};
453
454static const struct vega12_didt_config_reg SEEDCStallDelayConfig_Vega12[] =
455{
456/* ---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------
457 * Offset Mask Shift Value
458 * ---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------
459 */
460 /* SQ */
461 { ixDIDT_SQ_EDC_STALL_DELAY_1, 0xFFFFFFFF, 0, 0x00000000 },
462 { ixDIDT_SQ_EDC_STALL_DELAY_2, 0xFFFFFFFF, 0, 0x00000000 },
463 /* TD */
464 { ixDIDT_TD_EDC_STALL_DELAY_1, 0xFFFFFFFF, 0, 0x00000000 },
465 { ixDIDT_TD_EDC_STALL_DELAY_2, 0xFFFFFFFF, 0, 0x00000000 },
466 /* TCP */
467 { ixDIDT_TCP_EDC_STALL_DELAY_1, 0xFFFFFFFF, 0, 0x00000000 },
468 { ixDIDT_TCP_EDC_STALL_DELAY_2, 0xFFFFFFFF, 0, 0x00000000 },
469 /* DB */
470 { ixDIDT_DB_EDC_STALL_DELAY_1, 0xFFFFFFFF, 0, 0x00000000 },
471
472 { 0xFFFFFFFF } /* End of list */
473};
474
475static const struct vega12_didt_config_reg SEEDCThresholdConfig_Vega12[] =
476{
477/* ---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------
478 * Offset Mask Shift Value
479 * ---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------
480 */
481 { ixDIDT_SQ_EDC_THRESHOLD, 0xFFFFFFFF, 0, 0x0000010E },
482 { ixDIDT_TD_EDC_THRESHOLD, 0xFFFFFFFF, 0, 0xFFFFFFFF },
483 { ixDIDT_TCP_EDC_THRESHOLD, 0xFFFFFFFF, 0, 0xFFFFFFFF },
484 { ixDIDT_DB_EDC_THRESHOLD, 0xFFFFFFFF, 0, 0xFFFFFFFF },
485
486 { 0xFFFFFFFF } /* End of list */
487};
488
489static const struct vega12_didt_config_reg SEEDCCtrlResetConfig_Vega12[] =
490{
491/* ---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------
492 * Offset Mask Shift Value
493 * ---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------
494 */
495 /* SQ */
496 { ixDIDT_SQ_EDC_CTRL, DIDT_SQ_EDC_CTRL__EDC_EN_MASK, DIDT_SQ_EDC_CTRL__EDC_EN__SHIFT, 0x0000 },
497 { ixDIDT_SQ_EDC_CTRL, DIDT_SQ_EDC_CTRL__EDC_SW_RST_MASK, DIDT_SQ_EDC_CTRL__EDC_SW_RST__SHIFT, 0x0001 },
498 { ixDIDT_SQ_EDC_CTRL, DIDT_SQ_EDC_CTRL__EDC_CLK_EN_OVERRIDE_MASK, DIDT_SQ_EDC_CTRL__EDC_CLK_EN_OVERRIDE__SHIFT, 0x0000 },
499 { ixDIDT_SQ_EDC_CTRL, DIDT_SQ_EDC_CTRL__EDC_FORCE_STALL_MASK, DIDT_SQ_EDC_CTRL__EDC_FORCE_STALL__SHIFT, 0x0000 },
500 { ixDIDT_SQ_EDC_CTRL, DIDT_SQ_EDC_CTRL__EDC_TRIGGER_THROTTLE_LOWBIT_MASK, DIDT_SQ_EDC_CTRL__EDC_TRIGGER_THROTTLE_LOWBIT__SHIFT, 0x0000 },
501 { ixDIDT_SQ_EDC_CTRL, DIDT_SQ_EDC_CTRL__EDC_STALL_PATTERN_BIT_NUMS_MASK, DIDT_SQ_EDC_CTRL__EDC_STALL_PATTERN_BIT_NUMS__SHIFT, 0x0000 },
502 { ixDIDT_SQ_EDC_CTRL, DIDT_SQ_EDC_CTRL__EDC_ALLOW_WRITE_PWRDELTA_MASK, DIDT_SQ_EDC_CTRL__EDC_ALLOW_WRITE_PWRDELTA__SHIFT, 0x0000 },
503 { ixDIDT_SQ_EDC_CTRL, DIDT_SQ_EDC_CTRL__GC_EDC_EN_MASK, DIDT_SQ_EDC_CTRL__GC_EDC_EN__SHIFT, 0x0000 },
504 { ixDIDT_SQ_EDC_CTRL, DIDT_SQ_EDC_CTRL__GC_EDC_STALL_POLICY_MASK, DIDT_SQ_EDC_CTRL__GC_EDC_STALL_POLICY__SHIFT, 0x0000 },
505 { ixDIDT_SQ_EDC_CTRL, DIDT_SQ_EDC_CTRL__GC_EDC_LEVEL_COMB_EN_MASK, DIDT_SQ_EDC_CTRL__GC_EDC_LEVEL_COMB_EN__SHIFT, 0x0000 },
506 { ixDIDT_SQ_EDC_CTRL, DIDT_SQ_EDC_CTRL__SE_EDC_LEVEL_COMB_EN_MASK, DIDT_SQ_EDC_CTRL__SE_EDC_LEVEL_COMB_EN__SHIFT, 0x0000 },
507
508 { 0xFFFFFFFF } /* End of list */
509};
510
511static const struct vega12_didt_config_reg SEEDCCtrlConfig_Vega12[] =
512{
513/* ---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------
514 * Offset Mask Shift Value
515 * ---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------
516 */
517 /* SQ */
518 { ixDIDT_SQ_EDC_CTRL, DIDT_SQ_EDC_CTRL__EDC_EN_MASK, DIDT_SQ_EDC_CTRL__EDC_EN__SHIFT, 0x0001 },
519 { ixDIDT_SQ_EDC_CTRL, DIDT_SQ_EDC_CTRL__EDC_SW_RST_MASK, DIDT_SQ_EDC_CTRL__EDC_SW_RST__SHIFT, 0x0000 },
520 { ixDIDT_SQ_EDC_CTRL, DIDT_SQ_EDC_CTRL__EDC_CLK_EN_OVERRIDE_MASK, DIDT_SQ_EDC_CTRL__EDC_CLK_EN_OVERRIDE__SHIFT, 0x0000 },
521 { ixDIDT_SQ_EDC_CTRL, DIDT_SQ_EDC_CTRL__EDC_FORCE_STALL_MASK, DIDT_SQ_EDC_CTRL__EDC_FORCE_STALL__SHIFT, 0x0000 },
522 { ixDIDT_SQ_EDC_CTRL, DIDT_SQ_EDC_CTRL__EDC_TRIGGER_THROTTLE_LOWBIT_MASK, DIDT_SQ_EDC_CTRL__EDC_TRIGGER_THROTTLE_LOWBIT__SHIFT, 0x0004 },
523 { ixDIDT_SQ_EDC_CTRL, DIDT_SQ_EDC_CTRL__EDC_STALL_PATTERN_BIT_NUMS_MASK, DIDT_SQ_EDC_CTRL__EDC_STALL_PATTERN_BIT_NUMS__SHIFT, 0x0006 },
524 { ixDIDT_SQ_EDC_CTRL, DIDT_SQ_EDC_CTRL__EDC_ALLOW_WRITE_PWRDELTA_MASK, DIDT_SQ_EDC_CTRL__EDC_ALLOW_WRITE_PWRDELTA__SHIFT, 0x0000 },
525 { ixDIDT_SQ_EDC_CTRL, DIDT_SQ_EDC_CTRL__GC_EDC_EN_MASK, DIDT_SQ_EDC_CTRL__GC_EDC_EN__SHIFT, 0x0000 },
526 { ixDIDT_SQ_EDC_CTRL, DIDT_SQ_EDC_CTRL__GC_EDC_STALL_POLICY_MASK, DIDT_SQ_EDC_CTRL__GC_EDC_STALL_POLICY__SHIFT, 0x0000 },
527 { ixDIDT_SQ_EDC_CTRL, DIDT_SQ_EDC_CTRL__GC_EDC_LEVEL_COMB_EN_MASK, DIDT_SQ_EDC_CTRL__GC_EDC_LEVEL_COMB_EN__SHIFT, 0x0001 },
528 { ixDIDT_SQ_EDC_CTRL, DIDT_SQ_EDC_CTRL__SE_EDC_LEVEL_COMB_EN_MASK, DIDT_SQ_EDC_CTRL__SE_EDC_LEVEL_COMB_EN__SHIFT, 0x0000 },
529
530 { 0xFFFFFFFF } /* End of list */
531};
532
533static const struct vega12_didt_config_reg SEEDCCtrlForceStallConfig_Vega12[] =
534{
535/* ---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------
536 * Offset Mask Shift Value
537 * ---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------
538 */
539 /* SQ */
540 { ixDIDT_SQ_EDC_CTRL, DIDT_SQ_EDC_CTRL__EDC_EN_MASK, DIDT_SQ_EDC_CTRL__EDC_EN__SHIFT, 0x0000 },
541 { ixDIDT_SQ_EDC_CTRL, DIDT_SQ_EDC_CTRL__EDC_SW_RST_MASK, DIDT_SQ_EDC_CTRL__EDC_SW_RST__SHIFT, 0x0000 },
542 { ixDIDT_SQ_EDC_CTRL, DIDT_SQ_EDC_CTRL__EDC_CLK_EN_OVERRIDE_MASK, DIDT_SQ_EDC_CTRL__EDC_CLK_EN_OVERRIDE__SHIFT, 0x0000 },
543 { ixDIDT_SQ_EDC_CTRL, DIDT_SQ_EDC_CTRL__EDC_FORCE_STALL_MASK, DIDT_SQ_EDC_CTRL__EDC_FORCE_STALL__SHIFT, 0x0001 },
544 { ixDIDT_SQ_EDC_CTRL, DIDT_SQ_EDC_CTRL__EDC_TRIGGER_THROTTLE_LOWBIT_MASK, DIDT_SQ_EDC_CTRL__EDC_TRIGGER_THROTTLE_LOWBIT__SHIFT, 0x0001 },
545 { ixDIDT_SQ_EDC_CTRL, DIDT_SQ_EDC_CTRL__EDC_STALL_PATTERN_BIT_NUMS_MASK, DIDT_SQ_EDC_CTRL__EDC_STALL_PATTERN_BIT_NUMS__SHIFT, 0x000C },
546 { ixDIDT_SQ_EDC_CTRL, DIDT_SQ_EDC_CTRL__EDC_ALLOW_WRITE_PWRDELTA_MASK, DIDT_SQ_EDC_CTRL__EDC_ALLOW_WRITE_PWRDELTA__SHIFT, 0x0000 },
547 { ixDIDT_SQ_EDC_CTRL, DIDT_SQ_EDC_CTRL__GC_EDC_EN_MASK, DIDT_SQ_EDC_CTRL__GC_EDC_EN__SHIFT, 0x0000 },
548 { ixDIDT_SQ_EDC_CTRL, DIDT_SQ_EDC_CTRL__GC_EDC_STALL_POLICY_MASK, DIDT_SQ_EDC_CTRL__GC_EDC_STALL_POLICY__SHIFT, 0x0000 },
549 { ixDIDT_SQ_EDC_CTRL, DIDT_SQ_EDC_CTRL__GC_EDC_LEVEL_COMB_EN_MASK, DIDT_SQ_EDC_CTRL__GC_EDC_LEVEL_COMB_EN__SHIFT, 0x0000 },
550 { ixDIDT_SQ_EDC_CTRL, DIDT_SQ_EDC_CTRL__SE_EDC_LEVEL_COMB_EN_MASK, DIDT_SQ_EDC_CTRL__SE_EDC_LEVEL_COMB_EN__SHIFT, 0x0001 },
551
552 /* TD */
553 { ixDIDT_TD_EDC_CTRL, DIDT_TD_EDC_CTRL__EDC_EN_MASK, DIDT_TD_EDC_CTRL__EDC_EN__SHIFT, 0x0000 },
554 { ixDIDT_TD_EDC_CTRL, DIDT_TD_EDC_CTRL__EDC_SW_RST_MASK, DIDT_TD_EDC_CTRL__EDC_SW_RST__SHIFT, 0x0000 },
555 { ixDIDT_TD_EDC_CTRL, DIDT_TD_EDC_CTRL__EDC_CLK_EN_OVERRIDE_MASK, DIDT_TD_EDC_CTRL__EDC_CLK_EN_OVERRIDE__SHIFT, 0x0000 },
556 { ixDIDT_TD_EDC_CTRL, DIDT_TD_EDC_CTRL__EDC_FORCE_STALL_MASK, DIDT_TD_EDC_CTRL__EDC_FORCE_STALL__SHIFT, 0x0001 },
557 { ixDIDT_TD_EDC_CTRL, DIDT_TD_EDC_CTRL__EDC_TRIGGER_THROTTLE_LOWBIT_MASK, DIDT_TD_EDC_CTRL__EDC_TRIGGER_THROTTLE_LOWBIT__SHIFT, 0x0001 },
558 { ixDIDT_TD_EDC_CTRL, DIDT_TD_EDC_CTRL__EDC_STALL_PATTERN_BIT_NUMS_MASK, DIDT_TD_EDC_CTRL__EDC_STALL_PATTERN_BIT_NUMS__SHIFT, 0x000E },
559 { ixDIDT_TD_EDC_CTRL, DIDT_TD_EDC_CTRL__EDC_ALLOW_WRITE_PWRDELTA_MASK, DIDT_TD_EDC_CTRL__EDC_ALLOW_WRITE_PWRDELTA__SHIFT, 0x0000 },
560 { ixDIDT_TD_EDC_CTRL, DIDT_TD_EDC_CTRL__GC_EDC_EN_MASK, DIDT_TD_EDC_CTRL__GC_EDC_EN__SHIFT, 0x0000 },
561 { ixDIDT_TD_EDC_CTRL, DIDT_TD_EDC_CTRL__GC_EDC_STALL_POLICY_MASK, DIDT_TD_EDC_CTRL__GC_EDC_STALL_POLICY__SHIFT, 0x0000 },
562 { ixDIDT_TD_EDC_CTRL, DIDT_TD_EDC_CTRL__GC_EDC_LEVEL_COMB_EN_MASK, DIDT_TD_EDC_CTRL__GC_EDC_LEVEL_COMB_EN__SHIFT, 0x0000 },
563 { ixDIDT_TD_EDC_CTRL, DIDT_TD_EDC_CTRL__SE_EDC_LEVEL_COMB_EN_MASK, DIDT_TD_EDC_CTRL__SE_EDC_LEVEL_COMB_EN__SHIFT, 0x0001 },
564
565 { 0xFFFFFFFF } /* End of list */
566};
567
568static const struct vega12_didt_config_reg GCDiDtDroopCtrlConfig_vega12[] =
569{
570/* ---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------
571 * Offset Mask Shift Value
572 * ---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------
573 */
574 { mmGC_DIDT_DROOP_CTRL, GC_DIDT_DROOP_CTRL__DIDT_DROOP_LEVEL_EN_MASK, GC_DIDT_DROOP_CTRL__DIDT_DROOP_LEVEL_EN__SHIFT, 0x0000 },
575 { mmGC_DIDT_DROOP_CTRL, GC_DIDT_DROOP_CTRL__DIDT_DROOP_THRESHOLD_MASK, GC_DIDT_DROOP_CTRL__DIDT_DROOP_THRESHOLD__SHIFT, 0x0000 },
576 { mmGC_DIDT_DROOP_CTRL, GC_DIDT_DROOP_CTRL__DIDT_DROOP_LEVEL_INDEX_MASK, GC_DIDT_DROOP_CTRL__DIDT_DROOP_LEVEL_INDEX__SHIFT, 0x0000 },
577 { mmGC_DIDT_DROOP_CTRL, GC_DIDT_DROOP_CTRL__DIDT_LEVEL_SEL_MASK, GC_DIDT_DROOP_CTRL__DIDT_LEVEL_SEL__SHIFT, 0x0000 },
578 { mmGC_DIDT_DROOP_CTRL, GC_DIDT_DROOP_CTRL__DIDT_DROOP_LEVEL_OVERFLOW_MASK, GC_DIDT_DROOP_CTRL__DIDT_DROOP_LEVEL_OVERFLOW__SHIFT, 0x0000 },
579
580 { 0xFFFFFFFF } /* End of list */
581};
582
583static const struct vega12_didt_config_reg GCDiDtCtrl0Config_vega12[] =
584{
585/* ---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------
586 * Offset Mask Shift Value
587 * ---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------
588 */
589 { mmGC_DIDT_CTRL0, GC_DIDT_CTRL0__DIDT_CTRL_EN_MASK, GC_DIDT_CTRL0__DIDT_CTRL_EN__SHIFT, 0x0000 },
590 { mmGC_DIDT_CTRL0, GC_DIDT_CTRL0__PHASE_OFFSET_MASK, GC_DIDT_CTRL0__PHASE_OFFSET__SHIFT, 0x0000 },
591 { mmGC_DIDT_CTRL0, GC_DIDT_CTRL0__DIDT_SW_RST_MASK, GC_DIDT_CTRL0__DIDT_SW_RST__SHIFT, 0x0000 },
592 { mmGC_DIDT_CTRL0, GC_DIDT_CTRL0__DIDT_CLK_EN_OVERRIDE_MASK, GC_DIDT_CTRL0__DIDT_CLK_EN_OVERRIDE__SHIFT, 0x0000 },
593 { mmGC_DIDT_CTRL0, GC_DIDT_CTRL0__DIDT_TRIGGER_THROTTLE_LOWBIT_MASK, GC_DIDT_CTRL0__DIDT_TRIGGER_THROTTLE_LOWBIT__SHIFT, 0x0000 },
594 { 0xFFFFFFFF } /* End of list */
595};
596
597
598static const struct vega12_didt_config_reg PSMSEEDCStallPatternConfig_Vega12[] =
599{
600/* ---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------
601 * Offset Mask Shift Value
602 * ---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------
603 */
604 /* SQ EDC STALL PATTERNs */
605 { ixDIDT_SQ_EDC_STALL_PATTERN_1_2, DIDT_SQ_EDC_STALL_PATTERN_1_2__EDC_STALL_PATTERN_1_MASK, DIDT_SQ_EDC_STALL_PATTERN_1_2__EDC_STALL_PATTERN_1__SHIFT, 0x0101 },
606 { ixDIDT_SQ_EDC_STALL_PATTERN_1_2, DIDT_SQ_EDC_STALL_PATTERN_1_2__EDC_STALL_PATTERN_2_MASK, DIDT_SQ_EDC_STALL_PATTERN_1_2__EDC_STALL_PATTERN_2__SHIFT, 0x0101 },
607 { ixDIDT_SQ_EDC_STALL_PATTERN_3_4, DIDT_SQ_EDC_STALL_PATTERN_3_4__EDC_STALL_PATTERN_3_MASK, DIDT_SQ_EDC_STALL_PATTERN_3_4__EDC_STALL_PATTERN_3__SHIFT, 0x1111 },
608 { ixDIDT_SQ_EDC_STALL_PATTERN_3_4, DIDT_SQ_EDC_STALL_PATTERN_3_4__EDC_STALL_PATTERN_4_MASK, DIDT_SQ_EDC_STALL_PATTERN_3_4__EDC_STALL_PATTERN_4__SHIFT, 0x1111 },
609
610 { ixDIDT_SQ_EDC_STALL_PATTERN_5_6, DIDT_SQ_EDC_STALL_PATTERN_5_6__EDC_STALL_PATTERN_5_MASK, DIDT_SQ_EDC_STALL_PATTERN_5_6__EDC_STALL_PATTERN_5__SHIFT, 0x1515 },
611 { ixDIDT_SQ_EDC_STALL_PATTERN_5_6, DIDT_SQ_EDC_STALL_PATTERN_5_6__EDC_STALL_PATTERN_6_MASK, DIDT_SQ_EDC_STALL_PATTERN_5_6__EDC_STALL_PATTERN_6__SHIFT, 0x1515 },
612
613 { ixDIDT_SQ_EDC_STALL_PATTERN_7, DIDT_SQ_EDC_STALL_PATTERN_7__EDC_STALL_PATTERN_7_MASK, DIDT_SQ_EDC_STALL_PATTERN_7__EDC_STALL_PATTERN_7__SHIFT, 0x5555 },
614
615 { 0xFFFFFFFF } /* End of list */
616};
617
618static const struct vega12_didt_config_reg PSMSEEDCStallDelayConfig_Vega12[] =
619{
620/* ---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------
621 * Offset Mask Shift Value
622 * ---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------
623 */
624 /* SQ EDC STALL DELAYs */
625 { ixDIDT_SQ_EDC_STALL_DELAY_1, DIDT_SQ_EDC_STALL_DELAY_1__EDC_STALL_DELAY_SQ0_MASK, DIDT_SQ_EDC_STALL_DELAY_1__EDC_STALL_DELAY_SQ0__SHIFT, 0x0000 },
626 { ixDIDT_SQ_EDC_STALL_DELAY_1, DIDT_SQ_EDC_STALL_DELAY_1__EDC_STALL_DELAY_SQ1_MASK, DIDT_SQ_EDC_STALL_DELAY_1__EDC_STALL_DELAY_SQ1__SHIFT, 0x0000 },
627 { ixDIDT_SQ_EDC_STALL_DELAY_1, DIDT_SQ_EDC_STALL_DELAY_1__EDC_STALL_DELAY_SQ2_MASK, DIDT_SQ_EDC_STALL_DELAY_1__EDC_STALL_DELAY_SQ2__SHIFT, 0x0000 },
628 { ixDIDT_SQ_EDC_STALL_DELAY_1, DIDT_SQ_EDC_STALL_DELAY_1__EDC_STALL_DELAY_SQ3_MASK, DIDT_SQ_EDC_STALL_DELAY_1__EDC_STALL_DELAY_SQ3__SHIFT, 0x0000 },
629
630 { ixDIDT_SQ_EDC_STALL_DELAY_2, DIDT_SQ_EDC_STALL_DELAY_2__EDC_STALL_DELAY_SQ4_MASK, DIDT_SQ_EDC_STALL_DELAY_2__EDC_STALL_DELAY_SQ4__SHIFT, 0x0000 },
631
632 { 0xFFFFFFFF } /* End of list */
633};
634
635static const struct vega12_didt_config_reg PSMSEEDCThresholdConfig_Vega12[] =
636{
637/* ---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------
638 * Offset Mask Shift Value
639 * ---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------
640 */
641 /* SQ EDC THRESHOLD */
642 { ixDIDT_SQ_EDC_THRESHOLD, DIDT_SQ_EDC_THRESHOLD__EDC_THRESHOLD_MASK, DIDT_SQ_EDC_THRESHOLD__EDC_THRESHOLD__SHIFT, 0x0000 },
643
644 { 0xFFFFFFFF } /* End of list */
645};
646
647static const struct vega12_didt_config_reg PSMSEEDCCtrlResetConfig_Vega12[] =
648{
649/* ---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------
650 * Offset Mask Shift Value
651 * ---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------
652 */
653 /* SQ EDC CTRL */
654 { ixDIDT_SQ_EDC_CTRL, DIDT_SQ_EDC_CTRL__EDC_EN_MASK, DIDT_SQ_EDC_CTRL__EDC_EN__SHIFT, 0x0000 },
655 { ixDIDT_SQ_EDC_CTRL, DIDT_SQ_EDC_CTRL__EDC_SW_RST_MASK, DIDT_SQ_EDC_CTRL__EDC_SW_RST__SHIFT, 0x0001 },
656 { ixDIDT_SQ_EDC_CTRL, DIDT_SQ_EDC_CTRL__EDC_CLK_EN_OVERRIDE_MASK, DIDT_SQ_EDC_CTRL__EDC_CLK_EN_OVERRIDE__SHIFT, 0x0000 },
657 { ixDIDT_SQ_EDC_CTRL, DIDT_SQ_EDC_CTRL__EDC_FORCE_STALL_MASK, DIDT_SQ_EDC_CTRL__EDC_FORCE_STALL__SHIFT, 0x0000 },
658 { ixDIDT_SQ_EDC_CTRL, DIDT_SQ_EDC_CTRL__EDC_TRIGGER_THROTTLE_LOWBIT_MASK, DIDT_SQ_EDC_CTRL__EDC_TRIGGER_THROTTLE_LOWBIT__SHIFT, 0x0000 },
659 { ixDIDT_SQ_EDC_CTRL, DIDT_SQ_EDC_CTRL__EDC_STALL_PATTERN_BIT_NUMS_MASK, DIDT_SQ_EDC_CTRL__EDC_STALL_PATTERN_BIT_NUMS__SHIFT, 0x0000 },
660 { ixDIDT_SQ_EDC_CTRL, DIDT_SQ_EDC_CTRL__EDC_ALLOW_WRITE_PWRDELTA_MASK, DIDT_SQ_EDC_CTRL__EDC_ALLOW_WRITE_PWRDELTA__SHIFT, 0x0000 },
661 { ixDIDT_SQ_EDC_CTRL, DIDT_SQ_EDC_CTRL__GC_EDC_EN_MASK, DIDT_SQ_EDC_CTRL__GC_EDC_EN__SHIFT, 0x0000 },
662 { ixDIDT_SQ_EDC_CTRL, DIDT_SQ_EDC_CTRL__GC_EDC_STALL_POLICY_MASK, DIDT_SQ_EDC_CTRL__GC_EDC_STALL_POLICY__SHIFT, 0x0000 },
663 { ixDIDT_SQ_EDC_CTRL, DIDT_SQ_EDC_CTRL__GC_EDC_LEVEL_COMB_EN_MASK, DIDT_SQ_EDC_CTRL__GC_EDC_LEVEL_COMB_EN__SHIFT, 0x0000 },
664 { ixDIDT_SQ_EDC_CTRL, DIDT_SQ_EDC_CTRL__SE_EDC_LEVEL_COMB_EN_MASK, DIDT_SQ_EDC_CTRL__SE_EDC_LEVEL_COMB_EN__SHIFT, 0x0000 },
665
666 { 0xFFFFFFFF } /* End of list */
667};
668
669static const struct vega12_didt_config_reg PSMSEEDCCtrlConfig_Vega12[] =
670{
671/* ---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------
672 * Offset Mask Shift Value
673 * ---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------
674 */
675 /* SQ EDC CTRL */
676 { ixDIDT_SQ_EDC_CTRL, DIDT_SQ_EDC_CTRL__EDC_EN_MASK, DIDT_SQ_EDC_CTRL__EDC_EN__SHIFT, 0x0001 },
677 { ixDIDT_SQ_EDC_CTRL, DIDT_SQ_EDC_CTRL__EDC_SW_RST_MASK, DIDT_SQ_EDC_CTRL__EDC_SW_RST__SHIFT, 0x0000 },
678 { ixDIDT_SQ_EDC_CTRL, DIDT_SQ_EDC_CTRL__EDC_CLK_EN_OVERRIDE_MASK, DIDT_SQ_EDC_CTRL__EDC_CLK_EN_OVERRIDE__SHIFT, 0x0000 },
679 { ixDIDT_SQ_EDC_CTRL, DIDT_SQ_EDC_CTRL__EDC_FORCE_STALL_MASK, DIDT_SQ_EDC_CTRL__EDC_FORCE_STALL__SHIFT, 0x0000 },
680 { ixDIDT_SQ_EDC_CTRL, DIDT_SQ_EDC_CTRL__EDC_TRIGGER_THROTTLE_LOWBIT_MASK, DIDT_SQ_EDC_CTRL__EDC_TRIGGER_THROTTLE_LOWBIT__SHIFT, 0x0000 },
681 { ixDIDT_SQ_EDC_CTRL, DIDT_SQ_EDC_CTRL__EDC_STALL_PATTERN_BIT_NUMS_MASK, DIDT_SQ_EDC_CTRL__EDC_STALL_PATTERN_BIT_NUMS__SHIFT, 0x000E },
682 { ixDIDT_SQ_EDC_CTRL, DIDT_SQ_EDC_CTRL__EDC_ALLOW_WRITE_PWRDELTA_MASK, DIDT_SQ_EDC_CTRL__EDC_ALLOW_WRITE_PWRDELTA__SHIFT, 0x0000 },
683 { ixDIDT_SQ_EDC_CTRL, DIDT_SQ_EDC_CTRL__GC_EDC_EN_MASK, DIDT_SQ_EDC_CTRL__GC_EDC_EN__SHIFT, 0x0001 },
684 { ixDIDT_SQ_EDC_CTRL, DIDT_SQ_EDC_CTRL__GC_EDC_STALL_POLICY_MASK, DIDT_SQ_EDC_CTRL__GC_EDC_STALL_POLICY__SHIFT, 0x0003 },
685 { ixDIDT_SQ_EDC_CTRL, DIDT_SQ_EDC_CTRL__GC_EDC_LEVEL_COMB_EN_MASK, DIDT_SQ_EDC_CTRL__GC_EDC_LEVEL_COMB_EN__SHIFT, 0x0001 },
686 { ixDIDT_SQ_EDC_CTRL, DIDT_SQ_EDC_CTRL__SE_EDC_LEVEL_COMB_EN_MASK, DIDT_SQ_EDC_CTRL__SE_EDC_LEVEL_COMB_EN__SHIFT, 0x0000 },
687
688 { 0xFFFFFFFF } /* End of list */
689};
690
691static const struct vega12_didt_config_reg PSMGCEDCThresholdConfig_vega12[] =
692{
693/* ---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------
694 * Offset Mask Shift Value
695 * ---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------
696 */
697 { mmGC_EDC_THRESHOLD, GC_EDC_THRESHOLD__EDC_THRESHOLD_MASK, GC_EDC_THRESHOLD__EDC_THRESHOLD__SHIFT, 0x0000000 },
698
699 { 0xFFFFFFFF } /* End of list */
700};
701
702static const struct vega12_didt_config_reg PSMGCEDCDroopCtrlConfig_vega12[] =
703{
704/* ---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------
705 * Offset Mask Shift Value
706 * ---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------
707 */
708 { mmGC_EDC_DROOP_CTRL, GC_EDC_DROOP_CTRL__EDC_DROOP_LEVEL_EN_MASK, GC_EDC_DROOP_CTRL__EDC_DROOP_LEVEL_EN__SHIFT, 0x0001 },
709 { mmGC_EDC_DROOP_CTRL, GC_EDC_DROOP_CTRL__EDC_DROOP_THRESHOLD_MASK, GC_EDC_DROOP_CTRL__EDC_DROOP_THRESHOLD__SHIFT, 0x0384 },
710 { mmGC_EDC_DROOP_CTRL, GC_EDC_DROOP_CTRL__EDC_DROOP_LEVEL_INDEX_MASK, GC_EDC_DROOP_CTRL__EDC_DROOP_LEVEL_INDEX__SHIFT, 0x0001 },
711 { mmGC_EDC_DROOP_CTRL, GC_EDC_DROOP_CTRL__AVG_PSM_SEL_MASK, GC_EDC_DROOP_CTRL__AVG_PSM_SEL__SHIFT, 0x0001 },
712 { mmGC_EDC_DROOP_CTRL, GC_EDC_DROOP_CTRL__EDC_LEVEL_SEL_MASK, GC_EDC_DROOP_CTRL__EDC_LEVEL_SEL__SHIFT, 0x0001 },
713
714 { 0xFFFFFFFF } /* End of list */
715};
716
717static const struct vega12_didt_config_reg PSMGCEDCCtrlResetConfig_vega12[] =
718{
719/* ---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------
720 * Offset Mask Shift Value
721 * ---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------
722 */
723 { mmGC_EDC_CTRL, GC_EDC_CTRL__EDC_EN_MASK, GC_EDC_CTRL__EDC_EN__SHIFT, 0x0000 },
724 { mmGC_EDC_CTRL, GC_EDC_CTRL__EDC_SW_RST_MASK, GC_EDC_CTRL__EDC_SW_RST__SHIFT, 0x0001 },
725 { mmGC_EDC_CTRL, GC_EDC_CTRL__EDC_CLK_EN_OVERRIDE_MASK, GC_EDC_CTRL__EDC_CLK_EN_OVERRIDE__SHIFT, 0x0000 },
726 { mmGC_EDC_CTRL, GC_EDC_CTRL__EDC_FORCE_STALL_MASK, GC_EDC_CTRL__EDC_FORCE_STALL__SHIFT, 0x0000 },
727 { mmGC_EDC_CTRL, GC_EDC_CTRL__EDC_TRIGGER_THROTTLE_LOWBIT_MASK, GC_EDC_CTRL__EDC_TRIGGER_THROTTLE_LOWBIT__SHIFT, 0x0000 },
728 { mmGC_EDC_CTRL, GC_EDC_CTRL__EDC_ALLOW_WRITE_PWRDELTA_MASK, GC_EDC_CTRL__EDC_ALLOW_WRITE_PWRDELTA__SHIFT, 0x0000 },
729
730 { 0xFFFFFFFF } /* End of list */
731};
732
733static const struct vega12_didt_config_reg PSMGCEDCCtrlConfig_vega12[] =
734{
735/* ---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------
736 * Offset Mask Shift Value
737 * ---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------
738 */
739 { mmGC_EDC_CTRL, GC_EDC_CTRL__EDC_EN_MASK, GC_EDC_CTRL__EDC_EN__SHIFT, 0x0001 },
740 { mmGC_EDC_CTRL, GC_EDC_CTRL__EDC_SW_RST_MASK, GC_EDC_CTRL__EDC_SW_RST__SHIFT, 0x0000 },
741 { mmGC_EDC_CTRL, GC_EDC_CTRL__EDC_CLK_EN_OVERRIDE_MASK, GC_EDC_CTRL__EDC_CLK_EN_OVERRIDE__SHIFT, 0x0000 },
742 { mmGC_EDC_CTRL, GC_EDC_CTRL__EDC_FORCE_STALL_MASK, GC_EDC_CTRL__EDC_FORCE_STALL__SHIFT, 0x0000 },
743 { mmGC_EDC_CTRL, GC_EDC_CTRL__EDC_TRIGGER_THROTTLE_LOWBIT_MASK, GC_EDC_CTRL__EDC_TRIGGER_THROTTLE_LOWBIT__SHIFT, 0x0000 },
744 { mmGC_EDC_CTRL, GC_EDC_CTRL__EDC_ALLOW_WRITE_PWRDELTA_MASK, GC_EDC_CTRL__EDC_ALLOW_WRITE_PWRDELTA__SHIFT, 0x0000 },
745
746 { 0xFFFFFFFF } /* End of list */
747};
748
749static const struct vega12_didt_config_reg AvfsPSMResetConfig_vega12[]=
750{
751/* ---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------
752 * Offset Mask Shift Value
753 * ---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------
754 */
755 { 0x16A02, 0xFFFFFFFF, 0x0, 0x0000005F },
756 { 0x16A05, 0xFFFFFFFF, 0x0, 0x00000001 },
757 { 0x16A06, 0x00000001, 0x0, 0x02000000 },
758 { 0x16A01, 0xFFFFFFFF, 0x0, 0x00003027 },
759
760 { 0xFFFFFFFF } /* End of list */
761};
762
763static const struct vega12_didt_config_reg AvfsPSMInitConfig_vega12[] =
764{
765/* ---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------
766 * Offset Mask Shift Value
767 * ---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------
768 */
769 { 0x16A05, 0xFFFFFFFF, 0x18, 0x00000001 },
770 { 0x16A05, 0xFFFFFFFF, 0x8, 0x00000003 },
771 { 0x16A05, 0xFFFFFFFF, 0xa, 0x00000006 },
772 { 0x16A05, 0xFFFFFFFF, 0x7, 0x00000000 },
773 { 0x16A06, 0xFFFFFFFF, 0x18, 0x00000001 },
774 { 0x16A06, 0xFFFFFFFF, 0x19, 0x00000001 },
775 { 0x16A01, 0xFFFFFFFF, 0x0, 0x00003027 },
776
777 { 0xFFFFFFFF } /* End of list */
778};
779
780static int vega12_program_didt_config_registers(struct pp_hwmgr *hwmgr, const struct vega12_didt_config_reg *config_regs, enum vega12_didt_config_reg_type reg_type)
781{
782 uint32_t data;
783
784 PP_ASSERT_WITH_CODE((config_regs != NULL), "[vega12_program_didt_config_registers] Invalid config register table!", return -EINVAL);
785
786 while (config_regs->offset != 0xFFFFFFFF) {
787 switch (reg_type) {
788 case VEGA12_CONFIGREG_DIDT:
789 data = cgs_read_ind_register(hwmgr->device, CGS_IND_REG__DIDT, config_regs->offset);
790 data &= ~config_regs->mask;
791 data |= ((config_regs->value << config_regs->shift) & config_regs->mask);
792 cgs_write_ind_register(hwmgr->device, CGS_IND_REG__DIDT, config_regs->offset, data);
793 break;
794 case VEGA12_CONFIGREG_GCCAC:
795 data = cgs_read_ind_register(hwmgr->device, CGS_IND_REG_GC_CAC, config_regs->offset);
796 data &= ~config_regs->mask;
797 data |= ((config_regs->value << config_regs->shift) & config_regs->mask);
798 cgs_write_ind_register(hwmgr->device, CGS_IND_REG_GC_CAC, config_regs->offset, data);
799 break;
800 case VEGA12_CONFIGREG_SECAC:
801 data = cgs_read_ind_register(hwmgr->device, CGS_IND_REG_SE_CAC, config_regs->offset);
802 data &= ~config_regs->mask;
803 data |= ((config_regs->value << config_regs->shift) & config_regs->mask);
804 cgs_write_ind_register(hwmgr->device, CGS_IND_REG_SE_CAC, config_regs->offset, data);
805 break;
806 default:
807 return -EINVAL;
808 }
809
810 config_regs++;
811 }
812
813 return 0;
814}
815
816static int vega12_program_gc_didt_config_registers(struct pp_hwmgr *hwmgr, const struct vega12_didt_config_reg *config_regs)
817{
818 uint32_t data;
819
820 while (config_regs->offset != 0xFFFFFFFF) {
821 data = cgs_read_register(hwmgr->device, config_regs->offset);
822 data &= ~config_regs->mask;
823 data |= ((config_regs->value << config_regs->shift) & config_regs->mask);
824 cgs_write_register(hwmgr->device, config_regs->offset, data);
825 config_regs++;
826 }
827
828 return 0;
829}
830
831static void vega12_didt_set_mask(struct pp_hwmgr *hwmgr, const bool enable)
832{
833 uint32_t data;
834 int result;
835 uint32_t en = (enable ? 1 : 0);
836 uint32_t didt_block_info = SQ_IR_MASK | TCP_IR_MASK | TD_PCC_MASK;
837
838 if (PP_CAP(PHM_PlatformCaps_SQRamping)) {
839 CGS_WREG32_FIELD_IND(hwmgr->device, CGS_IND_REG__DIDT,
840 DIDT_SQ_CTRL0, DIDT_CTRL_EN, en);
841 didt_block_info &= ~SQ_Enable_MASK;
842 didt_block_info |= en << SQ_Enable_SHIFT;
843 }
844
845 if (PP_CAP(PHM_PlatformCaps_DBRamping)) {
846 CGS_WREG32_FIELD_IND(hwmgr->device, CGS_IND_REG__DIDT,
847 DIDT_DB_CTRL0, DIDT_CTRL_EN, en);
848 didt_block_info &= ~DB_Enable_MASK;
849 didt_block_info |= en << DB_Enable_SHIFT;
850 }
851
852 if (PP_CAP(PHM_PlatformCaps_TDRamping)) {
853 CGS_WREG32_FIELD_IND(hwmgr->device, CGS_IND_REG__DIDT,
854 DIDT_TD_CTRL0, DIDT_CTRL_EN, en);
855 didt_block_info &= ~TD_Enable_MASK;
856 didt_block_info |= en << TD_Enable_SHIFT;
857 }
858
859 if (PP_CAP(PHM_PlatformCaps_TCPRamping)) {
860 CGS_WREG32_FIELD_IND(hwmgr->device, CGS_IND_REG__DIDT,
861 DIDT_TCP_CTRL0, DIDT_CTRL_EN, en);
862 didt_block_info &= ~TCP_Enable_MASK;
863 didt_block_info |= en << TCP_Enable_SHIFT;
864 }
865
866#if 0
867 if (PP_CAP(PHM_PlatformCaps_DBRRamping)) {
868 CGS_WREG32_FIELD_IND(hwmgr->device, CGS_IND_REG__DIDT,
869 DIDT_DBR_CTRL0, DIDT_CTRL_EN, en);
870 }
871#endif
872
873 if (PP_CAP(PHM_PlatformCaps_DiDtEDCEnable)) {
874 if (PP_CAP(PHM_PlatformCaps_SQRamping)) {
875 data = cgs_read_ind_register(hwmgr->device, CGS_IND_REG__DIDT, ixDIDT_SQ_EDC_CTRL);
876 data = CGS_REG_SET_FIELD(data, DIDT_SQ_EDC_CTRL, EDC_EN, en);
877 data = CGS_REG_SET_FIELD(data, DIDT_SQ_EDC_CTRL, EDC_SW_RST, ~en);
878 cgs_write_ind_register(hwmgr->device, CGS_IND_REG__DIDT, ixDIDT_SQ_EDC_CTRL, data);
879 }
880
881 if (PP_CAP(PHM_PlatformCaps_DBRamping)) {
882 data = cgs_read_ind_register(hwmgr->device, CGS_IND_REG__DIDT, ixDIDT_DB_EDC_CTRL);
883 data = CGS_REG_SET_FIELD(data, DIDT_DB_EDC_CTRL, EDC_EN, en);
884 data = CGS_REG_SET_FIELD(data, DIDT_DB_EDC_CTRL, EDC_SW_RST, ~en);
885 cgs_write_ind_register(hwmgr->device, CGS_IND_REG__DIDT, ixDIDT_DB_EDC_CTRL, data);
886 }
887
888 if (PP_CAP(PHM_PlatformCaps_TDRamping)) {
889 data = cgs_read_ind_register(hwmgr->device, CGS_IND_REG__DIDT, ixDIDT_TD_EDC_CTRL);
890 data = CGS_REG_SET_FIELD(data, DIDT_TD_EDC_CTRL, EDC_EN, en);
891 data = CGS_REG_SET_FIELD(data, DIDT_TD_EDC_CTRL, EDC_SW_RST, ~en);
892 cgs_write_ind_register(hwmgr->device, CGS_IND_REG__DIDT, ixDIDT_TD_EDC_CTRL, data);
893 }
894
895 if (PP_CAP(PHM_PlatformCaps_TCPRamping)) {
896 data = cgs_read_ind_register(hwmgr->device, CGS_IND_REG__DIDT, ixDIDT_TCP_EDC_CTRL);
897 data = CGS_REG_SET_FIELD(data, DIDT_TCP_EDC_CTRL, EDC_EN, en);
898 data = CGS_REG_SET_FIELD(data, DIDT_TCP_EDC_CTRL, EDC_SW_RST, ~en);
899 cgs_write_ind_register(hwmgr->device, CGS_IND_REG__DIDT, ixDIDT_TCP_EDC_CTRL, data);
900 }
901
902#if 0
903 if (PP_CAP(PHM_PlatformCaps_DBRRamping)) {
904 data = cgs_read_ind_register(hwmgr->device, CGS_IND_REG__DIDT, ixDIDT_DBR_EDC_CTRL);
905 data = CGS_REG_SET_FIELD(data, DIDT_DBR_EDC_CTRL, EDC_EN, en);
906 data = CGS_REG_SET_FIELD(data, DIDT_DBR_EDC_CTRL, EDC_SW_RST, ~en);
907 cgs_write_ind_register(hwmgr->device, CGS_IND_REG__DIDT, ixDIDT_DBR_EDC_CTRL, data);
908 }
909#endif
910 }
911
912 if (enable) {
913 /* For Vega12, SMC does not support any mask yet. */
914 result = smum_send_msg_to_smc_with_parameter(hwmgr, PPSMC_MSG_ConfigureGfxDidt, didt_block_info);
915 PP_ASSERT((0 == result), "[EnableDiDtConfig] SMC Configure Gfx Didt Failed!");
916 }
917}
918
919static int vega12_enable_cac_driving_se_didt_config(struct pp_hwmgr *hwmgr)
920{
921 int result;
922 uint32_t num_se = 0, count, data;
923 struct amdgpu_device *adev = hwmgr->adev;
924 uint32_t reg;
925
926 num_se = adev->gfx.config.max_shader_engines;
927
928 cgs_enter_safe_mode(hwmgr->device, true);
929
930 cgs_lock_grbm_idx(hwmgr->device, true);
931 reg = soc15_get_register_offset(GC_HWID, 0, mmGRBM_GFX_INDEX_BASE_IDX, mmGRBM_GFX_INDEX);
932 for (count = 0; count < num_se; count++) {
933 data = GRBM_GFX_INDEX__INSTANCE_BROADCAST_WRITES_MASK | GRBM_GFX_INDEX__SH_BROADCAST_WRITES_MASK | ( count << GRBM_GFX_INDEX__SE_INDEX__SHIFT);
934 cgs_write_register(hwmgr->device, reg, data);
935
936 result = vega12_program_didt_config_registers(hwmgr, SEDiDtStallCtrlConfig_vega12, VEGA12_CONFIGREG_DIDT);
937 result |= vega12_program_didt_config_registers(hwmgr, SEDiDtStallPatternConfig_vega12, VEGA12_CONFIGREG_DIDT);
938 result |= vega12_program_didt_config_registers(hwmgr, SEDiDtWeightConfig_Vega12, VEGA12_CONFIGREG_DIDT);
939 result |= vega12_program_didt_config_registers(hwmgr, SEDiDtCtrl1Config_Vega12, VEGA12_CONFIGREG_DIDT);
940 result |= vega12_program_didt_config_registers(hwmgr, SEDiDtCtrl2Config_Vega12, VEGA12_CONFIGREG_DIDT);
941 result |= vega12_program_didt_config_registers(hwmgr, SEDiDtCtrl3Config_vega12, VEGA12_CONFIGREG_DIDT);
942 result |= vega12_program_didt_config_registers(hwmgr, SEDiDtTuningCtrlConfig_Vega12, VEGA12_CONFIGREG_DIDT);
943 result |= vega12_program_didt_config_registers(hwmgr, SELCacConfig_Vega12, VEGA12_CONFIGREG_SECAC);
944 result |= vega12_program_didt_config_registers(hwmgr, SEDiDtCtrl0Config_Vega12, VEGA12_CONFIGREG_DIDT);
945
946 if (0 != result)
947 break;
948 }
949 cgs_write_register(hwmgr->device, reg, 0xE0000000);
950 cgs_lock_grbm_idx(hwmgr->device, false);
951
952 vega12_didt_set_mask(hwmgr, true);
953
954 cgs_enter_safe_mode(hwmgr->device, false);
955
956 return 0;
957}
958
959static int vega12_disable_cac_driving_se_didt_config(struct pp_hwmgr *hwmgr)
960{
961 cgs_enter_safe_mode(hwmgr->device, true);
962
963 vega12_didt_set_mask(hwmgr, false);
964
965 cgs_enter_safe_mode(hwmgr->device, false);
966
967 return 0;
968}
969
970static int vega12_enable_psm_gc_didt_config(struct pp_hwmgr *hwmgr)
971{
972 int result;
973 uint32_t num_se = 0, count, data;
974 struct amdgpu_device *adev = hwmgr->adev;
975 uint32_t reg;
976
977 num_se = adev->gfx.config.max_shader_engines;
978
979 cgs_enter_safe_mode(hwmgr->device, true);
980
981 cgs_lock_grbm_idx(hwmgr->device, true);
982 reg = soc15_get_register_offset(GC_HWID, 0, mmGRBM_GFX_INDEX_BASE_IDX, mmGRBM_GFX_INDEX);
983 for (count = 0; count < num_se; count++) {
984 data = GRBM_GFX_INDEX__INSTANCE_BROADCAST_WRITES_MASK | GRBM_GFX_INDEX__SH_BROADCAST_WRITES_MASK | ( count << GRBM_GFX_INDEX__SE_INDEX__SHIFT);
985 cgs_write_register(hwmgr->device, reg, data);
986
987 result = vega12_program_didt_config_registers(hwmgr, SEDiDtStallCtrlConfig_vega12, VEGA12_CONFIGREG_DIDT);
988 result |= vega12_program_didt_config_registers(hwmgr, SEDiDtStallPatternConfig_vega12, VEGA12_CONFIGREG_DIDT);
989 result |= vega12_program_didt_config_registers(hwmgr, SEDiDtCtrl3Config_vega12, VEGA12_CONFIGREG_DIDT);
990 result |= vega12_program_didt_config_registers(hwmgr, SEDiDtCtrl0Config_Vega12, VEGA12_CONFIGREG_DIDT);
991 if (0 != result)
992 break;
993 }
994 cgs_write_register(hwmgr->device, reg, 0xE0000000);
995 cgs_lock_grbm_idx(hwmgr->device, false);
996
997 vega12_didt_set_mask(hwmgr, true);
998
999 cgs_enter_safe_mode(hwmgr->device, false);
1000
1001 vega12_program_gc_didt_config_registers(hwmgr, GCDiDtDroopCtrlConfig_vega12);
1002 if (PP_CAP(PHM_PlatformCaps_GCEDC))
1003 vega12_program_gc_didt_config_registers(hwmgr, GCDiDtCtrl0Config_vega12);
1004
1005 if (PP_CAP(PHM_PlatformCaps_PSM))
1006 vega12_program_gc_didt_config_registers(hwmgr, AvfsPSMInitConfig_vega12);
1007
1008 return 0;
1009}
1010
1011static int vega12_disable_psm_gc_didt_config(struct pp_hwmgr *hwmgr)
1012{
1013 uint32_t data;
1014
1015 cgs_enter_safe_mode(hwmgr->device, true);
1016
1017 vega12_didt_set_mask(hwmgr, false);
1018
1019 cgs_enter_safe_mode(hwmgr->device, false);
1020
1021 if (PP_CAP(PHM_PlatformCaps_GCEDC)) {
1022 data = 0x00000000;
1023 cgs_write_register(hwmgr->device, mmGC_DIDT_CTRL0, data);
1024 }
1025
1026 if (PP_CAP(PHM_PlatformCaps_PSM))
1027 vega12_program_gc_didt_config_registers(hwmgr, AvfsPSMResetConfig_vega12);
1028
1029 return 0;
1030}
1031
1032static int vega12_enable_se_edc_config(struct pp_hwmgr *hwmgr)
1033{
1034 int result;
1035 uint32_t num_se = 0, count, data;
1036 struct amdgpu_device *adev = hwmgr->adev;
1037 uint32_t reg;
1038
1039 num_se = adev->gfx.config.max_shader_engines;
1040
1041 cgs_enter_safe_mode(hwmgr->device, true);
1042
1043 cgs_lock_grbm_idx(hwmgr->device, true);
1044 reg = soc15_get_register_offset(GC_HWID, 0, mmGRBM_GFX_INDEX_BASE_IDX, mmGRBM_GFX_INDEX);
1045 for (count = 0; count < num_se; count++) {
1046 data = GRBM_GFX_INDEX__INSTANCE_BROADCAST_WRITES_MASK | GRBM_GFX_INDEX__SH_BROADCAST_WRITES_MASK | ( count << GRBM_GFX_INDEX__SE_INDEX__SHIFT);
1047 cgs_write_register(hwmgr->device, reg, data);
1048 result = vega12_program_didt_config_registers(hwmgr, SEDiDtWeightConfig_Vega12, VEGA12_CONFIGREG_DIDT);
1049 result |= vega12_program_didt_config_registers(hwmgr, SEEDCStallPatternConfig_Vega12, VEGA12_CONFIGREG_DIDT);
1050 result |= vega12_program_didt_config_registers(hwmgr, SEEDCStallDelayConfig_Vega12, VEGA12_CONFIGREG_DIDT);
1051 result |= vega12_program_didt_config_registers(hwmgr, SEEDCThresholdConfig_Vega12, VEGA12_CONFIGREG_DIDT);
1052 result |= vega12_program_didt_config_registers(hwmgr, SEEDCCtrlResetConfig_Vega12, VEGA12_CONFIGREG_DIDT);
1053 result |= vega12_program_didt_config_registers(hwmgr, SEEDCCtrlConfig_Vega12, VEGA12_CONFIGREG_DIDT);
1054
1055 if (0 != result)
1056 break;
1057 }
1058 cgs_write_register(hwmgr->device, reg, 0xE0000000);
1059 cgs_lock_grbm_idx(hwmgr->device, false);
1060
1061 vega12_didt_set_mask(hwmgr, true);
1062
1063 cgs_enter_safe_mode(hwmgr->device, false);
1064
1065 return 0;
1066}
1067
1068static int vega12_disable_se_edc_config(struct pp_hwmgr *hwmgr)
1069{
1070 cgs_enter_safe_mode(hwmgr->device, true);
1071
1072 vega12_didt_set_mask(hwmgr, false);
1073
1074 cgs_enter_safe_mode(hwmgr->device, false);
1075
1076 return 0;
1077}
1078
1079static int vega12_enable_psm_gc_edc_config(struct pp_hwmgr *hwmgr)
1080{
1081 int result;
1082 uint32_t num_se = 0;
1083 uint32_t count, data;
1084 struct amdgpu_device *adev = hwmgr->adev;
1085 uint32_t reg;
1086
1087 num_se = adev->gfx.config.max_shader_engines;
1088
1089 cgs_enter_safe_mode(hwmgr->device, true);
1090
1091 vega12_program_gc_didt_config_registers(hwmgr, AvfsPSMResetConfig_vega12);
1092
1093 cgs_lock_grbm_idx(hwmgr->device, true);
1094 reg = soc15_get_register_offset(GC_HWID, 0, mmGRBM_GFX_INDEX_BASE_IDX, mmGRBM_GFX_INDEX);
1095 for (count = 0; count < num_se; count++) {
1096 data = GRBM_GFX_INDEX__INSTANCE_BROADCAST_WRITES_MASK | GRBM_GFX_INDEX__SH_BROADCAST_WRITES_MASK | ( count << GRBM_GFX_INDEX__SE_INDEX__SHIFT);
1097 cgs_write_register(hwmgr->device, reg, data);
1098 result |= vega12_program_didt_config_registers(hwmgr, PSMSEEDCStallPatternConfig_Vega12, VEGA12_CONFIGREG_DIDT);
1099 result |= vega12_program_didt_config_registers(hwmgr, PSMSEEDCStallDelayConfig_Vega12, VEGA12_CONFIGREG_DIDT);
1100 result |= vega12_program_didt_config_registers(hwmgr, PSMSEEDCCtrlResetConfig_Vega12, VEGA12_CONFIGREG_DIDT);
1101 result |= vega12_program_didt_config_registers(hwmgr, PSMSEEDCCtrlConfig_Vega12, VEGA12_CONFIGREG_DIDT);
1102
1103 if (0 != result)
1104 break;
1105 }
1106 cgs_write_register(hwmgr->device, reg, 0xE0000000);
1107 cgs_lock_grbm_idx(hwmgr->device, false);
1108
1109 vega12_didt_set_mask(hwmgr, true);
1110
1111 cgs_enter_safe_mode(hwmgr->device, false);
1112
1113 vega12_program_gc_didt_config_registers(hwmgr, PSMGCEDCDroopCtrlConfig_vega12);
1114
1115 if (PP_CAP(PHM_PlatformCaps_GCEDC)) {
1116 vega12_program_gc_didt_config_registers(hwmgr, PSMGCEDCCtrlResetConfig_vega12);
1117 vega12_program_gc_didt_config_registers(hwmgr, PSMGCEDCCtrlConfig_vega12);
1118 }
1119
1120 if (PP_CAP(PHM_PlatformCaps_PSM))
1121 vega12_program_gc_didt_config_registers(hwmgr, AvfsPSMInitConfig_vega12);
1122
1123 return 0;
1124}
1125
1126static int vega12_disable_psm_gc_edc_config(struct pp_hwmgr *hwmgr)
1127{
1128 uint32_t data;
1129
1130 cgs_enter_safe_mode(hwmgr->device, true);
1131
1132 vega12_didt_set_mask(hwmgr, false);
1133
1134 cgs_enter_safe_mode(hwmgr->device, false);
1135
1136 if (PP_CAP(PHM_PlatformCaps_GCEDC)) {
1137 data = 0x00000000;
1138 cgs_write_register(hwmgr->device, mmGC_EDC_CTRL, data);
1139 }
1140
1141 if (PP_CAP(PHM_PlatformCaps_PSM))
1142 vega12_program_gc_didt_config_registers(hwmgr, AvfsPSMResetConfig_vega12);
1143
1144 return 0;
1145}
1146
1147static int vega12_enable_se_edc_force_stall_config(struct pp_hwmgr *hwmgr)
1148{
1149 uint32_t reg;
1150 int result;
1151
1152 cgs_enter_safe_mode(hwmgr->device, true);
1153
1154 cgs_lock_grbm_idx(hwmgr->device, true);
1155 reg = soc15_get_register_offset(GC_HWID, 0, mmGRBM_GFX_INDEX_BASE_IDX, mmGRBM_GFX_INDEX);
1156 cgs_write_register(hwmgr->device, reg, 0xE0000000);
1157 cgs_lock_grbm_idx(hwmgr->device, false);
1158
1159 result = vega12_program_didt_config_registers(hwmgr, SEEDCForceStallPatternConfig_Vega12, VEGA12_CONFIGREG_DIDT);
1160 result |= vega12_program_didt_config_registers(hwmgr, SEEDCCtrlForceStallConfig_Vega12, VEGA12_CONFIGREG_DIDT);
1161 if (0 != result)
1162 return result;
1163
1164 vega12_didt_set_mask(hwmgr, false);
1165
1166 cgs_enter_safe_mode(hwmgr->device, false);
1167
1168 return 0;
1169}
1170
1171static int vega12_disable_se_edc_force_stall_config(struct pp_hwmgr *hwmgr)
1172{
1173 int result;
1174
1175 result = vega12_disable_se_edc_config(hwmgr);
1176 PP_ASSERT_WITH_CODE((0 == result), "[DisableDiDtConfig] Pre DIDT disable clock gating failed!", return result);
1177
1178 return 0;
1179}
1180
1181int vega12_enable_didt_config(struct pp_hwmgr *hwmgr)
1182{
1183 int result = 0;
1184 struct vega12_hwmgr *data = (struct vega12_hwmgr *)(hwmgr->backend);
1185
1186 if (data->smu_features[GNLD_DIDT].supported) {
1187 if (data->smu_features[GNLD_DIDT].enabled)
1188 PP_DBG_LOG("[EnableDiDtConfig] Feature DiDt Already enabled!\n");
1189
1190 switch (data->registry_data.didt_mode) {
1191 case 0:
1192 result = vega12_enable_cac_driving_se_didt_config(hwmgr);
1193 PP_ASSERT_WITH_CODE((0 == result), "[EnableDiDt] Attempt to enable DiDt Mode 0 Failed!", return result);
1194 break;
1195 case 2:
1196 result = vega12_enable_psm_gc_didt_config(hwmgr);
1197 PP_ASSERT_WITH_CODE((0 == result), "[EnableDiDt] Attempt to enable DiDt Mode 2 Failed!", return result);
1198 break;
1199 case 3:
1200 result = vega12_enable_se_edc_config(hwmgr);
1201 PP_ASSERT_WITH_CODE((0 == result), "[EnableDiDt] Attempt to enable DiDt Mode 3 Failed!", return result);
1202 break;
1203 case 1:
1204 case 4:
1205 case 5:
1206 result = vega12_enable_psm_gc_edc_config(hwmgr);
1207 PP_ASSERT_WITH_CODE((0 == result), "[EnableDiDt] Attempt to enable DiDt Mode 5 Failed!", return result);
1208 break;
1209 case 6:
1210 result = vega12_enable_se_edc_force_stall_config(hwmgr);
1211 PP_ASSERT_WITH_CODE((0 == result), "[EnableDiDt] Attempt to enable DiDt Mode 6 Failed!", return result);
1212 break;
1213 default:
1214 result = -EINVAL;
1215 break;
1216 }
1217
1218#if 0
1219 if (0 == result) {
1220 result = vega12_enable_smc_features(hwmgr, true, data->smu_features[GNLD_DIDT].smu_feature_bitmap);
1221 PP_ASSERT_WITH_CODE((0 == result), "[EnableDiDtConfig] Attempt to Enable DiDt feature Failed!", return result);
1222 data->smu_features[GNLD_DIDT].enabled = true;
1223 }
1224#endif
1225 }
1226
1227 return result;
1228}
1229
1230int vega12_disable_didt_config(struct pp_hwmgr *hwmgr)
1231{
1232 int result = 0;
1233 struct vega12_hwmgr *data = (struct vega12_hwmgr *)(hwmgr->backend);
1234
1235 if (data->smu_features[GNLD_DIDT].supported) {
1236 if (!data->smu_features[GNLD_DIDT].enabled)
1237 PP_DBG_LOG("[DisableDiDtConfig] Feature DiDt Already Disabled!\n");
1238
1239 switch (data->registry_data.didt_mode) {
1240 case 0:
1241 result = vega12_disable_cac_driving_se_didt_config(hwmgr);
1242 PP_ASSERT_WITH_CODE((0 == result), "[DisableDiDt] Attempt to disable DiDt Mode 0 Failed!", return result);
1243 break;
1244 case 2:
1245 result = vega12_disable_psm_gc_didt_config(hwmgr);
1246 PP_ASSERT_WITH_CODE((0 == result), "[DisableDiDt] Attempt to disable DiDt Mode 2 Failed!", return result);
1247 break;
1248 case 3:
1249 result = vega12_disable_se_edc_config(hwmgr);
1250 PP_ASSERT_WITH_CODE((0 == result), "[DisableDiDt] Attempt to disable DiDt Mode 3 Failed!", return result);
1251 break;
1252 case 1:
1253 case 4:
1254 case 5:
1255 result = vega12_disable_psm_gc_edc_config(hwmgr);
1256 PP_ASSERT_WITH_CODE((0 == result), "[DisableDiDt] Attempt to disable DiDt Mode 5 Failed!", return result);
1257 break;
1258 case 6:
1259 result = vega12_disable_se_edc_force_stall_config(hwmgr);
1260 PP_ASSERT_WITH_CODE((0 == result), "[DisableDiDt] Attempt to disable DiDt Mode 6 Failed!", return result);
1261 break;
1262 default:
1263 result = -EINVAL;
1264 break;
1265 }
1266
1267 if (0 == result) {
1268 result = vega12_enable_smc_features(hwmgr, false, data->smu_features[GNLD_DIDT].smu_feature_bitmap);
1269 PP_ASSERT_WITH_CODE((0 == result), "[DisableDiDtConfig] Attempt to Disable DiDt feature Failed!", return result);
1270 data->smu_features[GNLD_DIDT].enabled = false;
1271 }
1272 }
1273
1274 return result;
1275}
1276
1277int vega12_set_power_limit(struct pp_hwmgr *hwmgr, uint32_t n)
1278{
1279 struct vega12_hwmgr *data =
1280 (struct vega12_hwmgr *)(hwmgr->backend);
1281
1282 if (data->smu_features[GNLD_PPT].enabled)
1283 return smum_send_msg_to_smc_with_parameter(hwmgr,
1284 PPSMC_MSG_SetPptLimit, n);
1285
1286 return 0;
1287}
1288
1289int vega12_enable_power_containment(struct pp_hwmgr *hwmgr)
1290{
1291 struct vega12_hwmgr *data =
1292 (struct vega12_hwmgr *)(hwmgr->backend);
1293 struct phm_ppt_v2_information *table_info =
1294 (struct phm_ppt_v2_information *)(hwmgr->pptable);
1295 struct phm_tdp_table *tdp_table = table_info->tdp_table;
1296 uint32_t default_pwr_limit =
1297 (uint32_t)(tdp_table->usMaximumPowerDeliveryLimit);
1298 int result = 0;
1299
1300 if (PP_CAP(PHM_PlatformCaps_PowerContainment)) {
1301 if (data->smu_features[GNLD_PPT].supported)
1302 PP_ASSERT_WITH_CODE(!vega12_enable_smc_features(hwmgr,
1303 true, data->smu_features[GNLD_PPT].smu_feature_bitmap),
1304 "Attempt to enable PPT feature Failed!",
1305 data->smu_features[GNLD_PPT].supported = false);
1306
1307 if (data->smu_features[GNLD_TDC].supported)
1308 PP_ASSERT_WITH_CODE(!vega12_enable_smc_features(hwmgr,
1309 true, data->smu_features[GNLD_TDC].smu_feature_bitmap),
1310 "Attempt to enable PPT feature Failed!",
1311 data->smu_features[GNLD_TDC].supported = false);
1312
1313 result = vega12_set_power_limit(hwmgr, default_pwr_limit);
1314 PP_ASSERT_WITH_CODE(!result,
1315 "Failed to set Default Power Limit in SMC!",
1316 return result);
1317 }
1318
1319 return result;
1320}
1321
1322int vega12_disable_power_containment(struct pp_hwmgr *hwmgr)
1323{
1324 struct vega12_hwmgr *data =
1325 (struct vega12_hwmgr *)(hwmgr->backend);
1326
1327 if (PP_CAP(PHM_PlatformCaps_PowerContainment)) {
1328 if (data->smu_features[GNLD_PPT].supported)
1329 PP_ASSERT_WITH_CODE(!vega12_enable_smc_features(hwmgr,
1330 false, data->smu_features[GNLD_PPT].smu_feature_bitmap),
1331 "Attempt to disable PPT feature Failed!",
1332 data->smu_features[GNLD_PPT].supported = false);
1333
1334 if (data->smu_features[GNLD_TDC].supported)
1335 PP_ASSERT_WITH_CODE(!vega12_enable_smc_features(hwmgr,
1336 false, data->smu_features[GNLD_TDC].smu_feature_bitmap),
1337 "Attempt to disable PPT feature Failed!",
1338 data->smu_features[GNLD_TDC].supported = false);
1339 }
1340
1341 return 0;
1342}
1343
1344static int vega12_set_overdrive_target_percentage(struct pp_hwmgr *hwmgr,
1345 uint32_t adjust_percent)
1346{
1347 return smum_send_msg_to_smc_with_parameter(hwmgr,
1348 PPSMC_MSG_OverDriveSetPercentage, adjust_percent);
1349}
1350
1351int vega12_power_control_set_level(struct pp_hwmgr *hwmgr)
1352{
1353 int adjust_percent, result = 0;
1354
1355 if (PP_CAP(PHM_PlatformCaps_PowerContainment)) {
1356 adjust_percent =
1357 hwmgr->platform_descriptor.TDPAdjustmentPolarity ?
1358 hwmgr->platform_descriptor.TDPAdjustment :
1359 (-1 * hwmgr->platform_descriptor.TDPAdjustment);
1360 result = vega12_set_overdrive_target_percentage(hwmgr,
1361 (uint32_t)adjust_percent);
1362 }
1363 return result;
1364}
diff --git a/drivers/gpu/drm/amd/powerplay/hwmgr/vega12_powertune.h b/drivers/gpu/drm/amd/powerplay/hwmgr/vega12_powertune.h
new file mode 100644
index 000000000000..78d31a6747dd
--- /dev/null
+++ b/drivers/gpu/drm/amd/powerplay/hwmgr/vega12_powertune.h
@@ -0,0 +1,53 @@
1/*
2 * Copyright 2017 Advanced Micro Devices, Inc.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice shall be included in
12 * all copies or substantial portions of the Software.
13 *
14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
17 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20 * OTHER DEALINGS IN THE SOFTWARE.
21 *
22 */
23#ifndef _VEGA12_POWERTUNE_H_
24#define _VEGA12_POWERTUNE_H_
25
26enum vega12_didt_config_reg_type {
27 VEGA12_CONFIGREG_DIDT = 0,
28 VEGA12_CONFIGREG_GCCAC,
29 VEGA12_CONFIGREG_SECAC
30};
31
32/* PowerContainment Features */
33#define POWERCONTAINMENT_FEATURE_DTE 0x00000001
34#define POWERCONTAINMENT_FEATURE_TDCLimit 0x00000002
35#define POWERCONTAINMENT_FEATURE_PkgPwrLimit 0x00000004
36
37struct vega12_didt_config_reg {
38 uint32_t offset;
39 uint32_t mask;
40 uint32_t shift;
41 uint32_t value;
42};
43
44int vega12_enable_power_containment(struct pp_hwmgr *hwmgr);
45int vega12_set_power_limit(struct pp_hwmgr *hwmgr, uint32_t n);
46int vega12_power_control_set_level(struct pp_hwmgr *hwmgr);
47int vega12_disable_power_containment(struct pp_hwmgr *hwmgr);
48
49int vega12_enable_didt_config(struct pp_hwmgr *hwmgr);
50int vega12_disable_didt_config(struct pp_hwmgr *hwmgr);
51
52#endif /* _VEGA12_POWERTUNE_H_ */
53
diff --git a/drivers/gpu/drm/amd/powerplay/hwmgr/vega12_pptable.h b/drivers/gpu/drm/amd/powerplay/hwmgr/vega12_pptable.h
new file mode 100644
index 000000000000..bf4f5095b80d
--- /dev/null
+++ b/drivers/gpu/drm/amd/powerplay/hwmgr/vega12_pptable.h
@@ -0,0 +1,109 @@
1/*
2 * Copyright 2017 Advanced Micro Devices, Inc.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice shall be included in
12 * all copies or substantial portions of the Software.
13 *
14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
17 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20 * OTHER DEALINGS IN THE SOFTWARE.
21 *
22 */
23#ifndef _VEGA12_PPTABLE_H_
24#define _VEGA12_PPTABLE_H_
25
26#pragma pack(push, 1)
27
28#define ATOM_VEGA12_PP_THERMALCONTROLLER_NONE 0
29#define ATOM_VEGA12_PP_THERMALCONTROLLER_VEGA12 25
30
31#define ATOM_VEGA12_PP_PLATFORM_CAP_POWERPLAY 0x1
32#define ATOM_VEGA12_PP_PLATFORM_CAP_SBIOSPOWERSOURCE 0x2
33#define ATOM_VEGA12_PP_PLATFORM_CAP_HARDWAREDC 0x4
34#define ATOM_VEGA12_PP_PLATFORM_CAP_BACO 0x8
35#define ATOM_VEGA12_PP_PLATFORM_CAP_BAMACO 0x10
36#define ATOM_VEGA12_PP_PLATFORM_CAP_ENABLESHADOWPSTATE 0x20
37
38#define ATOM_VEGA12_TABLE_REVISION_VEGA12 9
39
40enum ATOM_VEGA12_ODSETTING_ID {
41 ATOM_VEGA12_ODSETTING_GFXCLKFMAX = 0,
42 ATOM_VEGA12_ODSETTING_GFXCLKFMIN,
43 ATOM_VEGA12_ODSETTING_VDDGFXCURVEFREQ_P1,
44 ATOM_VEGA12_ODSETTING_VDDGFXCURVEVOLTAGEOFFSET_P1,
45 ATOM_VEGA12_ODSETTING_VDDGFXCURVEFREQ_P2,
46 ATOM_VEGA12_ODSETTING_VDDGFXCURVEVOLTAGEOFFSET_P2,
47 ATOM_VEGA12_ODSETTING_VDDGFXCURVEFREQ_P3,
48 ATOM_VEGA12_ODSETTING_VDDGFXCURVEVOLTAGEOFFSET_P3,
49 ATOM_VEGA12_ODSETTING_UCLKFMAX,
50 ATOM_VEGA12_ODSETTING_POWERPERCENTAGE,
51 ATOM_VEGA12_ODSETTING_FANRPMMIN,
52 ATOM_VEGA12_ODSETTING_FANRPMACOUSTICLIMIT,
53 ATOM_VEGA12_ODSETTING_FANTARGETTEMPERATURE,
54 ATOM_VEGA12_ODSETTING_OPERATINGTEMPMAX,
55 ATOM_VEGA12_ODSETTING_COUNT,
56};
57typedef enum ATOM_VEGA12_ODSETTING_ID ATOM_VEGA12_ODSETTING_ID;
58
59enum ATOM_VEGA12_PPCLOCK_ID {
60 ATOM_VEGA12_PPCLOCK_GFXCLK = 0,
61 ATOM_VEGA12_PPCLOCK_VCLK,
62 ATOM_VEGA12_PPCLOCK_DCLK,
63 ATOM_VEGA12_PPCLOCK_ECLK,
64 ATOM_VEGA12_PPCLOCK_SOCCLK,
65 ATOM_VEGA12_PPCLOCK_UCLK,
66 ATOM_VEGA12_PPCLOCK_DCEFCLK,
67 ATOM_VEGA12_PPCLOCK_DISPCLK,
68 ATOM_VEGA12_PPCLOCK_PIXCLK,
69 ATOM_VEGA12_PPCLOCK_PHYCLK,
70 ATOM_VEGA12_PPCLOCK_COUNT,
71};
72typedef enum ATOM_VEGA12_PPCLOCK_ID ATOM_VEGA12_PPCLOCK_ID;
73
74
75typedef struct _ATOM_VEGA12_POWERPLAYTABLE
76{
77 struct atom_common_table_header sHeader;
78 UCHAR ucTableRevision;
79 USHORT usTableSize;
80 ULONG ulGoldenPPID;
81 ULONG ulGoldenRevision;
82 USHORT usFormatID;
83
84 ULONG ulPlatformCaps;
85
86 UCHAR ucThermalControllerType;
87
88 USHORT usSmallPowerLimit1;
89 USHORT usSmallPowerLimit2;
90 USHORT usBoostPowerLimit;
91 USHORT usODTurboPowerLimit;
92 USHORT usODPowerSavePowerLimit;
93 USHORT usSoftwareShutdownTemp;
94
95 ULONG PowerSavingClockMax [ATOM_VEGA12_PPCLOCK_COUNT];
96 ULONG PowerSavingClockMin [ATOM_VEGA12_PPCLOCK_COUNT];
97
98 ULONG ODSettingsMax [ATOM_VEGA12_ODSETTING_COUNT];
99 ULONG ODSettingsMin [ATOM_VEGA12_ODSETTING_COUNT];
100
101 USHORT usReserve[5];
102
103 PPTable_t smcPPTable;
104
105} ATOM_Vega12_POWERPLAYTABLE;
106
107#pragma pack(pop)
108
109#endif
diff --git a/drivers/gpu/drm/amd/powerplay/hwmgr/vega12_processpptables.c b/drivers/gpu/drm/amd/powerplay/hwmgr/vega12_processpptables.c
new file mode 100644
index 000000000000..e7d794980b84
--- /dev/null
+++ b/drivers/gpu/drm/amd/powerplay/hwmgr/vega12_processpptables.c
@@ -0,0 +1,430 @@
1/*
2 * Copyright 2017 Advanced Micro Devices, Inc.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice shall be included in
12 * all copies or substantial portions of the Software.
13 *
14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
17 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20 * OTHER DEALINGS IN THE SOFTWARE.
21 *
22 */
23#include <linux/module.h>
24#include <linux/slab.h>
25#include <linux/fb.h>
26
27#include "vega12/smu9_driver_if.h"
28#include "vega12_processpptables.h"
29#include "ppatomfwctrl.h"
30#include "atomfirmware.h"
31#include "pp_debug.h"
32#include "cgs_common.h"
33#include "vega12_pptable.h"
34
35static void set_hw_cap(struct pp_hwmgr *hwmgr, bool enable,
36 enum phm_platform_caps cap)
37{
38 if (enable)
39 phm_cap_set(hwmgr->platform_descriptor.platformCaps, cap);
40 else
41 phm_cap_unset(hwmgr->platform_descriptor.platformCaps, cap);
42}
43
44static const void *get_powerplay_table(struct pp_hwmgr *hwmgr)
45{
46 int index = GetIndexIntoMasterDataTable(powerplayinfo);
47
48 u16 size;
49 u8 frev, crev;
50 const void *table_address = hwmgr->soft_pp_table;
51
52 if (!table_address) {
53 table_address = (ATOM_Vega12_POWERPLAYTABLE *)
54 cgs_atom_get_data_table(hwmgr->device, index,
55 &size, &frev, &crev);
56
57 hwmgr->soft_pp_table = table_address; /*Cache the result in RAM.*/
58 hwmgr->soft_pp_table_size = size;
59 }
60
61 return table_address;
62}
63
64static int check_powerplay_tables(
65 struct pp_hwmgr *hwmgr,
66 const ATOM_Vega12_POWERPLAYTABLE *powerplay_table)
67{
68 PP_ASSERT_WITH_CODE((powerplay_table->sHeader.format_revision >=
69 ATOM_VEGA12_TABLE_REVISION_VEGA12),
70 "Unsupported PPTable format!", return -1);
71 PP_ASSERT_WITH_CODE(powerplay_table->sHeader.structuresize > 0,
72 "Invalid PowerPlay Table!", return -1);
73
74 return 0;
75}
76
77static int set_platform_caps(struct pp_hwmgr *hwmgr, uint32_t powerplay_caps)
78{
79 set_hw_cap(
80 hwmgr,
81 0 != (powerplay_caps & ATOM_VEGA12_PP_PLATFORM_CAP_POWERPLAY),
82 PHM_PlatformCaps_PowerPlaySupport);
83
84 set_hw_cap(
85 hwmgr,
86 0 != (powerplay_caps & ATOM_VEGA12_PP_PLATFORM_CAP_SBIOSPOWERSOURCE),
87 PHM_PlatformCaps_BiosPowerSourceControl);
88
89 set_hw_cap(
90 hwmgr,
91 0 != (powerplay_caps & ATOM_VEGA12_PP_PLATFORM_CAP_BACO),
92 PHM_PlatformCaps_BACO);
93
94 set_hw_cap(
95 hwmgr,
96 0 != (powerplay_caps & ATOM_VEGA12_PP_PLATFORM_CAP_BAMACO),
97 PHM_PlatformCaps_BAMACO);
98
99 return 0;
100}
101
102static int copy_clock_limits_array(
103 struct pp_hwmgr *hwmgr,
104 uint32_t **pptable_info_array,
105 const uint32_t *pptable_array)
106{
107 uint32_t array_size, i;
108 uint32_t *table;
109
110 array_size = sizeof(uint32_t) * ATOM_VEGA12_PPCLOCK_COUNT;
111
112 table = kzalloc(array_size, GFP_KERNEL);
113 if (NULL == table)
114 return -ENOMEM;
115
116 for (i = 0; i < ATOM_VEGA12_PPCLOCK_COUNT; i++)
117 table[i] = pptable_array[i];
118
119 *pptable_info_array = table;
120
121 return 0;
122}
123
124static int copy_overdrive_settings_limits_array(
125 struct pp_hwmgr *hwmgr,
126 uint32_t **pptable_info_array,
127 const uint32_t *pptable_array)
128{
129 uint32_t array_size, i;
130 uint32_t *table;
131
132 array_size = sizeof(uint32_t) * ATOM_VEGA12_ODSETTING_COUNT;
133
134 table = kzalloc(array_size, GFP_KERNEL);
135 if (NULL == table)
136 return -ENOMEM;
137
138 for (i = 0; i < ATOM_VEGA12_ODSETTING_COUNT; i++)
139 table[i] = pptable_array[i];
140
141 *pptable_info_array = table;
142
143 return 0;
144}
145
146static int append_vbios_pptable(struct pp_hwmgr *hwmgr, PPTable_t *ppsmc_pptable)
147{
148 struct pp_atomfwctrl_smc_dpm_parameters smc_dpm_table;
149
150 PP_ASSERT_WITH_CODE(
151 pp_atomfwctrl_get_smc_dpm_information(hwmgr, &smc_dpm_table) == 0,
152 "[appendVbiosPPTable] Failed to retrieve Smc Dpm Table from VBIOS!",
153 return -1);
154
155 ppsmc_pptable->Liquid1_I2C_address = smc_dpm_table.liquid1_i2c_address;
156 ppsmc_pptable->Liquid2_I2C_address = smc_dpm_table.liquid2_i2c_address;
157 ppsmc_pptable->Vr_I2C_address = smc_dpm_table.vr_i2c_address;
158 ppsmc_pptable->Plx_I2C_address = smc_dpm_table.plx_i2c_address;
159
160 ppsmc_pptable->Liquid_I2C_LineSCL = smc_dpm_table.liquid_i2c_linescl;
161 ppsmc_pptable->Liquid_I2C_LineSDA = smc_dpm_table.liquid_i2c_linesda;
162 ppsmc_pptable->Vr_I2C_LineSCL = smc_dpm_table.vr_i2c_linescl;
163 ppsmc_pptable->Vr_I2C_LineSDA = smc_dpm_table.vr_i2c_linesda;
164
165 ppsmc_pptable->Plx_I2C_LineSCL = smc_dpm_table.plx_i2c_linescl;
166 ppsmc_pptable->Plx_I2C_LineSDA = smc_dpm_table.plx_i2c_linesda;
167 ppsmc_pptable->VrSensorPresent = smc_dpm_table.vrsensorpresent;
168 ppsmc_pptable->LiquidSensorPresent = smc_dpm_table.liquidsensorpresent;
169
170 ppsmc_pptable->MaxVoltageStepGfx = smc_dpm_table.maxvoltagestepgfx;
171 ppsmc_pptable->MaxVoltageStepSoc = smc_dpm_table.maxvoltagestepsoc;
172
173 ppsmc_pptable->VddGfxVrMapping = smc_dpm_table.vddgfxvrmapping;
174 ppsmc_pptable->VddSocVrMapping = smc_dpm_table.vddsocvrmapping;
175 ppsmc_pptable->VddMem0VrMapping = smc_dpm_table.vddmem0vrmapping;
176 ppsmc_pptable->VddMem1VrMapping = smc_dpm_table.vddmem1vrmapping;
177
178 ppsmc_pptable->GfxUlvPhaseSheddingMask = smc_dpm_table.gfxulvphasesheddingmask;
179 ppsmc_pptable->SocUlvPhaseSheddingMask = smc_dpm_table.soculvphasesheddingmask;
180
181 ppsmc_pptable->GfxMaxCurrent = smc_dpm_table.gfxmaxcurrent;
182 ppsmc_pptable->GfxOffset = smc_dpm_table.gfxoffset;
183 ppsmc_pptable->Padding_TelemetryGfx = smc_dpm_table.padding_telemetrygfx;
184
185 ppsmc_pptable->SocMaxCurrent = smc_dpm_table.socmaxcurrent;
186 ppsmc_pptable->SocOffset = smc_dpm_table.socoffset;
187 ppsmc_pptable->Padding_TelemetrySoc = smc_dpm_table.padding_telemetrysoc;
188
189 ppsmc_pptable->Mem0MaxCurrent = smc_dpm_table.mem0maxcurrent;
190 ppsmc_pptable->Mem0Offset = smc_dpm_table.mem0offset;
191 ppsmc_pptable->Padding_TelemetryMem0 = smc_dpm_table.padding_telemetrymem0;
192
193 ppsmc_pptable->Mem1MaxCurrent = smc_dpm_table.mem1maxcurrent;
194 ppsmc_pptable->Mem1Offset = smc_dpm_table.mem1offset;
195 ppsmc_pptable->Padding_TelemetryMem1 = smc_dpm_table.padding_telemetrymem1;
196
197 ppsmc_pptable->AcDcGpio = smc_dpm_table.acdcgpio;
198 ppsmc_pptable->AcDcPolarity = smc_dpm_table.acdcpolarity;
199 ppsmc_pptable->VR0HotGpio = smc_dpm_table.vr0hotgpio;
200 ppsmc_pptable->VR0HotPolarity = smc_dpm_table.vr0hotpolarity;
201
202 ppsmc_pptable->VR1HotGpio = smc_dpm_table.vr1hotgpio;
203 ppsmc_pptable->VR1HotPolarity = smc_dpm_table.vr1hotpolarity;
204 ppsmc_pptable->Padding1 = smc_dpm_table.padding1;
205 ppsmc_pptable->Padding2 = smc_dpm_table.padding2;
206
207 ppsmc_pptable->LedPin0 = smc_dpm_table.ledpin0;
208 ppsmc_pptable->LedPin1 = smc_dpm_table.ledpin1;
209 ppsmc_pptable->LedPin2 = smc_dpm_table.ledpin2;
210
211 ppsmc_pptable->GfxclkSpreadEnabled = smc_dpm_table.gfxclkspreadenabled;
212 ppsmc_pptable->GfxclkSpreadPercent = smc_dpm_table.gfxclkspreadpercent;
213 ppsmc_pptable->GfxclkSpreadFreq = smc_dpm_table.gfxclkspreadfreq;
214
215 ppsmc_pptable->UclkSpreadEnabled = 0;
216 ppsmc_pptable->UclkSpreadPercent = smc_dpm_table.uclkspreadpercent;
217 ppsmc_pptable->UclkSpreadFreq = smc_dpm_table.uclkspreadfreq;
218
219 ppsmc_pptable->SocclkSpreadEnabled = 0;
220 ppsmc_pptable->SocclkSpreadPercent = smc_dpm_table.socclkspreadpercent;
221 ppsmc_pptable->SocclkSpreadFreq = smc_dpm_table.socclkspreadfreq;
222
223 return 0;
224}
225
226#define VEGA12_ENGINECLOCK_HARDMAX 198000
227static int init_powerplay_table_information(
228 struct pp_hwmgr *hwmgr,
229 const ATOM_Vega12_POWERPLAYTABLE *powerplay_table)
230{
231 struct phm_ppt_v3_information *pptable_information =
232 (struct phm_ppt_v3_information *)hwmgr->pptable;
233 uint32_t disable_power_control = 0;
234 int result;
235
236 hwmgr->thermal_controller.ucType = powerplay_table->ucThermalControllerType;
237 pptable_information->uc_thermal_controller_type = powerplay_table->ucThermalControllerType;
238
239 set_hw_cap(hwmgr,
240 ATOM_VEGA12_PP_THERMALCONTROLLER_NONE != hwmgr->thermal_controller.ucType,
241 PHM_PlatformCaps_ThermalController);
242
243 phm_cap_set(hwmgr->platform_descriptor.platformCaps, PHM_PlatformCaps_MicrocodeFanControl);
244
245 if (powerplay_table->ODSettingsMax[ATOM_VEGA12_ODSETTING_GFXCLKFMAX] > VEGA12_ENGINECLOCK_HARDMAX)
246 hwmgr->platform_descriptor.overdriveLimit.engineClock = VEGA12_ENGINECLOCK_HARDMAX;
247 else
248 hwmgr->platform_descriptor.overdriveLimit.engineClock = powerplay_table->ODSettingsMax[ATOM_VEGA12_ODSETTING_GFXCLKFMAX];
249 hwmgr->platform_descriptor.overdriveLimit.memoryClock = powerplay_table->ODSettingsMax[ATOM_VEGA12_ODSETTING_UCLKFMAX];
250
251 copy_overdrive_settings_limits_array(hwmgr, &pptable_information->od_settings_max, powerplay_table->ODSettingsMax);
252 copy_overdrive_settings_limits_array(hwmgr, &pptable_information->od_settings_min, powerplay_table->ODSettingsMin);
253
254 /* hwmgr->platformDescriptor.minOverdriveVDDC = 0;
255 hwmgr->platformDescriptor.maxOverdriveVDDC = 0;
256 hwmgr->platformDescriptor.overdriveVDDCStep = 0; */
257
258 if (hwmgr->platform_descriptor.overdriveLimit.engineClock > 0
259 && hwmgr->platform_descriptor.overdriveLimit.memoryClock > 0)
260 phm_cap_set(hwmgr->platform_descriptor.platformCaps, PHM_PlatformCaps_ACOverdriveSupport);
261
262 pptable_information->us_small_power_limit1 = powerplay_table->usSmallPowerLimit1;
263 pptable_information->us_small_power_limit2 = powerplay_table->usSmallPowerLimit2;
264 pptable_information->us_boost_power_limit = powerplay_table->usBoostPowerLimit;
265 pptable_information->us_od_turbo_power_limit = powerplay_table->usODTurboPowerLimit;
266 pptable_information->us_od_powersave_power_limit = powerplay_table->usODPowerSavePowerLimit;
267
268 pptable_information->us_software_shutdown_temp = powerplay_table->usSoftwareShutdownTemp;
269
270 hwmgr->platform_descriptor.TDPODLimit = (uint16_t)powerplay_table->ODSettingsMax[ATOM_VEGA12_ODSETTING_POWERPERCENTAGE];
271
272 disable_power_control = 0;
273 if (!disable_power_control) {
274 /* enable TDP overdrive (PowerControl) feature as well if supported */
275 if (hwmgr->platform_descriptor.TDPODLimit)
276 phm_cap_set(hwmgr->platform_descriptor.platformCaps,
277 PHM_PlatformCaps_PowerControl);
278 }
279
280 copy_clock_limits_array(hwmgr, &pptable_information->power_saving_clock_max, powerplay_table->PowerSavingClockMax);
281 copy_clock_limits_array(hwmgr, &pptable_information->power_saving_clock_min, powerplay_table->PowerSavingClockMin);
282
283 pptable_information->smc_pptable = (PPTable_t *)kmalloc(sizeof(PPTable_t), GFP_KERNEL);
284 if (pptable_information->smc_pptable == NULL)
285 return -ENOMEM;
286
287 memcpy(pptable_information->smc_pptable, &(powerplay_table->smcPPTable), sizeof(PPTable_t));
288
289 result = append_vbios_pptable(hwmgr, (pptable_information->smc_pptable));
290
291 return result;
292}
293
294int vega12_pp_tables_initialize(struct pp_hwmgr *hwmgr)
295{
296 int result = 0;
297 const ATOM_Vega12_POWERPLAYTABLE *powerplay_table;
298
299 hwmgr->pptable = kzalloc(sizeof(struct phm_ppt_v3_information), GFP_KERNEL);
300 PP_ASSERT_WITH_CODE((hwmgr->pptable != NULL),
301 "Failed to allocate hwmgr->pptable!", return -ENOMEM);
302
303 powerplay_table = get_powerplay_table(hwmgr);
304 PP_ASSERT_WITH_CODE((powerplay_table != NULL),
305 "Missing PowerPlay Table!", return -1);
306
307 result = check_powerplay_tables(hwmgr, powerplay_table);
308 PP_ASSERT_WITH_CODE((result == 0),
309 "check_powerplay_tables failed", return result);
310
311 result = set_platform_caps(hwmgr,
312 le32_to_cpu(powerplay_table->ulPlatformCaps));
313 PP_ASSERT_WITH_CODE((result == 0),
314 "set_platform_caps failed", return result);
315
316 result = init_powerplay_table_information(hwmgr, powerplay_table);
317 PP_ASSERT_WITH_CODE((result == 0),
318 "init_powerplay_table_information failed", return result);
319
320 return result;
321}
322
323static int vega12_pp_tables_uninitialize(struct pp_hwmgr *hwmgr)
324{
325 struct phm_ppt_v3_information *pp_table_info =
326 (struct phm_ppt_v3_information *)(hwmgr->pptable);
327
328 kfree(pp_table_info->power_saving_clock_max);
329 pp_table_info->power_saving_clock_max = NULL;
330
331 kfree(pp_table_info->power_saving_clock_min);
332 pp_table_info->power_saving_clock_min = NULL;
333
334 kfree(pp_table_info->od_settings_max);
335 pp_table_info->od_settings_max = NULL;
336
337 kfree(pp_table_info->od_settings_min);
338 pp_table_info->od_settings_min = NULL;
339
340 kfree(pp_table_info->smc_pptable);
341 pp_table_info->smc_pptable = NULL;
342
343 kfree(hwmgr->pptable);
344 hwmgr->pptable = NULL;
345
346 return 0;
347}
348
349const struct pp_table_func vega12_pptable_funcs = {
350 .pptable_init = vega12_pp_tables_initialize,
351 .pptable_fini = vega12_pp_tables_uninitialize,
352};
353
354#if 0
355static uint32_t make_classification_flags(struct pp_hwmgr *hwmgr,
356 uint16_t classification, uint16_t classification2)
357{
358 uint32_t result = 0;
359
360 if (classification & ATOM_PPLIB_CLASSIFICATION_BOOT)
361 result |= PP_StateClassificationFlag_Boot;
362
363 if (classification & ATOM_PPLIB_CLASSIFICATION_THERMAL)
364 result |= PP_StateClassificationFlag_Thermal;
365
366 if (classification & ATOM_PPLIB_CLASSIFICATION_LIMITEDPOWERSOURCE)
367 result |= PP_StateClassificationFlag_LimitedPowerSource;
368
369 if (classification & ATOM_PPLIB_CLASSIFICATION_REST)
370 result |= PP_StateClassificationFlag_Rest;
371
372 if (classification & ATOM_PPLIB_CLASSIFICATION_FORCED)
373 result |= PP_StateClassificationFlag_Forced;
374
375 if (classification & ATOM_PPLIB_CLASSIFICATION_ACPI)
376 result |= PP_StateClassificationFlag_ACPI;
377
378 if (classification2 & ATOM_PPLIB_CLASSIFICATION2_LIMITEDPOWERSOURCE_2)
379 result |= PP_StateClassificationFlag_LimitedPowerSource_2;
380
381 return result;
382}
383
384int vega12_get_powerplay_table_entry(struct pp_hwmgr *hwmgr,
385 uint32_t entry_index, struct pp_power_state *power_state,
386 int (*call_back_func)(struct pp_hwmgr *, void *,
387 struct pp_power_state *, void *, uint32_t))
388{
389 int result = 0;
390 const ATOM_Vega12_State_Array *state_arrays;
391 const ATOM_Vega12_State *state_entry;
392 const ATOM_Vega12_POWERPLAYTABLE *pp_table =
393 get_powerplay_table(hwmgr);
394
395 PP_ASSERT_WITH_CODE(pp_table, "Missing PowerPlay Table!",
396 return -1;);
397 power_state->classification.bios_index = entry_index;
398
399 if (pp_table->sHeader.format_revision >=
400 ATOM_Vega12_TABLE_REVISION_VEGA12) {
401 state_arrays = (ATOM_Vega12_State_Array *)
402 (((unsigned long)pp_table) +
403 le16_to_cpu(pp_table->usStateArrayOffset));
404
405 PP_ASSERT_WITH_CODE(pp_table->usStateArrayOffset > 0,
406 "Invalid PowerPlay Table State Array Offset.",
407 return -1);
408 PP_ASSERT_WITH_CODE(state_arrays->ucNumEntries > 0,
409 "Invalid PowerPlay Table State Array.",
410 return -1);
411 PP_ASSERT_WITH_CODE((entry_index <= state_arrays->ucNumEntries),
412 "Invalid PowerPlay Table State Array Entry.",
413 return -1);
414
415 state_entry = &(state_arrays->states[entry_index]);
416
417 result = call_back_func(hwmgr, (void *)state_entry, power_state,
418 (void *)pp_table,
419 make_classification_flags(hwmgr,
420 le16_to_cpu(state_entry->usClassification),
421 le16_to_cpu(state_entry->usClassification2)));
422 }
423
424 if (!result && (power_state->classification.flags &
425 PP_StateClassificationFlag_Boot))
426 result = hwmgr->hwmgr_func->patch_boot_state(hwmgr, &(power_state->hardware));
427
428 return result;
429}
430#endif
diff --git a/drivers/gpu/drm/amd/powerplay/hwmgr/vega12_processpptables.h b/drivers/gpu/drm/amd/powerplay/hwmgr/vega12_processpptables.h
new file mode 100644
index 000000000000..65652ae65929
--- /dev/null
+++ b/drivers/gpu/drm/amd/powerplay/hwmgr/vega12_processpptables.h
@@ -0,0 +1,58 @@
1/*
2 * Copyright 2017 Advanced Micro Devices, Inc.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice shall be included in
12 * all copies or substantial portions of the Software.
13 *
14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
17 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20 * OTHER DEALINGS IN THE SOFTWARE.
21 *
22 */
23
24#ifndef VEGA12_PROCESSPPTABLES_H
25#define VEGA12_PROCESSPPTABLES_H
26
27#include "hwmgr.h"
28
29enum Vega12_I2CLineID {
30 Vega12_I2CLineID_DDC1 = 0x90,
31 Vega12_I2CLineID_DDC2 = 0x91,
32 Vega12_I2CLineID_DDC3 = 0x92,
33 Vega12_I2CLineID_DDC4 = 0x93,
34 Vega12_I2CLineID_DDC5 = 0x94,
35 Vega12_I2CLineID_DDC6 = 0x95,
36 Vega12_I2CLineID_SCLSDA = 0x96,
37 Vega12_I2CLineID_DDCVGA = 0x97
38};
39
40#define Vega12_I2C_DDC1DATA 0
41#define Vega12_I2C_DDC1CLK 1
42#define Vega12_I2C_DDC2DATA 2
43#define Vega12_I2C_DDC2CLK 3
44#define Vega12_I2C_DDC3DATA 4
45#define Vega12_I2C_DDC3CLK 5
46#define Vega12_I2C_SDA 40
47#define Vega12_I2C_SCL 41
48#define Vega12_I2C_DDC4DATA 65
49#define Vega12_I2C_DDC4CLK 66
50#define Vega12_I2C_DDC5DATA 0x48
51#define Vega12_I2C_DDC5CLK 0x49
52#define Vega12_I2C_DDC6DATA 0x4a
53#define Vega12_I2C_DDC6CLK 0x4b
54#define Vega12_I2C_DDCVGADATA 0x4c
55#define Vega12_I2C_DDCVGACLK 0x4d
56
57extern const struct pp_table_func vega12_pptable_funcs;
58#endif
diff --git a/drivers/gpu/drm/amd/powerplay/hwmgr/vega12_thermal.c b/drivers/gpu/drm/amd/powerplay/hwmgr/vega12_thermal.c
new file mode 100644
index 000000000000..df0fa815cd6e
--- /dev/null
+++ b/drivers/gpu/drm/amd/powerplay/hwmgr/vega12_thermal.c
@@ -0,0 +1,324 @@
1/*
2 * Copyright 2017 Advanced Micro Devices, Inc.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice shall be included in
12 * all copies or substantial portions of the Software.
13 *
14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
17 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20 * OTHER DEALINGS IN THE SOFTWARE.
21 *
22 */
23
24#include "vega12_thermal.h"
25#include "vega12_hwmgr.h"
26#include "vega12_smumgr.h"
27#include "vega12_ppsmc.h"
28#include "vega12_inc.h"
29#include "pp_soc15.h"
30#include "pp_debug.h"
31
32static int vega12_get_current_rpm(struct pp_hwmgr *hwmgr, uint32_t *current_rpm)
33{
34 PP_ASSERT_WITH_CODE(!smum_send_msg_to_smc(hwmgr,
35 PPSMC_MSG_GetCurrentRpm),
36 "Attempt to get current RPM from SMC Failed!",
37 return -1);
38 PP_ASSERT_WITH_CODE(!vega12_read_arg_from_smc(hwmgr,
39 current_rpm),
40 "Attempt to read current RPM from SMC Failed!",
41 return -1);
42 return 0;
43}
44
45int vega12_fan_ctrl_get_fan_speed_info(struct pp_hwmgr *hwmgr,
46 struct phm_fan_speed_info *fan_speed_info)
47{
48 memset(fan_speed_info, 0, sizeof(*fan_speed_info));
49 fan_speed_info->supports_percent_read = false;
50 fan_speed_info->supports_percent_write = false;
51 fan_speed_info->supports_rpm_read = true;
52 fan_speed_info->supports_rpm_write = true;
53
54 return 0;
55}
56
57int vega12_fan_ctrl_get_fan_speed_rpm(struct pp_hwmgr *hwmgr, uint32_t *speed)
58{
59 *speed = 0;
60
61 return vega12_get_current_rpm(hwmgr, speed);
62}
63
64/**
65 * @fn vega12_enable_fan_control_feature
66 * @brief Enables the SMC Fan Control Feature.
67 *
68 * @param hwmgr - the address of the powerplay hardware manager.
69 * @return 0 on success. -1 otherwise.
70 */
71static int vega12_enable_fan_control_feature(struct pp_hwmgr *hwmgr)
72{
73#if 0
74 struct vega12_hwmgr *data = (struct vega12_hwmgr *)(hwmgr->backend);
75
76 if (data->smu_features[GNLD_FAN_CONTROL].supported) {
77 PP_ASSERT_WITH_CODE(!vega12_enable_smc_features(
78 hwmgr, true,
79 data->smu_features[GNLD_FAN_CONTROL].
80 smu_feature_bitmap),
81 "Attempt to Enable FAN CONTROL feature Failed!",
82 return -1);
83 data->smu_features[GNLD_FAN_CONTROL].enabled = true;
84 }
85#endif
86 return 0;
87}
88
89static int vega12_disable_fan_control_feature(struct pp_hwmgr *hwmgr)
90{
91#if 0
92 struct vega12_hwmgr *data = (struct vega12_hwmgr *)(hwmgr->backend);
93
94 if (data->smu_features[GNLD_FAN_CONTROL].supported) {
95 PP_ASSERT_WITH_CODE(!vega12_enable_smc_features(
96 hwmgr, false,
97 data->smu_features[GNLD_FAN_CONTROL].
98 smu_feature_bitmap),
99 "Attempt to Enable FAN CONTROL feature Failed!",
100 return -1);
101 data->smu_features[GNLD_FAN_CONTROL].enabled = false;
102 }
103#endif
104 return 0;
105}
106
107int vega12_fan_ctrl_start_smc_fan_control(struct pp_hwmgr *hwmgr)
108{
109 struct vega12_hwmgr *data = (struct vega12_hwmgr *)(hwmgr->backend);
110
111 if (data->smu_features[GNLD_FAN_CONTROL].supported)
112 PP_ASSERT_WITH_CODE(
113 !vega12_enable_fan_control_feature(hwmgr),
114 "Attempt to Enable SMC FAN CONTROL Feature Failed!",
115 return -1);
116
117 return 0;
118}
119
120
121int vega12_fan_ctrl_stop_smc_fan_control(struct pp_hwmgr *hwmgr)
122{
123 struct vega12_hwmgr *data = (struct vega12_hwmgr *)(hwmgr->backend);
124
125 if (data->smu_features[GNLD_FAN_CONTROL].supported)
126 PP_ASSERT_WITH_CODE(!vega12_disable_fan_control_feature(hwmgr),
127 "Attempt to Disable SMC FAN CONTROL Feature Failed!",
128 return -1);
129
130 return 0;
131}
132
133/**
134* Reset Fan Speed to default.
135* @param hwmgr the address of the powerplay hardware manager.
136* @exception Always succeeds.
137*/
138int vega12_fan_ctrl_reset_fan_speed_to_default(struct pp_hwmgr *hwmgr)
139{
140 return vega12_fan_ctrl_start_smc_fan_control(hwmgr);
141}
142
143/**
144* Reads the remote temperature from the SIslands thermal controller.
145*
146* @param hwmgr The address of the hardware manager.
147*/
148int vega12_thermal_get_temperature(struct pp_hwmgr *hwmgr)
149{
150 int temp = 0;
151 uint32_t reg;
152
153 reg = soc15_get_register_offset(THM_HWID, 0,
154 mmCG_MULT_THERMAL_STATUS_BASE_IDX, mmCG_MULT_THERMAL_STATUS);
155
156 temp = cgs_read_register(hwmgr->device, reg);
157
158 temp = (temp & CG_MULT_THERMAL_STATUS__CTF_TEMP_MASK) >>
159 CG_MULT_THERMAL_STATUS__CTF_TEMP__SHIFT;
160
161 temp = temp & 0x1ff;
162
163 temp *= PP_TEMPERATURE_UNITS_PER_CENTIGRADES;
164 return temp;
165}
166
167/**
168* Set the requested temperature range for high and low alert signals
169*
170* @param hwmgr The address of the hardware manager.
171* @param range Temperature range to be programmed for
172* high and low alert signals
173* @exception PP_Result_BadInput if the input data is not valid.
174*/
175static int vega12_thermal_set_temperature_range(struct pp_hwmgr *hwmgr,
176 struct PP_TemperatureRange *range)
177{
178 int low = VEGA12_THERMAL_MINIMUM_ALERT_TEMP *
179 PP_TEMPERATURE_UNITS_PER_CENTIGRADES;
180 int high = VEGA12_THERMAL_MAXIMUM_ALERT_TEMP *
181 PP_TEMPERATURE_UNITS_PER_CENTIGRADES;
182 uint32_t val, reg;
183
184 if (low < range->min)
185 low = range->min;
186 if (high > range->max)
187 high = range->max;
188
189 if (low > high)
190 return -EINVAL;
191
192 reg = soc15_get_register_offset(THM_HWID, 0,
193 mmTHM_THERMAL_INT_CTRL_BASE_IDX, mmTHM_THERMAL_INT_CTRL);
194
195 val = cgs_read_register(hwmgr->device, reg);
196
197 val = CGS_REG_SET_FIELD(val, THM_THERMAL_INT_CTRL, MAX_IH_CREDIT, 5);
198 val = CGS_REG_SET_FIELD(val, THM_THERMAL_INT_CTRL, THERM_IH_HW_ENA, 1);
199 val = CGS_REG_SET_FIELD(val, THM_THERMAL_INT_CTRL, DIG_THERM_INTH, (high / PP_TEMPERATURE_UNITS_PER_CENTIGRADES));
200 val = CGS_REG_SET_FIELD(val, THM_THERMAL_INT_CTRL, DIG_THERM_INTL, (low / PP_TEMPERATURE_UNITS_PER_CENTIGRADES));
201 val = val & (~THM_THERMAL_INT_CTRL__THERM_TRIGGER_MASK_MASK);
202
203 cgs_write_register(hwmgr->device, reg, val);
204
205 return 0;
206}
207
208/**
209* Enable thermal alerts on the RV770 thermal controller.
210*
211* @param hwmgr The address of the hardware manager.
212*/
213static int vega12_thermal_enable_alert(struct pp_hwmgr *hwmgr)
214{
215 uint32_t val = 0;
216 uint32_t reg;
217
218 val |= (1 << THM_THERMAL_INT_ENA__THERM_INTH_CLR__SHIFT);
219 val |= (1 << THM_THERMAL_INT_ENA__THERM_INTL_CLR__SHIFT);
220 val |= (1 << THM_THERMAL_INT_ENA__THERM_TRIGGER_CLR__SHIFT);
221
222 reg = soc15_get_register_offset(THM_HWID, 0, mmTHM_THERMAL_INT_ENA_BASE_IDX, mmTHM_THERMAL_INT_ENA);
223 cgs_write_register(hwmgr->device, reg, val);
224
225 return 0;
226}
227
228/**
229* Disable thermal alerts on the RV770 thermal controller.
230* @param hwmgr The address of the hardware manager.
231*/
232int vega12_thermal_disable_alert(struct pp_hwmgr *hwmgr)
233{
234 uint32_t reg;
235
236 reg = soc15_get_register_offset(THM_HWID, 0, mmTHM_THERMAL_INT_ENA_BASE_IDX, mmTHM_THERMAL_INT_ENA);
237 cgs_write_register(hwmgr->device, reg, 0);
238
239 return 0;
240}
241
242/**
243* Uninitialize the thermal controller.
244* Currently just disables alerts.
245* @param hwmgr The address of the hardware manager.
246*/
247int vega12_thermal_stop_thermal_controller(struct pp_hwmgr *hwmgr)
248{
249 int result = vega12_thermal_disable_alert(hwmgr);
250
251 return result;
252}
253
254/**
255* Set up the fan table to control the fan using the SMC.
256* @param hwmgr the address of the powerplay hardware manager.
257* @param pInput the pointer to input data
258* @param pOutput the pointer to output data
259* @param pStorage the pointer to temporary storage
260* @param Result the last failure code
261* @return result from set temperature range routine
262*/
263int vega12_thermal_setup_fan_table(struct pp_hwmgr *hwmgr)
264{
265 int ret;
266 struct vega12_hwmgr *data = (struct vega12_hwmgr *)(hwmgr->backend);
267 PPTable_t *table = &(data->smc_state_table.pp_table);
268
269 ret = smum_send_msg_to_smc_with_parameter(hwmgr,
270 PPSMC_MSG_SetFanTemperatureTarget,
271 (uint32_t)table->FanTargetTemperature);
272
273 return ret;
274}
275
276/**
277* Start the fan control on the SMC.
278* @param hwmgr the address of the powerplay hardware manager.
279* @param pInput the pointer to input data
280* @param pOutput the pointer to output data
281* @param pStorage the pointer to temporary storage
282* @param Result the last failure code
283* @return result from set temperature range routine
284*/
285int vega12_thermal_start_smc_fan_control(struct pp_hwmgr *hwmgr)
286{
287 /* If the fantable setup has failed we could have disabled
288 * PHM_PlatformCaps_MicrocodeFanControl even after
289 * this function was included in the table.
290 * Make sure that we still think controlling the fan is OK.
291 */
292 if (PP_CAP(PHM_PlatformCaps_MicrocodeFanControl))
293 vega12_fan_ctrl_start_smc_fan_control(hwmgr);
294
295 return 0;
296}
297
298
299int vega12_start_thermal_controller(struct pp_hwmgr *hwmgr,
300 struct PP_TemperatureRange *range)
301{
302 int ret = 0;
303
304 if (range == NULL)
305 return -EINVAL;
306
307 ret = vega12_thermal_set_temperature_range(hwmgr, range);
308 if (ret)
309 return -EINVAL;
310
311 vega12_thermal_enable_alert(hwmgr);
312 /* We should restrict performance levels to low before we halt the SMC.
313 * On the other hand we are still in boot state when we do this
314 * so it would be pointless.
315 * If this assumption changes we have to revisit this table.
316 */
317 ret = vega12_thermal_setup_fan_table(hwmgr);
318 if (ret)
319 return -EINVAL;
320
321 vega12_thermal_start_smc_fan_control(hwmgr);
322
323 return 0;
324};
diff --git a/drivers/gpu/drm/amd/powerplay/hwmgr/vega12_thermal.h b/drivers/gpu/drm/amd/powerplay/hwmgr/vega12_thermal.h
new file mode 100644
index 000000000000..0d8ed039ab12
--- /dev/null
+++ b/drivers/gpu/drm/amd/powerplay/hwmgr/vega12_thermal.h
@@ -0,0 +1,66 @@
1/*
2 * Copyright 2017 Advanced Micro Devices, Inc.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice shall be included in
12 * all copies or substantial portions of the Software.
13 *
14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
17 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20 * OTHER DEALINGS IN THE SOFTWARE.
21 *
22 */
23
24#ifndef VEGA12_THERMAL_H
25#define VEGA12_THERMAL_H
26
27#include "hwmgr.h"
28
29struct vega12_temperature {
30 uint16_t edge_temp;
31 uint16_t hot_spot_temp;
32 uint16_t hbm_temp;
33 uint16_t vr_soc_temp;
34 uint16_t vr_mem_temp;
35 uint16_t liquid1_temp;
36 uint16_t liquid2_temp;
37 uint16_t plx_temp;
38};
39
40#define VEGA12_THERMAL_HIGH_ALERT_MASK 0x1
41#define VEGA12_THERMAL_LOW_ALERT_MASK 0x2
42
43#define VEGA12_THERMAL_MINIMUM_TEMP_READING -256
44#define VEGA12_THERMAL_MAXIMUM_TEMP_READING 255
45
46#define VEGA12_THERMAL_MINIMUM_ALERT_TEMP 0
47#define VEGA12_THERMAL_MAXIMUM_ALERT_TEMP 255
48
49#define FDO_PWM_MODE_STATIC 1
50#define FDO_PWM_MODE_STATIC_RPM 5
51
52extern int vega12_thermal_get_temperature(struct pp_hwmgr *hwmgr);
53extern int vega12_thermal_stop_thermal_controller(struct pp_hwmgr *hwmgr);
54extern int vega12_fan_ctrl_get_fan_speed_info(struct pp_hwmgr *hwmgr,
55 struct phm_fan_speed_info *fan_speed_info);
56extern int vega12_fan_ctrl_reset_fan_speed_to_default(struct pp_hwmgr *hwmgr);
57extern int vega12_fan_ctrl_get_fan_speed_rpm(struct pp_hwmgr *hwmgr,
58 uint32_t *speed);
59extern int vega12_fan_ctrl_stop_smc_fan_control(struct pp_hwmgr *hwmgr);
60extern int vega12_thermal_disable_alert(struct pp_hwmgr *hwmgr);
61extern int vega12_fan_ctrl_start_smc_fan_control(struct pp_hwmgr *hwmgr);
62extern int vega12_start_thermal_controller(struct pp_hwmgr *hwmgr,
63 struct PP_TemperatureRange *range);
64
65#endif
66
diff --git a/drivers/gpu/drm/amd/powerplay/inc/hardwaremanager.h b/drivers/gpu/drm/amd/powerplay/inc/hardwaremanager.h
index b366a5bd2d81..8b78bbecd1bc 100644
--- a/drivers/gpu/drm/amd/powerplay/inc/hardwaremanager.h
+++ b/drivers/gpu/drm/amd/powerplay/inc/hardwaremanager.h
@@ -232,6 +232,20 @@ enum phm_platform_caps {
232 PHM_PlatformCaps_UVDClientMCTuning, 232 PHM_PlatformCaps_UVDClientMCTuning,
233 PHM_PlatformCaps_ODNinACSupport, 233 PHM_PlatformCaps_ODNinACSupport,
234 PHM_PlatformCaps_ODNinDCSupport, 234 PHM_PlatformCaps_ODNinDCSupport,
235 PHM_PlatformCaps_UMDPState,
236 PHM_PlatformCaps_AutoWattmanSupport,
237 PHM_PlatformCaps_AutoWattmanEnable_CCCState,
238 PHM_PlatformCaps_FreeSyncActive,
239 PHM_PlatformCaps_EnableShadowPstate,
240 PHM_PlatformCaps_customThermalManagement,
241 PHM_PlatformCaps_staticFanControl,
242 PHM_PlatformCaps_Virtual_System,
243 PHM_PlatformCaps_LowestUclkReservedForUlv,
244 PHM_PlatformCaps_EnableBoostState,
245 PHM_PlatformCaps_AVFSSupport,
246 PHM_PlatformCaps_ThermalPolicyDelay,
247 PHM_PlatformCaps_CustomFanControlSupport,
248 PHM_PlatformCaps_BAMACO,
235 PHM_PlatformCaps_Max 249 PHM_PlatformCaps_Max
236}; 250};
237 251
@@ -403,7 +417,7 @@ extern int phm_apply_state_adjust_rules(struct pp_hwmgr *hwmgr,
403extern int phm_force_dpm_levels(struct pp_hwmgr *hwmgr, enum amd_dpm_forced_level level); 417extern int phm_force_dpm_levels(struct pp_hwmgr *hwmgr, enum amd_dpm_forced_level level);
404extern int phm_display_configuration_changed(struct pp_hwmgr *hwmgr); 418extern int phm_display_configuration_changed(struct pp_hwmgr *hwmgr);
405extern int phm_notify_smc_display_config_after_ps_adjustment(struct pp_hwmgr *hwmgr); 419extern int phm_notify_smc_display_config_after_ps_adjustment(struct pp_hwmgr *hwmgr);
406extern int phm_register_thermal_interrupt(struct pp_hwmgr *hwmgr, const void *info); 420extern int phm_register_irq_handlers(struct pp_hwmgr *hwmgr);
407extern int phm_start_thermal_controller(struct pp_hwmgr *hwmgr); 421extern int phm_start_thermal_controller(struct pp_hwmgr *hwmgr);
408extern int phm_stop_thermal_controller(struct pp_hwmgr *hwmgr); 422extern int phm_stop_thermal_controller(struct pp_hwmgr *hwmgr);
409extern bool phm_check_smc_update_required_for_display_configuration(struct pp_hwmgr *hwmgr); 423extern bool phm_check_smc_update_required_for_display_configuration(struct pp_hwmgr *hwmgr);
diff --git a/drivers/gpu/drm/amd/powerplay/inc/hwmgr.h b/drivers/gpu/drm/amd/powerplay/inc/hwmgr.h
index 85b46ad68546..17f811d181c8 100644
--- a/drivers/gpu/drm/amd/powerplay/inc/hwmgr.h
+++ b/drivers/gpu/drm/amd/powerplay/inc/hwmgr.h
@@ -39,9 +39,6 @@ struct pp_atomctrl_voltage_table;
39 39
40#define VOLTAGE_SCALE 4 40#define VOLTAGE_SCALE 4
41 41
42uint8_t convert_to_vid(uint16_t vddc);
43uint16_t convert_to_vddc(uint8_t vid);
44
45enum DISPLAY_GAP { 42enum DISPLAY_GAP {
46 DISPLAY_GAP_VBLANK_OR_WM = 0, /* Wait for vblank or MCHG watermark. */ 43 DISPLAY_GAP_VBLANK_OR_WM = 0, /* Wait for vblank or MCHG watermark. */
47 DISPLAY_GAP_VBLANK = 1, /* Wait for vblank. */ 44 DISPLAY_GAP_VBLANK = 1, /* Wait for vblank. */
@@ -287,8 +284,7 @@ struct pp_hwmgr_func {
287 int (*get_fan_speed_rpm)(struct pp_hwmgr *hwmgr, uint32_t *speed); 284 int (*get_fan_speed_rpm)(struct pp_hwmgr *hwmgr, uint32_t *speed);
288 int (*reset_fan_speed_to_default)(struct pp_hwmgr *hwmgr); 285 int (*reset_fan_speed_to_default)(struct pp_hwmgr *hwmgr);
289 int (*uninitialize_thermal_controller)(struct pp_hwmgr *hwmgr); 286 int (*uninitialize_thermal_controller)(struct pp_hwmgr *hwmgr);
290 int (*register_internal_thermal_interrupt)(struct pp_hwmgr *hwmgr, 287 int (*register_irq_handlers)(struct pp_hwmgr *hwmgr);
291 const void *thermal_interrupt_info);
292 bool (*check_smc_update_required_for_display_configuration)(struct pp_hwmgr *hwmgr); 288 bool (*check_smc_update_required_for_display_configuration)(struct pp_hwmgr *hwmgr);
293 int (*check_states_equal)(struct pp_hwmgr *hwmgr, 289 int (*check_states_equal)(struct pp_hwmgr *hwmgr,
294 const struct pp_hw_power_state *pstate1, 290 const struct pp_hw_power_state *pstate1,
@@ -585,6 +581,27 @@ struct phm_ppt_v2_information {
585 uint8_t uc_dcef_dpm_voltage_mode; 581 uint8_t uc_dcef_dpm_voltage_mode;
586}; 582};
587 583
584struct phm_ppt_v3_information
585{
586 uint8_t uc_thermal_controller_type;
587
588 uint16_t us_small_power_limit1;
589 uint16_t us_small_power_limit2;
590 uint16_t us_boost_power_limit;
591
592 uint16_t us_od_turbo_power_limit;
593 uint16_t us_od_powersave_power_limit;
594 uint16_t us_software_shutdown_temp;
595
596 uint32_t *power_saving_clock_max;
597 uint32_t *power_saving_clock_min;
598
599 uint32_t *od_settings_max;
600 uint32_t *od_settings_min;
601
602 void *smc_pptable;
603};
604
588struct phm_dynamic_state_info { 605struct phm_dynamic_state_info {
589 struct phm_clock_voltage_dependency_table *vddc_dependency_on_sclk; 606 struct phm_clock_voltage_dependency_table *vddc_dependency_on_sclk;
590 struct phm_clock_voltage_dependency_table *vddci_dependency_on_mclk; 607 struct phm_clock_voltage_dependency_table *vddci_dependency_on_mclk;
@@ -764,17 +781,12 @@ struct pp_hwmgr {
764 uint32_t workload_setting[Workload_Policy_Max]; 781 uint32_t workload_setting[Workload_Policy_Max];
765}; 782};
766 783
767struct cgs_irq_src_funcs { 784int hwmgr_early_init(struct pp_hwmgr *hwmgr);
768 cgs_irq_source_set_func_t set; 785int hwmgr_hw_init(struct pp_hwmgr *hwmgr);
769 cgs_irq_handler_func_t handler; 786int hwmgr_hw_fini(struct pp_hwmgr *hwmgr);
770}; 787int hwmgr_hw_suspend(struct pp_hwmgr *hwmgr);
771 788int hwmgr_hw_resume(struct pp_hwmgr *hwmgr);
772extern int hwmgr_early_init(struct pp_hwmgr *hwmgr); 789int hwmgr_handle_task(struct pp_hwmgr *hwmgr,
773extern int hwmgr_hw_init(struct pp_hwmgr *hwmgr);
774extern int hwmgr_hw_fini(struct pp_hwmgr *hwmgr);
775extern int hwmgr_hw_suspend(struct pp_hwmgr *hwmgr);
776extern int hwmgr_hw_resume(struct pp_hwmgr *hwmgr);
777extern int hwmgr_handle_task(struct pp_hwmgr *hwmgr,
778 enum amd_pp_task task_id, 790 enum amd_pp_task task_id,
779 enum amd_pm_state_type *user_state); 791 enum amd_pm_state_type *user_state);
780 792
diff --git a/drivers/gpu/drm/amd/powerplay/inc/smumgr.h b/drivers/gpu/drm/amd/powerplay/inc/smumgr.h
index fc3a2a533586..6c22ed9249bf 100644
--- a/drivers/gpu/drm/amd/powerplay/inc/smumgr.h
+++ b/drivers/gpu/drm/amd/powerplay/inc/smumgr.h
@@ -69,6 +69,14 @@ enum SMU_MAC_DEFINITION {
69 SMU_UVD_MCLK_HANDSHAKE_DISABLE, 69 SMU_UVD_MCLK_HANDSHAKE_DISABLE,
70}; 70};
71 71
72enum SMU9_TABLE_ID {
73 PPTABLE = 0,
74 WMTABLE,
75 AVFSTABLE,
76 TOOLSTABLE,
77 AVFSFUSETABLE
78};
79
72enum SMU10_TABLE_ID { 80enum SMU10_TABLE_ID {
73 SMU10_WMTABLE = 0, 81 SMU10_WMTABLE = 0,
74 SMU10_CLOCKTABLE, 82 SMU10_CLOCKTABLE,
diff --git a/drivers/gpu/drm/amd/powerplay/inc/vega12/smu9_driver_if.h b/drivers/gpu/drm/amd/powerplay/inc/vega12/smu9_driver_if.h
new file mode 100644
index 000000000000..cd2e503a87da
--- /dev/null
+++ b/drivers/gpu/drm/amd/powerplay/inc/vega12/smu9_driver_if.h
@@ -0,0 +1,758 @@
1/*
2 * Copyright 2017 Advanced Micro Devices, Inc.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice shall be included in
12 * all copies or substantial portions of the Software.
13 *
14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
17 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20 * OTHER DEALINGS IN THE SOFTWARE.
21 *
22 */
23
24#ifndef VEGA12_SMU9_DRIVER_IF_H
25#define VEGA12_SMU9_DRIVER_IF_H
26
27/**** IMPORTANT ***
28 * SMU TEAM: Always increment the interface version if
29 * any structure is changed in this file
30 */
31#define SMU9_DRIVER_IF_VERSION 0x10
32
33#define PPTABLE_V12_SMU_VERSION 1
34
35#define NUM_GFXCLK_DPM_LEVELS 16
36#define NUM_VCLK_DPM_LEVELS 8
37#define NUM_DCLK_DPM_LEVELS 8
38#define NUM_ECLK_DPM_LEVELS 8
39#define NUM_MP0CLK_DPM_LEVELS 2
40#define NUM_UCLK_DPM_LEVELS 4
41#define NUM_SOCCLK_DPM_LEVELS 8
42#define NUM_DCEFCLK_DPM_LEVELS 8
43#define NUM_DISPCLK_DPM_LEVELS 8
44#define NUM_PIXCLK_DPM_LEVELS 8
45#define NUM_PHYCLK_DPM_LEVELS 8
46#define NUM_LINK_LEVELS 2
47
48#define MAX_GFXCLK_DPM_LEVEL (NUM_GFXCLK_DPM_LEVELS - 1)
49#define MAX_VCLK_DPM_LEVEL (NUM_VCLK_DPM_LEVELS - 1)
50#define MAX_DCLK_DPM_LEVEL (NUM_DCLK_DPM_LEVELS - 1)
51#define MAX_ECLK_DPM_LEVEL (NUM_ECLK_DPM_LEVELS - 1)
52#define MAX_MP0CLK_DPM_LEVEL (NUM_MP0CLK_DPM_LEVELS - 1)
53#define MAX_UCLK_DPM_LEVEL (NUM_UCLK_DPM_LEVELS - 1)
54#define MAX_SOCCLK_DPM_LEVEL (NUM_SOCCLK_DPM_LEVELS - 1)
55#define MAX_DCEFCLK_DPM_LEVEL (NUM_DCEFCLK_DPM_LEVELS - 1)
56#define MAX_DISPCLK_DPM_LEVEL (NUM_DISPCLK_DPM_LEVELS - 1)
57#define MAX_PIXCLK_DPM_LEVEL (NUM_PIXCLK_DPM_LEVELS - 1)
58#define MAX_PHYCLK_DPM_LEVEL (NUM_PHYCLK_DPM_LEVELS - 1)
59#define MAX_LINK_LEVEL (NUM_LINK_LEVELS - 1)
60
61
62#define PPSMC_GeminiModeNone 0
63#define PPSMC_GeminiModeMaster 1
64#define PPSMC_GeminiModeSlave 2
65
66
67#define FEATURE_DPM_PREFETCHER_BIT 0
68#define FEATURE_DPM_GFXCLK_BIT 1
69#define FEATURE_DPM_UCLK_BIT 2
70#define FEATURE_DPM_SOCCLK_BIT 3
71#define FEATURE_DPM_UVD_BIT 4
72#define FEATURE_DPM_VCE_BIT 5
73#define FEATURE_ULV_BIT 6
74#define FEATURE_DPM_MP0CLK_BIT 7
75#define FEATURE_DPM_LINK_BIT 8
76#define FEATURE_DPM_DCEFCLK_BIT 9
77#define FEATURE_DS_GFXCLK_BIT 10
78#define FEATURE_DS_SOCCLK_BIT 11
79#define FEATURE_DS_LCLK_BIT 12
80#define FEATURE_PPT_BIT 13
81#define FEATURE_TDC_BIT 14
82#define FEATURE_THERMAL_BIT 15
83#define FEATURE_GFX_PER_CU_CG_BIT 16
84#define FEATURE_RM_BIT 17
85#define FEATURE_DS_DCEFCLK_BIT 18
86#define FEATURE_ACDC_BIT 19
87#define FEATURE_VR0HOT_BIT 20
88#define FEATURE_VR1HOT_BIT 21
89#define FEATURE_FW_CTF_BIT 22
90#define FEATURE_LED_DISPLAY_BIT 23
91#define FEATURE_FAN_CONTROL_BIT 24
92#define FEATURE_GFX_EDC_BIT 25
93#define FEATURE_GFXOFF_BIT 26
94#define FEATURE_CG_BIT 27
95#define FEATURE_ACG_BIT 28
96#define FEATURE_SPARE_29_BIT 29
97#define FEATURE_SPARE_30_BIT 30
98#define FEATURE_SPARE_31_BIT 31
99
100#define NUM_FEATURES 32
101
102#define FEATURE_DPM_PREFETCHER_MASK (1 << FEATURE_DPM_PREFETCHER_BIT )
103#define FEATURE_DPM_GFXCLK_MASK (1 << FEATURE_DPM_GFXCLK_BIT )
104#define FEATURE_DPM_UCLK_MASK (1 << FEATURE_DPM_UCLK_BIT )
105#define FEATURE_DPM_SOCCLK_MASK (1 << FEATURE_DPM_SOCCLK_BIT )
106#define FEATURE_DPM_UVD_MASK (1 << FEATURE_DPM_UVD_BIT )
107#define FEATURE_DPM_VCE_MASK (1 << FEATURE_DPM_VCE_BIT )
108#define FEATURE_ULV_MASK (1 << FEATURE_ULV_BIT )
109#define FEATURE_DPM_MP0CLK_MASK (1 << FEATURE_DPM_MP0CLK_BIT )
110#define FEATURE_DPM_LINK_MASK (1 << FEATURE_DPM_LINK_BIT )
111#define FEATURE_DPM_DCEFCLK_MASK (1 << FEATURE_DPM_DCEFCLK_BIT )
112#define FEATURE_DS_GFXCLK_MASK (1 << FEATURE_DS_GFXCLK_BIT )
113#define FEATURE_DS_SOCCLK_MASK (1 << FEATURE_DS_SOCCLK_BIT )
114#define FEATURE_DS_LCLK_MASK (1 << FEATURE_DS_LCLK_BIT )
115#define FEATURE_PPT_MASK (1 << FEATURE_PPT_BIT )
116#define FEATURE_TDC_MASK (1 << FEATURE_TDC_BIT )
117#define FEATURE_THERMAL_MASK (1 << FEATURE_THERMAL_BIT )
118#define FEATURE_GFX_PER_CU_CG_MASK (1 << FEATURE_GFX_PER_CU_CG_BIT )
119#define FEATURE_RM_MASK (1 << FEATURE_RM_BIT )
120#define FEATURE_DS_DCEFCLK_MASK (1 << FEATURE_DS_DCEFCLK_BIT )
121#define FEATURE_ACDC_MASK (1 << FEATURE_ACDC_BIT )
122#define FEATURE_VR0HOT_MASK (1 << FEATURE_VR0HOT_BIT )
123#define FEATURE_VR1HOT_MASK (1 << FEATURE_VR1HOT_BIT )
124#define FEATURE_FW_CTF_MASK (1 << FEATURE_FW_CTF_BIT )
125#define FEATURE_LED_DISPLAY_MASK (1 << FEATURE_LED_DISPLAY_BIT )
126#define FEATURE_FAN_CONTROL_MASK (1 << FEATURE_FAN_CONTROL_BIT )
127#define FEATURE_GFX_EDC_MASK (1 << FEATURE_GFX_EDC_BIT )
128#define FEATURE_GFXOFF_MASK (1 << FEATURE_GFXOFF_BIT )
129#define FEATURE_CG_MASK (1 << FEATURE_CG_BIT )
130#define FEATURE_ACG_MASK (1 << FEATURE_ACG_BIT )
131#define FEATURE_SPARE_29_MASK (1 << FEATURE_SPARE_29_BIT )
132#define FEATURE_SPARE_30_MASK (1 << FEATURE_SPARE_30_BIT )
133#define FEATURE_SPARE_31_MASK (1 << FEATURE_SPARE_31_BIT )
134
135
136#define DPM_OVERRIDE_DISABLE_SOCCLK_PID 0x00000001
137#define DPM_OVERRIDE_DISABLE_UCLK_PID 0x00000002
138#define DPM_OVERRIDE_ENABLE_VOLT_LINK_UVD_SOCCLK 0x00000004
139#define DPM_OVERRIDE_ENABLE_VOLT_LINK_UVD_UCLK 0x00000008
140#define DPM_OVERRIDE_ENABLE_FREQ_LINK_VCLK_SOCCLK 0x00000010
141#define DPM_OVERRIDE_ENABLE_FREQ_LINK_VCLK_UCLK 0x00000020
142#define DPM_OVERRIDE_ENABLE_FREQ_LINK_DCLK_SOCCLK 0x00000040
143#define DPM_OVERRIDE_ENABLE_FREQ_LINK_DCLK_UCLK 0x00000080
144#define DPM_OVERRIDE_ENABLE_VOLT_LINK_VCE_SOCCLK 0x00000100
145#define DPM_OVERRIDE_ENABLE_VOLT_LINK_VCE_UCLK 0x00000200
146#define DPM_OVERRIDE_ENABLE_FREQ_LINK_ECLK_SOCCLK 0x00000400
147#define DPM_OVERRIDE_ENABLE_FREQ_LINK_ECLK_UCLK 0x00000800
148#define DPM_OVERRIDE_ENABLE_FREQ_LINK_GFXCLK_SOCCLK 0x00001000
149#define DPM_OVERRIDE_ENABLE_FREQ_LINK_GFXCLK_UCLK 0x00002000
150#define DPM_OVERRIDE_ENABLE_GFXOFF_GFXCLK_SWITCH 0x00004000
151#define DPM_OVERRIDE_ENABLE_GFXOFF_SOCCLK_SWITCH 0x00008000
152#define DPM_OVERRIDE_ENABLE_GFXOFF_UCLK_SWITCH 0x00010000
153
154
155#define VR_MAPPING_VR_SELECT_MASK 0x01
156#define VR_MAPPING_VR_SELECT_SHIFT 0x00
157
158#define VR_MAPPING_PLANE_SELECT_MASK 0x02
159#define VR_MAPPING_PLANE_SELECT_SHIFT 0x01
160
161
162#define PSI_SEL_VR0_PLANE0_PSI0 0x01
163#define PSI_SEL_VR0_PLANE0_PSI1 0x02
164#define PSI_SEL_VR0_PLANE1_PSI0 0x04
165#define PSI_SEL_VR0_PLANE1_PSI1 0x08
166#define PSI_SEL_VR1_PLANE0_PSI0 0x10
167#define PSI_SEL_VR1_PLANE0_PSI1 0x20
168#define PSI_SEL_VR1_PLANE1_PSI0 0x40
169#define PSI_SEL_VR1_PLANE1_PSI1 0x80
170
171
172#define THROTTLER_STATUS_PADDING_BIT 0
173#define THROTTLER_STATUS_TEMP_EDGE_BIT 1
174#define THROTTLER_STATUS_TEMP_HOTSPOT_BIT 2
175#define THROTTLER_STATUS_TEMP_HBM_BIT 3
176#define THROTTLER_STATUS_TEMP_VR_GFX_BIT 4
177#define THROTTLER_STATUS_TEMP_VR_MEM_BIT 5
178#define THROTTLER_STATUS_TEMP_LIQUID_BIT 6
179#define THROTTLER_STATUS_TEMP_PLX_BIT 7
180#define THROTTLER_STATUS_TEMP_SKIN_BIT 8
181#define THROTTLER_STATUS_TDC_GFX_BIT 9
182#define THROTTLER_STATUS_TDC_SOC_BIT 10
183#define THROTTLER_STATUS_PPT_BIT 11
184#define THROTTLER_STATUS_FIT_BIT 12
185#define THROTTLER_STATUS_PPM_BIT 13
186
187
188#define TABLE_TRANSFER_OK 0x0
189#define TABLE_TRANSFER_FAILED 0xFF
190
191
192#define WORKLOAD_DEFAULT_BIT 0
193#define WORKLOAD_PPLIB_FULL_SCREEN_3D_BIT 1
194#define WORKLOAD_PPLIB_POWER_SAVING_BIT 2
195#define WORKLOAD_PPLIB_VIDEO_BIT 3
196#define WORKLOAD_PPLIB_VR_BIT 4
197#define WORKLOAD_PPLIB_COMPUTE_BIT 5
198#define WORKLOAD_PPLIB_CUSTOM_BIT 6
199#define WORKLOAD_PPLIB_COUNT 7
200
201typedef struct {
202 uint32_t a;
203 uint32_t b;
204 uint32_t c;
205} QuadraticInt_t;
206
207typedef struct {
208 uint32_t m;
209 uint32_t b;
210} LinearInt_t;
211
212typedef struct {
213 uint32_t a;
214 uint32_t b;
215 uint32_t c;
216} DroopInt_t;
217
218typedef enum {
219 PPCLK_GFXCLK,
220 PPCLK_VCLK,
221 PPCLK_DCLK,
222 PPCLK_ECLK,
223 PPCLK_SOCCLK,
224 PPCLK_UCLK,
225 PPCLK_DCEFCLK,
226 PPCLK_DISPCLK,
227 PPCLK_PIXCLK,
228 PPCLK_PHYCLK,
229 PPCLK_COUNT,
230} PPCLK_e;
231
232enum {
233 VOLTAGE_MODE_AVFS,
234 VOLTAGE_MODE_AVFS_SS,
235 VOLTAGE_MODE_SS,
236 VOLTAGE_MODE_COUNT,
237};
238
239typedef struct {
240 uint8_t VoltageMode;
241 uint8_t SnapToDiscrete;
242 uint8_t NumDiscreteLevels;
243 uint8_t padding;
244 LinearInt_t ConversionToAvfsClk;
245 QuadraticInt_t SsCurve;
246} DpmDescriptor_t;
247
248typedef struct {
249 uint32_t Version;
250
251
252 uint32_t FeaturesToRun[2];
253
254
255 uint16_t SocketPowerLimitAc0;
256 uint16_t SocketPowerLimitAc0Tau;
257 uint16_t SocketPowerLimitAc1;
258 uint16_t SocketPowerLimitAc1Tau;
259 uint16_t SocketPowerLimitAc2;
260 uint16_t SocketPowerLimitAc2Tau;
261 uint16_t SocketPowerLimitAc3;
262 uint16_t SocketPowerLimitAc3Tau;
263 uint16_t SocketPowerLimitDc;
264 uint16_t SocketPowerLimitDcTau;
265 uint16_t TdcLimitSoc;
266 uint16_t TdcLimitSocTau;
267 uint16_t TdcLimitGfx;
268 uint16_t TdcLimitGfxTau;
269
270 uint16_t TedgeLimit;
271 uint16_t ThotspotLimit;
272 uint16_t ThbmLimit;
273 uint16_t Tvr_gfxLimit;
274 uint16_t Tvr_memLimit;
275 uint16_t Tliquid1Limit;
276 uint16_t Tliquid2Limit;
277 uint16_t TplxLimit;
278 uint32_t FitLimit;
279
280 uint16_t PpmPowerLimit;
281 uint16_t PpmTemperatureThreshold;
282
283 uint8_t MemoryOnPackage;
284 uint8_t padding8_limits[3];
285
286
287 uint16_t UlvVoltageOffsetSoc;
288 uint16_t UlvVoltageOffsetGfx;
289
290 uint8_t UlvSmnclkDid;
291 uint8_t UlvMp1clkDid;
292 uint8_t UlvGfxclkBypass;
293 uint8_t Padding234;
294
295
296 uint16_t MinVoltageGfx;
297 uint16_t MinVoltageSoc;
298 uint16_t MaxVoltageGfx;
299 uint16_t MaxVoltageSoc;
300
301 uint16_t LoadLineResistance;
302 uint16_t LoadLine_padding;
303
304
305 DpmDescriptor_t DpmDescriptor[PPCLK_COUNT];
306
307 uint16_t FreqTableGfx [NUM_GFXCLK_DPM_LEVELS ];
308 uint16_t FreqTableVclk [NUM_VCLK_DPM_LEVELS ];
309 uint16_t FreqTableDclk [NUM_DCLK_DPM_LEVELS ];
310 uint16_t FreqTableEclk [NUM_ECLK_DPM_LEVELS ];
311 uint16_t FreqTableSocclk [NUM_SOCCLK_DPM_LEVELS ];
312 uint16_t FreqTableUclk [NUM_UCLK_DPM_LEVELS ];
313 uint16_t FreqTableDcefclk [NUM_DCEFCLK_DPM_LEVELS ];
314 uint16_t FreqTableDispclk [NUM_DISPCLK_DPM_LEVELS ];
315 uint16_t FreqTablePixclk [NUM_PIXCLK_DPM_LEVELS ];
316 uint16_t FreqTablePhyclk [NUM_PHYCLK_DPM_LEVELS ];
317
318 uint16_t DcModeMaxFreq [PPCLK_COUNT ];
319
320
321 uint16_t Mp0clkFreq [NUM_MP0CLK_DPM_LEVELS];
322 uint16_t Mp0DpmVoltage [NUM_MP0CLK_DPM_LEVELS];
323
324
325 uint16_t GfxclkFidle;
326 uint16_t GfxclkSlewRate;
327 uint16_t CksEnableFreq;
328 uint16_t Padding789;
329 QuadraticInt_t CksVoltageOffset;
330 uint16_t AcgThresholdFreqHigh;
331 uint16_t AcgThresholdFreqLow;
332 uint16_t GfxclkDsMaxFreq;
333 uint8_t Padding456[2];
334
335
336 uint8_t LowestUclkReservedForUlv;
337 uint8_t Padding8_Uclk[3];
338
339
340 uint8_t PcieGenSpeed[NUM_LINK_LEVELS];
341 uint8_t PcieLaneCount[NUM_LINK_LEVELS];
342 uint16_t LclkFreq[NUM_LINK_LEVELS];
343
344
345 uint16_t EnableTdpm;
346 uint16_t TdpmHighHystTemperature;
347 uint16_t TdpmLowHystTemperature;
348 uint16_t GfxclkFreqHighTempLimit;
349
350
351 uint16_t FanStopTemp;
352 uint16_t FanStartTemp;
353
354 uint16_t FanGainEdge;
355 uint16_t FanGainHotspot;
356 uint16_t FanGainLiquid;
357 uint16_t FanGainVrVddc;
358 uint16_t FanGainVrMvdd;
359 uint16_t FanGainPlx;
360 uint16_t FanGainHbm;
361 uint16_t FanPwmMin;
362 uint16_t FanAcousticLimitRpm;
363 uint16_t FanThrottlingRpm;
364 uint16_t FanMaximumRpm;
365 uint16_t FanTargetTemperature;
366 uint16_t FanTargetGfxclk;
367 uint8_t FanZeroRpmEnable;
368 uint8_t FanTachEdgePerRev;
369
370
371
372 int16_t FuzzyFan_ErrorSetDelta;
373 int16_t FuzzyFan_ErrorRateSetDelta;
374 int16_t FuzzyFan_PwmSetDelta;
375 uint16_t FuzzyFan_Reserved;
376
377
378
379
380 uint8_t OverrideAvfsGb;
381 uint8_t Padding8_Avfs[3];
382
383 QuadraticInt_t qAvfsGb;
384 DroopInt_t dBtcGbGfxCksOn;
385 DroopInt_t dBtcGbGfxCksOff;
386 DroopInt_t dBtcGbGfxAcg;
387 DroopInt_t dBtcGbSoc;
388 LinearInt_t qAgingGbGfx;
389 LinearInt_t qAgingGbSoc;
390
391 QuadraticInt_t qStaticVoltageOffsetGfx;
392 QuadraticInt_t qStaticVoltageOffsetSoc;
393
394 uint16_t DcTolGfx;
395 uint16_t DcTolSoc;
396
397 uint8_t DcBtcGfxEnabled;
398 uint8_t DcBtcSocEnabled;
399 uint8_t Padding8_GfxBtc[2];
400
401 uint16_t DcBtcGfxMin;
402 uint16_t DcBtcGfxMax;
403
404 uint16_t DcBtcSocMin;
405 uint16_t DcBtcSocMax;
406
407
408
409 uint32_t DebugOverrides;
410 QuadraticInt_t ReservedEquation0;
411 QuadraticInt_t ReservedEquation1;
412 QuadraticInt_t ReservedEquation2;
413 QuadraticInt_t ReservedEquation3;
414
415
416 uint32_t Reserved[15];
417
418
419
420 uint8_t Liquid1_I2C_address;
421 uint8_t Liquid2_I2C_address;
422 uint8_t Vr_I2C_address;
423 uint8_t Plx_I2C_address;
424
425 uint8_t Liquid_I2C_LineSCL;
426 uint8_t Liquid_I2C_LineSDA;
427 uint8_t Vr_I2C_LineSCL;
428 uint8_t Vr_I2C_LineSDA;
429
430 uint8_t Plx_I2C_LineSCL;
431 uint8_t Plx_I2C_LineSDA;
432 uint8_t VrSensorPresent;
433 uint8_t LiquidSensorPresent;
434
435 uint16_t MaxVoltageStepGfx;
436 uint16_t MaxVoltageStepSoc;
437
438 uint8_t VddGfxVrMapping;
439 uint8_t VddSocVrMapping;
440 uint8_t VddMem0VrMapping;
441 uint8_t VddMem1VrMapping;
442
443 uint8_t GfxUlvPhaseSheddingMask;
444 uint8_t SocUlvPhaseSheddingMask;
445 uint8_t ExternalSensorPresent;
446 uint8_t Padding8_V;
447
448
449 uint16_t GfxMaxCurrent;
450 int8_t GfxOffset;
451 uint8_t Padding_TelemetryGfx;
452
453 uint16_t SocMaxCurrent;
454 int8_t SocOffset;
455 uint8_t Padding_TelemetrySoc;
456
457 uint16_t Mem0MaxCurrent;
458 int8_t Mem0Offset;
459 uint8_t Padding_TelemetryMem0;
460
461 uint16_t Mem1MaxCurrent;
462 int8_t Mem1Offset;
463 uint8_t Padding_TelemetryMem1;
464
465
466 uint8_t AcDcGpio;
467 uint8_t AcDcPolarity;
468 uint8_t VR0HotGpio;
469 uint8_t VR0HotPolarity;
470
471 uint8_t VR1HotGpio;
472 uint8_t VR1HotPolarity;
473 uint8_t Padding1;
474 uint8_t Padding2;
475
476
477
478 uint8_t LedPin0;
479 uint8_t LedPin1;
480 uint8_t LedPin2;
481 uint8_t padding8_4;
482
483
484 uint8_t GfxclkSpreadEnabled;
485 uint8_t GfxclkSpreadPercent;
486 uint16_t GfxclkSpreadFreq;
487
488 uint8_t UclkSpreadEnabled;
489 uint8_t UclkSpreadPercent;
490 uint16_t UclkSpreadFreq;
491
492 uint8_t SocclkSpreadEnabled;
493 uint8_t SocclkSpreadPercent;
494 uint16_t SocclkSpreadFreq;
495
496 uint32_t BoardReserved[3];
497
498
499 uint32_t MmHubPadding[7];
500
501} PPTable_t;
502
503typedef struct {
504
505 uint16_t GfxclkAverageLpfTau;
506 uint16_t SocclkAverageLpfTau;
507 uint16_t UclkAverageLpfTau;
508 uint16_t GfxActivityLpfTau;
509 uint16_t UclkActivityLpfTau;
510
511
512 uint32_t MmHubPadding[7];
513} DriverSmuConfig_t;
514
515typedef struct {
516
517 uint16_t GfxclkFmin;
518 uint16_t GfxclkFmax;
519 uint16_t GfxclkFreq1;
520 uint16_t GfxclkOffsetVolt1;
521 uint16_t GfxclkFreq2;
522 uint16_t GfxclkOffsetVolt2;
523 uint16_t GfxclkFreq3;
524 uint16_t GfxclkOffsetVolt3;
525 uint16_t UclkFmax;
526 int16_t OverDrivePct;
527 uint16_t FanMaximumRpm;
528 uint16_t FanMinimumPwm;
529 uint16_t FanTargetTemperature;
530 uint16_t MaxOpTemp;
531
532} OverDriveTable_t;
533
534typedef struct {
535 uint16_t CurrClock[PPCLK_COUNT];
536 uint16_t AverageGfxclkFrequency;
537 uint16_t AverageSocclkFrequency;
538 uint16_t AverageUclkFrequency ;
539 uint16_t AverageGfxActivity ;
540 uint16_t AverageUclkActivity ;
541 uint8_t CurrSocVoltageOffset ;
542 uint8_t CurrGfxVoltageOffset ;
543 uint8_t CurrMemVidOffset ;
544 uint8_t Padding8 ;
545 uint16_t CurrSocketPower ;
546 uint16_t TemperatureEdge ;
547 uint16_t TemperatureHotspot ;
548 uint16_t TemperatureHBM ;
549 uint16_t TemperatureVrGfx ;
550 uint16_t TemperatureVrMem ;
551 uint16_t TemperatureLiquid ;
552 uint16_t TemperaturePlx ;
553 uint32_t ThrottlerStatus ;
554
555 uint8_t LinkDpmLevel;
556 uint8_t Padding[3];
557
558
559 uint32_t MmHubPadding[7];
560} SmuMetrics_t;
561
562typedef struct {
563 uint16_t MinClock;
564 uint16_t MaxClock;
565 uint16_t MinUclk;
566 uint16_t MaxUclk;
567
568 uint8_t WmSetting;
569 uint8_t Padding[3];
570} WatermarkRowGeneric_t;
571
572#define NUM_WM_RANGES 4
573
574typedef enum {
575 WM_SOCCLK = 0,
576 WM_DCEFCLK,
577 WM_COUNT_PP,
578} WM_CLOCK_e;
579
580typedef struct {
581
582 WatermarkRowGeneric_t WatermarkRow[WM_COUNT_PP][NUM_WM_RANGES];
583
584 uint32_t MmHubPadding[7];
585} Watermarks_t;
586
587typedef struct {
588 uint16_t avgPsmCount[30];
589 uint16_t minPsmCount[30];
590 float avgPsmVoltage[30];
591 float minPsmVoltage[30];
592
593 uint32_t MmHubPadding[7];
594} AvfsDebugTable_t;
595
596typedef struct {
597 uint8_t AvfsEn;
598 uint8_t AvfsVersion;
599 uint8_t OverrideVFT;
600 uint8_t OverrideAvfsGb;
601
602 uint8_t OverrideTemperatures;
603 uint8_t OverrideVInversion;
604 uint8_t OverrideP2V;
605 uint8_t OverrideP2VCharzFreq;
606
607 int32_t VFT0_m1;
608 int32_t VFT0_m2;
609 int32_t VFT0_b;
610
611 int32_t VFT1_m1;
612 int32_t VFT1_m2;
613 int32_t VFT1_b;
614
615 int32_t VFT2_m1;
616 int32_t VFT2_m2;
617 int32_t VFT2_b;
618
619 int32_t AvfsGb0_m1;
620 int32_t AvfsGb0_m2;
621 int32_t AvfsGb0_b;
622
623 int32_t AcBtcGb_m1;
624 int32_t AcBtcGb_m2;
625 int32_t AcBtcGb_b;
626
627 uint32_t AvfsTempCold;
628 uint32_t AvfsTempMid;
629 uint32_t AvfsTempHot;
630
631 uint32_t GfxVInversion;
632 uint32_t SocVInversion;
633
634 int32_t P2V_m1;
635 int32_t P2V_m2;
636 int32_t P2V_b;
637
638 uint32_t P2VCharzFreq;
639
640 uint32_t EnabledAvfsModules;
641
642 uint32_t MmHubPadding[7];
643} AvfsFuseOverride_t;
644
645typedef struct {
646
647 uint8_t Gfx_ActiveHystLimit;
648 uint8_t Gfx_IdleHystLimit;
649 uint8_t Gfx_FPS;
650 uint8_t Gfx_MinActiveFreqType;
651 uint8_t Gfx_BoosterFreqType;
652 uint8_t Gfx_UseRlcBusy;
653 uint16_t Gfx_MinActiveFreq;
654 uint16_t Gfx_BoosterFreq;
655 uint16_t Gfx_PD_Data_time_constant;
656 uint32_t Gfx_PD_Data_limit_a;
657 uint32_t Gfx_PD_Data_limit_b;
658 uint32_t Gfx_PD_Data_limit_c;
659 uint32_t Gfx_PD_Data_error_coeff;
660 uint32_t Gfx_PD_Data_error_rate_coeff;
661
662 uint8_t Soc_ActiveHystLimit;
663 uint8_t Soc_IdleHystLimit;
664 uint8_t Soc_FPS;
665 uint8_t Soc_MinActiveFreqType;
666 uint8_t Soc_BoosterFreqType;
667 uint8_t Soc_UseRlcBusy;
668 uint16_t Soc_MinActiveFreq;
669 uint16_t Soc_BoosterFreq;
670 uint16_t Soc_PD_Data_time_constant;
671 uint32_t Soc_PD_Data_limit_a;
672 uint32_t Soc_PD_Data_limit_b;
673 uint32_t Soc_PD_Data_limit_c;
674 uint32_t Soc_PD_Data_error_coeff;
675 uint32_t Soc_PD_Data_error_rate_coeff;
676
677 uint8_t Mem_ActiveHystLimit;
678 uint8_t Mem_IdleHystLimit;
679 uint8_t Mem_FPS;
680 uint8_t Mem_MinActiveFreqType;
681 uint8_t Mem_BoosterFreqType;
682 uint8_t Mem_UseRlcBusy;
683 uint16_t Mem_MinActiveFreq;
684 uint16_t Mem_BoosterFreq;
685 uint16_t Mem_PD_Data_time_constant;
686 uint32_t Mem_PD_Data_limit_a;
687 uint32_t Mem_PD_Data_limit_b;
688 uint32_t Mem_PD_Data_limit_c;
689 uint32_t Mem_PD_Data_error_coeff;
690 uint32_t Mem_PD_Data_error_rate_coeff;
691
692} DpmActivityMonitorCoeffInt_t;
693
694
695
696
697#define TABLE_PPTABLE 0
698#define TABLE_WATERMARKS 1
699#define TABLE_AVFS 2
700#define TABLE_AVFS_PSM_DEBUG 3
701#define TABLE_AVFS_FUSE_OVERRIDE 4
702#define TABLE_PMSTATUSLOG 5
703#define TABLE_SMU_METRICS 6
704#define TABLE_DRIVER_SMU_CONFIG 7
705#define TABLE_ACTIVITY_MONITOR_COEFF 8
706#define TABLE_OVERDRIVE 9
707#define TABLE_COUNT 10
708
709
710#define UCLK_SWITCH_SLOW 0
711#define UCLK_SWITCH_FAST 1
712
713
714#define SQ_Enable_MASK 0x1
715#define SQ_IR_MASK 0x2
716#define SQ_PCC_MASK 0x4
717#define SQ_EDC_MASK 0x8
718
719#define TCP_Enable_MASK 0x100
720#define TCP_IR_MASK 0x200
721#define TCP_PCC_MASK 0x400
722#define TCP_EDC_MASK 0x800
723
724#define TD_Enable_MASK 0x10000
725#define TD_IR_MASK 0x20000
726#define TD_PCC_MASK 0x40000
727#define TD_EDC_MASK 0x80000
728
729#define DB_Enable_MASK 0x1000000
730#define DB_IR_MASK 0x2000000
731#define DB_PCC_MASK 0x4000000
732#define DB_EDC_MASK 0x8000000
733
734#define SQ_Enable_SHIFT 0
735#define SQ_IR_SHIFT 1
736#define SQ_PCC_SHIFT 2
737#define SQ_EDC_SHIFT 3
738
739#define TCP_Enable_SHIFT 8
740#define TCP_IR_SHIFT 9
741#define TCP_PCC_SHIFT 10
742#define TCP_EDC_SHIFT 11
743
744#define TD_Enable_SHIFT 16
745#define TD_IR_SHIFT 17
746#define TD_PCC_SHIFT 18
747#define TD_EDC_SHIFT 19
748
749#define DB_Enable_SHIFT 24
750#define DB_IR_SHIFT 25
751#define DB_PCC_SHIFT 26
752#define DB_EDC_SHIFT 27
753
754#define REMOVE_FMAX_MARGIN_BIT 0x0
755#define REMOVE_DCTOL_MARGIN_BIT 0x1
756#define REMOVE_PLATFORM_MARGIN_BIT 0x2
757
758#endif
diff --git a/drivers/gpu/drm/amd/powerplay/inc/vega12_ppsmc.h b/drivers/gpu/drm/amd/powerplay/inc/vega12_ppsmc.h
new file mode 100644
index 000000000000..f985c78d746a
--- /dev/null
+++ b/drivers/gpu/drm/amd/powerplay/inc/vega12_ppsmc.h
@@ -0,0 +1,123 @@
1/*
2 * Copyright 2017 Advanced Micro Devices, Inc.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice shall be included in
12 * all copies or substantial portions of the Software.
13 *
14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
17 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20 * OTHER DEALINGS IN THE SOFTWARE.
21 *
22 */
23
24#ifndef VEGA12_PP_SMC_H
25#define VEGA12_PP_SMC_H
26
27#pragma pack(push, 1)
28
29#define SMU_UCODE_VERSION 0x00270a00
30
31/* SMU Response Codes: */
32#define PPSMC_Result_OK 0x1
33#define PPSMC_Result_Failed 0xFF
34#define PPSMC_Result_UnknownCmd 0xFE
35#define PPSMC_Result_CmdRejectedPrereq 0xFD
36#define PPSMC_Result_CmdRejectedBusy 0xFC
37
38#define PPSMC_MSG_TestMessage 0x1
39#define PPSMC_MSG_GetSmuVersion 0x2
40#define PPSMC_MSG_GetDriverIfVersion 0x3
41#define PPSMC_MSG_SetAllowedFeaturesMaskLow 0x4
42#define PPSMC_MSG_SetAllowedFeaturesMaskHigh 0x5
43#define PPSMC_MSG_EnableAllSmuFeatures 0x6
44#define PPSMC_MSG_DisableAllSmuFeatures 0x7
45#define PPSMC_MSG_EnableSmuFeaturesLow 0x8
46#define PPSMC_MSG_EnableSmuFeaturesHigh 0x9
47#define PPSMC_MSG_DisableSmuFeaturesLow 0xA
48#define PPSMC_MSG_DisableSmuFeaturesHigh 0xB
49#define PPSMC_MSG_GetEnabledSmuFeaturesLow 0xC
50#define PPSMC_MSG_GetEnabledSmuFeaturesHigh 0xD
51#define PPSMC_MSG_SetWorkloadMask 0xE
52#define PPSMC_MSG_SetPptLimit 0xF
53#define PPSMC_MSG_SetDriverDramAddrHigh 0x10
54#define PPSMC_MSG_SetDriverDramAddrLow 0x11
55#define PPSMC_MSG_SetToolsDramAddrHigh 0x12
56#define PPSMC_MSG_SetToolsDramAddrLow 0x13
57#define PPSMC_MSG_TransferTableSmu2Dram 0x14
58#define PPSMC_MSG_TransferTableDram2Smu 0x15
59#define PPSMC_MSG_UseDefaultPPTable 0x16
60#define PPSMC_MSG_UseBackupPPTable 0x17
61#define PPSMC_MSG_RunBtc 0x18
62#define PPSMC_MSG_RequestI2CBus 0x19
63#define PPSMC_MSG_ReleaseI2CBus 0x1A
64#define PPSMC_MSG_SetFloorSocVoltage 0x21
65#define PPSMC_MSG_SoftReset 0x22
66#define PPSMC_MSG_StartBacoMonitor 0x23
67#define PPSMC_MSG_CancelBacoMonitor 0x24
68#define PPSMC_MSG_EnterBaco 0x25
69#define PPSMC_MSG_SetSoftMinByFreq 0x26
70#define PPSMC_MSG_SetSoftMaxByFreq 0x27
71#define PPSMC_MSG_SetHardMinByFreq 0x28
72#define PPSMC_MSG_SetHardMaxByFreq 0x29
73#define PPSMC_MSG_GetMinDpmFreq 0x2A
74#define PPSMC_MSG_GetMaxDpmFreq 0x2B
75#define PPSMC_MSG_GetDpmFreqByIndex 0x2C
76#define PPSMC_MSG_GetDpmClockFreq 0x2D
77#define PPSMC_MSG_GetSsVoltageByDpm 0x2E
78#define PPSMC_MSG_SetMemoryChannelConfig 0x2F
79#define PPSMC_MSG_SetGeminiMode 0x30
80#define PPSMC_MSG_SetGeminiApertureHigh 0x31
81#define PPSMC_MSG_SetGeminiApertureLow 0x32
82#define PPSMC_MSG_SetMinLinkDpmByIndex 0x33
83#define PPSMC_MSG_OverridePcieParameters 0x34
84#define PPSMC_MSG_OverDriveSetPercentage 0x35
85#define PPSMC_MSG_SetMinDeepSleepDcefclk 0x36
86#define PPSMC_MSG_ReenableAcDcInterrupt 0x37
87#define PPSMC_MSG_NotifyPowerSource 0x38
88#define PPSMC_MSG_SetUclkFastSwitch 0x39
89#define PPSMC_MSG_SetUclkDownHyst 0x3A
90#define PPSMC_MSG_GfxDeviceDriverReset 0x3B
91#define PPSMC_MSG_GetCurrentRpm 0x3C
92#define PPSMC_MSG_SetVideoFps 0x3D
93#define PPSMC_MSG_SetTjMax 0x3E
94#define PPSMC_MSG_SetFanTemperatureTarget 0x3F
95#define PPSMC_MSG_PrepareMp1ForUnload 0x40
96#define PPSMC_MSG_DramLogSetDramAddrHigh 0x41
97#define PPSMC_MSG_DramLogSetDramAddrLow 0x42
98#define PPSMC_MSG_DramLogSetDramSize 0x43
99#define PPSMC_MSG_SetFanMaxRpm 0x44
100#define PPSMC_MSG_SetFanMinPwm 0x45
101#define PPSMC_MSG_ConfigureGfxDidt 0x46
102#define PPSMC_MSG_NumOfDisplays 0x47
103#define PPSMC_MSG_RemoveMargins 0x48
104#define PPSMC_MSG_ReadSerialNumTop32 0x49
105#define PPSMC_MSG_ReadSerialNumBottom32 0x4A
106#define PPSMC_MSG_SetSystemVirtualDramAddrHigh 0x4B
107#define PPSMC_MSG_SetSystemVirtualDramAddrLow 0x4C
108#define PPSMC_MSG_RunAcgBtc 0x4D
109#define PPSMC_MSG_InitializeAcg 0x4E
110#define PPSMC_MSG_EnableAcgBtcTestMode 0x4F
111#define PPSMC_MSG_EnableAcgSpreadSpectrum 0x50
112#define PPSMC_MSG_AllowGfxOff 0x51
113#define PPSMC_MSG_DisallowGfxOff 0x52
114#define PPSMC_MSG_GetPptLimit 0x53
115#define PPSMC_MSG_GetDcModeMaxDpmFreq 0x54
116#define PPSMC_Message_Count 0x56
117
118typedef uint16_t PPSMC_Result;
119typedef int PPSMC_Msg;
120
121#pragma pack(pop)
122
123#endif
diff --git a/drivers/gpu/drm/amd/powerplay/smumgr/Makefile b/drivers/gpu/drm/amd/powerplay/smumgr/Makefile
index 735c38624ce1..958755075421 100644
--- a/drivers/gpu/drm/amd/powerplay/smumgr/Makefile
+++ b/drivers/gpu/drm/amd/powerplay/smumgr/Makefile
@@ -25,7 +25,8 @@
25 25
26SMU_MGR = smumgr.o smu8_smumgr.o tonga_smumgr.o fiji_smumgr.o \ 26SMU_MGR = smumgr.o smu8_smumgr.o tonga_smumgr.o fiji_smumgr.o \
27 polaris10_smumgr.o iceland_smumgr.o \ 27 polaris10_smumgr.o iceland_smumgr.o \
28 smu7_smumgr.o vega10_smumgr.o smu10_smumgr.o ci_smumgr.o 28 smu7_smumgr.o vega10_smumgr.o smu10_smumgr.o ci_smumgr.o \
29 vega12_smumgr.o
29 30
30AMD_PP_SMUMGR = $(addprefix $(AMD_PP_PATH)/smumgr/,$(SMU_MGR)) 31AMD_PP_SMUMGR = $(addprefix $(AMD_PP_PATH)/smumgr/,$(SMU_MGR))
31 32
diff --git a/drivers/gpu/drm/amd/powerplay/smumgr/ci_smumgr.c b/drivers/gpu/drm/amd/powerplay/smumgr/ci_smumgr.c
index 5d6dfdfbbbb6..08d000140eca 100644
--- a/drivers/gpu/drm/amd/powerplay/smumgr/ci_smumgr.c
+++ b/drivers/gpu/drm/amd/powerplay/smumgr/ci_smumgr.c
@@ -2222,7 +2222,7 @@ static int ci_thermal_setup_fan_table(struct pp_hwmgr *hwmgr)
2222 2222
2223 fan_table.TempRespLim = cpu_to_be16(5); 2223 fan_table.TempRespLim = cpu_to_be16(5);
2224 2224
2225 reference_clock = smu7_get_xclk(hwmgr); 2225 reference_clock = amdgpu_asic_get_xclk((struct amdgpu_device *)hwmgr->adev);
2226 2226
2227 fan_table.RefreshPeriod = cpu_to_be32((hwmgr->thermal_controller.advanceFanControlParameters.ulCycleDelay * reference_clock) / 1600); 2227 fan_table.RefreshPeriod = cpu_to_be32((hwmgr->thermal_controller.advanceFanControlParameters.ulCycleDelay * reference_clock) / 1600);
2228 2228
diff --git a/drivers/gpu/drm/amd/powerplay/smumgr/fiji_smumgr.c b/drivers/gpu/drm/amd/powerplay/smumgr/fiji_smumgr.c
index 95fcda37f890..faef78321446 100644
--- a/drivers/gpu/drm/amd/powerplay/smumgr/fiji_smumgr.c
+++ b/drivers/gpu/drm/amd/powerplay/smumgr/fiji_smumgr.c
@@ -263,6 +263,9 @@ static int fiji_setup_graphics_level_structure(struct pp_hwmgr *hwmgr)
263 263
264static int fiji_avfs_event_mgr(struct pp_hwmgr *hwmgr) 264static int fiji_avfs_event_mgr(struct pp_hwmgr *hwmgr)
265{ 265{
266 if (!hwmgr->avfs_supported)
267 return 0;
268
266 PP_ASSERT_WITH_CODE(0 == fiji_setup_graphics_level_structure(hwmgr), 269 PP_ASSERT_WITH_CODE(0 == fiji_setup_graphics_level_structure(hwmgr),
267 "[AVFS][fiji_avfs_event_mgr] Could not Copy Graphics Level" 270 "[AVFS][fiji_avfs_event_mgr] Could not Copy Graphics Level"
268 " table over to SMU", 271 " table over to SMU",
@@ -2254,7 +2257,7 @@ static int fiji_thermal_setup_fan_table(struct pp_hwmgr *hwmgr)
2254 2257
2255 fan_table.TempRespLim = cpu_to_be16(5); 2258 fan_table.TempRespLim = cpu_to_be16(5);
2256 2259
2257 reference_clock = smu7_get_xclk(hwmgr); 2260 reference_clock = amdgpu_asic_get_xclk((struct amdgpu_device *)hwmgr->adev);
2258 2261
2259 fan_table.RefreshPeriod = cpu_to_be32((hwmgr-> 2262 fan_table.RefreshPeriod = cpu_to_be32((hwmgr->
2260 thermal_controller.advanceFanControlParameters.ulCycleDelay * 2263 thermal_controller.advanceFanControlParameters.ulCycleDelay *
diff --git a/drivers/gpu/drm/amd/powerplay/smumgr/iceland_smumgr.c b/drivers/gpu/drm/amd/powerplay/smumgr/iceland_smumgr.c
index 4e2f62e659ef..d4bb934e7334 100644
--- a/drivers/gpu/drm/amd/powerplay/smumgr/iceland_smumgr.c
+++ b/drivers/gpu/drm/amd/powerplay/smumgr/iceland_smumgr.c
@@ -2158,7 +2158,7 @@ int iceland_thermal_setup_fan_table(struct pp_hwmgr *hwmgr)
2158 2158
2159 fan_table.TempRespLim = cpu_to_be16(5); 2159 fan_table.TempRespLim = cpu_to_be16(5);
2160 2160
2161 reference_clock = smu7_get_xclk(hwmgr); 2161 reference_clock = amdgpu_asic_get_xclk((struct amdgpu_device *)hwmgr->adev);
2162 2162
2163 fan_table.RefreshPeriod = cpu_to_be32((hwmgr->thermal_controller.advanceFanControlParameters.ulCycleDelay * reference_clock) / 1600); 2163 fan_table.RefreshPeriod = cpu_to_be32((hwmgr->thermal_controller.advanceFanControlParameters.ulCycleDelay * reference_clock) / 1600);
2164 2164
diff --git a/drivers/gpu/drm/amd/powerplay/smumgr/polaris10_smumgr.c b/drivers/gpu/drm/amd/powerplay/smumgr/polaris10_smumgr.c
index 03ec1e59876b..997a777dd35b 100644
--- a/drivers/gpu/drm/amd/powerplay/smumgr/polaris10_smumgr.c
+++ b/drivers/gpu/drm/amd/powerplay/smumgr/polaris10_smumgr.c
@@ -172,11 +172,13 @@ static int polaris10_setup_graphics_level_structure(struct pp_hwmgr *hwmgr)
172} 172}
173 173
174 174
175static int 175static int polaris10_avfs_event_mgr(struct pp_hwmgr *hwmgr)
176polaris10_avfs_event_mgr(struct pp_hwmgr *hwmgr)
177{ 176{
178 struct smu7_smumgr *smu_data = (struct smu7_smumgr *)(hwmgr->smu_backend); 177 struct smu7_smumgr *smu_data = (struct smu7_smumgr *)(hwmgr->smu_backend);
179 178
179 if (!hwmgr->avfs_supported)
180 return 0;
181
180 PP_ASSERT_WITH_CODE(0 == polaris10_setup_graphics_level_structure(hwmgr), 182 PP_ASSERT_WITH_CODE(0 == polaris10_setup_graphics_level_structure(hwmgr),
181 "[AVFS][Polaris10_AVFSEventMgr] Could not Copy Graphics Level table over to SMU", 183 "[AVFS][Polaris10_AVFSEventMgr] Could not Copy Graphics Level table over to SMU",
182 return -EINVAL); 184 return -EINVAL);
@@ -811,7 +813,7 @@ static void polaris10_get_sclk_range_table(struct pp_hwmgr *hwmgr,
811 813
812 struct pp_atom_ctrl_sclk_range_table range_table_from_vbios = { { {0} } }; 814 struct pp_atom_ctrl_sclk_range_table range_table_from_vbios = { { {0} } };
813 815
814 ref_clk = smu7_get_xclk(hwmgr); 816 ref_clk = amdgpu_asic_get_xclk((struct amdgpu_device *)hwmgr->adev);
815 817
816 if (0 == atomctrl_get_smc_sclk_range_table(hwmgr, &range_table_from_vbios)) { 818 if (0 == atomctrl_get_smc_sclk_range_table(hwmgr, &range_table_from_vbios)) {
817 for (i = 0; i < NUM_SCLK_RANGE; i++) { 819 for (i = 0; i < NUM_SCLK_RANGE; i++) {
@@ -876,7 +878,7 @@ static int polaris10_calculate_sclk_params(struct pp_hwmgr *hwmgr,
876 return result; 878 return result;
877 } 879 }
878 880
879 ref_clock = smu7_get_xclk(hwmgr); 881 ref_clock = amdgpu_asic_get_xclk((struct amdgpu_device *)hwmgr->adev);
880 882
881 for (i = 0; i < NUM_SCLK_RANGE; i++) { 883 for (i = 0; i < NUM_SCLK_RANGE; i++) {
882 if (clock > smu_data->range_table[i].trans_lower_frequency 884 if (clock > smu_data->range_table[i].trans_lower_frequency
@@ -2132,7 +2134,7 @@ static int polaris10_thermal_setup_fan_table(struct pp_hwmgr *hwmgr)
2132 2134
2133 fan_table.TempRespLim = cpu_to_be16(5); 2135 fan_table.TempRespLim = cpu_to_be16(5);
2134 2136
2135 reference_clock = smu7_get_xclk(hwmgr); 2137 reference_clock = amdgpu_asic_get_xclk((struct amdgpu_device *)hwmgr->adev);
2136 2138
2137 fan_table.RefreshPeriod = cpu_to_be32((hwmgr-> 2139 fan_table.RefreshPeriod = cpu_to_be32((hwmgr->
2138 thermal_controller.advanceFanControlParameters.ulCycleDelay * 2140 thermal_controller.advanceFanControlParameters.ulCycleDelay *
diff --git a/drivers/gpu/drm/amd/powerplay/smumgr/smu8_smumgr.c b/drivers/gpu/drm/amd/powerplay/smumgr/smu8_smumgr.c
index 8c49704b81af..c861d3023474 100644
--- a/drivers/gpu/drm/amd/powerplay/smumgr/smu8_smumgr.c
+++ b/drivers/gpu/drm/amd/powerplay/smumgr/smu8_smumgr.c
@@ -52,7 +52,7 @@ static const enum smu8_scratch_entry firmware_list[] = {
52 SMU8_SCRATCH_ENTRY_UCODE_ID_RLC_G, 52 SMU8_SCRATCH_ENTRY_UCODE_ID_RLC_G,
53}; 53};
54 54
55static int smu8_smum_get_argument(struct pp_hwmgr *hwmgr) 55static int smu8_get_argument(struct pp_hwmgr *hwmgr)
56{ 56{
57 if (hwmgr == NULL || hwmgr->device == NULL) 57 if (hwmgr == NULL || hwmgr->device == NULL)
58 return -EINVAL; 58 return -EINVAL;
@@ -881,7 +881,7 @@ const struct pp_smumgr_func smu8_smu_funcs = {
881 .check_fw_load_finish = smu8_check_fw_load_finish, 881 .check_fw_load_finish = smu8_check_fw_load_finish,
882 .request_smu_load_fw = NULL, 882 .request_smu_load_fw = NULL,
883 .request_smu_load_specific_fw = NULL, 883 .request_smu_load_specific_fw = NULL,
884 .get_argument = smu8_smum_get_argument, 884 .get_argument = smu8_get_argument,
885 .send_msg_to_smc = smu8_send_msg_to_smc, 885 .send_msg_to_smc = smu8_send_msg_to_smc,
886 .send_msg_to_smc_with_parameter = smu8_send_msg_to_smc_with_parameter, 886 .send_msg_to_smc_with_parameter = smu8_send_msg_to_smc_with_parameter,
887 .download_pptable_settings = smu8_download_pptable_settings, 887 .download_pptable_settings = smu8_download_pptable_settings,
diff --git a/drivers/gpu/drm/amd/powerplay/smumgr/smumgr.c b/drivers/gpu/drm/amd/powerplay/smumgr/smumgr.c
index 04c45c236a73..c28b60aae5f8 100644
--- a/drivers/gpu/drm/amd/powerplay/smumgr/smumgr.c
+++ b/drivers/gpu/drm/amd/powerplay/smumgr/smumgr.c
@@ -43,6 +43,7 @@ MODULE_FIRMWARE("amdgpu/polaris11_k_smc.bin");
43MODULE_FIRMWARE("amdgpu/polaris12_smc.bin"); 43MODULE_FIRMWARE("amdgpu/polaris12_smc.bin");
44MODULE_FIRMWARE("amdgpu/vega10_smc.bin"); 44MODULE_FIRMWARE("amdgpu/vega10_smc.bin");
45MODULE_FIRMWARE("amdgpu/vega10_acg_smc.bin"); 45MODULE_FIRMWARE("amdgpu/vega10_acg_smc.bin");
46MODULE_FIRMWARE("amdgpu/vega12_smc.bin");
46 47
47int smum_thermal_avfs_enable(struct pp_hwmgr *hwmgr) 48int smum_thermal_avfs_enable(struct pp_hwmgr *hwmgr)
48{ 49{
diff --git a/drivers/gpu/drm/amd/powerplay/smumgr/tonga_smumgr.c b/drivers/gpu/drm/amd/powerplay/smumgr/tonga_smumgr.c
index 26cca8cce8f1..b51d7468c3e7 100644
--- a/drivers/gpu/drm/amd/powerplay/smumgr/tonga_smumgr.c
+++ b/drivers/gpu/drm/amd/powerplay/smumgr/tonga_smumgr.c
@@ -2574,7 +2574,7 @@ static int tonga_thermal_setup_fan_table(struct pp_hwmgr *hwmgr)
2574 2574
2575 fan_table.TempRespLim = cpu_to_be16(5); 2575 fan_table.TempRespLim = cpu_to_be16(5);
2576 2576
2577 reference_clock = smu7_get_xclk(hwmgr); 2577 reference_clock = amdgpu_asic_get_xclk((struct amdgpu_device *)hwmgr->adev);
2578 2578
2579 fan_table.RefreshPeriod = cpu_to_be32((hwmgr->thermal_controller.advanceFanControlParameters.ulCycleDelay * reference_clock) / 1600); 2579 fan_table.RefreshPeriod = cpu_to_be32((hwmgr->thermal_controller.advanceFanControlParameters.ulCycleDelay * reference_clock) / 1600);
2580 2580
diff --git a/drivers/gpu/drm/amd/powerplay/smumgr/vega10_smumgr.c b/drivers/gpu/drm/amd/powerplay/smumgr/vega10_smumgr.c
index e08a6116ac05..4aafb043bcb0 100644
--- a/drivers/gpu/drm/amd/powerplay/smumgr/vega10_smumgr.c
+++ b/drivers/gpu/drm/amd/powerplay/smumgr/vega10_smumgr.c
@@ -25,6 +25,7 @@
25#include "vega10_inc.h" 25#include "vega10_inc.h"
26#include "pp_soc15.h" 26#include "pp_soc15.h"
27#include "vega10_smumgr.h" 27#include "vega10_smumgr.h"
28#include "vega10_hwmgr.h"
28#include "vega10_ppsmc.h" 29#include "vega10_ppsmc.h"
29#include "smu9_driver_if.h" 30#include "smu9_driver_if.h"
30#include "ppatomctrl.h" 31#include "ppatomctrl.h"
@@ -101,7 +102,7 @@ static uint32_t vega10_wait_for_response(struct pp_hwmgr *hwmgr)
101 * @param msg the message to send. 102 * @param msg the message to send.
102 * @return Always return 0. 103 * @return Always return 0.
103 */ 104 */
104int vega10_send_msg_to_smc_without_waiting(struct pp_hwmgr *hwmgr, 105static int vega10_send_msg_to_smc_without_waiting(struct pp_hwmgr *hwmgr,
105 uint16_t msg) 106 uint16_t msg)
106{ 107{
107 uint32_t reg; 108 uint32_t reg;
@@ -119,7 +120,7 @@ int vega10_send_msg_to_smc_without_waiting(struct pp_hwmgr *hwmgr,
119 * @param msg the message to send. 120 * @param msg the message to send.
120 * @return Always return 0. 121 * @return Always return 0.
121 */ 122 */
122int vega10_send_msg_to_smc(struct pp_hwmgr *hwmgr, uint16_t msg) 123static int vega10_send_msg_to_smc(struct pp_hwmgr *hwmgr, uint16_t msg)
123{ 124{
124 uint32_t reg; 125 uint32_t reg;
125 uint32_t ret; 126 uint32_t ret;
@@ -146,7 +147,7 @@ int vega10_send_msg_to_smc(struct pp_hwmgr *hwmgr, uint16_t msg)
146 * @param parameter: the parameter to send 147 * @param parameter: the parameter to send
147 * @return Always return 0. 148 * @return Always return 0.
148 */ 149 */
149int vega10_send_msg_to_smc_with_parameter(struct pp_hwmgr *hwmgr, 150static int vega10_send_msg_to_smc_with_parameter(struct pp_hwmgr *hwmgr,
150 uint16_t msg, uint32_t parameter) 151 uint16_t msg, uint32_t parameter)
151{ 152{
152 uint32_t reg; 153 uint32_t reg;
@@ -171,54 +172,20 @@ int vega10_send_msg_to_smc_with_parameter(struct pp_hwmgr *hwmgr,
171 return 0; 172 return 0;
172} 173}
173 174
174 175static int vega10_get_argument(struct pp_hwmgr *hwmgr)
175/*
176 * Send a message to the SMC with parameter, do not wait for response
177 * @param hwmgr: the address of the powerplay hardware manager.
178 * @param msg: the message to send.
179 * @param parameter: the parameter to send
180 * @return The response that came from the SMC.
181 */
182int vega10_send_msg_to_smc_with_parameter_without_waiting(
183 struct pp_hwmgr *hwmgr, uint16_t msg, uint32_t parameter)
184{
185 uint32_t reg;
186
187 reg = soc15_get_register_offset(MP1_HWID, 0,
188 mmMP1_SMN_C2PMSG_82_BASE_IDX, mmMP1_SMN_C2PMSG_82);
189 cgs_write_register(hwmgr->device, reg, parameter);
190
191 return vega10_send_msg_to_smc_without_waiting(hwmgr, msg);
192}
193
194/*
195 * Retrieve an argument from SMC.
196 * @param hwmgr the address of the powerplay hardware manager.
197 * @param arg pointer to store the argument from SMC.
198 * @return Always return 0.
199 */
200int vega10_read_arg_from_smc(struct pp_hwmgr *hwmgr, uint32_t *arg)
201{ 176{
202 uint32_t reg; 177 uint32_t reg;
203 178
204 reg = soc15_get_register_offset(MP1_HWID, 0, 179 reg = soc15_get_register_offset(MP1_HWID, 0,
205 mmMP1_SMN_C2PMSG_82_BASE_IDX, mmMP1_SMN_C2PMSG_82); 180 mmMP1_SMN_C2PMSG_82_BASE_IDX, mmMP1_SMN_C2PMSG_82);
206 181
207 *arg = cgs_read_register(hwmgr->device, reg); 182 return cgs_read_register(hwmgr->device, reg);
208
209 return 0;
210} 183}
211 184
212/* 185static int vega10_copy_table_from_smc(struct pp_hwmgr *hwmgr,
213 * Copy table from SMC into driver FB
214 * @param hwmgr the address of the HW manager
215 * @param table_id the driver's table ID to copy from
216 */
217int vega10_copy_table_from_smc(struct pp_hwmgr *hwmgr,
218 uint8_t *table, int16_t table_id) 186 uint8_t *table, int16_t table_id)
219{ 187{
220 struct vega10_smumgr *priv = 188 struct vega10_smumgr *priv = hwmgr->smu_backend;
221 (struct vega10_smumgr *)(hwmgr->smu_backend);
222 189
223 PP_ASSERT_WITH_CODE(table_id < MAX_SMU_TABLE, 190 PP_ASSERT_WITH_CODE(table_id < MAX_SMU_TABLE,
224 "Invalid SMU Table ID!", return -EINVAL); 191 "Invalid SMU Table ID!", return -EINVAL);
@@ -242,16 +209,10 @@ int vega10_copy_table_from_smc(struct pp_hwmgr *hwmgr,
242 return 0; 209 return 0;
243} 210}
244 211
245/* 212static int vega10_copy_table_to_smc(struct pp_hwmgr *hwmgr,
246 * Copy table from Driver FB into SMC
247 * @param hwmgr the address of the HW manager
248 * @param table_id the table to copy from
249 */
250int vega10_copy_table_to_smc(struct pp_hwmgr *hwmgr,
251 uint8_t *table, int16_t table_id) 213 uint8_t *table, int16_t table_id)
252{ 214{
253 struct vega10_smumgr *priv = 215 struct vega10_smumgr *priv = hwmgr->smu_backend;
254 (struct vega10_smumgr *)(hwmgr->smu_backend);
255 216
256 PP_ASSERT_WITH_CODE(table_id < MAX_SMU_TABLE, 217 PP_ASSERT_WITH_CODE(table_id < MAX_SMU_TABLE,
257 "Invalid SMU Table ID!", return -EINVAL); 218 "Invalid SMU Table ID!", return -EINVAL);
@@ -276,42 +237,15 @@ int vega10_copy_table_to_smc(struct pp_hwmgr *hwmgr,
276 return 0; 237 return 0;
277} 238}
278 239
279int vega10_save_vft_table(struct pp_hwmgr *hwmgr, uint8_t *avfs_table) 240static int vega10_get_smc_features(struct pp_hwmgr *hwmgr,
280{
281 PP_ASSERT_WITH_CODE(avfs_table,
282 "No access to SMC AVFS Table",
283 return -EINVAL);
284
285 return vega10_copy_table_from_smc(hwmgr, avfs_table, AVFSTABLE);
286}
287
288int vega10_restore_vft_table(struct pp_hwmgr *hwmgr, uint8_t *avfs_table)
289{
290 PP_ASSERT_WITH_CODE(avfs_table,
291 "No access to SMC AVFS Table",
292 return -EINVAL);
293
294 return vega10_copy_table_to_smc(hwmgr, avfs_table, AVFSTABLE);
295}
296
297int vega10_enable_smc_features(struct pp_hwmgr *hwmgr,
298 bool enable, uint32_t feature_mask)
299{
300 int msg = enable ? PPSMC_MSG_EnableSmuFeatures :
301 PPSMC_MSG_DisableSmuFeatures;
302
303 return vega10_send_msg_to_smc_with_parameter(hwmgr,
304 msg, feature_mask);
305}
306
307int vega10_get_smc_features(struct pp_hwmgr *hwmgr,
308 uint32_t *features_enabled) 241 uint32_t *features_enabled)
309{ 242{
310 if (features_enabled == NULL) 243 if (features_enabled == NULL)
311 return -EINVAL; 244 return -EINVAL;
312 245
313 vega10_send_msg_to_smc(hwmgr, PPSMC_MSG_GetEnabledSmuFeatures); 246 vega10_send_msg_to_smc(hwmgr, PPSMC_MSG_GetEnabledSmuFeatures);
314 vega10_read_arg_from_smc(hwmgr, features_enabled); 247 *features_enabled = vega10_get_argument(hwmgr);
248
315 return 0; 249 return 0;
316} 250}
317 251
@@ -327,10 +261,9 @@ static bool vega10_is_dpm_running(struct pp_hwmgr *hwmgr)
327 return false; 261 return false;
328} 262}
329 263
330int vega10_set_tools_address(struct pp_hwmgr *hwmgr) 264static int vega10_set_tools_address(struct pp_hwmgr *hwmgr)
331{ 265{
332 struct vega10_smumgr *priv = 266 struct vega10_smumgr *priv = hwmgr->smu_backend;
333 (struct vega10_smumgr *)(hwmgr->smu_backend);
334 267
335 if (priv->smu_tables.entry[TOOLSTABLE].mc_addr) { 268 if (priv->smu_tables.entry[TOOLSTABLE].mc_addr) {
336 vega10_send_msg_to_smc_with_parameter(hwmgr, 269 vega10_send_msg_to_smc_with_parameter(hwmgr,
@@ -354,7 +287,7 @@ static int vega10_verify_smc_interface(struct pp_hwmgr *hwmgr)
354 PPSMC_MSG_GetDriverIfVersion), 287 PPSMC_MSG_GetDriverIfVersion),
355 "Attempt to get SMC IF Version Number Failed!", 288 "Attempt to get SMC IF Version Number Failed!",
356 return -EINVAL); 289 return -EINVAL);
357 vega10_read_arg_from_smc(hwmgr, &smc_driver_if_version); 290 smc_driver_if_version = vega10_get_argument(hwmgr);
358 291
359 dev_id = adev->pdev->device; 292 dev_id = adev->pdev->device;
360 rev_id = adev->pdev->revision; 293 rev_id = adev->pdev->revision;
@@ -499,8 +432,7 @@ free_backend:
499 432
500static int vega10_smu_fini(struct pp_hwmgr *hwmgr) 433static int vega10_smu_fini(struct pp_hwmgr *hwmgr)
501{ 434{
502 struct vega10_smumgr *priv = 435 struct vega10_smumgr *priv = hwmgr->smu_backend;
503 (struct vega10_smumgr *)(hwmgr->smu_backend);
504 436
505 if (priv) { 437 if (priv) {
506 amdgpu_bo_free_kernel(&priv->smu_tables.entry[PPTABLE].handle, 438 amdgpu_bo_free_kernel(&priv->smu_tables.entry[PPTABLE].handle,
@@ -539,6 +471,18 @@ static int vega10_start_smu(struct pp_hwmgr *hwmgr)
539 return 0; 471 return 0;
540} 472}
541 473
474static int vega10_smc_table_manager(struct pp_hwmgr *hwmgr, uint8_t *table, uint16_t table_id, bool rw)
475{
476 int ret;
477
478 if (rw)
479 ret = vega10_copy_table_from_smc(hwmgr, table, table_id);
480 else
481 ret = vega10_copy_table_to_smc(hwmgr, table, table_id);
482
483 return ret;
484}
485
542const struct pp_smumgr_func vega10_smu_funcs = { 486const struct pp_smumgr_func vega10_smu_funcs = {
543 .smu_init = &vega10_smu_init, 487 .smu_init = &vega10_smu_init,
544 .smu_fini = &vega10_smu_fini, 488 .smu_fini = &vega10_smu_fini,
@@ -549,4 +493,6 @@ const struct pp_smumgr_func vega10_smu_funcs = {
549 .download_pptable_settings = NULL, 493 .download_pptable_settings = NULL,
550 .upload_pptable_settings = NULL, 494 .upload_pptable_settings = NULL,
551 .is_dpm_running = vega10_is_dpm_running, 495 .is_dpm_running = vega10_is_dpm_running,
496 .get_argument = vega10_get_argument,
497 .smc_table_manager = vega10_smc_table_manager,
552}; 498};
diff --git a/drivers/gpu/drm/amd/powerplay/smumgr/vega10_smumgr.h b/drivers/gpu/drm/amd/powerplay/smumgr/vega10_smumgr.h
index 736f8cfdbbdc..424e868bc768 100644
--- a/drivers/gpu/drm/amd/powerplay/smumgr/vega10_smumgr.h
+++ b/drivers/gpu/drm/amd/powerplay/smumgr/vega10_smumgr.h
@@ -23,16 +23,7 @@
23#ifndef _VEGA10_SMUMANAGER_H_ 23#ifndef _VEGA10_SMUMANAGER_H_
24#define _VEGA10_SMUMANAGER_H_ 24#define _VEGA10_SMUMANAGER_H_
25 25
26#include "vega10_hwmgr.h" 26#define MAX_SMU_TABLE 5
27
28enum smu_table_id {
29 PPTABLE = 0,
30 WMTABLE,
31 AVFSTABLE,
32 TOOLSTABLE,
33 AVFSFUSETABLE,
34 MAX_SMU_TABLE,
35};
36 27
37struct smu_table_entry { 28struct smu_table_entry {
38 uint32_t version; 29 uint32_t version;
@@ -51,19 +42,6 @@ struct vega10_smumgr {
51 struct smu_table_array smu_tables; 42 struct smu_table_array smu_tables;
52}; 43};
53 44
54int vega10_read_arg_from_smc(struct pp_hwmgr *hwmgr, uint32_t *arg);
55int vega10_copy_table_from_smc(struct pp_hwmgr *hwmgr,
56 uint8_t *table, int16_t table_id);
57int vega10_copy_table_to_smc(struct pp_hwmgr *hwmgr,
58 uint8_t *table, int16_t table_id);
59int vega10_enable_smc_features(struct pp_hwmgr *hwmgr,
60 bool enable, uint32_t feature_mask);
61int vega10_get_smc_features(struct pp_hwmgr *hwmgr,
62 uint32_t *features_enabled);
63int vega10_save_vft_table(struct pp_hwmgr *hwmgr, uint8_t *avfs_table);
64int vega10_restore_vft_table(struct pp_hwmgr *hwmgr, uint8_t *avfs_table);
65
66int vega10_set_tools_address(struct pp_hwmgr *hwmgr);
67 45
68#endif 46#endif
69 47
diff --git a/drivers/gpu/drm/amd/powerplay/smumgr/vega12_smumgr.c b/drivers/gpu/drm/amd/powerplay/smumgr/vega12_smumgr.c
new file mode 100644
index 000000000000..55cd204c1789
--- /dev/null
+++ b/drivers/gpu/drm/amd/powerplay/smumgr/vega12_smumgr.c
@@ -0,0 +1,561 @@
1/*
2 * Copyright 2017 Advanced Micro Devices, Inc.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice shall be included in
12 * all copies or substantial portions of the Software.
13 *
14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
17 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20 * OTHER DEALINGS IN THE SOFTWARE.
21 *
22 */
23
24#include "smumgr.h"
25#include "vega12_inc.h"
26#include "pp_soc15.h"
27#include "vega12_smumgr.h"
28#include "vega12_ppsmc.h"
29#include "vega12/smu9_driver_if.h"
30
31#include "ppatomctrl.h"
32#include "pp_debug.h"
33#include "smu_ucode_xfer_vi.h"
34#include "smu7_smumgr.h"
35
36/* MP Apertures */
37#define MP0_Public 0x03800000
38#define MP0_SRAM 0x03900000
39#define MP1_Public 0x03b00000
40#define MP1_SRAM 0x03c00004
41
42#define smnMP1_FIRMWARE_FLAGS 0x3010028
43#define smnMP0_FW_INTF 0x3010104
44#define smnMP1_PUB_CTRL 0x3010b14
45
46static bool vega12_is_smc_ram_running(struct pp_hwmgr *hwmgr)
47{
48 uint32_t mp1_fw_flags, reg;
49
50 reg = soc15_get_register_offset(NBIF_HWID, 0,
51 mmPCIE_INDEX2_BASE_IDX, mmPCIE_INDEX2);
52
53 cgs_write_register(hwmgr->device, reg,
54 (MP1_Public | (smnMP1_FIRMWARE_FLAGS & 0xffffffff)));
55
56 reg = soc15_get_register_offset(NBIF_HWID, 0,
57 mmPCIE_DATA2_BASE_IDX, mmPCIE_DATA2);
58
59 mp1_fw_flags = cgs_read_register(hwmgr->device, reg);
60
61 if ((mp1_fw_flags & MP1_FIRMWARE_FLAGS__INTERRUPTS_ENABLED_MASK) >>
62 MP1_FIRMWARE_FLAGS__INTERRUPTS_ENABLED__SHIFT)
63 return true;
64
65 return false;
66}
67
68/*
69 * Check if SMC has responded to previous message.
70 *
71 * @param smumgr the address of the powerplay hardware manager.
72 * @return TRUE SMC has responded, FALSE otherwise.
73 */
74static uint32_t vega12_wait_for_response(struct pp_hwmgr *hwmgr)
75{
76 uint32_t reg;
77
78 reg = soc15_get_register_offset(MP1_HWID, 0,
79 mmMP1_SMN_C2PMSG_90_BASE_IDX, mmMP1_SMN_C2PMSG_90);
80
81 phm_wait_for_register_unequal(hwmgr, reg,
82 0, MP1_C2PMSG_90__CONTENT_MASK);
83
84 return cgs_read_register(hwmgr->device, reg);
85}
86
87/*
88 * Send a message to the SMC, and do not wait for its response.
89 * @param smumgr the address of the powerplay hardware manager.
90 * @param msg the message to send.
91 * @return Always return 0.
92 */
93int vega12_send_msg_to_smc_without_waiting(struct pp_hwmgr *hwmgr,
94 uint16_t msg)
95{
96 uint32_t reg;
97
98 reg = soc15_get_register_offset(MP1_HWID, 0,
99 mmMP1_SMN_C2PMSG_66_BASE_IDX, mmMP1_SMN_C2PMSG_66);
100 cgs_write_register(hwmgr->device, reg, msg);
101
102 return 0;
103}
104
105/*
106 * Send a message to the SMC, and wait for its response.
107 * @param hwmgr the address of the powerplay hardware manager.
108 * @param msg the message to send.
109 * @return Always return 0.
110 */
111int vega12_send_msg_to_smc(struct pp_hwmgr *hwmgr, uint16_t msg)
112{
113 uint32_t reg;
114
115 vega12_wait_for_response(hwmgr);
116
117 reg = soc15_get_register_offset(MP1_HWID, 0,
118 mmMP1_SMN_C2PMSG_90_BASE_IDX, mmMP1_SMN_C2PMSG_90);
119 cgs_write_register(hwmgr->device, reg, 0);
120
121 vega12_send_msg_to_smc_without_waiting(hwmgr, msg);
122
123 if (vega12_wait_for_response(hwmgr) != 1)
124 pr_err("Failed to send message: 0x%x\n", msg);
125
126 return 0;
127}
128
129/*
130 * Send a message to the SMC with parameter
131 * @param hwmgr: the address of the powerplay hardware manager.
132 * @param msg: the message to send.
133 * @param parameter: the parameter to send
134 * @return Always return 0.
135 */
136int vega12_send_msg_to_smc_with_parameter(struct pp_hwmgr *hwmgr,
137 uint16_t msg, uint32_t parameter)
138{
139 uint32_t reg;
140
141 vega12_wait_for_response(hwmgr);
142
143 reg = soc15_get_register_offset(MP1_HWID, 0,
144 mmMP1_SMN_C2PMSG_90_BASE_IDX, mmMP1_SMN_C2PMSG_90);
145 cgs_write_register(hwmgr->device, reg, 0);
146
147 reg = soc15_get_register_offset(MP1_HWID, 0,
148 mmMP1_SMN_C2PMSG_82_BASE_IDX, mmMP1_SMN_C2PMSG_82);
149 cgs_write_register(hwmgr->device, reg, parameter);
150
151 vega12_send_msg_to_smc_without_waiting(hwmgr, msg);
152
153 if (vega12_wait_for_response(hwmgr) != 1)
154 pr_err("Failed to send message: 0x%x\n", msg);
155
156 return 0;
157}
158
159
160/*
161 * Send a message to the SMC with parameter, do not wait for response
162 * @param hwmgr: the address of the powerplay hardware manager.
163 * @param msg: the message to send.
164 * @param parameter: the parameter to send
165 * @return The response that came from the SMC.
166 */
167int vega12_send_msg_to_smc_with_parameter_without_waiting(
168 struct pp_hwmgr *hwmgr, uint16_t msg, uint32_t parameter)
169{
170 uint32_t reg;
171
172 reg = soc15_get_register_offset(MP1_HWID, 0,
173 mmMP1_SMN_C2PMSG_66_BASE_IDX, mmMP1_SMN_C2PMSG_66);
174 cgs_write_register(hwmgr->device, reg, parameter);
175
176 return vega12_send_msg_to_smc_without_waiting(hwmgr, msg);
177}
178
179/*
180 * Retrieve an argument from SMC.
181 * @param hwmgr the address of the powerplay hardware manager.
182 * @param arg pointer to store the argument from SMC.
183 * @return Always return 0.
184 */
185int vega12_read_arg_from_smc(struct pp_hwmgr *hwmgr, uint32_t *arg)
186{
187 uint32_t reg;
188
189 reg = soc15_get_register_offset(MP1_HWID, 0,
190 mmMP1_SMN_C2PMSG_82_BASE_IDX, mmMP1_SMN_C2PMSG_82);
191
192 *arg = cgs_read_register(hwmgr->device, reg);
193
194 return 0;
195}
196
197/*
198 * Copy table from SMC into driver FB
199 * @param hwmgr the address of the HW manager
200 * @param table_id the driver's table ID to copy from
201 */
202int vega12_copy_table_from_smc(struct pp_hwmgr *hwmgr,
203 uint8_t *table, int16_t table_id)
204{
205 struct vega12_smumgr *priv =
206 (struct vega12_smumgr *)(hwmgr->smu_backend);
207
208 PP_ASSERT_WITH_CODE(table_id < TABLE_COUNT,
209 "Invalid SMU Table ID!", return -EINVAL);
210 PP_ASSERT_WITH_CODE(priv->smu_tables.entry[table_id].version != 0,
211 "Invalid SMU Table version!", return -EINVAL);
212 PP_ASSERT_WITH_CODE(priv->smu_tables.entry[table_id].size != 0,
213 "Invalid SMU Table Length!", return -EINVAL);
214 PP_ASSERT_WITH_CODE(vega12_send_msg_to_smc_with_parameter(hwmgr,
215 PPSMC_MSG_SetDriverDramAddrHigh,
216 upper_32_bits(priv->smu_tables.entry[table_id].mc_addr)) == 0,
217 "[CopyTableFromSMC] Attempt to Set Dram Addr High Failed!", return -EINVAL);
218 PP_ASSERT_WITH_CODE(vega12_send_msg_to_smc_with_parameter(hwmgr,
219 PPSMC_MSG_SetDriverDramAddrLow,
220 lower_32_bits(priv->smu_tables.entry[table_id].mc_addr)) == 0,
221 "[CopyTableFromSMC] Attempt to Set Dram Addr Low Failed!",
222 return -EINVAL);
223 PP_ASSERT_WITH_CODE(vega12_send_msg_to_smc_with_parameter(hwmgr,
224 PPSMC_MSG_TransferTableSmu2Dram,
225 table_id) == 0,
226 "[CopyTableFromSMC] Attempt to Transfer Table From SMU Failed!",
227 return -EINVAL);
228
229 memcpy(table, priv->smu_tables.entry[table_id].table,
230 priv->smu_tables.entry[table_id].size);
231
232 return 0;
233}
234
235/*
236 * Copy table from Driver FB into SMC
237 * @param hwmgr the address of the HW manager
238 * @param table_id the table to copy from
239 */
240int vega12_copy_table_to_smc(struct pp_hwmgr *hwmgr,
241 uint8_t *table, int16_t table_id)
242{
243 struct vega12_smumgr *priv =
244 (struct vega12_smumgr *)(hwmgr->smu_backend);
245
246 PP_ASSERT_WITH_CODE(table_id < TABLE_COUNT,
247 "Invalid SMU Table ID!", return -EINVAL);
248 PP_ASSERT_WITH_CODE(priv->smu_tables.entry[table_id].version != 0,
249 "Invalid SMU Table version!", return -EINVAL);
250 PP_ASSERT_WITH_CODE(priv->smu_tables.entry[table_id].size != 0,
251 "Invalid SMU Table Length!", return -EINVAL);
252
253 memcpy(priv->smu_tables.entry[table_id].table, table,
254 priv->smu_tables.entry[table_id].size);
255
256 PP_ASSERT_WITH_CODE(vega12_send_msg_to_smc_with_parameter(hwmgr,
257 PPSMC_MSG_SetDriverDramAddrHigh,
258 upper_32_bits(priv->smu_tables.entry[table_id].mc_addr)) == 0,
259 "[CopyTableToSMC] Attempt to Set Dram Addr High Failed!",
260 return -EINVAL;);
261 PP_ASSERT_WITH_CODE(vega12_send_msg_to_smc_with_parameter(hwmgr,
262 PPSMC_MSG_SetDriverDramAddrLow,
263 lower_32_bits(priv->smu_tables.entry[table_id].mc_addr)) == 0,
264 "[CopyTableToSMC] Attempt to Set Dram Addr Low Failed!",
265 return -EINVAL);
266 PP_ASSERT_WITH_CODE(vega12_send_msg_to_smc_with_parameter(hwmgr,
267 PPSMC_MSG_TransferTableDram2Smu,
268 table_id) == 0,
269 "[CopyTableToSMC] Attempt to Transfer Table To SMU Failed!",
270 return -EINVAL);
271
272 return 0;
273}
274
275int vega12_enable_smc_features(struct pp_hwmgr *hwmgr,
276 bool enable, uint64_t feature_mask)
277{
278 uint32_t smu_features_low, smu_features_high;
279
280 smu_features_low = (uint32_t)((feature_mask & SMU_FEATURES_LOW_MASK) >> SMU_FEATURES_LOW_SHIFT);
281 smu_features_high = (uint32_t)((feature_mask & SMU_FEATURES_HIGH_MASK) >> SMU_FEATURES_HIGH_SHIFT);
282
283 if (enable) {
284 PP_ASSERT_WITH_CODE(vega12_send_msg_to_smc_with_parameter(hwmgr,
285 PPSMC_MSG_EnableSmuFeaturesLow, smu_features_low) == 0,
286 "[EnableDisableSMCFeatures] Attemp to enable SMU features Low failed!",
287 return -EINVAL);
288 PP_ASSERT_WITH_CODE(vega12_send_msg_to_smc_with_parameter(hwmgr,
289 PPSMC_MSG_EnableSmuFeaturesHigh, smu_features_high) == 0,
290 "[EnableDisableSMCFeatures] Attemp to enable SMU features High failed!",
291 return -EINVAL);
292 } else {
293 PP_ASSERT_WITH_CODE(vega12_send_msg_to_smc_with_parameter(hwmgr,
294 PPSMC_MSG_DisableSmuFeaturesLow, smu_features_low) == 0,
295 "[EnableDisableSMCFeatures] Attemp to disable SMU features Low failed!",
296 return -EINVAL);
297 PP_ASSERT_WITH_CODE(vega12_send_msg_to_smc_with_parameter(hwmgr,
298 PPSMC_MSG_DisableSmuFeaturesHigh, smu_features_high) == 0,
299 "[EnableDisableSMCFeatures] Attemp to disable SMU features High failed!",
300 return -EINVAL);
301 }
302
303 return 0;
304}
305
306int vega12_get_enabled_smc_features(struct pp_hwmgr *hwmgr,
307 uint64_t *features_enabled)
308{
309 uint32_t smc_features_low, smc_features_high;
310
311 if (features_enabled == NULL)
312 return -EINVAL;
313
314 PP_ASSERT_WITH_CODE(vega12_send_msg_to_smc(hwmgr,
315 PPSMC_MSG_GetEnabledSmuFeaturesLow) == 0,
316 "[GetEnabledSMCFeatures] Attemp to get SMU features Low failed!",
317 return -EINVAL);
318 PP_ASSERT_WITH_CODE(vega12_read_arg_from_smc(hwmgr,
319 &smc_features_low) == 0,
320 "[GetEnabledSMCFeatures] Attemp to read SMU features Low argument failed!",
321 return -EINVAL);
322 PP_ASSERT_WITH_CODE(vega12_send_msg_to_smc(hwmgr,
323 PPSMC_MSG_GetEnabledSmuFeaturesHigh) == 0,
324 "[GetEnabledSMCFeatures] Attemp to get SMU features High failed!",
325 return -EINVAL);
326 PP_ASSERT_WITH_CODE(vega12_read_arg_from_smc(hwmgr,
327 &smc_features_high) == 0,
328 "[GetEnabledSMCFeatures] Attemp to read SMU features High argument failed!",
329 return -EINVAL);
330
331 *features_enabled = ((((uint64_t)smc_features_low << SMU_FEATURES_LOW_SHIFT) & SMU_FEATURES_LOW_MASK) |
332 (((uint64_t)smc_features_high << SMU_FEATURES_HIGH_SHIFT) & SMU_FEATURES_HIGH_MASK));
333
334 return 0;
335}
336
337static bool vega12_is_dpm_running(struct pp_hwmgr *hwmgr)
338{
339 uint64_t features_enabled = 0;
340
341 vega12_get_enabled_smc_features(hwmgr, &features_enabled);
342
343 if (features_enabled & SMC_DPM_FEATURES)
344 return true;
345 else
346 return false;
347}
348
349static int vega12_set_tools_address(struct pp_hwmgr *hwmgr)
350{
351 struct vega12_smumgr *priv =
352 (struct vega12_smumgr *)(hwmgr->smu_backend);
353
354 if (priv->smu_tables.entry[TABLE_PMSTATUSLOG].mc_addr) {
355 if (!vega12_send_msg_to_smc_with_parameter(hwmgr,
356 PPSMC_MSG_SetToolsDramAddrHigh,
357 upper_32_bits(priv->smu_tables.entry[TABLE_PMSTATUSLOG].mc_addr)))
358 vega12_send_msg_to_smc_with_parameter(hwmgr,
359 PPSMC_MSG_SetToolsDramAddrLow,
360 lower_32_bits(priv->smu_tables.entry[TABLE_PMSTATUSLOG].mc_addr));
361 }
362 return 0;
363}
364
365#if 0 /* tentatively remove */
366static int vega12_verify_smc_interface(struct pp_hwmgr *hwmgr)
367{
368 uint32_t smc_driver_if_version;
369
370 PP_ASSERT_WITH_CODE(!vega12_send_msg_to_smc(hwmgr,
371 PPSMC_MSG_GetDriverIfVersion),
372 "Attempt to get SMC IF Version Number Failed!",
373 return -EINVAL);
374 vega12_read_arg_from_smc(hwmgr, &smc_driver_if_version);
375
376 if (smc_driver_if_version != SMU9_DRIVER_IF_VERSION) {
377 pr_err("Your firmware(0x%x) doesn't match \
378 SMU9_DRIVER_IF_VERSION(0x%x). \
379 Please update your firmware!\n",
380 smc_driver_if_version, SMU9_DRIVER_IF_VERSION);
381 return -EINVAL;
382 }
383
384 return 0;
385}
386#endif
387
388static int vega12_smu_init(struct pp_hwmgr *hwmgr)
389{
390 struct vega12_smumgr *priv;
391 unsigned long tools_size;
392 struct cgs_firmware_info info = {0};
393 int ret;
394
395 ret = cgs_get_firmware_info(hwmgr->device,
396 smu7_convert_fw_type_to_cgs(UCODE_ID_SMU),
397 &info);
398 if (ret || !info.kptr)
399 return -EINVAL;
400
401 priv = kzalloc(sizeof(struct vega12_smumgr), GFP_KERNEL);
402 if (!priv)
403 return -ENOMEM;
404
405 hwmgr->smu_backend = priv;
406
407 /* allocate space for pptable */
408 ret = amdgpu_bo_create_kernel((struct amdgpu_device *)hwmgr->adev,
409 sizeof(PPTable_t),
410 PAGE_SIZE,
411 AMDGPU_GEM_DOMAIN_VRAM,
412 &priv->smu_tables.entry[TABLE_PPTABLE].handle,
413 &priv->smu_tables.entry[TABLE_PPTABLE].mc_addr,
414 &priv->smu_tables.entry[TABLE_PPTABLE].table);
415 if (ret)
416 goto free_backend;
417
418 priv->smu_tables.entry[TABLE_PPTABLE].version = 0x01;
419 priv->smu_tables.entry[TABLE_PPTABLE].size = sizeof(PPTable_t);
420
421 /* allocate space for watermarks table */
422 ret = amdgpu_bo_create_kernel((struct amdgpu_device *)hwmgr->adev,
423 sizeof(Watermarks_t),
424 PAGE_SIZE,
425 AMDGPU_GEM_DOMAIN_VRAM,
426 &priv->smu_tables.entry[TABLE_WATERMARKS].handle,
427 &priv->smu_tables.entry[TABLE_WATERMARKS].mc_addr,
428 &priv->smu_tables.entry[TABLE_WATERMARKS].table);
429
430 if (ret)
431 goto err0;
432
433 priv->smu_tables.entry[TABLE_WATERMARKS].version = 0x01;
434 priv->smu_tables.entry[TABLE_WATERMARKS].size = sizeof(Watermarks_t);
435
436 tools_size = 0x19000;
437 if (tools_size) {
438 ret = amdgpu_bo_create_kernel((struct amdgpu_device *)hwmgr->adev,
439 tools_size,
440 PAGE_SIZE,
441 AMDGPU_GEM_DOMAIN_VRAM,
442 &priv->smu_tables.entry[TABLE_PMSTATUSLOG].handle,
443 &priv->smu_tables.entry[TABLE_PMSTATUSLOG].mc_addr,
444 &priv->smu_tables.entry[TABLE_PMSTATUSLOG].table);
445 if (ret)
446 goto err1;
447
448 priv->smu_tables.entry[TABLE_PMSTATUSLOG].version = 0x01;
449 priv->smu_tables.entry[TABLE_PMSTATUSLOG].size = tools_size;
450 }
451
452 /* allocate space for AVFS Fuse table */
453 ret = amdgpu_bo_create_kernel((struct amdgpu_device *)hwmgr->adev,
454 sizeof(AvfsFuseOverride_t),
455 PAGE_SIZE,
456 AMDGPU_GEM_DOMAIN_VRAM,
457 &priv->smu_tables.entry[TABLE_AVFS_FUSE_OVERRIDE].handle,
458 &priv->smu_tables.entry[TABLE_AVFS_FUSE_OVERRIDE].mc_addr,
459 &priv->smu_tables.entry[TABLE_AVFS_FUSE_OVERRIDE].table);
460
461 if (ret)
462 goto err2;
463
464 priv->smu_tables.entry[TABLE_AVFS_FUSE_OVERRIDE].version = 0x01;
465 priv->smu_tables.entry[TABLE_AVFS_FUSE_OVERRIDE].size = sizeof(AvfsFuseOverride_t);
466
467 /* allocate space for OverDrive table */
468 ret = amdgpu_bo_create_kernel((struct amdgpu_device *)hwmgr->adev,
469 sizeof(OverDriveTable_t),
470 PAGE_SIZE,
471 AMDGPU_GEM_DOMAIN_VRAM,
472 &priv->smu_tables.entry[TABLE_OVERDRIVE].handle,
473 &priv->smu_tables.entry[TABLE_OVERDRIVE].mc_addr,
474 &priv->smu_tables.entry[TABLE_OVERDRIVE].table);
475 if (ret)
476 goto err3;
477
478 priv->smu_tables.entry[TABLE_OVERDRIVE].version = 0x01;
479 priv->smu_tables.entry[TABLE_OVERDRIVE].size = sizeof(OverDriveTable_t);
480
481 return 0;
482
483err3:
484 amdgpu_bo_free_kernel(&priv->smu_tables.entry[TABLE_AVFS_FUSE_OVERRIDE].handle,
485 &priv->smu_tables.entry[TABLE_AVFS_FUSE_OVERRIDE].mc_addr,
486 &priv->smu_tables.entry[TABLE_AVFS_FUSE_OVERRIDE].table);
487err2:
488 if (priv->smu_tables.entry[TABLE_PMSTATUSLOG].table)
489 amdgpu_bo_free_kernel(&priv->smu_tables.entry[TABLE_PMSTATUSLOG].handle,
490 &priv->smu_tables.entry[TABLE_PMSTATUSLOG].mc_addr,
491 &priv->smu_tables.entry[TABLE_PMSTATUSLOG].table);
492err1:
493 amdgpu_bo_free_kernel(&priv->smu_tables.entry[TABLE_WATERMARKS].handle,
494 &priv->smu_tables.entry[TABLE_WATERMARKS].mc_addr,
495 &priv->smu_tables.entry[TABLE_WATERMARKS].table);
496err0:
497 amdgpu_bo_free_kernel(&priv->smu_tables.entry[TABLE_PPTABLE].handle,
498 &priv->smu_tables.entry[TABLE_PPTABLE].mc_addr,
499 &priv->smu_tables.entry[TABLE_PPTABLE].table);
500free_backend:
501 kfree(hwmgr->smu_backend);
502
503 return -EINVAL;
504}
505
506static int vega12_smu_fini(struct pp_hwmgr *hwmgr)
507{
508 struct vega12_smumgr *priv =
509 (struct vega12_smumgr *)(hwmgr->smu_backend);
510
511 if (priv) {
512 amdgpu_bo_free_kernel(&priv->smu_tables.entry[TABLE_PPTABLE].handle,
513 &priv->smu_tables.entry[TABLE_PPTABLE].mc_addr,
514 &priv->smu_tables.entry[TABLE_PPTABLE].table);
515 amdgpu_bo_free_kernel(&priv->smu_tables.entry[TABLE_WATERMARKS].handle,
516 &priv->smu_tables.entry[TABLE_WATERMARKS].mc_addr,
517 &priv->smu_tables.entry[TABLE_WATERMARKS].table);
518 if (priv->smu_tables.entry[TABLE_PMSTATUSLOG].table)
519 amdgpu_bo_free_kernel(&priv->smu_tables.entry[TABLE_PMSTATUSLOG].handle,
520 &priv->smu_tables.entry[TABLE_PMSTATUSLOG].mc_addr,
521 &priv->smu_tables.entry[TABLE_PMSTATUSLOG].table);
522 amdgpu_bo_free_kernel(&priv->smu_tables.entry[TABLE_AVFS_FUSE_OVERRIDE].handle,
523 &priv->smu_tables.entry[TABLE_AVFS_FUSE_OVERRIDE].mc_addr,
524 &priv->smu_tables.entry[TABLE_AVFS_FUSE_OVERRIDE].table);
525 amdgpu_bo_free_kernel(&priv->smu_tables.entry[TABLE_OVERDRIVE].handle,
526 &priv->smu_tables.entry[TABLE_OVERDRIVE].mc_addr,
527 &priv->smu_tables.entry[TABLE_OVERDRIVE].table);
528 kfree(hwmgr->smu_backend);
529 hwmgr->smu_backend = NULL;
530 }
531 return 0;
532}
533
534static int vega12_start_smu(struct pp_hwmgr *hwmgr)
535{
536 PP_ASSERT_WITH_CODE(vega12_is_smc_ram_running(hwmgr),
537 "SMC is not running!",
538 return -EINVAL);
539
540#if 0 /* tentatively remove */
541 PP_ASSERT_WITH_CODE(!vega12_verify_smc_interface(hwmgr),
542 "Failed to verify SMC interface!",
543 return -EINVAL);
544#endif
545
546 vega12_set_tools_address(hwmgr);
547
548 return 0;
549}
550
551const struct pp_smumgr_func vega12_smu_funcs = {
552 .smu_init = &vega12_smu_init,
553 .smu_fini = &vega12_smu_fini,
554 .start_smu = &vega12_start_smu,
555 .request_smu_load_specific_fw = NULL,
556 .send_msg_to_smc = &vega12_send_msg_to_smc,
557 .send_msg_to_smc_with_parameter = &vega12_send_msg_to_smc_with_parameter,
558 .download_pptable_settings = NULL,
559 .upload_pptable_settings = NULL,
560 .is_dpm_running = vega12_is_dpm_running,
561};
diff --git a/drivers/gpu/drm/amd/powerplay/smumgr/vega12_smumgr.h b/drivers/gpu/drm/amd/powerplay/smumgr/vega12_smumgr.h
new file mode 100644
index 000000000000..2810d387b611
--- /dev/null
+++ b/drivers/gpu/drm/amd/powerplay/smumgr/vega12_smumgr.h
@@ -0,0 +1,62 @@
1/*
2 * Copyright 2017 Advanced Micro Devices, Inc.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice shall be included in
12 * all copies or substantial portions of the Software.
13 *
14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
17 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20 * OTHER DEALINGS IN THE SOFTWARE.
21 *
22 */
23#ifndef _VEGA12_SMUMANAGER_H_
24#define _VEGA12_SMUMANAGER_H_
25
26#include "hwmgr.h"
27#include "vega12/smu9_driver_if.h"
28#include "vega12_hwmgr.h"
29
30struct smu_table_entry {
31 uint32_t version;
32 uint32_t size;
33 uint64_t mc_addr;
34 void *table;
35 struct amdgpu_bo *handle;
36};
37
38struct smu_table_array {
39 struct smu_table_entry entry[TABLE_COUNT];
40};
41
42struct vega12_smumgr {
43 struct smu_table_array smu_tables;
44};
45
46#define SMU_FEATURES_LOW_MASK 0x00000000FFFFFFFF
47#define SMU_FEATURES_LOW_SHIFT 0
48#define SMU_FEATURES_HIGH_MASK 0xFFFFFFFF00000000
49#define SMU_FEATURES_HIGH_SHIFT 32
50
51int vega12_read_arg_from_smc(struct pp_hwmgr *hwmgr, uint32_t *arg);
52int vega12_copy_table_from_smc(struct pp_hwmgr *hwmgr,
53 uint8_t *table, int16_t table_id);
54int vega12_copy_table_to_smc(struct pp_hwmgr *hwmgr,
55 uint8_t *table, int16_t table_id);
56int vega12_enable_smc_features(struct pp_hwmgr *hwmgr,
57 bool enable, uint64_t feature_mask);
58int vega12_get_enabled_smc_features(struct pp_hwmgr *hwmgr,
59 uint64_t *features_enabled);
60
61#endif
62