aboutsummaryrefslogtreecommitdiffstats
path: root/drivers/gpu/drm/i915/intel_ringbuffer.c
diff options
context:
space:
mode:
authorChris Wilson <chris@chris-wilson.co.uk>2018-12-28 09:07:34 -0500
committerChris Wilson <chris@chris-wilson.co.uk>2018-12-28 09:43:26 -0500
commit167bc759e8236f93d501253ec1a75431fedb5b3f (patch)
tree41acae60dc990f64971f3de5226d4ea0d7ddc3c2 /drivers/gpu/drm/i915/intel_ringbuffer.c
parentb8449c43c95b5ea40ced8824d4ddea997f77b911 (diff)
drm/i915: Restrict PSMI context load w/a to Haswell GT1
After we found a workaround for a hang on context load, Ben Widawsky found confirmation that it was for an issue with waking from rc6 and loading a context image. The workaround from on high suggests that we should I915_WRITE(RING_WAIT_FOR_RC6_EXIT(engine->mmio_base), _MASKED_FIELD(RING_RC6_SEL_WRITE_ADDR_MASK, RING_RC6_SEL_WRITE_ADDR_UPPER_LEFT)); in our rc6 setup for Haswell GT1, but on applying that we find instead that the machine encounters a GT forcewake error and locks up. As we are removing HW semaphore usage in the next patch, and the suggested workaround is no improvement, we need to decouple the PSMI workaround from HAS_SEMAPHORES to IS_HSW_GT1. References: 2c550183476d ("drm/i915: Disable PSMI sleep messages on all rings around context switches") Signed-off-by: Chris Wilson <chris@chris-wilson.co.uk> Cc: Mika Kuoppala <mika.kuoppala@linux.intel.com> Reviewed-by: Mika Kuoppala <mika.kuoppala@linux.intel.com> Link: https://patchwork.freedesktop.org/patch/msgid/20181228140736.32606-1-chris@chris-wilson.co.uk
Diffstat (limited to 'drivers/gpu/drm/i915/intel_ringbuffer.c')
-rw-r--r--drivers/gpu/drm/i915/intel_ringbuffer.c5
1 files changed, 1 insertions, 4 deletions
diff --git a/drivers/gpu/drm/i915/intel_ringbuffer.c b/drivers/gpu/drm/i915/intel_ringbuffer.c
index 65fd92eb071d..1102c2e98222 100644
--- a/drivers/gpu/drm/i915/intel_ringbuffer.c
+++ b/drivers/gpu/drm/i915/intel_ringbuffer.c
@@ -1604,10 +1604,7 @@ static inline int mi_set_context(struct i915_request *rq, u32 flags)
1604 struct intel_engine_cs *engine = rq->engine; 1604 struct intel_engine_cs *engine = rq->engine;
1605 enum intel_engine_id id; 1605 enum intel_engine_id id;
1606 const int num_rings = 1606 const int num_rings =
1607 /* Use an extended w/a on gen7 if signalling from other rings */ 1607 IS_HSW_GT1(i915) ? INTEL_INFO(i915)->num_rings - 1 : 0;
1608 (HAS_LEGACY_SEMAPHORES(i915) && IS_GEN(i915, 7)) ?
1609 INTEL_INFO(i915)->num_rings - 1 :
1610 0;
1611 bool force_restore = false; 1608 bool force_restore = false;
1612 int len; 1609 int len;
1613 u32 *cs; 1610 u32 *cs;